Home
last modified time | relevance | path

Searched full:sdclk (Results 1 – 20 of 20) sorted by relevance

/Zephyr-latest/drivers/sdhc/
Drcar_mmc_registers.h108 #define RCAR_MMC_CLKCTL_DIV512 BIT(7) /* SDCLK = CLK / 512 */
109 #define RCAR_MMC_CLKCTL_DIV256 BIT(6) /* SDCLK = CLK / 256 */
110 #define RCAR_MMC_CLKCTL_DIV128 BIT(5) /* SDCLK = CLK / 128 */
111 #define RCAR_MMC_CLKCTL_DIV64 BIT(4) /* SDCLK = CLK / 64 */
112 #define RCAR_MMC_CLKCTL_DIV32 BIT(3) /* SDCLK = CLK / 32 */
113 #define RCAR_MMC_CLKCTL_DIV16 BIT(2) /* SDCLK = CLK / 16 */
114 #define RCAR_MMC_CLKCTL_DIV8 BIT(1) /* SDCLK = CLK / 8 */
115 #define RCAR_MMC_CLKCTL_DIV4 BIT(0) /* SDCLK = CLK / 4 */
116 #define RCAR_MMC_CLKCTL_DIV2 0 /* SDCLK = CLK / 2 */
117 #define RCAR_MMC_CLKCTL_RCAR_DIV1 0xff /* SDCLK = CLK (RCar ver.) */
[all …]
Dsdhc_cdns_ll.c119 * sdclk 10000,
444 * Host Controller SDCLK start point adjustment in sdhc_cdns_init_hrs_io()
Dsdhc_cdns_ll.h235 /* HRS10 - Host Controller SDCLK start point adjustment */
Drcar_mmc.c324 /* note: be careful soft reset stops SDCLK */ in rcar_mmc_reset()
2054 * timeout counter: SDCLK * 2^27 in rcar_mmc_init_controller_regs()
/Zephyr-latest/dts/bindings/clock/
Drenesas,ra-cgc-busclk.yaml23 sdclk:
29 SDCLK enable or disable
/Zephyr-latest/boards/renesas/mck_ra8t1/
Dmck_ra8t1-pinctrl.dtsi94 psels = <RA_PSEL(RA_PSEL_SDHI, 3, 8)>; /* SDCLK */
/Zephyr-latest/boards/renesas/ek_ra8m1/
Dek_ra8m1-pinctrl.dtsi137 psels = <RA_PSEL(RA_PSEL_SDHI, 3, 8)>; /* SDCLK */
/Zephyr-latest/dts/bindings/memory-controllers/
Dst,stm32-fmc-sdram.yaml134 - SDCLK: SDRAM clock period. If two SDRAM devices are used both should
/Zephyr-latest/dts/arm/renesas/ra/ra6/
Dr7fa6m1ad3cfp.dtsi142 sdclk = <0>;
Dr7fa6m2ax.dtsi186 sdclk = <1>;
Dr7fa6m3ax.dtsi240 sdclk = <1>;
Dr7fa6m4ax.dtsi339 sdclk = <0>;
Dr7fa6m5xh.dtsi390 sdclk = <0>;
/Zephyr-latest/boards/renesas/ek_ra8d1/
Dek_ra8d1-pinctrl.dtsi260 psels = <RA_PSEL(RA_PSEL_SDHI, 4, 0)>; /* SDCLK */
/Zephyr-latest/dts/arm/renesas/ra/ra8/
Dr7fa8m1xh.dtsi181 sdclk = <1>;
Dr7fa8t1xh.dtsi178 sdclk = <1>;
Dr7fa8d1xh.dtsi211 sdclk = <1>;
/Zephyr-latest/boards/st/stm32f7508_dk/doc/
Dindex.rst147 - SDCLK/SDNWE/SDCKE0/SDNE0 : PG8/PH5/PC3/PH3
/Zephyr-latest/boards/st/stm32h7b3i_dk/doc/
Dindex.rst164 - SDCLK/SDNWE/SDCKE1/SDNE1 : PG8/PH5/PH7/PH6
/Zephyr-latest/boards/st/stm32f746g_disco/doc/
Dindex.rst152 - SDCLK/SDNWE/SDCKE0/SDNE0 : PG8/PH5/PC3/PH3