/Zephyr-latest/include/zephyr/dt-bindings/pinctrl/silabs/ |
D | xg21-pinctrl.h | 16 #define SILABS_DBUS_ACMP0_ACMPOUT(port, pin) SILABS_DBUS(port, pin, 4, 1, 0, 1) 18 #define SILABS_DBUS_ACMP1_ACMPOUT(port, pin) SILABS_DBUS(port, pin, 7, 1, 0, 1) 20 #define SILABS_DBUS_CMU_CLKOUT0(port, pin) SILABS_DBUS(port, pin, 10, 1, 0, 2) 23 #define SILABS_DBUS_CMU_CLKIN0(port, pin) SILABS_DBUS(port, pin, 10, 0, 0, 1) 25 #define SILABS_DBUS_PTI_DCLK(port, pin) SILABS_DBUS(port, pin, 17, 1, 0, 1) 29 #define SILABS_DBUS_I2C0_SCL(port, pin) SILABS_DBUS(port, pin, 22, 1, 0, 1) 32 #define SILABS_DBUS_I2C1_SCL(port, pin) SILABS_DBUS(port, pin, 26, 1, 0, 1) 35 #define SILABS_DBUS_LETIMER0_OUT0(port, pin) SILABS_DBUS(port, pin, 30, 1, 0, 1) 38 #define SILABS_DBUS_MODEM_ANT0(port, pin) SILABS_DBUS(port, pin, 34, 1, 0, 1) 42 #define SILABS_DBUS_MODEM_DIN(port, pin) SILABS_DBUS(port, pin, 34, 0, 0, 4) [all …]
|
D | xg22-pinctrl.h | 16 #define SILABS_DBUS_CMU_CLKOUT0(port, pin) SILABS_DBUS(port, pin, 4, 1, 0, 2) 19 #define SILABS_DBUS_CMU_CLKIN0(port, pin) SILABS_DBUS(port, pin, 4, 0, 0, 1) 21 #define SILABS_DBUS_PTI_DCLK(port, pin) SILABS_DBUS(port, pin, 15, 1, 0, 1) 25 #define SILABS_DBUS_I2C0_SCL(port, pin) SILABS_DBUS(port, pin, 20, 1, 0, 1) 28 #define SILABS_DBUS_I2C1_SCL(port, pin) SILABS_DBUS(port, pin, 24, 1, 0, 1) 31 #define SILABS_DBUS_LETIMER0_OUT0(port, pin) SILABS_DBUS(port, pin, 28, 1, 0, 1) 34 #define SILABS_DBUS_EUART0_RTS(port, pin) SILABS_DBUS(port, pin, 32, 1, 0, 2) 36 #define SILABS_DBUS_EUART0_CTS(port, pin) SILABS_DBUS(port, pin, 32, 0, 0, 1) 37 #define SILABS_DBUS_EUART0_RX(port, pin) SILABS_DBUS(port, pin, 32, 0, 0, 3) 39 #define SILABS_DBUS_MODEM_ANT0(port, pin) SILABS_DBUS(port, pin, 38, 1, 0, 1) [all …]
|
D | xg24-pinctrl.h | 16 #define SILABS_DBUS_ACMP0_ACMPOUT(port, pin) SILABS_DBUS(port, pin, 4, 1, 0, 1) 18 #define SILABS_DBUS_ACMP1_ACMPOUT(port, pin) SILABS_DBUS(port, pin, 7, 1, 0, 1) 20 #define SILABS_DBUS_CMU_CLKOUT0(port, pin) SILABS_DBUS(port, pin, 10, 1, 0, 2) 23 #define SILABS_DBUS_CMU_CLKIN0(port, pin) SILABS_DBUS(port, pin, 10, 0, 0, 1) 25 #define SILABS_DBUS_EUSART0_CS(port, pin) SILABS_DBUS(port, pin, 21, 1, 0, 1) 30 #define SILABS_DBUS_EUSART0_CTS(port, pin) SILABS_DBUS(port, pin, 21, 0, 0, 2) 32 #define SILABS_DBUS_EUSART1_CS(port, pin) SILABS_DBUS(port, pin, 29, 1, 0, 1) 37 #define SILABS_DBUS_EUSART1_CTS(port, pin) SILABS_DBUS(port, pin, 29, 0, 0, 2) 39 #define SILABS_DBUS_PTI_DCLK(port, pin) SILABS_DBUS(port, pin, 37, 1, 0, 1) 43 #define SILABS_DBUS_I2C0_SCL(port, pin) SILABS_DBUS(port, pin, 42, 1, 0, 1) [all …]
|
D | xg27-pinctrl.h | 16 #define SILABS_DBUS_ACMP0_ACMPOUT(port, pin) SILABS_DBUS(port, pin, 4, 1, 0, 1) 18 #define SILABS_DBUS_CMU_CLKOUT0(port, pin) SILABS_DBUS(port, pin, 7, 1, 0, 2) 21 #define SILABS_DBUS_CMU_CLKIN0(port, pin) SILABS_DBUS(port, pin, 7, 0, 0, 1) 23 #define SILABS_DBUS_EUSART0_CS(port, pin) SILABS_DBUS(port, pin, 19, 1, 0, 1) 28 #define SILABS_DBUS_EUSART0_CTS(port, pin) SILABS_DBUS(port, pin, 19, 0, 0, 2) 30 #define SILABS_DBUS_PTI_DCLK(port, pin) SILABS_DBUS(port, pin, 27, 1, 0, 1) 34 #define SILABS_DBUS_I2C0_SCL(port, pin) SILABS_DBUS(port, pin, 32, 1, 0, 1) 37 #define SILABS_DBUS_I2C1_SCL(port, pin) SILABS_DBUS(port, pin, 36, 1, 0, 1) 40 #define SILABS_DBUS_LETIMER0_OUT0(port, pin) SILABS_DBUS(port, pin, 40, 1, 0, 1) 43 #define SILABS_DBUS_MODEM_ANT0(port, pin) SILABS_DBUS(port, pin, 44, 1, 0, 1) [all …]
|
D | xg23-pinctrl.h | 16 #define SILABS_DBUS_ACMP0_ACMPOUT(port, pin) SILABS_DBUS(port, pin, 16, 1, 0, 1) 18 #define SILABS_DBUS_ACMP1_ACMPOUT(port, pin) SILABS_DBUS(port, pin, 19, 1, 0, 1) 20 #define SILABS_DBUS_CMU_CLKOUT0(port, pin) SILABS_DBUS(port, pin, 22, 1, 0, 2) 23 #define SILABS_DBUS_CMU_CLKIN0(port, pin) SILABS_DBUS(port, pin, 22, 0, 0, 1) 25 #define SILABS_DBUS_EUSART0_CS(port, pin) SILABS_DBUS(port, pin, 33, 1, 0, 1) 30 #define SILABS_DBUS_EUSART0_CTS(port, pin) SILABS_DBUS(port, pin, 33, 0, 0, 2) 32 #define SILABS_DBUS_EUSART1_CS(port, pin) SILABS_DBUS(port, pin, 41, 1, 0, 1) 37 #define SILABS_DBUS_EUSART1_CTS(port, pin) SILABS_DBUS(port, pin, 41, 0, 0, 2) 39 #define SILABS_DBUS_EUSART2_CS(port, pin) SILABS_DBUS(port, pin, 49, 1, 0, 1) 44 #define SILABS_DBUS_EUSART2_CTS(port, pin) SILABS_DBUS(port, pin, 49, 0, 0, 2) [all …]
|
/Zephyr-latest/include/zephyr/drivers/dma/ |
D | dma_gd32.h | 10 #define GD32_DMA_CONFIG_DIRECTION(config) ((config >> 6) & 0x3) 11 #define GD32_DMA_CONFIG_PERIPH_ADDR_INC(config) ((config >> 9) & 0x1) 12 #define GD32_DMA_CONFIG_MEMORY_ADDR_INC(config) ((config >> 10) & 0x1) 13 #define GD32_DMA_CONFIG_PERIPH_WIDTH(config) ((config >> 11) & 0x3) 14 #define GD32_DMA_CONFIG_MEMORY_WIDTH(config) ((config >> 13) & 0x3) 15 #define GD32_DMA_CONFIG_PERIPHERAL_INC_FIXED(config) ((config >> 15) & 0x1) 16 #define GD32_DMA_CONFIG_PRIORITY(config) ((config >> 16) & 0x3) 18 #define GD32_DMA_FEATURES_FIFO_THRESHOLD(threshold) (threshold & 0x3)
|
/Zephyr-latest/include/zephyr/dt-bindings/sensor/ |
D | lsm6dsv16x.h | 10 #define LSM6DSV16X_DT_FS_2G 0 16 #define LSM6DSV16X_DT_FS_125DPS 0x0 17 #define LSM6DSV16X_DT_FS_250DPS 0x1 18 #define LSM6DSV16X_DT_FS_500DPS 0x2 19 #define LSM6DSV16X_DT_FS_1000DPS 0x3 20 #define LSM6DSV16X_DT_FS_2000DPS 0x4 21 #define LSM6DSV16X_DT_FS_4000DPS 0xc 24 #define LSM6DSV16X_DT_ODR_OFF 0x0 25 #define LSM6DSV16X_DT_ODR_AT_1Hz875 0x1 26 #define LSM6DSV16X_DT_ODR_AT_7Hz5 0x2 [all …]
|
/Zephyr-latest/soc/renesas/ra/ra4m1/ |
D | soc.c | 29 #define OFS1_HOCO_FREQ 0 103 .RSVD1 = 0x1, .IWDTSTRT = 0x1, /* Disable independent watchdog timer 105 .IWDTTOPS = 0x3, .IWDTCKS = 0xf, .IWDTRPES = 0x3, .IWDTRPSS = 0x3, 106 .IWDTRSTIRQS = 0x1, .RSVD2 = 0x1, .IWDTSTPCTL = 0x1, .RSVD3 = 0x3, 107 .WDTSTRT = 0x1, /* Stop watchdog timer following reset */ 108 .WDTTOPS = 0x3, .WDTCKS = 0xf, .WDTRPES = 0x3, .WDTRPSS = 0x3, 109 .WDTRSTIRQS = 0x1, .RSVD4 = 0x1, .WDTSTPCTL = 0x1, .RSVD5 = 0x1, 112 .RSVD1 = 0x3, 113 .LVDAS = 0x1, /* Disable voltage monitor 0 following reset */ 114 .VDSEL1 = 0x3, [all …]
|
/Zephyr-latest/dts/arm/st/f4/ |
D | stm32f411.dtsi | 12 #clock-cells = <0>; 24 #size-cells = <0>; 25 reg = <0x40015000 0x400>; 34 #size-cells = <0>; 35 reg = <0x40013000 0x400>; 38 dmas = <&dma2 3 3 0x400 0x3 39 &dma2 2 3 0x400 0x3>; 47 #size-cells = <0>; 48 reg = <0x40013400 0x400>; 51 dmas = <&dma2 1 4 0x400 0x3 [all …]
|
D | stm32f410.dtsi | 21 #size-cells = <0>; 22 reg = <0x40003800 0x400>; 31 #size-cells = <0>; 32 reg = <0x40015000 0x400>; 41 #size-cells = <0>; 42 reg = <0x40013000 0x400>; 45 dmas = <&dma2 3 3 0x400 0x3 46 &dma2 2 3 0x400 0x3>; 54 #size-cells = <0>; 55 reg = <0x40003800 0x400>; [all …]
|
D | stm32f401.dtsi | 12 #clock-cells = <0>; 24 #size-cells = <0>; 25 reg = <0x40003800 0x400>; 34 #size-cells = <0>; 35 reg = <0x40003c00 0x400>; 44 #size-cells = <0>; 45 reg = <0x40013400 0x400>; 54 #size-cells = <0>; 55 reg = <0x40003800 0x400>; 58 dmas = <&dma1 4 0 0x400 0x3 [all …]
|
/Zephyr-latest/drivers/watchdog/ |
D | wdt_nxp_fs26.h | 13 #define FS26_M_FS (0x1 << 31) 16 #define FS26_REG_ADDR_MASK (0x7f << FS26_REG_ADDR_SHIFT) 19 /* Read/Write (reading = 0) */ 20 #define FS26_RW (0x1 << 24) 26 #define FS26_DEV_STATUS_MASK (0xff << FS26_DEV_STATUS_SHIFT) 29 #define FS26_M_AVAL (0x1 << 31) 31 #define FS26_FS_EN (0x1 << 30) 33 #define FS26_FS_G (0x1 << 29) 35 #define FS26_COM_G (0x1 << 28) 37 #define FS26_WIO_G (0x1 << 27) [all …]
|
/Zephyr-latest/arch/arm64/core/ |
D | userspace.S | 28 mov x3, x0 29 mov x0, #0 30 mov x4, #0 38 ldrb w5, [x3, x0] 47 mov x0, #0 61 mrs x3, DAIF 75 tbnz x4, #0, abv_fail 80 msr DAIF, x3 81 mov x0, #0 85 msr DAIF, x3 [all …]
|
/Zephyr-latest/include/zephyr/dt-bindings/pinctrl/ |
D | stm32-pinctrl.h | 18 #define STM32_AF0 0x0 19 #define STM32_AF1 0x1 20 #define STM32_AF2 0x2 21 #define STM32_AF3 0x3 22 #define STM32_AF4 0x4 23 #define STM32_AF5 0x5 24 #define STM32_AF6 0x6 25 #define STM32_AF7 0x7 26 #define STM32_AF8 0x8 27 #define STM32_AF9 0x9 [all …]
|
/Zephyr-latest/soc/nxp/lpc/lpc11u6x/ |
D | soc.h | 29 * [0:2] function. 40 #define IOCON_PIO_FUNC(x) (((x) & 0x7)) 41 #define IOCON_PIO_FUNC_MASK IOCON_PIO_FUNC(0x7) 42 #define IOCON_PIO_MODE(x) (((x) & 0x3) << 3) 43 #define IOCON_PIO_MODE_MASK IOCON_PIO_MODE(0x3) 44 #define IOCON_PIO_HYS(x) (((x) & 0x1) << 5) 45 #define IOCON_PIO_HYS_MASK IOCON_PIO_HYS(0x1) 46 #define IOCON_PIO_INVERT(x) (((x) & 0x1) << 2) 47 #define IOCON_PIO_INVERT_MASK IOCON_PIO_INVERT(0x1) 48 #define IOCON_PIO_OD(x) (((x) & 0x1) << 10) [all …]
|
/Zephyr-latest/samples/subsys/usb/dfu/ |
D | README.rst | 33 to be loaded at the offset of SLOT-0. 47 the USB DFU sample at the offset of SLOT-0. 65 Use the following command to backup the SLOT-0 image: 69 dfu-util --alt 0 --upload slot0_backup.bin 84 I: Primary image: magic=good, swap_type=0x3, copy_done=0x1, image_ok=0x1 85 I: Secondary image: magic=good, swap_type=0x2, copy_done=0x3, image_ok=0x3 88 I: Bootloader chainload address offset: 0xc000 101 I: Primary image: magic=good, swap_type=0x2, copy_done=0x1, image_ok=0x3 102 I: Secondary image: magic=unset, swap_type=0x1, copy_done=0x3, image_ok=0x3 105 I: Secondary image: magic=unset, swap_type=0x1, copy_done=0x3, image_ok=0x3 [all …]
|
/Zephyr-latest/include/zephyr/dt-bindings/dma/ |
D | gd32_dma.h | 13 #define GD32_DMA_CH_CFG_DIRECTION(val) ((val & 0x3) << 6) 14 #define GD32_DMA_MEMORY_TO_MEMORY GD32_DMA_CH_CFG_DIRECTION(0) 19 #define GD32_DMA_CH_CFG_PERIPH_ADDR_INC(val) ((val & 0x1) << 9) 20 #define GD32_DMA_NO_PERIPH_ADDR_INC GD32_DMA_CH_CFG_PERIPH_ADDR_INC(0) 24 #define GD32_DMA_CH_CFG_MEMORY_ADDR_INC(val) ((val & 0x1) << 10) 25 #define GD32_DMA_NO_MEMORY_ADDR_INC GD32_DMA_CH_CFG_MEMORY_ADDR_INC(0) 29 #define GD32_DMA_CH_CFG_PERIPH_WIDTH(val) ((val & 0x3) << 11) 30 #define GD32_DMA_PERIPH_WIDTH_8BIT GD32_DMA_CH_CFG_PERIPH_WIDTH(0) 35 #define GD32_DMA_CH_CFG_MEMORY_WIDTH(val) ((val & 0x3) << 13) 36 #define GD32_DMA_MEMORY_WIDTH_8BIT GD32_DMA_CH_CFG_PERIPH_WIDTH(0) [all …]
|
D | stm32_dma.h | 14 #define STM32_DMA_CH_CFG_MODE(val) ((val & 0x1) << 5) 15 #define STM32_DMA_MODE_NORMAL STM32_DMA_CH_CFG_MODE(0) 19 #define STM32_DMA_CH_CFG_DIRECTION(val) ((val & 0x3) << 6) 20 #define STM32_DMA_MEMORY_TO_MEMORY STM32_DMA_CH_CFG_DIRECTION(0) 26 #define STM32_DMA_CH_CFG_PERIPH_ADDR_INC(val) ((val & 0x1) << 9) 27 #define STM32_DMA_PERIPH_NO_INC STM32_DMA_CH_CFG_PERIPH_ADDR_INC(0) 31 #define STM32_DMA_CH_CFG_MEM_ADDR_INC(val) ((val & 0x1) << 10) 32 #define STM32_DMA_MEM_NO_INC STM32_DMA_CH_CFG_MEM_ADDR_INC(0) 36 #define STM32_DMA_CH_CFG_PERIPH_WIDTH(val) ((val & 0x3) << 11) 37 #define STM32_DMA_PERIPH_8BITS STM32_DMA_CH_CFG_PERIPH_WIDTH(0) [all …]
|
/Zephyr-latest/dts/bindings/dma/ |
D | st,stm32u5-dma.yaml | 12 Tx using channel 0 with request 7 15 dmas = <&gpdma1 0 7 0x10440>, 16 <&gpdma1 1 6 0x10480>; 20 1. channel: the stream or channel from 0 to (<dma-channels> - 1). 22 the slot is a value between <0> .. (<dma-requests> - 1). 26 0x0: MEM to MEM 27 0x1: MEM to PERIPH 28 0x2: PERIPH to MEM 29 0x3: reserved for PERIPH to PERIPH 31 0x0: no address increment between transfers [all …]
|
D | gd,gd32-dma.yaml | 11 - 0x0: MEMORY to MEMORY 12 - 0x1: MEMORY to PERIPH 13 - 0x2: PERIPH to MEMORY 14 - 0x3: reserved for PERIPH to PERIPH 17 - 0x0: no address increment between transfers 18 - 0x1: increment address between transfers 21 - 0x0: no address increase between transfers 22 - 0x1: increase address between transfers 25 - 0x0: 8 bits 26 - 0x1: 16 bits [all …]
|
D | gd,gd32-dma-v1.yaml | 13 - 0x0: MEMORY to MEMORY 14 - 0x1: MEMORY to PERIPH 15 - 0x2: PERIPH to MEMORY 16 - 0x3: reserved for PERIPH to PERIPH 19 - 0x0: no address increment between transfers 20 - 0x1: increment address between transfers 23 - 0x0: no address increase between transfers 24 - 0x1: increase address between transfers 27 - 0x0: 8 bits 28 - 0x1: 16 bits [all …]
|
D | st,stm32-dma-v1.yaml | 12 1. channel: the dma stream from 0 to <dma-requests> 14 this value is 0 for Memory-to-memory transfers 20 0x0: STM32_DMA_MEMORY_TO_MEMORY: MEM to MEM 21 0x1: STM32_DMA_MEMORY_TO_PERIPH: MEM to PERIPH 22 0x2: STM32_DMA_PERIPH_TO_MEMORY: PERIPH to MEM 23 0x3: reserved for PERIPH to PERIPH 25 0x0: STM32_DMA_PERIPH_NO_INC: no address increment between transfers 26 0x1: STM32_DMA_PERIPH_INC: increment address between transfers 28 0x0: STM32_DMA_MEM_NO_INC: no address increment between transfers 29 0x1: STM32_DMA_MEM_INC: increment address between transfers [all …]
|
/Zephyr-latest/dts/arm/nuvoton/npcx/ |
D | npcx-alts-map.dtsi | 12 /* SCFG DEVALT 0 */ 14 alts = <&scfg 0x00 0x0 0>; 17 alts = <&scfg 0x00 0x3 1>; 21 alts = <&scfg 0x00 0x7 1>; 26 alts = <&scfg 0x01 0x0 0>; 29 alts = <&scfg 0x01 0x2 0>; 32 alts = <&scfg 0x01 0x3 0>; 35 alts = <&scfg 0x01 0x4 1>; 38 alts = <&scfg 0x01 0x5 0>; 41 alts = <&scfg 0x01 0x6 0>; [all …]
|
/Zephyr-latest/boards/nxp/imx8ulp_evk/ |
D | imx8ulp_evk_mimx8ud7_adsp-pinctrl.dtsi | 9 pinmux = <0x298c0158 0x4 0x298c09e0 0x3 0x298c0158>; 13 pinmux = <0x298c015c 0x4 0x298c09dc 0x3 0x298c015c>;
|
/Zephyr-latest/drivers/sensor/ti/fdc2x1x/ |
D | fdc2x1x.h | 19 #define FDC2X1X_DATA_CH0 0x00 20 #define FDC2X1X_DATA_LSB_CH0 0x01 21 #define FDC2X1X_DATA_CH1 0x02 22 #define FDC2X1X_DATA_LSB_CH1 0x03 23 #define FDC2X1X_DATA_CH2 0x04 24 #define FDC2X1X_DATA_LSB_CH2 0x05 25 #define FDC2X1X_DATA_CH3 0x06 26 #define FDC2X1X_DATA_LSB_CH3 0x07 27 #define FDC2X1X_RCOUNT_CH0 0x08 28 #define FDC2X1X_RCOUNT_CH1 0x09 [all …]
|