/hal_stm32-latest/stm32cube/stm32f0xx/soc/ |
D | stm32f058xx.h | 5606 #define TSC_IOASCR_G3_IO4_Pos (11U) macro 5607 #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
|
D | stm32f051x8.h | 5637 #define TSC_IOASCR_G3_IO4_Pos (11U) macro 5638 #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
|
D | stm32f071xb.h | 6190 #define TSC_IOASCR_G3_IO4_Pos (11U) macro 6191 #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
|
D | stm32f042x6.h | 9412 #define TSC_IOASCR_G3_IO4_Pos (11U) macro 9413 #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
|
D | stm32f048xx.h | 9376 #define TSC_IOASCR_G3_IO4_Pos (11U) macro 9377 #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
|
D | stm32f072xb.h | 9987 #define TSC_IOASCR_G3_IO4_Pos (11U) macro 9988 #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
|
D | stm32f091xc.h | 10644 #define TSC_IOASCR_G3_IO4_Pos (11U) macro 10645 #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
|
D | stm32f098xx.h | 10611 #define TSC_IOASCR_G3_IO4_Pos (11U) macro 10612 #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
|
D | stm32f078xx.h | 9957 #define TSC_IOASCR_G3_IO4_Pos (11U) macro 9958 #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
|
/hal_stm32-latest/stm32cube/stm32l0xx/soc/ |
D | stm32l052xx.h | 6163 #define TSC_IOASCR_G3_IO4_Pos (11U) macro 6164 #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
|
D | stm32l062xx.h | 6300 #define TSC_IOASCR_G3_IO4_Pos (11U) macro 6301 #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
|
D | stm32l053xx.h | 6322 #define TSC_IOASCR_G3_IO4_Pos (11U) macro 6323 #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
|
D | stm32l072xx.h | 6459 #define TSC_IOASCR_G3_IO4_Pos (11U) macro 6460 #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
|
D | stm32l073xx.h | 6618 #define TSC_IOASCR_G3_IO4_Pos (11U) macro 6619 #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
|
D | stm32l083xx.h | 6755 #define TSC_IOASCR_G3_IO4_Pos (11U) macro 6756 #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
|
D | stm32l063xx.h | 6457 #define TSC_IOASCR_G3_IO4_Pos (11U) macro 6458 #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
|
D | stm32l082xx.h | 6596 #define TSC_IOASCR_G3_IO4_Pos (11U) macro 6597 #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
|
/hal_stm32-latest/stm32cube/stm32f3xx/soc/ |
D | stm32f301x8.h | 7424 #define TSC_IOASCR_G3_IO4_Pos (11U) macro 7425 #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
|
D | stm32f318xx.h | 7411 #define TSC_IOASCR_G3_IO4_Pos (11U) macro 7412 #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
|
/hal_stm32-latest/stm32cube/stm32wbaxx/soc/ |
D | stm32wba50xx.h | 9307 #define TSC_IOASCR_G3_IO4_Pos (11U) macro 9308 #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
|
/hal_stm32-latest/stm32cube/stm32u0xx/soc/ |
D | stm32u031xx.h | 8646 #define TSC_IOASCR_G3_IO4_Pos (11U) macro 8647 #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
|
D | stm32u083xx.h | 9583 #define TSC_IOASCR_G3_IO4_Pos (11U) macro 9584 #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
|
/hal_stm32-latest/stm32cube/stm32wbxx/soc/ |
D | stm32wb1mxx.h | 8077 #define TSC_IOASCR_G3_IO4_Pos (11U) macro 8078 #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
|
/hal_stm32-latest/stm32cube/stm32wbxx/soc/Include/ |
D | stm32wb10xx.h | 7905 #define TSC_IOASCR_G3_IO4_Pos (11U) macro 7906 #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
|
D | stm32wb15xx.h | 8077 #define TSC_IOASCR_G3_IO4_Pos (11U) macro 8078 #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
|