Searched +full:pcr +full:- +full:cells (Results 1 – 16 of 16) sorted by relevance
/Zephyr-latest/dts/bindings/espi/ |
D | microchip,xec-espi-saf-v2.yaml | 3 # SPDX-License-Identifier: Apache-2.0 7 compatible: "microchip,xec-espi-saf-v2" 9 include: espi-controller.yaml 24 description: Array of eSPI PCR register index and bit position 26 poll-timeout: 30 poll-interval: 34 consec-rd-timeout: 38 sus-chk-delay: 42 sus-rsm-interval: 46 "#girq-cells": [all …]
|
D | microchip,xec-espi-host-dev.yaml | 2 # SPDX-License-Identifier: Apache-2.0 6 compatible: "microchip,xec-espi-host-dev" 10 on-bus: espi 27 description: PCR sleep register index and bit position 30 host-io: 37 host-io-addr-mask: 44 host-mem: 51 emi-mems: 61 "emi-mem-cells": 65 emi-mem-cells: [all …]
|
/Zephyr-latest/dts/bindings/dma/ |
D | microchip,xec-dmac.yaml | 3 compatible: "microchip,xec-dmac" 5 include: dma-controller.yaml 17 description: PCR register index and bit position 24 aggregated-girq: 30 "#dma-cells": 33 "pcr-cells": 37 "girq-cells": 41 # #dma-cells : Must be <2>. 55 # dma-names = "rx", "tx"; 61 dma-cells: [all …]
|
/Zephyr-latest/dts/bindings/pwm/ |
D | microchip,xec-pwmbbled.yaml | 2 # SPDX-License-Identifier: Apache-2.0 6 include: [pwm-controller.yaml, base.yaml, pinctrl-device.yaml] 8 compatible: "microchip,xec-pwmbbled" 25 description: BBLED PCR register index and bit position 27 clock-select: 32 - PWM_BBLED_CLK_AHB: Clock source is the PLL based AHB clock 33 - PWM_BBLED_CLK_32K: Clock source is the 32KHz domain 35 - "PWM_BBLED_CLK_32K" 36 - "PWM_BBLED_CLK_48M" 38 pinctrl-0: [all …]
|
D | microchip,xec-pwm.yaml | 2 # SPDX-License-Identifier: Apache-2.0 6 include: [pwm-controller.yaml, base.yaml, pinctrl-device.yaml] 8 compatible: "microchip,xec-pwm" 17 description: PWM PCR register index and bit position 19 "#pwm-cells": 22 pwm-cells: 23 - channel 24 - period 25 - flags
|
/Zephyr-latest/dts/bindings/tach/ |
D | microchip,xec-tach.yaml | 2 # SPDX-License-Identifier: Apache-2.0 6 compatible: "microchip,xec-tach" 8 include: [tach.yaml, pinctrl-device.yaml] 11 "#address-cells": 14 "#size-cells": 33 description: PCR sleep register index and bit position
|
/Zephyr-latest/dts/bindings/input/ |
D | microchip,xec-kbd.yaml | 3 # SPDX-License-Identifier: Apache-2.0 7 compatible: "microchip,xec-kbd" 9 include: [kbd-matrix-common.yaml, pinctrl-device.yaml] 12 "#address-cells": 16 "#size-cells": 34 description: ADC PCR register index and bit position 36 row-size: 39 col-size:
|
/Zephyr-latest/dts/bindings/clock/ |
D | microchip,xec-pcr.yaml | 2 # SPDX-License-Identifier: Apache-2.0 4 description: Microchip XEC Power Clock Reset and VBAT register (PCR) 6 compatible: "microchip,xec-pcr" 8 include: [clock-controller.yaml, pinctrl-device.yaml, base.yaml] 14 core-clock-div: 17 description: Divide 96 MHz PLL clock to produce Cortex-M4 core clock 19 slow-clock-div: 25 pll-32k-src: 30 periph-32k-src: 35 xtal-single-ended: [all …]
|
/Zephyr-latest/dts/bindings/adc/ |
D | microchip,xec-adc.yaml | 3 # SPDX-License-Identifier: Apache-2.0 7 compatible: "microchip,xec-adc" 9 include: [adc-controller.yaml, pinctrl-device.yaml] 18 "#io-channel-cells": 29 description: ADC PCR register index and bit position 41 pinctrl-0: 44 pinctrl-names: 47 io-channel-cells: 48 - input
|
/Zephyr-latest/dts/arm/microchip/ |
D | mec1501hsz.dtsi | 4 * SPDX-License-Identifier: Apache-2.0 7 #include <arm/armv7-m.dtsi> 8 #include <zephyr/dt-bindings/adc/adc.h> 9 #include <zephyr/dt-bindings/clock/mchp_xec_pcr.h> 10 #include <zephyr/dt-bindings/i2c/i2c.h> 11 #include <zephyr/dt-bindings/gpio/gpio.h> 12 #include <zephyr/dt-bindings/gpio/microchip-xec-gpio.h> 16 #address-cells = <1>; 17 #size-cells = <0>; 21 compatible = "arm,cortex-m4"; [all …]
|
D | mec172x_common.dtsi | 4 * SPDX-License-Identifier: Apache-2.0 10 pcr: pcr@40080100 { label 11 compatible = "microchip,xec-pcr"; 13 reg-names = "pcrr", "vbatr"; 15 core-clock-div = <1>; 17 pll-32k-src = <MCHP_XEC_PLL_CLK32K_SRC_SIL_OSC>; 18 periph-32k-src = <MCHP_XEC_PERIPH_CLK32K_SRC_SO_SO>; 19 clk32kmon-period-min = <1435>; 20 clk32kmon-period-max = <1495>; 21 clk32kmon-duty-cycle-var-max = <132>; [all …]
|
D | mec5.dtsi | 4 * SPDX-License-Identifier: Apache-2.0 7 #include <arm/armv7-m.dtsi> 8 #include <zephyr/dt-bindings/gpio/gpio.h> 9 #include <zephyr/dt-bindings/gpio/microchip-xec-gpio.h> 15 #address-cells = <1>; 16 #size-cells = <0>; 20 compatible = "arm,cortex-m4"; 30 pcr: pcr@40080100 { label 32 reg-names = "pcrr", "vbatr"; 38 #address-cells = <1>; [all …]
|
/Zephyr-latest/boards/microchip/mec15xxevb_assy6853/ |
D | mec15xxevb_assy6853.dts | 4 * SPDX-License-Identifier: Apache-2.0 7 /dts-v1/; 9 #include "mec15xxevb_assy6853-pinctrl.dtsi" 19 zephyr,keyboard-scan = &kscan_input; 26 pwm-0 = &pwm0; 27 peci-0 = &peci0; 29 i2c-0 = &i2c_smb_0; 37 compatible = "gpio-leds"; 62 &pcr { 68 current-speed = <115200>; [all …]
|
/Zephyr-latest/boards/microchip/mec172xevb_assy6906/ |
D | mec172xevb_assy6906.dts | 4 * SPDX-License-Identifier: Apache-2.0 7 /dts-v1/; 10 #include <microchip/mec172x/mec172xnsz-pinctrl.dtsi> 26 i2c-0 = &i2c_smb_0; 29 pwm-0 = &pwm0; 34 compatible = "gpio-leds"; 53 clock-frequency = <96000000>; 75 &pcr { 81 current-speed = <115200>; 82 pinctrl-0 = <&uart1_tx_gpio170 &uart1_rx_gpio171>; [all …]
|
/Zephyr-latest/doc/releases/ |
D | release-notes-3.3.rst | 14 * Introduced :ref:`USB-C <usbc_api>` device stack with PD (power delivery) 17 CMSIS-DSP as the default backend. 30 * CVE-2023-0359: Under embargo until 2023-04-20 32 * CVE-2023-0779: Under embargo until 2023-04-22 66 removed in favor of new :dtcompatible:`zephyr,flash-disk` devicetree binding. 71 * Starting from this release ``zephyr-`` prefixed tags won't be created 82 image states). Use of a truncated hash or non-sha256 hash will still work 88 registration function at boot-up. If applications register this then 93 application code, these will now automatically be registered at boot-up (this 129 This may cause out-of-tree scripts or commands to fail if they have relied [all …]
|
D | release-notes-2.7.rst | 17 * Support for M-Profile Vector Extensions (MVE) on ARMv8.1-M 18 * Improved thread safety for Newlib and C++ on SMP-capable systems 20 * New Action-based Power Management API 23 * Linker Support for Tightly-Coupled Memory in RISC-V 25 * Support for extended PCI / PCIe capabilities, improved MIS-X support 33 * The kernel now supports both 32- and 64-bit architectures 36 * We added support for Point-to-Point Protocol (PPP) 37 * We added support for UpdateHub, an end-to-end solution for over-the-air device updates 38 * We added support for ARM Cortex-R Architecture 40 * Expanded support for ARMv6-M architecture [all …]
|