Home
last modified time | relevance | path

Searched +full:0 +full:x5000000 (Results 1 – 12 of 12) sorted by relevance

/Linux-v5.10/Documentation/devicetree/bindings/phy/
Dti,phy-j721e-wiz.yaml63 If GPIO is active, lane 0 and lane 1 of SERDES will be swapped to
77 "^pll[0|1]-refclk$":
88 const: 0
114 const: 0
134 const: 0
148 "^serdes@[0-9a-f]+$":
182 assigned-clocks = <&k3_clks 292 11>, <&k3_clks 292 0>;
186 ranges = <0x5000000 0x5000000 0x10000>;
190 #clock-cells = <0>;
196 clocks = <&k3_clks 293 0>, <&dummy_cmn_refclk1>;
[all …]
/Linux-v5.10/arch/arm/boot/dts/
Darmada-385-linksys-rango.dts20 wan_amber@0 {
22 reg = <0x0>;
27 reg = <0x1>;
32 reg = <0x5>;
37 reg = <0x6>;
42 reg = <0x7>;
47 reg = <0x8>;
52 reg = <0x9>;
89 partition@0 {
91 reg = <0x0000000 0x200000>; /* 2MiB */
[all …]
/Linux-v5.10/Documentation/devicetree/bindings/mtd/
Dhisi504-nand.txt31 reg = <0x4020000 0x10000>, <0x5000000 0x1000>;
32 interrupts = <0 379 4>;
40 partition@0 {
42 reg = <0x00000000 0x00400000>;
/Linux-v5.10/Documentation/devicetree/bindings/display/msm/
Dgpu.txt50 reg = <0xfdb00000 0x10000>;
63 iommus = <&gpu_iommu 0>;
69 reg = <0xfdd00000 0x2000>,
70 <0xfec00000 0x180000>;
82 gpu_sram: gpu-sram@0 {
83 reg = <0x0 0x100000>;
84 ranges = <0 0 0xfec00000 0x100000>;
98 reg = <0x5000000 0x40000>, <0x509e000 0x10>;
108 iommus = <&adreno_smmu 0>;
/Linux-v5.10/arch/arm64/boot/dts/ti/
Dk3-j721e-main.dtsi14 reg = <0x0 0x70000000 0x0 0x800000>;
17 ranges = <0x0 0x0 0x70000000 0x800000>;
19 atf-sram@0 {
20 reg = <0x0 0x20000>;
26 reg = <0 0x00100000 0 0x1c000>; /* excludes pinctrl region */
29 ranges = <0x0 0x0 0x00100000 0x1c000>;
33 reg = <0x00004070 0x4>;
36 ranges = <0x4070 0x4070 0x4>;
41 reg = <0x00004074 0x4>;
44 ranges = <0x4074 0x4074 0x4>;
[all …]
/Linux-v5.10/arch/arm64/boot/dts/freescale/
Dfsl-ls1088a.dtsi26 #size-cells = <0>;
29 cpu0: cpu@0 {
32 reg = <0x0>;
33 clocks = <&clockgen 1 0>;
41 reg = <0x1>;
42 clocks = <&clockgen 1 0>;
50 reg = <0x2>;
51 clocks = <&clockgen 1 0>;
59 reg = <0x3>;
60 clocks = <&clockgen 1 0>;
[all …]
Dfsl-ls208xa.dtsi32 #size-cells = <0>;
37 reg = <0x00000000 0x80000000 0 0x80000000>;
43 #clock-cells = <0>;
50 reg = <0x0 0x06000000 0 0x10000>, /* GIC Dist */
51 <0x0 0x06100000 0 0x100000>, /* GICR (RD_base + SGI_base) */
52 <0x0 0x0c0c0000 0 0x2000>, /* GICC */
53 <0x0 0x0c0d0000 0 0x1000>, /* GICH */
54 <0x0 0x0c0e0000 0 0x20000>; /* GICV */
60 interrupts = <1 9 0x4>;
65 reg = <0x0 0x6020000 0 0x20000>;
[all …]
Dfsl-ls1028a.dtsi26 #size-cells = <0>;
28 cpu0: cpu@0 {
31 reg = <0x0>;
33 clocks = <&clockgen 1 0>;
42 reg = <0x1>;
44 clocks = <&clockgen 1 0>;
65 arm,psci-suspend-param = <0x0>;
74 #clock-cells = <0>;
81 #clock-cells = <0>;
88 reg = <0x0 0xf1f0000 0x0 0xffff>;
[all …]
Dfsl-lx2160a.dtsi11 /memreserve/ 0x80000000 0x00010000;
25 #size-cells = <0>;
28 cpu0: cpu@0 {
32 reg = <0x0>;
33 clocks = <&clockgen 1 0>;
34 d-cache-size = <0x8000>;
37 i-cache-size = <0xC000>;
49 reg = <0x1>;
50 clocks = <&clockgen 1 0>;
51 d-cache-size = <0x8000>;
[all …]
/Linux-v5.10/drivers/gpu/drm/amd/include/asic_reg/bif/
Dbif_5_1_d.h27 #define mmMM_INDEX 0x0
28 #define mmMM_INDEX_HI 0x6
29 #define mmMM_DATA 0x1
30 #define mmBIF_MM_INDACCESS_CNTL 0x1500
31 #define mmBUS_CNTL 0x1508
32 #define mmCONFIG_CNTL 0x1509
33 #define mmCONFIG_MEMSIZE 0x150a
34 #define mmCONFIG_F0_BASE 0x150b
35 #define mmCONFIG_APER_SIZE 0x150c
36 #define mmCONFIG_REG_APER_SIZE 0x150d
[all …]
/Linux-v5.10/arch/arm64/boot/dts/qcom/
Dsdm845.dtsi73 reg = <0 0x80000000 0 0>;
82 reg = <0 0x85700000 0 0x600000>;
87 reg = <0 0x85e00000 0 0x100000>;
92 reg = <0 0x85fc0000 0 0x20000>;
98 reg = <0x0 0x85fe0000 0 0x20000>;
103 reg = <0x0 0x86000000 0 0x200000>;
108 reg = <0 0x86200000 0 0x2d00000>;
114 reg = <0 0x88f00000 0 0x200000>;
122 reg = <0 0x8ab00000 0 0x1400000>;
127 reg = <0 0x8bf00000 0 0x500000>;
[all …]
/Linux-v5.10/drivers/gpu/drm/amd/pm/powerplay/hwmgr/
Dvega10_hwmgr.c59 static const uint32_t channel_number[] = {1, 2, 0, 4, 0, 8, 0, 16, 2};
61 …DF_CS_AON0_DramBaseAddress0 0x0044
62 …ne mmDF_CS_AON0_DramBaseAddress0_BASE_IDX 0
65 …AON0_DramBaseAddress0__AddrRngVal__SHIFT 0x0
66 …AON0_DramBaseAddress0__LgcyMmioHoleEn__SHIFT 0x1
67 …AON0_DramBaseAddress0__IntLvNumChan__SHIFT 0x4
68 …AON0_DramBaseAddress0__IntLvAddrSel__SHIFT 0x8
69 …AON0_DramBaseAddress0__DramBaseAddr__SHIFT 0xc
70 …mBaseAddress0__AddrRngVal_MASK 0x00000001L
71 …mBaseAddress0__LgcyMmioHoleEn_MASK 0x00000002L
[all …]