Searched +full:interrupt +full:- +full:names (Results 1 – 25 of 482) sorted by relevance
12345678910>>...20
/Zephyr-latest/dts/riscv/sifive/ |
D | riscv64-fu540.dtsi | 4 * SPDX-License-Identifier: Apache-2.0 7 #include <zephyr/dt-bindings/gpio/gpio.h> 11 #address-cells = <1>; 12 #size-cells = <1>; 13 compatible = "sifive,FU540-C000", "fu540-dev", "sifive-dev"; 17 coreclk: core-clk { 18 #clock-cells = <0>; 19 compatible = "fixed-clock"; 20 clock-frequency = <DT_FREQ_M(1000)>; 23 tlclk: tl-clk { [all …]
|
D | riscv32-fe310.dtsi | 1 /* SPDX-License-Identifier: Apache-2.0 */ 3 #include <zephyr/dt-bindings/gpio/gpio.h> 4 #include <zephyr/dt-bindings/pwm/pwm.h> 8 #address-cells = <1>; 9 #size-cells = <1>; 10 compatible = "sifive,FE310G-0002-Z0-dev", "fe310-dev", "sifive-dev"; 11 model = "SiFive,FE310G-0002-Z0"; 13 coreclk: core-clk { 14 #clock-cells = <0>; 15 compatible = "fixed-clock"; [all …]
|
D | riscv64-fu740.dtsi | 4 * SPDX-License-Identifier: Apache-2.0 7 #include <zephyr/dt-bindings/gpio/gpio.h> 11 #address-cells = <2>; 12 #size-cells = <2>; 13 compatible = "sifive,FU740-C000", "fu740-dev", "sifive-dev"; 17 coreclk: core-clk { 18 #clock-cells = <0>; 19 compatible = "fixed-clock"; 20 clock-frequency = <DT_FREQ_M(1000)>; 23 pclk: p-clk { [all …]
|
/Zephyr-latest/dts/bindings/base/ |
D | base.yaml | 10 - "ok" # Deprecated form 11 - "okay" 12 - "disabled" 13 - "reserved" 14 - "fail" 15 - "fail-sss" 18 type: string-array 26 reg-names: 27 type: string-array 34 # Does not follow the 'type: phandle-array' scheme, but gets type-checked [all …]
|
/Zephyr-latest/dts/arm/gd/gd32e50x/ |
D | gd32e507xe.dtsi | 4 * SPDX-License-Identifier: Apache-2.0 13 compatible = "gd,gd32-timer"; 16 interrupt-names = "brk", "up", "trgcom", "cc"; 19 is-advanced; 24 compatible = "gd,gd32-pwm"; 26 #pwm-cells = <3>; 31 compatible = "gd,gd32-timer"; 34 interrupt-names = "global"; 41 compatible = "gd,gd32-pwm"; 43 #pwm-cells = <3>; [all …]
|
/Zephyr-latest/dts/arm64/nxp/ |
D | nxp_mimx95_a55.dtsi | 4 * SPDX-License-Identifier: Apache-2.0 9 #include <arm64/armv8-a.dtsi> 10 #include <zephyr/dt-bindings/clock/imx95_clock.h> 11 #include <zephyr/dt-bindings/interrupt-controller/arm-gic.h> 14 #address-cells = <1>; 15 #size-cells = <1>; 16 interrupt-parent = <&gic>; 19 #address-cells = <1>; 20 #size-cells = <0>; 24 compatible = "arm,cortex-a55"; [all …]
|
/Zephyr-latest/dts/arm64/fvp/ |
D | fvp-aemv8r.dtsi | 3 * SPDX-License-Identifier: Apache-2.0 7 #include <arm64/armv8-r.dtsi> 8 #include <zephyr/dt-bindings/interrupt-controller/arm-gic.h> 12 #address-cells = <1>; 13 #size-cells = <0>; 17 compatible = "arm,cortex-r82"; 23 compatible = "arm,cortex-r82"; 29 compatible = "arm,cortex-r82"; 35 compatible = "arm,cortex-r82"; 41 compatible = "arm,armv8-timer"; [all …]
|
/Zephyr-latest/dts/arm/renesas/ra/ra8/ |
D | ra8x1.dtsi | 4 * SPDX-License-Identifier: Apache-2.0 8 #include <arm/armv8.1-m.dtsi> 10 #include <zephyr/dt-bindings/pinctrl/renesas/pinctrl-ra.h> 11 #include <zephyr/dt-bindings/clock/ra_clock.h> 12 #include <zephyr/dt-bindings/pwm/ra_pwm.h> 16 #address-cells = <1>; 17 #size-cells = <0>; 21 compatible = "arm,cortex-m85"; 23 #address-cells = <1>; 24 #size-cells = <1>; [all …]
|
/Zephyr-latest/dts/arm/atmel/ |
D | samc21.dtsi | 4 * SPDX-License-Identifier: Apache-2.0 11 adc-1 = &adc1; 13 sercom-4 = &sercom4; 14 sercom-5 = &sercom5; 19 compatible = "atmel,sam0-adc"; 22 interrupt-names = "resrdy"; 24 clock-names = "GCLK", "MCLK"; 27 #io-channel-cells = <1>; 34 compatible = "atmel,sam0-sercom"; 38 clock-names = "GCLK", "MCLK"; [all …]
|
D | same5x.dtsi | 5 * SPDX-License-Identifier: Apache-2.0 13 compatible = "atmel,sam0-gmac"; 16 interrupt-names = "gmac"; 19 num-queues = <1>; 20 local-mac-address = [00 00 00 00 00 00]; 24 compatible = "atmel,sam-mdio"; 28 #address-cells = <1>; 29 #size-cells = <0>; 33 compatible = "atmel,sam0-can"; 36 interrupt-names = "int0", "int1"; [all …]
|
/Zephyr-latest/dts/arm/xilinx/ |
D | zynqmp.dtsi | 4 * SPDX-License-Identifier: Apache-2.0 8 #include <arm/armv7-r.dtsi> 9 #include <zephyr/dt-bindings/interrupt-controller/arm-gic.h> 10 #include <zephyr/dt-bindings/ethernet/xlnx_gem.h> 16 compatible = "xlnx,pinctrl-zynqmp"; 19 compatible = "soc-nv-flash"; 24 compatible = "mmio-sram"; 29 compatible = "zephyr,memory-region", "xlnx,zynq-ocm"; 31 zephyr,memory-region = "OCM"; 40 interrupt-names = "irq_0"; [all …]
|
D | zynqmp_rpu.dtsi | 4 * SPDX-License-Identifier: Apache-2.0 11 #address-cells = <1>; 12 #size-cells = <0>; 16 compatible = "arm,cortex-r5f"; 23 rpu0_ipi: zynqmp-ipi@ff310000 { 25 compatible = "xlnx,zynqmp-ipi-mailbox"; 26 #address-cells = <1>; 27 #size-cells = <1>; 30 reg-names = "host_ipi_reg"; 33 local-ipi-id = <1>; [all …]
|
D | zynq7000.dtsi | 3 * SPDX-License-Identifier: Apache-2.0 7 #include <arm/armv7-a.dtsi> 8 #include <zephyr/dt-bindings/interrupt-controller/arm-gic.h> 9 #include <zephyr/dt-bindings/ethernet/xlnx_gem.h> 13 interrupt-parent = <&gic>; 16 compatible = "zephyr,memory-region", "xlnx,zynq-ocm"; 18 zephyr,memory-region = "OCM_LOW"; 22 compatible = "zephyr,memory-region", "xlnx,zynq-ocm"; 24 zephyr,memory-region = "OCM_HIGH"; 28 compatible = "arm,armv8-timer"; [all …]
|
/Zephyr-latest/dts/bindings/mbox/ |
D | nordic,nrf-bellboard-rx.yaml | 2 # SPDX-License-Identifier: Apache-2.0 7 BELLBOARD provides support for inter-domain software signaling. It implements 15 compatible = "nordic,nrf-bellboard-rx"; 19 interrupt-names = "irq2", "irq3"; 20 nordic,interrupt-mapping = <0x0000000f 2>, <0x000000f0 3>; 21 #mbox-cells = <1>; 24 compatible: "nordic,nrf-bellboard-rx" 26 include: "nordic,nrf-bellboard-common.yaml" 32 interrupt-names: 35 nordic,interrupt-mapping: [all …]
|
/Zephyr-latest/boards/arm/mps3/ |
D | mps3_common_soc_peripheral.dtsi | 2 * Copyright (c) 2019-2021 Linaro Limited 3 * Copyright 2024 Arm Limited and/or its affiliates <open-source-office@arm.com> 5 * SPDX-License-Identifier: Apache-2.0 8 sysclk: system-clock { 9 compatible = "fixed-clock"; 10 clock-frequency = <25000000>; 11 #clock-cells = <0>; 15 compatible = "arm,cmsdk-gpio"; 18 gpio-controller; 19 #gpio-cells = <2>; [all …]
|
/Zephyr-latest/dts/arm/raspberrypi/rpi_pico/ |
D | rp2040.dtsi | 4 * SPDX-License-Identifier: Apache-2.0 7 #include <arm/armv6-m.dtsi> 8 #include <zephyr/dt-bindings/adc/adc.h> 9 #include <zephyr/dt-bindings/gpio/gpio.h> 10 #include <zephyr/dt-bindings/clock/rpi_pico_rp2040_clock.h> 11 #include <zephyr/dt-bindings/i2c/i2c.h> 12 #include <zephyr/dt-bindings/regulator/rpi_pico.h> 13 #include <zephyr/dt-bindings/reset/rp2040_reset.h> 28 die-temp0 = &die_temp; 32 #address-cells = <1>; [all …]
|
D | rp2350.dtsi | 4 * SPDX-License-Identifier: Apache-2.0 7 #include <zephyr/dt-bindings/adc/adc.h> 8 #include <zephyr/dt-bindings/gpio/gpio.h> 9 #include <zephyr/dt-bindings/clock/rpi_pico_rp2350_clock.h> 10 #include <zephyr/dt-bindings/i2c/i2c.h> 11 #include <zephyr/dt-bindings/regulator/rpi_pico.h> 12 #include <zephyr/dt-bindings/reset/rp2350_reset.h> 21 die-temp0 = &die_temp; 25 #address-cells = <1>; 26 #size-cells = <0>; [all …]
|
/Zephyr-latest/dts/riscv/ |
D | riscv32-litex-vexriscv.dtsi | 2 * Copyright (c) 2018 - 2020 Antmicro <www.antmicro.com> 4 * SPDX-License-Identifier: Apache-2.0 7 #include <zephyr/dt-bindings/i2c/i2c.h> 10 #address-cells = <1>; 11 #size-cells = <1>; 12 compatible = "litex,vexriscv", "litex-dev"; 21 #address-cells = <1>; 22 #size-cells = <0>; 24 clock-frequency = <100000000>; 25 compatible = "litex,vexriscv-standard", "riscv"; [all …]
|
D | neorv32.dtsi | 4 * SPDX-License-Identifier: Apache-2.0 7 /dts-v1/; 10 #include <zephyr/dt-bindings/gpio/gpio.h> 18 #address-cells = <1>; 19 #size-cells = <0>; 22 compatible = "neorv32-cpu", "riscv"; 27 intc: interrupt-controller { 28 compatible = "riscv,cpu-intc"; 29 interrupt-controller; 30 #address-cells = <1>; [all …]
|
/Zephyr-latest/dts/arm/renesas/ra/ |
D | ra-cm4-common.dtsi | 4 * SPDX-License-Identifier: Apache-2.0 9 #include <arm/armv7-m.dtsi> 10 #include <zephyr/dt-bindings/interrupt-controller/renesas-ra-icu.h> 11 #include <zephyr/dt-bindings/clock/ra_clock.h> 15 #address-cells = <1>; 16 #size-cells = <0>; 20 compatible = "arm,cortex-m4"; 26 xtal: clock-main-osc { 27 compatible = "renesas,ra-cgc-external-clock"; 28 clock-frequency = <1200000>; [all …]
|
/Zephyr-latest/dts/arm/gd/gd32e10x/ |
D | gd32e10x.dtsi | 4 * SPDX-License-Identifier: Apache-2.0 8 #include <arm/armv7-m.dtsi> 9 #include <zephyr/dt-bindings/gpio/gpio.h> 10 #include <zephyr/dt-bindings/pwm/pwm.h> 11 #include <zephyr/dt-bindings/i2c/i2c.h> 12 #include <zephyr/dt-bindings/clock/gd32e10x-clocks.h> 13 #include <zephyr/dt-bindings/reset/gd32e10x.h> 17 #address-cells = <1>; 18 #size-cells = <0>; 21 clock-frequency = <DT_FREQ_M(120)>; [all …]
|
/Zephyr-latest/tests/kernel/interrupt/ |
D | multilevel_irq.overlay | 3 * SPDX-License-Identifier: Apache-2.0 8 #address-cells = < 0x1 >; 9 #size-cells = < 0x1 >; 11 test_cpu_intc: interrupt-controller { 12 compatible = "vnd,cpu-intc"; 13 #address-cells = <0>; 14 #interrupt-cells = < 0x01 >; 15 interrupt-controller; 18 test_l1_irq: interrupt-controller@bbbbcccc { 21 interrupt-controller; [all …]
|
/Zephyr-latest/dts/arc/synopsys/ |
D | arc_iot.dtsi | 4 * SPDX-License-Identifier: Apache-2.0 9 #include <zephyr/dt-bindings/i2c/i2c.h> 10 #include <zephyr/dt-bindings/gpio/gpio.h> 14 #address-cells = <1>; 15 #size-cells = <0>; 24 intc: arcv2-intc { 25 compatible = "snps,arcv2-intc"; 26 interrupt-controller; 27 #interrupt-cells = <2>; 31 compatible = "snps,arc-timer"; [all …]
|
/Zephyr-latest/dts/riscv/starfive/ |
D | starfive_jh7100_beagle_v.dtsi | 4 * SPDX-License-Identifier: Apache-2.0 8 #include <zephyr/dt-bindings/gpio/gpio.h> 11 #address-cells = <2>; 12 #size-cells = <2>; 13 compatible = "sifive,freedom-u74-arty"; 14 model = "sifive,freedom-u74-arty"; 17 #address-cells = <1>; 18 #size-cells = <0>; 19 compatible = "starfive,fu74-g000"; 21 clock-frequency = <0>; [all …]
|
/Zephyr-latest/dts/arm/nxp/ |
D | nxp_s32z27x_r52.dtsi | 2 * Copyright 2022-2024 NXP 4 * SPDX-License-Identifier: Apache-2.0 8 #include <arm/armv8-r.dtsi> 9 #include <zephyr/dt-bindings/interrupt-controller/arm-gic.h> 10 #include <zephyr/dt-bindings/clock/nxp_s32z2_clock.h> 11 #include <zephyr/dt-bindings/i2c/i2c.h> 15 #address-cells = <1>; 16 #size-cells = <0>; 20 compatible = "arm,cortex-r52"; 26 compatible = "arm,cortex-r52"; [all …]
|
12345678910>>...20