/Linux-v5.10/drivers/infiniband/hw/qib/ |
D | qib_7220_regs.h | 37 #define QIB_7220_Revision_OFFS 0x0 38 #define QIB_7220_Revision_R_Simulator_LSB 0x3F 39 #define QIB_7220_Revision_R_Simulator_RMASK 0x1 40 #define QIB_7220_Revision_R_Emulation_LSB 0x3E 41 #define QIB_7220_Revision_R_Emulation_RMASK 0x1 42 #define QIB_7220_Revision_R_Emulation_Revcode_LSB 0x28 43 #define QIB_7220_Revision_R_Emulation_Revcode_RMASK 0x3FFFFF 44 #define QIB_7220_Revision_BoardID_LSB 0x20 45 #define QIB_7220_Revision_BoardID_RMASK 0xFF 46 #define QIB_7220_Revision_R_SW_LSB 0x18 [all …]
|
D | qib_6120_regs.h | 35 #define QIB_6120_Revision_OFFS 0x0 36 #define QIB_6120_Revision_R_Simulator_LSB 0x3F 37 #define QIB_6120_Revision_R_Simulator_RMASK 0x1 38 #define QIB_6120_Revision_Reserved_LSB 0x28 39 #define QIB_6120_Revision_Reserved_RMASK 0x7FFFFF 40 #define QIB_6120_Revision_BoardID_LSB 0x20 41 #define QIB_6120_Revision_BoardID_RMASK 0xFF 42 #define QIB_6120_Revision_R_SW_LSB 0x18 43 #define QIB_6120_Revision_R_SW_RMASK 0xFF 44 #define QIB_6120_Revision_R_Arch_LSB 0x10 [all …]
|
D | qib_7322_regs.h | 35 #define QIB_7322_Revision_OFFS 0x0 36 #define QIB_7322_Revision_DEF 0x0000000002010601 37 #define QIB_7322_Revision_R_Simulator_LSB 0x3F 38 #define QIB_7322_Revision_R_Simulator_MSB 0x3F 39 #define QIB_7322_Revision_R_Simulator_RMASK 0x1 40 #define QIB_7322_Revision_R_Emulation_LSB 0x3E 41 #define QIB_7322_Revision_R_Emulation_MSB 0x3E 42 #define QIB_7322_Revision_R_Emulation_RMASK 0x1 43 #define QIB_7322_Revision_R_Emulation_Revcode_LSB 0x28 44 #define QIB_7322_Revision_R_Emulation_Revcode_MSB 0x3D [all …]
|
/Linux-v5.10/sound/soc/codecs/ |
D | mt6358.h | 21 #define RG_VOW13M_CK_PDN_MASK 0x1 22 #define RG_VOW13M_CK_PDN_MASK_SFT (0x1 << 13) 24 #define RG_VOW32K_CK_PDN_MASK 0x1 25 #define RG_VOW32K_CK_PDN_MASK_SFT (0x1 << 12) 27 #define RG_AUD_INTRP_CK_PDN_MASK 0x1 28 #define RG_AUD_INTRP_CK_PDN_MASK_SFT (0x1 << 8) 30 #define RG_PAD_AUD_CLK_MISO_CK_PDN_MASK 0x1 31 #define RG_PAD_AUD_CLK_MISO_CK_PDN_MASK_SFT (0x1 << 7) 33 #define RG_AUDNCP_CK_PDN_MASK 0x1 34 #define RG_AUDNCP_CK_PDN_MASK_SFT (0x1 << 6) [all …]
|
D | mt6359.h | 11 #define PMIC_ACCDET_IRQ_SHIFT 0 21 #define PMIC_RG_EINT1CONFIGACCDET_SHIFT 0 30 #define PMIC_ACCDET_DA_STABLE_SHIFT 0 40 #define PMIC_ACCDET_SW_EN_SHIFT 0 43 #define PMIC_ACCDET_EINT_DEBOUNCE0_SHIFT 0 58 #define PMIC_RG_HPLOUTPUTSTBENH_VAUDP32_SHIFT 0 62 #define PMIC_RG_NCP_PDDIS_EN_SHIFT 0 63 #define PMIC_RG_ACCDETSPARE_SHIFT 0 71 #define PMIC_RG_EINTCOMPVTH_MASK 0xf 72 #define PMIC_ACCDET_EINT0_MEM_IN_MASK 0x3 [all …]
|
D | rt5616.h | 13 #define RT5616_RESET 0x00 14 #define RT5616_VERSION_ID 0xfd 15 #define RT5616_VENDOR_ID 0xfe 16 #define RT5616_DEVICE_ID 0xff 18 #define RT5616_HP_VOL 0x02 19 #define RT5616_LOUT_CTRL1 0x03 20 #define RT5616_LOUT_CTRL2 0x05 22 #define RT5616_IN1_IN2 0x0d 23 #define RT5616_INL1_INR1_VOL 0x0f 25 #define RT5616_DAC1_DIG_VOL 0x19 [all …]
|
D | rt5651.h | 15 #define RT5651_RESET 0x00 16 #define RT5651_VERSION_ID 0xfd 17 #define RT5651_VENDOR_ID 0xfe 18 #define RT5651_DEVICE_ID 0xff 20 #define RT5651_HP_VOL 0x02 21 #define RT5651_LOUT_CTRL1 0x03 22 #define RT5651_LOUT_CTRL2 0x05 24 #define RT5651_IN1_IN2 0x0d 25 #define RT5651_IN3 0x0e 26 #define RT5651_INL1_INR1_VOL 0x0f [all …]
|
D | rt5645.h | 15 #define RT5645_RESET 0x00 16 #define RT5645_VENDOR_ID 0xfd 17 #define RT5645_VENDOR_ID1 0xfe 18 #define RT5645_VENDOR_ID2 0xff 20 #define RT5645_SPK_VOL 0x01 21 #define RT5645_HP_VOL 0x02 22 #define RT5645_LOUT1 0x03 23 #define RT5645_LOUT_CTRL 0x05 25 #define RT5645_IN1_CTRL1 0x0a 26 #define RT5645_IN1_CTRL2 0x0b [all …]
|
D | rt5640.h | 17 #define RT5640_RESET 0x00 18 #define RT5640_VENDOR_ID 0xfd 19 #define RT5640_VENDOR_ID1 0xfe 20 #define RT5640_VENDOR_ID2 0xff 22 #define RT5640_SPK_VOL 0x01 23 #define RT5640_HP_VOL 0x02 24 #define RT5640_OUTPUT 0x03 25 #define RT5640_MONO_OUT 0x04 27 #define RT5640_IN1_IN2 0x0d 28 #define RT5640_IN3_IN4 0x0e [all …]
|
D | rt5670.h | 13 #define RT5670_RESET 0x00 14 #define RT5670_VENDOR_ID 0xfd 15 #define RT5670_VENDOR_ID1 0xfe 16 #define RT5670_VENDOR_ID2 0xff 18 #define RT5670_HP_VOL 0x02 19 #define RT5670_LOUT1 0x03 21 #define RT5670_CJ_CTRL1 0x0a 22 #define RT5670_CJ_CTRL2 0x0b 23 #define RT5670_CJ_CTRL3 0x0c 24 #define RT5670_IN2 0x0e [all …]
|
D | rt5631.h | 6 #define RT5631_RESET 0x00 7 #define RT5631_SPK_OUT_VOL 0x02 8 #define RT5631_HP_OUT_VOL 0x04 9 #define RT5631_MONO_AXO_1_2_VOL 0x06 10 #define RT5631_AUX_IN_VOL 0x0A 11 #define RT5631_STEREO_DAC_VOL_1 0x0C 12 #define RT5631_MIC_CTRL_1 0x0E 13 #define RT5631_STEREO_DAC_VOL_2 0x10 14 #define RT5631_ADC_CTRL_1 0x12 15 #define RT5631_ADC_REC_MIXER 0x14 [all …]
|
D | rt5665.h | 14 #define DEVICE_ID 0x6451 17 #define RT5665_RESET 0x0000 18 #define RT5665_VENDOR_ID 0x00fd 19 #define RT5665_VENDOR_ID_1 0x00fe 20 #define RT5665_DEVICE_ID 0x00ff 22 #define RT5665_LOUT 0x0001 23 #define RT5665_HP_CTRL_1 0x0002 24 #define RT5665_HP_CTRL_2 0x0003 25 #define RT5665_MONO_OUT 0x0004 26 #define RT5665_HPL_GAIN 0x0005 [all …]
|
D | rt5660.h | 16 #define RT5660_RESET 0x00 17 #define RT5660_VENDOR_ID 0xfd 18 #define RT5660_VENDOR_ID1 0xfe 19 #define RT5660_VENDOR_ID2 0xff 21 #define RT5660_SPK_VOL 0x01 22 #define RT5660_LOUT_VOL 0x02 24 #define RT5660_IN1_IN2 0x0d 25 #define RT5660_IN3_IN4 0x0e 27 #define RT5660_DAC1_DIG_VOL 0x19 28 #define RT5660_STO1_ADC_DIG_VOL 0x1c [all …]
|
D | rt5659.h | 14 #define DEVICE_ID 0x6311 17 #define RT5659_RESET 0x0000 18 #define RT5659_VENDOR_ID 0x00fd 19 #define RT5659_VENDOR_ID_1 0x00fe 20 #define RT5659_DEVICE_ID 0x00ff 22 #define RT5659_SPO_VOL 0x0001 23 #define RT5659_HP_VOL 0x0002 24 #define RT5659_LOUT 0x0003 25 #define RT5659_MONO_OUT 0x0004 26 #define RT5659_HPL_GAIN 0x0005 [all …]
|
/Linux-v5.10/sound/soc/mediatek/mt6797/ |
D | mt6797-reg.h | 12 #define AUDIO_TOP_CON0 0x0000 13 #define AUDIO_TOP_CON1 0x0004 14 #define AUDIO_TOP_CON3 0x000c 15 #define AFE_DAC_CON0 0x0010 16 #define AFE_DAC_CON1 0x0014 17 #define AFE_I2S_CON 0x0018 18 #define AFE_DAIBT_CON0 0x001c 19 #define AFE_CONN0 0x0020 20 #define AFE_CONN1 0x0024 21 #define AFE_CONN2 0x0028 [all …]
|
/Linux-v5.10/sound/soc/mediatek/mt8183/ |
D | mt8183-reg.h | 12 #define AUDIO_TOP_CON0 0x0000 13 #define AUDIO_TOP_CON1 0x0004 14 #define AUDIO_TOP_CON3 0x000c 15 #define AFE_DAC_CON0 0x0010 16 #define AFE_DAC_CON1 0x0014 17 #define AFE_I2S_CON 0x0018 18 #define AFE_DAIBT_CON0 0x001c 19 #define AFE_CONN0 0x0020 20 #define AFE_CONN1 0x0024 21 #define AFE_CONN2 0x0028 [all …]
|
/Linux-v5.10/drivers/soc/samsung/ |
D | exynos3250-pmu.c | 15 { EXYNOS3_ARM_CORE0_SYS_PWR_REG, { 0x0, 0x0, 0x2} }, 16 { EXYNOS3_DIS_IRQ_ARM_CORE0_LOCAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} }, 17 { EXYNOS3_DIS_IRQ_ARM_CORE0_CENTRAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} }, 18 { EXYNOS3_ARM_CORE1_SYS_PWR_REG, { 0x0, 0x0, 0x2} }, 19 { EXYNOS3_DIS_IRQ_ARM_CORE1_LOCAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} }, 20 { EXYNOS3_DIS_IRQ_ARM_CORE1_CENTRAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} }, 21 { EXYNOS3_ISP_ARM_SYS_PWR_REG, { 0x1, 0x0, 0x0} }, 22 { EXYNOS3_DIS_IRQ_ISP_ARM_LOCAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} }, 23 { EXYNOS3_DIS_IRQ_ISP_ARM_CENTRAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} }, 24 { EXYNOS3_ARM_COMMON_SYS_PWR_REG, { 0x0, 0x0, 0x2} }, [all …]
|
D | exynos4-pmu.c | 15 { S5P_ARM_CORE0_LOWPWR, { 0x0, 0x0, 0x2 } }, 16 { S5P_DIS_IRQ_CORE0, { 0x0, 0x0, 0x0 } }, 17 { S5P_DIS_IRQ_CENTRAL0, { 0x0, 0x0, 0x0 } }, 18 { S5P_ARM_CORE1_LOWPWR, { 0x0, 0x0, 0x2 } }, 19 { S5P_DIS_IRQ_CORE1, { 0x0, 0x0, 0x0 } }, 20 { S5P_DIS_IRQ_CENTRAL1, { 0x0, 0x0, 0x0 } }, 21 { S5P_ARM_COMMON_LOWPWR, { 0x0, 0x0, 0x2 } }, 22 { S5P_L2_0_LOWPWR, { 0x2, 0x2, 0x3 } }, 23 { S5P_L2_1_LOWPWR, { 0x2, 0x2, 0x3 } }, 24 { S5P_CMU_ACLKSTOP_LOWPWR, { 0x1, 0x0, 0x0 } }, [all …]
|
D | exynos5250-pmu.c | 15 { EXYNOS5_ARM_CORE0_SYS_PWR_REG, { 0x0, 0x0, 0x2} }, 16 { EXYNOS5_DIS_IRQ_ARM_CORE0_LOCAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} }, 17 { EXYNOS5_DIS_IRQ_ARM_CORE0_CENTRAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} }, 18 { EXYNOS5_ARM_CORE1_SYS_PWR_REG, { 0x0, 0x0, 0x2} }, 19 { EXYNOS5_DIS_IRQ_ARM_CORE1_LOCAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} }, 20 { EXYNOS5_DIS_IRQ_ARM_CORE1_CENTRAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} }, 21 { EXYNOS5_FSYS_ARM_SYS_PWR_REG, { 0x1, 0x0, 0x0} }, 22 { EXYNOS5_DIS_IRQ_FSYS_ARM_CENTRAL_SYS_PWR_REG, { 0x1, 0x1, 0x1} }, 23 { EXYNOS5_ISP_ARM_SYS_PWR_REG, { 0x1, 0x0, 0x0} }, 24 { EXYNOS5_DIS_IRQ_ISP_ARM_LOCAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} }, [all …]
|
/Linux-v5.10/drivers/gpu/drm/amd/include/asic_reg/dce/ |
D | dce_11_2_enum.h | 28 CRTC_CONTROL_CRTC_START_POINT_CNTL_NORMAL = 0x0, 29 CRTC_CONTROL_CRTC_START_POINT_CNTL_DP = 0x1, 32 CRTC_CONTROL_CRTC_FIELD_NUMBER_CNTL_NORMAL = 0x0, 33 CRTC_CONTROL_CRTC_FIELD_NUMBER_CNTL_DP = 0x1, 36 CRTC_CONTROL_CRTC_DISABLE_POINT_CNTL_DISABLE = 0x0, 37 CRTC_CONTROL_CRTC_DISABLE_POINT_CNTL_DISABLE_CURRENT= 0x1, 38 CRTC_CONTROL_CRTC_DISABLE_POINT_CNTL_RESERVED = 0x2, 39 CRTC_CONTROL_CRTC_DISABLE_POINT_CNTL_DISABLE_FIRST= 0x3, 42 CRTC_CONTROL_CRTC_FIELD_NUMBER_POLARITY_FALSE = 0x0, 43 CRTC_CONTROL_CRTC_FIELD_NUMBER_POLARITY_TRUE = 0x1, [all …]
|
D | dce_11_0_enum.h | 28 CRTC_CONTROL_CRTC_START_POINT_CNTL_NORMAL = 0x0, 29 CRTC_CONTROL_CRTC_START_POINT_CNTL_DP = 0x1, 32 CRTC_CONTROL_CRTC_FIELD_NUMBER_CNTL_NORMAL = 0x0, 33 CRTC_CONTROL_CRTC_FIELD_NUMBER_CNTL_DP = 0x1, 36 CRTC_CONTROL_CRTC_DISABLE_POINT_CNTL_DISABLE = 0x0, 37 CRTC_CONTROL_CRTC_DISABLE_POINT_CNTL_DISABLE_CURRENT= 0x1, 38 CRTC_CONTROL_CRTC_DISABLE_POINT_CNTL_RESERVED = 0x2, 39 CRTC_CONTROL_CRTC_DISABLE_POINT_CNTL_DISABLE_FIRST= 0x3, 42 CRTC_CONTROL_CRTC_FIELD_NUMBER_POLARITY_FALSE = 0x0, 43 CRTC_CONTROL_CRTC_FIELD_NUMBER_POLARITY_TRUE = 0x1, [all …]
|
/Linux-v5.10/drivers/gpu/drm/bridge/analogix/ |
D | analogix_dp_reg.h | 12 #define ANALOGIX_DP_TX_SW_RESET 0x14 13 #define ANALOGIX_DP_FUNC_EN_1 0x18 14 #define ANALOGIX_DP_FUNC_EN_2 0x1C 15 #define ANALOGIX_DP_VIDEO_CTL_1 0x20 16 #define ANALOGIX_DP_VIDEO_CTL_2 0x24 17 #define ANALOGIX_DP_VIDEO_CTL_3 0x28 19 #define ANALOGIX_DP_VIDEO_CTL_8 0x3C 20 #define ANALOGIX_DP_VIDEO_CTL_10 0x44 22 #define ANALOGIX_DP_SPDIF_AUDIO_CTL_0 0xD8 24 #define ANALOGIX_DP_PLL_REG_1 0xfc [all …]
|
/Linux-v5.10/drivers/gpu/drm/radeon/ |
D | r100d.h | 31 #define CP_PACKET0 0x00000000 32 #define PACKET0_BASE_INDEX_SHIFT 0 33 #define PACKET0_BASE_INDEX_MASK (0x1ffff << 0) 35 #define PACKET0_COUNT_MASK (0x3fff << 16) 36 #define CP_PACKET1 0x40000000 37 #define CP_PACKET2 0x80000000 38 #define PACKET2_PAD_SHIFT 0 39 #define PACKET2_PAD_MASK (0x3fffffff << 0) 40 #define CP_PACKET3 0xC0000000 42 #define PACKET3_IT_OPCODE_MASK (0xff << 8) [all …]
|
D | rs600d.h | 32 #define R_000040_GEN_INT_CNTL 0x000040 33 #define S_000040_SCRATCH_INT_MASK(x) (((x) & 0x1) << 18) 34 #define G_000040_SCRATCH_INT_MASK(x) (((x) >> 18) & 0x1) 35 #define C_000040_SCRATCH_INT_MASK 0xFFFBFFFF 36 #define S_000040_GUI_IDLE_MASK(x) (((x) & 0x1) << 19) 37 #define G_000040_GUI_IDLE_MASK(x) (((x) >> 19) & 0x1) 38 #define C_000040_GUI_IDLE_MASK 0xFFF7FFFF 39 #define S_000040_DMA_VIPH1_INT_EN(x) (((x) & 0x1) << 13) 40 #define G_000040_DMA_VIPH1_INT_EN(x) (((x) >> 13) & 0x1) 41 #define C_000040_DMA_VIPH1_INT_EN 0xFFFFDFFF [all …]
|
/Linux-v5.10/drivers/infiniband/hw/qedr/ |
D | qedr_hsi_rdma.h | 50 #define RDMA_CQE_RESPONDER_TOGGLE_BIT_MASK 0x1 51 #define RDMA_CQE_RESPONDER_TOGGLE_BIT_SHIFT 0 52 #define RDMA_CQE_RESPONDER_TYPE_MASK 0x3 54 #define RDMA_CQE_RESPONDER_INV_FLG_MASK 0x1 56 #define RDMA_CQE_RESPONDER_IMM_FLG_MASK 0x1 58 #define RDMA_CQE_RESPONDER_RDMA_FLG_MASK 0x1 60 #define RDMA_CQE_RESPONDER_RESERVED2_MASK 0x3 74 #define RDMA_CQE_REQUESTER_TOGGLE_BIT_MASK 0x1 75 #define RDMA_CQE_REQUESTER_TOGGLE_BIT_SHIFT 0 76 #define RDMA_CQE_REQUESTER_TYPE_MASK 0x3 [all …]
|