/hal_stm32-latest/stm32cube/stm32c0xx/soc/ |
D | stm32c011xx.h | 1661 #define DMAMUX_CSR_SOF2_Pos (2U) macro 1662 #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos) /*!< 0x00000004 */
|
D | stm32c031xx.h | 1665 #define DMAMUX_CSR_SOF2_Pos (2U) macro 1666 #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos) /*!< 0x00000004 */
|
D | stm32c071xx.h | 1892 #define DMAMUX_CSR_SOF2_Pos (2U) macro 1893 #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos) /*!< 0x00000004 */
|
/hal_stm32-latest/stm32cube/stm32g0xx/soc/ |
D | stm32g030xx.h | 1736 #define DMAMUX_CSR_SOF2_Pos (2U) macro 1737 #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos) /*!< 0x00000004 */
|
D | stm32g050xx.h | 1755 #define DMAMUX_CSR_SOF2_Pos (2U) macro 1756 #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos) /*!< 0x00000004 */
|
D | stm32g070xx.h | 1758 #define DMAMUX_CSR_SOF2_Pos (2U) macro 1759 #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos) /*!< 0x00000004 */
|
D | stm32g031xx.h | 1779 #define DMAMUX_CSR_SOF2_Pos (2U) macro 1780 #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos) /*!< 0x00000004 */
|
D | stm32g041xx.h | 2015 #define DMAMUX_CSR_SOF2_Pos (2U) macro 2016 #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos) /*!< 0x00000004 */
|
D | stm32g051xx.h | 2073 #define DMAMUX_CSR_SOF2_Pos (2U) macro 2074 #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos) /*!< 0x00000004 */
|
D | stm32g061xx.h | 2309 #define DMAMUX_CSR_SOF2_Pos (2U) macro 2310 #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos) /*!< 0x00000004 */
|
D | stm32g071xx.h | 2259 #define DMAMUX_CSR_SOF2_Pos (2U) macro 2260 #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos) /*!< 0x00000004 */
|
D | stm32g081xx.h | 2495 #define DMAMUX_CSR_SOF2_Pos (2U) macro 2496 #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos) /*!< 0x00000004 */
|
D | stm32g0b0xx.h | 1840 #define DMAMUX_CSR_SOF2_Pos (2U) macro 1841 #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos) /*!< 0x00000004 */
|
/hal_stm32-latest/stm32cube/stm32wlxx/soc/ |
D | stm32wle4xx.h | 3053 #define DMAMUX_CSR_SOF2_Pos (2U) macro 3054 #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos) /*!< 0x00000004 */
|
D | stm32wle5xx.h | 3053 #define DMAMUX_CSR_SOF2_Pos (2U) macro 3054 #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos) /*!< 0x00000004 */
|
D | stm32wl5mxx.h | 3247 #define DMAMUX_CSR_SOF2_Pos (2U) macro 3248 #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos) /*!< 0x00000004 */
|
D | stm32wl54xx.h | 3247 #define DMAMUX_CSR_SOF2_Pos (2U) macro 3248 #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos) /*!< 0x00000004 */
|
D | stm32wl55xx.h | 3247 #define DMAMUX_CSR_SOF2_Pos (2U) macro 3248 #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos) /*!< 0x00000004 */
|
/hal_stm32-latest/stm32cube/stm32u0xx/soc/ |
D | stm32u031xx.h | 2130 #define DMAMUX_CSR_SOF2_Pos (2U) macro 2131 #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos) /*!< 0x00000004…
|
D | stm32u083xx.h | 2603 #define DMAMUX_CSR_SOF2_Pos (2U) macro 2604 #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos) /*!< 0x00000004…
|
/hal_stm32-latest/stm32cube/stm32wbxx/soc/ |
D | stm32wb50xx.h | 2543 #define DMAMUX_CSR_SOF2_Pos (2U) macro 2544 #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos) /*!< 0x00000004 */
|
D | stm32wb1mxx.h | 2148 #define DMAMUX_CSR_SOF2_Pos (2U) macro 2149 #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos) /*!< 0x00000004 */
|
D | stm32wb30xx.h | 2542 #define DMAMUX_CSR_SOF2_Pos (2U) macro 2543 #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos) /*!< 0x00000004 */
|
/hal_stm32-latest/stm32cube/stm32wbxx/soc/Include/ |
D | stm32wb10xx.h | 2076 #define DMAMUX_CSR_SOF2_Pos (2U) macro 2077 #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos) /*!< 0x00000004 */
|
D | stm32wb15xx.h | 2148 #define DMAMUX_CSR_SOF2_Pos (2U) macro 2149 #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos) /*!< 0x00000004 */
|