/hal_stm32-latest/stm32cube/stm32u5xx/drivers/include/ |
D | stm32u5xx_ll_spi.h | 667 SET_BIT(SPIx->CFG2, SPI_CFG2_IOSWP); in LL_SPI_EnableIOSwap() 679 CLEAR_BIT(SPIx->CFG2, SPI_CFG2_IOSWP); in LL_SPI_DisableIOSwap() 690 return ((READ_BIT(SPIx->CFG2, SPI_CFG2_IOSWP) == (SPI_CFG2_IOSWP)) ? 1UL : 0UL); in LL_SPI_IsEnabledIOSwap() 702 SET_BIT(SPIx->CFG2, SPI_CFG2_AFCNTR); in LL_SPI_EnableGPIOControl() 714 CLEAR_BIT(SPIx->CFG2, SPI_CFG2_AFCNTR); in LL_SPI_DisableGPIOControl() 725 return ((READ_BIT(SPIx->CFG2, SPI_CFG2_AFCNTR) == (SPI_CFG2_AFCNTR)) ? 1UL : 0UL); in LL_SPI_IsEnabledGPIOControl() 740 MODIFY_REG(SPIx->CFG2, SPI_CFG2_MASTER, Mode); in LL_SPI_SetMode() 753 return (uint32_t)(READ_BIT(SPIx->CFG2, SPI_CFG2_MASTER)); in LL_SPI_GetMode() 781 MODIFY_REG(SPIx->CFG2, SPI_CFG2_MSSI, MasterSSIdleness); in LL_SPI_SetMasterSSIdleness() 808 return (uint32_t)(READ_BIT(SPIx->CFG2, SPI_CFG2_MSSI)); in LL_SPI_GetMasterSSIdleness() [all …]
|
D | stm32u5xx_ll_ucpd.h | 464 SET_BIT(UCPDx->CFG2, UCPD_CFG2_RXAFILTEN); in LL_UCPD_RxAnalogFilterEnable() 475 CLEAR_BIT(UCPDx->CFG2, UCPD_CFG2_RXAFILTEN); in LL_UCPD_RxAnalogFilterDisable() 486 SET_BIT(UCPDx->CFG2, UCPD_CFG2_WUPEN); in LL_UCPD_WakeUpEnable() 497 CLEAR_BIT(UCPDx->CFG2, UCPD_CFG2_WUPEN); in LL_UCPD_WakeUpDisable() 508 SET_BIT(UCPDx->CFG2, UCPD_CFG2_FORCECLK); in LL_UCPD_ForceClockEnable() 519 CLEAR_BIT(UCPDx->CFG2, UCPD_CFG2_FORCECLK); in LL_UCPD_ForceClockDisable() 530 CLEAR_BIT(UCPDx->CFG2, UCPD_CFG2_RXFILTDIS); in LL_UCPD_RxFilterEnable() 541 SET_BIT(UCPDx->CFG2, UCPD_CFG2_RXFILTDIS); in LL_UCPD_RxFilterDisable()
|
D | stm32u5xx_hal_spi.h | 920 #define SPI_2LINES_TX(__HANDLE__) MODIFY_REG((__HANDLE__)->Instance->CFG2, SPI_CFG2_COMM, SPI_CFG2_… 927 #define SPI_2LINES_RX(__HANDLE__) MODIFY_REG((__HANDLE__)->Instance->CFG2, SPI_CFG2_COMM, SPI_CFG2_… 934 #define SPI_2LINES(__HANDLE__) MODIFY_REG((__HANDLE__)->Instance->CFG2, SPI_CFG2_COMM, 0x00000000UL)
|
/hal_stm32-latest/stm32cube/stm32wbaxx/drivers/include/ |
D | stm32wbaxx_ll_spi.h | 662 SET_BIT(SPIx->CFG2, SPI_CFG2_IOSWP); in LL_SPI_EnableIOSwap() 674 CLEAR_BIT(SPIx->CFG2, SPI_CFG2_IOSWP); in LL_SPI_DisableIOSwap() 685 return ((READ_BIT(SPIx->CFG2, SPI_CFG2_IOSWP) == (SPI_CFG2_IOSWP)) ? 1UL : 0UL); in LL_SPI_IsEnabledIOSwap() 697 SET_BIT(SPIx->CFG2, SPI_CFG2_AFCNTR); in LL_SPI_EnableGPIOControl() 709 CLEAR_BIT(SPIx->CFG2, SPI_CFG2_AFCNTR); in LL_SPI_DisableGPIOControl() 720 return ((READ_BIT(SPIx->CFG2, SPI_CFG2_AFCNTR) == (SPI_CFG2_AFCNTR)) ? 1UL : 0UL); in LL_SPI_IsEnabledGPIOControl() 735 MODIFY_REG(SPIx->CFG2, SPI_CFG2_MASTER, Mode); in LL_SPI_SetMode() 748 return (uint32_t)(READ_BIT(SPIx->CFG2, SPI_CFG2_MASTER)); in LL_SPI_GetMode() 776 MODIFY_REG(SPIx->CFG2, SPI_CFG2_MSSI, MasterSSIdleness); in LL_SPI_SetMasterSSIdleness() 803 return (uint32_t)(READ_BIT(SPIx->CFG2, SPI_CFG2_MSSI)); in LL_SPI_GetMasterSSIdleness() [all …]
|
D | stm32wbaxx_hal_spi.h | 920 #define SPI_2LINES_TX(__HANDLE__) MODIFY_REG((__HANDLE__)->Instance->CFG2, SPI_CFG2_COMM, SPI_CFG2_… 927 #define SPI_2LINES_RX(__HANDLE__) MODIFY_REG((__HANDLE__)->Instance->CFG2, SPI_CFG2_COMM, SPI_CFG2_… 934 #define SPI_2LINES(__HANDLE__) MODIFY_REG((__HANDLE__)->Instance->CFG2, SPI_CFG2_COMM, 0x00000000UL)
|
/hal_stm32-latest/stm32cube/stm32h5xx/drivers/include/ |
D | stm32h5xx_ll_spi.h | 580 SET_BIT(SPIx->CFG2, SPI_CFG2_IOSWP); in LL_SPI_EnableIOSwap() 592 CLEAR_BIT(SPIx->CFG2, SPI_CFG2_IOSWP); in LL_SPI_DisableIOSwap() 603 return ((READ_BIT(SPIx->CFG2, SPI_CFG2_IOSWP) == (SPI_CFG2_IOSWP)) ? 1UL : 0UL); in LL_SPI_IsEnabledIOSwap() 615 SET_BIT(SPIx->CFG2, SPI_CFG2_AFCNTR); in LL_SPI_EnableGPIOControl() 627 CLEAR_BIT(SPIx->CFG2, SPI_CFG2_AFCNTR); in LL_SPI_DisableGPIOControl() 638 return ((READ_BIT(SPIx->CFG2, SPI_CFG2_AFCNTR) == (SPI_CFG2_AFCNTR)) ? 1UL : 0UL); in LL_SPI_IsEnabledGPIOControl() 653 MODIFY_REG(SPIx->CFG2, SPI_CFG2_MASTER, Mode); in LL_SPI_SetMode() 666 return (uint32_t)(READ_BIT(SPIx->CFG2, SPI_CFG2_MASTER)); in LL_SPI_GetMode() 694 MODIFY_REG(SPIx->CFG2, SPI_CFG2_MSSI, MasterSSIdleness); in LL_SPI_SetMasterSSIdleness() 721 return (uint32_t)(READ_BIT(SPIx->CFG2, SPI_CFG2_MSSI)); in LL_SPI_GetMasterSSIdleness() [all …]
|
D | stm32h5xx_ll_ucpd.h | 464 SET_BIT(UCPDx->CFG2, UCPD_CFG2_RXAFILTEN); in LL_UCPD_RxAnalogFilterEnable() 475 CLEAR_BIT(UCPDx->CFG2, UCPD_CFG2_RXAFILTEN); in LL_UCPD_RxAnalogFilterDisable() 486 SET_BIT(UCPDx->CFG2, UCPD_CFG2_WUPEN); in LL_UCPD_WakeUpEnable() 497 CLEAR_BIT(UCPDx->CFG2, UCPD_CFG2_WUPEN); in LL_UCPD_WakeUpDisable() 508 SET_BIT(UCPDx->CFG2, UCPD_CFG2_FORCECLK); in LL_UCPD_ForceClockEnable() 519 CLEAR_BIT(UCPDx->CFG2, UCPD_CFG2_FORCECLK); in LL_UCPD_ForceClockDisable() 530 CLEAR_BIT(UCPDx->CFG2, UCPD_CFG2_RXFILTDIS); in LL_UCPD_RxFilterEnable() 541 SET_BIT(UCPDx->CFG2, UCPD_CFG2_RXFILTDIS); in LL_UCPD_RxFilterDisable()
|
D | stm32h5xx_hal_spi.h | 928 #define SPI_2LINES_TX(__HANDLE__) MODIFY_REG((__HANDLE__)->Instance->CFG2, SPI_CFG2_COMM, SPI_CFG2_… 935 #define SPI_2LINES_RX(__HANDLE__) MODIFY_REG((__HANDLE__)->Instance->CFG2, SPI_CFG2_COMM, SPI_CFG2_… 942 #define SPI_2LINES(__HANDLE__) MODIFY_REG((__HANDLE__)->Instance->CFG2, SPI_CFG2_COMM, 0x00000000UL)
|
/hal_stm32-latest/stm32cube/stm32mp1xx/drivers/include/ |
D | stm32mp1xx_ll_spi.h | 592 SET_BIT(SPIx->CFG2, SPI_CFG2_IOSWP); in LL_SPI_EnableIOSwap() 604 CLEAR_BIT(SPIx->CFG2, SPI_CFG2_IOSWP); in LL_SPI_DisableIOSwap() 615 return ((READ_BIT(SPIx->CFG2, SPI_CFG2_IOSWP) == (SPI_CFG2_IOSWP)) ? 1UL : 0UL); in LL_SPI_IsEnabledIOSwap() 627 SET_BIT(SPIx->CFG2, SPI_CFG2_AFCNTR); in LL_SPI_EnableGPIOControl() 639 CLEAR_BIT(SPIx->CFG2, SPI_CFG2_AFCNTR); in LL_SPI_DisableGPIOControl() 650 return ((READ_BIT(SPIx->CFG2, SPI_CFG2_AFCNTR) == (SPI_CFG2_AFCNTR)) ? 1UL : 0UL); in LL_SPI_IsEnabledGPIOControl() 665 MODIFY_REG(SPIx->CFG2, SPI_CFG2_MASTER, Mode); in LL_SPI_SetMode() 678 return (uint32_t)(READ_BIT(SPIx->CFG2, SPI_CFG2_MASTER)); in LL_SPI_GetMode() 706 MODIFY_REG(SPIx->CFG2, SPI_CFG2_MSSI, MasterSSIdleness); in LL_SPI_SetMasterSSIdleness() 733 return (uint32_t)(READ_BIT(SPIx->CFG2, SPI_CFG2_MSSI)); in LL_SPI_GetMasterSSIdleness() [all …]
|
D | stm32mp1xx_hal_spi.h | 947 #define SPI_2LINES_TX(__HANDLE__) MODIFY_REG((__HANDLE__)->Instance->CFG2, SPI_CFG2_COMM, SPI_CFG2_… 954 #define SPI_2LINES_RX(__HANDLE__) MODIFY_REG((__HANDLE__)->Instance->CFG2, SPI_CFG2_COMM, SPI_CFG2_… 961 #define SPI_2LINES(__HANDLE__) MODIFY_REG((__HANDLE__)->Instance->CFG2, SPI_CFG2_COMM, 0x00000000UL)
|
/hal_stm32-latest/stm32cube/stm32h7rsxx/drivers/include/ |
D | stm32h7rsxx_ll_spi.h | 580 SET_BIT(SPIx->CFG2, SPI_CFG2_IOSWP); in LL_SPI_EnableIOSwap() 592 CLEAR_BIT(SPIx->CFG2, SPI_CFG2_IOSWP); in LL_SPI_DisableIOSwap() 603 return ((READ_BIT(SPIx->CFG2, SPI_CFG2_IOSWP) == (SPI_CFG2_IOSWP)) ? 1UL : 0UL); in LL_SPI_IsEnabledIOSwap() 615 SET_BIT(SPIx->CFG2, SPI_CFG2_AFCNTR); in LL_SPI_EnableGPIOControl() 627 CLEAR_BIT(SPIx->CFG2, SPI_CFG2_AFCNTR); in LL_SPI_DisableGPIOControl() 638 return ((READ_BIT(SPIx->CFG2, SPI_CFG2_AFCNTR) == (SPI_CFG2_AFCNTR)) ? 1UL : 0UL); in LL_SPI_IsEnabledGPIOControl() 653 MODIFY_REG(SPIx->CFG2, SPI_CFG2_MASTER, Mode); in LL_SPI_SetMode() 666 return (uint32_t)(READ_BIT(SPIx->CFG2, SPI_CFG2_MASTER)); in LL_SPI_GetMode() 694 MODIFY_REG(SPIx->CFG2, SPI_CFG2_MSSI, MasterSSIdleness); in LL_SPI_SetMasterSSIdleness() 721 return (uint32_t)(READ_BIT(SPIx->CFG2, SPI_CFG2_MSSI)); in LL_SPI_GetMasterSSIdleness() [all …]
|
D | stm32h7rsxx_ll_ucpd.h | 464 SET_BIT(UCPDx->CFG2, UCPD_CFG2_RXAFILTEN); in LL_UCPD_RxAnalogFilterEnable() 475 CLEAR_BIT(UCPDx->CFG2, UCPD_CFG2_RXAFILTEN); in LL_UCPD_RxAnalogFilterDisable() 486 SET_BIT(UCPDx->CFG2, UCPD_CFG2_WUPEN); in LL_UCPD_WakeUpEnable() 497 CLEAR_BIT(UCPDx->CFG2, UCPD_CFG2_WUPEN); in LL_UCPD_WakeUpDisable() 508 SET_BIT(UCPDx->CFG2, UCPD_CFG2_FORCECLK); in LL_UCPD_ForceClockEnable() 519 CLEAR_BIT(UCPDx->CFG2, UCPD_CFG2_FORCECLK); in LL_UCPD_ForceClockDisable() 530 CLEAR_BIT(UCPDx->CFG2, UCPD_CFG2_RXFILTDIS); in LL_UCPD_RxFilterEnable() 541 SET_BIT(UCPDx->CFG2, UCPD_CFG2_RXFILTDIS); in LL_UCPD_RxFilterDisable()
|
D | stm32h7rsxx_hal_spi.h | 920 #define SPI_2LINES_TX(__HANDLE__) MODIFY_REG((__HANDLE__)->Instance->CFG2, SPI_CFG2_COMM, SPI_CFG2_… 927 #define SPI_2LINES_RX(__HANDLE__) MODIFY_REG((__HANDLE__)->Instance->CFG2, SPI_CFG2_COMM, SPI_CFG2_… 934 #define SPI_2LINES(__HANDLE__) MODIFY_REG((__HANDLE__)->Instance->CFG2, SPI_CFG2_COMM, 0x00000000UL)
|
/hal_stm32-latest/stm32cube/stm32h7xx/drivers/include/ |
D | stm32h7xx_ll_spi.h | 592 SET_BIT(SPIx->CFG2, SPI_CFG2_IOSWP); in LL_SPI_EnableIOSwap() 604 CLEAR_BIT(SPIx->CFG2, SPI_CFG2_IOSWP); in LL_SPI_DisableIOSwap() 615 return ((READ_BIT(SPIx->CFG2, SPI_CFG2_IOSWP) == (SPI_CFG2_IOSWP)) ? 1UL : 0UL); in LL_SPI_IsEnabledIOSwap() 627 SET_BIT(SPIx->CFG2, SPI_CFG2_AFCNTR); in LL_SPI_EnableGPIOControl() 639 CLEAR_BIT(SPIx->CFG2, SPI_CFG2_AFCNTR); in LL_SPI_DisableGPIOControl() 650 return ((READ_BIT(SPIx->CFG2, SPI_CFG2_AFCNTR) == (SPI_CFG2_AFCNTR)) ? 1UL : 0UL); in LL_SPI_IsEnabledGPIOControl() 665 MODIFY_REG(SPIx->CFG2, SPI_CFG2_MASTER, Mode); in LL_SPI_SetMode() 678 return (uint32_t)(READ_BIT(SPIx->CFG2, SPI_CFG2_MASTER)); in LL_SPI_GetMode() 706 MODIFY_REG(SPIx->CFG2, SPI_CFG2_MSSI, MasterSSIdleness); in LL_SPI_SetMasterSSIdleness() 733 return (uint32_t)(READ_BIT(SPIx->CFG2, SPI_CFG2_MSSI)); in LL_SPI_GetMasterSSIdleness() [all …]
|
D | stm32h7xx_hal_spi.h | 947 #define SPI_2LINES_TX(__HANDLE__) MODIFY_REG((__HANDLE__)->Instance->CFG2, SPI_CFG2_COMM, SPI_CFG2_… 954 #define SPI_2LINES_RX(__HANDLE__) MODIFY_REG((__HANDLE__)->Instance->CFG2, SPI_CFG2_COMM, SPI_CFG2_… 961 #define SPI_2LINES(__HANDLE__) MODIFY_REG((__HANDLE__)->Instance->CFG2, SPI_CFG2_COMM, 0x00000000UL)
|
/hal_stm32-latest/stm32cube/stm32n6xx/drivers/include/ |
D | stm32n6xx_ll_spi.h | 580 SET_BIT(SPIx->CFG2, SPI_CFG2_IOSWP); in LL_SPI_EnableIOSwap() 592 CLEAR_BIT(SPIx->CFG2, SPI_CFG2_IOSWP); in LL_SPI_DisableIOSwap() 603 return ((READ_BIT(SPIx->CFG2, SPI_CFG2_IOSWP) == (SPI_CFG2_IOSWP)) ? 1UL : 0UL); in LL_SPI_IsEnabledIOSwap() 615 SET_BIT(SPIx->CFG2, SPI_CFG2_AFCNTR); in LL_SPI_EnableGPIOControl() 627 CLEAR_BIT(SPIx->CFG2, SPI_CFG2_AFCNTR); in LL_SPI_DisableGPIOControl() 638 return ((READ_BIT(SPIx->CFG2, SPI_CFG2_AFCNTR) == (SPI_CFG2_AFCNTR)) ? 1UL : 0UL); in LL_SPI_IsEnabledGPIOControl() 653 MODIFY_REG(SPIx->CFG2, SPI_CFG2_MASTER, Mode); in LL_SPI_SetMode() 666 return (uint32_t)(READ_BIT(SPIx->CFG2, SPI_CFG2_MASTER)); in LL_SPI_GetMode() 694 MODIFY_REG(SPIx->CFG2, SPI_CFG2_MSSI, MasterSSIdleness); in LL_SPI_SetMasterSSIdleness() 721 return (uint32_t)(READ_BIT(SPIx->CFG2, SPI_CFG2_MSSI)); in LL_SPI_GetMasterSSIdleness() [all …]
|
D | stm32n6xx_ll_ucpd.h | 462 SET_BIT(UCPDx->CFG2, UCPD_CFG2_RXAFILTEN); in LL_UCPD_RxAnalogFilterEnable() 473 CLEAR_BIT(UCPDx->CFG2, UCPD_CFG2_RXAFILTEN); in LL_UCPD_RxAnalogFilterDisable() 484 SET_BIT(UCPDx->CFG2, UCPD_CFG2_WUPEN); in LL_UCPD_WakeUpEnable() 495 CLEAR_BIT(UCPDx->CFG2, UCPD_CFG2_WUPEN); in LL_UCPD_WakeUpDisable() 506 SET_BIT(UCPDx->CFG2, UCPD_CFG2_FORCECLK); in LL_UCPD_ForceClockEnable() 517 CLEAR_BIT(UCPDx->CFG2, UCPD_CFG2_FORCECLK); in LL_UCPD_ForceClockDisable() 528 CLEAR_BIT(UCPDx->CFG2, UCPD_CFG2_RXFILTDIS); in LL_UCPD_RxFilterEnable() 539 SET_BIT(UCPDx->CFG2, UCPD_CFG2_RXFILTDIS); in LL_UCPD_RxFilterDisable()
|
D | stm32n6xx_hal_spi.h | 920 #define SPI_2LINES_TX(__HANDLE__) MODIFY_REG((__HANDLE__)->Instance->CFG2, SPI_CFG2_COMM, SPI_CFG2_… 927 #define SPI_2LINES_RX(__HANDLE__) MODIFY_REG((__HANDLE__)->Instance->CFG2, SPI_CFG2_COMM, SPI_CFG2_… 934 #define SPI_2LINES(__HANDLE__) MODIFY_REG((__HANDLE__)->Instance->CFG2, SPI_CFG2_COMM, 0x00000000UL)
|
/hal_stm32-latest/stm32cube/stm32g0xx/drivers/include/ |
D | stm32g0xx_ll_ucpd.h | 464 SET_BIT(UCPDx->CFG2, UCPD_CFG2_WUPEN); in LL_UCPD_WakeUpEnable() 475 CLEAR_BIT(UCPDx->CFG2, UCPD_CFG2_WUPEN); in LL_UCPD_WakeUpDisable() 486 SET_BIT(UCPDx->CFG2, UCPD_CFG2_FORCECLK); in LL_UCPD_ForceClockEnable() 497 CLEAR_BIT(UCPDx->CFG2, UCPD_CFG2_FORCECLK); in LL_UCPD_ForceClockDisable() 508 CLEAR_BIT(UCPDx->CFG2, UCPD_CFG2_RXFILTDIS); in LL_UCPD_RxFilterEnable() 519 SET_BIT(UCPDx->CFG2, UCPD_CFG2_RXFILTDIS); in LL_UCPD_RxFilterDisable()
|
/hal_stm32-latest/stm32cube/stm32l5xx/drivers/include/ |
D | stm32l5xx_ll_ucpd.h | 464 SET_BIT(UCPDx->CFG2, UCPD_CFG2_WUPEN); in LL_UCPD_WakeUpEnable() 475 CLEAR_BIT(UCPDx->CFG2, UCPD_CFG2_WUPEN); in LL_UCPD_WakeUpDisable() 486 SET_BIT(UCPDx->CFG2, UCPD_CFG2_FORCECLK); in LL_UCPD_ForceClockEnable() 497 CLEAR_BIT(UCPDx->CFG2, UCPD_CFG2_FORCECLK); in LL_UCPD_ForceClockDisable() 508 CLEAR_BIT(UCPDx->CFG2, UCPD_CFG2_RXFILTDIS); in LL_UCPD_RxFilterEnable() 519 SET_BIT(UCPDx->CFG2, UCPD_CFG2_RXFILTDIS); in LL_UCPD_RxFilterDisable()
|
/hal_stm32-latest/stm32cube/stm32g4xx/drivers/include/ |
D | stm32g4xx_ll_ucpd.h | 464 SET_BIT(UCPDx->CFG2, UCPD_CFG2_WUPEN); in LL_UCPD_WakeUpEnable() 475 CLEAR_BIT(UCPDx->CFG2, UCPD_CFG2_WUPEN); in LL_UCPD_WakeUpDisable() 486 SET_BIT(UCPDx->CFG2, UCPD_CFG2_FORCECLK); in LL_UCPD_ForceClockEnable() 497 CLEAR_BIT(UCPDx->CFG2, UCPD_CFG2_FORCECLK); in LL_UCPD_ForceClockDisable() 508 CLEAR_BIT(UCPDx->CFG2, UCPD_CFG2_RXFILTDIS); in LL_UCPD_RxFilterEnable() 519 SET_BIT(UCPDx->CFG2, UCPD_CFG2_RXFILTDIS); in LL_UCPD_RxFilterDisable()
|
/hal_stm32-latest/stm32cube/stm32h7xx/drivers/src/ |
D | stm32h7xx_hal_i2s.c | 447 MODIFY_REG(hi2s->Instance->CFG2, SPI_CFG2_LSBFRST, hi2s->Init.FirstBit); in HAL_I2S_Init() 453 MODIFY_REG(hi2s->Instance->CFG2, SPI_CFG2_AFCNTR, (hi2s->Init.MasterKeepIOState)); in HAL_I2S_Init() 1875 SET_BIT(hi2s->Instance->CFG2, SPI_CFG2_IOSWP); in HAL_I2S_EnableIOSwap() 1917 CLEAR_BIT(hi2s->Instance->CFG2, SPI_CFG2_IOSWP); in HAL_I2S_DisableIOSwap() 1936 return ((READ_BIT(hi2s->Instance->CFG2, SPI_CFG2_IOSWP) == (SPI_CFG2_IOSWP)) ? 1UL : 0UL); in HAL_I2S_IsEnabledIOSwap()
|
/hal_stm32-latest/stm32cube/stm32h5xx/drivers/src/ |
D | stm32h5xx_hal_i2s.c | 444 MODIFY_REG(hi2s->Instance->CFG2, SPI_CFG2_LSBFRST, hi2s->Init.FirstBit); in HAL_I2S_Init() 450 MODIFY_REG(hi2s->Instance->CFG2, SPI_CFG2_AFCNTR, (hi2s->Init.MasterKeepIOState)); in HAL_I2S_Init() 2044 SET_BIT(hi2s->Instance->CFG2, SPI_CFG2_IOSWP); in HAL_I2S_EnableIOSwap() 2086 CLEAR_BIT(hi2s->Instance->CFG2, SPI_CFG2_IOSWP); in HAL_I2S_DisableIOSwap() 2105 return ((READ_BIT(hi2s->Instance->CFG2, SPI_CFG2_IOSWP) == (SPI_CFG2_IOSWP)) ? 1UL : 0UL); in HAL_I2S_IsEnabledIOSwap()
|
/hal_stm32-latest/stm32cube/stm32wbaxx/drivers/src/ |
D | stm32wbaxx_ll_spi.c | 340 MODIFY_REG(SPIx->CFG2, SPI_CFG2_SSM | SPI_CFG2_SSOE | in LL_SPI_Init()
|
/hal_stm32-latest/stm32cube/stm32u5xx/drivers/src/ |
D | stm32u5xx_ll_spi.c | 392 MODIFY_REG(SPIx->CFG2, SPI_CFG2_SSM | SPI_CFG2_SSOE | in LL_SPI_Init()
|