Home
last modified time | relevance | path

Searched full:i2c1_sel (Results 1 – 25 of 30) sorted by relevance

12

/Zephyr-latest/tests/drivers/clock_control/stm32_clock_configuration/stm32_common_devices/boards/
Dl4_i2c1_hsi_lptim1_lse.overlay76 <&rcc STM32_SRC_HSI I2C1_SEL(2)>,
77 <&rcc STM32_SRC_SYSCLK I2C1_SEL(1)>;
Dl4_i2c1_sysclk_lptim1_lsi.overlay76 <&rcc STM32_SRC_SYSCLK I2C1_SEL(1)>,
77 <&rcc STM32_SRC_HSI I2C1_SEL(2)>;
Df0_i2c1_hsi.overlay68 <&rcc STM32_SRC_HSI I2C1_SEL(2)>;
Df3_i2c1_hsi.overlay68 <&rcc STM32_SRC_HSI I2C1_SEL(2)>;
Dg4_i2c1_hsi_adc1_pllp.overlay65 <&rcc STM32_SRC_HSI I2C1_SEL(2)>;
Dg0_i2c1_hsi_lptim1_lse_adc1_pllp.overlay69 <&rcc STM32_SRC_HSI I2C1_SEL(2)>;
Dg0_i2c1_sysclk_lptim1_lsi.overlay69 <&rcc STM32_SRC_SYSCLK I2C1_SEL(1)>;
Dwb_i2c1_sysclk_lptim1_lsi.overlay75 <&rcc STM32_SRC_SYSCLK I2C1_SEL(1)>;
Dwb_i2c1_hsi_lptim1_lse.overlay75 <&rcc STM32_SRC_HSI I2C1_SEL(2)>;
Dwl_i2c1_sysclk_lptim1_lsi.overlay72 <&rcc STM32_SRC_SYSCLK I2C1_SEL(1)>;
Dwl_i2c1_hsi_lptim1_lse_adc1_pllp.overlay86 <&rcc STM32_SRC_HSI I2C1_SEL(2)>;
/Zephyr-latest/include/zephyr/dt-bindings/clock/
Dstm32l0_clock.h73 #define I2C1_SEL(val) STM32_DOMAIN_CLOCK(val, 3, 12, CCIPR_REG) macro
Dstm32f0_clock.h71 #define I2C1_SEL(val) STM32_DOMAIN_CLOCK(val, 1, 4, CFGR3_REG) macro
Dstm32c0_clock.h72 #define I2C1_SEL(val) STM32_DOMAIN_CLOCK(val, 3, 12, CCIPR_REG) macro
Dstm32wb_clock.h82 #define I2C1_SEL(val) STM32_DOMAIN_CLOCK(val, 3, 12, CCIPR_REG) macro
Dstm32wl_clock.h81 #define I2C1_SEL(val) STM32_DOMAIN_CLOCK(val, 3, 12, CCIPR_REG) macro
Dstm32f3_clock.h76 #define I2C1_SEL(val) STM32_DOMAIN_CLOCK(val, 1, 4, CFGR3_REG) macro
Dstm32u0_clock.h80 #define I2C1_SEL(val) STM32_DOMAIN_CLOCK(val, 3, 12, CCIPR_REG) macro
Dstm32g0_clock.h81 #define I2C1_SEL(val) STM32_DOMAIN_CLOCK(val, 3, 12, CCIPR_REG) macro
Dstm32g4_clock.h85 #define I2C1_SEL(val) STM32_DOMAIN_CLOCK(val, 3, 12, CCIPR_REG) macro
Dstm32wba_clock.h88 #define I2C1_SEL(val) STM32_DOMAIN_CLOCK(val, 3, 10, CCIPR1_REG) macro
Dstm32f7_clock.h110 #define I2C1_SEL(val) STM32_DOMAIN_CLOCK(val, 3, 16, DCKCFGR2_REG) macro
Dstm32l4_clock.h86 #define I2C1_SEL(val) STM32_DOMAIN_CLOCK(val, 3, 12, CCIPR_REG) macro
/Zephyr-latest/dts/bindings/clock/
Dst,stm32wba-rcc.yaml48 <&rcc STM32_SRC_HSI I2C1_SEL(2)>;
Dst,stm32-rcc.yaml50 <&rcc STM32_SRC_HSI I2C1_SEL(2)>;

12