/Zephyr-latest/tests/bsim/bluetooth/ll/edtt/gatt_test_app/src/gatt/ |
D | service_a_1.c | 45 '6', '6', '6', '6', '7', '7', '7', '7', '7', '8', '8', '8', '8', 49 '6', '6', '7', '7', '7', '7', '7', '8', '8', '8', '8', '8', '9', 53 '7', '7', '7', '7', '7', '8', '8', '8', '8', '8', '9', '9', '9', 56 '4', '5', '5', '5', '5', '5', '6', '6', '6', '6', '6', '7', '7', 57 '7', '7', '7', '8', '8', '8', '8', '8', '9', '9', '9', '9', '9', 60 '5', '5', '5', '5', '6', '6', '6', '6', '6', '7', '7', '7', '7', 61 '7', '8', '8', '8', '8', '8', '9', '9', '9', '9', '9', '0', '0', 64 '5', '5', '6', '6', '6', '6', '6', '7', '7', '7', '7', '7', '8', 68 '6', '6', '6', '6', '6', '7', '7', '7', '7', '7', '8', '8', '8', 72 '6', '6', '6', '7', '7', '7', '7', '7', '8', '8', '8', '8', '8', [all …]
|
/Zephyr-latest/include/zephyr/dt-bindings/clock/ |
D | stm32h5_clock.h | 66 * - reg (1/2/3/4/5) [ 0 : 7 ] 69 * - val (0..7) [ 16 : 18 ] 74 * @param val Clock value (0, 1, ... 7). 97 #define USART1_SEL(val) STM32_DOMAIN_CLOCK(val, 7, 0, CCIPR1_REG) 98 #define USART2_SEL(val) STM32_DOMAIN_CLOCK(val, 7, 3, CCIPR1_REG) 99 #define USART3_SEL(val) STM32_DOMAIN_CLOCK(val, 7, 6, CCIPR1_REG) 100 #define USART4_SEL(val) STM32_DOMAIN_CLOCK(val, 7, 9, CCIPR1_REG) 101 #define USART5_SEL(val) STM32_DOMAIN_CLOCK(val, 7, 12, CCIPR1_REG) 102 #define USART6_SEL(val) STM32_DOMAIN_CLOCK(val, 7, 15, CCIPR1_REG) 103 #define USART7_SEL(val) STM32_DOMAIN_CLOCK(val, 7, 18, CCIPR1_REG) [all …]
|
D | npcm_clock.h | 23 #define NPCM_CLOCK_MFT3 (NPCM_CLOCK_GROUP_OFFSET(1) + 7) 31 #define NPCM_CLOCK_PWM_H (NPCM_CLOCK_GROUP_OFFSET(2) + 7) 38 #define NPCM_CLOCK_GDMA (NPCM_CLOCK_GROUP_OFFSET(3) + 7) 45 #define NPCM_CLOCK_SPIP1 (NPCM_CLOCK_GROUP_OFFSET(4) + 7) 51 #define NPCM_CLOCK_MSWC (NPCM_CLOCK_GROUP_OFFSET(5) + 7) 57 #define NPCM_CLOCK_ESPI (NPCM_CLOCK_GROUP_OFFSET(6) + 7) 58 #define NPCM_CLOCK_SMB7 (NPCM_CLOCK_GROUP_OFFSET(7) + 0) 59 #define NPCM_CLOCK_SMB8 (NPCM_CLOCK_GROUP_OFFSET(7) + 1) 60 #define NPCM_CLOCK_SMB9 (NPCM_CLOCK_GROUP_OFFSET(7) + 2) 61 #define NPCM_CLOCK_SMB10 (NPCM_CLOCK_GROUP_OFFSET(7) + 3) [all …]
|
/Zephyr-latest/dts/arm/nuvoton/npcx/npcx4/ |
D | npcx4-miwus-wui-map.dtsi | 18 wui_ioe7: wui0-8-7 { 19 miwus = <&miwu0 7 7>; /* GPIOE7 */ 29 wui_io66: wui1-7-6 { 64 wui_lct: wui2-6-7 { 65 miwus = <&miwu2 5 7>; /* LCT Event */ 69 wui_cr_sin2: wui2-7-3 { 72 wui_cr_sin3: wui2-7-4 { 75 wui_cr_sin4: wui2-7-5 { 78 wui_i3c1_addrw: wui2-7-6 { 81 wui_i3c1_rstw: wui2-7-7 { [all …]
|
D | npcx4-lvol-ctrl-map.dtsi | 17 lvols = <&scfg 1 7>; 36 lvols = <&scfg 5 7>; 62 lvols = <&scfg 6 7>; 65 /* Low-Voltage IO Control 7 */ 67 lvols = <&scfg 7 0>; 70 lvols = <&scfg 7 1>; 73 lvols = <&scfg 7 2>; 76 lvols = <&scfg 7 3>; 79 lvols = <&scfg 7 4>; 82 lvols = <&scfg 7 5>; [all …]
|
/Zephyr-latest/boards/nxp/lpcxpresso55s69/ |
D | board.c | 18 * Flexcomm 6 and 7 are connected to codec on board, and shared signal in lpcxpresso_55s69_board_init() 23 /* Set shared signal set 0 SCK, WS from Transmit I2S - Flexcomm 7 */ in lpcxpresso_55s69_board_init() 24 SYSCTL->SHAREDCTRLSET[0] = SYSCTL_SHAREDCTRLSET_SHAREDSCKSEL(7) | in lpcxpresso_55s69_board_init() 25 SYSCTL_SHAREDCTRLSET_SHAREDWSSEL(7); in lpcxpresso_55s69_board_init() 28 /* Select Data in from Transmit I2S - Flexcomm 7 */ in lpcxpresso_55s69_board_init() 29 SYSCTL->SHAREDCTRLSET[0] |= SYSCTL_SHAREDCTRLSET_SHAREDDATASEL(7); in lpcxpresso_55s69_board_init() 30 /* Enable Transmit I2S - Flexcomm 7 for Shared Data Out */ in lpcxpresso_55s69_board_init() 38 /* Set Transmit I2S - Flexcomm 7 SCK, WS from shared signal set 0 */ in lpcxpresso_55s69_board_init() 39 SYSCTL->FCCTRLSEL[7] = SYSCTL_FCCTRLSEL_SCKINSEL(1) | in lpcxpresso_55s69_board_init() 45 /* Select Transmit I2S - Flexcomm 7 Data out to shared signal set 0 */ in lpcxpresso_55s69_board_init() [all …]
|
/Zephyr-latest/tests/net/traffic_class/ |
D | testcase.yaml | 35 net.traffic_class.7: 37 - CONFIG_NET_TC_TX_COUNT=7 38 - CONFIG_NET_TC_RX_COUNT=7 64 net.traffic_class.7_no_rx: 66 - CONFIG_NET_TC_TX_COUNT=7 93 net.traffic_class.7_no_tx: 95 - CONFIG_NET_TC_RX_COUNT=7 117 - CONFIG_NET_TC_TX_COUNT=7 125 - CONFIG_NET_TC_TX_COUNT=7 128 - CONFIG_NET_TC_RX_COUNT=7 [all …]
|
/Zephyr-latest/dts/arm/nuvoton/npcx/ |
D | npcx-miwus-wui-map.dtsi | 26 wui_io87: wui0-1-7 { 27 miwus = <&miwu0 0 7>; /* GPIO87 */ 52 wui_t0out: wui0-2-7 { 53 miwus = <&miwu0 1 7>; /* T0OUT */ 78 wui_ioa5: wui0-3-7 { 79 miwus = <&miwu0 2 7>; /* GPIOA5 */ 104 wui_mtc: wui0-4-7 { 105 miwus = <&miwu0 3 7>; /* MTC */ 130 wui_plt_rst: wui0-5-7 { 131 miwus = <&miwu0 4 7>; /* PLT_RST */ [all …]
|
/Zephyr-latest/drivers/ieee802154/ |
D | ieee802154_rf2xx_regs.h | 96 #define RF2XX_CCA_DONE 7 103 #define RF2XX_TRAC_BIT_MASK 7 106 #define RF2XX_TOM_EN 7 115 #define RF2XX_PA_EXT_EN 7 124 #define RF2XX_PA_BOOST 7 131 #define RF2XX_RX_CRC_VALID 7 137 #define RF2XX_CCA_REQUEST 7 151 #define RF2XX_RX_SAFE_MODE 7 167 #define RF2XX_ANT_SEL 7 173 #define RF2XX_BAT_LOW 7 [all …]
|
/Zephyr-latest/drivers/pinctrl/ |
D | pinctrl_b91.c | 17 * gpio_en: PORT_A[0-7] 18 * gpio_en + 1*8: PORT_B[0-7] 19 * gpio_en + 2*8: PORT_C[0-7] 20 * gpio_en + 3*8: PORT_D[0-7] 21 * gpio_en + 4*8: PORT_E[0-7] 22 * gpio_en + 5*8: PORT_F[0-7] 31 * pin_mux + 1: PORT_A[4-7] 33 * pin_mux + 3: PORT_B[4-7] 35 * pin_mux + 5: PORT_C[4-7] 37 * pin_mux + 7: PORT_D[4-7] [all …]
|
/Zephyr-latest/tests/drivers/uart/uart_async_api/boards/ |
D | nrf54h20dk_nrf54h20_common.dtsi | 9 psels = <NRF_PSEL(UART_RX, 0, 7)>; 17 <NRF_PSEL(UART_RX, 0, 7)>; 23 psels = <NRF_PSEL(UART_TX, 7, 7)>; 26 psels = <NRF_PSEL(UART_RX, 7, 4)>; 33 psels = <NRF_PSEL(UART_TX, 7, 7)>, 34 <NRF_PSEL(UART_RX, 7, 4)>;
|
/Zephyr-latest/tests/drivers/spi/spi_loopback/boards/ |
D | nrf54h20dk_nrf54h20_cpuapp_fast.overlay | 10 psels = <NRF_PSEL(SPIM_SCK, 7, 3)>, 11 <NRF_PSEL(SPIM_MISO, 7, 6)>, 12 <NRF_PSEL(SPIM_MOSI, 7, 7)>; 18 psels = <NRF_PSEL(SPIM_SCK, 7, 3)>, 19 <NRF_PSEL(SPIM_MISO, 7, 6)>, 20 <NRF_PSEL(SPIM_MOSI, 7, 7)>;
|
/Zephyr-latest/drivers/sensor/st/lsm6dsl/ |
D | lsm6dsl.h | 29 #define LSM6DSL_MASK_FUNC_CFG_EN BIT(7) 30 #define LSM6DSL_SHIFT_FUNC_CFG_EN 7 44 #define LSM6DSL_MASK_FIFO_CTRL1_FTH (BIT(7) | BIT(6) | \ 51 #define LSM6DSL_MASK_FIFO_CTRL2_TIMER_PEDO_FIFO_EN BIT(7) 52 #define LSM6DSL_SHIFT_FIFO_CTRL2_TIMER_PEDO_FIFO_EN 7 70 #define LSM6DSL_MASK_FIFO_CTRL4_STOP_ON_FTH BIT(7) 71 #define LSM6DSL_SHIFT_FIFO_CTRL4_STOP_ON_FTH 7 90 #define LSM6DSL_MASK_DRDY_PULSE_CFG_G_DRDY_PULSED BIT(7) 91 #define LSM6DSL_SHIFT_DRDY_PULSE_CFG_G_DRDY_PULSED 7 96 #define LSM6DSL_MASK_INT1_CTRL_STEP_DETECTOR BIT(7) [all …]
|
/Zephyr-latest/drivers/audio/ |
D | tlv320dac310x.h | 22 #define NDAC_POWER_UP BIT(7) 23 #define NDAC_POWER_UP_MASK BIT(7) 24 #define NDAC_DIV_MASK BIT_MASK(7) 28 #define MDAC_POWER_UP BIT(7) 29 #define MDAC_POWER_UP_MASK BIT(7) 30 #define MDAC_DIV_MASK BIT_MASK(7) 61 #define BCLK_DIV_POWER_UP BIT(7) 62 #define BCLK_DIV_POWER_UP_MASK BIT(7) 63 #define BCLK_DIV_MASK BIT_MASK(7) 73 #define DAC_LR_POWERUP_DEFAULT (BIT(7) | BIT(6) | BIT(4) | BIT(2)) [all …]
|
/Zephyr-latest/samples/subsys/nvs/ |
D | sample.yaml | 19 - "Id: 5, Longarray: 0 1 2 3 4 5 6 7 8 9 a b c d e f 10 11 12 13 14 15 16 17 18 19 1a 1b \ 23 73 74 75 76 77 78 79 7a 7b 7c 7d 7e 7f"
|
/Zephyr-latest/drivers/charger/ |
D | bq24190.h | 12 #define BQ24190_REG_ISC_EN_HIZ_MASK BIT(7) 13 #define BQ24190_REG_ISC_EN_HIZ_SHIFT 7 20 #define BQ24190_REG_POC_RESET_MASK BIT(7) 21 #define BQ24190_REG_POC_RESET_SHIFT 7 40 #define BQ24190_REG_CCC_ICHG_MASK GENMASK(7, 2) 51 #define BQ24190_REG_PCTCC_IPRECHG_MASK GENMASK(7, 4) 66 #define BQ24190_REG_CVC_VREG_MASK GENMASK(7, 2) 79 #define BQ24190_REG_CTTC_EN_TERM_MASK BIT(7) 80 #define BQ24190_REG_CTTC_EN_TERM_SHIFT 7 94 #define BQ24190_REG_ICTRC_BAT_COMP_MASK GENMASK(7, 5) [all …]
|
/Zephyr-latest/include/zephyr/dt-bindings/pinctrl/ |
D | ti-cc32xx-pinctrl.h | 18 * - 7..5: Drive strength. 56 #define UART1_TX_P1 TI_CC32XX_PINMUX(1U, 7U) 65 #define UART1_RX_P2 TI_CC32XX_PINMUX(2U, 7U) 73 #define UART0_TX_P3 TI_CC32XX_PINMUX(3U, 7U) 79 #define UART0_RX_P4 TI_CC32XX_PINMUX(4U, 7U) 84 #define GSPI_CLK_P5 TI_CC32XX_PINMUX(5U, 7U) 90 #define GSPI_MISO_P6 TI_CC32XX_PINMUX(6U, 7U) 95 #define GPIO16_P7 TI_CC32XX_PINMUX(7U, 0U) 96 #define GSPI_MOSI_P7 TI_CC32XX_PINMUX(7U, 7U) 97 #define PDATA10_P7 TI_CC32XX_PINMUX(7U, 4U) [all …]
|
D | ambiq-apollo4-pinctrl.h | 26 #define NCE0_P0 APOLLO4_PINMUX(0, 7) 37 #define NCE1_P1 APOLLO4_PINMUX(1, 7) 49 #define NCE2_P2 APOLLO4_PINMUX(2, 7) 61 #define NCE3_P3 APOLLO4_PINMUX(3, 7) 72 #define NCE4_P4 APOLLO4_PINMUX(4, 7) 88 #define NCE5_P5 APOLLO4_PINMUX(5, 7) 103 #define NCE6_P6 APOLLO4_PINMUX(6, 7) 109 #define M0MISO_P7 APOLLO4_PINMUX(7, 0) 110 #define TRIG0_P7 APOLLO4_PINMUX(7, 1) 111 #define I2S0_WS_P7 APOLLO4_PINMUX(7, 2) [all …]
|
D | ambiq-apollo3-pinctrl.h | 24 #define NCE0_P0 APOLLO3_PINMUX(0, 7) 30 #define NCE1_P1 APOLLO3_PINMUX(1, 7) 36 #define NCE2_P2 APOLLO3_PINMUX(2, 7) 43 #define I2SWCLK_P3 APOLLO3_PINMUX(3, 7) 50 #define MSPI0_2_P4 APOLLO3_PINMUX(4, 7) 55 #define CT8_P5 APOLLO3_PINMUX(5, 7) 61 #define I2SDAT_P6 APOLLO3_PINMUX(6, 7) 62 #define NCE7_P7 APOLLO3_PINMUX(7, 0) 63 #define M0MOSI_P7 APOLLO3_PINMUX(7, 1) 64 #define CLKOUT_P7 APOLLO3_PINMUX(7, 2) [all …]
|
/Zephyr-latest/boards/andestech/adp_xc7k_ae350/ |
D | adp_xc7k_ae350.dts | 38 label = "7SEG LED1 A"; 42 label = "7SEG LED1 B"; 46 label = "7SEG LED1 C"; 50 label = "7SEG LED1 D"; 54 label = "7SEG LED1 E"; 58 label = "7SEG LED1 F"; 62 label = "7SEG LED1 G"; 66 label = "7SEG LED1 DP"; 71 label = "7SEG LED2 A"; 75 label = "7SEG LED2 B"; [all …]
|
/Zephyr-latest/boards/nordic/nrf54h20dk/ |
D | nrf54h20dk_nrf54h20-pinctrl.dtsi | 10 psels = <NRF_PSEL(UART_TX, 7, 7)>; 15 psels = <NRF_PSEL(UART_RX, 7, 4)>; 22 psels = <NRF_PSEL(UART_TX, 7, 7)>, 23 <NRF_PSEL(UART_RX, 7, 4)>; 36 <NRF_PSEL(UART_CTS, 1, 7)>; 46 <NRF_PSEL(UART_CTS, 1, 7)>; 53 <NRF_PSEL(UART_RTS, 2, 7)>; 68 <NRF_PSEL(UART_RTS, 2, 7)>, 76 <NRF_PSEL(EXMIF_DQ0, 6, 7)>,
|
/Zephyr-latest/drivers/pinctrl/renesas/rcar/ |
D | pfc_r8a779f0.c | 15 { RCAR_GP_PIN(0, 7), 28, 3 }, /* TX0 */ 46 { RCAR_GP_PIN(1, 7), 28, 3 }, /* GP1_07 */ 83 { RCAR_GP_PIN(2, 7), 28, 2 }, /* QSPI1_MOSI_IO0 */ 110 { RCAR_GP_PIN(3, 7), 28, 3 }, /* TSN2_LINK_B */ 139 { RCAR_GP_PIN(4, 7), 28, 3 }, /* GP4_07 */ 182 { RCAR_GP_PIN(5, 7), 28, 3 }, /* ETNB0RXD3 */ 212 { RCAR_GP_PIN(6, 7), 28, 3 }, /* RLIN34RX/INTP20 */ 248 { RCAR_GP_PIN(7, 7), 28, 3 }, /* CAN3RX/INTP3 */ 249 { RCAR_GP_PIN(7, 6), 24, 3 }, /* CAN3TX */ 250 { RCAR_GP_PIN(7, 5), 20, 3 }, /* CAN2RX/INTP2 */ [all …]
|
/Zephyr-latest/samples/subsys/fs/zms/ |
D | README.rst | 72 …Id: 3, Longarray: 0 1 2 3 4 5 6 7 8 9 a b c d e f 10 11 12 13 14 15 16 17 18 19 1a 1b 1c 1d 1e 1f … 73 … 5f 60 61 62 63 64 65 66 67 68 69 6a 6b 6c 6d 6e 6f 70 71 72 73 74 75 76 77 78 79 7a 7b 7c 7d 7e 7f 91 …Id: 3, Longarray: 0 1 2 3 4 5 6 7 8 9 a b c d e f 10 11 12 13 14 15 16 17 18 19 1a 1b 1c 1d 1e 1f … 92 … 5f 60 61 62 63 64 65 66 67 68 69 6a 6b 6c 6d 6e 6f 70 71 72 73 74 75 76 77 78 79 7a 7b 7c 7d 7e 7f
|
/Zephyr-latest/tests/lib/cmsis_dsp/statistics/src/ |
D | q15.c | 37 DEFINE_TEST_VARIANT3(statistics_q15, arm_max_q15, 7, in_com1, 0, 7); 58 DEFINE_TEST_VARIANT3(statistics_q15, arm_min_q15, 7, in_com1, 0, 7); 79 DEFINE_TEST_VARIANT3(statistics_q15, arm_absmax_q15, 7, in_absminmax, 0, 7); 100 DEFINE_TEST_VARIANT3(statistics_q15, arm_absmin_q15, 7, in_absminmax, 0, 7); 133 DEFINE_TEST_VARIANT3(statistics_q15, arm_mean_q15, 7, in_com2, 0, 7); 166 DEFINE_TEST_VARIANT3(statistics_q15, arm_power_q15, 7, in_com1, 0, 7); 199 DEFINE_TEST_VARIANT3(statistics_q15, arm_rms_q15, 7, in_com1, 0, 7); 232 DEFINE_TEST_VARIANT3(statistics_q15, arm_std_q15, 7, in_com1, 0, 7); 265 DEFINE_TEST_VARIANT3(statistics_q15, arm_var_q15, 7, in_com1, 0, 7);
|
/Zephyr-latest/dts/bindings/clock/ |
D | nuvoton,npcx-pcc.yaml | 67 7, CORE_CLK = OFMCLK / 7 78 - 7 98 7, APB1_CLK = OFMCLK / 7 109 - 7 129 7, APB2_CLK = OFMCLK / 7 140 - 7 160 7, APB3_CLK = OFMCLK / 7 171 - 7 190 7, APB4_CLK = OFMCLK / 7 201 - 7
|