Home
last modified time | relevance | path

Searched +full:- +full:n (Results 1 – 25 of 1104) sorted by relevance

12345678910>>...45

/Zephyr-latest/samples/net/cloud/mqtt_azure/src/
Ddigicert.cer2 "-----BEGIN CERTIFICATE-----\r\n"
3 "MIIDdzCCAl+gAwIBAgIEAgAAuTANBgkqhkiG9w0BAQUFADBaMQswCQYDVQQGEwJJ\r\n"
4 "RTESMBAGA1UEChMJQmFsdGltb3JlMRMwEQYDVQQLEwpDeWJlclRydXN0MSIwIAYD\r\n"
5 "VQQDExlCYWx0aW1vcmUgQ3liZXJUcnVzdCBSb290MB4XDTAwMDUxMjE4NDYwMFoX\r\n"
6 "DTI1MDUxMjIzNTkwMFowWjELMAkGA1UEBhMCSUUxEjAQBgNVBAoTCUJhbHRpbW9y\r\n"
7 "ZTETMBEGA1UECxMKQ3liZXJUcnVzdDEiMCAGA1UEAxMZQmFsdGltb3JlIEN5YmVy\r\n"
8 "VHJ1c3QgUm9vdDCCASIwDQYJKoZIhvcNAQEBBQADggEPADCCAQoCggEBAKMEuyKr\r\n"
9 "mD1X6CZymrV51Cni4eiVgLGw41uOKymaZN+hXe2wCQVt2yguzmKiYv60iNoS6zjr\r\n"
10 "IZ3AQSsBUnuId9Mcj8e6uYi1agnnc+gRQKfRzMpijS3ljwumUNKoUMMo6vWrJYeK\r\n"
11 "mpYcqWe4PwzV9/lSEy/CG9VwcPCPwBLKBsua4dnKM3p31vjsufFoREJIE9LAwqSu\r\n"
[all …]
/Zephyr-latest/samples/net/sockets/big_http_download/src/
Disrgrootx1.pem1 "-----BEGIN CERTIFICATE-----\n"
2 "MIIFazCCA1OgAwIBAgIRAIIQz7DSQONZRGPgu2OCiwAwDQYJKoZIhvcNAQELBQAw\n"
3 "TzELMAkGA1UEBhMCVVMxKTAnBgNVBAoTIEludGVybmV0IFNlY3VyaXR5IFJlc2Vh\n"
4 "cmNoIEdyb3VwMRUwEwYDVQQDEwxJU1JHIFJvb3QgWDEwHhcNMTUwNjA0MTEwNDM4\n"
5 "WhcNMzUwNjA0MTEwNDM4WjBPMQswCQYDVQQGEwJVUzEpMCcGA1UEChMgSW50ZXJu\n"
6 "ZXQgU2VjdXJpdHkgUmVzZWFyY2ggR3JvdXAxFTATBgNVBAMTDElTUkcgUm9vdCBY\n"
7 "MTCCAiIwDQYJKoZIhvcNAQEBBQADggIPADCCAgoCggIBAK3oJHP0FDfzm54rVygc\n"
8 "h77ct984kIxuPOZXoHj3dcKi/vVqbvYATyjb3miGbESTtrFj/RQSa78f0uoxmyF+\n"
9 "0TM8ukj13Xnfs7j/EvEhmkvBioZxaUpmZmyPfjxwv60pIgbz5MDmgK7iS4+3mX6U\n"
10 "A5/TR5d8mUgjU+g4rk8Kb4Mu0UlXjIB0ttov0DiNewNwIRt18jA8+o+u3dpjq+sW\n"
[all …]
DDigiCertGlobalRootG2.crt.pem1 "-----BEGIN CERTIFICATE-----\n"
2 "MIIDjjCCAnagAwIBAgIQAzrx5qcRqaC7KGSxHQn65TANBgkqhkiG9w0BAQsFADBh\n"
3 "MQswCQYDVQQGEwJVUzEVMBMGA1UEChMMRGlnaUNlcnQgSW5jMRkwFwYDVQQLExB3\n"
4 "d3cuZGlnaWNlcnQuY29tMSAwHgYDVQQDExdEaWdpQ2VydCBHbG9iYWwgUm9vdCBH\n"
5 "MjAeFw0xMzA4MDExMjAwMDBaFw0zODAxMTUxMjAwMDBaMGExCzAJBgNVBAYTAlVT\n"
6 "MRUwEwYDVQQKEwxEaWdpQ2VydCBJbmMxGTAXBgNVBAsTEHd3dy5kaWdpY2VydC5j\n"
7 "b20xIDAeBgNVBAMTF0RpZ2lDZXJ0IEdsb2JhbCBSb290IEcyMIIBIjANBgkqhkiG\n"
8 "9w0BAQEFAAOCAQ8AMIIBCgKCAQEAuzfNNNx7a8myaJCtSnX/RrohCgiN9RlUyfuI\n"
9 "2/Ou8jqJkTx65qsGGmvPrC3oXgkkRLpimn7Wo6h+4FR1IAWsULecYxpsMNzaHxmx\n"
10 "1x7e/dfgy5SDN67sH0NO3Xss0r0upS/kqbitOtSZpLYl6ZtrAGCSYP9PIUkY92eQ\n"
[all …]
/Zephyr-latest/scripts/utils/
Dgen_util_macros.py3 - Z_LISTIFY
4 - Z_UTIL_INC
5 - Z_UTIL_DEC
6 - Z_UTIL_X2
7 - Z_IS_EQ
15 python $ZEPHYR_BASE/scripts/utils/gen_util_macros.py -l 4095
18 SPDX-License-Identifier: Apache-2.0
24 file.write("/**\n")
25 file.write(" * @cond INTERNAL_HIDDEN\n")
26 file.write(" */\n")
[all …]
/Zephyr-latest/include/zephyr/drivers/clock_control/
Drenesas_ra_cgc.h4 * SPDX-License-Identifier: Apache-2.0
10 #include <zephyr/dt-bindings/clock/ra_clock.h>
24 #define RA_CGC_DIV_BCLK(n) UTIL_CAT(BSP_CLOCKS_SYS_CLOCK_DIV_, n) argument
25 #define RA_CGC_DIV_CANFDCLK(n) UTIL_CAT(BSP_CLOCKS_CANFD_CLOCK_DIV_, n) argument
26 #define RA_CGC_DIV_CECCLK(n) UTIL_CAT(BSP_CLOCKS_CEC_CLOCK_DIV_, n) argument
27 #define RA_CGC_DIV_CLKOUT(n) UTIL_CAT(BSP_CLOCKS_CLKOUT_DIV_, n) argument
28 #define RA_CGC_DIV_CPUCLK(n) UTIL_CAT(BSP_CLOCKS_SYS_CLOCK_DIV_, n) argument
29 #define RA_CGC_DIV_FCLK(n) UTIL_CAT(BSP_CLOCKS_SYS_CLOCK_DIV_, n) argument
30 #define RA_CGC_DIV_I3CCLK(n) UTIL_CAT(BSP_CLOCKS_I3C_CLOCK_DIV_, n) argument
31 #define RA_CGC_DIV_ICLK(n) UTIL_CAT(BSP_CLOCKS_SYS_CLOCK_DIV_, n) argument
[all …]
/Zephyr-latest/drivers/wifi/nrf_wifi/src/
Dwifi_util.c4 * SPDX-License-Identifier: Apache-2.0
8 * @brief NRF Wi-Fi util shell module
58 "%s: Invalid rate_flag %d\n", in check_valid_data_rate()
71 return -ENOEXEC; in nrf_wifi_util_conf_init()
77 conf_params->he_ltf = -1; in nrf_wifi_util_conf_init()
78 conf_params->he_gi = -1; in nrf_wifi_util_conf_init()
90 if (ctx->conf_params.set_he_ltf_gi) { in nrf_wifi_util_set_he_ltf()
93 "Disable 'set_he_ltf_gi', to set 'he_ltf'\n"); in nrf_wifi_util_set_he_ltf()
94 return -ENOEXEC; in nrf_wifi_util_set_he_ltf()
102 "Invalid HE LTF value(%lu).\n", in nrf_wifi_util_set_he_ltf()
[all …]
/Zephyr-latest/samples/net/secure_mqtt_sensor_actuator/src/tls_config/
Dcert.h4 * SPDX-License-Identifier: Apache-2.0
13 * "cat ca.crt | sed -e '1d;$d' | base64 -d |xxd -i"
14 * If using a PEM certifificate, each line should be wrapped in "\r\n"
20 static const unsigned char ca_certificate[] = "-----BEGIN CERTIFICATE-----\r\n"
21 "MIIEAzCCAuugAwIBAgIUBY1hlCGvdj4NhBXkZ/uLUZNILAwwDQYJKoZIhvcNAQEL\r\n"
22 "BQAwgZAxCzAJBgNVBAYTAkdCMRcwFQYDVQQIDA5Vbml0ZWQgS2luZ2RvbTEOMAwG\r\n"
23 "A1UEBwwFRGVyYnkxEjAQBgNVBAoMCU1vc3F1aXR0bzELMAkGA1UECwwCQ0ExFjAU\r\n"
24 "BgNVBAMMDW1vc3F1aXR0by5vcmcxHzAdBgkqhkiG9w0BCQEWEHJvZ2VyQGF0Y2hv\r\n"
25 "by5vcmcwHhcNMjAwNjA5MTEwNjM5WhcNMzAwNjA3MTEwNjM5WjCBkDELMAkGA1UE\r\n"
26 "BhMCR0IxFzAVBgNVBAgMDlVuaXRlZCBLaW5nZG9tMQ4wDAYDVQQHDAVEZXJieTES\r\n"
[all …]
/Zephyr-latest/tests/arch/riscv/fatal/src/
Dmain.c4 * SPDX-License-Identifier: Apache-2.0
16 * follwed by the "hex-coded-decismal" number of the register. in main()
19 /* "RA" -> "DA". Kind of a stretch, but okay. */ in main()
20 "li x1, 0xDADA0000FF000101\n\t" in main()
23 /* "li x2, 0\n\t" */ in main()
25 /* T0 -> D0. Kinda close in pronunciation. */ in main()
26 "li x5, 0xD0FF0000FF000505\n\t" in main()
27 "li x6, 0xD1FF0000FF000606\n\t" in main()
28 "li x7, 0xD2FF0000FF000707\n\t" in main()
29 /* S0 -> C0. Kinda close in pronunciation. */ in main()
[all …]
/Zephyr-latest/tests/kernel/common/src/
Dprintk.c4 * SPDX-License-Identifier: Apache-2.0
8 #include <zephyr/sys/printk-hooks.h>
58 char expected_32[] = "22 113 10000 32768 40000 22\n"
59 "p 112 -10000 -32768 -40000 -22\n"
61 "0x1 0x1 0x1 0x1 0x1\n"
62 "0x1 0x1 0x1 0x1\n"
63 "42 42 42 42\n"
64 "-42 -42 -42 -42\n"
65 "42 42 42 42\n"
66 "42 42 42 42\n"
[all …]
/Zephyr-latest/drivers/sensor/nxp/qdec_nxp_s32/
Dqdec_nxp_s32.c4 * SPDX-License-Identifier: Apache-2.0
68 struct qdec_s32_data *data = dev->data; in qdec_emios_overflow_count_cw_callback()
70 data->emios_cw_overflow_count++; in qdec_emios_overflow_count_cw_callback()
75 struct qdec_s32_data *data = dev->data; in qdec_emios_overflow_count_ccw_callback()
77 data->emios_ccw_overflow_count++; in qdec_emios_overflow_count_ccw_callback()
82 const struct qdec_s32_config *config = dev->config; in qdec_s32_fetch()
83 struct qdec_s32_data *data = dev->data; in qdec_s32_fetch()
86 return -ENOTSUP; in qdec_s32_fetch()
89 data->counter_CW = (uint32_t)(Emios_Icu_Ip_GetEdgeNumbers( in qdec_s32_fetch()
90 config->emios_inst, config->emios_channels[EMIOS_CW_CH_IDX])); /* CW counter */ in qdec_s32_fetch()
[all …]
/Zephyr-latest/tests/kernel/fpu_sharing/generic/src/
Dfloat_regs_riscv_gcc.h9 * SPDX-License-Identifier: Apache-2.0
51 "mv t0, %0\n" in _load_all_float_registers()
52 "mv t1, %1\n" in _load_all_float_registers()
53 RV_FPREG_LOAD "f0, 0(t0)\n" in _load_all_float_registers()
54 "add t0, t0, t1\n" in _load_all_float_registers()
55 RV_FPREG_LOAD "f1, 0(t0)\n" in _load_all_float_registers()
56 "add t0, t0, t1\n" in _load_all_float_registers()
57 RV_FPREG_LOAD "f2, 0(t0)\n" in _load_all_float_registers()
58 "add t0, t0, t1\n" in _load_all_float_registers()
59 RV_FPREG_LOAD "f3, 0(t0)\n" in _load_all_float_registers()
[all …]
Dfloat_regs_sparc.h4 * SPDX-License-Identifier: Apache-2.0
16 "ldd [%0 + 0x00], %%f0\n" in _load_all_float_registers()
17 "ldd [%0 + 0x08], %%f2\n" in _load_all_float_registers()
18 "ldd [%0 + 0x10], %%f4\n" in _load_all_float_registers()
19 "ldd [%0 + 0x18], %%f6\n" in _load_all_float_registers()
20 "ldd [%0 + 0x20], %%f8\n" in _load_all_float_registers()
21 "ldd [%0 + 0x28], %%f10\n" in _load_all_float_registers()
22 "ldd [%0 + 0x30], %%f12\n" in _load_all_float_registers()
23 "ldd [%0 + 0x38], %%f14\n" in _load_all_float_registers()
24 "ldd [%0 + 0x40], %%f16\n" in _load_all_float_registers()
[all …]
Dfloat_regs_x86_gcc.h9 * SPDX-License-Identifier: Apache-2.0
42 "movdqu 0(%0), %%xmm0\n\t;" in _load_all_float_registers()
43 "movdqu 16(%0), %%xmm1\n\t;" in _load_all_float_registers()
44 "movdqu 32(%0), %%xmm2\n\t;" in _load_all_float_registers()
45 "movdqu 48(%0), %%xmm3\n\t;" in _load_all_float_registers()
46 "movdqu 64(%0), %%xmm4\n\t;" in _load_all_float_registers()
47 "movdqu 80(%0), %%xmm5\n\t;" in _load_all_float_registers()
48 "movdqu 96(%0), %%xmm6\n\t;" in _load_all_float_registers()
49 "movdqu 112(%0), %%xmm7\n\t;" in _load_all_float_registers()
51 "fldt 128(%0)\n\t;" in _load_all_float_registers()
[all …]
/Zephyr-latest/soc/nuvoton/npcx/npcx7/
Dsoc.h4 * SPDX-License-Identifier: Apache-2.0
12 /* NPCX7 SCFG multi-registers offset */
13 #define NPCX_DEVALT_OFFSET(n) (0x010 + n) argument
14 #define NPCX_PUPD_EN_OFFSET(n) (0x028 + n) argument
15 #define NPCX_LV_GPIO_CTL_OFFSET(n) ((n < 5) ? (0x02a + n) : (0x021 + n)) argument
16 #define NPCX_DEVALT_LK_OFFSET(n) (0x210 + n) argument
18 /* NPCX7 MIWU multi-registers offset */
19 #define NPCX_WKEDG_OFFSET(n) (0x000 + (n * 2) + ((n < 5) ? 0 : 0x01e)) argument
20 #define NPCX_WKAEDG_OFFSET(n) (0x001 + (n * 2) + ((n < 5) ? 0 : 0x01e)) argument
21 #define NPCX_WKMOD_OFFSET(n) (0x070 + n) argument
[all …]
/Zephyr-latest/drivers/memc/
Dmemc_nxp_s32_qspi.c4 * SPDX-License-Identifier: Apache-2.0
14 #include <zephyr/dt-bindings/qspi/nxp-s32-qspi.h>
53 const struct memc_nxp_s32_qspi_config *config = dev->config; in memc_nxp_s32_qspi_init()
54 struct memc_nxp_s32_qspi_data *data = dev->data; in memc_nxp_s32_qspi_init()
57 data->instance = get_instance(config->base); in memc_nxp_s32_qspi_init()
59 if (pinctrl_apply_state(config->pincfg, PINCTRL_STATE_DEFAULT)) { in memc_nxp_s32_qspi_init()
60 return -EIO; in memc_nxp_s32_qspi_init()
63 status = Qspi_Ip_ControllerInit(data->instance, config->controller_cfg); in memc_nxp_s32_qspi_init()
66 data->instance, status); in memc_nxp_s32_qspi_init()
67 return -EIO; in memc_nxp_s32_qspi_init()
[all …]
/Zephyr-latest/drivers/flash/
Dflash_nxp_s32_qspi_hyperflash.c4 * SPDX-License-Identifier: Apache-2.0
25 struct nxp_s32_qspi_data *data = dev->data; in nxp_s32_qspi_init()
26 const struct nxp_s32_qspi_config *config = dev->config; in nxp_s32_qspi_init()
28 uint8_t dev_id[memory_cfg->readIdSettings.readIdSize]; in nxp_s32_qspi_init()
33 data->instance = nxp_s32_qspi_register_device(); in nxp_s32_qspi_init()
34 __ASSERT_NO_MSG(data->instance < QSPI_IP_MEM_INSTANCE_COUNT); in nxp_s32_qspi_init()
35 data->memory_conn_cfg.qspiInstance = memc_nxp_s32_qspi_get_instance(config->controller); in nxp_s32_qspi_init()
38 k_sem_init(&data->sem, 1, 1); in nxp_s32_qspi_init()
41 if (!device_is_ready(config->controller)) { in nxp_s32_qspi_init()
43 return -ENODEV; in nxp_s32_qspi_init()
[all …]
/Zephyr-latest/soc/nuvoton/npcx/npcx9/
Dsoc.h4 * SPDX-License-Identifier: Apache-2.0
12 /* NPCX9 SCFG multi-registers */
13 #define NPCX_DEVALT_OFFSET(n) (0x010 + n) argument
14 #define NPCX_PUPD_EN_OFFSET(n) (0x028 + n) argument
15 #define NPCX_LV_GPIO_CTL_OFFSET(n) ((n < 5) ? (0x02a + n) : (0x021 + n)) argument
16 #define NPCX_DEVALT_LK_OFFSET(n) (0x210 + n) argument
18 /* NPCX9 MIWU multi-registers */
19 #define NPCX_WKEDG_OFFSET(n) (0x000 + (n * 0x010)) argument
20 #define NPCX_WKAEDG_OFFSET(n) (0x001 + (n * 0x010)) argument
21 #define NPCX_WKMOD_OFFSET(n) (0x002 + (n * 0x010)) argument
[all …]
/Zephyr-latest/tests/bluetooth/shell/
Dtestcase.yaml4 - native_sim
6 - native_sim
10 - CONFIG_UART_NATIVE_PTY_0_ON_STDINOUT=y
12 - qemu_x86
13 - native_sim
14 - native_sim/native/64
15 - nrf52840dk/nrf52840
17 - qemu_x86
24 - CONFIG_BT_TRANSMIT_POWER_CONTROL=y
25 - CONFIG_BT_LL_SW_SPLIT=n
[all …]
/Zephyr-latest/drivers/spi/spi_nxp_lpspi/
Dspi_nxp_lpspi_priv.h4 * SPDX-License-Identifier: Apache-2.0
28 #define DEV_CFG(_dev) ((const struct spi_mcux_config *)(_dev)->config)
29 #define DEV_DATA(_dev) ((struct spi_mcux_data *)(_dev)->data)
79 #define SPI_MCUX_LPSPI_IRQ_FUNC_LP_FLEXCOMM(n) \ argument
80 nxp_lp_flexcomm_setirqhandler(DEVICE_DT_GET(DT_INST_PARENT(n)), DEVICE_DT_INST_GET(n), \
83 #define SPI_MCUX_LPSPI_IRQ_FUNC_DISTINCT(n) \ argument
84 IRQ_CONNECT(DT_INST_IRQN(n), DT_INST_IRQ(n, priority), lpspi_isr, DEVICE_DT_INST_GET(n), \
86 irq_enable(DT_INST_IRQN(n));
88 #define SPI_MCUX_LPSPI_IRQ_FUNC(n) COND_CODE_1(DT_NODE_HAS_COMPAT(DT_INST_PARENT(n), \ argument
90 (SPI_MCUX_LPSPI_IRQ_FUNC_LP_FLEXCOMM(n)), \
[all …]
/Zephyr-latest/soc/nuvoton/npcx/npcx4/
Dsoc.h4 * SPDX-License-Identifier: Apache-2.0
12 /* NPCX4 SCFG multi-registers */
13 #define NPCX_DEVALT_OFFSET(n) (0x010 + n) argument
14 #define NPCX_PUPD_EN_OFFSET(n) (0x02b + n) argument
15 #define NPCX_LV_GPIO_CTL_OFFSET(n) (0x150 + n) argument
16 #define NPCX_DEVALT_LK_OFFSET(n) (0x210 + n) argument
18 /* NPCX4 MIWU multi-registers */
19 #define NPCX_WKEDG_OFFSET(n) (0x000 + (n * 0x010)) argument
20 #define NPCX_WKAEDG_OFFSET(n) (0x001 + (n * 0x010)) argument
21 #define NPCX_WKMOD_OFFSET(n) (0x002 + (n * 0x010)) argument
[all …]
/Zephyr-latest/tests/misc/print_format/src/
Dmain.c4 * SPDX-License-Identifier: Apache-2.0
11 printk("d%" PRId8 "\n", INT8_C(8)); in main()
12 printk("d%" PRId16 "\n", INT16_C(16)); in main()
13 printk("d%" PRId32 "\n", INT32_C(32)); in main()
14 printk("d%" PRId64 "\n", INT64_C(64)); in main()
16 printk("i%" PRIi8 "\n", INT8_C(8)); in main()
17 printk("i%" PRIi16 "\n", INT16_C(16)); in main()
18 printk("i%" PRIi32 "\n", INT32_C(32)); in main()
19 printk("i%" PRIi64 "\n", INT64_C(64)); in main()
21 printk("o%" PRIo8 "\n", INT8_C(8)); in main()
[all …]
/Zephyr-latest/drivers/mbox/
Dmbox_nxp_s32_mru.c2 * Copyright 2022-2024 NXP
4 * SPDX-License-Identifier: Apache-2.0
43 const struct nxp_s32_mru_config *cfg = dev->config; in is_rx_channel_valid()
45 return ((ch < MRU_MAX_CHANNELS) && (ch < cfg->hw_cfg.NumChannel)); in is_rx_channel_valid()
52 const struct nxp_s32_mru_config *cfg = dev->config; in get_mbox_addr()
54 return ((uintptr_t)cfg->base + (channel + 1) * MRU_CHANNEL_OFFSET in get_mbox_addr()
61 const struct nxp_s32_mru_config *cfg = dev->config; in nxp_s32_mru_send()
67 return -EINVAL; in nxp_s32_mru_send()
71 return -EINVAL; in nxp_s32_mru_send()
72 } else if (msg->size > (MRU_MBOX_SIZE * MRU_MAX_MBOX_PER_CHAN)) { in nxp_s32_mru_send()
[all …]
/Zephyr-latest/drivers/misc/nxp_s32_emios/
Dnxp_s32_emios.c4 * SPDX-License-Identifier: Apache-2.0
27 const struct nxp_s32_emios_config *config = dev->config; in nxp_s32_emios_init()
29 if (Emios_Mcl_Ip_Init(config->instance, config->mcl_info)) { in nxp_s32_emios_init()
31 return -EINVAL; in nxp_s32_emios_init()
34 config->irq_config(); in nxp_s32_emios_init()
46 #define NXP_S32_EMIOS_INSTANCE_CHECK(idx, n) \ argument
47 ((DT_INST_REG_ADDR(n) == IP_EMIOS_##idx##_BASE) ? idx : 0)
49 #define NXP_S32_EMIOS_GET_INSTANCE(n) \ argument
50 LISTIFY(__DEBRACKET eMIOS_INSTANCE_COUNT, NXP_S32_EMIOS_INSTANCE_CHECK, (|), n)
52 #define NXP_S32_EMIOS_GENERATE_GLOBAL_CONFIG(n) \ argument
[all …]
/Zephyr-latest/scripts/west_commands/completion/
Dwest-completion.fish20 set -l tokens (commandline -opc)
36 # argv[n] are the arguments to count, if not specified will count all arguments after 'west <comman…
38 # return 1 if the command line contain more than $argv[1] element from $argv[n...]
41 set -l tokens (commandline -opc)
42 set -l argc (count $argv)
43 set -l max $argv[1]
44 set -l counter 0
46 if test $argc -eq 1
47 if test (math (count $tokens) - 2) -ge $max
60 if $counter -ge $max
[all …]
/Zephyr-latest/samples/modules/tflite-micro/magic_wand/train/
Dtrain_magic_wand_model.ipynb5 "Copyright 2020 The TensorFlow Authors. All Rights Reserved.\n",
6 "\n",
7 "Licensed under the Apache License, Version 2.0 (the \"License\");\n",
8 "you may not use this file except in compliance with the License.\n",
9 "You may obtain a copy of the License at\n",
10 "\n",
11 " http://www.apache.org/licenses/LICENSE-2.0\n",
12 "\n",
13 "Unless required by applicable law or agreed to in writing, software\n",
14 "distributed under the License is distributed on an \"AS IS\" BASIS,\n",
[all …]

12345678910>>...45