Searched full:ch1 (Results 1 – 25 of 25) sorted by relevance
/hal_espressif-latest/components/soc/esp32c6/include/soc/ |
D | ledc_reg.h | 1532 * Ledc ch1 gamma ram write register. 1536 * Ledc ch1 gamma duty inc of current ram write address.This register is used to 1546 * Ledc ch1 gamma duty cycle of current ram write address.The duty will change every 1554 * Ledc ch1 gamma scale of current ram write address.This register is used to 1562 * Ledc ch1 gamma duty num of current ram write address.This register is used to 1571 * Ledc ch1 gamma ram write address register. 1575 * Ledc ch1 gamma ram write address. 1583 * Ledc ch1 gamma ram read address register. 1587 * Ledc ch1 gamma ram read address. 1595 * Ledc ch1 gamma ram read data register. [all …]
|
D | ledc_struct.h | 86 * Ledc ch1 duty change end event enable register, write 1 to enable this event. 111 * Ledc ch1 overflow count pulse event enable register, write 1 to enable this event. 168 * Ledc ch1 duty scale update task enable register, write 1 to enable this task. 234 * Ledc ch1 signal out disable task enable register, write 1 to enable this task. 259 * Ledc ch1 overflow count reset task enable register, write 1 to enable this task. 325 * Ledc ch1 gamma restart task enable register, write 1 to enable this task. 350 * Ledc ch1 gamma pause task enable register, write 1 to enable this task. 375 * Ledc ch1 gamma resume task enable register, write 1 to enable this task.
|
D | soc_etm_struct.h | 24 * ch1 enable 161 * ch1 set 298 * ch1 clear
|
D | soc_etm_reg.h | 26 * ch1 enable 255 * ch1 set 484 * ch1 clear
|
D | efuse_struct.h | 750 * ADC1 init code at atten0 ch1
|
D | efuse_reg.h | 958 * ADC1 init code at atten0 ch1
|
D | mcpwm_reg.h | 2745 * ch1 capture value status register
|
/hal_espressif-latest/components/soc/esp32h2/include/soc/ |
D | ledc_reg.h | 1532 * Ledc ch1 gamma ram write register. 1536 * Ledc ch1 gamma duty inc of current ram write address.This register is used to 1546 * Ledc ch1 gamma duty cycle of current ram write address.The duty will change every 1554 * Ledc ch1 gamma scale of current ram write address.This register is used to 1562 * Ledc ch1 gamma duty num of current ram write address.This register is used to 1571 * Ledc ch1 gamma ram write address register. 1575 * Ledc ch1 gamma ram write address. 1583 * Ledc ch1 gamma ram read address register. 1587 * Ledc ch1 gamma ram read address. 1595 * Ledc ch1 gamma ram read data register. [all …]
|
D | ledc_struct.h | 86 * Ledc ch1 duty change end event enable register, write 1 to enable this event. 111 * Ledc ch1 overflow count pulse event enable register, write 1 to enable this event. 168 * Ledc ch1 duty scale update task enable register, write 1 to enable this task. 234 * Ledc ch1 signal out disable task enable register, write 1 to enable this task. 259 * Ledc ch1 overflow count reset task enable register, write 1 to enable this task. 325 * Ledc ch1 gamma restart task enable register, write 1 to enable this task. 350 * Ledc ch1 gamma pause task enable register, write 1 to enable this task. 375 * Ledc ch1 gamma resume task enable register, write 1 to enable this task.
|
D | soc_etm_struct.h | 24 * ch1 enable 161 * ch1 set 298 * ch1 clear
|
D | soc_etm_reg.h | 26 * ch1 enable 255 * ch1 set 484 * ch1 clear
|
D | mcpwm_reg.h | 2745 * ch1 capture value status register
|
/hal_espressif-latest/components/soc/esp32c3/include/soc/ |
D | rmt_struct.h | 223 uint32_t ch1: 1; member 232 uint32_t ch1: 1; member
|
/hal_espressif-latest/zephyr/port/pincfgs/ |
D | esp32c2.yml | 77 ch1:
|
D | esp32c3.yml | 129 ch1:
|
D | esp32c6.yml | 82 ch1:
|
D | esp32.yml | 189 ch1: 451 ch1:
|
D | esp32s2.yml | 162 ch1:
|
D | esp32s3.yml | 188 ch1:
|
/hal_espressif-latest/components/efuse/esp32c6/ |
D | esp_efuse_table.csv | 187 …1_INIT_CODE_ATTEN0_CH1, EFUSE_BLK2, 229, 4, [] ADC1 init code at atten0 ch1
|
D | esp_efuse_table.c | 693 {EFUSE_BLK2, 229, 4}, // [] ADC1 init code at atten0 ch1, 1598 &ADC1_INIT_CODE_ATTEN0_CH1[0], // [] ADC1 init code at atten0 ch1
|
/hal_espressif-latest/components/bt/host/bluedroid/stack/sdp/ |
D | sdp_discovery.c | 1012 /* SDP_TRACE_DEBUG ("parent:0x%x(id:%d), ch1:0x%x(id:%d)", in add_attr()
|
/hal_espressif-latest/tools/esptool_py/espefuse/efuse_defs/ |
D | esp32c6.yaml | 95 … : '', dict : '', desc: ADC1 init code at atten0 ch1, rloc: 'EFUSE_RD_SY…
|
/hal_espressif-latest/components/soc/esp32s3/include/soc/ |
D | mcpwm_reg.h | 2817 * ch1 capture value status register
|
/hal_espressif-latest/components/soc/esp32/include/soc/ |
D | mcpwm_reg.h | 2817 * ch1 capture value status register
|