/hal_nxp-3.7.0/s32/drivers/s32k3/Fls/include/ |
D | Qspi_Ip_HwAccess.h | 91 uint32 RegValue = (uint32)BaseAddr->MCR; in Qspi_Ip_GetClrTxStatus() local 113 uint32 RegValue = (uint32)BaseAddr->SPTRCLR; in Qspi_Ip_GetClrAhbStatus() local 247 uint32 RegValue = (uint32)BaseAddr->MCR; in Qspi_Ip_SetIdleLineValuesA() local 278 uint32 RegValue = (uint32)BaseAddr->DLLCRA; in Qspi_Ip_DLLSlaveEnA() local 292 uint32 RegValue = (uint32)BaseAddr->DLLCRA; in Qspi_Ip_DLLSlaveUpdateA() local 307 uint32 RegValue = (uint32)BaseAddr->DLLCRA; in Qspi_Ip_DLLEnableA() local 322 uint32 RegValue = (uint32)BaseAddr->DLLCRA; in Qspi_Ip_DLLSlaveBypassA() local 338 uint32 RegValue = (uint32)BaseAddr->DLLCRA; in Qspi_Ip_DLLSlaveAutoUpdateA() local 353 uint32 RegValue = (uint32)BaseAddr->DLLCRA; in Qspi_Ip_DLLFreqEnA() local 367 uint32 RegValue = (uint32)BaseAddr->DLLCRA; in Qspi_Ip_DLLSetCoarseDelayA() local [all …]
|
/hal_nxp-3.7.0/s32/drivers/s32k1/Mcu/src/ |
D | Clock_Ip_Selector.c | 507 uint32 RegValue; in Clock_Ip_ResetScgRunSel_TrustedCall() local 520 uint32 RegValue; in Clock_Ip_SetScgRunSel_TrustedCall() local 534 uint32 RegValue; in Clock_Ip_SetScgVlprSel_TrustedCall() local 548 uint32 RegValue; in Clock_Ip_ResetScgHsrunSel_TrustedCall() local 560 uint32 RegValue; in Clock_Ip_SetScgHsrunSel_TrustedCall() local 573 uint32 RegValue; in Clock_Ip_ResetSimRtcSel_TrustedCall() local 586 uint32 RegValue; in Clock_Ip_SetSimRtcSel_TrustedCall() local 599 uint32 RegValue; in Clock_Ip_ResetSimLpoSel_TrustedCall() local 611 uint32 RegValue; in Clock_Ip_SetSimLpoSel_TrustedCall() local 627 uint32 RegValue; in Clock_Ip_ResetScgClkoutSel_TrustedCall() local [all …]
|
D | Clock_Ip_Divider.c | 465 uint32 RegValue; in Clock_Ip_SetScgAsyncDiv1_TrustedCall() local 480 uint32 RegValue; in Clock_Ip_SetScgAsyncDiv2_TrustedCall() local 495 uint32 RegValue; in Clock_Ip_SetScgRunDivcore_TrustedCall() local 508 uint32 RegValue; in Clock_Ip_SetScgRunDivbus_TrustedCall() local 521 uint32 RegValue; in Clock_Ip_SetScgRunDivslow_TrustedCall() local 534 uint32 RegValue; in Clock_Ip_SetScgVlprDivcore_TrustedCall() local 547 uint32 RegValue; in Clock_Ip_SetScgVlprDivbus_TrustedCall() local 560 uint32 RegValue; in Clock_Ip_SetScgVlprDivslow_TrustedCall() local 573 uint32 RegValue; in Clock_Ip_SetScgHsrunDivcore_TrustedCall() local 586 uint32 RegValue; in Clock_Ip_SetScgHsrunDivbus_TrustedCall() local [all …]
|
D | Clock_Ip_Gate.c | 389 uint32 RegValue; in Clock_Ip_ClockSetSimLPO1KEnable_TrustedCall() local 402 uint32 RegValue; in Clock_Ip_ClockSetSimLPO32KEnable_TrustedCall() local 415 uint32 RegValue; in Clock_Ip_ClockSetSimClkoutEnable_TrustedCall() local 428 uint32 RegValue; in Clock_Ip_ClockSetPccCgcEnable_TrustedCall() local 445 uint32 RegValue = (uint32 )IP_SIM->PLATCGC; in Clock_Ip_ClockSetSimGate_TrustedCall() local 456 uint32 RegValue; in Clock_Ip_ClockSetSimTraceEnable_TrustedCall() local
|
D | Clock_Ip_IntOsc.c | 182 uint32 RegValue; in Clock_Ip_SetFircDivSelHSEb() local 380 uint32 RegValue; in SetInputSouceSytemClock() local
|
D | Clock_Ip_Specific.c | 415 uint32 RegValue; in Clock_Ip_EnableCmu0Gate_TrustedCall() local 428 uint32 RegValue; in Clock_Ip_EnableCmu1Gate_TrustedCall() local
|
/hal_nxp-3.7.0/s32/drivers/s32k3/Mcu/src/ |
D | Power_Ip_MC_RGM.c | 225 static void Power_Ip_MC_RGM_ClearFesResetFlags(uint32 RegValue) in Power_Ip_MC_RGM_ClearFesResetFlags() 266 static void Power_Ip_MC_RGM_ClearDesResetFlags(uint32 RegValue) in Power_Ip_MC_RGM_ClearDesResetFlags() 516 uint32 RegValue = 0U; in Power_Ip_MC_RGM_GetResetReason() local 578 uint32 RegValue; in Power_Ip_MC_RGM_GetResetRawValue() local 706 uint32 RegValue; in Power_Ip_MC_RGM_ResetDuringStandby() local
|
D | Clock_Ip_Selector.c | 182 uint32 RegValue; in Clock_Ip_SetCgmXCscCssClkswSwip() local 314 uint32 RegValue; in Clock_Ip_SetCgmXCscCssClkswRampupRampdownSwip() local 421 uint32 RegValue; in Clock_Ip_ResetCgmXCscCssCsGrip() local 486 uint32 RegValue; in Clock_Ip_SetCgmXCscCssCsGrip() local 579 uint32 RegValue; in Clock_Ip_SetRtcRtccClksel_TrustedCall() local
|
D | Clock_Ip_Divider.c | 145 uint32 RegValue; in Clock_Ip_SetCgmXDeDivStatWithoutPhase() local 234 uint32 RegValue; in Clock_Ip_SetPllPll0divDeDivOutput() local 266 uint32 RegValue; in Clock_Ip_SetPllPlldvOdiv2Output() local
|
D | Clock_Ip_IntOsc.c | 208 uint32 RegValue; in Clock_Ip_SetFircDivSelHSEb() local
|
D | Power_Ip_PMC.c | 437 uint32 RegValue; in Power_Ip_PMC_VoltageErrorIsr() local
|
D | Clock_Ip_Specific.c | 375 uint32 RegValue; in Clock_Ip_CodeInRamSetFlashWaitStates() local
|
/hal_nxp-3.7.0/s32/drivers/s32ze/Mcu/src/ |
D | Clock_Ip_Divider.c | 146 uint32 RegValue; in Clock_Ip_SetCgmXDeDivStatWithoutPhase() local 235 uint32 RegValue; in Clock_Ip_SetCgmXDeDivStatWithoutPhaseWithTrigger() local 310 uint32 RegValue; in Clock_Ip_SetPlldigPll0divDeDivOutput() local 353 uint32 RegValue; in Clock_Ip_SetCgmXDeDivFmtStatWithoutPhase() local
|
D | Clock_Ip_Selector.c | 184 uint32 RegValue; in Clock_Ip_SetCgmXCscCssClkswSwip() local 288 uint32 RegValue; in Clock_Ip_ResetCgmXCscCssCsGrip() local 353 uint32 RegValue; in Clock_Ip_SetCgmXCscCssCsGrip() local 442 uint32 RegValue; in Clock_Ip_SetGprXClkoutSelMuxsel() local
|
D | Clock_Ip_Pll.c | 454 uint32 RegValue; in Clock_Ip_ResetLfastPLL() local 518 uint32 RegValue; in Clock_Ip_SetLfastPLL() local
|
D | Clock_Ip_Specific.c | 251 uint32 RegValue; in Clock_Ip_SpecificPlatformInitClock() local
|
/hal_nxp-3.7.0/s32/drivers/s32k3/Mcl/src/ |
D | Lcu_Ip.c | 360 uint32 RegValue; in Lcu_Ip_SetSyncInputSwOverrideEnable() local 452 uint32 RegValue; in Lcu_Ip_SetSyncInputSwOverrideValue() local 662 uint32 RegValue; in Lcu_Ip_SetSyncOutputDebugMode() local 753 uint32 RegValue; in Lcu_Ip_SetSyncOutputEnable() local
|
D | Trgmux_Ip_HwAcc.c | 113 uint32 RegValue; in hwAcc_Init() local 141 uint32 RegValue; in hwAcc_SetInputForOutput() local
|
/hal_nxp-3.7.0/s32/drivers/s32ze/Eth_NETC/src/ |
D | Netc_Eth_Ip.c | 1772 uint32 RegValue; in Netc_Eth_Ip_ConfigPortTimeGateScheduling() local
|
/hal_nxp-3.7.0/s32/drivers/s32ze/EthSwt_NETC/src/ |
D | Netc_EthSwt_Ip.c | 3619 uint32 RegValue; local
|