1<?xml version="1.0" encoding="utf-8" standalone="no"?>
2<device schemaVersion="1.1" xmlns:xs="http://www.w3.org/2001/XMLSchema-instance" xs:noNamespaceSchemaLocation="svd_schema.xsd">
3  <peripheral>
4    <name>PWRSEQ</name>
5    <description>Power Sequencer / Low Power Control Register.</description>
6    <baseAddress>0x40006800</baseAddress>
7    <addressBlock>
8      <offset>0x00</offset>
9      <size>0x400</size>
10      <usage>registers</usage>
11    </addressBlock>
12    <registers>
13      <register>
14        <name>LPCN</name>
15        <description>Low Power Control Register.</description>
16        <addressOffset>0x00</addressOffset>
17        <fields>
18          <field>
19            <name>RAM0RET_EN</name>
20            <description>System RAM retention in BACKUP mode. These two bits are used in conjuction with RREGEN bit. </description>
21            <bitOffset>0</bitOffset>
22            <bitWidth>1</bitWidth>
23            <enumeratedValues>
24              <enumeratedValue>
25                <name>dis</name>
26                <description>Disable Ram Retention.</description>
27                <value>0</value>
28              </enumeratedValue>
29              <enumeratedValue>
30                <name>en</name>
31                <description>Enable System RAM 0 retention.</description>
32                <value>1</value>
33              </enumeratedValue>
34            </enumeratedValues>
35          </field>
36          <field>
37            <name>RAM1RET_EN</name>
38            <description>System RAM retention in BACKUP mode. These two bits are used in conjuction with RREGEN bit. </description>
39            <bitOffset>1</bitOffset>
40            <bitWidth>1</bitWidth>
41            <enumeratedValues>
42              <enumeratedValue>
43                <name>dis</name>
44                <description>Disable Ram Retention.</description>
45                <value>0</value>
46              </enumeratedValue>
47              <enumeratedValue>
48                <name>en</name>
49                <description>Enable System RAM 1 retention.</description>
50                <value>1</value>
51              </enumeratedValue>
52            </enumeratedValues>
53          </field>
54          <field>
55            <name>RAM2RET_EN</name>
56            <description>System RAM retention in BACKUP mode. These two bits are used in conjuction with RREGEN bit. </description>
57            <bitOffset>2</bitOffset>
58            <bitWidth>1</bitWidth>
59            <enumeratedValues>
60              <enumeratedValue>
61                <name>dis</name>
62                <description>Disable Ram Retention.</description>
63                <value>0</value>
64              </enumeratedValue>
65              <enumeratedValue>
66                <name>en</name>
67                <description>Enable System RAM 2 retention.</description>
68                <value>1</value>
69              </enumeratedValue>
70            </enumeratedValues>
71          </field>
72          <field>
73            <name>RAM3RET_EN</name>
74            <description>System RAM retention in BACKUP mode. These two bits are used in conjuction with RREGEN bit. </description>
75            <bitOffset>3</bitOffset>
76            <bitWidth>1</bitWidth>
77            <enumeratedValues>
78              <enumeratedValue>
79                <name>dis</name>
80                <description>Disable Ram Retention.</description>
81                <value>0</value>
82              </enumeratedValue>
83              <enumeratedValue>
84                <name>en</name>
85                <description>Enable System RAM 3 retention.</description>
86                <value>1</value>
87              </enumeratedValue>
88            </enumeratedValues>
89          </field>
90          <field>
91            <name>OVR</name>
92            <description>Operating Voltage Range</description>
93            <bitOffset>4</bitOffset>
94            <bitWidth>2</bitWidth>
95            <enumeratedValues>
96              <enumeratedValue>
97                <name>0_9V</name>
98                <description>0.9V 24MHz</description>
99                <value>0</value>
100              </enumeratedValue>
101              <enumeratedValue>
102                <name>1_0V</name>
103                <description>1.0V 48MHz</description>
104                <value>1</value>
105              </enumeratedValue>
106              <enumeratedValue>
107                <name>1_1V</name>
108                <description>1.1V 96MHz</description>
109                <value>2</value>
110              </enumeratedValue>
111            </enumeratedValues>
112          </field>
113          <field>
114            <name>VCORE_DET_BYPASS</name>
115            <description>Block Auto-Detect</description>
116            <bitOffset>6</bitOffset>
117            <bitWidth>1</bitWidth>
118            <enumeratedValues>
119              <enumeratedValue>
120                <name>enabled</name>
121                <description>enable</description>
122                <value>0</value>
123              </enumeratedValue>
124              <enumeratedValue>
125                <name>Disable</name>
126                <description>disable</description>
127                <value>1</value>
128              </enumeratedValue>
129            </enumeratedValues>
130          </field>
131          <field>
132            <name>RETREG_EN</name>
133            <description>Retention Regulator Enable. This bit controls the retention regulator in BACKUP mode. </description>
134            <bitOffset>8</bitOffset>
135            <bitWidth>1</bitWidth>
136            <enumeratedValues>
137              <enumeratedValue>
138                <name>dis</name>
139                <description>Disabled.</description>
140                <value>0</value>
141              </enumeratedValue>
142              <enumeratedValue>
143                <name>en</name>
144                <description>Enabled.</description>
145                <value>1</value>
146              </enumeratedValue>
147            </enumeratedValues>
148          </field>
149          <field>
150            <name>STORAGE_EN</name>
151            <description>STORAGE Mode ENable. This bit allows low-power background mode operations, while the CPU is in DeepSleep.</description>
152            <bitOffset>9</bitOffset>
153            <bitWidth>1</bitWidth>
154            <enumeratedValues>
155              <enumeratedValue>
156                <name>dis</name>
157                <description>Disabled.</description>
158                <value>0</value>
159              </enumeratedValue>
160              <enumeratedValue>
161                <name>en</name>
162                <description>Enabled.</description>
163                <value>1</value>
164              </enumeratedValue>
165            </enumeratedValues>
166          </field>
167          <field>
168            <name>FASTWK_EN</name>
169            <description>Fast Wake-Up Mode. This bit enables fast wake-up from DeepSleep mode. (5uS typical). </description>
170            <bitOffset>10</bitOffset>
171            <bitWidth>1</bitWidth>
172            <enumeratedValues>
173              <enumeratedValue>
174                <name>dis</name>
175                <description>Disabled.</description>
176                <value>0</value>
177              </enumeratedValue>
178              <enumeratedValue>
179                <name>en</name>
180                <description>Enabled.</description>
181                <value>1</value>
182              </enumeratedValue>
183            </enumeratedValues>
184          </field>
185          <field>
186            <name>BG_DIS</name>
187            <description>Bandgap OFF. This controls the System Bandgap in DeepSleep mode.</description>
188            <bitOffset>11</bitOffset>
189            <bitWidth>1</bitWidth>
190            <enumeratedValues>
191              <enumeratedValue>
192                <name>on</name>
193                <description>Bandgap is always ON.</description>
194                <value>0</value>
195              </enumeratedValue>
196              <enumeratedValue>
197                <name>off</name>
198                <description>Bandgap is OFF in DeepSleep mode (default).</description>
199                <value>1</value>
200              </enumeratedValue>
201            </enumeratedValues>
202          </field>
203          <field>
204            <name>VCOREPOR_DIS</name>
205            <description>VDDC (Vcore) Power on reset Monitor Disable.This bit controls the Power-On Reset monitor on VDDC supply in
206        DeepSleep and BACKUP mode.</description>
207            <bitOffset>12</bitOffset>
208            <bitWidth>1</bitWidth>
209            <enumeratedValues>
210              <enumeratedValue>
211                <name>en</name>
212                <description>Enable</description>
213                <value>0</value>
214              </enumeratedValue>
215              <enumeratedValue>
216                <name>dis</name>
217                <description>Disabled.</description>
218                <value>1</value>
219              </enumeratedValue>
220            </enumeratedValues>
221          </field>
222          <field>
223            <name>LDO_DIS</name>
224            <description>Disable Main LDO</description>
225            <bitOffset>16</bitOffset>
226            <bitWidth>1</bitWidth>
227            <enumeratedValues>
228              <enumeratedValue>
229                <name>en</name>
230                <description>Enable </description>
231                <value>0</value>
232              </enumeratedValue>
233              <enumeratedValue>
234                <name>dis</name>
235                <description>Disabled.</description>
236                <value>1</value>
237              </enumeratedValue>
238            </enumeratedValues>
239          </field>
240          <field>
241            <name>VCORE_EXT</name>
242            <description>Use external VCORE for 1V supply</description>
243            <bitOffset>17</bitOffset>
244            <bitWidth>1</bitWidth>
245            <enumeratedValues>
246              <enumeratedValue>
247                <name>dis</name>
248                <description>disable </description>
249                <value>0</value>
250              </enumeratedValue>
251              <enumeratedValue>
252                <name>en</name>
253                <description>use Vcore for retention.</description>
254                <value>1</value>
255              </enumeratedValue>
256            </enumeratedValues>
257          </field>
258          <field>
259            <name>VCOREMON_DIS</name>
260            <description>VDDC (Vcore) Monitor Disable. This bit controls the power monitor on the VCore supply in all operating modes.</description>
261            <bitOffset>20</bitOffset>
262            <bitWidth>1</bitWidth>
263            <enumeratedValues>
264              <enumeratedValue>
265                <name>en</name>
266                <description>Enable</description>
267                <value>0</value>
268              </enumeratedValue>
269              <enumeratedValue>
270                <name>dis</name>
271                <description>Disabled.</description>
272                <value>1</value>
273              </enumeratedValue>
274            </enumeratedValues>
275          </field>
276          <field>
277            <name>VDDAMON_DIS</name>
278            <description>VDDA Monitor Disable. This bit controls the power monitor of the Analog Supply in all operating modes.</description>
279            <bitOffset>22</bitOffset>
280            <bitWidth>1</bitWidth>
281            <enumeratedValues>
282              <enumeratedValue>
283                <name>en</name>
284                <description>Enable if Bandgap is ON (default) </description>
285                <value>0</value>
286              </enumeratedValue>
287              <enumeratedValue>
288                <name>dis</name>
289                <description>Disabled.</description>
290                <value>1</value>
291              </enumeratedValue>
292            </enumeratedValues>
293          </field>
294          <field>
295            <name>PORVDDMON_DIS</name>
296            <description>VDDIO Power-On Reset Monitor Disable. This bit controls the Power-On Reset monitor on VDDIO supply in all operating mods.</description>
297            <bitOffset>25</bitOffset>
298            <bitWidth>1</bitWidth>
299            <enumeratedValues>
300              <enumeratedValue>
301                <name>dis</name>
302                <description>Disabled.</description>
303                <value>0</value>
304              </enumeratedValue>
305              <enumeratedValue>
306                <name>en</name>
307                <description>Enabled.</description>
308                <value>1</value>
309              </enumeratedValue>
310            </enumeratedValues>
311          </field>
312          <field>
313            <name>INRO_EN</name>
314            <description>INRO remains on in all power modes if this bit is set otherwise it is controled by the LP controller</description>
315            <bitOffset>28</bitOffset>
316            <bitWidth>1</bitWidth>
317          </field>
318          <field>
319            <name>ERTCO_EN</name>
320            <description>XRTCO remains on in all power modes if this bit is set otherwise it is controled by the LP controller</description>
321            <bitOffset>29</bitOffset>
322            <bitWidth>1</bitWidth>
323          </field>
324          <field>
325            <name>ERTCO_PD</name>
326            <description>Powerdown ERTCO.</description>
327            <bitOffset>31</bitOffset>
328            <bitWidth>1</bitWidth>
329          </field>
330        </fields>
331      </register>
332      <register>
333        <name>LPWKST0</name>
334        <description>Low Power I/O Wakeup Status Register 0. This register indicates the low power wakeup status for GPIO0.</description>
335        <addressOffset>0x04</addressOffset>
336        <fields>
337          <field>
338            <name>ST</name>
339            <description>Wakeup IRQ flags (write ones to clear). One or more of these bits will be set when the corresponding dedicated GPIO pin (s) transition (s) from low to high or high to low. If GPIO wakeup source is selected, using PM.GPIOWKEN register, and the corresponding bit is also selected in LPWKEN register, an interrupt will be gnerated to wake up the CPU from a low power mode.</description>
340            <bitOffset>0</bitOffset>
341            <bitWidth>1</bitWidth>
342          </field>
343        </fields>
344      </register>
345      <register>
346        <name>LPWKEN0</name>
347        <description>Low Power I/O Wakeup Enable Register 0. This register enables low power wakeup functionality for GPIO0.</description>
348        <addressOffset>0x08</addressOffset>
349        <fields>
350          <field>
351            <name>EN</name>
352            <description>Enable wakeup. These bits allow wakeup from the corresponding GPIO pin (s) on transition (s) from low to high or high to low when PM.GPIOWKEN is set. Wakeup status is indicated in PPWKST register.</description>
353            <bitOffset>0</bitOffset>
354            <bitWidth>31</bitWidth>
355          </field>
356        </fields>
357      </register>
358      <register derivedFrom="LPWKST0">
359        <name>LPWKST1</name>
360        <description>Low Power I/O Wakeup Status Register 1. This register indicates the low power wakeup status for GPIO1.</description>
361        <addressOffset>0x0C</addressOffset>
362      </register>
363      <register derivedFrom="LPWKEN0">
364        <name>LPWKEN1</name>
365        <description>Low Power I/O Wakeup Enable Register 1. This register enables low power wakeup functionality for GPIO1.</description>
366        <addressOffset>0x10</addressOffset>
367      </register>
368      <register>
369        <name>LPPWKST</name>
370        <description>Low Power Peripheral Wakeup Status Register.</description>
371        <addressOffset>0x30</addressOffset>
372        <fields>
373          <field>
374            <name>LPTMR0</name>
375            <description>LPTM0 Wakeup Flag.</description>
376            <bitOffset>0</bitOffset>
377            <bitWidth>1</bitWidth>
378          </field>
379          <field>
380            <name>LPTMR1</name>
381            <description>LPTMR1 Wakeup Flag.</description>
382            <bitOffset>1</bitOffset>
383            <bitWidth>1</bitWidth>
384          </field>
385          <field>
386            <name>LPUART0</name>
387            <description>LPUART0 Wakeup Flag.</description>
388            <bitOffset>2</bitOffset>
389            <bitWidth>1</bitWidth>
390          </field>
391        </fields>
392      </register>
393      <register>
394        <name>LPPWKEN</name>
395        <description>Low Power Peripheral Wakeup Enable Register.</description>
396        <addressOffset>0x34</addressOffset>
397        <fields>
398          <field>
399            <name>LPTMR0</name>
400            <description> TIMER4 Wakeup Enable. This bit allows wakeup from the TIMER4.</description>
401            <bitOffset>0</bitOffset>
402            <bitWidth>1</bitWidth>
403          </field>
404          <field>
405            <name>LPTMR1</name>
406            <description> TIMER5 Wakeup Enable. This bit allows wakeup from the TIMER5.</description>
407            <bitOffset>1</bitOffset>
408            <bitWidth>1</bitWidth>
409          </field>
410          <field>
411            <name>LPUART0</name>
412            <description> LPUART Wakeup Enable. This bit allows wakeup from the LPUART.</description>
413            <bitOffset>2</bitOffset>
414            <bitWidth>1</bitWidth>
415          </field>
416        </fields>
417      </register>
418      <register>
419        <name>LPMEMSD</name>
420        <description>Low Power Memory Shutdown Control.</description>
421        <addressOffset>0x40</addressOffset>
422        <fields>
423          <field>
424            <name>RAM0</name>
425            <description>System RAM block 0 Shut Down.</description>
426            <bitOffset>0</bitOffset>
427            <bitWidth>1</bitWidth>
428            <enumeratedValues>
429              <enumeratedValue>
430                <name>normal</name>
431                <description>Normal Operating Mode.</description>
432                <value>0</value>
433              </enumeratedValue>
434              <enumeratedValue>
435                <name>shutdown</name>
436                <description>Shutdown Mode.</description>
437                <value>1</value>
438              </enumeratedValue>
439            </enumeratedValues>
440          </field>
441          <field>
442            <name>RAM1</name>
443            <description>System RAM block 1 Shut Down.</description>
444            <bitOffset>1</bitOffset>
445            <bitWidth>1</bitWidth>
446            <enumeratedValues>
447              <enumeratedValue>
448                <name>normal</name>
449                <description>Normal Operating Mode.</description>
450                <value>0</value>
451              </enumeratedValue>
452              <enumeratedValue>
453                <name>shutdown</name>
454                <description>Shutdown Mode.</description>
455                <value>1</value>
456              </enumeratedValue>
457            </enumeratedValues>
458          </field>
459          <field>
460            <name>RAM2</name>
461            <description>System RAM block 2 Shut Down.</description>
462            <bitOffset>2</bitOffset>
463            <bitWidth>1</bitWidth>
464            <enumeratedValues>
465              <enumeratedValue>
466                <name>normal</name>
467                <description>Normal Operating Mode.</description>
468                <value>0</value>
469              </enumeratedValue>
470              <enumeratedValue>
471                <name>shutdown</name>
472                <description>Shutdown Mode.</description>
473                <value>1</value>
474              </enumeratedValue>
475            </enumeratedValues>
476          </field>
477          <field>
478            <name>RAM3</name>
479            <description>System RAM block 3 Shut Down.</description>
480            <bitOffset>3</bitOffset>
481            <bitWidth>1</bitWidth>
482            <enumeratedValues>
483              <enumeratedValue>
484                <name>normal</name>
485                <description>Normal Operating Mode.</description>
486                <value>0</value>
487              </enumeratedValue>
488              <enumeratedValue>
489                <name>shutdown</name>
490                <description>Shutdown Mode.</description>
491                <value>1</value>
492              </enumeratedValue>
493            </enumeratedValues>
494          </field>
495        </fields>
496      </register>
497      <register>
498        <name>GP0</name>
499        <description>General Purpose Register 0</description>
500        <addressOffset>0x48</addressOffset>
501      </register>
502      <register>
503        <name>GP1</name>
504        <description>General Purpose Register 1</description>
505        <addressOffset>0x4C</addressOffset>
506      </register>
507    </registers>
508  </peripheral>
509  <!-- PWRSEQ: Power sequencer          -->
510</device>