1<?xml version='1.0' encoding='utf-8'?>
2<device xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance" schemaVersion="1.1" xsi:noNamespaceSchemaLocation="svd_schema.xsd">
3 <vendor>Maxim-Integrated</vendor>
4 <vendorID>Maxim</vendorID>
5 <name>max78000</name>
6 <series>ARMCM4</series>
7 <version>1.0</version>
8 <description>MAX78000 Machine Learning System-on-Chip.</description>
9 <cpu>
10  <name>CM4</name>
11  <revision>r2p1</revision>
12  <endian>little</endian>
13  <mpuPresent>true</mpuPresent>
14  <fpuPresent>true</fpuPresent>
15  <nvicPrioBits>3</nvicPrioBits>
16  <vendorSystickConfig>false</vendorSystickConfig>
17 </cpu>
18 <addressUnitBits>8</addressUnitBits>
19 <width>32</width>
20 <size>0x20</size>
21 <access>read-write</access>
22 <resetValue>0x00000000</resetValue>
23 <resetMask>0xFFFFFFFF</resetMask>
24 <peripherals>
25  <peripheral>
26   <name>ADC</name>
27   <description>10-bit Analog to Digital Converter</description>
28   <baseAddress>0x40034000</baseAddress>
29   <size>32</size>
30   <access>read-write</access>
31   <addressBlock>
32    <offset>0</offset>
33    <size>0x1000</size>
34    <usage>registers</usage>
35   </addressBlock>
36   <interrupt>
37    <name>ADC</name>
38    <description>ADC IRQ</description>
39    <value>20</value>
40   </interrupt>
41   <registers>
42    <register>
43     <name>CTRL</name>
44     <description>ADC Control</description>
45     <addressOffset>0x0000</addressOffset>
46     <access>read-write</access>
47     <fields>
48      <field>
49       <name>start</name>
50       <description>Start ADC Conversion</description>
51       <bitRange>[0:0]</bitRange>
52       <access>read-write</access>
53      </field>
54      <field>
55       <name>pwr</name>
56       <description>ADC Power Up</description>
57       <bitRange>[1:1]</bitRange>
58       <access>read-write</access>
59      </field>
60      <field>
61       <name>refbuf_pwr</name>
62       <description>ADC Reference Buffer Power Up</description>
63       <bitRange>[3:3]</bitRange>
64       <access>read-write</access>
65      </field>
66      <field>
67       <name>ref_sel</name>
68       <description>ADC Reference Select</description>
69       <bitRange>[4:4]</bitRange>
70       <access>read-write</access>
71      </field>
72      <field>
73       <name>ref_scale</name>
74       <description>ADC Reference Scale</description>
75       <bitRange>[8:8]</bitRange>
76       <access>read-write</access>
77      </field>
78      <field>
79       <name>scale</name>
80       <description>ADC Scale</description>
81       <bitRange>[9:9]</bitRange>
82       <access>read-write</access>
83      </field>
84      <field>
85       <name>clk_en</name>
86       <description>ADC Clock Enable</description>
87       <bitRange>[11:11]</bitRange>
88       <access>read-write</access>
89      </field>
90      <field>
91       <name>ch_sel</name>
92       <description>ADC Channel Select</description>
93       <bitRange>[16:12]</bitRange>
94       <access>read-write</access>
95       <enumeratedValues>
96        <enumeratedValue>
97         <name>AIN0</name>
98         <value>0</value>
99        </enumeratedValue>
100        <enumeratedValue>
101         <name>AIN1</name>
102         <value>1</value>
103        </enumeratedValue>
104        <enumeratedValue>
105         <name>AIN2</name>
106         <value>2</value>
107        </enumeratedValue>
108        <enumeratedValue>
109         <name>AIN3</name>
110         <value>3</value>
111        </enumeratedValue>
112        <enumeratedValue>
113         <name>AIN4</name>
114         <value>4</value>
115        </enumeratedValue>
116        <enumeratedValue>
117         <name>AIN5</name>
118         <value>5</value>
119        </enumeratedValue>
120        <enumeratedValue>
121         <name>AIN6</name>
122         <value>6</value>
123        </enumeratedValue>
124        <enumeratedValue>
125         <name>AIN7</name>
126         <value>7</value>
127        </enumeratedValue>
128        <enumeratedValue>
129         <name>VcoreA</name>
130         <value>8</value>
131        </enumeratedValue>
132        <enumeratedValue>
133         <name>VcoreB</name>
134         <value>9</value>
135        </enumeratedValue>
136        <enumeratedValue>
137         <name>Vrxout</name>
138         <value>10</value>
139        </enumeratedValue>
140        <enumeratedValue>
141         <name>Vtxout</name>
142         <value>11</value>
143        </enumeratedValue>
144        <enumeratedValue>
145         <name>VddA</name>
146         <value>12</value>
147        </enumeratedValue>
148        <enumeratedValue>
149         <name>VddB</name>
150         <description>VddB/4</description>
151         <value>13</value>
152        </enumeratedValue>
153        <enumeratedValue>
154         <name>Vddio</name>
155         <description>Vddio/4</description>
156         <value>14</value>
157        </enumeratedValue>
158        <enumeratedValue>
159         <name>Vddioh</name>
160         <description>Vddioh/4</description>
161         <value>15</value>
162        </enumeratedValue>
163        <enumeratedValue>
164         <name>VregI</name>
165         <description>VregI/4</description>
166         <value>16</value>
167        </enumeratedValue>
168       </enumeratedValues>
169      </field>
170      <field>
171       <name>adc_divsel</name>
172       <description>Scales the external inputs, all inputs are scaled the same</description>
173       <bitRange>[18:17]</bitRange>
174       <access>read-write</access>
175       <enumeratedValues>
176        <enumeratedValue>
177         <name>DIV1</name>
178         <value>0</value>
179        </enumeratedValue>
180        <enumeratedValue>
181         <name>DIV2</name>
182         <value>1</value>
183        </enumeratedValue>
184        <enumeratedValue>
185         <name>DIV3</name>
186         <value>2</value>
187        </enumeratedValue>
188        <enumeratedValue>
189         <name>DIV4</name>
190         <value>3</value>
191        </enumeratedValue>
192       </enumeratedValues>
193      </field>
194      <field>
195       <name>data_align</name>
196       <description>ADC Data Alignment Select</description>
197       <bitRange>[20:20]</bitRange>
198       <access>read-write</access>
199      </field>
200     </fields>
201    </register>
202    <register>
203     <name>STATUS</name>
204     <description>ADC Status</description>
205     <addressOffset>0x0004</addressOffset>
206     <access>read-write</access>
207     <fields>
208      <field>
209       <name>active</name>
210       <description>ADC Conversion In Progress</description>
211       <bitRange>[0:0]</bitRange>
212       <access>read-only</access>
213      </field>
214      <field>
215       <name>afe_pwr_up_active</name>
216       <description>AFE Power Up Delay Active</description>
217       <bitRange>[2:2]</bitRange>
218       <access>read-only</access>
219      </field>
220      <field>
221       <name>overflow</name>
222       <description>ADC Overflow</description>
223       <bitRange>[3:3]</bitRange>
224       <access>read-only</access>
225      </field>
226     </fields>
227    </register>
228    <register>
229     <name>DATA</name>
230     <description>ADC Output Data</description>
231     <addressOffset>0x0008</addressOffset>
232     <access>read-write</access>
233     <fields>
234      <field>
235       <name>adc_data</name>
236       <description>ADC Converted Sample Data Output</description>
237       <bitRange>[15:0]</bitRange>
238       <access>read-only</access>
239      </field>
240     </fields>
241    </register>
242    <register>
243     <name>INTR</name>
244     <description>ADC Interrupt Control Register</description>
245     <addressOffset>0x000C</addressOffset>
246     <access>read-write</access>
247     <fields>
248      <field>
249       <name>done_ie</name>
250       <description>ADC Done Interrupt Enable</description>
251       <bitRange>[0:0]</bitRange>
252       <access>read-write</access>
253      </field>
254      <field>
255       <name>ref_ready_ie</name>
256       <description>ADC Reference Ready Interrupt Enable</description>
257       <bitRange>[1:1]</bitRange>
258       <access>read-write</access>
259      </field>
260      <field>
261       <name>hi_limit_ie</name>
262       <description>ADC Hi Limit Monitor Interrupt Enable</description>
263       <bitRange>[2:2]</bitRange>
264       <access>read-write</access>
265      </field>
266      <field>
267       <name>lo_limit_ie</name>
268       <description>ADC Lo Limit Monitor Interrupt Enable</description>
269       <bitRange>[3:3]</bitRange>
270       <access>read-write</access>
271      </field>
272      <field>
273       <name>overflow_ie</name>
274       <description>ADC Overflow Interrupt Enable</description>
275       <bitRange>[4:4]</bitRange>
276       <access>read-write</access>
277      </field>
278      <field>
279       <name>done_if</name>
280       <description>ADC Done Interrupt Flag</description>
281       <bitRange>[16:16]</bitRange>
282       <access>read-write</access>
283       <modifiedWriteValues>oneToClear</modifiedWriteValues>
284      </field>
285      <field>
286       <name>ref_ready_if</name>
287       <description>ADC Reference Ready Interrupt Flag</description>
288       <bitRange>[17:17]</bitRange>
289       <access>read-write</access>
290       <modifiedWriteValues>oneToClear</modifiedWriteValues>
291      </field>
292      <field>
293       <name>hi_limit_if</name>
294       <description>ADC Hi Limit Monitor Interrupt Flag</description>
295       <bitRange>[18:18]</bitRange>
296       <access>read-write</access>
297       <modifiedWriteValues>oneToClear</modifiedWriteValues>
298      </field>
299      <field>
300       <name>lo_limit_if</name>
301       <description>ADC Lo Limit Monitor Interrupt Flag</description>
302       <bitRange>[19:19]</bitRange>
303       <access>read-write</access>
304       <modifiedWriteValues>oneToClear</modifiedWriteValues>
305      </field>
306      <field>
307       <name>overflow_if</name>
308       <description>ADC Overflow Interrupt Flag</description>
309       <bitRange>[20:20]</bitRange>
310       <access>read-write</access>
311       <modifiedWriteValues>oneToClear</modifiedWriteValues>
312      </field>
313      <field>
314       <name>pending</name>
315       <description>ADC Interrupt Pending Status</description>
316       <bitRange>[22:22]</bitRange>
317       <access>read-only</access>
318      </field>
319     </fields>
320    </register>
321    <register>
322     <dim>4</dim>
323     <dimIncrement>4</dimIncrement>
324     <name>LIMIT[%s]</name>
325     <description>ADC Limit</description>
326     <addressOffset>0x0010</addressOffset>
327     <access>read-write</access>
328     <fields>
329      <field>
330       <name>ch_lo_limit</name>
331       <description>Low Limit Threshold</description>
332       <bitRange>[9:0]</bitRange>
333       <access>read-write</access>
334      </field>
335      <field>
336       <name>ch_hi_limit</name>
337       <description>High Limit Threshold</description>
338       <bitRange>[21:12]</bitRange>
339       <access>read-write</access>
340      </field>
341      <field>
342       <name>ch_sel</name>
343       <description>ADC Channel Select</description>
344       <bitRange>[28:24]</bitRange>
345       <access>read-write</access>
346      </field>
347      <field>
348       <name>ch_lo_limit_en</name>
349       <description>Low Limit Monitoring Enable</description>
350       <bitRange>[29:29]</bitRange>
351       <access>read-write</access>
352      </field>
353      <field>
354       <name>ch_hi_limit_en</name>
355       <description>High Limit Monitoring Enable</description>
356       <bitRange>[30:30]</bitRange>
357       <access>read-write</access>
358      </field>
359     </fields>
360    </register>
361   </registers>
362  </peripheral>
363<!--ADC 10-bit Analog to Digital Converter-->
364  <peripheral>
365   <name>AES</name>
366   <description>AES Keys.</description>
367   <baseAddress>0x40007400</baseAddress>
368   <addressBlock>
369    <offset>0x00</offset>
370    <size>0x400</size>
371    <usage>registers</usage>
372   </addressBlock>
373   <registers>
374    <register>
375     <name>CTRL</name>
376     <description>AES Control Register</description>
377     <addressOffset>0x0000</addressOffset>
378     <size>32</size>
379     <fields>
380      <field>
381       <name>EN</name>
382       <description>AES Enable</description>
383       <bitRange>[0:0]</bitRange>
384       <access>read-write</access>
385      </field>
386      <field>
387       <name>DMA_RX_EN</name>
388       <description>DMA Request To Read Data Output FIFO</description>
389       <bitRange>[1:1]</bitRange>
390       <access>read-write</access>
391      </field>
392      <field>
393       <name>DMA_TX_EN</name>
394       <description>DMA Request To Write Data Input FIFO</description>
395       <bitRange>[2:2]</bitRange>
396       <access>read-write</access>
397      </field>
398      <field>
399       <name>START</name>
400       <description>Start AES Calculation</description>
401       <bitRange>[3:3]</bitRange>
402       <access>read-write</access>
403      </field>
404      <field>
405       <name>INPUT_FLUSH</name>
406       <description>Flush the data input FIFO</description>
407       <bitRange>[4:4]</bitRange>
408       <access>read-write</access>
409      </field>
410      <field>
411       <name>OUTPUT_FLUSH</name>
412       <description>Flush the data output FIFO</description>
413       <bitRange>[5:5]</bitRange>
414       <access>read-write</access>
415      </field>
416      <field>
417       <name>KEY_SIZE</name>
418       <description>Encryption Key Size</description>
419       <bitRange>[7:6]</bitRange>
420       <access>read-write</access>
421       <enumeratedValues>
422        <enumeratedValue>
423         <name>AES128</name>
424         <description>128 Bits.</description>
425         <value>0</value>
426        </enumeratedValue>
427        <enumeratedValue>
428         <name>AES192</name>
429         <description>192 Bits.</description>
430         <value>1</value>
431        </enumeratedValue>
432        <enumeratedValue>
433         <name>AES256</name>
434         <description>256 Bits.</description>
435         <value>2</value>
436        </enumeratedValue>
437       </enumeratedValues>
438      </field>
439      <field>
440       <name>TYPE</name>
441       <description>Encryption Type Selection</description>
442       <bitRange>[9:8]</bitRange>
443       <access>read-write</access>
444      </field>
445     </fields>
446    </register>
447    <register>
448     <name>STATUS</name>
449     <description>AES Status Register</description>
450     <addressOffset>0x0004</addressOffset>
451     <fields>
452      <field>
453       <name>BUSY</name>
454       <description>AES Busy Status</description>
455       <bitRange>[0:0]</bitRange>
456       <access>read-write</access>
457      </field>
458      <field>
459       <name>INPUT_EM</name>
460       <description>Data input FIFO empty status</description>
461       <bitRange>[1:1]</bitRange>
462       <access>read-write</access>
463      </field>
464      <field>
465       <name>INPUT_FULL</name>
466       <description>Data input FIFO full status</description>
467       <bitRange>[2:2]</bitRange>
468       <access>read-write</access>
469      </field>
470      <field>
471       <name>OUTPUT_EM</name>
472       <description>Data output FIFO empty status</description>
473       <bitRange>[3:3]</bitRange>
474       <access>read-write</access>
475      </field>
476      <field>
477       <name>OUTPUT_FULL</name>
478       <description>Data output FIFO full status</description>
479       <bitRange>[4:4]</bitRange>
480       <access>read-write</access>
481      </field>
482     </fields>
483    </register>
484    <register>
485     <name>INTFL</name>
486     <description>AES Interrupt Flag Register</description>
487     <addressOffset>0x0008</addressOffset>
488     <fields>
489      <field>
490       <name>DONE</name>
491       <description>AES Done Interrupt</description>
492       <bitRange>[0:0]</bitRange>
493       <access>read-write</access>
494      </field>
495      <field>
496       <name>KEY_CHANGE</name>
497       <description>External AES Key Changed Interrupt</description>
498       <bitRange>[1:1]</bitRange>
499       <access>read-write</access>
500      </field>
501      <field>
502       <name>KEY_ZERO</name>
503       <description>External AES Key Zero Interrupt</description>
504       <bitRange>[2:2]</bitRange>
505       <access>read-write</access>
506      </field>
507      <field>
508       <name>OV</name>
509       <description>Data Output FIFO Overrun Interrupt</description>
510       <bitRange>[3:3]</bitRange>
511       <access>read-write</access>
512      </field>
513      <field>
514       <name>KEY_ONE</name>
515       <description>KEY_ONE</description>
516       <bitRange>[4:4]</bitRange>
517       <access>read-write</access>
518      </field>
519     </fields>
520    </register>
521    <register>
522     <name>INTEN</name>
523     <description>AES Interrupt Enable Register</description>
524     <addressOffset>0x000C</addressOffset>
525     <fields>
526      <field>
527       <name>DONE</name>
528       <description>AES Done Interrupt Enable</description>
529       <bitRange>[0:0]</bitRange>
530       <access>read-write</access>
531      </field>
532      <field>
533       <name>KEY_CHANGE</name>
534       <description>External AES Key Changed Interrupt Enable</description>
535       <bitRange>[1:1]</bitRange>
536       <access>read-write</access>
537      </field>
538      <field>
539       <name>KEY_ZERO</name>
540       <description>External AES Key Zero Interrupt Enable</description>
541       <bitRange>[2:2]</bitRange>
542       <access>read-write</access>
543      </field>
544      <field>
545       <name>OV</name>
546       <description>Data Output FIFO Overrun Interrupt Enable</description>
547       <bitRange>[3:3]</bitRange>
548       <access>read-write</access>
549      </field>
550      <field>
551       <name>KEY_ONE</name>
552       <description>KEY_ONE</description>
553       <bitRange>[4:4]</bitRange>
554       <access>read-write</access>
555      </field>
556     </fields>
557    </register>
558    <register>
559     <name>FIFO</name>
560     <description>AES Data Register</description>
561     <addressOffset>0x0010</addressOffset>
562     <fields>
563      <field>
564       <name>DATA</name>
565       <description>AES FIFO</description>
566       <bitRange>[0:0]</bitRange>
567       <access>read-write</access>
568      </field>
569     </fields>
570    </register>
571   </registers>
572  </peripheral>
573<!--AES AES Keys.-->
574  <peripheral>
575   <name>AESKEYS</name>
576   <description>AES Key Registers.</description>
577   <baseAddress>0x40007800</baseAddress>
578   <addressBlock>
579    <offset>0x00</offset>
580    <size>0x400</size>
581    <usage>registers</usage>
582   </addressBlock>
583   <registers>
584    <register>
585     <name>KEY0</name>
586     <description>AES Key 0.</description>
587     <addressOffset>0x00</addressOffset>
588     <size>32</size>
589    </register>
590    <register>
591     <name>KEY1</name>
592     <description>AES Key 1.</description>
593     <addressOffset>0x04</addressOffset>
594     <size>32</size>
595    </register>
596    <register>
597     <name>KEY2</name>
598     <description>AES Key 2.</description>
599     <addressOffset>0x08</addressOffset>
600     <size>32</size>
601    </register>
602    <register>
603     <name>KEY3</name>
604     <description>AES Key 3.</description>
605     <addressOffset>0x0C</addressOffset>
606     <size>32</size>
607    </register>
608    <register>
609     <name>KEY4</name>
610     <description>AES Key 4.</description>
611     <addressOffset>0x10</addressOffset>
612     <size>32</size>
613    </register>
614    <register>
615     <name>KEY5</name>
616     <description>AES Key 5.</description>
617     <addressOffset>0x14</addressOffset>
618     <size>32</size>
619    </register>
620    <register>
621     <name>KEY6</name>
622     <description>AES Key 6.</description>
623     <addressOffset>0x18</addressOffset>
624     <size>32</size>
625    </register>
626    <register>
627     <name>KEY7</name>
628     <description>AES Key 7.</description>
629     <addressOffset>0x1C</addressOffset>
630     <size>32</size>
631    </register>
632   </registers>
633  </peripheral>
634<!--AESKEYS AES Key Registers.-->
635  <peripheral>
636   <name>CAMERAIF</name>
637   <description>Parallel Camera Interface.</description>
638   <baseAddress>0x4000E000</baseAddress>
639   <size>32</size>
640   <access>read-write</access>
641   <addressBlock>
642    <offset>0</offset>
643    <size>0x1000</size>
644    <usage>registers</usage>
645   </addressBlock>
646   <interrupt>
647    <name>CameraIF</name>
648    <value>91</value>
649   </interrupt>
650   <registers>
651    <register>
652     <name>VER</name>
653     <description>Hardware Version.</description>
654     <addressOffset>0x0000</addressOffset>
655     <access>read-write</access>
656     <fields>
657      <field>
658       <name>minor</name>
659       <description>Minor Version Number.</description>
660       <bitRange>[7:0]</bitRange>
661       <access>read-write</access>
662      </field>
663      <field>
664       <name>major</name>
665       <description>Major Version Number.</description>
666       <bitRange>[15:8]</bitRange>
667       <access>read-write</access>
668      </field>
669     </fields>
670    </register>
671    <register>
672     <name>FIFO_SIZE</name>
673     <description>FIFO Depth.</description>
674     <addressOffset>0x0004</addressOffset>
675     <access>read-write</access>
676     <fields>
677      <field>
678       <name>fifo_size</name>
679       <description>FIFO size.</description>
680       <bitRange>[7:0]</bitRange>
681       <access>read-write</access>
682      </field>
683     </fields>
684    </register>
685    <register>
686     <name>CTRL</name>
687     <description>Control Register.</description>
688     <addressOffset>0x0008</addressOffset>
689     <access>read-write</access>
690     <fields>
691      <field>
692       <name>READ_MODE</name>
693       <description>Read Mode.</description>
694       <bitOffset>0</bitOffset>
695       <bitWidth>2</bitWidth>
696       <access>read-write</access>
697       <enumeratedValues>
698        <enumeratedValue>
699         <name>dis</name>
700         <description>Camera Interface Disabled.</description>
701         <value>0</value>
702        </enumeratedValue>
703        <enumeratedValue>
704         <name>single_img</name>
705         <description>Single Image Capture.</description>
706         <value>1</value>
707        </enumeratedValue>
708        <enumeratedValue>
709         <name>continuous</name>
710         <description>Continuous Image Capture.</description>
711         <value>2</value>
712        </enumeratedValue>
713       </enumeratedValues>
714      </field>
715      <field>
716       <name>DATA_WIDTH</name>
717       <description>Data Width.</description>
718       <bitOffset>2</bitOffset>
719       <bitWidth>2</bitWidth>
720       <access>read-write</access>
721       <enumeratedValues>
722        <enumeratedValue>
723         <name>8bit</name>
724         <description>8 bit.</description>
725         <value>0</value>
726        </enumeratedValue>
727        <enumeratedValue>
728         <name>10bit</name>
729         <description>10 bit.</description>
730         <value>1</value>
731        </enumeratedValue>
732        <enumeratedValue>
733         <name>12bit</name>
734         <description>12 bit.</description>
735         <value>2</value>
736        </enumeratedValue>
737       </enumeratedValues>
738      </field>
739      <field>
740       <name>DS_TIMING_EN</name>
741       <description>DS Timing Enable.</description>
742       <bitOffset>4</bitOffset>
743       <bitWidth>1</bitWidth>
744       <access>read-write</access>
745       <enumeratedValues>
746        <enumeratedValue>
747         <name>dis</name>
748         <description>Timing from VSYNC and HSYNC.</description>
749         <value>0</value>
750        </enumeratedValue>
751        <enumeratedValue>
752         <name>en</name>
753         <description>Timing embedded in data using SAV and EAV codes.</description>
754         <value>1</value>
755        </enumeratedValue>
756       </enumeratedValues>
757      </field>
758      <field>
759       <name>FIFO_THRSH</name>
760       <description>Data FIFO Threshold.</description>
761       <bitOffset>5</bitOffset>
762       <bitWidth>5</bitWidth>
763       <access>read-write</access>
764      </field>
765      <field>
766       <name>RX_DMA</name>
767       <description>DMA Enable.</description>
768       <bitOffset>16</bitOffset>
769       <bitWidth>1</bitWidth>
770       <access>read-write</access>
771       <enumeratedValues>
772        <enumeratedValue>
773         <name>dis</name>
774         <description>DMA disabled.</description>
775         <value>0</value>
776        </enumeratedValue>
777        <enumeratedValue>
778         <name>en</name>
779         <description>DMA enabled.</description>
780         <value>1</value>
781        </enumeratedValue>
782       </enumeratedValues>
783      </field>
784      <field>
785       <name>RX_DMA_THRSH</name>
786       <description>DMA Threshold.</description>
787       <bitOffset>17</bitOffset>
788       <bitWidth>4</bitWidth>
789       <access>read-write</access>
790      </field>
791      <field>
792       <name>THREE_CH_EN</name>
793       <description>Three-channel mode enable.</description>
794       <bitOffset>30</bitOffset>
795       <bitWidth>1</bitWidth>
796       <access>read-write</access>
797      </field>
798      <field>
799       <name>PCIF_SYS</name>
800       <description>PCIF Control.</description>
801       <bitOffset>31</bitOffset>
802       <bitWidth>1</bitWidth>
803       <access>read-write</access>
804       <enumeratedValues>
805        <enumeratedValue>
806         <name>dis</name>
807         <description>PCIF disabled.</description>
808         <value>0</value>
809        </enumeratedValue>
810        <enumeratedValue>
811         <name>en</name>
812         <description>PCIF enabled.</description>
813         <value>1</value>
814        </enumeratedValue>
815       </enumeratedValues>
816      </field>
817     </fields>
818    </register>
819    <register>
820     <name>INT_EN</name>
821     <description>Interupt Enable Register.</description>
822     <addressOffset>0x000C</addressOffset>
823     <access>read-write</access>
824     <fields>
825      <field>
826       <name>IMG_DONE</name>
827       <description>Image Done.</description>
828       <bitOffset>0</bitOffset>
829       <bitWidth>1</bitWidth>
830       <access>read-write</access>
831      </field>
832      <field>
833       <name>FIFO_FULL</name>
834       <description>FIFO Full.</description>
835       <bitOffset>1</bitOffset>
836       <bitWidth>1</bitWidth>
837       <access>read-write</access>
838      </field>
839      <field>
840       <name>FIFO_THRESH</name>
841       <description>FIFO Threshold Level Met.</description>
842       <bitOffset>2</bitOffset>
843       <bitWidth>1</bitWidth>
844       <access>read-write</access>
845      </field>
846      <field>
847       <name>FIFO_NOT_EMPTY</name>
848       <description>FIFO Not Empty.</description>
849       <bitOffset>3</bitOffset>
850       <bitWidth>1</bitWidth>
851       <access>read-write</access>
852      </field>
853     </fields>
854    </register>
855    <register>
856     <name>INT_FL</name>
857     <description>Interupt Flag Register.</description>
858     <addressOffset>0x0010</addressOffset>
859     <access>read-write</access>
860     <fields>
861      <field>
862       <name>IMG_DONE</name>
863       <description>Image Done.</description>
864       <bitOffset>0</bitOffset>
865       <bitWidth>1</bitWidth>
866       <access>read-write</access>
867      </field>
868      <field>
869       <name>FIFO_FULL</name>
870       <description>FIFO Full.</description>
871       <bitOffset>1</bitOffset>
872       <bitWidth>1</bitWidth>
873       <access>read-write</access>
874      </field>
875      <field>
876       <name>FIFO_THRESH</name>
877       <description>FIFO Threshold Level Met.</description>
878       <bitOffset>2</bitOffset>
879       <bitWidth>1</bitWidth>
880       <access>read-write</access>
881      </field>
882      <field>
883       <name>FIFO_NOT_EMPTY</name>
884       <description>FIFO Not Empty.</description>
885       <bitOffset>3</bitOffset>
886       <bitWidth>1</bitWidth>
887       <access>read-write</access>
888      </field>
889     </fields>
890    </register>
891    <register>
892     <name>DS_TIMING_CODES</name>
893     <description>DS Timing Code Register.</description>
894     <addressOffset>0x0014</addressOffset>
895     <access>read-write</access>
896     <fields>
897      <field>
898       <name>SAV</name>
899       <description>Start Active Video Code.</description>
900       <bitRange>[7:0]</bitRange>
901       <access>read-write</access>
902      </field>
903      <field>
904       <name>EAV</name>
905       <description>End Active Video Code.</description>
906       <bitRange>[15:8]</bitRange>
907       <access>read-write</access>
908      </field>
909     </fields>
910    </register>
911    <register>
912     <name>FIFO_DATA</name>
913     <description>FIFO DATA Register.</description>
914     <addressOffset>0x0030</addressOffset>
915     <access>read-write</access>
916     <fields>
917      <field>
918       <name>DATA</name>
919       <description>Data from FIFO to be read by DMA.</description>
920       <bitRange>[31:0]</bitRange>
921       <access>read-write</access>
922      </field>
923     </fields>
924    </register>
925   </registers>
926  </peripheral>
927<!--CAMERAIF Parallel Camera Interface.-->
928  <peripheral>
929   <name>CRC</name>
930   <description>CRC Registers.</description>
931   <baseAddress>0x4000F000</baseAddress>
932   <addressBlock>
933    <offset>0x00</offset>
934    <size>0x1000</size>
935    <usage>registers</usage>
936   </addressBlock>
937   <registers>
938    <register>
939     <name>CTRL</name>
940     <description>CRC Control</description>
941     <addressOffset>0x0000</addressOffset>
942     <size>32</size>
943     <fields>
944      <field>
945       <name>EN</name>
946       <description>CRC Enable</description>
947       <bitRange>[0:0]</bitRange>
948       <access>read-write</access>
949      </field>
950      <field>
951       <name>DMA_EN</name>
952       <description>DMA Request Enable</description>
953       <bitRange>[1:1]</bitRange>
954       <access>read-write</access>
955      </field>
956      <field>
957       <name>MSB</name>
958       <description>MSB Select</description>
959       <bitRange>[2:2]</bitRange>
960       <access>read-write</access>
961      </field>
962      <field>
963       <name>BYTE_SWAP_IN</name>
964       <description>Byte Swap CRC Data Input</description>
965       <bitRange>[3:3]</bitRange>
966       <access>read-write</access>
967      </field>
968      <field>
969       <name>BYTE_SWAP_OUT</name>
970       <description>Byte Swap CRC Value Output</description>
971       <bitRange>[4:4]</bitRange>
972       <access>read-write</access>
973      </field>
974      <field>
975       <name>BUSY</name>
976       <description>CRC Busy</description>
977       <bitRange>[16:16]</bitRange>
978       <access>read-write</access>
979      </field>
980     </fields>
981    </register>
982    <register>
983     <name>DATAIN32</name>
984     <description>CRC Data Input</description>
985     <addressOffset>0x0004</addressOffset>
986     <fields>
987      <field>
988       <name>DATA</name>
989       <description>CRC Data</description>
990       <bitRange>[31:0]</bitRange>
991       <access>read-write</access>
992      </field>
993     </fields>
994    </register>
995    <register>
996     <dim>2</dim>
997     <dimIncrement>2</dimIncrement>
998     <name>DATAIN16[%s]</name>
999     <description>CRC Data Input</description>
1000     <addressOffset>0x0004</addressOffset>
1001     <size>16</size>
1002     <access>read-write</access>
1003     <fields>
1004      <field>
1005       <name>DATA</name>
1006       <description>CRC Data</description>
1007       <bitOffset>0</bitOffset>
1008       <bitWidth>16</bitWidth>
1009       <access>read-write</access>
1010      </field>
1011     </fields>
1012    </register>
1013    <register>
1014     <dim>4</dim>
1015     <dimIncrement>1</dimIncrement>
1016     <name>DATAIN8[%s]</name>
1017     <description>CRC Data Input</description>
1018     <addressOffset>0x0004</addressOffset>
1019     <size>8</size>
1020     <access>read-write</access>
1021     <fields>
1022      <field>
1023       <name>DATA</name>
1024       <description>CRC Data</description>
1025       <bitOffset>0</bitOffset>
1026       <bitWidth>8</bitWidth>
1027       <access>read-write</access>
1028      </field>
1029     </fields>
1030    </register>
1031    <register>
1032     <name>POLY</name>
1033     <description>CRC Polynomial</description>
1034     <addressOffset>0x0008</addressOffset>
1035     <fields>
1036      <field>
1037       <name>POLY</name>
1038       <description>CRC Polynomial</description>
1039       <bitRange>[31:0]</bitRange>
1040       <access>read-write</access>
1041      </field>
1042     </fields>
1043    </register>
1044    <register>
1045     <name>VAL</name>
1046     <description>Current CRC Value</description>
1047     <addressOffset>0x000C</addressOffset>
1048     <fields>
1049      <field>
1050       <name>VALUE</name>
1051       <description>Current CRC Value</description>
1052       <bitRange>[31:0]</bitRange>
1053       <access>read-write</access>
1054      </field>
1055     </fields>
1056    </register>
1057   </registers>
1058  </peripheral>
1059<!--CRC CRC Registers.-->
1060  <peripheral>
1061   <name>DMA</name>
1062   <description>DMA Controller Fully programmable, chaining capable DMA channels.</description>
1063   <baseAddress>0x40028000</baseAddress>
1064   <size>32</size>
1065   <addressBlock>
1066    <offset>0x00</offset>
1067    <size>0x1000</size>
1068    <usage>registers</usage>
1069   </addressBlock>
1070   <interrupt>
1071    <name>DMA0</name>
1072    <value>28</value>
1073   </interrupt>
1074   <interrupt>
1075    <name>DMA1</name>
1076    <value>45</value>
1077   </interrupt>
1078   <interrupt>
1079    <name>DMA2</name>
1080    <value>46</value>
1081   </interrupt>
1082   <interrupt>
1083    <name>DMA3</name>
1084    <value>47</value>
1085   </interrupt>
1086   <registers>
1087    <register>
1088     <name>INTEN</name>
1089     <description>DMA Control Register.</description>
1090     <addressOffset>0x000</addressOffset>
1091     <fields>
1092      <field>
1093       <name>CH0</name>
1094       <description>Channel 0 Interrupt Enable.</description>
1095       <bitOffset>0</bitOffset>
1096       <bitWidth>1</bitWidth>
1097       <enumeratedValues>
1098        <enumeratedValue>
1099         <name>dis</name>
1100         <description>Disable.</description>
1101         <value>0</value>
1102        </enumeratedValue>
1103        <enumeratedValue>
1104         <name>en</name>
1105         <description>Enable.</description>
1106         <value>1</value>
1107        </enumeratedValue>
1108       </enumeratedValues>
1109      </field>
1110      <field derivedFrom="CH0">
1111       <name>CH1</name>
1112       <description>Channel 1 Interrupt Enable.</description>
1113       <bitOffset>1</bitOffset>
1114       <bitWidth>1</bitWidth>
1115      </field>
1116      <field derivedFrom="CH0">
1117       <name>CH2</name>
1118       <description>Channel 2 Interrupt Enable.</description>
1119       <bitOffset>2</bitOffset>
1120       <bitWidth>1</bitWidth>
1121      </field>
1122      <field derivedFrom="CH0">
1123       <name>CH3</name>
1124       <description>Channel 3 Interrupt Enable.</description>
1125       <bitOffset>3</bitOffset>
1126       <bitWidth>1</bitWidth>
1127      </field>
1128     </fields>
1129    </register>
1130    <register>
1131     <name>INTFL</name>
1132     <description>DMA Interrupt Register.</description>
1133     <addressOffset>0x004</addressOffset>
1134     <access>read-only</access>
1135     <fields>
1136      <field>
1137       <name>CH0</name>
1138       <description>Channel Interrupt. To clear an interrupt, all active interrupt bits of the DMA_ST must be cleared. The interrupt bits are set only if their corresponding interrupt enable bits are set in DMA_CN.</description>
1139       <bitOffset>0</bitOffset>
1140       <bitWidth>1</bitWidth>
1141       <enumeratedValues>
1142        <enumeratedValue>
1143         <name>inactive</name>
1144         <description>No interrupt is pending.</description>
1145         <value>0</value>
1146        </enumeratedValue>
1147        <enumeratedValue>
1148         <name>pending</name>
1149         <description>An interrupt is pending.</description>
1150         <value>1</value>
1151        </enumeratedValue>
1152       </enumeratedValues>
1153      </field>
1154      <field derivedFrom="CH0">
1155       <name>CH1</name>
1156       <bitOffset>1</bitOffset>
1157       <bitWidth>1</bitWidth>
1158      </field>
1159      <field derivedFrom="CH0">
1160       <name>CH2</name>
1161       <bitOffset>2</bitOffset>
1162       <bitWidth>1</bitWidth>
1163      </field>
1164      <field derivedFrom="CH0">
1165       <name>CH3</name>
1166       <bitOffset>3</bitOffset>
1167       <bitWidth>1</bitWidth>
1168      </field>
1169     </fields>
1170    </register>
1171    <cluster>
1172     <dim>4</dim>
1173     <dimIncrement>0x20</dimIncrement>
1174     <name>CH[%s]</name>
1175     <description>DMA Channel registers.</description>
1176     <headerStructName>dma_ch</headerStructName>
1177     <addressOffset>0x100</addressOffset>
1178     <access>read-write</access>
1179     <register>
1180      <name>CTRL</name>
1181      <description>DMA Channel Control Register.</description>
1182      <addressOffset>0x000</addressOffset>
1183      <fields>
1184       <field>
1185        <name>EN</name>
1186        <description>Channel Enable.  This bit is automatically cleared when DMA_ST.CH_ST changes from 1 to 0.</description>
1187        <bitOffset>0</bitOffset>
1188        <bitWidth>1</bitWidth>
1189        <enumeratedValues>
1190         <enumeratedValue>
1191          <name>dis</name>
1192          <description>Disable.</description>
1193          <value>0</value>
1194         </enumeratedValue>
1195         <enumeratedValue>
1196          <name>en</name>
1197          <description>Enable.</description>
1198          <value>1</value>
1199         </enumeratedValue>
1200        </enumeratedValues>
1201       </field>
1202       <field>
1203        <name>RLDEN</name>
1204        <description>Reload Enable. Setting this bit to 1 enables DMA_SRC, DMA_DST and DMA_CNT to be reloaded with their corresponding reload registers upon count-to-zero. This bit is also writeable in the Count Reload Register. Refer to the description on Buffer Chaining for use of this bit. If buffer chaining is not used this bit must be written with a 0. This bit should be set after the reload registers have been programmed.</description>
1205        <bitOffset>1</bitOffset>
1206        <bitWidth>1</bitWidth>
1207        <enumeratedValues>
1208         <enumeratedValue>
1209          <name>dis</name>
1210          <description>Disable.</description>
1211          <value>0</value>
1212         </enumeratedValue>
1213         <enumeratedValue>
1214          <name>en</name>
1215          <description>Enable.</description>
1216          <value>1</value>
1217         </enumeratedValue>
1218        </enumeratedValues>
1219       </field>
1220       <field>
1221        <name>PRI</name>
1222        <description>DMA Priority.</description>
1223        <bitOffset>2</bitOffset>
1224        <bitWidth>2</bitWidth>
1225        <enumeratedValues>
1226         <enumeratedValue>
1227          <name>high</name>
1228          <description>Highest Priority.</description>
1229          <value>0</value>
1230         </enumeratedValue>
1231         <enumeratedValue>
1232          <name>medHigh</name>
1233          <description>Medium High Priority.</description>
1234          <value>1</value>
1235         </enumeratedValue>
1236         <enumeratedValue>
1237          <name>medLow</name>
1238          <description>Medium Low Priority.</description>
1239          <value>2</value>
1240         </enumeratedValue>
1241         <enumeratedValue>
1242          <name>low</name>
1243          <description>Lowest Priority.</description>
1244          <value>3</value>
1245         </enumeratedValue>
1246        </enumeratedValues>
1247       </field>
1248       <field>
1249        <name>REQUEST</name>
1250        <description>Request Select. Select DMA request line for this channel. If memory-to-memory is selected, the channel operates as if the request is always active.</description>
1251        <bitOffset>4</bitOffset>
1252        <bitWidth>6</bitWidth>
1253        <enumeratedValues>
1254         <enumeratedValue>
1255          <name>MEMTOMEM</name>
1256          <description>Memory To Memory</description>
1257          <value>0x00</value>
1258         </enumeratedValue>
1259         <enumeratedValue>
1260          <name>SPI1RX</name>
1261          <description>SPI1 RX</description>
1262          <value>0x01</value>
1263         </enumeratedValue>
1264         <enumeratedValue>
1265          <name>UART0RX</name>
1266          <description>UART0 RX</description>
1267          <value>0x04</value>
1268         </enumeratedValue>
1269         <enumeratedValue>
1270          <name>UART1RX</name>
1271          <description>UART1 RX</description>
1272          <value>0x05</value>
1273         </enumeratedValue>
1274         <enumeratedValue>
1275          <name>I2C0RX</name>
1276          <description>I2C0 RX</description>
1277          <value>0x07</value>
1278         </enumeratedValue>
1279         <enumeratedValue>
1280          <name>I2C1RX</name>
1281          <description>I2C1 RX</description>
1282          <value>0x08</value>
1283         </enumeratedValue>
1284         <enumeratedValue>
1285          <name>ADC</name>
1286          <description>ADC</description>
1287          <value>0x09</value>
1288         </enumeratedValue>
1289         <enumeratedValue>
1290          <name>I2C2RX</name>
1291          <description>I2C2 RX</description>
1292          <value>0x0A</value>
1293         </enumeratedValue>
1294         <enumeratedValue>
1295          <name>UART2RX</name>
1296          <description>UART2 RX</description>
1297          <value>0x0E</value>
1298         </enumeratedValue>
1299         <enumeratedValue>
1300          <name>SPI0RX</name>
1301          <description>SPI0 RX</description>
1302          <value>0x0F</value>
1303         </enumeratedValue>
1304         <enumeratedValue>
1305          <name>AESRX</name>
1306          <description>AES RX</description>
1307          <value>0x10</value>
1308         </enumeratedValue>
1309         <enumeratedValue>
1310          <name>UART3RX</name>
1311          <description>UART3 RX</description>
1312          <value>0x1C</value>
1313         </enumeratedValue>
1314         <enumeratedValue>
1315          <name>I2SRX</name>
1316          <description>I2S RX</description>
1317          <value>0x1E</value>
1318         </enumeratedValue>
1319         <enumeratedValue>
1320          <name>SPI1TX</name>
1321          <description>SPI1 TX</description>
1322          <value>0x21</value>
1323         </enumeratedValue>
1324         <enumeratedValue>
1325          <name>UART0TX</name>
1326          <description>UART0 TX</description>
1327          <value>0x24</value>
1328         </enumeratedValue>
1329         <enumeratedValue>
1330          <name>UART1TX</name>
1331          <description>UART1 TX</description>
1332          <value>0x25</value>
1333         </enumeratedValue>
1334         <enumeratedValue>
1335          <name>I2C0TX</name>
1336          <description>I2C0 TX</description>
1337          <value>0x27</value>
1338         </enumeratedValue>
1339         <enumeratedValue>
1340          <name>I2C1TX</name>
1341          <description>I2C1 TX</description>
1342          <value>0x28</value>
1343         </enumeratedValue>
1344         <enumeratedValue>
1345          <name>I2C2TX</name>
1346          <description>I2C2 TX</description>
1347          <value>0x2A</value>
1348         </enumeratedValue>
1349         <enumeratedValue>
1350          <name>CRCTX</name>
1351          <description>CRC TX</description>
1352          <value>0x2C</value>
1353         </enumeratedValue>
1354         <enumeratedValue>
1355          <name>PCIFTX</name>
1356          <description>PCIF TX</description>
1357          <value>0x2D</value>
1358         </enumeratedValue>
1359         <enumeratedValue>
1360          <name>UART2TX</name>
1361          <description>UART2 TX</description>
1362          <value>0x2E</value>
1363         </enumeratedValue>
1364         <enumeratedValue>
1365          <name>SPI0TX</name>
1366          <description>SPI0 TX</description>
1367          <value>0x2F</value>
1368         </enumeratedValue>
1369         <enumeratedValue>
1370          <name>AESTX</name>
1371          <description>AES TX</description>
1372          <value>0x30</value>
1373         </enumeratedValue>
1374         <enumeratedValue>
1375          <name>UART3TX</name>
1376          <description>UART3 TX</description>
1377          <value>0x3C</value>
1378         </enumeratedValue>
1379         <enumeratedValue>
1380          <name>I2STX</name>
1381          <description>I2S TX</description>
1382          <value>0x3E</value>
1383         </enumeratedValue>
1384        </enumeratedValues>
1385       </field>
1386       <field>
1387        <name>TO_WAIT</name>
1388        <description>Request Wait Enable.  When enabled, delay timer start until DMA request transitions from active to inactive.</description>
1389        <bitOffset>10</bitOffset>
1390        <bitWidth>1</bitWidth>
1391        <enumeratedValues>
1392         <enumeratedValue>
1393          <name>dis</name>
1394          <description>Disable.</description>
1395          <value>0</value>
1396         </enumeratedValue>
1397         <enumeratedValue>
1398          <name>en</name>
1399          <description>Enable.</description>
1400          <value>1</value>
1401         </enumeratedValue>
1402        </enumeratedValues>
1403       </field>
1404       <field>
1405        <name>TO_PER</name>
1406        <description>Timeout Period Select.</description>
1407        <bitOffset>11</bitOffset>
1408        <bitWidth>3</bitWidth>
1409        <enumeratedValues>
1410         <enumeratedValue>
1411          <name>to4</name>
1412          <description>Timeout of 3 to 4 prescale clocks.</description>
1413          <value>0</value>
1414         </enumeratedValue>
1415         <enumeratedValue>
1416          <name>to8</name>
1417          <description>Timeout of 7 to 8 prescale clocks.</description>
1418          <value>1</value>
1419         </enumeratedValue>
1420         <enumeratedValue>
1421          <name>to16</name>
1422          <description>Timeout of 15 to 16 prescale clocks.</description>
1423          <value>2</value>
1424         </enumeratedValue>
1425         <enumeratedValue>
1426          <name>to32</name>
1427          <description>Timeout of 31 to 32 prescale clocks.</description>
1428          <value>3</value>
1429         </enumeratedValue>
1430         <enumeratedValue>
1431          <name>to64</name>
1432          <description>Timeout of 63 to 64 prescale clocks.</description>
1433          <value>4</value>
1434         </enumeratedValue>
1435         <enumeratedValue>
1436          <name>to128</name>
1437          <description>Timeout of 127 to 128 prescale clocks.</description>
1438          <value>5</value>
1439         </enumeratedValue>
1440         <enumeratedValue>
1441          <name>to256</name>
1442          <description>Timeout of 255 to 256 prescale clocks.</description>
1443          <value>6</value>
1444         </enumeratedValue>
1445         <enumeratedValue>
1446          <name>to512</name>
1447          <description>Timeout of 511 to 512 prescale clocks.</description>
1448          <value>7</value>
1449         </enumeratedValue>
1450        </enumeratedValues>
1451       </field>
1452       <field>
1453        <name>TO_CLKDIV</name>
1454        <description>Pre-Scale Select. Selects the Pre-Scale divider for timer clock input.</description>
1455        <bitOffset>14</bitOffset>
1456        <bitWidth>2</bitWidth>
1457        <enumeratedValues>
1458         <enumeratedValue>
1459          <name>dis</name>
1460          <description>Disable timer.</description>
1461          <value>0</value>
1462         </enumeratedValue>
1463         <enumeratedValue>
1464          <name>div256</name>
1465          <description>hclk / 256.</description>
1466          <value>1</value>
1467         </enumeratedValue>
1468         <enumeratedValue>
1469          <name>div64k</name>
1470          <description>hclk / 64k.</description>
1471          <value>2</value>
1472         </enumeratedValue>
1473         <enumeratedValue>
1474          <name>div16M</name>
1475          <description>hclk / 16M.</description>
1476          <value>3</value>
1477         </enumeratedValue>
1478        </enumeratedValues>
1479       </field>
1480       <field>
1481        <name>SRCWD</name>
1482        <description>Source Width. In most cases, this will be the data width of each AHB transactions. However, the width will be reduced in the cases where DMA_CNT indicates a smaller value.</description>
1483        <bitOffset>16</bitOffset>
1484        <bitWidth>2</bitWidth>
1485        <enumeratedValues>
1486         <enumeratedValue>
1487          <name>byte</name>
1488          <description>Byte.</description>
1489          <value>0</value>
1490         </enumeratedValue>
1491         <enumeratedValue>
1492          <name>halfWord</name>
1493          <description>Halfword.</description>
1494          <value>1</value>
1495         </enumeratedValue>
1496         <enumeratedValue>
1497          <name>word</name>
1498          <description>Word.</description>
1499          <value>2</value>
1500         </enumeratedValue>
1501        </enumeratedValues>
1502       </field>
1503       <field>
1504        <name>SRCINC</name>
1505        <description>Source Increment Enable. This bit enables DMA_SRC increment upon every AHB transaction. This bit is forced to 0 for DMA receive from peripherals.</description>
1506        <bitOffset>18</bitOffset>
1507        <bitWidth>1</bitWidth>
1508        <enumeratedValues>
1509         <enumeratedValue>
1510          <name>dis</name>
1511          <description>Disable.</description>
1512          <value>0</value>
1513         </enumeratedValue>
1514         <enumeratedValue>
1515          <name>en</name>
1516          <description>Enable.</description>
1517          <value>1</value>
1518         </enumeratedValue>
1519        </enumeratedValues>
1520       </field>
1521       <field>
1522        <name>DSTWD</name>
1523        <description>Destination Width. Indicates the width of the each AHB transactions to the destination peripheral or memory. (The actual width may be less than this if there are insufficient bytes in the DMA FIFO for the full width).</description>
1524        <bitOffset>20</bitOffset>
1525        <bitWidth>2</bitWidth>
1526        <enumeratedValues>
1527         <enumeratedValue>
1528          <name>byte</name>
1529          <description>Byte.</description>
1530          <value>0</value>
1531         </enumeratedValue>
1532         <enumeratedValue>
1533          <name>halfWord</name>
1534          <description>Halfword.</description>
1535          <value>1</value>
1536         </enumeratedValue>
1537         <enumeratedValue>
1538          <name>word</name>
1539          <description>Word.</description>
1540          <value>2</value>
1541         </enumeratedValue>
1542        </enumeratedValues>
1543       </field>
1544       <field>
1545        <name>DSTINC</name>
1546        <description>Destination Increment Enable. This bit enables DMA_DST increment upon every AHB transaction. This bit is forced to 0 for DMA transmit to peripherals.</description>
1547        <bitOffset>22</bitOffset>
1548        <bitWidth>1</bitWidth>
1549        <enumeratedValues>
1550         <enumeratedValue>
1551          <name>dis</name>
1552          <description>Disable.</description>
1553          <value>0</value>
1554         </enumeratedValue>
1555         <enumeratedValue>
1556          <name>en</name>
1557          <description>Enable.</description>
1558          <value>1</value>
1559         </enumeratedValue>
1560        </enumeratedValues>
1561       </field>
1562       <field>
1563        <name>BURST_SIZE</name>
1564        <description>Burst Size. The number of bytes to be transferred into and out of the DMA FIFO in a single burst.  Burst size equals 1 + value stored in this field.</description>
1565        <bitOffset>24</bitOffset>
1566        <bitWidth>5</bitWidth>
1567       </field>
1568       <field>
1569        <name>DIS_IE</name>
1570        <description>Channel Disable Interrupt Enable. When enabled, the IPEND will be set to 1 whenever CH_ST changes from 1 to 0.</description>
1571        <bitOffset>30</bitOffset>
1572        <bitWidth>1</bitWidth>
1573        <enumeratedValues>
1574         <enumeratedValue>
1575          <name>dis</name>
1576          <description>Disable.</description>
1577          <value>0</value>
1578         </enumeratedValue>
1579         <enumeratedValue>
1580          <name>en</name>
1581          <description>Enable.</description>
1582          <value>1</value>
1583         </enumeratedValue>
1584        </enumeratedValues>
1585       </field>
1586       <field>
1587        <name>CTZ_IE</name>
1588        <description>Count-to-zero Interrupts Enable. When enabled, the IPEND will be set to 1 whenever a count-to-zero event occurs.</description>
1589        <bitOffset>31</bitOffset>
1590        <bitWidth>1</bitWidth>
1591        <enumeratedValues>
1592         <enumeratedValue>
1593          <name>dis</name>
1594          <description>Disable.</description>
1595          <value>0</value>
1596         </enumeratedValue>
1597         <enumeratedValue>
1598          <name>en</name>
1599          <description>Enable.</description>
1600          <value>1</value>
1601         </enumeratedValue>
1602        </enumeratedValues>
1603       </field>
1604      </fields>
1605     </register>
1606     <register>
1607      <name>STATUS</name>
1608      <description>DMA Channel Status Register.</description>
1609      <addressOffset>0x004</addressOffset>
1610      <fields>
1611       <field>
1612        <name>STATUS</name>
1613        <description>Channel Status. This bit is used to indicate to the programmer when it is safe to change the configuration, address, and count registers for the channel. Whenever this bit is cleared by hardware,  the DMA_CFG.CHEN bit is also cleared (if not cleared already).</description>
1614        <bitOffset>0</bitOffset>
1615        <bitWidth>1</bitWidth>
1616        <access>read-only</access>
1617        <enumeratedValues>
1618         <enumeratedValue>
1619          <name>dis</name>
1620          <description>Disable.</description>
1621          <value>0</value>
1622         </enumeratedValue>
1623         <enumeratedValue>
1624          <name>en</name>
1625          <description>Enable.</description>
1626          <value>1</value>
1627         </enumeratedValue>
1628        </enumeratedValues>
1629       </field>
1630       <field>
1631        <name>IPEND</name>
1632        <description>Channel Interrupt.</description>
1633        <bitOffset>1</bitOffset>
1634        <bitWidth>1</bitWidth>
1635        <access>read-only</access>
1636        <enumeratedValues>
1637         <enumeratedValue>
1638          <name>inactive</name>
1639          <description>No interrupt is pending.</description>
1640          <value>0</value>
1641         </enumeratedValue>
1642         <enumeratedValue>
1643          <name>pending</name>
1644          <description>An interrupt is pending.</description>
1645          <value>1</value>
1646         </enumeratedValue>
1647        </enumeratedValues>
1648       </field>
1649       <field>
1650        <name>CTZ_IF</name>
1651        <description>Count-to-Zero (CTZ) Interrupt Flag</description>
1652        <bitOffset>2</bitOffset>
1653        <bitWidth>1</bitWidth>
1654        <modifiedWriteValues>oneToClear</modifiedWriteValues>
1655       </field>
1656       <field>
1657        <name>RLD_IF</name>
1658        <description>Reload Event Interrupt Flag.</description>
1659        <bitOffset>3</bitOffset>
1660        <bitWidth>1</bitWidth>
1661        <modifiedWriteValues>oneToClear</modifiedWriteValues>
1662       </field>
1663       <field>
1664        <name>BUS_ERR</name>
1665        <description>Bus Error. Indicates that an AHB abort was received and the channel has been disabled.</description>
1666        <bitOffset>4</bitOffset>
1667        <bitWidth>1</bitWidth>
1668        <modifiedWriteValues>oneToClear</modifiedWriteValues>
1669       </field>
1670       <field>
1671        <name>TO_IF</name>
1672        <description>Time-Out Event Interrupt Flag.</description>
1673        <bitOffset>6</bitOffset>
1674        <bitWidth>1</bitWidth>
1675        <modifiedWriteValues>oneToClear</modifiedWriteValues>
1676       </field>
1677      </fields>
1678     </register>
1679     <register>
1680      <name>SRC</name>
1681      <description>Source Device Address. If SRCINC=1, the counter bits are incremented by 1,2, or 4, depending on the data width of each AHB cycle. For peripheral transfers, some or all of the actual address bits are fixed. If SRCINC=0, this register remains constant. In the case where a count-to-zero condition occurs while RLDEN=1, the register is reloaded with the contents of DMA_SRC_RLD.</description>
1682      <addressOffset>0x008</addressOffset>
1683      <fields>
1684       <field>
1685        <name>ADDR</name>
1686        <bitOffset>0</bitOffset>
1687        <bitWidth>32</bitWidth>
1688       </field>
1689      </fields>
1690     </register>
1691     <register>
1692      <name>DST</name>
1693      <description>Destination Device Address. For peripheral transfers, some or all of the actual address bits are fixed. If DSTINC=1, this register is incremented on every AHB write out of the DMA FIFO. They are incremented by 1, 2, or 4, depending on the data width of each AHB cycle. In the case where a count-to-zero condition occurs while RLDEN=1, the register is reloaded with DMA_DST_RLD.</description>
1694      <addressOffset>0x00C</addressOffset>
1695      <fields>
1696       <field>
1697        <name>ADDR</name>
1698        <bitOffset>0</bitOffset>
1699        <bitWidth>32</bitWidth>
1700       </field>
1701      </fields>
1702     </register>
1703     <register>
1704      <name>CNT</name>
1705      <description>DMA Counter. The user loads this register with the number of bytes to transfer. This counter decreases on every AHB cycle into the DMA FIFO. The decrement will be 1, 2, or 4 depending on the data width of each AHB cycle. When the counter reaches 0, a count-to-zero condition is triggered.</description>
1706      <addressOffset>0x010</addressOffset>
1707      <fields>
1708       <field>
1709        <name>CNT</name>
1710        <description>DMA Counter.</description>
1711        <bitOffset>0</bitOffset>
1712        <bitWidth>24</bitWidth>
1713       </field>
1714      </fields>
1715     </register>
1716     <register>
1717      <name>SRCRLD</name>
1718      <description>Source Address Reload Value. The value of this register is loaded into DMA0_SRC upon a count-to-zero condition.</description>
1719      <addressOffset>0x014</addressOffset>
1720      <fields>
1721       <field>
1722        <name>ADDR</name>
1723        <description>Source Address Reload Value.</description>
1724        <bitOffset>0</bitOffset>
1725        <bitWidth>31</bitWidth>
1726       </field>
1727      </fields>
1728     </register>
1729     <register>
1730      <name>DSTRLD</name>
1731      <description>Destination Address Reload Value. The value of this register is loaded into DMA0_DST upon a count-to-zero condition.</description>
1732      <addressOffset>0x018</addressOffset>
1733      <fields>
1734       <field>
1735        <name>ADDR</name>
1736        <description>Destination Address Reload Value.</description>
1737        <bitOffset>0</bitOffset>
1738        <bitWidth>31</bitWidth>
1739       </field>
1740      </fields>
1741     </register>
1742     <register>
1743      <name>CNTRLD</name>
1744      <description>DMA Channel Count Reload Register.</description>
1745      <addressOffset>0x01C</addressOffset>
1746      <fields>
1747       <field>
1748        <name>CNT</name>
1749        <description>Count Reload Value. The value of this register is loaded into DMA0_CNT upon a count-to-zero condition.</description>
1750        <bitOffset>0</bitOffset>
1751        <bitWidth>24</bitWidth>
1752       </field>
1753       <field>
1754        <name>EN</name>
1755        <description>Count Reload Enable.</description>
1756        <bitOffset>31</bitOffset>
1757        <bitWidth>1</bitWidth>
1758       </field>
1759      </fields>
1760     </register>
1761    </cluster>
1762   </registers>
1763  </peripheral>
1764<!--DMA DMA Controller Fully programmable, chaining capable DMA channels.-->
1765  <peripheral>
1766   <name>DVS</name>
1767   <description>Dynamic Voltage Scaling</description>
1768   <prependToName>DVS_</prependToName>
1769   <baseAddress>0x40003C00</baseAddress>
1770   <addressBlock>
1771    <offset>0x00</offset>
1772    <size>0x0030</size>
1773    <usage>registers</usage>
1774   </addressBlock>
1775   <interrupt>
1776    <name>DVS</name>
1777    <description>Dynamic Voltage Scaling Interrupt</description>
1778    <value>83</value>
1779   </interrupt>
1780   <registers>
1781    <register>
1782     <name>CTL</name>
1783     <description>Control Register</description>
1784     <addressOffset>0x00</addressOffset>
1785     <fields>
1786      <field>
1787       <name>MON_ENA</name>
1788       <description>Enable the DVS monitoring circuit</description>
1789       <bitOffset>0</bitOffset>
1790       <bitWidth>1</bitWidth>
1791      </field>
1792      <field>
1793       <name>ADJ_ENA</name>
1794       <description>Enable the power supply adjustment based on measurements</description>
1795       <bitOffset>1</bitOffset>
1796       <bitWidth>1</bitWidth>
1797      </field>
1798      <field>
1799       <name>PS_FB_DIS</name>
1800       <description>Power Supply Feedback Disable</description>
1801       <bitOffset>2</bitOffset>
1802       <bitWidth>1</bitWidth>
1803      </field>
1804      <field>
1805       <name>CTRL_TAP_ENA</name>
1806       <description>Use the TAP Select for automatic adjustment or monitoring</description>
1807       <bitOffset>3</bitOffset>
1808       <bitWidth>1</bitWidth>
1809      </field>
1810      <field>
1811       <name>PROP_DLY</name>
1812       <description>Additional delay to monitor lines</description>
1813       <bitOffset>4</bitOffset>
1814       <bitWidth>2</bitWidth>
1815      </field>
1816      <field>
1817       <name>MON_ONESHOT</name>
1818       <description>Measure delay once</description>
1819       <bitOffset>6</bitOffset>
1820       <bitWidth>1</bitWidth>
1821      </field>
1822      <field>
1823       <name>GO_DIRECT</name>
1824       <description>Operate in automatic mode or move directly</description>
1825       <bitOffset>7</bitOffset>
1826       <bitWidth>1</bitWidth>
1827      </field>
1828      <field>
1829       <name>DIRECT_REG</name>
1830       <description>Step incrementally to target voltage</description>
1831       <bitOffset>8</bitOffset>
1832       <bitWidth>1</bitWidth>
1833      </field>
1834      <field>
1835       <name>PRIME_ENA</name>
1836       <description>Include a delay line priming signal before monitoring</description>
1837       <bitOffset>9</bitOffset>
1838       <bitWidth>1</bitWidth>
1839      </field>
1840      <field>
1841       <name>LIMIT_IE</name>
1842       <description>Enable Limit Error Interrupt</description>
1843       <bitOffset>10</bitOffset>
1844       <bitWidth>1</bitWidth>
1845      </field>
1846      <field>
1847       <name>RANGE_IE</name>
1848       <description>Enable Range Error Interrupt</description>
1849       <bitOffset>11</bitOffset>
1850       <bitWidth>1</bitWidth>
1851      </field>
1852      <field>
1853       <name>ADJ_IE</name>
1854       <description>Enable Adjustment Error Interrupt</description>
1855       <bitOffset>12</bitOffset>
1856       <bitWidth>1</bitWidth>
1857      </field>
1858      <field>
1859       <name>REF_SEL</name>
1860       <description>Select TAP used for voltage adjustment</description>
1861       <bitOffset>13</bitOffset>
1862       <bitWidth>4</bitWidth>
1863      </field>
1864      <field>
1865       <name>INC_VAL</name>
1866       <description>Step size to increment voltage when in automatic mode</description>
1867       <bitOffset>17</bitOffset>
1868       <bitWidth>3</bitWidth>
1869      </field>
1870      <field>
1871       <name>DVS_PS_APB_DIS</name>
1872       <description>Prevent the application code from adjusting Vcore</description>
1873       <bitOffset>20</bitOffset>
1874       <bitWidth>1</bitWidth>
1875      </field>
1876      <field>
1877       <name>DVS_HI_RANGE_ANY</name>
1878       <description>Any high range signal from a delay line will cause a voltage adjustment</description>
1879       <bitOffset>21</bitOffset>
1880       <bitWidth>1</bitWidth>
1881      </field>
1882      <field>
1883       <name>FB_TO_IE</name>
1884       <description>Enable Voltage Adjustment Timeout Interrupt</description>
1885       <bitOffset>22</bitOffset>
1886       <bitWidth>1</bitWidth>
1887      </field>
1888      <field>
1889       <name>FC_LV_IE</name>
1890       <description>Enable Low Voltage Interrupt</description>
1891       <bitOffset>23</bitOffset>
1892       <bitWidth>1</bitWidth>
1893      </field>
1894      <field>
1895       <name>PD_ACK_ENA</name>
1896       <description>Prevent DVS from ack'ing a request to enter a low power mode until in the idle state</description>
1897       <bitOffset>24</bitOffset>
1898       <bitWidth>1</bitWidth>
1899      </field>
1900      <field>
1901       <name>ADJ_ABORT</name>
1902       <description>Causes the DVS to enter the idle state immediately on a request to enter a low power mode</description>
1903       <bitOffset>25</bitOffset>
1904       <bitWidth>1</bitWidth>
1905      </field>
1906     </fields>
1907    </register>
1908    <register>
1909     <name>STAT</name>
1910     <description>Status Fields</description>
1911     <addressOffset>0x04</addressOffset>
1912     <resetValue>0x00000000</resetValue>
1913     <fields>
1914      <field>
1915       <name>DVS_STATE</name>
1916       <description>State machine state</description>
1917       <bitOffset>0</bitOffset>
1918       <bitWidth>4</bitWidth>
1919      </field>
1920      <field>
1921       <name>ADJ_UP_ENA</name>
1922       <description>DVS Raising voltage</description>
1923       <bitOffset>4</bitOffset>
1924       <bitWidth>1</bitWidth>
1925      </field>
1926      <field>
1927       <name>ADJ_DWN_ENA</name>
1928       <description>DVS Lowering voltage</description>
1929       <bitOffset>5</bitOffset>
1930       <bitWidth>1</bitWidth>
1931      </field>
1932      <field>
1933       <name>ADJ_ACTIVE</name>
1934       <description>Adjustment to a Direct Voltage</description>
1935       <bitOffset>6</bitOffset>
1936       <bitWidth>1</bitWidth>
1937      </field>
1938      <field>
1939       <name>CTR_TAP_OK</name>
1940       <description>Tap Enabled and the Tap is withing Hi/Low limits</description>
1941       <bitOffset>7</bitOffset>
1942       <bitWidth>1</bitWidth>
1943      </field>
1944      <field>
1945       <name>CTR_TAP_SEL</name>
1946       <description>Status of selected center tap delay line detect output</description>
1947       <bitOffset>8</bitOffset>
1948       <bitWidth>1</bitWidth>
1949      </field>
1950      <field>
1951       <name>SLOW_TRIP_DET</name>
1952       <description>Provides the current combined status of all selected Low Range delay lines</description>
1953       <bitOffset>9</bitOffset>
1954       <bitWidth>1</bitWidth>
1955      </field>
1956      <field>
1957       <name>FAST_TRIP_DET</name>
1958       <description>Provides the current combined status of all selected High Range delay lines</description>
1959       <bitOffset>10</bitOffset>
1960       <bitWidth>1</bitWidth>
1961      </field>
1962      <field>
1963       <name>PS_IN_RANGE</name>
1964       <description>Indicates if the power supply is in range</description>
1965       <bitOffset>11</bitOffset>
1966       <bitWidth>1</bitWidth>
1967      </field>
1968      <field>
1969       <name>PS_VCNTR</name>
1970       <description>Voltage Count value sent to the power supply</description>
1971       <bitOffset>12</bitOffset>
1972       <bitWidth>7</bitWidth>
1973      </field>
1974      <field>
1975       <name>MON_DLY_OK</name>
1976       <description>Indicates the monitor delay count is at 0</description>
1977       <bitOffset>19</bitOffset>
1978       <bitWidth>1</bitWidth>
1979      </field>
1980      <field>
1981       <name>ADJ_DLY_OK</name>
1982       <description>Indicates the adjustment delay count is at 0</description>
1983       <bitOffset>20</bitOffset>
1984       <bitWidth>1</bitWidth>
1985      </field>
1986      <field>
1987       <name>LO_LIMIT_DET</name>
1988       <description>Power supply voltage counter is at low limit</description>
1989       <bitOffset>21</bitOffset>
1990       <bitWidth>1</bitWidth>
1991      </field>
1992      <field>
1993       <name>HI_LIMIT_DET</name>
1994       <description>Power supply voltage counter is at high limit</description>
1995       <bitOffset>22</bitOffset>
1996       <bitWidth>1</bitWidth>
1997      </field>
1998      <field>
1999       <name>VALID_TAP</name>
2000       <description>At least one delay line has been enabled</description>
2001       <bitOffset>23</bitOffset>
2002       <bitWidth>1</bitWidth>
2003      </field>
2004      <field>
2005       <name>LIMIT_ERR</name>
2006       <description>Interrupt flag that indicates a voltage count is at/beyond manufacturer limits</description>
2007       <bitOffset>24</bitOffset>
2008       <bitWidth>1</bitWidth>
2009      </field>
2010      <field>
2011       <name>RANGE_ERR</name>
2012       <description>Interrupt flag that indicates a tap has an invalid value</description>
2013       <bitOffset>25</bitOffset>
2014       <bitWidth>1</bitWidth>
2015      </field>
2016      <field>
2017       <name>ADJ_ERR</name>
2018       <description>Interrupt flag that indicates up and down adjustment requested simultaneously</description>
2019       <bitOffset>26</bitOffset>
2020       <bitWidth>1</bitWidth>
2021      </field>
2022      <field>
2023       <name>REF_SEL_ERR</name>
2024       <description>Indicates the ref select register  bit is out of range</description>
2025       <bitOffset>27</bitOffset>
2026       <bitWidth>1</bitWidth>
2027      </field>
2028      <field>
2029       <name>FB_TO_ERR</name>
2030       <description>Interrupt flag that indicates a timeout while adjusting the voltage</description>
2031       <bitOffset>28</bitOffset>
2032       <bitWidth>1</bitWidth>
2033      </field>
2034      <field>
2035       <name>FB_TO_ERR_S</name>
2036       <description>Interrupt flag that mirror FB_TO_ERR and is write one clear</description>
2037       <bitOffset>29</bitOffset>
2038       <bitWidth>1</bitWidth>
2039      </field>
2040      <field>
2041       <name>FC_LV_DET_INT</name>
2042       <description>Interrupt flag that indicates the power supply voltage requested is below the low threshold</description>
2043       <bitOffset>30</bitOffset>
2044       <bitWidth>1</bitWidth>
2045      </field>
2046      <field>
2047       <name>FC_LV_DET_S</name>
2048       <description>Interrupt flag that mirrors FC_LV_DET_INT</description>
2049       <bitOffset>31</bitOffset>
2050       <bitWidth>1</bitWidth>
2051      </field>
2052     </fields>
2053    </register>
2054    <register>
2055     <name>DIRECT</name>
2056     <description>Direct control of target voltage</description>
2057     <addressOffset>0x08</addressOffset>
2058     <fields>
2059      <field>
2060       <name>VOLTAGE</name>
2061       <description>Sets the target power supply value</description>
2062       <bitOffset>0</bitOffset>
2063       <bitWidth>7</bitWidth>
2064      </field>
2065     </fields>
2066    </register>
2067    <register>
2068     <name>MON</name>
2069     <description>Monitor Delay</description>
2070     <addressOffset>0x00C</addressOffset>
2071     <fields>
2072      <field>
2073       <name>DLY</name>
2074       <description>Number of prescaled clocks between delay line samples</description>
2075       <bitOffset>0</bitOffset>
2076       <bitWidth>24</bitWidth>
2077      </field>
2078      <field>
2079       <name>PRE</name>
2080       <description>Number of clocks before DVS_MON_DLY is decremented</description>
2081       <bitOffset>24</bitOffset>
2082       <bitWidth>8</bitWidth>
2083      </field>
2084     </fields>
2085    </register>
2086    <register>
2087     <name>ADJ_UP</name>
2088     <description>Up Delay Register</description>
2089     <addressOffset>0x010</addressOffset>
2090     <fields>
2091      <field>
2092       <name>DLY</name>
2093       <description>Number of prescaled clocks between updates of the adjustment delay counter</description>
2094       <bitOffset>0</bitOffset>
2095       <bitWidth>16</bitWidth>
2096      </field>
2097      <field>
2098       <name>PRE</name>
2099       <description>Number of clocks before DVS_ADJ_UP_DLY is decremented</description>
2100       <bitOffset>16</bitOffset>
2101       <bitWidth>8</bitWidth>
2102      </field>
2103     </fields>
2104    </register>
2105    <register>
2106     <name>ADJ_DWN</name>
2107     <description>Down Delay Register</description>
2108     <addressOffset>0x014</addressOffset>
2109     <fields>
2110      <field>
2111       <name>DLY</name>
2112       <description>Number of prescaled clocks between updates of the adjustment delay counter</description>
2113       <bitOffset>0</bitOffset>
2114       <bitWidth>16</bitWidth>
2115      </field>
2116      <field>
2117       <name>PRE</name>
2118       <description>Number of clocks before DVS_ADJ_DWN_DLY is decremented</description>
2119       <bitOffset>16</bitOffset>
2120       <bitWidth>8</bitWidth>
2121      </field>
2122     </fields>
2123    </register>
2124    <register>
2125     <name>THRES_CMP</name>
2126     <description>Up Delay Register</description>
2127     <addressOffset>0x018</addressOffset>
2128     <fields>
2129      <field>
2130       <name>VCNTR_THRES_CNT</name>
2131       <description>Value used to determine 'low voltage' range</description>
2132       <bitOffset>0</bitOffset>
2133       <bitWidth>7</bitWidth>
2134      </field>
2135      <field>
2136       <name>VCNTR_THRES_MASK</name>
2137       <description>Mask applied to threshold and vcount to determine if the device is in a low voltage range</description>
2138       <bitOffset>8</bitOffset>
2139       <bitWidth>7</bitWidth>
2140      </field>
2141     </fields>
2142    </register>
2143    <register>
2144     <dim>5</dim>
2145     <dimIncrement>4</dimIncrement>
2146     <name>TAP_SEL[%s]</name>
2147     <description>DVS Tap Select Register</description>
2148     <addressOffset>0x1C</addressOffset>
2149     <fields>
2150      <field>
2151       <name>LO</name>
2152       <description>Select delay line tap for lower bound of auto adjustment</description>
2153       <bitOffset>0</bitOffset>
2154       <bitWidth>5</bitWidth>
2155      </field>
2156      <field>
2157       <name>LO_TAP_STAT</name>
2158       <description>Returns last delay line tap value</description>
2159       <bitOffset>5</bitOffset>
2160       <bitWidth>1</bitWidth>
2161      </field>
2162      <field>
2163       <name>CTR_TAP_STAT</name>
2164       <description>Returns last delay line tap value</description>
2165       <bitOffset>6</bitOffset>
2166       <bitWidth>1</bitWidth>
2167      </field>
2168      <field>
2169       <name>HI_TAP_STAT</name>
2170       <description>Returns last delay line tap value</description>
2171       <bitOffset>7</bitOffset>
2172       <bitWidth>1</bitWidth>
2173      </field>
2174      <field>
2175       <name>HI</name>
2176       <description>Selects delay line tap for high point of auto adjustment</description>
2177       <bitOffset>8</bitOffset>
2178       <bitWidth>5</bitWidth>
2179      </field>
2180      <field>
2181       <name>CTR</name>
2182       <description>Selects delay line tap for center point of auto adjustment</description>
2183       <bitOffset>16</bitOffset>
2184       <bitWidth>5</bitWidth>
2185      </field>
2186      <field>
2187       <name>COARSE</name>
2188       <description>Selects delay line tap for coarse or fixed delay portion of the line</description>
2189       <bitOffset>24</bitOffset>
2190       <bitWidth>3</bitWidth>
2191      </field>
2192      <field>
2193       <name>DET_DLY</name>
2194       <description>Number of HCLK between delay line launch and sampling</description>
2195       <bitOffset>29</bitOffset>
2196       <bitWidth>2</bitWidth>
2197      </field>
2198      <field>
2199       <name>DELAY_ACT</name>
2200       <description>Set if the delay is active</description>
2201       <bitOffset>31</bitOffset>
2202       <bitWidth>1</bitWidth>
2203      </field>
2204     </fields>
2205    </register>
2206   </registers>
2207  </peripheral>
2208<!--DVS Dynamic Voltage Scaling-->
2209  <peripheral>
2210   <name>FCR</name>
2211   <description>Function Control Register.</description>
2212   <baseAddress>0x40000800</baseAddress>
2213   <addressBlock>
2214    <offset>0x00</offset>
2215    <size>0x400</size>
2216    <usage>registers</usage>
2217   </addressBlock>
2218   <registers>
2219    <register>
2220     <name>FCTRL0</name>
2221     <description>Function Control 0.</description>
2222     <addressOffset>0x00</addressOffset>
2223     <access>read-write</access>
2224     <fields>
2225      <field>
2226       <name>I2C0DGEN0</name>
2227       <description>I2C0 SDA Pad Deglitcher enable.</description>
2228       <bitOffset>20</bitOffset>
2229       <bitWidth>1</bitWidth>
2230       <enumeratedValues>
2231        <enumeratedValue>
2232         <name>dis</name>
2233         <description>Deglitcher disabled.</description>
2234         <value>0</value>
2235        </enumeratedValue>
2236        <enumeratedValue>
2237         <name>en</name>
2238         <description>Deglitcher enabled.</description>
2239         <value>1</value>
2240        </enumeratedValue>
2241       </enumeratedValues>
2242      </field>
2243      <field>
2244       <name>I2C0DGEN1</name>
2245       <description>I2C0 SCL Pad Deglitcher enable.</description>
2246       <bitOffset>21</bitOffset>
2247       <bitWidth>1</bitWidth>
2248       <enumeratedValues>
2249        <enumeratedValue>
2250         <name>dis</name>
2251         <description>Deglitcher disabled.</description>
2252         <value>0</value>
2253        </enumeratedValue>
2254        <enumeratedValue>
2255         <name>en</name>
2256         <description>Deglitcher enabled.</description>
2257         <value>1</value>
2258        </enumeratedValue>
2259       </enumeratedValues>
2260      </field>
2261      <field>
2262       <name>I2C1DGEN0</name>
2263       <description>I2C1 SDA Pad Deglitcher enable.</description>
2264       <bitOffset>22</bitOffset>
2265       <bitWidth>1</bitWidth>
2266       <enumeratedValues>
2267        <enumeratedValue>
2268         <name>dis</name>
2269         <description>Deglitcher disabled.</description>
2270         <value>0</value>
2271        </enumeratedValue>
2272        <enumeratedValue>
2273         <name>en</name>
2274         <description>Deglitcher enabled.</description>
2275         <value>1</value>
2276        </enumeratedValue>
2277       </enumeratedValues>
2278      </field>
2279      <field>
2280       <name>I2C1DGEN1</name>
2281       <description>I2C1 SCL Pad Deglitcher enable.</description>
2282       <bitOffset>23</bitOffset>
2283       <bitWidth>1</bitWidth>
2284       <enumeratedValues>
2285        <enumeratedValue>
2286         <name>dis</name>
2287         <description>Deglitcher disabled.</description>
2288         <value>0</value>
2289        </enumeratedValue>
2290        <enumeratedValue>
2291         <name>en</name>
2292         <description>Deglitcher enabled.</description>
2293         <value>1</value>
2294        </enumeratedValue>
2295       </enumeratedValues>
2296      </field>
2297      <field>
2298       <name>I2C2DGEN0</name>
2299       <description>I2C2 SDA Pad Deglitcher enable.</description>
2300       <bitOffset>24</bitOffset>
2301       <bitWidth>1</bitWidth>
2302       <enumeratedValues>
2303        <enumeratedValue>
2304         <name>dis</name>
2305         <description>Deglitcher disabled.</description>
2306         <value>0</value>
2307        </enumeratedValue>
2308        <enumeratedValue>
2309         <name>en</name>
2310         <description>Deglitcher enabled.</description>
2311         <value>1</value>
2312        </enumeratedValue>
2313       </enumeratedValues>
2314      </field>
2315      <field>
2316       <name>I2C2DGEN1</name>
2317       <description>I2C2 SCL Pad Deglitcher enable.</description>
2318       <bitOffset>25</bitOffset>
2319       <bitWidth>1</bitWidth>
2320       <enumeratedValues>
2321        <enumeratedValue>
2322         <name>dis</name>
2323         <description>Deglitcher disabled.</description>
2324         <value>0</value>
2325        </enumeratedValue>
2326        <enumeratedValue>
2327         <name>en</name>
2328         <description>Deglitcher enabled.</description>
2329         <value>1</value>
2330        </enumeratedValue>
2331       </enumeratedValues>
2332      </field>
2333     </fields>
2334    </register>
2335    <register>
2336     <name>AUTOCAL0</name>
2337     <description>Automatic Calibration 0.</description>
2338     <addressOffset>0x04</addressOffset>
2339     <access>read-write</access>
2340     <fields>
2341      <field>
2342       <name>ACEN</name>
2343       <description>Auto-calibration Enable.</description>
2344       <bitOffset>0</bitOffset>
2345       <bitWidth>1</bitWidth>
2346       <enumeratedValues>
2347        <enumeratedValue>
2348         <name>dis</name>
2349         <description>Disabled.</description>
2350         <value>0</value>
2351        </enumeratedValue>
2352        <enumeratedValue>
2353         <name>en</name>
2354         <description>Enabled.</description>
2355         <value>1</value>
2356        </enumeratedValue>
2357       </enumeratedValues>
2358      </field>
2359      <field>
2360       <name>ACRUN</name>
2361       <description>Autocalibration Run.</description>
2362       <bitOffset>1</bitOffset>
2363       <bitWidth>1</bitWidth>
2364       <enumeratedValues>
2365        <enumeratedValue>
2366         <name>not</name>
2367         <description>Not Running.</description>
2368         <value>0</value>
2369        </enumeratedValue>
2370        <enumeratedValue>
2371         <name>run</name>
2372         <description>Running.</description>
2373         <value>1</value>
2374        </enumeratedValue>
2375       </enumeratedValues>
2376      </field>
2377      <field>
2378       <name>LDTRM</name>
2379       <description>Load Trim.</description>
2380       <bitOffset>2</bitOffset>
2381       <bitWidth>1</bitWidth>
2382      </field>
2383      <field>
2384       <name>GAININV</name>
2385       <description>Invert Gain.</description>
2386       <bitOffset>3</bitOffset>
2387       <bitWidth>1</bitWidth>
2388       <enumeratedValues>
2389        <enumeratedValue>
2390         <name>not</name>
2391         <description>Not Running.</description>
2392         <value>0</value>
2393        </enumeratedValue>
2394        <enumeratedValue>
2395         <name>run</name>
2396         <description>Running.</description>
2397         <value>1</value>
2398        </enumeratedValue>
2399       </enumeratedValues>
2400      </field>
2401      <field>
2402       <name>ATOMIC</name>
2403       <description>Atomic mode.</description>
2404       <bitOffset>4</bitOffset>
2405       <bitWidth>1</bitWidth>
2406       <enumeratedValues>
2407        <enumeratedValue>
2408         <name>not</name>
2409         <description>Not Running.</description>
2410         <value>0</value>
2411        </enumeratedValue>
2412        <enumeratedValue>
2413         <name>run</name>
2414         <description>Running.</description>
2415         <value>1</value>
2416        </enumeratedValue>
2417       </enumeratedValues>
2418      </field>
2419      <field>
2420       <name>MU</name>
2421       <description>MU value.</description>
2422       <bitOffset>8</bitOffset>
2423       <bitWidth>12</bitWidth>
2424      </field>
2425      <field>
2426       <name>HIRC96MACTMROUT</name>
2427       <description>HIRC96M Trim Value.</description>
2428       <bitOffset>23</bitOffset>
2429       <bitWidth>9</bitWidth>
2430      </field>
2431     </fields>
2432    </register>
2433    <register>
2434     <name>AUTOCAL1</name>
2435     <description>Automatic Calibration 1.</description>
2436     <addressOffset>0x08</addressOffset>
2437     <access>read-write</access>
2438     <fields>
2439      <field>
2440       <name>INITTRM</name>
2441       <description>Initial Trim Setting.</description>
2442       <bitOffset>0</bitOffset>
2443       <bitWidth>9</bitWidth>
2444      </field>
2445     </fields>
2446    </register>
2447    <register>
2448     <name>AUTOCAL2</name>
2449     <description>Automatic Calibration 2</description>
2450     <addressOffset>0x0C</addressOffset>
2451     <access>read-write</access>
2452     <fields>
2453      <field>
2454       <name>DONECNT</name>
2455       <description>Auto-callibration Done Counter Setting.</description>
2456       <bitOffset>0</bitOffset>
2457       <bitWidth>8</bitWidth>
2458      </field>
2459      <field>
2460       <name>ACDIV</name>
2461       <description>Auto-callibration Div Setting.</description>
2462       <bitOffset>8</bitOffset>
2463       <bitWidth>13</bitWidth>
2464      </field>
2465     </fields>
2466    </register>
2467    <register>
2468     <name>URVBOOTADDR</name>
2469     <description>RISC-V Boot Address.</description>
2470     <addressOffset>0x10</addressOffset>
2471     <access>read-write</access>
2472    </register>
2473    <register>
2474     <name>URVCTRL</name>
2475     <description>RISC-V Control Register.</description>
2476     <addressOffset>0x14</addressOffset>
2477     <access>read-write</access>
2478     <fields>
2479      <field>
2480       <name>MEMSEL</name>
2481       <description>RAM2, RAM3 exclusive ownership.</description>
2482       <bitOffset>0</bitOffset>
2483       <bitWidth>1</bitWidth>
2484      </field>
2485      <field>
2486       <name>IFLUSHEN</name>
2487       <description>URV instruction flush enable.</description>
2488       <bitOffset>1</bitOffset>
2489       <bitWidth>1</bitWidth>
2490      </field>
2491     </fields>
2492    </register>
2493   </registers>
2494  </peripheral>
2495<!--FCR Function Control Register.-->
2496  <peripheral>
2497   <name>FLC</name>
2498   <description>Flash Memory Control.</description>
2499   <prependToName>FLSH_</prependToName>
2500   <baseAddress>0x40029000</baseAddress>
2501   <addressBlock>
2502    <offset>0x00</offset>
2503    <size>0x1000</size>
2504    <usage>registers</usage>
2505   </addressBlock>
2506   <interrupt>
2507    <name>Flash_Controller</name>
2508    <description>Flash Controller interrupt.</description>
2509    <value>23</value>
2510   </interrupt>
2511   <registers>
2512    <register>
2513     <name>ADDR</name>
2514     <description>Flash Write Address.</description>
2515     <addressOffset>0x00</addressOffset>
2516     <fields>
2517      <field>
2518       <name>ADDR</name>
2519       <description>Address for next operation.</description>
2520       <bitOffset>0</bitOffset>
2521       <bitWidth>32</bitWidth>
2522      </field>
2523     </fields>
2524    </register>
2525    <register>
2526     <name>CLKDIV</name>
2527     <description>Flash Clock Divide. The clock (PLL0) is divided by this value to generate a 1 MHz clock for Flash controller.</description>
2528     <addressOffset>0x04</addressOffset>
2529     <resetValue>0x00000064</resetValue>
2530     <fields>
2531      <field>
2532       <name>CLKDIV</name>
2533       <description>Flash Clock Divide. The clock is divided by this value to generate a 1MHz clock for flash controller.</description>
2534       <bitOffset>0</bitOffset>
2535       <bitWidth>8</bitWidth>
2536      </field>
2537     </fields>
2538    </register>
2539    <register>
2540     <name>CTRL</name>
2541     <description>Flash Control Register.</description>
2542     <addressOffset>0x08</addressOffset>
2543     <fields>
2544      <field>
2545       <name>WR</name>
2546       <description>Write.  This bit is automatically cleared after the operation.</description>
2547       <bitOffset>0</bitOffset>
2548       <bitWidth>1</bitWidth>
2549       <enumeratedValues>
2550        <enumeratedValue>
2551         <name>complete</name>
2552         <description>No operation/complete.</description>
2553         <value>0</value>
2554        </enumeratedValue>
2555        <enumeratedValue>
2556         <name>start</name>
2557         <description>Start operation.</description>
2558         <value>1</value>
2559        </enumeratedValue>
2560       </enumeratedValues>
2561      </field>
2562      <field derivedFrom="WR">
2563       <name>ME</name>
2564       <description>Mass Erase.  This bit is automatically cleared after the operation.</description>
2565       <bitOffset>1</bitOffset>
2566       <bitWidth>1</bitWidth>
2567      </field>
2568      <field derivedFrom="WR">
2569       <name>PGE</name>
2570       <description>Page Erase.  This bit is automatically cleared after the operation.</description>
2571       <bitOffset>2</bitOffset>
2572       <bitWidth>1</bitWidth>
2573      </field>
2574      <field>
2575       <name>ERASE_CODE</name>
2576       <description>Erase Code.  The ERASE_CODE must be set up property before erase operation can be initiated. These bits are automatically cleared after the operation is complete.</description>
2577       <bitOffset>8</bitOffset>
2578       <bitWidth>8</bitWidth>
2579       <enumeratedValues>
2580        <enumeratedValue>
2581         <name>nop</name>
2582         <description>No operation.</description>
2583         <value>0</value>
2584        </enumeratedValue>
2585        <enumeratedValue>
2586         <name>erasePage</name>
2587         <description>Enable Page Erase.</description>
2588         <value>0x55</value>
2589        </enumeratedValue>
2590        <enumeratedValue>
2591         <name>eraseAll</name>
2592         <description>Enable Mass Erase. The debug port must be enabled.</description>
2593         <value>0xAA</value>
2594        </enumeratedValue>
2595       </enumeratedValues>
2596      </field>
2597      <field>
2598       <name>PEND</name>
2599       <description>Flash Pending.  When Flash operation is in progress (busy), Flash reads and writes will fail. When PEND is set, write to all Flash registers, with exception of the Flash interrupt register, are ignored.</description>
2600       <bitOffset>24</bitOffset>
2601       <bitWidth>1</bitWidth>
2602       <access>read-only</access>
2603       <enumeratedValues>
2604        <enumeratedValue>
2605         <name>idle</name>
2606         <description>Idle.</description>
2607         <value>0</value>
2608        </enumeratedValue>
2609        <enumeratedValue>
2610         <name>busy</name>
2611         <description>Busy.</description>
2612         <value>1</value>
2613        </enumeratedValue>
2614       </enumeratedValues>
2615      </field>
2616      <field>
2617       <name>LVE</name>
2618       <description>Low Voltage enable.</description>
2619       <bitOffset>25</bitOffset>
2620       <bitWidth>1</bitWidth>
2621      </field>
2622      <field>
2623       <name>UNLOCK</name>
2624       <description>Flash Unlock.  The correct unlock code must be written to these four bits before any Flash write or erase operation is allowed.</description>
2625       <bitOffset>28</bitOffset>
2626       <bitWidth>4</bitWidth>
2627       <enumeratedValues>
2628        <enumeratedValue>
2629         <name>unlocked</name>
2630         <description>Flash Unlocked.</description>
2631         <value>2</value>
2632        </enumeratedValue>
2633        <enumeratedValue>
2634         <name>locked</name>
2635         <description>Flash Locked.</description>
2636         <value>3</value>
2637        </enumeratedValue>
2638       </enumeratedValues>
2639      </field>
2640     </fields>
2641    </register>
2642    <register>
2643     <name>INTR</name>
2644     <description>Flash Interrupt Register.</description>
2645     <addressOffset>0x024</addressOffset>
2646     <fields>
2647      <field>
2648       <name>DONE</name>
2649       <description>Flash Done Interrupt.  This bit is set to 1 upon Flash write or erase completion.</description>
2650       <bitOffset>0</bitOffset>
2651       <bitWidth>1</bitWidth>
2652       <enumeratedValues>
2653        <enumeratedValue>
2654         <name>inactive</name>
2655         <description>No interrupt is pending.</description>
2656         <value>0</value>
2657        </enumeratedValue>
2658        <enumeratedValue>
2659         <name>pending</name>
2660         <description>An interrupt is pending.</description>
2661         <value>1</value>
2662        </enumeratedValue>
2663       </enumeratedValues>
2664      </field>
2665      <field>
2666       <name>AF</name>
2667       <description>Flash Access Fail.  This bit is set when an attempt is made to write the flash while the flash is busy or the flash is locked. This bit can only be set to 1 by hardware.</description>
2668       <bitOffset>1</bitOffset>
2669       <bitWidth>1</bitWidth>
2670       <enumeratedValues>
2671        <enumeratedValue>
2672         <name>noError</name>
2673         <description>No Failure.</description>
2674         <value>0</value>
2675        </enumeratedValue>
2676        <enumeratedValue>
2677         <name>error</name>
2678         <description>Failure occurs.</description>
2679         <value>1</value>
2680        </enumeratedValue>
2681       </enumeratedValues>
2682      </field>
2683      <field>
2684       <name>DONEIE</name>
2685       <description>Flash Done Interrupt Enable.</description>
2686       <bitOffset>8</bitOffset>
2687       <bitWidth>1</bitWidth>
2688       <enumeratedValues>
2689        <enumeratedValue>
2690         <name>disable</name>
2691         <description>Disable.</description>
2692         <value>0</value>
2693        </enumeratedValue>
2694        <enumeratedValue>
2695         <name>enable</name>
2696         <description>Enable.</description>
2697         <value>1</value>
2698        </enumeratedValue>
2699       </enumeratedValues>
2700      </field>
2701      <field derivedFrom="DONEIE">
2702       <name>AFIE</name>
2703       <bitOffset>9</bitOffset>
2704       <bitWidth>1</bitWidth>
2705      </field>
2706     </fields>
2707    </register>
2708    <register>
2709     <name>ECCDATA</name>
2710     <description>ECC Data Register.</description>
2711     <addressOffset>0x28</addressOffset>
2712     <fields>
2713      <field>
2714       <name>EVEN</name>
2715       <description>Error Correction Code Odd Data.</description>
2716       <bitOffset>0</bitOffset>
2717       <bitWidth>9</bitWidth>
2718      </field>
2719      <field>
2720       <name>ODD</name>
2721       <description>Error Correction Code Even Data.</description>
2722       <bitOffset>16</bitOffset>
2723       <bitWidth>9</bitWidth>
2724      </field>
2725     </fields>
2726    </register>
2727    <register>
2728     <dim>4</dim>
2729     <dimIncrement>4</dimIncrement>
2730     <name>DATA[%s]</name>
2731     <description>Flash Write Data.</description>
2732     <addressOffset>0x30</addressOffset>
2733     <fields>
2734      <field>
2735       <name>DATA</name>
2736       <description>Data next operation.</description>
2737       <bitOffset>0</bitOffset>
2738       <bitWidth>32</bitWidth>
2739      </field>
2740     </fields>
2741    </register>
2742    <register>
2743     <name>ACTRL</name>
2744     <description>Access Control Register. Writing the ACTRL register with the following values in the order shown, allows read and write access to the system and user Information block:
2745    pflc-actrl = 0x3a7f5ca3;
2746    pflc-actrl = 0xa1e34f20;
2747    pflc-actrl = 0x9608b2c1. When unlocked, a write of any word will disable access to system and user information block. Readback of this register is always zero.</description>
2748     <addressOffset>0x40</addressOffset>
2749     <access>write-only</access>
2750     <fields>
2751      <field>
2752       <name>ACTRL</name>
2753       <description>Access control.</description>
2754       <bitOffset>0</bitOffset>
2755       <bitWidth>32</bitWidth>
2756      </field>
2757     </fields>
2758    </register>
2759    <register>
2760     <name>WELR0</name>
2761     <description>WELR0</description>
2762     <addressOffset>0x80</addressOffset>
2763     <fields>
2764      <field>
2765       <name>WELR0</name>
2766       <description>Access control.</description>
2767       <bitOffset>0</bitOffset>
2768       <bitWidth>32</bitWidth>
2769      </field>
2770     </fields>
2771    </register>
2772    <register>
2773     <name>WELR1</name>
2774     <description>WELR1</description>
2775     <addressOffset>0x88</addressOffset>
2776     <fields>
2777      <field>
2778       <name>WELR1</name>
2779       <description>Access control.</description>
2780       <bitOffset>0</bitOffset>
2781       <bitWidth>32</bitWidth>
2782      </field>
2783     </fields>
2784    </register>
2785    <register>
2786     <name>RLR0</name>
2787     <description>RLR0</description>
2788     <addressOffset>0x90</addressOffset>
2789     <fields>
2790      <field>
2791       <name>RLR0</name>
2792       <description>Access control.</description>
2793       <bitOffset>0</bitOffset>
2794       <bitWidth>32</bitWidth>
2795      </field>
2796     </fields>
2797    </register>
2798    <register>
2799     <name>RLR1</name>
2800     <description>RLR1</description>
2801     <addressOffset>0x98</addressOffset>
2802     <fields>
2803      <field>
2804       <name>RLR1</name>
2805       <description>Access control.</description>
2806       <bitOffset>0</bitOffset>
2807       <bitWidth>32</bitWidth>
2808      </field>
2809     </fields>
2810    </register>
2811   </registers>
2812  </peripheral>
2813<!--FLC Flash Memory Control.-->
2814  <peripheral>
2815   <name>GCR</name>
2816   <description>Global Control Registers.</description>
2817   <baseAddress>0x40000000</baseAddress>
2818   <addressBlock>
2819    <offset>0</offset>
2820    <size>0x400</size>
2821    <usage>registers</usage>
2822   </addressBlock>
2823   <registers>
2824    <register>
2825     <name>SYSCTRL</name>
2826     <description>System Control.</description>
2827     <addressOffset>0x00</addressOffset>
2828     <resetMask>0xFFFFFFFE</resetMask>
2829     <fields>
2830      <field>
2831       <name>BSTAPEN</name>
2832       <description>Boundary Scan TAP enable. When enabled, the JTAG port is conneted to the Boundary Scan TAP instead of the ARM ICE.</description>
2833       <bitOffset>1</bitOffset>
2834       <bitWidth>1</bitWidth>
2835      </field>
2836      <field>
2837       <name>FLASH_PAGE_FLIP</name>
2838       <description>Flips the Flash bottom and top halves. (Depending on the total flash size, each half is either 256K or 512K). Initiating a flash page flip will cause a flush of both the data buffer on the DCODE bus and the internal instruction buffer.</description>
2839       <bitOffset>4</bitOffset>
2840       <bitWidth>1</bitWidth>
2841       <enumeratedValues>
2842        <enumeratedValue>
2843         <name>normal</name>
2844         <description>Physical layout matches logical layout.</description>
2845         <value>0</value>
2846        </enumeratedValue>
2847        <enumeratedValue>
2848         <name>swapped</name>
2849         <description>Bottom half mapped to logical top half and vice versa.</description>
2850         <value>1</value>
2851        </enumeratedValue>
2852       </enumeratedValues>
2853      </field>
2854      <field>
2855       <name>ICC0_FLUSH</name>
2856       <description>Code Cache Flush. This bit is used to flush the code caches and the instruction buffer of the Cortex-M4. </description>
2857       <bitOffset>6</bitOffset>
2858       <bitWidth>1</bitWidth>
2859       <enumeratedValues>
2860        <enumeratedValue>
2861         <name>normal</name>
2862         <description>Normal Code Cache Operation</description>
2863         <value>0</value>
2864        </enumeratedValue>
2865        <enumeratedValue>
2866         <name>flush</name>
2867         <description>Code Caches and CPU instruction buffer are flushed </description>
2868         <value>1</value>
2869        </enumeratedValue>
2870       </enumeratedValues>
2871      </field>
2872      <field>
2873       <name>ROMDONE</name>
2874       <description>ROM_DONE status. Used to disable SWD interface during system initialization procedure</description>
2875       <bitOffset>12</bitOffset>
2876       <bitWidth>1</bitWidth>
2877      </field>
2878      <field>
2879       <name>CCHK</name>
2880       <description>Compute ROM Checksum. This bit is self-cleared when calculation is completed. Once set, software clearing this bit is ignored and the bit will remain set until the operation is completed.</description>
2881       <bitOffset>13</bitOffset>
2882       <bitWidth>1</bitWidth>
2883       <enumeratedValues>
2884        <enumeratedValue>
2885         <name>complete</name>
2886         <description>No operation/complete.</description>
2887         <value>0</value>
2888        </enumeratedValue>
2889        <enumeratedValue>
2890         <name>start</name>
2891         <description>Start operation.</description>
2892         <value>1</value>
2893        </enumeratedValue>
2894       </enumeratedValues>
2895      </field>
2896      <field>
2897       <name>SWD_DIS</name>
2898       <description> Serial Wire Debug Disable. This bit is used to disable the serial wire debug interface This bit is only writeable if (FMV lock word is not programmed) or if (ICE lock word is not programmed and the ROM_DONE bit is not set).</description>
2899       <bitOffset>14</bitOffset>
2900       <bitWidth>1</bitWidth>
2901      </field>
2902      <field>
2903       <name>CHKRES</name>
2904       <description>ROM Checksum Result. This bit is only valid when CHKRD=1.</description>
2905       <bitOffset>15</bitOffset>
2906       <bitWidth>1</bitWidth>
2907       <enumeratedValues>
2908        <enumeratedValue>
2909         <name>pass</name>
2910         <description>ROM Checksum Correct.</description>
2911         <value>0</value>
2912        </enumeratedValue>
2913        <enumeratedValue>
2914         <name>fail</name>
2915         <description>ROM Checksum Fail.</description>
2916         <value>1</value>
2917        </enumeratedValue>
2918       </enumeratedValues>
2919      </field>
2920      <field>
2921       <name>OVR</name>
2922       <description>Operating Voltage Range.</description>
2923       <bitOffset>16</bitOffset>
2924       <bitWidth>2</bitWidth>
2925      </field>
2926     </fields>
2927    </register>
2928    <register>
2929     <name>RST0</name>
2930     <description>Reset.</description>
2931     <addressOffset>0x04</addressOffset>
2932     <fields>
2933      <field>
2934       <name>DMA</name>
2935       <description>DMA Reset.</description>
2936       <bitOffset>0</bitOffset>
2937       <bitWidth>1</bitWidth>
2938       <enumeratedValues>
2939        <name>reset</name>
2940        <usage>read-write</usage>
2941        <enumeratedValue>
2942         <name>reset_done</name>
2943         <description>Reset complete.</description>
2944         <value>0</value>
2945        </enumeratedValue>
2946        <enumeratedValue>
2947         <name>busy</name>
2948         <description>Starts Reset or indicates reset in progress.</description>
2949         <value>1</value>
2950        </enumeratedValue>
2951       </enumeratedValues>
2952      </field>
2953      <field derivedFrom="DMA">
2954       <name>WDT0</name>
2955       <description>Watchdog Timer 0 Reset.</description>
2956       <bitOffset>1</bitOffset>
2957       <bitWidth>1</bitWidth>
2958      </field>
2959      <field derivedFrom="DMA">
2960       <name>GPIO0</name>
2961       <description>GPIO0 Reset. Setting this bit to 1 resets GPIO0 pins to their default states.</description>
2962       <bitOffset>2</bitOffset>
2963       <bitWidth>1</bitWidth>
2964      </field>
2965      <field derivedFrom="DMA">
2966       <name>GPIO1</name>
2967       <description>GPIO1 Reset. Setting this bit to 1 resets GPIO1 pins to their default states.</description>
2968       <bitOffset>3</bitOffset>
2969       <bitWidth>1</bitWidth>
2970      </field>
2971      <field derivedFrom="DMA">
2972       <name>TMR0</name>
2973       <description>Timer 0 Reset. Setting this bit to 1 resets Timer 0 blocks.</description>
2974       <bitOffset>5</bitOffset>
2975       <bitWidth>1</bitWidth>
2976      </field>
2977      <field derivedFrom="DMA">
2978       <name>TMR1</name>
2979       <description>Timer 1 Reset. Setting this bit to 1 resets Timer 1 blocks.</description>
2980       <bitOffset>6</bitOffset>
2981       <bitWidth>1</bitWidth>
2982      </field>
2983      <field derivedFrom="DMA">
2984       <name>TMR2</name>
2985       <description>Timer 2 Reset. Setting this bit to 1 resets Timer 2 blocks.</description>
2986       <bitOffset>7</bitOffset>
2987       <bitWidth>1</bitWidth>
2988      </field>
2989      <field derivedFrom="DMA">
2990       <name>TMR3</name>
2991       <description>Timer 3 Reset. Setting this bit to 1 resets Timer 3 blocks.</description>
2992       <bitOffset>8</bitOffset>
2993       <bitWidth>1</bitWidth>
2994      </field>
2995      <field derivedFrom="DMA">
2996       <name>UART0</name>
2997       <description>UART 0 Reset. Setting this bit to 1 resets all UART 0 blocks.</description>
2998       <bitOffset>11</bitOffset>
2999       <bitWidth>1</bitWidth>
3000      </field>
3001      <field derivedFrom="DMA">
3002       <name>UART1</name>
3003       <description>UART 1 Reset. Setting this bit to 1 resets all UART 1 blocks.</description>
3004       <bitOffset>12</bitOffset>
3005       <bitWidth>1</bitWidth>
3006      </field>
3007      <field derivedFrom="DMA">
3008       <name>SPI1</name>
3009       <description>SPI 1 Reset. Setting this bit to 1 resets all SPI 1 blocks.</description>
3010       <bitOffset>13</bitOffset>
3011       <bitWidth>1</bitWidth>
3012      </field>
3013      <field derivedFrom="DMA">
3014       <name>I2C0</name>
3015       <description>I2C 0 Reset.</description>
3016       <bitOffset>16</bitOffset>
3017       <bitWidth>1</bitWidth>
3018      </field>
3019      <field derivedFrom="DMA">
3020       <name>RTC</name>
3021       <description>Real Time Clock Reset.</description>
3022       <bitOffset>17</bitOffset>
3023       <bitWidth>1</bitWidth>
3024      </field>
3025      <field derivedFrom="DMA">
3026       <name>SMPHR</name>
3027       <description>Semaphore Reset.</description>
3028       <bitOffset>22</bitOffset>
3029       <bitWidth>1</bitWidth>
3030      </field>
3031      <field derivedFrom="DMA">
3032       <name>TRNG</name>
3033       <description>TRNG Reset. This reset is only available during the manufacture testing phase.</description>
3034       <bitOffset>24</bitOffset>
3035       <bitWidth>1</bitWidth>
3036      </field>
3037      <field derivedFrom="DMA">
3038       <name>CNN</name>
3039       <description>CNN Reset.</description>
3040       <bitOffset>25</bitOffset>
3041       <bitWidth>1</bitWidth>
3042      </field>
3043      <field derivedFrom="DMA">
3044       <name>ADC</name>
3045       <description>ADC Reset.</description>
3046       <bitOffset>26</bitOffset>
3047       <bitWidth>1</bitWidth>
3048      </field>
3049      <field derivedFrom="DMA">
3050       <name>UART2</name>
3051       <description>UART2 Reset. Setting this bit to 1 resets all UART 2 blocks.</description>
3052       <bitOffset>28</bitOffset>
3053       <bitWidth>1</bitWidth>
3054      </field>
3055      <field derivedFrom="DMA">
3056       <name>SOFT</name>
3057       <description>Soft Reset. Setting this bit to 1 resets everything except the CPU and the watchdog timer.</description>
3058       <bitOffset>29</bitOffset>
3059       <bitWidth>1</bitWidth>
3060      </field>
3061      <field derivedFrom="DMA">
3062       <name>PERIPH</name>
3063       <description>Peripheral Reset. Setting this bit to 1 resets all peripherals. The CPU core, the watchdog timer, and all GPIO pins are unaffected by this reset.</description>
3064       <bitOffset>30</bitOffset>
3065       <bitWidth>1</bitWidth>
3066      </field>
3067      <field derivedFrom="DMA">
3068       <name>SYS</name>
3069       <description>System Reset. Setting this bit to 1 resets the CPU core and all peripherals, including the watchdog timer.</description>
3070       <bitOffset>31</bitOffset>
3071       <bitWidth>1</bitWidth>
3072      </field>
3073     </fields>
3074    </register>
3075    <register>
3076     <name>CLKCTRL</name>
3077     <description>Clock Control.</description>
3078     <addressOffset>0x08</addressOffset>
3079     <resetValue>0x00000008</resetValue>
3080     <fields>
3081      <field>
3082       <name>SYSCLK_DIV</name>
3083       <description>Prescaler Select. This 3 bit field sets the system operating frequency by controlling the prescaler that divides the output of the PLL0.</description>
3084       <bitOffset>6</bitOffset>
3085       <bitWidth>3</bitWidth>
3086       <enumeratedValues>
3087        <enumeratedValue>
3088         <name>div1</name>
3089         <description>Divide by 1.</description>
3090         <value>0</value>
3091        </enumeratedValue>
3092        <enumeratedValue>
3093         <name>div2</name>
3094         <description>Divide by 2.</description>
3095         <value>1</value>
3096        </enumeratedValue>
3097        <enumeratedValue>
3098         <name>div4</name>
3099         <description>Divide by 4.</description>
3100         <value>2</value>
3101        </enumeratedValue>
3102        <enumeratedValue>
3103         <name>div8</name>
3104         <description>Divide by 8.</description>
3105         <value>3</value>
3106        </enumeratedValue>
3107        <enumeratedValue>
3108         <name>div16</name>
3109         <description>Divide by 16.</description>
3110         <value>4</value>
3111        </enumeratedValue>
3112        <enumeratedValue>
3113         <name>div32</name>
3114         <description>Divide by 32.</description>
3115         <value>5</value>
3116        </enumeratedValue>
3117        <enumeratedValue>
3118         <name>div64</name>
3119         <description>Divide by 64.</description>
3120         <value>6</value>
3121        </enumeratedValue>
3122        <enumeratedValue>
3123         <name>div128</name>
3124         <description>Divide by 128.</description>
3125         <value>7</value>
3126        </enumeratedValue>
3127       </enumeratedValues>
3128      </field>
3129      <field>
3130       <name>SYSCLK_SEL</name>
3131       <description>Clock Source Select. This 3 bit field selects the source for the system clock.</description>
3132       <bitOffset>9</bitOffset>
3133       <bitWidth>3</bitWidth>
3134       <enumeratedValues>
3135        <enumeratedValue>
3136         <name>ISO</name>
3137         <description>The internal 60 MHz oscillator is used for the system clock.</description>
3138         <value>0</value>
3139        </enumeratedValue>
3140        <enumeratedValue>
3141         <name>INRO</name>
3142         <description>8 kHz LIRC is used for the system clock.</description>
3143         <value>3</value>
3144        </enumeratedValue>
3145        <enumeratedValue>
3146         <name>IPO</name>
3147         <description>The internal 100 MHz oscillator is used for the system clock.</description>
3148         <value>4</value>
3149        </enumeratedValue>
3150        <enumeratedValue>
3151         <name>IBRO</name>
3152         <description>The internal 7.3725 MHz oscillator is used for the system clock.</description>
3153         <value>5</value>
3154        </enumeratedValue>
3155        <enumeratedValue>
3156         <name>ERTCO</name>
3157         <description> 32 kHz is used for the system clock.</description>
3158         <value>6</value>
3159        </enumeratedValue>
3160        <enumeratedValue>
3161         <name>EXTCLK</name>
3162         <description> External clock on GPIO0.30.</description>
3163         <value>7</value>
3164        </enumeratedValue>
3165       </enumeratedValues>
3166      </field>
3167      <field>
3168       <name>SYSCLK_RDY</name>
3169       <description>Clock Ready. This read only bit reflects whether the currently selected system clock source is running.</description>
3170       <bitOffset>13</bitOffset>
3171       <bitWidth>1</bitWidth>
3172       <access>read-only</access>
3173       <enumeratedValues>
3174        <enumeratedValue>
3175         <name>busy</name>
3176         <description>Switchover to the new clock source (as selected by CLKSEL) has not yet occurred.</description>
3177         <value>0</value>
3178        </enumeratedValue>
3179        <enumeratedValue>
3180         <name>ready</name>
3181         <description>System clock running from CLKSEL clock source.</description>
3182         <value>1</value>
3183        </enumeratedValue>
3184       </enumeratedValues>
3185      </field>
3186      <field>
3187       <name>ERTCO_EN</name>
3188       <description>32 kHz Crystal Oscillator Enable.</description>
3189       <bitOffset>17</bitOffset>
3190       <bitWidth>1</bitWidth>
3191       <enumeratedValues>
3192        <enumeratedValue>
3193         <name>dis</name>
3194         <description>Is Disabled.</description>
3195         <value>0</value>
3196        </enumeratedValue>
3197        <enumeratedValue>
3198         <name>en</name>
3199         <description>Is Enabled.</description>
3200         <value>1</value>
3201        </enumeratedValue>
3202       </enumeratedValues>
3203      </field>
3204      <field derivedFrom="ERTCO_EN">
3205       <name>ISO_EN</name>
3206       <description>60 MHz High Frequency Internal Reference Clock Enable.</description>
3207       <bitOffset>18</bitOffset>
3208       <bitWidth>1</bitWidth>
3209      </field>
3210      <field derivedFrom="ERTCO_EN">
3211       <name>IPO_EN</name>
3212       <description>100 MHz High Frequency Internal Reference Clock Enable.</description>
3213       <bitOffset>19</bitOffset>
3214       <bitWidth>1</bitWidth>
3215      </field>
3216      <field derivedFrom="ERTCO_EN">
3217       <name>IBRO_EN</name>
3218       <description>7.3725 MHz High Frequency Internal Reference Clock Enable.</description>
3219       <bitOffset>20</bitOffset>
3220       <bitWidth>1</bitWidth>
3221      </field>
3222      <field>
3223       <name>IBRO_VS</name>
3224       <description>7.3725 MHz High Frequency Internal Reference Clock Voltage Select. This register bit is used to select the power supply to the IBRO.</description>
3225       <bitOffset>21</bitOffset>
3226       <bitWidth>1</bitWidth>
3227       <enumeratedValues>
3228        <enumeratedValue>
3229         <name>Vcor</name>
3230         <description>VCore Supply</description>
3231         <value>0</value>
3232        </enumeratedValue>
3233        <enumeratedValue>
3234         <name>1V</name>
3235         <description>Dedicated 1V regulated supply.</description>
3236         <value>1</value>
3237        </enumeratedValue>
3238       </enumeratedValues>
3239      </field>
3240      <field>
3241       <name>ERTCO_RDY</name>
3242       <description>32 kHz Crystal Oscillator Ready</description>
3243       <bitOffset>25</bitOffset>
3244       <bitWidth>1</bitWidth>
3245       <access>read-only</access>
3246       <enumeratedValues>
3247        <enumeratedValue>
3248         <name>not</name>
3249         <description>Is not Ready.</description>
3250         <value>0</value>
3251        </enumeratedValue>
3252        <enumeratedValue>
3253         <name>ready</name>
3254         <description>Is Ready.</description>
3255         <value>1</value>
3256        </enumeratedValue>
3257       </enumeratedValues>
3258      </field>
3259      <field derivedFrom="ERTCO_RDY">
3260       <name>ISO_RDY</name>
3261       <description>60 MHz HIRC Ready.</description>
3262       <bitOffset>26</bitOffset>
3263       <bitWidth>1</bitWidth>
3264      </field>
3265      <field derivedFrom="ERTCO_RDY">
3266       <name>IPO_RDY</name>
3267       <description>100 MHz HIRC Ready.</description>
3268       <bitOffset>27</bitOffset>
3269       <bitWidth>1</bitWidth>
3270      </field>
3271      <field derivedFrom="ERTCO_RDY">
3272       <name>IBRO_RDY</name>
3273       <description>7.3725 MHz HIRC Ready.</description>
3274       <bitOffset>28</bitOffset>
3275       <bitWidth>1</bitWidth>
3276      </field>
3277      <field derivedFrom="ERTCO_RDY">
3278       <name>INRO_RDY</name>
3279       <description>8 kHz Low Frequency Reference Clock Ready.</description>
3280       <bitOffset>29</bitOffset>
3281       <bitWidth>1</bitWidth>
3282      </field>
3283     </fields>
3284    </register>
3285    <register>
3286     <name>PM</name>
3287     <description>Power Management.</description>
3288     <addressOffset>0x0C</addressOffset>
3289     <fields>
3290      <field>
3291       <name>MODE</name>
3292       <description>Operating Mode. This two bit field selects the current operating mode for the device. Note that code execution only occurs during ACTIVE mode.</description>
3293       <bitOffset>0</bitOffset>
3294       <bitWidth>4</bitWidth>
3295       <enumeratedValues>
3296        <enumeratedValue>
3297         <name>active</name>
3298         <description>Active Mode.</description>
3299         <value>0</value>
3300        </enumeratedValue>
3301        <enumeratedValue>
3302         <name>sleep</name>
3303         <description>Cortex-M4 Active, RISC-V Sleep Mode.</description>
3304         <value>1</value>
3305        </enumeratedValue>
3306        <enumeratedValue>
3307         <name>standby</name>
3308         <description>Standby Mode.</description>
3309         <value>2</value>
3310        </enumeratedValue>
3311        <enumeratedValue>
3312         <name>backup</name>
3313         <description>Backup Mode.</description>
3314         <value>4</value>
3315        </enumeratedValue>
3316        <enumeratedValue>
3317         <name>lpm</name>
3318         <description>LPM or CM4 Deep Sleep Mode.</description>
3319         <value>8</value>
3320        </enumeratedValue>
3321        <enumeratedValue>
3322         <name>upm</name>
3323         <description>UPM.</description>
3324         <value>9</value>
3325        </enumeratedValue>
3326        <enumeratedValue>
3327         <name>powerdown</name>
3328         <description>Power Down Mode.</description>
3329         <value>10</value>
3330        </enumeratedValue>
3331       </enumeratedValues>
3332      </field>
3333      <field>
3334       <name>GPIO_WE</name>
3335       <description>GPIO Wake Up Enable. This bit enables all GPIO pins as potential wakeup sources. Any GPIO configured for wakeup is capable of causing an exit from IDLE or STANDBY modes when this bit is set.</description>
3336       <bitOffset>4</bitOffset>
3337       <bitWidth>1</bitWidth>
3338       <enumeratedValues>
3339        <enumeratedValue>
3340         <name>dis</name>
3341         <description>Wake Up Disable.</description>
3342         <value>0</value>
3343        </enumeratedValue>
3344        <enumeratedValue>
3345         <name>en</name>
3346         <description>Wake Up Enable.</description>
3347         <value>1</value>
3348        </enumeratedValue>
3349       </enumeratedValues>
3350      </field>
3351      <field derivedFrom="GPIO_WE">
3352       <name>RTC_WE</name>
3353       <description>RTC Alarm Wake Up Enable. This bit enables RTC alarm as wakeup source. If enabled, the desired RTC alarm must be configured via the RTC control registers.</description>
3354       <bitOffset>5</bitOffset>
3355       <bitWidth>1</bitWidth>
3356      </field>
3357      <field derivedFrom="GPIO_WE">
3358       <name>WUT_WE</name>
3359       <description>WUT Wake Up Enable. This bit enables the Wake-Up Timer as wakeup source. </description>
3360       <bitOffset>7</bitOffset>
3361       <bitWidth>1</bitWidth>
3362      </field>
3363      <field derivedFrom="GPIO_WE">
3364       <name>AINCOMP_WE</name>
3365       <description>AIN COMP Wake Up Enable. This bit enables AIN COMP as wakeup source. </description>
3366       <bitOffset>9</bitOffset>
3367       <bitWidth>1</bitWidth>
3368      </field>
3369      <field>
3370       <name>ISO_PD</name>
3371       <description>60 MHz power down. This bit selects the 60 MHz clock power state in DEEPSLEEP mode.</description>
3372       <bitOffset>15</bitOffset>
3373       <bitWidth>1</bitWidth>
3374       <enumeratedValues>
3375        <enumeratedValue>
3376         <name>active</name>
3377         <description>Mode is Active.</description>
3378         <value>0</value>
3379        </enumeratedValue>
3380        <enumeratedValue>
3381         <name>deepsleep</name>
3382         <description>Powered down in DEEPSLEEP.</description>
3383         <value>1</value>
3384        </enumeratedValue>
3385       </enumeratedValues>
3386      </field>
3387      <field derivedFrom="ISO_PD">
3388       <name>IPO_PD</name>
3389       <description>100 MHz power down. This bit selects 100 MHz clock power state in DEEPSLEEP mode. </description>
3390       <bitOffset>16</bitOffset>
3391       <bitWidth>1</bitWidth>
3392      </field>
3393      <field derivedFrom="ISO_PD">
3394       <name>IBRO_PD</name>
3395       <description>7.3725 MHz power down. This bit selects 7.3725 MHz clock power state in DEEPSLEEP mode. </description>
3396       <bitOffset>17</bitOffset>
3397       <bitWidth>1</bitWidth>
3398      </field>
3399     </fields>
3400    </register>
3401    <register>
3402     <name>PCLKDIV</name>
3403     <description>Peripheral Clock Divider.</description>
3404     <addressOffset>0x18</addressOffset>
3405     <resetValue>0x00000001</resetValue>
3406     <fields>
3407      <field>
3408       <name>ADCFRQ</name>
3409       <description>ADC clock Frequency. These bits define the ADC clock frequency. fADC = fPCLK / (ADCFRQ)</description>
3410       <bitOffset>10</bitOffset>
3411       <bitWidth>4</bitWidth>
3412      </field>
3413      <field>
3414       <name>CNNCLKDIV</name>
3415       <description>CNN Clock Divider.</description>
3416       <bitOffset>14</bitOffset>
3417       <bitWidth>3</bitWidth>
3418       <enumeratedValues>
3419        <enumeratedValue>
3420         <name>div2</name>
3421         <value>0</value>
3422        </enumeratedValue>
3423        <enumeratedValue>
3424         <name>div4</name>
3425         <value>1</value>
3426        </enumeratedValue>
3427        <enumeratedValue>
3428         <name>div8</name>
3429         <value>2</value>
3430        </enumeratedValue>
3431        <enumeratedValue>
3432         <name>div16</name>
3433         <value>3</value>
3434        </enumeratedValue>
3435        <enumeratedValue>
3436         <name>div1</name>
3437         <value>4</value>
3438        </enumeratedValue>
3439       </enumeratedValues>
3440      </field>
3441      <field>
3442       <name>CNNCLKSEL</name>
3443       <description>CNN Clock Select.</description>
3444       <bitOffset>17</bitOffset>
3445       <bitWidth>1</bitWidth>
3446       <enumeratedValues>
3447        <enumeratedValue>
3448         <name>PCLK</name>
3449         <value>0</value>
3450        </enumeratedValue>
3451        <enumeratedValue>
3452         <name>ISO</name>
3453         <value>1</value>
3454        </enumeratedValue>
3455       </enumeratedValues>
3456      </field>
3457     </fields>
3458    </register>
3459    <register>
3460     <name>PCLKDIS0</name>
3461     <description>Peripheral Clock Disable.</description>
3462     <addressOffset>0x24</addressOffset>
3463     <fields>
3464      <field>
3465       <name>GPIO0</name>
3466       <description>GPIO0 Clock Disable.</description>
3467       <bitOffset>0</bitOffset>
3468       <bitWidth>1</bitWidth>
3469       <enumeratedValues>
3470        <enumeratedValue>
3471         <name>en</name>
3472         <description>enable it.</description>
3473         <value>0</value>
3474        </enumeratedValue>
3475        <enumeratedValue>
3476         <name>dis</name>
3477         <description>disable it.</description>
3478         <value>1</value>
3479        </enumeratedValue>
3480       </enumeratedValues>
3481      </field>
3482      <field derivedFrom="GPIO0">
3483       <name>GPIO1</name>
3484       <description>GPIO1 Clock Disable.</description>
3485       <bitOffset>1</bitOffset>
3486       <bitWidth>1</bitWidth>
3487      </field>
3488      <field derivedFrom="GPIO0">
3489       <name>DMA</name>
3490       <description>DMA Clock Disable.</description>
3491       <bitOffset>5</bitOffset>
3492       <bitWidth>1</bitWidth>
3493      </field>
3494      <field derivedFrom="GPIO0">
3495       <name>SPI1</name>
3496       <description>SPI 1 Clock Disable.</description>
3497       <bitOffset>6</bitOffset>
3498       <bitWidth>1</bitWidth>
3499      </field>
3500      <field derivedFrom="GPIO0">
3501       <name>UART0</name>
3502       <description>UART 0 Clock Disable.</description>
3503       <bitOffset>9</bitOffset>
3504       <bitWidth>1</bitWidth>
3505      </field>
3506      <field derivedFrom="GPIO0">
3507       <name>UART1</name>
3508       <description>UART 1 Clock Disable.</description>
3509       <bitOffset>10</bitOffset>
3510       <bitWidth>1</bitWidth>
3511      </field>
3512      <field derivedFrom="GPIO0">
3513       <name>I2C0</name>
3514       <description>I2C 0 Clock Disable.</description>
3515       <bitOffset>13</bitOffset>
3516       <bitWidth>1</bitWidth>
3517      </field>
3518      <field derivedFrom="GPIO0">
3519       <name>TMR0</name>
3520       <description>Timer 0 Clock Disable.</description>
3521       <bitOffset>15</bitOffset>
3522       <bitWidth>1</bitWidth>
3523      </field>
3524      <field derivedFrom="GPIO0">
3525       <name>TMR1</name>
3526       <description>Timer 1 Clock Disable.</description>
3527       <bitOffset>16</bitOffset>
3528       <bitWidth>1</bitWidth>
3529      </field>
3530      <field derivedFrom="GPIO0">
3531       <name>TMR2</name>
3532       <description>Timer 2 Clock Disable.</description>
3533       <bitOffset>17</bitOffset>
3534       <bitWidth>1</bitWidth>
3535      </field>
3536      <field derivedFrom="GPIO0">
3537       <name>TMR3</name>
3538       <description>Timer 3 Clock Disable.</description>
3539       <bitOffset>18</bitOffset>
3540       <bitWidth>1</bitWidth>
3541      </field>
3542      <field derivedFrom="GPIO0">
3543       <name>ADC</name>
3544       <description>ADC Clock Disable.</description>
3545       <bitOffset>23</bitOffset>
3546       <bitWidth>1</bitWidth>
3547      </field>
3548      <field derivedFrom="GPIO0">
3549       <name>CNN</name>
3550       <description>CNN Clock Disable.</description>
3551       <bitOffset>25</bitOffset>
3552       <bitWidth>1</bitWidth>
3553      </field>
3554      <field derivedFrom="GPIO0">
3555       <name>I2C1</name>
3556       <description>I2C 1 Clock Disable.</description>
3557       <bitOffset>28</bitOffset>
3558       <bitWidth>1</bitWidth>
3559      </field>
3560      <field derivedFrom="GPIO0">
3561       <name>PT</name>
3562       <description>Pluse Train Clock Disable.</description>
3563       <bitOffset>29</bitOffset>
3564       <bitWidth>1</bitWidth>
3565      </field>
3566     </fields>
3567    </register>
3568    <register>
3569     <name>MEMCTRL</name>
3570     <description>Memory Clock Control Register.</description>
3571     <addressOffset>0x28</addressOffset>
3572     <fields>
3573      <field>
3574       <name>FWS</name>
3575       <description>Flash Wait State. These bits define the number of wait-state cycles per Flash data read access. Minimum wait state is 2.</description>
3576       <bitOffset>0</bitOffset>
3577       <bitWidth>3</bitWidth>
3578      </field>
3579      <field>
3580       <name>SYSRAM0ECC</name>
3581       <description>SYSRAM0 ECC Select.</description>
3582       <bitOffset>16</bitOffset>
3583       <bitWidth>1</bitWidth>
3584      </field>
3585     </fields>
3586    </register>
3587    <register>
3588     <name>MEMZ</name>
3589     <description>Memory Zeroize Control.</description>
3590     <addressOffset>0x2C</addressOffset>
3591     <fields>
3592      <field>
3593       <name>RAM0</name>
3594       <description>System RAM Block 0 Zeroization.</description>
3595       <bitOffset>0</bitOffset>
3596       <bitWidth>1</bitWidth>
3597       <enumeratedValues>
3598        <enumeratedValue>
3599         <name>nop</name>
3600         <description>No operation/complete.</description>
3601         <value>0</value>
3602        </enumeratedValue>
3603        <enumeratedValue>
3604         <name>start</name>
3605         <description>Start operation.</description>
3606         <value>1</value>
3607        </enumeratedValue>
3608       </enumeratedValues>
3609      </field>
3610      <field derivedFrom="RAM0">
3611       <name>RAM1</name>
3612       <description>System RAM Block 1 Zeroization.</description>
3613       <bitOffset>1</bitOffset>
3614       <bitWidth>1</bitWidth>
3615      </field>
3616      <field derivedFrom="RAM0">
3617       <name>RAM2</name>
3618       <description>System RAM Block 2 Zeroization.</description>
3619       <bitOffset>2</bitOffset>
3620       <bitWidth>1</bitWidth>
3621      </field>
3622      <field derivedFrom="RAM0">
3623       <name>RAM3</name>
3624       <description>System RAM Block 3 Zeroization.</description>
3625       <bitOffset>3</bitOffset>
3626       <bitWidth>1</bitWidth>
3627      </field>
3628      <field derivedFrom="RAM0">
3629       <name>SYSRAM0ECC</name>
3630       <description>System RAM 0 ECC Zeroization.</description>
3631       <bitOffset>4</bitOffset>
3632       <bitWidth>1</bitWidth>
3633      </field>
3634      <field derivedFrom="RAM0">
3635       <name>ICC0</name>
3636       <description>Instruction Cachei 0 Zeroization.</description>
3637       <bitOffset>5</bitOffset>
3638       <bitWidth>1</bitWidth>
3639      </field>
3640      <field derivedFrom="RAM0">
3641       <name>ICC1</name>
3642       <description>Instruction Cachei 1 Zeroization.</description>
3643       <bitOffset>6</bitOffset>
3644       <bitWidth>1</bitWidth>
3645      </field>
3646     </fields>
3647    </register>
3648    <register>
3649     <name>SYSST</name>
3650     <description>System Status Register.</description>
3651     <addressOffset>0x40</addressOffset>
3652     <fields>
3653      <field>
3654       <name>ICELOCK</name>
3655       <description>ARM ICE Lock Status.</description>
3656       <bitOffset>0</bitOffset>
3657       <bitWidth>1</bitWidth>
3658       <enumeratedValues>
3659        <enumeratedValue>
3660         <name>unlocked</name>
3661         <description>ICE is unlocked.</description>
3662         <value>0</value>
3663        </enumeratedValue>
3664        <enumeratedValue>
3665         <name>locked</name>
3666         <description>ICE is locked.</description>
3667         <value>1</value>
3668        </enumeratedValue>
3669       </enumeratedValues>
3670      </field>
3671     </fields>
3672    </register>
3673    <register>
3674     <name>RST1</name>
3675     <description>Reset 1.</description>
3676     <addressOffset>0x44</addressOffset>
3677     <fields>
3678      <field>
3679       <name>I2C1</name>
3680       <description>I2C1 Reset.</description>
3681       <bitOffset>0</bitOffset>
3682       <bitWidth>1</bitWidth>
3683       <enumeratedValues>
3684        <name>reset_read</name>
3685        <usage>read</usage>
3686        <enumeratedValue>
3687         <name>reset_done</name>
3688         <description>Reset complete.</description>
3689         <value>0</value>
3690        </enumeratedValue>
3691        <enumeratedValue>
3692         <name>busy</name>
3693         <description>Starts reset or indicates reset in progress.</description>
3694         <value>1</value>
3695        </enumeratedValue>
3696       </enumeratedValues>
3697      </field>
3698      <field derivedFrom="I2C1">
3699       <name>PT</name>
3700       <description>PT Reset.</description>
3701       <bitOffset>1</bitOffset>
3702       <bitWidth>1</bitWidth>
3703      </field>
3704      <field derivedFrom="I2C1">
3705       <name>OWM</name>
3706       <description>OWM Reset.</description>
3707       <bitOffset>7</bitOffset>
3708       <bitWidth>1</bitWidth>
3709      </field>
3710      <field derivedFrom="I2C1">
3711       <name>CRC</name>
3712       <description>CRC Reset.</description>
3713       <bitOffset>9</bitOffset>
3714       <bitWidth>1</bitWidth>
3715      </field>
3716      <field derivedFrom="I2C1">
3717       <name>AES</name>
3718       <description>AES Reset.</description>
3719       <bitOffset>10</bitOffset>
3720       <bitWidth>1</bitWidth>
3721      </field>
3722      <field derivedFrom="I2C1">
3723       <name>SPI0</name>
3724       <description>SPI 0 Reset.</description>
3725       <bitOffset>11</bitOffset>
3726       <bitWidth>1</bitWidth>
3727      </field>
3728      <field derivedFrom="I2C1">
3729       <name>SMPHR</name>
3730       <description>SMPHR Reset.</description>
3731       <bitOffset>16</bitOffset>
3732       <bitWidth>1</bitWidth>
3733      </field>
3734      <field derivedFrom="I2C1">
3735       <name>I2S</name>
3736       <description>I2S Reset.</description>
3737       <bitOffset>19</bitOffset>
3738       <bitWidth>1</bitWidth>
3739      </field>
3740      <field derivedFrom="I2C1">
3741       <name>I2C2</name>
3742       <description>I2C2 Reset.</description>
3743       <bitOffset>20</bitOffset>
3744       <bitWidth>1</bitWidth>
3745      </field>
3746      <field derivedFrom="I2C1">
3747       <name>DVS</name>
3748       <description>DVS Reset.</description>
3749       <bitOffset>24</bitOffset>
3750       <bitWidth>1</bitWidth>
3751      </field>
3752      <field derivedFrom="I2C1">
3753       <name>SIMO</name>
3754       <description>SIMO Reset.</description>
3755       <bitOffset>25</bitOffset>
3756       <bitWidth>1</bitWidth>
3757      </field>
3758      <field derivedFrom="I2C1">
3759       <name>CPU1</name>
3760       <description>CPU1 Reset.</description>
3761       <bitOffset>31</bitOffset>
3762       <bitWidth>1</bitWidth>
3763      </field>
3764     </fields>
3765    </register>
3766    <register>
3767     <name>PCLKDIS1</name>
3768     <description>Peripheral Clock Disable.</description>
3769     <addressOffset>0x48</addressOffset>
3770     <fields>
3771      <field>
3772       <name>UART2</name>
3773       <description>UART2 Clock Disable.</description>
3774       <bitOffset>1</bitOffset>
3775       <bitWidth>1</bitWidth>
3776       <enumeratedValues>
3777        <enumeratedValue>
3778         <name>en</name>
3779         <description>Enable.</description>
3780         <value>0</value>
3781        </enumeratedValue>
3782        <enumeratedValue>
3783         <name>dis</name>
3784         <description>Disable.</description>
3785         <value>1</value>
3786        </enumeratedValue>
3787       </enumeratedValues>
3788      </field>
3789      <field derivedFrom="UART2">
3790       <name>TRNG</name>
3791       <description>TRNG Clock Disable.</description>
3792       <bitOffset>2</bitOffset>
3793       <bitWidth>1</bitWidth>
3794      </field>
3795      <field derivedFrom="UART2">
3796       <name>SMPHR</name>
3797       <description>SMPHR Clock Disable.</description>
3798       <bitOffset>9</bitOffset>
3799       <bitWidth>1</bitWidth>
3800      </field>
3801      <field derivedFrom="UART2">
3802       <name>OWM</name>
3803       <description>One-Wire Clock Disable.</description>
3804       <bitOffset>13</bitOffset>
3805       <bitWidth>1</bitWidth>
3806      </field>
3807      <field derivedFrom="UART2">
3808       <name>CRC</name>
3809       <description>CRC Clock Disable.</description>
3810       <bitOffset>14</bitOffset>
3811       <bitWidth>1</bitWidth>
3812      </field>
3813      <field derivedFrom="UART2">
3814       <name>AES</name>
3815       <description>AES Clock Disable.</description>
3816       <bitOffset>15</bitOffset>
3817       <bitWidth>1</bitWidth>
3818      </field>
3819      <field derivedFrom="UART2">
3820       <name>SPI0</name>
3821       <description>SPI 0 Clock Disable.</description>
3822       <bitOffset>16</bitOffset>
3823       <bitWidth>1</bitWidth>
3824      </field>
3825      <field derivedFrom="UART2">
3826       <name>PCIF</name>
3827       <description>Parallel Camera Interface Clock Disable.</description>
3828       <bitOffset>18</bitOffset>
3829       <bitWidth>1</bitWidth>
3830      </field>
3831      <field derivedFrom="UART2">
3832       <name>I2S</name>
3833       <description>I2S Clock Disable.</description>
3834       <bitOffset>23</bitOffset>
3835       <bitWidth>1</bitWidth>
3836      </field>
3837      <field derivedFrom="UART2">
3838       <name>I2C2</name>
3839       <description>I2C2 Clock Disable.</description>
3840       <bitOffset>24</bitOffset>
3841       <bitWidth>1</bitWidth>
3842      </field>
3843      <field derivedFrom="UART2">
3844       <name>WDT0</name>
3845       <description>Watch Dog Timer 0 Clock Disable.</description>
3846       <bitOffset>27</bitOffset>
3847       <bitWidth>1</bitWidth>
3848      </field>
3849      <field derivedFrom="UART2">
3850       <name>CPU1</name>
3851       <description>CPU1 Clock Disable.</description>
3852       <bitOffset>31</bitOffset>
3853       <bitWidth>1</bitWidth>
3854      </field>
3855     </fields>
3856    </register>
3857    <register>
3858     <name>EVENTEN</name>
3859     <description>Event Enable Register.</description>
3860     <addressOffset>0x4C</addressOffset>
3861     <fields>
3862      <field>
3863       <name>DMA</name>
3864       <description>Enable DMA event. When this bit is set, a DMA event will cause an RXEV event to wake the CPU from WFE sleep mode.</description>
3865       <bitOffset>0</bitOffset>
3866       <bitWidth>1</bitWidth>
3867      </field>
3868      <field>
3869       <name>RX</name>
3870       <description>Enable RXEV pin event. When this bit is set, a logic high of GPIO1.8 will cause an RXEV event to wake the CPU from WFE sleep mode.</description>
3871       <bitOffset>1</bitOffset>
3872       <bitWidth>1</bitWidth>
3873      </field>
3874      <field>
3875       <name>TX</name>
3876       <description>Enable TXEV pin event. When this bit is set, TXEV event from the CPU is output to GPIO1.9.</description>
3877       <bitOffset>2</bitOffset>
3878       <bitWidth>1</bitWidth>
3879      </field>
3880     </fields>
3881    </register>
3882    <register>
3883     <name>REVISION</name>
3884     <description>Revision Register.</description>
3885     <addressOffset>0x50</addressOffset>
3886     <access>read-only</access>
3887     <fields>
3888      <field>
3889       <name>REVISION</name>
3890       <description>Manufacturer Chip Revision.</description>
3891       <bitOffset>0</bitOffset>
3892       <bitWidth>16</bitWidth>
3893      </field>
3894     </fields>
3895    </register>
3896    <register>
3897     <name>SYSIE</name>
3898     <description>System Status Interrupt Enable Register.</description>
3899     <addressOffset>0x54</addressOffset>
3900     <fields>
3901      <field>
3902       <name>ICEUNLOCK</name>
3903       <description>ARM ICE Unlock Interrupt Enable.</description>
3904       <bitOffset>0</bitOffset>
3905       <bitWidth>1</bitWidth>
3906       <enumeratedValues>
3907        <enumeratedValue>
3908         <name>dis</name>
3909         <description>disabled.</description>
3910         <value>0</value>
3911        </enumeratedValue>
3912        <enumeratedValue>
3913         <name>en</name>
3914         <description>enabled.</description>
3915         <value>1</value>
3916        </enumeratedValue>
3917       </enumeratedValues>
3918      </field>
3919     </fields>
3920    </register>
3921    <register>
3922     <name>ECCERR</name>
3923     <description>ECC Error Register</description>
3924     <addressOffset>0x64</addressOffset>
3925     <fields>
3926      <field>
3927       <name>RAM</name>
3928       <description>ECC System RAM0 Error Flag. Write 1 to clear.</description>
3929       <bitOffset>0</bitOffset>
3930       <bitWidth>1</bitWidth>
3931      </field>
3932     </fields>
3933    </register>
3934    <register>
3935     <name>ECCCED</name>
3936     <description>ECC Not Double Error Detect Register</description>
3937     <addressOffset>0x68</addressOffset>
3938     <fields>
3939      <field>
3940       <name>RAM</name>
3941       <description>ECC System RAM0 Error Flag. Write 1 to clear.</description>
3942       <bitOffset>0</bitOffset>
3943       <bitWidth>1</bitWidth>
3944      </field>
3945     </fields>
3946    </register>
3947    <register>
3948     <name>ECCIE</name>
3949     <description>ECC IRQ Enable Register</description>
3950     <addressOffset>0x6C</addressOffset>
3951     <fields>
3952      <field>
3953       <name>RAM</name>
3954       <description>ECC System RAM0 Error Interrup Enable</description>
3955       <bitOffset>0</bitOffset>
3956       <bitWidth>1</bitWidth>
3957      </field>
3958     </fields>
3959    </register>
3960    <register>
3961     <name>ECCADDR</name>
3962     <description>ECC Error Address Register</description>
3963     <addressOffset>0x70</addressOffset>
3964     <fields>
3965      <field>
3966       <name>ECCERRAD</name>
3967       <description>ECC Error Address.</description>
3968       <bitOffset>0</bitOffset>
3969       <bitWidth>32</bitWidth>
3970      </field>
3971     </fields>
3972    </register>
3973    <register>
3974     <name>GPR</name>
3975     <description>General Purpose Register.</description>
3976     <addressOffset>0x80</addressOffset>
3977    </register>
3978   </registers>
3979  </peripheral>
3980<!--GCR Global Control Registers.-->
3981  <peripheral>
3982   <name>GCFR</name>
3983   <description>Global Control Function Register.</description>
3984   <baseAddress>0x40005800</baseAddress>
3985   <addressBlock>
3986    <offset>0x00</offset>
3987    <size>0x400</size>
3988    <usage>registers</usage>
3989   </addressBlock>
3990   <registers>
3991    <register>
3992     <name>REG0</name>
3993     <description>Register 0.</description>
3994     <addressOffset>0x00</addressOffset>
3995     <access>read-write</access>
3996     <fields>
3997      <field>
3998       <name>cnnx16_0_pwr_en</name>
3999       <description>CNNx16_0 Power Domain Enable</description>
4000       <bitOffset>0</bitOffset>
4001       <bitWidth>1</bitWidth>
4002      </field>
4003      <field>
4004       <name>cnnx16_1_pwr_en</name>
4005       <description>CNNx16_1 Power Domain Enable</description>
4006       <bitOffset>1</bitOffset>
4007       <bitWidth>1</bitWidth>
4008      </field>
4009      <field>
4010       <name>cnnx16_2_pwr_en</name>
4011       <description>CNNx16_2 Power Domain Enable</description>
4012       <bitOffset>2</bitOffset>
4013       <bitWidth>1</bitWidth>
4014      </field>
4015      <field>
4016       <name>cnnx16_3_pwr_en</name>
4017       <description>CNNx16_3 Power Domain Enable</description>
4018       <bitOffset>3</bitOffset>
4019       <bitWidth>1</bitWidth>
4020      </field>
4021     </fields>
4022    </register>
4023    <register>
4024     <name>REG1</name>
4025     <description>Register 1.</description>
4026     <addressOffset>0x04</addressOffset>
4027     <access>read-write</access>
4028     <fields>
4029      <field>
4030       <name>cnnx16_0_ram_en</name>
4031       <description>CNNx16_0 RAM Power Enable</description>
4032       <bitOffset>0</bitOffset>
4033       <bitWidth>1</bitWidth>
4034      </field>
4035      <field>
4036       <name>cnnx16_1_ram_en</name>
4037       <description>CNNx16_1 RAM Power Enable</description>
4038       <bitOffset>1</bitOffset>
4039       <bitWidth>1</bitWidth>
4040      </field>
4041      <field>
4042       <name>cnnx16_2_ram_en</name>
4043       <description>CNNx16_2 RAM Power Enable</description>
4044       <bitOffset>2</bitOffset>
4045       <bitWidth>1</bitWidth>
4046      </field>
4047      <field>
4048       <name>cnnx16_3_ram_en</name>
4049       <description>CNNx16_3 RAM Power Enable</description>
4050       <bitOffset>3</bitOffset>
4051       <bitWidth>1</bitWidth>
4052      </field>
4053     </fields>
4054    </register>
4055    <register>
4056     <name>REG2</name>
4057     <description>Register 2.</description>
4058     <addressOffset>0x08</addressOffset>
4059     <access>read-write</access>
4060     <fields>
4061      <field>
4062       <name>cnnx16_0_iso</name>
4063       <description>CNNx16_0 Power Domain Isolation</description>
4064       <bitOffset>0</bitOffset>
4065       <bitWidth>1</bitWidth>
4066      </field>
4067      <field>
4068       <name>cnnx16_1_iso</name>
4069       <description>CNNx16_1 Power Domain Isolation</description>
4070       <bitOffset>1</bitOffset>
4071       <bitWidth>1</bitWidth>
4072      </field>
4073      <field>
4074       <name>cnnx16_2_iso</name>
4075       <description>CNNx16_2 Power Domain Isolation</description>
4076       <bitOffset>2</bitOffset>
4077       <bitWidth>1</bitWidth>
4078      </field>
4079      <field>
4080       <name>cnnx16_3_iso</name>
4081       <description>CNNx16_3 Power Domain Isolation</description>
4082       <bitOffset>3</bitOffset>
4083       <bitWidth>1</bitWidth>
4084      </field>
4085     </fields>
4086    </register>
4087    <register>
4088     <name>REG3</name>
4089     <description>Register 3.</description>
4090     <addressOffset>0x0C</addressOffset>
4091     <access>read-write</access>
4092     <fields>
4093      <field>
4094       <name>cnnx16_0_rst</name>
4095       <description>CNNx16_0 Power Domain Reset</description>
4096       <bitOffset>0</bitOffset>
4097       <bitWidth>1</bitWidth>
4098      </field>
4099      <field>
4100       <name>cnnx16_1_rst</name>
4101       <description>CNNx16_1 Power Domain Reset</description>
4102       <bitOffset>1</bitOffset>
4103       <bitWidth>1</bitWidth>
4104      </field>
4105      <field>
4106       <name>cnnx16_2_rst</name>
4107       <description>CNNx16_2 Power Domain Reset</description>
4108       <bitOffset>2</bitOffset>
4109       <bitWidth>1</bitWidth>
4110      </field>
4111      <field>
4112       <name>cnnx16_3_rst</name>
4113       <description>CNNx16_3 Power Domain Reset</description>
4114       <bitOffset>3</bitOffset>
4115       <bitWidth>1</bitWidth>
4116      </field>
4117     </fields>
4118    </register>
4119   </registers>
4120  </peripheral>
4121<!--GCFR Global Control Function Register.-->
4122  <peripheral>
4123   <name>GPIO0</name>
4124   <description>Individual I/O for each GPIO</description>
4125   <groupName>GPIO</groupName>
4126   <baseAddress>0x40008000</baseAddress>
4127   <addressBlock>
4128    <offset>0x00</offset>
4129    <size>0x1000</size>
4130    <usage>registers</usage>
4131   </addressBlock>
4132   <interrupt>
4133    <name>GPIO0</name>
4134    <description>GPIO0 interrupt.</description>
4135    <value>24</value>
4136   </interrupt>
4137   <registers>
4138    <register>
4139     <name>EN0</name>
4140     <description>GPIO Function Enable Register. Each bit controls the GPIO_EN setting for one GPIO pin on the associated port.</description>
4141     <addressOffset>0x00</addressOffset>
4142     <fields>
4143      <field>
4144       <name>GPIO_EN</name>
4145       <description>Mask of all of the pins on the port.</description>
4146       <bitOffset>0</bitOffset>
4147       <bitWidth>32</bitWidth>
4148       <enumeratedValues>
4149        <enumeratedValue>
4150         <name>ALTERNATE</name>
4151         <description>Alternate function enabled.</description>
4152         <value>0</value>
4153        </enumeratedValue>
4154        <enumeratedValue>
4155         <name>GPIO</name>
4156         <description>GPIO function is enabled.</description>
4157         <value>1</value>
4158        </enumeratedValue>
4159       </enumeratedValues>
4160      </field>
4161     </fields>
4162    </register>
4163    <register>
4164     <name>EN0_SET</name>
4165     <description>GPIO Set Function Enable Register. Writing a 1 to one or more bits in this register sets the bits in the same positions in GPIO_EN to 1, without affecting other bits in that register.</description>
4166     <addressOffset>0x04</addressOffset>
4167     <fields>
4168      <field>
4169       <name>ALL</name>
4170       <description>Mask of all of the pins on the port.</description>
4171       <bitOffset>0</bitOffset>
4172       <bitWidth>32</bitWidth>
4173      </field>
4174     </fields>
4175    </register>
4176    <register>
4177     <name>EN0_CLR</name>
4178     <description>GPIO Clear Function Enable Register. Writing a 1 to one or more bits in this register clears the bits in the same positions in GPIO_EN to 0, without affecting other bits in that register.</description>
4179     <addressOffset>0x08</addressOffset>
4180     <fields>
4181      <field>
4182       <name>ALL</name>
4183       <description>Mask of all of the pins on the port.</description>
4184       <bitOffset>0</bitOffset>
4185       <bitWidth>32</bitWidth>
4186      </field>
4187     </fields>
4188    </register>
4189    <register>
4190     <name>OUTEN</name>
4191     <description>GPIO Output Enable Register. Each bit controls the GPIO_OUT_EN setting for one GPIO pin in the associated port.</description>
4192     <addressOffset>0x0C</addressOffset>
4193     <fields>
4194      <field>
4195       <name>EN</name>
4196       <description>Mask of all of the pins on the port.</description>
4197       <bitOffset>0</bitOffset>
4198       <bitWidth>32</bitWidth>
4199       <enumeratedValues>
4200        <enumeratedValue>
4201         <name>dis</name>
4202         <description>GPIO Output Disable</description>
4203         <value>0</value>
4204        </enumeratedValue>
4205        <enumeratedValue>
4206         <name>en</name>
4207         <description>GPIO Output Enable</description>
4208         <value>1</value>
4209        </enumeratedValue>
4210       </enumeratedValues>
4211      </field>
4212     </fields>
4213    </register>
4214    <register>
4215     <name>OUTEN_SET</name>
4216     <description>GPIO Output Enable Set Function Enable Register. Writing a 1 to one or more bits in this register sets the bits in the same positions in GPIO_OUT_EN to 1, without affecting other bits in that register.</description>
4217     <addressOffset>0x10</addressOffset>
4218     <fields>
4219      <field>
4220       <name>ALL</name>
4221       <description>Mask of all of the pins on the port.</description>
4222       <bitOffset>0</bitOffset>
4223       <bitWidth>32</bitWidth>
4224      </field>
4225     </fields>
4226    </register>
4227    <register>
4228     <name>OUTEN_CLR</name>
4229     <description>GPIO Output Enable Clear Function Enable Register. Writing a 1 to one or more bits in this register clears the bits in the same positions in GPIO_OUT_EN to 0, without affecting other bits in that register.</description>
4230     <addressOffset>0x14</addressOffset>
4231     <fields>
4232      <field>
4233       <name>ALL</name>
4234       <description>Mask of all of the pins on the port.</description>
4235       <bitOffset>0</bitOffset>
4236       <bitWidth>32</bitWidth>
4237      </field>
4238     </fields>
4239    </register>
4240    <register>
4241     <name>OUT</name>
4242     <description>GPIO Output Register. Each bit controls the GPIO_OUT setting for one pin in the associated port.  This register can be written either directly, or by using the GPIO_OUT_SET and GPIO_OUT_CLR registers.</description>
4243     <addressOffset>0x18</addressOffset>
4244     <fields>
4245      <field>
4246       <name>GPIO_OUT</name>
4247       <description>Mask of all of the pins on the port.</description>
4248       <bitOffset>0</bitOffset>
4249       <bitWidth>32</bitWidth>
4250       <enumeratedValues>
4251        <enumeratedValue>
4252         <name>low</name>
4253         <description>Drive Logic 0 (low) on GPIO output.</description>
4254         <value>0</value>
4255        </enumeratedValue>
4256        <enumeratedValue>
4257         <name>high</name>
4258         <description>Drive logic 1 (high) on GPIO output.</description>
4259         <value>1</value>
4260        </enumeratedValue>
4261       </enumeratedValues>
4262      </field>
4263     </fields>
4264    </register>
4265    <register>
4266     <name>OUT_SET</name>
4267     <description>GPIO Output Set. Writing a 1 to one or more bits in this register sets the bits in the same positions in GPIO_OUT to 1, without affecting other bits in that register.</description>
4268     <addressOffset>0x1C</addressOffset>
4269     <access>write-only</access>
4270     <fields>
4271      <field>
4272       <name>GPIO_OUT_SET</name>
4273       <description>Mask of all of the pins on the port.</description>
4274       <bitOffset>0</bitOffset>
4275       <bitWidth>32</bitWidth>
4276       <enumeratedValues>
4277        <enumeratedValue>
4278         <name>no</name>
4279         <description>No Effect.</description>
4280         <value>0</value>
4281        </enumeratedValue>
4282        <enumeratedValue>
4283         <name>set</name>
4284         <description>Set GPIO_OUT bit in this position to '1'</description>
4285         <value>1</value>
4286        </enumeratedValue>
4287       </enumeratedValues>
4288      </field>
4289     </fields>
4290    </register>
4291    <register>
4292     <name>OUT_CLR</name>
4293     <description>GPIO Output Clear. Writing a 1 to one or more bits in this register clears the bits in the same positions in GPIO_OUT to 0, without affecting other bits in that register.</description>
4294     <addressOffset>0x20</addressOffset>
4295     <access>write-only</access>
4296     <fields>
4297      <field>
4298       <name>GPIO_OUT_CLR</name>
4299       <description>Mask of all of the pins on the port.</description>
4300       <bitOffset>0</bitOffset>
4301       <bitWidth>32</bitWidth>
4302      </field>
4303     </fields>
4304    </register>
4305    <register>
4306     <name>IN</name>
4307     <description>GPIO Input Register. Read-only register to read from the logic states of the GPIO pins on this port.</description>
4308     <addressOffset>0x24</addressOffset>
4309     <access>read-only</access>
4310     <fields>
4311      <field>
4312       <name>GPIO_IN</name>
4313       <description>Mask of all of the pins on the port.</description>
4314       <bitOffset>0</bitOffset>
4315       <bitWidth>32</bitWidth>
4316      </field>
4317     </fields>
4318    </register>
4319    <register>
4320     <name>INTMODE</name>
4321     <description>GPIO Interrupt Mode Register. Each bit in this register controls the interrupt mode setting for the associated GPIO pin on this port.</description>
4322     <addressOffset>0x28</addressOffset>
4323     <fields>
4324      <field>
4325       <name>GPIO_INTMODE</name>
4326       <description>Mask of all of the pins on the port.</description>
4327       <bitOffset>0</bitOffset>
4328       <bitWidth>32</bitWidth>
4329       <enumeratedValues>
4330        <enumeratedValue>
4331         <name>level</name>
4332         <description>Interrupts for this pin are level triggered.</description>
4333         <value>0</value>
4334        </enumeratedValue>
4335        <enumeratedValue>
4336         <name>edge</name>
4337         <description>Interrupts for this pin are edge triggered.</description>
4338         <value>1</value>
4339        </enumeratedValue>
4340       </enumeratedValues>
4341      </field>
4342     </fields>
4343    </register>
4344    <register>
4345     <name>INTPOL</name>
4346     <description>GPIO Interrupt Polarity Register. Each bit in this register controls the interrupt polarity setting for one GPIO pin in the associated port.</description>
4347     <addressOffset>0x2C</addressOffset>
4348     <fields>
4349      <field>
4350       <name>GPIO_INTPOL</name>
4351       <description>Mask of all of the pins on the port.</description>
4352       <bitOffset>0</bitOffset>
4353       <bitWidth>32</bitWidth>
4354       <enumeratedValues>
4355        <enumeratedValue>
4356         <name>falling</name>
4357         <description>Interrupts are latched on a falling edge or low level condition for this pin.</description>
4358         <value>0</value>
4359        </enumeratedValue>
4360        <enumeratedValue>
4361         <name>rising</name>
4362         <description>Interrupts are latched on a rising edge or high condition for this pin.</description>
4363         <value>1</value>
4364        </enumeratedValue>
4365       </enumeratedValues>
4366      </field>
4367     </fields>
4368    </register>
4369    <register>
4370     <name>INEN</name>
4371     <description>GPIO Input Enable</description>
4372     <addressOffset>0x30</addressOffset>
4373    </register>
4374    <register>
4375     <name>INTEN</name>
4376     <description>GPIO Interrupt Enable Register. Each bit in this register controls the GPIO interrupt enable for the associated pin on the GPIO port.</description>
4377     <addressOffset>0x34</addressOffset>
4378     <fields>
4379      <field>
4380       <name>GPIO_INTEN</name>
4381       <description>Mask of all of the pins on the port.</description>
4382       <bitOffset>0</bitOffset>
4383       <bitWidth>32</bitWidth>
4384       <enumeratedValues>
4385        <enumeratedValue>
4386         <name>dis</name>
4387         <description>Interrupts are disabled for this GPIO pin.</description>
4388         <value>0</value>
4389        </enumeratedValue>
4390        <enumeratedValue>
4391         <name>en</name>
4392         <description>Interrupts are enabled for this GPIO pin.</description>
4393         <value>1</value>
4394        </enumeratedValue>
4395       </enumeratedValues>
4396      </field>
4397     </fields>
4398    </register>
4399    <register>
4400     <name>INTEN_SET</name>
4401     <description>GPIO Interrupt Enable Set. Writing a 1 to one or more bits in this register sets the bits in the same positions in GPIO_INT_EN to 1, without affecting other bits in that register.</description>
4402     <addressOffset>0x38</addressOffset>
4403     <fields>
4404      <field>
4405       <name>GPIO_INTEN_SET</name>
4406       <description>Mask of all of the pins on the port.</description>
4407       <bitOffset>0</bitOffset>
4408       <bitWidth>32</bitWidth>
4409       <enumeratedValues>
4410        <enumeratedValue>
4411         <name>no</name>
4412         <description>No effect.</description>
4413         <value>0</value>
4414        </enumeratedValue>
4415        <enumeratedValue>
4416         <name>set</name>
4417         <description>Set GPIO_INT_EN bit in this position to '1'</description>
4418         <value>1</value>
4419        </enumeratedValue>
4420       </enumeratedValues>
4421      </field>
4422     </fields>
4423    </register>
4424    <register>
4425     <name>INTEN_CLR</name>
4426     <description>GPIO Interrupt Enable Clear. Writing a 1 to one or more bits in this register clears the bits in the same positions in GPIO_INT_EN to 0, without affecting other bits in that register.</description>
4427     <addressOffset>0x3C</addressOffset>
4428     <fields>
4429      <field>
4430       <name>GPIO_INTEN_CLR</name>
4431       <description>Mask of all of the pins on the port.</description>
4432       <bitOffset>0</bitOffset>
4433       <bitWidth>32</bitWidth>
4434       <enumeratedValues>
4435        <enumeratedValue>
4436         <name>no</name>
4437         <description>No Effect.</description>
4438         <value>0</value>
4439        </enumeratedValue>
4440        <enumeratedValue>
4441         <name>clear</name>
4442         <description>Clear GPIO_INT_EN bit in this position to '0'</description>
4443         <value>1</value>
4444        </enumeratedValue>
4445       </enumeratedValues>
4446      </field>
4447     </fields>
4448    </register>
4449    <register>
4450     <name>INTFL</name>
4451     <description>GPIO Interrupt Status Register. Each bit in this register contains the pending interrupt status for the associated GPIO pin in this port.</description>
4452     <addressOffset>0x40</addressOffset>
4453     <access>read-only</access>
4454     <fields>
4455      <field>
4456       <name>GPIO_INTFL</name>
4457       <description>Mask of all of the pins on the port.</description>
4458       <bitOffset>0</bitOffset>
4459       <bitWidth>32</bitWidth>
4460       <enumeratedValues>
4461        <enumeratedValue>
4462         <name>no</name>
4463         <description>No Interrupt is pending on this GPIO pin.</description>
4464         <value>0</value>
4465        </enumeratedValue>
4466        <enumeratedValue>
4467         <name>pending</name>
4468         <description>An Interrupt is pending on this GPIO pin.</description>
4469         <value>1</value>
4470        </enumeratedValue>
4471       </enumeratedValues>
4472      </field>
4473     </fields>
4474    </register>
4475    <register>
4476     <name>INTFL_CLR</name>
4477     <description>GPIO Status Clear. Writing a 1 to one or more bits in this register clears the bits in the same positions in GPIO_INT_STAT to 0, without affecting other bits in that register.</description>
4478     <addressOffset>0x48</addressOffset>
4479     <fields>
4480      <field>
4481       <name>ALL</name>
4482       <description>Mask of all of the pins on the port.</description>
4483       <bitOffset>0</bitOffset>
4484       <bitWidth>32</bitWidth>
4485      </field>
4486     </fields>
4487    </register>
4488    <register>
4489     <name>WKEN</name>
4490     <description>GPIO Wake Enable Register. Each bit in this register controls the PMU wakeup enable for the associated GPIO pin in this port.</description>
4491     <addressOffset>0x4C</addressOffset>
4492     <fields>
4493      <field>
4494       <name>GPIO_WKEN</name>
4495       <description>Mask of all of the pins on the port.</description>
4496       <bitOffset>0</bitOffset>
4497       <bitWidth>32</bitWidth>
4498       <enumeratedValues>
4499        <enumeratedValue>
4500         <name>dis</name>
4501         <description>PMU wakeup for this GPIO is disabled.</description>
4502         <value>0</value>
4503        </enumeratedValue>
4504        <enumeratedValue>
4505         <name>en</name>
4506         <description>PMU wakeup for this GPIO is enabled.</description>
4507         <value>1</value>
4508        </enumeratedValue>
4509       </enumeratedValues>
4510      </field>
4511     </fields>
4512    </register>
4513    <register>
4514     <name>WKEN_SET</name>
4515     <description>GPIO Wake Enable Set. Writing a 1 to one or more bits in this register sets the bits in the same positions in GPIO_WAKE_EN to 1, without affecting other bits in that register.</description>
4516     <addressOffset>0x50</addressOffset>
4517     <fields>
4518      <field>
4519       <name>ALL</name>
4520       <description>Mask of all of the pins on the port.</description>
4521       <bitOffset>0</bitOffset>
4522       <bitWidth>32</bitWidth>
4523      </field>
4524     </fields>
4525    </register>
4526    <register>
4527     <name>WKEN_CLR</name>
4528     <description>GPIO Wake Enable Clear. Writing a 1 to one or more bits in this register clears the bits in the same positions in GPIO_WAKE_EN to 0, without affecting other bits in that register.</description>
4529     <addressOffset>0x54</addressOffset>
4530     <fields>
4531      <field>
4532       <name>ALL</name>
4533       <description>Mask of all of the pins on the port.</description>
4534       <bitOffset>0</bitOffset>
4535       <bitWidth>32</bitWidth>
4536      </field>
4537     </fields>
4538    </register>
4539    <register>
4540     <name>DUALEDGE</name>
4541     <description>GPIO Interrupt Dual Edge Mode Register. Each bit in this register selects dual edge mode for the associated GPIO pin in this port.</description>
4542     <addressOffset>0x5C</addressOffset>
4543     <fields>
4544      <field>
4545       <name>GPIO_DUALEDGE</name>
4546       <description>Mask of all of the pins on the port.</description>
4547       <bitOffset>0</bitOffset>
4548       <bitWidth>32</bitWidth>
4549       <enumeratedValues>
4550        <enumeratedValue>
4551         <name>no</name>
4552         <description>No Effect.</description>
4553         <value>0</value>
4554        </enumeratedValue>
4555        <enumeratedValue>
4556         <name>en</name>
4557         <description>Dual Edge mode is enabled. If edge-triggered interrupts are enabled on this GPIO pin, then both rising and falling edges will trigger interrupts regardless of the GPIO_INT_POL setting.</description>
4558         <value>1</value>
4559        </enumeratedValue>
4560       </enumeratedValues>
4561      </field>
4562     </fields>
4563    </register>
4564    <register>
4565     <name>PADCTRL0</name>
4566     <description>GPIO Input Mode Config 1. Each bit in this register enables the weak pull-up for the associated GPIO pin in this port.</description>
4567     <addressOffset>0x60</addressOffset>
4568     <fields>
4569      <field>
4570       <name>GPIO_PADCTRL0</name>
4571       <description>The two bits in GPIO_PAD_CFG1 and GPIO_PAD_CFG2 for each GPIO pin work together to determine the pad mode when the GPIO is set to input mode.</description>
4572       <bitOffset>0</bitOffset>
4573       <bitWidth>32</bitWidth>
4574       <enumeratedValues>
4575        <enumeratedValue>
4576         <name>impedance</name>
4577         <description>High Impedance.</description>
4578         <value>0</value>
4579        </enumeratedValue>
4580        <enumeratedValue>
4581         <name>pu</name>
4582         <description>Weak pull-up mode.</description>
4583         <value>1</value>
4584        </enumeratedValue>
4585        <enumeratedValue>
4586         <name>pd</name>
4587         <description>weak pull-down mode.</description>
4588         <value>2</value>
4589        </enumeratedValue>
4590       </enumeratedValues>
4591      </field>
4592     </fields>
4593    </register>
4594    <register>
4595     <name>PADCTRL1</name>
4596     <description>GPIO Input Mode Config 2. Each bit in this register enables the weak pull-up for the associated GPIO pin in this port.</description>
4597     <addressOffset>0x64</addressOffset>
4598     <fields>
4599      <field>
4600       <name>GPIO_PADCTRL1</name>
4601       <description>The two bits in GPIO_PAD_CFG1 and GPIO_PAD_CFG2 for each GPIO pin work together to determine the pad mode when the GPIO is set to input mode.</description>
4602       <bitOffset>0</bitOffset>
4603       <bitWidth>32</bitWidth>
4604       <enumeratedValues>
4605        <enumeratedValue>
4606         <name>impedance</name>
4607         <description>High Impedance.</description>
4608         <value>0</value>
4609        </enumeratedValue>
4610        <enumeratedValue>
4611         <name>pu</name>
4612         <description>Weak pull-up mode.</description>
4613         <value>1</value>
4614        </enumeratedValue>
4615        <enumeratedValue>
4616         <name>pd</name>
4617         <description>weak pull-down mode.</description>
4618         <value>2</value>
4619        </enumeratedValue>
4620       </enumeratedValues>
4621      </field>
4622     </fields>
4623    </register>
4624    <register>
4625     <name>EN1</name>
4626     <description>GPIO Alternate Function Enable Register. Each bit in this register selects between primary/secondary functions for the associated GPIO pin in this port.</description>
4627     <addressOffset>0x68</addressOffset>
4628     <fields>
4629      <field>
4630       <name>GPIO_EN1</name>
4631       <description>Mask of all of the pins on the port.</description>
4632       <bitOffset>0</bitOffset>
4633       <bitWidth>32</bitWidth>
4634       <enumeratedValues>
4635        <enumeratedValue>
4636         <name>primary</name>
4637         <description>Primary function selected.</description>
4638         <value>0</value>
4639        </enumeratedValue>
4640        <enumeratedValue>
4641         <name>secondary</name>
4642         <description>Secondary function selected.</description>
4643         <value>1</value>
4644        </enumeratedValue>
4645       </enumeratedValues>
4646      </field>
4647     </fields>
4648    </register>
4649    <register>
4650     <name>EN1_SET</name>
4651     <description>GPIO Alternate Function Set. Writing a 1 to one or more bits in this register sets the bits in the same positions in GPIO_EN1 to 1, without affecting other bits in that register.</description>
4652     <addressOffset>0x6C</addressOffset>
4653     <fields>
4654      <field>
4655       <name>ALL</name>
4656       <description>Mask of all of the pins on the port.</description>
4657       <bitOffset>0</bitOffset>
4658       <bitWidth>32</bitWidth>
4659      </field>
4660     </fields>
4661    </register>
4662    <register>
4663     <name>EN1_CLR</name>
4664     <description>GPIO Alternate Function Clear. Writing a 1 to one or more bits in this register clears the bits in the same positions in GPIO_EN1 to 0, without affecting other bits in that register.</description>
4665     <addressOffset>0x70</addressOffset>
4666     <fields>
4667      <field>
4668       <name>ALL</name>
4669       <description>Mask of all of the pins on the port.</description>
4670       <bitOffset>0</bitOffset>
4671       <bitWidth>32</bitWidth>
4672      </field>
4673     </fields>
4674    </register>
4675    <register>
4676     <name>EN2</name>
4677     <description>GPIO Alternate Function Enable Register. Each bit in this register selects between primary/secondary functions for the associated GPIO pin in this port.</description>
4678     <addressOffset>0x74</addressOffset>
4679     <fields>
4680      <field>
4681       <name>GPIO_EN2</name>
4682       <description>Mask of all of the pins on the port.</description>
4683       <bitOffset>0</bitOffset>
4684       <bitWidth>32</bitWidth>
4685       <enumeratedValues>
4686        <enumeratedValue>
4687         <name>primary</name>
4688         <description>Primary function selected.</description>
4689         <value>0</value>
4690        </enumeratedValue>
4691        <enumeratedValue>
4692         <name>secondary</name>
4693         <description>Secondary function selected.</description>
4694         <value>1</value>
4695        </enumeratedValue>
4696       </enumeratedValues>
4697      </field>
4698     </fields>
4699    </register>
4700    <register>
4701     <name>EN2_SET</name>
4702     <description>GPIO Alternate Function 2 Set. Writing a 1 to one or more bits in this register sets the bits in the same positions in GPIO_EN2 to 1, without affecting other bits in that register.</description>
4703     <addressOffset>0x78</addressOffset>
4704     <fields>
4705      <field>
4706       <name>ALL</name>
4707       <description>Mask of all of the pins on the port.</description>
4708       <bitOffset>0</bitOffset>
4709       <bitWidth>32</bitWidth>
4710      </field>
4711     </fields>
4712    </register>
4713    <register>
4714     <name>EN2_CLR</name>
4715     <description>GPIO Wake Alternate Function Clear. Writing a 1 to one or more bits in this register clears the bits in the same positions in GPIO_EN2 to 0, without affecting other bits in that register.</description>
4716     <addressOffset>0x7C</addressOffset>
4717     <fields>
4718      <field>
4719       <name>ALL</name>
4720       <description>Mask of all of the pins on the port.</description>
4721       <bitOffset>0</bitOffset>
4722       <bitWidth>32</bitWidth>
4723      </field>
4724     </fields>
4725    </register>
4726    <register>
4727     <name>HYSEN</name>
4728     <description>GPIO Input Hysteresis Enable.</description>
4729     <addressOffset>0xA8</addressOffset>
4730     <fields>
4731      <field>
4732       <name>GPIO_HYSEN</name>
4733       <description>Mask of all of the pins on the port.</description>
4734       <bitOffset>0</bitOffset>
4735       <bitWidth>32</bitWidth>
4736      </field>
4737     </fields>
4738    </register>
4739    <register>
4740     <name>SRSEL</name>
4741     <description>GPIO Slew Rate Enable Register.</description>
4742     <addressOffset>0xAC</addressOffset>
4743     <fields>
4744      <field>
4745       <name>GPIO_SRSEL</name>
4746       <description>Mask of all of the pins on the port.</description>
4747       <bitOffset>0</bitOffset>
4748       <bitWidth>32</bitWidth>
4749       <enumeratedValues>
4750        <enumeratedValue>
4751         <name>FAST</name>
4752         <description>Fast Slew Rate selected.</description>
4753         <value>0</value>
4754        </enumeratedValue>
4755        <enumeratedValue>
4756         <name>SLOW</name>
4757         <description>Slow Slew Rate selected.</description>
4758         <value>1</value>
4759        </enumeratedValue>
4760       </enumeratedValues>
4761      </field>
4762     </fields>
4763    </register>
4764    <register>
4765     <name>DS0</name>
4766     <description>GPIO Drive Strength  Register. Each bit in this register selects the drive strength for the associated GPIO pin in this port. Refer to the Datasheet for sink/source current of GPIO pins in each mode.</description>
4767     <addressOffset>0xB0</addressOffset>
4768     <fields>
4769      <field>
4770       <name>GPIO_DS0</name>
4771       <description>Mask of all of the pins on the port.</description>
4772       <bitOffset>0</bitOffset>
4773       <bitWidth>32</bitWidth>
4774       <enumeratedValues>
4775        <enumeratedValue>
4776         <name>ld</name>
4777         <description>GPIO port pin is in low-drive mode.</description>
4778         <value>0</value>
4779        </enumeratedValue>
4780        <enumeratedValue>
4781         <name>hd</name>
4782         <description>GPIO port pin is in high-drive mode.</description>
4783         <value>1</value>
4784        </enumeratedValue>
4785       </enumeratedValues>
4786      </field>
4787     </fields>
4788    </register>
4789    <register>
4790     <name>DS1</name>
4791     <description>GPIO Drive Strength 1 Register. Each bit in this register selects the drive strength for the associated GPIO pin in this port. Refer to the Datasheet for sink/source current of GPIO pins in each mode.</description>
4792     <addressOffset>0xB4</addressOffset>
4793     <fields>
4794      <field>
4795       <name>GPIO_DS1</name>
4796       <description>Mask of all of the pins on the port.</description>
4797       <bitOffset>0</bitOffset>
4798       <bitWidth>32</bitWidth>
4799      </field>
4800     </fields>
4801    </register>
4802    <register>
4803     <name>PS</name>
4804     <description>GPIO Pull Select Mode.</description>
4805     <addressOffset>0xB8</addressOffset>
4806     <fields>
4807      <field>
4808       <name>ALL</name>
4809       <description>Mask of all of the pins on the port.</description>
4810       <bitOffset>0</bitOffset>
4811       <bitWidth>32</bitWidth>
4812      </field>
4813     </fields>
4814    </register>
4815    <register>
4816     <name>VSSEL</name>
4817     <description>GPIO Voltage Select.</description>
4818     <addressOffset>0xC0</addressOffset>
4819     <fields>
4820      <field>
4821       <name>ALL</name>
4822       <description>Mask of all of the pins on the port.</description>
4823       <bitOffset>0</bitOffset>
4824       <bitWidth>32</bitWidth>
4825      </field>
4826     </fields>
4827    </register>
4828   </registers>
4829  </peripheral>
4830<!--GPIO0 Individual I/O for each GPIO-->
4831  <peripheral derivedFrom="GPIO0">
4832   <name>GPIO1</name>
4833   <description>Individual I/O for each GPIO 1</description>
4834   <baseAddress>0x40009000</baseAddress>
4835   <interrupt>
4836    <name>GPIO1</name>
4837    <description>GPIO1 IRQ</description>
4838    <value>25</value>
4839   </interrupt>
4840  </peripheral>
4841<!--GPIO1 Individual I/O for each GPIO 1-->
4842  <peripheral derivedFrom="GPIO0">
4843   <name>GPIO2</name>
4844   <description>Individual I/O for each GPIO 2</description>
4845   <baseAddress>0x40080400</baseAddress>
4846   <interrupt>
4847    <name>GPIO2</name>
4848    <description>GPIO2 IRQ</description>
4849    <value>26</value>
4850   </interrupt>
4851  </peripheral>
4852<!--GPIO2 Individual I/O for each GPIO 2-->
4853  <peripheral>
4854   <name>I2C0</name>
4855   <description>Inter-Integrated Circuit.</description>
4856   <groupName>I2C</groupName>
4857   <baseAddress>0x4001D000</baseAddress>
4858   <size>32</size>
4859   <addressBlock>
4860    <offset>0x00</offset>
4861    <size>0x1000</size>
4862    <usage>registers</usage>
4863   </addressBlock>
4864   <interrupt>
4865    <name>I2C0</name>
4866    <description>I2C0 IRQ</description>
4867    <value>13</value>
4868   </interrupt>
4869   <registers>
4870    <register>
4871     <name>CTRL</name>
4872     <description>Control Register0.</description>
4873     <addressOffset>0x00</addressOffset>
4874     <fields>
4875      <field>
4876       <name>EN</name>
4877       <description>I2C Enable.</description>
4878       <bitRange>[0:0]</bitRange>
4879       <access>read-write</access>
4880       <enumeratedValues>
4881        <enumeratedValue>
4882         <name>dis</name>
4883         <description>Disable I2C.</description>
4884         <value>0</value>
4885        </enumeratedValue>
4886        <enumeratedValue>
4887         <name>en</name>
4888         <description>enable I2C.</description>
4889         <value>1</value>
4890        </enumeratedValue>
4891       </enumeratedValues>
4892      </field>
4893      <field>
4894       <name>MST_MODE</name>
4895       <description>Master Mode Enable.</description>
4896       <bitRange>[1:1]</bitRange>
4897       <access>read-write</access>
4898       <enumeratedValues>
4899        <enumeratedValue>
4900         <name>slave_mode</name>
4901         <description>Slave Mode.</description>
4902         <value>0</value>
4903        </enumeratedValue>
4904        <enumeratedValue>
4905         <name>master_mode</name>
4906         <description>Master Mode.</description>
4907         <value>1</value>
4908        </enumeratedValue>
4909       </enumeratedValues>
4910      </field>
4911      <field>
4912       <name>GC_ADDR_EN</name>
4913       <description>General Call Address Enable.</description>
4914       <bitRange>[2:2]</bitRange>
4915       <access>read-write</access>
4916       <enumeratedValues>
4917        <enumeratedValue>
4918         <name>dis</name>
4919         <description>Ignore Gneral Call Address.</description>
4920         <value>0</value>
4921        </enumeratedValue>
4922        <enumeratedValue>
4923         <name>en</name>
4924         <description>Acknowledge general call address.</description>
4925         <value>1</value>
4926        </enumeratedValue>
4927       </enumeratedValues>
4928      </field>
4929      <field>
4930       <name>IRXM_EN</name>
4931       <description>Interactive Receive Mode.</description>
4932       <bitRange>[3:3]</bitRange>
4933       <access>read-write</access>
4934       <enumeratedValues>
4935        <enumeratedValue>
4936         <name>dis</name>
4937         <description>Disable Interactive Receive Mode.</description>
4938         <value>0</value>
4939        </enumeratedValue>
4940        <enumeratedValue>
4941         <name>en</name>
4942         <description>Enable Interactive Receive Mode.</description>
4943         <value>1</value>
4944        </enumeratedValue>
4945       </enumeratedValues>
4946      </field>
4947      <field>
4948       <name>IRXM_ACK</name>
4949       <description>Data Acknowledge. This bit defines the acknowledge bit returned by the I2C receiver while IRXM = 1 HW forces ACK to 0 when IRXM = 0.</description>
4950       <bitRange>[4:4]</bitRange>
4951       <access>read-write</access>
4952       <enumeratedValues>
4953        <enumeratedValue>
4954         <name>ack</name>
4955         <description>return ACK (pulling SDA LOW).</description>
4956         <value>0</value>
4957        </enumeratedValue>
4958        <enumeratedValue>
4959         <name>nack</name>
4960         <description>return NACK (leaving SDA HIGH).</description>
4961         <value>1</value>
4962        </enumeratedValue>
4963       </enumeratedValues>
4964      </field>
4965      <field>
4966       <name>SCL_OUT</name>
4967       <description>SCL Output. This bits control SCL output when SWOE =1.</description>
4968       <bitRange>[6:6]</bitRange>
4969       <access>read-write</access>
4970       <enumeratedValues>
4971        <enumeratedValue>
4972         <name>drive_scl_low</name>
4973         <description>Drive SCL low. </description>
4974         <value>0</value>
4975        </enumeratedValue>
4976        <enumeratedValue>
4977         <name>release_scl</name>
4978         <description>Release SCL.</description>
4979         <value>1</value>
4980        </enumeratedValue>
4981       </enumeratedValues>
4982      </field>
4983      <field>
4984       <name>SDA_OUT</name>
4985       <description>SDA Output. This bits control SDA output when SWOE = 1. </description>
4986       <bitRange>[7:7]</bitRange>
4987       <access>read-write</access>
4988       <enumeratedValues>
4989        <enumeratedValue>
4990         <name>drive_sda_low</name>
4991         <description>Drive SDA low. </description>
4992         <value>0</value>
4993        </enumeratedValue>
4994        <enumeratedValue>
4995         <name>release_sda</name>
4996         <description>Release SDA.</description>
4997         <value>1</value>
4998        </enumeratedValue>
4999       </enumeratedValues>
5000      </field>
5001      <field>
5002       <name>SCL</name>
5003       <description>SCL status. This bit reflects the logic gate of SCL signal. </description>
5004       <bitRange>[8:8]</bitRange>
5005       <access>read-only</access>
5006      </field>
5007      <field>
5008       <name>SDA</name>
5009       <description>SDA status. THis bit reflects the logic gate of SDA signal.</description>
5010       <bitRange>[9:9]</bitRange>
5011       <access>read-only</access>
5012      </field>
5013      <field>
5014       <name>BB_MODE</name>
5015       <description>Software Output Enable.</description>
5016       <bitRange>[10:10]</bitRange>
5017       <access>read-write</access>
5018       <enumeratedValues>
5019        <enumeratedValue>
5020         <name>outputs_disable</name>
5021         <description>I2C Outputs SCLO and SDAO disabled. </description>
5022         <value>0</value>
5023        </enumeratedValue>
5024        <enumeratedValue>
5025         <name>outputs_enable</name>
5026         <description>I2C Outputs SCLO and SDAO enabled.</description>
5027         <value>1</value>
5028        </enumeratedValue>
5029       </enumeratedValues>
5030      </field>
5031      <field>
5032       <name>READ</name>
5033       <description>Read. This bit reflects the R/W bit of an address match (AMI = 1) or general call match (GCI = 1). This bit is valid 3 cycles after the relevant interrupt bit is set.</description>
5034       <bitRange>[11:11]</bitRange>
5035       <access>read-only</access>
5036       <enumeratedValues>
5037        <enumeratedValue>
5038         <name>write</name>
5039         <description>Write.</description>
5040         <value>0</value>
5041        </enumeratedValue>
5042        <enumeratedValue>
5043         <name>read</name>
5044         <description>Read.</description>
5045         <value>1</value>
5046        </enumeratedValue>
5047       </enumeratedValues>
5048      </field>
5049      <field>
5050       <name>CLKSTR_DIS</name>
5051       <description>This bit will disable slave clock stretching when set.</description>
5052       <bitRange>[12:12]</bitRange>
5053       <access>read-write</access>
5054       <enumeratedValues>
5055        <enumeratedValue>
5056         <name>en</name>
5057         <description>Slave clock stretching enabled.</description>
5058         <value>0</value>
5059        </enumeratedValue>
5060        <enumeratedValue>
5061         <name>dis</name>
5062         <description>Slave clock stretching disabled.</description>
5063         <value>1</value>
5064        </enumeratedValue>
5065       </enumeratedValues>
5066      </field>
5067      <field>
5068       <name>ONE_MST_MODE</name>
5069       <description>SCL Push-Pull Mode. This bit controls whether SCL is operated in a the I2C standard open-drain mode, or in a non-standard push-pull mode where the Hi-Z output isreplaced with Drive-1. The non-standard mode should only be used when operating as a master and communicating with slaves that are guaranteed to never drive SCL low. </description>
5070       <bitRange>[13:13]</bitRange>
5071       <access>read-write</access>
5072       <enumeratedValues>
5073        <enumeratedValue>
5074         <name>dis</name>
5075         <description>Standard open-drain operation:
5076					drive low for 0, Hi-Z for 1</description>
5077         <value>0</value>
5078        </enumeratedValue>
5079        <enumeratedValue>
5080         <name>en</name>
5081         <description>Non-standard push-pull operation:
5082					drive low for 0, drive high for 1</description>
5083         <value>1</value>
5084        </enumeratedValue>
5085       </enumeratedValues>
5086      </field>
5087      <field>
5088       <name>HS_EN</name>
5089       <description>High speed mode enable</description>
5090       <bitRange>[15:15]</bitRange>
5091       <access>read-write</access>
5092      </field>
5093     </fields>
5094    </register>
5095    <register>
5096     <name>STATUS</name>
5097     <description>Status Register.</description>
5098     <addressOffset>0x04</addressOffset>
5099     <fields>
5100      <field>
5101       <name>BUSY</name>
5102       <description>Bus Status.</description>
5103       <bitRange>[0:0]</bitRange>
5104       <access>read-only</access>
5105       <enumeratedValues>
5106        <enumeratedValue>
5107         <name>idle</name>
5108         <description>I2C Bus Idle.</description>
5109         <value>0</value>
5110        </enumeratedValue>
5111        <enumeratedValue>
5112         <name>busy</name>
5113         <description>I2C Bus Busy.</description>
5114         <value>1</value>
5115        </enumeratedValue>
5116       </enumeratedValues>
5117      </field>
5118      <field>
5119       <name>RX_EM</name>
5120       <description>RX empty.</description>
5121       <bitRange>[1:1]</bitRange>
5122       <access>read-only</access>
5123       <enumeratedValues>
5124        <enumeratedValue>
5125         <name>not_empty</name>
5126         <description>Not Empty.</description>
5127         <value>0</value>
5128        </enumeratedValue>
5129        <enumeratedValue>
5130         <name>empty</name>
5131         <description>Empty.</description>
5132         <value>1</value>
5133        </enumeratedValue>
5134       </enumeratedValues>
5135      </field>
5136      <field>
5137       <name>RX_FULL</name>
5138       <description>RX Full.</description>
5139       <bitRange>[2:2]</bitRange>
5140       <access>read-only</access>
5141       <enumeratedValues>
5142        <enumeratedValue>
5143         <name>not_full</name>
5144         <description>Not Full.</description>
5145         <value>0</value>
5146        </enumeratedValue>
5147        <enumeratedValue>
5148         <name>full</name>
5149         <description>Full.</description>
5150         <value>1</value>
5151        </enumeratedValue>
5152       </enumeratedValues>
5153      </field>
5154      <field>
5155       <name>TX_EM</name>
5156       <description>TX Empty.</description>
5157       <bitRange>[3:3]</bitRange>
5158       <enumeratedValues>
5159        <enumeratedValue>
5160         <name>not_empty</name>
5161         <description>Not Empty.</description>
5162         <value>0</value>
5163        </enumeratedValue>
5164        <enumeratedValue>
5165         <name>empty</name>
5166         <description>Empty.</description>
5167         <value>1</value>
5168        </enumeratedValue>
5169       </enumeratedValues>
5170      </field>
5171      <field>
5172       <name>TX_FULL</name>
5173       <description>TX Full.</description>
5174       <bitRange>[4:4]</bitRange>
5175       <enumeratedValues>
5176        <enumeratedValue>
5177         <name>not_empty</name>
5178         <description>Not Empty.</description>
5179         <value>0</value>
5180        </enumeratedValue>
5181        <enumeratedValue>
5182         <name>empty</name>
5183         <description>Empty.</description>
5184         <value>1</value>
5185        </enumeratedValue>
5186       </enumeratedValues>
5187      </field>
5188      <field>
5189       <name>MST_BUSY</name>
5190       <description>Clock Mode.</description>
5191       <bitRange>[5:5]</bitRange>
5192       <access>read-only</access>
5193       <enumeratedValues>
5194        <enumeratedValue>
5195         <name>not_actively_driving_scl_clock</name>
5196         <description>Device not actively driving SCL clock cycles.</description>
5197         <value>0</value>
5198        </enumeratedValue>
5199        <enumeratedValue>
5200         <name>actively_driving_scl_clock</name>
5201         <description>Device operating as master and actively driving SCL clock cycles.</description>
5202         <value>1</value>
5203        </enumeratedValue>
5204       </enumeratedValues>
5205      </field>
5206     </fields>
5207    </register>
5208    <register>
5209     <name>INTFL0</name>
5210     <description>Interrupt Status Register.</description>
5211     <addressOffset>0x08</addressOffset>
5212     <fields>
5213      <field>
5214       <name>DONE</name>
5215       <description>Transfer Done Interrupt.</description>
5216       <bitRange>[0:0]</bitRange>
5217       <enumeratedValues>
5218        <name>INT_FL0_Done</name>
5219        <enumeratedValue>
5220         <name>inactive</name>
5221         <description>No Interrupt is Pending.</description>
5222         <value>0</value>
5223        </enumeratedValue>
5224        <enumeratedValue>
5225         <name>pending</name>
5226         <description>An interrupt is pending.</description>
5227         <value>1</value>
5228        </enumeratedValue>
5229       </enumeratedValues>
5230      </field>
5231      <field>
5232       <name>IRXM</name>
5233       <description>Interactive Receive Interrupt.</description>
5234       <bitRange>[1:1]</bitRange>
5235       <enumeratedValues>
5236        <enumeratedValue>
5237         <name>inactive</name>
5238         <description>No Interrupt is Pending.</description>
5239         <value>0</value>
5240        </enumeratedValue>
5241        <enumeratedValue>
5242         <name>pending</name>
5243         <description>An interrupt is pending.</description>
5244         <value>1</value>
5245        </enumeratedValue>
5246       </enumeratedValues>
5247      </field>
5248      <field>
5249       <name>GC_ADDR_MATCH</name>
5250       <description>Slave General Call Address Match Interrupt.</description>
5251       <bitRange>[2:2]</bitRange>
5252       <enumeratedValues>
5253        <enumeratedValue>
5254         <name>inactive</name>
5255         <description>No Interrupt is Pending.</description>
5256         <value>0</value>
5257        </enumeratedValue>
5258        <enumeratedValue>
5259         <name>pending</name>
5260         <description>An interrupt is pending.</description>
5261         <value>1</value>
5262        </enumeratedValue>
5263       </enumeratedValues>
5264      </field>
5265      <field>
5266       <name>ADDR_MATCH</name>
5267       <description>Slave Address Match Interrupt.</description>
5268       <bitRange>[3:3]</bitRange>
5269       <enumeratedValues>
5270        <enumeratedValue>
5271         <name>inactive</name>
5272         <description>No Interrupt is Pending.</description>
5273         <value>0</value>
5274        </enumeratedValue>
5275        <enumeratedValue>
5276         <name>pending</name>
5277         <description>An interrupt is pending.</description>
5278         <value>1</value>
5279        </enumeratedValue>
5280       </enumeratedValues>
5281      </field>
5282      <field>
5283       <name>RX_THD</name>
5284       <description>Receive Threshold Interrupt. This bit is automaticcaly cleared when RX_FIFO is below the threshold level.</description>
5285       <bitRange>[4:4]</bitRange>
5286       <enumeratedValues>
5287        <enumeratedValue>
5288         <name>inactive</name>
5289         <description>No interrupt is pending.</description>
5290         <value>0</value>
5291        </enumeratedValue>
5292        <enumeratedValue>
5293         <name>pending</name>
5294         <description>An interrupt is pending. RX_FIFO equal or more bytes than the threshold.</description>
5295         <value>1</value>
5296        </enumeratedValue>
5297       </enumeratedValues>
5298      </field>
5299      <field>
5300       <name>TX_THD</name>
5301       <description>Transmit Threshold Interrupt. This bit is automaticcaly cleared when TX_FIFO is above the threshold level.</description>
5302       <bitRange>[5:5]</bitRange>
5303       <enumeratedValues>
5304        <enumeratedValue>
5305         <name>inactive</name>
5306         <description>No interrupt is pending.</description>
5307         <value>0</value>
5308        </enumeratedValue>
5309        <enumeratedValue>
5310         <name>pending</name>
5311         <description>An interrupt is pending. TX_FIFO has equal or less bytes than the threshold.</description>
5312         <value>1</value>
5313        </enumeratedValue>
5314       </enumeratedValues>
5315      </field>
5316      <field>
5317       <name>STOP</name>
5318       <description>STOP Interrupt.</description>
5319       <bitRange>[6:6]</bitRange>
5320       <enumeratedValues>
5321        <enumeratedValue>
5322         <name>inactive</name>
5323         <description>No interrupt is pending.</description>
5324         <value>0</value>
5325        </enumeratedValue>
5326        <enumeratedValue>
5327         <name>pending</name>
5328         <description>An interrupt is pending. TX_FIFO has equal or less bytes than the threshold.</description>
5329         <value>1</value>
5330        </enumeratedValue>
5331       </enumeratedValues>
5332      </field>
5333      <field>
5334       <name>ADDR_ACK</name>
5335       <description>Address Acknowledge Interrupt.</description>
5336       <bitRange>[7:7]</bitRange>
5337       <enumeratedValues>
5338        <enumeratedValue>
5339         <name>inactive</name>
5340         <description>No Interrupt is Pending.</description>
5341         <value>0</value>
5342        </enumeratedValue>
5343        <enumeratedValue>
5344         <name>pending</name>
5345         <description>An interrupt is pending.</description>
5346         <value>1</value>
5347        </enumeratedValue>
5348       </enumeratedValues>
5349      </field>
5350      <field>
5351       <name>ARB_ERR</name>
5352       <description>Arbritation error Interrupt.</description>
5353       <bitRange>[8:8]</bitRange>
5354       <enumeratedValues>
5355        <enumeratedValue>
5356         <name>inactive</name>
5357         <description>No Interrupt is Pending.</description>
5358         <value>0</value>
5359        </enumeratedValue>
5360        <enumeratedValue>
5361         <name>pending</name>
5362         <description>An interrupt is pending.</description>
5363         <value>1</value>
5364        </enumeratedValue>
5365       </enumeratedValues>
5366      </field>
5367      <field>
5368       <name>TO_ERR</name>
5369       <description>timeout Error Interrupt.</description>
5370       <bitRange>[9:9]</bitRange>
5371       <enumeratedValues>
5372        <enumeratedValue>
5373         <name>inactive</name>
5374         <description>No Interrupt is Pending.</description>
5375         <value>0</value>
5376        </enumeratedValue>
5377        <enumeratedValue>
5378         <name>pending</name>
5379         <description>An interrupt is pending.</description>
5380         <value>1</value>
5381        </enumeratedValue>
5382       </enumeratedValues>
5383      </field>
5384      <field>
5385       <name>ADDR_NACK_ERR</name>
5386       <description>Address NACK Error Interrupt.</description>
5387       <bitRange>[10:10]</bitRange>
5388       <enumeratedValues>
5389        <enumeratedValue>
5390         <name>inactive</name>
5391         <description>No Interrupt is Pending.</description>
5392         <value>0</value>
5393        </enumeratedValue>
5394        <enumeratedValue>
5395         <name>pending</name>
5396         <description>An interrupt is pending.</description>
5397         <value>1</value>
5398        </enumeratedValue>
5399       </enumeratedValues>
5400      </field>
5401      <field>
5402       <name>DATA_ERR</name>
5403       <description>Data NACK Error Interrupt.</description>
5404       <bitRange>[11:11]</bitRange>
5405       <enumeratedValues>
5406        <enumeratedValue>
5407         <name>inactive</name>
5408         <description>No Interrupt is Pending.</description>
5409         <value>0</value>
5410        </enumeratedValue>
5411        <enumeratedValue>
5412         <name>pending</name>
5413         <description>An interrupt is pending.</description>
5414         <value>1</value>
5415        </enumeratedValue>
5416       </enumeratedValues>
5417      </field>
5418      <field>
5419       <name>DNR_ERR</name>
5420       <description>Do Not Respond Error Interrupt.</description>
5421       <bitRange>[12:12]</bitRange>
5422       <enumeratedValues>
5423        <enumeratedValue>
5424         <name>inactive</name>
5425         <description>No Interrupt is Pending.</description>
5426         <value>0</value>
5427        </enumeratedValue>
5428        <enumeratedValue>
5429         <name>pending</name>
5430         <description>An interrupt is pending.</description>
5431         <value>1</value>
5432        </enumeratedValue>
5433       </enumeratedValues>
5434      </field>
5435      <field>
5436       <name>START_ERR</name>
5437       <description>Start Error Interrupt.</description>
5438       <bitRange>[13:13]</bitRange>
5439       <enumeratedValues>
5440        <enumeratedValue>
5441         <name>inactive</name>
5442         <description>No Interrupt is Pending.</description>
5443         <value>0</value>
5444        </enumeratedValue>
5445        <enumeratedValue>
5446         <name>pending</name>
5447         <description>An interrupt is pending.</description>
5448         <value>1</value>
5449        </enumeratedValue>
5450       </enumeratedValues>
5451      </field>
5452      <field>
5453       <name>STOP_ERR</name>
5454       <description>Stop Error Interrupt.</description>
5455       <bitRange>[14:14]</bitRange>
5456       <enumeratedValues>
5457        <enumeratedValue>
5458         <name>inactive</name>
5459         <description>No Interrupt is Pending.</description>
5460         <value>0</value>
5461        </enumeratedValue>
5462        <enumeratedValue>
5463         <name>pending</name>
5464         <description>An interrupt is pending.</description>
5465         <value>1</value>
5466        </enumeratedValue>
5467       </enumeratedValues>
5468      </field>
5469      <field>
5470       <name>TX_LOCKOUT</name>
5471       <description>Transmit Lock Out Interrupt.</description>
5472       <bitRange>[15:15]</bitRange>
5473      </field>
5474      <field>
5475       <name>MAMI</name>
5476       <description>Multiple Address Match Interrupt</description>
5477       <bitRange>[21:16]</bitRange>
5478      </field>
5479      <field>
5480       <name>RD_ADDR_MATCH</name>
5481       <description>Slave Read Address Match Interrupt</description>
5482       <bitRange>[22:22]</bitRange>
5483      </field>
5484      <field>
5485       <name>WR_ADDR_MATCH</name>
5486       <description>Slave Write Address Match Interrupt</description>
5487       <bitRange>[23:23]</bitRange>
5488      </field>
5489     </fields>
5490    </register>
5491    <register>
5492     <name>INTEN0</name>
5493     <description>Interrupt Enable Register.</description>
5494     <addressOffset>0x0C</addressOffset>
5495     <access>read-write</access>
5496     <fields>
5497      <field>
5498       <name>DONE</name>
5499       <description>Transfer Done Interrupt Enable.</description>
5500       <bitRange>[0:0]</bitRange>
5501       <access>read-write</access>
5502       <enumeratedValues>
5503        <enumeratedValue>
5504         <name>dis</name>
5505         <description>Interrupt disabled.</description>
5506         <value>0</value>
5507        </enumeratedValue>
5508        <enumeratedValue>
5509         <name>en</name>
5510         <description>Interrupt enabled when DONE = 1.</description>
5511         <value>1</value>
5512        </enumeratedValue>
5513       </enumeratedValues>
5514      </field>
5515      <field>
5516       <name>IRXM</name>
5517       <description>Description not available.</description>
5518       <bitRange>[1:1]</bitRange>
5519       <access>read-write</access>
5520       <enumeratedValues>
5521        <enumeratedValue>
5522         <name>dis</name>
5523         <description>Interrupt disabled.</description>
5524         <value>0</value>
5525        </enumeratedValue>
5526        <enumeratedValue>
5527         <name>en</name>
5528         <description>Interrupt enabled when RX_MODE = 1.</description>
5529         <value>1</value>
5530        </enumeratedValue>
5531       </enumeratedValues>
5532      </field>
5533      <field>
5534       <name>GC_ADDR_MATCH</name>
5535       <description>Slave mode general call address match received input enable.</description>
5536       <bitRange>[2:2]</bitRange>
5537       <access>read-write</access>
5538       <enumeratedValues>
5539        <enumeratedValue>
5540         <name>dis</name>
5541         <description>Interrupt disabled.</description>
5542         <value>0</value>
5543        </enumeratedValue>
5544        <enumeratedValue>
5545         <name>en</name>
5546         <description>Interrupt enabled when GEN_CTRL_ADDR = 1.</description>
5547         <value>1</value>
5548        </enumeratedValue>
5549       </enumeratedValues>
5550      </field>
5551      <field>
5552       <name>ADDR_MATCH</name>
5553       <description>Slave mode incoming address match interrupt.</description>
5554       <bitRange>[3:3]</bitRange>
5555       <access>read-write</access>
5556       <enumeratedValues>
5557        <enumeratedValue>
5558         <name>dis</name>
5559         <description>Interrupt disabled.</description>
5560         <value>0</value>
5561        </enumeratedValue>
5562        <enumeratedValue>
5563         <name>en</name>
5564         <description>Interrupt enabled when ADDR_MATCH = 1.</description>
5565         <value>1</value>
5566        </enumeratedValue>
5567       </enumeratedValues>
5568      </field>
5569      <field>
5570       <name>RX_THD</name>
5571       <description>RX FIFO Above Treshold Level Interrupt Enable.</description>
5572       <bitRange>[4:4]</bitRange>
5573       <access>read-write</access>
5574       <enumeratedValues>
5575        <enumeratedValue>
5576         <name>dis</name>
5577         <description>Interrupt disabled.</description>
5578         <value>0</value>
5579        </enumeratedValue>
5580        <enumeratedValue>
5581         <name>en</name>
5582         <description>Interrupt enabled.</description>
5583         <value>1</value>
5584        </enumeratedValue>
5585       </enumeratedValues>
5586      </field>
5587      <field>
5588       <name>TX_THD</name>
5589       <description>TX FIFO Below Treshold Level Interrupt Enable.</description>
5590       <bitRange>[5:5]</bitRange>
5591       <enumeratedValues>
5592        <enumeratedValue>
5593         <name>dis</name>
5594         <description>Interrupt disabled.</description>
5595         <value>0</value>
5596        </enumeratedValue>
5597        <enumeratedValue>
5598         <name>en</name>
5599         <description>Interrupt enabled.</description>
5600         <value>1</value>
5601        </enumeratedValue>
5602       </enumeratedValues>
5603      </field>
5604      <field>
5605       <name>STOP</name>
5606       <description>Stop Interrupt Enable</description>
5607       <bitRange>[6:6]</bitRange>
5608       <access>read-write</access>
5609       <enumeratedValues>
5610        <enumeratedValue>
5611         <name>dis</name>
5612         <description>Interrupt disabled.</description>
5613         <value>0</value>
5614        </enumeratedValue>
5615        <enumeratedValue>
5616         <name>en</name>
5617         <description>Interrupt enabled when STOP = 1.</description>
5618         <value>1</value>
5619        </enumeratedValue>
5620       </enumeratedValues>
5621      </field>
5622      <field>
5623       <name>ADDR_ACK</name>
5624       <description>Received Address ACK from Slave Interrupt.</description>
5625       <bitRange>[7:7]</bitRange>
5626       <enumeratedValues>
5627        <enumeratedValue>
5628         <name>dis</name>
5629         <description>Interrupt disabled.</description>
5630         <value>0</value>
5631        </enumeratedValue>
5632        <enumeratedValue>
5633         <name>en</name>
5634         <description>Interrupt enabled.</description>
5635         <value>1</value>
5636        </enumeratedValue>
5637       </enumeratedValues>
5638      </field>
5639      <field>
5640       <name>ARB_ERR</name>
5641       <description>Master Mode Arbitration Lost Interrupt.</description>
5642       <bitRange>[8:8]</bitRange>
5643       <enumeratedValues>
5644        <enumeratedValue>
5645         <name>dis</name>
5646         <description>Interrupt disabled.</description>
5647         <value>0</value>
5648        </enumeratedValue>
5649        <enumeratedValue>
5650         <name>en</name>
5651         <description>Interrupt enabled.</description>
5652         <value>1</value>
5653        </enumeratedValue>
5654       </enumeratedValues>
5655      </field>
5656      <field>
5657       <name>TO_ERR</name>
5658       <description>Timeout Error Interrupt Enable.</description>
5659       <bitRange>[9:9]</bitRange>
5660       <enumeratedValues>
5661        <enumeratedValue>
5662         <name>dis</name>
5663         <description>Interrupt disabled.</description>
5664         <value>0</value>
5665        </enumeratedValue>
5666        <enumeratedValue>
5667         <name>en</name>
5668         <description>Interrupt enabled.</description>
5669         <value>1</value>
5670        </enumeratedValue>
5671       </enumeratedValues>
5672      </field>
5673      <field>
5674       <name>ADDR_NACK_ERR</name>
5675       <description>Master Mode Address NACK Received Interrupt.</description>
5676       <bitRange>[10:10]</bitRange>
5677       <enumeratedValues>
5678        <enumeratedValue>
5679         <name>dis</name>
5680         <description>Interrupt disabled.</description>
5681         <value>0</value>
5682        </enumeratedValue>
5683        <enumeratedValue>
5684         <name>en</name>
5685         <description>Interrupt enabled.</description>
5686         <value>1</value>
5687        </enumeratedValue>
5688       </enumeratedValues>
5689      </field>
5690      <field>
5691       <name>DATA_ERR</name>
5692       <description>Master Mode Data NACK Received Interrupt.</description>
5693       <bitRange>[11:11]</bitRange>
5694       <enumeratedValues>
5695        <enumeratedValue>
5696         <name>dis</name>
5697         <description>Interrupt disabled.</description>
5698         <value>0</value>
5699        </enumeratedValue>
5700        <enumeratedValue>
5701         <name>en</name>
5702         <description>Interrupt enabled.</description>
5703         <value>1</value>
5704        </enumeratedValue>
5705       </enumeratedValues>
5706      </field>
5707      <field>
5708       <name>DNR_ERR</name>
5709       <description>Slave Mode Do Not Respond Interrupt.</description>
5710       <bitRange>[12:12]</bitRange>
5711       <enumeratedValues>
5712        <enumeratedValue>
5713         <name>dis</name>
5714         <description>Interrupt disabled.</description>
5715         <value>0</value>
5716        </enumeratedValue>
5717        <enumeratedValue>
5718         <name>en</name>
5719         <description>Interrupt enabled.</description>
5720         <value>1</value>
5721        </enumeratedValue>
5722       </enumeratedValues>
5723      </field>
5724      <field>
5725       <name>START_ERR</name>
5726       <description>Out of Sequence START condition detected interrupt.</description>
5727       <bitRange>[13:13]</bitRange>
5728       <enumeratedValues>
5729        <enumeratedValue>
5730         <name>dis</name>
5731         <description>Interrupt disabled.</description>
5732         <value>0</value>
5733        </enumeratedValue>
5734        <enumeratedValue>
5735         <name>en</name>
5736         <description>Interrupt enabled.</description>
5737         <value>1</value>
5738        </enumeratedValue>
5739       </enumeratedValues>
5740      </field>
5741      <field>
5742       <name>STOP_ERR</name>
5743       <description>Out of Sequence STOP condition detected interrupt.</description>
5744       <bitRange>[14:14]</bitRange>
5745       <enumeratedValues>
5746        <enumeratedValue>
5747         <name>dis</name>
5748         <description>Interrupt disabled.</description>
5749         <value>0</value>
5750        </enumeratedValue>
5751        <enumeratedValue>
5752         <name>en</name>
5753         <description>Interrupt enabled.</description>
5754         <value>1</value>
5755        </enumeratedValue>
5756       </enumeratedValues>
5757      </field>
5758      <field>
5759       <name>TX_LOCKOUT</name>
5760       <description>TX FIFO Locked Out Interrupt.</description>
5761       <bitRange>[15:15]</bitRange>
5762      </field>
5763      <field>
5764       <name>MAMI</name>
5765       <description>Multiple Address Match Interrupt</description>
5766       <bitRange>[21:16]</bitRange>
5767      </field>
5768      <field>
5769       <name>RD_ADDR_MATCH</name>
5770       <description>Slave Read Address Match Interrupt</description>
5771       <bitRange>[22:22]</bitRange>
5772      </field>
5773      <field>
5774       <name>WR_ADDR_MATCH</name>
5775       <description>Slave Write Address Match Interrupt</description>
5776       <bitRange>[23:23]</bitRange>
5777      </field>
5778     </fields>
5779    </register>
5780    <register>
5781     <name>INTFL1</name>
5782     <description>Interrupt Status Register 1.</description>
5783     <addressOffset>0x10</addressOffset>
5784     <fields>
5785      <field>
5786       <name>RX_OV</name>
5787       <description>Receiver Overflow Interrupt. When operating as a slave receiver, this bit is set when you reach the first data bit and the RX FIFO and shift register are both full.</description>
5788       <bitRange>[0:0]</bitRange>
5789       <enumeratedValues>
5790        <enumeratedValue>
5791         <name>inactive</name>
5792         <description>No Interrupt is Pending.</description>
5793         <value>0</value>
5794        </enumeratedValue>
5795        <enumeratedValue>
5796         <name>pending</name>
5797         <description>An interrupt is pending.</description>
5798         <value>1</value>
5799        </enumeratedValue>
5800       </enumeratedValues>
5801      </field>
5802      <field>
5803       <name>TX_UN</name>
5804       <description>Transmit Underflow Interrupt. When operating as a slave transmitter, this bit is set when you reach the first data bit and the TX FIFO is empty and the master is still asking for more data (i.e the master hasn't sent a NACK yet).</description>
5805       <bitRange>[1:1]</bitRange>
5806       <enumeratedValues>
5807        <enumeratedValue>
5808         <name>inactive</name>
5809         <description>No Interrupt is Pending.</description>
5810         <value>0</value>
5811        </enumeratedValue>
5812        <enumeratedValue>
5813         <name>pending</name>
5814         <description>An interrupt is pending.</description>
5815         <value>1</value>
5816        </enumeratedValue>
5817       </enumeratedValues>
5818      </field>
5819      <field>
5820       <name>START</name>
5821       <description>START Condition Status Flag.</description>
5822       <bitRange>[2:2]</bitRange>
5823      </field>
5824     </fields>
5825    </register>
5826    <register>
5827     <name>INTEN1</name>
5828     <description>Interrupt Staus Register 1.</description>
5829     <addressOffset>0x14</addressOffset>
5830     <access>read-write</access>
5831     <fields>
5832      <field>
5833       <name>RX_OV</name>
5834       <description>Receiver Overflow Interrupt Enable.</description>
5835       <bitRange>[0:0]</bitRange>
5836       <enumeratedValues>
5837        <enumeratedValue>
5838         <name>dis</name>
5839         <description>No Interrupt is Pending.</description>
5840         <value>0</value>
5841        </enumeratedValue>
5842        <enumeratedValue>
5843         <name>en</name>
5844         <description>An interrupt is pending.</description>
5845         <value>1</value>
5846        </enumeratedValue>
5847       </enumeratedValues>
5848      </field>
5849      <field>
5850       <name>TX_UN</name>
5851       <description>Transmit Underflow Interrupt Enable.</description>
5852       <bitRange>[1:1]</bitRange>
5853       <enumeratedValues>
5854        <enumeratedValue>
5855         <name>dis</name>
5856         <description>No Interrupt is Pending.</description>
5857         <value>0</value>
5858        </enumeratedValue>
5859        <enumeratedValue>
5860         <name>en</name>
5861         <description>An interrupt is pending.</description>
5862         <value>1</value>
5863        </enumeratedValue>
5864       </enumeratedValues>
5865      </field>
5866      <field>
5867       <name>START</name>
5868       <description>START Condition Interrupt Enable.</description>
5869       <bitRange>[2:2]</bitRange>
5870      </field>
5871     </fields>
5872    </register>
5873    <register>
5874     <name>FIFOLEN</name>
5875     <description>FIFO Configuration Register.</description>
5876     <addressOffset>0x18</addressOffset>
5877     <fields>
5878      <field>
5879       <name>RX_DEPTH</name>
5880       <description>Receive FIFO Length.</description>
5881       <bitRange>[7:0]</bitRange>
5882       <access>read-only</access>
5883      </field>
5884      <field>
5885       <name>TX_DEPTH</name>
5886       <description>Transmit FIFO Length.</description>
5887       <bitRange>[15:8]</bitRange>
5888       <access>read-only</access>
5889      </field>
5890     </fields>
5891    </register>
5892    <register>
5893     <name>RXCTRL0</name>
5894     <description>Receive Control Register 0.</description>
5895     <addressOffset>0x1C</addressOffset>
5896     <fields>
5897      <field>
5898       <name>DNR</name>
5899       <description>Do Not Respond.</description>
5900       <bitRange>[0:0]</bitRange>
5901       <enumeratedValues>
5902        <enumeratedValue>
5903         <name>respond</name>
5904         <description>Always respond to address match.</description>
5905         <value>0</value>
5906        </enumeratedValue>
5907        <enumeratedValue>
5908         <name>not_respond_rx_fifo_empty</name>
5909         <description>Do not respond to address match when RX_FIFO is not empty.</description>
5910         <value>1</value>
5911        </enumeratedValue>
5912       </enumeratedValues>
5913      </field>
5914      <field>
5915       <name>FLUSH</name>
5916       <description>Receive FIFO Flush. This bit is automatically cleared to 0 after the operation. Setting this bit to 1 will affect RX_FIFO status.</description>
5917       <bitRange>[7:7]</bitRange>
5918       <enumeratedValues>
5919        <enumeratedValue>
5920         <name>not_flushed</name>
5921         <description>FIFO not flushed.</description>
5922         <value>0</value>
5923        </enumeratedValue>
5924        <enumeratedValue>
5925         <name>flush</name>
5926         <description>Flush RX_FIFO.</description>
5927         <value>1</value>
5928        </enumeratedValue>
5929       </enumeratedValues>
5930      </field>
5931      <field>
5932       <name>THD_LVL</name>
5933       <description>Receive FIFO Threshold. These bits define the RX_FIFO interrupt threshold.</description>
5934       <bitRange>[11:8]</bitRange>
5935      </field>
5936     </fields>
5937    </register>
5938    <register>
5939     <name>RXCTRL1</name>
5940     <description>Receive Control Register 1.</description>
5941     <addressOffset>0x20</addressOffset>
5942     <fields>
5943      <field>
5944       <name>CNT</name>
5945       <description>Receive Count Bits. These bits define the number of bytes to be received in a transaction, except for the case RXCNT = 0. RXCNT = 0 means 256 bytes to be received in a transaction.</description>
5946       <bitRange>[7:0]</bitRange>
5947      </field>
5948      <field>
5949       <name>LVL</name>
5950       <description>Receive FIFO Count. These bits reflect the number of byte in the RX_FIFO. These bits are flushed when I2CEN = 0.</description>
5951       <bitRange>[11:8]</bitRange>
5952       <access>read-only</access>
5953      </field>
5954     </fields>
5955    </register>
5956    <register>
5957     <name>TXCTRL0</name>
5958     <description>Transmit Control Register 0.</description>
5959     <addressOffset>0x24</addressOffset>
5960     <fields>
5961      <field>
5962       <name>PRELOAD_MODE</name>
5963       <description>Transmit FIFO Preaload Mode. Setting this bit will allow for high speed application to preload the transmit FIFO prior to Slave Address Match.</description>
5964       <bitRange>[0:0]</bitRange>
5965      </field>
5966      <field>
5967       <name>TX_READY_MODE</name>
5968       <description>Transmit FIFO Ready Manual Mode.</description>
5969       <bitRange>[1:1]</bitRange>
5970       <enumeratedValues>
5971        <enumeratedValue>
5972         <name>en</name>
5973         <description>HW control of I2CTXRDY enabled.</description>
5974         <value>0</value>
5975        </enumeratedValue>
5976        <enumeratedValue>
5977         <name>dis</name>
5978         <description>HW control of I2CTXRDY disabled.</description>
5979         <value>1</value>
5980        </enumeratedValue>
5981       </enumeratedValues>
5982      </field>
5983      <field>
5984       <name>GC_ADDR_FLUSH_DIS</name>
5985       <description>TX FIFO General Call Address Match Auto Flush Disable.</description>
5986       <bitRange>[2:2]</bitRange>
5987       <enumeratedValues>
5988        <enumeratedValue>
5989         <name>en</name>
5990         <description>Enabled.</description>
5991         <value>0</value>
5992        </enumeratedValue>
5993        <enumeratedValue>
5994         <name>dis</name>
5995         <description>Disabled.</description>
5996         <value>1</value>
5997        </enumeratedValue>
5998       </enumeratedValues>
5999      </field>
6000      <field>
6001       <name>WR_ADDR_FLUSH_DIS</name>
6002       <description>TX FIFO Slave Address Match Write Auto Flush Disable.</description>
6003       <bitRange>[3:3]</bitRange>
6004       <enumeratedValues>
6005        <enumeratedValue>
6006         <name>en</name>
6007         <description>Enabled.</description>
6008         <value>0</value>
6009        </enumeratedValue>
6010        <enumeratedValue>
6011         <name>dis</name>
6012         <description>Disabled.</description>
6013         <value>1</value>
6014        </enumeratedValue>
6015       </enumeratedValues>
6016      </field>
6017      <field>
6018       <name>RD_ADDR_FLUSH_DIS</name>
6019       <description>TX FIFO Slave Address Match Read Auto Flush Disable.</description>
6020       <bitRange>[4:4]</bitRange>
6021       <enumeratedValues>
6022        <enumeratedValue>
6023         <name>en</name>
6024         <description>Enabled.</description>
6025         <value>0</value>
6026        </enumeratedValue>
6027        <enumeratedValue>
6028         <name>dis</name>
6029         <description>Disabled.</description>
6030         <value>1</value>
6031        </enumeratedValue>
6032       </enumeratedValues>
6033      </field>
6034      <field>
6035       <name>NACK_FLUSH_DIS</name>
6036       <description>TX FIFO received NACK Auto Flush Disable.</description>
6037       <bitRange>[5:5]</bitRange>
6038       <enumeratedValues>
6039        <enumeratedValue>
6040         <name>en</name>
6041         <description>Enabled.</description>
6042         <value>0</value>
6043        </enumeratedValue>
6044        <enumeratedValue>
6045         <name>dis</name>
6046         <description>Disabled.</description>
6047         <value>1</value>
6048        </enumeratedValue>
6049       </enumeratedValues>
6050      </field>
6051      <field>
6052       <name>FLUSH</name>
6053       <description>Transmit FIFO Flush. This bit is automatically cleared to 0 after the operation.</description>
6054       <bitRange>[7:7]</bitRange>
6055       <enumeratedValues>
6056        <enumeratedValue>
6057         <name>not_flushed</name>
6058         <description>FIFO not flushed.</description>
6059         <value>0</value>
6060        </enumeratedValue>
6061        <enumeratedValue>
6062         <name>flush</name>
6063         <description>Flush TX_FIFO.</description>
6064         <value>1</value>
6065        </enumeratedValue>
6066       </enumeratedValues>
6067      </field>
6068      <field>
6069       <name>THD_VAL</name>
6070       <description>Transmit FIFO Threshold. These bits define the TX_FIFO interrupt threshold.</description>
6071       <bitRange>[11:8]</bitRange>
6072      </field>
6073     </fields>
6074    </register>
6075    <register>
6076     <name>TXCTRL1</name>
6077     <description>Transmit Control Register 1.</description>
6078     <addressOffset>0x28</addressOffset>
6079     <fields>
6080      <field>
6081       <name>PRELOAD_RDY</name>
6082       <description>Transmit FIFO Preload Ready.</description>
6083       <bitRange>[0:0]</bitRange>
6084      </field>
6085      <field>
6086       <name>LVL</name>
6087       <description>Transmit FIFO Count. These bits reflect the number of bytes in the TX_FIFO.</description>
6088       <bitRange>[11:8]</bitRange>
6089       <access>read-only</access>
6090      </field>
6091     </fields>
6092    </register>
6093    <register>
6094     <name>FIFO</name>
6095     <description>Data Register.</description>
6096     <addressOffset>0x2C</addressOffset>
6097     <fields>
6098      <field>
6099       <name>DATA</name>
6100       <description>Data is read from or written to this location. Transmit and receive FIFO are separate but both are addressed at this location.</description>
6101       <bitOffset>0</bitOffset>
6102       <bitWidth>8</bitWidth>
6103      </field>
6104     </fields>
6105    </register>
6106    <register>
6107     <name>MSTCTRL</name>
6108     <description>Master Control Register.</description>
6109     <addressOffset>0x30</addressOffset>
6110     <fields>
6111      <field>
6112       <name>START</name>
6113       <description>Setting this bit to 1 will start a master transfer.</description>
6114       <bitRange>[0:0]</bitRange>
6115      </field>
6116      <field>
6117       <name>RESTART</name>
6118       <description>Setting this bit to 1 will generate a repeated START.</description>
6119       <bitRange>[1:1]</bitRange>
6120      </field>
6121      <field>
6122       <name>STOP</name>
6123       <description>Setting this bit to 1 will generate a STOP condition.</description>
6124       <bitRange>[2:2]</bitRange>
6125      </field>
6126      <field>
6127       <name>EX_ADDR_EN</name>
6128       <description>Slave Extend Address Select.</description>
6129       <bitRange>[7:7]</bitRange>
6130       <enumeratedValues>
6131        <enumeratedValue>
6132         <name>7_bits_address</name>
6133         <description>7-bit address.</description>
6134         <value>0</value>
6135        </enumeratedValue>
6136        <enumeratedValue>
6137         <name>10_bits_address</name>
6138         <description>10-bit address.</description>
6139         <value>1</value>
6140        </enumeratedValue>
6141       </enumeratedValues>
6142      </field>
6143     </fields>
6144    </register>
6145    <register>
6146     <name>CLKLO</name>
6147     <description>Clock Low Register.</description>
6148     <addressOffset>0x34</addressOffset>
6149     <fields>
6150      <field>
6151       <name>LO</name>
6152       <description>Clock low. In master mode, these bits define the SCL low period. In slave mode, these bits define the time SCL will be held low after data is outputted.</description>
6153       <bitRange>[8:0]</bitRange>
6154      </field>
6155     </fields>
6156    </register>
6157    <register>
6158     <name>CLKHI</name>
6159     <description>Clock high Register.</description>
6160     <addressOffset>0x38</addressOffset>
6161     <fields>
6162      <field>
6163       <name>HI</name>
6164       <description>Clock High. In master mode, these bits define the SCL high period.</description>
6165       <bitRange>[8:0]</bitRange>
6166      </field>
6167     </fields>
6168    </register>
6169    <register>
6170     <name>HSCLK</name>
6171     <description>Clock high Register.</description>
6172     <addressOffset>0x3C</addressOffset>
6173     <fields>
6174      <field>
6175       <name>LO</name>
6176       <description>Clock Low. This field sets the Hs-Mode clock low count. In Slave mode, this is the time SCL is held low after data is output on SDA.</description>
6177       <bitRange>[7:0]</bitRange>
6178      </field>
6179      <field>
6180       <name>HI</name>
6181       <description>Clock High. This field sets the Hs-Mode clock high count. In Slave mode, this is the time SCL is held high after data is output on SDA</description>
6182       <bitRange>[15:8]</bitRange>
6183      </field>
6184     </fields>
6185    </register>
6186    <register>
6187     <name>TIMEOUT</name>
6188     <description>Timeout Register</description>
6189     <addressOffset>0x40</addressOffset>
6190     <fields>
6191      <field>
6192       <name>SCL_TO_VAL</name>
6193       <description>Timeout</description>
6194       <bitRange>[15:0]</bitRange>
6195      </field>
6196     </fields>
6197    </register>
6198    <register>
6199     <name>DMA</name>
6200     <description>DMA Register.</description>
6201     <addressOffset>0x48</addressOffset>
6202     <fields>
6203      <field>
6204       <name>TX_EN</name>
6205       <description>TX channel enable.</description>
6206       <bitRange>[0:0]</bitRange>
6207       <enumeratedValues>
6208        <enumeratedValue>
6209         <name>dis</name>
6210         <description>Disable.</description>
6211         <value>0</value>
6212        </enumeratedValue>
6213        <enumeratedValue>
6214         <name>en</name>
6215         <description>Enable.</description>
6216         <value>1</value>
6217        </enumeratedValue>
6218       </enumeratedValues>
6219      </field>
6220      <field>
6221       <name>RX_EN</name>
6222       <description>RX channel enable.</description>
6223       <bitRange>[1:1]</bitRange>
6224       <enumeratedValues>
6225        <enumeratedValue>
6226         <name>dis</name>
6227         <description>Disable.</description>
6228         <value>0</value>
6229        </enumeratedValue>
6230        <enumeratedValue>
6231         <name>en</name>
6232         <description>Enable.</description>
6233         <value>1</value>
6234        </enumeratedValue>
6235       </enumeratedValues>
6236      </field>
6237     </fields>
6238    </register>
6239    <register>
6240     <dim>4</dim>
6241     <dimIncrement>4</dimIncrement>
6242     <name>SLAVE_MULTI[%s]</name>
6243     <description>Slave Address Register.</description>
6244     <alternateRegister>SLAVE0</alternateRegister>
6245     <addressOffset>0x4C</addressOffset>
6246     <size>32</size>
6247     <access>read-write</access>
6248     <fields>
6249      <field>
6250       <name>ADDR</name>
6251       <description>Slave Address.</description>
6252       <bitRange>[9:0]</bitRange>
6253      </field>
6254      <field>
6255       <name>DIS</name>
6256       <description>Slave Disable.</description>
6257       <bitRange>[10:10]</bitRange>
6258      </field>
6259      <field>
6260       <name>EXT_ADDR_EN</name>
6261       <description>Extended Address Select.</description>
6262       <bitRange>[15:15]</bitRange>
6263       <enumeratedValues>
6264        <enumeratedValue>
6265         <name>7_bits_address</name>
6266         <description>7-bit address.</description>
6267         <value>0</value>
6268        </enumeratedValue>
6269        <enumeratedValue>
6270         <name>10_bits_address</name>
6271         <description>10-bit address.</description>
6272         <value>1</value>
6273        </enumeratedValue>
6274       </enumeratedValues>
6275      </field>
6276     </fields>
6277    </register>
6278    <register>
6279     <name>SLAVE0</name>
6280     <description>Slave Address Register.</description>
6281     <addressOffset>0x4C</addressOffset>
6282    </register>
6283    <register>
6284     <name>SLAVE1</name>
6285     <description>Slave Address Register.</description>
6286     <addressOffset>0x50</addressOffset>
6287    </register>
6288    <register>
6289     <name>SLAVE2</name>
6290     <description>Slave Address Register.</description>
6291     <addressOffset>0x54</addressOffset>
6292    </register>
6293    <register>
6294     <name>SLAVE3</name>
6295     <description>Slave Address Register.</description>
6296     <addressOffset>0x58</addressOffset>
6297    </register>
6298   </registers>
6299  </peripheral>
6300<!--I2C0 Inter-Integrated Circuit.-->
6301  <peripheral derivedFrom="I2C0">
6302   <name>I2C1</name>
6303   <description>Inter-Integrated Circuit. 1</description>
6304   <baseAddress>0x4001E000</baseAddress>
6305   <interrupt>
6306    <name>I2C1</name>
6307    <description>I2C1 IRQ</description>
6308    <value>36</value>
6309   </interrupt>
6310  </peripheral>
6311<!--I2C1 Inter-Integrated Circuit. 1-->
6312  <peripheral derivedFrom="I2C0">
6313   <name>I2C2</name>
6314   <description>Inter-Integrated Circuit. 2</description>
6315   <baseAddress>0x4001F000</baseAddress>
6316   <interrupt>
6317    <name>I2C2</name>
6318    <description>I2C2 IRQ</description>
6319    <value>62</value>
6320   </interrupt>
6321  </peripheral>
6322<!--I2C2 Inter-Integrated Circuit. 2-->
6323  <peripheral>
6324   <name>I2S</name>
6325   <description>Inter-IC Sound Interface.</description>
6326   <groupName>I2S</groupName>
6327   <baseAddress>0x40060000</baseAddress>
6328   <size>32</size>
6329   <addressBlock>
6330    <offset>0x00</offset>
6331    <size>0x1000</size>
6332    <usage>registers</usage>
6333   </addressBlock>
6334   <interrupt>
6335    <name>I2S</name>
6336    <description>I2S IRQ</description>
6337    <value>99</value>
6338   </interrupt>
6339   <registers>
6340    <register>
6341     <name>CTRL0CH0</name>
6342     <description>Global mode channel.</description>
6343     <addressOffset>0x00</addressOffset>
6344     <fields>
6345      <field>
6346       <name>LSB_FIRST</name>
6347       <description>LSB Transmit Receive First.</description>
6348       <bitRange>[1:1]</bitRange>
6349       <access>read-write</access>
6350      </field>
6351      <field>
6352       <name>PDM_FILT</name>
6353       <description>PDM Filter.</description>
6354       <bitRange>[2:2]</bitRange>
6355       <access>read-write</access>
6356      </field>
6357      <field>
6358       <name>PDM_EN</name>
6359       <description>PDM Enable.</description>
6360       <bitRange>[3:3]</bitRange>
6361       <access>read-write</access>
6362      </field>
6363      <field>
6364       <name>USEDDR</name>
6365       <description>DDR.</description>
6366       <bitRange>[4:4]</bitRange>
6367       <access>read-write</access>
6368      </field>
6369      <field>
6370       <name>PDM_INV</name>
6371       <description>Invert PDM.</description>
6372       <bitRange>[5:5]</bitRange>
6373       <access>read-write</access>
6374      </field>
6375      <field>
6376       <name>CH_MODE</name>
6377       <description>SCK Select.</description>
6378       <bitRange>[7:6]</bitRange>
6379       <access>read-write</access>
6380      </field>
6381      <field>
6382       <name>WS_POL</name>
6383       <description>WS polarity select. </description>
6384       <bitRange>[8:8]</bitRange>
6385       <access>read-write</access>
6386      </field>
6387      <field>
6388       <name>MSB_LOC</name>
6389       <description>MSB location. </description>
6390       <bitRange>[9:9]</bitRange>
6391       <access>read-only</access>
6392      </field>
6393      <field>
6394       <name>ALIGN</name>
6395       <description>Align to MSB or LSB.</description>
6396       <bitRange>[10:10]</bitRange>
6397       <access>read-only</access>
6398      </field>
6399      <field>
6400       <name>EXT_SEL</name>
6401       <description>External SCK/WS selection.</description>
6402       <bitRange>[11:11]</bitRange>
6403       <access>read-write</access>
6404      </field>
6405      <field>
6406       <name>STEREO</name>
6407       <description>Stereo mode of I2S.</description>
6408       <bitRange>[13:12]</bitRange>
6409       <access>read-only</access>
6410      </field>
6411      <field>
6412       <name>WSIZE</name>
6413       <description>Data size when write to FIFO.</description>
6414       <bitRange>[15:14]</bitRange>
6415       <access>read-write</access>
6416      </field>
6417      <field>
6418       <name>TX_EN</name>
6419       <description>TX channel enable. </description>
6420       <bitRange>[16:16]</bitRange>
6421       <access>read-write</access>
6422      </field>
6423      <field>
6424       <name>RX_EN</name>
6425       <description>RX channel enable. </description>
6426       <bitRange>[17:17]</bitRange>
6427       <access>read-write</access>
6428      </field>
6429      <field>
6430       <name>FLUSH</name>
6431       <description>Flushes the TX/RX FIFO buffer. </description>
6432       <bitRange>[18:18]</bitRange>
6433       <access>read-write</access>
6434      </field>
6435      <field>
6436       <name>RST</name>
6437       <description>Write 1 to reset channel. </description>
6438       <bitRange>[19:19]</bitRange>
6439       <access>read-write</access>
6440      </field>
6441      <field>
6442       <name>FIFO_LSB</name>
6443       <description>Bit Field Control. </description>
6444       <bitRange>[20:20]</bitRange>
6445       <access>read-write</access>
6446      </field>
6447      <field>
6448       <name>RX_THD_VAL</name>
6449       <description>depth of receive FIFO for threshold interrupt generation. </description>
6450       <bitRange>[31:24]</bitRange>
6451       <access>read-write</access>
6452      </field>
6453     </fields>
6454    </register>
6455    <register>
6456     <name>CTRL1CH0</name>
6457     <description>Local channel Setup.</description>
6458     <addressOffset>0x10</addressOffset>
6459     <fields>
6460      <field>
6461       <name>BITS_WORD</name>
6462       <description>I2S word length.</description>
6463       <bitRange>[4:0]</bitRange>
6464       <access>read-write</access>
6465      </field>
6466      <field>
6467       <name>EN</name>
6468       <description>I2S clock enable.</description>
6469       <bitRange>[8:8]</bitRange>
6470       <access>read-write</access>
6471      </field>
6472      <field>
6473       <name>SMP_SIZE</name>
6474       <description>I2S sample size length.</description>
6475       <bitRange>[13:9]</bitRange>
6476       <access>read-write</access>
6477      </field>
6478      <field>
6479       <name>ADJUST</name>
6480       <description>LSB/MSB Justify.</description>
6481       <bitRange>[15:15]</bitRange>
6482       <access>read-write</access>
6483      </field>
6484      <field>
6485       <name>CLKDIV</name>
6486       <description>I2S clock frequency divisor.</description>
6487       <bitRange>[31:16]</bitRange>
6488       <access>read-write</access>
6489      </field>
6490     </fields>
6491    </register>
6492    <register>
6493     <name>FILTCH0</name>
6494     <description>Filter.</description>
6495     <addressOffset>0x20</addressOffset>
6496    </register>
6497    <register>
6498     <name>DMACH0</name>
6499     <description>DMA Control.</description>
6500     <addressOffset>0x30</addressOffset>
6501     <fields>
6502      <field>
6503       <name>DMA_TX_THD_VAL</name>
6504       <description>TX FIFO Level DMA Trigger.</description>
6505       <bitRange>[6:0]</bitRange>
6506       <access>read-write</access>
6507      </field>
6508      <field>
6509       <name>DMA_TX_EN</name>
6510       <description>TX DMA channel enable.</description>
6511       <bitRange>[7:7]</bitRange>
6512       <access>read-write</access>
6513      </field>
6514      <field>
6515       <name>DMA_RX_THD_VAL</name>
6516       <description>RX FIFO Level DMA Trigger.</description>
6517       <bitRange>[14:8]</bitRange>
6518       <access>read-write</access>
6519      </field>
6520      <field>
6521       <name>DMA_RX_EN</name>
6522       <description>RX DMA channel enable.</description>
6523       <bitRange>[15:15]</bitRange>
6524       <access>read-write</access>
6525      </field>
6526      <field>
6527       <name>TX_LVL</name>
6528       <description>Number of data word in the TX FIFO.</description>
6529       <bitRange>[23:16]</bitRange>
6530       <access>read-write</access>
6531      </field>
6532      <field>
6533       <name>RX_LVL</name>
6534       <description>Number of data word in the RX FIFO.</description>
6535       <bitRange>[31:24]</bitRange>
6536       <access>read-write</access>
6537      </field>
6538     </fields>
6539    </register>
6540    <register>
6541     <name>FIFOCH0</name>
6542     <description>I2S Fifo.</description>
6543     <addressOffset>0x40</addressOffset>
6544     <fields>
6545      <field>
6546       <name>DATA</name>
6547       <description>Load/unload location for TX and RX FIFO buffers.</description>
6548       <bitRange>[31:0]</bitRange>
6549       <access>read-write</access>
6550      </field>
6551     </fields>
6552    </register>
6553    <register>
6554     <name>INTFL</name>
6555     <description>ISR Status.</description>
6556     <addressOffset>0x50</addressOffset>
6557     <fields>
6558      <field>
6559       <name>RX_OV_CH0</name>
6560       <description>Status for RX FIFO Overrun interrupt.</description>
6561       <bitRange>[0:0]</bitRange>
6562       <access>read-write</access>
6563      </field>
6564      <field>
6565       <name>RX_THD_CH0</name>
6566       <description>Status for interrupt when RX FIFO reaches the number of bytes configured by the RXTHD field.</description>
6567       <bitRange>[1:1]</bitRange>
6568       <access>read-write</access>
6569      </field>
6570      <field>
6571       <name>TX_OB_CH0</name>
6572       <description>Status for interrupt when TX FIFO has only one byte remaining.</description>
6573       <bitRange>[2:2]</bitRange>
6574       <access>read-write</access>
6575      </field>
6576      <field>
6577       <name>TX_HE_CH0</name>
6578       <description>Status for interrupt when TX FIFO is half empty.</description>
6579       <bitRange>[3:3]</bitRange>
6580       <access>read-write</access>
6581      </field>
6582     </fields>
6583    </register>
6584    <register>
6585     <name>INTEN</name>
6586     <description>Interrupt Enable.</description>
6587     <addressOffset>0x54</addressOffset>
6588     <fields>
6589      <field>
6590       <name>RX_OV_CH0</name>
6591       <description>Enable for RX FIFO Overrun interrupt.</description>
6592       <bitRange>[0:0]</bitRange>
6593       <access>read-write</access>
6594      </field>
6595      <field>
6596       <name>RX_THD_CH0</name>
6597       <description>Enable for interrupt when RX FIFO reaches the number of bytes configured by the RXTHD field.</description>
6598       <bitRange>[1:1]</bitRange>
6599       <access>read-write</access>
6600      </field>
6601      <field>
6602       <name>TX_OB_CH0</name>
6603       <description>Enable for interrupt when TX FIFO has only one byte remaining.</description>
6604       <bitRange>[2:2]</bitRange>
6605       <access>read-write</access>
6606      </field>
6607      <field>
6608       <name>TX_HE_CH0</name>
6609       <description>Enable for interrupt when TX FIFO is half empty.</description>
6610       <bitRange>[3:3]</bitRange>
6611       <access>read-write</access>
6612      </field>
6613     </fields>
6614    </register>
6615    <register>
6616     <name>EXTSETUP</name>
6617     <description>Ext Control.</description>
6618     <addressOffset>0x58</addressOffset>
6619     <fields>
6620      <field>
6621       <name>EXT_BITS_WORD</name>
6622       <description>Word Length for ch_mode.</description>
6623       <bitRange>[4:0]</bitRange>
6624       <access>read-write</access>
6625      </field>
6626     </fields>
6627    </register>
6628    <register>
6629     <name>WKEN</name>
6630     <description>Wakeup Enable.</description>
6631     <addressOffset>0x5C</addressOffset>
6632    </register>
6633    <register>
6634     <name>WKFL</name>
6635     <description>Wakeup Flags.</description>
6636     <addressOffset>0x60</addressOffset>
6637    </register>
6638   </registers>
6639  </peripheral>
6640<!--I2S Inter-IC Sound Interface.-->
6641  <peripheral>
6642   <name>ICC0</name>
6643   <description>Instruction Cache Controller Registers</description>
6644   <baseAddress>0x4002A000</baseAddress>
6645   <addressBlock>
6646    <offset>0x00</offset>
6647    <size>0x800</size>
6648    <usage>registers</usage>
6649   </addressBlock>
6650   <registers>
6651    <register>
6652     <name>INFO</name>
6653     <description>Cache ID Register.</description>
6654     <addressOffset>0x0000</addressOffset>
6655     <access>read-only</access>
6656     <fields>
6657      <field>
6658       <name>RELNUM</name>
6659       <description>Release Number. Identifies the RTL release version.</description>
6660       <bitOffset>0</bitOffset>
6661       <bitWidth>6</bitWidth>
6662      </field>
6663      <field>
6664       <name>PARTNUM</name>
6665       <description>Part Number. This field reflects the value of C_ID_PART_NUMBER configuration parameter.</description>
6666       <bitOffset>6</bitOffset>
6667       <bitWidth>4</bitWidth>
6668      </field>
6669      <field>
6670       <name>ID</name>
6671       <description>Cache ID. This field reflects the value of the C_ID_CACHEID configuration parameter.</description>
6672       <bitOffset>10</bitOffset>
6673       <bitWidth>6</bitWidth>
6674      </field>
6675     </fields>
6676    </register>
6677    <register>
6678     <name>SZ</name>
6679     <description>Memory Configuration Register.</description>
6680     <addressOffset>0x0004</addressOffset>
6681     <access>read-only</access>
6682     <resetValue>0x00080008</resetValue>
6683     <fields>
6684      <field>
6685       <name>CCH</name>
6686       <description>Cache Size. Indicates total size in Kbytes of cache.</description>
6687       <bitOffset>0</bitOffset>
6688       <bitWidth>16</bitWidth>
6689      </field>
6690      <field>
6691       <name>MEM</name>
6692       <description>Main Memory Size. Indicates the total size, in units of 128 Kbytes, of code memory accessible to the cache controller.</description>
6693       <bitOffset>16</bitOffset>
6694       <bitWidth>16</bitWidth>
6695      </field>
6696     </fields>
6697    </register>
6698    <register>
6699     <name>CTRL</name>
6700     <description>Cache Control and Status Register.</description>
6701     <addressOffset>0x0100</addressOffset>
6702     <fields>
6703      <field>
6704       <name>EN</name>
6705       <description>Cache Enable. Controls whether the cache is bypassed or is in use. Changing the state of this bit will cause the instruction cache to be flushed and its contents invalidated.</description>
6706       <bitOffset>0</bitOffset>
6707       <bitWidth>1</bitWidth>
6708       <enumeratedValues>
6709        <enumeratedValue>
6710         <name>dis</name>
6711         <description>Cache Bypassed. Instruction data is stored in the line fill buffer but is not written to main cache memory array.</description>
6712         <value>0</value>
6713        </enumeratedValue>
6714        <enumeratedValue>
6715         <name>en</name>
6716         <description>Cache Enabled.</description>
6717         <value>1</value>
6718        </enumeratedValue>
6719       </enumeratedValues>
6720      </field>
6721      <field>
6722       <name>RDY</name>
6723       <description>Cache Ready flag. Cleared by hardware when at any time the cache as a whole is invalidated (including a system reset). When this bit is 0, the cache is effectively in bypass mode (instruction fetches will come from main memory or from the line fill buffer). Set by hardware when the invalidate operation is complete and the cache is ready.</description>
6724       <bitOffset>16</bitOffset>
6725       <bitWidth>1</bitWidth>
6726       <access>read-only</access>
6727       <enumeratedValues>
6728        <enumeratedValue>
6729         <name>notReady</name>
6730         <description>Not Ready.</description>
6731         <value>0</value>
6732        </enumeratedValue>
6733        <enumeratedValue>
6734         <name>ready</name>
6735         <description>Ready.</description>
6736         <value>1</value>
6737        </enumeratedValue>
6738       </enumeratedValues>
6739      </field>
6740     </fields>
6741    </register>
6742    <register>
6743     <name>INVALIDATE</name>
6744     <description>Invalidate All Registers.</description>
6745     <addressOffset>0x0700</addressOffset>
6746     <access>read-write</access>
6747     <fields>
6748      <field>
6749       <name>INVALID</name>
6750       <description>Invalidate.</description>
6751       <bitOffset>0</bitOffset>
6752       <bitWidth>32</bitWidth>
6753      </field>
6754     </fields>
6755    </register>
6756   </registers>
6757  </peripheral>
6758<!--ICC0 Instruction Cache Controller Registers-->
6759  <peripheral>
6760   <name>LPCMP</name>
6761   <description>Low Power Comparator</description>
6762   <baseAddress>0x40088000</baseAddress>
6763   <addressBlock>
6764    <offset>0x00</offset>
6765    <size>0x400</size>
6766    <usage>registers</usage>
6767   </addressBlock>
6768   <interrupt>
6769    <name>LPCMP</name>
6770    <description>Low Power Comparato</description>
6771    <value>103</value>
6772   </interrupt>
6773   <registers>
6774    <register>
6775     <dim>3</dim>
6776     <dimIncrement>4</dimIncrement>
6777     <name>CTRL[%s]</name>
6778     <description>Comparator Control Register.</description>
6779     <addressOffset>0x00</addressOffset>
6780     <fields>
6781      <field>
6782       <name>EN</name>
6783       <description>Comparator Enable.</description>
6784       <bitOffset>0</bitOffset>
6785       <bitWidth>1</bitWidth>
6786      </field>
6787      <field>
6788       <name>POL</name>
6789       <description>Polarity Select</description>
6790       <bitOffset>5</bitOffset>
6791       <bitWidth>1</bitWidth>
6792      </field>
6793      <field>
6794       <name>INT_EN</name>
6795       <description>IRQ Enable.</description>
6796       <bitOffset>6</bitOffset>
6797       <bitWidth>1</bitWidth>
6798      </field>
6799      <field>
6800       <name>OUT</name>
6801       <description>Raw Compartor Input.</description>
6802       <bitOffset>14</bitOffset>
6803       <bitWidth>1</bitWidth>
6804      </field>
6805      <field>
6806       <name>INT_FL</name>
6807       <description>IRQ Flag</description>
6808       <bitOffset>15</bitOffset>
6809       <bitWidth>1</bitWidth>
6810      </field>
6811     </fields>
6812    </register>
6813   </registers>
6814  </peripheral>
6815<!--LPCMP Low Power Comparator-->
6816  <peripheral>
6817   <name>LPGCR</name>
6818   <description>Low Power Global Control.</description>
6819   <baseAddress>0x40080000</baseAddress>
6820   <addressBlock>
6821    <offset>0x00</offset>
6822    <size>0x400</size>
6823    <usage>registers</usage>
6824   </addressBlock>
6825   <registers>
6826    <register>
6827     <name>RST</name>
6828     <description>Low Power Reset Register.</description>
6829     <addressOffset>0x08</addressOffset>
6830     <fields>
6831      <field>
6832       <name>GPIO2</name>
6833       <description>Low Power GPIO 2 Reset.</description>
6834       <bitOffset>0</bitOffset>
6835       <bitWidth>1</bitWidth>
6836       <enumeratedValues>
6837        <name>reset</name>
6838        <usage>read-write</usage>
6839        <enumeratedValue>
6840         <name>reset_done</name>
6841         <description>Reset complete.</description>
6842         <value>0</value>
6843        </enumeratedValue>
6844        <enumeratedValue>
6845         <name>busy</name>
6846         <description>Starts Reset or indicates reset in progress.</description>
6847         <value>1</value>
6848        </enumeratedValue>
6849       </enumeratedValues>
6850      </field>
6851      <field derivedFrom="GPIO2">
6852       <name>WDT1</name>
6853       <description>Low Power Watchdog Timer 1 Reset.</description>
6854       <bitOffset>1</bitOffset>
6855       <bitWidth>1</bitWidth>
6856      </field>
6857      <field derivedFrom="GPIO2">
6858       <name>TMR4</name>
6859       <description>Low Power Timer 4 Reset.</description>
6860       <bitOffset>2</bitOffset>
6861       <bitWidth>1</bitWidth>
6862      </field>
6863      <field derivedFrom="GPIO2">
6864       <name>TMR5</name>
6865       <description>Low Power Timer 5 Reset.</description>
6866       <bitOffset>3</bitOffset>
6867       <bitWidth>1</bitWidth>
6868      </field>
6869      <field derivedFrom="GPIO2">
6870       <name>UART3</name>
6871       <description>Low Power UART 3 Reset.</description>
6872       <bitOffset>4</bitOffset>
6873       <bitWidth>1</bitWidth>
6874      </field>
6875      <field derivedFrom="GPIO2">
6876       <name>LPCOMP</name>
6877       <description>Low Power Comparator Reset.</description>
6878       <bitOffset>6</bitOffset>
6879       <bitWidth>1</bitWidth>
6880      </field>
6881     </fields>
6882    </register>
6883    <register>
6884     <name>PCLKDIS</name>
6885     <description>Low Power Peripheral Clock Disable Register.</description>
6886     <addressOffset>0x0C</addressOffset>
6887     <fields>
6888      <field>
6889       <name>GPIO2</name>
6890       <description>Low Power GPIO 2 Clock Disable.</description>
6891       <bitOffset>0</bitOffset>
6892       <bitWidth>1</bitWidth>
6893       <enumeratedValues>
6894        <enumeratedValue>
6895         <name>en</name>
6896         <description>enable it.</description>
6897         <value>0</value>
6898        </enumeratedValue>
6899        <enumeratedValue>
6900         <name>dis</name>
6901         <description>disable it.</description>
6902         <value>1</value>
6903        </enumeratedValue>
6904       </enumeratedValues>
6905      </field>
6906      <field derivedFrom="GPIO2">
6907       <name>WDT1</name>
6908       <description>Low Power Watchdog 1 Clock Disable.</description>
6909       <bitOffset>1</bitOffset>
6910       <bitWidth>1</bitWidth>
6911      </field>
6912      <field derivedFrom="GPIO2">
6913       <name>TMR4</name>
6914       <description>Low Power Timer 4 Clock Disable.</description>
6915       <bitOffset>2</bitOffset>
6916       <bitWidth>1</bitWidth>
6917      </field>
6918      <field derivedFrom="GPIO2">
6919       <name>TMR5</name>
6920       <description>Low Power Timer 5 Clock Disable.</description>
6921       <bitOffset>3</bitOffset>
6922       <bitWidth>1</bitWidth>
6923      </field>
6924      <field derivedFrom="GPIO2">
6925       <name>UART3</name>
6926       <description>Low Power UART 3 Clock Disable.</description>
6927       <bitOffset>4</bitOffset>
6928       <bitWidth>1</bitWidth>
6929      </field>
6930      <field derivedFrom="GPIO2">
6931       <name>LPCOMP</name>
6932       <description>Low Power Comparator Clock Disable.</description>
6933       <bitOffset>6</bitOffset>
6934       <bitWidth>1</bitWidth>
6935      </field>
6936     </fields>
6937    </register>
6938   </registers>
6939  </peripheral>
6940<!--LPGCR Low Power Global Control.-->
6941  <peripheral>
6942   <name>MCR</name>
6943   <description>Misc Control.</description>
6944   <baseAddress>0x40006C00</baseAddress>
6945   <addressBlock>
6946    <offset>0x00</offset>
6947    <size>0x400</size>
6948    <usage>registers</usage>
6949   </addressBlock>
6950   <registers>
6951    <register>
6952     <name>ECCEN</name>
6953     <description>ECC Enable Register</description>
6954     <addressOffset>0x00</addressOffset>
6955     <fields>
6956      <field>
6957       <name>RAM0</name>
6958       <description>ECC System RAM0 Enable.</description>
6959       <bitOffset>0</bitOffset>
6960       <bitWidth>1</bitWidth>
6961       <enumeratedValues>
6962        <enumeratedValue>
6963         <name>dis</name>
6964         <description>disabled.</description>
6965         <value>0</value>
6966        </enumeratedValue>
6967        <enumeratedValue>
6968         <name>en</name>
6969         <description>enabled.</description>
6970         <value>1</value>
6971        </enumeratedValue>
6972       </enumeratedValues>
6973      </field>
6974     </fields>
6975    </register>
6976    <register>
6977     <name>IPO_MTRIM</name>
6978     <description>IPO Manual Register</description>
6979     <addressOffset>0x04</addressOffset>
6980     <fields>
6981      <field>
6982       <name>MTRIM</name>
6983       <description>Manual Trim Value.</description>
6984       <bitOffset>0</bitOffset>
6985       <bitWidth>8</bitWidth>
6986      </field>
6987      <field>
6988       <name>TRIM_RANGE</name>
6989       <description>Trim Range Select.</description>
6990       <bitOffset>8</bitOffset>
6991       <bitWidth>1</bitWidth>
6992      </field>
6993     </fields>
6994    </register>
6995    <register>
6996     <name>OUTEN</name>
6997     <description>Output Enable Register</description>
6998     <addressOffset>0x08</addressOffset>
6999     <fields>
7000      <field>
7001       <name>SQWOUT_EN</name>
7002       <description>Square Wave Output Enable.</description>
7003       <bitOffset>0</bitOffset>
7004       <bitWidth>1</bitWidth>
7005      </field>
7006      <field>
7007       <name>PDOWN_OUT_EN</name>
7008       <description>Power Down Output Enable.</description>
7009       <bitOffset>1</bitOffset>
7010       <bitWidth>1</bitWidth>
7011      </field>
7012     </fields>
7013    </register>
7014    <register>
7015     <name>CMP_CTRL</name>
7016     <description>Comparator Control Register.</description>
7017     <addressOffset>0x0C</addressOffset>
7018     <fields>
7019      <field>
7020       <name>EN</name>
7021       <description>Comparator Enable.</description>
7022       <bitOffset>0</bitOffset>
7023       <bitWidth>1</bitWidth>
7024      </field>
7025      <field>
7026       <name>POL</name>
7027       <description>Polarity Select</description>
7028       <bitOffset>5</bitOffset>
7029       <bitWidth>1</bitWidth>
7030      </field>
7031      <field>
7032       <name>INT_EN</name>
7033       <description>IRQ Enable.</description>
7034       <bitOffset>6</bitOffset>
7035       <bitWidth>1</bitWidth>
7036      </field>
7037      <field>
7038       <name>OUT</name>
7039       <description>Comparator Output State.</description>
7040       <bitOffset>14</bitOffset>
7041       <bitWidth>1</bitWidth>
7042      </field>
7043      <field>
7044       <name>INT_FL</name>
7045       <description>IRQ Flag</description>
7046       <bitOffset>15</bitOffset>
7047       <bitWidth>1</bitWidth>
7048      </field>
7049     </fields>
7050    </register>
7051    <register>
7052     <name>CTRL</name>
7053     <description>Miscellaneous Control Register.</description>
7054     <addressOffset>0x10</addressOffset>
7055     <fields>
7056      <field>
7057       <name>INRO_EN</name>
7058       <description>INRO Enable.</description>
7059       <bitOffset>2</bitOffset>
7060       <bitWidth>1</bitWidth>
7061      </field>
7062      <field>
7063       <name>ERTCO_EN</name>
7064       <description>ERTCO Enable.</description>
7065       <bitOffset>3</bitOffset>
7066       <bitWidth>1</bitWidth>
7067      </field>
7068      <field>
7069       <name>SIMO_CLKSCL_EN</name>
7070       <description>SIMO Clock Scaling Enable.</description>
7071       <bitOffset>8</bitOffset>
7072       <bitWidth>1</bitWidth>
7073      </field>
7074      <field>
7075       <name>SIMO_RSTD</name>
7076       <description>SIMO System Reset Disable.</description>
7077       <bitOffset>9</bitOffset>
7078       <bitWidth>1</bitWidth>
7079      </field>
7080     </fields>
7081    </register>
7082    <register>
7083     <name>GPIO3_CTRL</name>
7084     <description>GPIO3 Pin Control Register.</description>
7085     <addressOffset>0x20</addressOffset>
7086     <fields>
7087      <field>
7088       <name>P30_DO</name>
7089       <description>GPIO3 Pin 0 Data Output.</description>
7090       <bitOffset>0</bitOffset>
7091       <bitWidth>1</bitWidth>
7092      </field>
7093      <field>
7094       <name>P30_OE</name>
7095       <description>GPIO3 Pin 0 Output Enable.</description>
7096       <bitOffset>1</bitOffset>
7097       <bitWidth>1</bitWidth>
7098      </field>
7099      <field>
7100       <name>P30_PE</name>
7101       <description>GPIO3 Pin 0 Pull-up Enable.</description>
7102       <bitOffset>2</bitOffset>
7103       <bitWidth>1</bitWidth>
7104      </field>
7105      <field>
7106       <name>P30_IN</name>
7107       <description>GPIO3 Pin 0 Input Status.</description>
7108       <bitOffset>3</bitOffset>
7109       <bitWidth>1</bitWidth>
7110      </field>
7111      <field>
7112       <name>P31_DO</name>
7113       <description>GPIO3 Pin 1 Data Output.</description>
7114       <bitOffset>4</bitOffset>
7115       <bitWidth>1</bitWidth>
7116      </field>
7117      <field>
7118       <name>P31_OE</name>
7119       <description>GPIO3 Pin 1 Output Enable.</description>
7120       <bitOffset>5</bitOffset>
7121       <bitWidth>1</bitWidth>
7122      </field>
7123      <field>
7124       <name>P31_PE</name>
7125       <description>GPIO3 Pin 1 Pull-up Enable.</description>
7126       <bitOffset>6</bitOffset>
7127       <bitWidth>1</bitWidth>
7128      </field>
7129      <field>
7130       <name>P31_IN</name>
7131       <description>GPIO3 Pin 1 Input Status.</description>
7132       <bitOffset>7</bitOffset>
7133       <bitWidth>1</bitWidth>
7134      </field>
7135     </fields>
7136    </register>
7137   </registers>
7138  </peripheral>
7139<!--MCR Misc Control.-->
7140  <peripheral>
7141   <name>OWM</name>
7142   <description>1-Wire Master Interface.</description>
7143   <baseAddress>0x4003D000</baseAddress>
7144   <size>32</size>
7145   <access>read-write</access>
7146   <addressBlock>
7147    <offset>0</offset>
7148    <size>0x1000</size>
7149    <usage>registers</usage>
7150   </addressBlock>
7151   <interrupt>
7152    <name>OneWire</name>
7153    <value>67</value>
7154   </interrupt>
7155   <registers>
7156    <register>
7157     <name>CFG</name>
7158     <description>1-Wire Master Configuration.</description>
7159     <addressOffset>0x0000</addressOffset>
7160     <access>read-write</access>
7161     <fields>
7162      <field>
7163       <name>long_line_mode</name>
7164       <description>Long Line Mode.</description>
7165       <bitRange>[0:0]</bitRange>
7166       <access>read-write</access>
7167      </field>
7168      <field>
7169       <name>force_pres_det</name>
7170       <description>Force Line During Presence Detect.</description>
7171       <bitRange>[1:1]</bitRange>
7172       <access>read-write</access>
7173      </field>
7174      <field>
7175       <name>bit_bang_en</name>
7176       <description>Bit Bang Enable.</description>
7177       <bitRange>[2:2]</bitRange>
7178       <access>read-write</access>
7179      </field>
7180      <field>
7181       <name>ext_pullup_mode</name>
7182       <description>Provide an extra output control to control an external pullup.</description>
7183       <bitRange>[3:3]</bitRange>
7184       <access>read-write</access>
7185      </field>
7186      <field>
7187       <name>ext_pullup_enable</name>
7188       <description>Enable External Pullup.</description>
7189       <bitRange>[4:4]</bitRange>
7190       <access>read-write</access>
7191      </field>
7192      <field>
7193       <name>single_bit_mode</name>
7194       <description>Enable Single Bit TX/RX Mode.</description>
7195       <bitRange>[5:5]</bitRange>
7196       <access>read-write</access>
7197      </field>
7198      <field>
7199       <name>overdrive</name>
7200       <description>Enables overdrive speed for 1-Wire operations.</description>
7201       <bitRange>[6:6]</bitRange>
7202       <access>read-write</access>
7203      </field>
7204      <field>
7205       <name>int_pullup_enable</name>
7206       <description>Enable intenral pullup.</description>
7207       <bitRange>[7:7]</bitRange>
7208       <access>read-write</access>
7209      </field>
7210     </fields>
7211    </register>
7212    <register>
7213     <name>CLK_DIV_1US</name>
7214     <description>1-Wire Master Clock Divisor.</description>
7215     <addressOffset>0x0004</addressOffset>
7216     <access>read-write</access>
7217     <fields>
7218      <field>
7219       <name>divisor</name>
7220       <description>Clock Divisor for 1Mhz.</description>
7221       <bitRange>[7:0]</bitRange>
7222       <access>read-write</access>
7223      </field>
7224     </fields>
7225    </register>
7226    <register>
7227     <name>CTRL_STAT</name>
7228     <description>1-Wire Master Control/Status.</description>
7229     <addressOffset>0x0008</addressOffset>
7230     <access>read-write</access>
7231     <fields>
7232      <field>
7233       <name>start_ow_reset</name>
7234       <description>Start OW Reset.</description>
7235       <bitRange>[0:0]</bitRange>
7236       <access>read-write</access>
7237      </field>
7238      <field>
7239       <name>sra_mode</name>
7240       <description>SRA Mode.</description>
7241       <bitRange>[1:1]</bitRange>
7242       <access>read-write</access>
7243      </field>
7244      <field>
7245       <name>bit_bang_oe</name>
7246       <description>Bit Bang Output Enable.</description>
7247       <bitRange>[2:2]</bitRange>
7248       <access>read-write</access>
7249      </field>
7250      <field>
7251       <name>ow_input</name>
7252       <description>OW Input State.</description>
7253       <bitRange>[3:3]</bitRange>
7254       <access>read-only</access>
7255      </field>
7256      <field>
7257       <name>od_spec_mode</name>
7258       <description>Overdrive Spec Mode.</description>
7259       <bitRange>[4:4]</bitRange>
7260       <access>read-only</access>
7261      </field>
7262      <field>
7263       <name>presence_detect</name>
7264       <description>Presence Pulse Detected.</description>
7265       <bitRange>[7:7]</bitRange>
7266       <access>read-only</access>
7267      </field>
7268     </fields>
7269    </register>
7270    <register>
7271     <name>DATA</name>
7272     <description>1-Wire Master Data Buffer.</description>
7273     <addressOffset>0x000C</addressOffset>
7274     <access>read-write</access>
7275     <fields>
7276      <field>
7277       <name>tx_rx</name>
7278       <description>TX/RX Buffer.</description>
7279       <bitRange>[7:0]</bitRange>
7280       <access>read-write</access>
7281      </field>
7282     </fields>
7283    </register>
7284    <register>
7285     <name>INTFL</name>
7286     <description>1-Wire Master Interrupt Flags.</description>
7287     <addressOffset>0x0010</addressOffset>
7288     <access>read-write</access>
7289     <fields>
7290      <field>
7291       <name>ow_reset_done</name>
7292       <description>OW Reset Sequence Completed.</description>
7293       <bitRange>[0:0]</bitRange>
7294       <access>read-write</access>
7295      </field>
7296      <field>
7297       <name>tx_data_empty</name>
7298       <description>TX Data Empty Interrupt Flag.</description>
7299       <bitRange>[1:1]</bitRange>
7300       <access>read-write</access>
7301      </field>
7302      <field>
7303       <name>rx_data_ready</name>
7304       <description>RX Data Ready Interrupt Flag</description>
7305       <bitRange>[2:2]</bitRange>
7306       <access>read-write</access>
7307      </field>
7308      <field>
7309       <name>line_short</name>
7310       <description>OW Line Short Detected Interrupt Flag.</description>
7311       <bitRange>[3:3]</bitRange>
7312       <access>read-write</access>
7313      </field>
7314      <field>
7315       <name>line_low</name>
7316       <description>OW Line Low Detected Interrupt Flag.</description>
7317       <bitRange>[4:4]</bitRange>
7318       <access>read-write</access>
7319      </field>
7320     </fields>
7321    </register>
7322    <register>
7323     <name>INTEN</name>
7324     <description>1-Wire Master Interrupt Enables.</description>
7325     <addressOffset>0x0014</addressOffset>
7326     <access>read-write</access>
7327     <fields>
7328      <field>
7329       <name>ow_reset_done</name>
7330       <description>OW Reset Sequence Completed.</description>
7331       <bitRange>[0:0]</bitRange>
7332       <access>read-write</access>
7333       <modifiedWriteValues>oneToClear</modifiedWriteValues>
7334      </field>
7335      <field>
7336       <name>tx_data_empty</name>
7337       <description>Tx Data Empty Interrupt Enable.</description>
7338       <bitRange>[1:1]</bitRange>
7339       <access>read-write</access>
7340       <modifiedWriteValues>oneToClear</modifiedWriteValues>
7341      </field>
7342      <field>
7343       <name>rx_data_ready</name>
7344       <description>Rx Data Ready Interrupt Enable.</description>
7345       <bitRange>[2:2]</bitRange>
7346       <access>read-write</access>
7347       <modifiedWriteValues>oneToClear</modifiedWriteValues>
7348      </field>
7349      <field>
7350       <name>line_short</name>
7351       <description>OW Line Short Detected Interrupt Enable.</description>
7352       <bitRange>[3:3]</bitRange>
7353       <access>read-write</access>
7354       <modifiedWriteValues>oneToClear</modifiedWriteValues>
7355      </field>
7356      <field>
7357       <name>line_low</name>
7358       <description>OW Line Low Detected Interrupt Enable.</description>
7359       <bitRange>[4:4]</bitRange>
7360       <access>read-write</access>
7361       <modifiedWriteValues>oneToClear</modifiedWriteValues>
7362      </field>
7363     </fields>
7364    </register>
7365   </registers>
7366  </peripheral>
7367<!--OWM 1-Wire Master Interface.-->
7368  <peripheral>
7369   <name>PT</name>
7370   <description>Pulse Train</description>
7371   <groupName>Pulse_Train</groupName>
7372   <baseAddress>0x4003C020</baseAddress>
7373   <size>32</size>
7374   <access>read-write</access>
7375   <addressBlock>
7376    <offset>0</offset>
7377    <size>0x0010</size>
7378    <usage>registers</usage>
7379   </addressBlock>
7380   <registers>
7381    <register>
7382     <name>RATE_LENGTH</name>
7383     <description>Pulse Train Configuration</description>
7384     <addressOffset>0x0000</addressOffset>
7385     <access>read-write</access>
7386     <fields>
7387      <field>
7388       <name>rate_control</name>
7389       <description>Pulse Train Enable and Rate Control. Set to 0 to disable the Pulse Train.</description>
7390       <bitOffset>0</bitOffset>
7391       <bitWidth>27</bitWidth>
7392       <access>read-write</access>
7393      </field>
7394      <field>
7395       <name>mode</name>
7396       <description>Pulse Train Output Mode/Train Length</description>
7397       <bitOffset>27</bitOffset>
7398       <bitWidth>5</bitWidth>
7399       <access>read-write</access>
7400       <enumeratedValues>
7401        <enumeratedValue>
7402         <name>32_BIT</name>
7403         <description>Pulse train, 32 bit pattern.</description>
7404         <value>0</value>
7405        </enumeratedValue>
7406        <enumeratedValue>
7407         <name>SQUARE_WAVE</name>
7408         <description>Square wave mode.</description>
7409         <value>1</value>
7410        </enumeratedValue>
7411        <enumeratedValue>
7412         <name>2_BIT</name>
7413         <description>Pulse train, 2 bit pattern.</description>
7414         <value>2</value>
7415        </enumeratedValue>
7416        <enumeratedValue>
7417         <name>3_BIT</name>
7418         <description>Pulse train, 3 bit pattern.</description>
7419         <value>3</value>
7420        </enumeratedValue>
7421        <enumeratedValue>
7422         <name>4_BIT</name>
7423         <description>Pulse train, 4 bit pattern.</description>
7424         <value>4</value>
7425        </enumeratedValue>
7426        <enumeratedValue>
7427         <name>5_BIT</name>
7428         <description>Pulse train, 5 bit pattern.</description>
7429         <value>5</value>
7430        </enumeratedValue>
7431        <enumeratedValue>
7432         <name>6_BIT</name>
7433         <description>Pulse train, 6 bit pattern.</description>
7434         <value>6</value>
7435        </enumeratedValue>
7436        <enumeratedValue>
7437         <name>7_BIT</name>
7438         <description>Pulse train, 7 bit pattern.</description>
7439         <value>7</value>
7440        </enumeratedValue>
7441        <enumeratedValue>
7442         <name>8_BIT</name>
7443         <description>Pulse train, 8 bit pattern.</description>
7444         <value>8</value>
7445        </enumeratedValue>
7446        <enumeratedValue>
7447         <name>9_BIT</name>
7448         <description>Pulse train, 9 bit pattern.</description>
7449         <value>9</value>
7450        </enumeratedValue>
7451        <enumeratedValue>
7452         <name>10_BIT</name>
7453         <description>Pulse train, 10 bit pattern.</description>
7454         <value>10</value>
7455        </enumeratedValue>
7456        <enumeratedValue>
7457         <name>11_BIT</name>
7458         <description>Pulse train, 11 bit pattern.</description>
7459         <value>11</value>
7460        </enumeratedValue>
7461        <enumeratedValue>
7462         <name>12_BIT</name>
7463         <description>Pulse train, 12 bit pattern.</description>
7464         <value>12</value>
7465        </enumeratedValue>
7466        <enumeratedValue>
7467         <name>13_BIT</name>
7468         <description>Pulse train, 13 bit pattern.</description>
7469         <value>13</value>
7470        </enumeratedValue>
7471        <enumeratedValue>
7472         <name>14_BIT</name>
7473         <description>Pulse train, 14 bit pattern.</description>
7474         <value>14</value>
7475        </enumeratedValue>
7476        <enumeratedValue>
7477         <name>15_BIT</name>
7478         <description>Pulse train, 15 bit pattern.</description>
7479         <value>15</value>
7480        </enumeratedValue>
7481        <enumeratedValue>
7482         <name>16_BIT</name>
7483         <description>Pulse train, 16 bit pattern.</description>
7484         <value>16</value>
7485        </enumeratedValue>
7486        <enumeratedValue>
7487         <name>17_BIT</name>
7488         <description>Pulse train, 17 bit pattern.</description>
7489         <value>17</value>
7490        </enumeratedValue>
7491        <enumeratedValue>
7492         <name>18_BIT</name>
7493         <description>Pulse train, 18 bit pattern.</description>
7494         <value>18</value>
7495        </enumeratedValue>
7496        <enumeratedValue>
7497         <name>19_BIT</name>
7498         <description>Pulse train, 19 bit pattern.</description>
7499         <value>19</value>
7500        </enumeratedValue>
7501        <enumeratedValue>
7502         <name>20_BIT</name>
7503         <description>Pulse train, 20 bit pattern.</description>
7504         <value>20</value>
7505        </enumeratedValue>
7506        <enumeratedValue>
7507         <name>21_BIT</name>
7508         <description>Pulse train, 21 bit pattern.</description>
7509         <value>21</value>
7510        </enumeratedValue>
7511        <enumeratedValue>
7512         <name>22_BIT</name>
7513         <description>Pulse train, 22 bit pattern.</description>
7514         <value>22</value>
7515        </enumeratedValue>
7516        <enumeratedValue>
7517         <name>23_BIT</name>
7518         <description>Pulse train, 23 bit pattern.</description>
7519         <value>23</value>
7520        </enumeratedValue>
7521        <enumeratedValue>
7522         <name>24_BIT</name>
7523         <description>Pulse train, 24 bit pattern.</description>
7524         <value>24</value>
7525        </enumeratedValue>
7526        <enumeratedValue>
7527         <name>25_BIT</name>
7528         <description>Pulse train, 25 bit pattern.</description>
7529         <value>25</value>
7530        </enumeratedValue>
7531        <enumeratedValue>
7532         <name>26_BIT</name>
7533         <description>Pulse train, 26 bit pattern.</description>
7534         <value>26</value>
7535        </enumeratedValue>
7536        <enumeratedValue>
7537         <name>27_BIT</name>
7538         <description>Pulse train, 27 bit pattern.</description>
7539         <value>27</value>
7540        </enumeratedValue>
7541        <enumeratedValue>
7542         <name>28_BIT</name>
7543         <description>Pulse train, 28 bit pattern.</description>
7544         <value>28</value>
7545        </enumeratedValue>
7546        <enumeratedValue>
7547         <name>29_BIT</name>
7548         <description>Pulse train, 29 bit pattern.</description>
7549         <value>29</value>
7550        </enumeratedValue>
7551        <enumeratedValue>
7552         <name>30_BIT</name>
7553         <description>Pulse train, 30 bit pattern.</description>
7554         <value>30</value>
7555        </enumeratedValue>
7556        <enumeratedValue>
7557         <name>31_BIT</name>
7558         <description>Pulse train, 31 bit pattern.</description>
7559         <value>31</value>
7560        </enumeratedValue>
7561       </enumeratedValues>
7562      </field>
7563     </fields>
7564    </register>
7565    <register>
7566     <name>TRAIN</name>
7567     <description>Write the repeating bit pattern that is shifted out, LSB first, when configured in Pulse Train mode. See PT_RATE_LENGTH.mode for setting the length.</description>
7568     <addressOffset>0x0004</addressOffset>
7569     <access>read-write</access>
7570    </register>
7571    <register>
7572     <name>LOOP</name>
7573     <description>Pulse Train Loop Count</description>
7574     <addressOffset>0x0008</addressOffset>
7575     <access>read-write</access>
7576     <fields>
7577      <field>
7578       <name>count</name>
7579       <description>Number of loops for this pulse train to repeat.</description>
7580       <bitOffset>0</bitOffset>
7581       <bitWidth>16</bitWidth>
7582       <access>read-write</access>
7583      </field>
7584      <field>
7585       <name>delay</name>
7586       <description>Delay between loops of the Pulse Train in PT Peripheral Clock cycles</description>
7587       <bitOffset>16</bitOffset>
7588       <bitWidth>12</bitWidth>
7589       <access>read-write</access>
7590      </field>
7591     </fields>
7592    </register>
7593    <register>
7594     <name>RESTART</name>
7595     <description> Pulse Train Auto-Restart Configuration.</description>
7596     <addressOffset>0x000C</addressOffset>
7597     <access>read-write</access>
7598     <fields>
7599      <field>
7600       <name>pt_x_select</name>
7601       <description>Auto-Restart PT X Select</description>
7602       <bitOffset>0</bitOffset>
7603       <bitWidth>5</bitWidth>
7604       <access>read-write</access>
7605      </field>
7606      <field>
7607       <name>on_pt_x_loop_exit</name>
7608       <description>Enable Auto-Restart on PT X Loop Exit</description>
7609       <bitOffset>7</bitOffset>
7610       <bitWidth>1</bitWidth>
7611       <access>read-write</access>
7612      </field>
7613      <field>
7614       <name>pt_y_select</name>
7615       <description>Auto-Restart PT Y Select</description>
7616       <bitOffset>8</bitOffset>
7617       <bitWidth>5</bitWidth>
7618       <access>read-write</access>
7619      </field>
7620      <field>
7621       <name>on_pt_y_loop_exit</name>
7622       <description>Enable Auto-Restart on PT Y Loop Exit</description>
7623       <bitOffset>15</bitOffset>
7624       <bitWidth>1</bitWidth>
7625       <access>read-write</access>
7626      </field>
7627     </fields>
7628    </register>
7629   </registers>
7630  </peripheral>
7631<!--PT Pulse Train-->
7632  <peripheral derivedFrom="PT">
7633   <name>PT1</name>
7634   <description>Pulse Train 1</description>
7635   <baseAddress>0x4003C030</baseAddress>
7636  </peripheral>
7637<!--PT1 Pulse Train 1-->
7638  <peripheral derivedFrom="PT">
7639   <name>PT2</name>
7640   <description>Pulse Train 2</description>
7641   <baseAddress>0x4003C040</baseAddress>
7642  </peripheral>
7643<!--PT2 Pulse Train 2-->
7644  <peripheral derivedFrom="PT">
7645   <name>PT3</name>
7646   <description>Pulse Train 3</description>
7647   <baseAddress>0x4003C050</baseAddress>
7648  </peripheral>
7649<!--PT3 Pulse Train 3-->
7650  <peripheral>
7651   <name>PTG</name>
7652   <description>Pulse Train Generation</description>
7653   <groupName>Pulse_Train</groupName>
7654   <baseAddress>0x4003C000</baseAddress>
7655   <size>32</size>
7656   <access>read-write</access>
7657   <addressBlock>
7658    <offset>0</offset>
7659    <size>0x0020</size>
7660    <usage>registers</usage>
7661   </addressBlock>
7662   <interrupt>
7663    <name>PT</name>
7664    <description>Pulse Train IRQ</description>
7665    <value>59</value>
7666   </interrupt>
7667   <registers>
7668    <register>
7669     <name>ENABLE</name>
7670     <description>Global Enable/Disable Controls for All Pulse Trains</description>
7671     <addressOffset>0x0000</addressOffset>
7672     <access>read-write</access>
7673     <fields>
7674      <field>
7675       <name>pt0</name>
7676       <description>Enable/Disable control for PT0</description>
7677       <bitOffset>0</bitOffset>
7678       <bitWidth>1</bitWidth>
7679       <access>read-write</access>
7680      </field>
7681      <field>
7682       <name>pt1</name>
7683       <description>Enable/Disable control for PT1</description>
7684       <bitOffset>1</bitOffset>
7685       <bitWidth>1</bitWidth>
7686       <access>read-write</access>
7687      </field>
7688      <field>
7689       <name>pt2</name>
7690       <description>Enable/Disable control for PT2</description>
7691       <bitOffset>2</bitOffset>
7692       <bitWidth>1</bitWidth>
7693       <access>read-write</access>
7694      </field>
7695      <field>
7696       <name>pt3</name>
7697       <description>Enable/Disable control for PT3</description>
7698       <bitOffset>3</bitOffset>
7699       <bitWidth>1</bitWidth>
7700       <access>read-write</access>
7701      </field>
7702     </fields>
7703    </register>
7704    <register>
7705     <name>RESYNC</name>
7706     <description>Global Resync (All Pulse Trains) Control</description>
7707     <addressOffset>0x0004</addressOffset>
7708     <access>read-write</access>
7709     <fields>
7710      <field>
7711       <name>pt0</name>
7712       <description>Resync control for PT0</description>
7713       <bitOffset>0</bitOffset>
7714       <bitWidth>1</bitWidth>
7715       <access>read-write</access>
7716      </field>
7717      <field>
7718       <name>pt1</name>
7719       <description>Resync control for PT1</description>
7720       <bitOffset>1</bitOffset>
7721       <bitWidth>1</bitWidth>
7722       <access>read-write</access>
7723      </field>
7724      <field>
7725       <name>pt2</name>
7726       <description>Resync control for PT2</description>
7727       <bitOffset>2</bitOffset>
7728       <bitWidth>1</bitWidth>
7729       <access>read-write</access>
7730      </field>
7731      <field>
7732       <name>pt3</name>
7733       <description>Resync control for PT3</description>
7734       <bitOffset>3</bitOffset>
7735       <bitWidth>1</bitWidth>
7736       <access>read-write</access>
7737      </field>
7738     </fields>
7739    </register>
7740    <register>
7741     <name>INTFL</name>
7742     <description>Pulse Train Interrupt Flags</description>
7743     <addressOffset>0x0008</addressOffset>
7744     <access>read-write</access>
7745     <fields>
7746      <field>
7747       <name>pt0</name>
7748       <description>Pulse Train 0 Stopped Interrupt Flag</description>
7749       <bitOffset>0</bitOffset>
7750       <bitWidth>1</bitWidth>
7751       <access>read-write</access>
7752      </field>
7753      <field>
7754       <name>pt1</name>
7755       <description>Pulse Train 1 Stopped Interrupt Flag</description>
7756       <bitOffset>1</bitOffset>
7757       <bitWidth>1</bitWidth>
7758       <access>read-write</access>
7759      </field>
7760      <field>
7761       <name>pt2</name>
7762       <description>Pulse Train 2 Stopped Interrupt Flag</description>
7763       <bitOffset>2</bitOffset>
7764       <bitWidth>1</bitWidth>
7765       <access>read-write</access>
7766      </field>
7767      <field>
7768       <name>pt3</name>
7769       <description>Pulse Train 3 Stopped Interrupt Flag</description>
7770       <bitOffset>3</bitOffset>
7771       <bitWidth>1</bitWidth>
7772       <access>read-write</access>
7773      </field>
7774     </fields>
7775    </register>
7776    <register>
7777     <name>INTEN</name>
7778     <description>Pulse Train Interrupt Enable/Disable</description>
7779     <addressOffset>0x000C</addressOffset>
7780     <access>read-write</access>
7781     <fields>
7782      <field>
7783       <name>pt0</name>
7784       <description>Pulse Train 0 Stopped Interrupt Enable/Disable</description>
7785       <bitOffset>0</bitOffset>
7786       <bitWidth>1</bitWidth>
7787       <access>read-write</access>
7788      </field>
7789      <field>
7790       <name>pt1</name>
7791       <description>Pulse Train 1 Stopped Interrupt Enable/Disable</description>
7792       <bitOffset>1</bitOffset>
7793       <bitWidth>1</bitWidth>
7794       <access>read-write</access>
7795      </field>
7796      <field>
7797       <name>pt2</name>
7798       <description>Pulse Train 2 Stopped Interrupt Enable/Disable</description>
7799       <bitOffset>2</bitOffset>
7800       <bitWidth>1</bitWidth>
7801       <access>read-write</access>
7802      </field>
7803      <field>
7804       <name>pt3</name>
7805       <description>Pulse Train 3 Stopped Interrupt Enable/Disable</description>
7806       <bitOffset>3</bitOffset>
7807       <bitWidth>1</bitWidth>
7808       <access>read-write</access>
7809      </field>
7810     </fields>
7811    </register>
7812    <register>
7813     <name>SAFE_EN</name>
7814     <description>Pulse Train Global Safe Enable.</description>
7815     <addressOffset>0x0010</addressOffset>
7816     <access>write-only</access>
7817     <fields>
7818      <field>
7819       <name>PT0</name>
7820       <bitOffset>0</bitOffset>
7821       <bitWidth>1</bitWidth>
7822       <access>write-only</access>
7823      </field>
7824      <field>
7825       <name>PT1</name>
7826       <bitOffset>1</bitOffset>
7827       <bitWidth>1</bitWidth>
7828       <access>write-only</access>
7829      </field>
7830      <field>
7831       <name>PT2</name>
7832       <bitOffset>2</bitOffset>
7833       <bitWidth>1</bitWidth>
7834       <access>write-only</access>
7835      </field>
7836      <field>
7837       <name>PT3</name>
7838       <bitOffset>3</bitOffset>
7839       <bitWidth>1</bitWidth>
7840       <access>write-only</access>
7841      </field>
7842     </fields>
7843    </register>
7844    <register>
7845     <name>SAFE_DIS</name>
7846     <description>Pulse Train Global Safe Disable.</description>
7847     <addressOffset>0x0014</addressOffset>
7848     <access>write-only</access>
7849     <fields>
7850      <field>
7851       <name>PT0</name>
7852       <bitOffset>0</bitOffset>
7853       <bitWidth>1</bitWidth>
7854       <access>write-only</access>
7855      </field>
7856      <field>
7857       <name>PT1</name>
7858       <bitOffset>1</bitOffset>
7859       <bitWidth>1</bitWidth>
7860       <access>write-only</access>
7861      </field>
7862      <field>
7863       <name>PT2</name>
7864       <bitOffset>2</bitOffset>
7865       <bitWidth>1</bitWidth>
7866       <access>write-only</access>
7867      </field>
7868      <field>
7869       <name>PT3</name>
7870       <bitOffset>3</bitOffset>
7871       <bitWidth>1</bitWidth>
7872       <access>write-only</access>
7873      </field>
7874     </fields>
7875    </register>
7876   </registers>
7877  </peripheral>
7878<!--PTG Pulse Train Generation-->
7879  <peripheral>
7880   <name>PWRSEQ</name>
7881   <description>Power Sequencer / Low Power Control Register.</description>
7882   <baseAddress>0x40006800</baseAddress>
7883   <addressBlock>
7884    <offset>0x00</offset>
7885    <size>0x400</size>
7886    <usage>registers</usage>
7887   </addressBlock>
7888   <registers>
7889    <register>
7890     <name>LPCN</name>
7891     <description>Low Power Control Register.</description>
7892     <addressOffset>0x00</addressOffset>
7893     <fields>
7894      <field>
7895       <name>RAMRET0</name>
7896       <description>System RAM retention in BACKUP mode. These two bits are used in conjuction with RREGEN bit. </description>
7897       <bitOffset>0</bitOffset>
7898       <bitWidth>1</bitWidth>
7899       <enumeratedValues>
7900        <enumeratedValue>
7901         <name>dis</name>
7902         <description>Disable Ram Retention.</description>
7903         <value>0</value>
7904        </enumeratedValue>
7905        <enumeratedValue>
7906         <name>en</name>
7907         <description>Enable System RAM 0 retention.</description>
7908         <value>1</value>
7909        </enumeratedValue>
7910       </enumeratedValues>
7911      </field>
7912      <field>
7913       <name>RAMRET1</name>
7914       <description>System RAM retention in BACKUP mode. These two bits are used in conjuction with RREGEN bit. </description>
7915       <bitOffset>1</bitOffset>
7916       <bitWidth>1</bitWidth>
7917       <enumeratedValues>
7918        <enumeratedValue>
7919         <name>dis</name>
7920         <description>Disable Ram Retention.</description>
7921         <value>0</value>
7922        </enumeratedValue>
7923        <enumeratedValue>
7924         <name>en</name>
7925         <description>Enable System RAM 1 retention.</description>
7926         <value>1</value>
7927        </enumeratedValue>
7928       </enumeratedValues>
7929      </field>
7930      <field>
7931       <name>RAMRET2</name>
7932       <description>System RAM retention in BACKUP mode. These two bits are used in conjuction with RREGEN bit. </description>
7933       <bitOffset>2</bitOffset>
7934       <bitWidth>1</bitWidth>
7935       <enumeratedValues>
7936        <enumeratedValue>
7937         <name>dis</name>
7938         <description>Disable Ram Retention.</description>
7939         <value>0</value>
7940        </enumeratedValue>
7941        <enumeratedValue>
7942         <name>en</name>
7943         <description>Enable System RAM 2 retention.</description>
7944         <value>1</value>
7945        </enumeratedValue>
7946       </enumeratedValues>
7947      </field>
7948      <field>
7949       <name>RAMRET3</name>
7950       <description>System RAM retention in BACKUP mode. These two bits are used in conjuction with RREGEN bit. </description>
7951       <bitOffset>3</bitOffset>
7952       <bitWidth>1</bitWidth>
7953       <enumeratedValues>
7954        <enumeratedValue>
7955         <name>dis</name>
7956         <description>Disable Ram Retention.</description>
7957         <value>0</value>
7958        </enumeratedValue>
7959        <enumeratedValue>
7960         <name>en</name>
7961         <description>Enable System RAM 3 retention.</description>
7962         <value>1</value>
7963        </enumeratedValue>
7964       </enumeratedValues>
7965      </field>
7966      <field>
7967       <name>LPMCLKSEL</name>
7968       <description>Low Power Mode APB Clock Select.</description>
7969       <bitOffset>8</bitOffset>
7970       <bitWidth>1</bitWidth>
7971      </field>
7972      <field>
7973       <name>LPMFAST</name>
7974       <description>Low Power Mode Clock Select.</description>
7975       <bitOffset>9</bitOffset>
7976       <bitWidth>1</bitWidth>
7977      </field>
7978      <field>
7979       <name>BG_DIS</name>
7980       <description>Bandgap OFF. This controls the System Bandgap in DeepSleep mode.</description>
7981       <bitOffset>11</bitOffset>
7982       <bitWidth>1</bitWidth>
7983       <enumeratedValues>
7984        <enumeratedValue>
7985         <name>on</name>
7986         <description>Bandgap is always ON.</description>
7987         <value>0</value>
7988        </enumeratedValue>
7989        <enumeratedValue>
7990         <name>off</name>
7991         <description>Bandgap is OFF in DeepSleep mode (default).</description>
7992         <value>1</value>
7993        </enumeratedValue>
7994       </enumeratedValues>
7995      </field>
7996      <field>
7997       <name>LPWKST_CLR</name>
7998       <description>Low Power Wakeup Status Register Clear</description>
7999       <bitOffset>31</bitOffset>
8000       <bitWidth>1</bitWidth>
8001      </field>
8002     </fields>
8003    </register>
8004    <register>
8005     <name>LPWKST0</name>
8006     <description>Low Power I/O Wakeup Status Register 0. This register indicates the low power wakeup status for GPIO0.</description>
8007     <addressOffset>0x04</addressOffset>
8008     <fields>
8009      <field>
8010       <name>WAKEST</name>
8011       <description>Wakeup IRQ flags (write ones to clear). One or more of these bits will be set when the corresponding dedicated GPIO pin (s) transition (s) from low to high or high to low. If GPIO wakeup source is selected, using PM.GPIOWKEN register, and the corresponding bit is also selected in LPWKEN register, an interrupt will be gnerated to wake up the CPU from a low power mode.</description>
8012       <bitOffset>0</bitOffset>
8013       <bitWidth>1</bitWidth>
8014      </field>
8015     </fields>
8016    </register>
8017    <register>
8018     <name>LPWKEN0</name>
8019     <description>Low Power I/O Wakeup Enable Register 0. This register enables low power wakeup functionality for GPIO0.</description>
8020     <addressOffset>0x08</addressOffset>
8021     <fields>
8022      <field>
8023       <name>WAKEEN</name>
8024       <description>Enable wakeup. These bits allow wakeup from the corresponding GPIO pin (s) on transition (s) from low to high or high to low when PM.GPIOWKEN is set. Wakeup status is indicated in PPWKST register.</description>
8025       <bitOffset>0</bitOffset>
8026       <bitWidth>31</bitWidth>
8027      </field>
8028     </fields>
8029    </register>
8030    <register derivedFrom="LPWKST0">
8031     <name>LPWKST1</name>
8032     <description>Low Power I/O Wakeup Status Register 1. This register indicates the low power wakeup status for GPIO1.</description>
8033     <addressOffset>0x0C</addressOffset>
8034    </register>
8035    <register derivedFrom="LPWKEN0">
8036     <name>LPWKEN1</name>
8037     <description>Low Power I/O Wakeup Enable Register 1. This register enables low power wakeup functionality for GPIO1.</description>
8038     <addressOffset>0x10</addressOffset>
8039    </register>
8040    <register derivedFrom="LPWKST0">
8041     <name>LPWKST2</name>
8042     <description>Low Power I/O Wakeup Status Register 2. This register indicates the low power wakeup status for GPIO2.</description>
8043     <addressOffset>0x14</addressOffset>
8044    </register>
8045    <register derivedFrom="LPWKEN0">
8046     <name>LPWKEN2</name>
8047     <description>Low Power I/O Wakeup Enable Register 2. This register enables low power wakeup functionality for GPIO2.</description>
8048     <addressOffset>0x18</addressOffset>
8049    </register>
8050    <register derivedFrom="LPWKST0">
8051     <name>LPWKST3</name>
8052     <description>Low Power I/O Wakeup Status Register 3. This register indicates the low power wakeup status for GPIO3.</description>
8053     <addressOffset>0x1C</addressOffset>
8054    </register>
8055    <register derivedFrom="LPWKEN0">
8056     <name>LPWKEN3</name>
8057     <description>Low Power I/O Wakeup Enable Register 3. This register enables low power wakeup functionality for GPIO3.</description>
8058     <addressOffset>0x20</addressOffset>
8059    </register>
8060    <register>
8061     <name>LPPWST</name>
8062     <description>Low Power Peripheral Wakeup Status Register.</description>
8063     <addressOffset>0x30</addressOffset>
8064     <fields>
8065      <field>
8066       <name>AINCOMP0</name>
8067       <description>Analog Input Comparator Wakeup Flag.</description>
8068       <bitOffset>4</bitOffset>
8069       <bitWidth>1</bitWidth>
8070      </field>
8071      <field>
8072       <name>BACKUP</name>
8073       <description>Backup Mode Wakeup Flag.</description>
8074       <bitOffset>16</bitOffset>
8075       <bitWidth>1</bitWidth>
8076      </field>
8077      <field>
8078       <name>RESET</name>
8079       <description>Reset Detected Wakeup Flag.</description>
8080       <bitOffset>17</bitOffset>
8081       <bitWidth>1</bitWidth>
8082      </field>
8083     </fields>
8084    </register>
8085    <register>
8086     <name>LPPWEN</name>
8087     <description>Low Power Peripheral Wakeup Enable Register.</description>
8088     <addressOffset>0x34</addressOffset>
8089     <fields>
8090      <field>
8091       <name>AINCOMP0</name>
8092       <description> AINCOMP0 Wakeup Enable. This bit allows wakeup from the AINCOMP0.</description>
8093       <bitOffset>4</bitOffset>
8094       <bitWidth>1</bitWidth>
8095      </field>
8096      <field>
8097       <name>WDT0</name>
8098       <description> WDT0 Wakeup Enable. This bit allows wakeup from the WDT0.</description>
8099       <bitOffset>8</bitOffset>
8100       <bitWidth>1</bitWidth>
8101      </field>
8102      <field>
8103       <name>WDT1</name>
8104       <description> WDT1 Wakeup Enable. This bit allows wakeup from the WDT1.</description>
8105       <bitOffset>9</bitOffset>
8106       <bitWidth>1</bitWidth>
8107      </field>
8108      <field>
8109       <name>CPU1</name>
8110       <description> CPU1 Wakeup Enable. This bit allows wakeup from the CPU1.</description>
8111       <bitOffset>10</bitOffset>
8112       <bitWidth>1</bitWidth>
8113      </field>
8114      <field>
8115       <name>TMR0</name>
8116       <description> TMR0 Wakeup Enable. This bit allows wakeup from the TMR0.</description>
8117       <bitOffset>11</bitOffset>
8118       <bitWidth>1</bitWidth>
8119      </field>
8120      <field>
8121       <name>TMR1</name>
8122       <description> TMR1 Wakeup Enable. This bit allows wakeup from the TMR1.</description>
8123       <bitOffset>12</bitOffset>
8124       <bitWidth>1</bitWidth>
8125      </field>
8126      <field>
8127       <name>TMR2</name>
8128       <description> TMR2 Wakeup Enable. This bit allows wakeup from the TMR2.</description>
8129       <bitOffset>13</bitOffset>
8130       <bitWidth>1</bitWidth>
8131      </field>
8132      <field>
8133       <name>TMR3</name>
8134       <description> TMR3 Wakeup Enable. This bit allows wakeup from the TMR3.</description>
8135       <bitOffset>14</bitOffset>
8136       <bitWidth>1</bitWidth>
8137      </field>
8138      <field>
8139       <name>TMR4</name>
8140       <description> TMR4 Wakeup Enable. This bit allows wakeup from the TMR4.</description>
8141       <bitOffset>15</bitOffset>
8142       <bitWidth>1</bitWidth>
8143      </field>
8144      <field>
8145       <name>TMR5</name>
8146       <description> TMR5 Wakeup Enable. This bit allows wakeup from the TMR5.</description>
8147       <bitOffset>16</bitOffset>
8148       <bitWidth>1</bitWidth>
8149      </field>
8150      <field>
8151       <name>UART0</name>
8152       <description> UART0 Wakeup Enable. This bit allows wakeup from the UART0.</description>
8153       <bitOffset>17</bitOffset>
8154       <bitWidth>1</bitWidth>
8155      </field>
8156      <field>
8157       <name>UART1</name>
8158       <description> UART1 Wakeup Enable. This bit allows wakeup from the UART1.</description>
8159       <bitOffset>18</bitOffset>
8160       <bitWidth>1</bitWidth>
8161      </field>
8162      <field>
8163       <name>UART2</name>
8164       <description> UART2 Wakeup Enable. This bit allows wakeup from the UART2.</description>
8165       <bitOffset>19</bitOffset>
8166       <bitWidth>1</bitWidth>
8167      </field>
8168      <field>
8169       <name>UART3</name>
8170       <description> UART3 Wakeup Enable. This bit allows wakeup from the UART3.</description>
8171       <bitOffset>20</bitOffset>
8172       <bitWidth>1</bitWidth>
8173      </field>
8174      <field>
8175       <name>I2C0</name>
8176       <description> I2C0 Wakeup Enable. This bit allows wakeup from the I2C0.</description>
8177       <bitOffset>21</bitOffset>
8178       <bitWidth>1</bitWidth>
8179      </field>
8180      <field>
8181       <name>I2C1</name>
8182       <description> I2C1 Wakeup Enable. This bit allows wakeup from the I2C1.</description>
8183       <bitOffset>22</bitOffset>
8184       <bitWidth>1</bitWidth>
8185      </field>
8186      <field>
8187       <name>I2C2</name>
8188       <description> I2C2 Wakeup Enable. This bit allows wakeup from the I2C2.</description>
8189       <bitOffset>23</bitOffset>
8190       <bitWidth>1</bitWidth>
8191      </field>
8192      <field>
8193       <name>I2S</name>
8194       <description> I2S Wakeup Enable. This bit allows wakeup from the I2S.</description>
8195       <bitOffset>24</bitOffset>
8196       <bitWidth>1</bitWidth>
8197      </field>
8198      <field>
8199       <name>SPI1</name>
8200       <description> SPI1 Wakeup Enable. This bit allows wakeup from the SPI1.</description>
8201       <bitOffset>25</bitOffset>
8202       <bitWidth>1</bitWidth>
8203      </field>
8204      <field>
8205       <name>LPCMP</name>
8206       <description> LPCMP Wakeup Enable. This bit allows wakeup from the LPCMP.</description>
8207       <bitOffset>26</bitOffset>
8208       <bitWidth>1</bitWidth>
8209      </field>
8210     </fields>
8211    </register>
8212    <register>
8213     <name>GP0</name>
8214     <description>General Purpose Register 0</description>
8215     <addressOffset>0x48</addressOffset>
8216    </register>
8217    <register>
8218     <name>GP1</name>
8219     <description>General Purpose Register 1</description>
8220     <addressOffset>0x4C</addressOffset>
8221    </register>
8222   </registers>
8223  </peripheral>
8224<!--PWRSEQ Power Sequencer / Low Power Control Register.-->
8225  <peripheral>
8226   <name>RTC</name>
8227   <description>Real Time Clock and Alarm.</description>
8228   <baseAddress>0x40006000</baseAddress>
8229   <addressBlock>
8230    <offset>0x00</offset>
8231    <size>0x400</size>
8232    <usage>registers</usage>
8233   </addressBlock>
8234   <interrupt>
8235    <name>RTC</name>
8236    <description>RTC interrupt.</description>
8237    <value>3</value>
8238   </interrupt>
8239   <registers>
8240    <register>
8241     <name>SEC</name>
8242     <description>RTC Second Counter. This register contains the 32-bit second counter.</description>
8243     <addressOffset>0x00</addressOffset>
8244     <resetMask>0x00000000</resetMask>
8245     <fields>
8246      <field>
8247       <name>SEC</name>
8248       <description>Seconds Counter.</description>
8249       <bitOffset>0</bitOffset>
8250       <bitWidth>32</bitWidth>
8251      </field>
8252     </fields>
8253    </register>
8254    <register>
8255     <name>SSEC</name>
8256     <description>RTC Sub-second Counter. This counter increments at 256Hz. RTC_SEC is incremented when this register rolls over from 0xFF to 0x00.</description>
8257     <addressOffset>0x04</addressOffset>
8258     <resetMask>0x00000000</resetMask>
8259     <fields>
8260      <field>
8261       <name>SSEC</name>
8262       <description>Sub-Seconds Counter (12-bit).</description>
8263       <bitOffset>0</bitOffset>
8264       <bitWidth>12</bitWidth>
8265      </field>
8266     </fields>
8267    </register>
8268    <register>
8269     <name>TODA</name>
8270     <description>Time-of-day Alarm.</description>
8271     <addressOffset>0x08</addressOffset>
8272     <resetMask>0x00000000</resetMask>
8273     <fields>
8274      <field>
8275       <name>TOD_ALARM</name>
8276       <description>Time-of-day Alarm.</description>
8277       <bitOffset>0</bitOffset>
8278       <bitWidth>20</bitWidth>
8279      </field>
8280     </fields>
8281    </register>
8282    <register>
8283     <name>SSECA</name>
8284     <description>RTC sub-second alarm.  This register contains the reload value for the sub-second alarm.</description>
8285     <addressOffset>0x0C</addressOffset>
8286     <resetMask>0x00000000</resetMask>
8287     <fields>
8288      <field>
8289       <name>SSEC_ALARM</name>
8290       <description>This register contains the reload value for the sub-second alarm.</description>
8291       <bitOffset>0</bitOffset>
8292       <bitWidth>32</bitWidth>
8293      </field>
8294     </fields>
8295    </register>
8296    <register>
8297     <name>CTRL</name>
8298     <description>RTC Control Register.</description>
8299     <addressOffset>0x10</addressOffset>
8300     <resetValue>0x00000008</resetValue>
8301     <resetMask>0xFFFFFF38</resetMask>
8302     <fields>
8303      <field>
8304       <name>EN</name>
8305       <description>Real Time Clock Enable. This bit enables the Real Time Clock. This bit can only be written when WE=1 and BUSY =0. Change to this bit is effective only after BUSY is cleared from 1 to 0.</description>
8306       <bitOffset>0</bitOffset>
8307       <bitWidth>1</bitWidth>
8308       <enumeratedValues>
8309        <enumeratedValue>
8310         <name>dis</name>
8311         <description>Disable.</description>
8312         <value>0</value>
8313        </enumeratedValue>
8314        <enumeratedValue>
8315         <name>en</name>
8316         <description>Enable.</description>
8317         <value>1</value>
8318        </enumeratedValue>
8319       </enumeratedValues>
8320      </field>
8321      <field>
8322       <name>TOD_ALARM_IE</name>
8323       <description>Alarm Time-of-Day Interrupt Enable. Change to this bit is effective only after BUSY is cleared from 1 to 0.</description>
8324       <bitOffset>1</bitOffset>
8325       <bitWidth>1</bitWidth>
8326       <enumeratedValues>
8327        <enumeratedValue>
8328         <name>dis</name>
8329         <description>Disable.</description>
8330         <value>0</value>
8331        </enumeratedValue>
8332        <enumeratedValue>
8333         <name>en</name>
8334         <description>Enable.</description>
8335         <value>1</value>
8336        </enumeratedValue>
8337       </enumeratedValues>
8338      </field>
8339      <field>
8340       <name>SSEC_ALARM_IE</name>
8341       <description>Alarm Sub-second Interrupt Enable.  Change to this bit is effective only after BUSY is cleared from 1 to 0.</description>
8342       <bitOffset>2</bitOffset>
8343       <bitWidth>1</bitWidth>
8344       <enumeratedValues>
8345        <enumeratedValue>
8346         <name>dis</name>
8347         <description>Disable.</description>
8348         <value>0</value>
8349        </enumeratedValue>
8350        <enumeratedValue>
8351         <name>en</name>
8352         <description>Enable.</description>
8353         <value>1</value>
8354        </enumeratedValue>
8355       </enumeratedValues>
8356      </field>
8357      <field>
8358       <name>BUSY</name>
8359       <description>RTC Busy. This bit is set to 1 by hardware when changes to RTC registers required a synchronized version of the register to be in place.  This bit is automatically cleared by hardware.</description>
8360       <bitOffset>3</bitOffset>
8361       <bitWidth>1</bitWidth>
8362       <access>read-only</access>
8363       <enumeratedValues>
8364        <enumeratedValue>
8365         <name>idle</name>
8366         <description>Idle.</description>
8367         <value>0</value>
8368        </enumeratedValue>
8369        <enumeratedValue>
8370         <name>busy</name>
8371         <description>Busy.</description>
8372         <value>1</value>
8373        </enumeratedValue>
8374       </enumeratedValues>
8375      </field>
8376      <field>
8377       <name>RDY</name>
8378       <description>RTC Ready. This bit is set to 1 by hardware when the RTC count registers update.  It can be cleared to 0 by software at any time. It will also be cleared to 0 by hardware just prior to an update of the RTC count register.</description>
8379       <bitOffset>4</bitOffset>
8380       <bitWidth>1</bitWidth>
8381       <enumeratedValues>
8382        <enumeratedValue>
8383         <name>busy</name>
8384         <description>Register has not updated.</description>
8385         <value>0</value>
8386        </enumeratedValue>
8387        <enumeratedValue>
8388         <name>ready</name>
8389         <description>Ready.</description>
8390         <value>1</value>
8391        </enumeratedValue>
8392       </enumeratedValues>
8393      </field>
8394      <field>
8395       <name>RDY_IE</name>
8396       <description>RTC Ready Interrupt Enable.</description>
8397       <bitOffset>5</bitOffset>
8398       <bitWidth>1</bitWidth>
8399       <enumeratedValues>
8400        <enumeratedValue>
8401         <name>dis</name>
8402         <description>Disable.</description>
8403         <value>0</value>
8404        </enumeratedValue>
8405        <enumeratedValue>
8406         <name>en</name>
8407         <description>Enable.</description>
8408         <value>1</value>
8409        </enumeratedValue>
8410       </enumeratedValues>
8411      </field>
8412      <field>
8413       <name>TOD_ALARM</name>
8414       <description>Time-of-Day Alarm Interrupt Flag.  This alarm is qualified as wake-up source to the processor.</description>
8415       <bitOffset>6</bitOffset>
8416       <bitWidth>1</bitWidth>
8417       <access>read-only</access>
8418       <enumeratedValues>
8419        <enumeratedValue>
8420         <name>inactive</name>
8421         <description>Not active</description>
8422         <value>0</value>
8423        </enumeratedValue>
8424        <enumeratedValue>
8425         <name>Pending</name>
8426         <description>Active</description>
8427         <value>1</value>
8428        </enumeratedValue>
8429       </enumeratedValues>
8430      </field>
8431      <field>
8432       <name>SSEC_ALARM</name>
8433       <description>Sub-second Alarm Interrupt Flag. This alarm is qualified as wake-up source to the processor.</description>
8434       <bitOffset>7</bitOffset>
8435       <bitWidth>1</bitWidth>
8436       <access>read-only</access>
8437       <enumeratedValues>
8438        <enumeratedValue>
8439         <name>inactive</name>
8440         <description>Not active</description>
8441         <value>0</value>
8442        </enumeratedValue>
8443        <enumeratedValue>
8444         <name>Pending</name>
8445         <description>Active</description>
8446         <value>1</value>
8447        </enumeratedValue>
8448       </enumeratedValues>
8449      </field>
8450      <field>
8451       <name>SQW_EN</name>
8452       <description>Square Wave Output Enable.</description>
8453       <bitOffset>8</bitOffset>
8454       <bitWidth>1</bitWidth>
8455       <enumeratedValues>
8456        <enumeratedValue>
8457         <name>inactive</name>
8458         <description>Not active</description>
8459         <value>0</value>
8460        </enumeratedValue>
8461        <enumeratedValue>
8462         <name>Pending</name>
8463         <description>Active</description>
8464         <value>1</value>
8465        </enumeratedValue>
8466       </enumeratedValues>
8467      </field>
8468      <field>
8469       <name>SQW_SEL</name>
8470       <description>Frequency Output Selection. When SQE=1, these bits specify the output frequency on the SQW pin.</description>
8471       <bitOffset>9</bitOffset>
8472       <bitWidth>2</bitWidth>
8473       <enumeratedValues>
8474        <enumeratedValue>
8475         <name>freq1Hz</name>
8476         <description>1 Hz (Compensated).</description>
8477         <value>0</value>
8478        </enumeratedValue>
8479        <enumeratedValue>
8480         <name>freq512Hz</name>
8481         <description>512 Hz (Compensated).</description>
8482         <value>1</value>
8483        </enumeratedValue>
8484        <enumeratedValue>
8485         <name>freq4KHz</name>
8486         <description>4 KHz.</description>
8487         <value>2</value>
8488        </enumeratedValue>
8489        <enumeratedValue>
8490         <name>clkDiv8</name>
8491         <description>RTC Input Clock / 8.</description>
8492         <value>3</value>
8493        </enumeratedValue>
8494       </enumeratedValues>
8495      </field>
8496      <field>
8497       <name>RD_EN</name>
8498       <description>Asynchronous Counter Read Enable.</description>
8499       <bitOffset>14</bitOffset>
8500       <bitWidth>1</bitWidth>
8501      </field>
8502      <field>
8503       <name>WR_EN</name>
8504       <description>Write Enable. This register bit serves as a protection mechanism against unintentional writes to critical RTC bits.</description>
8505       <bitOffset>15</bitOffset>
8506       <bitWidth>1</bitWidth>
8507       <enumeratedValues>
8508        <enumeratedValue>
8509         <name>inactive</name>
8510         <description>Not active</description>
8511         <value>0</value>
8512        </enumeratedValue>
8513        <enumeratedValue>
8514         <name>Pending</name>
8515         <description>Active</description>
8516         <value>1</value>
8517        </enumeratedValue>
8518       </enumeratedValues>
8519      </field>
8520     </fields>
8521    </register>
8522    <register>
8523     <name>TRIM</name>
8524     <description>RTC Trim Register.</description>
8525     <addressOffset>0x14</addressOffset>
8526     <resetMask>0x00000000</resetMask>
8527     <fields>
8528      <field>
8529       <name>TRIM</name>
8530       <description>RTC Trim. This register contains the 2's complement value that specifies the trim resolution. Each increment or decrement of the bit adds or subtracts 1ppm at each 4KHz clock value, with a maximum correction of +/- 127ppm.</description>
8531       <bitOffset>0</bitOffset>
8532       <bitWidth>8</bitWidth>
8533      </field>
8534      <field>
8535       <name>VRTC_TMR</name>
8536       <description>VBAT Timer Value. When RTC is running off of VBAT, this field is incremented every 32 seconds.</description>
8537       <bitOffset>8</bitOffset>
8538       <bitWidth>24</bitWidth>
8539      </field>
8540     </fields>
8541    </register>
8542    <register>
8543     <name>OSCCTRL</name>
8544     <description>RTC Oscillator Control Register.</description>
8545     <addressOffset>0x18</addressOffset>
8546     <resetMask>0x00000000</resetMask>
8547     <fields>
8548      <field>
8549       <name>FILTER_EN</name>
8550       <description>Enables analog deglitch filter.</description>
8551       <bitOffset>0</bitOffset>
8552       <bitWidth>1</bitWidth>
8553      </field>
8554      <field>
8555       <name>IBIAS_SEL</name>
8556       <description>If IBIAS_EN is 1, selects 4x,2x mode.</description>
8557       <bitOffset>1</bitOffset>
8558       <bitWidth>1</bitWidth>
8559      </field>
8560      <field>
8561       <name>HYST_EN</name>
8562       <description>Enables high current hysteresis buffer.</description>
8563       <bitOffset>2</bitOffset>
8564       <bitWidth>1</bitWidth>
8565      </field>
8566      <field>
8567       <name>IBIAS_EN</name>
8568       <description>Enables higher 4x,2x current modes.</description>
8569       <bitOffset>3</bitOffset>
8570       <bitWidth>1</bitWidth>
8571      </field>
8572      <field>
8573       <name>BYPASS</name>
8574       <description>RTC Crystal Bypass</description>
8575       <bitOffset>4</bitOffset>
8576       <bitWidth>1</bitWidth>
8577      </field>
8578      <field>
8579       <name>SQW_32K</name>
8580       <description>RTC 32kHz Square Wave Output</description>
8581       <bitOffset>5</bitOffset>
8582       <bitWidth>1</bitWidth>
8583      </field>
8584     </fields>
8585    </register>
8586   </registers>
8587  </peripheral>
8588<!--RTC Real Time Clock and Alarm.-->
8589  <peripheral>
8590   <name>SEMA</name>
8591   <description>The Semaphore peripheral allows multiple cores in a system to cooperate when accessing shred resources.
8592                                     The peripheral contains eight semaphores that can be atomically set and cleared. It is left to the discretion of the software
8593                                     architect to decide how and when the semaphores are used and how they are allocated. Existing hardware does not have to be
8594
8595                                     modified for this type of cooperative sharing, and the use of semaphores is exclusively within the software domain.</description>
8596   <baseAddress>0x4003E000</baseAddress>
8597   <addressBlock>
8598    <offset>0x00</offset>
8599    <size>0x1000</size>
8600    <usage>registers</usage>
8601   </addressBlock>
8602   <registers>
8603    <register>
8604     <dim>8</dim>
8605     <dimIncrement>4</dimIncrement>
8606     <name>SEMAPHORES[%s]</name>
8607     <description>Read to test and set, returns prior value. Write 0 to clear semaphore.</description>
8608     <addressOffset>0x00</addressOffset>
8609     <size>32</size>
8610     <fields>
8611      <field>
8612       <name>sema</name>
8613       <bitOffset>0</bitOffset>
8614       <bitWidth>1</bitWidth>
8615      </field>
8616     </fields>
8617    </register>
8618    <register>
8619     <name>irq0</name>
8620     <description>Semaphore IRQ0 register.</description>
8621     <addressOffset>0x40</addressOffset>
8622     <size>32</size>
8623     <fields>
8624      <field>
8625       <name>en</name>
8626       <bitOffset>0</bitOffset>
8627       <bitWidth>1</bitWidth>
8628      </field>
8629      <field>
8630       <name>cm4_irq</name>
8631       <bitOffset>16</bitOffset>
8632       <bitWidth>1</bitWidth>
8633      </field>
8634     </fields>
8635    </register>
8636    <register>
8637     <name>mail0</name>
8638     <description>Semaphore Mailbox 0 register.</description>
8639     <addressOffset>0x44</addressOffset>
8640     <size>32</size>
8641     <fields>
8642      <field>
8643       <name>data</name>
8644       <bitOffset>0</bitOffset>
8645       <bitWidth>32</bitWidth>
8646      </field>
8647     </fields>
8648    </register>
8649    <register>
8650     <name>irq1</name>
8651     <description>Semaphore IRQ1 register.</description>
8652     <addressOffset>0x48</addressOffset>
8653     <size>32</size>
8654     <fields>
8655      <field>
8656       <name>en</name>
8657       <bitOffset>0</bitOffset>
8658       <bitWidth>1</bitWidth>
8659      </field>
8660      <field>
8661       <name>rv32_irq</name>
8662       <bitOffset>16</bitOffset>
8663       <bitWidth>1</bitWidth>
8664      </field>
8665     </fields>
8666    </register>
8667    <register>
8668     <name>mail1</name>
8669     <description>Semaphore Mailbox 1 register.</description>
8670     <addressOffset>0x4C</addressOffset>
8671     <size>32</size>
8672     <fields>
8673      <field>
8674       <name>data</name>
8675       <bitOffset>0</bitOffset>
8676       <bitWidth>32</bitWidth>
8677      </field>
8678     </fields>
8679    </register>
8680    <register>
8681     <name>status</name>
8682     <description>Semaphore status bits. 0 indicates the semaphore is free, 1 indicates taken.</description>
8683     <addressOffset>0x100</addressOffset>
8684     <size>32</size>
8685     <fields>
8686      <field>
8687       <name>status0</name>
8688       <bitOffset>0</bitOffset>
8689       <bitWidth>1</bitWidth>
8690      </field>
8691      <field>
8692       <name>status1</name>
8693       <bitOffset>1</bitOffset>
8694       <bitWidth>1</bitWidth>
8695      </field>
8696      <field>
8697       <name>status2</name>
8698       <bitOffset>2</bitOffset>
8699       <bitWidth>1</bitWidth>
8700      </field>
8701      <field>
8702       <name>status3</name>
8703       <bitOffset>3</bitOffset>
8704       <bitWidth>1</bitWidth>
8705      </field>
8706      <field>
8707       <name>status4</name>
8708       <bitOffset>4</bitOffset>
8709       <bitWidth>1</bitWidth>
8710      </field>
8711      <field>
8712       <name>status5</name>
8713       <bitOffset>5</bitOffset>
8714       <bitWidth>1</bitWidth>
8715      </field>
8716      <field>
8717       <name>status6</name>
8718       <bitOffset>6</bitOffset>
8719       <bitWidth>1</bitWidth>
8720      </field>
8721      <field>
8722       <name>status7</name>
8723       <bitOffset>7</bitOffset>
8724       <bitWidth>1</bitWidth>
8725      </field>
8726     </fields>
8727    </register>
8728   </registers>
8729  </peripheral>
8730<!--SEMA The Semaphore peripheral allows multiple cores in a system to cooperate when accessing shred resources.
8731                                     The peripheral contains eight semaphores that can be atomically set and cleared. It is left to the discretion of the software
8732                                     architect to decide how and when the semaphores are used and how they are allocated. Existing hardware does not have to be
8733
8734                                     modified for this type of cooperative sharing, and the use of semaphores is exclusively within the software domain.-->
8735  <peripheral>
8736   <name>SIMO</name>
8737   <description>Single Inductor Multiple Output Switching Converter</description>
8738   <baseAddress>0x40004400</baseAddress>
8739   <addressBlock>
8740    <offset>0x00</offset>
8741    <size>0x400</size>
8742    <usage>registers</usage>
8743   </addressBlock>
8744   <registers>
8745    <register>
8746     <name>VREGO_A</name>
8747     <description>Buck Voltage Regulator A Control Register</description>
8748     <addressOffset>0x0004</addressOffset>
8749     <access>read-write</access>
8750     <fields>
8751      <field>
8752       <name>VSETA</name>
8753       <description>Regulator Output Voltage Setting</description>
8754       <bitOffset>0</bitOffset>
8755       <bitWidth>7</bitWidth>
8756      </field>
8757      <field>
8758       <name>RANGEA</name>
8759       <description>Regulator Output Range Set</description>
8760       <bitOffset>7</bitOffset>
8761       <bitWidth>1</bitWidth>
8762       <enumeratedValues>
8763        <enumeratedValue>
8764         <name>low</name>
8765         <description>Low output voltage range</description>
8766         <value>0</value>
8767        </enumeratedValue>
8768        <enumeratedValue>
8769         <name>high</name>
8770         <description>High output voltage range</description>
8771         <value>1</value>
8772        </enumeratedValue>
8773       </enumeratedValues>
8774      </field>
8775     </fields>
8776    </register>
8777    <register>
8778     <name>VREGO_B</name>
8779     <description>Buck Voltage Regulator B Control Register</description>
8780     <addressOffset>0x0008</addressOffset>
8781     <access>read-write</access>
8782     <fields>
8783      <field>
8784       <name>VSETB</name>
8785       <description>Regulator Output Voltage Setting</description>
8786       <bitOffset>0</bitOffset>
8787       <bitWidth>7</bitWidth>
8788      </field>
8789      <field>
8790       <name>RANGEB</name>
8791       <description>Regulator Output Range Set</description>
8792       <bitOffset>7</bitOffset>
8793       <bitWidth>1</bitWidth>
8794       <enumeratedValues>
8795        <enumeratedValue>
8796         <name>low</name>
8797         <description>Low output voltage range</description>
8798         <value>0</value>
8799        </enumeratedValue>
8800        <enumeratedValue>
8801         <name>high</name>
8802         <description>High output voltage range</description>
8803         <value>1</value>
8804        </enumeratedValue>
8805       </enumeratedValues>
8806      </field>
8807     </fields>
8808    </register>
8809    <register>
8810     <name>VREGO_C</name>
8811     <description>Buck Voltage Regulator C Control Register</description>
8812     <addressOffset>0x000C</addressOffset>
8813     <access>read-write</access>
8814     <fields>
8815      <field>
8816       <name>VSETC</name>
8817       <description>Regulator Output Voltage Setting</description>
8818       <bitOffset>0</bitOffset>
8819       <bitWidth>7</bitWidth>
8820      </field>
8821      <field>
8822       <name>RANGEC</name>
8823       <description>Regulator Output Range Set</description>
8824       <bitOffset>7</bitOffset>
8825       <bitWidth>1</bitWidth>
8826       <enumeratedValues>
8827        <enumeratedValue>
8828         <name>low</name>
8829         <description>Low output voltage range</description>
8830         <value>0</value>
8831        </enumeratedValue>
8832        <enumeratedValue>
8833         <name>high</name>
8834         <description>High output voltage range</description>
8835         <value>1</value>
8836        </enumeratedValue>
8837       </enumeratedValues>
8838      </field>
8839     </fields>
8840    </register>
8841    <register>
8842     <name>VREGO_D</name>
8843     <description>Buck Voltage Regulator D Control Register</description>
8844     <addressOffset>0x0010</addressOffset>
8845     <access>read-write</access>
8846     <fields>
8847      <field>
8848       <name>VSETD</name>
8849       <description>Regulator Output Voltage Setting</description>
8850       <bitOffset>0</bitOffset>
8851       <bitWidth>7</bitWidth>
8852      </field>
8853      <field>
8854       <name>RANGED</name>
8855       <description>Regulator Output Range Set</description>
8856       <bitOffset>7</bitOffset>
8857       <bitWidth>1</bitWidth>
8858       <enumeratedValues>
8859        <enumeratedValue>
8860         <name>low</name>
8861         <description>Low output voltage range</description>
8862         <value>0</value>
8863        </enumeratedValue>
8864        <enumeratedValue>
8865         <name>high</name>
8866         <description>High output voltage range</description>
8867         <value>1</value>
8868        </enumeratedValue>
8869       </enumeratedValues>
8870      </field>
8871     </fields>
8872    </register>
8873    <register>
8874     <name>IPKA</name>
8875     <description>High Side FET Peak Current VREGO_A/VREGO_B Register</description>
8876     <addressOffset>0x0014</addressOffset>
8877     <access>read-write</access>
8878     <fields>
8879      <field>
8880       <name>IPKSETA</name>
8881       <description>Voltage Regulator Peak Current Setting</description>
8882       <bitOffset>0</bitOffset>
8883       <bitWidth>4</bitWidth>
8884      </field>
8885      <field>
8886       <name>IPKSETB</name>
8887       <description>Voltage Regulator Peak Current Setting</description>
8888       <bitOffset>4</bitOffset>
8889       <bitWidth>4</bitWidth>
8890      </field>
8891     </fields>
8892    </register>
8893    <register>
8894     <name>IPKB</name>
8895     <description>High Side FET Peak Current VREGO_C/VREGO_D Register</description>
8896     <addressOffset>0x0018</addressOffset>
8897     <access>read-write</access>
8898     <fields>
8899      <field>
8900       <name>IPKSETC</name>
8901       <description>Voltage Regulator Peak Current Setting</description>
8902       <bitOffset>0</bitOffset>
8903       <bitWidth>4</bitWidth>
8904      </field>
8905      <field>
8906       <name>IPKSETD</name>
8907       <description>Voltage Regulator Peak Current Setting</description>
8908       <bitOffset>4</bitOffset>
8909       <bitWidth>4</bitWidth>
8910      </field>
8911     </fields>
8912    </register>
8913    <register>
8914     <name>MAXTON</name>
8915     <description>Maximum High Side FET Time On Register</description>
8916     <addressOffset>0x001C</addressOffset>
8917     <access>read-write</access>
8918     <fields>
8919      <field>
8920       <name>TONSET</name>
8921       <description>Sets the maximum on time for the high side FET, each increment represents 500ns</description>
8922       <bitOffset>0</bitOffset>
8923       <bitWidth>4</bitWidth>
8924      </field>
8925     </fields>
8926    </register>
8927    <register>
8928     <name>ILOAD_A</name>
8929     <description>Buck Cycle Count VREGO_A Register</description>
8930     <addressOffset>0x0020</addressOffset>
8931     <access>read-only</access>
8932     <fields>
8933      <field>
8934       <name>ILOADA</name>
8935       <description>Number of buck cycles that occur within the cycle clock</description>
8936       <bitOffset>0</bitOffset>
8937       <bitWidth>8</bitWidth>
8938      </field>
8939     </fields>
8940    </register>
8941    <register>
8942     <name>ILOAD_B</name>
8943     <description>Buck Cycle Count VREGO_B Register</description>
8944     <addressOffset>0x0024</addressOffset>
8945     <access>read-only</access>
8946     <fields>
8947      <field>
8948       <name>ILOADB</name>
8949       <description>Number of buck cycles that occur within the cycle clock</description>
8950       <bitOffset>0</bitOffset>
8951       <bitWidth>8</bitWidth>
8952      </field>
8953     </fields>
8954    </register>
8955    <register>
8956     <name>ILOAD_C</name>
8957     <description>Buck Cycle Count VREGO_C Register</description>
8958     <addressOffset>0x0028</addressOffset>
8959     <access>read-only</access>
8960     <fields>
8961      <field>
8962       <name>ILOADC</name>
8963       <description>Number of buck cycles that occur within the cycle clock</description>
8964       <bitOffset>0</bitOffset>
8965       <bitWidth>8</bitWidth>
8966      </field>
8967     </fields>
8968    </register>
8969    <register>
8970     <name>ILOAD_D</name>
8971     <description>Buck Cycle Count VREGO_D Register</description>
8972     <addressOffset>0x002C</addressOffset>
8973     <access>read-only</access>
8974     <fields>
8975      <field>
8976       <name>ILOADD</name>
8977       <description>Number of buck cycles that occur within the cycle clock</description>
8978       <bitOffset>0</bitOffset>
8979       <bitWidth>8</bitWidth>
8980      </field>
8981     </fields>
8982    </register>
8983    <register>
8984     <name>BUCK_ALERT_THR_A</name>
8985     <description>Buck Cycle Count Alert VERGO_A Register</description>
8986     <addressOffset>0x0030</addressOffset>
8987     <access>read-write</access>
8988     <fields>
8989      <field>
8990       <name>BUCKTHRA</name>
8991       <description>Threshold for ILOADA to generate the BUCK_ALERT</description>
8992       <bitOffset>0</bitOffset>
8993       <bitWidth>8</bitWidth>
8994      </field>
8995     </fields>
8996    </register>
8997    <register>
8998     <name>BUCK_ALERT_THR_B</name>
8999     <description>Buck Cycle Count Alert VERGO_B Register</description>
9000     <addressOffset>0x0034</addressOffset>
9001     <access>read-write</access>
9002     <fields>
9003      <field>
9004       <name>BUCKTHRB</name>
9005       <description>Threshold for ILOADB to generate the BUCK_ALERT</description>
9006       <bitOffset>0</bitOffset>
9007       <bitWidth>8</bitWidth>
9008      </field>
9009     </fields>
9010    </register>
9011    <register>
9012     <name>BUCK_ALERT_THR_C</name>
9013     <description>Buck Cycle Count Alert VERGO_C Register</description>
9014     <addressOffset>0x0038</addressOffset>
9015     <access>read-write</access>
9016     <fields>
9017      <field>
9018       <name>BUCKTHRC</name>
9019       <description>Threshold for ILOADC to generate the BUCK_ALERT</description>
9020       <bitOffset>0</bitOffset>
9021       <bitWidth>8</bitWidth>
9022      </field>
9023     </fields>
9024    </register>
9025    <register>
9026     <name>BUCK_ALERT_THR_D</name>
9027     <description>Buck Cycle Count Alert VERGO_D Register</description>
9028     <addressOffset>0x003C</addressOffset>
9029     <access>read-write</access>
9030     <fields>
9031      <field>
9032       <name>BUCKTHRD</name>
9033       <description>Threshold for ILOADD to generate the BUCK_ALERT</description>
9034       <bitOffset>0</bitOffset>
9035       <bitWidth>8</bitWidth>
9036      </field>
9037     </fields>
9038    </register>
9039    <register>
9040     <name>BUCK_OUT_READY</name>
9041     <description>Buck Regulator Output Ready Register</description>
9042     <addressOffset>0x0040</addressOffset>
9043     <access>read-only</access>
9044     <fields>
9045      <field>
9046       <name>BUCKOUTRDYA</name>
9047       <description>When set, indicates that the output voltage has reached its regulated value</description>
9048       <bitOffset>0</bitOffset>
9049       <bitWidth>1</bitWidth>
9050       <enumeratedValues>
9051        <enumeratedValue>
9052         <name>notrdy</name>
9053         <description>Output voltage not in range</description>
9054         <value>0</value>
9055        </enumeratedValue>
9056        <enumeratedValue>
9057         <name>rdy</name>
9058         <description>Output voltage in range</description>
9059         <value>1</value>
9060        </enumeratedValue>
9061       </enumeratedValues>
9062      </field>
9063      <field derivedFrom="BUCKOUTRDYA">
9064       <name>BUCKOUTRDYB</name>
9065       <description>When set, indicates that the output voltage has reached its regulated value</description>
9066       <bitOffset>1</bitOffset>
9067       <bitWidth>1</bitWidth>
9068      </field>
9069      <field derivedFrom="BUCKOUTRDYA">
9070       <name>BUCKOUTRDYC</name>
9071       <description>When set, indicates that the output voltage has reached its regulated value</description>
9072       <bitOffset>2</bitOffset>
9073       <bitWidth>1</bitWidth>
9074      </field>
9075      <field derivedFrom="BUCKOUTRDYA">
9076       <name>BUCKOUTRDYD</name>
9077       <description>When set, indicates that the output voltage has reached its regulated value</description>
9078       <bitOffset>3</bitOffset>
9079       <bitWidth>1</bitWidth>
9080      </field>
9081     </fields>
9082    </register>
9083    <register>
9084     <name>ZERO_CROSS_CAL_A</name>
9085     <description>Zero Cross Calibration VERGO_A Register</description>
9086     <addressOffset>0x0044</addressOffset>
9087     <access>read-only</access>
9088     <fields>
9089      <field>
9090       <name>ZXCALA</name>
9091       <description>Zero Cross Calibrartion Value VREGO_A</description>
9092       <bitOffset>0</bitOffset>
9093       <bitWidth>4</bitWidth>
9094      </field>
9095     </fields>
9096    </register>
9097    <register>
9098     <name>ZERO_CROSS_CAL_B</name>
9099     <description>Zero Cross Calibration VERGO_B Register</description>
9100     <addressOffset>0x0048</addressOffset>
9101     <access>read-only</access>
9102     <fields>
9103      <field>
9104       <name>ZXCALB</name>
9105       <description>Zero Cross Calibrartion Value VREGO_B</description>
9106       <bitOffset>0</bitOffset>
9107       <bitWidth>4</bitWidth>
9108      </field>
9109     </fields>
9110    </register>
9111    <register>
9112     <name>ZERO_CROSS_CAL_C</name>
9113     <description>Zero Cross Calibration VERGO_C Register</description>
9114     <addressOffset>0x004C</addressOffset>
9115     <access>read-only</access>
9116     <fields>
9117      <field>
9118       <name>ZXCALC</name>
9119       <description>Zero Cross Calibrartion Value VREGO_C</description>
9120       <bitOffset>0</bitOffset>
9121       <bitWidth>4</bitWidth>
9122      </field>
9123     </fields>
9124    </register>
9125    <register>
9126     <name>ZERO_CROSS_CAL_D</name>
9127     <description>Zero Cross Calibration VERGO_D Register</description>
9128     <addressOffset>0x0050</addressOffset>
9129     <access>read-only</access>
9130     <fields>
9131      <field>
9132       <name>ZXCALD</name>
9133       <description>Zero Cross Calibrartion Value VREGO_D</description>
9134       <bitOffset>0</bitOffset>
9135       <bitWidth>4</bitWidth>
9136      </field>
9137     </fields>
9138    </register>
9139   </registers>
9140  </peripheral>
9141<!--SIMO Single Inductor Multiple Output Switching Converter-->
9142  <peripheral>
9143   <name>SIR</name>
9144   <description>System Initialization Registers.</description>
9145   <baseAddress>0x40000400</baseAddress>
9146   <access>read-only</access>
9147   <addressBlock>
9148    <offset>0x00</offset>
9149    <size>0x400</size>
9150    <usage>registers</usage>
9151   </addressBlock>
9152   <registers>
9153    <register>
9154     <name>SISTAT</name>
9155     <description>System Initialization Status Register.</description>
9156     <addressOffset>0x00</addressOffset>
9157     <access>read-only</access>
9158     <fields>
9159      <field>
9160       <name>MAGIC</name>
9161       <description>Magic Word Validation.  This bit is set by the system initialization block following power-up.</description>
9162       <bitOffset>0</bitOffset>
9163       <bitWidth>1</bitWidth>
9164       <access>read-only</access>
9165       <enumeratedValues>
9166        <usage>read</usage>
9167        <enumeratedValue>
9168         <name>magicNotSet</name>
9169         <description>Magic word was not set (OTP has not been initialized properly).</description>
9170         <value>0</value>
9171        </enumeratedValue>
9172        <enumeratedValue>
9173         <name>magicSet</name>
9174         <description>Magic word was set (OTP contains valid settings).</description>
9175         <value>1</value>
9176        </enumeratedValue>
9177       </enumeratedValues>
9178      </field>
9179      <field>
9180       <name>CRCERR</name>
9181       <description>CRC Error Status.  This bit is set by the system initialization block following power-up.</description>
9182       <bitOffset>1</bitOffset>
9183       <bitWidth>1</bitWidth>
9184       <access>read-only</access>
9185       <enumeratedValues>
9186        <usage>read</usage>
9187        <enumeratedValue>
9188         <name>noError</name>
9189         <description>No CRC errors occurred during the read of the OTP memory block.</description>
9190         <value>0</value>
9191        </enumeratedValue>
9192        <enumeratedValue>
9193         <name>error</name>
9194         <description>A CRC error occurred while reading the OTP. The address of the failure location in the OTP memory is stored in the ERRADDR register.</description>
9195         <value>1</value>
9196        </enumeratedValue>
9197       </enumeratedValues>
9198      </field>
9199     </fields>
9200    </register>
9201    <register>
9202     <name>ADDR</name>
9203     <description>Read-only field set by the SIB block if a CRC error occurs during the read of the OTP memory. Contains the failing address in OTP memory (when CRCERR equals 1).</description>
9204     <addressOffset>0x04</addressOffset>
9205     <access>read-only</access>
9206     <fields>
9207      <field>
9208       <name>ERRADDR</name>
9209       <bitOffset>0</bitOffset>
9210       <bitWidth>32</bitWidth>
9211      </field>
9212     </fields>
9213    </register>
9214    <register>
9215     <name>FSTAT</name>
9216     <description>funcstat register.</description>
9217     <addressOffset>0x100</addressOffset>
9218     <access>read-only</access>
9219     <fields>
9220      <field>
9221       <name>FPU</name>
9222       <description>FPU Function.</description>
9223       <bitOffset>0</bitOffset>
9224       <bitWidth>1</bitWidth>
9225       <enumeratedValues>
9226        <enumeratedValue>
9227         <name>no</name>
9228         <value>0</value>
9229        </enumeratedValue>
9230        <enumeratedValue>
9231         <name>yes</name>
9232         <value>1</value>
9233        </enumeratedValue>
9234       </enumeratedValues>
9235      </field>
9236      <field>
9237       <name>ADC</name>
9238       <description>10-bit Sigma Delta ADC.</description>
9239       <bitOffset>2</bitOffset>
9240       <bitWidth>1</bitWidth>
9241       <enumeratedValues>
9242        <enumeratedValue>
9243         <name>no</name>
9244         <value>0</value>
9245        </enumeratedValue>
9246        <enumeratedValue>
9247         <name>yes</name>
9248         <value>1</value>
9249        </enumeratedValue>
9250       </enumeratedValues>
9251      </field>
9252      <field>
9253       <name>SMPHR</name>
9254       <description>SMPHR function.</description>
9255       <bitOffset>7</bitOffset>
9256       <bitWidth>1</bitWidth>
9257       <enumeratedValues>
9258        <enumeratedValue>
9259         <name>no</name>
9260         <value>0</value>
9261        </enumeratedValue>
9262        <enumeratedValue>
9263         <name>yes</name>
9264         <value>1</value>
9265        </enumeratedValue>
9266       </enumeratedValues>
9267      </field>
9268     </fields>
9269    </register>
9270    <register>
9271     <name>SFSTAT</name>
9272     <description>Security function status register.</description>
9273     <addressOffset>0x104</addressOffset>
9274     <access>read-only</access>
9275     <fields>
9276      <field>
9277       <name>TRNG</name>
9278       <description> TRNG Function.</description>
9279       <bitOffset>0</bitOffset>
9280       <bitWidth>1</bitWidth>
9281       <enumeratedValues>
9282        <enumeratedValue>
9283         <name>no</name>
9284         <value>0</value>
9285        </enumeratedValue>
9286        <enumeratedValue>
9287         <name>yes</name>
9288         <value>1</value>
9289        </enumeratedValue>
9290       </enumeratedValues>
9291      </field>
9292      <field>
9293       <name>AES</name>
9294       <description>AES Block.</description>
9295       <bitOffset>2</bitOffset>
9296       <bitWidth>1</bitWidth>
9297       <enumeratedValues>
9298        <enumeratedValue>
9299         <name>no</name>
9300         <value>0</value>
9301        </enumeratedValue>
9302        <enumeratedValue>
9303         <name>yes</name>
9304         <value>1</value>
9305        </enumeratedValue>
9306       </enumeratedValues>
9307      </field>
9308     </fields>
9309    </register>
9310   </registers>
9311  </peripheral>
9312<!--SIR System Initialization Registers.-->
9313  <peripheral>
9314   <name>SPI0</name>
9315   <description>SPI peripheral.</description>
9316   <baseAddress>0x400BE000</baseAddress>
9317   <addressBlock>
9318    <offset>0x00</offset>
9319    <size>0x1000</size>
9320    <usage>registers</usage>
9321   </addressBlock>
9322   <interrupt>
9323    <name>SPI0</name>
9324    <value>56</value>
9325   </interrupt>
9326   <registers>
9327    <register>
9328     <name>FIFO32</name>
9329     <description>Register for reading and writing the FIFO.</description>
9330     <addressOffset>0x00</addressOffset>
9331     <size>32</size>
9332     <access>read-write</access>
9333     <fields>
9334      <field>
9335       <name>DATA</name>
9336       <description>Read to pull from RX FIFO, write to put into TX FIFO.</description>
9337       <bitOffset>0</bitOffset>
9338       <bitWidth>32</bitWidth>
9339      </field>
9340     </fields>
9341    </register>
9342    <register>
9343     <dim>2</dim>
9344     <dimIncrement>2</dimIncrement>
9345     <name>FIFO16[%s]</name>
9346     <description>Register for reading and writing the FIFO.</description>
9347     <addressOffset>0x00</addressOffset>
9348     <size>16</size>
9349     <access>read-write</access>
9350     <fields>
9351      <field>
9352       <name>DATA</name>
9353       <description>Read to pull from RX FIFO, write to put into TX FIFO.</description>
9354       <bitOffset>0</bitOffset>
9355       <bitWidth>16</bitWidth>
9356      </field>
9357     </fields>
9358    </register>
9359    <register>
9360     <dim>4</dim>
9361     <dimIncrement>1</dimIncrement>
9362     <name>FIFO8[%s]</name>
9363     <description>Register for reading and writing the FIFO.</description>
9364     <addressOffset>0x00</addressOffset>
9365     <size>8</size>
9366     <access>read-write</access>
9367     <fields>
9368      <field>
9369       <name>DATA</name>
9370       <description>Read to pull from RX FIFO, write to put into TX FIFO.</description>
9371       <bitOffset>0</bitOffset>
9372       <bitWidth>8</bitWidth>
9373      </field>
9374     </fields>
9375    </register>
9376    <register>
9377     <name>CTRL0</name>
9378     <description>Register for controlling SPI peripheral.</description>
9379     <addressOffset>0x04</addressOffset>
9380     <access>read-write</access>
9381     <fields>
9382      <field>
9383       <name>EN</name>
9384       <description>SPI Enable.</description>
9385       <bitOffset>0</bitOffset>
9386       <bitWidth>1</bitWidth>
9387       <enumeratedValues>
9388        <enumeratedValue>
9389         <name>dis</name>
9390         <description>SPI is disabled.</description>
9391         <value>0</value>
9392        </enumeratedValue>
9393        <enumeratedValue>
9394         <name>en</name>
9395         <description>SPI is enabled.</description>
9396         <value>1</value>
9397        </enumeratedValue>
9398       </enumeratedValues>
9399      </field>
9400      <field>
9401       <name>MST_MODE</name>
9402       <description>Master Mode Enable.</description>
9403       <bitOffset>1</bitOffset>
9404       <bitWidth>1</bitWidth>
9405       <enumeratedValues>
9406        <enumeratedValue>
9407         <name>dis</name>
9408         <description>SPI is Slave mode.</description>
9409         <value>0</value>
9410        </enumeratedValue>
9411        <enumeratedValue>
9412         <name>en</name>
9413         <description>SPI is  Master mode.</description>
9414         <value>1</value>
9415        </enumeratedValue>
9416       </enumeratedValues>
9417      </field>
9418      <field>
9419       <name>SS_IO</name>
9420       <description>Slave Select 0, IO direction, to support Multi-Master mode,Slave Select 0 can be input in Master mode. This bit has no effect in slave mode.</description>
9421       <bitOffset>4</bitOffset>
9422       <bitWidth>1</bitWidth>
9423       <enumeratedValues>
9424        <enumeratedValue>
9425         <name>output</name>
9426         <description>Slave select 0 is output.</description>
9427         <value>0</value>
9428        </enumeratedValue>
9429        <enumeratedValue>
9430         <name>input</name>
9431         <description>Slave Select 0 is input, only valid if MMEN=1.</description>
9432         <value>1</value>
9433        </enumeratedValue>
9434       </enumeratedValues>
9435      </field>
9436      <field>
9437       <name>START</name>
9438       <description>Start Transmit.</description>
9439       <bitOffset>5</bitOffset>
9440       <bitWidth>1</bitWidth>
9441       <enumeratedValues>
9442        <enumeratedValue>
9443         <name>start</name>
9444         <description>Master Initiates a transaction, this bit is self clearing when transactions are done. If a transaction cimpletes, and the TX FIFO is empty, the Master halts, if a transaction completes, and the TX FIFO is not empty, the Master initiates another transaction.</description>
9445         <value>1</value>
9446        </enumeratedValue>
9447       </enumeratedValues>
9448      </field>
9449      <field>
9450       <name>SS_CTRL</name>
9451       <description>Start Select Control. Used in Master mode to control the behavior of the Slave Select signal at the end of a transaction.</description>
9452       <bitOffset>8</bitOffset>
9453       <bitWidth>1</bitWidth>
9454       <enumeratedValues>
9455        <enumeratedValue>
9456         <name>DEASSERT</name>
9457         <description>SPI De-asserts Slave Select at the end of a transaction.</description>
9458         <value>0</value>
9459        </enumeratedValue>
9460        <enumeratedValue>
9461         <name>ASSERT</name>
9462         <description>SPI leaves Slave Select asserted at the end of a transaction.</description>
9463         <value>1</value>
9464        </enumeratedValue>
9465       </enumeratedValues>
9466      </field>
9467      <field>
9468       <name>SS_ACTIVE</name>
9469       <description>Slave Select, when in Master mode selects which Slave devices are selected. More than one Slave device can be selected.</description>
9470       <bitOffset>16</bitOffset>
9471       <bitWidth>4</bitWidth>
9472       <enumeratedValues>
9473        <enumeratedValue>
9474         <name>SS0</name>
9475         <description>SS0 is selected.</description>
9476         <value>0x1</value>
9477        </enumeratedValue>
9478        <enumeratedValue>
9479         <name>SS1</name>
9480         <description>SS1 is selected.</description>
9481         <value>0x2</value>
9482        </enumeratedValue>
9483        <enumeratedValue>
9484         <name>SS2</name>
9485         <description>SS2 is selected.</description>
9486         <value>0x4</value>
9487        </enumeratedValue>
9488        <enumeratedValue>
9489         <name>SS3</name>
9490         <description>SS3 is selected.</description>
9491         <value>0x8</value>
9492        </enumeratedValue>
9493       </enumeratedValues>
9494      </field>
9495     </fields>
9496    </register>
9497    <register>
9498     <name>CTRL1</name>
9499     <description>Register for controlling SPI peripheral.</description>
9500     <addressOffset>0x08</addressOffset>
9501     <access>read-write</access>
9502     <fields>
9503      <field>
9504       <name>TX_NUM_CHAR</name>
9505       <description>Nubmer of Characters to transmit.</description>
9506       <bitOffset>0</bitOffset>
9507       <bitWidth>16</bitWidth>
9508      </field>
9509      <field>
9510       <name>RX_NUM_CHAR</name>
9511       <description>Nubmer of Characters to receive.</description>
9512       <bitOffset>16</bitOffset>
9513       <bitWidth>16</bitWidth>
9514      </field>
9515     </fields>
9516    </register>
9517    <register>
9518     <name>CTRL2</name>
9519     <description>Register for controlling SPI peripheral.</description>
9520     <addressOffset>0x0C</addressOffset>
9521     <access>read-write</access>
9522     <fields>
9523      <field>
9524       <name>CLKPHA</name>
9525       <description>Clock Phase.</description>
9526       <bitOffset>0</bitOffset>
9527       <bitWidth>1</bitWidth>
9528       <enumeratedValues>
9529        <enumeratedValue>
9530         <name>Rising_Edge</name>
9531         <description>Data Sampled on clock rising edge. Use when in SPI Mode 0 and Mode 2 </description>
9532         <value>0</value>
9533        </enumeratedValue>
9534        <enumeratedValue>
9535         <name>Falling_Edge</name>
9536         <description>Data Sampled on clock falling edge. Use when in SPI Mode 1 and Mode 3</description>
9537         <value>1</value>
9538        </enumeratedValue>
9539       </enumeratedValues>
9540      </field>
9541      <field>
9542       <name>CLKPOL</name>
9543       <description>Clock Polarity.</description>
9544       <bitOffset>1</bitOffset>
9545       <bitWidth>1</bitWidth>
9546       <enumeratedValues>
9547        <enumeratedValue>
9548         <name>Normal</name>
9549         <description>Normal Clock. Use when in SPI Mode 0 and Mode 1</description>
9550         <value>0</value>
9551        </enumeratedValue>
9552        <enumeratedValue>
9553         <name>Inverted</name>
9554         <description>Inverted Clock. Use when in SPI Mode 2 and Mode 3</description>
9555         <value>1</value>
9556        </enumeratedValue>
9557       </enumeratedValues>
9558      </field>
9559      <field>
9560       <name>NUMBITS</name>
9561       <description>Number of Bits per character.</description>
9562       <bitOffset>8</bitOffset>
9563       <bitWidth>4</bitWidth>
9564       <enumeratedValues>
9565        <enumeratedValue>
9566         <name>16</name>
9567         <description>16 bits per character.</description>
9568         <value>0</value>
9569        </enumeratedValue>
9570        <enumeratedValue>
9571         <name>1</name>
9572         <description>1 bits per character.</description>
9573         <value>1</value>
9574        </enumeratedValue>
9575        <enumeratedValue>
9576         <name>2</name>
9577         <description>2 bits per character.</description>
9578         <value>2</value>
9579        </enumeratedValue>
9580        <enumeratedValue>
9581         <name>3</name>
9582         <description>3 bits per character.</description>
9583         <value>3</value>
9584        </enumeratedValue>
9585        <enumeratedValue>
9586         <name>4</name>
9587         <description>4 bits per character.</description>
9588         <value>4</value>
9589        </enumeratedValue>
9590        <enumeratedValue>
9591         <name>5</name>
9592         <description>5 bits per character.</description>
9593         <value>5</value>
9594        </enumeratedValue>
9595        <enumeratedValue>
9596         <name>6</name>
9597         <description>6 bits per character.</description>
9598         <value>6</value>
9599        </enumeratedValue>
9600        <enumeratedValue>
9601         <name>7</name>
9602         <description>7 bits per character.</description>
9603         <value>7</value>
9604        </enumeratedValue>
9605        <enumeratedValue>
9606         <name>8</name>
9607         <description>8 bits per character.</description>
9608         <value>8</value>
9609        </enumeratedValue>
9610        <enumeratedValue>
9611         <name>9</name>
9612         <description>9 bits per character.</description>
9613         <value>9</value>
9614        </enumeratedValue>
9615        <enumeratedValue>
9616         <name>10</name>
9617         <description>10 bits per character.</description>
9618         <value>10</value>
9619        </enumeratedValue>
9620        <enumeratedValue>
9621         <name>11</name>
9622         <description>11 bits per character.</description>
9623         <value>11</value>
9624        </enumeratedValue>
9625        <enumeratedValue>
9626         <name>12</name>
9627         <description>12 bits per character.</description>
9628         <value>12</value>
9629        </enumeratedValue>
9630        <enumeratedValue>
9631         <name>13</name>
9632         <description>13 bits per character.</description>
9633         <value>13</value>
9634        </enumeratedValue>
9635        <enumeratedValue>
9636         <name>14</name>
9637         <description>14 bits per character.</description>
9638         <value>14</value>
9639        </enumeratedValue>
9640        <enumeratedValue>
9641         <name>15</name>
9642         <description>15 bits per character.</description>
9643         <value>15</value>
9644        </enumeratedValue>
9645       </enumeratedValues>
9646      </field>
9647      <field>
9648       <name>DATA_WIDTH</name>
9649       <description>SPI Data width.</description>
9650       <bitOffset>12</bitOffset>
9651       <bitWidth>2</bitWidth>
9652       <enumeratedValues>
9653        <enumeratedValue>
9654         <name>Mono</name>
9655         <description>1 data pin.</description>
9656         <value>0</value>
9657        </enumeratedValue>
9658        <enumeratedValue>
9659         <name>Dual</name>
9660         <description>2 data pins.</description>
9661         <value>1</value>
9662        </enumeratedValue>
9663        <enumeratedValue>
9664         <name>Quad</name>
9665         <description>4 data pins.</description>
9666         <value>2</value>
9667        </enumeratedValue>
9668       </enumeratedValues>
9669      </field>
9670      <field>
9671       <name>THREE_WIRE</name>
9672       <description>Three Wire mode. MOSI/MISO pin (s) shared. Only Mono mode suports Four-Wire.</description>
9673       <bitOffset>15</bitOffset>
9674       <bitWidth>1</bitWidth>
9675       <enumeratedValues>
9676        <enumeratedValue>
9677         <name>dis</name>
9678         <description>Use four wire mode (Mono only).</description>
9679         <value>0</value>
9680        </enumeratedValue>
9681        <enumeratedValue>
9682         <name>en</name>
9683         <description>Use three wire mode.</description>
9684         <value>1</value>
9685        </enumeratedValue>
9686       </enumeratedValues>
9687      </field>
9688      <field>
9689       <name>SS_POL</name>
9690       <description>Slave Select Polarity, each Slave Select can have unique polarity.</description>
9691       <bitOffset>16</bitOffset>
9692       <bitWidth>8</bitWidth>
9693       <enumeratedValues>
9694        <enumeratedValue>
9695         <name>SS0_high</name>
9696         <description>SS0 active high.</description>
9697         <value>0x1</value>
9698        </enumeratedValue>
9699        <enumeratedValue>
9700         <name>SS1_high</name>
9701         <description>SS1 active high.</description>
9702         <value>0x2</value>
9703        </enumeratedValue>
9704        <enumeratedValue>
9705         <name>SS2_high</name>
9706         <description>SS2 active high.</description>
9707         <value>0x4</value>
9708        </enumeratedValue>
9709        <enumeratedValue>
9710         <name>SS3_high</name>
9711         <description>SS3 active high.</description>
9712         <value>0x8</value>
9713        </enumeratedValue>
9714       </enumeratedValues>
9715      </field>
9716     </fields>
9717    </register>
9718    <register>
9719     <name>SSTIME</name>
9720     <description>Register for controlling SPI peripheral/Slave Select Timing.</description>
9721     <addressOffset>0x10</addressOffset>
9722     <access>read-write</access>
9723     <fields>
9724      <field>
9725       <name>PRE</name>
9726       <description>Slave Select Pre delay 1.</description>
9727       <bitOffset>0</bitOffset>
9728       <bitWidth>8</bitWidth>
9729       <enumeratedValues>
9730        <enumeratedValue>
9731         <name>256</name>
9732         <description>256 system clocks between SS active and first serial clock edge.</description>
9733         <value>0</value>
9734        </enumeratedValue>
9735       </enumeratedValues>
9736      </field>
9737      <field>
9738       <name>POST</name>
9739       <description>Slave Select Post delay 2.</description>
9740       <bitOffset>8</bitOffset>
9741       <bitWidth>8</bitWidth>
9742       <enumeratedValues>
9743        <enumeratedValue>
9744         <name>256</name>
9745         <description>256 system clocks between last serial clock edge and SS inactive.</description>
9746         <value>0</value>
9747        </enumeratedValue>
9748       </enumeratedValues>
9749      </field>
9750      <field>
9751       <name>INACT</name>
9752       <description>Slave Select Inactive delay.</description>
9753       <bitOffset>16</bitOffset>
9754       <bitWidth>8</bitWidth>
9755       <enumeratedValues>
9756        <enumeratedValue>
9757         <name>256</name>
9758         <description>256 system clocks between transactions.</description>
9759         <value>0</value>
9760        </enumeratedValue>
9761       </enumeratedValues>
9762      </field>
9763     </fields>
9764    </register>
9765    <register>
9766     <name>CLKCTRL</name>
9767     <description>Register for controlling SPI clock rate.</description>
9768     <addressOffset>0x14</addressOffset>
9769     <access>read-write</access>
9770     <fields>
9771      <field>
9772       <name>LO</name>
9773       <description>Low duty cycle control. In timer mode, reload[7:0].</description>
9774       <bitOffset>0</bitOffset>
9775       <bitWidth>8</bitWidth>
9776       <enumeratedValues>
9777        <enumeratedValue>
9778         <name>Dis</name>
9779         <description>Duty cycle control of serial clock generation is disabled.</description>
9780         <value>0</value>
9781        </enumeratedValue>
9782       </enumeratedValues>
9783      </field>
9784      <field>
9785       <name>HI</name>
9786       <description>High duty cycle control. In timer mode, reload[15:8].</description>
9787       <bitOffset>8</bitOffset>
9788       <bitWidth>8</bitWidth>
9789       <enumeratedValues>
9790        <enumeratedValue>
9791         <name>Dis</name>
9792         <description>Duty cycle control of serial clock generation is disabled.</description>
9793         <value>0</value>
9794        </enumeratedValue>
9795       </enumeratedValues>
9796      </field>
9797      <field>
9798       <name>CLKDIV</name>
9799       <description>System Clock scale factor. Scales the AMBA clock by 2^SCALE before generating serial clock.</description>
9800       <bitOffset>16</bitOffset>
9801       <bitWidth>4</bitWidth>
9802      </field>
9803     </fields>
9804    </register>
9805    <register>
9806     <name>DMA</name>
9807     <description>Register for controlling DMA.</description>
9808     <addressOffset>0x1C</addressOffset>
9809     <access>read-write</access>
9810     <fields>
9811      <field>
9812       <name>TX_THD_VAL</name>
9813       <description>Transmit FIFO level that will trigger a DMA request, also level for threshold status. When TX FIFO has fewer than this many bytes, the associated events and conditions are triggered.</description>
9814       <bitOffset>0</bitOffset>
9815       <bitWidth>5</bitWidth>
9816      </field>
9817      <field>
9818       <name>TX_FIFO_EN</name>
9819       <description>Transmit FIFO enabled for SPI transactions.</description>
9820       <bitOffset>6</bitOffset>
9821       <bitWidth>1</bitWidth>
9822       <enumeratedValues>
9823        <enumeratedValue>
9824         <name>dis</name>
9825         <description>Transmit FIFO is not enabled.</description>
9826         <value>0</value>
9827        </enumeratedValue>
9828        <enumeratedValue>
9829         <name>en</name>
9830         <description>Transmit FIFO is enabled.</description>
9831         <value>1</value>
9832        </enumeratedValue>
9833       </enumeratedValues>
9834      </field>
9835      <field>
9836       <name>TX_FLUSH</name>
9837       <description>Clear TX FIFO, clear is accomplished by resetting the read and write pointers. This should be done when FIFO is not being accessed on the SPI side.</description>
9838       <bitOffset>7</bitOffset>
9839       <bitWidth>1</bitWidth>
9840       <enumeratedValues>
9841        <enumeratedValue>
9842         <name>CLEAR</name>
9843         <description>Clear the Transmit FIFO, clears any pending TX FIFO status.</description>
9844         <value>1</value>
9845        </enumeratedValue>
9846       </enumeratedValues>
9847      </field>
9848      <field>
9849       <name>TX_LVL</name>
9850       <description>Count of entries in TX FIFO.</description>
9851       <bitOffset>8</bitOffset>
9852       <bitWidth>6</bitWidth>
9853       <access>read-only</access>
9854      </field>
9855      <field>
9856       <name>DMA_TX_EN</name>
9857       <description>TX DMA Enable.</description>
9858       <bitOffset>15</bitOffset>
9859       <bitWidth>1</bitWidth>
9860       <enumeratedValues>
9861        <enumeratedValue>
9862         <name>DIS</name>
9863         <description>TX DMA requests are disabled, andy pending DMA requests are cleared.</description>
9864         <value>0</value>
9865        </enumeratedValue>
9866        <enumeratedValue>
9867         <name>en</name>
9868         <description>TX DMA requests are enabled.</description>
9869         <value>1</value>
9870        </enumeratedValue>
9871       </enumeratedValues>
9872      </field>
9873      <field>
9874       <name>RX_THD_VAL</name>
9875       <description>Receive FIFO level that will trigger a DMA request, also level for threshold status. When RX FIFO has more than this many bytes, the associated events and conditions are triggered.</description>
9876       <bitOffset>16</bitOffset>
9877       <bitWidth>5</bitWidth>
9878      </field>
9879      <field>
9880       <name>RX_FIFO_EN</name>
9881       <description>Receive FIFO enabled for SPI transactions.</description>
9882       <bitOffset>22</bitOffset>
9883       <bitWidth>1</bitWidth>
9884       <enumeratedValues>
9885        <enumeratedValue>
9886         <name>DIS</name>
9887         <description>Receive FIFO is not enabled.</description>
9888         <value>0</value>
9889        </enumeratedValue>
9890        <enumeratedValue>
9891         <name>en</name>
9892         <description>Receive FIFO is enabled.</description>
9893         <value>1</value>
9894        </enumeratedValue>
9895       </enumeratedValues>
9896      </field>
9897      <field>
9898       <name>RX_FLUSH</name>
9899       <description>Clear RX FIFO, clear is accomplished by resetting the read and write pointers. This should be done when FIFO is not being accessed on the SPI side.</description>
9900       <bitOffset>23</bitOffset>
9901       <bitWidth>1</bitWidth>
9902       <enumeratedValues>
9903        <enumeratedValue>
9904         <name>CLEAR</name>
9905         <description>Clear the Receive FIFO, clears any pending RX FIFO status.</description>
9906         <value>1</value>
9907        </enumeratedValue>
9908       </enumeratedValues>
9909      </field>
9910      <field>
9911       <name>RX_LVL</name>
9912       <description>Count of entries in RX FIFO.</description>
9913       <bitOffset>24</bitOffset>
9914       <bitWidth>6</bitWidth>
9915       <access>read-only</access>
9916      </field>
9917      <field>
9918       <name>DMA_RX_EN</name>
9919       <description>RX DMA Enable.</description>
9920       <bitOffset>31</bitOffset>
9921       <bitWidth>1</bitWidth>
9922       <enumeratedValues>
9923        <enumeratedValue>
9924         <name>dis</name>
9925         <description>RX DMA requests are disabled, any pending DMA requests are cleared.</description>
9926         <value>0</value>
9927        </enumeratedValue>
9928        <enumeratedValue>
9929         <name>en</name>
9930         <description>RX DMA requests are enabled.</description>
9931         <value>1</value>
9932        </enumeratedValue>
9933       </enumeratedValues>
9934      </field>
9935     </fields>
9936    </register>
9937    <register>
9938     <name>INTFL</name>
9939     <description>Register for reading and clearing interrupt flags. All bits are write 1 to clear.</description>
9940     <addressOffset>0x20</addressOffset>
9941     <access>read-write</access>
9942     <fields>
9943      <field>
9944       <name>TX_THD</name>
9945       <description>TX FIFO Threshold Crossed.</description>
9946       <bitOffset>0</bitOffset>
9947       <bitWidth>1</bitWidth>
9948       <enumeratedValues>
9949        <enumeratedValue>
9950         <name>clear</name>
9951         <description>Flag is set when value read is 1. Write 1 to clear this flag.</description>
9952         <value>1</value>
9953        </enumeratedValue>
9954       </enumeratedValues>
9955      </field>
9956      <field>
9957       <name>TX_EM</name>
9958       <description>TX FIFO Empty.</description>
9959       <bitOffset>1</bitOffset>
9960       <bitWidth>1</bitWidth>
9961       <enumeratedValues>
9962        <enumeratedValue>
9963         <name>clear</name>
9964         <description>Flag is set when value read is 1. Write 1 to clear this flag.</description>
9965         <value>1</value>
9966        </enumeratedValue>
9967       </enumeratedValues>
9968      </field>
9969      <field>
9970       <name>RX_THD</name>
9971       <description>RX FIFO Threshold Crossed.</description>
9972       <bitOffset>2</bitOffset>
9973       <bitWidth>1</bitWidth>
9974       <enumeratedValues>
9975        <enumeratedValue>
9976         <name>clear</name>
9977         <description>Flag is set when value read is 1. Write 1 to clear this flag.</description>
9978         <value>1</value>
9979        </enumeratedValue>
9980       </enumeratedValues>
9981      </field>
9982      <field>
9983       <name>RX_FULL</name>
9984       <description>RX FIFO FULL.</description>
9985       <bitOffset>3</bitOffset>
9986       <bitWidth>1</bitWidth>
9987       <enumeratedValues>
9988        <enumeratedValue>
9989         <name>clear</name>
9990         <description>Flag is set when value read is 1. Write 1 to clear this flag.</description>
9991         <value>1</value>
9992        </enumeratedValue>
9993       </enumeratedValues>
9994      </field>
9995      <field>
9996       <name>SSA</name>
9997       <description>Slave Select Asserted.</description>
9998       <bitOffset>4</bitOffset>
9999       <bitWidth>1</bitWidth>
10000       <enumeratedValues>
10001        <enumeratedValue>
10002         <name>clear</name>
10003         <description>Flag is set when value read is 1. Write 1 to clear this flag.</description>
10004         <value>1</value>
10005        </enumeratedValue>
10006       </enumeratedValues>
10007      </field>
10008      <field>
10009       <name>SSD</name>
10010       <description>Slave Select Deasserted.</description>
10011       <bitOffset>5</bitOffset>
10012       <bitWidth>1</bitWidth>
10013       <enumeratedValues>
10014        <enumeratedValue>
10015         <name>clear</name>
10016         <description>Flag is set when value read is 1. Write 1 to clear this flag.</description>
10017         <value>1</value>
10018        </enumeratedValue>
10019       </enumeratedValues>
10020      </field>
10021      <field>
10022       <name>FAULT</name>
10023       <description>Multi-Master Mode Fault.</description>
10024       <bitOffset>8</bitOffset>
10025       <bitWidth>1</bitWidth>
10026       <enumeratedValues>
10027        <enumeratedValue>
10028         <name>clear</name>
10029         <description>Flag is set when value read is 1. Write 1 to clear this flag.</description>
10030         <value>1</value>
10031        </enumeratedValue>
10032       </enumeratedValues>
10033      </field>
10034      <field>
10035       <name>ABORT</name>
10036       <description>Slave Abort Detected.</description>
10037       <bitOffset>9</bitOffset>
10038       <bitWidth>1</bitWidth>
10039       <enumeratedValues>
10040        <enumeratedValue>
10041         <name>clear</name>
10042         <description>Flag is set when value read is 1. Write 1 to clear this flag.</description>
10043         <value>1</value>
10044        </enumeratedValue>
10045       </enumeratedValues>
10046      </field>
10047      <field>
10048       <name>MST_DONE</name>
10049       <description>Master Done, set when SPI Master has completed any transactions.</description>
10050       <bitOffset>11</bitOffset>
10051       <bitWidth>1</bitWidth>
10052       <enumeratedValues>
10053        <enumeratedValue>
10054         <name>clear</name>
10055         <description>Flag is set when value read is 1. Write 1 to clear this flag.</description>
10056         <value>1</value>
10057        </enumeratedValue>
10058       </enumeratedValues>
10059      </field>
10060      <field>
10061       <name>TX_OV</name>
10062       <description>Transmit FIFO Overrun, set when the AMBA side attempts to write data to a full transmit FIFO.</description>
10063       <bitOffset>12</bitOffset>
10064       <bitWidth>1</bitWidth>
10065       <enumeratedValues>
10066        <enumeratedValue>
10067         <name>clear</name>
10068         <description>Flag is set when value read is 1. Write 1 to clear this flag.</description>
10069         <value>1</value>
10070        </enumeratedValue>
10071       </enumeratedValues>
10072      </field>
10073      <field>
10074       <name>TX_UN</name>
10075       <description>Transmit FIFO Underrun, set when the SPI side attempts to read data from an empty transmit FIFO.</description>
10076       <bitOffset>13</bitOffset>
10077       <bitWidth>1</bitWidth>
10078       <enumeratedValues>
10079        <enumeratedValue>
10080         <name>clear</name>
10081         <description>Flag is set when value read is 1. Write 1 to clear this flag.</description>
10082         <value>1</value>
10083        </enumeratedValue>
10084       </enumeratedValues>
10085      </field>
10086      <field>
10087       <name>RX_OV</name>
10088       <description>Receive FIFO Overrun, set when the SPI side attempts to write to a full receive FIFO.</description>
10089       <bitOffset>14</bitOffset>
10090       <bitWidth>1</bitWidth>
10091       <enumeratedValues>
10092        <enumeratedValue>
10093         <name>clear</name>
10094         <description>Flag is set when value read is 1. Write 1 to clear this flag.</description>
10095         <value>1</value>
10096        </enumeratedValue>
10097       </enumeratedValues>
10098      </field>
10099      <field>
10100       <name>RX_UN</name>
10101       <description>Receive FIFO Underrun, set when the AMBA side attempts to read data from an empty receive FIFO.</description>
10102       <bitOffset>15</bitOffset>
10103       <bitWidth>1</bitWidth>
10104       <enumeratedValues>
10105        <enumeratedValue>
10106         <name>clear</name>
10107         <description>Flag is set when value read is 1. Write 1 to clear this flag.</description>
10108         <value>1</value>
10109        </enumeratedValue>
10110       </enumeratedValues>
10111      </field>
10112     </fields>
10113    </register>
10114    <register>
10115     <name>INTEN</name>
10116     <description>Register for enabling interrupts.</description>
10117     <addressOffset>0x24</addressOffset>
10118     <access>read-write</access>
10119     <fields>
10120      <field>
10121       <name>TX_THD</name>
10122       <description>TX FIFO Threshold interrupt enable.</description>
10123       <bitOffset>0</bitOffset>
10124       <bitWidth>1</bitWidth>
10125       <enumeratedValues>
10126        <enumeratedValue>
10127         <name>dis</name>
10128         <description>Interrupt is disabled.</description>
10129         <value>0</value>
10130        </enumeratedValue>
10131        <enumeratedValue>
10132         <name>en</name>
10133         <description>Interrupt is enabled.</description>
10134         <value>1</value>
10135        </enumeratedValue>
10136       </enumeratedValues>
10137      </field>
10138      <field>
10139       <name>TX_EM</name>
10140       <description>TX FIFO Empty interrupt enable.</description>
10141       <bitOffset>1</bitOffset>
10142       <bitWidth>1</bitWidth>
10143       <enumeratedValues>
10144        <enumeratedValue>
10145         <name>dis</name>
10146         <description>Interrupt is disabled.</description>
10147         <value>0</value>
10148        </enumeratedValue>
10149        <enumeratedValue>
10150         <name>en</name>
10151         <description>Interrupt is enabled.</description>
10152         <value>1</value>
10153        </enumeratedValue>
10154       </enumeratedValues>
10155      </field>
10156      <field>
10157       <name>RX_THD</name>
10158       <description>RX FIFO Threshold Crossed interrupt enable.</description>
10159       <bitOffset>2</bitOffset>
10160       <bitWidth>1</bitWidth>
10161       <enumeratedValues>
10162        <enumeratedValue>
10163         <name>dis</name>
10164         <description>Interrupt is disabled.</description>
10165         <value>0</value>
10166        </enumeratedValue>
10167        <enumeratedValue>
10168         <name>en</name>
10169         <description>Interrupt is enabled.</description>
10170         <value>1</value>
10171        </enumeratedValue>
10172       </enumeratedValues>
10173      </field>
10174      <field>
10175       <name>RX_FULL</name>
10176       <description>RX FIFO FULL interrupt enable.</description>
10177       <bitOffset>3</bitOffset>
10178       <bitWidth>1</bitWidth>
10179       <enumeratedValues>
10180        <enumeratedValue>
10181         <name>dis</name>
10182         <description>Interrupt is disabled.</description>
10183         <value>0</value>
10184        </enumeratedValue>
10185        <enumeratedValue>
10186         <name>en</name>
10187         <description>Interrupt is enabled.</description>
10188         <value>1</value>
10189        </enumeratedValue>
10190       </enumeratedValues>
10191      </field>
10192      <field>
10193       <name>SSA</name>
10194       <description>Slave Select Asserted interrupt enable.</description>
10195       <bitOffset>4</bitOffset>
10196       <bitWidth>1</bitWidth>
10197       <enumeratedValues>
10198        <enumeratedValue>
10199         <name>dis</name>
10200         <description>Interrupt is disabled.</description>
10201         <value>0</value>
10202        </enumeratedValue>
10203        <enumeratedValue>
10204         <name>en</name>
10205         <description>Interrupt is enabled.</description>
10206         <value>1</value>
10207        </enumeratedValue>
10208       </enumeratedValues>
10209      </field>
10210      <field>
10211       <name>SSD</name>
10212       <description>Slave Select Deasserted interrupt enable.</description>
10213       <bitOffset>5</bitOffset>
10214       <bitWidth>1</bitWidth>
10215       <enumeratedValues>
10216        <enumeratedValue>
10217         <name>dis</name>
10218         <description>Interrupt is disabled.</description>
10219         <value>0</value>
10220        </enumeratedValue>
10221        <enumeratedValue>
10222         <name>en</name>
10223         <description>Interrupt is enabled.</description>
10224         <value>1</value>
10225        </enumeratedValue>
10226       </enumeratedValues>
10227      </field>
10228      <field>
10229       <name>FAULT</name>
10230       <description>Multi-Master Mode Fault interrupt enable.</description>
10231       <bitOffset>8</bitOffset>
10232       <bitWidth>1</bitWidth>
10233       <enumeratedValues>
10234        <enumeratedValue>
10235         <name>dis</name>
10236         <description>Interrupt is disabled.</description>
10237         <value>0</value>
10238        </enumeratedValue>
10239        <enumeratedValue>
10240         <name>en</name>
10241         <description>Interrupt is enabled.</description>
10242         <value>1</value>
10243        </enumeratedValue>
10244       </enumeratedValues>
10245      </field>
10246      <field>
10247       <name>ABORT</name>
10248       <description>Slave Abort Detected interrupt enable.</description>
10249       <bitOffset>9</bitOffset>
10250       <bitWidth>1</bitWidth>
10251       <enumeratedValues>
10252        <enumeratedValue>
10253         <name>dis</name>
10254         <description>Interrupt is disabled.</description>
10255         <value>0</value>
10256        </enumeratedValue>
10257        <enumeratedValue>
10258         <name>en</name>
10259         <description>Interrupt is enabled.</description>
10260         <value>1</value>
10261        </enumeratedValue>
10262       </enumeratedValues>
10263      </field>
10264      <field>
10265       <name>MST_DONE</name>
10266       <description>Master Done interrupt enable.</description>
10267       <bitOffset>11</bitOffset>
10268       <bitWidth>1</bitWidth>
10269       <enumeratedValues>
10270        <enumeratedValue>
10271         <name>dis</name>
10272         <description>Interrupt is disabled.</description>
10273         <value>0</value>
10274        </enumeratedValue>
10275        <enumeratedValue>
10276         <name>en</name>
10277         <description>Interrupt is enabled.</description>
10278         <value>1</value>
10279        </enumeratedValue>
10280       </enumeratedValues>
10281      </field>
10282      <field>
10283       <name>TX_OV</name>
10284       <description>Transmit FIFO Overrun interrupt enable.</description>
10285       <bitOffset>12</bitOffset>
10286       <bitWidth>1</bitWidth>
10287       <enumeratedValues>
10288        <enumeratedValue>
10289         <name>dis</name>
10290         <description>Interrupt is disabled.</description>
10291         <value>0</value>
10292        </enumeratedValue>
10293        <enumeratedValue>
10294         <name>en</name>
10295         <description>Interrupt is enabled.</description>
10296         <value>1</value>
10297        </enumeratedValue>
10298       </enumeratedValues>
10299      </field>
10300      <field>
10301       <name>TX_UN</name>
10302       <description>Transmit FIFO Underrun interrupt enable.</description>
10303       <bitOffset>13</bitOffset>
10304       <bitWidth>1</bitWidth>
10305       <enumeratedValues>
10306        <enumeratedValue>
10307         <name>dis</name>
10308         <description>Interrupt is disabled.</description>
10309         <value>0</value>
10310        </enumeratedValue>
10311        <enumeratedValue>
10312         <name>en</name>
10313         <description>Interrupt is enabled.</description>
10314         <value>1</value>
10315        </enumeratedValue>
10316       </enumeratedValues>
10317      </field>
10318      <field>
10319       <name>RX_OV</name>
10320       <description>Receive FIFO Overrun interrupt enable.</description>
10321       <bitOffset>14</bitOffset>
10322       <bitWidth>1</bitWidth>
10323       <enumeratedValues>
10324        <enumeratedValue>
10325         <name>dis</name>
10326         <description>Interrupt is disabled.</description>
10327         <value>0</value>
10328        </enumeratedValue>
10329        <enumeratedValue>
10330         <name>en</name>
10331         <description>Interrupt is enabled.</description>
10332         <value>1</value>
10333        </enumeratedValue>
10334       </enumeratedValues>
10335      </field>
10336      <field>
10337       <name>RX_UN</name>
10338       <description>Receive FIFO Underrun interrupt enable.</description>
10339       <bitOffset>15</bitOffset>
10340       <bitWidth>1</bitWidth>
10341       <enumeratedValues>
10342        <enumeratedValue>
10343         <name>dis</name>
10344         <description>Interrupt is disabled.</description>
10345         <value>0</value>
10346        </enumeratedValue>
10347        <enumeratedValue>
10348         <name>en</name>
10349         <description>Interrupt is enabled.</description>
10350         <value>1</value>
10351        </enumeratedValue>
10352       </enumeratedValues>
10353      </field>
10354     </fields>
10355    </register>
10356    <register>
10357     <name>WKFL</name>
10358     <description>Register for wake up flags. All bits in this register are write 1 to clear.</description>
10359     <addressOffset>0x28</addressOffset>
10360     <access>read-write</access>
10361     <fields>
10362      <field>
10363       <name>TX_THD</name>
10364       <description>Wake on TX FIFO Threshold Crossed.</description>
10365       <bitOffset>0</bitOffset>
10366       <bitWidth>1</bitWidth>
10367       <enumeratedValues>
10368        <enumeratedValue>
10369         <name>clear</name>
10370         <description>Flag is set when value read is 1. Write 1 to clear this flag.</description>
10371         <value>1</value>
10372        </enumeratedValue>
10373       </enumeratedValues>
10374      </field>
10375      <field>
10376       <name>TX_EM</name>
10377       <description>Wake on TX FIFO Empty.</description>
10378       <bitOffset>1</bitOffset>
10379       <bitWidth>1</bitWidth>
10380       <enumeratedValues>
10381        <enumeratedValue>
10382         <name>clear</name>
10383         <description>Flag is set when value read is 1. Write 1 to clear this flag.</description>
10384         <value>1</value>
10385        </enumeratedValue>
10386       </enumeratedValues>
10387      </field>
10388      <field>
10389       <name>RX_THD</name>
10390       <description>Wake on RX FIFO Threshold Crossed.</description>
10391       <bitOffset>2</bitOffset>
10392       <bitWidth>1</bitWidth>
10393       <enumeratedValues>
10394        <enumeratedValue>
10395         <name>clear</name>
10396         <description>Flag is set when value read is 1. Write 1 to clear this flag.</description>
10397         <value>1</value>
10398        </enumeratedValue>
10399       </enumeratedValues>
10400      </field>
10401      <field>
10402       <name>RX_FULL</name>
10403       <description>Wake on RX FIFO Full.</description>
10404       <bitOffset>3</bitOffset>
10405       <bitWidth>1</bitWidth>
10406       <enumeratedValues>
10407        <enumeratedValue>
10408         <name>clear</name>
10409         <description>Flag is set when value read is 1. Write 1 to clear this flag.</description>
10410         <value>1</value>
10411        </enumeratedValue>
10412       </enumeratedValues>
10413      </field>
10414     </fields>
10415    </register>
10416    <register>
10417     <name>WKEN</name>
10418     <description>Register for wake up enable.</description>
10419     <addressOffset>0x2C</addressOffset>
10420     <access>read-write</access>
10421     <fields>
10422      <field>
10423       <name>TX_THD</name>
10424       <description>Wake on TX FIFO Threshold Crossed Enable.</description>
10425       <bitOffset>0</bitOffset>
10426       <bitWidth>1</bitWidth>
10427       <enumeratedValues>
10428        <enumeratedValue>
10429         <name>dis</name>
10430         <description>Wakeup source disabled.</description>
10431         <value>0</value>
10432        </enumeratedValue>
10433        <enumeratedValue>
10434         <name>en</name>
10435         <description>Wakeup source enabled.</description>
10436         <value>1</value>
10437        </enumeratedValue>
10438       </enumeratedValues>
10439      </field>
10440      <field>
10441       <name>TX_EM</name>
10442       <description>Wake on TX FIFO Empty Enable.</description>
10443       <bitOffset>1</bitOffset>
10444       <bitWidth>1</bitWidth>
10445       <enumeratedValues>
10446        <enumeratedValue>
10447         <name>dis</name>
10448         <description>Wakeup source disabled.</description>
10449         <value>0</value>
10450        </enumeratedValue>
10451        <enumeratedValue>
10452         <name>en</name>
10453         <description>Wakeup source enabled.</description>
10454         <value>1</value>
10455        </enumeratedValue>
10456       </enumeratedValues>
10457      </field>
10458      <field>
10459       <name>RX_THD</name>
10460       <description>Wake on RX FIFO Threshold Crossed Enable.</description>
10461       <bitOffset>2</bitOffset>
10462       <bitWidth>1</bitWidth>
10463       <enumeratedValues>
10464        <enumeratedValue>
10465         <name>dis</name>
10466         <description>Wakeup source disabled.</description>
10467         <value>0</value>
10468        </enumeratedValue>
10469        <enumeratedValue>
10470         <name>en</name>
10471         <description>Wakeup source enabled.</description>
10472         <value>1</value>
10473        </enumeratedValue>
10474       </enumeratedValues>
10475      </field>
10476      <field>
10477       <name>RX_FULL</name>
10478       <description>Wake on RX FIFO Full Enable.</description>
10479       <bitOffset>3</bitOffset>
10480       <bitWidth>1</bitWidth>
10481       <enumeratedValues>
10482        <enumeratedValue>
10483         <name>dis</name>
10484         <description>Wakeup source disabled.</description>
10485         <value>0</value>
10486        </enumeratedValue>
10487        <enumeratedValue>
10488         <name>en</name>
10489         <description>Wakeup source enabled.</description>
10490         <value>1</value>
10491        </enumeratedValue>
10492       </enumeratedValues>
10493      </field>
10494     </fields>
10495    </register>
10496    <register>
10497     <name>STAT</name>
10498     <description>SPI Status register.</description>
10499     <addressOffset>0x30</addressOffset>
10500     <access>read-only</access>
10501     <fields>
10502      <field>
10503       <name>BUSY</name>
10504       <description>SPI active status. In Master mode, set when transaction starts, cleared when last bit of last character is acted upon and Slave Select de-assertion would occur. In Slave mode, set when Slave Select is asserted, cleared when Slave Select is de-asserted. Not used in Timer mode. </description>
10505       <bitOffset>0</bitOffset>
10506       <bitWidth>1</bitWidth>
10507       <enumeratedValues>
10508        <enumeratedValue>
10509         <name>not</name>
10510         <description>SPI not active.</description>
10511         <value>0</value>
10512        </enumeratedValue>
10513        <enumeratedValue>
10514         <name>active</name>
10515         <description>SPI active.</description>
10516         <value>1</value>
10517        </enumeratedValue>
10518       </enumeratedValues>
10519      </field>
10520     </fields>
10521    </register>
10522   </registers>
10523  </peripheral>
10524<!--SPI0 SPI peripheral.-->
10525  <peripheral derivedFrom="SPI0">
10526   <name>SPI1</name>
10527   <description>SPI peripheral. 1</description>
10528   <baseAddress>0x40046000</baseAddress>
10529   <interrupt>
10530    <name>SPI1</name>
10531    <description>SPI1 IRQ</description>
10532    <value>32</value>
10533   </interrupt>
10534  </peripheral>
10535<!--SPI1 SPI peripheral. 1-->
10536  <peripheral>
10537   <name>TMR</name>
10538   <description>Low-Power Configurable Timer</description>
10539   <baseAddress>0x40010000</baseAddress>
10540   <addressBlock>
10541    <offset>0x00</offset>
10542    <size>0x1000</size>
10543    <usage>registers</usage>
10544   </addressBlock>
10545   <interrupt>
10546    <name>TMR</name>
10547    <value>5</value>
10548   </interrupt>
10549   <registers>
10550    <register>
10551     <name>CNT</name>
10552     <description>Timer Counter Register.</description>
10553     <addressOffset>0x00</addressOffset>
10554     <access>read-write</access>
10555     <fields>
10556      <field>
10557       <name>COUNT</name>
10558       <description>The current count value for the timer. This field increments as the timer counts.</description>
10559       <bitOffset>0</bitOffset>
10560       <bitWidth>32</bitWidth>
10561      </field>
10562     </fields>
10563    </register>
10564    <register>
10565     <name>CMP</name>
10566     <description>Timer Compare Register.</description>
10567     <addressOffset>0x04</addressOffset>
10568     <access>read-write</access>
10569     <fields>
10570      <field>
10571       <name>COMPARE</name>
10572       <description>The value in this register is used as the compare value for the timer's count value. The compare field meaning is determined by the specific mode of the timer.</description>
10573       <bitOffset>0</bitOffset>
10574       <bitWidth>32</bitWidth>
10575      </field>
10576     </fields>
10577    </register>
10578    <register>
10579     <name>PWM</name>
10580     <description>Timer PWM Register.</description>
10581     <addressOffset>0x08</addressOffset>
10582     <access>read-write</access>
10583     <fields>
10584      <field>
10585       <name>PWM</name>
10586       <description>Timer PWM Match:
10587                In PWM Mode, this field sets the count value for the first transition period of the PWM cycle. At the end of the cycle where CNT equals PWM, the PWM output transitions to the second period of the PWM cycle. The second PWM period count is stored in the CMP register. The value set for PWM must me less than the value set in CMP for PWM mode operation. Timer Capture Value:
10588                In Capture, Compare, and Capture/Compare modes, this field is used to store the CNT value when a Capture, Compare, or Capture/Compare event occurs.</description>
10589       <bitOffset>0</bitOffset>
10590       <bitWidth>32</bitWidth>
10591      </field>
10592     </fields>
10593    </register>
10594    <register>
10595     <name>INTFL</name>
10596     <description>Timer Interrupt Status Register.</description>
10597     <addressOffset>0x0C</addressOffset>
10598     <access>read-write</access>
10599     <fields>
10600      <field>
10601       <name>IRQ_A</name>
10602       <description>Interrupt Flag for Timer A.</description>
10603       <bitOffset>0</bitOffset>
10604       <bitWidth>1</bitWidth>
10605      </field>
10606      <field>
10607       <name>WRDONE_A</name>
10608       <description>Write Done Flag for Timer A indicating the write is complete from APB to CLK_TMR domain.</description>
10609       <bitOffset>8</bitOffset>
10610       <bitWidth>1</bitWidth>
10611      </field>
10612      <field>
10613       <name>WR_DIS_A</name>
10614       <description>Write Disable to CNT/PWM for Timer A in the non-cascaded dual timer configuration.</description>
10615       <bitOffset>9</bitOffset>
10616       <bitWidth>1</bitWidth>
10617      </field>
10618      <field>
10619       <name>IRQ_B</name>
10620       <description>Interrupt Flag for Timer B.</description>
10621       <bitOffset>16</bitOffset>
10622       <bitWidth>1</bitWidth>
10623      </field>
10624      <field>
10625       <name>WRDONE_B</name>
10626       <description>Write Done Flag for Timer B indicating the write is complete from APB to CLK_TMR domain.</description>
10627       <bitOffset>24</bitOffset>
10628       <bitWidth>1</bitWidth>
10629      </field>
10630      <field>
10631       <name>WR_DIS_B</name>
10632       <description>Write Disable to CNT/PWM for Timer B in the non-cascaded dual timer configuration.</description>
10633       <bitOffset>25</bitOffset>
10634       <bitWidth>1</bitWidth>
10635      </field>
10636     </fields>
10637    </register>
10638    <register>
10639     <name>CTRL0</name>
10640     <description>Timer Control Register.</description>
10641     <addressOffset>0x10</addressOffset>
10642     <access>read-write</access>
10643     <fields>
10644      <field>
10645       <name>MODE_A</name>
10646       <description>Mode Select for Timer A</description>
10647       <bitOffset>0</bitOffset>
10648       <bitWidth>4</bitWidth>
10649       <enumeratedValues>
10650        <enumeratedValue>
10651         <name>ONE_SHOT</name>
10652         <description>One-Shot Mode</description>
10653         <value>0</value>
10654        </enumeratedValue>
10655        <enumeratedValue>
10656         <name>CONTINUOUS</name>
10657         <description>Continuous Mode</description>
10658         <value>1</value>
10659        </enumeratedValue>
10660        <enumeratedValue>
10661         <name>COUNTER</name>
10662         <description>Counter Mode</description>
10663         <value>2</value>
10664        </enumeratedValue>
10665        <enumeratedValue>
10666         <name>PWM</name>
10667         <description>PWM Mode</description>
10668         <value>3</value>
10669        </enumeratedValue>
10670        <enumeratedValue>
10671         <name>CAPTURE</name>
10672         <description>Capture Mode</description>
10673         <value>4</value>
10674        </enumeratedValue>
10675        <enumeratedValue>
10676         <name>COMPARE</name>
10677         <description>Compare Mode</description>
10678         <value>5</value>
10679        </enumeratedValue>
10680        <enumeratedValue>
10681         <name>GATED</name>
10682         <description>Gated Mode</description>
10683         <value>6</value>
10684        </enumeratedValue>
10685        <enumeratedValue>
10686         <name>CAPCOMP</name>
10687         <description>Capture/Compare Mode</description>
10688         <value>7</value>
10689        </enumeratedValue>
10690        <enumeratedValue>
10691         <name>DUAL_EDGE</name>
10692         <description>Dual Edge Capture Mode</description>
10693         <value>8</value>
10694        </enumeratedValue>
10695        <enumeratedValue>
10696         <name>IGATED</name>
10697         <description>Inactive Gated Mode</description>
10698         <value>14</value>
10699        </enumeratedValue>
10700       </enumeratedValues>
10701      </field>
10702      <field>
10703       <name>CLKDIV_A</name>
10704       <description>Clock Divider Select for Timer A</description>
10705       <bitOffset>4</bitOffset>
10706       <bitWidth>4</bitWidth>
10707       <enumeratedValues>
10708        <enumeratedValue>
10709         <name>DIV_BY_1</name>
10710         <description>Prescaler Divide-By-1</description>
10711         <value>0</value>
10712        </enumeratedValue>
10713        <enumeratedValue>
10714         <name>DIV_BY_2</name>
10715         <description>Prescaler Divide-By-2</description>
10716         <value>1</value>
10717        </enumeratedValue>
10718        <enumeratedValue>
10719         <name>DIV_BY_4</name>
10720         <description>Prescaler Divide-By-4</description>
10721         <value>2</value>
10722        </enumeratedValue>
10723        <enumeratedValue>
10724         <name>DIV_BY_8</name>
10725         <description>Prescaler Divide-By-8</description>
10726         <value>3</value>
10727        </enumeratedValue>
10728        <enumeratedValue>
10729         <name>DIV_BY_16</name>
10730         <description>Prescaler Divide-By-16</description>
10731         <value>4</value>
10732        </enumeratedValue>
10733        <enumeratedValue>
10734         <name>DIV_BY_32</name>
10735         <description>Prescaler Divide-By-32</description>
10736         <value>5</value>
10737        </enumeratedValue>
10738        <enumeratedValue>
10739         <name>DIV_BY_64</name>
10740         <description>Prescaler Divide-By-64</description>
10741         <value>6</value>
10742        </enumeratedValue>
10743        <enumeratedValue>
10744         <name>DIV_BY_128</name>
10745         <description>Prescaler Divide-By-128</description>
10746         <value>7</value>
10747        </enumeratedValue>
10748        <enumeratedValue>
10749         <name>DIV_BY_256</name>
10750         <description>Prescaler Divide-By-256</description>
10751         <value>8</value>
10752        </enumeratedValue>
10753        <enumeratedValue>
10754         <name>DIV_BY_512</name>
10755         <description>Prescaler Divide-By-512</description>
10756         <value>9</value>
10757        </enumeratedValue>
10758        <enumeratedValue>
10759         <name>DIV_BY_1024</name>
10760         <description>Prescaler Divide-By-1024</description>
10761         <value>10</value>
10762        </enumeratedValue>
10763        <enumeratedValue>
10764         <name>DIV_BY_2048</name>
10765         <description>Prescaler Divide-By-2048</description>
10766         <value>11</value>
10767        </enumeratedValue>
10768        <enumeratedValue>
10769         <name>DIV_BY_4096</name>
10770         <description>TBD</description>
10771         <value>12</value>
10772        </enumeratedValue>
10773       </enumeratedValues>
10774      </field>
10775      <field>
10776       <name>POL_A</name>
10777       <description>Timer Polarity for Timer A</description>
10778       <bitOffset>8</bitOffset>
10779       <bitWidth>1</bitWidth>
10780      </field>
10781      <field>
10782       <name>PWMSYNC_A</name>
10783       <description>PWM Synchronization Mode for Timer A</description>
10784       <bitOffset>9</bitOffset>
10785       <bitWidth>1</bitWidth>
10786      </field>
10787      <field>
10788       <name>NOLHPOL_A</name>
10789       <description>PWM Phase A (Non-Overlapping High) Polarity for Timer A</description>
10790       <bitOffset>10</bitOffset>
10791       <bitWidth>1</bitWidth>
10792      </field>
10793      <field>
10794       <name>NOLLPOL_A</name>
10795       <description>PWM Phase A-Prime (Non-Overlapping Low) Polarity for Timer A</description>
10796       <bitOffset>11</bitOffset>
10797       <bitWidth>1</bitWidth>
10798      </field>
10799      <field>
10800       <name>PWMCKBD_A</name>
10801       <description>PWM Phase A-Prime Output Disable for Timer A</description>
10802       <bitOffset>12</bitOffset>
10803       <bitWidth>1</bitWidth>
10804      </field>
10805      <field>
10806       <name>RST_A</name>
10807       <description>Resets all flip flops in the CLK_TMR domain for Timer A. Self-clears.</description>
10808       <bitOffset>13</bitOffset>
10809       <bitWidth>1</bitWidth>
10810      </field>
10811      <field>
10812       <name>CLKEN_A</name>
10813       <description>Write 1 to Enable CLK_TMR for Timer A</description>
10814       <bitOffset>14</bitOffset>
10815       <bitWidth>1</bitWidth>
10816      </field>
10817      <field>
10818       <name>EN_A</name>
10819       <description>Enable for Timer A</description>
10820       <bitOffset>15</bitOffset>
10821       <bitWidth>1</bitWidth>
10822      </field>
10823      <field>
10824       <name>MODE_B</name>
10825       <description>Mode Select for Timer B</description>
10826       <bitOffset>16</bitOffset>
10827       <bitWidth>4</bitWidth>
10828       <enumeratedValues>
10829        <enumeratedValue>
10830         <name>ONE_SHOT</name>
10831         <description>One-Shot Mode</description>
10832         <value>0</value>
10833        </enumeratedValue>
10834        <enumeratedValue>
10835         <name>CONTINUOUS</name>
10836         <description>Continuous Mode</description>
10837         <value>1</value>
10838        </enumeratedValue>
10839        <enumeratedValue>
10840         <name>COUNTER</name>
10841         <description>Counter Mode</description>
10842         <value>2</value>
10843        </enumeratedValue>
10844        <enumeratedValue>
10845         <name>PWM</name>
10846         <description>PWM Mode</description>
10847         <value>3</value>
10848        </enumeratedValue>
10849        <enumeratedValue>
10850         <name>CAPTURE</name>
10851         <description>Capture Mode</description>
10852         <value>4</value>
10853        </enumeratedValue>
10854        <enumeratedValue>
10855         <name>COMPARE</name>
10856         <description>Compare Mode</description>
10857         <value>5</value>
10858        </enumeratedValue>
10859        <enumeratedValue>
10860         <name>GATED</name>
10861         <description>Gated Mode</description>
10862         <value>6</value>
10863        </enumeratedValue>
10864        <enumeratedValue>
10865         <name>CAPCOMP</name>
10866         <description>Capture/Compare Mode</description>
10867         <value>7</value>
10868        </enumeratedValue>
10869        <enumeratedValue>
10870         <name>DUAL_EDGE</name>
10871         <description>Dual Edge Capture Mode</description>
10872         <value>8</value>
10873        </enumeratedValue>
10874        <enumeratedValue>
10875         <name>IGATED</name>
10876         <description>Inactive Gated Mode</description>
10877         <value>14</value>
10878        </enumeratedValue>
10879       </enumeratedValues>
10880      </field>
10881      <field>
10882       <name>CLKDIV_B</name>
10883       <description>Clock Divider Select for Timer B</description>
10884       <bitOffset>20</bitOffset>
10885       <bitWidth>4</bitWidth>
10886       <enumeratedValues>
10887        <enumeratedValue>
10888         <name>DIV_BY_1</name>
10889         <description>Prescaler Divide-By-1</description>
10890         <value>0</value>
10891        </enumeratedValue>
10892        <enumeratedValue>
10893         <name>DIV_BY_2</name>
10894         <description>Prescaler Divide-By-2</description>
10895         <value>1</value>
10896        </enumeratedValue>
10897        <enumeratedValue>
10898         <name>DIV_BY_4</name>
10899         <description>Prescaler Divide-By-4</description>
10900         <value>2</value>
10901        </enumeratedValue>
10902        <enumeratedValue>
10903         <name>DIV_BY_8</name>
10904         <description>Prescaler Divide-By-8</description>
10905         <value>3</value>
10906        </enumeratedValue>
10907        <enumeratedValue>
10908         <name>DIV_BY_16</name>
10909         <description>Prescaler Divide-By-16</description>
10910         <value>4</value>
10911        </enumeratedValue>
10912        <enumeratedValue>
10913         <name>DIV_BY_32</name>
10914         <description>Prescaler Divide-By-32</description>
10915         <value>5</value>
10916        </enumeratedValue>
10917        <enumeratedValue>
10918         <name>DIV_BY_64</name>
10919         <description>Prescaler Divide-By-64</description>
10920         <value>6</value>
10921        </enumeratedValue>
10922        <enumeratedValue>
10923         <name>DIV_BY_128</name>
10924         <description>Prescaler Divide-By-128</description>
10925         <value>7</value>
10926        </enumeratedValue>
10927        <enumeratedValue>
10928         <name>DIV_BY_256</name>
10929         <description>Prescaler Divide-By-256</description>
10930         <value>8</value>
10931        </enumeratedValue>
10932        <enumeratedValue>
10933         <name>DIV_BY_512</name>
10934         <description>Prescaler Divide-By-512</description>
10935         <value>9</value>
10936        </enumeratedValue>
10937        <enumeratedValue>
10938         <name>DIV_BY_1024</name>
10939         <description>Prescaler Divide-By-1024</description>
10940         <value>10</value>
10941        </enumeratedValue>
10942        <enumeratedValue>
10943         <name>DIV_BY_2048</name>
10944         <description>Prescaler Divide-By-2048</description>
10945         <value>11</value>
10946        </enumeratedValue>
10947        <enumeratedValue>
10948         <name>DIV_BY_4096</name>
10949         <description>TBD</description>
10950         <value>12</value>
10951        </enumeratedValue>
10952       </enumeratedValues>
10953      </field>
10954      <field>
10955       <name>POL_B</name>
10956       <description>Timer Polarity for Timer B</description>
10957       <bitOffset>24</bitOffset>
10958       <bitWidth>1</bitWidth>
10959      </field>
10960      <field>
10961       <name>PWMSYNC_B</name>
10962       <description>PWM Synchronization Mode for Timer B</description>
10963       <bitOffset>25</bitOffset>
10964       <bitWidth>1</bitWidth>
10965      </field>
10966      <field>
10967       <name>NOLHPOL_B</name>
10968       <description>PWM Phase A (Non-Overlapping High) Polarity for Timer B</description>
10969       <bitOffset>26</bitOffset>
10970       <bitWidth>1</bitWidth>
10971      </field>
10972      <field>
10973       <name>NOLLPOL_B</name>
10974       <description>PWM Phase A-Prime (Non-Overlapping Low) Polarity for Timer B</description>
10975       <bitOffset>27</bitOffset>
10976       <bitWidth>1</bitWidth>
10977      </field>
10978      <field>
10979       <name>PWMCKBD_B</name>
10980       <description>PWM Phase A-Prime Output Disable for Timer B</description>
10981       <bitOffset>28</bitOffset>
10982       <bitWidth>1</bitWidth>
10983      </field>
10984      <field>
10985       <name>RST_B</name>
10986       <description>Resets all flip flops in the CLK_TMR domain for Timer B. Self-clears.</description>
10987       <bitOffset>29</bitOffset>
10988       <bitWidth>1</bitWidth>
10989      </field>
10990      <field>
10991       <name>CLKEN_B</name>
10992       <description>Write 1 to Enable CLK_TMR for Timer B</description>
10993       <bitOffset>30</bitOffset>
10994       <bitWidth>1</bitWidth>
10995      </field>
10996      <field>
10997       <name>EN_B</name>
10998       <description>Enable for Timer B</description>
10999       <bitOffset>31</bitOffset>
11000       <bitWidth>1</bitWidth>
11001      </field>
11002     </fields>
11003    </register>
11004    <register>
11005     <name>NOLCMP</name>
11006     <description>Timer Non-Overlapping Compare Register.</description>
11007     <addressOffset>0x14</addressOffset>
11008     <access>read-write</access>
11009     <fields>
11010      <field>
11011       <name>LO_A</name>
11012       <description>Non-Overlapping Low Compare value for Timer A controls the time between the falling edge of PWM Phase A and the next rising edge of PWM Phase A-Prime.</description>
11013       <bitOffset>0</bitOffset>
11014       <bitWidth>8</bitWidth>
11015      </field>
11016      <field>
11017       <name>HI_A</name>
11018       <description>Non-Overlapping High Compare value for Timer A controls the time between the falling edge of PWM Phase A-Prime and the next rising edge of PWM Phase A.</description>
11019       <bitOffset>8</bitOffset>
11020       <bitWidth>8</bitWidth>
11021      </field>
11022      <field>
11023       <name>LO_B</name>
11024       <description>Non-Overlapping Low Compare value for Timer B controls the time between the falling edge of PWM Phase A and the next rising edge of PWM Phase A-Prime.</description>
11025       <bitOffset>16</bitOffset>
11026       <bitWidth>8</bitWidth>
11027      </field>
11028      <field>
11029       <name>HI_B</name>
11030       <description>Non-Overlapping High Compare value for Timer B controls the time between the falling edge of PWM Phase A-Prime and the next rising edge of PWM Phase A.</description>
11031       <bitOffset>24</bitOffset>
11032       <bitWidth>8</bitWidth>
11033      </field>
11034     </fields>
11035    </register>
11036    <register>
11037     <name>CTRL1</name>
11038     <description>Timer Configuration Register.</description>
11039     <addressOffset>0x18</addressOffset>
11040     <access>read-write</access>
11041     <fields>
11042      <field>
11043       <name>CLKSEL_A</name>
11044       <description>Timer Clock Select for Timer A</description>
11045       <bitOffset>0</bitOffset>
11046       <bitWidth>2</bitWidth>
11047      </field>
11048      <field>
11049       <name>CLKEN_A</name>
11050       <description>Timer A Enable Status</description>
11051       <bitOffset>2</bitOffset>
11052       <bitWidth>1</bitWidth>
11053      </field>
11054      <field>
11055       <name>CLKRDY_A</name>
11056       <description>CLK_TMR Ready Flag for Timer A</description>
11057       <bitOffset>3</bitOffset>
11058       <bitWidth>1</bitWidth>
11059      </field>
11060      <field>
11061       <name>EVENT_SEL_A</name>
11062       <description>Event Select for Timer A</description>
11063       <bitOffset>4</bitOffset>
11064       <bitWidth>3</bitWidth>
11065      </field>
11066      <field>
11067       <name>NEGTRIG_A</name>
11068       <description>Negative Edge Trigger for Event for Timer A</description>
11069       <bitOffset>7</bitOffset>
11070       <bitWidth>1</bitWidth>
11071      </field>
11072      <field>
11073       <name>IE_A</name>
11074       <description>Interrupt Enable for Timer A</description>
11075       <bitOffset>8</bitOffset>
11076       <bitWidth>1</bitWidth>
11077      </field>
11078      <field>
11079       <name>CAPEVENT_SEL_A</name>
11080       <description>Capture Event Select for Timer A</description>
11081       <bitOffset>9</bitOffset>
11082       <bitWidth>2</bitWidth>
11083      </field>
11084      <field>
11085       <name>SW_CAPEVENT_A</name>
11086       <description>Software Capture Event for Timer A</description>
11087       <bitOffset>11</bitOffset>
11088       <bitWidth>1</bitWidth>
11089      </field>
11090      <field>
11091       <name>WE_A</name>
11092       <description>Wake-Up Enable for Timer A</description>
11093       <bitOffset>12</bitOffset>
11094       <bitWidth>1</bitWidth>
11095      </field>
11096      <field>
11097       <name>OUTEN_A</name>
11098       <description>OUT_OE_O Enable for Modes 0, 1,and 5 for Timer A</description>
11099       <bitOffset>13</bitOffset>
11100       <bitWidth>1</bitWidth>
11101      </field>
11102      <field>
11103       <name>OUTBEN_A</name>
11104       <description>PWM_CKB_EN_O Enable for Modes other than Mode 3 for Timer A</description>
11105       <bitOffset>14</bitOffset>
11106       <bitWidth>1</bitWidth>
11107      </field>
11108      <field>
11109       <name>CLKSEL_B</name>
11110       <description>Timer Clock Select for Timer B</description>
11111       <bitOffset>16</bitOffset>
11112       <bitWidth>2</bitWidth>
11113      </field>
11114      <field>
11115       <name>CLKEN_B</name>
11116       <description>Timer B Enable Status</description>
11117       <bitOffset>18</bitOffset>
11118       <bitWidth>1</bitWidth>
11119      </field>
11120      <field>
11121       <name>CLKRDY_B</name>
11122       <description>CLK_TMR Ready Flag for Timer B</description>
11123       <bitOffset>19</bitOffset>
11124       <bitWidth>1</bitWidth>
11125      </field>
11126      <field>
11127       <name>EVENT_SEL_B</name>
11128       <description>Event Select for Timer B</description>
11129       <bitOffset>20</bitOffset>
11130       <bitWidth>3</bitWidth>
11131      </field>
11132      <field>
11133       <name>NEGTRIG_B</name>
11134       <description>Negative Edge Trigger for Event for Timer B</description>
11135       <bitOffset>23</bitOffset>
11136       <bitWidth>1</bitWidth>
11137      </field>
11138      <field>
11139       <name>IE_B</name>
11140       <description>Interrupt Enable for Timer B</description>
11141       <bitOffset>24</bitOffset>
11142       <bitWidth>1</bitWidth>
11143      </field>
11144      <field>
11145       <name>CAPEVENT_SEL_B</name>
11146       <description>Capture Event Select for Timer B</description>
11147       <bitOffset>25</bitOffset>
11148       <bitWidth>2</bitWidth>
11149      </field>
11150      <field>
11151       <name>SW_CAPEVENT_B</name>
11152       <description>Software Capture Event for Timer B</description>
11153       <bitOffset>27</bitOffset>
11154       <bitWidth>1</bitWidth>
11155      </field>
11156      <field>
11157       <name>WE_B</name>
11158       <description>Wake-Up Enable for Timer B</description>
11159       <bitOffset>28</bitOffset>
11160       <bitWidth>1</bitWidth>
11161      </field>
11162      <field>
11163       <name>CASCADE</name>
11164       <description>Cascade two 16-bit timers into one 32-bit timer. Only available when C_TMR16=0 adn C_DUALTMR16=1.</description>
11165       <bitOffset>31</bitOffset>
11166       <bitWidth>1</bitWidth>
11167      </field>
11168     </fields>
11169    </register>
11170    <register>
11171     <name>WKFL</name>
11172     <description>Timer Wakeup Status Register.</description>
11173     <addressOffset>0x1C</addressOffset>
11174     <access>read-write</access>
11175     <fields>
11176      <field>
11177       <name>A</name>
11178       <description>Wake-Up Flag for Timer A</description>
11179       <bitOffset>0</bitOffset>
11180       <bitWidth>1</bitWidth>
11181      </field>
11182      <field>
11183       <name>B</name>
11184       <description>Wake-Up Flag for Timer B</description>
11185       <bitOffset>16</bitOffset>
11186       <bitWidth>1</bitWidth>
11187      </field>
11188     </fields>
11189    </register>
11190   </registers>
11191  </peripheral>
11192<!--TMR Low-Power Configurable Timer-->
11193  <peripheral derivedFrom="TMR">
11194   <name>TMR1</name>
11195   <description>Low-Power Configurable Timer 1</description>
11196   <baseAddress>0x40011000</baseAddress>
11197   <interrupt>
11198    <name>TMR1</name>
11199    <description>TMR1 IRQ</description>
11200    <value>6</value>
11201   </interrupt>
11202  </peripheral>
11203<!--TMR1 Low-Power Configurable Timer 1-->
11204  <peripheral derivedFrom="TMR">
11205   <name>TMR2</name>
11206   <description>Low-Power Configurable Timer 2</description>
11207   <baseAddress>0x40012000</baseAddress>
11208   <interrupt>
11209    <name>TMR2</name>
11210    <description>TMR2 IRQ</description>
11211    <value>7</value>
11212   </interrupt>
11213  </peripheral>
11214<!--TMR2 Low-Power Configurable Timer 2-->
11215  <peripheral derivedFrom="TMR">
11216   <name>TMR3</name>
11217   <description>Low-Power Configurable Timer 3</description>
11218   <baseAddress>0x40013000</baseAddress>
11219   <interrupt>
11220    <name>TMR3</name>
11221    <description>TMR3 IRQ</description>
11222    <value>8</value>
11223   </interrupt>
11224  </peripheral>
11225<!--TMR3 Low-Power Configurable Timer 3-->
11226  <peripheral derivedFrom="TMR">
11227   <name>TMR4</name>
11228   <description>Low-Power Configurable Timer 4</description>
11229   <baseAddress>0x40080C00</baseAddress>
11230   <interrupt>
11231    <name>TMR4</name>
11232    <description>TMR4 IRQ</description>
11233    <value>9</value>
11234   </interrupt>
11235  </peripheral>
11236<!--TMR4 Low-Power Configurable Timer 4-->
11237  <peripheral derivedFrom="TMR">
11238   <name>TMR5</name>
11239   <description>Low-Power Configurable Timer 5</description>
11240   <baseAddress>0x40081000</baseAddress>
11241   <interrupt>
11242    <name>TMR5</name>
11243    <description>TMR5 IRQ</description>
11244    <value>10</value>
11245   </interrupt>
11246  </peripheral>
11247<!--TMR5 Low-Power Configurable Timer 5-->
11248  <peripheral>
11249   <name>TRIMSIR</name>
11250   <description>Trim System Initilazation Registers</description>
11251   <baseAddress>0x40005400</baseAddress>
11252   <addressBlock>
11253    <offset>0x00</offset>
11254    <size>0x400</size>
11255    <usage>registers</usage>
11256   </addressBlock>
11257   <registers>
11258    <register>
11259     <name>RTC</name>
11260     <description>RTC Trim System Initialization Register.</description>
11261     <addressOffset>0x08</addressOffset>
11262     <fields>
11263      <field>
11264       <name>X1TRIM</name>
11265       <description>RTC X1 Trim.</description>
11266       <bitOffset>16</bitOffset>
11267       <bitWidth>5</bitWidth>
11268      </field>
11269      <field>
11270       <name>X2TRIM</name>
11271       <description>RTC X2 Trim.</description>
11272       <bitOffset>21</bitOffset>
11273       <bitWidth>5</bitWidth>
11274      </field>
11275      <field>
11276       <name>LOCK</name>
11277       <description>Lock.</description>
11278       <bitOffset>31</bitOffset>
11279       <bitWidth>1</bitWidth>
11280      </field>
11281     </fields>
11282    </register>
11283    <register>
11284     <name>SIMO</name>
11285     <description>SIMO Trim System Initialization Register.</description>
11286     <addressOffset>0x34</addressOffset>
11287     <access>read-only</access>
11288     <fields>
11289      <field>
11290       <name>CLKDIV</name>
11291       <description>SIMO Clock Divide.</description>
11292       <bitOffset>0</bitOffset>
11293       <bitWidth>3</bitWidth>
11294       <enumeratedValues>
11295        <enumeratedValue>
11296         <name>DIV1</name>
11297         <value>0</value>
11298        </enumeratedValue>
11299        <enumeratedValue>
11300         <name>DIV16</name>
11301         <value>1</value>
11302        </enumeratedValue>
11303        <enumeratedValue>
11304         <name>DIV32</name>
11305         <value>3</value>
11306        </enumeratedValue>
11307        <enumeratedValue>
11308         <name>DIV64</name>
11309         <value>5</value>
11310        </enumeratedValue>
11311        <enumeratedValue>
11312         <name>DIV128</name>
11313         <value>7</value>
11314        </enumeratedValue>
11315       </enumeratedValues>
11316      </field>
11317     </fields>
11318    </register>
11319    <register>
11320     <name>IPOLO</name>
11321     <description>IPO Low Trim System Initialization Register.</description>
11322     <addressOffset>0x3C</addressOffset>
11323     <access>read-only</access>
11324     <fields>
11325      <field>
11326       <name>IPO_LIMITLO</name>
11327       <description>IPO Low Limit Trim.</description>
11328       <bitOffset>0</bitOffset>
11329       <bitWidth>8</bitWidth>
11330      </field>
11331     </fields>
11332    </register>
11333    <register>
11334     <name>CTRL</name>
11335     <description>Control Trim System Initialization Register.</description>
11336     <addressOffset>0x40</addressOffset>
11337     <fields>
11338      <field>
11339       <name>VDDA_LIMITLO</name>
11340       <description>VDDA Low Trim Limit.</description>
11341       <bitOffset>0</bitOffset>
11342       <bitWidth>7</bitWidth>
11343      </field>
11344      <field>
11345       <name>VDDA_LIMITHI</name>
11346       <description>VDDA High Trim Limit.</description>
11347       <bitOffset>8</bitOffset>
11348       <bitWidth>7</bitWidth>
11349      </field>
11350      <field>
11351       <name>IPO_LIMITHI</name>
11352       <description>IPO High Trim Limit.</description>
11353       <bitOffset>15</bitOffset>
11354       <bitWidth>9</bitWidth>
11355      </field>
11356      <field>
11357       <name>INRO_SEL</name>
11358       <description>INRO Clock Select.</description>
11359       <bitOffset>24</bitOffset>
11360       <bitWidth>2</bitWidth>
11361       <enumeratedValues>
11362        <enumeratedValue>
11363         <name>8KHZ</name>
11364         <value>0</value>
11365        </enumeratedValue>
11366        <enumeratedValue>
11367         <name>16KHZ</name>
11368         <value>1</value>
11369        </enumeratedValue>
11370        <enumeratedValue>
11371         <name>30KHZ</name>
11372         <value>2</value>
11373        </enumeratedValue>
11374       </enumeratedValues>
11375      </field>
11376      <field>
11377       <name>INRO_TRIM</name>
11378       <description>INRO Clock Trim.</description>
11379       <bitOffset>29</bitOffset>
11380       <bitWidth>3</bitWidth>
11381      </field>
11382     </fields>
11383    </register>
11384    <register>
11385     <name>INRO</name>
11386     <description>RTC Trim System Initialization Register.</description>
11387     <addressOffset>0x44</addressOffset>
11388     <fields>
11389      <field>
11390       <name>TRIM16K</name>
11391       <description>INRO 16KHz Trim.</description>
11392       <bitOffset>0</bitOffset>
11393       <bitWidth>3</bitWidth>
11394      </field>
11395      <field>
11396       <name>TRIM30K</name>
11397       <description>INRO 30KHz Trim.</description>
11398       <bitOffset>3</bitOffset>
11399       <bitWidth>3</bitWidth>
11400      </field>
11401      <field>
11402       <name>LPCLKSEL</name>
11403       <description>INRO Low Power Mode Clock Select.</description>
11404       <bitOffset>6</bitOffset>
11405       <bitWidth>2</bitWidth>
11406       <enumeratedValues>
11407        <enumeratedValue>
11408         <name>8KHZ</name>
11409         <value>0</value>
11410        </enumeratedValue>
11411        <enumeratedValue>
11412         <name>16KHZ</name>
11413         <value>1</value>
11414        </enumeratedValue>
11415        <enumeratedValue>
11416         <name>30KHZ</name>
11417         <value>2</value>
11418        </enumeratedValue>
11419       </enumeratedValues>
11420      </field>
11421     </fields>
11422    </register>
11423   </registers>
11424  </peripheral>
11425<!--TRIMSIR Trim System Initilazation Registers-->
11426  <peripheral>
11427   <name>TRNG</name>
11428   <description>Random Number Generator.</description>
11429   <baseAddress>0x4004D000</baseAddress>
11430   <addressBlock>
11431    <offset>0x00</offset>
11432    <size>0x1000</size>
11433    <usage>registers</usage>
11434   </addressBlock>
11435   <interrupt>
11436    <name>TRNG</name>
11437    <description>TRNG interrupt.</description>
11438    <value>4</value>
11439   </interrupt>
11440   <registers>
11441    <register>
11442     <name>CTRL</name>
11443     <description>TRNG Control Register.</description>
11444     <addressOffset>0x00</addressOffset>
11445     <resetValue>0x00000003</resetValue>
11446     <fields>
11447      <field>
11448       <name>RND_IE</name>
11449       <description>To enable IRQ generation when a new 32-bit Random number is ready.</description>
11450       <bitOffset>1</bitOffset>
11451       <bitWidth>1</bitWidth>
11452       <enumeratedValues>
11453        <enumeratedValue>
11454         <name>disable</name>
11455         <description>Disable</description>
11456         <value>0</value>
11457        </enumeratedValue>
11458        <enumeratedValue>
11459         <name>enable</name>
11460         <description>Enable</description>
11461         <value>1</value>
11462        </enumeratedValue>
11463       </enumeratedValues>
11464      </field>
11465      <field>
11466       <name>KEYGEN</name>
11467       <description>AES Key Generate. When enabled, the key for securing NVSRAM is generated and transferred to the secure key register automatically without user visibility or intervention. This bit is cleared by hardware once the key has been transferred to the secure key register.</description>
11468       <bitOffset>3</bitOffset>
11469       <bitWidth>1</bitWidth>
11470      </field>
11471      <field>
11472       <name>KEYWIPE</name>
11473       <description>To wipe the Battery Backed key.</description>
11474       <bitOffset>15</bitOffset>
11475       <bitWidth>1</bitWidth>
11476      </field>
11477     </fields>
11478    </register>
11479    <register>
11480     <name>STATUS</name>
11481     <description>Data. The content of this register is valid only when RNG_IS = 1. When TRNG is disabled, read returns 0x0000 0000.</description>
11482     <addressOffset>0x04</addressOffset>
11483     <fields>
11484      <field>
11485       <name>RDY</name>
11486       <description>32-bit random data is ready to read from TRNG_DATA register. Reading TRNG_DATA when RND_RDY=0 will return all 0's. IRQ is generated when RND_RDY=1 if TRNG_CN.RND_IRQ_EN=1.</description>
11487       <bitOffset>0</bitOffset>
11488       <bitWidth>1</bitWidth>
11489       <enumeratedValues>
11490        <enumeratedValue>
11491         <name>Busy</name>
11492         <description>TRNG Busy</description>
11493         <value>0</value>
11494        </enumeratedValue>
11495        <enumeratedValue>
11496         <name>Ready</name>
11497         <description>32 bit random data is ready</description>
11498         <value>1</value>
11499        </enumeratedValue>
11500       </enumeratedValues>
11501      </field>
11502     </fields>
11503    </register>
11504    <register>
11505     <name>DATA</name>
11506     <description>Data. The content of this register is valid only when RNG_IS = 1. When TRNG is disabled, read returns 0x0000 0000.</description>
11507     <addressOffset>0x08</addressOffset>
11508     <access>read-only</access>
11509     <fields>
11510      <field>
11511       <name>DATA</name>
11512       <description>Data. The content of this register is valid only when RNG_IS =1. When TNRG is disabled, read returns 0x0000 0000.</description>
11513       <bitOffset>0</bitOffset>
11514       <bitWidth>32</bitWidth>
11515      </field>
11516     </fields>
11517    </register>
11518   </registers>
11519  </peripheral>
11520<!--TRNG Random Number Generator.-->
11521  <peripheral>
11522   <name>UART</name>
11523   <description>UART Low Power Registers</description>
11524   <baseAddress>0x40042000</baseAddress>
11525   <addressBlock>
11526    <offset>0x00</offset>
11527    <size>0x1000</size>
11528    <usage>registers</usage>
11529   </addressBlock>
11530   <registers>
11531    <register>
11532     <name>CTRL</name>
11533     <description>Control register</description>
11534     <addressOffset>0x0000</addressOffset>
11535     <fields>
11536      <field>
11537       <name>RX_THD_VAL</name>
11538       <description>This field specifies the depth of receive FIFO for interrupt generation (value 0 and &gt; 16 are ignored) </description>
11539       <bitOffset>0</bitOffset>
11540       <bitWidth>4</bitWidth>
11541      </field>
11542      <field>
11543       <name>PAR_EN</name>
11544       <description>Parity Enable</description>
11545       <bitOffset>4</bitOffset>
11546       <bitWidth>1</bitWidth>
11547      </field>
11548      <field>
11549       <name>PAR_EO</name>
11550       <description>when PAREN=1 selects odd or even parity odd is 1 even is 0</description>
11551       <bitOffset>5</bitOffset>
11552       <bitWidth>1</bitWidth>
11553      </field>
11554      <field>
11555       <name>PAR_MD</name>
11556       <description>Selects parity based on 1s or 0s count (when PAREN=1) </description>
11557       <bitOffset>6</bitOffset>
11558       <bitWidth>1</bitWidth>
11559      </field>
11560      <field>
11561       <name>CTS_DIS</name>
11562       <description>CTS Sampling Disable </description>
11563       <bitOffset>7</bitOffset>
11564       <bitWidth>1</bitWidth>
11565      </field>
11566      <field>
11567       <name>TX_FLUSH</name>
11568       <description>Flushes the TX FIFO buffer. This bit is automatically cleared by hardware when flush is completed.</description>
11569       <bitOffset>8</bitOffset>
11570       <bitWidth>1</bitWidth>
11571      </field>
11572      <field>
11573       <name>RX_FLUSH</name>
11574       <description>Flushes the RX FIFO buffer. This bit is automatically cleared by hardware when flush is completed.</description>
11575       <bitOffset>9</bitOffset>
11576       <bitWidth>1</bitWidth>
11577      </field>
11578      <field>
11579       <name>CHAR_SIZE</name>
11580       <description>Selects UART character size</description>
11581       <bitOffset>10</bitOffset>
11582       <bitWidth>2</bitWidth>
11583       <enumeratedValues>
11584        <enumeratedValue>
11585         <name>5bits</name>
11586         <description>5 bits</description>
11587         <value>0</value>
11588        </enumeratedValue>
11589        <enumeratedValue>
11590         <name>6bits</name>
11591         <description>6 bits</description>
11592         <value>1</value>
11593        </enumeratedValue>
11594        <enumeratedValue>
11595         <name>7bits</name>
11596         <description>7 bits</description>
11597         <value>2</value>
11598        </enumeratedValue>
11599        <enumeratedValue>
11600         <name>8bits</name>
11601         <description>8 bits</description>
11602         <value>3</value>
11603        </enumeratedValue>
11604       </enumeratedValues>
11605      </field>
11606      <field>
11607       <name>STOPBITS</name>
11608       <description>Selects the number of stop bits that will be generated</description>
11609       <bitOffset>12</bitOffset>
11610       <bitWidth>1</bitWidth>
11611      </field>
11612      <field>
11613       <name>HFC_EN</name>
11614       <description>Enables/disables hardware flow control</description>
11615       <bitOffset>13</bitOffset>
11616       <bitWidth>1</bitWidth>
11617      </field>
11618      <field>
11619       <name>RTSDC</name>
11620       <description>Hardware Flow Control RTS Mode</description>
11621       <bitOffset>14</bitOffset>
11622       <bitWidth>1</bitWidth>
11623      </field>
11624      <field>
11625       <name>BCLKEN</name>
11626       <description>Baud clock enable</description>
11627       <bitOffset>15</bitOffset>
11628       <bitWidth>1</bitWidth>
11629      </field>
11630      <field>
11631       <name>BCLKSRC</name>
11632       <description>To select the UART clock source for the UART engine (except APB registers). Secondary clock (used for baud rate generator) can be asynchronous from APB clock.</description>
11633       <bitOffset>16</bitOffset>
11634       <bitWidth>2</bitWidth>
11635       <enumeratedValues>
11636        <enumeratedValue>
11637         <name>Peripheral_Clock</name>
11638         <description>apb clock</description>
11639         <value>0</value>
11640        </enumeratedValue>
11641        <enumeratedValue>
11642         <name>External_Clock</name>
11643         <description>Clock 1</description>
11644         <value>1</value>
11645        </enumeratedValue>
11646        <enumeratedValue>
11647         <name>CLK2</name>
11648         <description>Clock 2</description>
11649         <value>2</value>
11650        </enumeratedValue>
11651        <enumeratedValue>
11652         <name>CLK3</name>
11653         <description>Clock 3</description>
11654         <value>3</value>
11655        </enumeratedValue>
11656       </enumeratedValues>
11657      </field>
11658      <field>
11659       <name>DPFE_EN</name>
11660       <description>Data/Parity bit frame error detection enable</description>
11661       <bitOffset>18</bitOffset>
11662       <bitWidth>1</bitWidth>
11663      </field>
11664      <field>
11665       <name>BCLKRDY</name>
11666       <description>Baud clock Ready read only bit</description>
11667       <bitOffset>19</bitOffset>
11668       <bitWidth>1</bitWidth>
11669      </field>
11670      <field>
11671       <name>UCAGM</name>
11672       <description>UART Clock Auto Gating mode</description>
11673       <bitOffset>20</bitOffset>
11674       <bitWidth>1</bitWidth>
11675      </field>
11676      <field>
11677       <name>FDM</name>
11678       <description>Fractional Division Mode</description>
11679       <bitOffset>21</bitOffset>
11680       <bitWidth>1</bitWidth>
11681      </field>
11682      <field>
11683       <name>DESM</name>
11684       <description>RX Dual Edge Sampling Mode</description>
11685       <bitOffset>22</bitOffset>
11686       <bitWidth>1</bitWidth>
11687      </field>
11688     </fields>
11689    </register>
11690    <register>
11691     <name>STATUS</name>
11692     <description>Status register</description>
11693     <addressOffset>0x0004</addressOffset>
11694     <access>read-only</access>
11695     <fields>
11696      <field>
11697       <name>TX_BUSY</name>
11698       <description>Read-only flag indicating the UART transmit status</description>
11699       <bitOffset>0</bitOffset>
11700       <bitWidth>1</bitWidth>
11701      </field>
11702      <field>
11703       <name>RX_BUSY</name>
11704       <description>Read-only flag indicating the UART receiver status</description>
11705       <bitOffset>1</bitOffset>
11706       <bitWidth>1</bitWidth>
11707      </field>
11708      <field>
11709       <name>RX_EM</name>
11710       <description>Read-only flag indicating the RX FIFO state</description>
11711       <bitOffset>4</bitOffset>
11712       <bitWidth>1</bitWidth>
11713      </field>
11714      <field>
11715       <name>RX_FULL</name>
11716       <description>Read-only flag indicating the RX FIFO state</description>
11717       <bitOffset>5</bitOffset>
11718       <bitWidth>1</bitWidth>
11719      </field>
11720      <field>
11721       <name>TX_EM</name>
11722       <description>Read-only flag indicating the TX FIFO state</description>
11723       <bitOffset>6</bitOffset>
11724       <bitWidth>1</bitWidth>
11725      </field>
11726      <field>
11727       <name>TX_FULL</name>
11728       <description>Read-only flag indicating the TX FIFO state</description>
11729       <bitOffset>7</bitOffset>
11730       <bitWidth>1</bitWidth>
11731      </field>
11732      <field>
11733       <name>RX_LVL</name>
11734       <description>Indicates the number of bytes currently in the RX FIFO (0-RX FIFO_ELTS) </description>
11735       <bitOffset>8</bitOffset>
11736       <bitWidth>4</bitWidth>
11737      </field>
11738      <field>
11739       <name>TX_LVL</name>
11740       <description>Indicates the number of bytes currently in the TX FIFO (0-TX FIFO_ELTS) </description>
11741       <bitOffset>12</bitOffset>
11742       <bitWidth>4</bitWidth>
11743      </field>
11744     </fields>
11745    </register>
11746    <register>
11747     <name>INT_EN</name>
11748     <description>Interrupt Enable control register</description>
11749     <addressOffset>0x0008</addressOffset>
11750     <fields>
11751      <field>
11752       <name>RX_FERR</name>
11753       <description>Enable Interrupt For RX Frame Error</description>
11754       <bitOffset>0</bitOffset>
11755       <bitWidth>1</bitWidth>
11756      </field>
11757      <field>
11758       <name>RX_PAR</name>
11759       <description>Enable Interrupt For RX Parity Error</description>
11760       <bitOffset>1</bitOffset>
11761       <bitWidth>1</bitWidth>
11762      </field>
11763      <field>
11764       <name>CTS_EV</name>
11765       <description>Enable Interrupt For CTS signal change Error</description>
11766       <bitOffset>2</bitOffset>
11767       <bitWidth>1</bitWidth>
11768      </field>
11769      <field>
11770       <name>RX_OV</name>
11771       <description>Enable Interrupt For RX FIFO Overrun Error</description>
11772       <bitOffset>3</bitOffset>
11773       <bitWidth>1</bitWidth>
11774      </field>
11775      <field>
11776       <name>RX_THD</name>
11777       <description>Enable Interrupt For RX FIFO reaches the number of bytes configured by RXTHD</description>
11778       <bitOffset>4</bitOffset>
11779       <bitWidth>1</bitWidth>
11780      </field>
11781      <field>
11782       <name>TX_OB</name>
11783       <description>Enable Interrupt For TX FIFO has one byte remaining</description>
11784       <bitOffset>5</bitOffset>
11785       <bitWidth>1</bitWidth>
11786      </field>
11787      <field>
11788       <name>TX_HE</name>
11789       <description>Enable Interrupt For TX FIFO has half empty</description>
11790       <bitOffset>6</bitOffset>
11791       <bitWidth>1</bitWidth>
11792      </field>
11793     </fields>
11794    </register>
11795    <register>
11796     <name>INT_FL</name>
11797     <description>Interrupt status flags Control register</description>
11798     <addressOffset>0x000C</addressOffset>
11799     <fields>
11800      <field>
11801       <name>RX_FERR</name>
11802       <description>Flag for RX Frame Error Interrupt.</description>
11803       <bitOffset>0</bitOffset>
11804       <bitWidth>1</bitWidth>
11805      </field>
11806      <field>
11807       <name>RX_PAR</name>
11808       <description>Flag for RX Parity Error interrupt</description>
11809       <bitOffset>1</bitOffset>
11810       <bitWidth>1</bitWidth>
11811      </field>
11812      <field>
11813       <name>CTS_EV</name>
11814       <description>Flag for CTS signal change interrupt (hardware flow control disabled) </description>
11815       <bitOffset>2</bitOffset>
11816       <bitWidth>1</bitWidth>
11817      </field>
11818      <field>
11819       <name>RX_OV</name>
11820       <description>Flag for RX FIFO Overrun interrupt</description>
11821       <bitOffset>3</bitOffset>
11822       <bitWidth>1</bitWidth>
11823      </field>
11824      <field>
11825       <name>RX_THD</name>
11826       <description>Flag for interrupt when RX FIFO reaches the number of bytes configured by the RXTHD field</description>
11827       <bitOffset>4</bitOffset>
11828       <bitWidth>1</bitWidth>
11829      </field>
11830      <field>
11831       <name>TX_OB</name>
11832       <description>Flag for interrupt when TX FIFO has one byte remaining</description>
11833       <bitOffset>5</bitOffset>
11834       <bitWidth>1</bitWidth>
11835      </field>
11836      <field>
11837       <name>TX_HE</name>
11838       <description>Flag for interrupt when TX FIFO is half empty</description>
11839       <bitOffset>6</bitOffset>
11840       <bitWidth>1</bitWidth>
11841      </field>
11842     </fields>
11843    </register>
11844    <register>
11845     <name>CLKDIV</name>
11846     <description>Clock Divider register</description>
11847     <addressOffset>0x0010</addressOffset>
11848     <fields>
11849      <field>
11850       <name>CLKDIV</name>
11851       <description>Baud rate divisor value</description>
11852       <bitOffset>0</bitOffset>
11853       <bitWidth>20</bitWidth>
11854      </field>
11855     </fields>
11856    </register>
11857    <register>
11858     <name>OSR</name>
11859     <description>Over Sampling Rate register</description>
11860     <addressOffset>0x0014</addressOffset>
11861     <fields>
11862      <field>
11863       <name>OSR</name>
11864       <description>OSR</description>
11865       <bitOffset>0</bitOffset>
11866       <bitWidth>3</bitWidth>
11867      </field>
11868     </fields>
11869    </register>
11870    <register>
11871     <name>TXPEEK</name>
11872     <description>TX FIFO Output Peek register</description>
11873     <addressOffset>0x0018</addressOffset>
11874     <fields>
11875      <field>
11876       <name>DATA</name>
11877       <description>Read TX FIFO next data. Reading from this field does not affect the contents of TX FIFO. Note that the parity bit is available from this field.</description>
11878       <bitOffset>0</bitOffset>
11879       <bitWidth>8</bitWidth>
11880      </field>
11881     </fields>
11882    </register>
11883    <register>
11884     <name>PNR</name>
11885     <description> Pin register</description>
11886     <addressOffset>0x001C</addressOffset>
11887     <fields>
11888      <field>
11889       <name>CTS</name>
11890       <description>Current sampled value of CTS IO</description>
11891       <bitOffset>0</bitOffset>
11892       <bitWidth>1</bitWidth>
11893       <access>read-only</access>
11894      </field>
11895      <field>
11896       <name>RTS</name>
11897       <description>This bit controls the value to apply on the RTS IO. If set to 1, the RTS IO is set to high level. If set to 0, the RTS IO is set to low level.</description>
11898       <bitOffset>1</bitOffset>
11899       <bitWidth>1</bitWidth>
11900      </field>
11901     </fields>
11902    </register>
11903    <register>
11904     <name>FIFO</name>
11905     <description>FIFO Read/Write register</description>
11906     <addressOffset>0x0020</addressOffset>
11907     <fields>
11908      <field>
11909       <name>DATA</name>
11910       <description>Load/unload location for TX and RX FIFO buffers.</description>
11911       <bitOffset>0</bitOffset>
11912       <bitWidth>8</bitWidth>
11913      </field>
11914      <field>
11915       <name>RX_PAR</name>
11916       <description>Parity error flag for next byte to be read from FIFO.</description>
11917       <bitOffset>8</bitOffset>
11918       <bitWidth>1</bitWidth>
11919      </field>
11920     </fields>
11921    </register>
11922    <register>
11923     <name>DMA</name>
11924     <description>DMA Configuration register</description>
11925     <addressOffset>0x0030</addressOffset>
11926     <fields>
11927      <field>
11928       <name>TX_THD_VAL</name>
11929       <description>TX FIFO Level DMA Trigger If the TX FIFO level is less than this value, then the TX FIFO DMA interface will send a signal to system DMA to notify that TX FIFO is ready to receive data from memory.</description>
11930       <bitOffset>0</bitOffset>
11931       <bitWidth>4</bitWidth>
11932      </field>
11933      <field>
11934       <name>TX_EN</name>
11935       <description>TX DMA channel enable</description>
11936       <bitOffset>4</bitOffset>
11937       <bitWidth>1</bitWidth>
11938      </field>
11939      <field>
11940       <name>RX_THD_VAL</name>
11941       <description>Rx FIFO Level DMA Trigger If the RX FIFO level is greater than this value, then the RX FIFO DMA interface will send a signal to the system DMA to notify that RX FIFO has characters to transfer to memory.</description>
11942       <bitOffset>5</bitOffset>
11943       <bitWidth>4</bitWidth>
11944      </field>
11945      <field>
11946       <name>RX_EN</name>
11947       <description>RX DMA channel enable</description>
11948       <bitOffset>9</bitOffset>
11949       <bitWidth>1</bitWidth>
11950      </field>
11951     </fields>
11952    </register>
11953    <register>
11954     <name>WKEN</name>
11955     <description>Wake up enable Control register</description>
11956     <addressOffset>0x0034</addressOffset>
11957     <fields>
11958      <field>
11959       <name>RX_NE</name>
11960       <description>Wake-Up Enable for RX FIFO Not Empty</description>
11961       <bitOffset>0</bitOffset>
11962       <bitWidth>1</bitWidth>
11963      </field>
11964      <field>
11965       <name>RX_FULL</name>
11966       <description>Wake-Up Enable for RX FIFO Full</description>
11967       <bitOffset>1</bitOffset>
11968       <bitWidth>1</bitWidth>
11969      </field>
11970      <field>
11971       <name>RX_THD</name>
11972       <description>Wake-Up Enable for RX FIFO Threshold Met</description>
11973       <bitOffset>2</bitOffset>
11974       <bitWidth>1</bitWidth>
11975      </field>
11976     </fields>
11977    </register>
11978    <register>
11979     <name>WKFL</name>
11980     <description>Wake up Flags register</description>
11981     <addressOffset>0x0038</addressOffset>
11982     <fields>
11983      <field>
11984       <name>RX_NE</name>
11985       <description>Wake-Up Flag for RX FIFO Not Empty</description>
11986       <bitOffset>0</bitOffset>
11987       <bitWidth>1</bitWidth>
11988      </field>
11989      <field>
11990       <name>RX_FULL</name>
11991       <description>Wake-Up Flag for RX FIFO Full</description>
11992       <bitOffset>1</bitOffset>
11993       <bitWidth>1</bitWidth>
11994      </field>
11995      <field>
11996       <name>RX_THD</name>
11997       <description>Wake-Up Flag for RX FIFO Threshold Met</description>
11998       <bitOffset>2</bitOffset>
11999       <bitWidth>1</bitWidth>
12000      </field>
12001     </fields>
12002    </register>
12003   </registers>
12004  </peripheral>
12005<!--UART UART Low Power Registers-->
12006  <peripheral derivedFrom="UART">
12007   <name>UART1</name>
12008   <description>UART Low Power Registers 1</description>
12009   <baseAddress>0x40043000</baseAddress>
12010  </peripheral>
12011<!--UART1 UART Low Power Registers 1-->
12012  <peripheral derivedFrom="UART">
12013   <name>UART2</name>
12014   <description>UART Low Power Registers 2</description>
12015   <baseAddress>0x40044000</baseAddress>
12016  </peripheral>
12017<!--UART2 UART Low Power Registers 2-->
12018  <peripheral derivedFrom="UART">
12019   <name>UART3</name>
12020   <description>UART Low Power Registers 3</description>
12021   <baseAddress>0x40081400</baseAddress>
12022  </peripheral>
12023<!--UART3 UART Low Power Registers 3-->
12024  <peripheral>
12025   <name>WDT</name>
12026   <description>Windowed Watchdog Timer</description>
12027   <baseAddress>0x40003000</baseAddress>
12028   <addressBlock>
12029    <offset>0x00</offset>
12030    <size>0x0400</size>
12031    <usage>registers</usage>
12032   </addressBlock>
12033   <interrupt>
12034    <name>WWDT</name>
12035    <value>1</value>
12036   </interrupt>
12037   <registers>
12038    <register>
12039     <name>CTRL</name>
12040     <description>Watchdog Timer Control Register.</description>
12041     <addressOffset>0x00</addressOffset>
12042     <access>read-write</access>
12043     <fields>
12044      <field>
12045       <name>INT_LATE_VAL</name>
12046       <description>Windowed Watchdog Interrupt Upper Limit. Sets the number of WDTCLK cycles until a windowed watchdog timer interrupt is generated (if enabled) if the CPU does not write the windowed watchdog reset sequence to the WWDT_RST register before the watchdog timer has counted this time period since the last timer reset.</description>
12047       <bitOffset>0</bitOffset>
12048       <bitWidth>4</bitWidth>
12049       <enumeratedValues>
12050        <enumeratedValue>
12051         <name>wdt2pow31</name>
12052         <description>2**31 clock cycles.</description>
12053         <value>0</value>
12054        </enumeratedValue>
12055        <enumeratedValue>
12056         <name>wdt2pow30</name>
12057         <description>2**30 clock cycles.</description>
12058         <value>1</value>
12059        </enumeratedValue>
12060        <enumeratedValue>
12061         <name>wdt2pow29</name>
12062         <description>2**29 clock cycles.</description>
12063         <value>2</value>
12064        </enumeratedValue>
12065        <enumeratedValue>
12066         <name>wdt2pow28</name>
12067         <description>2**28 clock cycles.</description>
12068         <value>3</value>
12069        </enumeratedValue>
12070        <enumeratedValue>
12071         <name>wdt2pow27</name>
12072         <description>2^27 clock cycles.</description>
12073         <value>4</value>
12074        </enumeratedValue>
12075        <enumeratedValue>
12076         <name>wdt2pow26</name>
12077         <description>2**26 clock cycles.</description>
12078         <value>5</value>
12079        </enumeratedValue>
12080        <enumeratedValue>
12081         <name>wdt2pow25</name>
12082         <description>2**25 clock cycles.</description>
12083         <value>6</value>
12084        </enumeratedValue>
12085        <enumeratedValue>
12086         <name>wdt2pow24</name>
12087         <description>2**24 clock cycles.</description>
12088         <value>7</value>
12089        </enumeratedValue>
12090        <enumeratedValue>
12091         <name>wdt2pow23</name>
12092         <description>2**23 clock cycles.</description>
12093         <value>8</value>
12094        </enumeratedValue>
12095        <enumeratedValue>
12096         <name>wdt2pow22</name>
12097         <description>2**22 clock cycles.</description>
12098         <value>9</value>
12099        </enumeratedValue>
12100        <enumeratedValue>
12101         <name>wdt2pow21</name>
12102         <description>2**21 clock cycles.</description>
12103         <value>10</value>
12104        </enumeratedValue>
12105        <enumeratedValue>
12106         <name>wdt2pow20</name>
12107         <description>2**20 clock cycles.</description>
12108         <value>11</value>
12109        </enumeratedValue>
12110        <enumeratedValue>
12111         <name>wdt2pow19</name>
12112         <description>2**19 clock cycles.</description>
12113         <value>12</value>
12114        </enumeratedValue>
12115        <enumeratedValue>
12116         <name>wdt2pow18</name>
12117         <description>2**18 clock cycles.</description>
12118         <value>13</value>
12119        </enumeratedValue>
12120        <enumeratedValue>
12121         <name>wdt2pow17</name>
12122         <description>2**17 clock cycles.</description>
12123         <value>14</value>
12124        </enumeratedValue>
12125        <enumeratedValue>
12126         <name>wdt2pow16</name>
12127         <description>2**16 clock cycles.</description>
12128         <value>15</value>
12129        </enumeratedValue>
12130       </enumeratedValues>
12131      </field>
12132      <field>
12133       <name>RST_LATE_VAL</name>
12134       <description>Windowed Watchdog Reset Upper Limit. Sets the number of WDTCLK cycles until a system reset occurs (if enabled) if the CPU does not write the watchdog reset sequence to the WDT_RST register before the watchdog timer has counted this time period since the last timer reset.</description>
12135       <bitOffset>4</bitOffset>
12136       <bitWidth>4</bitWidth>
12137       <enumeratedValues>
12138        <enumeratedValue>
12139         <name>wdt2pow31</name>
12140         <description>2**31 clock cycles.</description>
12141         <value>0</value>
12142        </enumeratedValue>
12143        <enumeratedValue>
12144         <name>wdt2pow30</name>
12145         <description>2**30 clock cycles.</description>
12146         <value>1</value>
12147        </enumeratedValue>
12148        <enumeratedValue>
12149         <name>wdt2pow29</name>
12150         <description>2**29 clock cycles.</description>
12151         <value>2</value>
12152        </enumeratedValue>
12153        <enumeratedValue>
12154         <name>wdt2pow28</name>
12155         <description>2**28 clock cycles.</description>
12156         <value>3</value>
12157        </enumeratedValue>
12158        <enumeratedValue>
12159         <name>wdt2pow27</name>
12160         <description>2^27 clock cycles.</description>
12161         <value>4</value>
12162        </enumeratedValue>
12163        <enumeratedValue>
12164         <name>wdt2pow26</name>
12165         <description>2**26 clock cycles.</description>
12166         <value>5</value>
12167        </enumeratedValue>
12168        <enumeratedValue>
12169         <name>wdt2pow25</name>
12170         <description>2**25 clock cycles.</description>
12171         <value>6</value>
12172        </enumeratedValue>
12173        <enumeratedValue>
12174         <name>wdt2pow24</name>
12175         <description>2**24 clock cycles.</description>
12176         <value>7</value>
12177        </enumeratedValue>
12178        <enumeratedValue>
12179         <name>wdt2pow23</name>
12180         <description>2**23 clock cycles.</description>
12181         <value>8</value>
12182        </enumeratedValue>
12183        <enumeratedValue>
12184         <name>wdt2pow22</name>
12185         <description>2**22 clock cycles.</description>
12186         <value>9</value>
12187        </enumeratedValue>
12188        <enumeratedValue>
12189         <name>wdt2pow21</name>
12190         <description>2**21 clock cycles.</description>
12191         <value>10</value>
12192        </enumeratedValue>
12193        <enumeratedValue>
12194         <name>wdt2pow20</name>
12195         <description>2**20 clock cycles.</description>
12196         <value>11</value>
12197        </enumeratedValue>
12198        <enumeratedValue>
12199         <name>wdt2pow19</name>
12200         <description>2**19 clock cycles.</description>
12201         <value>12</value>
12202        </enumeratedValue>
12203        <enumeratedValue>
12204         <name>wdt2pow18</name>
12205         <description>2**18 clock cycles.</description>
12206         <value>13</value>
12207        </enumeratedValue>
12208        <enumeratedValue>
12209         <name>wdt2pow17</name>
12210         <description>2**17 clock cycles.</description>
12211         <value>14</value>
12212        </enumeratedValue>
12213        <enumeratedValue>
12214         <name>wdt2pow16</name>
12215         <description>2**16 clock cycles.</description>
12216         <value>15</value>
12217        </enumeratedValue>
12218       </enumeratedValues>
12219      </field>
12220      <field>
12221       <name>EN</name>
12222       <description>Windowed Watchdog Timer Enable.</description>
12223       <bitOffset>8</bitOffset>
12224       <bitWidth>1</bitWidth>
12225       <enumeratedValues>
12226        <enumeratedValue>
12227         <name>dis</name>
12228         <description>Disable.</description>
12229         <value>0</value>
12230        </enumeratedValue>
12231        <enumeratedValue>
12232         <name>en</name>
12233         <description>Enable.</description>
12234         <value>1</value>
12235        </enumeratedValue>
12236       </enumeratedValues>
12237      </field>
12238      <field>
12239       <name>INT_LATE</name>
12240       <description>Windowed Watchdog Timer Interrupt Flag Too Late.</description>
12241       <bitOffset>9</bitOffset>
12242       <bitWidth>1</bitWidth>
12243       <enumeratedValues>
12244        <usage>read-write</usage>
12245        <enumeratedValue>
12246         <name>inactive</name>
12247         <description>No interrupt is pending.</description>
12248         <value>0</value>
12249        </enumeratedValue>
12250        <enumeratedValue>
12251         <name>pending</name>
12252         <description>An interrupt is pending.</description>
12253         <value>1</value>
12254        </enumeratedValue>
12255       </enumeratedValues>
12256      </field>
12257      <field>
12258       <name>WDT_INT_EN</name>
12259       <description>Windowed Watchdog Timer Interrupt Enable.</description>
12260       <bitOffset>10</bitOffset>
12261       <bitWidth>1</bitWidth>
12262       <enumeratedValues>
12263        <enumeratedValue>
12264         <name>dis</name>
12265         <description>Disable.</description>
12266         <value>0</value>
12267        </enumeratedValue>
12268        <enumeratedValue>
12269         <name>en</name>
12270         <description>Enable.</description>
12271         <value>1</value>
12272        </enumeratedValue>
12273       </enumeratedValues>
12274      </field>
12275      <field>
12276       <name>WDT_RST_EN</name>
12277       <description>Windowed Watchdog Timer Reset Enable.</description>
12278       <bitOffset>11</bitOffset>
12279       <bitWidth>1</bitWidth>
12280       <enumeratedValues>
12281        <enumeratedValue>
12282         <name>dis</name>
12283         <description>Disable.</description>
12284         <value>0</value>
12285        </enumeratedValue>
12286        <enumeratedValue>
12287         <name>en</name>
12288         <description>Enable.</description>
12289         <value>1</value>
12290        </enumeratedValue>
12291       </enumeratedValues>
12292      </field>
12293      <field>
12294       <name>INT_EARLY</name>
12295       <description>Windowed Watchdog Timer Interrupt Flag Too Soon.</description>
12296       <bitOffset>12</bitOffset>
12297       <bitWidth>1</bitWidth>
12298       <enumeratedValues>
12299        <usage>read-write</usage>
12300        <enumeratedValue>
12301         <name>inactive</name>
12302         <description>No interrupt is pending.</description>
12303         <value>0</value>
12304        </enumeratedValue>
12305        <enumeratedValue>
12306         <name>pending</name>
12307         <description>An interrupt is pending.</description>
12308         <value>1</value>
12309        </enumeratedValue>
12310       </enumeratedValues>
12311      </field>
12312      <field>
12313       <name>INT_EARLY_VAL</name>
12314       <description>Windowed Watchdog Interrupt Lower Limit. Sets the number of WDTCLK cycles that establishes the lower boundary of the watchdog window. A windowed watchdog timer interrupt is generated (if enabled) if the CPU writes the windowed watchdog reset sequence to the WWDT_RST register before the watchdog timer has counted this time period since the last timer reset.</description>
12315       <bitOffset>16</bitOffset>
12316       <bitWidth>4</bitWidth>
12317       <enumeratedValues>
12318        <enumeratedValue>
12319         <name>wdt2pow31</name>
12320         <description>2**31 clock cycles.</description>
12321         <value>0</value>
12322        </enumeratedValue>
12323        <enumeratedValue>
12324         <name>wdt2pow30</name>
12325         <description>2**30 clock cycles.</description>
12326         <value>1</value>
12327        </enumeratedValue>
12328        <enumeratedValue>
12329         <name>wdt2pow29</name>
12330         <description>2**29 clock cycles.</description>
12331         <value>2</value>
12332        </enumeratedValue>
12333        <enumeratedValue>
12334         <name>wdt2pow28</name>
12335         <description>2**28 clock cycles.</description>
12336         <value>3</value>
12337        </enumeratedValue>
12338        <enumeratedValue>
12339         <name>wdt2pow27</name>
12340         <description>2^27 clock cycles.</description>
12341         <value>4</value>
12342        </enumeratedValue>
12343        <enumeratedValue>
12344         <name>wdt2pow26</name>
12345         <description>2**26 clock cycles.</description>
12346         <value>5</value>
12347        </enumeratedValue>
12348        <enumeratedValue>
12349         <name>wdt2pow25</name>
12350         <description>2**25 clock cycles.</description>
12351         <value>6</value>
12352        </enumeratedValue>
12353        <enumeratedValue>
12354         <name>wdt2pow24</name>
12355         <description>2**24 clock cycles.</description>
12356         <value>7</value>
12357        </enumeratedValue>
12358        <enumeratedValue>
12359         <name>wdt2pow23</name>
12360         <description>2**23 clock cycles.</description>
12361         <value>8</value>
12362        </enumeratedValue>
12363        <enumeratedValue>
12364         <name>wdt2pow22</name>
12365         <description>2**22 clock cycles.</description>
12366         <value>9</value>
12367        </enumeratedValue>
12368        <enumeratedValue>
12369         <name>wdt2pow21</name>
12370         <description>2**21 clock cycles.</description>
12371         <value>10</value>
12372        </enumeratedValue>
12373        <enumeratedValue>
12374         <name>wdt2pow20</name>
12375         <description>2**20 clock cycles.</description>
12376         <value>11</value>
12377        </enumeratedValue>
12378        <enumeratedValue>
12379         <name>wdt2pow19</name>
12380         <description>2**19 clock cycles.</description>
12381         <value>12</value>
12382        </enumeratedValue>
12383        <enumeratedValue>
12384         <name>wdt2pow18</name>
12385         <description>2**18 clock cycles.</description>
12386         <value>13</value>
12387        </enumeratedValue>
12388        <enumeratedValue>
12389         <name>wdt2pow17</name>
12390         <description>2**17 clock cycles.</description>
12391         <value>14</value>
12392        </enumeratedValue>
12393        <enumeratedValue>
12394         <name>wdt2pow16</name>
12395         <description>2**16 clock cycles.</description>
12396         <value>15</value>
12397        </enumeratedValue>
12398       </enumeratedValues>
12399      </field>
12400      <field>
12401       <name>RST_EARLY_VAL</name>
12402       <description>Windowed Watchdog Reset Lower Limit. Sets the number of WDTCLK cycles that establishes the lower boundary of the watchdog window. A system reset occurs (if enabled) if the CPU writes the windowed watchdog reset sequence to the WWDT_RST register before the watchdog timer has counted this time period since the last timer reset.</description>
12403       <bitOffset>20</bitOffset>
12404       <bitWidth>4</bitWidth>
12405       <enumeratedValues>
12406        <enumeratedValue>
12407         <name>wdt2pow31</name>
12408         <description>2**31 clock cycles.</description>
12409         <value>0</value>
12410        </enumeratedValue>
12411        <enumeratedValue>
12412         <name>wdt2pow30</name>
12413         <description>2**30 clock cycles.</description>
12414         <value>1</value>
12415        </enumeratedValue>
12416        <enumeratedValue>
12417         <name>wdt2pow29</name>
12418         <description>2**29 clock cycles.</description>
12419         <value>2</value>
12420        </enumeratedValue>
12421        <enumeratedValue>
12422         <name>wdt2pow28</name>
12423         <description>2**28 clock cycles.</description>
12424         <value>3</value>
12425        </enumeratedValue>
12426        <enumeratedValue>
12427         <name>wdt2pow27</name>
12428         <description>2^27 clock cycles.</description>
12429         <value>4</value>
12430        </enumeratedValue>
12431        <enumeratedValue>
12432         <name>wdt2pow26</name>
12433         <description>2**26 clock cycles.</description>
12434         <value>5</value>
12435        </enumeratedValue>
12436        <enumeratedValue>
12437         <name>wdt2pow25</name>
12438         <description>2**25 clock cycles.</description>
12439         <value>6</value>
12440        </enumeratedValue>
12441        <enumeratedValue>
12442         <name>wdt2pow24</name>
12443         <description>2**24 clock cycles.</description>
12444         <value>7</value>
12445        </enumeratedValue>
12446        <enumeratedValue>
12447         <name>wdt2pow23</name>
12448         <description>2**23 clock cycles.</description>
12449         <value>8</value>
12450        </enumeratedValue>
12451        <enumeratedValue>
12452         <name>wdt2pow22</name>
12453         <description>2**22 clock cycles.</description>
12454         <value>9</value>
12455        </enumeratedValue>
12456        <enumeratedValue>
12457         <name>wdt2pow21</name>
12458         <description>2**21 clock cycles.</description>
12459         <value>10</value>
12460        </enumeratedValue>
12461        <enumeratedValue>
12462         <name>wdt2pow20</name>
12463         <description>2**20 clock cycles.</description>
12464         <value>11</value>
12465        </enumeratedValue>
12466        <enumeratedValue>
12467         <name>wdt2pow19</name>
12468         <description>2**19 clock cycles.</description>
12469         <value>12</value>
12470        </enumeratedValue>
12471        <enumeratedValue>
12472         <name>wdt2pow18</name>
12473         <description>2**18 clock cycles.</description>
12474         <value>13</value>
12475        </enumeratedValue>
12476        <enumeratedValue>
12477         <name>wdt2pow17</name>
12478         <description>2**17 clock cycles.</description>
12479         <value>14</value>
12480        </enumeratedValue>
12481        <enumeratedValue>
12482         <name>wdt2pow16</name>
12483         <description>2**16 clock cycles.</description>
12484         <value>15</value>
12485        </enumeratedValue>
12486       </enumeratedValues>
12487      </field>
12488      <field>
12489       <name>CLKRDY_IE</name>
12490       <description>Switch Ready Interrupt Enable. Fires an interrupt when it is safe to swithc the clock.</description>
12491       <bitOffset>27</bitOffset>
12492       <bitWidth>1</bitWidth>
12493      </field>
12494      <field>
12495       <name>CLKRDY</name>
12496       <description>Clock Status.</description>
12497       <bitOffset>28</bitOffset>
12498       <bitWidth>1</bitWidth>
12499      </field>
12500      <field>
12501       <name>WIN_EN</name>
12502       <description>Enables the Windowed Watchdog Function.</description>
12503       <bitOffset>29</bitOffset>
12504       <bitWidth>1</bitWidth>
12505       <enumeratedValues>
12506        <enumeratedValue>
12507         <name>dis</name>
12508         <description>Windowed Mode Disabled (i.e. Compatibility Mode).</description>
12509         <value>0</value>
12510        </enumeratedValue>
12511        <enumeratedValue>
12512         <name>en</name>
12513         <description>Windowed Mode Enabled.</description>
12514         <value>1</value>
12515        </enumeratedValue>
12516       </enumeratedValues>
12517      </field>
12518      <field>
12519       <name>RST_EARLY</name>
12520       <description>Windowed Watchdog Timer Reset Flag Too Soon.</description>
12521       <bitOffset>30</bitOffset>
12522       <bitWidth>1</bitWidth>
12523       <enumeratedValues>
12524        <usage>read-write</usage>
12525        <enumeratedValue>
12526         <name>noEvent</name>
12527         <description>The event has not occurred.</description>
12528         <value>0</value>
12529        </enumeratedValue>
12530        <enumeratedValue>
12531         <name>occurred</name>
12532         <description>The event has occurred.</description>
12533         <value>1</value>
12534        </enumeratedValue>
12535       </enumeratedValues>
12536      </field>
12537      <field>
12538       <name>RST_LATE</name>
12539       <description>Windowed Watchdog Timer Reset Flag Too Late.</description>
12540       <bitOffset>31</bitOffset>
12541       <bitWidth>1</bitWidth>
12542       <enumeratedValues>
12543        <usage>read-write</usage>
12544        <enumeratedValue>
12545         <name>noEvent</name>
12546         <description>The event has not occurred.</description>
12547         <value>0</value>
12548        </enumeratedValue>
12549        <enumeratedValue>
12550         <name>occurred</name>
12551         <description>The event has occurred.</description>
12552         <value>1</value>
12553        </enumeratedValue>
12554       </enumeratedValues>
12555      </field>
12556     </fields>
12557    </register>
12558    <register>
12559     <name>RST</name>
12560     <description>Windowed Watchdog Timer Reset Register.</description>
12561     <addressOffset>0x04</addressOffset>
12562     <access>write-only</access>
12563     <fields>
12564      <field>
12565       <name>RESET</name>
12566       <description>Writing the watchdog counter 'reset sequence' to this register resets the watchdog counter. If the watchdog count exceeds INT_PERIOD_UPPER_LIMIT then a watchdog interrupt will occur, if enabled. If the watchdog count exceeds RST_PERIOD_UPPER_LIMIT then a watchdog reset will occur, if enabled.</description>
12567       <bitOffset>0</bitOffset>
12568       <bitWidth>8</bitWidth>
12569       <enumeratedValues>
12570        <enumeratedValue>
12571         <name>seq0</name>
12572         <description>The first value to be written to reset the WDT.</description>
12573         <value>0x000000A5</value>
12574        </enumeratedValue>
12575        <enumeratedValue>
12576         <name>seq1</name>
12577         <description>The second value to be written to reset the WDT.</description>
12578         <value>0x0000005A</value>
12579        </enumeratedValue>
12580       </enumeratedValues>
12581      </field>
12582     </fields>
12583    </register>
12584    <register>
12585     <name>CLKSEL</name>
12586     <description>Windowed Watchdog Timer Clock Select Register.</description>
12587     <addressOffset>0x08</addressOffset>
12588     <access>read-write</access>
12589     <fields>
12590      <field>
12591       <name>SOURCE</name>
12592       <description>WWDT Clock Selection Register.</description>
12593       <bitOffset>0</bitOffset>
12594       <bitWidth>3</bitWidth>
12595      </field>
12596     </fields>
12597    </register>
12598    <register>
12599     <name>CNT</name>
12600     <description>Windowed Watchdog Timer Count Register.</description>
12601     <addressOffset>0x0C</addressOffset>
12602     <access>read-only</access>
12603     <fields>
12604      <field>
12605       <name>COUNT</name>
12606       <description>Current Value of the Windowed Watchdog Timer Counter.</description>
12607       <bitOffset>0</bitOffset>
12608       <bitWidth>32</bitWidth>
12609      </field>
12610     </fields>
12611    </register>
12612   </registers>
12613  </peripheral>
12614<!--WDT Windowed Watchdog Timer-->
12615  <peripheral derivedFrom="WDT">
12616   <name>WDT1</name>
12617   <description>Windowed Watchdog Timer 1</description>
12618   <baseAddress>0x40080800</baseAddress>
12619   <interrupt>
12620    <name>WDT1</name>
12621    <description>WDT1 IRQ</description>
12622    <value>57</value>
12623   </interrupt>
12624  </peripheral>
12625<!--WDT1 Windowed Watchdog Timer 1-->
12626  <peripheral>
12627   <name>WUT</name>
12628   <description>32-bit reloadable timer that can be used for timing and wakeup.</description>
12629   <baseAddress>0x40006400</baseAddress>
12630   <addressBlock>
12631    <offset>0x00</offset>
12632    <size>0x400</size>
12633    <usage>registers</usage>
12634   </addressBlock>
12635   <interrupt>
12636    <name>Wakeup_Timer</name>
12637    <description>WUT IRQ</description>
12638    <value>53</value>
12639   </interrupt>
12640   <registers>
12641    <register>
12642     <name>CNT</name>
12643     <description>Count.  This register stores the current timer count.</description>
12644     <addressOffset>0x00</addressOffset>
12645     <resetValue>0x00000001</resetValue>
12646     <fields>
12647      <field>
12648       <name>COUNT</name>
12649       <description>Timer Count Value. </description>
12650       <bitOffset>0</bitOffset>
12651       <bitWidth>32</bitWidth>
12652      </field>
12653     </fields>
12654    </register>
12655    <register>
12656     <name>CMP</name>
12657     <description>Compare.  This register stores the compare value, which is used to set the maximum count value to initiate a reload of the timer to 0x0001.</description>
12658     <addressOffset>0x04</addressOffset>
12659     <resetValue>0x0000FFFF</resetValue>
12660     <fields>
12661      <field>
12662       <name>COMPARE</name>
12663       <description>Timer Compare Value.</description>
12664       <bitOffset>0</bitOffset>
12665       <bitWidth>32</bitWidth>
12666      </field>
12667     </fields>
12668    </register>
12669    <register>
12670     <name>INTR</name>
12671     <description>Clear Interrupt. Writing a value (0 or 1) to a bit in this register clears the associated interrupt.</description>
12672     <addressOffset>0x0C</addressOffset>
12673     <modifiedWriteValues>oneToClear</modifiedWriteValues>
12674     <fields>
12675      <field>
12676       <name>IRQ_CLR</name>
12677       <description>Clear Interrupt.</description>
12678       <bitOffset>0</bitOffset>
12679       <bitWidth>1</bitWidth>
12680      </field>
12681     </fields>
12682    </register>
12683    <register>
12684     <name>CTRL</name>
12685     <description>Timer Control Register.</description>
12686     <addressOffset>0x10</addressOffset>
12687     <fields>
12688      <field>
12689       <name>TMODE</name>
12690       <description>Timer Mode.</description>
12691       <bitOffset>0</bitOffset>
12692       <bitWidth>3</bitWidth>
12693       <enumeratedValues>
12694        <enumeratedValue>
12695         <name>oneShot</name>
12696         <description>One Shot Mode.</description>
12697         <value>0</value>
12698        </enumeratedValue>
12699        <enumeratedValue>
12700         <name>continuous</name>
12701         <description>Continuous Mode.</description>
12702         <value>1</value>
12703        </enumeratedValue>
12704        <enumeratedValue>
12705         <name>counter</name>
12706         <description>Counter Mode.</description>
12707         <value>2</value>
12708        </enumeratedValue>
12709        <enumeratedValue>
12710         <name>capture</name>
12711         <description>Capture Mode.</description>
12712         <value>4</value>
12713        </enumeratedValue>
12714        <enumeratedValue>
12715         <name>compare</name>
12716         <description>Compare Mode.</description>
12717         <value>5</value>
12718        </enumeratedValue>
12719        <enumeratedValue>
12720         <name>gated</name>
12721         <description>Gated Mode.</description>
12722         <value>6</value>
12723        </enumeratedValue>
12724        <enumeratedValue>
12725         <name>captureCompare</name>
12726         <description>Capture/Compare Mode.</description>
12727         <value>7</value>
12728        </enumeratedValue>
12729       </enumeratedValues>
12730      </field>
12731      <field>
12732       <name>PRES</name>
12733       <description>Prescaler.  Set the Timer's prescaler value. The prescaler divides the PCLK input to the timer and sets the Timer's Count Clock, F_CNT_CLK = PCLK(HZ)/prescaler. The Timer's prescaler setting is a 4-bit value with pres3:pres[2:0].</description>
12734       <bitOffset>3</bitOffset>
12735       <bitWidth>3</bitWidth>
12736       <enumeratedValues>
12737        <enumeratedValue>
12738         <name>div1</name>
12739         <description>Divide by 1.</description>
12740         <value>0</value>
12741        </enumeratedValue>
12742        <enumeratedValue>
12743         <name>div2</name>
12744         <description>Divide by 2.</description>
12745         <value>1</value>
12746        </enumeratedValue>
12747        <enumeratedValue>
12748         <name>div4</name>
12749         <description>Divide by 4.</description>
12750         <value>2</value>
12751        </enumeratedValue>
12752        <enumeratedValue>
12753         <name>div8</name>
12754         <description>Divide by 8.</description>
12755         <value>3</value>
12756        </enumeratedValue>
12757        <enumeratedValue>
12758         <name>div16</name>
12759         <description>Divide by 16.</description>
12760         <value>4</value>
12761        </enumeratedValue>
12762        <enumeratedValue>
12763         <name>div32</name>
12764         <description>Divide by 32.</description>
12765         <value>5</value>
12766        </enumeratedValue>
12767        <enumeratedValue>
12768         <name>div64</name>
12769         <description>Divide by 64.</description>
12770         <value>6</value>
12771        </enumeratedValue>
12772        <enumeratedValue>
12773         <name>div128</name>
12774         <description>Divide by 128.</description>
12775         <value>7</value>
12776        </enumeratedValue>
12777       </enumeratedValues>
12778      </field>
12779      <field>
12780       <name>TPOL</name>
12781       <description>Timer input/output polarity bit.</description>
12782       <bitOffset>6</bitOffset>
12783       <bitWidth>1</bitWidth>
12784       <enumeratedValues>
12785        <enumeratedValue>
12786         <name>activeHi</name>
12787         <description>Active High.</description>
12788         <value>0</value>
12789        </enumeratedValue>
12790        <enumeratedValue>
12791         <name>activeLo</name>
12792         <description>Active Low.</description>
12793         <value>1</value>
12794        </enumeratedValue>
12795       </enumeratedValues>
12796      </field>
12797      <field>
12798       <name>TEN</name>
12799       <description>Timer Enable.</description>
12800       <bitOffset>7</bitOffset>
12801       <bitWidth>1</bitWidth>
12802       <enumeratedValues>
12803        <enumeratedValue>
12804         <name>dis</name>
12805         <description>Disable.</description>
12806         <value>0</value>
12807        </enumeratedValue>
12808        <enumeratedValue>
12809         <name>en</name>
12810         <description>Enable.</description>
12811         <value>1</value>
12812        </enumeratedValue>
12813       </enumeratedValues>
12814      </field>
12815      <field>
12816       <name>PRES3</name>
12817       <description>MSB of prescaler value.</description>
12818       <bitOffset>8</bitOffset>
12819       <bitWidth>1</bitWidth>
12820      </field>
12821     </fields>
12822    </register>
12823    <register>
12824     <name>NOLCMP</name>
12825     <description>Timer Non-Overlapping Compare Register.</description>
12826     <addressOffset>0x14</addressOffset>
12827     <fields>
12828      <field>
12829       <name>NOLLCMP</name>
12830       <description>Non-overlapping Low Compare.  The 8-bit timer count value of non-overlapping time between falling edge of PWM output 0A and next rising edge of PWM output 0A'.</description>
12831       <bitOffset>0</bitOffset>
12832       <bitWidth>8</bitWidth>
12833      </field>
12834      <field>
12835       <name>NOLHCMP</name>
12836       <description>Non-overlapping High Compare.  The 8-bit timer count value of non-overlapping time between falling edge of PWM output 0A' and next rising edge of PWM output 0A.</description>
12837       <bitOffset>8</bitOffset>
12838       <bitWidth>8</bitWidth>
12839      </field>
12840     </fields>
12841    </register>
12842    <register>
12843     <name>PRESET</name>
12844     <description>Preset register.</description>
12845     <addressOffset>0x18</addressOffset>
12846     <fields>
12847      <field>
12848       <name>PRESET</name>
12849       <description>Preset Value.</description>
12850       <bitOffset>0</bitOffset>
12851       <bitWidth>32</bitWidth>
12852      </field>
12853     </fields>
12854    </register>
12855    <register>
12856     <name>RELOAD</name>
12857     <description>Reload register.</description>
12858     <addressOffset>0x1C</addressOffset>
12859     <fields>
12860      <field>
12861       <name>RELOAD</name>
12862       <description>Rerload Value.</description>
12863       <bitOffset>0</bitOffset>
12864       <bitWidth>32</bitWidth>
12865      </field>
12866     </fields>
12867    </register>
12868    <register>
12869     <name>SNAPSHOT</name>
12870     <description>Snapshot register.</description>
12871     <addressOffset>0x20</addressOffset>
12872     <fields>
12873      <field>
12874       <name>SNAPSHOT</name>
12875       <description>Snapshot Value.</description>
12876       <bitOffset>0</bitOffset>
12877       <bitWidth>32</bitWidth>
12878      </field>
12879     </fields>
12880    </register>
12881   </registers>
12882  </peripheral>
12883<!--WUT 32-bit reloadable timer that can be used for timing and wakeup.-->
12884 </peripherals>
12885</device>
12886