1<?xml version='1.0' encoding='utf-8'?> 2<device xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance" schemaVersion="1.1" xsi:noNamespaceSchemaLocation="svd_schema.xsd"> 3 <vendor>Maxim-Integrated</vendor> 4 <vendorID>Maxim</vendorID> 5 <name>max32672</name> 6 <series>ARMCM4</series> 7 <version>1.0</version> 8 <description>MAX32672 High-Reliability, Tiny, Ultra-Low-Power AEM Cortex-M4F Microcontroller with 12-bit 1MSPS ADC.</description> 9 <cpu> 10 <name>CM4</name> 11 <revision>r2p1</revision> 12 <endian>little</endian> 13 <mpuPresent>true</mpuPresent> 14 <fpuPresent>true</fpuPresent> 15 <nvicPrioBits>3</nvicPrioBits> 16 <vendorSystickConfig>false</vendorSystickConfig> 17 </cpu> 18 <addressUnitBits>8</addressUnitBits> 19 <width>32</width> 20 <size>0x20</size> 21 <access>read-write</access> 22 <resetValue>0x00000000</resetValue> 23 <resetMask>0xFFFFFFFF</resetMask> 24 <peripherals> 25 <peripheral> 26 <name>ADC</name> 27 <description>Inter-Integrated Circuit.</description> 28 <groupName>ADC</groupName> 29 <baseAddress>0x40034000</baseAddress> 30 <size>32</size> 31 <addressBlock> 32 <offset>0x00</offset> 33 <size>0x1000</size> 34 <usage>registers</usage> 35 </addressBlock> 36 <interrupt> 37 <name>ADC</name> 38 <description>ADC IRQ</description> 39 <value>20</value> 40 </interrupt> 41 <registers> 42 <register> 43 <name>CTRL0</name> 44 <description>Control Register 0.</description> 45 <addressOffset>0x00</addressOffset> 46 <fields> 47 <field> 48 <name>ADC_EN</name> 49 <description>ADC Enable.</description> 50 <bitRange>[0:0]</bitRange> 51 <access>read-write</access> 52 <enumeratedValues> 53 <enumeratedValue> 54 <name>dis</name> 55 <description>Disable ADC.</description> 56 <value>0</value> 57 </enumeratedValue> 58 <enumeratedValue> 59 <name>en</name> 60 <description>enable ADC.</description> 61 <value>1</value> 62 </enumeratedValue> 63 </enumeratedValues> 64 </field> 65 <field> 66 <name>BIAS_EN</name> 67 <description>Bias Enable.</description> 68 <bitRange>[1:1]</bitRange> 69 <access>read-write</access> 70 <enumeratedValues> 71 <enumeratedValue> 72 <name>dis</name> 73 <description>Disable Bias.</description> 74 <value>0</value> 75 </enumeratedValue> 76 <enumeratedValue> 77 <name>en</name> 78 <description>Enable Bias.</description> 79 <value>1</value> 80 </enumeratedValue> 81 </enumeratedValues> 82 </field> 83 <field> 84 <name>SKIP_CAL</name> 85 <description>Skip Calibration Enable.</description> 86 <bitRange>[2:2]</bitRange> 87 <access>read-write</access> 88 <enumeratedValues> 89 <enumeratedValue> 90 <name>no_skip</name> 91 <description>Do not skip calibration.</description> 92 <value>0</value> 93 </enumeratedValue> 94 <enumeratedValue> 95 <name>skip</name> 96 <description>Skip calibration.</description> 97 <value>1</value> 98 </enumeratedValue> 99 </enumeratedValues> 100 </field> 101 <field> 102 <name>CHOP_FORCE</name> 103 <description>Chop Force Control.</description> 104 <bitRange>[3:3]</bitRange> 105 <access>read-write</access> 106 <enumeratedValues> 107 <enumeratedValue> 108 <name>dis</name> 109 <description>Do not force chop mode.</description> 110 <value>0</value> 111 </enumeratedValue> 112 <enumeratedValue> 113 <name>en</name> 114 <description>Force chop Mode.</description> 115 <value>1</value> 116 </enumeratedValue> 117 </enumeratedValues> 118 </field> 119 <field> 120 <name>RESETB</name> 121 <description>Reset ADC.</description> 122 <bitRange>[4:4]</bitRange> 123 <access>read-write</access> 124 <enumeratedValues> 125 <enumeratedValue> 126 <name>reset</name> 127 <description>reset ADC.</description> 128 <value>0</value> 129 </enumeratedValue> 130 <enumeratedValue> 131 <name>activate</name> 132 <description>activate ADC.</description> 133 <value>1</value> 134 </enumeratedValue> 135 </enumeratedValues> 136 </field> 137 </fields> 138 </register> 139 <register> 140 <name>CTRL1</name> 141 <description>Control Register 1.</description> 142 <addressOffset>0x04</addressOffset> 143 <fields> 144 <field> 145 <name>START</name> 146 <description>Start conversion control.</description> 147 <bitRange>[0:0]</bitRange> 148 <access>read-write</access> 149 <enumeratedValues> 150 <enumeratedValue> 151 <name>stop</name> 152 <description>Stop conversions.</description> 153 <value>0</value> 154 </enumeratedValue> 155 <enumeratedValue> 156 <name>start</name> 157 <description>Start conversions.</description> 158 <value>1</value> 159 </enumeratedValue> 160 </enumeratedValues> 161 </field> 162 <field> 163 <name>TRIG_MODE</name> 164 <description>Trigger mode control.</description> 165 <bitRange>[1:1]</bitRange> 166 <access>read-write</access> 167 <enumeratedValues> 168 <enumeratedValue> 169 <name>software</name> 170 <description>software trigger mode.</description> 171 <value>0</value> 172 </enumeratedValue> 173 <enumeratedValue> 174 <name>hardware</name> 175 <description>hardware trigger mode.</description> 176 <value>1</value> 177 </enumeratedValue> 178 </enumeratedValues> 179 </field> 180 <field> 181 <name>CNV_MODE</name> 182 <description>Conversion mode control.</description> 183 <bitRange>[2:2]</bitRange> 184 <access>read-write</access> 185 <enumeratedValues> 186 <enumeratedValue> 187 <name>atomic</name> 188 <description>Do one conversion sequence.</description> 189 <value>0</value> 190 </enumeratedValue> 191 <enumeratedValue> 192 <name>continuous</name> 193 <description>Do continuous conversion sequences.</description> 194 <value>1</value> 195 </enumeratedValue> 196 </enumeratedValues> 197 </field> 198 <field> 199 <name>SAMP_CK_OFF</name> 200 <description>Sample clock off control.</description> 201 <bitRange>[3:3]</bitRange> 202 <access>read-write</access> 203 <enumeratedValues> 204 <enumeratedValue> 205 <name>always</name> 206 <description>Sample clock always generated.</description> 207 <value>0</value> 208 </enumeratedValue> 209 <enumeratedValue> 210 <name>cnv_only</name> 211 <description>Sample clock generated only when converting.</description> 212 <value>1</value> 213 </enumeratedValue> 214 </enumeratedValues> 215 </field> 216 <field> 217 <name>TRIG_SEL</name> 218 <description>Hardware trigger source select.</description> 219 <bitRange>[6:4]</bitRange> 220 <access>read-write</access> 221 </field> 222 <field> 223 <name>TS_SEL</name> 224 <description>Temp sensor select.</description> 225 <bitRange>[7:7]</bitRange> 226 <access>read-write</access> 227 <enumeratedValues> 228 <enumeratedValue> 229 <name>dis</name> 230 <description>Temp sensor is not one of the slots in the sequence.</description> 231 <value>0</value> 232 </enumeratedValue> 233 <enumeratedValue> 234 <name>en</name> 235 <description>Temp sensor is one of the slots in the sequence.</description> 236 <value>1</value> 237 </enumeratedValue> 238 </enumeratedValues> 239 </field> 240 <field> 241 <name>AVG</name> 242 <description>Number of samples to average for each output data code.</description> 243 <bitRange>[10:8]</bitRange> 244 <access>read-write</access> 245 <enumeratedValues> 246 <enumeratedValue> 247 <name>avg1</name> 248 <description>1 Sample per output code.</description> 249 <value>0</value> 250 </enumeratedValue> 251 <enumeratedValue> 252 <name>avg2</name> 253 <description>2 Samples per output code.</description> 254 <value>1</value> 255 </enumeratedValue> 256 <enumeratedValue> 257 <name>avg4</name> 258 <description>4 Samples per output code.</description> 259 <value>2</value> 260 </enumeratedValue> 261 <enumeratedValue> 262 <name>avg8</name> 263 <description>8 Samples per output code.</description> 264 <value>3</value> 265 </enumeratedValue> 266 <enumeratedValue> 267 <name>avg16</name> 268 <description>16 Samples per output code.</description> 269 <value>4</value> 270 </enumeratedValue> 271 <enumeratedValue> 272 <name>avg32</name> 273 <description>32 Samples per output code.</description> 274 <value>5</value> 275 </enumeratedValue> 276 </enumeratedValues> 277 </field> 278 <field> 279 <name>NUM_SLOTS</name> 280 <description>Number of slots enabled for the conversion sequence</description> 281 <bitRange>[20:16]</bitRange> 282 <access>read-write</access> 283 </field> 284 </fields> 285 </register> 286 <register> 287 <name>CLKCTRL</name> 288 <description>Clock Control Register.</description> 289 <addressOffset>0x08</addressOffset> 290 <fields> 291 <field> 292 <name>CLKSEL</name> 293 <description>Clock source select.</description> 294 <bitRange>[1:0]</bitRange> 295 <access>read-write</access> 296 <enumeratedValues> 297 <enumeratedValue> 298 <name>HCLK</name> 299 <description>Select HCLK.</description> 300 <value>0</value> 301 </enumeratedValue> 302 <enumeratedValue> 303 <name>CLK_ADC0</name> 304 <description>Select CLK_ADC0.</description> 305 <value>1</value> 306 </enumeratedValue> 307 <enumeratedValue> 308 <name>CLK_ADC1</name> 309 <description>Select CLK_ADC1.</description> 310 <value>2</value> 311 </enumeratedValue> 312 <enumeratedValue> 313 <name>CLK_ADC2</name> 314 <description>Select CLK_ADC2.</description> 315 <value>3</value> 316 </enumeratedValue> 317 </enumeratedValues> 318 </field> 319 <field> 320 <name>CLKDIV</name> 321 <description>Clock divider control.</description> 322 <bitRange>[6:4]</bitRange> 323 <access>read-write</access> 324 <enumeratedValues> 325 <enumeratedValue> 326 <name>DIV2</name> 327 <description>Divide by 2.</description> 328 <value>0</value> 329 </enumeratedValue> 330 <enumeratedValue> 331 <name>DIV4</name> 332 <description>Divide by 4.</description> 333 <value>1</value> 334 </enumeratedValue> 335 <enumeratedValue> 336 <name>DIV8</name> 337 <description>Divide by 8.</description> 338 <value>2</value> 339 </enumeratedValue> 340 <enumeratedValue> 341 <name>DIV16</name> 342 <description>Divide by 16.</description> 343 <value>3</value> 344 </enumeratedValue> 345 <enumeratedValue> 346 <name>DIV1</name> 347 <description>Divide by 1.</description> 348 <value>4</value> 349 </enumeratedValue> 350 </enumeratedValues> 351 </field> 352 </fields> 353 </register> 354 <register> 355 <name>SAMPCLKCTRL</name> 356 <description>Sample Clock Control Register.</description> 357 <addressOffset>0x0C</addressOffset> 358 <access>read-write</access> 359 <fields> 360 <field> 361 <name>TRACK_CNT</name> 362 <description>Number of cycles for SAMPLE_CLK high time.</description> 363 <bitRange>[7:0]</bitRange> 364 <access>read-write</access> 365 </field> 366 <field> 367 <name>IDLE_CNT</name> 368 <description>Number of cycles for SAMPLE_CLK low time.</description> 369 <bitRange>[31:16]</bitRange> 370 <access>read-write</access> 371 </field> 372 </fields> 373 </register> 374 <register> 375 <name>CHSEL0</name> 376 <description>Channel Select Register 0.</description> 377 <addressOffset>0x10</addressOffset> 378 <fields> 379 <field> 380 <name>slot0_id</name> 381 <description>channel assignment for slot 0.</description> 382 <bitRange>[4:0]</bitRange> 383 <access>read-write</access> 384 </field> 385 <field> 386 <name>slot1_id</name> 387 <description>channel assignment for slot 1.</description> 388 <bitRange>[12:8]</bitRange> 389 <access>read-write</access> 390 </field> 391 <field> 392 <name>slot2_id</name> 393 <description>channel assignment for slot 2.</description> 394 <bitRange>[20:16]</bitRange> 395 <access>read-write</access> 396 </field> 397 <field> 398 <name>slot3_id</name> 399 <description>channel assignment for slot 3.</description> 400 <bitRange>[28:24]</bitRange> 401 <access>read-write</access> 402 </field> 403 </fields> 404 </register> 405 <register> 406 <name>CHSEL1</name> 407 <description>Channel Select Register 1.</description> 408 <addressOffset>0x14</addressOffset> 409 <fields> 410 <field> 411 <name>slot4_id</name> 412 <description>channel assignment for slot 4.</description> 413 <bitRange>[4:0]</bitRange> 414 <access>read-write</access> 415 </field> 416 <field> 417 <name>slot5_id</name> 418 <description>channel assignment for slot 5.</description> 419 <bitRange>[12:8]</bitRange> 420 <access>read-write</access> 421 </field> 422 <field> 423 <name>slot6_id</name> 424 <description>channel assignment for slot 6.</description> 425 <bitRange>[20:16]</bitRange> 426 <access>read-write</access> 427 </field> 428 <field> 429 <name>slot7_id</name> 430 <description>channel assignment for slot 7.</description> 431 <bitRange>[28:24]</bitRange> 432 <access>read-write</access> 433 </field> 434 </fields> 435 </register> 436 <register> 437 <name>CHSEL2</name> 438 <description>Channel Select Register 2.</description> 439 <addressOffset>0x18</addressOffset> 440 <fields> 441 <field> 442 <name>slot8_id</name> 443 <description>channel assignment for slot 8.</description> 444 <bitRange>[4:0]</bitRange> 445 <access>read-write</access> 446 </field> 447 <field> 448 <name>slot9_id</name> 449 <description>channel assignment for slot 9.</description> 450 <bitRange>[12:8]</bitRange> 451 <access>read-write</access> 452 </field> 453 <field> 454 <name>slot10_id</name> 455 <description>channel assignment for slot 10.</description> 456 <bitRange>[20:16]</bitRange> 457 <access>read-write</access> 458 </field> 459 <field> 460 <name>slot11_id</name> 461 <description>channel assignment for slot 11.</description> 462 <bitRange>[28:24]</bitRange> 463 <access>read-write</access> 464 </field> 465 </fields> 466 </register> 467 <register> 468 <name>CHSEL3</name> 469 <description>Channel Select Register 3.</description> 470 <addressOffset>0x1C</addressOffset> 471 <fields> 472 <field> 473 <name>slot12_id</name> 474 <description>channel assignment for slot 12.</description> 475 <bitRange>[4:0]</bitRange> 476 <access>read-write</access> 477 </field> 478 <field> 479 <name>slot13_id</name> 480 <description>channel assignment for slot 13.</description> 481 <bitRange>[12:8]</bitRange> 482 <access>read-write</access> 483 </field> 484 <field> 485 <name>slot14_id</name> 486 <description>channel assignment for slot 14.</description> 487 <bitRange>[20:16]</bitRange> 488 <access>read-write</access> 489 </field> 490 <field> 491 <name>slot15_id</name> 492 <description>channel assignment for slot 15.</description> 493 <bitRange>[28:24]</bitRange> 494 <access>read-write</access> 495 </field> 496 </fields> 497 </register> 498 <register> 499 <name>RESTART</name> 500 <description>Restart Count Control Register</description> 501 <addressOffset>0x30</addressOffset> 502 <fields> 503 <field> 504 <name>CNT</name> 505 <description>Number of sample periods to skip before restarting a continuous mode sequence</description> 506 <bitRange>[15:0]</bitRange> 507 <access>read-write</access> 508 </field> 509 </fields> 510 </register> 511 <register> 512 <name>DATAFMT</name> 513 <description>Channel Data Format Register</description> 514 <addressOffset>0x3C</addressOffset> 515 <fields> 516 <field> 517 <name>MODE</name> 518 <description>Data format control</description> 519 <bitRange>[31:0]</bitRange> 520 <access>read-write</access> 521 </field> 522 </fields> 523 </register> 524 <register> 525 <name>FIFODMACTRL</name> 526 <description>FIFO and DMA control</description> 527 <addressOffset>0x40</addressOffset> 528 <fields> 529 <field> 530 <name>DMA_EN</name> 531 <description>DMA Enable.</description> 532 <bitRange>[0:0]</bitRange> 533 <access>read-write</access> 534 <enumeratedValues> 535 <enumeratedValue> 536 <name>dis</name> 537 <description>Disable DMA.</description> 538 <value>0</value> 539 </enumeratedValue> 540 <enumeratedValue> 541 <name>en</name> 542 <description>Enable DMA.</description> 543 <value>1</value> 544 </enumeratedValue> 545 </enumeratedValues> 546 </field> 547 <field> 548 <name>FLUSH</name> 549 <description>FIFO Flush.</description> 550 <bitRange>[1:1]</bitRange> 551 <access>read-write</access> 552 <enumeratedValues> 553 <enumeratedValue> 554 <name>normal</name> 555 <description>Normal FIFO operation.</description> 556 <value>0</value> 557 </enumeratedValue> 558 <enumeratedValue> 559 <name>flush</name> 560 <description>Flush FIFO.</description> 561 <value>1</value> 562 </enumeratedValue> 563 </enumeratedValues> 564 </field> 565 <field> 566 <name>DATA_FORMAT</name> 567 <description>DATA format control.</description> 568 <bitRange>[3:2]</bitRange> 569 <access>read-write</access> 570 <enumeratedValues> 571 <enumeratedValue> 572 <name>data_status</name> 573 <description>Data and Status in FIFO.</description> 574 <value>0</value> 575 </enumeratedValue> 576 <enumeratedValue> 577 <name>data_only</name> 578 <description>Only Data in FIFO.</description> 579 <value>1</value> 580 </enumeratedValue> 581 <enumeratedValue> 582 <name>raw_data_only</name> 583 <description>Only Raw Data in FIFO.</description> 584 <value>2</value> 585 </enumeratedValue> 586 </enumeratedValues> 587 </field> 588 <field> 589 <name>THRESH</name> 590 <description>FIFO Threshold. These bits define the FIFO interrupt threshold.</description> 591 <bitRange>[15:8]</bitRange> 592 <access>read-write</access> 593 </field> 594 </fields> 595 </register> 596 <register> 597 <name>DATA</name> 598 <description>Data Register (FIFO).</description> 599 <addressOffset>0x44</addressOffset> 600 <fields> 601 <field> 602 <name>DATA</name> 603 <description>Conversion data.</description> 604 <bitRange>[15:0]</bitRange> 605 <access>read-only</access> 606 </field> 607 <field> 608 <name>CHAN</name> 609 <description>Channel for the data.</description> 610 <bitRange>[20:16]</bitRange> 611 <access>read-only</access> 612 </field> 613 <field> 614 <name>INVALID</name> 615 <description>Invalid status for the data.</description> 616 <bitRange>[24:24]</bitRange> 617 <access>read-only</access> 618 </field> 619 <field> 620 <name>CLIPPED</name> 621 <description>Clipped status for the data.</description> 622 <bitRange>[31:31]</bitRange> 623 <access>read-only</access> 624 </field> 625 </fields> 626 </register> 627 <register> 628 <name>STATUS</name> 629 <description>Status Register</description> 630 <addressOffset>0x48</addressOffset> 631 <fields> 632 <field> 633 <name>READY</name> 634 <description>Indication that the ADC is in ON power state</description> 635 <bitRange>[0:0]</bitRange> 636 <access>read-only</access> 637 </field> 638 <field> 639 <name>EMPTY</name> 640 <description>FIFO Empty</description> 641 <bitRange>[1:1]</bitRange> 642 <access>read-only</access> 643 </field> 644 <field> 645 <name>FULL</name> 646 <description>FIFO full</description> 647 <bitRange>[2:2]</bitRange> 648 <access>read-only</access> 649 </field> 650 <field> 651 <name>FIFO_LEVEL</name> 652 <description>Number of entries in FIFO available to read</description> 653 <bitRange>[15:8]</bitRange> 654 <access>read-only</access> 655 </field> 656 </fields> 657 </register> 658 <register> 659 <name>CHSTATUS</name> 660 <description>Channel Status</description> 661 <addressOffset>0x4C</addressOffset> 662 <fields> 663 <field> 664 <name>CLIPPED</name> 665 <description /> 666 <bitRange>[31:0]</bitRange> 667 <access>read-write</access> 668 </field> 669 </fields> 670 </register> 671 <register> 672 <name>INTEN</name> 673 <description>Interrupt Enable Register.</description> 674 <addressOffset>0x50</addressOffset> 675 <fields> 676 <field> 677 <name>READY</name> 678 <description>ADC is ready.</description> 679 <bitRange>[0:0]</bitRange> 680 <access>read-write</access> 681 </field> 682 <field> 683 <name>ABORT</name> 684 <description>Conversion start is aborted.</description> 685 <bitRange>[2:2]</bitRange> 686 <access>read-write</access> 687 </field> 688 <field> 689 <name>START_DET</name> 690 <description>Conversion start is detected.</description> 691 <bitRange>[3:3]</bitRange> 692 <access>read-write</access> 693 </field> 694 <field> 695 <name>SEQ_STARTED</name> 696 <bitRange>[4:4]</bitRange> 697 <access>read-write</access> 698 </field> 699 <field> 700 <name>SEQ_DONE</name> 701 <bitRange>[5:5]</bitRange> 702 <access>read-write</access> 703 </field> 704 <field> 705 <name>CONV_DONE</name> 706 <bitRange>[6:6]</bitRange> 707 <access>read-write</access> 708 </field> 709 <field> 710 <name>CLIPPED</name> 711 <bitRange>[7:7]</bitRange> 712 <access>read-write</access> 713 </field> 714 <field> 715 <name>FIFO_LVL</name> 716 <bitRange>[8:8]</bitRange> 717 <access>read-write</access> 718 </field> 719 <field> 720 <name>FIFO_UFL</name> 721 <bitRange>[9:9]</bitRange> 722 <access>read-write</access> 723 </field> 724 <field> 725 <name>FIFO_OFL</name> 726 <bitRange>[10:10]</bitRange> 727 <access>read-write</access> 728 </field> 729 </fields> 730 </register> 731 <register> 732 <name>INTFL</name> 733 <description>Interrupt Flags Register.</description> 734 <addressOffset>0x54</addressOffset> 735 <fields> 736 <field> 737 <name>READY</name> 738 <description>ADC is ready.</description> 739 <bitRange>[0:0]</bitRange> 740 <access>read-write</access> 741 <modifiedWriteValues>oneToClear</modifiedWriteValues> 742 </field> 743 <field> 744 <name>ABORT</name> 745 <description>Conversion start is aborted.</description> 746 <bitRange>[2:2]</bitRange> 747 <access>read-write</access> 748 <modifiedWriteValues>oneToClear</modifiedWriteValues> 749 </field> 750 <field> 751 <name>START_DET</name> 752 <description>Conversion start is detected.</description> 753 <bitRange>[3:3]</bitRange> 754 <access>read-write</access> 755 <modifiedWriteValues>oneToClear</modifiedWriteValues> 756 </field> 757 <field> 758 <name>SEQ_STARTED</name> 759 <bitRange>[4:4]</bitRange> 760 <access>read-write</access> 761 <modifiedWriteValues>oneToClear</modifiedWriteValues> 762 </field> 763 <field> 764 <name>SEQ_DONE</name> 765 <bitRange>[5:5]</bitRange> 766 <access>read-write</access> 767 <modifiedWriteValues>oneToClear</modifiedWriteValues> 768 </field> 769 <field> 770 <name>CONV_DONE</name> 771 <bitRange>[6:6]</bitRange> 772 <access>read-write</access> 773 <modifiedWriteValues>oneToClear</modifiedWriteValues> 774 </field> 775 <field> 776 <name>CLIPPED</name> 777 <bitRange>[7:7]</bitRange> 778 <access>read-write</access> 779 <modifiedWriteValues>oneToClear</modifiedWriteValues> 780 </field> 781 <field> 782 <name>FIFO_LVL</name> 783 <bitRange>[8:8]</bitRange> 784 <access>read-write</access> 785 <modifiedWriteValues>oneToClear</modifiedWriteValues> 786 </field> 787 <field> 788 <name>FIFO_UFL</name> 789 <bitRange>[9:9]</bitRange> 790 <access>read-write</access> 791 <modifiedWriteValues>oneToClear</modifiedWriteValues> 792 </field> 793 <field> 794 <name>FIFO_OFL</name> 795 <bitRange>[10:10]</bitRange> 796 <access>read-write</access> 797 <modifiedWriteValues>oneToClear</modifiedWriteValues> 798 </field> 799 </fields> 800 </register> 801 <register> 802 <name>SFRADDROFFSET</name> 803 <description>SFR Address Offset Register</description> 804 <addressOffset>0x60</addressOffset> 805 <fields> 806 <field> 807 <name>OFFSET</name> 808 <description>Address Offset for SAR Digital</description> 809 <bitRange>[7:0]</bitRange> 810 <access>read-write</access> 811 </field> 812 </fields> 813 </register> 814 <register> 815 <name>SFRADDR</name> 816 <description>SFR Address Register</description> 817 <addressOffset>0x64</addressOffset> 818 <fields> 819 <field> 820 <name>ADDR</name> 821 <description>Address to SAR Digital</description> 822 <bitRange>[7:0]</bitRange> 823 <access>read-write</access> 824 </field> 825 </fields> 826 </register> 827 <register> 828 <name>SFRWRDATA</name> 829 <description>SFR Write Data Register</description> 830 <addressOffset>0x68</addressOffset> 831 <fields> 832 <field> 833 <name>DATA</name> 834 <description>DATA to SAR Digital</description> 835 <bitRange>[7:0]</bitRange> 836 <access>read-write</access> 837 </field> 838 </fields> 839 </register> 840 <register> 841 <name>SFRRDDATA</name> 842 <description>SFR Read Data Register</description> 843 <addressOffset>0x6C</addressOffset> 844 <fields> 845 <field> 846 <name>DATA</name> 847 <description>DATA from SAR Digital</description> 848 <bitRange>[7:0]</bitRange> 849 <access>read-only</access> 850 </field> 851 </fields> 852 </register> 853 <register> 854 <name>SFRSTATUS</name> 855 <description>SFR Status Register</description> 856 <addressOffset>0x70</addressOffset> 857 <fields> 858 <field> 859 <name>NACK</name> 860 <description>NACK status for SAR Digital SFR communication</description> 861 <bitRange>[0:0]</bitRange> 862 <access>read-only</access> 863 </field> 864 </fields> 865 </register> 866 </registers> 867 </peripheral> 868<!--ADC Inter-Integrated Circuit.--> 869 <peripheral> 870 <name>AES</name> 871 <description>AES Keys.</description> 872 <baseAddress>0x40207400</baseAddress> 873 <addressBlock> 874 <offset>0x00</offset> 875 <size>0x400</size> 876 <usage>registers</usage> 877 </addressBlock> 878 <registers> 879 <register> 880 <name>CTRL</name> 881 <description>AES Control Register</description> 882 <addressOffset>0x0000</addressOffset> 883 <size>32</size> 884 <fields> 885 <field> 886 <name>EN</name> 887 <description>AES Enable</description> 888 <bitRange>[0:0]</bitRange> 889 <access>read-write</access> 890 </field> 891 <field> 892 <name>DMA_RX_EN</name> 893 <description>DMA Request To Read Data Output FIFO</description> 894 <bitRange>[1:1]</bitRange> 895 <access>read-write</access> 896 </field> 897 <field> 898 <name>DMA_TX_EN</name> 899 <description>DMA Request To Write Data Input FIFO</description> 900 <bitRange>[2:2]</bitRange> 901 <access>read-write</access> 902 </field> 903 <field> 904 <name>START</name> 905 <description>Start AES Calculation</description> 906 <bitRange>[3:3]</bitRange> 907 <access>read-write</access> 908 </field> 909 <field> 910 <name>INPUT_FLUSH</name> 911 <description>Flush the data input FIFO</description> 912 <bitRange>[4:4]</bitRange> 913 <access>read-write</access> 914 </field> 915 <field> 916 <name>OUTPUT_FLUSH</name> 917 <description>Flush the data output FIFO</description> 918 <bitRange>[5:5]</bitRange> 919 <access>read-write</access> 920 </field> 921 <field> 922 <name>KEY_SIZE</name> 923 <description>Encryption Key Size</description> 924 <bitRange>[7:6]</bitRange> 925 <access>read-write</access> 926 <enumeratedValues> 927 <enumeratedValue> 928 <name>AES128</name> 929 <description>128 Bits.</description> 930 <value>0</value> 931 </enumeratedValue> 932 <enumeratedValue> 933 <name>AES192</name> 934 <description>192 Bits.</description> 935 <value>1</value> 936 </enumeratedValue> 937 <enumeratedValue> 938 <name>AES256</name> 939 <description>256 Bits.</description> 940 <value>2</value> 941 </enumeratedValue> 942 </enumeratedValues> 943 </field> 944 <field> 945 <name>TYPE</name> 946 <description>Encryption Type Selection</description> 947 <bitRange>[9:8]</bitRange> 948 <access>read-write</access> 949 </field> 950 </fields> 951 </register> 952 <register> 953 <name>STATUS</name> 954 <description>AES Status Register</description> 955 <addressOffset>0x0004</addressOffset> 956 <fields> 957 <field> 958 <name>BUSY</name> 959 <description>AES Busy Status</description> 960 <bitRange>[0:0]</bitRange> 961 <access>read-write</access> 962 </field> 963 <field> 964 <name>INPUT_EM</name> 965 <description>Data input FIFO empty status</description> 966 <bitRange>[1:1]</bitRange> 967 <access>read-write</access> 968 </field> 969 <field> 970 <name>INPUT_FULL</name> 971 <description>Data input FIFO full status</description> 972 <bitRange>[2:2]</bitRange> 973 <access>read-write</access> 974 </field> 975 <field> 976 <name>OUTPUT_EM</name> 977 <description>Data output FIFO empty status</description> 978 <bitRange>[3:3]</bitRange> 979 <access>read-write</access> 980 </field> 981 <field> 982 <name>OUTPUT_FULL</name> 983 <description>Data output FIFO full status</description> 984 <bitRange>[4:4]</bitRange> 985 <access>read-write</access> 986 </field> 987 </fields> 988 </register> 989 <register> 990 <name>INTFL</name> 991 <description>AES Interrupt Flag Register</description> 992 <addressOffset>0x0008</addressOffset> 993 <fields> 994 <field> 995 <name>DONE</name> 996 <description>AES Done Interrupt</description> 997 <bitRange>[0:0]</bitRange> 998 <access>read-write</access> 999 </field> 1000 <field> 1001 <name>KEY_CHANGE</name> 1002 <description>External AES Key Changed Interrupt</description> 1003 <bitRange>[1:1]</bitRange> 1004 <access>read-write</access> 1005 </field> 1006 <field> 1007 <name>KEY_ZERO</name> 1008 <description>External AES Key Zero Interrupt</description> 1009 <bitRange>[2:2]</bitRange> 1010 <access>read-write</access> 1011 </field> 1012 <field> 1013 <name>OV</name> 1014 <description>Data Output FIFO Overrun Interrupt</description> 1015 <bitRange>[3:3]</bitRange> 1016 <access>read-write</access> 1017 </field> 1018 <field> 1019 <name>KEY_ONE</name> 1020 <description>KEY_ONE</description> 1021 <bitRange>[4:4]</bitRange> 1022 <access>read-write</access> 1023 </field> 1024 </fields> 1025 </register> 1026 <register> 1027 <name>INTEN</name> 1028 <description>AES Interrupt Enable Register</description> 1029 <addressOffset>0x000C</addressOffset> 1030 <fields> 1031 <field> 1032 <name>DONE</name> 1033 <description>AES Done Interrupt Enable</description> 1034 <bitRange>[0:0]</bitRange> 1035 <access>read-write</access> 1036 </field> 1037 <field> 1038 <name>KEY_CHANGE</name> 1039 <description>External AES Key Changed Interrupt Enable</description> 1040 <bitRange>[1:1]</bitRange> 1041 <access>read-write</access> 1042 </field> 1043 <field> 1044 <name>KEY_ZERO</name> 1045 <description>External AES Key Zero Interrupt Enable</description> 1046 <bitRange>[2:2]</bitRange> 1047 <access>read-write</access> 1048 </field> 1049 <field> 1050 <name>OV</name> 1051 <description>Data Output FIFO Overrun Interrupt Enable</description> 1052 <bitRange>[3:3]</bitRange> 1053 <access>read-write</access> 1054 </field> 1055 <field> 1056 <name>KEY_ONE</name> 1057 <description>KEY_ONE</description> 1058 <bitRange>[4:4]</bitRange> 1059 <access>read-write</access> 1060 </field> 1061 </fields> 1062 </register> 1063 <register> 1064 <name>FIFO</name> 1065 <description>AES Data Register</description> 1066 <addressOffset>0x0010</addressOffset> 1067 <fields> 1068 <field> 1069 <name>DATA</name> 1070 <description>AES FIFO</description> 1071 <bitRange>[0:0]</bitRange> 1072 <access>read-write</access> 1073 </field> 1074 </fields> 1075 </register> 1076 </registers> 1077 </peripheral> 1078<!--AES AES Keys.--> 1079 <peripheral> 1080 <name>SYS_AESKEYS</name> 1081 <description>System AES Key Registers.</description> 1082 <baseAddress>0x40205000</baseAddress> 1083 <addressBlock> 1084 <offset>0x00</offset> 1085 <size>0x400</size> 1086 <usage>registers</usage> 1087 </addressBlock> 1088 <registers> 1089 <register> 1090 <name>KEY0</name> 1091 <description>AES Key 0.</description> 1092 <addressOffset>0x00</addressOffset> 1093 <size>32</size> 1094 </register> 1095 <register> 1096 <name>KEY1</name> 1097 <description>AES Key 1.</description> 1098 <addressOffset>0x04</addressOffset> 1099 <size>32</size> 1100 </register> 1101 <register> 1102 <name>KEY2</name> 1103 <description>AES Key 2.</description> 1104 <addressOffset>0x08</addressOffset> 1105 <size>32</size> 1106 </register> 1107 <register> 1108 <name>KEY3</name> 1109 <description>AES Key 3.</description> 1110 <addressOffset>0x0C</addressOffset> 1111 <size>32</size> 1112 </register> 1113 <register> 1114 <name>KEY4</name> 1115 <description>AES Key 4.</description> 1116 <addressOffset>0x10</addressOffset> 1117 <size>32</size> 1118 </register> 1119 <register> 1120 <name>KEY5</name> 1121 <description>AES Key 5.</description> 1122 <addressOffset>0x14</addressOffset> 1123 <size>32</size> 1124 </register> 1125 <register> 1126 <name>KEY6</name> 1127 <description>AES Key 6.</description> 1128 <addressOffset>0x18</addressOffset> 1129 <size>32</size> 1130 </register> 1131 <register> 1132 <name>KEY7</name> 1133 <description>AES Key 7.</description> 1134 <addressOffset>0x1C</addressOffset> 1135 <size>32</size> 1136 </register> 1137 </registers> 1138 </peripheral> 1139<!--SYS_AESKEYS System AES Key Registers.--> 1140 <peripheral> 1141 <name>USR_AESKEYS</name> 1142 <description>User AES Key Registers.</description> 1143 <baseAddress>0x40005000</baseAddress> 1144 <addressBlock> 1145 <offset>0x00</offset> 1146 <size>0x400</size> 1147 <usage>registers</usage> 1148 </addressBlock> 1149 <registers> 1150 <register> 1151 <name>SRAM_KEY</name> 1152 <description>AES SRAM KEY</description> 1153 <addressOffset>0x00</addressOffset> 1154 <size>32</size> 1155 </register> 1156 <register> 1157 <name>CODE_KEY</name> 1158 <description>AES CODE Key </description> 1159 <addressOffset>0x20</addressOffset> 1160 </register> 1161 <register> 1162 <name>DATA_KEY</name> 1163 <description>AES DATA KEY</description> 1164 <addressOffset>0x40</addressOffset> 1165 </register> 1166 </registers> 1167 </peripheral> 1168<!--USR_AESKEYS User AES Key Registers.--> 1169 <peripheral> 1170 <name>CTB</name> 1171 <description>The Cryptographic Toolbox is a combination of cryptographic engines and a secure cryptographic accelerator (SCA) used to provide advanced cryptographic security.</description> 1172 <baseAddress>0x40001000</baseAddress> 1173 <addressBlock> 1174 <offset>0x00</offset> 1175 <size>0x1000</size> 1176 <usage>registers</usage> 1177 </addressBlock> 1178 <interrupt> 1179 <name>Crypto_Engine</name> 1180 <description>Crypto Engine interrupt.</description> 1181 <value>27</value> 1182 </interrupt> 1183 <registers> 1184 <register> 1185 <name>CTRL</name> 1186 <description>Crypto Control Register.</description> 1187 <addressOffset>0x00</addressOffset> 1188 <resetValue>0xC0000000</resetValue> 1189 <fields> 1190 <field> 1191 <name>RST</name> 1192 <description>Reset. This bit is used to reset the crypto accelerator. All crypto internal states and related registers are reset to their default reset values. Control register such as CRYPTO_CTRL, CIPHER_CTRL, HASH_CTRL, CRC_CTRL, MAA_CTRL (with the exception of the STC bit), HASH_MSG_SZ_[3:0] and MAA_MAWS will retain their values. This bit will automatically clear itself after one cycle.</description> 1193 <bitOffset>0</bitOffset> 1194 <bitWidth>1</bitWidth> 1195 <enumeratedValues> 1196 <name>reset_write</name> 1197 <usage>write</usage> 1198 <enumeratedValue> 1199 <name>reset</name> 1200 <description>Starts reset operation.</description> 1201 <value>1</value> 1202 </enumeratedValue> 1203 </enumeratedValues> 1204 <enumeratedValues> 1205 <name>reset_read</name> 1206 <usage>read</usage> 1207 <enumeratedValue> 1208 <name>reset_done</name> 1209 <description>Reset complete.</description> 1210 <value>0</value> 1211 </enumeratedValue> 1212 <enumeratedValue> 1213 <name>busy</name> 1214 <description>Reset in progress.</description> 1215 <value>1</value> 1216 </enumeratedValue> 1217 </enumeratedValues> 1218 </field> 1219 <field> 1220 <name>INTR</name> 1221 <description>Interrupt Enable. Generates an interrupt when done or error set.</description> 1222 <bitOffset>1</bitOffset> 1223 <bitWidth>1</bitWidth> 1224 <enumeratedValues> 1225 <enumeratedValue> 1226 <name>dis</name> 1227 <description>Disable</description> 1228 <value>0</value> 1229 </enumeratedValue> 1230 <enumeratedValue> 1231 <name>en</name> 1232 <description>Enable</description> 1233 <value>1</value> 1234 </enumeratedValue> 1235 </enumeratedValues> 1236 </field> 1237 <field> 1238 <name>SRC</name> 1239 <description>Source Select. This bit selects the hash function and CRC generator input source.</description> 1240 <bitOffset>2</bitOffset> 1241 <bitWidth>1</bitWidth> 1242 <enumeratedValues> 1243 <enumeratedValue> 1244 <name>inputFIFO</name> 1245 <description>Input FIFO</description> 1246 <value>0</value> 1247 </enumeratedValue> 1248 <enumeratedValue> 1249 <name>outputFIFO</name> 1250 <description>Output FIFO</description> 1251 <value>1</value> 1252 </enumeratedValue> 1253 </enumeratedValues> 1254 </field> 1255 <field derivedFrom="INTR"> 1256 <name>BSO</name> 1257 <description>Byte Swap Output. Note. No byte swap will occur if there is not a full word.</description> 1258 <bitOffset>4</bitOffset> 1259 <bitWidth>1</bitWidth> 1260 </field> 1261 <field derivedFrom="INTR"> 1262 <name>BSI</name> 1263 <description>Byte Swap Input. Note. No byte swap will occur if there is not a full word.</description> 1264 <bitOffset>5</bitOffset> 1265 <bitWidth>1</bitWidth> 1266 </field> 1267 <field derivedFrom="INTR"> 1268 <name>WAIT_EN</name> 1269 <description>Wait Pin Enable. This can be used to hold off the crypto DMA until an external memory is ready. This is useful for transferring pages from NAND flash which may take several microseconds to become ready.</description> 1270 <bitOffset>6</bitOffset> 1271 <bitWidth>1</bitWidth> 1272 </field> 1273 <field> 1274 <name>WAIT_POL</name> 1275 <description>Wait Pin Polarity. When the wait pin is enabled, this bit selects its active state.</description> 1276 <bitOffset>7</bitOffset> 1277 <bitWidth>1</bitWidth> 1278 <enumeratedValues> 1279 <enumeratedValue> 1280 <name>activeLo</name> 1281 <description>Active Low.</description> 1282 <value>0</value> 1283 </enumeratedValue> 1284 <enumeratedValue> 1285 <name>activeHi</name> 1286 <description>Active High.</description> 1287 <value>1</value> 1288 </enumeratedValue> 1289 </enumeratedValues> 1290 </field> 1291 <field> 1292 <name>WRSRC</name> 1293 <description>Write FIFO Source Select. This field determines where data written to the write FIFO comes from. When data is written to the write FIFO, it is always written out the DMA. To decrypt or encrypt data, the write FIFO source should be set to the cipher output. To implement memcpy() or memset() functions, or to fill memory with random data, the write FIFO source should be set to the read FIFO. When calculating a HASH or CMAC, the write FIFO should be disabled.</description> 1294 <bitOffset>8</bitOffset> 1295 <bitWidth>2</bitWidth> 1296 <enumeratedValues> 1297 <enumeratedValue> 1298 <name>none</name> 1299 <description>None.</description> 1300 <value>0</value> 1301 </enumeratedValue> 1302 <enumeratedValue> 1303 <name>cipherOutput</name> 1304 <description>Cipher Output.</description> 1305 <value>1</value> 1306 </enumeratedValue> 1307 <enumeratedValue> 1308 <name>readFIFO</name> 1309 <description>Read FIFO.</description> 1310 <value>2</value> 1311 </enumeratedValue> 1312 </enumeratedValues> 1313 </field> 1314 <field> 1315 <name>RDSRC</name> 1316 <description>Read FIFO Source Select. This field selects the source of the read FIFO. Typically, it is set to use the DMA. To implement a memset() function, the read FIFO DMA should be disabled. To fill memory with random data or to hash random numbers, the read FIFO source should be set to the random number generator.</description> 1317 <bitOffset>10</bitOffset> 1318 <bitWidth>2</bitWidth> 1319 <enumeratedValues> 1320 <enumeratedValue> 1321 <name>dmaDisabled</name> 1322 <description>DMA Disable.</description> 1323 <value>0</value> 1324 </enumeratedValue> 1325 <enumeratedValue> 1326 <name>dmaOrApb</name> 1327 <description>DMA Or APB.</description> 1328 <value>1</value> 1329 </enumeratedValue> 1330 <enumeratedValue> 1331 <name>rng</name> 1332 <description>RNG.</description> 1333 <value>2</value> 1334 </enumeratedValue> 1335 </enumeratedValues> 1336 </field> 1337 <field> 1338 <name>FLAG_MODE</name> 1339 <description>Done Flag Mode. This bit configures the access behavior of the individual CRYPTO_CTRL Done flags (CRYPTO_CTRL[27:24]). This bit is cleared only on reset to limit upkeep, i.e. once set, it will remain set until a reset occurs.</description> 1340 <bitOffset>14</bitOffset> 1341 <bitWidth>1</bitWidth> 1342 <enumeratedValues> 1343 <enumeratedValue> 1344 <name>unres_wr</name> 1345 <description>Unrestricted write (0 or 1) of CRYPTO_CTRL[27:24] flags.</description> 1346 <value>0</value> 1347 </enumeratedValue> 1348 <enumeratedValue> 1349 <name>res_wr</name> 1350 <description>Access to CRYPTO_CTRL[27:24] are write 1 to clear/write 0 no effect.</description> 1351 <value>1</value> 1352 </enumeratedValue> 1353 </enumeratedValues> 1354 </field> 1355 <field> 1356 <name>DMADNEMSK</name> 1357 <description>DMA Done Flag Mask. This bit masks the DMA_DONE flag from being used to generate the CRYPTO_CTRL.DONE flag, and this disables a DMA_DONE condition from generating and interrupt. The DMA_DONE flag itself is unaffected and still may be monitored. This allows more optimal interrupt-driven crypto operations using DMA.</description> 1358 <bitOffset>15</bitOffset> 1359 <bitWidth>1</bitWidth> 1360 <enumeratedValues> 1361 <enumeratedValue> 1362 <name>not_used</name> 1363 <description>DMA_DONE not used in setting CRYPTO_CTRL.DONE bit.</description> 1364 <value>0</value> 1365 </enumeratedValue> 1366 <enumeratedValue> 1367 <name>used</name> 1368 <description>DMA_DONE used in setting CRYPTO_CTRL.DONE bit.</description> 1369 <value>1</value> 1370 </enumeratedValue> 1371 </enumeratedValues> 1372 </field> 1373 <field> 1374 <name>DMA_DONE</name> 1375 <description>DMA Done. DMA write/read operation is complete. This bit must be cleared before starting a DMA operation.</description> 1376 <bitOffset>24</bitOffset> 1377 <bitWidth>1</bitWidth> 1378 <enumeratedValues> 1379 <enumeratedValue> 1380 <name>notDone</name> 1381 <description>Not Done.</description> 1382 <value>0</value> 1383 </enumeratedValue> 1384 <enumeratedValue> 1385 <name>done</name> 1386 <description>Done.</description> 1387 <value>1</value> 1388 </enumeratedValue> 1389 </enumeratedValues> 1390 </field> 1391 <field derivedFrom="DMA_DONE"> 1392 <name>GLS_DONE</name> 1393 <description>Galois Done. FIFO is full and CRC or Hamming Code Generator is enabled. This bit must be cleared before starting a CRC operation Note that DMA_DONE must be polled instead of this bit to determine the end of DMA operation during the utilization of Hamming Code Generator.</description> 1394 <bitOffset>25</bitOffset> 1395 <bitWidth>1</bitWidth> 1396 </field> 1397 <field derivedFrom="DMA_DONE"> 1398 <name>HSH_DONE</name> 1399 <description>Hash Done. SHA operation is complete. This bit must be cleared before starting a HASH operation.</description> 1400 <bitOffset>26</bitOffset> 1401 <bitWidth>1</bitWidth> 1402 </field> 1403 <field derivedFrom="DMA_DONE"> 1404 <name>CPH_DONE</name> 1405 <description>Cipher Done. Either AES or DES encryption/decryption operation is complete. This bit must be cleared before starting a cipher operation.</description> 1406 <bitOffset>27</bitOffset> 1407 <bitWidth>1</bitWidth> 1408 </field> 1409 <field> 1410 <name>ERR</name> 1411 <description>AHB Bus Error. This bit is set when the DMA encounters a bus error during a read or write operation. Once this bit is set, the DMA will stop. This bit can only be cleared by resetting the crypto block.</description> 1412 <bitOffset>29</bitOffset> 1413 <bitWidth>1</bitWidth> 1414 <access>read-only</access> 1415 <enumeratedValues> 1416 <enumeratedValue> 1417 <name>noError</name> 1418 <description>No Error.</description> 1419 <value>0</value> 1420 </enumeratedValue> 1421 <enumeratedValue> 1422 <name>error</name> 1423 <description>Error.</description> 1424 <value>1</value> 1425 </enumeratedValue> 1426 </enumeratedValues> 1427 </field> 1428 <field> 1429 <name>RDY</name> 1430 <description>Ready. Crypto block ready for more data.</description> 1431 <bitOffset>30</bitOffset> 1432 <bitWidth>1</bitWidth> 1433 <access>read-only</access> 1434 <enumeratedValues> 1435 <enumeratedValue> 1436 <name>busy</name> 1437 <description>Busy.</description> 1438 <value>0</value> 1439 </enumeratedValue> 1440 <enumeratedValue> 1441 <name>ready</name> 1442 <description>Ready.</description> 1443 <value>1</value> 1444 </enumeratedValue> 1445 </enumeratedValues> 1446 </field> 1447 <field derivedFrom="DMA_DONE"> 1448 <name>DONE</name> 1449 <description>Done. One or more cryptographic calculations complete (logical OR of done flags).</description> 1450 <bitOffset>31</bitOffset> 1451 <bitWidth>1</bitWidth> 1452 <access>read-only</access> 1453 </field> 1454 </fields> 1455 </register> 1456 <register> 1457 <name>CIPHER_CTRL</name> 1458 <description>Cipher Control Register.</description> 1459 <addressOffset>0x04</addressOffset> 1460 <fields> 1461 <field> 1462 <name>ENC</name> 1463 <description>Encrypt. Select encryption or decryption of input data.</description> 1464 <bitOffset>0</bitOffset> 1465 <bitWidth>1</bitWidth> 1466 <enumeratedValues> 1467 <enumeratedValue> 1468 <name>encrypt</name> 1469 <description>Encrypt.</description> 1470 <value>0</value> 1471 </enumeratedValue> 1472 <enumeratedValue> 1473 <name>decrypt</name> 1474 <description>Decrypt.</description> 1475 <value>1</value> 1476 </enumeratedValue> 1477 </enumeratedValues> 1478 </field> 1479 <field> 1480 <name>KEY</name> 1481 <description>Load Key from crypto DMA. This bit is automatically cleared by hardware after the DMA has completed loading the key. When the DMA operation is done, it sets the appropriate crypto DMA Done flag.</description> 1482 <bitOffset>1</bitOffset> 1483 <bitWidth>1</bitWidth> 1484 <enumeratedValues> 1485 <enumeratedValue> 1486 <name>complete</name> 1487 <description>No operation/complete.</description> 1488 <value>0</value> 1489 </enumeratedValue> 1490 <enumeratedValue> 1491 <name>start</name> 1492 <description>Start operation.</description> 1493 <value>1</value> 1494 </enumeratedValue> 1495 </enumeratedValues> 1496 </field> 1497 <field> 1498 <name>SRC</name> 1499 <description>Source of Random key.</description> 1500 <bitOffset>2</bitOffset> 1501 <bitWidth>2</bitWidth> 1502 <enumeratedValues> 1503 <enumeratedValue> 1504 <name>cipherKey</name> 1505 <description>User cipher key (0x4000_1060).</description> 1506 <value>0</value> 1507 </enumeratedValue> 1508 <enumeratedValue> 1509 <name>regFile</name> 1510 <description>Key from battery-backed register file (0x4000_5000 to 0x4000_501F).</description> 1511 <value>2</value> 1512 </enumeratedValue> 1513 <enumeratedValue> 1514 <name>qspiKey_regFile</name> 1515 <description>Key from battery-backed register file (0x4000_5020 to 0x4000_502F).</description> 1516 <value>3</value> 1517 </enumeratedValue> 1518 </enumeratedValues> 1519 </field> 1520 <field> 1521 <name>CIPHER</name> 1522 <description>Cipher Operation Select. Symmetric Block Cipher algorithm selection or memory operation.</description> 1523 <bitOffset>4</bitOffset> 1524 <bitWidth>3</bitWidth> 1525 <enumeratedValues> 1526 <enumeratedValue> 1527 <name>dis</name> 1528 <description>Disabled.</description> 1529 <value>0</value> 1530 </enumeratedValue> 1531 <enumeratedValue> 1532 <name>aes128</name> 1533 <description>AES 128.</description> 1534 <value>1</value> 1535 </enumeratedValue> 1536 <enumeratedValue> 1537 <name>aes192</name> 1538 <description>AES 192.</description> 1539 <value>2</value> 1540 </enumeratedValue> 1541 <enumeratedValue> 1542 <name>aes256</name> 1543 <description>AES 256.</description> 1544 <value>3</value> 1545 </enumeratedValue> 1546 <enumeratedValue> 1547 <name>des</name> 1548 <description>DES.</description> 1549 <value>4</value> 1550 </enumeratedValue> 1551 <enumeratedValue> 1552 <name>tdes</name> 1553 <description>Triple DES.</description> 1554 <value>5</value> 1555 </enumeratedValue> 1556 </enumeratedValues> 1557 </field> 1558 <field> 1559 <name>MODE</name> 1560 <description>Mode Select. Mode of operation for block cipher or memory operation. DES/TDES cannot be used in CFB, OFB or CTR modes.</description> 1561 <bitOffset>8</bitOffset> 1562 <bitWidth>3</bitWidth> 1563 <enumeratedValues> 1564 <enumeratedValue> 1565 <name>ECB</name> 1566 <description>ECB Mode.</description> 1567 <value>0</value> 1568 </enumeratedValue> 1569 <enumeratedValue> 1570 <name>CBC</name> 1571 <description>CBC Mode.</description> 1572 <value>1</value> 1573 </enumeratedValue> 1574 <enumeratedValue> 1575 <name>CFB</name> 1576 <description>CFB (AES only).</description> 1577 <value>2</value> 1578 </enumeratedValue> 1579 <enumeratedValue> 1580 <name>OFB</name> 1581 <description>OFB (AES only).</description> 1582 <value>3</value> 1583 </enumeratedValue> 1584 <enumeratedValue> 1585 <name>CTR</name> 1586 <description>CTR (AES only).</description> 1587 <value>4</value> 1588 </enumeratedValue> 1589 </enumeratedValues> 1590 </field> 1591 <field> 1592 <name>HVC</name> 1593 <description>H Vector Computation.</description> 1594 <bitOffset>11</bitOffset> 1595 <bitWidth>1</bitWidth> 1596 <access>read-only</access> 1597 </field> 1598 <field> 1599 <name>DTYPE</name> 1600 <description>GCM/CCM data type.</description> 1601 <bitOffset>12</bitOffset> 1602 <bitWidth>1</bitWidth> 1603 <access>read-only</access> 1604 </field> 1605 <field> 1606 <name>CCMM</name> 1607 <description>CCM M Parameter.</description> 1608 <bitOffset>13</bitOffset> 1609 <bitWidth>3</bitWidth> 1610 <access>read-only</access> 1611 </field> 1612 <field> 1613 <name>CCML</name> 1614 <description>CCM L Parameter.</description> 1615 <bitOffset>16</bitOffset> 1616 <bitWidth>3</bitWidth> 1617 <access>read-only</access> 1618 </field> 1619 </fields> 1620 </register> 1621 <register> 1622 <name>HASH_CTRL</name> 1623 <description>HASH Control Register.</description> 1624 <addressOffset>0x08</addressOffset> 1625 <fields> 1626 <field> 1627 <name>INIT</name> 1628 <description>Initialize. Initializes hash registers with standard constants.</description> 1629 <bitOffset>0</bitOffset> 1630 <bitWidth>1</bitWidth> 1631 <enumeratedValues> 1632 <enumeratedValue> 1633 <name>nop</name> 1634 <description>No operation/complete.</description> 1635 <value>0</value> 1636 </enumeratedValue> 1637 <enumeratedValue> 1638 <name>start</name> 1639 <description>Start operation.</description> 1640 <value>1</value> 1641 </enumeratedValue> 1642 </enumeratedValues> 1643 </field> 1644 <field> 1645 <name>XOR</name> 1646 <description>XOR data with IV from cipher block. Useful when calculating HMAC to XOR the input pad and output pad.</description> 1647 <bitOffset>1</bitOffset> 1648 <bitWidth>1</bitWidth> 1649 <enumeratedValues> 1650 <enumeratedValue> 1651 <name>dis</name> 1652 <description>Disable.</description> 1653 <value>0</value> 1654 </enumeratedValue> 1655 <enumeratedValue> 1656 <name>en</name> 1657 <description>Enable.</description> 1658 <value>1</value> 1659 </enumeratedValue> 1660 </enumeratedValues> 1661 </field> 1662 <field> 1663 <name>HASH</name> 1664 <description>Hash function selection.</description> 1665 <bitOffset>2</bitOffset> 1666 <bitWidth>3</bitWidth> 1667 <enumeratedValues> 1668 <enumeratedValue> 1669 <name>dis</name> 1670 <description>Disabled.</description> 1671 <value>0</value> 1672 </enumeratedValue> 1673 <enumeratedValue> 1674 <name>sha1</name> 1675 <description>SHA-1.</description> 1676 <value>1</value> 1677 </enumeratedValue> 1678 <enumeratedValue> 1679 <name>sha224</name> 1680 <description>SHA 224.</description> 1681 <value>2</value> 1682 </enumeratedValue> 1683 <enumeratedValue> 1684 <name>sha256</name> 1685 <description>SHA 256.</description> 1686 <value>3</value> 1687 </enumeratedValue> 1688 <enumeratedValue> 1689 <name>sha384</name> 1690 <description>SHA 384.</description> 1691 <value>4</value> 1692 </enumeratedValue> 1693 <enumeratedValue> 1694 <name>sha512</name> 1695 <description>SHA 512.</description> 1696 <value>5</value> 1697 </enumeratedValue> 1698 </enumeratedValues> 1699 </field> 1700 <field> 1701 <name>LAST</name> 1702 <description>Last Message Bit. This bit shall be set along with the HASH_MSG_SZ register prior to hashing the last 512 or 1024-bit block of the message data. It will allow automatic preprocessing of the last message padding, which includes the trailing bit 1, followed by the respective number of zero bits for the last block size and finally the message length represented in bytes. The bit will be automatically cleared at the same time the HASH DONE is set, designating the completion of the last message hash.</description> 1703 <bitOffset>5</bitOffset> 1704 <bitWidth>1</bitWidth> 1705 <enumeratedValues> 1706 <enumeratedValue> 1707 <name>noEffect</name> 1708 <description>No Effect.</description> 1709 <value>0</value> 1710 </enumeratedValue> 1711 <enumeratedValue> 1712 <name>lastMsgData</name> 1713 <description>Last Message Data.</description> 1714 <value>1</value> 1715 </enumeratedValue> 1716 </enumeratedValues> 1717 </field> 1718 </fields> 1719 </register> 1720 <register> 1721 <name>CRC_CTRL</name> 1722 <description>CRC Control Register.</description> 1723 <addressOffset>0x0C</addressOffset> 1724 <fields> 1725 <field> 1726 <name>CRC</name> 1727 <description>Cyclic Redundancy Check Enable. The CRC cannot be enabled if the PRNG is enabled.</description> 1728 <bitOffset>0</bitOffset> 1729 <bitWidth>1</bitWidth> 1730 <enumeratedValues> 1731 <enumeratedValue> 1732 <name>dis</name> 1733 <description>Disable.</description> 1734 <value>0</value> 1735 </enumeratedValue> 1736 <enumeratedValue> 1737 <name>en</name> 1738 <description>Enable.</description> 1739 <value>1</value> 1740 </enumeratedValue> 1741 </enumeratedValues> 1742 </field> 1743 <field> 1744 <name>MSB</name> 1745 <description>MSB select. This bit selects the order of calculating CRC on data.</description> 1746 <bitOffset>1</bitOffset> 1747 <bitWidth>1</bitWidth> 1748 <enumeratedValues> 1749 <enumeratedValue> 1750 <name>lsbFirst</name> 1751 <description>LSB First.</description> 1752 <value>0</value> 1753 </enumeratedValue> 1754 <enumeratedValue> 1755 <name>msbFirst</name> 1756 <description>MSB First.</description> 1757 <value>1</value> 1758 </enumeratedValue> 1759 </enumeratedValues> 1760 </field> 1761 <field derivedFrom="CRC"> 1762 <name>PRNG</name> 1763 <description>Pseudo Random Number Generator Enable. If entropy is disabled, this outputs one byte of pseudo random data per clock cycle. If entropy is enabled, data is output at a rate of one bit per clock cycle.</description> 1764 <bitOffset>2</bitOffset> 1765 <bitWidth>1</bitWidth> 1766 </field> 1767 <field derivedFrom="CRC"> 1768 <name>ENT</name> 1769 <description>Entropy Enable. If the PRNG is enabled, this mixes the high frequency ring oscillator with the LFSR. If the PRNG is disabled, the raw entropy data is output at a rate of 1 bit per clock. This makes it possible to characterize the quality of the entropy source.</description> 1770 <bitOffset>3</bitOffset> 1771 <bitWidth>1</bitWidth> 1772 </field> 1773 <field derivedFrom="CRC"> 1774 <name>HAM</name> 1775 <description>Hamming Code Enable. Enable hamming code calculation.</description> 1776 <bitOffset>4</bitOffset> 1777 <bitWidth>1</bitWidth> 1778 </field> 1779 <field> 1780 <name>HRST</name> 1781 <description>Hamming Reset. Reset Hamming code ECC generator for next block.</description> 1782 <bitOffset>5</bitOffset> 1783 <bitWidth>1</bitWidth> 1784 <access>write-only</access> 1785 <enumeratedValues> 1786 <usage>write</usage> 1787 <enumeratedValue> 1788 <name>reset</name> 1789 <description>Starts reset operation.</description> 1790 <value>1</value> 1791 </enumeratedValue> 1792 </enumeratedValues> 1793 </field> 1794 </fields> 1795 </register> 1796 <register> 1797 <name>DMA_SRC</name> 1798 <description>Crypto DMA Source Address.</description> 1799 <addressOffset>0x10</addressOffset> 1800 <fields> 1801 <field> 1802 <name>ADDR</name> 1803 <description>DMA Source Address.</description> 1804 <bitOffset>0</bitOffset> 1805 <bitWidth>32</bitWidth> 1806 </field> 1807 </fields> 1808 </register> 1809 <register> 1810 <name>DMA_DEST</name> 1811 <description>Crypto DMA Destination Address.</description> 1812 <addressOffset>0x14</addressOffset> 1813 <fields> 1814 <field> 1815 <name>ADDR</name> 1816 <description>DMA Destination Address.</description> 1817 <bitOffset>0</bitOffset> 1818 <bitWidth>32</bitWidth> 1819 </field> 1820 </fields> 1821 </register> 1822 <register> 1823 <name>DMA_CNT</name> 1824 <description>Crypto DMA Byte Count.</description> 1825 <addressOffset>0x18</addressOffset> 1826 <fields> 1827 <field> 1828 <name>ADDR</name> 1829 <description>DMA Byte Address.</description> 1830 <bitOffset>0</bitOffset> 1831 <bitWidth>32</bitWidth> 1832 </field> 1833 </fields> 1834 </register> 1835 <register> 1836 <dim>4</dim> 1837 <dimIncrement>4</dimIncrement> 1838 <name>DIN[%s]</name> 1839 <description>Crypto Data Input. Data input can be written to this register instead of using the DMA. This register writes to the FIFO. This register occupies four successive words to allow the use of multi-store instructions. Words can be written to any location, they will be placed in the FIFO in the order they are written. The endian swap input control bit affects this register.</description> 1840 <addressOffset>0x20</addressOffset> 1841 <access>write-only</access> 1842 <fields> 1843 <field> 1844 <name>DATA</name> 1845 <description>Crypto Data Input. Input can be written to this register instead of using DMA.</description> 1846 <bitOffset>0</bitOffset> 1847 <bitWidth>32</bitWidth> 1848 </field> 1849 </fields> 1850 </register> 1851 <register> 1852 <dim>4</dim> 1853 <dimIncrement>4</dimIncrement> 1854 <name>DOUT[%s]</name> 1855 <description>Crypto Data Output. Resulting data from cipher calculation. Data is placed in the lower words of these four registers depending on the algorithm. For block cipher modes, this register holds the result of most recent encryption or decryption operation. These registers are affected by the endian swap bits.</description> 1856 <addressOffset>0x30</addressOffset> 1857 <access>read-only</access> 1858 <fields> 1859 <field> 1860 <name>DATA</name> 1861 <description>Crypto Data Output. Resulting data from cipher calculation. Data is placed in the lower words of these four registers depending on algorithm.</description> 1862 <bitOffset>0</bitOffset> 1863 <bitWidth>32</bitWidth> 1864 </field> 1865 </fields> 1866 </register> 1867 <register> 1868 <name>CRC_POLY</name> 1869 <description>CRC Polynomial. The polynomial to be used for Galois Field calculations (CRC or LFSR) should be written to this register. This register is affected by the MSB control bit.</description> 1870 <addressOffset>0x40</addressOffset> 1871 <resetValue>0xEDB88320</resetValue> 1872 <fields> 1873 <field> 1874 <name>POLY</name> 1875 <description>CRC Polynomial. The polynomial to be used for Galois Field calculations (CRC or LFSR) should be written to this register. This register is affected by the MSB control bit.</description> 1876 <bitOffset>0</bitOffset> 1877 <bitWidth>32</bitWidth> 1878 </field> 1879 </fields> 1880 </register> 1881 <register> 1882 <name>CRC_VAL</name> 1883 <description>CRC Value. This is the state for the Galois Field. This register holds the result of a CRC calculation or the current state of the LFSR. This register is affected by the MSB control bit.</description> 1884 <addressOffset>0x44</addressOffset> 1885 <resetValue>0xFFFFFFFF</resetValue> 1886 <fields> 1887 <field> 1888 <name>VAL</name> 1889 <description>CRC Value. This is the state for the Galois Field. This register holds the result of a CRC calculation or the current state of LFSR. This register is affected by the MSB control bit.</description> 1890 <bitOffset>0</bitOffset> 1891 <bitWidth>32</bitWidth> 1892 </field> 1893 </fields> 1894 </register> 1895 <register> 1896 <name>HAM_ECC</name> 1897 <description>Hamming ECC Register.</description> 1898 <addressOffset>0x4C</addressOffset> 1899 <fields> 1900 <field> 1901 <name>ECC</name> 1902 <description>Hamming ECC Value. These bits are the even parity of their corresponding bit groups.</description> 1903 <bitOffset>0</bitOffset> 1904 <bitWidth>16</bitWidth> 1905 </field> 1906 <field> 1907 <name>PAR</name> 1908 <description>Parity. This is the parity of the entire array.</description> 1909 <bitOffset>16</bitOffset> 1910 <bitWidth>1</bitWidth> 1911 <enumeratedValues> 1912 <enumeratedValue> 1913 <name>even</name> 1914 <description>Even.</description> 1915 <value>0</value> 1916 </enumeratedValue> 1917 <enumeratedValue> 1918 <name>odd</name> 1919 <description>Odd.</description> 1920 <value>1</value> 1921 </enumeratedValue> 1922 </enumeratedValues> 1923 </field> 1924 </fields> 1925 </register> 1926 <register> 1927 <dim>4</dim> 1928 <dimIncrement>4</dimIncrement> 1929 <name>CIPHER_INIT[%s]</name> 1930 <description>Initial Vector. For block cipher operations that use CBC, CFB, OFB, or CNTR modes, this register holds the initial value. This register is updated with each encryption or decryption operation. This register is affected by the endian swap bits.</description> 1931 <addressOffset>0x50</addressOffset> 1932 <fields> 1933 <field> 1934 <name>IVEC</name> 1935 <description>Initial Vector. For block cipher operations that use CBC, CFB, OFB, or CNTR modes, this register holds the initial value. This register is updated with each encryption or decryption operation. This register is affected by the endian swap bits.</description> 1936 <bitOffset>0</bitOffset> 1937 <bitWidth>32</bitWidth> 1938 </field> 1939 </fields> 1940 </register> 1941 <register> 1942 <dim>8</dim> 1943 <dimIncrement>4</dimIncrement> 1944 <name>CIPHER_KEY[%s]</name> 1945 <description>Cipher Key. This register holds the key used for block cipher operations. The lower words are used for block ciphers that use shorter key lengths. This register is affected by the endian swap input control bits.</description> 1946 <addressOffset>0x60</addressOffset> 1947 <access>write-only</access> 1948 <fields> 1949 <field> 1950 <name>KEY</name> 1951 <description>Cipher Key. This register holds the key used for block cipher operations. The lower words are used for block ciphers that use shorter kye lengths. This register is affected by the endian swap input control bits.</description> 1952 <bitOffset>0</bitOffset> 1953 <bitWidth>32</bitWidth> 1954 </field> 1955 </fields> 1956 </register> 1957 <register> 1958 <dim>16</dim> 1959 <dimIncrement>4</dimIncrement> 1960 <name>HASH_DIGEST[%s]</name> 1961 <description>This register holds the calculated hash value. This register is affected by the endian swap bits.</description> 1962 <addressOffset>0x80</addressOffset> 1963 <fields> 1964 <field> 1965 <name>HASH</name> 1966 <description>This register holds the calculated hash value. This register is affected by the endian swap bits.</description> 1967 <bitOffset>0</bitOffset> 1968 <bitWidth>32</bitWidth> 1969 </field> 1970 </fields> 1971 </register> 1972 <register> 1973 <dim>4</dim> 1974 <dimIncrement>4</dimIncrement> 1975 <name>HASH_MSG_SZ[%s]</name> 1976 <description>Message Size. This register holds the lowest 32-bit of message size in bytes.</description> 1977 <addressOffset>0xC0</addressOffset> 1978 <fields> 1979 <field> 1980 <name>MSGSZ</name> 1981 <description>Message Size. This register holds the lowest 32-bit of message size in bytes.</description> 1982 <bitOffset>0</bitOffset> 1983 <bitWidth>32</bitWidth> 1984 </field> 1985 </fields> 1986 </register> 1987 <register> 1988 <dim>2</dim> 1989 <dimIncrement>4</dimIncrement> 1990 <name>AAD_LENGTH[%s]</name> 1991 <description>AAD Length Registers.</description> 1992 <addressOffset>0xD0</addressOffset> 1993 <resetValue>0x0</resetValue> 1994 <fields> 1995 <field> 1996 <name>LENGTH</name> 1997 <description>AAD length in bytes for AES GCM and CCM operations.</description> 1998 <bitOffset>0</bitOffset> 1999 <bitWidth>32</bitWidth> 2000 </field> 2001 </fields> 2002 </register> 2003 <register> 2004 <dim>2</dim> 2005 <dimIncrement>4</dimIncrement> 2006 <name>PLD_LENGTH[%s]</name> 2007 <description>PLD Length Registers.</description> 2008 <addressOffset>0xD8</addressOffset> 2009 <resetValue>0x0</resetValue> 2010 <fields> 2011 <field> 2012 <name>LENGTH</name> 2013 <description>PLD length in bytes for AES GCM and CCM operations.</description> 2014 <bitOffset>0</bitOffset> 2015 <bitWidth>32</bitWidth> 2016 </field> 2017 </fields> 2018 </register> 2019 <register> 2020 <dim>4</dim> 2021 <dimIncrement>4</dimIncrement> 2022 <name>TAGMIC[%s]</name> 2023 <description>TAG/MIC Registers.</description> 2024 <addressOffset>0xE0</addressOffset> 2025 <fields> 2026 <field> 2027 <name>LENGTH</name> 2028 <description>TAG/MIC output for AES GCM and CCM operations.</description> 2029 <bitOffset>0</bitOffset> 2030 <bitWidth>32</bitWidth> 2031 </field> 2032 </fields> 2033 </register> 2034 <register> 2035 <name>SCA_CTRL0</name> 2036 <description>SCA Control 0 Register.</description> 2037 <addressOffset>0x100</addressOffset> 2038 <fields> 2039 <field> 2040 <name>STC</name> 2041 <description>Start Calculation.</description> 2042 <bitOffset>0</bitOffset> 2043 <bitWidth>1</bitWidth> 2044 </field> 2045 <field> 2046 <name>SCAIE</name> 2047 <description>SCA Interrupt Enable.</description> 2048 <bitOffset>1</bitOffset> 2049 <bitWidth>1</bitWidth> 2050 <enumeratedValues> 2051 <enumeratedValue> 2052 <name>disable</name> 2053 <description>Disable</description> 2054 <value>0</value> 2055 </enumeratedValue> 2056 <enumeratedValue> 2057 <name>enable</name> 2058 <description>Enable</description> 2059 <value>1</value> 2060 </enumeratedValue> 2061 </enumeratedValues> 2062 </field> 2063 <field> 2064 <name>ABORT</name> 2065 <description>Abort Operation.</description> 2066 <bitOffset>2</bitOffset> 2067 <bitWidth>1</bitWidth> 2068 </field> 2069 <field> 2070 <name>ERMEM</name> 2071 <description>Erase Cryptographic Memory.</description> 2072 <bitOffset>4</bitOffset> 2073 <bitWidth>1</bitWidth> 2074 </field> 2075 <field> 2076 <name>MANPARAM</name> 2077 <description>ECC Parameter Source.</description> 2078 <bitOffset>5</bitOffset> 2079 <bitWidth>1</bitWidth> 2080 </field> 2081 <field> 2082 <name>HWKEY</name> 2083 <description>Hardware Key Select.</description> 2084 <bitOffset>6</bitOffset> 2085 <bitWidth>1</bitWidth> 2086 </field> 2087 <field> 2088 <name>OPCODE</name> 2089 <description>SCA Opcode.</description> 2090 <bitOffset>8</bitOffset> 2091 <bitWidth>5</bitWidth> 2092 </field> 2093 <field> 2094 <name>MODADDR</name> 2095 <description>MODULO Address Offset.</description> 2096 <bitOffset>16</bitOffset> 2097 <bitWidth>5</bitWidth> 2098 </field> 2099 <field> 2100 <name>ECCSIZE</name> 2101 <description>ECC Size.</description> 2102 <bitOffset>24</bitOffset> 2103 <bitWidth>2</bitWidth> 2104 </field> 2105 </fields> 2106 </register> 2107 <register> 2108 <name>SCA_CTRL1</name> 2109 <description>SCA Control 1 Register.</description> 2110 <addressOffset>0x104</addressOffset> 2111 <fields> 2112 <field> 2113 <name>MAN</name> 2114 <description>SCA Mode.</description> 2115 <bitOffset>0</bitOffset> 2116 <bitWidth>1</bitWidth> 2117 <enumeratedValues> 2118 <enumeratedValue> 2119 <name>auto</name> 2120 <description>Auto Mode</description> 2121 <value>0</value> 2122 </enumeratedValue> 2123 <enumeratedValue> 2124 <name>manual</name> 2125 <description>Manual Mode</description> 2126 <value>1</value> 2127 </enumeratedValue> 2128 </enumeratedValues> 2129 </field> 2130 <field> 2131 <name>AUTOCARRY</name> 2132 <description>Automatically propagate the carry for the next operation.</description> 2133 <bitOffset>1</bitOffset> 2134 <bitWidth>1</bitWidth> 2135 </field> 2136 <field> 2137 <name>PLUSONE</name> 2138 <description>Enable Carry propagation for the next operation.</description> 2139 <bitOffset>2</bitOffset> 2140 <bitWidth>1</bitWidth> 2141 </field> 2142 <field> 2143 <name>NRNG</name> 2144 <description>NRNG.</description> 2145 <bitOffset>5</bitOffset> 2146 <bitWidth>1</bitWidth> 2147 </field> 2148 <field> 2149 <name>CARRYPOS</name> 2150 <description>To set Carry location.</description> 2151 <bitOffset>8</bitOffset> 2152 <bitWidth>10</bitWidth> 2153 </field> 2154 </fields> 2155 </register> 2156 <register> 2157 <name>SCA_STAT</name> 2158 <description>SCA Status Register.</description> 2159 <addressOffset>0x108</addressOffset> 2160 <fields> 2161 <field> 2162 <name>BUSY</name> 2163 <description>SCA Busy.</description> 2164 <bitOffset>0</bitOffset> 2165 <bitWidth>1</bitWidth> 2166 </field> 2167 <field> 2168 <name>SCAIF</name> 2169 <description>SCA Interrupt Flag.</description> 2170 <bitOffset>1</bitOffset> 2171 <bitWidth>1</bitWidth> 2172 </field> 2173 <field> 2174 <name>PVF1</name> 2175 <description>Point 1 Verification Failed.</description> 2176 <bitOffset>2</bitOffset> 2177 <bitWidth>1</bitWidth> 2178 </field> 2179 <field> 2180 <name>PVF2</name> 2181 <description>Point 2 Verification Failed.</description> 2182 <bitOffset>3</bitOffset> 2183 <bitWidth>1</bitWidth> 2184 </field> 2185 <field> 2186 <name>FSMERR</name> 2187 <description>FSM Transition Error.</description> 2188 <bitOffset>4</bitOffset> 2189 <bitWidth>1</bitWidth> 2190 </field> 2191 <field> 2192 <name>COMPERR</name> 2193 <description>EC Computation Error.</description> 2194 <bitOffset>5</bitOffset> 2195 <bitWidth>1</bitWidth> 2196 </field> 2197 <field> 2198 <name>MEMERR</name> 2199 <description>SCA Memory Access Error.</description> 2200 <bitOffset>6</bitOffset> 2201 <bitWidth>1</bitWidth> 2202 </field> 2203 <field> 2204 <name>CARRY</name> 2205 <description>Carry on ongoing operation.</description> 2206 <bitOffset>8</bitOffset> 2207 <bitWidth>1</bitWidth> 2208 </field> 2209 <field> 2210 <name>GTE2I2</name> 2211 <description>Modulo 2x Result.</description> 2212 <bitOffset>9</bitOffset> 2213 <bitWidth>1</bitWidth> 2214 </field> 2215 <field> 2216 <name>ALUNEG1</name> 2217 <description>ALU 2 SubSign of the subtraction result for ALU_2.</description> 2218 <bitOffset>10</bitOffset> 2219 <bitWidth>1</bitWidth> 2220 </field> 2221 <field> 2222 <name>ALUNEG2</name> 2223 <description>ALU 2 SubSign of the subtraction result for ALU_2.</description> 2224 <bitOffset>11</bitOffset> 2225 <bitWidth>1</bitWidth> 2226 </field> 2227 </fields> 2228 </register> 2229 <register> 2230 <name>SCA_PPX_ADDR</name> 2231 <description>PPX Coordinate Data Pointer Register.</description> 2232 <addressOffset>0x10C</addressOffset> 2233 <resetValue>0x0</resetValue> 2234 <fields> 2235 <field> 2236 <name>ADDR</name> 2237 <description>Point P Coordinate Data Pointer.</description> 2238 <bitOffset>0</bitOffset> 2239 <bitWidth>32</bitWidth> 2240 </field> 2241 </fields> 2242 </register> 2243 <register> 2244 <name>SCA_PPY_ADDR</name> 2245 <description>PPY Coordinate Data Pointer Register.</description> 2246 <addressOffset>0x110</addressOffset> 2247 <resetValue>0x0</resetValue> 2248 <fields> 2249 <field> 2250 <name>ADDR</name> 2251 <description>Point P Coordinate Data Pointer.</description> 2252 <bitOffset>0</bitOffset> 2253 <bitWidth>32</bitWidth> 2254 </field> 2255 </fields> 2256 </register> 2257 <register> 2258 <name>SCA_PPZ_ADDR</name> 2259 <description>PPZ Coordinate Data Pointer Register.</description> 2260 <addressOffset>0x114</addressOffset> 2261 <resetValue>0x0</resetValue> 2262 <fields> 2263 <field> 2264 <name>ADDR</name> 2265 <description>Point P Coordinate Data Pointer.</description> 2266 <bitOffset>0</bitOffset> 2267 <bitWidth>32</bitWidth> 2268 </field> 2269 </fields> 2270 </register> 2271 <register> 2272 <name>SCA_PQX_ADDR</name> 2273 <description>PQX Coordinate Data Pointer Register.</description> 2274 <addressOffset>0x118</addressOffset> 2275 <resetValue>0x0</resetValue> 2276 <fields> 2277 <field> 2278 <name>ADDR</name> 2279 <description>Point Q Coordinate Data Pointer.</description> 2280 <bitOffset>0</bitOffset> 2281 <bitWidth>32</bitWidth> 2282 </field> 2283 </fields> 2284 </register> 2285 <register> 2286 <name>SCA_PQY_ADDR</name> 2287 <description>PQY Coordinate Data Pointer Register.</description> 2288 <addressOffset>0x11C</addressOffset> 2289 <resetValue>0x0</resetValue> 2290 <fields> 2291 <field> 2292 <name>ADDR</name> 2293 <description>Point Q Coordinate Data Pointer.</description> 2294 <bitOffset>0</bitOffset> 2295 <bitWidth>32</bitWidth> 2296 </field> 2297 </fields> 2298 </register> 2299 <register> 2300 <name>SCA_PQZ_ADDR</name> 2301 <description>PQZ Coordinate Data Pointer Register.</description> 2302 <addressOffset>0x120</addressOffset> 2303 <resetValue>0x0</resetValue> 2304 <fields> 2305 <field> 2306 <name>ADDR</name> 2307 <description>Point Q Coordinate Data Pointer.</description> 2308 <bitOffset>0</bitOffset> 2309 <bitWidth>32</bitWidth> 2310 </field> 2311 </fields> 2312 </register> 2313 <register> 2314 <name>SCA_RDSA_ADDR</name> 2315 <description>SCA RDSA Address Register.</description> 2316 <addressOffset>0x124</addressOffset> 2317 <resetValue>0x0</resetValue> 2318 <fields> 2319 <field> 2320 <name>ADDR</name> 2321 <description>The starting address of the R portion for R, S ECDSA signature.</description> 2322 <bitOffset>0</bitOffset> 2323 <bitWidth>32</bitWidth> 2324 </field> 2325 </fields> 2326 </register> 2327 <register> 2328 <name>SCA_RES_ADDR</name> 2329 <description>SCA Result Address Register.</description> 2330 <addressOffset>0x128</addressOffset> 2331 <resetValue>0x0</resetValue> 2332 <fields> 2333 <field> 2334 <name>ADDR</name> 2335 <description>Starting address of result storage.</description> 2336 <bitOffset>0</bitOffset> 2337 <bitWidth>32</bitWidth> 2338 </field> 2339 </fields> 2340 </register> 2341 <register> 2342 <name>SCA_OP_BUFF_ADDR</name> 2343 <description>SCA Operation Buffer Address Register.</description> 2344 <addressOffset>0x12C</addressOffset> 2345 <resetValue>0x0</resetValue> 2346 <fields> 2347 <field> 2348 <name>ADDR</name> 2349 <description>Starting address of operation buffer.</description> 2350 <bitOffset>0</bitOffset> 2351 <bitWidth>32</bitWidth> 2352 </field> 2353 </fields> 2354 </register> 2355 <register> 2356 <name>SCA_MODDATA</name> 2357 <description>SCA Modulo Data Input Register.</description> 2358 <addressOffset>0x130</addressOffset> 2359 <resetValue>0x0</resetValue> 2360 <fields> 2361 <field> 2362 <name>DATA</name> 2363 <description>Used to load the SCA modulo for modular operations.</description> 2364 <bitOffset>0</bitOffset> 2365 <bitWidth>32</bitWidth> 2366 </field> 2367 </fields> 2368 </register> 2369 <register> 2370 <name>SCA_NRNG</name> 2371 <description>Starting address for NRNG stored in SRAM.</description> 2372 <addressOffset>0x134</addressOffset> 2373 <resetValue>0x0</resetValue> 2374 </register> 2375 </registers> 2376 </peripheral> 2377<!--CTB The Cryptographic Toolbox is a combination of cryptographic engines and a secure cryptographic accelerator (SCA) used to provide advanced cryptographic security.--> 2378 <peripheral> 2379 <name>DMA</name> 2380 <description>DMA Controller Fully programmable, chaining capable DMA channels.</description> 2381 <baseAddress>0x40028000</baseAddress> 2382 <size>32</size> 2383 <addressBlock> 2384 <offset>0x00</offset> 2385 <size>0x1000</size> 2386 <usage>registers</usage> 2387 </addressBlock> 2388 <interrupt> 2389 <name>DMA0</name> 2390 <value>28</value> 2391 </interrupt> 2392 <interrupt> 2393 <name>DMA1</name> 2394 <value>29</value> 2395 </interrupt> 2396 <interrupt> 2397 <name>DMA2</name> 2398 <value>30</value> 2399 </interrupt> 2400 <interrupt> 2401 <name>DMA3</name> 2402 <value>31</value> 2403 </interrupt> 2404 <interrupt> 2405 <name>DMA4</name> 2406 <value>68</value> 2407 </interrupt> 2408 <interrupt> 2409 <name>DMA5</name> 2410 <value>69</value> 2411 </interrupt> 2412 <interrupt> 2413 <name>DMA6</name> 2414 <value>70</value> 2415 </interrupt> 2416 <interrupt> 2417 <name>DMA7</name> 2418 <value>71</value> 2419 </interrupt> 2420 <interrupt> 2421 <name>DMA8</name> 2422 <value>72</value> 2423 </interrupt> 2424 <interrupt> 2425 <name>DMA9</name> 2426 <value>73</value> 2427 </interrupt> 2428 <interrupt> 2429 <name>DMA10</name> 2430 <value>74</value> 2431 </interrupt> 2432 <interrupt> 2433 <name>DMA11</name> 2434 <value>75</value> 2435 </interrupt> 2436 <registers> 2437 <register> 2438 <name>INTEN</name> 2439 <description>DMA Control Register.</description> 2440 <addressOffset>0x000</addressOffset> 2441 <fields> 2442 <field> 2443 <name>CH0</name> 2444 <description>Channel 0 Interrupt Enable.</description> 2445 <bitOffset>0</bitOffset> 2446 <bitWidth>1</bitWidth> 2447 <enumeratedValues> 2448 <enumeratedValue> 2449 <name>dis</name> 2450 <description>Disable.</description> 2451 <value>0</value> 2452 </enumeratedValue> 2453 <enumeratedValue> 2454 <name>en</name> 2455 <description>Enable.</description> 2456 <value>1</value> 2457 </enumeratedValue> 2458 </enumeratedValues> 2459 </field> 2460 <field derivedFrom="CH0"> 2461 <name>CH1</name> 2462 <description>Channel 1 Interrupt Enable.</description> 2463 <bitOffset>1</bitOffset> 2464 <bitWidth>1</bitWidth> 2465 </field> 2466 <field derivedFrom="CH0"> 2467 <name>CH2</name> 2468 <description>Channel 2 Interrupt Enable.</description> 2469 <bitOffset>2</bitOffset> 2470 <bitWidth>1</bitWidth> 2471 </field> 2472 <field derivedFrom="CH0"> 2473 <name>CH3</name> 2474 <description>Channel 3 Interrupt Enable.</description> 2475 <bitOffset>3</bitOffset> 2476 <bitWidth>1</bitWidth> 2477 </field> 2478 <field derivedFrom="CH0"> 2479 <name>CH4</name> 2480 <description>Channel 4 Interrupt Enable.</description> 2481 <bitOffset>4</bitOffset> 2482 <bitWidth>1</bitWidth> 2483 </field> 2484 <field derivedFrom="CH0"> 2485 <name>CH5</name> 2486 <description>Channel 5 Interrupt Enable.</description> 2487 <bitOffset>5</bitOffset> 2488 <bitWidth>1</bitWidth> 2489 </field> 2490 <field derivedFrom="CH0"> 2491 <name>CH6</name> 2492 <description>Channel 6 Interrupt Enable.</description> 2493 <bitOffset>6</bitOffset> 2494 <bitWidth>1</bitWidth> 2495 </field> 2496 <field derivedFrom="CH0"> 2497 <name>CH7</name> 2498 <description>Channel 7 Interrupt Enable.</description> 2499 <bitOffset>7</bitOffset> 2500 <bitWidth>1</bitWidth> 2501 </field> 2502 </fields> 2503 </register> 2504 <register> 2505 <name>INTFL</name> 2506 <description>DMA Interrupt Register.</description> 2507 <addressOffset>0x004</addressOffset> 2508 <access>read-only</access> 2509 <fields> 2510 <field> 2511 <name>CH0</name> 2512 <description>Channel Interrupt. To clear an interrupt, all active interrupt bits of the DMA_ST must be cleared. The interrupt bits are set only if their corresponding interrupt enable bits are set in DMA_CN.</description> 2513 <bitOffset>0</bitOffset> 2514 <bitWidth>1</bitWidth> 2515 <enumeratedValues> 2516 <enumeratedValue> 2517 <name>inactive</name> 2518 <description>No interrupt is pending.</description> 2519 <value>0</value> 2520 </enumeratedValue> 2521 <enumeratedValue> 2522 <name>pending</name> 2523 <description>An interrupt is pending.</description> 2524 <value>1</value> 2525 </enumeratedValue> 2526 </enumeratedValues> 2527 </field> 2528 <field derivedFrom="CH0"> 2529 <name>CH1</name> 2530 <bitOffset>1</bitOffset> 2531 <bitWidth>1</bitWidth> 2532 </field> 2533 <field derivedFrom="CH0"> 2534 <name>CH2</name> 2535 <bitOffset>2</bitOffset> 2536 <bitWidth>1</bitWidth> 2537 </field> 2538 <field derivedFrom="CH0"> 2539 <name>CH3</name> 2540 <bitOffset>3</bitOffset> 2541 <bitWidth>1</bitWidth> 2542 </field> 2543 <field derivedFrom="CH0"> 2544 <name>CH4</name> 2545 <bitOffset>4</bitOffset> 2546 <bitWidth>1</bitWidth> 2547 </field> 2548 <field derivedFrom="CH0"> 2549 <name>CH5</name> 2550 <bitOffset>5</bitOffset> 2551 <bitWidth>1</bitWidth> 2552 </field> 2553 <field derivedFrom="CH0"> 2554 <name>CH6</name> 2555 <bitOffset>6</bitOffset> 2556 <bitWidth>1</bitWidth> 2557 </field> 2558 <field derivedFrom="CH0"> 2559 <name>CH7</name> 2560 <bitOffset>7</bitOffset> 2561 <bitWidth>1</bitWidth> 2562 </field> 2563 </fields> 2564 </register> 2565 <cluster> 2566 <dim>12</dim> 2567 <dimIncrement>0x20</dimIncrement> 2568 <name>CH[%s]</name> 2569 <description>DMA Channel registers.</description> 2570 <headerStructName>dma_ch</headerStructName> 2571 <addressOffset>0x100</addressOffset> 2572 <access>read-write</access> 2573 <register> 2574 <name>CTRL</name> 2575 <description>DMA Channel Control Register.</description> 2576 <addressOffset>0x000</addressOffset> 2577 <fields> 2578 <field> 2579 <name>EN</name> 2580 <description>Channel Enable. This bit is automatically cleared when DMA_ST.CH_ST changes from 1 to 0.</description> 2581 <bitOffset>0</bitOffset> 2582 <bitWidth>1</bitWidth> 2583 <enumeratedValues> 2584 <enumeratedValue> 2585 <name>dis</name> 2586 <description>Disable.</description> 2587 <value>0</value> 2588 </enumeratedValue> 2589 <enumeratedValue> 2590 <name>en</name> 2591 <description>Enable.</description> 2592 <value>1</value> 2593 </enumeratedValue> 2594 </enumeratedValues> 2595 </field> 2596 <field> 2597 <name>RLDEN</name> 2598 <description>Reload Enable. Setting this bit to 1 enables DMA_SRC, DMA_DST and DMA_CNT to be reloaded with their corresponding reload registers upon count-to-zero. This bit is also writeable in the Count Reload Register. Refer to the description on Buffer Chaining for use of this bit. If buffer chaining is not used this bit must be written with a 0. This bit should be set after the reload registers have been programmed.</description> 2599 <bitOffset>1</bitOffset> 2600 <bitWidth>1</bitWidth> 2601 <enumeratedValues> 2602 <enumeratedValue> 2603 <name>dis</name> 2604 <description>Disable.</description> 2605 <value>0</value> 2606 </enumeratedValue> 2607 <enumeratedValue> 2608 <name>en</name> 2609 <description>Enable.</description> 2610 <value>1</value> 2611 </enumeratedValue> 2612 </enumeratedValues> 2613 </field> 2614 <field> 2615 <name>PRI</name> 2616 <description>DMA Priority.</description> 2617 <bitOffset>2</bitOffset> 2618 <bitWidth>2</bitWidth> 2619 <enumeratedValues> 2620 <enumeratedValue> 2621 <name>high</name> 2622 <description>Highest Priority.</description> 2623 <value>0</value> 2624 </enumeratedValue> 2625 <enumeratedValue> 2626 <name>medHigh</name> 2627 <description>Medium High Priority.</description> 2628 <value>1</value> 2629 </enumeratedValue> 2630 <enumeratedValue> 2631 <name>medLow</name> 2632 <description>Medium Low Priority.</description> 2633 <value>2</value> 2634 </enumeratedValue> 2635 <enumeratedValue> 2636 <name>low</name> 2637 <description>Lowest Priority.</description> 2638 <value>3</value> 2639 </enumeratedValue> 2640 </enumeratedValues> 2641 </field> 2642 <field> 2643 <name>REQUEST</name> 2644 <description>Request Select. Select DMA request line for this channel. If memory-to-memory is selected, the channel operates as if the request is always active.</description> 2645 <bitOffset>4</bitOffset> 2646 <bitWidth>6</bitWidth> 2647 <enumeratedValues> 2648 <enumeratedValue> 2649 <name>MEMTOMEM</name> 2650 <description>Memory To Memory</description> 2651 <value>0x00</value> 2652 </enumeratedValue> 2653 <enumeratedValue> 2654 <name>SPI0RX</name> 2655 <description>SPI0 RX</description> 2656 <value>0x01</value> 2657 </enumeratedValue> 2658 <enumeratedValue> 2659 <name>SPI1RX</name> 2660 <description>SPI1 RX</description> 2661 <value>0x02</value> 2662 </enumeratedValue> 2663 <enumeratedValue> 2664 <name>SPI2RX</name> 2665 <description>SPI2 RX</description> 2666 <value>0x03</value> 2667 </enumeratedValue> 2668 <enumeratedValue> 2669 <name>UART0RX</name> 2670 <description>UART0 RX</description> 2671 <value>0x04</value> 2672 </enumeratedValue> 2673 <enumeratedValue> 2674 <name>UART1RX</name> 2675 <description>UART1 RX</description> 2676 <value>0x05</value> 2677 </enumeratedValue> 2678 <enumeratedValue> 2679 <name>I2C0RX</name> 2680 <description>I2C0 RX</description> 2681 <value>0x07</value> 2682 </enumeratedValue> 2683 <enumeratedValue> 2684 <name>I2C1RX</name> 2685 <description>I2C1 RX</description> 2686 <value>0x08</value> 2687 </enumeratedValue> 2688 <enumeratedValue> 2689 <name>ADC</name> 2690 <description>ADC</description> 2691 <value>0x09</value> 2692 </enumeratedValue> 2693 <enumeratedValue> 2694 <name>I2C2RX</name> 2695 <description>I2C2 RX</description> 2696 <value>0x0A</value> 2697 </enumeratedValue> 2698 <enumeratedValue> 2699 <name>UART2RX</name> 2700 <description>UART2 RX</description> 2701 <value>0x0E</value> 2702 </enumeratedValue> 2703 <enumeratedValue> 2704 <name>SPI3RX</name> 2705 <description>SPI3 RX</description> 2706 <value>0x0F</value> 2707 </enumeratedValue> 2708 <enumeratedValue> 2709 <name>AESRX</name> 2710 <description>AES RX</description> 2711 <value>0x10</value> 2712 </enumeratedValue> 2713 <enumeratedValue> 2714 <name>UART3RX</name> 2715 <description>UART3 RX</description> 2716 <value>0x1C</value> 2717 </enumeratedValue> 2718 <enumeratedValue> 2719 <name>I2SRX</name> 2720 <description>I2S RX</description> 2721 <value>0x1E</value> 2722 </enumeratedValue> 2723 <enumeratedValue> 2724 <name>SPI0TX</name> 2725 <description>SPI0 TX</description> 2726 <value>0x21</value> 2727 </enumeratedValue> 2728 <enumeratedValue> 2729 <name>SPI1TX</name> 2730 <description>SPI1 TX</description> 2731 <value>0x22</value> 2732 </enumeratedValue> 2733 <enumeratedValue> 2734 <name>SPI2TX</name> 2735 <description>SPI2 TX</description> 2736 <value>0x23</value> 2737 </enumeratedValue> 2738 <enumeratedValue> 2739 <name>UART0TX</name> 2740 <description>UART0 TX</description> 2741 <value>0x24</value> 2742 </enumeratedValue> 2743 <enumeratedValue> 2744 <name>UART1TX</name> 2745 <description>UART1 TX</description> 2746 <value>0x25</value> 2747 </enumeratedValue> 2748 <enumeratedValue> 2749 <name>I2C0TX</name> 2750 <description>I2C0 TX</description> 2751 <value>0x27</value> 2752 </enumeratedValue> 2753 <enumeratedValue> 2754 <name>I2C1TX</name> 2755 <description>I2C1 TX</description> 2756 <value>0x28</value> 2757 </enumeratedValue> 2758 <enumeratedValue> 2759 <name>I2C2TX</name> 2760 <description>I2C2 TX</description> 2761 <value>0x2A</value> 2762 </enumeratedValue> 2763 <enumeratedValue> 2764 <name>CRCTX</name> 2765 <description>CRC TX</description> 2766 <value>0x2C</value> 2767 </enumeratedValue> 2768 <enumeratedValue> 2769 <name>UART2TX</name> 2770 <description>UART2 TX</description> 2771 <value>0x2E</value> 2772 </enumeratedValue> 2773 <enumeratedValue> 2774 <name>SPI3TX</name> 2775 <description>SPI3 TX</description> 2776 <value>0x2F</value> 2777 </enumeratedValue> 2778 <enumeratedValue> 2779 <name>AESTX</name> 2780 <description>AES TX</description> 2781 <value>0x30</value> 2782 </enumeratedValue> 2783 <enumeratedValue> 2784 <name>UART3TX</name> 2785 <description>UART3 TX</description> 2786 <value>0x3C</value> 2787 </enumeratedValue> 2788 <enumeratedValue> 2789 <name>I2STX</name> 2790 <description>I2S TX</description> 2791 <value>0x3E</value> 2792 </enumeratedValue> 2793 </enumeratedValues> 2794 </field> 2795 <field> 2796 <name>TO_WAIT</name> 2797 <description>Request Wait Enable. When enabled, delay timer start until DMA request transitions from active to inactive.</description> 2798 <bitOffset>10</bitOffset> 2799 <bitWidth>1</bitWidth> 2800 <enumeratedValues> 2801 <enumeratedValue> 2802 <name>dis</name> 2803 <description>Disable.</description> 2804 <value>0</value> 2805 </enumeratedValue> 2806 <enumeratedValue> 2807 <name>en</name> 2808 <description>Enable.</description> 2809 <value>1</value> 2810 </enumeratedValue> 2811 </enumeratedValues> 2812 </field> 2813 <field> 2814 <name>TO_PER</name> 2815 <description>Timeout Period Select.</description> 2816 <bitOffset>11</bitOffset> 2817 <bitWidth>3</bitWidth> 2818 <enumeratedValues> 2819 <enumeratedValue> 2820 <name>to4</name> 2821 <description>Timeout of 3 to 4 prescale clocks.</description> 2822 <value>0</value> 2823 </enumeratedValue> 2824 <enumeratedValue> 2825 <name>to8</name> 2826 <description>Timeout of 7 to 8 prescale clocks.</description> 2827 <value>1</value> 2828 </enumeratedValue> 2829 <enumeratedValue> 2830 <name>to16</name> 2831 <description>Timeout of 15 to 16 prescale clocks.</description> 2832 <value>2</value> 2833 </enumeratedValue> 2834 <enumeratedValue> 2835 <name>to32</name> 2836 <description>Timeout of 31 to 32 prescale clocks.</description> 2837 <value>3</value> 2838 </enumeratedValue> 2839 <enumeratedValue> 2840 <name>to64</name> 2841 <description>Timeout of 63 to 64 prescale clocks.</description> 2842 <value>4</value> 2843 </enumeratedValue> 2844 <enumeratedValue> 2845 <name>to128</name> 2846 <description>Timeout of 127 to 128 prescale clocks.</description> 2847 <value>5</value> 2848 </enumeratedValue> 2849 <enumeratedValue> 2850 <name>to256</name> 2851 <description>Timeout of 255 to 256 prescale clocks.</description> 2852 <value>6</value> 2853 </enumeratedValue> 2854 <enumeratedValue> 2855 <name>to512</name> 2856 <description>Timeout of 511 to 512 prescale clocks.</description> 2857 <value>7</value> 2858 </enumeratedValue> 2859 </enumeratedValues> 2860 </field> 2861 <field> 2862 <name>TO_CLKDIV</name> 2863 <description>Pre-Scale Select. Selects the Pre-Scale divider for timer clock input.</description> 2864 <bitOffset>14</bitOffset> 2865 <bitWidth>2</bitWidth> 2866 <enumeratedValues> 2867 <enumeratedValue> 2868 <name>dis</name> 2869 <description>Disable timer.</description> 2870 <value>0</value> 2871 </enumeratedValue> 2872 <enumeratedValue> 2873 <name>div256</name> 2874 <description>hclk / 256.</description> 2875 <value>1</value> 2876 </enumeratedValue> 2877 <enumeratedValue> 2878 <name>div64k</name> 2879 <description>hclk / 64k.</description> 2880 <value>2</value> 2881 </enumeratedValue> 2882 <enumeratedValue> 2883 <name>div16M</name> 2884 <description>hclk / 16M.</description> 2885 <value>3</value> 2886 </enumeratedValue> 2887 </enumeratedValues> 2888 </field> 2889 <field> 2890 <name>SRCWD</name> 2891 <description>Source Width. In most cases, this will be the data width of each AHB transactions. However, the width will be reduced in the cases where DMA_CNT indicates a smaller value.</description> 2892 <bitOffset>16</bitOffset> 2893 <bitWidth>2</bitWidth> 2894 <enumeratedValues> 2895 <enumeratedValue> 2896 <name>byte</name> 2897 <description>Byte.</description> 2898 <value>0</value> 2899 </enumeratedValue> 2900 <enumeratedValue> 2901 <name>halfWord</name> 2902 <description>Halfword.</description> 2903 <value>1</value> 2904 </enumeratedValue> 2905 <enumeratedValue> 2906 <name>word</name> 2907 <description>Word.</description> 2908 <value>2</value> 2909 </enumeratedValue> 2910 </enumeratedValues> 2911 </field> 2912 <field> 2913 <name>SRCINC</name> 2914 <description>Source Increment Enable. This bit enables DMA_SRC increment upon every AHB transaction. This bit is forced to 0 for DMA receive from peripherals.</description> 2915 <bitOffset>18</bitOffset> 2916 <bitWidth>1</bitWidth> 2917 <enumeratedValues> 2918 <enumeratedValue> 2919 <name>dis</name> 2920 <description>Disable.</description> 2921 <value>0</value> 2922 </enumeratedValue> 2923 <enumeratedValue> 2924 <name>en</name> 2925 <description>Enable.</description> 2926 <value>1</value> 2927 </enumeratedValue> 2928 </enumeratedValues> 2929 </field> 2930 <field> 2931 <name>DSTWD</name> 2932 <description>Destination Width. Indicates the width of the each AHB transactions to the destination peripheral or memory. (The actual width may be less than this if there are insufficient bytes in the DMA FIFO for the full width).</description> 2933 <bitOffset>20</bitOffset> 2934 <bitWidth>2</bitWidth> 2935 <enumeratedValues> 2936 <enumeratedValue> 2937 <name>byte</name> 2938 <description>Byte.</description> 2939 <value>0</value> 2940 </enumeratedValue> 2941 <enumeratedValue> 2942 <name>halfWord</name> 2943 <description>Halfword.</description> 2944 <value>1</value> 2945 </enumeratedValue> 2946 <enumeratedValue> 2947 <name>word</name> 2948 <description>Word.</description> 2949 <value>2</value> 2950 </enumeratedValue> 2951 </enumeratedValues> 2952 </field> 2953 <field> 2954 <name>DSTINC</name> 2955 <description>Destination Increment Enable. This bit enables DMA_DST increment upon every AHB transaction. This bit is forced to 0 for DMA transmit to peripherals.</description> 2956 <bitOffset>22</bitOffset> 2957 <bitWidth>1</bitWidth> 2958 <enumeratedValues> 2959 <enumeratedValue> 2960 <name>dis</name> 2961 <description>Disable.</description> 2962 <value>0</value> 2963 </enumeratedValue> 2964 <enumeratedValue> 2965 <name>en</name> 2966 <description>Enable.</description> 2967 <value>1</value> 2968 </enumeratedValue> 2969 </enumeratedValues> 2970 </field> 2971 <field> 2972 <name>BURST_SIZE</name> 2973 <description>Burst Size. The number of bytes to be transferred into and out of the DMA FIFO in a single burst. Burst size equals 1 + value stored in this field.</description> 2974 <bitOffset>24</bitOffset> 2975 <bitWidth>5</bitWidth> 2976 </field> 2977 <field> 2978 <name>DIS_IE</name> 2979 <description>Channel Disable Interrupt Enable. When enabled, the IPEND will be set to 1 whenever CH_ST changes from 1 to 0.</description> 2980 <bitOffset>30</bitOffset> 2981 <bitWidth>1</bitWidth> 2982 <enumeratedValues> 2983 <enumeratedValue> 2984 <name>dis</name> 2985 <description>Disable.</description> 2986 <value>0</value> 2987 </enumeratedValue> 2988 <enumeratedValue> 2989 <name>en</name> 2990 <description>Enable.</description> 2991 <value>1</value> 2992 </enumeratedValue> 2993 </enumeratedValues> 2994 </field> 2995 <field> 2996 <name>CTZ_IE</name> 2997 <description>Count-to-zero Interrupts Enable. When enabled, the IPEND will be set to 1 whenever a count-to-zero event occurs.</description> 2998 <bitOffset>31</bitOffset> 2999 <bitWidth>1</bitWidth> 3000 <enumeratedValues> 3001 <enumeratedValue> 3002 <name>dis</name> 3003 <description>Disable.</description> 3004 <value>0</value> 3005 </enumeratedValue> 3006 <enumeratedValue> 3007 <name>en</name> 3008 <description>Enable.</description> 3009 <value>1</value> 3010 </enumeratedValue> 3011 </enumeratedValues> 3012 </field> 3013 </fields> 3014 </register> 3015 <register> 3016 <name>STATUS</name> 3017 <description>DMA Channel Status Register.</description> 3018 <addressOffset>0x004</addressOffset> 3019 <fields> 3020 <field> 3021 <name>STATUS</name> 3022 <description>Channel Status. This bit is used to indicate to the programmer when it is safe to change the configuration, address, and count registers for the channel. Whenever this bit is cleared by hardware, the DMA_CFG.CHEN bit is also cleared (if not cleared already).</description> 3023 <bitOffset>0</bitOffset> 3024 <bitWidth>1</bitWidth> 3025 <access>read-only</access> 3026 <enumeratedValues> 3027 <enumeratedValue> 3028 <name>dis</name> 3029 <description>Disable.</description> 3030 <value>0</value> 3031 </enumeratedValue> 3032 <enumeratedValue> 3033 <name>en</name> 3034 <description>Enable.</description> 3035 <value>1</value> 3036 </enumeratedValue> 3037 </enumeratedValues> 3038 </field> 3039 <field> 3040 <name>IPEND</name> 3041 <description>Channel Interrupt.</description> 3042 <bitOffset>1</bitOffset> 3043 <bitWidth>1</bitWidth> 3044 <access>read-only</access> 3045 <enumeratedValues> 3046 <enumeratedValue> 3047 <name>inactive</name> 3048 <description>No interrupt is pending.</description> 3049 <value>0</value> 3050 </enumeratedValue> 3051 <enumeratedValue> 3052 <name>pending</name> 3053 <description>An interrupt is pending.</description> 3054 <value>1</value> 3055 </enumeratedValue> 3056 </enumeratedValues> 3057 </field> 3058 <field> 3059 <name>CTZ_IF</name> 3060 <description>Count-to-Zero (CTZ) Interrupt Flag</description> 3061 <bitOffset>2</bitOffset> 3062 <bitWidth>1</bitWidth> 3063 <modifiedWriteValues>oneToClear</modifiedWriteValues> 3064 </field> 3065 <field> 3066 <name>RLD_IF</name> 3067 <description>Reload Event Interrupt Flag.</description> 3068 <bitOffset>3</bitOffset> 3069 <bitWidth>1</bitWidth> 3070 <modifiedWriteValues>oneToClear</modifiedWriteValues> 3071 </field> 3072 <field> 3073 <name>BUS_ERR</name> 3074 <description>Bus Error. Indicates that an AHB abort was received and the channel has been disabled.</description> 3075 <bitOffset>4</bitOffset> 3076 <bitWidth>1</bitWidth> 3077 <modifiedWriteValues>oneToClear</modifiedWriteValues> 3078 </field> 3079 <field> 3080 <name>TO_IF</name> 3081 <description>Time-Out Event Interrupt Flag.</description> 3082 <bitOffset>6</bitOffset> 3083 <bitWidth>1</bitWidth> 3084 <modifiedWriteValues>oneToClear</modifiedWriteValues> 3085 </field> 3086 </fields> 3087 </register> 3088 <register> 3089 <name>SRC</name> 3090 <description>Source Device Address. If SRCINC=1, the counter bits are incremented by 1,2, or 4, depending on the data width of each AHB cycle. For peripheral transfers, some or all of the actual address bits are fixed. If SRCINC=0, this register remains constant. In the case where a count-to-zero condition occurs while RLDEN=1, the register is reloaded with the contents of DMA_SRC_RLD.</description> 3091 <addressOffset>0x008</addressOffset> 3092 <fields> 3093 <field> 3094 <name>ADDR</name> 3095 <bitOffset>0</bitOffset> 3096 <bitWidth>32</bitWidth> 3097 </field> 3098 </fields> 3099 </register> 3100 <register> 3101 <name>DST</name> 3102 <description>Destination Device Address. For peripheral transfers, some or all of the actual address bits are fixed. If DSTINC=1, this register is incremented on every AHB write out of the DMA FIFO. They are incremented by 1, 2, or 4, depending on the data width of each AHB cycle. In the case where a count-to-zero condition occurs while RLDEN=1, the register is reloaded with DMA_DST_RLD.</description> 3103 <addressOffset>0x00C</addressOffset> 3104 <fields> 3105 <field> 3106 <name>ADDR</name> 3107 <bitOffset>0</bitOffset> 3108 <bitWidth>32</bitWidth> 3109 </field> 3110 </fields> 3111 </register> 3112 <register> 3113 <name>CNT</name> 3114 <description>DMA Counter. The user loads this register with the number of bytes to transfer. This counter decreases on every AHB cycle into the DMA FIFO. The decrement will be 1, 2, or 4 depending on the data width of each AHB cycle. When the counter reaches 0, a count-to-zero condition is triggered.</description> 3115 <addressOffset>0x010</addressOffset> 3116 <fields> 3117 <field> 3118 <name>CNT</name> 3119 <description>DMA Counter.</description> 3120 <bitOffset>0</bitOffset> 3121 <bitWidth>24</bitWidth> 3122 </field> 3123 </fields> 3124 </register> 3125 <register> 3126 <name>SRCRLD</name> 3127 <description>Source Address Reload Value. The value of this register is loaded into DMA0_SRC upon a count-to-zero condition.</description> 3128 <addressOffset>0x014</addressOffset> 3129 <fields> 3130 <field> 3131 <name>ADDR</name> 3132 <description>Source Address Reload Value.</description> 3133 <bitOffset>0</bitOffset> 3134 <bitWidth>31</bitWidth> 3135 </field> 3136 </fields> 3137 </register> 3138 <register> 3139 <name>DSTRLD</name> 3140 <description>Destination Address Reload Value. The value of this register is loaded into DMA0_DST upon a count-to-zero condition.</description> 3141 <addressOffset>0x018</addressOffset> 3142 <fields> 3143 <field> 3144 <name>ADDR</name> 3145 <description>Destination Address Reload Value.</description> 3146 <bitOffset>0</bitOffset> 3147 <bitWidth>31</bitWidth> 3148 </field> 3149 </fields> 3150 </register> 3151 <register> 3152 <name>CNTRLD</name> 3153 <description>DMA Channel Count Reload Register.</description> 3154 <addressOffset>0x01C</addressOffset> 3155 <fields> 3156 <field> 3157 <name>CNT</name> 3158 <description>Count Reload Value. The value of this register is loaded into DMA0_CNT upon a count-to-zero condition.</description> 3159 <bitOffset>0</bitOffset> 3160 <bitWidth>24</bitWidth> 3161 </field> 3162 <field> 3163 <name>EN</name> 3164 <description>Reload Enable. This bit should be set after the address reload registers have been programmed. This bit is automatically cleared to 0 when reload occurs.</description> 3165 <bitOffset>31</bitOffset> 3166 <bitWidth>1</bitWidth> 3167 <enumeratedValues> 3168 <enumeratedValue> 3169 <name>dis</name> 3170 <description>Disable.</description> 3171 <value>0</value> 3172 </enumeratedValue> 3173 <enumeratedValue> 3174 <name>en</name> 3175 <description>Enable.</description> 3176 <value>1</value> 3177 </enumeratedValue> 3178 </enumeratedValues> 3179 </field> 3180 </fields> 3181 </register> 3182 </cluster> 3183 </registers> 3184 </peripheral> 3185<!--DMA DMA Controller Fully programmable, chaining capable DMA channels.--> 3186 <peripheral> 3187 <name>FCR</name> 3188 <description>Function Control Register.</description> 3189 <baseAddress>0x40000800</baseAddress> 3190 <addressBlock> 3191 <offset>0x00</offset> 3192 <size>0x400</size> 3193 <usage>registers</usage> 3194 </addressBlock> 3195 <registers> 3196 <register> 3197 <name>FCTRL0</name> 3198 <description>Register 0.</description> 3199 <addressOffset>0x00</addressOffset> 3200 <access>read-write</access> 3201 <fields> 3202 <field> 3203 <name>ERFO_RANGE_SEL</name> 3204 <description>14MHz-32MHz ERFO Frequency Range Select.</description> 3205 <bitOffset>0</bitOffset> 3206 <bitWidth>3</bitWidth> 3207 </field> 3208 <field> 3209 <name>KEYWIPE_SYS</name> 3210 <description>KEYWIPE_SYS.</description> 3211 <bitOffset>8</bitOffset> 3212 <bitWidth>1</bitWidth> 3213 </field> 3214 <field> 3215 <name>I2C0_SDA_FILTER_EN</name> 3216 <description>I2C0 SDA Glitch Filter Enable.</description> 3217 <bitOffset>20</bitOffset> 3218 <bitWidth>1</bitWidth> 3219 <enumeratedValues> 3220 <enumeratedValue> 3221 <name>dis</name> 3222 <description>Filter disabled.</description> 3223 <value>0</value> 3224 </enumeratedValue> 3225 <enumeratedValue> 3226 <name>en</name> 3227 <description>Filter enabled.</description> 3228 <value>1</value> 3229 </enumeratedValue> 3230 </enumeratedValues> 3231 </field> 3232 <field derivedFrom="I2C0_SDA_FILTER_EN"> 3233 <name>I2C0_SCL_FILTER_EN</name> 3234 <description>I2C0 SCL Glitch Filter Enable.</description> 3235 <bitOffset>21</bitOffset> 3236 <bitWidth>1</bitWidth> 3237 </field> 3238 <field derivedFrom="I2C0_SDA_FILTER_EN"> 3239 <name>I2C1_SDA_FILTER_EN</name> 3240 <description>I2C1 SDA Glitch Filter Enable.</description> 3241 <bitOffset>22</bitOffset> 3242 <bitWidth>1</bitWidth> 3243 </field> 3244 <field derivedFrom="I2C0_SDA_FILTER_EN"> 3245 <name>I2C1_SCL_FILTER_EN</name> 3246 <description>I2C1 SCL Glitch Filter Enable.</description> 3247 <bitOffset>23</bitOffset> 3248 <bitWidth>1</bitWidth> 3249 </field> 3250 <field derivedFrom="I2C0_SDA_FILTER_EN"> 3251 <name>I2C2_SDA_FILTER_EN</name> 3252 <description>I2C2 SDA Glitch Filter Enable.</description> 3253 <bitOffset>24</bitOffset> 3254 <bitWidth>1</bitWidth> 3255 </field> 3256 <field derivedFrom="I2C0_SDA_FILTER_EN"> 3257 <name>I2C2_SCL_FILTER_EN</name> 3258 <description>I2C2 SCL Glitch Filter Enable.</description> 3259 <bitOffset>25</bitOffset> 3260 <bitWidth>1</bitWidth> 3261 </field> 3262 </fields> 3263 </register> 3264 <register> 3265 <name>AUTOCAL0</name> 3266 <description>Register 1.</description> 3267 <addressOffset>0x04</addressOffset> 3268 <access>read-write</access> 3269 <fields> 3270 <field> 3271 <name>SEL</name> 3272 <description>Auto-calibration Enable.</description> 3273 <bitOffset>0</bitOffset> 3274 <bitWidth>1</bitWidth> 3275 <enumeratedValues> 3276 <enumeratedValue> 3277 <name>dis</name> 3278 <description>Disabled.</description> 3279 <value>0</value> 3280 </enumeratedValue> 3281 <enumeratedValue> 3282 <name>en</name> 3283 <description>Enabled.</description> 3284 <value>1</value> 3285 </enumeratedValue> 3286 </enumeratedValues> 3287 </field> 3288 <field> 3289 <name>EN</name> 3290 <description>Autocalibration Run.</description> 3291 <bitOffset>1</bitOffset> 3292 <bitWidth>1</bitWidth> 3293 <enumeratedValues> 3294 <enumeratedValue> 3295 <name>not</name> 3296 <description>Not Running.</description> 3297 <value>0</value> 3298 </enumeratedValue> 3299 <enumeratedValue> 3300 <name>run</name> 3301 <description>Running.</description> 3302 <value>1</value> 3303 </enumeratedValue> 3304 </enumeratedValues> 3305 </field> 3306 <field> 3307 <name>LOAD</name> 3308 <description>Load Trim.</description> 3309 <bitOffset>2</bitOffset> 3310 <bitWidth>1</bitWidth> 3311 </field> 3312 <field> 3313 <name>INVERT</name> 3314 <description>Invert Gain.</description> 3315 <bitOffset>3</bitOffset> 3316 <bitWidth>1</bitWidth> 3317 <enumeratedValues> 3318 <enumeratedValue> 3319 <name>not</name> 3320 <description>do Not invert trim step.</description> 3321 <value>0</value> 3322 </enumeratedValue> 3323 <enumeratedValue> 3324 <name>invert</name> 3325 <description>Invert trim step.</description> 3326 <value>1</value> 3327 </enumeratedValue> 3328 </enumeratedValues> 3329 </field> 3330 <field> 3331 <name>ATOMIC</name> 3332 <description>Atomic mode.</description> 3333 <bitOffset>4</bitOffset> 3334 <bitWidth>1</bitWidth> 3335 <enumeratedValues> 3336 <enumeratedValue> 3337 <name>not</name> 3338 <description>Not Running.</description> 3339 <value>0</value> 3340 </enumeratedValue> 3341 <enumeratedValue> 3342 <name>run</name> 3343 <description>Running.</description> 3344 <value>1</value> 3345 </enumeratedValue> 3346 </enumeratedValues> 3347 </field> 3348 <field> 3349 <name>GAIN</name> 3350 <description>MU value.</description> 3351 <bitOffset>8</bitOffset> 3352 <bitWidth>12</bitWidth> 3353 </field> 3354 <field> 3355 <name>TRIM</name> 3356 <description>150MHz HFIO Auto Calibration Trim</description> 3357 <bitOffset>23</bitOffset> 3358 <bitWidth>9</bitWidth> 3359 </field> 3360 </fields> 3361 </register> 3362 <register> 3363 <name>AUTOCAL1</name> 3364 <description>Register 2.</description> 3365 <addressOffset>0x08</addressOffset> 3366 <access>read-write</access> 3367 <fields> 3368 <field> 3369 <name>INITIAL</name> 3370 <description>100MHz IPO Trim Automatic Calibration Initial Trim.</description> 3371 <bitOffset>0</bitOffset> 3372 <bitWidth>9</bitWidth> 3373 </field> 3374 </fields> 3375 </register> 3376 <register> 3377 <name>AUTOCAL2</name> 3378 <description>Register 3.</description> 3379 <addressOffset>0x0C</addressOffset> 3380 <access>read-write</access> 3381 <fields> 3382 <field> 3383 <name>RUNTIME</name> 3384 <description>100MHz IPO Trim Automatic Calibration Run Time.</description> 3385 <bitOffset>0</bitOffset> 3386 <bitWidth>8</bitWidth> 3387 </field> 3388 <field> 3389 <name>DIV</name> 3390 <description>100MHz IPO Trim Automatic Calibration Divide Factor.</description> 3391 <bitOffset>8</bitOffset> 3392 <bitWidth>13</bitWidth> 3393 </field> 3394 </fields> 3395 </register> 3396 <register> 3397 <name>TS0</name> 3398 <description>Register 4.</description> 3399 <addressOffset>0x10</addressOffset> 3400 <access>read-only</access> 3401 <fields> 3402 <field> 3403 <name>GAIN</name> 3404 <description>Unsigned gain for temp sensor normalization</description> 3405 <bitOffset>0</bitOffset> 3406 <bitWidth>12</bitWidth> 3407 </field> 3408 </fields> 3409 </register> 3410 <register> 3411 <name>TS1</name> 3412 <description>Register 5.</description> 3413 <addressOffset>0x14</addressOffset> 3414 <access>read-only</access> 3415 <fields> 3416 <field> 3417 <name>OFFSET</name> 3418 <description>Signed offset for temp sensor correction</description> 3419 <bitOffset>0</bitOffset> 3420 <bitWidth>32</bitWidth> 3421 </field> 3422 </fields> 3423 </register> 3424 <register> 3425 <name>ADCREFTRIM0</name> 3426 <description>ADC Reference Trim 0</description> 3427 <addressOffset>0x18</addressOffset> 3428 <access>read-write</access> 3429 <fields> 3430 <field> 3431 <name>VREFP</name> 3432 <description>Trimming code for VREFP output of reference buffer</description> 3433 <bitOffset>0</bitOffset> 3434 <bitWidth>7</bitWidth> 3435 </field> 3436 <field> 3437 <name>VREFM</name> 3438 <description>Trimming code for VREFM output of reference buffer</description> 3439 <bitOffset>8</bitOffset> 3440 <bitWidth>7</bitWidth> 3441 </field> 3442 <field> 3443 <name>VCM</name> 3444 <description>Trimming code for VCM output of reference buffer</description> 3445 <bitOffset>16</bitOffset> 3446 <bitWidth>2</bitWidth> 3447 </field> 3448 <field> 3449 <name>VX2_TUNE</name> 3450 <description>Controls tuning capacitor in fine DAC (offset binary)</description> 3451 <bitOffset>24</bitOffset> 3452 <bitWidth>6</bitWidth> 3453 </field> 3454 </fields> 3455 </register> 3456 <register> 3457 <name>ADCREFTRIM1</name> 3458 <description>ADC Reference Trim 1</description> 3459 <addressOffset>0x1C</addressOffset> 3460 <access>read-write</access> 3461 <fields> 3462 <field> 3463 <name>VREFP</name> 3464 <description>Trimming code for VREFP output of reference buffer</description> 3465 <bitOffset>0</bitOffset> 3466 <bitWidth>7</bitWidth> 3467 </field> 3468 <field> 3469 <name>VREFM</name> 3470 <description>Trimming code for VREFM output of reference buffer</description> 3471 <bitOffset>8</bitOffset> 3472 <bitWidth>7</bitWidth> 3473 </field> 3474 <field> 3475 <name>VCM</name> 3476 <description>Trimming code for VCM output of reference buffer</description> 3477 <bitOffset>16</bitOffset> 3478 <bitWidth>2</bitWidth> 3479 </field> 3480 <field> 3481 <name>VX2_TUNE</name> 3482 <description>Controls tuning capacitor in fine DAC (offset binary)</description> 3483 <bitOffset>24</bitOffset> 3484 <bitWidth>6</bitWidth> 3485 </field> 3486 </fields> 3487 </register> 3488 <register> 3489 <name>ADCREFTRIM2</name> 3490 <description>ADC Reference Trim 2</description> 3491 <addressOffset>0x20</addressOffset> 3492 <access>read-write</access> 3493 <fields> 3494 <field> 3495 <name>IDRV_1P25</name> 3496 <description>Trimming code for reference buffer drive strength. 1.25V</description> 3497 <bitOffset>0</bitOffset> 3498 <bitWidth>4</bitWidth> 3499 </field> 3500 <field> 3501 <name>IBOOST_1P25</name> 3502 <description>Trimming value for extra drive current in reference buffer outputs. 2.048V</description> 3503 <bitOffset>4</bitOffset> 3504 <bitWidth>1</bitWidth> 3505 </field> 3506 <field> 3507 <name>IDRV_2P048</name> 3508 <description>Trimming code for reference buffer drive strength. 2.048V</description> 3509 <bitOffset>8</bitOffset> 3510 <bitWidth>4</bitWidth> 3511 </field> 3512 <field> 3513 <name>IBOOST_2P048</name> 3514 <description>Trimming value for extra drive current in reference buffer outputs. 2.048V</description> 3515 <bitOffset>12</bitOffset> 3516 <bitWidth>1</bitWidth> 3517 </field> 3518 <field> 3519 <name>VCM</name> 3520 <description>Trimming code for VCM output of reference buffer</description> 3521 <bitOffset>16</bitOffset> 3522 <bitWidth>2</bitWidth> 3523 </field> 3524 <field> 3525 <name>VX2_TUNE</name> 3526 <description>Controls tuning capacitor in fine DAC (offset binary)</description> 3527 <bitOffset>24</bitOffset> 3528 <bitWidth>6</bitWidth> 3529 </field> 3530 </fields> 3531 </register> 3532 <register> 3533 <name>ERFOKS</name> 3534 <description>External Radio Frequency Oscillator Kick Start Control Register.</description> 3535 <addressOffset>0x24</addressOffset> 3536 <access>read-write</access> 3537 <fields> 3538 <field> 3539 <name>CTRL</name> 3540 <description>Kickstart Control for ERFO.</description> 3541 <bitOffset>0</bitOffset> 3542 <bitWidth>16</bitWidth> 3543 </field> 3544 </fields> 3545 </register> 3546 </registers> 3547 </peripheral> 3548<!--FCR Function Control Register.--> 3549 <peripheral> 3550 <name>FLC</name> 3551 <description>Flash Memory Control.</description> 3552 <prependToName>FLSH_</prependToName> 3553 <baseAddress>0x40029000</baseAddress> 3554 <addressBlock> 3555 <offset>0x00</offset> 3556 <size>0x400</size> 3557 <usage>registers</usage> 3558 </addressBlock> 3559 <interrupt> 3560 <name>Flash_Controller</name> 3561 <description>Flash Controller interrupt.</description> 3562 <value>23</value> 3563 </interrupt> 3564 <registers> 3565 <register> 3566 <name>ADDR</name> 3567 <description>Flash Write Address.</description> 3568 <addressOffset>0x00</addressOffset> 3569 <fields> 3570 <field> 3571 <name>ADDR</name> 3572 <description>Address for next operation.</description> 3573 <bitOffset>0</bitOffset> 3574 <bitWidth>32</bitWidth> 3575 </field> 3576 </fields> 3577 </register> 3578 <register> 3579 <name>CLKDIV</name> 3580 <description>Flash Clock Divide. The clock (PLL0) is divided by this value to generate a 1 MHz clock for Flash controller.</description> 3581 <addressOffset>0x04</addressOffset> 3582 <resetValue>0x00000064</resetValue> 3583 <fields> 3584 <field> 3585 <name>CLKDIV</name> 3586 <description>Flash Clock Divide. The clock is divided by this value to generate a 1MHz clock for flash controller.</description> 3587 <bitOffset>0</bitOffset> 3588 <bitWidth>8</bitWidth> 3589 </field> 3590 </fields> 3591 </register> 3592 <register> 3593 <name>CTRL</name> 3594 <description>Flash Control Register.</description> 3595 <addressOffset>0x08</addressOffset> 3596 <fields> 3597 <field> 3598 <name>WR</name> 3599 <description>Write. This bit is automatically cleared after the operation.</description> 3600 <bitOffset>0</bitOffset> 3601 <bitWidth>1</bitWidth> 3602 <enumeratedValues> 3603 <enumeratedValue> 3604 <name>complete</name> 3605 <description>No operation/complete.</description> 3606 <value>0</value> 3607 </enumeratedValue> 3608 <enumeratedValue> 3609 <name>start</name> 3610 <description>Start operation.</description> 3611 <value>1</value> 3612 </enumeratedValue> 3613 </enumeratedValues> 3614 </field> 3615 <field derivedFrom="WR"> 3616 <name>ME</name> 3617 <description>Mass Erase. This bit is automatically cleared after the operation.</description> 3618 <bitOffset>1</bitOffset> 3619 <bitWidth>1</bitWidth> 3620 </field> 3621 <field derivedFrom="WR"> 3622 <name>PGE</name> 3623 <description>Page Erase. This bit is automatically cleared after the operation.</description> 3624 <bitOffset>2</bitOffset> 3625 <bitWidth>1</bitWidth> 3626 </field> 3627 <field> 3628 <name>ERASE_CODE</name> 3629 <description>Erase Code. The ERASE_CODE must be set up property before erase operation can be initiated. These bits are automatically cleared after the operation is complete.</description> 3630 <bitOffset>8</bitOffset> 3631 <bitWidth>8</bitWidth> 3632 <enumeratedValues> 3633 <enumeratedValue> 3634 <name>nop</name> 3635 <description>No operation.</description> 3636 <value>0</value> 3637 </enumeratedValue> 3638 <enumeratedValue> 3639 <name>erasePage</name> 3640 <description>Enable Page Erase.</description> 3641 <value>0x55</value> 3642 </enumeratedValue> 3643 <enumeratedValue> 3644 <name>eraseAll</name> 3645 <description>Enable Mass Erase. The debug port must be enabled.</description> 3646 <value>0xAA</value> 3647 </enumeratedValue> 3648 </enumeratedValues> 3649 </field> 3650 <field> 3651 <name>PEND</name> 3652 <description>Flash Pending. When Flash operation is in progress (busy), Flash reads and writes will fail. When PEND is set, write to all Flash registers, with exception of the Flash interrupt register, are ignored.</description> 3653 <bitOffset>24</bitOffset> 3654 <bitWidth>1</bitWidth> 3655 <access>read-only</access> 3656 <enumeratedValues> 3657 <enumeratedValue> 3658 <name>idle</name> 3659 <description>Idle.</description> 3660 <value>0</value> 3661 </enumeratedValue> 3662 <enumeratedValue> 3663 <name>busy</name> 3664 <description>Busy.</description> 3665 <value>1</value> 3666 </enumeratedValue> 3667 </enumeratedValues> 3668 </field> 3669 <field> 3670 <name>LVE</name> 3671 <description>Low Voltage enable.</description> 3672 <bitOffset>25</bitOffset> 3673 <bitWidth>1</bitWidth> 3674 </field> 3675 <field> 3676 <name>UNLOCK</name> 3677 <description>Flash Unlock. The correct unlock code must be written to these four bits before any Flash write or erase operation is allowed.</description> 3678 <bitOffset>28</bitOffset> 3679 <bitWidth>4</bitWidth> 3680 <enumeratedValues> 3681 <enumeratedValue> 3682 <name>unlocked</name> 3683 <description>Flash Unlocked.</description> 3684 <value>2</value> 3685 </enumeratedValue> 3686 <enumeratedValue> 3687 <name>locked</name> 3688 <description>Flash Locked.</description> 3689 <value>3</value> 3690 </enumeratedValue> 3691 </enumeratedValues> 3692 </field> 3693 </fields> 3694 </register> 3695 <register> 3696 <name>INTR</name> 3697 <description>Flash Interrupt Register.</description> 3698 <addressOffset>0x024</addressOffset> 3699 <fields> 3700 <field> 3701 <name>DONE</name> 3702 <description>Flash Done Interrupt. This bit is set to 1 upon Flash write or erase completion.</description> 3703 <bitOffset>0</bitOffset> 3704 <bitWidth>1</bitWidth> 3705 <enumeratedValues> 3706 <enumeratedValue> 3707 <name>inactive</name> 3708 <description>No interrupt is pending.</description> 3709 <value>0</value> 3710 </enumeratedValue> 3711 <enumeratedValue> 3712 <name>pending</name> 3713 <description>An interrupt is pending.</description> 3714 <value>1</value> 3715 </enumeratedValue> 3716 </enumeratedValues> 3717 </field> 3718 <field> 3719 <name>AF</name> 3720 <description>Flash Access Fail. This bit is set when an attempt is made to write the flash while the flash is busy or the flash is locked. This bit can only be set to 1 by hardware.</description> 3721 <bitOffset>1</bitOffset> 3722 <bitWidth>1</bitWidth> 3723 <enumeratedValues> 3724 <enumeratedValue> 3725 <name>noError</name> 3726 <description>No Failure.</description> 3727 <value>0</value> 3728 </enumeratedValue> 3729 <enumeratedValue> 3730 <name>error</name> 3731 <description>Failure occurs.</description> 3732 <value>1</value> 3733 </enumeratedValue> 3734 </enumeratedValues> 3735 </field> 3736 <field> 3737 <name>DONEIE</name> 3738 <description>Flash Done Interrupt Enable.</description> 3739 <bitOffset>8</bitOffset> 3740 <bitWidth>1</bitWidth> 3741 <enumeratedValues> 3742 <enumeratedValue> 3743 <name>disable</name> 3744 <description>Disable.</description> 3745 <value>0</value> 3746 </enumeratedValue> 3747 <enumeratedValue> 3748 <name>enable</name> 3749 <description>Enable.</description> 3750 <value>1</value> 3751 </enumeratedValue> 3752 </enumeratedValues> 3753 </field> 3754 <field derivedFrom="DONEIE"> 3755 <name>AFIE</name> 3756 <bitOffset>9</bitOffset> 3757 <bitWidth>1</bitWidth> 3758 </field> 3759 </fields> 3760 </register> 3761 <register> 3762 <name>ECCDATA</name> 3763 <description>ECC Data Register.</description> 3764 <addressOffset>0x2C</addressOffset> 3765 <fields> 3766 <field> 3767 <name>EVEN</name> 3768 <description>Error Correction Code Odd Data.</description> 3769 <bitOffset>0</bitOffset> 3770 <bitWidth>9</bitWidth> 3771 </field> 3772 <field> 3773 <name>ODD</name> 3774 <description>Error Correction Code Even Data.</description> 3775 <bitOffset>16</bitOffset> 3776 <bitWidth>9</bitWidth> 3777 </field> 3778 </fields> 3779 </register> 3780 <register> 3781 <dim>4</dim> 3782 <dimIncrement>4</dimIncrement> 3783 <name>DATA[%s]</name> 3784 <description>Flash Write Data.</description> 3785 <addressOffset>0x30</addressOffset> 3786 <fields> 3787 <field> 3788 <name>DATA</name> 3789 <description>Data next operation.</description> 3790 <bitOffset>0</bitOffset> 3791 <bitWidth>32</bitWidth> 3792 </field> 3793 </fields> 3794 </register> 3795 <register> 3796 <name>ACTRL</name> 3797 <description>Access Control Register. Writing the ACTRL register with the following values in the order shown, allows read and write access to the system and user Information block: 3798 pflc-actrl = 0x3a7f5ca3; 3799 pflc-actrl = 0xa1e34f20; 3800 pflc-actrl = 0x9608b2c1. When unlocked, a write of any word will disable access to system and user information block. Readback of this register is always zero.</description> 3801 <addressOffset>0x40</addressOffset> 3802 <access>write-only</access> 3803 <fields> 3804 <field> 3805 <name>ACTRL</name> 3806 <description>Access control.</description> 3807 <bitOffset>0</bitOffset> 3808 <bitWidth>32</bitWidth> 3809 </field> 3810 </fields> 3811 </register> 3812 <register> 3813 <name>WELR0</name> 3814 <description>WELR0</description> 3815 <addressOffset>0x80</addressOffset> 3816 <fields> 3817 <field> 3818 <name>WELR0</name> 3819 <description>Access control.</description> 3820 <bitOffset>0</bitOffset> 3821 <bitWidth>32</bitWidth> 3822 </field> 3823 </fields> 3824 </register> 3825 <register> 3826 <name>WELR1</name> 3827 <description>WELR1</description> 3828 <addressOffset>0x88</addressOffset> 3829 <fields> 3830 <field> 3831 <name>WELR1</name> 3832 <description>Access control.</description> 3833 <bitOffset>0</bitOffset> 3834 <bitWidth>32</bitWidth> 3835 </field> 3836 </fields> 3837 </register> 3838 <register> 3839 <name>RLR0</name> 3840 <description>RLR0</description> 3841 <addressOffset>0x90</addressOffset> 3842 <fields> 3843 <field> 3844 <name>RLR0</name> 3845 <description>Access control.</description> 3846 <bitOffset>0</bitOffset> 3847 <bitWidth>32</bitWidth> 3848 </field> 3849 </fields> 3850 </register> 3851 <register> 3852 <name>RLR1</name> 3853 <description>RLR1</description> 3854 <addressOffset>0x98</addressOffset> 3855 <fields> 3856 <field> 3857 <name>RLR1</name> 3858 <description>Access control.</description> 3859 <bitOffset>0</bitOffset> 3860 <bitWidth>32</bitWidth> 3861 </field> 3862 </fields> 3863 </register> 3864 </registers> 3865 </peripheral> 3866<!--FLC Flash Memory Control.--> 3867 <peripheral derivedFrom="FLC"> 3868 <name>FLC1</name> 3869 <description>Flash Memory Control. 1</description> 3870 <baseAddress>0x40029400</baseAddress> 3871 <interrupt> 3872 <name>FLC1</name> 3873 <description>FLC1 IRQ</description> 3874 <value>87</value> 3875 </interrupt> 3876 </peripheral> 3877<!--FLC1 Flash Memory Control. 1--> 3878 <peripheral> 3879 <name>GCR</name> 3880 <description>Global Control Registers.</description> 3881 <baseAddress>0x40000000</baseAddress> 3882 <addressBlock> 3883 <offset>0</offset> 3884 <size>0x400</size> 3885 <usage>registers</usage> 3886 </addressBlock> 3887 <registers> 3888 <register> 3889 <name>SYSCTRL</name> 3890 <description>System Control.</description> 3891 <addressOffset>0x00</addressOffset> 3892 <resetMask>0xFFFFFFFE</resetMask> 3893 <fields> 3894 <field> 3895 <name>SBUSARB</name> 3896 <description>System bus abritration scheme. These bits are used to select between Fixed-burst abritration and Round-Robin scheme. The Round-Robin scheme is selected by default. These bits are reset by the system reset.</description> 3897 <bitOffset>1</bitOffset> 3898 <bitWidth>2</bitWidth> 3899 <enumeratedValues> 3900 <enumeratedValue> 3901 <name>Fix</name> 3902 <description>Fixed Burst abritration.</description> 3903 <value>0</value> 3904 </enumeratedValue> 3905 <enumeratedValue> 3906 <name>Round</name> 3907 <description>Round-robin scheme.</description> 3908 <value>1</value> 3909 </enumeratedValue> 3910 </enumeratedValues> 3911 </field> 3912 <field> 3913 <name>FLASH_PAGE_FLIP</name> 3914 <description>.</description> 3915 <bitOffset>4</bitOffset> 3916 <bitWidth>1</bitWidth> 3917 <enumeratedValues> 3918 <enumeratedValue> 3919 <name>dis</name> 3920 <description>Physical layout matches logical layout.</description> 3921 <value>0</value> 3922 </enumeratedValue> 3923 <enumeratedValue> 3924 <name>en</name> 3925 <description>Bottom half mapped to logical top half and vice versa.</description> 3926 <value>1</value> 3927 </enumeratedValue> 3928 </enumeratedValues> 3929 </field> 3930 <field> 3931 <name>FPU_DIS</name> 3932 <description>Cortex M4 Floating Point Disable This bit is used to disable the floating-point unit of the Cortex-M4</description> 3933 <bitOffset>5</bitOffset> 3934 <bitWidth>1</bitWidth> 3935 <enumeratedValues> 3936 <enumeratedValue> 3937 <name>en</name> 3938 <description>FPU Enabled.</description> 3939 <value>0</value> 3940 </enumeratedValue> 3941 <enumeratedValue> 3942 <name>dis</name> 3943 <description>FPU Disabled.</description> 3944 <value>1</value> 3945 </enumeratedValue> 3946 </enumeratedValues> 3947 </field> 3948 <field> 3949 <name>ICC0_FLUSH</name> 3950 <description>Internal Cache Controller Flush. This bit is used to flush the code caches and the instruction buffer of the Cortex-M4. </description> 3951 <bitOffset>6</bitOffset> 3952 <bitWidth>1</bitWidth> 3953 <enumeratedValues> 3954 <enumeratedValue> 3955 <name>normal</name> 3956 <description>Normal Code Cache Operation</description> 3957 <value>0</value> 3958 </enumeratedValue> 3959 <enumeratedValue> 3960 <name>flush</name> 3961 <description>Code Caches and CPU instruction buffer are flushed </description> 3962 <value>1</value> 3963 </enumeratedValue> 3964 </enumeratedValues> 3965 </field> 3966 <field> 3967 <name>CCHK</name> 3968 <description>Compute ROM Checksum. This bit is self-cleared when calculation is completed. Once set, software clearing this bit is ignored and the bit will remain set until the operation is completed.</description> 3969 <bitOffset>13</bitOffset> 3970 <bitWidth>1</bitWidth> 3971 <enumeratedValues> 3972 <enumeratedValue> 3973 <name>complete</name> 3974 <description>No operation/complete.</description> 3975 <value>0</value> 3976 </enumeratedValue> 3977 <enumeratedValue> 3978 <name>start</name> 3979 <description>Start operation.</description> 3980 <value>1</value> 3981 </enumeratedValue> 3982 </enumeratedValues> 3983 </field> 3984 <field> 3985 <name>SWD_DIS</name> 3986 <description> Serial Wire Debug Disable. This bit is used to disable the serial wire debug interface This bit is only writeable if (FMV lock word is not programmed) or if (ICE lock word is not programmed and the ROM_DONE bit is not set) 3987 </description> 3988 <bitOffset>14</bitOffset> 3989 <bitWidth>1</bitWidth> 3990 <enumeratedValues> 3991 <enumeratedValue> 3992 <name>en</name> 3993 <description>SWD Enabled.</description> 3994 <value>0</value> 3995 </enumeratedValue> 3996 <enumeratedValue> 3997 <name>dis</name> 3998 <description>SWD Disabled.</description> 3999 <value>1</value> 4000 </enumeratedValue> 4001 </enumeratedValues> 4002 </field> 4003 <field> 4004 <name>CHKRES</name> 4005 <description>ROM Checksum Result. This bit is only valid when CHKRD=1.</description> 4006 <bitOffset>15</bitOffset> 4007 <bitWidth>1</bitWidth> 4008 <enumeratedValues> 4009 <enumeratedValue> 4010 <name>pass</name> 4011 <description>ROM Checksum Correct.</description> 4012 <value>0</value> 4013 </enumeratedValue> 4014 <enumeratedValue> 4015 <name>fail</name> 4016 <description>ROM Checksum Fail.</description> 4017 <value>1</value> 4018 </enumeratedValue> 4019 </enumeratedValues> 4020 </field> 4021 </fields> 4022 </register> 4023 <register> 4024 <name>RST0</name> 4025 <description>Reset.</description> 4026 <addressOffset>0x04</addressOffset> 4027 <fields> 4028 <field> 4029 <name>DMA</name> 4030 <description>DMA Reset.</description> 4031 <bitOffset>0</bitOffset> 4032 <bitWidth>1</bitWidth> 4033 <enumeratedValues> 4034 <name>reset</name> 4035 <usage>read-write</usage> 4036 <enumeratedValue> 4037 <name>reset_done</name> 4038 <description>Reset complete.</description> 4039 <value>0</value> 4040 </enumeratedValue> 4041 <enumeratedValue> 4042 <name>busy</name> 4043 <description>Starts Reset or indicates reset in progress.</description> 4044 <value>1</value> 4045 </enumeratedValue> 4046 </enumeratedValues> 4047 </field> 4048 <field derivedFrom="DMA"> 4049 <name>WDT0</name> 4050 <description>Watchdog Timer Reset.</description> 4051 <bitOffset>1</bitOffset> 4052 <bitWidth>1</bitWidth> 4053 </field> 4054 <field derivedFrom="DMA"> 4055 <name>GPIO0</name> 4056 <description>GPIO0 Reset. Setting this bit to 1 resets GPIO0 pins to their default states.</description> 4057 <bitOffset>2</bitOffset> 4058 <bitWidth>1</bitWidth> 4059 </field> 4060 <field derivedFrom="DMA"> 4061 <name>GPIO1</name> 4062 <description>GPIO1 Reset. Setting this bit to 1 resets GPIO1 pins to their default states.</description> 4063 <bitOffset>3</bitOffset> 4064 <bitWidth>1</bitWidth> 4065 </field> 4066 <field derivedFrom="DMA"> 4067 <name>TMR0</name> 4068 <description>Timer0 Reset. Setting this bit to 1 resets Timer 0 blocks.</description> 4069 <bitOffset>5</bitOffset> 4070 <bitWidth>1</bitWidth> 4071 </field> 4072 <field derivedFrom="DMA"> 4073 <name>TMR1</name> 4074 <description>Timer1 Reset. Setting this bit to 1 resets Timer 1 blocks.</description> 4075 <bitOffset>6</bitOffset> 4076 <bitWidth>1</bitWidth> 4077 </field> 4078 <field derivedFrom="DMA"> 4079 <name>TMR2</name> 4080 <description>Timer2 Reset. Setting this bit to 1 resets Timer 2 blocks.</description> 4081 <bitOffset>7</bitOffset> 4082 <bitWidth>1</bitWidth> 4083 </field> 4084 <field derivedFrom="DMA"> 4085 <name>TMR3</name> 4086 <description>Timer3 Reset. Setting this bit to 1 resets Timer 3 blocks.</description> 4087 <bitOffset>8</bitOffset> 4088 <bitWidth>1</bitWidth> 4089 </field> 4090 <field derivedFrom="DMA"> 4091 <name>UART0</name> 4092 <description>UART0 Reset. Setting this bit to 1 resets all UART 0 blocks.</description> 4093 <bitOffset>11</bitOffset> 4094 <bitWidth>1</bitWidth> 4095 </field> 4096 <field derivedFrom="DMA"> 4097 <name>UART1</name> 4098 <description>UART1 Reset. Setting this bit to 1 resets all UART 1 blocks.</description> 4099 <bitOffset>12</bitOffset> 4100 <bitWidth>1</bitWidth> 4101 </field> 4102 <field derivedFrom="DMA"> 4103 <name>SPI0</name> 4104 <description>SPI0 Reset. Setting this bit to 1 resets all SPI 0 blocks.</description> 4105 <bitOffset>13</bitOffset> 4106 <bitWidth>1</bitWidth> 4107 </field> 4108 <field derivedFrom="DMA"> 4109 <name>SPI1</name> 4110 <description>SPI1 Reset. Setting this bit to 1 resets all SPI 1 blocks.</description> 4111 <bitOffset>14</bitOffset> 4112 <bitWidth>1</bitWidth> 4113 </field> 4114 <field derivedFrom="DMA"> 4115 <name>SPI2</name> 4116 <description>SPI2 Reset. Setting this bit to 1 resets all SPI 1 blocks.</description> 4117 <bitOffset>15</bitOffset> 4118 <bitWidth>1</bitWidth> 4119 </field> 4120 <field derivedFrom="DMA"> 4121 <name>I2C0</name> 4122 <description>I2C0 Reset.</description> 4123 <bitOffset>16</bitOffset> 4124 <bitWidth>1</bitWidth> 4125 </field> 4126 <field derivedFrom="DMA"> 4127 <name>CTB</name> 4128 <description>Crypto Toolbox Reset.</description> 4129 <bitOffset>18</bitOffset> 4130 <bitWidth>1</bitWidth> 4131 </field> 4132 <field derivedFrom="DMA"> 4133 <name>TRNG</name> 4134 <description>TRNG Reset.</description> 4135 <bitOffset>24</bitOffset> 4136 <bitWidth>1</bitWidth> 4137 </field> 4138 <field derivedFrom="DMA"> 4139 <name>ADC</name> 4140 <description>ADC Reset.</description> 4141 <bitOffset>26</bitOffset> 4142 <bitWidth>1</bitWidth> 4143 </field> 4144 <field derivedFrom="DMA"> 4145 <name>UART2</name> 4146 <description>UART2 Reset. Setting this bit to 1 resets all UART 2 blocks.</description> 4147 <bitOffset>28</bitOffset> 4148 <bitWidth>1</bitWidth> 4149 </field> 4150 <field derivedFrom="DMA"> 4151 <name>SOFT</name> 4152 <description>Soft Reset. Setting this bit to 1 resets everything except the CPU and the watchdog timer.</description> 4153 <bitOffset>29</bitOffset> 4154 <bitWidth>1</bitWidth> 4155 </field> 4156 <field derivedFrom="DMA"> 4157 <name>PERIPH</name> 4158 <description>Peripheral Reset. Setting this bit to 1 resets all peripherals. The CPU core, the watchdog timer, and all GPIO pins are unaffected by this reset.</description> 4159 <bitOffset>30</bitOffset> 4160 <bitWidth>1</bitWidth> 4161 </field> 4162 <field derivedFrom="DMA"> 4163 <name>SYS</name> 4164 <description>System Reset. Setting this bit to 1 resets the CPU core and all peripherals, including the watchdog timer.</description> 4165 <bitOffset>31</bitOffset> 4166 <bitWidth>1</bitWidth> 4167 </field> 4168 </fields> 4169 </register> 4170 <register> 4171 <name>CLKCTRL</name> 4172 <description>Clock Control.</description> 4173 <addressOffset>0x08</addressOffset> 4174 <resetValue>0x00000008</resetValue> 4175 <fields> 4176 <field> 4177 <name>SYSCLK_DIV</name> 4178 <description>Prescaler Select. This 3 bit field sets the system operating frequency by controlling the prescaler that divides the output of the PLL0.</description> 4179 <bitOffset>6</bitOffset> 4180 <bitWidth>3</bitWidth> 4181 <enumeratedValues> 4182 <enumeratedValue> 4183 <name>div1</name> 4184 <description>Divide by 1.</description> 4185 <value>0</value> 4186 </enumeratedValue> 4187 <enumeratedValue> 4188 <name>div2</name> 4189 <description>Divide by 2.</description> 4190 <value>1</value> 4191 </enumeratedValue> 4192 <enumeratedValue> 4193 <name>div4</name> 4194 <description>Divide by 4.</description> 4195 <value>2</value> 4196 </enumeratedValue> 4197 <enumeratedValue> 4198 <name>div8</name> 4199 <description>Divide by 8.</description> 4200 <value>3</value> 4201 </enumeratedValue> 4202 <enumeratedValue> 4203 <name>div16</name> 4204 <description>Divide by 16.</description> 4205 <value>4</value> 4206 </enumeratedValue> 4207 <enumeratedValue> 4208 <name>div32</name> 4209 <description>Divide by 32.</description> 4210 <value>5</value> 4211 </enumeratedValue> 4212 <enumeratedValue> 4213 <name>div64</name> 4214 <description>Divide by 64.</description> 4215 <value>6</value> 4216 </enumeratedValue> 4217 <enumeratedValue> 4218 <name>div128</name> 4219 <description>Divide by 128.</description> 4220 <value>7</value> 4221 </enumeratedValue> 4222 </enumeratedValues> 4223 </field> 4224 <field> 4225 <name>SYSCLK_SEL</name> 4226 <description>Clock Source Select. This 3 bit field selects the source for the system clock.</description> 4227 <bitOffset>9</bitOffset> 4228 <bitWidth>3</bitWidth> 4229 <enumeratedValues> 4230 <enumeratedValue> 4231 <name>ERFO</name> 4232 <description>32MHz Crystal is used for the system clock.</description> 4233 <value>2</value> 4234 </enumeratedValue> 4235 <enumeratedValue> 4236 <name>INRO</name> 4237 <description>80kHz LIRC is used for the system clock.</description> 4238 <value>3</value> 4239 </enumeratedValue> 4240 <enumeratedValue> 4241 <name>IPO</name> 4242 <description>The internal 96 MHz oscillator is used for the system clock.</description> 4243 <value>4</value> 4244 </enumeratedValue> 4245 <enumeratedValue> 4246 <name>IBRO</name> 4247 <description>The internal 8 MHz oscillator is used for the system clock.</description> 4248 <value>5</value> 4249 </enumeratedValue> 4250 <enumeratedValue> 4251 <name>ERTCO</name> 4252 <description> 32kHz is used for the system clock.</description> 4253 <value>6</value> 4254 </enumeratedValue> 4255 <enumeratedValue> 4256 <name>EXTCLK</name> 4257 <description> External clock on gpio0 28 (AF4).</description> 4258 <value>7</value> 4259 </enumeratedValue> 4260 </enumeratedValues> 4261 </field> 4262 <field> 4263 <name>SYSCLK_RDY</name> 4264 <description>Clock Ready. This read only bit reflects whether the currently selected system clock source is running.</description> 4265 <bitOffset>13</bitOffset> 4266 <bitWidth>1</bitWidth> 4267 <access>read-only</access> 4268 <enumeratedValues> 4269 <enumeratedValue> 4270 <name>busy</name> 4271 <description>Switchover to the new clock source (as selected by CLKSEL) has not yet occurred.</description> 4272 <value>0</value> 4273 </enumeratedValue> 4274 <enumeratedValue> 4275 <name>ready</name> 4276 <description>System clock running from CLKSEL clock source.</description> 4277 <value>1</value> 4278 </enumeratedValue> 4279 </enumeratedValues> 4280 </field> 4281 <field> 4282 <name>IPO_DIV</name> 4283 <description>Divides the HIRC96M clock before the system clock prescaler, will affect HIRC96M Autocalibration.</description> 4284 <bitOffset>14</bitOffset> 4285 <bitWidth>2</bitWidth> 4286 <enumeratedValues> 4287 <enumeratedValue> 4288 <name>div1</name> 4289 <description>divide clock by 1</description> 4290 <value>0</value> 4291 </enumeratedValue> 4292 <enumeratedValue> 4293 <name>div2</name> 4294 <description>divide clock by 2</description> 4295 <value>1</value> 4296 </enumeratedValue> 4297 <enumeratedValue> 4298 <name>div4</name> 4299 <description>divide clock by 4</description> 4300 <value>2</value> 4301 </enumeratedValue> 4302 <enumeratedValue> 4303 <name>div8</name> 4304 <description>divide clock by 8</description> 4305 <value>3</value> 4306 </enumeratedValue> 4307 </enumeratedValues> 4308 </field> 4309 <field> 4310 <name>ERFO_EN</name> 4311 <description>32MHz Crystal Oscillator Enable.</description> 4312 <bitOffset>16</bitOffset> 4313 <bitWidth>1</bitWidth> 4314 <enumeratedValues> 4315 <enumeratedValue> 4316 <name>dis</name> 4317 <description>Is Disabled.</description> 4318 <value>0</value> 4319 </enumeratedValue> 4320 <enumeratedValue> 4321 <name>en</name> 4322 <description>Is Enabled.</description> 4323 <value>1</value> 4324 </enumeratedValue> 4325 </enumeratedValues> 4326 </field> 4327 <field derivedFrom="ERFO_EN"> 4328 <name>IPO_EN</name> 4329 <description>96MHz High Frequency Internal Reference Clock Enable.</description> 4330 <bitOffset>19</bitOffset> 4331 <bitWidth>1</bitWidth> 4332 </field> 4333 <field derivedFrom="ERFO_EN"> 4334 <name>IBRO_EN</name> 4335 <description>8MHz High Frequency Internal Reference Clock Enable.</description> 4336 <bitOffset>20</bitOffset> 4337 <bitWidth>1</bitWidth> 4338 </field> 4339 <field> 4340 <name>IBRO_VS</name> 4341 <description>8MHz High Frequency Internal Reference Clock Voltage Select. This register bit is used to select the power supply to the HIRC8M.</description> 4342 <bitOffset>21</bitOffset> 4343 <bitWidth>1</bitWidth> 4344 <enumeratedValues> 4345 <enumeratedValue> 4346 <name>1V</name> 4347 <description>Dedicated 1v regulated supply.</description> 4348 <value>0</value> 4349 </enumeratedValue> 4350 <enumeratedValue> 4351 <name>Vcor</name> 4352 <description>VCore Supply</description> 4353 <value>1</value> 4354 </enumeratedValue> 4355 </enumeratedValues> 4356 </field> 4357 <field> 4358 <name>ERFO_RDY</name> 4359 <description>32MHz Crystal Oscillator Ready</description> 4360 <bitOffset>24</bitOffset> 4361 <bitWidth>1</bitWidth> 4362 <access>read-only</access> 4363 <enumeratedValues> 4364 <enumeratedValue> 4365 <name>busy</name> 4366 <description>Is not Ready.</description> 4367 <value>0</value> 4368 </enumeratedValue> 4369 <enumeratedValue> 4370 <name>ready</name> 4371 <description>Is Ready.</description> 4372 <value>1</value> 4373 </enumeratedValue> 4374 </enumeratedValues> 4375 </field> 4376 <field> 4377 <name>ERTCO_RDY</name> 4378 <description>32kHz Crystal Oscillator Ready</description> 4379 <bitOffset>25</bitOffset> 4380 <bitWidth>1</bitWidth> 4381 <access>read-only</access> 4382 <enumeratedValues> 4383 <enumeratedValue> 4384 <name>busy</name> 4385 <description>Is not Ready.</description> 4386 <value>0</value> 4387 </enumeratedValue> 4388 <enumeratedValue> 4389 <name>ready</name> 4390 <description>Is Ready.</description> 4391 <value>1</value> 4392 </enumeratedValue> 4393 </enumeratedValues> 4394 </field> 4395 <field derivedFrom="ERTCO_RDY"> 4396 <name>IPO_RDY</name> 4397 <description>96MHz HIRC Ready.</description> 4398 <bitOffset>27</bitOffset> 4399 <bitWidth>1</bitWidth> 4400 </field> 4401 <field derivedFrom="ERTCO_RDY"> 4402 <name>IBRO_RDY</name> 4403 <description>8MHz HIRC Ready.</description> 4404 <bitOffset>28</bitOffset> 4405 <bitWidth>1</bitWidth> 4406 </field> 4407 <field derivedFrom="ERTCO_RDY"> 4408 <name>INRO_RDY</name> 4409 <description>8kHz Low Frequency Reference Clock Ready.</description> 4410 <bitOffset>29</bitOffset> 4411 <bitWidth>1</bitWidth> 4412 </field> 4413 <field derivedFrom="ERTCO_RDY"> 4414 <name>EXTCLK_RDY</name> 4415 <description>External Clock (GPIO0[11] AF2) </description> 4416 <bitOffset>31</bitOffset> 4417 <bitWidth>1</bitWidth> 4418 </field> 4419 </fields> 4420 </register> 4421 <register> 4422 <name>PM</name> 4423 <description>Power Management.</description> 4424 <addressOffset>0x0C</addressOffset> 4425 <fields> 4426 <field> 4427 <name>MODE</name> 4428 <description>Operating Mode. This three bit field selects the current operating mode for the device. Note that code execution only occurs during ACTIVE mode.</description> 4429 <bitOffset>0</bitOffset> 4430 <bitWidth>3</bitWidth> 4431 <enumeratedValues> 4432 <enumeratedValue> 4433 <name>active</name> 4434 <description>Active Mode.</description> 4435 <value>0</value> 4436 </enumeratedValue> 4437 <enumeratedValue> 4438 <name>shutdown</name> 4439 <description>Shutdown Mode.</description> 4440 <value>3</value> 4441 </enumeratedValue> 4442 <enumeratedValue> 4443 <name>backup</name> 4444 <description>Backup Mode.</description> 4445 <value>4</value> 4446 </enumeratedValue> 4447 </enumeratedValues> 4448 </field> 4449 <field> 4450 <name>GPIO_WE</name> 4451 <description>GPIO Wake Up Enable. This bit enables all GPIO pins as potential wakeup sources. Any GPIO configured for wakeup is capable of causing an exit from IDLE or STANDBY modes when this bit is set.</description> 4452 <bitOffset>4</bitOffset> 4453 <bitWidth>1</bitWidth> 4454 <enumeratedValues> 4455 <enumeratedValue> 4456 <name>dis</name> 4457 <description>Wake Up Disable.</description> 4458 <value>0</value> 4459 </enumeratedValue> 4460 <enumeratedValue> 4461 <name>en</name> 4462 <description>Wake Up Enable.</description> 4463 <value>1</value> 4464 </enumeratedValue> 4465 </enumeratedValues> 4466 </field> 4467 <field derivedFrom="GPIO_WE"> 4468 <name>RTC_WE</name> 4469 <description>RTC Alarm Wake Up Enable. This bit enables RTC alarm as wakeup source. If enabled, the desired RTC alarm must be configured via the RTC control registers.</description> 4470 <bitOffset>5</bitOffset> 4471 <bitWidth>1</bitWidth> 4472 </field> 4473 <field derivedFrom="GPIO_WE"> 4474 <name>LPTMR0_WE</name> 4475 <description>TIMER4 Wake Up Enable. This bit enables TIMER4 as wakeup source. </description> 4476 <bitOffset>6</bitOffset> 4477 <bitWidth>1</bitWidth> 4478 </field> 4479 <field derivedFrom="GPIO_WE"> 4480 <name>LPTMR1_WE</name> 4481 <description>TIMER5 Wake Up Enable. This bit enables TIMER5 as wakeup source. </description> 4482 <bitOffset>7</bitOffset> 4483 <bitWidth>1</bitWidth> 4484 </field> 4485 <field derivedFrom="GPIO_WE"> 4486 <name>LPUART0_WE</name> 4487 <description>LPUART3 Wake Up Enable. This bit enables LPUART3 as wakeup source. </description> 4488 <bitOffset>8</bitOffset> 4489 <bitWidth>1</bitWidth> 4490 </field> 4491 <field derivedFrom="GPIO_WE"> 4492 <name>AINCOMP_WE</name> 4493 <description>AINCOMP Wake Up Enable. This bit enables AINCOMP as wakeup source. </description> 4494 <bitOffset>9</bitOffset> 4495 <bitWidth>1</bitWidth> 4496 </field> 4497 <field> 4498 <name>ERFO_PD</name> 4499 <description>32MHz power down. This bit selects 32MHz Crystal power state in DEEPSLEEP mode.</description> 4500 <bitOffset>12</bitOffset> 4501 <bitWidth>1</bitWidth> 4502 <enumeratedValues> 4503 <enumeratedValue> 4504 <name>active</name> 4505 <description>Mode is Active.</description> 4506 <value>0</value> 4507 </enumeratedValue> 4508 <enumeratedValue> 4509 <name>deepsleep</name> 4510 <description>Powered down in DEEPSLEEP.</description> 4511 <value>1</value> 4512 </enumeratedValue> 4513 </enumeratedValues> 4514 </field> 4515 <field derivedFrom="ERFO_PD"> 4516 <name>IPO_PD</name> 4517 <description>96MHz power down. This bit selects 96MHz HIRC power state in DEEPSLEEP mode. </description> 4518 <bitOffset>16</bitOffset> 4519 <bitWidth>1</bitWidth> 4520 </field> 4521 <field derivedFrom="ERFO_PD"> 4522 <name>IBRO_PD</name> 4523 <description>8MHz power down. This bit selects 8MHz HIRC power state in DEEPSLEEP mode. </description> 4524 <bitOffset>17</bitOffset> 4525 <bitWidth>1</bitWidth> 4526 </field> 4527 <field> 4528 <name>ERFO_BP</name> 4529 <description>32MHz Oscillator Bypass</description> 4530 <bitOffset>20</bitOffset> 4531 <bitWidth>1</bitWidth> 4532 <enumeratedValues> 4533 <enumeratedValue> 4534 <name>dis</name> 4535 <description>Bypass Disabled.</description> 4536 <value>0</value> 4537 </enumeratedValue> 4538 <enumeratedValue> 4539 <name>en</name> 4540 <description>Bypass Enabled.</description> 4541 <value>1</value> 4542 </enumeratedValue> 4543 </enumeratedValues> 4544 </field> 4545 </fields> 4546 </register> 4547 <register> 4548 <name>PCLKDIV</name> 4549 <description>Peripheral Clock Divider.</description> 4550 <addressOffset>0x18</addressOffset> 4551 <resetValue>0x00000001</resetValue> 4552 <fields> 4553 <field> 4554 <name>AON_CLKDIV</name> 4555 <description>Always-ON (AON) domain Clock Divider. These bits define the AON domain clock divider</description> 4556 <bitOffset>0</bitOffset> 4557 <bitWidth>3</bitWidth> 4558 <enumeratedValues> 4559 <enumeratedValue> 4560 <name>div4</name> 4561 <value>0</value> 4562 </enumeratedValue> 4563 <enumeratedValue> 4564 <name>div8</name> 4565 <value>1</value> 4566 </enumeratedValue> 4567 <enumeratedValue> 4568 <name>div16</name> 4569 <value>2</value> 4570 </enumeratedValue> 4571 <enumeratedValue> 4572 <name>div32</name> 4573 <value>3</value> 4574 </enumeratedValue> 4575 </enumeratedValues> 4576 </field> 4577 <field> 4578 <name>DIV_CLK_OUT_CTRL</name> 4579 <description>DIV_CLK_OUT Control</description> 4580 <bitOffset>14</bitOffset> 4581 <bitWidth>2</bitWidth> 4582 <enumeratedValues> 4583 <enumeratedValue> 4584 <name>off</name> 4585 <description>HART clock off.</description> 4586 <value>0</value> 4587 </enumeratedValue> 4588 <enumeratedValue> 4589 <name>div2</name> 4590 <description>HART clock HIRC8M Div 2.</description> 4591 <value>1</value> 4592 </enumeratedValue> 4593 <enumeratedValue> 4594 <name>div4</name> 4595 <description>HART clock XO32M Div 4.</description> 4596 <value>2</value> 4597 </enumeratedValue> 4598 <enumeratedValue> 4599 <name>div8</name> 4600 <description>HART clock XO32M Div 8.</description> 4601 <value>3</value> 4602 </enumeratedValue> 4603 </enumeratedValues> 4604 </field> 4605 <field> 4606 <name>DIV_CLK_OUT_EN</name> 4607 <description>DIV_CLK_OUT Enable</description> 4608 <bitOffset>16</bitOffset> 4609 <bitWidth>1</bitWidth> 4610 <enumeratedValues> 4611 <enumeratedValue> 4612 <name>dis</name> 4613 <description>HART clock Disable.</description> 4614 <value>0</value> 4615 </enumeratedValue> 4616 <enumeratedValue> 4617 <name>en</name> 4618 <description>HART clock Enable.</description> 4619 <value>1</value> 4620 </enumeratedValue> 4621 </enumeratedValues> 4622 </field> 4623 </fields> 4624 </register> 4625 <register> 4626 <name>PCLKDIS0</name> 4627 <description>Peripheral Clock Disable.</description> 4628 <addressOffset>0x24</addressOffset> 4629 <fields> 4630 <field> 4631 <name>GPIO0</name> 4632 <description>GPIO0 Disable.</description> 4633 <bitOffset>0</bitOffset> 4634 <bitWidth>1</bitWidth> 4635 <enumeratedValues> 4636 <enumeratedValue> 4637 <name>en</name> 4638 <description>enable it.</description> 4639 <value>0</value> 4640 </enumeratedValue> 4641 <enumeratedValue> 4642 <name>dis</name> 4643 <description>disable it.</description> 4644 <value>1</value> 4645 </enumeratedValue> 4646 </enumeratedValues> 4647 </field> 4648 <field derivedFrom="GPIO0"> 4649 <name>GPIO1</name> 4650 <description>GPIO1 Disable.</description> 4651 <bitOffset>1</bitOffset> 4652 <bitWidth>1</bitWidth> 4653 </field> 4654 <field derivedFrom="GPIO0"> 4655 <name>DMA</name> 4656 <description>DMA Disable.</description> 4657 <bitOffset>5</bitOffset> 4658 <bitWidth>1</bitWidth> 4659 </field> 4660 <field derivedFrom="GPIO0"> 4661 <name>SPI0</name> 4662 <description>SPI 0 Disable.</description> 4663 <bitOffset>6</bitOffset> 4664 <bitWidth>1</bitWidth> 4665 </field> 4666 <field derivedFrom="GPIO0"> 4667 <name>SPI1</name> 4668 <description>SPI 1 Disable.</description> 4669 <bitOffset>7</bitOffset> 4670 <bitWidth>1</bitWidth> 4671 </field> 4672 <field derivedFrom="GPIO0"> 4673 <name>SPI2</name> 4674 <description>SPI 2 Disable.</description> 4675 <bitOffset>8</bitOffset> 4676 <bitWidth>1</bitWidth> 4677 </field> 4678 <field derivedFrom="GPIO0"> 4679 <name>UART0</name> 4680 <description>UART 0 Disable.</description> 4681 <bitOffset>9</bitOffset> 4682 <bitWidth>1</bitWidth> 4683 </field> 4684 <field derivedFrom="GPIO0"> 4685 <name>UART1</name> 4686 <description>UART 1 Disable.</description> 4687 <bitOffset>10</bitOffset> 4688 <bitWidth>1</bitWidth> 4689 </field> 4690 <field derivedFrom="GPIO0"> 4691 <name>I2C0</name> 4692 <description>I2C 0 Disable.</description> 4693 <bitOffset>13</bitOffset> 4694 <bitWidth>1</bitWidth> 4695 </field> 4696 <field derivedFrom="GPIO0"> 4697 <name>CTB</name> 4698 <description>Crypto Disable.</description> 4699 <bitOffset>14</bitOffset> 4700 <bitWidth>1</bitWidth> 4701 </field> 4702 <field derivedFrom="GPIO0"> 4703 <name>TMR0</name> 4704 <description>Timer 0 Disable.</description> 4705 <bitOffset>15</bitOffset> 4706 <bitWidth>1</bitWidth> 4707 </field> 4708 <field derivedFrom="GPIO0"> 4709 <name>TMR1</name> 4710 <description>Timer 1 Disable.</description> 4711 <bitOffset>16</bitOffset> 4712 <bitWidth>1</bitWidth> 4713 </field> 4714 <field derivedFrom="GPIO0"> 4715 <name>TMR2</name> 4716 <description>Timer 2 Disable.</description> 4717 <bitOffset>17</bitOffset> 4718 <bitWidth>1</bitWidth> 4719 </field> 4720 <field derivedFrom="GPIO0"> 4721 <name>TMR3</name> 4722 <description>Timer 3 Disable.</description> 4723 <bitOffset>18</bitOffset> 4724 <bitWidth>1</bitWidth> 4725 </field> 4726 <field derivedFrom="GPIO0"> 4727 <name>ADC</name> 4728 <description>ADC Clock Disable.</description> 4729 <bitOffset>23</bitOffset> 4730 <bitWidth>1</bitWidth> 4731 </field> 4732 <field derivedFrom="GPIO0"> 4733 <name>I2C1</name> 4734 <description>I2C 1 Disable.</description> 4735 <bitOffset>28</bitOffset> 4736 <bitWidth>1</bitWidth> 4737 </field> 4738 </fields> 4739 </register> 4740 <register> 4741 <name>MEMCTRL</name> 4742 <description>Memory Clock Control Register.</description> 4743 <addressOffset>0x28</addressOffset> 4744 <fields> 4745 <field> 4746 <name>FWS</name> 4747 <description>Flash Wait State. These bits define the number of wait-state cycles per Flash data read access. Minimum wait state is 2.</description> 4748 <bitOffset>0</bitOffset> 4749 <bitWidth>3</bitWidth> 4750 </field> 4751 <field> 4752 <name>RAMWS_EN</name> 4753 <description>System RAM Wait State enable</description> 4754 <bitOffset>4</bitOffset> 4755 <bitWidth>1</bitWidth> 4756 <enumeratedValues> 4757 <enumeratedValue> 4758 <name>no</name> 4759 <description>no SRAM wait state.</description> 4760 <value>0</value> 4761 </enumeratedValue> 4762 <enumeratedValue> 4763 <name>en</name> 4764 <description>SRAM wait state enabled.</description> 4765 <value>1</value> 4766 </enumeratedValue> 4767 </enumeratedValues> 4768 </field> 4769 <field> 4770 <name>RAM0LS_EN</name> 4771 <description>System RAM 0 Light Sleep Mode.</description> 4772 <bitOffset>8</bitOffset> 4773 <bitWidth>1</bitWidth> 4774 <enumeratedValues> 4775 <enumeratedValue> 4776 <name>active</name> 4777 <description>RAM is active.</description> 4778 <value>0</value> 4779 </enumeratedValue> 4780 <enumeratedValue> 4781 <name>light_sleep</name> 4782 <description>RAM is in Light Sleep mode.</description> 4783 <value>1</value> 4784 </enumeratedValue> 4785 </enumeratedValues> 4786 </field> 4787 <field derivedFrom="RAM0LS_EN"> 4788 <name>RAM1LS_EN</name> 4789 <description>System RAM 1 Light Sleep Mode.</description> 4790 <bitOffset>9</bitOffset> 4791 <bitWidth>1</bitWidth> 4792 </field> 4793 <field derivedFrom="RAM0LS_EN"> 4794 <name>RAM2LS_EN</name> 4795 <description>System RAM 2 Light Sleep Mode.</description> 4796 <bitOffset>10</bitOffset> 4797 <bitWidth>1</bitWidth> 4798 </field> 4799 <field derivedFrom="RAM0LS_EN"> 4800 <name>RAM3LS_EN</name> 4801 <description>System RAM 3 Light Sleep Mode.</description> 4802 <bitOffset>11</bitOffset> 4803 <bitWidth>1</bitWidth> 4804 </field> 4805 <field derivedFrom="RAM0LS_EN"> 4806 <name>ICC0LS_EN</name> 4807 <description>ICache RAM Light Sleep Mode.</description> 4808 <bitOffset>12</bitOffset> 4809 <bitWidth>1</bitWidth> 4810 </field> 4811 <field derivedFrom="RAM0LS_EN"> 4812 <name>ROMLS_EN</name> 4813 <description>ROM Light Sleep Mode.</description> 4814 <bitOffset>13</bitOffset> 4815 <bitWidth>1</bitWidth> 4816 </field> 4817 </fields> 4818 </register> 4819 <register> 4820 <name>MEMZ</name> 4821 <description>Memory Zeroize Control.</description> 4822 <addressOffset>0x2C</addressOffset> 4823 <fields> 4824 <field> 4825 <name>RAM0</name> 4826 <description>System RAM 0 Block.</description> 4827 <bitOffset>0</bitOffset> 4828 <bitWidth>1</bitWidth> 4829 <enumeratedValues> 4830 <enumeratedValue> 4831 <name>nop</name> 4832 <description>No operation/complete.</description> 4833 <value>0</value> 4834 </enumeratedValue> 4835 <enumeratedValue> 4836 <name>start</name> 4837 <description>Start operation.</description> 4838 <value>1</value> 4839 </enumeratedValue> 4840 </enumeratedValues> 4841 </field> 4842 <field derivedFrom="RAM0"> 4843 <name>RAM1</name> 4844 <description>System RAM 1 zeroization.</description> 4845 <bitOffset>1</bitOffset> 4846 <bitWidth>1</bitWidth> 4847 </field> 4848 <field derivedFrom="RAM0"> 4849 <name>RAM2</name> 4850 <description>System RAM 2 zeroization.</description> 4851 <bitOffset>2</bitOffset> 4852 <bitWidth>1</bitWidth> 4853 </field> 4854 <field derivedFrom="RAM0"> 4855 <name>RAMCB</name> 4856 <description>System RAM check bit zeroization.</description> 4857 <bitOffset>3</bitOffset> 4858 <bitWidth>1</bitWidth> 4859 </field> 4860 <field derivedFrom="RAM0"> 4861 <name>ICC0</name> 4862 <description>Instruction Cache.</description> 4863 <bitOffset>4</bitOffset> 4864 <bitWidth>1</bitWidth> 4865 </field> 4866 </fields> 4867 </register> 4868 <register> 4869 <name>SYSST</name> 4870 <description>System Status Register.</description> 4871 <addressOffset>0x40</addressOffset> 4872 <fields> 4873 <field> 4874 <name>ICELOCK</name> 4875 <description>ARM ICE Lock Status.</description> 4876 <bitOffset>0</bitOffset> 4877 <bitWidth>1</bitWidth> 4878 <enumeratedValues> 4879 <enumeratedValue> 4880 <name>unlocked</name> 4881 <description>ICE is unlocked.</description> 4882 <value>0</value> 4883 </enumeratedValue> 4884 <enumeratedValue> 4885 <name>locked</name> 4886 <description>ICE is locked.</description> 4887 <value>1</value> 4888 </enumeratedValue> 4889 </enumeratedValues> 4890 </field> 4891 </fields> 4892 </register> 4893 <register> 4894 <name>RST1</name> 4895 <description>Reset 1.</description> 4896 <addressOffset>0x44</addressOffset> 4897 <fields> 4898 <field> 4899 <name>I2C1</name> 4900 <description>I2C1 Reset.</description> 4901 <bitOffset>0</bitOffset> 4902 <bitWidth>1</bitWidth> 4903 <enumeratedValues> 4904 <enumeratedValue> 4905 <name>reset</name> 4906 <description>Reset.</description> 4907 <value>1</value> 4908 </enumeratedValue> 4909 <enumeratedValue> 4910 <name>reset_done</name> 4911 <description>Reset complete.</description> 4912 <value>0</value> 4913 </enumeratedValue> 4914 </enumeratedValues> 4915 </field> 4916 <field derivedFrom="I2C1"> 4917 <name>WDT1</name> 4918 <description>WDT1 Reset.</description> 4919 <bitOffset>8</bitOffset> 4920 <bitWidth>1</bitWidth> 4921 </field> 4922 <field derivedFrom="I2C1"> 4923 <name>AES</name> 4924 <description>WDT1 Reset.</description> 4925 <bitOffset>10</bitOffset> 4926 <bitWidth>1</bitWidth> 4927 </field> 4928 <field derivedFrom="I2C1"> 4929 <name>AC</name> 4930 <description>AC Reset.</description> 4931 <bitOffset>14</bitOffset> 4932 <bitWidth>1</bitWidth> 4933 </field> 4934 <field derivedFrom="I2C1"> 4935 <name>I2C2</name> 4936 <description>I2C2 Reset.</description> 4937 <bitOffset>17</bitOffset> 4938 <bitWidth>1</bitWidth> 4939 </field> 4940 <field derivedFrom="I2C1"> 4941 <name>I2S</name> 4942 <description>I2S Reset.</description> 4943 <bitOffset>23</bitOffset> 4944 <bitWidth>1</bitWidth> 4945 </field> 4946 <field derivedFrom="I2C1"> 4947 <name>QDEC</name> 4948 <description>QDEC Reset.</description> 4949 <bitOffset>25</bitOffset> 4950 <bitWidth>1</bitWidth> 4951 </field> 4952 </fields> 4953 </register> 4954 <register> 4955 <name>PCLKDIS1</name> 4956 <description>Peripheral Clock Disable.</description> 4957 <addressOffset>0x48</addressOffset> 4958 <fields> 4959 <field> 4960 <name>UART2</name> 4961 <description>UART2 Disable.</description> 4962 <bitOffset>1</bitOffset> 4963 <bitWidth>1</bitWidth> 4964 <enumeratedValues> 4965 <enumeratedValue> 4966 <name>en</name> 4967 <description>Enable.</description> 4968 <value>0</value> 4969 </enumeratedValue> 4970 <enumeratedValue> 4971 <name>dis</name> 4972 <description>Disable.</description> 4973 <value>1</value> 4974 </enumeratedValue> 4975 </enumeratedValues> 4976 </field> 4977 <field derivedFrom="UART2"> 4978 <name>TRNG</name> 4979 <description>TRNG Disable.</description> 4980 <bitOffset>2</bitOffset> 4981 <bitWidth>1</bitWidth> 4982 </field> 4983 <field derivedFrom="UART2"> 4984 <name>WDT0</name> 4985 <description>WDT0 Disable.</description> 4986 <bitOffset>4</bitOffset> 4987 <bitWidth>1</bitWidth> 4988 </field> 4989 <field derivedFrom="UART2"> 4990 <name>WDT1</name> 4991 <description>WDT1 Disable.</description> 4992 <bitOffset>5</bitOffset> 4993 <bitWidth>1</bitWidth> 4994 </field> 4995 <field derivedFrom="UART2"> 4996 <name>ICC0</name> 4997 <description>ICACHE Disable.</description> 4998 <bitOffset>11</bitOffset> 4999 <bitWidth>1</bitWidth> 5000 </field> 5001 <field derivedFrom="UART2"> 5002 <name>AES</name> 5003 <description>AES Clock Disable.</description> 5004 <bitOffset>15</bitOffset> 5005 <bitWidth>1</bitWidth> 5006 </field> 5007 <field derivedFrom="UART2"> 5008 <name>I2C2</name> 5009 <description>I2C2 Disable.</description> 5010 <bitOffset>21</bitOffset> 5011 <bitWidth>1</bitWidth> 5012 </field> 5013 <field derivedFrom="UART2"> 5014 <name>I2S</name> 5015 <description>I2S Clock Disable.</description> 5016 <bitOffset>23</bitOffset> 5017 <bitWidth>1</bitWidth> 5018 </field> 5019 <field derivedFrom="UART2"> 5020 <name>QDEC</name> 5021 <description>Quadrature Decoder Interface Clock Disable.</description> 5022 <bitOffset>25</bitOffset> 5023 <bitWidth>1</bitWidth> 5024 </field> 5025 </fields> 5026 </register> 5027 <register> 5028 <name>EVENTEN</name> 5029 <description>Event Enable Register.</description> 5030 <addressOffset>0x4C</addressOffset> 5031 <fields> 5032 <field> 5033 <name>DMA</name> 5034 <description>Enable DMA event. When this bit is set, a DMA event will cause an RXEV event to wake the CPU from WFE sleep mode.</description> 5035 <bitOffset>0</bitOffset> 5036 <bitWidth>1</bitWidth> 5037 <enumeratedValues> 5038 <enumeratedValue> 5039 <name>dis</name> 5040 <description>Event Disable.</description> 5041 <value>0</value> 5042 </enumeratedValue> 5043 <enumeratedValue> 5044 <name>en</name> 5045 <description>Event Enable.</description> 5046 <value>1</value> 5047 </enumeratedValue> 5048 </enumeratedValues> 5049 </field> 5050 <field> 5051 <name>RX</name> 5052 <description>Enable RXEV pin event. When this bit is set, a logic high of GPIO0[20] (AF1) will cause an RXEV event to wake the CPU from WFE sleep mode. </description> 5053 <bitOffset>1</bitOffset> 5054 <bitWidth>1</bitWidth> 5055 <enumeratedValues> 5056 <enumeratedValue> 5057 <name>dis</name> 5058 <description>Event Disable.</description> 5059 <value>0</value> 5060 </enumeratedValue> 5061 <enumeratedValue> 5062 <name>en</name> 5063 <description>Event Enable.</description> 5064 <value>1</value> 5065 </enumeratedValue> 5066 </enumeratedValues> 5067 </field> 5068 <field> 5069 <name>TX</name> 5070 <description>Enable TXEV pin event. When this bit is set, TXEV event from the CPU is output to GPIO[21] (AF1).</description> 5071 <bitOffset>2</bitOffset> 5072 <bitWidth>1</bitWidth> 5073 <enumeratedValues> 5074 <enumeratedValue> 5075 <name>dis</name> 5076 <description>Event Disable.</description> 5077 <value>0</value> 5078 </enumeratedValue> 5079 <enumeratedValue> 5080 <name>en</name> 5081 <description>Event Enable.</description> 5082 <value>1</value> 5083 </enumeratedValue> 5084 </enumeratedValues> 5085 </field> 5086 </fields> 5087 </register> 5088 <register> 5089 <name>REVISION</name> 5090 <description>Revision Register.</description> 5091 <addressOffset>0x50</addressOffset> 5092 <access>read-only</access> 5093 <fields> 5094 <field> 5095 <name>REVISION</name> 5096 <description>Manufacturer Chip Revision. </description> 5097 <bitOffset>0</bitOffset> 5098 <bitWidth>16</bitWidth> 5099 </field> 5100 </fields> 5101 </register> 5102 <register> 5103 <name>SYSIE</name> 5104 <description>System Status Interrupt Enable Register.</description> 5105 <addressOffset>0x54</addressOffset> 5106 <fields> 5107 <field> 5108 <name>ICEUNLOCK</name> 5109 <description>ARM ICE Unlock Interrupt Enable.</description> 5110 <bitOffset>0</bitOffset> 5111 <bitWidth>1</bitWidth> 5112 <enumeratedValues> 5113 <enumeratedValue> 5114 <name>dis</name> 5115 <description>disabled.</description> 5116 <value>0</value> 5117 </enumeratedValue> 5118 <enumeratedValue> 5119 <name>en</name> 5120 <description>enabled.</description> 5121 <value>1</value> 5122 </enumeratedValue> 5123 </enumeratedValues> 5124 </field> 5125 </fields> 5126 </register> 5127 <register> 5128 <name>ECCERR</name> 5129 <description>ECC Error Register</description> 5130 <addressOffset>0x64</addressOffset> 5131 <fields> 5132 <field> 5133 <name>RAM0_1</name> 5134 <description>ECC System RAM0 and RAM1 Error Flag. Write 1 to clear.</description> 5135 <bitOffset>0</bitOffset> 5136 <bitWidth>1</bitWidth> 5137 </field> 5138 <field> 5139 <name>RAM2</name> 5140 <description>ECC System RAM2 Error Flag. Write 1 to clear.</description> 5141 <bitOffset>1</bitOffset> 5142 <bitWidth>1</bitWidth> 5143 </field> 5144 <field> 5145 <name>RAM3</name> 5146 <description>ECC System RAM3 Error Flag. Write 1 to clear.</description> 5147 <bitOffset>2</bitOffset> 5148 <bitWidth>1</bitWidth> 5149 </field> 5150 <field> 5151 <name>ICC0</name> 5152 <description>ECC Icache Error Flag. Write 1 to clear.</description> 5153 <bitOffset>3</bitOffset> 5154 <bitWidth>1</bitWidth> 5155 </field> 5156 <field> 5157 <name>FLASH0</name> 5158 <description>ECC Flash0 Error Flag. Write 1 to clear.</description> 5159 <bitOffset>4</bitOffset> 5160 <bitWidth>1</bitWidth> 5161 </field> 5162 <field> 5163 <name>FLASH1</name> 5164 <description>ECC Flash1 Error Flag. Write 1 to clear.</description> 5165 <bitOffset>5</bitOffset> 5166 <bitWidth>1</bitWidth> 5167 </field> 5168 </fields> 5169 </register> 5170 <register> 5171 <name>ECCCED</name> 5172 <description>ECC Correctable Error Detect Register</description> 5173 <addressOffset>0x68</addressOffset> 5174 <fields> 5175 <field> 5176 <name>RAM0_1</name> 5177 <description>ECC System RAM0 and RAM1 Error Flag. Write 1 to clear.</description> 5178 <bitOffset>0</bitOffset> 5179 <bitWidth>1</bitWidth> 5180 </field> 5181 <field> 5182 <name>RAM2</name> 5183 <description>ECC System RAM2 Error Flag. Write 1 to clear.</description> 5184 <bitOffset>1</bitOffset> 5185 <bitWidth>1</bitWidth> 5186 </field> 5187 <field> 5188 <name>RAM3</name> 5189 <description>ECC System RAM3 Error Flag. Write 1 to clear.</description> 5190 <bitOffset>2</bitOffset> 5191 <bitWidth>1</bitWidth> 5192 </field> 5193 <field> 5194 <name>ICC0</name> 5195 <description>ECC Icache Error Flag. Write 1 to clear.</description> 5196 <bitOffset>3</bitOffset> 5197 <bitWidth>1</bitWidth> 5198 </field> 5199 <field> 5200 <name>FLASH0</name> 5201 <description>ECC Flash0 Error Flag. Write 1 to clear.</description> 5202 <bitOffset>4</bitOffset> 5203 <bitWidth>1</bitWidth> 5204 </field> 5205 <field> 5206 <name>FLASH1</name> 5207 <description>ECC Flash1 Error Flag. Write 1 to clear.</description> 5208 <bitOffset>5</bitOffset> 5209 <bitWidth>1</bitWidth> 5210 </field> 5211 </fields> 5212 </register> 5213 <register> 5214 <name>ECCIE</name> 5215 <description>ECC IRQ Enable Register</description> 5216 <addressOffset>0x6C</addressOffset> 5217 <fields> 5218 <field> 5219 <name>RAM0_1</name> 5220 <description>ECC System RAM0 and RAM1 Error interrupt enable.</description> 5221 <bitOffset>0</bitOffset> 5222 <bitWidth>1</bitWidth> 5223 <enumeratedValues> 5224 <enumeratedValue> 5225 <name>dis</name> 5226 <description>interrupt disabled.</description> 5227 <value>0</value> 5228 </enumeratedValue> 5229 <enumeratedValue> 5230 <name>en</name> 5231 <description>interrupt enabled.</description> 5232 <value>1</value> 5233 </enumeratedValue> 5234 </enumeratedValues> 5235 </field> 5236 <field derivedFrom="RAM0_1"> 5237 <name>RAM2</name> 5238 <description>ECC System RAM2 Error interrupt enable.</description> 5239 <bitOffset>1</bitOffset> 5240 <bitWidth>1</bitWidth> 5241 </field> 5242 <field derivedFrom="RAM0_1"> 5243 <name>RAM3</name> 5244 <description>ECC System RAM3 Error interrupt enable.</description> 5245 <bitOffset>2</bitOffset> 5246 <bitWidth>1</bitWidth> 5247 </field> 5248 <field derivedFrom="RAM0_1"> 5249 <name>ICC0</name> 5250 <description>ECC Icache Error interrupt enable.</description> 5251 <bitOffset>3</bitOffset> 5252 <bitWidth>1</bitWidth> 5253 </field> 5254 <field derivedFrom="RAM0_1"> 5255 <name>FLASH0</name> 5256 <description>ECC Flash0 Error interrupt enable.</description> 5257 <bitOffset>4</bitOffset> 5258 <bitWidth>1</bitWidth> 5259 </field> 5260 <field derivedFrom="RAM0_1"> 5261 <name>FLASH1</name> 5262 <description>ECC Flash1 Error interrupt enable.</description> 5263 <bitOffset>5</bitOffset> 5264 <bitWidth>1</bitWidth> 5265 </field> 5266 </fields> 5267 </register> 5268 <register> 5269 <name>ECCADDR</name> 5270 <description>ECC Error Address Register</description> 5271 <addressOffset>0x70</addressOffset> 5272 <fields> 5273 <field> 5274 <name>DATARAMADDR</name> 5275 <description>ECC Error Address/TAG RAM Error Address.</description> 5276 <bitOffset>0</bitOffset> 5277 <bitWidth>14</bitWidth> 5278 </field> 5279 <field> 5280 <name>DATARAMBANK</name> 5281 <description>ECC Error Address/DATA RAM Error Bank.</description> 5282 <bitOffset>14</bitOffset> 5283 <bitWidth>1</bitWidth> 5284 </field> 5285 <field> 5286 <name>DATARAMERR</name> 5287 <description>ECC Error Address/DATA RAM Error Address.</description> 5288 <bitOffset>15</bitOffset> 5289 <bitWidth>1</bitWidth> 5290 </field> 5291 <field> 5292 <name>TAGRAMADDR</name> 5293 <description>ECC Error Address/TAG RAM Error Address.</description> 5294 <bitOffset>16</bitOffset> 5295 <bitWidth>14</bitWidth> 5296 </field> 5297 <field> 5298 <name>TAGRAMBANK</name> 5299 <description>ECC Error Address/TAG RAM Error Bank.</description> 5300 <bitOffset>30</bitOffset> 5301 <bitWidth>1</bitWidth> 5302 </field> 5303 <field> 5304 <name>TAGRAMERR</name> 5305 <description>ECC Error Address/TAG RAM Error.</description> 5306 <bitOffset>31</bitOffset> 5307 <bitWidth>1</bitWidth> 5308 </field> 5309 </fields> 5310 </register> 5311 </registers> 5312 </peripheral> 5313<!--GCR Global Control Registers.--> 5314 <peripheral> 5315 <name>GPIO0</name> 5316 <description>Individual I/O for each GPIO</description> 5317 <groupName>GPIO</groupName> 5318 <baseAddress>0x40008000</baseAddress> 5319 <addressBlock> 5320 <offset>0x00</offset> 5321 <size>0x1000</size> 5322 <usage>registers</usage> 5323 </addressBlock> 5324 <interrupt> 5325 <name>GPIO0</name> 5326 <description>GPIO0 interrupt.</description> 5327 <value>24</value> 5328 </interrupt> 5329 <registers> 5330 <register> 5331 <name>EN0</name> 5332 <description>GPIO Function Enable Register. Each bit controls the GPIO_EN setting for one GPIO pin on the associated port.</description> 5333 <addressOffset>0x00</addressOffset> 5334 <fields> 5335 <field> 5336 <name>GPIO_EN</name> 5337 <description>Mask of all of the pins on the port.</description> 5338 <bitOffset>0</bitOffset> 5339 <bitWidth>32</bitWidth> 5340 <enumeratedValues> 5341 <enumeratedValue> 5342 <name>ALTERNATE</name> 5343 <description>Alternate function enabled.</description> 5344 <value>0</value> 5345 </enumeratedValue> 5346 <enumeratedValue> 5347 <name>GPIO</name> 5348 <description>GPIO function is enabled.</description> 5349 <value>1</value> 5350 </enumeratedValue> 5351 </enumeratedValues> 5352 </field> 5353 </fields> 5354 </register> 5355 <register> 5356 <name>EN0_SET</name> 5357 <description>GPIO Set Function Enable Register. Writing a 1 to one or more bits in this register sets the bits in the same positions in GPIO_EN to 1, without affecting other bits in that register.</description> 5358 <addressOffset>0x04</addressOffset> 5359 <fields> 5360 <field> 5361 <name>ALL</name> 5362 <description>Mask of all of the pins on the port.</description> 5363 <bitOffset>0</bitOffset> 5364 <bitWidth>32</bitWidth> 5365 </field> 5366 </fields> 5367 </register> 5368 <register> 5369 <name>EN0_CLR</name> 5370 <description>GPIO Clear Function Enable Register. Writing a 1 to one or more bits in this register clears the bits in the same positions in GPIO_EN to 0, without affecting other bits in that register.</description> 5371 <addressOffset>0x08</addressOffset> 5372 <fields> 5373 <field> 5374 <name>ALL</name> 5375 <description>Mask of all of the pins on the port.</description> 5376 <bitOffset>0</bitOffset> 5377 <bitWidth>32</bitWidth> 5378 </field> 5379 </fields> 5380 </register> 5381 <register> 5382 <name>OUTEN</name> 5383 <description>GPIO Output Enable Register. Each bit controls the GPIO_OUT_EN setting for one GPIO pin in the associated port.</description> 5384 <addressOffset>0x0C</addressOffset> 5385 <fields> 5386 <field> 5387 <name>EN</name> 5388 <description>Mask of all of the pins on the port.</description> 5389 <bitOffset>0</bitOffset> 5390 <bitWidth>32</bitWidth> 5391 <enumeratedValues> 5392 <enumeratedValue> 5393 <name>dis</name> 5394 <description>GPIO Output Disable</description> 5395 <value>0</value> 5396 </enumeratedValue> 5397 <enumeratedValue> 5398 <name>en</name> 5399 <description>GPIO Output Enable</description> 5400 <value>1</value> 5401 </enumeratedValue> 5402 </enumeratedValues> 5403 </field> 5404 </fields> 5405 </register> 5406 <register> 5407 <name>OUTEN_SET</name> 5408 <description>GPIO Output Enable Set Function Enable Register. Writing a 1 to one or more bits in this register sets the bits in the same positions in GPIO_OUT_EN to 1, without affecting other bits in that register.</description> 5409 <addressOffset>0x10</addressOffset> 5410 <fields> 5411 <field> 5412 <name>ALL</name> 5413 <description>Mask of all of the pins on the port.</description> 5414 <bitOffset>0</bitOffset> 5415 <bitWidth>32</bitWidth> 5416 </field> 5417 </fields> 5418 </register> 5419 <register> 5420 <name>OUTEN_CLR</name> 5421 <description>GPIO Output Enable Clear Function Enable Register. Writing a 1 to one or more bits in this register clears the bits in the same positions in GPIO_OUT_EN to 0, without affecting other bits in that register.</description> 5422 <addressOffset>0x14</addressOffset> 5423 <fields> 5424 <field> 5425 <name>ALL</name> 5426 <description>Mask of all of the pins on the port.</description> 5427 <bitOffset>0</bitOffset> 5428 <bitWidth>32</bitWidth> 5429 </field> 5430 </fields> 5431 </register> 5432 <register> 5433 <name>OUT</name> 5434 <description>GPIO Output Register. Each bit controls the GPIO_OUT setting for one pin in the associated port. This register can be written either directly, or by using the GPIO_OUT_SET and GPIO_OUT_CLR registers.</description> 5435 <addressOffset>0x18</addressOffset> 5436 <fields> 5437 <field> 5438 <name>GPIO_OUT</name> 5439 <description>Mask of all of the pins on the port.</description> 5440 <bitOffset>0</bitOffset> 5441 <bitWidth>32</bitWidth> 5442 <enumeratedValues> 5443 <enumeratedValue> 5444 <name>low</name> 5445 <description>Drive Logic 0 (low) on GPIO output.</description> 5446 <value>0</value> 5447 </enumeratedValue> 5448 <enumeratedValue> 5449 <name>high</name> 5450 <description>Drive logic 1 (high) on GPIO output.</description> 5451 <value>1</value> 5452 </enumeratedValue> 5453 </enumeratedValues> 5454 </field> 5455 </fields> 5456 </register> 5457 <register> 5458 <name>OUT_SET</name> 5459 <description>GPIO Output Set. Writing a 1 to one or more bits in this register sets the bits in the same positions in GPIO_OUT to 1, without affecting other bits in that register.</description> 5460 <addressOffset>0x1C</addressOffset> 5461 <access>write-only</access> 5462 <fields> 5463 <field> 5464 <name>GPIO_OUT_SET</name> 5465 <description>Mask of all of the pins on the port.</description> 5466 <bitOffset>0</bitOffset> 5467 <bitWidth>32</bitWidth> 5468 <enumeratedValues> 5469 <enumeratedValue> 5470 <name>no</name> 5471 <description>No Effect.</description> 5472 <value>0</value> 5473 </enumeratedValue> 5474 <enumeratedValue> 5475 <name>set</name> 5476 <description>Set GPIO_OUT bit in this position to '1'</description> 5477 <value>1</value> 5478 </enumeratedValue> 5479 </enumeratedValues> 5480 </field> 5481 </fields> 5482 </register> 5483 <register> 5484 <name>OUT_CLR</name> 5485 <description>GPIO Output Clear. Writing a 1 to one or more bits in this register clears the bits in the same positions in GPIO_OUT to 0, without affecting other bits in that register.</description> 5486 <addressOffset>0x20</addressOffset> 5487 <access>write-only</access> 5488 <fields> 5489 <field> 5490 <name>GPIO_OUT_CLR</name> 5491 <description>Mask of all of the pins on the port.</description> 5492 <bitOffset>0</bitOffset> 5493 <bitWidth>32</bitWidth> 5494 </field> 5495 </fields> 5496 </register> 5497 <register> 5498 <name>IN</name> 5499 <description>GPIO Input Register. Read-only register to read from the logic states of the GPIO pins on this port.</description> 5500 <addressOffset>0x24</addressOffset> 5501 <access>read-only</access> 5502 <fields> 5503 <field> 5504 <name>GPIO_IN</name> 5505 <description>Mask of all of the pins on the port.</description> 5506 <bitOffset>0</bitOffset> 5507 <bitWidth>32</bitWidth> 5508 </field> 5509 </fields> 5510 </register> 5511 <register> 5512 <name>INTMODE</name> 5513 <description>GPIO Interrupt Mode Register. Each bit in this register controls the interrupt mode setting for the associated GPIO pin on this port.</description> 5514 <addressOffset>0x28</addressOffset> 5515 <fields> 5516 <field> 5517 <name>GPIO_INTMODE</name> 5518 <description>Mask of all of the pins on the port.</description> 5519 <bitOffset>0</bitOffset> 5520 <bitWidth>32</bitWidth> 5521 <enumeratedValues> 5522 <enumeratedValue> 5523 <name>level</name> 5524 <description>Interrupts for this pin are level triggered.</description> 5525 <value>0</value> 5526 </enumeratedValue> 5527 <enumeratedValue> 5528 <name>edge</name> 5529 <description>Interrupts for this pin are edge triggered.</description> 5530 <value>1</value> 5531 </enumeratedValue> 5532 </enumeratedValues> 5533 </field> 5534 </fields> 5535 </register> 5536 <register> 5537 <name>INTPOL</name> 5538 <description>GPIO Interrupt Polarity Register. Each bit in this register controls the interrupt polarity setting for one GPIO pin in the associated port.</description> 5539 <addressOffset>0x2C</addressOffset> 5540 <fields> 5541 <field> 5542 <name>GPIO_INTPOL</name> 5543 <description>Mask of all of the pins on the port.</description> 5544 <bitOffset>0</bitOffset> 5545 <bitWidth>32</bitWidth> 5546 <enumeratedValues> 5547 <enumeratedValue> 5548 <name>falling</name> 5549 <description>Interrupts are latched on a falling edge or low level condition for this pin.</description> 5550 <value>0</value> 5551 </enumeratedValue> 5552 <enumeratedValue> 5553 <name>rising</name> 5554 <description>Interrupts are latched on a rising edge or high condition for this pin.</description> 5555 <value>1</value> 5556 </enumeratedValue> 5557 </enumeratedValues> 5558 </field> 5559 </fields> 5560 </register> 5561 <register> 5562 <name>INEN</name> 5563 <description>GPIO Input Enable</description> 5564 <addressOffset>0x30</addressOffset> 5565 </register> 5566 <register> 5567 <name>INTEN</name> 5568 <description>GPIO Interrupt Enable Register. Each bit in this register controls the GPIO interrupt enable for the associated pin on the GPIO port.</description> 5569 <addressOffset>0x34</addressOffset> 5570 <fields> 5571 <field> 5572 <name>GPIO_INTEN</name> 5573 <description>Mask of all of the pins on the port.</description> 5574 <bitOffset>0</bitOffset> 5575 <bitWidth>32</bitWidth> 5576 <enumeratedValues> 5577 <enumeratedValue> 5578 <name>dis</name> 5579 <description>Interrupts are disabled for this GPIO pin.</description> 5580 <value>0</value> 5581 </enumeratedValue> 5582 <enumeratedValue> 5583 <name>en</name> 5584 <description>Interrupts are enabled for this GPIO pin.</description> 5585 <value>1</value> 5586 </enumeratedValue> 5587 </enumeratedValues> 5588 </field> 5589 </fields> 5590 </register> 5591 <register> 5592 <name>INTEN_SET</name> 5593 <description>GPIO Interrupt Enable Set. Writing a 1 to one or more bits in this register sets the bits in the same positions in GPIO_INT_EN to 1, without affecting other bits in that register.</description> 5594 <addressOffset>0x38</addressOffset> 5595 <fields> 5596 <field> 5597 <name>GPIO_INTEN_SET</name> 5598 <description>Mask of all of the pins on the port.</description> 5599 <bitOffset>0</bitOffset> 5600 <bitWidth>32</bitWidth> 5601 <enumeratedValues> 5602 <enumeratedValue> 5603 <name>no</name> 5604 <description>No effect.</description> 5605 <value>0</value> 5606 </enumeratedValue> 5607 <enumeratedValue> 5608 <name>set</name> 5609 <description>Set GPIO_INT_EN bit in this position to '1'</description> 5610 <value>1</value> 5611 </enumeratedValue> 5612 </enumeratedValues> 5613 </field> 5614 </fields> 5615 </register> 5616 <register> 5617 <name>INTEN_CLR</name> 5618 <description>GPIO Interrupt Enable Clear. Writing a 1 to one or more bits in this register clears the bits in the same positions in GPIO_INT_EN to 0, without affecting other bits in that register.</description> 5619 <addressOffset>0x3C</addressOffset> 5620 <fields> 5621 <field> 5622 <name>GPIO_INTEN_CLR</name> 5623 <description>Mask of all of the pins on the port.</description> 5624 <bitOffset>0</bitOffset> 5625 <bitWidth>32</bitWidth> 5626 <enumeratedValues> 5627 <enumeratedValue> 5628 <name>no</name> 5629 <description>No Effect.</description> 5630 <value>0</value> 5631 </enumeratedValue> 5632 <enumeratedValue> 5633 <name>clear</name> 5634 <description>Clear GPIO_INT_EN bit in this position to '0'</description> 5635 <value>1</value> 5636 </enumeratedValue> 5637 </enumeratedValues> 5638 </field> 5639 </fields> 5640 </register> 5641 <register> 5642 <name>INTFL</name> 5643 <description>GPIO Interrupt Status Register. Each bit in this register contains the pending interrupt status for the associated GPIO pin in this port.</description> 5644 <addressOffset>0x40</addressOffset> 5645 <access>read-only</access> 5646 <fields> 5647 <field> 5648 <name>GPIO_INTFL</name> 5649 <description>Mask of all of the pins on the port.</description> 5650 <bitOffset>0</bitOffset> 5651 <bitWidth>32</bitWidth> 5652 <enumeratedValues> 5653 <enumeratedValue> 5654 <name>no</name> 5655 <description>No Interrupt is pending on this GPIO pin.</description> 5656 <value>0</value> 5657 </enumeratedValue> 5658 <enumeratedValue> 5659 <name>pending</name> 5660 <description>An Interrupt is pending on this GPIO pin.</description> 5661 <value>1</value> 5662 </enumeratedValue> 5663 </enumeratedValues> 5664 </field> 5665 </fields> 5666 </register> 5667 <register> 5668 <name>INTFL_CLR</name> 5669 <description>GPIO Status Clear. Writing a 1 to one or more bits in this register clears the bits in the same positions in GPIO_INT_STAT to 0, without affecting other bits in that register.</description> 5670 <addressOffset>0x48</addressOffset> 5671 <fields> 5672 <field> 5673 <name>ALL</name> 5674 <description>Mask of all of the pins on the port.</description> 5675 <bitOffset>0</bitOffset> 5676 <bitWidth>32</bitWidth> 5677 </field> 5678 </fields> 5679 </register> 5680 <register> 5681 <name>WKEN</name> 5682 <description>GPIO Wake Enable Register. Each bit in this register controls the PMU wakeup enable for the associated GPIO pin in this port.</description> 5683 <addressOffset>0x4C</addressOffset> 5684 <fields> 5685 <field> 5686 <name>GPIO_WKEN</name> 5687 <description>Mask of all of the pins on the port.</description> 5688 <bitOffset>0</bitOffset> 5689 <bitWidth>32</bitWidth> 5690 <enumeratedValues> 5691 <enumeratedValue> 5692 <name>dis</name> 5693 <description>PMU wakeup for this GPIO is disabled.</description> 5694 <value>0</value> 5695 </enumeratedValue> 5696 <enumeratedValue> 5697 <name>en</name> 5698 <description>PMU wakeup for this GPIO is enabled.</description> 5699 <value>1</value> 5700 </enumeratedValue> 5701 </enumeratedValues> 5702 </field> 5703 </fields> 5704 </register> 5705 <register> 5706 <name>WKEN_SET</name> 5707 <description>GPIO Wake Enable Set. Writing a 1 to one or more bits in this register sets the bits in the same positions in GPIO_WAKE_EN to 1, without affecting other bits in that register.</description> 5708 <addressOffset>0x50</addressOffset> 5709 <fields> 5710 <field> 5711 <name>ALL</name> 5712 <description>Mask of all of the pins on the port.</description> 5713 <bitOffset>0</bitOffset> 5714 <bitWidth>32</bitWidth> 5715 </field> 5716 </fields> 5717 </register> 5718 <register> 5719 <name>WKEN_CLR</name> 5720 <description>GPIO Wake Enable Clear. Writing a 1 to one or more bits in this register clears the bits in the same positions in GPIO_WAKE_EN to 0, without affecting other bits in that register.</description> 5721 <addressOffset>0x54</addressOffset> 5722 <fields> 5723 <field> 5724 <name>ALL</name> 5725 <description>Mask of all of the pins on the port.</description> 5726 <bitOffset>0</bitOffset> 5727 <bitWidth>32</bitWidth> 5728 </field> 5729 </fields> 5730 </register> 5731 <register> 5732 <name>DUALEDGE</name> 5733 <description>GPIO Interrupt Dual Edge Mode Register. Each bit in this register selects dual edge mode for the associated GPIO pin in this port.</description> 5734 <addressOffset>0x5C</addressOffset> 5735 <fields> 5736 <field> 5737 <name>GPIO_DUALEDGE</name> 5738 <description>Mask of all of the pins on the port.</description> 5739 <bitOffset>0</bitOffset> 5740 <bitWidth>32</bitWidth> 5741 <enumeratedValues> 5742 <enumeratedValue> 5743 <name>no</name> 5744 <description>No Effect.</description> 5745 <value>0</value> 5746 </enumeratedValue> 5747 <enumeratedValue> 5748 <name>en</name> 5749 <description>Dual Edge mode is enabled. If edge-triggered interrupts are enabled on this GPIO pin, then both rising and falling edges will trigger interrupts regardless of the GPIO_INT_POL setting.</description> 5750 <value>1</value> 5751 </enumeratedValue> 5752 </enumeratedValues> 5753 </field> 5754 </fields> 5755 </register> 5756 <register> 5757 <name>PADCTRL0</name> 5758 <description>GPIO Input Mode Config 1. Each bit in this register enables the weak pull-up for the associated GPIO pin in this port.</description> 5759 <addressOffset>0x60</addressOffset> 5760 <fields> 5761 <field> 5762 <name>GPIO_PADCTRL0</name> 5763 <description>The two bits in GPIO_PAD_CFG1 and GPIO_PAD_CFG2 for each GPIO pin work together to determine the pad mode when the GPIO is set to input mode.</description> 5764 <bitOffset>0</bitOffset> 5765 <bitWidth>32</bitWidth> 5766 <enumeratedValues> 5767 <enumeratedValue> 5768 <name>impedance</name> 5769 <description>High Impedance.</description> 5770 <value>0</value> 5771 </enumeratedValue> 5772 <enumeratedValue> 5773 <name>pu</name> 5774 <description>Weak pull-up mode.</description> 5775 <value>1</value> 5776 </enumeratedValue> 5777 <enumeratedValue> 5778 <name>pd</name> 5779 <description>weak pull-down mode.</description> 5780 <value>2</value> 5781 </enumeratedValue> 5782 </enumeratedValues> 5783 </field> 5784 </fields> 5785 </register> 5786 <register> 5787 <name>PADCTRL1</name> 5788 <description>GPIO Input Mode Config 2. Each bit in this register enables the weak pull-up for the associated GPIO pin in this port.</description> 5789 <addressOffset>0x64</addressOffset> 5790 <fields> 5791 <field> 5792 <name>GPIO_PADCTRL1</name> 5793 <description>The two bits in GPIO_PAD_CFG1 and GPIO_PAD_CFG2 for each GPIO pin work together to determine the pad mode when the GPIO is set to input mode.</description> 5794 <bitOffset>0</bitOffset> 5795 <bitWidth>32</bitWidth> 5796 <enumeratedValues> 5797 <enumeratedValue> 5798 <name>impedance</name> 5799 <description>High Impedance.</description> 5800 <value>0</value> 5801 </enumeratedValue> 5802 <enumeratedValue> 5803 <name>pu</name> 5804 <description>Weak pull-up mode.</description> 5805 <value>1</value> 5806 </enumeratedValue> 5807 <enumeratedValue> 5808 <name>pd</name> 5809 <description>weak pull-down mode.</description> 5810 <value>2</value> 5811 </enumeratedValue> 5812 </enumeratedValues> 5813 </field> 5814 </fields> 5815 </register> 5816 <register> 5817 <name>EN1</name> 5818 <description>GPIO Alternate Function Enable Register. Each bit in this register selects between primary/secondary functions for the associated GPIO pin in this port.</description> 5819 <addressOffset>0x68</addressOffset> 5820 <fields> 5821 <field> 5822 <name>GPIO_EN1</name> 5823 <description>Mask of all of the pins on the port.</description> 5824 <bitOffset>0</bitOffset> 5825 <bitWidth>32</bitWidth> 5826 <enumeratedValues> 5827 <enumeratedValue> 5828 <name>primary</name> 5829 <description>Primary function selected.</description> 5830 <value>0</value> 5831 </enumeratedValue> 5832 <enumeratedValue> 5833 <name>secondary</name> 5834 <description>Secondary function selected.</description> 5835 <value>1</value> 5836 </enumeratedValue> 5837 </enumeratedValues> 5838 </field> 5839 </fields> 5840 </register> 5841 <register> 5842 <name>EN1_SET</name> 5843 <description>GPIO Alternate Function Set. Writing a 1 to one or more bits in this register sets the bits in the same positions in GPIO_EN1 to 1, without affecting other bits in that register.</description> 5844 <addressOffset>0x6C</addressOffset> 5845 <fields> 5846 <field> 5847 <name>ALL</name> 5848 <description>Mask of all of the pins on the port.</description> 5849 <bitOffset>0</bitOffset> 5850 <bitWidth>32</bitWidth> 5851 </field> 5852 </fields> 5853 </register> 5854 <register> 5855 <name>EN1_CLR</name> 5856 <description>GPIO Alternate Function Clear. Writing a 1 to one or more bits in this register clears the bits in the same positions in GPIO_EN1 to 0, without affecting other bits in that register.</description> 5857 <addressOffset>0x70</addressOffset> 5858 <fields> 5859 <field> 5860 <name>ALL</name> 5861 <description>Mask of all of the pins on the port.</description> 5862 <bitOffset>0</bitOffset> 5863 <bitWidth>32</bitWidth> 5864 </field> 5865 </fields> 5866 </register> 5867 <register> 5868 <name>EN2</name> 5869 <description>GPIO Alternate Function Enable Register. Each bit in this register selects between primary/secondary functions for the associated GPIO pin in this port.</description> 5870 <addressOffset>0x74</addressOffset> 5871 <fields> 5872 <field> 5873 <name>GPIO_EN2</name> 5874 <description>Mask of all of the pins on the port.</description> 5875 <bitOffset>0</bitOffset> 5876 <bitWidth>32</bitWidth> 5877 <enumeratedValues> 5878 <enumeratedValue> 5879 <name>primary</name> 5880 <description>Primary function selected.</description> 5881 <value>0</value> 5882 </enumeratedValue> 5883 <enumeratedValue> 5884 <name>secondary</name> 5885 <description>Secondary function selected.</description> 5886 <value>1</value> 5887 </enumeratedValue> 5888 </enumeratedValues> 5889 </field> 5890 </fields> 5891 </register> 5892 <register> 5893 <name>EN2_SET</name> 5894 <description>GPIO Alternate Function 2 Set. Writing a 1 to one or more bits in this register sets the bits in the same positions in GPIO_EN2 to 1, without affecting other bits in that register.</description> 5895 <addressOffset>0x78</addressOffset> 5896 <fields> 5897 <field> 5898 <name>ALL</name> 5899 <description>Mask of all of the pins on the port.</description> 5900 <bitOffset>0</bitOffset> 5901 <bitWidth>32</bitWidth> 5902 </field> 5903 </fields> 5904 </register> 5905 <register> 5906 <name>EN2_CLR</name> 5907 <description>GPIO Wake Alternate Function Clear. Writing a 1 to one or more bits in this register clears the bits in the same positions in GPIO_EN2 to 0, without affecting other bits in that register.</description> 5908 <addressOffset>0x7C</addressOffset> 5909 <fields> 5910 <field> 5911 <name>ALL</name> 5912 <description>Mask of all of the pins on the port.</description> 5913 <bitOffset>0</bitOffset> 5914 <bitWidth>32</bitWidth> 5915 </field> 5916 </fields> 5917 </register> 5918 <register> 5919 <name>HYSEN</name> 5920 <description>GPIO Input Hysteresis Enable.</description> 5921 <addressOffset>0xA8</addressOffset> 5922 <fields> 5923 <field> 5924 <name>GPIO_HYSEN</name> 5925 <description>Mask of all of the pins on the port.</description> 5926 <bitOffset>0</bitOffset> 5927 <bitWidth>32</bitWidth> 5928 </field> 5929 </fields> 5930 </register> 5931 <register> 5932 <name>SRSEL</name> 5933 <description>GPIO Slew Rate Enable Register.</description> 5934 <addressOffset>0xAC</addressOffset> 5935 <fields> 5936 <field> 5937 <name>GPIO_SRSEL</name> 5938 <description>Mask of all of the pins on the port.</description> 5939 <bitOffset>0</bitOffset> 5940 <bitWidth>32</bitWidth> 5941 <enumeratedValues> 5942 <enumeratedValue> 5943 <name>FAST</name> 5944 <description>Fast Slew Rate selected.</description> 5945 <value>0</value> 5946 </enumeratedValue> 5947 <enumeratedValue> 5948 <name>SLOW</name> 5949 <description>Slow Slew Rate selected.</description> 5950 <value>1</value> 5951 </enumeratedValue> 5952 </enumeratedValues> 5953 </field> 5954 </fields> 5955 </register> 5956 <register> 5957 <name>DS0</name> 5958 <description>GPIO Drive Strength Register. Each bit in this register selects the drive strength for the associated GPIO pin in this port. Refer to the Datasheet for sink/source current of GPIO pins in each mode.</description> 5959 <addressOffset>0xB0</addressOffset> 5960 <fields> 5961 <field> 5962 <name>GPIO_DS0</name> 5963 <description>Mask of all of the pins on the port.</description> 5964 <bitOffset>0</bitOffset> 5965 <bitWidth>32</bitWidth> 5966 <enumeratedValues> 5967 <enumeratedValue> 5968 <name>ld</name> 5969 <description>GPIO port pin is in low-drive mode.</description> 5970 <value>0</value> 5971 </enumeratedValue> 5972 <enumeratedValue> 5973 <name>hd</name> 5974 <description>GPIO port pin is in high-drive mode.</description> 5975 <value>1</value> 5976 </enumeratedValue> 5977 </enumeratedValues> 5978 </field> 5979 </fields> 5980 </register> 5981 <register> 5982 <name>DS1</name> 5983 <description>GPIO Drive Strength 1 Register. Each bit in this register selects the drive strength for the associated GPIO pin in this port. Refer to the Datasheet for sink/source current of GPIO pins in each mode.</description> 5984 <addressOffset>0xB4</addressOffset> 5985 <fields> 5986 <field> 5987 <name>GPIO_DS1</name> 5988 <description>Mask of all of the pins on the port.</description> 5989 <bitOffset>0</bitOffset> 5990 <bitWidth>32</bitWidth> 5991 </field> 5992 </fields> 5993 </register> 5994 <register> 5995 <name>PS</name> 5996 <description>GPIO Pull Select Mode.</description> 5997 <addressOffset>0xB8</addressOffset> 5998 <fields> 5999 <field> 6000 <name>ALL</name> 6001 <description>Mask of all of the pins on the port.</description> 6002 <bitOffset>0</bitOffset> 6003 <bitWidth>32</bitWidth> 6004 </field> 6005 </fields> 6006 </register> 6007 <register> 6008 <name>VSSEL</name> 6009 <description>GPIO Voltage Select.</description> 6010 <addressOffset>0xC0</addressOffset> 6011 <fields> 6012 <field> 6013 <name>ALL</name> 6014 <description>Mask of all of the pins on the port.</description> 6015 <bitOffset>0</bitOffset> 6016 <bitWidth>32</bitWidth> 6017 </field> 6018 </fields> 6019 </register> 6020 </registers> 6021 </peripheral> 6022<!--GPIO0 Individual I/O for each GPIO--> 6023 <peripheral derivedFrom="GPIO0"> 6024 <name>GPIO1</name> 6025 <description>Individual I/O for each GPIO 1</description> 6026 <baseAddress>0x40009000</baseAddress> 6027 <interrupt> 6028 <name>GPIO1</name> 6029 <description>GPIO1 IRQ</description> 6030 <value>25</value> 6031 </interrupt> 6032 </peripheral> 6033<!--GPIO1 Individual I/O for each GPIO 1--> 6034 <peripheral> 6035 <name>I2C0</name> 6036 <description>Inter-Integrated Circuit.</description> 6037 <groupName>I2C</groupName> 6038 <baseAddress>0x4001D000</baseAddress> 6039 <size>32</size> 6040 <addressBlock> 6041 <offset>0x00</offset> 6042 <size>0x1000</size> 6043 <usage>registers</usage> 6044 </addressBlock> 6045 <interrupt> 6046 <name>I2C0</name> 6047 <description>I2C0 IRQ</description> 6048 <value>13</value> 6049 </interrupt> 6050 <registers> 6051 <register> 6052 <name>CTRL</name> 6053 <description>Control Register0.</description> 6054 <addressOffset>0x00</addressOffset> 6055 <fields> 6056 <field> 6057 <name>EN</name> 6058 <description>I2C Enable.</description> 6059 <bitRange>[0:0]</bitRange> 6060 <access>read-write</access> 6061 <enumeratedValues> 6062 <enumeratedValue> 6063 <name>dis</name> 6064 <description>Disable I2C.</description> 6065 <value>0</value> 6066 </enumeratedValue> 6067 <enumeratedValue> 6068 <name>en</name> 6069 <description>enable I2C.</description> 6070 <value>1</value> 6071 </enumeratedValue> 6072 </enumeratedValues> 6073 </field> 6074 <field> 6075 <name>MST_MODE</name> 6076 <description>Master Mode Enable.</description> 6077 <bitRange>[1:1]</bitRange> 6078 <access>read-write</access> 6079 <enumeratedValues> 6080 <enumeratedValue> 6081 <name>slave_mode</name> 6082 <description>Slave Mode.</description> 6083 <value>0</value> 6084 </enumeratedValue> 6085 <enumeratedValue> 6086 <name>master_mode</name> 6087 <description>Master Mode.</description> 6088 <value>1</value> 6089 </enumeratedValue> 6090 </enumeratedValues> 6091 </field> 6092 <field> 6093 <name>GC_ADDR_EN</name> 6094 <description>General Call Address Enable.</description> 6095 <bitRange>[2:2]</bitRange> 6096 <access>read-write</access> 6097 <enumeratedValues> 6098 <enumeratedValue> 6099 <name>dis</name> 6100 <description>Ignore Gneral Call Address.</description> 6101 <value>0</value> 6102 </enumeratedValue> 6103 <enumeratedValue> 6104 <name>en</name> 6105 <description>Acknowledge general call address.</description> 6106 <value>1</value> 6107 </enumeratedValue> 6108 </enumeratedValues> 6109 </field> 6110 <field> 6111 <name>IRXM_EN</name> 6112 <description>Interactive Receive Mode.</description> 6113 <bitRange>[3:3]</bitRange> 6114 <access>read-write</access> 6115 <enumeratedValues> 6116 <enumeratedValue> 6117 <name>dis</name> 6118 <description>Disable Interactive Receive Mode.</description> 6119 <value>0</value> 6120 </enumeratedValue> 6121 <enumeratedValue> 6122 <name>en</name> 6123 <description>Enable Interactive Receive Mode.</description> 6124 <value>1</value> 6125 </enumeratedValue> 6126 </enumeratedValues> 6127 </field> 6128 <field> 6129 <name>IRXM_ACK</name> 6130 <description>Data Acknowledge. This bit defines the acknowledge bit returned by the I2C receiver while IRXM = 1 HW forces ACK to 0 when IRXM = 0.</description> 6131 <bitRange>[4:4]</bitRange> 6132 <access>read-write</access> 6133 <enumeratedValues> 6134 <enumeratedValue> 6135 <name>ack</name> 6136 <description>return ACK (pulling SDA LOW).</description> 6137 <value>0</value> 6138 </enumeratedValue> 6139 <enumeratedValue> 6140 <name>nack</name> 6141 <description>return NACK (leaving SDA HIGH).</description> 6142 <value>1</value> 6143 </enumeratedValue> 6144 </enumeratedValues> 6145 </field> 6146 <field> 6147 <name>SCL_OUT</name> 6148 <description>SCL Output. This bits control SCL output when SWOE =1.</description> 6149 <bitRange>[6:6]</bitRange> 6150 <access>read-write</access> 6151 <enumeratedValues> 6152 <enumeratedValue> 6153 <name>drive_scl_low</name> 6154 <description>Drive SCL low. </description> 6155 <value>0</value> 6156 </enumeratedValue> 6157 <enumeratedValue> 6158 <name>release_scl</name> 6159 <description>Release SCL.</description> 6160 <value>1</value> 6161 </enumeratedValue> 6162 </enumeratedValues> 6163 </field> 6164 <field> 6165 <name>SDA_OUT</name> 6166 <description>SDA Output. This bits control SDA output when SWOE = 1. </description> 6167 <bitRange>[7:7]</bitRange> 6168 <access>read-write</access> 6169 <enumeratedValues> 6170 <enumeratedValue> 6171 <name>drive_sda_low</name> 6172 <description>Drive SDA low. </description> 6173 <value>0</value> 6174 </enumeratedValue> 6175 <enumeratedValue> 6176 <name>release_sda</name> 6177 <description>Release SDA.</description> 6178 <value>1</value> 6179 </enumeratedValue> 6180 </enumeratedValues> 6181 </field> 6182 <field> 6183 <name>SCL</name> 6184 <description>SCL status. This bit reflects the logic gate of SCL signal. </description> 6185 <bitRange>[8:8]</bitRange> 6186 <access>read-only</access> 6187 </field> 6188 <field> 6189 <name>SDA</name> 6190 <description>SDA status. THis bit reflects the logic gate of SDA signal.</description> 6191 <bitRange>[9:9]</bitRange> 6192 <access>read-only</access> 6193 </field> 6194 <field> 6195 <name>BB_MODE</name> 6196 <description>Software Output Enable.</description> 6197 <bitRange>[10:10]</bitRange> 6198 <access>read-write</access> 6199 <enumeratedValues> 6200 <enumeratedValue> 6201 <name>outputs_disable</name> 6202 <description>I2C Outputs SCLO and SDAO disabled. </description> 6203 <value>0</value> 6204 </enumeratedValue> 6205 <enumeratedValue> 6206 <name>outputs_enable</name> 6207 <description>I2C Outputs SCLO and SDAO enabled.</description> 6208 <value>1</value> 6209 </enumeratedValue> 6210 </enumeratedValues> 6211 </field> 6212 <field> 6213 <name>READ</name> 6214 <description>Read. This bit reflects the R/W bit of an address match (AMI = 1) or general call match (GCI = 1). This bit is valid 3 cycles after the relevant interrupt bit is set.</description> 6215 <bitRange>[11:11]</bitRange> 6216 <access>read-only</access> 6217 <enumeratedValues> 6218 <enumeratedValue> 6219 <name>write</name> 6220 <description>Write.</description> 6221 <value>0</value> 6222 </enumeratedValue> 6223 <enumeratedValue> 6224 <name>read</name> 6225 <description>Read.</description> 6226 <value>1</value> 6227 </enumeratedValue> 6228 </enumeratedValues> 6229 </field> 6230 <field> 6231 <name>CLKSTR_DIS</name> 6232 <description>This bit will disable slave clock stretching when set.</description> 6233 <bitRange>[12:12]</bitRange> 6234 <access>read-write</access> 6235 <enumeratedValues> 6236 <enumeratedValue> 6237 <name>en</name> 6238 <description>Slave clock stretching enabled.</description> 6239 <value>0</value> 6240 </enumeratedValue> 6241 <enumeratedValue> 6242 <name>dis</name> 6243 <description>Slave clock stretching disabled.</description> 6244 <value>1</value> 6245 </enumeratedValue> 6246 </enumeratedValues> 6247 </field> 6248 <field> 6249 <name>ONE_MST_MODE</name> 6250 <description>SCL Push-Pull Mode. This bit controls whether SCL is operated in a the I2C standard open-drain mode, or in a non-standard push-pull mode where the Hi-Z output isreplaced with Drive-1. The non-standard mode should only be used when operating as a master and communicating with slaves that are guaranteed to never drive SCL low. </description> 6251 <bitRange>[13:13]</bitRange> 6252 <access>read-write</access> 6253 <enumeratedValues> 6254 <enumeratedValue> 6255 <name>dis</name> 6256 <description>Standard open-drain operation: 6257 drive low for 0, Hi-Z for 1</description> 6258 <value>0</value> 6259 </enumeratedValue> 6260 <enumeratedValue> 6261 <name>en</name> 6262 <description>Non-standard push-pull operation: 6263 drive low for 0, drive high for 1</description> 6264 <value>1</value> 6265 </enumeratedValue> 6266 </enumeratedValues> 6267 </field> 6268 <field> 6269 <name>HS_EN</name> 6270 <description>High speed mode enable</description> 6271 <bitRange>[15:15]</bitRange> 6272 <access>read-write</access> 6273 </field> 6274 </fields> 6275 </register> 6276 <register> 6277 <name>STATUS</name> 6278 <description>Status Register.</description> 6279 <addressOffset>0x04</addressOffset> 6280 <fields> 6281 <field> 6282 <name>BUSY</name> 6283 <description>Bus Status.</description> 6284 <bitRange>[0:0]</bitRange> 6285 <access>read-only</access> 6286 <enumeratedValues> 6287 <enumeratedValue> 6288 <name>idle</name> 6289 <description>I2C Bus Idle.</description> 6290 <value>0</value> 6291 </enumeratedValue> 6292 <enumeratedValue> 6293 <name>busy</name> 6294 <description>I2C Bus Busy.</description> 6295 <value>1</value> 6296 </enumeratedValue> 6297 </enumeratedValues> 6298 </field> 6299 <field> 6300 <name>RX_EM</name> 6301 <description>RX empty.</description> 6302 <bitRange>[1:1]</bitRange> 6303 <access>read-only</access> 6304 <enumeratedValues> 6305 <enumeratedValue> 6306 <name>not_empty</name> 6307 <description>Not Empty.</description> 6308 <value>0</value> 6309 </enumeratedValue> 6310 <enumeratedValue> 6311 <name>empty</name> 6312 <description>Empty.</description> 6313 <value>1</value> 6314 </enumeratedValue> 6315 </enumeratedValues> 6316 </field> 6317 <field> 6318 <name>RX_FULL</name> 6319 <description>RX Full.</description> 6320 <bitRange>[2:2]</bitRange> 6321 <access>read-only</access> 6322 <enumeratedValues> 6323 <enumeratedValue> 6324 <name>not_full</name> 6325 <description>Not Full.</description> 6326 <value>0</value> 6327 </enumeratedValue> 6328 <enumeratedValue> 6329 <name>full</name> 6330 <description>Full.</description> 6331 <value>1</value> 6332 </enumeratedValue> 6333 </enumeratedValues> 6334 </field> 6335 <field> 6336 <name>TX_EM</name> 6337 <description>TX Empty.</description> 6338 <bitRange>[3:3]</bitRange> 6339 <enumeratedValues> 6340 <enumeratedValue> 6341 <name>not_empty</name> 6342 <description>Not Empty.</description> 6343 <value>0</value> 6344 </enumeratedValue> 6345 <enumeratedValue> 6346 <name>empty</name> 6347 <description>Empty.</description> 6348 <value>1</value> 6349 </enumeratedValue> 6350 </enumeratedValues> 6351 </field> 6352 <field> 6353 <name>TX_FULL</name> 6354 <description>TX Full.</description> 6355 <bitRange>[4:4]</bitRange> 6356 <enumeratedValues> 6357 <enumeratedValue> 6358 <name>not_empty</name> 6359 <description>Not Empty.</description> 6360 <value>0</value> 6361 </enumeratedValue> 6362 <enumeratedValue> 6363 <name>empty</name> 6364 <description>Empty.</description> 6365 <value>1</value> 6366 </enumeratedValue> 6367 </enumeratedValues> 6368 </field> 6369 <field> 6370 <name>MST_BUSY</name> 6371 <description>Clock Mode.</description> 6372 <bitRange>[5:5]</bitRange> 6373 <access>read-only</access> 6374 <enumeratedValues> 6375 <enumeratedValue> 6376 <name>not_actively_driving_scl_clock</name> 6377 <description>Device not actively driving SCL clock cycles.</description> 6378 <value>0</value> 6379 </enumeratedValue> 6380 <enumeratedValue> 6381 <name>actively_driving_scl_clock</name> 6382 <description>Device operating as master and actively driving SCL clock cycles.</description> 6383 <value>1</value> 6384 </enumeratedValue> 6385 </enumeratedValues> 6386 </field> 6387 </fields> 6388 </register> 6389 <register> 6390 <name>INTFL0</name> 6391 <description>Interrupt Status Register.</description> 6392 <addressOffset>0x08</addressOffset> 6393 <fields> 6394 <field> 6395 <name>DONE</name> 6396 <description>Transfer Done Interrupt.</description> 6397 <bitRange>[0:0]</bitRange> 6398 <enumeratedValues> 6399 <name>INT_FL0_Done</name> 6400 <enumeratedValue> 6401 <name>inactive</name> 6402 <description>No Interrupt is Pending.</description> 6403 <value>0</value> 6404 </enumeratedValue> 6405 <enumeratedValue> 6406 <name>pending</name> 6407 <description>An interrupt is pending.</description> 6408 <value>1</value> 6409 </enumeratedValue> 6410 </enumeratedValues> 6411 </field> 6412 <field> 6413 <name>IRXM</name> 6414 <description>Interactive Receive Interrupt.</description> 6415 <bitRange>[1:1]</bitRange> 6416 <enumeratedValues> 6417 <enumeratedValue> 6418 <name>inactive</name> 6419 <description>No Interrupt is Pending.</description> 6420 <value>0</value> 6421 </enumeratedValue> 6422 <enumeratedValue> 6423 <name>pending</name> 6424 <description>An interrupt is pending.</description> 6425 <value>1</value> 6426 </enumeratedValue> 6427 </enumeratedValues> 6428 </field> 6429 <field> 6430 <name>GC_ADDR_MATCH</name> 6431 <description>Slave General Call Address Match Interrupt.</description> 6432 <bitRange>[2:2]</bitRange> 6433 <enumeratedValues> 6434 <enumeratedValue> 6435 <name>inactive</name> 6436 <description>No Interrupt is Pending.</description> 6437 <value>0</value> 6438 </enumeratedValue> 6439 <enumeratedValue> 6440 <name>pending</name> 6441 <description>An interrupt is pending.</description> 6442 <value>1</value> 6443 </enumeratedValue> 6444 </enumeratedValues> 6445 </field> 6446 <field> 6447 <name>ADDR_MATCH</name> 6448 <description>Slave Address Match Interrupt.</description> 6449 <bitRange>[3:3]</bitRange> 6450 <enumeratedValues> 6451 <enumeratedValue> 6452 <name>inactive</name> 6453 <description>No Interrupt is Pending.</description> 6454 <value>0</value> 6455 </enumeratedValue> 6456 <enumeratedValue> 6457 <name>pending</name> 6458 <description>An interrupt is pending.</description> 6459 <value>1</value> 6460 </enumeratedValue> 6461 </enumeratedValues> 6462 </field> 6463 <field> 6464 <name>RX_THD</name> 6465 <description>Receive Threshold Interrupt. This bit is automaticcaly cleared when RX_FIFO is below the threshold level.</description> 6466 <bitRange>[4:4]</bitRange> 6467 <enumeratedValues> 6468 <enumeratedValue> 6469 <name>inactive</name> 6470 <description>No interrupt is pending.</description> 6471 <value>0</value> 6472 </enumeratedValue> 6473 <enumeratedValue> 6474 <name>pending</name> 6475 <description>An interrupt is pending. RX_FIFO equal or more bytes than the threshold.</description> 6476 <value>1</value> 6477 </enumeratedValue> 6478 </enumeratedValues> 6479 </field> 6480 <field> 6481 <name>TX_THD</name> 6482 <description>Transmit Threshold Interrupt. This bit is automaticcaly cleared when TX_FIFO is above the threshold level.</description> 6483 <bitRange>[5:5]</bitRange> 6484 <enumeratedValues> 6485 <enumeratedValue> 6486 <name>inactive</name> 6487 <description>No interrupt is pending.</description> 6488 <value>0</value> 6489 </enumeratedValue> 6490 <enumeratedValue> 6491 <name>pending</name> 6492 <description>An interrupt is pending. TX_FIFO has equal or less bytes than the threshold.</description> 6493 <value>1</value> 6494 </enumeratedValue> 6495 </enumeratedValues> 6496 </field> 6497 <field> 6498 <name>STOP</name> 6499 <description>STOP Interrupt.</description> 6500 <bitRange>[6:6]</bitRange> 6501 <enumeratedValues> 6502 <enumeratedValue> 6503 <name>inactive</name> 6504 <description>No interrupt is pending.</description> 6505 <value>0</value> 6506 </enumeratedValue> 6507 <enumeratedValue> 6508 <name>pending</name> 6509 <description>An interrupt is pending. TX_FIFO has equal or less bytes than the threshold.</description> 6510 <value>1</value> 6511 </enumeratedValue> 6512 </enumeratedValues> 6513 </field> 6514 <field> 6515 <name>ADDR_ACK</name> 6516 <description>Address Acknowledge Interrupt.</description> 6517 <bitRange>[7:7]</bitRange> 6518 <enumeratedValues> 6519 <enumeratedValue> 6520 <name>inactive</name> 6521 <description>No Interrupt is Pending.</description> 6522 <value>0</value> 6523 </enumeratedValue> 6524 <enumeratedValue> 6525 <name>pending</name> 6526 <description>An interrupt is pending.</description> 6527 <value>1</value> 6528 </enumeratedValue> 6529 </enumeratedValues> 6530 </field> 6531 <field> 6532 <name>ARB_ERR</name> 6533 <description>Arbritation error Interrupt.</description> 6534 <bitRange>[8:8]</bitRange> 6535 <enumeratedValues> 6536 <enumeratedValue> 6537 <name>inactive</name> 6538 <description>No Interrupt is Pending.</description> 6539 <value>0</value> 6540 </enumeratedValue> 6541 <enumeratedValue> 6542 <name>pending</name> 6543 <description>An interrupt is pending.</description> 6544 <value>1</value> 6545 </enumeratedValue> 6546 </enumeratedValues> 6547 </field> 6548 <field> 6549 <name>TO_ERR</name> 6550 <description>timeout Error Interrupt.</description> 6551 <bitRange>[9:9]</bitRange> 6552 <enumeratedValues> 6553 <enumeratedValue> 6554 <name>inactive</name> 6555 <description>No Interrupt is Pending.</description> 6556 <value>0</value> 6557 </enumeratedValue> 6558 <enumeratedValue> 6559 <name>pending</name> 6560 <description>An interrupt is pending.</description> 6561 <value>1</value> 6562 </enumeratedValue> 6563 </enumeratedValues> 6564 </field> 6565 <field> 6566 <name>ADDR_NACK_ERR</name> 6567 <description>Address NACK Error Interrupt.</description> 6568 <bitRange>[10:10]</bitRange> 6569 <enumeratedValues> 6570 <enumeratedValue> 6571 <name>inactive</name> 6572 <description>No Interrupt is Pending.</description> 6573 <value>0</value> 6574 </enumeratedValue> 6575 <enumeratedValue> 6576 <name>pending</name> 6577 <description>An interrupt is pending.</description> 6578 <value>1</value> 6579 </enumeratedValue> 6580 </enumeratedValues> 6581 </field> 6582 <field> 6583 <name>DATA_ERR</name> 6584 <description>Data NACK Error Interrupt.</description> 6585 <bitRange>[11:11]</bitRange> 6586 <enumeratedValues> 6587 <enumeratedValue> 6588 <name>inactive</name> 6589 <description>No Interrupt is Pending.</description> 6590 <value>0</value> 6591 </enumeratedValue> 6592 <enumeratedValue> 6593 <name>pending</name> 6594 <description>An interrupt is pending.</description> 6595 <value>1</value> 6596 </enumeratedValue> 6597 </enumeratedValues> 6598 </field> 6599 <field> 6600 <name>DNR_ERR</name> 6601 <description>Do Not Respond Error Interrupt.</description> 6602 <bitRange>[12:12]</bitRange> 6603 <enumeratedValues> 6604 <enumeratedValue> 6605 <name>inactive</name> 6606 <description>No Interrupt is Pending.</description> 6607 <value>0</value> 6608 </enumeratedValue> 6609 <enumeratedValue> 6610 <name>pending</name> 6611 <description>An interrupt is pending.</description> 6612 <value>1</value> 6613 </enumeratedValue> 6614 </enumeratedValues> 6615 </field> 6616 <field> 6617 <name>START_ERR</name> 6618 <description>Start Error Interrupt.</description> 6619 <bitRange>[13:13]</bitRange> 6620 <enumeratedValues> 6621 <enumeratedValue> 6622 <name>inactive</name> 6623 <description>No Interrupt is Pending.</description> 6624 <value>0</value> 6625 </enumeratedValue> 6626 <enumeratedValue> 6627 <name>pending</name> 6628 <description>An interrupt is pending.</description> 6629 <value>1</value> 6630 </enumeratedValue> 6631 </enumeratedValues> 6632 </field> 6633 <field> 6634 <name>STOP_ERR</name> 6635 <description>Stop Error Interrupt.</description> 6636 <bitRange>[14:14]</bitRange> 6637 <enumeratedValues> 6638 <enumeratedValue> 6639 <name>inactive</name> 6640 <description>No Interrupt is Pending.</description> 6641 <value>0</value> 6642 </enumeratedValue> 6643 <enumeratedValue> 6644 <name>pending</name> 6645 <description>An interrupt is pending.</description> 6646 <value>1</value> 6647 </enumeratedValue> 6648 </enumeratedValues> 6649 </field> 6650 <field> 6651 <name>TX_LOCKOUT</name> 6652 <description>Transmit Lock Out Interrupt.</description> 6653 <bitRange>[15:15]</bitRange> 6654 </field> 6655 <field> 6656 <name>MAMI</name> 6657 <description>Multiple Address Match Interrupt</description> 6658 <bitRange>[21:16]</bitRange> 6659 </field> 6660 <field> 6661 <name>RD_ADDR_MATCH</name> 6662 <description>Slave Read Address Match Interrupt</description> 6663 <bitRange>[22:22]</bitRange> 6664 </field> 6665 <field> 6666 <name>WR_ADDR_MATCH</name> 6667 <description>Slave Write Address Match Interrupt</description> 6668 <bitRange>[23:23]</bitRange> 6669 </field> 6670 </fields> 6671 </register> 6672 <register> 6673 <name>INTEN0</name> 6674 <description>Interrupt Enable Register.</description> 6675 <addressOffset>0x0C</addressOffset> 6676 <access>read-write</access> 6677 <fields> 6678 <field> 6679 <name>DONE</name> 6680 <description>Transfer Done Interrupt Enable.</description> 6681 <bitRange>[0:0]</bitRange> 6682 <access>read-write</access> 6683 <enumeratedValues> 6684 <enumeratedValue> 6685 <name>dis</name> 6686 <description>Interrupt disabled.</description> 6687 <value>0</value> 6688 </enumeratedValue> 6689 <enumeratedValue> 6690 <name>en</name> 6691 <description>Interrupt enabled when DONE = 1.</description> 6692 <value>1</value> 6693 </enumeratedValue> 6694 </enumeratedValues> 6695 </field> 6696 <field> 6697 <name>IRXM</name> 6698 <description>Description not available.</description> 6699 <bitRange>[1:1]</bitRange> 6700 <access>read-write</access> 6701 <enumeratedValues> 6702 <enumeratedValue> 6703 <name>dis</name> 6704 <description>Interrupt disabled.</description> 6705 <value>0</value> 6706 </enumeratedValue> 6707 <enumeratedValue> 6708 <name>en</name> 6709 <description>Interrupt enabled when RX_MODE = 1.</description> 6710 <value>1</value> 6711 </enumeratedValue> 6712 </enumeratedValues> 6713 </field> 6714 <field> 6715 <name>GC_ADDR_MATCH</name> 6716 <description>Slave mode general call address match received input enable.</description> 6717 <bitRange>[2:2]</bitRange> 6718 <access>read-write</access> 6719 <enumeratedValues> 6720 <enumeratedValue> 6721 <name>dis</name> 6722 <description>Interrupt disabled.</description> 6723 <value>0</value> 6724 </enumeratedValue> 6725 <enumeratedValue> 6726 <name>en</name> 6727 <description>Interrupt enabled when GEN_CTRL_ADDR = 1.</description> 6728 <value>1</value> 6729 </enumeratedValue> 6730 </enumeratedValues> 6731 </field> 6732 <field> 6733 <name>ADDR_MATCH</name> 6734 <description>Slave mode incoming address match interrupt.</description> 6735 <bitRange>[3:3]</bitRange> 6736 <access>read-write</access> 6737 <enumeratedValues> 6738 <enumeratedValue> 6739 <name>dis</name> 6740 <description>Interrupt disabled.</description> 6741 <value>0</value> 6742 </enumeratedValue> 6743 <enumeratedValue> 6744 <name>en</name> 6745 <description>Interrupt enabled when ADDR_MATCH = 1.</description> 6746 <value>1</value> 6747 </enumeratedValue> 6748 </enumeratedValues> 6749 </field> 6750 <field> 6751 <name>RX_THD</name> 6752 <description>RX FIFO Above Treshold Level Interrupt Enable.</description> 6753 <bitRange>[4:4]</bitRange> 6754 <access>read-write</access> 6755 <enumeratedValues> 6756 <enumeratedValue> 6757 <name>dis</name> 6758 <description>Interrupt disabled.</description> 6759 <value>0</value> 6760 </enumeratedValue> 6761 <enumeratedValue> 6762 <name>en</name> 6763 <description>Interrupt enabled.</description> 6764 <value>1</value> 6765 </enumeratedValue> 6766 </enumeratedValues> 6767 </field> 6768 <field> 6769 <name>TX_THD</name> 6770 <description>TX FIFO Below Treshold Level Interrupt Enable.</description> 6771 <bitRange>[5:5]</bitRange> 6772 <enumeratedValues> 6773 <enumeratedValue> 6774 <name>dis</name> 6775 <description>Interrupt disabled.</description> 6776 <value>0</value> 6777 </enumeratedValue> 6778 <enumeratedValue> 6779 <name>en</name> 6780 <description>Interrupt enabled.</description> 6781 <value>1</value> 6782 </enumeratedValue> 6783 </enumeratedValues> 6784 </field> 6785 <field> 6786 <name>STOP</name> 6787 <description>Stop Interrupt Enable</description> 6788 <bitRange>[6:6]</bitRange> 6789 <access>read-write</access> 6790 <enumeratedValues> 6791 <enumeratedValue> 6792 <name>dis</name> 6793 <description>Interrupt disabled.</description> 6794 <value>0</value> 6795 </enumeratedValue> 6796 <enumeratedValue> 6797 <name>en</name> 6798 <description>Interrupt enabled when STOP = 1.</description> 6799 <value>1</value> 6800 </enumeratedValue> 6801 </enumeratedValues> 6802 </field> 6803 <field> 6804 <name>ADDR_ACK</name> 6805 <description>Received Address ACK from Slave Interrupt.</description> 6806 <bitRange>[7:7]</bitRange> 6807 <enumeratedValues> 6808 <enumeratedValue> 6809 <name>dis</name> 6810 <description>Interrupt disabled.</description> 6811 <value>0</value> 6812 </enumeratedValue> 6813 <enumeratedValue> 6814 <name>en</name> 6815 <description>Interrupt enabled.</description> 6816 <value>1</value> 6817 </enumeratedValue> 6818 </enumeratedValues> 6819 </field> 6820 <field> 6821 <name>ARB_ERR</name> 6822 <description>Master Mode Arbitration Lost Interrupt.</description> 6823 <bitRange>[8:8]</bitRange> 6824 <enumeratedValues> 6825 <enumeratedValue> 6826 <name>dis</name> 6827 <description>Interrupt disabled.</description> 6828 <value>0</value> 6829 </enumeratedValue> 6830 <enumeratedValue> 6831 <name>en</name> 6832 <description>Interrupt enabled.</description> 6833 <value>1</value> 6834 </enumeratedValue> 6835 </enumeratedValues> 6836 </field> 6837 <field> 6838 <name>TO_ERR</name> 6839 <description>Timeout Error Interrupt Enable.</description> 6840 <bitRange>[9:9]</bitRange> 6841 <enumeratedValues> 6842 <enumeratedValue> 6843 <name>dis</name> 6844 <description>Interrupt disabled.</description> 6845 <value>0</value> 6846 </enumeratedValue> 6847 <enumeratedValue> 6848 <name>en</name> 6849 <description>Interrupt enabled.</description> 6850 <value>1</value> 6851 </enumeratedValue> 6852 </enumeratedValues> 6853 </field> 6854 <field> 6855 <name>ADDR_NACK_ERR</name> 6856 <description>Master Mode Address NACK Received Interrupt.</description> 6857 <bitRange>[10:10]</bitRange> 6858 <enumeratedValues> 6859 <enumeratedValue> 6860 <name>dis</name> 6861 <description>Interrupt disabled.</description> 6862 <value>0</value> 6863 </enumeratedValue> 6864 <enumeratedValue> 6865 <name>en</name> 6866 <description>Interrupt enabled.</description> 6867 <value>1</value> 6868 </enumeratedValue> 6869 </enumeratedValues> 6870 </field> 6871 <field> 6872 <name>DATA_ERR</name> 6873 <description>Master Mode Data NACK Received Interrupt.</description> 6874 <bitRange>[11:11]</bitRange> 6875 <enumeratedValues> 6876 <enumeratedValue> 6877 <name>dis</name> 6878 <description>Interrupt disabled.</description> 6879 <value>0</value> 6880 </enumeratedValue> 6881 <enumeratedValue> 6882 <name>en</name> 6883 <description>Interrupt enabled.</description> 6884 <value>1</value> 6885 </enumeratedValue> 6886 </enumeratedValues> 6887 </field> 6888 <field> 6889 <name>DNR_ERR</name> 6890 <description>Slave Mode Do Not Respond Interrupt.</description> 6891 <bitRange>[12:12]</bitRange> 6892 <enumeratedValues> 6893 <enumeratedValue> 6894 <name>dis</name> 6895 <description>Interrupt disabled.</description> 6896 <value>0</value> 6897 </enumeratedValue> 6898 <enumeratedValue> 6899 <name>en</name> 6900 <description>Interrupt enabled.</description> 6901 <value>1</value> 6902 </enumeratedValue> 6903 </enumeratedValues> 6904 </field> 6905 <field> 6906 <name>START_ERR</name> 6907 <description>Out of Sequence START condition detected interrupt.</description> 6908 <bitRange>[13:13]</bitRange> 6909 <enumeratedValues> 6910 <enumeratedValue> 6911 <name>dis</name> 6912 <description>Interrupt disabled.</description> 6913 <value>0</value> 6914 </enumeratedValue> 6915 <enumeratedValue> 6916 <name>en</name> 6917 <description>Interrupt enabled.</description> 6918 <value>1</value> 6919 </enumeratedValue> 6920 </enumeratedValues> 6921 </field> 6922 <field> 6923 <name>STOP_ERR</name> 6924 <description>Out of Sequence STOP condition detected interrupt.</description> 6925 <bitRange>[14:14]</bitRange> 6926 <enumeratedValues> 6927 <enumeratedValue> 6928 <name>dis</name> 6929 <description>Interrupt disabled.</description> 6930 <value>0</value> 6931 </enumeratedValue> 6932 <enumeratedValue> 6933 <name>en</name> 6934 <description>Interrupt enabled.</description> 6935 <value>1</value> 6936 </enumeratedValue> 6937 </enumeratedValues> 6938 </field> 6939 <field> 6940 <name>TX_LOCKOUT</name> 6941 <description>TX FIFO Locked Out Interrupt.</description> 6942 <bitRange>[15:15]</bitRange> 6943 </field> 6944 <field> 6945 <name>MAMI</name> 6946 <description>Multiple Address Match Interrupt</description> 6947 <bitRange>[21:16]</bitRange> 6948 </field> 6949 <field> 6950 <name>RD_ADDR_MATCH</name> 6951 <description>Slave Read Address Match Interrupt</description> 6952 <bitRange>[22:22]</bitRange> 6953 </field> 6954 <field> 6955 <name>WR_ADDR_MATCH</name> 6956 <description>Slave Write Address Match Interrupt</description> 6957 <bitRange>[23:23]</bitRange> 6958 </field> 6959 </fields> 6960 </register> 6961 <register> 6962 <name>INTFL1</name> 6963 <description>Interrupt Status Register 1.</description> 6964 <addressOffset>0x10</addressOffset> 6965 <fields> 6966 <field> 6967 <name>RX_OV</name> 6968 <description>Receiver Overflow Interrupt. When operating as a slave receiver, this bit is set when you reach the first data bit and the RX FIFO and shift register are both full.</description> 6969 <bitRange>[0:0]</bitRange> 6970 <enumeratedValues> 6971 <enumeratedValue> 6972 <name>inactive</name> 6973 <description>No Interrupt is Pending.</description> 6974 <value>0</value> 6975 </enumeratedValue> 6976 <enumeratedValue> 6977 <name>pending</name> 6978 <description>An interrupt is pending.</description> 6979 <value>1</value> 6980 </enumeratedValue> 6981 </enumeratedValues> 6982 </field> 6983 <field> 6984 <name>TX_UN</name> 6985 <description>Transmit Underflow Interrupt. When operating as a slave transmitter, this bit is set when you reach the first data bit and the TX FIFO is empty and the master is still asking for more data (i.e the master hasn't sent a NACK yet).</description> 6986 <bitRange>[1:1]</bitRange> 6987 <enumeratedValues> 6988 <enumeratedValue> 6989 <name>inactive</name> 6990 <description>No Interrupt is Pending.</description> 6991 <value>0</value> 6992 </enumeratedValue> 6993 <enumeratedValue> 6994 <name>pending</name> 6995 <description>An interrupt is pending.</description> 6996 <value>1</value> 6997 </enumeratedValue> 6998 </enumeratedValues> 6999 </field> 7000 <field> 7001 <name>START</name> 7002 <description>START Condition Status Flag.</description> 7003 <bitRange>[2:2]</bitRange> 7004 </field> 7005 </fields> 7006 </register> 7007 <register> 7008 <name>INTEN1</name> 7009 <description>Interrupt Staus Register 1.</description> 7010 <addressOffset>0x14</addressOffset> 7011 <access>read-write</access> 7012 <fields> 7013 <field> 7014 <name>RX_OV</name> 7015 <description>Receiver Overflow Interrupt Enable.</description> 7016 <bitRange>[0:0]</bitRange> 7017 <enumeratedValues> 7018 <enumeratedValue> 7019 <name>dis</name> 7020 <description>No Interrupt is Pending.</description> 7021 <value>0</value> 7022 </enumeratedValue> 7023 <enumeratedValue> 7024 <name>en</name> 7025 <description>An interrupt is pending.</description> 7026 <value>1</value> 7027 </enumeratedValue> 7028 </enumeratedValues> 7029 </field> 7030 <field> 7031 <name>TX_UN</name> 7032 <description>Transmit Underflow Interrupt Enable.</description> 7033 <bitRange>[1:1]</bitRange> 7034 <enumeratedValues> 7035 <enumeratedValue> 7036 <name>dis</name> 7037 <description>No Interrupt is Pending.</description> 7038 <value>0</value> 7039 </enumeratedValue> 7040 <enumeratedValue> 7041 <name>en</name> 7042 <description>An interrupt is pending.</description> 7043 <value>1</value> 7044 </enumeratedValue> 7045 </enumeratedValues> 7046 </field> 7047 <field> 7048 <name>START</name> 7049 <description>START Condition Interrupt Enable.</description> 7050 <bitRange>[2:2]</bitRange> 7051 </field> 7052 </fields> 7053 </register> 7054 <register> 7055 <name>FIFOLEN</name> 7056 <description>FIFO Configuration Register.</description> 7057 <addressOffset>0x18</addressOffset> 7058 <fields> 7059 <field> 7060 <name>RX_DEPTH</name> 7061 <description>Receive FIFO Length.</description> 7062 <bitRange>[7:0]</bitRange> 7063 <access>read-only</access> 7064 </field> 7065 <field> 7066 <name>TX_DEPTH</name> 7067 <description>Transmit FIFO Length.</description> 7068 <bitRange>[15:8]</bitRange> 7069 <access>read-only</access> 7070 </field> 7071 </fields> 7072 </register> 7073 <register> 7074 <name>RXCTRL0</name> 7075 <description>Receive Control Register 0.</description> 7076 <addressOffset>0x1C</addressOffset> 7077 <fields> 7078 <field> 7079 <name>DNR</name> 7080 <description>Do Not Respond.</description> 7081 <bitRange>[0:0]</bitRange> 7082 <enumeratedValues> 7083 <enumeratedValue> 7084 <name>respond</name> 7085 <description>Always respond to address match.</description> 7086 <value>0</value> 7087 </enumeratedValue> 7088 <enumeratedValue> 7089 <name>not_respond_rx_fifo_empty</name> 7090 <description>Do not respond to address match when RX_FIFO is not empty.</description> 7091 <value>1</value> 7092 </enumeratedValue> 7093 </enumeratedValues> 7094 </field> 7095 <field> 7096 <name>FLUSH</name> 7097 <description>Receive FIFO Flush. This bit is automatically cleared to 0 after the operation. Setting this bit to 1 will affect RX_FIFO status.</description> 7098 <bitRange>[7:7]</bitRange> 7099 <enumeratedValues> 7100 <enumeratedValue> 7101 <name>not_flushed</name> 7102 <description>FIFO not flushed.</description> 7103 <value>0</value> 7104 </enumeratedValue> 7105 <enumeratedValue> 7106 <name>flush</name> 7107 <description>Flush RX_FIFO.</description> 7108 <value>1</value> 7109 </enumeratedValue> 7110 </enumeratedValues> 7111 </field> 7112 <field> 7113 <name>THD_LVL</name> 7114 <description>Receive FIFO Threshold. These bits define the RX_FIFO interrupt threshold.</description> 7115 <bitRange>[11:8]</bitRange> 7116 </field> 7117 </fields> 7118 </register> 7119 <register> 7120 <name>RXCTRL1</name> 7121 <description>Receive Control Register 1.</description> 7122 <addressOffset>0x20</addressOffset> 7123 <fields> 7124 <field> 7125 <name>CNT</name> 7126 <description>Receive Count Bits. These bits define the number of bytes to be received in a transaction, except for the case RXCNT = 0. RXCNT = 0 means 256 bytes to be received in a transaction.</description> 7127 <bitRange>[7:0]</bitRange> 7128 </field> 7129 <field> 7130 <name>LVL</name> 7131 <description>Receive FIFO Count. These bits reflect the number of byte in the RX_FIFO. These bits are flushed when I2CEN = 0.</description> 7132 <bitRange>[11:8]</bitRange> 7133 <access>read-only</access> 7134 </field> 7135 </fields> 7136 </register> 7137 <register> 7138 <name>TXCTRL0</name> 7139 <description>Transmit Control Register 0.</description> 7140 <addressOffset>0x24</addressOffset> 7141 <fields> 7142 <field> 7143 <name>PRELOAD_MODE</name> 7144 <description>Transmit FIFO Preaload Mode. Setting this bit will allow for high speed application to preload the transmit FIFO prior to Slave Address Match.</description> 7145 <bitRange>[0:0]</bitRange> 7146 </field> 7147 <field> 7148 <name>TX_READY_MODE</name> 7149 <description>Transmit FIFO Ready Manual Mode.</description> 7150 <bitRange>[1:1]</bitRange> 7151 <enumeratedValues> 7152 <enumeratedValue> 7153 <name>en</name> 7154 <description>HW control of I2CTXRDY enabled.</description> 7155 <value>0</value> 7156 </enumeratedValue> 7157 <enumeratedValue> 7158 <name>dis</name> 7159 <description>HW control of I2CTXRDY disabled.</description> 7160 <value>1</value> 7161 </enumeratedValue> 7162 </enumeratedValues> 7163 </field> 7164 <field> 7165 <name>GC_ADDR_FLUSH_DIS</name> 7166 <description>TX FIFO General Call Address Match Auto Flush Disable.</description> 7167 <bitRange>[2:2]</bitRange> 7168 <enumeratedValues> 7169 <enumeratedValue> 7170 <name>en</name> 7171 <description>Enabled.</description> 7172 <value>0</value> 7173 </enumeratedValue> 7174 <enumeratedValue> 7175 <name>dis</name> 7176 <description>Disabled.</description> 7177 <value>1</value> 7178 </enumeratedValue> 7179 </enumeratedValues> 7180 </field> 7181 <field> 7182 <name>WR_ADDR_FLUSH_DIS</name> 7183 <description>TX FIFO Slave Address Match Write Auto Flush Disable.</description> 7184 <bitRange>[3:3]</bitRange> 7185 <enumeratedValues> 7186 <enumeratedValue> 7187 <name>en</name> 7188 <description>Enabled.</description> 7189 <value>0</value> 7190 </enumeratedValue> 7191 <enumeratedValue> 7192 <name>dis</name> 7193 <description>Disabled.</description> 7194 <value>1</value> 7195 </enumeratedValue> 7196 </enumeratedValues> 7197 </field> 7198 <field> 7199 <name>RD_ADDR_FLUSH_DIS</name> 7200 <description>TX FIFO Slave Address Match Read Auto Flush Disable.</description> 7201 <bitRange>[4:4]</bitRange> 7202 <enumeratedValues> 7203 <enumeratedValue> 7204 <name>en</name> 7205 <description>Enabled.</description> 7206 <value>0</value> 7207 </enumeratedValue> 7208 <enumeratedValue> 7209 <name>dis</name> 7210 <description>Disabled.</description> 7211 <value>1</value> 7212 </enumeratedValue> 7213 </enumeratedValues> 7214 </field> 7215 <field> 7216 <name>NACK_FLUSH_DIS</name> 7217 <description>TX FIFO received NACK Auto Flush Disable.</description> 7218 <bitRange>[5:5]</bitRange> 7219 <enumeratedValues> 7220 <enumeratedValue> 7221 <name>en</name> 7222 <description>Enabled.</description> 7223 <value>0</value> 7224 </enumeratedValue> 7225 <enumeratedValue> 7226 <name>dis</name> 7227 <description>Disabled.</description> 7228 <value>1</value> 7229 </enumeratedValue> 7230 </enumeratedValues> 7231 </field> 7232 <field> 7233 <name>FLUSH</name> 7234 <description>Transmit FIFO Flush. This bit is automatically cleared to 0 after the operation.</description> 7235 <bitRange>[7:7]</bitRange> 7236 <enumeratedValues> 7237 <enumeratedValue> 7238 <name>not_flushed</name> 7239 <description>FIFO not flushed.</description> 7240 <value>0</value> 7241 </enumeratedValue> 7242 <enumeratedValue> 7243 <name>flush</name> 7244 <description>Flush TX_FIFO.</description> 7245 <value>1</value> 7246 </enumeratedValue> 7247 </enumeratedValues> 7248 </field> 7249 <field> 7250 <name>THD_LVL</name> 7251 <description>Transmit FIFO Threshold. These bits define the TX_FIFO interrupt threshold.</description> 7252 <bitRange>[11:8]</bitRange> 7253 </field> 7254 </fields> 7255 </register> 7256 <register> 7257 <name>TXCTRL1</name> 7258 <description>Transmit Control Register 1.</description> 7259 <addressOffset>0x28</addressOffset> 7260 <fields> 7261 <field> 7262 <name>PRELOAD_RDY</name> 7263 <description>Transmit FIFO Preload Ready.</description> 7264 <bitRange>[0:0]</bitRange> 7265 </field> 7266 <field> 7267 <name>LVL</name> 7268 <description>Transmit FIFO Count. These bits reflect the number of bytes in the TX_FIFO.</description> 7269 <bitRange>[11:8]</bitRange> 7270 <access>read-only</access> 7271 </field> 7272 </fields> 7273 </register> 7274 <register> 7275 <name>FIFO</name> 7276 <description>Data Register.</description> 7277 <addressOffset>0x2C</addressOffset> 7278 <fields> 7279 <field> 7280 <name>DATA</name> 7281 <description>Data is read from or written to this location. Transmit and receive FIFO are separate but both are addressed at this location.</description> 7282 <bitOffset>0</bitOffset> 7283 <bitWidth>8</bitWidth> 7284 </field> 7285 </fields> 7286 </register> 7287 <register> 7288 <name>MSTCTRL</name> 7289 <description>Master Control Register.</description> 7290 <addressOffset>0x30</addressOffset> 7291 <fields> 7292 <field> 7293 <name>START</name> 7294 <description>Setting this bit to 1 will start a master transfer.</description> 7295 <bitRange>[0:0]</bitRange> 7296 </field> 7297 <field> 7298 <name>RESTART</name> 7299 <description>Setting this bit to 1 will generate a repeated START.</description> 7300 <bitRange>[1:1]</bitRange> 7301 </field> 7302 <field> 7303 <name>STOP</name> 7304 <description>Setting this bit to 1 will generate a STOP condition.</description> 7305 <bitRange>[2:2]</bitRange> 7306 </field> 7307 <field> 7308 <name>EX_ADDR_EN</name> 7309 <description>Slave Extend Address Select.</description> 7310 <bitRange>[7:7]</bitRange> 7311 <enumeratedValues> 7312 <enumeratedValue> 7313 <name>7_bits_address</name> 7314 <description>7-bit address.</description> 7315 <value>0</value> 7316 </enumeratedValue> 7317 <enumeratedValue> 7318 <name>10_bits_address</name> 7319 <description>10-bit address.</description> 7320 <value>1</value> 7321 </enumeratedValue> 7322 </enumeratedValues> 7323 </field> 7324 </fields> 7325 </register> 7326 <register> 7327 <name>CLKLO</name> 7328 <description>Clock Low Register.</description> 7329 <addressOffset>0x34</addressOffset> 7330 <fields> 7331 <field> 7332 <name>LO</name> 7333 <description>Clock low. In master mode, these bits define the SCL low period. In slave mode, these bits define the time SCL will be held low after data is outputted.</description> 7334 <bitRange>[8:0]</bitRange> 7335 </field> 7336 </fields> 7337 </register> 7338 <register> 7339 <name>CLKHI</name> 7340 <description>Clock high Register.</description> 7341 <addressOffset>0x38</addressOffset> 7342 <fields> 7343 <field> 7344 <name>HI</name> 7345 <description>Clock High. In master mode, these bits define the SCL high period.</description> 7346 <bitRange>[8:0]</bitRange> 7347 </field> 7348 </fields> 7349 </register> 7350 <register> 7351 <name>HSCLK</name> 7352 <description>Clock high Register.</description> 7353 <addressOffset>0x3C</addressOffset> 7354 <fields> 7355 <field> 7356 <name>LO</name> 7357 <description>Clock Low. This field sets the Hs-Mode clock low count. In Slave mode, this is the time SCL is held low after data is output on SDA.</description> 7358 <bitRange>[7:0]</bitRange> 7359 </field> 7360 <field> 7361 <name>HI</name> 7362 <description>Clock High. This field sets the Hs-Mode clock high count. In Slave mode, this is the time SCL is held high after data is output on SDA</description> 7363 <bitRange>[15:8]</bitRange> 7364 </field> 7365 </fields> 7366 </register> 7367 <register> 7368 <name>TIMEOUT</name> 7369 <description>Timeout Register</description> 7370 <addressOffset>0x40</addressOffset> 7371 <fields> 7372 <field> 7373 <name>SCL_TO_VAL</name> 7374 <description>Timeout</description> 7375 <bitRange>[15:0]</bitRange> 7376 </field> 7377 </fields> 7378 </register> 7379 <register> 7380 <name>DMA</name> 7381 <description>DMA Register.</description> 7382 <addressOffset>0x48</addressOffset> 7383 <fields> 7384 <field> 7385 <name>TX_EN</name> 7386 <description>TX channel enable.</description> 7387 <bitRange>[0:0]</bitRange> 7388 <enumeratedValues> 7389 <enumeratedValue> 7390 <name>dis</name> 7391 <description>Disable.</description> 7392 <value>0</value> 7393 </enumeratedValue> 7394 <enumeratedValue> 7395 <name>en</name> 7396 <description>Enable.</description> 7397 <value>1</value> 7398 </enumeratedValue> 7399 </enumeratedValues> 7400 </field> 7401 <field> 7402 <name>RX_EN</name> 7403 <description>RX channel enable.</description> 7404 <bitRange>[1:1]</bitRange> 7405 <enumeratedValues> 7406 <enumeratedValue> 7407 <name>dis</name> 7408 <description>Disable.</description> 7409 <value>0</value> 7410 </enumeratedValue> 7411 <enumeratedValue> 7412 <name>en</name> 7413 <description>Enable.</description> 7414 <value>1</value> 7415 </enumeratedValue> 7416 </enumeratedValues> 7417 </field> 7418 </fields> 7419 </register> 7420 <register> 7421 <dim>4</dim> 7422 <dimIncrement>4</dimIncrement> 7423 <name>SLAVE_MULTI[%s]</name> 7424 <description>Slave Address Register.</description> 7425 <alternateRegister>SLAVE0</alternateRegister> 7426 <addressOffset>0x4C</addressOffset> 7427 <size>32</size> 7428 <access>read-write</access> 7429 <fields> 7430 <field> 7431 <name>ADDR</name> 7432 <description>Slave Address.</description> 7433 <bitRange>[9:0]</bitRange> 7434 </field> 7435 <field> 7436 <name>DIS</name> 7437 <description>Slave Disable.</description> 7438 <bitRange>[10:10]</bitRange> 7439 </field> 7440 <field> 7441 <name>EXT_ADDR_EN</name> 7442 <description>Extended Address Select.</description> 7443 <bitRange>[15:15]</bitRange> 7444 <enumeratedValues> 7445 <enumeratedValue> 7446 <name>7_bits_address</name> 7447 <description>7-bit address.</description> 7448 <value>0</value> 7449 </enumeratedValue> 7450 <enumeratedValue> 7451 <name>10_bits_address</name> 7452 <description>10-bit address.</description> 7453 <value>1</value> 7454 </enumeratedValue> 7455 </enumeratedValues> 7456 </field> 7457 </fields> 7458 </register> 7459 <register> 7460 <name>SLAVE0</name> 7461 <description>Slave Address Register.</description> 7462 <addressOffset>0x4C</addressOffset> 7463 </register> 7464 <register> 7465 <name>SLAVE1</name> 7466 <description>Slave Address Register.</description> 7467 <addressOffset>0x50</addressOffset> 7468 </register> 7469 <register> 7470 <name>SLAVE2</name> 7471 <description>Slave Address Register.</description> 7472 <addressOffset>0x54</addressOffset> 7473 </register> 7474 <register> 7475 <name>SLAVE3</name> 7476 <description>Slave Address Register.</description> 7477 <addressOffset>0x58</addressOffset> 7478 </register> 7479 </registers> 7480 </peripheral> 7481<!--I2C0 Inter-Integrated Circuit.--> 7482 <peripheral derivedFrom="I2C0"> 7483 <name>I2C1</name> 7484 <description>Inter-Integrated Circuit. 1</description> 7485 <baseAddress>0x4001E000</baseAddress> 7486 <interrupt> 7487 <name>I2C1</name> 7488 <description>I2C1 IRQ</description> 7489 <value>36</value> 7490 </interrupt> 7491 </peripheral> 7492<!--I2C1 Inter-Integrated Circuit. 1--> 7493 <peripheral derivedFrom="I2C0"> 7494 <name>I2C2</name> 7495 <description>Inter-Integrated Circuit. 2</description> 7496 <baseAddress>0x4001F000</baseAddress> 7497 <interrupt> 7498 <name>I2C2</name> 7499 <description>I2C2 IRQ</description> 7500 <value>62</value> 7501 </interrupt> 7502 </peripheral> 7503<!--I2C2 Inter-Integrated Circuit. 2--> 7504 <peripheral> 7505 <name>I2S</name> 7506 <description>Inter-IC Sound Interface.</description> 7507 <groupName>I2S</groupName> 7508 <baseAddress>0x40060000</baseAddress> 7509 <size>32</size> 7510 <addressBlock> 7511 <offset>0x00</offset> 7512 <size>0x1000</size> 7513 <usage>registers</usage> 7514 </addressBlock> 7515 <interrupt> 7516 <name>I2S</name> 7517 <description>I2S IRQ</description> 7518 <value>99</value> 7519 </interrupt> 7520 <registers> 7521 <register> 7522 <name>CTRL0CH0</name> 7523 <description>Global mode channel.</description> 7524 <addressOffset>0x00</addressOffset> 7525 <fields> 7526 <field> 7527 <name>LSB_FIRST</name> 7528 <description>LSB Transmit Receive First.</description> 7529 <bitRange>[1:1]</bitRange> 7530 <access>read-write</access> 7531 </field> 7532 <field> 7533 <name>PDM_FILT</name> 7534 <description>PDM Filter.</description> 7535 <bitRange>[2:2]</bitRange> 7536 <access>read-write</access> 7537 </field> 7538 <field> 7539 <name>PDM_EN</name> 7540 <description>PDM Enable.</description> 7541 <bitRange>[3:3]</bitRange> 7542 <access>read-write</access> 7543 </field> 7544 <field> 7545 <name>USEDDR</name> 7546 <description>DDR.</description> 7547 <bitRange>[4:4]</bitRange> 7548 <access>read-write</access> 7549 </field> 7550 <field> 7551 <name>PDM_INV</name> 7552 <description>Invert PDM.</description> 7553 <bitRange>[5:5]</bitRange> 7554 <access>read-write</access> 7555 </field> 7556 <field> 7557 <name>CH_MODE</name> 7558 <description>SCK Select.</description> 7559 <bitRange>[7:6]</bitRange> 7560 <access>read-write</access> 7561 </field> 7562 <field> 7563 <name>WS_POL</name> 7564 <description>WS polarity select. </description> 7565 <bitRange>[8:8]</bitRange> 7566 <access>read-write</access> 7567 </field> 7568 <field> 7569 <name>MSB_LOC</name> 7570 <description>MSB location. </description> 7571 <bitRange>[9:9]</bitRange> 7572 <access>read-only</access> 7573 </field> 7574 <field> 7575 <name>ALIGN</name> 7576 <description>Align to MSB or LSB.</description> 7577 <bitRange>[10:10]</bitRange> 7578 <access>read-only</access> 7579 </field> 7580 <field> 7581 <name>EXT_SEL</name> 7582 <description>External SCK/WS selection.</description> 7583 <bitRange>[11:11]</bitRange> 7584 <access>read-write</access> 7585 </field> 7586 <field> 7587 <name>STEREO</name> 7588 <description>Stereo mode of I2S.</description> 7589 <bitRange>[13:12]</bitRange> 7590 <access>read-only</access> 7591 </field> 7592 <field> 7593 <name>WSIZE</name> 7594 <description>Data size when write to FIFO.</description> 7595 <bitRange>[15:14]</bitRange> 7596 <access>read-write</access> 7597 </field> 7598 <field> 7599 <name>TX_EN</name> 7600 <description>TX channel enable. </description> 7601 <bitRange>[16:16]</bitRange> 7602 <access>read-write</access> 7603 </field> 7604 <field> 7605 <name>RX_EN</name> 7606 <description>RX channel enable. </description> 7607 <bitRange>[17:17]</bitRange> 7608 <access>read-write</access> 7609 </field> 7610 <field> 7611 <name>FLUSH</name> 7612 <description>Flushes the TX/RX FIFO buffer. </description> 7613 <bitRange>[18:18]</bitRange> 7614 <access>read-write</access> 7615 </field> 7616 <field> 7617 <name>RST</name> 7618 <description>Write 1 to reset channel. </description> 7619 <bitRange>[19:19]</bitRange> 7620 <access>read-write</access> 7621 </field> 7622 <field> 7623 <name>FIFO_LSB</name> 7624 <description>Bit Field Control. </description> 7625 <bitRange>[20:20]</bitRange> 7626 <access>read-write</access> 7627 </field> 7628 <field> 7629 <name>RX_THD_VAL</name> 7630 <description>depth of receive FIFO for threshold interrupt generation. </description> 7631 <bitRange>[31:24]</bitRange> 7632 <access>read-write</access> 7633 </field> 7634 </fields> 7635 </register> 7636 <register> 7637 <name>CTRL1CH0</name> 7638 <description>Local channel Setup.</description> 7639 <addressOffset>0x10</addressOffset> 7640 <fields> 7641 <field> 7642 <name>BITS_WORD</name> 7643 <description>I2S word length.</description> 7644 <bitRange>[4:0]</bitRange> 7645 <access>read-write</access> 7646 </field> 7647 <field> 7648 <name>EN</name> 7649 <description>I2S clock enable.</description> 7650 <bitRange>[8:8]</bitRange> 7651 <access>read-write</access> 7652 </field> 7653 <field> 7654 <name>SMP_SIZE</name> 7655 <description>I2S sample size length.</description> 7656 <bitRange>[13:9]</bitRange> 7657 <access>read-write</access> 7658 </field> 7659 <field> 7660 <name>ADJUST</name> 7661 <description>LSB/MSB Justify.</description> 7662 <bitRange>[15:15]</bitRange> 7663 <access>read-write</access> 7664 </field> 7665 <field> 7666 <name>CLKDIV</name> 7667 <description>I2S clock frequency divisor.</description> 7668 <bitRange>[31:16]</bitRange> 7669 <access>read-write</access> 7670 </field> 7671 </fields> 7672 </register> 7673 <register> 7674 <name>FILTCH0</name> 7675 <description>Filter.</description> 7676 <addressOffset>0x20</addressOffset> 7677 </register> 7678 <register> 7679 <name>DMACH0</name> 7680 <description>DMA Control.</description> 7681 <addressOffset>0x30</addressOffset> 7682 <fields> 7683 <field> 7684 <name>DMA_TX_THD_VAL</name> 7685 <description>TX FIFO Level DMA Trigger.</description> 7686 <bitRange>[6:0]</bitRange> 7687 <access>read-write</access> 7688 </field> 7689 <field> 7690 <name>DMA_TX_EN</name> 7691 <description>TX DMA channel enable.</description> 7692 <bitRange>[7:7]</bitRange> 7693 <access>read-write</access> 7694 </field> 7695 <field> 7696 <name>DMA_RX_THD_VAL</name> 7697 <description>RX FIFO Level DMA Trigger.</description> 7698 <bitRange>[14:8]</bitRange> 7699 <access>read-write</access> 7700 </field> 7701 <field> 7702 <name>DMA_RX_EN</name> 7703 <description>RX DMA channel enable.</description> 7704 <bitRange>[15:15]</bitRange> 7705 <access>read-write</access> 7706 </field> 7707 <field> 7708 <name>TX_LVL</name> 7709 <description>Number of data word in the TX FIFO.</description> 7710 <bitRange>[23:16]</bitRange> 7711 <access>read-write</access> 7712 </field> 7713 <field> 7714 <name>RX_LVL</name> 7715 <description>Number of data word in the RX FIFO.</description> 7716 <bitRange>[31:24]</bitRange> 7717 <access>read-write</access> 7718 </field> 7719 </fields> 7720 </register> 7721 <register> 7722 <name>FIFOCH0</name> 7723 <description>I2S Fifo.</description> 7724 <addressOffset>0x40</addressOffset> 7725 <fields> 7726 <field> 7727 <name>DATA</name> 7728 <description>Load/unload location for TX and RX FIFO buffers.</description> 7729 <bitRange>[31:0]</bitRange> 7730 <access>read-write</access> 7731 </field> 7732 </fields> 7733 </register> 7734 <register> 7735 <name>INTFL</name> 7736 <description>ISR Status.</description> 7737 <addressOffset>0x50</addressOffset> 7738 <fields> 7739 <field> 7740 <name>RX_OV_CH0</name> 7741 <description>Status for RX FIFO Overrun interrupt.</description> 7742 <bitRange>[0:0]</bitRange> 7743 <access>read-write</access> 7744 </field> 7745 <field> 7746 <name>RX_THD_CH0</name> 7747 <description>Status for interrupt when RX FIFO reaches the number of bytes configured by the RXTHD field.</description> 7748 <bitRange>[1:1]</bitRange> 7749 <access>read-write</access> 7750 </field> 7751 <field> 7752 <name>TX_OB_CH0</name> 7753 <description>Status for interrupt when TX FIFO has only one byte remaining.</description> 7754 <bitRange>[2:2]</bitRange> 7755 <access>read-write</access> 7756 </field> 7757 <field> 7758 <name>TX_HE_CH0</name> 7759 <description>Status for interrupt when TX FIFO is half empty.</description> 7760 <bitRange>[3:3]</bitRange> 7761 <access>read-write</access> 7762 </field> 7763 </fields> 7764 </register> 7765 <register> 7766 <name>INTEN</name> 7767 <description>Interrupt Enable.</description> 7768 <addressOffset>0x54</addressOffset> 7769 <fields> 7770 <field> 7771 <name>RX_OV_CH0</name> 7772 <description>Enable for RX FIFO Overrun interrupt.</description> 7773 <bitRange>[0:0]</bitRange> 7774 <access>read-write</access> 7775 </field> 7776 <field> 7777 <name>RX_THD_CH0</name> 7778 <description>Enable for interrupt when RX FIFO reaches the number of bytes configured by the RXTHD field.</description> 7779 <bitRange>[1:1]</bitRange> 7780 <access>read-write</access> 7781 </field> 7782 <field> 7783 <name>TX_OB_CH0</name> 7784 <description>Enable for interrupt when TX FIFO has only one byte remaining.</description> 7785 <bitRange>[2:2]</bitRange> 7786 <access>read-write</access> 7787 </field> 7788 <field> 7789 <name>TX_HE_CH0</name> 7790 <description>Enable for interrupt when TX FIFO is half empty.</description> 7791 <bitRange>[3:3]</bitRange> 7792 <access>read-write</access> 7793 </field> 7794 </fields> 7795 </register> 7796 <register> 7797 <name>EXTSETUP</name> 7798 <description>Ext Control.</description> 7799 <addressOffset>0x58</addressOffset> 7800 <fields> 7801 <field> 7802 <name>EXT_BITS_WORD</name> 7803 <description>Word Length for ch_mode.</description> 7804 <bitRange>[4:0]</bitRange> 7805 <access>read-write</access> 7806 </field> 7807 </fields> 7808 </register> 7809 <register> 7810 <name>WKEN</name> 7811 <description>Wakeup Enable.</description> 7812 <addressOffset>0x5C</addressOffset> 7813 </register> 7814 <register> 7815 <name>WKFL</name> 7816 <description>Wakeup Flags.</description> 7817 <addressOffset>0x60</addressOffset> 7818 </register> 7819 </registers> 7820 </peripheral> 7821<!--I2S Inter-IC Sound Interface.--> 7822 <peripheral> 7823 <name>ICC0</name> 7824 <description>Instruction Cache Controller Registers</description> 7825 <baseAddress>0x4002A000</baseAddress> 7826 <addressBlock> 7827 <offset>0x00</offset> 7828 <size>0x800</size> 7829 <usage>registers</usage> 7830 </addressBlock> 7831 <registers> 7832 <register> 7833 <name>INFO</name> 7834 <description>Cache ID Register.</description> 7835 <addressOffset>0x0000</addressOffset> 7836 <access>read-only</access> 7837 <fields> 7838 <field> 7839 <name>RELNUM</name> 7840 <description>Release Number. Identifies the RTL release version.</description> 7841 <bitOffset>0</bitOffset> 7842 <bitWidth>6</bitWidth> 7843 </field> 7844 <field> 7845 <name>PARTNUM</name> 7846 <description>Part Number. This field reflects the value of C_ID_PART_NUMBER configuration parameter.</description> 7847 <bitOffset>6</bitOffset> 7848 <bitWidth>4</bitWidth> 7849 </field> 7850 <field> 7851 <name>ID</name> 7852 <description>Cache ID. This field reflects the value of the C_ID_CACHEID configuration parameter.</description> 7853 <bitOffset>10</bitOffset> 7854 <bitWidth>6</bitWidth> 7855 </field> 7856 </fields> 7857 </register> 7858 <register> 7859 <name>SZ</name> 7860 <description>Memory Configuration Register.</description> 7861 <addressOffset>0x0004</addressOffset> 7862 <access>read-only</access> 7863 <resetValue>0x00080008</resetValue> 7864 <fields> 7865 <field> 7866 <name>CCH</name> 7867 <description>Cache Size. Indicates total size in Kbytes of cache.</description> 7868 <bitOffset>0</bitOffset> 7869 <bitWidth>16</bitWidth> 7870 </field> 7871 <field> 7872 <name>MEM</name> 7873 <description>Main Memory Size. Indicates the total size, in units of 128 Kbytes, of code memory accessible to the cache controller.</description> 7874 <bitOffset>16</bitOffset> 7875 <bitWidth>16</bitWidth> 7876 </field> 7877 </fields> 7878 </register> 7879 <register> 7880 <name>CTRL</name> 7881 <description>Cache Control and Status Register.</description> 7882 <addressOffset>0x0100</addressOffset> 7883 <fields> 7884 <field> 7885 <name>EN</name> 7886 <description>Cache Enable. Controls whether the cache is bypassed or is in use. Changing the state of this bit will cause the instruction cache to be flushed and its contents invalidated.</description> 7887 <bitOffset>0</bitOffset> 7888 <bitWidth>1</bitWidth> 7889 <enumeratedValues> 7890 <enumeratedValue> 7891 <name>dis</name> 7892 <description>Cache Bypassed. Instruction data is stored in the line fill buffer but is not written to main cache memory array.</description> 7893 <value>0</value> 7894 </enumeratedValue> 7895 <enumeratedValue> 7896 <name>en</name> 7897 <description>Cache Enabled.</description> 7898 <value>1</value> 7899 </enumeratedValue> 7900 </enumeratedValues> 7901 </field> 7902 <field> 7903 <name>RDY</name> 7904 <description>Cache Ready flag. Cleared by hardware when at any time the cache as a whole is invalidated (including a system reset). When this bit is 0, the cache is effectively in bypass mode (instruction fetches will come from main memory or from the line fill buffer). Set by hardware when the invalidate operation is complete and the cache is ready.</description> 7905 <bitOffset>16</bitOffset> 7906 <bitWidth>1</bitWidth> 7907 <access>read-only</access> 7908 <enumeratedValues> 7909 <enumeratedValue> 7910 <name>notReady</name> 7911 <description>Not Ready.</description> 7912 <value>0</value> 7913 </enumeratedValue> 7914 <enumeratedValue> 7915 <name>ready</name> 7916 <description>Ready.</description> 7917 <value>1</value> 7918 </enumeratedValue> 7919 </enumeratedValues> 7920 </field> 7921 </fields> 7922 </register> 7923 <register> 7924 <name>INVALIDATE</name> 7925 <description>Invalidate All Registers.</description> 7926 <addressOffset>0x0700</addressOffset> 7927 <access>read-write</access> 7928 <fields> 7929 <field> 7930 <name>INVALID</name> 7931 <description>Invalidate.</description> 7932 <bitOffset>0</bitOffset> 7933 <bitWidth>32</bitWidth> 7934 </field> 7935 </fields> 7936 </register> 7937 </registers> 7938 </peripheral> 7939<!--ICC0 Instruction Cache Controller Registers--> 7940 <peripheral> 7941 <name>MCR</name> 7942 <description>Misc Control.</description> 7943 <baseAddress>0x40106C00</baseAddress> 7944 <addressBlock> 7945 <offset>0x00</offset> 7946 <size>0x400</size> 7947 <usage>registers</usage> 7948 </addressBlock> 7949 <registers> 7950 <register> 7951 <name>RST</name> 7952 <description>Low Power Reset Control Register</description> 7953 <addressOffset>0x04</addressOffset> 7954 <fields> 7955 <field> 7956 <name>LPTMR0</name> 7957 <description>Low Power Timer0 Reset.</description> 7958 <bitOffset>0</bitOffset> 7959 <bitWidth>1</bitWidth> 7960 <enumeratedValues> 7961 <name>reset</name> 7962 <usage>read-write</usage> 7963 <enumeratedValue> 7964 <name>reset_done</name> 7965 <description>Reset complete.</description> 7966 <value>0</value> 7967 </enumeratedValue> 7968 <enumeratedValue> 7969 <name>busy</name> 7970 <description>Starts Reset or indicates reset in progress.</description> 7971 <value>1</value> 7972 </enumeratedValue> 7973 </enumeratedValues> 7974 </field> 7975 <field derivedFrom="LPTMR0"> 7976 <name>LPTMR1</name> 7977 <description>Low Power Timer1 Reset.</description> 7978 <bitOffset>1</bitOffset> 7979 <bitWidth>1</bitWidth> 7980 </field> 7981 <field derivedFrom="LPTMR0"> 7982 <name>LPUART0</name> 7983 <description>Low Power UART0 Reset.</description> 7984 <bitOffset>2</bitOffset> 7985 <bitWidth>1</bitWidth> 7986 </field> 7987 <field derivedFrom="LPTMR0"> 7988 <name>RTC</name> 7989 <description>RTC Reset.</description> 7990 <bitOffset>3</bitOffset> 7991 <bitWidth>1</bitWidth> 7992 </field> 7993 </fields> 7994 </register> 7995 <register> 7996 <name>CLKCTRL</name> 7997 <description>Clock Control.</description> 7998 <addressOffset>0x08</addressOffset> 7999 <fields> 8000 <field> 8001 <name>ERTCO_PD</name> 8002 <description>32KHz Crystal Oscillator Power Down.</description> 8003 <bitOffset>16</bitOffset> 8004 <bitWidth>1</bitWidth> 8005 </field> 8006 <field> 8007 <name>ERTCO_EN</name> 8008 <description>32KHz Crystal Oscillator Enable.</description> 8009 <bitOffset>17</bitOffset> 8010 <bitWidth>1</bitWidth> 8011 <enumeratedValues> 8012 <enumeratedValue> 8013 <name>dis</name> 8014 <description>Is Disabled.</description> 8015 <value>0</value> 8016 </enumeratedValue> 8017 <enumeratedValue> 8018 <name>en</name> 8019 <description>Is Enabled.</description> 8020 <value>1</value> 8021 </enumeratedValue> 8022 </enumeratedValues> 8023 </field> 8024 </fields> 8025 </register> 8026 <register> 8027 <name>AINCOMP</name> 8028 <description>AIN Comparator.</description> 8029 <addressOffset>0x0C</addressOffset> 8030 <fields> 8031 <field> 8032 <name>PD</name> 8033 <description>AIN Comparator Power Down control.</description> 8034 <bitOffset>0</bitOffset> 8035 <bitWidth>2</bitWidth> 8036 </field> 8037 <field> 8038 <name>HYST</name> 8039 <description>AIN Comparator Hysteresis control.</description> 8040 <bitOffset>2</bitOffset> 8041 <bitWidth>2</bitWidth> 8042 </field> 8043 <field> 8044 <name>NSEL_COMP0</name> 8045 <description>Negative input select for AIN Comparator 0.</description> 8046 <bitOffset>16</bitOffset> 8047 <bitWidth>4</bitWidth> 8048 </field> 8049 <field> 8050 <name>PSEL_COMP0</name> 8051 <description>Positive input select for AIN Comparator 0</description> 8052 <bitOffset>20</bitOffset> 8053 <bitWidth>4</bitWidth> 8054 </field> 8055 <field> 8056 <name>NSEL_COMP1</name> 8057 <description>Negative input select for AIN Comparator 1</description> 8058 <bitOffset>24</bitOffset> 8059 <bitWidth>4</bitWidth> 8060 </field> 8061 <field> 8062 <name>PSEL_COMP1</name> 8063 <description>Positive input select for AIN Comparator 1</description> 8064 <bitOffset>28</bitOffset> 8065 <bitWidth>4</bitWidth> 8066 </field> 8067 </fields> 8068 </register> 8069 <register> 8070 <name>LPPIOCTRL</name> 8071 <description>Low Power Peripheral IO Control Register.</description> 8072 <addressOffset>0x10</addressOffset> 8073 <fields> 8074 <field> 8075 <name>LPTMR0_I</name> 8076 <description>Enable control for LPTMR0 input.</description> 8077 <bitOffset>0</bitOffset> 8078 <bitWidth>1</bitWidth> 8079 </field> 8080 <field> 8081 <name>LPTMR0_O</name> 8082 <description>Enable control for LPTMR0 output.</description> 8083 <bitOffset>1</bitOffset> 8084 <bitWidth>1</bitWidth> 8085 </field> 8086 <field> 8087 <name>LPTMR1_I</name> 8088 <description>Enable control for LPTMR1 input.</description> 8089 <bitOffset>2</bitOffset> 8090 <bitWidth>1</bitWidth> 8091 </field> 8092 <field> 8093 <name>LPTMR1_O</name> 8094 <description>Enable control for LPTMR1 output.</description> 8095 <bitOffset>3</bitOffset> 8096 <bitWidth>1</bitWidth> 8097 </field> 8098 <field> 8099 <name>LPUART0_RX</name> 8100 <description>Enable control for LPUART0 RX.</description> 8101 <bitOffset>4</bitOffset> 8102 <bitWidth>1</bitWidth> 8103 </field> 8104 <field> 8105 <name>LPUART0_TX</name> 8106 <description>Enable control for LPUART0 TX.</description> 8107 <bitOffset>5</bitOffset> 8108 <bitWidth>1</bitWidth> 8109 </field> 8110 <field> 8111 <name>LPUART0_CTS</name> 8112 <description>Enable control for LPUART0 CTS.</description> 8113 <bitOffset>6</bitOffset> 8114 <bitWidth>1</bitWidth> 8115 </field> 8116 <field> 8117 <name>LPUART0_RTS</name> 8118 <description>Enable control for LPUART0 RTS.</description> 8119 <bitOffset>7</bitOffset> 8120 <bitWidth>1</bitWidth> 8121 </field> 8122 </fields> 8123 </register> 8124 <register> 8125 <name>PCLKDIS</name> 8126 <description>Low Power Peripheral Clock Disable.</description> 8127 <addressOffset>0x24</addressOffset> 8128 <fields> 8129 <field> 8130 <name>LPTMR0</name> 8131 <description>Low Power Timer0 Clock Disable.</description> 8132 <bitOffset>0</bitOffset> 8133 <bitWidth>1</bitWidth> 8134 <enumeratedValues> 8135 <enumeratedValue> 8136 <name>en</name> 8137 <description>enable it.</description> 8138 <value>0</value> 8139 </enumeratedValue> 8140 <enumeratedValue> 8141 <name>dis</name> 8142 <description>disable it.</description> 8143 <value>1</value> 8144 </enumeratedValue> 8145 </enumeratedValues> 8146 </field> 8147 <field derivedFrom="LPTMR0"> 8148 <name>LPTMR1</name> 8149 <description>Low Power Timer1 Clock Disable.</description> 8150 <bitOffset>1</bitOffset> 8151 <bitWidth>1</bitWidth> 8152 </field> 8153 <field derivedFrom="LPTMR0"> 8154 <name>LPUART0</name> 8155 <description>Low Power UART0 Clock Disable.</description> 8156 <bitOffset>2</bitOffset> 8157 <bitWidth>1</bitWidth> 8158 </field> 8159 </fields> 8160 </register> 8161 <register> 8162 <name>AESKEY</name> 8163 <description>AES Key Pointer and Status.</description> 8164 <addressOffset>0x34</addressOffset> 8165 <fields> 8166 <field> 8167 <name>PTR</name> 8168 <description>AESKEY Pointer and Status.</description> 8169 <bitOffset>0</bitOffset> 8170 <bitWidth>16</bitWidth> 8171 </field> 8172 </fields> 8173 </register> 8174 <register> 8175 <name>ADC_CFG0</name> 8176 <description>ADC Cfig Register0.</description> 8177 <addressOffset>0x38</addressOffset> 8178 <fields> 8179 <field> 8180 <name>LP_5K_DIS</name> 8181 <description>Disable 5K divider option in low power modes</description> 8182 <bitOffset>0</bitOffset> 8183 <bitWidth>1</bitWidth> 8184 <enumeratedValues> 8185 <enumeratedValue> 8186 <name>en</name> 8187 <description>Enable.</description> 8188 <value>0</value> 8189 </enumeratedValue> 8190 <enumeratedValue> 8191 <name>dis</name> 8192 <description>Disable.</description> 8193 <value>1</value> 8194 </enumeratedValue> 8195 </enumeratedValues> 8196 </field> 8197 <field> 8198 <name>LP_50K_DIS</name> 8199 <description>Disable 50K divider option in low power modes</description> 8200 <bitOffset>1</bitOffset> 8201 <bitWidth>1</bitWidth> 8202 <enumeratedValues> 8203 <enumeratedValue> 8204 <name>EN</name> 8205 <description>Enable.</description> 8206 <value>0</value> 8207 </enumeratedValue> 8208 <enumeratedValue> 8209 <name>DIS</name> 8210 <description>Disable.</description> 8211 <value>1</value> 8212 </enumeratedValue> 8213 </enumeratedValues> 8214 </field> 8215 <field> 8216 <name>EXT_REF</name> 8217 <description>External Reference</description> 8218 <bitOffset>2</bitOffset> 8219 <bitWidth>1</bitWidth> 8220 </field> 8221 <field> 8222 <name>REF_SEL</name> 8223 <description>Reference Select</description> 8224 <bitOffset>3</bitOffset> 8225 <bitWidth>1</bitWidth> 8226 </field> 8227 </fields> 8228 </register> 8229 <register> 8230 <name>ADC_CFG1</name> 8231 <description>ADC Config Register1.</description> 8232 <addressOffset>0x3C</addressOffset> 8233 <fields> 8234 <field> 8235 <name>CH0_PU_DYN</name> 8236 <description>ADC PU Dynamic Control for CH0</description> 8237 <bitOffset>0</bitOffset> 8238 <bitWidth>1</bitWidth> 8239 <enumeratedValues> 8240 <enumeratedValue> 8241 <name>dis</name> 8242 <description>divider select always used.</description> 8243 <value>0</value> 8244 </enumeratedValue> 8245 <enumeratedValue> 8246 <name>en</name> 8247 <description>divider select only used when channel is selected.</description> 8248 <value>1</value> 8249 </enumeratedValue> 8250 </enumeratedValues> 8251 </field> 8252 <field derivedFrom="CH0_PU_DYN"> 8253 <name>CH1_PU_DYN</name> 8254 <description>ADC PU Dynamic Control for CH1</description> 8255 <bitOffset>1</bitOffset> 8256 <bitWidth>1</bitWidth> 8257 </field> 8258 <field derivedFrom="CH0_PU_DYN"> 8259 <name>CH2_PU_DYN</name> 8260 <description>ADC PU Dynamic Control for CH2</description> 8261 <bitOffset>2</bitOffset> 8262 <bitWidth>1</bitWidth> 8263 </field> 8264 <field derivedFrom="CH0_PU_DYN"> 8265 <name>CH3_PU_DYN</name> 8266 <description>ADC PU Dynamic Control for CH3</description> 8267 <bitOffset>3</bitOffset> 8268 <bitWidth>1</bitWidth> 8269 </field> 8270 <field derivedFrom="CH0_PU_DYN"> 8271 <name>CH4_PU_DYN</name> 8272 <description>ADC PU Dynamic Control for CH4</description> 8273 <bitOffset>4</bitOffset> 8274 <bitWidth>1</bitWidth> 8275 </field> 8276 <field derivedFrom="CH0_PU_DYN"> 8277 <name>CH5_PU_DYN</name> 8278 <description>ADC PU Dynamic Control for CH5</description> 8279 <bitOffset>5</bitOffset> 8280 <bitWidth>1</bitWidth> 8281 </field> 8282 <field derivedFrom="CH0_PU_DYN"> 8283 <name>CH6_PU_DYN</name> 8284 <description>ADC PU Dynamic Control for CH6</description> 8285 <bitOffset>6</bitOffset> 8286 <bitWidth>1</bitWidth> 8287 </field> 8288 <field derivedFrom="CH0_PU_DYN"> 8289 <name>CH7_PU_DYN</name> 8290 <description>ADC PU Dynamic Control for CH7</description> 8291 <bitOffset>7</bitOffset> 8292 <bitWidth>1</bitWidth> 8293 </field> 8294 <field derivedFrom="CH0_PU_DYN"> 8295 <name>CH8_PU_DYN</name> 8296 <description>ADC PU Dynamic Control for CH8</description> 8297 <bitOffset>8</bitOffset> 8298 <bitWidth>1</bitWidth> 8299 </field> 8300 <field derivedFrom="CH0_PU_DYN"> 8301 <name>CH9_PU_DYN</name> 8302 <description>ADC PU Dynamic Control for CH9</description> 8303 <bitOffset>9</bitOffset> 8304 <bitWidth>1</bitWidth> 8305 </field> 8306 <field derivedFrom="CH0_PU_DYN"> 8307 <name>CH10_PU_DYN</name> 8308 <description>ADC PU Dynamic Control for CH10</description> 8309 <bitOffset>10</bitOffset> 8310 <bitWidth>1</bitWidth> 8311 </field> 8312 <field derivedFrom="CH0_PU_DYN"> 8313 <name>CH11_PU_DYN</name> 8314 <description>ADC PU Dynamic Control for CH11</description> 8315 <bitOffset>11</bitOffset> 8316 <bitWidth>1</bitWidth> 8317 </field> 8318 <field derivedFrom="CH0_PU_DYN"> 8319 <name>CH12_PU_DYN</name> 8320 <description>ADC PU Dynamic Control for CH12</description> 8321 <bitOffset>12</bitOffset> 8322 <bitWidth>1</bitWidth> 8323 </field> 8324 </fields> 8325 </register> 8326 <register> 8327 <name>ADC_CFG2</name> 8328 <description>ADC Config Register2.</description> 8329 <addressOffset>0x40</addressOffset> 8330 <fields> 8331 <field> 8332 <name>CH0</name> 8333 <description>Divider Select for channel 0</description> 8334 <bitOffset>0</bitOffset> 8335 <bitWidth>2</bitWidth> 8336 <enumeratedValues> 8337 <enumeratedValue> 8338 <name>div1</name> 8339 <description>Pass through, no divider.</description> 8340 <value>0</value> 8341 </enumeratedValue> 8342 <enumeratedValue> 8343 <name>div2_5k</name> 8344 <description>Divide by 2, 5Kohm.</description> 8345 <value>1</value> 8346 </enumeratedValue> 8347 <enumeratedValue> 8348 <name>div2_50k</name> 8349 <description>Divide by 2, 50Kohm.</description> 8350 <value>2</value> 8351 </enumeratedValue> 8352 </enumeratedValues> 8353 </field> 8354 <field derivedFrom="CH0"> 8355 <name>CH1</name> 8356 <description>Divider Select for channel 1</description> 8357 <bitOffset>2</bitOffset> 8358 <bitWidth>2</bitWidth> 8359 </field> 8360 <field derivedFrom="CH0"> 8361 <name>CH2</name> 8362 <description>Divider Select for channel 2</description> 8363 <bitOffset>4</bitOffset> 8364 <bitWidth>2</bitWidth> 8365 </field> 8366 <field derivedFrom="CH0"> 8367 <name>CH3</name> 8368 <description>Divider Select for channel 3</description> 8369 <bitOffset>6</bitOffset> 8370 <bitWidth>2</bitWidth> 8371 </field> 8372 <field derivedFrom="CH0"> 8373 <name>CH4</name> 8374 <description>Divider Select for channel 4</description> 8375 <bitOffset>8</bitOffset> 8376 <bitWidth>2</bitWidth> 8377 </field> 8378 <field derivedFrom="CH0"> 8379 <name>CH5</name> 8380 <description>Divider Select for channel 5</description> 8381 <bitOffset>10</bitOffset> 8382 <bitWidth>2</bitWidth> 8383 </field> 8384 <field derivedFrom="CH0"> 8385 <name>CH6</name> 8386 <description>Divider Select for channel 6</description> 8387 <bitOffset>12</bitOffset> 8388 <bitWidth>2</bitWidth> 8389 </field> 8390 <field derivedFrom="CH0"> 8391 <name>CH7</name> 8392 <description>Divider Select for channel 7</description> 8393 <bitOffset>14</bitOffset> 8394 <bitWidth>2</bitWidth> 8395 </field> 8396 <field derivedFrom="CH0"> 8397 <name>CH8</name> 8398 <description>Divider Select for channel 8</description> 8399 <bitOffset>16</bitOffset> 8400 <bitWidth>2</bitWidth> 8401 </field> 8402 <field derivedFrom="CH0"> 8403 <name>CH9</name> 8404 <description>Divider Select for channel 9</description> 8405 <bitOffset>18</bitOffset> 8406 <bitWidth>2</bitWidth> 8407 </field> 8408 <field derivedFrom="CH0"> 8409 <name>CH10</name> 8410 <description>Divider Select for channel 10</description> 8411 <bitOffset>20</bitOffset> 8412 <bitWidth>2</bitWidth> 8413 </field> 8414 <field derivedFrom="CH0"> 8415 <name>CH11</name> 8416 <description>Divider Select for channel 11</description> 8417 <bitOffset>22</bitOffset> 8418 <bitWidth>2</bitWidth> 8419 </field> 8420 <field derivedFrom="CH0"> 8421 <name>CH12</name> 8422 <description>Divider Select for channel 12</description> 8423 <bitOffset>24</bitOffset> 8424 <bitWidth>2</bitWidth> 8425 </field> 8426 </fields> 8427 </register> 8428 <register> 8429 <name>ADC_CFG3</name> 8430 <description>ADC Config Register3.</description> 8431 <addressOffset>0x44</addressOffset> 8432 <fields> 8433 <field> 8434 <name>VREFM</name> 8435 <description>VREFM</description> 8436 <bitOffset>0</bitOffset> 8437 <bitWidth>7</bitWidth> 8438 </field> 8439 <field> 8440 <name>VREFP</name> 8441 <description>VREFP</description> 8442 <bitOffset>8</bitOffset> 8443 <bitWidth>7</bitWidth> 8444 </field> 8445 <field> 8446 <name>IDRV</name> 8447 <description>IDRV</description> 8448 <bitOffset>16</bitOffset> 8449 <bitWidth>4</bitWidth> 8450 </field> 8451 <field> 8452 <name>VCM</name> 8453 <description>VCM</description> 8454 <bitOffset>20</bitOffset> 8455 <bitWidth>2</bitWidth> 8456 </field> 8457 <field> 8458 <name>ATB</name> 8459 <description>ATB</description> 8460 <bitOffset>22</bitOffset> 8461 <bitWidth>2</bitWidth> 8462 </field> 8463 <field> 8464 <name>D_IBOOST</name> 8465 <description>D_IBOOST</description> 8466 <bitOffset>24</bitOffset> 8467 <bitWidth>1</bitWidth> 8468 </field> 8469 </fields> 8470 </register> 8471 </registers> 8472 </peripheral> 8473<!--MCR Misc Control.--> 8474 <peripheral> 8475 <name>PWRSEQ</name> 8476 <description>Power Sequencer / Low Power Control Register.</description> 8477 <baseAddress>0x40106800</baseAddress> 8478 <addressBlock> 8479 <offset>0x00</offset> 8480 <size>0x400</size> 8481 <usage>registers</usage> 8482 </addressBlock> 8483 <registers> 8484 <register> 8485 <name>LPCN</name> 8486 <description>Low Power Control Register.</description> 8487 <addressOffset>0x00</addressOffset> 8488 <fields> 8489 <field> 8490 <name>RAM0RET_EN</name> 8491 <description>System RAM retention in BACKUP mode. These two bits are used in conjuction with RREGEN bit. </description> 8492 <bitOffset>0</bitOffset> 8493 <bitWidth>1</bitWidth> 8494 <access>read-write</access> 8495 <enumeratedValues> 8496 <enumeratedValue> 8497 <name>dis</name> 8498 <description>Disable Ram Retention.</description> 8499 <value>0</value> 8500 </enumeratedValue> 8501 <enumeratedValue> 8502 <name>en</name> 8503 <description>Enable System RAM 0 retention.</description> 8504 <value>1</value> 8505 </enumeratedValue> 8506 </enumeratedValues> 8507 </field> 8508 <field> 8509 <name>RAM1RET_EN</name> 8510 <description>System RAM retention in BACKUP mode. These two bits are used in conjuction with RREGEN bit. </description> 8511 <bitOffset>1</bitOffset> 8512 <bitWidth>1</bitWidth> 8513 <access>read-write</access> 8514 <enumeratedValues> 8515 <enumeratedValue> 8516 <name>dis</name> 8517 <description>Disable Ram Retention.</description> 8518 <value>0</value> 8519 </enumeratedValue> 8520 <enumeratedValue> 8521 <name>en</name> 8522 <description>Enable System RAM 1 retention.</description> 8523 <value>1</value> 8524 </enumeratedValue> 8525 </enumeratedValues> 8526 </field> 8527 <field> 8528 <name>RAM2RET_EN</name> 8529 <description>System RAM retention in BACKUP mode. These two bits are used in conjuction with RREGEN bit. </description> 8530 <bitOffset>2</bitOffset> 8531 <bitWidth>1</bitWidth> 8532 <access>read-write</access> 8533 <enumeratedValues> 8534 <enumeratedValue> 8535 <name>dis</name> 8536 <description>Disable Ram Retention.</description> 8537 <value>0</value> 8538 </enumeratedValue> 8539 <enumeratedValue> 8540 <name>en</name> 8541 <description>Enable System RAM 2 retention.</description> 8542 <value>1</value> 8543 </enumeratedValue> 8544 </enumeratedValues> 8545 </field> 8546 <field> 8547 <name>RAM3RET_EN</name> 8548 <description>System RAM retention in BACKUP mode. These two bits are used in conjuction with RREGEN bit. </description> 8549 <bitOffset>3</bitOffset> 8550 <bitWidth>1</bitWidth> 8551 <access>read-write</access> 8552 <enumeratedValues> 8553 <enumeratedValue> 8554 <name>dis</name> 8555 <description>Disable Ram Retention.</description> 8556 <value>0</value> 8557 </enumeratedValue> 8558 <enumeratedValue> 8559 <name>en</name> 8560 <description>Enable System RAM 3 retention.</description> 8561 <value>1</value> 8562 </enumeratedValue> 8563 </enumeratedValues> 8564 </field> 8565 <field> 8566 <name>OVR</name> 8567 <description>Operating Voltage Range</description> 8568 <bitOffset>4</bitOffset> 8569 <bitWidth>2</bitWidth> 8570 <access>read-write</access> 8571 <enumeratedValues> 8572 <enumeratedValue> 8573 <name>0_9V</name> 8574 <description>0.9V 12MHz</description> 8575 <value>0</value> 8576 </enumeratedValue> 8577 <enumeratedValue> 8578 <name>1_0V</name> 8579 <description>1.0V 48MHz</description> 8580 <value>1</value> 8581 </enumeratedValue> 8582 <enumeratedValue> 8583 <name>1_1V</name> 8584 <description>1.1V 96MHz</description> 8585 <value>2</value> 8586 </enumeratedValue> 8587 </enumeratedValues> 8588 </field> 8589 <field> 8590 <name>VCORE_DET_BYPASS</name> 8591 <description>Block Auto-Detect</description> 8592 <bitOffset>6</bitOffset> 8593 <bitWidth>1</bitWidth> 8594 <access>read-write</access> 8595 <enumeratedValues> 8596 <enumeratedValue> 8597 <name>en</name> 8598 <description>enable</description> 8599 <value>0</value> 8600 </enumeratedValue> 8601 <enumeratedValue> 8602 <name>dis</name> 8603 <description>disable</description> 8604 <value>1</value> 8605 </enumeratedValue> 8606 </enumeratedValues> 8607 </field> 8608 <field> 8609 <name>FVDDEN</name> 8610 <description>Flash VDD Enable, force the flash VDD to remain enabled during LP modes.</description> 8611 <bitOffset>7</bitOffset> 8612 <bitWidth>1</bitWidth> 8613 <access>read-write</access> 8614 <enumeratedValues> 8615 <enumeratedValue> 8616 <name>dis</name> 8617 <description>enable</description> 8618 <value>0</value> 8619 </enumeratedValue> 8620 <enumeratedValue> 8621 <name>en</name> 8622 <description>disable</description> 8623 <value>1</value> 8624 </enumeratedValue> 8625 </enumeratedValues> 8626 </field> 8627 <field> 8628 <name>RETREG_EN</name> 8629 <description>Retention Regulator Enable. This bit controls the retention regulator in BACKUP mode. </description> 8630 <bitOffset>8</bitOffset> 8631 <bitWidth>1</bitWidth> 8632 <access>read-write</access> 8633 <enumeratedValues> 8634 <enumeratedValue> 8635 <name>dis</name> 8636 <description>Disabled.</description> 8637 <value>0</value> 8638 </enumeratedValue> 8639 <enumeratedValue> 8640 <name>en</name> 8641 <description>Enabled.</description> 8642 <value>1</value> 8643 </enumeratedValue> 8644 </enumeratedValues> 8645 </field> 8646 <field> 8647 <name>STORAGE_EN</name> 8648 <description>STORAGE Mode ENable. This bit allows low-power background mode operations, while the CPU is in DeepSleep.</description> 8649 <bitOffset>9</bitOffset> 8650 <bitWidth>1</bitWidth> 8651 <access>read-write</access> 8652 <enumeratedValues> 8653 <enumeratedValue> 8654 <name>dis</name> 8655 <description>Disabled.</description> 8656 <value>0</value> 8657 </enumeratedValue> 8658 <enumeratedValue> 8659 <name>en</name> 8660 <description>Enabled.</description> 8661 <value>1</value> 8662 </enumeratedValue> 8663 </enumeratedValues> 8664 </field> 8665 <field> 8666 <name>FASTWK_EN</name> 8667 <description>Fast Wake-Up Mode. This bit enables fast wake-up from DeepSleep mode. (5uS typical). </description> 8668 <bitOffset>10</bitOffset> 8669 <bitWidth>1</bitWidth> 8670 <access>read-write</access> 8671 <enumeratedValues> 8672 <enumeratedValue> 8673 <name>dis</name> 8674 <description>Disabled.</description> 8675 <value>0</value> 8676 </enumeratedValue> 8677 <enumeratedValue> 8678 <name>en</name> 8679 <description>Enabled.</description> 8680 <value>1</value> 8681 </enumeratedValue> 8682 </enumeratedValues> 8683 </field> 8684 <field> 8685 <name>BG_DIS</name> 8686 <description>Bandgap OFF. This controls the System Bandgap in DeepSleep mode.</description> 8687 <bitOffset>11</bitOffset> 8688 <bitWidth>1</bitWidth> 8689 <access>read-write</access> 8690 <enumeratedValues> 8691 <enumeratedValue> 8692 <name>on</name> 8693 <description>Bandgap is always ON.</description> 8694 <value>0</value> 8695 </enumeratedValue> 8696 <enumeratedValue> 8697 <name>off</name> 8698 <description>Bandgap is OFF in DeepSleep mode (default).</description> 8699 <value>1</value> 8700 </enumeratedValue> 8701 </enumeratedValues> 8702 </field> 8703 <field> 8704 <name>VCOREPOR_DIS</name> 8705 <description>VDDC (Vcore) Power on reset Monitor Disable.This bit controls the Power-On Reset monitor on VDDC supply in DeepSleep and BACKUP mode.</description> 8706 <bitOffset>12</bitOffset> 8707 <bitWidth>1</bitWidth> 8708 <access>read-write</access> 8709 <enumeratedValues> 8710 <enumeratedValue> 8711 <name>en</name> 8712 <description>Enable</description> 8713 <value>0</value> 8714 </enumeratedValue> 8715 <enumeratedValue> 8716 <name>dis</name> 8717 <description>Disabled.</description> 8718 <value>1</value> 8719 </enumeratedValue> 8720 </enumeratedValues> 8721 </field> 8722 <field> 8723 <name>LDO_DIS</name> 8724 <description>Disable Main LDO</description> 8725 <bitOffset>16</bitOffset> 8726 <bitWidth>1</bitWidth> 8727 <access>read-write</access> 8728 <enumeratedValues> 8729 <enumeratedValue> 8730 <name>en</name> 8731 <description>Enable </description> 8732 <value>0</value> 8733 </enumeratedValue> 8734 <enumeratedValue> 8735 <name>dis</name> 8736 <description>Disabled.</description> 8737 <value>1</value> 8738 </enumeratedValue> 8739 </enumeratedValues> 8740 </field> 8741 <field> 8742 <name>VCORE_EXT</name> 8743 <description>Use external VCORE for 1V supply</description> 8744 <bitOffset>17</bitOffset> 8745 <bitWidth>1</bitWidth> 8746 <access>read-write</access> 8747 <enumeratedValues> 8748 <enumeratedValue> 8749 <name>dis</name> 8750 <description>disable </description> 8751 <value>0</value> 8752 </enumeratedValue> 8753 <enumeratedValue> 8754 <name>en</name> 8755 <description>use Vcore for retention.</description> 8756 <value>1</value> 8757 </enumeratedValue> 8758 </enumeratedValues> 8759 </field> 8760 <field> 8761 <name>VCOREMON_DIS</name> 8762 <description>VDDC (Vcore) Monitor Disable. This bit controls the power monitor on the VCore supply in all operating modes.</description> 8763 <bitOffset>20</bitOffset> 8764 <bitWidth>1</bitWidth> 8765 <access>read-write</access> 8766 <enumeratedValues> 8767 <enumeratedValue> 8768 <name>en</name> 8769 <description>Enable</description> 8770 <value>0</value> 8771 </enumeratedValue> 8772 <enumeratedValue> 8773 <name>dis</name> 8774 <description>Disabled.</description> 8775 <value>1</value> 8776 </enumeratedValue> 8777 </enumeratedValues> 8778 </field> 8779 <field> 8780 <name>VDDAMON_DIS</name> 8781 <description>VDDA Monitor Disable. This bit controls the power monitor of the Analog Supply in all operating modes.</description> 8782 <bitOffset>22</bitOffset> 8783 <bitWidth>1</bitWidth> 8784 <access>read-write</access> 8785 <enumeratedValues> 8786 <enumeratedValue> 8787 <name>en</name> 8788 <description>Enable if Bandgap is ON (default) </description> 8789 <value>0</value> 8790 </enumeratedValue> 8791 <enumeratedValue> 8792 <name>dis</name> 8793 <description>Disabled.</description> 8794 <value>1</value> 8795 </enumeratedValue> 8796 </enumeratedValues> 8797 </field> 8798 <field> 8799 <name>PORVDDMON_DIS</name> 8800 <description>VDDIO Power-On Reset Monitor Disable. This bit controls the Power-On Reset monitor on VDDIO supply in all operating mods.</description> 8801 <bitOffset>25</bitOffset> 8802 <bitWidth>1</bitWidth> 8803 <access>read-write</access> 8804 <enumeratedValues> 8805 <enumeratedValue> 8806 <name>dis</name> 8807 <description>Disabled.</description> 8808 <value>0</value> 8809 </enumeratedValue> 8810 <enumeratedValue> 8811 <name>en</name> 8812 <description>Enabled.</description> 8813 <value>1</value> 8814 </enumeratedValue> 8815 </enumeratedValues> 8816 </field> 8817 <field> 8818 <name>VBBMON_DIS</name> 8819 <description>VBB Monitor Disable. This bit controls the power monitor of the Analog Supply in all operating modes.</description> 8820 <bitOffset>27</bitOffset> 8821 <bitWidth>1</bitWidth> 8822 <access>read-write</access> 8823 <enumeratedValues> 8824 <enumeratedValue> 8825 <name>en</name> 8826 <description>Enable if Bandgap is ON (default) </description> 8827 <value>0</value> 8828 </enumeratedValue> 8829 <enumeratedValue> 8830 <name>dis</name> 8831 <description>Disabled.</description> 8832 <value>1</value> 8833 </enumeratedValue> 8834 </enumeratedValues> 8835 </field> 8836 <field> 8837 <name>INRO_EN</name> 8838 <description>INRO remains on in all power modes if this bit is set otherwise it is controled by the LP controller</description> 8839 <bitOffset>28</bitOffset> 8840 <bitWidth>1</bitWidth> 8841 <access>read-write</access> 8842 </field> 8843 <field> 8844 <name>ERTCO_EN</name> 8845 <description>XRTCO remains on in all power modes if this bit is set otherwise it is controled by the LP controller</description> 8846 <bitOffset>29</bitOffset> 8847 <bitWidth>1</bitWidth> 8848 <access>read-write</access> 8849 </field> 8850 <field> 8851 <name>TM_LPMODE</name> 8852 <description>TBD</description> 8853 <bitOffset>30</bitOffset> 8854 <bitWidth>1</bitWidth> 8855 <access>read-write</access> 8856 </field> 8857 <field> 8858 <name>TM_PWRSEQ</name> 8859 <description>TBD</description> 8860 <bitOffset>31</bitOffset> 8861 <bitWidth>1</bitWidth> 8862 <access>read-write</access> 8863 </field> 8864 </fields> 8865 </register> 8866 <register> 8867 <name>LPWKST0</name> 8868 <description>Low Power I/O Wakeup Status Register 0. This register indicates the low power wakeup status for GPIO0.</description> 8869 <addressOffset>0x04</addressOffset> 8870 <fields> 8871 <field> 8872 <name>ST</name> 8873 <description>Wakeup IRQ flags (write ones to clear). One or more of these bits will be set when the corresponding dedicated GPIO pin (s) transition (s) from low to high or high to low. If GPIO wakeup source is selected, using PM.GPIOWKEN register, and the corresponding bit is also selected in LPWKEN register, an interrupt will be gnerated to wake up the CPU from a low power mode.</description> 8874 <bitOffset>0</bitOffset> 8875 <bitWidth>31</bitWidth> 8876 <access>read-write</access> 8877 <modifiedWriteValues>oneToClear</modifiedWriteValues> 8878 </field> 8879 </fields> 8880 </register> 8881 <register> 8882 <name>LPWKEN0</name> 8883 <description>Low Power I/O Wakeup Enable Register 0. This register enables low power wakeup functionality for GPIO0.</description> 8884 <addressOffset>0x08</addressOffset> 8885 <fields> 8886 <field> 8887 <name>EN</name> 8888 <description>Enable wakeup. These bits allow wakeup from the corresponding GPIO pin (s) on transition (s) from low to high or high to low when PM.GPIOWKEN is set. Wakeup status is indicated in PPWKST register.</description> 8889 <bitOffset>0</bitOffset> 8890 <bitWidth>31</bitWidth> 8891 <access>read-write</access> 8892 </field> 8893 </fields> 8894 </register> 8895 <register derivedFrom="LPWKST0"> 8896 <name>LPWKST1</name> 8897 <description>Low Power I/O Wakeup Status Register 1. This register indicates the low power wakeup status for GPIO1.</description> 8898 <addressOffset>0x0C</addressOffset> 8899 </register> 8900 <register derivedFrom="LPWKEN0"> 8901 <name>LPWKEN1</name> 8902 <description>Low Power I/O Wakeup Enable Register 1. This register enables low power wakeup functionality for GPIO1.</description> 8903 <addressOffset>0x10</addressOffset> 8904 </register> 8905 <register> 8906 <name>LPPWKST</name> 8907 <description>Low Power Peripheral Wakeup Status Register.</description> 8908 <addressOffset>0x30</addressOffset> 8909 <fields> 8910 <field> 8911 <name>LPTMR0</name> 8912 <description>LPTM0 Wakeup Flag.</description> 8913 <bitOffset>0</bitOffset> 8914 <bitWidth>1</bitWidth> 8915 <access>read-write</access> 8916 <modifiedWriteValues>oneToClear</modifiedWriteValues> 8917 </field> 8918 <field> 8919 <name>LPTMR1</name> 8920 <description>LPTMR1 Wakeup Flag.</description> 8921 <bitOffset>1</bitOffset> 8922 <bitWidth>1</bitWidth> 8923 <access>read-write</access> 8924 <modifiedWriteValues>oneToClear</modifiedWriteValues> 8925 </field> 8926 <field> 8927 <name>LPUART0</name> 8928 <description>LPUART0 Wakeup Flag.</description> 8929 <bitOffset>2</bitOffset> 8930 <bitWidth>1</bitWidth> 8931 <access>read-write</access> 8932 <modifiedWriteValues>oneToClear</modifiedWriteValues> 8933 </field> 8934 <field> 8935 <name>AINCOMP0</name> 8936 <description>AINCOMP0 Wakeup Flag.</description> 8937 <bitOffset>3</bitOffset> 8938 <bitWidth>1</bitWidth> 8939 <access>read-write</access> 8940 <modifiedWriteValues>oneToClear</modifiedWriteValues> 8941 </field> 8942 <field> 8943 <name>AINCOMP1</name> 8944 <description>AINCOMP1 Wakeup Flag.</description> 8945 <bitOffset>4</bitOffset> 8946 <bitWidth>1</bitWidth> 8947 <access>read-write</access> 8948 <modifiedWriteValues>oneToClear</modifiedWriteValues> 8949 </field> 8950 <field> 8951 <name>AINCOMP0_OUT</name> 8952 <description>AINCOMP0 Status.</description> 8953 <bitOffset>5</bitOffset> 8954 <bitWidth>1</bitWidth> 8955 <access>read-only</access> 8956 </field> 8957 <field> 8958 <name>AINCOMP1_OUT</name> 8959 <description>AINCOMP1 Status.</description> 8960 <bitOffset>6</bitOffset> 8961 <bitWidth>1</bitWidth> 8962 <access>read-only</access> 8963 </field> 8964 <field> 8965 <name>BACKUP</name> 8966 <description>BBMODE Wakeup Flag.</description> 8967 <bitOffset>16</bitOffset> 8968 <bitWidth>1</bitWidth> 8969 <access>read-write</access> 8970 <modifiedWriteValues>oneToClear</modifiedWriteValues> 8971 </field> 8972 </fields> 8973 </register> 8974 <register> 8975 <name>LPPWKEN</name> 8976 <description>Low Power Peripheral Wakeup Enable Register.</description> 8977 <addressOffset>0x34</addressOffset> 8978 <fields> 8979 <field> 8980 <name>LPTMR0</name> 8981 <description> TIMER4 Wakeup Enable. This bit allows wakeup from the TIMER4.</description> 8982 <bitOffset>0</bitOffset> 8983 <bitWidth>1</bitWidth> 8984 <access>read-write</access> 8985 </field> 8986 <field> 8987 <name>LPTMR1</name> 8988 <description> TIMER5 Wakeup Enable. This bit allows wakeup from the TIMER5.</description> 8989 <bitOffset>1</bitOffset> 8990 <bitWidth>1</bitWidth> 8991 <access>read-write</access> 8992 </field> 8993 <field> 8994 <name>LPUART0</name> 8995 <description> LPUART Wakeup Enable. This bit allows wakeup from the LPUART.</description> 8996 <bitOffset>2</bitOffset> 8997 <bitWidth>1</bitWidth> 8998 <access>read-write</access> 8999 </field> 9000 <field> 9001 <name>AINCOMP0</name> 9002 <description> AINCOMP0 Wakeup Enable. This bit allows wakeup from the AINCOMP0.</description> 9003 <bitOffset>3</bitOffset> 9004 <bitWidth>1</bitWidth> 9005 <access>read-write</access> 9006 </field> 9007 <field> 9008 <name>AINCOMP1</name> 9009 <description> AINCOMP1 Wakeup Enable. This bit allows wakeup from the AINCOMP1.</description> 9010 <bitOffset>4</bitOffset> 9011 <bitWidth>1</bitWidth> 9012 <access>read-write</access> 9013 </field> 9014 </fields> 9015 </register> 9016 <register> 9017 <name>LPMEMSD</name> 9018 <description>Low Power Memory Shutdown Control.</description> 9019 <addressOffset>0x40</addressOffset> 9020 <fields> 9021 <field> 9022 <name>RAM0</name> 9023 <description>System RAM block 0 Shut Down.</description> 9024 <bitOffset>0</bitOffset> 9025 <bitWidth>1</bitWidth> 9026 <access>read-write</access> 9027 <enumeratedValues> 9028 <enumeratedValue> 9029 <name>normal</name> 9030 <description>Normal Operating Mode.</description> 9031 <value>0</value> 9032 </enumeratedValue> 9033 <enumeratedValue> 9034 <name>shutdown</name> 9035 <description>Shutdown Mode.</description> 9036 <value>1</value> 9037 </enumeratedValue> 9038 </enumeratedValues> 9039 </field> 9040 <field> 9041 <name>RAM1</name> 9042 <description>System RAM block 1 Shut Down.</description> 9043 <bitOffset>1</bitOffset> 9044 <bitWidth>1</bitWidth> 9045 <access>read-write</access> 9046 <enumeratedValues> 9047 <enumeratedValue> 9048 <name>normal</name> 9049 <description>Normal Operating Mode.</description> 9050 <value>0</value> 9051 </enumeratedValue> 9052 <enumeratedValue> 9053 <name>shutdown</name> 9054 <description>Shutdown Mode.</description> 9055 <value>1</value> 9056 </enumeratedValue> 9057 </enumeratedValues> 9058 </field> 9059 <field> 9060 <name>RAM2</name> 9061 <description>System RAM block 2 Shut Down.</description> 9062 <bitOffset>2</bitOffset> 9063 <bitWidth>1</bitWidth> 9064 <access>read-write</access> 9065 <enumeratedValues> 9066 <enumeratedValue> 9067 <name>normal</name> 9068 <description>Normal Operating Mode.</description> 9069 <value>0</value> 9070 </enumeratedValue> 9071 <enumeratedValue> 9072 <name>shutdown</name> 9073 <description>Shutdown Mode.</description> 9074 <value>1</value> 9075 </enumeratedValue> 9076 </enumeratedValues> 9077 </field> 9078 <field> 9079 <name>RAM3</name> 9080 <description>System RAM block 3 Shut Down.</description> 9081 <bitOffset>3</bitOffset> 9082 <bitWidth>1</bitWidth> 9083 <access>read-write</access> 9084 <enumeratedValues> 9085 <enumeratedValue> 9086 <name>normal</name> 9087 <description>Normal Operating Mode.</description> 9088 <value>0</value> 9089 </enumeratedValue> 9090 <enumeratedValue> 9091 <name>shutdown</name> 9092 <description>Shutdown Mode.</description> 9093 <value>1</value> 9094 </enumeratedValue> 9095 </enumeratedValues> 9096 </field> 9097 </fields> 9098 </register> 9099 <register> 9100 <name>GPR0</name> 9101 <description>General Purpose Register 0.</description> 9102 <addressOffset>0x48</addressOffset> 9103 </register> 9104 <register> 9105 <name>GPR1</name> 9106 <description>General Purpose Register 1.</description> 9107 <addressOffset>0x4C</addressOffset> 9108 </register> 9109 </registers> 9110 </peripheral> 9111<!--PWRSEQ Power Sequencer / Low Power Control Register.--> 9112 <peripheral> 9113 <name>QDEC</name> 9114 <description>Quadrature Encoder Interface</description> 9115 <baseAddress>0x40063000</baseAddress> 9116 <addressBlock> 9117 <offset>0x00</offset> 9118 <size>0x1000</size> 9119 <usage>registers</usage> 9120 </addressBlock> 9121 <registers> 9122 <register> 9123 <name>CTRL</name> 9124 <description>Control Register.</description> 9125 <addressOffset>0x0000</addressOffset> 9126 <fields> 9127 <field> 9128 <name>en</name> 9129 <bitOffset>0</bitOffset> 9130 <bitWidth>1</bitWidth> 9131 <access>read-write</access> 9132 <enumeratedValues> 9133 <name>enum</name> 9134 <enumeratedValue> 9135 <name>disable</name> 9136 <value>0x0</value> 9137 </enumeratedValue> 9138 <enumeratedValue> 9139 <name>enable</name> 9140 <value>0x1</value> 9141 </enumeratedValue> 9142 </enumeratedValues> 9143 </field> 9144 <field> 9145 <name>mode</name> 9146 <bitOffset>1</bitOffset> 9147 <bitWidth>2</bitWidth> 9148 <access>read-write</access> 9149 <enumeratedValues> 9150 <name>enum</name> 9151 <enumeratedValue> 9152 <name>x1mode</name> 9153 <value>0</value> 9154 </enumeratedValue> 9155 <enumeratedValue> 9156 <name>x2mode</name> 9157 <value>1</value> 9158 </enumeratedValue> 9159 <enumeratedValue> 9160 <name>x4mode</name> 9161 <value>2</value> 9162 </enumeratedValue> 9163 </enumeratedValues> 9164 </field> 9165 <field> 9166 <name>swap</name> 9167 <bitOffset>3</bitOffset> 9168 <bitWidth>1</bitWidth> 9169 <access>read-write</access> 9170 </field> 9171 <field> 9172 <name>filter</name> 9173 <bitOffset>4</bitOffset> 9174 <bitWidth>2</bitWidth> 9175 <access>read-write</access> 9176 <enumeratedValues> 9177 <name>enum</name> 9178 <enumeratedValue> 9179 <name>1_sample</name> 9180 <value>0</value> 9181 </enumeratedValue> 9182 <enumeratedValue> 9183 <name>2_samples</name> 9184 <value>1</value> 9185 </enumeratedValue> 9186 <enumeratedValue> 9187 <name>3_samples</name> 9188 <value>2</value> 9189 </enumeratedValue> 9190 <enumeratedValue> 9191 <name>4_samples</name> 9192 <value>3</value> 9193 </enumeratedValue> 9194 </enumeratedValues> 9195 </field> 9196 <field> 9197 <name>rst_index</name> 9198 <bitOffset>6</bitOffset> 9199 <bitWidth>1</bitWidth> 9200 <access>read-write</access> 9201 </field> 9202 <field> 9203 <name>rst_maxcnt</name> 9204 <bitOffset>7</bitOffset> 9205 <bitWidth>1</bitWidth> 9206 <access>read-write</access> 9207 </field> 9208 <field> 9209 <name>sticky</name> 9210 <bitOffset>8</bitOffset> 9211 <bitWidth>1</bitWidth> 9212 <access>read-write</access> 9213 </field> 9214 <field> 9215 <name>psc</name> 9216 <bitOffset>16</bitOffset> 9217 <bitWidth>3</bitWidth> 9218 <access>read-write</access> 9219 <enumeratedValues> 9220 <name>enum</name> 9221 <enumeratedValue> 9222 <name>div1</name> 9223 <value>0</value> 9224 </enumeratedValue> 9225 <enumeratedValue> 9226 <name>div2</name> 9227 <value>1</value> 9228 </enumeratedValue> 9229 <enumeratedValue> 9230 <name>div4</name> 9231 <value>2</value> 9232 </enumeratedValue> 9233 <enumeratedValue> 9234 <name>div8</name> 9235 <value>3</value> 9236 </enumeratedValue> 9237 <enumeratedValue> 9238 <name>div16</name> 9239 <value>4</value> 9240 </enumeratedValue> 9241 <enumeratedValue> 9242 <name>div32</name> 9243 <value>5</value> 9244 </enumeratedValue> 9245 <enumeratedValue> 9246 <name>div64</name> 9247 <value>6</value> 9248 </enumeratedValue> 9249 <enumeratedValue> 9250 <name>div128</name> 9251 <value>7</value> 9252 </enumeratedValue> 9253 </enumeratedValues> 9254 </field> 9255 </fields> 9256 </register> 9257 <register> 9258 <name>INTFL</name> 9259 <description>Interrupt Flag Register.</description> 9260 <addressOffset>0x0004</addressOffset> 9261 <fields> 9262 <field> 9263 <name>index</name> 9264 <bitOffset>0</bitOffset> 9265 <bitWidth>1</bitWidth> 9266 <access>read-write</access> 9267 <modifiedWriteValues>oneToClear</modifiedWriteValues> 9268 </field> 9269 <field> 9270 <name>qerr</name> 9271 <bitOffset>1</bitOffset> 9272 <bitWidth>1</bitWidth> 9273 <access>read-write</access> 9274 <modifiedWriteValues>oneToClear</modifiedWriteValues> 9275 </field> 9276 <field> 9277 <name>compare</name> 9278 <bitOffset>2</bitOffset> 9279 <bitWidth>1</bitWidth> 9280 <access>read-write</access> 9281 <modifiedWriteValues>oneToClear</modifiedWriteValues> 9282 </field> 9283 <field> 9284 <name>maxcnt</name> 9285 <bitOffset>3</bitOffset> 9286 <bitWidth>1</bitWidth> 9287 <access>read-write</access> 9288 <modifiedWriteValues>oneToClear</modifiedWriteValues> 9289 </field> 9290 <field> 9291 <name>capture</name> 9292 <bitOffset>4</bitOffset> 9293 <bitWidth>1</bitWidth> 9294 <access>read-write</access> 9295 <modifiedWriteValues>oneToClear</modifiedWriteValues> 9296 </field> 9297 <field> 9298 <name>dir</name> 9299 <bitOffset>5</bitOffset> 9300 <bitWidth>1</bitWidth> 9301 <access>read-write</access> 9302 <modifiedWriteValues>oneToClear</modifiedWriteValues> 9303 </field> 9304 <field> 9305 <name>move</name> 9306 <bitOffset>6</bitOffset> 9307 <bitWidth>1</bitWidth> 9308 <access>read-write</access> 9309 <modifiedWriteValues>oneToClear</modifiedWriteValues> 9310 </field> 9311 </fields> 9312 </register> 9313 <register> 9314 <name>INTEN</name> 9315 <description>Interrupt Enable Register.</description> 9316 <addressOffset>0x0008</addressOffset> 9317 <fields> 9318 <field> 9319 <name>index</name> 9320 <bitOffset>0</bitOffset> 9321 <bitWidth>1</bitWidth> 9322 <access>read-write</access> 9323 </field> 9324 <field> 9325 <name>qerr</name> 9326 <bitOffset>1</bitOffset> 9327 <bitWidth>1</bitWidth> 9328 <access>read-write</access> 9329 </field> 9330 <field> 9331 <name>compare</name> 9332 <bitOffset>2</bitOffset> 9333 <bitWidth>1</bitWidth> 9334 <access>read-write</access> 9335 </field> 9336 <field> 9337 <name>maxcnt</name> 9338 <bitOffset>3</bitOffset> 9339 <bitWidth>1</bitWidth> 9340 <access>read-write</access> 9341 </field> 9342 <field> 9343 <name>capture</name> 9344 <bitOffset>4</bitOffset> 9345 <bitWidth>1</bitWidth> 9346 <access>read-write</access> 9347 </field> 9348 <field> 9349 <name>dir</name> 9350 <bitOffset>5</bitOffset> 9351 <bitWidth>1</bitWidth> 9352 <access>read-write</access> 9353 </field> 9354 <field> 9355 <name>move</name> 9356 <bitOffset>6</bitOffset> 9357 <bitWidth>1</bitWidth> 9358 <access>read-write</access> 9359 </field> 9360 </fields> 9361 </register> 9362 <register> 9363 <name>MAXCNT</name> 9364 <description>Maximum Count Register.</description> 9365 <addressOffset>0x000C</addressOffset> 9366 <fields> 9367 <field> 9368 <name>maxcnt</name> 9369 <bitOffset>0</bitOffset> 9370 <bitWidth>32</bitWidth> 9371 <access>read-write</access> 9372 </field> 9373 </fields> 9374 </register> 9375 <register> 9376 <name>INITIAL</name> 9377 <description>Initial Count Register.</description> 9378 <addressOffset>0x0010</addressOffset> 9379 <fields> 9380 <field> 9381 <name>initial</name> 9382 <bitOffset>0</bitOffset> 9383 <bitWidth>32</bitWidth> 9384 <access>read-write</access> 9385 </field> 9386 </fields> 9387 </register> 9388 <register> 9389 <name>COMPARE</name> 9390 <description>Compare Register.</description> 9391 <addressOffset>0x0014</addressOffset> 9392 <fields> 9393 <field> 9394 <name>compare</name> 9395 <bitOffset>0</bitOffset> 9396 <bitWidth>32</bitWidth> 9397 <access>read-write</access> 9398 </field> 9399 </fields> 9400 </register> 9401 <register> 9402 <name>INDEX</name> 9403 <description>Index Register. count captured when QEI fired</description> 9404 <addressOffset>0x0018</addressOffset> 9405 <access>read-only</access> 9406 <fields> 9407 <field> 9408 <name>index</name> 9409 <bitOffset>0</bitOffset> 9410 <bitWidth>32</bitWidth> 9411 <access>read-only</access> 9412 </field> 9413 </fields> 9414 </register> 9415 <register> 9416 <name>CAPTURE</name> 9417 <description>Capture Register. counter captured when QES fired</description> 9418 <addressOffset>0x001C</addressOffset> 9419 <access>read-only</access> 9420 <fields> 9421 <field> 9422 <name>capture</name> 9423 <bitOffset>0</bitOffset> 9424 <bitWidth>32</bitWidth> 9425 <access>read-only</access> 9426 </field> 9427 </fields> 9428 </register> 9429 <register> 9430 <name>STATUS</name> 9431 <description>Status Register.</description> 9432 <addressOffset>0x0020</addressOffset> 9433 <access>read-only</access> 9434 <fields> 9435 <field> 9436 <name>dir</name> 9437 <bitOffset>0</bitOffset> 9438 <bitWidth>1</bitWidth> 9439 <access>read-only</access> 9440 </field> 9441 </fields> 9442 </register> 9443 <register> 9444 <name>POSITION</name> 9445 <description>Count Register. raw counter value</description> 9446 <addressOffset>0x0024</addressOffset> 9447 <fields> 9448 <field> 9449 <name>position</name> 9450 <bitOffset>0</bitOffset> 9451 <bitWidth>32</bitWidth> 9452 <access>read-only</access> 9453 </field> 9454 </fields> 9455 </register> 9456 <register> 9457 <name>CAPDLY</name> 9458 <description>delay CAPTURE</description> 9459 <addressOffset>0x0028</addressOffset> 9460 <fields> 9461 <field> 9462 <name>capdly</name> 9463 <bitOffset>0</bitOffset> 9464 <bitWidth>32</bitWidth> 9465 <access>read-write</access> 9466 </field> 9467 </fields> 9468 </register> 9469 </registers> 9470 </peripheral> 9471<!--QDEC Quadrature Encoder Interface--> 9472 <peripheral> 9473 <name>RTC</name> 9474 <description>Real Time Clock and Alarm.</description> 9475 <baseAddress>0x40106000</baseAddress> 9476 <addressBlock> 9477 <offset>0x00</offset> 9478 <size>0x400</size> 9479 <usage>registers</usage> 9480 </addressBlock> 9481 <interrupt> 9482 <name>RTC</name> 9483 <description>RTC interrupt.</description> 9484 <value>3</value> 9485 </interrupt> 9486 <registers> 9487 <register> 9488 <name>SEC</name> 9489 <description>RTC Second Counter. This register contains the 32-bit second counter.</description> 9490 <addressOffset>0x00</addressOffset> 9491 <resetMask>0x00000000</resetMask> 9492 <fields> 9493 <field> 9494 <name>SEC</name> 9495 <description>Seconds Counter.</description> 9496 <bitOffset>0</bitOffset> 9497 <bitWidth>32</bitWidth> 9498 </field> 9499 </fields> 9500 </register> 9501 <register> 9502 <name>SSEC</name> 9503 <description>RTC Sub-second Counter. This counter increments at 256Hz. RTC_SEC is incremented when this register rolls over from 0xFF to 0x00.</description> 9504 <addressOffset>0x04</addressOffset> 9505 <resetMask>0x00000000</resetMask> 9506 <fields> 9507 <field> 9508 <name>SSEC</name> 9509 <description>Sub-Seconds Counter (12-bit).</description> 9510 <bitOffset>0</bitOffset> 9511 <bitWidth>12</bitWidth> 9512 </field> 9513 </fields> 9514 </register> 9515 <register> 9516 <name>TODA</name> 9517 <description>Time-of-day Alarm.</description> 9518 <addressOffset>0x08</addressOffset> 9519 <resetMask>0x00000000</resetMask> 9520 <fields> 9521 <field> 9522 <name>TOD_ALARM</name> 9523 <description>Time-of-day Alarm.</description> 9524 <bitOffset>0</bitOffset> 9525 <bitWidth>20</bitWidth> 9526 </field> 9527 </fields> 9528 </register> 9529 <register> 9530 <name>SSECA</name> 9531 <description>RTC sub-second alarm. This register contains the reload value for the sub-second alarm.</description> 9532 <addressOffset>0x0C</addressOffset> 9533 <resetMask>0x00000000</resetMask> 9534 <fields> 9535 <field> 9536 <name>SSEC_ALARM</name> 9537 <description>This register contains the reload value for the sub-second alarm.</description> 9538 <bitOffset>0</bitOffset> 9539 <bitWidth>32</bitWidth> 9540 </field> 9541 </fields> 9542 </register> 9543 <register> 9544 <name>CTRL</name> 9545 <description>RTC Control Register.</description> 9546 <addressOffset>0x10</addressOffset> 9547 <resetValue>0x00000008</resetValue> 9548 <resetMask>0xFFFFFF38</resetMask> 9549 <fields> 9550 <field> 9551 <name>EN</name> 9552 <description>Real Time Clock Enable. This bit enables the Real Time Clock. This bit can only be written when WE=1 and BUSY =0. Change to this bit is effective only after BUSY is cleared from 1 to 0.</description> 9553 <bitOffset>0</bitOffset> 9554 <bitWidth>1</bitWidth> 9555 <enumeratedValues> 9556 <enumeratedValue> 9557 <name>dis</name> 9558 <description>Disable.</description> 9559 <value>0</value> 9560 </enumeratedValue> 9561 <enumeratedValue> 9562 <name>en</name> 9563 <description>Enable.</description> 9564 <value>1</value> 9565 </enumeratedValue> 9566 </enumeratedValues> 9567 </field> 9568 <field> 9569 <name>TOD_ALARM_IE</name> 9570 <description>Alarm Time-of-Day Interrupt Enable. Change to this bit is effective only after BUSY is cleared from 1 to 0.</description> 9571 <bitOffset>1</bitOffset> 9572 <bitWidth>1</bitWidth> 9573 <enumeratedValues> 9574 <enumeratedValue> 9575 <name>dis</name> 9576 <description>Disable.</description> 9577 <value>0</value> 9578 </enumeratedValue> 9579 <enumeratedValue> 9580 <name>en</name> 9581 <description>Enable.</description> 9582 <value>1</value> 9583 </enumeratedValue> 9584 </enumeratedValues> 9585 </field> 9586 <field> 9587 <name>SSEC_ALARM_IE</name> 9588 <description>Alarm Sub-second Interrupt Enable. Change to this bit is effective only after BUSY is cleared from 1 to 0.</description> 9589 <bitOffset>2</bitOffset> 9590 <bitWidth>1</bitWidth> 9591 <enumeratedValues> 9592 <enumeratedValue> 9593 <name>dis</name> 9594 <description>Disable.</description> 9595 <value>0</value> 9596 </enumeratedValue> 9597 <enumeratedValue> 9598 <name>en</name> 9599 <description>Enable.</description> 9600 <value>1</value> 9601 </enumeratedValue> 9602 </enumeratedValues> 9603 </field> 9604 <field> 9605 <name>BUSY</name> 9606 <description>RTC Busy. This bit is set to 1 by hardware when changes to RTC registers required a synchronized version of the register to be in place. This bit is automatically cleared by hardware.</description> 9607 <bitOffset>3</bitOffset> 9608 <bitWidth>1</bitWidth> 9609 <access>read-only</access> 9610 <enumeratedValues> 9611 <enumeratedValue> 9612 <name>idle</name> 9613 <description>Idle.</description> 9614 <value>0</value> 9615 </enumeratedValue> 9616 <enumeratedValue> 9617 <name>busy</name> 9618 <description>Busy.</description> 9619 <value>1</value> 9620 </enumeratedValue> 9621 </enumeratedValues> 9622 </field> 9623 <field> 9624 <name>RDY</name> 9625 <description>RTC Ready. This bit is set to 1 by hardware when the RTC count registers update. It can be cleared to 0 by software at any time. It will also be cleared to 0 by hardware just prior to an update of the RTC count register.</description> 9626 <bitOffset>4</bitOffset> 9627 <bitWidth>1</bitWidth> 9628 <enumeratedValues> 9629 <enumeratedValue> 9630 <name>busy</name> 9631 <description>Register has not updated.</description> 9632 <value>0</value> 9633 </enumeratedValue> 9634 <enumeratedValue> 9635 <name>ready</name> 9636 <description>Ready.</description> 9637 <value>1</value> 9638 </enumeratedValue> 9639 </enumeratedValues> 9640 </field> 9641 <field> 9642 <name>RDY_IE</name> 9643 <description>RTC Ready Interrupt Enable.</description> 9644 <bitOffset>5</bitOffset> 9645 <bitWidth>1</bitWidth> 9646 <enumeratedValues> 9647 <enumeratedValue> 9648 <name>dis</name> 9649 <description>Disable.</description> 9650 <value>0</value> 9651 </enumeratedValue> 9652 <enumeratedValue> 9653 <name>en</name> 9654 <description>Enable.</description> 9655 <value>1</value> 9656 </enumeratedValue> 9657 </enumeratedValues> 9658 </field> 9659 <field> 9660 <name>TOD_ALARM</name> 9661 <description>Time-of-Day Alarm Interrupt Flag. This alarm is qualified as wake-up source to the processor.</description> 9662 <bitOffset>6</bitOffset> 9663 <bitWidth>1</bitWidth> 9664 <access>read-only</access> 9665 <enumeratedValues> 9666 <enumeratedValue> 9667 <name>inactive</name> 9668 <description>Not active</description> 9669 <value>0</value> 9670 </enumeratedValue> 9671 <enumeratedValue> 9672 <name>Pending</name> 9673 <description>Active</description> 9674 <value>1</value> 9675 </enumeratedValue> 9676 </enumeratedValues> 9677 </field> 9678 <field> 9679 <name>SSEC_ALARM</name> 9680 <description>Sub-second Alarm Interrupt Flag. This alarm is qualified as wake-up source to the processor.</description> 9681 <bitOffset>7</bitOffset> 9682 <bitWidth>1</bitWidth> 9683 <access>read-only</access> 9684 <enumeratedValues> 9685 <enumeratedValue> 9686 <name>inactive</name> 9687 <description>Not active</description> 9688 <value>0</value> 9689 </enumeratedValue> 9690 <enumeratedValue> 9691 <name>Pending</name> 9692 <description>Active</description> 9693 <value>1</value> 9694 </enumeratedValue> 9695 </enumeratedValues> 9696 </field> 9697 <field> 9698 <name>SQW_EN</name> 9699 <description>Square Wave Output Enable.</description> 9700 <bitOffset>8</bitOffset> 9701 <bitWidth>1</bitWidth> 9702 <enumeratedValues> 9703 <enumeratedValue> 9704 <name>inactive</name> 9705 <description>Not active</description> 9706 <value>0</value> 9707 </enumeratedValue> 9708 <enumeratedValue> 9709 <name>Pending</name> 9710 <description>Active</description> 9711 <value>1</value> 9712 </enumeratedValue> 9713 </enumeratedValues> 9714 </field> 9715 <field> 9716 <name>SQW_SEL</name> 9717 <description>Frequency Output Selection. When SQE=1, these bits specify the output frequency on the SQW pin.</description> 9718 <bitOffset>9</bitOffset> 9719 <bitWidth>2</bitWidth> 9720 <enumeratedValues> 9721 <enumeratedValue> 9722 <name>freq1Hz</name> 9723 <description>1 Hz (Compensated).</description> 9724 <value>0</value> 9725 </enumeratedValue> 9726 <enumeratedValue> 9727 <name>freq512Hz</name> 9728 <description>512 Hz (Compensated).</description> 9729 <value>1</value> 9730 </enumeratedValue> 9731 <enumeratedValue> 9732 <name>freq4KHz</name> 9733 <description>4 KHz.</description> 9734 <value>2</value> 9735 </enumeratedValue> 9736 <enumeratedValue> 9737 <name>clkDiv8</name> 9738 <description>RTC Input Clock / 8.</description> 9739 <value>3</value> 9740 </enumeratedValue> 9741 </enumeratedValues> 9742 </field> 9743 <field> 9744 <name>RD_EN</name> 9745 <description>Asynchronous Counter Read Enable.</description> 9746 <bitOffset>14</bitOffset> 9747 <bitWidth>1</bitWidth> 9748 </field> 9749 <field> 9750 <name>WR_EN</name> 9751 <description>Write Enable. This register bit serves as a protection mechanism against unintentional writes to critical RTC bits.</description> 9752 <bitOffset>15</bitOffset> 9753 <bitWidth>1</bitWidth> 9754 <enumeratedValues> 9755 <enumeratedValue> 9756 <name>inactive</name> 9757 <description>Not active</description> 9758 <value>0</value> 9759 </enumeratedValue> 9760 <enumeratedValue> 9761 <name>Pending</name> 9762 <description>Active</description> 9763 <value>1</value> 9764 </enumeratedValue> 9765 </enumeratedValues> 9766 </field> 9767 </fields> 9768 </register> 9769 <register> 9770 <name>TRIM</name> 9771 <description>RTC Trim Register.</description> 9772 <addressOffset>0x14</addressOffset> 9773 <resetMask>0x00000000</resetMask> 9774 <fields> 9775 <field> 9776 <name>TRIM</name> 9777 <description>RTC Trim. This register contains the 2's complement value that specifies the trim resolution. Each increment or decrement of the bit adds or subtracts 1ppm at each 4KHz clock value, with a maximum correction of +/- 127ppm.</description> 9778 <bitOffset>0</bitOffset> 9779 <bitWidth>8</bitWidth> 9780 </field> 9781 <field> 9782 <name>VRTC_TMR</name> 9783 <description>VBAT Timer Value. When RTC is running off of VBAT, this field is incremented every 32 seconds.</description> 9784 <bitOffset>8</bitOffset> 9785 <bitWidth>24</bitWidth> 9786 </field> 9787 </fields> 9788 </register> 9789 <register> 9790 <name>OSCCTRL</name> 9791 <description>RTC Oscillator Control Register.</description> 9792 <addressOffset>0x18</addressOffset> 9793 <resetMask>0x00000000</resetMask> 9794 <fields> 9795 <field> 9796 <name>FILTER_EN</name> 9797 <description>Enables analog deglitch filter.</description> 9798 <bitOffset>0</bitOffset> 9799 <bitWidth>1</bitWidth> 9800 </field> 9801 <field> 9802 <name>IBIAS_SEL</name> 9803 <description>If IBIAS_EN is 1, selects 4x,2x mode.</description> 9804 <bitOffset>1</bitOffset> 9805 <bitWidth>1</bitWidth> 9806 </field> 9807 <field> 9808 <name>HYST_EN</name> 9809 <description>Enables high current hysteresis buffer.</description> 9810 <bitOffset>2</bitOffset> 9811 <bitWidth>1</bitWidth> 9812 </field> 9813 <field> 9814 <name>IBIAS_EN</name> 9815 <description>Enables higher 4x,2x current modes.</description> 9816 <bitOffset>3</bitOffset> 9817 <bitWidth>1</bitWidth> 9818 </field> 9819 <field> 9820 <name>BYPASS</name> 9821 <description>RTC Crystal Bypass</description> 9822 <bitOffset>4</bitOffset> 9823 <bitWidth>1</bitWidth> 9824 </field> 9825 <field> 9826 <name>SQW_32K</name> 9827 <description>RTC 32kHz Square Wave Output</description> 9828 <bitOffset>5</bitOffset> 9829 <bitWidth>1</bitWidth> 9830 </field> 9831 </fields> 9832 </register> 9833 </registers> 9834 </peripheral> 9835<!--RTC Real Time Clock and Alarm.--> 9836 <peripheral> 9837 <name>SIR</name> 9838 <description>System Initialization Registers.</description> 9839 <baseAddress>0x40000400</baseAddress> 9840 <access>read-only</access> 9841 <addressBlock> 9842 <offset>0x00</offset> 9843 <size>0x400</size> 9844 <usage>registers</usage> 9845 </addressBlock> 9846 <registers> 9847 <register> 9848 <name>STATUS</name> 9849 <description>System Initialization Status Register.</description> 9850 <addressOffset>0x00</addressOffset> 9851 <access>read-only</access> 9852 <fields> 9853 <field> 9854 <name>CFG_VALID</name> 9855 <description>Configuration Valid Flag.</description> 9856 <bitOffset>0</bitOffset> 9857 <bitWidth>1</bitWidth> 9858 <access>read-only</access> 9859 </field> 9860 <field> 9861 <name>CFG_ERR</name> 9862 <description>Configuration Error Flag.</description> 9863 <bitOffset>1</bitOffset> 9864 <bitWidth>1</bitWidth> 9865 <access>read-only</access> 9866 </field> 9867 <field> 9868 <name>USER_CFG_ERR</name> 9869 <description>User Configuration Error Flag.</description> 9870 <bitOffset>2</bitOffset> 9871 <bitWidth>1</bitWidth> 9872 <access>read-only</access> 9873 </field> 9874 </fields> 9875 </register> 9876 <register> 9877 <name>ADDR</name> 9878 <description>Read-only field set by the SIB block if a CRC error occurs during the read of the OTP memory. Contains the failing address in OTP memory (when CRCERR equals 1).</description> 9879 <addressOffset>0x04</addressOffset> 9880 <access>read-only</access> 9881 <fields> 9882 <field> 9883 <name>ADDR</name> 9884 <bitOffset>0</bitOffset> 9885 <bitWidth>32</bitWidth> 9886 </field> 9887 </fields> 9888 </register> 9889 <register> 9890 <name>FSTAT</name> 9891 <description>Function Status Register.</description> 9892 <addressOffset>0x100</addressOffset> 9893 <access>read-only</access> 9894 <fields> 9895 <field> 9896 <name>FPU</name> 9897 <description>FPU Function.</description> 9898 <bitOffset>0</bitOffset> 9899 <bitWidth>1</bitWidth> 9900 </field> 9901 <field> 9902 <name>TRNG</name> 9903 <description>TRNG Function.</description> 9904 <bitOffset>14</bitOffset> 9905 <bitWidth>1</bitWidth> 9906 </field> 9907 <field> 9908 <name>DS_ACK</name> 9909 <description>DeepSleep Acknowledge.</description> 9910 <bitOffset>15</bitOffset> 9911 <bitWidth>1</bitWidth> 9912 </field> 9913 </fields> 9914 </register> 9915 <register> 9916 <name>SFSTAT</name> 9917 <description>Security Function Status Register.</description> 9918 <addressOffset>0x104</addressOffset> 9919 <access>read-only</access> 9920 <fields> 9921 <field> 9922 <name>SECFUNC0</name> 9923 <description>Secure Function 0 Status.</description> 9924 <bitOffset>0</bitOffset> 9925 <bitWidth>1</bitWidth> 9926 </field> 9927 </fields> 9928 </register> 9929 </registers> 9930 </peripheral> 9931<!--SIR System Initialization Registers.--> 9932 <peripheral> 9933 <name>SPI0</name> 9934 <description>SPI peripheral.</description> 9935 <baseAddress>0x40046000</baseAddress> 9936 <addressBlock> 9937 <offset>0x00</offset> 9938 <size>0x1000</size> 9939 <usage>registers</usage> 9940 </addressBlock> 9941 <interrupt> 9942 <name>SPI0</name> 9943 <value>16</value> 9944 </interrupt> 9945 <registers> 9946 <register> 9947 <name>FIFO32</name> 9948 <description>Register for reading and writing the FIFO.</description> 9949 <addressOffset>0x00</addressOffset> 9950 <size>32</size> 9951 <access>read-write</access> 9952 <fields> 9953 <field> 9954 <name>DATA</name> 9955 <description>Read to pull from RX FIFO, write to put into TX FIFO.</description> 9956 <bitOffset>0</bitOffset> 9957 <bitWidth>32</bitWidth> 9958 </field> 9959 </fields> 9960 </register> 9961 <register> 9962 <dim>2</dim> 9963 <dimIncrement>2</dimIncrement> 9964 <name>FIFO16[%s]</name> 9965 <description>Register for reading and writing the FIFO.</description> 9966 <addressOffset>0x00</addressOffset> 9967 <size>16</size> 9968 <access>read-write</access> 9969 <fields> 9970 <field> 9971 <name>DATA</name> 9972 <description>Read to pull from RX FIFO, write to put into TX FIFO.</description> 9973 <bitOffset>0</bitOffset> 9974 <bitWidth>16</bitWidth> 9975 </field> 9976 </fields> 9977 </register> 9978 <register> 9979 <dim>4</dim> 9980 <dimIncrement>1</dimIncrement> 9981 <name>FIFO8[%s]</name> 9982 <description>Register for reading and writing the FIFO.</description> 9983 <addressOffset>0x00</addressOffset> 9984 <size>8</size> 9985 <access>read-write</access> 9986 <fields> 9987 <field> 9988 <name>DATA</name> 9989 <description>Read to pull from RX FIFO, write to put into TX FIFO.</description> 9990 <bitOffset>0</bitOffset> 9991 <bitWidth>8</bitWidth> 9992 </field> 9993 </fields> 9994 </register> 9995 <register> 9996 <name>CTRL0</name> 9997 <description>Register for controlling SPI peripheral.</description> 9998 <addressOffset>0x04</addressOffset> 9999 <access>read-write</access> 10000 <fields> 10001 <field> 10002 <name>EN</name> 10003 <description>SPI Enable.</description> 10004 <bitOffset>0</bitOffset> 10005 <bitWidth>1</bitWidth> 10006 <enumeratedValues> 10007 <enumeratedValue> 10008 <name>dis</name> 10009 <description>SPI is disabled.</description> 10010 <value>0</value> 10011 </enumeratedValue> 10012 <enumeratedValue> 10013 <name>en</name> 10014 <description>SPI is enabled.</description> 10015 <value>1</value> 10016 </enumeratedValue> 10017 </enumeratedValues> 10018 </field> 10019 <field> 10020 <name>MST_MODE</name> 10021 <description>Master Mode Enable.</description> 10022 <bitOffset>1</bitOffset> 10023 <bitWidth>1</bitWidth> 10024 <enumeratedValues> 10025 <enumeratedValue> 10026 <name>dis</name> 10027 <description>SPI is Slave mode.</description> 10028 <value>0</value> 10029 </enumeratedValue> 10030 <enumeratedValue> 10031 <name>en</name> 10032 <description>SPI is Master mode.</description> 10033 <value>1</value> 10034 </enumeratedValue> 10035 </enumeratedValues> 10036 </field> 10037 <field> 10038 <name>SS_IO</name> 10039 <description>Slave Select 0, IO direction, to support Multi-Master mode,Slave Select 0 can be input in Master mode. This bit has no effect in slave mode.</description> 10040 <bitOffset>4</bitOffset> 10041 <bitWidth>1</bitWidth> 10042 <enumeratedValues> 10043 <enumeratedValue> 10044 <name>output</name> 10045 <description>Slave select 0 is output.</description> 10046 <value>0</value> 10047 </enumeratedValue> 10048 <enumeratedValue> 10049 <name>input</name> 10050 <description>Slave Select 0 is input, only valid if MMEN=1.</description> 10051 <value>1</value> 10052 </enumeratedValue> 10053 </enumeratedValues> 10054 </field> 10055 <field> 10056 <name>START</name> 10057 <description>Start Transmit.</description> 10058 <bitOffset>5</bitOffset> 10059 <bitWidth>1</bitWidth> 10060 <enumeratedValues> 10061 <enumeratedValue> 10062 <name>start</name> 10063 <description>Master Initiates a transaction, this bit is self clearing when transactions are done. If a transaction cimpletes, and the TX FIFO is empty, the Master halts, if a transaction completes, and the TX FIFO is not empty, the Master initiates another transaction.</description> 10064 <value>1</value> 10065 </enumeratedValue> 10066 </enumeratedValues> 10067 </field> 10068 <field> 10069 <name>SS_CTRL</name> 10070 <description>Start Select Control. Used in Master mode to control the behavior of the Slave Select signal at the end of a transaction.</description> 10071 <bitOffset>8</bitOffset> 10072 <bitWidth>1</bitWidth> 10073 <enumeratedValues> 10074 <enumeratedValue> 10075 <name>DEASSERT</name> 10076 <description>SPI De-asserts Slave Select at the end of a transaction.</description> 10077 <value>0</value> 10078 </enumeratedValue> 10079 <enumeratedValue> 10080 <name>ASSERT</name> 10081 <description>SPI leaves Slave Select asserted at the end of a transaction.</description> 10082 <value>1</value> 10083 </enumeratedValue> 10084 </enumeratedValues> 10085 </field> 10086 <field> 10087 <name>SS_ACTIVE</name> 10088 <description>Slave Select, when in Master mode selects which Slave devices are selected. More than one Slave device can be selected.</description> 10089 <bitOffset>16</bitOffset> 10090 <bitWidth>4</bitWidth> 10091 <enumeratedValues> 10092 <enumeratedValue> 10093 <name>SS0</name> 10094 <description>SS0 is selected.</description> 10095 <value>0x1</value> 10096 </enumeratedValue> 10097 <enumeratedValue> 10098 <name>SS1</name> 10099 <description>SS1 is selected.</description> 10100 <value>0x2</value> 10101 </enumeratedValue> 10102 <enumeratedValue> 10103 <name>SS2</name> 10104 <description>SS2 is selected.</description> 10105 <value>0x4</value> 10106 </enumeratedValue> 10107 <enumeratedValue> 10108 <name>SS3</name> 10109 <description>SS3 is selected.</description> 10110 <value>0x8</value> 10111 </enumeratedValue> 10112 </enumeratedValues> 10113 </field> 10114 </fields> 10115 </register> 10116 <register> 10117 <name>CTRL1</name> 10118 <description>Register for controlling SPI peripheral.</description> 10119 <addressOffset>0x08</addressOffset> 10120 <access>read-write</access> 10121 <fields> 10122 <field> 10123 <name>TX_NUM_CHAR</name> 10124 <description>Nubmer of Characters to transmit.</description> 10125 <bitOffset>0</bitOffset> 10126 <bitWidth>16</bitWidth> 10127 </field> 10128 <field> 10129 <name>RX_NUM_CHAR</name> 10130 <description>Nubmer of Characters to receive.</description> 10131 <bitOffset>16</bitOffset> 10132 <bitWidth>16</bitWidth> 10133 </field> 10134 </fields> 10135 </register> 10136 <register> 10137 <name>CTRL2</name> 10138 <description>Register for controlling SPI peripheral.</description> 10139 <addressOffset>0x0C</addressOffset> 10140 <access>read-write</access> 10141 <fields> 10142 <field> 10143 <name>CLKPHA</name> 10144 <description>Clock Phase.</description> 10145 <bitOffset>0</bitOffset> 10146 <bitWidth>1</bitWidth> 10147 <enumeratedValues> 10148 <enumeratedValue> 10149 <name>Rising_Edge</name> 10150 <description>Data Sampled on clock rising edge. Use when in SPI Mode 0 and Mode 2 </description> 10151 <value>0</value> 10152 </enumeratedValue> 10153 <enumeratedValue> 10154 <name>Falling_Edge</name> 10155 <description>Data Sampled on clock falling edge. Use when in SPI Mode 1 and Mode 3</description> 10156 <value>1</value> 10157 </enumeratedValue> 10158 </enumeratedValues> 10159 </field> 10160 <field> 10161 <name>CLKPOL</name> 10162 <description>Clock Polarity.</description> 10163 <bitOffset>1</bitOffset> 10164 <bitWidth>1</bitWidth> 10165 <enumeratedValues> 10166 <enumeratedValue> 10167 <name>Normal</name> 10168 <description>Normal Clock. Use when in SPI Mode 0 and Mode 1</description> 10169 <value>0</value> 10170 </enumeratedValue> 10171 <enumeratedValue> 10172 <name>Inverted</name> 10173 <description>Inverted Clock. Use when in SPI Mode 2 and Mode 3</description> 10174 <value>1</value> 10175 </enumeratedValue> 10176 </enumeratedValues> 10177 </field> 10178 <field> 10179 <name>SCLK_FB_INV</name> 10180 <description>SCLK_FB_INV.</description> 10181 <bitOffset>4</bitOffset> 10182 <bitWidth>1</bitWidth> 10183 </field> 10184 <field> 10185 <name>NUMBITS</name> 10186 <description>Number of Bits per character.</description> 10187 <bitOffset>8</bitOffset> 10188 <bitWidth>4</bitWidth> 10189 <enumeratedValues> 10190 <enumeratedValue> 10191 <name>0</name> 10192 <description>16 bits per character.</description> 10193 <value>0</value> 10194 </enumeratedValue> 10195 </enumeratedValues> 10196 </field> 10197 <field> 10198 <name>DATA_WIDTH</name> 10199 <description>SPI Data width.</description> 10200 <bitOffset>12</bitOffset> 10201 <bitWidth>2</bitWidth> 10202 <enumeratedValues> 10203 <enumeratedValue> 10204 <name>Mono</name> 10205 <description>1 data pin.</description> 10206 <value>0</value> 10207 </enumeratedValue> 10208 <enumeratedValue> 10209 <name>Dual</name> 10210 <description>2 data pins.</description> 10211 <value>1</value> 10212 </enumeratedValue> 10213 <enumeratedValue> 10214 <name>Quad</name> 10215 <description>4 data pins.</description> 10216 <value>2</value> 10217 </enumeratedValue> 10218 </enumeratedValues> 10219 </field> 10220 <field> 10221 <name>THREE_WIRE</name> 10222 <description>Three Wire mode. MOSI/MISO pin (s) shared. Only Mono mode suports Four-Wire.</description> 10223 <bitOffset>15</bitOffset> 10224 <bitWidth>1</bitWidth> 10225 <enumeratedValues> 10226 <enumeratedValue> 10227 <name>dis</name> 10228 <description>Use four wire mode (Mono only).</description> 10229 <value>0</value> 10230 </enumeratedValue> 10231 <enumeratedValue> 10232 <name>en</name> 10233 <description>Use three wire mode.</description> 10234 <value>1</value> 10235 </enumeratedValue> 10236 </enumeratedValues> 10237 </field> 10238 <field> 10239 <name>SS_POL</name> 10240 <description>Slave Select Polarity, each Slave Select can have unique polarity.</description> 10241 <bitOffset>16</bitOffset> 10242 <bitWidth>8</bitWidth> 10243 <enumeratedValues> 10244 <enumeratedValue> 10245 <name>SS0_high</name> 10246 <description>SS0 active high.</description> 10247 <value>0x1</value> 10248 </enumeratedValue> 10249 <enumeratedValue> 10250 <name>SS1_high</name> 10251 <description>SS1 active high.</description> 10252 <value>0x2</value> 10253 </enumeratedValue> 10254 <enumeratedValue> 10255 <name>SS2_high</name> 10256 <description>SS2 active high.</description> 10257 <value>0x4</value> 10258 </enumeratedValue> 10259 <enumeratedValue> 10260 <name>SS3_high</name> 10261 <description>SS3 active high.</description> 10262 <value>0x8</value> 10263 </enumeratedValue> 10264 </enumeratedValues> 10265 </field> 10266 </fields> 10267 </register> 10268 <register> 10269 <name>SSTIME</name> 10270 <description>Register for controlling SPI peripheral/Slave Select Timing.</description> 10271 <addressOffset>0x10</addressOffset> 10272 <access>read-write</access> 10273 <fields> 10274 <field> 10275 <name>PRE</name> 10276 <description>Slave Select Pre delay 1.</description> 10277 <bitOffset>0</bitOffset> 10278 <bitWidth>8</bitWidth> 10279 <enumeratedValues> 10280 <enumeratedValue> 10281 <name>256</name> 10282 <description>256 system clocks between SS active and first serial clock edge.</description> 10283 <value>0</value> 10284 </enumeratedValue> 10285 </enumeratedValues> 10286 </field> 10287 <field> 10288 <name>POST</name> 10289 <description>Slave Select Post delay 2.</description> 10290 <bitOffset>8</bitOffset> 10291 <bitWidth>8</bitWidth> 10292 <enumeratedValues> 10293 <enumeratedValue> 10294 <name>256</name> 10295 <description>256 system clocks between last serial clock edge and SS inactive.</description> 10296 <value>0</value> 10297 </enumeratedValue> 10298 </enumeratedValues> 10299 </field> 10300 <field> 10301 <name>INACT</name> 10302 <description>Slave Select Inactive delay.</description> 10303 <bitOffset>16</bitOffset> 10304 <bitWidth>8</bitWidth> 10305 <enumeratedValues> 10306 <enumeratedValue> 10307 <name>256</name> 10308 <description>256 system clocks between transactions.</description> 10309 <value>0</value> 10310 </enumeratedValue> 10311 </enumeratedValues> 10312 </field> 10313 </fields> 10314 </register> 10315 <register> 10316 <name>CLKCTRL</name> 10317 <description>Register for controlling SPI clock rate.</description> 10318 <addressOffset>0x14</addressOffset> 10319 <access>read-write</access> 10320 <fields> 10321 <field> 10322 <name>LO</name> 10323 <description>Low duty cycle control. In timer mode, reload[7:0].</description> 10324 <bitOffset>0</bitOffset> 10325 <bitWidth>8</bitWidth> 10326 <enumeratedValues> 10327 <enumeratedValue> 10328 <name>Dis</name> 10329 <description>Duty cycle control of serial clock generation is disabled.</description> 10330 <value>0</value> 10331 </enumeratedValue> 10332 </enumeratedValues> 10333 </field> 10334 <field> 10335 <name>HI</name> 10336 <description>High duty cycle control. In timer mode, reload[15:8].</description> 10337 <bitOffset>8</bitOffset> 10338 <bitWidth>8</bitWidth> 10339 <enumeratedValues> 10340 <enumeratedValue> 10341 <name>Dis</name> 10342 <description>Duty cycle control of serial clock generation is disabled.</description> 10343 <value>0</value> 10344 </enumeratedValue> 10345 </enumeratedValues> 10346 </field> 10347 <field> 10348 <name>CLKDIV</name> 10349 <description>System Clock scale factor. Scales the AMBA clock by 2^SCALE before generating serial clock.</description> 10350 <bitOffset>16</bitOffset> 10351 <bitWidth>4</bitWidth> 10352 </field> 10353 </fields> 10354 </register> 10355 <register> 10356 <name>DMA</name> 10357 <description>Register for controlling DMA.</description> 10358 <addressOffset>0x1C</addressOffset> 10359 <access>read-write</access> 10360 <fields> 10361 <field> 10362 <name>TX_THD_VAL</name> 10363 <description>Transmit FIFO level that will trigger a DMA request, also level for threshold status. When TX FIFO has fewer than this many bytes, the associated events and conditions are triggered.</description> 10364 <bitOffset>0</bitOffset> 10365 <bitWidth>5</bitWidth> 10366 </field> 10367 <field> 10368 <name>TX_FIFO_EN</name> 10369 <description>Transmit FIFO enabled for SPI transactions.</description> 10370 <bitOffset>6</bitOffset> 10371 <bitWidth>1</bitWidth> 10372 <enumeratedValues> 10373 <enumeratedValue> 10374 <name>dis</name> 10375 <description>Transmit FIFO is not enabled.</description> 10376 <value>0</value> 10377 </enumeratedValue> 10378 <enumeratedValue> 10379 <name>en</name> 10380 <description>Transmit FIFO is enabled.</description> 10381 <value>1</value> 10382 </enumeratedValue> 10383 </enumeratedValues> 10384 </field> 10385 <field> 10386 <name>TX_FLUSH</name> 10387 <description>Clear TX FIFO, clear is accomplished by resetting the read and write pointers. This should be done when FIFO is not being accessed on the SPI side.</description> 10388 <bitOffset>7</bitOffset> 10389 <bitWidth>1</bitWidth> 10390 <enumeratedValues> 10391 <enumeratedValue> 10392 <name>CLEAR</name> 10393 <description>Clear the Transmit FIFO, clears any pending TX FIFO status.</description> 10394 <value>1</value> 10395 </enumeratedValue> 10396 </enumeratedValues> 10397 </field> 10398 <field> 10399 <name>TX_LVL</name> 10400 <description>Count of entries in TX FIFO.</description> 10401 <bitOffset>8</bitOffset> 10402 <bitWidth>6</bitWidth> 10403 <access>read-only</access> 10404 </field> 10405 <field> 10406 <name>DMA_TX_EN</name> 10407 <description>TX DMA Enable.</description> 10408 <bitOffset>15</bitOffset> 10409 <bitWidth>1</bitWidth> 10410 <enumeratedValues> 10411 <enumeratedValue> 10412 <name>DIS</name> 10413 <description>TX DMA requests are disabled, andy pending DMA requests are cleared.</description> 10414 <value>0</value> 10415 </enumeratedValue> 10416 <enumeratedValue> 10417 <name>en</name> 10418 <description>TX DMA requests are enabled.</description> 10419 <value>1</value> 10420 </enumeratedValue> 10421 </enumeratedValues> 10422 </field> 10423 <field> 10424 <name>RX_THD_VAL</name> 10425 <description>Receive FIFO level that will trigger a DMA request, also level for threshold status. When RX FIFO has more than this many bytes, the associated events and conditions are triggered.</description> 10426 <bitOffset>16</bitOffset> 10427 <bitWidth>5</bitWidth> 10428 </field> 10429 <field> 10430 <name>RX_FIFO_EN</name> 10431 <description>Receive FIFO enabled for SPI transactions.</description> 10432 <bitOffset>22</bitOffset> 10433 <bitWidth>1</bitWidth> 10434 <enumeratedValues> 10435 <enumeratedValue> 10436 <name>DIS</name> 10437 <description>Receive FIFO is not enabled.</description> 10438 <value>0</value> 10439 </enumeratedValue> 10440 <enumeratedValue> 10441 <name>en</name> 10442 <description>Receive FIFO is enabled.</description> 10443 <value>1</value> 10444 </enumeratedValue> 10445 </enumeratedValues> 10446 </field> 10447 <field> 10448 <name>RX_FLUSH</name> 10449 <description>Clear RX FIFO, clear is accomplished by resetting the read and write pointers. This should be done when FIFO is not being accessed on the SPI side.</description> 10450 <bitOffset>23</bitOffset> 10451 <bitWidth>1</bitWidth> 10452 <enumeratedValues> 10453 <enumeratedValue> 10454 <name>CLEAR</name> 10455 <description>Clear the Receive FIFO, clears any pending RX FIFO status.</description> 10456 <value>1</value> 10457 </enumeratedValue> 10458 </enumeratedValues> 10459 </field> 10460 <field> 10461 <name>RX_LVL</name> 10462 <description>Count of entries in RX FIFO.</description> 10463 <bitOffset>24</bitOffset> 10464 <bitWidth>6</bitWidth> 10465 <access>read-only</access> 10466 </field> 10467 <field> 10468 <name>DMA_RX_EN</name> 10469 <description>RX DMA Enable.</description> 10470 <bitOffset>31</bitOffset> 10471 <bitWidth>1</bitWidth> 10472 <enumeratedValues> 10473 <enumeratedValue> 10474 <name>dis</name> 10475 <description>RX DMA requests are disabled, any pending DMA requests are cleared.</description> 10476 <value>0</value> 10477 </enumeratedValue> 10478 <enumeratedValue> 10479 <name>en</name> 10480 <description>RX DMA requests are enabled.</description> 10481 <value>1</value> 10482 </enumeratedValue> 10483 </enumeratedValues> 10484 </field> 10485 </fields> 10486 </register> 10487 <register> 10488 <name>INTFL</name> 10489 <description>Register for reading and clearing interrupt flags. All bits are write 1 to clear.</description> 10490 <addressOffset>0x20</addressOffset> 10491 <access>read-write</access> 10492 <fields> 10493 <field> 10494 <name>TX_THD</name> 10495 <description>TX FIFO Threshold Crossed.</description> 10496 <bitOffset>0</bitOffset> 10497 <bitWidth>1</bitWidth> 10498 <enumeratedValues> 10499 <enumeratedValue> 10500 <name>clear</name> 10501 <description>Flag is set when value read is 1. Write 1 to clear this flag.</description> 10502 <value>1</value> 10503 </enumeratedValue> 10504 </enumeratedValues> 10505 </field> 10506 <field> 10507 <name>TX_EM</name> 10508 <description>TX FIFO Empty.</description> 10509 <bitOffset>1</bitOffset> 10510 <bitWidth>1</bitWidth> 10511 <enumeratedValues> 10512 <enumeratedValue> 10513 <name>clear</name> 10514 <description>Flag is set when value read is 1. Write 1 to clear this flag.</description> 10515 <value>1</value> 10516 </enumeratedValue> 10517 </enumeratedValues> 10518 </field> 10519 <field> 10520 <name>RX_THD</name> 10521 <description>RX FIFO Threshold Crossed.</description> 10522 <bitOffset>2</bitOffset> 10523 <bitWidth>1</bitWidth> 10524 <enumeratedValues> 10525 <enumeratedValue> 10526 <name>clear</name> 10527 <description>Flag is set when value read is 1. Write 1 to clear this flag.</description> 10528 <value>1</value> 10529 </enumeratedValue> 10530 </enumeratedValues> 10531 </field> 10532 <field> 10533 <name>RX_FULL</name> 10534 <description>RX FIFO FULL.</description> 10535 <bitOffset>3</bitOffset> 10536 <bitWidth>1</bitWidth> 10537 <enumeratedValues> 10538 <enumeratedValue> 10539 <name>clear</name> 10540 <description>Flag is set when value read is 1. Write 1 to clear this flag.</description> 10541 <value>1</value> 10542 </enumeratedValue> 10543 </enumeratedValues> 10544 </field> 10545 <field> 10546 <name>SSA</name> 10547 <description>Slave Select Asserted.</description> 10548 <bitOffset>4</bitOffset> 10549 <bitWidth>1</bitWidth> 10550 <enumeratedValues> 10551 <enumeratedValue> 10552 <name>clear</name> 10553 <description>Flag is set when value read is 1. Write 1 to clear this flag.</description> 10554 <value>1</value> 10555 </enumeratedValue> 10556 </enumeratedValues> 10557 </field> 10558 <field> 10559 <name>SSD</name> 10560 <description>Slave Select Deasserted.</description> 10561 <bitOffset>5</bitOffset> 10562 <bitWidth>1</bitWidth> 10563 <enumeratedValues> 10564 <enumeratedValue> 10565 <name>clear</name> 10566 <description>Flag is set when value read is 1. Write 1 to clear this flag.</description> 10567 <value>1</value> 10568 </enumeratedValue> 10569 </enumeratedValues> 10570 </field> 10571 <field> 10572 <name>FAULT</name> 10573 <description>Multi-Master Mode Fault.</description> 10574 <bitOffset>8</bitOffset> 10575 <bitWidth>1</bitWidth> 10576 <enumeratedValues> 10577 <enumeratedValue> 10578 <name>clear</name> 10579 <description>Flag is set when value read is 1. Write 1 to clear this flag.</description> 10580 <value>1</value> 10581 </enumeratedValue> 10582 </enumeratedValues> 10583 </field> 10584 <field> 10585 <name>ABORT</name> 10586 <description>Slave Abort Detected.</description> 10587 <bitOffset>9</bitOffset> 10588 <bitWidth>1</bitWidth> 10589 <enumeratedValues> 10590 <enumeratedValue> 10591 <name>clear</name> 10592 <description>Flag is set when value read is 1. Write 1 to clear this flag.</description> 10593 <value>1</value> 10594 </enumeratedValue> 10595 </enumeratedValues> 10596 </field> 10597 <field> 10598 <name>MST_DONE</name> 10599 <description>Master Done, set when SPI Master has completed any transactions.</description> 10600 <bitOffset>11</bitOffset> 10601 <bitWidth>1</bitWidth> 10602 <enumeratedValues> 10603 <enumeratedValue> 10604 <name>clear</name> 10605 <description>Flag is set when value read is 1. Write 1 to clear this flag.</description> 10606 <value>1</value> 10607 </enumeratedValue> 10608 </enumeratedValues> 10609 </field> 10610 <field> 10611 <name>TX_OV</name> 10612 <description>Transmit FIFO Overrun, set when the AMBA side attempts to write data to a full transmit FIFO.</description> 10613 <bitOffset>12</bitOffset> 10614 <bitWidth>1</bitWidth> 10615 <enumeratedValues> 10616 <enumeratedValue> 10617 <name>clear</name> 10618 <description>Flag is set when value read is 1. Write 1 to clear this flag.</description> 10619 <value>1</value> 10620 </enumeratedValue> 10621 </enumeratedValues> 10622 </field> 10623 <field> 10624 <name>TX_UN</name> 10625 <description>Transmit FIFO Underrun, set when the SPI side attempts to read data from an empty transmit FIFO.</description> 10626 <bitOffset>13</bitOffset> 10627 <bitWidth>1</bitWidth> 10628 <enumeratedValues> 10629 <enumeratedValue> 10630 <name>clear</name> 10631 <description>Flag is set when value read is 1. Write 1 to clear this flag.</description> 10632 <value>1</value> 10633 </enumeratedValue> 10634 </enumeratedValues> 10635 </field> 10636 <field> 10637 <name>RX_OV</name> 10638 <description>Receive FIFO Overrun, set when the SPI side attempts to write to a full receive FIFO.</description> 10639 <bitOffset>14</bitOffset> 10640 <bitWidth>1</bitWidth> 10641 <enumeratedValues> 10642 <enumeratedValue> 10643 <name>clear</name> 10644 <description>Flag is set when value read is 1. Write 1 to clear this flag.</description> 10645 <value>1</value> 10646 </enumeratedValue> 10647 </enumeratedValues> 10648 </field> 10649 <field> 10650 <name>RX_UN</name> 10651 <description>Receive FIFO Underrun, set when the AMBA side attempts to read data from an empty receive FIFO.</description> 10652 <bitOffset>15</bitOffset> 10653 <bitWidth>1</bitWidth> 10654 <enumeratedValues> 10655 <enumeratedValue> 10656 <name>clear</name> 10657 <description>Flag is set when value read is 1. Write 1 to clear this flag.</description> 10658 <value>1</value> 10659 </enumeratedValue> 10660 </enumeratedValues> 10661 </field> 10662 </fields> 10663 </register> 10664 <register> 10665 <name>INTEN</name> 10666 <description>Register for enabling interrupts.</description> 10667 <addressOffset>0x24</addressOffset> 10668 <access>read-write</access> 10669 <fields> 10670 <field> 10671 <name>TX_THD</name> 10672 <description>TX FIFO Threshold interrupt enable.</description> 10673 <bitOffset>0</bitOffset> 10674 <bitWidth>1</bitWidth> 10675 <enumeratedValues> 10676 <enumeratedValue> 10677 <name>dis</name> 10678 <description>Interrupt is disabled.</description> 10679 <value>0</value> 10680 </enumeratedValue> 10681 <enumeratedValue> 10682 <name>en</name> 10683 <description>Interrupt is enabled.</description> 10684 <value>1</value> 10685 </enumeratedValue> 10686 </enumeratedValues> 10687 </field> 10688 <field> 10689 <name>TX_EM</name> 10690 <description>TX FIFO Empty interrupt enable.</description> 10691 <bitOffset>1</bitOffset> 10692 <bitWidth>1</bitWidth> 10693 <enumeratedValues> 10694 <enumeratedValue> 10695 <name>dis</name> 10696 <description>Interrupt is disabled.</description> 10697 <value>0</value> 10698 </enumeratedValue> 10699 <enumeratedValue> 10700 <name>en</name> 10701 <description>Interrupt is enabled.</description> 10702 <value>1</value> 10703 </enumeratedValue> 10704 </enumeratedValues> 10705 </field> 10706 <field> 10707 <name>RX_THD</name> 10708 <description>RX FIFO Threshold Crossed interrupt enable.</description> 10709 <bitOffset>2</bitOffset> 10710 <bitWidth>1</bitWidth> 10711 <enumeratedValues> 10712 <enumeratedValue> 10713 <name>dis</name> 10714 <description>Interrupt is disabled.</description> 10715 <value>0</value> 10716 </enumeratedValue> 10717 <enumeratedValue> 10718 <name>en</name> 10719 <description>Interrupt is enabled.</description> 10720 <value>1</value> 10721 </enumeratedValue> 10722 </enumeratedValues> 10723 </field> 10724 <field> 10725 <name>RX_FULL</name> 10726 <description>RX FIFO FULL interrupt enable.</description> 10727 <bitOffset>3</bitOffset> 10728 <bitWidth>1</bitWidth> 10729 <enumeratedValues> 10730 <enumeratedValue> 10731 <name>dis</name> 10732 <description>Interrupt is disabled.</description> 10733 <value>0</value> 10734 </enumeratedValue> 10735 <enumeratedValue> 10736 <name>en</name> 10737 <description>Interrupt is enabled.</description> 10738 <value>1</value> 10739 </enumeratedValue> 10740 </enumeratedValues> 10741 </field> 10742 <field> 10743 <name>SSA</name> 10744 <description>Slave Select Asserted interrupt enable.</description> 10745 <bitOffset>4</bitOffset> 10746 <bitWidth>1</bitWidth> 10747 <enumeratedValues> 10748 <enumeratedValue> 10749 <name>dis</name> 10750 <description>Interrupt is disabled.</description> 10751 <value>0</value> 10752 </enumeratedValue> 10753 <enumeratedValue> 10754 <name>en</name> 10755 <description>Interrupt is enabled.</description> 10756 <value>1</value> 10757 </enumeratedValue> 10758 </enumeratedValues> 10759 </field> 10760 <field> 10761 <name>SSD</name> 10762 <description>Slave Select Deasserted interrupt enable.</description> 10763 <bitOffset>5</bitOffset> 10764 <bitWidth>1</bitWidth> 10765 <enumeratedValues> 10766 <enumeratedValue> 10767 <name>dis</name> 10768 <description>Interrupt is disabled.</description> 10769 <value>0</value> 10770 </enumeratedValue> 10771 <enumeratedValue> 10772 <name>en</name> 10773 <description>Interrupt is enabled.</description> 10774 <value>1</value> 10775 </enumeratedValue> 10776 </enumeratedValues> 10777 </field> 10778 <field> 10779 <name>FAULT</name> 10780 <description>Multi-Master Mode Fault interrupt enable.</description> 10781 <bitOffset>8</bitOffset> 10782 <bitWidth>1</bitWidth> 10783 <enumeratedValues> 10784 <enumeratedValue> 10785 <name>dis</name> 10786 <description>Interrupt is disabled.</description> 10787 <value>0</value> 10788 </enumeratedValue> 10789 <enumeratedValue> 10790 <name>en</name> 10791 <description>Interrupt is enabled.</description> 10792 <value>1</value> 10793 </enumeratedValue> 10794 </enumeratedValues> 10795 </field> 10796 <field> 10797 <name>ABORT</name> 10798 <description>Slave Abort Detected interrupt enable.</description> 10799 <bitOffset>9</bitOffset> 10800 <bitWidth>1</bitWidth> 10801 <enumeratedValues> 10802 <enumeratedValue> 10803 <name>dis</name> 10804 <description>Interrupt is disabled.</description> 10805 <value>0</value> 10806 </enumeratedValue> 10807 <enumeratedValue> 10808 <name>en</name> 10809 <description>Interrupt is enabled.</description> 10810 <value>1</value> 10811 </enumeratedValue> 10812 </enumeratedValues> 10813 </field> 10814 <field> 10815 <name>MST_DONE</name> 10816 <description>Master Done interrupt enable.</description> 10817 <bitOffset>11</bitOffset> 10818 <bitWidth>1</bitWidth> 10819 <enumeratedValues> 10820 <enumeratedValue> 10821 <name>dis</name> 10822 <description>Interrupt is disabled.</description> 10823 <value>0</value> 10824 </enumeratedValue> 10825 <enumeratedValue> 10826 <name>en</name> 10827 <description>Interrupt is enabled.</description> 10828 <value>1</value> 10829 </enumeratedValue> 10830 </enumeratedValues> 10831 </field> 10832 <field> 10833 <name>TX_OV</name> 10834 <description>Transmit FIFO Overrun interrupt enable.</description> 10835 <bitOffset>12</bitOffset> 10836 <bitWidth>1</bitWidth> 10837 <enumeratedValues> 10838 <enumeratedValue> 10839 <name>dis</name> 10840 <description>Interrupt is disabled.</description> 10841 <value>0</value> 10842 </enumeratedValue> 10843 <enumeratedValue> 10844 <name>en</name> 10845 <description>Interrupt is enabled.</description> 10846 <value>1</value> 10847 </enumeratedValue> 10848 </enumeratedValues> 10849 </field> 10850 <field> 10851 <name>TX_UN</name> 10852 <description>Transmit FIFO Underrun interrupt enable.</description> 10853 <bitOffset>13</bitOffset> 10854 <bitWidth>1</bitWidth> 10855 <enumeratedValues> 10856 <enumeratedValue> 10857 <name>dis</name> 10858 <description>Interrupt is disabled.</description> 10859 <value>0</value> 10860 </enumeratedValue> 10861 <enumeratedValue> 10862 <name>en</name> 10863 <description>Interrupt is enabled.</description> 10864 <value>1</value> 10865 </enumeratedValue> 10866 </enumeratedValues> 10867 </field> 10868 <field> 10869 <name>RX_OV</name> 10870 <description>Receive FIFO Overrun interrupt enable.</description> 10871 <bitOffset>14</bitOffset> 10872 <bitWidth>1</bitWidth> 10873 <enumeratedValues> 10874 <enumeratedValue> 10875 <name>dis</name> 10876 <description>Interrupt is disabled.</description> 10877 <value>0</value> 10878 </enumeratedValue> 10879 <enumeratedValue> 10880 <name>en</name> 10881 <description>Interrupt is enabled.</description> 10882 <value>1</value> 10883 </enumeratedValue> 10884 </enumeratedValues> 10885 </field> 10886 <field> 10887 <name>RX_UN</name> 10888 <description>Receive FIFO Underrun interrupt enable.</description> 10889 <bitOffset>15</bitOffset> 10890 <bitWidth>1</bitWidth> 10891 <enumeratedValues> 10892 <enumeratedValue> 10893 <name>dis</name> 10894 <description>Interrupt is disabled.</description> 10895 <value>0</value> 10896 </enumeratedValue> 10897 <enumeratedValue> 10898 <name>en</name> 10899 <description>Interrupt is enabled.</description> 10900 <value>1</value> 10901 </enumeratedValue> 10902 </enumeratedValues> 10903 </field> 10904 </fields> 10905 </register> 10906 <register> 10907 <name>WKFL</name> 10908 <description>Register for wake up flags. All bits in this register are write 1 to clear.</description> 10909 <addressOffset>0x28</addressOffset> 10910 <access>read-write</access> 10911 <fields> 10912 <field> 10913 <name>TX_THD</name> 10914 <description>Wake on TX FIFO Threshold Crossed.</description> 10915 <bitOffset>0</bitOffset> 10916 <bitWidth>1</bitWidth> 10917 <enumeratedValues> 10918 <enumeratedValue> 10919 <name>clear</name> 10920 <description>Flag is set when value read is 1. Write 1 to clear this flag.</description> 10921 <value>1</value> 10922 </enumeratedValue> 10923 </enumeratedValues> 10924 </field> 10925 <field> 10926 <name>TX_EM</name> 10927 <description>Wake on TX FIFO Empty.</description> 10928 <bitOffset>1</bitOffset> 10929 <bitWidth>1</bitWidth> 10930 <enumeratedValues> 10931 <enumeratedValue> 10932 <name>clear</name> 10933 <description>Flag is set when value read is 1. Write 1 to clear this flag.</description> 10934 <value>1</value> 10935 </enumeratedValue> 10936 </enumeratedValues> 10937 </field> 10938 <field> 10939 <name>RX_THD</name> 10940 <description>Wake on RX FIFO Threshold Crossed.</description> 10941 <bitOffset>2</bitOffset> 10942 <bitWidth>1</bitWidth> 10943 <enumeratedValues> 10944 <enumeratedValue> 10945 <name>clear</name> 10946 <description>Flag is set when value read is 1. Write 1 to clear this flag.</description> 10947 <value>1</value> 10948 </enumeratedValue> 10949 </enumeratedValues> 10950 </field> 10951 <field> 10952 <name>RX_FULL</name> 10953 <description>Wake on RX FIFO Full.</description> 10954 <bitOffset>3</bitOffset> 10955 <bitWidth>1</bitWidth> 10956 <enumeratedValues> 10957 <enumeratedValue> 10958 <name>clear</name> 10959 <description>Flag is set when value read is 1. Write 1 to clear this flag.</description> 10960 <value>1</value> 10961 </enumeratedValue> 10962 </enumeratedValues> 10963 </field> 10964 </fields> 10965 </register> 10966 <register> 10967 <name>WKEN</name> 10968 <description>Register for wake up enable.</description> 10969 <addressOffset>0x2C</addressOffset> 10970 <access>read-write</access> 10971 <fields> 10972 <field> 10973 <name>TX_THD</name> 10974 <description>Wake on TX FIFO Threshold Crossed Enable.</description> 10975 <bitOffset>0</bitOffset> 10976 <bitWidth>1</bitWidth> 10977 <enumeratedValues> 10978 <enumeratedValue> 10979 <name>dis</name> 10980 <description>Wakeup source disabled.</description> 10981 <value>0</value> 10982 </enumeratedValue> 10983 <enumeratedValue> 10984 <name>en</name> 10985 <description>Wakeup source enabled.</description> 10986 <value>1</value> 10987 </enumeratedValue> 10988 </enumeratedValues> 10989 </field> 10990 <field> 10991 <name>TX_EM</name> 10992 <description>Wake on TX FIFO Empty Enable.</description> 10993 <bitOffset>1</bitOffset> 10994 <bitWidth>1</bitWidth> 10995 <enumeratedValues> 10996 <enumeratedValue> 10997 <name>dis</name> 10998 <description>Wakeup source disabled.</description> 10999 <value>0</value> 11000 </enumeratedValue> 11001 <enumeratedValue> 11002 <name>en</name> 11003 <description>Wakeup source enabled.</description> 11004 <value>1</value> 11005 </enumeratedValue> 11006 </enumeratedValues> 11007 </field> 11008 <field> 11009 <name>RX_THD</name> 11010 <description>Wake on RX FIFO Threshold Crossed Enable.</description> 11011 <bitOffset>2</bitOffset> 11012 <bitWidth>1</bitWidth> 11013 <enumeratedValues> 11014 <enumeratedValue> 11015 <name>dis</name> 11016 <description>Wakeup source disabled.</description> 11017 <value>0</value> 11018 </enumeratedValue> 11019 <enumeratedValue> 11020 <name>en</name> 11021 <description>Wakeup source enabled.</description> 11022 <value>1</value> 11023 </enumeratedValue> 11024 </enumeratedValues> 11025 </field> 11026 <field> 11027 <name>RX_FULL</name> 11028 <description>Wake on RX FIFO Full Enable.</description> 11029 <bitOffset>3</bitOffset> 11030 <bitWidth>1</bitWidth> 11031 <enumeratedValues> 11032 <enumeratedValue> 11033 <name>dis</name> 11034 <description>Wakeup source disabled.</description> 11035 <value>0</value> 11036 </enumeratedValue> 11037 <enumeratedValue> 11038 <name>en</name> 11039 <description>Wakeup source enabled.</description> 11040 <value>1</value> 11041 </enumeratedValue> 11042 </enumeratedValues> 11043 </field> 11044 </fields> 11045 </register> 11046 <register> 11047 <name>STAT</name> 11048 <description>SPI Status register.</description> 11049 <addressOffset>0x30</addressOffset> 11050 <access>read-only</access> 11051 <fields> 11052 <field> 11053 <name>BUSY</name> 11054 <description>SPI active status. In Master mode, set when transaction starts, cleared when last bit of last character is acted upon and Slave Select de-assertion would occur. In Slave mode, set when Slave Select is asserted, cleared when Slave Select is de-asserted. Not used in Timer mode. </description> 11055 <bitOffset>0</bitOffset> 11056 <bitWidth>1</bitWidth> 11057 <enumeratedValues> 11058 <enumeratedValue> 11059 <name>not</name> 11060 <description>SPI not active.</description> 11061 <value>0</value> 11062 </enumeratedValue> 11063 <enumeratedValue> 11064 <name>active</name> 11065 <description>SPI active.</description> 11066 <value>1</value> 11067 </enumeratedValue> 11068 </enumeratedValues> 11069 </field> 11070 </fields> 11071 </register> 11072 </registers> 11073 </peripheral> 11074<!--SPI0 SPI peripheral.--> 11075 <peripheral derivedFrom="SPI0"> 11076 <name>SPI1</name> 11077 <description>SPI peripheral. 1</description> 11078 <baseAddress>0x40047000</baseAddress> 11079 <interrupt> 11080 <name>SPI1</name> 11081 <description>SPI1 IRQ</description> 11082 <value>17</value> 11083 </interrupt> 11084 </peripheral> 11085<!--SPI1 SPI peripheral. 1--> 11086 <peripheral derivedFrom="SPI0"> 11087 <name>SPI2</name> 11088 <description>SPI peripheral. 2</description> 11089 <baseAddress>0x40048000</baseAddress> 11090 <interrupt> 11091 <name>SPI2</name> 11092 <description>SPI2 IRQ</description> 11093 <value>18</value> 11094 </interrupt> 11095 </peripheral> 11096<!--SPI2 SPI peripheral. 2--> 11097 <peripheral> 11098 <name>TMR</name> 11099 <description>Low-Power Configurable Timer</description> 11100 <baseAddress>0x40010000</baseAddress> 11101 <addressBlock> 11102 <offset>0x00</offset> 11103 <size>0x1000</size> 11104 <usage>registers</usage> 11105 </addressBlock> 11106 <interrupt> 11107 <name>TMR</name> 11108 <value>5</value> 11109 </interrupt> 11110 <registers> 11111 <register> 11112 <name>CNT</name> 11113 <description>Timer Counter Register.</description> 11114 <addressOffset>0x00</addressOffset> 11115 <access>read-write</access> 11116 <fields> 11117 <field> 11118 <name>COUNT</name> 11119 <description>The current count value for the timer. This field increments as the timer counts.</description> 11120 <bitOffset>0</bitOffset> 11121 <bitWidth>32</bitWidth> 11122 </field> 11123 </fields> 11124 </register> 11125 <register> 11126 <name>CMP</name> 11127 <description>Timer Compare Register.</description> 11128 <addressOffset>0x04</addressOffset> 11129 <access>read-write</access> 11130 <fields> 11131 <field> 11132 <name>COMPARE</name> 11133 <description>The value in this register is used as the compare value for the timer's count value. The compare field meaning is determined by the specific mode of the timer.</description> 11134 <bitOffset>0</bitOffset> 11135 <bitWidth>32</bitWidth> 11136 </field> 11137 </fields> 11138 </register> 11139 <register> 11140 <name>PWM</name> 11141 <description>Timer PWM Register.</description> 11142 <addressOffset>0x08</addressOffset> 11143 <access>read-write</access> 11144 <fields> 11145 <field> 11146 <name>PWM</name> 11147 <description>Timer PWM Match: 11148 In PWM Mode, this field sets the count value for the first transition period of the PWM cycle. At the end of the cycle where CNT equals PWM, the PWM output transitions to the second period of the PWM cycle. The second PWM period count is stored in the CMP register. The value set for PWM must me less than the value set in CMP for PWM mode operation. Timer Capture Value: 11149 In Capture, Compare, and Capture/Compare modes, this field is used to store the CNT value when a Capture, Compare, or Capture/Compare event occurs.</description> 11150 <bitOffset>0</bitOffset> 11151 <bitWidth>32</bitWidth> 11152 </field> 11153 </fields> 11154 </register> 11155 <register> 11156 <name>INTFL</name> 11157 <description>Timer Interrupt Status Register.</description> 11158 <addressOffset>0x0C</addressOffset> 11159 <access>read-write</access> 11160 <fields> 11161 <field> 11162 <name>IRQ_A</name> 11163 <description>Interrupt Flag for Timer A.</description> 11164 <bitOffset>0</bitOffset> 11165 <bitWidth>1</bitWidth> 11166 </field> 11167 <field> 11168 <name>WRDONE_A</name> 11169 <description>Write Done Flag for Timer A indicating the write is complete from APB to CLK_TMR domain.</description> 11170 <bitOffset>8</bitOffset> 11171 <bitWidth>1</bitWidth> 11172 </field> 11173 <field> 11174 <name>WR_DIS_A</name> 11175 <description>Write Disable to CNT/PWM for Timer A in the non-cascaded dual timer configuration.</description> 11176 <bitOffset>9</bitOffset> 11177 <bitWidth>1</bitWidth> 11178 </field> 11179 <field> 11180 <name>IRQ_B</name> 11181 <description>Interrupt Flag for Timer B.</description> 11182 <bitOffset>16</bitOffset> 11183 <bitWidth>1</bitWidth> 11184 </field> 11185 <field> 11186 <name>WRDONE_B</name> 11187 <description>Write Done Flag for Timer B indicating the write is complete from APB to CLK_TMR domain.</description> 11188 <bitOffset>24</bitOffset> 11189 <bitWidth>1</bitWidth> 11190 </field> 11191 <field> 11192 <name>WR_DIS_B</name> 11193 <description>Write Disable to CNT/PWM for Timer B in the non-cascaded dual timer configuration.</description> 11194 <bitOffset>25</bitOffset> 11195 <bitWidth>1</bitWidth> 11196 </field> 11197 </fields> 11198 </register> 11199 <register> 11200 <name>CTRL0</name> 11201 <description>Timer Control Register.</description> 11202 <addressOffset>0x10</addressOffset> 11203 <access>read-write</access> 11204 <fields> 11205 <field> 11206 <name>MODE_A</name> 11207 <description>Mode Select for Timer A</description> 11208 <bitOffset>0</bitOffset> 11209 <bitWidth>4</bitWidth> 11210 <enumeratedValues> 11211 <enumeratedValue> 11212 <name>ONE_SHOT</name> 11213 <description>One-Shot Mode</description> 11214 <value>0</value> 11215 </enumeratedValue> 11216 <enumeratedValue> 11217 <name>CONTINUOUS</name> 11218 <description>Continuous Mode</description> 11219 <value>1</value> 11220 </enumeratedValue> 11221 <enumeratedValue> 11222 <name>COUNTER</name> 11223 <description>Counter Mode</description> 11224 <value>2</value> 11225 </enumeratedValue> 11226 <enumeratedValue> 11227 <name>PWM</name> 11228 <description>PWM Mode</description> 11229 <value>3</value> 11230 </enumeratedValue> 11231 <enumeratedValue> 11232 <name>CAPTURE</name> 11233 <description>Capture Mode</description> 11234 <value>4</value> 11235 </enumeratedValue> 11236 <enumeratedValue> 11237 <name>COMPARE</name> 11238 <description>Compare Mode</description> 11239 <value>5</value> 11240 </enumeratedValue> 11241 <enumeratedValue> 11242 <name>GATED</name> 11243 <description>Gated Mode</description> 11244 <value>6</value> 11245 </enumeratedValue> 11246 <enumeratedValue> 11247 <name>CAPCOMP</name> 11248 <description>Capture/Compare Mode</description> 11249 <value>7</value> 11250 </enumeratedValue> 11251 <enumeratedValue> 11252 <name>DUAL_EDGE</name> 11253 <description>Dual Edge Capture Mode</description> 11254 <value>8</value> 11255 </enumeratedValue> 11256 <enumeratedValue> 11257 <name>IGATED</name> 11258 <description>Inactive Gated Mode</description> 11259 <value>12</value> 11260 </enumeratedValue> 11261 </enumeratedValues> 11262 </field> 11263 <field> 11264 <name>CLKDIV_A</name> 11265 <description>Clock Divider Select for Timer A</description> 11266 <bitOffset>4</bitOffset> 11267 <bitWidth>4</bitWidth> 11268 <enumeratedValues> 11269 <enumeratedValue> 11270 <name>DIV_BY_1</name> 11271 <description>Prescaler Divide-By-1</description> 11272 <value>0</value> 11273 </enumeratedValue> 11274 <enumeratedValue> 11275 <name>DIV_BY_2</name> 11276 <description>Prescaler Divide-By-2</description> 11277 <value>1</value> 11278 </enumeratedValue> 11279 <enumeratedValue> 11280 <name>DIV_BY_4</name> 11281 <description>Prescaler Divide-By-4</description> 11282 <value>2</value> 11283 </enumeratedValue> 11284 <enumeratedValue> 11285 <name>DIV_BY_8</name> 11286 <description>Prescaler Divide-By-8</description> 11287 <value>3</value> 11288 </enumeratedValue> 11289 <enumeratedValue> 11290 <name>DIV_BY_16</name> 11291 <description>Prescaler Divide-By-16</description> 11292 <value>4</value> 11293 </enumeratedValue> 11294 <enumeratedValue> 11295 <name>DIV_BY_32</name> 11296 <description>Prescaler Divide-By-32</description> 11297 <value>5</value> 11298 </enumeratedValue> 11299 <enumeratedValue> 11300 <name>DIV_BY_64</name> 11301 <description>Prescaler Divide-By-64</description> 11302 <value>6</value> 11303 </enumeratedValue> 11304 <enumeratedValue> 11305 <name>DIV_BY_128</name> 11306 <description>Prescaler Divide-By-128</description> 11307 <value>7</value> 11308 </enumeratedValue> 11309 <enumeratedValue> 11310 <name>DIV_BY_256</name> 11311 <description>Prescaler Divide-By-256</description> 11312 <value>8</value> 11313 </enumeratedValue> 11314 <enumeratedValue> 11315 <name>DIV_BY_512</name> 11316 <description>Prescaler Divide-By-512</description> 11317 <value>9</value> 11318 </enumeratedValue> 11319 <enumeratedValue> 11320 <name>DIV_BY_1024</name> 11321 <description>Prescaler Divide-By-1024</description> 11322 <value>10</value> 11323 </enumeratedValue> 11324 <enumeratedValue> 11325 <name>DIV_BY_2048</name> 11326 <description>Prescaler Divide-By-2048</description> 11327 <value>11</value> 11328 </enumeratedValue> 11329 <enumeratedValue> 11330 <name>DIV_BY_4096</name> 11331 <description>TBD</description> 11332 <value>12</value> 11333 </enumeratedValue> 11334 </enumeratedValues> 11335 </field> 11336 <field> 11337 <name>POL_A</name> 11338 <description>Timer Polarity for Timer A</description> 11339 <bitOffset>8</bitOffset> 11340 <bitWidth>1</bitWidth> 11341 </field> 11342 <field> 11343 <name>PWMSYNC_A</name> 11344 <description>PWM Synchronization Mode for Timer A</description> 11345 <bitOffset>9</bitOffset> 11346 <bitWidth>1</bitWidth> 11347 </field> 11348 <field> 11349 <name>NOLHPOL_A</name> 11350 <description>PWM Phase A (Non-Overlapping High) Polarity for Timer A</description> 11351 <bitOffset>10</bitOffset> 11352 <bitWidth>1</bitWidth> 11353 </field> 11354 <field> 11355 <name>NOLLPOL_A</name> 11356 <description>PWM Phase A-Prime (Non-Overlapping Low) Polarity for Timer A</description> 11357 <bitOffset>11</bitOffset> 11358 <bitWidth>1</bitWidth> 11359 </field> 11360 <field> 11361 <name>PWMCKBD_A</name> 11362 <description>PWM Phase A-Prime Output Disable for Timer A</description> 11363 <bitOffset>12</bitOffset> 11364 <bitWidth>1</bitWidth> 11365 </field> 11366 <field> 11367 <name>RST_A</name> 11368 <description>Resets all flip flops in the CLK_TMR domain for Timer A. Self-clears.</description> 11369 <bitOffset>13</bitOffset> 11370 <bitWidth>1</bitWidth> 11371 </field> 11372 <field> 11373 <name>CLKEN_A</name> 11374 <description>Write 1 to Enable CLK_TMR for Timer A</description> 11375 <bitOffset>14</bitOffset> 11376 <bitWidth>1</bitWidth> 11377 </field> 11378 <field> 11379 <name>EN_A</name> 11380 <description>Enable for Timer A</description> 11381 <bitOffset>15</bitOffset> 11382 <bitWidth>1</bitWidth> 11383 </field> 11384 <field> 11385 <name>MODE_B</name> 11386 <description>Mode Select for Timer B</description> 11387 <bitOffset>16</bitOffset> 11388 <bitWidth>4</bitWidth> 11389 <enumeratedValues> 11390 <enumeratedValue> 11391 <name>ONE_SHOT</name> 11392 <description>One-Shot Mode</description> 11393 <value>0</value> 11394 </enumeratedValue> 11395 <enumeratedValue> 11396 <name>CONTINUOUS</name> 11397 <description>Continuous Mode</description> 11398 <value>1</value> 11399 </enumeratedValue> 11400 <enumeratedValue> 11401 <name>COUNTER</name> 11402 <description>Counter Mode</description> 11403 <value>2</value> 11404 </enumeratedValue> 11405 <enumeratedValue> 11406 <name>PWM</name> 11407 <description>PWM Mode</description> 11408 <value>3</value> 11409 </enumeratedValue> 11410 <enumeratedValue> 11411 <name>CAPTURE</name> 11412 <description>Capture Mode</description> 11413 <value>4</value> 11414 </enumeratedValue> 11415 <enumeratedValue> 11416 <name>COMPARE</name> 11417 <description>Compare Mode</description> 11418 <value>5</value> 11419 </enumeratedValue> 11420 <enumeratedValue> 11421 <name>GATED</name> 11422 <description>Gated Mode</description> 11423 <value>6</value> 11424 </enumeratedValue> 11425 <enumeratedValue> 11426 <name>CAPCOMP</name> 11427 <description>Capture/Compare Mode</description> 11428 <value>7</value> 11429 </enumeratedValue> 11430 <enumeratedValue> 11431 <name>DUAL_EDGE</name> 11432 <description>Dual Edge Capture Mode</description> 11433 <value>8</value> 11434 </enumeratedValue> 11435 <enumeratedValue> 11436 <name>IGATED</name> 11437 <description>Inactive Gated Mode</description> 11438 <value>14</value> 11439 </enumeratedValue> 11440 </enumeratedValues> 11441 </field> 11442 <field> 11443 <name>CLKDIV_B</name> 11444 <description>Clock Divider Select for Timer B</description> 11445 <bitOffset>20</bitOffset> 11446 <bitWidth>4</bitWidth> 11447 <enumeratedValues> 11448 <enumeratedValue> 11449 <name>DIV_BY_1</name> 11450 <description>Prescaler Divide-By-1</description> 11451 <value>0</value> 11452 </enumeratedValue> 11453 <enumeratedValue> 11454 <name>DIV_BY_2</name> 11455 <description>Prescaler Divide-By-2</description> 11456 <value>1</value> 11457 </enumeratedValue> 11458 <enumeratedValue> 11459 <name>DIV_BY_4</name> 11460 <description>Prescaler Divide-By-4</description> 11461 <value>2</value> 11462 </enumeratedValue> 11463 <enumeratedValue> 11464 <name>DIV_BY_8</name> 11465 <description>Prescaler Divide-By-8</description> 11466 <value>3</value> 11467 </enumeratedValue> 11468 <enumeratedValue> 11469 <name>DIV_BY_16</name> 11470 <description>Prescaler Divide-By-16</description> 11471 <value>4</value> 11472 </enumeratedValue> 11473 <enumeratedValue> 11474 <name>DIV_BY_32</name> 11475 <description>Prescaler Divide-By-32</description> 11476 <value>5</value> 11477 </enumeratedValue> 11478 <enumeratedValue> 11479 <name>DIV_BY_64</name> 11480 <description>Prescaler Divide-By-64</description> 11481 <value>6</value> 11482 </enumeratedValue> 11483 <enumeratedValue> 11484 <name>DIV_BY_128</name> 11485 <description>Prescaler Divide-By-128</description> 11486 <value>7</value> 11487 </enumeratedValue> 11488 <enumeratedValue> 11489 <name>DIV_BY_256</name> 11490 <description>Prescaler Divide-By-256</description> 11491 <value>8</value> 11492 </enumeratedValue> 11493 <enumeratedValue> 11494 <name>DIV_BY_512</name> 11495 <description>Prescaler Divide-By-512</description> 11496 <value>9</value> 11497 </enumeratedValue> 11498 <enumeratedValue> 11499 <name>DIV_BY_1024</name> 11500 <description>Prescaler Divide-By-1024</description> 11501 <value>10</value> 11502 </enumeratedValue> 11503 <enumeratedValue> 11504 <name>DIV_BY_2048</name> 11505 <description>Prescaler Divide-By-2048</description> 11506 <value>11</value> 11507 </enumeratedValue> 11508 <enumeratedValue> 11509 <name>DIV_BY_4096</name> 11510 <description>TBD</description> 11511 <value>12</value> 11512 </enumeratedValue> 11513 </enumeratedValues> 11514 </field> 11515 <field> 11516 <name>POL_B</name> 11517 <description>Timer Polarity for Timer B</description> 11518 <bitOffset>24</bitOffset> 11519 <bitWidth>1</bitWidth> 11520 </field> 11521 <field> 11522 <name>PWMSYNC_B</name> 11523 <description>PWM Synchronization Mode for Timer B</description> 11524 <bitOffset>25</bitOffset> 11525 <bitWidth>1</bitWidth> 11526 </field> 11527 <field> 11528 <name>NOLHPOL_B</name> 11529 <description>PWM Phase A (Non-Overlapping High) Polarity for Timer B</description> 11530 <bitOffset>26</bitOffset> 11531 <bitWidth>1</bitWidth> 11532 </field> 11533 <field> 11534 <name>NOLLPOL_B</name> 11535 <description>PWM Phase A-Prime (Non-Overlapping Low) Polarity for Timer B</description> 11536 <bitOffset>27</bitOffset> 11537 <bitWidth>1</bitWidth> 11538 </field> 11539 <field> 11540 <name>PWMCKBD_B</name> 11541 <description>PWM Phase A-Prime Output Disable for Timer B</description> 11542 <bitOffset>28</bitOffset> 11543 <bitWidth>1</bitWidth> 11544 </field> 11545 <field> 11546 <name>RST_B</name> 11547 <description>Resets all flip flops in the CLK_TMR domain for Timer B. Self-clears.</description> 11548 <bitOffset>29</bitOffset> 11549 <bitWidth>1</bitWidth> 11550 </field> 11551 <field> 11552 <name>CLKEN_B</name> 11553 <description>Write 1 to Enable CLK_TMR for Timer B</description> 11554 <bitOffset>30</bitOffset> 11555 <bitWidth>1</bitWidth> 11556 </field> 11557 <field> 11558 <name>EN_B</name> 11559 <description>Enable for Timer B</description> 11560 <bitOffset>31</bitOffset> 11561 <bitWidth>1</bitWidth> 11562 </field> 11563 </fields> 11564 </register> 11565 <register> 11566 <name>NOLCMP</name> 11567 <description>Timer Non-Overlapping Compare Register.</description> 11568 <addressOffset>0x14</addressOffset> 11569 <access>read-write</access> 11570 <fields> 11571 <field> 11572 <name>LO_A</name> 11573 <description>Non-Overlapping Low Compare value for Timer A controls the time between the falling edge of PWM Phase A and the next rising edge of PWM Phase A-Prime.</description> 11574 <bitOffset>0</bitOffset> 11575 <bitWidth>8</bitWidth> 11576 </field> 11577 <field> 11578 <name>HI_A</name> 11579 <description>Non-Overlapping High Compare value for Timer A controls the time between the falling edge of PWM Phase A-Prime and the next rising edge of PWM Phase A.</description> 11580 <bitOffset>8</bitOffset> 11581 <bitWidth>8</bitWidth> 11582 </field> 11583 <field> 11584 <name>LO_B</name> 11585 <description>Non-Overlapping Low Compare value for Timer B controls the time between the falling edge of PWM Phase A and the next rising edge of PWM Phase A-Prime.</description> 11586 <bitOffset>16</bitOffset> 11587 <bitWidth>8</bitWidth> 11588 </field> 11589 <field> 11590 <name>HI_B</name> 11591 <description>Non-Overlapping High Compare value for Timer B controls the time between the falling edge of PWM Phase A-Prime and the next rising edge of PWM Phase A.</description> 11592 <bitOffset>24</bitOffset> 11593 <bitWidth>8</bitWidth> 11594 </field> 11595 </fields> 11596 </register> 11597 <register> 11598 <name>CTRL1</name> 11599 <description>Timer Configuration Register.</description> 11600 <addressOffset>0x18</addressOffset> 11601 <access>read-write</access> 11602 <fields> 11603 <field> 11604 <name>CLKSEL_A</name> 11605 <description>Timer Clock Select for Timer A</description> 11606 <bitOffset>0</bitOffset> 11607 <bitWidth>2</bitWidth> 11608 </field> 11609 <field> 11610 <name>CLKEN_A</name> 11611 <description>Timer A Enable Status</description> 11612 <bitOffset>2</bitOffset> 11613 <bitWidth>1</bitWidth> 11614 </field> 11615 <field> 11616 <name>CLKRDY_A</name> 11617 <description>CLK_TMR Ready Flag for Timer A</description> 11618 <bitOffset>3</bitOffset> 11619 <bitWidth>1</bitWidth> 11620 </field> 11621 <field> 11622 <name>EVENT_SEL_A</name> 11623 <description>Event Select for Timer A</description> 11624 <bitOffset>4</bitOffset> 11625 <bitWidth>3</bitWidth> 11626 </field> 11627 <field> 11628 <name>NEGTRIG_A</name> 11629 <description>Negative Edge Trigger for Event for Timer A</description> 11630 <bitOffset>7</bitOffset> 11631 <bitWidth>1</bitWidth> 11632 </field> 11633 <field> 11634 <name>IE_A</name> 11635 <description>Interrupt Enable for Timer A</description> 11636 <bitOffset>8</bitOffset> 11637 <bitWidth>1</bitWidth> 11638 </field> 11639 <field> 11640 <name>CAPEVENT_SEL_A</name> 11641 <description>Capture Event Select for Timer A</description> 11642 <bitOffset>9</bitOffset> 11643 <bitWidth>2</bitWidth> 11644 </field> 11645 <field> 11646 <name>SW_CAPEVENT_A</name> 11647 <description>Software Capture Event for Timer A</description> 11648 <bitOffset>11</bitOffset> 11649 <bitWidth>1</bitWidth> 11650 </field> 11651 <field> 11652 <name>WE_A</name> 11653 <description>Wake-Up Enable for Timer A</description> 11654 <bitOffset>12</bitOffset> 11655 <bitWidth>1</bitWidth> 11656 </field> 11657 <field> 11658 <name>OUTEN_A</name> 11659 <description>OUT_OE_O Enable for Modes 0, 1,and 5 for Timer A</description> 11660 <bitOffset>13</bitOffset> 11661 <bitWidth>1</bitWidth> 11662 </field> 11663 <field> 11664 <name>OUTBEN_A</name> 11665 <description>PWM_CKB_EN_O Enable for Modes other than Mode 3 for Timer A</description> 11666 <bitOffset>14</bitOffset> 11667 <bitWidth>1</bitWidth> 11668 </field> 11669 <field> 11670 <name>CLKSEL_B</name> 11671 <description>Timer Clock Select for Timer B</description> 11672 <bitOffset>16</bitOffset> 11673 <bitWidth>2</bitWidth> 11674 </field> 11675 <field> 11676 <name>CLKEN_B</name> 11677 <description>Timer B Enable Status</description> 11678 <bitOffset>18</bitOffset> 11679 <bitWidth>1</bitWidth> 11680 </field> 11681 <field> 11682 <name>CLKRDY_B</name> 11683 <description>CLK_TMR Ready Flag for Timer B</description> 11684 <bitOffset>19</bitOffset> 11685 <bitWidth>1</bitWidth> 11686 </field> 11687 <field> 11688 <name>EVENT_SEL_B</name> 11689 <description>Event Select for Timer B</description> 11690 <bitOffset>20</bitOffset> 11691 <bitWidth>3</bitWidth> 11692 </field> 11693 <field> 11694 <name>NEGTRIG_B</name> 11695 <description>Negative Edge Trigger for Event for Timer B</description> 11696 <bitOffset>23</bitOffset> 11697 <bitWidth>1</bitWidth> 11698 </field> 11699 <field> 11700 <name>IE_B</name> 11701 <description>Interrupt Enable for Timer B</description> 11702 <bitOffset>24</bitOffset> 11703 <bitWidth>1</bitWidth> 11704 </field> 11705 <field> 11706 <name>CAPEVENT_SEL_B</name> 11707 <description>Capture Event Select for Timer B</description> 11708 <bitOffset>25</bitOffset> 11709 <bitWidth>2</bitWidth> 11710 </field> 11711 <field> 11712 <name>SW_CAPEVENT_B</name> 11713 <description>Software Capture Event for Timer B</description> 11714 <bitOffset>27</bitOffset> 11715 <bitWidth>1</bitWidth> 11716 </field> 11717 <field> 11718 <name>WE_B</name> 11719 <description>Wake-Up Enable for Timer B</description> 11720 <bitOffset>28</bitOffset> 11721 <bitWidth>1</bitWidth> 11722 </field> 11723 <field> 11724 <name>CASCADE</name> 11725 <description>Cascade two 16-bit timers into one 32-bit timer. Only available when C_TMR16=0 adn C_DUALTMR16=1.</description> 11726 <bitOffset>31</bitOffset> 11727 <bitWidth>1</bitWidth> 11728 </field> 11729 </fields> 11730 </register> 11731 <register> 11732 <name>WKFL</name> 11733 <description>Timer Wakeup Status Register.</description> 11734 <addressOffset>0x1C</addressOffset> 11735 <access>read-write</access> 11736 <fields> 11737 <field> 11738 <name>A</name> 11739 <description>Wake-Up Flag for Timer A</description> 11740 <bitOffset>0</bitOffset> 11741 <bitWidth>1</bitWidth> 11742 </field> 11743 <field> 11744 <name>B</name> 11745 <description>Wake-Up Flag for Timer B</description> 11746 <bitOffset>16</bitOffset> 11747 <bitWidth>1</bitWidth> 11748 </field> 11749 </fields> 11750 </register> 11751 </registers> 11752 </peripheral> 11753<!--TMR Low-Power Configurable Timer--> 11754 <peripheral derivedFrom="TMR"> 11755 <name>TMR1</name> 11756 <description>Low-Power Configurable Timer 1</description> 11757 <baseAddress>0x40011000</baseAddress> 11758 <interrupt> 11759 <name>TMR1</name> 11760 <description>TMR1 IRQ</description> 11761 <value>6</value> 11762 </interrupt> 11763 </peripheral> 11764<!--TMR1 Low-Power Configurable Timer 1--> 11765 <peripheral derivedFrom="TMR"> 11766 <name>TMR2</name> 11767 <description>Low-Power Configurable Timer 2</description> 11768 <baseAddress>0x40012000</baseAddress> 11769 <interrupt> 11770 <name>TMR2</name> 11771 <description>TMR2 IRQ</description> 11772 <value>7</value> 11773 </interrupt> 11774 </peripheral> 11775<!--TMR2 Low-Power Configurable Timer 2--> 11776 <peripheral derivedFrom="TMR"> 11777 <name>TMR3</name> 11778 <description>Low-Power Configurable Timer 3</description> 11779 <baseAddress>0x40013000</baseAddress> 11780 <interrupt> 11781 <name>TMR3</name> 11782 <description>TMR3 IRQ</description> 11783 <value>8</value> 11784 </interrupt> 11785 </peripheral> 11786<!--TMR3 Low-Power Configurable Timer 3--> 11787 <peripheral derivedFrom="TMR"> 11788 <name>TMR4</name> 11789 <description>Low-Power Configurable Timer 4</description> 11790 <baseAddress>0x40114000</baseAddress> 11791 <interrupt> 11792 <name>TMR4</name> 11793 <description>TMR4 IRQ</description> 11794 <value>9</value> 11795 </interrupt> 11796 </peripheral> 11797<!--TMR4 Low-Power Configurable Timer 4--> 11798 <peripheral derivedFrom="TMR"> 11799 <name>TMR5</name> 11800 <description>Low-Power Configurable Timer 5</description> 11801 <baseAddress>0x40115000</baseAddress> 11802 <interrupt> 11803 <name>TMR5</name> 11804 <description>TMR5 IRQ</description> 11805 <value>10</value> 11806 </interrupt> 11807 </peripheral> 11808<!--TMR5 Low-Power Configurable Timer 5--> 11809 <peripheral> 11810 <name>TRIMSIR</name> 11811 <description>Trim System Initilazation Registers</description> 11812 <baseAddress>0x40105400</baseAddress> 11813 <addressBlock> 11814 <offset>0x00</offset> 11815 <size>0x400</size> 11816 <usage>registers</usage> 11817 </addressBlock> 11818 <registers> 11819 <register> 11820 <name>BB_SIR2</name> 11821 <description>System Init. Configuration Register 2.</description> 11822 <addressOffset>0x08</addressOffset> 11823 <access>read-write</access> 11824 <fields> 11825 <field> 11826 <name>TRIM_IBRO_RBIAS</name> 11827 <description>HIRC8M Trim</description> 11828 <bitOffset>0</bitOffset> 11829 <bitWidth>6</bitWidth> 11830 </field> 11831 <field> 11832 <name>RAM0_1ECCEN</name> 11833 <description>RAM 0 and RAM 1 ECC Enable</description> 11834 <bitOffset>8</bitOffset> 11835 <bitWidth>1</bitWidth> 11836 <enumeratedValues> 11837 <enumeratedValue> 11838 <name>dis</name> 11839 <description>ECC Disabled.</description> 11840 <value>0</value> 11841 </enumeratedValue> 11842 <enumeratedValue> 11843 <name>en</name> 11844 <description>ECC Enabled.</description> 11845 <value>1</value> 11846 </enumeratedValue> 11847 </enumeratedValues> 11848 </field> 11849 <field derivedFrom="RAM0_1ECCEN"> 11850 <name>RAM2ECCEN</name> 11851 <description>RAM 2 ECC Enable</description> 11852 <bitOffset>9</bitOffset> 11853 <bitWidth>1</bitWidth> 11854 </field> 11855 <field derivedFrom="RAM0_1ECCEN"> 11856 <name>RAM3ECCEN</name> 11857 <description>RAM 3 ECC Enable</description> 11858 <bitOffset>10</bitOffset> 11859 <bitWidth>1</bitWidth> 11860 </field> 11861 <field derivedFrom="RAM0_1ECCEN"> 11862 <name>ICC0ECCEN</name> 11863 <description>ICC 0 ECC Enable</description> 11864 <bitOffset>11</bitOffset> 11865 <bitWidth>1</bitWidth> 11866 </field> 11867 <field derivedFrom="RAM0_1ECCEN"> 11868 <name>FL0ECCEN</name> 11869 <description>Flash 0 ECC Enable</description> 11870 <bitOffset>12</bitOffset> 11871 <bitWidth>1</bitWidth> 11872 </field> 11873 <field derivedFrom="RAM0_1ECCEN"> 11874 <name>FL1ECCEN</name> 11875 <description>Flash 1 ECC Enable</description> 11876 <bitOffset>13</bitOffset> 11877 <bitWidth>1</bitWidth> 11878 </field> 11879 <field> 11880 <name>TRIM_IBRO</name> 11881 <description>HIRC8M Trim</description> 11882 <bitOffset>16</bitOffset> 11883 <bitWidth>16</bitWidth> 11884 </field> 11885 </fields> 11886 </register> 11887 <register> 11888 <name>BB_SIR3</name> 11889 <description>System Init. Configuration Register 3.</description> 11890 <addressOffset>0x0C</addressOffset> 11891 <access>read-write</access> 11892 </register> 11893 <register> 11894 <name>BB_SIR6</name> 11895 <description>System Init. Configuration Register 6.</description> 11896 <addressOffset>0x18</addressOffset> 11897 <access>read-only</access> 11898 <fields> 11899 <field> 11900 <name>RTCX1TRIM</name> 11901 <description>RTCX1 Trim</description> 11902 <bitOffset>4</bitOffset> 11903 <bitWidth>5</bitWidth> 11904 </field> 11905 <field> 11906 <name>RTCX2TRIM</name> 11907 <description>RTCX2 Trim</description> 11908 <bitOffset>9</bitOffset> 11909 <bitWidth>5</bitWidth> 11910 </field> 11911 </fields> 11912 </register> 11913 </registers> 11914 </peripheral> 11915<!--TRIMSIR Trim System Initilazation Registers--> 11916 <peripheral> 11917 <name>TRNG</name> 11918 <description>Random Number Generator.</description> 11919 <baseAddress>0x4004D000</baseAddress> 11920 <addressBlock> 11921 <offset>0x00</offset> 11922 <size>0x1000</size> 11923 <usage>registers</usage> 11924 </addressBlock> 11925 <interrupt> 11926 <name>TRNG</name> 11927 <description>TRNG interrupt.</description> 11928 <value>4</value> 11929 </interrupt> 11930 <registers> 11931 <register> 11932 <name>CTRL</name> 11933 <description>TRNG Control Register.</description> 11934 <addressOffset>0x00</addressOffset> 11935 <resetValue>0x00000003</resetValue> 11936 <fields> 11937 <field> 11938 <name>ODHT</name> 11939 <description>Start On-Demand health test.</description> 11940 <bitOffset>0</bitOffset> 11941 <bitWidth>1</bitWidth> 11942 </field> 11943 <field> 11944 <name>RND_IE</name> 11945 <description>To enable IRQ generation when a new 32-bit Random number is ready.</description> 11946 <bitOffset>1</bitOffset> 11947 <bitWidth>1</bitWidth> 11948 <enumeratedValues> 11949 <enumeratedValue> 11950 <name>disable</name> 11951 <description>Disable</description> 11952 <value>0</value> 11953 </enumeratedValue> 11954 <enumeratedValue> 11955 <name>enable</name> 11956 <description>Enable</description> 11957 <value>1</value> 11958 </enumeratedValue> 11959 </enumeratedValues> 11960 </field> 11961 <field> 11962 <name>HEALTH_EN</name> 11963 <description>Enable IRQ generation when a health test fails.</description> 11964 <bitOffset>2</bitOffset> 11965 <bitWidth>1</bitWidth> 11966 </field> 11967 <field> 11968 <name>AESKG_USR</name> 11969 <description>AES Key Generate. When enabled, the key for securing NVSRAM is generated and transferred to the secure key register automatically without user visibility or intervention. This bit is cleared by hardware once the key has been transferred to the secure key register.</description> 11970 <bitOffset>3</bitOffset> 11971 <bitWidth>1</bitWidth> 11972 </field> 11973 <field> 11974 <name>AESKG_SYS</name> 11975 <description>AESKG_SYS.</description> 11976 <bitOffset>4</bitOffset> 11977 <bitWidth>1</bitWidth> 11978 </field> 11979 <field> 11980 <name>KEYWIPE</name> 11981 <description>To wipe the Battery Backed key.</description> 11982 <bitOffset>15</bitOffset> 11983 <bitWidth>1</bitWidth> 11984 </field> 11985 </fields> 11986 </register> 11987 <register> 11988 <name>STATUS</name> 11989 <description>Data. The content of this register is valid only when RNG_IS = 1. When TRNG is disabled, read returns 0x0000 0000.</description> 11990 <addressOffset>0x04</addressOffset> 11991 <fields> 11992 <field> 11993 <name>RDY</name> 11994 <description>32-bit random data is ready to read from TRNG_DATA register. Reading TRNG_DATA when RND_RDY=0 will return all 0's. IRQ is generated when RND_RDY=1 if TRNG_CN.RND_IRQ_EN=1.</description> 11995 <bitOffset>0</bitOffset> 11996 <bitWidth>1</bitWidth> 11997 <enumeratedValues> 11998 <enumeratedValue> 11999 <name>Busy</name> 12000 <description>TRNG Busy</description> 12001 <value>0</value> 12002 </enumeratedValue> 12003 <enumeratedValue> 12004 <name>Ready</name> 12005 <description>32 bit random data is ready</description> 12006 <value>1</value> 12007 </enumeratedValue> 12008 </enumeratedValues> 12009 </field> 12010 <field> 12011 <name>ODHT</name> 12012 <description>On-Demand health test status.</description> 12013 <bitOffset>1</bitOffset> 12014 <bitWidth>1</bitWidth> 12015 </field> 12016 <field> 12017 <name>HT</name> 12018 <description>Health test status.</description> 12019 <bitOffset>2</bitOffset> 12020 <bitWidth>1</bitWidth> 12021 </field> 12022 <field> 12023 <name>SRCFAIL</name> 12024 <description>Entropy source has failed.</description> 12025 <bitOffset>3</bitOffset> 12026 <bitWidth>1</bitWidth> 12027 </field> 12028 <field> 12029 <name>AESKGD</name> 12030 <description>AESKGD.</description> 12031 <bitOffset>4</bitOffset> 12032 <bitWidth>1</bitWidth> 12033 </field> 12034 <field> 12035 <name>LD_CNT</name> 12036 <description>LD_CNT.</description> 12037 <bitOffset>24</bitOffset> 12038 <bitWidth>8</bitWidth> 12039 </field> 12040 </fields> 12041 </register> 12042 <register> 12043 <name>DATA</name> 12044 <description>Data. The content of this register is valid only when RNG_IS = 1. When TRNG is disabled, read returns 0x0000 0000.</description> 12045 <addressOffset>0x08</addressOffset> 12046 <access>read-only</access> 12047 <fields> 12048 <field> 12049 <name>DATA</name> 12050 <description>Data. The content of this register is valid only when RNG_IS =1. When TNRG is disabled, read returns 0x0000 0000.</description> 12051 <bitOffset>0</bitOffset> 12052 <bitWidth>32</bitWidth> 12053 </field> 12054 </fields> 12055 </register> 12056 </registers> 12057 </peripheral> 12058<!--TRNG Random Number Generator.--> 12059 <peripheral> 12060 <name>UART</name> 12061 <description>UART Low Power Registers</description> 12062 <baseAddress>0x40042000</baseAddress> 12063 <addressBlock> 12064 <offset>0x00</offset> 12065 <size>0x1000</size> 12066 <usage>registers</usage> 12067 </addressBlock> 12068 <registers> 12069 <register> 12070 <name>CTRL</name> 12071 <description>Control register</description> 12072 <addressOffset>0x0000</addressOffset> 12073 <fields> 12074 <field> 12075 <name>RX_THD_VAL</name> 12076 <description>This field specifies the depth of receive FIFO for interrupt generation (value 0 and > 16 are ignored) </description> 12077 <bitOffset>0</bitOffset> 12078 <bitWidth>4</bitWidth> 12079 </field> 12080 <field> 12081 <name>PAR_EN</name> 12082 <description>Parity Enable</description> 12083 <bitOffset>4</bitOffset> 12084 <bitWidth>1</bitWidth> 12085 </field> 12086 <field> 12087 <name>PAR_EO</name> 12088 <description>when PAREN=1 selects odd or even parity odd is 1 even is 0</description> 12089 <bitOffset>5</bitOffset> 12090 <bitWidth>1</bitWidth> 12091 </field> 12092 <field> 12093 <name>PAR_MD</name> 12094 <description>Selects parity based on 1s or 0s count (when PAREN=1) </description> 12095 <bitOffset>6</bitOffset> 12096 <bitWidth>1</bitWidth> 12097 </field> 12098 <field> 12099 <name>CTS_DIS</name> 12100 <description>CTS Sampling Disable </description> 12101 <bitOffset>7</bitOffset> 12102 <bitWidth>1</bitWidth> 12103 </field> 12104 <field> 12105 <name>TX_FLUSH</name> 12106 <description>Flushes the TX FIFO buffer. This bit is automatically cleared by hardware when flush is completed.</description> 12107 <bitOffset>8</bitOffset> 12108 <bitWidth>1</bitWidth> 12109 </field> 12110 <field> 12111 <name>RX_FLUSH</name> 12112 <description>Flushes the RX FIFO buffer. This bit is automatically cleared by hardware when flush is completed.</description> 12113 <bitOffset>9</bitOffset> 12114 <bitWidth>1</bitWidth> 12115 </field> 12116 <field> 12117 <name>CHAR_SIZE</name> 12118 <description>Selects UART character size</description> 12119 <bitOffset>10</bitOffset> 12120 <bitWidth>2</bitWidth> 12121 <enumeratedValues> 12122 <enumeratedValue> 12123 <name>5bits</name> 12124 <description>5 bits</description> 12125 <value>0</value> 12126 </enumeratedValue> 12127 <enumeratedValue> 12128 <name>6bits</name> 12129 <description>6 bits</description> 12130 <value>1</value> 12131 </enumeratedValue> 12132 <enumeratedValue> 12133 <name>7bits</name> 12134 <description>7 bits</description> 12135 <value>2</value> 12136 </enumeratedValue> 12137 <enumeratedValue> 12138 <name>8bits</name> 12139 <description>8 bits</description> 12140 <value>3</value> 12141 </enumeratedValue> 12142 </enumeratedValues> 12143 </field> 12144 <field> 12145 <name>STOPBITS</name> 12146 <description>Selects the number of stop bits that will be generated</description> 12147 <bitOffset>12</bitOffset> 12148 <bitWidth>1</bitWidth> 12149 </field> 12150 <field> 12151 <name>HFC_EN</name> 12152 <description>Enables/disables hardware flow control</description> 12153 <bitOffset>13</bitOffset> 12154 <bitWidth>1</bitWidth> 12155 </field> 12156 <field> 12157 <name>RTSDC</name> 12158 <description>Hardware Flow Control RTS Mode</description> 12159 <bitOffset>14</bitOffset> 12160 <bitWidth>1</bitWidth> 12161 </field> 12162 <field> 12163 <name>BCLKEN</name> 12164 <description>Baud clock enable</description> 12165 <bitOffset>15</bitOffset> 12166 <bitWidth>1</bitWidth> 12167 </field> 12168 <field> 12169 <name>BCLKSRC</name> 12170 <description>To select the UART clock source for the UART engine (except APB registers). Secondary clock (used for baud rate generator) can be asynchronous from APB clock.</description> 12171 <bitOffset>16</bitOffset> 12172 <bitWidth>2</bitWidth> 12173 <enumeratedValues> 12174 <enumeratedValue> 12175 <name>Peripheral_Clock</name> 12176 <description>apb clock</description> 12177 <value>0</value> 12178 </enumeratedValue> 12179 <enumeratedValue> 12180 <name>External_Clock</name> 12181 <description>Clock 1</description> 12182 <value>1</value> 12183 </enumeratedValue> 12184 <enumeratedValue> 12185 <name>CLK2</name> 12186 <description>Clock 2</description> 12187 <value>2</value> 12188 </enumeratedValue> 12189 <enumeratedValue> 12190 <name>CLK3</name> 12191 <description>Clock 3</description> 12192 <value>3</value> 12193 </enumeratedValue> 12194 </enumeratedValues> 12195 </field> 12196 <field> 12197 <name>DPFE_EN</name> 12198 <description>Data/Parity bit frame error detection enable</description> 12199 <bitOffset>18</bitOffset> 12200 <bitWidth>1</bitWidth> 12201 </field> 12202 <field> 12203 <name>BCLKRDY</name> 12204 <description>Baud clock Ready read only bit</description> 12205 <bitOffset>19</bitOffset> 12206 <bitWidth>1</bitWidth> 12207 </field> 12208 <field> 12209 <name>UCAGM</name> 12210 <description>UART Clock Auto Gating mode</description> 12211 <bitOffset>20</bitOffset> 12212 <bitWidth>1</bitWidth> 12213 </field> 12214 <field> 12215 <name>FDM</name> 12216 <description>Fractional Division Mode</description> 12217 <bitOffset>21</bitOffset> 12218 <bitWidth>1</bitWidth> 12219 </field> 12220 <field> 12221 <name>DESM</name> 12222 <description>RX Dual Edge Sampling Mode</description> 12223 <bitOffset>22</bitOffset> 12224 <bitWidth>1</bitWidth> 12225 </field> 12226 </fields> 12227 </register> 12228 <register> 12229 <name>STATUS</name> 12230 <description>Status register</description> 12231 <addressOffset>0x0004</addressOffset> 12232 <access>read-only</access> 12233 <fields> 12234 <field> 12235 <name>TX_BUSY</name> 12236 <description>Read-only flag indicating the UART transmit status</description> 12237 <bitOffset>0</bitOffset> 12238 <bitWidth>1</bitWidth> 12239 </field> 12240 <field> 12241 <name>RX_BUSY</name> 12242 <description>Read-only flag indicating the UART receiver status</description> 12243 <bitOffset>1</bitOffset> 12244 <bitWidth>1</bitWidth> 12245 </field> 12246 <field> 12247 <name>RX_EM</name> 12248 <description>Read-only flag indicating the RX FIFO state</description> 12249 <bitOffset>4</bitOffset> 12250 <bitWidth>1</bitWidth> 12251 </field> 12252 <field> 12253 <name>RX_FULL</name> 12254 <description>Read-only flag indicating the RX FIFO state</description> 12255 <bitOffset>5</bitOffset> 12256 <bitWidth>1</bitWidth> 12257 </field> 12258 <field> 12259 <name>TX_EM</name> 12260 <description>Read-only flag indicating the TX FIFO state</description> 12261 <bitOffset>6</bitOffset> 12262 <bitWidth>1</bitWidth> 12263 </field> 12264 <field> 12265 <name>TX_FULL</name> 12266 <description>Read-only flag indicating the TX FIFO state</description> 12267 <bitOffset>7</bitOffset> 12268 <bitWidth>1</bitWidth> 12269 </field> 12270 <field> 12271 <name>RX_LVL</name> 12272 <description>Indicates the number of bytes currently in the RX FIFO (0-RX FIFO_ELTS) </description> 12273 <bitOffset>8</bitOffset> 12274 <bitWidth>4</bitWidth> 12275 </field> 12276 <field> 12277 <name>TX_LVL</name> 12278 <description>Indicates the number of bytes currently in the TX FIFO (0-TX FIFO_ELTS) </description> 12279 <bitOffset>12</bitOffset> 12280 <bitWidth>4</bitWidth> 12281 </field> 12282 </fields> 12283 </register> 12284 <register> 12285 <name>INT_EN</name> 12286 <description>Interrupt Enable control register</description> 12287 <addressOffset>0x0008</addressOffset> 12288 <fields> 12289 <field> 12290 <name>RX_FERR</name> 12291 <description>Enable Interrupt For RX Frame Error</description> 12292 <bitOffset>0</bitOffset> 12293 <bitWidth>1</bitWidth> 12294 </field> 12295 <field> 12296 <name>RX_PAR</name> 12297 <description>Enable Interrupt For RX Parity Error</description> 12298 <bitOffset>1</bitOffset> 12299 <bitWidth>1</bitWidth> 12300 </field> 12301 <field> 12302 <name>CTS_EV</name> 12303 <description>Enable Interrupt For CTS signal change Error</description> 12304 <bitOffset>2</bitOffset> 12305 <bitWidth>1</bitWidth> 12306 </field> 12307 <field> 12308 <name>RX_OV</name> 12309 <description>Enable Interrupt For RX FIFO Overrun Error</description> 12310 <bitOffset>3</bitOffset> 12311 <bitWidth>1</bitWidth> 12312 </field> 12313 <field> 12314 <name>RX_THD</name> 12315 <description>Enable Interrupt For RX FIFO reaches the number of bytes configured by RXTHD</description> 12316 <bitOffset>4</bitOffset> 12317 <bitWidth>1</bitWidth> 12318 </field> 12319 <field> 12320 <name>TX_OB</name> 12321 <description>Enable Interrupt For TX FIFO has one byte remaining</description> 12322 <bitOffset>5</bitOffset> 12323 <bitWidth>1</bitWidth> 12324 </field> 12325 <field> 12326 <name>TX_HE</name> 12327 <description>Enable Interrupt For TX FIFO has half empty</description> 12328 <bitOffset>6</bitOffset> 12329 <bitWidth>1</bitWidth> 12330 </field> 12331 </fields> 12332 </register> 12333 <register> 12334 <name>INT_FL</name> 12335 <description>Interrupt status flags Control register</description> 12336 <addressOffset>0x000C</addressOffset> 12337 <fields> 12338 <field> 12339 <name>RX_FERR</name> 12340 <description>Flag for RX Frame Error Interrupt.</description> 12341 <bitOffset>0</bitOffset> 12342 <bitWidth>1</bitWidth> 12343 </field> 12344 <field> 12345 <name>RX_PAR</name> 12346 <description>Flag for RX Parity Error interrupt</description> 12347 <bitOffset>1</bitOffset> 12348 <bitWidth>1</bitWidth> 12349 </field> 12350 <field> 12351 <name>CTS_EV</name> 12352 <description>Flag for CTS signal change interrupt (hardware flow control disabled) </description> 12353 <bitOffset>2</bitOffset> 12354 <bitWidth>1</bitWidth> 12355 </field> 12356 <field> 12357 <name>RX_OV</name> 12358 <description>Flag for RX FIFO Overrun interrupt</description> 12359 <bitOffset>3</bitOffset> 12360 <bitWidth>1</bitWidth> 12361 </field> 12362 <field> 12363 <name>RX_THD</name> 12364 <description>Flag for interrupt when RX FIFO reaches the number of bytes configured by the RXTHD field</description> 12365 <bitOffset>4</bitOffset> 12366 <bitWidth>1</bitWidth> 12367 </field> 12368 <field> 12369 <name>TX_OB</name> 12370 <description>Flag for interrupt when TX FIFO has one byte remaining</description> 12371 <bitOffset>5</bitOffset> 12372 <bitWidth>1</bitWidth> 12373 </field> 12374 <field> 12375 <name>TX_HE</name> 12376 <description>Flag for interrupt when TX FIFO is half empty</description> 12377 <bitOffset>6</bitOffset> 12378 <bitWidth>1</bitWidth> 12379 </field> 12380 </fields> 12381 </register> 12382 <register> 12383 <name>CLKDIV</name> 12384 <description>Clock Divider register</description> 12385 <addressOffset>0x0010</addressOffset> 12386 <fields> 12387 <field> 12388 <name>CLKDIV</name> 12389 <description>Baud rate divisor value</description> 12390 <bitOffset>0</bitOffset> 12391 <bitWidth>20</bitWidth> 12392 </field> 12393 </fields> 12394 </register> 12395 <register> 12396 <name>OSR</name> 12397 <description>Over Sampling Rate register</description> 12398 <addressOffset>0x0014</addressOffset> 12399 <fields> 12400 <field> 12401 <name>OSR</name> 12402 <description>OSR</description> 12403 <bitOffset>0</bitOffset> 12404 <bitWidth>3</bitWidth> 12405 </field> 12406 </fields> 12407 </register> 12408 <register> 12409 <name>TXPEEK</name> 12410 <description>TX FIFO Output Peek register</description> 12411 <addressOffset>0x0018</addressOffset> 12412 <fields> 12413 <field> 12414 <name>DATA</name> 12415 <description>Read TX FIFO next data. Reading from this field does not affect the contents of TX FIFO. Note that the parity bit is available from this field.</description> 12416 <bitOffset>0</bitOffset> 12417 <bitWidth>8</bitWidth> 12418 </field> 12419 </fields> 12420 </register> 12421 <register> 12422 <name>PNR</name> 12423 <description> Pin register</description> 12424 <addressOffset>0x001C</addressOffset> 12425 <fields> 12426 <field> 12427 <name>CTS</name> 12428 <description>Current sampled value of CTS IO</description> 12429 <bitOffset>0</bitOffset> 12430 <bitWidth>1</bitWidth> 12431 <access>read-only</access> 12432 </field> 12433 <field> 12434 <name>RTS</name> 12435 <description>This bit controls the value to apply on the RTS IO. If set to 1, the RTS IO is set to high level. If set to 0, the RTS IO is set to low level.</description> 12436 <bitOffset>1</bitOffset> 12437 <bitWidth>1</bitWidth> 12438 </field> 12439 </fields> 12440 </register> 12441 <register> 12442 <name>FIFO</name> 12443 <description>FIFO Read/Write register</description> 12444 <addressOffset>0x0020</addressOffset> 12445 <fields> 12446 <field> 12447 <name>DATA</name> 12448 <description>Load/unload location for TX and RX FIFO buffers.</description> 12449 <bitOffset>0</bitOffset> 12450 <bitWidth>8</bitWidth> 12451 </field> 12452 <field> 12453 <name>RX_PAR</name> 12454 <description>Parity error flag for next byte to be read from FIFO.</description> 12455 <bitOffset>8</bitOffset> 12456 <bitWidth>1</bitWidth> 12457 </field> 12458 </fields> 12459 </register> 12460 <register> 12461 <name>DMA</name> 12462 <description>DMA Configuration register</description> 12463 <addressOffset>0x0030</addressOffset> 12464 <fields> 12465 <field> 12466 <name>TX_THD_VAL</name> 12467 <description>TX FIFO Level DMA Trigger If the TX FIFO level is less than this value, then the TX FIFO DMA interface will send a signal to system DMA to notify that TX FIFO is ready to receive data from memory.</description> 12468 <bitOffset>0</bitOffset> 12469 <bitWidth>4</bitWidth> 12470 </field> 12471 <field> 12472 <name>TX_EN</name> 12473 <description>TX DMA channel enable</description> 12474 <bitOffset>4</bitOffset> 12475 <bitWidth>1</bitWidth> 12476 </field> 12477 <field> 12478 <name>RX_THD_VAL</name> 12479 <description>Rx FIFO Level DMA Trigger If the RX FIFO level is greater than this value, then the RX FIFO DMA interface will send a signal to the system DMA to notify that RX FIFO has characters to transfer to memory.</description> 12480 <bitOffset>5</bitOffset> 12481 <bitWidth>4</bitWidth> 12482 </field> 12483 <field> 12484 <name>RX_EN</name> 12485 <description>RX DMA channel enable</description> 12486 <bitOffset>9</bitOffset> 12487 <bitWidth>1</bitWidth> 12488 </field> 12489 </fields> 12490 </register> 12491 <register> 12492 <name>WKEN</name> 12493 <description>Wake up enable Control register</description> 12494 <addressOffset>0x0034</addressOffset> 12495 <fields> 12496 <field> 12497 <name>RX_NE</name> 12498 <description>Wake-Up Enable for RX FIFO Not Empty</description> 12499 <bitOffset>0</bitOffset> 12500 <bitWidth>1</bitWidth> 12501 </field> 12502 <field> 12503 <name>RX_FULL</name> 12504 <description>Wake-Up Enable for RX FIFO Full</description> 12505 <bitOffset>1</bitOffset> 12506 <bitWidth>1</bitWidth> 12507 </field> 12508 <field> 12509 <name>RX_THD</name> 12510 <description>Wake-Up Enable for RX FIFO Threshold Met</description> 12511 <bitOffset>2</bitOffset> 12512 <bitWidth>1</bitWidth> 12513 </field> 12514 </fields> 12515 </register> 12516 <register> 12517 <name>WKFL</name> 12518 <description>Wake up Flags register</description> 12519 <addressOffset>0x0038</addressOffset> 12520 <fields> 12521 <field> 12522 <name>RX_NE</name> 12523 <description>Wake-Up Flag for RX FIFO Not Empty</description> 12524 <bitOffset>0</bitOffset> 12525 <bitWidth>1</bitWidth> 12526 </field> 12527 <field> 12528 <name>RX_FULL</name> 12529 <description>Wake-Up Flag for RX FIFO Full</description> 12530 <bitOffset>1</bitOffset> 12531 <bitWidth>1</bitWidth> 12532 </field> 12533 <field> 12534 <name>RX_THD</name> 12535 <description>Wake-Up Flag for RX FIFO Threshold Met</description> 12536 <bitOffset>2</bitOffset> 12537 <bitWidth>1</bitWidth> 12538 </field> 12539 </fields> 12540 </register> 12541 </registers> 12542 </peripheral> 12543<!--UART UART Low Power Registers--> 12544 <peripheral derivedFrom="UART"> 12545 <name>UART1</name> 12546 <description>UART Low Power Registers 1</description> 12547 <baseAddress>0x40043000</baseAddress> 12548 </peripheral> 12549<!--UART1 UART Low Power Registers 1--> 12550 <peripheral derivedFrom="UART"> 12551 <name>UART2</name> 12552 <description>UART Low Power Registers 2</description> 12553 <baseAddress>0x40044000</baseAddress> 12554 </peripheral> 12555<!--UART2 UART Low Power Registers 2--> 12556 <peripheral derivedFrom="UART"> 12557 <name>UART3</name> 12558 <description>UART Low Power Registers 3</description> 12559 <baseAddress>0x40145000</baseAddress> 12560 </peripheral> 12561<!--UART3 UART Low Power Registers 3--> 12562 <peripheral> 12563 <name>WDT</name> 12564 <description>Windowed Watchdog Timer</description> 12565 <baseAddress>0x40003000</baseAddress> 12566 <addressBlock> 12567 <offset>0x00</offset> 12568 <size>0x0400</size> 12569 <usage>registers</usage> 12570 </addressBlock> 12571 <interrupt> 12572 <name>WWDT</name> 12573 <value>1</value> 12574 </interrupt> 12575 <registers> 12576 <register> 12577 <name>CTRL</name> 12578 <description>Watchdog Timer Control Register.</description> 12579 <addressOffset>0x00</addressOffset> 12580 <access>read-write</access> 12581 <fields> 12582 <field> 12583 <name>INT_LATE_VAL</name> 12584 <description>Windowed Watchdog Interrupt Upper Limit. Sets the number of WDTCLK cycles until a windowed watchdog timer interrupt is generated (if enabled) if the CPU does not write the windowed watchdog reset sequence to the WWDT_RST register before the watchdog timer has counted this time period since the last timer reset.</description> 12585 <bitOffset>0</bitOffset> 12586 <bitWidth>4</bitWidth> 12587 <enumeratedValues> 12588 <enumeratedValue> 12589 <name>wdt2pow31</name> 12590 <description>2**31 clock cycles.</description> 12591 <value>0</value> 12592 </enumeratedValue> 12593 <enumeratedValue> 12594 <name>wdt2pow30</name> 12595 <description>2**30 clock cycles.</description> 12596 <value>1</value> 12597 </enumeratedValue> 12598 <enumeratedValue> 12599 <name>wdt2pow29</name> 12600 <description>2**29 clock cycles.</description> 12601 <value>2</value> 12602 </enumeratedValue> 12603 <enumeratedValue> 12604 <name>wdt2pow28</name> 12605 <description>2**28 clock cycles.</description> 12606 <value>3</value> 12607 </enumeratedValue> 12608 <enumeratedValue> 12609 <name>wdt2pow27</name> 12610 <description>2^27 clock cycles.</description> 12611 <value>4</value> 12612 </enumeratedValue> 12613 <enumeratedValue> 12614 <name>wdt2pow26</name> 12615 <description>2**26 clock cycles.</description> 12616 <value>5</value> 12617 </enumeratedValue> 12618 <enumeratedValue> 12619 <name>wdt2pow25</name> 12620 <description>2**25 clock cycles.</description> 12621 <value>6</value> 12622 </enumeratedValue> 12623 <enumeratedValue> 12624 <name>wdt2pow24</name> 12625 <description>2**24 clock cycles.</description> 12626 <value>7</value> 12627 </enumeratedValue> 12628 <enumeratedValue> 12629 <name>wdt2pow23</name> 12630 <description>2**23 clock cycles.</description> 12631 <value>8</value> 12632 </enumeratedValue> 12633 <enumeratedValue> 12634 <name>wdt2pow22</name> 12635 <description>2**22 clock cycles.</description> 12636 <value>9</value> 12637 </enumeratedValue> 12638 <enumeratedValue> 12639 <name>wdt2pow21</name> 12640 <description>2**21 clock cycles.</description> 12641 <value>10</value> 12642 </enumeratedValue> 12643 <enumeratedValue> 12644 <name>wdt2pow20</name> 12645 <description>2**20 clock cycles.</description> 12646 <value>11</value> 12647 </enumeratedValue> 12648 <enumeratedValue> 12649 <name>wdt2pow19</name> 12650 <description>2**19 clock cycles.</description> 12651 <value>12</value> 12652 </enumeratedValue> 12653 <enumeratedValue> 12654 <name>wdt2pow18</name> 12655 <description>2**18 clock cycles.</description> 12656 <value>13</value> 12657 </enumeratedValue> 12658 <enumeratedValue> 12659 <name>wdt2pow17</name> 12660 <description>2**17 clock cycles.</description> 12661 <value>14</value> 12662 </enumeratedValue> 12663 <enumeratedValue> 12664 <name>wdt2pow16</name> 12665 <description>2**16 clock cycles.</description> 12666 <value>15</value> 12667 </enumeratedValue> 12668 </enumeratedValues> 12669 </field> 12670 <field> 12671 <name>RST_LATE_VAL</name> 12672 <description>Windowed Watchdog Reset Upper Limit. Sets the number of WDTCLK cycles until a system reset occurs (if enabled) if the CPU does not write the watchdog reset sequence to the WDT_RST register before the watchdog timer has counted this time period since the last timer reset.</description> 12673 <bitOffset>4</bitOffset> 12674 <bitWidth>4</bitWidth> 12675 <enumeratedValues> 12676 <enumeratedValue> 12677 <name>wdt2pow31</name> 12678 <description>2**31 clock cycles.</description> 12679 <value>0</value> 12680 </enumeratedValue> 12681 <enumeratedValue> 12682 <name>wdt2pow30</name> 12683 <description>2**30 clock cycles.</description> 12684 <value>1</value> 12685 </enumeratedValue> 12686 <enumeratedValue> 12687 <name>wdt2pow29</name> 12688 <description>2**29 clock cycles.</description> 12689 <value>2</value> 12690 </enumeratedValue> 12691 <enumeratedValue> 12692 <name>wdt2pow28</name> 12693 <description>2**28 clock cycles.</description> 12694 <value>3</value> 12695 </enumeratedValue> 12696 <enumeratedValue> 12697 <name>wdt2pow27</name> 12698 <description>2^27 clock cycles.</description> 12699 <value>4</value> 12700 </enumeratedValue> 12701 <enumeratedValue> 12702 <name>wdt2pow26</name> 12703 <description>2**26 clock cycles.</description> 12704 <value>5</value> 12705 </enumeratedValue> 12706 <enumeratedValue> 12707 <name>wdt2pow25</name> 12708 <description>2**25 clock cycles.</description> 12709 <value>6</value> 12710 </enumeratedValue> 12711 <enumeratedValue> 12712 <name>wdt2pow24</name> 12713 <description>2**24 clock cycles.</description> 12714 <value>7</value> 12715 </enumeratedValue> 12716 <enumeratedValue> 12717 <name>wdt2pow23</name> 12718 <description>2**23 clock cycles.</description> 12719 <value>8</value> 12720 </enumeratedValue> 12721 <enumeratedValue> 12722 <name>wdt2pow22</name> 12723 <description>2**22 clock cycles.</description> 12724 <value>9</value> 12725 </enumeratedValue> 12726 <enumeratedValue> 12727 <name>wdt2pow21</name> 12728 <description>2**21 clock cycles.</description> 12729 <value>10</value> 12730 </enumeratedValue> 12731 <enumeratedValue> 12732 <name>wdt2pow20</name> 12733 <description>2**20 clock cycles.</description> 12734 <value>11</value> 12735 </enumeratedValue> 12736 <enumeratedValue> 12737 <name>wdt2pow19</name> 12738 <description>2**19 clock cycles.</description> 12739 <value>12</value> 12740 </enumeratedValue> 12741 <enumeratedValue> 12742 <name>wdt2pow18</name> 12743 <description>2**18 clock cycles.</description> 12744 <value>13</value> 12745 </enumeratedValue> 12746 <enumeratedValue> 12747 <name>wdt2pow17</name> 12748 <description>2**17 clock cycles.</description> 12749 <value>14</value> 12750 </enumeratedValue> 12751 <enumeratedValue> 12752 <name>wdt2pow16</name> 12753 <description>2**16 clock cycles.</description> 12754 <value>15</value> 12755 </enumeratedValue> 12756 </enumeratedValues> 12757 </field> 12758 <field> 12759 <name>EN</name> 12760 <description>Windowed Watchdog Timer Enable.</description> 12761 <bitOffset>8</bitOffset> 12762 <bitWidth>1</bitWidth> 12763 <enumeratedValues> 12764 <enumeratedValue> 12765 <name>dis</name> 12766 <description>Disable.</description> 12767 <value>0</value> 12768 </enumeratedValue> 12769 <enumeratedValue> 12770 <name>en</name> 12771 <description>Enable.</description> 12772 <value>1</value> 12773 </enumeratedValue> 12774 </enumeratedValues> 12775 </field> 12776 <field> 12777 <name>INT_LATE</name> 12778 <description>Windowed Watchdog Timer Interrupt Flag Too Late.</description> 12779 <bitOffset>9</bitOffset> 12780 <bitWidth>1</bitWidth> 12781 <enumeratedValues> 12782 <usage>read-write</usage> 12783 <enumeratedValue> 12784 <name>inactive</name> 12785 <description>No interrupt is pending.</description> 12786 <value>0</value> 12787 </enumeratedValue> 12788 <enumeratedValue> 12789 <name>pending</name> 12790 <description>An interrupt is pending.</description> 12791 <value>1</value> 12792 </enumeratedValue> 12793 </enumeratedValues> 12794 </field> 12795 <field> 12796 <name>WDT_INT_EN</name> 12797 <description>Windowed Watchdog Timer Interrupt Enable.</description> 12798 <bitOffset>10</bitOffset> 12799 <bitWidth>1</bitWidth> 12800 <enumeratedValues> 12801 <enumeratedValue> 12802 <name>dis</name> 12803 <description>Disable.</description> 12804 <value>0</value> 12805 </enumeratedValue> 12806 <enumeratedValue> 12807 <name>en</name> 12808 <description>Enable.</description> 12809 <value>1</value> 12810 </enumeratedValue> 12811 </enumeratedValues> 12812 </field> 12813 <field> 12814 <name>WDT_RST_EN</name> 12815 <description>Windowed Watchdog Timer Reset Enable.</description> 12816 <bitOffset>11</bitOffset> 12817 <bitWidth>1</bitWidth> 12818 <enumeratedValues> 12819 <enumeratedValue> 12820 <name>dis</name> 12821 <description>Disable.</description> 12822 <value>0</value> 12823 </enumeratedValue> 12824 <enumeratedValue> 12825 <name>en</name> 12826 <description>Enable.</description> 12827 <value>1</value> 12828 </enumeratedValue> 12829 </enumeratedValues> 12830 </field> 12831 <field> 12832 <name>INT_EARLY</name> 12833 <description>Windowed Watchdog Timer Interrupt Flag Too Soon.</description> 12834 <bitOffset>12</bitOffset> 12835 <bitWidth>1</bitWidth> 12836 <enumeratedValues> 12837 <usage>read-write</usage> 12838 <enumeratedValue> 12839 <name>inactive</name> 12840 <description>No interrupt is pending.</description> 12841 <value>0</value> 12842 </enumeratedValue> 12843 <enumeratedValue> 12844 <name>pending</name> 12845 <description>An interrupt is pending.</description> 12846 <value>1</value> 12847 </enumeratedValue> 12848 </enumeratedValues> 12849 </field> 12850 <field> 12851 <name>INT_EARLY_VAL</name> 12852 <description>Windowed Watchdog Interrupt Lower Limit. Sets the number of WDTCLK cycles that establishes the lower boundary of the watchdog window. A windowed watchdog timer interrupt is generated (if enabled) if the CPU writes the windowed watchdog reset sequence to the WWDT_RST register before the watchdog timer has counted this time period since the last timer reset.</description> 12853 <bitOffset>16</bitOffset> 12854 <bitWidth>4</bitWidth> 12855 <enumeratedValues> 12856 <enumeratedValue> 12857 <name>wdt2pow31</name> 12858 <description>2**31 clock cycles.</description> 12859 <value>0</value> 12860 </enumeratedValue> 12861 <enumeratedValue> 12862 <name>wdt2pow30</name> 12863 <description>2**30 clock cycles.</description> 12864 <value>1</value> 12865 </enumeratedValue> 12866 <enumeratedValue> 12867 <name>wdt2pow29</name> 12868 <description>2**29 clock cycles.</description> 12869 <value>2</value> 12870 </enumeratedValue> 12871 <enumeratedValue> 12872 <name>wdt2pow28</name> 12873 <description>2**28 clock cycles.</description> 12874 <value>3</value> 12875 </enumeratedValue> 12876 <enumeratedValue> 12877 <name>wdt2pow27</name> 12878 <description>2^27 clock cycles.</description> 12879 <value>4</value> 12880 </enumeratedValue> 12881 <enumeratedValue> 12882 <name>wdt2pow26</name> 12883 <description>2**26 clock cycles.</description> 12884 <value>5</value> 12885 </enumeratedValue> 12886 <enumeratedValue> 12887 <name>wdt2pow25</name> 12888 <description>2**25 clock cycles.</description> 12889 <value>6</value> 12890 </enumeratedValue> 12891 <enumeratedValue> 12892 <name>wdt2pow24</name> 12893 <description>2**24 clock cycles.</description> 12894 <value>7</value> 12895 </enumeratedValue> 12896 <enumeratedValue> 12897 <name>wdt2pow23</name> 12898 <description>2**23 clock cycles.</description> 12899 <value>8</value> 12900 </enumeratedValue> 12901 <enumeratedValue> 12902 <name>wdt2pow22</name> 12903 <description>2**22 clock cycles.</description> 12904 <value>9</value> 12905 </enumeratedValue> 12906 <enumeratedValue> 12907 <name>wdt2pow21</name> 12908 <description>2**21 clock cycles.</description> 12909 <value>10</value> 12910 </enumeratedValue> 12911 <enumeratedValue> 12912 <name>wdt2pow20</name> 12913 <description>2**20 clock cycles.</description> 12914 <value>11</value> 12915 </enumeratedValue> 12916 <enumeratedValue> 12917 <name>wdt2pow19</name> 12918 <description>2**19 clock cycles.</description> 12919 <value>12</value> 12920 </enumeratedValue> 12921 <enumeratedValue> 12922 <name>wdt2pow18</name> 12923 <description>2**18 clock cycles.</description> 12924 <value>13</value> 12925 </enumeratedValue> 12926 <enumeratedValue> 12927 <name>wdt2pow17</name> 12928 <description>2**17 clock cycles.</description> 12929 <value>14</value> 12930 </enumeratedValue> 12931 <enumeratedValue> 12932 <name>wdt2pow16</name> 12933 <description>2**16 clock cycles.</description> 12934 <value>15</value> 12935 </enumeratedValue> 12936 </enumeratedValues> 12937 </field> 12938 <field> 12939 <name>RST_EARLY_VAL</name> 12940 <description>Windowed Watchdog Reset Lower Limit. Sets the number of WDTCLK cycles that establishes the lower boundary of the watchdog window. A system reset occurs (if enabled) if the CPU writes the windowed watchdog reset sequence to the WWDT_RST register before the watchdog timer has counted this time period since the last timer reset.</description> 12941 <bitOffset>20</bitOffset> 12942 <bitWidth>4</bitWidth> 12943 <enumeratedValues> 12944 <enumeratedValue> 12945 <name>wdt2pow31</name> 12946 <description>2**31 clock cycles.</description> 12947 <value>0</value> 12948 </enumeratedValue> 12949 <enumeratedValue> 12950 <name>wdt2pow30</name> 12951 <description>2**30 clock cycles.</description> 12952 <value>1</value> 12953 </enumeratedValue> 12954 <enumeratedValue> 12955 <name>wdt2pow29</name> 12956 <description>2**29 clock cycles.</description> 12957 <value>2</value> 12958 </enumeratedValue> 12959 <enumeratedValue> 12960 <name>wdt2pow28</name> 12961 <description>2**28 clock cycles.</description> 12962 <value>3</value> 12963 </enumeratedValue> 12964 <enumeratedValue> 12965 <name>wdt2pow27</name> 12966 <description>2^27 clock cycles.</description> 12967 <value>4</value> 12968 </enumeratedValue> 12969 <enumeratedValue> 12970 <name>wdt2pow26</name> 12971 <description>2**26 clock cycles.</description> 12972 <value>5</value> 12973 </enumeratedValue> 12974 <enumeratedValue> 12975 <name>wdt2pow25</name> 12976 <description>2**25 clock cycles.</description> 12977 <value>6</value> 12978 </enumeratedValue> 12979 <enumeratedValue> 12980 <name>wdt2pow24</name> 12981 <description>2**24 clock cycles.</description> 12982 <value>7</value> 12983 </enumeratedValue> 12984 <enumeratedValue> 12985 <name>wdt2pow23</name> 12986 <description>2**23 clock cycles.</description> 12987 <value>8</value> 12988 </enumeratedValue> 12989 <enumeratedValue> 12990 <name>wdt2pow22</name> 12991 <description>2**22 clock cycles.</description> 12992 <value>9</value> 12993 </enumeratedValue> 12994 <enumeratedValue> 12995 <name>wdt2pow21</name> 12996 <description>2**21 clock cycles.</description> 12997 <value>10</value> 12998 </enumeratedValue> 12999 <enumeratedValue> 13000 <name>wdt2pow20</name> 13001 <description>2**20 clock cycles.</description> 13002 <value>11</value> 13003 </enumeratedValue> 13004 <enumeratedValue> 13005 <name>wdt2pow19</name> 13006 <description>2**19 clock cycles.</description> 13007 <value>12</value> 13008 </enumeratedValue> 13009 <enumeratedValue> 13010 <name>wdt2pow18</name> 13011 <description>2**18 clock cycles.</description> 13012 <value>13</value> 13013 </enumeratedValue> 13014 <enumeratedValue> 13015 <name>wdt2pow17</name> 13016 <description>2**17 clock cycles.</description> 13017 <value>14</value> 13018 </enumeratedValue> 13019 <enumeratedValue> 13020 <name>wdt2pow16</name> 13021 <description>2**16 clock cycles.</description> 13022 <value>15</value> 13023 </enumeratedValue> 13024 </enumeratedValues> 13025 </field> 13026 <field> 13027 <name>CLKRDY_IE</name> 13028 <description>Switch Ready Interrupt Enable. Fires an interrupt when it is safe to swithc the clock.</description> 13029 <bitOffset>27</bitOffset> 13030 <bitWidth>1</bitWidth> 13031 </field> 13032 <field> 13033 <name>CLKRDY</name> 13034 <description>Clock Status.</description> 13035 <bitOffset>28</bitOffset> 13036 <bitWidth>1</bitWidth> 13037 </field> 13038 <field> 13039 <name>WIN_EN</name> 13040 <description>Enables the Windowed Watchdog Function.</description> 13041 <bitOffset>29</bitOffset> 13042 <bitWidth>1</bitWidth> 13043 <enumeratedValues> 13044 <enumeratedValue> 13045 <name>dis</name> 13046 <description>Windowed Mode Disabled (i.e. Compatibility Mode).</description> 13047 <value>0</value> 13048 </enumeratedValue> 13049 <enumeratedValue> 13050 <name>en</name> 13051 <description>Windowed Mode Enabled.</description> 13052 <value>1</value> 13053 </enumeratedValue> 13054 </enumeratedValues> 13055 </field> 13056 <field> 13057 <name>RST_EARLY</name> 13058 <description>Windowed Watchdog Timer Reset Flag Too Soon.</description> 13059 <bitOffset>30</bitOffset> 13060 <bitWidth>1</bitWidth> 13061 <enumeratedValues> 13062 <usage>read-write</usage> 13063 <enumeratedValue> 13064 <name>noEvent</name> 13065 <description>The event has not occurred.</description> 13066 <value>0</value> 13067 </enumeratedValue> 13068 <enumeratedValue> 13069 <name>occurred</name> 13070 <description>The event has occurred.</description> 13071 <value>1</value> 13072 </enumeratedValue> 13073 </enumeratedValues> 13074 </field> 13075 <field> 13076 <name>RST_LATE</name> 13077 <description>Windowed Watchdog Timer Reset Flag Too Late.</description> 13078 <bitOffset>31</bitOffset> 13079 <bitWidth>1</bitWidth> 13080 <enumeratedValues> 13081 <usage>read-write</usage> 13082 <enumeratedValue> 13083 <name>noEvent</name> 13084 <description>The event has not occurred.</description> 13085 <value>0</value> 13086 </enumeratedValue> 13087 <enumeratedValue> 13088 <name>occurred</name> 13089 <description>The event has occurred.</description> 13090 <value>1</value> 13091 </enumeratedValue> 13092 </enumeratedValues> 13093 </field> 13094 </fields> 13095 </register> 13096 <register> 13097 <name>RST</name> 13098 <description>Windowed Watchdog Timer Reset Register.</description> 13099 <addressOffset>0x04</addressOffset> 13100 <access>write-only</access> 13101 <fields> 13102 <field> 13103 <name>RESET</name> 13104 <description>Writing the watchdog counter 'reset sequence' to this register resets the watchdog counter. If the watchdog count exceeds INT_PERIOD_UPPER_LIMIT then a watchdog interrupt will occur, if enabled. If the watchdog count exceeds RST_PERIOD_UPPER_LIMIT then a watchdog reset will occur, if enabled.</description> 13105 <bitOffset>0</bitOffset> 13106 <bitWidth>8</bitWidth> 13107 <enumeratedValues> 13108 <enumeratedValue> 13109 <name>seq0</name> 13110 <description>The first value to be written to reset the WDT.</description> 13111 <value>0x000000A5</value> 13112 </enumeratedValue> 13113 <enumeratedValue> 13114 <name>seq1</name> 13115 <description>The second value to be written to reset the WDT.</description> 13116 <value>0x0000005A</value> 13117 </enumeratedValue> 13118 </enumeratedValues> 13119 </field> 13120 </fields> 13121 </register> 13122 <register> 13123 <name>CLKSEL</name> 13124 <description>Windowed Watchdog Timer Clock Select Register.</description> 13125 <addressOffset>0x08</addressOffset> 13126 <access>read-write</access> 13127 <fields> 13128 <field> 13129 <name>SOURCE</name> 13130 <description>WWDT Clock Selection Register.</description> 13131 <bitOffset>0</bitOffset> 13132 <bitWidth>3</bitWidth> 13133 </field> 13134 </fields> 13135 </register> 13136 <register> 13137 <name>CNT</name> 13138 <description>Windowed Watchdog Timer Count Register.</description> 13139 <addressOffset>0x0C</addressOffset> 13140 <access>read-only</access> 13141 <fields> 13142 <field> 13143 <name>COUNT</name> 13144 <description>Current Value of the Windowed Watchdog Timer Counter.</description> 13145 <bitOffset>0</bitOffset> 13146 <bitWidth>32</bitWidth> 13147 </field> 13148 </fields> 13149 </register> 13150 </registers> 13151 </peripheral> 13152<!--WDT Windowed Watchdog Timer--> 13153 <peripheral derivedFrom="WDT"> 13154 <name>WDT1</name> 13155 <description>Windowed Watchdog Timer 1</description> 13156 <baseAddress>0x40003400</baseAddress> 13157 <interrupt> 13158 <name>WDT1</name> 13159 <description>WDT1 IRQ</description> 13160 <value>57</value> 13161 </interrupt> 13162 </peripheral> 13163<!--WDT1 Windowed Watchdog Timer 1--> 13164 </peripherals> 13165</device> 13166