Home
last modified time | relevance | path

Searched refs:eight (Results 1 – 22 of 22) sorted by relevance

/Zephyr-latest/drivers/pwm/
DKconfig.it8xxx214 eight PWM channels each with 8-bit duty cycle.
/Zephyr-latest/drivers/interrupt_controller/
DKconfig.rv32m115 eight channels; each channel has its own level 1 interrupt to
/Zephyr-latest/samples/subsys/canbus/isotp/
DREADME.rst12 a block-size (BS) of eight frames, and a short one that has a minimal
/Zephyr-latest/boards/renesas/rcar_spider_s4/doc/
Drcar_spider_a55.rst19 * eight 1.2GHz Arm Cortex-A55 cores, 2 cores x 4 clusters;
/Zephyr-latest/tests/benchmarks/thread_metric/
DKconfig10 The Thread-Metric benchmark suite consists of eight RTOS tests.
/Zephyr-latest/boards/atmel/sam0/samc21n_xpro/doc/
Dindex.rst69 The SAMC21 MCU has eight SERCOM based USARTs with three configured as USARTs in
/Zephyr-latest/boards/silabs/dev_kits/sltb004a/doc/
Dindex.rst51 The EFR32MG12 SoC has eight gpio controllers (PORTA, PORTB, PORTC, PORTD,
/Zephyr-latest/boards/nxp/mimxrt1024_evk/doc/
Dindex.rst196 The MIMXRT1024 SoC has eight UARTs. One is configured for the console and the
/Zephyr-latest/boards/nxp/mimxrt1020_evk/doc/
Dindex.rst208 The MIMXRT1020 SoC has eight UARTs. ``LPUART1`` is configured for the console,
/Zephyr-latest/boards/nxp/mimxrt700_evk/doc/
Dindex.rst16 which is capable of processing up to eight 32x16 MACs per instruction cycle. It can be used for off…
/Zephyr-latest/boards/nxp/mimxrt1062_fmurt6/doc/
Dindex.rst241 The MIMXRT1062 SoC has eight UARTs. ``LPUART7`` is configured for the console,
/Zephyr-latest/boards/nxp/mimxrt595_evk/doc/
Dindex.rst37 - Support for up to eight off-board digital microphones via 12-pin header
/Zephyr-latest/boards/nxp/mimxrt685_evk/doc/
Dindex.rst34 - Support for up to eight off-board digital microphones via 12-pin header
/Zephyr-latest/boards/st/nucleo_h533re/doc/
Dindex.rst56 - Up to eight configurable SAU regions
/Zephyr-latest/boards/nxp/mimxrt1040_evk/doc/
Dindex.rst190 The MIMXRT1040 SoC has eight UARTs. ``LPUART1`` is configured for the console,
/Zephyr-latest/boards/nxp/mimxrt1064_evk/doc/
Dindex.rst307 The MIMXRT1064 SoC has eight UARTs. ``LPUART1`` is configured for the console
/Zephyr-latest/doc/hardware/peripherals/can/
Dcontroller.rst124 This basic sample sends a CAN frame with standard identifier 0x123 and eight
/Zephyr-latest/boards/nxp/mimxrt1050_evk/doc/
Dindex.rst290 The MIMXRT1050 SoC has eight UARTs. ``LPUART1`` is configured for the console,
/Zephyr-latest/boards/ezurio/bl5340_dvk/doc/
Dindex.rst67 An eight-pin GPIO port expander is used to provide additional inputs
/Zephyr-latest/boards/nxp/mimxrt1060_evk/doc/
Dindex.rst315 The MIMXRT1060 SoC has eight UARTs. ``LPUART1`` is configured for the console,
/Zephyr-latest/scripts/
Dspelling.txt590 eigth||eight
/Zephyr-latest/doc/releases/
Drelease-notes-2.5.rst1691 * :github:`28363` - ssd16xx: off-by-one with non-multiple-of-eight heights