/hal_stm32-latest/stm32cube/stm32u5xx/soc/ |
D | stm32u595xx.h | 13015 #define XSPI_CCR_IDTR_Pos (3U) macro 13016 #define XSPI_CCR_IDTR_Msk (0x1UL << XSPI_CCR_IDTR_Pos) /*!< 0x00… 13468 #define OCTOSPI_CCR_IDTR_Pos XSPI_CCR_IDTR_Pos 13879 #define HSPI_CCR_IDTR_Pos XSPI_CCR_IDTR_Pos
|
D | stm32u5a5xx.h | 13464 #define XSPI_CCR_IDTR_Pos (3U) macro 13465 #define XSPI_CCR_IDTR_Msk (0x1UL << XSPI_CCR_IDTR_Pos) /*!< 0x00… 13917 #define OCTOSPI_CCR_IDTR_Pos XSPI_CCR_IDTR_Pos 14328 #define HSPI_CCR_IDTR_Pos XSPI_CCR_IDTR_Pos
|
D | stm32u5f7xx.h | 14513 #define XSPI_CCR_IDTR_Pos (3U) macro 14514 #define XSPI_CCR_IDTR_Msk (0x1UL << XSPI_CCR_IDTR_Pos) /*!< 0x00… 14966 #define OCTOSPI_CCR_IDTR_Pos XSPI_CCR_IDTR_Pos 15377 #define HSPI_CCR_IDTR_Pos XSPI_CCR_IDTR_Pos
|
D | stm32u545xx.h | 12065 #define XSPI_CCR_IDTR_Pos (3U) macro 12066 #define XSPI_CCR_IDTR_Msk (0x1UL << XSPI_CCR_IDTR_Pos) /*!< 0x00… 12484 #define OCTOSPI_CCR_IDTR_Pos XSPI_CCR_IDTR_Pos
|
D | stm32u535xx.h | 11665 #define XSPI_CCR_IDTR_Pos (3U) macro 11666 #define XSPI_CCR_IDTR_Msk (0x1UL << XSPI_CCR_IDTR_Pos) /*!< 0x00… 12084 #define OCTOSPI_CCR_IDTR_Pos XSPI_CCR_IDTR_Pos
|
D | stm32u599xx.h | 16734 #define XSPI_CCR_IDTR_Pos (3U) macro 16735 #define XSPI_CCR_IDTR_Msk (0x1UL << XSPI_CCR_IDTR_Pos) /*!< 0x00… 17187 #define OCTOSPI_CCR_IDTR_Pos XSPI_CCR_IDTR_Pos 17598 #define HSPI_CCR_IDTR_Pos XSPI_CCR_IDTR_Pos
|
D | stm32u5g7xx.h | 14962 #define XSPI_CCR_IDTR_Pos (3U) macro 14963 #define XSPI_CCR_IDTR_Msk (0x1UL << XSPI_CCR_IDTR_Pos) /*!< 0x00… 15415 #define OCTOSPI_CCR_IDTR_Pos XSPI_CCR_IDTR_Pos 15826 #define HSPI_CCR_IDTR_Pos XSPI_CCR_IDTR_Pos
|
D | stm32u5f9xx.h | 17639 #define XSPI_CCR_IDTR_Pos (3U) macro 17640 #define XSPI_CCR_IDTR_Msk (0x1UL << XSPI_CCR_IDTR_Pos) /*!< 0x00… 18092 #define OCTOSPI_CCR_IDTR_Pos XSPI_CCR_IDTR_Pos 18503 #define HSPI_CCR_IDTR_Pos XSPI_CCR_IDTR_Pos
|
D | stm32u5a9xx.h | 17183 #define XSPI_CCR_IDTR_Pos (3U) macro 17184 #define XSPI_CCR_IDTR_Msk (0x1UL << XSPI_CCR_IDTR_Pos) /*!< 0x00… 17636 #define OCTOSPI_CCR_IDTR_Pos XSPI_CCR_IDTR_Pos 18047 #define HSPI_CCR_IDTR_Pos XSPI_CCR_IDTR_Pos
|
D | stm32u5g9xx.h | 18088 #define XSPI_CCR_IDTR_Pos (3U) macro 18089 #define XSPI_CCR_IDTR_Msk (0x1UL << XSPI_CCR_IDTR_Pos) /*!< 0x00… 18541 #define OCTOSPI_CCR_IDTR_Pos XSPI_CCR_IDTR_Pos 18952 #define HSPI_CCR_IDTR_Pos XSPI_CCR_IDTR_Pos
|
D | stm32u575xx.h | 12700 #define XSPI_CCR_IDTR_Pos (3U) macro 12701 #define XSPI_CCR_IDTR_Msk (0x1UL << XSPI_CCR_IDTR_Pos) /*!< 0x00… 13119 #define OCTOSPI_CCR_IDTR_Pos XSPI_CCR_IDTR_Pos
|
D | stm32u585xx.h | 13149 #define XSPI_CCR_IDTR_Pos (3U) macro 13150 #define XSPI_CCR_IDTR_Msk (0x1UL << XSPI_CCR_IDTR_Pos) /*!< 0x00… 13568 #define OCTOSPI_CCR_IDTR_Pos XSPI_CCR_IDTR_Pos
|
/hal_stm32-latest/stm32cube/stm32h5xx/soc/ |
D | stm32h523xx.h | 10973 #define XSPI_CCR_IDTR_Pos (3U) macro 10974 #define XSPI_CCR_IDTR_Msk (0x1UL << XSPI_CCR_IDTR_Pos) /*!< 0x000… 11385 #define OCTOSPI_CCR_IDTR_Pos XSPI_CCR_IDTR_Pos
|
D | stm32h562xx.h | 11699 #define XSPI_CCR_IDTR_Pos (3U) macro 11700 #define XSPI_CCR_IDTR_Msk (0x1UL << XSPI_CCR_IDTR_Pos) /*!< 0x000… 12111 #define OCTOSPI_CCR_IDTR_Pos XSPI_CCR_IDTR_Pos
|
D | stm32h533xx.h | 11382 #define XSPI_CCR_IDTR_Pos (3U) macro 11383 #define XSPI_CCR_IDTR_Msk (0x1UL << XSPI_CCR_IDTR_Pos) /*!< 0x000… 11794 #define OCTOSPI_CCR_IDTR_Pos XSPI_CCR_IDTR_Pos
|
D | stm32h573xx.h | 14192 #define XSPI_CCR_IDTR_Pos (3U) macro 14193 #define XSPI_CCR_IDTR_Msk (0x1UL << XSPI_CCR_IDTR_Pos) /*!< 0x000… 14604 #define OCTOSPI_CCR_IDTR_Pos XSPI_CCR_IDTR_Pos
|
D | stm32h563xx.h | 13783 #define XSPI_CCR_IDTR_Pos (3U) macro 13784 #define XSPI_CCR_IDTR_Msk (0x1UL << XSPI_CCR_IDTR_Pos) /*!< 0x000… 14195 #define OCTOSPI_CCR_IDTR_Pos XSPI_CCR_IDTR_Pos
|
/hal_stm32-latest/stm32cube/stm32h7rsxx/soc/ |
D | stm32h7r3xx.h | 13311 #define XSPI_CCR_IDTR_Pos (3U) macro 13312 #define XSPI_CCR_IDTR_Msk (0x1UL << XSPI_CCR_IDTR_Pos) /*!< 0x00000008 */
|
D | stm32h7s7xx.h | 14345 #define XSPI_CCR_IDTR_Pos (3U) macro 14346 #define XSPI_CCR_IDTR_Msk (0x1UL << XSPI_CCR_IDTR_Pos) /*!< 0x00000008 */
|
D | stm32h7s3xx.h | 13943 #define XSPI_CCR_IDTR_Pos (3U) macro 13944 #define XSPI_CCR_IDTR_Msk (0x1UL << XSPI_CCR_IDTR_Pos) /*!< 0x00000008 */
|
D | stm32h7r7xx.h | 13711 #define XSPI_CCR_IDTR_Pos (3U) macro 13712 #define XSPI_CCR_IDTR_Msk (0x1UL << XSPI_CCR_IDTR_Pos) /*!< 0x00000008 */
|
/hal_stm32-latest/stm32cube/stm32n6xx/soc/ |
D | stm32n645xx.h | 39349 #define XSPI_CCR_IDTR_Pos (3U) macro 39350 #define XSPI_CCR_IDTR_Msk (0x1UL << XSPI_CCR_IDTR_Pos) /*!< 0x00000008 */
|
D | stm32n657xx.h | 40988 #define XSPI_CCR_IDTR_Pos (3U) macro 40989 #define XSPI_CCR_IDTR_Msk (0x1UL << XSPI_CCR_IDTR_Pos) /*!< 0x00000008 */
|
D | stm32n655xx.h | 40599 #define XSPI_CCR_IDTR_Pos (3U) macro 40600 #define XSPI_CCR_IDTR_Msk (0x1UL << XSPI_CCR_IDTR_Pos) /*!< 0x00000008 */
|
D | stm32n647xx.h | 39738 #define XSPI_CCR_IDTR_Pos (3U) macro 39739 #define XSPI_CCR_IDTR_Msk (0x1UL << XSPI_CCR_IDTR_Pos) /*!< 0x00000008 */
|