1 /**
2   ******************************************************************************
3   * @file    stm32u5f9xx.h
4   * @author  MCD Application Team
5   * @brief   CMSIS STM32U5F9xx Device Peripheral Access Layer Header File.
6   *
7   *          This file contains:
8   *           - Data structures and the address mapping for all peripherals
9   *           - Peripheral's registers declarations and bits definition
10   *           - Macros to access peripheral's registers hardware
11   *
12   ******************************************************************************
13   * @attention
14   *
15   * Copyright (c) 2023 STMicroelectronics.
16   * All rights reserved.
17   *
18   * This software is licensed under terms that can be found in the LICENSE file
19   * in the root directory of this software component.
20   * If no LICENSE file comes with this software, it is provided AS-IS.
21   *
22   ******************************************************************************
23   */
24 
25 #ifndef STM32U5F9xx_H
26 #define STM32U5F9xx_H
27 
28 #ifdef __cplusplus
29 extern "C" {
30 #endif
31 
32 /** @addtogroup ST
33   * @{
34   */
35 
36 
37 /** @addtogroup STM32U5F9xx
38   * @{
39   */
40 
41 
42 /** @addtogroup Configuration_of_CMSIS
43   * @{
44   */
45 
46 
47 /* =========================================================================================================================== */
48 /* ================                                Interrupt Number Definition                                ================ */
49 /* =========================================================================================================================== */
50 
51 typedef enum
52 {
53 /* =======================================  ARM Cortex-M33 Specific Interrupt Numbers  ======================================= */
54   Reset_IRQn                = -15,    /*!< -15 Reset Vector, invoked on Power up and warm reset              */
55   NonMaskableInt_IRQn       = -14,    /*!< -14 Non maskable Interrupt, cannot be stopped or preempted        */
56   HardFault_IRQn            = -13,    /*!< -13 Hard Fault, all classes of Fault                              */
57   MemoryManagement_IRQn     = -12,    /*!< -12 Memory Management, MPU mismatch, including Access Violation
58                                                and No Match                                                  */
59   BusFault_IRQn             = -11,    /*!< -11 Bus Fault, Pre-Fetch-, Memory Access Fault, other address/memory
60                                                related Fault                                                 */
61   UsageFault_IRQn           = -10,    /*!< -10 Usage Fault, i.e. Undef Instruction, Illegal State Transition */
62   SecureFault_IRQn          =  -9,    /*!< -9  Secure Fault                                                  */
63   SVCall_IRQn               =  -5,    /*!< -5  System Service Call via SVC instruction                       */
64   DebugMonitor_IRQn         =  -4,    /*!< -4  Debug Monitor                                                 */
65   PendSV_IRQn               =  -2,    /*!< -2  Pendable request for system service                           */
66   SysTick_IRQn              =  -1,    /*!< -1  System Tick Timer                                             */
67 
68 /* ===========================================  STM32U5F9xx Specific Interrupt Numbers  ================================= */
69   WWDG_IRQn                 = 0,      /*!< Window WatchDog interrupt                                         */
70   PVD_PVM_IRQn              = 1,      /*!< PVD/PVM through EXTI Line detection Interrupt                     */
71   RTC_IRQn                  = 2,      /*!< RTC non-secure interrupt                                          */
72   RTC_S_IRQn                = 3,      /*!< RTC secure interrupt                                              */
73   TAMP_IRQn                 = 4,      /*!< Tamper global interrupt                                           */
74   RAMCFG_IRQn               = 5,      /*!< RAMCFG global interrupt                                           */
75   FLASH_IRQn                = 6,      /*!< FLASH non-secure global interrupt                                 */
76   FLASH_S_IRQn              = 7,      /*!< FLASH secure global interrupt                                     */
77   GTZC_IRQn                 = 8,      /*!< Global TrustZone Controller interrupt                             */
78   RCC_IRQn                  = 9,      /*!< RCC non secure global interrupt                                   */
79   RCC_S_IRQn                = 10,     /*!< RCC secure global interrupt                                       */
80   EXTI0_IRQn                = 11,     /*!< EXTI Line0 interrupt                                              */
81   EXTI1_IRQn                = 12,     /*!< EXTI Line1 interrupt                                              */
82   EXTI2_IRQn                = 13,     /*!< EXTI Line2 interrupt                                              */
83   EXTI3_IRQn                = 14,     /*!< EXTI Line3 interrupt                                              */
84   EXTI4_IRQn                = 15,     /*!< EXTI Line4 interrupt                                              */
85   EXTI5_IRQn                = 16,     /*!< EXTI Line5 interrupt                                              */
86   EXTI6_IRQn                = 17,     /*!< EXTI Line6 interrupt                                              */
87   EXTI7_IRQn                = 18,     /*!< EXTI Line7 interrupt                                              */
88   EXTI8_IRQn                = 19,     /*!< EXTI Line8 interrupt                                              */
89   EXTI9_IRQn                = 20,     /*!< EXTI Line9 interrupt                                              */
90   EXTI10_IRQn               = 21,     /*!< EXTI Line10 interrupt                                             */
91   EXTI11_IRQn               = 22,     /*!< EXTI Line11 interrupt                                             */
92   EXTI12_IRQn               = 23,     /*!< EXTI Line12 interrupt                                             */
93   EXTI13_IRQn               = 24,     /*!< EXTI Line13 interrupt                                             */
94   EXTI14_IRQn               = 25,     /*!< EXTI Line14 interrupt                                             */
95   EXTI15_IRQn               = 26,     /*!< EXTI Line15 interrupt                                             */
96   IWDG_IRQn                 = 27,     /*!< IWDG global interrupt                                             */
97   GPDMA1_Channel0_IRQn      = 29,     /*!< GPDMA1 Channel 0 global interrupt                                 */
98   GPDMA1_Channel1_IRQn      = 30,     /*!< GPDMA1 Channel 1 global interrupt                                 */
99   GPDMA1_Channel2_IRQn      = 31,     /*!< GPDMA1 Channel 2 global interrupt                                 */
100   GPDMA1_Channel3_IRQn      = 32,     /*!< GPDMA1 Channel 3 global interrupt                                 */
101   GPDMA1_Channel4_IRQn      = 33,     /*!< GPDMA1 Channel 4 global interrupt                                 */
102   GPDMA1_Channel5_IRQn      = 34,     /*!< GPDMA1 Channel 5 global interrupt                                 */
103   GPDMA1_Channel6_IRQn      = 35,     /*!< GPDMA1 Channel 6 global interrupt                                 */
104   GPDMA1_Channel7_IRQn      = 36,     /*!< GPDMA1 Channel 7 global interrupt                                 */
105   ADC1_2_IRQn               = 37,     /*!< ADC1_2 global interrupt                                           */
106   DAC1_IRQn                 = 38,     /*!< DAC1 global interrupt                                             */
107   FDCAN1_IT0_IRQn           = 39,     /*!< FDCAN1 interrupt 0                                                */
108   FDCAN1_IT1_IRQn           = 40,     /*!< FDCAN1 interrupt 1                                                */
109   TIM1_BRK_IRQn             = 41,     /*!< TIM1 Break interrupt                                              */
110   TIM1_UP_IRQn              = 42,     /*!< TIM1 Update interrupt                                             */
111   TIM1_TRG_COM_IRQn         = 43,     /*!< TIM1 Trigger and Commutation interrupt                            */
112   TIM1_CC_IRQn              = 44,     /*!< TIM1 Capture Compare interrupt                                    */
113   TIM2_IRQn                 = 45,     /*!< TIM2 global interrupt                                             */
114   TIM3_IRQn                 = 46,     /*!< TIM3 global interrupt                                             */
115   TIM4_IRQn                 = 47,     /*!< TIM4 global interrupt                                             */
116   TIM5_IRQn                 = 48,     /*!< TIM5 global interrupt                                             */
117   TIM6_IRQn                 = 49,     /*!< TIM6 global interrupt                                             */
118   TIM7_IRQn                 = 50,     /*!< TIM7 global interrupt                                             */
119   TIM8_BRK_IRQn             = 51,     /*!< TIM8 Break interrupt                                              */
120   TIM8_UP_IRQn              = 52,     /*!< TIM8 Update interrupt                                             */
121   TIM8_TRG_COM_IRQn         = 53,     /*!< TIM8 Trigger and Commutation interrupt                            */
122   TIM8_CC_IRQn              = 54,     /*!< TIM8 Capture Compare interrupt                                    */
123   I2C1_EV_IRQn              = 55,     /*!< I2C1 Event interrupt                                              */
124   I2C1_ER_IRQn              = 56,     /*!< I2C1 Error interrupt                                              */
125   I2C2_EV_IRQn              = 57,     /*!< I2C2 Event interrupt                                              */
126   I2C2_ER_IRQn              = 58,     /*!< I2C2 Error interrupt                                              */
127   SPI1_IRQn                 = 59,     /*!< SPI1 global interrupt                                             */
128   SPI2_IRQn                 = 60,     /*!< SPI2 global interrupt                                             */
129   USART1_IRQn               = 61,     /*!< USART1 global interrupt                                           */
130   USART2_IRQn               = 62,     /*!< USART2 global interrupt                                           */
131   USART3_IRQn               = 63,     /*!< USART3 global interrupt                                           */
132   UART4_IRQn                = 64,     /*!< UART4 global interrupt                                            */
133   UART5_IRQn                = 65,     /*!< UART5 global interrupt                                            */
134   LPUART1_IRQn              = 66,     /*!< LPUART1 global interrupt                                          */
135   LPTIM1_IRQn               = 67,     /*!< LPTIM1 global interrupt                                           */
136   LPTIM2_IRQn               = 68,     /*!< LPTIM2 global interrupt                                           */
137   TIM15_IRQn                = 69,     /*!< TIM15 global interrupt                                            */
138   TIM16_IRQn                = 70,     /*!< TIM16 global interrupt                                            */
139   TIM17_IRQn                = 71,     /*!< TIM17 global interrupt                                            */
140   COMP_IRQn                 = 72,     /*!< COMP1 and COMP2 through EXTI Lines interrupts                     */
141   OTG_HS_IRQn               = 73,     /*!< USB OTG HS global interrupt                                       */
142   CRS_IRQn                  = 74,     /*!< CRS global interrupt                                              */
143   FMC_IRQn                  = 75,     /*!< FSMC global interrupt                                             */
144   OCTOSPI1_IRQn             = 76,     /*!< OctoSPI1 global interrupt                                         */
145   PWR_S3WU_IRQn             = 77,     /*!< PWR wake up from Stop3 interrupt                                  */
146   SDMMC1_IRQn               = 78,     /*!< SDMMC1 global interrupt                                           */
147   SDMMC2_IRQn               = 79,     /*!< SDMMC2 global interrupt                                           */
148   GPDMA1_Channel8_IRQn      = 80,     /*!< GPDMA1 Channel 8 global interrupt                                 */
149   GPDMA1_Channel9_IRQn      = 81,     /*!< GPDMA1 Channel 9 global interrupt                                 */
150   GPDMA1_Channel10_IRQn     = 82,     /*!< GPDMA1 Channel 10 global interrupt                                */
151   GPDMA1_Channel11_IRQn     = 83,     /*!< GPDMA1 Channel 11 global interrupt                                */
152   GPDMA1_Channel12_IRQn     = 84,     /*!< GPDMA1 Channel 12 global interrupt                                */
153   GPDMA1_Channel13_IRQn     = 85,     /*!< GPDMA1 Channel 13 global interrupt                                */
154   GPDMA1_Channel14_IRQn     = 86,     /*!< GPDMA1 Channel 14 global interrupt                                */
155   GPDMA1_Channel15_IRQn     = 87,     /*!< GPDMA1 Channel 15 global interrupt                                */
156   I2C3_EV_IRQn              = 88,     /*!< I2C3 event interrupt                                              */
157   I2C3_ER_IRQn              = 89,     /*!< I2C3 error interrupt                                              */
158   SAI1_IRQn                 = 90,     /*!< Serial Audio Interface 1 global interrupt                         */
159   SAI2_IRQn                 = 91,     /*!< Serial Audio Interface 2 global interrupt                         */
160   TSC_IRQn                  = 92,     /*!< Touch Sense Controller global interrupt                           */
161   RNG_IRQn                  = 94,     /*!< RNG global interrupt                                              */
162   FPU_IRQn                  = 95,     /*!< FPU global interrupt                                              */
163   HASH_IRQn                 = 96,     /*!< HASH global interrupt                                             */
164   LPTIM3_IRQn               = 98,     /*!< LPTIM3 global interrupt                                           */
165   SPI3_IRQn                 = 99,     /*!< SPI3 global interrupt                                             */
166   I2C4_ER_IRQn              = 100,    /*!< I2C4 Error interrupt                                              */
167   I2C4_EV_IRQn              = 101,    /*!< I2C4 Event interrupt                                              */
168   MDF1_FLT0_IRQn            = 102,    /*!< MDF1 Filter 0 global interrupt                                    */
169   MDF1_FLT1_IRQn            = 103,    /*!< MDF1 Filter 1 global interrupt                                    */
170   MDF1_FLT2_IRQn            = 104,    /*!< MDF1 Filter 2 global interrupt                                    */
171   MDF1_FLT3_IRQn            = 105,    /*!< MDF1 Filter 3 global interrupt                                    */
172   UCPD1_IRQn                = 106,    /*!< UCPD1 global interrupt                                            */
173   ICACHE_IRQn               = 107,    /*!< Instruction cache global interrupt                                */
174   LPTIM4_IRQn               = 110,    /*!< LPTIM4 global interrupt                                           */
175   DCACHE1_IRQn              = 111,    /*!< Data cache global interrupt                                       */
176   ADF1_IRQn                 = 112,    /*!< ADF interrupt                                                     */
177   ADC4_IRQn                 = 113,    /*!< ADC4 (12bits) global interrupt                                    */
178   LPDMA1_Channel0_IRQn      = 114,    /*!< LPDMA1 SmartRun Channel 0 global interrupt                        */
179   LPDMA1_Channel1_IRQn      = 115,    /*!< LPDMA1 SmartRun Channel 1 global interrupt                        */
180   LPDMA1_Channel2_IRQn      = 116,    /*!< LPDMA1 SmartRun Channel 2 global interrupt                        */
181   LPDMA1_Channel3_IRQn      = 117,    /*!< LPDMA1 SmartRun Channel 3 global interrupt                        */
182   DMA2D_IRQn                = 118,    /*!< DMA2D global interrupt                                            */
183   DCMI_PSSI_IRQn            = 119,    /*!< DCMI/PSSI global interrupt                                        */
184   OCTOSPI2_IRQn             = 120,    /*!< OCTOSPI2 global interrupt                                         */
185   MDF1_FLT4_IRQn            = 121,    /*!< MDF1 Filter 4 global interrupt                                    */
186   MDF1_FLT5_IRQn            = 122,    /*!< MDF1 Filter 5 global interrupt                                    */
187   CORDIC_IRQn               = 123,    /*!< CORDIC global interrupt                                           */
188   FMAC_IRQn                 = 124,    /*!< FMAC global interrupt                                             */
189   LSECSSD_IRQn              = 125,    /*!< LSECSSD and MSI_PLL_UNLOCK global interrupts                      */
190   USART6_IRQn               = 126,    /*!< USART6 global interrupt                                           */
191   I2C5_ER_IRQn              = 127,    /*!< I2C5 Error interrupt                                              */
192   I2C5_EV_IRQn              = 128,    /*!< I2C5 Event interrupt                                              */
193   I2C6_ER_IRQn              = 129,    /*!< I2C6 Error interrupt                                              */
194   I2C6_EV_IRQn              = 130,    /*!< I2C6 Error interrupt                                              */
195   HSPI1_IRQn                = 131,    /*!< HSPI1 global interrupt                                            */
196   GPU2D_IRQn                = 132,    /*!< GPU2D global interrupt                                            */
197   GPU2D_ER_IRQn             = 133,    /*!< GPU2D Error interrupt                                             */
198   GFXMMU_IRQn               = 134,    /*!< GFXMMU global interrupt                                           */
199   LTDC_IRQn                 = 135,    /*!< LCD-TFT global interrupt                                          */
200   LTDC_ER_IRQn              = 136,    /*!< LCD-TFT Error interrupt                                           */
201   DSI_IRQn                  = 137,    /*!< DSIHOST global interrupt                                          */
202   DCACHE2_IRQn              = 138,    /*!< DCACHE2 Data cache global interrupt                               */
203   GFXTIM_IRQn               = 139,    /*!< GFXTIM global interrupt                                           */
204   JPEG_IRQn                 = 140     /*!< JPEG sync interrupt                                               */
205 } IRQn_Type;
206 
207 /* =========================================================================================================================== */
208 /* ================                           Processor and Core Peripheral Section                           ================ */
209 /* =========================================================================================================================== */
210 
211 /* -------  Start of section using anonymous unions and disabling warnings  ------- */
212 #if   defined (__CC_ARM)
213   #pragma push
214   #pragma anon_unions
215 #elif defined (__ICCARM__)
216   #pragma language=extended
217 #elif defined(__ARMCC_VERSION) && (__ARMCC_VERSION >= 6010050)
218   #pragma clang diagnostic push
219   #pragma clang diagnostic ignored "-Wc11-extensions"
220   #pragma clang diagnostic ignored "-Wreserved-id-macro"
221 #elif defined (__GNUC__)
222   /* anonymous unions are enabled by default */
223 #elif defined (__TMS470__)
224   /* anonymous unions are enabled by default */
225 #elif defined (__TASKING__)
226   #pragma warning 586
227 #elif defined (__CSMC__)
228   /* anonymous unions are enabled by default */
229 #else
230   #warning Not supported compiler type
231 #endif
232 
233 /* --------  Configuration of the Cortex-M33 Processor and Core Peripherals  ------ */
234 #define __CM33_REV                0x0000U   /* Core revision r0p1 */
235 #define __SAUREGION_PRESENT       1U        /* SAU regions present */
236 #define __MPU_PRESENT             1U        /* MPU present */
237 #define __VTOR_PRESENT            1U        /* VTOR present */
238 #define __NVIC_PRIO_BITS          4U        /* Number of Bits used for Priority Levels */
239 #define __Vendor_SysTickConfig    0U        /* Set to 1 if different SysTick Config is used */
240 #define __FPU_PRESENT             1U        /* FPU present */
241 #define __DSP_PRESENT             1U        /* DSP extension present */
242 
243 /** @} */ /* End of group Configuration_of_CMSIS */
244 
245 #include "core_cm33.h"                       /*!< ARM Cortex-M33 processor and core peripherals */
246 #include "system_stm32u5xx.h"                /*!< STM32U5xx System */
247 
248 
249 /* =========================================================================================================================== */
250 /* ================                            Device Specific Peripheral Section                             ================ */
251 /* =========================================================================================================================== */
252 
253 
254 /** @addtogroup STM32U5xx_peripherals
255   * @{
256   */
257 
258 /**
259   * @brief CRC calculation unit
260   */
261 typedef struct
262 {
263   __IO uint32_t DR;             /*!< CRC Data register,                           Address offset: 0x00 */
264   __IO uint32_t IDR;            /*!< CRC Independent data register,               Address offset: 0x04 */
265   __IO uint32_t CR;             /*!< CRC Control register,                        Address offset: 0x08 */
266        uint32_t RESERVED2;      /*!< Reserved,                                                    0x0C */
267   __IO uint32_t INIT;           /*!< Initial CRC value register,                  Address offset: 0x10 */
268   __IO uint32_t POL;            /*!< CRC polynomial register,                     Address offset: 0x14 */
269        uint32_t RESERVED3[246]; /*!< Reserved,                                                         */
270   __IO uint32_t HWCFGR;         /*!< CRC IP HWCFGR register,                     Address offset: 0x3F0 */
271   __IO uint32_t VERR;           /*!< CRC IP version register,                    Address offset: 0x3F4 */
272   __IO uint32_t PIDR;           /*!< CRC IP type identification register,        Address offset: 0x3F8 */
273   __IO uint32_t SIDR;           /*!< CRC IP map Size ID register,                Address offset: 0x3FC */
274 } CRC_TypeDef;
275 
276 /**
277   * @brief Inter-integrated Circuit Interface
278   */
279 typedef struct
280 {
281   __IO uint32_t CR1;         /*!< I2C Control register 1,            Address offset: 0x00 */
282   __IO uint32_t CR2;         /*!< I2C Control register 2,            Address offset: 0x04 */
283   __IO uint32_t OAR1;        /*!< I2C Own address 1 register,        Address offset: 0x08 */
284   __IO uint32_t OAR2;        /*!< I2C Own address 2 register,        Address offset: 0x0C */
285   __IO uint32_t TIMINGR;     /*!< I2C Timing register,               Address offset: 0x10 */
286   __IO uint32_t TIMEOUTR;    /*!< I2C Timeout register,              Address offset: 0x14 */
287   __IO uint32_t ISR;         /*!< I2C Interrupt and status register, Address offset: 0x18 */
288   __IO uint32_t ICR;         /*!< I2C Interrupt clear register,      Address offset: 0x1C */
289   __IO uint32_t PECR;        /*!< I2C PEC register,                  Address offset: 0x20 */
290   __IO uint32_t RXDR;        /*!< I2C Receive data register,         Address offset: 0x24 */
291   __IO uint32_t TXDR;        /*!< I2C Transmit data register,        Address offset: 0x28 */
292   __IO uint32_t AUTOCR;
293 } I2C_TypeDef;
294 
295 /**
296   * @brief DAC
297   */
298 typedef struct
299 {
300   __IO uint32_t CR;       /*!< DAC control register,                                    Address offset: 0x00 */
301   __IO uint32_t SWTRIGR;  /*!< DAC software trigger register,                           Address offset: 0x04 */
302   __IO uint32_t DHR12R1;  /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */
303   __IO uint32_t DHR12L1;  /*!< DAC channel1 12-bit left aligned data holding register,  Address offset: 0x0C */
304   __IO uint32_t DHR8R1;   /*!< DAC channel1 8-bit right aligned data holding register,  Address offset: 0x10 */
305   __IO uint32_t DHR12R2;  /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */
306   __IO uint32_t DHR12L2;  /*!< DAC channel2 12-bit left aligned data holding register,  Address offset: 0x18 */
307   __IO uint32_t DHR8R2;   /*!< DAC channel2 8-bit right-aligned data holding register,  Address offset: 0x1C */
308   __IO uint32_t DHR12RD;  /*!< Dual DAC 12-bit right-aligned data holding register,     Address offset: 0x20 */
309   __IO uint32_t DHR12LD;  /*!< DUAL DAC 12-bit left aligned data holding register,      Address offset: 0x24 */
310   __IO uint32_t DHR8RD;   /*!< DUAL DAC 8-bit right aligned data holding register,      Address offset: 0x28 */
311   __IO uint32_t DOR1;     /*!< DAC channel1 data output register,                       Address offset: 0x2C */
312   __IO uint32_t DOR2;     /*!< DAC channel2 data output register,                       Address offset: 0x30 */
313   __IO uint32_t SR;       /*!< DAC status register,                                     Address offset: 0x34 */
314   __IO uint32_t CCR;      /*!< DAC calibration control register,                        Address offset: 0x38 */
315   __IO uint32_t MCR;      /*!< DAC mode control register,                               Address offset: 0x3C */
316   __IO uint32_t SHSR1;    /*!< DAC Sample and Hold sample time register 1,              Address offset: 0x40 */
317   __IO uint32_t SHSR2;    /*!< DAC Sample and Hold sample time register 2,              Address offset: 0x44 */
318   __IO uint32_t SHHR;     /*!< DAC Sample and Hold hold time register,                  Address offset: 0x48 */
319   __IO uint32_t SHRR;     /*!< DAC Sample and Hold refresh time register,               Address offset: 0x4C */
320   __IO uint32_t RESERVED[1];
321   __IO uint32_t AUTOCR;      /*!< DAC Autonomous mode register,                         Address offset: 0x54 */
322 } DAC_TypeDef;
323 
324 /**
325   * @brief Clock Recovery System
326   */
327 typedef struct
328 {
329 __IO uint32_t CR;            /*!< CRS ccontrol register,              Address offset: 0x00 */
330 __IO uint32_t CFGR;          /*!< CRS configuration register,         Address offset: 0x04 */
331 __IO uint32_t ISR;           /*!< CRS interrupt and status register,  Address offset: 0x08 */
332 __IO uint32_t ICR;           /*!< CRS interrupt flag clear register,  Address offset: 0x0C */
333 } CRS_TypeDef;
334 
335 /**
336   * @brief HASH
337   */
338 typedef struct
339 {
340   __IO uint32_t CR;               /*!< HASH control register,          Address offset: 0x00        */
341   __IO uint32_t DIN;              /*!< HASH data input register,       Address offset: 0x04        */
342   __IO uint32_t STR;              /*!< HASH start register,            Address offset: 0x08        */
343   __IO uint32_t HR[5];            /*!< HASH digest registers,          Address offset: 0x0C-0x1C   */
344   __IO uint32_t IMR;              /*!< HASH interrupt enable register, Address offset: 0x20        */
345   __IO uint32_t SR;               /*!< HASH status register,           Address offset: 0x24        */
346        uint32_t RESERVED[52];     /*!< Reserved, 0x28-0xF4                                         */
347   __IO uint32_t CSR[54];          /*!< HASH context swap registers,    Address offset: 0x0F8-0x1CC */
348 } HASH_TypeDef;
349 
350 /**
351   * @brief HASH_DIGEST
352   */
353 typedef struct
354 {
355   __IO uint32_t HR[8];     /*!< HASH digest registers,          Address offset: 0x310-0x32C */
356 } HASH_DIGEST_TypeDef;
357 
358 /**
359   * @brief RNG
360   */
361 typedef struct
362 {
363   __IO uint32_t CR;  /*!< RNG control register, Address offset: 0x00 */
364   __IO uint32_t SR;  /*!< RNG status register,  Address offset: 0x04 */
365   __IO uint32_t DR;  /*!< RNG data register,    Address offset: 0x08 */
366   __IO uint32_t NSCR;  /*!< RNG noise source control register ,     Address offset: 0x0C */
367   __IO uint32_t HTCR;  /*!< RNG health test configuration register, Address offset: 0x10 */
368 } RNG_TypeDef;
369 
370 /**
371   * @brief Debug MCU
372   */
373 typedef struct
374 {
375   __IO uint32_t IDCODE;      /*!< MCU device ID code,                 Address offset: 0x00 */
376   __IO uint32_t CR;          /*!< Debug MCU configuration register,   Address offset: 0x04 */
377   __IO uint32_t APB1FZR1;    /*!< Debug MCU APB1 freeze register 1,   Address offset: 0x08 */
378   __IO uint32_t APB1FZR2;    /*!< Debug MCU APB1 freeze register 2,   Address offset: 0x0C */
379   __IO uint32_t APB2FZR;     /*!< Debug MCU APB2 freeze register,     Address offset: 0x10 */
380   __IO uint32_t APB3FZR;     /*!< Debug MCU APB3 freeze register,     Address offset: 0x14 */
381        uint32_t RESERVED1[2];/*!< Reserved,                                    0x18 - 0x1C */
382   __IO uint32_t AHB1FZR;     /*!< Debug MCU AHB1 freeze register,     Address offset: 0x20 */
383        uint32_t RESERVED2;   /*!< Reserved,                                           0x24 */
384   __IO uint32_t AHB3FZR;     /*!< Debug MCU AHB3 freeze register,     Address offset: 0x28 */
385 } DBGMCU_TypeDef;
386 
387 /**
388   * @brief DCMI
389   */
390 typedef struct
391 {
392   __IO uint32_t CR;       /*!< DCMI control register 1,                       Address offset: 0x00 */
393   __IO uint32_t SR;       /*!< DCMI status register,                          Address offset: 0x04 */
394   __IO uint32_t RISR;     /*!< DCMI raw interrupt status register,            Address offset: 0x08 */
395   __IO uint32_t IER;      /*!< DCMI interrupt enable register,                Address offset: 0x0C */
396   __IO uint32_t MISR;     /*!< DCMI masked interrupt status register,         Address offset: 0x10 */
397   __IO uint32_t ICR;      /*!< DCMI interrupt clear register,                 Address offset: 0x14 */
398   __IO uint32_t ESCR;     /*!< DCMI embedded synchronization code register,   Address offset: 0x18 */
399   __IO uint32_t ESUR;     /*!< DCMI embedded synchronization unmask register, Address offset: 0x1C */
400   __IO uint32_t CWSTRTR;  /*!< DCMI crop window start,                        Address offset: 0x20 */
401   __IO uint32_t CWSIZER;  /*!< DCMI crop window size,                         Address offset: 0x24 */
402   __IO uint32_t DR;       /*!< DCMI data register,                            Address offset: 0x28 */
403 } DCMI_TypeDef;
404 
405 /**
406   * @brief DMA Controller
407   */
408 typedef struct
409 {
410   __IO uint32_t SECCFGR;     /*!< DMA secure configuration register,               Address offset: 0x00  */
411   __IO uint32_t PRIVCFGR;    /*!< DMA privileged configuration register,           Address offset: 0x04  */
412   __IO uint32_t RCFGLOCKR;   /*!< DMA lock configuration register,                 Address offset: 0x08  */
413   __IO uint32_t MISR;        /*!< DMA non secure masked interrupt status register, Address offset: 0x0C  */
414   __IO uint32_t SMISR;       /*!< DMA secure masked interrupt status register,     Address offset: 0x10  */
415 } DMA_TypeDef;
416 
417 typedef struct
418 {
419   __IO uint32_t CLBAR;        /*!< DMA channel x linked-list base address register, Address offset: 0x50 + (x * 0x80) */
420        uint32_t RESERVED1[2]; /*!< Reserved 1,                                      Address offset: 0x54 -- 0x58      */
421   __IO uint32_t CFCR;         /*!< DMA channel x flag clear register,               Address offset: 0x5C + (x * 0x80) */
422   __IO uint32_t CSR;          /*!< DMA channel x flag status register,              Address offset: 0x60 + (x * 0x80) */
423   __IO uint32_t CCR;          /*!< DMA channel x control register,                  Address offset: 0x64 + (x * 0x80) */
424        uint32_t RESERVED2[10];/*!< Reserved 2,                                      Address offset: 0x68 -- 0x8C      */
425   __IO uint32_t CTR1;         /*!< DMA channel x transfer register 1,               Address offset: 0x90 + (x * 0x80) */
426   __IO uint32_t CTR2;         /*!< DMA channel x transfer register 2,               Address offset: 0x94 + (x * 0x80) */
427   __IO uint32_t CBR1;         /*!< DMA channel x block register 1,                  Address offset: 0x98 + (x * 0x80) */
428   __IO uint32_t CSAR;         /*!< DMA channel x source address register,           Address offset: 0x9C + (x * 0x80) */
429   __IO uint32_t CDAR;         /*!< DMA channel x destination address register,      Address offset: 0xA0 + (x * 0x80) */
430   __IO uint32_t CTR3;         /*!< DMA channel x transfer register 3,               Address offset: 0xA4 + (x * 0x80) */
431   __IO uint32_t CBR2;         /*!< DMA channel x block register 2,                  Address offset: 0xA8 + (x * 0x80) */
432        uint32_t RESERVED3[8]; /*!< Reserved 3,                                      Address offset: 0xAC -- 0xC8      */
433   __IO uint32_t CLLR;         /*!< DMA channel x linked-list address register,      Address offset: 0xCC + (x * 0x80) */
434 } DMA_Channel_TypeDef;
435 
436 /**
437   * @brief DMA2D Controller
438   */
439 typedef struct
440 {
441   __IO uint32_t CR;            /*!< DMA2D Control Register,                         Address offset: 0x00 */
442   __IO uint32_t ISR;           /*!< DMA2D Interrupt Status Register,                Address offset: 0x04 */
443   __IO uint32_t IFCR;          /*!< DMA2D Interrupt Flag Clear Register,            Address offset: 0x08 */
444   __IO uint32_t FGMAR;         /*!< DMA2D Foreground Memory Address Register,       Address offset: 0x0C */
445   __IO uint32_t FGOR;          /*!< DMA2D Foreground Offset Register,               Address offset: 0x10 */
446   __IO uint32_t BGMAR;         /*!< DMA2D Background Memory Address Register,       Address offset: 0x14 */
447   __IO uint32_t BGOR;          /*!< DMA2D Background Offset Register,               Address offset: 0x18 */
448   __IO uint32_t FGPFCCR;       /*!< DMA2D Foreground PFC Control Register,          Address offset: 0x1C */
449   __IO uint32_t FGCOLR;        /*!< DMA2D Foreground Color Register,                Address offset: 0x20 */
450   __IO uint32_t BGPFCCR;       /*!< DMA2D Background PFC Control Register,          Address offset: 0x24 */
451   __IO uint32_t BGCOLR;        /*!< DMA2D Background Color Register,                Address offset: 0x28 */
452   __IO uint32_t FGCMAR;        /*!< DMA2D Foreground CLUT Memory Address Register,  Address offset: 0x2C */
453   __IO uint32_t BGCMAR;        /*!< DMA2D Background CLUT Memory Address Register,  Address offset: 0x30 */
454   __IO uint32_t OPFCCR;        /*!< DMA2D Output PFC Control Register,              Address offset: 0x34 */
455   __IO uint32_t OCOLR;         /*!< DMA2D Output Color Register,                    Address offset: 0x38 */
456   __IO uint32_t OMAR;          /*!< DMA2D Output Memory Address Register,           Address offset: 0x3C */
457   __IO uint32_t OOR;           /*!< DMA2D Output Offset Register,                   Address offset: 0x40 */
458   __IO uint32_t NLR;           /*!< DMA2D Number of Line Register,                  Address offset: 0x44 */
459   __IO uint32_t LWR;           /*!< DMA2D Line Watermark Register,                  Address offset: 0x48 */
460   __IO uint32_t AMTCR;         /*!< DMA2D AHB Master Timer Configuration Register,  Address offset: 0x4C */
461   uint32_t      RESERVED[236]; /*!< Reserved, 0x50-0x3FC */
462   __IO uint32_t FGCLUT[256];   /*!< DMA2D Foreground CLUT,                          Address offset:400-7FC */
463   __IO uint32_t BGCLUT[256];   /*!< DMA2D Background CLUT,                          Address offset:800-BFC */
464 } DMA2D_TypeDef;
465 
466 /**
467   * @brief DSI Controller
468   */
469 typedef struct
470 {
471   __IO uint32_t VR;             /*!< DSI Host Version Register,                                 Address offset: 0x00      */
472   __IO uint32_t CR;             /*!< DSI Host Control Register,                                 Address offset: 0x04      */
473   __IO uint32_t CCR;            /*!< DSI HOST Clock Control Register,                           Address offset: 0x08      */
474   __IO uint32_t LVCIDR;         /*!< DSI Host LTDC VCID Register,                               Address offset: 0x0C      */
475   __IO uint32_t LCOLCR;         /*!< DSI Host LTDC Color Coding Register,                       Address offset: 0x10      */
476   __IO uint32_t LPCR;           /*!< DSI Host LTDC Polarity Configuration Register,             Address offset: 0x14      */
477   __IO uint32_t LPMCR;          /*!< DSI Host Low-Power Mode Configuration Register,            Address offset: 0x18      */
478   uint32_t      RESERVED0[4];   /*!< Reserved, 0x1C - 0x2B                                                                */
479   __IO uint32_t PCR;            /*!< DSI Host Protocol Configuration Register,                  Address offset: 0x2C      */
480   __IO uint32_t GVCIDR;         /*!< DSI Host Generic VCID Register,                            Address offset: 0x30      */
481   __IO uint32_t MCR;            /*!< DSI Host Mode Configuration Register,                      Address offset: 0x34      */
482   __IO uint32_t VMCR;           /*!< DSI Host Video Mode Configuration Register,                Address offset: 0x38      */
483   __IO uint32_t VPCR;           /*!< DSI Host Video Packet Configuration Register,              Address offset: 0x3C      */
484   __IO uint32_t VCCR;           /*!< DSI Host Video Chunks Configuration Register,              Address offset: 0x40      */
485   __IO uint32_t VNPCR;          /*!< DSI Host Video Null Packet Configuration Register,         Address offset: 0x44      */
486   __IO uint32_t VHSACR;         /*!< DSI Host Video HSA Configuration Register,                 Address offset: 0x48      */
487   __IO uint32_t VHBPCR;         /*!< DSI Host Video HBP Configuration Register,                 Address offset: 0x4C      */
488   __IO uint32_t VLCR;           /*!< DSI Host Video Line Configuration Register,                Address offset: 0x50      */
489   __IO uint32_t VVSACR;         /*!< DSI Host Video VSA Configuration Register,                 Address offset: 0x54      */
490   __IO uint32_t VVBPCR;         /*!< DSI Host Video VBP Configuration Register,                 Address offset: 0x58      */
491   __IO uint32_t VVFPCR;         /*!< DSI Host Video VFP Configuration Register,                 Address offset: 0x5C      */
492   __IO uint32_t VVACR;          /*!< DSI Host Video VA Configuration Register,                  Address offset: 0x60      */
493   __IO uint32_t LCCR;           /*!< DSI Host LTDC Command Configuration Register,              Address offset: 0x64      */
494   __IO uint32_t CMCR;           /*!< DSI Host Command Mode Configuration Register,              Address offset: 0x68      */
495   __IO uint32_t GHCR;           /*!< DSI Host Generic Header Configuration Register,            Address offset: 0x6C      */
496   __IO uint32_t GPDR;           /*!< DSI Host Generic Payload Data Register,                    Address offset: 0x70      */
497   __IO uint32_t GPSR;           /*!< DSI Host Generic Packet Status Register,                   Address offset: 0x74      */
498   __IO uint32_t TCCR[6];        /*!< DSI Host Timeout Counter Configuration Register,           Address offset: 0x78-0x8F */
499   uint32_t      RESERVED1;      /*!< Reserved, 0x90                                                                       */
500   __IO uint32_t CLCR;           /*!< DSI Host Clock Lane Configuration Register,                Address offset: 0x94      */
501   __IO uint32_t CLTCR;          /*!< DSI Host Clock Lane Timer Configuration Register,          Address offset: 0x98      */
502   __IO uint32_t DLTCR;          /*!< DSI Host Data Lane Timer Configuration Register,           Address offset: 0x9C      */
503   __IO uint32_t PCTLR;          /*!< DSI Host PHY Control Register,                             Address offset: 0xA0      */
504   __IO uint32_t PCONFR;         /*!< DSI Host PHY Configuration Register,                       Address offset: 0xA4      */
505   __IO uint32_t PUCR;           /*!< DSI Host PHY ULPS Control Register,                        Address offset: 0xA8      */
506   __IO uint32_t PTTCR;          /*!< DSI Host PHY TX Triggers Configuration Register,           Address offset: 0xAC      */
507   __IO uint32_t PSR;            /*!< DSI Host PHY Status Register,                              Address offset: 0xB0      */
508   uint32_t      RESERVED2[2];   /*!< Reserved, 0xB4 - 0xBB                                                                */
509   __IO uint32_t ISR[2];         /*!< DSI Host Interrupt & Status Register,                      Address offset: 0xBC-0xC3 */
510   __IO uint32_t IER[2];         /*!< DSI Host Interrupt Enable Register,                        Address offset: 0xC4-0xCB */
511   uint32_t      RESERVED3[3];   /*!< Reserved, 0xD0 - 0xD7                                                                */
512   __IO uint32_t FIR[2];         /*!< DSI Host Force Interrupt Register,                         Address offset: 0xD8-0xDF */
513   uint32_t      RESERVED4[5];   /*!< Reserved, 0xE0 - 0xF3                                                                */
514   __IO uint32_t DLTRCR;         /*!< DSI Host Data Lane Timer Read Configuration Register,      Address offset: 0xF4      */
515   uint32_t      RESERVED5[2];   /*!< Reserved, 0xF8 - 0xFF                                                                */
516   __IO uint32_t VSCR;           /*!< DSI Host Video Shadow Control Register,                    Address offset: 0x100     */
517   uint32_t      RESERVED6[2];   /*!< Reserved, 0x104 - 0x10B                                                              */
518   __IO uint32_t LCVCIDR;        /*!< DSI Host LTDC Current VCID Register,                       Address offset: 0x10C     */
519   __IO uint32_t LCCCR;          /*!< DSI Host LTDC Current Color Coding Register,               Address offset: 0x110     */
520   uint32_t      RESERVED7;      /*!< Reserved, 0x114                                                                      */
521   __IO uint32_t LPMCCR;         /*!< DSI Host Low-power Mode Current Configuration Register,    Address offset: 0x118     */
522   uint32_t      RESERVED8[7];   /*!< Reserved, 0x11C - 0x137                                                              */
523   __IO uint32_t VMCCR;          /*!< DSI Host Video Mode Current Configuration Register,        Address offset: 0x138     */
524   __IO uint32_t VPCCR;          /*!< DSI Host Video Packet Current Configuration Register,      Address offset: 0x13C     */
525   __IO uint32_t VCCCR;          /*!< DSI Host Video Chunks Current Configuration Register,      Address offset: 0x140     */
526   __IO uint32_t VNPCCR;         /*!< DSI Host Video Null Packet Current Configuration Register, Address offset: 0x144     */
527   __IO uint32_t VHSACCR;        /*!< DSI Host Video HSA Current Configuration Register,         Address offset: 0x148     */
528   __IO uint32_t VHBPCCR;        /*!< DSI Host Video HBP Current Configuration Register,         Address offset: 0x14C     */
529   __IO uint32_t VLCCR;          /*!< DSI Host Video Line Current Configuration Register,        Address offset: 0x150     */
530   __IO uint32_t VVSACCR;        /*!< DSI Host Video VSA Current Configuration Register,         Address offset: 0x154     */
531   __IO uint32_t VVBPCCR;        /*!< DSI Host Video VBP Current Configuration Register,         Address offset: 0x158     */
532   __IO uint32_t VVFPCCR;        /*!< DSI Host Video VFP Current Configuration Register,         Address offset: 0x15C     */
533   __IO uint32_t VVACCR;         /*!< DSI Host Video VA Current Configuration Register,          Address offset: 0x160     */
534   uint32_t      RESERVED9;      /*!< Reserved, 0x164                                                                      */
535   __IO uint32_t FBSR;           /*!< DSI Host FIFO and Buffer Status Register,                  Address offset: 0x168     */
536   uint32_t      RESERVED10[165];/*!< Reserved, 0x16C - 0x3FF                                                              */
537   __IO uint32_t WCFGR;          /*!< DSI Wrapper Configuration Register,                        Address offset: 0x400     */
538   __IO uint32_t WCR;            /*!< DSI Wrapper Control Register,                              Address offset: 0x404     */
539   __IO uint32_t WIER;           /*!< DSI Wrapper Interrupt Enable Register,                     Address offset: 0x408     */
540   __IO uint32_t WISR;           /*!< DSI Wrapper Interrupt and Status Register,                 Address offset: 0x40C     */
541   __IO uint32_t WIFCR;          /*!< DSI Wrapper Interrupt Flag Clear Register,                 Address offset: 0x410     */
542   uint32_t      RESERVED11;     /*!< Reserved, 0x414                                                                      */
543   __IO uint32_t WPCR[1];        /*!< DSI Wrapper PHY Configuration Register 0,                  Address offset: 0x418     */
544   uint32_t      RESERVED12[5];  /*!< Reserved, 0x41C - 0x42F                                                              */
545   __IO uint32_t WRPCR;          /*!< DSI Wrapper Regulator and PLL Control Register,            Address offset: 0x430     */
546   uint32_t      WPTR;           /*!< DSI Wrapper PLL tuning register,                           Address offset: 0x434     */
547   uint32_t      RESERVED13[244];/*!< Reserved, 0x43C - 0x804                                                              */
548   __IO uint32_t BCFGR;          /*!< DSI Bias Configuration Register,                           Address offset: 0x808     */
549   uint32_t      RESERVED14[254];/*!< Reserved, 0x80C - 0xC00                                                              */
550   __IO uint32_t DPCBCR;         /*!< D-PHY clock band control register,                         Address offset: 0xC04     */
551   uint32_t      RESERVED15[11]; /*!< Reserved, 0xC08 - 0xC30                                                              */
552   __IO uint32_t DPCSRCR;        /*!< D-PHY clock slew rate control register,                    Address offset: 0xC34     */
553    uint32_t     RESERVED16[9];  /*!< Reserved, 0xC38 - 0xC58                                                              */
554   __IO uint32_t DPDL0HSOCR;     /*!< D-PHY data Lane 0 HS offset control register,              Address offset: 0x0C5C    */
555   __IO uint32_t DPDL0LPXOCR;    /*!< D-PHY data Lane 0 HS LPX offset control register,          Address offset: 0x0C60    */
556   uint32_t      RESERVED17[3];  /*!< Reserved, 0xC64-0xC6C                                                                */
557   __IO uint32_t DPDL0BCR;       /*!< D-PHY data Lane0 band control register,                    Address offset: 0x0C70    */
558   uint32_t      RESERVED18[11]; /*!< Reserved, 0xC74 - 0xC9C                                                              */
559   __IO uint32_t DPDL0SRCR;      /*!< D-PHY data Lane0 slew rate control register,               Address offset: 0x0CA0    */
560   uint32_t      RESERVED19[20]; /*!< Reserved, 0xCA4 - 0xD04                                                              */
561  __IO uint32_t  DPDL1HSOCR;     /*!< D-PHY data Lane 1 HS offset control register,              Address offset: 0x0CF4    */
562   __IO uint32_t DPDL1LPXOCR;    /*!< D-PHY data Lane 1 HS LPX offset control register,          Address offset: 0x0CF8    */
563   uint32_t      RESERVED20[3];  /*!< Reserved, 0xCF8 - 0xD04                                                              */
564   __IO uint32_t DPDL1BCR;       /*!< D-PHY data Lane1 band control register,                    Address offset: 0x0D08    */
565   uint32_t      RESERVED21[11]; /*!< Reserved, 0xD0C - 0xD34                                                              */
566   __IO uint32_t DPDL1SRCR;      /*!< D-PHY data Lane1 slew rate control register,               Address Offset: 0x0D38    */
567 } DSI_TypeDef;
568 
569 /**
570   * @brief Asynch Interrupt/Event Controller (EXTI)
571   */
572 typedef struct
573 {
574   __IO uint32_t RTSR1;          /*!< EXTI Rising Trigger Selection Register 1,        Address offset:   0x00 */
575   __IO uint32_t FTSR1;          /*!< EXTI Falling Trigger Selection Register 1,       Address offset:   0x04 */
576   __IO uint32_t SWIER1;         /*!< EXTI Software Interrupt event Register 1,        Address offset:   0x08 */
577   __IO uint32_t RPR1;           /*!< EXTI Rising Pending Register 1,                  Address offset:   0x0C */
578   __IO uint32_t FPR1;           /*!< EXTI Falling Pending Register 1,                 Address offset:   0x10 */
579   __IO uint32_t SECCFGR1;       /*!< EXTI Security Configuration Register 1,          Address offset:   0x14 */
580   __IO uint32_t PRIVCFGR1;      /*!< EXTI Privilege Configuration Register 1,         Address offset:   0x18 */
581        uint32_t RESERVED1[17];  /*!< Reserved 1,                                                0x1C -- 0x5C */
582   __IO uint32_t EXTICR[4];      /*!< EXIT External Interrupt Configuration Register,            0x60 -- 0x6C */
583   __IO uint32_t LOCKR;          /*!< EXTI Lock Register,                              Address offset:   0x70 */
584        uint32_t RESERVED2[3];   /*!< Reserved 2,                                                0x74 -- 0x7C */
585   __IO uint32_t IMR1;           /*!< EXTI Interrupt Mask Register 1,                  Address offset:   0x80 */
586   __IO uint32_t EMR1;           /*!< EXTI Event Mask Register 1,                      Address offset:   0x84 */
587 } EXTI_TypeDef;
588 
589 /**
590   * @brief FLASH Registers
591   */
592 typedef struct
593 {
594   __IO uint32_t ACR;              /*!< FLASH access control register,                  Address offset: 0x00 */
595        uint32_t RESERVED1;        /*!< Reserved1,                                      Address offset: 0x04 */
596   __IO uint32_t NSKEYR;           /*!< FLASH non-secure key register,                  Address offset: 0x08 */
597   __IO uint32_t SECKEYR;          /*!< FLASH secure key register,                      Address offset: 0x0C */
598   __IO uint32_t OPTKEYR;          /*!< FLASH option key register,                      Address offset: 0x10 */
599   __IO uint32_t RESERVED2;        /*!< Reserved2,                                      Address offset: 0x14 */
600   __IO uint32_t PDKEY1R;          /*!< FLASH Bank 1 power-down key register,           Address offset: 0x18 */
601   __IO uint32_t PDKEY2R;          /*!< FLASH Bank 2 power-down key register,           Address offset: 0x1C */
602   __IO uint32_t NSSR;             /*!< FLASH non-secure status register,               Address offset: 0x20 */
603   __IO uint32_t SECSR;            /*!< FLASH secure status register,                   Address offset: 0x24 */
604   __IO uint32_t NSCR;             /*!< FLASH non-secure control register,              Address offset: 0x28 */
605   __IO uint32_t SECCR;            /*!< FLASH secure control register,                  Address offset: 0x2C */
606   __IO uint32_t ECCR;             /*!< FLASH ECC register,                             Address offset: 0x30 */
607   __IO uint32_t OPSR;             /*!< FLASH OPSR register,                            Address offset: 0x34 */
608        uint32_t RESERVED3[2];     /*!< Reserved3,                                      Address offset: 0x38-0x3C */
609   __IO uint32_t OPTR;             /*!< FLASH option control register,                  Address offset: 0x40 */
610   __IO uint32_t NSBOOTADD0R;      /*!< FLASH non-secure boot address 0 register,       Address offset: 0x44 */
611   __IO uint32_t NSBOOTADD1R;      /*!< FLASH non-secure boot address 1 register,       Address offset: 0x48 */
612   __IO uint32_t SECBOOTADD0R;     /*!< FLASH secure boot address 0 register,           Address offset: 0x4C */
613   __IO uint32_t SECWM1R1;         /*!< FLASH secure watermark1 register 1,             Address offset: 0x50 */
614   __IO uint32_t SECWM1R2;         /*!< FLASH secure watermark1 register 2,             Address offset: 0x54 */
615   __IO uint32_t WRP1AR;           /*!< FLASH WRP1 area A address register,             Address offset: 0x58 */
616   __IO uint32_t WRP1BR;           /*!< FLASH WRP1 area B address register,             Address offset: 0x5C */
617   __IO uint32_t SECWM2R1;         /*!< FLASH secure watermark2 register 1,             Address offset: 0x60 */
618   __IO uint32_t SECWM2R2;         /*!< FLASH secure watermark2 register 2,             Address offset: 0x64 */
619   __IO uint32_t WRP2AR;           /*!< FLASH WRP2 area A address register,             Address offset: 0x68 */
620   __IO uint32_t WRP2BR;           /*!< FLASH WRP2 area B address register,             Address offset: 0x6C */
621   __IO uint32_t OEM1KEYR1;        /*!< FLASH OEM1 key register 1,                      Address offset: 0x70 */
622   __IO uint32_t OEM1KEYR2;        /*!< FLASH OEM1 key register 2,                      Address offset: 0x74 */
623   __IO uint32_t OEM2KEYR1;        /*!< FLASH OEM2 key register 1,                      Address offset: 0x78 */
624   __IO uint32_t OEM2KEYR2;        /*!< FLASH OEM2 key register 2,                      Address offset: 0x7C */
625   __IO uint32_t SECBB1R1;         /*!< FLASH secure block-based bank 1 register 1,     Address offset: 0x80 */
626   __IO uint32_t SECBB1R2;         /*!< FLASH secure block-based bank 1 register 2,     Address offset: 0x84 */
627   __IO uint32_t SECBB1R3;         /*!< FLASH secure block-based bank 1 register 3,     Address offset: 0x88 */
628   __IO uint32_t SECBB1R4;         /*!< FLASH secure block-based bank 1 register 4,     Address offset: 0x8C */
629   __IO uint32_t SECBB1R5;         /*!< FLASH secure block-based bank 1 register 5,     Address offset: 0x90 */
630   __IO uint32_t SECBB1R6;         /*!< FLASH secure block-based bank 1 register 6,     Address offset: 0x94 */
631   __IO uint32_t SECBB1R7;         /*!< FLASH secure block-based bank 1 register 7,     Address offset: 0x98 */
632   __IO uint32_t SECBB1R8;         /*!< FLASH secure block-based bank 1 register 8,     Address offset: 0x9C */
633   __IO uint32_t SECBB2R1;         /*!< FLASH secure block-based bank 2 register 1,     Address offset: 0xA0 */
634   __IO uint32_t SECBB2R2;         /*!< FLASH secure block-based bank 2 register 2,     Address offset: 0xA4 */
635   __IO uint32_t SECBB2R3;         /*!< FLASH secure block-based bank 2 register 3,     Address offset: 0xA8 */
636   __IO uint32_t SECBB2R4;         /*!< FLASH secure block-based bank 2 register 4,     Address offset: 0xAC */
637   __IO uint32_t SECBB2R5;         /*!< FLASH secure block-based bank 2 register 5,     Address offset: 0xB0 */
638   __IO uint32_t SECBB2R6;         /*!< FLASH secure block-based bank 2 register 6,     Address offset: 0xB4 */
639   __IO uint32_t SECBB2R7;         /*!< FLASH secure block-based bank 2 register 7,     Address offset: 0xB8 */
640   __IO uint32_t SECBB2R8;         /*!< FLASH secure block-based bank 2 register 8,     Address offset: 0xBC */
641   __IO uint32_t SECHDPCR;         /*!< FLASH secure HDP control register,              Address offset: 0xC0 */
642   __IO uint32_t PRIVCFGR;         /*!< FLASH privilege configuration register,         Address offset: 0xC4 */
643        uint32_t RESERVED6[2];     /*!< Reserved6,                                      Address offset: 0xC8-0xCC */
644   __IO uint32_t PRIVBB1R1;        /*!< FLASH privilege block-based bank 1 register 1,  Address offset: 0xD0 */
645   __IO uint32_t PRIVBB1R2;        /*!< FLASH privilege block-based bank 1 register 2,  Address offset: 0xD4 */
646   __IO uint32_t PRIVBB1R3;        /*!< FLASH privilege block-based bank 1 register 3,  Address offset: 0xD8 */
647   __IO uint32_t PRIVBB1R4;        /*!< FLASH privilege block-based bank 1 register 4,  Address offset: 0xDC */
648   __IO uint32_t PRIVBB1R5;        /*!< FLASH privilege block-based bank 1 register 5,  Address offset: 0xE0 */
649   __IO uint32_t PRIVBB1R6;        /*!< FLASH privilege block-based bank 1 register 6,  Address offset: 0xE4 */
650   __IO uint32_t PRIVBB1R7;        /*!< FLASH privilege block-based bank 1 register 7,  Address offset: 0xE8 */
651   __IO uint32_t PRIVBB1R8;        /*!< FLASH privilege block-based bank 1 register 8,  Address offset: 0xEC */
652   __IO uint32_t PRIVBB2R1;        /*!< FLASH privilege block-based bank 2 register 1,  Address offset: 0xF0 */
653   __IO uint32_t PRIVBB2R2;        /*!< FLASH privilege block-based bank 2 register 2,  Address offset: 0xF4 */
654   __IO uint32_t PRIVBB2R3;        /*!< FLASH privilege block-based bank 2 register 3,  Address offset: 0xF8 */
655   __IO uint32_t PRIVBB2R4;        /*!< FLASH privilege block-based bank 2 register 4,  Address offset: 0xFC */
656   __IO uint32_t PRIVBB2R5;        /*!< FLASH privilege block-based bank 2 register 5,  Address offset: 0x100 */
657   __IO uint32_t PRIVBB2R6;        /*!< FLASH privilege block-based bank 2 register 6,  Address offset: 0x104 */
658   __IO uint32_t PRIVBB2R7;        /*!< FLASH privilege block-based bank 2 register 7,  Address offset: 0x108 */
659   __IO uint32_t PRIVBB2R8;        /*!< FLASH privilege block-based bank 2 register 8,  Address offset: 0x10C */
660 } FLASH_TypeDef;
661 
662 /**
663   * @brief FMAC
664   */
665 typedef struct
666 {
667   __IO uint32_t X1BUFCFG;        /*!< FMAC X1 Buffer Configuration register, Address offset: 0x00          */
668   __IO uint32_t X2BUFCFG;        /*!< FMAC X2 Buffer Configuration register, Address offset: 0x04          */
669   __IO uint32_t YBUFCFG;         /*!< FMAC Y Buffer Configuration register,  Address offset: 0x08          */
670   __IO uint32_t PARAM;           /*!< FMAC Parameter register,               Address offset: 0x0C          */
671   __IO uint32_t CR;              /*!< FMAC Control register,                 Address offset: 0x10          */
672   __IO uint32_t SR;              /*!< FMAC Status register,                  Address offset: 0x14          */
673   __IO uint32_t WDATA;           /*!< FMAC Write Data register,              Address offset: 0x18          */
674   __IO uint32_t RDATA;           /*!< FMAC Read Data register,               Address offset: 0x1C          */
675 } FMAC_TypeDef;
676 
677 /**
678   * @brief GFXMMU registers
679   */
680 typedef struct
681 {
682   __IO uint32_t CR;              /*!< GFXMMU configuration register,                     Address offset: 0x00 */
683   __IO uint32_t SR;              /*!< GFXMMU status register,                            Address offset: 0x04 */
684   __IO uint32_t FCR;             /*!< GFXMMU flag clear register,                        Address offset: 0x08 */
685   __IO uint32_t CCR;             /*!< GFXMMU Cache Control Register,                     Address offset: 0x0C */
686   __IO uint32_t DVR;             /*!< GFXMMU default value register,                     Address offset: 0x10 */
687        uint32_t RESERVED1[3];    /*!< Reserved1,                                         Address offset: 0x14 to 0x1C */
688   __IO uint32_t B0CR;            /*!< GFXMMU buffer 0 configuration register,            Address offset: 0x20 */
689   __IO uint32_t B1CR;            /*!< GFXMMU buffer 1 configuration register,            Address offset: 0x24 */
690   __IO uint32_t B2CR;            /*!< GFXMMU buffer 2 configuration register,            Address offset: 0x28 */
691   __IO uint32_t B3CR;            /*!< GFXMMU buffer 3 configuration register,            Address offset: 0x2C */
692        uint32_t RESERVED2[1008]; /*!< Reserved2,                                         Address offset: 0x30 to 0xFEC */
693   __IO uint32_t HWCFGR;          /*!< GFXMMU hardware configuration register,            Address offset: 0xFF0 */
694   __IO uint32_t VERR;            /*!< GFXMMU version register,                           Address offset: 0xFF4 */
695   __IO uint32_t IPIDR;           /*!< GFXMMU identification register,                    Address offset: 0xFF8 */
696   __IO uint32_t SIDR;            /*!< GFXMMU size identification register,               Address offset: 0xFFC */
697   __IO uint32_t LUT[2048];       /*!< GFXMMU LUT registers,                              Address offset: 0x1000 to 0x2FFC
698                                       For LUT line i, LUTiL = LUT[2*i] and LUTiH = LUT[(2*i)+1] */
699 } GFXMMU_TypeDef;
700 
701 /**
702   * @brief General Purpose I/O
703   */
704 typedef struct
705 {
706   __IO uint32_t MODER;       /*!< GPIO port mode register,               Address offset: 0x00      */
707   __IO uint32_t OTYPER;      /*!< GPIO port output type register,        Address offset: 0x04      */
708   __IO uint32_t OSPEEDR;     /*!< GPIO port output speed register,       Address offset: 0x08      */
709   __IO uint32_t PUPDR;       /*!< GPIO port pull-up/pull-down register,  Address offset: 0x0C      */
710   __IO uint32_t IDR;         /*!< GPIO port input data register,         Address offset: 0x10      */
711   __IO uint32_t ODR;         /*!< GPIO port output data register,        Address offset: 0x14      */
712   __IO uint32_t BSRR;        /*!< GPIO port bit set/reset  register,     Address offset: 0x18      */
713   __IO uint32_t LCKR;        /*!< GPIO port configuration lock register, Address offset: 0x1C      */
714   __IO uint32_t AFR[2];      /*!< GPIO alternate function registers,     Address offset: 0x20-0x24 */
715   __IO uint32_t BRR;         /*!< GPIO Bit Reset register,               Address offset: 0x28      */
716   __IO uint32_t HSLVR;       /*!< GPIO high-speed low voltage register,  Address offset: 0x2C      */
717   __IO uint32_t SECCFGR;     /*!< GPIO secure configuration register,    Address offset: 0x30      */
718 } GPIO_TypeDef;
719 
720 /**
721   * @brief Global TrustZone Controller
722   */
723 typedef struct
724 {
725   __IO uint32_t CR;             /*!< TZSC control register,                                                Address offset: 0x00      */
726        uint32_t RESERVED1[3];   /*!< Reserved1,                                                            Address offset: 0x04-0x0C */
727   __IO uint32_t SECCFGR1;       /*!< TZSC secure configuration register 1,                                 Address offset: 0x10      */
728   __IO uint32_t SECCFGR2;       /*!< TZSC secure configuration register 2,                                 Address offset: 0x14      */
729   __IO uint32_t SECCFGR3;       /*!< TZSC secure configuration register 3,                                 Address offset: 0x18      */
730        uint32_t RESERVED2;      /*!< Reserved2,                                                            Address offset: 0x1C      */
731   __IO uint32_t PRIVCFGR1;      /*!< TZSC privilege configuration register 1,                              Address offset: 0x20      */
732   __IO uint32_t PRIVCFGR2;      /*!< TZSC privilege configuration register 2,                              Address offset: 0x24      */
733   __IO uint32_t PRIVCFGR3;      /*!< TZSC privilege configuration register 3,                              Address offset: 0x28      */
734        uint32_t RESERVED3[5];   /*!< Reserved3,                                                            Address offset: 0x2C-0x3C */
735   __IO uint32_t MPCWM1ACFGR;    /*!< TZSC memory 1 sub-region A watermark configuration register,          Address offset: 0x40      */
736   __IO uint32_t MPCWM1AR;       /*!< TZSC memory 1 sub-region A watermark register,                        Address offset: 0x44      */
737   __IO uint32_t MPCWM1BCFGR;    /*!< TZSC memory 1 sub-region B watermark configuration register,          Address offset: 0x48      */
738   __IO uint32_t MPCWM1BR;       /*!< TZSC memory 1 sub-region B watermark register,                        Address offset: 0x4C      */
739   __IO uint32_t MPCWM2ACFGR;    /*!< TZSC memory 2 sub-region A watermark configuration register,          Address offset: 0x50      */
740   __IO uint32_t MPCWM2AR;       /*!< TZSC memory 2 sub-region A watermark register,                        Address offset: 0x54      */
741   __IO uint32_t MPCWM2BCFGR;    /*!< TZSC memory 2 sub-region B watermark configuration register,          Address offset: 0x58      */
742   __IO uint32_t MPCWM2BR;       /*!< TZSC memory 2 sub-region B watermark register,                        Address offset: 0x5C      */
743   __IO uint32_t MPCWM3ACFGR;    /*!< TZSC memory 3 sub-region A watermark configuration register,          Address offset: 0x60      */
744   __IO uint32_t MPCWM3AR;       /*!< TZSC memory 3 sub-region A watermark register,                        Address offset: 0x64      */
745        uint32_t RESERVED4[2];   /*!< Reserved4,                                                            Address offset: 0x68-0x6C */
746   __IO uint32_t MPCWM4ACFGR;    /*!< TZSC memory 4 sub-region A watermark configuration register,          Address offset: 0x70      */
747   __IO uint32_t MPCWM4AR;       /*!< TZSC memory 4 sub-region A watermark register,                        Address offset: 0x74      */
748        uint32_t RESERVED5[2];   /*!< Reserved5,                                                            Address offset: 0x78-0x7C */
749   __IO uint32_t MPCWM5ACFGR;    /*!< TZSC memory 5 sub-region A watermark configuration register,          Address offset: 0x80      */
750   __IO uint32_t MPCWM5AR;       /*!< TZSC memory 5 sub-region A watermark register,                        Address offset: 0x84      */
751   __IO uint32_t MPCWM5BCFGR;    /*!< TZSC memory 5 sub-region B watermark configuration register,          Address offset: 0x88      */
752   __IO uint32_t MPCWM5BR;       /*!< TZSC memory 5 sub-region B watermark register,                        Address offset: 0x8C      */
753   __IO uint32_t MPCWM6ACFGR;    /*!< TZSC memory 6 sub-region A watermark configuration register,          Address offset: 0x90      */
754   __IO uint32_t MPCWM6AR;       /*!< TZSC memory 6 sub-region A watermark register,                        Address offset: 0x94      */
755   __IO uint32_t MPCWM6BCFGR;    /*!< TZSC memory 6 sub-region B watermark configuration register,          Address offset: 0x98      */
756   __IO uint32_t MPCWM6BR;       /*!< TZSC memory 6 sub-region B watermark register,                        Address offset: 0x9C      */
757 } GTZC_TZSC_TypeDef;
758 
759 typedef struct
760 {
761   __IO uint32_t CR;             /*!< MPCBBx control register,                  Address offset: 0x00        */
762   uint32_t RESERVED1[3];        /*!< Reserved1,                                Address offset: 0x04-0x0C   */
763   __IO uint32_t CFGLOCKR1;      /*!< MPCBBx Configuration lock register 1,     Address offset: 0x10        */
764   __IO uint32_t CFGLOCKR2;      /*!< MPCBBx Configuration lock register 2,     Address offset: 0x14        */
765   uint32_t RESERVED2[58];       /*!< Reserved2,                                Address offset: 0x18-0xFC   */
766   __IO uint32_t SECCFGR[52];    /*!< MPCBBx security configuration registers,  Address offset: 0x100-0x1CC */
767   uint32_t RESERVED3[12];       /*!< Reserved3,                                Address offset: 0x1D0-0x1FC */
768   __IO uint32_t PRIVCFGR[52];   /*!< MPCBBx privilege configuration registers, Address offset: 0x200-0x2CC */
769 } GTZC_MPCBB_TypeDef;
770 
771 typedef struct
772 {
773   __IO uint32_t IER1;           /*!< TZIC interrupt enable register 1, Address offset: 0x00 */
774   __IO uint32_t IER2;           /*!< TZIC interrupt enable register 2, Address offset: 0x04 */
775   __IO uint32_t IER3;           /*!< TZIC interrupt enable register 3, Address offset: 0x08 */
776   __IO uint32_t IER4;           /*!< TZIC interrupt enable register 4, Address offset: 0x0C */
777   __IO uint32_t SR1;            /*!< TZIC status register 1,           Address offset: 0x10 */
778   __IO uint32_t SR2;            /*!< TZIC status register 2,           Address offset: 0x14 */
779   __IO uint32_t SR3;            /*!< TZIC status register 3,           Address offset: 0x18 */
780   __IO uint32_t SR4;            /*!< TZIC status register 4,           Address offset: 0x1C */
781   __IO uint32_t FCR1;           /*!< TZIC flag clear register 1,       Address offset: 0x20 */
782   __IO uint32_t FCR2;           /*!< TZIC flag clear register 2,       Address offset: 0x24 */
783   __IO uint32_t FCR3;           /*!< TZIC flag clear register 3,       Address offset: 0x28 */
784   __IO uint32_t FCR4;           /*!< TZIC flag clear register 3,       Address offset: 0x2C */
785 } GTZC_TZIC_TypeDef;
786 
787 /**
788   * @brief GFXTIM
789   */
790 typedef struct
791 {
792   __IO uint32_t CR;            /*!< GFXTIM configuration register,                    Address offset: 0x00 */
793   __IO uint32_t CGCR;          /*!< GFXTIM clock generator configuration register,    Address offset: 0x04 */
794   __IO uint32_t TCR;           /*!< GFXTIM timers configuration register,             Address offset: 0x08 */
795   __IO uint32_t TDR;           /*!< GFXTIM timers disable register,                   Address offset: 0x0C */
796   __IO uint32_t EVCR;          /*!< GFXTIM events control register,                   Address offset: 0x10 */
797   __IO uint32_t EVSR;          /*!< GFXTIM events selection register,                 Address offset: 0x14 */
798   uint32_t RESERVED1[2];       /*!< Reserved,                                         Address offset: 0x18-0x1C */
799   __IO uint32_t WDGTCR;        /*!< GFXTIM watchdog timer configuration register,     Address offset: 0x20 */
800   uint32_t RESERVED2[3];       /*!< Reserved,                                         Address offset: 0x24-0x2C */
801   __IO uint32_t ISR;           /*!< GFXTIM interrupt status register,                 Address offset: 0x30 */
802   __IO uint32_t ICR;           /*!< GFXTIM interrupt clear register,                  Address offset: 0x34 */
803   __IO uint32_t IER;           /*!< GFXTIM interrupt enable register,                 Address offset: 0x38 */
804   __IO uint32_t TSR;           /*!< GFXTIM timers status register,                    Address offset: 0x3C */
805   __IO uint32_t LCCRR;         /*!< GFXTIM line clock counter reload register,        Address offset: 0x40 */
806   __IO uint32_t FCCRR;         /*!< GFXTIM frame clock counter reload register,       Address offset: 0x44 */
807   uint32_t RESERVED3[2];       /*!< Reserved,                                         Address offset: 0x48-0x4C */
808   __IO uint32_t ATR;           /*!< GFXTIM absolute time register,                    Address offset: 0x50 */
809   __IO uint32_t AFCR;          /*!< GFXTIM absolute frame counter register,           Address offset: 0x54 */
810   __IO uint32_t ALCR;          /*!< GFXTIM absolute line counter register,            Address offset: 0x58 */
811   uint32_t RESERVED4[1];       /*!< Reserved,                                         Address offset: 0x5C */
812   __IO uint32_t AFCC1R;        /*!< GFXTIM absolute frame counter compare 1 register, Address offset: 0x60 */
813   uint32_t RESERVED5[3];       /*!< Reserved,                                         Address offset: 0x64-0X6C */
814   __IO uint32_t ALCC1R;        /*!< GFXTIM absolute line counter compare 1 register,  Address offset: 0x70 */
815   __IO uint32_t ALCC2R;        /*!< GFXTIM absolute line counter compare 2 register,  Address offset: 0x74 */
816   uint32_t RESERVED6[2];       /*!< Reserved,                                         Address offset: 0x78-0X7C */
817   __IO uint32_t RFC1R;         /*!< GFXTIM relative frame counter 1 register,         Address offset: 0x80 */
818   __IO uint32_t RFC1RR;        /*!< GFXTIM relative frame counter 1 reload register,  Address offset: 0x84 */
819   __IO uint32_t RFC2R;         /*!< GFXTIM relative frame counter 2 register,         Address offset: 0x88 */
820   __IO uint32_t RFC2RR;        /*!< GFXTIM relative frame counter 2 reload register,  Address offset: 0x8C */
821   uint32_t RESERVED7[4];       /*!< Reserved,                                         Address offset: 0x90-0X9C */
822   __IO uint32_t WDGCR;         /*!< GFXTIM watchdog counter register,                 Address offset: 0xA0 */
823   __IO uint32_t WDGRR;         /*!< GFXTIM watchdog reload register,                  Address offset: 0xA4 */
824   __IO uint32_t WDGPAR;        /*!< GFXTIM watchdog pre-alarm register,               Address offset: 0xA8 */
825   uint32_t RESERVED8[209];     /*!< Reserved,                                         Address offset: 0xAC-0X3EC */
826   __IO uint32_t HWCFGR;        /*!< GFXTIM HW configuration register,                 Address offset: 0x3F0 */
827   __IO uint32_t VERR;          /*!< GFXTIM version register,                          Address offset: 0x3F4 */
828   __IO uint32_t IPIDR;         /*!< GFXTIM identification register,                   Address offset: 0x3F8 */
829   __IO uint32_t SIDR;          /*!< GFXTIM size identification register,              Address offset: 0x3FC */
830 } GFXTIM_TypeDef;
831 
832 /**
833   * @brief JPEG Codec
834   */
835 typedef struct
836 {
837   __IO uint32_t CONFR0;          /*!< JPEG Codec Control Register (JPEG_CONFR0),        Address offset: 00h       */
838   __IO uint32_t CONFR1;          /*!< JPEG Codec Control Register (JPEG_CONFR1),        Address offset: 04h       */
839   __IO uint32_t CONFR2;          /*!< JPEG Codec Control Register (JPEG_CONFR2),        Address offset: 08h       */
840   __IO uint32_t CONFR3;          /*!< JPEG Codec Control Register (JPEG_CONFR3),        Address offset: 0Ch       */
841   __IO uint32_t CONFR4;          /*!< JPEG Codec Control Register (JPEG_CONFR4),        Address offset: 10h       */
842   __IO uint32_t CONFR5;          /*!< JPEG Codec Control Register (JPEG_CONFR5),        Address offset: 14h       */
843   __IO uint32_t CONFR6;          /*!< JPEG Codec Control Register (JPEG_CONFR6),        Address offset: 18h       */
844   __IO uint32_t CONFR7;          /*!< JPEG Codec Control Register (JPEG_CONFR7),        Address offset: 1Ch       */
845   uint32_t  Reserved20[4];       /* Reserved                                            Address offset: 20h-2Ch   */
846   __IO uint32_t CR;              /*!< JPEG Control Register (JPEG_CR),                  Address offset: 30h       */
847   __IO uint32_t SR;              /*!< JPEG Status Register (JPEG_SR),                   Address offset: 34h       */
848   __IO uint32_t CFR;             /*!< JPEG Clear Flag Register (JPEG_CFR),              Address offset: 38h       */
849   uint32_t  Reserved3c;          /* Reserved                                            Address offset: 3Ch       */
850   __IO uint32_t DIR;             /*!< JPEG Data Input Register (JPEG_DIR),              Address offset: 40h       */
851   __IO uint32_t DOR;             /*!< JPEG Data Output Register (JPEG_DOR),             Address offset: 44h       */
852   uint32_t  Reserved48[2];       /* Reserved                                            Address offset: 48h-4Ch   */
853   __IO uint32_t QMEM0[16];       /*!< JPEG quantization tables 0,                       Address offset: 50h-8Ch   */
854   __IO uint32_t QMEM1[16];       /*!< JPEG quantization tables 1,                       Address offset: 90h-CCh   */
855   __IO uint32_t QMEM2[16];       /*!< JPEG quantization tables 2,                       Address offset: D0h-10Ch  */
856   __IO uint32_t QMEM3[16];       /*!< JPEG quantization tables 3,                       Address offset: 110h-14Ch */
857   __IO uint32_t HUFFMIN[16];     /*!< JPEG HuffMin tables,                              Address offset: 150h-18Ch */
858   __IO uint32_t HUFFBASE[32];    /*!< JPEG HuffSymb tables,                             Address offset: 190h-20Ch */
859   __IO uint32_t HUFFSYMB[84];    /*!< JPEG HUFFSYMB tables,                             Address offset: 210h-35Ch */
860   __IO uint32_t DHTMEM[103];     /*!< JPEG DHTMem tables,                               Address offset: 360h-4F8h */
861   uint32_t  Reserved4FC;         /* Reserved                                            Address offset: 4FCh      */
862   __IO uint32_t HUFFENC_AC0[88]; /*!< JPEG encodor, AC Huffman table 0,                 Address offset: 500h-65Ch */
863   __IO uint32_t HUFFENC_AC1[88]; /*!< JPEG encodor, AC Huffman table 1,                 Address offset: 660h-7BCh */
864   __IO uint32_t HUFFENC_DC0[8];  /*!< JPEG encodor, DC Huffman table 0,                 Address offset: 7C0h-7DCh */
865   __IO uint32_t HUFFENC_DC1[8];  /*!< JPEG encodor, DC Huffman table 1,                 Address offset: 7E0h-7FCh */
866 
867 } JPEG_TypeDef;
868 
869 /**
870   * @brief LCD-TFT Display Controller
871   */
872 typedef struct
873 {
874   uint32_t      RESERVED0[2];  /*!< Reserved, 0x00-0x04 */
875   __IO uint32_t SSCR;          /*!< LTDC Synchronization Size Configuration Register,    Address offset: 0x08 */
876   __IO uint32_t BPCR;          /*!< LTDC Back Porch Configuration Register,              Address offset: 0x0C */
877   __IO uint32_t AWCR;          /*!< LTDC Active Width Configuration Register,            Address offset: 0x10 */
878   __IO uint32_t TWCR;          /*!< LTDC Total Width Configuration Register,             Address offset: 0x14 */
879   __IO uint32_t GCR;           /*!< LTDC Global Control Register,                        Address offset: 0x18 */
880   uint32_t      RESERVED1[2];  /*!< Reserved, 0x1C-0x20 */
881   __IO uint32_t SRCR;          /*!< LTDC Shadow Reload Configuration Register,           Address offset: 0x24 */
882   uint32_t      RESERVED2[1];  /*!< Reserved, 0x28 */
883   __IO uint32_t BCCR;          /*!< LTDC Background Color Configuration Register,        Address offset: 0x2C */
884   uint32_t      RESERVED3[1];  /*!< Reserved, 0x30 */
885   __IO uint32_t IER;           /*!< LTDC Interrupt Enable Register,                      Address offset: 0x34 */
886   __IO uint32_t ISR;           /*!< LTDC Interrupt Status Register,                      Address offset: 0x38 */
887   __IO uint32_t ICR;           /*!< LTDC Interrupt Clear Register,                       Address offset: 0x3C */
888   __IO uint32_t LIPCR;         /*!< LTDC Line Interrupt Position Configuration Register, Address offset: 0x40 */
889   __IO uint32_t CPSR;          /*!< LTDC Current Position Status Register,               Address offset: 0x44 */
890   __IO uint32_t CDSR;         /*!< LTDC Current Display Status Register,                 Address offset: 0x48 */
891 } LTDC_TypeDef;
892 
893 /**
894   * @brief LCD-TFT Display layer x Controller
895   */
896 
897 typedef struct
898 {
899   __IO uint32_t CR;            /*!< LTDC Layerx Control Register                                  Address offset: 0x84 */
900   __IO uint32_t WHPCR;         /*!< LTDC Layerx Window Horizontal Position Configuration Register Address offset: 0x88 */
901   __IO uint32_t WVPCR;         /*!< LTDC Layerx Window Vertical Position Configuration Register   Address offset: 0x8C */
902   __IO uint32_t CKCR;          /*!< LTDC Layerx Color Keying Configuration Register               Address offset: 0x90 */
903   __IO uint32_t PFCR;          /*!< LTDC Layerx Pixel Format Configuration Register               Address offset: 0x94 */
904   __IO uint32_t CACR;          /*!< LTDC Layerx Constant Alpha Configuration Register             Address offset: 0x98 */
905   __IO uint32_t DCCR;          /*!< LTDC Layerx Default Color Configuration Register              Address offset: 0x9C */
906   __IO uint32_t BFCR;          /*!< LTDC Layerx Blending Factors Configuration Register           Address offset: 0xA0 */
907   uint32_t      RESERVED0[2];  /*!< Reserved */
908   __IO uint32_t CFBAR;         /*!< LTDC Layerx Color Frame Buffer Address Register               Address offset: 0xAC */
909   __IO uint32_t CFBLR;         /*!< LTDC Layerx Color Frame Buffer Length Register                Address offset: 0xB0 */
910   __IO uint32_t CFBLNR;        /*!< LTDC Layerx ColorFrame Buffer Line Number Register            Address offset: 0xB4 */
911   uint32_t      RESERVED1[3];  /*!< Reserved */
912   __IO uint32_t CLUTWR;        /*!< LTDC Layerx CLUT Write Register                               Address offset: 0x144 */
913 
914 } LTDC_Layer_TypeDef;
915 
916 /**
917   * @brief Instruction Cache
918   */
919 typedef struct
920 {
921   __IO uint32_t CR;             /*!< ICACHE control register,                Address offset: 0x00 */
922   __IO uint32_t SR;             /*!< ICACHE status register,                 Address offset: 0x04 */
923   __IO uint32_t IER;            /*!< ICACHE interrupt enable register,       Address offset: 0x08 */
924   __IO uint32_t FCR;            /*!< ICACHE Flag clear register,             Address offset: 0x0C */
925   __IO uint32_t HMONR;          /*!< ICACHE hit monitor register,            Address offset: 0x10 */
926   __IO uint32_t MMONR;          /*!< ICACHE miss monitor register,           Address offset: 0x14 */
927        uint32_t RESERVED1[2];   /*!< Reserved,                               Address offset: 0x018-0x01C */
928   __IO uint32_t CRR0;           /*!< ICACHE region 0 configuration register, Address offset: 0x20 */
929   __IO uint32_t CRR1;           /*!< ICACHE region 1 configuration register, Address offset: 0x24 */
930   __IO uint32_t CRR2;           /*!< ICACHE region 2 configuration register, Address offset: 0x28 */
931   __IO uint32_t CRR3;           /*!< ICACHE region 3 configuration register, Address offset: 0x2C */
932 } ICACHE_TypeDef;
933 
934 /**
935   * @brief Data Cache
936   */
937 typedef struct
938 {
939   __IO uint32_t CR;             /*!< DCACHE control register,               Address offset: 0x00 */
940   __IO uint32_t SR;             /*!< DCACHE status register,                Address offset: 0x04 */
941   __IO uint32_t IER;            /*!< DCACHE interrupt enable register,      Address offset: 0x08 */
942   __IO uint32_t FCR;            /*!< DCACHE Flag clear register,            Address offset: 0x0C */
943   __IO uint32_t RHMONR;         /*!< DCACHE Read hit monitor register,      Address offset: 0x10 */
944   __IO uint32_t RMMONR;         /*!< DCACHE Read miss monitor register,     Address offset: 0x14 */
945        uint32_t RESERVED1[2];   /*!< Reserved,                              Address offset: 0x18-0x1C */
946   __IO uint32_t WHMONR;         /*!< DCACHE Write hit monitor register,     Address offset: 0x20 */
947   __IO uint32_t WMMONR;         /*!< DCACHE Write miss monitor register,    Address offset: 0x24 */
948   __IO uint32_t CMDRSADDRR;     /*!< DCACHE Command Start Address register, Address offset: 0x28 */
949   __IO uint32_t CMDREADDRR;     /*!< DCACHE Command End Address register,   Address offset: 0x2C */
950 } DCACHE_TypeDef;
951 
952 /**
953   * @brief PSSI
954   */
955 typedef struct
956 {
957   __IO uint32_t CR;             /*!< PSSI control register,                 Address offset: 0x000 */
958   __IO uint32_t SR;             /*!< PSSI status register,                  Address offset: 0x004 */
959   __IO uint32_t RIS;            /*!< PSSI raw interrupt status register,    Address offset: 0x008 */
960   __IO uint32_t IER;            /*!< PSSI interrupt enable register,        Address offset: 0x00C */
961   __IO uint32_t MIS;            /*!< PSSI masked interrupt status register, Address offset: 0x010 */
962   __IO uint32_t ICR;            /*!< PSSI interrupt clear register,         Address offset: 0x014 */
963   __IO uint32_t RESERVED1[4];   /*!< Reserved,                                      0x018 - 0x024 */
964   __IO uint32_t DR;             /*!< PSSI data register,                    Address offset: 0x028 */
965 } PSSI_TypeDef;
966 
967 /**
968   * @brief TIM
969   */
970 typedef struct
971 {
972   __IO uint32_t CR1;         /*!< TIM control register 1,                   Address offset: 0x00 */
973   __IO uint32_t CR2;         /*!< TIM control register 2,                   Address offset: 0x04 */
974   __IO uint32_t SMCR;        /*!< TIM slave mode control register,          Address offset: 0x08 */
975   __IO uint32_t DIER;        /*!< TIM DMA/interrupt enable register,        Address offset: 0x0C */
976   __IO uint32_t SR;          /*!< TIM status register,                      Address offset: 0x10 */
977   __IO uint32_t EGR;         /*!< TIM event generation register,            Address offset: 0x14 */
978   __IO uint32_t CCMR1;       /*!< TIM capture/compare mode register 1,      Address offset: 0x18 */
979   __IO uint32_t CCMR2;       /*!< TIM capture/compare mode register 2,      Address offset: 0x1C */
980   __IO uint32_t CCER;        /*!< TIM capture/compare enable register,      Address offset: 0x20 */
981   __IO uint32_t CNT;         /*!< TIM counter register,                     Address offset: 0x24 */
982   __IO uint32_t PSC;         /*!< TIM prescaler,                            Address offset: 0x28 */
983   __IO uint32_t ARR;         /*!< TIM auto-reload register,                 Address offset: 0x2C */
984   __IO uint32_t RCR;         /*!< TIM repetition counter register,          Address offset: 0x30 */
985   __IO uint32_t CCR1;        /*!< TIM capture/compare register 1,           Address offset: 0x34 */
986   __IO uint32_t CCR2;        /*!< TIM capture/compare register 2,           Address offset: 0x38 */
987   __IO uint32_t CCR3;        /*!< TIM capture/compare register 3,           Address offset: 0x3C */
988   __IO uint32_t CCR4;        /*!< TIM capture/compare register 4,           Address offset: 0x40 */
989   __IO uint32_t BDTR;        /*!< TIM break and dead-time register,         Address offset: 0x44 */
990   __IO uint32_t CCR5;        /*!< TIM capture/compare register 5,           Address offset: 0x48 */
991   __IO uint32_t CCR6;        /*!< TIM capture/compare register 6,           Address offset: 0x4C */
992   __IO uint32_t CCMR3;       /*!< TIM capture/compare mode register 3,      Address offset: 0x50 */
993   __IO uint32_t DTR2;        /*!< TIM deadtime register 2,                  Address offset: 0x54 */
994   __IO uint32_t ECR;         /*!< TIM encoder control register,             Address offset: 0x58 */
995   __IO uint32_t TISEL;       /*!< TIM Input Selection register,             Address offset: 0x5C */
996   __IO uint32_t AF1;         /*!< TIM alternate function option register 1, Address offset: 0x60 */
997   __IO uint32_t AF2;         /*!< TIM alternate function option register 2, Address offset: 0x64 */
998   __IO uint32_t OR1 ;        /*!< TIM option register,                      Address offset: 0x68 */
999        uint32_t RESERVED0[220];/*!< Reserved,                               Address offset: 0x6C */
1000   __IO uint32_t DCR;         /*!< TIM DMA control register,                 Address offset: 0x3DC */
1001   __IO uint32_t DMAR;        /*!< TIM DMA address for full transfer,        Address offset: 0x3E0 */
1002 } TIM_TypeDef;
1003 
1004 /**
1005   * @brief LPTIMER
1006   */
1007 typedef struct
1008 {
1009   __IO uint32_t ISR;            /*!< LPTIM Interrupt and Status register,    Address offset: 0x00 */
1010   __IO uint32_t ICR;            /*!< LPTIM Interrupt Clear register,         Address offset: 0x04 */
1011   __IO uint32_t DIER;           /*!< LPTIM Interrupt Enable register,        Address offset: 0x08 */
1012   __IO uint32_t CFGR;           /*!< LPTIM Configuration register,           Address offset: 0x0C */
1013   __IO uint32_t CR;             /*!< LPTIM Control register,                 Address offset: 0x10 */
1014   __IO uint32_t CCR1;           /*!< LPTIM Capture/Compare register 1,       Address offset: 0x14 */
1015   __IO uint32_t ARR;            /*!< LPTIM Autoreload register,              Address offset: 0x18 */
1016   __IO uint32_t CNT;            /*!< LPTIM Counter register,                 Address offset: 0x1C */
1017   __IO uint32_t RESERVED0;      /*!< Reserved,                               Address offset: 0x20 */
1018   __IO uint32_t CFGR2;          /*!< LPTIM Configuration register 2,         Address offset: 0x24 */
1019   __IO uint32_t RCR;            /*!< LPTIM Repetition register,              Address offset: 0x28 */
1020   __IO uint32_t CCMR1;          /*!< LPTIM Capture/Compare mode register,    Address offset: 0x2C */
1021   __IO uint32_t RESERVED1;      /*!< Reserved,                               Address offset: 0x30 */
1022   __IO uint32_t CCR2;           /*!< LPTIM Capture/Compare register 2,       Address offset: 0x34 */
1023 } LPTIM_TypeDef;
1024 
1025 /**
1026   * @brief Comparator
1027   */
1028 typedef struct
1029 {
1030   __IO uint32_t CSR;            /*!< Comparator control and status register, Address offset: 0x00 */
1031 } COMP_TypeDef;
1032 
1033 typedef struct
1034 {
1035   __IO uint32_t CSR_ODD;        /*!< COMP control and status register located in register of comparator instance odd, used for bits common to several COMP instances, Address offset: 0x00 */
1036   __IO uint32_t CSR_EVEN;       /*!< COMP control and status register located in register of comparator instance even, used for bits common to several COMP instances, Address offset: 0x04 */
1037 } COMP_Common_TypeDef;
1038 
1039 /**
1040   * @brief Operational Amplifier (OPAMP)
1041   */
1042 typedef struct
1043 {
1044   __IO uint32_t CSR;         /*!< OPAMP control/status register,                     Address offset: 0x00 */
1045   __IO uint32_t OTR;         /*!< OPAMP offset trimming register for normal mode,    Address offset: 0x04 */
1046   __IO uint32_t LPOTR;       /*!< OPAMP offset trimming register for low power mode, Address offset: 0x08 */
1047 } OPAMP_TypeDef;
1048 
1049 typedef struct
1050 {
1051   __IO uint32_t CSR;         /*!< OPAMP control/status register, used for bits common to
1052                                   several OPAMP instances, Address offset: 0x00         */
1053 } OPAMP_Common_TypeDef;
1054 
1055 
1056 /**
1057   * @brief MDF/ADF
1058   */
1059 typedef struct
1060 {
1061  __IO uint32_t GCR;            /*!< MDF Global Control register,             Address offset: 0x00  */
1062  __IO uint32_t CKGCR;          /*!< MDF Clock Generator Control Register,    Address offset: 0x04  */
1063  uint32_t     RESERVED1[6];    /*!< Reserved, 0x08-0x1C                                            */
1064  __IO uint32_t OR;             /*!< MDF  Option Register,                    Address offset: 0x20  */
1065 }MDF_TypeDef;
1066 
1067 /**
1068   * @brief MDF/ADF filter
1069   */
1070 typedef struct
1071 {
1072  __IO uint32_t SITFCR;         /*!< MDF Serial Interface Control Register,          Address offset: 0x80 */
1073  __IO uint32_t BSMXCR;         /*!< MDF Bitstream Matrix Control Register,          Address offset: 0x84 */
1074  __IO uint32_t DFLTCR;         /*!< MDF Digital Filter Control Register,            Address offset: 0x88 */
1075  __IO uint32_t DFLTCICR;       /*!< MDF MCIC Configuration Register,                Address offset: 0x8C */
1076  __IO uint32_t DFLTRSFR;       /*!< MDF Reshape Filter Configuration Register,      Address offset: 0x90 */
1077  __IO uint32_t DFLTINTR;       /*!< MDF Integrator Configuration Register,          Address offset: 0x94 */
1078  __IO uint32_t OLDCR;          /*!< MDF Out-Of Limit Detector Control Register,     Address offset: 0x98 */
1079  __IO uint32_t OLDTHLR;        /*!< MDF OLD Threshold Low Register,                 Address offset: 0x9C */
1080  __IO uint32_t OLDTHHR;        /*!< MDF OLD Threshold High Register,                Address offset: 0xA0 */
1081  __IO uint32_t DLYCR;          /*!< MDF Delay control Register,                     Address offset: 0xA4 */
1082  __IO uint32_t SCDCR;          /*!< MDF short circuit detector control Register,    Address offset: 0xA8 */
1083  __IO uint32_t DFLTIER;        /*!< MDF DFLT Interrupt enable Register,             Address offset: 0xAC */
1084  __IO uint32_t DFLTISR;        /*!< MDF DFLT Interrupt status Register,             Address offset: 0xB0 */
1085  __IO uint32_t OECCR;          /*!< MDF Offset Error Compensation Control Register, Address offset: 0xB4 */
1086  __IO uint32_t SADCR;          /*!< MDF SAD Control Register,                       Address offset: 0xB8 */
1087  __IO uint32_t SADCFGR;        /*!< MDF SAD configuration register,                 Address offset: 0xBC */
1088  __IO uint32_t SADSDLVR;       /*!< MDF SAD Sound level Register,                   Address offset: 0xC0 */
1089  __IO uint32_t SADANLVR;       /*!< MDF SAD Ambient Noise level Register,           Address offset: 0xC4 */
1090  uint32_t     RESERVED1[9];    /*!< Reserved, 0xC8-0xE8                                                  */
1091  __IO uint32_t SNPSDR;         /*!< MDF Snapshot Data Register,                     Address offset: 0xEC */
1092  __IO uint32_t DFLTDR;         /*!< MDF Digital Filter Data Register,               Address offset: 0xF0 */
1093 } MDF_Filter_TypeDef;
1094 
1095 /**
1096   * @brief HEXA and OCTO Serial Peripheral Interface
1097   */
1098 
1099 typedef struct
1100 {
1101   __IO uint32_t CR;          /*!< XSPI Control register,                            Address offset: 0x000 */
1102   uint32_t RESERVED;         /*!< Reserved,                                         Address offset: 0x004 */
1103   __IO uint32_t DCR1;        /*!< XSPI Device Configuration register 1,             Address offset: 0x008 */
1104   __IO uint32_t DCR2;        /*!< XSPI Device Configuration register 2,             Address offset: 0x00C */
1105   __IO uint32_t DCR3;        /*!< XSPI Device Configuration register 3,             Address offset: 0x010 */
1106   __IO uint32_t DCR4;        /*!< XSPI Device Configuration register 4,             Address offset: 0x014 */
1107   uint32_t RESERVED1[2];     /*!< Reserved,                                         Address offset: 0x018-0x01C */
1108   __IO uint32_t SR;          /*!< XSPI Status register,                             Address offset: 0x020 */
1109   __IO uint32_t FCR;         /*!< XSPI Flag Clear register,                         Address offset: 0x024 */
1110   uint32_t RESERVED2[6];     /*!< Reserved,                                         Address offset: 0x028-0x03C */
1111   __IO uint32_t DLR;         /*!< XSPI Data Length register,                        Address offset: 0x040 */
1112   uint32_t RESERVED3;        /*!< Reserved,                                         Address offset: 0x044 */
1113   __IO uint32_t AR;          /*!< XSPI Address register,                            Address offset: 0x048 */
1114   uint32_t RESERVED4;        /*!< Reserved,                                         Address offset: 0x04C */
1115   __IO uint32_t DR;          /*!< XSPI Data register,                               Address offset: 0x050 */
1116   uint32_t RESERVED5[11];    /*!< Reserved,                                         Address offset: 0x054-0x07C */
1117   __IO uint32_t PSMKR;       /*!< XSPI Polling Status Mask register,                Address offset: 0x080 */
1118   uint32_t RESERVED6;        /*!< Reserved,                                         Address offset: 0x084 */
1119   __IO uint32_t PSMAR;       /*!< XSPI Polling Status Match register,               Address offset: 0x088 */
1120   uint32_t RESERVED7;        /*!< Reserved,                                         Address offset: 0x08C */
1121   __IO uint32_t PIR;         /*!< XSPI Polling Interval register,                   Address offset: 0x090 */
1122   uint32_t RESERVED8[27];    /*!< Reserved,                                         Address offset: 0x094-0x0FC */
1123   __IO uint32_t CCR;         /*!< XSPI Communication Configuration register,        Address offset: 0x100 */
1124   uint32_t RESERVED9;        /*!< Reserved,                                         Address offset: 0x104 */
1125   __IO uint32_t TCR;         /*!< XSPI Timing Configuration register,               Address offset: 0x108 */
1126   uint32_t RESERVED10;       /*!< Reserved,                                         Address offset: 0x10C */
1127   __IO uint32_t IR;          /*!< XSPI Instruction register,                        Address offset: 0x110 */
1128   uint32_t RESERVED11[3];    /*!< Reserved,                                         Address offset: 0x114-0x11C */
1129   __IO uint32_t ABR;         /*!< XSPI Alternate Bytes register,                    Address offset: 0x120 */
1130   uint32_t RESERVED12[3];    /*!< Reserved,                                         Address offset: 0x124-0x12C */
1131   __IO uint32_t LPTR;        /*!< XSPI Low Power Timeout register,                  Address offset: 0x130 */
1132   uint32_t RESERVED13[3];    /*!< Reserved,                                         Address offset: 0x134-0x13C */
1133   __IO uint32_t WPCCR;       /*!< XSPI Wrap Communication Configuration register,   Address offset: 0x140 */
1134   uint32_t RESERVED14;       /*!< Reserved,                                         Address offset: 0x144 */
1135   __IO uint32_t WPTCR;       /*!< XSPI Wrap Timing Configuration register,          Address offset: 0x148 */
1136   uint32_t RESERVED15;       /*!< Reserved,                                         Address offset: 0x14C */
1137   __IO uint32_t WPIR;        /*!< XSPI Wrap Instruction register,                   Address offset: 0x150 */
1138   uint32_t RESERVED16[3];    /*!< Reserved,                                         Address offset: 0x154-0x15C */
1139   __IO uint32_t WPABR;       /*!< XSPI Wrap Alternate Bytes register,               Address offset: 0x160 */
1140   uint32_t RESERVED17[7];    /*!< Reserved,                                         Address offset: 0x164-0x17C */
1141   __IO uint32_t WCCR;        /*!< XSPI Write Communication Configuration register,  Address offset: 0x180 */
1142   uint32_t RESERVED18;       /*!< Reserved,                                         Address offset: 0x184 */
1143   __IO uint32_t WTCR;        /*!< XSPI Write Timing Configuration register,         Address offset: 0x188 */
1144   uint32_t RESERVED19;       /*!< Reserved,                                         Address offset: 0x18C */
1145   __IO uint32_t WIR;         /*!< XSPI Write Instruction register,                  Address offset: 0x190 */
1146   uint32_t RESERVED20[3];    /*!< Reserved,                                         Address offset: 0x194-0x19C */
1147   __IO uint32_t WABR;        /*!< XSPI Write Alternate Bytes register,              Address offset: 0x1A0 */
1148   uint32_t RESERVED21[23];   /*!< Reserved,                                         Address offset: 0x1A4-0x1FC */
1149   __IO uint32_t HLCR;        /*!< XSPI Hyperbus Latency Configuration register,     Address offset: 0x200 */
1150   uint32_t RESERVED22[3];    /*!< Reserved,                                         Address offset: 0x204-0x20C */
1151   __IO uint32_t CALFCR;      /*!< XSPI Full-cycle calibration configuration
1152                                   HSPI only, invalid for OCTOSPI,                   Address offset: 0x210 */
1153   uint32_t RESERVED23;       /*!< Reserved,                                         Address offset: 0x214 */
1154   __IO uint32_t CALMR;       /*!< XSPI DLL master calibration configuration
1155                                   HSPI only, invalid for OCTOSPI,                   Address offset: 0x218 */
1156   uint32_t RESERVED24;       /*!< Reserved,                                         Address offset: 0x21C */
1157   __IO uint32_t CALSOR;      /*!< XSPI slave output calibration configuration
1158                                   HSPI only, invalid for OCTOSPI,                   Address offset: 0x220 */
1159   uint32_t RESERVED25;       /*!< Reserved,                                         Address offset: 0x224 */
1160   __IO uint32_t CALSIR;      /*!< XSPI slave input calibration configuration
1161                                   HSPI only, invalid for OCTOSPI,                   Address offset: 0x228 */
1162 } XSPI_TypeDef;
1163 
1164 typedef  XSPI_TypeDef OCTOSPI_TypeDef;
1165 
1166 typedef  XSPI_TypeDef HSPI_TypeDef;
1167 
1168 
1169 /**
1170   * @brief Serial Peripheral Interface IO Manager
1171   */
1172 typedef struct
1173 {
1174   __IO uint32_t CR;          /*!< OCTOSPIM IO Manager Control register,                 Address offset: 0x00 */
1175   __IO uint32_t PCR[8];      /*!< OCTOSPIM IO Manager Port[1:8] Configuration register, Address offset: 0x04-0x20 */
1176 } XSPIM_TypeDef;
1177 
1178 typedef  XSPIM_TypeDef OCTOSPIM_TypeDef;
1179 
1180 /**
1181   * @brief Power Control
1182   */
1183 typedef struct
1184 {
1185   __IO uint32_t CR1;      /*!< Power control register 1,                          Address offset: 0x00 */
1186   __IO uint32_t CR2;      /*!< Power control register 2,                          Address offset: 0x04 */
1187   __IO uint32_t CR3;      /*!< Power control register 3,                          Address offset: 0x08 */
1188   __IO uint32_t VOSR;     /*!< Power voltage scaling register,                    Address offset: 0x0C */
1189   __IO uint32_t SVMCR;    /*!< Power supply voltage monitoring control register,  Address offset: 0x10 */
1190   __IO uint32_t WUCR1;    /*!< Power wakeup control register 1,                   Address offset: 0x14 */
1191   __IO uint32_t WUCR2;    /*!< Power wakeup control register 2,                   Address offset: 0x18 */
1192   __IO uint32_t WUCR3;    /*!< Power wakeup control register 3,                   Address offset: 0x1C */
1193   __IO uint32_t BDCR1;    /*!< Power backup domain control register 1,            Address offset: 0x20 */
1194   __IO uint32_t BDCR2;    /*!< Power backup domain control register 2,            Address offset: 0x24 */
1195   __IO uint32_t DBPR;     /*!< Power disable backup domain register,              Address offset: 0x28 */
1196   __IO uint32_t UCPDR;    /*!< Power USB Type-C and Power Delivery register,      Address offset: 0x2C */
1197   __IO uint32_t SECCFGR;  /*!< Power Security configuration register,             Address offset: 0x30 */
1198   __IO uint32_t PRIVCFGR; /*!< Power privilege control register,                  Address offset: 0x34 */
1199   __IO uint32_t SR;       /*!< Power status register,                             Address offset: 0x38 */
1200   __IO uint32_t SVMSR;    /*!< Power supply voltage monitoring status register,   Address offset: 0x3C */
1201   __IO uint32_t BDSR;     /*!< Power backup domain status register,               Address offset: 0x40 */
1202   __IO uint32_t WUSR;     /*!< Power wakeup status register,                      Address offset: 0x44 */
1203   __IO uint32_t WUSCR;    /*!< Power wakeup status clear register,                Address offset: 0x48 */
1204   __IO uint32_t APCR;     /*!< Power apply pull configuration register,           Address offset: 0x4C */
1205   __IO uint32_t PUCRA;    /*!< Power Port A pull-up control register,             Address offset: 0x50 */
1206   __IO uint32_t PDCRA;    /*!< Power Port A pull-down control register,           Address offset: 0x54 */
1207   __IO uint32_t PUCRB;    /*!< Power Port B pull-up control register,             Address offset: 0x58 */
1208   __IO uint32_t PDCRB;    /*!< Power Port B pull-down control register,           Address offset: 0x5C */
1209   __IO uint32_t PUCRC;    /*!< Power Port C pull-up control register,             Address offset: 0x60 */
1210   __IO uint32_t PDCRC;    /*!< Power Port C pull-down control register,           Address offset: 0x64 */
1211   __IO uint32_t PUCRD;    /*!< Power Port D pull-up control register,             Address offset: 0x68 */
1212   __IO uint32_t PDCRD;    /*!< Power Port D pull-down control register,           Address offset: 0x6C */
1213   __IO uint32_t PUCRE;    /*!< Power Port E pull-up control register,             Address offset: 0x70 */
1214   __IO uint32_t PDCRE;    /*!< Power Port E pull-down control register,           Address offset: 0x74 */
1215   __IO uint32_t PUCRF;    /*!< Power Port F pull-up control register,             Address offset: 0x78 */
1216   __IO uint32_t PDCRF;    /*!< Power Port F pull-down control register,           Address offset: 0x7C */
1217   __IO uint32_t PUCRG;    /*!< Power Port G pull-up control register,             Address offset: 0x80 */
1218   __IO uint32_t PDCRG;    /*!< Power Port G pull-down control register,           Address offset: 0x84 */
1219   __IO uint32_t PUCRH;    /*!< Power Port H pull-up control register,             Address offset: 0x88 */
1220   __IO uint32_t PDCRH;    /*!< Power Port H pull-down control register,           Address offset: 0x8C */
1221   __IO uint32_t PUCRI;    /*!< Power Port I pull-up control register,             Address offset: 0x90 */
1222   __IO uint32_t PDCRI;    /*!< Power Port I pull-down control register,           Address offset: 0x94 */
1223   __IO uint32_t PUCRJ;    /*!< Power Port J pull-up control register,             Address offset: 0x98        */
1224   __IO uint32_t PDCRJ;    /*!< Power Port J pull-down control register,           Address offset: 0x9C        */
1225        uint32_t RESERVED3[2];  /*!< Reserved3,                                    Address offset: 0x0A0-0x0A4 */
1226   __IO uint32_t CR4;      /*!< Power power control register 4,                    Address offset: 0xA8        */
1227   __IO uint32_t CR5;      /*!< Power power control register 5,                    Address offset: 0xAC        */
1228 } PWR_TypeDef;
1229 
1230 /**
1231   * @brief SRAMs configuration controller
1232   */
1233 typedef struct
1234 {
1235   __IO uint32_t CR;       /*!< Control Register,                  Address offset: 0x00 */
1236   __IO uint32_t IER;      /*!< Interrupt Enable Register,         Address offset: 0x04 */
1237   __IO uint32_t ISR;      /*!< Interrupt Status Register,         Address offset: 0x08 */
1238   __IO uint32_t SEAR;     /*!< ECC Single Error Address Register, Address offset: 0x0C */
1239   __IO uint32_t DEAR;     /*!< ECC Double Error Address Register, Address offset: 0x10 */
1240   __IO uint32_t ICR;      /*!< Interrupt Clear Register,          Address offset: 0x14 */
1241   __IO uint32_t WPR1;     /*!< SRAM Write Protection Register 1,  Address offset: 0x18 */
1242   __IO uint32_t WPR2;     /*!< SRAM Write Protection Register 2,  Address offset: 0x1C */
1243   uint32_t      RESERVED; /*!< Reserved,                          Address offset: 0x20 */
1244   __IO uint32_t ECCKEY;   /*!< SRAM ECC Key Register,             Address offset: 0x24 */
1245   __IO uint32_t ERKEYR;   /*!< SRAM Erase Key Register,           Address offset: 0x28 */
1246 }RAMCFG_TypeDef;
1247 
1248 /**
1249   * @brief Reset and Clock Control
1250   */
1251 typedef struct
1252 {
1253   __IO uint32_t CR;            /*!< RCC clock control register                                               Address offset: 0x00 */
1254   uint32_t      RESERVED0;     /*!< Reserved                                                                 Address offset: 0x04 */
1255   __IO uint32_t ICSCR1;        /*!< RCC internal clock sources calibration register 1                        Address offset: 0x08 */
1256   __IO uint32_t ICSCR2;        /*!< RCC internal clock sources calibration register 2                        Address offset: 0x0C */
1257   __IO uint32_t ICSCR3;        /*!< RCC internal clock sources calibration register 3                        Address offset: 0x10 */
1258   __IO uint32_t CRRCR;         /*!< RCC Clock Recovery RC Register                                           Address offset: 0x14 */
1259   uint32_t      RESERVED1;     /*!< Reserved                                                                 Address offset: 0x18 */
1260   __IO uint32_t CFGR1;         /*!< RCC clock configuration register 1                                       Address offset: 0x1C */
1261   __IO uint32_t CFGR2;         /*!< RCC clock configuration register 2                                       Address offset: 0x20 */
1262   __IO uint32_t CFGR3;         /*!< RCC clock configuration register 3                                       Address offset: 0x24 */
1263   __IO uint32_t PLL1CFGR;      /*!< PLL1 Configuration Register                                              Address offset: 0x28 */
1264   __IO uint32_t PLL2CFGR;      /*!< PLL2 Configuration Register                                              Address offset: 0x2C */
1265   __IO uint32_t PLL3CFGR;      /*!< PLL3 Configuration Register                                              Address offset: 0x30 */
1266   __IO uint32_t PLL1DIVR;      /*!< PLL1 Dividers Configuration Register                                     Address offset: 0x34 */
1267   __IO uint32_t PLL1FRACR;     /*!< PLL1 Fractional Divider Configuration Register                           Address offset: 0x38 */
1268   __IO uint32_t PLL2DIVR;      /*!< PLL2 Dividers Configuration Register                                     Address offset: 0x3C */
1269   __IO uint32_t PLL2FRACR;     /*!< PLL2 Fractional Divider Configuration Register                           Address offset: 0x40 */
1270   __IO uint32_t PLL3DIVR;      /*!< PLL3 Dividers Configuration Register                                     Address offset: 0x44 */
1271   __IO uint32_t PLL3FRACR;     /*!< PLL3 Fractional Divider Configuration Register                           Address offset: 0x48 */
1272   uint32_t      RESERVED2;     /*!< Reserved                                                                 Address offset: 0x4C */
1273   __IO uint32_t CIER;          /*!< Clock Interrupt Enable Register                                          Address offset: 0x50 */
1274   __IO uint32_t CIFR;          /*!< Clock Interrupt Flag Register                                            Address offset: 0x54 */
1275   __IO uint32_t CICR;          /*!< Clock Interrupt Clear Register                                           Address offset: 0x58 */
1276   uint32_t      RESERVED3;     /*!< Reserved                                                                 Address offset: 0x5C */
1277   __IO uint32_t AHB1RSTR;      /*!< AHB1 Peripherals Reset Register                                          Address offset: 0x60 */
1278   __IO uint32_t AHB2RSTR1;     /*!< AHB2 Peripherals Reset Register 1                                        Address offset: 0x64 */
1279   __IO uint32_t AHB2RSTR2;     /*!< AHB2 Peripherals Reset Register 2                                        Address offset: 0x68 */
1280   __IO uint32_t AHB3RSTR;      /*!< AHB3 Peripherals Reset Register                                          Address offset: 0x6C */
1281   uint32_t      RESERVED4;     /*!< Reserved                                                                 Address offset: 0x70 */
1282   __IO uint32_t APB1RSTR1;     /*!< APB1 Peripherals Reset Register 1                                        Address offset: 0x74 */
1283   __IO uint32_t APB1RSTR2;     /*!< APB1 Peripherals Reset Register 2                                        Address offset: 0x78 */
1284   __IO uint32_t APB2RSTR;      /*!< APB2 Peripherals Reset Register                                          Address offset: 0x7C */
1285   __IO uint32_t APB3RSTR;      /*!< APB3 Peripherals Reset Register                                          Address offset: 0x80 */
1286   uint32_t      RESERVED5;     /*!< Reserved                                                                 Address offset: 0x84 */
1287   __IO uint32_t AHB1ENR;       /*!< AHB1 Peripherals Clock Enable Register                                   Address offset: 0x88 */
1288   __IO uint32_t AHB2ENR1;      /*!< AHB2 Peripherals Clock Enable Register 1                                 Address offset: 0x8C */
1289   __IO uint32_t AHB2ENR2;      /*!< AHB2 Peripherals Clock Enable Register 2                                 Address offset: 0x90 */
1290   __IO uint32_t AHB3ENR;       /*!< AHB3 Peripherals Clock Enable Register                                   Address offset: 0x94 */
1291   uint32_t      RESERVED6;     /*!< Reserved                                                                 Address offset: 0x98 */
1292   __IO uint32_t APB1ENR1;      /*!< APB1 Peripherals Clock Enable Register 1                                 Address offset: 0x9C */
1293   __IO uint32_t APB1ENR2;      /*!< APB1 Peripherals Clock Enable Register 2                                 Address offset: 0xA0 */
1294   __IO uint32_t APB2ENR;       /*!< APB2 Peripherals Clock Enable Register                                   Address offset: 0xA4 */
1295   __IO uint32_t APB3ENR;       /*!< APB3 Peripherals Clock Enable Register                                   Address offset: 0xA8 */
1296   uint32_t      RESERVED7;     /*!< Reserved                                                                 Address offset: 0xAC */
1297   __IO uint32_t AHB1SMENR;     /*!< AHB1 Peripherals Clock Enable in Sleep and Stop Modes Register           Address offset: 0xB0 */
1298   __IO uint32_t AHB2SMENR1;    /*!< AHB2 Peripherals Clock Enable in Sleep and Stop Modes Register 1         Address offset: 0xB4 */
1299   __IO uint32_t AHB2SMENR2;    /*!< AHB2 Peripherals Clock Enable in Sleep and Stop Modes Register 2         Address offset: 0xB8 */
1300   __IO uint32_t AHB3SMENR;     /*!< AHB3 Peripherals Clock Enable in Sleep and Stop Modes Register           Address offset: 0xBC */
1301   uint32_t      RESERVED8;     /*!< Reserved                                                                 Address offset: 0xC0 */
1302   __IO uint32_t APB1SMENR1;    /*!< APB1 Peripherals Clock Enable in Sleep and Stop Modes Register 1         Address offset: 0xC4 */
1303   __IO uint32_t APB1SMENR2;    /*!< APB1 Peripherals Clock Enable in Sleep and Stop Modes Register 2         Address offset: 0xC8 */
1304   __IO uint32_t APB2SMENR;     /*!< APB2 Peripherals Clock Enable in Sleep and Stop Modes Register 1         Address offset: 0xCC */
1305   __IO uint32_t APB3SMENR;     /*!< APB3 Peripherals Clock Enable in Sleep and Stop Modes Register 2         Address offset: 0xD0 */
1306   uint32_t      RESERVED9;     /*!< Reserved                                                                 Address offset: 0xD4 */
1307   __IO uint32_t SRDAMR;        /*!< SRD Autonomous Mode Register                                             Address offset: 0xD8 */
1308   uint32_t      RESERVED10;    /*!< Reserved,                                                                Address offset: 0xDC */
1309   __IO uint32_t CCIPR1;        /*!< IPs Clocks Configuration Register 1                                      Address offset: 0xE0 */
1310   __IO uint32_t CCIPR2;        /*!< IPs Clocks Configuration Register 2                                      Address offset: 0xE4 */
1311   __IO uint32_t CCIPR3;        /*!< IPs Clocks Configuration Register 3                                      Address offset: 0xE8 */
1312   uint32_t      RESERVED11;    /*!< Reserved,                                                                Address offset: 0xEC */
1313   __IO uint32_t BDCR;          /*!< Backup Domain Control Register                                           Address offset: 0xF0 */
1314   __IO uint32_t CSR;           /*!< V33 Clock Control & Status Register                                      Address offset: 0xF4 */
1315   uint32_t      RESERVED[6];   /*!< Reserved                                                                 Address offset: 0xF8 */
1316   __IO uint32_t SECCFGR;       /*!< RCC secure configuration register                                        Address offset: 0x110 */
1317   __IO uint32_t PRIVCFGR;      /*!< RCC privilege configuration register                                     Address offset: 0x114 */
1318 } RCC_TypeDef;
1319 
1320 /*
1321 * @brief RTC Specific device feature definitions
1322 */
1323 #define RTC_BKP_NB         32U
1324 #define RTC_TAMP_NB        8U
1325 
1326 /**
1327   * @brief Real-Time Clock
1328   */
1329 typedef struct
1330 {
1331   __IO uint32_t TR;          /*!< RTC time register,                              Address offset: 0x00 */
1332   __IO uint32_t DR;          /*!< RTC date register,                              Address offset: 0x04 */
1333   __IO uint32_t SSR;         /*!< RTC sub second register,                        Address offset: 0x08 */
1334   __IO uint32_t ICSR;        /*!< RTC initialization control and status register, Address offset: 0x0C */
1335   __IO uint32_t PRER;        /*!< RTC prescaler register,                         Address offset: 0x10 */
1336   __IO uint32_t WUTR;        /*!< RTC wakeup timer register,                      Address offset: 0x14 */
1337   __IO uint32_t CR;          /*!< RTC control register,                           Address offset: 0x18 */
1338   __IO uint32_t PRIVCFGR;    /*!< RTC privilege mode control register,            Address offset: 0x1C */
1339   __IO uint32_t SECCFGR;     /*!< RTC secure mode control register,               Address offset: 0x20 */
1340   __IO uint32_t WPR;         /*!< RTC write protection register,                  Address offset: 0x24 */
1341   __IO uint32_t CALR;        /*!< RTC calibration register,                       Address offset: 0x28 */
1342   __IO uint32_t SHIFTR;      /*!< RTC shift control register,                     Address offset: 0x2C */
1343   __IO uint32_t TSTR;        /*!< RTC time stamp time register,                   Address offset: 0x30 */
1344   __IO uint32_t TSDR;        /*!< RTC time stamp date register,                   Address offset: 0x34 */
1345   __IO uint32_t TSSSR;       /*!< RTC time-stamp sub second register,             Address offset: 0x38 */
1346        uint32_t RESERVED0;   /*!< Reserved,                                       Address offset: 0x3C */
1347   __IO uint32_t ALRMAR;      /*!< RTC alarm A register,                           Address offset: 0x40 */
1348   __IO uint32_t ALRMASSR;    /*!< RTC alarm A sub second register,                Address offset: 0x44 */
1349   __IO uint32_t ALRMBR;      /*!< RTC alarm B register,                           Address offset: 0x48 */
1350   __IO uint32_t ALRMBSSR;    /*!< RTC alarm B sub second register,                Address offset: 0x4C */
1351   __IO uint32_t SR;          /*!< RTC Status register,                            Address offset: 0x50 */
1352   __IO uint32_t MISR;        /*!< RTC masked interrupt status register,           Address offset: 0x54 */
1353   __IO uint32_t SMISR;       /*!< RTC secure masked interrupt status register,    Address offset: 0x58 */
1354   __IO uint32_t SCR;         /*!< RTC status Clear register,                      Address offset: 0x5C */
1355        uint32_t RESERVED4[4];/*!< Reserved,                                       Address offset: 0x58 */
1356   __IO uint32_t ALRABINR;    /*!< RTC alarm A binary mode register,               Address offset: 0x70 */
1357   __IO uint32_t ALRBBINR;    /*!< RTC alarm B binary mode register,               Address offset: 0x74 */
1358 } RTC_TypeDef;
1359 
1360 /**
1361   * @brief Tamper and backup registers
1362   */
1363 typedef struct
1364 {
1365   __IO uint32_t CR1;           /*!< TAMP configuration register 1,               Address offset: 0x00 */
1366   __IO uint32_t CR2;           /*!< TAMP configuration register 2,               Address offset: 0x04 */
1367   __IO uint32_t CR3;           /*!< TAMP configuration register 3,               Address offset: 0x08 */
1368   __IO uint32_t FLTCR;         /*!< TAMP filter control register,                Address offset: 0x0C */
1369   __IO uint32_t ATCR1;         /*!< TAMP filter control register 1               Address offset: 0x10 */
1370   __IO uint32_t ATSEEDR;       /*!< TAMP active tamper seed register,            Address offset: 0x14 */
1371   __IO uint32_t ATOR;          /*!< TAMP active tamper output register,          Address offset: 0x18 */
1372   __IO uint32_t ATCR2;         /*!< TAMP filter control register 2,              Address offset: 0x1C */
1373   __IO uint32_t SECCFGR;       /*!< TAMP secure mode control register,           Address offset: 0x20 */
1374   __IO uint32_t PRIVCFGR;      /*!< TAMP privilege mode control register,        Address offset: 0x24 */
1375        uint32_t RESERVED0;     /*!< Reserved,                                    Address offset: 0x28 */
1376   __IO uint32_t IER;           /*!< TAMP interrupt enable register,              Address offset: 0x2C */
1377   __IO uint32_t SR;            /*!< TAMP status register,                        Address offset: 0x30 */
1378   __IO uint32_t MISR;          /*!< TAMP masked interrupt status register,       Address offset: 0x34 */
1379   __IO uint32_t SMISR;         /*!< TAMP secure masked interrupt status register,Address offset: 0x38 */
1380   __IO uint32_t SCR;           /*!< TAMP status clear register,                  Address offset: 0x3C */
1381   __IO uint32_t COUNTR;        /*!< TAMP monotonic counter register,             Address offset: 0x40 */
1382        uint32_t RESERVED1[4];  /*!< Reserved,                                    Address offset: 0x43 -- 0x50 */
1383   __IO uint32_t ERCFGR;        /*!< TAMP erase configuration register,           Address offset: 0x54 */
1384        uint32_t RESERVED2[42]; /*!< Reserved,                                    Address offset: 0x58 -- 0xFC */
1385   __IO uint32_t BKP0R;         /*!< TAMP backup register 0,                      Address offset: 0x100 */
1386   __IO uint32_t BKP1R;         /*!< TAMP backup register 1,                      Address offset: 0x104 */
1387   __IO uint32_t BKP2R;         /*!< TAMP backup register 2,                      Address offset: 0x108 */
1388   __IO uint32_t BKP3R;         /*!< TAMP backup register 3,                      Address offset: 0x10C */
1389   __IO uint32_t BKP4R;         /*!< TAMP backup register 4,                      Address offset: 0x110 */
1390   __IO uint32_t BKP5R;         /*!< TAMP backup register 5,                      Address offset: 0x114 */
1391   __IO uint32_t BKP6R;         /*!< TAMP backup register 6,                      Address offset: 0x118 */
1392   __IO uint32_t BKP7R;         /*!< TAMP backup register 7,                      Address offset: 0x11C */
1393   __IO uint32_t BKP8R;         /*!< TAMP backup register 8,                      Address offset: 0x120 */
1394   __IO uint32_t BKP9R;         /*!< TAMP backup register 9,                      Address offset: 0x124 */
1395   __IO uint32_t BKP10R;        /*!< TAMP backup register 10,                     Address offset: 0x128 */
1396   __IO uint32_t BKP11R;        /*!< TAMP backup register 11,                     Address offset: 0x12C */
1397   __IO uint32_t BKP12R;        /*!< TAMP backup register 12,                     Address offset: 0x130 */
1398   __IO uint32_t BKP13R;        /*!< TAMP backup register 13,                     Address offset: 0x134 */
1399   __IO uint32_t BKP14R;        /*!< TAMP backup register 14,                     Address offset: 0x138 */
1400   __IO uint32_t BKP15R;        /*!< TAMP backup register 15,                     Address offset: 0x13C */
1401   __IO uint32_t BKP16R;        /*!< TAMP backup register 16,                     Address offset: 0x140 */
1402   __IO uint32_t BKP17R;        /*!< TAMP backup register 17,                     Address offset: 0x144 */
1403   __IO uint32_t BKP18R;        /*!< TAMP backup register 18,                     Address offset: 0x148 */
1404   __IO uint32_t BKP19R;        /*!< TAMP backup register 19,                     Address offset: 0x14C */
1405   __IO uint32_t BKP20R;        /*!< TAMP backup register 20,                     Address offset: 0x150 */
1406   __IO uint32_t BKP21R;        /*!< TAMP backup register 21,                     Address offset: 0x154 */
1407   __IO uint32_t BKP22R;        /*!< TAMP backup register 22,                     Address offset: 0x158 */
1408   __IO uint32_t BKP23R;        /*!< TAMP backup register 23,                     Address offset: 0x15C */
1409   __IO uint32_t BKP24R;        /*!< TAMP backup register 24,                     Address offset: 0x160 */
1410   __IO uint32_t BKP25R;        /*!< TAMP backup register 25,                     Address offset: 0x164 */
1411   __IO uint32_t BKP26R;        /*!< TAMP backup register 26,                     Address offset: 0x168 */
1412   __IO uint32_t BKP27R;        /*!< TAMP backup register 27,                     Address offset: 0x16C */
1413   __IO uint32_t BKP28R;        /*!< TAMP backup register 28,                     Address offset: 0x170 */
1414   __IO uint32_t BKP29R;        /*!< TAMP backup register 29,                     Address offset: 0x174 */
1415   __IO uint32_t BKP30R;        /*!< TAMP backup register 30,                     Address offset: 0x178 */
1416   __IO uint32_t BKP31R;        /*!< TAMP backup register 31,                     Address offset: 0x17C */
1417 } TAMP_TypeDef;
1418 
1419 /**
1420   * @brief Universal Synchronous Asynchronous Receiver Transmitter
1421   */
1422 typedef struct
1423 {
1424   __IO uint32_t CR1;         /*!< USART Control register 1,                 Address offset: 0x00  */
1425   __IO uint32_t CR2;         /*!< USART Control register 2,                 Address offset: 0x04  */
1426   __IO uint32_t CR3;         /*!< USART Control register 3,                 Address offset: 0x08  */
1427   __IO uint32_t BRR;         /*!< USART Baud rate register,                 Address offset: 0x0C  */
1428   __IO uint32_t GTPR;        /*!< USART Guard time and prescaler register,  Address offset: 0x10  */
1429   __IO uint32_t RTOR;        /*!< USART Receiver Time Out register,         Address offset: 0x14  */
1430   __IO uint32_t RQR;         /*!< USART Request register,                   Address offset: 0x18  */
1431   __IO uint32_t ISR;         /*!< USART Interrupt and status register,      Address offset: 0x1C  */
1432   __IO uint32_t ICR;         /*!< USART Interrupt flag Clear register,      Address offset: 0x20  */
1433   __IO uint32_t RDR;         /*!< USART Receive Data register,              Address offset: 0x24  */
1434   __IO uint32_t TDR;         /*!< USART Transmit Data register,             Address offset: 0x28  */
1435   __IO uint32_t PRESC;       /*!< USART Prescaler register,                 Address offset: 0x2C  */
1436   __IO uint32_t AUTOCR;      /*!< USART Autonomous mode control register    Address offset: 0x30  */
1437 } USART_TypeDef;
1438 
1439 /**
1440   * @brief Serial Audio Interface
1441   */
1442 typedef struct
1443 {
1444   __IO uint32_t GCR;          /*!< SAI global configuration register,        Address offset: 0x00 */
1445   uint32_t      RESERVED[16]; /*!< Reserved,                         Address offset: 0x04 to 0x40 */
1446   __IO uint32_t PDMCR;        /*!< SAI PDM control register,                 Address offset: 0x44 */
1447   __IO uint32_t PDMDLY;       /*!< SAI PDM delay register,                   Address offset: 0x48 */
1448 } SAI_TypeDef;
1449 
1450 typedef struct
1451 {
1452   __IO uint32_t CR1;         /*!< SAI block x configuration register 1,     Address offset: 0x04 */
1453   __IO uint32_t CR2;         /*!< SAI block x configuration register 2,     Address offset: 0x08 */
1454   __IO uint32_t FRCR;        /*!< SAI block x frame configuration register, Address offset: 0x0C */
1455   __IO uint32_t SLOTR;       /*!< SAI block x slot register,                Address offset: 0x10 */
1456   __IO uint32_t IMR;         /*!< SAI block x interrupt mask register,      Address offset: 0x14 */
1457   __IO uint32_t SR;          /*!< SAI block x status register,              Address offset: 0x18 */
1458   __IO uint32_t CLRFR;       /*!< SAI block x clear flag register,          Address offset: 0x1C */
1459   __IO uint32_t DR;          /*!< SAI block x data register,                Address offset: 0x20 */
1460 } SAI_Block_TypeDef;
1461 
1462 /**
1463   * @brief System configuration controller
1464   */
1465 typedef struct
1466 {
1467   __IO uint32_t SECCFGR;        /*!< SYSCFG secure configuration register,            Address offset: 0x00 */
1468   __IO uint32_t CFGR1;          /*!< SYSCFG configuration register 1,                 Address offset: 0x04 */
1469   __IO uint32_t FPUIMR;         /*!< SYSCFG FPU interrupt mask register,              Address offset: 0x08 */
1470   __IO uint32_t CNSLCKR;        /*!< SYSCFG CPU non-secure lock register,             Address offset: 0x0C */
1471   __IO uint32_t CSLCKR;         /*!< SYSCFG CPU secure lock register,                 Address offset: 0x10 */
1472   __IO uint32_t CFGR2;          /*!< SYSCFG configuration register 2,                 Address offset: 0x14 */
1473   __IO uint32_t MESR;           /*!< SYSCFG Memory Erase Status register,             Address offset: 0x18 */
1474   __IO uint32_t CCCSR;          /*!< SYSCFG Conpensaion Cell Control&Status register, Address offset: 0x1C */
1475   __IO uint32_t CCVR;           /*!< SYSCFG Conpensaion Cell value register,          Address offset: 0x20 */
1476   __IO uint32_t CCCR;           /*!< SYSCFG Conpensaion Cell Code register,           Address offset: 0x24 */
1477        uint32_t RESERVED1;      /*!< RESERVED1,                                       Address offset: 0x28 */
1478   __IO uint32_t RSSCMDR;        /*!< SYSCFG RSS command mode register,                Address offset: 0x2C */
1479        uint32_t RESERVED2[17];  /*!< RESERVED2,                                       Address offset: 0x30 - 0x70 */
1480   __IO uint32_t OTGHSPHYCR;     /*!< SYSCFG USB OTG_HS PHY register                   Address offset: 0x74 */
1481        uint32_t RESERVED3;      /*!< RESERVED3,                                       Address offset: 0x78 */
1482   __IO uint32_t OTGHSPHYTUNER2; /*!< SYSCFG USB OTG_HS PHY tune register 2            Address offset: 0x7C */
1483 } SYSCFG_TypeDef;
1484 
1485 /**
1486   * @brief Secure digital input/output Interface
1487   */
1488 typedef struct
1489 {
1490   __IO uint32_t POWER;          /*!< SDMMC power control register,             Address offset: 0x00  */
1491   __IO uint32_t CLKCR;          /*!< SDMMC clock control register,             Address offset: 0x04  */
1492   __IO uint32_t ARG;            /*!< SDMMC argument register,                  Address offset: 0x08  */
1493   __IO uint32_t CMD;            /*!< SDMMC command register,                   Address offset: 0x0C  */
1494   __I uint32_t  RESPCMD;        /*!< SDMMC command response register,          Address offset: 0x10  */
1495   __I uint32_t  RESP1;          /*!< SDMMC response 1 register,                Address offset: 0x14  */
1496   __I uint32_t  RESP2;          /*!< SDMMC response 2 register,                Address offset: 0x18  */
1497   __I uint32_t  RESP3;          /*!< SDMMC response 3 register,                Address offset: 0x1C  */
1498   __I uint32_t  RESP4;          /*!< SDMMC response 4 register,                Address offset: 0x20  */
1499   __IO uint32_t DTIMER;         /*!< SDMMC data timer register,                Address offset: 0x24  */
1500   __IO uint32_t DLEN;           /*!< SDMMC data length register,               Address offset: 0x28  */
1501   __IO uint32_t DCTRL;          /*!< SDMMC data control register,              Address offset: 0x2C  */
1502   __I uint32_t  DCOUNT;         /*!< SDMMC data counter register,              Address offset: 0x30  */
1503   __I uint32_t  STA;            /*!< SDMMC status register,                    Address offset: 0x34  */
1504   __IO uint32_t ICR;            /*!< SDMMC interrupt clear register,           Address offset: 0x38  */
1505   __IO uint32_t MASK;           /*!< SDMMC mask register,                      Address offset: 0x3C  */
1506   __IO uint32_t ACKTIME;        /*!< SDMMC Acknowledgement timer register,     Address offset: 0x40  */
1507   uint32_t      RESERVED0[3];   /*!< Reserved, 0x44 - 0x4C - 0x4C                                    */
1508   __IO uint32_t IDMACTRL;       /*!< SDMMC DMA control register,               Address offset: 0x50  */
1509   __IO uint32_t IDMABSIZE;      /*!< SDMMC DMA buffer size register,           Address offset: 0x54  */
1510   __IO uint32_t IDMABASER;      /*!< SDMMC DMA buffer base address register,   Address offset: 0x58  */
1511   uint32_t      RESERVED1[2];   /*!< Reserved, 0x60                                             */
1512   __IO uint32_t IDMALAR;        /*!< SDMMC DMA linked list address register,   Address offset: 0x64  */
1513   __IO uint32_t IDMABAR;        /*!< SDMMC DMA linked list memory base register,Address offset: 0x68 */
1514   uint32_t      RESERVED2[5];   /*!< Reserved, 0x6C-0x7C                                             */
1515   __IO uint32_t FIFO;           /*!< SDMMC data FIFO register,                 Address offset: 0x80  */
1516 } SDMMC_TypeDef;
1517 
1518 
1519 
1520 /**
1521   * @brief Delay Block DLYB
1522   */
1523 typedef struct
1524 {
1525   __IO uint32_t CR;          /*!< DELAY BLOCK control register,  Address offset: 0x00 */
1526   __IO uint32_t CFGR;        /*!< DELAY BLOCK configuration register,  Address offset: 0x04 */
1527 } DLYB_TypeDef;
1528 
1529 /**
1530   * @brief UCPD
1531   */
1532 typedef struct
1533 {
1534   __IO uint32_t CFG1;         /*!< UCPD configuration register 1,             Address offset: 0x00 */
1535   __IO uint32_t CFG2;         /*!< UCPD configuration register 2,             Address offset: 0x04 */
1536   __IO uint32_t CFG3;         /*!< UCPD configuration register 3,             Address offset: 0x08 */
1537   __IO uint32_t CR;           /*!< UCPD control register,                     Address offset: 0x0C */
1538   __IO uint32_t IMR;          /*!< UCPD interrupt mask register,              Address offset: 0x10 */
1539   __IO uint32_t SR;           /*!< UCPD status register,                      Address offset: 0x14 */
1540   __IO uint32_t ICR;          /*!< UCPD interrupt flag clear register         Address offset: 0x18 */
1541   __IO uint32_t TX_ORDSET;    /*!< UCPD Tx ordered set type register,         Address offset: 0x1C */
1542   __IO uint32_t TX_PAYSZ;     /*!< UCPD Tx payload size register,             Address offset: 0x20 */
1543   __IO uint32_t TXDR;         /*!< UCPD Tx data register,                     Address offset: 0x24 */
1544   __IO uint32_t RX_ORDSET;    /*!< UCPD Rx ordered set type register,         Address offset: 0x28 */
1545   __IO uint32_t RX_PAYSZ;     /*!< UCPD Rx payload size register,             Address offset: 0x2C */
1546   __IO uint32_t RXDR;         /*!< UCPD Rx data register,                     Address offset: 0x30 */
1547   __IO uint32_t RX_ORDEXT1;   /*!< UCPD Rx ordered set extension 1 register,  Address offset: 0x34 */
1548   __IO uint32_t RX_ORDEXT2;   /*!< UCPD Rx ordered set extension 2 register,  Address offset: 0x38 */
1549 } UCPD_TypeDef;
1550 
1551 /**
1552   * @brief USB_OTG_Core_register
1553   */
1554 typedef struct
1555 {
1556   __IO uint32_t GOTGCTL;             /*!< USB_OTG Control and Status Register,       Address offset: 000h */
1557   __IO uint32_t GOTGINT;             /*!< USB_OTG Interrupt Register,                Address offset: 004h */
1558   __IO uint32_t GAHBCFG;             /*!< Core AHB Configuration Register,           Address offset: 008h */
1559   __IO uint32_t GUSBCFG;             /*!< Core USB Configuration Register,           Address offset: 00Ch */
1560   __IO uint32_t GRSTCTL;             /*!< Core Reset Register,                       Address offset: 010h */
1561   __IO uint32_t GINTSTS;             /*!< Core Interrupt Register,                   Address offset: 014h */
1562   __IO uint32_t GINTMSK;             /*!< Core Interrupt Mask Register,              Address offset: 018h */
1563   __IO uint32_t GRXSTSR;             /*!< Receive Sts Q Read Register,               Address offset: 01Ch */
1564   __IO uint32_t GRXSTSP;             /*!< Receive Sts Q Read & POP Register,         Address offset: 020h */
1565   __IO uint32_t GRXFSIZ;             /*!< Receive FIFO Size Register,                Address offset: 024h */
1566   __IO uint32_t DIEPTXF0_HNPTXFSIZ;  /*!< EP0 / Non Periodic Tx FIFO Size Register,  Address offset: 028h */
1567   __IO uint32_t HNPTXSTS;            /*!< Non Periodic Tx FIFO/Queue Sts reg,        Address offset: 02Ch */
1568   __IO uint32_t Reserved30[2];       /*!< Reserved,                                  Address offset: 030h */
1569   __IO uint32_t GCCFG;               /*!< General Purpose IO Register,               Address offset: 038h */
1570   __IO uint32_t CID;                 /*!< User ID Register,                          Address offset: 03Ch */
1571   __IO uint32_t GSNPSID;             /*!< USB_OTG core ID,                           Address offset: 040h */
1572   __IO uint32_t GHWCFG1;             /*!< User HW config1,                           Address offset: 044h */
1573   __IO uint32_t GHWCFG2;             /*!< User HW config2,                           Address offset: 048h */
1574   __IO uint32_t GHWCFG3;             /*!< User HW config3,                           Address offset: 04Ch */
1575   __IO uint32_t  Reserved6;          /*!< Reserved,                                  Address offset: 050h */
1576   __IO uint32_t GLPMCFG;             /*!< LPM Register,                              Address offset: 054h */
1577   __IO uint32_t GPWRDN;              /*!< Power Down Register,                       Address offset: 058h */
1578   __IO uint32_t GDFIFOCFG;           /*!< DFIFO Software Config Register,            Address offset: 05Ch */
1579   __IO uint32_t GADPCTL;             /*!< ADP Timer, Control and Status Register,    Address offset: 60Ch */
1580   __IO uint32_t  Reserved43[39];     /*!< Reserved,                                  Address offset: 058h */
1581   __IO uint32_t HPTXFSIZ;            /*!< Host Periodic Tx FIFO Size Reg,            Address offset: 100h */
1582   __IO uint32_t DIEPTXF[0x0F];       /*!< dev Periodic Transmit FIFO                 Address offset: 104h */
1583 } USB_OTG_GlobalTypeDef;
1584 
1585 /**
1586   * @brief USB_OTG_device_Registers
1587   */
1588 typedef struct
1589 {
1590   __IO uint32_t DCFG;                /*!< dev Configuration Register,   Address offset: 800h */
1591   __IO uint32_t DCTL;                /*!< dev Control Register,         Address offset: 804h */
1592   __IO uint32_t DSTS;                /*!< dev Status Register (RO),     Address offset: 808h */
1593   uint32_t Reserved0C;               /*!< Reserved,                     Address offset: 80Ch */
1594   __IO uint32_t DIEPMSK;             /*!< dev IN Endpoint Mask,         Address offset: 810h */
1595   __IO uint32_t DOEPMSK;             /*!< dev OUT Endpoint Mask,        Address offset: 814h */
1596   __IO uint32_t DAINT;               /*!< dev All Endpoints Itr Reg,    Address offset: 818h */
1597   __IO uint32_t DAINTMSK;            /*!< dev All Endpoints Itr Mask,   Address offset: 81Ch */
1598   uint32_t  Reserved20;              /*!< Reserved,                     Address offset: 820h */
1599   uint32_t Reserved9;                /*!< Reserved,                     Address offset: 824h */
1600   __IO uint32_t DVBUSDIS;            /*!< dev VBUS discharge Register,  Address offset: 828h */
1601   __IO uint32_t DVBUSPULSE;          /*!< dev VBUS Pulse Register,      Address offset: 82Ch */
1602   __IO uint32_t DTHRCTL;             /*!< dev threshold,                Address offset: 830h */
1603   __IO uint32_t DIEPEMPMSK;          /*!< dev empty msk,                Address offset: 834h */
1604   __IO uint32_t DEACHINT;            /*!< dedicated EP interrupt,       Address offset: 838h */
1605   __IO uint32_t DEACHMSK;            /*!< dedicated EP msk,             Address offset: 83Ch */
1606   uint32_t Reserved40;               /*!< dedicated EP mask,            Address offset: 840h */
1607   __IO uint32_t DINEP1MSK;           /*!< dedicated EP mask,            Address offset: 844h */
1608   uint32_t  Reserved44[15];          /*!< Reserved,                     Address offset: 844-87Ch */
1609   __IO uint32_t DOUTEP1MSK;          /*!< dedicated EP msk,             Address offset: 884h */
1610 } USB_OTG_DeviceTypeDef;
1611 
1612 
1613 /**
1614   * @brief USB_OTG_IN_Endpoint-Specific_Register
1615   */
1616 typedef struct
1617 {
1618   __IO uint32_t DIEPCTL;             /*!< dev IN Endpoint Control Register,          Address offset: 900h + (ep_num * 20h) + 00h */
1619   __IO uint32_t Reserved04;          /*!< Reserved,                                  Address offset: 900h + (ep_num * 20h) + 04h */
1620   __IO uint32_t DIEPINT;             /*!< dev IN Endpoint Itr Register,              Address offset: 900h + (ep_num * 20h) + 08h */
1621   __IO uint32_t Reserved0C;          /*!< Reserved,                                  Address offset: 900h + (ep_num * 20h) + 0Ch */
1622   __IO uint32_t DIEPTSIZ;            /*!< IN Endpoint Txfer Size Register,           Address offset: 900h + (ep_num * 20h) + 10h */
1623   __IO uint32_t DIEPDMA;             /*!< IN Endpoint DMA Address Register,          Address offset: 900h + (ep_num * 20h) + 14h */
1624   __IO uint32_t DTXFSTS;             /*!< IN Endpoint Tx FIFO Status Register,       Address offset: 900h + (ep_num * 20h) + 18h */
1625   __IO uint32_t Reserved18;          /*!< Reserved,                                  Address offset: 900h + (ep_num * 20h) + 1Ch */
1626 } USB_OTG_INEndpointTypeDef;
1627 
1628 /**
1629   * @brief USB_OTG_OUT_Endpoint-Specific_Registers
1630   */
1631 typedef struct
1632 {
1633   __IO uint32_t DOEPCTL;             /*!< dev OUT Endpoint Control Register,         Address offset: B00h + (ep_num * 20h) + 00h */
1634   __IO uint32_t Reserved04;          /*!< Reserved,                                  Address offset: B00h + (ep_num * 20h) + 04h */
1635   __IO uint32_t DOEPINT;             /*!< dev OUT Endpoint Itr Register,             Address offset: B00h + (ep_num * 20h) + 08h */
1636   __IO uint32_t Reserved0C;          /*!< Reserved,                                  Address offset: B00h + (ep_num * 20h) + 0Ch */
1637   __IO uint32_t DOEPTSIZ;            /*!< dev OUT Endpoint Txfer Size Register,      Address offset: B00h + (ep_num * 20h) + 10h */
1638   __IO uint32_t DOEPDMA;             /*!< dev OUT Endpoint DMA Address Register,     Address offset: B00h + (ep_num * 20h) + 14h */
1639   __IO uint32_t Reserved18[2];       /*!< Reserved,                                  Address offset: B00h + (ep_num * 20h) + 18h */
1640 } USB_OTG_OUTEndpointTypeDef;
1641 
1642 /**
1643   * @brief USB_OTG_Host_Mode_Register_Structures
1644   */
1645 typedef struct
1646 {
1647   __IO uint32_t HCFG;                 /*!< Host Configuration Register,              Address offset: 400h */
1648   __IO uint32_t HFIR;                 /*!< Host Frame Interval Register,             Address offset: 404h */
1649   __IO uint32_t HFNUM;                /*!< Host Frame Nbr/Frame Remaining,           Address offset: 408h */
1650   uint32_t Reserved40C;               /*!< Reserved,                                 Address offset: 40Ch */
1651   __IO uint32_t HPTXSTS;              /*!< Host Periodic Tx FIFO/ Queue Status,      Address offset: 410h */
1652   __IO uint32_t HAINT;                /*!< Host All Channels Interrupt Register,     Address offset: 414h */
1653   __IO uint32_t HAINTMSK;             /*!< Host All Channels Interrupt Mask,         Address offset: 418h */
1654 } USB_OTG_HostTypeDef;
1655 
1656 /**
1657   * @brief USB_OTG_Host_Channel_Specific_Registers
1658   */
1659 typedef struct
1660 {
1661   __IO uint32_t HCCHAR;               /*!< Host Channel Characteristics Register,    Address offset: 500h */
1662   __IO uint32_t HCSPLT;               /*!< Host Channel Split Control Register,      Address offset: 504h */
1663   __IO uint32_t HCINT;                /*!< Host Channel Interrupt Register,          Address offset: 508h */
1664   __IO uint32_t HCINTMSK;             /*!< Host Channel Interrupt Mask Register,     Address offset: 50Ch */
1665   __IO uint32_t HCTSIZ;               /*!< Host Channel Transfer Size Register,      Address offset: 510h */
1666   __IO uint32_t HCDMA;                /*!< Host Channel DMA Address Register,        Address offset: 514h */
1667   uint32_t Reserved[2];               /*!< Reserved,                                 Address offset: 518h */
1668 } USB_OTG_HostChannelTypeDef;
1669 
1670 /**
1671   * @brief FD Controller Area Network
1672   */
1673 typedef struct
1674 {
1675   __IO uint32_t CREL;         /*!< FDCAN Core Release register,                                     Address offset: 0x000 */
1676   __IO uint32_t ENDN;         /*!< FDCAN Endian register,                                           Address offset: 0x004 */
1677        uint32_t RESERVED1;    /*!< Reserved,                                                                        0x008 */
1678   __IO uint32_t DBTP;         /*!< FDCAN Data Bit Timing & Prescaler register,                      Address offset: 0x00C */
1679   __IO uint32_t TEST;         /*!< FDCAN Test register,                                             Address offset: 0x010 */
1680   __IO uint32_t RWD;          /*!< FDCAN RAM Watchdog register,                                     Address offset: 0x014 */
1681   __IO uint32_t CCCR;         /*!< FDCAN CC Control register,                                       Address offset: 0x018 */
1682   __IO uint32_t NBTP;         /*!< FDCAN Nominal Bit Timing & Prescaler register,                   Address offset: 0x01C */
1683   __IO uint32_t TSCC;         /*!< FDCAN Timestamp Counter Configuration register,                  Address offset: 0x020 */
1684   __IO uint32_t TSCV;         /*!< FDCAN Timestamp Counter Value register,                          Address offset: 0x024 */
1685   __IO uint32_t TOCC;         /*!< FDCAN Timeout Counter Configuration register,                    Address offset: 0x028 */
1686   __IO uint32_t TOCV;         /*!< FDCAN Timeout Counter Value register,                            Address offset: 0x02C */
1687        uint32_t RESERVED2[4]; /*!< Reserved,                                                                0x030 - 0x03C */
1688   __IO uint32_t ECR;          /*!< FDCAN Error Counter register,                                    Address offset: 0x040 */
1689   __IO uint32_t PSR;          /*!< FDCAN Protocol Status register,                                  Address offset: 0x044 */
1690   __IO uint32_t TDCR;         /*!< FDCAN Transmitter Delay Compensation register,                   Address offset: 0x048 */
1691        uint32_t RESERVED3;    /*!< Reserved,                                                                        0x04C */
1692   __IO uint32_t IR;           /*!< FDCAN Interrupt register,                                        Address offset: 0x050 */
1693   __IO uint32_t IE;           /*!< FDCAN Interrupt Enable register,                                 Address offset: 0x054 */
1694   __IO uint32_t ILS;          /*!< FDCAN Interrupt Line Select register,                            Address offset: 0x058 */
1695   __IO uint32_t ILE;          /*!< FDCAN Interrupt Line Enable register,                            Address offset: 0x05C */
1696        uint32_t RESERVED4[8]; /*!< Reserved,                                                                0x060 - 0x07C */
1697   __IO uint32_t RXGFC;        /*!< FDCAN Global Filter Configuration register,                      Address offset: 0x080 */
1698   __IO uint32_t XIDAM;        /*!< FDCAN Extended ID AND Mask register,                             Address offset: 0x084 */
1699   __IO uint32_t HPMS;         /*!< FDCAN High Priority Message Status register,                     Address offset: 0x088 */
1700        uint32_t RESERVED5;    /*!< Reserved,                                                                        0x08C */
1701   __IO uint32_t RXF0S;        /*!< FDCAN Rx FIFO 0 Status register,                                 Address offset: 0x090 */
1702   __IO uint32_t RXF0A;        /*!< FDCAN Rx FIFO 0 Acknowledge register,                            Address offset: 0x094 */
1703   __IO uint32_t RXF1S;        /*!< FDCAN Rx FIFO 1 Status register,                                 Address offset: 0x098 */
1704   __IO uint32_t RXF1A;        /*!< FDCAN Rx FIFO 1 Acknowledge register,                            Address offset: 0x09C */
1705        uint32_t RESERVED6[8]; /*!< Reserved,                                                                0x0A0 - 0x0BC */
1706   __IO uint32_t TXBC;         /*!< FDCAN Tx Buffer Configuration register,                          Address offset: 0x0C0 */
1707   __IO uint32_t TXFQS;        /*!< FDCAN Tx FIFO/Queue Status register,                             Address offset: 0x0C4 */
1708   __IO uint32_t TXBRP;        /*!< FDCAN Tx Buffer Request Pending register,                        Address offset: 0x0C8 */
1709   __IO uint32_t TXBAR;        /*!< FDCAN Tx Buffer Add Request register,                            Address offset: 0x0CC */
1710   __IO uint32_t TXBCR;        /*!< FDCAN Tx Buffer Cancellation Request register,                   Address offset: 0x0D0 */
1711   __IO uint32_t TXBTO;        /*!< FDCAN Tx Buffer Transmission Occurred register,                  Address offset: 0x0D4 */
1712   __IO uint32_t TXBCF;        /*!< FDCAN Tx Buffer Cancellation Finished register,                  Address offset: 0x0D8 */
1713   __IO uint32_t TXBTIE;       /*!< FDCAN Tx Buffer Transmission Interrupt Enable register,          Address offset: 0x0DC */
1714   __IO uint32_t TXBCIE;       /*!< FDCAN Tx Buffer Cancellation Finished Interrupt Enable register, Address offset: 0x0E0 */
1715   __IO uint32_t TXEFS;        /*!< FDCAN Tx Event FIFO Status register,                             Address offset: 0x0E4 */
1716   __IO uint32_t TXEFA;        /*!< FDCAN Tx Event FIFO Acknowledge register,                        Address offset: 0x0E8 */
1717 } FDCAN_GlobalTypeDef;
1718 
1719 /**
1720   * @brief FD Controller Area Network Configuration
1721   */
1722 typedef struct
1723 {
1724   __IO uint32_t CKDIV;        /*!< FDCAN clock divider register,                            Address offset: 0x100 + 0x000 */
1725        uint32_t RESERVED1[128];/*!< Reserved,                                               0x100 + 0x004 - 0x100 + 0x200 */
1726   __IO uint32_t OPTR;         /*!< FDCAN option register,                                   Address offset: 0x100 + 0x204 */
1727        uint32_t RESERVED2[58];/*!< Reserved,                                                0x100 + 0x208 - 0x100 + 0x2EC */
1728   __IO uint32_t HWCFG;        /*!< FDCAN hardware configuration register,                   Address offset: 0x100 + 0x2F0 */
1729   __IO uint32_t VERR;         /*!< FDCAN IP version register,                               Address offset: 0x100 + 0x2F4 */
1730   __IO uint32_t IPIDR;        /*!< FDCAN IP ID register,                                    Address offset: 0x100 + 0x2F8 */
1731   __IO uint32_t SIDR;         /*!< FDCAN size ID register,                                  Address offset: 0x100 + 0x2FC */
1732 } FDCAN_Config_TypeDef;
1733 
1734 /**
1735   * @brief Flexible Memory Controller
1736   */
1737 typedef struct
1738 {
1739   __IO uint32_t BTCR[8];     /*!< NOR/PSRAM chip-select control register(BCR) and chip-select timing register(BTR), Address offset: 0x00-1C */
1740   __IO uint32_t PCSCNTR;     /*!< PSRAM chip-select counter register,                                               Address offset:    0x20 */
1741 } FMC_Bank1_TypeDef;
1742 
1743 /**
1744   * @brief Flexible Memory Controller Bank1E
1745   */
1746 typedef struct
1747 {
1748   __IO uint32_t BWTR[7];     /*!< NOR/PSRAM write timing registers, Address offset: 0x104-0x11C */
1749 } FMC_Bank1E_TypeDef;
1750 
1751 /**
1752   * @brief Flexible Memory Controller Bank3
1753   */
1754 typedef struct
1755 {
1756   __IO uint32_t PCR;        /*!< NAND Flash control register,                       Address offset: 0x80 */
1757   __IO uint32_t SR;         /*!< NAND Flash FIFO status and interrupt register,     Address offset: 0x84 */
1758   __IO uint32_t PMEM;       /*!< NAND Flash Common memory space timing register,    Address offset: 0x88 */
1759   __IO uint32_t PATT;       /*!< NAND Flash Attribute memory space timing register, Address offset: 0x8C */
1760   uint32_t      RESERVED0;  /*!< Reserved, 0x90                                                            */
1761   __IO uint32_t ECCR;       /*!< NAND Flash ECC result registers,                   Address offset: 0x94 */
1762 } FMC_Bank3_TypeDef;
1763 
1764 /**
1765   * @brief VREFBUF
1766   */
1767 typedef struct
1768 {
1769   __IO uint32_t CSR;         /*!< VREFBUF control and status register,         Address offset: 0x00 */
1770   __IO uint32_t CCR;         /*!< VREFBUF calibration and control register,    Address offset: 0x04 */
1771 } VREFBUF_TypeDef;
1772 
1773 /**
1774   * @brief ADC
1775   */
1776 typedef struct
1777 {
1778   __IO uint32_t ISR;              /*!< ADC Interrupt and Status Register,                 Address offset: 0x00 */
1779   __IO uint32_t IER;              /*!< ADC Interrupt Enable Register,                     Address offset: 0x04 */
1780   __IO uint32_t CR;               /*!< ADC control register,                              Address offset: 0x08 */
1781   __IO uint32_t CFGR1;            /*!< ADC Configuration register,                        Address offset: 0x0C */
1782   __IO uint32_t CFGR2;            /*!< ADC Configuration register 2,                      Address offset: 0x10 */
1783   __IO uint32_t SMPR1;            /*!< ADC sample time register 1,                        Address offset: 0x14 */
1784   __IO uint32_t SMPR2;            /*!< ADC sample time register 2,                        Address offset: 0x18 */ /* Specific to ADC 14Bits*/
1785   __IO uint32_t PCSEL;            /*!< ADC pre-channel selection,                         Address offset: 0x1C */
1786   __IO uint32_t AWD1TR;           /*!< ADC watchdog threshold register,                   Address offset: 0x20 */ /* Specific to ADC 12Bits*/
1787   __IO uint32_t AWD2TR;           /*!< ADC watchdog threshold register,                   Address offset: 0x24 */ /* Specific to ADC 12Bits*/
1788   __IO uint32_t CHSELR;           /*!< ADC channel select register,                       Address offset: 0x28 */ /* Specific to ADC 12Bits*/
1789   __IO uint32_t AWD3TR;           /*!< ADC watchdog threshold register,                   Address offset: 0x2C */ /* Specific to ADC 12Bits*/
1790   __IO uint32_t SQR1;             /*!< ADC regular sequence register 1,                   Address offset: 0x30 */ /* Specific to ADC 14Bits*/
1791   __IO uint32_t SQR2;             /*!< ADC regular sequence register 2,                   Address offset: 0x34 */ /* Specific to ADC 14Bits*/
1792   __IO uint32_t SQR3;             /*!< ADC regular sequence register 3,                   Address offset: 0x38 */ /* Specific to ADC 14Bits*/
1793   __IO uint32_t SQR4;             /*!< ADC regular sequence register 4,                   Address offset: 0x3C */ /* Specific to ADC 14Bits*/
1794   __IO uint32_t DR;               /*!< ADC regular data register,                         Address offset: 0x40 */
1795   __IO uint32_t PWRR;             /*!< ADC power register,                                Address offset: 0x44 */
1796   uint32_t      RESERVED1;        /*!< Reserved, 0x048                                                         */
1797   __IO uint32_t JSQR;             /*!< ADC injected sequence register,                    Address offset: 0x4C */ /* Specific to ADC 14Bits*/
1798   uint32_t      RESERVED2[4];     /*!< Reserved, 0x050 - 0x05C                                                 */
1799   __IO uint32_t OFR1;             /*!< ADC offset register 1,                             Address offset: 0x60 */ /* Specific to ADC 14Bits*/
1800   __IO uint32_t OFR2;             /*!< ADC offset register 2,                             Address offset: 0x64 */ /* Specific to ADC 14Bits*/
1801   __IO uint32_t OFR3;             /*!< ADC offset register 3,                             Address offset: 0x68 */ /* Specific to ADC 14Bits*/
1802   __IO uint32_t OFR4;             /*!< ADC offset register 4,                             Address offset: 0x6C */ /* Specific to ADC 14Bits*/
1803   __IO uint32_t GCOMP;            /*!< ADC gain compensation register,                    Address offset: 0x70 */ /* Specific to ADC 14Bits*/
1804   uint32_t      RESERVED3[3];     /*!< Reserved, 0x074 - 0x07C                                                 */
1805   __IO uint32_t JDR1;             /*!< ADC injected data register 1,                      Address offset: 0x80 */ /* Specific to ADC 14Bits*/
1806   __IO uint32_t JDR2;             /*!< ADC injected data register 2,                      Address offset: 0x84 */ /* Specific to ADC 14Bits*/
1807   __IO uint32_t JDR3;             /*!< ADC injected data register 3,                      Address offset: 0x88 */ /* Specific to ADC 14Bits*/
1808   __IO uint32_t JDR4;             /*!< ADC injected data register 4,                      Address offset: 0x8C */ /* Specific to ADC 14Bits*/
1809   uint32_t      RESERVED4[4];     /*!< Reserved, 0x090 - 0x09C                                                 */
1810   __IO uint32_t AWD2CR;           /*!< ADC  Analog Watchdog 2 Configuration Register,     Address offset: 0xA0 */
1811   __IO uint32_t AWD3CR;           /*!< ADC  Analog Watchdog 3 Configuration Register,     Address offset: 0xA4 */
1812   __IO uint32_t LTR1;             /*!< ADC watchdog Lower threshold register 1,           Address offset: 0xA8 */ /* Specific to ADC 14Bits*/
1813   __IO uint32_t HTR1;             /*!< ADC watchdog higher threshold register 1,          Address offset: 0xAC */ /* Specific to ADC 14Bits*/
1814   __IO uint32_t LTR2;             /*!< ADC watchdog Lower threshold register 2,           Address offset: 0xB0 */ /* Specific to ADC 14Bits*/
1815   __IO uint32_t HTR2;             /*!< ADC watchdog Higher threshold register 2,          Address offset: 0xB4 */ /* Specific to ADC 14Bits*/
1816   __IO uint32_t LTR3;             /*!< ADC watchdog Lower threshold register 3,           Address offset: 0xB8 */ /* Specific to ADC 14Bits*/
1817   __IO uint32_t HTR3;             /*!< ADC watchdog Higher threshold register 3,          Address offset: 0xBC */ /* Specific to ADC 14Bits*/
1818   __IO uint32_t DIFSEL;           /*!< ADC  Differential Mode Selection Register,         Address offset: 0xC0 */ /* Specific to ADC 14Bits*/
1819   __IO uint32_t CALFACT;          /*!< ADC  Calibration Factors,                          Address offset: 0xC4 */
1820   __IO uint32_t CALFACT2;         /*!< ADC  Linearity Calibration Factors,                Address offset: 0xC8 */ /* Specific to ADC 14Bits*/
1821   uint32_t      RESERVED5;        /*!< Reserved, 0x0CC                                                         */
1822   __IO uint32_t OR;               /*!< ADC  Option Register,                              Address offset: 0xD0 */  /* Specific to ADC 12Bits*/
1823 } ADC_TypeDef;
1824 
1825 typedef struct
1826 {
1827   __IO uint32_t CSR;            /*!< ADC common status register,                         Address offset: 0x300 */
1828   uint32_t RESERVED;            /*!< Reserved,                                           Address offset: 0x304 */
1829   __IO uint32_t CCR;            /*!< ADC common control register,                        Address offset: 0x308 */
1830   __IO uint32_t CDR;            /*!< ADC common regular data register for dual mode,         Address offset: 0x30C */
1831   __IO uint32_t CDR2;           /*!< ADC common regular data register for 32-bit dual mode,  Address offset: 0x310 */
1832 } ADC_Common_TypeDef;
1833 
1834 
1835 /* Legacy registers naming */
1836 #define PW      PWRR
1837 
1838 /**
1839   * @brief CORDIC
1840   */
1841 typedef struct
1842 {
1843   __IO uint32_t CSR;           /*!< CORDIC control and status register,        Address offset: 0x00 */
1844   __IO uint32_t WDATA;         /*!< CORDIC argument register,                  Address offset: 0x04 */
1845   __IO uint32_t RDATA;         /*!< CORDIC result register,                    Address offset: 0x08 */
1846 } CORDIC_TypeDef;
1847 
1848 /**
1849   * @brief IWDG
1850   */
1851 typedef struct
1852 {
1853   __IO uint32_t KR;            /*!< IWDG Key register,          Address offset: 0x00 */
1854   __IO uint32_t PR;            /*!< IWDG Prescaler register,    Address offset: 0x04 */
1855   __IO uint32_t RLR;           /*!< IWDG Reload register,       Address offset: 0x08 */
1856   __IO uint32_t SR;            /*!< IWDG Status register,       Address offset: 0x0C */
1857   __IO uint32_t WINR;          /*!< IWDG Window register,       Address offset: 0x10 */
1858   __IO uint32_t EWCR;          /*!< IWDG Early Wakeup register, Address offset: 0x14 */
1859 } IWDG_TypeDef;
1860 
1861 /**
1862   * @brief SPI
1863   */
1864 typedef struct
1865 {
1866   __IO uint32_t CR1;           /*!< SPI/I2S Control register 1,                      Address offset: 0x00 */
1867   __IO uint32_t CR2;           /*!< SPI Control register 2,                          Address offset: 0x04 */
1868   __IO uint32_t CFG1;          /*!< SPI Configuration register 1,                    Address offset: 0x08 */
1869   __IO uint32_t CFG2;          /*!< SPI Configuration register 2,                    Address offset: 0x0C */
1870   __IO uint32_t IER;           /*!< SPI Interrupt Enable register,                   Address offset: 0x10 */
1871   __IO uint32_t SR;            /*!< SPI Status register,                             Address offset: 0x14 */
1872   __IO uint32_t IFCR;          /*!< SPI Interrupt/Status Flags Clear register,       Address offset: 0x18 */
1873   __IO uint32_t AUTOCR;        /*!< SPI Autonomous Mode Control register,            Address offset: 0x1C */
1874   __IO uint32_t TXDR;          /*!< SPI Transmit data register,                      Address offset: 0x20 */
1875   uint32_t      RESERVED1[3];  /*!< Reserved, 0x24-0x2C                                                   */
1876   __IO uint32_t RXDR;          /*!< SPI/I2S data register,                           Address offset: 0x30 */
1877   uint32_t      RESERVED2[3];  /*!< Reserved, 0x34-0x3C                                                   */
1878   __IO uint32_t CRCPOLY;       /*!< SPI CRC Polynomial register,                     Address offset: 0x40 */
1879   __IO uint32_t TXCRC;         /*!< SPI Transmitter CRC register,                    Address offset: 0x44 */
1880   __IO uint32_t RXCRC;         /*!< SPI Receiver CRC register,                       Address offset: 0x48 */
1881   __IO uint32_t UDRDR;         /*!< SPI Underrun data register,                      Address offset: 0x4C */
1882 } SPI_TypeDef;
1883 
1884 /**
1885   * @brief Touch Sensing Controller (TSC)
1886   */
1887 
1888 typedef struct
1889 {
1890   __IO uint32_t CR;          /*!< TSC control register,                                     Address offset: 0x00 */
1891   __IO uint32_t IER;         /*!< TSC interrupt enable register,                            Address offset: 0x04 */
1892   __IO uint32_t ICR;         /*!< TSC interrupt clear register,                             Address offset: 0x08 */
1893   __IO uint32_t ISR;         /*!< TSC interrupt status register,                            Address offset: 0x0C */
1894   __IO uint32_t IOHCR;       /*!< TSC I/O hysteresis control register,                      Address offset: 0x10 */
1895   uint32_t      RESERVED1;   /*!< Reserved,                                                 Address offset: 0x14 */
1896   __IO uint32_t IOASCR;      /*!< TSC I/O analog switch control register,                   Address offset: 0x18 */
1897   uint32_t      RESERVED2;   /*!< Reserved,                                                 Address offset: 0x1C */
1898   __IO uint32_t IOSCR;       /*!< TSC I/O sampling control register,                        Address offset: 0x20 */
1899   uint32_t      RESERVED3;   /*!< Reserved,                                                 Address offset: 0x24 */
1900   __IO uint32_t IOCCR;       /*!< TSC I/O channel control register,                         Address offset: 0x28 */
1901   uint32_t      RESERVED4;   /*!< Reserved,                                                 Address offset: 0x2C */
1902   __IO uint32_t IOGCSR;      /*!< TSC I/O group control status register,                    Address offset: 0x30 */
1903   __IO uint32_t IOGXCR[8];   /*!< TSC I/O group x counter register,                         Address offset: 0x34-50 */
1904 } TSC_TypeDef;
1905 
1906 /**
1907   * @brief WWDG
1908   */
1909 typedef struct
1910 {
1911   __IO uint32_t CR;          /*!< WWDG Control register,       Address offset: 0x00 */
1912   __IO uint32_t CFR;         /*!< WWDG Configuration register, Address offset: 0x04 */
1913   __IO uint32_t SR;          /*!< WWDG Status register,        Address offset: 0x08 */
1914 } WWDG_TypeDef;
1915 
1916 /*@}*/ /* end of group STM32U5xx_peripherals */
1917 
1918 
1919 /* --------  End of section using anonymous unions and disabling warnings  -------- */
1920 #if   defined (__CC_ARM)
1921   #pragma pop
1922 #elif defined (__ICCARM__)
1923   /* leave anonymous unions enabled */
1924 #elif defined(__ARMCC_VERSION) && (__ARMCC_VERSION >= 6010050)
1925   #pragma clang diagnostic pop
1926 #elif defined (__GNUC__)
1927   /* anonymous unions are enabled by default */
1928 #elif defined (__TMS470__)
1929   /* anonymous unions are enabled by default */
1930 #elif defined (__TASKING__)
1931   #pragma warning restore
1932 #elif defined (__CSMC__)
1933   /* anonymous unions are enabled by default */
1934 #else
1935   #warning Not supported compiler type
1936 #endif
1937 
1938 
1939 /* =========================================================================================================================== */
1940 /* ================                          Device Specific Peripheral Address Map                           ================ */
1941 /* =========================================================================================================================== */
1942 
1943 
1944 /** @addtogroup STM32U5xx_Peripheral_peripheralAddr
1945   * @{
1946   */
1947 
1948 /* Internal SRAMs size */
1949 #define SRAM1_SIZE               (0xC0000UL)    /*!< SRAM1=768k */
1950 #define SRAM2_SIZE               (0x10000UL)    /*!< SRAM2=64k  */
1951 #define SRAM3_SIZE               (0xD0000UL)    /*!< SRAM3=832k */
1952 #define SRAM4_SIZE               (0x04000UL)    /*!< SRAM4=16k  */
1953 #define SRAM5_SIZE               (0xD0000UL)    /*!< SRAM5=832k */
1954 #define SRAM6_SIZE               (0x80000UL)    /*!< SRAM6=512k */
1955 
1956 /* External memories base addresses - Not aliased */
1957 #define FMC_BASE                 (0x60000000UL) /*!< FMC base address                                   */
1958 #define OCTOSPI2_BASE            (0x70000000UL) /*!< OCTOSPI2 memories accessible over AHB base address */
1959 #define OCTOSPI1_BASE            (0x90000000UL) /*!< OCTOSPI1 memories accessible over AHB base address */
1960 #define HSPI1_BASE               (0xA0000000UL) /*!< HSPI1 memories accessible over AHB base address    */
1961 
1962 #define FMC_BANK1                FMC_BASE
1963 #define FMC_BANK1_1              FMC_BANK1
1964 #define FMC_BANK1_2              (FMC_BANK1 + 0x04000000UL)
1965 #define FMC_BANK1_3              (FMC_BANK1 + 0x08000000UL)
1966 #define FMC_BANK1_4              (FMC_BANK1 + 0x0C000000UL)
1967 #define FMC_BANK3                (FMC_BASE  + 0x20000000UL)
1968 
1969 /* Flash, Peripheral and internal SRAMs base addresses - Non secure */
1970 #define FLASH_BASE_NS            (0x08000000UL) /*!< FLASH (4 MB) non-secure base address               */
1971 #define SRAM1_BASE_NS            (0x20000000UL) /*!< SRAM1 (768 KB) non-secure base address             */
1972 #define SRAM2_BASE_NS            (0x200C0000UL) /*!< SRAM2 (64 KB) non-secure base address              */
1973 #define SRAM3_BASE_NS            (0x200D0000UL) /*!< SRAM3 (832 KB) non-secure base address             */
1974 #define SRAM4_BASE_NS            (0x28000000UL) /*!< SRAM4 (16 KB) non-secure base address              */
1975 #define SRAM5_BASE_NS            (0x201A0000UL) /*!< SRAM5 (832 KB) non-secure base address             */
1976 #define SRAM6_BASE_NS            (0x20270000UL) /*!< SRAM6 (512 KB) non-secure base address             */
1977 #define PERIPH_BASE_NS           (0x40000000UL) /*!< Peripheral non-secure base address                 */
1978 
1979 /* Peripheral memory map - Non secure */
1980 #define APB1PERIPH_BASE_NS       PERIPH_BASE_NS
1981 #define APB2PERIPH_BASE_NS       (PERIPH_BASE_NS + 0x00010000UL)
1982 #define AHB1PERIPH_BASE_NS       (PERIPH_BASE_NS + 0x00020000UL)
1983 #define AHB2PERIPH_BASE_NS       (PERIPH_BASE_NS + 0x02020000UL)
1984 #define APB3PERIPH_BASE_NS       (PERIPH_BASE_NS + 0x06000000UL)
1985 #define AHB3PERIPH_BASE_NS       (PERIPH_BASE_NS + 0x06020000UL)
1986 
1987 /*!< APB1 Non secure peripherals */
1988 #define TIM2_BASE_NS             (APB1PERIPH_BASE_NS + 0x0000UL)
1989 #define TIM3_BASE_NS             (APB1PERIPH_BASE_NS + 0x0400UL)
1990 #define TIM4_BASE_NS             (APB1PERIPH_BASE_NS + 0x0800UL)
1991 #define TIM5_BASE_NS             (APB1PERIPH_BASE_NS + 0x0C00UL)
1992 #define TIM6_BASE_NS             (APB1PERIPH_BASE_NS + 0x1000UL)
1993 #define TIM7_BASE_NS             (APB1PERIPH_BASE_NS + 0x1400UL)
1994 #define WWDG_BASE_NS             (APB1PERIPH_BASE_NS + 0x2C00UL)
1995 #define IWDG_BASE_NS             (APB1PERIPH_BASE_NS + 0x3000UL)
1996 #define SPI2_BASE_NS             (APB1PERIPH_BASE_NS + 0x3800UL)
1997 #define USART2_BASE_NS           (APB1PERIPH_BASE_NS + 0x4400UL)
1998 #define USART3_BASE_NS           (APB1PERIPH_BASE_NS + 0x4800UL)
1999 #define UART4_BASE_NS            (APB1PERIPH_BASE_NS + 0x4C00UL)
2000 #define UART5_BASE_NS            (APB1PERIPH_BASE_NS + 0x5000UL)
2001 #define I2C1_BASE_NS             (APB1PERIPH_BASE_NS + 0x5400UL)
2002 #define I2C2_BASE_NS             (APB1PERIPH_BASE_NS + 0x5800UL)
2003 #define CRS_BASE_NS              (APB1PERIPH_BASE_NS + 0x6000UL)
2004 #define USART6_BASE_NS           (APB1PERIPH_BASE_NS + 0x6400UL)
2005 #define I2C4_BASE_NS             (APB1PERIPH_BASE_NS + 0x8400UL)
2006 #define LPTIM2_BASE_NS           (APB1PERIPH_BASE_NS + 0x9400UL)
2007 #define I2C5_BASE_NS             (APB1PERIPH_BASE_NS + 0x9800UL)
2008 #define I2C6_BASE_NS             (APB1PERIPH_BASE_NS + 0x9C00UL)
2009 #define FDCAN1_BASE_NS           (APB1PERIPH_BASE_NS + 0xA400UL)
2010 #define FDCAN_CONFIG_BASE_NS     (APB1PERIPH_BASE_NS + 0xA500UL)
2011 #define SRAMCAN_BASE_NS          (APB1PERIPH_BASE_NS + 0xAC00UL)
2012 #define UCPD1_BASE_NS            (APB1PERIPH_BASE_NS + 0xDC00UL)
2013 
2014 /*!< APB2 Non secure peripherals */
2015 #define TIM1_BASE_NS             (APB2PERIPH_BASE_NS + 0x2C00UL)
2016 #define SPI1_BASE_NS             (APB2PERIPH_BASE_NS + 0x3000UL)
2017 #define TIM8_BASE_NS             (APB2PERIPH_BASE_NS + 0x3400UL)
2018 #define USART1_BASE_NS           (APB2PERIPH_BASE_NS + 0x3800UL)
2019 #define TIM15_BASE_NS            (APB2PERIPH_BASE_NS + 0x4000UL)
2020 #define TIM16_BASE_NS            (APB2PERIPH_BASE_NS + 0x4400UL)
2021 #define TIM17_BASE_NS            (APB2PERIPH_BASE_NS + 0x4800UL)
2022 #define SAI1_BASE_NS             (APB2PERIPH_BASE_NS + 0x5400UL)
2023 #define SAI1_Block_A_BASE_NS     (SAI1_BASE_NS + 0x004UL)
2024 #define SAI1_Block_B_BASE_NS     (SAI1_BASE_NS + 0x024UL)
2025 #define SAI2_BASE_NS             (APB2PERIPH_BASE_NS + 0x5800UL)
2026 #define SAI2_Block_A_BASE_NS     (SAI2_BASE_NS + 0x004UL)
2027 #define SAI2_Block_B_BASE_NS     (SAI2_BASE_NS + 0x024UL)
2028 #define LTDC_BASE_NS             (APB2PERIPH_BASE_NS + 0x6800UL)
2029 #define LTDC_Layer1_BASE_NS      (LTDC_BASE_NS + 0x0084UL)
2030 #define LTDC_Layer2_BASE_NS      (LTDC_BASE_NS + 0x0104UL)
2031 #define GFXTIM_BASE_NS           (APB2PERIPH_BASE_NS + 0x6400UL)
2032 #define DSI_BASE_NS              (APB2PERIPH_BASE_NS + 0x6C00UL)
2033 #define REFBIAS_BASE_NS          (DSI_BASE_NS + 0x800UL)
2034 #define DPHY_BASE_NS             (DSI_BASE_NS + 0xC00UL)
2035 
2036 /*!< APB3 Non secure peripherals */
2037 #define SYSCFG_BASE_NS           (APB3PERIPH_BASE_NS + 0x0400UL)
2038 #define SPI3_BASE_NS             (APB3PERIPH_BASE_NS + 0x2000UL)
2039 #define LPUART1_BASE_NS          (APB3PERIPH_BASE_NS + 0x2400UL)
2040 #define I2C3_BASE_NS             (APB3PERIPH_BASE_NS + 0x2800UL)
2041 #define LPTIM1_BASE_NS           (APB3PERIPH_BASE_NS + 0x4400UL)
2042 #define LPTIM3_BASE_NS           (APB3PERIPH_BASE_NS + 0x4800UL)
2043 #define LPTIM4_BASE_NS           (APB3PERIPH_BASE_NS + 0x4C00UL)
2044 #define OPAMP_BASE_NS            (APB3PERIPH_BASE_NS + 0x5000UL)
2045 #define OPAMP1_BASE_NS           (APB3PERIPH_BASE_NS + 0x5000UL)
2046 #define OPAMP2_BASE_NS           (APB3PERIPH_BASE_NS + 0x5010UL)
2047 #define COMP12_BASE_NS           (APB3PERIPH_BASE_NS + 0x5400UL)
2048 #define COMP1_BASE_NS            (COMP12_BASE_NS)
2049 #define COMP2_BASE_NS            (COMP12_BASE_NS + 0x04UL)
2050 #define VREFBUF_BASE_NS          (APB3PERIPH_BASE_NS + 0x7400UL)
2051 #define RTC_BASE_NS              (APB3PERIPH_BASE_NS + 0x7800UL)
2052 #define TAMP_BASE_NS             (APB3PERIPH_BASE_NS + 0x7C00UL)
2053 
2054 /*!< AHB1 Non secure peripherals */
2055 #define GPDMA1_BASE_NS           (AHB1PERIPH_BASE_NS)
2056 #define GPDMA1_Channel0_BASE_NS  (GPDMA1_BASE_NS + 0x0050UL)
2057 #define GPDMA1_Channel1_BASE_NS  (GPDMA1_BASE_NS + 0x00D0UL)
2058 #define GPDMA1_Channel2_BASE_NS  (GPDMA1_BASE_NS + 0x0150UL)
2059 #define GPDMA1_Channel3_BASE_NS  (GPDMA1_BASE_NS + 0x01D0UL)
2060 #define GPDMA1_Channel4_BASE_NS  (GPDMA1_BASE_NS + 0x0250UL)
2061 #define GPDMA1_Channel5_BASE_NS  (GPDMA1_BASE_NS + 0x02D0UL)
2062 #define GPDMA1_Channel6_BASE_NS  (GPDMA1_BASE_NS + 0x0350UL)
2063 #define GPDMA1_Channel7_BASE_NS  (GPDMA1_BASE_NS + 0x03D0UL)
2064 #define GPDMA1_Channel8_BASE_NS  (GPDMA1_BASE_NS + 0x0450UL)
2065 #define GPDMA1_Channel9_BASE_NS  (GPDMA1_BASE_NS + 0x04D0UL)
2066 #define GPDMA1_Channel10_BASE_NS (GPDMA1_BASE_NS + 0x0550UL)
2067 #define GPDMA1_Channel11_BASE_NS (GPDMA1_BASE_NS + 0x05D0UL)
2068 #define GPDMA1_Channel12_BASE_NS (GPDMA1_BASE_NS + 0x0650UL)
2069 #define GPDMA1_Channel13_BASE_NS (GPDMA1_BASE_NS + 0x06D0UL)
2070 #define GPDMA1_Channel14_BASE_NS (GPDMA1_BASE_NS + 0x0750UL)
2071 #define GPDMA1_Channel15_BASE_NS (GPDMA1_BASE_NS + 0x07D0UL)
2072 #define CORDIC_BASE_NS           (AHB1PERIPH_BASE_NS + 0x01000UL)
2073 #define FMAC_BASE_NS             (AHB1PERIPH_BASE_NS + 0x01400UL)
2074 #define FLASH_R_BASE_NS          (AHB1PERIPH_BASE_NS + 0x02000UL)
2075 #define CRC_BASE_NS              (AHB1PERIPH_BASE_NS + 0x03000UL)
2076 #define TSC_BASE_NS              (AHB1PERIPH_BASE_NS + 0x04000UL)
2077 #define MDF1_BASE_NS             (AHB1PERIPH_BASE_NS + 0x05000UL)
2078 #define MDF1_Filter0_BASE_NS     (MDF1_BASE_NS + 0x80UL)
2079 #define MDF1_Filter1_BASE_NS     (MDF1_BASE_NS + 0x100UL)
2080 #define MDF1_Filter2_BASE_NS     (MDF1_BASE_NS + 0x180UL)
2081 #define MDF1_Filter3_BASE_NS     (MDF1_BASE_NS + 0x200UL)
2082 #define MDF1_Filter4_BASE_NS     (MDF1_BASE_NS + 0x280UL)
2083 #define MDF1_Filter5_BASE_NS     (MDF1_BASE_NS + 0x300UL)
2084 #define RAMCFG_BASE_NS           (AHB1PERIPH_BASE_NS + 0x06000UL)
2085 #define RAMCFG_SRAM1_BASE_NS     (RAMCFG_BASE_NS)
2086 #define RAMCFG_SRAM2_BASE_NS     (RAMCFG_BASE_NS + 0x0040UL)
2087 #define RAMCFG_SRAM3_BASE_NS     (RAMCFG_BASE_NS + 0x0080UL)
2088 #define RAMCFG_SRAM4_BASE_NS     (RAMCFG_BASE_NS + 0x00C0UL)
2089 #define RAMCFG_BKPRAM_BASE_NS    (RAMCFG_BASE_NS + 0x0100UL)
2090 #define RAMCFG_SRAM5_BASE_NS     (RAMCFG_BASE_NS + 0x0140UL)
2091 #define RAMCFG_SRAM6_BASE_NS     (RAMCFG_BASE_NS + 0x0180UL)
2092 #define JPEG_BASE_NS             (AHB1PERIPH_BASE_NS + 0x0A000UL)
2093 #define DMA2D_BASE_NS            (AHB1PERIPH_BASE_NS + 0x0B000UL)
2094 #define GFXMMU_BASE_NS           (AHB1PERIPH_BASE_NS + 0x0C000UL)
2095 #define GPU2D_BASE_NS            (AHB1PERIPH_BASE_NS + 0x0F000UL)
2096 #define ICACHE_BASE_NS           (AHB1PERIPH_BASE_NS + 0x10400UL)
2097 #define DCACHE1_BASE_NS          (AHB1PERIPH_BASE_NS + 0x11400UL)
2098 #define DCACHE2_BASE_NS          (AHB1PERIPH_BASE_NS + 0x11800UL)
2099 #define GTZC_TZSC1_BASE_NS       (AHB1PERIPH_BASE_NS + 0x12400UL)
2100 #define GTZC_TZIC1_BASE_NS       (AHB1PERIPH_BASE_NS + 0x12800UL)
2101 #define GTZC_MPCBB1_BASE_NS      (AHB1PERIPH_BASE_NS + 0x12C00UL)
2102 #define GTZC_MPCBB2_BASE_NS      (AHB1PERIPH_BASE_NS + 0x13000UL)
2103 #define GTZC_MPCBB3_BASE_NS      (AHB1PERIPH_BASE_NS + 0x13400UL)
2104 #define GTZC_MPCBB5_BASE_NS      (AHB1PERIPH_BASE_NS + 0x13800UL)
2105 #define GTZC_MPCBB6_BASE_NS      (AHB1PERIPH_BASE_NS + 0x13C00UL)
2106 #define BKPSRAM_BASE_NS          (AHB1PERIPH_BASE_NS + 0x16400UL)
2107 
2108 /*!< AHB2 Non secure peripherals */
2109 #define GPIOA_BASE_NS            (AHB2PERIPH_BASE_NS + 0x00000UL)
2110 #define GPIOB_BASE_NS            (AHB2PERIPH_BASE_NS + 0x00400UL)
2111 #define GPIOC_BASE_NS            (AHB2PERIPH_BASE_NS + 0x00800UL)
2112 #define GPIOD_BASE_NS            (AHB2PERIPH_BASE_NS + 0x00C00UL)
2113 #define GPIOE_BASE_NS            (AHB2PERIPH_BASE_NS + 0x01000UL)
2114 #define GPIOF_BASE_NS            (AHB2PERIPH_BASE_NS + 0x01400UL)
2115 #define GPIOG_BASE_NS            (AHB2PERIPH_BASE_NS + 0x01800UL)
2116 #define GPIOH_BASE_NS            (AHB2PERIPH_BASE_NS + 0x01C00UL)
2117 #define GPIOI_BASE_NS            (AHB2PERIPH_BASE_NS + 0x02000UL)
2118 #define GPIOJ_BASE_NS            (AHB2PERIPH_BASE_NS + 0x02400UL)
2119 #define ADC1_BASE_NS             (AHB2PERIPH_BASE_NS + 0x08000UL)
2120 #define ADC2_BASE_NS             (AHB2PERIPH_BASE_NS + 0x08100UL)
2121 #define ADC12_COMMON_BASE_NS     (AHB2PERIPH_BASE_NS + 0x08300UL)
2122 #define DCMI_BASE_NS             (AHB2PERIPH_BASE_NS + 0x0C000UL)
2123 #define PSSI_BASE_NS             (AHB2PERIPH_BASE_NS + 0x0C400UL)
2124 #define USB_OTG_HS_BASE_NS       (AHB2PERIPH_BASE_NS + 0x20000UL)
2125 #define HASH_BASE_NS             (AHB2PERIPH_BASE_NS + 0xA0400UL)
2126 #define HASH_DIGEST_BASE_NS      (AHB2PERIPH_BASE_NS + 0xA0710UL)
2127 #define RNG_BASE_NS              (AHB2PERIPH_BASE_NS + 0xA0800UL)
2128 #define OCTOSPIM_R_BASE_NS       (AHB2PERIPH_BASE_NS + 0xA4000UL) /*!< OCTOSPIO Manager control registers base address */
2129 #define SDMMC1_BASE_NS           (AHB2PERIPH_BASE_NS + 0xA8000UL)
2130 #define SDMMC2_BASE_NS           (AHB2PERIPH_BASE_NS + 0xA8C00UL)
2131 #define DLYB_SDMMC1_BASE_NS      (AHB2PERIPH_BASE_NS + 0xA8400UL)
2132 #define DLYB_SDMMC2_BASE_NS      (AHB2PERIPH_BASE_NS + 0xA8800UL)
2133 #define DLYB_OCTOSPI1_BASE_NS    (AHB2PERIPH_BASE_NS + 0xAF000UL)
2134 #define DLYB_OCTOSPI2_BASE_NS    (AHB2PERIPH_BASE_NS + 0xAF400UL)
2135 #define FMC_R_BASE_NS            (AHB2PERIPH_BASE_NS + 0xB0400UL) /*!< FMC control registers base address              */
2136 /*!< FMC Banks Non secure registers base address */
2137 #define FMC_Bank1_R_BASE_NS      (FMC_R_BASE_NS + 0x0000UL)
2138 #define FMC_Bank1E_R_BASE_NS     (FMC_R_BASE_NS + 0x0104UL)
2139 #define FMC_Bank3_R_BASE_NS      (FMC_R_BASE_NS + 0x0080UL)
2140 #define OCTOSPI1_R_BASE_NS       (AHB2PERIPH_BASE_NS + 0xB1400UL) /*!< OCTOSPI1 control registers base address         */
2141 #define OCTOSPI2_R_BASE_NS       (AHB2PERIPH_BASE_NS + 0xB2400UL) /*!< OCTOSPI2 control registers base address         */
2142 #define HSPI1_R_BASE_NS          (AHB2PERIPH_BASE_NS + 0xB3400UL)
2143 
2144 /*!< AHB3 Non secure peripherals */
2145 #define LPGPIO1_BASE_NS          (AHB3PERIPH_BASE_NS)
2146 #define PWR_BASE_NS              (AHB3PERIPH_BASE_NS + 0x0800UL)
2147 #define RCC_BASE_NS              (AHB3PERIPH_BASE_NS + 0x0C00UL)
2148 #define ADC4_BASE_NS             (AHB3PERIPH_BASE_NS + 0x1000UL)
2149 #define ADC4_COMMON_BASE_NS      (AHB3PERIPH_BASE_NS + 0x1300UL)
2150 #define DAC1_BASE_NS             (AHB3PERIPH_BASE_NS + 0x1800UL)
2151 #define EXTI_BASE_NS             (AHB3PERIPH_BASE_NS + 0x2000UL)
2152 #define GTZC_TZSC2_BASE_NS       (AHB3PERIPH_BASE_NS + 0x3000UL)
2153 #define GTZC_TZIC2_BASE_NS       (AHB3PERIPH_BASE_NS + 0x3400UL)
2154 #define GTZC_MPCBB4_BASE_NS      (AHB3PERIPH_BASE_NS + 0x3800UL)
2155 #define ADF1_BASE_NS             (AHB3PERIPH_BASE_NS + 0x4000UL)
2156 #define ADF1_Filter0_BASE_NS     (ADF1_BASE_NS + 0x80UL)
2157 #define LPDMA1_BASE_NS           (AHB3PERIPH_BASE_NS + 0x5000UL)
2158 #define LPDMA1_Channel0_BASE_NS  (LPDMA1_BASE_NS + 0x0050UL)
2159 #define LPDMA1_Channel1_BASE_NS  (LPDMA1_BASE_NS + 0x00D0UL)
2160 #define LPDMA1_Channel2_BASE_NS  (LPDMA1_BASE_NS + 0x0150UL)
2161 #define LPDMA1_Channel3_BASE_NS  (LPDMA1_BASE_NS + 0x01D0UL)
2162 /* GFXMMU non secure virtual buffers base address */
2163 #define GFXMMU_VIRTUAL_BUFFERS_BASE_NS  (0x24000000UL)
2164 #define GFXMMU_VIRTUAL_BUFFER0_BASE_NS  (GFXMMU_VIRTUAL_BUFFERS_BASE_NS)
2165 #define GFXMMU_VIRTUAL_BUFFER1_BASE_NS  (GFXMMU_VIRTUAL_BUFFERS_BASE_NS + 0x400000UL)
2166 #define GFXMMU_VIRTUAL_BUFFER2_BASE_NS  (GFXMMU_VIRTUAL_BUFFERS_BASE_NS + 0x800000UL)
2167 #define GFXMMU_VIRTUAL_BUFFER3_BASE_NS  (GFXMMU_VIRTUAL_BUFFERS_BASE_NS + 0xC00000UL)
2168 
2169 /* Flash, Peripheral and internal SRAMs base addresses - Secure */
2170 #define FLASH_BASE_S            (0x0C000000UL) /*!< FLASH (4 MB) secure base address       */
2171 #define SRAM1_BASE_S            (0x30000000UL) /*!< SRAM1 (768 KB) secure base address     */
2172 #define SRAM2_BASE_S            (0x300C0000UL) /*!< SRAM2 (64 KB) secure base address      */
2173 #define SRAM3_BASE_S            (0x300D0000UL) /*!< SRAM3 (832 KB) secure base address     */
2174 #define SRAM4_BASE_S            (0x38000000UL) /*!< SRAM4 (16 KB) secure base address      */
2175 #define SRAM5_BASE_S            (0x301A0000UL) /*!< SRAM5 (832 KB) secure base address     */
2176 #define PERIPH_BASE_S           (0x50000000UL) /*!< Peripheral secure base address         */
2177 #define SRAM6_BASE_S            (0x30270000UL) /*!< SRAM6 (512 KB) secure base address     */
2178 
2179 /* Peripheral memory map - Secure */
2180 #define APB1PERIPH_BASE_S       PERIPH_BASE_S
2181 #define APB2PERIPH_BASE_S       (PERIPH_BASE_S + 0x00010000UL)
2182 #define AHB1PERIPH_BASE_S       (PERIPH_BASE_S + 0x00020000UL)
2183 #define AHB2PERIPH_BASE_S       (PERIPH_BASE_S + 0x02020000UL)
2184 #define APB3PERIPH_BASE_S       (PERIPH_BASE_S + 0x06000000UL)
2185 #define AHB3PERIPH_BASE_S       (PERIPH_BASE_S + 0x06020000UL)
2186 
2187 /*!< APB1 Secure peripherals */
2188 #define TIM2_BASE_S             (APB1PERIPH_BASE_S + 0x0000UL)
2189 #define TIM3_BASE_S             (APB1PERIPH_BASE_S + 0x0400UL)
2190 #define TIM4_BASE_S             (APB1PERIPH_BASE_S + 0x0800UL)
2191 #define TIM5_BASE_S             (APB1PERIPH_BASE_S + 0x0C00UL)
2192 #define TIM6_BASE_S             (APB1PERIPH_BASE_S + 0x1000UL)
2193 #define TIM7_BASE_S             (APB1PERIPH_BASE_S + 0x1400UL)
2194 #define WWDG_BASE_S             (APB1PERIPH_BASE_S + 0x2C00UL)
2195 #define IWDG_BASE_S             (APB1PERIPH_BASE_S + 0x3000UL)
2196 #define SPI2_BASE_S             (APB1PERIPH_BASE_S + 0x3800UL)
2197 #define USART2_BASE_S           (APB1PERIPH_BASE_S + 0x4400UL)
2198 #define USART3_BASE_S           (APB1PERIPH_BASE_S + 0x4800UL)
2199 #define UART4_BASE_S            (APB1PERIPH_BASE_S + 0x4C00UL)
2200 #define UART5_BASE_S            (APB1PERIPH_BASE_S + 0x5000UL)
2201 #define I2C1_BASE_S             (APB1PERIPH_BASE_S + 0x5400UL)
2202 #define I2C2_BASE_S             (APB1PERIPH_BASE_S + 0x5800UL)
2203 #define USART6_BASE_S           (APB1PERIPH_BASE_S + 0x6400UL)
2204 #define I2C4_BASE_S             (APB1PERIPH_BASE_S + 0x8400UL)
2205 #define CRS_BASE_S              (APB1PERIPH_BASE_S + 0x6000UL)
2206 #define LPTIM2_BASE_S           (APB1PERIPH_BASE_S + 0x9400UL)
2207 #define I2C5_BASE_S             (APB1PERIPH_BASE_S + 0x9800UL)
2208 #define I2C6_BASE_S             (APB1PERIPH_BASE_S + 0x9C00UL)
2209 #define FDCAN1_BASE_S           (APB1PERIPH_BASE_S + 0xA400UL)
2210 #define FDCAN_CONFIG_BASE_S     (APB1PERIPH_BASE_S + 0xA500UL)
2211 #define SRAMCAN_BASE_S          (APB1PERIPH_BASE_S + 0xAC00UL)
2212 #define UCPD1_BASE_S            (APB1PERIPH_BASE_S + 0xDC00UL)
2213 
2214 /*!< APB2 Secure peripherals */
2215 #define TIM1_BASE_S             (APB2PERIPH_BASE_S + 0x2C00UL)
2216 #define SPI1_BASE_S             (APB2PERIPH_BASE_S + 0x3000UL)
2217 #define TIM8_BASE_S             (APB2PERIPH_BASE_S + 0x3400UL)
2218 #define USART1_BASE_S           (APB2PERIPH_BASE_S + 0x3800UL)
2219 #define TIM15_BASE_S            (APB2PERIPH_BASE_S + 0x4000UL)
2220 #define TIM16_BASE_S            (APB2PERIPH_BASE_S + 0x4400UL)
2221 #define TIM17_BASE_S            (APB2PERIPH_BASE_S + 0x4800UL)
2222 #define SAI1_BASE_S             (APB2PERIPH_BASE_S + 0x5400UL)
2223 #define SAI1_Block_A_BASE_S     (SAI1_BASE_S + 0x004UL)
2224 #define SAI1_Block_B_BASE_S     (SAI1_BASE_S + 0x024UL)
2225 #define SAI2_BASE_S             (APB2PERIPH_BASE_S + 0x5800UL)
2226 #define SAI2_Block_A_BASE_S     (SAI2_BASE_S + 0x004UL)
2227 #define SAI2_Block_B_BASE_S     (SAI2_BASE_S + 0x024UL)
2228 #define GFXTIM_BASE_S             (APB2PERIPH_BASE_S + 0x6400UL)
2229 #define LTDC_BASE_S             (APB2PERIPH_BASE_S + 0x6800UL)
2230 #define LTDC_Layer1_BASE_S      (LTDC_BASE_S + 0x0084UL)
2231 #define LTDC_Layer2_BASE_S      (LTDC_BASE_S + 0x0104UL)
2232 #define DSI_BASE_S              (APB2PERIPH_BASE_S + 0x6C00UL)
2233 #define REFBIAS_BASE_S          (DSI_BASE_S + 0x800UL)
2234 #define DPHY_BASE_S             (DSI_BASE_S + 0xC00UL)
2235 
2236 /*!< APB3 Secure peripherals */
2237 #define SYSCFG_BASE_S           (APB3PERIPH_BASE_S + 0x0400UL)
2238 #define SPI3_BASE_S             (APB3PERIPH_BASE_S + 0x2000UL)
2239 #define LPUART1_BASE_S          (APB3PERIPH_BASE_S + 0x2400UL)
2240 #define I2C3_BASE_S             (APB3PERIPH_BASE_S + 0x2800UL)
2241 #define LPTIM1_BASE_S           (APB3PERIPH_BASE_S + 0x4400UL)
2242 #define LPTIM3_BASE_S           (APB3PERIPH_BASE_S + 0x4800UL)
2243 #define LPTIM4_BASE_S           (APB3PERIPH_BASE_S + 0x4C00UL)
2244 #define OPAMP_BASE_S            (APB3PERIPH_BASE_S + 0x5000UL)
2245 #define OPAMP1_BASE_S           (APB3PERIPH_BASE_S + 0x5000UL)
2246 #define OPAMP2_BASE_S           (APB3PERIPH_BASE_S + 0x5010UL)
2247 #define COMP12_BASE_S           (APB3PERIPH_BASE_S + 0x5400UL)
2248 #define COMP1_BASE_S            (COMP12_BASE_S)
2249 #define COMP2_BASE_S            (COMP12_BASE_S + 0x04UL)
2250 #define VREFBUF_BASE_S          (APB3PERIPH_BASE_S + 0x7400UL)
2251 #define RTC_BASE_S              (APB3PERIPH_BASE_S + 0x7800UL)
2252 #define TAMP_BASE_S             (APB3PERIPH_BASE_S + 0x7C00UL)
2253 
2254 /*!< AHB1 Secure peripherals */
2255 #define GPDMA1_BASE_S           (AHB1PERIPH_BASE_S)
2256 #define GPDMA1_Channel0_BASE_S  (GPDMA1_BASE_S + 0x0050UL)
2257 #define GPDMA1_Channel1_BASE_S  (GPDMA1_BASE_S + 0x00D0UL)
2258 #define GPDMA1_Channel2_BASE_S  (GPDMA1_BASE_S + 0x0150UL)
2259 #define GPDMA1_Channel3_BASE_S  (GPDMA1_BASE_S + 0x01D0UL)
2260 #define GPDMA1_Channel4_BASE_S  (GPDMA1_BASE_S + 0x0250UL)
2261 #define GPDMA1_Channel5_BASE_S  (GPDMA1_BASE_S + 0x02D0UL)
2262 #define GPDMA1_Channel6_BASE_S  (GPDMA1_BASE_S + 0x0350UL)
2263 #define GPDMA1_Channel7_BASE_S  (GPDMA1_BASE_S + 0x03D0UL)
2264 #define GPDMA1_Channel8_BASE_S  (GPDMA1_BASE_S + 0x0450UL)
2265 #define GPDMA1_Channel9_BASE_S  (GPDMA1_BASE_S + 0x04D0UL)
2266 #define GPDMA1_Channel10_BASE_S (GPDMA1_BASE_S + 0x0550UL)
2267 #define GPDMA1_Channel11_BASE_S (GPDMA1_BASE_S + 0x05D0UL)
2268 #define GPDMA1_Channel12_BASE_S (GPDMA1_BASE_S + 0x0650UL)
2269 #define GPDMA1_Channel13_BASE_S (GPDMA1_BASE_S + 0x06D0UL)
2270 #define GPDMA1_Channel14_BASE_S (GPDMA1_BASE_S + 0x0750UL)
2271 #define GPDMA1_Channel15_BASE_S (GPDMA1_BASE_S + 0x07D0UL)
2272 #define CORDIC_BASE_S           (AHB1PERIPH_BASE_S + 0x01000UL)
2273 #define FMAC_BASE_S             (AHB1PERIPH_BASE_S + 0x01400UL)
2274 #define FLASH_R_BASE_S          (AHB1PERIPH_BASE_S + 0x02000UL)
2275 #define CRC_BASE_S              (AHB1PERIPH_BASE_S + 0x03000UL)
2276 #define TSC_BASE_S              (AHB1PERIPH_BASE_S + 0x04000UL)
2277 #define MDF1_BASE_S             (AHB1PERIPH_BASE_S + 0x05000UL)
2278 #define MDF1_Filter0_BASE_S     (MDF1_BASE_S + 0x80UL)
2279 #define MDF1_Filter1_BASE_S     (MDF1_BASE_S + 0x100UL)
2280 #define MDF1_Filter2_BASE_S     (MDF1_BASE_S + 0x180UL)
2281 #define MDF1_Filter3_BASE_S     (MDF1_BASE_S + 0x200UL)
2282 #define MDF1_Filter4_BASE_S     (MDF1_BASE_S + 0x280UL)
2283 #define MDF1_Filter5_BASE_S     (MDF1_BASE_S + 0x300UL)
2284 #define RAMCFG_BASE_S           (AHB1PERIPH_BASE_S + 0x06000UL)
2285 #define RAMCFG_SRAM1_BASE_S     (RAMCFG_BASE_S)
2286 #define RAMCFG_SRAM2_BASE_S     (RAMCFG_BASE_S + 0x0040UL)
2287 #define RAMCFG_SRAM3_BASE_S     (RAMCFG_BASE_S + 0x0080UL)
2288 #define RAMCFG_SRAM4_BASE_S     (RAMCFG_BASE_S + 0x00C0UL)
2289 #define RAMCFG_BKPRAM_BASE_S    (RAMCFG_BASE_S + 0x0100UL)
2290 #define RAMCFG_SRAM5_BASE_S     (RAMCFG_BASE_S + 0x0140UL)
2291 #define RAMCFG_SRAM6_BASE_S     (RAMCFG_BASE_S + 0x0180UL)
2292 #define JPEG_BASE_S             (AHB1PERIPH_BASE_S + 0x0A00UL)
2293 #define DMA2D_BASE_S            (AHB1PERIPH_BASE_S + 0x0B000UL)
2294 #define GFXMMU_BASE_S           (AHB1PERIPH_BASE_S + 0x0C000UL)
2295 #define GPU2D_BASE_S            (AHB1PERIPH_BASE_S + 0x0F000UL)
2296 #define ICACHE_BASE_S           (AHB1PERIPH_BASE_S + 0x10400UL)
2297 #define DCACHE1_BASE_S          (AHB1PERIPH_BASE_S + 0x11400UL)
2298 #define DCACHE2_BASE_S           (AHB1PERIPH_BASE_S + 0x11800UL)
2299 #define GTZC_TZSC1_BASE_S       (AHB1PERIPH_BASE_S + 0x12400UL)
2300 #define GTZC_TZIC1_BASE_S       (AHB1PERIPH_BASE_S + 0x12800UL)
2301 #define GTZC_MPCBB1_BASE_S      (AHB1PERIPH_BASE_S + 0x12C00UL)
2302 #define GTZC_MPCBB2_BASE_S      (AHB1PERIPH_BASE_S + 0x13000UL)
2303 #define GTZC_MPCBB3_BASE_S      (AHB1PERIPH_BASE_S + 0x13400UL)
2304 #define GTZC_MPCBB5_BASE_S      (AHB1PERIPH_BASE_S + 0x13800UL)
2305 #define GTZC_MPCBB6_BASE_S      (AHB1PERIPH_BASE_S + 0x13C00UL)
2306 #define BKPSRAM_BASE_S          (AHB1PERIPH_BASE_S + 0x16400UL)
2307 
2308 /*!< AHB2 Secure peripherals */
2309 #define GPIOA_BASE_S            (AHB2PERIPH_BASE_S + 0x00000UL)
2310 #define GPIOB_BASE_S            (AHB2PERIPH_BASE_S + 0x00400UL)
2311 #define GPIOC_BASE_S            (AHB2PERIPH_BASE_S + 0x00800UL)
2312 #define GPIOD_BASE_S            (AHB2PERIPH_BASE_S + 0x00C00UL)
2313 #define GPIOE_BASE_S            (AHB2PERIPH_BASE_S + 0x01000UL)
2314 #define GPIOF_BASE_S            (AHB2PERIPH_BASE_S + 0x01400UL)
2315 #define GPIOG_BASE_S            (AHB2PERIPH_BASE_S + 0x01800UL)
2316 #define GPIOH_BASE_S            (AHB2PERIPH_BASE_S + 0x01C00UL)
2317 #define GPIOI_BASE_S            (AHB2PERIPH_BASE_S + 0x02000UL)
2318 #define GPIOJ_BASE_S            (AHB2PERIPH_BASE_S + 0x02400UL)
2319 #define ADC1_BASE_S             (AHB2PERIPH_BASE_S + 0x08000UL)
2320 #define ADC2_BASE_S             (AHB2PERIPH_BASE_S + 0x08100UL)
2321 #define ADC12_COMMON_BASE_S     (AHB2PERIPH_BASE_S + 0x08300UL)
2322 #define DCMI_BASE_S             (AHB2PERIPH_BASE_S + 0x0C000UL)
2323 #define PSSI_BASE_S             (AHB2PERIPH_BASE_S + 0x0C400UL)
2324 #define USB_OTG_HS_BASE_S       (AHB2PERIPH_BASE_S + 0x20000UL)
2325 #define HASH_BASE_S             (AHB2PERIPH_BASE_S + 0xA0400UL)
2326 #define HASH_DIGEST_BASE_S      (AHB2PERIPH_BASE_S + 0xA0710UL)
2327 #define RNG_BASE_S              (AHB2PERIPH_BASE_S + 0xA0800UL)
2328 #define OCTOSPIM_R_BASE_S       (AHB2PERIPH_BASE_S + 0xA4000UL) /*!< OCTOSPIM control registers base address */
2329 #define SDMMC1_BASE_S           (AHB2PERIPH_BASE_S + 0xA8000UL)
2330 #define SDMMC2_BASE_S           (AHB2PERIPH_BASE_S + 0xA8C00UL)
2331 #define DLYB_SDMMC1_BASE_S      (AHB2PERIPH_BASE_S + 0xA8400UL)
2332 #define DLYB_SDMMC2_BASE_S      (AHB2PERIPH_BASE_S + 0xA8800UL)
2333 #define DLYB_OCTOSPI1_BASE_S    (AHB2PERIPH_BASE_S + 0xAF000UL)
2334 #define DLYB_OCTOSPI2_BASE_S    (AHB2PERIPH_BASE_S + 0xAF400UL)
2335 #define FMC_R_BASE_S            (AHB2PERIPH_BASE_S + 0xB0400UL) /*!< FMC  control registers base address     */
2336 #define HSPI1_R_BASE_S          (AHB2PERIPH_BASE_S + 0xB3400UL)
2337 #define FMC_Bank1_R_BASE_S      (FMC_R_BASE_S + 0x0000UL)
2338 #define FMC_Bank1E_R_BASE_S     (FMC_R_BASE_S + 0x0104UL)
2339 #define FMC_Bank3_R_BASE_S      (FMC_R_BASE_S + 0x0080UL)
2340 #define OCTOSPI1_R_BASE_S       (AHB2PERIPH_BASE_S + 0xB1400UL) /*!< OCTOSPI1 control registers base address */
2341 #define OCTOSPI2_R_BASE_S       (AHB2PERIPH_BASE_S + 0xB2400UL) /*!< OCTOSPI2 control registers base address */
2342 
2343 /*!< AHB3 Secure peripherals */
2344 #define LPGPIO1_BASE_S          (AHB3PERIPH_BASE_S)
2345 #define PWR_BASE_S              (AHB3PERIPH_BASE_S + 0x0800UL)
2346 #define RCC_BASE_S              (AHB3PERIPH_BASE_S + 0x0C00UL)
2347 #define ADC4_BASE_S             (AHB3PERIPH_BASE_S + 0x1000UL)
2348 #define ADC4_COMMON_BASE_S      (AHB3PERIPH_BASE_S + 0x1300UL)
2349 #define DAC1_BASE_S             (AHB3PERIPH_BASE_S + 0x1800UL)
2350 #define EXTI_BASE_S             (AHB3PERIPH_BASE_S + 0x2000UL)
2351 #define GTZC_TZSC2_BASE_S       (AHB3PERIPH_BASE_S + 0x3000UL)
2352 #define GTZC_TZIC2_BASE_S       (AHB3PERIPH_BASE_S + 0x3400UL)
2353 #define GTZC_MPCBB4_BASE_S      (AHB3PERIPH_BASE_S + 0x3800UL)
2354 #define ADF1_BASE_S             (AHB3PERIPH_BASE_S + 0x4000UL)
2355 #define ADF1_Filter0_BASE_S     (ADF1_BASE_S + 0x80UL)
2356 #define LPDMA1_BASE_S           (AHB3PERIPH_BASE_S + 0x5000UL)
2357 #define LPDMA1_Channel0_BASE_S  (LPDMA1_BASE_S + 0x0050UL)
2358 #define LPDMA1_Channel1_BASE_S  (LPDMA1_BASE_S + 0x00D0UL)
2359 #define LPDMA1_Channel2_BASE_S  (LPDMA1_BASE_S + 0x0150UL)
2360 #define LPDMA1_Channel3_BASE_S  (LPDMA1_BASE_S + 0x01D0UL)
2361 
2362 /* GFXMMU secure virtual buffers base address */
2363 #define GFXMMU_VIRTUAL_BUFFERS_BASE_S  (0x34000000UL)
2364 #define GFXMMU_VIRTUAL_BUFFER0_BASE_S  (GFXMMU_VIRTUAL_BUFFERS_BASE_S)
2365 #define GFXMMU_VIRTUAL_BUFFER1_BASE_S  (GFXMMU_VIRTUAL_BUFFERS_BASE_S + 0x400000UL)
2366 #define GFXMMU_VIRTUAL_BUFFER2_BASE_S  (GFXMMU_VIRTUAL_BUFFERS_BASE_S + 0x800000UL)
2367 #define GFXMMU_VIRTUAL_BUFFER3_BASE_S  (GFXMMU_VIRTUAL_BUFFERS_BASE_S + 0xC00000UL)
2368 
2369 /* Debug MCU registers base address */
2370 #define DBGMCU_BASE             (0xE0044000UL)
2371 #define PACKAGE_BASE            (0x0BFA0500UL) /*!< Package data register base address     */
2372 #define UID_BASE                (0x0BFA0700UL) /*!< Unique device ID register base address */
2373 #define FLASHSIZE_BASE          (0x0BFA07A0UL) /*!< Flash size data register base address  */
2374 
2375 /* Internal Flash OTP Area */
2376 #define FLASH_OTP_BASE          (0x0BFA0000UL) /*!< FLASH OTP (one-time programmable) base address */
2377 #define FLASH_OTP_SIZE          (0x200U)       /*!< 512 bytes OTP (one-time programmable)          */
2378 
2379 /* USB OTG registers Base address */
2380 #define USB_OTG_GLOBAL_BASE                  (0x0000UL)
2381 #define USB_OTG_DEVICE_BASE                  (0x0800UL)
2382 #define USB_OTG_IN_ENDPOINT_BASE             (0x0900UL)
2383 #define USB_OTG_OUT_ENDPOINT_BASE            (0x0B00UL)
2384 #define USB_OTG_EP_REG_SIZE                  (0x0020UL)
2385 #define USB_OTG_HOST_BASE                    (0x0400UL)
2386 #define USB_OTG_HOST_PORT_BASE               (0x0440UL)
2387 #define USB_OTG_HOST_CHANNEL_BASE            (0x0500UL)
2388 #define USB_OTG_HOST_CHANNEL_SIZE            (0x0020UL)
2389 #define USB_OTG_PCGCCTL_BASE                 (0x0E00UL)
2390 #define USB_OTG_FIFO_BASE                    (0x1000UL)
2391 #define USB_OTG_FIFO_SIZE                    (0x1000UL)
2392 
2393 /*!< Root Secure Service Library */
2394 /************ RSSLIB SAU system Flash region definition constants *************/
2395 #define RSSLIB_SYS_FLASH_NS_PFUNC_START   (0x0BF99E40UL)
2396 #define RSSLIB_SYS_FLASH_NS_PFUNC_END     (0x0BF99EFFUL)
2397 
2398 /************ RSSLIB function return constants ********************************/
2399 #define RSSLIB_ERROR   (0xF5F5F5F5UL)
2400 #define RSSLIB_SUCCESS (0xEAEAEAEAUL)
2401 
2402 /*!< RSSLIB  pointer function structure address definition */
2403 #define RSSLIB_PFUNC_BASE RSSLIB_SYS_FLASH_NS_PFUNC_START
2404 #define RSSLIB_PFUNC      ((RSSLIB_pFunc_TypeDef *)RSSLIB_PFUNC_BASE)
2405 
2406 /*!< HDP Area constant definition */
2407 #define RSSLIB_HDP_AREA_Pos  (0U)
2408 #define RSSLIB_HDP_AREA_Msk  (0x3UL << RSSLIB_HDP_AREA_Pos )
2409 #define RSSLIB_HDP_AREA1_Pos (0U)
2410 #define RSSLIB_HDP_AREA1_Msk (0x1UL << RSSLIB_HDP_AREA1_Pos )
2411 #define RSSLIB_HDP_AREA2_Pos (1U)
2412 #define RSSLIB_HDP_AREA2_Msk (0x1UL << RSSLIB_HDP_AREA2_Pos )
2413 
2414 /**
2415   * @brief  Prototype of RSSLIB Close and exit HDP Function
2416   * @detail This function close the requested hdp area passed in input
2417   *         parameter and jump to the reset handler present within the
2418   *         Vector table. The function does not return on successful execution.
2419   * @param  HdpArea notifies which hdp area to close, can be a combination of
2420   *         hdpa area 1 and hdp area 2
2421   * @param  pointer on the vector table containing the reset handler the function
2422   *         jumps to.
2423   * @retval RSSLIB_RSS_ERROR on error on input parameter, otherwise does not return.
2424   */
2425 typedef uint32_t ( *RSSLIB_S_CloseExitHDP_TypeDef)( uint32_t HdpArea, uint32_t VectorTableAddr );
2426 
2427 
2428 /**
2429   * @brief RSSLib non-secure callable function pointer structure
2430   */
2431 typedef struct
2432 {
2433   __IM uint32_t Reserved[8];
2434 }NSC_pFuncTypeDef;
2435 
2436 /**
2437   * @brief RSSLib secure callable function pointer structure
2438   */
2439 typedef struct
2440 {
2441   __IM uint32_t Reserved2[2];
2442   __IM RSSLIB_S_CloseExitHDP_TypeDef CloseExitHDP;        /*!< RSSLIB Bootloader Close and exit HDP  Address offset: 0x28 */
2443 }S_pFuncTypeDef;
2444 
2445 /**
2446   * @brief RSSLib function pointer structure
2447   */
2448 typedef struct
2449 {
2450   NSC_pFuncTypeDef NSC;
2451   S_pFuncTypeDef S;
2452 }RSSLIB_pFunc_TypeDef;
2453 
2454 /** @} */ /* End of group STM32U5xx_Peripheral_peripheralAddr */
2455 
2456 
2457 /* =========================================================================================================================== */
2458 /* ================                                  Peripheral declaration                                   ================ */
2459 /* =========================================================================================================================== */
2460 
2461 
2462 /** @addtogroup STM32U5xx_Peripheral_declaration
2463   * @{
2464   */
2465 
2466 /*!< APB1 Non secure peripherals */
2467 #define TIM2_NS                ((TIM_TypeDef *) TIM2_BASE_NS)
2468 #define TIM3_NS                ((TIM_TypeDef *) TIM3_BASE_NS)
2469 #define TIM4_NS                ((TIM_TypeDef *) TIM4_BASE_NS)
2470 #define TIM5_NS                ((TIM_TypeDef *) TIM5_BASE_NS)
2471 #define TIM6_NS                ((TIM_TypeDef *) TIM6_BASE_NS)
2472 #define TIM7_NS                ((TIM_TypeDef *) TIM7_BASE_NS)
2473 #define WWDG_NS                ((WWDG_TypeDef *) WWDG_BASE_NS)
2474 #define IWDG_NS                ((IWDG_TypeDef *) IWDG_BASE_NS)
2475 #define SPI2_NS                ((SPI_TypeDef *) SPI2_BASE_NS)
2476 #define USART2_NS              ((USART_TypeDef *) USART2_BASE_NS)
2477 #define USART3_NS              ((USART_TypeDef *) USART3_BASE_NS)
2478 #define UART4_NS               ((USART_TypeDef *) UART4_BASE_NS)
2479 #define UART5_NS               ((USART_TypeDef *) UART5_BASE_NS)
2480 #define I2C1_NS                ((I2C_TypeDef *) I2C1_BASE_NS)
2481 #define I2C2_NS                ((I2C_TypeDef *) I2C2_BASE_NS)
2482 #define CRS_NS                 ((CRS_TypeDef *) CRS_BASE_NS)
2483 #define USART6_NS              ((USART_TypeDef *) USART6_BASE_NS)
2484 #define I2C5_NS                ((I2C_TypeDef *) I2C5_BASE_NS)
2485 #define I2C6_NS                ((I2C_TypeDef *) I2C6_BASE_NS)
2486 #define I2C4_NS                ((I2C_TypeDef *) I2C4_BASE_NS)
2487 #define LPTIM2_NS              ((LPTIM_TypeDef *) LPTIM2_BASE_NS)
2488 #define FDCAN1_NS              ((FDCAN_GlobalTypeDef *) FDCAN1_BASE_NS)
2489 #define FDCAN_CONFIG_NS        ((FDCAN_Config_TypeDef *) FDCAN_CONFIG_BASE_NS)
2490 #define UCPD1_NS               ((UCPD_TypeDef *) UCPD1_BASE_NS)
2491 
2492 /*!< APB2 Non secure peripherals */
2493 #define TIM1_NS                ((TIM_TypeDef *) TIM1_BASE_NS)
2494 #define SPI1_NS                ((SPI_TypeDef *) SPI1_BASE_NS)
2495 #define TIM8_NS                ((TIM_TypeDef *) TIM8_BASE_NS)
2496 #define USART1_NS              ((USART_TypeDef *) USART1_BASE_NS)
2497 #define TIM15_NS               ((TIM_TypeDef *) TIM15_BASE_NS)
2498 #define TIM16_NS               ((TIM_TypeDef *) TIM16_BASE_NS)
2499 #define TIM17_NS               ((TIM_TypeDef *) TIM17_BASE_NS)
2500 #define SAI1_NS                ((SAI_TypeDef *) SAI1_BASE_NS)
2501 #define SAI1_Block_A_NS        ((SAI_Block_TypeDef *)SAI1_Block_A_BASE_NS)
2502 #define SAI1_Block_B_NS        ((SAI_Block_TypeDef *)SAI1_Block_B_BASE_NS)
2503 #define SAI2_NS                ((SAI_TypeDef *) SAI2_BASE_NS)
2504 #define SAI2_Block_A_NS        ((SAI_Block_TypeDef *)SAI2_Block_A_BASE_NS)
2505 #define SAI2_Block_B_NS        ((SAI_Block_TypeDef *)SAI2_Block_B_BASE_NS)
2506 #define LTDC_NS                ((LTDC_TypeDef *) LTDC_BASE_NS)
2507 #define LTDC_Layer1_NS         ((LTDC_Layer_TypeDef *) LTDC_Layer1_BASE_NS)
2508 #define LTDC_Layer2_NS         ((LTDC_Layer_TypeDef *) LTDC_Layer2_BASE_NS)
2509 #define DSI_NS                 ((DSI_TypeDef *) DSI_BASE_NS)
2510 #define REFBIAS_NS             ((REFBIAS_TypeDef *) REFBIAS_BASE_NS)
2511 #define DPHY_NS                ((DPHY_TypeDef *) DPHY_BASE_NS)
2512 #define GFXTIM_NS                 ((GFXTIM_TypeDef *) GFXTIM_BASE_NS)
2513 
2514 /*!< APB3 Non secure peripherals */
2515 #define SYSCFG_NS              ((SYSCFG_TypeDef *) SYSCFG_BASE_NS)
2516 #define SPI3_NS                ((SPI_TypeDef *) SPI3_BASE_NS)
2517 #define LPUART1_NS             ((USART_TypeDef *) LPUART1_BASE_NS)
2518 #define I2C3_NS                ((I2C_TypeDef *) I2C3_BASE_NS)
2519 #define LPTIM1_NS              ((LPTIM_TypeDef *) LPTIM1_BASE_NS)
2520 #define LPTIM3_NS              ((LPTIM_TypeDef *) LPTIM3_BASE_NS)
2521 #define LPTIM4_NS              ((LPTIM_TypeDef *) LPTIM4_BASE_NS)
2522 #define OPAMP_NS               ((OPAMP_TypeDef *) OPAMP_BASE_NS)
2523 #define OPAMP1_NS              ((OPAMP_TypeDef *) OPAMP1_BASE_NS)
2524 #define OPAMP2_NS              ((OPAMP_TypeDef *) OPAMP2_BASE_NS)
2525 #define OPAMP12_COMMON_NS      ((OPAMP_Common_TypeDef *) OPAMP1_BASE_NS)
2526 #define COMP12_NS              ((COMP_TypeDef *) COMP12_BASE_NS)
2527 #define COMP1_NS               ((COMP_TypeDef *) COMP1_BASE_NS)
2528 #define COMP2_NS               ((COMP_TypeDef *) COMP2_BASE_NS)
2529 #define COMP12_COMMON_NS       ((COMP_Common_TypeDef *) COMP1_BASE_NS)
2530 #define VREFBUF_NS             ((VREFBUF_TypeDef *) VREFBUF_BASE_NS)
2531 #define RTC_NS                 ((RTC_TypeDef *) RTC_BASE_NS)
2532 #define TAMP_NS                ((TAMP_TypeDef *) TAMP_BASE_NS)
2533 
2534 /*!< AHB1 Non secure peripherals */
2535 #define GPDMA1_NS              ((DMA_TypeDef *) GPDMA1_BASE_NS)
2536 #define GPDMA1_Channel0_NS     ((DMA_Channel_TypeDef *) GPDMA1_Channel0_BASE_NS)
2537 #define GPDMA1_Channel1_NS     ((DMA_Channel_TypeDef *) GPDMA1_Channel1_BASE_NS)
2538 #define GPDMA1_Channel2_NS     ((DMA_Channel_TypeDef *) GPDMA1_Channel2_BASE_NS)
2539 #define GPDMA1_Channel3_NS     ((DMA_Channel_TypeDef *) GPDMA1_Channel3_BASE_NS)
2540 #define GPDMA1_Channel4_NS     ((DMA_Channel_TypeDef *) GPDMA1_Channel4_BASE_NS)
2541 #define GPDMA1_Channel5_NS     ((DMA_Channel_TypeDef *) GPDMA1_Channel5_BASE_NS)
2542 #define GPDMA1_Channel6_NS     ((DMA_Channel_TypeDef *) GPDMA1_Channel6_BASE_NS)
2543 #define GPDMA1_Channel7_NS     ((DMA_Channel_TypeDef *) GPDMA1_Channel7_BASE_NS)
2544 #define GPDMA1_Channel8_NS     ((DMA_Channel_TypeDef *) GPDMA1_Channel8_BASE_NS)
2545 #define GPDMA1_Channel9_NS     ((DMA_Channel_TypeDef *) GPDMA1_Channel9_BASE_NS)
2546 #define GPDMA1_Channel10_NS    ((DMA_Channel_TypeDef *) GPDMA1_Channel10_BASE_NS)
2547 #define GPDMA1_Channel11_NS    ((DMA_Channel_TypeDef *) GPDMA1_Channel11_BASE_NS)
2548 #define GPDMA1_Channel12_NS    ((DMA_Channel_TypeDef *) GPDMA1_Channel12_BASE_NS)
2549 #define GPDMA1_Channel13_NS    ((DMA_Channel_TypeDef *) GPDMA1_Channel13_BASE_NS)
2550 #define GPDMA1_Channel14_NS    ((DMA_Channel_TypeDef *) GPDMA1_Channel14_BASE_NS)
2551 #define GPDMA1_Channel15_NS    ((DMA_Channel_TypeDef *) GPDMA1_Channel15_BASE_NS)
2552 #define CORDIC_NS              ((CORDIC_TypeDef *) CORDIC_BASE_NS)
2553 #define FMAC_NS                ((FMAC_TypeDef *) FMAC_BASE_NS)
2554 #define FLASH_NS               ((FLASH_TypeDef *) FLASH_R_BASE_NS)
2555 #define CRC_NS                 ((CRC_TypeDef *) CRC_BASE_NS)
2556 #define TSC_NS                 ((TSC_TypeDef *) TSC_BASE_NS)
2557 #define MDF1_NS                ((MDF_TypeDef *) MDF1_BASE_NS)
2558 #define MDF1_Filter0_NS        ((MDF_Filter_TypeDef*) MDF1_Filter0_BASE_NS)
2559 #define MDF1_Filter1_NS        ((MDF_Filter_TypeDef*) MDF1_Filter1_BASE_NS)
2560 #define MDF1_Filter2_NS        ((MDF_Filter_TypeDef*) MDF1_Filter2_BASE_NS)
2561 #define MDF1_Filter3_NS        ((MDF_Filter_TypeDef*) MDF1_Filter3_BASE_NS)
2562 #define MDF1_Filter4_NS        ((MDF_Filter_TypeDef*) MDF1_Filter4_BASE_NS)
2563 #define MDF1_Filter5_NS        ((MDF_Filter_TypeDef*) MDF1_Filter5_BASE_NS)
2564 #define RAMCFG_SRAM1_NS        ((RAMCFG_TypeDef *) RAMCFG_SRAM1_BASE_NS)
2565 #define RAMCFG_SRAM2_NS        ((RAMCFG_TypeDef *) RAMCFG_SRAM2_BASE_NS)
2566 #define RAMCFG_SRAM3_NS        ((RAMCFG_TypeDef *) RAMCFG_SRAM3_BASE_NS)
2567 #define RAMCFG_SRAM4_NS        ((RAMCFG_TypeDef *) RAMCFG_SRAM4_BASE_NS)
2568 #define RAMCFG_SRAM5_NS        ((RAMCFG_TypeDef *) RAMCFG_SRAM5_BASE_NS)
2569 #define RAMCFG_SRAM6_NS        ((RAMCFG_TypeDef *) RAMCFG_SRAM6_BASE_NS)
2570 #define JPEG_NS                 ((JPEG_TypeDef *) JPEG_BASE_NS)
2571 #define RAMCFG_BKPRAM_NS       ((RAMCFG_TypeDef *) RAMCFG_BKPRAM_BASE_NS)
2572 #define DMA2D_NS               ((DMA2D_TypeDef *) DMA2D_BASE_NS)
2573 #define ICACHE_NS              ((ICACHE_TypeDef *) ICACHE_BASE_NS)
2574 #define DCACHE1_NS             ((DCACHE_TypeDef *) DCACHE1_BASE_NS)
2575 #define DCACHE2_NS              ((DCACHE_TypeDef *) DCACHE2_BASE_NS)
2576 #define GTZC_TZSC1_NS          ((GTZC_TZSC_TypeDef *) GTZC_TZSC1_BASE_NS)
2577 #define GTZC_TZIC1_NS          ((GTZC_TZIC_TypeDef *) GTZC_TZIC1_BASE_NS)
2578 #define GTZC_MPCBB1_NS         ((GTZC_MPCBB_TypeDef *) GTZC_MPCBB1_BASE_NS)
2579 #define GTZC_MPCBB2_NS         ((GTZC_MPCBB_TypeDef *) GTZC_MPCBB2_BASE_NS)
2580 #define GTZC_MPCBB3_NS         ((GTZC_MPCBB_TypeDef *) GTZC_MPCBB3_BASE_NS)
2581 #define GTZC_MPCBB5_NS         ((GTZC_MPCBB_TypeDef *) GTZC_MPCBB5_BASE_NS)
2582 #define GTZC_MPCBB6_NS         ((GTZC_MPCBB_TypeDef *) GTZC_MPCBB6_BASE_NS)
2583 #define GFXMMU_NS              ((GFXMMU_TypeDef *) GFXMMU_BASE_NS)
2584 
2585 /*!< AHB2 Non secure peripherals */
2586 #define GPIOA_NS               ((GPIO_TypeDef *) GPIOA_BASE_NS)
2587 #define GPIOB_NS               ((GPIO_TypeDef *) GPIOB_BASE_NS)
2588 #define GPIOC_NS               ((GPIO_TypeDef *) GPIOC_BASE_NS)
2589 #define GPIOD_NS               ((GPIO_TypeDef *) GPIOD_BASE_NS)
2590 #define GPIOE_NS               ((GPIO_TypeDef *) GPIOE_BASE_NS)
2591 #define GPIOF_NS               ((GPIO_TypeDef *) GPIOF_BASE_NS)
2592 #define GPIOG_NS               ((GPIO_TypeDef *) GPIOG_BASE_NS)
2593 #define GPIOH_NS               ((GPIO_TypeDef *) GPIOH_BASE_NS)
2594 #define GPIOI_NS               ((GPIO_TypeDef *) GPIOI_BASE_NS)
2595 #define GPIOJ_NS               ((GPIO_TypeDef *) GPIOJ_BASE_NS)
2596 #define ADC1_NS                ((ADC_TypeDef *) ADC1_BASE_NS)
2597 #define ADC2_NS                ((ADC_TypeDef *) ADC2_BASE_NS)
2598 #define ADC12_COMMON_NS        ((ADC_Common_TypeDef *) ADC12_COMMON_BASE_NS)
2599 #define DCMI_NS                ((DCMI_TypeDef *) DCMI_BASE_NS)
2600 #define PSSI_NS                ((PSSI_TypeDef *) PSSI_BASE_NS)
2601 #define USB_OTG_HS_NS          ((USB_OTG_GlobalTypeDef *) USB_OTG_HS_BASE_NS)
2602 #define HASH_NS                ((HASH_TypeDef *) HASH_BASE_NS)
2603 #define HASH_DIGEST_NS         ((HASH_DIGEST_TypeDef *) HASH_DIGEST_BASE_NS)
2604 #define RNG_NS                 ((RNG_TypeDef *) RNG_BASE_NS)
2605 #define SDMMC1_NS              ((SDMMC_TypeDef *) SDMMC1_BASE_NS)
2606 #define SDMMC2_NS              ((SDMMC_TypeDef *) SDMMC2_BASE_NS)
2607 #define DLYB_SDMMC1_NS         ((DLYB_TypeDef *) DLYB_SDMMC1_BASE_NS)
2608 #define DLYB_SDMMC2_NS         ((DLYB_TypeDef *) DLYB_SDMMC2_BASE_NS)
2609 #define DLYB_OCTOSPI1_NS       ((DLYB_TypeDef *) DLYB_OCTOSPI1_BASE_NS)
2610 #define DLYB_OCTOSPI2_NS       ((DLYB_TypeDef *) DLYB_OCTOSPI2_BASE_NS)
2611 #define FMC_Bank1_R_NS         ((FMC_Bank1_TypeDef *) FMC_Bank1_R_BASE_NS)
2612 #define FMC_Bank1E_R_NS        ((FMC_Bank1E_TypeDef *) FMC_Bank1E_R_BASE_NS)
2613 #define FMC_Bank3_R_NS         ((FMC_Bank3_TypeDef *) FMC_Bank3_R_BASE_NS)
2614 #define OCTOSPIM_NS            ((OCTOSPIM_TypeDef *) OCTOSPIM_R_BASE_NS)
2615 #define OCTOSPI1_NS            ((OCTOSPI_TypeDef *) OCTOSPI1_R_BASE_NS)
2616 #define OCTOSPI2_NS            ((OCTOSPI_TypeDef *) OCTOSPI2_R_BASE_NS)
2617 #define HSPI1_NS               ((HSPI_TypeDef *) HSPI1_R_BASE_NS)
2618 
2619 /*!< AHB3 Non secure peripherals */
2620 #define LPGPIO1_NS             ((GPIO_TypeDef *) LPGPIO1_BASE_NS)
2621 #define PWR_NS                 ((PWR_TypeDef *) PWR_BASE_NS)
2622 #define RCC_NS                 ((RCC_TypeDef *) RCC_BASE_NS)
2623 #define ADC4_NS                ((ADC_TypeDef *) ADC4_BASE_NS)
2624 #define ADC4_COMMON_NS         ((ADC_Common_TypeDef *) ADC4_COMMON_BASE_NS)
2625 #define DAC1_NS                ((DAC_TypeDef *) DAC1_BASE_NS)
2626 #define EXTI_NS                ((EXTI_TypeDef *) EXTI_BASE_NS)
2627 #define GTZC_TZSC2_NS          ((GTZC_TZSC_TypeDef *) GTZC_TZSC2_BASE_NS)
2628 #define GTZC_TZIC2_NS          ((GTZC_TZIC_TypeDef *) GTZC_TZIC2_BASE_NS)
2629 #define GTZC_MPCBB4_NS         ((GTZC_MPCBB_TypeDef *) GTZC_MPCBB4_BASE_NS)
2630 #define ADF1_NS                ((MDF_TypeDef *) ADF1_BASE_NS)
2631 #define ADF1_Filter0_NS        ((MDF_Filter_TypeDef*) ADF1_Filter0_BASE_NS)
2632 #define LPDMA1_NS              ((DMA_TypeDef *) LPDMA1_BASE_NS)
2633 #define LPDMA1_Channel0_NS     ((DMA_Channel_TypeDef *) LPDMA1_Channel0_BASE_NS)
2634 #define LPDMA1_Channel1_NS     ((DMA_Channel_TypeDef *) LPDMA1_Channel1_BASE_NS)
2635 #define LPDMA1_Channel2_NS     ((DMA_Channel_TypeDef *) LPDMA1_Channel2_BASE_NS)
2636 #define LPDMA1_Channel3_NS     ((DMA_Channel_TypeDef *) LPDMA1_Channel3_BASE_NS)
2637 
2638 /*!< APB1 Secure peripherals */
2639 #define TIM2_S                 ((TIM_TypeDef *) TIM2_BASE_S)
2640 #define TIM3_S                 ((TIM_TypeDef *) TIM3_BASE_S)
2641 #define TIM4_S                 ((TIM_TypeDef *) TIM4_BASE_S)
2642 #define TIM5_S                 ((TIM_TypeDef *) TIM5_BASE_S)
2643 #define TIM6_S                 ((TIM_TypeDef *) TIM6_BASE_S)
2644 #define TIM7_S                 ((TIM_TypeDef *) TIM7_BASE_S)
2645 #define WWDG_S                 ((WWDG_TypeDef *) WWDG_BASE_S)
2646 #define IWDG_S                 ((IWDG_TypeDef *) IWDG_BASE_S)
2647 #define SPI2_S                 ((SPI_TypeDef *) SPI2_BASE_S)
2648 #define USART2_S               ((USART_TypeDef *) USART2_BASE_S)
2649 #define USART3_S               ((USART_TypeDef *) USART3_BASE_S)
2650 #define UART4_S                ((USART_TypeDef *) UART4_BASE_S)
2651 #define UART5_S                ((USART_TypeDef *) UART5_BASE_S)
2652 #define I2C1_S                 ((I2C_TypeDef *) I2C1_BASE_S)
2653 #define I2C2_S                 ((I2C_TypeDef *) I2C2_BASE_S)
2654 #define CRS_S                  ((CRS_TypeDef *) CRS_BASE_S)
2655 #define USART6_S               ((USART_TypeDef *) USART6_BASE_S)
2656 #define I2C5_S                 ((I2C_TypeDef *) I2C5_BASE_S)
2657 #define I2C6_S                 ((I2C_TypeDef *) I2C6_BASE_S)
2658 #define I2C4_S                 ((I2C_TypeDef *) I2C4_BASE_S)
2659 #define LPTIM2_S               ((LPTIM_TypeDef *) LPTIM2_BASE_S)
2660 #define FDCAN1_S               ((FDCAN_GlobalTypeDef *) FDCAN1_BASE_S)
2661 #define FDCAN_CONFIG_S         ((FDCAN_Config_TypeDef *) FDCAN_CONFIG_BASE_S)
2662 #define UCPD1_S                ((UCPD_TypeDef *) UCPD1_BASE_S)
2663 
2664 /*!< APB2 Secure peripherals */
2665 #define TIM1_S                 ((TIM_TypeDef *) TIM1_BASE_S)
2666 #define SPI1_S                 ((SPI_TypeDef *) SPI1_BASE_S)
2667 #define TIM8_S                 ((TIM_TypeDef *) TIM8_BASE_S)
2668 #define USART1_S               ((USART_TypeDef *) USART1_BASE_S)
2669 #define TIM15_S                ((TIM_TypeDef *) TIM15_BASE_S)
2670 #define TIM16_S                ((TIM_TypeDef *) TIM16_BASE_S)
2671 #define TIM17_S                ((TIM_TypeDef *) TIM17_BASE_S)
2672 #define SAI1_S                 ((SAI_TypeDef *) SAI1_BASE_S)
2673 #define SAI1_Block_A_S         ((SAI_Block_TypeDef *)SAI1_Block_A_BASE_S)
2674 #define SAI1_Block_B_S         ((SAI_Block_TypeDef *)SAI1_Block_B_BASE_S)
2675 #define SAI2_S                 ((SAI_TypeDef *) SAI2_BASE_S)
2676 #define SAI2_Block_A_S         ((SAI_Block_TypeDef *)SAI2_Block_A_BASE_S)
2677 #define SAI2_Block_B_S         ((SAI_Block_TypeDef *)SAI2_Block_B_BASE_S)
2678 #define LTDC_S                 ((LTDC_TypeDef *) LTDC_BASE_S)
2679 #define LTDC_Layer1_S          ((LTDC_Layer_TypeDef *) LTDC_Layer1_BASE_S)
2680 #define LTDC_Layer2_S          ((LTDC_Layer_TypeDef *) LTDC_Layer2_BASE_S)
2681 #define DSI_S                  ((DSI_TypeDef *) DSI_BASE_S)
2682 #define REFBIAS_S              ((REFBIAS_TypeDef *) REFBIAS_BASE_S)
2683 #define DPHY_S                 ((DPHY_TypeDef *) DPHY_BASE_S)
2684 #define GFXTIM_S               ((GFXTIM_TypeDef *) GFXTIM_BASE_S)
2685 
2686 /*!< APB3 secure peripherals */
2687 #define SYSCFG_S               ((SYSCFG_TypeDef *) SYSCFG_BASE_S)
2688 #define SPI3_S                 ((SPI_TypeDef *) SPI3_BASE_S)
2689 #define LPUART1_S              ((USART_TypeDef *) LPUART1_BASE_S)
2690 #define I2C3_S                 ((I2C_TypeDef *) I2C3_BASE_S)
2691 #define LPTIM1_S               ((LPTIM_TypeDef *) LPTIM1_BASE_S)
2692 #define LPTIM3_S               ((LPTIM_TypeDef *) LPTIM3_BASE_S)
2693 #define LPTIM4_S               ((LPTIM_TypeDef *) LPTIM4_BASE_S)
2694 #define OPAMP_S                ((OPAMP_TypeDef *) OPAMP_BASE_S)
2695 #define OPAMP1_S               ((OPAMP_TypeDef *) OPAMP1_BASE_S)
2696 #define OPAMP2_S               ((OPAMP_TypeDef *) OPAMP2_BASE_S)
2697 #define OPAMP12_COMMON_S       ((OPAMP_Common_TypeDef *) OPAMP1_BASE_S)
2698 #define COMP12_S               ((COMP_TypeDef *) COMP12_BASE_S)
2699 #define COMP1_S                ((COMP_TypeDef *) COMP1_BASE_S)
2700 #define COMP2_S                ((COMP_TypeDef *) COMP2_BASE_S)
2701 #define COMP12_COMMON_S        ((COMP_Common_TypeDef *) COMP1_BASE_S)
2702 #define VREFBUF_S              ((VREFBUF_TypeDef *) VREFBUF_BASE_S)
2703 #define RTC_S                  ((RTC_TypeDef *) RTC_BASE_S)
2704 #define TAMP_S                 ((TAMP_TypeDef *) TAMP_BASE_S)
2705 
2706 /*!< AHB1 Secure peripherals */
2707 #define GPDMA1_S               ((DMA_TypeDef *) GPDMA1_BASE_S)
2708 #define GPDMA1_Channel0_S      ((DMA_Channel_TypeDef *) GPDMA1_Channel0_BASE_S)
2709 #define GPDMA1_Channel1_S      ((DMA_Channel_TypeDef *) GPDMA1_Channel1_BASE_S)
2710 #define GPDMA1_Channel2_S      ((DMA_Channel_TypeDef *) GPDMA1_Channel2_BASE_S)
2711 #define GPDMA1_Channel3_S      ((DMA_Channel_TypeDef *) GPDMA1_Channel3_BASE_S)
2712 #define GPDMA1_Channel4_S      ((DMA_Channel_TypeDef *) GPDMA1_Channel4_BASE_S)
2713 #define GPDMA1_Channel5_S      ((DMA_Channel_TypeDef *) GPDMA1_Channel5_BASE_S)
2714 #define GPDMA1_Channel6_S      ((DMA_Channel_TypeDef *) GPDMA1_Channel6_BASE_S)
2715 #define GPDMA1_Channel7_S      ((DMA_Channel_TypeDef *) GPDMA1_Channel7_BASE_S)
2716 #define GPDMA1_Channel8_S      ((DMA_Channel_TypeDef *) GPDMA1_Channel8_BASE_S)
2717 #define GPDMA1_Channel9_S      ((DMA_Channel_TypeDef *) GPDMA1_Channel9_BASE_S)
2718 #define GPDMA1_Channel10_S     ((DMA_Channel_TypeDef *) GPDMA1_Channel10_BASE_S)
2719 #define GPDMA1_Channel11_S     ((DMA_Channel_TypeDef *) GPDMA1_Channel11_BASE_S)
2720 #define GPDMA1_Channel12_S     ((DMA_Channel_TypeDef *) GPDMA1_Channel12_BASE_S)
2721 #define GPDMA1_Channel13_S     ((DMA_Channel_TypeDef *) GPDMA1_Channel13_BASE_S)
2722 #define GPDMA1_Channel14_S     ((DMA_Channel_TypeDef *) GPDMA1_Channel14_BASE_S)
2723 #define GPDMA1_Channel15_S     ((DMA_Channel_TypeDef *) GPDMA1_Channel15_BASE_S)
2724 #define CORDIC_S               ((CORDIC_TypeDef *) CORDIC_BASE_S)
2725 #define FMAC_S                 ((FMAC_TypeDef *) FMAC_BASE_S)
2726 #define FLASH_S                ((FLASH_TypeDef *) FLASH_R_BASE_S)
2727 #define CRC_S                  ((CRC_TypeDef *) CRC_BASE_S)
2728 #define TSC_S                  ((TSC_TypeDef *) TSC_BASE_S)
2729 #define MDF1_S                 ((MDF_TypeDef *) MDF1_BASE_S)
2730 #define MDF1_Filter0_S         ((MDF_Filter_TypeDef*) MDF1_Filter0_BASE_S)
2731 #define MDF1_Filter1_S         ((MDF_Filter_TypeDef*) MDF1_Filter1_BASE_S)
2732 #define MDF1_Filter2_S         ((MDF_Filter_TypeDef*) MDF1_Filter2_BASE_S)
2733 #define MDF1_Filter3_S         ((MDF_Filter_TypeDef*) MDF1_Filter3_BASE_S)
2734 #define MDF1_Filter4_S         ((MDF_Filter_TypeDef*) MDF1_Filter4_BASE_S)
2735 #define MDF1_Filter5_S         ((MDF_Filter_TypeDef*) MDF1_Filter5_BASE_S)
2736 #define RAMCFG_SRAM1_S         ((RAMCFG_TypeDef *) RAMCFG_SRAM1_BASE_S)
2737 #define RAMCFG_SRAM2_S         ((RAMCFG_TypeDef *) RAMCFG_SRAM2_BASE_S)
2738 #define RAMCFG_SRAM3_S         ((RAMCFG_TypeDef *) RAMCFG_SRAM3_BASE_S)
2739 #define RAMCFG_SRAM4_S         ((RAMCFG_TypeDef *) RAMCFG_SRAM4_BASE_S)
2740 #define RAMCFG_SRAM5_S         ((RAMCFG_TypeDef *) RAMCFG_SRAM5_BASE_S)
2741 #define RAMCFG_SRAM6_S         ((RAMCFG_TypeDef *) RAMCFG_SRAM6_BASE_S)
2742 #define JPEG_S                 ((JPEG_TypeDef *) JPEG_BASE_S)
2743 #define RAMCFG_BKPRAM_S        ((RAMCFG_TypeDef *) RAMCFG_BKPRAM_BASE_S)
2744 #define DMA2D_S                ((DMA2D_TypeDef *) DMA2D_BASE_S)
2745 #define ICACHE_S               ((ICACHE_TypeDef *) ICACHE_BASE_S)
2746 #define DCACHE1_S              ((DCACHE_TypeDef *) DCACHE1_BASE_S)
2747 #define DCACHE2_S               ((DCACHE_TypeDef *) DCACHE2_BASE_S)
2748 #define GTZC_TZSC1_S           ((GTZC_TZSC_TypeDef *) GTZC_TZSC1_BASE_S)
2749 #define GTZC_TZIC1_S           ((GTZC_TZIC_TypeDef *) GTZC_TZIC1_BASE_S)
2750 #define GTZC_MPCBB1_S          ((GTZC_MPCBB_TypeDef *) GTZC_MPCBB1_BASE_S)
2751 #define GTZC_MPCBB2_S          ((GTZC_MPCBB_TypeDef *) GTZC_MPCBB2_BASE_S)
2752 #define GTZC_MPCBB3_S          ((GTZC_MPCBB_TypeDef *) GTZC_MPCBB3_BASE_S)
2753 #define GTZC_MPCBB5_S          ((GTZC_MPCBB_TypeDef *) GTZC_MPCBB5_BASE_S)
2754 #define GTZC_MPCBB6_S          ((GTZC_MPCBB_TypeDef *) GTZC_MPCBB6_BASE_S)
2755 #define GFXMMU_S               ((GFXMMU_TypeDef *) GFXMMU_BASE_S)
2756 
2757 /*!< AHB2 Secure peripherals */
2758 #define GPIOA_S                ((GPIO_TypeDef *) GPIOA_BASE_S)
2759 #define GPIOB_S                ((GPIO_TypeDef *) GPIOB_BASE_S)
2760 #define GPIOC_S                ((GPIO_TypeDef *) GPIOC_BASE_S)
2761 #define GPIOD_S                ((GPIO_TypeDef *) GPIOD_BASE_S)
2762 #define GPIOE_S                ((GPIO_TypeDef *) GPIOE_BASE_S)
2763 #define GPIOF_S                ((GPIO_TypeDef *) GPIOF_BASE_S)
2764 #define GPIOG_S                ((GPIO_TypeDef *) GPIOG_BASE_S)
2765 #define GPIOH_S                ((GPIO_TypeDef *) GPIOH_BASE_S)
2766 #define GPIOI_S                ((GPIO_TypeDef *) GPIOI_BASE_S)
2767 #define GPIOJ_S                ((GPIO_TypeDef *) GPIOJ_BASE_S)
2768 #define ADC1_S                 ((ADC_TypeDef *) ADC1_BASE_S)
2769 #define ADC2_S                 ((ADC_TypeDef *) ADC2_BASE_S)
2770 #define ADC12_COMMON_S         ((ADC_Common_TypeDef *) ADC12_COMMON_BASE_S)
2771 #define DCMI_S                 ((DCMI_TypeDef *) DCMI_BASE_S)
2772 #define PSSI_S                 ((PSSI_TypeDef *) PSSI_BASE_S)
2773 #define USB_OTG_HS_S           ((USB_OTG_GlobalTypeDef *) USB_OTG_HS_BASE_S)
2774 #define HASH_S                 ((HASH_TypeDef *) HASH_BASE_S)
2775 #define HASH_DIGEST_S          ((HASH_DIGEST_TypeDef *) HASH_DIGEST_BASE_S)
2776 #define RNG_S                  ((RNG_TypeDef *) RNG_BASE_S)
2777 #define SDMMC1_S               ((SDMMC_TypeDef *) SDMMC1_BASE_S)
2778 #define SDMMC2_S               ((SDMMC_TypeDef *) SDMMC2_BASE_S)
2779 #define DLYB_SDMMC1_S          ((DLYB_TypeDef *) DLYB_SDMMC1_BASE_S)
2780 #define DLYB_SDMMC2_S          ((DLYB_TypeDef *) DLYB_SDMMC2_BASE_S)
2781 #define DLYB_OCTOSPI1_S        ((DLYB_TypeDef *) DLYB_OCTOSPI1_BASE_S)
2782 #define DLYB_OCTOSPI2_S        ((DLYB_TypeDef *) DLYB_OCTOSPI2_BASE_S)
2783 #define FMC_Bank1_R_S          ((FMC_Bank1_TypeDef *) FMC_Bank1_R_BASE_S)
2784 #define FMC_Bank1E_R_S         ((FMC_Bank1E_TypeDef *) FMC_Bank1E_R_BASE_S)
2785 #define FMC_Bank3_R_S          ((FMC_Bank3_TypeDef *) FMC_Bank3_R_BASE_S)
2786 #define OCTOSPIM_S             ((OCTOSPIM_TypeDef *) OCTOSPIM_R_BASE_S)
2787 #define OCTOSPI1_S             ((OCTOSPI_TypeDef *) OCTOSPI1_R_BASE_S)
2788 #define OCTOSPI2_S             ((OCTOSPI_TypeDef *) OCTOSPI2_R_BASE_S)
2789 #define HSPI1_S                ((HSPI_TypeDef *) HSPI1_R_BASE_S)
2790 
2791 /*!< AHB3 Secure peripherals */
2792 #define LPGPIO1_S              ((GPIO_TypeDef *) LPGPIO1_BASE_S)
2793 #define PWR_S                  ((PWR_TypeDef *) PWR_BASE_S)
2794 #define RCC_S                  ((RCC_TypeDef *) RCC_BASE_S)
2795 #define ADC4_S                 ((ADC_TypeDef *) ADC4_BASE_S)
2796 #define ADC4_COMMON_S          ((ADC_Common_TypeDef *) ADC4_COMMON_BASE_S)
2797 #define DAC1_S                 ((DAC_TypeDef *) DAC1_BASE_S)
2798 #define EXTI_S                 ((EXTI_TypeDef *) EXTI_BASE_S)
2799 #define GTZC_TZSC2_S           ((GTZC_TZSC_TypeDef *) GTZC_TZSC2_BASE_S)
2800 #define GTZC_TZIC2_S           ((GTZC_TZIC_TypeDef *) GTZC_TZIC2_BASE_S)
2801 #define GTZC_MPCBB4_S          ((GTZC_MPCBB_TypeDef *) GTZC_MPCBB4_BASE_S)
2802 #define ADF1_S                 ((MDF_TypeDef *) ADF1_BASE_S)
2803 #define ADF1_Filter0_S         ((MDF_Filter_TypeDef*) ADF1_Filter0_BASE_S)
2804 #define LPDMA1_S               ((DMA_TypeDef *) LPDMA1_BASE_S)
2805 #define LPDMA1_Channel0_S      ((DMA_Channel_TypeDef *) LPDMA1_Channel0_BASE_S)
2806 #define LPDMA1_Channel1_S      ((DMA_Channel_TypeDef *) LPDMA1_Channel1_BASE_S)
2807 #define LPDMA1_Channel2_S      ((DMA_Channel_TypeDef *) LPDMA1_Channel2_BASE_S)
2808 #define LPDMA1_Channel3_S      ((DMA_Channel_TypeDef *) LPDMA1_Channel3_BASE_S)
2809 
2810 /*!< DBGMCU peripheral */
2811 #define DBGMCU                 ((DBGMCU_TypeDef *) DBGMCU_BASE)
2812 
2813 /*!< Memory & Instance aliases and base addresses for Non-Secure/Secure peripherals */
2814 
2815 #if defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U)
2816 
2817 /*!< Memory base addresses for Secure peripherals */
2818 #define FLASH_BASE                     FLASH_BASE_S
2819 #define SRAM1_BASE                     SRAM1_BASE_S
2820 #define SRAM2_BASE                     SRAM2_BASE_S
2821 #define SRAM3_BASE                     SRAM3_BASE_S
2822 #define SRAM4_BASE                     SRAM4_BASE_S
2823 #define SRAM5_BASE                     SRAM5_BASE_S
2824 #define BKPSRAM_BASE                   BKPSRAM_BASE_S
2825 #define SRAM6_BASE                     SRAM6_BASE_S
2826 #define PERIPH_BASE                    PERIPH_BASE_S
2827 #define APB1PERIPH_BASE                APB1PERIPH_BASE_S
2828 #define APB2PERIPH_BASE                APB2PERIPH_BASE_S
2829 #define AHB1PERIPH_BASE                AHB1PERIPH_BASE_S
2830 #define AHB2PERIPH_BASE                AHB2PERIPH_BASE_S
2831 
2832 /*!< Instance aliases and base addresses for Secure peripherals */
2833 #define CORDIC                         CORDIC_S
2834 #define CORDIC_BASE                    CORDIC_BASE_S
2835 
2836 #define RCC                            RCC_S
2837 #define RCC_BASE                       RCC_BASE_S
2838 
2839 #define DCMI                           DCMI_S
2840 #define DCMI_BASE                      DCMI_BASE_S
2841 
2842 #define PSSI                           PSSI_S
2843 #define PSSI_BASE                      PSSI_BASE_S
2844 
2845 #define FLASH                          FLASH_S
2846 #define FLASH_R_BASE                   FLASH_R_BASE_S
2847 
2848 #define FMAC                           FMAC_S
2849 #define FMAC_BASE                      FMAC_BASE_S
2850 
2851 #define GPDMA1                         GPDMA1_S
2852 #define GPDMA1_BASE                    GPDMA1_BASE_S
2853 
2854 #define GPDMA1_Channel0                GPDMA1_Channel0_S
2855 #define GPDMA1_Channel0_BASE           GPDMA1_Channel0_BASE_S
2856 
2857 #define GPDMA1_Channel1                GPDMA1_Channel1_S
2858 #define GPDMA1_Channel1_BASE           GPDMA1_Channel1_BASE_S
2859 
2860 #define GPDMA1_Channel2                GPDMA1_Channel2_S
2861 #define GPDMA1_Channel2_BASE           GPDMA1_Channel2_BASE_S
2862 
2863 #define GPDMA1_Channel3                GPDMA1_Channel3_S
2864 #define GPDMA1_Channel3_BASE           GPDMA1_Channel3_BASE_S
2865 
2866 #define GPDMA1_Channel4                GPDMA1_Channel4_S
2867 #define GPDMA1_Channel4_BASE           GPDMA1_Channel4_BASE_S
2868 
2869 #define GPDMA1_Channel5                GPDMA1_Channel5_S
2870 #define GPDMA1_Channel5_BASE           GPDMA1_Channel5_BASE_S
2871 
2872 #define GPDMA1_Channel6                GPDMA1_Channel6_S
2873 #define GPDMA1_Channel6_BASE           GPDMA1_Channel6_BASE_S
2874 
2875 #define GPDMA1_Channel7                GPDMA1_Channel7_S
2876 #define GPDMA1_Channel7_BASE           GPDMA1_Channel7_BASE_S
2877 
2878 #define GPDMA1_Channel8                GPDMA1_Channel8_S
2879 #define GPDMA1_Channel8_BASE           GPDMA1_Channel8_BASE_S
2880 
2881 #define GPDMA1_Channel9                GPDMA1_Channel9_S
2882 #define GPDMA1_Channel9_BASE           GPDMA1_Channel9_BASE_S
2883 
2884 #define GPDMA1_Channel10               GPDMA1_Channel10_S
2885 #define GPDMA1_Channel10_BASE          GPDMA1_Channel10_BASE_S
2886 
2887 #define GPDMA1_Channel11               GPDMA1_Channel11_S
2888 #define GPDMA1_Channel11_BASE          GPDMA1_Channel11_BASE_S
2889 
2890 #define GPDMA1_Channel12               GPDMA1_Channel12_S
2891 #define GPDMA1_Channel12_BASE          GPDMA1_Channel12_BASE_S
2892 
2893 #define GPDMA1_Channel13               GPDMA1_Channel13_S
2894 #define GPDMA1_Channel13_BASE          GPDMA1_Channel13_BASE_S
2895 
2896 #define GPDMA1_Channel14               GPDMA1_Channel14_S
2897 #define GPDMA1_Channel14_BASE          GPDMA1_Channel14_BASE_S
2898 
2899 #define GPDMA1_Channel15               GPDMA1_Channel15_S
2900 #define GPDMA1_Channel15_BASE          GPDMA1_Channel15_BASE_S
2901 
2902 #define LPDMA1                         LPDMA1_S
2903 #define LPDMA1_BASE                    LPDMA1_BASE_S
2904 
2905 #define LPDMA1_Channel0                LPDMA1_Channel0_S
2906 #define LPDMA1_Channel0_BASE           LPDMA1_Channel0_BASE_S
2907 
2908 #define LPDMA1_Channel1                LPDMA1_Channel1_S
2909 #define LPDMA1_Channel1_BASE           LPDMA1_Channel1_BASE_S
2910 
2911 #define LPDMA1_Channel2                LPDMA1_Channel2_S
2912 #define LPDMA1_Channel2_BASE           LPDMA1_Channel2_BASE_S
2913 
2914 #define LPDMA1_Channel3                LPDMA1_Channel3_S
2915 #define LPDMA1_Channel3_BASE           LPDMA1_Channel3_BASE_S
2916 
2917 #define GPIOA                          GPIOA_S
2918 #define GPIOA_BASE                     GPIOA_BASE_S
2919 
2920 #define GPIOB                          GPIOB_S
2921 #define GPIOB_BASE                     GPIOB_BASE_S
2922 
2923 #define GPIOC                          GPIOC_S
2924 #define GPIOC_BASE                     GPIOC_BASE_S
2925 
2926 #define GPIOD                          GPIOD_S
2927 #define GPIOD_BASE                     GPIOD_BASE_S
2928 
2929 #define GPIOE                          GPIOE_S
2930 #define GPIOE_BASE                     GPIOE_BASE_S
2931 
2932 #define GPIOF                          GPIOF_S
2933 #define GPIOF_BASE                     GPIOF_BASE_S
2934 
2935 #define GPIOG                          GPIOG_S
2936 #define GPIOG_BASE                     GPIOG_BASE_S
2937 
2938 #define GPIOH                          GPIOH_S
2939 #define GPIOH_BASE                     GPIOH_BASE_S
2940 
2941 #define GPIOI                          GPIOI_S
2942 #define GPIOI_BASE                     GPIOI_BASE_S
2943 
2944 #define GPIOJ                          GPIOJ_S
2945 #define GPIOJ_BASE                     GPIOJ_BASE_S
2946 
2947 #define LPGPIO1                        LPGPIO1_S
2948 #define LPGPIO1_BASE                   LPGPIO1_BASE_S
2949 
2950 #define PWR                            PWR_S
2951 #define PWR_BASE                       PWR_BASE_S
2952 
2953 #define RAMCFG_SRAM1                   RAMCFG_SRAM1_S
2954 #define RAMCFG_SRAM1_BASE              RAMCFG_SRAM1_BASE_S
2955 
2956 #define RAMCFG_SRAM2                   RAMCFG_SRAM2_S
2957 #define RAMCFG_SRAM2_BASE              RAMCFG_SRAM2_BASE_S
2958 
2959 #define RAMCFG_SRAM3                   RAMCFG_SRAM3_S
2960 #define RAMCFG_SRAM3_BASE              RAMCFG_SRAM3_BASE_S
2961 
2962 #define RAMCFG_SRAM4                   RAMCFG_SRAM4_S
2963 #define RAMCFG_SRAM4_BASE              RAMCFG_SRAM4_BASE_S
2964 
2965 #define RAMCFG_SRAM5                   RAMCFG_SRAM5_S
2966 #define RAMCFG_SRAM5_BASE              RAMCFG_SRAM5_BASE_S
2967 
2968 #define RAMCFG_BKPRAM                  RAMCFG_BKPRAM_S
2969 #define RAMCFG_BKPRAM_BASE             RAMCFG_BKPRAM_BASE_S
2970 
2971 #define RAMCFG_SRAM6                   RAMCFG_SRAM6_S
2972 #define RAMCFG_SRAM6_BASE              RAMCFG_SRAM6_BASE_S
2973 
2974 #define EXTI                           EXTI_S
2975 #define EXTI_BASE                      EXTI_BASE_S
2976 
2977 #define ICACHE                         ICACHE_S
2978 #define ICACHE_BASE                    ICACHE_BASE_S
2979 
2980 #define DCACHE1                        DCACHE1_S
2981 #define DCACHE1_BASE                   DCACHE1_BASE_S
2982 
2983 #define DCACHE2                         DCACHE2_S
2984 #define DCACHE2_BASE                    DCACHE2_BASE_S
2985 
2986 #define GTZC_TZSC1                     GTZC_TZSC1_S
2987 #define GTZC_TZSC1_BASE                GTZC_TZSC1_BASE_S
2988 
2989 #define GTZC_TZSC2                     GTZC_TZSC2_S
2990 #define GTZC_TZSC2_BASE                GTZC_TZSC2_BASE_S
2991 
2992 #define GTZC_TZIC1                     GTZC_TZIC1_S
2993 #define GTZC_TZIC1_BASE                GTZC_TZIC1_BASE_S
2994 
2995 #define GTZC_TZIC2                     GTZC_TZIC2_S
2996 #define GTZC_TZIC2_BASE                GTZC_TZIC2_BASE_S
2997 
2998 #define GTZC_MPCBB1                    GTZC_MPCBB1_S
2999 #define GTZC_MPCBB1_BASE               GTZC_MPCBB1_BASE_S
3000 
3001 #define GTZC_MPCBB2                    GTZC_MPCBB2_S
3002 #define GTZC_MPCBB2_BASE               GTZC_MPCBB2_BASE_S
3003 
3004 #define GTZC_MPCBB3                    GTZC_MPCBB3_S
3005 #define GTZC_MPCBB3_BASE               GTZC_MPCBB3_BASE_S
3006 
3007 #define GTZC_MPCBB4                    GTZC_MPCBB4_S
3008 #define GTZC_MPCBB4_BASE               GTZC_MPCBB4_BASE_S
3009 
3010 #define GTZC_MPCBB5                    GTZC_MPCBB5_S
3011 #define GTZC_MPCBB5_BASE               GTZC_MPCBB5_BASE_S
3012 
3013 #define GTZC_MPCBB6                    GTZC_MPCBB6_S
3014 #define GTZC_MPCBB6_BASE               GTZC_MPCBB6_BASE_S
3015 
3016 #define RTC                            RTC_S
3017 #define RTC_BASE                       RTC_BASE_S
3018 
3019 #define TAMP                           TAMP_S
3020 #define TAMP_BASE                      TAMP_BASE_S
3021 
3022 #define TIM1                           TIM1_S
3023 #define TIM1_BASE                      TIM1_BASE_S
3024 
3025 #define TIM2                           TIM2_S
3026 #define TIM2_BASE                      TIM2_BASE_S
3027 
3028 #define TIM3                           TIM3_S
3029 #define TIM3_BASE                      TIM3_BASE_S
3030 
3031 #define TIM4                           TIM4_S
3032 #define TIM4_BASE                      TIM4_BASE_S
3033 
3034 #define TIM5                           TIM5_S
3035 #define TIM5_BASE                      TIM5_BASE_S
3036 
3037 #define TIM6                           TIM6_S
3038 #define TIM6_BASE                      TIM6_BASE_S
3039 
3040 #define TIM7                           TIM7_S
3041 #define TIM7_BASE                      TIM7_BASE_S
3042 
3043 #define TIM8                           TIM8_S
3044 #define TIM8_BASE                      TIM8_BASE_S
3045 
3046 #define TIM15                          TIM15_S
3047 #define TIM15_BASE                     TIM15_BASE_S
3048 
3049 #define TIM16                          TIM16_S
3050 #define TIM16_BASE                     TIM16_BASE_S
3051 
3052 #define TIM17                          TIM17_S
3053 #define TIM17_BASE                     TIM17_BASE_S
3054 
3055 #define WWDG                           WWDG_S
3056 #define WWDG_BASE                      WWDG_BASE_S
3057 
3058 #define IWDG                           IWDG_S
3059 #define IWDG_BASE                      IWDG_BASE_S
3060 
3061 #define SPI1                           SPI1_S
3062 #define SPI1_BASE                      SPI1_BASE_S
3063 
3064 #define SPI2                           SPI2_S
3065 #define SPI2_BASE                      SPI2_BASE_S
3066 
3067 #define SPI3                           SPI3_S
3068 #define SPI3_BASE                      SPI3_BASE_S
3069 
3070 #define USART1                         USART1_S
3071 #define USART1_BASE                    USART1_BASE_S
3072 
3073 #define USART2                         USART2_S
3074 #define USART2_BASE                    USART2_BASE_S
3075 
3076 #define USART3                         USART3_S
3077 #define USART3_BASE                    USART3_BASE_S
3078 
3079 #define UART4                          UART4_S
3080 #define UART4_BASE                     UART4_BASE_S
3081 
3082 #define UART5                          UART5_S
3083 #define UART5_BASE                     UART5_BASE_S
3084 
3085 #define USART6                         USART6_S
3086 #define USART6_BASE                    USART6_BASE_S
3087 
3088 #define I2C1                           I2C1_S
3089 #define I2C1_BASE                      I2C1_BASE_S
3090 
3091 #define I2C2                           I2C2_S
3092 #define I2C2_BASE                      I2C2_BASE_S
3093 
3094 #define I2C3                           I2C3_S
3095 #define I2C3_BASE                      I2C3_BASE_S
3096 
3097 #define I2C4                           I2C4_S
3098 #define I2C4_BASE                      I2C4_BASE_S
3099 
3100 #define I2C5                           I2C5_S
3101 #define I2C5_BASE                      I2C5_BASE_S
3102 
3103 #define I2C6                           I2C6_S
3104 #define I2C6_BASE                      I2C6_BASE_S
3105 
3106 #define CRS                            CRS_S
3107 #define CRS_BASE                       CRS_BASE_S
3108 
3109 #define FDCAN1                         FDCAN1_S
3110 #define FDCAN1_BASE                    FDCAN1_BASE_S
3111 
3112 #define FDCAN_CONFIG                   FDCAN_CONFIG_S
3113 #define FDCAN_CONFIG_BASE              FDCAN_CONFIG_BASE_S
3114 #define SRAMCAN_BASE                   SRAMCAN_BASE_S
3115 
3116 #define DAC                            DAC_S
3117 #define DAC_BASE                       DAC_BASE_S
3118 
3119 #define DAC1                           DAC1_S
3120 #define DAC1_BASE                      DAC1_BASE_S
3121 
3122 #define OPAMP                          OPAMP_S
3123 #define OPAMP_BASE                     OPAMP_BASE_S
3124 
3125 #define OPAMP1                         OPAMP1_S
3126 #define OPAMP1_BASE                    OPAMP1_BASE_S
3127 
3128 #define OPAMP2                         OPAMP2_S
3129 #define OPAMP2_BASE                    OPAMP2_BASE_S
3130 
3131 #define OPAMP12_COMMON                 OPAMP12_COMMON_S
3132 #define OPAMP12_COMMON_BASE            OPAMP12_COMMON_BASE_S
3133 
3134 #define LPTIM1                         LPTIM1_S
3135 #define LPTIM1_BASE                    LPTIM1_BASE_S
3136 
3137 #define LPTIM2                         LPTIM2_S
3138 #define LPTIM2_BASE                    LPTIM2_BASE_S
3139 
3140 #define LPTIM3                         LPTIM3_S
3141 #define LPTIM3_BASE                    LPTIM3_BASE_S
3142 
3143 #define LPTIM4                         LPTIM4_S
3144 #define LPTIM4_BASE                    LPTIM4_BASE_S
3145 
3146 #define LPUART1                        LPUART1_S
3147 #define LPUART1_BASE                   LPUART1_BASE_S
3148 
3149 #define UCPD1                          UCPD1_S
3150 #define UCPD1_BASE                     UCPD1_BASE_S
3151 
3152 #define SYSCFG                         SYSCFG_S
3153 #define SYSCFG_BASE                    SYSCFG_BASE_S
3154 
3155 #define VREFBUF                        VREFBUF_S
3156 #define VREFBUF_BASE                   VREFBUF_BASE_S
3157 
3158 #define COMP12                         COMP12_S
3159 #define COMP12_BASE                    COMP12_BASE_S
3160 
3161 #define COMP1                          COMP1_S
3162 #define COMP1_BASE                     COMP1_BASE_S
3163 
3164 #define COMP2                          COMP2_S
3165 #define COMP2_BASE                     COMP2_BASE_S
3166 
3167 #define COMP12_COMMON                  COMP12_COMMON_S
3168 #define COMP12_COMMON_BASE             COMP1_BASE_S
3169 
3170 #define SAI1                           SAI1_S
3171 #define SAI1_BASE                      SAI1_BASE_S
3172 
3173 #define SAI1_Block_A                   SAI1_Block_A_S
3174 #define SAI1_Block_A_BASE              SAI1_Block_A_BASE_S
3175 
3176 #define SAI1_Block_B                   SAI1_Block_B_S
3177 #define SAI1_Block_B_BASE              SAI1_Block_B_BASE_S
3178 
3179 #define SAI2                           SAI2_S
3180 #define SAI2_BASE                      SAI2_BASE_S
3181 
3182 #define SAI2_Block_A                   SAI2_Block_A_S
3183 #define SAI2_Block_A_BASE              SAI2_Block_A_BASE_S
3184 
3185 #define SAI2_Block_B                   SAI2_Block_B_S
3186 #define SAI2_Block_B_BASE              SAI2_Block_B_BASE_S
3187 
3188 #define CRC                            CRC_S
3189 #define CRC_BASE                       CRC_BASE_S
3190 
3191 #define TSC                            TSC_S
3192 #define TSC_BASE                       TSC_BASE_S
3193 
3194 #define ADC1                           ADC1_S
3195 #define ADC1_BASE                      ADC1_BASE_S
3196 
3197 #define ADC2                           ADC2_S
3198 #define ADC2_BASE                      ADC2_BASE_S
3199 #define ADC12_COMMON                   ADC12_COMMON_S
3200 #define ADC12_COMMON_BASE              ADC12_COMMON_BASE_S
3201 
3202 
3203 #define ADC4                           ADC4_S
3204 #define ADC4_BASE                      ADC4_BASE_S
3205 
3206 #define ADC4_COMMON                    ADC4_COMMON_S
3207 #define ADC4_COMMON_BASE               ADC4_COMMON_BASE_S
3208 
3209 #define HASH                           HASH_S
3210 #define HASH_BASE                      HASH_BASE_S
3211 
3212 #define HASH_DIGEST                    HASH_DIGEST_S
3213 #define HASH_DIGEST_BASE               HASH_DIGEST_BASE_S
3214 
3215 #define RNG                            RNG_S
3216 #define RNG_BASE                       RNG_BASE_S
3217 
3218 #define SDMMC1                         SDMMC1_S
3219 #define SDMMC1_BASE                    SDMMC1_BASE_S
3220 
3221 #define SDMMC2                         SDMMC2_S
3222 #define SDMMC2_BASE                    SDMMC2_BASE_S
3223 
3224 #define FMC_Bank1_R                    FMC_Bank1_R_S
3225 #define FMC_Bank1_R_BASE               FMC_Bank1_R_BASE_S
3226 
3227 #define FMC_Bank1E_R                   FMC_Bank1E_R_S
3228 #define FMC_Bank1E_R_BASE              FMC_Bank1E_R_BASE_S
3229 
3230 #define FMC_Bank3_R                    FMC_Bank3_R_S
3231 #define FMC_Bank3_R_BASE               FMC_Bank3_R_BASE_S
3232 
3233 #define OCTOSPI1                       OCTOSPI1_S
3234 #define OCTOSPI1_R_BASE                OCTOSPI1_R_BASE_S
3235 
3236 #define OCTOSPI2                       OCTOSPI2_S
3237 #define OCTOSPI2_R_BASE                OCTOSPI2_R_BASE_S
3238 
3239 #define OCTOSPIM                       OCTOSPIM_S
3240 #define OCTOSPIM_R_BASE                OCTOSPIM_R_BASE_S
3241 
3242 #define DLYB_SDMMC1                    DLYB_SDMMC1_S
3243 #define DLYB_SDMMC1_BASE               DLYB_SDMMC1_BASE_S
3244 
3245 #define DLYB_SDMMC2                    DLYB_SDMMC2_S
3246 #define DLYB_SDMMC2_BASE               DLYB_SDMMC2_BASE_S
3247 
3248 #define DLYB_OCTOSPI1                  DLYB_OCTOSPI1_S
3249 #define DLYB_OCTOSPI1_BASE             DLYB_OCTOSPI1_BASE_S
3250 
3251 #define DLYB_OCTOSPI2                  DLYB_OCTOSPI2_S
3252 #define DLYB_OCTOSPI2_BASE             DLYB_OCTOSPI2_BASE_S
3253 
3254 #define HSPI1                          HSPI1_S
3255 #define HSPI1_R_BASE                   HSPI1_R_BASE_S
3256 
3257 #define DMA2D                          DMA2D_S
3258 #define DMA2D_BASE                     DMA2D_BASE_S
3259 
3260 #define USB_OTG_HS                     USB_OTG_HS_S
3261 #define USB_OTG_HS_BASE                USB_OTG_HS_BASE_S
3262 
3263 #define MDF1                           MDF1_S
3264 #define MDF1_BASE                      MDF1_BASE_S
3265 
3266 #define MDF1_Filter0                   MDF1_Filter0_S
3267 #define MDF1_Filter0_BASE              MDF1_Filter0_BASE_S
3268 
3269 #define MDF1_Filter1                   MDF1_Filter1_S
3270 #define MDF1_Filter1_BASE              MDF1_Filter1_BASE_S
3271 
3272 #define MDF1_Filter2                   MDF1_Filter2_S
3273 #define MDF1_Filter2_BASE              MDF1_Filter2_BASE_S
3274 
3275 #define MDF1_Filter3                   MDF1_Filter3_S
3276 #define MDF1_Filter3_BASE              MDF1_Filter3_BASE_S
3277 
3278 #define MDF1_Filter4                   MDF1_Filter4_S
3279 #define MDF1_Filter4_BASE              MDF1_Filter4_BASE_S
3280 
3281 #define MDF1_Filter5                   MDF1_Filter5_S
3282 #define MDF1_Filter5_BASE              MDF1_Filter5_BASE_S
3283 
3284 #define ADF1                           ADF1_S
3285 #define ADF1_BASE                      ADF1_BASE_S
3286 
3287 #define ADF1_Filter0                   ADF1_Filter0_S
3288 #define ADF1_Filter0_BASE              ADF1_Filter0_BASE_S
3289 
3290 #define GFXMMU                         GFXMMU_S
3291 #define GFXMMU_BASE                    GFXMMU_BASE_S
3292 /* GFXMMU virtual buffers base address */
3293 #define GFXMMU_VIRTUAL_BUFFERS_BASE    GFXMMU_VIRTUAL_BUFFERS_BASE_S
3294 #define GFXMMU_VIRTUAL_BUFFER0_BASE    GFXMMU_VIRTUAL_BUFFER0_BASE_S
3295 #define GFXMMU_VIRTUAL_BUFFER1_BASE    GFXMMU_VIRTUAL_BUFFER1_BASE_S
3296 #define GFXMMU_VIRTUAL_BUFFER2_BASE    GFXMMU_VIRTUAL_BUFFER2_BASE_S
3297 #define GFXMMU_VIRTUAL_BUFFER3_BASE    GFXMMU_VIRTUAL_BUFFER3_BASE_S
3298 
3299 #define GPU2D                          GPU2D_BASE_S
3300 
3301 #define LTDC                           LTDC_S
3302 #define LTDC_BASE                      LTDC_BASE_S
3303 
3304 #define LTDC_Layer1_BASE               LTDC_Layer1_BASE_S
3305 #define LTDC_Layer2_BASE               LTDC_Layer2_BASE_S
3306 
3307 #define DSI                            DSI_S
3308 #define DSI_BASE                       DSI_BASE_S
3309 
3310 #define REFBIAS                        REFBIAS_S
3311 #define REFBIAS_BASE                   REFBIAS_BASE_S
3312 
3313 #define DPHY                           DPHY_S
3314 #define DPHY_BASE                      DPHY_BASE_S
3315 
3316 #define JPEG                           JPEG_S
3317 #define JPEG_BASE                      JPEG_BASE_S
3318 
3319 #define GFXTIM                         GFXTIM_S
3320 #define GFXTIM_BASE                    GFXTIM_BASE_S
3321 #else
3322 /*!< Memory base addresses for Non secure peripherals */
3323 #define FLASH_BASE                     FLASH_BASE_NS
3324 #define SRAM1_BASE                     SRAM1_BASE_NS
3325 #define SRAM2_BASE                     SRAM2_BASE_NS
3326 #define SRAM3_BASE                     SRAM3_BASE_NS
3327 #define SRAM4_BASE                     SRAM4_BASE_NS
3328 #define SRAM5_BASE                     SRAM5_BASE_NS
3329 #define BKPSRAM_BASE                   BKPSRAM_BASE_NS
3330 #define SRAM6_BASE                     SRAM6_BASE_NS
3331 #define PERIPH_BASE                    PERIPH_BASE_NS
3332 #define APB1PERIPH_BASE                APB1PERIPH_BASE_NS
3333 #define APB2PERIPH_BASE                APB2PERIPH_BASE_NS
3334 #define AHB1PERIPH_BASE                AHB1PERIPH_BASE_NS
3335 #define AHB2PERIPH_BASE                AHB2PERIPH_BASE_NS
3336 
3337 /*!< Instance aliases and base addresses for Non secure peripherals */
3338 #define CORDIC                         CORDIC_NS
3339 #define CORDIC_BASE                    CORDIC_BASE_NS
3340 
3341 #define RCC                            RCC_NS
3342 #define RCC_BASE                       RCC_BASE_NS
3343 
3344 #define DMA2D                          DMA2D_NS
3345 #define DMA2D_BASE                     DMA2D_BASE_NS
3346 
3347 #define DCMI                           DCMI_NS
3348 #define DCMI_BASE                      DCMI_BASE_NS
3349 
3350 #define PSSI                           PSSI_NS
3351 #define PSSI_BASE                      PSSI_BASE_NS
3352 
3353 #define FLASH                          FLASH_NS
3354 #define FLASH_R_BASE                   FLASH_R_BASE_NS
3355 
3356 #define FMAC                           FMAC_NS
3357 #define FMAC_BASE                      FMAC_BASE_NS
3358 
3359 #define GPDMA1                         GPDMA1_NS
3360 #define GPDMA1_BASE                    GPDMA1_BASE_NS
3361 
3362 #define GPDMA1_Channel0                GPDMA1_Channel0_NS
3363 #define GPDMA1_Channel0_BASE           GPDMA1_Channel0_BASE_NS
3364 
3365 #define GPDMA1_Channel1                GPDMA1_Channel1_NS
3366 #define GPDMA1_Channel1_BASE           GPDMA1_Channel1_BASE_NS
3367 
3368 #define GPDMA1_Channel2                GPDMA1_Channel2_NS
3369 #define GPDMA1_Channel2_BASE           GPDMA1_Channel2_BASE_NS
3370 
3371 #define GPDMA1_Channel3                GPDMA1_Channel3_NS
3372 #define GPDMA1_Channel3_BASE           GPDMA1_Channel3_BASE_NS
3373 
3374 #define GPDMA1_Channel4                GPDMA1_Channel4_NS
3375 #define GPDMA1_Channel4_BASE           GPDMA1_Channel4_BASE_NS
3376 
3377 #define GPDMA1_Channel5                GPDMA1_Channel5_NS
3378 #define GPDMA1_Channel5_BASE           GPDMA1_Channel5_BASE_NS
3379 
3380 #define GPDMA1_Channel6                GPDMA1_Channel6_NS
3381 #define GPDMA1_Channel6_BASE           GPDMA1_Channel6_BASE_NS
3382 
3383 #define GPDMA1_Channel7                GPDMA1_Channel7_NS
3384 #define GPDMA1_Channel7_BASE           GPDMA1_Channel7_BASE_NS
3385 
3386 #define GPDMA1_Channel8                GPDMA1_Channel8_NS
3387 #define GPDMA1_Channel8_BASE           GPDMA1_Channel8_BASE_NS
3388 
3389 #define GPDMA1_Channel9                GPDMA1_Channel9_NS
3390 #define GPDMA1_Channel9_BASE           GPDMA1_Channel9_BASE_NS
3391 
3392 #define GPDMA1_Channel10               GPDMA1_Channel10_NS
3393 #define GPDMA1_Channel10_BASE          GPDMA1_Channel10_BASE_NS
3394 
3395 #define GPDMA1_Channel11               GPDMA1_Channel11_NS
3396 #define GPDMA1_Channel11_BASE          GPDMA1_Channel11_BASE_NS
3397 
3398 #define GPDMA1_Channel12               GPDMA1_Channel12_NS
3399 #define GPDMA1_Channel12_BASE          GPDMA1_Channel12_BASE_NS
3400 
3401 #define GPDMA1_Channel13               GPDMA1_Channel13_NS
3402 #define GPDMA1_Channel13_BASE          GPDMA1_Channel13_BASE_NS
3403 
3404 #define GPDMA1_Channel14               GPDMA1_Channel14_NS
3405 #define GPDMA1_Channel14_BASE          GPDMA1_Channel14_BASE_NS
3406 
3407 #define GPDMA1_Channel15               GPDMA1_Channel15_NS
3408 #define GPDMA1_Channel15_BASE          GPDMA1_Channel15_BASE_NS
3409 
3410 #define LPDMA1                         LPDMA1_NS
3411 #define LPDMA1_BASE                    LPDMA1_BASE_NS
3412 
3413 #define LPDMA1_Channel0                LPDMA1_Channel0_NS
3414 #define LPDMA1_Channel0_BASE           LPDMA1_Channel0_BASE_NS
3415 
3416 #define LPDMA1_Channel1                LPDMA1_Channel1_NS
3417 #define LPDMA1_Channel1_BASE           LPDMA1_Channel1_BASE_NS
3418 
3419 #define LPDMA1_Channel2                LPDMA1_Channel2_NS
3420 #define LPDMA1_Channel2_BASE           LPDMA1_Channel2_BASE_NS
3421 
3422 #define LPDMA1_Channel3                LPDMA1_Channel3_NS
3423 #define LPDMA1_Channel3_BASE           LPDMA1_Channel3_BASE_NS
3424 
3425 #define GPIOA                          GPIOA_NS
3426 #define GPIOA_BASE                     GPIOA_BASE_NS
3427 
3428 #define GPIOB                          GPIOB_NS
3429 #define GPIOB_BASE                     GPIOB_BASE_NS
3430 
3431 #define GPIOC                          GPIOC_NS
3432 #define GPIOC_BASE                     GPIOC_BASE_NS
3433 
3434 #define GPIOD                          GPIOD_NS
3435 #define GPIOD_BASE                     GPIOD_BASE_NS
3436 
3437 #define GPIOE                          GPIOE_NS
3438 #define GPIOE_BASE                     GPIOE_BASE_NS
3439 
3440 #define GPIOF                          GPIOF_NS
3441 #define GPIOF_BASE                     GPIOF_BASE_NS
3442 
3443 #define GPIOG                          GPIOG_NS
3444 #define GPIOG_BASE                     GPIOG_BASE_NS
3445 
3446 #define GPIOH                          GPIOH_NS
3447 #define GPIOH_BASE                     GPIOH_BASE_NS
3448 
3449 #define GPIOI                          GPIOI_NS
3450 #define GPIOI_BASE                     GPIOI_BASE_NS
3451 #define GPIOJ                          GPIOJ_NS
3452 #define GPIOJ_BASE                     GPIOJ_BASE_NS
3453 
3454 #define LPGPIO1                        LPGPIO1_NS
3455 #define LPGPIO1_BASE                   LPGPIO1_BASE_NS
3456 
3457 #define PWR                            PWR_NS
3458 #define PWR_BASE                       PWR_BASE_NS
3459 
3460 #define RAMCFG_SRAM1                   RAMCFG_SRAM1_NS
3461 #define RAMCFG_SRAM1_BASE              RAMCFG_SRAM1_BASE_NS
3462 
3463 #define RAMCFG_SRAM2                   RAMCFG_SRAM2_NS
3464 #define RAMCFG_SRAM2_BASE              RAMCFG_SRAM2_BASE_NS
3465 
3466 #define RAMCFG_SRAM3                   RAMCFG_SRAM3_NS
3467 #define RAMCFG_SRAM3_BASE              RAMCFG_SRAM3_BASE_NS
3468 
3469 #define RAMCFG_SRAM4                   RAMCFG_SRAM4_NS
3470 #define RAMCFG_SRAM4_BASE              RAMCFG_SRAM4_BASE_NS
3471 
3472 #define RAMCFG_SRAM5                   RAMCFG_SRAM5_NS
3473 #define RAMCFG_SRAM5_BASE              RAMCFG_SRAM5_BASE_NS
3474 
3475 #define RAMCFG_BKPRAM                  RAMCFG_BKPRAM_NS
3476 #define RAMCFG_BKPRAM_BASE             RAMCFG_BKPRAM_BASE_NS
3477 
3478 #define RAMCFG_SRAM6                   RAMCFG_SRAM6_NS
3479 #define RAMCFG_SRAM6_BASE              RAMCFG_SRAM6_BASE_NS
3480 
3481 #define EXTI                           EXTI_NS
3482 #define EXTI_BASE                      EXTI_BASE_NS
3483 
3484 #define ICACHE                         ICACHE_NS
3485 #define ICACHE_BASE                    ICACHE_BASE_NS
3486 
3487 #define DCACHE1                        DCACHE1_NS
3488 #define DCACHE1_BASE                   DCACHE1_BASE_NS
3489 
3490 #define DCACHE2                         DCACHE2_NS
3491 #define DCACHE2_BASE                    DCACHE2_BASE_NS
3492 
3493 #define GTZC_TZSC1                     GTZC_TZSC1_NS
3494 #define GTZC_TZSC1_BASE                GTZC_TZSC1_BASE_NS
3495 
3496 #define GTZC_TZSC2                     GTZC_TZSC2_NS
3497 #define GTZC_TZSC2_BASE                GTZC_TZSC2_BASE_NS
3498 
3499 #define GTZC_TZIC1                     GTZC_TZIC1_NS
3500 #define GTZC_TZIC1_BASE                GTZC_TZIC1_BASE_NS
3501 
3502 #define GTZC_TZIC2                     GTZC_TZIC2_NS
3503 #define GTZC_TZIC2_BASE                GTZC_TZIC2_BASE_NS
3504 
3505 #define GTZC_MPCBB1                    GTZC_MPCBB1_NS
3506 #define GTZC_MPCBB1_BASE               GTZC_MPCBB1_BASE_NS
3507 
3508 #define GTZC_MPCBB2                    GTZC_MPCBB2_NS
3509 #define GTZC_MPCBB2_BASE               GTZC_MPCBB2_BASE_NS
3510 
3511 #define GTZC_MPCBB3                    GTZC_MPCBB3_NS
3512 #define GTZC_MPCBB3_BASE               GTZC_MPCBB3_BASE_NS
3513 
3514 #define GTZC_MPCBB4                    GTZC_MPCBB4_NS
3515 #define GTZC_MPCBB4_BASE               GTZC_MPCBB4_BASE_NS
3516 
3517 #define GTZC_MPCBB5                    GTZC_MPCBB5_NS
3518 #define GTZC_MPCBB5_BASE               GTZC_MPCBB5_BASE_NS
3519 
3520 #define GTZC_MPCBB6                    GTZC_MPCBB6_NS
3521 #define GTZC_MPCBB6_BASE               GTZC_MPCBB6_BASE_NS
3522 
3523 #define RTC                            RTC_NS
3524 #define RTC_BASE                       RTC_BASE_NS
3525 
3526 #define TAMP                           TAMP_NS
3527 #define TAMP_BASE                      TAMP_BASE_NS
3528 
3529 #define TIM1                           TIM1_NS
3530 #define TIM1_BASE                      TIM1_BASE_NS
3531 
3532 #define TIM2                           TIM2_NS
3533 #define TIM2_BASE                      TIM2_BASE_NS
3534 
3535 #define TIM3                           TIM3_NS
3536 #define TIM3_BASE                      TIM3_BASE_NS
3537 
3538 #define TIM4                           TIM4_NS
3539 #define TIM4_BASE                      TIM4_BASE_NS
3540 
3541 #define TIM5                           TIM5_NS
3542 #define TIM5_BASE                      TIM5_BASE_NS
3543 
3544 #define TIM6                           TIM6_NS
3545 #define TIM6_BASE                      TIM6_BASE_NS
3546 
3547 #define TIM7                           TIM7_NS
3548 #define TIM7_BASE                      TIM7_BASE_NS
3549 
3550 #define TIM8                           TIM8_NS
3551 #define TIM8_BASE                      TIM8_BASE_NS
3552 
3553 #define TIM15                          TIM15_NS
3554 #define TIM15_BASE                     TIM15_BASE_NS
3555 
3556 #define TIM16                          TIM16_NS
3557 #define TIM16_BASE                     TIM16_BASE_NS
3558 
3559 #define TIM17                          TIM17_NS
3560 #define TIM17_BASE                     TIM17_BASE_NS
3561 
3562 #define WWDG                           WWDG_NS
3563 #define WWDG_BASE                      WWDG_BASE_NS
3564 
3565 #define IWDG                           IWDG_NS
3566 #define IWDG_BASE                      IWDG_BASE_NS
3567 
3568 #define SPI1                           SPI1_NS
3569 #define SPI1_BASE                      SPI1_BASE_NS
3570 
3571 #define SPI2                           SPI2_NS
3572 #define SPI2_BASE                      SPI2_BASE_NS
3573 
3574 #define SPI3                           SPI3_NS
3575 #define SPI3_BASE                      SPI3_BASE_NS
3576 
3577 #define USART1                         USART1_NS
3578 #define USART1_BASE                    USART1_BASE_NS
3579 
3580 #define USART2                         USART2_NS
3581 #define USART2_BASE                    USART2_BASE_NS
3582 
3583 #define USART3                         USART3_NS
3584 #define USART3_BASE                    USART3_BASE_NS
3585 
3586 #define UART4                          UART4_NS
3587 #define UART4_BASE                     UART4_BASE_NS
3588 
3589 #define UART5                          UART5_NS
3590 #define UART5_BASE                     UART5_BASE_NS
3591 
3592 #define USART6                         USART6_NS
3593 #define USART6_BASE                    USART6_BASE_NS
3594 
3595 #define I2C1                           I2C1_NS
3596 #define I2C1_BASE                      I2C1_BASE_NS
3597 
3598 #define I2C2                           I2C2_NS
3599 #define I2C2_BASE                      I2C2_BASE_NS
3600 
3601 #define I2C3                           I2C3_NS
3602 #define I2C3_BASE                      I2C3_BASE_NS
3603 
3604 #define I2C4                           I2C4_NS
3605 #define I2C4_BASE                      I2C4_BASE_NS
3606 
3607 #define I2C5                           I2C5_NS
3608 #define I2C5_BASE                      I2C5_BASE_NS
3609 
3610 #define I2C6                           I2C6_NS
3611 #define I2C6_BASE                      I2C6_BASE_NS
3612 
3613 #define CRS                            CRS_NS
3614 #define CRS_BASE                       CRS_BASE_NS
3615 
3616 #define FDCAN1                         FDCAN1_NS
3617 #define FDCAN1_BASE                    FDCAN1_BASE_NS
3618 
3619 #define FDCAN_CONFIG                   FDCAN_CONFIG_NS
3620 #define FDCAN_CONFIG_BASE              FDCAN_CONFIG_BASE_NS
3621 #define SRAMCAN_BASE                   SRAMCAN_BASE_NS
3622 
3623 #define DAC1                           DAC1_NS
3624 #define DAC1_BASE                      DAC1_BASE_NS
3625 
3626 #define OPAMP                          OPAMP_NS
3627 #define OPAMP_BASE                     OPAMP_BASE_NS
3628 
3629 #define OPAMP1                         OPAMP1_NS
3630 #define OPAMP1_BASE                    OPAMP1_BASE_NS
3631 
3632 #define OPAMP2                         OPAMP2_NS
3633 #define OPAMP2_BASE                    OPAMP2_BASE_NS
3634 
3635 #define OPAMP12_COMMON                 OPAMP12_COMMON_NS
3636 #define OPAMP12_COMMON_BASE            OPAMP12_COMMON_BASE_NS
3637 
3638 #define LPTIM1                         LPTIM1_NS
3639 #define LPTIM1_BASE                    LPTIM1_BASE_NS
3640 
3641 #define LPTIM2                         LPTIM2_NS
3642 #define LPTIM2_BASE                    LPTIM2_BASE_NS
3643 
3644 #define LPTIM3                         LPTIM3_NS
3645 #define LPTIM3_BASE                    LPTIM3_BASE_NS
3646 
3647 #define LPTIM4                         LPTIM4_NS
3648 #define LPTIM4_BASE                    LPTIM4_BASE_NS
3649 
3650 #define LPUART1                        LPUART1_NS
3651 #define LPUART1_BASE                   LPUART1_BASE_NS
3652 
3653 #define UCPD1                          UCPD1_NS
3654 #define UCPD1_BASE                     UCPD1_BASE_NS
3655 
3656 #define SYSCFG                         SYSCFG_NS
3657 #define SYSCFG_BASE                    SYSCFG_BASE_NS
3658 
3659 #define VREFBUF                        VREFBUF_NS
3660 #define VREFBUF_BASE                   VREFBUF_BASE_NS
3661 
3662 #define COMP12                         COMP12_NS
3663 #define COMP12_BASE                    COMP12_BASE_NS
3664 
3665 #define COMP1                          COMP1_NS
3666 #define COMP1_BASE                     COMP1_BASE_NS
3667 
3668 #define COMP2                          COMP2_NS
3669 #define COMP2_BASE                     COMP2_BASE_NS
3670 
3671 #define COMP12_COMMON                  COMP12_COMMON_NS
3672 #define COMP12_COMMON_BASE             COMP1_BASE_NS
3673 
3674 #define SAI1                           SAI1_NS
3675 #define SAI1_BASE                      SAI1_BASE_NS
3676 
3677 #define SAI1_Block_A                   SAI1_Block_A_NS
3678 #define SAI1_Block_A_BASE              SAI1_Block_A_BASE_NS
3679 
3680 #define SAI1_Block_B                   SAI1_Block_B_NS
3681 #define SAI1_Block_B_BASE              SAI1_Block_B_BASE_NS
3682 
3683 #define SAI2                           SAI2_NS
3684 #define SAI2_BASE                      SAI2_BASE_NS
3685 
3686 #define SAI2_Block_A                   SAI2_Block_A_NS
3687 #define SAI2_Block_A_BASE              SAI2_Block_A_BASE_NS
3688 
3689 #define SAI2_Block_B                   SAI2_Block_B_NS
3690 #define SAI2_Block_B_BASE              SAI2_Block_B_BASE_NS
3691 
3692 #define CRC                            CRC_NS
3693 #define CRC_BASE                       CRC_BASE_NS
3694 
3695 #define TSC                            TSC_NS
3696 #define TSC_BASE                       TSC_BASE_NS
3697 
3698 #define ADC1                           ADC1_NS
3699 #define ADC1_BASE                      ADC1_BASE_NS
3700 
3701 #define ADC2                           ADC2_NS
3702 #define ADC2_BASE                      ADC2_BASE_NS
3703 
3704 #define ADC12_COMMON                   ADC12_COMMON_NS
3705 #define ADC12_COMMON_BASE              ADC12_COMMON_BASE_NS
3706 
3707 #define ADC4                           ADC4_NS
3708 #define ADC4_BASE                      ADC4_BASE_NS
3709 
3710 #define ADC4_COMMON                    ADC4_COMMON_NS
3711 #define ADC4_COMMON_BASE               ADC4_COMMON_BASE_NS
3712 
3713 #define HASH                           HASH_NS
3714 #define HASH_BASE                      HASH_BASE_NS
3715 
3716 #define HASH_DIGEST                    HASH_DIGEST_NS
3717 #define HASH_DIGEST_BASE               HASH_DIGEST_BASE_NS
3718 
3719 #define RNG                            RNG_NS
3720 #define RNG_BASE                       RNG_BASE_NS
3721 
3722 #define SDMMC1                         SDMMC1_NS
3723 #define SDMMC1_BASE                    SDMMC1_BASE_NS
3724 
3725 #define SDMMC2                         SDMMC2_NS
3726 #define SDMMC2_BASE                    SDMMC2_BASE_NS
3727 
3728 #define FMC_Bank1_R                    FMC_Bank1_R_NS
3729 #define FMC_Bank1_R_BASE               FMC_Bank1_R_BASE_NS
3730 
3731 #define FMC_Bank1E_R                   FMC_Bank1E_R_NS
3732 #define FMC_Bank1E_R_BASE              FMC_Bank1E_R_BASE_NS
3733 
3734 #define FMC_Bank3_R                    FMC_Bank3_R_NS
3735 #define FMC_Bank3_R_BASE               FMC_Bank3_R_BASE_NS
3736 
3737 #define OCTOSPI1                       OCTOSPI1_NS
3738 #define OCTOSPI1_R_BASE                OCTOSPI1_R_BASE_NS
3739 
3740 #define OCTOSPI2                       OCTOSPI2_NS
3741 #define OCTOSPI2_R_BASE                OCTOSPI2_R_BASE_NS
3742 
3743 #define OCTOSPIM                       OCTOSPIM_NS
3744 #define OCTOSPIM_R_BASE                OCTOSPIM_R_BASE_NS
3745 
3746 #define DLYB_SDMMC1                    DLYB_SDMMC1_NS
3747 #define DLYB_SDMMC1_BASE               DLYB_SDMMC1_BASE_NS
3748 
3749 #define DLYB_SDMMC2                    DLYB_SDMMC2_NS
3750 #define DLYB_SDMMC2_BASE               DLYB_SDMMC2_BASE_NS
3751 
3752 #define DLYB_OCTOSPI1                  DLYB_OCTOSPI1_NS
3753 #define DLYB_OCTOSPI1_BASE             DLYB_OCTOSPI1_BASE_NS
3754 
3755 #define DLYB_OCTOSPI2                  DLYB_OCTOSPI2_NS
3756 #define DLYB_OCTOSPI2_BASE             DLYB_OCTOSPI2_BASE_NS
3757 
3758 #define HSPI1                          HSPI1_NS
3759 #define HSPI1_R_BASE                   HSPI1_R_BASE_NS
3760 
3761 #define USB_OTG_HS                     USB_OTG_HS_NS
3762 #define USB_OTG_HS_BASE                USB_OTG_HS_BASE_NS
3763 
3764 #define MDF1                           MDF1_NS
3765 #define MDF1_BASE                      MDF1_BASE_NS
3766 
3767 #define MDF1_Filter0                   MDF1_Filter0_NS
3768 #define MDF1_Filter0_BASE              MDF1_Filter0_BASE_NS
3769 
3770 #define MDF1_Filter1                   MDF1_Filter1_NS
3771 #define MDF1_Filter1_BASE              MDF1_Filter1_BASE_NS
3772 
3773 #define MDF1_Filter2                   MDF1_Filter2_NS
3774 #define MDF1_Filter2_BASE              MDF1_Filter2_BASE_NS
3775 
3776 #define MDF1_Filter3                   MDF1_Filter3_NS
3777 #define MDF1_Filter3_BASE              MDF1_Filter3_BASE_NS
3778 
3779 #define MDF1_Filter4                   MDF1_Filter4_NS
3780 #define MDF1_Filter4_BASE              MDF1_Filter4_BASE_NS
3781 
3782 #define MDF1_Filter5                   MDF1_Filter5_NS
3783 #define MDF1_Filter5_BASE              MDF1_Filter5_BASE_NS
3784 
3785 #define ADF1                           ADF1_NS
3786 #define ADF1_BASE                      ADF1_BASE_NS
3787 
3788 #define ADF1_Filter0                   ADF1_Filter0_NS
3789 #define ADF1_Filter0_BASE              ADF1_Filter0_BASE_NS
3790 #define GFXMMU                         GFXMMU_NS
3791 #define GFXMMU_BASE                    GFXMMU_BASE_NS
3792 /* GFXMMU virtual buffers base address */
3793 #define GFXMMU_VIRTUAL_BUFFERS_BASE    GFXMMU_VIRTUAL_BUFFERS_BASE_NS
3794 #define GFXMMU_VIRTUAL_BUFFER0_BASE    GFXMMU_VIRTUAL_BUFFER0_BASE_NS
3795 #define GFXMMU_VIRTUAL_BUFFER1_BASE    GFXMMU_VIRTUAL_BUFFER1_BASE_NS
3796 #define GFXMMU_VIRTUAL_BUFFER2_BASE    GFXMMU_VIRTUAL_BUFFER2_BASE_NS
3797 #define GFXMMU_VIRTUAL_BUFFER3_BASE    GFXMMU_VIRTUAL_BUFFER3_BASE_NS
3798 
3799 #define GPU2D                          GPU2D_BASE_NS
3800 
3801 #define LTDC                           LTDC_NS
3802 #define LTDC_BASE                      LTDC_BASE_NS
3803 
3804 #define LTDC_Layer1                    LTDC_Layer1_NS
3805 #define LTDC_Layer1_BASE               LTDC_Layer1_BASE_NS
3806 
3807 #define LTDC_Layer2                    LTDC_Layer2_NS
3808 #define LTDC_Layer2_BASE               LTDC_Layer2_BASE_NS
3809 
3810 #define DSI                            DSI_NS
3811 #define DSI_BASE                       DSI_BASE_NS
3812 
3813 #define REFBIAS                        REFBIAS_NS
3814 #define REFBIAS_BASE                   REFBIAS_BASE_NS
3815 
3816 #define DPHY                           DPHY_NS
3817 #define DPHY_BASE                      DPHY_BASE_NS
3818 
3819 #define JPEG                           JPEG_NS
3820 #define JPEG_BASE                      JPEG_BASE_NS
3821 
3822 #define GFXTIM                         GFXTIM_NS
3823 #define GFXTIM_BASE                    GFXTIM_BASE_NS
3824 #endif
3825 
3826 /** @addtogroup Hardware_Constant_Definition
3827   * @{
3828   */
3829 #define LSI_STARTUP_TIME 260U /*!< LSI Maximum startup time in us */
3830 
3831 /**
3832   * @}
3833   */
3834 
3835 /******************************************************************************/
3836 /*                                                                            */
3837 /*                        Analog to Digital Converter                         */
3838 /*                                                                            */
3839 /******************************************************************************/
3840 /*******************************  ADC VERSION  ********************************/
3841 #define ADC_VER_V5_X
3842 #define ADC_MULTIMODE_SUPPORT
3843 /********************  Bit definition for ADC_ISR register  ********************/
3844 #define ADC_ISR_ADRDY_Pos                 (0U)
3845 #define ADC_ISR_ADRDY_Msk                 (0x1UL << ADC_ISR_ADRDY_Pos)          /*!< 0x00000001 */
3846 #define ADC_ISR_ADRDY                     ADC_ISR_ADRDY_Msk                     /*!< ADC Ready (ADRDY) flag  */
3847 #define ADC_ISR_EOSMP_Pos                 (1U)
3848 #define ADC_ISR_EOSMP_Msk                 (0x1UL << ADC_ISR_EOSMP_Pos)          /*!< 0x00000002 */
3849 #define ADC_ISR_EOSMP                     ADC_ISR_EOSMP_Msk                     /*!< ADC End of Sampling flag */
3850 #define ADC_ISR_EOC_Pos                   (2U)
3851 #define ADC_ISR_EOC_Msk                   (0x1UL << ADC_ISR_EOC_Pos)            /*!< 0x00000004 */
3852 #define ADC_ISR_EOC                       ADC_ISR_EOC_Msk                       /*!< ADC End of Regular Conversion flag */
3853 #define ADC_ISR_EOS_Pos                   (3U)
3854 #define ADC_ISR_EOS_Msk                   (0x1UL << ADC_ISR_EOS_Pos)            /*!< 0x00000008 */
3855 #define ADC_ISR_EOS                       ADC_ISR_EOS_Msk                       /*!< ADC End of Regular sequence of Conversions flag */
3856 #define ADC_ISR_OVR_Pos                   (4U)
3857 #define ADC_ISR_OVR_Msk                   (0x1UL << ADC_ISR_OVR_Pos)            /*!< 0x00000010 */
3858 #define ADC_ISR_OVR                       ADC_ISR_OVR_Msk                       /*!< ADC overrun flag */
3859 #define ADC_ISR_JEOC_Pos                  (5U)
3860 #define ADC_ISR_JEOC_Msk                  (0x1UL << ADC_ISR_JEOC_Pos)           /*!< 0x00000020 */
3861 #define ADC_ISR_JEOC                      ADC_ISR_JEOC_Msk                      /*!< ADC End of Injected Conversion flag */
3862 #define ADC_ISR_JEOS_Pos                  (6U)
3863 #define ADC_ISR_JEOS_Msk                  (0x1UL << ADC_ISR_JEOS_Pos)           /*!< 0x00000040 */
3864 #define ADC_ISR_JEOS                      ADC_ISR_JEOS_Msk                      /*!< ADC End of Injected sequence of Conversions flag */
3865 #define ADC_ISR_AWD1_Pos                  (7U)
3866 #define ADC_ISR_AWD1_Msk                  (0x1UL << ADC_ISR_AWD1_Pos)           /*!< 0x00000080 */
3867 #define ADC_ISR_AWD1                      ADC_ISR_AWD1_Msk                      /*!< ADC Analog watchdog 1 flag */
3868 #define ADC_ISR_AWD2_Pos                  (8U)
3869 #define ADC_ISR_AWD2_Msk                  (0x1UL << ADC_ISR_AWD2_Pos)           /*!< 0x00000100 */
3870 #define ADC_ISR_AWD2                      ADC_ISR_AWD2_Msk                      /*!< ADC Analog watchdog 2 flag */
3871 #define ADC_ISR_AWD3_Pos                  (9U)
3872 #define ADC_ISR_AWD3_Msk                  (0x1UL << ADC_ISR_AWD3_Pos)           /*!< 0x00000200 */
3873 #define ADC_ISR_AWD3                      ADC_ISR_AWD3_Msk                      /*!< ADC Analog watchdog 3 flag */
3874 #define ADC_ISR_JQOVF_Pos                 (10U)
3875 #define ADC_ISR_JQOVF_Msk                 (0x1UL << ADC_ISR_JQOVF_Pos)          /*!< 0x00000400 */
3876 #define ADC_ISR_JQOVF                     ADC_ISR_JQOVF_Msk                     /*!< ADC Injected Context Queue Overflow flag */
3877 #define ADC_ISR_EOCAL_Pos                 (11U)
3878 #define ADC_ISR_EOCAL_Msk                 (0x1UL << ADC_ISR_EOCAL_Pos)          /*!< 0x00000800 */
3879 #define ADC_ISR_EOCAL                     ADC_ISR_EOCAL_Msk                     /*!< ADC End of Calibration flag */
3880 #define ADC_ISR_LDORDY_Pos                (12U)
3881 #define ADC_ISR_LDORDY_Msk                (0x1UL << ADC_ISR_LDORDY_Pos)         /*!< 0x00001000 */
3882 #define ADC_ISR_LDORDY                    ADC_ISR_LDORDY_Msk                    /*!< ADC  Voltage Regulator Ready flag */
3883 
3884 /********************  Bit definition for ADC_IER register  ********************/
3885 #define ADC_IER_ADRDYIE_Pos               (0U)
3886 #define ADC_IER_ADRDYIE_Msk               (0x1UL << ADC_IER_ADRDYIE_Pos)        /*!< 0x00000001 */
3887 #define ADC_IER_ADRDYIE                   ADC_IER_ADRDYIE_Msk                   /*!< ADC Ready (ADRDY) interrupt source */
3888 #define ADC_IER_EOSMPIE_Pos               (1U)
3889 #define ADC_IER_EOSMPIE_Msk               (0x1UL << ADC_IER_EOSMPIE_Pos)        /*!< 0x00000002 */
3890 #define ADC_IER_EOSMPIE                   ADC_IER_EOSMPIE_Msk                   /*!< ADC End of Sampling interrupt source */
3891 #define ADC_IER_EOCIE_Pos                 (2U)
3892 #define ADC_IER_EOCIE_Msk                 (0x1UL << ADC_IER_EOCIE_Pos)          /*!< 0x00000004 */
3893 #define ADC_IER_EOCIE                     ADC_IER_EOCIE_Msk                     /*!< ADC End of Regular Conversion interrupt source */
3894 #define ADC_IER_EOSIE_Pos                 (3U)
3895 #define ADC_IER_EOSIE_Msk                 (0x1UL << ADC_IER_EOSIE_Pos)          /*!< 0x00000008 */
3896 #define ADC_IER_EOSIE                     ADC_IER_EOSIE_Msk                     /*!< ADC End of Regular sequence of Conversions interrupt source */
3897 #define ADC_IER_OVRIE_Pos                 (4U)
3898 #define ADC_IER_OVRIE_Msk                 (0x1UL << ADC_IER_OVRIE_Pos)          /*!< 0x00000010 */
3899 #define ADC_IER_OVRIE                     ADC_IER_OVRIE_Msk                     /*!< ADC overrun interrupt source */
3900 #define ADC_IER_JEOCIE_Pos                (5U)
3901 #define ADC_IER_JEOCIE_Msk                (0x1UL << ADC_IER_JEOCIE_Pos)         /*!< 0x00000020 */
3902 #define ADC_IER_JEOCIE                    ADC_IER_JEOCIE_Msk                    /*!< ADC End of Injected Conversion interrupt source */
3903 #define ADC_IER_JEOSIE_Pos                (6U)
3904 #define ADC_IER_JEOSIE_Msk                (0x1UL << ADC_IER_JEOSIE_Pos)         /*!< 0x00000040 */
3905 #define ADC_IER_JEOSIE                    ADC_IER_JEOSIE_Msk                    /*!< ADC End of Injected sequence of Conversions interrupt source */
3906 #define ADC_IER_AWD1IE_Pos                (7U)
3907 #define ADC_IER_AWD1IE_Msk                (0x1UL << ADC_IER_AWD1IE_Pos)         /*!< 0x00000080 */
3908 #define ADC_IER_AWD1IE                    ADC_IER_AWD1IE_Msk                    /*!< ADC Analog watchdog 1 interrupt source */
3909 #define ADC_IER_AWD2IE_Pos                (8U)
3910 #define ADC_IER_AWD2IE_Msk                (0x1UL << ADC_IER_AWD2IE_Pos)         /*!< 0x00000100 */
3911 #define ADC_IER_AWD2IE                    ADC_IER_AWD2IE_Msk                    /*!< ADC Analog watchdog 2 interrupt source */
3912 #define ADC_IER_AWD3IE_Pos                (9U)
3913 #define ADC_IER_AWD3IE_Msk                (0x1UL << ADC_IER_AWD3IE_Pos)         /*!< 0x00000200 */
3914 #define ADC_IER_AWD3IE                    ADC_IER_AWD3IE_Msk                    /*!< ADC Analog watchdog 3 interrupt source */
3915 #define ADC_IER_JQOVFIE_Pos               (10U)
3916 #define ADC_IER_JQOVFIE_Msk               (0x1UL << ADC_IER_JQOVFIE_Pos)        /*!< 0x00000400 */
3917 #define ADC_IER_JQOVFIE                   ADC_IER_JQOVFIE_Msk                   /*!< ADC Injected Context Queue Overflow interrupt source */
3918 #define ADC_IER_EOCALIE_Pos               (11U)
3919 #define ADC_IER_EOCALIE_Msk               (0x1UL << ADC_IER_EOCALIE_Pos)        /*!< 0x00000800 */
3920 #define ADC_IER_EOCALIE                   ADC_IER_EOCALIE_Msk                   /*!< ADC End of Calibration Enable */
3921 #define ADC_IER_LDORDYIE_Pos              (12U)
3922 #define ADC_IER_LDORDYIE_Msk              (0x1UL << ADC_IER_LDORDYIE_Pos)       /*!< 0x00001000 */
3923 #define ADC_IER_LDORDYIE                  ADC_IER_LDORDYIE_Msk                  /*!< ADC  Voltage Regulator Ready flag */
3924 
3925 /********************  Bit definition for ADC_CR register  ********************/
3926 #define ADC_CR_ADEN_Pos                   (0U)
3927 #define ADC_CR_ADEN_Msk                   (0x1UL << ADC_CR_ADEN_Pos)            /*!< 0x00000001 */
3928 #define ADC_CR_ADEN                       ADC_CR_ADEN_Msk                       /*!< ADC Enable control */
3929 #define ADC_CR_ADDIS_Pos                  (1U)
3930 #define ADC_CR_ADDIS_Msk                  (0x1UL << ADC_CR_ADDIS_Pos)           /*!< 0x00000002 */
3931 #define ADC_CR_ADDIS                      ADC_CR_ADDIS_Msk                      /*!< ADC Disable command */
3932 #define ADC_CR_ADSTART_Pos                (2U)
3933 #define ADC_CR_ADSTART_Msk                (0x1UL << ADC_CR_ADSTART_Pos)         /*!< 0x00000004 */
3934 #define ADC_CR_ADSTART                    ADC_CR_ADSTART_Msk                    /*!< ADC Start of Regular conversion */
3935 #define ADC_CR_JADSTART_Pos               (3U)
3936 #define ADC_CR_JADSTART_Msk               (0x1UL << ADC_CR_JADSTART_Pos)        /*!< 0x00000008 */
3937 #define ADC_CR_JADSTART                   ADC_CR_JADSTART_Msk                   /*!< ADC Start of injected conversion */
3938 #define ADC_CR_ADSTP_Pos                  (4U)
3939 #define ADC_CR_ADSTP_Msk                  (0x1UL << ADC_CR_ADSTP_Pos)           /*!< 0x00000010 */
3940 #define ADC_CR_ADSTP                      ADC_CR_ADSTP_Msk                      /*!< ADC Stop of Regular conversion */
3941 #define ADC_CR_JADSTP_Pos                 (5U)
3942 #define ADC_CR_JADSTP_Msk                 (0x1UL << ADC_CR_JADSTP_Pos)          /*!< 0x00000020 */
3943 #define ADC_CR_JADSTP                     ADC_CR_JADSTP_Msk                     /*!< ADC Stop of injected conversion */
3944 #define ADC_CR_ADCALLIN_Pos               (16U)
3945 #define ADC_CR_ADCALLIN_Msk               (0x1UL << ADC_CR_ADCALLIN_Pos)        /*!< 0x00010000 */
3946 #define ADC_CR_ADCALLIN                   ADC_CR_ADCALLIN_Msk                   /*!< ADC Linearity calibration */
3947 
3948 #define ADC_CR_CALINDEX_Pos               (24U)
3949 #define ADC_CR_CALINDEX_Msk               (0xFUL << ADC_CR_CALINDEX_Pos)        /*!< 0x0F000000 */
3950 #define ADC_CR_CALINDEX                   ADC_CR_CALINDEX_Msk                   /*!< ADC calibration factor selection */
3951 #define ADC_CR_CALINDEX0_Pos              (24U)
3952 #define ADC_CR_CALINDEX0_Msk              (0x1UL << ADC_CR_CALINDEX0_Pos)       /*!< 0x01000000 */
3953 #define ADC_CR_CALINDEX0                  ADC_CR_CALINDEX0_Msk                  /*!< ADC calibration factor selection (bit 0) */
3954 #define ADC_CR_CALINDEX1_Pos              (25U)
3955 #define ADC_CR_CALINDEX1_Msk              (0x1UL << ADC_CR_CALINDEX1_Pos)       /*!< 0x02000000 */
3956 #define ADC_CR_CALINDEX1                  ADC_CR_CALINDEX1_Msk                  /*!< ADC calibration factor selection (bit 1) */
3957 #define ADC_CR_CALINDEX2_Pos              (26U)
3958 #define ADC_CR_CALINDEX2_Msk              (0x1UL << ADC_CR_CALINDEX2_Pos)       /*!< 0x04000000 */
3959 #define ADC_CR_CALINDEX2                  ADC_CR_CALINDEX2_Msk                  /*!< ADC calibration factor selection (bit 2) */
3960 #define ADC_CR_CALINDEX3_Pos              (27U)
3961 #define ADC_CR_CALINDEX3_Msk              (0x1UL << ADC_CR_CALINDEX3_Pos)       /*!< 0x08000000 */
3962 #define ADC_CR_CALINDEX3                  ADC_CR_CALINDEX3_Msk                  /*!< ADC calibration factor selection (bit 3) */
3963 #define ADC_CR_ADVREGEN_Pos               (28U)
3964 #define ADC_CR_ADVREGEN_Msk               (0x1UL << ADC_CR_ADVREGEN_Pos)        /*!< 0x10000000 */
3965 #define ADC_CR_ADVREGEN                   ADC_CR_ADVREGEN_Msk                   /*!< ADC Voltage regulator Enable */
3966 #define ADC_CR_DEEPPWD_Pos                (29U)
3967 #define ADC_CR_DEEPPWD_Msk                (0x1UL << ADC_CR_DEEPPWD_Pos)         /*!< 0x20000000 */
3968 #define ADC_CR_DEEPPWD                    ADC_CR_DEEPPWD_Msk                    /*!< ADC Deep power down Enable */
3969 #define ADC_CR_ADCAL_Pos                  (31U)
3970 #define ADC_CR_ADCAL_Msk                  (0x1UL << ADC_CR_ADCAL_Pos)           /*!< 0x80000000 */
3971 #define ADC_CR_ADCAL                      ADC_CR_ADCAL_Msk                      /*!< ADC Calibration */
3972 
3973 /********************  Bit definition for ADC_CFGR register  ********************/
3974 #define ADC_CFGR1_DMNGT_Pos                (0U)
3975 #define ADC_CFGR1_DMNGT_Msk                (0x3UL << ADC_CFGR1_DMNGT_Pos)       /*!< 0x00000003 */
3976 #define ADC_CFGR1_DMNGT                    ADC_CFGR1_DMNGT_Msk                  /*!< ADC Data Management configuration */
3977 #define ADC_CFGR1_DMNGT_0                  (0x1UL << ADC_CFGR1_DMNGT_Pos)       /*!< 0x00000001 */
3978 #define ADC_CFGR1_DMNGT_1                  (0x2UL << ADC_CFGR1_DMNGT_Pos)       /*!< 0x00000002 */
3979 
3980 #define ADC_CFGR1_RES_Pos                  (2U)
3981 #define ADC_CFGR1_RES_Msk                  (0x3UL << ADC_CFGR1_RES_Pos)         /*!< 0x0000000C */
3982 #define ADC_CFGR1_RES                      ADC_CFGR1_RES_Msk                    /*!< ADC Data resolution */
3983 #define ADC_CFGR1_RES_0                    (0x1UL << ADC_CFGR1_RES_Pos)         /*!< 0x00000004 */
3984 #define ADC_CFGR1_RES_1                    (0x2UL << ADC_CFGR1_RES_Pos)         /*!< 0x00000008 */
3985 
3986 #define ADC4_CFGR1_DMAEN_Pos                (0U)
3987 #define ADC4_CFGR1_DMAEN_Msk                (0x1UL << ADC4_CFGR1_DMAEN_Pos)     /*!< 0x00000001 */
3988 #define ADC4_CFGR1_DMAEN                    ADC4_CFGR1_DMAEN_Msk                /*!< ADC DMA transfer enable */
3989 #define ADC4_CFGR1_DMACFG_Pos               (1U)
3990 #define ADC4_CFGR1_DMACFG_Msk               (0x1UL << ADC4_CFGR1_DMACFG_Pos)    /*!< 0x00000002 */
3991 #define ADC4_CFGR1_DMACFG                   ADC4_CFGR1_DMACFG_Msk               /*!< ADC DMA transfer configuration */
3992 
3993 #define ADC4_CFGR1_SCANDIR_Pos              (4U)
3994 #define ADC4_CFGR1_SCANDIR_Msk              (0x1UL << ADC4_CFGR1_SCANDIR_Pos)   /*!< 0x00000004 */
3995 #define ADC4_CFGR1_SCANDIR                  ADC4_CFGR1_SCANDIR_Msk              /*!< ADC group regular sequencer scan direction */
3996 
3997 #define ADC4_CFGR1_ALIGN_Pos                (5U)
3998 #define ADC4_CFGR1_ALIGN_Msk                (0x1UL << ADC4_CFGR1_ALIGN_Pos)     /*!< 0x00000020 */
3999 #define ADC4_CFGR1_ALIGN                    ADC4_CFGR1_ALIGN_Msk                /*!< ADC data alignment */
4000 
4001 #define ADC_CFGR1_EXTSEL_Pos               (5U)
4002 #define ADC_CFGR1_EXTSEL_Msk               (0x1FUL << ADC_CFGR1_EXTSEL_Pos)     /*!< 0x000003E0 */
4003 #define ADC_CFGR1_EXTSEL                   ADC_CFGR1_EXTSEL_Msk                 /*!< ADC External trigger selection for regular group */
4004 #define ADC_CFGR1_EXTSEL_0                 (0x01UL << ADC_CFGR1_EXTSEL_Pos)     /*!< 0x00000020 */
4005 #define ADC_CFGR1_EXTSEL_1                 (0x02UL << ADC_CFGR1_EXTSEL_Pos)     /*!< 0x00000040 */
4006 #define ADC_CFGR1_EXTSEL_2                 (0x04UL << ADC_CFGR1_EXTSEL_Pos)     /*!< 0x00000080 */
4007 #define ADC_CFGR1_EXTSEL_3                 (0x08UL << ADC_CFGR1_EXTSEL_Pos)     /*!< 0x00000100 */
4008 #define ADC_CFGR1_EXTSEL_4                 (0x10UL << ADC_CFGR1_EXTSEL_Pos)     /*!< 0x00000200 */
4009 
4010 #define ADC_CFGR1_EXTEN_Pos                (10U)
4011 #define ADC_CFGR1_EXTEN_Msk                (0x3UL << ADC_CFGR1_EXTEN_Pos)       /*!< 0x00000C00 */
4012 #define ADC_CFGR1_EXTEN                    ADC_CFGR1_EXTEN_Msk                  /*!< ADC External trigger enable and polarity selection for regular channels */
4013 #define ADC_CFGR1_EXTEN_0                  (0x1UL << ADC_CFGR1_EXTEN_Pos)       /*!< 0x00000400 */
4014 #define ADC_CFGR1_EXTEN_1                  (0x2UL << ADC_CFGR1_EXTEN_Pos)       /*!< 0x00000800 */
4015 
4016 #define ADC_CFGR1_OVRMOD_Pos               (12U)
4017 #define ADC_CFGR1_OVRMOD_Msk               (0x1UL << ADC_CFGR1_OVRMOD_Pos)      /*!< 0x00001000 */
4018 #define ADC_CFGR1_OVRMOD                   ADC_CFGR1_OVRMOD_Msk                 /*!< ADC overrun mode */
4019 #define ADC_CFGR1_CONT_Pos                 (13U)
4020 #define ADC_CFGR1_CONT_Msk                 (0x1UL << ADC_CFGR1_CONT_Pos)        /*!< 0x00002000 */
4021 #define ADC_CFGR1_CONT                     ADC_CFGR1_CONT_Msk                   /*!< ADC Single/continuous conversion mode for regular conversion */
4022 
4023 #define ADC_CFGR1_AUTDLY_Pos               (14U)
4024 #define ADC_CFGR1_AUTDLY_Msk               (0x1UL << ADC_CFGR1_AUTDLY_Pos)      /*!< 0x00004000 */
4025 #define ADC_CFGR1_AUTDLY                   ADC_CFGR1_AUTDLY_Msk                 /*!< ADC Delayed conversion mode */
4026 
4027 #define ADC4_CFGR1_WAIT_Pos                (14U)
4028 #define ADC4_CFGR1_WAIT_Msk                (0x1UL << ADC4_CFGR1_WAIT_Pos)       /*!< 0x00004000 */
4029 #define ADC4_CFGR1_WAIT                    ADC4_CFGR1_WAIT_Msk                  /*!< ADC Delayed conversion mode */
4030 
4031 #define ADC_CFGR1_DISCEN_Pos               (16U)
4032 #define ADC_CFGR1_DISCEN_Msk               (0x1UL << ADC_CFGR1_DISCEN_Pos)      /*!< 0x00010000 */
4033 #define ADC_CFGR1_DISCEN                   ADC_CFGR1_DISCEN_Msk                 /*!< ADC Discontinuous mode for regular channels */
4034 
4035 #define ADC_CFGR1_DISCNUM_Pos              (17U)
4036 #define ADC_CFGR1_DISCNUM_Msk              (0x7UL << ADC_CFGR1_DISCNUM_Pos)     /*!< 0x000E0000 */
4037 #define ADC_CFGR1_DISCNUM                  ADC_CFGR1_DISCNUM_Msk                /*!< ADC Discontinuous mode channel count */
4038 #define ADC_CFGR1_DISCNUM_0                (0x1UL << ADC_CFGR1_DISCNUM_Pos)     /*!< 0x00020000 */
4039 #define ADC_CFGR1_DISCNUM_1                (0x2UL << ADC_CFGR1_DISCNUM_Pos)     /*!< 0x00040000 */
4040 #define ADC_CFGR1_DISCNUM_2                (0x4UL << ADC_CFGR1_DISCNUM_Pos)     /*!< 0x00080000 */
4041 
4042 #define ADC_CFGR1_JDISCEN_Pos              (20U)
4043 #define ADC_CFGR1_JDISCEN_Msk              (0x1UL << ADC_CFGR1_JDISCEN_Pos)     /*!< 0x00100000 */
4044 #define ADC_CFGR1_JDISCEN                  ADC_CFGR1_JDISCEN_Msk                /*!< ADC Discontinuous mode on injected channels */
4045 
4046 #define ADC_CFGR1_AWD1SGL_Pos              (22U)
4047 #define ADC_CFGR1_AWD1SGL_Msk              (0x1UL << ADC_CFGR1_AWD1SGL_Pos)     /*!< 0x00400000 */
4048 #define ADC_CFGR1_AWD1SGL                  ADC_CFGR1_AWD1SGL_Msk                /*!< Enable the watchdog 1 on a single channel or on all channels */
4049 #define ADC_CFGR1_AWD1EN_Pos               (23U)
4050 #define ADC_CFGR1_AWD1EN_Msk               (0x1UL << ADC_CFGR1_AWD1EN_Pos)      /*!< 0x00800000 */
4051 #define ADC_CFGR1_AWD1EN                   ADC_CFGR1_AWD1EN_Msk                 /*!< ADC Analog watchdog 1 enable on regular Channels */
4052 #define ADC_CFGR1_JAWD1EN_Pos              (24U)
4053 #define ADC_CFGR1_JAWD1EN_Msk              (0x1UL << ADC_CFGR1_JAWD1EN_Pos)     /*!< 0x01000000 */
4054 #define ADC_CFGR1_JAWD1EN                  ADC_CFGR1_JAWD1EN_Msk                /*!< ADC Analog watchdog 1 enable on injected Channels */
4055 #define ADC_CFGR1_JAUTO_Pos                (25U)
4056 #define ADC_CFGR1_JAUTO_Msk                (0x1UL << ADC_CFGR1_JAUTO_Pos)       /*!< 0x02000000 */
4057 #define ADC_CFGR1_JAUTO                    ADC_CFGR1_JAUTO_Msk                  /*!< ADC Automatic injected group conversion */
4058 
4059 /* Specific ADC4 */
4060 #define ADC4_CFGR1_EXTSEL_Pos               (6U)
4061 #define ADC4_CFGR1_EXTSEL_Msk               (0x7UL << ADC4_CFGR1_EXTSEL_Pos)    /*!< 0x000003E0 */
4062 #define ADC4_CFGR1_EXTSEL                   ADC4_CFGR1_EXTSEL_Msk               /*!< ADC External trigger selection for regular group */
4063 #define ADC4_CFGR1_EXTSEL_0                 (0x01UL << ADC4_CFGR1_EXTSEL_Pos)   /*!< 0x00000020 */
4064 #define ADC4_CFGR1_EXTSEL_1                 (0x02UL << ADC4_CFGR1_EXTSEL_Pos)   /*!< 0x00000040 */
4065 #define ADC4_CFGR1_EXTSEL_2                 (0x04UL << ADC4_CFGR1_EXTSEL_Pos)   /*!< 0x00000080 */
4066 
4067 #define ADC4_CFGR1_CHSELRMOD_Pos           (21U)
4068 #define ADC4_CFGR1_CHSELRMOD_Msk           (0x1UL << ADC4_CFGR1_CHSELRMOD_Pos)  /*!< 0x00200000 */
4069 #define ADC4_CFGR1_CHSELRMOD               ADC4_CFGR1_CHSELRMOD_Msk             /*!< ADC JSQR Queue mode */
4070 
4071 #define ADC_CFGR1_AWD1CH_Pos               (26U)
4072 #define ADC_CFGR1_AWD1CH_Msk               (0x1FUL << ADC_CFGR1_AWD1CH_Pos)     /*!< 0x7C000000 */
4073 #define ADC_CFGR1_AWD1CH                   ADC_CFGR1_AWD1CH_Msk                 /*!< ADC Analog watchdog 1 Channel selection */
4074 #define ADC_CFGR1_AWD1CH_0                 (0x01UL << ADC_CFGR1_AWD1CH_Pos)     /*!< 0x04000000 */
4075 #define ADC_CFGR1_AWD1CH_1                 (0x02UL << ADC_CFGR1_AWD1CH_Pos)     /*!< 0x08000000 */
4076 #define ADC_CFGR1_AWD1CH_2                 (0x04UL << ADC_CFGR1_AWD1CH_Pos)     /*!< 0x10000000 */
4077 #define ADC_CFGR1_AWD1CH_3                 (0x08UL << ADC_CFGR1_AWD1CH_Pos)     /*!< 0x20000000 */
4078 #define ADC_CFGR1_AWD1CH_4                 (0x10UL << ADC_CFGR1_AWD1CH_Pos)     /*!< 0x40000000 */
4079 
4080 /********************  Bit definition for ADC_CFGR2 register  ********************/
4081 #define ADC_CFGR2_ROVSE_Pos               (0U)
4082 #define ADC_CFGR2_ROVSE_Msk               (0x1UL << ADC_CFGR2_ROVSE_Pos)        /*!< 0x00000001 */
4083 #define ADC_CFGR2_ROVSE                   ADC_CFGR2_ROVSE_Msk                   /*!< ADC Regular group oversampler enable */
4084 #define ADC_CFGR2_JOVSE_Pos               (1U)
4085 #define ADC_CFGR2_JOVSE_Msk               (0x1UL << ADC_CFGR2_JOVSE_Pos)        /*!< 0x00000002 */
4086 #define ADC_CFGR2_JOVSE                   ADC_CFGR2_JOVSE_Msk                   /*!< ADC Injected group oversampler enable */
4087 
4088 #define ADC_CFGR2_OVSS_Pos                (5U)
4089 #define ADC_CFGR2_OVSS_Msk                (0xFUL << ADC_CFGR2_OVSS_Pos)         /*!< 0x000001E0 */
4090 #define ADC_CFGR2_OVSS                    ADC_CFGR2_OVSS_Msk                    /*!< ADC Regular Oversampling shift */
4091 #define ADC_CFGR2_OVSS_0                  (0x1UL << ADC_CFGR2_OVSS_Pos)         /*!< 0x00000020 */
4092 #define ADC_CFGR2_OVSS_1                  (0x2UL << ADC_CFGR2_OVSS_Pos)         /*!< 0x00000040 */
4093 #define ADC_CFGR2_OVSS_2                  (0x4UL << ADC_CFGR2_OVSS_Pos)         /*!< 0x00000080 */
4094 #define ADC_CFGR2_OVSS_3                  (0x8UL << ADC_CFGR2_OVSS_Pos)         /*!< 0x00000100 */
4095 
4096 #define ADC_CFGR2_TROVS_Pos               (9U)
4097 #define ADC_CFGR2_TROVS_Msk               (0x1UL << ADC_CFGR2_TROVS_Pos)        /*!< 0x00000200 */
4098 #define ADC_CFGR2_TROVS                   ADC_CFGR2_TROVS_Msk                   /*!< ADC Triggered regular Oversampling */
4099 #define ADC_CFGR2_ROVSM_Pos               (10U)
4100 #define ADC_CFGR2_ROVSM_Msk               (0x1UL << ADC_CFGR2_ROVSM_Pos)        /*!< 0x00000400 */
4101 #define ADC_CFGR2_ROVSM                   ADC_CFGR2_ROVSM_Msk                   /*!< ADC Regular oversampling mode */
4102 
4103 #define ADC_CFGR2_OVSR_Pos                (16U)
4104 #define ADC_CFGR2_OVSR_Msk                (0x3FFUL << ADC_CFGR2_OVSR_Pos)       /*!< 0x03FF0000 */
4105 #define ADC_CFGR2_OVSR                    ADC_CFGR2_OVSR_Msk                    /*!< ADC oversampling Ratio */
4106 #define ADC_CFGR2_OVSR_0                  (0x001UL << ADC_CFGR2_OVSR_Pos)       /*!< 0x00010000 */
4107 #define ADC_CFGR2_OVSR_1                  (0x002UL << ADC_CFGR2_OVSR_Pos)       /*!< 0x00020000 */
4108 #define ADC_CFGR2_OVSR_2                  (0x004UL << ADC_CFGR2_OVSR_Pos)       /*!< 0x00040000 */
4109 #define ADC_CFGR2_OVSR_3                  (0x008UL << ADC_CFGR2_OVSR_Pos)       /*!< 0x00080000 */
4110 #define ADC_CFGR2_OVSR_4                  (0x010UL << ADC_CFGR2_OVSR_Pos)       /*!< 0x00100000 */
4111 #define ADC_CFGR2_OVSR_5                  (0x020UL << ADC_CFGR2_OVSR_Pos)       /*!< 0x00200000 */
4112 #define ADC_CFGR2_OVSR_6                  (0x040UL << ADC_CFGR2_OVSR_Pos)       /*!< 0x00400000 */
4113 #define ADC_CFGR2_OVSR_7                  (0x080UL << ADC_CFGR2_OVSR_Pos)       /*!< 0x00800000 */
4114 #define ADC_CFGR2_OVSR_8                  (0x100UL << ADC_CFGR2_OVSR_Pos)       /*!< 0x01000000 */
4115 #define ADC_CFGR2_OVSR_9                  (0x200UL << ADC_CFGR2_OVSR_Pos)       /*!< 0x02000000 */
4116 
4117 #define ADC_CFGR2_BULB_Pos                (13U)
4118 #define ADC_CFGR2_BULB_Msk                (0x1UL << ADC_CFGR2_BULB_Pos)         /*!< 0x00002000 */
4119 #define ADC_CFGR2_BULB                    ADC_CFGR2_BULB_Msk                    /*!< ADC Bulb sampling mode */
4120 
4121 #define ADC_CFGR2_SWTRIG_Pos              (14U)
4122 #define ADC_CFGR2_SWTRIG_Msk              (0x1UL << ADC_CFGR2_SWTRIG_Pos)       /*!< 0x00004000 */
4123 #define ADC_CFGR2_SWTRIG                  ADC_CFGR2_SWTRIG_Msk                  /*!< ADC Software trigger bit for sampling time control trigger mode */
4124 
4125 #define ADC_CFGR2_SMPTRIG_Pos             (15U)
4126 #define ADC_CFGR2_SMPTRIG_Msk             (0x1UL << ADC_CFGR2_SMPTRIG_Pos)      /*!< 0x00008000 */
4127 #define ADC_CFGR2_SMPTRIG                 ADC_CFGR2_SMPTRIG_Msk                 /*!< ADC Sampling time control trigger mode */
4128 
4129 #define ADC_CFGR2_LFTRIG_Pos              (27U)
4130 #define ADC_CFGR2_LFTRIG_Msk              (0x1UL << ADC_CFGR2_LFTRIG_Pos)       /*!< 0x08000000 */
4131 #define ADC_CFGR2_LFTRIG                  ADC_CFGR2_LFTRIG_Msk                  /*!< ADC low frequency trigger mode */
4132 
4133 #define ADC_CFGR2_LSHIFT_Pos              (28U)
4134 #define ADC_CFGR2_LSHIFT_Msk              (0xFUL << ADC_CFGR2_LSHIFT_Pos)       /*!< 0xF0000000 */
4135 #define ADC_CFGR2_LSHIFT                  ADC_CFGR2_LSHIFT_Msk                  /*!< ADC Left shift factor */
4136 #define ADC_CFGR2_LSHIFT_0                (0x1UL << ADC_CFGR2_LSHIFT_Pos)       /*!< 0x10000000 */
4137 #define ADC_CFGR2_LSHIFT_1                (0x2UL << ADC_CFGR2_LSHIFT_Pos)       /*!< 0x20000000 */
4138 #define ADC_CFGR2_LSHIFT_2                (0x4UL << ADC_CFGR2_LSHIFT_Pos)       /*!< 0x40000000 */
4139 #define ADC_CFGR2_LSHIFT_3                (0x8UL << ADC_CFGR2_LSHIFT_Pos)       /*!< 0x80000000 */
4140 
4141 /* Specific ADC4 */
4142 #define ADC4_CFGR2_OVSR_Pos               (2U)
4143 #define ADC4_CFGR2_OVSR_Msk               (0x7UL << ADC4_CFGR2_OVSR_Pos)        /*!< 0x0000001C */
4144 #define ADC4_CFGR2_OVSR                   ADC4_CFGR2_OVSR_Msk                   /*!< ADC oversampling ratio */
4145 #define ADC4_CFGR2_OVSR_0                 (0x1UL << ADC4_CFGR2_OVSR_Pos)        /*!< 0x00000004 */
4146 #define ADC4_CFGR2_OVSR_1                 (0x2UL << ADC4_CFGR2_OVSR_Pos)        /*!< 0x00000008 */
4147 #define ADC4_CFGR2_OVSR_2                 (0x4UL << ADC4_CFGR2_OVSR_Pos)        /*!< 0x00000010 */
4148 
4149 #define ADC4_CFGR2_LFTRIG_Pos             (29U)
4150 #define ADC4_CFGR2_LFTRIG_Msk             (0x1UL << ADC4_CFGR2_LFTRIG_Pos)      /*!< 0x20000000 */
4151 #define ADC4_CFGR2_LFTRIG                 ADC4_CFGR2_LFTRIG_Msk                 /*!< ADC4 low frequency trigger mode */
4152 
4153 /********************  Bit definition for ADC_SMPR1 register  ********************/
4154 #define ADC_SMPR1_SMP0_Pos                (0U)
4155 #define ADC_SMPR1_SMP0_Msk                (0x7UL << ADC_SMPR1_SMP0_Pos)         /*!< 0x00000007 */
4156 #define ADC_SMPR1_SMP0                    ADC_SMPR1_SMP0_Msk                    /*!< ADC Channel 0 Sampling time selection  */
4157 #define ADC_SMPR1_SMP0_0                  (0x1UL << ADC_SMPR1_SMP0_Pos)         /*!< 0x00000001 */
4158 #define ADC_SMPR1_SMP0_1                  (0x2UL << ADC_SMPR1_SMP0_Pos)         /*!< 0x00000002 */
4159 #define ADC_SMPR1_SMP0_2                  (0x4UL << ADC_SMPR1_SMP0_Pos)         /*!< 0x00000004 */
4160 
4161 #define ADC_SMPR1_SMP1_Pos                (3U)
4162 #define ADC_SMPR1_SMP1_Msk                (0x7UL << ADC_SMPR1_SMP1_Pos)         /*!< 0x00000038 */
4163 #define ADC_SMPR1_SMP1                    ADC_SMPR1_SMP1_Msk                    /*!< ADC Channel 1 Sampling time selection  */
4164 #define ADC_SMPR1_SMP1_0                  (0x1UL << ADC_SMPR1_SMP1_Pos)         /*!< 0x00000008 */
4165 #define ADC_SMPR1_SMP1_1                  (0x2UL << ADC_SMPR1_SMP1_Pos)         /*!< 0x00000010 */
4166 #define ADC_SMPR1_SMP1_2                  (0x4UL << ADC_SMPR1_SMP1_Pos)         /*!< 0x00000020 */
4167 
4168 #define ADC_SMPR1_SMP2_Pos                (6U)
4169 #define ADC_SMPR1_SMP2_Msk                (0x7UL << ADC_SMPR1_SMP2_Pos)         /*!< 0x000001C0 */
4170 #define ADC_SMPR1_SMP2                    ADC_SMPR1_SMP2_Msk                    /*!< ADC Channel 2 Sampling time selection  */
4171 #define ADC_SMPR1_SMP2_0                  (0x1UL << ADC_SMPR1_SMP2_Pos)         /*!< 0x00000040 */
4172 #define ADC_SMPR1_SMP2_1                  (0x2UL << ADC_SMPR1_SMP2_Pos)         /*!< 0x00000080 */
4173 #define ADC_SMPR1_SMP2_2                  (0x4UL << ADC_SMPR1_SMP2_Pos)         /*!< 0x00000100 */
4174 
4175 #define ADC_SMPR1_SMP3_Pos                (9U)
4176 #define ADC_SMPR1_SMP3_Msk                (0x7UL << ADC_SMPR1_SMP3_Pos)         /*!< 0x00000E00 */
4177 #define ADC_SMPR1_SMP3                    ADC_SMPR1_SMP3_Msk                    /*!< ADC Channel 3 Sampling time selection  */
4178 #define ADC_SMPR1_SMP3_0                  (0x1UL << ADC_SMPR1_SMP3_Pos)         /*!< 0x00000200 */
4179 #define ADC_SMPR1_SMP3_1                  (0x2UL << ADC_SMPR1_SMP3_Pos)         /*!< 0x00000400 */
4180 #define ADC_SMPR1_SMP3_2                  (0x4UL << ADC_SMPR1_SMP3_Pos)         /*!< 0x00000800 */
4181 
4182 #define ADC_SMPR1_SMP4_Pos                (12U)
4183 #define ADC_SMPR1_SMP4_Msk                (0x7UL << ADC_SMPR1_SMP4_Pos)         /*!< 0x00007000 */
4184 #define ADC_SMPR1_SMP4                    ADC_SMPR1_SMP4_Msk                    /*!< ADC Channel 4 Sampling time selection  */
4185 #define ADC_SMPR1_SMP4_0                  (0x1UL << ADC_SMPR1_SMP4_Pos)         /*!< 0x00001000 */
4186 #define ADC_SMPR1_SMP4_1                  (0x2UL << ADC_SMPR1_SMP4_Pos)         /*!< 0x00002000 */
4187 #define ADC_SMPR1_SMP4_2                  (0x4UL << ADC_SMPR1_SMP4_Pos)         /*!< 0x00004000 */
4188 
4189 #define ADC_SMPR1_SMP5_Pos                (15U)
4190 #define ADC_SMPR1_SMP5_Msk                (0x7UL << ADC_SMPR1_SMP5_Pos)         /*!< 0x00038000 */
4191 #define ADC_SMPR1_SMP5                    ADC_SMPR1_SMP5_Msk                    /*!< ADC Channel 5 Sampling time selection  */
4192 #define ADC_SMPR1_SMP5_0                  (0x1UL << ADC_SMPR1_SMP5_Pos)         /*!< 0x00008000 */
4193 #define ADC_SMPR1_SMP5_1                  (0x2UL << ADC_SMPR1_SMP5_Pos)         /*!< 0x00010000 */
4194 #define ADC_SMPR1_SMP5_2                  (0x4UL << ADC_SMPR1_SMP5_Pos)         /*!< 0x00020000 */
4195 
4196 #define ADC_SMPR1_SMP6_Pos                (18U)
4197 #define ADC_SMPR1_SMP6_Msk                (0x7UL << ADC_SMPR1_SMP6_Pos)         /*!< 0x001C0000 */
4198 #define ADC_SMPR1_SMP6                    ADC_SMPR1_SMP6_Msk                    /*!< ADC Channel 6 Sampling time selection  */
4199 #define ADC_SMPR1_SMP6_0                  (0x1UL << ADC_SMPR1_SMP6_Pos)         /*!< 0x00040000 */
4200 #define ADC_SMPR1_SMP6_1                  (0x2UL << ADC_SMPR1_SMP6_Pos)         /*!< 0x00080000 */
4201 #define ADC_SMPR1_SMP6_2                  (0x4UL << ADC_SMPR1_SMP6_Pos)         /*!< 0x00100000 */
4202 
4203 #define ADC_SMPR1_SMP7_Pos                (21U)
4204 #define ADC_SMPR1_SMP7_Msk                (0x7UL << ADC_SMPR1_SMP7_Pos)         /*!< 0x00E00000 */
4205 #define ADC_SMPR1_SMP7                    ADC_SMPR1_SMP7_Msk                    /*!< ADC Channel 7 Sampling time selection  */
4206 #define ADC_SMPR1_SMP7_0                  (0x1UL << ADC_SMPR1_SMP7_Pos)         /*!< 0x00200000 */
4207 #define ADC_SMPR1_SMP7_1                  (0x2UL << ADC_SMPR1_SMP7_Pos)         /*!< 0x00400000 */
4208 #define ADC_SMPR1_SMP7_2                  (0x4UL << ADC_SMPR1_SMP7_Pos)         /*!< 0x00800000 */
4209 
4210 #define ADC_SMPR1_SMP8_Pos                (24U)
4211 #define ADC_SMPR1_SMP8_Msk                (0x7UL << ADC_SMPR1_SMP8_Pos)         /*!< 0x07000000 */
4212 #define ADC_SMPR1_SMP8                    ADC_SMPR1_SMP8_Msk                    /*!< ADC Channel 8 Sampling time selection  */
4213 #define ADC_SMPR1_SMP8_0                  (0x1UL << ADC_SMPR1_SMP8_Pos)         /*!< 0x01000000 */
4214 #define ADC_SMPR1_SMP8_1                  (0x2UL << ADC_SMPR1_SMP8_Pos)         /*!< 0x02000000 */
4215 #define ADC_SMPR1_SMP8_2                  (0x4UL << ADC_SMPR1_SMP8_Pos)         /*!< 0x04000000 */
4216 
4217 #define ADC_SMPR1_SMP9_Pos                (27U)
4218 #define ADC_SMPR1_SMP9_Msk                (0x7UL << ADC_SMPR1_SMP9_Pos)         /*!< 0x38000000 */
4219 #define ADC_SMPR1_SMP9                    ADC_SMPR1_SMP9_Msk                    /*!< ADC Channel 9 Sampling time selection  */
4220 #define ADC_SMPR1_SMP9_0                  (0x1UL << ADC_SMPR1_SMP9_Pos)         /*!< 0x08000000 */
4221 #define ADC_SMPR1_SMP9_1                  (0x2UL << ADC_SMPR1_SMP9_Pos)         /*!< 0x10000000 */
4222 #define ADC_SMPR1_SMP9_2                  (0x4UL << ADC_SMPR1_SMP9_Pos)         /*!< 0x20000000 */
4223 
4224 #define ADC4_SMPR_SMP1_Pos                (0U)
4225 #define ADC4_SMPR_SMP1_Msk                (0x7UL << ADC4_SMPR_SMP1_Pos)         /*!< 0x00000007 */
4226 #define ADC4_SMPR_SMP1                    ADC4_SMPR_SMP1_Msk                    /*!< ADC Channel 0 Sampling time selection  */
4227 #define ADC4_SMPR_SMP1_0                  (0x1UL << ADC4_SMPR_SMP1_Pos)         /*!< 0x00000001 */
4228 #define ADC4_SMPR_SMP1_1                  (0x2UL << ADC4_SMPR_SMP1_Pos)         /*!< 0x00000002 */
4229 #define ADC4_SMPR_SMP1_2                  (0x4UL << ADC4_SMPR_SMP1_Pos)         /*!< 0x00000004 */
4230 
4231 #define ADC4_SMPR_SMP2_Pos                (4U)
4232 #define ADC4_SMPR_SMP2_Msk                (0x7UL << ADC4_SMPR_SMP2_Pos)         /*!< 0x00000070 */
4233 #define ADC4_SMPR_SMP2                    ADC4_SMPR_SMP2_Msk                    /*!< ADC group of channels sampling time 2 */
4234 #define ADC4_SMPR_SMP2_0                  (0x1UL << ADC4_SMPR_SMP2_Pos)         /*!< 0x00000010 */
4235 #define ADC4_SMPR_SMP2_1                  (0x2UL << ADC4_SMPR_SMP2_Pos)         /*!< 0x00000020 */
4236 #define ADC4_SMPR_SMP2_2                  (0x4UL << ADC4_SMPR_SMP2_Pos)         /*!< 0x00000040 */
4237 
4238 #define ADC4_SMPR_SMPSEL_Pos              (8U)
4239 #define ADC4_SMPR_SMPSEL_Msk              (0xFFFFFFUL << ADC4_SMPR_SMPSEL_Pos)  /*!< 0xFFFFFF00 */
4240 #define ADC4_SMPR_SMPSEL                  ADC4_SMPR_SMPSEL_Msk                  /*!< ADC4 all channels sampling time selection */
4241 #define ADC4_SMPR_SMPSEL0_Pos             (8U)
4242 #define ADC4_SMPR_SMPSEL0_Msk             (0x1UL << ADC4_SMPR_SMPSEL0_Pos)      /*!< 0x00000100 */
4243 #define ADC4_SMPR_SMPSEL0                 ADC4_SMPR_SMPSEL0_Msk                 /*!< ADC4 channel 0 sampling time selection */
4244 #define ADC4_SMPR_SMPSEL1_Pos             (9U)
4245 #define ADC4_SMPR_SMPSEL1_Msk             (0x1UL << ADC4_SMPR_SMPSEL1_Pos)      /*!< 0x00000200 */
4246 #define ADC4_SMPR_SMPSEL1                 ADC4_SMPR_SMPSEL1_Msk                 /*!< ADC4 channel 1 sampling time selection */
4247 #define ADC4_SMPR_SMPSEL2_Pos             (10U)
4248 #define ADC4_SMPR_SMPSEL2_Msk             (0x1UL << ADC4_SMPR_SMPSEL2_Pos)      /*!< 0x00000400 */
4249 #define ADC4_SMPR_SMPSEL2                 ADC4_SMPR_SMPSEL2_Msk                 /*!< ADC4 channel 2 sampling time selection */
4250 #define ADC4_SMPR_SMPSEL3_Pos             (11U)
4251 #define ADC4_SMPR_SMPSEL3_Msk             (0x1UL << ADC4_SMPR_SMPSEL3_Pos)      /*!< 0x00000800 */
4252 #define ADC4_SMPR_SMPSEL3                 ADC4_SMPR_SMPSEL3_Msk                 /*!< ADC4 channel 3 sampling time selection */
4253 #define ADC4_SMPR_SMPSEL4_Pos             (12U)
4254 #define ADC4_SMPR_SMPSEL4_Msk             (0x1UL << ADC4_SMPR_SMPSEL4_Pos)      /*!< 0x00001000 */
4255 #define ADC4_SMPR_SMPSEL4                 ADC4_SMPR_SMPSEL4_Msk                 /*!< ADC4 channel 4 sampling time selection */
4256 #define ADC4_SMPR_SMPSEL5_Pos             (13U)
4257 #define ADC4_SMPR_SMPSEL5_Msk             (0x1UL << ADC4_SMPR_SMPSEL5_Pos)      /*!< 0x00002000 */
4258 #define ADC4_SMPR_SMPSEL5                 ADC4_SMPR_SMPSEL5_Msk                 /*!< ADC4 channel 5 sampling time selection */
4259 #define ADC4_SMPR_SMPSEL6_Pos             (14U)
4260 #define ADC4_SMPR_SMPSEL6_Msk             (0x1UL << ADC4_SMPR_SMPSEL6_Pos)      /*!< 0x00004000 */
4261 #define ADC4_SMPR_SMPSEL6                 ADC4_SMPR_SMPSEL6_Msk                 /*!< ADC4 channel 6 sampling time selection */
4262 #define ADC4_SMPR_SMPSEL7_Pos             (15U)
4263 #define ADC4_SMPR_SMPSEL7_Msk             (0x1UL << ADC4_SMPR_SMPSEL7_Pos)      /*!< 0x00008000 */
4264 #define ADC4_SMPR_SMPSEL7                 ADC4_SMPR_SMPSEL7_Msk                 /*!< ADC4 channel 7 sampling time selection */
4265 #define ADC4_SMPR_SMPSEL8_Pos             (16U)
4266 #define ADC4_SMPR_SMPSEL8_Msk             (0x1UL << ADC4_SMPR_SMPSEL8_Pos)      /*!< 0x00010000 */
4267 #define ADC4_SMPR_SMPSEL8                 ADC4_SMPR_SMPSEL8_Msk                 /*!< ADC4 channel 8 sampling time selection */
4268 #define ADC4_SMPR_SMPSEL9_Pos             (17U)
4269 #define ADC4_SMPR_SMPSEL9_Msk             (0x1UL << ADC4_SMPR_SMPSEL9_Pos)      /*!< 0x00020000 */
4270 #define ADC4_SMPR_SMPSEL9                 ADC4_SMPR_SMPSEL9_Msk                 /*!< ADC4 channel 9 sampling time selection */
4271 #define ADC4_SMPR_SMPSEL10_Pos            (18U)
4272 #define ADC4_SMPR_SMPSEL10_Msk            (0x1UL << ADC4_SMPR_SMPSEL10_Pos)     /*!< 0x00040000 */
4273 #define ADC4_SMPR_SMPSEL10                ADC4_SMPR_SMPSEL10_Msk                /*!< ADC4 channel 10 sampling time selection */
4274 #define ADC4_SMPR_SMPSEL11_Pos            (19U)
4275 #define ADC4_SMPR_SMPSEL11_Msk            (0x1UL << ADC4_SMPR_SMPSEL11_Pos)     /*!< 0x00080000 */
4276 #define ADC4_SMPR_SMPSEL11                ADC4_SMPR_SMPSEL11_Msk                /*!< ADC4 channel 11 sampling time selection */
4277 #define ADC4_SMPR_SMPSEL12_Pos            (20U)
4278 #define ADC4_SMPR_SMPSEL12_Msk            (0x1UL << ADC4_SMPR_SMPSEL12_Pos)     /*!< 0x00100000 */
4279 #define ADC4_SMPR_SMPSEL12                ADC4_SMPR_SMPSEL12_Msk                /*!< ADC4 channel 12 sampling time selection */
4280 #define ADC4_SMPR_SMPSEL13_Pos            (21U)
4281 #define ADC4_SMPR_SMPSEL13_Msk            (0x1UL << ADC4_SMPR_SMPSEL13_Pos)     /*!< 0x00200000 */
4282 #define ADC4_SMPR_SMPSEL13                ADC4_SMPR_SMPSEL13_Msk                /*!< ADC4 channel 13 sampling time selection */
4283 #define ADC4_SMPR_SMPSEL14_Pos            (22U)
4284 #define ADC4_SMPR_SMPSEL14_Msk            (0x1UL << ADC4_SMPR_SMPSEL14_Pos)     /*!< 0x00400000 */
4285 #define ADC4_SMPR_SMPSEL14                ADC4_SMPR_SMPSEL14_Msk                /*!< ADC4 channel 14 sampling time selection */
4286 #define ADC4_SMPR_SMPSEL15_Pos            (23U)
4287 #define ADC4_SMPR_SMPSEL15_Msk            (0x1UL << ADC4_SMPR_SMPSEL15_Pos)     /*!< 0x00800000 */
4288 #define ADC4_SMPR_SMPSEL15                ADC4_SMPR_SMPSEL15_Msk                /*!< ADC4 channel 15 sampling time selection */
4289 #define ADC4_SMPR_SMPSEL16_Pos            (24U)
4290 #define ADC4_SMPR_SMPSEL16_Msk            (0x1UL << ADC4_SMPR_SMPSEL16_Pos)     /*!< 0x01000000 */
4291 #define ADC4_SMPR_SMPSEL16                ADC4_SMPR_SMPSEL16_Msk                /*!< ADC4 channel 16 sampling time selection */
4292 #define ADC4_SMPR_SMPSEL17_Pos            (25U)
4293 #define ADC4_SMPR_SMPSEL17_Msk            (0x1UL << ADC4_SMPR_SMPSEL17_Pos)     /*!< 0x02000000 */
4294 #define ADC4_SMPR_SMPSEL17                ADC4_SMPR_SMPSEL17_Msk                /*!< ADC4 channel 17 sampling time selection */
4295 #define ADC4_SMPR_SMPSEL18_Pos            (26U)
4296 #define ADC4_SMPR_SMPSEL18_Msk            (0x1UL << ADC4_SMPR_SMPSEL18_Pos)     /*!< 0x04000000 */
4297 #define ADC4_SMPR_SMPSEL18                ADC4_SMPR_SMPSEL18_Msk                /*!< ADC4 channel 18 sampling time selection */
4298 #define ADC4_SMPR_SMPSEL19_Pos            (27U)
4299 #define ADC4_SMPR_SMPSEL19_Msk            (0x1UL << ADC4_SMPR_SMPSEL19_Pos)     /*!< 0x08000000 */
4300 #define ADC4_SMPR_SMPSEL19                ADC4_SMPR_SMPSEL19_Msk                /*!< ADC4 channel 19 sampling time selection */
4301 #define ADC4_SMPR_SMPSEL20_Pos            (26U)
4302 #define ADC4_SMPR_SMPSEL20_Msk            (0x1UL << ADC4_SMPR_SMPSEL20_Pos)     /*!< 0x10000000 */
4303 #define ADC4_SMPR_SMPSEL20                ADC4_SMPR_SMPSEL20_Msk                /*!< ADC4 channel 20 sampling time selection */
4304 #define ADC4_SMPR_SMPSEL21_Pos            (26U)
4305 #define ADC4_SMPR_SMPSEL21_Msk            (0x1UL << ADC4_SMPR_SMPSEL21_Pos)     /*!< 0x20000000 */
4306 #define ADC4_SMPR_SMPSEL21                ADC4_SMPR_SMPSEL21_Msk                /*!< ADC4 channel 20 sampling time selection */
4307 #define ADC4_SMPR_SMPSEL22_Pos            (30U)
4308 #define ADC4_SMPR_SMPSEL22_Msk            (0x1UL << ADC4_SMPR_SMPSEL22_Pos)     /*!< 0x40000000 */
4309 #define ADC4_SMPR_SMPSEL22                ADC4_SMPR_SMPSEL22_Msk                /*!< ADC4 channel 21 sampling time selection */
4310 #define ADC4_SMPR_SMPSEL23_Pos            (31U)
4311 #define ADC4_SMPR_SMPSEL23_Msk            (0x1UL << ADC4_SMPR_SMPSEL23_Pos)     /*!< 0x80000000 */
4312 #define ADC4_SMPR_SMPSEL23                ADC4_SMPR_SMPSEL23_Msk                /*!< ADC4 channel 23 sampling time selection */
4313 
4314 /********************  Bit definition for ADC_SMPR2 register  ********************/
4315 #define ADC_SMPR2_SMP10_Pos               (0U)
4316 #define ADC_SMPR2_SMP10_Msk               (0x7UL << ADC_SMPR2_SMP10_Pos)        /*!< 0x00000007 */
4317 #define ADC_SMPR2_SMP10                   ADC_SMPR2_SMP10_Msk                   /*!< ADC Channel 10 Sampling time selection  */
4318 #define ADC_SMPR2_SMP10_0                 (0x1UL << ADC_SMPR2_SMP10_Pos)        /*!< 0x00000001 */
4319 #define ADC_SMPR2_SMP10_1                 (0x2UL << ADC_SMPR2_SMP10_Pos)        /*!< 0x00000002 */
4320 #define ADC_SMPR2_SMP10_2                 (0x4UL << ADC_SMPR2_SMP10_Pos)        /*!< 0x00000004 */
4321 
4322 #define ADC_SMPR2_SMP11_Pos               (3U)
4323 #define ADC_SMPR2_SMP11_Msk               (0x7UL << ADC_SMPR2_SMP11_Pos)        /*!< 0x00000038 */
4324 #define ADC_SMPR2_SMP11                   ADC_SMPR2_SMP11_Msk                   /*!< ADC Channel 11 Sampling time selection  */
4325 #define ADC_SMPR2_SMP11_0                 (0x1UL << ADC_SMPR2_SMP11_Pos)        /*!< 0x00000008 */
4326 #define ADC_SMPR2_SMP11_1                 (0x2UL << ADC_SMPR2_SMP11_Pos)        /*!< 0x00000010 */
4327 #define ADC_SMPR2_SMP11_2                 (0x4UL << ADC_SMPR2_SMP11_Pos)        /*!< 0x00000020 */
4328 
4329 #define ADC_SMPR2_SMP12_Pos               (6U)
4330 #define ADC_SMPR2_SMP12_Msk               (0x7UL << ADC_SMPR2_SMP12_Pos)        /*!< 0x000001C0 */
4331 #define ADC_SMPR2_SMP12                   ADC_SMPR2_SMP12_Msk                   /*!< ADC Channel 12 Sampling time selection  */
4332 #define ADC_SMPR2_SMP12_0                 (0x1UL << ADC_SMPR2_SMP12_Pos)        /*!< 0x00000040 */
4333 #define ADC_SMPR2_SMP12_1                 (0x2UL << ADC_SMPR2_SMP12_Pos)        /*!< 0x00000080 */
4334 #define ADC_SMPR2_SMP12_2                 (0x4UL << ADC_SMPR2_SMP12_Pos)        /*!< 0x00000100 */
4335 
4336 #define ADC_SMPR2_SMP13_Pos               (9U)
4337 #define ADC_SMPR2_SMP13_Msk               (0x7UL << ADC_SMPR2_SMP13_Pos)        /*!< 0x00000E00 */
4338 #define ADC_SMPR2_SMP13                   ADC_SMPR2_SMP13_Msk                   /*!< ADC Channel 13 Sampling time selection  */
4339 #define ADC_SMPR2_SMP13_0                 (0x1UL << ADC_SMPR2_SMP13_Pos)        /*!< 0x00000200 */
4340 #define ADC_SMPR2_SMP13_1                 (0x2UL << ADC_SMPR2_SMP13_Pos)        /*!< 0x00000400 */
4341 #define ADC_SMPR2_SMP13_2                 (0x4UL << ADC_SMPR2_SMP13_Pos)        /*!< 0x00000800 */
4342 
4343 #define ADC_SMPR2_SMP14_Pos               (12U)
4344 #define ADC_SMPR2_SMP14_Msk               (0x7UL << ADC_SMPR2_SMP14_Pos)        /*!< 0x00007000 */
4345 #define ADC_SMPR2_SMP14                   ADC_SMPR2_SMP14_Msk                   /*!< ADC Channel 14 Sampling time selection  */
4346 #define ADC_SMPR2_SMP14_0                 (0x1UL << ADC_SMPR2_SMP14_Pos)        /*!< 0x00001000 */
4347 #define ADC_SMPR2_SMP14_1                 (0x2UL << ADC_SMPR2_SMP14_Pos)        /*!< 0x00002000 */
4348 #define ADC_SMPR2_SMP14_2                 (0x4UL << ADC_SMPR2_SMP14_Pos)        /*!< 0x00004000 */
4349 
4350 #define ADC_SMPR2_SMP15_Pos               (15U)
4351 #define ADC_SMPR2_SMP15_Msk               (0x7UL << ADC_SMPR2_SMP15_Pos)        /*!< 0x00038000 */
4352 #define ADC_SMPR2_SMP15                   ADC_SMPR2_SMP15_Msk                   /*!< ADC Channel 15 Sampling time selection  */
4353 #define ADC_SMPR2_SMP15_0                 (0x1UL << ADC_SMPR2_SMP15_Pos)        /*!< 0x00008000 */
4354 #define ADC_SMPR2_SMP15_1                 (0x2UL << ADC_SMPR2_SMP15_Pos)        /*!< 0x00010000 */
4355 #define ADC_SMPR2_SMP15_2                 (0x4UL << ADC_SMPR2_SMP15_Pos)        /*!< 0x00020000 */
4356 
4357 #define ADC_SMPR2_SMP16_Pos               (18U)
4358 #define ADC_SMPR2_SMP16_Msk               (0x7UL << ADC_SMPR2_SMP16_Pos)        /*!< 0x001C0000 */
4359 #define ADC_SMPR2_SMP16                   ADC_SMPR2_SMP16_Msk                   /*!< ADC Channel 16 Sampling time selection  */
4360 #define ADC_SMPR2_SMP16_0                 (0x1UL << ADC_SMPR2_SMP16_Pos)        /*!< 0x00040000 */
4361 #define ADC_SMPR2_SMP16_1                 (0x2UL << ADC_SMPR2_SMP16_Pos)        /*!< 0x00080000 */
4362 #define ADC_SMPR2_SMP16_2                 (0x4UL << ADC_SMPR2_SMP16_Pos)        /*!< 0x00100000 */
4363 
4364 #define ADC_SMPR2_SMP17_Pos               (21U)
4365 #define ADC_SMPR2_SMP17_Msk               (0x7UL << ADC_SMPR2_SMP17_Pos)        /*!< 0x00E00000 */
4366 #define ADC_SMPR2_SMP17                   ADC_SMPR2_SMP17_Msk                   /*!< ADC Channel 17 Sampling time selection  */
4367 #define ADC_SMPR2_SMP17_0                 (0x1UL << ADC_SMPR2_SMP17_Pos)        /*!< 0x00200000 */
4368 #define ADC_SMPR2_SMP17_1                 (0x2UL << ADC_SMPR2_SMP17_Pos)        /*!< 0x00400000 */
4369 #define ADC_SMPR2_SMP17_2                 (0x4UL << ADC_SMPR2_SMP17_Pos)        /*!< 0x00800000 */
4370 
4371 #define ADC_SMPR2_SMP18_Pos               (24U)
4372 #define ADC_SMPR2_SMP18_Msk               (0x7UL << ADC_SMPR2_SMP18_Pos)        /*!< 0x07000000 */
4373 #define ADC_SMPR2_SMP18                   ADC_SMPR2_SMP18_Msk                   /*!< ADC Channel 18 Sampling time selection  */
4374 #define ADC_SMPR2_SMP18_0                 (0x1UL << ADC_SMPR2_SMP18_Pos)        /*!< 0x01000000 */
4375 #define ADC_SMPR2_SMP18_1                 (0x2UL << ADC_SMPR2_SMP18_Pos)        /*!< 0x02000000 */
4376 #define ADC_SMPR2_SMP18_2                 (0x4UL << ADC_SMPR2_SMP18_Pos)        /*!< 0x04000000 */
4377 
4378 #define ADC_SMPR2_SMP19_Pos               (27U)
4379 #define ADC_SMPR2_SMP19_Msk               (0x7UL << ADC_SMPR2_SMP19_Pos)        /*!< 0x38000000 */
4380 #define ADC_SMPR2_SMP19                   ADC_SMPR2_SMP19_Msk                   /*!< ADC Channel 19 Sampling time selection  */
4381 #define ADC_SMPR2_SMP19_0                 (0x1UL << ADC_SMPR2_SMP19_Pos)        /*!< 0x08000000 */
4382 #define ADC_SMPR2_SMP19_1                 (0x2UL << ADC_SMPR2_SMP19_Pos)        /*!< 0x10000000 */
4383 #define ADC_SMPR2_SMP19_2                 (0x4UL << ADC_SMPR2_SMP19_Pos)        /*!< 0x20000000 */
4384 
4385 /********************  Bit definition for ADC_PCSEL register  ********************/
4386 #define ADC_PCSEL_PCSEL_Pos               (0U)
4387 #define ADC_PCSEL_PCSEL_Msk               (0xFFFFFUL << ADC_PCSEL_PCSEL_Pos)    /*!< 0x000FFFFF */
4388 #define ADC_PCSEL_PCSEL                   ADC_PCSEL_PCSEL_Msk                   /*!< ADC pre channel selection */
4389 #define ADC_PCSEL_PCSEL_0                 (0x00001UL << ADC_PCSEL_PCSEL_Pos)    /*!< 0x00000001 */
4390 #define ADC_PCSEL_PCSEL_1                 (0x00002UL << ADC_PCSEL_PCSEL_Pos)    /*!< 0x00000002 */
4391 #define ADC_PCSEL_PCSEL_2                 (0x00004UL << ADC_PCSEL_PCSEL_Pos)    /*!< 0x00000004 */
4392 #define ADC_PCSEL_PCSEL_3                 (0x00008UL << ADC_PCSEL_PCSEL_Pos)    /*!< 0x00000008 */
4393 #define ADC_PCSEL_PCSEL_4                 (0x00010UL << ADC_PCSEL_PCSEL_Pos)    /*!< 0x00000010 */
4394 #define ADC_PCSEL_PCSEL_5                 (0x00020UL << ADC_PCSEL_PCSEL_Pos)    /*!< 0x00000020 */
4395 #define ADC_PCSEL_PCSEL_6                 (0x00040UL << ADC_PCSEL_PCSEL_Pos)    /*!< 0x00000040 */
4396 #define ADC_PCSEL_PCSEL_7                 (0x00080UL << ADC_PCSEL_PCSEL_Pos)    /*!< 0x00000080 */
4397 #define ADC_PCSEL_PCSEL_8                 (0x00100UL << ADC_PCSEL_PCSEL_Pos)    /*!< 0x00000100 */
4398 #define ADC_PCSEL_PCSEL_9                 (0x00200UL << ADC_PCSEL_PCSEL_Pos)    /*!< 0x00000200 */
4399 #define ADC_PCSEL_PCSEL_10                (0x00400UL << ADC_PCSEL_PCSEL_Pos)    /*!< 0x00000400 */
4400 #define ADC_PCSEL_PCSEL_11                (0x00800UL << ADC_PCSEL_PCSEL_Pos)    /*!< 0x00000800 */
4401 #define ADC_PCSEL_PCSEL_12                (0x01000UL << ADC_PCSEL_PCSEL_Pos)    /*!< 0x00001000 */
4402 #define ADC_PCSEL_PCSEL_13                (0x02000UL << ADC_PCSEL_PCSEL_Pos)    /*!< 0x00002000 */
4403 #define ADC_PCSEL_PCSEL_14                (0x04000UL << ADC_PCSEL_PCSEL_Pos)    /*!< 0x00004000 */
4404 #define ADC_PCSEL_PCSEL_15                (0x08000UL << ADC_PCSEL_PCSEL_Pos)    /*!< 0x00008000 */
4405 #define ADC_PCSEL_PCSEL_16                (0x10000UL << ADC_PCSEL_PCSEL_Pos)    /*!< 0x00010000 */
4406 #define ADC_PCSEL_PCSEL_17                (0x20000UL << ADC_PCSEL_PCSEL_Pos)    /*!< 0x00020000 */
4407 #define ADC_PCSEL_PCSEL_18                (0x40000UL << ADC_PCSEL_PCSEL_Pos)    /*!< 0x00040000 */
4408 #define ADC_PCSEL_PCSEL_19                (0x80000UL << ADC_PCSEL_PCSEL_Pos)    /*!< 0x00080000 */
4409 
4410 /*****************  Bit definition for ADC_LTR1, 2, 3 registers *****************/
4411 #define ADC_LTR_LT_Pos                    (0U)
4412 #define ADC_LTR_LT_Msk                    (0x01FFFFFFUL << ADC_LTR_LT_Pos)      /*!< 0x01FFFFFF */
4413 #define ADC_LTR_LT                        ADC_LTR_LT_Msk                        /*!< ADC Analog watchdog 1, 2 and 3 lower threshold */
4414 
4415 /*****************  Bit definition for ADC_HTR1, 2, 3 registers  ****************/
4416 #define ADC_HTR_HT_Pos                    (0U)
4417 #define ADC_HTR_HT_Msk                    (0x01FFFFFFUL << ADC_HTR_HT_Pos)      /*!< 0x01FFFFFF */
4418 #define ADC_HTR_HT                        ADC_HTR_HT_Msk                        /*!< ADC Analog watchdog 1,2 and 3 higher threshold */
4419 
4420 #define ADC_HTR_AWDFILT_Pos               (29U)
4421 #define ADC_HTR_AWDFILT_Msk               (0x7UL << ADC_HTR_AWDFILT_Pos)        /*!< 0xE0000000 */
4422 #define ADC_HTR_AWDFILT                   ADC_HTR_AWDFILT_Msk                   /*!< Analog watchdog filtering parameter, HTR1 only */
4423 #define ADC_HTR_AWDFILT_0                 (0x1UL << ADC_HTR_AWDFILT_Pos)        /*!< 0x20000000 */
4424 #define ADC_HTR_AWDFILT_1                 (0x2UL << ADC_HTR_AWDFILT_Pos)        /*!< 0x40000000 */
4425 #define ADC_HTR_AWDFILT_2                 (0x4UL << ADC_HTR_AWDFILT_Pos)        /*!< 0x80000000 */
4426 
4427 /********************  Bit definition for ADC_SQR1 register  ********************/
4428 #define ADC_SQR1_L_Pos                    (0U)
4429 #define ADC_SQR1_L_Msk                    (0xFUL << ADC_SQR1_L_Pos)             /*!< 0x0000000F */
4430 #define ADC_SQR1_L                        ADC_SQR1_L_Msk                        /*!< ADC regular channel sequence length */
4431 #define ADC_SQR1_L_0                      (0x1UL << ADC_SQR1_L_Pos)             /*!< 0x00000001 */
4432 #define ADC_SQR1_L_1                      (0x2UL << ADC_SQR1_L_Pos)             /*!< 0x00000002 */
4433 #define ADC_SQR1_L_2                      (0x4UL << ADC_SQR1_L_Pos)             /*!< 0x00000004 */
4434 #define ADC_SQR1_L_3                      (0x8UL << ADC_SQR1_L_Pos)             /*!< 0x00000008 */
4435 
4436 #define ADC_SQR1_SQ1_Pos                  (6U)
4437 #define ADC_SQR1_SQ1_Msk                  (0x1FUL << ADC_SQR1_SQ1_Pos)          /*!< 0x000007C0 */
4438 #define ADC_SQR1_SQ1                      ADC_SQR1_SQ1_Msk                      /*!< ADC 1st conversion in regular sequence */
4439 #define ADC_SQR1_SQ1_0                    (0x01UL << ADC_SQR1_SQ1_Pos)          /*!< 0x00000040 */
4440 #define ADC_SQR1_SQ1_1                    (0x02UL << ADC_SQR1_SQ1_Pos)          /*!< 0x00000080 */
4441 #define ADC_SQR1_SQ1_2                    (0x04UL << ADC_SQR1_SQ1_Pos)          /*!< 0x00000100 */
4442 #define ADC_SQR1_SQ1_3                    (0x08UL << ADC_SQR1_SQ1_Pos)          /*!< 0x00000200 */
4443 #define ADC_SQR1_SQ1_4                    (0x10UL << ADC_SQR1_SQ1_Pos)          /*!< 0x00000400 */
4444 
4445 #define ADC_SQR1_SQ2_Pos                  (12U)
4446 #define ADC_SQR1_SQ2_Msk                  (0x1FUL << ADC_SQR1_SQ2_Pos)          /*!< 0x0001F000 */
4447 #define ADC_SQR1_SQ2                      ADC_SQR1_SQ2_Msk                      /*!< ADC 2nd conversion in regular sequence */
4448 #define ADC_SQR1_SQ2_0                    (0x01UL << ADC_SQR1_SQ2_Pos)          /*!< 0x00001000 */
4449 #define ADC_SQR1_SQ2_1                    (0x02UL << ADC_SQR1_SQ2_Pos)          /*!< 0x00002000 */
4450 #define ADC_SQR1_SQ2_2                    (0x04UL << ADC_SQR1_SQ2_Pos)          /*!< 0x00004000 */
4451 #define ADC_SQR1_SQ2_3                    (0x08UL << ADC_SQR1_SQ2_Pos)          /*!< 0x00008000 */
4452 #define ADC_SQR1_SQ2_4                    (0x10UL << ADC_SQR1_SQ2_Pos)          /*!< 0x00010000 */
4453 
4454 #define ADC_SQR1_SQ3_Pos                  (18U)
4455 #define ADC_SQR1_SQ3_Msk                  (0x1FUL << ADC_SQR1_SQ3_Pos)          /*!< 0x007C0000 */
4456 #define ADC_SQR1_SQ3                      ADC_SQR1_SQ3_Msk                      /*!< ADC 3rd conversion in regular sequence */
4457 #define ADC_SQR1_SQ3_0                    (0x01UL << ADC_SQR1_SQ3_Pos)          /*!< 0x00040000 */
4458 #define ADC_SQR1_SQ3_1                    (0x02UL << ADC_SQR1_SQ3_Pos)          /*!< 0x00080000 */
4459 #define ADC_SQR1_SQ3_2                    (0x04UL << ADC_SQR1_SQ3_Pos)          /*!< 0x00100000 */
4460 #define ADC_SQR1_SQ3_3                    (0x08UL << ADC_SQR1_SQ3_Pos)          /*!< 0x00200000 */
4461 #define ADC_SQR1_SQ3_4                    (0x10UL << ADC_SQR1_SQ3_Pos)          /*!< 0x00400000 */
4462 
4463 #define ADC_SQR1_SQ4_Pos                  (24U)
4464 #define ADC_SQR1_SQ4_Msk                  (0x1FUL << ADC_SQR1_SQ4_Pos)          /*!< 0x1F000000 */
4465 #define ADC_SQR1_SQ4                      ADC_SQR1_SQ4_Msk                      /*!< ADC 4th conversion in regular sequence */
4466 #define ADC_SQR1_SQ4_0                    (0x01UL << ADC_SQR1_SQ4_Pos)          /*!< 0x01000000 */
4467 #define ADC_SQR1_SQ4_1                    (0x02UL << ADC_SQR1_SQ4_Pos)          /*!< 0x02000000 */
4468 #define ADC_SQR1_SQ4_2                    (0x04UL << ADC_SQR1_SQ4_Pos)          /*!< 0x04000000 */
4469 #define ADC_SQR1_SQ4_3                    (0x08UL << ADC_SQR1_SQ4_Pos)          /*!< 0x08000000 */
4470 #define ADC_SQR1_SQ4_4                    (0x10UL << ADC_SQR1_SQ4_Pos)          /*!< 0x10000000 */
4471 
4472 /********************  Bit definition for ADC_SQR2 register  ********************/
4473 #define ADC_SQR2_SQ5_Pos                  (0U)
4474 #define ADC_SQR2_SQ5_Msk                  (0x1FUL << ADC_SQR2_SQ5_Pos)          /*!< 0x0000001F */
4475 #define ADC_SQR2_SQ5                      ADC_SQR2_SQ5_Msk                      /*!< ADC 5th conversion in regular sequence */
4476 #define ADC_SQR2_SQ5_0                    (0x01UL << ADC_SQR2_SQ5_Pos)          /*!< 0x00000001 */
4477 #define ADC_SQR2_SQ5_1                    (0x02UL << ADC_SQR2_SQ5_Pos)          /*!< 0x00000002 */
4478 #define ADC_SQR2_SQ5_2                    (0x04UL << ADC_SQR2_SQ5_Pos)          /*!< 0x00000004 */
4479 #define ADC_SQR2_SQ5_3                    (0x08UL << ADC_SQR2_SQ5_Pos)          /*!< 0x00000008 */
4480 #define ADC_SQR2_SQ5_4                    (0x10UL << ADC_SQR2_SQ5_Pos)          /*!< 0x00000010 */
4481 
4482 #define ADC_SQR2_SQ6_Pos                  (6U)
4483 #define ADC_SQR2_SQ6_Msk                  (0x1FUL << ADC_SQR2_SQ6_Pos)          /*!< 0x000007C0 */
4484 #define ADC_SQR2_SQ6                      ADC_SQR2_SQ6_Msk                      /*!< ADC 6th conversion in regular sequence */
4485 #define ADC_SQR2_SQ6_0                    (0x01UL << ADC_SQR2_SQ6_Pos)          /*!< 0x00000040 */
4486 #define ADC_SQR2_SQ6_1                    (0x02UL << ADC_SQR2_SQ6_Pos)          /*!< 0x00000080 */
4487 #define ADC_SQR2_SQ6_2                    (0x04UL << ADC_SQR2_SQ6_Pos)          /*!< 0x00000100 */
4488 #define ADC_SQR2_SQ6_3                    (0x08UL << ADC_SQR2_SQ6_Pos)          /*!< 0x00000200 */
4489 #define ADC_SQR2_SQ6_4                    (0x10UL << ADC_SQR2_SQ6_Pos)          /*!< 0x00000400 */
4490 
4491 #define ADC_SQR2_SQ7_Pos                  (12U)
4492 #define ADC_SQR2_SQ7_Msk                  (0x1FUL << ADC_SQR2_SQ7_Pos)          /*!< 0x0001F000 */
4493 #define ADC_SQR2_SQ7                      ADC_SQR2_SQ7_Msk                      /*!< ADC 7th conversion in regular sequence */
4494 #define ADC_SQR2_SQ7_0                    (0x01UL << ADC_SQR2_SQ7_Pos)          /*!< 0x00001000 */
4495 #define ADC_SQR2_SQ7_1                    (0x02UL << ADC_SQR2_SQ7_Pos)          /*!< 0x00002000 */
4496 #define ADC_SQR2_SQ7_2                    (0x04UL << ADC_SQR2_SQ7_Pos)          /*!< 0x00004000 */
4497 #define ADC_SQR2_SQ7_3                    (0x08UL << ADC_SQR2_SQ7_Pos)          /*!< 0x00008000 */
4498 #define ADC_SQR2_SQ7_4                    (0x10UL << ADC_SQR2_SQ7_Pos)          /*!< 0x00010000 */
4499 
4500 #define ADC_SQR2_SQ8_Pos                  (18U)
4501 #define ADC_SQR2_SQ8_Msk                  (0x1FUL << ADC_SQR2_SQ8_Pos)          /*!< 0x007C0000 */
4502 #define ADC_SQR2_SQ8                      ADC_SQR2_SQ8_Msk                      /*!< ADC 8th conversion in regular sequence */
4503 #define ADC_SQR2_SQ8_0                    (0x01UL << ADC_SQR2_SQ8_Pos)          /*!< 0x00040000 */
4504 #define ADC_SQR2_SQ8_1                    (0x02UL << ADC_SQR2_SQ8_Pos)          /*!< 0x00080000 */
4505 #define ADC_SQR2_SQ8_2                    (0x04UL << ADC_SQR2_SQ8_Pos)          /*!< 0x00100000 */
4506 #define ADC_SQR2_SQ8_3                    (0x08UL << ADC_SQR2_SQ8_Pos)          /*!< 0x00200000 */
4507 #define ADC_SQR2_SQ8_4                    (0x10UL << ADC_SQR2_SQ8_Pos)          /*!< 0x00400000 */
4508 
4509 #define ADC_SQR2_SQ9_Pos                  (24U)
4510 #define ADC_SQR2_SQ9_Msk                  (0x1FUL << ADC_SQR2_SQ9_Pos)          /*!< 0x1F000000 */
4511 #define ADC_SQR2_SQ9                      ADC_SQR2_SQ9_Msk                      /*!< ADC 9th conversion in regular sequence */
4512 #define ADC_SQR2_SQ9_0                    (0x01UL << ADC_SQR2_SQ9_Pos)          /*!< 0x01000000 */
4513 #define ADC_SQR2_SQ9_1                    (0x02UL << ADC_SQR2_SQ9_Pos)          /*!< 0x02000000 */
4514 #define ADC_SQR2_SQ9_2                    (0x04UL << ADC_SQR2_SQ9_Pos)          /*!< 0x04000000 */
4515 #define ADC_SQR2_SQ9_3                    (0x08UL << ADC_SQR2_SQ9_Pos)          /*!< 0x08000000 */
4516 #define ADC_SQR2_SQ9_4                    (0x10UL << ADC_SQR2_SQ9_Pos)          /*!< 0x10000000 */
4517 
4518 /********************  Bit definition for ADC_SQR3 register  ********************/
4519 #define ADC_SQR3_SQ10_Pos                 (0U)
4520 #define ADC_SQR3_SQ10_Msk                 (0x1FUL << ADC_SQR3_SQ10_Pos)         /*!< 0x0000001F */
4521 #define ADC_SQR3_SQ10                     ADC_SQR3_SQ10_Msk                     /*!< ADC 10th conversion in regular sequence */
4522 #define ADC_SQR3_SQ10_0                   (0x01UL << ADC_SQR3_SQ10_Pos)         /*!< 0x00000001 */
4523 #define ADC_SQR3_SQ10_1                   (0x02UL << ADC_SQR3_SQ10_Pos)         /*!< 0x00000002 */
4524 #define ADC_SQR3_SQ10_2                   (0x04UL << ADC_SQR3_SQ10_Pos)         /*!< 0x00000004 */
4525 #define ADC_SQR3_SQ10_3                   (0x08UL << ADC_SQR3_SQ10_Pos)         /*!< 0x00000008 */
4526 #define ADC_SQR3_SQ10_4                   (0x10UL << ADC_SQR3_SQ10_Pos)         /*!< 0x00000010 */
4527 
4528 #define ADC_SQR3_SQ11_Pos                 (6U)
4529 #define ADC_SQR3_SQ11_Msk                 (0x1FUL << ADC_SQR3_SQ11_Pos)         /*!< 0x000007C0 */
4530 #define ADC_SQR3_SQ11                     ADC_SQR3_SQ11_Msk                     /*!< ADC 11th conversion in regular sequence */
4531 #define ADC_SQR3_SQ11_0                   (0x01UL << ADC_SQR3_SQ11_Pos)         /*!< 0x00000040 */
4532 #define ADC_SQR3_SQ11_1                   (0x02UL << ADC_SQR3_SQ11_Pos)         /*!< 0x00000080 */
4533 #define ADC_SQR3_SQ11_2                   (0x04UL << ADC_SQR3_SQ11_Pos)         /*!< 0x00000100 */
4534 #define ADC_SQR3_SQ11_3                   (0x08UL << ADC_SQR3_SQ11_Pos)         /*!< 0x00000200 */
4535 #define ADC_SQR3_SQ11_4                   (0x10UL << ADC_SQR3_SQ11_Pos)         /*!< 0x00000400 */
4536 
4537 #define ADC_SQR3_SQ12_Pos                 (12U)
4538 #define ADC_SQR3_SQ12_Msk                 (0x1FUL << ADC_SQR3_SQ12_Pos)         /*!< 0x0001F000 */
4539 #define ADC_SQR3_SQ12                     ADC_SQR3_SQ12_Msk                     /*!< ADC 12th conversion in regular sequence */
4540 #define ADC_SQR3_SQ12_0                   (0x01UL << ADC_SQR3_SQ12_Pos)         /*!< 0x00001000 */
4541 #define ADC_SQR3_SQ12_1                   (0x02UL << ADC_SQR3_SQ12_Pos)         /*!< 0x00002000 */
4542 #define ADC_SQR3_SQ12_2                   (0x04UL << ADC_SQR3_SQ12_Pos)         /*!< 0x00004000 */
4543 #define ADC_SQR3_SQ12_3                   (0x08UL << ADC_SQR3_SQ12_Pos)         /*!< 0x00008000 */
4544 #define ADC_SQR3_SQ12_4                   (0x10UL << ADC_SQR3_SQ12_Pos)         /*!< 0x00010000 */
4545 
4546 #define ADC_SQR3_SQ13_Pos                 (18U)
4547 #define ADC_SQR3_SQ13_Msk                 (0x1FUL << ADC_SQR3_SQ13_Pos)         /*!< 0x007C0000 */
4548 #define ADC_SQR3_SQ13                     ADC_SQR3_SQ13_Msk                     /*!< ADC 13th conversion in regular sequence */
4549 #define ADC_SQR3_SQ13_0                   (0x01UL << ADC_SQR3_SQ13_Pos)         /*!< 0x00040000 */
4550 #define ADC_SQR3_SQ13_1                   (0x02UL << ADC_SQR3_SQ13_Pos)         /*!< 0x00080000 */
4551 #define ADC_SQR3_SQ13_2                   (0x04UL << ADC_SQR3_SQ13_Pos)         /*!< 0x00100000 */
4552 #define ADC_SQR3_SQ13_3                   (0x08UL << ADC_SQR3_SQ13_Pos)         /*!< 0x00200000 */
4553 #define ADC_SQR3_SQ13_4                   (0x10UL << ADC_SQR3_SQ13_Pos)         /*!< 0x00400000 */
4554 
4555 #define ADC_SQR3_SQ14_Pos                 (24U)
4556 #define ADC_SQR3_SQ14_Msk                 (0x1FUL << ADC_SQR3_SQ14_Pos)         /*!< 0x1F000000 */
4557 #define ADC_SQR3_SQ14                     ADC_SQR3_SQ14_Msk                     /*!< ADC 14th conversion in regular sequence */
4558 #define ADC_SQR3_SQ14_0                   (0x01UL << ADC_SQR3_SQ14_Pos)         /*!< 0x01000000 */
4559 #define ADC_SQR3_SQ14_1                   (0x02UL << ADC_SQR3_SQ14_Pos)         /*!< 0x02000000 */
4560 #define ADC_SQR3_SQ14_2                   (0x04UL << ADC_SQR3_SQ14_Pos)         /*!< 0x04000000 */
4561 #define ADC_SQR3_SQ14_3                   (0x08UL << ADC_SQR3_SQ14_Pos)         /*!< 0x08000000 */
4562 #define ADC_SQR3_SQ14_4                   (0x10UL << ADC_SQR3_SQ14_Pos)         /*!< 0x10000000 */
4563 
4564 /********************  Bit definition for ADC_SQR4 register  ********************/
4565 #define ADC_SQR4_SQ15_Pos                 (0U)
4566 #define ADC_SQR4_SQ15_Msk                 (0x1FUL << ADC_SQR4_SQ15_Pos)         /*!< 0x0000001F */
4567 #define ADC_SQR4_SQ15                     ADC_SQR4_SQ15_Msk                     /*!< ADC 15th conversion in regular sequence */
4568 #define ADC_SQR4_SQ15_0                   (0x01UL << ADC_SQR4_SQ15_Pos)         /*!< 0x00000001 */
4569 #define ADC_SQR4_SQ15_1                   (0x02UL << ADC_SQR4_SQ15_Pos)         /*!< 0x00000002 */
4570 #define ADC_SQR4_SQ15_2                   (0x04UL << ADC_SQR4_SQ15_Pos)         /*!< 0x00000004 */
4571 #define ADC_SQR4_SQ15_3                   (0x08UL << ADC_SQR4_SQ15_Pos)         /*!< 0x00000008 */
4572 #define ADC_SQR4_SQ15_4                   (0x10UL << ADC_SQR4_SQ15_Pos)         /*!< 0x00000010 */
4573 
4574 #define ADC_SQR4_SQ16_Pos                 (6U)
4575 #define ADC_SQR4_SQ16_Msk                 (0x1FUL << ADC_SQR4_SQ16_Pos)         /*!< 0x000007C0 */
4576 #define ADC_SQR4_SQ16                     ADC_SQR4_SQ16_Msk                     /*!< ADC 16th conversion in regular sequence */
4577 #define ADC_SQR4_SQ16_0                   (0x01UL << ADC_SQR4_SQ16_Pos)         /*!< 0x00000040 */
4578 #define ADC_SQR4_SQ16_1                   (0x02UL << ADC_SQR4_SQ16_Pos)         /*!< 0x00000080 */
4579 #define ADC_SQR4_SQ16_2                   (0x04UL << ADC_SQR4_SQ16_Pos)         /*!< 0x00000100 */
4580 #define ADC_SQR4_SQ16_3                   (0x08UL << ADC_SQR4_SQ16_Pos)         /*!< 0x00000200 */
4581 #define ADC_SQR4_SQ16_4                   (0x10UL << ADC_SQR4_SQ16_Pos)         /*!< 0x00000400 */
4582 /********************  Bit definition for ADC_DR register  ********************/
4583 #define ADC_DR_RDATA_Pos                  (0U)
4584 #define ADC_DR_RDATA_Msk                  (0xFFFFFFFFUL << ADC_DR_RDATA_Pos)    /*!< 0xFFFFFFFF */
4585 #define ADC_DR_RDATA                      ADC_DR_RDATA_Msk                      /*!< ADC regular Data converted */
4586 
4587 /********************  Bit definition for ADC_PW register  ********************/
4588 #define ADC4_PWRR_AUTOFF_Pos              (0U)
4589 #define ADC4_PWRR_AUTOFF_Msk              (0x1UL << ADC4_PWRR_AUTOFF_Pos)       /*!< 0x00000001 */
4590 #define ADC4_PWRR_AUTOFF                  ADC4_PWRR_AUTOFF_Msk                  /*!< ADC Auto-Off mode */
4591 #define ADC4_PWRR_DPD_Pos                 (1U)
4592 #define ADC4_PWRR_DPD_Msk                 (0x1UL << ADC4_PWRR_DPD_Pos)          /*!< 0x00000002 */
4593 #define ADC4_PWRR_DPD                     ADC4_PWRR_DPD_Msk                     /*!< ADC Deep Power mode */
4594 #define ADC4_PWRR_VREFPROT_Pos            (2U)
4595 #define ADC4_PWRR_VREFPROT_Msk            (0x1UL << ADC4_PWRR_VREFPROT_Pos)     /*!< 0x00000004 */
4596 #define ADC4_PWRR_VREFPROT                ADC4_PWRR_VREFPROT_Msk                /*!< ADC Vref protection */
4597 #define ADC4_PWRR_VREFSECSMP_Pos          (3U)
4598 #define ADC4_PWRR_VREFSECSMP_Msk          (0x1UL << ADC4_PWRR_VREFSECSMP_Pos)   /*!< 0x00000008 */
4599 #define ADC4_PWRR_VREFSECSMP              ADC4_PWRR_VREFSECSMP_Msk              /*!< ADC Vref Second Sample */
4600 
4601 /* Legacy definitions */
4602 #define ADC4_PW_AUTOFF_Pos                ADC4_PWRR_AUTOFF_Pos
4603 #define ADC4_PW_AUTOFF_Msk                ADC4_PWRR_AUTOFF_Msk
4604 #define ADC4_PW_AUTOFF                    ADC4_PWRR_AUTOFF
4605 #define ADC4_PW_DPD_Pos                   ADC4_PWRR_DPD_Pos
4606 #define ADC4_PW_DPD_Msk                   ADC4_PWRR_DPD_Msk
4607 #define ADC4_PW_DPD                       ADC4_PWRR_DPD
4608 #define ADC4_PW_VREFPROT_Pos              ADC4_PWRR_VREFPROT_Pos
4609 #define ADC4_PW_VREFPROT_Msk              ADC4_PWRR_VREFPROT_Msk
4610 #define ADC4_PW_VREFPROT                  ADC4_PWRR_VREFPROT
4611 #define ADC4_PW_VREFSECSMP_Pos            ADC4_PWRR_VREFSECSMP_Pos
4612 #define ADC4_PW_VREFSECSMP_Msk            ADC4_PWRR_VREFSECSMP_Msk
4613 #define ADC4_PW_VREFSECSMP                ADC4_PWRR_VREFSECSMP
4614 
4615 /********************  Bit definition for ADC_JSQR register  ********************/
4616 #define ADC_JSQR_JL_Pos                   (0U)
4617 #define ADC_JSQR_JL_Msk                   (0x3UL << ADC_JSQR_JL_Pos)            /*!< 0x00000003 */
4618 #define ADC_JSQR_JL                       ADC_JSQR_JL_Msk                       /*!< ADC injected channel sequence length */
4619 #define ADC_JSQR_JL_0                     (0x1UL << ADC_JSQR_JL_Pos)            /*!< 0x00000001 */
4620 #define ADC_JSQR_JL_1                     (0x2UL << ADC_JSQR_JL_Pos)            /*!< 0x00000002 */
4621 
4622 #define ADC_JSQR_JEXTSEL_Pos              (2U)
4623 #define ADC_JSQR_JEXTSEL_Msk              (0x1FUL << ADC_JSQR_JEXTSEL_Pos)      /*!< 0x0000007C */
4624 #define ADC_JSQR_JEXTSEL                  ADC_JSQR_JEXTSEL_Msk                  /*!< ADC external trigger selection for injected group */
4625 #define ADC_JSQR_JEXTSEL_0                (0x01UL << ADC_JSQR_JEXTSEL_Pos)      /*!< 0x00000004 */
4626 #define ADC_JSQR_JEXTSEL_1                (0x02UL << ADC_JSQR_JEXTSEL_Pos)      /*!< 0x00000008 */
4627 #define ADC_JSQR_JEXTSEL_2                (0x04UL << ADC_JSQR_JEXTSEL_Pos)      /*!< 0x00000010 */
4628 #define ADC_JSQR_JEXTSEL_3                (0x08UL << ADC_JSQR_JEXTSEL_Pos)      /*!< 0x00000020 */
4629 #define ADC_JSQR_JEXTSEL_4                (0x10UL << ADC_JSQR_JEXTSEL_Pos)      /*!< 0x00000040 */
4630 
4631 #define ADC_JSQR_JEXTEN_Pos               (7U)
4632 #define ADC_JSQR_JEXTEN_Msk               (0x3UL << ADC_JSQR_JEXTEN_Pos)        /*!< 0x00000180 */
4633 #define ADC_JSQR_JEXTEN                   ADC_JSQR_JEXTEN_Msk                   /*!< ADC external trigger enable and polarity selection for injected channels */
4634 #define ADC_JSQR_JEXTEN_0                 (0x1UL << ADC_JSQR_JEXTEN_Pos)        /*!< 0x00000080 */
4635 #define ADC_JSQR_JEXTEN_1                 (0x2UL << ADC_JSQR_JEXTEN_Pos)        /*!< 0x00000100 */
4636 
4637 #define ADC_JSQR_JSQ1_Pos                 (9U)
4638 #define ADC_JSQR_JSQ1_Msk                 (0x1FUL << ADC_JSQR_JSQ1_Pos)         /*!< 0x00003E00 */
4639 #define ADC_JSQR_JSQ1                     ADC_JSQR_JSQ1_Msk                     /*!< ADC 1st conversion in injected sequence */
4640 #define ADC_JSQR_JSQ1_0                   (0x01UL << ADC_JSQR_JSQ1_Pos)         /*!< 0x00000200 */
4641 #define ADC_JSQR_JSQ1_1                   (0x02UL << ADC_JSQR_JSQ1_Pos)         /*!< 0x00000400 */
4642 #define ADC_JSQR_JSQ1_2                   (0x04UL << ADC_JSQR_JSQ1_Pos)         /*!< 0x00000800 */
4643 #define ADC_JSQR_JSQ1_3                   (0x08UL << ADC_JSQR_JSQ1_Pos)         /*!< 0x00001000 */
4644 #define ADC_JSQR_JSQ1_4                   (0x10UL << ADC_JSQR_JSQ1_Pos)         /*!< 0x00002000 */
4645 
4646 #define ADC_JSQR_JSQ2_Pos                 (15U)
4647 #define ADC_JSQR_JSQ2_Msk                 (0x1FUL << ADC_JSQR_JSQ2_Pos)         /*!< 0x000F8000 */
4648 #define ADC_JSQR_JSQ2                     ADC_JSQR_JSQ2_Msk                     /*!< ADC 2nd conversion in injected sequence */
4649 #define ADC_JSQR_JSQ2_0                   (0x01UL << ADC_JSQR_JSQ2_Pos)         /*!< 0x00008000 */
4650 #define ADC_JSQR_JSQ2_1                   (0x02UL << ADC_JSQR_JSQ2_Pos)         /*!< 0x00010000 */
4651 #define ADC_JSQR_JSQ2_2                   (0x04UL << ADC_JSQR_JSQ2_Pos)         /*!< 0x00020000 */
4652 #define ADC_JSQR_JSQ2_3                   (0x08UL << ADC_JSQR_JSQ2_Pos)         /*!< 0x00040000 */
4653 #define ADC_JSQR_JSQ2_4                   (0x10UL << ADC_JSQR_JSQ2_Pos)         /*!< 0x00080000 */
4654 
4655 #define ADC_JSQR_JSQ3_Pos                 (21U)
4656 #define ADC_JSQR_JSQ3_Msk                 (0x1FUL << ADC_JSQR_JSQ3_Pos)         /*!< 0x03E00000 */
4657 #define ADC_JSQR_JSQ3                     ADC_JSQR_JSQ3_Msk                     /*!< ADC 3rd conversion in injected sequence */
4658 #define ADC_JSQR_JSQ3_0                   (0x01UL << ADC_JSQR_JSQ3_Pos)         /*!< 0x00200000 */
4659 #define ADC_JSQR_JSQ3_1                   (0x02UL << ADC_JSQR_JSQ3_Pos)         /*!< 0x00400000 */
4660 #define ADC_JSQR_JSQ3_2                   (0x04UL << ADC_JSQR_JSQ3_Pos)         /*!< 0x00800000 */
4661 #define ADC_JSQR_JSQ3_3                   (0x08UL << ADC_JSQR_JSQ3_Pos)         /*!< 0x01000000 */
4662 #define ADC_JSQR_JSQ3_4                   (0x10UL << ADC_JSQR_JSQ3_Pos)         /*!< 0x02000000 */
4663 
4664 #define ADC_JSQR_JSQ4_Pos                 (27U)
4665 #define ADC_JSQR_JSQ4_Msk                 (0x1FUL << ADC_JSQR_JSQ4_Pos)         /*!< 0xF8000000 */
4666 #define ADC_JSQR_JSQ4                     ADC_JSQR_JSQ4_Msk                     /*!< ADC 4th conversion in injected sequence */
4667 #define ADC_JSQR_JSQ4_0                   (0x01UL << ADC_JSQR_JSQ4_Pos)         /*!< 0x08000000 */
4668 #define ADC_JSQR_JSQ4_1                   (0x02UL << ADC_JSQR_JSQ4_Pos)         /*!< 0x10000000 */
4669 #define ADC_JSQR_JSQ4_2                   (0x04UL << ADC_JSQR_JSQ4_Pos)         /*!< 0x20000000 */
4670 #define ADC_JSQR_JSQ4_3                   (0x08UL << ADC_JSQR_JSQ4_Pos)         /*!< 0x40000000 */
4671 #define ADC_JSQR_JSQ4_4                   (0x10UL << ADC_JSQR_JSQ4_Pos)         /*!< 0x80000000 */
4672 
4673 /********************  Bit definition for ADC_OFR1 register  ********************/
4674 #define ADC_OFR1_OFFSET1_Pos              (0U)
4675 #define ADC_OFR1_OFFSET1_Msk              (0x00FFFFFFUL << ADC_OFR1_OFFSET1_Pos)/*!< 0x00FFFFFF */
4676 #define ADC_OFR1_OFFSET1                  ADC_OFR1_OFFSET1_Msk                  /*!< ADC data offset 1 for channel programmed into bits OFFSET1_CH[4:0] */
4677 #define ADC_OFR1_OFFSET1_0                (0x0000001UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000001 */
4678 #define ADC_OFR1_OFFSET1_1                (0x0000002UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000002 */
4679 #define ADC_OFR1_OFFSET1_2                (0x0000004UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000004 */
4680 #define ADC_OFR1_OFFSET1_3                (0x0000008UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000008 */
4681 #define ADC_OFR1_OFFSET1_4                (0x0000010UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000010 */
4682 #define ADC_OFR1_OFFSET1_5                (0x0000020UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000020 */
4683 #define ADC_OFR1_OFFSET1_6                (0x0000040UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000040 */
4684 #define ADC_OFR1_OFFSET1_7                (0x0000080UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000080 */
4685 #define ADC_OFR1_OFFSET1_8                (0x0000100UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000100 */
4686 #define ADC_OFR1_OFFSET1_9                (0x0000200UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000200 */
4687 #define ADC_OFR1_OFFSET1_10               (0x0000400UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000400 */
4688 #define ADC_OFR1_OFFSET1_11               (0x0000800UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000800 */
4689 #define ADC_OFR1_OFFSET1_12               (0x0001000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00001000 */
4690 #define ADC_OFR1_OFFSET1_13               (0x0002000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00002000 */
4691 #define ADC_OFR1_OFFSET1_14               (0x0004000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00004000 */
4692 #define ADC_OFR1_OFFSET1_15               (0x0008000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00008000 */
4693 #define ADC_OFR1_OFFSET1_16               (0x0010000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00010000 */
4694 #define ADC_OFR1_OFFSET1_17               (0x0020000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00020000 */
4695 #define ADC_OFR1_OFFSET1_18               (0x0040000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00040000 */
4696 #define ADC_OFR1_OFFSET1_19               (0x0080000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00080000 */
4697 #define ADC_OFR1_OFFSET1_20               (0x0100000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00100000 */
4698 #define ADC_OFR1_OFFSET1_21               (0x0200000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00200000 */
4699 #define ADC_OFR1_OFFSET1_22               (0x0400000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00400000 */
4700 #define ADC_OFR1_OFFSET1_23               (0x0800000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00800000 */
4701 
4702 #define ADC_OFR1_OFFSETPOS_Pos            (24U)
4703 #define ADC_OFR1_OFFSETPOS_Msk            (0x1UL << ADC_OFR1_OFFSETPOS_Pos)     /*!< 0x01000000 */
4704 #define ADC_OFR1_OFFSETPOS                ADC_OFR1_OFFSETPOS_Msk                /*!< ADC offset number 1 positive */
4705 #define ADC_OFR1_USAT_Pos                 (25U)
4706 #define ADC_OFR1_USAT_Msk                 (0x1UL << ADC_OFR1_USAT_Pos)          /*!< 0x02000000 */
4707 #define ADC_OFR1_USAT                     ADC_OFR1_USAT_Msk                     /*!< ADC offset number 1 saturation enable */
4708 
4709 #define ADC_OFR1_SSAT_Pos                 (26U)
4710 #define ADC_OFR1_SSAT_Msk                 (0x1UL << ADC_OFR1_SSAT_Pos)          /*!< 0x80000000 */
4711 #define ADC_OFR1_SSAT                     ADC_OFR1_SSAT_Msk                     /*!< ADC Signed saturation Enable */
4712 
4713 #define ADC_OFR1_OFFSET1_CH_Pos           (27U)
4714 #define ADC_OFR1_OFFSET1_CH_Msk           (0x1FUL << ADC_OFR1_OFFSET1_CH_Pos)   /*!< 0x7C000000 */
4715 #define ADC_OFR1_OFFSET1_CH               ADC_OFR1_OFFSET1_CH_Msk               /*!< ADC Channel selection for the data offset 1 */
4716 #define ADC_OFR1_OFFSET1_CH_0             (0x01UL << ADC_OFR1_OFFSET1_CH_Pos)   /*!< 0x04000000 */
4717 #define ADC_OFR1_OFFSET1_CH_1             (0x02UL << ADC_OFR1_OFFSET1_CH_Pos)   /*!< 0x08000000 */
4718 #define ADC_OFR1_OFFSET1_CH_2             (0x04UL << ADC_OFR1_OFFSET1_CH_Pos)   /*!< 0x10000000 */
4719 #define ADC_OFR1_OFFSET1_CH_3             (0x08UL << ADC_OFR1_OFFSET1_CH_Pos)   /*!< 0x20000000 */
4720 #define ADC_OFR1_OFFSET1_CH_4             (0x10UL << ADC_OFR1_OFFSET1_CH_Pos)   /*!< 0x40000000 */
4721 
4722 /********************  Bit definition for ADC_OFR2 register  ********************/
4723 #define ADC_OFR2_OFFSET2_Pos              (0U)
4724 #define ADC_OFR2_OFFSET2_Msk              (0x00FFFFFFUL << ADC_OFR2_OFFSET2_Pos)/*!< 0x00FFFFFF */
4725 #define ADC_OFR2_OFFSET2                  ADC_OFR2_OFFSET2_Msk                  /*!< ADC data offset 2 for channel programmed into bits OFFSET2_CH[4:0] */
4726 #define ADC_OFR2_OFFSET2_0                (0x0000001UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000001 */
4727 #define ADC_OFR2_OFFSET2_1                (0x0000002UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000002 */
4728 #define ADC_OFR2_OFFSET2_2                (0x0000004UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000004 */
4729 #define ADC_OFR2_OFFSET2_3                (0x0000008UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000008 */
4730 #define ADC_OFR2_OFFSET2_4                (0x0000010UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000010 */
4731 #define ADC_OFR2_OFFSET2_5                (0x0000020UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000020 */
4732 #define ADC_OFR2_OFFSET2_6                (0x0000040UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000040 */
4733 #define ADC_OFR2_OFFSET2_7                (0x0000080UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000080 */
4734 #define ADC_OFR2_OFFSET2_8                (0x0000100UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000100 */
4735 #define ADC_OFR2_OFFSET2_9                (0x0000200UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000200 */
4736 #define ADC_OFR2_OFFSET2_10               (0x0000400UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000400 */
4737 #define ADC_OFR2_OFFSET2_11               (0x0000800UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000800 */
4738 #define ADC_OFR2_OFFSET2_12               (0x0001000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00001000 */
4739 #define ADC_OFR2_OFFSET2_13               (0x0002000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00002000 */
4740 #define ADC_OFR2_OFFSET2_14               (0x0004000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00004000 */
4741 #define ADC_OFR2_OFFSET2_15               (0x0008000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00008000 */
4742 #define ADC_OFR2_OFFSET2_16               (0x0010000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00010000 */
4743 #define ADC_OFR2_OFFSET2_17               (0x0020000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00020000 */
4744 #define ADC_OFR2_OFFSET2_18               (0x0040000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00040000 */
4745 #define ADC_OFR2_OFFSET2_19               (0x0080000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00080000 */
4746 #define ADC_OFR2_OFFSET2_20               (0x0100000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00100000 */
4747 #define ADC_OFR2_OFFSET2_21               (0x0200000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00200000 */
4748 #define ADC_OFR2_OFFSET2_22               (0x0400000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00400000 */
4749 #define ADC_OFR2_OFFSET2_23               (0x0800000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00800000 */
4750 
4751 #define ADC_OFR2_OFFSETPOS_Pos            (24U)
4752 #define ADC_OFR2_OFFSETPOS_Msk            (0x1UL << ADC_OFR2_OFFSETPOS_Pos)     /*!< 0x01000000 */
4753 #define ADC_OFR2_OFFSETPOS                ADC_OFR2_OFFSETPOS_Msk                /*!< ADC offset number 1 positive */
4754 #define ADC_OFR2_USAT_Pos                 (25U)
4755 #define ADC_OFR2_USAT_Msk                 (0x1UL << ADC_OFR2_USAT_Pos)          /*!< 0x02000000 */
4756 #define ADC_OFR2_USAT                     ADC_OFR2_USAT_Msk                     /*!< ADC offset number 1 saturation enable */
4757 
4758 #define ADC_OFR2_SSAT_Pos                 (26U)
4759 #define ADC_OFR2_SSAT_Msk                 (0x1UL << ADC_OFR2_SSAT_Pos)          /*!< 0x80000000 */
4760 #define ADC_OFR2_SSAT                     ADC_OFR2_SSAT_Msk                     /*!< ADC Signed saturation Enable */
4761 
4762 #define ADC_OFR2_OFFSET2_CH_Pos           (27U)
4763 #define ADC_OFR2_OFFSET2_CH_Msk           (0x1FUL << ADC_OFR2_OFFSET2_CH_Pos)   /*!< 0x7C000000 */
4764 #define ADC_OFR2_OFFSET2_CH               ADC_OFR2_OFFSET2_CH_Msk               /*!< ADC Channel selection for the data offset 2 */
4765 #define ADC_OFR2_OFFSET2_CH_0             (0x01UL << ADC_OFR2_OFFSET2_CH_Pos)   /*!< 0x04000000 */
4766 #define ADC_OFR2_OFFSET2_CH_1             (0x02UL << ADC_OFR2_OFFSET2_CH_Pos)   /*!< 0x08000000 */
4767 #define ADC_OFR2_OFFSET2_CH_2             (0x04UL << ADC_OFR2_OFFSET2_CH_Pos)   /*!< 0x10000000 */
4768 #define ADC_OFR2_OFFSET2_CH_3             (0x08UL << ADC_OFR2_OFFSET2_CH_Pos)   /*!< 0x20000000 */
4769 #define ADC_OFR2_OFFSET2_CH_4             (0x10UL << ADC_OFR2_OFFSET2_CH_Pos)   /*!< 0x40000000 */
4770 
4771 /********************  Bit definition for ADC_OFR3 register  ********************/
4772 #define ADC_OFR3_OFFSET3_Pos              (0U)
4773 #define ADC_OFR3_OFFSET3_Msk              (0x00FFFFFFUL << ADC_OFR3_OFFSET3_Pos)/*!< 0x00FFFFFF */
4774 #define ADC_OFR3_OFFSET3                  ADC_OFR3_OFFSET3_Msk                  /*!< ADC data offset 3 for channel programmed into bits OFFSET3_CH[4:0] */
4775 #define ADC_OFR3_OFFSET3_0                (0x0000001UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000001 */
4776 #define ADC_OFR3_OFFSET3_1                (0x0000002UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000002 */
4777 #define ADC_OFR3_OFFSET3_2                (0x0000004UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000004 */
4778 #define ADC_OFR3_OFFSET3_3                (0x0000008UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000008 */
4779 #define ADC_OFR3_OFFSET3_4                (0x0000010UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000010 */
4780 #define ADC_OFR3_OFFSET3_5                (0x0000020UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000020 */
4781 #define ADC_OFR3_OFFSET3_6                (0x0000040UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000040 */
4782 #define ADC_OFR3_OFFSET3_7                (0x0000080UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000080 */
4783 #define ADC_OFR3_OFFSET3_8                (0x0000100UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000100 */
4784 #define ADC_OFR3_OFFSET3_9                (0x0000200UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000200 */
4785 #define ADC_OFR3_OFFSET3_10               (0x0000400UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000400 */
4786 #define ADC_OFR3_OFFSET3_11               (0x0000800UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000800 */
4787 #define ADC_OFR3_OFFSET3_12               (0x0001000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00001000 */
4788 #define ADC_OFR3_OFFSET3_13               (0x0002000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00002000 */
4789 #define ADC_OFR3_OFFSET3_14               (0x0004000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00004000 */
4790 #define ADC_OFR3_OFFSET3_15               (0x0008000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00008000 */
4791 #define ADC_OFR3_OFFSET3_16               (0x0010000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00010000 */
4792 #define ADC_OFR3_OFFSET3_17               (0x0020000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00020000 */
4793 #define ADC_OFR3_OFFSET3_18               (0x0040000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00040000 */
4794 #define ADC_OFR3_OFFSET3_19               (0x0080000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00080000 */
4795 #define ADC_OFR3_OFFSET3_20               (0x0100000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00100000 */
4796 #define ADC_OFR3_OFFSET3_21               (0x0200000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00200000 */
4797 #define ADC_OFR3_OFFSET3_22               (0x0400000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00400000 */
4798 #define ADC_OFR3_OFFSET3_23               (0x0800000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00800000 */
4799 
4800 #define ADC_OFR3_OFFSETPOS_Pos            (24U)
4801 #define ADC_OFR3_OFFSETPOS_Msk            (0x1UL << ADC_OFR3_OFFSETPOS_Pos)     /*!< 0x01000000 */
4802 #define ADC_OFR3_OFFSETPOS                ADC_OFR3_OFFSETPOS_Msk                /*!< ADC offset number 1 positive */
4803 #define ADC_OFR3_USAT_Pos                 (25U)
4804 #define ADC_OFR3_USAT_Msk                 (0x1UL << ADC_OFR3_USAT_Pos)          /*!< 0x02000000 */
4805 #define ADC_OFR3_USAT                     ADC_OFR3_USAT_Msk                     /*!< ADC offset number 1 saturation enable */
4806 
4807 #define ADC_OFR3_SSAT_Pos                 (26U)
4808 #define ADC_OFR3_SSAT_Msk                 (0x1UL << ADC_OFR3_SSAT_Pos)          /*!< 0x80000000 */
4809 #define ADC_OFR3_SSAT                     ADC_OFR3_SSAT_Msk                     /*!< ADC Signed saturation Enable */
4810 
4811 #define ADC_OFR3_OFFSET3_CH_Pos           (27U)
4812 #define ADC_OFR3_OFFSET3_CH_Msk           (0x1FUL << ADC_OFR3_OFFSET3_CH_Pos)   /*!< 0x7C000000 */
4813 #define ADC_OFR3_OFFSET3_CH               ADC_OFR3_OFFSET3_CH_Msk               /*!< ADC Channel selection for the data offset 3 */
4814 #define ADC_OFR3_OFFSET3_CH_0             (0x01UL << ADC_OFR3_OFFSET3_CH_Pos)   /*!< 0x04000000 */
4815 #define ADC_OFR3_OFFSET3_CH_1             (0x02UL << ADC_OFR3_OFFSET3_CH_Pos)   /*!< 0x08000000 */
4816 #define ADC_OFR3_OFFSET3_CH_2             (0x04UL << ADC_OFR3_OFFSET3_CH_Pos)   /*!< 0x10000000 */
4817 #define ADC_OFR3_OFFSET3_CH_3             (0x08UL << ADC_OFR3_OFFSET3_CH_Pos)   /*!< 0x20000000 */
4818 #define ADC_OFR3_OFFSET3_CH_4             (0x10UL << ADC_OFR3_OFFSET3_CH_Pos)   /*!< 0x40000000 */
4819 
4820 /********************  Bit definition for ADC_OFR4 register  ********************/
4821 #define ADC_OFR4_OFFSET4_Pos              (0U)
4822 #define ADC_OFR4_OFFSET4_Msk              (0x00FFFFFFUL << ADC_OFR4_OFFSET4_Pos)/*!< 0x00FFFFFF */
4823 #define ADC_OFR4_OFFSET4                  ADC_OFR4_OFFSET4_Msk                  /*!< ADC data offset 4 for channel programmed into bits OFFSET4_CH[4:0] */
4824 #define ADC_OFR4_OFFSET4_0                (0x0000001UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000001 */
4825 #define ADC_OFR4_OFFSET4_1                (0x0000002UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000002 */
4826 #define ADC_OFR4_OFFSET4_2                (0x0000004UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000004 */
4827 #define ADC_OFR4_OFFSET4_3                (0x0000008UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000008 */
4828 #define ADC_OFR4_OFFSET4_4                (0x0000010UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000010 */
4829 #define ADC_OFR4_OFFSET4_5                (0x0000020UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000020 */
4830 #define ADC_OFR4_OFFSET4_6                (0x0000040UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000040 */
4831 #define ADC_OFR4_OFFSET4_7                (0x0000080UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000080 */
4832 #define ADC_OFR4_OFFSET4_8                (0x0000100UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000100 */
4833 #define ADC_OFR4_OFFSET4_9                (0x0000200UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000200 */
4834 #define ADC_OFR4_OFFSET4_10               (0x0000400UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000400 */
4835 #define ADC_OFR4_OFFSET4_11               (0x0000800UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000800 */
4836 #define ADC_OFR4_OFFSET4_12               (0x0001000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00001000 */
4837 #define ADC_OFR4_OFFSET4_13               (0x0002000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00002000 */
4838 #define ADC_OFR4_OFFSET4_14               (0x0004000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00004000 */
4839 #define ADC_OFR4_OFFSET4_15               (0x0008000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00008000 */
4840 #define ADC_OFR4_OFFSET4_16               (0x0010000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00010000 */
4841 #define ADC_OFR4_OFFSET4_17               (0x0020000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00020000 */
4842 #define ADC_OFR4_OFFSET4_18               (0x0040000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00040000 */
4843 #define ADC_OFR4_OFFSET4_19               (0x0080000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00080000 */
4844 #define ADC_OFR4_OFFSET4_20               (0x0100000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00100000 */
4845 #define ADC_OFR4_OFFSET4_21               (0x0200000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00200000 */
4846 #define ADC_OFR4_OFFSET4_22               (0x0400000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00400000 */
4847 #define ADC_OFR4_OFFSET4_23               (0x0800000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00800000 */
4848 
4849 #define ADC_OFR4_OFFSETPOS_Pos            (24U)
4850 #define ADC_OFR4_OFFSETPOS_Msk            (0x1UL << ADC_OFR4_OFFSETPOS_Pos)     /*!< 0x01000000 */
4851 #define ADC_OFR4_OFFSETPOS                ADC_OFR4_OFFSETPOS_Msk                /*!< ADC offset number 1 positive */
4852 #define ADC_OFR4_USAT_Pos                 (25U)
4853 #define ADC_OFR4_USAT_Msk                 (0x1UL << ADC_OFR4_USAT_Pos)          /*!< 0x02000000 */
4854 #define ADC_OFR4_USAT                     ADC_OFR4_USAT_Msk                     /*!< ADC offset number 1 saturation enable */
4855 
4856 #define ADC_OFR4_SSAT_Pos                 (26U)
4857 #define ADC_OFR4_SSAT_Msk                 (0x1UL << ADC_OFR4_SSAT_Pos)          /*!< 0x80000000 */
4858 #define ADC_OFR4_SSAT                     ADC_OFR4_SSAT_Msk                     /*!< ADC Signed saturation Enable */
4859 
4860 #define ADC_OFR4_OFFSET4_CH_Pos           (27U)
4861 #define ADC_OFR4_OFFSET4_CH_Msk           (0x1FUL << ADC_OFR4_OFFSET4_CH_Pos)   /*!< 0x7C000000 */
4862 #define ADC_OFR4_OFFSET4_CH               ADC_OFR4_OFFSET4_CH_Msk               /*!< ADC Channel selection for the data offset 4 */
4863 #define ADC_OFR4_OFFSET4_CH_0             (0x01UL << ADC_OFR4_OFFSET4_CH_Pos)   /*!< 0x04000000 */
4864 #define ADC_OFR4_OFFSET4_CH_1             (0x02UL << ADC_OFR4_OFFSET4_CH_Pos)   /*!< 0x08000000 */
4865 #define ADC_OFR4_OFFSET4_CH_2             (0x04UL << ADC_OFR4_OFFSET4_CH_Pos)   /*!< 0x10000000 */
4866 #define ADC_OFR4_OFFSET4_CH_3             (0x08UL << ADC_OFR4_OFFSET4_CH_Pos)   /*!< 0x20000000 */
4867 #define ADC_OFR4_OFFSET4_CH_4             (0x10UL << ADC_OFR4_OFFSET4_CH_Pos)   /*!< 0x40000000 */
4868 
4869 /********************  Bit definition for ADC_GCOMP register  ********************/
4870 #define ADC_GCOMP_GCOMPCOEFF_Pos          (0U)
4871 #define ADC_GCOMP_GCOMPCOEFF_Msk          (0x3FFFUL << ADC_GCOMP_GCOMPCOEFF_Pos)/*!< 0x00003FFF */
4872 #define ADC_GCOMP_GCOMPCOEFF               ADC_GCOMP_GCOMPCOEFF_Msk             /*!< ADC Injected DATA */
4873 #define ADC_GCOMP_GCOMP_Pos               (31U)
4874 #define ADC_GCOMP_GCOMP_Msk               (0x1UL << ADC_GCOMP_GCOMP_Pos)        /*!< 0x00003FFF */
4875 #define ADC_GCOMP_GCOMP                   ADC_GCOMP_GCOMP_Msk                   /*!< ADC Injected DATA */
4876 
4877 /********************  Bit definition for ADC_JDR1 register  ********************/
4878 #define ADC_JDR1_JDATA_Pos                (0U)
4879 #define ADC_JDR1_JDATA_Msk                (0xFFFFFFFFUL << ADC_JDR1_JDATA_Pos)  /*!< 0xFFFFFFFF */
4880 #define ADC_JDR1_JDATA                    ADC_JDR1_JDATA_Msk                    /*!< ADC Injected DATA */
4881 #define ADC_JDR1_JDATA_0                  (0x00000001UL << ADC_JDR1_JDATA_Pos)  /*!< 0x00000001 */
4882 #define ADC_JDR1_JDATA_1                  (0x00000002UL << ADC_JDR1_JDATA_Pos)  /*!< 0x00000002 */
4883 #define ADC_JDR1_JDATA_2                  (0x00000004UL << ADC_JDR1_JDATA_Pos)  /*!< 0x00000004 */
4884 #define ADC_JDR1_JDATA_3                  (0x00000008UL << ADC_JDR1_JDATA_Pos)  /*!< 0x00000008 */
4885 #define ADC_JDR1_JDATA_4                  (0x00000010UL << ADC_JDR1_JDATA_Pos)  /*!< 0x00000010 */
4886 #define ADC_JDR1_JDATA_5                  (0x00000020UL << ADC_JDR1_JDATA_Pos)  /*!< 0x00000020 */
4887 #define ADC_JDR1_JDATA_6                  (0x00000040UL << ADC_JDR1_JDATA_Pos)  /*!< 0x00000040 */
4888 #define ADC_JDR1_JDATA_7                  (0x00000080UL << ADC_JDR1_JDATA_Pos)  /*!< 0x00000080 */
4889 #define ADC_JDR1_JDATA_8                  (0x00000100UL << ADC_JDR1_JDATA_Pos)  /*!< 0x00000100 */
4890 #define ADC_JDR1_JDATA_9                  (0x00000200UL << ADC_JDR1_JDATA_Pos)  /*!< 0x00000200 */
4891 #define ADC_JDR1_JDATA_10                 (0x00000400UL << ADC_JDR1_JDATA_Pos)  /*!< 0x00000400 */
4892 #define ADC_JDR1_JDATA_11                 (0x00000800UL << ADC_JDR1_JDATA_Pos)  /*!< 0x00000800 */
4893 #define ADC_JDR1_JDATA_12                 (0x00001000UL << ADC_JDR1_JDATA_Pos)  /*!< 0x00001000 */
4894 #define ADC_JDR1_JDATA_13                 (0x00002000UL << ADC_JDR1_JDATA_Pos)  /*!< 0x00002000 */
4895 #define ADC_JDR1_JDATA_14                 (0x00004000UL << ADC_JDR1_JDATA_Pos)  /*!< 0x00004000 */
4896 #define ADC_JDR1_JDATA_15                 (0x00008000UL << ADC_JDR1_JDATA_Pos)  /*!< 0x00008000 */
4897 #define ADC_JDR1_JDATA_16                 (0x00010000UL << ADC_JDR1_JDATA_Pos)  /*!< 0x00010000 */
4898 #define ADC_JDR1_JDATA_17                 (0x00020000UL << ADC_JDR1_JDATA_Pos)  /*!< 0x00020000 */
4899 #define ADC_JDR1_JDATA_18                 (0x00040000UL << ADC_JDR1_JDATA_Pos)  /*!< 0x00040000 */
4900 #define ADC_JDR1_JDATA_19                 (0x00080000UL << ADC_JDR1_JDATA_Pos)  /*!< 0x00080000 */
4901 #define ADC_JDR1_JDATA_20                 (0x00100000UL << ADC_JDR1_JDATA_Pos)  /*!< 0x00100000 */
4902 #define ADC_JDR1_JDATA_21                 (0x00200000UL << ADC_JDR1_JDATA_Pos)  /*!< 0x00200000 */
4903 #define ADC_JDR1_JDATA_22                 (0x00400000UL << ADC_JDR1_JDATA_Pos)  /*!< 0x00400000 */
4904 #define ADC_JDR1_JDATA_23                 (0x00800000UL << ADC_JDR1_JDATA_Pos)  /*!< 0x00800000 */
4905 #define ADC_JDR1_JDATA_24                 (0x01000000UL << ADC_JDR1_JDATA_Pos)  /*!< 0x01000000 */
4906 #define ADC_JDR1_JDATA_25                 (0x02000000UL << ADC_JDR1_JDATA_Pos)  /*!< 0x02000000 */
4907 #define ADC_JDR1_JDATA_26                 (0x04000000UL << ADC_JDR1_JDATA_Pos)  /*!< 0x04000000 */
4908 #define ADC_JDR1_JDATA_27                 (0x08000000UL << ADC_JDR1_JDATA_Pos)  /*!< 0x08000000 */
4909 #define ADC_JDR1_JDATA_28                 (0x10000000UL << ADC_JDR1_JDATA_Pos)  /*!< 0x10000000 */
4910 #define ADC_JDR1_JDATA_29                 (0x20000000UL << ADC_JDR1_JDATA_Pos)  /*!< 0x20000000 */
4911 #define ADC_JDR1_JDATA_30                 (0x40000000UL << ADC_JDR1_JDATA_Pos)  /*!< 0x40000000 */
4912 #define ADC_JDR1_JDATA_31                 (0x80000000UL << ADC_JDR1_JDATA_Pos)  /*!< 0x80000000 */
4913 
4914 /********************  Bit definition for ADC_JDR2 register  ********************/
4915 #define ADC_JDR2_JDATA_Pos                (0U)
4916 #define ADC_JDR2_JDATA_Msk                (0xFFFFFFFFUL << ADC_JDR2_JDATA_Pos)  /*!< 0xFFFFFFFF */
4917 #define ADC_JDR2_JDATA                    ADC_JDR2_JDATA_Msk                    /*!< ADC Injected DATA */
4918 #define ADC_JDR2_JDATA_0                  (0x00000001UL << ADC_JDR2_JDATA_Pos)  /*!< 0x00000001 */
4919 #define ADC_JDR2_JDATA_1                  (0x00000002UL << ADC_JDR2_JDATA_Pos)  /*!< 0x00000002 */
4920 #define ADC_JDR2_JDATA_2                  (0x00000004UL << ADC_JDR2_JDATA_Pos)  /*!< 0x00000004 */
4921 #define ADC_JDR2_JDATA_3                  (0x00000008UL << ADC_JDR2_JDATA_Pos)  /*!< 0x00000008 */
4922 #define ADC_JDR2_JDATA_4                  (0x00000010UL << ADC_JDR2_JDATA_Pos)  /*!< 0x00000010 */
4923 #define ADC_JDR2_JDATA_5                  (0x00000020UL << ADC_JDR2_JDATA_Pos)  /*!< 0x00000020 */
4924 #define ADC_JDR2_JDATA_6                  (0x00000040UL << ADC_JDR2_JDATA_Pos)  /*!< 0x00000040 */
4925 #define ADC_JDR2_JDATA_7                  (0x00000080UL << ADC_JDR2_JDATA_Pos)  /*!< 0x00000080 */
4926 #define ADC_JDR2_JDATA_8                  (0x00000100UL << ADC_JDR2_JDATA_Pos)  /*!< 0x00000100 */
4927 #define ADC_JDR2_JDATA_9                  (0x00000200UL << ADC_JDR2_JDATA_Pos)  /*!< 0x00000200 */
4928 #define ADC_JDR2_JDATA_10                 (0x00000400UL << ADC_JDR2_JDATA_Pos)  /*!< 0x00000400 */
4929 #define ADC_JDR2_JDATA_11                 (0x00000800UL << ADC_JDR2_JDATA_Pos)  /*!< 0x00000800 */
4930 #define ADC_JDR2_JDATA_12                 (0x00001000UL << ADC_JDR2_JDATA_Pos)  /*!< 0x00001000 */
4931 #define ADC_JDR2_JDATA_13                 (0x00002000UL << ADC_JDR2_JDATA_Pos)  /*!< 0x00002000 */
4932 #define ADC_JDR2_JDATA_14                 (0x00004000UL << ADC_JDR2_JDATA_Pos)  /*!< 0x00004000 */
4933 #define ADC_JDR2_JDATA_15                 (0x00008000UL << ADC_JDR2_JDATA_Pos)  /*!< 0x00008000 */
4934 #define ADC_JDR2_JDATA_16                 (0x00010000UL << ADC_JDR2_JDATA_Pos)  /*!< 0x00010000 */
4935 #define ADC_JDR2_JDATA_17                 (0x00020000UL << ADC_JDR2_JDATA_Pos)  /*!< 0x00020000 */
4936 #define ADC_JDR2_JDATA_18                 (0x00040000UL << ADC_JDR2_JDATA_Pos)  /*!< 0x00040000 */
4937 #define ADC_JDR2_JDATA_19                 (0x00080000UL << ADC_JDR2_JDATA_Pos)  /*!< 0x00080000 */
4938 #define ADC_JDR2_JDATA_20                 (0x00100000UL << ADC_JDR2_JDATA_Pos)  /*!< 0x00100000 */
4939 #define ADC_JDR2_JDATA_21                 (0x00200000UL << ADC_JDR2_JDATA_Pos)  /*!< 0x00200000 */
4940 #define ADC_JDR2_JDATA_22                 (0x00400000UL << ADC_JDR2_JDATA_Pos)  /*!< 0x00400000 */
4941 #define ADC_JDR2_JDATA_23                 (0x00800000UL << ADC_JDR2_JDATA_Pos)  /*!< 0x00800000 */
4942 #define ADC_JDR2_JDATA_24                 (0x01000000UL << ADC_JDR2_JDATA_Pos)  /*!< 0x01000000 */
4943 #define ADC_JDR2_JDATA_25                 (0x02000000UL << ADC_JDR2_JDATA_Pos)  /*!< 0x02000000 */
4944 #define ADC_JDR2_JDATA_26                 (0x04000000UL << ADC_JDR2_JDATA_Pos)  /*!< 0x04000000 */
4945 #define ADC_JDR2_JDATA_27                 (0x08000000UL << ADC_JDR2_JDATA_Pos)  /*!< 0x08000000 */
4946 #define ADC_JDR2_JDATA_28                 (0x10000000UL << ADC_JDR2_JDATA_Pos)  /*!< 0x10000000 */
4947 #define ADC_JDR2_JDATA_29                 (0x20000000UL << ADC_JDR2_JDATA_Pos)  /*!< 0x20000000 */
4948 #define ADC_JDR2_JDATA_30                 (0x40000000UL << ADC_JDR2_JDATA_Pos)  /*!< 0x40000000 */
4949 #define ADC_JDR2_JDATA_31                 (0x80000000UL << ADC_JDR2_JDATA_Pos)  /*!< 0x80000000 */
4950 
4951 /********************  Bit definition for ADC_JDR3 register  ********************/
4952 #define ADC_JDR3_JDATA_Pos                (0U)
4953 #define ADC_JDR3_JDATA_Msk                (0xFFFFFFFFUL << ADC_JDR3_JDATA_Pos)  /*!< 0xFFFFFFFF */
4954 #define ADC_JDR3_JDATA                    ADC_JDR3_JDATA_Msk                    /*!< ADC Injected DATA */
4955 #define ADC_JDR3_JDATA_0                  (0x00000001UL << ADC_JDR3_JDATA_Pos)  /*!< 0x00000001 */
4956 #define ADC_JDR3_JDATA_1                  (0x00000002UL << ADC_JDR3_JDATA_Pos)  /*!< 0x00000002 */
4957 #define ADC_JDR3_JDATA_2                  (0x00000004UL << ADC_JDR3_JDATA_Pos)  /*!< 0x00000004 */
4958 #define ADC_JDR3_JDATA_3                  (0x00000008UL << ADC_JDR3_JDATA_Pos)  /*!< 0x00000008 */
4959 #define ADC_JDR3_JDATA_4                  (0x00000010UL << ADC_JDR3_JDATA_Pos)  /*!< 0x00000010 */
4960 #define ADC_JDR3_JDATA_5                  (0x00000020UL << ADC_JDR3_JDATA_Pos)  /*!< 0x00000020 */
4961 #define ADC_JDR3_JDATA_6                  (0x00000040UL << ADC_JDR3_JDATA_Pos)  /*!< 0x00000040 */
4962 #define ADC_JDR3_JDATA_7                  (0x00000080UL << ADC_JDR3_JDATA_Pos)  /*!< 0x00000080 */
4963 #define ADC_JDR3_JDATA_8                  (0x00000100UL << ADC_JDR3_JDATA_Pos)  /*!< 0x00000100 */
4964 #define ADC_JDR3_JDATA_9                  (0x00000200UL << ADC_JDR3_JDATA_Pos)  /*!< 0x00000200 */
4965 #define ADC_JDR3_JDATA_10                 (0x00000400UL << ADC_JDR3_JDATA_Pos)  /*!< 0x00000400 */
4966 #define ADC_JDR3_JDATA_11                 (0x00000800UL << ADC_JDR3_JDATA_Pos)  /*!< 0x00000800 */
4967 #define ADC_JDR3_JDATA_12                 (0x00001000UL << ADC_JDR3_JDATA_Pos)  /*!< 0x00001000 */
4968 #define ADC_JDR3_JDATA_13                 (0x00002000UL << ADC_JDR3_JDATA_Pos)  /*!< 0x00002000 */
4969 #define ADC_JDR3_JDATA_14                 (0x00004000UL << ADC_JDR3_JDATA_Pos)  /*!< 0x00004000 */
4970 #define ADC_JDR3_JDATA_15                 (0x00008000UL << ADC_JDR3_JDATA_Pos)  /*!< 0x00008000 */
4971 #define ADC_JDR3_JDATA_16                 (0x00010000UL << ADC_JDR3_JDATA_Pos)  /*!< 0x00010000 */
4972 #define ADC_JDR3_JDATA_17                 (0x00020000UL << ADC_JDR3_JDATA_Pos)  /*!< 0x00020000 */
4973 #define ADC_JDR3_JDATA_18                 (0x00040000UL << ADC_JDR3_JDATA_Pos)  /*!< 0x00040000 */
4974 #define ADC_JDR3_JDATA_19                 (0x00080000UL << ADC_JDR3_JDATA_Pos)  /*!< 0x00080000 */
4975 #define ADC_JDR3_JDATA_20                 (0x00100000UL << ADC_JDR3_JDATA_Pos)  /*!< 0x00100000 */
4976 #define ADC_JDR3_JDATA_21                 (0x00200000UL << ADC_JDR3_JDATA_Pos)  /*!< 0x00200000 */
4977 #define ADC_JDR3_JDATA_22                 (0x00400000UL << ADC_JDR3_JDATA_Pos)  /*!< 0x00400000 */
4978 #define ADC_JDR3_JDATA_23                 (0x00800000UL << ADC_JDR3_JDATA_Pos)  /*!< 0x00800000 */
4979 #define ADC_JDR3_JDATA_24                 (0x01000000UL << ADC_JDR3_JDATA_Pos)  /*!< 0x01000000 */
4980 #define ADC_JDR3_JDATA_25                 (0x02000000UL << ADC_JDR3_JDATA_Pos)  /*!< 0x02000000 */
4981 #define ADC_JDR3_JDATA_26                 (0x04000000UL << ADC_JDR3_JDATA_Pos)  /*!< 0x04000000 */
4982 #define ADC_JDR3_JDATA_27                 (0x08000000UL << ADC_JDR3_JDATA_Pos)  /*!< 0x08000000 */
4983 #define ADC_JDR3_JDATA_28                 (0x10000000UL << ADC_JDR3_JDATA_Pos)  /*!< 0x10000000 */
4984 #define ADC_JDR3_JDATA_29                 (0x20000000UL << ADC_JDR3_JDATA_Pos)  /*!< 0x20000000 */
4985 #define ADC_JDR3_JDATA_30                 (0x40000000UL << ADC_JDR3_JDATA_Pos)  /*!< 0x40000000 */
4986 #define ADC_JDR3_JDATA_31                 (0x80000000UL << ADC_JDR3_JDATA_Pos)  /*!< 0x80000000 */
4987 
4988 /********************  Bit definition for ADC_JDR4 register  ********************/
4989 #define ADC_JDR4_JDATA_Pos                (0U)
4990 #define ADC_JDR4_JDATA_Msk                (0xFFFFFFFFUL << ADC_JDR4_JDATA_Pos)  /*!< 0xFFFFFFFF */
4991 #define ADC_JDR4_JDATA                    ADC_JDR4_JDATA_Msk                    /*!< ADC Injected DATA */
4992 #define ADC_JDR4_JDATA_0                  (0x00000001UL << ADC_JDR4_JDATA_Pos)  /*!< 0x00000001 */
4993 #define ADC_JDR4_JDATA_1                  (0x00000002UL << ADC_JDR4_JDATA_Pos)  /*!< 0x00000002 */
4994 #define ADC_JDR4_JDATA_2                  (0x00000004UL << ADC_JDR4_JDATA_Pos)  /*!< 0x00000004 */
4995 #define ADC_JDR4_JDATA_3                  (0x00000008UL << ADC_JDR4_JDATA_Pos)  /*!< 0x00000008 */
4996 #define ADC_JDR4_JDATA_4                  (0x00000010UL << ADC_JDR4_JDATA_Pos)  /*!< 0x00000010 */
4997 #define ADC_JDR4_JDATA_5                  (0x00000020UL << ADC_JDR4_JDATA_Pos)  /*!< 0x00000020 */
4998 #define ADC_JDR4_JDATA_6                  (0x00000040UL << ADC_JDR4_JDATA_Pos)  /*!< 0x00000040 */
4999 #define ADC_JDR4_JDATA_7                  (0x00000080UL << ADC_JDR4_JDATA_Pos)  /*!< 0x00000080 */
5000 #define ADC_JDR4_JDATA_8                  (0x00000100UL << ADC_JDR4_JDATA_Pos)  /*!< 0x00000100 */
5001 #define ADC_JDR4_JDATA_9                  (0x00000200UL << ADC_JDR4_JDATA_Pos)  /*!< 0x00000200 */
5002 #define ADC_JDR4_JDATA_10                 (0x00000400UL << ADC_JDR4_JDATA_Pos)  /*!< 0x00000400 */
5003 #define ADC_JDR4_JDATA_11                 (0x00000800UL << ADC_JDR4_JDATA_Pos)  /*!< 0x00000800 */
5004 #define ADC_JDR4_JDATA_12                 (0x00001000UL << ADC_JDR4_JDATA_Pos)  /*!< 0x00001000 */
5005 #define ADC_JDR4_JDATA_13                 (0x00002000UL << ADC_JDR4_JDATA_Pos)  /*!< 0x00002000 */
5006 #define ADC_JDR4_JDATA_14                 (0x00004000UL << ADC_JDR4_JDATA_Pos)  /*!< 0x00004000 */
5007 #define ADC_JDR4_JDATA_15                 (0x00008000UL << ADC_JDR4_JDATA_Pos)  /*!< 0x00008000 */
5008 #define ADC_JDR4_JDATA_16                 (0x00010000UL << ADC_JDR4_JDATA_Pos)  /*!< 0x00010000 */
5009 #define ADC_JDR4_JDATA_17                 (0x00020000UL << ADC_JDR4_JDATA_Pos)  /*!< 0x00020000 */
5010 #define ADC_JDR4_JDATA_18                 (0x00040000UL << ADC_JDR4_JDATA_Pos)  /*!< 0x00040000 */
5011 #define ADC_JDR4_JDATA_19                 (0x00080000UL << ADC_JDR4_JDATA_Pos)  /*!< 0x00080000 */
5012 #define ADC_JDR4_JDATA_20                 (0x00100000UL << ADC_JDR4_JDATA_Pos)  /*!< 0x00100000 */
5013 #define ADC_JDR4_JDATA_21                 (0x00200000UL << ADC_JDR4_JDATA_Pos)  /*!< 0x00200000 */
5014 #define ADC_JDR4_JDATA_22                 (0x00400000UL << ADC_JDR4_JDATA_Pos)  /*!< 0x00400000 */
5015 #define ADC_JDR4_JDATA_23                 (0x00800000UL << ADC_JDR4_JDATA_Pos)  /*!< 0x00800000 */
5016 #define ADC_JDR4_JDATA_24                 (0x01000000UL << ADC_JDR4_JDATA_Pos)  /*!< 0x01000000 */
5017 #define ADC_JDR4_JDATA_25                 (0x02000000UL << ADC_JDR4_JDATA_Pos)  /*!< 0x02000000 */
5018 #define ADC_JDR4_JDATA_26                 (0x04000000UL << ADC_JDR4_JDATA_Pos)  /*!< 0x04000000 */
5019 #define ADC_JDR4_JDATA_27                 (0x08000000UL << ADC_JDR4_JDATA_Pos)  /*!< 0x08000000 */
5020 #define ADC_JDR4_JDATA_28                 (0x10000000UL << ADC_JDR4_JDATA_Pos)  /*!< 0x10000000 */
5021 #define ADC_JDR4_JDATA_29                 (0x20000000UL << ADC_JDR4_JDATA_Pos)  /*!< 0x20000000 */
5022 #define ADC_JDR4_JDATA_30                 (0x40000000UL << ADC_JDR4_JDATA_Pos)  /*!< 0x40000000 */
5023 #define ADC_JDR4_JDATA_31                 (0x80000000UL << ADC_JDR4_JDATA_Pos)  /*!< 0x80000000 */
5024 
5025 /********************  Bit definition for ADC_AWD2CR register  ********************/
5026 #define ADC_AWD2CR_AWD2CH_Pos             (0U)
5027 #define ADC_AWD2CR_AWD2CH_Msk             (0xFFFFFFUL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00FFFFFF */
5028 #define ADC_AWD2CR_AWD2CH                 ADC_AWD2CR_AWD2CH_Msk                 /*!< ADC Analog watchdog 2 channel selection */
5029 #define ADC_AWD2CR_AWD2CH_0               (0x00001UL << ADC_AWD2CR_AWD2CH_Pos)  /*!< 0x00000001 */
5030 #define ADC_AWD2CR_AWD2CH_1               (0x00002UL << ADC_AWD2CR_AWD2CH_Pos)  /*!< 0x00000002 */
5031 #define ADC_AWD2CR_AWD2CH_2               (0x00004UL << ADC_AWD2CR_AWD2CH_Pos)  /*!< 0x00000004 */
5032 #define ADC_AWD2CR_AWD2CH_3               (0x00008UL << ADC_AWD2CR_AWD2CH_Pos)  /*!< 0x00000008 */
5033 #define ADC_AWD2CR_AWD2CH_4               (0x00010UL << ADC_AWD2CR_AWD2CH_Pos)  /*!< 0x00000010 */
5034 #define ADC_AWD2CR_AWD2CH_5               (0x00020UL << ADC_AWD2CR_AWD2CH_Pos)  /*!< 0x00000020 */
5035 #define ADC_AWD2CR_AWD2CH_6               (0x00040UL << ADC_AWD2CR_AWD2CH_Pos)  /*!< 0x00000040 */
5036 #define ADC_AWD2CR_AWD2CH_7               (0x00080UL << ADC_AWD2CR_AWD2CH_Pos)  /*!< 0x00000080 */
5037 #define ADC_AWD2CR_AWD2CH_8               (0x00100UL << ADC_AWD2CR_AWD2CH_Pos)  /*!< 0x00000100 */
5038 #define ADC_AWD2CR_AWD2CH_9               (0x00200UL << ADC_AWD2CR_AWD2CH_Pos)  /*!< 0x00000200 */
5039 #define ADC_AWD2CR_AWD2CH_10              (0x00400UL << ADC_AWD2CR_AWD2CH_Pos)  /*!< 0x00000400 */
5040 #define ADC_AWD2CR_AWD2CH_11              (0x00800UL << ADC_AWD2CR_AWD2CH_Pos)  /*!< 0x00000800 */
5041 #define ADC_AWD2CR_AWD2CH_12              (0x01000UL << ADC_AWD2CR_AWD2CH_Pos)  /*!< 0x00001000 */
5042 #define ADC_AWD2CR_AWD2CH_13              (0x02000UL << ADC_AWD2CR_AWD2CH_Pos)  /*!< 0x00002000 */
5043 #define ADC_AWD2CR_AWD2CH_14              (0x04000UL << ADC_AWD2CR_AWD2CH_Pos)  /*!< 0x00004000 */
5044 #define ADC_AWD2CR_AWD2CH_15              (0x08000UL << ADC_AWD2CR_AWD2CH_Pos)  /*!< 0x00008000 */
5045 #define ADC_AWD2CR_AWD2CH_16              (0x10000UL << ADC_AWD2CR_AWD2CH_Pos)  /*!< 0x00010000 */
5046 #define ADC_AWD2CR_AWD2CH_17              (0x20000UL << ADC_AWD2CR_AWD2CH_Pos)  /*!< 0x00020000 */
5047 #define ADC_AWD2CR_AWD2CH_18              (0x40000UL << ADC_AWD2CR_AWD2CH_Pos)  /*!< 0x00040000 */
5048 #define ADC_AWD2CR_AWD2CH_19              (0x80000UL << ADC_AWD2CR_AWD2CH_Pos)  /*!< 0x00080000 */
5049 #define ADC_AWD2CR_AWD2CH_20              (0x100000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00100000 */
5050 #define ADC_AWD2CR_AWD2CH_21              (0x200000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00200000 */
5051 #define ADC_AWD2CR_AWD2CH_22              (0x400000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00400000 */
5052 #define ADC_AWD2CR_AWD2CH_23              (0x800000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00800000 */
5053 
5054 /********************  Bit definition for ADC_AWD1TR register  *******************/
5055 #define ADC_AWD1TR_LT1_Pos                (0U)
5056 #define ADC_AWD1TR_LT1_Msk                (0xFFFUL << ADC_AWD1TR_LT1_Pos)      /*!< 0x00000FFF */
5057 #define ADC_AWD1TR_LT1                    ADC_AWD1TR_LT1_Msk                   /*!< ADC analog watchdog 1 threshold low */
5058 #define ADC_AWD1TR_LT1_0                  (0x001UL << ADC_AWD1TR_LT1_Pos)      /*!< 0x00000001 */
5059 #define ADC_AWD1TR_LT1_1                  (0x002UL << ADC_AWD1TR_LT1_Pos)      /*!< 0x00000002 */
5060 #define ADC_AWD1TR_LT1_2                  (0x004UL << ADC_AWD1TR_LT1_Pos)      /*!< 0x00000004 */
5061 #define ADC_AWD1TR_LT1_3                  (0x008UL << ADC_AWD1TR_LT1_Pos)      /*!< 0x00000008 */
5062 #define ADC_AWD1TR_LT1_4                  (0x010UL << ADC_AWD1TR_LT1_Pos)      /*!< 0x00000010 */
5063 #define ADC_AWD1TR_LT1_5                  (0x020UL << ADC_AWD1TR_LT1_Pos)      /*!< 0x00000020 */
5064 #define ADC_AWD1TR_LT1_6                  (0x040UL << ADC_AWD1TR_LT1_Pos)      /*!< 0x00000040 */
5065 #define ADC_AWD1TR_LT1_7                  (0x080UL << ADC_AWD1TR_LT1_Pos)      /*!< 0x00000080 */
5066 #define ADC_AWD1TR_LT1_8                  (0x100UL << ADC_AWD1TR_LT1_Pos)      /*!< 0x00000100 */
5067 #define ADC_AWD1TR_LT1_9                  (0x200UL << ADC_AWD1TR_LT1_Pos)      /*!< 0x00000200 */
5068 #define ADC_AWD1TR_LT1_10                 (0x400UL << ADC_AWD1TR_LT1_Pos)      /*!< 0x00000400 */
5069 #define ADC_AWD1TR_LT1_11                 (0x800UL << ADC_AWD1TR_LT1_Pos)      /*!< 0x00000800 */
5070 
5071 #define ADC_AWD1TR_HT1_Pos                (16U)
5072 #define ADC_AWD1TR_HT1_Msk                (0xFFFUL << ADC_AWD1TR_HT1_Pos)      /*!< 0x0FFF0000 */
5073 #define ADC_AWD1TR_HT1                    ADC_AWD1TR_HT1_Msk                   /*!< ADC Analog watchdog 1 threshold high */
5074 #define ADC_AWD1TR_HT1_0                  (0x001UL << ADC_AWD1TR_HT1_Pos)      /*!< 0x00010000 */
5075 #define ADC_AWD1TR_HT1_1                  (0x002UL << ADC_AWD1TR_HT1_Pos)      /*!< 0x00020000 */
5076 #define ADC_AWD1TR_HT1_2                  (0x004UL << ADC_AWD1TR_HT1_Pos)      /*!< 0x00040000 */
5077 #define ADC_AWD1TR_HT1_3                  (0x008UL << ADC_AWD1TR_HT1_Pos)      /*!< 0x00080000 */
5078 #define ADC_AWD1TR_HT1_4                  (0x010UL << ADC_AWD1TR_HT1_Pos)      /*!< 0x00100000 */
5079 #define ADC_AWD1TR_HT1_5                  (0x020UL << ADC_AWD1TR_HT1_Pos)      /*!< 0x00200000 */
5080 #define ADC_AWD1TR_HT1_6                  (0x040UL << ADC_AWD1TR_HT1_Pos)      /*!< 0x00400000 */
5081 #define ADC_AWD1TR_HT1_7                  (0x080UL << ADC_AWD1TR_HT1_Pos)      /*!< 0x00800000 */
5082 #define ADC_AWD1TR_HT1_8                  (0x100UL << ADC_AWD1TR_HT1_Pos)      /*!< 0x01000000 */
5083 #define ADC_AWD1TR_HT1_9                  (0x200UL << ADC_AWD1TR_HT1_Pos)      /*!< 0x02000000 */
5084 #define ADC_AWD1TR_HT1_10                 (0x400UL << ADC_AWD1TR_HT1_Pos)      /*!< 0x04000000 */
5085 #define ADC_AWD1TR_HT1_11                 (0x800UL << ADC_AWD1TR_HT1_Pos)      /*!< 0x08000000 */
5086 
5087 /********************  Bit definition for ADC_AWDTR2 register  *******************/
5088 #define ADC_AWD2TR_LT2_Pos                (0U)
5089 #define ADC_AWD2TR_LT2_Msk                (0xFFFUL << ADC_AWD2TR_LT2_Pos)      /*!< 0x00000FFF */
5090 #define ADC_AWD2TR_LT2                    ADC_AWD2TR_LT2_Msk                   /*!< ADC analog watchdog 2 threshold low */
5091 #define ADC_AWD2TR_LT2_0                  (0x001UL << ADC_AWD2TR_LT2_Pos)      /*!< 0x00000001 */
5092 #define ADC_AWD2TR_LT2_1                  (0x002UL << ADC_AWD2TR_LT2_Pos)      /*!< 0x00000002 */
5093 #define ADC_AWD2TR_LT2_2                  (0x004UL << ADC_AWD2TR_LT2_Pos)      /*!< 0x00000004 */
5094 #define ADC_AWD2TR_LT2_3                  (0x008UL << ADC_AWD2TR_LT2_Pos)      /*!< 0x00000008 */
5095 #define ADC_AWD2TR_LT2_4                  (0x010UL << ADC_AWD2TR_LT2_Pos)      /*!< 0x00000010 */
5096 #define ADC_AWD2TR_LT2_5                  (0x020UL << ADC_AWD2TR_LT2_Pos)      /*!< 0x00000020 */
5097 #define ADC_AWD2TR_LT2_6                  (0x040UL << ADC_AWD2TR_LT2_Pos)      /*!< 0x00000040 */
5098 #define ADC_AWD2TR_LT2_7                  (0x080UL << ADC_AWD2TR_LT2_Pos)      /*!< 0x00000080 */
5099 #define ADC_AWD2TR_LT2_8                  (0x100UL << ADC_AWD2TR_LT2_Pos)      /*!< 0x00000100 */
5100 #define ADC_AWD2TR_LT2_9                  (0x200UL << ADC_AWD2TR_LT2_Pos)      /*!< 0x00000200 */
5101 #define ADC_AWD2TR_LT2_10                 (0x400UL << ADC_AWD2TR_LT2_Pos)      /*!< 0x00000400 */
5102 #define ADC_AWD2TR_LT2_11                 (0x800UL << ADC_AWD2TR_LT2_Pos)      /*!< 0x00000800 */
5103 
5104 #define ADC_AWD2TR_HT2_Pos                (16U)
5105 #define ADC_AWD2TR_HT2_Msk                (0xFFFUL << ADC_AWD2TR_HT2_Pos)      /*!< 0x0FFF0000 */
5106 #define ADC_AWD2TR_HT2                    ADC_AWD2TR_HT2_Msk                   /*!< ADC analog watchdog 2 threshold high */
5107 #define ADC_AWD2TR_HT2_0                  (0x001UL << ADC_AWD2TR_HT2_Pos)      /*!< 0x00010000 */
5108 #define ADC_AWD2TR_HT2_1                  (0x002UL << ADC_AWD2TR_HT2_Pos)      /*!< 0x00020000 */
5109 #define ADC_AWD2TR_HT2_2                  (0x004UL << ADC_AWD2TR_HT2_Pos)      /*!< 0x00040000 */
5110 #define ADC_AWD2TR_HT2_3                  (0x008UL << ADC_AWD2TR_HT2_Pos)      /*!< 0x00080000 */
5111 #define ADC_AWD2TR_HT2_4                  (0x010UL << ADC_AWD2TR_HT2_Pos)      /*!< 0x00100000 */
5112 #define ADC_AWD2TR_HT2_5                  (0x020UL << ADC_AWD2TR_HT2_Pos)      /*!< 0x00200000 */
5113 #define ADC_AWD2TR_HT2_6                  (0x040UL << ADC_AWD2TR_HT2_Pos)      /*!< 0x00400000 */
5114 #define ADC_AWD2TR_HT2_7                  (0x080UL << ADC_AWD2TR_HT2_Pos)      /*!< 0x00800000 */
5115 #define ADC_AWD2TR_HT2_8                  (0x100UL << ADC_AWD2TR_HT2_Pos)      /*!< 0x01000000 */
5116 #define ADC_AWD2TR_HT2_9                  (0x200UL << ADC_AWD2TR_HT2_Pos)      /*!< 0x02000000 */
5117 #define ADC_AWD2TR_HT2_10                 (0x400UL << ADC_AWD2TR_HT2_Pos)      /*!< 0x04000000 */
5118 #define ADC_AWD2TR_HT2_11                 (0x800UL << ADC_AWD2TR_HT2_Pos)      /*!< 0x08000000 */
5119 
5120 /********************  Bit definition for ADC_CHSELR register  ****************/
5121 #define ADC_CHSELR_CHSEL_Pos           (0U)
5122 #define ADC_CHSELR_CHSEL_Msk           (0xFFFFFFUL << ADC_CHSELR_CHSEL_Pos)    /*!< 0x0007FFFF */
5123 #define ADC_CHSELR_CHSEL               ADC_CHSELR_CHSEL_Msk                    /*!< ADC group regular sequencer channels, available when ADC_CFGR1_CHSELRMOD is reset */
5124 
5125 #define ADC_CHSELR_CHSEL0_Pos          (0U)
5126 #define ADC_CHSELR_CHSEL0_Msk          (0x1UL << ADC_CHSELR_CHSEL0_Pos)        /*!< 0x00000001 */
5127 #define ADC_CHSELR_CHSEL0              ADC_CHSELR_CHSEL0_Msk                   /*!< ADC group regular sequencer channel 0, available when ADC_CFGR1_CHSELRMOD is reset */
5128 #define ADC_CHSELR_CHSEL1_Pos          (1U)
5129 #define ADC_CHSELR_CHSEL1_Msk          (0x1UL << ADC_CHSELR_CHSEL1_Pos)        /*!< 0x00000002 */
5130 #define ADC_CHSELR_CHSEL1              ADC_CHSELR_CHSEL1_Msk                   /*!< ADC group regular sequencer channel 1, available when ADC_CFGR1_CHSELRMOD is reset */
5131 #define ADC_CHSELR_CHSEL2_Pos          (2U)
5132 #define ADC_CHSELR_CHSEL2_Msk          (0x1UL << ADC_CHSELR_CHSEL2_Pos)        /*!< 0x00000004 */
5133 #define ADC_CHSELR_CHSEL2              ADC_CHSELR_CHSEL2_Msk                   /*!< ADC group regular sequencer channel 2, available when ADC_CFGR1_CHSELRMOD is reset */
5134 #define ADC_CHSELR_CHSEL3_Pos          (3U)
5135 #define ADC_CHSELR_CHSEL3_Msk          (0x1UL << ADC_CHSELR_CHSEL3_Pos)        /*!< 0x00000008 */
5136 #define ADC_CHSELR_CHSEL3              ADC_CHSELR_CHSEL3_Msk                   /*!< ADC group regular sequencer channel 3, available when ADC_CFGR1_CHSELRMOD is reset */
5137 #define ADC_CHSELR_CHSEL4_Pos          (4U)
5138 #define ADC_CHSELR_CHSEL4_Msk          (0x1UL << ADC_CHSELR_CHSEL4_Pos)        /*!< 0x00000010 */
5139 #define ADC_CHSELR_CHSEL4              ADC_CHSELR_CHSEL4_Msk                   /*!< ADC group regular sequencer channel 4, available when ADC_CFGR1_CHSELRMOD is reset */
5140 #define ADC_CHSELR_CHSEL5_Pos          (5U)
5141 #define ADC_CHSELR_CHSEL5_Msk          (0x1UL << ADC_CHSELR_CHSEL5_Pos)        /*!< 0x00000020 */
5142 #define ADC_CHSELR_CHSEL5              ADC_CHSELR_CHSEL5_Msk                   /*!< ADC group regular sequencer channel 5, available when ADC_CFGR1_CHSELRMOD is reset */
5143 #define ADC_CHSELR_CHSEL6_Pos          (6U)
5144 #define ADC_CHSELR_CHSEL6_Msk          (0x1UL << ADC_CHSELR_CHSEL6_Pos)        /*!< 0x00000040 */
5145 #define ADC_CHSELR_CHSEL6              ADC_CHSELR_CHSEL6_Msk                   /*!< ADC group regular sequencer channel 6, available when ADC_CFGR1_CHSELRMOD is reset */
5146 #define ADC_CHSELR_CHSEL7_Pos          (7U)
5147 #define ADC_CHSELR_CHSEL7_Msk          (0x1UL << ADC_CHSELR_CHSEL7_Pos)        /*!< 0x00000080 */
5148 #define ADC_CHSELR_CHSEL7              ADC_CHSELR_CHSEL7_Msk                   /*!< ADC group regular sequencer channel 7, available when ADC_CFGR1_CHSELRMOD is reset */
5149 #define ADC_CHSELR_CHSEL8_Pos          (8U)
5150 #define ADC_CHSELR_CHSEL8_Msk          (0x1UL << ADC_CHSELR_CHSEL8_Pos)        /*!< 0x00000100 */
5151 #define ADC_CHSELR_CHSEL8              ADC_CHSELR_CHSEL8_Msk                   /*!< ADC group regular sequencer channel 8, available when ADC_CFGR1_CHSELRMOD is reset */
5152 #define ADC_CHSELR_CHSEL9_Pos          (9U)
5153 #define ADC_CHSELR_CHSEL9_Msk          (0x1UL << ADC_CHSELR_CHSEL9_Pos)        /*!< 0x00000200 */
5154 #define ADC_CHSELR_CHSEL9              ADC_CHSELR_CHSEL9_Msk                   /*!< ADC group regular sequencer channel 9, available when ADC_CFGR1_CHSELRMOD is reset */
5155 #define ADC_CHSELR_CHSEL10_Pos         (10U)
5156 #define ADC_CHSELR_CHSEL10_Msk         (0x1UL << ADC_CHSELR_CHSEL10_Pos)       /*!< 0x00000400 */
5157 #define ADC_CHSELR_CHSEL10             ADC_CHSELR_CHSEL10_Msk                  /*!< ADC group regular sequencer channel 10, available when ADC_CFGR1_CHSELRMOD is reset */
5158 #define ADC_CHSELR_CHSEL11_Pos         (11U)
5159 #define ADC_CHSELR_CHSEL11_Msk         (0x1UL << ADC_CHSELR_CHSEL11_Pos)       /*!< 0x00000800 */
5160 #define ADC_CHSELR_CHSEL11             ADC_CHSELR_CHSEL11_Msk                  /*!< ADC group regular sequencer channel 11, available when ADC_CFGR1_CHSELRMOD is reset */
5161 #define ADC_CHSELR_CHSEL12_Pos         (12U)
5162 #define ADC_CHSELR_CHSEL12_Msk         (0x1UL << ADC_CHSELR_CHSEL12_Pos)       /*!< 0x00001000 */
5163 #define ADC_CHSELR_CHSEL12             ADC_CHSELR_CHSEL12_Msk                  /*!< ADC group regular sequencer channel 12, available when ADC_CFGR1_CHSELRMOD is reset */
5164 #define ADC_CHSELR_CHSEL13_Pos         (13U)
5165 #define ADC_CHSELR_CHSEL13_Msk         (0x1UL << ADC_CHSELR_CHSEL13_Pos)       /*!< 0x00002000 */
5166 #define ADC_CHSELR_CHSEL13             ADC_CHSELR_CHSEL13_Msk                  /*!< ADC group regular sequencer channel 13, available when ADC_CFGR1_CHSELRMOD is reset */
5167 #define ADC_CHSELR_CHSEL14_Pos         (14U)
5168 #define ADC_CHSELR_CHSEL14_Msk         (0x1UL << ADC_CHSELR_CHSEL14_Pos)       /*!< 0x00004000 */
5169 #define ADC_CHSELR_CHSEL14             ADC_CHSELR_CHSEL14_Msk                  /*!< ADC group regular sequencer channel 14, available when ADC_CFGR1_CHSELRMOD is reset */
5170 #define ADC_CHSELR_CHSEL15_Pos         (15U)
5171 #define ADC_CHSELR_CHSEL15_Msk         (0x1UL << ADC_CHSELR_CHSEL15_Pos)       /*!< 0x00008000 */
5172 #define ADC_CHSELR_CHSEL15             ADC_CHSELR_CHSEL15_Msk                  /*!< ADC group regular sequencer channel 15, available when ADC_CFGR1_CHSELRMOD is reset */
5173 #define ADC_CHSELR_CHSEL16_Pos         (16U)
5174 #define ADC_CHSELR_CHSEL16_Msk         (0x1UL << ADC_CHSELR_CHSEL16_Pos)       /*!< 0x00010000 */
5175 #define ADC_CHSELR_CHSEL16             ADC_CHSELR_CHSEL16_Msk                  /*!< ADC group regular sequencer channel 16, available when ADC_CFGR1_CHSELRMOD is reset */
5176 #define ADC_CHSELR_CHSEL17_Pos         (17U)
5177 #define ADC_CHSELR_CHSEL17_Msk         (0x1UL << ADC_CHSELR_CHSEL17_Pos)       /*!< 0x00020000 */
5178 #define ADC_CHSELR_CHSEL17             ADC_CHSELR_CHSEL17_Msk                  /*!< ADC group regular sequencer channel 17, available when ADC_CFGR1_CHSELRMOD is reset */
5179 #define ADC_CHSELR_CHSEL18_Pos         (18U)
5180 #define ADC_CHSELR_CHSEL18_Msk         (0x1UL << ADC_CHSELR_CHSEL18_Pos)       /*!< 0x00040000 */
5181 #define ADC_CHSELR_CHSEL18             ADC_CHSELR_CHSEL18_Msk                  /*!< ADC group regular sequencer channel 18, available when ADC_CFGR1_CHSELRMOD is reset */
5182 #define ADC_CHSELR_CHSEL19_Pos         (19U)
5183 #define ADC_CHSELR_CHSEL19_Msk         (0x1UL << ADC_CHSELR_CHSEL19_Pos)       /*!< 0x00040000 */
5184 #define ADC_CHSELR_CHSEL19             ADC_CHSELR_CHSEL19_Msk                  /*!< ADC group regular sequencer channel 18, available when ADC_CFGR1_CHSELRMOD is reset */
5185 #define ADC_CHSELR_CHSEL20_Pos         (20U)
5186 #define ADC_CHSELR_CHSEL20_Msk         (0x1UL << ADC_CHSELR_CHSEL20_Pos)       /*!< 0x00040000 */
5187 #define ADC_CHSELR_CHSEL20             ADC_CHSELR_CHSEL20_Msk                  /*!< ADC group regular sequencer channel 18, available when ADC_CFGR1_CHSELRMOD is reset */
5188 #define ADC_CHSELR_CHSEL21_Pos         (21U)
5189 #define ADC_CHSELR_CHSEL21_Msk         (0x1UL << ADC_CHSELR_CHSEL21_Pos)       /*!< 0x00040000 */
5190 #define ADC_CHSELR_CHSEL21             ADC_CHSELR_CHSEL21_Msk                  /*!< ADC group regular sequencer channel 18, available when ADC_CFGR1_CHSELRMOD is reset */
5191 #define ADC_CHSELR_CHSEL22_Pos         (22U)
5192 #define ADC_CHSELR_CHSEL22_Msk         (0x1UL << ADC_CHSELR_CHSEL22_Pos)       /*!< 0x00040000 */
5193 #define ADC_CHSELR_CHSEL22             ADC_CHSELR_CHSEL22_Msk                  /*!< ADC group regular sequencer channel 18, available when ADC_CFGR1_CHSELRMOD is reset */
5194 #define ADC_CHSELR_CHSEL23_Pos         (23U)
5195 #define ADC_CHSELR_CHSEL23_Msk         (0x1UL << ADC_CHSELR_CHSEL23_Pos)       /*!< 0x00040000 */
5196 #define ADC_CHSELR_CHSEL23             ADC_CHSELR_CHSEL23_Msk                  /*!< ADC group regular sequencer channel 18, available when ADC_CFGR1_CHSELRMOD is reset */
5197 
5198 #define ADC_CHSELR_SQ_ALL_Pos          (0U)
5199 #define ADC_CHSELR_SQ_ALL_Msk          (0xFFFFFFFFUL << ADC_CHSELR_SQ_ALL_Pos) /*!< 0xFFFFFFFF */
5200 #define ADC_CHSELR_SQ_ALL              ADC_CHSELR_SQ_ALL_Msk                   /*!< ADC group regular sequencer all ranks, available when ADC_CFGR1_CHSELRMOD is set */
5201 
5202 #define ADC_CHSELR_SQ1_Pos             (0U)
5203 #define ADC_CHSELR_SQ1_Msk             (0xFUL << ADC_CHSELR_SQ1_Pos)           /*!< 0x0000000F */
5204 #define ADC_CHSELR_SQ1                 ADC_CHSELR_SQ1_Msk                      /*!< ADC group regular sequencer rank 1, available when ADC_CFGR1_CHSELRMOD is set */
5205 #define ADC_CHSELR_SQ1_0               (0x1UL << ADC_CHSELR_SQ1_Pos)           /*!< 0x00000001 */
5206 #define ADC_CHSELR_SQ1_1               (0x2UL << ADC_CHSELR_SQ1_Pos)           /*!< 0x00000002 */
5207 #define ADC_CHSELR_SQ1_2               (0x4UL << ADC_CHSELR_SQ1_Pos)           /*!< 0x00000004 */
5208 #define ADC_CHSELR_SQ1_3               (0x8UL << ADC_CHSELR_SQ1_Pos)           /*!< 0x00000008 */
5209 
5210 #define ADC_CHSELR_SQ2_Pos             (4U)
5211 #define ADC_CHSELR_SQ2_Msk             (0xFUL << ADC_CHSELR_SQ2_Pos)           /*!< 0x000000F0 */
5212 #define ADC_CHSELR_SQ2                 ADC_CHSELR_SQ2_Msk                      /*!< ADC group regular sequencer rank 2, available when ADC_CFGR1_CHSELRMOD is set */
5213 #define ADC_CHSELR_SQ2_0               (0x1UL << ADC_CHSELR_SQ2_Pos)           /*!< 0x00000010 */
5214 #define ADC_CHSELR_SQ2_1               (0x2UL << ADC_CHSELR_SQ2_Pos)           /*!< 0x00000020 */
5215 #define ADC_CHSELR_SQ2_2               (0x4UL << ADC_CHSELR_SQ2_Pos)           /*!< 0x00000040 */
5216 #define ADC_CHSELR_SQ2_3               (0x8UL << ADC_CHSELR_SQ2_Pos)           /*!< 0x00000080 */
5217 
5218 #define ADC_CHSELR_SQ3_Pos             (8U)
5219 #define ADC_CHSELR_SQ3_Msk             (0xFUL << ADC_CHSELR_SQ3_Pos)           /*!< 0x00000F00 */
5220 #define ADC_CHSELR_SQ3                 ADC_CHSELR_SQ3_Msk                      /*!< ADC group regular sequencer rank 3, available when ADC_CFGR1_CHSELRMOD is set */
5221 #define ADC_CHSELR_SQ3_0               (0x1UL << ADC_CHSELR_SQ3_Pos)           /*!< 0x00000100 */
5222 #define ADC_CHSELR_SQ3_1               (0x2UL << ADC_CHSELR_SQ3_Pos)           /*!< 0x00000200 */
5223 #define ADC_CHSELR_SQ3_2               (0x4UL << ADC_CHSELR_SQ3_Pos)           /*!< 0x00000400 */
5224 #define ADC_CHSELR_SQ3_3               (0x8UL << ADC_CHSELR_SQ3_Pos)           /*!< 0x00000800 */
5225 
5226 #define ADC_CHSELR_SQ4_Pos             (12U)
5227 #define ADC_CHSELR_SQ4_Msk             (0xFUL << ADC_CHSELR_SQ4_Pos)           /*!< 0x0000F000 */
5228 #define ADC_CHSELR_SQ4                 ADC_CHSELR_SQ4_Msk                      /*!< ADC group regular sequencer rank 4, available when ADC_CFGR1_CHSELRMOD is set */
5229 #define ADC_CHSELR_SQ4_0               (0x1UL << ADC_CHSELR_SQ4_Pos)           /*!< 0x00001000 */
5230 #define ADC_CHSELR_SQ4_1               (0x2UL << ADC_CHSELR_SQ4_Pos)           /*!< 0x00002000 */
5231 #define ADC_CHSELR_SQ4_2               (0x4UL << ADC_CHSELR_SQ4_Pos)           /*!< 0x00004000 */
5232 #define ADC_CHSELR_SQ4_3               (0x8UL << ADC_CHSELR_SQ4_Pos)           /*!< 0x00008000 */
5233 
5234 #define ADC_CHSELR_SQ5_Pos             (16U)
5235 #define ADC_CHSELR_SQ5_Msk             (0xFUL << ADC_CHSELR_SQ5_Pos)           /*!< 0x000F0000 */
5236 #define ADC_CHSELR_SQ5                 ADC_CHSELR_SQ5_Msk                      /*!< ADC group regular sequencer rank 5, available when ADC_CFGR1_CHSELRMOD is set */
5237 #define ADC_CHSELR_SQ5_0               (0x1UL << ADC_CHSELR_SQ5_Pos)           /*!< 0x00010000 */
5238 #define ADC_CHSELR_SQ5_1               (0x2UL << ADC_CHSELR_SQ5_Pos)           /*!< 0x00020000 */
5239 #define ADC_CHSELR_SQ5_2               (0x4UL << ADC_CHSELR_SQ5_Pos)           /*!< 0x00040000 */
5240 #define ADC_CHSELR_SQ5_3               (0x8UL << ADC_CHSELR_SQ5_Pos)           /*!< 0x00080000 */
5241 
5242 #define ADC_CHSELR_SQ6_Pos             (20U)
5243 #define ADC_CHSELR_SQ6_Msk             (0xFUL << ADC_CHSELR_SQ6_Pos)           /*!< 0x00F00000 */
5244 #define ADC_CHSELR_SQ6                 ADC_CHSELR_SQ6_Msk                      /*!< ADC group regular sequencer rank 6, available when ADC_CFGR1_CHSELRMOD is set */
5245 #define ADC_CHSELR_SQ6_0               (0x1UL << ADC_CHSELR_SQ6_Pos)           /*!< 0x00100000 */
5246 #define ADC_CHSELR_SQ6_1               (0x2UL << ADC_CHSELR_SQ6_Pos)           /*!< 0x00200000 */
5247 #define ADC_CHSELR_SQ6_2               (0x4UL << ADC_CHSELR_SQ6_Pos)           /*!< 0x00400000 */
5248 #define ADC_CHSELR_SQ6_3               (0x8UL << ADC_CHSELR_SQ6_Pos)           /*!< 0x00800000 */
5249 
5250 #define ADC_CHSELR_SQ7_Pos             (24U)
5251 #define ADC_CHSELR_SQ7_Msk             (0xFUL << ADC_CHSELR_SQ7_Pos)           /*!< 0x0F000000 */
5252 #define ADC_CHSELR_SQ7                 ADC_CHSELR_SQ7_Msk                      /*!< ADC group regular sequencer rank 7, available when ADC_CFGR1_CHSELRMOD is set */
5253 #define ADC_CHSELR_SQ7_0               (0x1UL << ADC_CHSELR_SQ7_Pos)           /*!< 0x01000000 */
5254 #define ADC_CHSELR_SQ7_1               (0x2UL << ADC_CHSELR_SQ7_Pos)           /*!< 0x02000000 */
5255 #define ADC_CHSELR_SQ7_2               (0x4UL << ADC_CHSELR_SQ7_Pos)           /*!< 0x04000000 */
5256 #define ADC_CHSELR_SQ7_3               (0x8UL << ADC_CHSELR_SQ7_Pos)           /*!< 0x08000000 */
5257 
5258 #define ADC_CHSELR_SQ8_Pos             (28U)
5259 #define ADC_CHSELR_SQ8_Msk             (0xFUL << ADC_CHSELR_SQ8_Pos)           /*!< 0xF0000000 */
5260 #define ADC_CHSELR_SQ8                 ADC_CHSELR_SQ8_Msk                      /*!< ADC group regular sequencer rank 8, available when ADC_CFGR1_CHSELRMOD is set */
5261 #define ADC_CHSELR_SQ8_0               (0x1UL << ADC_CHSELR_SQ8_Pos)           /*!< 0x10000000 */
5262 #define ADC_CHSELR_SQ8_1               (0x2UL << ADC_CHSELR_SQ8_Pos)           /*!< 0x20000000 */
5263 #define ADC_CHSELR_SQ8_2               (0x4UL << ADC_CHSELR_SQ8_Pos)           /*!< 0x40000000 */
5264 #define ADC_CHSELR_SQ8_3               (0x8UL << ADC_CHSELR_SQ8_Pos)           /*!< 0x80000000 */
5265 
5266 /********************  Bit definition for ADC_AWD3TR register  *******************/
5267 #define ADC_AWD3TR_LT3_Pos                (0U)
5268 #define ADC_AWD3TR_LT3_Msk                (0xFFFUL << ADC_AWD3TR_LT3_Pos)      /*!< 0x00000FFF */
5269 #define ADC_AWD3TR_LT3                    ADC_AWD3TR_LT3_Msk                   /*!< ADC analog watchdog 3 threshold low */
5270 #define ADC_AWD3TR_LT3_0                  (0x001UL << ADC_AWD3TR_LT3_Pos)      /*!< 0x00000001 */
5271 #define ADC_AWD3TR_LT3_1                  (0x002UL << ADC_AWD3TR_LT3_Pos)      /*!< 0x00000002 */
5272 #define ADC_AWD3TR_LT3_2                  (0x004UL << ADC_AWD3TR_LT3_Pos)      /*!< 0x00000004 */
5273 #define ADC_AWD3TR_LT3_3                  (0x008UL << ADC_AWD3TR_LT3_Pos)      /*!< 0x00000008 */
5274 #define ADC_AWD3TR_LT3_4                  (0x010UL << ADC_AWD3TR_LT3_Pos)      /*!< 0x00000010 */
5275 #define ADC_AWD3TR_LT3_5                  (0x020UL << ADC_AWD3TR_LT3_Pos)      /*!< 0x00000020 */
5276 #define ADC_AWD3TR_LT3_6                  (0x040UL << ADC_AWD3TR_LT3_Pos)      /*!< 0x00000040 */
5277 #define ADC_AWD3TR_LT3_7                  (0x080UL << ADC_AWD3TR_LT3_Pos)      /*!< 0x00000080 */
5278 #define ADC_AWD3TR_LT3_8                  (0x100UL << ADC_AWD3TR_LT3_Pos)      /*!< 0x00000100 */
5279 #define ADC_AWD3TR_LT3_9                  (0x200UL << ADC_AWD3TR_LT3_Pos)      /*!< 0x00000200 */
5280 #define ADC_AWD3TR_LT3_10                 (0x400UL << ADC_AWD3TR_LT3_Pos)      /*!< 0x00000400 */
5281 #define ADC_AWD3TR_LT3_11                 (0x800UL << ADC_AWD3TR_LT3_Pos)      /*!< 0x00000800 */
5282 
5283 #define ADC_AWD3TR_HT3_Pos                (16U)
5284 #define ADC_AWD3TR_HT3_Msk                (0xFFFUL << ADC_AWD3TR_HT3_Pos)      /*!< 0x0FFF0000 */
5285 #define ADC_AWD3TR_HT3                    ADC_AWD3TR_HT3_Msk                   /*!< ADC analog watchdog 3 threshold high */
5286 #define ADC_AWD3TR_HT3_0                  (0x001UL << ADC_AWD3TR_HT3_Pos)      /*!< 0x00010000 */
5287 #define ADC_AWD3TR_HT3_1                  (0x002UL << ADC_AWD3TR_HT3_Pos)      /*!< 0x00020000 */
5288 #define ADC_AWD3TR_HT3_2                  (0x004UL << ADC_AWD3TR_HT3_Pos)      /*!< 0x00040000 */
5289 #define ADC_AWD3TR_HT3_3                  (0x008UL << ADC_AWD3TR_HT3_Pos)      /*!< 0x00080000 */
5290 #define ADC_AWD3TR_HT3_4                  (0x010UL << ADC_AWD3TR_HT3_Pos)      /*!< 0x00100000 */
5291 #define ADC_AWD3TR_HT3_5                  (0x020UL << ADC_AWD3TR_HT3_Pos)      /*!< 0x00200000 */
5292 #define ADC_AWD3TR_HT3_6                  (0x040UL << ADC_AWD3TR_HT3_Pos)      /*!< 0x00400000 */
5293 #define ADC_AWD3TR_HT3_7                  (0x080UL << ADC_AWD3TR_HT3_Pos)      /*!< 0x00800000 */
5294 #define ADC_AWD3TR_HT3_8                  (0x100UL << ADC_AWD3TR_HT3_Pos)      /*!< 0x01000000 */
5295 #define ADC_AWD3TR_HT3_9                  (0x200UL << ADC_AWD3TR_HT3_Pos)      /*!< 0x02000000 */
5296 #define ADC_AWD3TR_HT3_10                 (0x400UL << ADC_AWD3TR_HT3_Pos)      /*!< 0x04000000 */
5297 #define ADC_AWD3TR_HT3_11                 (0x800UL << ADC_AWD3TR_HT3_Pos)      /*!< 0x08000000 */
5298 
5299 /********************  Bit definition for ADC_AWD3CR register  ********************/
5300 #define ADC_AWD3CR_AWD3CH_Pos             (0U)
5301 #define ADC_AWD3CR_AWD3CH_Msk             (0xFFFFFFUL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00FFFFFF */
5302 #define ADC_AWD3CR_AWD3CH                 ADC_AWD3CR_AWD3CH_Msk                 /*!< ADC Analog watchdog 2 channel selection */
5303 #define ADC_AWD3CR_AWD3CH_0               (0x00001UL << ADC_AWD3CR_AWD3CH_Pos)  /*!< 0x00000001 */
5304 #define ADC_AWD3CR_AWD3CH_1               (0x00002UL << ADC_AWD3CR_AWD3CH_Pos)  /*!< 0x00000002 */
5305 #define ADC_AWD3CR_AWD3CH_2               (0x00004UL << ADC_AWD3CR_AWD3CH_Pos)  /*!< 0x00000004 */
5306 #define ADC_AWD3CR_AWD3CH_3               (0x00008UL << ADC_AWD3CR_AWD3CH_Pos)  /*!< 0x00000008 */
5307 #define ADC_AWD3CR_AWD3CH_4               (0x00010UL << ADC_AWD3CR_AWD3CH_Pos)  /*!< 0x00000010 */
5308 #define ADC_AWD3CR_AWD3CH_5               (0x00020UL << ADC_AWD3CR_AWD3CH_Pos)  /*!< 0x00000020 */
5309 #define ADC_AWD3CR_AWD3CH_6               (0x00040UL << ADC_AWD3CR_AWD3CH_Pos)  /*!< 0x00000040 */
5310 #define ADC_AWD3CR_AWD3CH_7               (0x00080UL << ADC_AWD3CR_AWD3CH_Pos)  /*!< 0x00000080 */
5311 #define ADC_AWD3CR_AWD3CH_8               (0x00100UL << ADC_AWD3CR_AWD3CH_Pos)  /*!< 0x00000100 */
5312 #define ADC_AWD3CR_AWD3CH_9               (0x00200UL << ADC_AWD3CR_AWD3CH_Pos)  /*!< 0x00000200 */
5313 #define ADC_AWD3CR_AWD3CH_10              (0x00400UL << ADC_AWD3CR_AWD3CH_Pos)  /*!< 0x00000400 */
5314 #define ADC_AWD3CR_AWD3CH_11              (0x00800UL << ADC_AWD3CR_AWD3CH_Pos)  /*!< 0x00000800 */
5315 #define ADC_AWD3CR_AWD3CH_12              (0x01000UL << ADC_AWD3CR_AWD3CH_Pos)  /*!< 0x00001000 */
5316 #define ADC_AWD3CR_AWD3CH_13              (0x02000UL << ADC_AWD3CR_AWD3CH_Pos)  /*!< 0x00002000 */
5317 #define ADC_AWD3CR_AWD3CH_14              (0x04000UL << ADC_AWD3CR_AWD3CH_Pos)  /*!< 0x00004000 */
5318 #define ADC_AWD3CR_AWD3CH_15              (0x08000UL << ADC_AWD3CR_AWD3CH_Pos)  /*!< 0x00008000 */
5319 #define ADC_AWD3CR_AWD3CH_16              (0x10000UL << ADC_AWD3CR_AWD3CH_Pos)  /*!< 0x00010000 */
5320 #define ADC_AWD3CR_AWD3CH_17              (0x20000UL << ADC_AWD3CR_AWD3CH_Pos)  /*!< 0x00020000 */
5321 #define ADC_AWD3CR_AWD3CH_18              (0x40000UL << ADC_AWD3CR_AWD3CH_Pos)  /*!< 0x00040000 */
5322 #define ADC_AWD3CR_AWD3CH_19              (0x80000UL << ADC_AWD3CR_AWD3CH_Pos)  /*!< 0x00080000 */
5323 #define ADC_AWD3CR_AWD2CH_20              (0x100000UL << ADC_AWD3CR_AWD2CH_Pos) /*!< 0x00100000 */
5324 #define ADC_AWD3CR_AWD2CH_21              (0x200000UL << ADC_AWD3CR_AWD2CH_Pos) /*!< 0x00200000 */
5325 #define ADC_AWD3CR_AWD2CH_22              (0x400000UL << ADC_AWD3CR_AWD2CH_Pos) /*!< 0x00400000 */
5326 #define ADC_AWD3CR_AWD2CH_23              (0x800000UL << ADC_AWD3CR_AWD2CH_Pos) /*!< 0x00800000 */
5327 
5328 /********************  Bit definition for ADC_DIFSEL register  ********************/
5329 #define ADC_DIFSEL_DIFSEL_Pos             (0U)
5330 #define ADC_DIFSEL_DIFSEL_Msk             (0xFFFFFUL << ADC_DIFSEL_DIFSEL_Pos)  /*!< 0x000FFFFF */
5331 #define ADC_DIFSEL_DIFSEL                 ADC_DIFSEL_DIFSEL_Msk                 /*!< ADC differential modes for channels 1 to 18 */
5332 #define ADC_DIFSEL_DIFSEL_0               (0x00001UL << ADC_DIFSEL_DIFSEL_Pos)  /*!< 0x00000001 */
5333 #define ADC_DIFSEL_DIFSEL_1               (0x00002UL << ADC_DIFSEL_DIFSEL_Pos)  /*!< 0x00000002 */
5334 #define ADC_DIFSEL_DIFSEL_2               (0x00004UL << ADC_DIFSEL_DIFSEL_Pos)  /*!< 0x00000004 */
5335 #define ADC_DIFSEL_DIFSEL_3               (0x00008UL << ADC_DIFSEL_DIFSEL_Pos)  /*!< 0x00000008 */
5336 #define ADC_DIFSEL_DIFSEL_4               (0x00010UL << ADC_DIFSEL_DIFSEL_Pos)  /*!< 0x00000010 */
5337 #define ADC_DIFSEL_DIFSEL_5               (0x00020UL << ADC_DIFSEL_DIFSEL_Pos)  /*!< 0x00000020 */
5338 #define ADC_DIFSEL_DIFSEL_6               (0x00040UL << ADC_DIFSEL_DIFSEL_Pos)  /*!< 0x00000040 */
5339 #define ADC_DIFSEL_DIFSEL_7               (0x00080UL << ADC_DIFSEL_DIFSEL_Pos)  /*!< 0x00000080 */
5340 #define ADC_DIFSEL_DIFSEL_8               (0x00100UL << ADC_DIFSEL_DIFSEL_Pos)  /*!< 0x00000100 */
5341 #define ADC_DIFSEL_DIFSEL_9               (0x00200UL << ADC_DIFSEL_DIFSEL_Pos)  /*!< 0x00000200 */
5342 #define ADC_DIFSEL_DIFSEL_10              (0x00400UL << ADC_DIFSEL_DIFSEL_Pos)  /*!< 0x00000400 */
5343 #define ADC_DIFSEL_DIFSEL_11              (0x00800UL << ADC_DIFSEL_DIFSEL_Pos)  /*!< 0x00000800 */
5344 #define ADC_DIFSEL_DIFSEL_12              (0x01000UL << ADC_DIFSEL_DIFSEL_Pos)  /*!< 0x00001000 */
5345 #define ADC_DIFSEL_DIFSEL_13              (0x02000UL << ADC_DIFSEL_DIFSEL_Pos)  /*!< 0x00002000 */
5346 #define ADC_DIFSEL_DIFSEL_14              (0x04000UL << ADC_DIFSEL_DIFSEL_Pos)  /*!< 0x00004000 */
5347 #define ADC_DIFSEL_DIFSEL_15              (0x08000UL << ADC_DIFSEL_DIFSEL_Pos)  /*!< 0x00008000 */
5348 #define ADC_DIFSEL_DIFSEL_16              (0x10000UL << ADC_DIFSEL_DIFSEL_Pos)  /*!< 0x00010000 */
5349 #define ADC_DIFSEL_DIFSEL_17              (0x20000UL << ADC_DIFSEL_DIFSEL_Pos)  /*!< 0x00020000 */
5350 #define ADC_DIFSEL_DIFSEL_18              (0x40000UL << ADC_DIFSEL_DIFSEL_Pos)  /*!< 0x00040000 */
5351 #define ADC_DIFSEL_DIFSEL_19              (0x80000UL << ADC_DIFSEL_DIFSEL_Pos)  /*!< 0x00080000 */
5352 
5353 /********************  Bit definition for ADC_CALFACT register  ********************/
5354 #define ADC_CALFACT_I_APB_ADDR_Pos         (0U)
5355 #define ADC_CALFACT_I_APB_ADDR_Msk         (0xFFUL << ADC_CALFACT_I_APB_ADDR_Pos) /*!< 0x000000FF */
5356 #define ADC_CALFACT_I_APB_ADDR             ADC_CALFACT_I_APB_ADDR_Msk             /*!< ADC calibration factors in single-ended mode */
5357 #define ADC_CALFACT_I_APB_ADDR_0           (0x001U << ADC_CALFACT_I_APB_ADDR_Pos) /*!< 0x00000001 */
5358 #define ADC_CALFACT_I_APB_ADDR_1           (0x002U << ADC_CALFACT_I_APB_ADDR_Pos) /*!< 0x00000002 */
5359 #define ADC_CALFACT_I_APB_ADDR_2           (0x004U << ADC_CALFACT_I_APB_ADDR_Pos) /*!< 0x00000004 */
5360 #define ADC_CALFACT_I_APB_ADDR_3           (0x008U << ADC_CALFACT_I_APB_ADDR_Pos) /*!< 0x00000008 */
5361 #define ADC_CALFACT_I_APB_ADDR_4           (0x010U << ADC_CALFACT_I_APB_ADDR_Pos) /*!< 0x00000010 */
5362 #define ADC_CALFACT_I_APB_ADDR_5           (0x020U << ADC_CALFACT_I_APB_ADDR_Pos) /*!< 0x00000020 */
5363 #define ADC_CALFACT_I_APB_ADDR_6           (0x040U << ADC_CALFACT_I_APB_ADDR_Pos) /*!< 0x00000040 */
5364 #define ADC_CALFACT_I_APB_ADDR_7           (0x080U << ADC_CALFACT_I_APB_ADDR_Pos) /*!< 0x00000080 */
5365 
5366 #define ADC_CALFACT_I_APB_DATA_Pos         (08U)
5367 #define ADC_CALFACT_I_APB_DATA_Msk         (0xFFUL << ADC_CALFACT_I_APB_DATA_Pos) /*!< 0x0000FF00 */
5368 #define ADC_CALFACT_I_APB_DATA             ADC_CALFACT_I_APB_DATA_Msk             /*!< ADC calibration factors in differential mode */
5369 #define ADC_CALFACT_APB_DATA_0             (0x001U << ADC_CALFACT_APB_DATA_Pos)   /*!< 0x00000100 */
5370 #define ADC_CALFACT_APB_DATA_1             (0x002U << ADC_CALFACT_APB_DATA_Pos)   /*!< 0x00000200 */
5371 #define ADC_CALFACT_APB_DATA_2             (0x004U << ADC_CALFACT_APB_DATA_Pos)   /*!< 0x00000400 */
5372 #define ADC_CALFACT_APB_DATA_3             (0x008U << ADC_CALFACT_APB_DATA_Pos)   /*!< 0x00000800 */
5373 #define ADC_CALFACT_APB_DATA_4             (0x010U << ADC_CALFACT_APB_DATA_Pos)   /*!< 0x00001000 */
5374 #define ADC_CALFACT_APB_DATA_5             (0x020U << ADC_CALFACT_APB_DATA_Pos)   /*!< 0x00002000 */
5375 #define ADC_CALFACT_APB_DATA_6             (0x040U << ADC_CALFACT_APB_DATA_Pos)   /*!< 0x00004000 */
5376 #define ADC_CALFACT_APB_DATA_7             (0x080U << ADC_CALFACT_APB_DATA_Pos)   /*!< 0x00008000 */
5377 
5378 #define ADC_CALFACT_VALIDITY_Pos           (16U)
5379 #define ADC_CALFACT_VALIDITY_Msk           (0x1UL << ADC_CALFACT_VALIDITY_Pos)     /*!< 0x00010000 */
5380 #define ADC_CALFACT_VALIDITY               ADC_CALFACT_VALIDITY_Msk                /*!< ADC calibration factors in differential mode */
5381 #define ADC_CALFACT_LATCH_COEF_Pos         (24U)
5382 #define ADC_CALFACT_LATCH_COEF_Msk         (0x1UL << ADC_CALFACT_LATCH_COEF_Pos)   /*!< 0x01000000 */
5383 #define ADC_CALFACT_LATCH_COEF             ADC_CALFACT_LATCH_COEF_Msk              /*!< ADC calibration factors in differential mode */
5384 #define ADC_CALFACT_CAPTURE_COEF_Pos       (25U)
5385 #define ADC_CALFACT_CAPTURE_COEF_Msk       (0x1UL << ADC_CALFACT_CAPTURE_COEF_Pos) /*!< 0x01000000 */
5386 #define ADC_CALFACT_CAPTURE_COEF           ADC_CALFACT_CAPTURE_COEF_Msk            /*!< ADC calibration factors in differential mode */
5387 
5388 #define ADC4_CALFACT_CALFACT_Pos        (0U)
5389 #define ADC4_CALFACT_CALFACT_Msk        (0x7FUL << ADC4_CALFACT_CALFACT_Pos)     /*!< 0x0000007F */
5390 #define ADC4_CALFACT_CALFACT            ADC4_CALFACT_CALFACT_Msk                 /*!< ADC calibration factor in single-ended mode */
5391 #define ADC4_CALFACT_CALFACT_0          (0x01UL << ADC4_CALFACT_CALFACT_Pos)     /*!< 0x00000001 */
5392 #define ADC4_CALFACT_CALFACT_1          (0x02UL << ADC4_CALFACT_CALFACT_Pos)     /*!< 0x00000002 */
5393 #define ADC4_CALFACT_CALFACT_2          (0x04UL << ADC4_CALFACT_CALFACT_Pos)     /*!< 0x00000004 */
5394 #define ADC4_CALFACT_CALFACT_3          (0x08UL << ADC4_CALFACT_CALFACT_Pos)     /*!< 0x00000008 */
5395 #define ADC4_CALFACT_CALFACT_4          (0x10UL << ADC4_CALFACT_CALFACT_Pos)     /*!< 0x00000010 */
5396 #define ADC4_CALFACT_CALFACT_5          (0x20UL << ADC4_CALFACT_CALFACT_Pos)     /*!< 0x00000020 */
5397 #define ADC4_CALFACT_CALFACT_6          (0x40UL << ADC4_CALFACT_CALFACT_Pos)     /*!< 0x00000040 */
5398 
5399 /********************  Bit definition for ADC_CALFACT2 register  ********************/
5400 #define ADC_CALFACT2_CALFACT_Pos       (0U)
5401 #define ADC_CALFACT2_CALFACT_Msk       (0xFFFFFFFFUL << ADC_CALFACT2_CALFACT_Pos) /*!< 0xFFFFFFFF */
5402 #define ADC_CALFACT2_CALFACT           ADC_CALFACT2_CALFACT_Msk                   /*!< ADC Linearity calibration factors */
5403 #define ADC_CALFACT2_CALFACT_0         (0x00000001UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00000001 */
5404 #define ADC_CALFACT2_CALFACT_1         (0x00000002UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00000002 */
5405 #define ADC_CALFACT2_CALFACT_2         (0x00000004UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00000004 */
5406 #define ADC_CALFACT2_CALFACT_3         (0x00000008UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00000008 */
5407 #define ADC_CALFACT2_CALFACT_4         (0x00000010UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00000010 */
5408 #define ADC_CALFACT2_CALFACT_5         (0x00000020UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00000020 */
5409 #define ADC_CALFACT2_CALFACT_6         (0x00000040UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00000040 */
5410 #define ADC_CALFACT2_CALFACT_7         (0x00000080UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00000080 */
5411 #define ADC_CALFACT2_CALFACT_8         (0x00000100UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00000100 */
5412 #define ADC_CALFACT2_CALFACT_9         (0x00000200UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00000200 */
5413 #define ADC_CALFACT2_CALFACT_10        (0x00000400UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00000400 */
5414 #define ADC_CALFACT2_CALFACT_11        (0x00000800UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00000800 */
5415 #define ADC_CALFACT2_CALFACT_12        (0x00001000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00001000 */
5416 #define ADC_CALFACT2_CALFACT_13        (0x00002000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00002000 */
5417 #define ADC_CALFACT2_CALFACT_14        (0x00004000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00004000 */
5418 #define ADC_CALFACT2_CALFACT_15        (0x00008000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00008000 */
5419 #define ADC_CALFACT2_CALFACT_16        (0x00010000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00010000 */
5420 #define ADC_CALFACT2_CALFACT_17        (0x00020000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00020000 */
5421 #define ADC_CALFACT2_CALFACT_18        (0x00040000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00040000 */
5422 #define ADC_CALFACT2_CALFACT_19        (0x00080000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00080000 */
5423 #define ADC_CALFACT2_CALFACT_20        (0x00100000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00100000 */
5424 #define ADC_CALFACT2_CALFACT_21        (0x00200000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00200000 */
5425 #define ADC_CALFACT2_CALFACT_22        (0x00400000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00400000 */
5426 #define ADC_CALFACT2_CALFACT_23        (0x00800000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00800000 */
5427 #define ADC_CALFACT2_CALFACT_24        (0x01000000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x01000000 */
5428 #define ADC_CALFACT2_CALFACT_25        (0x02000000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x02000000 */
5429 #define ADC_CALFACT2_CALFACT_26        (0x04000000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x04000000 */
5430 #define ADC_CALFACT2_CALFACT_27        (0x08000000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x08000000 */
5431 #define ADC_CALFACT2_CALFACT_28        (0x10000000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x10000000 */
5432 #define ADC_CALFACT2_CALFACT_29        (0x20000000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x20000000 */
5433 #define ADC_CALFACT2_CALFACT_30        (0x40000000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x40000000 */
5434 #define ADC_CALFACT2_CALFACT_31        (0x80000000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x80000000 */
5435 
5436 /********************  Bit definition for ADC_OR register  ********************/
5437 #define ADC_OR_CHN0SEL_Pos             (0U)
5438 #define ADC_OR_CHN0SEL_Msk             (0x1UL << ADC_OR_CHN0SEL_Pos)              /*!< 0x00000001 */
5439 #define ADC_OR_CHN0SEL                 ADC_OR_CHN0SEL_Msk                         /*!< ADC Channel 0 selection */
5440 
5441 /*************************  ADC Common registers  *****************************/
5442 /********************  Bit definition for ADC_CSR register  ********************/
5443 #define ADC_CSR_ADRDY_MST_Pos             (0U)
5444 #define ADC_CSR_ADRDY_MST_Msk             (0x1UL << ADC_CSR_ADRDY_MST_Pos)     /*!< 0x00000001 */
5445 #define ADC_CSR_ADRDY_MST                 ADC_CSR_ADRDY_MST_Msk                /*!< Master ADC ready */
5446 #define ADC_CSR_EOSMP_MST_Pos             (1U)
5447 #define ADC_CSR_EOSMP_MST_Msk             (0x1UL << ADC_CSR_EOSMP_MST_Pos)     /*!< 0x00000002 */
5448 #define ADC_CSR_EOSMP_MST                 ADC_CSR_EOSMP_MST_Msk                /*!< End of sampling phase flag of the master ADC */
5449 #define ADC_CSR_EOC_MST_Pos               (2U)
5450 #define ADC_CSR_EOC_MST_Msk               (0x1UL << ADC_CSR_EOC_MST_Pos)       /*!< 0x00000004 */
5451 #define ADC_CSR_EOC_MST                   ADC_CSR_EOC_MST_Msk                  /*!< End of regular conversion of the master ADC */
5452 #define ADC_CSR_EOS_MST_Pos               (3U)
5453 #define ADC_CSR_EOS_MST_Msk               (0x1UL << ADC_CSR_EOS_MST_Pos)       /*!< 0x00000008 */
5454 #define ADC_CSR_EOS_MST                   ADC_CSR_EOS_MST_Msk                  /*!< End of regular sequence flag of the master ADC */
5455 #define ADC_CSR_OVR_MST_Pos               (4U)
5456 #define ADC_CSR_OVR_MST_Msk               (0x1UL << ADC_CSR_OVR_MST_Pos)       /*!< 0x00000010 */
5457 #define ADC_CSR_OVR_MST                   ADC_CSR_OVR_MST_Msk                  /*!< Overrun flag of the master ADC */
5458 #define ADC_CSR_JEOC_MST_Pos              (5U)
5459 #define ADC_CSR_JEOC_MST_Msk              (0x1UL << ADC_CSR_JEOC_MST_Pos)      /*!< 0x00000020 */
5460 #define ADC_CSR_JEOC_MST                  ADC_CSR_JEOC_MST_Msk                 /*!< End of injected conversion of the master ADC */
5461 #define ADC_CSR_JEOS_MST_Pos              (6U)
5462 #define ADC_CSR_JEOS_MST_Msk              (0x1UL << ADC_CSR_JEOS_MST_Pos)      /*!< 0x00000040 */
5463 #define ADC_CSR_JEOS_MST                  ADC_CSR_JEOS_MST_Msk                 /*!< End of injected sequence flag of the master ADC */
5464 #define ADC_CSR_AWD1_MST_Pos              (7U)
5465 #define ADC_CSR_AWD1_MST_Msk              (0x1UL << ADC_CSR_AWD1_MST_Pos)      /*!< 0x00000080 */
5466 #define ADC_CSR_AWD1_MST                  ADC_CSR_AWD1_MST_Msk                 /*!< Analog watchdog 1 flag of the master ADC */
5467 #define ADC_CSR_AWD2_MST_Pos              (8U)
5468 #define ADC_CSR_AWD2_MST_Msk              (0x1UL << ADC_CSR_AWD2_MST_Pos)      /*!< 0x00000100 */
5469 #define ADC_CSR_AWD2_MST                  ADC_CSR_AWD2_MST_Msk                 /*!< Analog watchdog 2 flag of the master ADC */
5470 #define ADC_CSR_AWD3_MST_Pos              (9U)
5471 #define ADC_CSR_AWD3_MST_Msk              (0x1UL << ADC_CSR_AWD3_MST_Pos)      /*!< 0x00000200 */
5472 #define ADC_CSR_AWD3_MST                  ADC_CSR_AWD3_MST_Msk                 /*!< Analog watchdog 3 flag of the master ADC */
5473 #define ADC_CSR_JQOVF_MST_Pos             (10U)
5474 #define ADC_CSR_JQOVF_MST_Msk             (0x1UL << ADC_CSR_JQOVF_MST_Pos)     /*!< 0x00000400 */
5475 #define ADC_CSR_JQOVF_MST                 ADC_CSR_JQOVF_MST_Msk                /*!< Injected context queue overflow flag of the master ADC */
5476 #define ADC_CSR_LDORDY_MST_Pos            (12U)
5477 #define ADC_CSR_LDORDY_MST_Msk            (0x1UL << ADC_CSR_LDORDY_MST_Pos)     /*!< 0x00001000 */
5478 #define ADC_CSR_LDORDY_MST                ADC_CSR_LDORDY_MST_Msk                /*!< Voltage regulator ready flag of the master ADC */
5479 #define ADC_CSR_ADRDY_SLV_Pos             (16U)
5480 #define ADC_CSR_ADRDY_SLV_Msk             (0x1UL << ADC_CSR_ADRDY_SLV_Pos)     /*!< 0x00010000 */
5481 #define ADC_CSR_ADRDY_SLV                 ADC_CSR_ADRDY_SLV_Msk                /*!< Slave ADC ready */
5482 #define ADC_CSR_EOSMP_SLV_Pos             (17U)
5483 #define ADC_CSR_EOSMP_SLV_Msk             (0x1UL << ADC_CSR_EOSMP_SLV_Pos)     /*!< 0x00020000 */
5484 #define ADC_CSR_EOSMP_SLV                 ADC_CSR_EOSMP_SLV_Msk                /*!< End of sampling phase flag of the slave ADC */
5485 #define ADC_CSR_EOC_SLV_Pos               (18U)
5486 #define ADC_CSR_EOC_SLV_Msk               (0x1UL << ADC_CSR_EOC_SLV_Pos)       /*!< 0x00040000 */
5487 #define ADC_CSR_EOC_SLV                   ADC_CSR_EOC_SLV_Msk                  /*!< End of regular conversion of the slave ADC */
5488 #define ADC_CSR_EOS_SLV_Pos               (19U)
5489 #define ADC_CSR_EOS_SLV_Msk               (0x1UL << ADC_CSR_EOS_SLV_Pos)       /*!< 0x00080000 */
5490 #define ADC_CSR_EOS_SLV                   ADC_CSR_EOS_SLV_Msk                  /*!< End of regular sequence flag of the slave ADC */
5491 #define ADC_CSR_OVR_SLV_Pos               (20U)
5492 #define ADC_CSR_OVR_SLV_Msk               (0x1UL << ADC_CSR_OVR_SLV_Pos)       /*!< 0x00100000 */
5493 #define ADC_CSR_OVR_SLV                   ADC_CSR_OVR_SLV_Msk                  /*!< Overrun flag of the slave ADC */
5494 #define ADC_CSR_JEOC_SLV_Pos              (21U)
5495 #define ADC_CSR_JEOC_SLV_Msk              (0x1UL << ADC_CSR_JEOC_SLV_Pos)      /*!< 0x00200000 */
5496 #define ADC_CSR_JEOC_SLV                  ADC_CSR_JEOC_SLV_Msk                 /*!< End of injected conversion of the slave ADC */
5497 #define ADC_CSR_JEOS_SLV_Pos              (22U)
5498 #define ADC_CSR_JEOS_SLV_Msk              (0x1UL << ADC_CSR_JEOS_SLV_Pos)      /*!< 0x00400000 */
5499 #define ADC_CSR_JEOS_SLV                  ADC_CSR_JEOS_SLV_Msk                 /*!< End of injected sequence flag of the slave ADC */
5500 #define ADC_CSR_AWD1_SLV_Pos              (23U)
5501 #define ADC_CSR_AWD1_SLV_Msk              (0x1UL << ADC_CSR_AWD1_SLV_Pos)      /*!< 0x00800000 */
5502 #define ADC_CSR_AWD1_SLV                  ADC_CSR_AWD1_SLV_Msk                 /*!< Analog watchdog 1 flag of the slave ADC */
5503 #define ADC_CSR_AWD2_SLV_Pos              (24U)
5504 #define ADC_CSR_AWD2_SLV_Msk              (0x1UL << ADC_CSR_AWD2_SLV_Pos)      /*!< 0x01000000 */
5505 #define ADC_CSR_AWD2_SLV                  ADC_CSR_AWD2_SLV_Msk                 /*!< Analog watchdog 2 flag of the slave ADC */
5506 #define ADC_CSR_AWD3_SLV_Pos              (25U)
5507 #define ADC_CSR_AWD3_SLV_Msk              (0x1UL << ADC_CSR_AWD3_SLV_Pos)      /*!< 0x02000000 */
5508 #define ADC_CSR_AWD3_SLV                  ADC_CSR_AWD3_SLV_Msk                 /*!< Analog watchdog 3 flag of the slave ADC */
5509 #define ADC_CSR_JQOVF_SLV_Pos             (26U)
5510 #define ADC_CSR_JQOVF_SLV_Msk             (0x1UL << ADC_CSR_JQOVF_SLV_Pos)     /*!< 0x04000000 */
5511 #define ADC_CSR_JQOVF_SLV                 ADC_CSR_JQOVF_SLV_Msk                /*!< Injected context queue overflow flag of the slave ADC */
5512 #define ADC_CSR_LDORDY_SLV_Pos            (28U)
5513 #define ADC_CSR_LDORDY_SLV_Msk            (0x1UL << ADC_CSR_LDORDY_SLV_Pos)     /*!< 0x10000000 */
5514 #define ADC_CSR_LDORDY_SLV                ADC_CSR_LDORDY_SLV_Msk                /*!< Voltage regulator ready flag of the slave ADC */
5515 
5516 /********************  Bit definition for ADC_CCR register  ********************/
5517 #define ADC_CCR_DUAL_Pos                  (0U)
5518 #define ADC_CCR_DUAL_Msk                  (0x1FUL << ADC_CCR_DUAL_Pos)          /*!< 0x0000001F */
5519 #define ADC_CCR_DUAL                      ADC_CCR_DUAL_Msk                      /*!< Dual ADC mode selection */
5520 #define ADC_CCR_DUAL_0                    (0x01UL << ADC_CCR_DUAL_Pos)          /*!< 0x00000001 */
5521 #define ADC_CCR_DUAL_1                    (0x02UL << ADC_CCR_DUAL_Pos)          /*!< 0x00000002 */
5522 #define ADC_CCR_DUAL_2                    (0x04UL << ADC_CCR_DUAL_Pos)          /*!< 0x00000004 */
5523 #define ADC_CCR_DUAL_3                    (0x08UL << ADC_CCR_DUAL_Pos)          /*!< 0x00000008 */
5524 #define ADC_CCR_DUAL_4                    (0x10UL << ADC_CCR_DUAL_Pos)          /*!< 0x00000010 */
5525 
5526 #define ADC_CCR_DELAY_Pos                 (8U)
5527 #define ADC_CCR_DELAY_Msk                 (0xFUL << ADC_CCR_DELAY_Pos)          /*!< 0x00000F00 */
5528 #define ADC_CCR_DELAY                     ADC_CCR_DELAY_Msk                     /*!< Delay between 2 sampling phases */
5529 #define ADC_CCR_DELAY_0                   (0x1UL << ADC_CCR_DELAY_Pos)          /*!< 0x00000100 */
5530 #define ADC_CCR_DELAY_1                   (0x2UL << ADC_CCR_DELAY_Pos)          /*!< 0x00000200 */
5531 #define ADC_CCR_DELAY_2                   (0x4UL << ADC_CCR_DELAY_Pos)          /*!< 0x00000400 */
5532 #define ADC_CCR_DELAY_3                   (0x8UL << ADC_CCR_DELAY_Pos)          /*!< 0x00000800 */
5533 
5534 #define ADC_CCR_DAMDF_Pos                 (14U)
5535 #define ADC_CCR_DAMDF_Msk                 (0x3UL << ADC_CCR_DAMDF_Pos)          /*!< 0x0000C000 */
5536 #define ADC_CCR_DAMDF                     ADC_CCR_DAMDF_Msk                     /*!< Dual ADC mode data format */
5537 #define ADC_CCR_DAMDF_0                   (0x1UL << ADC_CCR_DAMDF_Pos)          /*!< 0x00004000 */
5538 #define ADC_CCR_DAMDF_1                   (0x2UL << ADC_CCR_DAMDF_Pos)          /*!< 0x00008000 */
5539 
5540 #define ADC_CCR_PRESC_Pos                 (18U)
5541 #define ADC_CCR_PRESC_Msk                 (0xFUL << ADC_CCR_PRESC_Pos)          /*!< 0x003C0000 */
5542 #define ADC_CCR_PRESC                     ADC_CCR_PRESC_Msk                     /*!< ADC prescaler */
5543 #define ADC_CCR_PRESC_0                   (0x1UL << ADC_CCR_PRESC_Pos)          /*!< 0x00040000 */
5544 #define ADC_CCR_PRESC_1                   (0x2UL << ADC_CCR_PRESC_Pos)          /*!< 0x00080000 */
5545 #define ADC_CCR_PRESC_2                   (0x4UL << ADC_CCR_PRESC_Pos)          /*!< 0x00100000 */
5546 #define ADC_CCR_PRESC_3                   (0x8UL << ADC_CCR_PRESC_Pos)          /*!< 0x00200000 */
5547 
5548 #define ADC_CCR_VREFEN_Pos                (22U)
5549 #define ADC_CCR_VREFEN_Msk                (0x1UL << ADC_CCR_VREFEN_Pos)         /*!< 0x00400000 */
5550 #define ADC_CCR_VREFEN                    ADC_CCR_VREFEN_Msk                    /*!< VREFINT enable */
5551 #define ADC_CCR_VSENSEEN_Pos              (23U)
5552 #define ADC_CCR_VSENSEEN_Msk              (0x1UL << ADC_CCR_VSENSEEN_Pos)       /*!< 0x00800000 */
5553 #define ADC_CCR_VSENSEEN                  ADC_CCR_VSENSEEN_Msk                  /*!< Temperature sensor enable */
5554 #define ADC_CCR_VBATEN_Pos                (24U)
5555 #define ADC_CCR_VBATEN_Msk                (0x1UL << ADC_CCR_VBATEN_Pos)         /*!< 0x01000000 */
5556 #define ADC_CCR_VBATEN                    ADC_CCR_VBATEN_Msk                    /*!< VBAT enable */
5557 #define ADC_CCR_LFMEN_Pos                 (25U)
5558 #define ADC_CCR_LFMEN_Msk                 (0x1UL << ADC_CCR_LFMEN_Pos)          /*!< 0x02000000 */
5559 #define ADC_CCR_LFMEN                     ADC_CCR_LFMEN_Msk                     /*!< Low Frequency Mode Enable, specific ADC4*/
5560 #define ADC_CCR_VDDCOREN_Pos              (26U)
5561 #define ADC_CCR_VDDCOREN_Msk              (0x1UL << ADC_CCR_VDDCOREN_Pos)       /*!< 0x04000000 */
5562 #define ADC_CCR_VDDCOREN                  ADC_CCR_VDDCOREN_Msk                  /*!< VDDCode enable */
5563 
5564 /********************  Bit definition for ADC_CDR register  *******************/
5565 #define ADC_CDR_RDATA_MST_Pos             (0U)
5566 #define ADC_CDR_RDATA_MST_Msk             (0xFFFFUL << ADC_CDR_RDATA_MST_Pos)   /*!< 0x0000FFFF */
5567 #define ADC_CDR_RDATA_MST                 ADC_CDR_RDATA_MST_Msk                 /*!< ADC multimode master group regular conversion data */
5568 
5569 #define ADC_CDR_RDATA_SLV_Pos             (16U)
5570 #define ADC_CDR_RDATA_SLV_Msk             (0xFFFFUL << ADC_CDR_RDATA_SLV_Pos)   /*!< 0xFFFF0000 */
5571 #define ADC_CDR_RDATA_SLV                 ADC_CDR_RDATA_SLV_Msk                 /*!< ADC multimode slave group regular conversion data */
5572 
5573 /********************  Bit definition for ADC_CDR2 register  ******************/
5574 #define ADC_CDR2_RDATA_ALT_Pos            (0U)
5575 #define ADC_CDR2_RDATA_ALT_Msk            (0xFFFFFFFFUL << ADC_CDR2_RDATA_ALT_Pos) /*!< 0xFFFFFFFF */
5576 #define ADC_CDR2_RDATA_ALT                ADC_CDR2_RDATA_ALT_Msk                   /*!< Regular data of the master/slave alternated ADCs */
5577 
5578 /******************************************************************************/
5579 /*                                                                            */
5580 /*                          CORDIC calculation unit                           */
5581 /*                                                                            */
5582 /******************************************************************************/
5583 /*******************  Bit definition for CORDIC_CSR register  *****************/
5584 #define CORDIC_CSR_FUNC_Pos                 (0U)
5585 #define CORDIC_CSR_FUNC_Msk                 (0xFUL << CORDIC_CSR_FUNC_Pos)          /*!< 0x0000000F */
5586 #define CORDIC_CSR_FUNC                     CORDIC_CSR_FUNC_Msk                     /*!< Function */
5587 #define CORDIC_CSR_FUNC_0                   (0x1UL << CORDIC_CSR_FUNC_Pos)          /*!< 0x00000001 */
5588 #define CORDIC_CSR_FUNC_1                   (0x2UL << CORDIC_CSR_FUNC_Pos)          /*!< 0x00000002 */
5589 #define CORDIC_CSR_FUNC_2                   (0x4UL << CORDIC_CSR_FUNC_Pos)          /*!< 0x00000004 */
5590 #define CORDIC_CSR_FUNC_3                   (0x8UL << CORDIC_CSR_FUNC_Pos)          /*!< 0x00000008 */
5591 #define CORDIC_CSR_PRECISION_Pos            (4U)
5592 #define CORDIC_CSR_PRECISION_Msk            (0xFUL << CORDIC_CSR_PRECISION_Pos)     /*!< 0x000000F0 */
5593 #define CORDIC_CSR_PRECISION                CORDIC_CSR_PRECISION_Msk                /*!< Precision */
5594 #define CORDIC_CSR_PRECISION_0              (0x1UL << CORDIC_CSR_PRECISION_Pos)     /*!< 0x00000010 */
5595 #define CORDIC_CSR_PRECISION_1              (0x2UL << CORDIC_CSR_PRECISION_Pos)     /*!< 0x00000020 */
5596 #define CORDIC_CSR_PRECISION_2              (0x4UL << CORDIC_CSR_PRECISION_Pos)     /*!< 0x00000040 */
5597 #define CORDIC_CSR_PRECISION_3              (0x8UL << CORDIC_CSR_PRECISION_Pos)     /*!< 0x00000080 */
5598 #define CORDIC_CSR_SCALE_Pos                (8U)
5599 #define CORDIC_CSR_SCALE_Msk                (0x7UL << CORDIC_CSR_SCALE_Pos)         /*!< 0x00000700 */
5600 #define CORDIC_CSR_SCALE                    CORDIC_CSR_SCALE_Msk                    /*!< Scaling factor */
5601 #define CORDIC_CSR_SCALE_0                  (0x1UL << CORDIC_CSR_SCALE_Pos)         /*!< 0x00000100 */
5602 #define CORDIC_CSR_SCALE_1                  (0x2UL << CORDIC_CSR_SCALE_Pos)         /*!< 0x00000200 */
5603 #define CORDIC_CSR_SCALE_2                  (0x4UL << CORDIC_CSR_SCALE_Pos)         /*!< 0x00000400 */
5604 #define CORDIC_CSR_IEN_Pos                  (16U)
5605 #define CORDIC_CSR_IEN_Msk                  (0x1UL << CORDIC_CSR_IEN_Pos)           /*!< 0x00010000 */
5606 #define CORDIC_CSR_IEN                      CORDIC_CSR_IEN_Msk                      /*!< Interrupt Enable */
5607 #define CORDIC_CSR_DMAREN_Pos               (17U)
5608 #define CORDIC_CSR_DMAREN_Msk               (0x1UL << CORDIC_CSR_DMAREN_Pos)        /*!< 0x00020000 */
5609 #define CORDIC_CSR_DMAREN                   CORDIC_CSR_DMAREN_Msk                   /*!< DMA Read channel Enable */
5610 #define CORDIC_CSR_DMAWEN_Pos               (18U)
5611 #define CORDIC_CSR_DMAWEN_Msk               (0x1UL << CORDIC_CSR_DMAWEN_Pos)        /*!< 0x00040000 */
5612 #define CORDIC_CSR_DMAWEN                   CORDIC_CSR_DMAWEN_Msk                   /*!< DMA Write channel Enable */
5613 #define CORDIC_CSR_NRES_Pos                 (19U)
5614 #define CORDIC_CSR_NRES_Msk                 (0x1UL << CORDIC_CSR_NRES_Pos)          /*!< 0x00080000 */
5615 #define CORDIC_CSR_NRES                     CORDIC_CSR_NRES_Msk                     /*!< Number of results in WDATA register */
5616 #define CORDIC_CSR_NARGS_Pos                (20U)
5617 #define CORDIC_CSR_NARGS_Msk                (0x1UL << CORDIC_CSR_NARGS_Pos)         /*!< 0x00100000 */
5618 #define CORDIC_CSR_NARGS                    CORDIC_CSR_NARGS_Msk                    /*!< Number of arguments in RDATA register */
5619 #define CORDIC_CSR_RESSIZE_Pos              (21U)
5620 #define CORDIC_CSR_RESSIZE_Msk              (0x1UL << CORDIC_CSR_RESSIZE_Pos)       /*!< 0x00200000 */
5621 #define CORDIC_CSR_RESSIZE                  CORDIC_CSR_RESSIZE_Msk                  /*!< Width of output data */
5622 #define CORDIC_CSR_ARGSIZE_Pos              (22U)
5623 #define CORDIC_CSR_ARGSIZE_Msk              (0x1UL << CORDIC_CSR_ARGSIZE_Pos)       /*!< 0x00400000 */
5624 #define CORDIC_CSR_ARGSIZE                  CORDIC_CSR_ARGSIZE_Msk                  /*!< Width of input data */
5625 #define CORDIC_CSR_RRDY_Pos                 (31U)
5626 #define CORDIC_CSR_RRDY_Msk                 (0x1UL << CORDIC_CSR_RRDY_Pos)          /*!< 0x80000000 */
5627 #define CORDIC_CSR_RRDY                     CORDIC_CSR_RRDY_Msk                     /*!< Result Ready Flag */
5628 
5629 /*******************  Bit definition for CORDIC_WDATA register  ***************/
5630 #define CORDIC_WDATA_ARG_Pos                (0U)
5631 #define CORDIC_WDATA_ARG_Msk                (0xFFFFFFFFUL << CORDIC_WDATA_ARG_Pos)  /*!< 0xFFFFFFFF */
5632 #define CORDIC_WDATA_ARG                    CORDIC_WDATA_ARG_Msk                    /*!< Input Argument */
5633 
5634 /*******************  Bit definition for CORDIC_RDATA register  ***************/
5635 #define CORDIC_RDATA_RES_Pos                (0U)
5636 #define CORDIC_RDATA_RES_Msk                (0xFFFFFFFFUL << CORDIC_RDATA_RES_Pos)  /*!< 0xFFFFFFFF */
5637 #define CORDIC_RDATA_RES                    CORDIC_RDATA_RES_Msk                    /*!< Output Result */
5638 
5639 /******************************************************************************/
5640 /*                                                                            */
5641 /*                          CRC calculation unit                              */
5642 /*                                                                            */
5643 /******************************************************************************/
5644 /*******************  Bit definition for CRC_DR register  *********************/
5645 #define CRC_DR_DR_Pos                       (0U)
5646 #define CRC_DR_DR_Msk                       (0xFFFFFFFFUL << CRC_DR_DR_Pos)         /*!< 0xFFFFFFFF */
5647 #define CRC_DR_DR                           CRC_DR_DR_Msk                           /*!< Data register bits */
5648 
5649 /*******************  Bit definition for CRC_IDR register  ********************/
5650 #define CRC_IDR_IDR_Pos                     (0U)
5651 #define CRC_IDR_IDR_Msk                     (0xFFFFFFFFUL << CRC_IDR_IDR_Pos)       /*!< 0xFFFFFFFF */
5652 #define CRC_IDR_IDR                         CRC_IDR_IDR_Msk                         /*!< General-purpose 32-bits data register bits */
5653 
5654 /********************  Bit definition for CRC_CR register  ********************/
5655 #define CRC_CR_RESET_Pos                    (0U)
5656 #define CRC_CR_RESET_Msk                    (0x1UL << CRC_CR_RESET_Pos)             /*!< 0x00000001 */
5657 #define CRC_CR_RESET                        CRC_CR_RESET_Msk                        /*!< RESET the CRC computation unit bit */
5658 #define CRC_CR_POLYSIZE_Pos                 (3U)
5659 #define CRC_CR_POLYSIZE_Msk                 (0x3UL << CRC_CR_POLYSIZE_Pos)          /*!< 0x00000018 */
5660 #define CRC_CR_POLYSIZE                     CRC_CR_POLYSIZE_Msk                     /*!< Polynomial size bits */
5661 #define CRC_CR_POLYSIZE_0                   (0x1UL << CRC_CR_POLYSIZE_Pos)          /*!< 0x00000008 */
5662 #define CRC_CR_POLYSIZE_1                   (0x2UL << CRC_CR_POLYSIZE_Pos)          /*!< 0x00000010 */
5663 #define CRC_CR_REV_IN_Pos                   (5U)
5664 #define CRC_CR_REV_IN_Msk                   (0x3UL << CRC_CR_REV_IN_Pos)            /*!< 0x00000060 */
5665 #define CRC_CR_REV_IN                       CRC_CR_REV_IN_Msk                       /*!< REV_IN Reverse Input Data bits */
5666 #define CRC_CR_REV_IN_0                     (0x1UL << CRC_CR_REV_IN_Pos)            /*!< 0x00000020 */
5667 #define CRC_CR_REV_IN_1                     (0x2UL << CRC_CR_REV_IN_Pos)            /*!< 0x00000040 */
5668 #define CRC_CR_REV_OUT_Pos                  (7U)
5669 #define CRC_CR_REV_OUT_Msk                  (0x1UL << CRC_CR_REV_OUT_Pos)           /*!< 0x00000080 */
5670 #define CRC_CR_REV_OUT                      CRC_CR_REV_OUT_Msk                      /*!< REV_OUT Reverse Output Data bits */
5671 
5672 /*******************  Bit definition for CRC_INIT register  *******************/
5673 #define CRC_INIT_INIT_Pos                   (0U)
5674 #define CRC_INIT_INIT_Msk                   (0xFFFFFFFFUL << CRC_INIT_INIT_Pos)     /*!< 0xFFFFFFFF */
5675 #define CRC_INIT_INIT                       CRC_INIT_INIT_Msk                       /*!< Initial CRC value bits */
5676 
5677 /*******************  Bit definition for CRC_POL register  ********************/
5678 #define CRC_POL_POL_Pos                     (0U)
5679 #define CRC_POL_POL_Msk                     (0xFFFFFFFFUL << CRC_POL_POL_Pos)       /*!< 0xFFFFFFFF */
5680 #define CRC_POL_POL                         CRC_POL_POL_Msk                         /*!< Coefficients of the polynomial */
5681 
5682 /******************************************************************************/
5683 /*                                                                            */
5684 /*                          CRS Clock Recovery System                         */
5685 /******************************************************************************/
5686 /*******************  Bit definition for CRS_CR register  *********************/
5687 #define CRS_CR_SYNCOKIE_Pos                 (0U)
5688 #define CRS_CR_SYNCOKIE_Msk                 (0x1UL << CRS_CR_SYNCOKIE_Pos)          /*!< 0x00000001 */
5689 #define CRS_CR_SYNCOKIE                     CRS_CR_SYNCOKIE_Msk                     /*!< SYNC event OK interrupt enable */
5690 #define CRS_CR_SYNCWARNIE_Pos               (1U)
5691 #define CRS_CR_SYNCWARNIE_Msk               (0x1UL << CRS_CR_SYNCWARNIE_Pos)        /*!< 0x00000002 */
5692 #define CRS_CR_SYNCWARNIE                   CRS_CR_SYNCWARNIE_Msk                   /*!< SYNC warning interrupt enable */
5693 #define CRS_CR_ERRIE_Pos                    (2U)
5694 #define CRS_CR_ERRIE_Msk                    (0x1UL << CRS_CR_ERRIE_Pos)             /*!< 0x00000004 */
5695 #define CRS_CR_ERRIE                        CRS_CR_ERRIE_Msk                        /*!< SYNC error or trimming error interrupt enable */
5696 #define CRS_CR_ESYNCIE_Pos                  (3U)
5697 #define CRS_CR_ESYNCIE_Msk                  (0x1UL << CRS_CR_ESYNCIE_Pos)           /*!< 0x00000008 */
5698 #define CRS_CR_ESYNCIE                      CRS_CR_ESYNCIE_Msk                      /*!< Expected SYNC interrupt enable */
5699 #define CRS_CR_CEN_Pos                      (5U)
5700 #define CRS_CR_CEN_Msk                      (0x1UL << CRS_CR_CEN_Pos)               /*!< 0x00000020 */
5701 #define CRS_CR_CEN                          CRS_CR_CEN_Msk                          /*!< Frequency error counter enable */
5702 #define CRS_CR_AUTOTRIMEN_Pos               (6U)
5703 #define CRS_CR_AUTOTRIMEN_Msk               (0x1UL << CRS_CR_AUTOTRIMEN_Pos)        /*!< 0x00000040 */
5704 #define CRS_CR_AUTOTRIMEN                   CRS_CR_AUTOTRIMEN_Msk                   /*!< Automatic trimming enable */
5705 #define CRS_CR_SWSYNC_Pos                   (7U)
5706 #define CRS_CR_SWSYNC_Msk                   (0x1UL << CRS_CR_SWSYNC_Pos)            /*!< 0x00000080 */
5707 #define CRS_CR_SWSYNC                       CRS_CR_SWSYNC_Msk                       /*!< Generate software SYNC event */
5708 #define CRS_CR_TRIM_Pos                     (8U)
5709 #define CRS_CR_TRIM_Msk                     (0x7FUL << CRS_CR_TRIM_Pos)             /*!< 0x00007F00 */
5710 #define CRS_CR_TRIM                         CRS_CR_TRIM_Msk                         /*!< HSI48 oscillator smooth trimming */
5711 
5712 /*******************  Bit definition for CRS_CFGR register  *********************/
5713 #define CRS_CFGR_RELOAD_Pos                 (0U)
5714 #define CRS_CFGR_RELOAD_Msk                 (0xFFFFUL << CRS_CFGR_RELOAD_Pos)       /*!< 0x0000FFFF */
5715 #define CRS_CFGR_RELOAD                     CRS_CFGR_RELOAD_Msk                     /*!< Counter reload value */
5716 #define CRS_CFGR_FELIM_Pos                  (16U)
5717 #define CRS_CFGR_FELIM_Msk                  (0xFFUL << CRS_CFGR_FELIM_Pos)          /*!< 0x00FF0000 */
5718 #define CRS_CFGR_FELIM                      CRS_CFGR_FELIM_Msk                      /*!< Frequency error limit */
5719 #define CRS_CFGR_SYNCDIV_Pos                (24U)
5720 #define CRS_CFGR_SYNCDIV_Msk                (0x7UL << CRS_CFGR_SYNCDIV_Pos)         /*!< 0x07000000 */
5721 #define CRS_CFGR_SYNCDIV                    CRS_CFGR_SYNCDIV_Msk                    /*!< SYNC divider */
5722 #define CRS_CFGR_SYNCDIV_0                  (0x1UL << CRS_CFGR_SYNCDIV_Pos)         /*!< 0x01000000 */
5723 #define CRS_CFGR_SYNCDIV_1                  (0x2UL << CRS_CFGR_SYNCDIV_Pos)         /*!< 0x02000000 */
5724 #define CRS_CFGR_SYNCDIV_2                  (0x4UL << CRS_CFGR_SYNCDIV_Pos)         /*!< 0x04000000 */
5725 #define CRS_CFGR_SYNCSRC_Pos                (28U)
5726 #define CRS_CFGR_SYNCSRC_Msk                (0x3UL << CRS_CFGR_SYNCSRC_Pos)         /*!< 0x30000000 */
5727 #define CRS_CFGR_SYNCSRC                    CRS_CFGR_SYNCSRC_Msk                    /*!< SYNC signal source selection */
5728 #define CRS_CFGR_SYNCSRC_0                  (0x1UL << CRS_CFGR_SYNCSRC_Pos)         /*!< 0x10000000 */
5729 #define CRS_CFGR_SYNCSRC_1                  (0x2UL << CRS_CFGR_SYNCSRC_Pos)         /*!< 0x20000000 */
5730 #define CRS_CFGR_SYNCPOL_Pos                (31U)
5731 #define CRS_CFGR_SYNCPOL_Msk                (0x1UL << CRS_CFGR_SYNCPOL_Pos)         /*!< 0x80000000 */
5732 #define CRS_CFGR_SYNCPOL                    CRS_CFGR_SYNCPOL_Msk                    /*!< SYNC polarity selection */
5733 
5734 /*******************  Bit definition for CRS_ISR register  *********************/
5735 #define CRS_ISR_SYNCOKF_Pos                 (0U)
5736 #define CRS_ISR_SYNCOKF_Msk                 (0x1UL << CRS_ISR_SYNCOKF_Pos)          /*!< 0x00000001 */
5737 #define CRS_ISR_SYNCOKF                     CRS_ISR_SYNCOKF_Msk                     /*!< SYNC event OK flag */
5738 #define CRS_ISR_SYNCWARNF_Pos               (1U)
5739 #define CRS_ISR_SYNCWARNF_Msk               (0x1UL << CRS_ISR_SYNCWARNF_Pos)        /*!< 0x00000002 */
5740 #define CRS_ISR_SYNCWARNF                   CRS_ISR_SYNCWARNF_Msk                   /*!< SYNC warning flag */
5741 #define CRS_ISR_ERRF_Pos                    (2U)
5742 #define CRS_ISR_ERRF_Msk                    (0x1UL << CRS_ISR_ERRF_Pos)             /*!< 0x00000004 */
5743 #define CRS_ISR_ERRF                        CRS_ISR_ERRF_Msk                        /*!< Error flag */
5744 #define CRS_ISR_ESYNCF_Pos                  (3U)
5745 #define CRS_ISR_ESYNCF_Msk                  (0x1UL << CRS_ISR_ESYNCF_Pos)           /*!< 0x00000008 */
5746 #define CRS_ISR_ESYNCF                      CRS_ISR_ESYNCF_Msk                      /*!< Expected SYNC flag */
5747 #define CRS_ISR_SYNCERR_Pos                 (8U)
5748 #define CRS_ISR_SYNCERR_Msk                 (0x1UL << CRS_ISR_SYNCERR_Pos)          /*!< 0x00000100 */
5749 #define CRS_ISR_SYNCERR                     CRS_ISR_SYNCERR_Msk                     /*!< SYNC error */
5750 #define CRS_ISR_SYNCMISS_Pos                (9U)
5751 #define CRS_ISR_SYNCMISS_Msk                (0x1UL << CRS_ISR_SYNCMISS_Pos)         /*!< 0x00000200 */
5752 #define CRS_ISR_SYNCMISS                    CRS_ISR_SYNCMISS_Msk                    /*!< SYNC missed */
5753 #define CRS_ISR_TRIMOVF_Pos                 (10U)
5754 #define CRS_ISR_TRIMOVF_Msk                 (0x1UL << CRS_ISR_TRIMOVF_Pos)          /*!< 0x00000400 */
5755 #define CRS_ISR_TRIMOVF                     CRS_ISR_TRIMOVF_Msk                     /*!< Trimming overflow or underflow */
5756 #define CRS_ISR_FEDIR_Pos                   (15U)
5757 #define CRS_ISR_FEDIR_Msk                   (0x1UL << CRS_ISR_FEDIR_Pos)            /*!< 0x00008000 */
5758 #define CRS_ISR_FEDIR                       CRS_ISR_FEDIR_Msk                       /*!< Frequency error direction */
5759 #define CRS_ISR_FECAP_Pos                   (16U)
5760 #define CRS_ISR_FECAP_Msk                   (0xFFFFUL << CRS_ISR_FECAP_Pos)         /*!< 0xFFFF0000 */
5761 #define CRS_ISR_FECAP                       CRS_ISR_FECAP_Msk                       /*!< Frequency error capture */
5762 
5763 /*******************  Bit definition for CRS_ICR register  *********************/
5764 #define CRS_ICR_SYNCOKC_Pos                 (0U)
5765 #define CRS_ICR_SYNCOKC_Msk                 (0x1UL << CRS_ICR_SYNCOKC_Pos)          /*!< 0x00000001 */
5766 #define CRS_ICR_SYNCOKC                     CRS_ICR_SYNCOKC_Msk                     /*!< SYNC event OK clear flag */
5767 #define CRS_ICR_SYNCWARNC_Pos               (1U)
5768 #define CRS_ICR_SYNCWARNC_Msk               (0x1UL << CRS_ICR_SYNCWARNC_Pos)        /*!< 0x00000002 */
5769 #define CRS_ICR_SYNCWARNC                   CRS_ICR_SYNCWARNC_Msk                   /*!< SYNC warning clear flag */
5770 #define CRS_ICR_ERRC_Pos                    (2U)
5771 #define CRS_ICR_ERRC_Msk                    (0x1UL << CRS_ICR_ERRC_Pos)             /*!< 0x00000004 */
5772 #define CRS_ICR_ERRC                        CRS_ICR_ERRC_Msk                        /*!< Error clear flag */
5773 #define CRS_ICR_ESYNCC_Pos                  (3U)
5774 #define CRS_ICR_ESYNCC_Msk                  (0x1UL << CRS_ICR_ESYNCC_Pos)           /*!< 0x00000008 */
5775 #define CRS_ICR_ESYNCC                      CRS_ICR_ESYNCC_Msk                      /*!< Expected SYNC clear flag */
5776 
5777 /******************************************************************************/
5778 /*                                                                            */
5779 /*                                    RNG                                     */
5780 /*                                                                            */
5781 /******************************************************************************/
5782 /********************  Bits definition for RNG_CR register  *******************/
5783 #define RNG_CR_RNGEN_Pos                    (2U)
5784 #define RNG_CR_RNGEN_Msk                    (0x1UL << RNG_CR_RNGEN_Pos)             /*!< 0x00000004 */
5785 #define RNG_CR_RNGEN                        RNG_CR_RNGEN_Msk
5786 #define RNG_CR_IE_Pos                       (3U)
5787 #define RNG_CR_IE_Msk                       (0x1UL << RNG_CR_IE_Pos)                /*!< 0x00000008 */
5788 #define RNG_CR_IE                           RNG_CR_IE_Msk
5789 #define RNG_CR_CED_Pos                      (5U)
5790 #define RNG_CR_CED_Msk                      (0x1UL << RNG_CR_CED_Pos)               /*!< 0x00000020 */
5791 #define RNG_CR_CED                          RNG_CR_CED_Msk
5792 #define RNG_CR_ARDIS_Pos                    (7U)
5793 #define RNG_CR_ARDIS_Msk                    (0x1UL << RNG_CR_ARDIS_Pos)
5794 #define RNG_CR_ARDIS                        RNG_CR_ARDIS_Msk
5795 #define RNG_CR_RNG_CONFIG3_Pos              (8U)
5796 #define RNG_CR_RNG_CONFIG3_Msk              (0xFUL << RNG_CR_RNG_CONFIG3_Pos)
5797 #define RNG_CR_RNG_CONFIG3                  RNG_CR_RNG_CONFIG3_Msk
5798 #define RNG_CR_NISTC_Pos                    (12U)
5799 #define RNG_CR_NISTC_Msk                    (0x1UL << RNG_CR_NISTC_Pos)
5800 #define RNG_CR_NISTC                        RNG_CR_NISTC_Msk
5801 #define RNG_CR_RNG_CONFIG2_Pos              (13U)
5802 #define RNG_CR_RNG_CONFIG2_Msk              (0x7UL << RNG_CR_RNG_CONFIG2_Pos)
5803 #define RNG_CR_RNG_CONFIG2                  RNG_CR_RNG_CONFIG2_Msk
5804 #define RNG_CR_CLKDIV_Pos                   (16U)
5805 #define RNG_CR_CLKDIV_Msk                   (0xFUL << RNG_CR_CLKDIV_Pos)
5806 #define RNG_CR_CLKDIV                       RNG_CR_CLKDIV_Msk
5807 #define RNG_CR_CLKDIV_0                     (0x1UL << RNG_CR_CLKDIV_Pos)            /*!< 0x00010000 */
5808 #define RNG_CR_CLKDIV_1                     (0x2UL << RNG_CR_CLKDIV_Pos)            /*!< 0x00020000 */
5809 #define RNG_CR_CLKDIV_2                     (0x4UL << RNG_CR_CLKDIV_Pos)            /*!< 0x00040000 */
5810 #define RNG_CR_CLKDIV_3                     (0x8UL << RNG_CR_CLKDIV_Pos)            /*!< 0x00080000 */
5811 #define RNG_CR_RNG_CONFIG1_Pos              (20U)
5812 #define RNG_CR_RNG_CONFIG1_Msk              (0x3FUL << RNG_CR_RNG_CONFIG1_Pos)
5813 #define RNG_CR_RNG_CONFIG1                  RNG_CR_RNG_CONFIG1_Msk
5814 #define RNG_CR_CONDRST_Pos                  (30U)
5815 #define RNG_CR_CONDRST_Msk                  (0x1UL << RNG_CR_CONDRST_Pos)
5816 #define RNG_CR_CONDRST                      RNG_CR_CONDRST_Msk
5817 #define RNG_CR_CONFIGLOCK_Pos               (31U)
5818 #define RNG_CR_CONFIGLOCK_Msk               (0x1UL << RNG_CR_CONFIGLOCK_Pos)
5819 #define RNG_CR_CONFIGLOCK                   RNG_CR_CONFIGLOCK_Msk
5820 
5821 /********************  Bits definition for RNG_SR register  *******************/
5822 #define RNG_SR_DRDY_Pos                     (0U)
5823 #define RNG_SR_DRDY_Msk                     (0x1UL << RNG_SR_DRDY_Pos)              /*!< 0x00000001 */
5824 #define RNG_SR_DRDY                         RNG_SR_DRDY_Msk
5825 #define RNG_SR_CECS_Pos                     (1U)
5826 #define RNG_SR_CECS_Msk                     (0x1UL << RNG_SR_CECS_Pos)              /*!< 0x00000002 */
5827 #define RNG_SR_CECS                         RNG_SR_CECS_Msk
5828 #define RNG_SR_SECS_Pos                     (2U)
5829 #define RNG_SR_SECS_Msk                     (0x1UL << RNG_SR_SECS_Pos)              /*!< 0x00000004 */
5830 #define RNG_SR_SECS                         RNG_SR_SECS_Msk
5831 #define RNG_SR_CEIS_Pos                     (5U)
5832 #define RNG_SR_CEIS_Msk                     (0x1UL << RNG_SR_CEIS_Pos)              /*!< 0x00000020 */
5833 #define RNG_SR_CEIS                         RNG_SR_CEIS_Msk
5834 #define RNG_SR_SEIS_Pos                     (6U)
5835 #define RNG_SR_SEIS_Msk                     (0x1UL << RNG_SR_SEIS_Pos)              /*!< 0x00000040 */
5836 #define RNG_SR_SEIS                         RNG_SR_SEIS_Msk
5837 
5838 /********************  Bits definition for RNG_NSCR register  *******************/
5839 #define RNG_NSCR_EN_OSC1_Pos                (0U)
5840 #define RNG_NSCR_EN_OSC1_Msk                (0x7UL << RNG_NSCR_EN_OSC1_Pos)         /*!< 0x00000007 */
5841 #define RNG_NSCR_EN_OSC1                    RNG_NSCR_EN_OSC1_Msk
5842 #define RNG_NSCR_EN_OSC2_Pos                (3U)
5843 #define RNG_NSCR_EN_OSC2_Msk                (0x7UL << RNG_NSCR_EN_OSC2_Pos)         /*!< 0x00000038 */
5844 #define RNG_NSCR_EN_OSC2                    RNG_NSCR_EN_OSC2_Msk
5845 #define RNG_NSCR_EN_OSC3_Pos                (6U)
5846 #define RNG_NSCR_EN_OSC3_Msk                (0x7UL << RNG_NSCR_EN_OSC3_Pos)         /*!< 0x000001C0 */
5847 #define RNG_NSCR_EN_OSC3                    RNG_NSCR_EN_OSC3_Msk
5848 #define RNG_NSCR_EN_OSC4_Pos                (9U)
5849 #define RNG_NSCR_EN_OSC4_Msk                (0x7UL << RNG_NSCR_EN_OSC4_Pos)         /*!< 0x00000E00 */
5850 #define RNG_NSCR_EN_OSC4                    RNG_NSCR_EN_OSC4_Msk
5851 #define RNG_NSCR_EN_OSC5_Pos                (12U)
5852 #define RNG_NSCR_EN_OSC5_Msk                (0x7UL << RNG_NSCR_EN_OSC5_Pos)         /*!< 0x00007000 */
5853 #define RNG_NSCR_EN_OSC5                    RNG_NSCR_EN_OSC5_Msk
5854 #define RNG_NSCR_EN_OSC6_Pos                (15U)
5855 #define RNG_NSCR_EN_OSC6_Msk                (0x7UL << RNG_NSCR_EN_OSC6_Pos)         /*!< 0x00038000 */
5856 #define RNG_NSCR_EN_OSC6                    RNG_NSCR_EN_OSC6_Msk
5857 
5858 /********************  Bits definition for RNG_HTCR register  *******************/
5859 #define RNG_HTCR_HTCFG_Pos                  (0U)
5860 #define RNG_HTCR_HTCFG_Msk                  (0xFFFFFFFFUL << RNG_HTCR_HTCFG_Pos)    /*!< 0xFFFFFFFF */
5861 #define RNG_HTCR_HTCFG                      RNG_HTCR_HTCFG_Msk
5862 /********************  RNG Nist Compliance Values  *******************/
5863 #define RNG_CR_NIST_VALUE                   (0x00F10F00U)
5864 #define RNG_HTCR_NIST_VALUE                 (0xA715U)
5865 #define RNG_NSCR_NIST_VALUE                 (0x9049U)
5866 
5867 /******************************************************************************/
5868 /*                                                                            */
5869 /*                      Digital to Analog Converter                           */
5870 /*                                                                            */
5871 /******************************************************************************/
5872 #define DAC_CHANNEL2_SUPPORT                                                        /*!< DAC feature available only on specific devices: DAC channel 2 available */
5873 
5874 /********************  Bit definition for DAC_CR register  ********************/
5875 #define DAC_CR_EN1_Pos                      (0U)
5876 #define DAC_CR_EN1_Msk                      (0x1UL << DAC_CR_EN1_Pos)               /*!< 0x00000001 */
5877 #define DAC_CR_EN1                          DAC_CR_EN1_Msk                          /*!<DAC channel1 enable */
5878 #define DAC_CR_TEN1_Pos                     (1U)
5879 #define DAC_CR_TEN1_Msk                     (0x1UL << DAC_CR_TEN1_Pos)              /*!< 0x00000002 */
5880 #define DAC_CR_TEN1                         DAC_CR_TEN1_Msk                         /*!<DAC channel1 Trigger enable */
5881 #define DAC_CR_TSEL1_Pos                    (2U)
5882 #define DAC_CR_TSEL1_Msk                    (0xFUL << DAC_CR_TSEL1_Pos)             /*!< 0x0000003C */
5883 #define DAC_CR_TSEL1                        DAC_CR_TSEL1_Msk                        /*!<TSEL1[3:0] (DAC channel1 Trigger selection) */
5884 #define DAC_CR_TSEL1_0                      (0x1UL << DAC_CR_TSEL1_Pos)             /*!< 0x00000004 */
5885 #define DAC_CR_TSEL1_1                      (0x2UL << DAC_CR_TSEL1_Pos)             /*!< 0x00000008 */
5886 #define DAC_CR_TSEL1_2                      (0x4UL << DAC_CR_TSEL1_Pos)             /*!< 0x00000010 */
5887 #define DAC_CR_TSEL1_3                      (0x8UL << DAC_CR_TSEL1_Pos)             /*!< 0x00000020 */
5888 #define DAC_CR_WAVE1_Pos                    (6U)
5889 #define DAC_CR_WAVE1_Msk                    (0x3UL << DAC_CR_WAVE1_Pos)             /*!< 0x000000C0 */
5890 #define DAC_CR_WAVE1                        DAC_CR_WAVE1_Msk                        /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */
5891 #define DAC_CR_WAVE1_0                      (0x1UL << DAC_CR_WAVE1_Pos)             /*!< 0x00000040 */
5892 #define DAC_CR_WAVE1_1                      (0x2UL << DAC_CR_WAVE1_Pos)             /*!< 0x00000080 */
5893 #define DAC_CR_MAMP1_Pos                    (8U)
5894 #define DAC_CR_MAMP1_Msk                    (0xFUL << DAC_CR_MAMP1_Pos)             /*!< 0x00000F00 */
5895 #define DAC_CR_MAMP1                        DAC_CR_MAMP1_Msk                        /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
5896 #define DAC_CR_MAMP1_0                      (0x1UL << DAC_CR_MAMP1_Pos)             /*!< 0x00000100 */
5897 #define DAC_CR_MAMP1_1                      (0x2UL << DAC_CR_MAMP1_Pos)             /*!< 0x00000200 */
5898 #define DAC_CR_MAMP1_2                      (0x4UL << DAC_CR_MAMP1_Pos)             /*!< 0x00000400 */
5899 #define DAC_CR_MAMP1_3                      (0x8UL << DAC_CR_MAMP1_Pos)             /*!< 0x00000800 */
5900 #define DAC_CR_DMAEN1_Pos                   (12U)
5901 #define DAC_CR_DMAEN1_Msk                   (0x1UL << DAC_CR_DMAEN1_Pos)            /*!< 0x00001000 */
5902 #define DAC_CR_DMAEN1                       DAC_CR_DMAEN1_Msk                       /*!<DAC channel1 DMA enable */
5903 #define DAC_CR_DMAUDRIE1_Pos                (13U)
5904 #define DAC_CR_DMAUDRIE1_Msk                (0x1UL << DAC_CR_DMAUDRIE1_Pos)         /*!< 0x00002000 */
5905 #define DAC_CR_DMAUDRIE1                    DAC_CR_DMAUDRIE1_Msk                    /*!<DAC channel 1 DMA underrun interrupt enable  >*/
5906 #define DAC_CR_CEN1_Pos                     (14U)
5907 #define DAC_CR_CEN1_Msk                     (0x1UL << DAC_CR_CEN1_Pos)              /*!< 0x00004000 */
5908 #define DAC_CR_CEN1                         DAC_CR_CEN1_Msk                         /*!<DAC channel 1 calibration enable >*/
5909 #define DAC_CR_EN2_Pos                      (16U)
5910 #define DAC_CR_EN2_Msk                      (0x1UL << DAC_CR_EN2_Pos)               /*!< 0x00010000 */
5911 #define DAC_CR_EN2                          DAC_CR_EN2_Msk                          /*!<DAC channel2 enable */
5912 #define DAC_CR_TEN2_Pos                     (17U)
5913 #define DAC_CR_TEN2_Msk                     (0x1UL << DAC_CR_TEN2_Pos)              /*!< 0x00020000 */
5914 #define DAC_CR_TEN2                         DAC_CR_TEN2_Msk                         /*!<DAC channel2 Trigger enable */
5915 #define DAC_CR_TSEL2_Pos                    (18U)
5916 #define DAC_CR_TSEL2_Msk                    (0xFUL << DAC_CR_TSEL2_Pos)             /*!< 0x003C0000 */
5917 #define DAC_CR_TSEL2                        DAC_CR_TSEL2_Msk                        /*!<TSEL2[3:0] (DAC channel2 Trigger selection) */
5918 #define DAC_CR_TSEL2_0                      (0x1UL << DAC_CR_TSEL2_Pos)             /*!< 0x00040000 */
5919 #define DAC_CR_TSEL2_1                      (0x2UL << DAC_CR_TSEL2_Pos)             /*!< 0x00080000 */
5920 #define DAC_CR_TSEL2_2                      (0x4UL << DAC_CR_TSEL2_Pos)             /*!< 0x00100000 */
5921 #define DAC_CR_TSEL2_3                      (0x8UL << DAC_CR_TSEL2_Pos)             /*!< 0x00200000 */
5922 #define DAC_CR_WAVE2_Pos                    (22U)
5923 #define DAC_CR_WAVE2_Msk                    (0x3UL << DAC_CR_WAVE2_Pos)             /*!< 0x00C00000 */
5924 #define DAC_CR_WAVE2                        DAC_CR_WAVE2_Msk                        /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */
5925 #define DAC_CR_WAVE2_0                      (0x1UL << DAC_CR_WAVE2_Pos)             /*!< 0x00400000 */
5926 #define DAC_CR_WAVE2_1                      (0x2UL << DAC_CR_WAVE2_Pos)             /*!< 0x00800000 */
5927 #define DAC_CR_MAMP2_Pos                    (24U)
5928 #define DAC_CR_MAMP2_Msk                    (0xFUL << DAC_CR_MAMP2_Pos)             /*!< 0x0F000000 */
5929 #define DAC_CR_MAMP2                        DAC_CR_MAMP2_Msk                        /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */
5930 #define DAC_CR_MAMP2_0                      (0x1UL << DAC_CR_MAMP2_Pos)             /*!< 0x01000000 */
5931 #define DAC_CR_MAMP2_1                      (0x2UL << DAC_CR_MAMP2_Pos)             /*!< 0x02000000 */
5932 #define DAC_CR_MAMP2_2                      (0x4UL << DAC_CR_MAMP2_Pos)             /*!< 0x04000000 */
5933 #define DAC_CR_MAMP2_3                      (0x8UL << DAC_CR_MAMP2_Pos)             /*!< 0x08000000 */
5934 #define DAC_CR_DMAEN2_Pos                   (28U)
5935 #define DAC_CR_DMAEN2_Msk                   (0x1UL << DAC_CR_DMAEN2_Pos)            /*!< 0x10000000 */
5936 #define DAC_CR_DMAEN2                       DAC_CR_DMAEN2_Msk                       /*!<DAC channel2 DMA enabled */
5937 #define DAC_CR_DMAUDRIE2_Pos                (29U)
5938 #define DAC_CR_DMAUDRIE2_Msk                (0x1UL << DAC_CR_DMAUDRIE2_Pos)         /*!< 0x20000000 */
5939 #define DAC_CR_DMAUDRIE2                    DAC_CR_DMAUDRIE2_Msk                    /*!<DAC channel2 DMA underrun interrupt enable  >*/
5940 #define DAC_CR_CEN2_Pos                     (30U)
5941 #define DAC_CR_CEN2_Msk                     (0x1UL << DAC_CR_CEN2_Pos)              /*!< 0x40000000 */
5942 #define DAC_CR_CEN2                         DAC_CR_CEN2_Msk                         /*!<DAC channel2 calibration enable >*/
5943 
5944 /*****************  Bit definition for DAC_SWTRIGR register  ******************/
5945 #define DAC_SWTRIGR_SWTRIG1_Pos             (0U)
5946 #define DAC_SWTRIGR_SWTRIG1_Msk             (0x1UL << DAC_SWTRIGR_SWTRIG1_Pos)      /*!< 0x00000001 */
5947 #define DAC_SWTRIGR_SWTRIG1                 DAC_SWTRIGR_SWTRIG1_Msk                 /*!<DAC channel1 software trigger */
5948 #define DAC_SWTRIGR_SWTRIG2_Pos             (1U)
5949 #define DAC_SWTRIGR_SWTRIG2_Msk             (0x1UL << DAC_SWTRIGR_SWTRIG2_Pos)      /*!< 0x00000002 */
5950 #define DAC_SWTRIGR_SWTRIG2                 DAC_SWTRIGR_SWTRIG2_Msk                 /*!<DAC channel2 software trigger */
5951 #define DAC_SWTRIGR_SWTRIGB1_Pos            (16U)
5952 #define DAC_SWTRIGR_SWTRIGB1_Msk            (0x1UL << DAC_SWTRIGR_SWTRIGB1_Pos)     /*!< 0x00010000 */
5953 #define DAC_SWTRIGR_SWTRIGB1                DAC_SWTRIGR_SWTRIGB1_Msk                /*!<DAC channel1 software trigger B */
5954 #define DAC_SWTRIGR_SWTRIGB2_Pos            (17U)
5955 #define DAC_SWTRIGR_SWTRIGB2_Msk            (0x1UL << DAC_SWTRIGR_SWTRIGB2_Pos)     /*!< 0x00020000 */
5956 #define DAC_SWTRIGR_SWTRIGB2                DAC_SWTRIGR_SWTRIGB2_Msk                /*!<DAC channel2 software trigger B */
5957 
5958 /*****************  Bit definition for DAC_DHR12R1 register  ******************/
5959 #define DAC_DHR12R1_DACC1DHR_Pos            (0U)
5960 #define DAC_DHR12R1_DACC1DHR_Msk            (0xFFFUL << DAC_DHR12R1_DACC1DHR_Pos)   /*!< 0x00000FFF */
5961 #define DAC_DHR12R1_DACC1DHR                DAC_DHR12R1_DACC1DHR_Msk                /*!<DAC channel1 12-bit Right aligned data */
5962 #define DAC_DHR12R1_DACC1DHRB_Pos           (16U)
5963 #define DAC_DHR12R1_DACC1DHRB_Msk           (0xFFFUL << DAC_DHR12R1_DACC1DHRB_Pos)  /*!< 0x0FFF0000 */
5964 #define DAC_DHR12R1_DACC1DHRB               DAC_DHR12R1_DACC1DHRB_Msk               /*!<DAC channel1 12-bit Right-aligned data B */
5965 
5966 /*****************  Bit definition for DAC_DHR12L1 register  ******************/
5967 #define DAC_DHR12L1_DACC1DHR_Pos            (4U)
5968 #define DAC_DHR12L1_DACC1DHR_Msk            (0xFFFUL << DAC_DHR12L1_DACC1DHR_Pos)   /*!< 0x0000FFF0 */
5969 #define DAC_DHR12L1_DACC1DHR                DAC_DHR12L1_DACC1DHR_Msk                /*!<DAC channel1 12-bit Left aligned data */
5970 #define DAC_DHR12L1_DACC1DHRB_Pos           (20U)
5971 #define DAC_DHR12L1_DACC1DHRB_Msk           (0xFFFUL << DAC_DHR12L1_DACC1DHRB_Pos)  /*!< 0xFFF00000 */
5972 #define DAC_DHR12L1_DACC1DHRB               DAC_DHR12L1_DACC1DHRB_Msk               /*!<DAC channel1 12-bit Left aligned data B */
5973 
5974 /******************  Bit definition for DAC_DHR8R1 register  ******************/
5975 #define DAC_DHR8R1_DACC1DHR_Pos             (0U)
5976 #define DAC_DHR8R1_DACC1DHR_Msk             (0xFFUL << DAC_DHR8R1_DACC1DHR_Pos)     /*!< 0x000000FF */
5977 #define DAC_DHR8R1_DACC1DHR                 DAC_DHR8R1_DACC1DHR_Msk                 /*!<DAC channel1 8-bit Right aligned data */
5978 #define DAC_DHR8R1_DACC1DHRB_Pos            (8U)
5979 #define DAC_DHR8R1_DACC1DHRB_Msk            (0xFFUL << DAC_DHR8R1_DACC1DHRB_Pos)    /*!< 0x0000FF00 */
5980 #define DAC_DHR8R1_DACC1DHRB                DAC_DHR8R1_DACC1DHRB_Msk                /*!<DAC channel1 8-bit Right aligned data B */
5981 
5982 /*****************  Bit definition for DAC_DHR12R2 register  ******************/
5983 #define DAC_DHR12R2_DACC2DHR_Pos            (0U)
5984 #define DAC_DHR12R2_DACC2DHR_Msk            (0xFFFUL << DAC_DHR12R2_DACC2DHR_Pos)   /*!< 0x00000FFF */
5985 #define DAC_DHR12R2_DACC2DHR                DAC_DHR12R2_DACC2DHR_Msk                /*!<DAC channel2 12-bit Right aligned data */
5986 #define DAC_DHR12R2_DACC2DHRB_Pos           (16U)
5987 #define DAC_DHR12R2_DACC2DHRB_Msk           (0xFFFUL << DAC_DHR12R2_DACC2DHRB_Pos)  /*!< 0x0FFF0000 */
5988 #define DAC_DHR12R2_DACC2DHRB               DAC_DHR12R2_DACC2DHRB_Msk               /*!<DAC channel2 12-bit Right-aligned data B */
5989 
5990 /*****************  Bit definition for DAC_DHR12L2 register  ******************/
5991 #define DAC_DHR12L2_DACC2DHR_Pos            (4U)
5992 #define DAC_DHR12L2_DACC2DHR_Msk            (0xFFFUL << DAC_DHR12L2_DACC2DHR_Pos)   /*!< 0x0000FFF0 */
5993 #define DAC_DHR12L2_DACC2DHR                DAC_DHR12L2_DACC2DHR_Msk                /*!<DAC channel2 12-bit Left aligned data */
5994 #define DAC_DHR12L2_DACC2DHRB_Pos           (20U)
5995 #define DAC_DHR12L2_DACC2DHRB_Msk           (0xFFFUL << DAC_DHR12L2_DACC2DHRB_Pos)  /*!< 0xFFF00000 */
5996 #define DAC_DHR12L2_DACC2DHRB               DAC_DHR12L2_DACC2DHRB_Msk               /*!<DAC channel2 12-bit Left aligned data B */
5997 
5998 /******************  Bit definition for DAC_DHR8R2 register  ******************/
5999 #define DAC_DHR8R2_DACC2DHR_Pos             (0U)
6000 #define DAC_DHR8R2_DACC2DHR_Msk             (0xFFUL << DAC_DHR8R2_DACC2DHR_Pos)     /*!< 0x000000FF */
6001 #define DAC_DHR8R2_DACC2DHR                 DAC_DHR8R2_DACC2DHR_Msk                 /*!<DAC channel2 8-bit Right aligned data */
6002 #define DAC_DHR8R2_DACC2DHRB_Pos            (8U)
6003 #define DAC_DHR8R2_DACC2DHRB_Msk            (0xFFUL << DAC_DHR8R2_DACC2DHRB_Pos)    /*!< 0x0000FF00 */
6004 #define DAC_DHR8R2_DACC2DHRB                DAC_DHR8R2_DACC2DHRB_Msk                /*!<DAC channel2 8-bit Right aligned data B */
6005 
6006 /*****************  Bit definition for DAC_DHR12RD register  ******************/
6007 #define DAC_DHR12RD_DACC1DHR_Pos            (0U)
6008 #define DAC_DHR12RD_DACC1DHR_Msk            (0xFFFUL << DAC_DHR12RD_DACC1DHR_Pos)   /*!< 0x00000FFF */
6009 #define DAC_DHR12RD_DACC1DHR                DAC_DHR12RD_DACC1DHR_Msk                /*!<DAC channel1 12-bit Right aligned data */
6010 #define DAC_DHR12RD_DACC2DHR_Pos            (16U)
6011 #define DAC_DHR12RD_DACC2DHR_Msk            (0xFFFUL << DAC_DHR12RD_DACC2DHR_Pos)   /*!< 0x0FFF0000 */
6012 #define DAC_DHR12RD_DACC2DHR                DAC_DHR12RD_DACC2DHR_Msk                /*!<DAC channel2 12-bit Right aligned data */
6013 
6014 /*****************  Bit definition for DAC_DHR12LD register  ******************/
6015 #define DAC_DHR12LD_DACC1DHR_Pos            (4U)
6016 #define DAC_DHR12LD_DACC1DHR_Msk            (0xFFFUL << DAC_DHR12LD_DACC1DHR_Pos)   /*!< 0x0000FFF0 */
6017 #define DAC_DHR12LD_DACC1DHR                DAC_DHR12LD_DACC1DHR_Msk                /*!<DAC channel1 12-bit Left aligned data */
6018 #define DAC_DHR12LD_DACC2DHR_Pos            (20U)
6019 #define DAC_DHR12LD_DACC2DHR_Msk            (0xFFFUL << DAC_DHR12LD_DACC2DHR_Pos)   /*!< 0xFFF00000 */
6020 #define DAC_DHR12LD_DACC2DHR                DAC_DHR12LD_DACC2DHR_Msk                /*!<DAC channel2 12-bit Left aligned data */
6021 
6022 /******************  Bit definition for DAC_DHR8RD register  ******************/
6023 #define DAC_DHR8RD_DACC1DHR_Pos             (0U)
6024 #define DAC_DHR8RD_DACC1DHR_Msk             (0xFFUL << DAC_DHR8RD_DACC1DHR_Pos)     /*!< 0x000000FF */
6025 #define DAC_DHR8RD_DACC1DHR                 DAC_DHR8RD_DACC1DHR_Msk                 /*!<DAC channel1 8-bit Right aligned data */
6026 #define DAC_DHR8RD_DACC2DHR_Pos             (8U)
6027 #define DAC_DHR8RD_DACC2DHR_Msk             (0xFFUL << DAC_DHR8RD_DACC2DHR_Pos)     /*!< 0x0000FF00 */
6028 #define DAC_DHR8RD_DACC2DHR                 DAC_DHR8RD_DACC2DHR_Msk                 /*!<DAC channel2 8-bit Right aligned data */
6029 
6030 /*******************  Bit definition for DAC_DOR1 register  *******************/
6031 #define DAC_DOR1_DACC1DOR_Pos               (0U)
6032 #define DAC_DOR1_DACC1DOR_Msk               (0xFFFUL << DAC_DOR1_DACC1DOR_Pos)      /*!< 0x00000FFF */
6033 #define DAC_DOR1_DACC1DOR                   DAC_DOR1_DACC1DOR_Msk                   /*!<DAC channel1 data output */
6034 #define DAC_DOR1_DACC1DORB_Pos              (16U)
6035 #define DAC_DOR1_DACC1DORB_Msk              (0xFFFUL << DAC_DOR1_DACC1DORB_Pos)     /*!< 0x0FFF0000 */
6036 #define DAC_DOR1_DACC1DORB                  DAC_DOR1_DACC1DORB_Msk                  /*!<DAC channel1 data output B */
6037 
6038 /*******************  Bit definition for DAC_DOR2 register  *******************/
6039 #define DAC_DOR2_DACC2DOR_Pos               (0U)
6040 #define DAC_DOR2_DACC2DOR_Msk               (0xFFFUL << DAC_DOR2_DACC2DOR_Pos)      /*!< 0x00000FFF */
6041 #define DAC_DOR2_DACC2DOR                   DAC_DOR2_DACC2DOR_Msk                   /*!<DAC channel2 data output */
6042 #define DAC_DOR2_DACC2DORB_Pos              (16U)
6043 #define DAC_DOR2_DACC2DORB_Msk              (0xFFFUL << DAC_DOR2_DACC2DORB_Pos)     /*!< 0x0FFF0000 */
6044 #define DAC_DOR2_DACC2DORB                  DAC_DOR2_DACC2DORB_Msk                  /*!<DAC channel2 data output B */
6045 
6046 /********************  Bit definition for DAC_SR register  ********************/
6047 #define DAC_SR_DAC1RDY_Pos                  (11U)
6048 #define DAC_SR_DAC1RDY_Msk                  (0x1UL << DAC_SR_DAC1RDY_Pos)           /*!< 0x00000800 */
6049 #define DAC_SR_DAC1RDY                      DAC_SR_DAC1RDY_Msk                      /*!<DAC channel 1 ready status bit */
6050 #define DAC_SR_DORSTAT1_Pos                 (12U)
6051 #define DAC_SR_DORSTAT1_Msk                 (0x1UL << DAC_SR_DORSTAT1_Pos)          /*!< 0x00001000 */
6052 #define DAC_SR_DORSTAT1                     DAC_SR_DORSTAT1_Msk                     /*!<DAC channel 1 output register status bit */
6053 #define DAC_SR_DMAUDR1_Pos                  (13U)
6054 #define DAC_SR_DMAUDR1_Msk                  (0x1UL << DAC_SR_DMAUDR1_Pos)           /*!< 0x00002000 */
6055 #define DAC_SR_DMAUDR1                      DAC_SR_DMAUDR1_Msk                      /*!<DAC channel1 DMA underrun flag */
6056 #define DAC_SR_CAL_FLAG1_Pos                (14U)
6057 #define DAC_SR_CAL_FLAG1_Msk                (0x1UL << DAC_SR_CAL_FLAG1_Pos)         /*!< 0x00004000 */
6058 #define DAC_SR_CAL_FLAG1                    DAC_SR_CAL_FLAG1_Msk                    /*!<DAC channel1 calibration offset status */
6059 #define DAC_SR_BWST1_Pos                    (15U)
6060 #define DAC_SR_BWST1_Msk                    (0x1UL << DAC_SR_BWST1_Pos)             /*!< 0x00008000 */
6061 #define DAC_SR_BWST1                        DAC_SR_BWST1_Msk                        /*!<DAC channel1 busy writing sample time flag */
6062 
6063 #define DAC_SR_DAC2RDY_Pos                  (27U)
6064 #define DAC_SR_DAC2RDY_Msk                  (0x1UL << DAC_SR_DAC2RDY_Pos)           /*!< 0x08000000 */
6065 #define DAC_SR_DAC2RDY                      DAC_SR_DAC2RDY_Msk                      /*!<DAC channel 2 ready status bit */
6066 #define DAC_SR_DORSTAT2_Pos                 (28U)
6067 #define DAC_SR_DORSTAT2_Msk                 (0x1UL << DAC_SR_DORSTAT2_Pos)          /*!< 0x10000000 */
6068 #define DAC_SR_DORSTAT2                     DAC_SR_DORSTAT2_Msk                     /*!<DAC channel 2 output register status bit */
6069 #define DAC_SR_DMAUDR2_Pos                  (29U)
6070 #define DAC_SR_DMAUDR2_Msk                  (0x1UL << DAC_SR_DMAUDR2_Pos)           /*!< 0x20000000 */
6071 #define DAC_SR_DMAUDR2                      DAC_SR_DMAUDR2_Msk                      /*!<DAC channel2 DMA underrun flag */
6072 #define DAC_SR_CAL_FLAG2_Pos                (30U)
6073 #define DAC_SR_CAL_FLAG2_Msk                (0x1UL << DAC_SR_CAL_FLAG2_Pos)         /*!< 0x40000000 */
6074 #define DAC_SR_CAL_FLAG2                    DAC_SR_CAL_FLAG2_Msk                    /*!<DAC channel2 calibration offset status */
6075 #define DAC_SR_BWST2_Pos                    (31U)
6076 #define DAC_SR_BWST2_Msk                    (0x1UL << DAC_SR_BWST2_Pos)             /*!< 0x80000000 */
6077 #define DAC_SR_BWST2                        DAC_SR_BWST2_Msk                        /*!<DAC channel2 busy writing sample time flag */
6078 
6079 /*******************  Bit definition for DAC_CCR register  ********************/
6080 #define DAC_CCR_OTRIM1_Pos                  (0U)
6081 #define DAC_CCR_OTRIM1_Msk                  (0x1FUL << DAC_CCR_OTRIM1_Pos)          /*!< 0x0000001F */
6082 #define DAC_CCR_OTRIM1                      DAC_CCR_OTRIM1_Msk                      /*!<DAC channel1 offset trimming value */
6083 #define DAC_CCR_OTRIM2_Pos                  (16U)
6084 #define DAC_CCR_OTRIM2_Msk                  (0x1FUL << DAC_CCR_OTRIM2_Pos)          /*!< 0x001F0000 */
6085 #define DAC_CCR_OTRIM2                      DAC_CCR_OTRIM2_Msk                      /*!<DAC channel2 offset trimming value */
6086 
6087 /*******************  Bit definition for DAC_MCR register  *******************/
6088 #define DAC_MCR_MODE1_Pos                   (0U)
6089 #define DAC_MCR_MODE1_Msk                   (0x7UL << DAC_MCR_MODE1_Pos)            /*!< 0x00000007 */
6090 #define DAC_MCR_MODE1                       DAC_MCR_MODE1_Msk                       /*!<MODE1[2:0] (DAC channel1 mode) */
6091 #define DAC_MCR_MODE1_0                     (0x1UL << DAC_MCR_MODE1_Pos)            /*!< 0x00000001 */
6092 #define DAC_MCR_MODE1_1                     (0x2UL << DAC_MCR_MODE1_Pos)            /*!< 0x00000002 */
6093 #define DAC_MCR_MODE1_2                     (0x4UL << DAC_MCR_MODE1_Pos)            /*!< 0x00000004 */
6094 #define DAC_MCR_DMADOUBLE1_Pos              (8U)
6095 #define DAC_MCR_DMADOUBLE1_Msk              (0x1UL << DAC_MCR_DMADOUBLE1_Pos)       /*!< 0x00000100 */
6096 #define DAC_MCR_DMADOUBLE1                  DAC_MCR_DMADOUBLE1_Msk                  /*!<DAC Channel 1 DMA double data mode */
6097 #define DAC_MCR_SINFORMAT1_Pos              (9U)
6098 #define DAC_MCR_SINFORMAT1_Msk              (0x1UL << DAC_MCR_SINFORMAT1_Pos)       /*!< 0x00000200 */
6099 #define DAC_MCR_SINFORMAT1                  DAC_MCR_SINFORMAT1_Msk                  /*!<DAC Channel 1 enable signed format */
6100 #define DAC_MCR_HFSEL_Pos                   (14U)
6101 #define DAC_MCR_HFSEL_Msk                   (0x3UL << DAC_MCR_HFSEL_Pos)            /*!< 0x0000C000 */
6102 #define DAC_MCR_HFSEL                       DAC_MCR_HFSEL_Msk                       /*!<HFSEL[1:0] (High Frequency interface mode selection) */
6103 #define DAC_MCR_HFSEL_0                     (0x1UL << DAC_MCR_HFSEL_Pos)            /*!< 0x00004000 */
6104 #define DAC_MCR_HFSEL_1                     (0x2UL << DAC_MCR_HFSEL_Pos)            /*!< 0x00008000 */
6105 #define DAC_MCR_MODE2_Pos                   (16U)
6106 #define DAC_MCR_MODE2_Msk                   (0x7UL << DAC_MCR_MODE2_Pos)            /*!< 0x00070000 */
6107 #define DAC_MCR_MODE2                       DAC_MCR_MODE2_Msk                       /*!<MODE2[2:0] (DAC channel2 mode) */
6108 #define DAC_MCR_MODE2_0                     (0x1UL << DAC_MCR_MODE2_Pos)            /*!< 0x00010000 */
6109 #define DAC_MCR_MODE2_1                     (0x2UL << DAC_MCR_MODE2_Pos)            /*!< 0x00020000 */
6110 #define DAC_MCR_MODE2_2                     (0x4UL << DAC_MCR_MODE2_Pos)            /*!< 0x00040000 */
6111 #define DAC_MCR_DMADOUBLE2_Pos              (24U)
6112 #define DAC_MCR_DMADOUBLE2_Msk              (0x1UL << DAC_MCR_DMADOUBLE2_Pos)       /*!< 0x01000000 */
6113 #define DAC_MCR_DMADOUBLE2                  DAC_MCR_DMADOUBLE2_Msk                  /*!<DAC Channel 2 DMA double data mode */
6114 #define DAC_MCR_SINFORMAT2_Pos              (25U)
6115 #define DAC_MCR_SINFORMAT2_Msk              (0x1UL << DAC_MCR_SINFORMAT2_Pos)       /*!< 0x02000000 */
6116 #define DAC_MCR_SINFORMAT2                  DAC_MCR_SINFORMAT2_Msk                  /*!<DAC Channel 2 enable signed format */
6117 
6118 /******************  Bit definition for DAC_SHSR1 register  ******************/
6119 #define DAC_SHSR1_TSAMPLE1_Pos              (0U)
6120 #define DAC_SHSR1_TSAMPLE1_Msk              (0x3FFUL << DAC_SHSR1_TSAMPLE1_Pos)     /*!< 0x000003FF */
6121 #define DAC_SHSR1_TSAMPLE1                  DAC_SHSR1_TSAMPLE1_Msk                  /*!<DAC channel1 sample time */
6122 
6123 /******************  Bit definition for DAC_SHSR2 register  ******************/
6124 #define DAC_SHSR2_TSAMPLE2_Pos              (0U)
6125 #define DAC_SHSR2_TSAMPLE2_Msk              (0x3FFUL << DAC_SHSR2_TSAMPLE2_Pos)     /*!< 0x000003FF */
6126 #define DAC_SHSR2_TSAMPLE2                  DAC_SHSR2_TSAMPLE2_Msk                  /*!<DAC channel2 sample time */
6127 
6128 /******************  Bit definition for DAC_SHHR register  ******************/
6129 #define DAC_SHHR_THOLD1_Pos                 (0U)
6130 #define DAC_SHHR_THOLD1_Msk                 (0x3FFUL << DAC_SHHR_THOLD1_Pos)        /*!< 0x000003FF */
6131 #define DAC_SHHR_THOLD1                     DAC_SHHR_THOLD1_Msk                     /*!<DAC channel1 hold time */
6132 #define DAC_SHHR_THOLD2_Pos                 (16U)
6133 #define DAC_SHHR_THOLD2_Msk                 (0x3FFUL << DAC_SHHR_THOLD2_Pos)        /*!< 0x03FF0000 */
6134 #define DAC_SHHR_THOLD2                     DAC_SHHR_THOLD2_Msk                     /*!<DAC channel2 hold time */
6135 
6136 /******************  Bit definition for DAC_SHRR register  ******************/
6137 #define DAC_SHRR_TREFRESH1_Pos              (0U)
6138 #define DAC_SHRR_TREFRESH1_Msk              (0xFFUL << DAC_SHRR_TREFRESH1_Pos)      /*!< 0x000000FF */
6139 #define DAC_SHRR_TREFRESH1                  DAC_SHRR_TREFRESH1_Msk                  /*!<DAC channel1 refresh time */
6140 #define DAC_SHRR_TREFRESH2_Pos              (16U)
6141 #define DAC_SHRR_TREFRESH2_Msk              (0xFFUL << DAC_SHRR_TREFRESH2_Pos)      /*!< 0x00FF0000 */
6142 #define DAC_SHRR_TREFRESH2                  DAC_SHRR_TREFRESH2_Msk                  /*!<DAC channel2 refresh time */
6143 
6144 /******************  Bit definition for DAC_AUTOCR register  ******************/
6145 #define DAC_AUTOCR_AUTOMODE_Pos             (22U)
6146 #define DAC_AUTOCR_AUTOMODE_Msk             (0x1UL << DAC_AUTOCR_AUTOMODE_Pos)      /*!< 0x00400000 */
6147 #define DAC_AUTOCR_AUTOMODE                 DAC_AUTOCR_AUTOMODE_Msk                 /*!< AUTOCR Enable */
6148 
6149 /******************************************************************************/
6150 /*                                                                            */
6151 /*                                    HASH                                    */
6152 /*                                                                            */
6153 /******************************************************************************/
6154 /******************  Bits definition for HASH_CR register  ********************/
6155 #define HASH_CR_INIT_Pos                    (2U)
6156 #define HASH_CR_INIT_Msk                    (0x1UL << HASH_CR_INIT_Pos)             /*!< 0x00000004 */
6157 #define HASH_CR_INIT                        HASH_CR_INIT_Msk
6158 #define HASH_CR_DMAE_Pos                    (3U)
6159 #define HASH_CR_DMAE_Msk                    (0x1UL << HASH_CR_DMAE_Pos)             /*!< 0x00000008 */
6160 #define HASH_CR_DMAE                        HASH_CR_DMAE_Msk
6161 #define HASH_CR_DATATYPE_Pos                (4U)
6162 #define HASH_CR_DATATYPE_Msk                (0x3UL << HASH_CR_DATATYPE_Pos)         /*!< 0x00000030 */
6163 #define HASH_CR_DATATYPE                    HASH_CR_DATATYPE_Msk
6164 #define HASH_CR_DATATYPE_0                  (0x1UL << HASH_CR_DATATYPE_Pos)         /*!< 0x00000010 */
6165 #define HASH_CR_DATATYPE_1                  (0x2UL << HASH_CR_DATATYPE_Pos)         /*!< 0x00000020 */
6166 #define HASH_CR_MODE_Pos                    (6U)
6167 #define HASH_CR_MODE_Msk                    (0x1UL << HASH_CR_MODE_Pos)             /*!< 0x00000040 */
6168 #define HASH_CR_MODE                        HASH_CR_MODE_Msk
6169 #define HASH_CR_NBW_Pos                     (8U)
6170 #define HASH_CR_NBW_Msk                     (0xFUL << HASH_CR_NBW_Pos)              /*!< 0x00000F00 */
6171 #define HASH_CR_NBW                         HASH_CR_NBW_Msk
6172 #define HASH_CR_NBW_0                       (0x1UL << HASH_CR_NBW_Pos)              /*!< 0x00000100 */
6173 #define HASH_CR_NBW_1                       (0x2UL << HASH_CR_NBW_Pos)              /*!< 0x00000200 */
6174 #define HASH_CR_NBW_2                       (0x4UL << HASH_CR_NBW_Pos)              /*!< 0x00000400 */
6175 #define HASH_CR_NBW_3                       (0x8UL << HASH_CR_NBW_Pos)              /*!< 0x00000800 */
6176 #define HASH_CR_DINNE_Pos                   (12U)
6177 #define HASH_CR_DINNE_Msk                   (0x1UL << HASH_CR_DINNE_Pos)            /*!< 0x00001000 */
6178 #define HASH_CR_DINNE                       HASH_CR_DINNE_Msk
6179 #define HASH_CR_MDMAT_Pos                   (13U)
6180 #define HASH_CR_MDMAT_Msk                   (0x1UL << HASH_CR_MDMAT_Pos)            /*!< 0x00002000 */
6181 #define HASH_CR_MDMAT                       HASH_CR_MDMAT_Msk
6182 #define HASH_CR_LKEY_Pos                    (16U)
6183 #define HASH_CR_LKEY_Msk                    (0x1UL << HASH_CR_LKEY_Pos)             /*!< 0x00010000 */
6184 #define HASH_CR_LKEY                        HASH_CR_LKEY_Msk
6185 #define HASH_CR_ALGO_Pos                    (17U)
6186 #define HASH_CR_ALGO_Msk                    (0x3UL << HASH_CR_ALGO_Pos)             /*!< 0x00040080 */
6187 #define HASH_CR_ALGO                        HASH_CR_ALGO_Msk
6188 #define HASH_CR_ALGO_0                      (0x1UL << HASH_CR_ALGO_Pos)             /*!< 0x00000080 */
6189 #define HASH_CR_ALGO_1                      (0x2UL << HASH_CR_ALGO_Pos)             /*!< 0x00040000 */
6190 
6191 /******************  Bits definition for HASH_STR register  *******************/
6192 #define HASH_STR_NBLW_Pos                   (0U)
6193 #define HASH_STR_NBLW_Msk                   (0x1FUL << HASH_STR_NBLW_Pos)           /*!< 0x0000001F */
6194 #define HASH_STR_NBLW                       HASH_STR_NBLW_Msk
6195 #define HASH_STR_NBLW_0                     (0x01UL << HASH_STR_NBLW_Pos)           /*!< 0x00000001 */
6196 #define HASH_STR_NBLW_1                     (0x02UL << HASH_STR_NBLW_Pos)           /*!< 0x00000002 */
6197 #define HASH_STR_NBLW_2                     (0x04UL << HASH_STR_NBLW_Pos)           /*!< 0x00000004 */
6198 #define HASH_STR_NBLW_3                     (0x08UL << HASH_STR_NBLW_Pos)           /*!< 0x00000008 */
6199 #define HASH_STR_NBLW_4                     (0x10UL << HASH_STR_NBLW_Pos)           /*!< 0x00000010 */
6200 #define HASH_STR_DCAL_Pos                   (8U)
6201 #define HASH_STR_DCAL_Msk                   (0x1UL << HASH_STR_DCAL_Pos)            /*!< 0x00000100 */
6202 #define HASH_STR_DCAL                       HASH_STR_DCAL_Msk
6203 
6204 /******************  Bits definition for HASH_IMR register  *******************/
6205 #define HASH_IMR_DINIE_Pos                  (0U)
6206 #define HASH_IMR_DINIE_Msk                  (0x1UL << HASH_IMR_DINIE_Pos)           /*!< 0x00000001 */
6207 #define HASH_IMR_DINIE                      HASH_IMR_DINIE_Msk
6208 #define HASH_IMR_DCIE_Pos                   (1U)
6209 #define HASH_IMR_DCIE_Msk                   (0x1UL << HASH_IMR_DCIE_Pos)            /*!< 0x00000002 */
6210 #define HASH_IMR_DCIE                       HASH_IMR_DCIE_Msk
6211 
6212 /******************  Bits definition for HASH_SR register  ********************/
6213 #define HASH_SR_DINIS_Pos                   (0U)
6214 #define HASH_SR_DINIS_Msk                   (0x1UL << HASH_SR_DINIS_Pos)            /*!< 0x00000001 */
6215 #define HASH_SR_DINIS                       HASH_SR_DINIS_Msk
6216 #define HASH_SR_DCIS_Pos                    (1U)
6217 #define HASH_SR_DCIS_Msk                    (0x1UL << HASH_SR_DCIS_Pos)             /*!< 0x00000002 */
6218 #define HASH_SR_DCIS                        HASH_SR_DCIS_Msk
6219 #define HASH_SR_DMAS_Pos                    (2U)
6220 #define HASH_SR_DMAS_Msk                    (0x1UL << HASH_SR_DMAS_Pos)             /*!< 0x00000004 */
6221 #define HASH_SR_DMAS                        HASH_SR_DMAS_Msk
6222 #define HASH_SR_BUSY_Pos                    (3U)
6223 #define HASH_SR_BUSY_Msk                    (0x1UL << HASH_SR_BUSY_Pos)             /*!< 0x00000008 */
6224 #define HASH_SR_BUSY                        HASH_SR_BUSY_Msk
6225 #define HASH_SR_NBWE_Pos                    (16U)
6226 #define HASH_SR_NBWE_Msk                    (0xFUL << HASH_SR_NBWE_Pos)             /*!< 0x000F0000 */
6227 #define HASH_SR_NBWE                        HASH_SR_NBWE_Msk
6228 #define HASH_SR_NBWE_0                      (0x01UL << HASH_SR_NBWE_Pos)            /*!< 0x00010000 */
6229 #define HASH_SR_NBWE_1                      (0x02UL << HASH_SR_NBWE_Pos)            /*!< 0x00020000 */
6230 #define HASH_SR_NBWE_2                      (0x04UL << HASH_SR_NBWE_Pos)            /*!< 0x00040000 */
6231 #define HASH_SR_NBWE_3                      (0x08UL << HASH_SR_NBWE_Pos)            /*!< 0x00080000 */
6232 #define HASH_SR_DINNE_Pos                   (15U)
6233 #define HASH_SR_DINNE_Msk                   (0x1UL << HASH_SR_DINNE_Pos)            /*!< 0x00008000 */
6234 #define HASH_SR_DINNE                       HASH_SR_DINNE_Msk
6235 #define HASH_SR_NBWP_Pos                    (9U)
6236 #define HASH_SR_NBWP_Msk                    (0xFUL << HASH_SR_NBWP_Pos)             /*!< 0x000F0000 */
6237 #define HASH_SR_NBWP                        HASH_SR_NBWP_Msk
6238 #define HASH_SR_NBWP_0                      (0x01UL << HASH_SR_NBWP_Pos)            /*!< 0x000O0200 */
6239 #define HASH_SR_NBWP_1                      (0x02UL << HASH_SR_NBWP_Pos)            /*!< 0x00000400 */
6240 #define HASH_SR_NBWP_2                      (0x04UL << HASH_SR_NBWP_Pos)            /*!< 0x00000800 */
6241 #define HASH_SR_NBWP_3                      (0x08UL << HASH_SR_NBWP_Pos)            /*!< 0x00001000 */
6242 
6243 /******************************************************************************/
6244 /*                                                                            */
6245 /*                                 Debug MCU                                  */
6246 /*                                                                            */
6247 /******************************************************************************/
6248 /********************  Bit definition for DBGMCU_IDCODE register  *************/
6249 #define DBGMCU_IDCODE_DEV_ID_Pos            (0U)
6250 #define DBGMCU_IDCODE_DEV_ID_Msk            (0xFFFUL << DBGMCU_IDCODE_DEV_ID_Pos)   /*!< 0x00000FFF */
6251 #define DBGMCU_IDCODE_DEV_ID                DBGMCU_IDCODE_DEV_ID_Msk
6252 #define DBGMCU_IDCODE_REV_ID_Pos            (16U)
6253 #define DBGMCU_IDCODE_REV_ID_Msk            (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos)  /*!< 0xFFFF0000 */
6254 #define DBGMCU_IDCODE_REV_ID                DBGMCU_IDCODE_REV_ID_Msk
6255 
6256 /********************  Bit definition for DBGMCU_CR register  *****************/
6257 #define DBGMCU_CR_DBG_STOP_Pos              (1U)
6258 #define DBGMCU_CR_DBG_STOP_Msk              (0x1UL << DBGMCU_CR_DBG_STOP_Pos)       /*!< 0x00000002 */
6259 #define DBGMCU_CR_DBG_STOP                  DBGMCU_CR_DBG_STOP_Msk
6260 #define DBGMCU_CR_DBG_STANDBY_Pos           (2U)
6261 #define DBGMCU_CR_DBG_STANDBY_Msk           (0x1UL << DBGMCU_CR_DBG_STANDBY_Pos)    /*!< 0x00000004 */
6262 #define DBGMCU_CR_DBG_STANDBY               DBGMCU_CR_DBG_STANDBY_Msk
6263 #define DBGMCU_CR_TRACE_IOEN_Pos            (4U)
6264 #define DBGMCU_CR_TRACE_IOEN_Msk            (0x1UL << DBGMCU_CR_TRACE_IOEN_Pos)     /*!< 0x00000010 */
6265 #define DBGMCU_CR_TRACE_IOEN                DBGMCU_CR_TRACE_IOEN_Msk
6266 #define DBGMCU_CR_TRACE_CLKEN_Pos           (5U)
6267 #define DBGMCU_CR_TRACE_CLKEN_Msk           (0x1UL << DBGMCU_CR_TRACE_CLKEN_Pos)    /*!< 0x00000020 */
6268 #define DBGMCU_CR_TRACE_CLKEN               DBGMCU_CR_TRACE_CLKEN_Msk
6269 #define DBGMCU_CR_TRACE_MODE_Pos            (6U)
6270 #define DBGMCU_CR_TRACE_MODE_Msk            (0x3UL << DBGMCU_CR_TRACE_MODE_Pos)     /*!< 0x000000C0 */
6271 #define DBGMCU_CR_TRACE_MODE                DBGMCU_CR_TRACE_MODE_Msk
6272 #define DBGMCU_CR_TRACE_MODE_0              (0x1UL << DBGMCU_CR_TRACE_MODE_Pos)     /*!< 0x00000040 */
6273 #define DBGMCU_CR_TRACE_MODE_1              (0x2UL << DBGMCU_CR_TRACE_MODE_Pos)     /*!< 0x00000080 */
6274 
6275 /********************  Bit definition for DBGMCU_APB1FZR1 register  ***********/
6276 #define DBGMCU_APB1FZR1_DBG_TIM2_STOP_Pos   (0U)
6277 #define DBGMCU_APB1FZR1_DBG_TIM2_STOP_Msk   (0x1UL << DBGMCU_APB1FZR1_DBG_TIM2_STOP_Pos)
6278 #define DBGMCU_APB1FZR1_DBG_TIM2_STOP       DBGMCU_APB1FZR1_DBG_TIM2_STOP_Msk
6279 #define DBGMCU_APB1FZR1_DBG_TIM3_STOP_Pos   (1U)
6280 #define DBGMCU_APB1FZR1_DBG_TIM3_STOP_Msk   (0x1UL << DBGMCU_APB1FZR1_DBG_TIM3_STOP_Pos)
6281 #define DBGMCU_APB1FZR1_DBG_TIM3_STOP       DBGMCU_APB1FZR1_DBG_TIM3_STOP_Msk
6282 #define DBGMCU_APB1FZR1_DBG_TIM4_STOP_Pos   (2U)
6283 #define DBGMCU_APB1FZR1_DBG_TIM4_STOP_Msk   (0x1UL << DBGMCU_APB1FZR1_DBG_TIM4_STOP_Pos)
6284 #define DBGMCU_APB1FZR1_DBG_TIM4_STOP       DBGMCU_APB1FZR1_DBG_TIM4_STOP_Msk
6285 #define DBGMCU_APB1FZR1_DBG_TIM5_STOP_Pos   (3U)
6286 #define DBGMCU_APB1FZR1_DBG_TIM5_STOP_Msk   (0x1UL << DBGMCU_APB1FZR1_DBG_TIM5_STOP_Pos)
6287 #define DBGMCU_APB1FZR1_DBG_TIM5_STOP       DBGMCU_APB1FZR1_DBG_TIM5_STOP_Msk
6288 #define DBGMCU_APB1FZR1_DBG_TIM6_STOP_Pos   (4U)
6289 #define DBGMCU_APB1FZR1_DBG_TIM6_STOP_Msk   (0x1UL << DBGMCU_APB1FZR1_DBG_TIM6_STOP_Pos)
6290 #define DBGMCU_APB1FZR1_DBG_TIM6_STOP       DBGMCU_APB1FZR1_DBG_TIM6_STOP_Msk
6291 #define DBGMCU_APB1FZR1_DBG_TIM7_STOP_Pos   (5U)
6292 #define DBGMCU_APB1FZR1_DBG_TIM7_STOP_Msk   (0x1UL << DBGMCU_APB1FZR1_DBG_TIM7_STOP_Pos)
6293 #define DBGMCU_APB1FZR1_DBG_TIM7_STOP       DBGMCU_APB1FZR1_DBG_TIM7_STOP_Msk
6294 #define DBGMCU_APB1FZR1_DBG_WWDG_STOP_Pos   (11U)
6295 #define DBGMCU_APB1FZR1_DBG_WWDG_STOP_Msk   (0x1UL << DBGMCU_APB1FZR1_DBG_WWDG_STOP_Pos)
6296 #define DBGMCU_APB1FZR1_DBG_WWDG_STOP       DBGMCU_APB1FZR1_DBG_WWDG_STOP_Msk
6297 #define DBGMCU_APB1FZR1_DBG_IWDG_STOP_Pos   (12U)
6298 #define DBGMCU_APB1FZR1_DBG_IWDG_STOP_Msk   (0x1UL << DBGMCU_APB1FZR1_DBG_IWDG_STOP_Pos)
6299 #define DBGMCU_APB1FZR1_DBG_IWDG_STOP       DBGMCU_APB1FZR1_DBG_IWDG_STOP_Msk
6300 #define DBGMCU_APB1FZR1_DBG_I2C1_STOP_Pos   (21U)
6301 #define DBGMCU_APB1FZR1_DBG_I2C1_STOP_Msk   (0x1UL << DBGMCU_APB1FZR1_DBG_I2C1_STOP_Pos)
6302 #define DBGMCU_APB1FZR1_DBG_I2C1_STOP       DBGMCU_APB1FZR1_DBG_I2C1_STOP_Msk
6303 #define DBGMCU_APB1FZR1_DBG_I2C2_STOP_Pos   (22U)
6304 #define DBGMCU_APB1FZR1_DBG_I2C2_STOP_Msk   (0x1UL << DBGMCU_APB1FZR1_DBG_I2C2_STOP_Pos)
6305 #define DBGMCU_APB1FZR1_DBG_I2C2_STOP       DBGMCU_APB1FZR1_DBG_I2C2_STOP_Msk
6306 
6307 /********************  Bit definition for DBGMCU_APB1FZR2 register  ***********/
6308 #define DBGMCU_APB1FZR2_DBG_I2C4_STOP_Pos   (1U)
6309 #define DBGMCU_APB1FZR2_DBG_I2C4_STOP_Msk   (0x1UL << DBGMCU_APB1FZR2_DBG_I2C4_STOP_Pos)
6310 #define DBGMCU_APB1FZR2_DBG_I2C4_STOP       DBGMCU_APB1FZR2_DBG_I2C4_STOP_Msk
6311 #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Pos (5U)
6312 #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Msk (0x1UL << DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Pos)
6313 #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP     DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Msk
6314 #define DBGMCU_APB1FZR2_DBG_I2C5_STOP_Pos   (6U)
6315 #define DBGMCU_APB1FZR2_DBG_I2C5_STOP_Msk   (0x1UL << DBGMCU_APB1FZR2_DBG_I2C5_STOP_Pos)
6316 #define DBGMCU_APB1FZR2_DBG_I2C5_STOP       DBGMCU_APB1FZR2_DBG_I2C5_STOP_Msk
6317 #define DBGMCU_APB1FZR2_DBG_I2C6_STOP_Pos   (7U)
6318 #define DBGMCU_APB1FZR2_DBG_I2C6_STOP_Msk   (0x1UL << DBGMCU_APB1FZR2_DBG_I2C6_STOP_Pos)
6319 #define DBGMCU_APB1FZR2_DBG_I2C6_STOP       DBGMCU_APB1FZR2_DBG_I2C6_STOP_Msk
6320 
6321 /********************  Bit definition for DBGMCU_APB2FZR register  ***********/
6322 #define DBGMCU_APB2FZR_DBG_TIM1_STOP_Pos    (11U)
6323 #define DBGMCU_APB2FZR_DBG_TIM1_STOP_Msk    (0x1UL << DBGMCU_APB2FZR_DBG_TIM1_STOP_Pos)
6324 #define DBGMCU_APB2FZR_DBG_TIM1_STOP        DBGMCU_APB2FZR_DBG_TIM1_STOP_Msk
6325 #define DBGMCU_APB2FZR_DBG_TIM8_STOP_Pos    (13U)
6326 #define DBGMCU_APB2FZR_DBG_TIM8_STOP_Msk    (0x1UL << DBGMCU_APB2FZR_DBG_TIM8_STOP_Pos)
6327 #define DBGMCU_APB2FZR_DBG_TIM8_STOP        DBGMCU_APB2FZR_DBG_TIM8_STOP_Msk
6328 #define DBGMCU_APB2FZR_DBG_TIM15_STOP_Pos   (16U)
6329 #define DBGMCU_APB2FZR_DBG_TIM15_STOP_Msk   (0x1UL << DBGMCU_APB2FZR_DBG_TIM15_STOP_Pos)
6330 #define DBGMCU_APB2FZR_DBG_TIM15_STOP       DBGMCU_APB2FZR_DBG_TIM15_STOP_Msk
6331 #define DBGMCU_APB2FZR_DBG_TIM16_STOP_Pos   (17U)
6332 #define DBGMCU_APB2FZR_DBG_TIM16_STOP_Msk   (0x1UL << DBGMCU_APB2FZR_DBG_TIM16_STOP_Pos)
6333 #define DBGMCU_APB2FZR_DBG_TIM16_STOP       DBGMCU_APB2FZR_DBG_TIM16_STOP_Msk
6334 #define DBGMCU_APB2FZR_DBG_TIM17_STOP_Pos   (18U)
6335 #define DBGMCU_APB2FZR_DBG_TIM17_STOP_Msk   (0x1UL << DBGMCU_APB2FZR_DBG_TIM17_STOP_Pos)
6336 #define DBGMCU_APB2FZR_DBG_TIM17_STOP       DBGMCU_APB2FZR_DBG_TIM17_STOP_Msk
6337 
6338 /********************  Bit definition for DBGMCU_APB3FZR register  ***********/
6339 #define DBGMCU_APB3FZR_DBG_I2C3_STOP_Pos    (10U)
6340 #define DBGMCU_APB3FZR_DBG_I2C3_STOP_Msk    (0x1UL << DBGMCU_APB3FZR_DBG_I2C3_STOP_Pos)
6341 #define DBGMCU_APB3FZR_DBG_I2C3_STOP        DBGMCU_APB3FZR_DBG_I2C3_STOP_Msk
6342 #define DBGMCU_APB3FZR_DBG_LPTIM1_STOP_Pos  (17U)
6343 #define DBGMCU_APB3FZR_DBG_LPTIM1_STOP_Msk  (0x1UL << DBGMCU_APB3FZR_DBG_LPTIM1_STOP_Pos)
6344 #define DBGMCU_APB3FZR_DBG_LPTIM1_STOP      DBGMCU_APB3FZR_DBG_LPTIM1_STOP_Msk
6345 #define DBGMCU_APB3FZR_DBG_LPTIM3_STOP_Pos  (18U)
6346 #define DBGMCU_APB3FZR_DBG_LPTIM3_STOP_Msk  (0x1UL << DBGMCU_APB3FZR_DBG_LPTIM3_STOP_Pos)
6347 #define DBGMCU_APB3FZR_DBG_LPTIM3_STOP      DBGMCU_APB3FZR_DBG_LPTIM3_STOP_Msk
6348 #define DBGMCU_APB3FZR_DBG_LPTIM4_STOP_Pos  (19U)
6349 #define DBGMCU_APB3FZR_DBG_LPTIM4_STOP_Msk  (0x1UL << DBGMCU_APB3FZR_DBG_LPTIM4_STOP_Pos)
6350 #define DBGMCU_APB3FZR_DBG_LPTIM4_STOP      DBGMCU_APB3FZR_DBG_LPTIM4_STOP_Msk
6351 #define DBGMCU_APB3FZR_DBG_RTC_STOP_Pos     (30U)
6352 #define DBGMCU_APB3FZR_DBG_RTC_STOP_Msk     (0x1UL << DBGMCU_APB3FZR_DBG_RTC_STOP_Pos)
6353 #define DBGMCU_APB3FZR_DBG_RTC_STOP         DBGMCU_APB3FZR_DBG_RTC_STOP_Msk
6354 
6355 /********************  Bit definition for DBGMCU_AHB1FZR register  ***********/
6356 #define DBGMCU_AHB1FZR_DBG_GPDMA0_STOP_Pos  (0U)
6357 #define DBGMCU_AHB1FZR_DBG_GPDMA0_STOP_Msk  (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA0_STOP_Pos)
6358 #define DBGMCU_AHB1FZR_DBG_GPDMA0_STOP      DBGMCU_AHB1FZR_DBG_GPDMA0_STOP_Msk
6359 #define DBGMCU_AHB1FZR_DBG_GPDMA1_STOP_Pos  (1U)
6360 #define DBGMCU_AHB1FZR_DBG_GPDMA1_STOP_Msk  (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA1_STOP_Pos)
6361 #define DBGMCU_AHB1FZR_DBG_GPDMA1_STOP      DBGMCU_AHB1FZR_DBG_GPDMA1_STOP_Msk
6362 #define DBGMCU_AHB1FZR_DBG_GPDMA2_STOP_Pos  (2U)
6363 #define DBGMCU_AHB1FZR_DBG_GPDMA2_STOP_Msk  (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA2_STOP_Pos)
6364 #define DBGMCU_AHB1FZR_DBG_GPDMA2_STOP      DBGMCU_AHB1FZR_DBG_GPDMA2_STOP_Msk
6365 #define DBGMCU_AHB1FZR_DBG_GPDMA3_STOP_Pos  (3U)
6366 #define DBGMCU_AHB1FZR_DBG_GPDMA3_STOP_Msk  (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA3_STOP_Pos)
6367 #define DBGMCU_AHB1FZR_DBG_GPDMA3_STOP      DBGMCU_AHB1FZR_DBG_GPDMA3_STOP_Msk
6368 #define DBGMCU_AHB1FZR_DBG_GPDMA4_STOP_Pos  (4U)
6369 #define DBGMCU_AHB1FZR_DBG_GPDMA4_STOP_Msk  (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA4_STOP_Pos)
6370 #define DBGMCU_AHB1FZR_DBG_GPDMA4_STOP      DBGMCU_AHB1FZR_DBG_GPDMA4_STOP_Msk
6371 #define DBGMCU_AHB1FZR_DBG_GPDMA5_STOP_Pos  (5U)
6372 #define DBGMCU_AHB1FZR_DBG_GPDMA5_STOP_Msk  (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA5_STOP_Pos)
6373 #define DBGMCU_AHB1FZR_DBG_GPDMA5_STOP      DBGMCU_AHB1FZR_DBG_GPDMA5_STOP_Msk
6374 #define DBGMCU_AHB1FZR_DBG_GPDMA6_STOP_Pos  (6U)
6375 #define DBGMCU_AHB1FZR_DBG_GPDMA6_STOP_Msk  (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA6_STOP_Pos)
6376 #define DBGMCU_AHB1FZR_DBG_GPDMA6_STOP      DBGMCU_AHB1FZR_DBG_GPDMA6_STOP_Msk
6377 #define DBGMCU_AHB1FZR_DBG_GPDMA7_STOP_Pos  (7U)
6378 #define DBGMCU_AHB1FZR_DBG_GPDMA7_STOP_Msk  (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA7_STOP_Pos)
6379 #define DBGMCU_AHB1FZR_DBG_GPDMA7_STOP      DBGMCU_AHB1FZR_DBG_GPDMA7_STOP_Msk
6380 #define DBGMCU_AHB1FZR_DBG_GPDMA8_STOP_Pos  (8U)
6381 #define DBGMCU_AHB1FZR_DBG_GPDMA8_STOP_Msk  (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA8_STOP_Pos)
6382 #define DBGMCU_AHB1FZR_DBG_GPDMA8_STOP      DBGMCU_AHB1FZR_DBG_GPDMA8_STOP_Msk
6383 #define DBGMCU_AHB1FZR_DBG_GPDMA9_STOP_Pos  (9U)
6384 #define DBGMCU_AHB1FZR_DBG_GPDMA9_STOP_Msk  (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA9_STOP_Pos)
6385 #define DBGMCU_AHB1FZR_DBG_GPDMA9_STOP      DBGMCU_AHB1FZR_DBG_GPDMA9_STOP_Msk
6386 #define DBGMCU_AHB1FZR_DBG_GPDMA10_STOP_Pos (10U)
6387 #define DBGMCU_AHB1FZR_DBG_GPDMA10_STOP_Msk (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA10_STOP_Pos)
6388 #define DBGMCU_AHB1FZR_DBG_GPDMA10_STOP     DBGMCU_AHB1FZR_DBG_GPDMA10_STOP_Msk
6389 #define DBGMCU_AHB1FZR_DBG_GPDMA11_STOP_Pos (11U)
6390 #define DBGMCU_AHB1FZR_DBG_GPDMA11_STOP_Msk (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA11_STOP_Pos)
6391 #define DBGMCU_AHB1FZR_DBG_GPDMA11_STOP     DBGMCU_AHB1FZR_DBG_GPDMA11_STOP_Msk
6392 #define DBGMCU_AHB1FZR_DBG_GPDMA12_STOP_Pos (12U)
6393 #define DBGMCU_AHB1FZR_DBG_GPDMA12_STOP_Msk (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA12_STOP_Pos)
6394 #define DBGMCU_AHB1FZR_DBG_GPDMA12_STOP     DBGMCU_AHB1FZR_DBG_GPDMA12_STOP_Msk
6395 #define DBGMCU_AHB1FZR_DBG_GPDMA13_STOP_Pos (13U)
6396 #define DBGMCU_AHB1FZR_DBG_GPDMA13_STOP_Msk (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA13_STOP_Pos)
6397 #define DBGMCU_AHB1FZR_DBG_GPDMA13_STOP     DBGMCU_AHB1FZR_DBG_GPDMA13_STOP_Msk
6398 #define DBGMCU_AHB1FZR_DBG_GPDMA14_STOP_Pos (14U)
6399 #define DBGMCU_AHB1FZR_DBG_GPDMA14_STOP_Msk (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA14_STOP_Pos)
6400 #define DBGMCU_AHB1FZR_DBG_GPDMA14_STOP     DBGMCU_AHB1FZR_DBG_GPDMA14_STOP_Msk
6401 #define DBGMCU_AHB1FZR_DBG_GPDMA15_STOP_Pos (15U)
6402 #define DBGMCU_AHB1FZR_DBG_GPDMA15_STOP_Msk (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA15_STOP_Pos)
6403 #define DBGMCU_AHB1FZR_DBG_GPDMA15_STOP     DBGMCU_AHB1FZR_DBG_GPDMA15_STOP_Msk
6404 
6405 /********************  Bit definition for DBGMCU_AHB3FZR register  ***********/
6406 #define DBGMCU_AHB3FZR_DBG_LPDMA0_STOP_Pos  (0U)
6407 #define DBGMCU_AHB3FZR_DBG_LPDMA0_STOP_Msk  (0x1UL << DBGMCU_AHB3FZR_DBG_LPDMA0_STOP_Pos)
6408 #define DBGMCU_AHB3FZR_DBG_LPDMA0_STOP      DBGMCU_AHB3FZR_DBG_LPDMA0_STOP_Msk
6409 #define DBGMCU_AHB3FZR_DBG_LPDMA1_STOP_Pos  (1U)
6410 #define DBGMCU_AHB3FZR_DBG_LPDMA1_STOP_Msk  (0x1UL << DBGMCU_AHB3FZR_DBG_LPDMA1_STOP_Pos)
6411 #define DBGMCU_AHB3FZR_DBG_LPDMA1_STOP      DBGMCU_AHB3FZR_DBG_LPDMA1_STOP_Msk
6412 #define DBGMCU_AHB3FZR_DBG_LPDMA2_STOP_Pos  (2U)
6413 #define DBGMCU_AHB3FZR_DBG_LPDMA2_STOP_Msk  (0x1UL << DBGMCU_AHB3FZR_DBG_LPDMA2_STOP_Pos)
6414 #define DBGMCU_AHB3FZR_DBG_LPDMA2_STOP      DBGMCU_AHB3FZR_DBG_LPDMA2_STOP_Msk
6415 #define DBGMCU_AHB3FZR_DBG_LPDMA3_STOP_Pos  (3U)
6416 #define DBGMCU_AHB3FZR_DBG_LPDMA3_STOP_Msk  (0x1UL << DBGMCU_AHB3FZR_DBG_LPDMA3_STOP_Pos)
6417 #define DBGMCU_AHB3FZR_DBG_LPDMA3_STOP      DBGMCU_AHB3FZR_DBG_LPDMA3_STOP_Msk
6418 
6419 /******************************************************************************/
6420 /*                                                                            */
6421 /*                                    DCMI                                    */
6422 /*                                                                            */
6423 /******************************************************************************/
6424 /********************  Bits definition for DCMI_CR register  ******************/
6425 #define DCMI_CR_CAPTURE_Pos                 (0U)
6426 #define DCMI_CR_CAPTURE_Msk                 (0x1UL << DCMI_CR_CAPTURE_Pos)          /*!< 0x00000001 */
6427 #define DCMI_CR_CAPTURE                     DCMI_CR_CAPTURE_Msk
6428 #define DCMI_CR_CM_Pos                      (1U)
6429 #define DCMI_CR_CM_Msk                      (0x1UL << DCMI_CR_CM_Pos)               /*!< 0x00000002 */
6430 #define DCMI_CR_CM                          DCMI_CR_CM_Msk
6431 #define DCMI_CR_CROP_Pos                    (2U)
6432 #define DCMI_CR_CROP_Msk                    (0x1UL << DCMI_CR_CROP_Pos)             /*!< 0x00000004 */
6433 #define DCMI_CR_CROP                        DCMI_CR_CROP_Msk
6434 #define DCMI_CR_JPEG_Pos                    (3U)
6435 #define DCMI_CR_JPEG_Msk                    (0x1UL << DCMI_CR_JPEG_Pos)             /*!< 0x00000008 */
6436 #define DCMI_CR_JPEG                        DCMI_CR_JPEG_Msk
6437 #define DCMI_CR_ESS_Pos                     (4U)
6438 #define DCMI_CR_ESS_Msk                     (0x1UL << DCMI_CR_ESS_Pos)              /*!< 0x00000010 */
6439 #define DCMI_CR_ESS                         DCMI_CR_ESS_Msk
6440 #define DCMI_CR_PCKPOL_Pos                  (5U)
6441 #define DCMI_CR_PCKPOL_Msk                  (0x1UL << DCMI_CR_PCKPOL_Pos)           /*!< 0x00000020 */
6442 #define DCMI_CR_PCKPOL                      DCMI_CR_PCKPOL_Msk
6443 #define DCMI_CR_HSPOL_Pos                   (6U)
6444 #define DCMI_CR_HSPOL_Msk                   (0x1UL << DCMI_CR_HSPOL_Pos)            /*!< 0x00000040 */
6445 #define DCMI_CR_HSPOL                       DCMI_CR_HSPOL_Msk
6446 #define DCMI_CR_VSPOL_Pos                   (7U)
6447 #define DCMI_CR_VSPOL_Msk                   (0x1UL << DCMI_CR_VSPOL_Pos)            /*!< 0x00000080 */
6448 #define DCMI_CR_VSPOL                       DCMI_CR_VSPOL_Msk
6449 #define DCMI_CR_FCRC_Pos                    (8U)
6450 #define DCMI_CR_FCRC_Msk                    (0x3UL << DCMI_CR_FCRC_Pos)             /*!< 0x00000300 */
6451 #define DCMI_CR_FCRC                        DCMI_CR_FCRC_Msk                        /*!< DCMI Frame capture rate control FCRC[1:0] */
6452 #define DCMI_CR_FCRC_0                      (0x1UL << DCMI_CR_FCRC_Pos)             /*!< 0x00000100 */
6453 #define DCMI_CR_FCRC_1                      (0x2UL << DCMI_CR_FCRC_Pos)             /*!< 0x00000200 */
6454 #define DCMI_CR_EDM_Pos                     (10U)
6455 #define DCMI_CR_EDM_Msk                     (0x3UL << DCMI_CR_EDM_Pos)              /*!< 0x00000C00 */
6456 #define DCMI_CR_EDM                         DCMI_CR_EDM_Msk                         /*!< DCMI Extended data mode EDM[1:0] */
6457 #define DCMI_CR_EDM_0                       (0x1UL << DCMI_CR_EDM_Pos)              /*!< 0x00000400 */
6458 #define DCMI_CR_EDM_1                       (0x2UL << DCMI_CR_EDM_Pos)              /*!< 0x00000800 */
6459 #define DCMI_CR_ENABLE_Pos                  (14U)
6460 #define DCMI_CR_ENABLE_Msk                  (0x1UL << DCMI_CR_ENABLE_Pos)           /*!< 0x00004000 */
6461 #define DCMI_CR_ENABLE                      DCMI_CR_ENABLE_Msk
6462 #define DCMI_CR_BSM_Pos                     (16U)
6463 #define DCMI_CR_BSM_Msk                     (0x3UL << DCMI_CR_BSM_Pos)              /*!< 0x00030000 */
6464 #define DCMI_CR_BSM                         DCMI_CR_BSM_Msk
6465 #define DCMI_CR_BSM_0                       (0x1UL << DCMI_CR_BSM_Pos)              /*!< 0x00010000 */
6466 #define DCMI_CR_BSM_1                       (0x2UL << DCMI_CR_BSM_Pos)              /*!< 0x00020000 */
6467 #define DCMI_CR_OEBS_Pos                    (18U)
6468 #define DCMI_CR_OEBS_Msk                    (0x1UL << DCMI_CR_OEBS_Pos)             /*!< 0x00040000 */
6469 #define DCMI_CR_OEBS                        DCMI_CR_OEBS_Msk
6470 #define DCMI_CR_LSM_Pos                     (19U)
6471 #define DCMI_CR_LSM_Msk                     (0x1UL << DCMI_CR_LSM_Pos)              /*!< 0x00080000 */
6472 #define DCMI_CR_LSM                         DCMI_CR_LSM_Msk
6473 #define DCMI_CR_OELS_Pos                    (20U)
6474 #define DCMI_CR_OELS_Msk                    (0x1UL << DCMI_CR_OELS_Pos)             /*!< 0x00100000 */
6475 #define DCMI_CR_OELS                        DCMI_CR_OELS_Msk
6476 #define DCMI_CR_PSDM_Pos                    (31U)
6477 #define DCMI_CR_PSDM_Msk                    (0x0UL << DCMI_CR_PSDM_Pos)             /*!< 0x00000000 */
6478 #define DCMI_CR_PSDM                        DCMI_CR_PSDM_Msk                        /*PSDM: Parallel Synchronous raw Data Mode (PSDM = 0)*/
6479 
6480 /********************  Bits definition for DCMI_SR register  ******************/
6481 #define DCMI_SR_HSYNC_Pos                   (0U)
6482 #define DCMI_SR_HSYNC_Msk                   (0x1UL << DCMI_SR_HSYNC_Pos)            /*!< 0x00000001 */
6483 #define DCMI_SR_HSYNC                       DCMI_SR_HSYNC_Msk
6484 #define DCMI_SR_VSYNC_Pos                   (1U)
6485 #define DCMI_SR_VSYNC_Msk                   (0x1UL << DCMI_SR_VSYNC_Pos)            /*!< 0x00000002 */
6486 #define DCMI_SR_VSYNC                       DCMI_SR_VSYNC_Msk
6487 #define DCMI_SR_FNE_Pos                     (2U)
6488 #define DCMI_SR_FNE_Msk                     (0x1UL << DCMI_SR_FNE_Pos)              /*!< 0x00000004 */
6489 #define DCMI_SR_FNE                         DCMI_SR_FNE_Msk
6490 
6491 /********************  Bits definition for DCMI_RIS register   ****************/
6492 #define DCMI_RIS_FRAME_RIS_Pos              (0U)
6493 #define DCMI_RIS_FRAME_RIS_Msk              (0x1UL << DCMI_RIS_FRAME_RIS_Pos)       /*!< 0x00000001 */
6494 #define DCMI_RIS_FRAME_RIS                  DCMI_RIS_FRAME_RIS_Msk
6495 #define DCMI_RIS_OVR_RIS_Pos                (1U)
6496 #define DCMI_RIS_OVR_RIS_Msk                (0x1UL << DCMI_RIS_OVR_RIS_Pos)         /*!< 0x00000002 */
6497 #define DCMI_RIS_OVR_RIS                    DCMI_RIS_OVR_RIS_Msk
6498 #define DCMI_RIS_ERR_RIS_Pos                (2U)
6499 #define DCMI_RIS_ERR_RIS_Msk                (0x1UL << DCMI_RIS_ERR_RIS_Pos)         /*!< 0x00000004 */
6500 #define DCMI_RIS_ERR_RIS                    DCMI_RIS_ERR_RIS_Msk
6501 #define DCMI_RIS_VSYNC_RIS_Pos              (3U)
6502 #define DCMI_RIS_VSYNC_RIS_Msk              (0x1UL << DCMI_RIS_VSYNC_RIS_Pos)       /*!< 0x00000008 */
6503 #define DCMI_RIS_VSYNC_RIS                  DCMI_RIS_VSYNC_RIS_Msk
6504 #define DCMI_RIS_LINE_RIS_Pos               (4U)
6505 #define DCMI_RIS_LINE_RIS_Msk               (0x1UL << DCMI_RIS_LINE_RIS_Pos)        /*!< 0x00000010 */
6506 #define DCMI_RIS_LINE_RIS                   DCMI_RIS_LINE_RIS_Msk
6507 
6508 /********************  Bits definition for DCMI_IER register  *****************/
6509 #define DCMI_IER_FRAME_IE_Pos               (0U)
6510 #define DCMI_IER_FRAME_IE_Msk               (0x1UL << DCMI_IER_FRAME_IE_Pos)        /*!< 0x00000001 */
6511 #define DCMI_IER_FRAME_IE                   DCMI_IER_FRAME_IE_Msk
6512 #define DCMI_IER_OVR_IE_Pos                 (1U)
6513 #define DCMI_IER_OVR_IE_Msk                 (0x1UL << DCMI_IER_OVR_IE_Pos)          /*!< 0x00000002 */
6514 #define DCMI_IER_OVR_IE                     DCMI_IER_OVR_IE_Msk
6515 #define DCMI_IER_ERR_IE_Pos                 (2U)
6516 #define DCMI_IER_ERR_IE_Msk                 (0x1UL << DCMI_IER_ERR_IE_Pos)          /*!< 0x00000004 */
6517 #define DCMI_IER_ERR_IE                     DCMI_IER_ERR_IE_Msk
6518 #define DCMI_IER_VSYNC_IE_Pos               (3U)
6519 #define DCMI_IER_VSYNC_IE_Msk               (0x1UL << DCMI_IER_VSYNC_IE_Pos)        /*!< 0x00000008 */
6520 #define DCMI_IER_VSYNC_IE                   DCMI_IER_VSYNC_IE_Msk
6521 #define DCMI_IER_LINE_IE_Pos                (4U)
6522 #define DCMI_IER_LINE_IE_Msk                (0x1UL << DCMI_IER_LINE_IE_Pos)         /*!< 0x00000010 */
6523 #define DCMI_IER_LINE_IE                    DCMI_IER_LINE_IE_Msk
6524 
6525 /********************  Bits definition for DCMI_MIS register  *****************/
6526 #define DCMI_MIS_FRAME_MIS_Pos              (0U)
6527 #define DCMI_MIS_FRAME_MIS_Msk              (0x1UL << DCMI_MIS_FRAME_MIS_Pos)       /*!< 0x00000001 */
6528 #define DCMI_MIS_FRAME_MIS                  DCMI_MIS_FRAME_MIS_Msk
6529 #define DCMI_MIS_OVR_MIS_Pos                (1U)
6530 #define DCMI_MIS_OVR_MIS_Msk                (0x1UL << DCMI_MIS_OVR_MIS_Pos)         /*!< 0x00000002 */
6531 #define DCMI_MIS_OVR_MIS                    DCMI_MIS_OVR_MIS_Msk
6532 #define DCMI_MIS_ERR_MIS_Pos                (2U)
6533 #define DCMI_MIS_ERR_MIS_Msk                (0x1UL << DCMI_MIS_ERR_MIS_Pos)         /*!< 0x00000004 */
6534 #define DCMI_MIS_ERR_MIS                    DCMI_MIS_ERR_MIS_Msk
6535 #define DCMI_MIS_VSYNC_MIS_Pos              (3U)
6536 #define DCMI_MIS_VSYNC_MIS_Msk              (0x1UL << DCMI_MIS_VSYNC_MIS_Pos)       /*!< 0x00000008 */
6537 #define DCMI_MIS_VSYNC_MIS                  DCMI_MIS_VSYNC_MIS_Msk
6538 #define DCMI_MIS_LINE_MIS_Pos               (4U)
6539 #define DCMI_MIS_LINE_MIS_Msk               (0x1UL << DCMI_MIS_LINE_MIS_Pos)        /*!< 0x00000010 */
6540 #define DCMI_MIS_LINE_MIS                   DCMI_MIS_LINE_MIS_Msk
6541 
6542 /********************  Bits definition for DCMI_ICR register  *****************/
6543 #define DCMI_ICR_FRAME_ISC_Pos              (0U)
6544 #define DCMI_ICR_FRAME_ISC_Msk              (0x1UL << DCMI_ICR_FRAME_ISC_Pos)       /*!< 0x00000001 */
6545 #define DCMI_ICR_FRAME_ISC                  DCMI_ICR_FRAME_ISC_Msk
6546 #define DCMI_ICR_OVR_ISC_Pos                (1U)
6547 #define DCMI_ICR_OVR_ISC_Msk                (0x1UL << DCMI_ICR_OVR_ISC_Pos)         /*!< 0x00000002 */
6548 #define DCMI_ICR_OVR_ISC                    DCMI_ICR_OVR_ISC_Msk
6549 #define DCMI_ICR_ERR_ISC_Pos                (2U)
6550 #define DCMI_ICR_ERR_ISC_Msk                (0x1UL << DCMI_ICR_ERR_ISC_Pos)         /*!< 0x00000004 */
6551 #define DCMI_ICR_ERR_ISC                    DCMI_ICR_ERR_ISC_Msk
6552 #define DCMI_ICR_VSYNC_ISC_Pos              (3U)
6553 #define DCMI_ICR_VSYNC_ISC_Msk              (0x1UL << DCMI_ICR_VSYNC_ISC_Pos)       /*!< 0x00000008 */
6554 #define DCMI_ICR_VSYNC_ISC                  DCMI_ICR_VSYNC_ISC_Msk
6555 #define DCMI_ICR_LINE_ISC_Pos               (4U)
6556 #define DCMI_ICR_LINE_ISC_Msk               (0x1UL << DCMI_ICR_LINE_ISC_Pos)        /*!< 0x00000010 */
6557 #define DCMI_ICR_LINE_ISC                   DCMI_ICR_LINE_ISC_Msk
6558 
6559 /********************  Bits definition for DCMI_ESCR register  ******************/
6560 #define DCMI_ESCR_FSC_Pos                   (0U)
6561 #define DCMI_ESCR_FSC_Msk                   (0xFFUL << DCMI_ESCR_FSC_Pos)           /*!< 0x000000FF */
6562 #define DCMI_ESCR_FSC                       DCMI_ESCR_FSC_Msk
6563 #define DCMI_ESCR_LSC_Pos                   (8U)
6564 #define DCMI_ESCR_LSC_Msk                   (0xFFUL << DCMI_ESCR_LSC_Pos)           /*!< 0x0000FF00 */
6565 #define DCMI_ESCR_LSC                       DCMI_ESCR_LSC_Msk
6566 #define DCMI_ESCR_LEC_Pos                   (16U)
6567 #define DCMI_ESCR_LEC_Msk                   (0xFFUL << DCMI_ESCR_LEC_Pos)           /*!< 0x00FF0000 */
6568 #define DCMI_ESCR_LEC                       DCMI_ESCR_LEC_Msk
6569 #define DCMI_ESCR_FEC_Pos                   (24U)
6570 #define DCMI_ESCR_FEC_Msk                   (0xFFUL << DCMI_ESCR_FEC_Pos)           /*!< 0xFF000000 */
6571 #define DCMI_ESCR_FEC                       DCMI_ESCR_FEC_Msk
6572 
6573 /********************  Bits definition for DCMI_ESUR register  ******************/
6574 #define DCMI_ESUR_FSU_Pos                   (0U)
6575 #define DCMI_ESUR_FSU_Msk                   (0xFFUL << DCMI_ESUR_FSU_Pos)           /*!< 0x000000FF */
6576 #define DCMI_ESUR_FSU                       DCMI_ESUR_FSU_Msk
6577 #define DCMI_ESUR_LSU_Pos                   (8U)
6578 #define DCMI_ESUR_LSU_Msk                   (0xFFUL << DCMI_ESUR_LSU_Pos)           /*!< 0x0000FF00 */
6579 #define DCMI_ESUR_LSU                       DCMI_ESUR_LSU_Msk
6580 #define DCMI_ESUR_LEU_Pos                   (16U)
6581 #define DCMI_ESUR_LEU_Msk                   (0xFFUL << DCMI_ESUR_LEU_Pos)           /*!< 0x00FF0000 */
6582 #define DCMI_ESUR_LEU                       DCMI_ESUR_LEU_Msk
6583 #define DCMI_ESUR_FEU_Pos                   (24U)
6584 #define DCMI_ESUR_FEU_Msk                   (0xFFUL << DCMI_ESUR_FEU_Pos)           /*!< 0xFF000000 */
6585 #define DCMI_ESUR_FEU                       DCMI_ESUR_FEU_Msk
6586 
6587 /********************  Bits definition for DCMI_CWSTRT register  ******************/
6588 #define DCMI_CWSTRT_HOFFCNT_Pos             (0U)
6589 #define DCMI_CWSTRT_HOFFCNT_Msk             (0x3FFFUL << DCMI_CWSTRT_HOFFCNT_Pos)   /*!< 0x00003FFF */
6590 #define DCMI_CWSTRT_HOFFCNT                 DCMI_CWSTRT_HOFFCNT_Msk
6591 #define DCMI_CWSTRT_VST_Pos                 (16U)
6592 #define DCMI_CWSTRT_VST_Msk                 (0x1FFFUL << DCMI_CWSTRT_VST_Pos)       /*!< 0x1FFF0000 */
6593 #define DCMI_CWSTRT_VST                     DCMI_CWSTRT_VST_Msk
6594 
6595 /********************  Bits definition for DCMI_CWSIZE register  ******************/
6596 #define DCMI_CWSIZE_CAPCNT_Pos              (0U)
6597 #define DCMI_CWSIZE_CAPCNT_Msk              (0x3FFFUL << DCMI_CWSIZE_CAPCNT_Pos)    /*!< 0x00003FFF */
6598 #define DCMI_CWSIZE_CAPCNT                  DCMI_CWSIZE_CAPCNT_Msk
6599 #define DCMI_CWSIZE_VLINE_Pos               (16U)
6600 #define DCMI_CWSIZE_VLINE_Msk               (0x3FFFUL << DCMI_CWSIZE_VLINE_Pos)     /*!< 0x3FFF0000 */
6601 #define DCMI_CWSIZE_VLINE                   DCMI_CWSIZE_VLINE_Msk
6602 
6603 /********************  Bits definition for DCMI_DR register  ******************/
6604 #define DCMI_DR_BYTE0_Pos                   (0U)
6605 #define DCMI_DR_BYTE0_Msk                   (0xFFUL << DCMI_DR_BYTE0_Pos)           /*!< 0x000000FF */
6606 #define DCMI_DR_BYTE0                       DCMI_DR_BYTE0_Msk
6607 #define DCMI_DR_BYTE1_Pos                   (8U)
6608 #define DCMI_DR_BYTE1_Msk                   (0xFFUL << DCMI_DR_BYTE1_Pos)           /*!< 0x0000FF00 */
6609 #define DCMI_DR_BYTE1                       DCMI_DR_BYTE1_Msk
6610 #define DCMI_DR_BYTE2_Pos                   (16U)
6611 #define DCMI_DR_BYTE2_Msk                   (0xFFUL << DCMI_DR_BYTE2_Pos)           /*!< 0x00FF0000 */
6612 #define DCMI_DR_BYTE2                       DCMI_DR_BYTE2_Msk
6613 #define DCMI_DR_BYTE3_Pos                   (24U)
6614 #define DCMI_DR_BYTE3_Msk                   (0xFFUL << DCMI_DR_BYTE3_Pos)           /*!< 0xFF000000 */
6615 #define DCMI_DR_BYTE3                       DCMI_DR_BYTE3_Msk
6616 
6617 /******************************************************************************/
6618 /*                                                                            */
6619 /*                           DMA Controller (DMA)                             */
6620 /*                                                                            */
6621 /******************************************************************************/
6622 /************************  DMA Trigger Signals Support  ***********************/
6623 #define TIM3_TRGO_TRIGGER_SUPPORT /* TIM3 TRGO HW signal support  */
6624 #define TIM4_TRGO_TRIGGER_SUPPORT /* TIM4 TRGO HW signal support  */
6625 #define TIM5_TRGO_TRIGGER_SUPPORT /* TIM5 TRGO HW signal support  */
6626 #define DMA2D_TRIGGER_SUPPORT     /* DMA2D TRGO HW signal support */
6627 /*******************  Bit definition for DMA_SECCFGR register  ****************/
6628 #define DMA_SECCFGR_SEC0_Pos                (0U)
6629 #define DMA_SECCFGR_SEC0_Msk                (0x1UL << DMA_SECCFGR_SEC0_Pos)         /*!< 0x00000001 */
6630 #define DMA_SECCFGR_SEC0                    DMA_SECCFGR_SEC0_Msk                    /*!< Secure State of Channel 0  */
6631 #define DMA_SECCFGR_SEC1_Pos                (1U)
6632 #define DMA_SECCFGR_SEC1_Msk                (0x1UL << DMA_SECCFGR_SEC1_Pos)         /*!< 0x00000002 */
6633 #define DMA_SECCFGR_SEC1                    DMA_SECCFGR_SEC1_Msk                    /*!< Secure State of Channel 1  */
6634 #define DMA_SECCFGR_SEC2_Pos                (2U)
6635 #define DMA_SECCFGR_SEC2_Msk                (0x1UL << DMA_SECCFGR_SEC2_Pos)         /*!< 0x00000004 */
6636 #define DMA_SECCFGR_SEC2                    DMA_SECCFGR_SEC2_Msk                    /*!< Secure State of Channel 2  */
6637 #define DMA_SECCFGR_SEC3_Pos                (3U)
6638 #define DMA_SECCFGR_SEC3_Msk                (0x1UL << DMA_SECCFGR_SEC3_Pos)         /*!< 0x00000008 */
6639 #define DMA_SECCFGR_SEC3                    DMA_SECCFGR_SEC3_Msk                    /*!< Secure State of Channel 3  */
6640 #define DMA_SECCFGR_SEC4_Pos                (4U)
6641 #define DMA_SECCFGR_SEC4_Msk                (0x1UL << DMA_SECCFGR_SEC4_Pos)         /*!< 0x00000010 */
6642 #define DMA_SECCFGR_SEC4                    DMA_SECCFGR_SEC4_Msk                    /*!< Secure State of Channel 4  */
6643 #define DMA_SECCFGR_SEC5_Pos                (5U)
6644 #define DMA_SECCFGR_SEC5_Msk                (0x1UL << DMA_SECCFGR_SEC5_Pos)         /*!< 0x00000020 */
6645 #define DMA_SECCFGR_SEC5                    DMA_SECCFGR_SEC5_Msk                    /*!< Secure State of Channel 5  */
6646 #define DMA_SECCFGR_SEC6_Pos                (6U)
6647 #define DMA_SECCFGR_SEC6_Msk                (0x1UL << DMA_SECCFGR_SEC6_Pos)         /*!< 0x00000040 */
6648 #define DMA_SECCFGR_SEC6                    DMA_SECCFGR_SEC6_Msk                    /*!< Secure State of Channel 6  */
6649 #define DMA_SECCFGR_SEC7_Pos                (7U)
6650 #define DMA_SECCFGR_SEC7_Msk                (0x1UL << DMA_SECCFGR_SEC7_Pos)         /*!< 0x00000080 */
6651 #define DMA_SECCFGR_SEC7                    DMA_SECCFGR_SEC7_Msk                    /*!< Secure State of Channel 7  */
6652 #define DMA_SECCFGR_SEC8_Pos                (8U)
6653 #define DMA_SECCFGR_SEC8_Msk                (0x1UL << DMA_SECCFGR_SEC8_Pos)         /*!< 0x00000100 */
6654 #define DMA_SECCFGR_SEC8                    DMA_SECCFGR_SEC8_Msk                    /*!< Secure State of Channel 8  */
6655 #define DMA_SECCFGR_SEC9_Pos                (9U)
6656 #define DMA_SECCFGR_SEC9_Msk                (0x1UL << DMA_SECCFGR_SEC9_Pos)         /*!< 0x00000200 */
6657 #define DMA_SECCFGR_SEC9                    DMA_SECCFGR_SEC9_Msk                    /*!< Secure State of Channel 9  */
6658 #define DMA_SECCFGR_SEC10_Pos               (10U)
6659 #define DMA_SECCFGR_SEC10_Msk               (0x1UL << DMA_SECCFGR_SEC10_Pos)        /*!< 0x00000400 */
6660 #define DMA_SECCFGR_SEC10                   DMA_SECCFGR_SEC10_Msk                   /*!< Secure State of Channel 10 */
6661 #define DMA_SECCFGR_SEC11_Pos               (11U)
6662 #define DMA_SECCFGR_SEC11_Msk               (0x1UL << DMA_SECCFGR_SEC11_Pos)        /*!< 0x00000800 */
6663 #define DMA_SECCFGR_SEC11                   DMA_SECCFGR_SEC11_Msk                   /*!< Secure State of Channel 11 */
6664 #define DMA_SECCFGR_SEC12_Pos               (12U)
6665 #define DMA_SECCFGR_SEC12_Msk               (0x1UL << DMA_SECCFGR_SEC12_Pos)        /*!< 0x00001000 */
6666 #define DMA_SECCFGR_SEC12                   DMA_SECCFGR_SEC12_Msk                   /*!< Secure State of Channel 12 */
6667 #define DMA_SECCFGR_SEC13_Pos               (13U)
6668 #define DMA_SECCFGR_SEC13_Msk               (0x1UL << DMA_SECCFGR_SEC13_Pos)        /*!< 0x00002000 */
6669 #define DMA_SECCFGR_SEC13                   DMA_SECCFGR_SEC13_Msk                   /*!< Secure State of Channel 13 */
6670 #define DMA_SECCFGR_SEC14_Pos               (14U)
6671 #define DMA_SECCFGR_SEC14_Msk               (0x1UL << DMA_SECCFGR_SEC14_Pos)        /*!< 0x00004000 */
6672 #define DMA_SECCFGR_SEC14                   DMA_SECCFGR_SEC14_Msk                   /*!< Secure State of Channel 14 */
6673 #define DMA_SECCFGR_SEC15_Pos               (15U)
6674 #define DMA_SECCFGR_SEC15_Msk               (0x1UL << DMA_SECCFGR_SEC15_Pos)        /*!< 0x00008000 */
6675 #define DMA_SECCFGR_SEC15                   DMA_SECCFGR_SEC15_Msk                   /*!< Secure State of Channel 15 */
6676 
6677 /*******************  Bit definition for DMA_PRIVCFGR register  ****************/
6678 #define DMA_PRIVCFGR_PRIV0_Pos              (0U)
6679 #define DMA_PRIVCFGR_PRIV0_Msk              (0x1UL << DMA_PRIVCFGR_PRIV0_Pos)       /*!< 0x00000001 */
6680 #define DMA_PRIVCFGR_PRIV0                  DMA_PRIVCFGR_PRIV0_Msk                  /*!< Privileged State of Channel 0  */
6681 #define DMA_PRIVCFGR_PRIV1_Pos              (1U)
6682 #define DMA_PRIVCFGR_PRIV1_Msk              (0x1UL << DMA_PRIVCFGR_PRIV1_Pos)       /*!< 0x00000002 */
6683 #define DMA_PRIVCFGR_PRIV1                  DMA_PRIVCFGR_PRIV1_Msk                  /*!< Privileged State of Channel 1  */
6684 #define DMA_PRIVCFGR_PRIV2_Pos              (2U)
6685 #define DMA_PRIVCFGR_PRIV2_Msk              (0x1UL << DMA_PRIVCFGR_PRIV2_Pos)       /*!< 0x00000004 */
6686 #define DMA_PRIVCFGR_PRIV2                  DMA_PRIVCFGR_PRIV2_Msk                  /*!< Privileged State of Channel 2  */
6687 #define DMA_PRIVCFGR_PRIV3_Pos              (3U)
6688 #define DMA_PRIVCFGR_PRIV3_Msk              (0x1UL << DMA_PRIVCFGR_PRIV3_Pos)       /*!< 0x00000008 */
6689 #define DMA_PRIVCFGR_PRIV3                  DMA_PRIVCFGR_PRIV3_Msk                  /*!< Privileged State of Channel 3  */
6690 #define DMA_PRIVCFGR_PRIV4_Pos              (4U)
6691 #define DMA_PRIVCFGR_PRIV4_Msk              (0x1UL << DMA_PRIVCFGR_PRIV4_Pos)       /*!< 0x00000010 */
6692 #define DMA_PRIVCFGR_PRIV4                  DMA_PRIVCFGR_PRIV4_Msk                  /*!< Privileged State of Channel 4  */
6693 #define DMA_PRIVCFGR_PRIV5_Pos              (5U)
6694 #define DMA_PRIVCFGR_PRIV5_Msk              (0x1UL << DMA_PRIVCFGR_PRIV5_Pos)       /*!< 0x00000020 */
6695 #define DMA_PRIVCFGR_PRIV5                  DMA_PRIVCFGR_PRIV5_Msk                  /*!< Privileged State of Channel 5  */
6696 #define DMA_PRIVCFGR_PRIV6_Pos              (6U)
6697 #define DMA_PRIVCFGR_PRIV6_Msk              (0x1UL << DMA_PRIVCFGR_PRIV6_Pos)       /*!< 0x00000040 */
6698 #define DMA_PRIVCFGR_PRIV6                  DMA_PRIVCFGR_PRIV6_Msk                  /*!< Privileged State of Channel 6  */
6699 #define DMA_PRIVCFGR_PRIV7_Pos              (7U)
6700 #define DMA_PRIVCFGR_PRIV7_Msk              (0x1UL << DMA_PRIVCFGR_PRIV7_Pos)       /*!< 0x00000080 */
6701 #define DMA_PRIVCFGR_PRIV7                  DMA_PRIVCFGR_PRIV7_Msk                  /*!< Privileged State of Channel 7  */
6702 #define DMA_PRIVCFGR_PRIV8_Pos              (8U)
6703 #define DMA_PRIVCFGR_PRIV8_Msk              (0x1UL << DMA_PRIVCFGR_PRIV8_Pos)       /*!< 0x00000100 */
6704 #define DMA_PRIVCFGR_PRIV8                  DMA_PRIVCFGR_PRIV8_Msk                  /*!< Privileged State of Channel 8  */
6705 #define DMA_PRIVCFGR_PRIV9_Pos              (9U)
6706 #define DMA_PRIVCFGR_PRIV9_Msk              (0x1UL << DMA_PRIVCFGR_PRIV9_Pos)       /*!< 0x00000200 */
6707 #define DMA_PRIVCFGR_PRIV9                  DMA_PRIVCFGR_PRIV9_Msk                  /*!< Privileged State of Channel 9  */
6708 #define DMA_PRIVCFGR_PRIV10_Pos             (10U)
6709 #define DMA_PRIVCFGR_PRIV10_Msk             (0x1UL << DMA_PRIVCFGR_PRIV10_Pos)      /*!< 0x00000400 */
6710 #define DMA_PRIVCFGR_PRIV10                 DMA_PRIVCFGR_PRIV10_Msk                 /*!< Privileged State of Channel 10 */
6711 #define DMA_PRIVCFGR_PRIV11_Pos             (11U)
6712 #define DMA_PRIVCFGR_PRIV11_Msk             (0x1UL << DMA_PRIVCFGR_PRIV11_Pos)      /*!< 0x00000800 */
6713 #define DMA_PRIVCFGR_PRIV11                 DMA_PRIVCFGR_PRIV11_Msk                 /*!< Privileged State of Channel 11 */
6714 #define DMA_PRIVCFGR_PRIV12_Pos             (12U)
6715 #define DMA_PRIVCFGR_PRIV12_Msk             (0x1UL << DMA_PRIVCFGR_PRIV12_Pos)      /*!< 0x00001000 */
6716 #define DMA_PRIVCFGR_PRIV12                 DMA_PRIVCFGR_PRIV12_Msk                 /*!< Privileged State of Channel 12 */
6717 #define DMA_PRIVCFGR_PRIV13_Pos             (13U)
6718 #define DMA_PRIVCFGR_PRIV13_Msk             (0x1UL << DMA_PRIVCFGR_PRIV13_Pos)      /*!< 0x00002000 */
6719 #define DMA_PRIVCFGR_PRIV13                 DMA_PRIVCFGR_PRIV13_Msk                 /*!< Privileged State of Channel 13 */
6720 #define DMA_PRIVCFGR_PRIV14_Pos             (14U)
6721 #define DMA_PRIVCFGR_PRIV14_Msk             (0x1UL << DMA_PRIVCFGR_PRIV14_Pos)      /*!< 0x00004000 */
6722 #define DMA_PRIVCFGR_PRIV14                 DMA_PRIVCFGR_PRIV14_Msk                 /*!< Privileged State of Channel 14 */
6723 #define DMA_PRIVCFGR_PRIV15_Pos             (15U)
6724 #define DMA_PRIVCFGR_PRIV15_Msk             (0x1UL << DMA_PRIVCFGR_PRIV15_Pos)      /*!< 0x00008000 */
6725 #define DMA_PRIVCFGR_PRIV15                 DMA_PRIVCFGR_PRIV15_Msk                 /*!< Privileged State of Channel 15 */
6726 
6727 /*******************  Bit definition for DMA_RCFGLOCKR register  ****************/
6728 #define DMA_RCFGLOCKR_LOCK0_Pos              (0U)
6729 #define DMA_RCFGLOCKR_LOCK0_Msk              (0x1UL << DMA_RCFGLOCKR_LOCK0_Pos)       /*!< 0x00000001 */
6730 #define DMA_RCFGLOCKR_LOCK0                  DMA_RCFGLOCKR_LOCK0_Msk                  /*!< Lock the configuration of Channel 0  */
6731 #define DMA_RCFGLOCKR_LOCK1_Pos              (1U)
6732 #define DMA_RCFGLOCKR_LOCK1_Msk              (0x1UL << DMA_RCFGLOCKR_LOCK1_Pos)       /*!< 0x00000002 */
6733 #define DMA_RCFGLOCKR_LOCK1                  DMA_RCFGLOCKR_LOCK1_Msk                  /*!< Lock the configuration of Channel 1  */
6734 #define DMA_RCFGLOCKR_LOCK2_Pos              (2U)
6735 #define DMA_RCFGLOCKR_LOCK2_Msk              (0x1UL << DMA_RCFGLOCKR_LOCK2_Pos)       /*!< 0x00000004 */
6736 #define DMA_RCFGLOCKR_LOCK2                  DMA_RCFGLOCKR_LOCK2_Msk                  /*!< Lock the configuration of Channel 2  */
6737 #define DMA_RCFGLOCKR_LOCK3_Pos              (3U)
6738 #define DMA_RCFGLOCKR_LOCK3_Msk              (0x1UL << DMA_RCFGLOCKR_LOCK3_Pos)       /*!< 0x00000008 */
6739 #define DMA_RCFGLOCKR_LOCK3                  DMA_RCFGLOCKR_LOCK3_Msk                  /*!< Lock the configuration of Channel 3  */
6740 #define DMA_RCFGLOCKR_LOCK4_Pos              (4U)
6741 #define DMA_RCFGLOCKR_LOCK4_Msk              (0x1UL << DMA_RCFGLOCKR_LOCK4_Pos)       /*!< 0x00000010 */
6742 #define DMA_RCFGLOCKR_LOCK4                  DMA_RCFGLOCKR_LOCK4_Msk                  /*!< Lock the configuration of Channel 4  */
6743 #define DMA_RCFGLOCKR_LOCK5_Pos              (5U)
6744 #define DMA_RCFGLOCKR_LOCK5_Msk              (0x1UL << DMA_RCFGLOCKR_LOCK5_Pos)       /*!< 0x00000020 */
6745 #define DMA_RCFGLOCKR_LOCK5                  DMA_RCFGLOCKR_LOCK5_Msk                  /*!< Lock the configuration of Channel 5  */
6746 #define DMA_RCFGLOCKR_LOCK6_Pos              (6U)
6747 #define DMA_RCFGLOCKR_LOCK6_Msk              (0x1UL << DMA_RCFGLOCKR_LOCK6_Pos)       /*!< 0x00000040 */
6748 #define DMA_RCFGLOCKR_LOCK6                  DMA_RCFGLOCKR_LOCK6_Msk                  /*!< Lock the configuration of Channel 6  */
6749 #define DMA_RCFGLOCKR_LOCK7_Pos              (7U)
6750 #define DMA_RCFGLOCKR_LOCK7_Msk              (0x1UL << DMA_RCFGLOCKR_LOCK7_Pos)       /*!< 0x00000080 */
6751 #define DMA_RCFGLOCKR_LOCK7                  DMA_RCFGLOCKR_LOCK7_Msk                  /*!< Lock the configuration of Channel 7  */
6752 #define DMA_RCFGLOCKR_LOCK8_Pos              (8U)
6753 #define DMA_RCFGLOCKR_LOCK8_Msk              (0x1UL << DMA_RCFGLOCKR_LOCK8_Pos)       /*!< 0x00000100 */
6754 #define DMA_RCFGLOCKR_LOCK8                  DMA_RCFGLOCKR_LOCK8_Msk                  /*!< Lock the configuration of Channel 8  */
6755 #define DMA_RCFGLOCKR_LOCK9_Pos              (9U)
6756 #define DMA_RCFGLOCKR_LOCK9_Msk              (0x1UL << DMA_RCFGLOCKR_LOCK9_Pos)       /*!< 0x00000200 */
6757 #define DMA_RCFGLOCKR_LOCK9                  DMA_RCFGLOCKR_LOCK9_Msk                  /*!< Lock the configuration of Channel 9  */
6758 #define DMA_RCFGLOCKR_LOCK10_Pos             (10U)
6759 #define DMA_RCFGLOCKR_LOCK10_Msk             (0x1UL << DMA_RCFGLOCKR_LOCK10_Pos)      /*!< 0x00000400 */
6760 #define DMA_RCFGLOCKR_LOCK10                 DMA_RCFGLOCKR_LOCK10_Msk                 /*!< Lock the configuration of Channel 10 */
6761 #define DMA_RCFGLOCKR_LOCK11_Pos             (11U)
6762 #define DMA_RCFGLOCKR_LOCK11_Msk             (0x1UL << DMA_RCFGLOCKR_LOCK11_Pos)      /*!< 0x00000800 */
6763 #define DMA_RCFGLOCKR_LOCK11                 DMA_RCFGLOCKR_LOCK11_Msk                 /*!< Lock the configuration of Channel 11 */
6764 #define DMA_RCFGLOCKR_LOCK12_Pos             (12U)
6765 #define DMA_RCFGLOCKR_LOCK12_Msk             (0x1UL << DMA_RCFGLOCKR_LOCK12_Pos)      /*!< 0x00001000 */
6766 #define DMA_RCFGLOCKR_LOCK12                 DMA_RCFGLOCKR_LOCK12_Msk                 /*!< Lock the configuration of Channel 12 */
6767 #define DMA_RCFGLOCKR_LOCK13_Pos             (13U)
6768 #define DMA_RCFGLOCKR_LOCK13_Msk             (0x1UL << DMA_RCFGLOCKR_LOCK13_Pos)      /*!< 0x00002000 */
6769 #define DMA_RCFGLOCKR_LOCK13                 DMA_RCFGLOCKR_LOCK13_Msk                 /*!< Lock the configuration of Channel 13 */
6770 #define DMA_RCFGLOCKR_LOCK14_Pos             (14U)
6771 #define DMA_RCFGLOCKR_LOCK14_Msk             (0x1UL << DMA_RCFGLOCKR_LOCK14_Pos)      /*!< 0x00004000 */
6772 #define DMA_RCFGLOCKR_LOCK14                 DMA_RCFGLOCKR_LOCK14_Msk                 /*!< Lock the configuration of Channel 14 */
6773 #define DMA_RCFGLOCKR_LOCK15_Pos             (15U)
6774 #define DMA_RCFGLOCKR_LOCK15_Msk             (0x1UL << DMA_RCFGLOCKR_LOCK15_Pos)      /*!< 0x00008000 */
6775 #define DMA_RCFGLOCKR_LOCK15                 DMA_RCFGLOCKR_LOCK15_Msk                 /*!< Lock the configuration of Channel 15 */
6776 
6777 /*******************  Bit definition for DMA_MISR register  ****************/
6778 #define DMA_MISR_MIS0_Pos                   (0U)
6779 #define DMA_MISR_MIS0_Msk                   (0x1UL << DMA_MISR_MIS0_Pos)            /*!< 0x00000001 */
6780 #define DMA_MISR_MIS0                       DMA_MISR_MIS0_Msk                       /*!< Masked Interrupt State of Non-Secure Channel 0  */
6781 #define DMA_MISR_MIS1_Pos                   (1U)
6782 #define DMA_MISR_MIS1_Msk                   (0x1UL << DMA_MISR_MIS1_Pos)            /*!< 0x00000002 */
6783 #define DMA_MISR_MIS1                       DMA_MISR_MIS1_Msk                       /*!< Masked Interrupt State of Non-Secure Channel 1  */
6784 #define DMA_MISR_MIS2_Pos                   (2U)
6785 #define DMA_MISR_MIS2_Msk                   (0x1UL << DMA_MISR_MIS2_Pos)            /*!< 0x00000004 */
6786 #define DMA_MISR_MIS2                       DMA_MISR_MIS2_Msk                       /*!< Masked Interrupt State of Non-Secure Channel 2  */
6787 #define DMA_MISR_MIS3_Pos                   (3U)
6788 #define DMA_MISR_MIS3_Msk                   (0x1UL << DMA_MISR_MIS3_Pos)            /*!< 0x00000008 */
6789 #define DMA_MISR_MIS3                       DMA_MISR_MIS3_Msk                       /*!< Masked Interrupt State of Non-Secure Channel 3  */
6790 #define DMA_MISR_MIS4_Pos                   (4U)
6791 #define DMA_MISR_MIS4_Msk                   (0x1UL << DMA_MISR_MIS4_Pos)            /*!< 0x00000010 */
6792 #define DMA_MISR_MIS4                       DMA_MISR_MIS4_Msk                       /*!< Masked Interrupt State of Non-Secure Channel 4  */
6793 #define DMA_MISR_MIS5_Pos                   (5U)
6794 #define DMA_MISR_MIS5_Msk                   (0x1UL << DMA_MISR_MIS5_Pos)            /*!< 0x00000020 */
6795 #define DMA_MISR_MIS5                       DMA_MISR_MIS5_Msk                       /*!< Masked Interrupt State of Non-Secure Channel 5  */
6796 #define DMA_MISR_MIS6_Pos                   (6U)
6797 #define DMA_MISR_MIS6_Msk                   (0x1UL << DMA_MISR_MIS6_Pos)            /*!< 0x00000040 */
6798 #define DMA_MISR_MIS6                       DMA_MISR_MIS6_Msk                       /*!< Masked Interrupt State of Non-Secure Channel 6  */
6799 #define DMA_MISR_MIS7_Pos                   (7U)
6800 #define DMA_MISR_MIS7_Msk                   (0x1UL << DMA_MISR_MIS7_Pos)            /*!< 0x00000080 */
6801 #define DMA_MISR_MIS7                       DMA_MISR_MIS7_Msk                       /*!< Masked Interrupt State of Non-Secure Channel 7  */
6802 #define DMA_MISR_MIS8_Pos                   (8U)
6803 #define DMA_MISR_MIS8_Msk                   (0x1UL << DMA_MISR_MIS8_Pos)            /*!< 0x00000100 */
6804 #define DMA_MISR_MIS8                       DMA_MISR_MIS8_Msk                       /*!< Masked Interrupt State of Non-Secure Channel 8  */
6805 #define DMA_MISR_MIS9_Pos                   (9U)
6806 #define DMA_MISR_MIS9_Msk                   (0x1UL << DMA_MISR_MIS9_Pos)            /*!< 0x00000200 */
6807 #define DMA_MISR_MIS9                       DMA_MISR_MIS9_Msk                       /*!< Masked Interrupt State of Non-Secure Channel 9  */
6808 #define DMA_MISR_MIS10_Pos                  (10U)
6809 #define DMA_MISR_MIS10_Msk                  (0x1UL << DMA_MISR_MIS10_Pos)           /*!< 0x00000400 */
6810 #define DMA_MISR_MIS10                      DMA_MISR_MIS10_Msk                      /*!< Masked Interrupt State of Non-Secure Channel 10 */
6811 #define DMA_MISR_MIS11_Pos                  (11U)
6812 #define DMA_MISR_MIS11_Msk                  (0x1UL << DMA_MISR_MIS11_Pos)           /*!< 0x00000800 */
6813 #define DMA_MISR_MIS11                      DMA_MISR_MIS11_Msk                      /*!< Masked Interrupt State of Non-Secure Channel 11 */
6814 #define DMA_MISR_MIS12_Pos                  (12U)
6815 #define DMA_MISR_MIS12_Msk                  (0x1UL << DMA_MISR_MIS12_Pos)           /*!< 0x00001000 */
6816 #define DMA_MISR_MIS12                      DMA_MISR_MIS12_Msk                      /*!< Masked Interrupt State of Non-Secure Channel 12 */
6817 #define DMA_MISR_MIS13_Pos                  (13U)
6818 #define DMA_MISR_MIS13_Msk                  (0x1UL << DMA_MISR_MIS13_Pos)           /*!< 0x00002000 */
6819 #define DMA_MISR_MIS13                      DMA_MISR_MIS13_Msk                      /*!< Masked Interrupt State of Non-Secure Channel 13 */
6820 #define DMA_MISR_MIS14_Pos                  (14U)
6821 #define DMA_MISR_MIS14_Msk                  (0x1UL << DMA_MISR_MIS14_Pos)           /*!< 0x00004000 */
6822 #define DMA_MISR_MIS14                      DMA_MISR_MIS14_Msk                      /*!< Masked Interrupt State of Non-Secure Channel 14 */
6823 #define DMA_MISR_MIS15_Pos                  (15U)
6824 #define DMA_MISR_MIS15_Msk                  (0x1UL << DMA_MISR_MIS15_Pos)           /*!< 0x00008000 */
6825 #define DMA_MISR_MIS15                      DMA_MISR_MIS14_Msk                      /*!< Masked Interrupt State of Non-Secure Channel 15 */
6826 
6827 /*******************  Bit definition for DMA_SMISR register  ****************/
6828 #define DMA_SMISR_MIS0_Pos                  (0U)
6829 #define DMA_SMISR_MIS0_Msk                  (0x1UL << DMA_SMISR_MIS0_Pos)           /*!< 0x00000001 */
6830 #define DMA_SMISR_MIS0                      DMA_SMISR_MIS0_Msk                      /*!< Masked Interrupt State of Secure Channel 0  */
6831 #define DMA_SMISR_MIS1_Pos                  (1U)
6832 #define DMA_SMISR_MIS1_Msk                  (0x1UL << DMA_SMISR_MIS1_Pos)           /*!< 0x00000002 */
6833 #define DMA_SMISR_MIS1                      DMA_SMISR_MIS1_Msk                      /*!< Masked Interrupt State of Secure Channel 1  */
6834 #define DMA_SMISR_MIS2_Pos                  (2U)
6835 #define DMA_SMISR_MIS2_Msk                  (0x1UL << DMA_SMISR_MIS2_Pos)           /*!< 0x00000004 */
6836 #define DMA_SMISR_MIS2                      DMA_SMISR_MIS2_Msk                      /*!< Masked Interrupt State of Secure Channel 2  */
6837 #define DMA_SMISR_MIS3_Pos                  (3U)
6838 #define DMA_SMISR_MIS3_Msk                  (0x1UL << DMA_SMISR_MIS3_Pos)           /*!< 0x00000008 */
6839 #define DMA_SMISR_MIS3                      DMA_SMISR_MIS3_Msk                      /*!< Masked Interrupt State of Secure Channel 3  */
6840 #define DMA_SMISR_MIS4_Pos                  (4U)
6841 #define DMA_SMISR_MIS4_Msk                  (0x1UL << DMA_SMISR_MIS4_Pos)           /*!< 0x00000010 */
6842 #define DMA_SMISR_MIS4                      DMA_SMISR_MIS4_Msk                      /*!< Masked Interrupt State of Secure Channel 4  */
6843 #define DMA_SMISR_MIS5_Pos                  (5U)
6844 #define DMA_SMISR_MIS5_Msk                  (0x1UL << DMA_SMISR_MIS5_Pos)           /*!< 0x00000020 */
6845 #define DMA_SMISR_MIS5                      DMA_SMISR_MIS5_Msk                      /*!< Masked Interrupt State of Secure Channel 5  */
6846 #define DMA_SMISR_MIS6_Pos                  (6U)
6847 #define DMA_SMISR_MIS6_Msk                  (0x1UL << DMA_SMISR_MIS6_Pos)           /*!< 0x00000040 */
6848 #define DMA_SMISR_MIS6                      DMA_SMISR_MIS6_Msk                      /*!< Masked Interrupt State of Secure Channel 6  */
6849 #define DMA_SMISR_MIS7_Pos                  (7U)
6850 #define DMA_SMISR_MIS7_Msk                  (0x1UL << DMA_SMISR_MIS7_Pos)           /*!< 0x00000080 */
6851 #define DMA_SMISR_MIS7                      DMA_SMISR_MIS7_Msk                      /*!< Masked Interrupt State of Secure Channel 7  */
6852 #define DMA_SMISR_MIS8_Pos                  (8U)
6853 #define DMA_SMISR_MIS8_Msk                  (0x1UL << DMA_SMISR_MIS8_Pos)           /*!< 0x00000100 */
6854 #define DMA_SMISR_MIS8                      DMA_SMISR_MIS8_Msk                      /*!< Masked Interrupt State of Secure Channel 8  */
6855 #define DMA_SMISR_MIS9_Pos                  (9U)
6856 #define DMA_SMISR_MIS9_Msk                  (0x1UL << DMA_SMISR_MIS9_Pos)           /*!< 0x00000200 */
6857 #define DMA_SMISR_MIS9                      DMA_SMISR_MIS9_Msk                      /*!< Masked Interrupt State of Secure Channel 9  */
6858 #define DMA_SMISR_MIS10_Pos                 (10U)
6859 #define DMA_SMISR_MIS10_Msk                 (0x1UL << DMA_SMISR_MIS10_Pos)          /*!< 0x00000400 */
6860 #define DMA_SMISR_MIS10                     DMA_SMISR_MIS10_Msk                     /*!< Masked Interrupt State of Secure Channel 10 */
6861 #define DMA_SMISR_MIS11_Pos                 (11U)
6862 #define DMA_SMISR_MIS11_Msk                 (0x1UL << DMA_SMISR_MIS11_Pos)          /*!< 0x00000800 */
6863 #define DMA_SMISR_MIS11                     DMA_SMISR_MIS11_Msk                     /*!< Masked Interrupt State of Secure Channel 11 */
6864 #define DMA_SMISR_MIS12_Pos                 (12U)
6865 #define DMA_SMISR_MIS12_Msk                 (0x1UL << DMA_SMISR_MIS12_Pos)          /*!< 0x00001000 */
6866 #define DMA_SMISR_MIS12                     DMA_SMISR_MIS12_Msk                     /*!< Masked Interrupt State of Secure Channel 12 */
6867 #define DMA_SMISR_MIS13_Pos                 (13U)
6868 #define DMA_SMISR_MIS13_Msk                 (0x1UL << DMA_SMISR_MIS13_Pos)          /*!< 0x00002000 */
6869 #define DMA_SMISR_MIS13                     DMA_SMISR_MIS13_Msk                     /*!< Masked Interrupt State of Secure Channel 13 */
6870 #define DMA_SMISR_MIS14_Pos                 (14U)
6871 #define DMA_SMISR_MIS14_Msk                 (0x1UL << DMA_SMISR_MIS14_Pos)          /*!< 0x00004000 */
6872 #define DMA_SMISR_MIS14                     DMA_SMISR_MIS14_Msk                     /*!< Masked Interrupt State of Secure Channel 14 */
6873 #define DMA_SMISR_MIS15_Pos                 (15U)
6874 #define DMA_SMISR_MIS15_Msk                 (0x1UL << DMA_SMISR_MIS15_Pos)          /*!< 0x00008000 */
6875 #define DMA_SMISR_MIS15                     DMA_SMISR_MIS14_Msk                     /*!< Masked Interrupt State of Secure Channel 15 */
6876 
6877 /*******************  Bit definition for DMA_CLBAR register  ****************/
6878 #define DMA_CLBAR_LBA_Pos                   (16U)
6879 #define DMA_CLBAR_LBA_Msk                   (0xFFFFUL << DMA_CLBAR_LBA_Pos)         /*!< 0xFFFF0000 */
6880 #define DMA_CLBAR_LBA                       DMA_CLBAR_LBA_Msk                       /*!< Linked-list Base Address of DMA channel x */
6881 
6882 /*******************  Bit definition for DMA_CFCR register  *******************/
6883 #define DMA_CFCR_TCF_Pos                    (8U)
6884 #define DMA_CFCR_TCF_Msk                    (0x1UL << DMA_CFCR_TCF_Pos)             /*!< 0x00000100 */
6885 #define DMA_CFCR_TCF                        DMA_CFCR_TCF_Msk                        /*!< Transfer complete flag clear             */
6886 #define DMA_CFCR_HTF_Pos                    (9U)
6887 #define DMA_CFCR_HTF_Msk                    (0x1UL << DMA_CFCR_HTF_Pos)             /*!< 0x00000200 */
6888 #define DMA_CFCR_HTF                        DMA_CFCR_HTF_Msk                        /*!< Half transfer complete flag clear        */
6889 #define DMA_CFCR_DTEF_Pos                   (10U)
6890 #define DMA_CFCR_DTEF_Msk                   (0x1UL << DMA_CFCR_DTEF_Pos)            /*!< 0x00000400 */
6891 #define DMA_CFCR_DTEF                       DMA_CFCR_DTEF_Msk                       /*!< Data transfer error flag clear           */
6892 #define DMA_CFCR_ULEF_Pos                   (11U)
6893 #define DMA_CFCR_ULEF_Msk                   (0x1UL << DMA_CFCR_ULEF_Pos)            /*!< 0x00000800 */
6894 #define DMA_CFCR_ULEF                       DMA_CFCR_ULEF_Msk                       /*!< Update linked-list item error flag clear */
6895 #define DMA_CFCR_USEF_Pos                   (12U)
6896 #define DMA_CFCR_USEF_Msk                   (0x1UL << DMA_CFCR_USEF_Pos)            /*!< 0x00001000 */
6897 #define DMA_CFCR_USEF                       DMA_CFCR_USEF_Msk                       /*!< User setting error flag clear            */
6898 #define DMA_CFCR_SUSPF_Pos                  (13U)
6899 #define DMA_CFCR_SUSPF_Msk                  (0x1UL << DMA_CFCR_SUSPF_Pos)           /*!< 0x00002000 */
6900 #define DMA_CFCR_SUSPF                      DMA_CFCR_SUSPF_Msk                      /*!< Completed suspension flag clear          */
6901 #define DMA_CFCR_TOF_Pos                    (14U)
6902 #define DMA_CFCR_TOF_Msk                    (0x1UL << DMA_CFCR_TOF_Pos)             /*!< 0x00004000 */
6903 #define DMA_CFCR_TOF                        DMA_CFCR_TOF_Msk                        /*!< Trigger overrun flag clear               */
6904 
6905 /*******************  Bit definition for DMA_CSR register  *******************/
6906 #define DMA_CSR_IDLEF_Pos                   (0U)
6907 #define DMA_CSR_IDLEF_Msk                   (0x1UL << DMA_CSR_IDLEF_Pos)            /*!< 0x00000001 */
6908 #define DMA_CSR_IDLEF                       DMA_CSR_IDLEF_Msk                       /*!< Idle flag                          */
6909 #define DMA_CSR_TCF_Pos                     (8U)
6910 #define DMA_CSR_TCF_Msk                     (0x1UL << DMA_CSR_TCF_Pos)              /*!< 0x00000100 */
6911 #define DMA_CSR_TCF                         DMA_CSR_TCF_Msk                         /*!< Transfer complete flag             */
6912 #define DMA_CSR_HTF_Pos                     (9U)
6913 #define DMA_CSR_HTF_Msk                     (0x1UL << DMA_CSR_HTF_Pos)              /*!< 0x00000200 */
6914 #define DMA_CSR_HTF                         DMA_CSR_HTF_Msk                         /*!< Half transfer complete flag        */
6915 #define DMA_CSR_DTEF_Pos                    (10U)
6916 #define DMA_CSR_DTEF_Msk                    (0x1UL << DMA_CSR_DTEF_Pos)             /*!< 0x00000400 */
6917 #define DMA_CSR_DTEF                        DMA_CSR_DTEF_Msk                        /*!< Data transfer error flag           */
6918 #define DMA_CSR_ULEF_Pos                    (11U)
6919 #define DMA_CSR_ULEF_Msk                    (0x1UL << DMA_CSR_ULEF_Pos)             /*!< 0x00000800 */
6920 #define DMA_CSR_ULEF                        DMA_CSR_ULEF_Msk                        /*!< Update linked-list item error flag */
6921 #define DMA_CSR_USEF_Pos                    (12U)
6922 #define DMA_CSR_USEF_Msk                    (0x1UL << DMA_CSR_USEF_Pos)             /*!< 0x00001000 */
6923 #define DMA_CSR_USEF                        DMA_CSR_USEF_Msk                        /*!< User setting error flag            */
6924 #define DMA_CSR_SUSPF_Pos                   (13U)
6925 #define DMA_CSR_SUSPF_Msk                   (0x1UL << DMA_CSR_SUSPF_Pos)            /*!< 0x00002000 */
6926 #define DMA_CSR_SUSPF                       DMA_CSR_SUSPF_Msk                       /*!< Completed suspension flag          */
6927 #define DMA_CSR_TOF_Pos                     (14U)
6928 #define DMA_CSR_TOF_Msk                     (0x1UL << DMA_CSR_TOF_Pos)              /*!< 0x00004000 */
6929 #define DMA_CSR_TOF                         DMA_CSR_TOF_Msk                         /*!< Trigger overrun flag               */
6930 #define DMA_CSR_FIFOL_Pos                   (16U)
6931 #define DMA_CSR_FIFOL_Msk                   (0xFFUL << DMA_CSR_FIFOL_Pos)           /*!< 0x00FF0000 */
6932 #define DMA_CSR_FIFOL                       DMA_CSR_FIFOL_Msk                       /*!< Monitored FIFO level in bytes      */
6933 
6934 /*******************  Bit definition for DMA_CCR register  ********************/
6935 #define DMA_CCR_EN_Pos                      (0U)
6936 #define DMA_CCR_EN_Msk                      (0x1UL << DMA_CCR_EN_Pos)               /*!< 0x00000001 */
6937 #define DMA_CCR_EN                          DMA_CCR_EN_Msk                          /*!< Channel enable                                 */
6938 #define DMA_CCR_RESET_Pos                   (1U)
6939 #define DMA_CCR_RESET_Msk                   (0x1UL << DMA_CCR_RESET_Pos)            /*!< 0x00000002 */
6940 #define DMA_CCR_RESET                       DMA_CCR_RESET_Msk                       /*!< Channel reset                                  */
6941 #define DMA_CCR_SUSP_Pos                    (2U)
6942 #define DMA_CCR_SUSP_Msk                    (0x1UL << DMA_CCR_SUSP_Pos)             /*!< 0x00000004 */
6943 #define DMA_CCR_SUSP                        DMA_CCR_SUSP_Msk                        /*!< Channel suspend                                */
6944 #define DMA_CCR_TCIE_Pos                    (8U)
6945 #define DMA_CCR_TCIE_Msk                    (0x1UL << DMA_CCR_TCIE_Pos)             /*!< 0x00000100 */
6946 #define DMA_CCR_TCIE                        DMA_CCR_TCIE_Msk                        /*!< Transfer complete interrupt enable             */
6947 #define DMA_CCR_HTIE_Pos                    (9U)
6948 #define DMA_CCR_HTIE_Msk                    (0x1UL << DMA_CCR_HTIE_Pos)             /*!< 0x00000200 */
6949 #define DMA_CCR_HTIE                        DMA_CCR_HTIE_Msk                        /*!< Half transfer complete interrupt enable        */
6950 #define DMA_CCR_DTEIE_Pos                   (10U)
6951 #define DMA_CCR_DTEIE_Msk                   (0x1UL << DMA_CCR_DTEIE_Pos)            /*!< 0x00000400 */
6952 #define DMA_CCR_DTEIE                       DMA_CCR_DTEIE_Msk                       /*!< Data transfer error interrupt enable           */
6953 #define DMA_CCR_ULEIE_Pos                   (11U)
6954 #define DMA_CCR_ULEIE_Msk                   (0x1UL << DMA_CCR_ULEIE_Pos)            /*!< 0x00000800 */
6955 #define DMA_CCR_ULEIE                       DMA_CCR_ULEIE_Msk                       /*!< Update linked-list item error interrupt enable */
6956 #define DMA_CCR_USEIE_Pos                   (12U)
6957 #define DMA_CCR_USEIE_Msk                   (0x1UL << DMA_CCR_USEIE_Pos)            /*!< 0x00001000 */
6958 #define DMA_CCR_USEIE                       DMA_CCR_USEIE_Msk                       /*!< User setting error interrupt enable            */
6959 #define DMA_CCR_SUSPIE_Pos                  (13U)
6960 #define DMA_CCR_SUSPIE_Msk                  (0x1UL << DMA_CCR_SUSPIE_Pos)           /*!< 0x00002000 */
6961 #define DMA_CCR_SUSPIE                      DMA_CCR_SUSPIE_Msk                      /*!< Completed suspension interrupt enable          */
6962 #define DMA_CCR_TOIE_Pos                    (14U)
6963 #define DMA_CCR_TOIE_Msk                    (0x1UL << DMA_CCR_TOIE_Pos)             /*!< 0x00004000 */
6964 #define DMA_CCR_TOIE                        DMA_CCR_TOIE_Msk                        /*!< Trigger overrun interrupt enable               */
6965 #define DMA_CCR_LSM_Pos                     (16U)
6966 #define DMA_CCR_LSM_Msk                     (0x1UL << DMA_CCR_LSM_Pos)              /*!< 0x00010000 */
6967 #define DMA_CCR_LSM                         DMA_CCR_LSM_Msk                         /*!< Link step mode                                 */
6968 #define DMA_CCR_LAP_Pos                     (17U)
6969 #define DMA_CCR_LAP_Msk                     (0x1UL << DMA_CCR_LAP_Pos)              /*!< 0x00020000 */
6970 #define DMA_CCR_LAP                         DMA_CCR_LAP_Msk                         /*!< Linked-list allocated port                     */
6971 #define DMA_CCR_PRIO_Pos                    (22U)
6972 #define DMA_CCR_PRIO_Msk                    (0x3UL << DMA_CCR_PRIO_Pos)             /*!< 0x00C00000 */
6973 #define DMA_CCR_PRIO                        DMA_CCR_PRIO_Msk                        /*!< Priority level                                 */
6974 #define DMA_CCR_PRIO_0                      (0x1UL << DMA_CCR_PRIO_Pos)             /*!< 0x00400000 */
6975 #define DMA_CCR_PRIO_1                      (0x2UL << DMA_CCR_PRIO_Pos)             /*!< 0x00800000 */
6976 
6977 /*******************  Bit definition for DMA_CTR1 register  *******************/
6978 #define DMA_CTR1_SDW_LOG2_Pos               (0U)
6979 #define DMA_CTR1_SDW_LOG2_Msk               (0x3UL << DMA_CTR1_SDW_LOG2_Pos)        /*!< 0x00000003 */
6980 #define DMA_CTR1_SDW_LOG2                   DMA_CTR1_SDW_LOG2_Msk                   /*!< Binary logarithm of the source data width of a burst                    */
6981 #define DMA_CTR1_SDW_LOG2_0                 (0x1UL << DMA_CTR1_SDW_LOG2_Pos)        /*!< Bit 0 */
6982 #define DMA_CTR1_SDW_LOG2_1                 (0x2UL << DMA_CTR1_SDW_LOG2_Pos)        /*!< Bit 1 */
6983 #define DMA_CTR1_SINC_Pos                   (3U)
6984 #define DMA_CTR1_SINC_Msk                   (0x1UL << DMA_CTR1_SINC_Pos)            /*!< 0x00000008 */
6985 #define DMA_CTR1_SINC                       DMA_CTR1_SINC_Msk                       /*!< Source incrementing burst                                               */
6986 #define DMA_CTR1_SBL_1_Pos                  (4U)
6987 #define DMA_CTR1_SBL_1_Msk                  (0x3FUL << DMA_CTR1_SBL_1_Pos)          /*!< 0x000003F0 */
6988 #define DMA_CTR1_SBL_1                      DMA_CTR1_SBL_1_Msk                      /*!< Source burst length minus 1                                             */
6989 #define DMA_CTR1_PAM_Pos                    (11U)
6990 #define DMA_CTR1_PAM_Msk                    (0x3UL << DMA_CTR1_PAM_Pos)             /*!< 0x0001800 */
6991 #define DMA_CTR1_PAM                        DMA_CTR1_PAM_Msk                        /*!< Padding / alignment mode                                                */
6992 #define DMA_CTR1_PAM_0                      (0x1UL << DMA_CTR1_PAM_Pos)             /*!< Bit 0 */
6993 #define DMA_CTR1_PAM_1                      (0x2UL << DMA_CTR1_PAM_Pos)             /*!< Bit 1 */
6994 #define DMA_CTR1_SBX_Pos                    (13U)
6995 #define DMA_CTR1_SBX_Msk                    (0x1UL << DMA_CTR1_SBX_Pos)             /*!< 0x00002000 */
6996 #define DMA_CTR1_SBX                        DMA_CTR1_SBX_Msk                        /*!< Source byte exchange within the unaligned half-word of each source word */
6997 #define DMA_CTR1_SAP_Pos                    (14U)
6998 #define DMA_CTR1_SAP_Msk                    (0x1UL << DMA_CTR1_SAP_Pos)             /*!< 0x00004000 */
6999 #define DMA_CTR1_SAP                        DMA_CTR1_SAP_Msk                        /*!< Source allocated port                                                   */
7000 #define DMA_CTR1_SSEC_Pos                   (15U)
7001 #define DMA_CTR1_SSEC_Msk                   (0x1UL << DMA_CTR1_SSEC_Pos)            /*!< 0x00008000 */
7002 #define DMA_CTR1_SSEC                       DMA_CTR1_SSEC_Msk                       /*!< Security attribute of the DMA transfer from the source                  */
7003 #define DMA_CTR1_DDW_LOG2_Pos               (16U)
7004 #define DMA_CTR1_DDW_LOG2_Msk               (0x3UL << DMA_CTR1_DDW_LOG2_Pos)        /*!< 0x00030000 */
7005 #define DMA_CTR1_DDW_LOG2                   DMA_CTR1_DDW_LOG2_Msk                   /*!< Binary logarithm of the destination data width of a burst               */
7006 #define DMA_CTR1_DDW_LOG2_0                 (0x1UL << DMA_CTR1_DDW_LOG2_Pos)        /*!< Bit 0 */
7007 #define DMA_CTR1_DDW_LOG2_1                 (0x2UL << DMA_CTR1_DDW_LOG2_Pos)        /*!< Bit 1 */
7008 #define DMA_CTR1_DINC_Pos                   (19U)
7009 #define DMA_CTR1_DINC_Msk                   (0x1UL << DMA_CTR1_DINC_Pos)            /*!< 0x00080000 */
7010 #define DMA_CTR1_DINC                       DMA_CTR1_DINC_Msk                       /*!< Destination incrementing burst                                          */
7011 #define DMA_CTR1_DBL_1_Pos                  (20U)
7012 #define DMA_CTR1_DBL_1_Msk                  (0x3FUL << DMA_CTR1_DBL_1_Pos)          /*!< 0x03F00000 */
7013 #define DMA_CTR1_DBL_1                      DMA_CTR1_DBL_1_Msk                      /*!< Destination burst length minus 1                                        */
7014 #define DMA_CTR1_DBX_Pos                    (26U)
7015 #define DMA_CTR1_DBX_Msk                    (0x1UL << DMA_CTR1_DBX_Pos)             /*!< 0x04000000 */
7016 #define DMA_CTR1_DBX                        DMA_CTR1_DBX_Msk                        /*!< Destination byte exchange                                               */
7017 #define DMA_CTR1_DHX_Pos                    (27U)
7018 #define DMA_CTR1_DHX_Msk                    (0x1UL << DMA_CTR1_DHX_Pos)             /*!< 0x08000000 */
7019 #define DMA_CTR1_DHX                        DMA_CTR1_DHX_Msk                        /*!< Destination half-word exchange                                          */
7020 #define DMA_CTR1_DAP_Pos                    (30U)
7021 #define DMA_CTR1_DAP_Msk                    (0x1UL << DMA_CTR1_DAP_Pos)             /*!< 0x40000000 */
7022 #define DMA_CTR1_DAP                        DMA_CTR1_DAP_Msk                        /*!< Destination allocated port                                              */
7023 #define DMA_CTR1_DSEC_Pos                   (31U)
7024 #define DMA_CTR1_DSEC_Msk                   (0x1UL << DMA_CTR1_DSEC_Pos)            /*!< 0x80000000 */
7025 #define DMA_CTR1_DSEC                       DMA_CTR1_DSEC_Msk                       /*!< Security attribute of the DMA transfer from the destination             */
7026 
7027 /******************  Bit definition for DMA_CTR2 register  *******************/
7028 #define DMA_CTR2_REQSEL_Pos                 (0U)
7029 #define DMA_CTR2_REQSEL_Msk                 (0x7FUL << DMA_CTR2_REQSEL_Pos)         /*!< 0x0000007F */
7030 #define DMA_CTR2_REQSEL                     DMA_CTR2_REQSEL_Msk                     /*!< DMA hardware request selection */
7031 #define DMA_CTR2_SWREQ_Pos                  (9U)
7032 #define DMA_CTR2_SWREQ_Msk                  (0x1UL << DMA_CTR2_SWREQ_Pos)           /*!< 0x00000200 */
7033 #define DMA_CTR2_SWREQ                      DMA_CTR2_SWREQ_Msk                      /*!< Software request               */
7034 #define DMA_CTR2_DREQ_Pos                   (10U)
7035 #define DMA_CTR2_DREQ_Msk                   (0x1UL << DMA_CTR2_DREQ_Pos)            /*!< 0x00000400 */
7036 #define DMA_CTR2_DREQ                       DMA_CTR2_DREQ_Msk                       /*!< Destination hardware request   */
7037 #define DMA_CTR2_BREQ_Pos                   (11U)
7038 #define DMA_CTR2_BREQ_Msk                   (0x1UL << DMA_CTR2_BREQ_Pos)            /*!< 0x00000800 */
7039 #define DMA_CTR2_BREQ                       DMA_CTR2_BREQ_Msk                       /*!< Block hardware request         */
7040 #define DMA_CTR2_TRIGM_Pos                  (14U)
7041 #define DMA_CTR2_TRIGM_Msk                  (0x3UL << DMA_CTR2_TRIGM_Pos)           /*!< 0x0000C000 */
7042 #define DMA_CTR2_TRIGM                      DMA_CTR2_TRIGM_Msk                      /*!< Trigger mode                   */
7043 #define DMA_CTR2_TRIGM_0                    (0x1UL << DMA_CTR2_TRIGM_Pos)           /*!< Bit 0 */
7044 #define DMA_CTR2_TRIGM_1                    (0x2UL << DMA_CTR2_TRIGM_Pos)           /*!< Bit 1 */
7045 #define DMA_CTR2_TRIGSEL_Pos                (16U)
7046 #define DMA_CTR2_TRIGSEL_Msk                (0x7FUL << DMA_CTR2_TRIGSEL_Pos)        /*!< 0x007F0000 */
7047 #define DMA_CTR2_TRIGSEL                    DMA_CTR2_TRIGSEL_Msk                    /*!< Trigger event input selection  */
7048 #define DMA_CTR2_TRIGPOL_Pos                (24U)
7049 #define DMA_CTR2_TRIGPOL_Msk                (0x3UL << DMA_CTR2_TRIGPOL_Pos)         /*!< 0x03000000 */
7050 #define DMA_CTR2_TRIGPOL                    DMA_CTR2_TRIGPOL_Msk                    /*!< Trigger event polarity         */
7051 #define DMA_CTR2_TRIGPOL_0                  (0x1UL << DMA_CTR2_TRIGPOL_Pos)         /*!< Bit 0 */
7052 #define DMA_CTR2_TRIGPOL_1                  (0x2UL << DMA_CTR2_TRIGPOL_Pos)         /*!< Bit 1 */
7053 #define DMA_CTR2_TCEM_Pos                   (30U)
7054 #define DMA_CTR2_TCEM_Msk                   (0x3UL << DMA_CTR2_TCEM_Pos)            /*!< 0xC0000000 */
7055 #define DMA_CTR2_TCEM                       DMA_CTR2_TCEM_Msk                       /*!< Transfer complete event mode   */
7056 #define DMA_CTR2_TCEM_0                     (0x1UL << DMA_CTR2_TCEM_Pos)            /*!< Bit 0 */
7057 #define DMA_CTR2_TCEM_1                     (0x2UL << DMA_CTR2_TCEM_Pos)            /*!< Bit 1 */
7058 
7059 /******************  Bit definition for DMA_CBR1 register  *******************/
7060 #define DMA_CBR1_BNDT_Pos                   (0U)
7061 #define DMA_CBR1_BNDT_Msk                   (0xFFFFUL << DMA_CBR1_BNDT_Pos)         /*!< 0x0000FFFF */
7062 #define DMA_CBR1_BNDT                       DMA_CBR1_BNDT_Msk                       /*!< Block number of data bytes to transfer from the source */
7063 #define DMA_CBR1_BRC_Pos                    (16U)
7064 #define DMA_CBR1_BRC_Msk                    (0x7FFUL << DMA_CBR1_BRC_Pos)           /*!< 0x07FF0000 */
7065 #define DMA_CBR1_BRC                        DMA_CBR1_BRC_Msk                        /*!< Block repeat counter                                   */
7066 #define DMA_CBR1_SDEC_Pos                   (28U)
7067 #define DMA_CBR1_SDEC_Msk                   (0x1UL << DMA_CBR1_SDEC_Pos)            /*!< 0x10000000 */
7068 #define DMA_CBR1_SDEC                       DMA_CBR1_SDEC_Msk                       /*!< Source address decrement                               */
7069 #define DMA_CBR1_DDEC_Pos                   (29U)
7070 #define DMA_CBR1_DDEC_Msk                   (0x1UL << DMA_CBR1_DDEC_Pos)            /*!< 0x20000000 */
7071 #define DMA_CBR1_DDEC                       DMA_CBR1_DDEC_Msk                       /*!< Destination address decrement                          */
7072 #define DMA_CBR1_BRSDEC_Pos                 (30U)
7073 #define DMA_CBR1_BRSDEC_Msk                 (0x1UL << DMA_CBR1_BRSDEC_Pos)          /*!< 0x40000000 */
7074 #define DMA_CBR1_BRSDEC                     DMA_CBR1_BRSDEC_Msk                     /*!< Block repeat source address decrement                  */
7075 #define DMA_CBR1_BRDDEC_Pos                 (31U)
7076 #define DMA_CBR1_BRDDEC_Msk                 (0x1UL << DMA_CBR1_BRDDEC_Pos)          /*!< 0x80000000 */
7077 #define DMA_CBR1_BRDDEC                     DMA_CBR1_BRDDEC_Msk                     /*!< Block repeat destination address decrement             */
7078 
7079 /******************  Bit definition for DMA_CSAR register  ********************/
7080 #define DMA_CSAR_SA_Pos                     (0U)
7081 #define DMA_CSAR_SA_Msk                     (0xFFFFFFFFUL << DMA_CSAR_SA_Pos)       /*!< 0xFFFFFFFF */
7082 #define DMA_CSAR_SA                         DMA_CSAR_SA_Msk                         /*!< Source Address */
7083 
7084 /******************  Bit definition for DMA_CDAR register  *******************/
7085 #define DMA_CDAR_DA_Pos                     (0U)
7086 #define DMA_CDAR_DA_Msk                     (0xFFFFFFFFUL << DMA_CDAR_DA_Pos)       /*!< 0xFFFFFFFF */
7087 #define DMA_CDAR_DA                         DMA_CDAR_DA_Msk                         /*!< Destination address */
7088 
7089 /******************  Bit definition for DMA_CTR3 register  *******************/
7090 #define DMA_CTR3_SAO_Pos                    (0U)
7091 #define DMA_CTR3_SAO_Msk                    (0x1FFFUL << DMA_CTR3_SAO_Pos)          /*!< 0x00001FFF */
7092 #define DMA_CTR3_SAO                        DMA_CTR3_SAO_Msk                        /*!< Source address offset increment      */
7093 #define DMA_CTR3_DAO_Pos                    (16U)
7094 #define DMA_CTR3_DAO_Msk                    (0x1FFFUL << DMA_CTR3_DAO_Pos)          /*!< 0x1FFF0000 */
7095 #define DMA_CTR3_DAO                        DMA_CTR3_DAO_Msk                        /*!< Destination address offset increment */
7096 
7097 /******************  Bit definition for DMA_CBR2 register  *******************/
7098 #define DMA_CBR2_BRSAO_Pos                  (0U)
7099 #define DMA_CBR2_BRSAO_Msk                  (0xFFFFUL << DMA_CBR2_BRSAO_Pos)        /*!< 0x0000FFFF */
7100 #define DMA_CBR2_BRSAO                      DMA_CBR2_BRSAO_Msk                      /*!< Block repeated source address offset      */
7101 #define DMA_CBR2_BRDAO_Pos                  (16U)
7102 #define DMA_CBR2_BRDAO_Msk                  (0xFFFFUL << DMA_CBR2_BRDAO_Pos)        /*!< 0xFFFF0000 */
7103 #define DMA_CBR2_BRDAO                      DMA_CBR2_BRDAO_Msk                      /*!< Block repeated destination address offset */
7104 
7105 /******************  Bit definition for DMA_CLLR register  *******************/
7106 #define DMA_CLLR_LA_Pos                     (2U)
7107 #define DMA_CLLR_LA_Msk                     (0x3FFFUL << DMA_CLLR_LA_Pos)           /*!< 0x0000FFFC */
7108 #define DMA_CLLR_LA                         DMA_CLLR_LA_Msk                         /*!< Pointer to the next linked-list data structure */
7109 #define DMA_CLLR_ULL_Pos                    (16U)
7110 #define DMA_CLLR_ULL_Msk                    (0x1UL << DMA_CLLR_ULL_Pos)             /*!< 0x00010000 */
7111 #define DMA_CLLR_ULL                        DMA_CLLR_ULL_Msk                        /*!< Update link address register from memory       */
7112 #define DMA_CLLR_UB2_Pos                    (25U)
7113 #define DMA_CLLR_UB2_Msk                    (0x1UL << DMA_CLLR_UB2_Pos)             /*!< 0x02000000 */
7114 #define DMA_CLLR_UB2                        DMA_CLLR_UB2_Msk                        /*!< Update block register 2 from memory            */
7115 #define DMA_CLLR_UT3_Pos                    (26U)
7116 #define DMA_CLLR_UT3_Msk                    (0x1UL << DMA_CLLR_UT3_Pos)             /*!< 0x04000000 */
7117 #define DMA_CLLR_UT3                        DMA_CLLR_UT3_Msk                        /*!< Update transfer register 3 from SRAM           */
7118 #define DMA_CLLR_UDA_Pos                    (27U)
7119 #define DMA_CLLR_UDA_Msk                    (0x1UL << DMA_CLLR_UDA_Pos)             /*!< 0x08000000 */
7120 #define DMA_CLLR_UDA                        DMA_CLLR_UDA_Msk                        /*!< Update destination address register from SRAM  */
7121 #define DMA_CLLR_USA_Pos                    (28U)
7122 #define DMA_CLLR_USA_Msk                    (0x1UL << DMA_CLLR_USA_Pos)             /*!< 0x10000000 */
7123 #define DMA_CLLR_USA                        DMA_CLLR_USA_Msk                        /*!< Update source address register from SRAM       */
7124 #define DMA_CLLR_UB1_Pos                    (29U)
7125 #define DMA_CLLR_UB1_Msk                    (0x1UL << DMA_CLLR_UB1_Pos)             /*!< 0x20000000 */
7126 #define DMA_CLLR_UB1                        DMA_CLLR_UB1_Msk                        /*!< Update block register 1 from SRAM              */
7127 #define DMA_CLLR_UT2_Pos                    (30U)
7128 #define DMA_CLLR_UT2_Msk                    (0x1UL << DMA_CLLR_UT2_Pos)             /*!< 0x40000000 */
7129 #define DMA_CLLR_UT2                        DMA_CLLR_UT2_Msk                        /*!< Update transfer register 2 from SRAM           */
7130 #define DMA_CLLR_UT1_Pos                    (31U)
7131 #define DMA_CLLR_UT1_Msk                    (0x1UL << DMA_CLLR_UT1_Pos)             /*!< 0x80000000 */
7132 #define DMA_CLLR_UT1                        DMA_CLLR_UT1_Msk                        /*!< Update transfer register 1 from SRAM           */
7133 
7134 /******************************************************************************/
7135 /*                                                                            */
7136 /*                         AHB Master DMA2D Controller (DMA2D)                */
7137 /*                                                                            */
7138 /******************************************************************************/
7139 
7140 /********************  Bit definition for DMA2D_CR register  ******************/
7141 #define DMA2D_CR_START_Pos                  (0U)
7142 #define DMA2D_CR_START_Msk                  (0x1UL << DMA2D_CR_START_Pos)           /*!< 0x00000001 */
7143 #define DMA2D_CR_START                      DMA2D_CR_START_Msk                      /*!< Start transfer                          */
7144 #define DMA2D_CR_SUSP_Pos                   (1U)
7145 #define DMA2D_CR_SUSP_Msk                   (0x1UL << DMA2D_CR_SUSP_Pos)            /*!< 0x00000002 */
7146 #define DMA2D_CR_SUSP                       DMA2D_CR_SUSP_Msk                       /*!< Suspend transfer                        */
7147 #define DMA2D_CR_ABORT_Pos                  (2U)
7148 #define DMA2D_CR_ABORT_Msk                  (0x1UL << DMA2D_CR_ABORT_Pos)           /*!< 0x00000004 */
7149 #define DMA2D_CR_ABORT                      DMA2D_CR_ABORT_Msk                      /*!< Abort transfer                          */
7150 #define DMA2D_CR_LOM_Pos                    (6U)
7151 #define DMA2D_CR_LOM_Msk                    (0x1UL << DMA2D_CR_LOM_Pos)             /*!< 0x00000040 */
7152 #define DMA2D_CR_LOM                        DMA2D_CR_LOM_Msk
7153 #define DMA2D_CR_TEIE_Pos                   (8U)
7154 #define DMA2D_CR_TEIE_Msk                   (0x1UL << DMA2D_CR_TEIE_Pos)            /*!< 0x00000100 */
7155 #define DMA2D_CR_TEIE                       DMA2D_CR_TEIE_Msk                       /*!< Transfer Error Interrupt Enable         */
7156 #define DMA2D_CR_TCIE_Pos                   (9U)
7157 #define DMA2D_CR_TCIE_Msk                   (0x1UL << DMA2D_CR_TCIE_Pos)            /*!< 0x00000200 */
7158 #define DMA2D_CR_TCIE                       DMA2D_CR_TCIE_Msk                       /*!< Transfer Complete Interrupt Enable      */
7159 #define DMA2D_CR_TWIE_Pos                   (10U)
7160 #define DMA2D_CR_TWIE_Msk                   (0x1UL << DMA2D_CR_TWIE_Pos)            /*!< 0x00000400 */
7161 #define DMA2D_CR_TWIE                       DMA2D_CR_TWIE_Msk                       /*!< Transfer Watermark Interrupt Enable     */
7162 #define DMA2D_CR_CAEIE_Pos                  (11U)
7163 #define DMA2D_CR_CAEIE_Msk                  (0x1UL << DMA2D_CR_CAEIE_Pos)           /*!< 0x00000800 */
7164 #define DMA2D_CR_CAEIE                      DMA2D_CR_CAEIE_Msk                      /*!< CLUT Access Error Interrupt Enable      */
7165 #define DMA2D_CR_CTCIE_Pos                  (12U)
7166 #define DMA2D_CR_CTCIE_Msk                  (0x1UL << DMA2D_CR_CTCIE_Pos)           /*!< 0x00001000 */
7167 #define DMA2D_CR_CTCIE                      DMA2D_CR_CTCIE_Msk                      /*!< CLUT Transfer Complete Interrupt Enable */
7168 #define DMA2D_CR_CEIE_Pos                   (13U)
7169 #define DMA2D_CR_CEIE_Msk                   (0x1UL << DMA2D_CR_CEIE_Pos)            /*!< 0x00002000 */
7170 #define DMA2D_CR_CEIE                       DMA2D_CR_CEIE_Msk                       /*!< Configuration Error Interrupt Enable    */
7171 #define DMA2D_CR_MODE_Pos                   (16U)
7172 #define DMA2D_CR_MODE_Msk                   (0x7UL << DMA2D_CR_MODE_Pos)            /*!< 0x00070000 */
7173 #define DMA2D_CR_MODE                       DMA2D_CR_MODE_Msk                       /*!< DMA2D Mode[2:0]                         */
7174 #define DMA2D_CR_MODE_0                     (0x1UL << DMA2D_CR_MODE_Pos)            /*!< 0x00010000 */
7175 #define DMA2D_CR_MODE_1                     (0x2UL << DMA2D_CR_MODE_Pos)            /*!< 0x00020000 */
7176 #define DMA2D_CR_MODE_2                     (0x4UL << DMA2D_CR_MODE_Pos)            /*!< 0x00040000 */
7177 
7178 /********************  Bit definition for DMA2D_ISR register  *****************/
7179 #define DMA2D_ISR_TEIF_Pos                  (0U)
7180 #define DMA2D_ISR_TEIF_Msk                  (0x1UL << DMA2D_ISR_TEIF_Pos)           /*!< 0x00000001 */
7181 #define DMA2D_ISR_TEIF                      DMA2D_ISR_TEIF_Msk                      /*!< Transfer Error Interrupt Flag         */
7182 #define DMA2D_ISR_TCIF_Pos                  (1U)
7183 #define DMA2D_ISR_TCIF_Msk                  (0x1UL << DMA2D_ISR_TCIF_Pos)           /*!< 0x00000002 */
7184 #define DMA2D_ISR_TCIF                      DMA2D_ISR_TCIF_Msk                      /*!< Transfer Complete Interrupt Flag      */
7185 #define DMA2D_ISR_TWIF_Pos                  (2U)
7186 #define DMA2D_ISR_TWIF_Msk                  (0x1UL << DMA2D_ISR_TWIF_Pos)           /*!< 0x00000004 */
7187 #define DMA2D_ISR_TWIF                      DMA2D_ISR_TWIF_Msk                      /*!< Transfer Watermark Interrupt Flag     */
7188 #define DMA2D_ISR_CAEIF_Pos                 (3U)
7189 #define DMA2D_ISR_CAEIF_Msk                 (0x1UL << DMA2D_ISR_CAEIF_Pos)          /*!< 0x00000008 */
7190 #define DMA2D_ISR_CAEIF                     DMA2D_ISR_CAEIF_Msk                     /*!< CLUT Access Error Interrupt Flag      */
7191 #define DMA2D_ISR_CTCIF_Pos                 (4U)
7192 #define DMA2D_ISR_CTCIF_Msk                 (0x1UL << DMA2D_ISR_CTCIF_Pos)          /*!< 0x00000010 */
7193 #define DMA2D_ISR_CTCIF                     DMA2D_ISR_CTCIF_Msk                     /*!< CLUT Transfer Complete Interrupt Flag */
7194 #define DMA2D_ISR_CEIF_Pos                  (5U)
7195 #define DMA2D_ISR_CEIF_Msk                  (0x1UL << DMA2D_ISR_CEIF_Pos)           /*!< 0x00000020 */
7196 #define DMA2D_ISR_CEIF                      DMA2D_ISR_CEIF_Msk                      /*!< Configuration Error Interrupt Flag    */
7197 
7198 /********************  Bit definition for DMA2D_IFCR register  ****************/
7199 #define DMA2D_IFCR_CTEIF_Pos                (0U)
7200 #define DMA2D_IFCR_CTEIF_Msk                (0x1UL << DMA2D_IFCR_CTEIF_Pos)         /*!< 0x00000001 */
7201 #define DMA2D_IFCR_CTEIF                    DMA2D_IFCR_CTEIF_Msk                    /*!< Clears Transfer Error Interrupt Flag         */
7202 #define DMA2D_IFCR_CTCIF_Pos                (1U)
7203 #define DMA2D_IFCR_CTCIF_Msk                (0x1UL << DMA2D_IFCR_CTCIF_Pos)         /*!< 0x00000002 */
7204 #define DMA2D_IFCR_CTCIF                    DMA2D_IFCR_CTCIF_Msk                    /*!< Clears Transfer Complete Interrupt Flag      */
7205 #define DMA2D_IFCR_CTWIF_Pos                (2U)
7206 #define DMA2D_IFCR_CTWIF_Msk                (0x1UL << DMA2D_IFCR_CTWIF_Pos)         /*!< 0x00000004 */
7207 #define DMA2D_IFCR_CTWIF                    DMA2D_IFCR_CTWIF_Msk                    /*!< Clears Transfer Watermark Interrupt Flag     */
7208 #define DMA2D_IFCR_CAECIF_Pos               (3U)
7209 #define DMA2D_IFCR_CAECIF_Msk               (0x1UL << DMA2D_IFCR_CAECIF_Pos)        /*!< 0x00000008 */
7210 #define DMA2D_IFCR_CAECIF                   DMA2D_IFCR_CAECIF_Msk                   /*!< Clears CLUT Access Error Interrupt Flag      */
7211 #define DMA2D_IFCR_CCTCIF_Pos               (4U)
7212 #define DMA2D_IFCR_CCTCIF_Msk               (0x1UL << DMA2D_IFCR_CCTCIF_Pos)        /*!< 0x00000010 */
7213 #define DMA2D_IFCR_CCTCIF                   DMA2D_IFCR_CCTCIF_Msk                   /*!< Clears CLUT Transfer Complete Interrupt Flag */
7214 #define DMA2D_IFCR_CCEIF_Pos                (5U)
7215 #define DMA2D_IFCR_CCEIF_Msk                (0x1UL << DMA2D_IFCR_CCEIF_Pos)         /*!< 0x00000020 */
7216 #define DMA2D_IFCR_CCEIF                    DMA2D_IFCR_CCEIF_Msk                    /*!< Clears Configuration Error Interrupt Flag    */
7217 
7218 /********************  Bit definition for DMA2D_FGMAR register  ***************/
7219 #define DMA2D_FGMAR_MA_Pos                  (0U)
7220 #define DMA2D_FGMAR_MA_Msk                  (0xFFFFFFFFUL << DMA2D_FGMAR_MA_Pos)    /*!< 0xFFFFFFFF */
7221 #define DMA2D_FGMAR_MA                      DMA2D_FGMAR_MA_Msk                      /*!< Foreground Memory Address */
7222 
7223 /********************  Bit definition for DMA2D_FGOR register  ****************/
7224 #define DMA2D_FGOR_LO_Pos                   (0U)
7225 #define DMA2D_FGOR_LO_Msk                   (0xFFFFUL << DMA2D_FGOR_LO_Pos)         /*!< 0x0000FFFF */
7226 #define DMA2D_FGOR_LO                       DMA2D_FGOR_LO_Msk                       /*!< Line Offset */
7227 
7228 /********************  Bit definition for DMA2D_BGMAR register  ***************/
7229 #define DMA2D_BGMAR_MA_Pos                  (0U)
7230 #define DMA2D_BGMAR_MA_Msk                  (0xFFFFFFFFUL << DMA2D_BGMAR_MA_Pos)    /*!< 0xFFFFFFFF */
7231 #define DMA2D_BGMAR_MA                      DMA2D_BGMAR_MA_Msk                      /*!< Background Memory Address */
7232 
7233 /********************  Bit definition for DMA2D_BGOR register  ****************/
7234 #define DMA2D_BGOR_LO_Pos                   (0U)
7235 #define DMA2D_BGOR_LO_Msk                   (0xFFFFUL << DMA2D_BGOR_LO_Pos)         /*!< 0x0000FFFF */
7236 #define DMA2D_BGOR_LO                       DMA2D_BGOR_LO_Msk                       /*!< Line Offset */
7237 
7238 /********************  Bit definition for DMA2D_FGPFCCR register  *************/
7239 #define DMA2D_FGPFCCR_CM_Pos                (0U)
7240 #define DMA2D_FGPFCCR_CM_Msk                (0xFUL << DMA2D_FGPFCCR_CM_Pos)         /*!< 0x0000000F */
7241 #define DMA2D_FGPFCCR_CM                    DMA2D_FGPFCCR_CM_Msk                    /*!< Input color mode CM[3:0] */
7242 #define DMA2D_FGPFCCR_CM_0                  (0x1UL << DMA2D_FGPFCCR_CM_Pos)         /*!< 0x00000001 */
7243 #define DMA2D_FGPFCCR_CM_1                  (0x2UL << DMA2D_FGPFCCR_CM_Pos)         /*!< 0x00000002 */
7244 #define DMA2D_FGPFCCR_CM_2                  (0x4UL << DMA2D_FGPFCCR_CM_Pos)         /*!< 0x00000004 */
7245 #define DMA2D_FGPFCCR_CM_3                  (0x8UL << DMA2D_FGPFCCR_CM_Pos)         /*!< 0x00000008 */
7246 #define DMA2D_FGPFCCR_CCM_Pos               (4U)
7247 #define DMA2D_FGPFCCR_CCM_Msk               (0x1UL << DMA2D_FGPFCCR_CCM_Pos)        /*!< 0x00000010 */
7248 #define DMA2D_FGPFCCR_CCM                   DMA2D_FGPFCCR_CCM_Msk                   /*!< CLUT Color mode */
7249 #define DMA2D_FGPFCCR_START_Pos             (5U)
7250 #define DMA2D_FGPFCCR_START_Msk             (0x1UL << DMA2D_FGPFCCR_START_Pos)      /*!< 0x00000020 */
7251 #define DMA2D_FGPFCCR_START                 DMA2D_FGPFCCR_START_Msk                 /*!< Start */
7252 #define DMA2D_FGPFCCR_CS_Pos                (8U)
7253 #define DMA2D_FGPFCCR_CS_Msk                (0xFFUL << DMA2D_FGPFCCR_CS_Pos)        /*!< 0x0000FF00 */
7254 #define DMA2D_FGPFCCR_CS                    DMA2D_FGPFCCR_CS_Msk                    /*!< CLUT size */
7255 #define DMA2D_FGPFCCR_AM_Pos                (16U)
7256 #define DMA2D_FGPFCCR_AM_Msk                (0x3UL << DMA2D_FGPFCCR_AM_Pos)         /*!< 0x00030000 */
7257 #define DMA2D_FGPFCCR_AM                    DMA2D_FGPFCCR_AM_Msk                    /*!< Alpha mode AM[1:0] */
7258 #define DMA2D_FGPFCCR_AM_0                  (0x1UL << DMA2D_FGPFCCR_AM_Pos)         /*!< 0x00010000 */
7259 #define DMA2D_FGPFCCR_AM_1                  (0x2UL << DMA2D_FGPFCCR_AM_Pos)         /*!< 0x00020000 */
7260 #define DMA2D_FGPFCCR_CSS_Pos               (18U)
7261 #define DMA2D_FGPFCCR_CSS_Msk               (0x3UL << DMA2D_FGPFCCR_CSS_Pos)        /*!< 0x000C0000 */
7262 #define DMA2D_FGPFCCR_CSS                   DMA2D_FGPFCCR_CSS_Msk                   /* !< Chroma Sub-Sampling */
7263 #define DMA2D_FGPFCCR_CSS_0                 (0x1UL << DMA2D_FGPFCCR_CSS_Pos)        /*!< 0x00040000 */
7264 #define DMA2D_FGPFCCR_CSS_1                 (0x2UL << DMA2D_FGPFCCR_CSS_Pos)        /*!< 0x00080000 */
7265 #define DMA2D_FGPFCCR_AI_Pos                (20U)
7266 #define DMA2D_FGPFCCR_AI_Msk                (0x1UL << DMA2D_FGPFCCR_AI_Pos)         /*!< 0x00100000 */
7267 #define DMA2D_FGPFCCR_AI                    DMA2D_FGPFCCR_AI_Msk                    /*!< Foreground Input Alpha Inverted */
7268 #define DMA2D_FGPFCCR_RBS_Pos               (21U)
7269 #define DMA2D_FGPFCCR_RBS_Msk               (0x1UL << DMA2D_FGPFCCR_RBS_Pos)        /*!< 0x00200000 */
7270 #define DMA2D_FGPFCCR_RBS                   DMA2D_FGPFCCR_RBS_Msk                   /*!< Foreground Input Red Blue Swap */
7271 #define DMA2D_FGPFCCR_ALPHA_Pos             (24U)
7272 #define DMA2D_FGPFCCR_ALPHA_Msk             (0xFFUL << DMA2D_FGPFCCR_ALPHA_Pos)     /*!< 0xFF000000 */
7273 #define DMA2D_FGPFCCR_ALPHA                 DMA2D_FGPFCCR_ALPHA_Msk                 /*!< Alpha value */
7274 
7275 /********************  Bit definition for DMA2D_FGCOLR register  **************/
7276 #define DMA2D_FGCOLR_BLUE_Pos               (0U)
7277 #define DMA2D_FGCOLR_BLUE_Msk               (0xFFUL << DMA2D_FGCOLR_BLUE_Pos)       /*!< 0x000000FF */
7278 #define DMA2D_FGCOLR_BLUE                   DMA2D_FGCOLR_BLUE_Msk                   /*!< Foreground Blue Value */
7279 #define DMA2D_FGCOLR_GREEN_Pos              (8U)
7280 #define DMA2D_FGCOLR_GREEN_Msk              (0xFFUL << DMA2D_FGCOLR_GREEN_Pos)      /*!< 0x0000FF00 */
7281 #define DMA2D_FGCOLR_GREEN                  DMA2D_FGCOLR_GREEN_Msk                  /*!< Foreground Green Value */
7282 #define DMA2D_FGCOLR_RED_Pos                (16U)
7283 #define DMA2D_FGCOLR_RED_Msk                (0xFFUL << DMA2D_FGCOLR_RED_Pos)        /*!< 0x00FF0000 */
7284 #define DMA2D_FGCOLR_RED                    DMA2D_FGCOLR_RED_Msk                    /*!< Foreground Red Value */
7285 
7286 /********************  Bit definition for DMA2D_BGPFCCR register  *************/
7287 #define DMA2D_BGPFCCR_CM_Pos                (0U)
7288 #define DMA2D_BGPFCCR_CM_Msk                (0xFUL << DMA2D_BGPFCCR_CM_Pos)         /*!< 0x0000000F */
7289 #define DMA2D_BGPFCCR_CM                    DMA2D_BGPFCCR_CM_Msk                    /*!< Input color mode CM[3:0] */
7290 #define DMA2D_BGPFCCR_CM_0                  (0x1UL << DMA2D_BGPFCCR_CM_Pos)         /*!< 0x00000001 */
7291 #define DMA2D_BGPFCCR_CM_1                  (0x2UL << DMA2D_BGPFCCR_CM_Pos)         /*!< 0x00000002 */
7292 #define DMA2D_BGPFCCR_CM_2                  (0x4UL << DMA2D_BGPFCCR_CM_Pos)         /*!< 0x00000004 */
7293 #define DMA2D_BGPFCCR_CM_3                  (0x8UL << DMA2D_BGPFCCR_CM_Pos)         /*!< 0x00000008 */
7294 #define DMA2D_BGPFCCR_CCM_Pos               (4U)
7295 #define DMA2D_BGPFCCR_CCM_Msk               (0x1UL << DMA2D_BGPFCCR_CCM_Pos)        /*!< 0x00000010 */
7296 #define DMA2D_BGPFCCR_CCM                   DMA2D_BGPFCCR_CCM_Msk                   /*!< CLUT Color mode */
7297 #define DMA2D_BGPFCCR_START_Pos             (5U)
7298 #define DMA2D_BGPFCCR_START_Msk             (0x1UL << DMA2D_BGPFCCR_START_Pos)      /*!< 0x00000020 */
7299 #define DMA2D_BGPFCCR_START                 DMA2D_BGPFCCR_START_Msk                 /*!< Start */
7300 #define DMA2D_BGPFCCR_CS_Pos                (8U)
7301 #define DMA2D_BGPFCCR_CS_Msk                (0xFFUL << DMA2D_BGPFCCR_CS_Pos)        /*!< 0x0000FF00 */
7302 #define DMA2D_BGPFCCR_CS                    DMA2D_BGPFCCR_CS_Msk                    /*!< CLUT size */
7303 #define DMA2D_BGPFCCR_AM_Pos                (16U)
7304 #define DMA2D_BGPFCCR_AM_Msk                (0x3UL << DMA2D_BGPFCCR_AM_Pos)         /*!< 0x00030000 */
7305 #define DMA2D_BGPFCCR_AM                    DMA2D_BGPFCCR_AM_Msk                    /*!< Alpha mode AM[1:0] */
7306 #define DMA2D_BGPFCCR_AM_0                  (0x1UL << DMA2D_BGPFCCR_AM_Pos)         /*!< 0x00010000 */
7307 #define DMA2D_BGPFCCR_AM_1                  (0x2UL << DMA2D_BGPFCCR_AM_Pos)         /*!< 0x00020000 */
7308 #define DMA2D_BGPFCCR_AI_Pos                (20U)
7309 #define DMA2D_BGPFCCR_AI_Msk                (0x1UL << DMA2D_BGPFCCR_AI_Pos)         /*!< 0x00100000 */
7310 #define DMA2D_BGPFCCR_AI                    DMA2D_BGPFCCR_AI_Msk                    /*!< background Input Alpha Inverted */
7311 #define DMA2D_BGPFCCR_RBS_Pos               (21U)
7312 #define DMA2D_BGPFCCR_RBS_Msk               (0x1UL << DMA2D_BGPFCCR_RBS_Pos)        /*!< 0x00200000 */
7313 #define DMA2D_BGPFCCR_RBS                   DMA2D_BGPFCCR_RBS_Msk                   /*!< Background Input Red Blue Swap */
7314 #define DMA2D_BGPFCCR_ALPHA_Pos             (24U)
7315 #define DMA2D_BGPFCCR_ALPHA_Msk             (0xFFUL << DMA2D_BGPFCCR_ALPHA_Pos)     /*!< 0xFF000000 */
7316 #define DMA2D_BGPFCCR_ALPHA                 DMA2D_BGPFCCR_ALPHA_Msk                 /*!< background Input Alpha value */
7317 
7318 /********************  Bit definition for DMA2D_BGCOLR register  **************/
7319 #define DMA2D_BGCOLR_BLUE_Pos               (0U)
7320 #define DMA2D_BGCOLR_BLUE_Msk               (0xFFUL << DMA2D_BGCOLR_BLUE_Pos)       /*!< 0x000000FF */
7321 #define DMA2D_BGCOLR_BLUE                   DMA2D_BGCOLR_BLUE_Msk                   /*!< Background Blue Value */
7322 #define DMA2D_BGCOLR_GREEN_Pos              (8U)
7323 #define DMA2D_BGCOLR_GREEN_Msk              (0xFFUL << DMA2D_BGCOLR_GREEN_Pos)      /*!< 0x0000FF00 */
7324 #define DMA2D_BGCOLR_GREEN                  DMA2D_BGCOLR_GREEN_Msk                  /*!< Background Green Value */
7325 #define DMA2D_BGCOLR_RED_Pos                (16U)
7326 #define DMA2D_BGCOLR_RED_Msk                (0xFFUL << DMA2D_BGCOLR_RED_Pos)        /*!< 0x00FF0000 */
7327 #define DMA2D_BGCOLR_RED                    DMA2D_BGCOLR_RED_Msk                    /*!< Background Red Value */
7328 
7329 /********************  Bit definition for DMA2D_FGCMAR register  **************/
7330 #define DMA2D_FGCMAR_MA_Pos                 (0U)
7331 #define DMA2D_FGCMAR_MA_Msk                 (0xFFFFFFFFUL << DMA2D_FGCMAR_MA_Pos)   /*!< 0xFFFFFFFF */
7332 #define DMA2D_FGCMAR_MA                     DMA2D_FGCMAR_MA_Msk                     /*!< Foreground CLUT Memory Address */
7333 
7334 /********************  Bit definition for DMA2D_BGCMAR register  **************/
7335 #define DMA2D_BGCMAR_MA_Pos                 (0U)
7336 #define DMA2D_BGCMAR_MA_Msk                 (0xFFFFFFFFUL << DMA2D_BGCMAR_MA_Pos)   /*!< 0xFFFFFFFF */
7337 #define DMA2D_BGCMAR_MA                     DMA2D_BGCMAR_MA_Msk                     /*!< Background CLUT Memory Address */
7338 
7339 /********************  Bit definition for DMA2D_OPFCCR register  **************/
7340 #define DMA2D_OPFCCR_CM_Pos                 (0U)
7341 #define DMA2D_OPFCCR_CM_Msk                 (0x7UL << DMA2D_OPFCCR_CM_Pos)          /*!< 0x00000007 */
7342 #define DMA2D_OPFCCR_CM                     DMA2D_OPFCCR_CM_Msk                     /*!< Output Color mode CM[2:0] */
7343 #define DMA2D_OPFCCR_CM_0                   (0x1UL << DMA2D_OPFCCR_CM_Pos)          /*!< 0x00000001 */
7344 #define DMA2D_OPFCCR_CM_1                   (0x2UL << DMA2D_OPFCCR_CM_Pos)          /*!< 0x00000002 */
7345 #define DMA2D_OPFCCR_CM_2                   (0x4UL << DMA2D_OPFCCR_CM_Pos)          /*!< 0x00000004 */
7346 #define DMA2D_OPFCCR_SB_Pos                 (8U)
7347 #define DMA2D_OPFCCR_SB_Msk                 (0x1UL << DMA2D_OPFCCR_SB_Pos)          /*!< 0x00000100 */
7348 #define DMA2D_OPFCCR_SB                     DMA2D_OPFCCR_SB_Msk                     /*!< Swap Bytes */
7349 #define DMA2D_OPFCCR_AI_Pos                 (20U)
7350 #define DMA2D_OPFCCR_AI_Msk                 (0x1UL << DMA2D_OPFCCR_AI_Pos)          /*!< 0x00100000 */
7351 #define DMA2D_OPFCCR_AI                     DMA2D_OPFCCR_AI_Msk                     /*!< Output Alpha Inverted */
7352 #define DMA2D_OPFCCR_RBS_Pos                (21U)
7353 #define DMA2D_OPFCCR_RBS_Msk                (0x1UL << DMA2D_OPFCCR_RBS_Pos)         /*!< 0x00200000 */
7354 #define DMA2D_OPFCCR_RBS                    DMA2D_OPFCCR_RBS_Msk                    /*!< Output Red Blue Swap */
7355 
7356 /********************  Bit definition for DMA2D_OCOLR register  ***************/
7357 /*!<Mode_ARGB8888/RGB888 */
7358 #define DMA2D_OCOLR_BLUE_1_Pos              (0U)
7359 #define DMA2D_OCOLR_BLUE_1_Msk              (0xFFUL << DMA2D_OCOLR_BLUE_1_Pos)      /*0x000000FFU*/
7360 #define DMA2D_OCOLR_BLUE_1                  DMA2D_OCOLR_BLUE_1_Msk                  /*!< Output BLUE Value */
7361 #define DMA2D_OCOLR_GREEN_1_Pos             (8U)
7362 #define DMA2D_OCOLR_GREEN_1_Msk             (0xFFUL << DMA2D_OCOLR_GREEN_1_Pos)     /*0x0000FF00U)*/
7363 #define DMA2D_OCOLR_GREEN_1                 DMA2D_OCOLR_GREEN_1_Msk                 /*!< Output GREEN Value  */
7364 #define DMA2D_OCOLR_RED_1_Pos               (16U)
7365 #define DMA2D_OCOLR_RED_1_Msk               (0xFFUL << DMA2D_OCOLR_RED_1_Pos)       /*0x00FF0000U */
7366 #define DMA2D_OCOLR_RED_1                   DMA2D_OCOLR_RED_1_Msk                   /*!< Output Red Value */
7367 #define DMA2D_OCOLR_ALPHA_1_Pos             (24U)
7368 #define DMA2D_OCOLR_ALPHA_1_Msk             (0xFFUL << DMA2D_OCOLR_ALPHA_1_Pos)     /*0xFF000000U*/
7369 #define DMA2D_OCOLR_ALPHA_1                 DMA2D_OCOLR_ALPHA_1_Msk                 /*!< Output Alpha Channel Value */
7370 /*!<Mode_RGB565 */
7371 #define DMA2D_OCOLR_BLUE_2_Pos              (0U)
7372 #define DMA2D_OCOLR_BLUE_2_Msk              (0x1FUL << DMA2D_OCOLR_BLUE_2_Pos)      /*0x0000001FU*/
7373 #define DMA2D_OCOLR_BLUE_2                  DMA2D_OCOLR_BLUE_2_Msk                  /*!< Output BLUE Value */
7374 #define DMA2D_OCOLR_GREEN_2_Pos             (5U)
7375 #define DMA2D_OCOLR_GREEN_2_Msk             (0x7EUL << DMA2D_OCOLR_GREEN_2_Pos)     /* 0x000007E0U */
7376 #define DMA2D_OCOLR_GREEN_2                 DMA2D_OCOLR_GREEN_2_Msk                 /*!< Output GREEN Value  */
7377 #define DMA2D_OCOLR_RED_2_Pos               (11U)
7378 #define DMA2D_OCOLR_RED_2_Msk               (0xF8UL << DMA2D_OCOLR_RED_2_Pos)       /*0x0000F800U*/
7379 #define DMA2D_OCOLR_RED_2                   DMA2D_OCOLR_RED_2_Msk                   /*!< Output Red Value */
7380 /*!<Mode_ARGB1555 */
7381 #define DMA2D_OCOLR_BLUE_3_Pos              (0U)
7382 #define DMA2D_OCOLR_BLUE_3_Msk              (0x1FUL << DMA2D_OCOLR_BLUE_3_Pos)      /*0x0000001FU*/
7383 #define DMA2D_OCOLR_BLUE_3                  DMA2D_OCOLR_BLUE_3_Msk                  /*!< Output BLUE Value */
7384 #define DMA2D_OCOLR_GREEN_3_Pos             (5U)
7385 #define DMA2D_OCOLR_GREEN_3_Msk             (0x3EUL << DMA2D_OCOLR_GREEN_3_Pos)     /*0x000003E0U*/
7386 #define DMA2D_OCOLR_GREEN_3                 DMA2D_OCOLR_GREEN_3_Msk                 /*!< Output GREEN Value  */
7387 #define DMA2D_OCOLR_RED_3_Pos               (10U)
7388 #define DMA2D_OCOLR_RED_3_Msk               (0x7CUL << DMA2D_OCOLR_RED_3_Pos)       /* 0x00007C00U*/
7389 #define DMA2D_OCOLR_RED_3                   DMA2D_OCOLR_RED_3_Msk                   /*!< Output Red Value */
7390 #define DMA2D_OCOLR_ALPHA_3_Pos             (15U)
7391 #define DMA2D_OCOLR_ALPHA_3_Msk             (0x1UL << DMA2D_OCOLR_ALPHA_3_Pos)      /*0x00008000U*/
7392 #define DMA2D_OCOLR_ALPHA_3                 DMA2D_OCOLR_ALPHA_3_Msk                 /*!< Output Alpha Channel Value */
7393 /*!<Mode_ARGB4444 */
7394 #define DMA2D_OCOLR_BLUE_4_Pos              (0U)
7395 #define DMA2D_OCOLR_BLUE_4_Msk              (0xFUL << DMA2D_OCOLR_BLUE_4_Pos)       /*0x0000000FU*/
7396 #define DMA2D_OCOLR_BLUE_4                  DMA2D_OCOLR_BLUE_4_Msk                  /*!< Output BLUE Value */
7397 #define DMA2D_OCOLR_GREEN_4_Pos             (4U)
7398 #define DMA2D_OCOLR_GREEN_4_Msk             (0xFUL << DMA2D_OCOLR_GREEN_4_Pos)      /*0x000000F0U*/
7399 #define DMA2D_OCOLR_GREEN_4                 DMA2D_OCOLR_GREEN_4_Msk                 /*!< Output GREEN Value  */
7400 #define DMA2D_OCOLR_RED_4_Pos               (8U)
7401 #define DMA2D_OCOLR_RED_4_Msk               (0xFUL << DMA2D_OCOLR_RED_4_Pos)        /*0x00000F00U*/
7402 #define DMA2D_OCOLR_RED_4                   DMA2D_OCOLR_RED_4_Msk                   /*!< Output Red Value */
7403 #define DMA2D_OCOLR_ALPHA_4_Pos             (12U)
7404 #define DMA2D_OCOLR_ALPHA_4_Msk             (0xF << DMA2D_OCOLR_ALPHA_4_Pos)        /*0x0000F000U*/
7405 #define DMA2D_OCOLR_ALPHA_4                 DMA2D_OCOLR_ALPHA_4_Msk                 /*!< Output Alpha Channel Value */
7406 
7407 /********************  Bit definition for DMA2D_OMAR register  ****************/
7408 #define DMA2D_OMAR_MA_Pos                   (0U)
7409 #define DMA2D_OMAR_MA_Msk                   (0xFFFFFFFFUL << DMA2D_OMAR_MA_Pos)     /*!< 0xFFFFFFFF */
7410 #define DMA2D_OMAR_MA                       DMA2D_OMAR_MA_Msk                       /*!< Output Memory Address */
7411 
7412 /********************  Bit definition for DMA2D_OOR register  *****************/
7413 #define DMA2D_OOR_LO_Pos                    (0U)
7414 #define DMA2D_OOR_LO_Msk                    (0xFFFFUL << DMA2D_OOR_LO_Pos)          /*!< 0x0000FFFF */
7415 #define DMA2D_OOR_LO                        DMA2D_OOR_LO_Msk                        /*!< Output Line Offset */
7416 
7417 /********************  Bit definition for DMA2D_NLR register  *****************/
7418 #define DMA2D_NLR_NL_Pos                    (0U)
7419 #define DMA2D_NLR_NL_Msk                    (0xFFFFUL << DMA2D_NLR_NL_Pos)          /*!< 0x0000FFFF */
7420 #define DMA2D_NLR_NL                        DMA2D_NLR_NL_Msk                        /*!< Number of Lines */
7421 #define DMA2D_NLR_PL_Pos                    (16U)
7422 #define DMA2D_NLR_PL_Msk                    (0x3FFFUL << DMA2D_NLR_PL_Pos)          /*!< 0x3FFF0000 */
7423 #define DMA2D_NLR_PL                        DMA2D_NLR_PL_Msk                        /*!< Pixel per Lines */
7424 
7425 /********************  Bit definition for DMA2D_LWR register  *****************/
7426 #define DMA2D_LWR_LW_Pos                    (0U)
7427 #define DMA2D_LWR_LW_Msk                    (0xFFFFUL << DMA2D_LWR_LW_Pos)          /*!< 0x0000FFFF */
7428 #define DMA2D_LWR_LW                        DMA2D_LWR_LW_Msk                        /*!< Line Watermark */
7429 
7430 /********************  Bit definition for DMA2D_AMTCR register  ***************/
7431 #define DMA2D_AMTCR_EN_Pos                  (0U)
7432 #define DMA2D_AMTCR_EN_Msk                  (0x1UL << DMA2D_AMTCR_EN_Pos)           /*!< 0x00000001 */
7433 #define DMA2D_AMTCR_EN                      DMA2D_AMTCR_EN_Msk                      /*!< Enable */
7434 #define DMA2D_AMTCR_DT_Pos                  (8U)
7435 #define DMA2D_AMTCR_DT_Msk                  (0xFFUL << DMA2D_AMTCR_DT_Pos)          /*!< 0x0000FF00 */
7436 #define DMA2D_AMTCR_DT                      DMA2D_AMTCR_DT_Msk                      /*!< Dead Time */
7437 
7438 /******************************************************************************/
7439 /*                                                                            */
7440 /*                     Display Serial Interface (DSI)                         */
7441 /*                                                                            */
7442 /******************************************************************************/
7443 /*******************  Bit definition for DSI_VR register  *****************/
7444 #define DSI_VR_Pos                    (0U)
7445 #define DSI_VR_Msk                    (0xFFFFFFFFUL << DSI_VR_Pos)             /*!< 0xFFFFFFFF */
7446 #define DSI_VR                        DSI_VR_Msk                               /*!< DSI Host Version 0x3134312A */
7447 
7448 /*******************  Bit definition for DSI_CR register  *****************/
7449 #define DSI_CR_EN_Pos                 (0U)
7450 #define DSI_CR_EN_Msk                 (0x1UL << DSI_CR_EN_Pos)                 /*!< 0x00000001 */
7451 #define DSI_CR_EN                     DSI_CR_EN_Msk                            /*!< DSI Host power up and reset */
7452 
7453 /*******************  Bit definition for DSI_CCR register  ****************/
7454 #define DSI_CCR_TXECKDIV_Pos          (0U)
7455 #define DSI_CCR_TXECKDIV_Msk          (0xFFUL << DSI_CCR_TXECKDIV_Pos)         /*!< 0x000000FF */
7456 #define DSI_CCR_TXECKDIV              DSI_CCR_TXECKDIV_Msk                     /*!< TX Escape Clock Division */
7457 #define DSI_CCR_TXECKDIV0_Pos         (0U)
7458 #define DSI_CCR_TXECKDIV0_Msk         (0x1UL << DSI_CCR_TXECKDIV0_Pos)         /*!< 0x00000001 */
7459 #define DSI_CCR_TXECKDIV0             DSI_CCR_TXECKDIV0_Msk
7460 #define DSI_CCR_TXECKDIV1_Pos         (1U)
7461 #define DSI_CCR_TXECKDIV1_Msk         (0x1UL << DSI_CCR_TXECKDIV1_Pos)         /*!< 0x00000002 */
7462 #define DSI_CCR_TXECKDIV1             DSI_CCR_TXECKDIV1_Msk
7463 #define DSI_CCR_TXECKDIV2_Pos         (2U)
7464 #define DSI_CCR_TXECKDIV2_Msk         (0x1UL << DSI_CCR_TXECKDIV2_Pos)         /*!< 0x00000004 */
7465 #define DSI_CCR_TXECKDIV2             DSI_CCR_TXECKDIV2_Msk
7466 #define DSI_CCR_TXECKDIV3_Pos         (3U)
7467 #define DSI_CCR_TXECKDIV3_Msk         (0x1UL << DSI_CCR_TXECKDIV3_Pos)         /*!< 0x00000008 */
7468 #define DSI_CCR_TXECKDIV3             DSI_CCR_TXECKDIV3_Msk
7469 #define DSI_CCR_TXECKDIV4_Pos         (4U)
7470 #define DSI_CCR_TXECKDIV4_Msk         (0x1UL << DSI_CCR_TXECKDIV4_Pos)         /*!< 0x00000010 */
7471 #define DSI_CCR_TXECKDIV4             DSI_CCR_TXECKDIV4_Msk
7472 #define DSI_CCR_TXECKDIV5_Pos         (5U)
7473 #define DSI_CCR_TXECKDIV5_Msk         (0x1UL << DSI_CCR_TXECKDIV5_Pos)         /*!< 0x00000020 */
7474 #define DSI_CCR_TXECKDIV5             DSI_CCR_TXECKDIV5_Msk
7475 #define DSI_CCR_TXECKDIV6_Pos         (6U)
7476 #define DSI_CCR_TXECKDIV6_Msk         (0x1UL << DSI_CCR_TXECKDIV6_Pos)         /*!< 0x00000040 */
7477 #define DSI_CCR_TXECKDIV6             DSI_CCR_TXECKDIV6_Msk
7478 #define DSI_CCR_TXECKDIV7_Pos         (7U)
7479 #define DSI_CCR_TXECKDIV7_Msk         (0x1UL << DSI_CCR_TXECKDIV7_Pos)         /*!< 0x00000080 */
7480 #define DSI_CCR_TXECKDIV7             DSI_CCR_TXECKDIV7_Msk
7481 
7482 #define DSI_CCR_TOCKDIV_Pos           (8U)
7483 #define DSI_CCR_TOCKDIV_Msk           (0xFFUL << DSI_CCR_TOCKDIV_Pos)          /*!< 0x0000FF00 */
7484 #define DSI_CCR_TOCKDIV               DSI_CCR_TOCKDIV_Msk                      /*!< Timeout Clock Division */
7485 #define DSI_CCR_TOCKDIV0_Pos          (8U)
7486 #define DSI_CCR_TOCKDIV0_Msk          (0x1UL << DSI_CCR_TOCKDIV0_Pos)          /*!< 0x00000100 */
7487 #define DSI_CCR_TOCKDIV0              DSI_CCR_TOCKDIV0_Msk
7488 #define DSI_CCR_TOCKDIV1_Pos          (9U)
7489 #define DSI_CCR_TOCKDIV1_Msk          (0x1UL << DSI_CCR_TOCKDIV1_Pos)          /*!< 0x00000200 */
7490 #define DSI_CCR_TOCKDIV1              DSI_CCR_TOCKDIV1_Msk
7491 #define DSI_CCR_TOCKDIV2_Pos          (10U)
7492 #define DSI_CCR_TOCKDIV2_Msk          (0x1UL << DSI_CCR_TOCKDIV2_Pos)          /*!< 0x00000400 */
7493 #define DSI_CCR_TOCKDIV2              DSI_CCR_TOCKDIV2_Msk
7494 #define DSI_CCR_TOCKDIV3_Pos          (11U)
7495 #define DSI_CCR_TOCKDIV3_Msk          (0x1UL << DSI_CCR_TOCKDIV3_Pos)          /*!< 0x00000800 */
7496 #define DSI_CCR_TOCKDIV3              DSI_CCR_TOCKDIV3_Msk
7497 #define DSI_CCR_TOCKDIV4_Pos          (12U)
7498 #define DSI_CCR_TOCKDIV4_Msk          (0x1UL << DSI_CCR_TOCKDIV4_Pos)          /*!< 0x00001000 */
7499 #define DSI_CCR_TOCKDIV4              DSI_CCR_TOCKDIV4_Msk
7500 #define DSI_CCR_TOCKDIV5_Pos          (13U)
7501 #define DSI_CCR_TOCKDIV5_Msk          (0x1UL << DSI_CCR_TOCKDIV5_Pos)          /*!< 0x00002000 */
7502 #define DSI_CCR_TOCKDIV5              DSI_CCR_TOCKDIV5_Msk
7503 #define DSI_CCR_TOCKDIV6_Pos          (14U)
7504 #define DSI_CCR_TOCKDIV6_Msk          (0x1UL << DSI_CCR_TOCKDIV6_Pos)          /*!< 0x00004000 */
7505 #define DSI_CCR_TOCKDIV6              DSI_CCR_TOCKDIV6_Msk
7506 #define DSI_CCR_TOCKDIV7_Pos          (15U)
7507 #define DSI_CCR_TOCKDIV7_Msk          (0x1UL << DSI_CCR_TOCKDIV7_Pos)          /*!< 0x00008000 */
7508 #define DSI_CCR_TOCKDIV7              DSI_CCR_TOCKDIV7_Msk
7509 
7510 /*******************  Bit definition for DSI_LVCIDR register  *************/
7511 #define DSI_LVCIDR_VCID_Pos           (0U)
7512 #define DSI_LVCIDR_VCID_Msk           (0x3UL << DSI_LVCIDR_VCID_Pos)           /*!< 0x00000003 */
7513 #define DSI_LVCIDR_VCID               DSI_LVCIDR_VCID_Msk                      /*!< Virtual Channel ID */
7514 #define DSI_LVCIDR_VCID0_Pos          (0U)
7515 #define DSI_LVCIDR_VCID0_Msk          (0x1UL << DSI_LVCIDR_VCID0_Pos)          /*!< 0x00000001 */
7516 #define DSI_LVCIDR_VCID0              DSI_LVCIDR_VCID0_Msk
7517 #define DSI_LVCIDR_VCID1_Pos          (1U)
7518 #define DSI_LVCIDR_VCID1_Msk          (0x1UL << DSI_LVCIDR_VCID1_Pos)          /*!< 0x00000002 */
7519 #define DSI_LVCIDR_VCID1              DSI_LVCIDR_VCID1_Msk
7520 
7521 /*******************  Bit definition for DSI_LCOLCR register  *************/
7522 #define DSI_LCOLCR_COLC_Pos           (0U)
7523 #define DSI_LCOLCR_COLC_Msk           (0xFUL << DSI_LCOLCR_COLC_Pos)           /*!< 0x0000000F */
7524 #define DSI_LCOLCR_COLC               DSI_LCOLCR_COLC_Msk                      /*!< Color Coding */
7525 #define DSI_LCOLCR_COLC0_Pos          (0U)
7526 #define DSI_LCOLCR_COLC0_Msk          (0x1UL << DSI_LCOLCR_COLC0_Pos)          /*!< 0x00000001 */
7527 #define DSI_LCOLCR_COLC0              DSI_LCOLCR_COLC0_Msk
7528 #define DSI_LCOLCR_COLC1_Pos          (1U)
7529 #define DSI_LCOLCR_COLC1_Msk          (0x1UL << DSI_LCOLCR_COLC1_Pos)          /*!< 0x00000020 */
7530 #define DSI_LCOLCR_COLC1              DSI_LCOLCR_COLC1_Msk
7531 #define DSI_LCOLCR_COLC2_Pos          (2U)
7532 #define DSI_LCOLCR_COLC2_Msk          (0x1UL << DSI_LCOLCR_COLC2_Pos)          /*!< 0x00000040 */
7533 #define DSI_LCOLCR_COLC2              DSI_LCOLCR_COLC2_Msk
7534 #define DSI_LCOLCR_COLC3_Pos          (3U)
7535 #define DSI_LCOLCR_COLC3_Msk          (0x1UL << DSI_LCOLCR_COLC3_Pos)          /*!< 0x00000080 */
7536 #define DSI_LCOLCR_COLC3              DSI_LCOLCR_COLC3_Msk
7537 
7538 #define DSI_LCOLCR_LPE_Pos            (8U)
7539 #define DSI_LCOLCR_LPE_Msk            (0x1UL << DSI_LCOLCR_LPE_Pos)            /*!< 0x00000100 */
7540 #define DSI_LCOLCR_LPE                DSI_LCOLCR_LPE_Msk                       /*!< Loosely Packet Enable */
7541 
7542 /*******************  Bit definition for DSI_LPCR register  ***************/
7543 #define DSI_LPCR_DEP_Pos              (0U)
7544 #define DSI_LPCR_DEP_Msk              (0x1UL << DSI_LPCR_DEP_Pos)              /*!< 0x00000001 */
7545 #define DSI_LPCR_DEP                  DSI_LPCR_DEP_Msk                         /*!< Data Enable Polarity */
7546 #define DSI_LPCR_VSP_Pos              (1U)
7547 #define DSI_LPCR_VSP_Msk              (0x1UL << DSI_LPCR_VSP_Pos)              /*!< 0x00000002 */
7548 #define DSI_LPCR_VSP                  DSI_LPCR_VSP_Msk                         /*!< VSYNC Polarity */
7549 #define DSI_LPCR_HSP_Pos              (2U)
7550 #define DSI_LPCR_HSP_Msk              (0x1UL << DSI_LPCR_HSP_Pos)              /*!< 0x00000004 */
7551 #define DSI_LPCR_HSP                  DSI_LPCR_HSP_Msk                         /*!< HSYNC Polarity */
7552 
7553 /*******************  Bit definition for DSI_LPMCR register  **************/
7554 #define DSI_LPMCR_VLPSIZE_Pos         (0U)
7555 #define DSI_LPMCR_VLPSIZE_Msk         (0xFFUL << DSI_LPMCR_VLPSIZE_Pos)        /*!< 0x000000FF */
7556 #define DSI_LPMCR_VLPSIZE             DSI_LPMCR_VLPSIZE_Msk                    /*!< VACT Largest Packet Size */
7557 #define DSI_LPMCR_VLPSIZE0_Pos        (0U)
7558 #define DSI_LPMCR_VLPSIZE0_Msk        (0x1UL << DSI_LPMCR_VLPSIZE0_Pos)        /*!< 0x00000001 */
7559 #define DSI_LPMCR_VLPSIZE0            DSI_LPMCR_VLPSIZE0_Msk
7560 #define DSI_LPMCR_VLPSIZE1_Pos        (1U)
7561 #define DSI_LPMCR_VLPSIZE1_Msk        (0x1UL << DSI_LPMCR_VLPSIZE1_Pos)        /*!< 0x00000002 */
7562 #define DSI_LPMCR_VLPSIZE1            DSI_LPMCR_VLPSIZE1_Msk
7563 #define DSI_LPMCR_VLPSIZE2_Pos        (2U)
7564 #define DSI_LPMCR_VLPSIZE2_Msk        (0x1UL << DSI_LPMCR_VLPSIZE2_Pos)        /*!< 0x00000004 */
7565 #define DSI_LPMCR_VLPSIZE2            DSI_LPMCR_VLPSIZE2_Msk
7566 #define DSI_LPMCR_VLPSIZE3_Pos        (3U)
7567 #define DSI_LPMCR_VLPSIZE3_Msk        (0x1UL << DSI_LPMCR_VLPSIZE3_Pos)        /*!< 0x00000008 */
7568 #define DSI_LPMCR_VLPSIZE3            DSI_LPMCR_VLPSIZE3_Msk
7569 #define DSI_LPMCR_VLPSIZE4_Pos        (4U)
7570 #define DSI_LPMCR_VLPSIZE4_Msk        (0x1UL << DSI_LPMCR_VLPSIZE4_Pos)        /*!< 0x00000010 */
7571 #define DSI_LPMCR_VLPSIZE4            DSI_LPMCR_VLPSIZE4_Msk
7572 #define DSI_LPMCR_VLPSIZE5_Pos        (5U)
7573 #define DSI_LPMCR_VLPSIZE5_Msk        (0x1UL << DSI_LPMCR_VLPSIZE5_Pos)        /*!< 0x00000020 */
7574 #define DSI_LPMCR_VLPSIZE5            DSI_LPMCR_VLPSIZE5_Msk
7575 #define DSI_LPMCR_VLPSIZE6_Pos        (6U)
7576 #define DSI_LPMCR_VLPSIZE6_Msk        (0x1UL << DSI_LPMCR_VLPSIZE6_Pos)        /*!< 0x00000040 */
7577 #define DSI_LPMCR_VLPSIZE6            DSI_LPMCR_VLPSIZE6_Msk
7578 #define DSI_LPMCR_VLPSIZE7_Pos        (7U)
7579 #define DSI_LPMCR_VLPSIZE7_Msk        (0x1UL << DSI_LPMCR_VLPSIZE7_Pos)        /*!< 0x00000080 */
7580 #define DSI_LPMCR_VLPSIZE7            DSI_LPMCR_VLPSIZE7_Msk
7581 
7582 #define DSI_LPMCR_LPSIZE_Pos          (16U)
7583 #define DSI_LPMCR_LPSIZE_Msk          (0xFFUL << DSI_LPMCR_LPSIZE_Pos)         /*!< 0x00FF0000 */
7584 #define DSI_LPMCR_LPSIZE              DSI_LPMCR_LPSIZE_Msk                     /*!< Largest Packet Size */
7585 #define DSI_LPMCR_LPSIZE0_Pos         (16U)
7586 #define DSI_LPMCR_LPSIZE0_Msk         (0x1UL << DSI_LPMCR_LPSIZE0_Pos)         /*!< 0x00010000 */
7587 #define DSI_LPMCR_LPSIZE0             DSI_LPMCR_LPSIZE0_Msk
7588 #define DSI_LPMCR_LPSIZE1_Pos         (17U)
7589 #define DSI_LPMCR_LPSIZE1_Msk         (0x1UL << DSI_LPMCR_LPSIZE1_Pos)         /*!< 0x00020000 */
7590 #define DSI_LPMCR_LPSIZE1             DSI_LPMCR_LPSIZE1_Msk
7591 #define DSI_LPMCR_LPSIZE2_Pos         (18U)
7592 #define DSI_LPMCR_LPSIZE2_Msk         (0x1UL << DSI_LPMCR_LPSIZE2_Pos)         /*!< 0x00040000 */
7593 #define DSI_LPMCR_LPSIZE2             DSI_LPMCR_LPSIZE2_Msk
7594 #define DSI_LPMCR_LPSIZE3_Pos         (19U)
7595 #define DSI_LPMCR_LPSIZE3_Msk         (0x1UL << DSI_LPMCR_LPSIZE3_Pos)         /*!< 0x00080000 */
7596 #define DSI_LPMCR_LPSIZE3             DSI_LPMCR_LPSIZE3_Msk
7597 #define DSI_LPMCR_LPSIZE4_Pos         (20U)
7598 #define DSI_LPMCR_LPSIZE4_Msk         (0x1UL << DSI_LPMCR_LPSIZE4_Pos)         /*!< 0x00100000 */
7599 #define DSI_LPMCR_LPSIZE4             DSI_LPMCR_LPSIZE4_Msk
7600 #define DSI_LPMCR_LPSIZE5_Pos         (21U)
7601 #define DSI_LPMCR_LPSIZE5_Msk         (0x1UL << DSI_LPMCR_LPSIZE5_Pos)         /*!< 0x00200000 */
7602 #define DSI_LPMCR_LPSIZE5             DSI_LPMCR_LPSIZE5_Msk
7603 #define DSI_LPMCR_LPSIZE6_Pos         (22U)
7604 #define DSI_LPMCR_LPSIZE6_Msk         (0x1UL << DSI_LPMCR_LPSIZE6_Pos)         /*!< 0x00400000 */
7605 #define DSI_LPMCR_LPSIZE6             DSI_LPMCR_LPSIZE6_Msk
7606 #define DSI_LPMCR_LPSIZE7_Pos         (23U)
7607 #define DSI_LPMCR_LPSIZE7_Msk         (0x1UL << DSI_LPMCR_LPSIZE7_Pos)         /*!< 0x00800000 */
7608 #define DSI_LPMCR_LPSIZE7             DSI_LPMCR_LPSIZE7_Msk
7609 
7610 /*******************  Bit definition for DSI_PCR register  ****************/
7611 #define DSI_PCR_ETTXE_Pos             (0U)
7612 #define DSI_PCR_ETTXE_Msk             (0x1UL << DSI_PCR_ETTXE_Pos)             /*!< 0x00000001 */
7613 #define DSI_PCR_ETTXE                 DSI_PCR_ETTXE_Msk                        /*!< EoTp Transmission Enable */
7614 #define DSI_PCR_ETRXE_Pos             (1U)
7615 #define DSI_PCR_ETRXE_Msk             (0x1UL << DSI_PCR_ETRXE_Pos)             /*!< 0x00000002 */
7616 #define DSI_PCR_ETRXE                 DSI_PCR_ETRXE_Msk                        /*!< EoTp Reception Enable */
7617 #define DSI_PCR_BTAE_Pos              (2U)
7618 #define DSI_PCR_BTAE_Msk              (0x1UL << DSI_PCR_BTAE_Pos)              /*!< 0x00000004 */
7619 #define DSI_PCR_BTAE                  DSI_PCR_BTAE_Msk                         /*!< Bus Turn Around Enable */
7620 #define DSI_PCR_ECCRXE_Pos            (3U)
7621 #define DSI_PCR_ECCRXE_Msk            (0x1UL << DSI_PCR_ECCRXE_Pos)            /*!< 0x00000008 */
7622 #define DSI_PCR_ECCRXE                DSI_PCR_ECCRXE_Msk                       /*!< ECC Reception Enable */
7623 #define DSI_PCR_CRCRXE_Pos            (4U)
7624 #define DSI_PCR_CRCRXE_Msk            (0x1UL << DSI_PCR_CRCRXE_Pos)            /*!< 0x00000010 */
7625 #define DSI_PCR_CRCRXE                DSI_PCR_CRCRXE_Msk                       /*!< CRC Reception Enable */
7626 #define DSI_PCR_ETTXLPE_Pos           (5U)
7627 #define DSI_PCR_ETTXLPE_Msk           (0x1UL << DSI_PCR_ETTXLPE_Pos)           /*!< 0x00000020 */
7628 #define DSI_PCR_ETTXLPE               DSI_PCR_ETTXLPE_Msk                      /*!< EoTp Transmission in Low-Power Enable */
7629 
7630 /*******************  Bit definition for DSI_GVCIDR register  *************/
7631 #define DSI_GVCIDR_VCIDRX_Pos         (0U)
7632 #define DSI_GVCIDR_VCIDRX_Msk         (0x3UL << DSI_GVCIDR_VCIDRX_Pos)         /*!< 0x00000003 */
7633 #define DSI_GVCIDR_VCIDRX             DSI_GVCIDR_VCIDRX_Msk                    /*!< Virtual Channel ID for Reception */
7634 #define DSI_GVCIDR_VCIDRX0_Pos        (0U)
7635 #define DSI_GVCIDR_VCIDRX0_Msk        (0x1UL << DSI_GVCIDR_VCIDRX0_Pos)        /*!< 0x00000001 */
7636 #define DSI_GVCIDR_VCIDRX0            DSI_GVCIDR_VCIDRX0_Msk
7637 #define DSI_GVCIDR_VCIDRX1_Pos        (1U)
7638 #define DSI_GVCIDR_VCIDRX1_Msk        (0x1UL << DSI_GVCIDR_VCIDRX1_Pos)        /*!< 0x00000002 */
7639 #define DSI_GVCIDR_VCIDRX1            DSI_GVCIDR_VCIDRX1_Msk
7640 #define DSI_GVCIDR_VCIDTX_Pos         (16U)
7641 #define DSI_GVCIDR_VCIDTX_Msk         (0x3UL << DSI_GVCIDR_VCIDTX_Pos)         /*!< 0x00030000 */
7642 #define DSI_GVCIDR_VCIDTX             DSI_GVCIDR_VCIDTX_Msk                    /*!< Virtual Channel ID for Transmission */
7643 #define DSI_GVCIDR_VCIDTX0_Pos        (16U)
7644 #define DSI_GVCIDR_VCIDTX0_Msk        (0x1UL << DSI_GVCIDR_VCIDTX0_Pos)        /*!< 0x00010000 */
7645 #define DSI_GVCIDR_VCIDTX0            DSI_GVCIDR_VCIDTX0_Msk
7646 #define DSI_GVCIDR_VCIDTX1_Pos        (17U)
7647 #define DSI_GVCIDR_VCIDTX1_Msk        (0x1UL << DSI_GVCIDR_VCIDRT1_Pos)        /*!< 0x00020000 */
7648 #define DSI_GVCIDR_VCIDTX1            DSI_GVCIDR_VCIDRT1_Msk
7649 
7650 /*******************  Bit definition for DSI_MCR register  ****************/
7651 #define DSI_MCR_CMDM_Pos              (0U)
7652 #define DSI_MCR_CMDM_Msk              (0x1UL << DSI_MCR_CMDM_Pos)              /*!< 0x00000001 */
7653 #define DSI_MCR_CMDM                  DSI_MCR_CMDM_Msk                         /*!< Command Mode */
7654 
7655 /*******************  Bit definition for DSI_VMCR register  ***************/
7656 #define DSI_VMCR_VMT_Pos              (0U)
7657 #define DSI_VMCR_VMT_Msk              (0x3UL << DSI_VMCR_VMT_Pos)              /*!< 0x00000003 */
7658 #define DSI_VMCR_VMT                  DSI_VMCR_VMT_Msk                         /*!< Video Mode Type */
7659 #define DSI_VMCR_VMT0_Pos             (0U)
7660 #define DSI_VMCR_VMT0_Msk             (0x1UL << DSI_VMCR_VMT0_Pos)             /*!< 0x00000001 */
7661 #define DSI_VMCR_VMT0                 DSI_VMCR_VMT0_Msk
7662 #define DSI_VMCR_VMT1_Pos             (1U)
7663 #define DSI_VMCR_VMT1_Msk             (0x1UL << DSI_VMCR_VMT1_Pos)             /*!< 0x00000002 */
7664 #define DSI_VMCR_VMT1                 DSI_VMCR_VMT1_Msk
7665 
7666 #define DSI_VMCR_LPVSAE_Pos           (8U)
7667 #define DSI_VMCR_LPVSAE_Msk           (0x1UL << DSI_VMCR_LPVSAE_Pos)           /*!< 0x00000100 */
7668 #define DSI_VMCR_LPVSAE               DSI_VMCR_LPVSAE_Msk                      /*!< Low-Power Vertical Sync Active Enable */
7669 #define DSI_VMCR_LPVBPE_Pos           (9U)
7670 #define DSI_VMCR_LPVBPE_Msk           (0x1UL << DSI_VMCR_LPVBPE_Pos)           /*!< 0x00000200 */
7671 #define DSI_VMCR_LPVBPE               DSI_VMCR_LPVBPE_Msk                      /*!< Low-power Vertical Back-Porch Enable */
7672 #define DSI_VMCR_LPVFPE_Pos           (10U)
7673 #define DSI_VMCR_LPVFPE_Msk           (0x1UL << DSI_VMCR_LPVFPE_Pos)           /*!< 0x00000400 */
7674 #define DSI_VMCR_LPVFPE               DSI_VMCR_LPVFPE_Msk                      /*!< Low-power Vertical Front-porch Enable */
7675 #define DSI_VMCR_LPVAE_Pos            (11U)
7676 #define DSI_VMCR_LPVAE_Msk            (0x1UL << DSI_VMCR_LPVAE_Pos)            /*!< 0x00000800 */
7677 #define DSI_VMCR_LPVAE                DSI_VMCR_LPVAE_Msk                       /*!< Low-Power Vertical Active Enable */
7678 #define DSI_VMCR_LPHBPE_Pos           (12U)
7679 #define DSI_VMCR_LPHBPE_Msk           (0x1UL << DSI_VMCR_LPHBPE_Pos)           /*!< 0x00001000 */
7680 #define DSI_VMCR_LPHBPE               DSI_VMCR_LPHBPE_Msk                      /*!< Low-Power Horizontal Back-Porch Enable */
7681 #define DSI_VMCR_LPHFPE_Pos           (13U)
7682 #define DSI_VMCR_LPHFPE_Msk           (0x1UL << DSI_VMCR_LPHFPE_Pos)           /*!< 0x00002000 */
7683 #define DSI_VMCR_LPHFPE               DSI_VMCR_LPHFPE_Msk                      /*!< Low-Power Horizontal Front-Porch Enable */
7684 #define DSI_VMCR_FBTAAE_Pos           (14U)
7685 #define DSI_VMCR_FBTAAE_Msk           (0x1UL << DSI_VMCR_FBTAAE_Pos)           /*!< 0x00004000 */
7686 #define DSI_VMCR_FBTAAE               DSI_VMCR_FBTAAE_Msk                      /*!< Frame Bus-Turn-Around Acknowledge Enable */
7687 #define DSI_VMCR_LPCE_Pos             (15U)
7688 #define DSI_VMCR_LPCE_Msk             (0x1UL << DSI_VMCR_LPCE_Pos)             /*!< 0x00008000 */
7689 #define DSI_VMCR_LPCE                 DSI_VMCR_LPCE_Msk                        /*!< Low-Power Command Enable */
7690 #define DSI_VMCR_PGE_Pos              (16U)
7691 #define DSI_VMCR_PGE_Msk              (0x1UL << DSI_VMCR_PGE_Pos)              /*!< 0x00010000 */
7692 #define DSI_VMCR_PGE                  DSI_VMCR_PGE_Msk                         /*!< Pattern Generator Enable */
7693 #define DSI_VMCR_PGM_Pos              (20U)
7694 #define DSI_VMCR_PGM_Msk              (0x1UL << DSI_VMCR_PGM_Pos)              /*!< 0x00100000 */
7695 #define DSI_VMCR_PGM                  DSI_VMCR_PGM_Msk                         /*!< Pattern Generator Mode */
7696 #define DSI_VMCR_PGO_Pos              (24U)
7697 #define DSI_VMCR_PGO_Msk              (0x1UL << DSI_VMCR_PGO_Pos)              /*!< 0x01000000 */
7698 #define DSI_VMCR_PGO                  DSI_VMCR_PGO_Msk                         /*!< Pattern Generator Orientation */
7699 
7700 /*******************  Bit definition for DSI_VPCR register  ***************/
7701 #define DSI_VPCR_VPSIZE_Pos           (0U)
7702 #define DSI_VPCR_VPSIZE_Msk           (0x3FFFUL << DSI_VPCR_VPSIZE_Pos)        /*!< 0x00003FFF */
7703 #define DSI_VPCR_VPSIZE               DSI_VPCR_VPSIZE_Msk                      /*!< Video Packet Size */
7704 #define DSI_VPCR_VPSIZE0_Pos          (0U)
7705 #define DSI_VPCR_VPSIZE0_Msk          (0x1UL << DSI_VPCR_VPSIZE0_Pos)          /*!< 0x00000001 */
7706 #define DSI_VPCR_VPSIZE0              DSI_VPCR_VPSIZE0_Msk
7707 #define DSI_VPCR_VPSIZE1_Pos          (1U)
7708 #define DSI_VPCR_VPSIZE1_Msk          (0x1UL << DSI_VPCR_VPSIZE1_Pos)          /*!< 0x00000002 */
7709 #define DSI_VPCR_VPSIZE1              DSI_VPCR_VPSIZE1_Msk
7710 #define DSI_VPCR_VPSIZE2_Pos          (2U)
7711 #define DSI_VPCR_VPSIZE2_Msk          (0x1UL << DSI_VPCR_VPSIZE2_Pos)          /*!< 0x00000004 */
7712 #define DSI_VPCR_VPSIZE2              DSI_VPCR_VPSIZE2_Msk
7713 #define DSI_VPCR_VPSIZE3_Pos          (3U)
7714 #define DSI_VPCR_VPSIZE3_Msk          (0x1UL << DSI_VPCR_VPSIZE3_Pos)          /*!< 0x00000008 */
7715 #define DSI_VPCR_VPSIZE3              DSI_VPCR_VPSIZE3_Msk
7716 #define DSI_VPCR_VPSIZE4_Pos          (4U)
7717 #define DSI_VPCR_VPSIZE4_Msk          (0x1UL << DSI_VPCR_VPSIZE4_Pos)          /*!< 0x00000010 */
7718 #define DSI_VPCR_VPSIZE4              DSI_VPCR_VPSIZE4_Msk
7719 #define DSI_VPCR_VPSIZE5_Pos          (5U)
7720 #define DSI_VPCR_VPSIZE5_Msk          (0x1UL << DSI_VPCR_VPSIZE5_Pos)          /*!< 0x00000020 */
7721 #define DSI_VPCR_VPSIZE5              DSI_VPCR_VPSIZE5_Msk
7722 #define DSI_VPCR_VPSIZE6_Pos          (6U)
7723 #define DSI_VPCR_VPSIZE6_Msk          (0x1UL << DSI_VPCR_VPSIZE6_Pos)          /*!< 0x00000040 */
7724 #define DSI_VPCR_VPSIZE6              DSI_VPCR_VPSIZE6_Msk
7725 #define DSI_VPCR_VPSIZE7_Pos          (7U)
7726 #define DSI_VPCR_VPSIZE7_Msk          (0x1UL << DSI_VPCR_VPSIZE7_Pos)          /*!< 0x00000080 */
7727 #define DSI_VPCR_VPSIZE7              DSI_VPCR_VPSIZE7_Msk
7728 #define DSI_VPCR_VPSIZE8_Pos          (8U)
7729 #define DSI_VPCR_VPSIZE8_Msk          (0x1UL << DSI_VPCR_VPSIZE8_Pos)          /*!< 0x00000100 */
7730 #define DSI_VPCR_VPSIZE8              DSI_VPCR_VPSIZE8_Msk
7731 #define DSI_VPCR_VPSIZE9_Pos          (9U)
7732 #define DSI_VPCR_VPSIZE9_Msk          (0x1UL << DSI_VPCR_VPSIZE9_Pos)          /*!< 0x00000200 */
7733 #define DSI_VPCR_VPSIZE9              DSI_VPCR_VPSIZE9_Msk
7734 #define DSI_VPCR_VPSIZE10_Pos         (10U)
7735 #define DSI_VPCR_VPSIZE10_Msk         (0x1UL << DSI_VPCR_VPSIZE10_Pos)         /*!< 0x00000400 */
7736 #define DSI_VPCR_VPSIZE10             DSI_VPCR_VPSIZE10_Msk
7737 #define DSI_VPCR_VPSIZE11_Pos         (11U)
7738 #define DSI_VPCR_VPSIZE11_Msk         (0x1UL << DSI_VPCR_VPSIZE11_Pos)         /*!< 0x00000800 */
7739 #define DSI_VPCR_VPSIZE11             DSI_VPCR_VPSIZE11_Msk
7740 #define DSI_VPCR_VPSIZE12_Pos         (12U)
7741 #define DSI_VPCR_VPSIZE12_Msk         (0x1UL << DSI_VPCR_VPSIZE12_Pos)         /*!< 0x00001000 */
7742 #define DSI_VPCR_VPSIZE12             DSI_VPCR_VPSIZE12_Msk
7743 #define DSI_VPCR_VPSIZE13_Pos         (13U)
7744 #define DSI_VPCR_VPSIZE13_Msk         (0x1UL << DSI_VPCR_VPSIZE13_Pos)         /*!< 0x00002000 */
7745 #define DSI_VPCR_VPSIZE13             DSI_VPCR_VPSIZE13_Msk
7746 
7747 /*******************  Bit definition for DSI_VCCR register  ***************/
7748 #define DSI_VCCR_NUMC_Pos             (0U)
7749 #define DSI_VCCR_NUMC_Msk             (0x1FFFUL << DSI_VCCR_NUMC_Pos)          /*!< 0x00001FFF */
7750 #define DSI_VCCR_NUMC                 DSI_VCCR_NUMC_Msk                        /*!< Number of Chunks */
7751 #define DSI_VCCR_NUMC0_Pos            (0U)
7752 #define DSI_VCCR_NUMC0_Msk            (0x1UL << DSI_VCCR_NUMC0_Pos)            /*!< 0x00000001 */
7753 #define DSI_VCCR_NUMC0                DSI_VCCR_NUMC0_Msk
7754 #define DSI_VCCR_NUMC1_Pos            (1U)
7755 #define DSI_VCCR_NUMC1_Msk            (0x1UL << DSI_VCCR_NUMC1_Pos)            /*!< 0x00000002 */
7756 #define DSI_VCCR_NUMC1                DSI_VCCR_NUMC1_Msk
7757 #define DSI_VCCR_NUMC2_Pos            (2U)
7758 #define DSI_VCCR_NUMC2_Msk            (0x1UL << DSI_VCCR_NUMC2_Pos)            /*!< 0x00000004 */
7759 #define DSI_VCCR_NUMC2                DSI_VCCR_NUMC2_Msk
7760 #define DSI_VCCR_NUMC3_Pos            (3U)
7761 #define DSI_VCCR_NUMC3_Msk            (0x1UL << DSI_VCCR_NUMC3_Pos)            /*!< 0x00000008 */
7762 #define DSI_VCCR_NUMC3                DSI_VCCR_NUMC3_Msk
7763 #define DSI_VCCR_NUMC4_Pos            (4U)
7764 #define DSI_VCCR_NUMC4_Msk            (0x1UL << DSI_VCCR_NUMC4_Pos)            /*!< 0x00000010 */
7765 #define DSI_VCCR_NUMC4                DSI_VCCR_NUMC4_Msk
7766 #define DSI_VCCR_NUMC5_Pos            (5U)
7767 #define DSI_VCCR_NUMC5_Msk            (0x1UL << DSI_VCCR_NUMC5_Pos)            /*!< 0x00000020 */
7768 #define DSI_VCCR_NUMC5                DSI_VCCR_NUMC5_Msk
7769 #define DSI_VCCR_NUMC6_Pos            (6U)
7770 #define DSI_VCCR_NUMC6_Msk            (0x1UL << DSI_VCCR_NUMC6_Pos)            /*!< 0x00000040 */
7771 #define DSI_VCCR_NUMC6                DSI_VCCR_NUMC6_Msk
7772 #define DSI_VCCR_NUMC7_Pos            (7U)
7773 #define DSI_VCCR_NUMC7_Msk            (0x1UL << DSI_VCCR_NUMC7_Pos)            /*!< 0x00000080 */
7774 #define DSI_VCCR_NUMC7                DSI_VCCR_NUMC7_Msk
7775 #define DSI_VCCR_NUMC8_Pos            (8U)
7776 #define DSI_VCCR_NUMC8_Msk            (0x1UL << DSI_VCCR_NUMC8_Pos)            /*!< 0x00000100 */
7777 #define DSI_VCCR_NUMC8                DSI_VCCR_NUMC8_Msk
7778 #define DSI_VCCR_NUMC9_Pos            (9U)
7779 #define DSI_VCCR_NUMC9_Msk            (0x1UL << DSI_VCCR_NUMC9_Pos)            /*!< 0x00000200 */
7780 #define DSI_VCCR_NUMC9                DSI_VCCR_NUMC9_Msk
7781 #define DSI_VCCR_NUMC10_Pos           (10U)
7782 #define DSI_VCCR_NUMC10_Msk           (0x1UL << DSI_VCCR_NUMC10_Pos)           /*!< 0x00000400 */
7783 #define DSI_VCCR_NUMC10               DSI_VCCR_NUMC10_Msk
7784 #define DSI_VCCR_NUMC11_Pos           (11U)
7785 #define DSI_VCCR_NUMC11_Msk           (0x1UL << DSI_VCCR_NUMC11_Pos)           /*!< 0x00000800 */
7786 #define DSI_VCCR_NUMC11               DSI_VCCR_NUMC11_Msk
7787 #define DSI_VCCR_NUMC12_Pos           (12U)
7788 #define DSI_VCCR_NUMC12_Msk           (0x1UL << DSI_VCCR_NUMC12_Pos)           /*!< 0x00001000 */
7789 #define DSI_VCCR_NUMC12               DSI_VCCR_NUMC12_Msk
7790 
7791 /*******************  Bit definition for DSI_VNPCR register  **************/
7792 #define DSI_VNPCR_NPSIZE_Pos          (0U)
7793 #define DSI_VNPCR_NPSIZE_Msk          (0x1FFFUL << DSI_VNPCR_NPSIZE_Pos)       /*!< 0x00001FFF */
7794 #define DSI_VNPCR_NPSIZE              DSI_VNPCR_NPSIZE_Msk                     /*!< Null Packet Size */
7795 #define DSI_VNPCR_NPSIZE0_Pos         (0U)
7796 #define DSI_VNPCR_NPSIZE0_Msk         (0x1UL << DSI_VNPCR_NPSIZE0_Pos)         /*!< 0x00000001 */
7797 #define DSI_VNPCR_NPSIZE0             DSI_VNPCR_NPSIZE0_Msk
7798 #define DSI_VNPCR_NPSIZE1_Pos         (1U)
7799 #define DSI_VNPCR_NPSIZE1_Msk         (0x1UL << DSI_VNPCR_NPSIZE1_Pos)         /*!< 0x00000002 */
7800 #define DSI_VNPCR_NPSIZE1             DSI_VNPCR_NPSIZE1_Msk
7801 #define DSI_VNPCR_NPSIZE2_Pos         (2U)
7802 #define DSI_VNPCR_NPSIZE2_Msk         (0x1UL << DSI_VNPCR_NPSIZE2_Pos)         /*!< 0x00000004 */
7803 #define DSI_VNPCR_NPSIZE2             DSI_VNPCR_NPSIZE2_Msk
7804 #define DSI_VNPCR_NPSIZE3_Pos         (3U)
7805 #define DSI_VNPCR_NPSIZE3_Msk         (0x1UL << DSI_VNPCR_NPSIZE3_Pos)         /*!< 0x00000008 */
7806 #define DSI_VNPCR_NPSIZE3             DSI_VNPCR_NPSIZE3_Msk
7807 #define DSI_VNPCR_NPSIZE4_Pos         (4U)
7808 #define DSI_VNPCR_NPSIZE4_Msk         (0x1UL << DSI_VNPCR_NPSIZE4_Pos)         /*!< 0x00000010 */
7809 #define DSI_VNPCR_NPSIZE4             DSI_VNPCR_NPSIZE4_Msk
7810 #define DSI_VNPCR_NPSIZE5_Pos         (5U)
7811 #define DSI_VNPCR_NPSIZE5_Msk         (0x1UL << DSI_VNPCR_NPSIZE5_Pos)         /*!< 0x00000020 */
7812 #define DSI_VNPCR_NPSIZE5             DSI_VNPCR_NPSIZE5_Msk
7813 #define DSI_VNPCR_NPSIZE6_Pos         (6U)
7814 #define DSI_VNPCR_NPSIZE6_Msk         (0x1UL << DSI_VNPCR_NPSIZE6_Pos)         /*!< 0x00000040 */
7815 #define DSI_VNPCR_NPSIZE6             DSI_VNPCR_NPSIZE6_Msk
7816 #define DSI_VNPCR_NPSIZE7_Pos         (7U)
7817 #define DSI_VNPCR_NPSIZE7_Msk         (0x1UL << DSI_VNPCR_NPSIZE7_Pos)         /*!< 0x00000080 */
7818 #define DSI_VNPCR_NPSIZE7             DSI_VNPCR_NPSIZE7_Msk
7819 #define DSI_VNPCR_NPSIZE8_Pos         (8U)
7820 #define DSI_VNPCR_NPSIZE8_Msk         (0x1UL << DSI_VNPCR_NPSIZE8_Pos)         /*!< 0x00000100 */
7821 #define DSI_VNPCR_NPSIZE8             DSI_VNPCR_NPSIZE8_Msk
7822 #define DSI_VNPCR_NPSIZE9_Pos         (9U)
7823 #define DSI_VNPCR_NPSIZE9_Msk         (0x1UL << DSI_VNPCR_NPSIZE9_Pos)         /*!< 0x00000200 */
7824 #define DSI_VNPCR_NPSIZE9             DSI_VNPCR_NPSIZE9_Msk
7825 #define DSI_VNPCR_NPSIZE10_Pos        (10U)
7826 #define DSI_VNPCR_NPSIZE10_Msk        (0x1UL << DSI_VNPCR_NPSIZE10_Pos)        /*!< 0x00000400 */
7827 #define DSI_VNPCR_NPSIZE10            DSI_VNPCR_NPSIZE10_Msk
7828 #define DSI_VNPCR_NPSIZE11_Pos        (11U)
7829 #define DSI_VNPCR_NPSIZE11_Msk        (0x1UL << DSI_VNPCR_NPSIZE11_Pos)        /*!< 0x00000800 */
7830 #define DSI_VNPCR_NPSIZE11            DSI_VNPCR_NPSIZE11_Msk
7831 #define DSI_VNPCR_NPSIZE12_Pos        (12U)
7832 #define DSI_VNPCR_NPSIZE12_Msk        (0x1UL << DSI_VNPCR_NPSIZE12_Pos)        /*!< 0x00001000 */
7833 #define DSI_VNPCR_NPSIZE12            DSI_VNPCR_NPSIZE12_Msk
7834 
7835 /*******************  Bit definition for DSI_VHSACR register  *************/
7836 #define DSI_VHSACR_HSA_Pos            (0U)
7837 #define DSI_VHSACR_HSA_Msk            (0xFFFUL << DSI_VHSACR_HSA_Pos)          /*!< 0x00000FFF */
7838 #define DSI_VHSACR_HSA                DSI_VHSACR_HSA_Msk                       /*!< Horizontal Synchronism Active duration */
7839 #define DSI_VHSACR_HSA0_Pos           (0U)
7840 #define DSI_VHSACR_HSA0_Msk           (0x1UL << DSI_VHSACR_HSA0_Pos)           /*!< 0x00000001 */
7841 #define DSI_VHSACR_HSA0               DSI_VHSACR_HSA0_Msk
7842 #define DSI_VHSACR_HSA1_Pos           (1U)
7843 #define DSI_VHSACR_HSA1_Msk           (0x1UL << DSI_VHSACR_HSA1_Pos)           /*!< 0x00000002 */
7844 #define DSI_VHSACR_HSA1               DSI_VHSACR_HSA1_Msk
7845 #define DSI_VHSACR_HSA2_Pos           (2U)
7846 #define DSI_VHSACR_HSA2_Msk           (0x1UL << DSI_VHSACR_HSA2_Pos)           /*!< 0x00000004 */
7847 #define DSI_VHSACR_HSA2               DSI_VHSACR_HSA2_Msk
7848 #define DSI_VHSACR_HSA3_Pos           (3U)
7849 #define DSI_VHSACR_HSA3_Msk           (0x1UL << DSI_VHSACR_HSA3_Pos)           /*!< 0x00000008 */
7850 #define DSI_VHSACR_HSA3               DSI_VHSACR_HSA3_Msk
7851 #define DSI_VHSACR_HSA4_Pos           (4U)
7852 #define DSI_VHSACR_HSA4_Msk           (0x1UL << DSI_VHSACR_HSA4_Pos)           /*!< 0x00000010 */
7853 #define DSI_VHSACR_HSA4               DSI_VHSACR_HSA4_Msk
7854 #define DSI_VHSACR_HSA5_Pos           (5U)
7855 #define DSI_VHSACR_HSA5_Msk           (0x1UL << DSI_VHSACR_HSA5_Pos)           /*!< 0x00000020 */
7856 #define DSI_VHSACR_HSA5               DSI_VHSACR_HSA5_Msk
7857 #define DSI_VHSACR_HSA6_Pos           (6U)
7858 #define DSI_VHSACR_HSA6_Msk           (0x1UL << DSI_VHSACR_HSA6_Pos)           /*!< 0x00000040 */
7859 #define DSI_VHSACR_HSA6               DSI_VHSACR_HSA6_Msk
7860 #define DSI_VHSACR_HSA7_Pos           (7U)
7861 #define DSI_VHSACR_HSA7_Msk           (0x1UL << DSI_VHSACR_HSA7_Pos)           /*!< 0x00000080 */
7862 #define DSI_VHSACR_HSA7               DSI_VHSACR_HSA7_Msk
7863 #define DSI_VHSACR_HSA8_Pos           (8U)
7864 #define DSI_VHSACR_HSA8_Msk           (0x1UL << DSI_VHSACR_HSA8_Pos)           /*!< 0x00000100 */
7865 #define DSI_VHSACR_HSA8               DSI_VHSACR_HSA8_Msk
7866 #define DSI_VHSACR_HSA9_Pos           (9U)
7867 #define DSI_VHSACR_HSA9_Msk           (0x1UL << DSI_VHSACR_HSA9_Pos)           /*!< 0x00000200 */
7868 #define DSI_VHSACR_HSA9               DSI_VHSACR_HSA9_Msk
7869 #define DSI_VHSACR_HSA10_Pos          (10U)
7870 #define DSI_VHSACR_HSA10_Msk          (0x1UL << DSI_VHSACR_HSA10_Pos)          /*!< 0x00000400 */
7871 #define DSI_VHSACR_HSA10              DSI_VHSACR_HSA10_Msk
7872 #define DSI_VHSACR_HSA11_Pos          (11U)
7873 #define DSI_VHSACR_HSA11_Msk          (0x1UL << DSI_VHSACR_HSA11_Pos)          /*!< 0x00000800 */
7874 #define DSI_VHSACR_HSA11              DSI_VHSACR_HSA11_Msk
7875 
7876 /*******************  Bit definition for DSI_VHBPCR register  *************/
7877 #define DSI_VHBPCR_HBP_Pos            (0U)
7878 #define DSI_VHBPCR_HBP_Msk            (0xFFFUL << DSI_VHBPCR_HBP_Pos)          /*!< 0x00000FFF */
7879 #define DSI_VHBPCR_HBP                DSI_VHBPCR_HBP_Msk                       /*!< Horizontal Back-Porch duration */
7880 #define DSI_VHBPCR_HBP0_Pos           (0U)
7881 #define DSI_VHBPCR_HBP0_Msk           (0x1UL << DSI_VHBPCR_HBP0_Pos)           /*!< 0x00000001 */
7882 #define DSI_VHBPCR_HBP0               DSI_VHBPCR_HBP0_Msk
7883 #define DSI_VHBPCR_HBP1_Pos           (1U)
7884 #define DSI_VHBPCR_HBP1_Msk           (0x1UL << DSI_VHBPCR_HBP1_Pos)           /*!< 0x00000002 */
7885 #define DSI_VHBPCR_HBP1               DSI_VHBPCR_HBP1_Msk
7886 #define DSI_VHBPCR_HBP2_Pos           (2U)
7887 #define DSI_VHBPCR_HBP2_Msk           (0x1UL << DSI_VHBPCR_HBP2_Pos)           /*!< 0x00000004 */
7888 #define DSI_VHBPCR_HBP2               DSI_VHBPCR_HBP2_Msk
7889 #define DSI_VHBPCR_HBP3_Pos           (3U)
7890 #define DSI_VHBPCR_HBP3_Msk           (0x1UL << DSI_VHBPCR_HBP3_Pos)           /*!< 0x00000008 */
7891 #define DSI_VHBPCR_HBP3               DSI_VHBPCR_HBP3_Msk
7892 #define DSI_VHBPCR_HBP4_Pos           (4U)
7893 #define DSI_VHBPCR_HBP4_Msk           (0x1UL << DSI_VHBPCR_HBP4_Pos)           /*!< 0x00000010 */
7894 #define DSI_VHBPCR_HBP4               DSI_VHBPCR_HBP4_Msk
7895 #define DSI_VHBPCR_HBP5_Pos           (5U)
7896 #define DSI_VHBPCR_HBP5_Msk           (0x1UL << DSI_VHBPCR_HBP5_Pos)           /*!< 0x00000020 */
7897 #define DSI_VHBPCR_HBP5               DSI_VHBPCR_HBP5_Msk
7898 #define DSI_VHBPCR_HBP6_Pos           (6U)
7899 #define DSI_VHBPCR_HBP6_Msk           (0x1UL << DSI_VHBPCR_HBP6_Pos)           /*!< 0x00000040 */
7900 #define DSI_VHBPCR_HBP6               DSI_VHBPCR_HBP6_Msk
7901 #define DSI_VHBPCR_HBP7_Pos           (7U)
7902 #define DSI_VHBPCR_HBP7_Msk           (0x1UL << DSI_VHBPCR_HBP7_Pos)           /*!< 0x00000080 */
7903 #define DSI_VHBPCR_HBP7               DSI_VHBPCR_HBP7_Msk
7904 #define DSI_VHBPCR_HBP8_Pos           (8U)
7905 #define DSI_VHBPCR_HBP8_Msk           (0x1UL << DSI_VHBPCR_HBP8_Pos)           /*!< 0x00000100 */
7906 #define DSI_VHBPCR_HBP8               DSI_VHBPCR_HBP8_Msk
7907 #define DSI_VHBPCR_HBP9_Pos           (9U)
7908 #define DSI_VHBPCR_HBP9_Msk           (0x1UL << DSI_VHBPCR_HBP9_Pos)           /*!< 0x00000200 */
7909 #define DSI_VHBPCR_HBP9               DSI_VHBPCR_HBP9_Msk
7910 #define DSI_VHBPCR_HBP10_Pos          (10U)
7911 #define DSI_VHBPCR_HBP10_Msk          (0x1UL << DSI_VHBPCR_HBP10_Pos)          /*!< 0x00000400 */
7912 #define DSI_VHBPCR_HBP10              DSI_VHBPCR_HBP10_Msk
7913 #define DSI_VHBPCR_HBP11_Pos          (11U)
7914 #define DSI_VHBPCR_HBP11_Msk          (0x1UL << DSI_VHBPCR_HBP11_Pos)          /*!< 0x00000800 */
7915 #define DSI_VHBPCR_HBP11              DSI_VHBPCR_HBP11_Msk
7916 
7917 /*******************  Bit definition for DSI_VLCR register  ***************/
7918 #define DSI_VLCR_HLINE_Pos            (0U)
7919 #define DSI_VLCR_HLINE_Msk            (0x7FFFUL << DSI_VLCR_HLINE_Pos)         /*!< 0x00007FFF */
7920 #define DSI_VLCR_HLINE                DSI_VLCR_HLINE_Msk                       /*!< Horizontal Line duration */
7921 #define DSI_VLCR_HLINE0_Pos           (0U)
7922 #define DSI_VLCR_HLINE0_Msk           (0x1UL << DSI_VLCR_HLINE0_Pos)           /*!< 0x00000001 */
7923 #define DSI_VLCR_HLINE0               DSI_VLCR_HLINE0_Msk
7924 #define DSI_VLCR_HLINE1_Pos           (1U)
7925 #define DSI_VLCR_HLINE1_Msk           (0x1UL << DSI_VLCR_HLINE1_Pos)           /*!< 0x00000002 */
7926 #define DSI_VLCR_HLINE1               DSI_VLCR_HLINE1_Msk
7927 #define DSI_VLCR_HLINE2_Pos           (2U)
7928 #define DSI_VLCR_HLINE2_Msk           (0x1UL << DSI_VLCR_HLINE2_Pos)           /*!< 0x00000004 */
7929 #define DSI_VLCR_HLINE2               DSI_VLCR_HLINE2_Msk
7930 #define DSI_VLCR_HLINE3_Pos           (3U)
7931 #define DSI_VLCR_HLINE3_Msk           (0x1UL << DSI_VLCR_HLINE3_Pos)           /*!< 0x00000008 */
7932 #define DSI_VLCR_HLINE3               DSI_VLCR_HLINE3_Msk
7933 #define DSI_VLCR_HLINE4_Pos           (4U)
7934 #define DSI_VLCR_HLINE4_Msk           (0x1UL << DSI_VLCR_HLINE4_Pos)           /*!< 0x00000010 */
7935 #define DSI_VLCR_HLINE4               DSI_VLCR_HLINE4_Msk
7936 #define DSI_VLCR_HLINE5_Pos           (5U)
7937 #define DSI_VLCR_HLINE5_Msk           (0x1UL << DSI_VLCR_HLINE5_Pos)           /*!< 0x00000020 */
7938 #define DSI_VLCR_HLINE5               DSI_VLCR_HLINE5_Msk
7939 #define DSI_VLCR_HLINE6_Pos           (6U)
7940 #define DSI_VLCR_HLINE6_Msk           (0x1UL << DSI_VLCR_HLINE6_Pos)           /*!< 0x00000040 */
7941 #define DSI_VLCR_HLINE6               DSI_VLCR_HLINE6_Msk
7942 #define DSI_VLCR_HLINE7_Pos           (7U)
7943 #define DSI_VLCR_HLINE7_Msk           (0x1UL << DSI_VLCR_HLINE7_Pos)           /*!< 0x00000080 */
7944 #define DSI_VLCR_HLINE7               DSI_VLCR_HLINE7_Msk
7945 #define DSI_VLCR_HLINE8_Pos           (8U)
7946 #define DSI_VLCR_HLINE8_Msk           (0x1UL << DSI_VLCR_HLINE8_Pos)           /*!< 0x00000100 */
7947 #define DSI_VLCR_HLINE8               DSI_VLCR_HLINE8_Msk
7948 #define DSI_VLCR_HLINE9_Pos           (9U)
7949 #define DSI_VLCR_HLINE9_Msk           (0x1UL << DSI_VLCR_HLINE9_Pos)           /*!< 0x00000200 */
7950 #define DSI_VLCR_HLINE9               DSI_VLCR_HLINE9_Msk
7951 #define DSI_VLCR_HLINE10_Pos          (10U)
7952 #define DSI_VLCR_HLINE10_Msk          (0x1UL << DSI_VLCR_HLINE10_Pos)          /*!< 0x00000400 */
7953 #define DSI_VLCR_HLINE10              DSI_VLCR_HLINE10_Msk
7954 #define DSI_VLCR_HLINE11_Pos          (11U)
7955 #define DSI_VLCR_HLINE11_Msk          (0x1UL << DSI_VLCR_HLINE11_Pos)          /*!< 0x00000800 */
7956 #define DSI_VLCR_HLINE11              DSI_VLCR_HLINE11_Msk
7957 #define DSI_VLCR_HLINE12_Pos          (12U)
7958 #define DSI_VLCR_HLINE12_Msk          (0x1UL << DSI_VLCR_HLINE12_Pos)          /*!< 0x00001000 */
7959 #define DSI_VLCR_HLINE12              DSI_VLCR_HLINE12_Msk
7960 #define DSI_VLCR_HLINE13_Pos          (13U)
7961 #define DSI_VLCR_HLINE13_Msk          (0x1UL << DSI_VLCR_HLINE13_Pos)          /*!< 0x00002000 */
7962 #define DSI_VLCR_HLINE13              DSI_VLCR_HLINE13_Msk
7963 #define DSI_VLCR_HLINE14_Pos          (14U)
7964 #define DSI_VLCR_HLINE14_Msk          (0x1UL << DSI_VLCR_HLINE14_Pos)          /*!< 0x00004000 */
7965 #define DSI_VLCR_HLINE14              DSI_VLCR_HLINE14_Msk
7966 
7967 /*******************  Bit definition for DSI_VVSACR register  *************/
7968 #define DSI_VVSACR_VSA_Pos            (0U)
7969 #define DSI_VVSACR_VSA_Msk            (0x3FFUL << DSI_VVSACR_VSA_Pos)          /*!< 0x000003FF */
7970 #define DSI_VVSACR_VSA                DSI_VVSACR_VSA_Msk                       /*!< Vertical Synchronism Active duration */
7971 #define DSI_VVSACR_VSA0_Pos           (0U)
7972 #define DSI_VVSACR_VSA0_Msk           (0x1UL << DSI_VVSACR_VSA0_Pos)           /*!< 0x00000001 */
7973 #define DSI_VVSACR_VSA0               DSI_VVSACR_VSA0_Msk
7974 #define DSI_VVSACR_VSA1_Pos           (1U)
7975 #define DSI_VVSACR_VSA1_Msk           (0x1UL << DSI_VVSACR_VSA1_Pos)           /*!< 0x00000002 */
7976 #define DSI_VVSACR_VSA1               DSI_VVSACR_VSA1_Msk
7977 #define DSI_VVSACR_VSA2_Pos           (2U)
7978 #define DSI_VVSACR_VSA2_Msk           (0x1UL << DSI_VVSACR_VSA2_Pos)           /*!< 0x00000004 */
7979 #define DSI_VVSACR_VSA2               DSI_VVSACR_VSA2_Msk
7980 #define DSI_VVSACR_VSA3_Pos           (3U)
7981 #define DSI_VVSACR_VSA3_Msk           (0x1UL << DSI_VVSACR_VSA3_Pos)           /*!< 0x00000008 */
7982 #define DSI_VVSACR_VSA3               DSI_VVSACR_VSA3_Msk
7983 #define DSI_VVSACR_VSA4_Pos           (4U)
7984 #define DSI_VVSACR_VSA4_Msk           (0x1UL << DSI_VVSACR_VSA4_Pos)           /*!< 0x00000010 */
7985 #define DSI_VVSACR_VSA4               DSI_VVSACR_VSA4_Msk
7986 #define DSI_VVSACR_VSA5_Pos           (5U)
7987 #define DSI_VVSACR_VSA5_Msk           (0x1UL << DSI_VVSACR_VSA5_Pos)           /*!< 0x00000020 */
7988 #define DSI_VVSACR_VSA5               DSI_VVSACR_VSA5_Msk
7989 #define DSI_VVSACR_VSA6_Pos           (6U)
7990 #define DSI_VVSACR_VSA6_Msk           (0x1UL << DSI_VVSACR_VSA6_Pos)           /*!< 0x00000040 */
7991 #define DSI_VVSACR_VSA6               DSI_VVSACR_VSA6_Msk
7992 #define DSI_VVSACR_VSA7_Pos           (7U)
7993 #define DSI_VVSACR_VSA7_Msk           (0x1UL << DSI_VVSACR_VSA7_Pos)           /*!< 0x00000080 */
7994 #define DSI_VVSACR_VSA7               DSI_VVSACR_VSA7_Msk
7995 #define DSI_VVSACR_VSA8_Pos           (8U)
7996 #define DSI_VVSACR_VSA8_Msk           (0x1UL << DSI_VVSACR_VSA8_Pos)           /*!< 0x00000100 */
7997 #define DSI_VVSACR_VSA8               DSI_VVSACR_VSA8_Msk
7998 #define DSI_VVSACR_VSA9_Pos           (9U)
7999 #define DSI_VVSACR_VSA9_Msk           (0x1UL << DSI_VVSACR_VSA9_Pos)           /*!< 0x00000200 */
8000 #define DSI_VVSACR_VSA9               DSI_VVSACR_VSA9_Msk
8001 
8002 /*******************  Bit definition for DSI_VVBPCR register  *************/
8003 #define DSI_VVBPCR_VBP_Pos            (0U)
8004 #define DSI_VVBPCR_VBP_Msk            (0x3FFUL << DSI_VVBPCR_VBP_Pos)          /*!< 0x000003FF */
8005 #define DSI_VVBPCR_VBP                DSI_VVBPCR_VBP_Msk                       /*!< Vertical Back-Porch duration */
8006 #define DSI_VVBPCR_VBP0_Pos           (0U)
8007 #define DSI_VVBPCR_VBP0_Msk           (0x1UL << DSI_VVBPCR_VBP0_Pos)           /*!< 0x00000001 */
8008 #define DSI_VVBPCR_VBP0               DSI_VVBPCR_VBP0_Msk
8009 #define DSI_VVBPCR_VBP1_Pos           (1U)
8010 #define DSI_VVBPCR_VBP1_Msk           (0x1UL << DSI_VVBPCR_VBP1_Pos)           /*!< 0x00000002 */
8011 #define DSI_VVBPCR_VBP1               DSI_VVBPCR_VBP1_Msk
8012 #define DSI_VVBPCR_VBP2_Pos           (2U)
8013 #define DSI_VVBPCR_VBP2_Msk           (0x1UL << DSI_VVBPCR_VBP2_Pos)           /*!< 0x00000004 */
8014 #define DSI_VVBPCR_VBP2               DSI_VVBPCR_VBP2_Msk
8015 #define DSI_VVBPCR_VBP3_Pos           (3U)
8016 #define DSI_VVBPCR_VBP3_Msk           (0x1UL << DSI_VVBPCR_VBP3_Pos)           /*!< 0x00000008 */
8017 #define DSI_VVBPCR_VBP3               DSI_VVBPCR_VBP3_Msk
8018 #define DSI_VVBPCR_VBP4_Pos           (4U)
8019 #define DSI_VVBPCR_VBP4_Msk           (0x1UL << DSI_VVBPCR_VBP4_Pos)           /*!< 0x00000010 */
8020 #define DSI_VVBPCR_VBP4               DSI_VVBPCR_VBP4_Msk
8021 #define DSI_VVBPCR_VBP5_Pos           (5U)
8022 #define DSI_VVBPCR_VBP5_Msk           (0x1UL << DSI_VVBPCR_VBP5_Pos)           /*!< 0x00000020 */
8023 #define DSI_VVBPCR_VBP5               DSI_VVBPCR_VBP5_Msk
8024 #define DSI_VVBPCR_VBP6_Pos           (6U)
8025 #define DSI_VVBPCR_VBP6_Msk           (0x1UL << DSI_VVBPCR_VBP6_Pos)           /*!< 0x00000040 */
8026 #define DSI_VVBPCR_VBP6               DSI_VVBPCR_VBP6_Msk
8027 #define DSI_VVBPCR_VBP7_Pos           (7U)
8028 #define DSI_VVBPCR_VBP7_Msk           (0x1UL << DSI_VVBPCR_VBP7_Pos)           /*!< 0x00000080 */
8029 #define DSI_VVBPCR_VBP7               DSI_VVBPCR_VBP7_Msk
8030 #define DSI_VVBPCR_VBP8_Pos           (8U)
8031 #define DSI_VVBPCR_VBP8_Msk           (0x1UL << DSI_VVBPCR_VBP8_Pos)           /*!< 0x00000100 */
8032 #define DSI_VVBPCR_VBP8               DSI_VVBPCR_VBP8_Msk
8033 #define DSI_VVBPCR_VBP9_Pos           (9U)
8034 #define DSI_VVBPCR_VBP9_Msk           (0x1UL << DSI_VVBPCR_VBP9_Pos)           /*!< 0x00000200 */
8035 #define DSI_VVBPCR_VBP9               DSI_VVBPCR_VBP9_Msk
8036 
8037 /*******************  Bit definition for DSI_VVFPCR register  *************/
8038 #define DSI_VVFPCR_VFP_Pos            (0U)
8039 #define DSI_VVFPCR_VFP_Msk            (0x3FFUL << DSI_VVFPCR_VFP_Pos)          /*!< 0x000003FF */
8040 #define DSI_VVFPCR_VFP                DSI_VVFPCR_VFP_Msk                       /*!< Vertical Front-Porch duration */
8041 #define DSI_VVFPCR_VFP0_Pos           (0U)
8042 #define DSI_VVFPCR_VFP0_Msk           (0x1UL << DSI_VVFPCR_VFP0_Pos)           /*!< 0x00000001 */
8043 #define DSI_VVFPCR_VFP0               DSI_VVFPCR_VFP0_Msk
8044 #define DSI_VVFPCR_VFP1_Pos           (1U)
8045 #define DSI_VVFPCR_VFP1_Msk           (0x1UL << DSI_VVFPCR_VFP1_Pos)           /*!< 0x00000002 */
8046 #define DSI_VVFPCR_VFP1               DSI_VVFPCR_VFP1_Msk
8047 #define DSI_VVFPCR_VFP2_Pos           (2U)
8048 #define DSI_VVFPCR_VFP2_Msk           (0x1UL << DSI_VVFPCR_VFP2_Pos)           /*!< 0x00000004 */
8049 #define DSI_VVFPCR_VFP2               DSI_VVFPCR_VFP2_Msk
8050 #define DSI_VVFPCR_VFP3_Pos           (3U)
8051 #define DSI_VVFPCR_VFP3_Msk           (0x1UL << DSI_VVFPCR_VFP3_Pos)           /*!< 0x00000008 */
8052 #define DSI_VVFPCR_VFP3               DSI_VVFPCR_VFP3_Msk
8053 #define DSI_VVFPCR_VFP4_Pos           (4U)
8054 #define DSI_VVFPCR_VFP4_Msk           (0x1UL << DSI_VVFPCR_VFP4_Pos)           /*!< 0x00000010 */
8055 #define DSI_VVFPCR_VFP4               DSI_VVFPCR_VFP4_Msk
8056 #define DSI_VVFPCR_VFP5_Pos           (5U)
8057 #define DSI_VVFPCR_VFP5_Msk           (0x1UL << DSI_VVFPCR_VFP5_Pos)           /*!< 0x00000020 */
8058 #define DSI_VVFPCR_VFP5               DSI_VVFPCR_VFP5_Msk
8059 #define DSI_VVFPCR_VFP6_Pos           (6U)
8060 #define DSI_VVFPCR_VFP6_Msk           (0x1UL << DSI_VVFPCR_VFP6_Pos)           /*!< 0x00000040 */
8061 #define DSI_VVFPCR_VFP6               DSI_VVFPCR_VFP6_Msk
8062 #define DSI_VVFPCR_VFP7_Pos           (7U)
8063 #define DSI_VVFPCR_VFP7_Msk           (0x1UL << DSI_VVFPCR_VFP7_Pos)           /*!< 0x00000080 */
8064 #define DSI_VVFPCR_VFP7               DSI_VVFPCR_VFP7_Msk
8065 #define DSI_VVFPCR_VFP8_Pos           (8U)
8066 #define DSI_VVFPCR_VFP8_Msk           (0x1UL << DSI_VVFPCR_VFP8_Pos)           /*!< 0x00000100 */
8067 #define DSI_VVFPCR_VFP8               DSI_VVFPCR_VFP8_Msk
8068 #define DSI_VVFPCR_VFP9_Pos           (9U)
8069 #define DSI_VVFPCR_VFP9_Msk           (0x1UL << DSI_VVFPCR_VFP9_Pos)           /*!< 0x00000200 */
8070 #define DSI_VVFPCR_VFP9               DSI_VVFPCR_VFP9_Msk
8071 
8072 /*******************  Bit definition for DSI_VVACR register  **************/
8073 #define DSI_VVACR_VA_Pos              (0U)
8074 #define DSI_VVACR_VA_Msk              (0x3FFFUL << DSI_VVACR_VA_Pos)           /*!< 0x00003FFF */
8075 #define DSI_VVACR_VA                  DSI_VVACR_VA_Msk                         /*!< Vertical Active duration */
8076 #define DSI_VVACR_VA0_Pos             (0U)
8077 #define DSI_VVACR_VA0_Msk             (0x1UL << DSI_VVACR_VA0_Pos)             /*!< 0x00000001 */
8078 #define DSI_VVACR_VA0                 DSI_VVACR_VA0_Msk
8079 #define DSI_VVACR_VA1_Pos             (1U)
8080 #define DSI_VVACR_VA1_Msk             (0x1UL << DSI_VVACR_VA1_Pos)             /*!< 0x00000002 */
8081 #define DSI_VVACR_VA1                 DSI_VVACR_VA1_Msk
8082 #define DSI_VVACR_VA2_Pos             (2U)
8083 #define DSI_VVACR_VA2_Msk             (0x1UL << DSI_VVACR_VA2_Pos)             /*!< 0x00000004 */
8084 #define DSI_VVACR_VA2                 DSI_VVACR_VA2_Msk
8085 #define DSI_VVACR_VA3_Pos             (3U)
8086 #define DSI_VVACR_VA3_Msk             (0x1UL << DSI_VVACR_VA3_Pos)             /*!< 0x00000008 */
8087 #define DSI_VVACR_VA3                 DSI_VVACR_VA3_Msk
8088 #define DSI_VVACR_VA4_Pos             (4U)
8089 #define DSI_VVACR_VA4_Msk             (0x1UL << DSI_VVACR_VA4_Pos)             /*!< 0x00000010 */
8090 #define DSI_VVACR_VA4                 DSI_VVACR_VA4_Msk
8091 #define DSI_VVACR_VA5_Pos             (5U)
8092 #define DSI_VVACR_VA5_Msk             (0x1UL << DSI_VVACR_VA5_Pos)             /*!< 0x00000020 */
8093 #define DSI_VVACR_VA5                 DSI_VVACR_VA5_Msk
8094 #define DSI_VVACR_VA6_Pos             (6U)
8095 #define DSI_VVACR_VA6_Msk             (0x1UL << DSI_VVACR_VA6_Pos)             /*!< 0x00000040 */
8096 #define DSI_VVACR_VA6                 DSI_VVACR_VA6_Msk
8097 #define DSI_VVACR_VA7_Pos             (7U)
8098 #define DSI_VVACR_VA7_Msk             (0x1UL << DSI_VVACR_VA7_Pos)             /*!< 0x00000080 */
8099 #define DSI_VVACR_VA7                 DSI_VVACR_VA7_Msk
8100 #define DSI_VVACR_VA8_Pos             (8U)
8101 #define DSI_VVACR_VA8_Msk             (0x1UL << DSI_VVACR_VA8_Pos)             /*!< 0x00000100 */
8102 #define DSI_VVACR_VA8                 DSI_VVACR_VA8_Msk
8103 #define DSI_VVACR_VA9_Pos             (9U)
8104 #define DSI_VVACR_VA9_Msk             (0x1UL << DSI_VVACR_VA9_Pos)             /*!< 0x00000200 */
8105 #define DSI_VVACR_VA9                 DSI_VVACR_VA9_Msk
8106 #define DSI_VVACR_VA10_Pos            (10U)
8107 #define DSI_VVACR_VA10_Msk            (0x1UL << DSI_VVACR_VA10_Pos)            /*!< 0x00000400 */
8108 #define DSI_VVACR_VA10                DSI_VVACR_VA10_Msk
8109 #define DSI_VVACR_VA11_Pos            (11U)
8110 #define DSI_VVACR_VA11_Msk            (0x1UL << DSI_VVACR_VA11_Pos)            /*!< 0x00000800 */
8111 #define DSI_VVACR_VA11                DSI_VVACR_VA11_Msk
8112 #define DSI_VVACR_VA12_Pos            (12U)
8113 #define DSI_VVACR_VA12_Msk            (0x1UL << DSI_VVACR_VA12_Pos)            /*!< 0x00001000 */
8114 #define DSI_VVACR_VA12                DSI_VVACR_VA12_Msk
8115 #define DSI_VVACR_VA13_Pos            (13U)
8116 #define DSI_VVACR_VA13_Msk            (0x1UL << DSI_VVACR_VA13_Pos)            /*!< 0x00002000 */
8117 #define DSI_VVACR_VA13                DSI_VVACR_VA13_Msk
8118 
8119 /*******************  Bit definition for DSI_LCCR register  ***************/
8120 #define DSI_LCCR_CMDSIZE_Pos          (0U)
8121 #define DSI_LCCR_CMDSIZE_Msk          (0xFFFFUL << DSI_LCCR_CMDSIZE_Pos)       /*!< 0x0000FFFF */
8122 #define DSI_LCCR_CMDSIZE              DSI_LCCR_CMDSIZE_Msk                     /*!< Command Size */
8123 #define DSI_LCCR_CMDSIZE0_Pos         (0U)
8124 #define DSI_LCCR_CMDSIZE0_Msk         (0x1UL << DSI_LCCR_CMDSIZE0_Pos)         /*!< 0x00000001 */
8125 #define DSI_LCCR_CMDSIZE0             DSI_LCCR_CMDSIZE0_Msk
8126 #define DSI_LCCR_CMDSIZE1_Pos         (1U)
8127 #define DSI_LCCR_CMDSIZE1_Msk         (0x1UL << DSI_LCCR_CMDSIZE1_Pos)         /*!< 0x00000002 */
8128 #define DSI_LCCR_CMDSIZE1             DSI_LCCR_CMDSIZE1_Msk
8129 #define DSI_LCCR_CMDSIZE2_Pos         (2U)
8130 #define DSI_LCCR_CMDSIZE2_Msk         (0x1UL << DSI_LCCR_CMDSIZE2_Pos)         /*!< 0x00000004 */
8131 #define DSI_LCCR_CMDSIZE2             DSI_LCCR_CMDSIZE2_Msk
8132 #define DSI_LCCR_CMDSIZE3_Pos         (3U)
8133 #define DSI_LCCR_CMDSIZE3_Msk         (0x1UL << DSI_LCCR_CMDSIZE3_Pos)         /*!< 0x00000008 */
8134 #define DSI_LCCR_CMDSIZE3             DSI_LCCR_CMDSIZE3_Msk
8135 #define DSI_LCCR_CMDSIZE4_Pos         (4U)
8136 #define DSI_LCCR_CMDSIZE4_Msk         (0x1UL << DSI_LCCR_CMDSIZE4_Pos)         /*!< 0x00000010 */
8137 #define DSI_LCCR_CMDSIZE4             DSI_LCCR_CMDSIZE4_Msk
8138 #define DSI_LCCR_CMDSIZE5_Pos         (5U)
8139 #define DSI_LCCR_CMDSIZE5_Msk         (0x1UL << DSI_LCCR_CMDSIZE5_Pos)         /*!< 0x00000020 */
8140 #define DSI_LCCR_CMDSIZE5             DSI_LCCR_CMDSIZE5_Msk
8141 #define DSI_LCCR_CMDSIZE6_Pos         (6U)
8142 #define DSI_LCCR_CMDSIZE6_Msk         (0x1UL << DSI_LCCR_CMDSIZE6_Pos)         /*!< 0x00000040 */
8143 #define DSI_LCCR_CMDSIZE6             DSI_LCCR_CMDSIZE6_Msk
8144 #define DSI_LCCR_CMDSIZE7_Pos         (7U)
8145 #define DSI_LCCR_CMDSIZE7_Msk         (0x1UL << DSI_LCCR_CMDSIZE7_Pos)         /*!< 0x00000080 */
8146 #define DSI_LCCR_CMDSIZE7             DSI_LCCR_CMDSIZE7_Msk
8147 #define DSI_LCCR_CMDSIZE8_Pos         (8U)
8148 #define DSI_LCCR_CMDSIZE8_Msk         (0x1UL << DSI_LCCR_CMDSIZE8_Pos)         /*!< 0x00000100 */
8149 #define DSI_LCCR_CMDSIZE8             DSI_LCCR_CMDSIZE8_Msk
8150 #define DSI_LCCR_CMDSIZE9_Pos         (9U)
8151 #define DSI_LCCR_CMDSIZE9_Msk         (0x1UL << DSI_LCCR_CMDSIZE9_Pos)         /*!< 0x00000200 */
8152 #define DSI_LCCR_CMDSIZE9             DSI_LCCR_CMDSIZE9_Msk
8153 #define DSI_LCCR_CMDSIZE10_Pos        (10U)
8154 #define DSI_LCCR_CMDSIZE10_Msk        (0x1UL << DSI_LCCR_CMDSIZE10_Pos)        /*!< 0x00000400 */
8155 #define DSI_LCCR_CMDSIZE10            DSI_LCCR_CMDSIZE10_Msk
8156 #define DSI_LCCR_CMDSIZE11_Pos        (11U)
8157 #define DSI_LCCR_CMDSIZE11_Msk        (0x1UL << DSI_LCCR_CMDSIZE11_Pos)        /*!< 0x00000800 */
8158 #define DSI_LCCR_CMDSIZE11            DSI_LCCR_CMDSIZE11_Msk
8159 #define DSI_LCCR_CMDSIZE12_Pos        (12U)
8160 #define DSI_LCCR_CMDSIZE12_Msk        (0x1UL << DSI_LCCR_CMDSIZE12_Pos)        /*!< 0x00001000 */
8161 #define DSI_LCCR_CMDSIZE12            DSI_LCCR_CMDSIZE12_Msk
8162 #define DSI_LCCR_CMDSIZE13_Pos        (13U)
8163 #define DSI_LCCR_CMDSIZE13_Msk        (0x1UL << DSI_LCCR_CMDSIZE13_Pos)        /*!< 0x00002000 */
8164 #define DSI_LCCR_CMDSIZE13            DSI_LCCR_CMDSIZE13_Msk
8165 #define DSI_LCCR_CMDSIZE14_Pos        (14U)
8166 #define DSI_LCCR_CMDSIZE14_Msk        (0x1UL << DSI_LCCR_CMDSIZE14_Pos)        /*!< 0x00004000 */
8167 #define DSI_LCCR_CMDSIZE14            DSI_LCCR_CMDSIZE14_Msk
8168 #define DSI_LCCR_CMDSIZE15_Pos        (15U)
8169 #define DSI_LCCR_CMDSIZE15_Msk        (0x1UL << DSI_LCCR_CMDSIZE15_Pos)        /*!< 0x00008000 */
8170 #define DSI_LCCR_CMDSIZE15            DSI_LCCR_CMDSIZE15_Msk
8171 
8172 /*******************  Bit definition for DSI_CMCR register  ***************/
8173 #define DSI_CMCR_TEARE_Pos            (0U)
8174 #define DSI_CMCR_TEARE_Msk            (0x1UL << DSI_CMCR_TEARE_Pos)            /*!< 0x00000001 */
8175 #define DSI_CMCR_TEARE                DSI_CMCR_TEARE_Msk                       /*!< Tearing Effect Acknowledge Request Enable */
8176 #define DSI_CMCR_ARE_Pos              (1U)
8177 #define DSI_CMCR_ARE_Msk              (0x1UL << DSI_CMCR_ARE_Pos)              /*!< 0x00000002 */
8178 #define DSI_CMCR_ARE                  DSI_CMCR_ARE_Msk                         /*!< Acknowledge Request Enable */
8179 #define DSI_CMCR_GSW0TX_Pos           (8U)
8180 #define DSI_CMCR_GSW0TX_Msk           (0x1UL << DSI_CMCR_GSW0TX_Pos)           /*!< 0x00000100 */
8181 #define DSI_CMCR_GSW0TX               DSI_CMCR_GSW0TX_Msk                      /*!< Generic Short Write Zero parameters Transmission */
8182 #define DSI_CMCR_GSW1TX_Pos           (9U)
8183 #define DSI_CMCR_GSW1TX_Msk           (0x1UL << DSI_CMCR_GSW1TX_Pos)           /*!< 0x00000200 */
8184 #define DSI_CMCR_GSW1TX               DSI_CMCR_GSW1TX_Msk                      /*!< Generic Short Write One parameters Transmission */
8185 #define DSI_CMCR_GSW2TX_Pos           (10U)
8186 #define DSI_CMCR_GSW2TX_Msk           (0x1UL << DSI_CMCR_GSW2TX_Pos)           /*!< 0x00000400 */
8187 #define DSI_CMCR_GSW2TX               DSI_CMCR_GSW2TX_Msk                      /*!< Generic Short Write Two parameters Transmission */
8188 #define DSI_CMCR_GSR0TX_Pos           (11U)
8189 #define DSI_CMCR_GSR0TX_Msk           (0x1UL << DSI_CMCR_GSR0TX_Pos)           /*!< 0x00000800 */
8190 #define DSI_CMCR_GSR0TX               DSI_CMCR_GSR0TX_Msk                      /*!< Generic Short Read Zero parameters Transmission */
8191 #define DSI_CMCR_GSR1TX_Pos           (12U)
8192 #define DSI_CMCR_GSR1TX_Msk           (0x1UL << DSI_CMCR_GSR1TX_Pos)           /*!< 0x00001000 */
8193 #define DSI_CMCR_GSR1TX               DSI_CMCR_GSR1TX_Msk                      /*!< Generic Short Read One parameters Transmission */
8194 #define DSI_CMCR_GSR2TX_Pos           (13U)
8195 #define DSI_CMCR_GSR2TX_Msk           (0x1UL << DSI_CMCR_GSR2TX_Pos)           /*!< 0x00002000 */
8196 #define DSI_CMCR_GSR2TX               DSI_CMCR_GSR2TX_Msk                      /*!< Generic Short Read Two parameters Transmission */
8197 #define DSI_CMCR_GLWTX_Pos            (14U)
8198 #define DSI_CMCR_GLWTX_Msk            (0x1UL << DSI_CMCR_GLWTX_Pos)            /*!< 0x00004000 */
8199 #define DSI_CMCR_GLWTX                DSI_CMCR_GLWTX_Msk                       /*!< Generic Long Write Transmission */
8200 #define DSI_CMCR_DSW0TX_Pos           (16U)
8201 #define DSI_CMCR_DSW0TX_Msk           (0x1UL << DSI_CMCR_DSW0TX_Pos)           /*!< 0x00010000 */
8202 #define DSI_CMCR_DSW0TX               DSI_CMCR_DSW0TX_Msk                      /*!< DCS Short Write Zero parameter Transmission */
8203 #define DSI_CMCR_DSW1TX_Pos           (17U)
8204 #define DSI_CMCR_DSW1TX_Msk           (0x1UL << DSI_CMCR_DSW1TX_Pos)           /*!< 0x00020000 */
8205 #define DSI_CMCR_DSW1TX               DSI_CMCR_DSW1TX_Msk                      /*!< DCS Short Read One parameter Transmission */
8206 #define DSI_CMCR_DSR0TX_Pos           (18U)
8207 #define DSI_CMCR_DSR0TX_Msk           (0x1UL << DSI_CMCR_DSR0TX_Pos)           /*!< 0x00040000 */
8208 #define DSI_CMCR_DSR0TX               DSI_CMCR_DSR0TX_Msk                      /*!< DCS Short Read Zero parameter Transmission */
8209 #define DSI_CMCR_DLWTX_Pos            (19U)
8210 #define DSI_CMCR_DLWTX_Msk            (0x1UL << DSI_CMCR_DLWTX_Pos)            /*!< 0x00080000 */
8211 #define DSI_CMCR_DLWTX                DSI_CMCR_DLWTX_Msk                       /*!< DCS Long Write Transmission */
8212 #define DSI_CMCR_MRDPS_Pos            (24U)
8213 #define DSI_CMCR_MRDPS_Msk            (0x1UL << DSI_CMCR_MRDPS_Pos)            /*!< 0x01000000 */
8214 #define DSI_CMCR_MRDPS                DSI_CMCR_MRDPS_Msk                       /*!< Maximum Read Packet Size */
8215 
8216 /*******************  Bit definition for DSI_GHCR register  ***************/
8217 #define DSI_GHCR_DT_Pos               (0U)
8218 #define DSI_GHCR_DT_Msk               (0x3FUL << DSI_GHCR_DT_Pos)              /*!< 0x0000003F */
8219 #define DSI_GHCR_DT                   DSI_GHCR_DT_Msk                          /*!< Type */
8220 #define DSI_GHCR_DT0_Pos              (0U)
8221 #define DSI_GHCR_DT0_Msk              (0x1UL << DSI_GHCR_DT0_Pos)              /*!< 0x00000001 */
8222 #define DSI_GHCR_DT0                  DSI_GHCR_DT0_Msk
8223 #define DSI_GHCR_DT1_Pos              (1U)
8224 #define DSI_GHCR_DT1_Msk              (0x1UL << DSI_GHCR_DT1_Pos)              /*!< 0x00000002 */
8225 #define DSI_GHCR_DT1                  DSI_GHCR_DT1_Msk
8226 #define DSI_GHCR_DT2_Pos              (2U)
8227 #define DSI_GHCR_DT2_Msk              (0x1UL << DSI_GHCR_DT2_Pos)              /*!< 0x00000004 */
8228 #define DSI_GHCR_DT2                  DSI_GHCR_DT2_Msk
8229 #define DSI_GHCR_DT3_Pos              (3U)
8230 #define DSI_GHCR_DT3_Msk              (0x1UL << DSI_GHCR_DT3_Pos)              /*!< 0x00000008 */
8231 #define DSI_GHCR_DT3                  DSI_GHCR_DT3_Msk
8232 #define DSI_GHCR_DT4_Pos              (4U)
8233 #define DSI_GHCR_DT4_Msk              (0x1UL << DSI_GHCR_DT4_Pos)              /*!< 0x00000010 */
8234 #define DSI_GHCR_DT4                  DSI_GHCR_DT4_Msk
8235 #define DSI_GHCR_DT5_Pos              (5U)
8236 #define DSI_GHCR_DT5_Msk              (0x1UL << DSI_GHCR_DT5_Pos)              /*!< 0x00000020 */
8237 #define DSI_GHCR_DT5                  DSI_GHCR_DT5_Msk
8238 
8239 #define DSI_GHCR_VCID_Pos             (6U)
8240 #define DSI_GHCR_VCID_Msk             (0x3UL << DSI_GHCR_VCID_Pos)             /*!< 0x000000C0 */
8241 #define DSI_GHCR_VCID                 DSI_GHCR_VCID_Msk                        /*!< Channel */
8242 #define DSI_GHCR_VCID0_Pos            (6U)
8243 #define DSI_GHCR_VCID0_Msk            (0x1UL << DSI_GHCR_VCID0_Pos)            /*!< 0x00000040 */
8244 #define DSI_GHCR_VCID0                DSI_GHCR_VCID0_Msk
8245 #define DSI_GHCR_VCID1_Pos            (7U)
8246 #define DSI_GHCR_VCID1_Msk            (0x1UL << DSI_GHCR_VCID1_Pos)            /*!< 0x00000080 */
8247 #define DSI_GHCR_VCID1                DSI_GHCR_VCID1_Msk
8248 
8249 #define DSI_GHCR_WCLSB_Pos            (8U)
8250 #define DSI_GHCR_WCLSB_Msk            (0xFFUL << DSI_GHCR_WCLSB_Pos)           /*!< 0x0000FF00 */
8251 #define DSI_GHCR_WCLSB                DSI_GHCR_WCLSB_Msk                       /*!< WordCount LSB */
8252 #define DSI_GHCR_WCLSB0_Pos           (8U)
8253 #define DSI_GHCR_WCLSB0_Msk           (0x1UL << DSI_GHCR_WCLSB0_Pos)           /*!< 0x00000100 */
8254 #define DSI_GHCR_WCLSB0               DSI_GHCR_WCLSB0_Msk
8255 #define DSI_GHCR_WCLSB1_Pos           (9U)
8256 #define DSI_GHCR_WCLSB1_Msk           (0x1UL << DSI_GHCR_WCLSB1_Pos)           /*!< 0x00000200 */
8257 #define DSI_GHCR_WCLSB1               DSI_GHCR_WCLSB1_Msk
8258 #define DSI_GHCR_WCLSB2_Pos           (10U)
8259 #define DSI_GHCR_WCLSB2_Msk           (0x1UL << DSI_GHCR_WCLSB2_Pos)           /*!< 0x00000400 */
8260 #define DSI_GHCR_WCLSB2               DSI_GHCR_WCLSB2_Msk
8261 #define DSI_GHCR_WCLSB3_Pos           (11U)
8262 #define DSI_GHCR_WCLSB3_Msk           (0x1UL << DSI_GHCR_WCLSB3_Pos)           /*!< 0x00000800 */
8263 #define DSI_GHCR_WCLSB3               DSI_GHCR_WCLSB3_Msk
8264 #define DSI_GHCR_WCLSB4_Pos           (12U)
8265 #define DSI_GHCR_WCLSB4_Msk           (0x1UL << DSI_GHCR_WCLSB4_Pos)           /*!< 0x00001000 */
8266 #define DSI_GHCR_WCLSB4               DSI_GHCR_WCLSB4_Msk
8267 #define DSI_GHCR_WCLSB5_Pos           (13U)
8268 #define DSI_GHCR_WCLSB5_Msk           (0x1UL << DSI_GHCR_WCLSB5_Pos)           /*!< 0x00002000 */
8269 #define DSI_GHCR_WCLSB5               DSI_GHCR_WCLSB5_Msk
8270 #define DSI_GHCR_WCLSB6_Pos           (14U)
8271 #define DSI_GHCR_WCLSB6_Msk           (0x1UL << DSI_GHCR_WCLSB6_Pos)           /*!< 0x00004000 */
8272 #define DSI_GHCR_WCLSB6               DSI_GHCR_WCLSB6_Msk
8273 #define DSI_GHCR_WCLSB7_Pos           (15U)
8274 #define DSI_GHCR_WCLSB7_Msk           (0x1UL << DSI_GHCR_WCLSB7_Pos)           /*!< 0x00008000 */
8275 #define DSI_GHCR_WCLSB7               DSI_GHCR_WCLSB7_Msk
8276 
8277 #define DSI_GHCR_WCMSB_Pos            (16U)
8278 #define DSI_GHCR_WCMSB_Msk            (0xFFUL << DSI_GHCR_WCMSB_Pos)           /*!< 0x00FF0000 */
8279 #define DSI_GHCR_WCMSB                DSI_GHCR_WCMSB_Msk                       /*!< WordCount MSB */
8280 #define DSI_GHCR_WCMSB0_Pos           (16U)
8281 #define DSI_GHCR_WCMSB0_Msk           (0x1UL << DSI_GHCR_WCMSB0_Pos)           /*!< 0x00010000 */
8282 #define DSI_GHCR_WCMSB0               DSI_GHCR_WCMSB0_Msk
8283 #define DSI_GHCR_WCMSB1_Pos           (17U)
8284 #define DSI_GHCR_WCMSB1_Msk           (0x1UL << DSI_GHCR_WCMSB1_Pos)           /*!< 0x00020000 */
8285 #define DSI_GHCR_WCMSB1               DSI_GHCR_WCMSB1_Msk
8286 #define DSI_GHCR_WCMSB2_Pos           (18U)
8287 #define DSI_GHCR_WCMSB2_Msk           (0x1UL << DSI_GHCR_WCMSB2_Pos)           /*!< 0x00040000 */
8288 #define DSI_GHCR_WCMSB2               DSI_GHCR_WCMSB2_Msk
8289 #define DSI_GHCR_WCMSB3_Pos           (19U)
8290 #define DSI_GHCR_WCMSB3_Msk           (0x1UL << DSI_GHCR_WCMSB3_Pos)           /*!< 0x00080000 */
8291 #define DSI_GHCR_WCMSB3               DSI_GHCR_WCMSB3_Msk
8292 #define DSI_GHCR_WCMSB4_Pos           (20U)
8293 #define DSI_GHCR_WCMSB4_Msk           (0x1UL << DSI_GHCR_WCMSB4_Pos)           /*!< 0x00100000 */
8294 #define DSI_GHCR_WCMSB4               DSI_GHCR_WCMSB4_Msk
8295 #define DSI_GHCR_WCMSB5_Pos           (21U)
8296 #define DSI_GHCR_WCMSB5_Msk           (0x1UL << DSI_GHCR_WCMSB5_Pos)           /*!< 0x00200000 */
8297 #define DSI_GHCR_WCMSB5               DSI_GHCR_WCMSB5_Msk
8298 #define DSI_GHCR_WCMSB6_Pos           (22U)
8299 #define DSI_GHCR_WCMSB6_Msk           (0x1UL << DSI_GHCR_WCMSB6_Pos)           /*!< 0x00400000 */
8300 #define DSI_GHCR_WCMSB6               DSI_GHCR_WCMSB6_Msk
8301 #define DSI_GHCR_WCMSB7_Pos           (23U)
8302 #define DSI_GHCR_WCMSB7_Msk           (0x1UL << DSI_GHCR_WCMSB7_Pos)           /*!< 0x00800000 */
8303 #define DSI_GHCR_WCMSB7               DSI_GHCR_WCMSB7_Msk
8304 
8305 /*******************  Bit definition for DSI_GPDR register  ***************/
8306 #define DSI_GPDR_DATA1_Pos            (0U)
8307 #define DSI_GPDR_DATA1_Msk            (0xFFUL << DSI_GPDR_DATA1_Pos)           /*!< 0x000000FF */
8308 #define DSI_GPDR_DATA1                DSI_GPDR_DATA1_Msk                       /*!< Payload Byte 1 */
8309 #define DSI_GPDR_DATA1_0              (0x01UL << DSI_GPDR_DATA1_Pos)           /*!< 0x00000001 */
8310 #define DSI_GPDR_DATA1_1              (0x02UL << DSI_GPDR_DATA1_Pos)           /*!< 0x00000002 */
8311 #define DSI_GPDR_DATA1_2              (0x04UL << DSI_GPDR_DATA1_Pos)           /*!< 0x00000004 */
8312 #define DSI_GPDR_DATA1_3              (0x08UL << DSI_GPDR_DATA1_Pos)           /*!< 0x00000008 */
8313 #define DSI_GPDR_DATA1_4              (0x10UL << DSI_GPDR_DATA1_Pos)           /*!< 0x00000010 */
8314 #define DSI_GPDR_DATA1_5              (0x20UL << DSI_GPDR_DATA1_Pos)           /*!< 0x00000020 */
8315 #define DSI_GPDR_DATA1_6              (0x40UL << DSI_GPDR_DATA1_Pos)           /*!< 0x00000040 */
8316 #define DSI_GPDR_DATA1_7              (0x80UL << DSI_GPDR_DATA1_Pos)           /*!< 0x00000080 */
8317 
8318 #define DSI_GPDR_DATA2_Pos            (8U)
8319 #define DSI_GPDR_DATA2_Msk            (0xFFUL << DSI_GPDR_DATA2_Pos)           /*!< 0x0000FF00 */
8320 #define DSI_GPDR_DATA2                DSI_GPDR_DATA2_Msk                       /*!< Payload Byte 2 */
8321 #define DSI_GPDR_DATA2_0              (0x01UL << DSI_GPDR_DATA2_Pos)           /*!< 0x00000100 */
8322 #define DSI_GPDR_DATA2_1              (0x02UL << DSI_GPDR_DATA2_Pos)           /*!< 0x00000200 */
8323 #define DSI_GPDR_DATA2_2              (0x04UL << DSI_GPDR_DATA2_Pos)           /*!< 0x00000400 */
8324 #define DSI_GPDR_DATA2_3              (0x08UL << DSI_GPDR_DATA2_Pos)           /*!< 0x00000800 */
8325 #define DSI_GPDR_DATA2_4              (0x10UL << DSI_GPDR_DATA2_Pos)           /*!< 0x00001000 */
8326 #define DSI_GPDR_DATA2_5              (0x20UL << DSI_GPDR_DATA2_Pos)           /*!< 0x00002000 */
8327 #define DSI_GPDR_DATA2_6              (0x40UL << DSI_GPDR_DATA2_Pos)           /*!< 0x00004000 */
8328 #define DSI_GPDR_DATA2_7              (0x80UL << DSI_GPDR_DATA2_Pos)           /*!< 0x00008000 */
8329 
8330 #define DSI_GPDR_DATA3_Pos            (16U)
8331 #define DSI_GPDR_DATA3_Msk            (0xFFUL << DSI_GPDR_DATA3_Pos)           /*!< 0x00FF0000 */
8332 #define DSI_GPDR_DATA3                DSI_GPDR_DATA3_Msk                       /*!< Payload Byte 3 */
8333 #define DSI_GPDR_DATA3_0              (0x01UL << DSI_GPDR_DATA3_Pos)           /*!< 0x00010000 */
8334 #define DSI_GPDR_DATA3_1              (0x02UL << DSI_GPDR_DATA3_Pos)           /*!< 0x00020000 */
8335 #define DSI_GPDR_DATA3_2              (0x04UL << DSI_GPDR_DATA3_Pos)           /*!< 0x00040000 */
8336 #define DSI_GPDR_DATA3_3              (0x08UL << DSI_GPDR_DATA3_Pos)           /*!< 0x00080000 */
8337 #define DSI_GPDR_DATA3_4              (0x10UL << DSI_GPDR_DATA3_Pos)           /*!< 0x00100000 */
8338 #define DSI_GPDR_DATA3_5              (0x20UL << DSI_GPDR_DATA3_Pos)           /*!< 0x00200000 */
8339 #define DSI_GPDR_DATA3_6              (0x40UL << DSI_GPDR_DATA3_Pos)           /*!< 0x00400000 */
8340 #define DSI_GPDR_DATA3_7              (0x80UL << DSI_GPDR_DATA3_Pos)           /*!< 0x00800000 */
8341 
8342 #define DSI_GPDR_DATA4_Pos            (24U)
8343 #define DSI_GPDR_DATA4_Msk            (0xFFUL << DSI_GPDR_DATA4_Pos)           /*!< 0xFF000000 */
8344 #define DSI_GPDR_DATA4                DSI_GPDR_DATA4_Msk                       /*!< Payload Byte 4 */
8345 #define DSI_GPDR_DATA4_0              (0x01UL << DSI_GPDR_DATA4_Pos)           /*!< 0x01000000 */
8346 #define DSI_GPDR_DATA4_1              (0x02UL << DSI_GPDR_DATA4_Pos)           /*!< 0x02000000 */
8347 #define DSI_GPDR_DATA4_2              (0x04UL << DSI_GPDR_DATA4_Pos)           /*!< 0x04000000 */
8348 #define DSI_GPDR_DATA4_3              (0x08UL << DSI_GPDR_DATA4_Pos)           /*!< 0x08000000 */
8349 #define DSI_GPDR_DATA4_4              (0x10UL << DSI_GPDR_DATA4_Pos)           /*!< 0x10000000 */
8350 #define DSI_GPDR_DATA4_5              (0x20UL << DSI_GPDR_DATA4_Pos)           /*!< 0x20000000 */
8351 #define DSI_GPDR_DATA4_6              (0x40UL << DSI_GPDR_DATA4_Pos)           /*!< 0x40000000 */
8352 #define DSI_GPDR_DATA4_7              (0x80UL << DSI_GPDR_DATA4_Pos)           /*!< 0x80000000 */
8353 
8354 /*******************  Bit definition for DSI_GPSR register  ***************/
8355 #define DSI_GPSR_CMDFE_Pos            (0U)
8356 #define DSI_GPSR_CMDFE_Msk            (0x1UL << DSI_GPSR_CMDFE_Pos)            /*!< 0x00000001 */
8357 #define DSI_GPSR_CMDFE                DSI_GPSR_CMDFE_Msk                       /*!< Command FIFO Empty */
8358 #define DSI_GPSR_CMDFF_Pos            (1U)
8359 #define DSI_GPSR_CMDFF_Msk            (0x1UL << DSI_GPSR_CMDFF_Pos)            /*!< 0x00000002 */
8360 #define DSI_GPSR_CMDFF                DSI_GPSR_CMDFF_Msk                       /*!< Command FIFO Full */
8361 #define DSI_GPSR_PWRFE_Pos            (2U)
8362 #define DSI_GPSR_PWRFE_Msk            (0x1UL << DSI_GPSR_PWRFE_Pos)            /*!< 0x00000004 */
8363 #define DSI_GPSR_PWRFE                DSI_GPSR_PWRFE_Msk                       /*!< Payload Write FIFO Empty */
8364 #define DSI_GPSR_PWRFF_Pos            (3U)
8365 #define DSI_GPSR_PWRFF_Msk            (0x1UL << DSI_GPSR_PWRFF_Pos)            /*!< 0x00000008 */
8366 #define DSI_GPSR_PWRFF                DSI_GPSR_PWRFF_Msk                       /*!< Payload Write FIFO Full */
8367 #define DSI_GPSR_PRDFE_Pos            (4U)
8368 #define DSI_GPSR_PRDFE_Msk            (0x1UL << DSI_GPSR_PRDFE_Pos)            /*!< 0x00000010 */
8369 #define DSI_GPSR_PRDFE                DSI_GPSR_PRDFE_Msk                       /*!< Payload Read FIFO Empty */
8370 #define DSI_GPSR_PRDFF_Pos            (5U)
8371 #define DSI_GPSR_PRDFF_Msk            (0x1UL << DSI_GPSR_PRDFF_Pos)            /*!< 0x00000020 */
8372 #define DSI_GPSR_PRDFF                DSI_GPSR_PRDFF_Msk                       /*!< Payload Read FIFO Full */
8373 #define DSI_GPSR_RCB_Pos              (6U)
8374 #define DSI_GPSR_RCB_Msk              (0x1UL << DSI_GPSR_RCB_Pos)              /*!< 0x00000040 */
8375 #define DSI_GPSR_RCB                  DSI_GPSR_RCB_Msk                         /*!< Read Command Busy */
8376 #define DSI_GPSR_CMDBE_Pos            (16U)
8377 #define DSI_GPSR_CMDBE_Msk            (0x1UL << DSI_GPSR_CMDBE_Pos)            /*!< 0x00010000 */
8378 #define DSI_GPSR_CMDBE                DSI_GPSR_CMDBE_Msk                       /*!< Command Buffer Empty */
8379 #define DSI_GPSR_CMDBF_Pos            (17U)
8380 #define DSI_GPSR_CMDBF_Msk            (0x1UL << DSI_GPSR_CMDBF_Pos)            /*!< 0x00020000 */
8381 #define DSI_GPSR_CMDBF                DSI_GPSR_CMDBF_Msk                       /*!< Command Buffer Full */
8382 #define DSI_GPSR_PBE_Pos              (18U)
8383 #define DSI_GPSR_PBE_Msk              (0x1UL << DSI_GPSR_PBE_Pos)              /*!< 0x00040000 */
8384 #define DSI_GPSR_PBE                  DSI_GPSR_PBE_Msk                         /*!< Payload Buffer Empty */
8385 #define DSI_GPSR_PBF_Pos              (19U)
8386 #define DSI_GPSR_PBF_Msk              (0x1UL << DSI_GPSR_PBF_Pos)              /*!< 0x00080000 */
8387 #define DSI_GPSR_PBF                  DSI_GPSR_PBF_Msk                         /*!< Payload Buffer Full */
8388 
8389 /*******************  Bit definition for DSI_TCCR0 register  **************/
8390 #define DSI_TCCR0_LPRX_TOCNT_Pos      (0U)
8391 #define DSI_TCCR0_LPRX_TOCNT_Msk      (0xFFFFUL << DSI_TCCR0_LPRX_TOCNT_Pos)   /*!< 0x0000FFFF */
8392 #define DSI_TCCR0_LPRX_TOCNT          DSI_TCCR0_LPRX_TOCNT_Msk                 /*!< Low-power Reception Timeout Counter */
8393 #define DSI_TCCR0_LPRX_TOCNT0_Pos     (0U)
8394 #define DSI_TCCR0_LPRX_TOCNT0_Msk     (0x1UL << DSI_TCCR0_LPRX_TOCNT0_Pos)     /*!< 0x00000001 */
8395 #define DSI_TCCR0_LPRX_TOCNT0         DSI_TCCR0_LPRX_TOCNT0_Msk
8396 #define DSI_TCCR0_LPRX_TOCNT1_Pos     (1U)
8397 #define DSI_TCCR0_LPRX_TOCNT1_Msk     (0x1UL << DSI_TCCR0_LPRX_TOCNT1_Pos)     /*!< 0x00000002 */
8398 #define DSI_TCCR0_LPRX_TOCNT1         DSI_TCCR0_LPRX_TOCNT1_Msk
8399 #define DSI_TCCR0_LPRX_TOCNT2_Pos     (2U)
8400 #define DSI_TCCR0_LPRX_TOCNT2_Msk     (0x1UL << DSI_TCCR0_LPRX_TOCNT2_Pos)     /*!< 0x00000004 */
8401 #define DSI_TCCR0_LPRX_TOCNT2         DSI_TCCR0_LPRX_TOCNT2_Msk
8402 #define DSI_TCCR0_LPRX_TOCNT3_Pos     (3U)
8403 #define DSI_TCCR0_LPRX_TOCNT3_Msk     (0x1UL << DSI_TCCR0_LPRX_TOCNT3_Pos)     /*!< 0x00000008 */
8404 #define DSI_TCCR0_LPRX_TOCNT3         DSI_TCCR0_LPRX_TOCNT3_Msk
8405 #define DSI_TCCR0_LPRX_TOCNT4_Pos     (4U)
8406 #define DSI_TCCR0_LPRX_TOCNT4_Msk     (0x1UL << DSI_TCCR0_LPRX_TOCNT4_Pos)     /*!< 0x00000010 */
8407 #define DSI_TCCR0_LPRX_TOCNT4         DSI_TCCR0_LPRX_TOCNT4_Msk
8408 #define DSI_TCCR0_LPRX_TOCNT5_Pos     (5U)
8409 #define DSI_TCCR0_LPRX_TOCNT5_Msk     (0x1UL << DSI_TCCR0_LPRX_TOCNT5_Pos)     /*!< 0x00000020 */
8410 #define DSI_TCCR0_LPRX_TOCNT5         DSI_TCCR0_LPRX_TOCNT5_Msk
8411 #define DSI_TCCR0_LPRX_TOCNT6_Pos     (6U)
8412 #define DSI_TCCR0_LPRX_TOCNT6_Msk     (0x1UL << DSI_TCCR0_LPRX_TOCNT6_Pos)     /*!< 0x00000040 */
8413 #define DSI_TCCR0_LPRX_TOCNT6         DSI_TCCR0_LPRX_TOCNT6_Msk
8414 #define DSI_TCCR0_LPRX_TOCNT7_Pos     (7U)
8415 #define DSI_TCCR0_LPRX_TOCNT7_Msk     (0x1UL << DSI_TCCR0_LPRX_TOCNT7_Pos)     /*!< 0x00000080 */
8416 #define DSI_TCCR0_LPRX_TOCNT7         DSI_TCCR0_LPRX_TOCNT7_Msk
8417 #define DSI_TCCR0_LPRX_TOCNT8_Pos     (8U)
8418 #define DSI_TCCR0_LPRX_TOCNT8_Msk     (0x1UL << DSI_TCCR0_LPRX_TOCNT8_Pos)     /*!< 0x00000100 */
8419 #define DSI_TCCR0_LPRX_TOCNT8         DSI_TCCR0_LPRX_TOCNT8_Msk
8420 #define DSI_TCCR0_LPRX_TOCNT9_Pos     (9U)
8421 #define DSI_TCCR0_LPRX_TOCNT9_Msk     (0x1UL << DSI_TCCR0_LPRX_TOCNT9_Pos)     /*!< 0x00000200 */
8422 #define DSI_TCCR0_LPRX_TOCNT9         DSI_TCCR0_LPRX_TOCNT9_Msk
8423 #define DSI_TCCR0_LPRX_TOCNT10_Pos    (10U)
8424 #define DSI_TCCR0_LPRX_TOCNT10_Msk    (0x1UL << DSI_TCCR0_LPRX_TOCNT10_Pos)    /*!< 0x00000400 */
8425 #define DSI_TCCR0_LPRX_TOCNT10        DSI_TCCR0_LPRX_TOCNT10_Msk
8426 #define DSI_TCCR0_LPRX_TOCNT11_Pos    (11U)
8427 #define DSI_TCCR0_LPRX_TOCNT11_Msk    (0x1UL << DSI_TCCR0_LPRX_TOCNT11_Pos)    /*!< 0x00000800 */
8428 #define DSI_TCCR0_LPRX_TOCNT11        DSI_TCCR0_LPRX_TOCNT11_Msk
8429 #define DSI_TCCR0_LPRX_TOCNT12_Pos    (12U)
8430 #define DSI_TCCR0_LPRX_TOCNT12_Msk    (0x1UL << DSI_TCCR0_LPRX_TOCNT12_Pos)    /*!< 0x00001000 */
8431 #define DSI_TCCR0_LPRX_TOCNT12        DSI_TCCR0_LPRX_TOCNT12_Msk
8432 #define DSI_TCCR0_LPRX_TOCNT13_Pos    (13U)
8433 #define DSI_TCCR0_LPRX_TOCNT13_Msk    (0x1UL << DSI_TCCR0_LPRX_TOCNT13_Pos)    /*!< 0x00002000 */
8434 #define DSI_TCCR0_LPRX_TOCNT13        DSI_TCCR0_LPRX_TOCNT13_Msk
8435 #define DSI_TCCR0_LPRX_TOCNT14_Pos    (14U)
8436 #define DSI_TCCR0_LPRX_TOCNT14_Msk    (0x1UL << DSI_TCCR0_LPRX_TOCNT14_Pos)    /*!< 0x00004000 */
8437 #define DSI_TCCR0_LPRX_TOCNT14        DSI_TCCR0_LPRX_TOCNT14_Msk
8438 #define DSI_TCCR0_LPRX_TOCNT15_Pos    (15U)
8439 #define DSI_TCCR0_LPRX_TOCNT15_Msk    (0x1UL << DSI_TCCR0_LPRX_TOCNT15_Pos)    /*!< 0x00008000 */
8440 #define DSI_TCCR0_LPRX_TOCNT15        DSI_TCCR0_LPRX_TOCNT15_Msk
8441 
8442 #define DSI_TCCR0_HSTX_TOCNT_Pos      (16U)
8443 #define DSI_TCCR0_HSTX_TOCNT_Msk      (0xFFFFUL << DSI_TCCR0_HSTX_TOCNT_Pos)   /*!< 0xFFFF0000 */
8444 #define DSI_TCCR0_HSTX_TOCNT          DSI_TCCR0_HSTX_TOCNT_Msk                 /*!< High-Speed Transmission Timeout Counter */
8445 #define DSI_TCCR0_HSTX_TOCNT0_Pos     (16U)
8446 #define DSI_TCCR0_HSTX_TOCNT0_Msk     (0x1UL << DSI_TCCR0_HSTX_TOCNT0_Pos)     /*!< 0x00010000 */
8447 #define DSI_TCCR0_HSTX_TOCNT0         DSI_TCCR0_HSTX_TOCNT0_Msk
8448 #define DSI_TCCR0_HSTX_TOCNT1_Pos     (17U)
8449 #define DSI_TCCR0_HSTX_TOCNT1_Msk     (0x1UL << DSI_TCCR0_HSTX_TOCNT1_Pos)     /*!< 0x00020000 */
8450 #define DSI_TCCR0_HSTX_TOCNT1         DSI_TCCR0_HSTX_TOCNT1_Msk
8451 #define DSI_TCCR0_HSTX_TOCNT2_Pos     (18U)
8452 #define DSI_TCCR0_HSTX_TOCNT2_Msk     (0x1UL << DSI_TCCR0_HSTX_TOCNT2_Pos)     /*!< 0x00040000 */
8453 #define DSI_TCCR0_HSTX_TOCNT2         DSI_TCCR0_HSTX_TOCNT2_Msk
8454 #define DSI_TCCR0_HSTX_TOCNT3_Pos     (19U)
8455 #define DSI_TCCR0_HSTX_TOCNT3_Msk     (0x1UL << DSI_TCCR0_HSTX_TOCNT3_Pos)     /*!< 0x00080000 */
8456 #define DSI_TCCR0_HSTX_TOCNT3         DSI_TCCR0_HSTX_TOCNT3_Msk
8457 #define DSI_TCCR0_HSTX_TOCNT4_Pos     (20U)
8458 #define DSI_TCCR0_HSTX_TOCNT4_Msk     (0x1UL << DSI_TCCR0_HSTX_TOCNT4_Pos)     /*!< 0x00100000 */
8459 #define DSI_TCCR0_HSTX_TOCNT4         DSI_TCCR0_HSTX_TOCNT4_Msk
8460 #define DSI_TCCR0_HSTX_TOCNT5_Pos     (21U)
8461 #define DSI_TCCR0_HSTX_TOCNT5_Msk     (0x1UL << DSI_TCCR0_HSTX_TOCNT5_Pos)     /*!< 0x00200000 */
8462 #define DSI_TCCR0_HSTX_TOCNT5         DSI_TCCR0_HSTX_TOCNT5_Msk
8463 #define DSI_TCCR0_HSTX_TOCNT6_Pos     (22U)
8464 #define DSI_TCCR0_HSTX_TOCNT6_Msk     (0x1UL << DSI_TCCR0_HSTX_TOCNT6_Pos)     /*!< 0x00400000 */
8465 #define DSI_TCCR0_HSTX_TOCNT6         DSI_TCCR0_HSTX_TOCNT6_Msk
8466 #define DSI_TCCR0_HSTX_TOCNT7_Pos     (23U)
8467 #define DSI_TCCR0_HSTX_TOCNT7_Msk     (0x1UL << DSI_TCCR0_HSTX_TOCNT7_Pos)     /*!< 0x00800000 */
8468 #define DSI_TCCR0_HSTX_TOCNT7         DSI_TCCR0_HSTX_TOCNT7_Msk
8469 #define DSI_TCCR0_HSTX_TOCNT8_Pos     (24U)
8470 #define DSI_TCCR0_HSTX_TOCNT8_Msk     (0x1UL << DSI_TCCR0_HSTX_TOCNT8_Pos)     /*!< 0x01000000 */
8471 #define DSI_TCCR0_HSTX_TOCNT8         DSI_TCCR0_HSTX_TOCNT8_Msk
8472 #define DSI_TCCR0_HSTX_TOCNT9_Pos     (25U)
8473 #define DSI_TCCR0_HSTX_TOCNT9_Msk     (0x1UL << DSI_TCCR0_HSTX_TOCNT9_Pos)     /*!< 0x02000000 */
8474 #define DSI_TCCR0_HSTX_TOCNT9         DSI_TCCR0_HSTX_TOCNT9_Msk
8475 #define DSI_TCCR0_HSTX_TOCNT10_Pos    (26U)
8476 #define DSI_TCCR0_HSTX_TOCNT10_Msk    (0x1UL << DSI_TCCR0_HSTX_TOCNT10_Pos)    /*!< 0x04000000 */
8477 #define DSI_TCCR0_HSTX_TOCNT10        DSI_TCCR0_HSTX_TOCNT10_Msk
8478 #define DSI_TCCR0_HSTX_TOCNT11_Pos    (27U)
8479 #define DSI_TCCR0_HSTX_TOCNT11_Msk    (0x1UL << DSI_TCCR0_HSTX_TOCNT11_Pos)    /*!< 0x08000000 */
8480 #define DSI_TCCR0_HSTX_TOCNT11        DSI_TCCR0_HSTX_TOCNT11_Msk
8481 #define DSI_TCCR0_HSTX_TOCNT12_Pos    (28U)
8482 #define DSI_TCCR0_HSTX_TOCNT12_Msk    (0x1UL << DSI_TCCR0_HSTX_TOCNT12_Pos)    /*!< 0x10000000 */
8483 #define DSI_TCCR0_HSTX_TOCNT12        DSI_TCCR0_HSTX_TOCNT12_Msk
8484 #define DSI_TCCR0_HSTX_TOCNT13_Pos    (29U)
8485 #define DSI_TCCR0_HSTX_TOCNT13_Msk    (0x1UL << DSI_TCCR0_HSTX_TOCNT13_Pos)    /*!< 0x20000000 */
8486 #define DSI_TCCR0_HSTX_TOCNT13        DSI_TCCR0_HSTX_TOCNT13_Msk
8487 #define DSI_TCCR0_HSTX_TOCNT14_Pos    (30U)
8488 #define DSI_TCCR0_HSTX_TOCNT14_Msk    (0x1UL << DSI_TCCR0_HSTX_TOCNT14_Pos)    /*!< 0x40000000 */
8489 #define DSI_TCCR0_HSTX_TOCNT14        DSI_TCCR0_HSTX_TOCNT14_Msk
8490 #define DSI_TCCR0_HSTX_TOCNT15_Pos    (31U)
8491 #define DSI_TCCR0_HSTX_TOCNT15_Msk    (0x1UL << DSI_TCCR0_HSTX_TOCNT15_Pos)    /*!< 0x80000000 */
8492 #define DSI_TCCR0_HSTX_TOCNT15        DSI_TCCR0_HSTX_TOCNT15_Msk
8493 
8494 /*******************  Bit definition for DSI_TCCR1 register  **************/
8495 #define DSI_TCCR1_HSRD_TOCNT_Pos      (0U)
8496 #define DSI_TCCR1_HSRD_TOCNT_Msk      (0xFFFFUL << DSI_TCCR1_HSRD_TOCNT_Pos)   /*!< 0x0000FFFF */
8497 #define DSI_TCCR1_HSRD_TOCNT          DSI_TCCR1_HSRD_TOCNT_Msk                 /*!< High-Speed Read Timeout Counter */
8498 #define DSI_TCCR1_HSRD_TOCNT0_Pos     (0U)
8499 #define DSI_TCCR1_HSRD_TOCNT0_Msk     (0x1UL << DSI_TCCR1_HSRD_TOCNT0_Pos)     /*!< 0x00000001 */
8500 #define DSI_TCCR1_HSRD_TOCNT0         DSI_TCCR1_HSRD_TOCNT0_Msk
8501 #define DSI_TCCR1_HSRD_TOCNT1_Pos     (1U)
8502 #define DSI_TCCR1_HSRD_TOCNT1_Msk     (0x1UL << DSI_TCCR1_HSRD_TOCNT1_Pos)     /*!< 0x00000002 */
8503 #define DSI_TCCR1_HSRD_TOCNT1         DSI_TCCR1_HSRD_TOCNT1_Msk
8504 #define DSI_TCCR1_HSRD_TOCNT2_Pos     (2U)
8505 #define DSI_TCCR1_HSRD_TOCNT2_Msk     (0x1UL << DSI_TCCR1_HSRD_TOCNT2_Pos)     /*!< 0x00000004 */
8506 #define DSI_TCCR1_HSRD_TOCNT2         DSI_TCCR1_HSRD_TOCNT2_Msk
8507 #define DSI_TCCR1_HSRD_TOCNT3_Pos     (3U)
8508 #define DSI_TCCR1_HSRD_TOCNT3_Msk     (0x1UL << DSI_TCCR1_HSRD_TOCNT3_Pos)     /*!< 0x00000008 */
8509 #define DSI_TCCR1_HSRD_TOCNT3         DSI_TCCR1_HSRD_TOCNT3_Msk
8510 #define DSI_TCCR1_HSRD_TOCNT4_Pos     (4U)
8511 #define DSI_TCCR1_HSRD_TOCNT4_Msk     (0x1UL << DSI_TCCR1_HSRD_TOCNT4_Pos)     /*!< 0x00000010 */
8512 #define DSI_TCCR1_HSRD_TOCNT4         DSI_TCCR1_HSRD_TOCNT4_Msk
8513 #define DSI_TCCR1_HSRD_TOCNT5_Pos     (5U)
8514 #define DSI_TCCR1_HSRD_TOCNT5_Msk     (0x1UL << DSI_TCCR1_HSRD_TOCNT5_Pos)     /*!< 0x00000020 */
8515 #define DSI_TCCR1_HSRD_TOCNT5         DSI_TCCR1_HSRD_TOCNT5_Msk
8516 #define DSI_TCCR1_HSRD_TOCNT6_Pos     (6U)
8517 #define DSI_TCCR1_HSRD_TOCNT6_Msk     (0x1UL << DSI_TCCR1_HSRD_TOCNT6_Pos)     /*!< 0x00000040 */
8518 #define DSI_TCCR1_HSRD_TOCNT6         DSI_TCCR1_HSRD_TOCNT6_Msk
8519 #define DSI_TCCR1_HSRD_TOCNT7_Pos     (7U)
8520 #define DSI_TCCR1_HSRD_TOCNT7_Msk     (0x1UL << DSI_TCCR1_HSRD_TOCNT7_Pos)     /*!< 0x00000080 */
8521 #define DSI_TCCR1_HSRD_TOCNT7         DSI_TCCR1_HSRD_TOCNT7_Msk
8522 #define DSI_TCCR1_HSRD_TOCNT8_Pos     (8U)
8523 #define DSI_TCCR1_HSRD_TOCNT8_Msk     (0x1UL << DSI_TCCR1_HSRD_TOCNT8_Pos)     /*!< 0x00000100 */
8524 #define DSI_TCCR1_HSRD_TOCNT8         DSI_TCCR1_HSRD_TOCNT8_Msk
8525 #define DSI_TCCR1_HSRD_TOCNT9_Pos     (9U)
8526 #define DSI_TCCR1_HSRD_TOCNT9_Msk     (0x1UL << DSI_TCCR1_HSRD_TOCNT9_Pos)     /*!< 0x00000200 */
8527 #define DSI_TCCR1_HSRD_TOCNT9         DSI_TCCR1_HSRD_TOCNT9_Msk
8528 #define DSI_TCCR1_HSRD_TOCNT10_Pos    (10U)
8529 #define DSI_TCCR1_HSRD_TOCNT10_Msk    (0x1UL << DSI_TCCR1_HSRD_TOCNT10_Pos)    /*!< 0x00000400 */
8530 #define DSI_TCCR1_HSRD_TOCNT10        DSI_TCCR1_HSRD_TOCNT10_Msk
8531 #define DSI_TCCR1_HSRD_TOCNT11_Pos    (11U)
8532 #define DSI_TCCR1_HSRD_TOCNT11_Msk    (0x1UL << DSI_TCCR1_HSRD_TOCNT11_Pos)    /*!< 0x00000800 */
8533 #define DSI_TCCR1_HSRD_TOCNT11        DSI_TCCR1_HSRD_TOCNT11_Msk
8534 #define DSI_TCCR1_HSRD_TOCNT12_Pos    (12U)
8535 #define DSI_TCCR1_HSRD_TOCNT12_Msk    (0x1UL << DSI_TCCR1_HSRD_TOCNT12_Pos)    /*!< 0x00001000 */
8536 #define DSI_TCCR1_HSRD_TOCNT12        DSI_TCCR1_HSRD_TOCNT12_Msk
8537 #define DSI_TCCR1_HSRD_TOCNT13_Pos    (13U)
8538 #define DSI_TCCR1_HSRD_TOCNT13_Msk    (0x1UL << DSI_TCCR1_HSRD_TOCNT13_Pos)    /*!< 0x00002000 */
8539 #define DSI_TCCR1_HSRD_TOCNT13        DSI_TCCR1_HSRD_TOCNT13_Msk
8540 #define DSI_TCCR1_HSRD_TOCNT14_Pos    (14U)
8541 #define DSI_TCCR1_HSRD_TOCNT14_Msk    (0x1UL << DSI_TCCR1_HSRD_TOCNT14_Pos)    /*!< 0x00004000 */
8542 #define DSI_TCCR1_HSRD_TOCNT14        DSI_TCCR1_HSRD_TOCNT14_Msk
8543 #define DSI_TCCR1_HSRD_TOCNT15_Pos    (15U)
8544 #define DSI_TCCR1_HSRD_TOCNT15_Msk    (0x1UL << DSI_TCCR1_HSRD_TOCNT15_Pos)    /*!< 0x00008000 */
8545 #define DSI_TCCR1_HSRD_TOCNT15        DSI_TCCR1_HSRD_TOCNT15_Msk
8546 
8547 /*******************  Bit definition for DSI_TCCR2 register  **************/
8548 #define DSI_TCCR2_LPRD_TOCNT_Pos      (0U)
8549 #define DSI_TCCR2_LPRD_TOCNT_Msk      (0xFFFFUL << DSI_TCCR2_LPRD_TOCNT_Pos)   /*!< 0x0000FFFF */
8550 #define DSI_TCCR2_LPRD_TOCNT          DSI_TCCR2_LPRD_TOCNT_Msk                 /*!< Low-Power Read Timeout Counter */
8551 #define DSI_TCCR2_LPRD_TOCNT0_Pos     (0U)
8552 #define DSI_TCCR2_LPRD_TOCNT0_Msk     (0x1UL << DSI_TCCR2_LPRD_TOCNT0_Pos)     /*!< 0x00000001 */
8553 #define DSI_TCCR2_LPRD_TOCNT0         DSI_TCCR2_LPRD_TOCNT0_Msk
8554 #define DSI_TCCR2_LPRD_TOCNT1_Pos     (1U)
8555 #define DSI_TCCR2_LPRD_TOCNT1_Msk     (0x1UL << DSI_TCCR2_LPRD_TOCNT1_Pos)     /*!< 0x00000002 */
8556 #define DSI_TCCR2_LPRD_TOCNT1         DSI_TCCR2_LPRD_TOCNT1_Msk
8557 #define DSI_TCCR2_LPRD_TOCNT2_Pos     (2U)
8558 #define DSI_TCCR2_LPRD_TOCNT2_Msk     (0x1UL << DSI_TCCR2_LPRD_TOCNT2_Pos)     /*!< 0x00000004 */
8559 #define DSI_TCCR2_LPRD_TOCNT2         DSI_TCCR2_LPRD_TOCNT2_Msk
8560 #define DSI_TCCR2_LPRD_TOCNT3_Pos     (3U)
8561 #define DSI_TCCR2_LPRD_TOCNT3_Msk     (0x1UL << DSI_TCCR2_LPRD_TOCNT3_Pos)     /*!< 0x00000008 */
8562 #define DSI_TCCR2_LPRD_TOCNT3         DSI_TCCR2_LPRD_TOCNT3_Msk
8563 #define DSI_TCCR2_LPRD_TOCNT4_Pos     (4U)
8564 #define DSI_TCCR2_LPRD_TOCNT4_Msk     (0x1UL << DSI_TCCR2_LPRD_TOCNT4_Pos)     /*!< 0x00000010 */
8565 #define DSI_TCCR2_LPRD_TOCNT4         DSI_TCCR2_LPRD_TOCNT4_Msk
8566 #define DSI_TCCR2_LPRD_TOCNT5_Pos     (5U)
8567 #define DSI_TCCR2_LPRD_TOCNT5_Msk     (0x1UL << DSI_TCCR2_LPRD_TOCNT5_Pos)     /*!< 0x00000020 */
8568 #define DSI_TCCR2_LPRD_TOCNT5         DSI_TCCR2_LPRD_TOCNT5_Msk
8569 #define DSI_TCCR2_LPRD_TOCNT6_Pos     (6U)
8570 #define DSI_TCCR2_LPRD_TOCNT6_Msk     (0x1UL << DSI_TCCR2_LPRD_TOCNT6_Pos)     /*!< 0x00000040 */
8571 #define DSI_TCCR2_LPRD_TOCNT6         DSI_TCCR2_LPRD_TOCNT6_Msk
8572 #define DSI_TCCR2_LPRD_TOCNT7_Pos     (7U)
8573 #define DSI_TCCR2_LPRD_TOCNT7_Msk     (0x1UL << DSI_TCCR2_LPRD_TOCNT7_Pos)     /*!< 0x00000080 */
8574 #define DSI_TCCR2_LPRD_TOCNT7         DSI_TCCR2_LPRD_TOCNT7_Msk
8575 #define DSI_TCCR2_LPRD_TOCNT8_Pos     (8U)
8576 #define DSI_TCCR2_LPRD_TOCNT8_Msk     (0x1UL << DSI_TCCR2_LPRD_TOCNT8_Pos)     /*!< 0x00000100 */
8577 #define DSI_TCCR2_LPRD_TOCNT8         DSI_TCCR2_LPRD_TOCNT8_Msk
8578 #define DSI_TCCR2_LPRD_TOCNT9_Pos     (9U)
8579 #define DSI_TCCR2_LPRD_TOCNT9_Msk     (0x1UL << DSI_TCCR2_LPRD_TOCNT9_Pos)     /*!< 0x00000200 */
8580 #define DSI_TCCR2_LPRD_TOCNT9         DSI_TCCR2_LPRD_TOCNT9_Msk
8581 #define DSI_TCCR2_LPRD_TOCNT10_Pos    (10U)
8582 #define DSI_TCCR2_LPRD_TOCNT10_Msk    (0x1UL << DSI_TCCR2_LPRD_TOCNT10_Pos)    /*!< 0x00000400 */
8583 #define DSI_TCCR2_LPRD_TOCNT10        DSI_TCCR2_LPRD_TOCNT10_Msk
8584 #define DSI_TCCR2_LPRD_TOCNT11_Pos    (11U)
8585 #define DSI_TCCR2_LPRD_TOCNT11_Msk    (0x1UL << DSI_TCCR2_LPRD_TOCNT11_Pos)    /*!< 0x00000800 */
8586 #define DSI_TCCR2_LPRD_TOCNT11        DSI_TCCR2_LPRD_TOCNT11_Msk
8587 #define DSI_TCCR2_LPRD_TOCNT12_Pos    (12U)
8588 #define DSI_TCCR2_LPRD_TOCNT12_Msk    (0x1UL << DSI_TCCR2_LPRD_TOCNT12_Pos)    /*!< 0x00001000 */
8589 #define DSI_TCCR2_LPRD_TOCNT12        DSI_TCCR2_LPRD_TOCNT12_Msk
8590 #define DSI_TCCR2_LPRD_TOCNT13_Pos    (13U)
8591 #define DSI_TCCR2_LPRD_TOCNT13_Msk    (0x1UL << DSI_TCCR2_LPRD_TOCNT13_Pos)    /*!< 0x00002000 */
8592 #define DSI_TCCR2_LPRD_TOCNT13        DSI_TCCR2_LPRD_TOCNT13_Msk
8593 #define DSI_TCCR2_LPRD_TOCNT14_Pos    (14U)
8594 #define DSI_TCCR2_LPRD_TOCNT14_Msk    (0x1UL << DSI_TCCR2_LPRD_TOCNT14_Pos)    /*!< 0x00004000 */
8595 #define DSI_TCCR2_LPRD_TOCNT14        DSI_TCCR2_LPRD_TOCNT14_Msk
8596 #define DSI_TCCR2_LPRD_TOCNT15_Pos    (15U)
8597 #define DSI_TCCR2_LPRD_TOCNT15_Msk    (0x1UL << DSI_TCCR2_LPRD_TOCNT15_Pos)    /*!< 0x00008000 */
8598 #define DSI_TCCR2_LPRD_TOCNT15        DSI_TCCR2_LPRD_TOCNT15_Msk
8599 
8600 /*******************  Bit definition for DSI_TCCR3 register  **************/
8601 #define DSI_TCCR3_HSWR_TOCNT_Pos      (0U)
8602 #define DSI_TCCR3_HSWR_TOCNT_Msk      (0xFFFFUL << DSI_TCCR3_HSWR_TOCNT_Pos)   /*!< 0x0000FFFF */
8603 #define DSI_TCCR3_HSWR_TOCNT          DSI_TCCR3_HSWR_TOCNT_Msk                 /*!< High-Speed Write Timeout Counter */
8604 #define DSI_TCCR3_HSWR_TOCNT0_Pos     (0U)
8605 #define DSI_TCCR3_HSWR_TOCNT0_Msk     (0x1UL << DSI_TCCR3_HSWR_TOCNT0_Pos)     /*!< 0x00000001 */
8606 #define DSI_TCCR3_HSWR_TOCNT0         DSI_TCCR3_HSWR_TOCNT0_Msk
8607 #define DSI_TCCR3_HSWR_TOCNT1_Pos     (1U)
8608 #define DSI_TCCR3_HSWR_TOCNT1_Msk     (0x1UL << DSI_TCCR3_HSWR_TOCNT1_Pos)     /*!< 0x00000002 */
8609 #define DSI_TCCR3_HSWR_TOCNT1         DSI_TCCR3_HSWR_TOCNT1_Msk
8610 #define DSI_TCCR3_HSWR_TOCNT2_Pos     (2U)
8611 #define DSI_TCCR3_HSWR_TOCNT2_Msk     (0x1UL << DSI_TCCR3_HSWR_TOCNT2_Pos)     /*!< 0x00000004 */
8612 #define DSI_TCCR3_HSWR_TOCNT2         DSI_TCCR3_HSWR_TOCNT2_Msk
8613 #define DSI_TCCR3_HSWR_TOCNT3_Pos     (3U)
8614 #define DSI_TCCR3_HSWR_TOCNT3_Msk     (0x1UL << DSI_TCCR3_HSWR_TOCNT3_Pos)     /*!< 0x00000008 */
8615 #define DSI_TCCR3_HSWR_TOCNT3         DSI_TCCR3_HSWR_TOCNT3_Msk
8616 #define DSI_TCCR3_HSWR_TOCNT4_Pos     (4U)
8617 #define DSI_TCCR3_HSWR_TOCNT4_Msk     (0x1UL << DSI_TCCR3_HSWR_TOCNT4_Pos)     /*!< 0x00000010 */
8618 #define DSI_TCCR3_HSWR_TOCNT4         DSI_TCCR3_HSWR_TOCNT4_Msk
8619 #define DSI_TCCR3_HSWR_TOCNT5_Pos     (5U)
8620 #define DSI_TCCR3_HSWR_TOCNT5_Msk     (0x1UL << DSI_TCCR3_HSWR_TOCNT5_Pos)     /*!< 0x00000020 */
8621 #define DSI_TCCR3_HSWR_TOCNT5         DSI_TCCR3_HSWR_TOCNT5_Msk
8622 #define DSI_TCCR3_HSWR_TOCNT6_Pos     (6U)
8623 #define DSI_TCCR3_HSWR_TOCNT6_Msk     (0x1UL << DSI_TCCR3_HSWR_TOCNT6_Pos)     /*!< 0x00000040 */
8624 #define DSI_TCCR3_HSWR_TOCNT6         DSI_TCCR3_HSWR_TOCNT6_Msk
8625 #define DSI_TCCR3_HSWR_TOCNT7_Pos     (7U)
8626 #define DSI_TCCR3_HSWR_TOCNT7_Msk     (0x1UL << DSI_TCCR3_HSWR_TOCNT7_Pos)     /*!< 0x00000080 */
8627 #define DSI_TCCR3_HSWR_TOCNT7         DSI_TCCR3_HSWR_TOCNT7_Msk
8628 #define DSI_TCCR3_HSWR_TOCNT8_Pos     (8U)
8629 #define DSI_TCCR3_HSWR_TOCNT8_Msk     (0x1UL << DSI_TCCR3_HSWR_TOCNT8_Pos)     /*!< 0x00000100 */
8630 #define DSI_TCCR3_HSWR_TOCNT8         DSI_TCCR3_HSWR_TOCNT8_Msk
8631 #define DSI_TCCR3_HSWR_TOCNT9_Pos     (9U)
8632 #define DSI_TCCR3_HSWR_TOCNT9_Msk     (0x1UL << DSI_TCCR3_HSWR_TOCNT9_Pos)     /*!< 0x00000200 */
8633 #define DSI_TCCR3_HSWR_TOCNT9         DSI_TCCR3_HSWR_TOCNT9_Msk
8634 #define DSI_TCCR3_HSWR_TOCNT10_Pos    (10U)
8635 #define DSI_TCCR3_HSWR_TOCNT10_Msk    (0x1UL << DSI_TCCR3_HSWR_TOCNT10_Pos)    /*!< 0x00000400 */
8636 #define DSI_TCCR3_HSWR_TOCNT10        DSI_TCCR3_HSWR_TOCNT10_Msk
8637 #define DSI_TCCR3_HSWR_TOCNT11_Pos    (11U)
8638 #define DSI_TCCR3_HSWR_TOCNT11_Msk    (0x1UL << DSI_TCCR3_HSWR_TOCNT11_Pos)    /*!< 0x00000800 */
8639 #define DSI_TCCR3_HSWR_TOCNT11        DSI_TCCR3_HSWR_TOCNT11_Msk
8640 #define DSI_TCCR3_HSWR_TOCNT12_Pos    (12U)
8641 #define DSI_TCCR3_HSWR_TOCNT12_Msk    (0x1UL << DSI_TCCR3_HSWR_TOCNT12_Pos)    /*!< 0x00001000 */
8642 #define DSI_TCCR3_HSWR_TOCNT12        DSI_TCCR3_HSWR_TOCNT12_Msk
8643 #define DSI_TCCR3_HSWR_TOCNT13_Pos    (13U)
8644 #define DSI_TCCR3_HSWR_TOCNT13_Msk    (0x1UL << DSI_TCCR3_HSWR_TOCNT13_Pos)    /*!< 0x00002000 */
8645 #define DSI_TCCR3_HSWR_TOCNT13        DSI_TCCR3_HSWR_TOCNT13_Msk
8646 #define DSI_TCCR3_HSWR_TOCNT14_Pos    (14U)
8647 #define DSI_TCCR3_HSWR_TOCNT14_Msk    (0x1UL << DSI_TCCR3_HSWR_TOCNT14_Pos)    /*!< 0x00004000 */
8648 #define DSI_TCCR3_HSWR_TOCNT14        DSI_TCCR3_HSWR_TOCNT14_Msk
8649 #define DSI_TCCR3_HSWR_TOCNT15_Pos    (15U)
8650 #define DSI_TCCR3_HSWR_TOCNT15_Msk    (0x1UL << DSI_TCCR3_HSWR_TOCNT15_Pos)    /*!< 0x00008000 */
8651 #define DSI_TCCR3_HSWR_TOCNT15        DSI_TCCR3_HSWR_TOCNT15_Msk
8652 #define DSI_TCCR3_PM_Pos              (24U)
8653 #define DSI_TCCR3_PM_Msk              (0x1UL << DSI_TCCR3_PM_Pos)              /*!< 0x01000000 */
8654 #define DSI_TCCR3_PM                  DSI_TCCR3_PM_Msk                         /*!< Presp Mode */
8655 
8656 /*******************  Bit definition for DSI_TCCR4 register  **************/
8657 #define DSI_TCCR4_LPWR_TOCNT_Pos      (0U)
8658 #define DSI_TCCR4_LPWR_TOCNT_Msk      (0xFFFFUL << DSI_TCCR4_LPWR_TOCNT_Pos)   /*!< 0x0000FFFF */
8659 #define DSI_TCCR4_LPWR_TOCNT          DSI_TCCR4_LPWR_TOCNT_Msk                 /*!< Low-Power Write Timeout Counter */
8660 #define DSI_TCCR4_LPWR_TOCNT0_Pos     (0U)
8661 #define DSI_TCCR4_LPWR_TOCNT0_Msk     (0x1UL << DSI_TCCR4_LPWR_TOCNT0_Pos)     /*!< 0x00000001 */
8662 #define DSI_TCCR4_LPWR_TOCNT0         DSI_TCCR4_LPWR_TOCNT0_Msk
8663 #define DSI_TCCR4_LPWR_TOCNT1_Pos     (1U)
8664 #define DSI_TCCR4_LPWR_TOCNT1_Msk     (0x1UL << DSI_TCCR4_LPWR_TOCNT1_Pos)     /*!< 0x00000002 */
8665 #define DSI_TCCR4_LPWR_TOCNT1         DSI_TCCR4_LPWR_TOCNT1_Msk
8666 #define DSI_TCCR4_LPWR_TOCNT2_Pos     (2U)
8667 #define DSI_TCCR4_LPWR_TOCNT2_Msk     (0x1UL << DSI_TCCR4_LPWR_TOCNT2_Pos)     /*!< 0x00000004 */
8668 #define DSI_TCCR4_LPWR_TOCNT2         DSI_TCCR4_LPWR_TOCNT2_Msk
8669 #define DSI_TCCR4_LPWR_TOCNT3_Pos     (3U)
8670 #define DSI_TCCR4_LPWR_TOCNT3_Msk     (0x1UL << DSI_TCCR4_LPWR_TOCNT3_Pos)     /*!< 0x00000008 */
8671 #define DSI_TCCR4_LPWR_TOCNT3         DSI_TCCR4_LPWR_TOCNT3_Msk
8672 #define DSI_TCCR4_LPWR_TOCNT4_Pos     (4U)
8673 #define DSI_TCCR4_LPWR_TOCNT4_Msk     (0x1UL << DSI_TCCR4_LPWR_TOCNT4_Pos)     /*!< 0x00000010 */
8674 #define DSI_TCCR4_LPWR_TOCNT4         DSI_TCCR4_LPWR_TOCNT4_Msk
8675 #define DSI_TCCR4_LPWR_TOCNT5_Pos     (5U)
8676 #define DSI_TCCR4_LPWR_TOCNT5_Msk     (0x1UL << DSI_TCCR4_LPWR_TOCNT5_Pos)     /*!< 0x00000020 */
8677 #define DSI_TCCR4_LPWR_TOCNT5         DSI_TCCR4_LPWR_TOCNT5_Msk
8678 #define DSI_TCCR4_LPWR_TOCNT6_Pos     (6U)
8679 #define DSI_TCCR4_LPWR_TOCNT6_Msk     (0x1UL << DSI_TCCR4_LPWR_TOCNT6_Pos)     /*!< 0x00000040 */
8680 #define DSI_TCCR4_LPWR_TOCNT6         DSI_TCCR4_LPWR_TOCNT6_Msk
8681 #define DSI_TCCR4_LPWR_TOCNT7_Pos     (7U)
8682 #define DSI_TCCR4_LPWR_TOCNT7_Msk     (0x1UL << DSI_TCCR4_LPWR_TOCNT7_Pos)     /*!< 0x00000080 */
8683 #define DSI_TCCR4_LPWR_TOCNT7         DSI_TCCR4_LPWR_TOCNT7_Msk
8684 #define DSI_TCCR4_LPWR_TOCNT8_Pos     (8U)
8685 #define DSI_TCCR4_LPWR_TOCNT8_Msk     (0x1UL << DSI_TCCR4_LPWR_TOCNT8_Pos)     /*!< 0x00000100 */
8686 #define DSI_TCCR4_LPWR_TOCNT8         DSI_TCCR4_LPWR_TOCNT8_Msk
8687 #define DSI_TCCR4_LPWR_TOCNT9_Pos     (9U)
8688 #define DSI_TCCR4_LPWR_TOCNT9_Msk     (0x1UL << DSI_TCCR4_LPWR_TOCNT9_Pos)     /*!< 0x00000200 */
8689 #define DSI_TCCR4_LPWR_TOCNT9         DSI_TCCR4_LPWR_TOCNT9_Msk
8690 #define DSI_TCCR4_LPWR_TOCNT10_Pos    (10U)
8691 #define DSI_TCCR4_LPWR_TOCNT10_Msk    (0x1UL << DSI_TCCR4_LPWR_TOCNT10_Pos)    /*!< 0x00000400 */
8692 #define DSI_TCCR4_LPWR_TOCNT10        DSI_TCCR4_LPWR_TOCNT10_Msk
8693 #define DSI_TCCR4_LPWR_TOCNT11_Pos    (11U)
8694 #define DSI_TCCR4_LPWR_TOCNT11_Msk    (0x1UL << DSI_TCCR4_LPWR_TOCNT11_Pos)    /*!< 0x00000800 */
8695 #define DSI_TCCR4_LPWR_TOCNT11        DSI_TCCR4_LPWR_TOCNT11_Msk
8696 #define DSI_TCCR4_LPWR_TOCNT12_Pos    (12U)
8697 #define DSI_TCCR4_LPWR_TOCNT12_Msk    (0x1UL << DSI_TCCR4_LPWR_TOCNT12_Pos)    /*!< 0x00001000 */
8698 #define DSI_TCCR4_LPWR_TOCNT12        DSI_TCCR4_LPWR_TOCNT12_Msk
8699 #define DSI_TCCR4_LPWR_TOCNT13_Pos    (13U)
8700 #define DSI_TCCR4_LPWR_TOCNT13_Msk    (0x1UL << DSI_TCCR4_LPWR_TOCNT13_Pos)    /*!< 0x00002000 */
8701 #define DSI_TCCR4_LPWR_TOCNT13        DSI_TCCR4_LPWR_TOCNT13_Msk
8702 #define DSI_TCCR4_LPWR_TOCNT14_Pos    (14U)
8703 #define DSI_TCCR4_LPWR_TOCNT14_Msk    (0x1UL << DSI_TCCR4_LPWR_TOCNT14_Pos)    /*!< 0x00004000 */
8704 #define DSI_TCCR4_LPWR_TOCNT14        DSI_TCCR4_LPWR_TOCNT14_Msk
8705 #define DSI_TCCR4_LPWR_TOCNT15_Pos    (15U)
8706 #define DSI_TCCR4_LPWR_TOCNT15_Msk    (0x1UL << DSI_TCCR4_LPWR_TOCNT15_Pos)    /*!< 0x00008000 */
8707 #define DSI_TCCR4_LPWR_TOCNT15        DSI_TCCR4_LPWR_TOCNT15_Msk
8708 
8709 /*******************  Bit definition for DSI_TCCR5 register  **************/
8710 #define DSI_TCCR5_BTA_TOCNT_Pos       (0U)
8711 #define DSI_TCCR5_BTA_TOCNT_Msk       (0xFFFFUL << DSI_TCCR5_BTA_TOCNT_Pos)    /*!< 0x0000FFFF */
8712 #define DSI_TCCR5_BTA_TOCNT           DSI_TCCR5_BTA_TOCNT_Msk                  /*!< Bus-Turn-Around Timeout Counter */
8713 #define DSI_TCCR5_BTA_TOCNT0_Pos      (0U)
8714 #define DSI_TCCR5_BTA_TOCNT0_Msk      (0x1UL << DSI_TCCR5_BTA_TOCNT0_Pos)      /*!< 0x00000001 */
8715 #define DSI_TCCR5_BTA_TOCNT0          DSI_TCCR5_BTA_TOCNT0_Msk
8716 #define DSI_TCCR5_BTA_TOCNT1_Pos      (1U)
8717 #define DSI_TCCR5_BTA_TOCNT1_Msk      (0x1UL << DSI_TCCR5_BTA_TOCNT1_Pos)      /*!< 0x00000002 */
8718 #define DSI_TCCR5_BTA_TOCNT1          DSI_TCCR5_BTA_TOCNT1_Msk
8719 #define DSI_TCCR5_BTA_TOCNT2_Pos      (2U)
8720 #define DSI_TCCR5_BTA_TOCNT2_Msk      (0x1UL << DSI_TCCR5_BTA_TOCNT2_Pos)      /*!< 0x00000004 */
8721 #define DSI_TCCR5_BTA_TOCNT2          DSI_TCCR5_BTA_TOCNT2_Msk
8722 #define DSI_TCCR5_BTA_TOCNT3_Pos      (3U)
8723 #define DSI_TCCR5_BTA_TOCNT3_Msk      (0x1UL << DSI_TCCR5_BTA_TOCNT3_Pos)      /*!< 0x00000008 */
8724 #define DSI_TCCR5_BTA_TOCNT3          DSI_TCCR5_BTA_TOCNT3_Msk
8725 #define DSI_TCCR5_BTA_TOCNT4_Pos      (4U)
8726 #define DSI_TCCR5_BTA_TOCNT4_Msk      (0x1UL << DSI_TCCR5_BTA_TOCNT4_Pos)      /*!< 0x00000010 */
8727 #define DSI_TCCR5_BTA_TOCNT4          DSI_TCCR5_BTA_TOCNT4_Msk
8728 #define DSI_TCCR5_BTA_TOCNT5_Pos      (5U)
8729 #define DSI_TCCR5_BTA_TOCNT5_Msk      (0x1UL << DSI_TCCR5_BTA_TOCNT5_Pos)      /*!< 0x00000020 */
8730 #define DSI_TCCR5_BTA_TOCNT5          DSI_TCCR5_BTA_TOCNT5_Msk
8731 #define DSI_TCCR5_BTA_TOCNT6_Pos      (6U)
8732 #define DSI_TCCR5_BTA_TOCNT6_Msk      (0x1UL << DSI_TCCR5_BTA_TOCNT6_Pos)      /*!< 0x00000040 */
8733 #define DSI_TCCR5_BTA_TOCNT6          DSI_TCCR5_BTA_TOCNT6_Msk
8734 #define DSI_TCCR5_BTA_TOCNT7_Pos      (7U)
8735 #define DSI_TCCR5_BTA_TOCNT7_Msk      (0x1UL << DSI_TCCR5_BTA_TOCNT7_Pos)      /*!< 0x00000080 */
8736 #define DSI_TCCR5_BTA_TOCNT7          DSI_TCCR5_BTA_TOCNT7_Msk
8737 #define DSI_TCCR5_BTA_TOCNT8_Pos      (8U)
8738 #define DSI_TCCR5_BTA_TOCNT8_Msk      (0x1UL << DSI_TCCR5_BTA_TOCNT8_Pos)      /*!< 0x00000100 */
8739 #define DSI_TCCR5_BTA_TOCNT8          DSI_TCCR5_BTA_TOCNT8_Msk
8740 #define DSI_TCCR5_BTA_TOCNT9_Pos      (9U)
8741 #define DSI_TCCR5_BTA_TOCNT9_Msk      (0x1UL << DSI_TCCR5_BTA_TOCNT9_Pos)      /*!< 0x00000200 */
8742 #define DSI_TCCR5_BTA_TOCNT9          DSI_TCCR5_BTA_TOCNT9_Msk
8743 #define DSI_TCCR5_BTA_TOCNT10_Pos     (10U)
8744 #define DSI_TCCR5_BTA_TOCNT10_Msk     (0x1UL << DSI_TCCR5_BTA_TOCNT10_Pos)     /*!< 0x00000400 */
8745 #define DSI_TCCR5_BTA_TOCNT10         DSI_TCCR5_BTA_TOCNT10_Msk
8746 #define DSI_TCCR5_BTA_TOCNT11_Pos     (11U)
8747 #define DSI_TCCR5_BTA_TOCNT11_Msk     (0x1UL << DSI_TCCR5_BTA_TOCNT11_Pos)     /*!< 0x00000800 */
8748 #define DSI_TCCR5_BTA_TOCNT11         DSI_TCCR5_BTA_TOCNT11_Msk
8749 #define DSI_TCCR5_BTA_TOCNT12_Pos     (12U)
8750 #define DSI_TCCR5_BTA_TOCNT12_Msk     (0x1UL << DSI_TCCR5_BTA_TOCNT12_Pos)     /*!< 0x00001000 */
8751 #define DSI_TCCR5_BTA_TOCNT12         DSI_TCCR5_BTA_TOCNT12_Msk
8752 #define DSI_TCCR5_BTA_TOCNT13_Pos     (13U)
8753 #define DSI_TCCR5_BTA_TOCNT13_Msk     (0x1UL << DSI_TCCR5_BTA_TOCNT13_Pos)     /*!< 0x00002000 */
8754 #define DSI_TCCR5_BTA_TOCNT13         DSI_TCCR5_BTA_TOCNT13_Msk
8755 #define DSI_TCCR5_BTA_TOCNT14_Pos     (14U)
8756 #define DSI_TCCR5_BTA_TOCNT14_Msk     (0x1UL << DSI_TCCR5_BTA_TOCNT14_Pos)     /*!< 0x00004000 */
8757 #define DSI_TCCR5_BTA_TOCNT14         DSI_TCCR5_BTA_TOCNT14_Msk
8758 #define DSI_TCCR5_BTA_TOCNT15_Pos     (15U)
8759 #define DSI_TCCR5_BTA_TOCNT15_Msk     (0x1UL << DSI_TCCR5_BTA_TOCNT15_Pos)     /*!< 0x00008000 */
8760 #define DSI_TCCR5_BTA_TOCNT15         DSI_TCCR5_BTA_TOCNT15_Msk
8761 
8762 /*******************  Bit definition for DSI_CLCR register  ***************/
8763 #define DSI_CLCR_DPCC_Pos             (0U)
8764 #define DSI_CLCR_DPCC_Msk             (0x1UL << DSI_CLCR_DPCC_Pos)             /*!< 0x00000001 */
8765 #define DSI_CLCR_DPCC                 DSI_CLCR_DPCC_Msk                        /*!< D-PHY Clock Control */
8766 #define DSI_CLCR_ACR_Pos              (1U)
8767 #define DSI_CLCR_ACR_Msk              (0x1UL << DSI_CLCR_ACR_Pos)              /*!< 0x00000002 */
8768 #define DSI_CLCR_ACR                  DSI_CLCR_ACR_Msk                         /*!< Automatic Clocklane Control */
8769 
8770 /*******************  Bit definition for DSI_CLTCR register  **************/
8771 #define DSI_CLTCR_LP2HS_TIME_Pos      (0U)
8772 #define DSI_CLTCR_LP2HS_TIME_Msk      (0x3FFUL << DSI_CLTCR_LP2HS_TIME_Pos)    /*!< 0x000003FF */
8773 #define DSI_CLTCR_LP2HS_TIME          DSI_CLTCR_LP2HS_TIME_Msk                 /*!< Low-Power to High-Speed Time */
8774 #define DSI_CLTCR_LP2HS_TIME0_Pos     (0U)
8775 #define DSI_CLTCR_LP2HS_TIME0_Msk     (0x1UL << DSI_CLTCR_LP2HS_TIME0_Pos)     /*!< 0x00000001 */
8776 #define DSI_CLTCR_LP2HS_TIME0         DSI_CLTCR_LP2HS_TIME0_Msk
8777 #define DSI_CLTCR_LP2HS_TIME1_Pos     (1U)
8778 #define DSI_CLTCR_LP2HS_TIME1_Msk     (0x1UL << DSI_CLTCR_LP2HS_TIME1_Pos)     /*!< 0x00000002 */
8779 #define DSI_CLTCR_LP2HS_TIME1         DSI_CLTCR_LP2HS_TIME1_Msk
8780 #define DSI_CLTCR_LP2HS_TIME2_Pos     (2U)
8781 #define DSI_CLTCR_LP2HS_TIME2_Msk     (0x1UL << DSI_CLTCR_LP2HS_TIME2_Pos)     /*!< 0x00000004 */
8782 #define DSI_CLTCR_LP2HS_TIME2         DSI_CLTCR_LP2HS_TIME2_Msk
8783 #define DSI_CLTCR_LP2HS_TIME3_Pos     (3U)
8784 #define DSI_CLTCR_LP2HS_TIME3_Msk     (0x1UL << DSI_CLTCR_LP2HS_TIME3_Pos)     /*!< 0x00000008 */
8785 #define DSI_CLTCR_LP2HS_TIME3         DSI_CLTCR_LP2HS_TIME3_Msk
8786 #define DSI_CLTCR_LP2HS_TIME4_Pos     (4U)
8787 #define DSI_CLTCR_LP2HS_TIME4_Msk     (0x1UL << DSI_CLTCR_LP2HS_TIME4_Pos)     /*!< 0x00000010 */
8788 #define DSI_CLTCR_LP2HS_TIME4         DSI_CLTCR_LP2HS_TIME4_Msk
8789 #define DSI_CLTCR_LP2HS_TIME5_Pos     (5U)
8790 #define DSI_CLTCR_LP2HS_TIME5_Msk     (0x1UL << DSI_CLTCR_LP2HS_TIME5_Pos)     /*!< 0x00000020 */
8791 #define DSI_CLTCR_LP2HS_TIME5         DSI_CLTCR_LP2HS_TIME5_Msk
8792 #define DSI_CLTCR_LP2HS_TIME6_Pos     (6U)
8793 #define DSI_CLTCR_LP2HS_TIME6_Msk     (0x1UL << DSI_CLTCR_LP2HS_TIME6_Pos)     /*!< 0x00000040 */
8794 #define DSI_CLTCR_LP2HS_TIME6         DSI_CLTCR_LP2HS_TIME6_Msk
8795 #define DSI_CLTCR_LP2HS_TIME7_Pos     (7U)
8796 #define DSI_CLTCR_LP2HS_TIME7_Msk     (0x1UL << DSI_CLTCR_LP2HS_TIME7_Pos)     /*!< 0x00000080 */
8797 #define DSI_CLTCR_LP2HS_TIME7         DSI_CLTCR_LP2HS_TIME7_Msk
8798 #define DSI_CLTCR_LP2HS_TIME8_Pos     (8U)
8799 #define DSI_CLTCR_LP2HS_TIME8_Msk     (0x1UL << DSI_CLTCR_LP2HS_TIME8_Pos)     /*!< 0x00000100 */
8800 #define DSI_CLTCR_LP2HS_TIME8         DSI_CLTCR_LP2HS_TIME8_Msk
8801 #define DSI_CLTCR_LP2HS_TIME9_Pos     (9U)
8802 #define DSI_CLTCR_LP2HS_TIME9_Msk     (0x1UL << DSI_CLTCR_LP2HS_TIME9_Pos)     /*!< 0x00000200 */
8803 #define DSI_CLTCR_LP2HS_TIME9         DSI_CLTCR_LP2HS_TIME9_Msk
8804 #define DSI_CLTCR_HS2LP_TIME_Pos      (16U)
8805 #define DSI_CLTCR_HS2LP_TIME_Msk      (0x3FFUL << DSI_CLTCR_HS2LP_TIME_Pos)    /*!< 0x03FF0000 */
8806 #define DSI_CLTCR_HS2LP_TIME          DSI_CLTCR_HS2LP_TIME_Msk                 /*!< High-Speed to Low-Power Time */
8807 #define DSI_CLTCR_HS2LP_TIME0_Pos     (16U)
8808 #define DSI_CLTCR_HS2LP_TIME0_Msk     (0x1UL << DSI_CLTCR_HS2LP_TIME0_Pos)     /*!< 0x00010000 */
8809 #define DSI_CLTCR_HS2LP_TIME0         DSI_CLTCR_HS2LP_TIME0_Msk
8810 #define DSI_CLTCR_HS2LP_TIME1_Pos     (17U)
8811 #define DSI_CLTCR_HS2LP_TIME1_Msk     (0x1UL << DSI_CLTCR_HS2LP_TIME1_Pos)     /*!< 0x00020000 */
8812 #define DSI_CLTCR_HS2LP_TIME1         DSI_CLTCR_HS2LP_TIME1_Msk
8813 #define DSI_CLTCR_HS2LP_TIME2_Pos     (18U)
8814 #define DSI_CLTCR_HS2LP_TIME2_Msk     (0x1UL << DSI_CLTCR_HS2LP_TIME2_Pos)     /*!< 0x00040000 */
8815 #define DSI_CLTCR_HS2LP_TIME2         DSI_CLTCR_HS2LP_TIME2_Msk
8816 #define DSI_CLTCR_HS2LP_TIME3_Pos     (19U)
8817 #define DSI_CLTCR_HS2LP_TIME3_Msk     (0x1UL << DSI_CLTCR_HS2LP_TIME3_Pos)     /*!< 0x00080000 */
8818 #define DSI_CLTCR_HS2LP_TIME3         DSI_CLTCR_HS2LP_TIME3_Msk
8819 #define DSI_CLTCR_HS2LP_TIME4_Pos     (20U)
8820 #define DSI_CLTCR_HS2LP_TIME4_Msk     (0x1UL << DSI_CLTCR_HS2LP_TIME4_Pos)     /*!< 0x00100000 */
8821 #define DSI_CLTCR_HS2LP_TIME4         DSI_CLTCR_HS2LP_TIME4_Msk
8822 #define DSI_CLTCR_HS2LP_TIME5_Pos     (21U)
8823 #define DSI_CLTCR_HS2LP_TIME5_Msk     (0x1UL << DSI_CLTCR_HS2LP_TIME5_Pos)     /*!< 0x00200000 */
8824 #define DSI_CLTCR_HS2LP_TIME5         DSI_CLTCR_HS2LP_TIME5_Msk
8825 #define DSI_CLTCR_HS2LP_TIME6_Pos     (22U)
8826 #define DSI_CLTCR_HS2LP_TIME6_Msk     (0x1UL << DSI_CLTCR_HS2LP_TIME6_Pos)     /*!< 0x00400000 */
8827 #define DSI_CLTCR_HS2LP_TIME6         DSI_CLTCR_HS2LP_TIME6_Msk
8828 #define DSI_CLTCR_HS2LP_TIME7_Pos     (23U)
8829 #define DSI_CLTCR_HS2LP_TIME7_Msk     (0x1UL << DSI_CLTCR_HS2LP_TIME7_Pos)     /*!< 0x00800000 */
8830 #define DSI_CLTCR_HS2LP_TIME7         DSI_CLTCR_HS2LP_TIME7_Msk
8831 #define DSI_CLTCR_HS2LP_TIME8_Pos     (24U)
8832 #define DSI_CLTCR_HS2LP_TIME8_Msk     (0x1UL << DSI_CLTCR_HS2LP_TIME8_Pos)     /*!< 0x01000000 */
8833 #define DSI_CLTCR_HS2LP_TIME8         DSI_CLTCR_HS2LP_TIME8_Msk
8834 #define DSI_CLTCR_HS2LP_TIME9_Pos     (25U)
8835 #define DSI_CLTCR_HS2LP_TIME9_Msk     (0x1UL << DSI_CLTCR_HS2LP_TIME9_Pos)     /*!< 0x02000000 */
8836 #define DSI_CLTCR_HS2LP_TIME9         DSI_CLTCR_HS2LP_TIME9_Msk
8837 
8838 /*******************  Bit definition for DSI_DLTCR register  **************/
8839 #define DSI_DLTCR_LP2HS_TIME_Pos      (0U)
8840 #define DSI_DLTCR_LP2HS_TIME_Msk      (0x3FFUL << DSI_DLTCR_LP2HS_TIME_Pos)    /*!< 0x000003FF */
8841 #define DSI_DLTCR_LP2HS_TIME          DSI_DLTCR_LP2HS_TIME_Msk                 /*!< Low-Power To High-Speed Time */
8842 #define DSI_DLTCR_LP2HS_TIME0_Pos     (0U)
8843 #define DSI_DLTCR_LP2HS_TIME0_Msk     (0x1UL << DSI_DLTCR_LP2HS_TIME0_Pos)     /*!< 0x00000001 */
8844 #define DSI_DLTCR_LP2HS_TIME0         DSI_DLTCR_LP2HS_TIME0_Msk
8845 #define DSI_DLTCR_LP2HS_TIME1_Pos     (1U)
8846 #define DSI_DLTCR_LP2HS_TIME1_Msk     (0x1UL << DSI_DLTCR_LP2HS_TIME1_Pos)     /*!< 0x00000002 */
8847 #define DSI_DLTCR_LP2HS_TIME1         DSI_DLTCR_LP2HS_TIME1_Msk
8848 #define DSI_DLTCR_LP2HS_TIME2_Pos     (2U)
8849 #define DSI_DLTCR_LP2HS_TIME2_Msk     (0x1UL << DSI_DLTCR_LP2HS_TIME2_Pos)     /*!< 0x00000004 */
8850 #define DSI_DLTCR_LP2HS_TIME2         DSI_DLTCR_LP2HS_TIME2_Msk
8851 #define DSI_DLTCR_LP2HS_TIME3_Pos     (3U)
8852 #define DSI_DLTCR_LP2HS_TIME3_Msk     (0x1UL << DSI_DLTCR_LP2HS_TIME3_Pos)     /*!< 0x00000008 */
8853 #define DSI_DLTCR_LP2HS_TIME3         DSI_DLTCR_LP2HS_TIME3_Msk
8854 #define DSI_DLTCR_LP2HS_TIME4_Pos     (4U)
8855 #define DSI_DLTCR_LP2HS_TIME4_Msk     (0x1UL << DSI_DLTCR_LP2HS_TIME4_Pos)     /*!< 0x00000010 */
8856 #define DSI_DLTCR_LP2HS_TIME4         DSI_DLTCR_LP2HS_TIME4_Msk
8857 #define DSI_DLTCR_LP2HS_TIME5_Pos     (5U)
8858 #define DSI_DLTCR_LP2HS_TIME5_Msk     (0x1UL << DSI_DLTCR_LP2HS_TIME5_Pos)     /*!< 0x00000020 */
8859 #define DSI_DLTCR_LP2HS_TIME5         DSI_DLTCR_LP2HS_TIME5_Msk
8860 #define DSI_DLTCR_LP2HS_TIME6_Pos     (6U)
8861 #define DSI_DLTCR_LP2HS_TIME6_Msk     (0x1UL << DSI_DLTCR_LP2HS_TIME6_Pos)     /*!< 0x00000040 */
8862 #define DSI_DLTCR_LP2HS_TIME6         DSI_DLTCR_LP2HS_TIME6_Msk
8863 #define DSI_DLTCR_LP2HS_TIME7_Pos     (7U)
8864 #define DSI_DLTCR_LP2HS_TIME7_Msk     (0x1UL << DSI_DLTCR_LP2HS_TIME7_Pos)     /*!< 0x00000080 */
8865 #define DSI_DLTCR_LP2HS_TIME7         DSI_DLTCR_LP2HS_TIME7_Msk
8866 #define DSI_DLTCR_LP2HS_TIME8_Pos     (8U)
8867 #define DSI_DLTCR_LP2HS_TIME8_Msk     (0x1UL << DSI_DLTCR_LP2HS_TIME8_Pos)     /*!< 0x00000100 */
8868 #define DSI_DLTCR_LP2HS_TIME8         DSI_DLTCR_LP2HS_TIME8_Msk
8869 #define DSI_DLTCR_LP2HS_TIME9_Pos     (9U)
8870 #define DSI_DLTCR_LP2HS_TIME9_Msk     (0x1UL << DSI_DLTCR_LP2HS_TIME9_Pos)     /*!< 0x00000200 */
8871 #define DSI_DLTCR_LP2HS_TIME9         DSI_DLTCR_LP2HS_TIME9_Msk
8872 #define DSI_DLTCR_HS2LP_TIME_Pos      (16U)
8873 #define DSI_DLTCR_HS2LP_TIME_Msk      (0x3FFUL << DSI_DLTCR_HS2LP_TIME_Pos)    /*!< 0x03FF0000 */
8874 #define DSI_DLTCR_HS2LP_TIME          DSI_DLTCR_HS2LP_TIME_Msk                 /*!< High-Speed To Low-Power Time */
8875 #define DSI_DLTCR_HS2LP_TIME0_Pos     (16U)
8876 #define DSI_DLTCR_HS2LP_TIME0_Msk     (0x1UL << DSI_DLTCR_HS2LP_TIME0_Pos)     /*!< 0x00010000 */
8877 #define DSI_DLTCR_HS2LP_TIME0         DSI_DLTCR_HS2LP_TIME0_Msk
8878 #define DSI_DLTCR_HS2LP_TIME1_Pos     (17U)
8879 #define DSI_DLTCR_HS2LP_TIME1_Msk     (0x1UL << DSI_DLTCR_HS2LP_TIME1_Pos)     /*!< 0x00020000 */
8880 #define DSI_DLTCR_HS2LP_TIME1         DSI_DLTCR_HS2LP_TIME1_Msk
8881 #define DSI_DLTCR_HS2LP_TIME2_Pos     (18U)
8882 #define DSI_DLTCR_HS2LP_TIME2_Msk     (0x1UL << DSI_DLTCR_HS2LP_TIME2_Pos)     /*!< 0x00040000 */
8883 #define DSI_DLTCR_HS2LP_TIME2         DSI_DLTCR_HS2LP_TIME2_Msk
8884 #define DSI_DLTCR_HS2LP_TIME3_Pos     (19U)
8885 #define DSI_DLTCR_HS2LP_TIME3_Msk     (0x1UL << DSI_DLTCR_HS2LP_TIME3_Pos)     /*!< 0x00080000 */
8886 #define DSI_DLTCR_HS2LP_TIME3         DSI_DLTCR_HS2LP_TIME3_Msk
8887 #define DSI_DLTCR_HS2LP_TIME4_Pos     (20U)
8888 #define DSI_DLTCR_HS2LP_TIME4_Msk     (0x1UL << DSI_DLTCR_HS2LP_TIME4_Pos)     /*!< 0x00100000 */
8889 #define DSI_DLTCR_HS2LP_TIME4         DSI_DLTCR_HS2LP_TIME4_Msk
8890 #define DSI_DLTCR_HS2LP_TIME5_Pos     (21U)
8891 #define DSI_DLTCR_HS2LP_TIME5_Msk     (0x1UL << DSI_DLTCR_HS2LP_TIME5_Pos)     /*!< 0x00200000 */
8892 #define DSI_DLTCR_HS2LP_TIME5         DSI_DLTCR_HS2LP_TIME5_Msk
8893 #define DSI_DLTCR_HS2LP_TIME6_Pos     (22U)
8894 #define DSI_DLTCR_HS2LP_TIME6_Msk     (0x1UL << DSI_DLTCR_HS2LP_TIME6_Pos)     /*!< 0x00400000 */
8895 #define DSI_DLTCR_HS2LP_TIME6         DSI_DLTCR_HS2LP_TIME6_Msk
8896 #define DSI_DLTCR_HS2LP_TIME7_Pos     (23U)
8897 #define DSI_DLTCR_HS2LP_TIME7_Msk     (0x1UL << DSI_DLTCR_HS2LP_TIME7_Pos)     /*!< 0x00800000 */
8898 #define DSI_DLTCR_HS2LP_TIME7         DSI_DLTCR_HS2LP_TIME7_Msk
8899 #define DSI_DLTCR_HS2LP_TIME8_Pos     (24U)
8900 #define DSI_DLTCR_HS2LP_TIME8_Msk     (0x1UL << DSI_DLTCR_HS2LP_TIME8_Pos)     /*!< 0x01000000 */
8901 #define DSI_DLTCR_HS2LP_TIME8         DSI_DLTCR_HS2LP_TIME8_Msk
8902 #define DSI_DLTCR_HS2LP_TIME9_Pos     (25U)
8903 #define DSI_DLTCR_HS2LP_TIME9_Msk     (0x1UL << DSI_DLTCR_HS2LP_TIME9_Pos)     /*!< 0x02000000 */
8904 #define DSI_DLTCR_HS2LP_TIME9         DSI_DLTCR_HS2LP_TIME9_Msk
8905 
8906 /*******************  Bit definition for DSI_PCTLR register  **************/
8907 #define DSI_PCTLR_DEN_Pos             (1U)
8908 #define DSI_PCTLR_DEN_Msk             (0x1UL << DSI_PCTLR_DEN_Pos)             /*!< 0x00000002 */
8909 #define DSI_PCTLR_DEN                 DSI_PCTLR_DEN_Msk                        /*!< Digital Enable */
8910 #define DSI_PCTLR_CKE_Pos             (2U)
8911 #define DSI_PCTLR_CKE_Msk             (0x1UL << DSI_PCTLR_CKE_Pos)             /*!< 0x00000004 */
8912 #define DSI_PCTLR_CKE                 DSI_PCTLR_CKE_Msk                        /*!< Clock Enable */
8913 
8914 /*******************  Bit definition for DSI_PCONFR register  *************/
8915 #define DSI_PCONFR_NL_Pos             (0U)
8916 #define DSI_PCONFR_NL_Msk             (0x3UL << DSI_PCONFR_NL_Pos)             /*!< 0x00000003 */
8917 #define DSI_PCONFR_NL                 DSI_PCONFR_NL_Msk                        /*!< Number of Lanes */
8918 #define DSI_PCONFR_NL0_Pos            (0U)
8919 #define DSI_PCONFR_NL0_Msk            (0x1UL << DSI_PCONFR_NL0_Pos)            /*!< 0x00000001 */
8920 #define DSI_PCONFR_NL0                DSI_PCONFR_NL0_Msk
8921 #define DSI_PCONFR_NL1_Pos            (1U)
8922 #define DSI_PCONFR_NL1_Msk            (0x1UL << DSI_PCONFR_NL1_Pos)            /*!< 0x00000002 */
8923 #define DSI_PCONFR_NL1                DSI_PCONFR_NL1_Msk
8924 
8925 #define DSI_PCONFR_SW_TIME_Pos        (8U)
8926 #define DSI_PCONFR_SW_TIME_Msk        (0xFFUL << DSI_PCONFR_SW_TIME_Pos)       /*!< 0x0000FF00 */
8927 #define DSI_PCONFR_SW_TIME            DSI_PCONFR_SW_TIME_Msk                   /*!< Stop Wait Time */
8928 #define DSI_PCONFR_SW_TIME0_Pos       (8U)
8929 #define DSI_PCONFR_SW_TIME0_Msk       (0x1UL << DSI_PCONFR_SW_TIME0_Pos)       /*!< 0x00000100 */
8930 #define DSI_PCONFR_SW_TIME0           DSI_PCONFR_SW_TIME0_Msk
8931 #define DSI_PCONFR_SW_TIME1_Pos       (9U)
8932 #define DSI_PCONFR_SW_TIME1_Msk       (0x1UL << DSI_PCONFR_SW_TIME1_Pos)       /*!< 0x00000200 */
8933 #define DSI_PCONFR_SW_TIME1           DSI_PCONFR_SW_TIME1_Msk
8934 #define DSI_PCONFR_SW_TIME2_Pos       (10U)
8935 #define DSI_PCONFR_SW_TIME2_Msk       (0x1UL << DSI_PCONFR_SW_TIME2_Pos)       /*!< 0x00000400 */
8936 #define DSI_PCONFR_SW_TIME2           DSI_PCONFR_SW_TIME2_Msk
8937 #define DSI_PCONFR_SW_TIME3_Pos       (11U)
8938 #define DSI_PCONFR_SW_TIME3_Msk       (0x1UL << DSI_PCONFR_SW_TIME3_Pos)       /*!< 0x00000800 */
8939 #define DSI_PCONFR_SW_TIME3           DSI_PCONFR_SW_TIME3_Msk
8940 #define DSI_PCONFR_SW_TIME4_Pos       (12U)
8941 #define DSI_PCONFR_SW_TIME4_Msk       (0x1UL << DSI_PCONFR_SW_TIME4_Pos)       /*!< 0x00001000 */
8942 #define DSI_PCONFR_SW_TIME4           DSI_PCONFR_SW_TIME4_Msk
8943 #define DSI_PCONFR_SW_TIME5_Pos       (13U)
8944 #define DSI_PCONFR_SW_TIME5_Msk       (0x1UL << DSI_PCONFR_SW_TIME5_Pos)       /*!< 0x00002000 */
8945 #define DSI_PCONFR_SW_TIME5           DSI_PCONFR_SW_TIME5_Msk
8946 #define DSI_PCONFR_SW_TIME6_Pos       (14U)
8947 #define DSI_PCONFR_SW_TIME6_Msk       (0x1UL << DSI_PCONFR_SW_TIME6_Pos)       /*!< 0x00004000 */
8948 #define DSI_PCONFR_SW_TIME6           DSI_PCONFR_SW_TIME6_Msk
8949 #define DSI_PCONFR_SW_TIME7_Pos       (15U)
8950 #define DSI_PCONFR_SW_TIME7_Msk       (0x1UL << DSI_PCONFR_SW_TIME7_Pos)       /*!< 0x00008000 */
8951 #define DSI_PCONFR_SW_TIME7           DSI_PCONFR_SW_TIME7_Msk
8952 
8953 /*******************  Bit definition for DSI_PUCR register  ***************/
8954 #define DSI_PUCR_URCL_Pos             (0U)
8955 #define DSI_PUCR_URCL_Msk             (0x1UL << DSI_PUCR_URCL_Pos)             /*!< 0x00000001 */
8956 #define DSI_PUCR_URCL                 DSI_PUCR_URCL_Msk                        /*!< ULPS Request on Clock Lane */
8957 #define DSI_PUCR_UECL_Pos             (1U)
8958 #define DSI_PUCR_UECL_Msk             (0x1UL << DSI_PUCR_UECL_Pos)             /*!< 0x00000002 */
8959 #define DSI_PUCR_UECL                 DSI_PUCR_UECL_Msk                        /*!< ULPS Exit on Clock Lane */
8960 #define DSI_PUCR_URDL_Pos             (2U)
8961 #define DSI_PUCR_URDL_Msk             (0x1UL << DSI_PUCR_URDL_Pos)             /*!< 0x00000004 */
8962 #define DSI_PUCR_URDL                 DSI_PUCR_URDL_Msk                        /*!< ULPS Request on Data Lane */
8963 #define DSI_PUCR_UEDL_Pos             (3U)
8964 #define DSI_PUCR_UEDL_Msk             (0x1UL << DSI_PUCR_UEDL_Pos)             /*!< 0x00000008 */
8965 #define DSI_PUCR_UEDL                 DSI_PUCR_UEDL_Msk                        /*!< ULPS Exit on Data Lane */
8966 
8967 /*******************  Bit definition for DSI_PTTCR register  **************/
8968 #define DSI_PTTCR_TX_TRIG_Pos         (0U)
8969 #define DSI_PTTCR_TX_TRIG_Msk         (0xFUL << DSI_PTTCR_TX_TRIG_Pos)         /*!< 0x0000000F */
8970 #define DSI_PTTCR_TX_TRIG             DSI_PTTCR_TX_TRIG_Msk                    /*!< Transmission Trigger */
8971 #define DSI_PTTCR_TX_TRIG0_Pos        (0U)
8972 #define DSI_PTTCR_TX_TRIG0_Msk        (0x1UL << DSI_PTTCR_TX_TRIG0_Pos)        /*!< 0x00000001 */
8973 #define DSI_PTTCR_TX_TRIG0            DSI_PTTCR_TX_TRIG0_Msk
8974 #define DSI_PTTCR_TX_TRIG1_Pos        (1U)
8975 #define DSI_PTTCR_TX_TRIG1_Msk        (0x1UL << DSI_PTTCR_TX_TRIG1_Pos)        /*!< 0x00000002 */
8976 #define DSI_PTTCR_TX_TRIG1            DSI_PTTCR_TX_TRIG1_Msk
8977 #define DSI_PTTCR_TX_TRIG2_Pos        (2U)
8978 #define DSI_PTTCR_TX_TRIG2_Msk        (0x1UL << DSI_PTTCR_TX_TRIG2_Pos)        /*!< 0x00000004 */
8979 #define DSI_PTTCR_TX_TRIG2            DSI_PTTCR_TX_TRIG2_Msk
8980 #define DSI_PTTCR_TX_TRIG3_Pos        (3U)
8981 #define DSI_PTTCR_TX_TRIG3_Msk        (0x1UL << DSI_PTTCR_TX_TRIG3_Pos)        /*!< 0x00000008 */
8982 #define DSI_PTTCR_TX_TRIG3            DSI_PTTCR_TX_TRIG3_Msk
8983 
8984 /*******************  Bit definition for DSI_PSR register  ****************/
8985 #define DSI_PSR_PD_Pos                (1U)
8986 #define DSI_PSR_PD_Msk                (0x1UL << DSI_PSR_PD_Pos)                /*!< 0x00000002 */
8987 #define DSI_PSR_PD                    DSI_PSR_PD_Msk                           /*!< PHY Direction */
8988 #define DSI_PSR_PSSC_Pos              (2U)
8989 #define DSI_PSR_PSSC_Msk              (0x1UL << DSI_PSR_PSSC_Pos)              /*!< 0x00000004 */
8990 #define DSI_PSR_PSSC                  DSI_PSR_PSSC_Msk                         /*!< PHY Stop State Clock lane */
8991 #define DSI_PSR_UANC_Pos              (3U)
8992 #define DSI_PSR_UANC_Msk              (0x1UL << DSI_PSR_UANC_Pos)              /*!< 0x00000008 */
8993 #define DSI_PSR_UANC                  DSI_PSR_UANC_Msk                         /*!< ULPS Active Not Clock lane */
8994 #define DSI_PSR_PSS0_Pos              (4U)
8995 #define DSI_PSR_PSS0_Msk              (0x1UL << DSI_PSR_PSS0_Pos)              /*!< 0x00000010 */
8996 #define DSI_PSR_PSS0                  DSI_PSR_PSS0_Msk                         /*!< PHY Stop State lane 0 */
8997 #define DSI_PSR_UAN0_Pos              (5U)
8998 #define DSI_PSR_UAN0_Msk              (0x1UL << DSI_PSR_UAN0_Pos)              /*!< 0x00000020 */
8999 #define DSI_PSR_UAN0                  DSI_PSR_UAN0_Msk                         /*!< ULPS Active Not lane 0 */
9000 #define DSI_PSR_RUE0_Pos              (6U)
9001 #define DSI_PSR_RUE0_Msk              (0x1UL << DSI_PSR_RUE0_Pos)              /*!< 0x00000040 */
9002 #define DSI_PSR_RUE0                  DSI_PSR_RUE0_Msk                         /*!< RX ULPS Escape lane 0 */
9003 #define DSI_PSR_PSS1_Pos              (7U)
9004 #define DSI_PSR_PSS1_Msk              (0x1UL << DSI_PSR_PSS1_Pos)              /*!< 0x00000080 */
9005 #define DSI_PSR_PSS1                  DSI_PSR_PSS1_Msk                         /*!< PHY Stop State lane 1 */
9006 #define DSI_PSR_UAN1_Pos              (8U)
9007 #define DSI_PSR_UAN1_Msk              (0x1UL << DSI_PSR_UAN1_Pos)              /*!< 0x00000100 */
9008 #define DSI_PSR_UAN1                  DSI_PSR_UAN1_Msk                         /*!< ULPS Active Not lane 1 */
9009 
9010 /*******************  Bit definition for DSI_ISR0 register  ***************/
9011 #define DSI_ISR0_AE0_Pos              (0U)
9012 #define DSI_ISR0_AE0_Msk              (0x1UL << DSI_ISR0_AE0_Pos)              /*!< 0x00000001 */
9013 #define DSI_ISR0_AE0                  DSI_ISR0_AE0_Msk                         /*!< Acknowledge Error 0 */
9014 #define DSI_ISR0_AE1_Pos              (1U)
9015 #define DSI_ISR0_AE1_Msk              (0x1UL << DSI_ISR0_AE1_Pos)              /*!< 0x00000002 */
9016 #define DSI_ISR0_AE1                  DSI_ISR0_AE1_Msk                         /*!< Acknowledge Error 1 */
9017 #define DSI_ISR0_AE2_Pos              (2U)
9018 #define DSI_ISR0_AE2_Msk              (0x1UL << DSI_ISR0_AE2_Pos)              /*!< 0x00000004 */
9019 #define DSI_ISR0_AE2                  DSI_ISR0_AE2_Msk                         /*!< Acknowledge Error 2 */
9020 #define DSI_ISR0_AE3_Pos              (3U)
9021 #define DSI_ISR0_AE3_Msk              (0x1UL << DSI_ISR0_AE3_Pos)              /*!< 0x00000008 */
9022 #define DSI_ISR0_AE3                  DSI_ISR0_AE3_Msk                         /*!< Acknowledge Error 3 */
9023 #define DSI_ISR0_AE4_Pos              (4U)
9024 #define DSI_ISR0_AE4_Msk              (0x1UL << DSI_ISR0_AE4_Pos)              /*!< 0x00000010 */
9025 #define DSI_ISR0_AE4                  DSI_ISR0_AE4_Msk                         /*!< Acknowledge Error 4 */
9026 #define DSI_ISR0_AE5_Pos              (5U)
9027 #define DSI_ISR0_AE5_Msk              (0x1UL << DSI_ISR0_AE5_Pos)              /*!< 0x00000020 */
9028 #define DSI_ISR0_AE5                  DSI_ISR0_AE5_Msk                         /*!< Acknowledge Error 5 */
9029 #define DSI_ISR0_AE6_Pos              (6U)
9030 #define DSI_ISR0_AE6_Msk              (0x1UL << DSI_ISR0_AE6_Pos)              /*!< 0x00000040 */
9031 #define DSI_ISR0_AE6                  DSI_ISR0_AE6_Msk                         /*!< Acknowledge Error 6 */
9032 #define DSI_ISR0_AE7_Pos              (7U)
9033 #define DSI_ISR0_AE7_Msk              (0x1UL << DSI_ISR0_AE7_Pos)              /*!< 0x00000080 */
9034 #define DSI_ISR0_AE7                  DSI_ISR0_AE7_Msk                         /*!< Acknowledge Error 7 */
9035 #define DSI_ISR0_AE8_Pos              (8U)
9036 #define DSI_ISR0_AE8_Msk              (0x1UL << DSI_ISR0_AE8_Pos)              /*!< 0x00000100 */
9037 #define DSI_ISR0_AE8                  DSI_ISR0_AE8_Msk                         /*!< Acknowledge Error 8 */
9038 #define DSI_ISR0_AE9_Pos              (9U)
9039 #define DSI_ISR0_AE9_Msk              (0x1UL << DSI_ISR0_AE9_Pos)              /*!< 0x00000200 */
9040 #define DSI_ISR0_AE9                  DSI_ISR0_AE9_Msk                         /*!< Acknowledge Error 9 */
9041 #define DSI_ISR0_AE10_Pos             (10U)
9042 #define DSI_ISR0_AE10_Msk             (0x1UL << DSI_ISR0_AE10_Pos)             /*!< 0x00000400 */
9043 #define DSI_ISR0_AE10                 DSI_ISR0_AE10_Msk                        /*!< Acknowledge Error 10 */
9044 #define DSI_ISR0_AE11_Pos             (11U)
9045 #define DSI_ISR0_AE11_Msk             (0x1UL << DSI_ISR0_AE11_Pos)             /*!< 0x00000800 */
9046 #define DSI_ISR0_AE11                 DSI_ISR0_AE11_Msk                        /*!< Acknowledge Error 11 */
9047 #define DSI_ISR0_AE12_Pos             (12U)
9048 #define DSI_ISR0_AE12_Msk             (0x1UL << DSI_ISR0_AE12_Pos)             /*!< 0x00001000 */
9049 #define DSI_ISR0_AE12                 DSI_ISR0_AE12_Msk                        /*!< Acknowledge Error 12 */
9050 #define DSI_ISR0_AE13_Pos             (13U)
9051 #define DSI_ISR0_AE13_Msk             (0x1UL << DSI_ISR0_AE13_Pos)             /*!< 0x00002000 */
9052 #define DSI_ISR0_AE13                 DSI_ISR0_AE13_Msk                        /*!< Acknowledge Error 13 */
9053 #define DSI_ISR0_AE14_Pos             (14U)
9054 #define DSI_ISR0_AE14_Msk             (0x1UL << DSI_ISR0_AE14_Pos)             /*!< 0x00004000 */
9055 #define DSI_ISR0_AE14                 DSI_ISR0_AE14_Msk                        /*!< Acknowledge Error 14 */
9056 #define DSI_ISR0_AE15_Pos             (15U)
9057 #define DSI_ISR0_AE15_Msk             (0x1UL << DSI_ISR0_AE15_Pos)             /*!< 0x00008000 */
9058 #define DSI_ISR0_AE15                 DSI_ISR0_AE15_Msk                        /*!< Acknowledge Error 15 */
9059 #define DSI_ISR0_PE0_Pos              (16U)
9060 #define DSI_ISR0_PE0_Msk              (0x1UL << DSI_ISR0_PE0_Pos)              /*!< 0x00010000 */
9061 #define DSI_ISR0_PE0                  DSI_ISR0_PE0_Msk                         /*!< PHY Error 0 */
9062 #define DSI_ISR0_PE1_Pos              (17U)
9063 #define DSI_ISR0_PE1_Msk              (0x1UL << DSI_ISR0_PE1_Pos)              /*!< 0x00020000 */
9064 #define DSI_ISR0_PE1                  DSI_ISR0_PE1_Msk                         /*!< PHY Error 1 */
9065 #define DSI_ISR0_PE2_Pos              (18U)
9066 #define DSI_ISR0_PE2_Msk              (0x1UL << DSI_ISR0_PE2_Pos)              /*!< 0x00040000 */
9067 #define DSI_ISR0_PE2                  DSI_ISR0_PE2_Msk                         /*!< PHY Error 2 */
9068 #define DSI_ISR0_PE3_Pos              (19U)
9069 #define DSI_ISR0_PE3_Msk              (0x1UL << DSI_ISR0_PE3_Pos)              /*!< 0x00080000 */
9070 #define DSI_ISR0_PE3                  DSI_ISR0_PE3_Msk                         /*!< PHY Error 3 */
9071 #define DSI_ISR0_PE4_Pos              (20U)
9072 #define DSI_ISR0_PE4_Msk              (0x1UL << DSI_ISR0_PE4_Pos)              /*!< 0x00100000 */
9073 #define DSI_ISR0_PE4                  DSI_ISR0_PE4_Msk                         /*!< PHY Error 4 */
9074 
9075 /*******************  Bit definition for DSI_ISR1 register  ***************/
9076 #define DSI_ISR1_TOHSTX_Pos           (0U)
9077 #define DSI_ISR1_TOHSTX_Msk           (0x1UL << DSI_ISR1_TOHSTX_Pos)           /*!< 0x00000001 */
9078 #define DSI_ISR1_TOHSTX               DSI_ISR1_TOHSTX_Msk                      /*!< Timeout High-Speed Transmission */
9079 #define DSI_ISR1_TOLPRX_Pos           (1U)
9080 #define DSI_ISR1_TOLPRX_Msk           (0x1UL << DSI_ISR1_TOLPRX_Pos)           /*!< 0x00000002 */
9081 #define DSI_ISR1_TOLPRX               DSI_ISR1_TOLPRX_Msk                      /*!< Timeout Low-Power Reception */
9082 #define DSI_ISR1_ECCSE_Pos            (2U)
9083 #define DSI_ISR1_ECCSE_Msk            (0x1UL << DSI_ISR1_ECCSE_Pos)            /*!< 0x00000004 */
9084 #define DSI_ISR1_ECCSE                DSI_ISR1_ECCSE_Msk                       /*!< ECC Single-bit Error */
9085 #define DSI_ISR1_ECCME_Pos            (3U)
9086 #define DSI_ISR1_ECCME_Msk            (0x1UL << DSI_ISR1_ECCME_Pos)            /*!< 0x00000008 */
9087 #define DSI_ISR1_ECCME                DSI_ISR1_ECCME_Msk                       /*!< ECC Multi-bit Error */
9088 #define DSI_ISR1_CRCE_Pos             (4U)
9089 #define DSI_ISR1_CRCE_Msk             (0x1UL << DSI_ISR1_CRCE_Pos)             /*!< 0x00000010 */
9090 #define DSI_ISR1_CRCE                 DSI_ISR1_CRCE_Msk                        /*!< CRC Error */
9091 #define DSI_ISR1_PSE_Pos              (5U)
9092 #define DSI_ISR1_PSE_Msk              (0x1UL << DSI_ISR1_PSE_Pos)              /*!< 0x00000020 */
9093 #define DSI_ISR1_PSE                  DSI_ISR1_PSE_Msk                         /*!< Packet Size Error */
9094 #define DSI_ISR1_EOTPE_Pos            (6U)
9095 #define DSI_ISR1_EOTPE_Msk            (0x1UL << DSI_ISR1_EOTPE_Pos)            /*!< 0x00000040 */
9096 #define DSI_ISR1_EOTPE                DSI_ISR1_EOTPE_Msk                       /*!< EoTp Error */
9097 #define DSI_ISR1_LPWRE_Pos            (7U)
9098 #define DSI_ISR1_LPWRE_Msk            (0x1UL << DSI_ISR1_LPWRE_Pos)            /*!< 0x00000080 */
9099 #define DSI_ISR1_LPWRE                DSI_ISR1_LPWRE_Msk                       /*!< LTDC Payload Write Error */
9100 #define DSI_ISR1_GCWRE_Pos            (8U)
9101 #define DSI_ISR1_GCWRE_Msk            (0x1UL << DSI_ISR1_GCWRE_Pos)            /*!< 0x00000100 */
9102 #define DSI_ISR1_GCWRE                DSI_ISR1_GCWRE_Msk                       /*!< Generic Command Write Error */
9103 #define DSI_ISR1_GPWRE_Pos            (9U)
9104 #define DSI_ISR1_GPWRE_Msk            (0x1UL << DSI_ISR1_GPWRE_Pos)            /*!< 0x00000200 */
9105 #define DSI_ISR1_GPWRE                DSI_ISR1_GPWRE_Msk                       /*!< Generic Payload Write Error */
9106 #define DSI_ISR1_GPTXE_Pos            (10U)
9107 #define DSI_ISR1_GPTXE_Msk            (0x1UL << DSI_ISR1_GPTXE_Pos)            /*!< 0x00000400 */
9108 #define DSI_ISR1_GPTXE                DSI_ISR1_GPTXE_Msk                       /*!< Generic Payload Transmit Error */
9109 #define DSI_ISR1_GPRDE_Pos            (11U)
9110 #define DSI_ISR1_GPRDE_Msk            (0x1UL << DSI_ISR1_GPRDE_Pos)            /*!< 0x00000800 */
9111 #define DSI_ISR1_GPRDE                DSI_ISR1_GPRDE_Msk                       /*!< Generic Payload Read Error */
9112 #define DSI_ISR1_GPRXE_Pos            (12U)
9113 #define DSI_ISR1_GPRXE_Msk            (0x1UL << DSI_ISR1_GPRXE_Pos)            /*!< 0x00001000 */
9114 #define DSI_ISR1_GPRXE                DSI_ISR1_GPRXE_Msk                       /*!< Generic Payload Receive Error */
9115 #define DSI_ISR1_PBUE_Pos             (19U)
9116 #define DSI_ISR1_PBUE_Msk             (0x1UL << DSI_ISR1_PBUE_Pos)             /*!< 0x00040000 */
9117 #define DSI_ISR1_PBUE                 DSI_ISR1_PBUE_Msk                        /*!< Payload Buffer Underflow Error */
9118 
9119 /*******************  Bit definition for DSI_IER0 register  ***************/
9120 #define DSI_IER0_AE0IE_Pos            (0U)
9121 #define DSI_IER0_AE0IE_Msk            (0x1UL << DSI_IER0_AE0IE_Pos)            /*!< 0x00000001 */
9122 #define DSI_IER0_AE0IE                DSI_IER0_AE0IE_Msk                       /*!< Acknowledge Error 0 Interrupt Enable */
9123 #define DSI_IER0_AE1IE_Pos            (1U)
9124 #define DSI_IER0_AE1IE_Msk            (0x1UL << DSI_IER0_AE1IE_Pos)            /*!< 0x00000002 */
9125 #define DSI_IER0_AE1IE                DSI_IER0_AE1IE_Msk                       /*!< Acknowledge Error 1 Interrupt Enable */
9126 #define DSI_IER0_AE2IE_Pos            (2U)
9127 #define DSI_IER0_AE2IE_Msk            (0x1UL << DSI_IER0_AE2IE_Pos)            /*!< 0x00000004 */
9128 #define DSI_IER0_AE2IE                DSI_IER0_AE2IE_Msk                       /*!< Acknowledge Error 2 Interrupt Enable */
9129 #define DSI_IER0_AE3IE_Pos            (3U)
9130 #define DSI_IER0_AE3IE_Msk            (0x1UL << DSI_IER0_AE3IE_Pos)            /*!< 0x00000008 */
9131 #define DSI_IER0_AE3IE                DSI_IER0_AE3IE_Msk                       /*!< Acknowledge Error 3 Interrupt Enable */
9132 #define DSI_IER0_AE4IE_Pos            (4U)
9133 #define DSI_IER0_AE4IE_Msk            (0x1UL << DSI_IER0_AE4IE_Pos)            /*!< 0x00000010 */
9134 #define DSI_IER0_AE4IE                DSI_IER0_AE4IE_Msk                       /*!< Acknowledge Error 4 Interrupt Enable */
9135 #define DSI_IER0_AE5IE_Pos            (5U)
9136 #define DSI_IER0_AE5IE_Msk            (0x1UL << DSI_IER0_AE5IE_Pos)            /*!< 0x00000020 */
9137 #define DSI_IER0_AE5IE                DSI_IER0_AE5IE_Msk                       /*!< Acknowledge Error 5 Interrupt Enable */
9138 #define DSI_IER0_AE6IE_Pos            (6U)
9139 #define DSI_IER0_AE6IE_Msk            (0x1UL << DSI_IER0_AE6IE_Pos)            /*!< 0x00000040 */
9140 #define DSI_IER0_AE6IE                DSI_IER0_AE6IE_Msk                       /*!< Acknowledge Error 6 Interrupt Enable */
9141 #define DSI_IER0_AE7IE_Pos            (7U)
9142 #define DSI_IER0_AE7IE_Msk            (0x1UL << DSI_IER0_AE7IE_Pos)            /*!< 0x00000080 */
9143 #define DSI_IER0_AE7IE                DSI_IER0_AE7IE_Msk                       /*!< Acknowledge Error 7 Interrupt Enable */
9144 #define DSI_IER0_AE8IE_Pos            (8U)
9145 #define DSI_IER0_AE8IE_Msk            (0x1UL << DSI_IER0_AE8IE_Pos)            /*!< 0x00000100 */
9146 #define DSI_IER0_AE8IE                DSI_IER0_AE8IE_Msk                       /*!< Acknowledge Error 8 Interrupt Enable */
9147 #define DSI_IER0_AE9IE_Pos            (9U)
9148 #define DSI_IER0_AE9IE_Msk            (0x1UL << DSI_IER0_AE9IE_Pos)            /*!< 0x00000200 */
9149 #define DSI_IER0_AE9IE                DSI_IER0_AE9IE_Msk                       /*!< Acknowledge Error 9 Interrupt Enable */
9150 #define DSI_IER0_AE10IE_Pos           (10U)
9151 #define DSI_IER0_AE10IE_Msk           (0x1UL << DSI_IER0_AE10IE_Pos)           /*!< 0x00000400 */
9152 #define DSI_IER0_AE10IE               DSI_IER0_AE10IE_Msk                      /*!< Acknowledge Error 10 Interrupt Enable */
9153 #define DSI_IER0_AE11IE_Pos           (11U)
9154 #define DSI_IER0_AE11IE_Msk           (0x1UL << DSI_IER0_AE11IE_Pos)           /*!< 0x00000800 */
9155 #define DSI_IER0_AE11IE               DSI_IER0_AE11IE_Msk                      /*!< Acknowledge Error 11 Interrupt Enable */
9156 #define DSI_IER0_AE12IE_Pos           (12U)
9157 #define DSI_IER0_AE12IE_Msk           (0x1UL << DSI_IER0_AE12IE_Pos)           /*!< 0x00001000 */
9158 #define DSI_IER0_AE12IE               DSI_IER0_AE12IE_Msk                      /*!< Acknowledge Error 12 Interrupt Enable */
9159 #define DSI_IER0_AE13IE_Pos           (13U)
9160 #define DSI_IER0_AE13IE_Msk           (0x1UL << DSI_IER0_AE13IE_Pos)           /*!< 0x00002000 */
9161 #define DSI_IER0_AE13IE               DSI_IER0_AE13IE_Msk                      /*!< Acknowledge Error 13 Interrupt Enable */
9162 #define DSI_IER0_AE14IE_Pos           (14U)
9163 #define DSI_IER0_AE14IE_Msk           (0x1UL << DSI_IER0_AE14IE_Pos)           /*!< 0x00004000 */
9164 #define DSI_IER0_AE14IE               DSI_IER0_AE14IE_Msk                      /*!< Acknowledge Error 14 Interrupt Enable */
9165 #define DSI_IER0_AE15IE_Pos           (15U)
9166 #define DSI_IER0_AE15IE_Msk           (0x1UL << DSI_IER0_AE15IE_Pos)           /*!< 0x00008000 */
9167 #define DSI_IER0_AE15IE               DSI_IER0_AE15IE_Msk                      /*!< Acknowledge Error 15 Interrupt Enable */
9168 #define DSI_IER0_PE0IE_Pos            (16U)
9169 #define DSI_IER0_PE0IE_Msk            (0x1UL << DSI_IER0_PE0IE_Pos)            /*!< 0x00010000 */
9170 #define DSI_IER0_PE0IE                DSI_IER0_PE0IE_Msk                       /*!< PHY Error 0 Interrupt Enable */
9171 #define DSI_IER0_PE1IE_Pos            (17U)
9172 #define DSI_IER0_PE1IE_Msk            (0x1UL << DSI_IER0_PE1IE_Pos)            /*!< 0x00020000 */
9173 #define DSI_IER0_PE1IE                DSI_IER0_PE1IE_Msk                       /*!< PHY Error 1 Interrupt Enable */
9174 #define DSI_IER0_PE2IE_Pos            (18U)
9175 #define DSI_IER0_PE2IE_Msk            (0x1UL << DSI_IER0_PE2IE_Pos)            /*!< 0x00040000 */
9176 #define DSI_IER0_PE2IE                DSI_IER0_PE2IE_Msk                       /*!< PHY Error 2 Interrupt Enable */
9177 #define DSI_IER0_PE3IE_Pos            (19U)
9178 #define DSI_IER0_PE3IE_Msk            (0x1UL << DSI_IER0_PE3IE_Pos)            /*!< 0x00080000 */
9179 #define DSI_IER0_PE3IE                DSI_IER0_PE3IE_Msk                       /*!< PHY Error 3 Interrupt Enable */
9180 #define DSI_IER0_PE4IE_Pos            (20U)
9181 #define DSI_IER0_PE4IE_Msk            (0x1UL << DSI_IER0_PE4IE_Pos)            /*!< 0x00100000 */
9182 #define DSI_IER0_PE4IE                DSI_IER0_PE4IE_Msk                       /*!< PHY Error 4 Interrupt Enable */
9183 
9184 /*******************  Bit definition for DSI_IER1 register  ***************/
9185 #define DSI_IER1_TOHSTXIE_Pos         (0U)
9186 #define DSI_IER1_TOHSTXIE_Msk         (0x1UL << DSI_IER1_TOHSTXIE_Pos)         /*!< 0x00000001 */
9187 #define DSI_IER1_TOHSTXIE             DSI_IER1_TOHSTXIE_Msk                    /*!< Timeout High-Speed Transmission Interrupt Enable */
9188 #define DSI_IER1_TOLPRXIE_Pos         (1U)
9189 #define DSI_IER1_TOLPRXIE_Msk         (0x1UL << DSI_IER1_TOLPRXIE_Pos)         /*!< 0x00000002 */
9190 #define DSI_IER1_TOLPRXIE             DSI_IER1_TOLPRXIE_Msk                    /*!< Timeout Low-Power Reception Interrupt Enable */
9191 #define DSI_IER1_ECCSEIE_Pos          (2U)
9192 #define DSI_IER1_ECCSEIE_Msk          (0x1UL << DSI_IER1_ECCSEIE_Pos)          /*!< 0x00000004 */
9193 #define DSI_IER1_ECCSEIE              DSI_IER1_ECCSEIE_Msk                     /*!< ECC Single-bit Error Interrupt Enable */
9194 #define DSI_IER1_ECCMEIE_Pos          (3U)
9195 #define DSI_IER1_ECCMEIE_Msk          (0x1UL << DSI_IER1_ECCMEIE_Pos)          /*!< 0x00000008 */
9196 #define DSI_IER1_ECCMEIE              DSI_IER1_ECCMEIE_Msk                     /*!< ECC Multi-bit Error Interrupt Enable */
9197 #define DSI_IER1_CRCEIE_Pos           (4U)
9198 #define DSI_IER1_CRCEIE_Msk           (0x1UL << DSI_IER1_CRCEIE_Pos)           /*!< 0x00000010 */
9199 #define DSI_IER1_CRCEIE               DSI_IER1_CRCEIE_Msk                      /*!< CRC Error Interrupt Enable */
9200 #define DSI_IER1_PSEIE_Pos            (5U)
9201 #define DSI_IER1_PSEIE_Msk            (0x1UL << DSI_IER1_PSEIE_Pos)            /*!< 0x00000020 */
9202 #define DSI_IER1_PSEIE                DSI_IER1_PSEIE_Msk                       /*!< Packet Size Error Interrupt Enable */
9203 #define DSI_IER1_EOTPEIE_Pos          (6U)
9204 #define DSI_IER1_EOTPEIE_Msk          (0x1UL << DSI_IER1_EOTPEIE_Pos)          /*!< 0x00000040 */
9205 #define DSI_IER1_EOTPEIE              DSI_IER1_EOTPEIE_Msk                     /*!< EoTp Error Interrupt Enable */
9206 #define DSI_IER1_LPWREIE_Pos          (7U)
9207 #define DSI_IER1_LPWREIE_Msk          (0x1UL << DSI_IER1_LPWREIE_Pos)          /*!< 0x00000080 */
9208 #define DSI_IER1_LPWREIE              DSI_IER1_LPWREIE_Msk                     /*!< LTDC Payload Write Error Interrupt Enable */
9209 #define DSI_IER1_GCWREIE_Pos          (8U)
9210 #define DSI_IER1_GCWREIE_Msk          (0x1UL << DSI_IER1_GCWREIE_Pos)          /*!< 0x00000100 */
9211 #define DSI_IER1_GCWREIE              DSI_IER1_GCWREIE_Msk                     /*!< Generic Command Write Error Interrupt Enable */
9212 #define DSI_IER1_GPWREIE_Pos          (9U)
9213 #define DSI_IER1_GPWREIE_Msk          (0x1UL << DSI_IER1_GPWREIE_Pos)          /*!< 0x00000200 */
9214 #define DSI_IER1_GPWREIE              DSI_IER1_GPWREIE_Msk                     /*!< Generic Payload Write Error Interrupt Enable */
9215 #define DSI_IER1_GPTXEIE_Pos          (10U)
9216 #define DSI_IER1_GPTXEIE_Msk          (0x1UL << DSI_IER1_GPTXEIE_Pos)          /*!< 0x00000400 */
9217 #define DSI_IER1_GPTXEIE              DSI_IER1_GPTXEIE_Msk                     /*!< Generic Payload Transmit Error Interrupt Enable */
9218 #define DSI_IER1_GPRDEIE_Pos          (11U)
9219 #define DSI_IER1_GPRDEIE_Msk          (0x1UL << DSI_IER1_GPRDEIE_Pos)          /*!< 0x00000800 */
9220 #define DSI_IER1_GPRDEIE              DSI_IER1_GPRDEIE_Msk                     /*!< Generic Payload Read Error Interrupt Enable */
9221 #define DSI_IER1_GPRXEIE_Pos          (12U)
9222 #define DSI_IER1_GPRXEIE_Msk          (0x1UL << DSI_IER1_GPRXEIE_Pos)          /*!< 0x00001000 */
9223 #define DSI_IER1_GPRXEIE              DSI_IER1_GPRXEIE_Msk                     /*!< Generic Payload Receive Error Interrupt Enable */
9224 #define DSI_IER1_PBUEIE_Pos           (19U)
9225 #define DSI_IER1_PBUEIE_Msk           (0x1UL << DSI_IER1_PBUEIE_Pos)           /*!< 0x00040000 */
9226 #define DSI_IER1_PBUEIE               DSI_IER1_PBUEIE_Msk                      /*!< Payload Buffer Underflow Error Interrupt Enable */
9227 
9228 /*******************  Bit definition for DSI_FIR0 register  ***************/
9229 #define DSI_FIR0_FAE0_Pos             (0U)
9230 #define DSI_FIR0_FAE0_Msk             (0x1UL << DSI_FIR0_FAE0_Pos)             /*!< 0x00000001 */
9231 #define DSI_FIR0_FAE0                 DSI_FIR0_FAE0_Msk                        /*!< Force Acknowledge Error 0 */
9232 #define DSI_FIR0_FAE1_Pos             (1U)
9233 #define DSI_FIR0_FAE1_Msk             (0x1UL << DSI_FIR0_FAE1_Pos)             /*!< 0x00000002 */
9234 #define DSI_FIR0_FAE1                 DSI_FIR0_FAE1_Msk                        /*!< Force Acknowledge Error 1 */
9235 #define DSI_FIR0_FAE2_Pos             (2U)
9236 #define DSI_FIR0_FAE2_Msk             (0x1UL << DSI_FIR0_FAE2_Pos)             /*!< 0x00000004 */
9237 #define DSI_FIR0_FAE2                 DSI_FIR0_FAE2_Msk                        /*!< Force Acknowledge Error 2 */
9238 #define DSI_FIR0_FAE3_Pos             (3U)
9239 #define DSI_FIR0_FAE3_Msk             (0x1UL << DSI_FIR0_FAE3_Pos)             /*!< 0x00000008 */
9240 #define DSI_FIR0_FAE3                 DSI_FIR0_FAE3_Msk                        /*!< Force Acknowledge Error 3 */
9241 #define DSI_FIR0_FAE4_Pos             (4U)
9242 #define DSI_FIR0_FAE4_Msk             (0x1UL << DSI_FIR0_FAE4_Pos)             /*!< 0x00000010 */
9243 #define DSI_FIR0_FAE4                 DSI_FIR0_FAE4_Msk                        /*!< Force Acknowledge Error 4 */
9244 #define DSI_FIR0_FAE5_Pos             (5U)
9245 #define DSI_FIR0_FAE5_Msk             (0x1UL << DSI_FIR0_FAE5_Pos)             /*!< 0x00000020 */
9246 #define DSI_FIR0_FAE5                 DSI_FIR0_FAE5_Msk                        /*!< Force Acknowledge Error 5 */
9247 #define DSI_FIR0_FAE6_Pos             (6U)
9248 #define DSI_FIR0_FAE6_Msk             (0x1UL << DSI_FIR0_FAE6_Pos)             /*!< 0x00000040 */
9249 #define DSI_FIR0_FAE6                 DSI_FIR0_FAE6_Msk                        /*!< Force Acknowledge Error 6 */
9250 #define DSI_FIR0_FAE7_Pos             (7U)
9251 #define DSI_FIR0_FAE7_Msk             (0x1UL << DSI_FIR0_FAE7_Pos)             /*!< 0x00000080 */
9252 #define DSI_FIR0_FAE7                 DSI_FIR0_FAE7_Msk                        /*!< Force Acknowledge Error 7 */
9253 #define DSI_FIR0_FAE8_Pos             (8U)
9254 #define DSI_FIR0_FAE8_Msk             (0x1UL << DSI_FIR0_FAE8_Pos)             /*!< 0x00000100 */
9255 #define DSI_FIR0_FAE8                 DSI_FIR0_FAE8_Msk                        /*!< Force Acknowledge Error 8 */
9256 #define DSI_FIR0_FAE9_Pos             (9U)
9257 #define DSI_FIR0_FAE9_Msk             (0x1UL << DSI_FIR0_FAE9_Pos)             /*!< 0x00000200 */
9258 #define DSI_FIR0_FAE9                 DSI_FIR0_FAE9_Msk                        /*!< Force Acknowledge Error 9 */
9259 #define DSI_FIR0_FAE10_Pos            (10U)
9260 #define DSI_FIR0_FAE10_Msk            (0x1UL << DSI_FIR0_FAE10_Pos)            /*!< 0x00000400 */
9261 #define DSI_FIR0_FAE10                DSI_FIR0_FAE10_Msk                       /*!< Force Acknowledge Error 10 */
9262 #define DSI_FIR0_FAE11_Pos            (11U)
9263 #define DSI_FIR0_FAE11_Msk            (0x1UL << DSI_FIR0_FAE11_Pos)            /*!< 0x00000800 */
9264 #define DSI_FIR0_FAE11                DSI_FIR0_FAE11_Msk                       /*!< Force Acknowledge Error 11 */
9265 #define DSI_FIR0_FAE12_Pos            (12U)
9266 #define DSI_FIR0_FAE12_Msk            (0x1UL << DSI_FIR0_FAE12_Pos)            /*!< 0x00001000 */
9267 #define DSI_FIR0_FAE12                DSI_FIR0_FAE12_Msk                       /*!< Force Acknowledge Error 12 */
9268 #define DSI_FIR0_FAE13_Pos            (13U)
9269 #define DSI_FIR0_FAE13_Msk            (0x1UL << DSI_FIR0_FAE13_Pos)            /*!< 0x00002000 */
9270 #define DSI_FIR0_FAE13                DSI_FIR0_FAE13_Msk                       /*!< Force Acknowledge Error 13 */
9271 #define DSI_FIR0_FAE14_Pos            (14U)
9272 #define DSI_FIR0_FAE14_Msk            (0x1UL << DSI_FIR0_FAE14_Pos)            /*!< 0x00004000 */
9273 #define DSI_FIR0_FAE14                DSI_FIR0_FAE14_Msk                       /*!< Force Acknowledge Error 14 */
9274 #define DSI_FIR0_FAE15_Pos            (15U)
9275 #define DSI_FIR0_FAE15_Msk            (0x1UL << DSI_FIR0_FAE15_Pos)            /*!< 0x00008000 */
9276 #define DSI_FIR0_FAE15                DSI_FIR0_FAE15_Msk                       /*!< Force Acknowledge Error 15 */
9277 #define DSI_FIR0_FPE0_Pos             (16U)
9278 #define DSI_FIR0_FPE0_Msk             (0x1UL << DSI_FIR0_FPE0_Pos)             /*!< 0x00010000 */
9279 #define DSI_FIR0_FPE0                 DSI_FIR0_FPE0_Msk                        /*!< Force PHY Error 0 */
9280 #define DSI_FIR0_FPE1_Pos             (17U)
9281 #define DSI_FIR0_FPE1_Msk             (0x1UL << DSI_FIR0_FPE1_Pos)             /*!< 0x00020000 */
9282 #define DSI_FIR0_FPE1                 DSI_FIR0_FPE1_Msk                        /*!< Force PHY Error 1 */
9283 #define DSI_FIR0_FPE2_Pos             (18U)
9284 #define DSI_FIR0_FPE2_Msk             (0x1UL << DSI_FIR0_FPE2_Pos)             /*!< 0x00040000 */
9285 #define DSI_FIR0_FPE2                 DSI_FIR0_FPE2_Msk                        /*!< Force PHY Error 2 */
9286 #define DSI_FIR0_FPE3_Pos             (19U)
9287 #define DSI_FIR0_FPE3_Msk             (0x1UL << DSI_FIR0_FPE3_Pos)             /*!< 0x00080000 */
9288 #define DSI_FIR0_FPE3                 DSI_FIR0_FPE3_Msk                        /*!< Force PHY Error 3 */
9289 #define DSI_FIR0_FPE4_Pos             (20U)
9290 #define DSI_FIR0_FPE4_Msk             (0x1UL << DSI_FIR0_FPE4_Pos)             /*!< 0x00100000 */
9291 #define DSI_FIR0_FPE4                 DSI_FIR0_FPE4_Msk                        /*!< Force PHY Error 4 */
9292 
9293 /*******************  Bit definition for DSI_FIR1 register  ***************/
9294 #define DSI_FIR1_FTOHSTX_Pos          (0U)
9295 #define DSI_FIR1_FTOHSTX_Msk          (0x1UL << DSI_FIR1_FTOHSTX_Pos)          /*!< 0x00000001 */
9296 #define DSI_FIR1_FTOHSTX              DSI_FIR1_FTOHSTX_Msk                     /*!< Force Timeout High-Speed Transmission */
9297 #define DSI_FIR1_FTOLPRX_Pos          (1U)
9298 #define DSI_FIR1_FTOLPRX_Msk          (0x1UL << DSI_FIR1_FTOLPRX_Pos)          /*!< 0x00000002 */
9299 #define DSI_FIR1_FTOLPRX              DSI_FIR1_FTOLPRX_Msk                     /*!< Force Timeout Low-Power Reception */
9300 #define DSI_FIR1_FECCSE_Pos           (2U)
9301 #define DSI_FIR1_FECCSE_Msk           (0x1UL << DSI_FIR1_FECCSE_Pos)           /*!< 0x00000004 */
9302 #define DSI_FIR1_FECCSE               DSI_FIR1_FECCSE_Msk                      /*!< Force ECC Single-bit Error */
9303 #define DSI_FIR1_FECCME_Pos           (3U)
9304 #define DSI_FIR1_FECCME_Msk           (0x1UL << DSI_FIR1_FECCME_Pos)           /*!< 0x00000008 */
9305 #define DSI_FIR1_FECCME               DSI_FIR1_FECCME_Msk                      /*!< Force ECC Multi-bit Error */
9306 #define DSI_FIR1_FCRCE_Pos            (4U)
9307 #define DSI_FIR1_FCRCE_Msk            (0x1UL << DSI_FIR1_FCRCE_Pos)            /*!< 0x00000010 */
9308 #define DSI_FIR1_FCRCE                DSI_FIR1_FCRCE_Msk                       /*!< Force CRC Error */
9309 #define DSI_FIR1_FPSE_Pos             (5U)
9310 #define DSI_FIR1_FPSE_Msk             (0x1UL << DSI_FIR1_FPSE_Pos)             /*!< 0x00000020 */
9311 #define DSI_FIR1_FPSE                 DSI_FIR1_FPSE_Msk                        /*!< Force Packet Size Error */
9312 #define DSI_FIR1_FEOTPE_Pos           (6U)
9313 #define DSI_FIR1_FEOTPE_Msk           (0x1UL << DSI_FIR1_FEOTPE_Pos)           /*!< 0x00000040 */
9314 #define DSI_FIR1_FEOTPE               DSI_FIR1_FEOTPE_Msk                      /*!< Force EoTp Error */
9315 #define DSI_FIR1_FLPWRE_Pos           (7U)
9316 #define DSI_FIR1_FLPWRE_Msk           (0x1UL << DSI_FIR1_FLPWRE_Pos)           /*!< 0x00000080 */
9317 #define DSI_FIR1_FLPWRE               DSI_FIR1_FLPWRE_Msk                      /*!< Force LTDC Payload Write Error */
9318 #define DSI_FIR1_FGCWRE_Pos           (8U)
9319 #define DSI_FIR1_FGCWRE_Msk           (0x1UL << DSI_FIR1_FGCWRE_Pos)           /*!< 0x00000100 */
9320 #define DSI_FIR1_FGCWRE               DSI_FIR1_FGCWRE_Msk                      /*!< Force Generic Command Write Error */
9321 #define DSI_FIR1_FGPWRE_Pos           (9U)
9322 #define DSI_FIR1_FGPWRE_Msk           (0x1UL << DSI_FIR1_FGPWRE_Pos)           /*!< 0x00000200 */
9323 #define DSI_FIR1_FGPWRE               DSI_FIR1_FGPWRE_Msk                      /*!< Force Generic Payload Write Error */
9324 #define DSI_FIR1_FGPTXE_Pos           (10U)
9325 #define DSI_FIR1_FGPTXE_Msk           (0x1UL << DSI_FIR1_FGPTXE_Pos)           /*!< 0x00000400 */
9326 #define DSI_FIR1_FGPTXE               DSI_FIR1_FGPTXE_Msk                      /*!< Force Generic Payload Transmit Error */
9327 #define DSI_FIR1_FGPRDE_Pos           (11U)
9328 #define DSI_FIR1_FGPRDE_Msk           (0x1UL << DSI_FIR1_FGPRDE_Pos)           /*!< 0x00000800 */
9329 #define DSI_FIR1_FGPRDE               DSI_FIR1_FGPRDE_Msk                      /*!< Force Generic Payload Read Error */
9330 #define DSI_FIR1_FGPRXE_Pos           (12U)
9331 #define DSI_FIR1_FGPRXE_Msk           (0x1UL << DSI_FIR1_FGPRXE_Pos)           /*!< 0x00001000 */
9332 #define DSI_FIR1_FGPRXE               DSI_FIR1_FGPRXE_Msk                      /*!< Force Generic Payload Receive Error */
9333 #define DSI_FIR1_FPBUE_Pos            (19U)
9334 #define DSI_FIR1_FPBUE_Msk            (0x1UL << DSI_FIR1_FPBUE_Pos)            /*!< 0x00040000 */
9335 #define DSI_FIR1_FPBUE                DSI_FIR1_FPBUE_Msk                       /*!< Force Payload Buffer Underflow Error */
9336 
9337 /*******************  Bit definition for DSI_DLTRCR register  *************/
9338 #define DSI_DLTRCR_MRD_TIME_Pos       (0U)
9339 #define DSI_DLTRCR_MRD_TIME_Msk       (0x7FFFUL << DSI_DLTRCR_MRD_TIME_Pos)    /*!< 0x00007FFF */
9340 #define DSI_DLTRCR_MRD_TIME           DSI_DLTRCR_MRD_TIME_Msk                  /*!< Maximum Read Time */
9341 #define DSI_DLTRCR_MRD_TIME0_Pos      (0U)
9342 #define DSI_DLTRCR_MRD_TIME0_Msk      (0x1UL << DSI_DLTRCR_MRD_TIME0_Pos)      /*!< 0x00000001 */
9343 #define DSI_DLTRCR_MRD_TIME0          DSI_DLTRCR_MRD_TIME0_Msk
9344 #define DSI_DLTRCR_MRD_TIME1_Pos      (1U)
9345 #define DSI_DLTRCR_MRD_TIME1_Msk      (0x1UL << DSI_DLTRCR_MRD_TIME1_Pos)      /*!< 0x00000002 */
9346 #define DSI_DLTRCR_MRD_TIME1          DSI_DLTRCR_MRD_TIME1_Msk
9347 #define DSI_DLTRCR_MRD_TIME2_Pos      (2U)
9348 #define DSI_DLTRCR_MRD_TIME2_Msk      (0x1UL << DSI_DLTRCR_MRD_TIME2_Pos)      /*!< 0x00000004 */
9349 #define DSI_DLTRCR_MRD_TIME2          DSI_DLTRCR_MRD_TIME2_Msk
9350 #define DSI_DLTRCR_MRD_TIME3_Pos      (3U)
9351 #define DSI_DLTRCR_MRD_TIME3_Msk      (0x1UL << DSI_DLTRCR_MRD_TIME3_Pos)      /*!< 0x00000008 */
9352 #define DSI_DLTRCR_MRD_TIME3          DSI_DLTRCR_MRD_TIME3_Msk
9353 #define DSI_DLTRCR_MRD_TIME4_Pos      (4U)
9354 #define DSI_DLTRCR_MRD_TIME4_Msk      (0x1UL << DSI_DLTRCR_MRD_TIME4_Pos)      /*!< 0x00000010 */
9355 #define DSI_DLTRCR_MRD_TIME4          DSI_DLTRCR_MRD_TIME4_Msk
9356 #define DSI_DLTRCR_MRD_TIME5_Pos      (5U)
9357 #define DSI_DLTRCR_MRD_TIME5_Msk      (0x1UL << DSI_DLTRCR_MRD_TIME5_Pos)      /*!< 0x00000020 */
9358 #define DSI_DLTRCR_MRD_TIME5          DSI_DLTRCR_MRD_TIME5_Msk
9359 #define DSI_DLTRCR_MRD_TIME6_Pos      (6U)
9360 #define DSI_DLTRCR_MRD_TIME6_Msk      (0x1UL << DSI_DLTRCR_MRD_TIME6_Pos)      /*!< 0x00000040 */
9361 #define DSI_DLTRCR_MRD_TIME6          DSI_DLTRCR_MRD_TIME6_Msk
9362 #define DSI_DLTRCR_MRD_TIME7_Pos      (7U)
9363 #define DSI_DLTRCR_MRD_TIME7_Msk      (0x1UL << DSI_DLTRCR_MRD_TIME7_Pos)      /*!< 0x00000080 */
9364 #define DSI_DLTRCR_MRD_TIME7          DSI_DLTRCR_MRD_TIME7_Msk
9365 #define DSI_DLTRCR_MRD_TIME8_Pos      (8U)
9366 #define DSI_DLTRCR_MRD_TIME8_Msk      (0x1UL << DSI_DLTRCR_MRD_TIME8_Pos)      /*!< 0x00000100 */
9367 #define DSI_DLTRCR_MRD_TIME8          DSI_DLTRCR_MRD_TIME8_Msk
9368 #define DSI_DLTRCR_MRD_TIME9_Pos      (9U)
9369 #define DSI_DLTRCR_MRD_TIME9_Msk      (0x1UL << DSI_DLTRCR_MRD_TIME9_Pos)      /*!< 0x00000200 */
9370 #define DSI_DLTRCR_MRD_TIME9          DSI_DLTRCR_MRD_TIME9_Msk
9371 #define DSI_DLTRCR_MRD_TIME10_Pos     (10U)
9372 #define DSI_DLTRCR_MRD_TIME10_Msk     (0x1UL << DSI_DLTRCR_MRD_TIME10_Pos)     /*!< 0x00000400 */
9373 #define DSI_DLTRCR_MRD_TIME10         DSI_DLTRCR_MRD_TIME10_Msk
9374 #define DSI_DLTRCR_MRD_TIME11_Pos     (11U)
9375 #define DSI_DLTRCR_MRD_TIME11_Msk     (0x1UL << DSI_DLTRCR_MRD_TIME11_Pos)     /*!< 0x00000800 */
9376 #define DSI_DLTRCR_MRD_TIME11         DSI_DLTRCR_MRD_TIME11_Msk
9377 #define DSI_DLTRCR_MRD_TIME12_Pos     (12U)
9378 #define DSI_DLTRCR_MRD_TIME12_Msk     (0x1UL << DSI_DLTRCR_MRD_TIME12_Pos)     /*!< 0x00001000 */
9379 #define DSI_DLTRCR_MRD_TIME12         DSI_DLTRCR_MRD_TIME12_Msk
9380 #define DSI_DLTRCR_MRD_TIME13_Pos     (13U)
9381 #define DSI_DLTRCR_MRD_TIME13_Msk     (0x1UL << DSI_DLTRCR_MRD_TIME13_Pos)     /*!< 0x00002000 */
9382 #define DSI_DLTRCR_MRD_TIME13         DSI_DLTRCR_MRD_TIME13_Msk
9383 #define DSI_DLTRCR_MRD_TIME14_Pos     (14U)
9384 #define DSI_DLTRCR_MRD_TIME14_Msk     (0x1UL << DSI_DLTRCR_MRD_TIME14_Pos)     /*!< 0x00004000 */
9385 #define DSI_DLTRCR_MRD_TIME14         DSI_DLTRCR_MRD_TIME14_Msk
9386 
9387 /*******************  Bit definition for DSI_VSCR register  ***************/
9388 #define DSI_VSCR_EN_Pos               (0U)
9389 #define DSI_VSCR_EN_Msk               (0x1UL << DSI_VSCR_EN_Pos)               /*!< 0x00000001 */
9390 #define DSI_VSCR_EN                   DSI_VSCR_EN_Msk                          /*!< Enable */
9391 #define DSI_VSCR_UR_Pos               (8U)
9392 #define DSI_VSCR_UR_Msk               (0x1UL << DSI_VSCR_UR_Pos)               /*!< 0x00000100 */
9393 #define DSI_VSCR_UR                   DSI_VSCR_UR_Msk                          /*!< Update Register */
9394 
9395 /*******************  Bit definition for DSI_LCVCIDR register  ************/
9396 #define DSI_LCVCIDR_VCID_Pos          (0U)
9397 #define DSI_LCVCIDR_VCID_Msk          (0x3UL << DSI_LCVCIDR_VCID_Pos)          /*!< 0x00000003 */
9398 #define DSI_LCVCIDR_VCID              DSI_LCVCIDR_VCID_Msk                     /*!< Virtual Channel ID */
9399 #define DSI_LCVCIDR_VCID0_Pos         (0U)
9400 #define DSI_LCVCIDR_VCID0_Msk         (0x1UL << DSI_LCVCIDR_VCID0_Pos)         /*!< 0x00000001 */
9401 #define DSI_LCVCIDR_VCID0             DSI_LCVCIDR_VCID0_Msk
9402 #define DSI_LCVCIDR_VCID1_Pos         (1U)
9403 #define DSI_LCVCIDR_VCID1_Msk         (0x1UL << DSI_LCVCIDR_VCID1_Pos)         /*!< 0x00000002 */
9404 #define DSI_LCVCIDR_VCID1             DSI_LCVCIDR_VCID1_Msk
9405 
9406 /*******************  Bit definition for DSI_LCCCR register  **************/
9407 #define DSI_LCCCR_COLC_Pos            (0U)
9408 #define DSI_LCCCR_COLC_Msk            (0xFUL << DSI_LCCCR_COLC_Pos)            /*!< 0x0000000F */
9409 #define DSI_LCCCR_COLC                DSI_LCCCR_COLC_Msk                       /*!< Color Coding */
9410 #define DSI_LCCCR_COLC0_Pos           (0U)
9411 #define DSI_LCCCR_COLC0_Msk           (0x1UL << DSI_LCCCR_COLC0_Pos)           /*!< 0x00000001 */
9412 #define DSI_LCCCR_COLC0               DSI_LCCCR_COLC0_Msk
9413 #define DSI_LCCCR_COLC1_Pos           (1U)
9414 #define DSI_LCCCR_COLC1_Msk           (0x1UL << DSI_LCCCR_COLC1_Pos)           /*!< 0x00000002 */
9415 #define DSI_LCCCR_COLC1               DSI_LCCCR_COLC1_Msk
9416 #define DSI_LCCCR_COLC2_Pos           (2U)
9417 #define DSI_LCCCR_COLC2_Msk           (0x1UL << DSI_LCCCR_COLC2_Pos)           /*!< 0x00000004 */
9418 #define DSI_LCCCR_COLC2               DSI_LCCCR_COLC2_Msk
9419 #define DSI_LCCCR_COLC3_Pos           (3U)
9420 #define DSI_LCCCR_COLC3_Msk           (0x1UL << DSI_LCCCR_COLC3_Pos)           /*!< 0x00000008 */
9421 #define DSI_LCCCR_COLC3               DSI_LCCCR_COLC3_Msk
9422 
9423 #define DSI_LCCCR_LPE_Pos             (8U)
9424 #define DSI_LCCCR_LPE_Msk             (0x1UL << DSI_LCCCR_LPE_Pos)             /*!< 0x00000100 */
9425 #define DSI_LCCCR_LPE                 DSI_LCCCR_LPE_Msk                        /*!< Loosely Packed Enable */
9426 
9427 /*******************  Bit definition for DSI_LPMCCR register  *************/
9428 #define DSI_LPMCCR_VLPSIZE_Pos        (0U)
9429 #define DSI_LPMCCR_VLPSIZE_Msk        (0xFFUL << DSI_LPMCCR_VLPSIZE_Pos)       /*!< 0x000000FF */
9430 #define DSI_LPMCCR_VLPSIZE            DSI_LPMCCR_VLPSIZE_Msk                   /*!< VACT Largest Packet Size */
9431 #define DSI_LPMCCR_VLPSIZE0_Pos       (0U)
9432 #define DSI_LPMCCR_VLPSIZE0_Msk       (0x1UL << DSI_LPMCCR_VLPSIZE0_Pos)       /*!< 0x00000001 */
9433 #define DSI_LPMCCR_VLPSIZE0           DSI_LPMCCR_VLPSIZE0_Msk
9434 #define DSI_LPMCCR_VLPSIZE1_Pos       (1U)
9435 #define DSI_LPMCCR_VLPSIZE1_Msk       (0x1UL << DSI_LPMCCR_VLPSIZE1_Pos)       /*!< 0x00000002 */
9436 #define DSI_LPMCCR_VLPSIZE1           DSI_LPMCCR_VLPSIZE1_Msk
9437 #define DSI_LPMCCR_VLPSIZE2_Pos       (2U)
9438 #define DSI_LPMCCR_VLPSIZE2_Msk       (0x1UL << DSI_LPMCCR_VLPSIZE2_Pos)       /*!< 0x00000004 */
9439 #define DSI_LPMCCR_VLPSIZE2           DSI_LPMCCR_VLPSIZE2_Msk
9440 #define DSI_LPMCCR_VLPSIZE3_Pos       (3U)
9441 #define DSI_LPMCCR_VLPSIZE3_Msk       (0x1UL << DSI_LPMCCR_VLPSIZE3_Pos)       /*!< 0x00000008 */
9442 #define DSI_LPMCCR_VLPSIZE3           DSI_LPMCCR_VLPSIZE3_Msk
9443 #define DSI_LPMCCR_VLPSIZE4_Pos       (4U)
9444 #define DSI_LPMCCR_VLPSIZE4_Msk       (0x1UL << DSI_LPMCCR_VLPSIZE4_Pos)       /*!< 0x00000010 */
9445 #define DSI_LPMCCR_VLPSIZE4           DSI_LPMCCR_VLPSIZE4_Msk
9446 #define DSI_LPMCCR_VLPSIZE5_Pos       (5U)
9447 #define DSI_LPMCCR_VLPSIZE5_Msk       (0x1UL << DSI_LPMCCR_VLPSIZE5_Pos)       /*!< 0x00000020 */
9448 #define DSI_LPMCCR_VLPSIZE5           DSI_LPMCCR_VLPSIZE5_Msk
9449 #define DSI_LPMCCR_VLPSIZE6_Pos       (6U)
9450 #define DSI_LPMCCR_VLPSIZE6_Msk       (0x1UL << DSI_LPMCCR_VLPSIZE6_Pos)       /*!< 0x00000040 */
9451 #define DSI_LPMCCR_VLPSIZE6           DSI_LPMCCR_VLPSIZE6_Msk
9452 #define DSI_LPMCCR_VLPSIZE7_Pos       (7U)
9453 #define DSI_LPMCCR_VLPSIZE7_Msk       (0x1UL << DSI_LPMCCR_VLPSIZE7_Pos)       /*!< 0x00000080 */
9454 #define DSI_LPMCCR_VLPSIZE7           DSI_LPMCCR_VLPSIZE7_Msk
9455 
9456 #define DSI_LPMCCR_LPSIZE_Pos         (16U)
9457 #define DSI_LPMCCR_LPSIZE_Msk         (0xFFUL << DSI_LPMCCR_LPSIZE_Pos)        /*!< 0x00FF0000 */
9458 #define DSI_LPMCCR_LPSIZE             DSI_LPMCCR_LPSIZE_Msk                    /*!< Largest Packet Size */
9459 #define DSI_LPMCCR_LPSIZE0_Pos        (16U)
9460 #define DSI_LPMCCR_LPSIZE0_Msk        (0x1UL << DSI_LPMCCR_LPSIZE0_Pos)        /*!< 0x00010000 */
9461 #define DSI_LPMCCR_LPSIZE0            DSI_LPMCCR_LPSIZE0_Msk
9462 #define DSI_LPMCCR_LPSIZE1_Pos        (17U)
9463 #define DSI_LPMCCR_LPSIZE1_Msk        (0x1UL << DSI_LPMCCR_LPSIZE1_Pos)        /*!< 0x00020000 */
9464 #define DSI_LPMCCR_LPSIZE1            DSI_LPMCCR_LPSIZE1_Msk
9465 #define DSI_LPMCCR_LPSIZE2_Pos        (18U)
9466 #define DSI_LPMCCR_LPSIZE2_Msk        (0x1UL << DSI_LPMCCR_LPSIZE2_Pos)        /*!< 0x00040000 */
9467 #define DSI_LPMCCR_LPSIZE2            DSI_LPMCCR_LPSIZE2_Msk
9468 #define DSI_LPMCCR_LPSIZE3_Pos        (19U)
9469 #define DSI_LPMCCR_LPSIZE3_Msk        (0x1UL << DSI_LPMCCR_LPSIZE3_Pos)        /*!< 0x00080000 */
9470 #define DSI_LPMCCR_LPSIZE3            DSI_LPMCCR_LPSIZE3_Msk
9471 #define DSI_LPMCCR_LPSIZE4_Pos        (20U)
9472 #define DSI_LPMCCR_LPSIZE4_Msk        (0x1UL << DSI_LPMCCR_LPSIZE4_Pos)        /*!< 0x00100000 */
9473 #define DSI_LPMCCR_LPSIZE4            DSI_LPMCCR_LPSIZE4_Msk
9474 #define DSI_LPMCCR_LPSIZE5_Pos        (21U)
9475 #define DSI_LPMCCR_LPSIZE5_Msk        (0x1UL << DSI_LPMCCR_LPSIZE5_Pos)        /*!< 0x00200000 */
9476 #define DSI_LPMCCR_LPSIZE5            DSI_LPMCCR_LPSIZE5_Msk
9477 #define DSI_LPMCCR_LPSIZE6_Pos        (22U)
9478 #define DSI_LPMCCR_LPSIZE6_Msk        (0x1UL << DSI_LPMCCR_LPSIZE6_Pos)        /*!< 0x00400000 */
9479 #define DSI_LPMCCR_LPSIZE6            DSI_LPMCCR_LPSIZE6_Msk
9480 #define DSI_LPMCCR_LPSIZE7_Pos        (23U)
9481 #define DSI_LPMCCR_LPSIZE7_Msk        (0x1UL << DSI_LPMCCR_LPSIZE7_Pos)        /*!< 0x00800000 */
9482 #define DSI_LPMCCR_LPSIZE7            DSI_LPMCCR_LPSIZE7_Msk
9483 
9484 /*******************  Bit definition for DSI_VMCCR register  **************/
9485 #define DSI_VMCCR_VMT_Pos             (0U)
9486 #define DSI_VMCCR_VMT_Msk             (0x3UL << DSI_VMCCR_VMT_Pos)             /*!< 0x00000003 */
9487 #define DSI_VMCCR_VMT                 DSI_VMCCR_VMT_Msk                        /*!< Video Mode Type */
9488 #define DSI_VMCCR_VMT0_Pos            (0U)
9489 #define DSI_VMCCR_VMT0_Msk            (0x1UL << DSI_VMCCR_VMT0_Pos)            /*!< 0x00000001 */
9490 #define DSI_VMCCR_VMT0                DSI_VMCCR_VMT0_Msk
9491 #define DSI_VMCCR_VMT1_Pos            (1U)
9492 #define DSI_VMCCR_VMT1_Msk            (0x1UL << DSI_VMCCR_VMT1_Pos)            /*!< 0x00000002 */
9493 #define DSI_VMCCR_VMT1                DSI_VMCCR_VMT1_Msk
9494 
9495 #define DSI_VMCCR_LPVSAE_Pos          (8U)
9496 #define DSI_VMCCR_LPVSAE_Msk          (0x1UL << DSI_VMCCR_LPVSAE_Pos)          /*!< 0x00000100 */
9497 #define DSI_VMCCR_LPVSAE              DSI_VMCCR_LPVSAE_Msk                     /*!< Low-power Vertical Sync time Enable */
9498 #define DSI_VMCCR_LPVBPE_Pos          (9U)
9499 #define DSI_VMCCR_LPVBPE_Msk          (0x1UL << DSI_VMCCR_LPVBPE_Pos)          /*!< 0x00000200 */
9500 #define DSI_VMCCR_LPVBPE              DSI_VMCCR_LPVBPE_Msk                     /*!< Low-power Vertical Back-porch Enable */
9501 #define DSI_VMCCR_LPVFPE_Pos          (10U)
9502 #define DSI_VMCCR_LPVFPE_Msk          (0x1UL << DSI_VMCCR_LPVFPE_Pos)          /*!< 0x00000400 */
9503 #define DSI_VMCCR_LPVFPE              DSI_VMCCR_LPVFPE_Msk                     /*!< Low-power Vertical Front-porch Enable */
9504 #define DSI_VMCCR_LPVAE_Pos           (11U)
9505 #define DSI_VMCCR_LPVAE_Msk           (0x1UL << DSI_VMCCR_LPVAE_Pos)           /*!< 0x00000800 */
9506 #define DSI_VMCCR_LPVAE               DSI_VMCCR_LPVAE_Msk                      /*!< Low-power Vertical Active Enable */
9507 #define DSI_VMCCR_LPHBPE_Pos          (12U)
9508 #define DSI_VMCCR_LPHBPE_Msk          (0x1UL << DSI_VMCCR_LPHBPE_Pos)          /*!< 0x00001000 */
9509 #define DSI_VMCCR_LPHBPE              DSI_VMCCR_LPHBPE_Msk                     /*!< Low-power Horizontal Back-porch Enable */
9510 #define DSI_VMCCR_LPHFE_Pos           (13U)
9511 #define DSI_VMCCR_LPHFE_Msk           (0x1UL << DSI_VMCCR_LPHFE_Pos)           /*!< 0x00002000 */
9512 #define DSI_VMCCR_LPHFE               DSI_VMCCR_LPHFE_Msk                      /*!< Low-power Horizontal Front-porch Enable */
9513 #define DSI_VMCCR_FBTAAE_Pos          (14U)
9514 #define DSI_VMCCR_FBTAAE_Msk          (0x1UL << DSI_VMCCR_FBTAAE_Pos)          /*!< 0x00004000 */
9515 #define DSI_VMCCR_FBTAAE              DSI_VMCCR_FBTAAE_Msk                     /*!< Frame BTA Acknowledge Enable */
9516 #define DSI_VMCCR_LPCE_Pos            (15U)
9517 #define DSI_VMCCR_LPCE_Msk            (0x1UL << DSI_VMCCR_LPCE_Pos)            /*!< 0x00008000 */
9518 #define DSI_VMCCR_LPCE                DSI_VMCCR_LPCE_Msk                       /*!< Low-power Command Enable */
9519 
9520 /*******************  Bit definition for DSI_VPCCR register  **************/
9521 #define DSI_VPCCR_VPSIZE_Pos          (0U)
9522 #define DSI_VPCCR_VPSIZE_Msk          (0x3FFFUL << DSI_VPCCR_VPSIZE_Pos)       /*!< 0x00003FFF */
9523 #define DSI_VPCCR_VPSIZE              DSI_VPCCR_VPSIZE_Msk                     /*!< Video Packet Size */
9524 #define DSI_VPCCR_VPSIZE0_Pos         (0U)
9525 #define DSI_VPCCR_VPSIZE0_Msk         (0x1UL << DSI_VPCCR_VPSIZE0_Pos)         /*!< 0x00000001 */
9526 #define DSI_VPCCR_VPSIZE0             DSI_VPCCR_VPSIZE0_Msk
9527 #define DSI_VPCCR_VPSIZE1_Pos         (1U)
9528 #define DSI_VPCCR_VPSIZE1_Msk         (0x1UL << DSI_VPCCR_VPSIZE1_Pos)         /*!< 0x00000002 */
9529 #define DSI_VPCCR_VPSIZE1             DSI_VPCCR_VPSIZE1_Msk
9530 #define DSI_VPCCR_VPSIZE2_Pos         (2U)
9531 #define DSI_VPCCR_VPSIZE2_Msk         (0x1UL << DSI_VPCCR_VPSIZE2_Pos)         /*!< 0x00000004 */
9532 #define DSI_VPCCR_VPSIZE2             DSI_VPCCR_VPSIZE2_Msk
9533 #define DSI_VPCCR_VPSIZE3_Pos         (3U)
9534 #define DSI_VPCCR_VPSIZE3_Msk         (0x1UL << DSI_VPCCR_VPSIZE3_Pos)         /*!< 0x00000008 */
9535 #define DSI_VPCCR_VPSIZE3             DSI_VPCCR_VPSIZE3_Msk
9536 #define DSI_VPCCR_VPSIZE4_Pos         (4U)
9537 #define DSI_VPCCR_VPSIZE4_Msk         (0x1UL << DSI_VPCCR_VPSIZE4_Pos)         /*!< 0x00000010 */
9538 #define DSI_VPCCR_VPSIZE4             DSI_VPCCR_VPSIZE4_Msk
9539 #define DSI_VPCCR_VPSIZE5_Pos         (5U)
9540 #define DSI_VPCCR_VPSIZE5_Msk         (0x1UL << DSI_VPCCR_VPSIZE5_Pos)         /*!< 0x00000020 */
9541 #define DSI_VPCCR_VPSIZE5             DSI_VPCCR_VPSIZE5_Msk
9542 #define DSI_VPCCR_VPSIZE6_Pos         (6U)
9543 #define DSI_VPCCR_VPSIZE6_Msk         (0x1UL << DSI_VPCCR_VPSIZE6_Pos)         /*!< 0x00000040 */
9544 #define DSI_VPCCR_VPSIZE6             DSI_VPCCR_VPSIZE6_Msk
9545 #define DSI_VPCCR_VPSIZE7_Pos         (7U)
9546 #define DSI_VPCCR_VPSIZE7_Msk         (0x1UL << DSI_VPCCR_VPSIZE7_Pos)         /*!< 0x00000080 */
9547 #define DSI_VPCCR_VPSIZE7             DSI_VPCCR_VPSIZE7_Msk
9548 #define DSI_VPCCR_VPSIZE8_Pos         (8U)
9549 #define DSI_VPCCR_VPSIZE8_Msk         (0x1UL << DSI_VPCCR_VPSIZE8_Pos)         /*!< 0x00000100 */
9550 #define DSI_VPCCR_VPSIZE8             DSI_VPCCR_VPSIZE8_Msk
9551 #define DSI_VPCCR_VPSIZE9_Pos         (9U)
9552 #define DSI_VPCCR_VPSIZE9_Msk         (0x1UL << DSI_VPCCR_VPSIZE9_Pos)         /*!< 0x00000200 */
9553 #define DSI_VPCCR_VPSIZE9             DSI_VPCCR_VPSIZE9_Msk
9554 #define DSI_VPCCR_VPSIZE10_Pos        (10U)
9555 #define DSI_VPCCR_VPSIZE10_Msk        (0x1UL << DSI_VPCCR_VPSIZE10_Pos)        /*!< 0x00000400 */
9556 #define DSI_VPCCR_VPSIZE10            DSI_VPCCR_VPSIZE10_Msk
9557 #define DSI_VPCCR_VPSIZE11_Pos        (11U)
9558 #define DSI_VPCCR_VPSIZE11_Msk        (0x1UL << DSI_VPCCR_VPSIZE11_Pos)        /*!< 0x00000800 */
9559 #define DSI_VPCCR_VPSIZE11            DSI_VPCCR_VPSIZE11_Msk
9560 #define DSI_VPCCR_VPSIZE12_Pos        (12U)
9561 #define DSI_VPCCR_VPSIZE12_Msk        (0x1UL << DSI_VPCCR_VPSIZE12_Pos)        /*!< 0x00001000 */
9562 #define DSI_VPCCR_VPSIZE12            DSI_VPCCR_VPSIZE12_Msk
9563 #define DSI_VPCCR_VPSIZE13_Pos        (13U)
9564 #define DSI_VPCCR_VPSIZE13_Msk        (0x1UL << DSI_VPCCR_VPSIZE13_Pos)        /*!< 0x00002000 */
9565 #define DSI_VPCCR_VPSIZE13            DSI_VPCCR_VPSIZE13_Msk
9566 
9567 /*******************  Bit definition for DSI_VCCCR register  **************/
9568 #define DSI_VCCCR_NUMC_Pos            (0U)
9569 #define DSI_VCCCR_NUMC_Msk            (0x1FFFUL << DSI_VCCCR_NUMC_Pos)         /*!< 0x00001FFF */
9570 #define DSI_VCCCR_NUMC                DSI_VCCCR_NUMC_Msk                       /*!< Number of Chunks */
9571 #define DSI_VCCCR_NUMC0_Pos           (0U)
9572 #define DSI_VCCCR_NUMC0_Msk           (0x1UL << DSI_VCCCR_NUMC0_Pos)           /*!< 0x00000001 */
9573 #define DSI_VCCCR_NUMC0               DSI_VCCCR_NUMC0_Msk
9574 #define DSI_VCCCR_NUMC1_Pos           (1U)
9575 #define DSI_VCCCR_NUMC1_Msk           (0x1UL << DSI_VCCCR_NUMC1_Pos)           /*!< 0x00000002 */
9576 #define DSI_VCCCR_NUMC1               DSI_VCCCR_NUMC1_Msk
9577 #define DSI_VCCCR_NUMC2_Pos           (2U)
9578 #define DSI_VCCCR_NUMC2_Msk           (0x1UL << DSI_VCCCR_NUMC2_Pos)           /*!< 0x00000004 */
9579 #define DSI_VCCCR_NUMC2               DSI_VCCCR_NUMC2_Msk
9580 #define DSI_VCCCR_NUMC3_Pos           (3U)
9581 #define DSI_VCCCR_NUMC3_Msk           (0x1UL << DSI_VCCCR_NUMC3_Pos)           /*!< 0x00000008 */
9582 #define DSI_VCCCR_NUMC3               DSI_VCCCR_NUMC3_Msk
9583 #define DSI_VCCCR_NUMC4_Pos           (4U)
9584 #define DSI_VCCCR_NUMC4_Msk           (0x1UL << DSI_VCCCR_NUMC4_Pos)           /*!< 0x00000010 */
9585 #define DSI_VCCCR_NUMC4               DSI_VCCCR_NUMC4_Msk
9586 #define DSI_VCCCR_NUMC5_Pos           (5U)
9587 #define DSI_VCCCR_NUMC5_Msk           (0x1UL << DSI_VCCCR_NUMC5_Pos)           /*!< 0x00000020 */
9588 #define DSI_VCCCR_NUMC5               DSI_VCCCR_NUMC5_Msk
9589 #define DSI_VCCCR_NUMC6_Pos           (6U)
9590 #define DSI_VCCCR_NUMC6_Msk           (0x1UL << DSI_VCCCR_NUMC6_Pos)           /*!< 0x00000040 */
9591 #define DSI_VCCCR_NUMC6               DSI_VCCCR_NUMC6_Msk
9592 #define DSI_VCCCR_NUMC7_Pos           (7U)
9593 #define DSI_VCCCR_NUMC7_Msk           (0x1UL << DSI_VCCCR_NUMC7_Pos)           /*!< 0x00000080 */
9594 #define DSI_VCCCR_NUMC7               DSI_VCCCR_NUMC7_Msk
9595 #define DSI_VCCCR_NUMC8_Pos           (8U)
9596 #define DSI_VCCCR_NUMC8_Msk           (0x1UL << DSI_VCCCR_NUMC8_Pos)           /*!< 0x00000100 */
9597 #define DSI_VCCCR_NUMC8               DSI_VCCCR_NUMC8_Msk
9598 #define DSI_VCCCR_NUMC9_Pos           (9U)
9599 #define DSI_VCCCR_NUMC9_Msk           (0x1UL << DSI_VCCCR_NUMC9_Pos)           /*!< 0x00000200 */
9600 #define DSI_VCCCR_NUMC9               DSI_VCCCR_NUMC9_Msk
9601 #define DSI_VCCCR_NUMC10_Pos          (10U)
9602 #define DSI_VCCCR_NUMC10_Msk          (0x1UL << DSI_VCCCR_NUMC10_Pos)          /*!< 0x00000400 */
9603 #define DSI_VCCCR_NUMC10              DSI_VCCCR_NUMC10_Msk
9604 #define DSI_VCCCR_NUMC11_Pos          (11U)
9605 #define DSI_VCCCR_NUMC11_Msk          (0x1UL << DSI_VCCCR_NUMC11_Pos)          /*!< 0x00000800 */
9606 #define DSI_VCCCR_NUMC11              DSI_VCCCR_NUMC11_Msk
9607 #define DSI_VCCCR_NUMC12_Pos          (12U)
9608 #define DSI_VCCCR_NUMC12_Msk          (0x1UL << DSI_VCCCR_NUMC12_Pos)          /*!< 0x00001000 */
9609 #define DSI_VCCCR_NUMC12              DSI_VCCCR_NUMC12_Msk
9610 
9611 /*******************  Bit definition for DSI_VNPCCR register  *************/
9612 #define DSI_VNPCCR_NPSIZE_Pos         (0U)
9613 #define DSI_VNPCCR_NPSIZE_Msk         (0x1FFFUL << DSI_VNPCCR_NPSIZE_Pos)      /*!< 0x00001FFF */
9614 #define DSI_VNPCCR_NPSIZE             DSI_VNPCCR_NPSIZE_Msk                    /*!< Number of Chunks */
9615 #define DSI_VNPCCR_NPSIZE0_Pos        (0U)
9616 #define DSI_VNPCCR_NPSIZE0_Msk        (0x1UL << DSI_VNPCCR_NPSIZE0_Pos)        /*!< 0x00000001 */
9617 #define DSI_VNPCCR_NPSIZE0            DSI_VNPCCR_NPSIZE0_Msk
9618 #define DSI_VNPCCR_NPSIZE1_Pos        (1U)
9619 #define DSI_VNPCCR_NPSIZE1_Msk        (0x1UL << DSI_VNPCCR_NPSIZE1_Pos)        /*!< 0x00000002 */
9620 #define DSI_VNPCCR_NPSIZE1            DSI_VNPCCR_NPSIZE1_Msk
9621 #define DSI_VNPCCR_NPSIZE2_Pos        (2U)
9622 #define DSI_VNPCCR_NPSIZE2_Msk        (0x1UL << DSI_VNPCCR_NPSIZE2_Pos)        /*!< 0x00000004 */
9623 #define DSI_VNPCCR_NPSIZE2            DSI_VNPCCR_NPSIZE2_Msk
9624 #define DSI_VNPCCR_NPSIZE3_Pos        (3U)
9625 #define DSI_VNPCCR_NPSIZE3_Msk        (0x1UL << DSI_VNPCCR_NPSIZE3_Pos)        /*!< 0x00000008 */
9626 #define DSI_VNPCCR_NPSIZE3            DSI_VNPCCR_NPSIZE3_Msk
9627 #define DSI_VNPCCR_NPSIZE4_Pos        (4U)
9628 #define DSI_VNPCCR_NPSIZE4_Msk        (0x1UL << DSI_VNPCCR_NPSIZE4_Pos)        /*!< 0x00000010 */
9629 #define DSI_VNPCCR_NPSIZE4            DSI_VNPCCR_NPSIZE4_Msk
9630 #define DSI_VNPCCR_NPSIZE5_Pos        (5U)
9631 #define DSI_VNPCCR_NPSIZE5_Msk        (0x1UL << DSI_VNPCCR_NPSIZE5_Pos)        /*!< 0x00000020 */
9632 #define DSI_VNPCCR_NPSIZE5            DSI_VNPCCR_NPSIZE5_Msk
9633 #define DSI_VNPCCR_NPSIZE6_Pos        (6U)
9634 #define DSI_VNPCCR_NPSIZE6_Msk        (0x1UL << DSI_VNPCCR_NPSIZE6_Pos)        /*!< 0x00000040 */
9635 #define DSI_VNPCCR_NPSIZE6            DSI_VNPCCR_NPSIZE6_Msk
9636 #define DSI_VNPCCR_NPSIZE7_Pos        (7U)
9637 #define DSI_VNPCCR_NPSIZE7_Msk        (0x1UL << DSI_VNPCCR_NPSIZE7_Pos)        /*!< 0x00000080 */
9638 #define DSI_VNPCCR_NPSIZE7            DSI_VNPCCR_NPSIZE7_Msk
9639 #define DSI_VNPCCR_NPSIZE8_Pos        (8U)
9640 #define DSI_VNPCCR_NPSIZE8_Msk        (0x1UL << DSI_VNPCCR_NPSIZE8_Pos)        /*!< 0x00000100 */
9641 #define DSI_VNPCCR_NPSIZE8            DSI_VNPCCR_NPSIZE8_Msk
9642 #define DSI_VNPCCR_NPSIZE9_Pos        (9U)
9643 #define DSI_VNPCCR_NPSIZE9_Msk        (0x1UL << DSI_VNPCCR_NPSIZE9_Pos)        /*!< 0x00000200 */
9644 #define DSI_VNPCCR_NPSIZE9            DSI_VNPCCR_NPSIZE9_Msk
9645 #define DSI_VNPCCR_NPSIZE10_Pos       (10U)
9646 #define DSI_VNPCCR_NPSIZE10_Msk       (0x1UL << DSI_VNPCCR_NPSIZE10_Pos)       /*!< 0x00000400 */
9647 #define DSI_VNPCCR_NPSIZE10           DSI_VNPCCR_NPSIZE10_Msk
9648 #define DSI_VNPCCR_NPSIZE11_Pos       (11U)
9649 #define DSI_VNPCCR_NPSIZE11_Msk       (0x1UL << DSI_VNPCCR_NPSIZE11_Pos)       /*!< 0x00000800 */
9650 #define DSI_VNPCCR_NPSIZE11           DSI_VNPCCR_NPSIZE11_Msk
9651 #define DSI_VNPCCR_NPSIZE12_Pos       (12U)
9652 #define DSI_VNPCCR_NPSIZE12_Msk       (0x1UL << DSI_VNPCCR_NPSIZE12_Pos)       /*!< 0x00001000 */
9653 #define DSI_VNPCCR_NPSIZE12           DSI_VNPCCR_NPSIZE12_Msk
9654 
9655 /*******************  Bit definition for DSI_VHSACCR register  ************/
9656 #define DSI_VHSACCR_HSA_Pos           (0U)
9657 #define DSI_VHSACCR_HSA_Msk           (0xFFFUL << DSI_VHSACCR_HSA_Pos)         /*!< 0x00000FFF */
9658 #define DSI_VHSACCR_HSA               DSI_VHSACCR_HSA_Msk                      /*!< Horizontal Synchronism Active duration */
9659 #define DSI_VHSACCR_HSA0_Pos          (0U)
9660 #define DSI_VHSACCR_HSA0_Msk          (0x1UL << DSI_VHSACCR_HSA0_Pos)          /*!< 0x00000001 */
9661 #define DSI_VHSACCR_HSA0              DSI_VHSACCR_HSA0_Msk
9662 #define DSI_VHSACCR_HSA1_Pos          (1U)
9663 #define DSI_VHSACCR_HSA1_Msk          (0x1UL << DSI_VHSACCR_HSA1_Pos)          /*!< 0x00000002 */
9664 #define DSI_VHSACCR_HSA1              DSI_VHSACCR_HSA1_Msk
9665 #define DSI_VHSACCR_HSA2_Pos          (2U)
9666 #define DSI_VHSACCR_HSA2_Msk          (0x1UL << DSI_VHSACCR_HSA2_Pos)          /*!< 0x00000004 */
9667 #define DSI_VHSACCR_HSA2              DSI_VHSACCR_HSA2_Msk
9668 #define DSI_VHSACCR_HSA3_Pos          (3U)
9669 #define DSI_VHSACCR_HSA3_Msk          (0x1UL << DSI_VHSACCR_HSA3_Pos)          /*!< 0x00000008 */
9670 #define DSI_VHSACCR_HSA3              DSI_VHSACCR_HSA3_Msk
9671 #define DSI_VHSACCR_HSA4_Pos          (4U)
9672 #define DSI_VHSACCR_HSA4_Msk          (0x1UL << DSI_VHSACCR_HSA4_Pos)          /*!< 0x00000010 */
9673 #define DSI_VHSACCR_HSA4              DSI_VHSACCR_HSA4_Msk
9674 #define DSI_VHSACCR_HSA5_Pos          (5U)
9675 #define DSI_VHSACCR_HSA5_Msk          (0x1UL << DSI_VHSACCR_HSA5_Pos)          /*!< 0x00000020 */
9676 #define DSI_VHSACCR_HSA5              DSI_VHSACCR_HSA5_Msk
9677 #define DSI_VHSACCR_HSA6_Pos          (6U)
9678 #define DSI_VHSACCR_HSA6_Msk          (0x1UL << DSI_VHSACCR_HSA6_Pos)          /*!< 0x00000040 */
9679 #define DSI_VHSACCR_HSA6              DSI_VHSACCR_HSA6_Msk
9680 #define DSI_VHSACCR_HSA7_Pos          (7U)
9681 #define DSI_VHSACCR_HSA7_Msk          (0x1UL << DSI_VHSACCR_HSA7_Pos)          /*!< 0x00000080 */
9682 #define DSI_VHSACCR_HSA7              DSI_VHSACCR_HSA7_Msk
9683 #define DSI_VHSACCR_HSA8_Pos          (8U)
9684 #define DSI_VHSACCR_HSA8_Msk          (0x1UL << DSI_VHSACCR_HSA8_Pos)          /*!< 0x00000100 */
9685 #define DSI_VHSACCR_HSA8              DSI_VHSACCR_HSA8_Msk
9686 #define DSI_VHSACCR_HSA9_Pos          (9U)
9687 #define DSI_VHSACCR_HSA9_Msk          (0x1UL << DSI_VHSACCR_HSA9_Pos)          /*!< 0x00000200 */
9688 #define DSI_VHSACCR_HSA9              DSI_VHSACCR_HSA9_Msk
9689 #define DSI_VHSACCR_HSA10_Pos         (10U)
9690 #define DSI_VHSACCR_HSA10_Msk         (0x1UL << DSI_VHSACCR_HSA10_Pos)         /*!< 0x00000400 */
9691 #define DSI_VHSACCR_HSA10             DSI_VHSACCR_HSA10_Msk
9692 #define DSI_VHSACCR_HSA11_Pos         (11U)
9693 #define DSI_VHSACCR_HSA11_Msk         (0x1UL << DSI_VHSACCR_HSA11_Pos)         /*!< 0x00000800 */
9694 #define DSI_VHSACCR_HSA11             DSI_VHSACCR_HSA11_Msk
9695 
9696 /*******************  Bit definition for DSI_VHBPCCR register  ************/
9697 #define DSI_VHBPCCR_HBP_Pos           (0U)
9698 #define DSI_VHBPCCR_HBP_Msk           (0xFFFUL << DSI_VHBPCCR_HBP_Pos)         /*!< 0x00000FFF */
9699 #define DSI_VHBPCCR_HBP               DSI_VHBPCCR_HBP_Msk                      /*!< Horizontal Back-Porch duration */
9700 #define DSI_VHBPCCR_HBP0_Pos          (0U)
9701 #define DSI_VHBPCCR_HBP0_Msk          (0x1UL << DSI_VHBPCCR_HBP0_Pos)          /*!< 0x00000001 */
9702 #define DSI_VHBPCCR_HBP0              DSI_VHBPCCR_HBP0_Msk
9703 #define DSI_VHBPCCR_HBP1_Pos          (1U)
9704 #define DSI_VHBPCCR_HBP1_Msk          (0x1UL << DSI_VHBPCCR_HBP1_Pos)          /*!< 0x00000002 */
9705 #define DSI_VHBPCCR_HBP1              DSI_VHBPCCR_HBP1_Msk
9706 #define DSI_VHBPCCR_HBP2_Pos          (2U)
9707 #define DSI_VHBPCCR_HBP2_Msk          (0x1UL << DSI_VHBPCCR_HBP2_Pos)          /*!< 0x00000004 */
9708 #define DSI_VHBPCCR_HBP2              DSI_VHBPCCR_HBP2_Msk
9709 #define DSI_VHBPCCR_HBP3_Pos          (3U)
9710 #define DSI_VHBPCCR_HBP3_Msk          (0x1UL << DSI_VHBPCCR_HBP3_Pos)          /*!< 0x00000008 */
9711 #define DSI_VHBPCCR_HBP3              DSI_VHBPCCR_HBP3_Msk
9712 #define DSI_VHBPCCR_HBP4_Pos          (4U)
9713 #define DSI_VHBPCCR_HBP4_Msk          (0x1UL << DSI_VHBPCCR_HBP4_Pos)          /*!< 0x00000010 */
9714 #define DSI_VHBPCCR_HBP4              DSI_VHBPCCR_HBP4_Msk
9715 #define DSI_VHBPCCR_HBP5_Pos          (5U)
9716 #define DSI_VHBPCCR_HBP5_Msk          (0x1UL << DSI_VHBPCCR_HBP5_Pos)          /*!< 0x00000020 */
9717 #define DSI_VHBPCCR_HBP5              DSI_VHBPCCR_HBP5_Msk
9718 #define DSI_VHBPCCR_HBP6_Pos          (6U)
9719 #define DSI_VHBPCCR_HBP6_Msk          (0x1UL << DSI_VHBPCCR_HBP6_Pos)          /*!< 0x00000040 */
9720 #define DSI_VHBPCCR_HBP6              DSI_VHBPCCR_HBP6_Msk
9721 #define DSI_VHBPCCR_HBP7_Pos          (7U)
9722 #define DSI_VHBPCCR_HBP7_Msk          (0x1UL << DSI_VHBPCCR_HBP7_Pos)          /*!< 0x00000080 */
9723 #define DSI_VHBPCCR_HBP7              DSI_VHBPCCR_HBP7_Msk
9724 #define DSI_VHBPCCR_HBP8_Pos          (8U)
9725 #define DSI_VHBPCCR_HBP8_Msk          (0x1UL << DSI_VHBPCCR_HBP8_Pos)          /*!< 0x00000100 */
9726 #define DSI_VHBPCCR_HBP8              DSI_VHBPCCR_HBP8_Msk
9727 #define DSI_VHBPCCR_HBP9_Pos          (9U)
9728 #define DSI_VHBPCCR_HBP9_Msk          (0x1UL << DSI_VHBPCCR_HBP9_Pos)          /*!< 0x00000200 */
9729 #define DSI_VHBPCCR_HBP9              DSI_VHBPCCR_HBP9_Msk
9730 #define DSI_VHBPCCR_HBP10_Pos         (10U)
9731 #define DSI_VHBPCCR_HBP10_Msk         (0x1UL << DSI_VHBPCCR_HBP10_Pos)         /*!< 0x00000400 */
9732 #define DSI_VHBPCCR_HBP10             DSI_VHBPCCR_HBP10_Msk
9733 #define DSI_VHBPCCR_HBP11_Pos         (11U)
9734 #define DSI_VHBPCCR_HBP11_Msk         (0x1UL << DSI_VHBPCCR_HBP11_Pos)         /*!< 0x00000800 */
9735 #define DSI_VHBPCCR_HBP11             DSI_VHBPCCR_HBP11_Msk
9736 
9737 /*******************  Bit definition for DSI_VLCCR register  **************/
9738 #define DSI_VLCCR_HLINE_Pos           (0U)
9739 #define DSI_VLCCR_HLINE_Msk           (0x7FFFUL << DSI_VLCCR_HLINE_Pos)        /*!< 0x00007FFF */
9740 #define DSI_VLCCR_HLINE               DSI_VLCCR_HLINE_Msk                      /*!< Horizontal Line duration */
9741 #define DSI_VLCCR_HLINE0_Pos          (0U)
9742 #define DSI_VLCCR_HLINE0_Msk          (0x1UL << DSI_VLCCR_HLINE0_Pos)          /*!< 0x00000001 */
9743 #define DSI_VLCCR_HLINE0              DSI_VLCCR_HLINE0_Msk
9744 #define DSI_VLCCR_HLINE1_Pos          (1U)
9745 #define DSI_VLCCR_HLINE1_Msk          (0x1UL << DSI_VLCCR_HLINE1_Pos)          /*!< 0x00000002 */
9746 #define DSI_VLCCR_HLINE1              DSI_VLCCR_HLINE1_Msk
9747 #define DSI_VLCCR_HLINE2_Pos          (2U)
9748 #define DSI_VLCCR_HLINE2_Msk          (0x1UL << DSI_VLCCR_HLINE2_Pos)          /*!< 0x00000004 */
9749 #define DSI_VLCCR_HLINE2              DSI_VLCCR_HLINE2_Msk
9750 #define DSI_VLCCR_HLINE3_Pos          (3U)
9751 #define DSI_VLCCR_HLINE3_Msk          (0x1UL << DSI_VLCCR_HLINE3_Pos)          /*!< 0x00000008 */
9752 #define DSI_VLCCR_HLINE3              DSI_VLCCR_HLINE3_Msk
9753 #define DSI_VLCCR_HLINE4_Pos          (4U)
9754 #define DSI_VLCCR_HLINE4_Msk          (0x1UL << DSI_VLCCR_HLINE4_Pos)          /*!< 0x00000010 */
9755 #define DSI_VLCCR_HLINE4              DSI_VLCCR_HLINE4_Msk
9756 #define DSI_VLCCR_HLINE5_Pos          (5U)
9757 #define DSI_VLCCR_HLINE5_Msk          (0x1UL << DSI_VLCCR_HLINE5_Pos)          /*!< 0x00000020 */
9758 #define DSI_VLCCR_HLINE5              DSI_VLCCR_HLINE5_Msk
9759 #define DSI_VLCCR_HLINE6_Pos          (6U)
9760 #define DSI_VLCCR_HLINE6_Msk          (0x1UL << DSI_VLCCR_HLINE6_Pos)          /*!< 0x00000040 */
9761 #define DSI_VLCCR_HLINE6              DSI_VLCCR_HLINE6_Msk
9762 #define DSI_VLCCR_HLINE7_Pos          (7U)
9763 #define DSI_VLCCR_HLINE7_Msk          (0x1UL << DSI_VLCCR_HLINE7_Pos)          /*!< 0x00000080 */
9764 #define DSI_VLCCR_HLINE7              DSI_VLCCR_HLINE7_Msk
9765 #define DSI_VLCCR_HLINE8_Pos          (8U)
9766 #define DSI_VLCCR_HLINE8_Msk          (0x1UL << DSI_VLCCR_HLINE8_Pos)          /*!< 0x00000100 */
9767 #define DSI_VLCCR_HLINE8              DSI_VLCCR_HLINE8_Msk
9768 #define DSI_VLCCR_HLINE9_Pos          (9U)
9769 #define DSI_VLCCR_HLINE9_Msk          (0x1UL << DSI_VLCCR_HLINE9_Pos)          /*!< 0x00000200 */
9770 #define DSI_VLCCR_HLINE9              DSI_VLCCR_HLINE9_Msk
9771 #define DSI_VLCCR_HLINE10_Pos         (10U)
9772 #define DSI_VLCCR_HLINE10_Msk         (0x1UL << DSI_VLCCR_HLINE10_Pos)         /*!< 0x00000400 */
9773 #define DSI_VLCCR_HLINE10             DSI_VLCCR_HLINE10_Msk
9774 #define DSI_VLCCR_HLINE11_Pos         (11U)
9775 #define DSI_VLCCR_HLINE11_Msk         (0x1UL << DSI_VLCCR_HLINE11_Pos)         /*!< 0x00000800 */
9776 #define DSI_VLCCR_HLINE11             DSI_VLCCR_HLINE11_Msk
9777 #define DSI_VLCCR_HLINE12_Pos         (12U)
9778 #define DSI_VLCCR_HLINE12_Msk         (0x1UL << DSI_VLCCR_HLINE12_Pos)         /*!< 0x00001000 */
9779 #define DSI_VLCCR_HLINE12             DSI_VLCCR_HLINE12_Msk
9780 #define DSI_VLCCR_HLINE13_Pos         (13U)
9781 #define DSI_VLCCR_HLINE13_Msk         (0x1UL << DSI_VLCCR_HLINE13_Pos)         /*!< 0x00002000 */
9782 #define DSI_VLCCR_HLINE13             DSI_VLCCR_HLINE13_Msk
9783 #define DSI_VLCCR_HLINE14_Pos         (14U)
9784 #define DSI_VLCCR_HLINE14_Msk         (0x1UL << DSI_VLCCR_HLINE14_Pos)         /*!< 0x00004000 */
9785 #define DSI_VLCCR_HLINE14             DSI_VLCCR_HLINE14_Msk
9786 
9787 /*******************  Bit definition for DSI_VVSACCR register  ***************/
9788 #define DSI_VVSACCR_VSA_Pos           (0U)
9789 #define DSI_VVSACCR_VSA_Msk           (0x3FFUL << DSI_VVSACCR_VSA_Pos)         /*!< 0x000003FF */
9790 #define DSI_VVSACCR_VSA               DSI_VVSACCR_VSA_Msk                      /*!< Vertical Synchronism Active duration */
9791 #define DSI_VVSACCR_VSA0_Pos          (0U)
9792 #define DSI_VVSACCR_VSA0_Msk          (0x1UL << DSI_VVSACCR_VSA0_Pos)          /*!< 0x00000001 */
9793 #define DSI_VVSACCR_VSA0              DSI_VVSACCR_VSA0_Msk
9794 #define DSI_VVSACCR_VSA1_Pos          (1U)
9795 #define DSI_VVSACCR_VSA1_Msk          (0x1UL << DSI_VVSACCR_VSA1_Pos)          /*!< 0x00000002 */
9796 #define DSI_VVSACCR_VSA1              DSI_VVSACCR_VSA1_Msk
9797 #define DSI_VVSACCR_VSA2_Pos          (2U)
9798 #define DSI_VVSACCR_VSA2_Msk          (0x1UL << DSI_VVSACCR_VSA2_Pos)          /*!< 0x00000004 */
9799 #define DSI_VVSACCR_VSA2              DSI_VVSACCR_VSA2_Msk
9800 #define DSI_VVSACCR_VSA3_Pos          (3U)
9801 #define DSI_VVSACCR_VSA3_Msk          (0x1UL << DSI_VVSACCR_VSA3_Pos)          /*!< 0x00000008 */
9802 #define DSI_VVSACCR_VSA3              DSI_VVSACCR_VSA3_Msk
9803 #define DSI_VVSACCR_VSA4_Pos          (4U)
9804 #define DSI_VVSACCR_VSA4_Msk          (0x1UL << DSI_VVSACCR_VSA4_Pos)          /*!< 0x00000010 */
9805 #define DSI_VVSACCR_VSA4              DSI_VVSACCR_VSA4_Msk
9806 #define DSI_VVSACCR_VSA5_Pos          (5U)
9807 #define DSI_VVSACCR_VSA5_Msk          (0x1UL << DSI_VVSACCR_VSA5_Pos)          /*!< 0x00000020 */
9808 #define DSI_VVSACCR_VSA5              DSI_VVSACCR_VSA5_Msk
9809 #define DSI_VVSACCR_VSA6_Pos          (6U)
9810 #define DSI_VVSACCR_VSA6_Msk          (0x1UL << DSI_VVSACCR_VSA6_Pos)          /*!< 0x00000040 */
9811 #define DSI_VVSACCR_VSA6              DSI_VVSACCR_VSA6_Msk
9812 #define DSI_VVSACCR_VSA7_Pos          (7U)
9813 #define DSI_VVSACCR_VSA7_Msk          (0x1UL << DSI_VVSACCR_VSA7_Pos)          /*!< 0x00000080 */
9814 #define DSI_VVSACCR_VSA7              DSI_VVSACCR_VSA7_Msk
9815 #define DSI_VVSACCR_VSA8_Pos          (8U)
9816 #define DSI_VVSACCR_VSA8_Msk          (0x1UL << DSI_VVSACCR_VSA8_Pos)          /*!< 0x00000100 */
9817 #define DSI_VVSACCR_VSA8              DSI_VVSACCR_VSA8_Msk
9818 #define DSI_VVSACCR_VSA9_Pos          (9U)
9819 #define DSI_VVSACCR_VSA9_Msk          (0x1UL << DSI_VVSACCR_VSA9_Pos)          /*!< 0x00000200 */
9820 #define DSI_VVSACCR_VSA9              DSI_VVSACCR_VSA9_Msk
9821 
9822 /*******************  Bit definition for DSI_VVBPCCR register  ************/
9823 #define DSI_VVBPCCR_VBP_Pos           (0U)
9824 #define DSI_VVBPCCR_VBP_Msk           (0x3FFUL << DSI_VVBPCCR_VBP_Pos)         /*!< 0x000003FF */
9825 #define DSI_VVBPCCR_VBP               DSI_VVBPCCR_VBP_Msk                      /*!< Vertical Back-Porch duration */
9826 #define DSI_VVBPCCR_VBP0_Pos          (0U)
9827 #define DSI_VVBPCCR_VBP0_Msk          (0x1UL << DSI_VVBPCCR_VBP0_Pos)          /*!< 0x00000001 */
9828 #define DSI_VVBPCCR_VBP0              DSI_VVBPCCR_VBP0_Msk
9829 #define DSI_VVBPCCR_VBP1_Pos          (1U)
9830 #define DSI_VVBPCCR_VBP1_Msk          (0x1UL << DSI_VVBPCCR_VBP1_Pos)          /*!< 0x00000002 */
9831 #define DSI_VVBPCCR_VBP1              DSI_VVBPCCR_VBP1_Msk
9832 #define DSI_VVBPCCR_VBP2_Pos          (2U)
9833 #define DSI_VVBPCCR_VBP2_Msk          (0x1UL << DSI_VVBPCCR_VBP2_Pos)          /*!< 0x00000004 */
9834 #define DSI_VVBPCCR_VBP2              DSI_VVBPCCR_VBP2_Msk
9835 #define DSI_VVBPCCR_VBP3_Pos          (3U)
9836 #define DSI_VVBPCCR_VBP3_Msk          (0x1UL << DSI_VVBPCCR_VBP3_Pos)          /*!< 0x00000008 */
9837 #define DSI_VVBPCCR_VBP3              DSI_VVBPCCR_VBP3_Msk
9838 #define DSI_VVBPCCR_VBP4_Pos          (4U)
9839 #define DSI_VVBPCCR_VBP4_Msk          (0x1UL << DSI_VVBPCCR_VBP4_Pos)          /*!< 0x00000010 */
9840 #define DSI_VVBPCCR_VBP4              DSI_VVBPCCR_VBP4_Msk
9841 #define DSI_VVBPCCR_VBP5_Pos          (5U)
9842 #define DSI_VVBPCCR_VBP5_Msk          (0x1UL << DSI_VVBPCCR_VBP5_Pos)          /*!< 0x00000020 */
9843 #define DSI_VVBPCCR_VBP5              DSI_VVBPCCR_VBP5_Msk
9844 #define DSI_VVBPCCR_VBP6_Pos          (6U)
9845 #define DSI_VVBPCCR_VBP6_Msk          (0x1UL << DSI_VVBPCCR_VBP6_Pos)          /*!< 0x00000040 */
9846 #define DSI_VVBPCCR_VBP6              DSI_VVBPCCR_VBP6_Msk
9847 #define DSI_VVBPCCR_VBP7_Pos          (7U)
9848 #define DSI_VVBPCCR_VBP7_Msk          (0x1UL << DSI_VVBPCCR_VBP7_Pos)          /*!< 0x00000080 */
9849 #define DSI_VVBPCCR_VBP7              DSI_VVBPCCR_VBP7_Msk
9850 #define DSI_VVBPCCR_VBP8_Pos          (8U)
9851 #define DSI_VVBPCCR_VBP8_Msk          (0x1UL << DSI_VVBPCCR_VBP8_Pos)          /*!< 0x00000100 */
9852 #define DSI_VVBPCCR_VBP8              DSI_VVBPCCR_VBP8_Msk
9853 #define DSI_VVBPCCR_VBP9_Pos          (9U)
9854 #define DSI_VVBPCCR_VBP9_Msk          (0x1UL << DSI_VVBPCCR_VBP9_Pos)          /*!< 0x00000200 */
9855 #define DSI_VVBPCCR_VBP9              DSI_VVBPCCR_VBP9_Msk
9856 
9857 /*******************  Bit definition for DSI_VVFPCCR register  ************/
9858 #define DSI_VVFPCCR_VFP_Pos           (0U)
9859 #define DSI_VVFPCCR_VFP_Msk           (0x3FFUL << DSI_VVFPCCR_VFP_Pos)         /*!< 0x000003FF */
9860 #define DSI_VVFPCCR_VFP               DSI_VVFPCCR_VFP_Msk                      /*!< Vertical Front-Porch duration */
9861 #define DSI_VVFPCCR_VFP0_Pos          (0U)
9862 #define DSI_VVFPCCR_VFP0_Msk          (0x1UL << DSI_VVFPCCR_VFP0_Pos)          /*!< 0x00000001 */
9863 #define DSI_VVFPCCR_VFP0              DSI_VVFPCCR_VFP0_Msk
9864 #define DSI_VVFPCCR_VFP1_Pos          (1U)
9865 #define DSI_VVFPCCR_VFP1_Msk          (0x1UL << DSI_VVFPCCR_VFP1_Pos)          /*!< 0x00000002 */
9866 #define DSI_VVFPCCR_VFP1              DSI_VVFPCCR_VFP1_Msk
9867 #define DSI_VVFPCCR_VFP2_Pos          (2U)
9868 #define DSI_VVFPCCR_VFP2_Msk          (0x1UL << DSI_VVFPCCR_VFP2_Pos)          /*!< 0x00000004 */
9869 #define DSI_VVFPCCR_VFP2              DSI_VVFPCCR_VFP2_Msk
9870 #define DSI_VVFPCCR_VFP3_Pos          (3U)
9871 #define DSI_VVFPCCR_VFP3_Msk          (0x1UL << DSI_VVFPCCR_VFP3_Pos)          /*!< 0x00000008 */
9872 #define DSI_VVFPCCR_VFP3              DSI_VVFPCCR_VFP3_Msk
9873 #define DSI_VVFPCCR_VFP4_Pos          (4U)
9874 #define DSI_VVFPCCR_VFP4_Msk          (0x1UL << DSI_VVFPCCR_VFP4_Pos)          /*!< 0x00000010 */
9875 #define DSI_VVFPCCR_VFP4              DSI_VVFPCCR_VFP4_Msk
9876 #define DSI_VVFPCCR_VFP5_Pos          (5U)
9877 #define DSI_VVFPCCR_VFP5_Msk          (0x1UL << DSI_VVFPCCR_VFP5_Pos)          /*!< 0x00000020 */
9878 #define DSI_VVFPCCR_VFP5              DSI_VVFPCCR_VFP5_Msk
9879 #define DSI_VVFPCCR_VFP6_Pos          (6U)
9880 #define DSI_VVFPCCR_VFP6_Msk          (0x1UL << DSI_VVFPCCR_VFP6_Pos)          /*!< 0x00000040 */
9881 #define DSI_VVFPCCR_VFP6              DSI_VVFPCCR_VFP6_Msk
9882 #define DSI_VVFPCCR_VFP7_Pos          (7U)
9883 #define DSI_VVFPCCR_VFP7_Msk          (0x1UL << DSI_VVFPCCR_VFP7_Pos)          /*!< 0x00000080 */
9884 #define DSI_VVFPCCR_VFP7              DSI_VVFPCCR_VFP7_Msk
9885 #define DSI_VVFPCCR_VFP8_Pos          (8U)
9886 #define DSI_VVFPCCR_VFP8_Msk          (0x1UL << DSI_VVFPCCR_VFP8_Pos)          /*!< 0x00000100 */
9887 #define DSI_VVFPCCR_VFP8              DSI_VVFPCCR_VFP8_Msk
9888 #define DSI_VVFPCCR_VFP9_Pos          (9U)
9889 #define DSI_VVFPCCR_VFP9_Msk          (0x1UL << DSI_VVFPCCR_VFP9_Pos)          /*!< 0x00000200 */
9890 #define DSI_VVFPCCR_VFP9              DSI_VVFPCCR_VFP9_Msk
9891 
9892 /*******************  Bit definition for DSI_VVACCR register  *************/
9893 #define DSI_VVACCR_VA_Pos             (0U)
9894 #define DSI_VVACCR_VA_Msk             (0x3FFFUL << DSI_VVACCR_VA_Pos)          /*!< 0x00003FFF */
9895 #define DSI_VVACCR_VA                 DSI_VVACCR_VA_Msk                        /*!< Vertical Active duration */
9896 #define DSI_VVACCR_VA0_Pos            (0U)
9897 #define DSI_VVACCR_VA0_Msk            (0x1UL << DSI_VVACCR_VA0_Pos)            /*!< 0x00000001 */
9898 #define DSI_VVACCR_VA0                DSI_VVACCR_VA0_Msk
9899 #define DSI_VVACCR_VA1_Pos            (1U)
9900 #define DSI_VVACCR_VA1_Msk            (0x1UL << DSI_VVACCR_VA1_Pos)            /*!< 0x00000002 */
9901 #define DSI_VVACCR_VA1                DSI_VVACCR_VA1_Msk
9902 #define DSI_VVACCR_VA2_Pos            (2U)
9903 #define DSI_VVACCR_VA2_Msk            (0x1UL << DSI_VVACCR_VA2_Pos)            /*!< 0x00000004 */
9904 #define DSI_VVACCR_VA2                DSI_VVACCR_VA2_Msk
9905 #define DSI_VVACCR_VA3_Pos            (3U)
9906 #define DSI_VVACCR_VA3_Msk            (0x1UL << DSI_VVACCR_VA3_Pos)            /*!< 0x00000008 */
9907 #define DSI_VVACCR_VA3                DSI_VVACCR_VA3_Msk
9908 #define DSI_VVACCR_VA4_Pos            (4U)
9909 #define DSI_VVACCR_VA4_Msk            (0x1UL << DSI_VVACCR_VA4_Pos)            /*!< 0x00000010 */
9910 #define DSI_VVACCR_VA4                DSI_VVACCR_VA4_Msk
9911 #define DSI_VVACCR_VA5_Pos            (5U)
9912 #define DSI_VVACCR_VA5_Msk            (0x1UL << DSI_VVACCR_VA5_Pos)            /*!< 0x00000020 */
9913 #define DSI_VVACCR_VA5                DSI_VVACCR_VA5_Msk
9914 #define DSI_VVACCR_VA6_Pos            (6U)
9915 #define DSI_VVACCR_VA6_Msk            (0x1UL << DSI_VVACCR_VA6_Pos)            /*!< 0x00000040 */
9916 #define DSI_VVACCR_VA6                DSI_VVACCR_VA6_Msk
9917 #define DSI_VVACCR_VA7_Pos            (7U)
9918 #define DSI_VVACCR_VA7_Msk            (0x1UL << DSI_VVACCR_VA7_Pos)            /*!< 0x00000080 */
9919 #define DSI_VVACCR_VA7                DSI_VVACCR_VA7_Msk
9920 #define DSI_VVACCR_VA8_Pos            (8U)
9921 #define DSI_VVACCR_VA8_Msk            (0x1UL << DSI_VVACCR_VA8_Pos)            /*!< 0x00000100 */
9922 #define DSI_VVACCR_VA8                DSI_VVACCR_VA8_Msk
9923 #define DSI_VVACCR_VA9_Pos            (9U)
9924 #define DSI_VVACCR_VA9_Msk            (0x1UL << DSI_VVACCR_VA9_Pos)            /*!< 0x00000200 */
9925 #define DSI_VVACCR_VA9                DSI_VVACCR_VA9_Msk
9926 #define DSI_VVACCR_VA10_Pos           (10U)
9927 #define DSI_VVACCR_VA10_Msk           (0x1UL << DSI_VVACCR_VA10_Pos)           /*!< 0x00000400 */
9928 #define DSI_VVACCR_VA10               DSI_VVACCR_VA10_Msk
9929 #define DSI_VVACCR_VA11_Pos           (11U)
9930 #define DSI_VVACCR_VA11_Msk           (0x1UL << DSI_VVACCR_VA11_Pos)           /*!< 0x00000800 */
9931 #define DSI_VVACCR_VA11               DSI_VVACCR_VA11_Msk
9932 #define DSI_VVACCR_VA12_Pos           (12U)
9933 #define DSI_VVACCR_VA12_Msk           (0x1UL << DSI_VVACCR_VA12_Pos)           /*!< 0x00001000 */
9934 #define DSI_VVACCR_VA12               DSI_VVACCR_VA12_Msk
9935 #define DSI_VVACCR_VA13_Pos           (13U)
9936 #define DSI_VVACCR_VA13_Msk           (0x1UL << DSI_VVACCR_VA13_Pos)           /*!< 0x00002000 */
9937 #define DSI_VVACCR_VA13               DSI_VVACCR_VA13_Msk
9938 
9939 /*******************  Bit definition for DSI_FBSR register  ****************/
9940 #define DSI_FBSR_VCWFE_Pos            (0U)
9941 #define DSI_FBSR_VCWFE_Msk            (0x1UL << DSI_FBSR_VCWFE_Pos)            /*!< 0x00000001 */
9942 #define DSI_FBSR_VCWFE                DSI_FBSR_VCWFE_Msk                       /*!< Video mode Command Write FIFO Empty */
9943 #define DSI_FBSR_VCWFF_Pos            (1U)
9944 #define DSI_FBSR_VCWFF_Msk            (0x1UL << DSI_FBSR_VCWFF_Pos)            /*!< 0x00000002 */
9945 #define DSI_FBSR_VCWFF                DSI_FBSR_VCWFF_Msk                       /*!< Video mode Command Write FIFO Full */
9946 #define DSI_FBSR_VPWFE_Pos            (2U)
9947 #define DSI_FBSR_VPWFE_Msk            (0x1UL << DSI_FBSR_VPWFE_Pos)            /*!< 0x00000004 */
9948 #define DSI_FBSR_VPWFE                DSI_FBSR_VPWFE_Msk                       /*!< Video mode Payload Write FIFO Empty */
9949 #define DSI_FBSR_VPWFF_Pos            (3U)
9950 #define DSI_FBSR_VPWFF_Msk            (0x1UL << DSI_FBSR_VPWFF_Pos)            /*!< 0x00000008 */
9951 #define DSI_FBSR_VPWFF                DSI_FBSR_VPWFF_Msk                       /*!< Video mode Payload Write FIFO Full */
9952 #define DSI_FBSR_ACWFE_Pos            (4U)
9953 #define DSI_FBSR_ACWFE_Msk            (0x1UL << DSI_FBSR_ACWFE_Pos)            /*!< 0x00000010 */
9954 #define DSI_FBSR_ACWFE                DSI_FBSR_ACWFE_Msk                       /*!< Adapted mode Command Write FIFO Empty */
9955 #define DSI_FBSR_ACWFF_Pos            (5U)
9956 #define DSI_FBSR_ACWFF_Msk            (0x1UL << DSI_FBSR_ACWFF_Pos)            /*!< 0x00000020 */
9957 #define DSI_FBSR_ACWFF                DSI_FBSR_ACWFF_Msk                       /*!< Adapted mode Command Write FIFO Full */
9958 #define DSI_FBSR_APWFE_Pos            (6U)
9959 #define DSI_FBSR_APWFE_Msk            (0x1UL << DSI_FBSR_APWFE_Pos)            /*!< 0x00000040 */
9960 #define DSI_FBSR_APWFE                DSI_FBSR_APWFE_Msk                       /*!< Adapted mode Payload Write FIFO Empty */
9961 #define DSI_FBSR_APWFF_Pos            (7U)
9962 #define DSI_FBSR_APWFF_Msk            (0x1UL << DSI_FBSR_APWFF_Pos)            /*!< 0x00000080 */
9963 #define DSI_FBSR_APWFF                DSI_FBSR_APWFF_Msk                       /*!< Adapted mode Payload Write FIFO Full */
9964 #define DSI_FBSR_VPBE_Pos             (16U)
9965 #define DSI_FBSR_VPBE_Msk             (0x1UL << DSI_FBSR_VPBE_Pos)             /*!< 0x00010000 */
9966 #define DSI_FBSR_VPBE                 DSI_FBSR_VPBE_Msk                        /*!< Video mode Payload Buffer Empty */
9967 #define DSI_FBSR_VPBF_Pos             (17U)
9968 #define DSI_FBSR_VPBF_Msk             (0x1UL << DSI_FBSR_VPBF_Pos)             /*!< 0x00020000 */
9969 #define DSI_FBSR_VPBF                 DSI_FBSR_VPBF_Msk                        /*!< Video mode Payload Buffer Full */
9970 #define DSI_FBSR_ACBE_Pos             (20U)
9971 #define DSI_FBSR_ACBE_Msk             (0x1UL << DSI_FBSR_ACBE_Pos)             /*!< 0x00100000 */
9972 #define DSI_FBSR_ACBE                 DSI_FBSR_ACBE_Msk                        /*!< Adapted mode Command Buffer Empty */
9973 #define DSI_FBSR_ACBF_Pos             (21U)
9974 #define DSI_FBSR_ACBF_Msk             (0x1UL << DSI_FBSR_ACBF_Pos)             /*!< 0x00200000 */
9975 #define DSI_FBSR_ACBF                 DSI_FBSR_ACBF_Msk                        /*!< Adapted mode Command Buffer Full */
9976 #define DSI_FBSR_APBE_Pos             (22U)
9977 #define DSI_FBSR_APBE_Msk             (0x1UL << DSI_FBSR_APBE_Pos)             /*!< 0x00400000 */
9978 #define DSI_FBSR_APBE                 DSI_FBSR_APBE_Msk                        /*!< Adapted mode Payload Buffer Empty */
9979 #define DSI_FBSR_APBF_Pos             (23U)
9980 #define DSI_FBSR_APBF_Msk             (0x1UL << DSI_FBSR_APBF_Pos)             /*!< 0x00800000 */
9981 #define DSI_FBSR_APBF                 DSI_FBSR_APBF_Msk                        /*!< Adapted mode Payload Buffer Full */
9982 
9983 /*******************  Bit definition for DSI_WCFGR register  ***************/
9984 #define DSI_WCFGR_DSIM_Pos            (0U)
9985 #define DSI_WCFGR_DSIM_Msk            (0x1UL << DSI_WCFGR_DSIM_Pos)            /*!< 0x00000001 */
9986 #define DSI_WCFGR_DSIM                DSI_WCFGR_DSIM_Msk                       /*!< DSI Mode */
9987 #define DSI_WCFGR_COLMUX_Pos          (1U)
9988 #define DSI_WCFGR_COLMUX_Msk          (0x7UL << DSI_WCFGR_COLMUX_Pos)          /*!< 0x0000000E */
9989 #define DSI_WCFGR_COLMUX              DSI_WCFGR_COLMUX_Msk                     /*!< Color Multiplexing */
9990 #define DSI_WCFGR_COLMUX0_Pos         (1U)
9991 #define DSI_WCFGR_COLMUX0_Msk         (0x1UL << DSI_WCFGR_COLMUX0_Pos)         /*!< 0x00000002 */
9992 #define DSI_WCFGR_COLMUX0             DSI_WCFGR_COLMUX0_Msk
9993 #define DSI_WCFGR_COLMUX1_Pos         (2U)
9994 #define DSI_WCFGR_COLMUX1_Msk         (0x1UL << DSI_WCFGR_COLMUX1_Pos)         /*!< 0x00000004 */
9995 #define DSI_WCFGR_COLMUX1             DSI_WCFGR_COLMUX1_Msk
9996 #define DSI_WCFGR_COLMUX2_Pos         (3U)
9997 #define DSI_WCFGR_COLMUX2_Msk         (0x1UL << DSI_WCFGR_COLMUX2_Pos)         /*!< 0x00000008 */
9998 #define DSI_WCFGR_COLMUX2             DSI_WCFGR_COLMUX2_Msk
9999 
10000 #define DSI_WCFGR_TESRC_Pos           (4U)
10001 #define DSI_WCFGR_TESRC_Msk           (0x1UL << DSI_WCFGR_TESRC_Pos)           /*!< 0x00000010 */
10002 #define DSI_WCFGR_TESRC               DSI_WCFGR_TESRC_Msk                      /*!< Tearing Effect Source */
10003 #define DSI_WCFGR_TEPOL_Pos           (5U)
10004 #define DSI_WCFGR_TEPOL_Msk           (0x1UL << DSI_WCFGR_TEPOL_Pos)           /*!< 0x00000020 */
10005 #define DSI_WCFGR_TEPOL               DSI_WCFGR_TEPOL_Msk                      /*!< Tearing Effect Polarity */
10006 #define DSI_WCFGR_AR_Pos              (6U)
10007 #define DSI_WCFGR_AR_Msk              (0x1UL << DSI_WCFGR_AR_Pos)              /*!< 0x00000040 */
10008 #define DSI_WCFGR_AR                  DSI_WCFGR_AR_Msk                         /*!< Automatic Refresh */
10009 #define DSI_WCFGR_VSPOL_Pos           (7U)
10010 #define DSI_WCFGR_VSPOL_Msk           (0x1UL << DSI_WCFGR_VSPOL_Pos)           /*!< 0x00000080 */
10011 #define DSI_WCFGR_VSPOL               DSI_WCFGR_VSPOL_Msk                      /*!< VSync Polarity */
10012 
10013 /*******************  Bit definition for DSI_WCR register  *****************/
10014 #define DSI_WCR_COLM_Pos              (0U)
10015 #define DSI_WCR_COLM_Msk              (0x1UL << DSI_WCR_COLM_Pos)              /*!< 0x00000001 */
10016 #define DSI_WCR_COLM                  DSI_WCR_COLM_Msk                         /*!< Color Mode */
10017 #define DSI_WCR_SHTDN_Pos             (1U)
10018 #define DSI_WCR_SHTDN_Msk             (0x1UL << DSI_WCR_SHTDN_Pos)             /*!< 0x00000002 */
10019 #define DSI_WCR_SHTDN                 DSI_WCR_SHTDN_Msk                        /*!< Shutdown */
10020 #define DSI_WCR_LTDCEN_Pos            (2U)
10021 #define DSI_WCR_LTDCEN_Msk            (0x1UL << DSI_WCR_LTDCEN_Pos)            /*!< 0x00000004 */
10022 #define DSI_WCR_LTDCEN                DSI_WCR_LTDCEN_Msk                       /*!< LTDC Enable */
10023 #define DSI_WCR_DSIEN_Pos             (3U)
10024 #define DSI_WCR_DSIEN_Msk             (0x1UL << DSI_WCR_DSIEN_Pos)             /*!< 0x00000008 */
10025 #define DSI_WCR_DSIEN                 DSI_WCR_DSIEN_Msk                        /*!< DSI Enable */
10026 
10027 /*******************  Bit definition for DSI_WIER register  ****************/
10028 #define DSI_WIER_TEIE_Pos             (0U)
10029 #define DSI_WIER_TEIE_Msk             (0x1UL << DSI_WIER_TEIE_Pos)             /*!< 0x00000001 */
10030 #define DSI_WIER_TEIE                 DSI_WIER_TEIE_Msk                        /*!< Tearing Effect Interrupt Enable */
10031 #define DSI_WIER_ERIE_Pos             (1U)
10032 #define DSI_WIER_ERIE_Msk             (0x1UL << DSI_WIER_ERIE_Pos)             /*!< 0x00000002 */
10033 #define DSI_WIER_ERIE                 DSI_WIER_ERIE_Msk                        /*!< End of Refresh Interrupt Enable */
10034 #define DSI_WIER_PLLLIE_Pos           (9U)
10035 #define DSI_WIER_PLLLIE_Msk           (0x1UL << DSI_WIER_PLLLIE_Pos)           /*!< 0x00000200 */
10036 #define DSI_WIER_PLLLIE               DSI_WIER_PLLLIE_Msk                      /*!< PLL Lock Interrupt Enable */
10037 #define DSI_WIER_PLLUIE_Pos           (10U)
10038 #define DSI_WIER_PLLUIE_Msk           (0x1UL << DSI_WIER_PLLUIE_Pos)           /*!< 0x00000400 */
10039 #define DSI_WIER_PLLUIE               DSI_WIER_PLLUIE_Msk                      /*!< PLL Unlock Interrupt Enable */
10040 
10041 /*******************  Bit definition for DSI_WISR register  ****************/
10042 #define DSI_WISR_TEIF_Pos             (0U)
10043 #define DSI_WISR_TEIF_Msk             (0x1UL << DSI_WISR_TEIF_Pos)             /*!< 0x00000001 */
10044 #define DSI_WISR_TEIF                 DSI_WISR_TEIF_Msk                        /*!< Tearing Effect Interrupt Flag */
10045 #define DSI_WISR_ERIF_Pos             (1U)
10046 #define DSI_WISR_ERIF_Msk             (0x1UL << DSI_WISR_ERIF_Pos)             /*!< 0x00000002 */
10047 #define DSI_WISR_ERIF                 DSI_WISR_ERIF_Msk                        /*!< End of Refresh Interrupt Flag */
10048 #define DSI_WISR_BUSY_Pos             (2U)
10049 #define DSI_WISR_BUSY_Msk             (0x1UL << DSI_WISR_BUSY_Pos)             /*!< 0x00000004 */
10050 #define DSI_WISR_BUSY                 DSI_WISR_BUSY_Msk                        /*!< Busy Flag */
10051 #define DSI_WISR_PLLLS_Pos            (8U)
10052 #define DSI_WISR_PLLLS_Msk            (0x1UL << DSI_WISR_PLLLS_Pos)            /*!< 0x00000100 */
10053 #define DSI_WISR_PLLLS                DSI_WISR_PLLLS_Msk                       /*!< PLL Lock Status */
10054 #define DSI_WISR_PLLLIF_Pos           (9U)
10055 #define DSI_WISR_PLLLIF_Msk           (0x1UL << DSI_WISR_PLLLIF_Pos)           /*!< 0x00000200 */
10056 #define DSI_WISR_PLLLIF               DSI_WISR_PLLLIF_Msk                      /*!< PLL Lock Interrupt Flag */
10057 #define DSI_WISR_PLLUIF_Pos           (10U)
10058 #define DSI_WISR_PLLUIF_Msk           (0x1UL << DSI_WISR_PLLUIF_Pos)           /*!< 0x00000400 */
10059 #define DSI_WISR_PLLUIF               DSI_WISR_PLLUIF_Msk                      /*!< PLL Unlock Interrupt Flag */
10060 
10061 /*******************  Bit definition for DSI_WIFCR register  ***************/
10062 #define DSI_WIFCR_CTEIF_Pos           (0U)
10063 #define DSI_WIFCR_CTEIF_Msk           (0x1UL << DSI_WIFCR_CTEIF_Pos)           /*!< 0x00000001 */
10064 #define DSI_WIFCR_CTEIF               DSI_WIFCR_CTEIF_Msk                      /*!< Clear Tearing Effect Interrupt Flag */
10065 #define DSI_WIFCR_CERIF_Pos           (1U)
10066 #define DSI_WIFCR_CERIF_Msk           (0x1UL << DSI_WIFCR_CERIF_Pos)           /*!< 0x00000002 */
10067 #define DSI_WIFCR_CERIF               DSI_WIFCR_CERIF_Msk                      /*!< Clear End of Refresh Interrupt Flag */
10068 #define DSI_WIFCR_CPLLLIF_Pos         (9U)
10069 #define DSI_WIFCR_CPLLLIF_Msk         (0x1UL << DSI_WIFCR_CPLLLIF_Pos)         /*!< 0x00000200 */
10070 #define DSI_WIFCR_CPLLLIF             DSI_WIFCR_CPLLLIF_Msk                    /*!< Clear PLL Lock Interrupt Flag */
10071 #define DSI_WIFCR_CPLLUIF_Pos         (10U)
10072 #define DSI_WIFCR_CPLLUIF_Msk         (0x1UL << DSI_WIFCR_CPLLUIF_Pos)         /*!< 0x00000400 */
10073 #define DSI_WIFCR_CPLLUIF             DSI_WIFCR_CPLLUIF_Msk                    /*!< Clear PLL Unlock Interrupt Flag */
10074 
10075 /*******************  Bit definition for DSI_WPCR0 register  ***************/
10076 #define DSI_WPCR0_SWCL_Pos            (6U)
10077 #define DSI_WPCR0_SWCL_Msk            (0x1UL << DSI_WPCR0_SWCL_Pos)            /*!< 0x00000040 */
10078 #define DSI_WPCR0_SWCL                DSI_WPCR0_SWCL_Msk                       /*!< Swap pins on clock lane */
10079 #define DSI_WPCR0_SWDL0_Pos           (7U)
10080 #define DSI_WPCR0_SWDL0_Msk           (0x1UL << DSI_WPCR0_SWDL0_Pos)           /*!< 0x00000080 */
10081 #define DSI_WPCR0_SWDL0               DSI_WPCR0_SWDL0_Msk                      /*!< Swap pins on data lane 1 */
10082 #define DSI_WPCR0_SWDL1_Pos           (8U)
10083 #define DSI_WPCR0_SWDL1_Msk           (0x1UL << DSI_WPCR0_SWDL1_Pos)           /*!< 0x00000100 */
10084 #define DSI_WPCR0_SWDL1               DSI_WPCR0_SWDL1_Msk                      /*!< Swap pins on data lane 2 */
10085 #define DSI_WPCR0_FTXSMCL_Pos         (12U)
10086 #define DSI_WPCR0_FTXSMCL_Msk         (0x1UL << DSI_WPCR0_FTXSMCL_Pos)         /*!< 0x00001000 */
10087 #define DSI_WPCR0_FTXSMCL             DSI_WPCR0_FTXSMCL_Msk                    /*!< Force clock lane in TX stop mode */
10088 #define DSI_WPCR0_FTXSMDL_Pos         (13U)
10089 #define DSI_WPCR0_FTXSMDL_Msk         (0x1UL << DSI_WPCR0_FTXSMDL_Pos)         /*!< 0x00002000 */
10090 #define DSI_WPCR0_FTXSMDL             DSI_WPCR0_FTXSMDL_Msk                    /*!< Force data lanes in TX stop mode */
10091 
10092 /*******************  Bit definition for DSI_WRPCR register  ***************/
10093 #define DSI_WRPCR_PLLEN_Pos           (0U)
10094 #define DSI_WRPCR_PLLEN_Msk           (0x1UL << DSI_WRPCR_PLLEN_Pos)           /*!< 0x00000001 */
10095 #define DSI_WRPCR_PLLEN               DSI_WRPCR_PLLEN_Msk                      /*!< PLL Enable */
10096 #define DSI_WRPCR_PLL_NDIV_Pos        (2U)
10097 #define DSI_WRPCR_PLL_NDIV_Msk        (0x1FFUL << DSI_WRPCR_PLL_NDIV_Pos)      /*!< 0x000007FC */
10098 #define DSI_WRPCR_PLL_NDIV            DSI_WRPCR_PLL_NDIV_Msk                   /*!< PLL Loop Division Factor */
10099 #define DSI_WRPCR_PLL_NDIV0_Pos       (2U)
10100 #define DSI_WRPCR_PLL_NDIV0_Msk       (0x1UL << DSI_WRPCR_PLL_NDIV0_Pos)       /*!< 0x00000004 */
10101 #define DSI_WRPCR_PLL_NDIV0           DSI_WRPCR_PLL_NDIV0_Msk
10102 #define DSI_WRPCR_PLL_NDIV1_Pos       (3U)
10103 #define DSI_WRPCR_PLL_NDIV1_Msk       (0x1UL << DSI_WRPCR_PLL_NDIV1_Pos)       /*!< 0x00000008 */
10104 #define DSI_WRPCR_PLL_NDIV1           DSI_WRPCR_PLL_NDIV1_Msk
10105 #define DSI_WRPCR_PLL_NDIV2_Pos       (4U)
10106 #define DSI_WRPCR_PLL_NDIV2_Msk       (0x1UL << DSI_WRPCR_PLL_NDIV2_Pos)       /*!< 0x00000010 */
10107 #define DSI_WRPCR_PLL_NDIV2           DSI_WRPCR_PLL_NDIV2_Msk
10108 #define DSI_WRPCR_PLL_NDIV3_Pos       (5U)
10109 #define DSI_WRPCR_PLL_NDIV3_Msk       (0x1UL << DSI_WRPCR_PLL_NDIV3_Pos)       /*!< 0x00000020 */
10110 #define DSI_WRPCR_PLL_NDIV3           DSI_WRPCR_PLL_NDIV3_Msk
10111 #define DSI_WRPCR_PLL_NDIV4_Pos       (6U)
10112 #define DSI_WRPCR_PLL_NDIV4_Msk       (0x1UL << DSI_WRPCR_PLL_NDIV4_Pos)       /*!< 0x00000040 */
10113 #define DSI_WRPCR_PLL_NDIV4           DSI_WRPCR_PLL_NDIV4_Msk
10114 #define DSI_WRPCR_PLL_NDIV5_Pos       (7U)
10115 #define DSI_WRPCR_PLL_NDIV5_Msk       (0x1UL << DSI_WRPCR_PLL_NDIV5_Pos)       /*!< 0x00000080 */
10116 #define DSI_WRPCR_PLL_NDIV5           DSI_WRPCR_PLL_NDIV5_Msk
10117 #define DSI_WRPCR_PLL_NDIV6_Pos       (8U)
10118 #define DSI_WRPCR_PLL_NDIV6_Msk       (0x1UL << DSI_WRPCR_PLL_NDIV6_Pos)       /*!< 0x00000100 */
10119 #define DSI_WRPCR_PLL_NDIV6           DSI_WRPCR_PLL_NDIV6_Msk
10120 #define DSI_WRPCR_PLL_NDIV7_Pos       (9U)
10121 #define DSI_WRPCR_PLL_NDIV7_Msk       (0x1UL << DSI_WRPCR_PLL_NDIV7_Pos)       /*!< 0x00000200 */
10122 #define DSI_WRPCR_PLL_NDIV7           DSI_WRPCR_PLL_NDIV7_Msk
10123 #define DSI_WRPCR_PLL_NDIV8_Pos       (10U)
10124 #define DSI_WRPCR_PLL_NDIV8_Msk       (0x1UL << DSI_WRPCR_PLL_NDIV8_Pos)       /*!< 0x00000400 */
10125 #define DSI_WRPCR_PLL_NDIV8           DSI_WRPCR_PLL_NDIV8_Msk
10126 
10127 #define DSI_WRPCR_PLL_IDF_Pos         (11U)
10128 #define DSI_WRPCR_PLL_IDF_Msk         (0x1FFUL << DSI_WRPCR_PLL_IDF_Pos)       /*!< 0x000FF800 */
10129 #define DSI_WRPCR_PLL_IDF             DSI_WRPCR_PLL_IDF_Msk                    /*!< PLL Input Division Factor */
10130 #define DSI_WRPCR_PLL_IDF0_Pos        (11U)
10131 #define DSI_WRPCR_PLL_IDF0_Msk        (0x1UL << DSI_WRPCR_PLL_IDF0_Pos)        /*!< 0x00000800 */
10132 #define DSI_WRPCR_PLL_IDF0            DSI_WRPCR_PLL_IDF0_Msk
10133 #define DSI_WRPCR_PLL_IDF1_Pos        (12U)
10134 #define DSI_WRPCR_PLL_IDF1_Msk        (0x1UL << DSI_WRPCR_PLL_IDF1_Pos)        /*!< 0x00001000 */
10135 #define DSI_WRPCR_PLL_IDF1            DSI_WRPCR_PLL_IDF1_Msk
10136 #define DSI_WRPCR_PLL_IDF2_Pos        (13U)
10137 #define DSI_WRPCR_PLL_IDF2_Msk        (0x1UL << DSI_WRPCR_PLL_IDF2_Pos)        /*!< 0x00002000 */
10138 #define DSI_WRPCR_PLL_IDF2            DSI_WRPCR_PLL_IDF2_Msk
10139 #define DSI_WRPCR_PLL_IDF3_Pos        (14U)
10140 #define DSI_WRPCR_PLL_IDF3_Msk        (0x1UL << DSI_WRPCR_PLL_IDF3_Pos)        /*!< 0x00004000 */
10141 #define DSI_WRPCR_PLL_IDF3            DSI_WRPCR_PLL_IDF3_Msk
10142 #define DSI_WRPCR_PLL_IDF4_Pos        (15U)
10143 #define DSI_WRPCR_PLL_IDF4_Msk        (0x1UL << DSI_WRPCR_PLL_IDF4_Pos)        /*!< 0x00008000 */
10144 #define DSI_WRPCR_PLL_IDF4            DSI_WRPCR_PLL_IDF4_Msk
10145 #define DSI_WRPCR_PLL_IDF5_Pos        (16U)
10146 #define DSI_WRPCR_PLL_IDF5_Msk        (0x1UL << DSI_WRPCR_PLL_IDF5_Pos)        /*!< 0x00010000 */
10147 #define DSI_WRPCR_PLL_IDF5            DSI_WRPCR_PLL_IDF5_Msk
10148 #define DSI_WRPCR_PLL_IDF6_Pos        (17U)
10149 #define DSI_WRPCR_PLL_IDF6_Msk        (0x1UL << DSI_WRPCR_PLL_IDF6_Pos)        /*!< 0x00020000 */
10150 #define DSI_WRPCR_PLL_IDF6            DSI_WRPCR_PLL_IDF6_Msk
10151 #define DSI_WRPCR_PLL_IDF7_Pos        (18U)
10152 #define DSI_WRPCR_PLL_IDF7_Msk        (0x1UL << DSI_WRPCR_PLL_IDF7_Pos)        /*!< 0x00040000 */
10153 #define DSI_WRPCR_PLL_IDF7            DSI_WRPCR_PLL_IDF7_Msk
10154 #define DSI_WRPCR_PLL_IDF8_Pos        (19U)
10155 #define DSI_WRPCR_PLL_IDF8_Msk        (0x1UL << DSI_WRPCR_PLL_IDF8_Pos)        /*!< 0x00080000 */
10156 #define DSI_WRPCR_PLL_IDF8            DSI_WRPCR_PLL_IDF8_Msk
10157 
10158 #define DSI_WRPCR_PLL_ODF_Pos         (20U)
10159 #define DSI_WRPCR_PLL_ODF_Msk         (0x1FFUL << DSI_WRPCR_PLL_ODF_Pos)       /*!< 0x1FF00000 */
10160 #define DSI_WRPCR_PLL_ODF             DSI_WRPCR_PLL_ODF_Msk                    /*!< PLL Output Division Factor */
10161 #define DSI_WRPCR_PLL_ODF0_Pos        (20U)
10162 #define DSI_WRPCR_PLL_ODF0_Msk        (0x1UL << DSI_WRPCR_PLL_ODF0_Pos)        /*!< 0x00100000 */
10163 #define DSI_WRPCR_PLL_ODF0            DSI_WRPCR_PLL_ODF0_Msk
10164 #define DSI_WRPCR_PLL_ODF1_Pos        (21U)
10165 #define DSI_WRPCR_PLL_ODF1_Msk        (0x1UL << DSI_WRPCR_PLL_ODF1_Pos)        /*!< 0x00200000 */
10166 #define DSI_WRPCR_PLL_ODF1            DSI_WRPCR_PLL_ODF1_Msk
10167 #define DSI_WRPCR_PLL_ODF2_Pos        (22U)
10168 #define DSI_WRPCR_PLL_ODF2_Msk        (0x1UL << DSI_WRPCR_PLL_ODF2_Pos)        /*!< 0x00400000 */
10169 #define DSI_WRPCR_PLL_ODF2            DSI_WRPCR_PLL_ODF2_Msk
10170 #define DSI_WRPCR_PLL_ODF3_Pos        (23U)
10171 #define DSI_WRPCR_PLL_ODF3_Msk        (0x1UL << DSI_WRPCR_PLL_ODF3_Pos)        /*!< 0x00800000 */
10172 #define DSI_WRPCR_PLL_ODF3            DSI_WRPCR_PLL_ODF3_Msk
10173 #define DSI_WRPCR_PLL_ODF4_Pos        (24U)
10174 #define DSI_WRPCR_PLL_ODF4_Msk        (0x1UL << DSI_WRPCR_PLL_ODF4_Pos)        /*!< 0x01000000 */
10175 #define DSI_WRPCR_PLL_ODF4            DSI_WRPCR_PLL_ODF4_Msk
10176 #define DSI_WRPCR_PLL_ODF5_Pos        (25U)
10177 #define DSI_WRPCR_PLL_ODF5_Msk        (0x1UL << DSI_WRPCR_PLL_ODF5_Pos)        /*!< 0x02000000 */
10178 #define DSI_WRPCR_PLL_ODF5            DSI_WRPCR_PLL_ODF5_Msk
10179 #define DSI_WRPCR_PLL_ODF6_Pos        (26U)
10180 #define DSI_WRPCR_PLL_ODF6_Msk        (0x1UL << DSI_WRPCR_PLL_ODF6_Pos)        /*!< 0x04000000 */
10181 #define DSI_WRPCR_PLL_ODF6            DSI_WRPCR_PLL_ODF6_Msk
10182 #define DSI_WRPCR_PLL_ODF7_Pos        (27U)
10183 #define DSI_WRPCR_PLL_ODF7_Msk        (0x1UL << DSI_WRPCR_PLL_ODF7_Pos)        /*!< 0x08000000 */
10184 #define DSI_WRPCR_PLL_ODF7            DSI_WRPCR_PLL_ODF7_Msk
10185 #define DSI_WRPCR_PLL_ODF8_Pos        (28U)
10186 #define DSI_WRPCR_PLL_ODF8_Msk        (0x1UL << DSI_WRPCR_PLL_ODF8_Pos)        /*!< 0x10000000 */
10187 #define DSI_WRPCR_PLL_ODF8            DSI_WRPCR_PLL_ODF8_Msk
10188 #define DSI_WRPCR_BC_Pos              (29U)
10189 #define DSI_WRPCR_BC_Msk              (0x1UL << DSI_WRPCR_BC_Pos)              /*!< 0x10000000 */
10190 #define DSI_WRPCR_BC                  DSI_WRPCR_BC_Msk
10191 /*******************  Bit definition for DSI_WPTR register  ***************/
10192 #define DSI_WPTR_CP_Pos              (8U)
10193 #define DSI_WPTR_CP_Msk              (0xFUL << DSI_WPTR_CP_Pos)                /*!< 0x00000F00 */
10194 #define DSI_WPTR_CP                  DSI_WPTR_CP_Msk                           /*!< Wrapper PLL tuning charge pump */
10195 #define DSI_WPTR_CP0_Pos             (8U)
10196 #define DSI_WPTR_CP0_Msk             (0x1UL << DSI_WPTR_CP0_Pos)               /*!< 0x00000100 */
10197 #define DSI_WPTR_CP0                  DSI_WPTR_CP0_Msk
10198 #define DSI_WPTR_CP1_Pos             (9U)
10199 #define DSI_WPTR_CP1_Msk             (0x1UL << DSI_WPTR_CP1_Pos)               /*!< 0x00000200 */
10200 #define DSI_WPTR_CP1                  DSI_WPTR_CP1_Msk
10201 #define DSI_WPTR_CP2_Pos             (10U)
10202 #define DSI_WPTR_CP2_Msk             (0x1UL << DSI_WPTR_CP2_Pos)               /*!< 0x00000400 */
10203 #define DSI_WPTR_CP2                  DSI_WPTR_CP2_Msk
10204 #define DSI_WPTR_CP3_Pos             (11U)
10205 #define DSI_WPTR_CP3_Msk             (0x1UL << DSI_WPTR_CP3_Pos)               /*!< 0x00000800 */
10206 #define DSI_WPTR_CP3                  DSI_WPTR_CP3_Msk
10207 #define DSI_WPTR_LPF_Pos             (12U)
10208 #define DSI_WPTR_LPF_Msk             (0xFUL << DSI_WPTR_LPF_Pos)               /*!< 0x0000F000 */
10209 #define DSI_WPTR_LPF                  DSI_WPTR_LPF_Msk                         /*!< Wrapper PLL tuning loop filter */
10210 #define DSI_WPTR_LPF0_Pos            (12U)
10211 #define DSI_WPTR_LPF0_Msk            (0x1UL << DSI_WPTR_LPF0_Pos)              /*!< 0x00001000 */
10212 #define DSI_WPTR_LPF0                DSI_WPTR_LPF0_Msk
10213 #define DSI_WPTR_LPF1_Pos            (13U)
10214 #define DSI_WPTR_LPF1_Msk            (0x1UL << DSI_WPTR_LPF1_Pos)              /*!< 0x00002000 */
10215 #define DSI_WPTR_LPF1                 DSI_WPTR_LPF1_Msk
10216 #define DSI_WPTR_LPF2_Pos            (14U)
10217 #define DSI_WPTR_LPF2_Msk            (0x1UL << DSI_WPTR_LPF2_Pos)              /*!< 0x00004000 */
10218 #define DSI_WPTR_LPF2                 DSI_WPTR_LPF2_Msk
10219 #define DSI_WPTR_LPF3_Pos            (15U)
10220 #define DSI_WPTR_LPF3_Msk            (0x1UL << DSI_WPTR_LPF3_Pos)              /*!< 0x00008000 */
10221 #define DSI_WPTR_LPF3                 DSI_WPTR_LPF3_Msk
10222 
10223 /*******************  Bit definition for DSI_BCFGR register  ***************/
10224 #define DSI_BCFGR_PWRUP_Pos           (6U)
10225 #define DSI_BCFGR_PWRUP_Msk           (0x1UL << DSI_BCFGR_PWRUP_Pos)           /*!< 0x00000040 */
10226 #define DSI_BCFGR_PWRUP               DSI_BCFGR_PWRUP_Msk                      /*!< Reference bias power up */
10227 
10228 /*******************  Bit definition for DSI_D-PHY registers  ***************/
10229 /*******************  Bit definition for DSI_DPCBCR register  ***************/
10230 #define DSI_DPCBCR_Pos                (3U)
10231 #define DSI_DPCBCR_Msk                (0x1FUL << DSI_DPCBCR_Pos)               /*!< 0x000000F8 */
10232 #define DSI_DPCBCR                    DSI_DPCBCR_Msk                           /*!< clock band control register */
10233 #define DSI_DPCBCR0_Pos               (3U)
10234 #define DSI_DPCBCR0_Msk               (0x1UL << DSI_DPCBCR0_Pos)               /*!< 0x00000008 */
10235 #define DSI_DPCBCR0                   DSI_DPCBCR0_Msk
10236 #define DSI_DPCBCR1_Pos               (4U)
10237 #define DSI_DPCBCR1_Msk               (0x1UL << DSI_DPCBCR1_Pos)               /*!< 0x00000010 */
10238 #define DSI_DPCBCR1                   DSI_DPCBCR1_Msk
10239 #define DSI_DPCBCR2_Pos               (5U)
10240 #define DSI_DPCBCR2_Msk               (0x1UL << DSI_DPCBCR2_Pos)               /*!< 0x00000020 */
10241 #define DSI_DPCBCR2                   DSI_DPCBCR2_Msk
10242 #define DSI_DPCBCR3_Pos               (6U)
10243 #define DSI_DPCBCR3_Msk               (0x1UL << DSI_DPCBCR3_Pos)               /*!< 0x00000040 */
10244 #define DSI_DPCBCR3                   DSI_DPCBCR3_Msk
10245 #define DSI_DPCBCR4_Pos               (7U)
10246 #define DSI_DPCBCR4_Msk               (0x1UL << DSI_DPCBCR4_Pos)               /*!< 0x00000080 */
10247 #define DSI_DPCBCR4                   DSI_DPCBCR4_Msk
10248 
10249 /*******************  Bit definition for DSI_DPCSRCR register  ***************/
10250 #define DSI_DPCSRCR_Pos                (0U)
10251 #define DSI_DPCSRCR_Msk                (0xFFUL << DSI_DPCSRCR_Pos)          /*!< 0x000000FF */
10252 #define DSI_DPCSRCR                    DSI_DPCSRCR_Msk                      /*!< clock slew rate control register*/
10253 #define DSI_DPCSRCR0_Pos               (0U)
10254 #define DSI_DPCSRCR0_Msk               (0x1UL << DSI_DPCSRCR0_Pos)         /*!< 0x00000001 */
10255 #define DSI_DPCSRCR0                   DSI_DPCSRCR0_Msk
10256 #define DSI_DPCSRCR1_Pos               (1U)
10257 #define DSI_DPCSRCR1_Msk               (0x1UL << DSI_DPCSRCR1_Pos)         /*!< 0x00000002 */
10258 #define DSI_DPCSRCR1                   DSI_DPCSRCR1_Msk
10259 #define DSI_DPCSRCR2_Pos               (2U)
10260 #define DSI_DPCSRCR2_Msk               (0x1UL << DSI_DPCSRCR2_Pos)         /*!< 0x00000004 */
10261 #define DSI_DPCSRCR2                   DSI_DPCSRCR2_Msk
10262 #define DSI_DPCSRCR3_Pos               (3U)
10263 #define DSI_DPCSRCR3_Msk               (0x1UL << DSI_DPCSRCR3_Pos)         /*!< 0x00000008 */
10264 #define DSI_DPCSRCR3                   DSI_DPCSRCR3_Msk
10265 #define DSI_DPCSRCR4_Pos               (4U)
10266 #define DSI_DPCSRCR4_Msk               (0x1UL << DSI_DPCSRCR4_Pos)         /*!< 0x00000010 */
10267 #define DSI_DPCSRCR4                   DSI_DPCSRCR4_Msk
10268 #define DSI_DPCSRCR5_Pos               (5U)
10269 #define DSI_DPCSRCR5_Msk               (0x1UL << DSI_DPCSRCR5_Pos)         /*!< 0x00000020 */
10270 #define DSI_DPCSRCR5                   DSI_DPCSRCR5_Msk
10271 #define DSI_DPCSRCR6_Pos               (6U)
10272 #define DSI_DPCSRCR6_Msk               (0x1UL << DSI_DPCSRCR6_Pos)         /*!< 0x00000040 */
10273 #define DSI_DPCSRCR6                   DSI_DPCSRCR6_Msk
10274 #define DSI_DPCSRCR7_Pos               (7U)
10275 #define DSI_DPCSRCR7_Msk               (0x1UL << DSI_DPCSRCR7_Pos)         /*!< 0x00000080 */
10276 #define DSI_DPCSRCR7                   DSI_DPCSRCR7_Msk
10277 
10278 /*******************  Bit definition for DSI_DPDL0HSOCR register  ***************/
10279 #define DSI_DPDL0HSOCR_Pos             (4U)
10280 #define DSI_DPDL0HSOCR_Msk             (0xFUL << DSI_DPDL0HSOCR_Pos)         /*!< 0x000000F0 */
10281 #define DSI_DPDL0HSOCR                 DSI_DPDL0HSOCR_Msk                    /*!< data lane0 HS Prepare offset */
10282 #define DSI_DPDL0HSOCR_HSPRPO0_Pos     (4U)
10283 #define DSI_DPDL0HSOCR_HSPRPO0_Msk     (0x1UL << DSI_DPDL0HSOCR_HSPRPO0_Pos) /*!< 0x00000010 */
10284 #define DSI_DPDL0HSOCR_HSPRPO0         DSI_DPDL0HSOCR_HSPRPO0_Msk
10285 #define DSI_DPDL0HSOCR_HSPRPO1_Pos     (5U)
10286 #define DSI_DPDL0HSOCR_HSPRPO1_Msk     (0x1UL << DSI_DPDL0HSOCR_HSPRPO1_Pos) /*!< 0x00000020 */
10287 #define DSI_DPDL0HSOCR_HSPRPO1         DSI_DPDL0HSOCR_HSPRPO1_Msk
10288 #define DSI_DPDL0HSOCR_HSPRPO2_Pos     (6U)
10289 #define DSI_DPDL0HSOCR_HSPRPO2_Msk     (0x1UL << DSI_DPDL0HSOCR_HSPRPO2_Pos) /*!< 0x00000040 */
10290 #define DSI_DPDL0HSOCR_HSPRPO2         DSI_DPDL0HSOCR_HSPRPO2_Msk
10291 #define DSI_DPDL0HSOCR_HSPRPO3_Pos     (7U)
10292 #define DSI_DPDL0HSOCR_HSPRPO3_Msk     (0x1UL << DSI_DPDL0HSOCR_HSPRPO3_Pos) /*!< 0x00000080 */
10293 #define DSI_DPDL0HSOCR_HSPRPO3         DSI_DPDL0HSOCR_HSPRPO3_Msk
10294 
10295 /*******************  Bit definition for DSI_DPDL0LPXOCR register  ***************/
10296 #define DSI_DPDL0LPXOCR_Pos            (0U)
10297 #define DSI_DPDL0LPXOCR_Msk            (0xFUL << DSI_DPDL0LPXOCR_Pos)         /*!< 0x0000000F */
10298 #define DSI_DPDL0LPXOCR                DSI_DPDL0LPXOCR_Msk                    /*!< data lane 0 LPX Offset */
10299 #define DSI_DPDL0LPXOCR_LPXO0_Pos      (0U)
10300 #define DSI_DPDL0LPXOCR_LPXO0_Msk      (0x1UL << DSI_DPDL0LPXOCR_LPXO0_Pos)   /*!< 0x00000001 */
10301 #define DSI_DPDL0LPXOCR_LPXO0          DSI_DPDL0LPXOCR_LPXO0_Msk
10302 #define DSI_DPDL0LPXOCR_LPXO1_Pos      (1U)
10303 #define DSI_DPDL0LPXOCR_LPXO1_Msk      (0x1UL << DSI_DPDL0LPXOCR_LPXO1_Pos)   /*!< 0x00000002 */
10304 #define DSI_DPDL0LPXOCR_LPXO1          DSI_DPDL0LPXOCR_LPXO1_Msk
10305 #define DSI_DPDL0LPXOCR_LPXO2_Pos      (2U)
10306 #define DSI_DPDL0LPXOCR_LPXO2_Msk      (0x1UL << DSI_DPDL0LPXOCR_LPXO2_Pos)   /*!< 0x00000004 */
10307 #define DSI_DPDL0LPXOCR_LPXO2          DSI_DPDL0LPXOCR_LPXO2_Msk
10308 #define DSI_DPDL0LPXOCR_LPXO3_Pos      (3U)
10309 #define DSI_DPDL0LPXOCR_LPXO3_Msk      (0x1UL << DSI_DPDL0LPXOCR_LPXO3_Pos)   /*!< 0x00000008 */
10310 #define DSI_DPDL0LPXOCR_LPXO3          DSI_DPDL0LPXOCR_LPXO3_Msk
10311 
10312 /*******************  Bit definition for DSI_DPDL0BCR register  ***************/
10313 #define DSI_DPDL0BCR_Pos                (0U)
10314 #define DSI_DPDL0BCR_Msk                (0x1FUL << DSI_DPDL0BCR_Pos)         /*!< 0x0000001F */
10315 #define DSI_DPDL0BCR                    DSI_DPDL0BCR_Msk                     /*!< data lane 0 band control register */
10316 #define DSI_DPDL0BCR0_Pos               (0U)
10317 #define DSI_DPDL0BCR0_Msk               (0x1UL << DSI_DPDL0BCR0_Pos)         /*!< 0x00000001 */
10318 #define DSI_DPDL0BCR0                   DSI_DPDL0BCR0_Msk
10319 #define DSI_DPDL0BCR1_Pos               (1U)
10320 #define DSI_DPDL0BCR1_Msk               (0x1UL << DSI_DPDL0BCR1_Pos)         /*!< 0x00000002 */
10321 #define DSI_DPDL0BCR1                   DSI_DPDL0BCR1_Msk
10322 #define DSI_DPDL0BCR2_Pos               (2U)
10323 #define DSI_DPDL0BCR2_Msk               (0x1UL << DSI_DPDL0BCR2_Pos)         /*!< 0x00000004 */
10324 #define DSI_DPDL0BCR2                   DSI_DPDL0BCR2_Msk
10325 #define DSI_DPDL0BCR3_Pos               (3U)
10326 #define DSI_DPDL0BCR3_Msk               (0x1UL << DSI_DPDL0BCR3_Pos)         /*!< 0x00000008 */
10327 #define DSI_DPDL0BCR3                   DSI_DPDL0BCR3_Msk
10328 #define DSI_DPDL0BCR4_Pos               (4U)
10329 #define DSI_DPDL0BCR4_Msk               (0x1UL << DSI_DPDL0BCR4_Pos)         /*!< 0x00000010 */
10330 #define DSI_DPDL0BCR4                   DSI_DPDL0BCR4_Msk
10331 
10332 /*******************  Bit definition for DSI_DPDL0SRCR register  ***************/
10333 #define DSI_DPDL0SRCR_Pos                (0U)
10334 #define DSI_DPDL0SRCR_Msk                (0xFFUL << DSI_DPDL0SRCR_Pos)         /*!< 0x000000FF */
10335 #define DSI_DPDL0SRCR                    DSI_DPDL0SRCR_Msk                     /*!< data lane 0 slew rate control register */
10336 #define DSI_DPDL0SRCR0_Pos               (0U)
10337 #define DSI_DPDL0SRCR0_Msk               (0x1UL << DSI_DPDL0SRCR0_Pos)         /*!< 0x00000001 */
10338 #define DSI_DPDL0SRCR0                   DSI_DPDL0SRCR0_Msk
10339 #define DSI_DPDL0SRCR1_Pos               (1U)
10340 #define DSI_DPDL0SRCR1_Msk               (0x1UL << DSI_DPDL0SRCR1_Pos)         /*!< 0x00000002 */
10341 #define DSI_DPDL0SRCR1                   DSI_DPDL0SRCR1_Msk
10342 #define DSI_DPDL0SRCR2_Pos               (2U)
10343 #define DSI_DPDL0SRCR2_Msk               (0x1UL << DSI_DPDL0SRCR2_Pos)         /*!< 0x00000004 */
10344 #define DSI_DPDL0SRCR2                   DSI_DPDL0SRCR2_Msk
10345 #define DSI_DPDL0SRCR3_Pos               (3U)
10346 #define DSI_DPDL0SRCR3_Msk               (0x1UL << DSI_DPDL0SRCR3_Pos)         /*!< 0x00000008 */
10347 #define DSI_DPDL0SRCR3                   DSI_DPDL0SRCR3_Msk
10348 #define DSI_DPDL0SRCR4_Pos               (4U)
10349 #define DSI_DPDL0SRCR4_Msk               (0x1UL << DSI_DPDL0SRCR4_Pos)         /*!< 0x00000010 */
10350 #define DSI_DPDL0SRCR4                   DSI_DPDL0SRCR4_Msk
10351 #define DSI_DPDL0SRCR5_Pos               (5U)
10352 #define DSI_DPDL0SRCR5_Msk               (0x1UL << DSI_DPDL0SRCR5_Pos)         /*!< 0x00000020 */
10353 #define DSI_DPDL0SRCR5                   DSI_DPDL0SRCR5_Msk
10354 #define DSI_DPDL0SRCR6_Pos               (6U)
10355 #define DSI_DPDL0SRCR6_Msk               (0x1UL << DSI_DPDL0SRCR6_Pos)         /*!< 0x00000040 */
10356 #define DSI_DPDL0SRCR6                   DSI_DPDL0SRCR6_Msk
10357 #define DSI_DPDL0SRCR7_Pos               (7U)
10358 #define DSI_DPDL0SRCR7_Msk               (0x1UL << DSI_DPDL0SRCR7_Pos)         /*!< 0x00000080 */
10359 #define DSI_DPDL0SRCR7                   DSI_DPDL0SRCR7_Msk
10360 
10361 /*******************  Bit definition for DSI_DPDL1HSOCR register  ***************/
10362 #define DSI_DPDL1HSOCR_Pos             (4U)
10363 #define DSI_DPDL1HSOCR_Msk             (0xFUL << DSI_DPDL1HSOCR_Pos)           /*!< 0x000000F0 */
10364 #define DSI_DPDL1HSOCR                 DSI_DPDL1HSOCR_Msk                      /*!< data lane1 HS Prepare offset */
10365 #define DSI_DPDL1HSOCR_HSPRPO00_Pos    (4U)
10366 #define DSI_DPDL1HSOCR_HSPRPO00_Msk    (0x1UL << DSI_DPDL1HSOCR_HSPRPO00_Pos)  /*!< 0x00000010 */
10367 #define DSI_DPDL1HSOCR_HSPRPO00        DSI_DPDL1HSOCR_HSPRPO00_Msk
10368 #define DSI_DPDL1HSOCR_HSPRPO01_Pos    (5U)
10369 #define DSI_DPDL1HSOCR_HSPRPO01_Msk    (0x1UL << DSI_DPDL1HSOCR_HSPRPO01_Pos)  /*!< 0x00000020 */
10370 #define DSI_DPDL1HSOCR_HSPRPO01        DSI_DPDL1HSOCR_HSPRPO01_Msk
10371 #define DSI_DPDL1HSOCR_HSPRPO02_Pos    (6U)
10372 #define DSI_DPDL1HSOCR_HSPRPO02_Msk    (0x1UL << DSI_DPDL1HSOCR_HSPRPO02_Pos)  /*!< 0x00000040 */
10373 #define DSI_DPDL1HSOCR_HSPRPO02        DSI_DPDL1HSOCR_HSPRPO02_Msk
10374 #define DSI_DPDL1HSOCR_HSPRPO03_Pos    (7U)
10375 #define DSI_DPDL1HSOCR_HSPRPO03_Msk    (0x1UL << DSI_DPDL1HSOCR_HSPRPO03_Pos)  /*!< 0x00000080 */
10376 #define DSI_DPDL1HSOCR_HSPRPO03        DSI_DPDL1HSOCR_HSPRPO03_Msk
10377 
10378 /*******************  Bit definition for DSI_DPDL1LPXOCR register  ***************/
10379 #define DSI_DPDL1LPXOCR_Pos            (0U)
10380 #define DSI_DPDL1LPXOCR_Msk            (0xFUL << DSI_DPDL1LPXOCR_Pos)          /*!< 0x0000000F */
10381 #define DSI_DPDL1LPXOCR                DSI_DPDL1LPXOCR_Msk                     /*!< data lane1 LPX Offset*/
10382 #define DSI_DPDL1LPXOCR_LPXO0_Pos      (0U)
10383 #define DSI_DPDL1LPXOCR_LPXO0_Msk      (0x1UL << DSI_DPDL1LPXOCR_LPXO0_Pos)    /*!< 0x00000010 */
10384 #define DSI_DPDL1LPXOCR_LPXO0          DSI_DPDL1LPXOCR_LPXO0_Msk
10385 #define DSI_DPDL1LPXOCR_LPXO1_Pos      (1U)
10386 #define DSI_DPDL1LPXOCR_LPXO1_Msk      (0x1UL << DSI_DPDL1LPXOCR_LPXO1_Pos)    /*!< 0x00000020 */
10387 #define DSI_DPDL1LPXOCR_LPXO1          DSI_DPDL1LPXOCR_LPXO1_Msk
10388 #define DSI_DPDL1LPXOCR_LPXO2_Pos      (2U)
10389 #define DSI_DPDL1LPXOCR_LPXO2_Msk      (0x1UL << DSI_DPDL1LPXOCR_LPXO2_Pos)    /*!< 0x00000040 */
10390 #define DSI_DPDL1LPXOCR_LPXO2          DSI_DPDL1LPXOCR_LPXO2_Msk
10391 #define DSI_DPDL1LPXOCR_LPXO3_Pos      (3U)
10392 #define DSI_DPDL1LPXOCR_LPXO3_Msk      (0x1UL << DSI_DPDL1LPXOCR_LPXO3_Pos)    /*!< 0x00000080 */
10393 #define DSI_DPDL1LPXOCR_LPXO3          DSI_DPDL1LPXOCR_LPXO3_Msk
10394 
10395 /*******************  Bit definition for DSI_DPDL1BCR register  ***************/
10396 #define DSI_DPDL1BCR_Pos                (0U)
10397 #define DSI_DPDL1BCR_Msk                (0x1FUL << DSI_DPDL1BCR_Pos)         /*!< 0x0000001F */
10398 #define DSI_DPDL1BCR                    DSI_DPDL1BCR_Msk                     /*!< data lane 1 band control register */
10399 #define DSI_DPDL1BCR0_Pos               (0U)
10400 #define DSI_DPDL1BCR0_Msk               (0x1UL << DSI_DPDL1BCR0_Pos)         /*!< 0x00000001 */
10401 #define DSI_DPDL1BCR0                   DSI_DPDL1BCR0_Msk
10402 #define DSI_DPDL1BCR1_Pos               (1U)
10403 #define DSI_DPDL1BCR1_Msk               (0x1UL << DSI_DPDL1BCR1_Pos)         /*!< 0x00000002 */
10404 #define DSI_DPDL1BCR1                   DSI_DPDL1BCR1_Msk
10405 #define DSI_DPDL1BCR2_Pos               (2U)
10406 #define DSI_DPDL1BCR2_Msk               (0x1UL << DSI_DPDL1BCR2_Pos)         /*!< 0x00000004 */
10407 #define DSI_DPDL1BCR2                   DSI_DPDL1BCR2_Msk
10408 #define DSI_DPDL1BCR3_Pos               (3U)
10409 #define DSI_DPDL1BCR3_Msk               (0x1UL << DSI_DPDL1BCR3_Pos)         /*!< 0x00000008 */
10410 #define DSI_DPDL1BCR3                   DSI_DPDL1BCR3_Msk
10411 #define DSI_DPDL1BCR4_Pos               (4U)
10412 #define DSI_DPDL1BCR4_Msk               (0x1UL << DSI_DPDL1BCR4_Pos)         /*!< 0x00000010 */
10413 #define DSI_DPDL1BCR4                   DSI_DPDL1BCR4_Msk
10414 
10415 /*******************  Bit definition for DSI_DPDL1SRCR register  ***************/
10416 #define DSI_DPDL1SRCR_Pos                (0U)
10417 #define DSI_DPDL1SRCR_Msk                (0xFFUL << DSI_DPDL1SRCR_Pos)         /*!< 0x000000FF */
10418 #define DSI_DPDL1SRCR                    DSI_DPDL1SRCR_Msk                     /*!< data lane 1 slew rate control register */
10419 #define DSI_DPDL1SRCR0_Pos               (0U)
10420 #define DSI_DPDL1SRCR0_Msk               (0x1UL << DSI_DPDL1SRCR0_Pos)         /*!< 0x00000001 */
10421 #define DSI_DPDL1SRCR0                   DSI_DPDL1SRCR0_Msk
10422 #define DSI_DPDL1SRCR1_Pos               (1U)
10423 #define DSI_DPDL1SRCR1_Msk               (0x1UL << DSI_DPDL1SRCR1_Pos)         /*!< 0x00000002 */
10424 #define DSI_DPDL1SRCR1                   DSI_DPDL1SRCR1_Msk
10425 #define DSI_DPDL1SRCR2_Pos               (2U)
10426 #define DSI_DPDL1SRCR2_Msk               (0x1UL << DSI_DPDL1SRCR2_Pos)         /*!< 0x00000004 */
10427 #define DSI_DPDL1SRCR2                   DSI_DPDL1SRCR2_Msk
10428 #define DSI_DPDL1SRCR3_Pos               (3U)
10429 #define DSI_DPDL1SRCR3_Msk               (0x1UL << DSI_DPDL1SRCR3_Pos)         /*!< 0x00000008 */
10430 #define DSI_DPDL1SRCR3                   DSI_DPDL1SRCR3_Msk
10431 #define DSI_DPDL1SRCR4_Pos               (4U)
10432 #define DSI_DPDL1SRCR4_Msk               (0x1UL << DSI_DPDL1SRCR4_Pos)         /*!< 0x00000010 */
10433 #define DSI_DPDL1SRCR4                   DSI_DPDL1SRCR4_Msk
10434 #define DSI_DPDL1SRCR5_Pos               (5U)
10435 #define DSI_DPDL1SRCR5_Msk               (0x1UL << DSI_DPDL1SRCR5_Pos)         /*!< 0x00000020 */
10436 #define DSI_DPDL1SRCR5                   DSI_DPDL1SRCR5_Msk
10437 #define DSI_DPDL1SRCR6_Pos               (6U)
10438 #define DSI_DPDL1SRCR6_Msk               (0x1UL << DSI_DPDL1SRCR6_Pos)         /*!< 0x00000040 */
10439 #define DSI_DPDL1SRCR6                   DSI_DPDL1SRCR6_Msk
10440 #define DSI_DPDL1SRCR7_Pos               (7U)
10441 #define DSI_DPDL1SRCR7_Msk               (0x1UL << DSI_DPDL1SRCR7_Pos)         /*!< 0x00000080 */
10442 #define DSI_DPDL1SRCR7                   DSI_DPDL1SRCR7_Msk
10443 
10444 /******************************************************************************/
10445 /*                                                                            */
10446 /*                    External Interrupt/Event Controller                     */
10447 /*                                                                            */
10448 /******************************************************************************/
10449 /******************  Bit definition for EXTI_RTSR1 register  ******************/
10450 #define EXTI_RTSR1_RT0_Pos                  (0U)
10451 #define EXTI_RTSR1_RT0_Msk                  (0x1UL << EXTI_RTSR1_RT0_Pos)           /*!< 0x00000001 */
10452 #define EXTI_RTSR1_RT0                      EXTI_RTSR1_RT0_Msk                      /*!< Rising trigger configuration for input line 0 */
10453 #define EXTI_RTSR1_RT1_Pos                  (1U)
10454 #define EXTI_RTSR1_RT1_Msk                  (0x1UL << EXTI_RTSR1_RT1_Pos)           /*!< 0x00000002 */
10455 #define EXTI_RTSR1_RT1                      EXTI_RTSR1_RT1_Msk                      /*!< Rising trigger configuration for input line 1 */
10456 #define EXTI_RTSR1_RT2_Pos                  (2U)
10457 #define EXTI_RTSR1_RT2_Msk                  (0x1UL << EXTI_RTSR1_RT2_Pos)           /*!< 0x00000004 */
10458 #define EXTI_RTSR1_RT2                      EXTI_RTSR1_RT2_Msk                      /*!< Rising trigger configuration for input line 2 */
10459 #define EXTI_RTSR1_RT3_Pos                  (3U)
10460 #define EXTI_RTSR1_RT3_Msk                  (0x1UL << EXTI_RTSR1_RT3_Pos)           /*!< 0x00000008 */
10461 #define EXTI_RTSR1_RT3                      EXTI_RTSR1_RT3_Msk                      /*!< Rising trigger configuration for input line 3 */
10462 #define EXTI_RTSR1_RT4_Pos                  (4U)
10463 #define EXTI_RTSR1_RT4_Msk                  (0x1UL << EXTI_RTSR1_RT4_Pos)           /*!< 0x00000010 */
10464 #define EXTI_RTSR1_RT4                      EXTI_RTSR1_RT4_Msk                      /*!< Rising trigger configuration for input line 4 */
10465 #define EXTI_RTSR1_RT5_Pos                  (5U)
10466 #define EXTI_RTSR1_RT5_Msk                  (0x1UL << EXTI_RTSR1_RT5_Pos)           /*!< 0x00000020 */
10467 #define EXTI_RTSR1_RT5                      EXTI_RTSR1_RT5_Msk                      /*!< Rising trigger configuration for input line 5 */
10468 #define EXTI_RTSR1_RT6_Pos                  (6U)
10469 #define EXTI_RTSR1_RT6_Msk                  (0x1UL << EXTI_RTSR1_RT6_Pos)           /*!< 0x00000040 */
10470 #define EXTI_RTSR1_RT6                      EXTI_RTSR1_RT6_Msk                      /*!< Rising trigger configuration for input line 6 */
10471 #define EXTI_RTSR1_RT7_Pos                  (7U)
10472 #define EXTI_RTSR1_RT7_Msk                  (0x1UL << EXTI_RTSR1_RT7_Pos)           /*!< 0x00000080 */
10473 #define EXTI_RTSR1_RT7                      EXTI_RTSR1_RT7_Msk                      /*!< Rising trigger configuration for input line 7 */
10474 #define EXTI_RTSR1_RT8_Pos                  (8U)
10475 #define EXTI_RTSR1_RT8_Msk                  (0x1UL << EXTI_RTSR1_RT8_Pos)           /*!< 0x00000100 */
10476 #define EXTI_RTSR1_RT8                      EXTI_RTSR1_RT8_Msk                      /*!< Rising trigger configuration for input line 8 */
10477 #define EXTI_RTSR1_RT9_Pos                  (9U)
10478 #define EXTI_RTSR1_RT9_Msk                  (0x1UL << EXTI_RTSR1_RT9_Pos)           /*!< 0x00000200 */
10479 #define EXTI_RTSR1_RT9                      EXTI_RTSR1_RT9_Msk                      /*!< Rising trigger configuration for input line 9 */
10480 #define EXTI_RTSR1_RT10_Pos                 (10U)
10481 #define EXTI_RTSR1_RT10_Msk                 (0x1UL << EXTI_RTSR1_RT10_Pos)          /*!< 0x00000400 */
10482 #define EXTI_RTSR1_RT10                     EXTI_RTSR1_RT10_Msk                     /*!< Rising trigger configuration for input line 10 */
10483 #define EXTI_RTSR1_RT11_Pos                 (11U)
10484 #define EXTI_RTSR1_RT11_Msk                 (0x1UL << EXTI_RTSR1_RT11_Pos)          /*!< 0x00000800 */
10485 #define EXTI_RTSR1_RT11                     EXTI_RTSR1_RT11_Msk                     /*!< Rising trigger configuration for input line 11 */
10486 #define EXTI_RTSR1_RT12_Pos                 (12U)
10487 #define EXTI_RTSR1_RT12_Msk                 (0x1UL << EXTI_RTSR1_RT12_Pos)          /*!< 0x00001000 */
10488 #define EXTI_RTSR1_RT12                     EXTI_RTSR1_RT12_Msk                     /*!< Rising trigger configuration for input line 12 */
10489 #define EXTI_RTSR1_RT13_Pos                 (13U)
10490 #define EXTI_RTSR1_RT13_Msk                 (0x1UL << EXTI_RTSR1_RT13_Pos)          /*!< 0x00002000 */
10491 #define EXTI_RTSR1_RT13                     EXTI_RTSR1_RT13_Msk                     /*!< Rising trigger configuration for input line 13 */
10492 #define EXTI_RTSR1_RT14_Pos                 (14U)
10493 #define EXTI_RTSR1_RT14_Msk                 (0x1UL << EXTI_RTSR1_RT14_Pos)          /*!< 0x00004000 */
10494 #define EXTI_RTSR1_RT14                     EXTI_RTSR1_RT14_Msk                     /*!< Rising trigger configuration for input line 14 */
10495 #define EXTI_RTSR1_RT15_Pos                 (15U)
10496 #define EXTI_RTSR1_RT15_Msk                 (0x1UL << EXTI_RTSR1_RT15_Pos)          /*!< 0x00008000 */
10497 #define EXTI_RTSR1_RT15                     EXTI_RTSR1_RT15_Msk                     /*!< Rising trigger configuration for input line 15 */
10498 #define EXTI_RTSR1_RT16_Pos                 (16U)
10499 #define EXTI_RTSR1_RT16_Msk                 (0x1UL << EXTI_RTSR1_RT16_Pos)          /*!< 0x00010000 */
10500 #define EXTI_RTSR1_RT16                     EXTI_RTSR1_RT16_Msk                     /*!< Rising trigger configuration for input line 16 */
10501 #define EXTI_RTSR1_RT17_Pos                 (17U)
10502 #define EXTI_RTSR1_RT17_Msk                 (0x1UL << EXTI_RTSR1_RT17_Pos)          /*!< 0x00020000 */
10503 #define EXTI_RTSR1_RT17                     EXTI_RTSR1_RT17_Msk                     /*!< Rising trigger configuration for input line 17 */
10504 #define EXTI_RTSR1_RT18_Pos                 (18U)
10505 #define EXTI_RTSR1_RT18_Msk                 (0x1UL << EXTI_RTSR1_RT18_Pos)          /*!< 0x00040000 */
10506 #define EXTI_RTSR1_RT18                     EXTI_RTSR1_RT18_Msk                     /*!< Rising trigger configuration for input line 18 */
10507 #define EXTI_RTSR1_RT19_Pos                 (19U)
10508 #define EXTI_RTSR1_RT19_Msk                 (0x1UL << EXTI_RTSR1_RT19_Pos)          /*!< 0x00080000 */
10509 #define EXTI_RTSR1_RT19                     EXTI_RTSR1_RT19_Msk                     /*!< Rising trigger configuration for input line 19 */
10510 #define EXTI_RTSR1_RT20_Pos                 (20U)
10511 #define EXTI_RTSR1_RT20_Msk                 (0x1UL << EXTI_RTSR1_RT20_Pos)          /*!< 0x00100000 */
10512 #define EXTI_RTSR1_RT20                     EXTI_RTSR1_RT20_Msk                     /*!< Rising trigger configuration for input line 20 */
10513 #define EXTI_RTSR1_RT21_Pos                 (21U)
10514 #define EXTI_RTSR1_RT21_Msk                 (0x1UL << EXTI_RTSR1_RT21_Pos)          /*!< 0x00200000 */
10515 #define EXTI_RTSR1_RT21                     EXTI_RTSR1_RT21_Msk                     /*!< Rising trigger configuration for input line 21 */
10516 #define EXTI_RTSR1_RT22_Pos                 (22U)
10517 #define EXTI_RTSR1_RT22_Msk                 (0x1UL << EXTI_RTSR1_RT22_Pos)          /*!< 0x00400000 */
10518 #define EXTI_RTSR1_RT22                     EXTI_RTSR1_RT22_Msk                     /*!< Rising trigger configuration for input line 22 */
10519 #define EXTI_RTSR1_RT23_Pos                 (23U)
10520 #define EXTI_RTSR1_RT23_Msk                 (0x1UL << EXTI_RTSR1_RT23_Pos)          /*!< 0x00800000 */
10521 #define EXTI_RTSR1_RT23                     EXTI_RTSR1_RT23_Msk                     /*!< Rising trigger configuration for input line 23 */
10522 #define EXTI_RTSR1_RT24_Pos                 (24U)
10523 #define EXTI_RTSR1_RT24_Msk                 (0x1UL << EXTI_RTSR1_RT24_Pos)          /*!< 0x01000000 */
10524 #define EXTI_RTSR1_RT24                     EXTI_RTSR1_RT24_Msk                     /*!< Rising trigger configuration for input line 24 */
10525 #define EXTI_RTSR1_RT25_Pos                  (25U)
10526 #define EXTI_RTSR1_RT25_Msk                 (0x1UL << EXTI_RTSR1_RT25_Pos)          /*!< 0x02000000 */
10527 #define EXTI_RTSR1_RT25                     EXTI_RTSR1_RT25_Msk                     /*!< Rising trigger configuration for input line 24 */
10528 
10529 /******************  Bit definition for EXTI_FTSR1 register  ******************/
10530 #define EXTI_FTSR1_FT0_Pos                  (0U)
10531 #define EXTI_FTSR1_FT0_Msk                  (0x1UL << EXTI_FTSR1_FT0_Pos)           /*!< 0x00000001 */
10532 #define EXTI_FTSR1_FT0                      EXTI_FTSR1_FT0_Msk                      /*!< Falling trigger configuration for input line 0 */
10533 #define EXTI_FTSR1_FT1_Pos                  (1U)
10534 #define EXTI_FTSR1_FT1_Msk                  (0x1UL << EXTI_FTSR1_FT1_Pos)           /*!< 0x00000002 */
10535 #define EXTI_FTSR1_FT1                      EXTI_FTSR1_FT1_Msk                      /*!< Falling trigger configuration for input line 1 */
10536 #define EXTI_FTSR1_FT2_Pos                  (2U)
10537 #define EXTI_FTSR1_FT2_Msk                  (0x1UL << EXTI_FTSR1_FT2_Pos)           /*!< 0x00000004 */
10538 #define EXTI_FTSR1_FT2                      EXTI_FTSR1_FT2_Msk                      /*!< Falling trigger configuration for input line 2 */
10539 #define EXTI_FTSR1_FT3_Pos                  (3U)
10540 #define EXTI_FTSR1_FT3_Msk                  (0x1UL << EXTI_FTSR1_FT3_Pos)           /*!< 0x00000008 */
10541 #define EXTI_FTSR1_FT3                      EXTI_FTSR1_FT3_Msk                      /*!< Falling trigger configuration for input line 3 */
10542 #define EXTI_FTSR1_FT4_Pos                  (4U)
10543 #define EXTI_FTSR1_FT4_Msk                  (0x1UL << EXTI_FTSR1_FT4_Pos)           /*!< 0x00000010 */
10544 #define EXTI_FTSR1_FT4                      EXTI_FTSR1_FT4_Msk                      /*!< Falling trigger configuration for input line 4 */
10545 #define EXTI_FTSR1_FT5_Pos                  (5U)
10546 #define EXTI_FTSR1_FT5_Msk                  (0x1UL << EXTI_FTSR1_FT5_Pos)           /*!< 0x00000020 */
10547 #define EXTI_FTSR1_FT5                      EXTI_FTSR1_FT5_Msk                      /*!< Falling trigger configuration for input line 5 */
10548 #define EXTI_FTSR1_FT6_Pos                  (6U)
10549 #define EXTI_FTSR1_FT6_Msk                  (0x1UL << EXTI_FTSR1_FT6_Pos)           /*!< 0x00000040 */
10550 #define EXTI_FTSR1_FT6                      EXTI_FTSR1_FT6_Msk                      /*!< Falling trigger configuration for input line 6 */
10551 #define EXTI_FTSR1_FT7_Pos                  (7U)
10552 #define EXTI_FTSR1_FT7_Msk                  (0x1UL << EXTI_FTSR1_FT7_Pos)           /*!< 0x00000080 */
10553 #define EXTI_FTSR1_FT7                      EXTI_FTSR1_FT7_Msk                      /*!< Falling trigger configuration for input line 7 */
10554 #define EXTI_FTSR1_FT8_Pos                  (8U)
10555 #define EXTI_FTSR1_FT8_Msk                  (0x1UL << EXTI_FTSR1_FT8_Pos)           /*!< 0x00000100 */
10556 #define EXTI_FTSR1_FT8                      EXTI_FTSR1_FT8_Msk                      /*!< Falling trigger configuration for input line 8 */
10557 #define EXTI_FTSR1_FT9_Pos                  (9U)
10558 #define EXTI_FTSR1_FT9_Msk                  (0x1UL << EXTI_FTSR1_FT9_Pos)           /*!< 0x00000200 */
10559 #define EXTI_FTSR1_FT9                      EXTI_FTSR1_FT9_Msk                      /*!< Falling trigger configuration for input line 9 */
10560 #define EXTI_FTSR1_FT10_Pos                 (10U)
10561 #define EXTI_FTSR1_FT10_Msk                 (0x1UL << EXTI_FTSR1_FT10_Pos)          /*!< 0x00000400 */
10562 #define EXTI_FTSR1_FT10                     EXTI_FTSR1_FT10_Msk                     /*!< Falling trigger configuration for input line 10 */
10563 #define EXTI_FTSR1_FT11_Pos                 (11U)
10564 #define EXTI_FTSR1_FT11_Msk                 (0x1UL << EXTI_FTSR1_FT11_Pos)          /*!< 0x00000800 */
10565 #define EXTI_FTSR1_FT11                     EXTI_FTSR1_FT11_Msk                     /*!< Falling trigger configuration for input line 11 */
10566 #define EXTI_FTSR1_FT12_Pos                 (12U)
10567 #define EXTI_FTSR1_FT12_Msk                 (0x1UL << EXTI_FTSR1_FT12_Pos)          /*!< 0x00001000 */
10568 #define EXTI_FTSR1_FT12                     EXTI_FTSR1_FT12_Msk                     /*!< Falling trigger configuration for input line 12 */
10569 #define EXTI_FTSR1_FT13_Pos                 (13U)
10570 #define EXTI_FTSR1_FT13_Msk                 (0x1UL << EXTI_FTSR1_FT13_Pos)          /*!< 0x00002000 */
10571 #define EXTI_FTSR1_FT13                     EXTI_FTSR1_FT13_Msk                     /*!< Falling trigger configuration for input line 13 */
10572 #define EXTI_FTSR1_FT14_Pos                 (14U)
10573 #define EXTI_FTSR1_FT14_Msk                 (0x1UL << EXTI_FTSR1_FT14_Pos)          /*!< 0x00004000 */
10574 #define EXTI_FTSR1_FT14                     EXTI_FTSR1_FT14_Msk                     /*!< Falling trigger configuration for input line 14 */
10575 #define EXTI_FTSR1_FT15_Pos                 (15U)
10576 #define EXTI_FTSR1_FT15_Msk                 (0x1UL << EXTI_FTSR1_FT15_Pos)          /*!< 0x00008000 */
10577 #define EXTI_FTSR1_FT15                     EXTI_FTSR1_FT15_Msk                     /*!< Falling trigger configuration for input line 15 */
10578 #define EXTI_FTSR1_FT16_Pos                 (16U)
10579 #define EXTI_FTSR1_FT16_Msk                 (0x1UL << EXTI_FTSR1_FT16_Pos)          /*!< 0x00010000 */
10580 #define EXTI_FTSR1_FT16                     EXTI_FTSR1_FT16_Msk                     /*!< Falling trigger configuration for input line 16 */
10581 #define EXTI_FTSR1_FT17_Pos                 (17U)
10582 #define EXTI_FTSR1_FT17_Msk                 (0x1UL << EXTI_FTSR1_FT17_Pos)          /*!< 0x00020000 */
10583 #define EXTI_FTSR1_FT17                     EXTI_FTSR1_FT17_Msk                     /*!< Falling trigger configuration for input line 17 */
10584 #define EXTI_FTSR1_FT18_Pos                 (18U)
10585 #define EXTI_FTSR1_FT18_Msk                 (0x1UL << EXTI_FTSR1_FT18_Pos)          /*!< 0x00040000 */
10586 #define EXTI_FTSR1_FT18                     EXTI_FTSR1_FT18_Msk                     /*!< Falling trigger configuration for input line 18 */
10587 #define EXTI_FTSR1_FT19_Pos                 (19U)
10588 #define EXTI_FTSR1_FT19_Msk                 (0x1UL << EXTI_FTSR1_FT19_Pos)          /*!< 0x00080000 */
10589 #define EXTI_FTSR1_FT19                     EXTI_FTSR1_FT19_Msk                     /*!< Falling trigger configuration for input line 19 */
10590 #define EXTI_FTSR1_FT20_Pos                 (20U)
10591 #define EXTI_FTSR1_FT20_Msk                 (0x1UL << EXTI_FTSR1_FT20_Pos)          /*!< 0x00100000 */
10592 #define EXTI_FTSR1_FT20                     EXTI_FTSR1_FT20_Msk                     /*!< Falling trigger configuration for input line 20 */
10593 #define EXTI_FTSR1_FT21_Pos                 (21U)
10594 #define EXTI_FTSR1_FT21_Msk                 (0x1UL << EXTI_FTSR1_FT21_Pos)          /*!< 0x00200000 */
10595 #define EXTI_FTSR1_FT21                     EXTI_FTSR1_FT21_Msk                     /*!< Falling trigger configuration for input line 21 */
10596 #define EXTI_FTSR1_FT22_Pos                 (22U)
10597 #define EXTI_FTSR1_FT22_Msk                 (0x1UL << EXTI_FTSR1_FT22_Pos)          /*!< 0x00400000 */
10598 #define EXTI_FTSR1_FT22                     EXTI_FTSR1_FT22_Msk                     /*!< Falling trigger configuration for input line 22 */
10599 #define EXTI_FTSR1_FT23_Pos                 (23U)
10600 #define EXTI_FTSR1_FT23_Msk                 (0x1UL << EXTI_FTSR1_FT23_Pos)          /*!< 0x00800000 */
10601 #define EXTI_FTSR1_FT23                     EXTI_FTSR1_FT23_Msk                     /*!< Falling trigger configuration for input line 23 */
10602 #define EXTI_FTSR1_FT24_Pos                 (24U)
10603 #define EXTI_FTSR1_FT24_Msk                 (0x1UL << EXTI_FTSR1_FT24_Pos)          /*!< 0x01000000 */
10604 #define EXTI_FTSR1_FT24                     EXTI_FTSR1_FT24_Msk                     /*!< Falling trigger configuration for input line 24 */
10605 #define EXTI_FTSR1_FT25_Pos                 (25U)
10606 #define EXTI_FTSR1_FT25_Msk                 (0x1UL << EXTI_FTSR1_FT25_Pos)          /*!< 0x02000000 */
10607 #define EXTI_FTSR1_FT25                     EXTI_FTSR1_FT25_Msk                     /*!< Falling trigger configuration for input line 25 */
10608 
10609 /******************  Bit definition for EXTI_SWIER1 register  *****************/
10610 #define EXTI_SWIER1_SWI0_Pos                (0U)
10611 #define EXTI_SWIER1_SWI0_Msk                (0x1UL << EXTI_SWIER1_SWI0_Pos)         /*!< 0x00000001 */
10612 #define EXTI_SWIER1_SWI0                    EXTI_SWIER1_SWI0_Msk                    /*!< Software Interrupt on line 0 */
10613 #define EXTI_SWIER1_SWI1_Pos                (1U)
10614 #define EXTI_SWIER1_SWI1_Msk                (0x1UL << EXTI_SWIER1_SWI1_Pos)         /*!< 0x00000002 */
10615 #define EXTI_SWIER1_SWI1                    EXTI_SWIER1_SWI1_Msk                    /*!< Software Interrupt on line 1 */
10616 #define EXTI_SWIER1_SWI2_Pos                (2U)
10617 #define EXTI_SWIER1_SWI2_Msk                (0x1UL << EXTI_SWIER1_SWI2_Pos)         /*!< 0x00000004 */
10618 #define EXTI_SWIER1_SWI2                    EXTI_SWIER1_SWI2_Msk                    /*!< Software Interrupt on line 2 */
10619 #define EXTI_SWIER1_SWI3_Pos                (3U)
10620 #define EXTI_SWIER1_SWI3_Msk                (0x1UL << EXTI_SWIER1_SWI3_Pos)         /*!< 0x00000008 */
10621 #define EXTI_SWIER1_SWI3                    EXTI_SWIER1_SWI3_Msk                    /*!< Software Interrupt on line 3 */
10622 #define EXTI_SWIER1_SWI4_Pos                (4U)
10623 #define EXTI_SWIER1_SWI4_Msk                (0x1UL << EXTI_SWIER1_SWI4_Pos)         /*!< 0x00000010 */
10624 #define EXTI_SWIER1_SWI4                    EXTI_SWIER1_SWI4_Msk                    /*!< Software Interrupt on line 4 */
10625 #define EXTI_SWIER1_SWI5_Pos                (5U)
10626 #define EXTI_SWIER1_SWI5_Msk                (0x1UL << EXTI_SWIER1_SWI5_Pos)         /*!< 0x00000020 */
10627 #define EXTI_SWIER1_SWI5                    EXTI_SWIER1_SWI5_Msk                    /*!< Software Interrupt on line 5 */
10628 #define EXTI_SWIER1_SWI6_Pos                (6U)
10629 #define EXTI_SWIER1_SWI6_Msk                (0x1UL << EXTI_SWIER1_SWI6_Pos)         /*!< 0x00000040 */
10630 #define EXTI_SWIER1_SWI6                    EXTI_SWIER1_SWI6_Msk                    /*!< Software Interrupt on line 6 */
10631 #define EXTI_SWIER1_SWI7_Pos                (7U)
10632 #define EXTI_SWIER1_SWI7_Msk                (0x1UL << EXTI_SWIER1_SWI7_Pos)         /*!< 0x00000080 */
10633 #define EXTI_SWIER1_SWI7                    EXTI_SWIER1_SWI7_Msk                    /*!< Software Interrupt on line 7 */
10634 #define EXTI_SWIER1_SWI8_Pos                (8U)
10635 #define EXTI_SWIER1_SWI8_Msk                (0x1UL << EXTI_SWIER1_SWI8_Pos)         /*!< 0x00000100 */
10636 #define EXTI_SWIER1_SWI8                    EXTI_SWIER1_SWI8_Msk                    /*!< Software Interrupt on line 8 */
10637 #define EXTI_SWIER1_SWI9_Pos                (9U)
10638 #define EXTI_SWIER1_SWI9_Msk                (0x1UL << EXTI_SWIER1_SWI9_Pos)         /*!< 0x00000200 */
10639 #define EXTI_SWIER1_SWI9                    EXTI_SWIER1_SWI9_Msk                    /*!< Software Interrupt on line 9 */
10640 #define EXTI_SWIER1_SWI10_Pos               (10U)
10641 #define EXTI_SWIER1_SWI10_Msk               (0x1UL << EXTI_SWIER1_SWI10_Pos)        /*!< 0x00000400 */
10642 #define EXTI_SWIER1_SWI10                   EXTI_SWIER1_SWI10_Msk                   /*!< Software Interrupt on line 10 */
10643 #define EXTI_SWIER1_SWI11_Pos               (11U)
10644 #define EXTI_SWIER1_SWI11_Msk               (0x1UL << EXTI_SWIER1_SWI11_Pos)        /*!< 0x00000800 */
10645 #define EXTI_SWIER1_SWI11                   EXTI_SWIER1_SWI11_Msk                   /*!< Software Interrupt on line 11 */
10646 #define EXTI_SWIER1_SWI12_Pos               (12U)
10647 #define EXTI_SWIER1_SWI12_Msk               (0x1UL << EXTI_SWIER1_SWI12_Pos)        /*!< 0x00001000 */
10648 #define EXTI_SWIER1_SWI12                   EXTI_SWIER1_SWI12_Msk                   /*!< Software Interrupt on line 12 */
10649 #define EXTI_SWIER1_SWI13_Pos               (13U)
10650 #define EXTI_SWIER1_SWI13_Msk               (0x1UL << EXTI_SWIER1_SWI13_Pos)        /*!< 0x00002000 */
10651 #define EXTI_SWIER1_SWI13                   EXTI_SWIER1_SWI13_Msk                   /*!< Software Interrupt on line 13 */
10652 #define EXTI_SWIER1_SWI14_Pos               (14U)
10653 #define EXTI_SWIER1_SWI14_Msk               (0x1UL << EXTI_SWIER1_SWI14_Pos)        /*!< 0x00004000 */
10654 #define EXTI_SWIER1_SWI14                   EXTI_SWIER1_SWI14_Msk                   /*!< Software Interrupt on line 14 */
10655 #define EXTI_SWIER1_SWI15_Pos               (15U)
10656 #define EXTI_SWIER1_SWI15_Msk               (0x1UL << EXTI_SWIER1_SWI15_Pos)        /*!< 0x00008000 */
10657 #define EXTI_SWIER1_SWI15                   EXTI_SWIER1_SWI15_Msk                   /*!< Software Interrupt on line 15 */
10658 #define EXTI_SWIER1_SWI16_Pos               (16U)
10659 #define EXTI_SWIER1_SWI16_Msk               (0x1UL << EXTI_SWIER1_SWI16_Pos)        /*!< 0x00010000 */
10660 #define EXTI_SWIER1_SWI16                   EXTI_SWIER1_SWI16_Msk                   /*!< Software Interrupt on line 16 */
10661 #define EXTI_SWIER1_SWI17_Pos               (17U)
10662 #define EXTI_SWIER1_SWI17_Msk               (0x1UL << EXTI_SWIER1_SWI17_Pos)        /*!< 0x00020000 */
10663 #define EXTI_SWIER1_SWI17                   EXTI_SWIER1_SWI17_Msk                   /*!< Software Interrupt on line 17 */
10664 #define EXTI_SWIER1_SWI18_Pos               (18U)
10665 #define EXTI_SWIER1_SWI18_Msk               (0x1UL << EXTI_SWIER1_SWI18_Pos)        /*!< 0x00040000 */
10666 #define EXTI_SWIER1_SWI18                   EXTI_SWIER1_SWI18_Msk                   /*!< Software Interrupt on line 18 */
10667 #define EXTI_SWIER1_SWI19_Pos               (19U)
10668 #define EXTI_SWIER1_SWI19_Msk               (0x1UL << EXTI_SWIER1_SWI19_Pos)        /*!< 0x00080000 */
10669 #define EXTI_SWIER1_SWI19                   EXTI_SWIER1_SWI19_Msk                   /*!< Software Interrupt on line 19 */
10670 #define EXTI_SWIER1_SWI20_Pos               (20U)
10671 #define EXTI_SWIER1_SWI20_Msk               (0x1UL << EXTI_SWIER1_SWI20_Pos)        /*!< 0x00100000 */
10672 #define EXTI_SWIER1_SWI20                   EXTI_SWIER1_SWI20_Msk                   /*!< Software Interrupt on line 20 */
10673 #define EXTI_SWIER1_SWI21_Pos               (21U)
10674 #define EXTI_SWIER1_SWI21_Msk               (0x1UL << EXTI_SWIER1_SWI21_Pos)        /*!< 0x00200000 */
10675 #define EXTI_SWIER1_SWI21                   EXTI_SWIER1_SWI21_Msk                   /*!< Software Interrupt on line 21 */
10676 #define EXTI_SWIER1_SWI22_Pos               (22U)
10677 #define EXTI_SWIER1_SWI22_Msk               (0x1UL << EXTI_SWIER1_SWI22_Pos)        /*!< 0x00400000 */
10678 #define EXTI_SWIER1_SWI22                   EXTI_SWIER1_SWI22_Msk                   /*!< Software Interrupt on line 22 */
10679 #define EXTI_SWIER1_SWI23_Pos               (23U)
10680 #define EXTI_SWIER1_SWI23_Msk               (0x1UL << EXTI_SWIER1_SWI23_Pos)        /*!< 0x00800000 */
10681 #define EXTI_SWIER1_SWI23                   EXTI_SWIER1_SWI23_Msk                   /*!< Software Interrupt on line 23 */
10682 #define EXTI_SWIER1_SWI24_Pos               (24U)
10683 #define EXTI_SWIER1_SWI24_Msk               (0x1UL << EXTI_SWIER1_SWI24_Pos)        /*!< 0x01000000 */
10684 #define EXTI_SWIER1_SWI24                   EXTI_SWIER1_SWI24_Msk                   /*!< Software Interrupt on line 24 */
10685 #define EXTI_SWIER1_SWI25_Pos               (25U)
10686 #define EXTI_SWIER1_SWI25_Msk               (0x1UL << EXTI_SWIER1_SWI25_Pos)        /*!< 0x02000000 */
10687 #define EXTI_SWIER1_SWI25                   EXTI_SWIER1_SWI25_Msk                   /*!< Software Interrupt on line 25 */
10688 
10689 /*******************  Bit definition for EXTI_RPR1 register  ******************/
10690 #define EXTI_RPR1_RPIF0_Pos                 (0U)
10691 #define EXTI_RPR1_RPIF0_Msk                 (0x1UL << EXTI_RPR1_RPIF0_Pos)          /*!< 0x00000001 */
10692 #define EXTI_RPR1_RPIF0                     EXTI_RPR1_RPIF0_Msk                     /*!< Rising Pending Interrupt Flag on line 0 */
10693 #define EXTI_RPR1_RPIF1_Pos                 (1U)
10694 #define EXTI_RPR1_RPIF1_Msk                 (0x1UL << EXTI_RPR1_RPIF1_Pos)          /*!< 0x00000002 */
10695 #define EXTI_RPR1_RPIF1                     EXTI_RPR1_RPIF1_Msk                     /*!< Rising Pending Interrupt Flag on line 1 */
10696 #define EXTI_RPR1_RPIF2_Pos                 (2U)
10697 #define EXTI_RPR1_RPIF2_Msk                 (0x1UL << EXTI_RPR1_RPIF2_Pos)          /*!< 0x00000004 */
10698 #define EXTI_RPR1_RPIF2                     EXTI_RPR1_RPIF2_Msk                     /*!< Rising Pending Interrupt Flag on line 2 */
10699 #define EXTI_RPR1_RPIF3_Pos                 (3U)
10700 #define EXTI_RPR1_RPIF3_Msk                 (0x1UL << EXTI_RPR1_RPIF3_Pos)          /*!< 0x00000008 */
10701 #define EXTI_RPR1_RPIF3                     EXTI_RPR1_RPIF3_Msk                     /*!< Rising Pending Interrupt Flag on line 3 */
10702 #define EXTI_RPR1_RPIF4_Pos                 (4U)
10703 #define EXTI_RPR1_RPIF4_Msk                 (0x1UL << EXTI_RPR1_RPIF4_Pos)          /*!< 0x00000010 */
10704 #define EXTI_RPR1_RPIF4                     EXTI_RPR1_RPIF4_Msk                     /*!< Rising Pending Interrupt Flag on line 4 */
10705 #define EXTI_RPR1_RPIF5_Pos                 (5U)
10706 #define EXTI_RPR1_RPIF5_Msk                 (0x1UL << EXTI_RPR1_RPIF5_Pos)          /*!< 0x00000020 */
10707 #define EXTI_RPR1_RPIF5                     EXTI_RPR1_RPIF5_Msk                     /*!< Rising Pending Interrupt Flag on line 5 */
10708 #define EXTI_RPR1_RPIF6_Pos                 (6U)
10709 #define EXTI_RPR1_RPIF6_Msk                 (0x1UL << EXTI_RPR1_RPIF6_Pos)          /*!< 0x00000040 */
10710 #define EXTI_RPR1_RPIF6                     EXTI_RPR1_RPIF6_Msk                     /*!< Rising Pending Interrupt Flag on line 6 */
10711 #define EXTI_RPR1_RPIF7_Pos                 (7U)
10712 #define EXTI_RPR1_RPIF7_Msk                 (0x1UL << EXTI_RPR1_RPIF7_Pos)          /*!< 0x00000080 */
10713 #define EXTI_RPR1_RPIF7                     EXTI_RPR1_RPIF7_Msk                     /*!< Rising Pending Interrupt Flag on line 7 */
10714 #define EXTI_RPR1_RPIF8_Pos                 (8U)
10715 #define EXTI_RPR1_RPIF8_Msk                 (0x1UL << EXTI_RPR1_RPIF8_Pos)          /*!< 0x00000100 */
10716 #define EXTI_RPR1_RPIF8                     EXTI_RPR1_RPIF8_Msk                     /*!< Rising Pending Interrupt Flag on line 8 */
10717 #define EXTI_RPR1_RPIF9_Pos                 (9U)
10718 #define EXTI_RPR1_RPIF9_Msk                 (0x1UL << EXTI_RPR1_RPIF9_Pos)          /*!< 0x00000200 */
10719 #define EXTI_RPR1_RPIF9                     EXTI_RPR1_RPIF9_Msk                     /*!< Rising Pending Interrupt Flag on line 9 */
10720 #define EXTI_RPR1_RPIF10_Pos                (10U)
10721 #define EXTI_RPR1_RPIF10_Msk                (0x1UL << EXTI_RPR1_RPIF10_Pos)         /*!< 0x00000400 */
10722 #define EXTI_RPR1_RPIF10                    EXTI_RPR1_RPIF10_Msk                    /*!< Rising Pending Interrupt Flag on line 10 */
10723 #define EXTI_RPR1_RPIF11_Pos                (11U)
10724 #define EXTI_RPR1_RPIF11_Msk                (0x1UL << EXTI_RPR1_RPIF11_Pos)         /*!< 0x00000800 */
10725 #define EXTI_RPR1_RPIF11                    EXTI_RPR1_RPIF11_Msk                    /*!< Rising Pending Interrupt Flag on line 11 */
10726 #define EXTI_RPR1_RPIF12_Pos                (12U)
10727 #define EXTI_RPR1_RPIF12_Msk                (0x1UL << EXTI_RPR1_RPIF12_Pos)         /*!< 0x00001000 */
10728 #define EXTI_RPR1_RPIF12                    EXTI_RPR1_RPIF12_Msk                    /*!< Rising Pending Interrupt Flag on line 12 */
10729 #define EXTI_RPR1_RPIF13_Pos                (13U)
10730 #define EXTI_RPR1_RPIF13_Msk                (0x1UL << EXTI_RPR1_RPIF13_Pos)         /*!< 0x00002000 */
10731 #define EXTI_RPR1_RPIF13                    EXTI_RPR1_RPIF13_Msk                    /*!< Rising Pending Interrupt Flag on line 13 */
10732 #define EXTI_RPR1_RPIF14_Pos                (14U)
10733 #define EXTI_RPR1_RPIF14_Msk                (0x1UL << EXTI_RPR1_RPIF14_Pos)         /*!< 0x00004000 */
10734 #define EXTI_RPR1_RPIF14                    EXTI_RPR1_RPIF14_Msk                    /*!< Rising Pending Interrupt Flag on line 14 */
10735 #define EXTI_RPR1_RPIF15_Pos                (15U)
10736 #define EXTI_RPR1_RPIF15_Msk                (0x1UL << EXTI_RPR1_RPIF15_Pos)         /*!< 0x00008000 */
10737 #define EXTI_RPR1_RPIF15                    EXTI_RPR1_RPIF15_Msk                    /*!< Rising Pending Interrupt Flag on line 15 */
10738 #define EXTI_RPR1_RPIF16_Pos                (16U)
10739 #define EXTI_RPR1_RPIF16_Msk                (0x1UL << EXTI_RPR1_RPIF16_Pos)         /*!< 0x00010000 */
10740 #define EXTI_RPR1_RPIF16                    EXTI_RPR1_RPIF16_Msk                    /*!< Rising Pending Interrupt Flag on line 16 */
10741 #define EXTI_RPR1_RPIF17_Pos                (17U)
10742 #define EXTI_RPR1_RPIF17_Msk                (0x1UL << EXTI_RPR1_RPIF17_Pos)         /*!< 0x00020000 */
10743 #define EXTI_RPR1_RPIF17                    EXTI_RPR1_RPIF17_Msk                    /*!< Rising Pending Interrupt Flag on line 17 */
10744 #define EXTI_RPR1_RPIF18_Pos                (18U)
10745 #define EXTI_RPR1_RPIF18_Msk                (0x1UL << EXTI_RPR1_RPIF18_Pos)         /*!< 0x00040000 */
10746 #define EXTI_RPR1_RPIF18                    EXTI_RPR1_RPIF18_Msk                    /*!< Rising Pending Interrupt Flag on line 18 */
10747 #define EXTI_RPR1_RPIF19_Pos                (19U)
10748 #define EXTI_RPR1_RPIF19_Msk                (0x1UL << EXTI_RPR1_RPIF19_Pos)         /*!< 0x00080000 */
10749 #define EXTI_RPR1_RPIF19                    EXTI_RPR1_RPIF19_Msk                    /*!< Rising Pending Interrupt Flag on line 19 */
10750 #define EXTI_RPR1_RPIF20_Pos                (20U)
10751 #define EXTI_RPR1_RPIF20_Msk                (0x1UL << EXTI_RPR1_RPIF20_Pos)         /*!< 0x00100000 */
10752 #define EXTI_RPR1_RPIF20                    EXTI_RPR1_RPIF20_Msk                    /*!< Rising Pending Interrupt Flag on line 20 */
10753 #define EXTI_RPR1_RPIF21_Pos                (21U)
10754 #define EXTI_RPR1_RPIF21_Msk                (0x1UL << EXTI_RPR1_RPIF21_Pos)         /*!< 0x00200000 */
10755 #define EXTI_RPR1_RPIF21                    EXTI_RPR1_RPIF21_Msk                    /*!< Rising Pending Interrupt Flag on line 21 */
10756 #define EXTI_RPR1_RPIF22_Pos                (22U)
10757 #define EXTI_RPR1_RPIF22_Msk                (0x1UL << EXTI_RPR1_RPIF22_Pos)         /*!< 0x00400000 */
10758 #define EXTI_RPR1_RPIF22                    EXTI_RPR1_RPIF22_Msk                    /*!< Rising Pending Interrupt Flag on line 22 */
10759 #define EXTI_RPR1_RPIF23_Pos                (23U)
10760 #define EXTI_RPR1_RPIF23_Msk                (0x1UL << EXTI_RPR1_RPIF23_Pos)         /*!< 0x00800000 */
10761 #define EXTI_RPR1_RPIF23                    EXTI_RPR1_RPIF23_Msk                    /*!< Rising Pending Interrupt Flag on line 23 */
10762 #define EXTI_RPR1_RPIF24_Pos                (24U)
10763 #define EXTI_RPR1_RPIF24_Msk                (0x1UL << EXTI_RPR1_RPIF24_Pos)         /*!< 0x01000000 */
10764 #define EXTI_RPR1_RPIF24                    EXTI_RPR1_RPIF24_Msk                    /*!< Rising Pending Interrupt Flag on line 24 */
10765 #define EXTI_RPR1_RPIF25_Pos                (25U)
10766 #define EXTI_RPR1_RPIF25_Msk                (0x1UL << EXTI_RPR1_RPIF25_Pos)         /*!< 0x02000000 */
10767 #define EXTI_RPR1_RPIF25                    EXTI_RPR1_RPIF25_Msk                    /*!< Rising Pending Interrupt Flag on line 25 */
10768 
10769 /*******************  Bit definition for EXTI_FPR1 register  ******************/
10770 #define EXTI_FPR1_FPIF0_Pos                 (0U)
10771 #define EXTI_FPR1_FPIF0_Msk                 (0x1UL << EXTI_FPR1_FPIF0_Pos)          /*!< 0x00000001 */
10772 #define EXTI_FPR1_FPIF0                     EXTI_FPR1_FPIF0_Msk                     /*!< Falling Pending Interrupt Flag on line 0 */
10773 #define EXTI_FPR1_FPIF1_Pos                 (1U)
10774 #define EXTI_FPR1_FPIF1_Msk                 (0x1UL << EXTI_FPR1_FPIF1_Pos)          /*!< 0x00000002 */
10775 #define EXTI_FPR1_FPIF1                     EXTI_FPR1_FPIF1_Msk                     /*!< Falling Pending Interrupt Flag on line 1 */
10776 #define EXTI_FPR1_FPIF2_Pos                 (2U)
10777 #define EXTI_FPR1_FPIF2_Msk                 (0x1UL << EXTI_FPR1_FPIF2_Pos)          /*!< 0x00000004 */
10778 #define EXTI_FPR1_FPIF2                     EXTI_FPR1_FPIF2_Msk                     /*!< Falling Pending Interrupt Flag on line 2 */
10779 #define EXTI_FPR1_FPIF3_Pos                 (3U)
10780 #define EXTI_FPR1_FPIF3_Msk                 (0x1UL << EXTI_FPR1_FPIF3_Pos)          /*!< 0x00000008 */
10781 #define EXTI_FPR1_FPIF3                     EXTI_FPR1_FPIF3_Msk                     /*!< Falling Pending Interrupt Flag on line 3 */
10782 #define EXTI_FPR1_FPIF4_Pos                 (4U)
10783 #define EXTI_FPR1_FPIF4_Msk                 (0x1UL << EXTI_FPR1_FPIF4_Pos)          /*!< 0x00000010 */
10784 #define EXTI_FPR1_FPIF4                     EXTI_FPR1_FPIF4_Msk                     /*!< Falling Pending Interrupt Flag on line 4 */
10785 #define EXTI_FPR1_FPIF5_Pos                 (5U)
10786 #define EXTI_FPR1_FPIF5_Msk                 (0x1UL << EXTI_FPR1_FPIF5_Pos)          /*!< 0x00000020 */
10787 #define EXTI_FPR1_FPIF5                     EXTI_FPR1_FPIF5_Msk                     /*!< Falling Pending Interrupt Flag on line 5 */
10788 #define EXTI_FPR1_FPIF6_Pos                 (6U)
10789 #define EXTI_FPR1_FPIF6_Msk                 (0x1UL << EXTI_FPR1_FPIF6_Pos)          /*!< 0x00000040 */
10790 #define EXTI_FPR1_FPIF6                     EXTI_FPR1_FPIF6_Msk                     /*!< Falling Pending Interrupt Flag on line 6 */
10791 #define EXTI_FPR1_FPIF7_Pos                 (7U)
10792 #define EXTI_FPR1_FPIF7_Msk                 (0x1UL << EXTI_FPR1_FPIF7_Pos)          /*!< 0x00000080 */
10793 #define EXTI_FPR1_FPIF7                     EXTI_FPR1_FPIF7_Msk                     /*!< Falling Pending Interrupt Flag on line 7 */
10794 #define EXTI_FPR1_FPIF8_Pos                 (8U)
10795 #define EXTI_FPR1_FPIF8_Msk                 (0x1UL << EXTI_FPR1_FPIF8_Pos)          /*!< 0x00000100 */
10796 #define EXTI_FPR1_FPIF8                     EXTI_FPR1_FPIF8_Msk                     /*!< Falling Pending Interrupt Flag on line 8 */
10797 #define EXTI_FPR1_FPIF9_Pos                 (9U)
10798 #define EXTI_FPR1_FPIF9_Msk                 (0x1UL << EXTI_FPR1_FPIF9_Pos)          /*!< 0x00000200 */
10799 #define EXTI_FPR1_FPIF9                     EXTI_FPR1_FPIF9_Msk                     /*!< Falling Pending Interrupt Flag on line 9 */
10800 #define EXTI_FPR1_FPIF10_Pos                (10U)
10801 #define EXTI_FPR1_FPIF10_Msk                (0x1UL << EXTI_FPR1_FPIF10_Pos)         /*!< 0x00000400 */
10802 #define EXTI_FPR1_FPIF10                    EXTI_FPR1_FPIF10_Msk                    /*!< Falling Pending Interrupt Flag on line 10 */
10803 #define EXTI_FPR1_FPIF11_Pos                (11U)
10804 #define EXTI_FPR1_FPIF11_Msk                (0x1UL << EXTI_FPR1_FPIF11_Pos)         /*!< 0x00000800 */
10805 #define EXTI_FPR1_FPIF11                    EXTI_FPR1_FPIF11_Msk                    /*!< Falling Pending Interrupt Flag on line 11 */
10806 #define EXTI_FPR1_FPIF12_Pos                (12U)
10807 #define EXTI_FPR1_FPIF12_Msk                (0x1UL << EXTI_FPR1_FPIF12_Pos)         /*!< 0x00001000 */
10808 #define EXTI_FPR1_FPIF12                    EXTI_FPR1_FPIF12_Msk                    /*!< Falling Pending Interrupt Flag on line 12 */
10809 #define EXTI_FPR1_FPIF13_Pos                (13U)
10810 #define EXTI_FPR1_FPIF13_Msk                (0x1UL << EXTI_FPR1_FPIF13_Pos)         /*!< 0x00002000 */
10811 #define EXTI_FPR1_FPIF13                    EXTI_FPR1_FPIF13_Msk                    /*!< Falling Pending Interrupt Flag on line 13 */
10812 #define EXTI_FPR1_FPIF14_Pos                (14U)
10813 #define EXTI_FPR1_FPIF14_Msk                (0x1UL << EXTI_FPR1_FPIF14_Pos)         /*!< 0x00004000 */
10814 #define EXTI_FPR1_FPIF14                    EXTI_FPR1_FPIF14_Msk                    /*!< Falling Pending Interrupt Flag on line 14 */
10815 #define EXTI_FPR1_FPIF15_Pos                (15U)
10816 #define EXTI_FPR1_FPIF15_Msk                (0x1UL << EXTI_FPR1_FPIF15_Pos)         /*!< 0x00008000 */
10817 #define EXTI_FPR1_FPIF15                    EXTI_FPR1_FPIF15_Msk                    /*!< Falling Pending Interrupt Flag on line 15 */
10818 #define EXTI_FPR1_FPIF16_Pos                (16U)
10819 #define EXTI_FPR1_FPIF16_Msk                (0x1UL << EXTI_FPR1_FPIF16_Pos)         /*!< 0x00010000 */
10820 #define EXTI_FPR1_FPIF16                    EXTI_FPR1_FPIF16_Msk                    /*!< Falling Pending Interrupt Flag on line 16 */
10821 #define EXTI_FPR1_FPIF17_Pos                (17U)
10822 #define EXTI_FPR1_FPIF17_Msk                (0x1UL << EXTI_FPR1_FPIF17_Pos)         /*!< 0x00020000 */
10823 #define EXTI_FPR1_FPIF17                    EXTI_FPR1_FPIF17_Msk                    /*!< Falling Pending Interrupt Flag on line 17 */
10824 #define EXTI_FPR1_FPIF18_Pos                (18U)
10825 #define EXTI_FPR1_FPIF18_Msk                (0x1UL << EXTI_FPR1_FPIF18_Pos)         /*!< 0x00040000 */
10826 #define EXTI_FPR1_FPIF18                    EXTI_FPR1_FPIF18_Msk                    /*!< Falling Pending Interrupt Flag on line 18 */
10827 #define EXTI_FPR1_FPIF19_Pos                (19U)
10828 #define EXTI_FPR1_FPIF19_Msk                (0x1UL << EXTI_FPR1_FPIF19_Pos)         /*!< 0x00080000 */
10829 #define EXTI_FPR1_FPIF19                    EXTI_FPR1_FPIF19_Msk                    /*!< Falling Pending Interrupt Flag on line 19 */
10830 #define EXTI_FPR1_FPIF20_Pos                (20U)
10831 #define EXTI_FPR1_FPIF20_Msk                (0x1UL << EXTI_FPR1_FPIF20_Pos)         /*!< 0x00100000 */
10832 #define EXTI_FPR1_FPIF20                    EXTI_FPR1_FPIF20_Msk                    /*!< Falling Pending Interrupt Flag on line 20 */
10833 #define EXTI_FPR1_FPIF21_Pos                (21U)
10834 #define EXTI_FPR1_FPIF21_Msk                (0x1UL << EXTI_FPR1_FPIF21_Pos)         /*!< 0x00200000 */
10835 #define EXTI_FPR1_FPIF21                    EXTI_FPR1_FPIF21_Msk                    /*!< Falling Pending Interrupt Flag on line 21 */
10836 #define EXTI_FPR1_FPIF22_Pos                (22U)
10837 #define EXTI_FPR1_FPIF22_Msk                (0x1UL << EXTI_FPR1_FPIF22_Pos)         /*!< 0x00400000 */
10838 #define EXTI_FPR1_FPIF22                    EXTI_FPR1_FPIF22_Msk                    /*!< Falling Pending Interrupt Flag on line 22 */
10839 #define EXTI_FPR1_FPIF23_Pos                (23U)
10840 #define EXTI_FPR1_FPIF23_Msk                (0x1UL << EXTI_FPR1_FPIF23_Pos)         /*!< 0x00800000 */
10841 #define EXTI_FPR1_FPIF23                    EXTI_FPR1_FPIF23_Msk                    /*!< Falling Pending Interrupt Flag on line 23 */
10842 #define EXTI_FPR1_FPIF24_Pos                (24U)
10843 #define EXTI_FPR1_FPIF24_Msk                (0x1UL << EXTI_FPR1_FPIF24_Pos)         /*!< 0x01000000 */
10844 #define EXTI_FPR1_FPIF24                    EXTI_FPR1_FPIF24_Msk                    /*!< Falling Pending Interrupt Flag on line 24 */
10845 #define EXTI_FPR1_FPIF25_Pos                (25U)
10846 #define EXTI_FPR1_FPIF25_Msk                (0x1UL << EXTI_FPR1_FPIF25_Pos)         /*!< 0x02000000 */
10847 #define EXTI_FPR1_FPIF25                    EXTI_FPR1_FPIF25_Msk                    /*!< Falling Pending Interrupt Flag on line 25 */
10848 
10849 /*******************  Bit definition for EXTI_SECCFGR1 register  ******************/
10850 #define EXTI_SECCFGR1_SEC0_Pos              (0U)
10851 #define EXTI_SECCFGR1_SEC0_Msk              (0x1UL << EXTI_SECCFGR1_SEC0_Pos)       /*!< 0x00000001 */
10852 #define EXTI_SECCFGR1_SEC0                  EXTI_SECCFGR1_SEC0_Msk                  /*!< Security enable on line 0 */
10853 #define EXTI_SECCFGR1_SEC1_Pos              (1U)
10854 #define EXTI_SECCFGR1_SEC1_Msk              (0x1UL << EXTI_SECCFGR1_SEC1_Pos)       /*!< 0x00000002 */
10855 #define EXTI_SECCFGR1_SEC1                  EXTI_SECCFGR1_SEC1_Msk                  /*!< Security enable on line 1 */
10856 #define EXTI_SECCFGR1_SEC2_Pos              (2U)
10857 #define EXTI_SECCFGR1_SEC2_Msk              (0x1UL << EXTI_SECCFGR1_SEC2_Pos)       /*!< 0x00000004 */
10858 #define EXTI_SECCFGR1_SEC2                  EXTI_SECCFGR1_SEC2_Msk                  /*!< Security enable on line 2 */
10859 #define EXTI_SECCFGR1_SEC3_Pos              (3U)
10860 #define EXTI_SECCFGR1_SEC3_Msk              (0x1UL << EXTI_SECCFGR1_SEC3_Pos)       /*!< 0x00000008 */
10861 #define EXTI_SECCFGR1_SEC3                  EXTI_SECCFGR1_SEC3_Msk                  /*!< Security enable on line 3 */
10862 #define EXTI_SECCFGR1_SEC4_Pos              (4U)
10863 #define EXTI_SECCFGR1_SEC4_Msk              (0x1UL << EXTI_SECCFGR1_SEC4_Pos)       /*!< 0x00000010 */
10864 #define EXTI_SECCFGR1_SEC4                  EXTI_SECCFGR1_SEC4_Msk                  /*!< Security enable on line 4 */
10865 #define EXTI_SECCFGR1_SEC5_Pos              (5U)
10866 #define EXTI_SECCFGR1_SEC5_Msk              (0x1UL << EXTI_SECCFGR1_SEC5_Pos)       /*!< 0x00000020 */
10867 #define EXTI_SECCFGR1_SEC5                  EXTI_SECCFGR1_SEC5_Msk                  /*!< Security enable on line 5 */
10868 #define EXTI_SECCFGR1_SEC6_Pos              (6U)
10869 #define EXTI_SECCFGR1_SEC6_Msk              (0x1UL << EXTI_SECCFGR1_SEC6_Pos)       /*!< 0x00000040 */
10870 #define EXTI_SECCFGR1_SEC6                  EXTI_SECCFGR1_SEC6_Msk                  /*!< Security enable on line 6 */
10871 #define EXTI_SECCFGR1_SEC7_Pos              (7U)
10872 #define EXTI_SECCFGR1_SEC7_Msk              (0x1UL << EXTI_SECCFGR1_SEC7_Pos)       /*!< 0x00000080 */
10873 #define EXTI_SECCFGR1_SEC7                  EXTI_SECCFGR1_SEC7_Msk                  /*!< Security enable on line 7 */
10874 #define EXTI_SECCFGR1_SEC8_Pos              (8U)
10875 #define EXTI_SECCFGR1_SEC8_Msk              (0x1UL << EXTI_SECCFGR1_SEC8_Pos)       /*!< 0x00000100 */
10876 #define EXTI_SECCFGR1_SEC8                  EXTI_SECCFGR1_SEC8_Msk                  /*!< Security enable on line 8 */
10877 #define EXTI_SECCFGR1_SEC9_Pos              (9U)
10878 #define EXTI_SECCFGR1_SEC9_Msk              (0x1UL << EXTI_SECCFGR1_SEC9_Pos)       /*!< 0x00000200 */
10879 #define EXTI_SECCFGR1_SEC9                  EXTI_SECCFGR1_SEC9_Msk                  /*!< Security enable on line 9 */
10880 #define EXTI_SECCFGR1_SEC10_Pos             (10U)
10881 #define EXTI_SECCFGR1_SEC10_Msk             (0x1UL << EXTI_SECCFGR1_SEC10_Pos)      /*!< 0x00000400 */
10882 #define EXTI_SECCFGR1_SEC10                 EXTI_SECCFGR1_SEC10_Msk                 /*!< Security enable on line 10 */
10883 #define EXTI_SECCFGR1_SEC11_Pos             (11U)
10884 #define EXTI_SECCFGR1_SEC11_Msk             (0x1UL << EXTI_SECCFGR1_SEC11_Pos)      /*!< 0x00000800 */
10885 #define EXTI_SECCFGR1_SEC11                 EXTI_SECCFGR1_SEC11_Msk                 /*!< Security enable on line 11 */
10886 #define EXTI_SECCFGR1_SEC12_Pos             (12U)
10887 #define EXTI_SECCFGR1_SEC12_Msk             (0x1UL << EXTI_SECCFGR1_SEC12_Pos)      /*!< 0x00001000 */
10888 #define EXTI_SECCFGR1_SEC12                 EXTI_SECCFGR1_SEC12_Msk                 /*!< Security enable on line 12 */
10889 #define EXTI_SECCFGR1_SEC13_Pos             (13U)
10890 #define EXTI_SECCFGR1_SEC13_Msk             (0x1UL << EXTI_SECCFGR1_SEC13_Pos)      /*!< 0x00002000 */
10891 #define EXTI_SECCFGR1_SEC13                 EXTI_SECCFGR1_SEC13_Msk                 /*!< Security enable on line 13 */
10892 #define EXTI_SECCFGR1_SEC14_Pos             (14U)
10893 #define EXTI_SECCFGR1_SEC14_Msk             (0x1UL << EXTI_SECCFGR1_SEC14_Pos)      /*!< 0x00004000 */
10894 #define EXTI_SECCFGR1_SEC14                 EXTI_SECCFGR1_SEC14_Msk                 /*!< Security enable on line 14 */
10895 #define EXTI_SECCFGR1_SEC15_Pos             (15U)
10896 #define EXTI_SECCFGR1_SEC15_Msk             (0x1UL << EXTI_SECCFGR1_SEC15_Pos)      /*!< 0x00008000 */
10897 #define EXTI_SECCFGR1_SEC15                 EXTI_SECCFGR1_SEC15_Msk                 /*!< Security enable on line 15 */
10898 #define EXTI_SECCFGR1_SEC16_Pos             (16U)
10899 #define EXTI_SECCFGR1_SEC16_Msk             (0x1UL << EXTI_SECCFGR1_SEC16_Pos)      /*!< 0x00010000 */
10900 #define EXTI_SECCFGR1_SEC16                 EXTI_SECCFGR1_SEC16_Msk                 /*!< Security enable on line 16 */
10901 #define EXTI_SECCFGR1_SEC17_Pos             (17U)
10902 #define EXTI_SECCFGR1_SEC17_Msk             (0x1UL << EXTI_SECCFGR1_SEC17_Pos)      /*!< 0x00020000 */
10903 #define EXTI_SECCFGR1_SEC17                 EXTI_SECCFGR1_SEC17_Msk                 /*!< Security enable on line 17 */
10904 #define EXTI_SECCFGR1_SEC18_Pos             (18U)
10905 #define EXTI_SECCFGR1_SEC18_Msk             (0x1UL << EXTI_SECCFGR1_SEC18_Pos)      /*!< 0x00040000 */
10906 #define EXTI_SECCFGR1_SEC18                 EXTI_SECCFGR1_SEC18_Msk                 /*!< Security enable on line 18 */
10907 #define EXTI_SECCFGR1_SEC19_Pos             (19U)
10908 #define EXTI_SECCFGR1_SEC19_Msk             (0x1UL << EXTI_SECCFGR1_SEC19_Pos)      /*!< 0x00080000 */
10909 #define EXTI_SECCFGR1_SEC19                 EXTI_SECCFGR1_SEC19_Msk                 /*!< Security enable on line 19 */
10910 #define EXTI_SECCFGR1_SEC20_Pos             (20U)
10911 #define EXTI_SECCFGR1_SEC20_Msk             (0x1UL << EXTI_SECCFGR1_SEC20_Pos)      /*!< 0x00100000 */
10912 #define EXTI_SECCFGR1_SEC20                 EXTI_SECCFGR1_SEC20_Msk                 /*!< Security enable on line 20 */
10913 #define EXTI_SECCFGR1_SEC21_Pos             (21U)
10914 #define EXTI_SECCFGR1_SEC21_Msk             (0x1UL << EXTI_SECCFGR1_SEC21_Pos)      /*!< 0x00200000 */
10915 #define EXTI_SECCFGR1_SEC21                 EXTI_SECCFGR1_SEC21_Msk                 /*!< Security enable on line 21 */
10916 #define EXTI_SECCFGR1_SEC22_Pos             (22U)
10917 #define EXTI_SECCFGR1_SEC22_Msk             (0x1UL << EXTI_SECCFGR1_SEC22_Pos)      /*!< 0x00400000 */
10918 #define EXTI_SECCFGR1_SEC22                 EXTI_SECCFGR1_SEC22_Msk                 /*!< Security enable on line 22 */
10919 #define EXTI_SECCFGR1_SEC23_Pos             (23U)
10920 #define EXTI_SECCFGR1_SEC23_Msk             (0x1UL << EXTI_SECCFGR1_SEC23_Pos)      /*!< 0x00800000 */
10921 #define EXTI_SECCFGR1_SEC23                 EXTI_SECCFGR1_SEC23_Msk                 /*!< Security enable on line 23 */
10922 #define EXTI_SECCFGR1_SEC24_Pos             (24U)
10923 #define EXTI_SECCFGR1_SEC24_Msk             (0x1UL << EXTI_SECCFGR1_SEC24_Pos)      /*!< 0x01000000 */
10924 #define EXTI_SECCFGR1_SEC24                 EXTI_SECCFGR1_SEC24_Msk                 /*!< Security enable on line 24 */
10925 #define EXTI_SECCFGR1_SEC25_Pos             (25U)
10926 #define EXTI_SECCFGR1_SEC25_Msk             (0x1UL << EXTI_SECCFGR1_SEC25_Pos)      /*!< 0x02000000 */
10927 #define EXTI_SECCFGR1_SEC25                 EXTI_SECCFGR1_SEC25_Msk                 /*!< Security enable on line 25 */
10928 
10929 /*******************  Bit definition for EXTI_PRIVCFGR1 register  ******************/
10930 #define EXTI_PRIVCFGR1_PRIV0_Pos             (0U)
10931 #define EXTI_PRIVCFGR1_PRIV0_Msk             (0x1UL << EXTI_PRIVCFGR1_PRIV0_Pos)      /*!< 0x00000001 */
10932 #define EXTI_PRIVCFGR1_PRIV0                 EXTI_PRIVCFGR1_PRIV0_Msk                 /*!< Privilege enable on line 0 */
10933 #define EXTI_PRIVCFGR1_PRIV1_Pos             (1U)
10934 #define EXTI_PRIVCFGR1_PRIV1_Msk             (0x1UL << EXTI_PRIVCFGR1_PRIV1_Pos)      /*!< 0x00000002 */
10935 #define EXTI_PRIVCFGR1_PRIV1                 EXTI_PRIVCFGR1_PRIV1_Msk                 /*!< Privilege enable on line 1 */
10936 #define EXTI_PRIVCFGR1_PRIV2_Pos             (2U)
10937 #define EXTI_PRIVCFGR1_PRIV2_Msk             (0x1UL << EXTI_PRIVCFGR1_PRIV2_Pos)      /*!< 0x00000004 */
10938 #define EXTI_PRIVCFGR1_PRIV2                 EXTI_PRIVCFGR1_PRIV2_Msk                 /*!< Privilege enable on line 2 */
10939 #define EXTI_PRIVCFGR1_PRIV3_Pos             (3U)
10940 #define EXTI_PRIVCFGR1_PRIV3_Msk             (0x1UL << EXTI_PRIVCFGR1_PRIV3_Pos)      /*!< 0x00000008 */
10941 #define EXTI_PRIVCFGR1_PRIV3                 EXTI_PRIVCFGR1_PRIV3_Msk                 /*!< Privilege enable on line 3 */
10942 #define EXTI_PRIVCFGR1_PRIV4_Pos             (4U)
10943 #define EXTI_PRIVCFGR1_PRIV4_Msk             (0x1UL << EXTI_PRIVCFGR1_PRIV4_Pos)      /*!< 0x00000010 */
10944 #define EXTI_PRIVCFGR1_PRIV4                 EXTI_PRIVCFGR1_PRIV4_Msk                 /*!< Privilege enable on line 4 */
10945 #define EXTI_PRIVCFGR1_PRIV5_Pos             (5U)
10946 #define EXTI_PRIVCFGR1_PRIV5_Msk             (0x1UL << EXTI_PRIVCFGR1_PRIV5_Pos)      /*!< 0x00000020 */
10947 #define EXTI_PRIVCFGR1_PRIV5                 EXTI_PRIVCFGR1_PRIV5_Msk                 /*!< Privilege enable on line 5 */
10948 #define EXTI_PRIVCFGR1_PRIV6_Pos             (6U)
10949 #define EXTI_PRIVCFGR1_PRIV6_Msk             (0x1UL << EXTI_PRIVCFGR1_PRIV6_Pos)      /*!< 0x00000040 */
10950 #define EXTI_PRIVCFGR1_PRIV6                 EXTI_PRIVCFGR1_PRIV6_Msk                 /*!< Privilege enable on line 6 */
10951 #define EXTI_PRIVCFGR1_PRIV7_Pos             (7U)
10952 #define EXTI_PRIVCFGR1_PRIV7_Msk             (0x1UL << EXTI_PRIVCFGR1_PRIV7_Pos)      /*!< 0x00000080 */
10953 #define EXTI_PRIVCFGR1_PRIV7                 EXTI_PRIVCFGR1_PRIV7_Msk                 /*!< Privilege enable on line 7 */
10954 #define EXTI_PRIVCFGR1_PRIV8_Pos             (8U)
10955 #define EXTI_PRIVCFGR1_PRIV8_Msk             (0x1UL << EXTI_PRIVCFGR1_PRIV8_Pos)      /*!< 0x00000100 */
10956 #define EXTI_PRIVCFGR1_PRIV8                 EXTI_PRIVCFGR1_PRIV8_Msk                 /*!< Privilege enable on line 8 */
10957 #define EXTI_PRIVCFGR1_PRIV9_Pos             (9U)
10958 #define EXTI_PRIVCFGR1_PRIV9_Msk             (0x1UL << EXTI_PRIVCFGR1_PRIV9_Pos)      /*!< 0x00000200 */
10959 #define EXTI_PRIVCFGR1_PRIV9                 EXTI_PRIVCFGR1_PRIV9_Msk                 /*!< Privilege enable on line 9 */
10960 #define EXTI_PRIVCFGR1_PRIV10_Pos            (10U)
10961 #define EXTI_PRIVCFGR1_PRIV10_Msk            (0x1UL << EXTI_PRIVCFGR1_PRIV10_Pos)     /*!< 0x00000400 */
10962 #define EXTI_PRIVCFGR1_PRIV10                EXTI_PRIVCFGR1_PRIV10_Msk                /*!< Privilege enable on line 10 */
10963 #define EXTI_PRIVCFGR1_PRIV11_Pos            (11U)
10964 #define EXTI_PRIVCFGR1_PRIV11_Msk            (0x1UL << EXTI_PRIVCFGR1_PRIV11_Pos)     /*!< 0x00000800 */
10965 #define EXTI_PRIVCFGR1_PRIV11                EXTI_PRIVCFGR1_PRIV11_Msk                /*!< Privilege enable on line 11 */
10966 #define EXTI_PRIVCFGR1_PRIV12_Pos            (12U)
10967 #define EXTI_PRIVCFGR1_PRIV12_Msk            (0x1UL << EXTI_PRIVCFGR1_PRIV12_Pos)     /*!< 0x00001000 */
10968 #define EXTI_PRIVCFGR1_PRIV12                EXTI_PRIVCFGR1_PRIV12_Msk                /*!< Privilege enable on line 12 */
10969 #define EXTI_PRIVCFGR1_PRIV13_Pos            (13U)
10970 #define EXTI_PRIVCFGR1_PRIV13_Msk            (0x1UL << EXTI_PRIVCFGR1_PRIV13_Pos)     /*!< 0x00002000 */
10971 #define EXTI_PRIVCFGR1_PRIV13                EXTI_PRIVCFGR1_PRIV13_Msk                /*!< Privilege enable on line 13 */
10972 #define EXTI_PRIVCFGR1_PRIV14_Pos            (14U)
10973 #define EXTI_PRIVCFGR1_PRIV14_Msk            (0x1UL << EXTI_PRIVCFGR1_PRIV14_Pos)     /*!< 0x00004000 */
10974 #define EXTI_PRIVCFGR1_PRIV14                EXTI_PRIVCFGR1_PRIV14_Msk                /*!< Privilege enable on line 14 */
10975 #define EXTI_PRIVCFGR1_PRIV15_Pos            (15U)
10976 #define EXTI_PRIVCFGR1_PRIV15_Msk            (0x1UL << EXTI_PRIVCFGR1_PRIV15_Pos)     /*!< 0x00008000 */
10977 #define EXTI_PRIVCFGR1_PRIV15                EXTI_PRIVCFGR1_PRIV15_Msk                /*!< Privilege enable on line 15 */
10978 #define EXTI_PRIVCFGR1_PRIV16_Pos            (16U)
10979 #define EXTI_PRIVCFGR1_PRIV16_Msk            (0x1UL << EXTI_PRIVCFGR1_PRIV16_Pos)     /*!< 0x00010000 */
10980 #define EXTI_PRIVCFGR1_PRIV16                EXTI_PRIVCFGR1_PRIV16_Msk                /*!< Privilege enable on line 16 */
10981 #define EXTI_PRIVCFGR1_PRIV17_Pos            (17U)
10982 #define EXTI_PRIVCFGR1_PRIV17_Msk            (0x1UL << EXTI_PRIVCFGR1_PRIV17_Pos)     /*!< 0x00020000 */
10983 #define EXTI_PRIVCFGR1_PRIV17                EXTI_PRIVCFGR1_PRIV17_Msk                /*!< Privilege enable on line 17 */
10984 #define EXTI_PRIVCFGR1_PRIV18_Pos            (18U)
10985 #define EXTI_PRIVCFGR1_PRIV18_Msk            (0x1UL << EXTI_PRIVCFGR1_PRIV18_Pos)     /*!< 0x00040000 */
10986 #define EXTI_PRIVCFGR1_PRIV18                EXTI_PRIVCFGR1_PRIV18_Msk                /*!< Privilege enable on line 18 */
10987 #define EXTI_PRIVCFGR1_PRIV19_Pos            (19U)
10988 #define EXTI_PRIVCFGR1_PRIV19_Msk            (0x1UL << EXTI_PRIVCFGR1_PRIV19_Pos)     /*!< 0x00080000 */
10989 #define EXTI_PRIVCFGR1_PRIV19                EXTI_PRIVCFGR1_PRIV19_Msk                /*!< Privilege enable on line 19 */
10990 #define EXTI_PRIVCFGR1_PRIV20_Pos            (20U)
10991 #define EXTI_PRIVCFGR1_PRIV20_Msk            (0x1UL << EXTI_PRIVCFGR1_PRIV20_Pos)     /*!< 0x00100000 */
10992 #define EXTI_PRIVCFGR1_PRIV20                EXTI_PRIVCFGR1_PRIV20_Msk                /*!< Privilege enable on line 20 */
10993 #define EXTI_PRIVCFGR1_PRIV21_Pos            (21U)
10994 #define EXTI_PRIVCFGR1_PRIV21_Msk            (0x1UL << EXTI_PRIVCFGR1_PRIV21_Pos)     /*!< 0x00200000 */
10995 #define EXTI_PRIVCFGR1_PRIV21                EXTI_PRIVCFGR1_PRIV21_Msk                /*!< Privilege enable on line 21 */
10996 #define EXTI_PRIVCFGR1_PRIV22_Pos            (22U)
10997 #define EXTI_PRIVCFGR1_PRIV22_Msk            (0x1UL << EXTI_PRIVCFGR1_PRIV22_Pos)     /*!< 0x00400000 */
10998 #define EXTI_PRIVCFGR1_PRIV22                EXTI_PRIVCFGR1_PRIV22_Msk                /*!< Privilege enable on line 22 */
10999 #define EXTI_PRIVCFGR1_PRIV23_Pos            (23U)
11000 #define EXTI_PRIVCFGR1_PRIV23_Msk            (0x1UL << EXTI_PRIVCFGR1_PRIV23_Pos)     /*!< 0x00800000 */
11001 #define EXTI_PRIVCFGR1_PRIV23                EXTI_PRIVCFGR1_PRIV23_Msk                /*!< Privilege enable on line 23 */
11002 #define EXTI_PRIVCFGR1_PRIV24_Pos            (24U)
11003 #define EXTI_PRIVCFGR1_PRIV24_Msk            (0x1UL << EXTI_PRIVCFGR1_PRIV24_Pos)     /*!< 0x01000000 */
11004 #define EXTI_PRIVCFGR1_PRIV24                EXTI_PRIVCFGR1_PRIV24_Msk                /*!< Privilege enable on line 24 */
11005 #define EXTI_PRIVCFGR1_PRIV25_Pos            (25U)
11006 #define EXTI_PRIVCFGR1_PRIV25_Msk            (0x1UL << EXTI_PRIVCFGR1_PRIV25_Pos)     /*!< 0x02000000 */
11007 #define EXTI_PRIVCFGR1_PRIV25                EXTI_PRIVCFGR1_PRIV25_Msk                /*!< Privilege enable on line 25 */
11008 
11009 /*****************  Bit definition for EXTI_EXTICR1 register  **************/
11010 #define EXTI_EXTICR1_EXTI0_Pos              (0U)
11011 #define EXTI_EXTICR1_EXTI0_Msk              (0xFUL << EXTI_EXTICR1_EXTI0_Pos)       /*!< 0x00000007 */
11012 #define EXTI_EXTICR1_EXTI0                  EXTI_EXTICR1_EXTI0_Msk                  /*!< EXTI 0 configuration */
11013 #define EXTI_EXTICR1_EXTI0_0                (0x1UL << EXTI_EXTICR1_EXTI0_Pos)       /*!< 0x00000001 */
11014 #define EXTI_EXTICR1_EXTI0_1                (0x2UL << EXTI_EXTICR1_EXTI0_Pos)       /*!< 0x00000002 */
11015 #define EXTI_EXTICR1_EXTI0_2                (0x4UL << EXTI_EXTICR1_EXTI0_Pos)       /*!< 0x00000004 */
11016 #define EXTI_EXTICR1_EXTI0_3                (0x8UL << EXTI_EXTICR1_EXTI0_Pos)       /*!< 0x00000008 */
11017 #define EXTI_EXTICR1_EXTI1_Pos              (8U)
11018 #define EXTI_EXTICR1_EXTI1_Msk              (0xFUL << EXTI_EXTICR1_EXTI1_Pos)       /*!< 0x00000700 */
11019 #define EXTI_EXTICR1_EXTI1                  EXTI_EXTICR1_EXTI1_Msk                  /*!< EXTI 1 configuration */
11020 #define EXTI_EXTICR1_EXTI1_0                (0x1UL << EXTI_EXTICR1_EXTI1_Pos)       /*!< 0x00000100 */
11021 #define EXTI_EXTICR1_EXTI1_1                (0x2UL << EXTI_EXTICR1_EXTI1_Pos)       /*!< 0x00000200 */
11022 #define EXTI_EXTICR1_EXTI1_2                (0x4UL << EXTI_EXTICR1_EXTI1_Pos)       /*!< 0x00000400 */
11023 #define EXTI_EXTICR1_EXTI1_3                (0x8UL << EXTI_EXTICR1_EXTI1_Pos)       /*!< 0x00000800 */
11024 #define EXTI_EXTICR1_EXTI2_Pos              (16U)
11025 #define EXTI_EXTICR1_EXTI2_Msk              (0xFUL << EXTI_EXTICR1_EXTI2_Pos)       /*!< 0x00070000 */
11026 #define EXTI_EXTICR1_EXTI2                  EXTI_EXTICR1_EXTI2_Msk                  /*!< EXTI 2 configuration */
11027 #define EXTI_EXTICR1_EXTI2_0                (0x1UL << EXTI_EXTICR1_EXTI2_Pos)       /*!< 0x00010000 */
11028 #define EXTI_EXTICR1_EXTI2_1                (0x2UL << EXTI_EXTICR1_EXTI2_Pos)       /*!< 0x00020000 */
11029 #define EXTI_EXTICR1_EXTI2_2                (0x4UL << EXTI_EXTICR1_EXTI2_Pos)       /*!< 0x00040000 */
11030 #define EXTI_EXTICR1_EXTI2_3                (0x8UL << EXTI_EXTICR1_EXTI2_Pos)       /*!< 0x00080000 */
11031 #define EXTI_EXTICR1_EXTI3_Pos              (24U)
11032 #define EXTI_EXTICR1_EXTI3_Msk              (0xFUL << EXTI_EXTICR1_EXTI3_Pos)       /*!< 0x07000000 */
11033 #define EXTI_EXTICR1_EXTI3                  EXTI_EXTICR1_EXTI3_Msk                  /*!< EXTI 3 configuration */
11034 #define EXTI_EXTICR1_EXTI3_0                (0x1UL << EXTI_EXTICR1_EXTI3_Pos)       /*!< 0x01000000 */
11035 #define EXTI_EXTICR1_EXTI3_1                (0x2UL << EXTI_EXTICR1_EXTI3_Pos)       /*!< 0x02000000 */
11036 #define EXTI_EXTICR1_EXTI3_2                (0x4UL << EXTI_EXTICR1_EXTI3_Pos)       /*!< 0x04000000 */
11037 #define EXTI_EXTICR1_EXTI3_3                (0x8UL << EXTI_EXTICR1_EXTI3_Pos)       /*!< 0x08000000 */
11038 
11039 /*****************  Bit definition for EXTI_EXTICR2 register  **************/
11040 #define EXTI_EXTICR2_EXTI4_Pos              (0U)
11041 #define EXTI_EXTICR2_EXTI4_Msk              (0xFUL << EXTI_EXTICR2_EXTI4_Pos)       /*!< 0x00000007 */
11042 #define EXTI_EXTICR2_EXTI4                  EXTI_EXTICR2_EXTI4_Msk                  /*!< EXTI 4 configuration */
11043 #define EXTI_EXTICR2_EXTI4_0                (0x1UL << EXTI_EXTICR2_EXTI4_Pos)       /*!< 0x00000001 */
11044 #define EXTI_EXTICR2_EXTI4_1                (0x2UL << EXTI_EXTICR2_EXTI4_Pos)       /*!< 0x00000002 */
11045 #define EXTI_EXTICR2_EXTI4_2                (0x4UL << EXTI_EXTICR2_EXTI4_Pos)       /*!< 0x00000004 */
11046 #define EXTI_EXTICR2_EXTI4_3                (0x8UL << EXTI_EXTICR2_EXTI4_Pos)       /*!< 0x00000008 */
11047 #define EXTI_EXTICR2_EXTI5_Pos              (8U)
11048 #define EXTI_EXTICR2_EXTI5_Msk              (0xFUL << EXTI_EXTICR2_EXTI5_Pos)       /*!< 0x00000700 */
11049 #define EXTI_EXTICR2_EXTI5                  EXTI_EXTICR2_EXTI5_Msk                  /*!< EXTI 5 configuration */
11050 #define EXTI_EXTICR2_EXTI5_0                (0x1UL << EXTI_EXTICR2_EXTI5_Pos)       /*!< 0x00000100 */
11051 #define EXTI_EXTICR2_EXTI5_1                (0x2UL << EXTI_EXTICR2_EXTI5_Pos)       /*!< 0x00000200 */
11052 #define EXTI_EXTICR2_EXTI5_2                (0x4UL << EXTI_EXTICR2_EXTI5_Pos)       /*!< 0x00000400 */
11053 #define EXTI_EXTICR2_EXTI5_3                (0x8UL << EXTI_EXTICR2_EXTI5_Pos)       /*!< 0x00000800 */
11054 #define EXTI_EXTICR2_EXTI6_Pos              (16U)
11055 #define EXTI_EXTICR2_EXTI6_Msk              (0xFUL << EXTI_EXTICR2_EXTI6_Pos)       /*!< 0x00070000 */
11056 #define EXTI_EXTICR2_EXTI6                  EXTI_EXTICR2_EXTI6_Msk                  /*!< EXTI 6 configuration */
11057 #define EXTI_EXTICR2_EXTI6_0                (0x1UL << EXTI_EXTICR2_EXTI6_Pos)       /*!< 0x00010000 */
11058 #define EXTI_EXTICR2_EXTI6_1                (0x2UL << EXTI_EXTICR2_EXTI6_Pos)       /*!< 0x00020000 */
11059 #define EXTI_EXTICR2_EXTI6_2                (0x4UL << EXTI_EXTICR2_EXTI6_Pos)       /*!< 0x00040000 */
11060 #define EXTI_EXTICR2_EXTI6_3                (0x8UL << EXTI_EXTICR2_EXTI6_Pos)       /*!< 0x00080000 */
11061 #define EXTI_EXTICR2_EXTI7_Pos              (24U)
11062 #define EXTI_EXTICR2_EXTI7_Msk              (0xFUL << EXTI_EXTICR2_EXTI7_Pos)       /*!< 0x07000000 */
11063 #define EXTI_EXTICR2_EXTI7                  EXTI_EXTICR2_EXTI7_Msk                  /*!< EXTI 7 configuration */
11064 #define EXTI_EXTICR2_EXTI7_0                (0x1UL << EXTI_EXTICR2_EXTI7_Pos)       /*!< 0x01000000 */
11065 #define EXTI_EXTICR2_EXTI7_1                (0x2UL << EXTI_EXTICR2_EXTI7_Pos)       /*!< 0x02000000 */
11066 #define EXTI_EXTICR2_EXTI7_2                (0x4UL << EXTI_EXTICR2_EXTI7_Pos)       /*!< 0x04000000 */
11067 #define EXTI_EXTICR2_EXTI7_3                (0x8UL << EXTI_EXTICR2_EXTI7_Pos)       /*!< 0x08000000 */
11068 
11069 /*****************  Bit definition for EXTI_EXTICR3 register  **************/
11070 #define EXTI_EXTICR3_EXTI8_Pos              (0U)
11071 #define EXTI_EXTICR3_EXTI8_Msk              (0xFUL << EXTI_EXTICR3_EXTI8_Pos)       /*!< 0x00000007 */
11072 #define EXTI_EXTICR3_EXTI8                  EXTI_EXTICR3_EXTI8_Msk                  /*!< EXTI 8 configuration */
11073 #define EXTI_EXTICR3_EXTI8_0                (0x1UL << EXTI_EXTICR3_EXTI8_Pos)       /*!< 0x00000001 */
11074 #define EXTI_EXTICR3_EXTI8_1                (0x2UL << EXTI_EXTICR3_EXTI8_Pos)       /*!< 0x00000002 */
11075 #define EXTI_EXTICR3_EXTI8_2                (0x4UL << EXTI_EXTICR3_EXTI8_Pos)       /*!< 0x00000004 */
11076 #define EXTI_EXTICR3_EXTI8_3                (0x8UL << EXTI_EXTICR3_EXTI8_Pos)       /*!< 0x00000008 */
11077 #define EXTI_EXTICR3_EXTI9_Pos              (8U)
11078 #define EXTI_EXTICR3_EXTI9_Msk              (0xFUL << EXTI_EXTICR3_EXTI9_Pos)       /*!< 0x00000700 */
11079 #define EXTI_EXTICR3_EXTI9                  EXTI_EXTICR3_EXTI9_Msk                  /*!< EXTI 9 configuration */
11080 #define EXTI_EXTICR3_EXTI9_0                (0x1UL << EXTI_EXTICR3_EXTI9_Pos)       /*!< 0x00000100 */
11081 #define EXTI_EXTICR3_EXTI9_1                (0x2UL << EXTI_EXTICR3_EXTI9_Pos)       /*!< 0x00000200 */
11082 #define EXTI_EXTICR3_EXTI9_2                (0x4UL << EXTI_EXTICR3_EXTI9_Pos)       /*!< 0x00000400 */
11083 #define EXTI_EXTICR3_EXTI9_3                (0x8UL << EXTI_EXTICR3_EXTI9_Pos)       /*!< 0x00000800 */
11084 #define EXTI_EXTICR3_EXTI10_Pos             (16U)
11085 #define EXTI_EXTICR3_EXTI10_Msk             (0xFUL << EXTI_EXTICR3_EXTI10_Pos)      /*!< 0x00070000 */
11086 #define EXTI_EXTICR3_EXTI10                 EXTI_EXTICR3_EXTI10_Msk                 /*!< EXTI 10 configuration */
11087 #define EXTI_EXTICR3_EXTI10_0               (0x1UL << EXTI_EXTICR3_EXTI10_Pos)      /*!< 0x00010000 */
11088 #define EXTI_EXTICR3_EXTI10_1               (0x2UL << EXTI_EXTICR3_EXTI10_Pos)      /*!< 0x00020000 */
11089 #define EXTI_EXTICR3_EXTI10_2               (0x4UL << EXTI_EXTICR3_EXTI10_Pos)      /*!< 0x00040000 */
11090 #define EXTI_EXTICR3_EXTI10_3               (0x8UL << EXTI_EXTICR3_EXTI10_Pos)      /*!< 0x00080000 */
11091 #define EXTI_EXTICR3_EXTI11_Pos             (24U)
11092 #define EXTI_EXTICR3_EXTI11_Msk             (0xFUL << EXTI_EXTICR3_EXTI11_Pos)      /*!< 0x07000000 */
11093 #define EXTI_EXTICR3_EXTI11                 EXTI_EXTICR3_EXTI11_Msk                 /*!< EXTI 11 configuration */
11094 #define EXTI_EXTICR3_EXTI11_0               (0x1UL << EXTI_EXTICR3_EXTI11_Pos)      /*!< 0x01000000 */
11095 #define EXTI_EXTICR3_EXTI11_1               (0x2UL << EXTI_EXTICR3_EXTI11_Pos)      /*!< 0x02000000 */
11096 #define EXTI_EXTICR3_EXTI11_2               (0x4UL << EXTI_EXTICR3_EXTI11_Pos)      /*!< 0x04000000 */
11097 #define EXTI_EXTICR3_EXTI11_3               (0x8UL << EXTI_EXTICR3_EXTI11_Pos)      /*!< 0x08000000 */
11098 
11099 /*****************  Bit definition for EXTI_EXTICR4 register  **************/
11100 #define EXTI_EXTICR4_EXTI12_Pos             (0U)
11101 #define EXTI_EXTICR4_EXTI12_Msk             (0xFUL << EXTI_EXTICR4_EXTI12_Pos)      /*!< 0x00000007 */
11102 #define EXTI_EXTICR4_EXTI12                 EXTI_EXTICR4_EXTI12_Msk                 /*!< EXTI 12 configuration */
11103 #define EXTI_EXTICR4_EXTI12_0               (0x1UL << EXTI_EXTICR4_EXTI12_Pos)      /*!< 0x00000001 */
11104 #define EXTI_EXTICR4_EXTI12_1               (0x2UL << EXTI_EXTICR4_EXTI12_Pos)      /*!< 0x00000002 */
11105 #define EXTI_EXTICR4_EXTI12_2               (0x4UL << EXTI_EXTICR4_EXTI12_Pos)      /*!< 0x00000004 */
11106 #define EXTI_EXTICR4_EXTI12_3               (0x8UL << EXTI_EXTICR4_EXTI12_Pos)      /*!< 0x00000008 */
11107 #define EXTI_EXTICR4_EXTI13_Pos             (8U)
11108 #define EXTI_EXTICR4_EXTI13_Msk             (0xFUL << EXTI_EXTICR4_EXTI13_Pos)      /*!< 0x00000700 */
11109 #define EXTI_EXTICR4_EXTI13                 EXTI_EXTICR4_EXTI13_Msk                 /*!< EXTI 13 configuration */
11110 #define EXTI_EXTICR4_EXTI13_0               (0x1UL << EXTI_EXTICR4_EXTI13_Pos)      /*!< 0x00000100 */
11111 #define EXTI_EXTICR4_EXTI13_1               (0x2UL << EXTI_EXTICR4_EXTI13_Pos)      /*!< 0x00000200 */
11112 #define EXTI_EXTICR4_EXTI13_2               (0x4UL << EXTI_EXTICR4_EXTI13_Pos)      /*!< 0x00000400 */
11113 #define EXTI_EXTICR4_EXTI13_3               (0x8UL << EXTI_EXTICR4_EXTI13_Pos)      /*!< 0x00000800 */
11114 #define EXTI_EXTICR4_EXTI14_Pos             (16U)
11115 #define EXTI_EXTICR4_EXTI14_Msk             (0xFUL << EXTI_EXTICR4_EXTI14_Pos)      /*!< 0x00070000 */
11116 #define EXTI_EXTICR4_EXTI14                 EXTI_EXTICR4_EXTI14_Msk                 /*!< EXTI 14 configuration */
11117 #define EXTI_EXTICR4_EXTI14_0               (0x1UL << EXTI_EXTICR4_EXTI14_Pos)      /*!< 0x00010000 */
11118 #define EXTI_EXTICR4_EXTI14_1               (0x2UL << EXTI_EXTICR4_EXTI14_Pos)      /*!< 0x00020000 */
11119 #define EXTI_EXTICR4_EXTI14_2               (0x4UL << EXTI_EXTICR4_EXTI14_Pos)      /*!< 0x00040000 */
11120 #define EXTI_EXTICR4_EXTI14_3               (0x8UL << EXTI_EXTICR4_EXTI14_Pos)      /*!< 0x00080000 */
11121 #define EXTI_EXTICR4_EXTI15_Pos             (24U)
11122 #define EXTI_EXTICR4_EXTI15_Msk             (0xFUL << EXTI_EXTICR4_EXTI15_Pos)      /*!< 0x07000000 */
11123 #define EXTI_EXTICR4_EXTI15                 EXTI_EXTICR4_EXTI15_Msk                 /*!< EXTI 15 configuration */
11124 #define EXTI_EXTICR4_EXTI15_0               (0x1UL << EXTI_EXTICR4_EXTI15_Pos)      /*!< 0x01000000 */
11125 #define EXTI_EXTICR4_EXTI15_1               (0x2UL << EXTI_EXTICR4_EXTI15_Pos)      /*!< 0x02000000 */
11126 #define EXTI_EXTICR4_EXTI15_2               (0x4UL << EXTI_EXTICR4_EXTI15_Pos)      /*!< 0x04000000 */
11127 #define EXTI_EXTICR4_EXTI15_3               (0x8UL << EXTI_EXTICR4_EXTI15_Pos)      /*!< 0x08000000 */
11128 
11129 /*****************  Bit definition for EXTI_LOCKR register  **************/
11130 #define EXTI_LOCKR_LOCK_Pos                 (0U)
11131 #define EXTI_LOCKR_LOCK_Msk                 (0x1UL << EXTI_LOCKR_LOCK_Pos)          /*!< 0x00000001 */
11132 #define EXTI_LOCKR_LOCK                     EXTI_LOCKR_LOCK_Msk                     /*!< Global security and privilege configuration registers lock */
11133 
11134 /*******************  Bit definition for EXTI_IMR1 register  ******************/
11135 #define EXTI_IMR1_IM0_Pos                   (0U)
11136 #define EXTI_IMR1_IM0_Msk                   (0x1UL << EXTI_IMR1_IM0_Pos)            /*!< 0x00000001 */
11137 #define EXTI_IMR1_IM0                       EXTI_IMR1_IM0_Msk                       /*!< Interrupt Mask on line 0 */
11138 #define EXTI_IMR1_IM1_Pos                   (1U)
11139 #define EXTI_IMR1_IM1_Msk                   (0x1UL << EXTI_IMR1_IM1_Pos)            /*!< 0x00000002 */
11140 #define EXTI_IMR1_IM1                       EXTI_IMR1_IM1_Msk                       /*!< Interrupt Mask on line 1 */
11141 #define EXTI_IMR1_IM2_Pos                   (2U)
11142 #define EXTI_IMR1_IM2_Msk                   (0x1UL << EXTI_IMR1_IM2_Pos)            /*!< 0x00000004 */
11143 #define EXTI_IMR1_IM2                       EXTI_IMR1_IM2_Msk                       /*!< Interrupt Mask on line 2 */
11144 #define EXTI_IMR1_IM3_Pos                   (3U)
11145 #define EXTI_IMR1_IM3_Msk                   (0x1UL << EXTI_IMR1_IM3_Pos)            /*!< 0x00000008 */
11146 #define EXTI_IMR1_IM3                       EXTI_IMR1_IM3_Msk                       /*!< Interrupt Mask on line 3 */
11147 #define EXTI_IMR1_IM4_Pos                   (4U)
11148 #define EXTI_IMR1_IM4_Msk                   (0x1UL << EXTI_IMR1_IM4_Pos)            /*!< 0x00000010 */
11149 #define EXTI_IMR1_IM4                       EXTI_IMR1_IM4_Msk                       /*!< Interrupt Mask on line 4 */
11150 #define EXTI_IMR1_IM5_Pos                   (5U)
11151 #define EXTI_IMR1_IM5_Msk                   (0x1UL << EXTI_IMR1_IM5_Pos)            /*!< 0x00000020 */
11152 #define EXTI_IMR1_IM5                       EXTI_IMR1_IM5_Msk                       /*!< Interrupt Mask on line 5 */
11153 #define EXTI_IMR1_IM6_Pos                   (6U)
11154 #define EXTI_IMR1_IM6_Msk                   (0x1UL << EXTI_IMR1_IM6_Pos)            /*!< 0x00000040 */
11155 #define EXTI_IMR1_IM6                       EXTI_IMR1_IM6_Msk                       /*!< Interrupt Mask on line 6 */
11156 #define EXTI_IMR1_IM7_Pos                   (7U)
11157 #define EXTI_IMR1_IM7_Msk                   (0x1UL << EXTI_IMR1_IM7_Pos)            /*!< 0x00000080 */
11158 #define EXTI_IMR1_IM7                       EXTI_IMR1_IM7_Msk                       /*!< Interrupt Mask on line 7 */
11159 #define EXTI_IMR1_IM8_Pos                   (8U)
11160 #define EXTI_IMR1_IM8_Msk                   (0x1UL << EXTI_IMR1_IM8_Pos)            /*!< 0x00000100 */
11161 #define EXTI_IMR1_IM8                       EXTI_IMR1_IM8_Msk                       /*!< Interrupt Mask on line 8 */
11162 #define EXTI_IMR1_IM9_Pos                   (9U)
11163 #define EXTI_IMR1_IM9_Msk                   (0x1UL << EXTI_IMR1_IM9_Pos)            /*!< 0x00000200 */
11164 #define EXTI_IMR1_IM9                       EXTI_IMR1_IM9_Msk                       /*!< Interrupt Mask on line 9 */
11165 #define EXTI_IMR1_IM10_Pos                  (10U)
11166 #define EXTI_IMR1_IM10_Msk                  (0x1UL << EXTI_IMR1_IM10_Pos)           /*!< 0x00000400 */
11167 #define EXTI_IMR1_IM10                      EXTI_IMR1_IM10_Msk                      /*!< Interrupt Mask on line 10 */
11168 #define EXTI_IMR1_IM11_Pos                  (11U)
11169 #define EXTI_IMR1_IM11_Msk                  (0x1UL << EXTI_IMR1_IM11_Pos)           /*!< 0x00000800 */
11170 #define EXTI_IMR1_IM11                      EXTI_IMR1_IM11_Msk                      /*!< Interrupt Mask on line 11 */
11171 #define EXTI_IMR1_IM12_Pos                  (12U)
11172 #define EXTI_IMR1_IM12_Msk                  (0x1UL << EXTI_IMR1_IM12_Pos)           /*!< 0x00001000 */
11173 #define EXTI_IMR1_IM12                      EXTI_IMR1_IM12_Msk                      /*!< Interrupt Mask on line 12 */
11174 #define EXTI_IMR1_IM13_Pos                  (13U)
11175 #define EXTI_IMR1_IM13_Msk                  (0x1UL << EXTI_IMR1_IM13_Pos)           /*!< 0x00002000 */
11176 #define EXTI_IMR1_IM13                      EXTI_IMR1_IM13_Msk                      /*!< Interrupt Mask on line 13 */
11177 #define EXTI_IMR1_IM14_Pos                  (14U)
11178 #define EXTI_IMR1_IM14_Msk                  (0x1UL << EXTI_IMR1_IM14_Pos)           /*!< 0x00004000 */
11179 #define EXTI_IMR1_IM14                      EXTI_IMR1_IM14_Msk                      /*!< Interrupt Mask on line 14 */
11180 #define EXTI_IMR1_IM15_Pos                  (15U)
11181 #define EXTI_IMR1_IM15_Msk                  (0x1UL << EXTI_IMR1_IM15_Pos)           /*!< 0x00008000 */
11182 #define EXTI_IMR1_IM15                      EXTI_IMR1_IM15_Msk                      /*!< Interrupt Mask on line 15 */
11183 #define EXTI_IMR1_IM16_Pos                  (16U)
11184 #define EXTI_IMR1_IM16_Msk                  (0x1UL << EXTI_IMR1_IM16_Pos)           /*!< 0x00010000 */
11185 #define EXTI_IMR1_IM16                      EXTI_IMR1_IM16_Msk                      /*!< Interrupt Mask on line 16 */
11186 #define EXTI_IMR1_IM17_Pos                  (17U)
11187 #define EXTI_IMR1_IM17_Msk                  (0x1UL << EXTI_IMR1_IM17_Pos)           /*!< 0x00020000 */
11188 #define EXTI_IMR1_IM17                      EXTI_IMR1_IM17_Msk                      /*!< Interrupt Mask on line 17 */
11189 #define EXTI_IMR1_IM18_Pos                  (18U)
11190 #define EXTI_IMR1_IM18_Msk                  (0x1UL << EXTI_IMR1_IM18_Pos)           /*!< 0x00040000 */
11191 #define EXTI_IMR1_IM18                      EXTI_IMR1_IM18_Msk                      /*!< Interrupt Mask on line 18 */
11192 #define EXTI_IMR1_IM19_Pos                  (19U)
11193 #define EXTI_IMR1_IM19_Msk                  (0x1UL << EXTI_IMR1_IM19_Pos)           /*!< 0x00080000 */
11194 #define EXTI_IMR1_IM19                      EXTI_IMR1_IM19_Msk                      /*!< Interrupt Mask on line 19 */
11195 #define EXTI_IMR1_IM20_Pos                  (20U)
11196 #define EXTI_IMR1_IM20_Msk                  (0x1UL << EXTI_IMR1_IM20_Pos)           /*!< 0x00100000 */
11197 #define EXTI_IMR1_IM20                      EXTI_IMR1_IM20_Msk                      /*!< Interrupt Mask on line 20 */
11198 #define EXTI_IMR1_IM21_Pos                  (21U)
11199 #define EXTI_IMR1_IM21_Msk                  (0x1UL << EXTI_IMR1_IM21_Pos)           /*!< 0x00200000 */
11200 #define EXTI_IMR1_IM21                      EXTI_IMR1_IM21_Msk                      /*!< Interrupt Mask on line 21 */
11201 #define EXTI_IMR1_IM22_Pos                  (22U)
11202 #define EXTI_IMR1_IM22_Msk                  (0x1UL << EXTI_IMR1_IM22_Pos)           /*!< 0x00400000 */
11203 #define EXTI_IMR1_IM22                      EXTI_IMR1_IM22_Msk                      /*!< Interrupt Mask on line 22 */
11204 #define EXTI_IMR1_IM23_Pos                  (23U)
11205 #define EXTI_IMR1_IM23_Msk                  (0x1UL << EXTI_IMR1_IM23_Pos)           /*!< 0x00800000 */
11206 #define EXTI_IMR1_IM23                      EXTI_IMR1_IM23_Msk                      /*!< Interrupt Mask on line 23 */
11207 #define EXTI_IMR1_IM24_Pos                  (24U)
11208 #define EXTI_IMR1_IM24_Msk                  (0x1UL << EXTI_IMR1_IM24_Pos)           /*!< 0x01000000 */
11209 #define EXTI_IMR1_IM24                      EXTI_IMR1_IM24_Msk                      /*!< Interrupt Mask on line 24 */
11210 #define EXTI_IMR1_IM25_Pos                  (25U)
11211 #define EXTI_IMR1_IM25_Msk                  (0x1UL << EXTI_IMR1_IM25_Pos)           /*!< 0x02000000 */
11212 #define EXTI_IMR1_IM25                      EXTI_IMR1_IM25_Msk                      /*!< Interrupt Mask on line 25 */
11213 
11214 /*******************  Bit definition for EXTI_EMR1 register  ******************/
11215 #define EXTI_EMR1_EM0_Pos                   (0U)
11216 #define EXTI_EMR1_EM0_Msk                   (0x1UL << EXTI_EMR1_EM0_Pos)            /*!< 0x00000001 */
11217 #define EXTI_EMR1_EM0                       EXTI_EMR1_EM0_Msk                       /*!< Event Mask on line 0 */
11218 #define EXTI_EMR1_EM1_Pos                   (1U)
11219 #define EXTI_EMR1_EM1_Msk                   (0x1UL << EXTI_EMR1_EM1_Pos)            /*!< 0x00000002 */
11220 #define EXTI_EMR1_EM1                       EXTI_EMR1_EM1_Msk                       /*!< Event Mask on line 1 */
11221 #define EXTI_EMR1_EM2_Pos                   (2U)
11222 #define EXTI_EMR1_EM2_Msk                   (0x1UL << EXTI_EMR1_EM2_Pos)            /*!< 0x00000004 */
11223 #define EXTI_EMR1_EM2                       EXTI_EMR1_EM2_Msk                       /*!< Event Mask on line 2 */
11224 #define EXTI_EMR1_EM3_Pos                   (3U)
11225 #define EXTI_EMR1_EM3_Msk                   (0x1UL << EXTI_EMR1_EM3_Pos)            /*!< 0x00000008 */
11226 #define EXTI_EMR1_EM3                       EXTI_EMR1_EM3_Msk                       /*!< Event Mask on line 3 */
11227 #define EXTI_EMR1_EM4_Pos                   (4U)
11228 #define EXTI_EMR1_EM4_Msk                   (0x1UL << EXTI_EMR1_EM4_Pos)            /*!< 0x00000010 */
11229 #define EXTI_EMR1_EM4                       EXTI_EMR1_EM4_Msk                       /*!< Event Mask on line 4 */
11230 #define EXTI_EMR1_EM5_Pos                   (5U)
11231 #define EXTI_EMR1_EM5_Msk                   (0x1UL << EXTI_EMR1_EM5_Pos)            /*!< 0x00000020 */
11232 #define EXTI_EMR1_EM5                       EXTI_EMR1_EM5_Msk                       /*!< Event Mask on line 5 */
11233 #define EXTI_EMR1_EM6_Pos                   (6U)
11234 #define EXTI_EMR1_EM6_Msk                   (0x1UL << EXTI_EMR1_EM6_Pos)            /*!< 0x00000040 */
11235 #define EXTI_EMR1_EM6                       EXTI_EMR1_EM6_Msk                       /*!< Event Mask on line 6 */
11236 #define EXTI_EMR1_EM7_Pos                   (7U)
11237 #define EXTI_EMR1_EM7_Msk                   (0x1UL << EXTI_EMR1_EM7_Pos)            /*!< 0x00000080 */
11238 #define EXTI_EMR1_EM7                       EXTI_EMR1_EM7_Msk                       /*!< Event Mask on line 7 */
11239 #define EXTI_EMR1_EM8_Pos                   (8U)
11240 #define EXTI_EMR1_EM8_Msk                   (0x1UL << EXTI_EMR1_EM8_Pos)            /*!< 0x00000100 */
11241 #define EXTI_EMR1_EM8                       EXTI_EMR1_EM8_Msk                       /*!< Event Mask on line 8 */
11242 #define EXTI_EMR1_EM9_Pos                   (9U)
11243 #define EXTI_EMR1_EM9_Msk                   (0x1UL << EXTI_EMR1_EM9_Pos)            /*!< 0x00000200 */
11244 #define EXTI_EMR1_EM9                       EXTI_EMR1_EM9_Msk                       /*!< Event Mask on line 9 */
11245 #define EXTI_EMR1_EM10_Pos                  (10U)
11246 #define EXTI_EMR1_EM10_Msk                  (0x1UL << EXTI_EMR1_EM10_Pos)           /*!< 0x00000400 */
11247 #define EXTI_EMR1_EM10                      EXTI_EMR1_EM10_Msk                      /*!< Event Mask on line 10 */
11248 #define EXTI_EMR1_EM11_Pos                  (11U)
11249 #define EXTI_EMR1_EM11_Msk                  (0x1UL << EXTI_EMR1_EM11_Pos)           /*!< 0x00000800 */
11250 #define EXTI_EMR1_EM11                      EXTI_EMR1_EM11_Msk                      /*!< Event Mask on line 11 */
11251 #define EXTI_EMR1_EM12_Pos                  (12U)
11252 #define EXTI_EMR1_EM12_Msk                  (0x1UL << EXTI_EMR1_EM12_Pos)           /*!< 0x00001000 */
11253 #define EXTI_EMR1_EM12                      EXTI_EMR1_EM12_Msk                      /*!< Event Mask on line 12 */
11254 #define EXTI_EMR1_EM13_Pos                  (13U)
11255 #define EXTI_EMR1_EM13_Msk                  (0x1UL << EXTI_EMR1_EM13_Pos)           /*!< 0x00002000 */
11256 #define EXTI_EMR1_EM13                      EXTI_EMR1_EM13_Msk                      /*!< Event Mask on line 13 */
11257 #define EXTI_EMR1_EM14_Pos                  (14U)
11258 #define EXTI_EMR1_EM14_Msk                  (0x1UL << EXTI_EMR1_EM14_Pos)           /*!< 0x00004000 */
11259 #define EXTI_EMR1_EM14                      EXTI_EMR1_EM14_Msk                      /*!< Event Mask on line 14 */
11260 #define EXTI_EMR1_EM15_Pos                  (15U)
11261 #define EXTI_EMR1_EM15_Msk                  (0x1UL << EXTI_EMR1_EM15_Pos)           /*!< 0x00008000 */
11262 #define EXTI_EMR1_EM15                      EXTI_EMR1_EM15_Msk                      /*!< Event Mask on line 15 */
11263 #define EXTI_EMR1_EM16_Pos                  (16U)
11264 #define EXTI_EMR1_EM16_Msk                  (0x1UL << EXTI_EMR1_EM16_Pos)           /*!< 0x00010000 */
11265 #define EXTI_EMR1_EM16                      EXTI_EMR1_EM16_Msk                      /*!< Event Mask on line 16 */
11266 #define EXTI_EMR1_EM17_Pos                  (17U)
11267 #define EXTI_EMR1_EM17_Msk                  (0x1UL << EXTI_EMR1_EM17_Pos)           /*!< 0x00020000 */
11268 #define EXTI_EMR1_EM17                      EXTI_EMR1_EM17_Msk                      /*!< Event Mask on line 17 */
11269 #define EXTI_EMR1_EM18_Pos                  (18U)
11270 #define EXTI_EMR1_EM18_Msk                  (0x1UL << EXTI_EMR1_EM18_Pos)           /*!< 0x00040000 */
11271 #define EXTI_EMR1_EM18                      EXTI_EMR1_EM18_Msk                      /*!< Event Mask on line 18 */
11272 #define EXTI_EMR1_EM19_Pos                  (19U)
11273 #define EXTI_EMR1_EM19_Msk                  (0x1UL << EXTI_EMR1_EM19_Pos)           /*!< 0x00080000 */
11274 #define EXTI_EMR1_EM19                      EXTI_EMR1_EM19_Msk                      /*!< Event Mask on line 19 */
11275 #define EXTI_EMR1_EM20_Pos                  (20U)
11276 #define EXTI_EMR1_EM20_Msk                  (0x1UL << EXTI_EMR1_EM20_Pos)           /*!< 0x00100000 */
11277 #define EXTI_EMR1_EM20                      EXTI_EMR1_EM20_Msk                      /*!< Event Mask on line 20 */
11278 #define EXTI_EMR1_EM21_Pos                  (21U)
11279 #define EXTI_EMR1_EM21_Msk                  (0x1UL << EXTI_EMR1_EM21_Pos)           /*!< 0x00200000 */
11280 #define EXTI_EMR1_EM21                      EXTI_EMR1_EM21_Msk                      /*!< Event Mask on line 21 */
11281 #define EXTI_EMR1_EM22_Pos                  (22U)
11282 #define EXTI_EMR1_EM22_Msk                  (0x1UL << EXTI_EMR1_EM22_Pos)           /*!< 0x00400000 */
11283 #define EXTI_EMR1_EM22                      EXTI_EMR1_EM22_Msk                      /*!< Event Mask on line 22 */
11284 #define EXTI_EMR1_EM23_Pos                  (23U)
11285 #define EXTI_EMR1_EM23_Msk                  (0x1UL << EXTI_EMR1_EM23_Pos)           /*!< 0x00800000 */
11286 #define EXTI_EMR1_EM23                      EXTI_EMR1_EM23_Msk                      /*!< Event Mask on line 23 */
11287 #define EXTI_EMR1_EM24_Pos                  (24U)
11288 #define EXTI_EMR1_EM24_Msk                  (0x1UL << EXTI_EMR1_EM24_Pos)           /*!< 0x01000000 */
11289 #define EXTI_EMR1_EM24                      EXTI_EMR1_EM24_Msk                      /*!< Event Mask on line 24 */
11290 #define EXTI_EMR1_EM25_Pos                  (25U)
11291 #define EXTI_EMR1_EM25_Msk                  (0x1UL << EXTI_EMR1_EM25_Pos)           /*!< 0x02000000 */
11292 #define EXTI_EMR1_EM25                      EXTI_EMR1_EM25_Msk                      /*!< Event Mask on line 25 */
11293 
11294 /******************************************************************************/
11295 /*                                                                            */
11296 /*                 Flexible Datarate Controller Area Network                  */
11297 /*                                                                            */
11298 /******************************************************************************/
11299 /*!<FDCAN control and status registers */
11300 /*****************  Bit definition for FDCAN_CREL register  *******************/
11301 #define FDCAN_CREL_DAY_Pos                  (0U)
11302 #define FDCAN_CREL_DAY_Msk                  (0xFFUL << FDCAN_CREL_DAY_Pos)          /*!< 0x000000FF */
11303 #define FDCAN_CREL_DAY                      FDCAN_CREL_DAY_Msk                      /*!<Timestamp Day                           */
11304 #define FDCAN_CREL_MON_Pos                  (8U)
11305 #define FDCAN_CREL_MON_Msk                  (0xFFUL << FDCAN_CREL_MON_Pos)          /*!< 0x0000FF00 */
11306 #define FDCAN_CREL_MON                      FDCAN_CREL_MON_Msk                      /*!<Timestamp Month                         */
11307 #define FDCAN_CREL_YEAR_Pos                 (16U)
11308 #define FDCAN_CREL_YEAR_Msk                 (0xFUL << FDCAN_CREL_YEAR_Pos)          /*!< 0x000F0000 */
11309 #define FDCAN_CREL_YEAR                     FDCAN_CREL_YEAR_Msk                     /*!<Timestamp Year                          */
11310 #define FDCAN_CREL_SUBSTEP_Pos              (20U)
11311 #define FDCAN_CREL_SUBSTEP_Msk              (0xFUL << FDCAN_CREL_SUBSTEP_Pos)       /*!< 0x00F00000 */
11312 #define FDCAN_CREL_SUBSTEP                  FDCAN_CREL_SUBSTEP_Msk                  /*!<Sub-step of Core release                */
11313 #define FDCAN_CREL_STEP_Pos                 (24U)
11314 #define FDCAN_CREL_STEP_Msk                 (0xFUL << FDCAN_CREL_STEP_Pos)          /*!< 0x0F000000 */
11315 #define FDCAN_CREL_STEP                     FDCAN_CREL_STEP_Msk                     /*!<Step of Core release                    */
11316 #define FDCAN_CREL_REL_Pos                  (28U)
11317 #define FDCAN_CREL_REL_Msk                  (0xFUL << FDCAN_CREL_REL_Pos)           /*!< 0xF0000000 */
11318 #define FDCAN_CREL_REL                      FDCAN_CREL_REL_Msk                      /*!<Core release                            */
11319 
11320 /*****************  Bit definition for FDCAN_ENDN register  *******************/
11321 #define FDCAN_ENDN_ETV_Pos                  (0U)
11322 #define FDCAN_ENDN_ETV_Msk                  (0xFFFFFFFFUL << FDCAN_ENDN_ETV_Pos)    /*!< 0xFFFFFFFF */
11323 #define FDCAN_ENDN_ETV                      FDCAN_ENDN_ETV_Msk                      /*!<Endianness Test Value                    */
11324 
11325 /*****************  Bit definition for FDCAN_DBTP register  *******************/
11326 #define FDCAN_DBTP_DSJW_Pos                 (0U)
11327 #define FDCAN_DBTP_DSJW_Msk                 (0xFUL << FDCAN_DBTP_DSJW_Pos)          /*!< 0x0000000F */
11328 #define FDCAN_DBTP_DSJW                     FDCAN_DBTP_DSJW_Msk                     /*!<Synchronization Jump Width              */
11329 #define FDCAN_DBTP_DTSEG2_Pos               (4U)
11330 #define FDCAN_DBTP_DTSEG2_Msk               (0xFUL << FDCAN_DBTP_DTSEG2_Pos)        /*!< 0x000000F0 */
11331 #define FDCAN_DBTP_DTSEG2                   FDCAN_DBTP_DTSEG2_Msk                   /*!<Data time segment after sample point    */
11332 #define FDCAN_DBTP_DTSEG1_Pos               (8U)
11333 #define FDCAN_DBTP_DTSEG1_Msk               (0x1FUL << FDCAN_DBTP_DTSEG1_Pos)       /*!< 0x00001F00 */
11334 #define FDCAN_DBTP_DTSEG1                   FDCAN_DBTP_DTSEG1_Msk                   /*!<Data time segment before sample point   */
11335 #define FDCAN_DBTP_DBRP_Pos                 (16U)
11336 #define FDCAN_DBTP_DBRP_Msk                 (0x1FUL << FDCAN_DBTP_DBRP_Pos)         /*!< 0x001F0000 */
11337 #define FDCAN_DBTP_DBRP                     FDCAN_DBTP_DBRP_Msk                     /*!<Data BIt Rate Prescaler                 */
11338 #define FDCAN_DBTP_TDC_Pos                  (23U)
11339 #define FDCAN_DBTP_TDC_Msk                  (0x1UL << FDCAN_DBTP_TDC_Pos)           /*!< 0x00800000 */
11340 #define FDCAN_DBTP_TDC                      FDCAN_DBTP_TDC_Msk                      /*!<Transceiver Delay Compensation          */
11341 
11342 /*****************  Bit definition for FDCAN_TEST register  *******************/
11343 #define FDCAN_TEST_LBCK_Pos                 (4U)
11344 #define FDCAN_TEST_LBCK_Msk                 (0x1UL << FDCAN_TEST_LBCK_Pos)          /*!< 0x00000010 */
11345 #define FDCAN_TEST_LBCK                     FDCAN_TEST_LBCK_Msk                     /*!<Loop Back mode                           */
11346 #define FDCAN_TEST_TX_Pos                   (5U)
11347 #define FDCAN_TEST_TX_Msk                   (0x3UL << FDCAN_TEST_TX_Pos)            /*!< 0x00000060 */
11348 #define FDCAN_TEST_TX                       FDCAN_TEST_TX_Msk                       /*!<Control of Transmit Pin                  */
11349 #define FDCAN_TEST_RX_Pos                   (7U)
11350 #define FDCAN_TEST_RX_Msk                   (0x1UL << FDCAN_TEST_RX_Pos)            /*!< 0x00000080 */
11351 #define FDCAN_TEST_RX                       FDCAN_TEST_RX_Msk                       /*!<Receive Pin                              */
11352 
11353 /*****************  Bit definition for FDCAN_RWD register  ********************/
11354 #define FDCAN_RWD_WDC_Pos                   (0U)
11355 #define FDCAN_RWD_WDC_Msk                   (0xFFUL << FDCAN_RWD_WDC_Pos)           /*!< 0x000000FF */
11356 #define FDCAN_RWD_WDC                       FDCAN_RWD_WDC_Msk                       /*!<Watchdog configuration                   */
11357 #define FDCAN_RWD_WDV_Pos                   (8U)
11358 #define FDCAN_RWD_WDV_Msk                   (0xFFUL << FDCAN_RWD_WDV_Pos)           /*!< 0x0000FF00 */
11359 #define FDCAN_RWD_WDV                       FDCAN_RWD_WDV_Msk                       /*!<Watchdog value                           */
11360 
11361 /*****************  Bit definition for FDCAN_CCCR register  ********************/
11362 #define FDCAN_CCCR_INIT_Pos                 (0U)
11363 #define FDCAN_CCCR_INIT_Msk                 (0x1UL << FDCAN_CCCR_INIT_Pos)          /*!< 0x00000001 */
11364 #define FDCAN_CCCR_INIT                     FDCAN_CCCR_INIT_Msk                     /*!<Initialization                           */
11365 #define FDCAN_CCCR_CCE_Pos                  (1U)
11366 #define FDCAN_CCCR_CCE_Msk                  (0x1UL << FDCAN_CCCR_CCE_Pos)           /*!< 0x00000002 */
11367 #define FDCAN_CCCR_CCE                      FDCAN_CCCR_CCE_Msk                      /*!<Configuration Change Enable              */
11368 #define FDCAN_CCCR_ASM_Pos                  (2U)
11369 #define FDCAN_CCCR_ASM_Msk                  (0x1UL << FDCAN_CCCR_ASM_Pos)           /*!< 0x00000004 */
11370 #define FDCAN_CCCR_ASM                      FDCAN_CCCR_ASM_Msk                      /*!<ASM Restricted Operation Mode            */
11371 #define FDCAN_CCCR_CSA_Pos                  (3U)
11372 #define FDCAN_CCCR_CSA_Msk                  (0x1UL << FDCAN_CCCR_CSA_Pos)           /*!< 0x00000008 */
11373 #define FDCAN_CCCR_CSA                      FDCAN_CCCR_CSA_Msk                      /*!<Clock Stop Acknowledge                   */
11374 #define FDCAN_CCCR_CSR_Pos                  (4U)
11375 #define FDCAN_CCCR_CSR_Msk                  (0x1UL << FDCAN_CCCR_CSR_Pos)           /*!< 0x00000010 */
11376 #define FDCAN_CCCR_CSR                      FDCAN_CCCR_CSR_Msk                      /*!<Clock Stop Request                       */
11377 #define FDCAN_CCCR_MON_Pos                  (5U)
11378 #define FDCAN_CCCR_MON_Msk                  (0x1UL << FDCAN_CCCR_MON_Pos)           /*!< 0x00000020 */
11379 #define FDCAN_CCCR_MON                      FDCAN_CCCR_MON_Msk                      /*!<Bus Monitoring Mode                      */
11380 #define FDCAN_CCCR_DAR_Pos                  (6U)
11381 #define FDCAN_CCCR_DAR_Msk                  (0x1UL << FDCAN_CCCR_DAR_Pos)           /*!< 0x00000040 */
11382 #define FDCAN_CCCR_DAR                      FDCAN_CCCR_DAR_Msk                      /*!<Disable Automatic Retransmission         */
11383 #define FDCAN_CCCR_TEST_Pos                 (7U)
11384 #define FDCAN_CCCR_TEST_Msk                 (0x1UL << FDCAN_CCCR_TEST_Pos)          /*!< 0x00000080 */
11385 #define FDCAN_CCCR_TEST                     FDCAN_CCCR_TEST_Msk                     /*!<Test Mode Enable                         */
11386 #define FDCAN_CCCR_FDOE_Pos                 (8U)
11387 #define FDCAN_CCCR_FDOE_Msk                 (0x1UL << FDCAN_CCCR_FDOE_Pos)          /*!< 0x00000100 */
11388 #define FDCAN_CCCR_FDOE                     FDCAN_CCCR_FDOE_Msk                     /*!<FD Operation Enable                      */
11389 #define FDCAN_CCCR_BRSE_Pos                 (9U)
11390 #define FDCAN_CCCR_BRSE_Msk                 (0x1UL << FDCAN_CCCR_BRSE_Pos)          /*!< 0x00000200 */
11391 #define FDCAN_CCCR_BRSE                     FDCAN_CCCR_BRSE_Msk                     /*!<FDCAN Bit Rate Switching                 */
11392 #define FDCAN_CCCR_PXHD_Pos                 (12U)
11393 #define FDCAN_CCCR_PXHD_Msk                 (0x1UL << FDCAN_CCCR_PXHD_Pos)          /*!< 0x00001000 */
11394 #define FDCAN_CCCR_PXHD                     FDCAN_CCCR_PXHD_Msk                     /*!<Protocol Exception Handling Disable      */
11395 #define FDCAN_CCCR_EFBI_Pos                 (13U)
11396 #define FDCAN_CCCR_EFBI_Msk                 (0x1UL << FDCAN_CCCR_EFBI_Pos)          /*!< 0x00002000 */
11397 #define FDCAN_CCCR_EFBI                     FDCAN_CCCR_EFBI_Msk                     /*!<Edge Filtering during Bus Integration    */
11398 #define FDCAN_CCCR_TXP_Pos                  (14U)
11399 #define FDCAN_CCCR_TXP_Msk                  (0x1UL << FDCAN_CCCR_TXP_Pos)           /*!< 0x00004000 */
11400 #define FDCAN_CCCR_TXP                      FDCAN_CCCR_TXP_Msk                      /*!<Two CAN bit times Pause                  */
11401 #define FDCAN_CCCR_NISO_Pos                 (15U)
11402 #define FDCAN_CCCR_NISO_Msk                 (0x1UL << FDCAN_CCCR_NISO_Pos)          /*!< 0x00008000 */
11403 #define FDCAN_CCCR_NISO                     FDCAN_CCCR_NISO_Msk                     /*!<Non ISO Operation                        */
11404 
11405 /*****************  Bit definition for FDCAN_NBTP register  ******************* */
11406 #define FDCAN_NBTP_NTSEG2_Pos               (0U)
11407 #define FDCAN_NBTP_NTSEG2_Msk               (0x7FUL << FDCAN_NBTP_NTSEG2_Pos)       /*!< 0x0000007F */
11408 #define FDCAN_NBTP_NTSEG2                   FDCAN_NBTP_NTSEG2_Msk                   /*!<Nominal Time segment after sample point  */
11409 #define FDCAN_NBTP_NTSEG1_Pos               (8U)
11410 #define FDCAN_NBTP_NTSEG1_Msk               (0xFFUL << FDCAN_NBTP_NTSEG1_Pos)       /*!< 0x0000FF00 */
11411 #define FDCAN_NBTP_NTSEG1                   FDCAN_NBTP_NTSEG1_Msk                   /*!<Nominal Time segment before sample point */
11412 #define FDCAN_NBTP_NBRP_Pos                 (16U)
11413 #define FDCAN_NBTP_NBRP_Msk                 (0x1FFUL << FDCAN_NBTP_NBRP_Pos)        /*!< 0x01FF0000 */
11414 #define FDCAN_NBTP_NBRP                     FDCAN_NBTP_NBRP_Msk                     /*!<Bit Rate Prescaler                       */
11415 #define FDCAN_NBTP_NSJW_Pos                 (25U)
11416 #define FDCAN_NBTP_NSJW_Msk                 (0x7FUL << FDCAN_NBTP_NSJW_Pos)         /*!< 0xFE000000 */
11417 #define FDCAN_NBTP_NSJW                     FDCAN_NBTP_NSJW_Msk                     /*!<Nominal (Re)Synchronization Jump Width   */
11418 
11419 /*****************  Bit definition for FDCAN_TSCC register  ********************/
11420 #define FDCAN_TSCC_TSS_Pos                  (0U)
11421 #define FDCAN_TSCC_TSS_Msk                  (0x3UL << FDCAN_TSCC_TSS_Pos)           /*!< 0x00000003 */
11422 #define FDCAN_TSCC_TSS                      FDCAN_TSCC_TSS_Msk                      /*!<Timestamp Select                         */
11423 #define FDCAN_TSCC_TCP_Pos                  (16U)
11424 #define FDCAN_TSCC_TCP_Msk                  (0xFUL << FDCAN_TSCC_TCP_Pos)           /*!< 0x000F0000 */
11425 #define FDCAN_TSCC_TCP                      FDCAN_TSCC_TCP_Msk                      /*!<Timestamp Counter Prescaler              */
11426 
11427 /*****************  Bit definition for FDCAN_TSCV register  ********************/
11428 #define FDCAN_TSCV_TSC_Pos                  (0U)
11429 #define FDCAN_TSCV_TSC_Msk                  (0xFFFFUL << FDCAN_TSCV_TSC_Pos)        /*!< 0x0000FFFF */
11430 #define FDCAN_TSCV_TSC                      FDCAN_TSCV_TSC_Msk                      /*!<Timestamp Counter                        */
11431 
11432 /*****************  Bit definition for FDCAN_TOCC register  ********************/
11433 #define FDCAN_TOCC_ETOC_Pos                 (0U)
11434 #define FDCAN_TOCC_ETOC_Msk                 (0x1UL << FDCAN_TOCC_ETOC_Pos)          /*!< 0x00000001 */
11435 #define FDCAN_TOCC_ETOC                     FDCAN_TOCC_ETOC_Msk                     /*!<Enable Timeout Counter                   */
11436 #define FDCAN_TOCC_TOS_Pos                  (1U)
11437 #define FDCAN_TOCC_TOS_Msk                  (0x3UL << FDCAN_TOCC_TOS_Pos)           /*!< 0x00000006 */
11438 #define FDCAN_TOCC_TOS                      FDCAN_TOCC_TOS_Msk                      /*!<Timeout Select                           */
11439 #define FDCAN_TOCC_TOP_Pos                  (16U)
11440 #define FDCAN_TOCC_TOP_Msk                  (0xFFFFUL << FDCAN_TOCC_TOP_Pos)        /*!< 0xFFFF0000 */
11441 #define FDCAN_TOCC_TOP                      FDCAN_TOCC_TOP_Msk                      /*!<Timeout Period                           */
11442 
11443 /*****************  Bit definition for FDCAN_TOCV register  ******************* */
11444 #define FDCAN_TOCV_TOC_Pos                  (0U)
11445 #define FDCAN_TOCV_TOC_Msk                  (0xFFFFUL << FDCAN_TOCV_TOC_Pos)        /*!< 0x0000FFFF */
11446 #define FDCAN_TOCV_TOC                      FDCAN_TOCV_TOC_Msk                      /*!<Timeout Counter                          */
11447 
11448 /*****************  Bit definition for FDCAN_ECR register  ******************** */
11449 #define FDCAN_ECR_TEC_Pos                   (0U)
11450 #define FDCAN_ECR_TEC_Msk                   (0xFFUL << FDCAN_ECR_TEC_Pos)           /*!< 0x000000FF */
11451 #define FDCAN_ECR_TEC                       FDCAN_ECR_TEC_Msk                       /*!<Transmit Error Counter                   */
11452 #define FDCAN_ECR_REC_Pos                   (8U)
11453 #define FDCAN_ECR_REC_Msk                   (0x7FUL << FDCAN_ECR_REC_Pos)           /*!< 0x00007F00 */
11454 #define FDCAN_ECR_REC                       FDCAN_ECR_REC_Msk                       /*!<Receive Error Counter                    */
11455 #define FDCAN_ECR_RP_Pos                    (15U)
11456 #define FDCAN_ECR_RP_Msk                    (0x1UL << FDCAN_ECR_RP_Pos)             /*!< 0x00008000 */
11457 #define FDCAN_ECR_RP                        FDCAN_ECR_RP_Msk                        /*!<Receive Error Passive                    */
11458 #define FDCAN_ECR_CEL_Pos                   (16U)
11459 #define FDCAN_ECR_CEL_Msk                   (0xFFUL << FDCAN_ECR_CEL_Pos)           /*!< 0x00FF0000 */
11460 #define FDCAN_ECR_CEL                       FDCAN_ECR_CEL_Msk                       /*!<CAN Error Logging                        */
11461 
11462 /*****************  Bit definition for FDCAN_PSR register  ******************** */
11463 #define FDCAN_PSR_LEC_Pos                   (0U)
11464 #define FDCAN_PSR_LEC_Msk                   (0x7UL << FDCAN_PSR_LEC_Pos)            /*!< 0x00000007 */
11465 #define FDCAN_PSR_LEC                       FDCAN_PSR_LEC_Msk                       /*!<Last Error Code                          */
11466 #define FDCAN_PSR_ACT_Pos                   (3U)
11467 #define FDCAN_PSR_ACT_Msk                   (0x3UL << FDCAN_PSR_ACT_Pos)            /*!< 0x00000018 */
11468 #define FDCAN_PSR_ACT                       FDCAN_PSR_ACT_Msk                       /*!<Activity                                 */
11469 #define FDCAN_PSR_EP_Pos                    (5U)
11470 #define FDCAN_PSR_EP_Msk                    (0x1UL << FDCAN_PSR_EP_Pos)             /*!< 0x00000020 */
11471 #define FDCAN_PSR_EP                        FDCAN_PSR_EP_Msk                        /*!<Error Passive                            */
11472 #define FDCAN_PSR_EW_Pos                    (6U)
11473 #define FDCAN_PSR_EW_Msk                    (0x1UL << FDCAN_PSR_EW_Pos)             /*!< 0x00000040 */
11474 #define FDCAN_PSR_EW                        FDCAN_PSR_EW_Msk                        /*!<Warning Status                           */
11475 #define FDCAN_PSR_BO_Pos                    (7U)
11476 #define FDCAN_PSR_BO_Msk                    (0x1UL << FDCAN_PSR_BO_Pos)             /*!< 0x00000080 */
11477 #define FDCAN_PSR_BO                        FDCAN_PSR_BO_Msk                        /*!<Bus_Off Status                           */
11478 #define FDCAN_PSR_DLEC_Pos                  (8U)
11479 #define FDCAN_PSR_DLEC_Msk                  (0x7UL << FDCAN_PSR_DLEC_Pos)           /*!< 0x00000700 */
11480 #define FDCAN_PSR_DLEC                      FDCAN_PSR_DLEC_Msk                      /*!<Data Last Error Code                     */
11481 #define FDCAN_PSR_RESI_Pos                  (11U)
11482 #define FDCAN_PSR_RESI_Msk                  (0x1UL << FDCAN_PSR_RESI_Pos)           /*!< 0x00000800 */
11483 #define FDCAN_PSR_RESI                      FDCAN_PSR_RESI_Msk                      /*!<ESI flag of last received FDCAN Message  */
11484 #define FDCAN_PSR_RBRS_Pos                  (12U)
11485 #define FDCAN_PSR_RBRS_Msk                  (0x1UL << FDCAN_PSR_RBRS_Pos)           /*!< 0x00001000 */
11486 #define FDCAN_PSR_RBRS                      FDCAN_PSR_RBRS_Msk                      /*!<BRS flag of last received FDCAN Message  */
11487 #define FDCAN_PSR_REDL_Pos                  (13U)
11488 #define FDCAN_PSR_REDL_Msk                  (0x1UL << FDCAN_PSR_REDL_Pos)           /*!< 0x00002000 */
11489 #define FDCAN_PSR_REDL                      FDCAN_PSR_REDL_Msk                      /*!<Received FDCAN Message                   */
11490 #define FDCAN_PSR_PXE_Pos                   (14U)
11491 #define FDCAN_PSR_PXE_Msk                   (0x1UL << FDCAN_PSR_PXE_Pos)            /*!< 0x00004000 */
11492 #define FDCAN_PSR_PXE                       FDCAN_PSR_PXE_Msk                       /*!<Protocol Exception Event                 */
11493 #define FDCAN_PSR_TDCV_Pos                  (16U)
11494 #define FDCAN_PSR_TDCV_Msk                  (0x7FUL << FDCAN_PSR_TDCV_Pos)          /*!< 0x007F0000 */
11495 #define FDCAN_PSR_TDCV                      FDCAN_PSR_TDCV_Msk                      /*!<Transmitter Delay Compensation Value     */
11496 
11497 /*****************  Bit definition for FDCAN_TDCR register  ******************* */
11498 #define FDCAN_TDCR_TDCF_Pos                 (0U)
11499 #define FDCAN_TDCR_TDCF_Msk                 (0x7FUL << FDCAN_TDCR_TDCF_Pos)         /*!< 0x0000007F */
11500 #define FDCAN_TDCR_TDCF                     FDCAN_TDCR_TDCF_Msk                     /*!<Transmitter Delay Compensation Filter    */
11501 #define FDCAN_TDCR_TDCO_Pos                 (8U)
11502 #define FDCAN_TDCR_TDCO_Msk                 (0x7FUL << FDCAN_TDCR_TDCO_Pos)         /*!< 0x00007F00 */
11503 #define FDCAN_TDCR_TDCO                     FDCAN_TDCR_TDCO_Msk                     /*!<Transmitter Delay Compensation Offset    */
11504 
11505 /*****************  Bit definition for FDCAN_IR register  ********************* */
11506 #define FDCAN_IR_RF0N_Pos                   (0U)
11507 #define FDCAN_IR_RF0N_Msk                   (0x1UL << FDCAN_IR_RF0N_Pos)            /*!< 0x00000001 */
11508 #define FDCAN_IR_RF0N                       FDCAN_IR_RF0N_Msk                       /*!<Rx FIFO 0 New Message                    */
11509 #define FDCAN_IR_RF0F_Pos                   (1U)
11510 #define FDCAN_IR_RF0F_Msk                   (0x1UL << FDCAN_IR_RF0F_Pos)            /*!< 0x00000002 */
11511 #define FDCAN_IR_RF0F                       FDCAN_IR_RF0F_Msk                       /*!<Rx FIFO 0 Full                           */
11512 #define FDCAN_IR_RF0L_Pos                   (2U)
11513 #define FDCAN_IR_RF0L_Msk                   (0x1UL << FDCAN_IR_RF0L_Pos)            /*!< 0x00000004 */
11514 #define FDCAN_IR_RF0L                       FDCAN_IR_RF0L_Msk                       /*!<Rx FIFO 0 Message Lost                   */
11515 #define FDCAN_IR_RF1N_Pos                   (3U)
11516 #define FDCAN_IR_RF1N_Msk                   (0x1UL << FDCAN_IR_RF1N_Pos)            /*!< 0x00000008 */
11517 #define FDCAN_IR_RF1N                       FDCAN_IR_RF1N_Msk                       /*!<Rx FIFO 1 New Message                    */
11518 #define FDCAN_IR_RF1F_Pos                   (4U)
11519 #define FDCAN_IR_RF1F_Msk                   (0x1UL << FDCAN_IR_RF1F_Pos)            /*!< 0x00000010 */
11520 #define FDCAN_IR_RF1F                       FDCAN_IR_RF1F_Msk                       /*!<Rx FIFO 1 Full                           */
11521 #define FDCAN_IR_RF1L_Pos                   (5U)
11522 #define FDCAN_IR_RF1L_Msk                   (0x1UL << FDCAN_IR_RF1L_Pos)            /*!< 0x00000020 */
11523 #define FDCAN_IR_RF1L                       FDCAN_IR_RF1L_Msk                       /*!<Rx FIFO 1 Message Lost                   */
11524 #define FDCAN_IR_HPM_Pos                    (6U)
11525 #define FDCAN_IR_HPM_Msk                    (0x1UL << FDCAN_IR_HPM_Pos)             /*!< 0x00000040 */
11526 #define FDCAN_IR_HPM                        FDCAN_IR_HPM_Msk                        /*!<High Priority Message                    */
11527 #define FDCAN_IR_TC_Pos                     (7U)
11528 #define FDCAN_IR_TC_Msk                     (0x1UL << FDCAN_IR_TC_Pos)              /*!< 0x00000080 */
11529 #define FDCAN_IR_TC                         FDCAN_IR_TC_Msk                         /*!<Transmission Completed                   */
11530 #define FDCAN_IR_TCF_Pos                    (8U)
11531 #define FDCAN_IR_TCF_Msk                    (0x1UL << FDCAN_IR_TCF_Pos)             /*!< 0x00000100 */
11532 #define FDCAN_IR_TCF                        FDCAN_IR_TCF_Msk                        /*!<Transmission Cancellation Finished       */
11533 #define FDCAN_IR_TFE_Pos                    (9U)
11534 #define FDCAN_IR_TFE_Msk                    (0x1UL << FDCAN_IR_TFE_Pos)             /*!< 0x00000200 */
11535 #define FDCAN_IR_TFE                        FDCAN_IR_TFE_Msk                        /*!<Tx FIFO Empty                            */
11536 #define FDCAN_IR_TEFN_Pos                   (10U)
11537 #define FDCAN_IR_TEFN_Msk                   (0x1UL << FDCAN_IR_TEFN_Pos)            /*!< 0x00000400 */
11538 #define FDCAN_IR_TEFN                       FDCAN_IR_TEFN_Msk                       /*!<Tx Event FIFO New Entry                  */
11539 #define FDCAN_IR_TEFF_Pos                   (11U)
11540 #define FDCAN_IR_TEFF_Msk                   (0x1UL << FDCAN_IR_TEFF_Pos)            /*!< 0x00000800 */
11541 #define FDCAN_IR_TEFF                       FDCAN_IR_TEFF_Msk                       /*!<Tx Event FIFO Full                       */
11542 #define FDCAN_IR_TEFL_Pos                   (12U)
11543 #define FDCAN_IR_TEFL_Msk                   (0x1UL << FDCAN_IR_TEFL_Pos)            /*!< 0x00001000 */
11544 #define FDCAN_IR_TEFL                       FDCAN_IR_TEFL_Msk                       /*!<Tx Event FIFO Element Lost               */
11545 #define FDCAN_IR_TSW_Pos                    (13U)
11546 #define FDCAN_IR_TSW_Msk                    (0x1UL << FDCAN_IR_TSW_Pos)             /*!< 0x00002000 */
11547 #define FDCAN_IR_TSW                        FDCAN_IR_TSW_Msk                        /*!<Timestamp Wraparound                     */
11548 #define FDCAN_IR_MRAF_Pos                   (14U)
11549 #define FDCAN_IR_MRAF_Msk                   (0x1UL << FDCAN_IR_MRAF_Pos)            /*!< 0x00004000 */
11550 #define FDCAN_IR_MRAF                       FDCAN_IR_MRAF_Msk                       /*!<Message RAM Access Failure               */
11551 #define FDCAN_IR_TOO_Pos                    (15U)
11552 #define FDCAN_IR_TOO_Msk                    (0x1UL << FDCAN_IR_TOO_Pos)             /*!< 0x00008000 */
11553 #define FDCAN_IR_TOO                        FDCAN_IR_TOO_Msk                        /*!<Timeout Occurred                         */
11554 #define FDCAN_IR_ELO_Pos                    (16U)
11555 #define FDCAN_IR_ELO_Msk                    (0x1UL << FDCAN_IR_ELO_Pos)             /*!< 0x00010000 */
11556 #define FDCAN_IR_ELO                        FDCAN_IR_ELO_Msk                        /*!<Error Logging Overflow                   */
11557 #define FDCAN_IR_EP_Pos                     (17U)
11558 #define FDCAN_IR_EP_Msk                     (0x1UL << FDCAN_IR_EP_Pos)              /*!< 0x00020000 */
11559 #define FDCAN_IR_EP                         FDCAN_IR_EP_Msk                         /*!<Error Passive                            */
11560 #define FDCAN_IR_EW_Pos                     (18U)
11561 #define FDCAN_IR_EW_Msk                     (0x1UL << FDCAN_IR_EW_Pos)              /*!< 0x00040000 */
11562 #define FDCAN_IR_EW                         FDCAN_IR_EW_Msk                         /*!<Warning Status                           */
11563 #define FDCAN_IR_BO_Pos                     (19U)
11564 #define FDCAN_IR_BO_Msk                     (0x1UL << FDCAN_IR_BO_Pos)              /*!< 0x00080000 */
11565 #define FDCAN_IR_BO                         FDCAN_IR_BO_Msk                         /*!<Bus_Off Status                           */
11566 #define FDCAN_IR_WDI_Pos                    (20U)
11567 #define FDCAN_IR_WDI_Msk                    (0x1UL << FDCAN_IR_WDI_Pos)             /*!< 0x00100000 */
11568 #define FDCAN_IR_WDI                        FDCAN_IR_WDI_Msk                        /*!<Watchdog Interrupt                       */
11569 #define FDCAN_IR_PEA_Pos                    (21U)
11570 #define FDCAN_IR_PEA_Msk                    (0x1UL << FDCAN_IR_PEA_Pos)             /*!< 0x00200000 */
11571 #define FDCAN_IR_PEA                        FDCAN_IR_PEA_Msk                        /*!<Protocol Error in Arbitration Phase      */
11572 #define FDCAN_IR_PED_Pos                    (22U)
11573 #define FDCAN_IR_PED_Msk                    (0x1UL << FDCAN_IR_PED_Pos)             /*!< 0x00400000 */
11574 #define FDCAN_IR_PED                        FDCAN_IR_PED_Msk                        /*!<Protocol Error in Data Phase             */
11575 #define FDCAN_IR_ARA_Pos                    (23U)
11576 #define FDCAN_IR_ARA_Msk                    (0x1UL << FDCAN_IR_ARA_Pos)             /*!< 0x00800000 */
11577 #define FDCAN_IR_ARA                        FDCAN_IR_ARA_Msk                        /*!<Access to Reserved Address               */
11578 
11579 /*****************  Bit definition for FDCAN_IE register  ********************* */
11580 #define FDCAN_IE_RF0NE_Pos                  (0U)
11581 #define FDCAN_IE_RF0NE_Msk                  (0x1UL << FDCAN_IE_RF0NE_Pos)           /*!< 0x00000001 */
11582 #define FDCAN_IE_RF0NE                      FDCAN_IE_RF0NE_Msk                      /*!<Rx FIFO 0 New Message Enable             */
11583 #define FDCAN_IE_RF0FE_Pos                  (1U)
11584 #define FDCAN_IE_RF0FE_Msk                  (0x1UL << FDCAN_IE_RF0FE_Pos)           /*!< 0x00000002 */
11585 #define FDCAN_IE_RF0FE                      FDCAN_IE_RF0FE_Msk                      /*!<Rx FIFO 0 Full Enable                    */
11586 #define FDCAN_IE_RF0LE_Pos                  (2U)
11587 #define FDCAN_IE_RF0LE_Msk                  (0x1UL << FDCAN_IE_RF0LE_Pos)           /*!< 0x00000004 */
11588 #define FDCAN_IE_RF0LE                      FDCAN_IE_RF0LE_Msk                      /*!<Rx FIFO 0 Message Lost Enable            */
11589 #define FDCAN_IE_RF1NE_Pos                  (3U)
11590 #define FDCAN_IE_RF1NE_Msk                  (0x1UL << FDCAN_IE_RF1NE_Pos)           /*!< 0x00000008 */
11591 #define FDCAN_IE_RF1NE                      FDCAN_IE_RF1NE_Msk                      /*!<Rx FIFO 1 New Message Enable             */
11592 #define FDCAN_IE_RF1FE_Pos                  (4U)
11593 #define FDCAN_IE_RF1FE_Msk                  (0x1UL << FDCAN_IE_RF1FE_Pos)           /*!< 0x00000010 */
11594 #define FDCAN_IE_RF1FE                      FDCAN_IE_RF1FE_Msk                      /*!<Rx FIFO 1 Full Enable                    */
11595 #define FDCAN_IE_RF1LE_Pos                  (5U)
11596 #define FDCAN_IE_RF1LE_Msk                  (0x1UL << FDCAN_IE_RF1LE_Pos)           /*!< 0x00000020 */
11597 #define FDCAN_IE_RF1LE                      FDCAN_IE_RF1LE_Msk                      /*!<Rx FIFO 1 Message Lost Enable            */
11598 #define FDCAN_IE_HPME_Pos                   (6U)
11599 #define FDCAN_IE_HPME_Msk                   (0x1UL << FDCAN_IE_HPME_Pos)            /*!< 0x00000040 */
11600 #define FDCAN_IE_HPME                       FDCAN_IE_HPME_Msk                       /*!<High Priority Message Enable             */
11601 #define FDCAN_IE_TCE_Pos                    (7U)
11602 #define FDCAN_IE_TCE_Msk                    (0x1UL << FDCAN_IE_TCE_Pos)             /*!< 0x00000080 */
11603 #define FDCAN_IE_TCE                        FDCAN_IE_TCE_Msk                        /*!<Transmission Completed Enable            */
11604 #define FDCAN_IE_TCFE_Pos                   (8U)
11605 #define FDCAN_IE_TCFE_Msk                   (0x1UL << FDCAN_IE_TCFE_Pos)            /*!< 0x00000100 */
11606 #define FDCAN_IE_TCFE                       FDCAN_IE_TCFE_Msk                       /*!<Transmission Cancellation Finished Enable*/
11607 #define FDCAN_IE_TFEE_Pos                   (9U)
11608 #define FDCAN_IE_TFEE_Msk                   (0x1UL << FDCAN_IE_TFEE_Pos)            /*!< 0x00000200 */
11609 #define FDCAN_IE_TFEE                       FDCAN_IE_TFEE_Msk                       /*!<Tx FIFO Empty Enable                     */
11610 #define FDCAN_IE_TEFNE_Pos                  (10U)
11611 #define FDCAN_IE_TEFNE_Msk                  (0x1UL << FDCAN_IE_TEFNE_Pos)           /*!< 0x00000400 */
11612 #define FDCAN_IE_TEFNE                      FDCAN_IE_TEFNE_Msk                      /*!<Tx Event FIFO New Entry Enable           */
11613 #define FDCAN_IE_TEFFE_Pos                  (11U)
11614 #define FDCAN_IE_TEFFE_Msk                  (0x1UL << FDCAN_IE_TEFFE_Pos)           /*!< 0x00000800 */
11615 #define FDCAN_IE_TEFFE                      FDCAN_IE_TEFFE_Msk                      /*!<Tx Event FIFO Full Enable                */
11616 #define FDCAN_IE_TEFLE_Pos                  (12U)
11617 #define FDCAN_IE_TEFLE_Msk                  (0x1UL << FDCAN_IE_TEFLE_Pos)           /*!< 0x00001000 */
11618 #define FDCAN_IE_TEFLE                      FDCAN_IE_TEFLE_Msk                      /*!<Tx Event FIFO Element Lost Enable        */
11619 #define FDCAN_IE_TSWE_Pos                   (13U)
11620 #define FDCAN_IE_TSWE_Msk                   (0x1UL << FDCAN_IE_TSWE_Pos)            /*!< 0x00002000 */
11621 #define FDCAN_IE_TSWE                       FDCAN_IE_TSWE_Msk                       /*!<Timestamp Wraparound Enable              */
11622 #define FDCAN_IE_MRAFE_Pos                  (14U)
11623 #define FDCAN_IE_MRAFE_Msk                  (0x1UL << FDCAN_IE_MRAFE_Pos)           /*!< 0x00004000 */
11624 #define FDCAN_IE_MRAFE                      FDCAN_IE_MRAFE_Msk                      /*!<Message RAM Access Failure Enable        */
11625 #define FDCAN_IE_TOOE_Pos                   (15U)
11626 #define FDCAN_IE_TOOE_Msk                   (0x1UL << FDCAN_IE_TOOE_Pos)            /*!< 0x00008000 */
11627 #define FDCAN_IE_TOOE                       FDCAN_IE_TOOE_Msk                       /*!<Timeout Occurred Enable                  */
11628 #define FDCAN_IE_ELOE_Pos                   (16U)
11629 #define FDCAN_IE_ELOE_Msk                   (0x1UL << FDCAN_IE_ELOE_Pos)            /*!< 0x00010000 */
11630 #define FDCAN_IE_ELOE                       FDCAN_IE_ELOE_Msk                       /*!<Error Logging Overflow Enable            */
11631 #define FDCAN_IE_EPE_Pos                    (17U)
11632 #define FDCAN_IE_EPE_Msk                    (0x1UL << FDCAN_IE_EPE_Pos)             /*!< 0x00020000 */
11633 #define FDCAN_IE_EPE                        FDCAN_IE_EPE_Msk                        /*!<Error Passive Enable                     */
11634 #define FDCAN_IE_EWE_Pos                    (18U)
11635 #define FDCAN_IE_EWE_Msk                    (0x1UL << FDCAN_IE_EWE_Pos)             /*!< 0x00040000 */
11636 #define FDCAN_IE_EWE                        FDCAN_IE_EWE_Msk                        /*!<Warning Status Enable                    */
11637 #define FDCAN_IE_BOE_Pos                    (19U)
11638 #define FDCAN_IE_BOE_Msk                    (0x1UL << FDCAN_IE_BOE_Pos)             /*!< 0x00080000 */
11639 #define FDCAN_IE_BOE                        FDCAN_IE_BOE_Msk                        /*!<Bus_Off Status Enable                    */
11640 #define FDCAN_IE_WDIE_Pos                   (20U)
11641 #define FDCAN_IE_WDIE_Msk                   (0x1UL << FDCAN_IE_WDIE_Pos)            /*!< 0x00100000 */
11642 #define FDCAN_IE_WDIE                       FDCAN_IE_WDIE_Msk                       /*!<Watchdog Interrupt Enable                */
11643 #define FDCAN_IE_PEAE_Pos                   (21U)
11644 #define FDCAN_IE_PEAE_Msk                   (0x1UL << FDCAN_IE_PEAE_Pos)            /*!< 0x00200000 */
11645 #define FDCAN_IE_PEAE                       FDCAN_IE_PEAE_Msk                       /*!<Protocol Error in Arbitration Phase Enable*/
11646 #define FDCAN_IE_PEDE_Pos                   (22U)
11647 #define FDCAN_IE_PEDE_Msk                   (0x1UL << FDCAN_IE_PEDE_Pos)            /*!< 0x00400000 */
11648 #define FDCAN_IE_PEDE                       FDCAN_IE_PEDE_Msk                       /*!<Protocol Error in Data Phase Enable      */
11649 #define FDCAN_IE_ARAE_Pos                   (23U)
11650 #define FDCAN_IE_ARAE_Msk                   (0x1UL << FDCAN_IE_ARAE_Pos)            /*!< 0x00800000 */
11651 #define FDCAN_IE_ARAE                       FDCAN_IE_ARAE_Msk                       /*!<Access to Reserved Address Enable        */
11652 
11653 /*****************  Bit definition for FDCAN_ILS register  ******************** **/
11654 #define FDCAN_ILS_RXFIFO0_Pos               (0U)
11655 #define FDCAN_ILS_RXFIFO0_Msk               (0x1UL << FDCAN_ILS_RXFIFO0_Pos)        /*!< 0x00000001 */
11656 #define FDCAN_ILS_RXFIFO0                   FDCAN_ILS_RXFIFO0_Msk                   /*!<Rx FIFO 0 Message Lost
11657                                                                                         Rx FIFO 0 is Full
11658                                                                                         Rx FIFO 0 Has New Message                */
11659 #define FDCAN_ILS_RXFIFO1_Pos               (1U)
11660 #define FDCAN_ILS_RXFIFO1_Msk               (0x1UL << FDCAN_ILS_RXFIFO1_Pos)        /*!< 0x00000002 */
11661 #define FDCAN_ILS_RXFIFO1                   FDCAN_ILS_RXFIFO1_Msk                   /*!<Rx FIFO 1 Message Lost
11662                                                                                         Rx FIFO 1 is Full
11663                                                                                         Rx FIFO 1 Has New Message                */
11664 #define FDCAN_ILS_SMSG_Pos                  (2U)
11665 #define FDCAN_ILS_SMSG_Msk                  (0x1UL << FDCAN_ILS_SMSG_Pos)           /*!< 0x00000004 */
11666 #define FDCAN_ILS_SMSG                      FDCAN_ILS_SMSG_Msk                      /*!<Transmission Cancellation Finished
11667                                                                                         Transmission Completed
11668                                                                                         High Priority Message                    */
11669 #define FDCAN_ILS_TFERR_Pos                 (3U)
11670 #define FDCAN_ILS_TFERR_Msk                 (0x1UL << FDCAN_ILS_TFERR_Pos)          /*!< 0x00000008 */
11671 #define FDCAN_ILS_TFERR                     FDCAN_ILS_TFERR_Msk                     /*!<Tx Event FIFO Element Lost
11672                                                                                         Tx Event FIFO Full
11673                                                                                         Tx Event FIFO New Entry
11674                                                                                         Tx FIFO Empty Interrupt Line             */
11675 #define FDCAN_ILS_MISC_Pos                  (4U)
11676 #define FDCAN_ILS_MISC_Msk                  (0x1UL << FDCAN_ILS_MISC_Pos)           /*!< 0x00000010 */
11677 #define FDCAN_ILS_MISC                      FDCAN_ILS_MISC_Msk                      /*!<Timeout Occurred
11678                                                                                         Message RAM Access Failure
11679                                                                                         Timestamp Wraparound                    */
11680 #define FDCAN_ILS_BERR_Pos                  (5U)
11681 #define FDCAN_ILS_BERR_Msk                  (0x1UL << FDCAN_ILS_BERR_Pos)           /*!< 0x00000020 */
11682 #define FDCAN_ILS_BERR                      FDCAN_ILS_BERR_Msk                      /*!<Error Passive
11683                                                                                         Error Logging Overflow                   */
11684 #define FDCAN_ILS_PERR_Pos                  (6U)
11685 #define FDCAN_ILS_PERR_Msk                  (0x1UL << FDCAN_ILS_PERR_Pos)           /*!< 0x00000040 */
11686 #define FDCAN_ILS_PERR                      FDCAN_ILS_PERR_Msk                      /*!<Access to Reserved Address Line
11687                                                                                         Protocol Error in Data Phase Line
11688                                                                                         Protocol Error in Arbitration Phase Line
11689                                                                                         Watchdog Interrupt Line
11690                                                                                         Bus_Off Status
11691                                                                                         Warning Status                           */
11692 
11693 /*****************  Bit definition for FDCAN_ILE register  ******************** **/
11694 #define FDCAN_ILE_EINT0_Pos                 (0U)
11695 #define FDCAN_ILE_EINT0_Msk                 (0x1UL << FDCAN_ILE_EINT0_Pos)          /*!< 0x00000001 */
11696 #define FDCAN_ILE_EINT0                     FDCAN_ILE_EINT0_Msk                     /*!<Enable Interrupt Line 0                  */
11697 #define FDCAN_ILE_EINT1_Pos                 (1U)
11698 #define FDCAN_ILE_EINT1_Msk                 (0x1UL << FDCAN_ILE_EINT1_Pos)          /*!< 0x00000002 */
11699 #define FDCAN_ILE_EINT1                     FDCAN_ILE_EINT1_Msk                     /*!<Enable Interrupt Line 1                  */
11700 
11701 /*****************  Bit definition for FDCAN_RXGFC register  ****************** **/
11702 #define FDCAN_RXGFC_RRFE_Pos                (0U)
11703 #define FDCAN_RXGFC_RRFE_Msk                (0x1UL << FDCAN_RXGFC_RRFE_Pos)         /*!< 0x00000001 */
11704 #define FDCAN_RXGFC_RRFE                    FDCAN_RXGFC_RRFE_Msk                    /*!<Reject Remote Frames Extended            */
11705 #define FDCAN_RXGFC_RRFS_Pos                (1U)
11706 #define FDCAN_RXGFC_RRFS_Msk                (0x1UL << FDCAN_RXGFC_RRFS_Pos)         /*!< 0x00000002 */
11707 #define FDCAN_RXGFC_RRFS                    FDCAN_RXGFC_RRFS_Msk                    /*!<Reject Remote Frames Standard            */
11708 #define FDCAN_RXGFC_ANFE_Pos                (2U)
11709 #define FDCAN_RXGFC_ANFE_Msk                (0x3UL << FDCAN_RXGFC_ANFE_Pos)         /*!< 0x0000000C */
11710 #define FDCAN_RXGFC_ANFE                    FDCAN_RXGFC_ANFE_Msk                    /*!<Accept Non-matching Frames Extended      */
11711 #define FDCAN_RXGFC_ANFS_Pos                (4U)
11712 #define FDCAN_RXGFC_ANFS_Msk                (0x3UL << FDCAN_RXGFC_ANFS_Pos)         /*!< 0x00000030 */
11713 #define FDCAN_RXGFC_ANFS                    FDCAN_RXGFC_ANFS_Msk                    /*!<Accept Non-matching Frames Standard      */
11714 #define FDCAN_RXGFC_F1OM_Pos                (8U)
11715 #define FDCAN_RXGFC_F1OM_Msk                (0x1UL << FDCAN_RXGFC_F1OM_Pos)         /*!< 0x00000100 */
11716 #define FDCAN_RXGFC_F1OM                    FDCAN_RXGFC_F1OM_Msk                    /*!<FIFO 1 operation mode                    */
11717 #define FDCAN_RXGFC_F0OM_Pos                (9U)
11718 #define FDCAN_RXGFC_F0OM_Msk                (0x1UL << FDCAN_RXGFC_F0OM_Pos)         /*!< 0x00000200 */
11719 #define FDCAN_RXGFC_F0OM                    FDCAN_RXGFC_F0OM_Msk                    /*!<FIFO 0 operation mode                    */
11720 #define FDCAN_RXGFC_LSS_Pos                 (16U)
11721 #define FDCAN_RXGFC_LSS_Msk                 (0x1FUL << FDCAN_RXGFC_LSS_Pos)         /*!< 0x001F0000 */
11722 #define FDCAN_RXGFC_LSS                     FDCAN_RXGFC_LSS_Msk                     /*!<List Size Standard                       */
11723 #define FDCAN_RXGFC_LSE_Pos                 (24U)
11724 #define FDCAN_RXGFC_LSE_Msk                 (0xFUL << FDCAN_RXGFC_LSE_Pos)          /*!< 0x0F000000 */
11725 #define FDCAN_RXGFC_LSE                     FDCAN_RXGFC_LSE_Msk                     /*!<List Size Extended                       */
11726 
11727 /*****************  Bit definition for FDCAN_XIDAM register  ****************** **/
11728 #define FDCAN_XIDAM_EIDM_Pos                (0U)
11729 #define FDCAN_XIDAM_EIDM_Msk                (0x1FFFFFFFUL << FDCAN_XIDAM_EIDM_Pos)  /*!< 0x1FFFFFFF */
11730 #define FDCAN_XIDAM_EIDM                    FDCAN_XIDAM_EIDM_Msk                    /*!<Extended ID Mask                         */
11731 
11732 /*****************  Bit definition for FDCAN_HPMS register  ******************* **/
11733 #define FDCAN_HPMS_BIDX_Pos                 (0U)
11734 #define FDCAN_HPMS_BIDX_Msk                 (0x7UL << FDCAN_HPMS_BIDX_Pos)          /*!< 0x00000007 */
11735 #define FDCAN_HPMS_BIDX                     FDCAN_HPMS_BIDX_Msk                     /*!<Buffer Index                             */
11736 #define FDCAN_HPMS_MSI_Pos                  (6U)
11737 #define FDCAN_HPMS_MSI_Msk                  (0x3UL << FDCAN_HPMS_MSI_Pos)           /*!< 0x000000C0 */
11738 #define FDCAN_HPMS_MSI                      FDCAN_HPMS_MSI_Msk                      /*!<Message Storage Indicator                */
11739 #define FDCAN_HPMS_FIDX_Pos                 (8U)
11740 #define FDCAN_HPMS_FIDX_Msk                 (0x1FUL << FDCAN_HPMS_FIDX_Pos)         /*!< 0x00001F00 */
11741 #define FDCAN_HPMS_FIDX                     FDCAN_HPMS_FIDX_Msk                     /*!<Filter Index                             */
11742 #define FDCAN_HPMS_FLST_Pos                 (15U)
11743 #define FDCAN_HPMS_FLST_Msk                 (0x1UL << FDCAN_HPMS_FLST_Pos)          /*!< 0x00008000 */
11744 #define FDCAN_HPMS_FLST                     FDCAN_HPMS_FLST_Msk                     /*!<Filter List                              */
11745 
11746 /*****************  Bit definition for FDCAN_RXF0S register  ****************** **/
11747 #define FDCAN_RXF0S_F0FL_Pos                (0U)
11748 #define FDCAN_RXF0S_F0FL_Msk                (0xFUL << FDCAN_RXF0S_F0FL_Pos)         /*!< 0x0000000F */
11749 #define FDCAN_RXF0S_F0FL                    FDCAN_RXF0S_F0FL_Msk                    /*!<Rx FIFO 0 Fill Level                     */
11750 #define FDCAN_RXF0S_F0GI_Pos                (8U)
11751 #define FDCAN_RXF0S_F0GI_Msk                (0x3UL << FDCAN_RXF0S_F0GI_Pos)         /*!< 0x00000300 */
11752 #define FDCAN_RXF0S_F0GI                    FDCAN_RXF0S_F0GI_Msk                    /*!<Rx FIFO 0 Get Index                      */
11753 #define FDCAN_RXF0S_F0PI_Pos                (16U)
11754 #define FDCAN_RXF0S_F0PI_Msk                (0x3UL << FDCAN_RXF0S_F0PI_Pos)         /*!< 0x00030000 */
11755 #define FDCAN_RXF0S_F0PI                    FDCAN_RXF0S_F0PI_Msk                    /*!<Rx FIFO 0 Put Index                      */
11756 #define FDCAN_RXF0S_F0F_Pos                 (24U)
11757 #define FDCAN_RXF0S_F0F_Msk                 (0x1UL << FDCAN_RXF0S_F0F_Pos)          /*!< 0x01000000 */
11758 #define FDCAN_RXF0S_F0F                     FDCAN_RXF0S_F0F_Msk                     /*!<Rx FIFO 0 Full                           */
11759 #define FDCAN_RXF0S_RF0L_Pos                (25U)
11760 #define FDCAN_RXF0S_RF0L_Msk                (0x1UL << FDCAN_RXF0S_RF0L_Pos)         /*!< 0x02000000 */
11761 #define FDCAN_RXF0S_RF0L                    FDCAN_RXF0S_RF0L_Msk                    /*!<Rx FIFO 0 Message Lost                   */
11762 
11763 /*****************  Bit definition for FDCAN_RXF0A register  ****************** **/
11764 #define FDCAN_RXF0A_F0AI_Pos                (0U)
11765 #define FDCAN_RXF0A_F0AI_Msk                (0x7UL << FDCAN_RXF0A_F0AI_Pos)         /*!< 0x00000007 */
11766 #define FDCAN_RXF0A_F0AI                    FDCAN_RXF0A_F0AI_Msk                    /*!<Rx FIFO 0 Acknowledge Index              */
11767 
11768 /*****************  Bit definition for FDCAN_RXF1S register  ****************** **/
11769 #define FDCAN_RXF1S_F1FL_Pos                (0U)
11770 #define FDCAN_RXF1S_F1FL_Msk                (0xFUL << FDCAN_RXF1S_F1FL_Pos)         /*!< 0x0000000F */
11771 #define FDCAN_RXF1S_F1FL                    FDCAN_RXF1S_F1FL_Msk                    /*!<Rx FIFO 1 Fill Level                     */
11772 #define FDCAN_RXF1S_F1GI_Pos                (8U)
11773 #define FDCAN_RXF1S_F1GI_Msk                (0x3UL << FDCAN_RXF1S_F1GI_Pos)         /*!< 0x00000300 */
11774 #define FDCAN_RXF1S_F1GI                    FDCAN_RXF1S_F1GI_Msk                    /*!<Rx FIFO 1 Get Index                      */
11775 #define FDCAN_RXF1S_F1PI_Pos                (16U)
11776 #define FDCAN_RXF1S_F1PI_Msk                (0x3UL << FDCAN_RXF1S_F1PI_Pos)         /*!< 0x00030000 */
11777 #define FDCAN_RXF1S_F1PI                    FDCAN_RXF1S_F1PI_Msk                    /*!<Rx FIFO 1 Put Index                      */
11778 #define FDCAN_RXF1S_F1F_Pos                 (24U)
11779 #define FDCAN_RXF1S_F1F_Msk                 (0x1UL << FDCAN_RXF1S_F1F_Pos)          /*!< 0x01000000 */
11780 #define FDCAN_RXF1S_F1F                     FDCAN_RXF1S_F1F_Msk                     /*!<Rx FIFO 1 Full                           */
11781 #define FDCAN_RXF1S_RF1L_Pos                (25U)
11782 #define FDCAN_RXF1S_RF1L_Msk                (0x1UL << FDCAN_RXF1S_RF1L_Pos)         /*!< 0x02000000 */
11783 #define FDCAN_RXF1S_RF1L                    FDCAN_RXF1S_RF1L_Msk                    /*!<Rx FIFO 1 Message Lost                   */
11784 
11785 /*****************  Bit definition for FDCAN_RXF1A register  ****************** **/
11786 #define FDCAN_RXF1A_F1AI_Pos                (0U)
11787 #define FDCAN_RXF1A_F1AI_Msk                (0x7UL << FDCAN_RXF1A_F1AI_Pos)         /*!< 0x00000007 */
11788 #define FDCAN_RXF1A_F1AI                    FDCAN_RXF1A_F1AI_Msk                    /*!<Rx FIFO 1 Acknowledge Index              */
11789 
11790 /*****************  Bit definition for FDCAN_TXBC register  ******************* **/
11791 #define FDCAN_TXBC_TFQM_Pos                 (24U)
11792 #define FDCAN_TXBC_TFQM_Msk                 (0x1UL << FDCAN_TXBC_TFQM_Pos)          /*!< 0x01000000 */
11793 #define FDCAN_TXBC_TFQM                     FDCAN_TXBC_TFQM_Msk                     /*!<Tx FIFO/Queue Mode                       */
11794 
11795 /*****************  Bit definition for FDCAN_TXFQS register  ****************** ***/
11796 #define FDCAN_TXFQS_TFFL_Pos                (0U)
11797 #define FDCAN_TXFQS_TFFL_Msk                (0x7UL << FDCAN_TXFQS_TFFL_Pos)         /*!< 0x00000007 */
11798 #define FDCAN_TXFQS_TFFL                    FDCAN_TXFQS_TFFL_Msk                    /*!<Tx FIFO Free Level                       */
11799 #define FDCAN_TXFQS_TFGI_Pos                (8U)
11800 #define FDCAN_TXFQS_TFGI_Msk                (0x3UL << FDCAN_TXFQS_TFGI_Pos)         /*!< 0x00000300 */
11801 #define FDCAN_TXFQS_TFGI                    FDCAN_TXFQS_TFGI_Msk                    /*!<Tx FIFO Get Index                        */
11802 #define FDCAN_TXFQS_TFQPI_Pos               (16U)
11803 #define FDCAN_TXFQS_TFQPI_Msk               (0x3UL << FDCAN_TXFQS_TFQPI_Pos)        /*!< 0x00030000 */
11804 #define FDCAN_TXFQS_TFQPI                   FDCAN_TXFQS_TFQPI_Msk                   /*!<Tx FIFO/Queue Put Index                  */
11805 #define FDCAN_TXFQS_TFQF_Pos                (21U)
11806 #define FDCAN_TXFQS_TFQF_Msk                (0x1UL << FDCAN_TXFQS_TFQF_Pos)         /*!< 0x00200000 */
11807 #define FDCAN_TXFQS_TFQF                    FDCAN_TXFQS_TFQF_Msk                    /*!<Tx FIFO/Queue Full                       */
11808 
11809 /*****************  Bit definition for FDCAN_TXBRP register  ****************** ***/
11810 #define FDCAN_TXBRP_TRP_Pos                 (0U)
11811 #define FDCAN_TXBRP_TRP_Msk                 (0x7UL << FDCAN_TXBRP_TRP_Pos)          /*!< 0x00000007 */
11812 #define FDCAN_TXBRP_TRP                     FDCAN_TXBRP_TRP_Msk                     /*!<Transmission Request Pending             */
11813 
11814 /*****************  Bit definition for FDCAN_TXBAR register  ****************** ***/
11815 #define FDCAN_TXBAR_AR_Pos                  (0U)
11816 #define FDCAN_TXBAR_AR_Msk                  (0x7UL << FDCAN_TXBAR_AR_Pos)           /*!< 0x00000007 */
11817 #define FDCAN_TXBAR_AR                      FDCAN_TXBAR_AR_Msk                      /*!<Add Request                              */
11818 
11819 /*****************  Bit definition for FDCAN_TXBCR register  ****************** ***/
11820 #define FDCAN_TXBCR_CR_Pos                  (0U)
11821 #define FDCAN_TXBCR_CR_Msk                  (0x7UL << FDCAN_TXBCR_CR_Pos)           /*!< 0x00000007 */
11822 #define FDCAN_TXBCR_CR                      FDCAN_TXBCR_CR_Msk                      /*!<Cancellation Request                     */
11823 
11824 /*****************  Bit definition for FDCAN_TXBTO register  ****************** ***/
11825 #define FDCAN_TXBTO_TO_Pos                  (0U)
11826 #define FDCAN_TXBTO_TO_Msk                  (0x7UL << FDCAN_TXBTO_TO_Pos)           /*!< 0x00000007 */
11827 #define FDCAN_TXBTO_TO                      FDCAN_TXBTO_TO_Msk                      /*!<Transmission Occurred                    */
11828 
11829 /*****************  Bit definition for FDCAN_TXBCF register  ****************** ***/
11830 #define FDCAN_TXBCF_CF_Pos                  (0U)
11831 #define FDCAN_TXBCF_CF_Msk                  (0x7UL << FDCAN_TXBCF_CF_Pos)           /*!< 0x00000007 */
11832 #define FDCAN_TXBCF_CF                      FDCAN_TXBCF_CF_Msk                      /*!<Cancellation Finished                    */
11833 
11834 /*****************  Bit definition for FDCAN_TXBTIE register  ***************** ***/
11835 #define FDCAN_TXBTIE_TIE_Pos                (0U)
11836 #define FDCAN_TXBTIE_TIE_Msk                (0x7UL << FDCAN_TXBTIE_TIE_Pos)         /*!< 0x00000007 */
11837 #define FDCAN_TXBTIE_TIE                    FDCAN_TXBTIE_TIE_Msk                    /*!<Transmission Interrupt Enable            */
11838 
11839 /*****************  Bit definition for FDCAN_ TXBCIE register  **************** ***/
11840 #define FDCAN_TXBCIE_CFIE_Pos               (0U)
11841 #define FDCAN_TXBCIE_CFIE_Msk               (0x7UL << FDCAN_TXBCIE_CFIE_Pos)        /*!< 0x00000007 */
11842 #define FDCAN_TXBCIE_CFIE                   FDCAN_TXBCIE_CFIE_Msk                   /*!<Cancellation Finished Interrupt Enable   */
11843 
11844 /*****************  Bit definition for FDCAN_TXEFS register  ****************** ***/
11845 #define FDCAN_TXEFS_EFFL_Pos                (0U)
11846 #define FDCAN_TXEFS_EFFL_Msk                (0x7UL << FDCAN_TXEFS_EFFL_Pos)         /*!< 0x00000007 */
11847 #define FDCAN_TXEFS_EFFL                    FDCAN_TXEFS_EFFL_Msk                    /*!<Event FIFO Fill Level                    */
11848 #define FDCAN_TXEFS_EFGI_Pos                (8U)
11849 #define FDCAN_TXEFS_EFGI_Msk                (0x3UL << FDCAN_TXEFS_EFGI_Pos)         /*!< 0x00000300 */
11850 #define FDCAN_TXEFS_EFGI                    FDCAN_TXEFS_EFGI_Msk                    /*!<Event FIFO Get Index                     */
11851 #define FDCAN_TXEFS_EFPI_Pos                (16U)
11852 #define FDCAN_TXEFS_EFPI_Msk                (0x3UL << FDCAN_TXEFS_EFPI_Pos)         /*!< 0x00030000 */
11853 #define FDCAN_TXEFS_EFPI                    FDCAN_TXEFS_EFPI_Msk                    /*!<Event FIFO Put Index                     */
11854 #define FDCAN_TXEFS_EFF_Pos                 (24U)
11855 #define FDCAN_TXEFS_EFF_Msk                 (0x1UL << FDCAN_TXEFS_EFF_Pos)          /*!< 0x01000000 */
11856 #define FDCAN_TXEFS_EFF                     FDCAN_TXEFS_EFF_Msk                     /*!<Event FIFO Full                          */
11857 #define FDCAN_TXEFS_TEFL_Pos                (25U)
11858 #define FDCAN_TXEFS_TEFL_Msk                (0x1UL << FDCAN_TXEFS_TEFL_Pos)         /*!< 0x02000000 */
11859 #define FDCAN_TXEFS_TEFL                    FDCAN_TXEFS_TEFL_Msk                    /*!<Tx Event FIFO Element Lost               */
11860 
11861 /*****************  Bit definition for FDCAN_TXEFA register  ****************** ***/
11862 #define FDCAN_TXEFA_EFAI_Pos                (0U)
11863 #define FDCAN_TXEFA_EFAI_Msk                (0x3UL << FDCAN_TXEFA_EFAI_Pos)         /*!< 0x00000003 */
11864 #define FDCAN_TXEFA_EFAI                    FDCAN_TXEFA_EFAI_Msk                    /*!<Event FIFO Acknowledge Index             */
11865 
11866 /*!<FDCAN config registers */
11867 /*****************  Bit definition for FDCAN_CKDIV register  ****************** ***/
11868 #define FDCAN_CKDIV_PDIV_Pos                (0U)
11869 #define FDCAN_CKDIV_PDIV_Msk                (0xFUL << FDCAN_CKDIV_PDIV_Pos)         /*!< 0x0000000F */
11870 #define FDCAN_CKDIV_PDIV                    FDCAN_CKDIV_PDIV_Msk                    /*!<Input Clock Divider                      */
11871 
11872 /******************************************************************************/
11873 /*                                                                            */
11874 /*                                    FLASH                                   */
11875 /*                                                                            */
11876 /******************************************************************************/
11877 #define FLASH_LATENCY_DEFAULT               FLASH_ACR_LATENCY_0WS   /*!< FLASH Zero Latency cycles   */
11878 
11879 #define FLASH_SIZE_DEFAULT                  0x400000U               /*!< Flash memory default size */
11880 #define FLASH_BLOCKBASED_NB_REG             (8U)                    /*!< 8 Block-based registers for each Flash bank */
11881 
11882 #define FLASH_SIZE                          ((((*((uint16_t *)FLASHSIZE_BASE)) == 0xFFFFU)) ? FLASH_SIZE_DEFAULT : \
11883                                              ((((*((uint16_t *)FLASHSIZE_BASE)) == 0x0000U)) ? FLASH_SIZE_DEFAULT : \
11884                                               (((uint32_t)(*((uint16_t *)FLASHSIZE_BASE)) & (0xFFFFU)) << 10U)))
11885 
11886 #define FLASH_BANK_SIZE                     (FLASH_SIZE >> 1U)
11887 
11888 #define FLASH_PAGE_SIZE                     0x2000U  /* 8 KB */
11889 
11890 #define FLASH_PAGE_NB                       (FLASH_BANK_SIZE / FLASH_PAGE_SIZE)
11891 
11892 /*******************  Bits definition for FLASH_ACR register  *****************/
11893 #define FLASH_ACR_LATENCY_Pos               (0U)
11894 #define FLASH_ACR_LATENCY_Msk               (0xFUL << FLASH_ACR_LATENCY_Pos)        /*!< 0x0000000F */
11895 #define FLASH_ACR_LATENCY                   FLASH_ACR_LATENCY_Msk                   /*!< Latency    */
11896 #define FLASH_ACR_LATENCY_0WS               (0x00000000U)
11897 #define FLASH_ACR_LATENCY_1WS               (0x00000001U)
11898 #define FLASH_ACR_LATENCY_2WS               (0x00000002U)
11899 #define FLASH_ACR_LATENCY_3WS               (0x00000003U)
11900 #define FLASH_ACR_LATENCY_4WS               (0x00000004U)
11901 #define FLASH_ACR_LATENCY_5WS               (0x00000005U)
11902 #define FLASH_ACR_LATENCY_6WS               (0x00000006U)
11903 #define FLASH_ACR_LATENCY_7WS               (0x00000007U)
11904 #define FLASH_ACR_LATENCY_8WS               (0x00000008U)
11905 #define FLASH_ACR_LATENCY_9WS               (0x00000009U)
11906 #define FLASH_ACR_LATENCY_10WS              (0x0000000AU)
11907 #define FLASH_ACR_LATENCY_11WS              (0x0000000BU)
11908 #define FLASH_ACR_LATENCY_12WS              (0x0000000CU)
11909 #define FLASH_ACR_LATENCY_13WS              (0x0000000DU)
11910 #define FLASH_ACR_LATENCY_14WS              (0x0000000EU)
11911 #define FLASH_ACR_LATENCY_15WS              (0x0000000FU)
11912 #define FLASH_ACR_PRFTEN_Pos                (8U)
11913 #define FLASH_ACR_PRFTEN_Msk                (0x1UL << FLASH_ACR_PRFTEN_Pos)         /*!< 0x00000100 */
11914 #define FLASH_ACR_PRFTEN                    FLASH_ACR_PRFTEN_Msk                    /*!< Prefetch enable */
11915 #define FLASH_ACR_LPM_Pos                   (11U)
11916 #define FLASH_ACR_LPM_Msk                   (0x1UL << FLASH_ACR_LPM_Pos)            /*!< 0x00000800 */
11917 #define FLASH_ACR_LPM                       FLASH_ACR_LPM_Msk                       /*!< Low-Power read mode */
11918 #define FLASH_ACR_PDREQ1_Pos                (12U)
11919 #define FLASH_ACR_PDREQ1_Msk                (0x1UL << FLASH_ACR_PDREQ1_Pos)         /*!< 0x00001000 */
11920 #define FLASH_ACR_PDREQ1                    FLASH_ACR_PDREQ1_Msk                    /*!< Bank 1 power-down mode request */
11921 #define FLASH_ACR_PDREQ2_Pos                (13U)
11922 #define FLASH_ACR_PDREQ2_Msk                (0x1UL << FLASH_ACR_PDREQ2_Pos)         /*!< 0x00002000 */
11923 #define FLASH_ACR_PDREQ2                    FLASH_ACR_PDREQ2_Msk                    /*!< Bank 2 power-down mode request */
11924 #define FLASH_ACR_SLEEP_PD_Pos              (14U)
11925 #define FLASH_ACR_SLEEP_PD_Msk              (0x1UL << FLASH_ACR_SLEEP_PD_Pos)       /*!< 0x00004000 */
11926 #define FLASH_ACR_SLEEP_PD                  FLASH_ACR_SLEEP_PD_Msk                  /*!< Flash power-down mode during sleep */
11927 
11928 /******************  Bits definition for FLASH_NSSR register  *****************/
11929 #define FLASH_NSSR_EOP_Pos                  (0U)
11930 #define FLASH_NSSR_EOP_Msk                  (0x1UL << FLASH_NSSR_EOP_Pos)           /*!< 0x00000001 */
11931 #define FLASH_NSSR_EOP                      FLASH_NSSR_EOP_Msk                      /*!< Non-secure end of operation */
11932 #define FLASH_NSSR_OPERR_Pos                (1U)
11933 #define FLASH_NSSR_OPERR_Msk                (0x1UL << FLASH_NSSR_OPERR_Pos)         /*!< 0x00000002 */
11934 #define FLASH_NSSR_OPERR                    FLASH_NSSR_OPERR_Msk                    /*!< Non-secure operation error */
11935 #define FLASH_NSSR_PROGERR_Pos              (3U)
11936 #define FLASH_NSSR_PROGERR_Msk              (0x1UL << FLASH_NSSR_PROGERR_Pos)       /*!< 0x00000008 */
11937 #define FLASH_NSSR_PROGERR                  FLASH_NSSR_PROGERR_Msk                  /*!< Non-secure programming error */
11938 #define FLASH_NSSR_WRPERR_Pos               (4U)
11939 #define FLASH_NSSR_WRPERR_Msk               (0x1UL << FLASH_NSSR_WRPERR_Pos)        /*!< 0x00000010 */
11940 #define FLASH_NSSR_WRPERR                   FLASH_NSSR_WRPERR_Msk                   /*!< Non-secure write protection error */
11941 #define FLASH_NSSR_PGAERR_Pos               (5U)
11942 #define FLASH_NSSR_PGAERR_Msk               (0x1UL << FLASH_NSSR_PGAERR_Pos)        /*!< 0x00000020 */
11943 #define FLASH_NSSR_PGAERR                   FLASH_NSSR_PGAERR_Msk                   /*!< Non-secure programming alignment error */
11944 #define FLASH_NSSR_SIZERR_Pos               (6U)
11945 #define FLASH_NSSR_SIZERR_Msk               (0x1UL << FLASH_NSSR_SIZERR_Pos)        /*!< 0x00000040 */
11946 #define FLASH_NSSR_SIZERR                   FLASH_NSSR_SIZERR_Msk                   /*!< Non-secure size error */
11947 #define FLASH_NSSR_PGSERR_Pos               (7U)
11948 #define FLASH_NSSR_PGSERR_Msk               (0x1UL << FLASH_NSSR_PGSERR_Pos)        /*!< 0x00000080 */
11949 #define FLASH_NSSR_PGSERR                   FLASH_NSSR_PGSERR_Msk                   /*!< Non-secure programming sequence error */
11950 #define FLASH_NSSR_OPTWERR_Pos              (13U)
11951 #define FLASH_NSSR_OPTWERR_Msk              (0x1UL << FLASH_NSSR_OPTWERR_Pos)       /*!< 0x00002000 */
11952 #define FLASH_NSSR_OPTWERR                  FLASH_NSSR_OPTWERR_Msk                  /*!< Option write error */
11953 #define FLASH_NSSR_BSY_Pos                  (16U)
11954 #define FLASH_NSSR_BSY_Msk                  (0x1UL << FLASH_NSSR_BSY_Pos)           /*!< 0x00010000 */
11955 #define FLASH_NSSR_BSY                      FLASH_NSSR_BSY_Msk                      /*!< Non-secure busy */
11956 #define FLASH_NSSR_WDW_Pos                  (17U)
11957 #define FLASH_NSSR_WDW_Msk                  (0x1UL << FLASH_NSSR_WDW_Pos)           /*!< 0x00020000 */
11958 #define FLASH_NSSR_WDW                      FLASH_NSSR_WDW_Msk                      /*!< Non-secure wait data to write */
11959 #define FLASH_NSSR_OEM1LOCK_Pos             (18U)
11960 #define FLASH_NSSR_OEM1LOCK_Msk             (0x1UL << FLASH_NSSR_OEM1LOCK_Pos)      /*!< 0x00040000 */
11961 #define FLASH_NSSR_OEM1LOCK                 FLASH_NSSR_OEM1LOCK_Msk                 /*!< OEM1 lock */
11962 #define FLASH_NSSR_OEM2LOCK_Pos             (19U)
11963 #define FLASH_NSSR_OEM2LOCK_Msk             (0x1UL << FLASH_NSSR_OEM2LOCK_Pos)      /*!< 0x00080000 */
11964 #define FLASH_NSSR_OEM2LOCK                 FLASH_NSSR_OEM2LOCK_Msk                 /*!< OEM2 lock */
11965 #define FLASH_NSSR_PD1_Pos                  (20U)
11966 #define FLASH_NSSR_PD1_Msk                  (0x1UL << FLASH_NSSR_PD1_Pos)           /*!< 0x00100000 */
11967 #define FLASH_NSSR_PD1                      FLASH_NSSR_PD1_Msk                      /*!< Bank 1 in power-down mode */
11968 #define FLASH_NSSR_PD2_Pos                  (21U)
11969 #define FLASH_NSSR_PD2_Msk                  (0x1UL << FLASH_NSSR_PD2_Pos)           /*!< 0x00200000 */
11970 #define FLASH_NSSR_PD2                      FLASH_NSSR_PD2_Msk                      /*!< Bank 2 in power-down mode */
11971 
11972 /******************  Bits definition for FLASH_SECSR register  ****************/
11973 #define FLASH_SECSR_EOP_Pos                 (0U)
11974 #define FLASH_SECSR_EOP_Msk                 (0x1UL << FLASH_SECSR_EOP_Pos)          /*!< 0x00000001 */
11975 #define FLASH_SECSR_EOP                     FLASH_SECSR_EOP_Msk                     /*!< Secure end of operation */
11976 #define FLASH_SECSR_OPERR_Pos               (1U)
11977 #define FLASH_SECSR_OPERR_Msk               (0x1UL << FLASH_SECSR_OPERR_Pos)        /*!< 0x00000002 */
11978 #define FLASH_SECSR_OPERR                   FLASH_SECSR_OPERR_Msk                   /*!< Secure operation error */
11979 #define FLASH_SECSR_PROGERR_Pos             (3U)
11980 #define FLASH_SECSR_PROGERR_Msk             (0x1UL << FLASH_SECSR_PROGERR_Pos)      /*!< 0x00000008 */
11981 #define FLASH_SECSR_PROGERR                 FLASH_SECSR_PROGERR_Msk                 /*!< Secure programming error */
11982 #define FLASH_SECSR_WRPERR_Pos              (4U)
11983 #define FLASH_SECSR_WRPERR_Msk              (0x1UL << FLASH_SECSR_WRPERR_Pos)       /*!< 0x00000010 */
11984 #define FLASH_SECSR_WRPERR                  FLASH_SECSR_WRPERR_Msk                  /*!< Secure write protection error */
11985 #define FLASH_SECSR_PGAERR_Pos              (5U)
11986 #define FLASH_SECSR_PGAERR_Msk              (0x1UL << FLASH_SECSR_PGAERR_Pos)       /*!< 0x00000020 */
11987 #define FLASH_SECSR_PGAERR                  FLASH_SECSR_PGAERR_Msk                  /*!< Secure programming alignment error */
11988 #define FLASH_SECSR_SIZERR_Pos              (6U)
11989 #define FLASH_SECSR_SIZERR_Msk              (0x1UL << FLASH_SECSR_SIZERR_Pos)       /*!< 0x00000040 */
11990 #define FLASH_SECSR_SIZERR                  FLASH_SECSR_SIZERR_Msk                  /*!< Secure size error */
11991 #define FLASH_SECSR_PGSERR_Pos              (7U)
11992 #define FLASH_SECSR_PGSERR_Msk              (0x1UL << FLASH_SECSR_PGSERR_Pos)       /*!< 0x00000080 */
11993 #define FLASH_SECSR_PGSERR                  FLASH_SECSR_PGSERR_Msk                  /*!< Secure programming sequence error */
11994 #define FLASH_SECSR_BSY_Pos                 (16U)
11995 #define FLASH_SECSR_BSY_Msk                 (0x1UL << FLASH_SECSR_BSY_Pos)          /*!< 0x00010000 */
11996 #define FLASH_SECSR_BSY                     FLASH_SECSR_BSY_Msk                     /*!< Secure busy */
11997 #define FLASH_SECSR_WDW_Pos                 (17U)
11998 #define FLASH_SECSR_WDW_Msk                 (0x1UL << FLASH_SECSR_WDW_Pos)          /*!< 0x00020000 */
11999 #define FLASH_SECSR_WDW                     FLASH_SECSR_WDW_Msk                     /*!< Secure wait data to write */
12000 
12001 /******************  Bits definition for FLASH_NSCR register  *****************/
12002 #define FLASH_NSCR_PG_Pos                   (0U)
12003 #define FLASH_NSCR_PG_Msk                   (0x1UL << FLASH_NSCR_PG_Pos)            /*!< 0x00000001 */
12004 #define FLASH_NSCR_PG                       FLASH_NSCR_PG_Msk                       /*!< Non-secure Programming */
12005 #define FLASH_NSCR_PER_Pos                  (1U)
12006 #define FLASH_NSCR_PER_Msk                  (0x1UL << FLASH_NSCR_PER_Pos)           /*!< 0x00000002 */
12007 #define FLASH_NSCR_PER                      FLASH_NSCR_PER_Msk                      /*!< Non-secure Page Erase */
12008 #define FLASH_NSCR_MER1_Pos                 (2U)
12009 #define FLASH_NSCR_MER1_Msk                 (0x1UL << FLASH_NSCR_MER1_Pos)          /*!< 0x00000004 */
12010 #define FLASH_NSCR_MER1                     FLASH_NSCR_MER1_Msk                     /*!< Non-secure Bank 1 Mass Erase */
12011 #define FLASH_NSCR_PNB_Pos                  (3U)
12012 #define FLASH_NSCR_PNB_Msk                  (0xFFUL << FLASH_NSCR_PNB_Pos)          /*!< 0x000007F8 */
12013 #define FLASH_NSCR_PNB                      FLASH_NSCR_PNB_Msk                      /*!< Non-secure Page Number selection */
12014 #define FLASH_NSCR_BKER_Pos                 (11U)
12015 #define FLASH_NSCR_BKER_Msk                 (0x1UL << FLASH_NSCR_BKER_Pos)          /*!< 0x00000800 */
12016 #define FLASH_NSCR_BKER                     FLASH_NSCR_BKER_Msk                     /*!< Non-secure Bank Selection for Page Erase */
12017 #define FLASH_NSCR_BWR_Pos                  (14U)
12018 #define FLASH_NSCR_BWR_Msk                  (0x1UL << FLASH_NSCR_BWR_Pos)           /*!< 0x00004000 */
12019 #define FLASH_NSCR_BWR                      FLASH_NSCR_BWR_Msk                      /*!< Non-secure Burst Write Programming mode */
12020 #define FLASH_NSCR_MER2_Pos                 (15U)
12021 #define FLASH_NSCR_MER2_Msk                 (0x1UL << FLASH_NSCR_MER2_Pos)          /*!< 0x00008000 */
12022 #define FLASH_NSCR_MER2                     FLASH_NSCR_MER2_Msk                     /*!< Non-secure Bank 2 Mass Erase */
12023 #define FLASH_NSCR_STRT_Pos                 (16U)
12024 #define FLASH_NSCR_STRT_Msk                 (0x1UL << FLASH_NSCR_STRT_Pos)          /*!< 0x00010000 */
12025 #define FLASH_NSCR_STRT                     FLASH_NSCR_STRT_Msk                     /*!< Non-secure Start */
12026 #define FLASH_NSCR_OPTSTRT_Pos              (17U)
12027 #define FLASH_NSCR_OPTSTRT_Msk              (0x1UL << FLASH_NSCR_OPTSTRT_Pos)       /*!< 0x00020000 */
12028 #define FLASH_NSCR_OPTSTRT                  FLASH_NSCR_OPTSTRT_Msk                  /*!< Option Modification Start */
12029 #define FLASH_NSCR_EOPIE_Pos                (24U)
12030 #define FLASH_NSCR_EOPIE_Msk                (0x1UL << FLASH_NSCR_EOPIE_Pos)         /*!< 0x01000000 */
12031 #define FLASH_NSCR_EOPIE                    FLASH_NSCR_EOPIE_Msk                    /*!< Non-secure End of operation interrupt enable */
12032 #define FLASH_NSCR_ERRIE_Pos                (25U)
12033 #define FLASH_NSCR_ERRIE_Msk                (0x1UL << FLASH_NSCR_ERRIE_Pos)         /*!< 0x02000000 */
12034 #define FLASH_NSCR_ERRIE                    FLASH_NSCR_ERRIE_Msk                    /*!< Non-secure error interrupt enable */
12035 #define FLASH_NSCR_OBL_LAUNCH_Pos           (27U)
12036 #define FLASH_NSCR_OBL_LAUNCH_Msk           (0x1UL << FLASH_NSCR_OBL_LAUNCH_Pos)    /*!< 0x08000000 */
12037 #define FLASH_NSCR_OBL_LAUNCH               FLASH_NSCR_OBL_LAUNCH_Msk               /*!< Force the option byte loading */
12038 #define FLASH_NSCR_OPTLOCK_Pos              (30U)
12039 #define FLASH_NSCR_OPTLOCK_Msk              (0x1UL << FLASH_NSCR_OPTLOCK_Pos)       /*!< 0x40000000 */
12040 #define FLASH_NSCR_OPTLOCK                  FLASH_NSCR_OPTLOCK_Msk                  /*!< Option Lock */
12041 #define FLASH_NSCR_LOCK_Pos                 (31U)
12042 #define FLASH_NSCR_LOCK_Msk                 (0x1UL << FLASH_NSCR_LOCK_Pos)          /*!< 0x80000000 */
12043 #define FLASH_NSCR_LOCK                     FLASH_NSCR_LOCK_Msk                     /*!< Non-secure Lock */
12044 
12045 /******************  Bits definition for FLASH_SECCR register  ****************/
12046 #define FLASH_SECCR_PG_Pos                  (0U)
12047 #define FLASH_SECCR_PG_Msk                  (0x1UL << FLASH_SECCR_PG_Pos)           /*!< 0x00000001 */
12048 #define FLASH_SECCR_PG                      FLASH_SECCR_PG_Msk                      /*!< Secure Programming */
12049 #define FLASH_SECCR_PER_Pos                 (1U)
12050 #define FLASH_SECCR_PER_Msk                 (0x1UL << FLASH_SECCR_PER_Pos)          /*!< 0x00000002 */
12051 #define FLASH_SECCR_PER                     FLASH_SECCR_PER_Msk                     /*!< Secure Page Erase */
12052 #define FLASH_SECCR_MER1_Pos                (2U)
12053 #define FLASH_SECCR_MER1_Msk                (0x1UL << FLASH_SECCR_MER1_Pos)         /*!< 0x00000004 */
12054 #define FLASH_SECCR_MER1                    FLASH_SECCR_MER1_Msk                    /*!< Secure Bank 1 Mass Erase */
12055 #define FLASH_SECCR_PNB_Pos                 (3U)
12056 #define FLASH_SECCR_PNB_Msk                 (0xFFUL << FLASH_SECCR_PNB_Pos)         /*!< 0x000007F8 */
12057 #define FLASH_SECCR_PNB                     FLASH_SECCR_PNB_Msk                     /*!< Secure Page Number selection */
12058 #define FLASH_SECCR_BKER_Pos                (11U)
12059 #define FLASH_SECCR_BKER_Msk                (0x1UL << FLASH_SECCR_BKER_Pos)         /*!< 0x00000800 */
12060 #define FLASH_SECCR_BKER                    FLASH_SECCR_BKER_Msk                    /*!< Secure Bank Selection for Page Erase */
12061 #define FLASH_SECCR_BWR_Pos                 (14U)
12062 #define FLASH_SECCR_BWR_Msk                 (0x1UL << FLASH_SECCR_BWR_Pos)          /*!< 0x00004000 */
12063 #define FLASH_SECCR_BWR                     FLASH_SECCR_BWR_Msk                     /*!< Secure Burst Write programming mode */
12064 #define FLASH_SECCR_MER2_Pos                (15U)
12065 #define FLASH_SECCR_MER2_Msk                (0x1UL << FLASH_SECCR_MER2_Pos)         /*!< 0x00008000 */
12066 #define FLASH_SECCR_MER2                    FLASH_SECCR_MER2_Msk                    /*!< Secure Bank 2 Mass Erase */
12067 #define FLASH_SECCR_STRT_Pos                (16U)
12068 #define FLASH_SECCR_STRT_Msk                (0x1UL << FLASH_SECCR_STRT_Pos)         /*!< 0x00010000 */
12069 #define FLASH_SECCR_STRT                    FLASH_SECCR_STRT_Msk                    /*!< Secure Start */
12070 #define FLASH_SECCR_EOPIE_Pos               (24U)
12071 #define FLASH_SECCR_EOPIE_Msk               (0x1UL << FLASH_SECCR_EOPIE_Pos)        /*!< 0x01000000 */
12072 #define FLASH_SECCR_EOPIE                   FLASH_SECCR_EOPIE_Msk                   /*!< Secure end of operation interrupt enable */
12073 #define FLASH_SECCR_ERRIE_Pos               (25U)
12074 #define FLASH_SECCR_ERRIE_Msk               (0x1UL << FLASH_SECCR_ERRIE_Pos)        /*!< 0x02000000 */
12075 #define FLASH_SECCR_ERRIE                   FLASH_SECCR_ERRIE_Msk                   /*!< Secure error interrupt enable */
12076 #define FLASH_SECCR_INV_Pos                 (29U)
12077 #define FLASH_SECCR_INV_Msk                 (0x1UL << FLASH_SECCR_INV_Pos)          /*!< 0x20000000 */
12078 #define FLASH_SECCR_INV                     FLASH_SECCR_INV_Msk                     /*!< Flash Security State Invert */
12079 #define FLASH_SECCR_LOCK_Pos                (31U)
12080 #define FLASH_SECCR_LOCK_Msk                (0x1UL << FLASH_SECCR_LOCK_Pos)         /*!< 0x80000000 */
12081 #define FLASH_SECCR_LOCK                    FLASH_SECCR_LOCK_Msk                    /*!< Secure Lock */
12082 
12083 /*******************  Bits definition for FLASH_ECCR register  ***************/
12084 #define FLASH_ECCR_ADDR_ECC_Pos             (0U)
12085 #define FLASH_ECCR_ADDR_ECC_Msk             (0x1FFFFFUL << FLASH_ECCR_ADDR_ECC_Pos) /*!< 0x001FFFFF */
12086 #define FLASH_ECCR_ADDR_ECC                 FLASH_ECCR_ADDR_ECC_Msk                 /*!< ECC fail address */
12087 #define FLASH_ECCR_BK_ECC_Pos               (21U)
12088 #define FLASH_ECCR_BK_ECC_Msk               (0x1UL << FLASH_ECCR_BK_ECC_Pos)        /*!< 0x00200000 */
12089 #define FLASH_ECCR_BK_ECC                   FLASH_ECCR_BK_ECC_Msk                   /*!< ECC fail bank */
12090 #define FLASH_ECCR_SYSF_ECC_Pos             (22U)
12091 #define FLASH_ECCR_SYSF_ECC_Msk             (0x1UL << FLASH_ECCR_SYSF_ECC_Pos)      /*!< 0x00400000 */
12092 #define FLASH_ECCR_SYSF_ECC                 FLASH_ECCR_SYSF_ECC_Msk                 /*!< System Flash ECC fail */
12093 #define FLASH_ECCR_ECCIE_Pos                (24U)
12094 #define FLASH_ECCR_ECCIE_Msk                (0x1UL << FLASH_ECCR_ECCIE_Pos)         /*!< 0x01000000 */
12095 #define FLASH_ECCR_ECCIE                    FLASH_ECCR_ECCIE_Msk                    /*!< ECC correction interrupt enable */
12096 #define FLASH_ECCR_ECCC_Pos                 (30U)
12097 #define FLASH_ECCR_ECCC_Msk                 (0x1UL << FLASH_ECCR_ECCC_Pos)          /*!< 0x40000000 */
12098 #define FLASH_ECCR_ECCC                     FLASH_ECCR_ECCC_Msk                     /*!< ECC correction */
12099 #define FLASH_ECCR_ECCD_Pos                 (31U)
12100 #define FLASH_ECCR_ECCD_Msk                 (0x1UL << FLASH_ECCR_ECCD_Pos)          /*!< 0x80000000 */
12101 #define FLASH_ECCR_ECCD                     FLASH_ECCR_ECCD_Msk                     /*!< ECC detection */
12102 
12103 /*******************  Bits definition for FLASH_OPSR register  ***************/
12104 #define FLASH_OPSR_ADDR_OP_Pos              (0U)
12105 #define FLASH_OPSR_ADDR_OP_Msk              (0x1FFFFFUL << FLASH_OPSR_ADDR_OP_Pos)  /*!< 0x001FFFFF */
12106 #define FLASH_OPSR_ADDR_OP                  FLASH_OPSR_ADDR_OP_Msk                  /*!< Flash operation address */
12107 #define FLASH_OPSR_BK_OP_Pos                (21U)
12108 #define FLASH_OPSR_BK_OP_Msk                (0x1UL << FLASH_OPSR_BK_OP_Pos)         /*!< 0x00200000 */
12109 #define FLASH_OPSR_BK_OP                    FLASH_OPSR_BK_OP_Msk                    /*!< Interrupted operation bank */
12110 #define FLASH_OPSR_SYSF_OP_Pos              (22U)
12111 #define FLASH_OPSR_SYSF_OP_Msk              (0x1UL << FLASH_OPSR_SYSF_OP_Pos)       /*!< 0x00400000 */
12112 #define FLASH_OPSR_SYSF_OP                  FLASH_OPSR_SYSF_OP_Msk                  /*!< Operation in System Flash interrupted */
12113 #define FLASH_OPSR_CODE_OP_Pos              (29U)
12114 #define FLASH_OPSR_CODE_OP_Msk              (0x7UL << FLASH_OPSR_CODE_OP_Pos)       /*!< 0xE0000000 */
12115 #define FLASH_OPSR_CODE_OP                  FLASH_OPSR_CODE_OP_Msk                  /*!< Flash operation code */
12116 #define FLASH_OPSR_CODE_OP_0                (0x1UL << FLASH_OPSR_CODE_OP_Pos)       /*!< 0x20000000 */
12117 #define FLASH_OPSR_CODE_OP_1                (0x2UL << FLASH_OPSR_CODE_OP_Pos)       /*!< 0x40000000 */
12118 #define FLASH_OPSR_CODE_OP_2                (0x4UL << FLASH_OPSR_CODE_OP_Pos)       /*!< 0x80000000 */
12119 
12120 /*******************  Bits definition for FLASH_OPTR register  ***************/
12121 #define FLASH_OPTR_RDP_Pos                  (0U)
12122 #define FLASH_OPTR_RDP_Msk                  (0xFFUL << FLASH_OPTR_RDP_Pos)          /*!< 0x000000FF */
12123 #define FLASH_OPTR_RDP                      FLASH_OPTR_RDP_Msk                      /*!< Readout protection level */
12124 #define FLASH_OPTR_BOR_LEV_Pos              (8U)
12125 #define FLASH_OPTR_BOR_LEV_Msk              (0x7UL << FLASH_OPTR_BOR_LEV_Pos)       /*!< 0x00000700 */
12126 #define FLASH_OPTR_BOR_LEV                  FLASH_OPTR_BOR_LEV_Msk                  /*!< BOR reset Level */
12127 #define FLASH_OPTR_BOR_LEV_0                (0x1UL << FLASH_OPTR_BOR_LEV_Pos)       /*!< 0x00000100 */
12128 #define FLASH_OPTR_BOR_LEV_1                (0x2UL << FLASH_OPTR_BOR_LEV_Pos)       /*!< 0x00000200 */
12129 #define FLASH_OPTR_BOR_LEV_2                (0x4UL << FLASH_OPTR_BOR_LEV_Pos)       /*!< 0x00000400 */
12130 #define FLASH_OPTR_nRST_STOP_Pos            (12U)
12131 #define FLASH_OPTR_nRST_STOP_Msk            (0x1UL << FLASH_OPTR_nRST_STOP_Pos)     /*!< 0x00001000 */
12132 #define FLASH_OPTR_nRST_STOP                FLASH_OPTR_nRST_STOP_Msk                /*!< nRST_STOP */
12133 #define FLASH_OPTR_nRST_STDBY_Pos           (13U)
12134 #define FLASH_OPTR_nRST_STDBY_Msk           (0x1UL << FLASH_OPTR_nRST_STDBY_Pos)    /*!< 0x00002000 */
12135 #define FLASH_OPTR_nRST_STDBY               FLASH_OPTR_nRST_STDBY_Msk               /*!< nRST_STDBY */
12136 #define FLASH_OPTR_nRST_SHDW_Pos            (14U)
12137 #define FLASH_OPTR_nRST_SHDW_Msk            (0x1UL << FLASH_OPTR_nRST_SHDW_Pos)     /*!< 0x00004000 */
12138 #define FLASH_OPTR_nRST_SHDW                FLASH_OPTR_nRST_SHDW_Msk                /*!< nRST_SHDW */
12139 #define FLASH_OPTR_SRAM_RST_Pos             (15U)
12140 #define FLASH_OPTR_SRAM_RST_Msk             (0x1UL << FLASH_OPTR_SRAM_RST_Pos)      /*!< 0x00008000 */
12141 #define FLASH_OPTR_SRAM_RST                 FLASH_OPTR_SRAM_RST_Msk                 /*!< All SRAMs (except SRAM2 and BKPSRAM) erase upon system reset */
12142 #define FLASH_OPTR_IWDG_SW_Pos              (16U)
12143 #define FLASH_OPTR_IWDG_SW_Msk              (0x1UL << FLASH_OPTR_IWDG_SW_Pos)       /*!< 0x00010000 */
12144 #define FLASH_OPTR_IWDG_SW                  FLASH_OPTR_IWDG_SW_Msk                  /*!< Independent watchdog selection */
12145 #define FLASH_OPTR_IWDG_STOP_Pos            (17U)
12146 #define FLASH_OPTR_IWDG_STOP_Msk            (0x1UL << FLASH_OPTR_IWDG_STOP_Pos)     /*!< 0x00020000 */
12147 #define FLASH_OPTR_IWDG_STOP                FLASH_OPTR_IWDG_STOP_Msk                /*!< Independent watchdog counter freeze in Stop mode */
12148 #define FLASH_OPTR_IWDG_STDBY_Pos           (18U)
12149 #define FLASH_OPTR_IWDG_STDBY_Msk           (0x1UL << FLASH_OPTR_IWDG_STDBY_Pos)    /*!< 0x00040000 */
12150 #define FLASH_OPTR_IWDG_STDBY               FLASH_OPTR_IWDG_STDBY_Msk               /*!< Independent watchdog counter freeze in Standby mode */
12151 #define FLASH_OPTR_WWDG_SW_Pos              (19U)
12152 #define FLASH_OPTR_WWDG_SW_Msk              (0x1UL << FLASH_OPTR_WWDG_SW_Pos)       /*!< 0x00080000 */
12153 #define FLASH_OPTR_WWDG_SW                  FLASH_OPTR_WWDG_SW_Msk                  /*!< Window watchdog selection */
12154 #define FLASH_OPTR_SWAP_BANK_Pos            (20U)
12155 #define FLASH_OPTR_SWAP_BANK_Msk            (0x1UL << FLASH_OPTR_SWAP_BANK_Pos)     /*!< 0x00100000 */
12156 #define FLASH_OPTR_SWAP_BANK                FLASH_OPTR_SWAP_BANK_Msk                /*!< Swap banks */
12157 #define FLASH_OPTR_DUALBANK_Pos             (21U)
12158 #define FLASH_OPTR_DUALBANK_Msk             (0x1UL << FLASH_OPTR_DUALBANK_Pos)      /*!< 0x00200000 */
12159 #define FLASH_OPTR_DUALBANK                 FLASH_OPTR_DUALBANK_Msk                 /*!< Dual-bank on 1M and 512 Kbytes Flash memory devices */
12160 #define FLASH_OPTR_BKPRAM_ECC_Pos           (22U)
12161 #define FLASH_OPTR_BKPRAM_ECC_Msk           (0x1UL << FLASH_OPTR_BKPRAM_ECC_Pos)    /*!< 0x00400000 */
12162 #define FLASH_OPTR_BKPRAM_ECC               FLASH_OPTR_BKPRAM_ECC_Msk               /*!< Backup RAM ECC detection and correction enable */
12163 #define FLASH_OPTR_SRAM3_ECC_Pos            (23U)
12164 #define FLASH_OPTR_SRAM3_ECC_Msk            (0x1UL << FLASH_OPTR_SRAM3_ECC_Pos)     /*!< 0x00800000 */
12165 #define FLASH_OPTR_SRAM3_ECC                FLASH_OPTR_SRAM3_ECC_Msk                /*!< SRAM3 ECC detection and correction enable */
12166 #define FLASH_OPTR_SRAM2_ECC_Pos            (24U)
12167 #define FLASH_OPTR_SRAM2_ECC_Msk            (0x1UL << FLASH_OPTR_SRAM2_ECC_Pos)     /*!< 0x01000000 */
12168 #define FLASH_OPTR_SRAM2_ECC                FLASH_OPTR_SRAM2_ECC_Msk                /*!< SRAM2 ECC detection and correction enable*/
12169 #define FLASH_OPTR_SRAM2_RST_Pos            (25U)
12170 #define FLASH_OPTR_SRAM2_RST_Msk            (0x1UL << FLASH_OPTR_SRAM2_RST_Pos)     /*!< 0x02000000 */
12171 #define FLASH_OPTR_SRAM2_RST                FLASH_OPTR_SRAM2_RST_Msk                /*!< SRAM2 erase when system reset */
12172 #define FLASH_OPTR_nSWBOOT0_Pos             (26U)
12173 #define FLASH_OPTR_nSWBOOT0_Msk             (0x1UL << FLASH_OPTR_nSWBOOT0_Pos)      /*!< 0x04000000 */
12174 #define FLASH_OPTR_nSWBOOT0                 FLASH_OPTR_nSWBOOT0_Msk                 /*!< Software BOOT0 */
12175 #define FLASH_OPTR_nBOOT0_Pos               (27U)
12176 #define FLASH_OPTR_nBOOT0_Msk               (0x1UL << FLASH_OPTR_nBOOT0_Pos)        /*!< 0x08000000 */
12177 #define FLASH_OPTR_nBOOT0                   FLASH_OPTR_nBOOT0_Msk                   /*!< nBOOT0 option bit */
12178 #define FLASH_OPTR_PA15_PUPEN_Pos           (28U)
12179 #define FLASH_OPTR_PA15_PUPEN_Msk           (0x1UL << FLASH_OPTR_PA15_PUPEN_Pos)    /*!< 0x10000000 */
12180 #define FLASH_OPTR_PA15_PUPEN               FLASH_OPTR_PA15_PUPEN_Msk               /*!< PA15 pull-up enable */
12181 #define FLASH_OPTR_IO_VDD_HSLV_Pos          (29U)
12182 #define FLASH_OPTR_IO_VDD_HSLV_Msk          (0x1UL << FLASH_OPTR_IO_VDD_HSLV_Pos)   /*!< 0x20000000 */
12183 #define FLASH_OPTR_IO_VDD_HSLV              FLASH_OPTR_IO_VDD_HSLV_Msk              /*!< High speed IO at low voltage configuration bit */
12184 #define FLASH_OPTR_IO_VDDIO2_HSLV_Pos       (30U)
12185 #define FLASH_OPTR_IO_VDDIO2_HSLV_Msk       (0x1UL << FLASH_OPTR_IO_VDDIO2_HSLV_Pos) /*!< 0x40000000 */
12186 #define FLASH_OPTR_IO_VDDIO2_HSLV           FLASH_OPTR_IO_VDDIO2_HSLV_Msk           /*!< High speed IO at low VDDIO2 voltage configuration bit */
12187 #define FLASH_OPTR_TZEN_Pos                 (31U)
12188 #define FLASH_OPTR_TZEN_Msk                 (0x1UL << FLASH_OPTR_TZEN_Pos)          /*!< 0x80000000 */
12189 #define FLASH_OPTR_TZEN                     FLASH_OPTR_TZEN_Msk                     /*!< Global TrustZone security enable */
12190 
12191 /****************  Bits definition for FLASH_NSBOOTADD0R register  ************/
12192 #define FLASH_NSBOOTADD0R_NSBOOTADD0_Pos    (7U)
12193 #define FLASH_NSBOOTADD0R_NSBOOTADD0_Msk    (0x1FFFFFFUL << FLASH_NSBOOTADD0R_NSBOOTADD0_Pos) /*!< 0xFFFFFF80 */
12194 #define FLASH_NSBOOTADD0R_NSBOOTADD0        FLASH_NSBOOTADD0R_NSBOOTADD0_Msk        /*!< Non-secure boot address 0 */
12195 
12196 /****************  Bits definition for FLASH_NSBOOTADD1R register  ************/
12197 #define FLASH_NSBOOTADD1R_NSBOOTADD1_Pos    (7U)
12198 #define FLASH_NSBOOTADD1R_NSBOOTADD1_Msk    (0x1FFFFFFUL << FLASH_NSBOOTADD1R_NSBOOTADD1_Pos) /*!< 0xFFFFFF80 */
12199 #define FLASH_NSBOOTADD1R_NSBOOTADD1        FLASH_NSBOOTADD1R_NSBOOTADD1_Msk        /*!< Non-secure boot address 1 */
12200 
12201 /****************  Bits definition for FLASH_SECBOOTADD0R register  ***********/
12202 #define FLASH_SECBOOTADD0R_BOOT_LOCK_Pos    (0U)
12203 #define FLASH_SECBOOTADD0R_BOOT_LOCK_Msk    (0x1UL << FLASH_SECBOOTADD0R_BOOT_LOCK_Pos) /*!< 0x00000001 */
12204 #define FLASH_SECBOOTADD0R_BOOT_LOCK        FLASH_SECBOOTADD0R_BOOT_LOCK_Msk        /*!< Boot Lock */
12205 #define FLASH_SECBOOTADD0R_SECBOOTADD0_Pos  (7U)
12206 #define FLASH_SECBOOTADD0R_SECBOOTADD0_Msk  (0x1FFFFFFUL << FLASH_SECBOOTADD0R_SECBOOTADD0_Pos) /*!< 0xFFFFFF80 */
12207 #define FLASH_SECBOOTADD0R_SECBOOTADD0      FLASH_SECBOOTADD0R_SECBOOTADD0_Msk      /*!< Secure boot address 0 */
12208 
12209 /*****************  Bits definition for FLASH_SECWM1R1 register  **************/
12210 #define FLASH_SECWM1R1_SECWM1_PSTRT_Pos     (0U)
12211 #define FLASH_SECWM1R1_SECWM1_PSTRT_Msk     (0xFFUL << FLASH_SECWM1R1_SECWM1_PSTRT_Pos) /*!< 0x000000FF */
12212 #define FLASH_SECWM1R1_SECWM1_PSTRT         FLASH_SECWM1R1_SECWM1_PSTRT_Msk         /*!< Start page of first secure area */
12213 #define FLASH_SECWM1R1_SECWM1_PEND_Pos      (16U)
12214 #define FLASH_SECWM1R1_SECWM1_PEND_Msk      (0xFFUL << FLASH_SECWM1R1_SECWM1_PEND_Pos) /*!< 0x00FF0000 */
12215 #define FLASH_SECWM1R1_SECWM1_PEND          FLASH_SECWM1R1_SECWM1_PEND_Msk          /*!< End page of first secure area */
12216 
12217 /*****************  Bits definition for FLASH_SECWM1R2 register  **************/
12218 #define FLASH_SECWM1R2_HDP1_PEND_Pos        (16U)
12219 #define FLASH_SECWM1R2_HDP1_PEND_Msk        (0xFFUL << FLASH_SECWM1R2_HDP1_PEND_Pos) /*!< 0x00FF0000 */
12220 #define FLASH_SECWM1R2_HDP1_PEND            FLASH_SECWM1R2_HDP1_PEND_Msk            /*!< End page of first hide protection area */
12221 #define FLASH_SECWM1R2_HDP1EN_Pos           (31U)
12222 #define FLASH_SECWM1R2_HDP1EN_Msk           (0x1UL << FLASH_SECWM1R2_HDP1EN_Pos)    /*!< 0x80000000 */
12223 #define FLASH_SECWM1R2_HDP1EN               FLASH_SECWM1R2_HDP1EN_Msk               /*!< Hide protection first area enable */
12224 
12225 /******************  Bits definition for FLASH_WRP1AR register  ***************/
12226 #define FLASH_WRP1AR_WRP1A_PSTRT_Pos        (0U)
12227 #define FLASH_WRP1AR_WRP1A_PSTRT_Msk        (0xFFUL << FLASH_WRP1AR_WRP1A_PSTRT_Pos) /*!< 0x000000FF */
12228 #define FLASH_WRP1AR_WRP1A_PSTRT            FLASH_WRP1AR_WRP1A_PSTRT_Msk            /*!< Bank 1 WPR first area A start page */
12229 #define FLASH_WRP1AR_WRP1A_PEND_Pos         (16U)
12230 #define FLASH_WRP1AR_WRP1A_PEND_Msk         (0xFFUL << FLASH_WRP1AR_WRP1A_PEND_Pos) /*!< 0x00FF0000 */
12231 #define FLASH_WRP1AR_WRP1A_PEND             FLASH_WRP1AR_WRP1A_PEND_Msk             /*!< Bank 1 WPR first area A end page */
12232 #define FLASH_WRP1AR_UNLOCK_Pos             (31U)
12233 #define FLASH_WRP1AR_UNLOCK_Msk             (0x1UL << FLASH_WRP1AR_UNLOCK_Pos)      /*!< 0x80000000 */
12234 #define FLASH_WRP1AR_UNLOCK                 FLASH_WRP1AR_UNLOCK_Msk                 /*!< Bank 1 WPR first area A unlock */
12235 
12236 /******************  Bits definition for FLASH_WRP1BR register  ***************/
12237 #define FLASH_WRP1BR_WRP1B_PSTRT_Pos        (0U)
12238 #define FLASH_WRP1BR_WRP1B_PSTRT_Msk        (0xFFUL << FLASH_WRP1BR_WRP1B_PSTRT_Pos) /*!< 0x000000FF */
12239 #define FLASH_WRP1BR_WRP1B_PSTRT            FLASH_WRP1BR_WRP1B_PSTRT_Msk            /*!< Bank 1 WPR second area B start page */
12240 #define FLASH_WRP1BR_WRP1B_PEND_Pos         (16U)
12241 #define FLASH_WRP1BR_WRP1B_PEND_Msk         (0xFFUL << FLASH_WRP1BR_WRP1B_PEND_Pos) /*!< 0x00FF0000 */
12242 #define FLASH_WRP1BR_WRP1B_PEND             FLASH_WRP1BR_WRP1B_PEND_Msk             /*!< Bank 1 WPR second area B end page */
12243 #define FLASH_WRP1BR_UNLOCK_Pos             (31U)
12244 #define FLASH_WRP1BR_UNLOCK_Msk             (0x1UL << FLASH_WRP1BR_UNLOCK_Pos)      /*!< 0x80000000 */
12245 #define FLASH_WRP1BR_UNLOCK                 FLASH_WRP1BR_UNLOCK_Msk                 /*!< Bank 1 WPR first area B unlock */
12246 
12247 /*****************  Bits definition for FLASH_SECWM2R1 register  **************/
12248 #define FLASH_SECWM2R1_SECWM2_PSTRT_Pos     (0U)
12249 #define FLASH_SECWM2R1_SECWM2_PSTRT_Msk     (0xFFUL << FLASH_SECWM2R1_SECWM2_PSTRT_Pos) /*!< 0x000000FF */
12250 #define FLASH_SECWM2R1_SECWM2_PSTRT         FLASH_SECWM2R1_SECWM2_PSTRT_Msk         /*!< Start page of second secure area */
12251 #define FLASH_SECWM2R1_SECWM2_PEND_Pos      (16U)
12252 #define FLASH_SECWM2R1_SECWM2_PEND_Msk      (0xFFUL << FLASH_SECWM2R1_SECWM2_PEND_Pos) /*!< 0x00FF0000 */
12253 #define FLASH_SECWM2R1_SECWM2_PEND          FLASH_SECWM2R1_SECWM2_PEND_Msk          /*!< End page of second secure area */
12254 
12255 /*****************  Bits definition for FLASH_SECWM2R2 register  **************/
12256 #define FLASH_SECWM2R2_HDP2_PEND_Pos        (16U)
12257 #define FLASH_SECWM2R2_HDP2_PEND_Msk        (0xFFUL << FLASH_SECWM2R2_HDP2_PEND_Pos) /*!< 0x00FF0000 */
12258 #define FLASH_SECWM2R2_HDP2_PEND            FLASH_SECWM2R2_HDP2_PEND_Msk            /*!< End page of hide protection second area */
12259 #define FLASH_SECWM2R2_HDP2EN_Pos           (31U)
12260 #define FLASH_SECWM2R2_HDP2EN_Msk           (0x1UL << FLASH_SECWM2R2_HDP2EN_Pos)    /*!< 0x80000000 */
12261 #define FLASH_SECWM2R2_HDP2EN               FLASH_SECWM2R2_HDP2EN_Msk               /*!< Hide protection second area enable */
12262 
12263 /******************  Bits definition for FLASH_WRP2AR register  ***************/
12264 #define FLASH_WRP2AR_WRP2A_PSTRT_Pos        (0U)
12265 #define FLASH_WRP2AR_WRP2A_PSTRT_Msk        (0xFFUL << FLASH_WRP2AR_WRP2A_PSTRT_Pos) /*!< 0x000000FF */
12266 #define FLASH_WRP2AR_WRP2A_PSTRT            FLASH_WRP2AR_WRP2A_PSTRT_Msk            /*!< Bank 2 WPR first area A start page */
12267 #define FLASH_WRP2AR_WRP2A_PEND_Pos         (16U)
12268 #define FLASH_WRP2AR_WRP2A_PEND_Msk         (0xFFUL << FLASH_WRP2AR_WRP2A_PEND_Pos) /*!< 0x00FF0000 */
12269 #define FLASH_WRP2AR_WRP2A_PEND             FLASH_WRP2AR_WRP2A_PEND_Msk             /*!< Bank 2 WPR first area A end page */
12270 #define FLASH_WRP2AR_UNLOCK_Pos             (31U)
12271 #define FLASH_WRP2AR_UNLOCK_Msk             (0x1UL << FLASH_WRP2AR_UNLOCK_Pos)      /*!< 0x80000000 */
12272 #define FLASH_WRP2AR_UNLOCK                 FLASH_WRP2AR_UNLOCK_Msk                 /*!< Bank 2 WPR first area A unlock */
12273 
12274 /******************  Bits definition for FLASH_WRP2BR register  ***************/
12275 #define FLASH_WRP2BR_WRP2B_PSTRT_Pos        (0U)
12276 #define FLASH_WRP2BR_WRP2B_PSTRT_Msk        (0xFFUL << FLASH_WRP2BR_WRP2B_PSTRT_Pos) /*!< 0x000000FF */
12277 #define FLASH_WRP2BR_WRP2B_PSTRT            FLASH_WRP2BR_WRP2B_PSTRT_Msk            /*!< Bank 2 WPR first area B start page */
12278 #define FLASH_WRP2BR_WRP2B_PEND_Pos         (16U)
12279 #define FLASH_WRP2BR_WRP2B_PEND_Msk         (0xFFUL << FLASH_WRP2BR_WRP2B_PEND_Pos) /*!< 0x00FF0000 */
12280 #define FLASH_WRP2BR_WRP2B_PEND             FLASH_WRP2BR_WRP2B_PEND_Msk             /*!< Bank 2 WPR first area B end page */
12281 #define FLASH_WRP2BR_UNLOCK_Pos             (31U)
12282 #define FLASH_WRP2BR_UNLOCK_Msk             (0x1UL << FLASH_WRP2BR_UNLOCK_Pos)      /*!< 0x80000000 */
12283 #define FLASH_WRP2BR_UNLOCK                 FLASH_WRP2BR_UNLOCK_Msk                 /*!< Bank 2 WPR first area B unlock */
12284 
12285 /******************  Bits definition for FLASH_SECHDPCR register  ***********/
12286 #define FLASH_SECHDPCR_HDP1_ACCDIS_Pos      (0U)
12287 #define FLASH_SECHDPCR_HDP1_ACCDIS_Msk      (0x1UL << FLASH_SECHDPCR_HDP1_ACCDIS_Pos) /*!< 0x00000001 */
12288 #define FLASH_SECHDPCR_HDP1_ACCDIS          FLASH_SECHDPCR_HDP1_ACCDIS_Msk          /*!< HDP1 area access disable */
12289 #define FLASH_SECHDPCR_HDP2_ACCDIS_Pos      (1U)
12290 #define FLASH_SECHDPCR_HDP2_ACCDIS_Msk      (0x1UL << FLASH_SECHDPCR_HDP2_ACCDIS_Pos) /*!< 0x00000002 */
12291 #define FLASH_SECHDPCR_HDP2_ACCDIS          FLASH_SECHDPCR_HDP2_ACCDIS_Msk          /*!< HDP2 area access disable */
12292 
12293 /******************  Bits definition for FLASH_PRIVCFGR register  ***********/
12294 #define FLASH_PRIVCFGR_SPRIV_Pos            (0U)
12295 #define FLASH_PRIVCFGR_SPRIV_Msk            (0x1UL << FLASH_PRIVCFGR_SPRIV_Pos)     /*!< 0x00000001 */
12296 #define FLASH_PRIVCFGR_SPRIV                FLASH_PRIVCFGR_SPRIV_Msk                /*!< Privilege protection for secure registers */
12297 #define FLASH_PRIVCFGR_NSPRIV_Pos           (1U)
12298 #define FLASH_PRIVCFGR_NSPRIV_Msk           (0x1UL << FLASH_PRIVCFGR_NSPRIV_Pos)    /*!< 0x00000002 */
12299 #define FLASH_PRIVCFGR_NSPRIV               FLASH_PRIVCFGR_NSPRIV_Msk               /*!< Privilege protection for non-secure registers */
12300 
12301 /******************************************************************************/
12302 /*                                                                            */
12303 /*                Filter Mathematical ACcelerator unit (FMAC)                 */
12304 /*                                                                            */
12305 /******************************************************************************/
12306 /*****************  Bit definition for FMAC_X1BUFCFG register  ****************/
12307 #define FMAC_X1BUFCFG_X1_BASE_Pos           (0U)
12308 #define FMAC_X1BUFCFG_X1_BASE_Msk           (0xFFUL << FMAC_X1BUFCFG_X1_BASE_Pos)   /*!< 0x000000FF */
12309 #define FMAC_X1BUFCFG_X1_BASE               FMAC_X1BUFCFG_X1_BASE_Msk               /*!< Base address of X1 buffer */
12310 #define FMAC_X1BUFCFG_X1_BUF_SIZE_Pos       (8U)
12311 #define FMAC_X1BUFCFG_X1_BUF_SIZE_Msk       (0xFFUL << FMAC_X1BUFCFG_X1_BUF_SIZE_Pos) /*!< 0x0000FF00 */
12312 #define FMAC_X1BUFCFG_X1_BUF_SIZE           FMAC_X1BUFCFG_X1_BUF_SIZE_Msk           /*!< Allocated size of X1 buffer in 16-bit words */
12313 #define FMAC_X1BUFCFG_FULL_WM_Pos           (24U)
12314 #define FMAC_X1BUFCFG_FULL_WM_Msk           (0x3UL << FMAC_X1BUFCFG_FULL_WM_Pos)    /*!< 0x03000000 */
12315 #define FMAC_X1BUFCFG_FULL_WM               FMAC_X1BUFCFG_FULL_WM_Msk               /*!< Watermark for buffer full flag */
12316 
12317 /*****************  Bit definition for FMAC_X2BUFCFG register  ****************/
12318 #define FMAC_X2BUFCFG_X2_BASE_Pos           (0U)
12319 #define FMAC_X2BUFCFG_X2_BASE_Msk           (0xFFUL << FMAC_X2BUFCFG_X2_BASE_Pos)   /*!< 0x000000FF */
12320 #define FMAC_X2BUFCFG_X2_BASE               FMAC_X2BUFCFG_X2_BASE_Msk               /*!< Base address of X2 buffer */
12321 #define FMAC_X2BUFCFG_X2_BUF_SIZE_Pos       (8U)
12322 #define FMAC_X2BUFCFG_X2_BUF_SIZE_Msk       (0xFFUL << FMAC_X2BUFCFG_X2_BUF_SIZE_Pos) /*!< 0x0000FF00 */
12323 #define FMAC_X2BUFCFG_X2_BUF_SIZE           FMAC_X2BUFCFG_X2_BUF_SIZE_Msk           /*!< Size of X2 buffer in 16-bit words */
12324 
12325 /*****************  Bit definition for FMAC_YBUFCFG register  *****************/
12326 #define FMAC_YBUFCFG_Y_BASE_Pos             (0U)
12327 #define FMAC_YBUFCFG_Y_BASE_Msk             (0xFFUL << FMAC_YBUFCFG_Y_BASE_Pos)     /*!< 0x000000FF */
12328 #define FMAC_YBUFCFG_Y_BASE                 FMAC_YBUFCFG_Y_BASE_Msk                 /*!< Base address of Y buffer */
12329 #define FMAC_YBUFCFG_Y_BUF_SIZE_Pos         (8U)
12330 #define FMAC_YBUFCFG_Y_BUF_SIZE_Msk         (0xFFUL << FMAC_YBUFCFG_Y_BUF_SIZE_Pos) /*!< 0x0000FF00 */
12331 #define FMAC_YBUFCFG_Y_BUF_SIZE             FMAC_YBUFCFG_Y_BUF_SIZE_Msk             /*!< Size of Y buffer in 16-bit words */
12332 #define FMAC_YBUFCFG_EMPTY_WM_Pos           (24U)
12333 #define FMAC_YBUFCFG_EMPTY_WM_Msk           (0x3UL << FMAC_YBUFCFG_EMPTY_WM_Pos)    /*!< 0x03000000 */
12334 #define FMAC_YBUFCFG_EMPTY_WM               FMAC_YBUFCFG_EMPTY_WM_Msk               /*!< Watermark for buffer empty flag */
12335 
12336 /******************  Bit definition for FMAC_PARAM register  ******************/
12337 #define FMAC_PARAM_P_Pos                    (0U)
12338 #define FMAC_PARAM_P_Msk                    (0xFFUL << FMAC_PARAM_P_Pos)            /*!< 0x000000FF */
12339 #define FMAC_PARAM_P                        FMAC_PARAM_P_Msk                        /*!< Input parameter P */
12340 #define FMAC_PARAM_Q_Pos                    (8U)
12341 #define FMAC_PARAM_Q_Msk                    (0xFFUL << FMAC_PARAM_Q_Pos)            /*!< 0x0000FF00 */
12342 #define FMAC_PARAM_Q                        FMAC_PARAM_Q_Msk                        /*!< Input parameter Q */
12343 #define FMAC_PARAM_R_Pos                    (16U)
12344 #define FMAC_PARAM_R_Msk                    (0xFFUL << FMAC_PARAM_R_Pos)            /*!< 0x00FF0000 */
12345 #define FMAC_PARAM_R                        FMAC_PARAM_R_Msk                        /*!< Input parameter R */
12346 #define FMAC_PARAM_FUNC_Pos                 (24U)
12347 #define FMAC_PARAM_FUNC_Msk                 (0x7FUL << FMAC_PARAM_FUNC_Pos)         /*!< 0x7F000000 */
12348 #define FMAC_PARAM_FUNC                     FMAC_PARAM_FUNC_Msk                     /*!< Function */
12349 #define FMAC_PARAM_FUNC_0                   (0x1UL << FMAC_PARAM_FUNC_Pos)          /*!< 0x01000000 */
12350 #define FMAC_PARAM_FUNC_1                   (0x2UL << FMAC_PARAM_FUNC_Pos)          /*!< 0x02000000 */
12351 #define FMAC_PARAM_FUNC_2                   (0x4UL << FMAC_PARAM_FUNC_Pos)          /*!< 0x04000000 */
12352 #define FMAC_PARAM_FUNC_3                   (0x8UL << FMAC_PARAM_FUNC_Pos)          /*!< 0x08000000 */
12353 #define FMAC_PARAM_FUNC_4                   (0x10UL << FMAC_PARAM_FUNC_Pos)         /*!< 0x10000000 */
12354 #define FMAC_PARAM_FUNC_5                   (0x20UL << FMAC_PARAM_FUNC_Pos)         /*!< 0x20000000 */
12355 #define FMAC_PARAM_FUNC_6                   (0x40UL << FMAC_PARAM_FUNC_Pos)         /*!< 0x40000000 */
12356 #define FMAC_PARAM_START_Pos                (31U)
12357 #define FMAC_PARAM_START_Msk                (0x1UL << FMAC_PARAM_START_Pos)         /*!< 0x80000000 */
12358 #define FMAC_PARAM_START                    FMAC_PARAM_START_Msk                    /*!< Enable execution */
12359 
12360 /********************  Bit definition for FMAC_CR register  *******************/
12361 #define FMAC_CR_RIEN_Pos                    (0U)
12362 #define FMAC_CR_RIEN_Msk                    (0x1UL << FMAC_CR_RIEN_Pos)             /*!< 0x00000001 */
12363 #define FMAC_CR_RIEN                        FMAC_CR_RIEN_Msk                        /*!< Enable read interrupt */
12364 #define FMAC_CR_WIEN_Pos                    (1U)
12365 #define FMAC_CR_WIEN_Msk                    (0x1UL << FMAC_CR_WIEN_Pos)             /*!< 0x00000002 */
12366 #define FMAC_CR_WIEN                        FMAC_CR_WIEN_Msk                        /*!< Enable write interrupt */
12367 #define FMAC_CR_OVFLIEN_Pos                 (2U)
12368 #define FMAC_CR_OVFLIEN_Msk                 (0x1UL << FMAC_CR_OVFLIEN_Pos)          /*!< 0x00000004 */
12369 #define FMAC_CR_OVFLIEN                     FMAC_CR_OVFLIEN_Msk                     /*!< Enable overflow error interrupts */
12370 #define FMAC_CR_UNFLIEN_Pos                 (3U)
12371 #define FMAC_CR_UNFLIEN_Msk                 (0x1UL << FMAC_CR_UNFLIEN_Pos)          /*!< 0x00000008 */
12372 #define FMAC_CR_UNFLIEN                     FMAC_CR_UNFLIEN_Msk                     /*!< Enable underflow error interrupts */
12373 #define FMAC_CR_SATIEN_Pos                  (4U)
12374 #define FMAC_CR_SATIEN_Msk                  (0x1UL << FMAC_CR_SATIEN_Pos)           /*!< 0x00000010 */
12375 #define FMAC_CR_SATIEN                      FMAC_CR_SATIEN_Msk                      /*!< Enable saturation error interrupts */
12376 #define FMAC_CR_DMAREN_Pos                  (8U)
12377 #define FMAC_CR_DMAREN_Msk                  (0x1UL << FMAC_CR_DMAREN_Pos)           /*!< 0x00000100 */
12378 #define FMAC_CR_DMAREN                      FMAC_CR_DMAREN_Msk                      /*!< Enable DMA read channel requests */
12379 #define FMAC_CR_DMAWEN_Pos                  (9U)
12380 #define FMAC_CR_DMAWEN_Msk                  (0x1UL << FMAC_CR_DMAWEN_Pos)           /*!< 0x00000200 */
12381 #define FMAC_CR_DMAWEN                      FMAC_CR_DMAWEN_Msk                      /*!< Enable DMA write channel requests */
12382 #define FMAC_CR_CLIPEN_Pos                  (15U)
12383 #define FMAC_CR_CLIPEN_Msk                  (0x1UL << FMAC_CR_CLIPEN_Pos)           /*!< 0x00008000 */
12384 #define FMAC_CR_CLIPEN                      FMAC_CR_CLIPEN_Msk                      /*!< Enable clipping */
12385 #define FMAC_CR_RESET_Pos                   (16U)
12386 #define FMAC_CR_RESET_Msk                   (0x1UL << FMAC_CR_RESET_Pos)            /*!< 0x00010000 */
12387 #define FMAC_CR_RESET                       FMAC_CR_RESET_Msk                       /*!< Reset filter mathematical accelerator unit */
12388 
12389 /*******************  Bit definition for FMAC_SR register  ********************/
12390 #define FMAC_SR_YEMPTY_Pos                  (0U)
12391 #define FMAC_SR_YEMPTY_Msk                  (0x1UL << FMAC_SR_YEMPTY_Pos)           /*!< 0x00000001 */
12392 #define FMAC_SR_YEMPTY                      FMAC_SR_YEMPTY_Msk                      /*!< Y buffer empty flag */
12393 #define FMAC_SR_X1FULL_Pos                  (1U)
12394 #define FMAC_SR_X1FULL_Msk                  (0x1UL << FMAC_SR_X1FULL_Pos)           /*!< 0x00000002 */
12395 #define FMAC_SR_X1FULL                      FMAC_SR_X1FULL_Msk                      /*!< X1 buffer full flag */
12396 #define FMAC_SR_OVFL_Pos                    (8U)
12397 #define FMAC_SR_OVFL_Msk                    (0x1UL << FMAC_SR_OVFL_Pos)             /*!< 0x00000100 */
12398 #define FMAC_SR_OVFL                        FMAC_SR_OVFL_Msk                        /*!< Overflow error flag */
12399 #define FMAC_SR_UNFL_Pos                    (9U)
12400 #define FMAC_SR_UNFL_Msk                    (0x1UL << FMAC_SR_UNFL_Pos)             /*!< 0x00000200 */
12401 #define FMAC_SR_UNFL                        FMAC_SR_UNFL_Msk                        /*!< Underflow error flag */
12402 #define FMAC_SR_SAT_Pos                     (10U)
12403 #define FMAC_SR_SAT_Msk                     (0x1UL << FMAC_SR_SAT_Pos)              /*!< 0x00000400 */
12404 #define FMAC_SR_SAT                         FMAC_SR_SAT_Msk                         /*!< Saturation error flag */
12405 
12406 /******************  Bit definition for FMAC_WDATA register  ******************/
12407 #define FMAC_WDATA_WDATA_Pos                (0U)
12408 #define FMAC_WDATA_WDATA_Msk                (0xFFFFUL << FMAC_WDATA_WDATA_Pos)      /*!< 0x0000FFFF */
12409 #define FMAC_WDATA_WDATA                    FMAC_WDATA_WDATA_Msk                    /*!< Write data */
12410 
12411 /******************  Bit definition for FMACX_RDATA register  *****************/
12412 #define FMAC_RDATA_RDATA_Pos                (0U)
12413 #define FMAC_RDATA_RDATA_Msk                (0xFFFFUL << FMAC_RDATA_RDATA_Pos)      /*!< 0x0000FFFF */
12414 #define FMAC_RDATA_RDATA                    FMAC_RDATA_RDATA_Msk                    /*!< Read data */
12415 
12416 /******************************************************************************/
12417 /*                                                                            */
12418 /*                          Flexible Memory Controller                        */
12419 /*                                                                            */
12420 /******************************************************************************/
12421 /******************  Bit definition for FMC_BCR1 register  *******************/
12422 #define FMC_BCR1_CCLKEN_Pos                 (20U)
12423 #define FMC_BCR1_CCLKEN_Msk                 (0x1UL << FMC_BCR1_CCLKEN_Pos)          /*!< 0x00100000 */
12424 #define FMC_BCR1_CCLKEN                     FMC_BCR1_CCLKEN_Msk                     /*!<Continuous clock enable     */
12425 #define FMC_BCR1_WFDIS_Pos                  (21U)
12426 #define FMC_BCR1_WFDIS_Msk                  (0x1UL << FMC_BCR1_WFDIS_Pos)           /*!< 0x00200000 */
12427 #define FMC_BCR1_WFDIS                      FMC_BCR1_WFDIS_Msk                      /*!<Write FIFO Disable         */
12428 #define FMC_BCR1_FMCEN_Pos                  (31U)
12429 #define FMC_BCR1_FMCEN_Msk                  (0x1UL << FMC_BCR1_FMCEN_Pos)           /*!< 0x80000000 */
12430 #define FMC_BCR1_FMCEN                      FMC_BCR1_FMCEN_Msk                      /*!<FMC controller Enable */
12431 
12432 /******************  Bit definition for FMC_BCRx registers (x=1..4)  *********/
12433 #define FMC_BCRx_MBKEN_Pos                  (0U)
12434 #define FMC_BCRx_MBKEN_Msk                  (0x1UL << FMC_BCRx_MBKEN_Pos)           /*!< 0x00000001 */
12435 #define FMC_BCRx_MBKEN                      FMC_BCRx_MBKEN_Msk                      /*!<Memory bank enable bit                 */
12436 #define FMC_BCRx_MUXEN_Pos                  (1U)
12437 #define FMC_BCRx_MUXEN_Msk                  (0x1UL << FMC_BCRx_MUXEN_Pos)           /*!< 0x00000002 */
12438 #define FMC_BCRx_MUXEN                      FMC_BCRx_MUXEN_Msk                      /*!<Address/data multiplexing enable bit   */
12439 #define FMC_BCRx_MTYP_Pos                   (2U)
12440 #define FMC_BCRx_MTYP_Msk                   (0x3UL << FMC_BCRx_MTYP_Pos)            /*!< 0x0000000C */
12441 #define FMC_BCRx_MTYP                       FMC_BCRx_MTYP_Msk                       /*!<MTYP[1:0] bits (Memory type)           */
12442 #define FMC_BCRx_MTYP_0                     (0x1UL << FMC_BCRx_MTYP_Pos)            /*!< 0x00000004 */
12443 #define FMC_BCRx_MTYP_1                     (0x2UL << FMC_BCRx_MTYP_Pos)            /*!< 0x00000008 */
12444 #define FMC_BCRx_MWID_Pos                   (4U)
12445 #define FMC_BCRx_MWID_Msk                   (0x3UL << FMC_BCRx_MWID_Pos)            /*!< 0x00000030 */
12446 #define FMC_BCRx_MWID                       FMC_BCRx_MWID_Msk                       /*!<MWID[1:0] bits (Memory data bus width) */
12447 #define FMC_BCRx_MWID_0                     (0x1UL << FMC_BCRx_MWID_Pos)            /*!< 0x00000010 */
12448 #define FMC_BCRx_MWID_1                     (0x2UL << FMC_BCRx_MWID_Pos)            /*!< 0x00000020 */
12449 #define FMC_BCRx_FACCEN_Pos                 (6U)
12450 #define FMC_BCRx_FACCEN_Msk                 (0x1UL << FMC_BCRx_FACCEN_Pos)          /*!< 0x00000040 */
12451 #define FMC_BCRx_FACCEN                     FMC_BCRx_FACCEN_Msk                     /*!<Flash access enable        */
12452 #define FMC_BCRx_BURSTEN_Pos                (8U)
12453 #define FMC_BCRx_BURSTEN_Msk                (0x1UL << FMC_BCRx_BURSTEN_Pos)         /*!< 0x00000100 */
12454 #define FMC_BCRx_BURSTEN                    FMC_BCRx_BURSTEN_Msk                    /*!<Burst enable bit           */
12455 #define FMC_BCRx_WAITPOL_Pos                (9U)
12456 #define FMC_BCRx_WAITPOL_Msk                (0x1UL << FMC_BCRx_WAITPOL_Pos)         /*!< 0x00000200 */
12457 #define FMC_BCRx_WAITPOL                    FMC_BCRx_WAITPOL_Msk                    /*!<Wait signal polarity bit   */
12458 #define FMC_BCRx_WAITCFG_Pos                (11U)
12459 #define FMC_BCRx_WAITCFG_Msk                (0x1UL << FMC_BCRx_WAITCFG_Pos)         /*!< 0x00000800 */
12460 #define FMC_BCRx_WAITCFG                    FMC_BCRx_WAITCFG_Msk                    /*!<Wait timing configuration  */
12461 #define FMC_BCRx_WREN_Pos                   (12U)
12462 #define FMC_BCRx_WREN_Msk                   (0x1UL << FMC_BCRx_WREN_Pos)            /*!< 0x00001000 */
12463 #define FMC_BCRx_WREN                       FMC_BCRx_WREN_Msk                       /*!<Write enable bit           */
12464 #define FMC_BCRx_WAITEN_Pos                 (13U)
12465 #define FMC_BCRx_WAITEN_Msk                 (0x1UL << FMC_BCRx_WAITEN_Pos)          /*!< 0x00002000 */
12466 #define FMC_BCRx_WAITEN                     FMC_BCRx_WAITEN_Msk                     /*!<Wait enable bit            */
12467 #define FMC_BCRx_EXTMOD_Pos                 (14U)
12468 #define FMC_BCRx_EXTMOD_Msk                 (0x1UL << FMC_BCRx_EXTMOD_Pos)          /*!< 0x00004000 */
12469 #define FMC_BCRx_EXTMOD                     FMC_BCRx_EXTMOD_Msk                     /*!<Extended mode enable       */
12470 #define FMC_BCRx_ASYNCWAIT_Pos              (15U)
12471 #define FMC_BCRx_ASYNCWAIT_Msk              (0x1UL << FMC_BCRx_ASYNCWAIT_Pos)       /*!< 0x00008000 */
12472 #define FMC_BCRx_ASYNCWAIT                  FMC_BCRx_ASYNCWAIT_Msk                  /*!<Asynchronous wait          */
12473 #define FMC_BCRx_CPSIZE_Pos                 (16U)
12474 #define FMC_BCRx_CPSIZE_Msk                 (0x7UL << FMC_BCRx_CPSIZE_Pos)          /*!< 0x00070000 */
12475 #define FMC_BCRx_CPSIZE                     FMC_BCRx_CPSIZE_Msk                     /*!<PSIZE[2:0] bits CRAM Page Size */
12476 #define FMC_BCRx_CPSIZE_0                   (0x1UL << FMC_BCRx_CPSIZE_Pos)          /*!< 0x00010000 */
12477 #define FMC_BCRx_CPSIZE_1                   (0x2UL << FMC_BCRx_CPSIZE_Pos)          /*!< 0x00020000 */
12478 #define FMC_BCRx_CPSIZE_2                   (0x4UL << FMC_BCRx_CPSIZE_Pos)          /*!< 0x00040000 */
12479 #define FMC_BCRx_CBURSTRW_Pos               (19U)
12480 #define FMC_BCRx_CBURSTRW_Msk               (0x1UL << FMC_BCRx_CBURSTRW_Pos)        /*!< 0x00080000 */
12481 #define FMC_BCRx_CBURSTRW                   FMC_BCRx_CBURSTRW_Msk                   /*!<Write burst enable         */
12482 #define FMC_BCRx_NBLSET_Pos                 (22U)
12483 #define FMC_BCRx_NBLSET_Msk                 (0x3UL << FMC_BCRx_NBLSET_Pos)          /*!< 0x00C00000 */
12484 #define FMC_BCRx_NBLSET                     FMC_BCRx_NBLSET_Msk                     /*!<Byte lane (NBL) setup      */
12485 #define FMC_BCRx_NBLSET_0                   (0x1UL << FMC_BCRx_NBLSET_Pos)          /*!< 0x00400000 */
12486 #define FMC_BCRx_NBLSET_1                   (0x2UL << FMC_BCRx_NBLSET_Pos)          /*!< 0x00800000 */
12487 
12488 /******************  Bit definition for FMC_BTRx registers (x=1..4)  *********/
12489 #define FMC_BTRx_ADDSET_Pos                 (0U)
12490 #define FMC_BTRx_ADDSET_Msk                 (0xFUL << FMC_BTRx_ADDSET_Pos)          /*!< 0x0000000F */
12491 #define FMC_BTRx_ADDSET                     FMC_BTRx_ADDSET_Msk                     /*!<ADDSET[3:0] bits (Address setup phase duration) */
12492 #define FMC_BTRx_ADDSET_0                   (0x1UL << FMC_BTRx_ADDSET_Pos)          /*!< 0x00000001 */
12493 #define FMC_BTRx_ADDSET_1                   (0x2UL << FMC_BTRx_ADDSET_Pos)          /*!< 0x00000002 */
12494 #define FMC_BTRx_ADDSET_2                   (0x4UL << FMC_BTRx_ADDSET_Pos)          /*!< 0x00000004 */
12495 #define FMC_BTRx_ADDSET_3                   (0x8UL << FMC_BTRx_ADDSET_Pos)          /*!< 0x00000008 */
12496 #define FMC_BTRx_ADDHLD_Pos                 (4U)
12497 #define FMC_BTRx_ADDHLD_Msk                 (0xFUL << FMC_BTRx_ADDHLD_Pos)          /*!< 0x000000F0 */
12498 #define FMC_BTRx_ADDHLD                     FMC_BTRx_ADDHLD_Msk                     /*!<ADDHLD[3:0] bits (Address-hold phase duration)  */
12499 #define FMC_BTRx_ADDHLD_0                   (0x1UL << FMC_BTRx_ADDHLD_Pos)          /*!< 0x00000010 */
12500 #define FMC_BTRx_ADDHLD_1                   (0x2UL << FMC_BTRx_ADDHLD_Pos)          /*!< 0x00000020 */
12501 #define FMC_BTRx_ADDHLD_2                   (0x4UL << FMC_BTRx_ADDHLD_Pos)          /*!< 0x00000040 */
12502 #define FMC_BTRx_ADDHLD_3                   (0x8UL << FMC_BTRx_ADDHLD_Pos)          /*!< 0x00000080 */
12503 #define FMC_BTRx_DATAST_Pos                 (8U)
12504 #define FMC_BTRx_DATAST_Msk                 (0xFFUL << FMC_BTRx_DATAST_Pos)         /*!< 0x0000FF00 */
12505 #define FMC_BTRx_DATAST                     FMC_BTRx_DATAST_Msk                     /*!<DATAST [3:0] bits (Data-phase duration) */
12506 #define FMC_BTRx_DATAST_0                   (0x01UL << FMC_BTRx_DATAST_Pos)         /*!< 0x00000100 */
12507 #define FMC_BTRx_DATAST_1                   (0x02UL << FMC_BTRx_DATAST_Pos)         /*!< 0x00000200 */
12508 #define FMC_BTRx_DATAST_2                   (0x04UL << FMC_BTRx_DATAST_Pos)         /*!< 0x00000400 */
12509 #define FMC_BTRx_DATAST_3                   (0x08UL << FMC_BTRx_DATAST_Pos)         /*!< 0x00000800 */
12510 #define FMC_BTRx_DATAST_4                   (0x10UL << FMC_BTRx_DATAST_Pos)         /*!< 0x00001000 */
12511 #define FMC_BTRx_DATAST_5                   (0x20UL << FMC_BTRx_DATAST_Pos)         /*!< 0x00002000 */
12512 #define FMC_BTRx_DATAST_6                   (0x40UL << FMC_BTRx_DATAST_Pos)         /*!< 0x00004000 */
12513 #define FMC_BTRx_DATAST_7                   (0x80UL << FMC_BTRx_DATAST_Pos)         /*!< 0x00008000 */
12514 #define FMC_BTRx_BUSTURN_Pos                (16U)
12515 #define FMC_BTRx_BUSTURN_Msk                (0xFUL << FMC_BTRx_BUSTURN_Pos)         /*!< 0x000F0000 */
12516 #define FMC_BTRx_BUSTURN                    FMC_BTRx_BUSTURN_Msk                    /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
12517 #define FMC_BTRx_BUSTURN_0                  (0x1UL << FMC_BTRx_BUSTURN_Pos)         /*!< 0x00010000 */
12518 #define FMC_BTRx_BUSTURN_1                  (0x2UL << FMC_BTRx_BUSTURN_Pos)         /*!< 0x00020000 */
12519 #define FMC_BTRx_BUSTURN_2                  (0x4UL << FMC_BTRx_BUSTURN_Pos)         /*!< 0x00040000 */
12520 #define FMC_BTRx_BUSTURN_3                  (0x8UL << FMC_BTRx_BUSTURN_Pos)         /*!< 0x00080000 */
12521 #define FMC_BTRx_CLKDIV_Pos                 (20U)
12522 #define FMC_BTRx_CLKDIV_Msk                 (0xFUL << FMC_BTRx_CLKDIV_Pos)          /*!< 0x00F00000 */
12523 #define FMC_BTRx_CLKDIV                     FMC_BTRx_CLKDIV_Msk                     /*!<CLKDIV[3:0] bits (Clock divide ratio) */
12524 #define FMC_BTRx_CLKDIV_0                   (0x1UL << FMC_BTRx_CLKDIV_Pos)          /*!< 0x00100000 */
12525 #define FMC_BTRx_CLKDIV_1                   (0x2UL << FMC_BTRx_CLKDIV_Pos)          /*!< 0x00200000 */
12526 #define FMC_BTRx_CLKDIV_2                   (0x4UL << FMC_BTRx_CLKDIV_Pos)          /*!< 0x00400000 */
12527 #define FMC_BTRx_CLKDIV_3                   (0x8UL << FMC_BTRx_CLKDIV_Pos)          /*!< 0x00800000 */
12528 #define FMC_BTRx_DATLAT_Pos                 (24U)
12529 #define FMC_BTRx_DATLAT_Msk                 (0xFUL << FMC_BTRx_DATLAT_Pos)          /*!< 0x0F000000 */
12530 #define FMC_BTRx_DATLAT                     FMC_BTRx_DATLAT_Msk                     /*!<DATLA[3:0] bits (Data latency) */
12531 #define FMC_BTRx_DATLAT_0                   (0x1UL << FMC_BTRx_DATLAT_Pos)          /*!< 0x01000000 */
12532 #define FMC_BTRx_DATLAT_1                   (0x2UL << FMC_BTRx_DATLAT_Pos)          /*!< 0x02000000 */
12533 #define FMC_BTRx_DATLAT_2                   (0x4UL << FMC_BTRx_DATLAT_Pos)          /*!< 0x04000000 */
12534 #define FMC_BTRx_DATLAT_3                   (0x8UL << FMC_BTRx_DATLAT_Pos)          /*!< 0x08000000 */
12535 #define FMC_BTRx_ACCMOD_Pos                 (28U)
12536 #define FMC_BTRx_ACCMOD_Msk                 (0x3UL << FMC_BTRx_ACCMOD_Pos)          /*!< 0x30000000 */
12537 #define FMC_BTRx_ACCMOD                     FMC_BTRx_ACCMOD_Msk                     /*!<ACCMOD[1:0] bits (Access mode) */
12538 #define FMC_BTRx_ACCMOD_0                   (0x1UL << FMC_BTRx_ACCMOD_Pos)          /*!< 0x10000000 */
12539 #define FMC_BTRx_ACCMOD_1                   (0x2UL << FMC_BTRx_ACCMOD_Pos)          /*!< 0x20000000 */
12540 #define FMC_BTRx_DATAHLD_Pos                (30U)
12541 #define FMC_BTRx_DATAHLD_Msk                (0x3UL << FMC_BTRx_DATAHLD_Pos)         /*!< 0xC0000000 */
12542 #define FMC_BTRx_DATAHLD                    FMC_BTRx_DATAHLD_Msk                    /*!<DATAHLD[1:0] bits (Data hold phase duration) */
12543 #define FMC_BTRx_DATAHLD_0                  (0x1UL << FMC_BTRx_DATAHLD_Pos)         /*!< 0x40000000 */
12544 #define FMC_BTRx_DATAHLD_1                  (0x2UL << FMC_BTRx_DATAHLD_Pos)         /*!< 0x80000000 */
12545 
12546 /******************  Bit definition for FMC_BWTRx registers (x=1..4)  *********/
12547 #define FMC_BWTRx_ADDSET_Pos                (0U)
12548 #define FMC_BWTRx_ADDSET_Msk                (0xFUL << FMC_BWTRx_ADDSET_Pos)         /*!< 0x0000000F */
12549 #define FMC_BWTRx_ADDSET                    FMC_BWTRx_ADDSET_Msk                    /*!<ADDSET[3:0] bits (Address setup phase duration) */
12550 #define FMC_BWTRx_ADDSET_0                  (0x1UL << FMC_BWTRx_ADDSET_Pos)         /*!< 0x00000001 */
12551 #define FMC_BWTRx_ADDSET_1                  (0x2UL << FMC_BWTRx_ADDSET_Pos)         /*!< 0x00000002 */
12552 #define FMC_BWTRx_ADDSET_2                  (0x4UL << FMC_BWTRx_ADDSET_Pos)         /*!< 0x00000004 */
12553 #define FMC_BWTRx_ADDSET_3                  (0x8UL << FMC_BWTRx_ADDSET_Pos)         /*!< 0x00000008 */
12554 #define FMC_BWTRx_ADDHLD_Pos                (4U)
12555 #define FMC_BWTRx_ADDHLD_Msk                (0xFUL << FMC_BWTRx_ADDHLD_Pos)         /*!< 0x000000F0 */
12556 #define FMC_BWTRx_ADDHLD                    FMC_BWTRx_ADDHLD_Msk                    /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
12557 #define FMC_BWTRx_ADDHLD_0                  (0x1UL << FMC_BWTRx_ADDHLD_Pos)         /*!< 0x00000010 */
12558 #define FMC_BWTRx_ADDHLD_1                  (0x2UL << FMC_BWTRx_ADDHLD_Pos)         /*!< 0x00000020 */
12559 #define FMC_BWTRx_ADDHLD_2                  (0x4UL << FMC_BWTRx_ADDHLD_Pos)         /*!< 0x00000040 */
12560 #define FMC_BWTRx_ADDHLD_3                  (0x8UL << FMC_BWTRx_ADDHLD_Pos)         /*!< 0x00000080 */
12561 #define FMC_BWTRx_DATAST_Pos                (8U)
12562 #define FMC_BWTRx_DATAST_Msk                (0xFFUL << FMC_BWTRx_DATAST_Pos)        /*!< 0x0000FF00 */
12563 #define FMC_BWTRx_DATAST                    FMC_BWTRx_DATAST_Msk                    /*!<DATAST [3:0] bits (Data-phase duration) */
12564 #define FMC_BWTRx_DATAST_0                  (0x01UL << FMC_BWTRx_DATAST_Pos)        /*!< 0x00000100 */
12565 #define FMC_BWTRx_DATAST_1                  (0x02UL << FMC_BWTRx_DATAST_Pos)        /*!< 0x00000200 */
12566 #define FMC_BWTRx_DATAST_2                  (0x04UL << FMC_BWTRx_DATAST_Pos)        /*!< 0x00000400 */
12567 #define FMC_BWTRx_DATAST_3                  (0x08UL << FMC_BWTRx_DATAST_Pos)        /*!< 0x00000800 */
12568 #define FMC_BWTRx_DATAST_4                  (0x10UL << FMC_BWTRx_DATAST_Pos)        /*!< 0x00001000 */
12569 #define FMC_BWTRx_DATAST_5                  (0x20UL << FMC_BWTRx_DATAST_Pos)        /*!< 0x00002000 */
12570 #define FMC_BWTRx_DATAST_6                  (0x40UL << FMC_BWTRx_DATAST_Pos)        /*!< 0x00004000 */
12571 #define FMC_BWTRx_DATAST_7                  (0x80UL << FMC_BWTRx_DATAST_Pos)        /*!< 0x00008000 */
12572 #define FMC_BWTRx_BUSTURN_Pos               (16U)
12573 #define FMC_BWTRx_BUSTURN_Msk               (0xFUL << FMC_BWTRx_BUSTURN_Pos)        /*!< 0x000F0000 */
12574 #define FMC_BWTRx_BUSTURN                   FMC_BWTRx_BUSTURN_Msk                   /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
12575 #define FMC_BWTRx_BUSTURN_0                 (0x1UL << FMC_BWTRx_BUSTURN_Pos)        /*!< 0x00010000 */
12576 #define FMC_BWTRx_BUSTURN_1                 (0x2UL << FMC_BWTRx_BUSTURN_Pos)        /*!< 0x00020000 */
12577 #define FMC_BWTRx_BUSTURN_2                 (0x4UL << FMC_BWTRx_BUSTURN_Pos)        /*!< 0x00040000 */
12578 #define FMC_BWTRx_BUSTURN_3                 (0x8UL << FMC_BWTRx_BUSTURN_Pos)        /*!< 0x00080000 */
12579 #define FMC_BWTRx_ACCMOD_Pos                (28U)
12580 #define FMC_BWTRx_ACCMOD_Msk                (0x3UL << FMC_BWTRx_ACCMOD_Pos)         /*!< 0x30000000 */
12581 #define FMC_BWTRx_ACCMOD                    FMC_BWTRx_ACCMOD_Msk                    /*!<ACCMOD[1:0] bits (Access mode) */
12582 #define FMC_BWTRx_ACCMOD_0                  (0x1UL << FMC_BWTRx_ACCMOD_Pos)         /*!< 0x10000000 */
12583 #define FMC_BWTRx_ACCMOD_1                  (0x2UL << FMC_BWTRx_ACCMOD_Pos)         /*!< 0x20000000 */
12584 #define FMC_BWTRx_DATAHLD_Pos               (30U)
12585 #define FMC_BWTRx_DATAHLD_Msk               (0x3UL << FMC_BWTRx_DATAHLD_Pos)        /*!< 0xC0000000 */
12586 #define FMC_BWTRx_DATAHLD                   FMC_BWTRx_DATAHLD_Msk                   /*!<DATAHLD[1:0] bits (Data hold phase duration) */
12587 #define FMC_BWTRx_DATAHLD_0                 (0x1UL << FMC_BWTRx_DATAHLD_Pos)        /*!< 0x40000000 */
12588 #define FMC_BWTRx_DATAHLD_1                 (0x2UL << FMC_BWTRx_DATAHLD_Pos)        /*!< 0x80000000 */
12589 
12590 /******************  Bit definition for FMC_PCSCNTR register ******************/
12591 #define FMC_PCSCNTR_CSCOUNT_Pos             (0U)
12592 #define FMC_PCSCNTR_CSCOUNT_Msk             (0xFFFFUL << FMC_PCSCNTR_CSCOUNT_Pos)   /*!< 0x0000FFFF */
12593 #define FMC_PCSCNTR_CSCOUNT                 FMC_PCSCNTR_CSCOUNT_Msk                 /*!<CSCOUNT[15:0] bits (Chip select counter) */
12594 #define FMC_PCSCNTR_CNTB1EN_Pos             (16U)
12595 #define FMC_PCSCNTR_CNTB1EN_Msk             (0x1UL << FMC_PCSCNTR_CNTB1EN_Pos)      /*!< 0x00010000 */
12596 #define FMC_PCSCNTR_CNTB1EN                 FMC_PCSCNTR_CNTB1EN_Msk                 /*!<Counter PSRAM/NOR Bank1_1 enable */
12597 #define FMC_PCSCNTR_CNTB2EN_Pos             (17U)
12598 #define FMC_PCSCNTR_CNTB2EN_Msk             (0x1UL << FMC_PCSCNTR_CNTB2EN_Pos)      /*!< 0x00020000 */
12599 #define FMC_PCSCNTR_CNTB2EN                 FMC_PCSCNTR_CNTB2EN_Msk                 /*!<Counter PSRAM/NOR Bank1_2 enable */
12600 #define FMC_PCSCNTR_CNTB3EN_Pos             (18U)
12601 #define FMC_PCSCNTR_CNTB3EN_Msk             (0x1UL << FMC_PCSCNTR_CNTB3EN_Pos)      /*!< 0x00040000 */
12602 #define FMC_PCSCNTR_CNTB3EN                 FMC_PCSCNTR_CNTB3EN_Msk                 /*!<Counter PSRAM/NOR Bank1_3 enable */
12603 #define FMC_PCSCNTR_CNTB4EN_Pos             (19U)
12604 #define FMC_PCSCNTR_CNTB4EN_Msk             (0x1UL << FMC_PCSCNTR_CNTB4EN_Pos)      /*!< 0x00080000 */
12605 #define FMC_PCSCNTR_CNTB4EN                 FMC_PCSCNTR_CNTB4EN_Msk                 /*!<Counter PSRAM/NOR Bank1_4 enable */
12606 
12607 /******************  Bit definition for FMC_PCR register  *******************/
12608 #define FMC_PCR_PWAITEN_Pos                 (1U)
12609 #define FMC_PCR_PWAITEN_Msk                 (0x1UL << FMC_PCR_PWAITEN_Pos)          /*!< 0x00000002 */
12610 #define FMC_PCR_PWAITEN                     FMC_PCR_PWAITEN_Msk                     /*!<Wait feature enable bit                   */
12611 #define FMC_PCR_PBKEN_Pos                   (2U)
12612 #define FMC_PCR_PBKEN_Msk                   (0x1UL << FMC_PCR_PBKEN_Pos)            /*!< 0x00000004 */
12613 #define FMC_PCR_PBKEN                       FMC_PCR_PBKEN_Msk                       /*!<NAND Flash memory bank enable bit */
12614 #define FMC_PCR_PTYP_Pos                    (3U)
12615 #define FMC_PCR_PTYP_Msk                    (0x1UL << FMC_PCR_PTYP_Pos)             /*!< 0x00000008 */
12616 #define FMC_PCR_PTYP                        FMC_PCR_PTYP_Msk                        /*!<Memory type                               */
12617 #define FMC_PCR_PWID_Pos                    (4U)
12618 #define FMC_PCR_PWID_Msk                    (0x3UL << FMC_PCR_PWID_Pos)             /*!< 0x00000030 */
12619 #define FMC_PCR_PWID                        FMC_PCR_PWID_Msk                        /*!<PWID[1:0] bits (NAND Flash databus width) */
12620 #define FMC_PCR_PWID_0                      (0x1UL << FMC_PCR_PWID_Pos)             /*!< 0x00000010 */
12621 #define FMC_PCR_PWID_1                      (0x2UL << FMC_PCR_PWID_Pos)             /*!< 0x00000020 */
12622 #define FMC_PCR_ECCEN_Pos                   (6U)
12623 #define FMC_PCR_ECCEN_Msk                   (0x1UL << FMC_PCR_ECCEN_Pos)            /*!< 0x00000040 */
12624 #define FMC_PCR_ECCEN                       FMC_PCR_ECCEN_Msk                       /*!<ECC computation logic enable bit          */
12625 #define FMC_PCR_TCLR_Pos                    (9U)
12626 #define FMC_PCR_TCLR_Msk                    (0xFUL << FMC_PCR_TCLR_Pos)             /*!< 0x00001E00 */
12627 #define FMC_PCR_TCLR                        FMC_PCR_TCLR_Msk                        /*!<TCLR[3:0] bits (CLE to RE delay)          */
12628 #define FMC_PCR_TCLR_0                      (0x1UL << FMC_PCR_TCLR_Pos)             /*!< 0x00000200 */
12629 #define FMC_PCR_TCLR_1                      (0x2UL << FMC_PCR_TCLR_Pos)             /*!< 0x00000400 */
12630 #define FMC_PCR_TCLR_2                      (0x4UL << FMC_PCR_TCLR_Pos)             /*!< 0x00000800 */
12631 #define FMC_PCR_TCLR_3                      (0x8UL << FMC_PCR_TCLR_Pos)             /*!< 0x00001000 */
12632 #define FMC_PCR_TAR_Pos                     (13U)
12633 #define FMC_PCR_TAR_Msk                     (0xFUL << FMC_PCR_TAR_Pos)              /*!< 0x0001E000 */
12634 #define FMC_PCR_TAR                         FMC_PCR_TAR_Msk                         /*!<TAR[3:0] bits (ALE to RE delay)           */
12635 #define FMC_PCR_TAR_0                       (0x1UL << FMC_PCR_TAR_Pos)              /*!< 0x00002000 */
12636 #define FMC_PCR_TAR_1                       (0x2UL << FMC_PCR_TAR_Pos)              /*!< 0x00004000 */
12637 #define FMC_PCR_TAR_2                       (0x4UL << FMC_PCR_TAR_Pos)              /*!< 0x00008000 */
12638 #define FMC_PCR_TAR_3                       (0x8UL << FMC_PCR_TAR_Pos)              /*!< 0x00010000 */
12639 #define FMC_PCR_ECCPS_Pos                   (17U)
12640 #define FMC_PCR_ECCPS_Msk                   (0x7UL << FMC_PCR_ECCPS_Pos)            /*!< 0x000E0000 */
12641 #define FMC_PCR_ECCPS                       FMC_PCR_ECCPS_Msk                       /*!<ECCPS[1:0] bits (ECC page size)           */
12642 #define FMC_PCR_ECCPS_0                     (0x1UL << FMC_PCR_ECCPS_Pos)            /*!< 0x00020000 */
12643 #define FMC_PCR_ECCPS_1                     (0x2UL << FMC_PCR_ECCPS_Pos)            /*!< 0x00040000 */
12644 #define FMC_PCR_ECCPS_2                     (0x4UL << FMC_PCR_ECCPS_Pos)            /*!< 0x00080000 */
12645 
12646 /*******************  Bit definition for FMC_SR register  *******************/
12647 #define FMC_SR_IRS_Pos                      (0U)
12648 #define FMC_SR_IRS_Msk                      (0x1UL << FMC_SR_IRS_Pos)               /*!< 0x00000001 */
12649 #define FMC_SR_IRS                          FMC_SR_IRS_Msk                          /*!<Interrupt Rising Edge status                */
12650 #define FMC_SR_ILS_Pos                      (1U)
12651 #define FMC_SR_ILS_Msk                      (0x1UL << FMC_SR_ILS_Pos)               /*!< 0x00000002 */
12652 #define FMC_SR_ILS                          FMC_SR_ILS_Msk                          /*!<Interrupt Level status                      */
12653 #define FMC_SR_IFS_Pos                      (2U)
12654 #define FMC_SR_IFS_Msk                      (0x1UL << FMC_SR_IFS_Pos)               /*!< 0x00000004 */
12655 #define FMC_SR_IFS                          FMC_SR_IFS_Msk                          /*!<Interrupt Falling Edge status               */
12656 #define FMC_SR_IREN_Pos                     (3U)
12657 #define FMC_SR_IREN_Msk                     (0x1UL << FMC_SR_IREN_Pos)              /*!< 0x00000008 */
12658 #define FMC_SR_IREN                         FMC_SR_IREN_Msk                         /*!<Interrupt Rising Edge detection Enable bit  */
12659 #define FMC_SR_ILEN_Pos                     (4U)
12660 #define FMC_SR_ILEN_Msk                     (0x1UL << FMC_SR_ILEN_Pos)              /*!< 0x00000010 */
12661 #define FMC_SR_ILEN                         FMC_SR_ILEN_Msk                         /*!<Interrupt Level detection Enable bit        */
12662 #define FMC_SR_IFEN_Pos                     (5U)
12663 #define FMC_SR_IFEN_Msk                     (0x1UL << FMC_SR_IFEN_Pos)              /*!< 0x00000020 */
12664 #define FMC_SR_IFEN                         FMC_SR_IFEN_Msk                         /*!<Interrupt Falling Edge detection Enable bit */
12665 #define FMC_SR_FEMPT_Pos                    (6U)
12666 #define FMC_SR_FEMPT_Msk                    (0x1UL << FMC_SR_FEMPT_Pos)             /*!< 0x00000040 */
12667 #define FMC_SR_FEMPT                        FMC_SR_FEMPT_Msk                        /*!<FIFO empty                                  */
12668 
12669 /******************  Bit definition for FMC_PMEM register  ******************/
12670 #define FMC_PMEM_MEMSET_Pos                 (0U)
12671 #define FMC_PMEM_MEMSET_Msk                 (0xFFUL << FMC_PMEM_MEMSET_Pos)         /*!< 0x000000FF */
12672 #define FMC_PMEM_MEMSET                     FMC_PMEM_MEMSET_Msk                     /*!<MEMSET[7:0] bits (Common memory setup time) */
12673 #define FMC_PMEM_MEMSET_0                   (0x01UL << FMC_PMEM_MEMSET_Pos)         /*!< 0x00000001 */
12674 #define FMC_PMEM_MEMSET_1                   (0x02UL << FMC_PMEM_MEMSET_Pos)         /*!< 0x00000002 */
12675 #define FMC_PMEM_MEMSET_2                   (0x04UL << FMC_PMEM_MEMSET_Pos)         /*!< 0x00000004 */
12676 #define FMC_PMEM_MEMSET_3                   (0x08UL << FMC_PMEM_MEMSET_Pos)         /*!< 0x00000008 */
12677 #define FMC_PMEM_MEMSET_4                   (0x10UL << FMC_PMEM_MEMSET_Pos)         /*!< 0x00000010 */
12678 #define FMC_PMEM_MEMSET_5                   (0x20UL << FMC_PMEM_MEMSET_Pos)         /*!< 0x00000020 */
12679 #define FMC_PMEM_MEMSET_6                   (0x40UL << FMC_PMEM_MEMSET_Pos)         /*!< 0x00000040 */
12680 #define FMC_PMEM_MEMSET_7                   (0x80UL << FMC_PMEM_MEMSET_Pos)         /*!< 0x00000080 */
12681 #define FMC_PMEM_MEMWAIT_Pos                (8U)
12682 #define FMC_PMEM_MEMWAIT_Msk                (0xFFUL << FMC_PMEM_MEMWAIT_Pos)        /*!< 0x0000FF00 */
12683 #define FMC_PMEM_MEMWAIT                    FMC_PMEM_MEMWAIT_Msk                    /*!<MEMWAIT[7:0] bits (Common memory wait time) */
12684 #define FMC_PMEM_MEMWAIT_0                  (0x01UL << FMC_PMEM_MEMWAIT_Pos)        /*!< 0x00000100 */
12685 #define FMC_PMEM_MEMWAIT_1                  (0x02UL << FMC_PMEM_MEMWAIT_Pos)        /*!< 0x00000200 */
12686 #define FMC_PMEM_MEMWAIT_2                  (0x04UL << FMC_PMEM_MEMWAIT_Pos)        /*!< 0x00000400 */
12687 #define FMC_PMEM_MEMWAIT_3                  (0x08UL << FMC_PMEM_MEMWAIT_Pos)        /*!< 0x00000800 */
12688 #define FMC_PMEM_MEMWAIT_4                  (0x10UL << FMC_PMEM_MEMWAIT_Pos)        /*!< 0x00001000 */
12689 #define FMC_PMEM_MEMWAIT_5                  (0x20UL << FMC_PMEM_MEMWAIT_Pos)        /*!< 0x00002000 */
12690 #define FMC_PMEM_MEMWAIT_6                  (0x40UL << FMC_PMEM_MEMWAIT_Pos)        /*!< 0x00004000 */
12691 #define FMC_PMEM_MEMWAIT_7                  (0x80UL << FMC_PMEM_MEMWAIT_Pos)        /*!< 0x00008000 */
12692 #define FMC_PMEM_MEMHOLD_Pos                (16U)
12693 #define FMC_PMEM_MEMHOLD_Msk                (0xFFUL << FMC_PMEM_MEMHOLD_Pos)        /*!< 0x00FF0000 */
12694 #define FMC_PMEM_MEMHOLD                    FMC_PMEM_MEMHOLD_Msk                    /*!<MEMHOLD[7:0] bits (Common memory hold time) */
12695 #define FMC_PMEM_MEMHOLD_0                  (0x01UL << FMC_PMEM_MEMHOLD_Pos)        /*!< 0x00010000 */
12696 #define FMC_PMEM_MEMHOLD_1                  (0x02UL << FMC_PMEM_MEMHOLD_Pos)        /*!< 0x00020000 */
12697 #define FMC_PMEM_MEMHOLD_2                  (0x04UL << FMC_PMEM_MEMHOLD_Pos)        /*!< 0x00040000 */
12698 #define FMC_PMEM_MEMHOLD_3                  (0x08UL << FMC_PMEM_MEMHOLD_Pos)        /*!< 0x00080000 */
12699 #define FMC_PMEM_MEMHOLD_4                  (0x10UL << FMC_PMEM_MEMHOLD_Pos)        /*!< 0x00100000 */
12700 #define FMC_PMEM_MEMHOLD_5                  (0x20UL << FMC_PMEM_MEMHOLD_Pos)        /*!< 0x00200000 */
12701 #define FMC_PMEM_MEMHOLD_6                  (0x40UL << FMC_PMEM_MEMHOLD_Pos)        /*!< 0x00400000 */
12702 #define FMC_PMEM_MEMHOLD_7                  (0x80UL << FMC_PMEM_MEMHOLD_Pos)        /*!< 0x00800000 */
12703 #define FMC_PMEM_MEMHIZ_Pos                 (24U)
12704 #define FMC_PMEM_MEMHIZ_Msk                 (0xFFUL << FMC_PMEM_MEMHIZ_Pos)         /*!< 0xFF000000 */
12705 #define FMC_PMEM_MEMHIZ                     FMC_PMEM_MEMHIZ_Msk                     /*!<MEMHIZ[7:0] bits (Common memory databus HiZ time) */
12706 #define FMC_PMEM_MEMHIZ_0                   (0x01UL << FMC_PMEM_MEMHIZ_Pos)         /*!< 0x01000000 */
12707 #define FMC_PMEM_MEMHIZ_1                   (0x02UL << FMC_PMEM_MEMHIZ_Pos)         /*!< 0x02000000 */
12708 #define FMC_PMEM_MEMHIZ_2                   (0x04UL << FMC_PMEM_MEMHIZ_Pos)         /*!< 0x04000000 */
12709 #define FMC_PMEM_MEMHIZ_3                   (0x08UL << FMC_PMEM_MEMHIZ_Pos)         /*!< 0x08000000 */
12710 #define FMC_PMEM_MEMHIZ_4                   (0x10UL << FMC_PMEM_MEMHIZ_Pos)         /*!< 0x10000000 */
12711 #define FMC_PMEM_MEMHIZ_5                   (0x20UL << FMC_PMEM_MEMHIZ_Pos)         /*!< 0x20000000 */
12712 #define FMC_PMEM_MEMHIZ_6                   (0x40UL << FMC_PMEM_MEMHIZ_Pos)         /*!< 0x40000000 */
12713 #define FMC_PMEM_MEMHIZ_7                   (0x80UL << FMC_PMEM_MEMHIZ_Pos)         /*!< 0x80000000 */
12714 
12715 /******************  Bit definition for FMC_PATT register  ******************/
12716 #define FMC_PATT_ATTSET_Pos                 (0U)
12717 #define FMC_PATT_ATTSET_Msk                 (0xFFUL << FMC_PATT_ATTSET_Pos)         /*!< 0x000000FF */
12718 #define FMC_PATT_ATTSET                     FMC_PATT_ATTSET_Msk                     /*!<ATTSET[7:0] bits (Attribute memory setup time) */
12719 #define FMC_PATT_ATTSET_0                   (0x01UL << FMC_PATT_ATTSET_Pos)         /*!< 0x00000001 */
12720 #define FMC_PATT_ATTSET_1                   (0x02UL << FMC_PATT_ATTSET_Pos)         /*!< 0x00000002 */
12721 #define FMC_PATT_ATTSET_2                   (0x04UL << FMC_PATT_ATTSET_Pos)         /*!< 0x00000004 */
12722 #define FMC_PATT_ATTSET_3                   (0x08UL << FMC_PATT_ATTSET_Pos)         /*!< 0x00000008 */
12723 #define FMC_PATT_ATTSET_4                   (0x10UL << FMC_PATT_ATTSET_Pos)         /*!< 0x00000010 */
12724 #define FMC_PATT_ATTSET_5                   (0x20UL << FMC_PATT_ATTSET_Pos)         /*!< 0x00000020 */
12725 #define FMC_PATT_ATTSET_6                   (0x40UL << FMC_PATT_ATTSET_Pos)         /*!< 0x00000040 */
12726 #define FMC_PATT_ATTSET_7                   (0x80UL << FMC_PATT_ATTSET_Pos)         /*!< 0x00000080 */
12727 #define FMC_PATT_ATTWAIT_Pos                (8U)
12728 #define FMC_PATT_ATTWAIT_Msk                (0xFFUL << FMC_PATT_ATTWAIT_Pos)        /*!< 0x0000FF00 */
12729 #define FMC_PATT_ATTWAIT                    FMC_PATT_ATTWAIT_Msk                    /*!<ATTWAIT[7:0] bits (Attribute memory wait time) */
12730 #define FMC_PATT_ATTWAIT_0                  (0x01UL << FMC_PATT_ATTWAIT_Pos)        /*!< 0x00000100 */
12731 #define FMC_PATT_ATTWAIT_1                  (0x02UL << FMC_PATT_ATTWAIT_Pos)        /*!< 0x00000200 */
12732 #define FMC_PATT_ATTWAIT_2                  (0x04UL << FMC_PATT_ATTWAIT_Pos)        /*!< 0x00000400 */
12733 #define FMC_PATT_ATTWAIT_3                  (0x08UL << FMC_PATT_ATTWAIT_Pos)        /*!< 0x00000800 */
12734 #define FMC_PATT_ATTWAIT_4                  (0x10UL << FMC_PATT_ATTWAIT_Pos)        /*!< 0x00001000 */
12735 #define FMC_PATT_ATTWAIT_5                  (0x20UL << FMC_PATT_ATTWAIT_Pos)        /*!< 0x00002000 */
12736 #define FMC_PATT_ATTWAIT_6                  (0x40UL << FMC_PATT_ATTWAIT_Pos)        /*!< 0x00004000 */
12737 #define FMC_PATT_ATTWAIT_7                  (0x80UL << FMC_PATT_ATTWAIT_Pos)        /*!< 0x00008000 */
12738 #define FMC_PATT_ATTHOLD_Pos                (16U)
12739 #define FMC_PATT_ATTHOLD_Msk                (0xFFUL << FMC_PATT_ATTHOLD_Pos)        /*!< 0x00FF0000 */
12740 #define FMC_PATT_ATTHOLD                    FMC_PATT_ATTHOLD_Msk                    /*!<ATTHOLD[7:0] bits (Attribute memory hold time) */
12741 #define FMC_PATT_ATTHOLD_0                  (0x01UL << FMC_PATT_ATTHOLD_Pos)        /*!< 0x00010000 */
12742 #define FMC_PATT_ATTHOLD_1                  (0x02UL << FMC_PATT_ATTHOLD_Pos)        /*!< 0x00020000 */
12743 #define FMC_PATT_ATTHOLD_2                  (0x04UL << FMC_PATT_ATTHOLD_Pos)        /*!< 0x00040000 */
12744 #define FMC_PATT_ATTHOLD_3                  (0x08UL << FMC_PATT_ATTHOLD_Pos)        /*!< 0x00080000 */
12745 #define FMC_PATT_ATTHOLD_4                  (0x10UL << FMC_PATT_ATTHOLD_Pos)        /*!< 0x00100000 */
12746 #define FMC_PATT_ATTHOLD_5                  (0x20UL << FMC_PATT_ATTHOLD_Pos)        /*!< 0x00200000 */
12747 #define FMC_PATT_ATTHOLD_6                  (0x40UL << FMC_PATT_ATTHOLD_Pos)        /*!< 0x00400000 */
12748 #define FMC_PATT_ATTHOLD_7                  (0x80UL << FMC_PATT_ATTHOLD_Pos)        /*!< 0x00800000 */
12749 #define FMC_PATT_ATTHIZ_Pos                 (24U)
12750 #define FMC_PATT_ATTHIZ_Msk                 (0xFFUL << FMC_PATT_ATTHIZ_Pos)         /*!< 0xFF000000 */
12751 #define FMC_PATT_ATTHIZ                     FMC_PATT_ATTHIZ_Msk                     /*!<ATTHIZ[7:0] bits (Attribute memory databus HiZ time) */
12752 #define FMC_PATT_ATTHIZ_0                   (0x01UL << FMC_PATT_ATTHIZ_Pos)         /*!< 0x01000000 */
12753 #define FMC_PATT_ATTHIZ_1                   (0x02UL << FMC_PATT_ATTHIZ_Pos)         /*!< 0x02000000 */
12754 #define FMC_PATT_ATTHIZ_2                   (0x04UL << FMC_PATT_ATTHIZ_Pos)         /*!< 0x04000000 */
12755 #define FMC_PATT_ATTHIZ_3                   (0x08UL << FMC_PATT_ATTHIZ_Pos)         /*!< 0x08000000 */
12756 #define FMC_PATT_ATTHIZ_4                   (0x10UL << FMC_PATT_ATTHIZ_Pos)         /*!< 0x10000000 */
12757 #define FMC_PATT_ATTHIZ_5                   (0x20UL << FMC_PATT_ATTHIZ_Pos)         /*!< 0x20000000 */
12758 #define FMC_PATT_ATTHIZ_6                   (0x40UL << FMC_PATT_ATTHIZ_Pos)         /*!< 0x40000000 */
12759 #define FMC_PATT_ATTHIZ_7                   (0x80UL << FMC_PATT_ATTHIZ_Pos)         /*!< 0x80000000 */
12760 
12761 /******************  Bit definition for FMC_ECCR3 register  ******************/
12762 #define FMC_ECCR3_ECC3_Pos                  (0U)
12763 #define FMC_ECCR3_ECC3_Msk                  (0xFFFFFFFFUL << FMC_ECCR3_ECC3_Pos)    /*!< 0xFFFFFFFF */
12764 #define FMC_ECCR3_ECC3                      FMC_ECCR3_ECC3_Msk                      /*!<ECC result */
12765 
12766 /******************************************************************************/
12767 /*                                                                            */
12768 /*                       Graphic MMU (GFXMMU)                                 */
12769 /*                                                                            */
12770 /******************************************************************************/
12771 /****************** Bits definition for GFXMMU_CR register ********************/
12772 #define GFXMMU_CR_B0OIE_Pos                (0U)
12773 #define GFXMMU_CR_B0OIE_Msk                (0x1UL << GFXMMU_CR_B0OIE_Pos)       /*!< 0x00000001 */
12774 #define GFXMMU_CR_B0OIE                    GFXMMU_CR_B0OIE_Msk                  /*!< Buffer 0 overflow interrupt enable */
12775 #define GFXMMU_CR_B1OIE_Pos                (1U)
12776 #define GFXMMU_CR_B1OIE_Msk                (0x1UL << GFXMMU_CR_B1OIE_Pos)       /*!< 0x00000002 */
12777 #define GFXMMU_CR_B1OIE                    GFXMMU_CR_B1OIE_Msk                  /*!< Buffer 1 overflow interrupt enable */
12778 #define GFXMMU_CR_B2OIE_Pos                (2U)
12779 #define GFXMMU_CR_B2OIE_Msk                (0x1UL << GFXMMU_CR_B2OIE_Pos)       /*!< 0x00000004 */
12780 #define GFXMMU_CR_B2OIE                    GFXMMU_CR_B2OIE_Msk                  /*!< Buffer 2 overflow interrupt enable */
12781 #define GFXMMU_CR_B3OIE_Pos                (3U)
12782 #define GFXMMU_CR_B3OIE_Msk                (0x1UL << GFXMMU_CR_B3OIE_Pos)       /*!< 0x00000008 */
12783 #define GFXMMU_CR_B3OIE                    GFXMMU_CR_B3OIE_Msk                  /*!< Buffer 3 overflow interrupt enable */
12784 #define GFXMMU_CR_AMEIE_Pos                (4U)
12785 #define GFXMMU_CR_AMEIE_Msk                (0x1UL << GFXMMU_CR_AMEIE_Pos)       /*!< 0x00000010 */
12786 #define GFXMMU_CR_AMEIE                    GFXMMU_CR_AMEIE_Msk                  /*!< AHB master error interrupt enable */
12787 #define GFXMMU_CR_192BM_Pos                (6U)
12788 #define GFXMMU_CR_192BM_Msk                (0x1UL << GFXMMU_CR_192BM_Pos)       /*!< 0x00000040 */
12789 #define GFXMMU_CR_192BM                    GFXMMU_CR_192BM_Msk                  /*!< 192 block mode */
12790 #define GFXMMU_CR_ACE_Pos                  (20U)
12791 #define GFXMMU_CR_ACE_Msk                  (0x1UL << GFXMMU_CR_ACE_Pos)         /*!< 0x00100000 */
12792 #define GFXMMU_CR_ACE                      GFXMMU_CR_ACE_Msk                    /*!< Address cache enable */
12793 #define GFXMMU_CR_ACLB_Pos                 (21U)
12794 #define GFXMMU_CR_ACLB_Msk                 (0x3UL << GFXMMU_CR_ACLB_Pos)        /*!< 0x00600000 */
12795 #define GFXMMU_CR_ACLB                     GFXMMU_CR_ACLB_Msk                   /*!< ACLB[1:0]: Address cache lock buffer */
12796 #define GFXMMU_CR_ACLB_0                   (0x1UL << GFXMMU_CR_ACLB_Pos)        /*!< Address cache locked bit 0 */
12797 #define GFXMMU_CR_ACLB_1                   (0x2UL << GFXMMU_CR_ACLB_Pos)        /*!< Address cache locked bit 1 */
12798 
12799 /****************** Bits definition for GFXMMU_SR register ********************/
12800 #define GFXMMU_SR_B0OF_Pos                 (0U)
12801 #define GFXMMU_SR_B0OF_Msk                 (0x1UL << GFXMMU_SR_B0OF_Pos)        /*!< 0x00000001 */
12802 #define GFXMMU_SR_B0OF                     GFXMMU_SR_B0OF_Msk                   /*!< Buffer 0 overflow flag */
12803 #define GFXMMU_SR_B1OF_Pos                 (1U)
12804 #define GFXMMU_SR_B1OF_Msk                 (0x1UL << GFXMMU_SR_B1OF_Pos)        /*!< 0x00000002 */
12805 #define GFXMMU_SR_B1OF                     GFXMMU_SR_B1OF_Msk                   /*!< Buffer 1 overflow flag */
12806 #define GFXMMU_SR_B2OF_Pos                 (2U)
12807 #define GFXMMU_SR_B2OF_Msk                 (0x1UL << GFXMMU_SR_B2OF_Pos)        /*!< 0x00000004 */
12808 #define GFXMMU_SR_B2OF                     GFXMMU_SR_B2OF_Msk                   /*!< Buffer 2 overflow flag */
12809 #define GFXMMU_SR_B3OF_Pos                 (3U)
12810 #define GFXMMU_SR_B3OF_Msk                 (0x1UL << GFXMMU_SR_B3OF_Pos)        /*!< 0x00000008 */
12811 #define GFXMMU_SR_B3OF                     GFXMMU_SR_B3OF_Msk                   /*!< Buffer 3 overflow flag */
12812 #define GFXMMU_SR_AMEF_Pos                 (4U)
12813 #define GFXMMU_SR_AMEF_Msk                 (0x1UL << GFXMMU_SR_AMEF_Pos)        /*!< 0x00000010 */
12814 #define GFXMMU_SR_AMEF                     GFXMMU_SR_AMEF_Msk                   /*!< AHB master error flag */
12815 
12816 /****************** Bits definition for GFXMMU_FCR register *******************/
12817 #define GFXMMU_FCR_CB0OF_Pos               (0U)
12818 #define GFXMMU_FCR_CB0OF_Msk               (0x1UL << GFXMMU_FCR_CB0OF_Pos)      /*!< 0x00000001 */
12819 #define GFXMMU_FCR_CB0OF                   GFXMMU_FCR_CB0OF_Msk                 /*!< Clear buffer 0 overflow flag */
12820 #define GFXMMU_FCR_CB1OF_Pos               (1U)
12821 #define GFXMMU_FCR_CB1OF_Msk               (0x1UL << GFXMMU_FCR_CB1OF_Pos)      /*!< 0x00000002 */
12822 #define GFXMMU_FCR_CB1OF                   GFXMMU_FCR_CB1OF_Msk                 /*!< Clear buffer 1 overflow flag */
12823 #define GFXMMU_FCR_CB2OF_Pos               (2U)
12824 #define GFXMMU_FCR_CB2OF_Msk               (0x1UL << GFXMMU_FCR_CB2OF_Pos)      /*!< 0x00000004 */
12825 #define GFXMMU_FCR_CB2OF                   GFXMMU_FCR_CB2OF_Msk                 /*!< Clear buffer 2 overflow flag */
12826 #define GFXMMU_FCR_CB3OF_Pos               (3U)
12827 #define GFXMMU_FCR_CB3OF_Msk               (0x1UL << GFXMMU_FCR_CB3OF_Pos)      /*!< 0x00000008 */
12828 #define GFXMMU_FCR_CB3OF                   GFXMMU_FCR_CB3OF_Msk                 /*!< Clear buffer 3 overflow flag */
12829 #define GFXMMU_FCR_CAMEF_Pos               (4U)
12830 #define GFXMMU_FCR_CAMEF_Msk               (0x1UL << GFXMMU_FCR_CAMEF_Pos)      /*!< 0x00000010 */
12831 #define GFXMMU_FCR_CAMEF                   GFXMMU_FCR_CAMEF_Msk                 /*!< Clear AHB master error flag */
12832 
12833 /****************** Bits definition for GFXMMU_CCR register *******************/
12834 #define GFXMMU_CCR_FF_Pos                  (0U)
12835 #define GFXMMU_CCR_FF_Msk                  (0x1UL << GFXMMU_CCR_FF_Pos)         /*!< 0x00000001 */
12836 #define GFXMMU_CCR_FF                      GFXMMU_CCR_FF_Msk                    /*!< Clear buffer 0 overflow flag */
12837 #define GFXMMU_CCR_FI_Pos                  (1U)
12838 #define GFXMMU_CCR_FI_Msk                  (0x1UL << GFXMMU_CCR_FI_Pos)         /*!< 0x00000002 */
12839 #define GFXMMU_CCR_FI                      GFXMMU_CCR_FI_Msk                    /*!< Clear buffer 1 overflow flag */
12840 
12841 /****************** Bits definition for GFXMMU_DVR register *******************/
12842 #define GFXMMU_DVR_DV_Pos                  (0U)
12843 #define GFXMMU_DVR_DV_Msk                  (0xFFFFFFFFUL << GFXMMU_DVR_DV_Pos)  /*!< 0xFFFFFFFF */
12844 #define GFXMMU_DVR_DV                      GFXMMU_DVR_DV_Msk                    /*!< DV[31:0] bits (Default value) */
12845 
12846 /****************** Bits definition for GFXMMU_B0CR register ******************/
12847 #define GFXMMU_B0CR_PBO_Pos                (4U)
12848 #define GFXMMU_B0CR_PBO_Msk                (0x7FFFFUL << GFXMMU_B0CR_PBO_Pos)   /*!< 0x007FFFF0 */
12849 #define GFXMMU_B0CR_PBO                    GFXMMU_B0CR_PBO_Msk                  /*!< PB0[22:4] bits (Physical buffer offset) */
12850 #define GFXMMU_B0CR_PBBA_Pos               (23U)
12851 #define GFXMMU_B0CR_PBBA_Msk               (0x1FFUL << GFXMMU_B0CR_PBBA_Pos)    /*!< 0xFF800000 */
12852 #define GFXMMU_B0CR_PBBA                   GFXMMU_B0CR_PBBA_Msk                 /*!< PBBA[31:23] bits (Physical buffer base address) */
12853 
12854 /****************** Bits definition for GFXMMU_B1CR register ******************/
12855 #define GFXMMU_B1CR_PBO_Pos                (4U)
12856 #define GFXMMU_B1CR_PBO_Msk                (0x7FFFFUL << GFXMMU_B1CR_PBO_Pos)   /*!< 0x007FFFF0 */
12857 #define GFXMMU_B1CR_PBO                    GFXMMU_B1CR_PBO_Msk                  /*!< PB0[22:4] bits (Physical buffer offset) */
12858 #define GFXMMU_B1CR_PBBA_Pos               (23U)
12859 #define GFXMMU_B1CR_PBBA_Msk               (0x1FFUL << GFXMMU_B1CR_PBBA_Pos)    /*!< 0xFF800000 */
12860 #define GFXMMU_B1CR_PBBA                   GFXMMU_B1CR_PBBA_Msk                 /*!< PBBA[31:23] bits (Physical buffer base address) */
12861 
12862 /****************** Bits definition for GFXMMU_B2CR register ******************/
12863 #define GFXMMU_B2CR_PBO_Pos                (4U)
12864 #define GFXMMU_B2CR_PBO_Msk                (0x7FFFFUL << GFXMMU_B2CR_PBO_Pos)   /*!< 0x007FFFF0 */
12865 #define GFXMMU_B2CR_PBO                    GFXMMU_B2CR_PBO_Msk                  /*!< PB0[22:4] bits (Physical buffer offset) */
12866 #define GFXMMU_B2CR_PBBA_Pos               (23U)
12867 #define GFXMMU_B2CR_PBBA_Msk               (0x1FFUL << GFXMMU_B2CR_PBBA_Pos)    /*!< 0xFF800000 */
12868 #define GFXMMU_B2CR_PBBA                   GFXMMU_B2CR_PBBA_Msk                 /*!< PBBA[31:23] bits (Physical buffer base address) */
12869 
12870 /****************** Bits definition for GFXMMU_B3CR register ******************/
12871 #define GFXMMU_B3CR_PBO_Pos                (4U)
12872 #define GFXMMU_B3CR_PBO_Msk                (0x7FFFFUL << GFXMMU_B3CR_PBO_Pos)   /*!< 0x007FFFF0 */
12873 #define GFXMMU_B3CR_PBO                    GFXMMU_B3CR_PBO_Msk                  /*!< PB0[22:4] bits (Physical buffer offset) */
12874 #define GFXMMU_B3CR_PBBA_Pos               (23U)
12875 #define GFXMMU_B3CR_PBBA_Msk               (0x1FFUL << GFXMMU_B3CR_PBBA_Pos)    /*!< 0xFF800000 */
12876 #define GFXMMU_B3CR_PBBA                   GFXMMU_B3CR_PBBA_Msk                 /*!< PBBA[31:23] bits (Physical buffer base address) */
12877 
12878 /****************** Bits definition for GFXMMU_LUTxL register *****************/
12879 #define GFXMMU_LUTxL_EN_Pos                (0U)
12880 #define GFXMMU_LUTxL_EN_Msk                (0x1UL << GFXMMU_LUTxL_EN_Pos)       /*!< 0x00000001 */
12881 #define GFXMMU_LUTxL_EN                    GFXMMU_LUTxL_EN_Msk                  /*!< Enable */
12882 #define GFXMMU_LUTxL_FVB_Pos               (8U)
12883 #define GFXMMU_LUTxL_FVB_Msk               (0xFFUL << GFXMMU_LUTxL_FVB_Pos)     /*!< 0x0000FF00 */
12884 #define GFXMMU_LUTxL_FVB                   GFXMMU_LUTxL_FVB_Msk                 /*!< FVB[7:0] bits (First visible block) */
12885 #define GFXMMU_LUTxL_LVB_Pos               (16U)
12886 #define GFXMMU_LUTxL_LVB_Msk               (0xFFUL << GFXMMU_LUTxL_LVB_Pos)     /*!< 0x00FF0000 */
12887 #define GFXMMU_LUTxL_LVB                   GFXMMU_LUTxL_LVB_Msk                 /*!< LVB[7:0] bits (Last visible block) */
12888 
12889 /****************** Bits definition for GFXMMU_LUTxH register *****************/
12890 #define GFXMMU_LUTxH_LO_Pos                (4U)
12891 #define GFXMMU_LUTxH_LO_Msk                (0x3FFFFUL << GFXMMU_LUTxH_LO_Pos)   /*!< 0x003FFFF0 */
12892 #define GFXMMU_LUTxH_LO                    GFXMMU_LUTxH_LO_Msk                  /*!< LO[21:4] bits (Line offset) */
12893 
12894 /******************************************************************************/
12895 /*                                                                            */
12896 /*                       Graphic Timer (GFXTIM)                               */
12897 /*                                                                            */
12898 /******************************************************************************/
12899 /******************  Bits definition for GFXTIM_CR register  ******************/
12900 #define GFXTIM_CR_TES_Pos              (0U)
12901 #define GFXTIM_CR_TES_Msk              (0x3UL << GFXTIM_CR_TES_Pos)            /*!< 0x00000003 */
12902 #define GFXTIM_CR_TES                  GFXTIM_CR_TES_Msk
12903 #define GFXTIM_CR_TES_0                (0x1UL << GFXTIM_CR_TES_Pos)            /*!< 0x00000001 */
12904 #define GFXTIM_CR_TES_1                (0x2UL << GFXTIM_CR_TES_Pos)            /*!< 0x00000002 */
12905 
12906 #define GFXTIM_CR_TEPOL_Pos            (4U)
12907 #define GFXTIM_CR_TEPOL_Msk            (0x1UL << GFXTIM_CR_TEPOL_Pos)          /*!< 0x00000010 */
12908 #define GFXTIM_CR_TEPOL                GFXTIM_CR_TEPOL_Msk
12909 
12910 #define GFXTIM_CR_SYNCS_Pos            (8U)
12911 #define GFXTIM_CR_SYNCS_Msk            (0x3UL << GFXTIM_CR_SYNCS_Pos)          /*!< 0x00000300 */
12912 #define GFXTIM_CR_SYNCS                GFXTIM_CR_SYNCS_Msk
12913 #define GFXTIM_CR_SYNCS_0              (0x1UL << GFXTIM_CR_SYNCS_Pos)          /*!< 0x00000100 */
12914 #define GFXTIM_CR_SYNCS_1              (0x2UL << GFXTIM_CR_SYNCS_Pos)          /*!< 0x00000200 */
12915 
12916 #define GFXTIM_CR_FCCOE_Pos            (16U)
12917 #define GFXTIM_CR_FCCOE_Msk            (0x1UL << GFXTIM_CR_FCCOE_Pos)          /*!< 0x00010000 */
12918 #define GFXTIM_CR_FCCOE                GFXTIM_CR_FCCOE_Msk
12919 
12920 #define GFXTIM_CR_LCCOE_Pos            (17U)
12921 #define GFXTIM_CR_LCCOE_Msk            (0x1UL << GFXTIM_CR_LCCOE_Pos)          /*!< 0x00020000 */
12922 #define GFXTIM_CR_LCCOE                GFXTIM_CR_LCCOE_Msk
12923 
12924 /******************  Bits definition for GFXTIM_CR register  ******************/
12925 #define GFXTIM_CGCR_LCS_Pos           (0U)
12926 #define GFXTIM_CGCR_LCS_Msk           (0x7UL << GFXTIM_CGCR_LCS_Pos)           /*!< 0x00000007 */
12927 #define GFXTIM_CGCR_LCS               GFXTIM_CGCR_LCS_Msk
12928 #define GFXTIM_CGCR_LCS_0             (0x1UL << GFXTIM_CGCR_LCS_Pos)           /*!< 0x00000001 */
12929 #define GFXTIM_CGCR_LCS_1             (0x2UL << GFXTIM_CGCR_LCS_Pos)           /*!< 0x00000002 */
12930 #define GFXTIM_CGCR_LCS_2             (0x4UL << GFXTIM_CGCR_LCS_Pos)           /*!< 0x00000004 */
12931 
12932 #define GFXTIM_CGCR_LCCCS_Pos         (4U)
12933 #define GFXTIM_CGCR_LCCCS_Msk         (0x1UL << GFXTIM_CGCR_LCCCS_Pos)         /*!< 0x00000010 */
12934 #define GFXTIM_CGCR_LCCCS             GFXTIM_CGCR_LCCCS_Msk
12935 
12936 #define GFXTIM_CGCR_LCCFR_Pos         (8U)
12937 #define GFXTIM_CGCR_LCCFR_Msk         (0x1UL << GFXTIM_CGCR_LCCFR_Pos)         /*!< 0x00000100 */
12938 #define GFXTIM_CGCR_LCCFR             GFXTIM_CGCR_LCCFR_Msk
12939 
12940 #define GFXTIM_CGCR_LCCHRS_Pos        (12U)
12941 #define GFXTIM_CGCR_LCCHRS_Msk        (0x7UL << GFXTIM_CGCR_LCCHRS_Pos)        /*!< 0x00007000 */
12942 #define GFXTIM_CGCR_LCCHRS            GFXTIM_CGCR_LCCHRS_Msk
12943 #define GFXTIM_CGCR_LCCHRS_0          (0x1UL << GFXTIM_CGCR_LCCHRS_Pos)        /*!< 0x00001000 */
12944 #define GFXTIM_CGCR_LCCHRS_1          (0x2UL << GFXTIM_CGCR_LCCHRS_Pos)        /*!< 0x00002000 */
12945 #define GFXTIM_CGCR_LCCHRS_2          (0x4UL << GFXTIM_CGCR_LCCHRS_Pos)        /*!< 0x00004000 */
12946 
12947 #define GFXTIM_CGCR_FCS_Pos           (16U)
12948 #define GFXTIM_CGCR_FCS_Msk           (0x7UL << GFXTIM_CGCR_FCS_Pos)           /*!< 0x00000007 */
12949 #define GFXTIM_CGCR_FCS               GFXTIM_CGCR_FCS_Msk
12950 #define GFXTIM_CGCR_FCS_0             (0x1UL << GFXTIM_CGCR_FCS_Pos)           /*!< 0x00001000 */
12951 #define GFXTIM_CGCR_FCS_1             (0x2UL << GFXTIM_CGCR_FCS_Pos)           /*!< 0x00002000 */
12952 #define GFXTIM_CGCR_FCS_2             (0x4UL << GFXTIM_CGCR_FCS_Pos)           /*!< 0x00004000 */
12953 
12954 #define GFXTIM_CGCR_FCCCS_Pos         (20U)
12955 #define GFXTIM_CGCR_FCCCS_Msk         (0x7UL << GFXTIM_CGCR_FCCCS_Pos)         /*!< 0x00070000 */
12956 #define GFXTIM_CGCR_FCCCS             GFXTIM_CGCR_FCCCS_Msk
12957 #define GFXTIM_CGCR_FCCCS_0           (0x1UL << GFXTIM_CGCR_FCCCS_Pos)         /*!< 0x00010000 */
12958 #define GFXTIM_CGCR_FCCCS_1           (0x2UL << GFXTIM_CGCR_FCCCS_Pos)         /*!< 0x00020000 */
12959 #define GFXTIM_CGCR_FCCCS_2           (0x4UL << GFXTIM_CGCR_FCCCS_Pos)         /*!< 0x00040000 */
12960 
12961 #define GFXTIM_CGCR_FCCFR_Pos         (24U)
12962 #define GFXTIM_CGCR_FCCFR_Msk         (0x1UL << GFXTIM_CGCR_FCCFR_Pos)         /*!< 0x00100000 */
12963 #define GFXTIM_CGCR_FCCFR             GFXTIM_CGCR_FCCFR_Msk
12964 
12965 #define GFXTIM_CGCR_FCCHRS_Pos        (28U)
12966 #define GFXTIM_CGCR_FCCHRS_Msk        (0x7UL << GFXTIM_CGCR_FCCHRS_Pos)        /*!< 0x70000000 */
12967 #define GFXTIM_CGCR_FCCHRS            GFXTIM_CGCR_FCCHRS_Msk
12968 #define GFXTIM_CGCR_FCCHRS_0          (0x1UL << GFXTIM_CGCR_FCCHRS_Pos)        /*!< 0x10000000 */
12969 #define GFXTIM_CGCR_FCCHRS_1          (0x2UL << GFXTIM_CGCR_FCCHRS_Pos)        /*!< 0x20000000 */
12970 #define GFXTIM_CGCR_FCCHRS_2          (0x4UL << GFXTIM_CGCR_FCCHRS_Pos)        /*!< 0x40000000 */
12971 
12972 /******************  Bits definition for GFXTIM_TCR register  *****************/
12973 #define GFXTIM_TCR_AFCEN_Pos           (0U)
12974 #define GFXTIM_TCR_AFCEN_Msk           (0x1UL << GFXTIM_TCR_AFCEN_Pos)         /*!< 0x00000001 */
12975 #define GFXTIM_TCR_AFCEN               GFXTIM_TCR_AFCEN_Msk
12976 
12977 #define GFXTIM_TCR_FAFCR_Pos           (1U)
12978 #define GFXTIM_TCR_FAFCR_Msk           (0x1UL << GFXTIM_TCR_FAFCR_Pos)         /*!< 0x00000002 */
12979 #define GFXTIM_TCR_FAFCR               GFXTIM_TCR_FAFCR_Msk
12980 
12981 #define GFXTIM_TCR_ALCEN_Pos           (4U)
12982 #define GFXTIM_TCR_ALCEN_Msk           (0x1UL << GFXTIM_TCR_ALCEN_Pos)         /*!< 0x00000010 */
12983 #define GFXTIM_TCR_ALCEN               GFXTIM_TCR_ALCEN_Msk
12984 
12985 #define GFXTIM_TCR_FALCR_Pos           (5U)
12986 #define GFXTIM_TCR_FALCR_Msk           (0x1UL << GFXTIM_TCR_FALCR_Pos)         /*!< 0x00000020 */
12987 #define GFXTIM_TCR_FALCR               GFXTIM_TCR_FALCR_Msk
12988 
12989 #define GFXTIM_TCR_RFC1EN_Pos          (16U)
12990 #define GFXTIM_TCR_RFC1EN_Msk          (0x1UL << GFXTIM_TCR_RFC1EN_Pos)        /*!< 0x00010000 */
12991 #define GFXTIM_TCR_RFC1EN              GFXTIM_TCR_RFC1EN_Msk
12992 
12993 #define GFXTIM_TCR_RFC1CM_Pos          (17U)
12994 #define GFXTIM_TCR_RFC1CM_Msk          (0x1UL << GFXTIM_TCR_RFC1CM_Pos)        /*!< 0x00020000 */
12995 #define GFXTIM_TCR_RFC1CM              GFXTIM_TCR_RFC1CM_Msk
12996 
12997 #define GFXTIM_TCR_FRFC1R_Pos          (18U)
12998 #define GFXTIM_TCR_FRFC1R_Msk          (0x1UL << GFXTIM_TCR_FRFC1R_Pos)        /*!< 0x00040000 */
12999 #define GFXTIM_TCR_FRFC1R              GFXTIM_TCR_FRFC1R_Msk
13000 
13001 #define GFXTIM_TCR_RFC2EN_Pos          (20U)
13002 #define GFXTIM_TCR_RFC2EN_Msk          (0x1UL << GFXTIM_TCR_RFC2EN_Pos)        /*!< 0x00100000 */
13003 #define GFXTIM_TCR_RFC2EN              GFXTIM_TCR_RFC2EN_Msk
13004 
13005 #define GFXTIM_TCR_RFC2CM_Pos          (21U)
13006 #define GFXTIM_TCR_RFC2CM_Msk          (0x1UL << GFXTIM_TCR_RFC2CM_Pos)        /*!< 0x00200000 */
13007 #define GFXTIM_TCR_RFC2CM              GFXTIM_TCR_RFC2CM_Msk
13008 
13009 #define GFXTIM_TCR_FRFC2R_Pos          (22U)
13010 #define GFXTIM_TCR_FRFC2R_Msk          (0x1UL << GFXTIM_TCR_FRFC2R_Pos)        /*!< 0x00400000 */
13011 #define GFXTIM_TCR_FRFC2R              GFXTIM_TCR_FRFC2R_Msk
13012 
13013 /******************  Bits definition for GFXTIM_TDR register  *****************/
13014 #define GFXTIM_TDR_AFCDIS_Pos          (0U)
13015 #define GFXTIM_TDR_AFCDIS_Msk          (0x1UL << GFXTIM_TDR_AFCDIS_Pos)        /*!< 0x00000001 */
13016 #define GFXTIM_TDR_AFCDIS              GFXTIM_TDR_AFCDIS_Msk
13017 
13018 #define GFXTIM_TDR_ALCDIS_Pos          (4U)
13019 #define GFXTIM_TDR_ALCDIS_Msk          (0x1UL << GFXTIM_TDR_ALCDIS_Pos)        /*!< 0x00000010 */
13020 #define GFXTIM_TDR_ALCDIS              GFXTIM_TDR_ALCDIS_Msk
13021 
13022 #define GFXTIM_TDR_RFC1DIS_Pos         (16U)
13023 #define GFXTIM_TDR_RFC1DIS_Msk         (0x1UL << GFXTIM_TDR_RFC1DIS_Pos)       /*!< 0x00010000 */
13024 #define GFXTIM_TDR_RFC1DIS             GFXTIM_TDR_RFC1DIS_Msk
13025 
13026 #define GFXTIM_TDR_RFC2DIS_Pos         (20U)
13027 #define GFXTIM_TDR_RFC2DIS_Msk         (0x1UL << GFXTIM_TDR_RFC2DIS_Pos)       /*!< 0x00100000 */
13028 #define GFXTIM_TDR_RFC2DIS             GFXTIM_TDR_RFC2DIS_Msk
13029 
13030 /******************  Bits definition for GFXTIM_EVCR register  ****************/
13031 #define GFXTIM_EVCR_EV1EN_Pos          (0U)
13032 #define GFXTIM_EVCR_EV1EN_Msk          (0x1UL << GFXTIM_EVCR_EV1EN_Pos)        /*!< 0x00000001 */
13033 #define GFXTIM_EVCR_EV1EN              GFXTIM_EVCR_EV1EN_Msk
13034 
13035 #define GFXTIM_EVCR_EV2EN_Pos          (1U)
13036 #define GFXTIM_EVCR_EV2EN_Msk          (0x1UL << GFXTIM_EVCR_EV2EN_Pos)        /*!< 0x00000002 */
13037 #define GFXTIM_EVCR_EV2EN              GFXTIM_EVCR_EV2EN_Msk
13038 
13039 #define GFXTIM_EVCR_EV3EN_Pos          (2U)
13040 #define GFXTIM_EVCR_EV3EN_Msk          (0x1UL << GFXTIM_EVCR_EV3EN_Pos)        /*!< 0x00000004 */
13041 #define GFXTIM_EVCR_EV3EN              GFXTIM_EVCR_EV3EN_Msk
13042 
13043 #define GFXTIM_EVCR_EV4EN_Pos          (3U)
13044 #define GFXTIM_EVCR_EV4EN_Msk          (0x1UL << GFXTIM_EVCR_EV4EN_Pos)        /*!< 0x00000008 */
13045 #define GFXTIM_EVCR_EV4EN              GFXTIM_EVCR_EV4EN_Msk
13046 
13047 /******************  Bits definition for GFXTIM_EVSR register  ****************/
13048 #define GFXTIM_EVSR_LES1_Pos           (0U)
13049 #define GFXTIM_EVSR_LES1_Msk           (0x7UL << GFXTIM_EVSR_LES1_Pos)         /*!< 0x00000007 */
13050 #define GFXTIM_EVSR_LES1               GFXTIM_EVSR_LES1_Msk
13051 #define GFXTIM_EVSR_LES1_0             (0x1UL << GFXTIM_EVSR_LES1_Pos)         /*!< 0x00000001 */
13052 #define GFXTIM_EVSR_LES1_1             (0x2UL << GFXTIM_EVSR_LES1_Pos)         /*!< 0x00000002 */
13053 #define GFXTIM_EVSR_LES1_2             (0x4UL << GFXTIM_EVSR_LES1_Pos)         /*!< 0x00000004 */
13054 
13055 #define GFXTIM_EVSR_FES1_Pos           (4U)
13056 #define GFXTIM_EVSR_FES1_Msk           (0x7UL << GFXTIM_EVSR_FES1_Pos)         /*!< 0x00000070 */
13057 #define GFXTIM_EVSR_FES1               GFXTIM_EVSR_FES1_Msk
13058 #define GFXTIM_EVSR_FES1_0             (0x1UL << GFXTIM_EVSR_FES1_Pos)         /*!< 0x00000010 */
13059 #define GFXTIM_EVSR_FES1_1             (0x2UL << GFXTIM_EVSR_FES1_Pos)         /*!< 0x00000020 */
13060 #define GFXTIM_EVSR_FES1_2             (0x4UL << GFXTIM_EVSR_FES1_Pos)         /*!< 0x00000040 */
13061 
13062 #define GFXTIM_EVSR_LES2_Pos           (8U)
13063 #define GFXTIM_EVSR_LES2_Msk           (0x7UL << GFXTIM_EVSR_LES2_Pos)         /*!< 0x00000700 */
13064 #define GFXTIM_EVSR_LES2               GFXTIM_EVSR_LES2_Msk
13065 #define GFXTIM_EVSR_LES2_0             (0x1UL << GFXTIM_EVSR_LES2_Pos)         /*!< 0x00000100 */
13066 #define GFXTIM_EVSR_LES2_1             (0x2UL << GFXTIM_EVSR_LES2_Pos)         /*!< 0x00000200 */
13067 #define GFXTIM_EVSR_LES2_2             (0x4UL << GFXTIM_EVSR_LES2_Pos)         /*!< 0x00000400 */
13068 
13069 #define GFXTIM_EVSR_FES2_Pos           (12U)
13070 #define GFXTIM_EVSR_FES2_Msk           (0x7UL << GFXTIM_EVSR_FES2_Pos)         /*!< 0x00007000 */
13071 #define GFXTIM_EVSR_FES2               GFXTIM_EVSR_FES2_Msk
13072 #define GFXTIM_EVSR_FES2_0             (0x1UL << GFXTIM_EVSR_FES2_Pos)         /*!< 0x00001000 */
13073 #define GFXTIM_EVSR_FES2_1             (0x2UL << GFXTIM_EVSR_FES2_Pos)         /*!< 0x00002000 */
13074 #define GFXTIM_EVSR_FES2_2             (0x4UL << GFXTIM_EVSR_FES2_Pos)         /*!< 0x00004000 */
13075 
13076 #define GFXTIM_EVSR_LES3_Pos           (16U)
13077 #define GFXTIM_EVSR_LES3_Msk           (0x7UL << GFXTIM_EVSR_LES3_Pos)         /*!< 0x00070000 */
13078 #define GFXTIM_EVSR_LES3               GFXTIM_EVSR_LES3_Msk
13079 #define GFXTIM_EVSR_LES3_0             (0x1UL << GFXTIM_EVSR_LES3_Pos)         /*!< 0x00010000 */
13080 #define GFXTIM_EVSR_LES3_1             (0x2UL << GFXTIM_EVSR_LES3_Pos)         /*!< 0x00020000 */
13081 #define GFXTIM_EVSR_LES3_2             (0x4UL << GFXTIM_EVSR_LES3_Pos)         /*!< 0x00040000 */
13082 
13083 #define GFXTIM_EVSR_FES3_Pos           (20U)
13084 #define GFXTIM_EVSR_FES3_Msk           (0x7UL << GFXTIM_EVSR_FES3_Pos)         /*!< 0x00700000 */
13085 #define GFXTIM_EVSR_FES3               GFXTIM_EVSR_FES3_Msk
13086 #define GFXTIM_EVSR_FES3_0             (0x1UL << GFXTIM_EVSR_FES3_Pos)         /*!< 0x00100000 */
13087 #define GFXTIM_EVSR_FES3_1             (0x2UL << GFXTIM_EVSR_FES3_Pos)         /*!< 0x00200000 */
13088 #define GFXTIM_EVSR_FES3_2             (0x4UL << GFXTIM_EVSR_FES3_Pos)         /*!< 0x00400000 */
13089 
13090 #define GFXTIM_EVSR_LES4_Pos           (24U)
13091 #define GFXTIM_EVSR_LES4_Msk           (0x7UL << GFXTIM_EVSR_LES4_Pos)         /*!< 0x07000000 */
13092 #define GFXTIM_EVSR_LES4               GFXTIM_EVSR_LES4_Msk
13093 #define GFXTIM_EVSR_LES4_0             (0x1UL << GFXTIM_EVSR_LES4_Pos)         /*!< 0x01000000 */
13094 #define GFXTIM_EVSR_LES4_1             (0x2UL << GFXTIM_EVSR_LES4_Pos)         /*!< 0x02000000 */
13095 #define GFXTIM_EVSR_LES4_2             (0x4UL << GFXTIM_EVSR_LES4_Pos)         /*!< 0x04000000 */
13096 
13097 #define GFXTIM_EVSR_FES4_Pos           (28U)
13098 #define GFXTIM_EVSR_FES4_Msk           (0x7UL << GFXTIM_EVSR_FES4_Pos)         /*!< 0x70000000 */
13099 #define GFXTIM_EVSR_FES4               GFXTIM_EVSR_FES4_Msk
13100 #define GFXTIM_EVSR_FES4_0             (0x1UL << GFXTIM_EVSR_FES4_Pos)         /*!< 0x10000000 */
13101 #define GFXTIM_EVSR_FES4_1             (0x2UL << GFXTIM_EVSR_FES4_Pos)         /*!< 0x20000000 */
13102 #define GFXTIM_EVSR_FES4_2             (0x4UL << GFXTIM_EVSR_FES4_Pos)         /*!< 0x40000000 */
13103 
13104 /******************  Bits definition for GFXTIM_WDGTCR register  **************/
13105 #define GFXTIM_WDGTCR_WDGEN_Pos        (0U)
13106 #define GFXTIM_WDGTCR_WDGEN_Msk        (0x1UL << GFXTIM_WDGTCR_WDGEN_Pos)      /*!< 0x00000001 */
13107 #define GFXTIM_WDGTCR_WDGEN            GFXTIM_WDGTCR_WDGEN_Msk
13108 
13109 #define GFXTIM_WDGTCR_WDGDIS_Pos       (1U)
13110 #define GFXTIM_WDGTCR_WDGDIS_Msk       (0x1UL << GFXTIM_WDGTCR_WDGDIS_Pos)     /*!< 0x00000002 */
13111 #define GFXTIM_WDGTCR_WDGDIS           GFXTIM_WDGTCR_WDGDIS_Msk
13112 
13113 #define GFXTIM_WDGTCR_WDGS_Pos         (2U)
13114 #define GFXTIM_WDGTCR_WDGS_Msk         (0x1UL << GFXTIM_WDGTCR_WDGS_Pos)       /*!< 0x00000004 */
13115 #define GFXTIM_WDGTCR_WDGS             GFXTIM_WDGTCR_WDGS_Msk
13116 
13117 #define GFXTIM_WDGTCR_WDGHRC_Pos       (4U)
13118 #define GFXTIM_WDGTCR_WDGHRC_Msk       (0x3UL << GFXTIM_WDGTCR_WDGHRC_Pos)     /*!< 0x00000030 */
13119 #define GFXTIM_WDGTCR_WDGHRC           GFXTIM_WDGTCR_WDGHRC_Msk
13120 #define GFXTIM_WDGTCR_WDGHRC_0         (0x1UL << GFXTIM_WDGTCR_WDGHRC_Pos)     /*!< 0x00000010 */
13121 #define GFXTIM_WDGTCR_WDGHRC_1         (0x2UL << GFXTIM_WDGTCR_WDGHRC_Pos)     /*!< 0x00000020 */
13122 
13123 #define GFXTIM_WDGTCR_WDGCS_Pos        (8U)
13124 #define GFXTIM_WDGTCR_WDGCS_Msk        (0xFUL << GFXTIM_WDGTCR_WDGCS_Pos)      /*!< 0x00000700 */
13125 #define GFXTIM_WDGTCR_WDGCS            GFXTIM_WDGTCR_WDGCS_Msk
13126 #define GFXTIM_WDGTCR_WDGCS_0          (0x1UL << GFXTIM_WDGTCR_WDGCS_Pos)      /*!< 0x00000100 */
13127 #define GFXTIM_WDGTCR_WDGCS_1          (0x2UL << GFXTIM_WDGTCR_WDGCS_Pos)      /*!< 0x00000200 */
13128 #define GFXTIM_WDGTCR_WDGCS_2          (0x4UL << GFXTIM_WDGTCR_WDGCS_Pos)      /*!< 0x00000400 */
13129 #define GFXTIM_WDGTCR_WDGCS_3          (0x8UL << GFXTIM_WDGTCR_WDGCS_Pos)      /*!< 0x00000800 */
13130 
13131 #define GFXTIM_WDGTCR_FWDGR_Pos        (16U)
13132 #define GFXTIM_WDGTCR_FWDGR_Msk        (0x1UL << GFXTIM_WDGTCR_FWDGR_Pos)      /*!< 0x00010000 */
13133 #define GFXTIM_WDGTCR_FWDGR            GFXTIM_WDGTCR_FWDGR_Msk
13134 
13135 /******************  Bits definition for GFXTIM_ISR register  *****************/
13136 #define GFXTIM_ISR_AFCOF_Pos           (0U)
13137 #define GFXTIM_ISR_AFCOF_Msk           (0x1UL << GFXTIM_ISR_AFCOF_Pos)         /*!< 0x00000001 */
13138 #define GFXTIM_ISR_AFCOF               GFXTIM_ISR_AFCOF_Msk
13139 
13140 #define GFXTIM_ISR_ALCOF_Pos           (1U)
13141 #define GFXTIM_ISR_ALCOF_Msk           (0x1UL << GFXTIM_ISR_ALCOF_Pos)         /*!< 0x00000002 */
13142 #define GFXTIM_ISR_ALCOF               GFXTIM_ISR_ALCOF_Msk
13143 
13144 #define GFXTIM_ISR_TEF_Pos             (2U)
13145 #define GFXTIM_ISR_TEF_Msk             (0x1UL << GFXTIM_ISR_TEF_Pos)           /*!< 0x00000004 */
13146 #define GFXTIM_ISR_TEF                 GFXTIM_ISR_TEF_Msk
13147 
13148 #define GFXTIM_ISR_AFCC1F_Pos          (4U)
13149 #define GFXTIM_ISR_AFCC1F_Msk          (0x1UL << GFXTIM_ISR_AFCC1F_Pos)        /*!< 0x00000010 */
13150 #define GFXTIM_ISR_AFCC1F              GFXTIM_ISR_AFCC1F_Msk
13151 
13152 #define GFXTIM_ISR_ALCC1F_Pos          (8U)
13153 #define GFXTIM_ISR_ALCC1F_Msk          (0x1UL << GFXTIM_ISR_ALCC1F_Pos)        /*!< 0x00000100 */
13154 #define GFXTIM_ISR_ALCC1F              GFXTIM_ISR_ALCC1F_Msk
13155 
13156 #define GFXTIM_ISR_ALCC2F_Pos          (9U)
13157 #define GFXTIM_ISR_ALCC2F_Msk          (0x1UL << GFXTIM_ISR_ALCC2F_Pos)        /*!< 0x00000200 */
13158 #define GFXTIM_ISR_ALCC2F              GFXTIM_ISR_ALCC2F_Msk
13159 
13160 #define GFXTIM_ISR_RFC1RF_Pos          (12U)
13161 #define GFXTIM_ISR_RFC1RF_Msk          (0x1UL << GFXTIM_ISR_RFC1RF_Pos)        /*!< 0x00001000 */
13162 #define GFXTIM_ISR_RFC1RF              GFXTIM_ISR_RFC1RF_Msk
13163 
13164 #define GFXTIM_ISR_RFC2RF_Pos          (13U)
13165 #define GFXTIM_ISR_RFC2RF_Msk          (0x1UL << GFXTIM_ISR_RFC2RF_Pos)        /*!< 0x00002000 */
13166 #define GFXTIM_ISR_RFC2RF              GFXTIM_ISR_RFC2RF_Msk
13167 
13168 #define GFXTIM_ISR_EV1F_Pos            (16U)
13169 #define GFXTIM_ISR_EV1F_Msk            (0x1UL << GFXTIM_ISR_EV1F_Pos)          /*!< 0x00010000 */
13170 #define GFXTIM_ISR_EV1F                GFXTIM_ISR_EV1F_Msk
13171 
13172 #define GFXTIM_ISR_EV2F_Pos            (17U)
13173 #define GFXTIM_ISR_EV2F_Msk            (0x1UL << GFXTIM_ISR_EV2F_Pos)          /*!< 0x00020000 */
13174 #define GFXTIM_ISR_EV2F                GFXTIM_ISR_EV2F_Msk
13175 
13176 #define GFXTIM_ISR_EV3F_Pos            (18U)
13177 #define GFXTIM_ISR_EV3F_Msk            (0x1UL << GFXTIM_ISR_EV3F_Pos)          /*!< 0x00040000 */
13178 #define GFXTIM_ISR_EV3F                GFXTIM_ISR_EV3F_Msk
13179 
13180 #define GFXTIM_ISR_EV4F_Pos            (19U)
13181 #define GFXTIM_ISR_EV4F_Msk            (0x1UL << GFXTIM_ISR_EV4F_Pos)          /*!< 0x00080000 */
13182 #define GFXTIM_ISR_EV4F                GFXTIM_ISR_EV4F_Msk
13183 
13184 #define GFXTIM_ISR_WDGAF_Pos           (24U)
13185 #define GFXTIM_ISR_WDGAF_Msk           (0x1UL << GFXTIM_ISR_WDGAF_Pos)         /*!< 0x01000000 */
13186 #define GFXTIM_ISR_WDGAF               GFXTIM_ISR_WDGAF_Msk
13187 
13188 #define GFXTIM_ISR_WDGPF_Pos           (25U)
13189 #define GFXTIM_ISR_WDGPF_Msk           (0x1UL << GFXTIM_ISR_WDGPF_Pos)         /*!< 0x02000000 */
13190 #define GFXTIM_ISR_WDGPF               GFXTIM_ISR_WDGPF_Msk
13191 
13192 /******************  Bits definition for GFXTIM_ICR register  *****************/
13193 #define GFXTIM_ICR_CAFCOF_Pos          (0U)
13194 #define GFXTIM_ICR_CAFCOF_Msk          (0x1UL << GFXTIM_ICR_CAFCOF_Pos)        /*!< 0x00000001 */
13195 #define GFXTIM_ICR_CAFCOF              GFXTIM_ICR_CAFCOF_Msk
13196 
13197 #define GFXTIM_ICR_CALCOF_Pos          (1U)
13198 #define GFXTIM_ICR_CALCOF_Msk          (0x1UL << GFXTIM_ICR_CALCOF_Pos)        /*!< 0x00000002 */
13199 #define GFXTIM_ICR_CALCOF              GFXTIM_ICR_CALCOF_Msk
13200 
13201 #define GFXTIM_ICR_CTEF_Pos            (2U)
13202 #define GFXTIM_ICR_CTEF_Msk            (0x1UL << GFXTIM_ICR_CTEF_Pos)          /*!< 0x00000004 */
13203 #define GFXTIM_ICR_CTEF                GFXTIM_ICR_CTEF_Msk
13204 
13205 #define GFXTIM_ICR_CAFCC1F_Pos         (4U)
13206 #define GFXTIM_ICR_CAFCC1F_Msk         (0x1UL << GFXTIM_ICR_CAFCC1F_Pos)       /*!< 0x00000010 */
13207 #define GFXTIM_ICR_CAFCC1F             GFXTIM_ICR_CAFCC1F_Msk
13208 
13209 #define GFXTIM_ICR_CALCC1F_Pos         (8U)
13210 #define GFXTIM_ICR_CALCC1F_Msk         (0x1UL << GFXTIM_ICR_CALCC1F_Pos)       /*!< 0x00000100 */
13211 #define GFXTIM_ICR_CALCC1F             GFXTIM_ICR_CALCC1F_Msk
13212 
13213 #define GFXTIM_ICR_CALCC2F_Pos         (9U)
13214 #define GFXTIM_ICR_CALCC2F_Msk         (0x1UL << GFXTIM_ICR_CALCC2F_Pos)       /*!< 0x00000200 */
13215 #define GFXTIM_ICR_CALCC2F             GFXTIM_ICR_CALCC2F_Msk
13216 
13217 #define GFXTIM_ICR_CRFC1RF_Pos         (12U)
13218 #define GFXTIM_ICR_CRFC1RF_Msk         (0x1UL << GFXTIM_ICR_CRFC1RF_Pos)       /*!< 0x00001000 */
13219 #define GFXTIM_ICR_CRFC1RF             GFXTIM_ICR_CRFC1RF_Msk
13220 
13221 #define GFXTIM_ICR_CRFC2RF_Pos         (13U)
13222 #define GFXTIM_ICR_CRFC2RF_Msk         (0x1UL << GFXTIM_ICR_CRFC2RF_Pos)       /*!< 0x00002000 */
13223 #define GFXTIM_ICR_CRFC2RF             GFXTIM_ICR_CRFC2RF_Msk
13224 
13225 #define GFXTIM_ICR_CEV1F_Pos           (16U)
13226 #define GFXTIM_ICR_CEV1F_Msk           (0x1UL << GFXTIM_ICR_CEV1F_Pos)         /*!< 0x00010000 */
13227 #define GFXTIM_ICR_CEV1F               GFXTIM_ICR_CEV1F_Msk
13228 
13229 #define GFXTIM_ICR_CEV2F_Pos           (17U)
13230 #define GFXTIM_ICR_CEV2F_Msk           (0x1UL << GFXTIM_ICR_CEV2F_Pos)         /*!< 0x00020000 */
13231 #define GFXTIM_ICR_CEV2F               GFXTIM_ICR_CEV2F_Msk
13232 
13233 #define GFXTIM_ICR_CEV3F_Pos           (18U)
13234 #define GFXTIM_ICR_CEV3F_Msk           (0x1UL << GFXTIM_ICR_CEV3F_Pos)         /*!< 0x00040000 */
13235 #define GFXTIM_ICR_CEV3F               GFXTIM_ICR_CEV3F_Msk
13236 
13237 #define GFXTIM_ICR_CEV4F_Pos           (19U)
13238 #define GFXTIM_ICR_CEV4F_Msk           (0x1UL << GFXTIM_ICR_CEV4F_Pos)         /*!< 0x00080000 */
13239 #define GFXTIM_ICR_CEV4F               GFXTIM_ICR_CEV4F_Msk
13240 
13241 #define GFXTIM_ICR_CWDGAF_Pos          (24U)
13242 #define GFXTIM_ICR_CWDGAF_Msk          (0x1UL << GFXTIM_ICR_CWDGAF_Pos)        /*!< 0x01000000 */
13243 #define GFXTIM_ICR_CWDGAF              GFXTIM_ICR_CWDGAF_Msk
13244 
13245 #define GFXTIM_ICR_CWDGPF_Pos          (25U)
13246 #define GFXTIM_ICR_CWDGPF_Msk          (0x1UL << GFXTIM_ICR_CWDGPF_Pos)        /*!< 0x02000000 */
13247 #define GFXTIM_ICR_CWDGPF              GFXTIM_ICR_CWDGPF_Msk
13248 
13249 /******************  Bits definition for GFXTIM_IER register  *****************/
13250 #define GFXTIM_IER_AFCOIE_Pos          (0U)
13251 #define GFXTIM_IER_AFCOIE_Msk          (0x1UL << GFXTIM_IER_AFCOIE_Pos)        /*!< 0x00000001 */
13252 #define GFXTIM_IER_AFCOIE              GFXTIM_IER_AFCOIE_Msk
13253 
13254 #define GFXTIM_IER_ALCOIE_Pos          (1U)
13255 #define GFXTIM_IER_ALCOIE_Msk          (0x1UL << GFXTIM_IER_ALCOIE_Pos)        /*!< 0x00000002 */
13256 #define GFXTIM_IER_ALCOIE              GFXTIM_IER_ALCOIE_Msk
13257 
13258 #define GFXTIM_IER_TEIE_Pos            (2U)
13259 #define GFXTIM_IER_TEIE_Msk            (0x1UL << GFXTIM_IER_TEIE_Pos)          /*!< 0x00000004 */
13260 #define GFXTIM_IER_TEIE                GFXTIM_IER_TEIE_Msk
13261 
13262 #define GFXTIM_IER_AFCC1IE_Pos         (4U)
13263 #define GFXTIM_IER_AFCC1IE_Msk         (0x1UL << GFXTIM_IER_AFCC1IE_Pos)       /*!< 0x00000010 */
13264 #define GFXTIM_IER_AFCC1IE             GFXTIM_IER_AFCC1IE_Msk
13265 
13266 #define GFXTIM_IER_ALCC1IE_Pos         (8U)
13267 #define GFXTIM_IER_ALCC1IE_Msk         (0x1UL << GFXTIM_IER_ALCC1IE_Pos)       /*!< 0x00000100 */
13268 #define GFXTIM_IER_ALCC1IE             GFXTIM_IER_ALCC1IE_Msk
13269 
13270 #define GFXTIM_IER_ALCC2IE_Pos         (9U)
13271 #define GFXTIM_IER_ALCC2IE_Msk         (0x1UL << GFXTIM_IER_ALCC2IE_Pos)       /*!< 0x00000200 */
13272 #define GFXTIM_IER_ALCC2IE             GFXTIM_IER_ALCC2IE_Msk
13273 
13274 #define GFXTIM_IER_RFC1RIE_Pos         (12U)
13275 #define GFXTIM_IER_RFC1RIE_Msk         (0x1UL << GFXTIM_IER_RFC1RIE_Pos)       /*!< 0x00001000 */
13276 #define GFXTIM_IER_RFC1RIE             GFXTIM_IER_RFC1RIE_Msk
13277 
13278 #define GFXTIM_IER_RFC2RIE_Pos         (13U)
13279 #define GFXTIM_IER_RFC2RIE_Msk         (0x1UL << GFXTIM_IER_RFC2RIE_Pos)       /*!< 0x00002000 */
13280 #define GFXTIM_IER_RFC2RIE             GFXTIM_IER_RFC2RIE_Msk
13281 
13282 #define GFXTIM_IER_EV1IE_Pos           (16U)
13283 #define GFXTIM_IER_EV1IE_Msk           (0x1UL << GFXTIM_IER_EV1IE_Pos)         /*!< 0x00010000 */
13284 #define GFXTIM_IER_EV1IE               GFXTIM_IER_EV1IE_Msk
13285 
13286 #define GFXTIM_IER_EV2IE_Pos           (17U)
13287 #define GFXTIM_IER_EV2IE_Msk           (0x1UL << GFXTIM_IER_EV2IE_Pos)         /*!< 0x00020000 */
13288 #define GFXTIM_IER_EV2IE               GFXTIM_IER_EV2IE_Msk
13289 
13290 #define GFXTIM_IER_EV3IE_Pos           (18U)
13291 #define GFXTIM_IER_EV3IE_Msk           (0x1UL << GFXTIM_IER_EV3IE_Pos)         /*!< 0x00040000 */
13292 #define GFXTIM_IER_EV3IE               GFXTIM_IER_EV3IE_Msk
13293 
13294 #define GFXTIM_IER_EV4IE_Pos           (19U)
13295 #define GFXTIM_IER_EV4IE_Msk           (0x1UL << GFXTIM_IER_EV4IE_Pos)         /*!< 0x00080000 */
13296 #define GFXTIM_IER_EV4IE               GFXTIM_IER_EV4IE_Msk
13297 
13298 #define GFXTIM_IER_WDGAIE_Pos          (24U)
13299 #define GFXTIM_IER_WDGAIE_Msk          (0x1UL << GFXTIM_IER_WDGAIE_Pos)        /*!< 0x01000000 */
13300 #define GFXTIM_IER_WDGAIE              GFXTIM_IER_WDGAIE_Msk
13301 
13302 #define GFXTIM_IER_WDGPIE_Pos          (25U)
13303 #define GFXTIM_IER_WDGPIE_Msk          (0x1UL << GFXTIM_IER_WDGPIE_Pos)        /*!< 0x02000000 */
13304 #define GFXTIM_IER_WDGPIE              GFXTIM_IER_WDGPIE_Msk
13305 
13306 /******************  Bits definition for GFXTIM_TSR register  *****************/
13307 #define GFXTIM_TSR_AFCS_Pos            (0U)
13308 #define GFXTIM_TSR_AFCS_Msk            (0x1UL << GFXTIM_TSR_AFCS_Pos)          /*!< 0x00000001 */
13309 #define GFXTIM_TSR_AFCS                GFXTIM_TSR_AFCS_Msk
13310 
13311 #define GFXTIM_TSR_ALCS_Pos            (4U)
13312 #define GFXTIM_TSR_ALCS_Msk            (0x1UL << GFXTIM_TSR_ALCS_Pos)          /*!< 0x00000010 */
13313 #define GFXTIM_TSR_ALCS                GFXTIM_TSR_ALCS_Msk
13314 
13315 #define GFXTIM_TSR_RFC1S_Pos           (16U)
13316 #define GFXTIM_TSR_RFC1S_Msk           (0x1UL << GFXTIM_TSR_RFC1S_Pos)         /*!< 0x00010000 */
13317 #define GFXTIM_TSR_RFC1S               GFXTIM_TSR_RFC1S_Msk
13318 
13319 #define GFXTIM_TSR_RFC2S_Pos           (20U)
13320 #define GFXTIM_TSR_RFC2S_Msk           (0x1UL << GFXTIM_TSR_RFC2S_Pos)         /*!< 0x00100000 */
13321 #define GFXTIM_TSR_RFC2S               GFXTIM_TSR_RFC2S_Msk
13322 
13323 /******************  Bits definition for GFXTIM_LCCRR register  ***************/
13324 #define GFXTIM_LCCRR_RELOAD_Pos        (0U)
13325 #define GFXTIM_LCCRR_RELOAD_Msk        (0x3FFFFFUL << GFXTIM_LCCRR_RELOAD_Pos) /*!< 0x003FFFFF */
13326 #define GFXTIM_LCCRR_RELOAD            GFXTIM_LCCRR_RELOAD_Msk
13327 
13328 /******************  Bits definition for GFXTIM_FCCRR register  ***************/
13329 #define GFXTIM_FCCRR_RELOAD_Pos        (0U)
13330 #define GFXTIM_FCCRR_RELOAD_Msk        (0xFFFUL << GFXTIM_FCCRR_RELOAD_Pos)    /*!< 0x00000FFF */
13331 #define GFXTIM_FCCRR_RELOAD            GFXTIM_FCCRR_RELOAD_Msk
13332 
13333 /******************  Bits definition for GFXTIM_ATR register  *****************/
13334 #define GFXTIM_ATR_LINE_Pos            (0U)
13335 #define GFXTIM_ATR_LINE_Msk            (0xFFFUL << GFXTIM_ATR_LINE_Pos)        /*!< 0x00000FFF */
13336 #define GFXTIM_ATR_LINE                GFXTIM_ATR_LINE_Msk
13337 
13338 #define GFXTIM_ATR_FRAME_Pos           (12U)
13339 #define GFXTIM_ATR_FRAME_Msk           (0xFFFFFUL << GFXTIM_ATR_FRAME_Pos)     /*!< 0xFFFFF000 */
13340 #define GFXTIM_ATR_FRAME               GFXTIM_ATR_FRAME_Msk
13341 
13342 /******************  Bits definition for GFXTIM_AFCR register  ****************/
13343 #define GFXTIM_AFCR_FRAME_Pos          (0U)
13344 #define GFXTIM_AFCR_FRAME_Msk          (0xFFFFFUL << GFXTIM_AFCR_FRAME_Pos)    /*!< 0x000FFFFF */
13345 #define GFXTIM_AFCR_FRAME              GFXTIM_AFCR_FRAME_Msk
13346 
13347 /******************  Bits definition for GFXTIM_ALCR register  ****************/
13348 #define GFXTIM_ALCR_LINE_Pos           (0U)
13349 #define GFXTIM_ALCR_LINE_Msk           (0xFFFUL << GFXTIM_ALCR_LINE_Pos)       /*!< 0x00000FFF */
13350 #define GFXTIM_ALCR_LINE               GFXTIM_ALCR_LINE_Msk
13351 
13352 /******************  Bits definition for GFXTIM_AFCC1R register  **************/
13353 #define GFXTIM_AFCC1R_FRAME_Pos        (0U)
13354 #define GFXTIM_AFCC1R_FRAME_Msk        (0xFFFFFUL << GFXTIM_AFCC1R_FRAME_Pos)  /*!< 0x000FFFFF */
13355 #define GFXTIM_AFCC1R_FRAME            GFXTIM_AFCC1R_FRAME_Msk
13356 
13357 /******************  Bits definition for GFXTIM_ALCC1R register  **************/
13358 #define GFXTIM_ALCC1R_LINE_Pos         (0U)
13359 #define GFXTIM_ALCC1R_LINE_Msk         (0xFFFUL << GFXTIM_ALCC1R_LINE_Pos)     /*!< 0x00000FFF */
13360 #define GFXTIM_ALCC1R_LINE             GFXTIM_ALCC1R_LINE_Msk
13361 
13362 /******************  Bits definition for GFXTIM_ALCC2R register  **************/
13363 #define GFXTIM_ALCC2R_LINE_Pos         (0U)
13364 #define GFXTIM_ALCC2R_LINE_Msk         (0xFFFUL << GFXTIM_ALCC2R_LINE_Pos)     /*!< 0x00000FFF */
13365 #define GFXTIM_ALCC2R_LINE             GFXTIM_ALCC2R_LINE_Msk
13366 
13367 /******************  Bits definition for GFXTIM_RFC1R register  ***************/
13368 #define GFXTIM_RFC1R_FRAME_Pos         (0U)
13369 #define GFXTIM_RFC1R_FRAME_Msk         (0xFFFUL << GFXTIM_RFC1R_FRAME_Pos)     /*!< 0x00000FFF */
13370 #define GFXTIM_RFC1R_FRAME             GFXTIM_RFC1R_FRAME_Msk
13371 
13372 /******************  Bits definition for GFXTIM_RFC1RR register  **************/
13373 #define GFXTIM_RFC1RR_FRAME_Pos        (0U)
13374 #define GFXTIM_RFC1RR_FRAME_Msk        (0xFFFUL << GFXTIM_RFC1RR_FRAME_Pos)    /*!< 0x00000FFF */
13375 #define GFXTIM_RFC1RR_FRAME            GFXTIM_RFC1RR_FRAME_Msk
13376 
13377 /******************  Bits definition for GFXTIM_RFC2R register  ***************/
13378 #define GFXTIM_RFC2R_FRAME_Pos         (0U)
13379 #define GFXTIM_RFC2R_FRAME_Msk         (0xFFFUL << GFXTIM_RFC2R_FRAME_Pos)     /*!< 0x00000FFF */
13380 #define GFXTIM_RFC2R_FRAME             GFXTIM_RFC2R_FRAME_Msk
13381 
13382 /******************  Bits definition for GFXTIM_RFC2RR register  **************/
13383 #define GFXTIM_RFC2RR_FRAME_Pos        (0U)
13384 #define GFXTIM_RFC2RR_FRAME_Msk        (0xFFFUL << GFXTIM_RFC2RR_FRAME_Pos)    /*!< 0x00000FFF */
13385 #define GFXTIM_RFC2RR_FRAME            GFXTIM_RFC2RR_FRAME_Msk
13386 
13387 /******************  Bits definition for GFXTIM_WDGCR register  ***************/
13388 #define GFXTIM_WDGCR_VALUE_Pos         (0U)
13389 #define GFXTIM_WDGCR_VALUE_Msk         (0xFFFFUL << GFXTIM_WDGCR_VALUE_Pos)    /*!< 0x0000FFFF */
13390 #define GFXTIM_WDGCR_VALUE             GFXTIM_WDGCR_VALUE_Msk
13391 
13392 /******************  Bits definition for GFXTIM_WDGRR register  ***************/
13393 #define GFXTIM_WDGRR_RELOAD_Pos        (0U)
13394 #define GFXTIM_WDGRR_RELOAD_Msk        (0xFFFFUL << GFXTIM_WDGRR_RELOAD_Pos)   /*!< 0x0000FFFF */
13395 #define GFXTIM_WDGRR_RELOAD            GFXTIM_WDGRR_RELOAD_Msk
13396 
13397 /******************  Bits definition for GFXTIM_WDGPAR register  **************/
13398 #define GFXTIM_WDGPAR_PREALARM_Pos      (0U)
13399 #define GFXTIM_WDGPAR_PREALARM_Msk     (0xFFFFUL << GFXTIM_WDGPAR_PREALARM_Pos)/*!< 0x0000FFFF */
13400 #define GFXTIM_WDGPAR_PREALARM          GFXTIM_WDGPAR_PREALARM_Msk
13401 
13402 /******************  Bits definition for GFXTIM_HWCFGR register  **************/
13403 
13404 /******************  Bits definition for GFXTIM_VERR register  ****************/
13405 #define GFXTIM_VERR_MINREV_Pos         (0U)
13406 #define GFXTIM_VERR_MINREV_Msk         (0xFUL << GFXTIM_VERR_MINREV_Pos)       /*!< 0x0000000F */
13407 #define GFXTIM_VERR_MINREV             GFXTIM_VERR_MINREV_Msk
13408 
13409 #define GFXTIM_VERR_MAJREV_Pos         (4U)
13410 #define GFXTIM_VERR_MAJREV_Msk         (0xFUL << GFXTIM_VERR_MAJREV_Pos)       /*!< 0x000000F0 */
13411 #define GFXTIM_VERR_MAJREV             GFXTIM_VERR_MAJREV_Msk
13412 
13413 /******************  Bits definition for GFXTIM_IPIDR register  ***************/
13414 #define GFXTIM_IPIDR_ID_Pos            (0U)
13415 #define GFXTIM_IPIDR_ID_Msk            (0xFFFFFFFFUL << GFXTIM_IPIDR_ID_Pos)   /*!< 0xFFFFFFFF */
13416 #define GFXTIM_IPIDR_ID                GFXTIM_IPIDR_ID_Msk
13417 
13418 /******************  Bits definition for GFXTIM_SIDR register  ****************/
13419 #define GFXTIM_SIDR_SID_Pos            (0U)
13420 #define GFXTIM_SIDR_SID_Msk            (0xFFFFFFFFUL << GFXTIM_SIDR_SID_Pos)   /*!< 0xFFFFFFFF */
13421 #define GFXTIM_SIDR_SID                GFXTIM_SIDR_SID_Msk
13422 
13423 /******************************************************************************/
13424 /*                                                                            */
13425 /*                       General Purpose IOs (GPIO)                           */
13426 /*                                                                            */
13427 /******************************************************************************/
13428 /******************  Bits definition for GPIO_MODER register  *****************/
13429 #define GPIO_MODER_MODE0_Pos                (0U)
13430 #define GPIO_MODER_MODE0_Msk                (0x3UL << GPIO_MODER_MODE0_Pos)         /*!< 0x00000003 */
13431 #define GPIO_MODER_MODE0                    GPIO_MODER_MODE0_Msk
13432 #define GPIO_MODER_MODE0_0                  (0x1UL << GPIO_MODER_MODE0_Pos)         /*!< 0x00000001 */
13433 #define GPIO_MODER_MODE0_1                  (0x2UL << GPIO_MODER_MODE0_Pos)         /*!< 0x00000002 */
13434 #define GPIO_MODER_MODE1_Pos                (2U)
13435 #define GPIO_MODER_MODE1_Msk                (0x3UL << GPIO_MODER_MODE1_Pos)         /*!< 0x0000000C */
13436 #define GPIO_MODER_MODE1                    GPIO_MODER_MODE1_Msk
13437 #define GPIO_MODER_MODE1_0                  (0x1UL << GPIO_MODER_MODE1_Pos)         /*!< 0x00000004 */
13438 #define GPIO_MODER_MODE1_1                  (0x2UL << GPIO_MODER_MODE1_Pos)         /*!< 0x00000008 */
13439 #define GPIO_MODER_MODE2_Pos                (4U)
13440 #define GPIO_MODER_MODE2_Msk                (0x3UL << GPIO_MODER_MODE2_Pos)         /*!< 0x00000030 */
13441 #define GPIO_MODER_MODE2                    GPIO_MODER_MODE2_Msk
13442 #define GPIO_MODER_MODE2_0                  (0x1UL << GPIO_MODER_MODE2_Pos)         /*!< 0x00000010 */
13443 #define GPIO_MODER_MODE2_1                  (0x2UL << GPIO_MODER_MODE2_Pos)         /*!< 0x00000020 */
13444 #define GPIO_MODER_MODE3_Pos                (6U)
13445 #define GPIO_MODER_MODE3_Msk                (0x3UL << GPIO_MODER_MODE3_Pos)         /*!< 0x000000C0 */
13446 #define GPIO_MODER_MODE3                    GPIO_MODER_MODE3_Msk
13447 #define GPIO_MODER_MODE3_0                  (0x1UL << GPIO_MODER_MODE3_Pos)         /*!< 0x00000040 */
13448 #define GPIO_MODER_MODE3_1                  (0x2UL << GPIO_MODER_MODE3_Pos)         /*!< 0x00000080 */
13449 #define GPIO_MODER_MODE4_Pos                (8U)
13450 #define GPIO_MODER_MODE4_Msk                (0x3UL << GPIO_MODER_MODE4_Pos)         /*!< 0x00000300 */
13451 #define GPIO_MODER_MODE4                    GPIO_MODER_MODE4_Msk
13452 #define GPIO_MODER_MODE4_0                  (0x1UL << GPIO_MODER_MODE4_Pos)         /*!< 0x00000100 */
13453 #define GPIO_MODER_MODE4_1                  (0x2UL << GPIO_MODER_MODE4_Pos)         /*!< 0x00000200 */
13454 #define GPIO_MODER_MODE5_Pos                (10U)
13455 #define GPIO_MODER_MODE5_Msk                (0x3UL << GPIO_MODER_MODE5_Pos)         /*!< 0x00000C00 */
13456 #define GPIO_MODER_MODE5                    GPIO_MODER_MODE5_Msk
13457 #define GPIO_MODER_MODE5_0                  (0x1UL << GPIO_MODER_MODE5_Pos)         /*!< 0x00000400 */
13458 #define GPIO_MODER_MODE5_1                  (0x2UL << GPIO_MODER_MODE5_Pos)         /*!< 0x00000800 */
13459 #define GPIO_MODER_MODE6_Pos                (12U)
13460 #define GPIO_MODER_MODE6_Msk                (0x3UL << GPIO_MODER_MODE6_Pos)         /*!< 0x00003000 */
13461 #define GPIO_MODER_MODE6                    GPIO_MODER_MODE6_Msk
13462 #define GPIO_MODER_MODE6_0                  (0x1UL << GPIO_MODER_MODE6_Pos)         /*!< 0x00001000 */
13463 #define GPIO_MODER_MODE6_1                  (0x2UL << GPIO_MODER_MODE6_Pos)         /*!< 0x00002000 */
13464 #define GPIO_MODER_MODE7_Pos                (14U)
13465 #define GPIO_MODER_MODE7_Msk                (0x3UL << GPIO_MODER_MODE7_Pos)         /*!< 0x0000C000 */
13466 #define GPIO_MODER_MODE7                    GPIO_MODER_MODE7_Msk
13467 #define GPIO_MODER_MODE7_0                  (0x1UL << GPIO_MODER_MODE7_Pos)         /*!< 0x00004000 */
13468 #define GPIO_MODER_MODE7_1                  (0x2UL << GPIO_MODER_MODE7_Pos)         /*!< 0x00008000 */
13469 #define GPIO_MODER_MODE8_Pos                (16U)
13470 #define GPIO_MODER_MODE8_Msk                (0x3UL << GPIO_MODER_MODE8_Pos)         /*!< 0x00030000 */
13471 #define GPIO_MODER_MODE8                    GPIO_MODER_MODE8_Msk
13472 #define GPIO_MODER_MODE8_0                  (0x1UL << GPIO_MODER_MODE8_Pos)         /*!< 0x00010000 */
13473 #define GPIO_MODER_MODE8_1                  (0x2UL << GPIO_MODER_MODE8_Pos)         /*!< 0x00020000 */
13474 #define GPIO_MODER_MODE9_Pos                (18U)
13475 #define GPIO_MODER_MODE9_Msk                (0x3UL << GPIO_MODER_MODE9_Pos)         /*!< 0x000C0000 */
13476 #define GPIO_MODER_MODE9                    GPIO_MODER_MODE9_Msk
13477 #define GPIO_MODER_MODE9_0                  (0x1UL << GPIO_MODER_MODE9_Pos)         /*!< 0x00040000 */
13478 #define GPIO_MODER_MODE9_1                  (0x2UL << GPIO_MODER_MODE9_Pos)         /*!< 0x00080000 */
13479 #define GPIO_MODER_MODE10_Pos               (20U)
13480 #define GPIO_MODER_MODE10_Msk               (0x3UL << GPIO_MODER_MODE10_Pos)        /*!< 0x00300000 */
13481 #define GPIO_MODER_MODE10                   GPIO_MODER_MODE10_Msk
13482 #define GPIO_MODER_MODE10_0                 (0x1UL << GPIO_MODER_MODE10_Pos)        /*!< 0x00100000 */
13483 #define GPIO_MODER_MODE10_1                 (0x2UL << GPIO_MODER_MODE10_Pos)        /*!< 0x00200000 */
13484 #define GPIO_MODER_MODE11_Pos               (22U)
13485 #define GPIO_MODER_MODE11_Msk               (0x3UL << GPIO_MODER_MODE11_Pos)        /*!< 0x00C00000 */
13486 #define GPIO_MODER_MODE11                   GPIO_MODER_MODE11_Msk
13487 #define GPIO_MODER_MODE11_0                 (0x1UL << GPIO_MODER_MODE11_Pos)        /*!< 0x00400000 */
13488 #define GPIO_MODER_MODE11_1                 (0x2UL << GPIO_MODER_MODE11_Pos)        /*!< 0x00800000 */
13489 #define GPIO_MODER_MODE12_Pos               (24U)
13490 #define GPIO_MODER_MODE12_Msk               (0x3UL << GPIO_MODER_MODE12_Pos)        /*!< 0x03000000 */
13491 #define GPIO_MODER_MODE12                   GPIO_MODER_MODE12_Msk
13492 #define GPIO_MODER_MODE12_0                 (0x1UL << GPIO_MODER_MODE12_Pos)        /*!< 0x01000000 */
13493 #define GPIO_MODER_MODE12_1                 (0x2UL << GPIO_MODER_MODE12_Pos)        /*!< 0x02000000 */
13494 #define GPIO_MODER_MODE13_Pos               (26U)
13495 #define GPIO_MODER_MODE13_Msk               (0x3UL << GPIO_MODER_MODE13_Pos)        /*!< 0x0C000000 */
13496 #define GPIO_MODER_MODE13                   GPIO_MODER_MODE13_Msk
13497 #define GPIO_MODER_MODE13_0                 (0x1UL << GPIO_MODER_MODE13_Pos)        /*!< 0x04000000 */
13498 #define GPIO_MODER_MODE13_1                 (0x2UL << GPIO_MODER_MODE13_Pos)        /*!< 0x08000000 */
13499 #define GPIO_MODER_MODE14_Pos               (28U)
13500 #define GPIO_MODER_MODE14_Msk               (0x3UL << GPIO_MODER_MODE14_Pos)        /*!< 0x30000000 */
13501 #define GPIO_MODER_MODE14                   GPIO_MODER_MODE14_Msk
13502 #define GPIO_MODER_MODE14_0                 (0x1UL << GPIO_MODER_MODE14_Pos)        /*!< 0x10000000 */
13503 #define GPIO_MODER_MODE14_1                 (0x2UL << GPIO_MODER_MODE14_Pos)        /*!< 0x20000000 */
13504 #define GPIO_MODER_MODE15_Pos               (30U)
13505 #define GPIO_MODER_MODE15_Msk               (0x3UL << GPIO_MODER_MODE15_Pos)        /*!< 0xC0000000 */
13506 #define GPIO_MODER_MODE15                   GPIO_MODER_MODE15_Msk
13507 #define GPIO_MODER_MODE15_0                 (0x1UL << GPIO_MODER_MODE15_Pos)        /*!< 0x40000000 */
13508 #define GPIO_MODER_MODE15_1                 (0x2UL << GPIO_MODER_MODE15_Pos)        /*!< 0x80000000 */
13509 
13510 /******************  Bits definition for GPIO_OTYPER register  ****************/
13511 #define GPIO_OTYPER_OT0_Pos                 (0U)
13512 #define GPIO_OTYPER_OT0_Msk                 (0x1UL << GPIO_OTYPER_OT0_Pos)          /*!< 0x00000001 */
13513 #define GPIO_OTYPER_OT0                     GPIO_OTYPER_OT0_Msk
13514 #define GPIO_OTYPER_OT1_Pos                 (1U)
13515 #define GPIO_OTYPER_OT1_Msk                 (0x1UL << GPIO_OTYPER_OT1_Pos)          /*!< 0x00000002 */
13516 #define GPIO_OTYPER_OT1                     GPIO_OTYPER_OT1_Msk
13517 #define GPIO_OTYPER_OT2_Pos                 (2U)
13518 #define GPIO_OTYPER_OT2_Msk                 (0x1UL << GPIO_OTYPER_OT2_Pos)          /*!< 0x00000004 */
13519 #define GPIO_OTYPER_OT2                     GPIO_OTYPER_OT2_Msk
13520 #define GPIO_OTYPER_OT3_Pos                 (3U)
13521 #define GPIO_OTYPER_OT3_Msk                 (0x1UL << GPIO_OTYPER_OT3_Pos)          /*!< 0x00000008 */
13522 #define GPIO_OTYPER_OT3                     GPIO_OTYPER_OT3_Msk
13523 #define GPIO_OTYPER_OT4_Pos                 (4U)
13524 #define GPIO_OTYPER_OT4_Msk                 (0x1UL << GPIO_OTYPER_OT4_Pos)          /*!< 0x00000010 */
13525 #define GPIO_OTYPER_OT4                     GPIO_OTYPER_OT4_Msk
13526 #define GPIO_OTYPER_OT5_Pos                 (5U)
13527 #define GPIO_OTYPER_OT5_Msk                 (0x1UL << GPIO_OTYPER_OT5_Pos)          /*!< 0x00000020 */
13528 #define GPIO_OTYPER_OT5                     GPIO_OTYPER_OT5_Msk
13529 #define GPIO_OTYPER_OT6_Pos                 (6U)
13530 #define GPIO_OTYPER_OT6_Msk                 (0x1UL << GPIO_OTYPER_OT6_Pos)          /*!< 0x00000040 */
13531 #define GPIO_OTYPER_OT6                     GPIO_OTYPER_OT6_Msk
13532 #define GPIO_OTYPER_OT7_Pos                 (7U)
13533 #define GPIO_OTYPER_OT7_Msk                 (0x1UL << GPIO_OTYPER_OT7_Pos)          /*!< 0x00000080 */
13534 #define GPIO_OTYPER_OT7                     GPIO_OTYPER_OT7_Msk
13535 #define GPIO_OTYPER_OT8_Pos                 (8U)
13536 #define GPIO_OTYPER_OT8_Msk                 (0x1UL << GPIO_OTYPER_OT8_Pos)          /*!< 0x00000100 */
13537 #define GPIO_OTYPER_OT8                     GPIO_OTYPER_OT8_Msk
13538 #define GPIO_OTYPER_OT9_Pos                 (9U)
13539 #define GPIO_OTYPER_OT9_Msk                 (0x1UL << GPIO_OTYPER_OT9_Pos)          /*!< 0x00000200 */
13540 #define GPIO_OTYPER_OT9                     GPIO_OTYPER_OT9_Msk
13541 #define GPIO_OTYPER_OT10_Pos                (10U)
13542 #define GPIO_OTYPER_OT10_Msk                (0x1UL << GPIO_OTYPER_OT10_Pos)         /*!< 0x00000400 */
13543 #define GPIO_OTYPER_OT10                    GPIO_OTYPER_OT10_Msk
13544 #define GPIO_OTYPER_OT11_Pos                (11U)
13545 #define GPIO_OTYPER_OT11_Msk                (0x1UL << GPIO_OTYPER_OT11_Pos)         /*!< 0x00000800 */
13546 #define GPIO_OTYPER_OT11                    GPIO_OTYPER_OT11_Msk
13547 #define GPIO_OTYPER_OT12_Pos                (12U)
13548 #define GPIO_OTYPER_OT12_Msk                (0x1UL << GPIO_OTYPER_OT12_Pos)         /*!< 0x00001000 */
13549 #define GPIO_OTYPER_OT12                    GPIO_OTYPER_OT12_Msk
13550 #define GPIO_OTYPER_OT13_Pos                (13U)
13551 #define GPIO_OTYPER_OT13_Msk                (0x1UL << GPIO_OTYPER_OT13_Pos)         /*!< 0x00002000 */
13552 #define GPIO_OTYPER_OT13                    GPIO_OTYPER_OT13_Msk
13553 #define GPIO_OTYPER_OT14_Pos                (14U)
13554 #define GPIO_OTYPER_OT14_Msk                (0x1UL << GPIO_OTYPER_OT14_Pos)         /*!< 0x00004000 */
13555 #define GPIO_OTYPER_OT14                    GPIO_OTYPER_OT14_Msk
13556 #define GPIO_OTYPER_OT15_Pos                (15U)
13557 #define GPIO_OTYPER_OT15_Msk                (0x1UL << GPIO_OTYPER_OT15_Pos)         /*!< 0x00008000 */
13558 #define GPIO_OTYPER_OT15                    GPIO_OTYPER_OT15_Msk
13559 
13560 /******************  Bits definition for GPIO_OSPEEDR register  ***************/
13561 #define GPIO_OSPEEDR_OSPEED0_Pos            (0U)
13562 #define GPIO_OSPEEDR_OSPEED0_Msk            (0x3UL << GPIO_OSPEEDR_OSPEED0_Pos)     /*!< 0x00000003 */
13563 #define GPIO_OSPEEDR_OSPEED0                GPIO_OSPEEDR_OSPEED0_Msk
13564 #define GPIO_OSPEEDR_OSPEED0_0              (0x1UL << GPIO_OSPEEDR_OSPEED0_Pos)     /*!< 0x00000001 */
13565 #define GPIO_OSPEEDR_OSPEED0_1              (0x2UL << GPIO_OSPEEDR_OSPEED0_Pos)     /*!< 0x00000002 */
13566 #define GPIO_OSPEEDR_OSPEED1_Pos            (2U)
13567 #define GPIO_OSPEEDR_OSPEED1_Msk            (0x3UL << GPIO_OSPEEDR_OSPEED1_Pos)     /*!< 0x0000000C */
13568 #define GPIO_OSPEEDR_OSPEED1                GPIO_OSPEEDR_OSPEED1_Msk
13569 #define GPIO_OSPEEDR_OSPEED1_0              (0x1UL << GPIO_OSPEEDR_OSPEED1_Pos)     /*!< 0x00000004 */
13570 #define GPIO_OSPEEDR_OSPEED1_1              (0x2UL << GPIO_OSPEEDR_OSPEED1_Pos)     /*!< 0x00000008 */
13571 #define GPIO_OSPEEDR_OSPEED2_Pos            (4U)
13572 #define GPIO_OSPEEDR_OSPEED2_Msk            (0x3UL << GPIO_OSPEEDR_OSPEED2_Pos)     /*!< 0x00000030 */
13573 #define GPIO_OSPEEDR_OSPEED2                GPIO_OSPEEDR_OSPEED2_Msk
13574 #define GPIO_OSPEEDR_OSPEED2_0              (0x1UL << GPIO_OSPEEDR_OSPEED2_Pos)     /*!< 0x00000010 */
13575 #define GPIO_OSPEEDR_OSPEED2_1              (0x2UL << GPIO_OSPEEDR_OSPEED2_Pos)     /*!< 0x00000020 */
13576 #define GPIO_OSPEEDR_OSPEED3_Pos            (6U)
13577 #define GPIO_OSPEEDR_OSPEED3_Msk            (0x3UL << GPIO_OSPEEDR_OSPEED3_Pos)     /*!< 0x000000C0 */
13578 #define GPIO_OSPEEDR_OSPEED3                GPIO_OSPEEDR_OSPEED3_Msk
13579 #define GPIO_OSPEEDR_OSPEED3_0              (0x1UL << GPIO_OSPEEDR_OSPEED3_Pos)     /*!< 0x00000040 */
13580 #define GPIO_OSPEEDR_OSPEED3_1              (0x2UL << GPIO_OSPEEDR_OSPEED3_Pos)     /*!< 0x00000080 */
13581 #define GPIO_OSPEEDR_OSPEED4_Pos            (8U)
13582 #define GPIO_OSPEEDR_OSPEED4_Msk            (0x3UL << GPIO_OSPEEDR_OSPEED4_Pos)     /*!< 0x00000300 */
13583 #define GPIO_OSPEEDR_OSPEED4                GPIO_OSPEEDR_OSPEED4_Msk
13584 #define GPIO_OSPEEDR_OSPEED4_0              (0x1UL << GPIO_OSPEEDR_OSPEED4_Pos)     /*!< 0x00000100 */
13585 #define GPIO_OSPEEDR_OSPEED4_1              (0x2UL << GPIO_OSPEEDR_OSPEED4_Pos)     /*!< 0x00000200 */
13586 #define GPIO_OSPEEDR_OSPEED5_Pos            (10U)
13587 #define GPIO_OSPEEDR_OSPEED5_Msk            (0x3UL << GPIO_OSPEEDR_OSPEED5_Pos)     /*!< 0x00000C00 */
13588 #define GPIO_OSPEEDR_OSPEED5                GPIO_OSPEEDR_OSPEED5_Msk
13589 #define GPIO_OSPEEDR_OSPEED5_0              (0x1UL << GPIO_OSPEEDR_OSPEED5_Pos)     /*!< 0x00000400 */
13590 #define GPIO_OSPEEDR_OSPEED5_1              (0x2UL << GPIO_OSPEEDR_OSPEED5_Pos)     /*!< 0x00000800 */
13591 #define GPIO_OSPEEDR_OSPEED6_Pos            (12U)
13592 #define GPIO_OSPEEDR_OSPEED6_Msk            (0x3UL << GPIO_OSPEEDR_OSPEED6_Pos)     /*!< 0x00003000 */
13593 #define GPIO_OSPEEDR_OSPEED6                GPIO_OSPEEDR_OSPEED6_Msk
13594 #define GPIO_OSPEEDR_OSPEED6_0              (0x1UL << GPIO_OSPEEDR_OSPEED6_Pos)     /*!< 0x00001000 */
13595 #define GPIO_OSPEEDR_OSPEED6_1              (0x2UL << GPIO_OSPEEDR_OSPEED6_Pos)     /*!< 0x00002000 */
13596 #define GPIO_OSPEEDR_OSPEED7_Pos            (14U)
13597 #define GPIO_OSPEEDR_OSPEED7_Msk            (0x3UL << GPIO_OSPEEDR_OSPEED7_Pos)     /*!< 0x0000C000 */
13598 #define GPIO_OSPEEDR_OSPEED7                GPIO_OSPEEDR_OSPEED7_Msk
13599 #define GPIO_OSPEEDR_OSPEED7_0              (0x1UL << GPIO_OSPEEDR_OSPEED7_Pos)     /*!< 0x00004000 */
13600 #define GPIO_OSPEEDR_OSPEED7_1              (0x2UL << GPIO_OSPEEDR_OSPEED7_Pos)     /*!< 0x00008000 */
13601 #define GPIO_OSPEEDR_OSPEED8_Pos            (16U)
13602 #define GPIO_OSPEEDR_OSPEED8_Msk            (0x3UL << GPIO_OSPEEDR_OSPEED8_Pos)     /*!< 0x00030000 */
13603 #define GPIO_OSPEEDR_OSPEED8                GPIO_OSPEEDR_OSPEED8_Msk
13604 #define GPIO_OSPEEDR_OSPEED8_0              (0x1UL << GPIO_OSPEEDR_OSPEED8_Pos)     /*!< 0x00010000 */
13605 #define GPIO_OSPEEDR_OSPEED8_1              (0x2UL << GPIO_OSPEEDR_OSPEED8_Pos)     /*!< 0x00020000 */
13606 #define GPIO_OSPEEDR_OSPEED9_Pos            (18U)
13607 #define GPIO_OSPEEDR_OSPEED9_Msk            (0x3UL << GPIO_OSPEEDR_OSPEED9_Pos)     /*!< 0x000C0000 */
13608 #define GPIO_OSPEEDR_OSPEED9                GPIO_OSPEEDR_OSPEED9_Msk
13609 #define GPIO_OSPEEDR_OSPEED9_0              (0x1UL << GPIO_OSPEEDR_OSPEED9_Pos)     /*!< 0x00040000 */
13610 #define GPIO_OSPEEDR_OSPEED9_1              (0x2UL << GPIO_OSPEEDR_OSPEED9_Pos)     /*!< 0x00080000 */
13611 #define GPIO_OSPEEDR_OSPEED10_Pos           (20U)
13612 #define GPIO_OSPEEDR_OSPEED10_Msk           (0x3UL << GPIO_OSPEEDR_OSPEED10_Pos)    /*!< 0x00300000 */
13613 #define GPIO_OSPEEDR_OSPEED10               GPIO_OSPEEDR_OSPEED10_Msk
13614 #define GPIO_OSPEEDR_OSPEED10_0             (0x1UL << GPIO_OSPEEDR_OSPEED10_Pos)    /*!< 0x00100000 */
13615 #define GPIO_OSPEEDR_OSPEED10_1             (0x2UL << GPIO_OSPEEDR_OSPEED10_Pos)    /*!< 0x00200000 */
13616 #define GPIO_OSPEEDR_OSPEED11_Pos           (22U)
13617 #define GPIO_OSPEEDR_OSPEED11_Msk           (0x3UL << GPIO_OSPEEDR_OSPEED11_Pos)    /*!< 0x00C00000 */
13618 #define GPIO_OSPEEDR_OSPEED11               GPIO_OSPEEDR_OSPEED11_Msk
13619 #define GPIO_OSPEEDR_OSPEED11_0             (0x1UL << GPIO_OSPEEDR_OSPEED11_Pos)    /*!< 0x00400000 */
13620 #define GPIO_OSPEEDR_OSPEED11_1             (0x2UL << GPIO_OSPEEDR_OSPEED11_Pos)    /*!< 0x00800000 */
13621 #define GPIO_OSPEEDR_OSPEED12_Pos           (24U)
13622 #define GPIO_OSPEEDR_OSPEED12_Msk           (0x3UL << GPIO_OSPEEDR_OSPEED12_Pos)    /*!< 0x03000000 */
13623 #define GPIO_OSPEEDR_OSPEED12               GPIO_OSPEEDR_OSPEED12_Msk
13624 #define GPIO_OSPEEDR_OSPEED12_0             (0x1UL << GPIO_OSPEEDR_OSPEED12_Pos)    /*!< 0x01000000 */
13625 #define GPIO_OSPEEDR_OSPEED12_1             (0x2UL << GPIO_OSPEEDR_OSPEED12_Pos)    /*!< 0x02000000 */
13626 #define GPIO_OSPEEDR_OSPEED13_Pos           (26U)
13627 #define GPIO_OSPEEDR_OSPEED13_Msk           (0x3UL << GPIO_OSPEEDR_OSPEED13_Pos)    /*!< 0x0C000000 */
13628 #define GPIO_OSPEEDR_OSPEED13               GPIO_OSPEEDR_OSPEED13_Msk
13629 #define GPIO_OSPEEDR_OSPEED13_0             (0x1UL << GPIO_OSPEEDR_OSPEED13_Pos)    /*!< 0x04000000 */
13630 #define GPIO_OSPEEDR_OSPEED13_1             (0x2UL << GPIO_OSPEEDR_OSPEED13_Pos)    /*!< 0x08000000 */
13631 #define GPIO_OSPEEDR_OSPEED14_Pos           (28U)
13632 #define GPIO_OSPEEDR_OSPEED14_Msk           (0x3UL << GPIO_OSPEEDR_OSPEED14_Pos)    /*!< 0x30000000 */
13633 #define GPIO_OSPEEDR_OSPEED14               GPIO_OSPEEDR_OSPEED14_Msk
13634 #define GPIO_OSPEEDR_OSPEED14_0             (0x1UL << GPIO_OSPEEDR_OSPEED14_Pos)    /*!< 0x10000000 */
13635 #define GPIO_OSPEEDR_OSPEED14_1             (0x2UL << GPIO_OSPEEDR_OSPEED14_Pos)    /*!< 0x20000000 */
13636 #define GPIO_OSPEEDR_OSPEED15_Pos           (30U)
13637 #define GPIO_OSPEEDR_OSPEED15_Msk           (0x3UL << GPIO_OSPEEDR_OSPEED15_Pos)    /*!< 0xC0000000 */
13638 #define GPIO_OSPEEDR_OSPEED15               GPIO_OSPEEDR_OSPEED15_Msk
13639 #define GPIO_OSPEEDR_OSPEED15_0             (0x1UL << GPIO_OSPEEDR_OSPEED15_Pos)    /*!< 0x40000000 */
13640 #define GPIO_OSPEEDR_OSPEED15_1             (0x2UL << GPIO_OSPEEDR_OSPEED15_Pos)    /*!< 0x80000000 */
13641 
13642 /******************  Bits definition for GPIO_PUPDR register  *****************/
13643 #define GPIO_PUPDR_PUPD0_Pos                (0U)
13644 #define GPIO_PUPDR_PUPD0_Msk                (0x3UL << GPIO_PUPDR_PUPD0_Pos)         /*!< 0x00000003 */
13645 #define GPIO_PUPDR_PUPD0                    GPIO_PUPDR_PUPD0_Msk
13646 #define GPIO_PUPDR_PUPD0_0                  (0x1UL << GPIO_PUPDR_PUPD0_Pos)         /*!< 0x00000001 */
13647 #define GPIO_PUPDR_PUPD0_1                  (0x2UL << GPIO_PUPDR_PUPD0_Pos)         /*!< 0x00000002 */
13648 #define GPIO_PUPDR_PUPD1_Pos                (2U)
13649 #define GPIO_PUPDR_PUPD1_Msk                (0x3UL << GPIO_PUPDR_PUPD1_Pos)         /*!< 0x0000000C */
13650 #define GPIO_PUPDR_PUPD1                    GPIO_PUPDR_PUPD1_Msk
13651 #define GPIO_PUPDR_PUPD1_0                  (0x1UL << GPIO_PUPDR_PUPD1_Pos)         /*!< 0x00000004 */
13652 #define GPIO_PUPDR_PUPD1_1                  (0x2UL << GPIO_PUPDR_PUPD1_Pos)         /*!< 0x00000008 */
13653 #define GPIO_PUPDR_PUPD2_Pos                (4U)
13654 #define GPIO_PUPDR_PUPD2_Msk                (0x3UL << GPIO_PUPDR_PUPD2_Pos)         /*!< 0x00000030 */
13655 #define GPIO_PUPDR_PUPD2                    GPIO_PUPDR_PUPD2_Msk
13656 #define GPIO_PUPDR_PUPD2_0                  (0x1UL << GPIO_PUPDR_PUPD2_Pos)         /*!< 0x00000010 */
13657 #define GPIO_PUPDR_PUPD2_1                  (0x2UL << GPIO_PUPDR_PUPD2_Pos)         /*!< 0x00000020 */
13658 #define GPIO_PUPDR_PUPD3_Pos                (6U)
13659 #define GPIO_PUPDR_PUPD3_Msk                (0x3UL << GPIO_PUPDR_PUPD3_Pos)         /*!< 0x000000C0 */
13660 #define GPIO_PUPDR_PUPD3                    GPIO_PUPDR_PUPD3_Msk
13661 #define GPIO_PUPDR_PUPD3_0                  (0x1UL << GPIO_PUPDR_PUPD3_Pos)         /*!< 0x00000040 */
13662 #define GPIO_PUPDR_PUPD3_1                  (0x2UL << GPIO_PUPDR_PUPD3_Pos)         /*!< 0x00000080 */
13663 #define GPIO_PUPDR_PUPD4_Pos                (8U)
13664 #define GPIO_PUPDR_PUPD4_Msk                (0x3UL << GPIO_PUPDR_PUPD4_Pos)         /*!< 0x00000300 */
13665 #define GPIO_PUPDR_PUPD4                    GPIO_PUPDR_PUPD4_Msk
13666 #define GPIO_PUPDR_PUPD4_0                  (0x1UL << GPIO_PUPDR_PUPD4_Pos)         /*!< 0x00000100 */
13667 #define GPIO_PUPDR_PUPD4_1                  (0x2UL << GPIO_PUPDR_PUPD4_Pos)         /*!< 0x00000200 */
13668 #define GPIO_PUPDR_PUPD5_Pos                (10U)
13669 #define GPIO_PUPDR_PUPD5_Msk                (0x3UL << GPIO_PUPDR_PUPD5_Pos)         /*!< 0x00000C00 */
13670 #define GPIO_PUPDR_PUPD5                    GPIO_PUPDR_PUPD5_Msk
13671 #define GPIO_PUPDR_PUPD5_0                  (0x1UL << GPIO_PUPDR_PUPD5_Pos)         /*!< 0x00000400 */
13672 #define GPIO_PUPDR_PUPD5_1                  (0x2UL << GPIO_PUPDR_PUPD5_Pos)         /*!< 0x00000800 */
13673 #define GPIO_PUPDR_PUPD6_Pos                (12U)
13674 #define GPIO_PUPDR_PUPD6_Msk                (0x3UL << GPIO_PUPDR_PUPD6_Pos)         /*!< 0x00003000 */
13675 #define GPIO_PUPDR_PUPD6                    GPIO_PUPDR_PUPD6_Msk
13676 #define GPIO_PUPDR_PUPD6_0                  (0x1UL << GPIO_PUPDR_PUPD6_Pos)         /*!< 0x00001000 */
13677 #define GPIO_PUPDR_PUPD6_1                  (0x2UL << GPIO_PUPDR_PUPD6_Pos)         /*!< 0x00002000 */
13678 #define GPIO_PUPDR_PUPD7_Pos                (14U)
13679 #define GPIO_PUPDR_PUPD7_Msk                (0x3UL << GPIO_PUPDR_PUPD7_Pos)         /*!< 0x0000C000 */
13680 #define GPIO_PUPDR_PUPD7                    GPIO_PUPDR_PUPD7_Msk
13681 #define GPIO_PUPDR_PUPD7_0                  (0x1UL << GPIO_PUPDR_PUPD7_Pos)         /*!< 0x00004000 */
13682 #define GPIO_PUPDR_PUPD7_1                  (0x2UL << GPIO_PUPDR_PUPD7_Pos)         /*!< 0x00008000 */
13683 #define GPIO_PUPDR_PUPD8_Pos                (16U)
13684 #define GPIO_PUPDR_PUPD8_Msk                (0x3UL << GPIO_PUPDR_PUPD8_Pos)         /*!< 0x00030000 */
13685 #define GPIO_PUPDR_PUPD8                    GPIO_PUPDR_PUPD8_Msk
13686 #define GPIO_PUPDR_PUPD8_0                  (0x1UL << GPIO_PUPDR_PUPD8_Pos)         /*!< 0x00010000 */
13687 #define GPIO_PUPDR_PUPD8_1                  (0x2UL << GPIO_PUPDR_PUPD8_Pos)         /*!< 0x00020000 */
13688 #define GPIO_PUPDR_PUPD9_Pos                (18U)
13689 #define GPIO_PUPDR_PUPD9_Msk                (0x3UL << GPIO_PUPDR_PUPD9_Pos)         /*!< 0x000C0000 */
13690 #define GPIO_PUPDR_PUPD9                    GPIO_PUPDR_PUPD9_Msk
13691 #define GPIO_PUPDR_PUPD9_0                  (0x1UL << GPIO_PUPDR_PUPD9_Pos)         /*!< 0x00040000 */
13692 #define GPIO_PUPDR_PUPD9_1                  (0x2UL << GPIO_PUPDR_PUPD9_Pos)         /*!< 0x00080000 */
13693 #define GPIO_PUPDR_PUPD10_Pos               (20U)
13694 #define GPIO_PUPDR_PUPD10_Msk               (0x3UL << GPIO_PUPDR_PUPD10_Pos)        /*!< 0x00300000 */
13695 #define GPIO_PUPDR_PUPD10                   GPIO_PUPDR_PUPD10_Msk
13696 #define GPIO_PUPDR_PUPD10_0                 (0x1UL << GPIO_PUPDR_PUPD10_Pos)        /*!< 0x00100000 */
13697 #define GPIO_PUPDR_PUPD10_1                 (0x2UL << GPIO_PUPDR_PUPD10_Pos)        /*!< 0x00200000 */
13698 #define GPIO_PUPDR_PUPD11_Pos               (22U)
13699 #define GPIO_PUPDR_PUPD11_Msk               (0x3UL << GPIO_PUPDR_PUPD11_Pos)        /*!< 0x00C00000 */
13700 #define GPIO_PUPDR_PUPD11                   GPIO_PUPDR_PUPD11_Msk
13701 #define GPIO_PUPDR_PUPD11_0                 (0x1UL << GPIO_PUPDR_PUPD11_Pos)        /*!< 0x00400000 */
13702 #define GPIO_PUPDR_PUPD11_1                 (0x2UL << GPIO_PUPDR_PUPD11_Pos)        /*!< 0x00800000 */
13703 #define GPIO_PUPDR_PUPD12_Pos               (24U)
13704 #define GPIO_PUPDR_PUPD12_Msk               (0x3UL << GPIO_PUPDR_PUPD12_Pos)        /*!< 0x03000000 */
13705 #define GPIO_PUPDR_PUPD12                   GPIO_PUPDR_PUPD12_Msk
13706 #define GPIO_PUPDR_PUPD12_0                 (0x1UL << GPIO_PUPDR_PUPD12_Pos)        /*!< 0x01000000 */
13707 #define GPIO_PUPDR_PUPD12_1                 (0x2UL << GPIO_PUPDR_PUPD12_Pos)        /*!< 0x02000000 */
13708 #define GPIO_PUPDR_PUPD13_Pos               (26U)
13709 #define GPIO_PUPDR_PUPD13_Msk               (0x3UL << GPIO_PUPDR_PUPD13_Pos)        /*!< 0x0C000000 */
13710 #define GPIO_PUPDR_PUPD13                   GPIO_PUPDR_PUPD13_Msk
13711 #define GPIO_PUPDR_PUPD13_0                 (0x1UL << GPIO_PUPDR_PUPD13_Pos)        /*!< 0x04000000 */
13712 #define GPIO_PUPDR_PUPD13_1                 (0x2UL << GPIO_PUPDR_PUPD13_Pos)        /*!< 0x08000000 */
13713 #define GPIO_PUPDR_PUPD14_Pos               (28U)
13714 #define GPIO_PUPDR_PUPD14_Msk               (0x3UL << GPIO_PUPDR_PUPD14_Pos)        /*!< 0x30000000 */
13715 #define GPIO_PUPDR_PUPD14                   GPIO_PUPDR_PUPD14_Msk
13716 #define GPIO_PUPDR_PUPD14_0                 (0x1UL << GPIO_PUPDR_PUPD14_Pos)        /*!< 0x10000000 */
13717 #define GPIO_PUPDR_PUPD14_1                 (0x2UL << GPIO_PUPDR_PUPD14_Pos)        /*!< 0x20000000 */
13718 #define GPIO_PUPDR_PUPD15_Pos               (30U)
13719 #define GPIO_PUPDR_PUPD15_Msk               (0x3UL << GPIO_PUPDR_PUPD15_Pos)        /*!< 0xC0000000 */
13720 #define GPIO_PUPDR_PUPD15                   GPIO_PUPDR_PUPD15_Msk
13721 #define GPIO_PUPDR_PUPD15_0                 (0x1UL << GPIO_PUPDR_PUPD15_Pos)        /*!< 0x40000000 */
13722 #define GPIO_PUPDR_PUPD15_1                 (0x2UL << GPIO_PUPDR_PUPD15_Pos)        /*!< 0x80000000 */
13723 
13724 /******************  Bits definition for GPIO_IDR register  *******************/
13725 #define GPIO_IDR_ID0_Pos                    (0U)
13726 #define GPIO_IDR_ID0_Msk                    (0x1UL << GPIO_IDR_ID0_Pos)             /*!< 0x00000001 */
13727 #define GPIO_IDR_ID0                        GPIO_IDR_ID0_Msk
13728 #define GPIO_IDR_ID1_Pos                    (1U)
13729 #define GPIO_IDR_ID1_Msk                    (0x1UL << GPIO_IDR_ID1_Pos)             /*!< 0x00000002 */
13730 #define GPIO_IDR_ID1                        GPIO_IDR_ID1_Msk
13731 #define GPIO_IDR_ID2_Pos                    (2U)
13732 #define GPIO_IDR_ID2_Msk                    (0x1UL << GPIO_IDR_ID2_Pos)             /*!< 0x00000004 */
13733 #define GPIO_IDR_ID2                        GPIO_IDR_ID2_Msk
13734 #define GPIO_IDR_ID3_Pos                    (3U)
13735 #define GPIO_IDR_ID3_Msk                    (0x1UL << GPIO_IDR_ID3_Pos)             /*!< 0x00000008 */
13736 #define GPIO_IDR_ID3                        GPIO_IDR_ID3_Msk
13737 #define GPIO_IDR_ID4_Pos                    (4U)
13738 #define GPIO_IDR_ID4_Msk                    (0x1UL << GPIO_IDR_ID4_Pos)             /*!< 0x00000010 */
13739 #define GPIO_IDR_ID4                        GPIO_IDR_ID4_Msk
13740 #define GPIO_IDR_ID5_Pos                    (5U)
13741 #define GPIO_IDR_ID5_Msk                    (0x1UL << GPIO_IDR_ID5_Pos)             /*!< 0x00000020 */
13742 #define GPIO_IDR_ID5                        GPIO_IDR_ID5_Msk
13743 #define GPIO_IDR_ID6_Pos                    (6U)
13744 #define GPIO_IDR_ID6_Msk                    (0x1UL << GPIO_IDR_ID6_Pos)             /*!< 0x00000040 */
13745 #define GPIO_IDR_ID6                        GPIO_IDR_ID6_Msk
13746 #define GPIO_IDR_ID7_Pos                    (7U)
13747 #define GPIO_IDR_ID7_Msk                    (0x1UL << GPIO_IDR_ID7_Pos)             /*!< 0x00000080 */
13748 #define GPIO_IDR_ID7                        GPIO_IDR_ID7_Msk
13749 #define GPIO_IDR_ID8_Pos                    (8U)
13750 #define GPIO_IDR_ID8_Msk                    (0x1UL << GPIO_IDR_ID8_Pos)             /*!< 0x00000100 */
13751 #define GPIO_IDR_ID8                        GPIO_IDR_ID8_Msk
13752 #define GPIO_IDR_ID9_Pos                    (9U)
13753 #define GPIO_IDR_ID9_Msk                    (0x1UL << GPIO_IDR_ID9_Pos)             /*!< 0x00000200 */
13754 #define GPIO_IDR_ID9                        GPIO_IDR_ID9_Msk
13755 #define GPIO_IDR_ID10_Pos                   (10U)
13756 #define GPIO_IDR_ID10_Msk                   (0x1UL << GPIO_IDR_ID10_Pos)            /*!< 0x00000400 */
13757 #define GPIO_IDR_ID10                       GPIO_IDR_ID10_Msk
13758 #define GPIO_IDR_ID11_Pos                   (11U)
13759 #define GPIO_IDR_ID11_Msk                   (0x1UL << GPIO_IDR_ID11_Pos)            /*!< 0x00000800 */
13760 #define GPIO_IDR_ID11                       GPIO_IDR_ID11_Msk
13761 #define GPIO_IDR_ID12_Pos                   (12U)
13762 #define GPIO_IDR_ID12_Msk                   (0x1UL << GPIO_IDR_ID12_Pos)            /*!< 0x00001000 */
13763 #define GPIO_IDR_ID12                       GPIO_IDR_ID12_Msk
13764 #define GPIO_IDR_ID13_Pos                   (13U)
13765 #define GPIO_IDR_ID13_Msk                   (0x1UL << GPIO_IDR_ID13_Pos)            /*!< 0x00002000 */
13766 #define GPIO_IDR_ID13                       GPIO_IDR_ID13_Msk
13767 #define GPIO_IDR_ID14_Pos                   (14U)
13768 #define GPIO_IDR_ID14_Msk                   (0x1UL << GPIO_IDR_ID14_Pos)            /*!< 0x00004000 */
13769 #define GPIO_IDR_ID14                       GPIO_IDR_ID14_Msk
13770 #define GPIO_IDR_ID15_Pos                   (15U)
13771 #define GPIO_IDR_ID15_Msk                   (0x1UL << GPIO_IDR_ID15_Pos)            /*!< 0x00008000 */
13772 #define GPIO_IDR_ID15                       GPIO_IDR_ID15_Msk
13773 
13774 /******************  Bits definition for GPIO_ODR register  *******************/
13775 #define GPIO_ODR_OD0_Pos                    (0U)
13776 #define GPIO_ODR_OD0_Msk                    (0x1UL << GPIO_ODR_OD0_Pos)             /*!< 0x00000001 */
13777 #define GPIO_ODR_OD0                        GPIO_ODR_OD0_Msk
13778 #define GPIO_ODR_OD1_Pos                    (1U)
13779 #define GPIO_ODR_OD1_Msk                    (0x1UL << GPIO_ODR_OD1_Pos)             /*!< 0x00000002 */
13780 #define GPIO_ODR_OD1                        GPIO_ODR_OD1_Msk
13781 #define GPIO_ODR_OD2_Pos                    (2U)
13782 #define GPIO_ODR_OD2_Msk                    (0x1UL << GPIO_ODR_OD2_Pos)             /*!< 0x00000004 */
13783 #define GPIO_ODR_OD2                        GPIO_ODR_OD2_Msk
13784 #define GPIO_ODR_OD3_Pos                    (3U)
13785 #define GPIO_ODR_OD3_Msk                    (0x1UL << GPIO_ODR_OD3_Pos)             /*!< 0x00000008 */
13786 #define GPIO_ODR_OD3                        GPIO_ODR_OD3_Msk
13787 #define GPIO_ODR_OD4_Pos                    (4U)
13788 #define GPIO_ODR_OD4_Msk                    (0x1UL << GPIO_ODR_OD4_Pos)             /*!< 0x00000010 */
13789 #define GPIO_ODR_OD4                        GPIO_ODR_OD4_Msk
13790 #define GPIO_ODR_OD5_Pos                    (5U)
13791 #define GPIO_ODR_OD5_Msk                    (0x1UL << GPIO_ODR_OD5_Pos)             /*!< 0x00000020 */
13792 #define GPIO_ODR_OD5                        GPIO_ODR_OD5_Msk
13793 #define GPIO_ODR_OD6_Pos                    (6U)
13794 #define GPIO_ODR_OD6_Msk                    (0x1UL << GPIO_ODR_OD6_Pos)             /*!< 0x00000040 */
13795 #define GPIO_ODR_OD6                        GPIO_ODR_OD6_Msk
13796 #define GPIO_ODR_OD7_Pos                    (7U)
13797 #define GPIO_ODR_OD7_Msk                    (0x1UL << GPIO_ODR_OD7_Pos)             /*!< 0x00000080 */
13798 #define GPIO_ODR_OD7                        GPIO_ODR_OD7_Msk
13799 #define GPIO_ODR_OD8_Pos                    (8U)
13800 #define GPIO_ODR_OD8_Msk                    (0x1UL << GPIO_ODR_OD8_Pos)             /*!< 0x00000100 */
13801 #define GPIO_ODR_OD8                        GPIO_ODR_OD8_Msk
13802 #define GPIO_ODR_OD9_Pos                    (9U)
13803 #define GPIO_ODR_OD9_Msk                    (0x1UL << GPIO_ODR_OD9_Pos)             /*!< 0x00000200 */
13804 #define GPIO_ODR_OD9                        GPIO_ODR_OD9_Msk
13805 #define GPIO_ODR_OD10_Pos                   (10U)
13806 #define GPIO_ODR_OD10_Msk                   (0x1UL << GPIO_ODR_OD10_Pos)            /*!< 0x00000400 */
13807 #define GPIO_ODR_OD10                       GPIO_ODR_OD10_Msk
13808 #define GPIO_ODR_OD11_Pos                   (11U)
13809 #define GPIO_ODR_OD11_Msk                   (0x1UL << GPIO_ODR_OD11_Pos)            /*!< 0x00000800 */
13810 #define GPIO_ODR_OD11                       GPIO_ODR_OD11_Msk
13811 #define GPIO_ODR_OD12_Pos                   (12U)
13812 #define GPIO_ODR_OD12_Msk                   (0x1UL << GPIO_ODR_OD12_Pos)            /*!< 0x00001000 */
13813 #define GPIO_ODR_OD12                       GPIO_ODR_OD12_Msk
13814 #define GPIO_ODR_OD13_Pos                   (13U)
13815 #define GPIO_ODR_OD13_Msk                   (0x1UL << GPIO_ODR_OD13_Pos)            /*!< 0x00002000 */
13816 #define GPIO_ODR_OD13                       GPIO_ODR_OD13_Msk
13817 #define GPIO_ODR_OD14_Pos                   (14U)
13818 #define GPIO_ODR_OD14_Msk                   (0x1UL << GPIO_ODR_OD14_Pos)            /*!< 0x00004000 */
13819 #define GPIO_ODR_OD14                       GPIO_ODR_OD14_Msk
13820 #define GPIO_ODR_OD15_Pos                   (15U)
13821 #define GPIO_ODR_OD15_Msk                   (0x1UL << GPIO_ODR_OD15_Pos)            /*!< 0x00008000 */
13822 #define GPIO_ODR_OD15                       GPIO_ODR_OD15_Msk
13823 
13824 /******************  Bits definition for GPIO_BSRR register  ******************/
13825 #define GPIO_BSRR_BS0_Pos                   (0U)
13826 #define GPIO_BSRR_BS0_Msk                   (0x1UL << GPIO_BSRR_BS0_Pos)            /*!< 0x00000001 */
13827 #define GPIO_BSRR_BS0                       GPIO_BSRR_BS0_Msk
13828 #define GPIO_BSRR_BS1_Pos                   (1U)
13829 #define GPIO_BSRR_BS1_Msk                   (0x1UL << GPIO_BSRR_BS1_Pos)            /*!< 0x00000002 */
13830 #define GPIO_BSRR_BS1                       GPIO_BSRR_BS1_Msk
13831 #define GPIO_BSRR_BS2_Pos                   (2U)
13832 #define GPIO_BSRR_BS2_Msk                   (0x1UL << GPIO_BSRR_BS2_Pos)            /*!< 0x00000004 */
13833 #define GPIO_BSRR_BS2                       GPIO_BSRR_BS2_Msk
13834 #define GPIO_BSRR_BS3_Pos                   (3U)
13835 #define GPIO_BSRR_BS3_Msk                   (0x1UL << GPIO_BSRR_BS3_Pos)            /*!< 0x00000008 */
13836 #define GPIO_BSRR_BS3                       GPIO_BSRR_BS3_Msk
13837 #define GPIO_BSRR_BS4_Pos                   (4U)
13838 #define GPIO_BSRR_BS4_Msk                   (0x1UL << GPIO_BSRR_BS4_Pos)            /*!< 0x00000010 */
13839 #define GPIO_BSRR_BS4                       GPIO_BSRR_BS4_Msk
13840 #define GPIO_BSRR_BS5_Pos                   (5U)
13841 #define GPIO_BSRR_BS5_Msk                   (0x1UL << GPIO_BSRR_BS5_Pos)            /*!< 0x00000020 */
13842 #define GPIO_BSRR_BS5                       GPIO_BSRR_BS5_Msk
13843 #define GPIO_BSRR_BS6_Pos                   (6U)
13844 #define GPIO_BSRR_BS6_Msk                   (0x1UL << GPIO_BSRR_BS6_Pos)            /*!< 0x00000040 */
13845 #define GPIO_BSRR_BS6                       GPIO_BSRR_BS6_Msk
13846 #define GPIO_BSRR_BS7_Pos                   (7U)
13847 #define GPIO_BSRR_BS7_Msk                   (0x1UL << GPIO_BSRR_BS7_Pos)            /*!< 0x00000080 */
13848 #define GPIO_BSRR_BS7                       GPIO_BSRR_BS7_Msk
13849 #define GPIO_BSRR_BS8_Pos                   (8U)
13850 #define GPIO_BSRR_BS8_Msk                   (0x1UL << GPIO_BSRR_BS8_Pos)            /*!< 0x00000100 */
13851 #define GPIO_BSRR_BS8                       GPIO_BSRR_BS8_Msk
13852 #define GPIO_BSRR_BS9_Pos                   (9U)
13853 #define GPIO_BSRR_BS9_Msk                   (0x1UL << GPIO_BSRR_BS9_Pos)            /*!< 0x00000200 */
13854 #define GPIO_BSRR_BS9                       GPIO_BSRR_BS9_Msk
13855 #define GPIO_BSRR_BS10_Pos                  (10U)
13856 #define GPIO_BSRR_BS10_Msk                  (0x1UL << GPIO_BSRR_BS10_Pos)           /*!< 0x00000400 */
13857 #define GPIO_BSRR_BS10                      GPIO_BSRR_BS10_Msk
13858 #define GPIO_BSRR_BS11_Pos                  (11U)
13859 #define GPIO_BSRR_BS11_Msk                  (0x1UL << GPIO_BSRR_BS11_Pos)           /*!< 0x00000800 */
13860 #define GPIO_BSRR_BS11                      GPIO_BSRR_BS11_Msk
13861 #define GPIO_BSRR_BS12_Pos                  (12U)
13862 #define GPIO_BSRR_BS12_Msk                  (0x1UL << GPIO_BSRR_BS12_Pos)           /*!< 0x00001000 */
13863 #define GPIO_BSRR_BS12                      GPIO_BSRR_BS12_Msk
13864 #define GPIO_BSRR_BS13_Pos                  (13U)
13865 #define GPIO_BSRR_BS13_Msk                  (0x1UL << GPIO_BSRR_BS13_Pos)           /*!< 0x00002000 */
13866 #define GPIO_BSRR_BS13                      GPIO_BSRR_BS13_Msk
13867 #define GPIO_BSRR_BS14_Pos                  (14U)
13868 #define GPIO_BSRR_BS14_Msk                  (0x1UL << GPIO_BSRR_BS14_Pos)           /*!< 0x00004000 */
13869 #define GPIO_BSRR_BS14                      GPIO_BSRR_BS14_Msk
13870 #define GPIO_BSRR_BS15_Pos                  (15U)
13871 #define GPIO_BSRR_BS15_Msk                  (0x1UL << GPIO_BSRR_BS15_Pos)           /*!< 0x00008000 */
13872 #define GPIO_BSRR_BS15                      GPIO_BSRR_BS15_Msk
13873 #define GPIO_BSRR_BR0_Pos                   (16U)
13874 #define GPIO_BSRR_BR0_Msk                   (0x1UL << GPIO_BSRR_BR0_Pos)            /*!< 0x00010000 */
13875 #define GPIO_BSRR_BR0                       GPIO_BSRR_BR0_Msk
13876 #define GPIO_BSRR_BR1_Pos                   (17U)
13877 #define GPIO_BSRR_BR1_Msk                   (0x1UL << GPIO_BSRR_BR1_Pos)            /*!< 0x00020000 */
13878 #define GPIO_BSRR_BR1                       GPIO_BSRR_BR1_Msk
13879 #define GPIO_BSRR_BR2_Pos                   (18U)
13880 #define GPIO_BSRR_BR2_Msk                   (0x1UL << GPIO_BSRR_BR2_Pos)            /*!< 0x00040000 */
13881 #define GPIO_BSRR_BR2                       GPIO_BSRR_BR2_Msk
13882 #define GPIO_BSRR_BR3_Pos                   (19U)
13883 #define GPIO_BSRR_BR3_Msk                   (0x1UL << GPIO_BSRR_BR3_Pos)            /*!< 0x00080000 */
13884 #define GPIO_BSRR_BR3                       GPIO_BSRR_BR3_Msk
13885 #define GPIO_BSRR_BR4_Pos                   (20U)
13886 #define GPIO_BSRR_BR4_Msk                   (0x1UL << GPIO_BSRR_BR4_Pos)            /*!< 0x00100000 */
13887 #define GPIO_BSRR_BR4                       GPIO_BSRR_BR4_Msk
13888 #define GPIO_BSRR_BR5_Pos                   (21U)
13889 #define GPIO_BSRR_BR5_Msk                   (0x1UL << GPIO_BSRR_BR5_Pos)            /*!< 0x00200000 */
13890 #define GPIO_BSRR_BR5                       GPIO_BSRR_BR5_Msk
13891 #define GPIO_BSRR_BR6_Pos                   (22U)
13892 #define GPIO_BSRR_BR6_Msk                   (0x1UL << GPIO_BSRR_BR6_Pos)            /*!< 0x00400000 */
13893 #define GPIO_BSRR_BR6                       GPIO_BSRR_BR6_Msk
13894 #define GPIO_BSRR_BR7_Pos                   (23U)
13895 #define GPIO_BSRR_BR7_Msk                   (0x1UL << GPIO_BSRR_BR7_Pos)            /*!< 0x00800000 */
13896 #define GPIO_BSRR_BR7                       GPIO_BSRR_BR7_Msk
13897 #define GPIO_BSRR_BR8_Pos                   (24U)
13898 #define GPIO_BSRR_BR8_Msk                   (0x1UL << GPIO_BSRR_BR8_Pos)            /*!< 0x01000000 */
13899 #define GPIO_BSRR_BR8                       GPIO_BSRR_BR8_Msk
13900 #define GPIO_BSRR_BR9_Pos                   (25U)
13901 #define GPIO_BSRR_BR9_Msk                   (0x1UL << GPIO_BSRR_BR9_Pos)            /*!< 0x02000000 */
13902 #define GPIO_BSRR_BR9                       GPIO_BSRR_BR9_Msk
13903 #define GPIO_BSRR_BR10_Pos                  (26U)
13904 #define GPIO_BSRR_BR10_Msk                  (0x1UL << GPIO_BSRR_BR10_Pos)           /*!< 0x04000000 */
13905 #define GPIO_BSRR_BR10                      GPIO_BSRR_BR10_Msk
13906 #define GPIO_BSRR_BR11_Pos                  (27U)
13907 #define GPIO_BSRR_BR11_Msk                  (0x1UL << GPIO_BSRR_BR11_Pos)           /*!< 0x08000000 */
13908 #define GPIO_BSRR_BR11                      GPIO_BSRR_BR11_Msk
13909 #define GPIO_BSRR_BR12_Pos                  (28U)
13910 #define GPIO_BSRR_BR12_Msk                  (0x1UL << GPIO_BSRR_BR12_Pos)           /*!< 0x10000000 */
13911 #define GPIO_BSRR_BR12                      GPIO_BSRR_BR12_Msk
13912 #define GPIO_BSRR_BR13_Pos                  (29U)
13913 #define GPIO_BSRR_BR13_Msk                  (0x1UL << GPIO_BSRR_BR13_Pos)           /*!< 0x20000000 */
13914 #define GPIO_BSRR_BR13                      GPIO_BSRR_BR13_Msk
13915 #define GPIO_BSRR_BR14_Pos                  (30U)
13916 #define GPIO_BSRR_BR14_Msk                  (0x1UL << GPIO_BSRR_BR14_Pos)           /*!< 0x40000000 */
13917 #define GPIO_BSRR_BR14                      GPIO_BSRR_BR14_Msk
13918 #define GPIO_BSRR_BR15_Pos                  (31U)
13919 #define GPIO_BSRR_BR15_Msk                  (0x1UL << GPIO_BSRR_BR15_Pos)           /*!< 0x80000000 */
13920 #define GPIO_BSRR_BR15                      GPIO_BSRR_BR15_Msk
13921 
13922 /****************** Bit definition for GPIO_LCKR register *********************/
13923 #define GPIO_LCKR_LCK0_Pos                  (0U)
13924 #define GPIO_LCKR_LCK0_Msk                  (0x1UL << GPIO_LCKR_LCK0_Pos)           /*!< 0x00000001 */
13925 #define GPIO_LCKR_LCK0                      GPIO_LCKR_LCK0_Msk
13926 #define GPIO_LCKR_LCK1_Pos                  (1U)
13927 #define GPIO_LCKR_LCK1_Msk                  (0x1UL << GPIO_LCKR_LCK1_Pos)           /*!< 0x00000002 */
13928 #define GPIO_LCKR_LCK1                      GPIO_LCKR_LCK1_Msk
13929 #define GPIO_LCKR_LCK2_Pos                  (2U)
13930 #define GPIO_LCKR_LCK2_Msk                  (0x1UL << GPIO_LCKR_LCK2_Pos)           /*!< 0x00000004 */
13931 #define GPIO_LCKR_LCK2                      GPIO_LCKR_LCK2_Msk
13932 #define GPIO_LCKR_LCK3_Pos                  (3U)
13933 #define GPIO_LCKR_LCK3_Msk                  (0x1UL << GPIO_LCKR_LCK3_Pos)           /*!< 0x00000008 */
13934 #define GPIO_LCKR_LCK3                      GPIO_LCKR_LCK3_Msk
13935 #define GPIO_LCKR_LCK4_Pos                  (4U)
13936 #define GPIO_LCKR_LCK4_Msk                  (0x1UL << GPIO_LCKR_LCK4_Pos)           /*!< 0x00000010 */
13937 #define GPIO_LCKR_LCK4                      GPIO_LCKR_LCK4_Msk
13938 #define GPIO_LCKR_LCK5_Pos                  (5U)
13939 #define GPIO_LCKR_LCK5_Msk                  (0x1UL << GPIO_LCKR_LCK5_Pos)           /*!< 0x00000020 */
13940 #define GPIO_LCKR_LCK5                      GPIO_LCKR_LCK5_Msk
13941 #define GPIO_LCKR_LCK6_Pos                  (6U)
13942 #define GPIO_LCKR_LCK6_Msk                  (0x1UL << GPIO_LCKR_LCK6_Pos)           /*!< 0x00000040 */
13943 #define GPIO_LCKR_LCK6                      GPIO_LCKR_LCK6_Msk
13944 #define GPIO_LCKR_LCK7_Pos                  (7U)
13945 #define GPIO_LCKR_LCK7_Msk                  (0x1UL << GPIO_LCKR_LCK7_Pos)           /*!< 0x00000080 */
13946 #define GPIO_LCKR_LCK7                      GPIO_LCKR_LCK7_Msk
13947 #define GPIO_LCKR_LCK8_Pos                  (8U)
13948 #define GPIO_LCKR_LCK8_Msk                  (0x1UL << GPIO_LCKR_LCK8_Pos)           /*!< 0x00000100 */
13949 #define GPIO_LCKR_LCK8                      GPIO_LCKR_LCK8_Msk
13950 #define GPIO_LCKR_LCK9_Pos                  (9U)
13951 #define GPIO_LCKR_LCK9_Msk                  (0x1UL << GPIO_LCKR_LCK9_Pos)           /*!< 0x00000200 */
13952 #define GPIO_LCKR_LCK9                      GPIO_LCKR_LCK9_Msk
13953 #define GPIO_LCKR_LCK10_Pos                 (10U)
13954 #define GPIO_LCKR_LCK10_Msk                 (0x1UL << GPIO_LCKR_LCK10_Pos)          /*!< 0x00000400 */
13955 #define GPIO_LCKR_LCK10                     GPIO_LCKR_LCK10_Msk
13956 #define GPIO_LCKR_LCK11_Pos                 (11U)
13957 #define GPIO_LCKR_LCK11_Msk                 (0x1UL << GPIO_LCKR_LCK11_Pos)          /*!< 0x00000800 */
13958 #define GPIO_LCKR_LCK11                     GPIO_LCKR_LCK11_Msk
13959 #define GPIO_LCKR_LCK12_Pos                 (12U)
13960 #define GPIO_LCKR_LCK12_Msk                 (0x1UL << GPIO_LCKR_LCK12_Pos)          /*!< 0x00001000 */
13961 #define GPIO_LCKR_LCK12                     GPIO_LCKR_LCK12_Msk
13962 #define GPIO_LCKR_LCK13_Pos                 (13U)
13963 #define GPIO_LCKR_LCK13_Msk                 (0x1UL << GPIO_LCKR_LCK13_Pos)          /*!< 0x00002000 */
13964 #define GPIO_LCKR_LCK13                     GPIO_LCKR_LCK13_Msk
13965 #define GPIO_LCKR_LCK14_Pos                 (14U)
13966 #define GPIO_LCKR_LCK14_Msk                 (0x1UL << GPIO_LCKR_LCK14_Pos)          /*!< 0x00004000 */
13967 #define GPIO_LCKR_LCK14                     GPIO_LCKR_LCK14_Msk
13968 #define GPIO_LCKR_LCK15_Pos                 (15U)
13969 #define GPIO_LCKR_LCK15_Msk                 (0x1UL << GPIO_LCKR_LCK15_Pos)          /*!< 0x00008000 */
13970 #define GPIO_LCKR_LCK15                     GPIO_LCKR_LCK15_Msk
13971 #define GPIO_LCKR_LCKK_Pos                  (16U)
13972 #define GPIO_LCKR_LCKK_Msk                  (0x1UL << GPIO_LCKR_LCKK_Pos)           /*!< 0x00010000 */
13973 #define GPIO_LCKR_LCKK                      GPIO_LCKR_LCKK_Msk
13974 
13975 /****************** Bit definition for GPIO_AFRL register *********************/
13976 #define GPIO_AFRL_AFSEL0_Pos                (0U)
13977 #define GPIO_AFRL_AFSEL0_Msk                (0xFUL << GPIO_AFRL_AFSEL0_Pos)         /*!< 0x0000000F */
13978 #define GPIO_AFRL_AFSEL0                    GPIO_AFRL_AFSEL0_Msk
13979 #define GPIO_AFRL_AFSEL0_0                  (0x1UL << GPIO_AFRL_AFSEL0_Pos)         /*!< 0x00000001 */
13980 #define GPIO_AFRL_AFSEL0_1                  (0x2UL << GPIO_AFRL_AFSEL0_Pos)         /*!< 0x00000002 */
13981 #define GPIO_AFRL_AFSEL0_2                  (0x4UL << GPIO_AFRL_AFSEL0_Pos)         /*!< 0x00000004 */
13982 #define GPIO_AFRL_AFSEL0_3                  (0x8UL << GPIO_AFRL_AFSEL0_Pos)         /*!< 0x00000008 */
13983 #define GPIO_AFRL_AFSEL1_Pos                (4U)
13984 #define GPIO_AFRL_AFSEL1_Msk                (0xFUL << GPIO_AFRL_AFSEL1_Pos)         /*!< 0x000000F0 */
13985 #define GPIO_AFRL_AFSEL1                    GPIO_AFRL_AFSEL1_Msk
13986 #define GPIO_AFRL_AFSEL1_0                  (0x1UL << GPIO_AFRL_AFSEL1_Pos)         /*!< 0x00000010 */
13987 #define GPIO_AFRL_AFSEL1_1                  (0x2UL << GPIO_AFRL_AFSEL1_Pos)         /*!< 0x00000020 */
13988 #define GPIO_AFRL_AFSEL1_2                  (0x4UL << GPIO_AFRL_AFSEL1_Pos)         /*!< 0x00000040 */
13989 #define GPIO_AFRL_AFSEL1_3                  (0x8UL << GPIO_AFRL_AFSEL1_Pos)         /*!< 0x00000080 */
13990 #define GPIO_AFRL_AFSEL2_Pos                (8U)
13991 #define GPIO_AFRL_AFSEL2_Msk                (0xFUL << GPIO_AFRL_AFSEL2_Pos)         /*!< 0x00000F00 */
13992 #define GPIO_AFRL_AFSEL2                    GPIO_AFRL_AFSEL2_Msk
13993 #define GPIO_AFRL_AFSEL2_0                  (0x1UL << GPIO_AFRL_AFSEL2_Pos)         /*!< 0x00000100 */
13994 #define GPIO_AFRL_AFSEL2_1                  (0x2UL << GPIO_AFRL_AFSEL2_Pos)         /*!< 0x00000200 */
13995 #define GPIO_AFRL_AFSEL2_2                  (0x4UL << GPIO_AFRL_AFSEL2_Pos)         /*!< 0x00000400 */
13996 #define GPIO_AFRL_AFSEL2_3                  (0x8UL << GPIO_AFRL_AFSEL2_Pos)         /*!< 0x00000800 */
13997 #define GPIO_AFRL_AFSEL3_Pos                (12U)
13998 #define GPIO_AFRL_AFSEL3_Msk                (0xFUL << GPIO_AFRL_AFSEL3_Pos)         /*!< 0x0000F000 */
13999 #define GPIO_AFRL_AFSEL3                    GPIO_AFRL_AFSEL3_Msk
14000 #define GPIO_AFRL_AFSEL3_0                  (0x1UL << GPIO_AFRL_AFSEL3_Pos)         /*!< 0x00001000 */
14001 #define GPIO_AFRL_AFSEL3_1                  (0x2UL << GPIO_AFRL_AFSEL3_Pos)         /*!< 0x00002000 */
14002 #define GPIO_AFRL_AFSEL3_2                  (0x4UL << GPIO_AFRL_AFSEL3_Pos)         /*!< 0x00004000 */
14003 #define GPIO_AFRL_AFSEL3_3                  (0x8UL << GPIO_AFRL_AFSEL3_Pos)         /*!< 0x00008000 */
14004 #define GPIO_AFRL_AFSEL4_Pos                (16U)
14005 #define GPIO_AFRL_AFSEL4_Msk                (0xFUL << GPIO_AFRL_AFSEL4_Pos)         /*!< 0x000F0000 */
14006 #define GPIO_AFRL_AFSEL4                    GPIO_AFRL_AFSEL4_Msk
14007 #define GPIO_AFRL_AFSEL4_0                  (0x1UL << GPIO_AFRL_AFSEL4_Pos)         /*!< 0x00010000 */
14008 #define GPIO_AFRL_AFSEL4_1                  (0x2UL << GPIO_AFRL_AFSEL4_Pos)         /*!< 0x00020000 */
14009 #define GPIO_AFRL_AFSEL4_2                  (0x4UL << GPIO_AFRL_AFSEL4_Pos)         /*!< 0x00040000 */
14010 #define GPIO_AFRL_AFSEL4_3                  (0x8UL << GPIO_AFRL_AFSEL4_Pos)         /*!< 0x00080000 */
14011 #define GPIO_AFRL_AFSEL5_Pos                (20U)
14012 #define GPIO_AFRL_AFSEL5_Msk                (0xFUL << GPIO_AFRL_AFSEL5_Pos)         /*!< 0x00F00000 */
14013 #define GPIO_AFRL_AFSEL5                    GPIO_AFRL_AFSEL5_Msk
14014 #define GPIO_AFRL_AFSEL5_0                  (0x1UL << GPIO_AFRL_AFSEL5_Pos)         /*!< 0x00100000 */
14015 #define GPIO_AFRL_AFSEL5_1                  (0x2UL << GPIO_AFRL_AFSEL5_Pos)         /*!< 0x00200000 */
14016 #define GPIO_AFRL_AFSEL5_2                  (0x4UL << GPIO_AFRL_AFSEL5_Pos)         /*!< 0x00400000 */
14017 #define GPIO_AFRL_AFSEL5_3                  (0x8UL << GPIO_AFRL_AFSEL5_Pos)         /*!< 0x00800000 */
14018 #define GPIO_AFRL_AFSEL6_Pos                (24U)
14019 #define GPIO_AFRL_AFSEL6_Msk                (0xFUL << GPIO_AFRL_AFSEL6_Pos)         /*!< 0x0F000000 */
14020 #define GPIO_AFRL_AFSEL6                    GPIO_AFRL_AFSEL6_Msk
14021 #define GPIO_AFRL_AFSEL6_0                  (0x1UL << GPIO_AFRL_AFSEL6_Pos)         /*!< 0x01000000 */
14022 #define GPIO_AFRL_AFSEL6_1                  (0x2UL << GPIO_AFRL_AFSEL6_Pos)         /*!< 0x02000000 */
14023 #define GPIO_AFRL_AFSEL6_2                  (0x4UL << GPIO_AFRL_AFSEL6_Pos)         /*!< 0x04000000 */
14024 #define GPIO_AFRL_AFSEL6_3                  (0x8UL << GPIO_AFRL_AFSEL6_Pos)         /*!< 0x08000000 */
14025 #define GPIO_AFRL_AFSEL7_Pos                (28U)
14026 #define GPIO_AFRL_AFSEL7_Msk                (0xFUL << GPIO_AFRL_AFSEL7_Pos)         /*!< 0xF0000000 */
14027 #define GPIO_AFRL_AFSEL7                    GPIO_AFRL_AFSEL7_Msk
14028 #define GPIO_AFRL_AFSEL7_0                  (0x1UL << GPIO_AFRL_AFSEL7_Pos)         /*!< 0x10000000 */
14029 #define GPIO_AFRL_AFSEL7_1                  (0x2UL << GPIO_AFRL_AFSEL7_Pos)         /*!< 0x20000000 */
14030 #define GPIO_AFRL_AFSEL7_2                  (0x4UL << GPIO_AFRL_AFSEL7_Pos)         /*!< 0x40000000 */
14031 #define GPIO_AFRL_AFSEL7_3                  (0x8UL << GPIO_AFRL_AFSEL7_Pos)         /*!< 0x80000000 */
14032 
14033 /****************** Bit definition for GPIO_AFRH register *********************/
14034 #define GPIO_AFRH_AFSEL8_Pos                (0U)
14035 #define GPIO_AFRH_AFSEL8_Msk                (0xFUL << GPIO_AFRH_AFSEL8_Pos)         /*!< 0x0000000F */
14036 #define GPIO_AFRH_AFSEL8                    GPIO_AFRH_AFSEL8_Msk
14037 #define GPIO_AFRH_AFSEL8_0                  (0x1UL << GPIO_AFRH_AFSEL8_Pos)         /*!< 0x00000001 */
14038 #define GPIO_AFRH_AFSEL8_1                  (0x2UL << GPIO_AFRH_AFSEL8_Pos)         /*!< 0x00000002 */
14039 #define GPIO_AFRH_AFSEL8_2                  (0x4UL << GPIO_AFRH_AFSEL8_Pos)         /*!< 0x00000004 */
14040 #define GPIO_AFRH_AFSEL8_3                  (0x8UL << GPIO_AFRH_AFSEL8_Pos)         /*!< 0x00000008 */
14041 #define GPIO_AFRH_AFSEL9_Pos                (4U)
14042 #define GPIO_AFRH_AFSEL9_Msk                (0xFUL << GPIO_AFRH_AFSEL9_Pos)         /*!< 0x000000F0 */
14043 #define GPIO_AFRH_AFSEL9                    GPIO_AFRH_AFSEL9_Msk
14044 #define GPIO_AFRH_AFSEL9_0                  (0x1UL << GPIO_AFRH_AFSEL9_Pos)         /*!< 0x00000010 */
14045 #define GPIO_AFRH_AFSEL9_1                  (0x2UL << GPIO_AFRH_AFSEL9_Pos)         /*!< 0x00000020 */
14046 #define GPIO_AFRH_AFSEL9_2                  (0x4UL << GPIO_AFRH_AFSEL9_Pos)         /*!< 0x00000040 */
14047 #define GPIO_AFRH_AFSEL9_3                  (0x8UL << GPIO_AFRH_AFSEL9_Pos)         /*!< 0x00000080 */
14048 #define GPIO_AFRH_AFSEL10_Pos               (8U)
14049 #define GPIO_AFRH_AFSEL10_Msk               (0xFUL << GPIO_AFRH_AFSEL10_Pos)        /*!< 0x00000F00 */
14050 #define GPIO_AFRH_AFSEL10                   GPIO_AFRH_AFSEL10_Msk
14051 #define GPIO_AFRH_AFSEL10_0                 (0x1UL << GPIO_AFRH_AFSEL10_Pos)        /*!< 0x00000100 */
14052 #define GPIO_AFRH_AFSEL10_1                 (0x2UL << GPIO_AFRH_AFSEL10_Pos)        /*!< 0x00000200 */
14053 #define GPIO_AFRH_AFSEL10_2                 (0x4UL << GPIO_AFRH_AFSEL10_Pos)        /*!< 0x00000400 */
14054 #define GPIO_AFRH_AFSEL10_3                 (0x8UL << GPIO_AFRH_AFSEL10_Pos)        /*!< 0x00000800 */
14055 #define GPIO_AFRH_AFSEL11_Pos               (12U)
14056 #define GPIO_AFRH_AFSEL11_Msk               (0xFUL << GPIO_AFRH_AFSEL11_Pos)        /*!< 0x0000F000 */
14057 #define GPIO_AFRH_AFSEL11                   GPIO_AFRH_AFSEL11_Msk
14058 #define GPIO_AFRH_AFSEL11_0                 (0x1UL << GPIO_AFRH_AFSEL11_Pos)        /*!< 0x00001000 */
14059 #define GPIO_AFRH_AFSEL11_1                 (0x2UL << GPIO_AFRH_AFSEL11_Pos)        /*!< 0x00002000 */
14060 #define GPIO_AFRH_AFSEL11_2                 (0x4UL << GPIO_AFRH_AFSEL11_Pos)        /*!< 0x00004000 */
14061 #define GPIO_AFRH_AFSEL11_3                 (0x8UL << GPIO_AFRH_AFSEL11_Pos)        /*!< 0x00008000 */
14062 #define GPIO_AFRH_AFSEL12_Pos               (16U)
14063 #define GPIO_AFRH_AFSEL12_Msk               (0xFUL << GPIO_AFRH_AFSEL12_Pos)        /*!< 0x000F0000 */
14064 #define GPIO_AFRH_AFSEL12                   GPIO_AFRH_AFSEL12_Msk
14065 #define GPIO_AFRH_AFSEL12_0                 (0x1UL << GPIO_AFRH_AFSEL12_Pos)        /*!< 0x00010000 */
14066 #define GPIO_AFRH_AFSEL12_1                 (0x2UL << GPIO_AFRH_AFSEL12_Pos)        /*!< 0x00020000 */
14067 #define GPIO_AFRH_AFSEL12_2                 (0x4UL << GPIO_AFRH_AFSEL12_Pos)        /*!< 0x00040000 */
14068 #define GPIO_AFRH_AFSEL12_3                 (0x8UL << GPIO_AFRH_AFSEL12_Pos)        /*!< 0x00080000 */
14069 #define GPIO_AFRH_AFSEL13_Pos               (20U)
14070 #define GPIO_AFRH_AFSEL13_Msk               (0xFUL << GPIO_AFRH_AFSEL13_Pos)        /*!< 0x00F00000 */
14071 #define GPIO_AFRH_AFSEL13                   GPIO_AFRH_AFSEL13_Msk
14072 #define GPIO_AFRH_AFSEL13_0                 (0x1UL << GPIO_AFRH_AFSEL13_Pos)        /*!< 0x00100000 */
14073 #define GPIO_AFRH_AFSEL13_1                 (0x2UL << GPIO_AFRH_AFSEL13_Pos)        /*!< 0x00200000 */
14074 #define GPIO_AFRH_AFSEL13_2                 (0x4UL << GPIO_AFRH_AFSEL13_Pos)        /*!< 0x00400000 */
14075 #define GPIO_AFRH_AFSEL13_3                 (0x8UL << GPIO_AFRH_AFSEL13_Pos)        /*!< 0x00800000 */
14076 #define GPIO_AFRH_AFSEL14_Pos               (24U)
14077 #define GPIO_AFRH_AFSEL14_Msk               (0xFUL << GPIO_AFRH_AFSEL14_Pos)        /*!< 0x0F000000 */
14078 #define GPIO_AFRH_AFSEL14                   GPIO_AFRH_AFSEL14_Msk
14079 #define GPIO_AFRH_AFSEL14_0                 (0x1UL << GPIO_AFRH_AFSEL14_Pos)        /*!< 0x01000000 */
14080 #define GPIO_AFRH_AFSEL14_1                 (0x2UL << GPIO_AFRH_AFSEL14_Pos)        /*!< 0x02000000 */
14081 #define GPIO_AFRH_AFSEL14_2                 (0x4UL << GPIO_AFRH_AFSEL14_Pos)        /*!< 0x04000000 */
14082 #define GPIO_AFRH_AFSEL14_3                 (0x8UL << GPIO_AFRH_AFSEL14_Pos)        /*!< 0x08000000 */
14083 #define GPIO_AFRH_AFSEL15_Pos               (28U)
14084 #define GPIO_AFRH_AFSEL15_Msk               (0xFUL << GPIO_AFRH_AFSEL15_Pos)        /*!< 0xF0000000 */
14085 #define GPIO_AFRH_AFSEL15                   GPIO_AFRH_AFSEL15_Msk
14086 #define GPIO_AFRH_AFSEL15_0                 (0x1UL << GPIO_AFRH_AFSEL15_Pos)        /*!< 0x10000000 */
14087 #define GPIO_AFRH_AFSEL15_1                 (0x2UL << GPIO_AFRH_AFSEL15_Pos)        /*!< 0x20000000 */
14088 #define GPIO_AFRH_AFSEL15_2                 (0x4UL << GPIO_AFRH_AFSEL15_Pos)        /*!< 0x40000000 */
14089 #define GPIO_AFRH_AFSEL15_3                 (0x8UL << GPIO_AFRH_AFSEL15_Pos)        /*!< 0x80000000 */
14090 
14091 /******************  Bits definition for GPIO_BRR register  ******************/
14092 #define GPIO_BRR_BR0_Pos                    (0U)
14093 #define GPIO_BRR_BR0_Msk                    (0x1UL << GPIO_BRR_BR0_Pos)             /*!< 0x00000001 */
14094 #define GPIO_BRR_BR0                        GPIO_BRR_BR0_Msk
14095 #define GPIO_BRR_BR1_Pos                    (1U)
14096 #define GPIO_BRR_BR1_Msk                    (0x1UL << GPIO_BRR_BR1_Pos)             /*!< 0x00000002 */
14097 #define GPIO_BRR_BR1                        GPIO_BRR_BR1_Msk
14098 #define GPIO_BRR_BR2_Pos                    (2U)
14099 #define GPIO_BRR_BR2_Msk                    (0x1UL << GPIO_BRR_BR2_Pos)             /*!< 0x00000004 */
14100 #define GPIO_BRR_BR2                        GPIO_BRR_BR2_Msk
14101 #define GPIO_BRR_BR3_Pos                    (3U)
14102 #define GPIO_BRR_BR3_Msk                    (0x1UL << GPIO_BRR_BR3_Pos)             /*!< 0x00000008 */
14103 #define GPIO_BRR_BR3                        GPIO_BRR_BR3_Msk
14104 #define GPIO_BRR_BR4_Pos                    (4U)
14105 #define GPIO_BRR_BR4_Msk                    (0x1UL << GPIO_BRR_BR4_Pos)             /*!< 0x00000010 */
14106 #define GPIO_BRR_BR4                        GPIO_BRR_BR4_Msk
14107 #define GPIO_BRR_BR5_Pos                    (5U)
14108 #define GPIO_BRR_BR5_Msk                    (0x1UL << GPIO_BRR_BR5_Pos)             /*!< 0x00000020 */
14109 #define GPIO_BRR_BR5                        GPIO_BRR_BR5_Msk
14110 #define GPIO_BRR_BR6_Pos                    (6U)
14111 #define GPIO_BRR_BR6_Msk                    (0x1UL << GPIO_BRR_BR6_Pos)             /*!< 0x00000040 */
14112 #define GPIO_BRR_BR6                        GPIO_BRR_BR6_Msk
14113 #define GPIO_BRR_BR7_Pos                    (7U)
14114 #define GPIO_BRR_BR7_Msk                    (0x1UL << GPIO_BRR_BR7_Pos)             /*!< 0x00000080 */
14115 #define GPIO_BRR_BR7                        GPIO_BRR_BR7_Msk
14116 #define GPIO_BRR_BR8_Pos                    (8U)
14117 #define GPIO_BRR_BR8_Msk                    (0x1UL << GPIO_BRR_BR8_Pos)             /*!< 0x00000100 */
14118 #define GPIO_BRR_BR8                        GPIO_BRR_BR8_Msk
14119 #define GPIO_BRR_BR9_Pos                    (9U)
14120 #define GPIO_BRR_BR9_Msk                    (0x1UL << GPIO_BRR_BR9_Pos)             /*!< 0x00000200 */
14121 #define GPIO_BRR_BR9                        GPIO_BRR_BR9_Msk
14122 #define GPIO_BRR_BR10_Pos                   (10U)
14123 #define GPIO_BRR_BR10_Msk                   (0x1UL << GPIO_BRR_BR10_Pos)            /*!< 0x00000400 */
14124 #define GPIO_BRR_BR10                       GPIO_BRR_BR10_Msk
14125 #define GPIO_BRR_BR11_Pos                   (11U)
14126 #define GPIO_BRR_BR11_Msk                   (0x1UL << GPIO_BRR_BR11_Pos)            /*!< 0x00000800 */
14127 #define GPIO_BRR_BR11                       GPIO_BRR_BR11_Msk
14128 #define GPIO_BRR_BR12_Pos                   (12U)
14129 #define GPIO_BRR_BR12_Msk                   (0x1UL << GPIO_BRR_BR12_Pos)            /*!< 0x00001000 */
14130 #define GPIO_BRR_BR12                       GPIO_BRR_BR12_Msk
14131 #define GPIO_BRR_BR13_Pos                   (13U)
14132 #define GPIO_BRR_BR13_Msk                   (0x1UL << GPIO_BRR_BR13_Pos)            /*!< 0x00002000 */
14133 #define GPIO_BRR_BR13                       GPIO_BRR_BR13_Msk
14134 #define GPIO_BRR_BR14_Pos                   (14U)
14135 #define GPIO_BRR_BR14_Msk                   (0x1UL << GPIO_BRR_BR14_Pos)            /*!< 0x00004000 */
14136 #define GPIO_BRR_BR14                       GPIO_BRR_BR14_Msk
14137 #define GPIO_BRR_BR15_Pos                   (15U)
14138 #define GPIO_BRR_BR15_Msk                   (0x1UL << GPIO_BRR_BR15_Pos)            /*!< 0x00008000 */
14139 #define GPIO_BRR_BR15                       GPIO_BRR_BR15_Msk
14140 
14141 /******************  Bits definition for GPIO_HSLVR register  ******************/
14142 #define GPIO_HSLVR_HSLV0_Pos                (0U)
14143 #define GPIO_HSLVR_HSLV0_Msk                (0x1UL << GPIO_HSLVR_HSLV0_Pos)         /*!< 0x00000001 */
14144 #define GPIO_HSLVR_HSLV0                    GPIO_HSLVR_HSLV0_Msk
14145 #define GPIO_HSLVR_HSLV1_Pos                (1U)
14146 #define GPIO_HSLVR_HSLV1_Msk                (0x1UL << GPIO_HSLVR_HSLV1_Pos)         /*!< 0x00000002 */
14147 #define GPIO_HSLVR_HSLV1                    GPIO_HSLVR_HSLV1_Msk
14148 #define GPIO_HSLVR_HSLV2_Pos                (2U)
14149 #define GPIO_HSLVR_HSLV2_Msk                (0x1UL << GPIO_HSLVR_HSLV2_Pos)         /*!< 0x00000004 */
14150 #define GPIO_HSLVR_HSLV2                    GPIO_HSLVR_HSLV2_Msk
14151 #define GPIO_HSLVR_HSLV3_Pos                (3U)
14152 #define GPIO_HSLVR_HSLV3_Msk                (0x1UL << GPIO_HSLVR_HSLV3_Pos)         /*!< 0x00000008 */
14153 #define GPIO_HSLVR_HSLV3                    GPIO_HSLVR_HSLV3_Msk
14154 #define GPIO_HSLVR_HSLV4_Pos                (4U)
14155 #define GPIO_HSLVR_HSLV4_Msk                (0x1UL << GPIO_HSLVR_HSLV4_Pos)         /*!< 0x00000010 */
14156 #define GPIO_HSLVR_HSLV4                    GPIO_HSLVR_HSLV4_Msk
14157 #define GPIO_HSLVR_HSLV5_Pos                (5U)
14158 #define GPIO_HSLVR_HSLV5_Msk                (0x1UL << GPIO_HSLVR_HSLV5_Pos)         /*!< 0x00000020 */
14159 #define GPIO_HSLVR_HSLV5                    GPIO_HSLVR_HSLV5_Msk
14160 #define GPIO_HSLVR_HSLV6_Pos                (6U)
14161 #define GPIO_HSLVR_HSLV6_Msk                (0x1UL << GPIO_HSLVR_HSLV6_Pos)         /*!< 0x00000040 */
14162 #define GPIO_HSLVR_HSLV6                    GPIO_HSLVR_HSLV6_Msk
14163 #define GPIO_HSLVR_HSLV7_Pos                (7U)
14164 #define GPIO_HSLVR_HSLV7_Msk                (0x1UL << GPIO_HSLVR_HSLV7_Pos)         /*!< 0x00000080 */
14165 #define GPIO_HSLVR_HSLV7                    GPIO_HSLVR_HSLV7_Msk
14166 #define GPIO_HSLVR_HSLV8_Pos                (8U)
14167 #define GPIO_HSLVR_HSLV8_Msk                (0x1UL << GPIO_HSLVR_HSLV8_Pos)         /*!< 0x00000100 */
14168 #define GPIO_HSLVR_HSLV8                    GPIO_HSLVR_HSLV8_Msk
14169 #define GPIO_HSLVR_HSLV9_Pos                (9U)
14170 #define GPIO_HSLVR_HSLV9_Msk                (0x1UL << GPIO_HSLVR_HSLV9_Pos)         /*!< 0x00000200 */
14171 #define GPIO_HSLVR_HSLV9                    GPIO_HSLVR_HSLV9_Msk
14172 #define GPIO_HSLVR_HSLV10_Pos               (10U)
14173 #define GPIO_HSLVR_HSLV10_Msk               (0x1UL << GPIO_HSLVR_HSLV10_Pos)        /*!< 0x00000400 */
14174 #define GPIO_HSLVR_HSLV10                   GPIO_HSLVR_HSLV10_Msk
14175 #define GPIO_HSLVR_HSLV11_Pos               (11U)
14176 #define GPIO_HSLVR_HSLV11_Msk               (x1UL << GPIO_HSLVR_HSLV11_Pos)         /*!< 0x00000800 */
14177 #define GPIO_HSLVR_HSLV11                   GPIO_HSLVR_HSLV11_Msk
14178 #define GPIO_HSLVR_HSLV12_Pos               (12U)
14179 #define GPIO_HSLVR_HSLV12_Msk               (0x1UL << GPIO_HSLVR_HSLV12_Pos)        /*!< 0x00001000 */
14180 #define GPIO_HSLVR_HSLV12                   GPIO_HSLVR_HSLV12_Msk
14181 #define GPIO_HSLVR_HSLV13_Pos               (13U)
14182 #define GPIO_HSLVR_HSLV13_Msk               (0x1UL << GPIO_HSLVR_HSLV13_Pos)        /*!< 0x00002000 */
14183 #define GPIO_HSLVR_HSLV13                   GPIO_HSLVR_HSLV13_Msk
14184 #define GPIO_HSLVR_HSLV14_Pos               (14U)
14185 #define GPIO_HSLVR_HSLV14_Msk               (0x1UL << GPIO_HSLVR_HSLV14_Pos)        /*!< 0x00004000 */
14186 #define GPIO_HSLVR_HSLV14                   GPIO_HSLVR_HSLV14_Msk
14187 #define GPIO_HSLVR_HSLV15_Pos               (15U)
14188 #define GPIO_HSLVR_HSLV15_Msk               (0x1UL << GPIO_HSLVR_HSLV15_Pos)        /*!< 0x00008000 */
14189 #define GPIO_HSLVR_HSLV15                   GPIO_HSLVR_HSLV15_Msk
14190 
14191 /******************  Bits definition for GPIO_SECCFGR register  ******************/
14192 #define GPIO_SECCFGR_SEC0_Pos               (0U)
14193 #define GPIO_SECCFGR_SEC0_Msk               (0x1UL << GPIO_SECCFGR_SEC0_Pos)        /*!< 0x00000001 */
14194 #define GPIO_SECCFGR_SEC0                   GPIO_SECCFGR_SEC0_Msk
14195 #define GPIO_SECCFGR_SEC1_Pos               (1U)
14196 #define GPIO_SECCFGR_SEC1_Msk               (0x1UL << GPIO_SECCFGR_SEC1_Pos)        /*!< 0x00000002 */
14197 #define GPIO_SECCFGR_SEC1                   GPIO_SECCFGR_SEC1_Msk
14198 #define GPIO_SECCFGR_SEC2_Pos               (2U)
14199 #define GPIO_SECCFGR_SEC2_Msk               (0x1UL << GPIO_SECCFGR_SEC2_Pos)        /*!< 0x00000004 */
14200 #define GPIO_SECCFGR_SEC2                   GPIO_SECCFGR_SEC2_Msk
14201 #define GPIO_SECCFGR_SEC3_Pos               (3U)
14202 #define GPIO_SECCFGR_SEC3_Msk               (0x1UL << GPIO_SECCFGR_SEC3_Pos)        /*!< 0x00000008 */
14203 #define GPIO_SECCFGR_SEC3                   GPIO_SECCFGR_SEC3_Msk
14204 #define GPIO_SECCFGR_SEC4_Pos               (4U)
14205 #define GPIO_SECCFGR_SEC4_Msk               (0x1UL << GPIO_SECCFGR_SEC4_Pos)        /*!< 0x00000010 */
14206 #define GPIO_SECCFGR_SEC4                   GPIO_SECCFGR_SEC4_Msk
14207 #define GPIO_SECCFGR_SEC5_Pos               (5U)
14208 #define GPIO_SECCFGR_SEC5_Msk               (0x1UL << GPIO_SECCFGR_SEC5_Pos)        /*!< 0x00000020 */
14209 #define GPIO_SECCFGR_SEC5                   GPIO_SECCFGR_SEC5_Msk
14210 #define GPIO_SECCFGR_SEC6_Pos               (6U)
14211 #define GPIO_SECCFGR_SEC6_Msk               (0x1UL << GPIO_SECCFGR_SEC6_Pos)        /*!< 0x00000040 */
14212 #define GPIO_SECCFGR_SEC6                   GPIO_SECCFGR_SEC6_Msk
14213 #define GPIO_SECCFGR_SEC7_Pos               (7U)
14214 #define GPIO_SECCFGR_SEC7_Msk               (0x1UL << GPIO_SECCFGR_SEC7_Pos)        /*!< 0x00000080 */
14215 #define GPIO_SECCFGR_SEC7                   GPIO_SECCFGR_SEC7_Msk
14216 #define GPIO_SECCFGR_SEC8_Pos               (8U)
14217 #define GPIO_SECCFGR_SEC8_Msk               (0x1UL << GPIO_SECCFGR_SEC8_Pos)        /*!< 0x00000100 */
14218 #define GPIO_SECCFGR_SEC8                   GPIO_SECCFGR_SEC8_Msk
14219 #define GPIO_SECCFGR_SEC9_Pos               (9U)
14220 #define GPIO_SECCFGR_SEC9_Msk               (0x1UL << GPIO_SECCFGR_SEC9_Pos)        /*!< 0x00000200 */
14221 #define GPIO_SECCFGR_SEC9                   GPIO_SECCFGR_SEC9_Msk
14222 #define GPIO_SECCFGR_SEC10_Pos              (10U)
14223 #define GPIO_SECCFGR_SEC10_Msk              (0x1UL << GPIO_SECCFGR_SEC10_Pos)       /*!< 0x00000400 */
14224 #define GPIO_SECCFGR_SEC10                  GPIO_SECCFGR_SEC10_Msk
14225 #define GPIO_SECCFGR_SEC11_Pos              (11U)
14226 #define GPIO_SECCFGR_SEC11_Msk              (x1UL << GPIO_SECCFGR_SEC11_Pos)        /*!< 0x00000800 */
14227 #define GPIO_SECCFGR_SEC11                  GPIO_SECCFGR_SEC11_Msk
14228 #define GPIO_SECCFGR_SEC12_Pos              (12U)
14229 #define GPIO_SECCFGR_SEC12_Msk              (0x1UL << GPIO_SECCFGR_SEC12_Pos)       /*!< 0x00001000 */
14230 #define GPIO_SECCFGR_SEC12                  GPIO_SECCFGR_SEC12_Msk
14231 #define GPIO_SECCFGR_SEC13_Pos              (13U)
14232 #define GPIO_SECCFGR_SEC13_Msk              (0x1UL << GPIO_SECCFGR_SEC13_Pos)       /*!< 0x00002000 */
14233 #define GPIO_SECCFGR_SEC13                  GPIO_SECCFGR_SEC13_Msk
14234 #define GPIO_SECCFGR_SEC14_Pos              (14U)
14235 #define GPIO_SECCFGR_SEC14_Msk              (0x1UL << GPIO_SECCFGR_SEC14_Pos)       /*!< 0x00004000 */
14236 #define GPIO_SECCFGR_SEC14                  GPIO_SECCFGR_SEC14_Msk
14237 #define GPIO_SECCFGR_SEC15_Pos              (15U)
14238 #define GPIO_SECCFGR_SEC15_Msk              (0x1UL << GPIO_SECCFGR_SEC15_Pos)       /*!< 0x00008000 */
14239 #define GPIO_SECCFGR_SEC15                  GPIO_SECCFGR_SEC15_Msk
14240 
14241 /******************************************************************************/
14242 /*                                                                            */
14243 /*                        JPEG Encoder/Decoder                                */
14244 /*                                                                            */
14245 /******************************************************************************/
14246 /********************  Bit definition for CONFR0 register  ********************/
14247 #define JPEG_CONFR0_START_Pos           (0U)
14248 #define JPEG_CONFR0_START_Msk           (0x1UL << JPEG_CONFR0_START_Pos)       /*!< 0x00000001 */
14249 #define JPEG_CONFR0_START               JPEG_CONFR0_START_Msk                  /*!<Start/Stop bit */
14250 
14251 /********************  Bit definition for CONFR1 register  ********************/
14252 #define JPEG_CONFR1_NF_Pos              (0U)
14253 #define JPEG_CONFR1_NF_Msk              (0x3UL << JPEG_CONFR1_NF_Pos)          /*!< 0x00000003 */
14254 #define JPEG_CONFR1_NF                  JPEG_CONFR1_NF_Msk                     /*!<Number of color components */
14255 #define JPEG_CONFR1_NF_0                (0x1UL << JPEG_CONFR1_NF_Pos)           /*!< 0x00000001 */
14256 #define JPEG_CONFR1_NF_1                (0x2UL << JPEG_CONFR1_NF_Pos)           /*!< 0x00000002 */
14257 #define JPEG_CONFR1_DE_Pos              (3U)
14258 #define JPEG_CONFR1_DE_Msk              (0x1UL << JPEG_CONFR1_DE_Pos)          /*!< 0x00000008 */
14259 #define JPEG_CONFR1_DE                  JPEG_CONFR1_DE_Msk                     /*!<Decoding Enable */
14260 #define JPEG_CONFR1_COLORSPACE_Pos      (4U)
14261 #define JPEG_CONFR1_COLORSPACE_Msk      (0x3UL << JPEG_CONFR1_COLORSPACE_Pos)  /*!< 0x00000030 */
14262 #define JPEG_CONFR1_COLORSPACE          JPEG_CONFR1_COLORSPACE_Msk             /*!<Color Space */
14263 #define JPEG_CONFR1_COLORSPACE_0        (0x1UL << JPEG_CONFR1_COLORSPACE_Pos)   /*!< 0x00000010 */
14264 #define JPEG_CONFR1_COLORSPACE_1        (0x2UL << JPEG_CONFR1_COLORSPACE_Pos)   /*!< 0x00000020 */
14265 #define JPEG_CONFR1_NS_Pos              (6U)
14266 #define JPEG_CONFR1_NS_Msk              (0x3UL << JPEG_CONFR1_NS_Pos)          /*!< 0x000000C0 */
14267 #define JPEG_CONFR1_NS                  JPEG_CONFR1_NS_Msk                     /*!<Number of components for Scan */
14268 #define JPEG_CONFR1_NS_0                (0x1UL << JPEG_CONFR1_NS_Pos)           /*!< 0x00000040 */
14269 #define JPEG_CONFR1_NS_1                (0x2UL << JPEG_CONFR1_NS_Pos)           /*!< 0x00000080 */
14270 #define JPEG_CONFR1_HDR_Pos             (8U)
14271 #define JPEG_CONFR1_HDR_Msk             (0x1UL << JPEG_CONFR1_HDR_Pos)         /*!< 0x00000100 */
14272 #define JPEG_CONFR1_HDR                 JPEG_CONFR1_HDR_Msk                    /*!<Header Processing On/Off */
14273 #define JPEG_CONFR1_YSIZE_Pos           (16U)
14274 #define JPEG_CONFR1_YSIZE_Msk           (0xFFFFUL << JPEG_CONFR1_YSIZE_Pos)    /*!< 0xFFFF0000 */
14275 #define JPEG_CONFR1_YSIZE               JPEG_CONFR1_YSIZE_Msk                  /*!<Number of lines in source image */
14276 
14277 /********************  Bit definition for CONFR2 register  ********************/
14278 #define JPEG_CONFR2_NMCU_Pos            (0U)
14279 #define JPEG_CONFR2_NMCU_Msk            (0x3FFFFFFUL << JPEG_CONFR2_NMCU_Pos)  /*!< 0x03FFFFFF */
14280 #define JPEG_CONFR2_NMCU                JPEG_CONFR2_NMCU_Msk                   /*!<Number of MCU units minus 1 to encode */
14281 
14282 /********************  Bit definition for CONFR3 register  ********************/
14283 #define JPEG_CONFR3_XSIZE_Pos           (16U)
14284 #define JPEG_CONFR3_XSIZE_Msk           (0xFFFFUL << JPEG_CONFR3_XSIZE_Pos)    /*!< 0xFFFF0000 */
14285 #define JPEG_CONFR3_XSIZE               JPEG_CONFR3_XSIZE_Msk                  /*!<Number of pixels per line */
14286 
14287 /********************  Bit definition for CONFR4 register  ********************/
14288 #define JPEG_CONFR4_HD_Pos              (0U)
14289 #define JPEG_CONFR4_HD_Msk              (0x1UL << JPEG_CONFR4_HD_Pos)          /*!< 0x00000001 */
14290 #define JPEG_CONFR4_HD                  JPEG_CONFR4_HD_Msk                     /*!<Selects the Huffman table for encoding the DC coefficients */
14291 #define JPEG_CONFR4_HA_Pos              (1U)
14292 #define JPEG_CONFR4_HA_Msk              (0x1UL << JPEG_CONFR4_HA_Pos)          /*!< 0x00000002 */
14293 #define JPEG_CONFR4_HA                  JPEG_CONFR4_HA_Msk                     /*!<Selects the Huffman table for encoding the AC coefficients */
14294 #define JPEG_CONFR4_QT_Pos              (2U)
14295 #define JPEG_CONFR4_QT_Msk              (0x3UL << JPEG_CONFR4_QT_Pos)          /*!< 0x0000000C */
14296 #define JPEG_CONFR4_QT                  JPEG_CONFR4_QT_Msk                     /*!<Selects quantization table associated with a color component */
14297 #define JPEG_CONFR4_QT_0                (0x1UL << JPEG_CONFR4_QT_Pos)           /*!< 0x00000004 */
14298 #define JPEG_CONFR4_QT_1                (0x2UL << JPEG_CONFR4_QT_Pos)           /*!< 0x00000008 */
14299 #define JPEG_CONFR4_NB_Pos              (4U)
14300 #define JPEG_CONFR4_NB_Msk              (0xFUL << JPEG_CONFR4_NB_Pos)          /*!< 0x000000F0 */
14301 #define JPEG_CONFR4_NB                  JPEG_CONFR4_NB_Msk                     /*!<Number of data units minus 1 that belong to a particular color in the MCU */
14302 #define JPEG_CONFR4_NB_0                (0x1UL << JPEG_CONFR4_NB_Pos)           /*!< 0x00000010 */
14303 #define JPEG_CONFR4_NB_1                (0x2UL << JPEG_CONFR4_NB_Pos)           /*!< 0x00000020 */
14304 #define JPEG_CONFR4_NB_2                (0x4UL << JPEG_CONFR4_NB_Pos)           /*!< 0x00000040 */
14305 #define JPEG_CONFR4_NB_3                (0x8UL << JPEG_CONFR4_NB_Pos)           /*!< 0x00000080 */
14306 #define JPEG_CONFR4_VSF_Pos             (8U)
14307 #define JPEG_CONFR4_VSF_Msk             (0xFUL << JPEG_CONFR4_VSF_Pos)         /*!< 0x00000F00 */
14308 #define JPEG_CONFR4_VSF                 JPEG_CONFR4_VSF_Msk                    /*!<Vertical sampling factor for component 1 */
14309 #define JPEG_CONFR4_VSF_0               (0x1UL << JPEG_CONFR4_VSF_Pos)          /*!< 0x00000100 */
14310 #define JPEG_CONFR4_VSF_1               (0x2UL << JPEG_CONFR4_VSF_Pos)          /*!< 0x00000200 */
14311 #define JPEG_CONFR4_VSF_2               (0x4UL << JPEG_CONFR4_VSF_Pos)          /*!< 0x00000400 */
14312 #define JPEG_CONFR4_VSF_3               (0x8UL << JPEG_CONFR4_VSF_Pos)          /*!< 0x00000800 */
14313 #define JPEG_CONFR4_HSF_Pos             (12U)
14314 #define JPEG_CONFR4_HSF_Msk             (0xFUL << JPEG_CONFR4_HSF_Pos)         /*!< 0x0000F000 */
14315 #define JPEG_CONFR4_HSF                 JPEG_CONFR4_HSF_Msk                    /*!<Horizontal sampling factor for component 1 */
14316 #define JPEG_CONFR4_HSF_0               (0x1UL << JPEG_CONFR4_HSF_Pos)          /*!< 0x00001000 */
14317 #define JPEG_CONFR4_HSF_1               (0x2UL << JPEG_CONFR4_HSF_Pos)          /*!< 0x00002000 */
14318 #define JPEG_CONFR4_HSF_2               (0x4UL << JPEG_CONFR4_HSF_Pos)          /*!< 0x00004000 */
14319 #define JPEG_CONFR4_HSF_3               (0x8UL << JPEG_CONFR4_HSF_Pos)          /*!< 0x00008000 */
14320 
14321 /********************  Bit definition for CONFR5 register  ********************/
14322 #define JPEG_CONFR5_HD_Pos              (0U)
14323 #define JPEG_CONFR5_HD_Msk              (0x1UL << JPEG_CONFR5_HD_Pos)          /*!< 0x00000001 */
14324 #define JPEG_CONFR5_HD                  JPEG_CONFR5_HD_Msk                     /*!<Selects the Huffman table for encoding the DC coefficients */
14325 #define JPEG_CONFR5_HA_Pos              (1U)
14326 #define JPEG_CONFR5_HA_Msk              (0x1UL << JPEG_CONFR5_HA_Pos)          /*!< 0x00000002 */
14327 #define JPEG_CONFR5_HA                  JPEG_CONFR5_HA_Msk                     /*!<Selects the Huffman table for encoding the AC coefficients */
14328 #define JPEG_CONFR5_QT_Pos              (2U)
14329 #define JPEG_CONFR5_QT_Msk              (0x3UL << JPEG_CONFR5_QT_Pos)          /*!< 0x0000000C */
14330 #define JPEG_CONFR5_QT                  JPEG_CONFR5_QT_Msk                     /*!<Selects quantization table associated with a color component */
14331 #define JPEG_CONFR5_QT_0                (0x1UL << JPEG_CONFR5_QT_Pos)           /*!< 0x00000004 */
14332 #define JPEG_CONFR5_QT_1                (0x2UL << JPEG_CONFR5_QT_Pos)           /*!< 0x00000008 */
14333 #define JPEG_CONFR5_NB_Pos              (4U)
14334 #define JPEG_CONFR5_NB_Msk              (0xFUL << JPEG_CONFR5_NB_Pos)          /*!< 0x000000F0 */
14335 #define JPEG_CONFR5_NB                  JPEG_CONFR5_NB_Msk                     /*!<Number of data units minus 1 that belong to a particular color in the MCU */
14336 #define JPEG_CONFR5_NB_0                (0x1UL << JPEG_CONFR5_NB_Pos)           /*!< 0x00000010 */
14337 #define JPEG_CONFR5_NB_1                (0x2UL << JPEG_CONFR5_NB_Pos)           /*!< 0x00000020 */
14338 #define JPEG_CONFR5_NB_2                (0x4UL << JPEG_CONFR5_NB_Pos)           /*!< 0x00000040 */
14339 #define JPEG_CONFR5_NB_3                (0x8UL << JPEG_CONFR5_NB_Pos)           /*!< 0x00000080 */
14340 #define JPEG_CONFR5_VSF_Pos             (8U)
14341 #define JPEG_CONFR5_VSF_Msk             (0xFUL << JPEG_CONFR5_VSF_Pos)         /*!< 0x00000F00 */
14342 #define JPEG_CONFR5_VSF                 JPEG_CONFR5_VSF_Msk                    /*!<Vertical sampling factor for component 2 */
14343 #define JPEG_CONFR5_VSF_0               (0x1UL << JPEG_CONFR5_VSF_Pos)          /*!< 0x00000100 */
14344 #define JPEG_CONFR5_VSF_1               (0x2UL << JPEG_CONFR5_VSF_Pos)          /*!< 0x00000200 */
14345 #define JPEG_CONFR5_VSF_2               (0x4UL << JPEG_CONFR5_VSF_Pos)          /*!< 0x00000400 */
14346 #define JPEG_CONFR5_VSF_3               (0x8UL << JPEG_CONFR5_VSF_Pos)          /*!< 0x00000800 */
14347 #define JPEG_CONFR5_HSF_Pos             (12U)
14348 #define JPEG_CONFR5_HSF_Msk             (0xFUL << JPEG_CONFR5_HSF_Pos)         /*!< 0x0000F000 */
14349 #define JPEG_CONFR5_HSF                 JPEG_CONFR5_HSF_Msk                    /*!<Horizontal sampling factor for component 2 */
14350 #define JPEG_CONFR5_HSF_0               (0x1UL << JPEG_CONFR5_HSF_Pos)          /*!< 0x00001000 */
14351 #define JPEG_CONFR5_HSF_1               (0x2UL << JPEG_CONFR5_HSF_Pos)          /*!< 0x00002000 */
14352 #define JPEG_CONFR5_HSF_2               (0x4UL << JPEG_CONFR5_HSF_Pos)          /*!< 0x00004000 */
14353 #define JPEG_CONFR5_HSF_3               (0x8UL << JPEG_CONFR5_HSF_Pos)          /*!< 0x00008000 */
14354 
14355 /********************  Bit definition for CONFR6 register  ********************/
14356 #define JPEG_CONFR6_HD_Pos              (0U)
14357 #define JPEG_CONFR6_HD_Msk              (0x1UL << JPEG_CONFR6_HD_Pos)          /*!< 0x00000001 */
14358 #define JPEG_CONFR6_HD                  JPEG_CONFR6_HD_Msk                     /*!<Selects the Huffman table for encoding the DC coefficients */
14359 #define JPEG_CONFR6_HA_Pos              (1U)
14360 #define JPEG_CONFR6_HA_Msk              (0x1UL << JPEG_CONFR6_HA_Pos)          /*!< 0x00000002 */
14361 #define JPEG_CONFR6_HA                  JPEG_CONFR6_HA_Msk                     /*!<Selects the Huffman table for encoding the AC coefficients */
14362 #define JPEG_CONFR6_QT_Pos              (2U)
14363 #define JPEG_CONFR6_QT_Msk              (0x3UL << JPEG_CONFR6_QT_Pos)          /*!< 0x0000000C */
14364 #define JPEG_CONFR6_QT                  JPEG_CONFR6_QT_Msk                     /*!<Selects quantization table associated with a color component */
14365 #define JPEG_CONFR6_QT_0                (0x1UL << JPEG_CONFR6_QT_Pos)           /*!< 0x00000004 */
14366 #define JPEG_CONFR6_QT_1                (0x2UL << JPEG_CONFR6_QT_Pos)           /*!< 0x00000008 */
14367 #define JPEG_CONFR6_NB_Pos              (4U)
14368 #define JPEG_CONFR6_NB_Msk              (0xFUL << JPEG_CONFR6_NB_Pos)          /*!< 0x000000F0 */
14369 #define JPEG_CONFR6_NB                  JPEG_CONFR6_NB_Msk                     /*!<Number of data units minus 1 that belong to a particular color in the MCU */
14370 #define JPEG_CONFR6_NB_0                (0x1UL << JPEG_CONFR6_NB_Pos)           /*!< 0x00000010 */
14371 #define JPEG_CONFR6_NB_1                (0x2UL << JPEG_CONFR6_NB_Pos)           /*!< 0x00000020 */
14372 #define JPEG_CONFR6_NB_2                (0x4UL << JPEG_CONFR6_NB_Pos)           /*!< 0x00000040 */
14373 #define JPEG_CONFR6_NB_3                (0x8UL << JPEG_CONFR6_NB_Pos)           /*!< 0x00000080 */
14374 #define JPEG_CONFR6_VSF_Pos             (8U)
14375 #define JPEG_CONFR6_VSF_Msk             (0xFUL << JPEG_CONFR6_VSF_Pos)         /*!< 0x00000F00 */
14376 #define JPEG_CONFR6_VSF                 JPEG_CONFR6_VSF_Msk                    /*!<Vertical sampling factor for component 2 */
14377 #define JPEG_CONFR6_VSF_0               (0x1UL << JPEG_CONFR6_VSF_Pos)          /*!< 0x00000100 */
14378 #define JPEG_CONFR6_VSF_1               (0x2UL << JPEG_CONFR6_VSF_Pos)          /*!< 0x00000200 */
14379 #define JPEG_CONFR6_VSF_2               (0x4UL << JPEG_CONFR6_VSF_Pos)          /*!< 0x00000400 */
14380 #define JPEG_CONFR6_VSF_3               (0x8UL << JPEG_CONFR6_VSF_Pos)          /*!< 0x00000800 */
14381 #define JPEG_CONFR6_HSF_Pos             (12U)
14382 #define JPEG_CONFR6_HSF_Msk             (0xFUL << JPEG_CONFR6_HSF_Pos)         /*!< 0x0000F000 */
14383 #define JPEG_CONFR6_HSF                 JPEG_CONFR6_HSF_Msk                    /*!<Horizontal sampling factor for component 2 */
14384 #define JPEG_CONFR6_HSF_0               (0x1UL << JPEG_CONFR6_HSF_Pos)          /*!< 0x00001000 */
14385 #define JPEG_CONFR6_HSF_1               (0x2UL << JPEG_CONFR6_HSF_Pos)          /*!< 0x00002000 */
14386 #define JPEG_CONFR6_HSF_2               (0x4UL << JPEG_CONFR6_HSF_Pos)          /*!< 0x00004000 */
14387 #define JPEG_CONFR6_HSF_3               (0x8UL << JPEG_CONFR6_HSF_Pos)          /*!< 0x00008000 */
14388 
14389 /********************  Bit definition for CONFR7 register  ********************/
14390 #define JPEG_CONFR7_HD_Pos              (0U)
14391 #define JPEG_CONFR7_HD_Msk              (0x1UL << JPEG_CONFR7_HD_Pos)          /*!< 0x00000001 */
14392 #define JPEG_CONFR7_HD                  JPEG_CONFR7_HD_Msk                     /*!<Selects the Huffman table for encoding the DC coefficients */
14393 #define JPEG_CONFR7_HA_Pos              (1U)
14394 #define JPEG_CONFR7_HA_Msk              (0x1UL << JPEG_CONFR7_HA_Pos)          /*!< 0x00000002 */
14395 #define JPEG_CONFR7_HA                  JPEG_CONFR7_HA_Msk                     /*!<Selects the Huffman table for encoding the AC coefficients */
14396 #define JPEG_CONFR7_QT_Pos              (2U)
14397 #define JPEG_CONFR7_QT_Msk              (0x3UL << JPEG_CONFR7_QT_Pos)          /*!< 0x0000000C */
14398 #define JPEG_CONFR7_QT                  JPEG_CONFR7_QT_Msk                     /*!<Selects quantization table associated with a color component */
14399 #define JPEG_CONFR7_QT_0                (0x1UL << JPEG_CONFR7_QT_Pos)           /*!< 0x00000004 */
14400 #define JPEG_CONFR7_QT_1                (0x2UL << JPEG_CONFR7_QT_Pos)           /*!< 0x00000008 */
14401 #define JPEG_CONFR7_NB_Pos              (4U)
14402 #define JPEG_CONFR7_NB_Msk              (0xFUL << JPEG_CONFR7_NB_Pos)          /*!< 0x000000F0 */
14403 #define JPEG_CONFR7_NB                  JPEG_CONFR7_NB_Msk                     /*!<Number of data units minus 1 that belong to a particular color in the MCU */
14404 #define JPEG_CONFR7_NB_0                (0x1UL << JPEG_CONFR7_NB_Pos)           /*!< 0x00000010 */
14405 #define JPEG_CONFR7_NB_1                (0x2UL << JPEG_CONFR7_NB_Pos)           /*!< 0x00000020 */
14406 #define JPEG_CONFR7_NB_2                (0x4UL << JPEG_CONFR7_NB_Pos)           /*!< 0x00000040 */
14407 #define JPEG_CONFR7_NB_3                (0x8UL << JPEG_CONFR7_NB_Pos)           /*!< 0x00000080 */
14408 #define JPEG_CONFR7_VSF_Pos             (8U)
14409 #define JPEG_CONFR7_VSF_Msk             (0xFUL << JPEG_CONFR7_VSF_Pos)         /*!< 0x00000F00 */
14410 #define JPEG_CONFR7_VSF                 JPEG_CONFR7_VSF_Msk                    /*!<Vertical sampling factor for component 2 */
14411 #define JPEG_CONFR7_VSF_0               (0x1UL << JPEG_CONFR7_VSF_Pos)          /*!< 0x00000100 */
14412 #define JPEG_CONFR7_VSF_1               (0x2UL << JPEG_CONFR7_VSF_Pos)          /*!< 0x00000200 */
14413 #define JPEG_CONFR7_VSF_2               (0x4UL << JPEG_CONFR7_VSF_Pos)          /*!< 0x00000400 */
14414 #define JPEG_CONFR7_VSF_3               (0x8UL << JPEG_CONFR7_VSF_Pos)          /*!< 0x00000800 */
14415 #define JPEG_CONFR7_HSF_Pos             (12U)
14416 #define JPEG_CONFR7_HSF_Msk             (0xFUL << JPEG_CONFR7_HSF_Pos)         /*!< 0x0000F000 */
14417 #define JPEG_CONFR7_HSF                 JPEG_CONFR7_HSF_Msk                    /*!<Horizontal sampling factor for component 2 */
14418 #define JPEG_CONFR7_HSF_0               (0x1UL << JPEG_CONFR7_HSF_Pos)          /*!< 0x00001000 */
14419 #define JPEG_CONFR7_HSF_1               (0x2UL << JPEG_CONFR7_HSF_Pos)          /*!< 0x00002000 */
14420 #define JPEG_CONFR7_HSF_2               (0x4UL << JPEG_CONFR7_HSF_Pos)          /*!< 0x00004000 */
14421 #define JPEG_CONFR7_HSF_3               (0x8UL << JPEG_CONFR7_HSF_Pos)          /*!< 0x00008000 */
14422 
14423 /********************  Bit definition for CR register  ********************/
14424 #define JPEG_CR_JCEN_Pos                (0U)
14425 #define JPEG_CR_JCEN_Msk                (0x1UL << JPEG_CR_JCEN_Pos)            /*!< 0x00000001 */
14426 #define JPEG_CR_JCEN                    JPEG_CR_JCEN_Msk                       /*!<Enable the JPEG Codec Core */
14427 #define JPEG_CR_IFTIE_Pos               (1U)
14428 #define JPEG_CR_IFTIE_Msk               (0x1UL << JPEG_CR_IFTIE_Pos)           /*!< 0x00000002 */
14429 #define JPEG_CR_IFTIE                   JPEG_CR_IFTIE_Msk                      /*!<Input FIFO Threshold Interrupt Enable */
14430 #define JPEG_CR_IFNFIE_Pos              (2U)
14431 #define JPEG_CR_IFNFIE_Msk              (0x1UL << JPEG_CR_IFNFIE_Pos)          /*!< 0x00000004 */
14432 #define JPEG_CR_IFNFIE                  JPEG_CR_IFNFIE_Msk                     /*!<Input FIFO Not Full Interrupt Enable */
14433 #define JPEG_CR_OFTIE_Pos               (3U)
14434 #define JPEG_CR_OFTIE_Msk               (0x1UL << JPEG_CR_OFTIE_Pos)           /*!< 0x00000008 */
14435 #define JPEG_CR_OFTIE                   JPEG_CR_OFTIE_Msk                      /*!<Output FIFO Threshold Interrupt Enable */
14436 #define JPEG_CR_OFNEIE_Pos              (4U)
14437 #define JPEG_CR_OFNEIE_Msk              (0x1UL << JPEG_CR_OFNEIE_Pos)          /*!< 0x00000010 */
14438 #define JPEG_CR_OFNEIE                  JPEG_CR_OFNEIE_Msk                     /*!<Output FIFO Not Empty Interrupt Enable */
14439 #define JPEG_CR_EOCIE_Pos               (5U)
14440 #define JPEG_CR_EOCIE_Msk               (0x1UL << JPEG_CR_EOCIE_Pos)           /*!< 0x00000020 */
14441 #define JPEG_CR_EOCIE                   JPEG_CR_EOCIE_Msk                      /*!<End of Conversion Interrupt Enable */
14442 #define JPEG_CR_HPDIE_Pos               (6U)
14443 #define JPEG_CR_HPDIE_Msk               (0x1UL << JPEG_CR_HPDIE_Pos)           /*!< 0x00000040 */
14444 #define JPEG_CR_HPDIE                   JPEG_CR_HPDIE_Msk                      /*!<Header Parsing Done Interrupt Enable */
14445 #define JPEG_CR_IDMAEN_Pos              (11U)
14446 #define JPEG_CR_IDMAEN_Msk              (0x1UL << JPEG_CR_IDMAEN_Pos)           /*!< 0x00000800 */
14447 #define JPEG_CR_IDMAEN                  JPEG_CR_IDMAEN_Msk                     /*!<Enable the DMA request generation for the input FIFO */
14448 #define JPEG_CR_ODMAEN_Pos              (12U)
14449 #define JPEG_CR_ODMAEN_Msk              (0x1UL << JPEG_CR_ODMAEN_Pos)           /*!< 0x00001000 */
14450 #define JPEG_CR_ODMAEN                  JPEG_CR_ODMAEN_Msk                     /*!<Enable the DMA request generation for the output FIFO */
14451 #define JPEG_CR_IFF_Pos                 (13U)
14452 #define JPEG_CR_IFF_Msk                 (0x1UL << JPEG_CR_IFF_Pos)             /*!< 0x00002000 */
14453 #define JPEG_CR_IFF                     JPEG_CR_IFF_Msk                        /*!<Flush the input FIFO */
14454 #define JPEG_CR_OFF_Pos                 (14U)
14455 #define JPEG_CR_OFF_Msk                 (0x1UL << JPEG_CR_OFF_Pos)             /*!< 0x00004000 */
14456 #define JPEG_CR_OFF                     JPEG_CR_OFF_Msk                        /*!<Flush the output FIFO */
14457 
14458 /********************  Bit definition for SR register  ********************/
14459 #define JPEG_SR_IFTF_Pos                (1U)
14460 #define JPEG_SR_IFTF_Msk                (0x1UL << JPEG_SR_IFTF_Pos)            /*!< 0x00000002 */
14461 #define JPEG_SR_IFTF                    JPEG_SR_IFTF_Msk                       /*!<Input FIFO is not full and is below its threshold flag */
14462 #define JPEG_SR_IFNFF_Pos               (2U)
14463 #define JPEG_SR_IFNFF_Msk               (0x1UL << JPEG_SR_IFNFF_Pos)           /*!< 0x00000004 */
14464 #define JPEG_SR_IFNFF                   JPEG_SR_IFNFF_Msk                      /*!<Input FIFO Not Full Flag, a data can be written */
14465 #define JPEG_SR_OFTF_Pos                (3U)
14466 #define JPEG_SR_OFTF_Msk                (0x1UL << JPEG_SR_OFTF_Pos)            /*!< 0x00000008 */
14467 #define JPEG_SR_OFTF                    JPEG_SR_OFTF_Msk                       /*!<Output FIFO is not empty and has reach its threshold */
14468 #define JPEG_SR_OFNEF_Pos               (4U)
14469 #define JPEG_SR_OFNEF_Msk               (0x1UL << JPEG_SR_OFNEF_Pos)           /*!< 0x00000010 */
14470 #define JPEG_SR_OFNEF                   JPEG_SR_OFNEF_Msk                      /*!<Output FIFO is not empty, a data is available */
14471 #define JPEG_SR_EOCF_Pos                (5U)
14472 #define JPEG_SR_EOCF_Msk                (0x1UL << JPEG_SR_EOCF_Pos)            /*!< 0x00000020 */
14473 #define JPEG_SR_EOCF                    JPEG_SR_EOCF_Msk                       /*!<JPEG Codec core has finished the encoding or the decoding process and than last data has been sent to the output FIFO */
14474 #define JPEG_SR_HPDF_Pos                (6U)
14475 #define JPEG_SR_HPDF_Msk                (0x1UL << JPEG_SR_HPDF_Pos)            /*!< 0x00000040 */
14476 #define JPEG_SR_HPDF                    JPEG_SR_HPDF_Msk                       /*!<JPEG Codec has finished the parsing of the headers and the internal registers have been updated */
14477 #define JPEG_SR_COF_Pos                 (7U)
14478 #define JPEG_SR_COF_Msk                 (0x1UL << JPEG_SR_COF_Pos)             /*!< 0x00000080 */
14479 #define JPEG_SR_COF                     JPEG_SR_COF_Msk                        /*!<JPEG Codec operation on going flag */
14480 
14481 /********************  Bit definition for CFR register  ********************/
14482 #define JPEG_CFR_CEOCF_Pos              (4U)
14483 #define JPEG_CFR_CEOCF_Msk              (0x1UL << JPEG_CFR_CEOCF_Pos)          /*!< 0x00000010 */
14484 #define JPEG_CFR_CEOCF                  JPEG_CFR_CEOCF_Msk                     /*!<Clear End of Conversion Flag */
14485 #define JPEG_CFR_CHPDF_Pos              (5U)
14486 #define JPEG_CFR_CHPDF_Msk              (0x1UL << JPEG_CFR_CHPDF_Pos)          /*!< 0x00000020 */
14487 #define JPEG_CFR_CHPDF                  JPEG_CFR_CHPDF_Msk                     /*!<Clear Header Parsing Done Flag */
14488 
14489 /********************  Bit definition for DIR register  ********************/
14490 #define JPEG_DIR_DATAIN_Pos             (0U)
14491 #define JPEG_DIR_DATAIN_Msk             (0xFFFFFFFFUL << JPEG_DIR_DATAIN_Pos)  /*!< 0xFFFFFFFF */
14492 #define JPEG_DIR_DATAIN                 JPEG_DIR_DATAIN_Msk                    /*!<Data Input FIFO */
14493 
14494 /********************  Bit definition for DOR register  ********************/
14495 #define JPEG_DOR_DATAOUT_Pos            (0U)
14496 #define JPEG_DOR_DATAOUT_Msk            (0xFFFFFFFFUL << JPEG_DOR_DATAOUT_Pos) /*!< 0xFFFFFFFF */
14497 #define JPEG_DOR_DATAOUT                JPEG_DOR_DATAOUT_Msk                   /*!<Data Output FIFO */
14498 
14499 /******************************************************************************/
14500 /*                                                                            */
14501 /*                       Low Power General Purpose IOs (LPGPIO)               */
14502 /*                                                                            */
14503 /******************************************************************************/
14504 /******************  Bits definition for LPGPIO_MODER register  *****************/
14505 #define LPGPIO_MODER_MOD0_Pos               (0U)
14506 #define LPGPIO_MODER_MOD0_Msk               (0x1UL << LPGPIO_MODER_MOD0_Pos)        /*!< 0x00000001 */
14507 #define LPGPIO_MODER_MOD0                   LPGPIO_MODER_MOD0_Msk
14508 #define LPGPIO_MODER_MOD1_Pos               (1U)
14509 #define LPGPIO_MODER_MOD1_Msk               (0x1UL << LPGPIO_MODER_MOD1_Pos)        /*!< 0x00000002 */
14510 #define LPGPIO_MODER_MOD1                   LPGPIO_MODER_MOD1_Msk
14511 #define LPGPIO_MODER_MOD2_Pos               (2U)
14512 #define LPGPIO_MODER_MOD2_Msk               (0x1UL << LPGPIO_MODER_MOD2_Pos)        /*!< 0x00000004 */
14513 #define LPGPIO_MODER_MOD2                   LPGPIO_MODER_MOD2_Msk
14514 #define LPGPIO_MODER_MOD3_Pos               (3U)
14515 #define LPGPIO_MODER_MOD3_Msk               (0x1UL << LPGPIO_MODER_MOD3_Pos)        /*!< 0x00000008 */
14516 #define LPGPIO_MODER_MOD3                   LPGPIO_MODER_MOD3_Msk
14517 #define LPGPIO_MODER_MOD4_Pos               (4U)
14518 #define LPGPIO_MODER_MOD4_Msk               (0x1UL << LPGPIO_MODER_MOD4_Pos)        /*!< 0x00000010 */
14519 #define LPGPIO_MODER_MOD4                   LPGPIO_MODER_MOD4_Msk
14520 #define LPGPIO_MODER_MOD5_Pos               (5U)
14521 #define LPGPIO_MODER_MOD5_Msk               (0x1UL << LPGPIO_MODER_MOD5_Pos)        /*!< 0x00000020 */
14522 #define LPGPIO_MODER_MOD5                   LPGPIO_MODER_MOD5_Msk
14523 #define LPGPIO_MODER_MOD6_Pos               (6U)
14524 #define LPGPIO_MODER_MOD6_Msk               (0x1UL << LPGPIO_MODER_MOD6_Pos)        /*!< 0x00000040 */
14525 #define LPGPIO_MODER_MOD6                   LPGPIO_MODER_MOD6_Msk
14526 #define LPGPIO_MODER_MOD7_Pos               (7U)
14527 #define LPGPIO_MODER_MOD7_Msk               (0x1UL << LPGPIO_MODER_MOD7_Pos)        /*!< 0x00000080 */
14528 #define LPGPIO_MODER_MOD7                   LPGPIO_MODER_MOD7_Msk
14529 #define LPGPIO_MODER_MOD8_Pos               (8U)
14530 #define LPGPIO_MODER_MOD8_Msk               (0x1UL << LPGPIO_MODER_MOD8_Pos)        /*!< 0x00000100 */
14531 #define LPGPIO_MODER_MOD8                   LPGPIO_MODER_MOD8_Msk
14532 #define LPGPIO_MODER_MOD9_Pos               (9U)
14533 #define LPGPIO_MODER_MOD9_Msk               (0x1UL << LPGPIO_MODER_MOD9_Pos)        /*!< 0x00000200 */
14534 #define LPGPIO_MODER_MOD9                   LPGPIO_MODER_MOD9_Msk
14535 #define LPGPIO_MODER_MOD10_Pos              (10U)
14536 #define LPGPIO_MODER_MOD10_Msk              (0x1UL << LPGPIO_MODER_MOD10_Pos)       /*!< 0x00000400 */
14537 #define LPGPIO_MODER_MOD10                  LPGPIO_MODER_MOD10_Msk
14538 #define LPGPIO_MODER_MOD11_Pos              (11U)
14539 #define LPGPIO_MODER_MOD11_Msk              (0x1UL << LPGPIO_MODER_MOD11_Pos)       /*!< 0x00000800 */
14540 #define LPGPIO_MODER_MOD11                  LPGPIO_MODER_MOD11_Msk
14541 #define LPGPIO_MODER_MOD12_Pos              (12U)
14542 #define LPGPIO_MODER_MOD12_Msk              (0x1UL << LPGPIO_MODER_MOD12_Pos)       /*!< 0x00001000 */
14543 #define LPGPIO_MODER_MOD12                  LPGPIO_MODER_MOD12_Msk
14544 #define LPGPIO_MODER_MOD13_Pos              (13U)
14545 #define LPGPIO_MODER_MOD13_Msk              (0x1UL << LPGPIO_MODER_MOD13_Pos)       /*!< 0x00002000 */
14546 #define LPGPIO_MODER_MOD13                  LPGPIO_MODER_MOD13_Msk
14547 #define LPGPIO_MODER_MOD14_Pos              (14U)
14548 #define LPGPIO_MODER_MOD14_Msk              (0x1UL << LPGPIO_MODER_MOD14_Pos)       /*!< 0x00004000 */
14549 #define LPGPIO_MODER_MOD14                  LPGPIO_MODER_MOD14_Msk
14550 #define LPGPIO_MODER_MOD15_Pos              (15U)
14551 #define LPGPIO_MODER_MOD15_Msk              (0x1UL << LPGPIO_MODER_MOD15_Pos)       /*!< 0x00008000 */
14552 #define LPGPIO_MODER_MOD15                  LPGPIO_MODER_MOD15_Msk
14553 
14554 /******************  Bits definition for LPGPIO_IDR register  *******************/
14555 #define LPGPIO_IDR_ID0_Pos                  (0U)
14556 #define LPGPIO_IDR_ID0_Msk                  (0x1UL << LPGPIO_IDR_ID0_Pos)           /*!< 0x00000001 */
14557 #define LPGPIO_IDR_ID0                      LPGPIO_IDR_ID0_Msk
14558 #define LPGPIO_IDR_ID1_Pos                  (1U)
14559 #define LPGPIO_IDR_ID1_Msk                  (0x1UL << GPIO_IDR_ID1_Pos)             /*!< 0x00000002 */
14560 #define LPGPIO_IDR_ID1                      LPGPIO_IDR_ID1_Msk
14561 #define LPGPIO_IDR_ID2_Pos                  (2U)
14562 #define LPGPIO_IDR_ID2_Msk                  (0x1UL << LPGPIO_IDR_ID2_Pos)           /*!< 0x00000004 */
14563 #define LPGPIO_IDR_ID2                      LPGPIO_IDR_ID2_Msk
14564 #define LPGPIO_IDR_ID3_Pos                  (3U)
14565 #define LPGPIO_IDR_ID3_Msk                  (0x1UL << LPGPIO_IDR_ID3_Pos)           /*!< 0x00000008 */
14566 #define LPGPIO_IDR_ID3                      LPGPIO_IDR_ID3_Msk
14567 #define LPGPIO_IDR_ID4_Pos                  (4U)
14568 #define LPGPIO_IDR_ID4_Msk                  (0x1UL << LPGPIO_IDR_ID4_Pos)           /*!< 0x00000010 */
14569 #define LPGPIO_IDR_ID4                      LPGPIO_IDR_ID4_Msk
14570 #define LPGPIO_IDR_ID5_Pos                  (5U)
14571 #define LPGPIO_IDR_ID5_Msk                  (0x1UL << LPGPIO_IDR_ID5_Pos)           /*!< 0x00000020 */
14572 #define LPGPIO_IDR_ID5                      LPGPIO_IDR_ID5_Msk
14573 #define LPGPIO_IDR_ID6_Pos                  (6U)
14574 #define LPGPIO_IDR_ID6_Msk                  (0x1UL << LPGPIO_IDR_ID6_Pos)           /*!< 0x00000040 */
14575 #define LPGPIO_IDR_ID6                      LPGPIO_IDR_ID6_Msk
14576 #define LPGPIO_IDR_ID7_Pos                  (7U)
14577 #define LPGPIO_IDR_ID7_Msk                  (0x1UL << LPGPIO_IDR_ID7_Pos)           /*!< 0x00000080 */
14578 #define LPGPIO_IDR_ID7                      LPGPIO_IDR_ID7_Msk
14579 #define LPGPIO_IDR_ID8_Pos                  (8U)
14580 #define LPGPIO_IDR_ID8_Msk                  (0x1UL << LPGPIO_IDR_ID8_Pos)           /*!< 0x00000100 */
14581 #define LPGPIO_IDR_ID8                      LPGPIO_IDR_ID8_Msk
14582 #define LPGPIO_IDR_ID9_Pos                  (9U)
14583 #define LPGPIO_IDR_ID9_Msk                  (0x1UL << LPGPIO_IDR_ID9_Pos)           /*!< 0x00000200 */
14584 #define LPGPIO_IDR_ID9                      LPGPIO_IDR_ID9_Msk
14585 #define LPGPIO_IDR_ID10_Pos                 (10U)
14586 #define LPGPIO_IDR_ID10_Msk                 (0x1UL << LPGPIO_IDR_ID10_Pos)          /*!< 0x00000400 */
14587 #define LPGPIO_IDR_ID10                     LPGPIO_IDR_ID10_Msk
14588 #define LPGPIO_IDR_ID11_Pos                 (11U)
14589 #define LPGPIO_IDR_ID11_Msk                 (0x1UL << LPGPIO_IDR_ID11_Pos)          /*!< 0x00000800 */
14590 #define LPGPIO_IDR_ID11                     LPGPIO_IDR_ID11_Msk
14591 #define LPGPIO_IDR_ID12_Pos                 (12U)
14592 #define LPGPIO_IDR_ID12_Msk                 (0x1UL << LPGPIO_IDR_ID12_Pos)          /*!< 0x00001000 */
14593 #define LPGPIO_IDR_ID12                     LPGPIO_IDR_ID12_Msk
14594 #define LPGPIO_IDR_ID13_Pos                 (13U)
14595 #define LPGPIO_IDR_ID13_Msk                 (0x1UL << LPGPIO_IDR_ID13_Pos)          /*!< 0x00002000 */
14596 #define LPGPIO_IDR_ID13                     LPGPIO_IDR_ID13_Msk
14597 #define LPGPIO_IDR_ID14_Pos                 (14U)
14598 #define LPGPIO_IDR_ID14_Msk                 (0x1UL << LPGPIO_IDR_ID14_Pos)          /*!< 0x00004000 */
14599 #define LPGPIO_IDR_ID14                     LPGPIO_IDR_ID14_Msk
14600 #define LPGPIO_IDR_ID15_Pos                 (15U)
14601 #define LPGPIO_IDR_ID15_Msk                 (0x1UL << LPGPIO_IDR_ID15_Pos)          /*!< 0x00008000 */
14602 #define LPGPIO_IDR_ID15                     LPGPIO_IDR_ID15_Msk
14603 
14604 /******************  Bits definition for LPGPIO_ODR register  *******************/
14605 #define LPGPIO_ODR_OD0_Pos                  (0U)
14606 #define LPGPIO_ODR_OD0_Msk                  (0x1UL << LPGPIO_ODR_OD0_Pos)           /*!< 0x00000001 */
14607 #define LPGPIO_ODR_OD0                      LPGPIO_ODR_OD0_Msk
14608 #define LPGPIO_ODR_OD1_Pos                  (1U)
14609 #define LPGPIO_ODR_OD1_Msk                  (0x1UL << LPGPIO_ODR_OD1_Pos)           /*!< 0x00000002 */
14610 #define LPGPIO_ODR_OD1                      LPGPIO_ODR_OD1_Msk
14611 #define LPGPIO_ODR_OD2_Pos                  (2U)
14612 #define LPGPIO_ODR_OD2_Msk                  (0x1UL << LPGPIO_ODR_OD2_Pos)           /*!< 0x00000004 */
14613 #define LPGPIO_ODR_OD2                      LPGPIO_ODR_OD2_Msk
14614 #define LPGPIO_ODR_OD3_Pos                  (3U)
14615 #define LPGPIO_ODR_OD3_Msk                  (0x1UL << LPGPIO_ODR_OD3_Pos)           /*!< 0x00000008 */
14616 #define LPGPIO_ODR_OD3                      LPGPIO_ODR_OD3_Msk
14617 #define LPGPIO_ODR_OD4_Pos                  (4U)
14618 #define LPGPIO_ODR_OD4_Msk                  (0x1UL << LPGPIO_ODR_OD4_Pos)           /*!< 0x00000010 */
14619 #define LPGPIO_ODR_OD4                      LPGPIO_ODR_OD4_Msk
14620 #define LPGPIO_ODR_OD5_Pos                  (5U)
14621 #define LPGPIO_ODR_OD5_Msk                  (0x1UL << LPGPIO_ODR_OD5_Pos)           /*!< 0x00000020 */
14622 #define LPGPIO_ODR_OD5                      LPGPIO_ODR_OD5_Msk
14623 #define LPGPIO_ODR_OD6_Pos                  (6U)
14624 #define LPGPIO_ODR_OD6_Msk                  (0x1UL << LPGPIO_ODR_OD6_Pos)           /*!< 0x00000040 */
14625 #define LPGPIO_ODR_OD6                      LPGPIO_ODR_OD6_Msk
14626 #define LPGPIO_ODR_OD7_Pos                  (7U)
14627 #define LPGPIO_ODR_OD7_Msk                  (0x1UL << LPGPIO_ODR_OD7_Pos)           /*!< 0x00000080 */
14628 #define LPGPIO_ODR_OD7                      LPGPIO_ODR_OD7_Msk
14629 #define LPGPIO_ODR_OD8_Pos                  (8U)
14630 #define LPGPIO_ODR_OD8_Msk                  (0x1UL << LPGPIO_ODR_OD8_Pos)           /*!< 0x00000100 */
14631 #define LPGPIO_ODR_OD8                      LPGPIO_ODR_OD8_Msk
14632 #define LPGPIO_ODR_OD9_Pos                  (9U)
14633 #define LPGPIO_ODR_OD9_Msk                  (0x1UL << LPGPIO_ODR_OD9_Pos)           /*!< 0x00000200 */
14634 #define LPGPIO_ODR_OD9                      LPGPIO_ODR_OD9_Msk
14635 #define LPGPIO_ODR_OD10_Pos                 (10U)
14636 #define LPGPIO_ODR_OD10_Msk                 (0x1UL << LPGPIO_ODR_OD10_Pos)          /*!< 0x00000400 */
14637 #define LPGPIO_ODR_OD10                     LPGPIO_ODR_OD10_Msk
14638 #define LPGPIO_ODR_OD11_Pos                 (11U)
14639 #define LPGPIO_ODR_OD11_Msk                 (0x1UL << LPGPIO_ODR_OD11_Pos)          /*!< 0x00000800 */
14640 #define LPGPIO_ODR_OD11                     LPGPIO_ODR_OD11_Msk
14641 #define LPGPIO_ODR_OD12_Pos                 (12U)
14642 #define LPGPIO_ODR_OD12_Msk                 (0x1UL << LPGPIO_ODR_OD12_Pos)          /*!< 0x00001000 */
14643 #define LPGPIO_ODR_OD12                     LPGPIO_ODR_OD12_Msk
14644 #define LPGPIO_ODR_OD13_Pos                 (13U)
14645 #define LPGPIO_ODR_OD13_Msk                 (0x1UL << LPGPIO_ODR_OD13_Pos)          /*!< 0x00002000 */
14646 #define LPGPIO_ODR_OD13                     LPGPIO_ODR_OD13_Msk
14647 #define LPGPIO_ODR_OD14_Pos                 (14U)
14648 #define LPGPIO_ODR_OD14_Msk                 (0x1UL << LPGPIO_ODR_OD14_Pos)          /*!< 0x00004000 */
14649 #define LPGPIO_ODR_OD14                     LPGPIO_ODR_OD14_Msk
14650 #define LPGPIO_ODR_OD15_Pos                 (15U)
14651 #define LPGPIO_ODR_OD15_Msk                 (0x1UL << LPGPIO_ODR_OD15_Pos)          /*!< 0x00008000 */
14652 #define LPGPIO_ODR_OD15                     LPGPIO_ODR_OD15_Msk
14653 
14654 /******************  Bits definition for LPGPIO_BSRR register  ******************/
14655 #define LPGPIO_BSRR_BS0_Pos                 (0U)
14656 #define LPGPIO_BSRR_BS0_Msk                 (0x1UL << LPGPIO_BSRR_BS0_Pos)          /*!< 0x00000001 */
14657 #define LPGPIO_BSRR_BS0                     LPGPIO_BSRR_BS0_Msk
14658 #define LPGPIO_BSRR_BS1_Pos                 (1U)
14659 #define LPGPIO_BSRR_BS1_Msk                 (0x1UL << LPGPIO_BSRR_BS1_Pos)          /*!< 0x00000002 */
14660 #define LPGPIO_BSRR_BS1                     LPGPIO_BSRR_BS1_Msk
14661 #define LPGPIO_BSRR_BS2_Pos                 (2U)
14662 #define LPGPIO_BSRR_BS2_Msk                 (0x1UL << LPGPIO_BSRR_BS2_Pos)          /*!< 0x00000004 */
14663 #define LPGPIO_BSRR_BS2                     LPGPIO_BSRR_BS2_Msk
14664 #define LPGPIO_BSRR_BS3_Pos                 (3U)
14665 #define LPGPIO_BSRR_BS3_Msk                 (0x1UL << LPGPIO_BSRR_BS3_Pos)          /*!< 0x00000008 */
14666 #define LPGPIO_BSRR_BS3                     LPGPIO_BSRR_BS3_Msk
14667 #define LPGPIO_BSRR_BS4_Pos                 (4U)
14668 #define LPGPIO_BSRR_BS4_Msk                 (0x1UL << LPGPIO_BSRR_BS4_Pos)          /*!< 0x00000010 */
14669 #define LPGPIO_BSRR_BS4                     LPGPIO_BSRR_BS4_Msk
14670 #define LPGPIO_BSRR_BS5_Pos                 (5U)
14671 #define LPGPIO_BSRR_BS5_Msk                 (0x1UL << LPGPIO_BSRR_BS5_Pos)          /*!< 0x00000020 */
14672 #define LPGPIO_BSRR_BS5                     LPGPIO_BSRR_BS5_Msk
14673 #define LPGPIO_BSRR_BS6_Pos                 (6U)
14674 #define LPGPIO_BSRR_BS6_Msk                 (0x1UL << LPGPIO_BSRR_BS6_Pos)          /*!< 0x00000040 */
14675 #define LPGPIO_BSRR_BS6                     LPGPIO_BSRR_BS6_Msk
14676 #define LPGPIO_BSRR_BS7_Pos                 (7U)
14677 #define LPGPIO_BSRR_BS7_Msk                 (0x1UL << LPGPIO_BSRR_BS7_Pos)          /*!< 0x00000080 */
14678 #define LPGPIO_BSRR_BS7                     LPGPIO_BSRR_BS7_Msk
14679 #define LPGPIO_BSRR_BS8_Pos                 (8U)
14680 #define LPGPIO_BSRR_BS8_Msk                 (0x1UL << LPGPIO_BSRR_BS8_Pos)          /*!< 0x00000100 */
14681 #define LPGPIO_BSRR_BS8                     LPGPIO_BSRR_BS8_Msk
14682 #define LPGPIO_BSRR_BS9_Pos                 (9U)
14683 #define LPGPIO_BSRR_BS9_Msk                 (0x1UL << LPGPIO_BSRR_BS9_Pos)          /*!< 0x00000200 */
14684 #define LPGPIO_BSRR_BS9                     LPGPIO_BSRR_BS9_Msk
14685 #define LPGPIO_BSRR_BS10_Pos                (10U)
14686 #define LPGPIO_BSRR_BS10_Msk                (0x1UL << LPGPIO_BSRR_BS10_Pos)         /*!< 0x00000400 */
14687 #define LPGPIO_BSRR_BS10                    LPGPIO_BSRR_BS10_Msk
14688 #define LPGPIO_BSRR_BS11_Pos                (11U)
14689 #define LPGPIO_BSRR_BS11_Msk                (0x1UL << LPGPIO_BSRR_BS11_Pos)         /*!< 0x00000800 */
14690 #define LPGPIO_BSRR_BS11                    LPGPIO_BSRR_BS11_Msk
14691 #define LPGPIO_BSRR_BS12_Pos                (12U)
14692 #define LPGPIO_BSRR_BS12_Msk                (0x1UL << LPGPIO_BSRR_BS12_Pos)         /*!< 0x00001000 */
14693 #define LPGPIO_BSRR_BS12                    LPGPIO_BSRR_BS12_Msk
14694 #define LPGPIO_BSRR_BS13_Pos                (13U)
14695 #define LPGPIO_BSRR_BS13_Msk                (0x1UL << LPGPIO_BSRR_BS13_Pos)         /*!< 0x00002000 */
14696 #define LPGPIO_BSRR_BS13                    LPGPIO_BSRR_BS13_Msk
14697 #define LPGPIO_BSRR_BS14_Pos                (14U)
14698 #define LPGPIO_BSRR_BS14_Msk                (0x1UL << LPGPIO_BSRR_BS14_Pos)         /*!< 0x00004000 */
14699 #define LPGPIO_BSRR_BS14                    LPGPIO_BSRR_BS14_Msk
14700 #define LPGPIO_BSRR_BS15_Pos                (15U)
14701 #define LPGPIO_BSRR_BS15_Msk                (0x1UL << LPGPIO_BSRR_BS15_Pos)         /*!< 0x00008000 */
14702 #define LPGPIO_BSRR_BS15                    LPGPIO_BSRR_BS15_Msk
14703 #define LPGPIO_BSRR_BR0_Pos                 (16U)
14704 #define LPGPIO_BSRR_BR0_Msk                 (0x1UL << LPGPIO_BSRR_BR0_Pos)          /*!< 0x00010000 */
14705 #define LPGPIO_BSRR_BR0                     LPGPIO_BSRR_BR0_Msk
14706 #define LPGPIO_BSRR_BR1_Pos                 (17U)
14707 #define LPGPIO_BSRR_BR1_Msk                 (0x1UL << LPGPIO_BSRR_BR1_Pos)          /*!< 0x00020000 */
14708 #define LPGPIO_BSRR_BR1                     LPGPIO_BSRR_BR1_Msk
14709 #define LPGPIO_BSRR_BR2_Pos                 (18U)
14710 #define LPGPIO_BSRR_BR2_Msk                 (0x1UL << LPGPIO_BSRR_BR2_Pos)          /*!< 0x00040000 */
14711 #define LPGPIO_BSRR_BR2                     LPGPIO_BSRR_BR2_Msk
14712 #define LPGPIO_BSRR_BR3_Pos                 (19U)
14713 #define LPGPIO_BSRR_BR3_Msk                 (0x1UL << LPGPIO_BSRR_BR3_Pos)          /*!< 0x00080000 */
14714 #define LPGPIO_BSRR_BR3                     LPGPIO_BSRR_BR3_Msk
14715 #define LPGPIO_BSRR_BR4_Pos                 (20U)
14716 #define LPGPIO_BSRR_BR4_Msk                 (0x1UL << LPGPIO_BSRR_BR4_Pos)          /*!< 0x00100000 */
14717 #define LPGPIO_BSRR_BR4                     LPGPIO_BSRR_BR4_Msk
14718 #define LPGPIO_BSRR_BR5_Pos                 (21U)
14719 #define LPGPIO_BSRR_BR5_Msk                 (0x1UL << LPGPIO_BSRR_BR5_Pos)          /*!< 0x00200000 */
14720 #define LPGPIO_BSRR_BR5                     LPGPIO_BSRR_BR5_Msk
14721 #define LPGPIO_BSRR_BR6_Pos                 (22U)
14722 #define LPGPIO_BSRR_BR6_Msk                 (0x1UL << LPGPIO_BSRR_BR6_Pos)          /*!< 0x00400000 */
14723 #define LPGPIO_BSRR_BR6                     LPGPIO_BSRR_BR6_Msk
14724 #define LPGPIO_BSRR_BR7_Pos                 (23U)
14725 #define LPGPIO_BSRR_BR7_Msk                 (0x1UL << LPGPIO_BSRR_BR7_Pos)          /*!< 0x00800000 */
14726 #define LPGPIO_BSRR_BR7                     LPGPIO_BSRR_BR7_Msk
14727 #define LPGPIO_BSRR_BR8_Pos                 (24U)
14728 #define LPGPIO_BSRR_BR8_Msk                 (0x1UL << LPGPIO_BSRR_BR8_Pos)          /*!< 0x01000000 */
14729 #define LPGPIO_BSRR_BR8                     LPGPIO_BSRR_BR8_Msk
14730 #define LPGPIO_BSRR_BR9_Pos                 (25U)
14731 #define LPGPIO_BSRR_BR9_Msk                 (0x1UL << LPGPIO_BSRR_BR9_Pos)          /*!< 0x02000000 */
14732 #define LPGPIO_BSRR_BR9                     LPGPIO_BSRR_BR9_Msk
14733 #define LPGPIO_BSRR_BR10_Pos                (26U)
14734 #define LPGPIO_BSRR_BR10_Msk                (0x1UL << LPGPIO_BSRR_BR10_Pos)         /*!< 0x04000000 */
14735 #define LPGPIO_BSRR_BR10                    LPGPIO_BSRR_BR10_Msk
14736 #define LPGPIO_BSRR_BR11_Pos                (27U)
14737 #define LPGPIO_BSRR_BR11_Msk                (0x1UL << LPGPIO_BSRR_BR11_Pos)         /*!< 0x08000000 */
14738 #define LPGPIO_BSRR_BR11                    LPGPIO_BSRR_BR11_Msk
14739 #define LPGPIO_BSRR_BR12_Pos                (28U)
14740 #define LPGPIO_BSRR_BR12_Msk                (0x1UL << LPGPIO_BSRR_BR12_Pos)         /*!< 0x10000000 */
14741 #define LPGPIO_BSRR_BR12                    LPGPIO_BSRR_BR12_Msk
14742 #define LPGPIO_BSRR_BR13_Pos                (29U)
14743 #define LPGPIO_BSRR_BR13_Msk                (0x1UL << LPGPIO_BSRR_BR13_Pos)         /*!< 0x20000000 */
14744 #define LPGPIO_BSRR_BR13                    LPGPIO_BSRR_BR13_Msk
14745 #define LPGPIO_BSRR_BR14_Pos                (30U)
14746 #define LPGPIO_BSRR_BR14_Msk                (0x1UL << LPGPIO_BSRR_BR14_Pos)         /*!< 0x40000000 */
14747 #define LPGPIO_BSRR_BR14                    LPGPIO_BSRR_BR14_Msk
14748 #define LPGPIO_BSRR_BR15_Pos                (31U)
14749 #define LPGPIO_BSRR_BR15_Msk                (0x1UL << LPGPIO_BSRR_BR15_Pos)         /*!< 0x80000000 */
14750 #define LPGPIO_BSRR_BR15                    LPGPIO_BSRR_BR15_Msk
14751 
14752 /******************  Bits definition for LPGPIO_BRR register  ******************/
14753 #define LPGPIO_BRR_BR0_Pos                  (0U)
14754 #define LPGPIO_BRR_BR0_Msk                  (0x1UL << LPGPIO_BRR_BR0_Pos)           /*!< 0x00000001 */
14755 #define LPGPIO_BRR_BR0                      LPGPIO_BRR_BR0_Msk
14756 #define LPGPIO_BRR_BR1_Pos                  (1U)
14757 #define LPGPIO_BRR_BR1_Msk                  (0x1UL << LPGPIO_BRR_BR1_Pos)           /*!< 0x00000002 */
14758 #define LPGPIO_BRR_BR1                      LPGPIO_BRR_BR1_Msk
14759 #define LPGPIO_BRR_BR2_Pos                  (2U)
14760 #define LPGPIO_BRR_BR2_Msk                  (0x1UL << LPGPIO_BRR_BR2_Pos)           /*!< 0x00000004 */
14761 #define LPGPIO_BRR_BR2                      LPGPIO_BRR_BR2_Msk
14762 #define LPGPIO_BRR_BR3_Pos                  (3U)
14763 #define LPGPIO_BRR_BR3_Msk                  (0x1UL << LPGPIO_BRR_BR3_Pos)           /*!< 0x00000008 */
14764 #define LPGPIO_BRR_BR3                      LPGPIO_BRR_BR3_Msk
14765 #define LPGPIO_BRR_BR4_Pos                  (4U)
14766 #define LPGPIO_BRR_BR4_Msk                  (0x1UL << LPGPIO_BRR_BR4_Pos)           /*!< 0x00000010 */
14767 #define LPGPIO_BRR_BR4                      LPGPIO_BRR_BR4_Msk
14768 #define LPGPIO_BRR_BR5_Pos                  (5U)
14769 #define LPGPIO_BRR_BR5_Msk                  (0x1UL << LPGPIO_BRR_BR5_Pos)           /*!< 0x00000020 */
14770 #define LPGPIO_BRR_BR5                      LPGPIO_BRR_BR5_Msk
14771 #define LPGPIO_BRR_BR6_Pos                  (6U)
14772 #define LPGPIO_BRR_BR6_Msk                  (0x1UL << LPGPIO_BRR_BR6_Pos)           /*!< 0x00000040 */
14773 #define LPGPIO_BRR_BR6                      LPGPIO_BRR_BR6_Msk
14774 #define LPGPIO_BRR_BR7_Pos                  (7U)
14775 #define LPGPIO_BRR_BR7_Msk                  (0x1UL << LPGPIO_BRR_BR7_Pos)           /*!< 0x00000080 */
14776 #define LPGPIO_BRR_BR7                      LPGPIO_BRR_BR7_Msk
14777 #define LPGPIO_BRR_BR8_Pos                  (8U)
14778 #define LPGPIO_BRR_BR8_Msk                  (0x1UL << LPGPIO_BRR_BR8_Pos)           /*!< 0x00000100 */
14779 #define LPGPIO_BRR_BR8                      LPGPIO_BRR_BR8_Msk
14780 #define LPGPIO_BRR_BR9_Pos                  (9U)
14781 #define LPGPIO_BRR_BR9_Msk                  (0x1UL << LPGPIO_BRR_BR9_Pos)           /*!< 0x00000200 */
14782 #define LPGPIO_BRR_BR9                      LPGPIO_BRR_BR9_Msk
14783 #define LPGPIO_BRR_BR10_Pos                 (10U)
14784 #define LPGPIO_BRR_BR10_Msk                 (0x1UL << LPGPIO_BRR_BR10_Pos)          /*!< 0x00000400 */
14785 #define LPGPIO_BRR_BR10                     LPGPIO_BRR_BR10_Msk
14786 #define LPGPIO_BRR_BR11_Pos                 (11U)
14787 #define LPGPIO_BRR_BR11_Msk                 (0x1UL << LPGPIO_BRR_BR11_Pos)          /*!< 0x00000800 */
14788 #define LPGPIO_BRR_BR11                     LPGPIO_BRR_BR11_Msk
14789 #define LPGPIO_BRR_BR12_Pos                 (12U)
14790 #define LPGPIO_BRR_BR12_Msk                 (0x1UL << LPGPIO_BRR_BR12_Pos)          /*!< 0x00001000 */
14791 #define LPGPIO_BRR_BR12                     LPGPIO_BRR_BR12_Msk
14792 #define LPGPIO_BRR_BR13_Pos                 (13U)
14793 #define LPGPIO_BRR_BR13_Msk                 (0x1UL << LPGPIO_BRR_BR13_Pos)          /*!< 0x00002000 */
14794 #define LPGPIO_BRR_BR13                     LPGPIO_BRR_BR13_Msk
14795 #define LPGPIO_BRR_BR14_Pos                 (14U)
14796 #define LPGPIO_BRR_BR14_Msk                 (0x1UL << LPGPIO_BRR_BR14_Pos)          /*!< 0x00004000 */
14797 #define LPGPIO_BRR_BR14                     LPGPIO_BRR_BR14_Msk
14798 #define LPGPIO_BRR_BR15_Pos                 (15U)
14799 #define LPGPIO_BRR_BR15_Msk                 (0x1UL << LPGPIO_BRR_BR15_Pos)          /*!< 0x00008000 */
14800 #define LPGPIO_BRR_BR15                     LPGPIO_BRR_BR15_Msk
14801 
14802 /******************************************************************************/
14803 /*                                                                            */
14804 /*                      LCD-TFT Display Controller (LTDC)                     */
14805 /*                                                                            */
14806 /******************************************************************************/
14807 
14808 /********************  Bit definition for LTDC_SSCR register  *****************/
14809 
14810 #define LTDC_SSCR_VSH_Pos            (0U)
14811 #define LTDC_SSCR_VSH_Msk            (0x7FFUL << LTDC_SSCR_VSH_Pos)            /*!< 0x000007FF */
14812 #define LTDC_SSCR_VSH                LTDC_SSCR_VSH_Msk                         /*!< Vertical Synchronization Height  */
14813 #define LTDC_SSCR_HSW_Pos            (16U)
14814 #define LTDC_SSCR_HSW_Msk            (0xFFFUL << LTDC_SSCR_HSW_Pos)            /*!< 0x0FFF0000 */
14815 #define LTDC_SSCR_HSW                LTDC_SSCR_HSW_Msk                         /*!< Horizontal Synchronization Width */
14816 
14817 /********************  Bit definition for LTDC_BPCR register  *****************/
14818 
14819 #define LTDC_BPCR_AVBP_Pos           (0U)
14820 #define LTDC_BPCR_AVBP_Msk           (0x7FFUL << LTDC_BPCR_AVBP_Pos)           /*!< 0x000007FF */
14821 #define LTDC_BPCR_AVBP               LTDC_BPCR_AVBP_Msk                        /*!< Accumulated Vertical Back Porch   */
14822 #define LTDC_BPCR_AHBP_Pos           (16U)
14823 #define LTDC_BPCR_AHBP_Msk           (0xFFFUL << LTDC_BPCR_AHBP_Pos)           /*!< 0x0FFF0000 */
14824 #define LTDC_BPCR_AHBP               LTDC_BPCR_AHBP_Msk                        /*!< Accumulated Horizontal Back Porch */
14825 
14826 /********************  Bit definition for LTDC_AWCR register  *****************/
14827 
14828 #define LTDC_AWCR_AAH_Pos            (0U)
14829 #define LTDC_AWCR_AAH_Msk            (0x7FFUL << LTDC_AWCR_AAH_Pos)            /*!< 0x000007FF */
14830 #define LTDC_AWCR_AAH                LTDC_AWCR_AAH_Msk                         /*!< Accumulated Active height */
14831 #define LTDC_AWCR_AAW_Pos            (16U)
14832 #define LTDC_AWCR_AAW_Msk            (0xFFFUL << LTDC_AWCR_AAW_Pos)            /*!< 0x0FFF0000 */
14833 #define LTDC_AWCR_AAW                LTDC_AWCR_AAW_Msk                         /*!< Accumulated Active Width */
14834 
14835 /********************  Bit definition for LTDC_TWCR register  *****************/
14836 
14837 #define LTDC_TWCR_TOTALH_Pos         (0U)
14838 #define LTDC_TWCR_TOTALH_Msk         (0x7FFUL << LTDC_TWCR_TOTALH_Pos)         /*!< 0x000007FF */
14839 #define LTDC_TWCR_TOTALH             LTDC_TWCR_TOTALH_Msk                      /*!< Total Height */
14840 #define LTDC_TWCR_TOTALW_Pos         (16U)
14841 #define LTDC_TWCR_TOTALW_Msk         (0xFFFUL << LTDC_TWCR_TOTALW_Pos)         /*!< 0x0FFF0000 */
14842 #define LTDC_TWCR_TOTALW             LTDC_TWCR_TOTALW_Msk                      /*!< Total Width */
14843 
14844 /********************  Bit definition for LTDC_GCR register  ******************/
14845 
14846 #define LTDC_GCR_LTDCEN_Pos          (0U)
14847 #define LTDC_GCR_LTDCEN_Msk          (0x1UL << LTDC_GCR_LTDCEN_Pos)            /*!< 0x00000001 */
14848 #define LTDC_GCR_LTDCEN              LTDC_GCR_LTDCEN_Msk                       /*!< LCD-TFT controller enable bit       */
14849 #define LTDC_GCR_DBW_Pos             (4U)
14850 #define LTDC_GCR_DBW_Msk             (0x7UL << LTDC_GCR_DBW_Pos)               /*!< 0x00000070 */
14851 #define LTDC_GCR_DBW                 LTDC_GCR_DBW_Msk                          /*!< Dither Blue Width                   */
14852 #define LTDC_GCR_DGW_Pos             (8U)
14853 #define LTDC_GCR_DGW_Msk             (0x7UL << LTDC_GCR_DGW_Pos)               /*!< 0x00000700 */
14854 #define LTDC_GCR_DGW                 LTDC_GCR_DGW_Msk                          /*!< Dither Green Width                  */
14855 #define LTDC_GCR_DRW_Pos             (12U)
14856 #define LTDC_GCR_DRW_Msk             (0x7UL << LTDC_GCR_DRW_Pos)               /*!< 0x00007000 */
14857 #define LTDC_GCR_DRW                 LTDC_GCR_DRW_Msk                          /*!< Dither Red Width                    */
14858 #define LTDC_GCR_DEN_Pos             (16U)
14859 #define LTDC_GCR_DEN_Msk             (0x1UL << LTDC_GCR_DEN_Pos)               /*!< 0x00010000 */
14860 #define LTDC_GCR_DEN                 LTDC_GCR_DEN_Msk                          /*!< Dither Enable                       */
14861 #define LTDC_GCR_PCPOL_Pos           (28U)
14862 #define LTDC_GCR_PCPOL_Msk           (0x1UL << LTDC_GCR_PCPOL_Pos)             /*!< 0x10000000 */
14863 #define LTDC_GCR_PCPOL               LTDC_GCR_PCPOL_Msk                        /*!< Pixel Clock Polarity                */
14864 #define LTDC_GCR_DEPOL_Pos           (29U)
14865 #define LTDC_GCR_DEPOL_Msk           (0x1UL << LTDC_GCR_DEPOL_Pos)             /*!< 0x20000000 */
14866 #define LTDC_GCR_DEPOL               LTDC_GCR_DEPOL_Msk                        /*!< Data Enable Polarity                */
14867 #define LTDC_GCR_VSPOL_Pos           (30U)
14868 #define LTDC_GCR_VSPOL_Msk           (0x1UL << LTDC_GCR_VSPOL_Pos)             /*!< 0x40000000 */
14869 #define LTDC_GCR_VSPOL               LTDC_GCR_VSPOL_Msk                        /*!< Vertical Synchronization Polarity   */
14870 #define LTDC_GCR_HSPOL_Pos           (31U)
14871 #define LTDC_GCR_HSPOL_Msk           (0x1UL << LTDC_GCR_HSPOL_Pos)             /*!< 0x80000000 */
14872 #define LTDC_GCR_HSPOL               LTDC_GCR_HSPOL_Msk                        /*!< Horizontal Synchronization Polarity */
14873 
14874 /********************  Bit definition for LTDC_SRCR register  *****************/
14875 
14876 #define LTDC_SRCR_IMR_Pos            (0U)
14877 #define LTDC_SRCR_IMR_Msk            (0x1UL << LTDC_SRCR_IMR_Pos)              /*!< 0x00000001 */
14878 #define LTDC_SRCR_IMR                LTDC_SRCR_IMR_Msk                         /*!< Immediate Reload         */
14879 #define LTDC_SRCR_VBR_Pos            (1U)
14880 #define LTDC_SRCR_VBR_Msk            (0x1UL << LTDC_SRCR_VBR_Pos)              /*!< 0x00000002 */
14881 #define LTDC_SRCR_VBR                LTDC_SRCR_VBR_Msk                         /*!< Vertical Blanking Reload */
14882 
14883 /********************  Bit definition for LTDC_BCCR register  *****************/
14884 
14885 #define LTDC_BCCR_BCBLUE_Pos         (0U)
14886 #define LTDC_BCCR_BCBLUE_Msk         (0xFFUL << LTDC_BCCR_BCBLUE_Pos)          /*!< 0x000000FF */
14887 #define LTDC_BCCR_BCBLUE             LTDC_BCCR_BCBLUE_Msk                      /*!< Background Blue value  */
14888 #define LTDC_BCCR_BCGREEN_Pos        (8U)
14889 #define LTDC_BCCR_BCGREEN_Msk        (0xFFUL << LTDC_BCCR_BCGREEN_Pos)         /*!< 0x0000FF00 */
14890 #define LTDC_BCCR_BCGREEN            LTDC_BCCR_BCGREEN_Msk                     /*!< Background Green value */
14891 #define LTDC_BCCR_BCRED_Pos          (16U)
14892 #define LTDC_BCCR_BCRED_Msk          (0xFFUL << LTDC_BCCR_BCRED_Pos)           /*!< 0x00FF0000 */
14893 #define LTDC_BCCR_BCRED              LTDC_BCCR_BCRED_Msk                       /*!< Background Red value   */
14894 
14895 /********************  Bit definition for LTDC_IER register  ******************/
14896 
14897 #define LTDC_IER_LIE_Pos             (0U)
14898 #define LTDC_IER_LIE_Msk             (0x1UL << LTDC_IER_LIE_Pos)               /*!< 0x00000001 */
14899 #define LTDC_IER_LIE                 LTDC_IER_LIE_Msk                          /*!< Line Interrupt Enable            */
14900 #define LTDC_IER_FUIE_Pos            (1U)
14901 #define LTDC_IER_FUIE_Msk            (0x1UL << LTDC_IER_FUIE_Pos)              /*!< 0x00000002 */
14902 #define LTDC_IER_FUIE                LTDC_IER_FUIE_Msk                         /*!< FIFO Underrun Interrupt Enable   */
14903 #define LTDC_IER_TERRIE_Pos          (2U)
14904 #define LTDC_IER_TERRIE_Msk          (0x1UL << LTDC_IER_TERRIE_Pos)            /*!< 0x00000004 */
14905 #define LTDC_IER_TERRIE              LTDC_IER_TERRIE_Msk                       /*!< Transfer Error Interrupt Enable  */
14906 #define LTDC_IER_RRIE_Pos            (3U)
14907 #define LTDC_IER_RRIE_Msk            (0x1UL << LTDC_IER_RRIE_Pos)              /*!< 0x00000008 */
14908 #define LTDC_IER_RRIE                LTDC_IER_RRIE_Msk                         /*!< Register Reload interrupt enable */
14909 
14910 /********************  Bit definition for LTDC_ISR register  ******************/
14911 
14912 #define LTDC_ISR_LIF_Pos             (0U)
14913 #define LTDC_ISR_LIF_Msk             (0x1UL << LTDC_ISR_LIF_Pos)               /*!< 0x00000001 */
14914 #define LTDC_ISR_LIF                 LTDC_ISR_LIF_Msk                          /*!< Line Interrupt Flag */
14915 #define LTDC_ISR_FUIF_Pos            (1U)
14916 #define LTDC_ISR_FUIF_Msk            (0x1UL << LTDC_ISR_FUIF_Pos)              /*!< 0x00000002 */
14917 #define LTDC_ISR_FUIF                LTDC_ISR_FUIF_Msk                         /*!< FIFO Underrun Interrupt Flag */
14918 #define LTDC_ISR_TERRIF_Pos          (2U)
14919 #define LTDC_ISR_TERRIF_Msk          (0x1UL << LTDC_ISR_TERRIF_Pos)            /*!< 0x00000004 */
14920 #define LTDC_ISR_TERRIF              LTDC_ISR_TERRIF_Msk                       /*!< Transfer Error Interrupt Flag */
14921 #define LTDC_ISR_RRIF_Pos            (3U)
14922 #define LTDC_ISR_RRIF_Msk            (0x1UL << LTDC_ISR_RRIF_Pos)              /*!< 0x00000008 */
14923 #define LTDC_ISR_RRIF                LTDC_ISR_RRIF_Msk                         /*!< Register Reload interrupt Flag */
14924 
14925 /********************  Bit definition for LTDC_ICR register  ******************/
14926 
14927 #define LTDC_ICR_CLIF_Pos            (0U)
14928 #define LTDC_ICR_CLIF_Msk            (0x1UL << LTDC_ICR_CLIF_Pos)              /*!< 0x00000001 */
14929 #define LTDC_ICR_CLIF                LTDC_ICR_CLIF_Msk                         /*!< Clears the Line Interrupt Flag */
14930 #define LTDC_ICR_CFUIF_Pos           (1U)
14931 #define LTDC_ICR_CFUIF_Msk           (0x1UL << LTDC_ICR_CFUIF_Pos)             /*!< 0x00000002 */
14932 #define LTDC_ICR_CFUIF               LTDC_ICR_CFUIF_Msk                        /*!< Clears the FIFO Underrun Interrupt Flag */
14933 #define LTDC_ICR_CTERRIF_Pos         (2U)
14934 #define LTDC_ICR_CTERRIF_Msk         (0x1UL << LTDC_ICR_CTERRIF_Pos)           /*!< 0x00000004 */
14935 #define LTDC_ICR_CTERRIF             LTDC_ICR_CTERRIF_Msk                      /*!< Clears the Transfer Error Interrupt Flag */
14936 #define LTDC_ICR_CRRIF_Pos           (3U)
14937 #define LTDC_ICR_CRRIF_Msk           (0x1UL << LTDC_ICR_CRRIF_Pos)             /*!< 0x00000008 */
14938 #define LTDC_ICR_CRRIF               LTDC_ICR_CRRIF_Msk                        /*!< Clears Register Reload interrupt Flag */
14939 
14940 /********************  Bit definition for LTDC_LIPCR register  ****************/
14941 
14942 #define LTDC_LIPCR_LIPOS_Pos         (0U)
14943 #define LTDC_LIPCR_LIPOS_Msk         (0x7FFUL << LTDC_LIPCR_LIPOS_Pos)         /*!< 0x000007FF */
14944 #define LTDC_LIPCR_LIPOS             LTDC_LIPCR_LIPOS_Msk                      /*!< Line Interrupt Position */
14945 
14946 /********************  Bit definition for LTDC_CPSR register  *****************/
14947 
14948 #define LTDC_CPSR_CYPOS_Pos          (0U)
14949 #define LTDC_CPSR_CYPOS_Msk          (0xFFFFUL << LTDC_CPSR_CYPOS_Pos)         /*!< 0x0000FFFF */
14950 #define LTDC_CPSR_CYPOS              LTDC_CPSR_CYPOS_Msk                       /*!< Current Y Position */
14951 #define LTDC_CPSR_CXPOS_Pos          (16U)
14952 #define LTDC_CPSR_CXPOS_Msk          (0xFFFFUL << LTDC_CPSR_CXPOS_Pos)         /*!< 0xFFFF0000 */
14953 #define LTDC_CPSR_CXPOS              LTDC_CPSR_CXPOS_Msk                       /*!< Current X Position */
14954 
14955 /********************  Bit definition for LTDC_CDSR register  *****************/
14956 
14957 #define LTDC_CDSR_VDES_Pos           (0U)
14958 #define LTDC_CDSR_VDES_Msk           (0x1UL << LTDC_CDSR_VDES_Pos)             /*!< 0x00000001 */
14959 #define LTDC_CDSR_VDES               LTDC_CDSR_VDES_Msk                        /*!< Vertical Data Enable Status       */
14960 #define LTDC_CDSR_HDES_Pos           (1U)
14961 #define LTDC_CDSR_HDES_Msk           (0x1UL << LTDC_CDSR_HDES_Pos)             /*!< 0x00000002 */
14962 #define LTDC_CDSR_HDES               LTDC_CDSR_HDES_Msk                        /*!< Horizontal Data Enable Status     */
14963 #define LTDC_CDSR_VSYNCS_Pos         (2U)
14964 #define LTDC_CDSR_VSYNCS_Msk         (0x1UL << LTDC_CDSR_VSYNCS_Pos)           /*!< 0x00000004 */
14965 #define LTDC_CDSR_VSYNCS             LTDC_CDSR_VSYNCS_Msk                      /*!< Vertical Synchronization Status   */
14966 #define LTDC_CDSR_HSYNCS_Pos         (3U)
14967 #define LTDC_CDSR_HSYNCS_Msk         (0x1UL << LTDC_CDSR_HSYNCS_Pos)           /*!< 0x00000008 */
14968 #define LTDC_CDSR_HSYNCS             LTDC_CDSR_HSYNCS_Msk                      /*!< Horizontal Synchronization Status */
14969 
14970 /********************  Bit definition for LTDC_LxCR register  *****************/
14971 
14972 #define LTDC_LxCR_LEN_Pos            (0U)
14973 #define LTDC_LxCR_LEN_Msk            (0x1UL << LTDC_LxCR_LEN_Pos)              /*!< 0x00000001 */
14974 #define LTDC_LxCR_LEN                LTDC_LxCR_LEN_Msk                         /*!< Layer Enable              */
14975 #define LTDC_LxCR_COLKEN_Pos         (1U)
14976 #define LTDC_LxCR_COLKEN_Msk         (0x1UL << LTDC_LxCR_COLKEN_Pos)           /*!< 0x00000002 */
14977 #define LTDC_LxCR_COLKEN             LTDC_LxCR_COLKEN_Msk                      /*!< Color Keying Enable       */
14978 #define LTDC_LxCR_CLUTEN_Pos         (4U)
14979 #define LTDC_LxCR_CLUTEN_Msk         (0x1UL << LTDC_LxCR_CLUTEN_Pos)           /*!< 0x00000010 */
14980 #define LTDC_LxCR_CLUTEN             LTDC_LxCR_CLUTEN_Msk                      /*!< Color Lockup Table Enable */
14981 
14982 /********************  Bit definition for LTDC_LxWHPCR register  **************/
14983 
14984 #define LTDC_LxWHPCR_WHSTPOS_Pos     (0U)
14985 #define LTDC_LxWHPCR_WHSTPOS_Msk     (0xFFFUL << LTDC_LxWHPCR_WHSTPOS_Pos)     /*!< 0x00000FFF */
14986 #define LTDC_LxWHPCR_WHSTPOS         LTDC_LxWHPCR_WHSTPOS_Msk                  /*!< Window Horizontal Start Position */
14987 #define LTDC_LxWHPCR_WHSPPOS_Pos     (16U)
14988 #define LTDC_LxWHPCR_WHSPPOS_Msk     (0xFFFUL << LTDC_LxWHPCR_WHSPPOS_Pos)     /*!< 0x0FFF0000 */
14989 #define LTDC_LxWHPCR_WHSPPOS         LTDC_LxWHPCR_WHSPPOS_Msk                  /*!< Window Horizontal Stop Position  */
14990 
14991 /********************  Bit definition for LTDC_LxWVPCR register  **************/
14992 
14993 #define LTDC_LxWVPCR_WVSTPOS_Pos     (0U)
14994 #define LTDC_LxWVPCR_WVSTPOS_Msk     (0xFFFUL << LTDC_LxWVPCR_WVSTPOS_Pos)     /*!< 0x00000FFF */
14995 #define LTDC_LxWVPCR_WVSTPOS         LTDC_LxWVPCR_WVSTPOS_Msk                  /*!< Window Vertical Start Position */
14996 #define LTDC_LxWVPCR_WVSPPOS_Pos     (16U)
14997 #define LTDC_LxWVPCR_WVSPPOS_Msk     (0xFFFUL << LTDC_LxWVPCR_WVSPPOS_Pos)     /*!< 0x0FFF0000 */
14998 #define LTDC_LxWVPCR_WVSPPOS         LTDC_LxWVPCR_WVSPPOS_Msk                  /*!< Window Vertical Stop Position  */
14999 
15000 /********************  Bit definition for LTDC_LxCKCR register  ***************/
15001 
15002 #define LTDC_LxCKCR_CKBLUE_Pos       (0U)
15003 #define LTDC_LxCKCR_CKBLUE_Msk       (0xFFUL << LTDC_LxCKCR_CKBLUE_Pos)        /*!< 0x000000FF */
15004 #define LTDC_LxCKCR_CKBLUE           LTDC_LxCKCR_CKBLUE_Msk                    /*!< Color Key Blue value  */
15005 #define LTDC_LxCKCR_CKGREEN_Pos      (8U)
15006 #define LTDC_LxCKCR_CKGREEN_Msk      (0xFFUL << LTDC_LxCKCR_CKGREEN_Pos)       /*!< 0x0000FF00 */
15007 #define LTDC_LxCKCR_CKGREEN          LTDC_LxCKCR_CKGREEN_Msk                   /*!< Color Key Green value */
15008 #define LTDC_LxCKCR_CKRED_Pos        (16U)
15009 #define LTDC_LxCKCR_CKRED_Msk        (0xFFUL << LTDC_LxCKCR_CKRED_Pos)         /*!< 0x00FF0000 */
15010 #define LTDC_LxCKCR_CKRED            LTDC_LxCKCR_CKRED_Msk                     /*!< Color Key Red value   */
15011 
15012 /********************  Bit definition for LTDC_LxPFCR register  ***************/
15013 
15014 #define LTDC_LxPFCR_PF_Pos           (0U)
15015 #define LTDC_LxPFCR_PF_Msk           (0x7UL << LTDC_LxPFCR_PF_Pos)             /*!< 0x00000007 */
15016 #define LTDC_LxPFCR_PF               LTDC_LxPFCR_PF_Msk                        /*!< Pixel Format */
15017 
15018 /********************  Bit definition for LTDC_LxCACR register  ***************/
15019 
15020 #define LTDC_LxCACR_CONSTA_Pos       (0U)
15021 #define LTDC_LxCACR_CONSTA_Msk       (0xFFUL << LTDC_LxCACR_CONSTA_Pos)        /*!< 0x000000FF */
15022 #define LTDC_LxCACR_CONSTA           LTDC_LxCACR_CONSTA_Msk                    /*!< Constant Alpha */
15023 
15024 /********************  Bit definition for LTDC_LxDCCR register  ***************/
15025 
15026 #define LTDC_LxDCCR_DCBLUE_Pos       (0U)
15027 #define LTDC_LxDCCR_DCBLUE_Msk       (0xFFUL << LTDC_LxDCCR_DCBLUE_Pos)        /*!< 0x000000FF */
15028 #define LTDC_LxDCCR_DCBLUE           LTDC_LxDCCR_DCBLUE_Msk                    /*!< Default Color Blue  */
15029 #define LTDC_LxDCCR_DCGREEN_Pos      (8U)
15030 #define LTDC_LxDCCR_DCGREEN_Msk      (0xFFUL << LTDC_LxDCCR_DCGREEN_Pos)       /*!< 0x0000FF00 */
15031 #define LTDC_LxDCCR_DCGREEN          LTDC_LxDCCR_DCGREEN_Msk                   /*!< Default Color Green */
15032 #define LTDC_LxDCCR_DCRED_Pos        (16U)
15033 #define LTDC_LxDCCR_DCRED_Msk        (0xFFUL << LTDC_LxDCCR_DCRED_Pos)         /*!< 0x00FF0000 */
15034 #define LTDC_LxDCCR_DCRED            LTDC_LxDCCR_DCRED_Msk                     /*!< Default Color Red   */
15035 #define LTDC_LxDCCR_DCALPHA_Pos      (24U)
15036 #define LTDC_LxDCCR_DCALPHA_Msk      (0xFFUL << LTDC_LxDCCR_DCALPHA_Pos)       /*!< 0xFF000000 */
15037 #define LTDC_LxDCCR_DCALPHA          LTDC_LxDCCR_DCALPHA_Msk                   /*!< Default Color Alpha */
15038 
15039 /********************  Bit definition for LTDC_LxBFCR register  ***************/
15040 
15041 #define LTDC_LxBFCR_BF2_Pos          (0U)
15042 #define LTDC_LxBFCR_BF2_Msk          (0x7UL << LTDC_LxBFCR_BF2_Pos)            /*!< 0x00000007 */
15043 #define LTDC_LxBFCR_BF2              LTDC_LxBFCR_BF2_Msk                       /*!< Blending Factor 2 */
15044 #define LTDC_LxBFCR_BF1_Pos          (8U)
15045 #define LTDC_LxBFCR_BF1_Msk          (0x7UL << LTDC_LxBFCR_BF1_Pos)            /*!< 0x00000700 */
15046 #define LTDC_LxBFCR_BF1              LTDC_LxBFCR_BF1_Msk                       /*!< Blending Factor 1 */
15047 
15048 /********************  Bit definition for LTDC_LxCFBAR register  **************/
15049 
15050 #define LTDC_LxCFBAR_CFBADD_Pos      (0U)
15051 #define LTDC_LxCFBAR_CFBADD_Msk      (0xFFFFFFFFUL << LTDC_LxCFBAR_CFBADD_Pos) /*!< 0xFFFFFFFF */
15052 #define LTDC_LxCFBAR_CFBADD          LTDC_LxCFBAR_CFBADD_Msk                   /*!< Color Frame Buffer Start Address */
15053 
15054 /********************  Bit definition for LTDC_LxCFBLR register  **************/
15055 
15056 #define LTDC_LxCFBLR_CFBLL_Pos       (0U)
15057 #define LTDC_LxCFBLR_CFBLL_Msk       (0x1FFFUL << LTDC_LxCFBLR_CFBLL_Pos)      /*!< 0x00001FFF */
15058 #define LTDC_LxCFBLR_CFBLL           LTDC_LxCFBLR_CFBLL_Msk                    /*!< Color Frame Buffer Line Length    */
15059 #define LTDC_LxCFBLR_CFBP_Pos        (16U)
15060 #define LTDC_LxCFBLR_CFBP_Msk        (0x1FFFUL << LTDC_LxCFBLR_CFBP_Pos)       /*!< 0x1FFF0000 */
15061 #define LTDC_LxCFBLR_CFBP            LTDC_LxCFBLR_CFBP_Msk                     /*!< Color Frame Buffer Pitch in bytes */
15062 
15063 /********************  Bit definition for LTDC_LxCFBLNR register  *************/
15064 
15065 #define LTDC_LxCFBLNR_CFBLNBR_Pos    (0U)
15066 #define LTDC_LxCFBLNR_CFBLNBR_Msk    (0x7FFUL << LTDC_LxCFBLNR_CFBLNBR_Pos)    /*!< 0x000007FF */
15067 #define LTDC_LxCFBLNR_CFBLNBR        LTDC_LxCFBLNR_CFBLNBR_Msk                 /*!< Frame Buffer Line Number */
15068 
15069 /********************  Bit definition for LTDC_LxCLUTWR register  *************/
15070 
15071 #define LTDC_LxCLUTWR_BLUE_Pos       (0U)
15072 #define LTDC_LxCLUTWR_BLUE_Msk       (0xFFUL << LTDC_LxCLUTWR_BLUE_Pos)        /*!< 0x000000FF */
15073 #define LTDC_LxCLUTWR_BLUE           LTDC_LxCLUTWR_BLUE_Msk                    /*!< Blue value   */
15074 #define LTDC_LxCLUTWR_GREEN_Pos      (8U)
15075 #define LTDC_LxCLUTWR_GREEN_Msk      (0xFFUL << LTDC_LxCLUTWR_GREEN_Pos)       /*!< 0x0000FF00 */
15076 #define LTDC_LxCLUTWR_GREEN          LTDC_LxCLUTWR_GREEN_Msk                   /*!< Green value  */
15077 #define LTDC_LxCLUTWR_RED_Pos        (16U)
15078 #define LTDC_LxCLUTWR_RED_Msk        (0xFFUL << LTDC_LxCLUTWR_RED_Pos)         /*!< 0x00FF0000 */
15079 #define LTDC_LxCLUTWR_RED            LTDC_LxCLUTWR_RED_Msk                     /*!< Red value    */
15080 #define LTDC_LxCLUTWR_CLUTADD_Pos    (24U)
15081 #define LTDC_LxCLUTWR_CLUTADD_Msk    (0xFFUL << LTDC_LxCLUTWR_CLUTADD_Pos)     /*!< 0xFF000000 */
15082 #define LTDC_LxCLUTWR_CLUTADD        LTDC_LxCLUTWR_CLUTADD_Msk                 /*!< CLUT address */
15083 
15084 /******************************************************************************/
15085 /*                                                                            */
15086 /*                                 ICACHE                                     */
15087 /*                                                                            */
15088 /******************************************************************************/
15089 /******************  Bit definition for ICACHE_CR register  *******************/
15090 #define ICACHE_CR_EN_Pos                    (0U)
15091 #define ICACHE_CR_EN_Msk                    (0x1UL << ICACHE_CR_EN_Pos)             /*!< 0x00000001 */
15092 #define ICACHE_CR_EN                        ICACHE_CR_EN_Msk                        /*!< Enable */
15093 #define ICACHE_CR_CACHEINV_Pos              (1U)
15094 #define ICACHE_CR_CACHEINV_Msk              (0x1UL << ICACHE_CR_CACHEINV_Pos)       /*!< 0x00000002 */
15095 #define ICACHE_CR_CACHEINV                  ICACHE_CR_CACHEINV_Msk                  /*!< Cache invalidation */
15096 #define ICACHE_CR_WAYSEL_Pos                (2U)
15097 #define ICACHE_CR_WAYSEL_Msk                (0x1UL << ICACHE_CR_WAYSEL_Pos)         /*!< 0x00000004 */
15098 #define ICACHE_CR_WAYSEL                    ICACHE_CR_WAYSEL_Msk                    /*!< Ways selection */
15099 #define ICACHE_CR_HITMEN_Pos                (16U)
15100 #define ICACHE_CR_HITMEN_Msk                (0x1UL << ICACHE_CR_HITMEN_Pos)         /*!< 0x00010000 */
15101 #define ICACHE_CR_HITMEN                    ICACHE_CR_HITMEN_Msk                    /*!< Hit monitor enable */
15102 #define ICACHE_CR_MISSMEN_Pos               (17U)
15103 #define ICACHE_CR_MISSMEN_Msk               (0x1UL << ICACHE_CR_MISSMEN_Pos)        /*!< 0x00020000 */
15104 #define ICACHE_CR_MISSMEN                   ICACHE_CR_MISSMEN_Msk                   /*!< Miss monitor enable */
15105 #define ICACHE_CR_HITMRST_Pos               (18U)
15106 #define ICACHE_CR_HITMRST_Msk               (0x1UL << ICACHE_CR_HITMRST_Pos)        /*!< 0x00040000 */
15107 #define ICACHE_CR_HITMRST                   ICACHE_CR_HITMRST_Msk                   /*!< Hit monitor reset */
15108 #define ICACHE_CR_MISSMRST_Pos              (19U)
15109 #define ICACHE_CR_MISSMRST_Msk              (0x1UL << ICACHE_CR_MISSMRST_Pos)       /*!< 0x00080000 */
15110 #define ICACHE_CR_MISSMRST                  ICACHE_CR_MISSMRST_Msk                  /*!< Miss monitor reset */
15111 
15112 /******************  Bit definition for ICACHE_SR register  *******************/
15113 #define ICACHE_SR_BUSYF_Pos                 (0U)
15114 #define ICACHE_SR_BUSYF_Msk                 (0x1UL << ICACHE_SR_BUSYF_Pos)          /*!< 0x00000001 */
15115 #define ICACHE_SR_BUSYF                     ICACHE_SR_BUSYF_Msk                     /*!< Busy flag */
15116 #define ICACHE_SR_BSYENDF_Pos               (1U)
15117 #define ICACHE_SR_BSYENDF_Msk               (0x1UL << ICACHE_SR_BSYENDF_Pos)        /*!< 0x00000002 */
15118 #define ICACHE_SR_BSYENDF                   ICACHE_SR_BSYENDF_Msk                   /*!< Busy end flag */
15119 #define ICACHE_SR_ERRF_Pos                  (2U)
15120 #define ICACHE_SR_ERRF_Msk                  (0x1UL << ICACHE_SR_ERRF_Pos)           /*!< 0x00000004 */
15121 #define ICACHE_SR_ERRF                      ICACHE_SR_ERRF_Msk                      /*!< Cache error flag */
15122 
15123 /******************  Bit definition for ICACHE_IER register  ******************/
15124 #define ICACHE_IER_BSYENDIE_Pos             (1U)
15125 #define ICACHE_IER_BSYENDIE_Msk             (0x1UL << ICACHE_IER_BSYENDIE_Pos)      /*!< 0x00000002 */
15126 #define ICACHE_IER_BSYENDIE                 ICACHE_IER_BSYENDIE_Msk                 /*!< Busy end interrupt enable */
15127 #define ICACHE_IER_ERRIE_Pos                (2U)
15128 #define ICACHE_IER_ERRIE_Msk                (0x1UL << ICACHE_IER_ERRIE_Pos)         /*!< 0x00000004 */
15129 #define ICACHE_IER_ERRIE                    ICACHE_IER_ERRIE_Msk                    /*!< Cache error interrupt enable */
15130 
15131 /******************  Bit definition for ICACHE_FCR register  ******************/
15132 #define ICACHE_FCR_CBSYENDF_Pos             (1U)
15133 #define ICACHE_FCR_CBSYENDF_Msk             (0x1UL << ICACHE_FCR_CBSYENDF_Pos)      /*!< 0x00000002 */
15134 #define ICACHE_FCR_CBSYENDF                 ICACHE_FCR_CBSYENDF_Msk                 /*!< Busy end flag clear */
15135 #define ICACHE_FCR_CERRF_Pos                (2U)
15136 #define ICACHE_FCR_CERRF_Msk                (0x1UL << ICACHE_FCR_CERRF_Pos)         /*!< 0x00000004 */
15137 #define ICACHE_FCR_CERRF                    ICACHE_FCR_CERRF_Msk                    /*!< Cache error flag clear */
15138 
15139 /******************  Bit definition for ICACHE_HMONR register  ****************/
15140 #define ICACHE_HMONR_HITMON_Pos             (0U)
15141 #define ICACHE_HMONR_HITMON_Msk             (0xFFFFFFFFUL << ICACHE_HMONR_HITMON_Pos) /*!< 0xFFFFFFFF */
15142 #define ICACHE_HMONR_HITMON                 ICACHE_HMONR_HITMON_Msk                 /*!< Cache hit monitor register */
15143 
15144 /******************  Bit definition for ICACHE_MMONR register  ****************/
15145 #define ICACHE_MMONR_MISSMON_Pos            (0U)
15146 #define ICACHE_MMONR_MISSMON_Msk            (0xFFFFUL << ICACHE_MMONR_MISSMON_Pos)  /*!< 0x0000FFFF */
15147 #define ICACHE_MMONR_MISSMON                ICACHE_MMONR_MISSMON_Msk                /*!< Cache miss monitor register */
15148 
15149 /******************  Bit definition for ICACHE_CRRx register  *****************/
15150 #define ICACHE_CRRx_BASEADDR_Pos            (0U)
15151 #define ICACHE_CRRx_BASEADDR_Msk            (0xFFUL << ICACHE_CRRx_BASEADDR_Pos)    /*!< 0x000000FF */
15152 #define ICACHE_CRRx_BASEADDR                ICACHE_CRRx_BASEADDR_Msk                /*!< Base address of region X to remap */
15153 #define ICACHE_CRRx_RSIZE_Pos               (9U)
15154 #define ICACHE_CRRx_RSIZE_Msk               (0x7UL << ICACHE_CRRx_RSIZE_Pos)        /*!< 0x00000E00 */
15155 #define ICACHE_CRRx_RSIZE                   ICACHE_CRRx_RSIZE_Msk                   /*!< Region X size */
15156 #define ICACHE_CRRx_RSIZE_0                 (0x1UL << ICACHE_CRRx_RSIZE_Pos)        /*!< 0x00000200 */
15157 #define ICACHE_CRRx_RSIZE_1                 (0x2UL << ICACHE_CRRx_RSIZE_Pos)        /*!< 0x00000400 */
15158 #define ICACHE_CRRx_RSIZE_2                 (0x4UL << ICACHE_CRRx_RSIZE_Pos)        /*!< 0x00000800 */
15159 #define ICACHE_CRRx_REN_Pos                 (15U)
15160 #define ICACHE_CRRx_REN_Msk                 (0x1UL << ICACHE_CRRx_REN_Pos)          /*!< 0x00008000 */
15161 #define ICACHE_CRRx_REN                     ICACHE_CRRx_REN_Msk                     /*!< Region X enable */
15162 #define ICACHE_CRRx_REMAPADDR_Pos           (16U)
15163 #define ICACHE_CRRx_REMAPADDR_Msk           (0x7FFUL << ICACHE_CRRx_REMAPADDR_Pos)  /*!< 0x07FF0000 */
15164 #define ICACHE_CRRx_REMAPADDR               ICACHE_CRRx_REMAPADDR_Msk               /*!< Remap address of Region X to be remapped */
15165 #define ICACHE_CRRx_MSTSEL_Pos              (28U)
15166 #define ICACHE_CRRx_MSTSEL_Msk              (0x1UL << ICACHE_CRRx_MSTSEL_Pos)       /*!< 0x10000000 */
15167 #define ICACHE_CRRx_MSTSEL                  ICACHE_CRRx_MSTSEL_Msk                  /*!< Region X AHB cache master selection */
15168 #define ICACHE_CRRx_HBURST_Pos              (31U)
15169 #define ICACHE_CRRx_HBURST_Msk              (0x1UL << ICACHE_CRRx_HBURST_Pos)       /*!< 0x80000000 */
15170 #define ICACHE_CRRx_HBURST                  ICACHE_CRRx_HBURST_Msk                  /*!< Region X output burst type */
15171 
15172 /******************************************************************************/
15173 /*                                                                            */
15174 /*                                 DCACHE                                     */
15175 /*                                                                            */
15176 /******************************************************************************/
15177 /******************  Bit definition for DCACHE_CR register  *******************/
15178 #define DCACHE_CR_EN_Pos                    (0U)
15179 #define DCACHE_CR_EN_Msk                    (0x1UL << DCACHE_CR_EN_Pos)             /*!< 0x00000001 */
15180 #define DCACHE_CR_EN                        DCACHE_CR_EN_Msk                        /*!< Enable */
15181 #define DCACHE_CR_CACHEINV_Pos              (1U)
15182 #define DCACHE_CR_CACHEINV_Msk              (0x1UL << DCACHE_CR_CACHEINV_Pos)       /*!< 0x00000002 */
15183 #define DCACHE_CR_CACHEINV                  DCACHE_CR_CACHEINV_Msk                  /*!< Cache invalidation */
15184 #define DCACHE_CR_CACHECMD_Pos              (8U)
15185 #define DCACHE_CR_CACHECMD_Msk              (0x7UL << DCACHE_CR_CACHECMD_Pos)       /*!< 0x00000700 */
15186 #define DCACHE_CR_CACHECMD                  DCACHE_CR_CACHECMD_Msk                  /*!< Cache command */
15187 #define DCACHE_CR_CACHECMD_0                (0x1UL << DCACHE_CR_CACHECMD_Pos)       /*!< 0x00000100 */
15188 #define DCACHE_CR_CACHECMD_1                (0x2UL << DCACHE_CR_CACHECMD_Pos)       /*!< 0x00000200 */
15189 #define DCACHE_CR_CACHECMD_2                (0x4UL << DCACHE_CR_CACHECMD_Pos)       /*!< 0x00000400 */
15190 #define DCACHE_CR_STARTCMD_Pos              (11U)
15191 #define DCACHE_CR_STARTCMD_Msk              (0x1UL << DCACHE_CR_STARTCMD_Pos)       /*!< 0x00000800 */
15192 #define DCACHE_CR_STARTCMD                  DCACHE_CR_STARTCMD_Msk                  /*!< Start command */
15193 #define DCACHE_CR_RHITMEN_Pos               (16U)
15194 #define DCACHE_CR_RHITMEN_Msk               (0x1UL << DCACHE_CR_RHITMEN_Pos)        /*!< 0x00010000 */
15195 #define DCACHE_CR_RHITMEN                   DCACHE_CR_RHITMEN_Msk                   /*!< Read Hit monitor enable */
15196 #define DCACHE_CR_RMISSMEN_Pos              (17U)
15197 #define DCACHE_CR_RMISSMEN_Msk              (0x1UL << DCACHE_CR_RMISSMEN_Pos)       /*!< 0x00020000 */
15198 #define DCACHE_CR_RMISSMEN                  DCACHE_CR_RMISSMEN_Msk                  /*!< Read Miss monitor enable */
15199 #define DCACHE_CR_RHITMRST_Pos              (18U)
15200 #define DCACHE_CR_RHITMRST_Msk              (0x1UL << DCACHE_CR_RHITMRST_Pos)       /*!< 0x00040000 */
15201 #define DCACHE_CR_RHITMRST                  DCACHE_CR_RHITMRST_Msk                  /*!< Read Hit monitor reset */
15202 #define DCACHE_CR_RMISSMRST_Pos             (19U)
15203 #define DCACHE_CR_RMISSMRST_Msk             (0x1UL << DCACHE_CR_RMISSMRST_Pos)      /*!< 0x00080000 */
15204 #define DCACHE_CR_RMISSMRST                 DCACHE_CR_RMISSMRST_Msk                 /*!< Read Miss monitor reset */
15205 #define DCACHE_CR_WHITMEN_Pos               (20U)
15206 #define DCACHE_CR_WHITMEN_Msk               (0x1UL << DCACHE_CR_WHITMEN_Pos)        /*!< 0x00100000 */
15207 #define DCACHE_CR_WHITMEN                   DCACHE_CR_WHITMEN_Msk                   /*!< Write Hit monitor enable */
15208 #define DCACHE_CR_WMISSMEN_Pos              (21U)
15209 #define DCACHE_CR_WMISSMEN_Msk              (0x1UL << DCACHE_CR_WMISSMEN_Pos)       /*!< 0x00200000 */
15210 #define DCACHE_CR_WMISSMEN                  DCACHE_CR_WMISSMEN_Msk                  /*!< Write Miss monitor enable */
15211 #define DCACHE_CR_WHITMRST_Pos              (22U)
15212 #define DCACHE_CR_WHITMRST_Msk              (0x1UL << DCACHE_CR_WHITMRST_Pos)       /*!< 0x00400000 */
15213 #define DCACHE_CR_WHITMRST                  DCACHE_CR_WHITMRST_Msk                  /*!< Write Hit monitor reset */
15214 #define DCACHE_CR_WMISSMRST_Pos             (23U)
15215 #define DCACHE_CR_WMISSMRST_Msk             (0x1UL << DCACHE_CR_WMISSMRST_Pos)      /*!< 0x00800000 */
15216 #define DCACHE_CR_WMISSMRST                 DCACHE_CR_WMISSMRST_Msk                 /*!< Write Miss monitor reset */
15217 #define DCACHE_CR_HBURST_Pos                (31U)
15218 #define DCACHE_CR_HBURST_Msk                (0x1UL << DCACHE_CR_HBURST_Pos)         /*!< 0x80000000 */
15219 #define DCACHE_CR_HBURST                    DCACHE_CR_HBURST_Msk                    /*!< Read burst type */
15220 
15221 /******************  Bit definition for DCACHE_SR register  *******************/
15222 #define DCACHE_SR_BUSYF_Pos                 (0U)
15223 #define DCACHE_SR_BUSYF_Msk                 (0x1UL << DCACHE_SR_BUSYF_Pos)          /*!< 0x00000001 */
15224 #define DCACHE_SR_BUSYF                     DCACHE_SR_BUSYF_Msk                     /*!< Busy flag */
15225 #define DCACHE_SR_BSYENDF_Pos               (1U)
15226 #define DCACHE_SR_BSYENDF_Msk               (0x1UL << DCACHE_SR_BSYENDF_Pos)        /*!< 0x00000002 */
15227 #define DCACHE_SR_BSYENDF                   DCACHE_SR_BSYENDF_Msk                   /*!< Busy end flag */
15228 #define DCACHE_SR_ERRF_Pos                  (2U)
15229 #define DCACHE_SR_ERRF_Msk                  (0x1UL << DCACHE_SR_ERRF_Pos)           /*!< 0x00000004 */
15230 #define DCACHE_SR_ERRF                      DCACHE_SR_ERRF_Msk                      /*!< Cache error flag */
15231 #define DCACHE_SR_BUSYCMDF_Pos              (3U)
15232 #define DCACHE_SR_BUSYCMDF_Msk              (0x1UL << DCACHE_SR_BUSYCMDF_Pos)       /*!< 0x00000008 */
15233 #define DCACHE_SR_BUSYCMDF                  DCACHE_SR_BUSYCMDF_Msk                  /*!< Busy command flag */
15234 #define DCACHE_SR_CMDENDF_Pos               (4U)
15235 #define DCACHE_SR_CMDENDF_Msk               (0x1UL << DCACHE_SR_CMDENDF_Pos)        /*!< 0x00000010 */
15236 #define DCACHE_SR_CMDENDF                   DCACHE_SR_CMDENDF_Msk                   /*!< Command end flag */
15237 
15238 /******************  Bit definition for DCACHE_IER register  ******************/
15239 #define DCACHE_IER_BSYENDIE_Pos             (1U)
15240 #define DCACHE_IER_BSYENDIE_Msk             (0x1UL << DCACHE_IER_BSYENDIE_Pos)      /*!< 0x00000002 */
15241 #define DCACHE_IER_BSYENDIE                 DCACHE_IER_BSYENDIE_Msk                 /*!< Busy end interrupt enable */
15242 #define DCACHE_IER_ERRIE_Pos                (2U)
15243 #define DCACHE_IER_ERRIE_Msk                (0x1UL << DCACHE_IER_ERRIE_Pos)         /*!< 0x00000004 */
15244 #define DCACHE_IER_ERRIE                    DCACHE_IER_ERRIE_Msk                    /*!< Cache error interrupt enable */
15245 #define DCACHE_IER_CMDENDIE_Pos             (4U)
15246 #define DCACHE_IER_CMDENDIE_Msk             (0x1UL << DCACHE_IER_CMDENDIE_Pos)      /*!< 0x00000010 */
15247 #define DCACHE_IER_CMDENDIE                 DCACHE_IER_CMDENDIE_Msk                 /*!< Command end interrupt enable */
15248 
15249 /******************  Bit definition for DCACHE_FCR register  ******************/
15250 #define DCACHE_FCR_CBSYENDF_Pos             (1U)
15251 #define DCACHE_FCR_CBSYENDF_Msk             (0x1UL << DCACHE_FCR_CBSYENDF_Pos)       /*!< 0x00000002 */
15252 #define DCACHE_FCR_CBSYENDF                 DCACHE_FCR_CBSYENDF_Msk                  /*!< Busy end flag clear */
15253 #define DCACHE_FCR_CERRF_Pos                (2U)
15254 #define DCACHE_FCR_CERRF_Msk                (0x1UL << DCACHE_FCR_CERRF_Pos)          /*!< 0x00000004 */
15255 #define DCACHE_FCR_CERRF                    DCACHE_FCR_CERRF_Msk                     /*!< Cache error flag clear */
15256 #define DCACHE_FCR_CCMDENDF_Pos             (4U)
15257 #define DCACHE_FCR_CCMDENDF_Msk             (0x1UL << DCACHE_FCR_CCMDENDF_Pos)       /*!< 0x00000010 */
15258 #define DCACHE_FCR_CCMDENDF                 DCACHE_FCR_CCMDENDF_Msk                  /*!< Command end flag clear */
15259 
15260 /******************  Bit definition for DCACHE_RHMONR register  ****************/
15261 #define DCACHE_RHMONR_RHITMON_Pos           (0U)
15262 #define DCACHE_RHMONR_RHITMON_Msk           (0xFFFFFFFFUL << DCACHE_RHMONR_RHITMON_Pos) /*!< 0xFFFFFFFF */
15263 #define DCACHE_RHMONR_RHITMON               DCACHE_RHMONR_RHITMON_Msk               /*!< Cache Read hit monitor register */
15264 
15265 /******************  Bit definition for DCACHE_RMMONR register  ****************/
15266 #define DCACHE_RMMONR_RMISSMON_Pos          (0U)
15267 #define DCACHE_RMMONR_RMISSMON_Msk          (0xFFFFUL << DCACHE_RMMONR_RMISSMON_Pos) /*!< 0x0000FFFF */
15268 #define DCACHE_RMMONR_RMISSMON              DCACHE_RMMONR_RMISSMON_Msk              /*!< Cache Read miss monitor register */
15269 
15270 /******************  Bit definition for DCACHE_WHMONR register  ****************/
15271 #define DCACHE_WHMONR_WHITMON_Pos           (0U)
15272 #define DCACHE_WHMONR_WHITMON_Msk           (0xFFFFFFFFUL << DCACHE_WHMONR_WHITMON_Pos) /*!< 0xFFFFFFFF */
15273 #define DCACHE_WHMONR_WHITMON               DCACHE_WHMONR_WHITMON_Msk               /*!< Cache Read hit monitor register */
15274 
15275 /******************  Bit definition for DCACHE_WMMONR register  ****************/
15276 #define DCACHE_WMMONR_WMISSMON_Pos          (0U)
15277 #define DCACHE_WMMONR_WMISSMON_Msk          (0xFFFFUL << DCACHE_WMMONR_WMISSMON_Pos) /*!< 0x0000FFFF */
15278 #define DCACHE_WMMONR_WMISSMON              DCACHE_WMMONR_WMISSMON_Msk              /*!< Cache Read miss monitor register */
15279 
15280 /******************  Bit definition for DCACHE_CMDRSADDRR register  ****************/
15281 #define DCACHE_CMDRSADDRR_CMDSTARTADDR_Pos  (0U)
15282 #define DCACHE_CMDRSADDRR_CMDSTARTADDR_Msk  (0xFFFFFFE0UL << DCACHE_CMDRSADDRR_CMDSTARTADDR_Pos) /*!< 0xFFFFFFE0 */
15283 #define DCACHE_CMDRSADDRR_CMDSTARTADDR      DCACHE_CMDRSADDRR_CMDSTARTADDR_Msk      /*!< Command start address */
15284 
15285 /******************  Bit definition for DCACHE_CMDREADDRR register  ****************/
15286 #define DCACHE_CMDREADDRR_CMDENDADDR_Pos    (0U)
15287 #define DCACHE_CMDREADDRR_CMDENDADDR_Msk    (0xFFFFFFE0UL << DCACHE_CMDREADDRR_CMDENDADDR_Pos) /*!< 0xFFFFFFE0 */
15288 #define DCACHE_CMDREADDRR_CMDENDADDR        DCACHE_CMDREADDRR_CMDENDADDR_Msk        /*!< Command end address */
15289 
15290 /******************************************************************************/
15291 /*                                                                            */
15292 /*                      Analog Comparators (COMP)                             */
15293 /*                                                                            */
15294 /******************************************************************************/
15295 
15296 #define COMP_WINDOW_MODE_SUPPORT  /*!< COMP feature available only on specific devices */
15297 
15298 /**********************  Bit definition for COMP_CSR register  ****************/
15299 #define COMP_CSR_EN_Pos                     (0U)
15300 #define COMP_CSR_EN_Msk                     (0x1UL << COMP_CSR_EN_Pos)              /*!< 0x00000001 */
15301 #define COMP_CSR_EN                         COMP_CSR_EN_Msk                         /*!< Comparator enable */
15302 #define COMP_CSR_INMSEL_Pos                 (4U)
15303 #define COMP_CSR_INMSEL_Msk                 (0xFUL << COMP_CSR_INMSEL_Pos)          /*!< 0x000000F0 */
15304 #define COMP_CSR_INMSEL                     COMP_CSR_INMSEL_Msk                     /*!< Comparator input minus selection */
15305 #define COMP_CSR_INMSEL_0                   (0x1UL << COMP_CSR_INMSEL_Pos)          /*!< 0x00000010 */
15306 #define COMP_CSR_INMSEL_1                   (0x2UL << COMP_CSR_INMSEL_Pos)          /*!< 0x00000020 */
15307 #define COMP_CSR_INMSEL_2                   (0x4UL << COMP_CSR_INMSEL_Pos)          /*!< 0x00000040 */
15308 #define COMP_CSR_INMSEL_3                   (0x8UL << COMP_CSR_INMSEL_Pos)          /*!< 0x00000080 */
15309 #define COMP_CSR_INPSEL_Pos                 (8U)
15310 #define COMP_CSR_INPSEL_Msk                 (0x3UL << COMP_CSR_INPSEL_Pos)          /*!< 0x00000300 */
15311 #define COMP_CSR_INPSEL                     COMP_CSR_INPSEL_Msk                     /*!< Comparator input plus selection */
15312 #define COMP_CSR_INPSEL_0                   (0x1UL << COMP_CSR_INPSEL_Pos)          /*!< 0x00000100 */
15313 #define COMP_CSR_INPSEL_1                   (0x2UL << COMP_CSR_INPSEL_Pos)          /*!< 0x00000200 */
15314 #define COMP_CSR_WINMODE_Pos                (11U)
15315 #define COMP_CSR_WINMODE_Msk                (0x1UL << COMP_CSR_WINMODE_Pos)         /*!< 0x00000800 */
15316 #define COMP_CSR_WINMODE                    COMP_CSR_WINMODE_Msk                    /*!< Pair of comparators window mode. Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */
15317 #define COMP_CSR_WINOUT_Pos                 (14U)
15318 #define COMP_CSR_WINOUT_Msk                 (0x1UL << COMP_CSR_WINOUT_Pos)          /*!< 0x00004000 */
15319 #define COMP_CSR_WINOUT                     COMP_CSR_WINOUT_Msk                     /*!< Pair of comparators window output level. Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */
15320 #define COMP_CSR_POLARITY_Pos               (15U)
15321 #define COMP_CSR_POLARITY_Msk               (0x1UL << COMP_CSR_POLARITY_Pos)        /*!< 0x00008000 */
15322 #define COMP_CSR_POLARITY                   COMP_CSR_POLARITY_Msk                   /*!< Comparator output polarity */
15323 #define COMP_CSR_HYST_Pos                   (16U)
15324 #define COMP_CSR_HYST_Msk                   (0x3UL << COMP_CSR_HYST_Pos)            /*!< 0x00030000 */
15325 #define COMP_CSR_HYST                       COMP_CSR_HYST_Msk                       /*!< Comparator input hysteresis */
15326 #define COMP_CSR_HYST_0                     (0x1UL << COMP_CSR_HYST_Pos)            /*!< 0x00010000 */
15327 #define COMP_CSR_HYST_1                     (0x2UL << COMP_CSR_HYST_Pos)            /*!< 0x00020000 */
15328 #define COMP_CSR_PWRMODE_Pos                (18U)
15329 #define COMP_CSR_PWRMODE_Msk                (0x3UL << COMP_CSR_PWRMODE_Pos)         /*!< 0x000C0000 */
15330 #define COMP_CSR_PWRMODE                    COMP_CSR_PWRMODE_Msk                    /*!< Comparator power mode */
15331 #define COMP_CSR_PWRMODE_0                  (0x1UL << COMP_CSR_PWRMODE_Pos)         /*!< 0x00040000 */
15332 #define COMP_CSR_PWRMODE_1                  (0x2UL << COMP_CSR_PWRMODE_Pos)         /*!< 0x00080000 */
15333 #define COMP_CSR_BLANKSEL_Pos               (20U)
15334 #define COMP_CSR_BLANKSEL_Msk               (0x1FUL << COMP_CSR_BLANKSEL_Pos)       /*!< 0x01F00000 */
15335 #define COMP_CSR_BLANKSEL                   COMP_CSR_BLANKSEL_Msk                   /*!< Comparator blanking source */
15336 #define COMP_CSR_BLANKSEL_0                 (0x01UL << COMP_CSR_BLANKSEL_Pos)       /*!< 0x00100000 */
15337 #define COMP_CSR_BLANKSEL_1                 (0x02UL << COMP_CSR_BLANKSEL_Pos)       /*!< 0x00200000 */
15338 #define COMP_CSR_BLANKSEL_2                 (0x04UL << COMP_CSR_BLANKSEL_Pos)       /*!< 0x00400000 */
15339 #define COMP_CSR_BLANKSEL_3                 (0x08UL << COMP_CSR_BLANKSEL_Pos)       /*!< 0x00800000 */
15340 #define COMP_CSR_BLANKSEL_4                 (0x10UL << COMP_CSR_BLANKSEL_Pos)       /*!< 0x01000000 */
15341 #define COMP_CSR_VALUE_Pos                  (30U)
15342 #define COMP_CSR_VALUE_Msk                  (0x1UL << COMP_CSR_VALUE_Pos)           /*!< 0x40000000 */
15343 #define COMP_CSR_VALUE                      COMP_CSR_VALUE_Msk                      /*!< Comparator output level */
15344 #define COMP_CSR_LOCK_Pos                   (31U)
15345 #define COMP_CSR_LOCK_Msk                   (0x1UL << COMP_CSR_LOCK_Pos)            /*!< 0x80000000 */
15346 #define COMP_CSR_LOCK                       COMP_CSR_LOCK_Msk                       /*!< Comparator lock */
15347 
15348 /******************************************************************************/
15349 /*                                                                            */
15350 /*                         Operational Amplifier (OPAMP)                      */
15351 /*                                                                            */
15352 /******************************************************************************/
15353 /*********************  Bit definition for OPAMPx_CSR register  ***************/
15354 #define OPAMP_CSR_OPAEN_Pos                 (0U)
15355 #define OPAMP_CSR_OPAEN_Msk                 (0x1UL << OPAMP_CSR_OPAEN_Pos)            /*!< 0x00000001 */
15356 #define OPAMP_CSR_OPAEN                     OPAMP_CSR_OPAEN_Msk                       /*!< OPAMP enable */
15357 #define OPAMP_CSR_OPALPM_Pos                (1U)
15358 #define OPAMP_CSR_OPALPM_Msk                (0x1UL << OPAMP_CSR_OPALPM_Pos)           /*!< 0x00000002 */
15359 #define OPAMP_CSR_OPALPM                    OPAMP_CSR_OPALPM_Msk                      /*!< Operational amplifier Low Power Mode */
15360 #define OPAMP_CSR_OPAMODE_Pos               (2U)
15361 #define OPAMP_CSR_OPAMODE_Msk               (0x3UL << OPAMP_CSR_OPAMODE_Pos)          /*!< 0x0000000C */
15362 #define OPAMP_CSR_OPAMODE                   OPAMP_CSR_OPAMODE_Msk                     /*!< Operational amplifier PGA mode */
15363 #define OPAMP_CSR_OPAMODE_0                 (0x1UL << OPAMP_CSR_OPAMODE_Pos)          /*!< 0x00000004 */
15364 #define OPAMP_CSR_OPAMODE_1                 (0x2UL << OPAMP_CSR_OPAMODE_Pos)          /*!< 0x00000008 */
15365 #define OPAMP_CSR_PGA_GAIN_Pos              (4U)
15366 #define OPAMP_CSR_PGA_GAIN_Msk              (0x3UL << OPAMP_CSR_PGA_GAIN_Pos)         /*!< 0x00000030 */
15367 #define OPAMP_CSR_PGA_GAIN                  OPAMP_CSR_PGA_GAIN_Msk                    /*!< Operational amplifier Programmable amplifier gain value */
15368 #define OPAMP_CSR_PGA_GAIN_0                (0x1UL << OPAMP_CSR_PGA_GAIN_Pos)         /*!< 0x00000010 */
15369 #define OPAMP_CSR_PGA_GAIN_1                (0x2UL << OPAMP_CSR_PGA_GAIN_Pos)         /*!< 0x00000020 */
15370 #define OPAMP_CSR_VM_SEL_Pos                (8U)
15371 #define OPAMP_CSR_VM_SEL_Msk                (0x3UL << OPAMP_CSR_VM_SEL_Pos)           /*!< 0x00000300 */
15372 #define OPAMP_CSR_VM_SEL                    OPAMP_CSR_VM_SEL_Msk                      /*!< Inverting input selection */
15373 #define OPAMP_CSR_VM_SEL_0                  (0x1UL << OPAMP_CSR_VM_SEL_Pos)           /*!< 0x00000100 */
15374 #define OPAMP_CSR_VM_SEL_1                  (0x2UL << OPAMP_CSR_VM_SEL_Pos)           /*!< 0x00000200 */
15375 #define OPAMP_CSR_VP_SEL_Pos                (10U)
15376 #define OPAMP_CSR_VP_SEL_Msk                (0x1UL << OPAMP_CSR_VP_SEL_Pos)           /*!< 0x00000400 */
15377 #define OPAMP_CSR_VP_SEL                    OPAMP_CSR_VP_SEL_Msk                      /*!< Non inverted input selection */
15378 #define OPAMP_CSR_CALON_Pos                 (12U)
15379 #define OPAMP_CSR_CALON_Msk                 (0x1UL << OPAMP_CSR_CALON_Pos)            /*!< 0x00001000 */
15380 #define OPAMP_CSR_CALON                     OPAMP_CSR_CALON_Msk                       /*!< Calibration mode enable */
15381 #define OPAMP_CSR_CALSEL_Pos                (13U)
15382 #define OPAMP_CSR_CALSEL_Msk                (0x1UL << OPAMP_CSR_CALSEL_Pos)           /*!< 0x00002000 */
15383 #define OPAMP_CSR_CALSEL                    OPAMP_CSR_CALSEL_Msk                      /*!< Calibration selection */
15384 #define OPAMP_CSR_USERTRIM_Pos              (14U)
15385 #define OPAMP_CSR_USERTRIM_Msk              (0x1UL << OPAMP_CSR_USERTRIM_Pos)         /*!< 0x00004000 */
15386 #define OPAMP_CSR_USERTRIM                  OPAMP_CSR_USERTRIM_Msk                    /*!< User trimming enable */
15387 #define OPAMP_CSR_CALOUT_Pos                (15U)
15388 #define OPAMP_CSR_CALOUT_Msk                (0x1UL << OPAMP_CSR_CALOUT_Pos)           /*!< 0x00008000 */
15389 #define OPAMP_CSR_CALOUT                    OPAMP_CSR_CALOUT_Msk                      /*!< Operational amplifier calibration output */
15390 #define OPAMP_CSR_HSM_Pos                   (30U)
15391 #define OPAMP_CSR_HSM_Msk                   (0x1UL << OPAMP_CSR_HSM_Pos)              /*!< 0x40000000 */
15392 #define OPAMP_CSR_HSM                       OPAMP_CSR_HSM_Msk                         /*!< Operational amplifier high speed mode */
15393 #define OPAMP_CSR_OPARANGE_Pos              (31U)
15394 #define OPAMP_CSR_OPARANGE_Msk              (0x1UL << OPAMP_CSR_OPARANGE_Pos)         /*!< 0x80000000 */
15395 #define OPAMP_CSR_OPARANGE                  OPAMP_CSR_OPARANGE_Msk                    /*!< Operational amplifier range setting */
15396 
15397 /*******************  Bit definition for OPAMPx_OTR register  ******************/
15398 #define OPAMP_OTR_TRIMOFFSETN_Pos           (0U)
15399 #define OPAMP_OTR_TRIMOFFSETN_Msk           (0x1FUL << OPAMP_OTR_TRIMOFFSETN_Pos)     /*!< 0x0000001F */
15400 #define OPAMP_OTR_TRIMOFFSETN               OPAMP_OTR_TRIMOFFSETN_Msk                 /*!< Trim for NMOS differential pairs */
15401 #define OPAMP_OTR_TRIMOFFSETP_Pos           (8U)
15402 #define OPAMP_OTR_TRIMOFFSETP_Msk           (0x1FUL << OPAMP_OTR_TRIMOFFSETP_Pos)     /*!< 0x00001F00 */
15403 #define OPAMP_OTR_TRIMOFFSETP               OPAMP_OTR_TRIMOFFSETP_Msk                 /*!< Trim for PMOS differential pairs */
15404 
15405 /*******************  Bit definition for OPAMPx_LPOTR register  ****************/
15406 #define OPAMP_LPOTR_TRIMLPOFFSETN_Pos       (0U)
15407 #define OPAMP_LPOTR_TRIMLPOFFSETN_Msk       (0x1FUL << OPAMP_LPOTR_TRIMLPOFFSETN_Pos) /*!< 0x0000001F */
15408 #define OPAMP_LPOTR_TRIMLPOFFSETN           OPAMP_LPOTR_TRIMLPOFFSETN_Msk             /*!< Trim for NMOS differential pairs */
15409 #define OPAMP_LPOTR_TRIMLPOFFSETP_Pos       (8U)
15410 #define OPAMP_LPOTR_TRIMLPOFFSETP_Msk       (0x1FUL << OPAMP_LPOTR_TRIMLPOFFSETP_Pos) /*!< 0x00001F00 */
15411 #define OPAMP_LPOTR_TRIMLPOFFSETP           OPAMP_LPOTR_TRIMLPOFFSETP_Msk             /*!< Trim for PMOS differential pairs */
15412 
15413 /******************************************************************************/
15414 /*                                                                            */
15415 /*                                 MDF/ADF                                    */
15416 /*                                                                            */
15417 /******************************************************************************/
15418 /*******************  Bit definition for MDF/ADF_GCR register  ********************/
15419 #define MDF_GCR_TRGO_Pos                    (0U)
15420 #define MDF_GCR_TRGO_Msk                    (0x1UL << MDF_GCR_TRGO_Pos)             /*!< 0x00000001 */
15421 #define MDF_GCR_TRGO                        MDF_GCR_TRGO_Msk                        /*!<Trigger output control */
15422 #define MDF_GCR_ILVNB_Pos                   (4U)
15423 #define MDF_GCR_ILVNB_Msk                   (0xFUL << MDF_GCR_ILVNB_Pos)            /*!< 0x000000F0 */
15424 #define MDF_GCR_ILVNB                       MDF_GCR_ILVNB_Msk                       /*!< Interleaved Number */
15425 
15426 /*******************  Bit definition for MDF/ADF_CKGCR register  ********************/
15427 #define MDF_CKGCR_CKDEN_Pos                 (0U)
15428 #define MDF_CKGCR_CKDEN_Msk                 (0x1UL << MDF_CKGCR_CKDEN_Pos)          /*!< 0x00000001 */
15429 #define MDF_CKGCR_CKDEN                     MDF_CKGCR_CKDEN_Msk                     /*!<CKGEN diveders enable */
15430 #define MDF_CKGCR_CCK0EN_Pos                (1U)
15431 #define MDF_CKGCR_CCK0EN_Msk                (0x1UL << MDF_CKGCR_CCK0EN_Pos)         /*!< 0x00000002 */
15432 #define MDF_CKGCR_CCK0EN                    MDF_CKGCR_CCK0EN_Msk                    /*!<CCK0 clock enable */
15433 #define MDF_CKGCR_CCK1EN_Pos                (2U)
15434 #define MDF_CKGCR_CCK1EN_Msk                (0x1UL << MDF_CKGCR_CCK1EN_Pos)         /*!< 0x00000004 */
15435 #define MDF_CKGCR_CCK1EN                    MDF_CKGCR_CCK1EN_Msk                    /*!<CCK1 clock enable */
15436 #define MDF_CKGCR_CKGMOD_Pos                (4U)
15437 #define MDF_CKGCR_CKGMOD_Msk                (0x1UL << MDF_CKGCR_CKGMOD_Pos)         /*!< 0x00000010 */
15438 #define MDF_CKGCR_CKGMOD                    MDF_CKGCR_CKGMOD_Msk                    /*!<Clock genartor mode */
15439 #define MDF_CKGCR_CCK0DIR_Pos               (5U)
15440 #define MDF_CKGCR_CCK0DIR_Msk               (0x1UL << MDF_CKGCR_CCK0DIR_Pos)        /*!< 0x00000020 */
15441 #define MDF_CKGCR_CCK0DIR                   MDF_CKGCR_CCK0DIR_Msk                   /*!<CCK0 clock direction */
15442 #define MDF_CKGCR_CCK1DIR_Pos               (6U)
15443 #define MDF_CKGCR_CCK1DIR_Msk               (0x1UL << MDF_CKGCR_CCK1DIR_Pos)        /*!< 0x00000040 */
15444 #define MDF_CKGCR_CCK1DIR                   MDF_CKGCR_CCK1DIR_Msk                   /*!<CCK1 clock direction */
15445 #define MDF_CKGCR_TRGSENS_Pos               (8U)
15446 #define MDF_CKGCR_TRGSENS_Msk               (0x1UL << MDF_CKGCR_TRGSENS_Pos)        /*!< 0x00000100 */
15447 #define MDF_CKGCR_TRGSENS                   MDF_CKGCR_TRGSENS_Msk                   /*!<CKGEN trigger sensitivity selection */
15448 #define MDF_CKGCR_TRGSRC_Pos                (12U)
15449 #define MDF_CKGCR_TRGSRC_Msk                (0xFUL << MDF_CKGCR_TRGSRC_Pos)         /*!< 0x0000F000 */
15450 #define MDF_CKGCR_TRGSRC                    MDF_CKGCR_TRGSRC_Msk                    /*!<Digital Filter trigger signal selection */
15451 #define MDF_CKGCR_TRGSRC_0                  (0x1UL << MDF_CKGCR_TRGSRC_Pos)         /*!< 0x00001000 */
15452 #define MDF_CKGCR_TRGSRC_1                  (0x2UL << MDF_CKGCR_TRGSRC_Pos)         /*!< 0x00002000 */
15453 #define MDF_CKGCR_TRGSRC_2                  (0x4UL << MDF_CKGCR_TRGSRC_Pos)         /*!< 0x00004000 */
15454 #define MDF_CKGCR_TRGSRC_3                  (0x8UL << MDF_CKGCR_TRGSRC_Pos)         /*!< 0x00008000 */
15455 #define MDF_CKGCR_CCKDIV_Pos                (16U)
15456 #define MDF_CKGCR_CCKDIV_Msk                (0xFUL << MDF_CKGCR_CCKDIV_Pos)         /*!< 0x000F0000 */
15457 #define MDF_CKGCR_CCKDIV                    MDF_CKGCR_CCKDIV_Msk                    /*!<Divider to control the MDF_CCK clock */
15458 #define MDF_CKGCR_PROCDIV_Pos               (24U)
15459 #define MDF_CKGCR_PROCDIV_Msk               (0x7FUL << MDF_CKGCR_PROCDIV_Pos)       /*!< 0x7F000000 */
15460 #define MDF_CKGCR_PROCDIV                   MDF_CKGCR_PROCDIV_Msk                   /*!<Divider to control the serial interface clock */
15461 #define MDF_CKGCR_CCKACTIVE_Pos             (31U)
15462 #define MDF_CKGCR_CCKACTIVE_Msk             (0x1UL << MDF_CKGCR_CCKACTIVE_Pos)      /*!< 0x80000000 */
15463 #define MDF_CKGCR_CCKACTIVE                 MDF_CKGCR_CCKACTIVE_Msk                 /*!<Clock generator active flag */
15464 
15465 /*******************  Bit definition for MDF/ADF_OR register  ********************/
15466 #define MDF_OR_OPTION_Pos                   (0U)
15467 #define MDF_OR_OPTION_Msk                   (0xFFFFFFFFUL << MDF_OR_OPTION_Pos)     /*!< 0xFFFFFFFF */
15468 #define MDF_OR_OPTION                       MDF_OR_OPTION_Msk                       /*!<Option Control Bits */
15469 
15470 /*******************  Bit definition for MDF/ADF_SITFxCR register  ********************/
15471 #define MDF_SITFCR_SITFEN_Pos               (0U)
15472 #define MDF_SITFCR_SITFEN_Msk               (0x1UL << MDF_SITFCR_SITFEN_Pos)        /*!< 0x00000001 */
15473 #define MDF_SITFCR_SITFEN                   MDF_SITFCR_SITFEN_Msk                   /*!<Serial interface enable */
15474 #define MDF_SITFCR_SCKSRC_Pos               (1U)
15475 #define MDF_SITFCR_SCKSRC_Msk               (0x3UL << MDF_SITFCR_SCKSRC_Pos)        /*!< 0x00000006 */
15476 #define MDF_SITFCR_SCKSRC                   MDF_SITFCR_SCKSRC_Msk                   /*!<Serial clock source */
15477 #define MDF_SITFCR_SCKSRC_0                 (0x1UL << MDF_SITFCR_SCKSRC_Pos)
15478 #define MDF_SITFCR_SCKSRC_1                 (0x2UL << MDF_SITFCR_SCKSRC_Pos)
15479 #define MDF_SITFCR_SITFMOD_Pos              (4U)
15480 #define MDF_SITFCR_SITFMOD_Msk              (0x3UL << MDF_SITFCR_SITFMOD_Pos)       /*!< 0x00000030 */
15481 #define MDF_SITFCR_SITFMOD                  MDF_SITFCR_SITFMOD_Msk                  /*!<Serial interface type */
15482 #define MDF_SITFCR_SITFMOD_0                (0x1UL << MDF_SITFCR_SITFMOD_Pos)       /*!< 0x00000010 */
15483 #define MDF_SITFCR_SITFMOD_1                (0x2UL << MDF_SITFCR_SITFMOD_Pos)       /*!< 0x00000020 */
15484 #define MDF_SITFCR_STH_Pos                  (8U)
15485 #define MDF_SITFCR_STH_Msk                  (0x1FUL << MDF_SITFCR_STH_Pos)          /*!< 0x00001F00 */
15486 #define MDF_SITFCR_STH                      MDF_SITFCR_STH_Msk                      /*!<Manchester Symbol threshold / SPI threshold */
15487 #define MDF_SITFCR_SITFACTIVE_Pos           (31U)
15488 #define MDF_SITFCR_SITFACTIVE_Msk           (0x1UL << MDF_SITFCR_SITFACTIVE_Pos)    /*!< 0x80000000 */
15489 #define MDF_SITFCR_SITFACTIVE               MDF_SITFCR_SITFACTIVE_Msk               /*!<Serial interface active flag */
15490 
15491 /*******************  Bit definition for MDF/ADF_BSMXxCR register  ********************/
15492 #define MDF_BSMXCR_BSSEL_Pos                (0U)
15493 #define MDF_BSMXCR_BSSEL_Msk                (0x1FUL << MDF_BSMXCR_BSSEL_Pos)        /*!< 0x0000001F */
15494 #define MDF_BSMXCR_BSSEL                    MDF_BSMXCR_BSSEL_Msk                    /*!<Bit Streal selection */
15495 #define MDF_BSMXCR_BSSEL_0                  (0x1UL  << MDF_BSMXCR_BSSEL_Pos)        /*!< 0x00000001 */
15496 #define MDF_BSMXCR_BSSEL_1                  (0x2UL  << MDF_BSMXCR_BSSEL_Pos)        /*!< 0x00000002 */
15497 #define MDF_BSMXCR_BSSEL_2                  (0x4UL  << MDF_BSMXCR_BSSEL_Pos)        /*!< 0x00000004 */
15498 #define MDF_BSMXCR_BSSEL_3                  (0x8UL  << MDF_BSMXCR_BSSEL_Pos)        /*!< 0x00000008 */
15499 #define MDF_BSMXCR_BSSEL_4                  (0x10UL  << MDF_BSMXCR_BSSEL_Pos)       /*!< 0x00000010 */
15500 #define MDF_BSMXCR_BSMXACTIVATE_Pos         (31U)
15501 #define MDF_BSMXCR_BSMXACTIVATE_Msk         (0x1UL << MDF_BSMXCR_BSMXACTIVATE_Pos)  /*!< 0x80000000 */
15502 #define MDF_BSMXCR_BSMXACTIVATE             MDF_BSMXCR_BSMXACTIVATE_Msk             /*!<Bit Streal activation flag */
15503 
15504 /*******************  Bit definition for MDF/ADF_DFLTxCR register  ********************/
15505 #define MDF_DFLTCR_DFLTEN_Pos               (0U)
15506 #define MDF_DFLTCR_DFLTEN_Msk               (0x1UL << MDF_DFLTCR_DFLTEN_Pos)        /*!< 0x00000001 */
15507 #define MDF_DFLTCR_DFLTEN                   MDF_DFLTCR_DFLTEN_Msk                   /*!<Digital filter enable */
15508 #define MDF_DFLTCR_DMAEN_Pos                (1U)
15509 #define MDF_DFLTCR_DMAEN_Msk                (0x1UL << MDF_DFLTCR_DMAEN_Pos)         /*!< 0x00000002 */
15510 #define MDF_DFLTCR_DMAEN                    MDF_DFLTCR_DMAEN_Msk                    /*!<DMA request enable */
15511 #define MDF_DFLTCR_FTH_Pos                  (2U)
15512 #define MDF_DFLTCR_FTH_Msk                  (0x1UL << MDF_DFLTCR_FTH_Pos)           /*!< 0x00000004 */
15513 #define MDF_DFLTCR_FTH                      MDF_DFLTCR_FTH_Msk                      /*!<RXFIFO Threshold selection */
15514 #define MDF_DFLTCR_ACQMOD_Pos               (4U)
15515 #define MDF_DFLTCR_ACQMOD_Msk               (0x7UL << MDF_DFLTCR_ACQMOD_Pos)        /*!< 0x00000004 */
15516 #define MDF_DFLTCR_ACQMOD                   MDF_DFLTCR_ACQMOD_Msk                   /*!<Digital filter trigger mode */
15517 #define MDF_DFLTCR_ACQMOD_0                 (0x1UL << MDF_DFLTCR_ACQMOD_Pos)        /*!< 0x00000010 */
15518 #define MDF_DFLTCR_ACQMOD_1                 (0x2UL << MDF_DFLTCR_ACQMOD_Pos)        /*!< 0x00000020 */
15519 #define MDF_DFLTCR_ACQMOD_2                 (0x4UL << MDF_DFLTCR_ACQMOD_Pos)        /*!< 0x00000040 */
15520 #define MDF_DFLTCR_TRGSENS_Pos              (8U)
15521 #define MDF_DFLTCR_TRGSENS_Msk              (0x1UL << MDF_DFLTCR_TRGSENS_Pos)       /*!< 0x00000004 */
15522 #define MDF_DFLTCR_TRGSENS                  MDF_DFLTCR_TRGSENS_Msk                  /*!<Digital filter trigger sensitivity selection */
15523 #define MDF_DFLTCR_TRGSRC_Pos               (12U)
15524 #define MDF_DFLTCR_TRGSRC_Msk               (0xFUL << MDF_DFLTCR_TRGSRC_Pos)        /*!< 0x00000004 */
15525 #define MDF_DFLTCR_TRGSRC                   MDF_DFLTCR_TRGSRC_Msk                   /*!<Digital filter trigger signal selection */
15526 #define MDF_DFLTCR_TRGSRC_0                 (0x1UL << MDF_DFLTCR_TRGSRC_Pos)        /*!< 0x00001000 */
15527 #define MDF_DFLTCR_TRGSRC_1                 (0x2UL << MDF_DFLTCR_TRGSRC_Pos)        /*!< 0x00002000 */
15528 #define MDF_DFLTCR_TRGSRC_2                 (0x4UL << MDF_DFLTCR_TRGSRC_Pos)        /*!< 0x00004000 */
15529 #define MDF_DFLTCR_TRGSRC_3                 (0x8UL << MDF_DFLTCR_TRGSRC_Pos)        /*!< 0x00008000 */
15530 #define MDF_DFLTCR_SNPSFMT_Pos              (16U)
15531 #define MDF_DFLTCR_SNPSFMT_Msk              (0x1UL << MDF_DFLTCR_SNPSFMT_Pos)       /*!< 0x00000004 */
15532 #define MDF_DFLTCR_SNPSFMT                  MDF_DFLTCR_SNPSFMT_Msk                  /*!<SnapShot Data format */
15533 #define MDF_DFLTCR_NBDIS_Pos                (20U)
15534 #define MDF_DFLTCR_NBDIS_Msk                (0xFFUL << MDF_DFLTCR_NBDIS_Pos)        /*!< 0x00000004 */
15535 #define MDF_DFLTCR_NBDIS                    MDF_DFLTCR_NBDIS_Msk                    /*!<Number of samples to be discard */
15536 #define MDF_DFLTCR_DFLTRUN_Pos              (30U)
15537 #define MDF_DFLTCR_DFLTRUN_Msk              (0x1UL << MDF_DFLTCR_DFLTRUN_Pos)       /*!< 0x00000004 */
15538 #define MDF_DFLTCR_DFLTRUN                  MDF_DFLTCR_DFLTRUN_Msk                  /*!<Digital filter run status flag */
15539 #define MDF_DFLTCR_DFLTACTIVE_Pos           (31U)
15540 #define MDF_DFLTCR_DFLTACTIVE_Msk           (0x1UL << MDF_DFLTCR_DFLTACTIVE_Pos)    /*!< 0x00000004 */
15541 #define MDF_DFLTCR_DFLTACTIVE               MDF_DFLTCR_DFLTACTIVE_Msk               /*!<Digital filter active flag */
15542 
15543 /*******************  Bit definition for MDF/ADF_DFLTxCICR register  ********************/
15544 #define MDF_DFLTCICR_DATSRC_Pos             (0U)
15545 #define MDF_DFLTCICR_DATSRC_Msk             (0x3UL << MDF_DFLTCICR_DATSRC_Pos)      /*!< 0x00000003 */
15546 #define MDF_DFLTCICR_DATSRC                 MDF_DFLTCICR_DATSRC_Msk                 /*!<Source Data for the digital filter */
15547 #define MDF_DFLTCICR_DATSRC_0               (0x1UL << MDF_DFLTCICR_DATSRC_Pos)      /*!< 0x00000001 */
15548 #define MDF_DFLTCICR_DATSRC_1               (0x2UL << MDF_DFLTCICR_DATSRC_Pos)      /*!< 0x00000002 */
15549 #define MDF_DFLTCICR_CICMOD_Pos             (4U)
15550 #define MDF_DFLTCICR_CICMOD_Msk             (0x7UL << MDF_DFLTCICR_CICMOD_Pos)      /*!< 0x00000070 */
15551 #define MDF_DFLTCICR_CICMOD                 MDF_DFLTCICR_CICMOD_Msk                 /*!<Select the CIC Mode*/
15552 #define MDF_DFLTCICR_CICMOD_0               (0x1UL << MDF_DFLTCICR_CICMOD_Pos)      /*!< 0x00000010 */
15553 #define MDF_DFLTCICR_CICMOD_1               (0x2UL << MDF_DFLTCICR_CICMOD_Pos)      /*!< 0x00000020 */
15554 #define MDF_DFLTCICR_CICMOD_2               (0x4UL << MDF_DFLTCICR_CICMOD_Pos)      /*!< 0x00000030 */
15555 #define MDF_DFLTCICR_MCICD_Pos              (8U)
15556 #define MDF_DFLTCICR_MCICD_Msk              (0x1FFUL << MDF_DFLTCICR_MCICD_Pos)     /*!< 0x0001FF00 */
15557 #define MDF_DFLTCICR_MCICD                  MDF_DFLTCICR_MCICD_Msk                  /*!<CIC decimation ratio selection*/
15558 #define MDF_DFLTCICR_SCALE_Pos              (20U)
15559 #define MDF_DFLTCICR_SCALE_Msk              (0x3FUL << MDF_DFLTCICR_SCALE_Pos)      /*!< 0x03F00000 */
15560 #define MDF_DFLTCICR_SCALE                  MDF_DFLTCICR_SCALE_Msk                  /*!<Scaling factor selection*/
15561 
15562 /*******************  Bit definition for MDF/ADF_DFLTxRSFR register  ********************/
15563 #define MDF_DFLTRSFR_RSFLTBYP_Pos           (0U)
15564 #define MDF_DFLTRSFR_RSFLTBYP_Msk           (0x1UL << MDF_DFLTRSFR_RSFLTBYP_Pos)    /*!< 0x00000001 */
15565 #define MDF_DFLTRSFR_RSFLTBYP               MDF_DFLTRSFR_RSFLTBYP_Msk               /*!<Reshape filter bypass*/
15566 #define MDF_DFLTRSFR_RSFLTD_Pos             (4U)
15567 #define MDF_DFLTRSFR_RSFLTD_Msk             (0x1UL << MDF_DFLTRSFR_RSFLTD_Pos)      /*!< 0x00000010 */
15568 #define MDF_DFLTRSFR_RSFLTD                 MDF_DFLTRSFR_RSFLTD_Msk                 /*!<Reshape filter decimation ratio*/
15569 #define MDF_DFLTRSFR_HPFBYP_Pos             (7U)
15570 #define MDF_DFLTRSFR_HPFBYP_Msk             (0x1UL << MDF_DFLTRSFR_HPFBYP_Pos)      /*!< 0x00000080 */
15571 #define MDF_DFLTRSFR_HPFBYP                 MDF_DFLTRSFR_HPFBYP_Msk                 /*!<High-pass filter bypass*/
15572 #define MDF_DFLTRSFR_HPFC_Pos               (8U)
15573 #define MDF_DFLTRSFR_HPFC_Msk               (0x3UL << MDF_DFLTRSFR_HPFC_Pos)        /*!< 0x00000080 */
15574 #define MDF_DFLTRSFR_HPFC                   MDF_DFLTRSFR_HPFC_Msk                   /*!<High-pass filter cut-off frequency*/
15575 #define MDF_DFLTRSFR_HPFC_0                 (0x1UL << MDF_DFLTRSFR_HPFC_Pos)
15576 #define MDF_DFLTRSFR_HPFC_1                 (0x2UL << MDF_DFLTRSFR_HPFC_Pos)
15577 
15578 /*******************  Bit definition for MDF/ADF_DFLTxINTR register  ********************/
15579 #define MDF_DFLTINTR_INTDIV_Pos             (0U)
15580 #define MDF_DFLTINTR_INTDIV_Msk             (0x3UL << MDF_DFLTINTR_INTDIV_Pos)      /*!< 0x00000003 */
15581 #define MDF_DFLTINTR_INTDIV                 MDF_DFLTINTR_INTDIV_Msk                 /*!<Integrator output dividion*/
15582 #define MDF_DFLTINTR_INTDIV_0               (0x1UL << MDF_DFLTINTR_INTDIV_Pos)      /*!< 0x00000001 */
15583 #define MDF_DFLTINTR_INTDIV_1               (0x2UL << MDF_DFLTINTR_INTDIV_Pos)      /*!< 0x00000002 */
15584 #define MDF_DFLTINTR_INTVAL_Pos             (4U)
15585 #define MDF_DFLTINTR_INTVAL_Msk             (0x7FUL << MDF_DFLTINTR_INTVAL_Pos)     /*!< 0x000007F0 */
15586 #define MDF_DFLTINTR_INTVAL                 MDF_DFLTINTR_INTVAL_Msk                 /*!<Integrator value selection*/
15587 
15588 /*******************  Bit definition for MDF/ADF_OLDxCR register  ********************/
15589 #define MDF_OLDCR_OLDEN_Pos                 (0U)
15590 #define MDF_OLDCR_OLDEN_Msk                 (0x1UL << MDF_OLDCR_OLDEN_Pos)          /*!< 0x00000001 */
15591 #define MDF_OLDCR_OLDEN                     MDF_OLDCR_OLDEN_Msk                     /*!<OLD enable*/
15592 #define MDF_OLDCR_THINB_Pos                 (1U)
15593 #define MDF_OLDCR_THINB_Msk                 (0x1UL << MDF_OLDCR_THINB_Pos)          /*!< 0x00000002 */
15594 #define MDF_OLDCR_THINB                     MDF_OLDCR_THINB_Msk                     /*!<OLD threshold in band*/
15595 #define MDF_OLDCR_BKOLD_Pos                 (4U)
15596 #define MDF_OLDCR_BKOLD_Msk                 (0xFUL << MDF_OLDCR_BKOLD_Pos)          /*!< 0x000000F0 */
15597 #define MDF_OLDCR_BKOLD                     MDF_OLDCR_BKOLD_Msk                     /*!<Bteak signal assignment for OLD*/
15598 #define MDF_OLDCR_BKOLD_0                   (0x1UL << MDF_OLDCR_BKOLD_Pos)          /*!< 0x00000010 */
15599 #define MDF_OLDCR_BKOLD_1                   (0x2UL << MDF_OLDCR_BKOLD_Pos)          /*!< 0x00000020 */
15600 #define MDF_OLDCR_BKOLD_2                   (0x4UL << MDF_OLDCR_BKOLD_Pos)          /*!< 0x00000040 */
15601 #define MDF_OLDCR_BKOLD_3                   (0x8UL << MDF_OLDCR_BKOLD_Pos)          /*!< 0x00000080 */
15602 #define MDF_OLDCR_ACICN_Pos                 (12U)
15603 #define MDF_OLDCR_ACICN_Msk                 (0x3UL << MDF_OLDCR_ACICN_Pos)          /*!< 0x00003000 */
15604 #define MDF_OLDCR_ACICN                     MDF_OLDCR_ACICN_Msk                     /*!<OLD CIC order selection*/
15605 #define MDF_OLDCR_ACICN_0                   (0x1UL << MDF_OLDCR_ACICN_Pos)          /*!< 0x00001000 */
15606 #define MDF_OLDCR_ACICN_1                   (0x2UL << MDF_OLDCR_ACICN_Pos)          /*!< 0x00002000 */
15607 #define MDF_OLDCR_ACICD_Pos                 (17U)
15608 #define MDF_OLDCR_ACICD_Msk                 (0x1FUL << MDF_OLDCR_ACICD_Pos)         /*!< 0x003E0000 */
15609 #define MDF_OLDCR_ACICD                     MDF_OLDCR_ACICD_Msk                     /*!<OLD CIC decimation ratio selection*/
15610 #define MDF_OLDCR_OLDACTIVE_Pos             (31U)
15611 #define MDF_OLDCR_OLDACTIVE_Msk             (0x1UL << MDF_OLDCR_OLDACTIVE_Pos)      /*!< 0x80000000 */
15612 #define MDF_OLDCR_OLDACTIVE                 MDF_OLDCR_OLDACTIVE_Msk                 /*!<OLD active flag*/
15613 
15614 /*******************  Bit definition for MDF/ADF_OLDxTHLR register  ********************/
15615 #define MDF_OLDTHLR_OLDTHL_Pos              (0U)
15616 #define MDF_OLDTHLR_OLDTHL_Msk              (0x3FFFFFFUL << MDF_OLDTHLR_OLDTHL_Pos) /*!< 0x03FFFFFF */
15617 #define MDF_OLDTHLR_OLDTHL                  MDF_OLDTHLR_OLDTHL_Msk                  /*!<OLD Low threshold value*/
15618 
15619 /*******************  Bit definition for MDF/ADF_OLDxTHHR register  ********************/
15620 #define MDF_OLDTHHR_OLDTHH_Pos              (0U)
15621 #define MDF_OLDTHHR_OLDTHH_Msk              (0x3FFFFFFUL << MDF_OLDTHHR_OLDTHH_Pos) /*!< 0x03FFFFFF */
15622 #define MDF_OLDTHHR_OLDTHH                  MDF_OLDTHHR_OLDTHH_Msk                  /*!<OLD High threshold value*/
15623 
15624 /*******************  Bit definition for MDF/ADF_DLYxCR register  ********************/
15625 #define MDF_DLYCR_SKPDLY_Pos                (0U)
15626 #define MDF_DLYCR_SKPDLY_Msk                (0x7FUL << MDF_DLYCR_SKPDLY_Pos)        /*!< 0x0000007F */
15627 #define MDF_DLYCR_SKPDLY                    MDF_DLYCR_SKPDLY_Msk                    /*!<Delay to apply to a bitstream*/
15628 #define MDF_DLYCR_SKPBF_Pos                 (31U)
15629 #define MDF_DLYCR_SKPBF_Msk                 (0x1UL << MDF_DLYCR_SKPBF_Pos)          /*!< 0x80000000 */
15630 #define MDF_DLYCR_SKPBF                     MDF_DLYCR_SKPBF_Msk                     /*!<DSkip Busy Flag*/
15631 
15632 /*******************  Bit definition for MDF/ADF_SCDxCR register  ********************/
15633 #define MDF_SCDCR_SCDEN_Pos                 (0U)
15634 #define MDF_SCDCR_SCDEN_Msk                 (0x1UL << MDF_SCDCR_SCDEN_Pos)          /*!< 0x00000001 */
15635 #define MDF_SCDCR_SCDEN                     MDF_SCDCR_SCDEN_Msk                     /*!<Short circuit detector enable*/
15636 #define MDF_SCDCR_BKSCD_Pos                 (4U)
15637 #define MDF_SCDCR_BKSCD_Msk                 (0xFUL << MDF_SCDCR_BKSCD_Pos)          /*!< 0x000000F0 */
15638 #define MDF_SCDCR_BKSCD                     MDF_SCDCR_BKSCD_Msk                     /*!<Break signal assignment to short circuit detector */
15639 #define MDF_SCDCR_BKSCD_0                   (0x1UL << MDF_SCDCR_BKSCD_Pos)          /*!< 0x00000010 */
15640 #define MDF_SCDCR_BKSCD_1                   (0x2UL << MDF_SCDCR_BKSCD_Pos)          /*!< 0x00000020 */
15641 #define MDF_SCDCR_BKSCD_2                   (0x4UL << MDF_SCDCR_BKSCD_Pos)          /*!< 0x00000040 */
15642 #define MDF_SCDCR_BKSCD_3                   (0x8UL << MDF_SCDCR_BKSCD_Pos)          /*!< 0x00000080 */
15643 #define MDF_SCDCR_SCDT_Pos                  (12U)
15644 #define MDF_SCDCR_SCDT_Msk                  (0xFFUL << MDF_SCDCR_SCDT_Pos)          /*!< 0x00000FF00 */
15645 #define MDF_SCDCR_SCDT                      MDF_SCDCR_SCDT_Msk                      /*!<Short circuit detector threshold*/
15646 #define MDF_SCDCR_SCDACTIVE_Pos             (31U)
15647 #define MDF_SCDCR_SCDACTIVE_Msk             (0x1UL << MDF_SCDCR_SCDACTIVE_Pos)      /*!< 0x80000000 */
15648 #define MDF_SCDCR_SCDACTIVE                 MDF_SCDCR_SCDACTIVE_Msk                 /*!<Short circuit detector active flag*/
15649 
15650 /*******************  Bit definition for MDF/ADF_DFLTIER register  ********************/
15651 #define MDF_DFLTIER_FTHIE_Pos               (0U)
15652 #define MDF_DFLTIER_FTHIE_Msk               (0x1UL << MDF_DFLTIER_FTHIE_Pos)        /*!< 0x00000001 */
15653 #define MDF_DFLTIER_FTHIE                   MDF_DFLTIER_FTHIE_Msk                   /*!<RXFIFO threshold interrupt enable*/
15654 #define MDF_DFLTIER_DOVRIE_Pos              (1U)
15655 #define MDF_DFLTIER_DOVRIE_Msk              (0x1UL << MDF_DFLTIER_DOVRIE_Pos)       /*!< 0x00000002 */
15656 #define MDF_DFLTIER_DOVRIE                  MDF_DFLTIER_DOVRIE_Msk                  /*!<Data overflow interrupt enable*/
15657 #define MDF_DFLTIER_SSDRIE_Pos              (2U)
15658 #define MDF_DFLTIER_SSDRIE_Msk              (0x1UL << MDF_DFLTIER_SSDRIE_Pos)       /*!< 0x00000004 */
15659 #define MDF_DFLTIER_SSDRIE                  MDF_DFLTIER_SSDRIE_Msk                  /*!<Snapshot data ready interrupt enable*/
15660 #define MDF_DFLTIER_OLDIE_Pos               (4U)
15661 #define MDF_DFLTIER_OLDIE_Msk               (0x1UL << MDF_DFLTIER_OLDIE_Pos)        /*!< 0x00000010 */
15662 #define MDF_DFLTIER_OLDIE                   MDF_DFLTIER_OLDIE_Msk                   /*!<OLD interrupt enable*/
15663 #define MDF_DFLTIER_SSOVRIE_Pos             (7U)
15664 #define MDF_DFLTIER_SSOVRIE_Msk             (0x1UL << MDF_DFLTIER_SSOVRIE_Pos)      /*!< 0x00000080 */
15665 #define MDF_DFLTIER_SSOVRIE                 MDF_DFLTIER_SSOVRIE_Msk                 /*!<Snapshot overrun interrupt enable*/
15666 #define MDF_DFLTIER_SCDIE_Pos               (8U)
15667 #define MDF_DFLTIER_SCDIE_Msk               (0x1UL << MDF_DFLTIER_SCDIE_Pos)        /*!< 0x00000100 */
15668 #define MDF_DFLTIER_SCDIE                   MDF_DFLTIER_SCDIE_Msk                   /*!<Short circuit dtector interrupt enable*/
15669 #define MDF_DFLTIER_SATIE_Pos               (9U)
15670 #define MDF_DFLTIER_SATIE_Msk               (0x1UL << MDF_DFLTIER_SATIE_Pos)        /*!< 0x00000200 */
15671 #define MDF_DFLTIER_SATIE                   MDF_DFLTIER_SATIE_Msk                   /*!<Saturation detection interrupt enable*/
15672 #define MDF_DFLTIER_CKABIE_Pos              (10U)
15673 #define MDF_DFLTIER_CKABIE_Msk              (0x1UL << MDF_DFLTIER_CKABIE_Pos)       /*!< 0x00000400 */
15674 #define MDF_DFLTIER_CKABIE                  MDF_DFLTIER_CKABIE_Msk                  /*!<Clock absence detection interrupt enable*/
15675 #define MDF_DFLTIER_RFOVRIE_Pos             (11U)
15676 #define MDF_DFLTIER_RFOVRIE_Msk             (0x1UL << MDF_DFLTIER_RFOVRIE_Pos)      /*!< 0x00000800 */
15677 #define MDF_DFLTIER_RFOVRIE                 MDF_DFLTIER_RFOVRIE_Msk                 /*!<reshape filter overrun interrupt enable*/
15678 #define MDF_DFLTIER_SDDETIE_Pos             (12U)
15679 #define MDF_DFLTIER_SDDETIE_Msk             (0x1UL << MDF_DFLTIER_SDDETIE_Pos)      /*!< 0x00001000 */
15680 #define MDF_DFLTIER_SDDETIE                 MDF_DFLTIER_SDDETIE_Msk                 /*!<SAD interrupt enable*/
15681 #define MDF_DFLTIER_SDLVLIE_Pos             (13U)
15682 #define MDF_DFLTIER_SDLVLIE_Msk             (0x1UL << MDF_DFLTIER_SDLVLIE_Pos)      /*!< 0x00002000 */
15683 #define MDF_DFLTIER_SDLVLIE                 MDF_DFLTIER_SDLVLIE_Msk                 /*!<Sound level value ready interrupt enable*/
15684 
15685 /*******************  Bit definition for MDF/ADF_DFLTISR register  ********************/
15686 #define MDF_DFLTISR_FTHF_Pos                (0U)
15687 #define MDF_DFLTISR_FTHF_Msk                (0x1UL << MDF_DFLTISR_FTHF_Pos)         /*!< 0x00000001 */
15688 #define MDF_DFLTISR_FTHF                    MDF_DFLTISR_FTHF_Msk                    /*!<RXFIFO threshold interrupt flag*/
15689 #define MDF_DFLTISR_DOVRF_Pos               (1U)
15690 #define MDF_DFLTISR_DOVRF_Msk               (0x1UL << MDF_DFLTISR_DOVRF_Pos)        /*!< 0x00000002 */
15691 #define MDF_DFLTISR_DOVRF                   MDF_DFLTISR_DOVRF_Msk                   /*!<Data overflow interrupt flag*/
15692 #define MDF_DFLTISR_SSDRF_Pos               (2U)
15693 #define MDF_DFLTISR_SSDRF_Msk               (0x1UL << MDF_DFLTISR_SSDRF_Pos)        /*!< 0x00000004 */
15694 #define MDF_DFLTISR_SSDRF                   MDF_DFLTISR_SSDRF_Msk                   /*!<Snapshot data ready interrupt flag*/
15695 #define MDF_DFLTISR_RXNEF_Pos               (3U)
15696 #define MDF_DFLTISR_RXNEF_Msk               (0x1UL << MDF_DFLTISR_RXNEF_Pos)        /*!< 0x00000008 */
15697 #define MDF_DFLTISR_RXNEF                   MDF_DFLTISR_RXNEF_Msk                   /*!<Snapshot data ready interrupt flag*/
15698 #define MDF_DFLTISR_OLDF_Pos                (4U)
15699 #define MDF_DFLTISR_OLDF_Msk                (0x1UL << MDF_DFLTISR_OLDF_Pos)         /*!< 0x00000010 */
15700 #define MDF_DFLTISR_OLDF                    MDF_DFLTISR_OLDF_Msk                    /*!<OLD interrupt flag*/
15701 #define MDF_DFLTISR_THLF_Pos                (5U)
15702 #define MDF_DFLTISR_THLF_Msk                (0x1UL << MDF_DFLTISR_THLF_Pos)         /*!< 0x00000010 */
15703 #define MDF_DFLTISR_THLF                    MDF_DFLTISR_THLF_Msk                    /*!<OLD interrupt flag*/
15704 #define MDF_DFLTISR_THHF_Pos                (6U)
15705 #define MDF_DFLTISR_THHF_Msk                (0x1UL << MDF_DFLTISR_THHF_Pos)         /*!< 0x00000010 */
15706 #define MDF_DFLTISR_THHF                    MDF_DFLTISR_THHF_Msk                    /*!<OLD interrupt flag*/
15707 #define MDF_DFLTISR_SSOVRF_Pos              (7U)
15708 #define MDF_DFLTISR_SSOVRF_Msk              (0x1UL << MDF_DFLTISR_SSOVRF_Pos)      /*!< 0x00000080 */
15709 #define MDF_DFLTISR_SSOVRF                  MDF_DFLTISR_SSOVRF_Msk                  /*!<Snapshot overrun interrupt flag*/
15710 #define MDF_DFLTISR_SCDF_Pos                (8U)
15711 #define MDF_DFLTISR_SCDF_Msk                (0x1UL << MDF_DFLTISR_SCDF_Pos)         /*!< 0x00000100 */
15712 #define MDF_DFLTISR_SCDF                    MDF_DFLTISR_SCDF_Msk                    /*!<Short circuit dtector interrupt flag*/
15713 #define MDF_DFLTISR_SATF_Pos                (9U)
15714 #define MDF_DFLTISR_SATF_Msk                (0x1UL << MDF_DFLTISR_SATF_Pos)         /*!< 0x00000200 */
15715 #define MDF_DFLTISR_SATF                    MDF_DFLTISR_SATF_Msk                    /*!<Saturation detection interrupt flag*/
15716 #define MDF_DFLTISR_CKABF_Pos               (10U)
15717 #define MDF_DFLTISR_CKABF_Msk               (0x1UL << MDF_DFLTISR_CKABF_Pos)        /*!< 0x00000400 */
15718 #define MDF_DFLTISR_CKABF                   MDF_DFLTISR_CKABF_Msk                   /*!<Clock absence detection interrupt flag*/
15719 #define MDF_DFLTISR_RFOVRF_Pos              (11U)
15720 #define MDF_DFLTISR_RFOVRF_Msk              (0x1UL << MDF_DFLTISR_RFOVRF_Pos)       /*!< 0x00000800 */
15721 #define MDF_DFLTISR_RFOVRF                  MDF_DFLTISR_RFOVRF_Msk                  /*!<reshape filter overrun interrupt flag*/
15722 #define MDF_DFLTISR_SDDETF_Pos              (12U)
15723 #define MDF_DFLTISR_SDDETF_Msk              (0x1UL << MDF_DFLTISR_SDDETF_Pos)        /*!< 0x00001000 */
15724 #define MDF_DFLTISR_SDDETF                  MDF_DFLTISR_SDDETF_Msk                  /*!<SAD interrupt flag*/
15725 #define MDF_DFLTISR_SDLVLF_Pos              (13U)
15726 #define MDF_DFLTISR_SDLVLF_Msk              (0x1UL << MDF_DFLTISR_SDLVLF_Pos)       /*!< 0x00002000 */
15727 #define MDF_DFLTISR_SDLVLF                  MDF_DFLTISR_SDLVLF_Msk                  /*!<Sound level value ready interrupt flag*/
15728 
15729 /*******************  Bit definition for MDF/ADF_OECCR register  ********************/
15730 #define MDF_OECCR_OFFSET_Pos                (0U)
15731 #define MDF_OECCR_OFFSET_Msk                (0x3FFFFFFUL << MDF_OECCR_OFFSET_Pos)   /*!< 0x03FFFFFF */
15732 #define MDF_OECCR_OFFSET                    MDF_OECCR_OFFSET_Msk                    /*!<Short circuit detector enable*/
15733 
15734 /*******************  Bit definition for MDF/ADF_SADCR register  ********************/
15735 #define MDF_SADCR_SADEN_Pos                 (0U)
15736 #define MDF_SADCR_SADEN_Msk                 (0x1UL << MDF_SADCR_SADEN_Pos)          /*!< 0x00000001 */
15737 #define MDF_SADCR_SADEN                     MDF_SADCR_SADEN_Msk                     /*!<SAD enable*/
15738 #define MDF_SADCR_DATCAP_Pos                (1U)
15739 #define MDF_SADCR_DATCAP_Msk                (0x3UL << MDF_SADCR_DATCAP_Pos)         /*!< 0x00000003 */
15740 #define MDF_SADCR_DATCAP                    MDF_SADCR_DATCAP_Msk                    /*!<SAD data capture mode*/
15741 #define MDF_SADCR_DATCAP_0                  (0x1UL << MDF_SADCR_DATCAP_Pos)         /*!< 0x00000002 */
15742 #define MDF_SADCR_DATCAP_1                  (0x2UL << MDF_SADCR_DATCAP_Pos)         /*!< 0x00000004 */
15743 #define MDF_SADCR_DETCFG_Pos                (3U)
15744 #define MDF_SADCR_DETCFG_Msk                (0x1UL << MDF_SADCR_DETCFG_Pos)         /*!< 0x00000008 */
15745 #define MDF_SADCR_DETCFG                    MDF_SADCR_DETCFG_Msk                    /*!<SAD trigger event configuration*/
15746 #define MDF_SADCR_SADST_Pos                 (4U)
15747 #define MDF_SADCR_SADST_Msk                 (0x3UL << MDF_SADCR_SADST_Pos)          /*!< 0x00000030 */
15748 #define MDF_SADCR_SADST                     MDF_SADCR_SADST_Msk                     /*!<SAD state*/
15749 #define MDF_SADCR_HYSTEN_Pos                (7U)
15750 #define MDF_SADCR_HYSTEN_Msk                (0x1UL << MDF_SADCR_HYSTEN_Pos)         /*!< 0x00000080 */
15751 #define MDF_SADCR_HYSTEN                    MDF_SADCR_HYSTEN_Msk                    /*!<Hysteresis enable*/
15752 #define MDF_SADCR_FRSIZE_Pos                (8U)
15753 #define MDF_SADCR_FRSIZE_Msk                (0x7UL << MDF_SADCR_FRSIZE_Pos)         /*!< 0x00000700 */
15754 #define MDF_SADCR_FRSIZE                    MDF_SADCR_FRSIZE_Msk                    /*!<Frame size*/
15755 #define MDF_SADCR_FRSIZE_0                  (0x1UL << MDF_SADCR_FRSIZE_Pos)         /*!< 0x00000100 */
15756 #define MDF_SADCR_FRSIZE_1                  (0x2UL << MDF_SADCR_FRSIZE_Pos)         /*!< 0x00000200 */
15757 #define MDF_SADCR_FRSIZE_2                  (0x4UL << MDF_SADCR_FRSIZE_Pos)         /*!< 0x00000300 */
15758 #define MDF_SADCR_SADMOD_Pos                (12U)
15759 #define MDF_SADCR_SADMOD_Msk                (0x3UL << MDF_SADCR_SADMOD_Pos)         /*!< 0x00003000 */
15760 #define MDF_SADCR_SADMOD                    MDF_SADCR_SADMOD_Msk                    /*!<SAD working mode*/
15761 #define MDF_SADCR_SADMOD_0                  (0x1UL << MDF_SADCR_SADMOD_Pos)         /*!< 0x00001000 */
15762 #define MDF_SADCR_SADMOD_1                  (0x2UL << MDF_SADCR_SADMOD_Pos)         /*!< 0x00002000 */
15763 #define MDF_SADCR_SADACTIVE_Pos             (31U)
15764 #define MDF_SADCR_SADACTIVE_Msk             (0x1UL << MDF_SADCR_SADACTIVE_Pos)      /*!< 0x80000000 */
15765 #define MDF_SADCR_SADACTIVE                 MDF_SADCR_SADACTIVE_Msk                 /*!<SAD active flag*/
15766 
15767 /*******************  Bit definition for MDF/ADF_SADCFGR register  ********************/
15768 #define MDF_SADCFGR_SNTHR_Pos               (0U)
15769 #define MDF_SADCFGR_SNTHR_Msk               (0xFUL << MDF_SADCFGR_SNTHR_Pos)        /*!< 0x0000000F */
15770 #define MDF_SADCFGR_SNTHR                   MDF_SADCFGR_SNTHR_Msk                   /*!<Signal to noise threshold*/
15771 #define MDF_SADCFGR_SNTHR_0                 (0x1UL << MDF_SADCFGR_SNTHR_Pos)        /*!< 0x00000001 */
15772 #define MDF_SADCFGR_SNTHR_1                 (0x2UL << MDF_SADCFGR_SNTHR_Pos)        /*!< 0x00000002 */
15773 #define MDF_SADCFGR_SNTHR_2                 (0x4UL << MDF_SADCFGR_SNTHR_Pos)        /*!< 0x00000004 */
15774 #define MDF_SADCFGR_SNTHR_3                 (0x8UL << MDF_SADCFGR_SNTHR_Pos)        /*!< 0x00000008 */
15775 #define MDF_SADCFGR_ANSLP_Pos               (4U)
15776 #define MDF_SADCFGR_ANSLP_Msk               (0x7UL << MDF_SADCFGR_ANSLP_Pos)        /*!< 0x00000070 */
15777 #define MDF_SADCFGR_ANSLP                   MDF_SADCFGR_ANSLP_Msk                   /*!<Ambiant noise slope control*/
15778 #define MDF_SADCFGR_LFRNB_Pos               (8U)
15779 #define MDF_SADCFGR_LFRNB_Msk               (0x7UL << MDF_SADCFGR_LFRNB_Pos)        /*!< 0x00000700 */
15780 #define MDF_SADCFGR_LFRNB                   MDF_SADCFGR_LFRNB_Msk                   /*!<Number of learning frames*/
15781 #define MDF_SADCFGR_LFRNB_0                 (0x1UL << MDF_SADCFGR_LFRNB_Pos)        /*!< 0x00000100 */
15782 #define MDF_SADCFGR_LFRNB_1                 (0x2UL << MDF_SADCFGR_LFRNB_Pos)        /*!< 0x00000200 */
15783 #define MDF_SADCFGR_LFRNB_2                 (0x4UL << MDF_SADCFGR_LFRNB_Pos)        /*!< 0x00000400 */
15784 #define MDF_SADCFGR_HGOVR_Pos               (12U)
15785 #define MDF_SADCFGR_HGOVR_Msk               (0x7UL << MDF_SADCFGR_HGOVR_Pos)        /*!< 0x00007000 */
15786 #define MDF_SADCFGR_HGOVR                   MDF_SADCFGR_HGOVR_Msk                   /*!<Hangover time window*/
15787 #define MDF_SADCFGR_HGOVR_0                 (0x1UL << MDF_SADCFGR_HGOVR_Pos)        /*!< 0x00001000 */
15788 #define MDF_SADCFGR_HGOVR_1                 (0x2UL << MDF_SADCFGR_HGOVR_Pos)        /*!< 0x00002000 */
15789 #define MDF_SADCFGR_HGOVR_2                 (0x4UL << MDF_SADCFGR_HGOVR_Pos)        /*!< 0x00004000 */
15790 #define MDF_SADCFGR_ANMIN_Pos               (16U)
15791 #define MDF_SADCFGR_ANMIN_Msk               (0x1FFFUL << MDF_SADCFGR_ANMIN_Pos)     /*!< 0x1FFF0000 */
15792 #define MDF_SADCFGR_ANMIN                   MDF_SADCFGR_ANMIN_Msk                   /*!<Hangover time window*/
15793 
15794 /*******************  Bit definition for MDF/ADF_SADSDLVR register  ********************/
15795 #define MDF_SADSDLVR_SDLVL_Pos              (0U)
15796 #define MDF_SADSDLVR_SDLVL_Msk              (0x7FFFUL << MDF_SADSDLVR_SDLVL_Pos)    /*!< 0x00007FFF */
15797 #define MDF_SADSDLVR_SDLVL                  MDF_SADSDLVR_SDLVL_Msk                  /*!<Short term sound level*/
15798 
15799 /*******************  Bit definition for MDF/ADF_SADANLVR register  ********************/
15800 #define MDF_SADANLVR_ANLVL_Pos              (0U)
15801 #define MDF_SADANLVR_ANLVL_Msk              (0x7FFFUL << MDF_SADANLVR_ANLVL_Pos)    /*!< 0x00007FFF */
15802 #define MDF_SADANLVR_ANLVL                  MDF_SADANLVR_ANLVL_Msk                  /*!<Ambiant noise level estimation*/
15803 
15804 /*******************  Bit definition for MDF/ADF_SNPSDR register  ********************/
15805 #define MDF_SNPSDR_MCICDC_Pos               (0U)
15806 #define MDF_SNPSDR_MCICDC_Msk               (0x1FFUL << MDF_SNPSDR_MCICDC_Pos)      /*!< 0x000001FF */
15807 #define MDF_SNPSDR_MCICDC                   MDF_SNPSDR_MCICDC_Msk                   /*!<MCIC decimation counter*/
15808 #define MDF_SNPSDR_EXTSDR_Pos               (9U)
15809 #define MDF_SNPSDR_EXTSDR_Msk               (0x7FUL << MDF_SNPSDR_EXTSDR_Pos)       /*!< 0x0000FE00 */
15810 #define MDF_SNPSDR_EXTSDR                   MDF_SNPSDR_EXTSDR_Msk                   /*!<Extended data size*/
15811 #define MDF_SNPSDR_SDR_Pos                  (16U)
15812 #define MDF_SNPSDR_SDR_Msk                  (0xFFFFUL << MDF_SNPSDR_SDR_Pos)        /*!< 0xFFFF0000 */
15813 #define MDF_SNPSDR_SDR                      MDF_SNPSDR_SDR_Msk                      /*!<Extended data size*/
15814 
15815 /*******************  Bit definition for MDF/ADF_DFLTDR register  ********************/
15816 #define MDF_DFLTDR_DR_Pos                   (8U)
15817 #define MDF_DFLTDR_DR_Msk                   (0xFFFFFFUL << MDF_DFLTDR_DR_Pos)       /*!< 0xFFFFFF00 */
15818 #define MDF_DFLTDR_DR                       MDF_DFLTDR_DR_Msk                       /*!<MCIC decimation counter*/
15819 
15820 /******************************************************************************/
15821 /*                                                                            */
15822 /*                                    TIM                                     */
15823 /*                                                                            */
15824 /******************************************************************************/
15825 /*******************  Bit definition for TIM_CR1 register  ********************/
15826 #define TIM_CR1_CEN_Pos                     (0U)
15827 #define TIM_CR1_CEN_Msk                     (0x1UL << TIM_CR1_CEN_Pos)              /*!< 0x00000001 */
15828 #define TIM_CR1_CEN                         TIM_CR1_CEN_Msk                         /*!<Counter enable */
15829 #define TIM_CR1_UDIS_Pos                    (1U)
15830 #define TIM_CR1_UDIS_Msk                    (0x1UL << TIM_CR1_UDIS_Pos)             /*!< 0x00000002 */
15831 #define TIM_CR1_UDIS                        TIM_CR1_UDIS_Msk                        /*!<Update disable */
15832 #define TIM_CR1_URS_Pos                     (2U)
15833 #define TIM_CR1_URS_Msk                     (0x1UL << TIM_CR1_URS_Pos)              /*!< 0x00000004 */
15834 #define TIM_CR1_URS                         TIM_CR1_URS_Msk                         /*!<Update request source */
15835 #define TIM_CR1_OPM_Pos                     (3U)
15836 #define TIM_CR1_OPM_Msk                     (0x1UL << TIM_CR1_OPM_Pos)              /*!< 0x00000008 */
15837 #define TIM_CR1_OPM                         TIM_CR1_OPM_Msk                         /*!<One pulse mode */
15838 #define TIM_CR1_DIR_Pos                     (4U)
15839 #define TIM_CR1_DIR_Msk                     (0x1UL << TIM_CR1_DIR_Pos)              /*!< 0x00000010 */
15840 #define TIM_CR1_DIR                         TIM_CR1_DIR_Msk                         /*!<Direction */
15841 #define TIM_CR1_CMS_Pos                     (5U)
15842 #define TIM_CR1_CMS_Msk                     (0x3UL << TIM_CR1_CMS_Pos)              /*!< 0x00000060 */
15843 #define TIM_CR1_CMS                         TIM_CR1_CMS_Msk                         /*!<CMS[1:0] bits (Center-aligned mode selection) */
15844 #define TIM_CR1_CMS_0                       (0x1UL << TIM_CR1_CMS_Pos)              /*!< 0x00000020 */
15845 #define TIM_CR1_CMS_1                       (0x2UL << TIM_CR1_CMS_Pos)              /*!< 0x00000040 */
15846 #define TIM_CR1_ARPE_Pos                    (7U)
15847 #define TIM_CR1_ARPE_Msk                    (0x1UL << TIM_CR1_ARPE_Pos)             /*!< 0x00000080 */
15848 #define TIM_CR1_ARPE                        TIM_CR1_ARPE_Msk                        /*!<Auto-reload preload enable */
15849 #define TIM_CR1_CKD_Pos                     (8U)
15850 #define TIM_CR1_CKD_Msk                     (0x3UL << TIM_CR1_CKD_Pos)              /*!< 0x00000300 */
15851 #define TIM_CR1_CKD                         TIM_CR1_CKD_Msk                         /*!<CKD[1:0] bits (clock division) */
15852 #define TIM_CR1_CKD_0                       (0x1UL << TIM_CR1_CKD_Pos)              /*!< 0x00000100 */
15853 #define TIM_CR1_CKD_1                       (0x2UL << TIM_CR1_CKD_Pos)              /*!< 0x00000200 */
15854 #define TIM_CR1_UIFREMAP_Pos                (11U)
15855 #define TIM_CR1_UIFREMAP_Msk                (0x1UL << TIM_CR1_UIFREMAP_Pos)         /*!< 0x00000800 */
15856 #define TIM_CR1_UIFREMAP                    TIM_CR1_UIFREMAP_Msk                    /*!<Update interrupt flag remap */
15857 #define TIM_CR1_DITHEN_Pos                  (12U)
15858 #define TIM_CR1_DITHEN_Msk                  (0x1UL << TIM_CR1_DITHEN_Pos)           /*!< 0x00001000 */
15859 #define TIM_CR1_DITHEN                      TIM_CR1_DITHEN_Msk                      /*!<Dithering enable */
15860 
15861 /*******************  Bit definition for TIM_CR2 register  ********************/
15862 #define TIM_CR2_CCPC_Pos                    (0U)
15863 #define TIM_CR2_CCPC_Msk                    (0x1UL << TIM_CR2_CCPC_Pos)             /*!< 0x00000001 */
15864 #define TIM_CR2_CCPC                        TIM_CR2_CCPC_Msk                        /*!<Capture/Compare Preloaded Control */
15865 #define TIM_CR2_CCUS_Pos                    (2U)
15866 #define TIM_CR2_CCUS_Msk                    (0x1UL << TIM_CR2_CCUS_Pos)             /*!< 0x00000004 */
15867 #define TIM_CR2_CCUS                        TIM_CR2_CCUS_Msk                        /*!<Capture/Compare Control Update Selection */
15868 #define TIM_CR2_CCDS_Pos                    (3U)
15869 #define TIM_CR2_CCDS_Msk                    (0x1UL << TIM_CR2_CCDS_Pos)             /*!< 0x00000008 */
15870 #define TIM_CR2_CCDS                        TIM_CR2_CCDS_Msk                        /*!<Capture/Compare DMA Selection */
15871 #define TIM_CR2_MMS_Pos                     (4U)
15872 #define TIM_CR2_MMS_Msk                     (0x200007UL << TIM_CR2_MMS_Pos)         /*!< 0x02000070 */
15873 #define TIM_CR2_MMS                         TIM_CR2_MMS_Msk                         /*!<MMS[3:0] bits (Master Mode Selection) */
15874 #define TIM_CR2_MMS_0                       (0x000001UL << TIM_CR2_MMS_Pos)         /*!< 0x00000010 */
15875 #define TIM_CR2_MMS_1                       (0x000002UL << TIM_CR2_MMS_Pos)         /*!< 0x00000020 */
15876 #define TIM_CR2_MMS_2                       (0x000004UL << TIM_CR2_MMS_Pos)         /*!< 0x00000040 */
15877 #define TIM_CR2_MMS_3                       (0x200000UL << TIM_CR2_MMS_Pos)         /*!< 0x02000000 */
15878 #define TIM_CR2_TI1S_Pos                    (7U)
15879 #define TIM_CR2_TI1S_Msk                    (0x1UL << TIM_CR2_TI1S_Pos)             /*!< 0x00000080 */
15880 #define TIM_CR2_TI1S                        TIM_CR2_TI1S_Msk                        /*!<TI1 Selection */
15881 #define TIM_CR2_OIS1_Pos                    (8U)
15882 #define TIM_CR2_OIS1_Msk                    (0x1UL << TIM_CR2_OIS1_Pos)             /*!< 0x00000100 */
15883 #define TIM_CR2_OIS1                        TIM_CR2_OIS1_Msk                        /*!<Output Idle state 1 (OC1 output) */
15884 #define TIM_CR2_OIS1N_Pos                   (9U)
15885 #define TIM_CR2_OIS1N_Msk                   (0x1UL << TIM_CR2_OIS1N_Pos)            /*!< 0x00000200 */
15886 #define TIM_CR2_OIS1N                       TIM_CR2_OIS1N_Msk                       /*!<Output Idle state 1 (OC1N output) */
15887 #define TIM_CR2_OIS2_Pos                    (10U)
15888 #define TIM_CR2_OIS2_Msk                    (0x1UL << TIM_CR2_OIS2_Pos)             /*!< 0x00000400 */
15889 #define TIM_CR2_OIS2                        TIM_CR2_OIS2_Msk                        /*!<Output Idle state 2 (OC2 output) */
15890 #define TIM_CR2_OIS2N_Pos                   (11U)
15891 #define TIM_CR2_OIS2N_Msk                   (0x1UL << TIM_CR2_OIS2N_Pos)            /*!< 0x00000800 */
15892 #define TIM_CR2_OIS2N                       TIM_CR2_OIS2N_Msk                       /*!<Output Idle state 2 (OC2N output) */
15893 #define TIM_CR2_OIS3_Pos                    (12U)
15894 #define TIM_CR2_OIS3_Msk                    (0x1UL << TIM_CR2_OIS3_Pos)             /*!< 0x00001000 */
15895 #define TIM_CR2_OIS3                        TIM_CR2_OIS3_Msk                        /*!<Output Idle state 3 (OC3 output) */
15896 #define TIM_CR2_OIS3N_Pos                   (13U)
15897 #define TIM_CR2_OIS3N_Msk                   (0x1UL << TIM_CR2_OIS3N_Pos)            /*!< 0x00002000 */
15898 #define TIM_CR2_OIS3N                       TIM_CR2_OIS3N_Msk                       /*!<Output Idle state 3 (OC3N output) */
15899 #define TIM_CR2_OIS4_Pos                    (14U)
15900 #define TIM_CR2_OIS4_Msk                    (0x1UL << TIM_CR2_OIS4_Pos)             /*!< 0x00004000 */
15901 #define TIM_CR2_OIS4                        TIM_CR2_OIS4_Msk                        /*!<Output Idle state 4 (OC4 output) */
15902 #define TIM_CR2_OIS4N_Pos                   (15U)
15903 #define TIM_CR2_OIS4N_Msk                   (0x1UL << TIM_CR2_OIS4N_Pos)            /*!< 0x00008000 */
15904 #define TIM_CR2_OIS4N                       TIM_CR2_OIS4N_Msk                       /*!<Output Idle state 4 (OC4N output) */
15905 #define TIM_CR2_OIS5_Pos                    (16U)
15906 #define TIM_CR2_OIS5_Msk                    (0x1UL << TIM_CR2_OIS5_Pos)             /*!< 0x00010000 */
15907 #define TIM_CR2_OIS5                        TIM_CR2_OIS5_Msk                        /*!<Output Idle state 5 (OC5 output) */
15908 #define TIM_CR2_OIS6_Pos                    (18U)
15909 #define TIM_CR2_OIS6_Msk                    (0x1UL << TIM_CR2_OIS6_Pos)             /*!< 0x00040000 */
15910 #define TIM_CR2_OIS6                        TIM_CR2_OIS6_Msk                        /*!<Output Idle state 6 (OC6 output) */
15911 #define TIM_CR2_MMS2_Pos                    (20U)
15912 #define TIM_CR2_MMS2_Msk                    (0xFUL << TIM_CR2_MMS2_Pos)             /*!< 0x00F00000 */
15913 #define TIM_CR2_MMS2                        TIM_CR2_MMS2_Msk                        /*!<MMS[2:0] bits (Master Mode Selection) */
15914 #define TIM_CR2_MMS2_0                      (0x1UL << TIM_CR2_MMS2_Pos)             /*!< 0x00100000 */
15915 #define TIM_CR2_MMS2_1                      (0x2UL << TIM_CR2_MMS2_Pos)             /*!< 0x00200000 */
15916 #define TIM_CR2_MMS2_2                      (0x4UL << TIM_CR2_MMS2_Pos)             /*!< 0x00400000 */
15917 #define TIM_CR2_MMS2_3                      (0x8UL << TIM_CR2_MMS2_Pos)             /*!< 0x00800000 */
15918 
15919 /*******************  Bit definition for TIM_SMCR register  *******************/
15920 #define TIM_SMCR_SMS_Pos                    (0U)
15921 #define TIM_SMCR_SMS_Msk                    (0x10007UL << TIM_SMCR_SMS_Pos)         /*!< 0x00010007 */
15922 #define TIM_SMCR_SMS                        TIM_SMCR_SMS_Msk                        /*!<SMS[2:0] bits (Slave mode selection) */
15923 #define TIM_SMCR_SMS_0                      (0x00001UL << TIM_SMCR_SMS_Pos)         /*!< 0x00000001 */
15924 #define TIM_SMCR_SMS_1                      (0x00002UL << TIM_SMCR_SMS_Pos)         /*!< 0x00000002 */
15925 #define TIM_SMCR_SMS_2                      (0x00004UL << TIM_SMCR_SMS_Pos)         /*!< 0x00000004 */
15926 #define TIM_SMCR_SMS_3                      (0x10000UL << TIM_SMCR_SMS_Pos)         /*!< 0x00010000 */
15927 #define TIM_SMCR_OCCS_Pos                   (3U)
15928 #define TIM_SMCR_OCCS_Msk                   (0x1UL << TIM_SMCR_OCCS_Pos)            /*!< 0x00000008 */
15929 #define TIM_SMCR_OCCS                       TIM_SMCR_OCCS_Msk                       /*!< OCREF clear selection */
15930 #define TIM_SMCR_TS_Pos                     (4U)
15931 #define TIM_SMCR_TS_Msk                     (0x30007UL << TIM_SMCR_TS_Pos)          /*!< 0x00300070 */
15932 #define TIM_SMCR_TS                         TIM_SMCR_TS_Msk                         /*!<TS[2:0] bits (Trigger selection) */
15933 #define TIM_SMCR_TS_0                       (0x00001UL << TIM_SMCR_TS_Pos)          /*!< 0x00000010 */
15934 #define TIM_SMCR_TS_1                       (0x00002UL << TIM_SMCR_TS_Pos)          /*!< 0x00000020 */
15935 #define TIM_SMCR_TS_2                       (0x00004UL << TIM_SMCR_TS_Pos)          /*!< 0x00000040 */
15936 #define TIM_SMCR_TS_3                       (0x10000UL << TIM_SMCR_TS_Pos)          /*!< 0x00100000 */
15937 #define TIM_SMCR_TS_4                       (0x20000UL << TIM_SMCR_TS_Pos)          /*!< 0x00200000 */
15938 #define TIM_SMCR_MSM_Pos                    (7U)
15939 #define TIM_SMCR_MSM_Msk                    (0x1UL << TIM_SMCR_MSM_Pos)             /*!< 0x00000080 */
15940 #define TIM_SMCR_MSM                        TIM_SMCR_MSM_Msk                        /*!<Master/slave mode */
15941 #define TIM_SMCR_ETF_Pos                    (8U)
15942 #define TIM_SMCR_ETF_Msk                    (0xFUL << TIM_SMCR_ETF_Pos)             /*!< 0x00000F00 */
15943 #define TIM_SMCR_ETF                        TIM_SMCR_ETF_Msk                        /*!<ETF[3:0] bits (External trigger filter) */
15944 #define TIM_SMCR_ETF_0                      (0x1UL << TIM_SMCR_ETF_Pos)             /*!< 0x00000100 */
15945 #define TIM_SMCR_ETF_1                      (0x2UL << TIM_SMCR_ETF_Pos)             /*!< 0x00000200 */
15946 #define TIM_SMCR_ETF_2                      (0x4UL << TIM_SMCR_ETF_Pos)             /*!< 0x00000400 */
15947 #define TIM_SMCR_ETF_3                      (0x8UL << TIM_SMCR_ETF_Pos)             /*!< 0x00000800 */
15948 #define TIM_SMCR_ETPS_Pos                   (12U)
15949 #define TIM_SMCR_ETPS_Msk                   (0x3UL << TIM_SMCR_ETPS_Pos)            /*!< 0x00003000 */
15950 #define TIM_SMCR_ETPS                       TIM_SMCR_ETPS_Msk                       /*!<ETPS[1:0] bits (External trigger prescaler) */
15951 #define TIM_SMCR_ETPS_0                     (0x1UL << TIM_SMCR_ETPS_Pos)            /*!< 0x00001000 */
15952 #define TIM_SMCR_ETPS_1                     (0x2UL << TIM_SMCR_ETPS_Pos)            /*!< 0x00002000 */
15953 #define TIM_SMCR_ECE_Pos                    (14U)
15954 #define TIM_SMCR_ECE_Msk                    (0x1UL << TIM_SMCR_ECE_Pos)             /*!< 0x00004000 */
15955 #define TIM_SMCR_ECE                        TIM_SMCR_ECE_Msk                        /*!<External clock enable */
15956 #define TIM_SMCR_ETP_Pos                    (15U)
15957 #define TIM_SMCR_ETP_Msk                    (0x1UL << TIM_SMCR_ETP_Pos)             /*!< 0x00008000 */
15958 #define TIM_SMCR_ETP                        TIM_SMCR_ETP_Msk                        /*!<External trigger polarity */
15959 #define TIM_SMCR_SMSPE_Pos                  (24U)
15960 #define TIM_SMCR_SMSPE_Msk                  (0x1UL << TIM_SMCR_SMSPE_Pos)           /*!< 0x02000000 */
15961 #define TIM_SMCR_SMSPE                      TIM_SMCR_SMSPE_Msk                      /*!<SMS preload enable */
15962 #define TIM_SMCR_SMSPS_Pos                  (25U)
15963 #define TIM_SMCR_SMSPS_Msk                  (0x1UL << TIM_SMCR_SMSPS_Pos)           /*!< 0x04000000 */
15964 #define TIM_SMCR_SMSPS                      TIM_SMCR_SMSPS_Msk                      /*!<SMS preload source */
15965 
15966 /*******************  Bit definition for TIM_DIER register  *******************/
15967 #define TIM_DIER_UIE_Pos                    (0U)
15968 #define TIM_DIER_UIE_Msk                    (0x1UL << TIM_DIER_UIE_Pos)             /*!< 0x00000001 */
15969 #define TIM_DIER_UIE                        TIM_DIER_UIE_Msk                        /*!<Update interrupt enable */
15970 #define TIM_DIER_CC1IE_Pos                  (1U)
15971 #define TIM_DIER_CC1IE_Msk                  (0x1UL << TIM_DIER_CC1IE_Pos)           /*!< 0x00000002 */
15972 #define TIM_DIER_CC1IE                      TIM_DIER_CC1IE_Msk                      /*!<Capture/Compare 1 interrupt enable */
15973 #define TIM_DIER_CC2IE_Pos                  (2U)
15974 #define TIM_DIER_CC2IE_Msk                  (0x1UL << TIM_DIER_CC2IE_Pos)           /*!< 0x00000004 */
15975 #define TIM_DIER_CC2IE                      TIM_DIER_CC2IE_Msk                      /*!<Capture/Compare 2 interrupt enable */
15976 #define TIM_DIER_CC3IE_Pos                  (3U)
15977 #define TIM_DIER_CC3IE_Msk                  (0x1UL << TIM_DIER_CC3IE_Pos)           /*!< 0x00000008 */
15978 #define TIM_DIER_CC3IE                      TIM_DIER_CC3IE_Msk                      /*!<Capture/Compare 3 interrupt enable */
15979 #define TIM_DIER_CC4IE_Pos                  (4U)
15980 #define TIM_DIER_CC4IE_Msk                  (0x1UL << TIM_DIER_CC4IE_Pos)           /*!< 0x00000010 */
15981 #define TIM_DIER_CC4IE                      TIM_DIER_CC4IE_Msk                      /*!<Capture/Compare 4 interrupt enable */
15982 #define TIM_DIER_COMIE_Pos                  (5U)
15983 #define TIM_DIER_COMIE_Msk                  (0x1UL << TIM_DIER_COMIE_Pos)           /*!< 0x00000020 */
15984 #define TIM_DIER_COMIE                      TIM_DIER_COMIE_Msk                      /*!<COM interrupt enable */
15985 #define TIM_DIER_TIE_Pos                    (6U)
15986 #define TIM_DIER_TIE_Msk                    (0x1UL << TIM_DIER_TIE_Pos)             /*!< 0x00000040 */
15987 #define TIM_DIER_TIE                        TIM_DIER_TIE_Msk                        /*!<Trigger interrupt enable */
15988 #define TIM_DIER_BIE_Pos                    (7U)
15989 #define TIM_DIER_BIE_Msk                    (0x1UL << TIM_DIER_BIE_Pos)             /*!< 0x00000080 */
15990 #define TIM_DIER_BIE                        TIM_DIER_BIE_Msk                        /*!<Break interrupt enable */
15991 #define TIM_DIER_UDE_Pos                    (8U)
15992 #define TIM_DIER_UDE_Msk                    (0x1UL << TIM_DIER_UDE_Pos)             /*!< 0x00000100 */
15993 #define TIM_DIER_UDE                        TIM_DIER_UDE_Msk                        /*!<Update DMA request enable */
15994 #define TIM_DIER_CC1DE_Pos                  (9U)
15995 #define TIM_DIER_CC1DE_Msk                  (0x1UL << TIM_DIER_CC1DE_Pos)           /*!< 0x00000200 */
15996 #define TIM_DIER_CC1DE                      TIM_DIER_CC1DE_Msk                      /*!<Capture/Compare 1 DMA request enable */
15997 #define TIM_DIER_CC2DE_Pos                  (10U)
15998 #define TIM_DIER_CC2DE_Msk                  (0x1UL << TIM_DIER_CC2DE_Pos)           /*!< 0x00000400 */
15999 #define TIM_DIER_CC2DE                      TIM_DIER_CC2DE_Msk                      /*!<Capture/Compare 2 DMA request enable */
16000 #define TIM_DIER_CC3DE_Pos                  (11U)
16001 #define TIM_DIER_CC3DE_Msk                  (0x1UL << TIM_DIER_CC3DE_Pos)           /*!< 0x00000800 */
16002 #define TIM_DIER_CC3DE                      TIM_DIER_CC3DE_Msk                      /*!<Capture/Compare 3 DMA request enable */
16003 #define TIM_DIER_CC4DE_Pos                  (12U)
16004 #define TIM_DIER_CC4DE_Msk                  (0x1UL << TIM_DIER_CC4DE_Pos)           /*!< 0x00001000 */
16005 #define TIM_DIER_CC4DE                      TIM_DIER_CC4DE_Msk                      /*!<Capture/Compare 4 DMA request enable */
16006 #define TIM_DIER_COMDE_Pos                  (13U)
16007 #define TIM_DIER_COMDE_Msk                  (0x1UL << TIM_DIER_COMDE_Pos)           /*!< 0x00002000 */
16008 #define TIM_DIER_COMDE                      TIM_DIER_COMDE_Msk                      /*!<COM DMA request enable */
16009 #define TIM_DIER_TDE_Pos                    (14U)
16010 #define TIM_DIER_TDE_Msk                    (0x1UL << TIM_DIER_TDE_Pos)             /*!< 0x00004000 */
16011 #define TIM_DIER_TDE                        TIM_DIER_TDE_Msk                        /*!<Trigger DMA request enable */
16012 #define TIM_DIER_IDXIE_Pos                  (20U)
16013 #define TIM_DIER_IDXIE_Msk                  (0x1UL << TIM_DIER_IDXIE_Pos)           /*!< 0x00100000 */
16014 #define TIM_DIER_IDXIE                      TIM_DIER_IDXIE_Msk                      /*!<Encoder index interrupt enable */
16015 #define TIM_DIER_DIRIE_Pos                  (21U)
16016 #define TIM_DIER_DIRIE_Msk                  (0x1UL << TIM_DIER_DIRIE_Pos)           /*!< 0x00200000 */
16017 #define TIM_DIER_DIRIE                      TIM_DIER_DIRIE_Msk                      /*!<Encoder direction change interrupt enable */
16018 #define TIM_DIER_IERRIE_Pos                 (22U)
16019 #define TIM_DIER_IERRIE_Msk                 (0x1UL << TIM_DIER_IERRIE_Pos)          /*!< 0x00400000 */
16020 #define TIM_DIER_IERRIE                     TIM_DIER_IERRIE_Msk                     /*!<Encoder index error enable */
16021 #define TIM_DIER_TERRIE_Pos                 (23U)
16022 #define TIM_DIER_TERRIE_Msk                 (0x1UL << TIM_DIER_TERRIE_Pos)          /*!< 0x00800000 */
16023 #define TIM_DIER_TERRIE                     TIM_DIER_TERRIE_Msk                     /*!<Encoder transition error enable */
16024 
16025 /********************  Bit definition for TIM_SR register  ********************/
16026 #define TIM_SR_UIF_Pos                      (0U)
16027 #define TIM_SR_UIF_Msk                      (0x1UL << TIM_SR_UIF_Pos)               /*!< 0x00000001 */
16028 #define TIM_SR_UIF                          TIM_SR_UIF_Msk                          /*!<Update interrupt Flag */
16029 #define TIM_SR_CC1IF_Pos                    (1U)
16030 #define TIM_SR_CC1IF_Msk                    (0x1UL << TIM_SR_CC1IF_Pos)             /*!< 0x00000002 */
16031 #define TIM_SR_CC1IF                        TIM_SR_CC1IF_Msk                        /*!<Capture/Compare 1 interrupt Flag */
16032 #define TIM_SR_CC2IF_Pos                    (2U)
16033 #define TIM_SR_CC2IF_Msk                    (0x1UL << TIM_SR_CC2IF_Pos)             /*!< 0x00000004 */
16034 #define TIM_SR_CC2IF                        TIM_SR_CC2IF_Msk                        /*!<Capture/Compare 2 interrupt Flag */
16035 #define TIM_SR_CC3IF_Pos                    (3U)
16036 #define TIM_SR_CC3IF_Msk                    (0x1UL << TIM_SR_CC3IF_Pos)             /*!< 0x00000008 */
16037 #define TIM_SR_CC3IF                        TIM_SR_CC3IF_Msk                        /*!<Capture/Compare 3 interrupt Flag */
16038 #define TIM_SR_CC4IF_Pos                    (4U)
16039 #define TIM_SR_CC4IF_Msk                    (0x1UL << TIM_SR_CC4IF_Pos)             /*!< 0x00000010 */
16040 #define TIM_SR_CC4IF                        TIM_SR_CC4IF_Msk                        /*!<Capture/Compare 4 interrupt Flag */
16041 #define TIM_SR_COMIF_Pos                    (5U)
16042 #define TIM_SR_COMIF_Msk                    (0x1UL << TIM_SR_COMIF_Pos)             /*!< 0x00000020 */
16043 #define TIM_SR_COMIF                        TIM_SR_COMIF_Msk                        /*!<COM interrupt Flag */
16044 #define TIM_SR_TIF_Pos                      (6U)
16045 #define TIM_SR_TIF_Msk                      (0x1UL << TIM_SR_TIF_Pos)               /*!< 0x00000040 */
16046 #define TIM_SR_TIF                          TIM_SR_TIF_Msk                          /*!<Trigger interrupt Flag */
16047 #define TIM_SR_BIF_Pos                      (7U)
16048 #define TIM_SR_BIF_Msk                      (0x1UL << TIM_SR_BIF_Pos)               /*!< 0x00000080 */
16049 #define TIM_SR_BIF                          TIM_SR_BIF_Msk                          /*!<Break interrupt Flag */
16050 #define TIM_SR_B2IF_Pos                     (8U)
16051 #define TIM_SR_B2IF_Msk                     (0x1UL << TIM_SR_B2IF_Pos)              /*!< 0x00000100 */
16052 #define TIM_SR_B2IF                         TIM_SR_B2IF_Msk                         /*!<Break 2 interrupt Flag */
16053 #define TIM_SR_CC1OF_Pos                    (9U)
16054 #define TIM_SR_CC1OF_Msk                    (0x1UL << TIM_SR_CC1OF_Pos)             /*!< 0x00000200 */
16055 #define TIM_SR_CC1OF                        TIM_SR_CC1OF_Msk                        /*!<Capture/Compare 1 Overcapture Flag */
16056 #define TIM_SR_CC2OF_Pos                    (10U)
16057 #define TIM_SR_CC2OF_Msk                    (0x1UL << TIM_SR_CC2OF_Pos)             /*!< 0x00000400 */
16058 #define TIM_SR_CC2OF                        TIM_SR_CC2OF_Msk                        /*!<Capture/Compare 2 Overcapture Flag */
16059 #define TIM_SR_CC3OF_Pos                    (11U)
16060 #define TIM_SR_CC3OF_Msk                    (0x1UL << TIM_SR_CC3OF_Pos)             /*!< 0x00000800 */
16061 #define TIM_SR_CC3OF                        TIM_SR_CC3OF_Msk                        /*!<Capture/Compare 3 Overcapture Flag */
16062 #define TIM_SR_CC4OF_Pos                    (12U)
16063 #define TIM_SR_CC4OF_Msk                    (0x1UL << TIM_SR_CC4OF_Pos)             /*!< 0x00001000 */
16064 #define TIM_SR_CC4OF                        TIM_SR_CC4OF_Msk                        /*!<Capture/Compare 4 Overcapture Flag */
16065 #define TIM_SR_SBIF_Pos                     (13U)
16066 #define TIM_SR_SBIF_Msk                     (0x1UL << TIM_SR_SBIF_Pos)              /*!< 0x00002000 */
16067 #define TIM_SR_SBIF                         TIM_SR_SBIF_Msk                         /*!<System Break interrupt Flag */
16068 #define TIM_SR_CC5IF_Pos                    (16U)
16069 #define TIM_SR_CC5IF_Msk                    (0x1UL << TIM_SR_CC5IF_Pos)             /*!< 0x00010000 */
16070 #define TIM_SR_CC5IF                        TIM_SR_CC5IF_Msk                        /*!<Capture/Compare 5 interrupt Flag */
16071 #define TIM_SR_CC6IF_Pos                    (17U)
16072 #define TIM_SR_CC6IF_Msk                    (0x1UL << TIM_SR_CC6IF_Pos)             /*!< 0x00020000 */
16073 #define TIM_SR_CC6IF                        TIM_SR_CC6IF_Msk                        /*!<Capture/Compare 6 interrupt Flag */
16074 #define TIM_SR_IDXF_Pos                     (20U)
16075 #define TIM_SR_IDXF_Msk                     (0x1UL << TIM_SR_IDXF_Pos)              /*!< 0x00100000 */
16076 #define TIM_SR_IDXF                         TIM_SR_IDXF_Msk                         /*!<Encoder index interrupt flag */
16077 #define TIM_SR_DIRF_Pos                     (21U)
16078 #define TIM_SR_DIRF_Msk                     (0x1UL << TIM_SR_DIRF_Pos)              /*!< 0x00200000 */
16079 #define TIM_SR_DIRF                         TIM_SR_DIRF_Msk                         /*!<Encoder direction change interrupt flag */
16080 #define TIM_SR_IERRF_Pos                    (22U)
16081 #define TIM_SR_IERRF_Msk                    (0x1UL << TIM_SR_IERRF_Pos)             /*!< 0x00400000 */
16082 #define TIM_SR_IERRF                        TIM_SR_IERRF_Msk                        /*!<Encoder index error flag */
16083 #define TIM_SR_TERRF_Pos                    (23U)
16084 #define TIM_SR_TERRF_Msk                    (0x1UL << TIM_SR_TERRF_Pos)             /*!< 0x00800000 */
16085 #define TIM_SR_TERRF                        TIM_SR_TERRF_Msk                        /*!<Encoder transition error flag */
16086 
16087 /*******************  Bit definition for TIM_EGR register  ********************/
16088 #define TIM_EGR_UG_Pos                      (0U)
16089 #define TIM_EGR_UG_Msk                      (0x1UL << TIM_EGR_UG_Pos)               /*!< 0x00000001 */
16090 #define TIM_EGR_UG                          TIM_EGR_UG_Msk                          /*!<Update Generation */
16091 #define TIM_EGR_CC1G_Pos                    (1U)
16092 #define TIM_EGR_CC1G_Msk                    (0x1UL << TIM_EGR_CC1G_Pos)             /*!< 0x00000002 */
16093 #define TIM_EGR_CC1G                        TIM_EGR_CC1G_Msk                        /*!<Capture/Compare 1 Generation */
16094 #define TIM_EGR_CC2G_Pos                    (2U)
16095 #define TIM_EGR_CC2G_Msk                    (0x1UL << TIM_EGR_CC2G_Pos)             /*!< 0x00000004 */
16096 #define TIM_EGR_CC2G                        TIM_EGR_CC2G_Msk                        /*!<Capture/Compare 2 Generation */
16097 #define TIM_EGR_CC3G_Pos                    (3U)
16098 #define TIM_EGR_CC3G_Msk                    (0x1UL << TIM_EGR_CC3G_Pos)             /*!< 0x00000008 */
16099 #define TIM_EGR_CC3G                        TIM_EGR_CC3G_Msk                        /*!<Capture/Compare 3 Generation */
16100 #define TIM_EGR_CC4G_Pos                    (4U)
16101 #define TIM_EGR_CC4G_Msk                    (0x1UL << TIM_EGR_CC4G_Pos)             /*!< 0x00000010 */
16102 #define TIM_EGR_CC4G                        TIM_EGR_CC4G_Msk                        /*!<Capture/Compare 4 Generation */
16103 #define TIM_EGR_COMG_Pos                    (5U)
16104 #define TIM_EGR_COMG_Msk                    (0x1UL << TIM_EGR_COMG_Pos)             /*!< 0x00000020 */
16105 #define TIM_EGR_COMG                        TIM_EGR_COMG_Msk                        /*!<Capture/Compare Control Update Generation */
16106 #define TIM_EGR_TG_Pos                      (6U)
16107 #define TIM_EGR_TG_Msk                      (0x1UL << TIM_EGR_TG_Pos)               /*!< 0x00000040 */
16108 #define TIM_EGR_TG                          TIM_EGR_TG_Msk                          /*!<Trigger Generation */
16109 #define TIM_EGR_BG_Pos                      (7U)
16110 #define TIM_EGR_BG_Msk                      (0x1UL << TIM_EGR_BG_Pos)               /*!< 0x00000080 */
16111 #define TIM_EGR_BG                          TIM_EGR_BG_Msk                          /*!<Break Generation */
16112 #define TIM_EGR_B2G_Pos                     (8U)
16113 #define TIM_EGR_B2G_Msk                     (0x1UL << TIM_EGR_B2G_Pos)              /*!< 0x00000100 */
16114 #define TIM_EGR_B2G                         TIM_EGR_B2G_Msk                         /*!<Break 2 Generation */
16115 
16116 /******************  Bit definition for TIM_CCMR1 register  *******************/
16117 #define TIM_CCMR1_CC1S_Pos                  (0U)
16118 #define TIM_CCMR1_CC1S_Msk                  (0x3UL << TIM_CCMR1_CC1S_Pos)           /*!< 0x00000003 */
16119 #define TIM_CCMR1_CC1S                      TIM_CCMR1_CC1S_Msk                      /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
16120 #define TIM_CCMR1_CC1S_0                    (0x1UL << TIM_CCMR1_CC1S_Pos)           /*!< 0x00000001 */
16121 #define TIM_CCMR1_CC1S_1                    (0x2UL << TIM_CCMR1_CC1S_Pos)           /*!< 0x00000002 */
16122 #define TIM_CCMR1_OC1FE_Pos                 (2U)
16123 #define TIM_CCMR1_OC1FE_Msk                 (0x1UL << TIM_CCMR1_OC1FE_Pos)          /*!< 0x00000004 */
16124 #define TIM_CCMR1_OC1FE                     TIM_CCMR1_OC1FE_Msk                     /*!<Output Compare 1 Fast enable */
16125 #define TIM_CCMR1_OC1PE_Pos                 (3U)
16126 #define TIM_CCMR1_OC1PE_Msk                 (0x1UL << TIM_CCMR1_OC1PE_Pos)          /*!< 0x00000008 */
16127 #define TIM_CCMR1_OC1PE                     TIM_CCMR1_OC1PE_Msk                     /*!<Output Compare 1 Preload enable */
16128 #define TIM_CCMR1_OC1M_Pos                  (4U)
16129 #define TIM_CCMR1_OC1M_Msk                  (0x1007UL << TIM_CCMR1_OC1M_Pos)        /*!< 0x00010070 */
16130 #define TIM_CCMR1_OC1M                      TIM_CCMR1_OC1M_Msk                      /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
16131 #define TIM_CCMR1_OC1M_0                    (0x0001UL << TIM_CCMR1_OC1M_Pos)        /*!< 0x00000010 */
16132 #define TIM_CCMR1_OC1M_1                    (0x0002UL << TIM_CCMR1_OC1M_Pos)        /*!< 0x00000020 */
16133 #define TIM_CCMR1_OC1M_2                    (0x0004UL << TIM_CCMR1_OC1M_Pos)        /*!< 0x00000040 */
16134 #define TIM_CCMR1_OC1M_3                    (0x1000UL << TIM_CCMR1_OC1M_Pos)        /*!< 0x00010000 */
16135 #define TIM_CCMR1_OC1CE_Pos                 (7U)
16136 #define TIM_CCMR1_OC1CE_Msk                 (0x1UL << TIM_CCMR1_OC1CE_Pos)          /*!< 0x00000080 */
16137 #define TIM_CCMR1_OC1CE                     TIM_CCMR1_OC1CE_Msk                     /*!<Output Compare 1 Clear Enable */
16138 #define TIM_CCMR1_CC2S_Pos                  (8U)
16139 #define TIM_CCMR1_CC2S_Msk                  (0x3UL << TIM_CCMR1_CC2S_Pos)           /*!< 0x00000300 */
16140 #define TIM_CCMR1_CC2S                      TIM_CCMR1_CC2S_Msk                      /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
16141 #define TIM_CCMR1_CC2S_0                    (0x1UL << TIM_CCMR1_CC2S_Pos)           /*!< 0x00000100 */
16142 #define TIM_CCMR1_CC2S_1                    (0x2UL << TIM_CCMR1_CC2S_Pos)           /*!< 0x00000200 */
16143 #define TIM_CCMR1_OC2FE_Pos                 (10U)
16144 #define TIM_CCMR1_OC2FE_Msk                 (0x1UL << TIM_CCMR1_OC2FE_Pos)          /*!< 0x00000400 */
16145 #define TIM_CCMR1_OC2FE                     TIM_CCMR1_OC2FE_Msk                     /*!<Output Compare 2 Fast enable */
16146 #define TIM_CCMR1_OC2PE_Pos                 (11U)
16147 #define TIM_CCMR1_OC2PE_Msk                 (0x1UL << TIM_CCMR1_OC2PE_Pos)          /*!< 0x00000800 */
16148 #define TIM_CCMR1_OC2PE                     TIM_CCMR1_OC2PE_Msk                     /*!<Output Compare 2 Preload enable */
16149 #define TIM_CCMR1_OC2M_Pos                  (12U)
16150 #define TIM_CCMR1_OC2M_Msk                  (0x1007UL << TIM_CCMR1_OC2M_Pos)        /*!< 0x01007000 */
16151 #define TIM_CCMR1_OC2M                      TIM_CCMR1_OC2M_Msk                      /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
16152 #define TIM_CCMR1_OC2M_0                    (0x0001UL << TIM_CCMR1_OC2M_Pos)        /*!< 0x00001000 */
16153 #define TIM_CCMR1_OC2M_1                    (0x0002UL << TIM_CCMR1_OC2M_Pos)        /*!< 0x00002000 */
16154 #define TIM_CCMR1_OC2M_2                    (0x0004UL << TIM_CCMR1_OC2M_Pos)        /*!< 0x00004000 */
16155 #define TIM_CCMR1_OC2M_3                    (0x1000UL << TIM_CCMR1_OC2M_Pos)        /*!< 0x01000000 */
16156 #define TIM_CCMR1_OC2CE_Pos                 (15U)
16157 #define TIM_CCMR1_OC2CE_Msk                 (0x1UL << TIM_CCMR1_OC2CE_Pos)          /*!< 0x00008000 */
16158 #define TIM_CCMR1_OC2CE                     TIM_CCMR1_OC2CE_Msk                     /*!<Output Compare 2 Clear Enable */
16159 
16160 /*----------------------------------------------------------------------------*/
16161 #define TIM_CCMR1_IC1PSC_Pos                (2U)
16162 #define TIM_CCMR1_IC1PSC_Msk                (0x3UL << TIM_CCMR1_IC1PSC_Pos)         /*!< 0x0000000C */
16163 #define TIM_CCMR1_IC1PSC                    TIM_CCMR1_IC1PSC_Msk                    /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
16164 #define TIM_CCMR1_IC1PSC_0                  (0x1UL << TIM_CCMR1_IC1PSC_Pos)         /*!< 0x00000004 */
16165 #define TIM_CCMR1_IC1PSC_1                  (0x2UL << TIM_CCMR1_IC1PSC_Pos)         /*!< 0x00000008 */
16166 #define TIM_CCMR1_IC1F_Pos                  (4U)
16167 #define TIM_CCMR1_IC1F_Msk                  (0xFUL << TIM_CCMR1_IC1F_Pos)           /*!< 0x000000F0 */
16168 #define TIM_CCMR1_IC1F                      TIM_CCMR1_IC1F_Msk                      /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
16169 #define TIM_CCMR1_IC1F_0                    (0x1UL << TIM_CCMR1_IC1F_Pos)           /*!< 0x00000010 */
16170 #define TIM_CCMR1_IC1F_1                    (0x2UL << TIM_CCMR1_IC1F_Pos)           /*!< 0x00000020 */
16171 #define TIM_CCMR1_IC1F_2                    (0x4UL << TIM_CCMR1_IC1F_Pos)           /*!< 0x00000040 */
16172 #define TIM_CCMR1_IC1F_3                    (0x8UL << TIM_CCMR1_IC1F_Pos)           /*!< 0x00000080 */
16173 #define TIM_CCMR1_IC2PSC_Pos                (10U)
16174 #define TIM_CCMR1_IC2PSC_Msk                (0x3UL << TIM_CCMR1_IC2PSC_Pos)         /*!< 0x00000C00 */
16175 #define TIM_CCMR1_IC2PSC                    TIM_CCMR1_IC2PSC_Msk                    /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
16176 #define TIM_CCMR1_IC2PSC_0                  (0x1UL << TIM_CCMR1_IC2PSC_Pos)         /*!< 0x00000400 */
16177 #define TIM_CCMR1_IC2PSC_1                  (0x2UL << TIM_CCMR1_IC2PSC_Pos)         /*!< 0x00000800 */
16178 #define TIM_CCMR1_IC2F_Pos                  (12U)
16179 #define TIM_CCMR1_IC2F_Msk                  (0xFUL << TIM_CCMR1_IC2F_Pos)           /*!< 0x0000F000 */
16180 #define TIM_CCMR1_IC2F                      TIM_CCMR1_IC2F_Msk                      /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
16181 #define TIM_CCMR1_IC2F_0                    (0x1UL << TIM_CCMR1_IC2F_Pos)           /*!< 0x00001000 */
16182 #define TIM_CCMR1_IC2F_1                    (0x2UL << TIM_CCMR1_IC2F_Pos)           /*!< 0x00002000 */
16183 #define TIM_CCMR1_IC2F_2                    (0x4UL << TIM_CCMR1_IC2F_Pos)           /*!< 0x00004000 */
16184 #define TIM_CCMR1_IC2F_3                    (0x8UL << TIM_CCMR1_IC2F_Pos)           /*!< 0x00008000 */
16185 
16186 /******************  Bit definition for TIM_CCMR2 register  *******************/
16187 #define TIM_CCMR2_CC3S_Pos                  (0U)
16188 #define TIM_CCMR2_CC3S_Msk                  (0x3UL << TIM_CCMR2_CC3S_Pos)           /*!< 0x00000003 */
16189 #define TIM_CCMR2_CC3S                      TIM_CCMR2_CC3S_Msk                      /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
16190 #define TIM_CCMR2_CC3S_0                    (0x1UL << TIM_CCMR2_CC3S_Pos)           /*!< 0x00000001 */
16191 #define TIM_CCMR2_CC3S_1                    (0x2UL << TIM_CCMR2_CC3S_Pos)           /*!< 0x00000002 */
16192 #define TIM_CCMR2_OC3FE_Pos                 (2U)
16193 #define TIM_CCMR2_OC3FE_Msk                 (0x1UL << TIM_CCMR2_OC3FE_Pos)          /*!< 0x00000004 */
16194 #define TIM_CCMR2_OC3FE                     TIM_CCMR2_OC3FE_Msk                     /*!<Output Compare 3 Fast enable */
16195 #define TIM_CCMR2_OC3PE_Pos                 (3U)
16196 #define TIM_CCMR2_OC3PE_Msk                 (0x1UL << TIM_CCMR2_OC3PE_Pos)          /*!< 0x00000008 */
16197 #define TIM_CCMR2_OC3PE                     TIM_CCMR2_OC3PE_Msk                     /*!<Output Compare 3 Preload enable */
16198 #define TIM_CCMR2_OC3M_Pos                  (4U)
16199 #define TIM_CCMR2_OC3M_Msk                  (0x1007UL << TIM_CCMR2_OC3M_Pos)        /*!< 0x00010070 */
16200 #define TIM_CCMR2_OC3M                      TIM_CCMR2_OC3M_Msk                      /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
16201 #define TIM_CCMR2_OC3M_0                    (0x0001UL << TIM_CCMR2_OC3M_Pos)        /*!< 0x00000010 */
16202 #define TIM_CCMR2_OC3M_1                    (0x0002UL << TIM_CCMR2_OC3M_Pos)        /*!< 0x00000020 */
16203 #define TIM_CCMR2_OC3M_2                    (0x0004UL << TIM_CCMR2_OC3M_Pos)        /*!< 0x00000040 */
16204 #define TIM_CCMR2_OC3M_3                    (0x1000UL << TIM_CCMR2_OC3M_Pos)        /*!< 0x00010000 */
16205 #define TIM_CCMR2_OC3CE_Pos                 (7U)
16206 #define TIM_CCMR2_OC3CE_Msk                 (0x1UL << TIM_CCMR2_OC3CE_Pos)          /*!< 0x00000080 */
16207 #define TIM_CCMR2_OC3CE                     TIM_CCMR2_OC3CE_Msk                     /*!<Output Compare 3 Clear Enable */
16208 #define TIM_CCMR2_CC4S_Pos                  (8U)
16209 #define TIM_CCMR2_CC4S_Msk                  (0x3UL << TIM_CCMR2_CC4S_Pos)           /*!< 0x00000300 */
16210 #define TIM_CCMR2_CC4S                      TIM_CCMR2_CC4S_Msk                      /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
16211 #define TIM_CCMR2_CC4S_0                    (0x1UL << TIM_CCMR2_CC4S_Pos)           /*!< 0x00000100 */
16212 #define TIM_CCMR2_CC4S_1                    (0x2UL << TIM_CCMR2_CC4S_Pos)           /*!< 0x00000200 */
16213 #define TIM_CCMR2_OC4FE_Pos                 (10U)
16214 #define TIM_CCMR2_OC4FE_Msk                 (0x1UL << TIM_CCMR2_OC4FE_Pos)          /*!< 0x00000400 */
16215 #define TIM_CCMR2_OC4FE                     TIM_CCMR2_OC4FE_Msk                     /*!<Output Compare 4 Fast enable */
16216 #define TIM_CCMR2_OC4PE_Pos                 (11U)
16217 #define TIM_CCMR2_OC4PE_Msk                 (0x1UL << TIM_CCMR2_OC4PE_Pos)          /*!< 0x00000800 */
16218 #define TIM_CCMR2_OC4PE                     TIM_CCMR2_OC4PE_Msk                     /*!<Output Compare 4 Preload enable */
16219 #define TIM_CCMR2_OC4M_Pos                  (12U)
16220 #define TIM_CCMR2_OC4M_Msk                  (0x1007UL << TIM_CCMR2_OC4M_Pos)        /*!< 0x01007000 */
16221 #define TIM_CCMR2_OC4M                      TIM_CCMR2_OC4M_Msk                      /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
16222 #define TIM_CCMR2_OC4M_0                    (0x0001UL << TIM_CCMR2_OC4M_Pos)        /*!< 0x00001000 */
16223 #define TIM_CCMR2_OC4M_1                    (0x0002UL << TIM_CCMR2_OC4M_Pos)        /*!< 0x00002000 */
16224 #define TIM_CCMR2_OC4M_2                    (0x0004UL << TIM_CCMR2_OC4M_Pos)        /*!< 0x00004000 */
16225 #define TIM_CCMR2_OC4M_3                    (0x1000UL << TIM_CCMR2_OC4M_Pos)        /*!< 0x01000000 */
16226 #define TIM_CCMR2_OC4CE_Pos                 (15U)
16227 #define TIM_CCMR2_OC4CE_Msk                 (0x1UL << TIM_CCMR2_OC4CE_Pos)          /*!< 0x00008000 */
16228 #define TIM_CCMR2_OC4CE                     TIM_CCMR2_OC4CE_Msk                     /*!<Output Compare 4 Clear Enable */
16229 
16230 /*----------------------------------------------------------------------------*/
16231 #define TIM_CCMR2_IC3PSC_Pos                (2U)
16232 #define TIM_CCMR2_IC3PSC_Msk                (0x3UL << TIM_CCMR2_IC3PSC_Pos)         /*!< 0x0000000C */
16233 #define TIM_CCMR2_IC3PSC                    TIM_CCMR2_IC3PSC_Msk                    /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
16234 #define TIM_CCMR2_IC3PSC_0                  (0x1UL << TIM_CCMR2_IC3PSC_Pos)         /*!< 0x00000004 */
16235 #define TIM_CCMR2_IC3PSC_1                  (0x2UL << TIM_CCMR2_IC3PSC_Pos)         /*!< 0x00000008 */
16236 #define TIM_CCMR2_IC3F_Pos                  (4U)
16237 #define TIM_CCMR2_IC3F_Msk                  (0xFUL << TIM_CCMR2_IC3F_Pos)           /*!< 0x000000F0 */
16238 #define TIM_CCMR2_IC3F                      TIM_CCMR2_IC3F_Msk                      /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
16239 #define TIM_CCMR2_IC3F_0                    (0x1UL << TIM_CCMR2_IC3F_Pos)           /*!< 0x00000010 */
16240 #define TIM_CCMR2_IC3F_1                    (0x2UL << TIM_CCMR2_IC3F_Pos)           /*!< 0x00000020 */
16241 #define TIM_CCMR2_IC3F_2                    (0x4UL << TIM_CCMR2_IC3F_Pos)           /*!< 0x00000040 */
16242 #define TIM_CCMR2_IC3F_3                    (0x8UL << TIM_CCMR2_IC3F_Pos)           /*!< 0x00000080 */
16243 #define TIM_CCMR2_IC4PSC_Pos                (10U)
16244 #define TIM_CCMR2_IC4PSC_Msk                (0x3UL << TIM_CCMR2_IC4PSC_Pos)         /*!< 0x00000C00 */
16245 #define TIM_CCMR2_IC4PSC                    TIM_CCMR2_IC4PSC_Msk                    /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
16246 #define TIM_CCMR2_IC4PSC_0                  (0x1UL << TIM_CCMR2_IC4PSC_Pos)         /*!< 0x00000400 */
16247 #define TIM_CCMR2_IC4PSC_1                  (0x2UL << TIM_CCMR2_IC4PSC_Pos)         /*!< 0x00000800 */
16248 #define TIM_CCMR2_IC4F_Pos                  (12U)
16249 #define TIM_CCMR2_IC4F_Msk                  (0xFUL << TIM_CCMR2_IC4F_Pos)           /*!< 0x0000F000 */
16250 #define TIM_CCMR2_IC4F                      TIM_CCMR2_IC4F_Msk                      /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
16251 #define TIM_CCMR2_IC4F_0                    (0x1UL << TIM_CCMR2_IC4F_Pos)           /*!< 0x00001000 */
16252 #define TIM_CCMR2_IC4F_1                    (0x2UL << TIM_CCMR2_IC4F_Pos)           /*!< 0x00002000 */
16253 #define TIM_CCMR2_IC4F_2                    (0x4UL << TIM_CCMR2_IC4F_Pos)           /*!< 0x00004000 */
16254 #define TIM_CCMR2_IC4F_3                    (0x8UL << TIM_CCMR2_IC4F_Pos)           /*!< 0x00008000 */
16255 
16256 /******************  Bit definition for TIM_CCMR3 register  *******************/
16257 #define TIM_CCMR3_OC5FE_Pos                 (2U)
16258 #define TIM_CCMR3_OC5FE_Msk                 (0x1UL << TIM_CCMR3_OC5FE_Pos)          /*!< 0x00000004 */
16259 #define TIM_CCMR3_OC5FE                     TIM_CCMR3_OC5FE_Msk                     /*!<Output Compare 5 Fast enable */
16260 #define TIM_CCMR3_OC5PE_Pos                 (3U)
16261 #define TIM_CCMR3_OC5PE_Msk                 (0x1UL << TIM_CCMR3_OC5PE_Pos)          /*!< 0x00000008 */
16262 #define TIM_CCMR3_OC5PE                     TIM_CCMR3_OC5PE_Msk                     /*!<Output Compare 5 Preload enable */
16263 #define TIM_CCMR3_OC5M_Pos                  (4U)
16264 #define TIM_CCMR3_OC5M_Msk                  (0x1007UL << TIM_CCMR3_OC5M_Pos)        /*!< 0x00010070 */
16265 #define TIM_CCMR3_OC5M                      TIM_CCMR3_OC5M_Msk                      /*!<OC5M[3:0] bits (Output Compare 5 Mode) */
16266 #define TIM_CCMR3_OC5M_0                    (0x0001UL << TIM_CCMR3_OC5M_Pos)        /*!< 0x00000010 */
16267 #define TIM_CCMR3_OC5M_1                    (0x0002UL << TIM_CCMR3_OC5M_Pos)        /*!< 0x00000020 */
16268 #define TIM_CCMR3_OC5M_2                    (0x0004UL << TIM_CCMR3_OC5M_Pos)        /*!< 0x00000040 */
16269 #define TIM_CCMR3_OC5M_3                    (0x1000UL << TIM_CCMR3_OC5M_Pos)        /*!< 0x00010000 */
16270 #define TIM_CCMR3_OC5CE_Pos                 (7U)
16271 #define TIM_CCMR3_OC5CE_Msk                 (0x1UL << TIM_CCMR3_OC5CE_Pos)          /*!< 0x00000080 */
16272 #define TIM_CCMR3_OC5CE                     TIM_CCMR3_OC5CE_Msk                     /*!<Output Compare 5 Clear Enable */
16273 #define TIM_CCMR3_OC6FE_Pos                 (10U)
16274 #define TIM_CCMR3_OC6FE_Msk                 (0x1UL << TIM_CCMR3_OC6FE_Pos)          /*!< 0x00000400 */
16275 #define TIM_CCMR3_OC6FE                     TIM_CCMR3_OC6FE_Msk                     /*!<Output Compare 6 Fast enable */
16276 #define TIM_CCMR3_OC6PE_Pos                 (11U)
16277 #define TIM_CCMR3_OC6PE_Msk                 (0x1UL << TIM_CCMR3_OC6PE_Pos)          /*!< 0x00000800 */
16278 #define TIM_CCMR3_OC6PE                     TIM_CCMR3_OC6PE_Msk                     /*!<Output Compare 6 Preload enable */
16279 #define TIM_CCMR3_OC6M_Pos                  (12U)
16280 #define TIM_CCMR3_OC6M_Msk                  (0x1007UL << TIM_CCMR3_OC6M_Pos)        /*!< 0x01007000 */
16281 #define TIM_CCMR3_OC6M                      TIM_CCMR3_OC6M_Msk                      /*!<OC6M[3:0] bits (Output Compare 6 Mode) */
16282 #define TIM_CCMR3_OC6M_0                    (0x0001UL << TIM_CCMR3_OC6M_Pos)        /*!< 0x00001000 */
16283 #define TIM_CCMR3_OC6M_1                    (0x0002UL << TIM_CCMR3_OC6M_Pos)        /*!< 0x00002000 */
16284 #define TIM_CCMR3_OC6M_2                    (0x0004UL << TIM_CCMR3_OC6M_Pos)        /*!< 0x00004000 */
16285 #define TIM_CCMR3_OC6M_3                    (0x1000UL << TIM_CCMR3_OC6M_Pos)        /*!< 0x01000000 */
16286 #define TIM_CCMR3_OC6CE_Pos                 (15U)
16287 #define TIM_CCMR3_OC6CE_Msk                 (0x1UL << TIM_CCMR3_OC6CE_Pos)          /*!< 0x00008000 */
16288 #define TIM_CCMR3_OC6CE                     TIM_CCMR3_OC6CE_Msk                     /*!<Output Compare 6 Clear Enable */
16289 
16290 /*******************  Bit definition for TIM_CCER register  *******************/
16291 #define TIM_CCER_CC1E_Pos                   (0U)
16292 #define TIM_CCER_CC1E_Msk                   (0x1UL << TIM_CCER_CC1E_Pos)            /*!< 0x00000001 */
16293 #define TIM_CCER_CC1E                       TIM_CCER_CC1E_Msk                       /*!<Capture/Compare 1 output enable */
16294 #define TIM_CCER_CC1P_Pos                   (1U)
16295 #define TIM_CCER_CC1P_Msk                   (0x1UL << TIM_CCER_CC1P_Pos)            /*!< 0x00000002 */
16296 #define TIM_CCER_CC1P                       TIM_CCER_CC1P_Msk                       /*!<Capture/Compare 1 output Polarity */
16297 #define TIM_CCER_CC1NE_Pos                  (2U)
16298 #define TIM_CCER_CC1NE_Msk                  (0x1UL << TIM_CCER_CC1NE_Pos)           /*!< 0x00000004 */
16299 #define TIM_CCER_CC1NE                      TIM_CCER_CC1NE_Msk                      /*!<Capture/Compare 1 Complementary output enable */
16300 #define TIM_CCER_CC1NP_Pos                  (3U)
16301 #define TIM_CCER_CC1NP_Msk                  (0x1UL << TIM_CCER_CC1NP_Pos)           /*!< 0x00000008 */
16302 #define TIM_CCER_CC1NP                      TIM_CCER_CC1NP_Msk                      /*!<Capture/Compare 1 Complementary output Polarity */
16303 #define TIM_CCER_CC2E_Pos                   (4U)
16304 #define TIM_CCER_CC2E_Msk                   (0x1UL << TIM_CCER_CC2E_Pos)            /*!< 0x00000010 */
16305 #define TIM_CCER_CC2E                       TIM_CCER_CC2E_Msk                       /*!<Capture/Compare 2 output enable */
16306 #define TIM_CCER_CC2P_Pos                   (5U)
16307 #define TIM_CCER_CC2P_Msk                   (0x1UL << TIM_CCER_CC2P_Pos)            /*!< 0x00000020 */
16308 #define TIM_CCER_CC2P                       TIM_CCER_CC2P_Msk                       /*!<Capture/Compare 2 output Polarity */
16309 #define TIM_CCER_CC2NE_Pos                  (6U)
16310 #define TIM_CCER_CC2NE_Msk                  (0x1UL << TIM_CCER_CC2NE_Pos)           /*!< 0x00000040 */
16311 #define TIM_CCER_CC2NE                      TIM_CCER_CC2NE_Msk                      /*!<Capture/Compare 2 Complementary output enable */
16312 #define TIM_CCER_CC2NP_Pos                  (7U)
16313 #define TIM_CCER_CC2NP_Msk                  (0x1UL << TIM_CCER_CC2NP_Pos)           /*!< 0x00000080 */
16314 #define TIM_CCER_CC2NP                      TIM_CCER_CC2NP_Msk                      /*!<Capture/Compare 2 Complementary output Polarity */
16315 #define TIM_CCER_CC3E_Pos                   (8U)
16316 #define TIM_CCER_CC3E_Msk                   (0x1UL << TIM_CCER_CC3E_Pos)            /*!< 0x00000100 */
16317 #define TIM_CCER_CC3E                       TIM_CCER_CC3E_Msk                       /*!<Capture/Compare 3 output enable */
16318 #define TIM_CCER_CC3P_Pos                   (9U)
16319 #define TIM_CCER_CC3P_Msk                   (0x1UL << TIM_CCER_CC3P_Pos)            /*!< 0x00000200 */
16320 #define TIM_CCER_CC3P                       TIM_CCER_CC3P_Msk                       /*!<Capture/Compare 3 output Polarity */
16321 #define TIM_CCER_CC3NE_Pos                  (10U)
16322 #define TIM_CCER_CC3NE_Msk                  (0x1UL << TIM_CCER_CC3NE_Pos)           /*!< 0x00000400 */
16323 #define TIM_CCER_CC3NE                      TIM_CCER_CC3NE_Msk                      /*!<Capture/Compare 3 Complementary output enable */
16324 #define TIM_CCER_CC3NP_Pos                  (11U)
16325 #define TIM_CCER_CC3NP_Msk                  (0x1UL << TIM_CCER_CC3NP_Pos)           /*!< 0x00000800 */
16326 #define TIM_CCER_CC3NP                      TIM_CCER_CC3NP_Msk                      /*!<Capture/Compare 3 Complementary output Polarity */
16327 #define TIM_CCER_CC4E_Pos                   (12U)
16328 #define TIM_CCER_CC4E_Msk                   (0x1UL << TIM_CCER_CC4E_Pos)            /*!< 0x00001000 */
16329 #define TIM_CCER_CC4E                       TIM_CCER_CC4E_Msk                       /*!<Capture/Compare 4 output enable */
16330 #define TIM_CCER_CC4P_Pos                   (13U)
16331 #define TIM_CCER_CC4P_Msk                   (0x1UL << TIM_CCER_CC4P_Pos)            /*!< 0x00002000 */
16332 #define TIM_CCER_CC4P                       TIM_CCER_CC4P_Msk                       /*!<Capture/Compare 4 output Polarity */
16333 #define TIM_CCER_CC4NE_Pos                  (14U)
16334 #define TIM_CCER_CC4NE_Msk                  (0x1UL << TIM_CCER_CC4NE_Pos)           /*!< 0x00004000 */
16335 #define TIM_CCER_CC4NE                      TIM_CCER_CC4NE_Msk                      /*!<Capture/Compare 4 Complementary output enable */
16336 #define TIM_CCER_CC4NP_Pos                  (15U)
16337 #define TIM_CCER_CC4NP_Msk                  (0x1UL << TIM_CCER_CC4NP_Pos)           /*!< 0x00008000 */
16338 #define TIM_CCER_CC4NP                      TIM_CCER_CC4NP_Msk                      /*!<Capture/Compare 4 Complementary output Polarity */
16339 #define TIM_CCER_CC5E_Pos                   (16U)
16340 #define TIM_CCER_CC5E_Msk                   (0x1UL << TIM_CCER_CC5E_Pos)            /*!< 0x00010000 */
16341 #define TIM_CCER_CC5E                       TIM_CCER_CC5E_Msk                       /*!<Capture/Compare 5 output enable */
16342 #define TIM_CCER_CC5P_Pos                   (17U)
16343 #define TIM_CCER_CC5P_Msk                   (0x1UL << TIM_CCER_CC5P_Pos)            /*!< 0x00020000 */
16344 #define TIM_CCER_CC5P                       TIM_CCER_CC5P_Msk                       /*!<Capture/Compare 5 output Polarity */
16345 #define TIM_CCER_CC6E_Pos                   (20U)
16346 #define TIM_CCER_CC6E_Msk                   (0x1UL << TIM_CCER_CC6E_Pos)            /*!< 0x00100000 */
16347 #define TIM_CCER_CC6E                       TIM_CCER_CC6E_Msk                       /*!<Capture/Compare 6 output enable */
16348 #define TIM_CCER_CC6P_Pos                   (21U)
16349 #define TIM_CCER_CC6P_Msk                   (0x1UL << TIM_CCER_CC6P_Pos)            /*!< 0x00200000 */
16350 #define TIM_CCER_CC6P                       TIM_CCER_CC6P_Msk                       /*!<Capture/Compare 6 output Polarity */
16351 
16352 /*******************  Bit definition for TIM_CNT register  ********************/
16353 #define TIM_CNT_CNT_Pos                     (0U)
16354 #define TIM_CNT_CNT_Msk                     (0xFFFFFFFFUL << TIM_CNT_CNT_Pos)       /*!< 0xFFFFFFFF */
16355 #define TIM_CNT_CNT                         TIM_CNT_CNT_Msk                         /*!<Counter Value */
16356 #define TIM_CNT_UIFCPY_Pos                  (31U)
16357 #define TIM_CNT_UIFCPY_Msk                  (0x1UL << TIM_CNT_UIFCPY_Pos)           /*!< 0x80000000 */
16358 #define TIM_CNT_UIFCPY                      TIM_CNT_UIFCPY_Msk                      /*!<Update interrupt flag copy (if UIFREMAP=1) */
16359 
16360 /*******************  Bit definition for TIM_PSC register  ********************/
16361 #define TIM_PSC_PSC_Pos                     (0U)
16362 #define TIM_PSC_PSC_Msk                     (0xFFFFUL << TIM_PSC_PSC_Pos)           /*!< 0x0000FFFF */
16363 #define TIM_PSC_PSC                         TIM_PSC_PSC_Msk                         /*!<Prescaler Value */
16364 
16365 /*******************  Bit definition for TIM_ARR register  ********************/
16366 #define TIM_ARR_ARR_Pos                     (0U)
16367 #define TIM_ARR_ARR_Msk                     (0xFFFFFFFFUL << TIM_ARR_ARR_Pos)       /*!< 0xFFFFFFFF */
16368 #define TIM_ARR_ARR                         TIM_ARR_ARR_Msk                         /*!<Actual auto-reload Value */
16369 
16370 /*******************  Bit definition for TIM_RCR register  ********************/
16371 #define TIM_RCR_REP_Pos                     (0U)
16372 #define TIM_RCR_REP_Msk                     (0xFFFFUL << TIM_RCR_REP_Pos)           /*!< 0x0000FFFF */
16373 #define TIM_RCR_REP                         TIM_RCR_REP_Msk                         /*!<Repetition Counter Value */
16374 
16375 /*******************  Bit definition for TIM_CCR1 register  *******************/
16376 #define TIM_CCR1_CCR1_Pos                   (0U)
16377 #define TIM_CCR1_CCR1_Msk                   (0xFFFFFFFFUL << TIM_CCR1_CCR1_Pos)     /*!< 0xFFFFFFFF */
16378 #define TIM_CCR1_CCR1                       TIM_CCR1_CCR1_Msk                       /*!<Capture/Compare 1 Value */
16379 
16380 /*******************  Bit definition for TIM_CCR2 register  *******************/
16381 #define TIM_CCR2_CCR2_Pos                   (0U)
16382 #define TIM_CCR2_CCR2_Msk                   (0xFFFFFFFFUL << TIM_CCR2_CCR2_Pos)     /*!< 0xFFFFFFFF */
16383 #define TIM_CCR2_CCR2                       TIM_CCR2_CCR2_Msk                       /*!<Capture/Compare 2 Value */
16384 
16385 /*******************  Bit definition for TIM_CCR3 register  *******************/
16386 #define TIM_CCR3_CCR3_Pos                   (0U)
16387 #define TIM_CCR3_CCR3_Msk                   (0xFFFFFFFFUL << TIM_CCR3_CCR3_Pos)     /*!< 0xFFFFFFFF */
16388 #define TIM_CCR3_CCR3                       TIM_CCR3_CCR3_Msk                       /*!<Capture/Compare 3 Value */
16389 
16390 /*******************  Bit definition for TIM_CCR4 register  *******************/
16391 #define TIM_CCR4_CCR4_Pos                   (0U)
16392 #define TIM_CCR4_CCR4_Msk                   (0xFFFFFFFFUL << TIM_CCR4_CCR4_Pos)     /*!< 0xFFFFFFFF */
16393 #define TIM_CCR4_CCR4                       TIM_CCR4_CCR4_Msk                       /*!<Capture/Compare 4 Value */
16394 
16395 /*******************  Bit definition for TIM_CCR5 register  *******************/
16396 #define TIM_CCR5_CCR5_Pos                   (0U)
16397 #define TIM_CCR5_CCR5_Msk                   (0xFFFFFUL << TIM_CCR5_CCR5_Pos)        /*!< 0x000FFFFF */
16398 #define TIM_CCR5_CCR5                       TIM_CCR5_CCR5_Msk                       /*!<Capture/Compare 5 Value */
16399 #define TIM_CCR5_GC5C1_Pos                  (29U)
16400 #define TIM_CCR5_GC5C1_Msk                  (0x1UL << TIM_CCR5_GC5C1_Pos)           /*!< 0x20000000 */
16401 #define TIM_CCR5_GC5C1                      TIM_CCR5_GC5C1_Msk                      /*!<Group Channel 5 and Channel 1 */
16402 #define TIM_CCR5_GC5C2_Pos                  (30U)
16403 #define TIM_CCR5_GC5C2_Msk                  (0x1UL << TIM_CCR5_GC5C2_Pos)           /*!< 0x40000000 */
16404 #define TIM_CCR5_GC5C2                      TIM_CCR5_GC5C2_Msk                      /*!<Group Channel 5 and Channel 2 */
16405 #define TIM_CCR5_GC5C3_Pos                  (31U)
16406 #define TIM_CCR5_GC5C3_Msk                  (0x1UL << TIM_CCR5_GC5C3_Pos)           /*!< 0x80000000 */
16407 #define TIM_CCR5_GC5C3                      TIM_CCR5_GC5C3_Msk                      /*!<Group Channel 5 and Channel 3 */
16408 
16409 /*******************  Bit definition for TIM_CCR6 register  *******************/
16410 #define TIM_CCR6_CCR6_Pos                   (0U)
16411 #define TIM_CCR6_CCR6_Msk                   (0xFFFFFUL << TIM_CCR6_CCR6_Pos)        /*!< 0x000FFFFF */
16412 #define TIM_CCR6_CCR6                       TIM_CCR6_CCR6_Msk                       /*!<Capture/Compare 6 Value */
16413 
16414 /*******************  Bit definition for TIM_BDTR register  *******************/
16415 #define TIM_BDTR_DTG_Pos                    (0U)
16416 #define TIM_BDTR_DTG_Msk                    (0xFFUL << TIM_BDTR_DTG_Pos)            /*!< 0x000000FF */
16417 #define TIM_BDTR_DTG                        TIM_BDTR_DTG_Msk                        /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
16418 #define TIM_BDTR_DTG_0                      (0x01UL << TIM_BDTR_DTG_Pos)            /*!< 0x00000001 */
16419 #define TIM_BDTR_DTG_1                      (0x02UL << TIM_BDTR_DTG_Pos)            /*!< 0x00000002 */
16420 #define TIM_BDTR_DTG_2                      (0x04UL << TIM_BDTR_DTG_Pos)            /*!< 0x00000004 */
16421 #define TIM_BDTR_DTG_3                      (0x08UL << TIM_BDTR_DTG_Pos)            /*!< 0x00000008 */
16422 #define TIM_BDTR_DTG_4                      (0x10UL << TIM_BDTR_DTG_Pos)            /*!< 0x00000010 */
16423 #define TIM_BDTR_DTG_5                      (0x20UL << TIM_BDTR_DTG_Pos)            /*!< 0x00000020 */
16424 #define TIM_BDTR_DTG_6                      (0x40UL << TIM_BDTR_DTG_Pos)            /*!< 0x00000040 */
16425 #define TIM_BDTR_DTG_7                      (0x80UL << TIM_BDTR_DTG_Pos)            /*!< 0x00000080 */
16426 #define TIM_BDTR_LOCK_Pos                   (8U)
16427 #define TIM_BDTR_LOCK_Msk                   (0x3UL << TIM_BDTR_LOCK_Pos)            /*!< 0x00000300 */
16428 #define TIM_BDTR_LOCK                       TIM_BDTR_LOCK_Msk                       /*!<LOCK[1:0] bits (Lock Configuration) */
16429 #define TIM_BDTR_LOCK_0                     (0x1UL << TIM_BDTR_LOCK_Pos)            /*!< 0x00000100 */
16430 #define TIM_BDTR_LOCK_1                     (0x2UL << TIM_BDTR_LOCK_Pos)            /*!< 0x00000200 */
16431 #define TIM_BDTR_OSSI_Pos                   (10U)
16432 #define TIM_BDTR_OSSI_Msk                   (0x1UL << TIM_BDTR_OSSI_Pos)            /*!< 0x00000400 */
16433 #define TIM_BDTR_OSSI                       TIM_BDTR_OSSI_Msk                       /*!<Off-State Selection for Idle mode */
16434 #define TIM_BDTR_OSSR_Pos                   (11U)
16435 #define TIM_BDTR_OSSR_Msk                   (0x1UL << TIM_BDTR_OSSR_Pos)            /*!< 0x00000800 */
16436 #define TIM_BDTR_OSSR                       TIM_BDTR_OSSR_Msk                       /*!<Off-State Selection for Run mode */
16437 #define TIM_BDTR_BKE_Pos                    (12U)
16438 #define TIM_BDTR_BKE_Msk                    (0x1UL << TIM_BDTR_BKE_Pos)             /*!< 0x00001000 */
16439 #define TIM_BDTR_BKE                        TIM_BDTR_BKE_Msk                        /*!<Break enable for Break 1 */
16440 #define TIM_BDTR_BKP_Pos                    (13U)
16441 #define TIM_BDTR_BKP_Msk                    (0x1UL << TIM_BDTR_BKP_Pos)             /*!< 0x00002000 */
16442 #define TIM_BDTR_BKP                        TIM_BDTR_BKP_Msk                        /*!<Break Polarity for Break 1 */
16443 #define TIM_BDTR_AOE_Pos                    (14U)
16444 #define TIM_BDTR_AOE_Msk                    (0x1UL << TIM_BDTR_AOE_Pos)             /*!< 0x00004000 */
16445 #define TIM_BDTR_AOE                        TIM_BDTR_AOE_Msk                        /*!<Automatic Output enable */
16446 #define TIM_BDTR_MOE_Pos                    (15U)
16447 #define TIM_BDTR_MOE_Msk                    (0x1UL << TIM_BDTR_MOE_Pos)             /*!< 0x00008000 */
16448 #define TIM_BDTR_MOE                        TIM_BDTR_MOE_Msk                        /*!<Main Output enable */
16449 #define TIM_BDTR_BKF_Pos                    (16U)
16450 #define TIM_BDTR_BKF_Msk                    (0xFUL << TIM_BDTR_BKF_Pos)             /*!< 0x000F0000 */
16451 #define TIM_BDTR_BKF                        TIM_BDTR_BKF_Msk                        /*!<Break Filter for Break 1 */
16452 #define TIM_BDTR_BK2F_Pos                   (20U)
16453 #define TIM_BDTR_BK2F_Msk                   (0xFUL << TIM_BDTR_BK2F_Pos)            /*!< 0x00F00000 */
16454 #define TIM_BDTR_BK2F                       TIM_BDTR_BK2F_Msk                       /*!<Break Filter for Break 2 */
16455 #define TIM_BDTR_BK2E_Pos                   (24U)
16456 #define TIM_BDTR_BK2E_Msk                   (0x1UL << TIM_BDTR_BK2E_Pos)            /*!< 0x01000000 */
16457 #define TIM_BDTR_BK2E                       TIM_BDTR_BK2E_Msk                       /*!<Break enable for Break 2 */
16458 #define TIM_BDTR_BK2P_Pos                   (25U)
16459 #define TIM_BDTR_BK2P_Msk                   (0x1UL << TIM_BDTR_BK2P_Pos)            /*!< 0x02000000 */
16460 #define TIM_BDTR_BK2P                       TIM_BDTR_BK2P_Msk                       /*!<Break Polarity for Break 2 */
16461 #define TIM_BDTR_BKDSRM_Pos                 (26U)
16462 #define TIM_BDTR_BKDSRM_Msk                 (0x1UL << TIM_BDTR_BKDSRM_Pos)          /*!< 0x04000000 */
16463 #define TIM_BDTR_BKDSRM                     TIM_BDTR_BKDSRM_Msk                     /*!<Break disarming/re-arming */
16464 #define TIM_BDTR_BK2DSRM_Pos                (27U)
16465 #define TIM_BDTR_BK2DSRM_Msk                (0x1UL << TIM_BDTR_BK2DSRM_Pos)         /*!< 0x08000000 */
16466 #define TIM_BDTR_BK2DSRM                    TIM_BDTR_BK2DSRM_Msk                    /*!<Break2 disarming/re-arming */
16467 #define TIM_BDTR_BKBID_Pos                  (28U)
16468 #define TIM_BDTR_BKBID_Msk                  (0x1UL << TIM_BDTR_BKBID_Pos)           /*!< 0x10000000 */
16469 #define TIM_BDTR_BKBID                      TIM_BDTR_BKBID_Msk                      /*!<Break BIDirectional */
16470 #define TIM_BDTR_BK2BID_Pos                 (29U)
16471 #define TIM_BDTR_BK2BID_Msk                 (0x1UL << TIM_BDTR_BK2BID_Pos)          /*!< 0x20000000 */
16472 #define TIM_BDTR_BK2BID                     TIM_BDTR_BK2BID_Msk                     /*!<Break2 BIDirectional */
16473 
16474 /*******************  Bit definition for TIM_DCR register  ********************/
16475 #define TIM_DCR_DBA_Pos                     (0U)
16476 #define TIM_DCR_DBA_Msk                     (0x1FUL << TIM_DCR_DBA_Pos)             /*!< 0x0000001F */
16477 #define TIM_DCR_DBA                         TIM_DCR_DBA_Msk                         /*!<DBA[4:0] bits (DMA Base Address) */
16478 #define TIM_DCR_DBA_0                       (0x01UL << TIM_DCR_DBA_Pos)             /*!< 0x00000001 */
16479 #define TIM_DCR_DBA_1                       (0x02UL << TIM_DCR_DBA_Pos)             /*!< 0x00000002 */
16480 #define TIM_DCR_DBA_2                       (0x04UL << TIM_DCR_DBA_Pos)             /*!< 0x00000004 */
16481 #define TIM_DCR_DBA_3                       (0x08UL << TIM_DCR_DBA_Pos)             /*!< 0x00000008 */
16482 #define TIM_DCR_DBA_4                       (0x10UL << TIM_DCR_DBA_Pos)             /*!< 0x00000010 */
16483 #define TIM_DCR_DBL_Pos                     (8U)
16484 #define TIM_DCR_DBL_Msk                     (0x1FUL << TIM_DCR_DBL_Pos)             /*!< 0x00001F00 */
16485 #define TIM_DCR_DBL                         TIM_DCR_DBL_Msk                         /*!<DBL[4:0] bits (DMA Burst Length) */
16486 #define TIM_DCR_DBL_0                       (0x01UL << TIM_DCR_DBL_Pos)             /*!< 0x00000100 */
16487 #define TIM_DCR_DBL_1                       (0x02UL << TIM_DCR_DBL_Pos)             /*!< 0x00000200 */
16488 #define TIM_DCR_DBL_2                       (0x04UL << TIM_DCR_DBL_Pos)             /*!< 0x00000400 */
16489 #define TIM_DCR_DBL_3                       (0x08UL << TIM_DCR_DBL_Pos)             /*!< 0x00000800 */
16490 #define TIM_DCR_DBL_4                       (0x10UL << TIM_DCR_DBL_Pos)             /*!< 0x00001000 */
16491 #define TIM_DCR_DBSS_Pos                    (16U)
16492 #define TIM_DCR_DBSS_Msk                    (0xFUL << TIM_DCR_DBSS_Pos)             /*!< 0x00000F00 */
16493 #define TIM_DCR_DBSS                        TIM_DCR_DBSS_Msk                        /*!<DBSS[19:16] bits (DMA Burst Source Selection) */
16494 #define TIM_DCR_DBSS_0                      (0x01UL << TIM_DCR_DBSS_Pos)            /*!< 0x00010000 */
16495 #define TIM_DCR_DBSS_1                      (0x02UL << TIM_DCR_DBSS_Pos)            /*!< 0x00020000 */
16496 #define TIM_DCR_DBSS_2                      (0x04UL << TIM_DCR_DBSS_Pos)            /*!< 0x00040000 */
16497 #define TIM_DCR_DBSS_3                      (0x08UL << TIM_DCR_DBSS_Pos)            /*!< 0x00080000 */
16498 
16499 /*******************  Bit definition for TIM1_AF1 register  *******************/
16500 #define TIM1_AF1_BKINE_Pos                  (0U)
16501 #define TIM1_AF1_BKINE_Msk                  (0x1UL << TIM1_AF1_BKINE_Pos)           /*!< 0x00000001 */
16502 #define TIM1_AF1_BKINE                      TIM1_AF1_BKINE_Msk                      /*!<BRK BKIN input enable */
16503 #define TIM1_AF1_BKCMP1E_Pos                (1U)
16504 #define TIM1_AF1_BKCMP1E_Msk                (0x1UL << TIM1_AF1_BKCMP1E_Pos)         /*!< 0x00000002 */
16505 #define TIM1_AF1_BKCMP1E                    TIM1_AF1_BKCMP1E_Msk                    /*!<BRK COMP1 enable */
16506 #define TIM1_AF1_BKCMP2E_Pos                (2U)
16507 #define TIM1_AF1_BKCMP2E_Msk                (0x1UL << TIM1_AF1_BKCMP2E_Pos)         /*!< 0x00000004 */
16508 #define TIM1_AF1_BKCMP2E                    TIM1_AF1_BKCMP2E_Msk                    /*!<BRK COMP2 enable */
16509 #define TIM1_AF1_BKDF1BK0E_Pos              (8U)
16510 #define TIM1_AF1_BKDF1BK0E_Msk              (0x1UL << TIM1_AF1_BKDF1BK0E_Pos)       /*!< 0x00000100 */
16511 #define TIM1_AF1_BKDF1BK0E                  TIM1_AF1_BKDF1BK0E_Msk                  /*!<BRK mdf1_break[0](TIM1) or mdf1_break[2](TIM2) enable */
16512 #define TIM1_AF1_BKINP_Pos                  (9U)
16513 #define TIM1_AF1_BKINP_Msk                  (0x1UL << TIM1_AF1_BKINP_Pos)           /*!< 0x00000200 */
16514 #define TIM1_AF1_BKINP                      TIM1_AF1_BKINP_Msk                      /*!<BRK BKIN input polarity */
16515 #define TIM1_AF1_BKCMP1P_Pos                (10U)
16516 #define TIM1_AF1_BKCMP1P_Msk                (0x1UL << TIM1_AF1_BKCMP1P_Pos)         /*!< 0x00000400 */
16517 #define TIM1_AF1_BKCMP1P                    TIM1_AF1_BKCMP1P_Msk                    /*!<BRK COMP1 input polarity */
16518 #define TIM1_AF1_BKCMP2P_Pos                (11U)
16519 #define TIM1_AF1_BKCMP2P_Msk                (0x1UL << TIM1_AF1_BKCMP2P_Pos)         /*!< 0x00000800 */
16520 #define TIM1_AF1_BKCMP2P                    TIM1_AF1_BKCMP2P_Msk                    /*!<BRK COMP2 input polarity */
16521 #define TIM1_AF1_ETRSEL_Pos                 (14U)
16522 #define TIM1_AF1_ETRSEL_Msk                 (0xFUL << TIM1_AF1_ETRSEL_Pos)          /*!< 0x0003C000 */
16523 #define TIM1_AF1_ETRSEL                     TIM1_AF1_ETRSEL_Msk                     /*!<ETRSEL[3:0] bits (TIM1 ETR source selection) */
16524 #define TIM1_AF1_ETRSEL_0                   (0x1UL << TIM1_AF1_ETRSEL_Pos)          /*!< 0x00004000 */
16525 #define TIM1_AF1_ETRSEL_1                   (0x2UL << TIM1_AF1_ETRSEL_Pos)          /*!< 0x00008000 */
16526 #define TIM1_AF1_ETRSEL_2                   (0x4UL << TIM1_AF1_ETRSEL_Pos)          /*!< 0x00010000 */
16527 #define TIM1_AF1_ETRSEL_3                   (0x8UL << TIM1_AF1_ETRSEL_Pos)          /*!< 0x00020000 */
16528 
16529 /*******************  Bit definition for TIM1_AF2 register  *********************/
16530 #define TIM1_AF2_BK2INE_Pos                 (0U)
16531 #define TIM1_AF2_BK2INE_Msk                 (0x1UL << TIM1_AF2_BK2INE_Pos)          /*!< 0x00000001 */
16532 #define TIM1_AF2_BK2INE                     TIM1_AF2_BK2INE_Msk                     /*!<BRK2 BKIN input enable */
16533 #define TIM1_AF2_BK2CMP1E_Pos               (1U)
16534 #define TIM1_AF2_BK2CMP1E_Msk               (0x1UL << TIM1_AF2_BK2CMP1E_Pos)        /*!< 0x00000002 */
16535 #define TIM1_AF2_BK2CMP1E                   TIM1_AF2_BK2CMP1E_Msk                   /*!<BRK2 COMP1 enable */
16536 #define TIM1_AF2_BK2CMP2E_Pos               (2U)
16537 #define TIM1_AF2_BK2CMP2E_Msk               (0x1UL << TIM1_AF2_BK2CMP2E_Pos)        /*!< 0x00000004 */
16538 #define TIM1_AF2_BK2CMP2E                   TIM1_AF2_BK2CMP2E_Msk                   /*!<BRK2 COMP2 enable */
16539 #define TIM1_AF2_BK2DF1BK1E_Pos             (8U)
16540 #define TIM1_AF2_BK2DF1BK1E_Msk             (0x1UL << TIM1_AF2_BK2DF1BK1E_Pos)      /*!< 0x00000100 */
16541 #define TIM1_AF2_BK2DF1BK1E                 TIM1_AF2_BK2DF1BK1E_Msk                 /*!<BRK2 mdf1_break[1](TIM1) or mdf1_break[3](TIM8) enable */
16542 #define TIM1_AF2_BK2INP_Pos                 (9U)
16543 #define TIM1_AF2_BK2INP_Msk                 (0x1UL << TIM1_AF2_BK2INP_Pos)          /*!< 0x00000200 */
16544 #define TIM1_AF2_BK2INP                     TIM1_AF2_BK2INP_Msk                     /*!<BRK2 BKIN input polarity */
16545 #define TIM1_AF2_BK2CMP1P_Pos               (10U)
16546 #define TIM1_AF2_BK2CMP1P_Msk               (0x1UL << TIM1_AF2_BK2CMP1P_Pos)        /*!< 0x00000400 */
16547 #define TIM1_AF2_BK2CMP1P                   TIM1_AF2_BK2CMP1P_Msk                   /*!<BRK2 COMP1 input polarity */
16548 #define TIM1_AF2_BK2CMP2P_Pos               (11U)
16549 #define TIM1_AF2_BK2CMP2P_Msk               (0x1UL << TIM1_AF2_BK2CMP2P_Pos)        /*!< 0x00000800 */
16550 #define TIM1_AF2_BK2CMP2P                   TIM1_AF2_BK2CMP2P_Msk                   /*!<BRK2 COMP2 input polarity */
16551 #define TIM1_AF2_OCRSEL_Pos                 (16U)
16552 #define TIM1_AF2_OCRSEL_Msk                 (0x1UL << TIM1_AF2_OCRSEL_Pos)          /*!< 0x00010000 */
16553 #define TIM1_AF2_OCRSEL                     TIM1_AF2_OCRSEL_Msk                     /*!<OCREF_CLR source selection */
16554 #define TIM1_AF2_OCRSEL_0                   (0x1UL << TIM1_AF2_OCRSEL_Pos)          /*!< 0x00010000 */
16555 
16556 /*******************  Bit definition for TIM_OR register  *********************/
16557 #define TIM_OR1_HSE32EN_Pos                 (1U)
16558 #define TIM_OR1_HSE32EN_Msk                 (0x1UL << TIM_OR1_HSE32EN_Pos)           /*!< 0x00000002 */
16559 #define TIM_OR1_HSE32EN                     TIM_OR1_HSE32EN_Msk                      /*!< HSE/32 clock enable */
16560 
16561 /*******************  Bit definition for TIM_TISEL register  *********************/
16562 #define TIM_TISEL_TI1SEL_Pos                (0U)
16563 #define TIM_TISEL_TI1SEL_Msk                (0xFUL << TIM_TISEL_TI1SEL_Pos)         /*!< 0x0000000F */
16564 #define TIM_TISEL_TI1SEL                    TIM_TISEL_TI1SEL_Msk                    /*!<TI1SEL[3:0] bits (TIM1 TI1 SEL)*/
16565 #define TIM_TISEL_TI1SEL_0                  (0x1UL << TIM_TISEL_TI1SEL_Pos)         /*!< 0x00000001 */
16566 #define TIM_TISEL_TI1SEL_1                  (0x2UL << TIM_TISEL_TI1SEL_Pos)         /*!< 0x00000002 */
16567 #define TIM_TISEL_TI1SEL_2                  (0x4UL << TIM_TISEL_TI1SEL_Pos)         /*!< 0x00000004 */
16568 #define TIM_TISEL_TI1SEL_3                  (0x8UL << TIM_TISEL_TI1SEL_Pos)         /*!< 0x00000008 */
16569 #define TIM_TISEL_TI2SEL_Pos                (8U)
16570 #define TIM_TISEL_TI2SEL_Msk                (0xFUL << TIM_TISEL_TI2SEL_Pos)         /*!< 0x00000F00 */
16571 #define TIM_TISEL_TI2SEL                    TIM_TISEL_TI2SEL_Msk                    /*!<TI2SEL[3:0] bits (TIM1 TI2 SEL)*/
16572 #define TIM_TISEL_TI2SEL_0                  (0x1UL << TIM_TISEL_TI2SEL_Pos)         /*!< 0x00000100 */
16573 #define TIM_TISEL_TI2SEL_1                  (0x2UL << TIM_TISEL_TI2SEL_Pos)         /*!< 0x00000200 */
16574 #define TIM_TISEL_TI2SEL_2                  (0x4UL << TIM_TISEL_TI2SEL_Pos)         /*!< 0x00000400 */
16575 #define TIM_TISEL_TI2SEL_3                  (0x8UL << TIM_TISEL_TI2SEL_Pos)         /*!< 0x00000800 */
16576 #define TIM_TISEL_TI3SEL_Pos                (16U)
16577 #define TIM_TISEL_TI3SEL_Msk                (0xFUL << TIM_TISEL_TI3SEL_Pos)         /*!< 0x000F0000 */
16578 #define TIM_TISEL_TI3SEL                    TIM_TISEL_TI3SEL_Msk                    /*!<TI3SEL[3:0] bits (TIM1 TI3 SEL)*/
16579 #define TIM_TISEL_TI3SEL_0                  (0x1UL << TIM_TISEL_TI3SEL_Pos)         /*!< 0x00010000 */
16580 #define TIM_TISEL_TI3SEL_1                  (0x2UL << TIM_TISEL_TI3SEL_Pos)         /*!< 0x00020000 */
16581 #define TIM_TISEL_TI3SEL_2                  (0x4UL << TIM_TISEL_TI3SEL_Pos)         /*!< 0x00040000 */
16582 #define TIM_TISEL_TI3SEL_3                  (0x8UL << TIM_TISEL_TI3SEL_Pos)         /*!< 0x00080000 */
16583 #define TIM_TISEL_TI4SEL_Pos                (24U)
16584 #define TIM_TISEL_TI4SEL_Msk                (0xFUL << TIM_TISEL_TI4SEL_Pos)         /*!< 0x0F000000 */
16585 #define TIM_TISEL_TI4SEL                    TIM_TISEL_TI4SEL_Msk                    /*!<TI4SEL[3:0] bits (TIM1 TI4 SEL)*/
16586 #define TIM_TISEL_TI4SEL_0                  (0x1UL << TIM_TISEL_TI4SEL_Pos)         /*!< 0x01000000 */
16587 #define TIM_TISEL_TI4SEL_1                  (0x2UL << TIM_TISEL_TI4SEL_Pos)         /*!< 0x02000000 */
16588 #define TIM_TISEL_TI4SEL_2                  (0x4UL << TIM_TISEL_TI4SEL_Pos)         /*!< 0x04000000 */
16589 #define TIM_TISEL_TI4SEL_3                  (0x8UL << TIM_TISEL_TI4SEL_Pos)         /*!< 0x08000000 */
16590 
16591 /*******************  Bit definition for TIM_DTR2 register  *********************/
16592 #define TIM_DTR2_DTGF_Pos                   (0U)
16593 #define TIM_DTR2_DTGF_Msk                   (0xFFUL << TIM_DTR2_DTGF_Pos)           /*!< 0x0000000F */
16594 #define TIM_DTR2_DTGF                       TIM_DTR2_DTGF_Msk                       /*!<DTGF[7:0] bits (Deadtime falling edge generator setup)*/
16595 #define TIM_DTR2_DTGF_0                     (0x01UL << TIM_DTR2_DTGF_Pos)           /*!< 0x00000001 */
16596 #define TIM_DTR2_DTGF_1                     (0x02UL << TIM_DTR2_DTGF_Pos)           /*!< 0x00000002 */
16597 #define TIM_DTR2_DTGF_2                     (0x04UL << TIM_DTR2_DTGF_Pos)           /*!< 0x00000004 */
16598 #define TIM_DTR2_DTGF_3                     (0x08UL << TIM_DTR2_DTGF_Pos)           /*!< 0x00000008 */
16599 #define TIM_DTR2_DTGF_4                     (0x10UL << TIM_DTR2_DTGF_Pos)           /*!< 0x00000010 */
16600 #define TIM_DTR2_DTGF_5                     (0x20UL << TIM_DTR2_DTGF_Pos)           /*!< 0x00000020 */
16601 #define TIM_DTR2_DTGF_6                     (0x40UL << TIM_DTR2_DTGF_Pos)           /*!< 0x00000040 */
16602 #define TIM_DTR2_DTGF_7                     (0x80UL << TIM_DTR2_DTGF_Pos)           /*!< 0x00000080 */
16603 #define TIM_DTR2_DTAE_Pos                   (16U)
16604 #define TIM_DTR2_DTAE_Msk                   (0x1UL << TIM_DTR2_DTAE_Pos)            /*!< 0x00004000 */
16605 #define TIM_DTR2_DTAE                       TIM_DTR2_DTAE_Msk                       /*!<Deadtime asymmetric enable */
16606 #define TIM_DTR2_DTPE_Pos                   (17U)
16607 #define TIM_DTR2_DTPE_Msk                   (0x1UL << TIM_DTR2_DTPE_Pos)            /*!< 0x00008000 */
16608 #define TIM_DTR2_DTPE                       TIM_DTR2_DTPE_Msk                       /*!<Deadtime prelaod enable */
16609 
16610 /*******************  Bit definition for TIM_ECR register  *********************/
16611 #define TIM_ECR_IE_Pos                      (0U)
16612 #define TIM_ECR_IE_Msk                      (0x1UL << TIM_ECR_IE_Pos)               /*!< 0x00000001 */
16613 #define TIM_ECR_IE                          TIM_ECR_IE_Msk                          /*!<Index enable */
16614 #define TIM_ECR_IDIR_Pos                    (1U)
16615 #define TIM_ECR_IDIR_Msk                    (0x3UL << TIM_ECR_IDIR_Pos)             /*!< 0x00000006 */
16616 #define TIM_ECR_IDIR                        TIM_ECR_IDIR_Msk                        /*!<IDIR[1:0] bits (Index direction)*/
16617 #define TIM_ECR_IDIR_0                      (0x01UL << TIM_ECR_IDIR_Pos)            /*!< 0x00000001 */
16618 #define TIM_ECR_IDIR_1                      (0x02UL << TIM_ECR_IDIR_Pos)            /*!< 0x00000002 */
16619 #define TIM_ECR_IBLK_Pos                    (3U)
16620 #define TIM_ECR_IBLK_Msk                    (0x3UL << TIM_ECR_IBLK_Pos)             /*!< 0x00000018 */
16621 #define TIM_ECR_IBLK                        TIM_ECR_IBLK_Msk                        /*!<IBLK[1:0] bits (Index blanking)*/
16622 #define TIM_ECR_IBLK_0                      (0x01UL << TIM_ECR_IBLK_Pos)            /*!< 0x00000008 */
16623 #define TIM_ECR_IBLK_1                      (0x02UL << TIM_ECR_IBLK_Pos)            /*!< 0x00000010 */
16624 #define TIM_ECR_FIDX_Pos                    (5U)
16625 #define TIM_ECR_FIDX_Msk                    (0x1UL << TIM_ECR_FIDX_Pos)             /*!< 0x00000020 */
16626 #define TIM_ECR_FIDX                        TIM_ECR_FIDX_Msk                        /*!<First index enable */
16627 #define TIM_ECR_IPOS_Pos                    (6U)
16628 #define TIM_ECR_IPOS_Msk                    (0x3UL << TIM_ECR_IPOS_Pos)             /*!< 0x000000C0 */
16629 #define TIM_ECR_IPOS                        TIM_ECR_IPOS_Msk                        /*!<IPOS[1:0] bits (Index positioning)*/
16630 #define TIM_ECR_IPOS_0                      (0x01UL << TIM_ECR_IPOS_Pos)            /*!< 0x00000040 */
16631 #define TIM_ECR_IPOS_1                      (0x02UL << TIM_ECR_IPOS_Pos)            /*!< 0x00000080 */
16632 #define TIM_ECR_PW_Pos                      (16U)
16633 #define TIM_ECR_PW_Msk                      (0xFFUL << TIM_ECR_PW_Pos)              /*!< 0x00FF0000 */
16634 #define TIM_ECR_PW                          TIM_ECR_PW_Msk                          /*!<PW[7:0] bits (Pulse width)*/
16635 #define TIM_ECR_PW_0                        (0x01UL << TIM_ECR_PW_Pos)              /*!< 0x00010000 */
16636 #define TIM_ECR_PW_1                        (0x02UL << TIM_ECR_PW_Pos)              /*!< 0x00020000 */
16637 #define TIM_ECR_PW_2                        (0x04UL << TIM_ECR_PW_Pos)              /*!< 0x00040000 */
16638 #define TIM_ECR_PW_3                        (0x08UL << TIM_ECR_PW_Pos)              /*!< 0x00080000 */
16639 #define TIM_ECR_PW_4                        (0x10UL << TIM_ECR_PW_Pos)              /*!< 0x00100000 */
16640 #define TIM_ECR_PW_5                        (0x20UL << TIM_ECR_PW_Pos)              /*!< 0x00200000 */
16641 #define TIM_ECR_PW_6                        (0x40UL << TIM_ECR_PW_Pos)              /*!< 0x00400000 */
16642 #define TIM_ECR_PW_7                        (0x80UL << TIM_ECR_PW_Pos)              /*!< 0x00800000 */
16643 #define TIM_ECR_PWPRSC_Pos                  (24U)
16644 #define TIM_ECR_PWPRSC_Msk                  (0x7UL << TIM_ECR_PWPRSC_Pos)           /*!< 0x07000000 */
16645 #define TIM_ECR_PWPRSC                      TIM_ECR_PWPRSC_Msk                      /*!<PWPRSC[2:0] bits (Pulse width prescaler)*/
16646 #define TIM_ECR_PWPRSC_0                    (0x01UL << TIM_ECR_PWPRSC_Pos)          /*!< 0x01000000 */
16647 #define TIM_ECR_PWPRSC_1                    (0x02UL << TIM_ECR_PWPRSC_Pos)          /*!< 0x02000000 */
16648 #define TIM_ECR_PWPRSC_2                    (0x04UL << TIM_ECR_PWPRSC_Pos)          /*!< 0x04000000 */
16649 
16650 /*******************  Bit definition for TIM_DMAR register  *******************/
16651 #define TIM_DMAR_DMAB_Pos                   (0U)
16652 #define TIM_DMAR_DMAB_Msk                   (0xFFFFFFFFUL << TIM_DMAR_DMAB_Pos)     /*!< 0xFFFFFFFF */
16653 #define TIM_DMAR_DMAB                       TIM_DMAR_DMAB_Msk                       /*!<DMA register for burst accesses */
16654 
16655 /******************************************************************************/
16656 /*                                                                            */
16657 /*                         Low Power Timer (LPTIM)                            */
16658 /*                                                                            */
16659 /******************************************************************************/
16660 /******************  Bit definition for LPTIM_ISR register  *******************/
16661 #define LPTIM_ISR_CC1IF_Pos                 (0U)
16662 #define LPTIM_ISR_CC1IF_Msk                 (0x1UL << LPTIM_ISR_CC1IF_Pos)            /*!< 0x00000001 */
16663 #define LPTIM_ISR_CC1IF                     LPTIM_ISR_CC1IF_Msk                       /*!< Capture/Compare 1 interrupt flag */
16664 #define LPTIM_ISR_ARRM_Pos                  (1U)
16665 #define LPTIM_ISR_ARRM_Msk                  (0x1UL << LPTIM_ISR_ARRM_Pos)           /*!< 0x00000002 */
16666 #define LPTIM_ISR_ARRM                      LPTIM_ISR_ARRM_Msk                      /*!< Autoreload match */
16667 #define LPTIM_ISR_EXTTRIG_Pos               (2U)
16668 #define LPTIM_ISR_EXTTRIG_Msk               (0x1UL << LPTIM_ISR_EXTTRIG_Pos)        /*!< 0x00000004 */
16669 #define LPTIM_ISR_EXTTRIG                   LPTIM_ISR_EXTTRIG_Msk                   /*!< External trigger edge event */
16670 #define LPTIM_ISR_CMP1OK_Pos                (3U)
16671 #define LPTIM_ISR_CMP1OK_Msk                (0x1UL << LPTIM_ISR_CMP1OK_Pos)         /*!< 0x00000008 */
16672 #define LPTIM_ISR_CMP1OK                    LPTIM_ISR_CMP1OK_Msk                    /*!< Compare register 1 update OK */
16673 #define LPTIM_ISR_ARROK_Pos                 (4U)
16674 #define LPTIM_ISR_ARROK_Msk                 (0x1UL << LPTIM_ISR_ARROK_Pos)          /*!< 0x00000010 */
16675 #define LPTIM_ISR_ARROK                     LPTIM_ISR_ARROK_Msk                     /*!< Autoreload register update OK */
16676 #define LPTIM_ISR_UP_Pos                    (5U)
16677 #define LPTIM_ISR_UP_Msk                    (0x1UL << LPTIM_ISR_UP_Pos)             /*!< 0x00000020 */
16678 #define LPTIM_ISR_UP                        LPTIM_ISR_UP_Msk                        /*!< Counter direction change down to up */
16679 #define LPTIM_ISR_DOWN_Pos                  (6U)
16680 #define LPTIM_ISR_DOWN_Msk                  (0x1UL << LPTIM_ISR_DOWN_Pos)           /*!< 0x00000040 */
16681 #define LPTIM_ISR_DOWN                      LPTIM_ISR_DOWN_Msk                      /*!< Counter direction change up to down */
16682 #define LPTIM_ISR_UE_Pos                    (7U)
16683 #define LPTIM_ISR_UE_Msk                    (0x1UL << LPTIM_ISR_UE_Pos)             /*!< 0x00000080 */
16684 #define LPTIM_ISR_UE                        LPTIM_ISR_UE_Msk                        /*!< Update event */
16685 #define LPTIM_ISR_REPOK_Pos                 (8U)
16686 #define LPTIM_ISR_REPOK_Msk                 (0x1UL << LPTIM_ISR_REPOK_Pos)          /*!< 0x00000100 */
16687 #define LPTIM_ISR_REPOK                     LPTIM_ISR_REPOK_Msk                     /*!< Repetition register update OK */
16688 #define LPTIM_ISR_CC2IF_Pos                 (9U)
16689 #define LPTIM_ISR_CC2IF_Msk                 (0x1UL << LPTIM_ISR_CC2IF_Pos)          /*!< 0x00000200 */
16690 #define LPTIM_ISR_CC2IF                     LPTIM_ISR_CC2IF_Msk                     /*!< Capture/Compare 2 interrupt flag */
16691 #define LPTIM_ISR_CC1OF_Pos                 (12U)
16692 #define LPTIM_ISR_CC1OF_Msk                 (0x1UL << LPTIM_ISR_CC1OF_Pos)          /*!< 0x00001000 */
16693 #define LPTIM_ISR_CC1OF                     LPTIM_ISR_CC1OF_Msk                     /*!< Capture/Compare 1 over-capture flag */
16694 #define LPTIM_ISR_CC2OF_Pos                 (13U)
16695 #define LPTIM_ISR_CC2OF_Msk                 (0x1UL << LPTIM_ISR_CC2OF_Pos)          /*!< 0x00002000 */
16696 #define LPTIM_ISR_CC2OF                     LPTIM_ISR_CC2OF_Msk                     /*!< Capture/Compare 2 over-capture flag */
16697 #define LPTIM_ISR_CMP2OK_Pos                (19U)
16698 #define LPTIM_ISR_CMP2OK_Msk                (0x1UL << LPTIM_ISR_CMP2OK_Pos)         /*!< 0x00080000 */
16699 #define LPTIM_ISR_CMP2OK                    LPTIM_ISR_CMP2OK_Msk                    /*!< Compare register 2 update OK */
16700 #define LPTIM_ISR_DIEROK_Pos                (24U)
16701 #define LPTIM_ISR_DIEROK_Msk                (0x1UL << LPTIM_ISR_DIEROK_Pos)         /*!< 0x01000000 */
16702 #define LPTIM_ISR_DIEROK                    LPTIM_ISR_DIEROK_Msk                    /*!< DMA & interrupt enable update OK */
16703 
16704 /******************  Bit definition for LPTIM_ICR register  *******************/
16705 #define LPTIM_ICR_CC1CF_Pos                 (0U)
16706 #define LPTIM_ICR_CC1CF_Msk                 (0x1UL << LPTIM_ICR_CC1CF_Pos)          /*!< 0x00000001 */
16707 #define LPTIM_ICR_CC1CF                     LPTIM_ICR_CC1CF_Msk                     /*!< Capture/Compare 1 clear flag  */
16708 #define LPTIM_ICR_ARRMCF_Pos                (1U)
16709 #define LPTIM_ICR_ARRMCF_Msk                (0x1UL << LPTIM_ICR_ARRMCF_Pos)         /*!< 0x00000002 */
16710 #define LPTIM_ICR_ARRMCF                    LPTIM_ICR_ARRMCF_Msk                    /*!< Autoreload match clear flag */
16711 #define LPTIM_ICR_EXTTRIGCF_Pos             (2U)
16712 #define LPTIM_ICR_EXTTRIGCF_Msk             (0x1UL << LPTIM_ICR_EXTTRIGCF_Pos)      /*!< 0x00000004 */
16713 #define LPTIM_ICR_EXTTRIGCF                 LPTIM_ICR_EXTTRIGCF_Msk                 /*!< External trigger edge event clear flag */
16714 #define LPTIM_ICR_CMP1OKCF_Pos              (3U)
16715 #define LPTIM_ICR_CMP1OKCF_Msk              (0x1UL << LPTIM_ICR_CMP1OKCF_Pos)       /*!< 0x00000008 */
16716 #define LPTIM_ICR_CMP1OKCF                  LPTIM_ICR_CMP1OKCF_Msk                  /*!< Compare register 1 update OK clear flag */
16717 #define LPTIM_ICR_ARROKCF_Pos               (4U)
16718 #define LPTIM_ICR_ARROKCF_Msk               (0x1UL << LPTIM_ICR_ARROKCF_Pos)        /*!< 0x00000010 */
16719 #define LPTIM_ICR_ARROKCF                   LPTIM_ICR_ARROKCF_Msk                   /*!< Autoreload register update OK clear flag */
16720 #define LPTIM_ICR_UPCF_Pos                  (5U)
16721 #define LPTIM_ICR_UPCF_Msk                  (0x1UL << LPTIM_ICR_UPCF_Pos)           /*!< 0x00000020 */
16722 #define LPTIM_ICR_UPCF                      LPTIM_ICR_UPCF_Msk                      /*!< Counter direction change down to up clear flag */
16723 #define LPTIM_ICR_DOWNCF_Pos                (6U)
16724 #define LPTIM_ICR_DOWNCF_Msk                (0x1UL << LPTIM_ICR_DOWNCF_Pos)         /*!< 0x00000040 */
16725 #define LPTIM_ICR_DOWNCF                    LPTIM_ICR_DOWNCF_Msk                    /*!< Counter direction change up to down clear flag */
16726 #define LPTIM_ICR_UECF_Pos                  (7U)
16727 #define LPTIM_ICR_UECF_Msk                  (0x1UL << LPTIM_ICR_UECF_Pos)           /*!< 0x00000080 */
16728 #define LPTIM_ICR_UECF                      LPTIM_ICR_UECF_Msk                      /*!< Update event clear flag */
16729 #define LPTIM_ICR_REPOKCF_Pos               (8U)
16730 #define LPTIM_ICR_REPOKCF_Msk               (0x1UL << LPTIM_ICR_REPOKCF_Pos)        /*!< 0x00000100 */
16731 #define LPTIM_ICR_REPOKCF                   LPTIM_ICR_REPOKCF_Msk                   /*!< Repetition register update OK clear flag */
16732 #define LPTIM_ICR_CC2CF_Pos                 (9U)
16733 #define LPTIM_ICR_CC2CF_Msk                 (0x1UL << LPTIM_ICR_CC2CF_Pos)          /*!< 0x00000200 */
16734 #define LPTIM_ICR_CC2CF                     LPTIM_ICR_CC2CF_Msk                     /*!< Capture/Compare 2 clear flag  */
16735 #define LPTIM_ICR_CC1OCF_Pos                (12U)
16736 #define LPTIM_ICR_CC1OCF_Msk                (0x1UL << LPTIM_ICR_CC1OCF_Pos)         /*!< 0x00001000 */
16737 #define LPTIM_ICR_CC1OCF                    LPTIM_ICR_CC1OCF_Msk                    /*!< Capture/Compare 1 over-capture clear flag */
16738 #define LPTIM_ICR_CC2OCF_Pos                (13U)
16739 #define LPTIM_ICR_CC2OCF_Msk                (0x1UL << LPTIM_ICR_CC2OCF_Pos)         /*!< 0x00002000 */
16740 #define LPTIM_ICR_CC2OCF                    LPTIM_ICR_CC2OCF_Msk                    /*!< Capture/Compare 2 over-capture clear flag */
16741 #define LPTIM_ICR_CMP2OKCF_Pos              (19U)
16742 #define LPTIM_ICR_CMP2OKCF_Msk              (0x1UL << LPTIM_ICR_CMP2OKCF_Pos)       /*!< 0x00080000 */
16743 #define LPTIM_ICR_CMP2OKCF                  LPTIM_ICR_CMP2OKCF_Msk                  /*!< Compare register 2 update OK clear flag */
16744 #define LPTIM_ICR_DIEROKCF_Pos              (24U)
16745 #define LPTIM_ICR_DIEROKCF_Msk              (0x1UL << LPTIM_ICR_DIEROKCF_Pos)       /*!< 0x01000000 */
16746 #define LPTIM_ICR_DIEROKCF                  LPTIM_ICR_DIEROKCF_Msk                  /*!< Interrupt enable register update OK clear flag */
16747 /******************  Bit definition for LPTIM_DIER register *******************/
16748 #define LPTIM_DIER_CC1IE_Pos                (0U)
16749 #define LPTIM_DIER_CC1IE_Msk                (0x1UL << LPTIM_DIER_CC1IE_Pos)         /*!< 0x00000001 */
16750 #define LPTIM_DIER_CC1IE                    LPTIM_DIER_CC1IE_Msk                    /*!< Compare/Compare interrupt enable */
16751 #define LPTIM_DIER_ARRMIE_Pos               (1U)
16752 #define LPTIM_DIER_ARRMIE_Msk               (0x1UL << LPTIM_DIER_ARRMIE_Pos)        /*!< 0x00000002 */
16753 #define LPTIM_DIER_ARRMIE                   LPTIM_DIER_ARRMIE_Msk                   /*!< Autoreload match interrupt enable */
16754 #define LPTIM_DIER_EXTTRIGIE_Pos            (2U)
16755 #define LPTIM_DIER_EXTTRIGIE_Msk            (0x1UL << LPTIM_DIER_EXTTRIGIE_Pos)     /*!< 0x00000004 */
16756 #define LPTIM_DIER_EXTTRIGIE                LPTIM_DIER_EXTTRIGIE_Msk                /*!< External trigger edge event interrupt enable */
16757 #define LPTIM_DIER_CMP1OKIE_Pos             (3U)
16758 #define LPTIM_DIER_CMP1OKIE_Msk             (0x1UL << LPTIM_DIER_CMP1OKIE_Pos)      /*!< 0x00000008 */
16759 #define LPTIM_DIER_CMP1OKIE                 LPTIM_DIER_CMP1OKIE_Msk                 /*!< Compare register 1 update OK interrupt enable */
16760 #define LPTIM_DIER_ARROKIE_Pos              (4U)
16761 #define LPTIM_DIER_ARROKIE_Msk              (0x1UL << LPTIM_DIER_ARROKIE_Pos)       /*!< 0x00000010 */
16762 #define LPTIM_DIER_ARROKIE                  LPTIM_DIER_ARROKIE_Msk                  /*!< Autoreload register update OK interrupt enable */
16763 #define LPTIM_DIER_UPIE_Pos                 (5U)
16764 #define LPTIM_DIER_UPIE_Msk                 (0x1UL << LPTIM_DIER_UPIE_Pos)          /*!< 0x00000020 */
16765 #define LPTIM_DIER_UPIE                     LPTIM_DIER_UPIE_Msk                     /*!< Counter direction change down to up interrupt enable */
16766 #define LPTIM_DIER_DOWNIE_Pos               (6U)
16767 #define LPTIM_DIER_DOWNIE_Msk               (0x1UL << LPTIM_DIER_DOWNIE_Pos)        /*!< 0x00000040 */
16768 #define LPTIM_DIER_DOWNIE                   LPTIM_DIER_DOWNIE_Msk                   /*!< Counter direction change up to down interrupt enable */
16769 #define LPTIM_DIER_UEIE_Pos                 (7U)
16770 #define LPTIM_DIER_UEIE_Msk                 (0x1UL << LPTIM_DIER_UEIE_Pos)          /*!< 0x00000080 */
16771 #define LPTIM_DIER_UEIE                     LPTIM_DIER_UEIE_Msk                     /*!< Update event interrupt enable */
16772 #define LPTIM_DIER_REPOKIE_Pos              (8U)
16773 #define LPTIM_DIER_REPOKIE_Msk              (0x1UL << LPTIM_DIER_REPOKIE_Pos)       /*!< 0x00000100 */
16774 #define LPTIM_DIER_REPOKIE                  LPTIM_DIER_REPOKIE_Msk                  /*!< Repetition register update OK interrupt enable */
16775 #define LPTIM_DIER_CC2IE_Pos                (9U)
16776 #define LPTIM_DIER_CC2IE_Msk                (0x1UL << LPTIM_DIER_CC2IE_Pos)         /*!< 0x00000200 */
16777 #define LPTIM_DIER_CC2IE                    LPTIM_DIER_CC2IE_Msk                    /*!< Capture/Compare 2 interrupt interrupt enable */
16778 #define LPTIM_DIER_CC1OIE_Pos               (12U)
16779 #define LPTIM_DIER_CC1OIE_Msk               (0x1UL << LPTIM_DIER_CC1OIE_Pos)        /*!< 0x00001000 */
16780 #define LPTIM_DIER_CC1OIE                   LPTIM_DIER_CC1OIE_Msk                   /*!< Capture/Compare 1 over-capture interrupt enable */
16781 #define LPTIM_DIER_CC2OIE_Pos               (13U)
16782 #define LPTIM_DIER_CC2OIE_Msk               (0x1UL << LPTIM_DIER_CC2OIE_Pos)        /*!< 0x00002000 */
16783 #define LPTIM_DIER_CC2OIE                   LPTIM_DIER_CC2OIE_Msk                   /*!< Capture/Compare 2 over-capture interrupt enable */
16784 #define LPTIM_DIER_CC1DE_Pos                (16U)
16785 #define LPTIM_DIER_CC1DE_Msk                (0x1UL << LPTIM_DIER_CC1DE_Pos)         /*!< 0x00010000 */
16786 #define LPTIM_DIER_CC1DE                    LPTIM_DIER_CC1DE_Msk                    /*!< Capture/Compare 1 DMA request enable */
16787 #define LPTIM_DIER_CMP2OKIE_Pos             (19U)
16788 #define LPTIM_DIER_CMP2OKIE_Msk             (0x1UL << LPTIM_DIER_CMP2OKIE_Pos)      /*!< 0x00080000 */
16789 #define LPTIM_DIER_CMP2OKIE                 LPTIM_DIER_CMP2OKIE_Msk                 /*!< Compare register 2 update OK interrupt enable */
16790 #define LPTIM_DIER_UEDE_Pos                 (23U)
16791 #define LPTIM_DIER_UEDE_Msk                 (0x1UL << LPTIM_DIER_UEDE_Pos)          /*!< 0x00800000 */
16792 #define LPTIM_DIER_UEDE                     LPTIM_DIER_UEDE_Msk                     /*!< Update event DMA request enable */
16793 #define LPTIM_DIER_CC2DE_Pos                (25U)
16794 #define LPTIM_DIER_CC2DE_Msk                (0x1UL << LPTIM_DIER_CC2DE_Pos)         /*!< 0x02000000 */
16795 #define LPTIM_DIER_CC2DE                    LPTIM_DIER_CC2DE_Msk                    /*!< Capture/Compare 2 DMA request enable */
16796 
16797 /******************  Bit definition for LPTIM_CFGR register *******************/
16798 #define LPTIM_CFGR_CKSEL_Pos                (0U)
16799 #define LPTIM_CFGR_CKSEL_Msk                (0x1UL << LPTIM_CFGR_CKSEL_Pos)         /*!< 0x00000001 */
16800 #define LPTIM_CFGR_CKSEL                    LPTIM_CFGR_CKSEL_Msk                    /*!< Clock selector */
16801 #define LPTIM_CFGR_CKPOL_Pos                (1U)
16802 #define LPTIM_CFGR_CKPOL_Msk                (0x3UL << LPTIM_CFGR_CKPOL_Pos)         /*!< 0x00000006 */
16803 #define LPTIM_CFGR_CKPOL                    LPTIM_CFGR_CKPOL_Msk                    /*!< CKPOL[1:0] bits (Clock polarity) */
16804 #define LPTIM_CFGR_CKPOL_0                  (0x1UL << LPTIM_CFGR_CKPOL_Pos)         /*!< 0x00000002 */
16805 #define LPTIM_CFGR_CKPOL_1                  (0x2UL << LPTIM_CFGR_CKPOL_Pos)         /*!< 0x00000004 */
16806 #define LPTIM_CFGR_CKFLT_Pos                (3U)
16807 #define LPTIM_CFGR_CKFLT_Msk                (0x3UL << LPTIM_CFGR_CKFLT_Pos)         /*!< 0x00000018 */
16808 #define LPTIM_CFGR_CKFLT                    LPTIM_CFGR_CKFLT_Msk                    /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */
16809 #define LPTIM_CFGR_CKFLT_0                  (0x1UL << LPTIM_CFGR_CKFLT_Pos)         /*!< 0x00000008 */
16810 #define LPTIM_CFGR_CKFLT_1                  (0x2UL << LPTIM_CFGR_CKFLT_Pos)         /*!< 0x00000010 */
16811 #define LPTIM_CFGR_TRGFLT_Pos               (6U)
16812 #define LPTIM_CFGR_TRGFLT_Msk               (0x3UL << LPTIM_CFGR_TRGFLT_Pos)        /*!< 0x000000C0 */
16813 #define LPTIM_CFGR_TRGFLT                   LPTIM_CFGR_TRGFLT_Msk                   /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */
16814 #define LPTIM_CFGR_TRGFLT_0                 (0x1UL << LPTIM_CFGR_TRGFLT_Pos)        /*!< 0x00000040 */
16815 #define LPTIM_CFGR_TRGFLT_1                 (0x2UL << LPTIM_CFGR_TRGFLT_Pos)        /*!< 0x00000080 */
16816 #define LPTIM_CFGR_PRESC_Pos                (9U)
16817 #define LPTIM_CFGR_PRESC_Msk                (0x7UL << LPTIM_CFGR_PRESC_Pos)         /*!< 0x00000E00 */
16818 #define LPTIM_CFGR_PRESC                    LPTIM_CFGR_PRESC_Msk                    /*!< PRESC[2:0] bits (Clock prescaler) */
16819 #define LPTIM_CFGR_PRESC_0                  (0x1UL << LPTIM_CFGR_PRESC_Pos)         /*!< 0x00000200 */
16820 #define LPTIM_CFGR_PRESC_1                  (0x2UL << LPTIM_CFGR_PRESC_Pos)         /*!< 0x00000400 */
16821 #define LPTIM_CFGR_PRESC_2                  (0x4UL << LPTIM_CFGR_PRESC_Pos)         /*!< 0x00000800 */
16822 #define LPTIM_CFGR_TRIGSEL_Pos              (13U)
16823 #define LPTIM_CFGR_TRIGSEL_Msk              (0x7UL << LPTIM_CFGR_TRIGSEL_Pos)       /*!< 0x0000E000 */
16824 #define LPTIM_CFGR_TRIGSEL                  LPTIM_CFGR_TRIGSEL_Msk                  /*!< TRIGSEL[2:0]] bits (Trigger selector) */
16825 #define LPTIM_CFGR_TRIGSEL_0                (0x1UL << LPTIM_CFGR_TRIGSEL_Pos)       /*!< 0x00002000 */
16826 #define LPTIM_CFGR_TRIGSEL_1                (0x2UL << LPTIM_CFGR_TRIGSEL_Pos)       /*!< 0x00004000 */
16827 #define LPTIM_CFGR_TRIGSEL_2                (0x4UL << LPTIM_CFGR_TRIGSEL_Pos)       /*!< 0x00008000 */
16828 #define LPTIM_CFGR_TRIGEN_Pos               (17U)
16829 #define LPTIM_CFGR_TRIGEN_Msk               (0x3UL << LPTIM_CFGR_TRIGEN_Pos)        /*!< 0x00060000 */
16830 #define LPTIM_CFGR_TRIGEN                   LPTIM_CFGR_TRIGEN_Msk                   /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */
16831 #define LPTIM_CFGR_TRIGEN_0                 (0x1UL << LPTIM_CFGR_TRIGEN_Pos)        /*!< 0x00020000 */
16832 #define LPTIM_CFGR_TRIGEN_1                 (0x2UL << LPTIM_CFGR_TRIGEN_Pos)        /*!< 0x00040000 */
16833 #define LPTIM_CFGR_TIMOUT_Pos               (19U)
16834 #define LPTIM_CFGR_TIMOUT_Msk               (0x1UL << LPTIM_CFGR_TIMOUT_Pos)        /*!< 0x00080000 */
16835 #define LPTIM_CFGR_TIMOUT                   LPTIM_CFGR_TIMOUT_Msk                   /*!< Timout enable */
16836 #define LPTIM_CFGR_WAVE_Pos                 (20U)
16837 #define LPTIM_CFGR_WAVE_Msk                 (0x1UL << LPTIM_CFGR_WAVE_Pos)          /*!< 0x00100000 */
16838 #define LPTIM_CFGR_WAVE                     LPTIM_CFGR_WAVE_Msk                     /*!< Waveform shape */
16839 #define LPTIM_CFGR_WAVPOL_Pos               (21U)
16840 #define LPTIM_CFGR_WAVPOL_Msk               (0x1UL << LPTIM_CFGR_WAVPOL_Pos)        /*!< 0x00200000 */
16841 #define LPTIM_CFGR_WAVPOL                   LPTIM_CFGR_WAVPOL_Msk                   /*!< Waveform shape */
16842 #define LPTIM_CFGR_PRELOAD_Pos              (22U)
16843 #define LPTIM_CFGR_PRELOAD_Msk              (0x1UL << LPTIM_CFGR_PRELOAD_Pos)       /*!< 0x00400000 */
16844 #define LPTIM_CFGR_PRELOAD                  LPTIM_CFGR_PRELOAD_Msk                  /*!< Reg update mode */
16845 #define LPTIM_CFGR_COUNTMODE_Pos            (23U)
16846 #define LPTIM_CFGR_COUNTMODE_Msk            (0x1UL << LPTIM_CFGR_COUNTMODE_Pos)     /*!< 0x00800000 */
16847 #define LPTIM_CFGR_COUNTMODE                LPTIM_CFGR_COUNTMODE_Msk                /*!< Counter mode enable */
16848 #define LPTIM_CFGR_ENC_Pos                  (24U)
16849 #define LPTIM_CFGR_ENC_Msk                  (0x1UL << LPTIM_CFGR_ENC_Pos)           /*!< 0x01000000 */
16850 #define LPTIM_CFGR_ENC                      LPTIM_CFGR_ENC_Msk                      /*!< Encoder mode enable */
16851 
16852 /******************  Bit definition for LPTIM_CR register  ********************/
16853 #define LPTIM_CR_ENABLE_Pos                 (0U)
16854 #define LPTIM_CR_ENABLE_Msk                 (0x1UL << LPTIM_CR_ENABLE_Pos)          /*!< 0x00000001 */
16855 #define LPTIM_CR_ENABLE                     LPTIM_CR_ENABLE_Msk                     /*!< LPTIMer enable */
16856 #define LPTIM_CR_SNGSTRT_Pos                (1U)
16857 #define LPTIM_CR_SNGSTRT_Msk                (0x1UL << LPTIM_CR_SNGSTRT_Pos)         /*!< 0x00000002 */
16858 #define LPTIM_CR_SNGSTRT                    LPTIM_CR_SNGSTRT_Msk                    /*!< Timer start in single mode */
16859 #define LPTIM_CR_CNTSTRT_Pos                (2U)
16860 #define LPTIM_CR_CNTSTRT_Msk                (0x1UL << LPTIM_CR_CNTSTRT_Pos)         /*!< 0x00000004 */
16861 #define LPTIM_CR_CNTSTRT                    LPTIM_CR_CNTSTRT_Msk                    /*!< Timer start in continuous mode */
16862 #define LPTIM_CR_COUNTRST_Pos               (3U)
16863 #define LPTIM_CR_COUNTRST_Msk               (0x1UL << LPTIM_CR_COUNTRST_Pos)        /*!< 0x00000008 */
16864 #define LPTIM_CR_COUNTRST                   LPTIM_CR_COUNTRST_Msk                   /*!< Timer Counter reset in synchronous mode*/
16865 #define LPTIM_CR_RSTARE_Pos                 (4U)
16866 #define LPTIM_CR_RSTARE_Msk                 (0x1UL << LPTIM_CR_RSTARE_Pos)          /*!< 0x00000010 */
16867 #define LPTIM_CR_RSTARE                     LPTIM_CR_RSTARE_Msk                     /*!< Timer Counter reset after read enable (asynchronously)*/
16868 
16869 /******************  Bit definition for LPTIM_CCR1 register  ******************/
16870 #define LPTIM_CCR1_CCR1_Pos                 (0U)
16871 #define LPTIM_CCR1_CCR1_Msk                 (0xFFFFUL << LPTIM_CCR1_CCR1_Pos)       /*!< 0x0000FFFF */
16872 #define LPTIM_CCR1_CCR1                     LPTIM_CCR1_CCR1_Msk                     /*!< Compare register 1 */
16873 
16874 /******************  Bit definition for LPTIM_ARR register  *******************/
16875 #define LPTIM_ARR_ARR_Pos                   (0U)
16876 #define LPTIM_ARR_ARR_Msk                   (0xFFFFUL << LPTIM_ARR_ARR_Pos)         /*!< 0x0000FFFF */
16877 #define LPTIM_ARR_ARR                       LPTIM_ARR_ARR_Msk                       /*!< Auto reload register */
16878 
16879 /******************  Bit definition for LPTIM_CNT register  *******************/
16880 #define LPTIM_CNT_CNT_Pos                   (0U)
16881 #define LPTIM_CNT_CNT_Msk                   (0xFFFFUL << LPTIM_CNT_CNT_Pos)         /*!< 0x0000FFFF */
16882 #define LPTIM_CNT_CNT                       LPTIM_CNT_CNT_Msk                       /*!< Counter register */
16883 
16884 /******************  Bit definition for LPTIM_CFGR2 register  *****************/
16885 #define LPTIM_CFGR2_IN1SEL_Pos              (0U)
16886 #define LPTIM_CFGR2_IN1SEL_Msk              (0x3UL << LPTIM_CFGR2_IN1SEL_Pos)       /*!< 0x00000003 */
16887 #define LPTIM_CFGR2_IN1SEL                  LPTIM_CFGR2_IN1SEL_Msk                  /*!< IN1SEL[1:0] bits (Remap selection) */
16888 #define LPTIM_CFGR2_IN1SEL_0                (0x1UL << LPTIM_CFGR2_IN1SEL_Pos)       /*!< 0x00000001 */
16889 #define LPTIM_CFGR2_IN1SEL_1                (0x2UL << LPTIM_CFGR2_IN1SEL_Pos)       /*!< 0x00000002 */
16890 #define LPTIM_CFGR2_IN2SEL_Pos              (4U)
16891 #define LPTIM_CFGR2_IN2SEL_Msk              (0x3UL << LPTIM_CFGR2_IN2SEL_Pos)       /*!< 0x00000030 */
16892 #define LPTIM_CFGR2_IN2SEL                  LPTIM_CFGR2_IN2SEL_Msk                  /*!< IN2SEL[5:4] bits (Remap selection) */
16893 #define LPTIM_CFGR2_IN2SEL_0                (0x1UL << LPTIM_CFGR2_IN2SEL_Pos)       /*!< 0x00000010 */
16894 #define LPTIM_CFGR2_IN2SEL_1                (0x2UL << LPTIM_CFGR2_IN2SEL_Pos)       /*!< 0x00000020 */
16895 #define LPTIM_CFGR2_IC1SEL_Pos              (16U)
16896 #define LPTIM_CFGR2_IC1SEL_Msk              (0x3UL << LPTIM_CFGR2_IC1SEL_Pos)       /*!< 0x00000003 */
16897 #define LPTIM_CFGR2_IC1SEL                  LPTIM_CFGR2_IC1SEL_Msk                  /*!< IC1SEL[17:16] bits */
16898 #define LPTIM_CFGR2_IC1SEL_0                (0x1UL << LPTIM_CFGR2_IC1SEL_Pos)       /*!< 0x00010000 */
16899 #define LPTIM_CFGR2_IC1SEL_1                (0x2UL << LPTIM_CFGR2_IC1SEL_Pos)       /*!< 0x00020000 */
16900 #define LPTIM_CFGR2_IC2SEL_Pos              (20U)
16901 #define LPTIM_CFGR2_IC2SEL_Msk              (0x3UL << LPTIM_CFGR2_IC2SEL_Pos)       /*!< 0x00000030 */
16902 #define LPTIM_CFGR2_IC2SEL                  LPTIM_CFGR2_IC2SEL_Msk                  /*!< IC2SEL[21:20] bits */
16903 #define LPTIM_CFGR2_IC2SEL_0                (0x1UL << LPTIM_CFGR2_IC2SEL_Pos)       /*!< 0x00100000 */
16904 #define LPTIM_CFGR2_IC2SEL_1                (0x2UL << LPTIM_CFGR2_IC2SEL_Pos)       /*!< 0x00200000 */
16905 
16906 /******************  Bit definition for LPTIM_RCR register  *******************/
16907 #define LPTIM_RCR_REP_Pos                   (0U)
16908 #define LPTIM_RCR_REP_Msk                   (0xFFUL << LPTIM_RCR_REP_Pos)           /*!< 0x000000FF */
16909 #define LPTIM_RCR_REP                       LPTIM_RCR_REP_Msk                       /*!< Repetition register value */
16910 
16911 /*****************  Bit definition for LPTIM_CCMR1 register  ******************/
16912 #define LPTIM_CCMR1_CC1SEL_Pos              (0U)
16913 #define LPTIM_CCMR1_CC1SEL_Msk              (0x1UL << LPTIM_CCMR1_CC1SEL_Pos)       /*!< 0x00000001 */
16914 #define LPTIM_CCMR1_CC1SEL                  LPTIM_CCMR1_CC1SEL_Msk                  /*!< Capture/Compare 1 selection */
16915 #define LPTIM_CCMR1_CC1E_Pos                (1U)
16916 #define LPTIM_CCMR1_CC1E_Msk                (0x1UL << LPTIM_CCMR1_CC1E_Pos)         /*!< 0x00000002 */
16917 #define LPTIM_CCMR1_CC1E                    LPTIM_CCMR1_CC1E_Msk                    /*!< Capture/Compare 1 output enable */
16918 #define LPTIM_CCMR1_CC1P_Pos                (2U)
16919 #define LPTIM_CCMR1_CC1P_Msk                (0x3UL << LPTIM_CCMR1_CC1P_Pos)         /*!< 0x0000000C */
16920 #define LPTIM_CCMR1_CC1P                    LPTIM_CCMR1_CC1P_Msk                    /*!< Capture/Compare 1 output polarity */
16921 #define LPTIM_CCMR1_CC1P_0                  (0x1UL << LPTIM_CCMR1_CC1P_Pos)         /*!< 0x00000004 */
16922 #define LPTIM_CCMR1_CC1P_1                  (0x2UL << LPTIM_CCMR1_CC1P_Pos)         /*!< 0x00000008 */
16923 #define LPTIM_CCMR1_IC1PSC_Pos              (8U)
16924 #define LPTIM_CCMR1_IC1PSC_Msk              (0x3UL << LPTIM_CCMR1_IC1PSC_Pos)       /*!< 0x00000300 */
16925 #define LPTIM_CCMR1_IC1PSC                  LPTIM_CCMR1_IC1PSC_Msk                  /*!< Input capture 1 prescaler */
16926 #define LPTIM_CCMR1_IC1PSC_0                (0x1UL << LPTIM_CCMR1_IC1PSC_Pos)       /*!< 0x00000100 */
16927 #define LPTIM_CCMR1_IC1PSC_1                (0x2UL << LPTIM_CCMR1_IC1PSC_Pos)       /*!< 0x00000200 */
16928 #define LPTIM_CCMR1_IC1F_Pos                (12U)
16929 #define LPTIM_CCMR1_IC1F_Msk                (0x3UL << LPTIM_CCMR1_IC1F_Pos)         /*!< 0x00003000 */
16930 #define LPTIM_CCMR1_IC1F                    LPTIM_CCMR1_IC1F_Msk                    /*!< Input capture 1 filter */
16931 #define LPTIM_CCMR1_IC1F_0                  (0x1UL << LPTIM_CCMR1_IC1F_Pos)         /*!< 0x00001000 */
16932 #define LPTIM_CCMR1_IC1F_1                  (0x2UL << LPTIM_CCMR1_IC1F_Pos)         /*!< 0x00002000 */
16933 #define LPTIM_CCMR1_CC2SEL_Pos              (16U)
16934 #define LPTIM_CCMR1_CC2SEL_Msk              (0x1UL << LPTIM_CCMR1_CC2SEL_Pos)       /*!< 0x00010000 */
16935 #define LPTIM_CCMR1_CC2SEL                  LPTIM_CCMR1_CC2SEL_Msk                  /*!< Capture/Compare 2 selection */
16936 #define LPTIM_CCMR1_CC2E_Pos                (17U)
16937 #define LPTIM_CCMR1_CC2E_Msk                (0x1UL << LPTIM_CCMR1_CC2E_Pos)         /*!< 0x00020000 */
16938 #define LPTIM_CCMR1_CC2E                    LPTIM_CCMR1_CC2E_Msk                    /*!< Capture/Compare 2 output enable */
16939 #define LPTIM_CCMR1_CC2P_Pos                (18U)
16940 #define LPTIM_CCMR1_CC2P_Msk                (0x3UL << LPTIM_CCMR1_CC2P_Pos)         /*!< 0x000C0000 */
16941 #define LPTIM_CCMR1_CC2P                    LPTIM_CCMR1_CC2P_Msk                    /*!< Capture/Compare 2 output polarity */
16942 #define LPTIM_CCMR1_CC2P_0                  (0x1UL << LPTIM_CCMR1_CC2P_Pos)         /*!< 0x00040000 */
16943 #define LPTIM_CCMR1_CC2P_1                  (0x2UL << LPTIM_CCMR1_CC2P_Pos)         /*!< 0x00080000 */
16944 #define LPTIM_CCMR1_IC2PSC_Pos              (24U)
16945 #define LPTIM_CCMR1_IC2PSC_Msk              (0x3UL << LPTIM_CCMR1_IC2PSC_Pos)       /*!< 0x03000000 */
16946 #define LPTIM_CCMR1_IC2PSC                  LPTIM_CCMR1_IC2PSC_Msk                  /*!< Input capture 2 prescaler */
16947 #define LPTIM_CCMR1_IC2PSC_0                (0x1UL << LPTIM_CCMR1_IC2PSC_Pos)       /*!< 0x01000000 */
16948 #define LPTIM_CCMR1_IC2PSC_1                (0x2UL << LPTIM_CCMR1_IC2PSC_Pos)       /*!< 0x02000000 */
16949 #define LPTIM_CCMR1_IC2F_Pos                (28U)
16950 #define LPTIM_CCMR1_IC2F_Msk                (0x3UL << LPTIM_CCMR1_IC2F_Pos)         /*!< 0x30000000 */
16951 #define LPTIM_CCMR1_IC2F                    LPTIM_CCMR1_IC2F_Msk                    /*!< Input capture 2 filter */
16952 #define LPTIM_CCMR1_IC2F_0                  (0x1UL << LPTIM_CCMR1_IC2F_Pos)         /*!< 0x10000000 */
16953 #define LPTIM_CCMR1_IC2F_1                  (0x2UL << LPTIM_CCMR1_IC2F_Pos)         /*!< 0x20000000 */
16954 
16955 /******************  Bit definition for LPTIM_CCR2 register  ******************/
16956 #define LPTIM_CCR2_CCR2_Pos                 (0U)
16957 #define LPTIM_CCR2_CCR2_Msk                 (0xFFFFUL << LPTIM_CCR2_CCR2_Pos)       /*!< 0x0000FFFF */
16958 #define LPTIM_CCR2_CCR2                     LPTIM_CCR2_CCR2_Msk                     /*!< Compare register 2 */
16959 
16960 /******************************************************************************/
16961 /*                                                                            */
16962 /*                Parallel Synchronous Slave Interface (PSSI )                */
16963 /*                                                                            */
16964 /******************************************************************************/
16965 /********************  Bit definition for PSSI_CR register  *******************/
16966 #define PSSI_CR_CKPOL_Pos                   (5U)
16967 #define PSSI_CR_CKPOL_Msk                   (0x1UL << PSSI_CR_CKPOL_Pos)            /*!< 0x00000020 */
16968 #define PSSI_CR_CKPOL                       PSSI_CR_CKPOL_Msk                       /*!< Parallel data clock polarity */
16969 #define PSSI_CR_DEPOL_Pos                   (6U)
16970 #define PSSI_CR_DEPOL_Msk                   (0x1UL << PSSI_CR_DEPOL_Pos)            /*!< 0x00000040 */
16971 #define PSSI_CR_DEPOL                       PSSI_CR_DEPOL_Msk                       /*!<  Data enable polarity */
16972 #define PSSI_CR_RDYPOL_Pos                  (8U)
16973 #define PSSI_CR_RDYPOL_Msk                  (0x1UL << PSSI_CR_RDYPOL_Pos)           /*!< 0x00000100 */
16974 #define PSSI_CR_RDYPOL                      PSSI_CR_RDYPOL_Msk                      /*!< Ready polarity */
16975 #define PSSI_CR_EDM_Pos                     (10U)
16976 #define PSSI_CR_EDM_Msk                     (0x3UL << PSSI_CR_EDM_Pos)              /*!< 0x00000C00 */
16977 #define PSSI_CR_EDM                         PSSI_CR_EDM_Msk                         /*!< Extended data mode */
16978 #define PSSI_CR_ENABLE_Pos                  (14U)
16979 #define PSSI_CR_ENABLE_Msk                  (0x1UL << PSSI_CR_ENABLE_Pos)           /*!< 0x00004000 */
16980 #define PSSI_CR_ENABLE                      PSSI_CR_ENABLE_Msk                      /*!< PSSI enable */
16981 #define PSSI_CR_DERDYCFG_Pos                (18U)
16982 #define PSSI_CR_DERDYCFG_Msk                (0x7UL << PSSI_CR_DERDYCFG_Pos)         /*!< 0x001C0000 */
16983 #define PSSI_CR_DERDYCFG                    PSSI_CR_DERDYCFG_Msk                    /*!< Data enable and ready configuration */
16984 #define PSSI_CR_DMAEN_Pos                   (30U)
16985 #define PSSI_CR_DMAEN_Msk                   (0x1UL << PSSI_CR_DMAEN_Pos)            /*!< 0x40000000 */
16986 #define PSSI_CR_DMAEN                       PSSI_CR_DMAEN_Msk                       /*!< DMA enable */
16987 #define PSSI_CR_OUTEN_Pos                   (31U)
16988 #define PSSI_CR_OUTEN_Msk                   (0x1UL << PSSI_CR_OUTEN_Pos)            /*!< 0x80000000 */
16989 #define PSSI_CR_OUTEN                       PSSI_CR_OUTEN_Msk                       /*!< Data direction selection */
16990 
16991 /********************  Bit definition for PSSI_SR register  *******************/
16992 #define PSSI_SR_RTT4B_Pos                   (2U)
16993 #define PSSI_SR_RTT4B_Msk                   (0x1UL << PSSI_SR_RTT4B_Pos)            /*!< 0x00000004 */
16994 #define PSSI_SR_RTT4B                       PSSI_SR_RTT4B_Msk                       /*!< Ready to transfer four bytes */
16995 #define PSSI_SR_RTT1B_Pos                   (3U)
16996 #define PSSI_SR_RTT1B_Msk                   (0x1UL << PSSI_SR_RTT1B_Pos)            /*!< 0x00000008 */
16997 #define PSSI_SR_RTT1B                       PSSI_SR_RTT1B_Msk                       /*!< Ready to transfer one byte */
16998 
16999 /********************  Bit definition for PSSI_RIS register  *******************/
17000 #define PSSI_RIS_OVR_RIS_Pos                (1U)
17001 #define PSSI_RIS_OVR_RIS_Msk                (0x1UL << PSSI_RIS_OVR_RIS_Pos)         /*!< 0x00000002 */
17002 #define PSSI_RIS_OVR_RIS                    PSSI_RIS_OVR_RIS_Msk                    /*!< Data buffer overrun/underrun raw interrupt status */
17003 
17004 /********************  Bit definition for PSSI_IER register  *******************/
17005 #define PSSI_IER_OVR_IE_Pos                 (1U)
17006 #define PSSI_IER_OVR_IE_Msk                 (0x1UL << PSSI_IER_OVR_IE_Pos)          /*!< 0x00000002 */
17007 #define PSSI_IER_OVR_IE                     PSSI_IER_OVR_IE_Msk                     /*!< Data buffer overrun/underrun interrupt enable */
17008 
17009 /********************  Bit definition for PSSI_MIS register  *******************/
17010 #define PSSI_MIS_OVR_MIS_Pos                (1U)
17011 #define PSSI_MIS_OVR_MIS_Msk                (0x1UL << PSSI_MIS_OVR_MIS_Pos)         /*!< 0x00000002 */
17012 #define PSSI_MIS_OVR_MIS                    PSSI_MIS_OVR_MIS_Msk                    /*!< Data buffer overrun/underrun masked interrupt status */
17013 
17014 /********************  Bit definition for PSSI_ICR register  *******************/
17015 #define PSSI_ICR_OVR_ISC_Pos                (1U)
17016 #define PSSI_ICR_OVR_ISC_Msk                (0x1UL << PSSI_ICR_OVR_ISC_Pos)         /*!< 0x00000002 */
17017 #define PSSI_ICR_OVR_ISC                    PSSI_ICR_OVR_ISC_Msk                    /*!< Data buffer overrun/underrun interrupt status clear */
17018 
17019 /********************  Bit definition for PSSI_DR register  *******************/
17020 #define PSSI_DR_DR_Pos                      (0U)
17021 #define PSSI_DR_DR_Msk                      (0xFFFFFFFFUL << PSSI_DR_DR_Pos)        /*!< 0xFFFFFFF */
17022 #define PSSI_DR_DR                          PSSI_DR_DR_Msk                          /*!< Data register  */
17023 
17024 /******************************************************************************/
17025 /*                                                                            */
17026 /*                           SDMMC Interface                                  */
17027 /*                                                                            */
17028 /******************************************************************************/
17029 /******************  Bit definition for SDMMC_POWER register  ******************/
17030 #define SDMMC_POWER_PWRCTRL_Pos             (0U)
17031 #define SDMMC_POWER_PWRCTRL_Msk             (0x3UL << SDMMC_POWER_PWRCTRL_Pos)      /*!< 0x00000003 */
17032 #define SDMMC_POWER_PWRCTRL                 SDMMC_POWER_PWRCTRL_Msk                 /*!<PWRCTRL[1:0] bits (Power supply control bits) */
17033 #define SDMMC_POWER_PWRCTRL_0               (0x1UL << SDMMC_POWER_PWRCTRL_Pos)      /*!< 0x00000001 */
17034 #define SDMMC_POWER_PWRCTRL_1               (0x2UL << SDMMC_POWER_PWRCTRL_Pos)      /*!< 0x00000002 */
17035 #define SDMMC_POWER_VSWITCH_Pos             (2U)
17036 #define SDMMC_POWER_VSWITCH_Msk             (0x1UL << SDMMC_POWER_VSWITCH_Pos)      /*!< 0x00000004 */
17037 #define SDMMC_POWER_VSWITCH                 SDMMC_POWER_VSWITCH_Msk                 /*!<Voltage switch sequence start */
17038 #define SDMMC_POWER_VSWITCHEN_Pos           (3U)
17039 #define SDMMC_POWER_VSWITCHEN_Msk           (0x1UL << SDMMC_POWER_VSWITCHEN_Pos)    /*!< 0x00000008 */
17040 #define SDMMC_POWER_VSWITCHEN               SDMMC_POWER_VSWITCHEN_Msk               /*!<Voltage switch procedure enable */
17041 #define SDMMC_POWER_DIRPOL_Pos              (4U)
17042 #define SDMMC_POWER_DIRPOL_Msk              (0x1UL << SDMMC_POWER_DIRPOL_Pos)       /*!< 0x00000010 */
17043 #define SDMMC_POWER_DIRPOL                  SDMMC_POWER_DIRPOL_Msk                  /*!<Data and Command direction signals polarity selection */
17044 
17045 /******************  Bit definition for SDMMC_CLKCR register  ******************/
17046 #define SDMMC_CLKCR_CLKDIV_Pos              (0U)
17047 #define SDMMC_CLKCR_CLKDIV_Msk              (0x3FFUL << SDMMC_CLKCR_CLKDIV_Pos)     /*!< 0x000003FF */
17048 #define SDMMC_CLKCR_CLKDIV                  SDMMC_CLKCR_CLKDIV_Msk                  /*!<Clock divide factor             */
17049 #define SDMMC_CLKCR_PWRSAV_Pos              (12U)
17050 #define SDMMC_CLKCR_PWRSAV_Msk              (0x1UL << SDMMC_CLKCR_PWRSAV_Pos)       /*!< 0x00001000 */
17051 #define SDMMC_CLKCR_PWRSAV                  SDMMC_CLKCR_PWRSAV_Msk                  /*!<Power saving configuration bit  */
17052 #define SDMMC_CLKCR_WIDBUS_Pos              (14U)
17053 #define SDMMC_CLKCR_WIDBUS_Msk              (0x3UL << SDMMC_CLKCR_WIDBUS_Pos)       /*!< 0x0000C000 */
17054 #define SDMMC_CLKCR_WIDBUS                  SDMMC_CLKCR_WIDBUS_Msk                  /*!<WIDBUS[1:0] bits (Wide bus mode enable bit) */
17055 #define SDMMC_CLKCR_WIDBUS_0                (0x1UL << SDMMC_CLKCR_WIDBUS_Pos)       /*!< 0x00004000 */
17056 #define SDMMC_CLKCR_WIDBUS_1                (0x2UL << SDMMC_CLKCR_WIDBUS_Pos)       /*!< 0x00008000 */
17057 #define SDMMC_CLKCR_NEGEDGE_Pos             (16U)
17058 #define SDMMC_CLKCR_NEGEDGE_Msk             (0x1UL << SDMMC_CLKCR_NEGEDGE_Pos)      /*!< 0x00010000 */
17059 #define SDMMC_CLKCR_NEGEDGE                 SDMMC_CLKCR_NEGEDGE_Msk                 /*!<SDMMC_CK dephasing selection bit */
17060 #define SDMMC_CLKCR_HWFC_EN_Pos             (17U)
17061 #define SDMMC_CLKCR_HWFC_EN_Msk             (0x1UL << SDMMC_CLKCR_HWFC_EN_Pos)      /*!< 0x00020000 */
17062 #define SDMMC_CLKCR_HWFC_EN                 SDMMC_CLKCR_HWFC_EN_Msk                 /*!<HW Flow Control enable           */
17063 #define SDMMC_CLKCR_DDR_Pos                 (18U)
17064 #define SDMMC_CLKCR_DDR_Msk                 (0x1UL << SDMMC_CLKCR_DDR_Pos)          /*!< 0x00040000 */
17065 #define SDMMC_CLKCR_DDR                     SDMMC_CLKCR_DDR_Msk                     /*!<Data rate signaling selection    */
17066 #define SDMMC_CLKCR_BUSSPEED_Pos            (19U)
17067 #define SDMMC_CLKCR_BUSSPEED_Msk            (0x1UL << SDMMC_CLKCR_BUSSPEED_Pos)     /*!< 0x00080000 */
17068 #define SDMMC_CLKCR_BUSSPEED                SDMMC_CLKCR_BUSSPEED_Msk                /*!<Bus speed mode selection         */
17069 #define SDMMC_CLKCR_SELCLKRX_Pos            (20U)
17070 #define SDMMC_CLKCR_SELCLKRX_Msk            (0x3UL << SDMMC_CLKCR_SELCLKRX_Pos)     /*!< 0x00300000 */
17071 #define SDMMC_CLKCR_SELCLKRX                SDMMC_CLKCR_SELCLKRX_Msk                /*!<SELCLKRX[1:0] bits (Receive clock selection) */
17072 #define SDMMC_CLKCR_SELCLKRX_0              (0x1UL << SDMMC_CLKCR_SELCLKRX_Pos)     /*!< 0x00100000 */
17073 #define SDMMC_CLKCR_SELCLKRX_1              (0x2UL << SDMMC_CLKCR_SELCLKRX_Pos)     /*!< 0x00200000 */
17074 
17075 /*******************  Bit definition for SDMMC_ARG register  *******************/
17076 #define SDMMC_ARG_CMDARG_Pos                (0U)
17077 #define SDMMC_ARG_CMDARG_Msk                (0xFFFFFFFFUL << SDMMC_ARG_CMDARG_Pos)  /*!< 0xFFFFFFFF */
17078 #define SDMMC_ARG_CMDARG                    SDMMC_ARG_CMDARG_Msk                    /*!<Command argument */
17079 
17080 /*******************  Bit definition for SDMMC_CMD register  *******************/
17081 #define SDMMC_CMD_CMDINDEX_Pos              (0U)
17082 #define SDMMC_CMD_CMDINDEX_Msk              (0x3FUL << SDMMC_CMD_CMDINDEX_Pos)      /*!< 0x0000003F */
17083 #define SDMMC_CMD_CMDINDEX                  SDMMC_CMD_CMDINDEX_Msk                  /*!<Command Index                               */
17084 #define SDMMC_CMD_CMDTRANS_Pos              (6U)
17085 #define SDMMC_CMD_CMDTRANS_Msk              (0x1UL << SDMMC_CMD_CMDTRANS_Pos)       /*!< 0x00000040 */
17086 #define SDMMC_CMD_CMDTRANS                  SDMMC_CMD_CMDTRANS_Msk                  /*!<CPSM Treats command as a Data Transfer      */
17087 #define SDMMC_CMD_CMDSTOP_Pos               (7U)
17088 #define SDMMC_CMD_CMDSTOP_Msk               (0x1UL << SDMMC_CMD_CMDSTOP_Pos)        /*!< 0x00000080 */
17089 #define SDMMC_CMD_CMDSTOP                   SDMMC_CMD_CMDSTOP_Msk                   /*!<CPSM Treats command as a Stop               */
17090 #define SDMMC_CMD_WAITRESP_Pos              (8U)
17091 #define SDMMC_CMD_WAITRESP_Msk              (0x3UL << SDMMC_CMD_WAITRESP_Pos)       /*!< 0x00000300 */
17092 #define SDMMC_CMD_WAITRESP                  SDMMC_CMD_WAITRESP_Msk                  /*!<WAITRESP[1:0] bits (Wait for response bits) */
17093 #define SDMMC_CMD_WAITRESP_0                (0x1UL << SDMMC_CMD_WAITRESP_Pos)       /*!< 0x00000100 */
17094 #define SDMMC_CMD_WAITRESP_1                (0x2UL << SDMMC_CMD_WAITRESP_Pos)       /*!< 0x00000200 */
17095 #define SDMMC_CMD_WAITINT_Pos               (10U)
17096 #define SDMMC_CMD_WAITINT_Msk               (0x1UL << SDMMC_CMD_WAITINT_Pos)        /*!< 0x00000400 */
17097 #define SDMMC_CMD_WAITINT                   SDMMC_CMD_WAITINT_Msk                   /*!<CPSM Waits for Interrupt Request                               */
17098 #define SDMMC_CMD_WAITPEND_Pos              (11U)
17099 #define SDMMC_CMD_WAITPEND_Msk              (0x1UL << SDMMC_CMD_WAITPEND_Pos)       /*!< 0x00000800 */
17100 #define SDMMC_CMD_WAITPEND                  SDMMC_CMD_WAITPEND_Msk                  /*!<CPSM Waits for ends of data transfer (CmdPend internal signal) */
17101 #define SDMMC_CMD_CPSMEN_Pos                (12U)
17102 #define SDMMC_CMD_CPSMEN_Msk                (0x1UL << SDMMC_CMD_CPSMEN_Pos)         /*!< 0x00001000 */
17103 #define SDMMC_CMD_CPSMEN                    SDMMC_CMD_CPSMEN_Msk                    /*!<Command path state machine (CPSM) Enable bit                   */
17104 #define SDMMC_CMD_DTHOLD_Pos                (13U)
17105 #define SDMMC_CMD_DTHOLD_Msk                (0x1UL << SDMMC_CMD_DTHOLD_Pos)         /*!< 0x00002000 */
17106 #define SDMMC_CMD_DTHOLD                    SDMMC_CMD_DTHOLD_Msk                    /*!<Hold new data block transmission and reception in the DPSM     */
17107 #define SDMMC_CMD_BOOTMODE_Pos              (14U)
17108 #define SDMMC_CMD_BOOTMODE_Msk              (0x1UL << SDMMC_CMD_BOOTMODE_Pos)       /*!< 0x00004000 */
17109 #define SDMMC_CMD_BOOTMODE                  SDMMC_CMD_BOOTMODE_Msk                  /*!<Boot mode                                                      */
17110 #define SDMMC_CMD_BOOTEN_Pos                (15U)
17111 #define SDMMC_CMD_BOOTEN_Msk                (0x1UL << SDMMC_CMD_BOOTEN_Pos)         /*!< 0x00008000 */
17112 #define SDMMC_CMD_BOOTEN                    SDMMC_CMD_BOOTEN_Msk                    /*!<Enable Boot mode procedure                                     */
17113 #define SDMMC_CMD_CMDSUSPEND_Pos            (16U)
17114 #define SDMMC_CMD_CMDSUSPEND_Msk            (0x1UL << SDMMC_CMD_CMDSUSPEND_Pos)     /*!< 0x00010000 */
17115 #define SDMMC_CMD_CMDSUSPEND                SDMMC_CMD_CMDSUSPEND_Msk                /*!<CPSM Treats command as a Suspend or Resume command             */
17116 
17117 /*****************  Bit definition for SDMMC_RESPCMD register  *****************/
17118 #define SDMMC_RESPCMD_RESPCMD_Pos           (0U)
17119 #define SDMMC_RESPCMD_RESPCMD_Msk           (0x3FUL << SDMMC_RESPCMD_RESPCMD_Pos)   /*!< 0x0000003F */
17120 #define SDMMC_RESPCMD_RESPCMD               SDMMC_RESPCMD_RESPCMD_Msk               /*!<Response command index */
17121 
17122 /******************  Bit definition for SDMMC_RESP1 register  ******************/
17123 #define SDMMC_RESP1_CARDSTATUS1_Pos         (0U)
17124 #define SDMMC_RESP1_CARDSTATUS1_Msk         (0xFFFFFFFFUL << SDMMC_RESP1_CARDSTATUS1_Pos) /*!< 0xFFFFFFFF */
17125 #define SDMMC_RESP1_CARDSTATUS1             SDMMC_RESP1_CARDSTATUS1_Msk             /*!<Card Status */
17126 
17127 /******************  Bit definition for SDMMC_RESP2 register  ******************/
17128 #define SDMMC_RESP2_CARDSTATUS2_Pos         (0U)
17129 #define SDMMC_RESP2_CARDSTATUS2_Msk         (0xFFFFFFFFUL << SDMMC_RESP2_CARDSTATUS2_Pos) /*!< 0xFFFFFFFF */
17130 #define SDMMC_RESP2_CARDSTATUS2             SDMMC_RESP2_CARDSTATUS2_Msk             /*!<Card Status */
17131 
17132 /******************  Bit definition for SDMMC_RESP3 register  ******************/
17133 #define SDMMC_RESP3_CARDSTATUS3_Pos         (0U)
17134 #define SDMMC_RESP3_CARDSTATUS3_Msk         (0xFFFFFFFFUL << SDMMC_RESP3_CARDSTATUS3_Pos) /*!< 0xFFFFFFFF */
17135 #define SDMMC_RESP3_CARDSTATUS3             SDMMC_RESP3_CARDSTATUS3_Msk             /*!<Card Status */
17136 
17137 /******************  Bit definition for SDMMC_RESP4 register  ******************/
17138 #define SDMMC_RESP4_CARDSTATUS4_Pos         (0U)
17139 #define SDMMC_RESP4_CARDSTATUS4_Msk         (0xFFFFFFFFUL << SDMMC_RESP4_CARDSTATUS4_Pos) /*!< 0xFFFFFFFF */
17140 #define SDMMC_RESP4_CARDSTATUS4             SDMMC_RESP4_CARDSTATUS4_Msk             /*!<Card Status */
17141 
17142 /******************  Bit definition for SDMMC_DTIMER register  *****************/
17143 #define SDMMC_DTIMER_DATATIME_Pos           (0U)
17144 #define SDMMC_DTIMER_DATATIME_Msk           (0xFFFFFFFFUL << SDMMC_DTIMER_DATATIME_Pos) /*!< 0xFFFFFFFF */
17145 #define SDMMC_DTIMER_DATATIME               SDMMC_DTIMER_DATATIME_Msk               /*!<Data timeout period. */
17146 
17147 /******************  Bit definition for SDMMC_DLEN register  *******************/
17148 #define SDMMC_DLEN_DATALENGTH_Pos           (0U)
17149 #define SDMMC_DLEN_DATALENGTH_Msk           (0x1FFFFFFUL << SDMMC_DLEN_DATALENGTH_Pos) /*!< 0x01FFFFFF */
17150 #define SDMMC_DLEN_DATALENGTH               SDMMC_DLEN_DATALENGTH_Msk               /*!<Data length value    */
17151 
17152 /******************  Bit definition for SDMMC_DCTRL register  ******************/
17153 #define SDMMC_DCTRL_DTEN_Pos                (0U)
17154 #define SDMMC_DCTRL_DTEN_Msk                (0x1UL << SDMMC_DCTRL_DTEN_Pos)         /*!< 0x00000001 */
17155 #define SDMMC_DCTRL_DTEN                    SDMMC_DCTRL_DTEN_Msk                    /*!<Data transfer enabled bit                */
17156 #define SDMMC_DCTRL_DTDIR_Pos               (1U)
17157 #define SDMMC_DCTRL_DTDIR_Msk               (0x1UL << SDMMC_DCTRL_DTDIR_Pos)        /*!< 0x00000002 */
17158 #define SDMMC_DCTRL_DTDIR                   SDMMC_DCTRL_DTDIR_Msk                   /*!<Data transfer direction selection        */
17159 #define SDMMC_DCTRL_DTMODE_Pos              (2U)
17160 #define SDMMC_DCTRL_DTMODE_Msk              (0x3UL << SDMMC_DCTRL_DTMODE_Pos)       /*!< 0x0000000C */
17161 #define SDMMC_DCTRL_DTMODE                  SDMMC_DCTRL_DTMODE_Msk                  /*!<DTMODE[1:0] Data transfer mode selection */
17162 #define SDMMC_DCTRL_DTMODE_0                (0x1UL << SDMMC_DCTRL_DTMODE_Pos)       /*!< 0x00000004 */
17163 #define SDMMC_DCTRL_DTMODE_1                (0x2UL << SDMMC_DCTRL_DTMODE_Pos)       /*!< 0x00000008 */
17164 #define SDMMC_DCTRL_DBLOCKSIZE_Pos          (4U)
17165 #define SDMMC_DCTRL_DBLOCKSIZE_Msk          (0xFUL << SDMMC_DCTRL_DBLOCKSIZE_Pos)   /*!< 0x000000F0 */
17166 #define SDMMC_DCTRL_DBLOCKSIZE              SDMMC_DCTRL_DBLOCKSIZE_Msk              /*!<DBLOCKSIZE[3:0] bits (Data block size) */
17167 #define SDMMC_DCTRL_DBLOCKSIZE_0            (0x1UL << SDMMC_DCTRL_DBLOCKSIZE_Pos)   /*!< 0x00000010 */
17168 #define SDMMC_DCTRL_DBLOCKSIZE_1            (0x2UL << SDMMC_DCTRL_DBLOCKSIZE_Pos)   /*!< 0x00000020 */
17169 #define SDMMC_DCTRL_DBLOCKSIZE_2            (0x4UL << SDMMC_DCTRL_DBLOCKSIZE_Pos)   /*!< 0x00000040 */
17170 #define SDMMC_DCTRL_DBLOCKSIZE_3            (0x8UL << SDMMC_DCTRL_DBLOCKSIZE_Pos)   /*!< 0x00000080 */
17171 #define SDMMC_DCTRL_RWSTART_Pos             (8U)
17172 #define SDMMC_DCTRL_RWSTART_Msk             (0x1UL << SDMMC_DCTRL_RWSTART_Pos)      /*!< 0x00000100 */
17173 #define SDMMC_DCTRL_RWSTART                 SDMMC_DCTRL_RWSTART_Msk                 /*!<Read wait start                                 */
17174 #define SDMMC_DCTRL_RWSTOP_Pos              (9U)
17175 #define SDMMC_DCTRL_RWSTOP_Msk              (0x1UL << SDMMC_DCTRL_RWSTOP_Pos)       /*!< 0x00000200 */
17176 #define SDMMC_DCTRL_RWSTOP                  SDMMC_DCTRL_RWSTOP_Msk                  /*!<Read wait stop                                  */
17177 #define SDMMC_DCTRL_RWMOD_Pos               (10U)
17178 #define SDMMC_DCTRL_RWMOD_Msk               (0x1UL << SDMMC_DCTRL_RWMOD_Pos)        /*!< 0x00000400 */
17179 #define SDMMC_DCTRL_RWMOD                   SDMMC_DCTRL_RWMOD_Msk                   /*!<Read wait mode                                  */
17180 #define SDMMC_DCTRL_SDIOEN_Pos              (11U)
17181 #define SDMMC_DCTRL_SDIOEN_Msk              (0x1UL << SDMMC_DCTRL_SDIOEN_Pos)       /*!< 0x00000800 */
17182 #define SDMMC_DCTRL_SDIOEN                  SDMMC_DCTRL_SDIOEN_Msk                  /*!<SD I/O enable functions                         */
17183 #define SDMMC_DCTRL_BOOTACKEN_Pos           (12U)
17184 #define SDMMC_DCTRL_BOOTACKEN_Msk           (0x1UL << SDMMC_DCTRL_BOOTACKEN_Pos)    /*!< 0x00001000 */
17185 #define SDMMC_DCTRL_BOOTACKEN               SDMMC_DCTRL_BOOTACKEN_Msk               /*!<Enable the reception of the Boot Acknowledgment */
17186 #define SDMMC_DCTRL_FIFORST_Pos             (13U)
17187 #define SDMMC_DCTRL_FIFORST_Msk             (0x1UL << SDMMC_DCTRL_FIFORST_Pos)      /*!< 0x00002000 */
17188 #define SDMMC_DCTRL_FIFORST                 SDMMC_DCTRL_FIFORST_Msk                 /*!<FIFO reset                                      */
17189 
17190 /******************  Bit definition for SDMMC_DCOUNT register  *****************/
17191 #define SDMMC_DCOUNT_DATACOUNT_Pos          (0U)
17192 #define SDMMC_DCOUNT_DATACOUNT_Msk          (0x1FFFFFFUL << SDMMC_DCOUNT_DATACOUNT_Pos) /*!< 0x01FFFFFF */
17193 #define SDMMC_DCOUNT_DATACOUNT              SDMMC_DCOUNT_DATACOUNT_Msk              /*!<Data count value */
17194 
17195 /******************  Bit definition for SDMMC_STA register  ********************/
17196 #define SDMMC_STA_CCRCFAIL_Pos              (0U)
17197 #define SDMMC_STA_CCRCFAIL_Msk              (0x1UL << SDMMC_STA_CCRCFAIL_Pos)       /*!< 0x00000001 */
17198 #define SDMMC_STA_CCRCFAIL                  SDMMC_STA_CCRCFAIL_Msk                  /*!<Command response received (CRC check failed)  */
17199 #define SDMMC_STA_DCRCFAIL_Pos              (1U)
17200 #define SDMMC_STA_DCRCFAIL_Msk              (0x1UL << SDMMC_STA_DCRCFAIL_Pos)       /*!< 0x00000002 */
17201 #define SDMMC_STA_DCRCFAIL                  SDMMC_STA_DCRCFAIL_Msk                  /*!<Data block sent/received (CRC check failed)   */
17202 #define SDMMC_STA_CTIMEOUT_Pos              (2U)
17203 #define SDMMC_STA_CTIMEOUT_Msk              (0x1UL << SDMMC_STA_CTIMEOUT_Pos)       /*!< 0x00000004 */
17204 #define SDMMC_STA_CTIMEOUT                  SDMMC_STA_CTIMEOUT_Msk                  /*!<Command response timeout                      */
17205 #define SDMMC_STA_DTIMEOUT_Pos              (3U)
17206 #define SDMMC_STA_DTIMEOUT_Msk              (0x1UL << SDMMC_STA_DTIMEOUT_Pos)       /*!< 0x00000008 */
17207 #define SDMMC_STA_DTIMEOUT                  SDMMC_STA_DTIMEOUT_Msk                  /*!<Data timeout                                  */
17208 #define SDMMC_STA_TXUNDERR_Pos              (4U)
17209 #define SDMMC_STA_TXUNDERR_Msk              (0x1UL << SDMMC_STA_TXUNDERR_Pos)       /*!< 0x00000010 */
17210 #define SDMMC_STA_TXUNDERR                  SDMMC_STA_TXUNDERR_Msk                  /*!<Transmit FIFO underrun error                  */
17211 #define SDMMC_STA_RXOVERR_Pos               (5U)
17212 #define SDMMC_STA_RXOVERR_Msk               (0x1UL << SDMMC_STA_RXOVERR_Pos)        /*!< 0x00000020 */
17213 #define SDMMC_STA_RXOVERR                   SDMMC_STA_RXOVERR_Msk                   /*!<Received FIFO overrun error                   */
17214 #define SDMMC_STA_CMDREND_Pos               (6U)
17215 #define SDMMC_STA_CMDREND_Msk               (0x1UL << SDMMC_STA_CMDREND_Pos)        /*!< 0x00000040 */
17216 #define SDMMC_STA_CMDREND                   SDMMC_STA_CMDREND_Msk                   /*!<Command response received (CRC check passed)  */
17217 #define SDMMC_STA_CMDSENT_Pos               (7U)
17218 #define SDMMC_STA_CMDSENT_Msk               (0x1UL << SDMMC_STA_CMDSENT_Pos)        /*!< 0x00000080 */
17219 #define SDMMC_STA_CMDSENT                   SDMMC_STA_CMDSENT_Msk                   /*!<Command sent (no response required)           */
17220 #define SDMMC_STA_DATAEND_Pos               (8U)
17221 #define SDMMC_STA_DATAEND_Msk               (0x1UL << SDMMC_STA_DATAEND_Pos)        /*!< 0x00000100 */
17222 #define SDMMC_STA_DATAEND                   SDMMC_STA_DATAEND_Msk                   /*!<Data end (data counter, SDIDCOUNT, is zero)   */
17223 #define SDMMC_STA_DHOLD_Pos                 (9U)
17224 #define SDMMC_STA_DHOLD_Msk                 (0x1UL << SDMMC_STA_DHOLD_Pos)          /*!< 0x00000200 */
17225 #define SDMMC_STA_DHOLD                     SDMMC_STA_DHOLD_Msk                     /*!<Data transfer Hold                                                      */
17226 #define SDMMC_STA_DBCKEND_Pos               (10U)
17227 #define SDMMC_STA_DBCKEND_Msk               (0x1UL << SDMMC_STA_DBCKEND_Pos)        /*!< 0x00000400 */
17228 #define SDMMC_STA_DBCKEND                   SDMMC_STA_DBCKEND_Msk                   /*!<Data block sent/received (CRC check passed)   */
17229 #define SDMMC_STA_DABORT_Pos                (11U)
17230 #define SDMMC_STA_DABORT_Msk                (0x1UL << SDMMC_STA_DABORT_Pos)         /*!< 0x00000800 */
17231 #define SDMMC_STA_DABORT                    SDMMC_STA_DABORT_Msk                    /*!<Data transfer aborted by CMD12                                          */
17232 #define SDMMC_STA_DPSMACT_Pos               (12U)
17233 #define SDMMC_STA_DPSMACT_Msk               (0x1UL << SDMMC_STA_DPSMACT_Pos)        /*!< 0x00001000 */
17234 #define SDMMC_STA_DPSMACT                   SDMMC_STA_DPSMACT_Msk                   /*!<Data path state machine active                                       */
17235 #define SDMMC_STA_CPSMACT_Pos               (13U)
17236 #define SDMMC_STA_CPSMACT_Msk               (0x1UL << SDMMC_STA_CPSMACT_Pos)        /*!< 0x00002000 */
17237 #define SDMMC_STA_CPSMACT                   SDMMC_STA_CPSMACT_Msk                   /*!<Command path state machine active                                          */
17238 #define SDMMC_STA_TXFIFOHE_Pos              (14U)
17239 #define SDMMC_STA_TXFIFOHE_Msk              (0x1UL << SDMMC_STA_TXFIFOHE_Pos)       /*!< 0x00004000 */
17240 #define SDMMC_STA_TXFIFOHE                  SDMMC_STA_TXFIFOHE_Msk                  /*!<Transmit FIFO Half Empty: at least 8 words can be written into the FIFO */
17241 #define SDMMC_STA_RXFIFOHF_Pos              (15U)
17242 #define SDMMC_STA_RXFIFOHF_Msk              (0x1UL << SDMMC_STA_RXFIFOHF_Pos)       /*!< 0x00008000 */
17243 #define SDMMC_STA_RXFIFOHF                  SDMMC_STA_RXFIFOHF_Msk                  /*!<Receive FIFO Half Full: there are at least 8 words in the FIFO */
17244 #define SDMMC_STA_TXFIFOF_Pos               (16U)
17245 #define SDMMC_STA_TXFIFOF_Msk               (0x1UL << SDMMC_STA_TXFIFOF_Pos)        /*!< 0x00010000 */
17246 #define SDMMC_STA_TXFIFOF                   SDMMC_STA_TXFIFOF_Msk                   /*!<Transmit FIFO full                            */
17247 #define SDMMC_STA_RXFIFOF_Pos               (17U)
17248 #define SDMMC_STA_RXFIFOF_Msk               (0x1UL << SDMMC_STA_RXFIFOF_Pos)        /*!< 0x00020000 */
17249 #define SDMMC_STA_RXFIFOF                   SDMMC_STA_RXFIFOF_Msk                   /*!<Receive FIFO full                             */
17250 #define SDMMC_STA_TXFIFOE_Pos               (18U)
17251 #define SDMMC_STA_TXFIFOE_Msk               (0x1UL << SDMMC_STA_TXFIFOE_Pos)        /*!< 0x00040000 */
17252 #define SDMMC_STA_TXFIFOE                   SDMMC_STA_TXFIFOE_Msk                   /*!<Transmit FIFO empty                           */
17253 #define SDMMC_STA_RXFIFOE_Pos               (19U)
17254 #define SDMMC_STA_RXFIFOE_Msk               (0x1UL << SDMMC_STA_RXFIFOE_Pos)        /*!< 0x00080000 */
17255 #define SDMMC_STA_RXFIFOE                   SDMMC_STA_RXFIFOE_Msk                   /*!<Receive FIFO empty                            */
17256 #define SDMMC_STA_BUSYD0_Pos                (20U)
17257 #define SDMMC_STA_BUSYD0_Msk                (0x1UL << SDMMC_STA_BUSYD0_Pos)         /*!< 0x00100000 */
17258 #define SDMMC_STA_BUSYD0                    SDMMC_STA_BUSYD0_Msk                    /*!<Inverted value of SDMMC_D0 line (Busy)                                  */
17259 #define SDMMC_STA_BUSYD0END_Pos             (21U)
17260 #define SDMMC_STA_BUSYD0END_Msk             (0x1UL << SDMMC_STA_BUSYD0END_Pos)      /*!< 0x00200000 */
17261 #define SDMMC_STA_BUSYD0END                 SDMMC_STA_BUSYD0END_Msk                 /*!<End of SDMMC_D0 Busy following a CMD response detected                  */
17262 #define SDMMC_STA_SDIOIT_Pos                (22U)
17263 #define SDMMC_STA_SDIOIT_Msk                (0x1UL << SDMMC_STA_SDIOIT_Pos)         /*!< 0x00400000 */
17264 #define SDMMC_STA_SDIOIT                    SDMMC_STA_SDIOIT_Msk                    /*!<SDIO interrupt received                                                 */
17265 #define SDMMC_STA_ACKFAIL_Pos               (23U)
17266 #define SDMMC_STA_ACKFAIL_Msk               (0x1UL << SDMMC_STA_ACKFAIL_Pos)        /*!< 0x00800000 */
17267 #define SDMMC_STA_ACKFAIL                   SDMMC_STA_ACKFAIL_Msk                   /*!<Boot Acknowledgment received (BootAck check fail)                       */
17268 #define SDMMC_STA_ACKTIMEOUT_Pos            (24U)
17269 #define SDMMC_STA_ACKTIMEOUT_Msk            (0x1UL << SDMMC_STA_ACKTIMEOUT_Pos)     /*!< 0x01000000 */
17270 #define SDMMC_STA_ACKTIMEOUT                SDMMC_STA_ACKTIMEOUT_Msk                /*!<Boot Acknowledgment timeout                                             */
17271 #define SDMMC_STA_VSWEND_Pos                (25U)
17272 #define SDMMC_STA_VSWEND_Msk                (0x1UL << SDMMC_STA_VSWEND_Pos)         /*!< 0x02000000 */
17273 #define SDMMC_STA_VSWEND                    SDMMC_STA_VSWEND_Msk                    /*!<Voltage switch critical timing section completion                       */
17274 #define SDMMC_STA_CKSTOP_Pos                (26U)
17275 #define SDMMC_STA_CKSTOP_Msk                (0x1UL << SDMMC_STA_CKSTOP_Pos)         /*!< 0x04000000 */
17276 #define SDMMC_STA_CKSTOP                    SDMMC_STA_CKSTOP_Msk                    /*!<SDMMC_CK stopped in Voltage switch procedure                            */
17277 #define SDMMC_STA_IDMATE_Pos                (27U)
17278 #define SDMMC_STA_IDMATE_Msk                (0x1UL << SDMMC_STA_IDMATE_Pos)         /*!< 0x08000000 */
17279 #define SDMMC_STA_IDMATE                    SDMMC_STA_IDMATE_Msk                    /*!<IDMA transfer error                                                     */
17280 #define SDMMC_STA_IDMABTC_Pos               (28U)
17281 #define SDMMC_STA_IDMABTC_Msk               (0x1UL << SDMMC_STA_IDMABTC_Pos)        /*!< 0x10000000 */
17282 #define SDMMC_STA_IDMABTC                   SDMMC_STA_IDMABTC_Msk                   /*!<IDMA buffer transfer complete                                           */
17283 
17284 /*******************  Bit definition for SDMMC_ICR register  *******************/
17285 #define SDMMC_ICR_CCRCFAILC_Pos             (0U)
17286 #define SDMMC_ICR_CCRCFAILC_Msk             (0x1UL << SDMMC_ICR_CCRCFAILC_Pos)      /*!< 0x00000001 */
17287 #define SDMMC_ICR_CCRCFAILC                 SDMMC_ICR_CCRCFAILC_Msk                 /*!<CCRCFAIL flag clear bit */
17288 #define SDMMC_ICR_DCRCFAILC_Pos             (1U)
17289 #define SDMMC_ICR_DCRCFAILC_Msk             (0x1UL << SDMMC_ICR_DCRCFAILC_Pos)      /*!< 0x00000002 */
17290 #define SDMMC_ICR_DCRCFAILC                 SDMMC_ICR_DCRCFAILC_Msk                 /*!<DCRCFAIL flag clear bit */
17291 #define SDMMC_ICR_CTIMEOUTC_Pos             (2U)
17292 #define SDMMC_ICR_CTIMEOUTC_Msk             (0x1UL << SDMMC_ICR_CTIMEOUTC_Pos)      /*!< 0x00000004 */
17293 #define SDMMC_ICR_CTIMEOUTC                 SDMMC_ICR_CTIMEOUTC_Msk                 /*!<CTIMEOUT flag clear bit */
17294 #define SDMMC_ICR_DTIMEOUTC_Pos             (3U)
17295 #define SDMMC_ICR_DTIMEOUTC_Msk             (0x1UL << SDMMC_ICR_DTIMEOUTC_Pos)      /*!< 0x00000008 */
17296 #define SDMMC_ICR_DTIMEOUTC                 SDMMC_ICR_DTIMEOUTC_Msk                 /*!<DTIMEOUT flag clear bit */
17297 #define SDMMC_ICR_TXUNDERRC_Pos             (4U)
17298 #define SDMMC_ICR_TXUNDERRC_Msk             (0x1UL << SDMMC_ICR_TXUNDERRC_Pos)      /*!< 0x00000010 */
17299 #define SDMMC_ICR_TXUNDERRC                 SDMMC_ICR_TXUNDERRC_Msk                 /*!<TXUNDERR flag clear bit */
17300 #define SDMMC_ICR_RXOVERRC_Pos              (5U)
17301 #define SDMMC_ICR_RXOVERRC_Msk              (0x1UL << SDMMC_ICR_RXOVERRC_Pos)       /*!< 0x00000020 */
17302 #define SDMMC_ICR_RXOVERRC                  SDMMC_ICR_RXOVERRC_Msk                  /*!<RXOVERR flag clear bit  */
17303 #define SDMMC_ICR_CMDRENDC_Pos              (6U)
17304 #define SDMMC_ICR_CMDRENDC_Msk              (0x1UL << SDMMC_ICR_CMDRENDC_Pos)       /*!< 0x00000040 */
17305 #define SDMMC_ICR_CMDRENDC                  SDMMC_ICR_CMDRENDC_Msk                  /*!<CMDREND flag clear bit  */
17306 #define SDMMC_ICR_CMDSENTC_Pos              (7U)
17307 #define SDMMC_ICR_CMDSENTC_Msk              (0x1UL << SDMMC_ICR_CMDSENTC_Pos)       /*!< 0x00000080 */
17308 #define SDMMC_ICR_CMDSENTC                  SDMMC_ICR_CMDSENTC_Msk                  /*!<CMDSENT flag clear bit  */
17309 #define SDMMC_ICR_DATAENDC_Pos              (8U)
17310 #define SDMMC_ICR_DATAENDC_Msk              (0x1UL << SDMMC_ICR_DATAENDC_Pos)       /*!< 0x00000100 */
17311 #define SDMMC_ICR_DATAENDC                  SDMMC_ICR_DATAENDC_Msk                  /*!<DATAEND flag clear bit  */
17312 #define SDMMC_ICR_DHOLDC_Pos                (9U)
17313 #define SDMMC_ICR_DHOLDC_Msk                (0x1UL << SDMMC_ICR_DHOLDC_Pos)         /*!< 0x00000200 */
17314 #define SDMMC_ICR_DHOLDC                    SDMMC_ICR_DHOLDC_Msk                    /*!<DHOLD flag clear bit       */
17315 #define SDMMC_ICR_DBCKENDC_Pos              (10U)
17316 #define SDMMC_ICR_DBCKENDC_Msk              (0x1UL << SDMMC_ICR_DBCKENDC_Pos)       /*!< 0x00000400 */
17317 #define SDMMC_ICR_DBCKENDC                  SDMMC_ICR_DBCKENDC_Msk                  /*!<DBCKEND flag clear bit  */
17318 #define SDMMC_ICR_DABORTC_Pos               (11U)
17319 #define SDMMC_ICR_DABORTC_Msk               (0x1UL << SDMMC_ICR_DABORTC_Pos)        /*!< 0x00000800 */
17320 #define SDMMC_ICR_DABORTC                   SDMMC_ICR_DABORTC_Msk                   /*!<DABORTC flag clear bit     */
17321 #define SDMMC_ICR_BUSYD0ENDC_Pos            (21U)
17322 #define SDMMC_ICR_BUSYD0ENDC_Msk            (0x1UL << SDMMC_ICR_BUSYD0ENDC_Pos)     /*!< 0x00200000 */
17323 #define SDMMC_ICR_BUSYD0ENDC                SDMMC_ICR_BUSYD0ENDC_Msk                /*!<BUSYD0ENDC flag clear bit  */
17324 #define SDMMC_ICR_SDIOITC_Pos               (22U)
17325 #define SDMMC_ICR_SDIOITC_Msk               (0x1UL << SDMMC_ICR_SDIOITC_Pos)        /*!< 0x00400000 */
17326 #define SDMMC_ICR_SDIOITC                   SDMMC_ICR_SDIOITC_Msk                   /*!<SDIOIT flag clear bit      */
17327 #define SDMMC_ICR_ACKFAILC_Pos              (23U)
17328 #define SDMMC_ICR_ACKFAILC_Msk              (0x1UL << SDMMC_ICR_ACKFAILC_Pos)       /*!< 0x00800000 */
17329 #define SDMMC_ICR_ACKFAILC                  SDMMC_ICR_ACKFAILC_Msk                  /*!<ACKFAILC flag clear bit    */
17330 #define SDMMC_ICR_ACKTIMEOUTC_Pos           (24U)
17331 #define SDMMC_ICR_ACKTIMEOUTC_Msk           (0x1UL << SDMMC_ICR_ACKTIMEOUTC_Pos)    /*!< 0x01000000 */
17332 #define SDMMC_ICR_ACKTIMEOUTC               SDMMC_ICR_ACKTIMEOUTC_Msk               /*!<ACKTIMEOUTC flag clear bit */
17333 #define SDMMC_ICR_VSWENDC_Pos               (25U)
17334 #define SDMMC_ICR_VSWENDC_Msk               (0x1UL << SDMMC_ICR_VSWENDC_Pos)        /*!< 0x02000000 */
17335 #define SDMMC_ICR_VSWENDC                   SDMMC_ICR_VSWENDC_Msk                   /*!<VSWENDC flag clear bit     */
17336 #define SDMMC_ICR_CKSTOPC_Pos               (26U)
17337 #define SDMMC_ICR_CKSTOPC_Msk               (0x1UL << SDMMC_ICR_CKSTOPC_Pos)        /*!< 0x04000000 */
17338 #define SDMMC_ICR_CKSTOPC                   SDMMC_ICR_CKSTOPC_Msk                   /*!<CKSTOPC flag clear bit     */
17339 #define SDMMC_ICR_IDMATEC_Pos               (27U)
17340 #define SDMMC_ICR_IDMATEC_Msk               (0x1UL << SDMMC_ICR_IDMATEC_Pos)        /*!< 0x08000000 */
17341 #define SDMMC_ICR_IDMATEC                   SDMMC_ICR_IDMATEC_Msk                   /*!<IDMATEC flag clear bit     */
17342 #define SDMMC_ICR_IDMABTCC_Pos              (28U)
17343 #define SDMMC_ICR_IDMABTCC_Msk              (0x1UL << SDMMC_ICR_IDMABTCC_Pos)       /*!< 0x10000000 */
17344 #define SDMMC_ICR_IDMABTCC                  SDMMC_ICR_IDMABTCC_Msk                  /*!<IDMABTCC flag clear bit    */
17345 
17346 /******************  Bit definition for SDMMC_MASK register  *******************/
17347 #define SDMMC_MASK_CCRCFAILIE_Pos           (0U)
17348 #define SDMMC_MASK_CCRCFAILIE_Msk           (0x1UL << SDMMC_MASK_CCRCFAILIE_Pos)    /*!< 0x00000001 */
17349 #define SDMMC_MASK_CCRCFAILIE               SDMMC_MASK_CCRCFAILIE_Msk               /*!<Command CRC Fail Interrupt Enable          */
17350 #define SDMMC_MASK_DCRCFAILIE_Pos           (1U)
17351 #define SDMMC_MASK_DCRCFAILIE_Msk           (0x1UL << SDMMC_MASK_DCRCFAILIE_Pos)    /*!< 0x00000002 */
17352 #define SDMMC_MASK_DCRCFAILIE               SDMMC_MASK_DCRCFAILIE_Msk               /*!<Data CRC Fail Interrupt Enable             */
17353 #define SDMMC_MASK_CTIMEOUTIE_Pos           (2U)
17354 #define SDMMC_MASK_CTIMEOUTIE_Msk           (0x1UL << SDMMC_MASK_CTIMEOUTIE_Pos)    /*!< 0x00000004 */
17355 #define SDMMC_MASK_CTIMEOUTIE               SDMMC_MASK_CTIMEOUTIE_Msk               /*!<Command TimeOut Interrupt Enable           */
17356 #define SDMMC_MASK_DTIMEOUTIE_Pos           (3U)
17357 #define SDMMC_MASK_DTIMEOUTIE_Msk           (0x1UL << SDMMC_MASK_DTIMEOUTIE_Pos)    /*!< 0x00000008 */
17358 #define SDMMC_MASK_DTIMEOUTIE               SDMMC_MASK_DTIMEOUTIE_Msk               /*!<Data TimeOut Interrupt Enable              */
17359 #define SDMMC_MASK_TXUNDERRIE_Pos           (4U)
17360 #define SDMMC_MASK_TXUNDERRIE_Msk           (0x1UL << SDMMC_MASK_TXUNDERRIE_Pos)    /*!< 0x00000010 */
17361 #define SDMMC_MASK_TXUNDERRIE               SDMMC_MASK_TXUNDERRIE_Msk               /*!<Tx FIFO UnderRun Error Interrupt Enable    */
17362 #define SDMMC_MASK_RXOVERRIE_Pos            (5U)
17363 #define SDMMC_MASK_RXOVERRIE_Msk            (0x1UL << SDMMC_MASK_RXOVERRIE_Pos)     /*!< 0x00000020 */
17364 #define SDMMC_MASK_RXOVERRIE                SDMMC_MASK_RXOVERRIE_Msk                /*!<Rx FIFO OverRun Error Interrupt Enable     */
17365 #define SDMMC_MASK_CMDRENDIE_Pos            (6U)
17366 #define SDMMC_MASK_CMDRENDIE_Msk            (0x1UL << SDMMC_MASK_CMDRENDIE_Pos)     /*!< 0x00000040 */
17367 #define SDMMC_MASK_CMDRENDIE                SDMMC_MASK_CMDRENDIE_Msk                /*!<Command Response Received Interrupt Enable */
17368 #define SDMMC_MASK_CMDSENTIE_Pos            (7U)
17369 #define SDMMC_MASK_CMDSENTIE_Msk            (0x1UL << SDMMC_MASK_CMDSENTIE_Pos)     /*!< 0x00000080 */
17370 #define SDMMC_MASK_CMDSENTIE                SDMMC_MASK_CMDSENTIE_Msk                /*!<Command Sent Interrupt Enable              */
17371 #define SDMMC_MASK_DATAENDIE_Pos            (8U)
17372 #define SDMMC_MASK_DATAENDIE_Msk            (0x1UL << SDMMC_MASK_DATAENDIE_Pos)     /*!< 0x00000100 */
17373 #define SDMMC_MASK_DATAENDIE                SDMMC_MASK_DATAENDIE_Msk                /*!<Data End Interrupt Enable                  */
17374 #define SDMMC_MASK_DHOLDIE_Pos              (9U)
17375 #define SDMMC_MASK_DHOLDIE_Msk              (0x1UL << SDMMC_MASK_DHOLDIE_Pos)       /*!< 0x00000200 */
17376 #define SDMMC_MASK_DHOLDIE                  SDMMC_MASK_DHOLDIE_Msk                  /*!<Data Hold Interrupt Enable                 */
17377 #define SDMMC_MASK_DBCKENDIE_Pos            (10U)
17378 #define SDMMC_MASK_DBCKENDIE_Msk            (0x1UL << SDMMC_MASK_DBCKENDIE_Pos)     /*!< 0x00000400 */
17379 #define SDMMC_MASK_DBCKENDIE                SDMMC_MASK_DBCKENDIE_Msk                /*!<Data Block End Interrupt Enable            */
17380 #define SDMMC_MASK_DABORTIE_Pos             (11U)
17381 #define SDMMC_MASK_DABORTIE_Msk             (0x1UL << SDMMC_MASK_DABORTIE_Pos)      /*!< 0x00000800 */
17382 #define SDMMC_MASK_DABORTIE                 SDMMC_MASK_DABORTIE_Msk                 /*!<Data transfer aborted interrupt enable     */
17383 #define SDMMC_MASK_TXFIFOHEIE_Pos           (14U)
17384 #define SDMMC_MASK_TXFIFOHEIE_Msk           (0x1UL << SDMMC_MASK_TXFIFOHEIE_Pos)    /*!< 0x00004000 */
17385 #define SDMMC_MASK_TXFIFOHEIE               SDMMC_MASK_TXFIFOHEIE_Msk               /*!<Tx FIFO Half Empty interrupt Enable        */
17386 #define SDMMC_MASK_RXFIFOHFIE_Pos           (15U)
17387 #define SDMMC_MASK_RXFIFOHFIE_Msk           (0x1UL << SDMMC_MASK_RXFIFOHFIE_Pos)    /*!< 0x00008000 */
17388 #define SDMMC_MASK_RXFIFOHFIE               SDMMC_MASK_RXFIFOHFIE_Msk               /*!<Rx FIFO Half Full interrupt Enable         */
17389 #define SDMMC_MASK_RXFIFOFIE_Pos            (17U)
17390 #define SDMMC_MASK_RXFIFOFIE_Msk            (0x1UL << SDMMC_MASK_RXFIFOFIE_Pos)     /*!< 0x00020000 */
17391 #define SDMMC_MASK_RXFIFOFIE                SDMMC_MASK_RXFIFOFIE_Msk                /*!<Rx FIFO Full interrupt Enable              */
17392 #define SDMMC_MASK_TXFIFOEIE_Pos            (18U)
17393 #define SDMMC_MASK_TXFIFOEIE_Msk            (0x1UL << SDMMC_MASK_TXFIFOEIE_Pos)     /*!< 0x00040000 */
17394 #define SDMMC_MASK_TXFIFOEIE                SDMMC_MASK_TXFIFOEIE_Msk                /*!<Tx FIFO Empty interrupt Enable             */
17395 #define SDMMC_MASK_BUSYD0ENDIE_Pos          (21U)
17396 #define SDMMC_MASK_BUSYD0ENDIE_Msk          (0x1UL << SDMMC_MASK_BUSYD0ENDIE_Pos)   /*!< 0x00200000 */
17397 #define SDMMC_MASK_BUSYD0ENDIE              SDMMC_MASK_BUSYD0ENDIE_Msk              /*!<BUSYD0ENDIE interrupt Enable */
17398 #define SDMMC_MASK_SDIOITIE_Pos             (22U)
17399 #define SDMMC_MASK_SDIOITIE_Msk             (0x1UL << SDMMC_MASK_SDIOITIE_Pos)      /*!< 0x00400000 */
17400 #define SDMMC_MASK_SDIOITIE                 SDMMC_MASK_SDIOITIE_Msk                 /*!<SDMMC Mode Interrupt Received interrupt Enable */
17401 #define SDMMC_MASK_ACKFAILIE_Pos            (23U)
17402 #define SDMMC_MASK_ACKFAILIE_Msk            (0x1UL << SDMMC_MASK_ACKFAILIE_Pos)     /*!< 0x00800000 */
17403 #define SDMMC_MASK_ACKFAILIE                SDMMC_MASK_ACKFAILIE_Msk                /*!<Acknowledgment Fail Interrupt Enable */
17404 #define SDMMC_MASK_ACKTIMEOUTIE_Pos         (24U)
17405 #define SDMMC_MASK_ACKTIMEOUTIE_Msk         (0x1UL << SDMMC_MASK_ACKTIMEOUTIE_Pos)  /*!< 0x01000000 */
17406 #define SDMMC_MASK_ACKTIMEOUTIE             SDMMC_MASK_ACKTIMEOUTIE_Msk             /*!<Acknowledgment timeout Interrupt Enable */
17407 #define SDMMC_MASK_VSWENDIE_Pos             (25U)
17408 #define SDMMC_MASK_VSWENDIE_Msk             (0x1UL << SDMMC_MASK_VSWENDIE_Pos)      /*!< 0x02000000 */
17409 #define SDMMC_MASK_VSWENDIE                 SDMMC_MASK_VSWENDIE_Msk                 /*!<Voltage switch critical timing section completion Interrupt Enable */
17410 #define SDMMC_MASK_CKSTOPIE_Pos             (26U)
17411 #define SDMMC_MASK_CKSTOPIE_Msk             (0x1UL << SDMMC_MASK_CKSTOPIE_Pos)      /*!< 0x04000000 */
17412 #define SDMMC_MASK_CKSTOPIE                 SDMMC_MASK_CKSTOPIE_Msk                 /*!<Voltage Switch clock stopped Interrupt Enable */
17413 #define SDMMC_MASK_IDMABTCIE_Pos            (28U)
17414 #define SDMMC_MASK_IDMABTCIE_Msk            (0x1UL << SDMMC_MASK_IDMABTCIE_Pos)     /*!< 0x10000000 */
17415 #define SDMMC_MASK_IDMABTCIE                SDMMC_MASK_IDMABTCIE_Msk                /*!<IDMA buffer transfer complete Interrupt Enable */
17416 
17417 /*****************  Bit definition for SDMMC_ACKTIME register  *****************/
17418 #define SDMMC_ACKTIME_ACKTIME_Pos           (0U)
17419 #define SDMMC_ACKTIME_ACKTIME_Msk           (0x1FFFFFFUL << SDMMC_ACKTIME_ACKTIME_Pos) /*!< 0x01FFFFFF */
17420 #define SDMMC_ACKTIME_ACKTIME               SDMMC_ACKTIME_ACKTIME_Msk               /*!<Boot acknowledgment timeout period */
17421 
17422 /******************  Bit definition for SDMMC_FIFO register  *******************/
17423 #define SDMMC_FIFO_FIFODATA_Pos             (0U)
17424 #define SDMMC_FIFO_FIFODATA_Msk             (0xFFFFFFFFUL << SDMMC_FIFO_FIFODATA_Pos) /*!< 0xFFFFFFFF */
17425 #define SDMMC_FIFO_FIFODATA                 SDMMC_FIFO_FIFODATA_Msk                 /*!<Receive and transmit FIFO data */
17426 
17427 /******************  Bit definition for SDMMC_IDMACTRL register ****************/
17428 #define SDMMC_IDMA_IDMAEN_Pos               (0U)
17429 #define SDMMC_IDMA_IDMAEN_Msk               (0x1UL << SDMMC_IDMA_IDMAEN_Pos)        /*!< 0x00000001 */
17430 #define SDMMC_IDMA_IDMAEN                   SDMMC_IDMA_IDMAEN_Msk                   /*!< Enable the internal DMA of the SDMMC peripheral */
17431 #define SDMMC_IDMA_IDMABMODE_Pos            (1U)
17432 #define SDMMC_IDMA_IDMABMODE_Msk            (0x1UL << SDMMC_IDMA_IDMABMODE_Pos)     /*!< 0x00000002 */
17433 #define SDMMC_IDMA_IDMABMODE                SDMMC_IDMA_IDMABMODE_Msk                /*!< Enable Linked List mode for IDMA */
17434 
17435 /*****************  Bit definition for SDMMC_IDMABSIZE register  ***************/
17436 #define SDMMC_IDMABSIZE_IDMABNDT_Pos        (5U)
17437 #define SDMMC_IDMABSIZE_IDMABNDT_Msk        (0xFFFUL << SDMMC_IDMABSIZE_IDMABNDT_Pos) /*!< 0x0000FFE0 */
17438 #define SDMMC_IDMABSIZE_IDMABNDT            SDMMC_IDMABSIZE_IDMABNDT_Msk            /*!< Number of transfers per buffer */
17439 
17440 /*****************  Bit definition for SDMMC_IDMABASER register  ***************/
17441 #define SDMMC_IDMABASER_IDMABASER           ((uint32_t)0xFFFFFFFF)                  /*!< Memory base address register */
17442 
17443 /*****************  Bit definition for SDMMC_IDMALAR) register  ***************/
17444 #define SDMMC_IDMALAR_IDMALA_Pos            (0U)
17445 #define SDMMC_IDMALAR_IDMALA_Msk            (0x3FFFUL << SDMMC_IDMALAR_IDMALA_Pos)  /*!< 0x00003FFF */
17446 #define SDMMC_IDMALAR_IDMALA                SDMMC_IDMALAR_IDMALA_Msk                /*!< Linked list item address offset */
17447 #define SDMMC_IDMALAR_ABR_Pos               (29U)
17448 #define SDMMC_IDMALAR_ABR_Msk               (0x1UL << SDMMC_IDMALAR_ABR_Pos)        /*!< 0x20000000 */
17449 #define SDMMC_IDMALAR_ABR                   SDMMC_IDMALAR_ABR_Msk                   /*!< Acknowledge linked list buffer ready */
17450 #define SDMMC_IDMALAR_ULS_Pos               (30U)
17451 #define SDMMC_IDMALAR_ULS_Msk               (0x1UL << SDMMC_IDMALAR_ULS_Pos)        /*!< 0x40000000 */
17452 #define SDMMC_IDMALAR_ULS                   SDMMC_IDMALAR_ULS_Msk                   /*!< Update Size from linked list */
17453 #define SDMMC_IDMALAR_ULA_Pos               (31U)
17454 #define SDMMC_IDMALAR_ULA_Msk               (0x1UL << SDMMC_IDMALAR_ULA_Pos)        /*!< 0x80000000 */
17455 #define SDMMC_IDMALAR_ULA                   SDMMC_IDMALAR_ULA_Msk                   /*!< Update Address from linked list */
17456 
17457 /*****************  Bit definition for SDMMC_IDMABAR) register  ***************/
17458 #define SDMMC_IDMABAR_IDMABAR               ((uint32_t)0xFFFFFFFF)                  /*!< linked list memory base register */
17459 
17460 /******************************************************************************/
17461 /*                                                                            */
17462 /*                          XSPI  (HSPI/OCTOSPI)                              */
17463 /*                                                                            */
17464 /******************************************************************************/
17465 /************  Bit definition for XSPI_CR register  **************************/
17466 #define XSPI_CR_EN_Pos                   (0U)
17467 #define XSPI_CR_EN_Msk                   (0x1UL << XSPI_CR_EN_Pos)                        /*!< 0x00000001 */
17468 #define XSPI_CR_EN                       XSPI_CR_EN_Msk                                   /*!< Enable */
17469 #define XSPI_CR_ABORT_Pos                (1U)
17470 #define XSPI_CR_ABORT_Msk                (0x1UL << XSPI_CR_ABORT_Pos)                     /*!< 0x00000002 */
17471 #define XSPI_CR_ABORT                    XSPI_CR_ABORT_Msk                                /*!< Abort request */
17472 #define XSPI_CR_DMAEN_Pos                (2U)
17473 #define XSPI_CR_DMAEN_Msk                (0x1UL << XSPI_CR_DMAEN_Pos)                     /*!< 0x00000004 */
17474 #define XSPI_CR_DMAEN                    XSPI_CR_DMAEN_Msk                                /*!< DMA Enable */
17475 #define XSPI_CR_TCEN_Pos                 (3U)
17476 #define XSPI_CR_TCEN_Msk                 (0x1UL << XSPI_CR_TCEN_Pos)                      /*!< 0x00000008 */
17477 #define XSPI_CR_TCEN                     XSPI_CR_TCEN_Msk                                 /*!< Timeout Counter Enable */
17478 #define XSPI_CR_DMM_Pos                  (6U)
17479 #define XSPI_CR_DMM_Msk                  (0x1UL << XSPI_CR_DMM_Pos)                       /*!< 0x00000040 */
17480 #define XSPI_CR_DMM                      XSPI_CR_DMM_Msk                                  /*!< Dual Memory Mode */
17481 #define XSPI_OCTOSPI_CR_MSEL_Pos         (7U)
17482 #define XSPI_OCTOSPI_CR_MSEL_Msk         (0x1UL << XSPI_OCTOSPI_CR_MSEL_Pos)              /*!< 0x00000080 */
17483 #define XSPI_OCTOSPI_CR_MSEL             XSPI_OCTOSPI_CR_MSEL_Msk                         /*!< Memory Select */
17484 #define XSPI_CR_FTHRES_Pos               (8U)
17485 #define XSPI_CR_FTHRES_Msk               (0x3FUL << XSPI_CR_FTHRES_Pos)                   /*!< 0x00003F00 */
17486 #define XSPI_CR_FTHRES                   XSPI_CR_FTHRES_Msk                               /*!< FIFO Threshold Level */
17487 #define XSPI_CR_TEIE_Pos                 (16U)
17488 #define XSPI_CR_TEIE_Msk                 (0x1UL << XSPI_CR_TEIE_Pos)                      /*!< 0x00010000 */
17489 #define XSPI_CR_TEIE                     XSPI_CR_TEIE_Msk                                 /*!< Transfer Error Interrupt Enable */
17490 #define XSPI_CR_TCIE_Pos                 (17U)
17491 #define XSPI_CR_TCIE_Msk                 (0x1UL << XSPI_CR_TCIE_Pos)                      /*!< 0x00020000 */
17492 #define XSPI_CR_TCIE                     XSPI_CR_TCIE_Msk                                 /*!< Transfer Complete Interrupt Enable */
17493 #define XSPI_CR_FTIE_Pos                 (18U)
17494 #define XSPI_CR_FTIE_Msk                 (0x1UL << XSPI_CR_FTIE_Pos)                      /*!< 0x00040000 */
17495 #define XSPI_CR_FTIE                     XSPI_CR_FTIE_Msk                                 /*!< FIFO Threshold Interrupt Enable */
17496 #define XSPI_CR_SMIE_Pos                 (19U)
17497 #define XSPI_CR_SMIE_Msk                 (0x1UL << XSPI_CR_SMIE_Pos)                      /*!< 0x00080000 */
17498 #define XSPI_CR_SMIE                     XSPI_CR_SMIE_Msk                                 /*!< Status Match Interrupt Enable */
17499 #define XSPI_CR_TOIE_Pos                 (20U)
17500 #define XSPI_CR_TOIE_Msk                 (0x1UL << XSPI_CR_TOIE_Pos)                      /*!< 0x00100000 */
17501 #define XSPI_CR_TOIE                     XSPI_CR_TOIE_Msk                                 /*!< TimeOut Interrupt Enable */
17502 #define XSPI_CR_APMS_Pos                 (22U)
17503 #define XSPI_CR_APMS_Msk                 (0x1UL << XSPI_CR_APMS_Pos)                      /*!< 0x00400000 */
17504 #define XSPI_CR_APMS                     XSPI_CR_APMS_Msk                                 /*!< Automatic Poll Mode Stop */
17505 #define XSPI_CR_PMM_Pos                  (23U)
17506 #define XSPI_CR_PMM_Msk                  (0x1UL << XSPI_CR_PMM_Pos)                       /*!< 0x00800000 */
17507 #define XSPI_CR_PMM                      XSPI_CR_PMM_Msk                                  /*!< Polling Match Mode */
17508 #define XSPI_CR_FMODE_Pos                (28U)
17509 #define XSPI_CR_FMODE_Msk                (0x3UL << XSPI_CR_FMODE_Pos)                     /*!< 0x30000000 */
17510 #define XSPI_CR_FMODE                    XSPI_CR_FMODE_Msk                                /*!< Functional Mode */
17511 #define XSPI_CR_FMODE_0                  (0x1UL << XSPI_CR_FMODE_Pos)                     /*!< 0x10000000 */
17512 #define XSPI_CR_FMODE_1                  (0x2UL << XSPI_CR_FMODE_Pos)                     /*!< 0x20000000 */
17513 #define XSPI_HSPI_CR_MSEL_Pos            (30U)
17514 #define XSPI_HSPI_CR_MSEL_Msk            (0x3UL << XSPI_HSPI_CR_MSEL_Pos)                 /*!< 0xC0000000 */
17515 #define XSPI_HSPI_CR_MSEL                XSPI_HSPI_CR_MSEL_Msk                            /*!< Memory Select only for HSPI, Invalid for OCTOSPI */
17516 #define XSPI_HSPI_CR_MSEL_0              (0x1UL << XSPI_HSPI_CR_MSEL_Pos)                 /*!< 0x40000000 */
17517 #define XSPI_HSPI_CR_MSEL_1              (0x2UL << XSPI_HSPI_CR_MSEL_Pos)                 /*!< 0x80000000 */
17518 
17519 /*************  Bit definition for XSPI_DCR1 register  ***********************/
17520 #define XSPI_DCR1_CKMODE_Pos             (0U)
17521 #define XSPI_DCR1_CKMODE_Msk             (0x1UL << XSPI_DCR1_CKMODE_Pos)                  /*!< 0x00000001 */
17522 #define XSPI_DCR1_CKMODE                 XSPI_DCR1_CKMODE_Msk                             /*!< Mode 0 / Mode 3 */
17523 #define XSPI_DCR1_FRCK_Pos               (1U)
17524 #define XSPI_DCR1_FRCK_Msk               (0x1UL << XSPI_DCR1_FRCK_Pos)                    /*!< 0x00000002 */
17525 #define XSPI_DCR1_FRCK                   XSPI_DCR1_FRCK_Msk                               /*!< Free Running Clock */
17526 #define XSPI_OCTOSPI_DCR1_DLYBYP_Pos     (3U)
17527 #define XSPI_OCTOSPI_DCR1_DLYBYP_Msk     (0x1UL << XSPI_OCTOSPI_DCR1_DLYBYP_Pos)          /*!< 0x00000008 */
17528 #define XSPI_OCTOSPI_DCR1_DLYBYP         XSPI_OCTOSPI_DCR1_DLYBYP_Msk                     /*!< Delay Block Bypass only for OCTOSPI */
17529 #define XSPI_DCR1_CSHT_Pos               (8U)
17530 #define XSPI_DCR1_CSHT_Msk               (0x3FUL << XSPI_DCR1_CSHT_Pos)                   /*!< 0x00003F00 */
17531 #define XSPI_DCR1_CSHT                   XSPI_DCR1_CSHT_Msk                               /*!< Chip Select High Time */
17532 #define XSPI_DCR1_DEVSIZE_Pos            (16U)
17533 #define XSPI_DCR1_DEVSIZE_Msk            (0x1FUL << XSPI_DCR1_DEVSIZE_Pos)                /*!< 0x001F0000 */
17534 #define XSPI_DCR1_DEVSIZE                XSPI_DCR1_DEVSIZE_Msk                            /*!< Device Size */
17535 #define XSPI_DCR1_MTYP_Pos               (24U)
17536 #define XSPI_DCR1_MTYP_Msk               (0x7UL << XSPI_DCR1_MTYP_Pos)                    /*!< 0x07000000 */
17537 #define XSPI_DCR1_MTYP                   XSPI_DCR1_MTYP_Msk                               /*!< Memory Type */
17538 #define XSPI_DCR1_MTYP_0                 (0x1UL << XSPI_DCR1_MTYP_Pos)                    /*!< 0x01000000 */
17539 #define XSPI_DCR1_MTYP_1                 (0x2UL << XSPI_DCR1_MTYP_Pos)                    /*!< 0x02000000 */
17540 #define XSPI_DCR1_MTYP_2                 (0x4UL << XSPI_DCR1_MTYP_Pos)                    /*!< 0x04000000 */
17541 
17542 /**************** Bit definition for XSPI_DCR2 register  *********************/
17543 #define XSPI_DCR2_PRESCALER_Pos          (0U)
17544 #define XSPI_DCR2_PRESCALER_Msk          (0xFFUL << XSPI_DCR2_PRESCALER_Pos)              /*!< 0x000000FF */
17545 #define XSPI_DCR2_PRESCALER              XSPI_DCR2_PRESCALER_Msk                          /*!< Clock prescaler */
17546 #define XSPI_DCR2_WRAPSIZE_Pos           (16U)
17547 #define XSPI_DCR2_WRAPSIZE_Msk           (0x7UL << XSPI_DCR2_WRAPSIZE_Pos)                /*!< 0x00070000 */
17548 #define XSPI_DCR2_WRAPSIZE               XSPI_DCR2_WRAPSIZE_Msk                           /*!< Wrap Size */
17549 #define XSPI_DCR2_WRAPSIZE_0             (0x1UL << XSPI_DCR2_WRAPSIZE_Pos)                /*!< 0x00010000 */
17550 #define XSPI_DCR2_WRAPSIZE_1             (0x2UL << XSPI_DCR2_WRAPSIZE_Pos)                /*!< 0x00020000 */
17551 #define XSPI_DCR2_WRAPSIZE_2             (0x4UL << XSPI_DCR2_WRAPSIZE_Pos)                /*!< 0x00040000 */
17552 
17553 /****************  Bit definition for XSPI_DCR3 register  ********************/
17554 #define XSPI_OCTOSPI_DCR3_MAXTRAN_Pos    (0U)
17555 #define XSPI_OCTOSPI_DCR3_MAXTRAN_Msk    (0xFFUL << XSPI_OCTOSPI_DCR3_MAXTRAN_Pos)        /*!< 0x000000FF */
17556 #define XSPI_OCTOSPI_DCR3_MAXTRAN        XSPI_OCTOSPI_DCR3_MAXTRAN_Msk                    /*!< Maximum transfer only for OCTOSPI */
17557 #define XSPI_DCR3_CSBOUND_Pos            (16U)
17558 #define XSPI_DCR3_CSBOUND_Msk            (0x1FUL << XSPI_DCR3_CSBOUND_Pos)                /*!< 0x001F0000 */
17559 #define XSPI_DCR3_CSBOUND                XSPI_DCR3_CSBOUND_Msk                            /*!< Maximum transfer */
17560 /****************  Bit definition for XSPI_DCR4 register  ********************/
17561 #define XSPI_DCR4_REFRESH_Pos            (0U)
17562 #define XSPI_DCR4_REFRESH_Msk            (0xFFFFFFFFUL << XSPI_DCR4_REFRESH_Pos)          /*!< 0xFFFFFFFF */
17563 #define XSPI_DCR4_REFRESH                XSPI_DCR4_REFRESH_Msk                            /*!< Refresh rate */
17564 
17565 /*****************  Bit definition for XSPI_SR  register  ********************/
17566 #define XSPI_SR_TEF_Pos                  (0U)
17567 #define XSPI_SR_TEF_Msk                  (0x1UL << XSPI_SR_TEF_Pos)                       /*!< 0x00000001 */
17568 #define XSPI_SR_TEF                      XSPI_SR_TEF_Msk                                  /*!< Transfer Error Flag */
17569 #define XSPI_SR_TCF_Pos                  (1U)
17570 #define XSPI_SR_TCF_Msk                  (0x1UL << XSPI_SR_TCF_Pos)                       /*!< 0x00000002 */
17571 #define XSPI_SR_TCF                      XSPI_SR_TCF_Msk                                  /*!< Transfer Complete Flag */
17572 #define XSPI_SR_FTF_Pos                  (2U)
17573 #define XSPI_SR_FTF_Msk                  (0x1UL << XSPI_SR_FTF_Pos)                       /*!< 0x00000004 */
17574 #define XSPI_SR_FTF                      XSPI_SR_FTF_Msk                                  /*!< FIFO Threshold Flag */
17575 #define XSPI_SR_SMF_Pos                  (3U)
17576 #define XSPI_SR_SMF_Msk                  (0x1UL << XSPI_SR_SMF_Pos)                       /*!< 0x00000008 */
17577 #define XSPI_SR_SMF                      XSPI_SR_SMF_Msk                                  /*!< Status Match Flag */
17578 #define XSPI_SR_TOF_Pos                  (4U)
17579 #define XSPI_SR_TOF_Msk                  (0x1UL << XSPI_SR_TOF_Pos)                       /*!< 0x00000010 */
17580 #define XSPI_SR_TOF                      XSPI_SR_TOF_Msk                                  /*!< Timeout Flag */
17581 #define XSPI_SR_BUSY_Pos                 (5U)
17582 #define XSPI_SR_BUSY_Msk                 (0x1UL << XSPI_SR_BUSY_Pos)                      /*!< 0x00000020 */
17583 #define XSPI_SR_BUSY                     XSPI_SR_BUSY_Msk                                 /*!< Busy */
17584 #define XSPI_SR_FLEVEL_Pos               (8U)
17585 #define XSPI_SR_FLEVEL_Msk               (0x7FUL << XSPI_SR_FLEVEL_Pos)                   /*!< 0x00007F00 */
17586 #define XSPI_SR_FLEVEL                   XSPI_SR_FLEVEL_Msk                               /*!< FIFO Level */
17587 
17588 /****************  Bit definition for XSPI_FCR register  *********************/
17589 #define XSPI_FCR_CTEF_Pos                (0U)
17590 #define XSPI_FCR_CTEF_Msk                (0x1UL << XSPI_FCR_CTEF_Pos)                     /*!< 0x00000001 */
17591 #define XSPI_FCR_CTEF                    XSPI_FCR_CTEF_Msk                                /*!< Clear Transfer Error Flag */
17592 #define XSPI_FCR_CTCF_Pos                (1U)
17593 #define XSPI_FCR_CTCF_Msk                (0x1UL << XSPI_FCR_CTCF_Pos)                     /*!< 0x00000002 */
17594 #define XSPI_FCR_CTCF                    XSPI_FCR_CTCF_Msk                                /*!< Clear Transfer Complete Flag */
17595 #define XSPI_FCR_CSMF_Pos                (3U)
17596 #define XSPI_FCR_CSMF_Msk                (0x1UL << XSPI_FCR_CSMF_Pos)                     /*!< 0x00000008 */
17597 #define XSPI_FCR_CSMF                    XSPI_FCR_CSMF_Msk                                /*!< Clear Status Match Flag */
17598 #define XSPI_FCR_CTOF_Pos                (4U)
17599 #define XSPI_FCR_CTOF_Msk                (0x1UL << XSPI_FCR_CTOF_Pos)                     /*!< 0x00000010 */
17600 #define XSPI_FCR_CTOF                    XSPI_FCR_CTOF_Msk                                /*!< Clear Timeout Flag */
17601 
17602 /****************  Bit definition for XSPI_DLR register  *********************/
17603 #define XSPI_DLR_DL_Pos                  (0U)
17604 #define XSPI_DLR_DL_Msk                  (0xFFFFFFFFUL << XSPI_DLR_DL_Pos)                /*!< 0xFFFFFFFF */
17605 #define XSPI_DLR_DL                      XSPI_DLR_DL_Msk                                  /*!< Data Length */
17606 
17607 /*****************  Bit definition for XSPI_AR register  *********************/
17608 #define XSPI_AR_ADDRESS_Pos              (0U)
17609 #define XSPI_AR_ADDRESS_Msk              (0xFFFFFFFFUL << XSPI_AR_ADDRESS_Pos)            /*!< 0xFFFFFFFF */
17610 #define XSPI_AR_ADDRESS                  XSPI_AR_ADDRESS_Msk                              /*!< Address */
17611 
17612 /*****************  Bit definition for XSPI_DR register  *********************/
17613 #define XSPI_DR_DATA_Pos                 (0U)
17614 #define XSPI_DR_DATA_Msk                 (0xFFFFFFFFUL << XSPI_DR_DATA_Pos)               /*!< 0xFFFFFFFF */
17615 #define XSPI_DR_DATA                     XSPI_DR_DATA_Msk                                 /*!< Data */
17616 
17617 /***************  Bit definition for XSPI_PSMKR register  ********************/
17618 #define XSPI_PSMKR_MASK_Pos              (0U)
17619 #define XSPI_PSMKR_MASK_Msk              (0xFFFFFFFFUL << XSPI_PSMKR_MASK_Pos)            /*!< 0xFFFFFFFF */
17620 #define XSPI_PSMKR_MASK                  XSPI_PSMKR_MASK_Msk                              /*!< Status mask */
17621 
17622 /***************  Bit definition for XSPI_PSMAR register  ********************/
17623 #define XSPI_PSMAR_MATCH_Pos             (0U)
17624 #define XSPI_PSMAR_MATCH_Msk             (0xFFFFFFFFUL << XSPI_PSMAR_MATCH_Pos)           /*!< 0xFFFFFFFF */
17625 #define XSPI_PSMAR_MATCH                 XSPI_PSMAR_MATCH_Msk                             /*!< Status match */
17626 
17627 /****************  Bit definition for XSPI_PIR register  *********************/
17628 #define XSPI_PIR_INTERVAL_Pos            (0U)
17629 #define XSPI_PIR_INTERVAL_Msk            (0xFFFFUL << XSPI_PIR_INTERVAL_Pos)              /*!< 0x0000FFFF */
17630 #define XSPI_PIR_INTERVAL                XSPI_PIR_INTERVAL_Msk                            /*!< Polling Interval */
17631 
17632 /****************  Bit definition for XSPI_CCR register  *********************/
17633 #define XSPI_CCR_IMODE_Pos               (0U)
17634 #define XSPI_CCR_IMODE_Msk               (0x7UL << XSPI_CCR_IMODE_Pos)                    /*!< 0x00000007 */
17635 #define XSPI_CCR_IMODE                   XSPI_CCR_IMODE_Msk                               /*!< Instruction Mode */
17636 #define XSPI_CCR_IMODE_0                 (0x1UL << XSPI_CCR_IMODE_Pos)                    /*!< 0x00000001 */
17637 #define XSPI_CCR_IMODE_1                 (0x2UL << XSPI_CCR_IMODE_Pos)                    /*!< 0x00000002 */
17638 #define XSPI_CCR_IMODE_2                 (0x4UL << XSPI_CCR_IMODE_Pos)                    /*!< 0x00000004 */
17639 #define XSPI_CCR_IDTR_Pos                (3U)
17640 #define XSPI_CCR_IDTR_Msk                (0x1UL << XSPI_CCR_IDTR_Pos)                     /*!< 0x00000008 */
17641 #define XSPI_CCR_IDTR                    XSPI_CCR_IDTR_Msk                                /*!< Instruction Double Transfer Rate */
17642 #define XSPI_CCR_ISIZE_Pos               (4U)
17643 #define XSPI_CCR_ISIZE_Msk               (0x3UL << XSPI_CCR_ISIZE_Pos)                    /*!< 0x00000030 */
17644 #define XSPI_CCR_ISIZE                   XSPI_CCR_ISIZE_Msk                               /*!< Instruction Size */
17645 #define XSPI_CCR_ISIZE_0                 (0x1UL << XSPI_CCR_ISIZE_Pos)                    /*!< 0x00000010 */
17646 #define XSPI_CCR_ISIZE_1                 (0x2UL << XSPI_CCR_ISIZE_Pos)                    /*!< 0x00000020 */
17647 #define XSPI_CCR_ADMODE_Pos              (8U)
17648 #define XSPI_CCR_ADMODE_Msk              (0x7UL << XSPI_CCR_ADMODE_Pos)                   /*!< 0x00000700 */
17649 #define XSPI_CCR_ADMODE                  XSPI_CCR_ADMODE_Msk                              /*!< Address Mode */
17650 #define XSPI_CCR_ADMODE_0                (0x1UL << XSPI_CCR_ADMODE_Pos)                   /*!< 0x00000100 */
17651 #define XSPI_CCR_ADMODE_1                (0x2UL << XSPI_CCR_ADMODE_Pos)                   /*!< 0x00000200 */
17652 #define XSPI_CCR_ADMODE_2                (0x4UL << XSPI_CCR_ADMODE_Pos)                   /*!< 0x00000400 */
17653 #define XSPI_CCR_ADDTR_Pos               (11U)
17654 #define XSPI_CCR_ADDTR_Msk               (0x1UL << XSPI_CCR_ADDTR_Pos)                    /*!< 0x00000800 */
17655 #define XSPI_CCR_ADDTR                   XSPI_CCR_ADDTR_Msk                               /*!< Address Double Transfer Rate */
17656 #define XSPI_CCR_ADSIZE_Pos              (12U)
17657 #define XSPI_CCR_ADSIZE_Msk              (0x3UL << XSPI_CCR_ADSIZE_Pos)                   /*!< 0x00003000 */
17658 #define XSPI_CCR_ADSIZE                  XSPI_CCR_ADSIZE_Msk                              /*!< Address Size */
17659 #define XSPI_CCR_ADSIZE_0                (0x1UL << XSPI_CCR_ADSIZE_Pos)                   /*!< 0x00001000 */
17660 #define XSPI_CCR_ADSIZE_1                (0x2UL << XSPI_CCR_ADSIZE_Pos)                   /*!< 0x00002000 */
17661 #define XSPI_CCR_ABMODE_Pos              (16U)
17662 #define XSPI_CCR_ABMODE_Msk              (0x7UL << XSPI_CCR_ABMODE_Pos)                   /*!< 0x00070000 */
17663 #define XSPI_CCR_ABMODE                  XSPI_CCR_ABMODE_Msk                              /*!< Alternate Bytes Mode */
17664 #define XSPI_CCR_ABMODE_0                (0x1UL << XSPI_CCR_ABMODE_Pos)                   /*!< 0x00010000 */
17665 #define XSPI_CCR_ABMODE_1                (0x2UL << XSPI_CCR_ABMODE_Pos)                   /*!< 0x00020000 */
17666 #define XSPI_CCR_ABMODE_2                (0x4UL << XSPI_CCR_ABMODE_Pos)                   /*!< 0x00040000 */
17667 #define XSPI_CCR_ABDTR_Pos               (19U)
17668 #define XSPI_CCR_ABDTR_Msk               (0x1UL << XSPI_CCR_ABDTR_Pos)                    /*!< 0x00080000 */
17669 #define XSPI_CCR_ABDTR                   XSPI_CCR_ABDTR_Msk                               /*!< Alternate Bytes Double Transfer Rate */
17670 #define XSPI_CCR_ABSIZE_Pos              (20U)
17671 #define XSPI_CCR_ABSIZE_Msk              (0x3UL << XSPI_CCR_ABSIZE_Pos)                   /*!< 0x00300000 */
17672 #define XSPI_CCR_ABSIZE                  XSPI_CCR_ABSIZE_Msk                              /*!< Alternate Bytes Size */
17673 #define XSPI_CCR_ABSIZE_0                (0x1UL << XSPI_CCR_ABSIZE_Pos)                   /*!< 0x00100000 */
17674 #define XSPI_CCR_ABSIZE_1                (0x2UL << XSPI_CCR_ABSIZE_Pos)                   /*!< 0x00200000 */
17675 #define XSPI_CCR_DMODE_Pos               (24U)
17676 #define XSPI_CCR_DMODE_Msk               (0x7UL << XSPI_CCR_DMODE_Pos)                    /*!< 0x07000000 */
17677 #define XSPI_CCR_DMODE                   XSPI_CCR_DMODE_Msk                               /*!< Data Mode */
17678 #define XSPI_CCR_DMODE_0                 (0x1UL << XSPI_CCR_DMODE_Pos)                    /*!< 0x01000000 */
17679 #define XSPI_CCR_DMODE_1                 (0x2UL << XSPI_CCR_DMODE_Pos)                    /*!< 0x02000000 */
17680 #define XSPI_CCR_DMODE_2                 (0x4UL << XSPI_CCR_DMODE_Pos)                    /*!< 0x04000000 */
17681 #define XSPI_CCR_DDTR_Pos                (27U)
17682 #define XSPI_CCR_DDTR_Msk                (0x1UL << XSPI_CCR_DDTR_Pos)                     /*!< 0x08000000 */
17683 #define XSPI_CCR_DDTR                    XSPI_CCR_DDTR_Msk                                /*!< Data Double Transfer Rate */
17684 #define XSPI_CCR_DQSE_Pos                (29U)
17685 #define XSPI_CCR_DQSE_Msk                (0x1UL << XSPI_CCR_DQSE_Pos)                     /*!< 0x20000000 */
17686 #define XSPI_CCR_DQSE                    XSPI_CCR_DQSE_Msk                                /*!< DQS Enable */
17687 #define XSPI_CCR_SIOO_Pos                (31U)
17688 #define XSPI_CCR_SIOO_Msk                (0x1UL << XSPI_CCR_SIOO_Pos)                     /*!< 0x80000000 */
17689 #define XSPI_CCR_SIOO                    XSPI_CCR_SIOO_Msk                                /*!< Send Instruction Only Once Mode */
17690 
17691 /****************  Bit definition for XSPI_TCR register  *********************/
17692 #define XSPI_TCR_DCYC_Pos                (0U)
17693 #define XSPI_TCR_DCYC_Msk                (0x1FUL << XSPI_TCR_DCYC_Pos)                    /*!< 0x0000001F */
17694 #define XSPI_TCR_DCYC                    XSPI_TCR_DCYC_Msk                                /*!< Number of Dummy Cycles */
17695 #define XSPI_TCR_DHQC_Pos                (28U)
17696 #define XSPI_TCR_DHQC_Msk                (0x1UL << XSPI_TCR_DHQC_Pos)                     /*!< 0x10000000 */
17697 #define XSPI_TCR_DHQC                    XSPI_TCR_DHQC_Msk                                /*!< Delay Hold Quarter Cycle */
17698 #define XSPI_TCR_SSHIFT_Pos              (30U)
17699 #define XSPI_TCR_SSHIFT_Msk              (0x1UL << XSPI_TCR_SSHIFT_Pos)                   /*!< 0x40000000 */
17700 #define XSPI_TCR_SSHIFT                  XSPI_TCR_SSHIFT_Msk                              /*!< Sample Shift */
17701 
17702 /*****************  Bit definition for XSPI_IR register  *********************/
17703 #define XSPI_IR_INSTRUCTION_Pos          (0U)
17704 #define XSPI_IR_INSTRUCTION_Msk          (0xFFFFFFFFUL << XSPI_IR_INSTRUCTION_Pos)        /*!< 0xFFFFFFFF */
17705 #define XSPI_IR_INSTRUCTION              XSPI_IR_INSTRUCTION_Msk                          /*!< Instruction */
17706 
17707 /****************  Bit definition for XSPI_ABR register  *********************/
17708 #define XSPI_ABR_ALTERNATE_Pos           (0U)
17709 #define XSPI_ABR_ALTERNATE_Msk           (0xFFFFFFFFUL << XSPI_ABR_ALTERNATE_Pos)         /*!< 0xFFFFFFFF */
17710 #define XSPI_ABR_ALTERNATE               XSPI_ABR_ALTERNATE_Msk                           /*!< Alternate Bytes */
17711 
17712 /****************  Bit definition for XSPI_LPTR register  ********************/
17713 #define XSPI_LPTR_TIMEOUT_Pos            (0U)
17714 #define XSPI_LPTR_TIMEOUT_Msk            (0xFFFFUL << XSPI_LPTR_TIMEOUT_Pos)              /*!< 0x0000FFFF */
17715 #define XSPI_LPTR_TIMEOUT                XSPI_LPTR_TIMEOUT_Msk                            /*!< Timeout period */
17716 
17717 /****************  Bit definition for XSPI_WPCCR register  *******************/
17718 #define XSPI_WPCCR_IMODE_Pos             (0U)
17719 #define XSPI_WPCCR_IMODE_Msk             (0x7UL << XSPI_WPCCR_IMODE_Pos)                  /*!< 0x00000007 */
17720 #define XSPI_WPCCR_IMODE                 XSPI_WPCCR_IMODE_Msk                             /*!< Instruction Mode */
17721 #define XSPI_WPCCR_IMODE_0               (0x1UL << XSPI_WPCCR_IMODE_Pos)                  /*!< 0x00000001 */
17722 #define XSPI_WPCCR_IMODE_1               (0x2UL << XSPI_WPCCR_IMODE_Pos)                  /*!< 0x00000002 */
17723 #define XSPI_WPCCR_IMODE_2               (0x4UL << XSPI_WPCCR_IMODE_Pos)                  /*!< 0x00000004 */
17724 #define XSPI_WPCCR_IDTR_Pos              (3U)
17725 #define XSPI_WPCCR_IDTR_Msk              (0x1UL << XSPI_WPCCR_IDTR_Pos)                   /*!< 0x00000008 */
17726 #define XSPI_WPCCR_IDTR                  XSPI_WPCCR_IDTR_Msk                              /*!< Instruction Double Transfer Rate */
17727 #define XSPI_WPCCR_ISIZE_Pos             (4U)
17728 #define XSPI_WPCCR_ISIZE_Msk             (0x3UL << XSPI_WPCCR_ISIZE_Pos)                  /*!< 0x00000030 */
17729 #define XSPI_WPCCR_ISIZE                 XSPI_WPCCR_ISIZE_Msk                             /*!< Instruction Size */
17730 #define XSPI_WPCCR_ISIZE_0               (0x1UL << XSPI_WPCCR_ISIZE_Pos)                  /*!< 0x00000010 */
17731 #define XSPI_WPCCR_ISIZE_1               (0x2UL << XSPI_WPCCR_ISIZE_Pos)                  /*!< 0x00000020 */
17732 #define XSPI_WPCCR_ADMODE_Pos            (8U)
17733 #define XSPI_WPCCR_ADMODE_Msk            (0x7UL << XSPI_WPCCR_ADMODE_Pos)                 /*!< 0x00000700 */
17734 #define XSPI_WPCCR_ADMODE                XSPI_WPCCR_ADMODE_Msk                            /*!< Address Mode */
17735 #define XSPI_WPCCR_ADMODE_0              (0x1UL << XSPI_WPCCR_ADMODE_Pos)                 /*!< 0x00000100 */
17736 #define XSPI_WPCCR_ADMODE_1              (0x2UL << XSPI_WPCCR_ADMODE_Pos)                 /*!< 0x00000200 */
17737 #define XSPI_WPCCR_ADMODE_2              (0x4UL << XSPI_WPCCR_ADMODE_Pos)                 /*!< 0x00000400 */
17738 #define XSPI_WPCCR_ADDTR_Pos             (11U)
17739 #define XSPI_WPCCR_ADDTR_Msk             (0x1UL << XSPI_WPCCR_ADDTR_Pos)                  /*!< 0x00000800 */
17740 #define XSPI_WPCCR_ADDTR                 XSPI_WPCCR_ADDTR_Msk                             /*!< Address Double Transfer Rate */
17741 #define XSPI_WPCCR_ADSIZE_Pos            (12U)
17742 #define XSPI_WPCCR_ADSIZE_Msk            (0x3UL << XSPI_WPCCR_ADSIZE_Pos)                 /*!< 0x00003000 */
17743 #define XSPI_WPCCR_ADSIZE                XSPI_WPCCR_ADSIZE_Msk                            /*!< Address Size */
17744 #define XSPI_WPCCR_ADSIZE_0              (0x1UL << XSPI_WPCCR_ADSIZE_Pos)                 /*!< 0x00001000 */
17745 #define XSPI_WPCCR_ADSIZE_1              (0x2UL << XSPI_WPCCR_ADSIZE_Pos)                 /*!< 0x00002000 */
17746 #define XSPI_WPCCR_ABMODE_Pos            (16U)
17747 #define XSPI_WPCCR_ABMODE_Msk            (0x7UL << XSPI_WPCCR_ABMODE_Pos)                 /*!< 0x00070000 */
17748 #define XSPI_WPCCR_ABMODE                XSPI_WPCCR_ABMODE_Msk                            /*!< Alternate Bytes Mode */
17749 #define XSPI_WPCCR_ABMODE_0              (0x1UL << XSPI_WPCCR_ABMODE_Pos)                 /*!< 0x00010000 */
17750 #define XSPI_WPCCR_ABMODE_1              (0x2UL << XSPI_WPCCR_ABMODE_Pos)                 /*!< 0x00020000 */
17751 #define XSPI_WPCCR_ABMODE_2              (0x4UL << XSPI_WPCCR_ABMODE_Pos)                 /*!< 0x00040000 */
17752 #define XSPI_WPCCR_ABDTR_Pos             (19U)
17753 #define XSPI_WPCCR_ABDTR_Msk             (0x1UL << XSPI_WPCCR_ABDTR_Pos)                  /*!< 0x00080000 */
17754 #define XSPI_WPCCR_ABDTR                 XSPI_WPCCR_ABDTR_Msk                             /*!< Alternate Bytes Double Transfer Rate */
17755 #define XSPI_WPCCR_ABSIZE_Pos            (20U)
17756 #define XSPI_WPCCR_ABSIZE_Msk            (0x3UL << XSPI_WPCCR_ABSIZE_Pos)                 /*!< 0x00300000 */
17757 #define XSPI_WPCCR_ABSIZE                XSPI_WPCCR_ABSIZE_Msk                            /*!< Alternate Bytes Size */
17758 #define XSPI_WPCCR_ABSIZE_0              (0x1UL << XSPI_WPCCR_ABSIZE_Pos)                 /*!< 0x00100000 */
17759 #define XSPI_WPCCR_ABSIZE_1              (0x2UL << XSPI_WPCCR_ABSIZE_Pos)                 /*!< 0x00200000 */
17760 #define XSPI_WPCCR_DMODE_Pos             (24U)
17761 #define XSPI_WPCCR_DMODE_Msk             (0x7UL << XSPI_WPCCR_DMODE_Pos)                  /*!< 0x07000000 */
17762 #define XSPI_WPCCR_DMODE                 XSPI_WPCCR_DMODE_Msk                             /*!< Data Mode */
17763 #define XSPI_WPCCR_DMODE_0               (0x1UL << XSPI_WPCCR_DMODE_Pos)                  /*!< 0x01000000 */
17764 #define XSPI_WPCCR_DMODE_1               (0x2UL << XSPI_WPCCR_DMODE_Pos)                  /*!< 0x02000000 */
17765 #define XSPI_WPCCR_DMODE_2               (0x4UL << XSPI_WPCCR_DMODE_Pos)                  /*!< 0x04000000 */
17766 #define XSPI_WPCCR_DDTR_Pos              (27U)
17767 #define XSPI_WPCCR_DDTR_Msk              (0x1UL << XSPI_WPCCR_DDTR_Pos)                   /*!< 0x08000000 */
17768 #define XSPI_WPCCR_DDTR                  XSPI_WPCCR_DDTR_Msk                              /*!< Data Double Transfer Rate */
17769 #define XSPI_WPCCR_DQSE_Pos              (29U)
17770 #define XSPI_WPCCR_DQSE_Msk              (0x1UL << XSPI_WPCCR_DQSE_Pos)                   /*!< 0x20000000 */
17771 #define XSPI_WPCCR_DQSE                  XSPI_WPCCR_DQSE_Msk                              /*!< DQS Enable */
17772 
17773 /****************  Bit definition for XSPI_WPTCR register  *******************/
17774 #define XSPI_WPTCR_DCYC_Pos              (0U)
17775 #define XSPI_WPTCR_DCYC_Msk              (0x1FUL << XSPI_WPTCR_DCYC_Pos)                  /*!< 0x0000001F */
17776 #define XSPI_WPTCR_DCYC                  XSPI_WPTCR_DCYC_Msk                              /*!< Number of Dummy Cycles */
17777 #define XSPI_WPTCR_DHQC_Pos              (28U)
17778 #define XSPI_WPTCR_DHQC_Msk              (0x1UL << XSPI_WPTCR_DHQC_Pos)                   /*!< 0x10000000 */
17779 #define XSPI_WPTCR_DHQC                  XSPI_WPTCR_DHQC_Msk                              /*!< Delay Hold Quarter Cycle */
17780 #define XSPI_WPTCR_SSHIFT_Pos            (30U)
17781 #define XSPI_WPTCR_SSHIFT_Msk            (0x1UL << XSPI_WPTCR_SSHIFT_Pos)                 /*!< 0x40000000 */
17782 #define XSPI_WPTCR_SSHIFT                XSPI_WPTCR_SSHIFT_Msk                            /*!< Sample Shift */
17783 
17784 /*****************  Bit definition for XSPI_WPIR register  *******************/
17785 #define XSPI_WPIR_INSTRUCTION_Pos        (0U)
17786 #define XSPI_WPIR_INSTRUCTION_Msk        (0xFFFFFFFFUL << XSPI_WPIR_INSTRUCTION_Pos)      /*!< 0xFFFFFFFF */
17787 #define XSPI_WPIR_INSTRUCTION            XSPI_WPIR_INSTRUCTION_Msk                        /*!< Instruction */
17788 
17789 /****************  Bit definition for XSPI_WPABR register  *******************/
17790 #define XSPI_WPABR_ALTERNATE_Pos         (0U)
17791 #define XSPI_WPABR_ALTERNATE_Msk         (0xFFFFFFFFUL << XSPI_WPABR_ALTERNATE_Pos)       /*!< 0xFFFFFFFF */
17792 #define XSPI_WPABR_ALTERNATE             XSPI_WPABR_ALTERNATE_Msk                         /*!< Alternate Bytes */
17793 
17794 /****************  Bit definition for XSPI_WCCRregister  *********************/
17795 #define XSPI_WCCR_IMODE_Pos              (0U)
17796 #define XSPI_WCCR_IMODE_Msk              (0x7UL << XSPI_WCCR_IMODE_Pos)                   /*!< 0x00000007 */
17797 #define XSPI_WCCR_IMODE                  XSPI_WCCR_IMODE_Msk                              /*!< Instruction Mode */
17798 #define XSPI_WCCR_IMODE_0                (0x1UL << XSPI_WCCR_IMODE_Pos)                   /*!< 0x00000001 */
17799 #define XSPI_WCCR_IMODE_1                (0x2UL << XSPI_WCCR_IMODE_Pos)                   /*!< 0x00000002 */
17800 #define XSPI_WCCR_IMODE_2                (0x4UL << XSPI_WCCR_IMODE_Pos)                   /*!< 0x00000004 */
17801 #define XSPI_WCCR_IDTR_Pos               (3U)
17802 #define XSPI_WCCR_IDTR_Msk               (0x1UL << XSPI_WCCR_IDTR_Pos)                    /*!< 0x00000008 */
17803 #define XSPI_WCCR_IDTR                   XSPI_WCCR_IDTR_Msk                               /*!< Instruction Double Transfer Rate */
17804 #define XSPI_WCCR_ISIZE_Pos              (4U)
17805 #define XSPI_WCCR_ISIZE_Msk              (0x3UL << XSPI_WCCR_ISIZE_Pos)                   /*!< 0x00000030 */
17806 #define XSPI_WCCR_ISIZE                  XSPI_WCCR_ISIZE_Msk                              /*!< Instruction Size */
17807 #define XSPI_WCCR_ISIZE_0                (0x1UL << XSPI_WCCR_ISIZE_Pos)                   /*!< 0x00000010 */
17808 #define XSPI_WCCR_ISIZE_1                (0x2UL << XSPI_WCCR_ISIZE_Pos)                   /*!< 0x00000020 */
17809 #define XSPI_WCCR_ADMODE_Pos             (8U)
17810 #define XSPI_WCCR_ADMODE_Msk             (0x7UL << XSPI_WCCR_ADMODE_Pos)                  /*!< 0x00000700 */
17811 #define XSPI_WCCR_ADMODE                 XSPI_WCCR_ADMODE_Msk                             /*!< Address Mode */
17812 #define XSPI_WCCR_ADMODE_0               (0x1UL << XSPI_WCCR_ADMODE_Pos)                  /*!< 0x00000100 */
17813 #define XSPI_WCCR_ADMODE_1               (0x2UL << XSPI_WCCR_ADMODE_Pos)                  /*!< 0x00000200 */
17814 #define XSPI_WCCR_ADMODE_2               (0x4UL << XSPI_WCCR_ADMODE_Pos)                  /*!< 0x00000400 */
17815 #define XSPI_WCCR_ADDTR_Pos              (11U)
17816 #define XSPI_WCCR_ADDTR_Msk              (0x1UL << XSPI_WCCR_ADDTR_Pos)                   /*!< 0x00000800 */
17817 #define XSPI_WCCR_ADDTR                  XSPI_WCCR_ADDTR_Msk                              /*!< Address Double Transfer Rate */
17818 #define XSPI_WCCR_ADSIZE_Pos             (12U)
17819 #define XSPI_WCCR_ADSIZE_Msk             (0x3UL << XSPI_WCCR_ADSIZE_Pos)                  /*!< 0x00003000 */
17820 #define XSPI_WCCR_ADSIZE                 XSPI_WCCR_ADSIZE_Msk                             /*!< Address Size */
17821 #define XSPI_WCCR_ADSIZE_0               (0x1UL << XSPI_WCCR_ADSIZE_Pos)                  /*!< 0x00001000 */
17822 #define XSPI_WCCR_ADSIZE_1               (0x2UL << XSPI_WCCR_ADSIZE_Pos)                  /*!< 0x00002000 */
17823 #define XSPI_WCCR_ABMODE_Pos             (16U)
17824 #define XSPI_WCCR_ABMODE_Msk             (0x7UL << XSPI_WCCR_ABMODE_Pos)                  /*!< 0x00070000 */
17825 #define XSPI_WCCR_ABMODE                 XSPI_WCCR_ABMODE_Msk                             /*!< Alternate Bytes Mode */
17826 #define XSPI_WCCR_ABMODE_0               (0x1UL << XSPI_WCCR_ABMODE_Pos)                  /*!< 0x00010000 */
17827 #define XSPI_WCCR_ABMODE_1               (0x2UL << XSPI_WCCR_ABMODE_Pos)                  /*!< 0x00020000 */
17828 #define XSPI_WCCR_ABMODE_2               (0x4UL << XSPI_WCCR_ABMODE_Pos)                  /*!< 0x00040000 */
17829 #define XSPI_WCCR_ABDTR_Pos              (19U)
17830 #define XSPI_WCCR_ABDTR_Msk              (0x1UL << XSPI_WCCR_ABDTR_Pos)                   /*!< 0x00080000 */
17831 #define XSPI_WCCR_ABDTR                  XSPI_WCCR_ABDTR_Msk                              /*!< Alternate Bytes Double Transfer Rate */
17832 #define XSPI_WCCR_ABSIZE_Pos             (20U)
17833 #define XSPI_WCCR_ABSIZE_Msk             (0x3UL << XSPI_WCCR_ABSIZE_Pos)                  /*!< 0x00300000 */
17834 #define XSPI_WCCR_ABSIZE                 XSPI_WCCR_ABSIZE_Msk                             /*!< Alternate Bytes Size */
17835 #define XSPI_WCCR_ABSIZE_0               (0x1UL << XSPI_WCCR_ABSIZE_Pos)                  /*!< 0x00100000 */
17836 #define XSPI_WCCR_ABSIZE_1               (0x2UL << XSPI_WCCR_ABSIZE_Pos)                  /*!< 0x00200000 */
17837 #define XSPI_WCCR_DMODE_Pos              (24U)
17838 #define XSPI_WCCR_DMODE_Msk              (0x7UL << XSPI_WCCR_DMODE_Pos)                   /*!< 0x07000000 */
17839 #define XSPI_WCCR_DMODE                  XSPI_WCCR_DMODE_Msk                              /*!< Data Mode */
17840 #define XSPI_WCCR_DMODE_0                (0x1UL << XSPI_WCCR_DMODE_Pos)                   /*!< 0x01000000 */
17841 #define XSPI_WCCR_DMODE_1                (0x2UL << XSPI_WCCR_DMODE_Pos)                   /*!< 0x02000000 */
17842 #define XSPI_WCCR_DMODE_2                (0x4UL << XSPI_WCCR_DMODE_Pos)                   /*!< 0x04000000 */
17843 #define XSPI_WCCR_DDTR_Pos               (27U)
17844 #define XSPI_WCCR_DDTR_Msk               (0x1UL << XSPI_WCCR_DDTR_Pos)                    /*!< 0x08000000 */
17845 #define XSPI_WCCR_DDTR                   XSPI_WCCR_DDTR_Msk                               /*!< Data Double Transfer Rate */
17846 #define XSPI_WCCR_DQSE_Pos               (29U)
17847 #define XSPI_WCCR_DQSE_Msk               (0x1UL << XSPI_WCCR_DQSE_Pos)                    /*!< 0x20000000 */
17848 #define XSPI_WCCR_DQSE                   XSPI_WCCR_DQSE_Msk                               /*!< DQS Enable */
17849 
17850 /****************  Bit definition for XSPI_WTCR register  ********************/
17851 #define XSPI_WTCR_DCYC_Pos               (0U)
17852 #define XSPI_WTCR_DCYC_Msk               (0x1FUL << XSPI_WTCR_DCYC_Pos)                   /*!< 0x0000001F */
17853 #define XSPI_WTCR_DCYC                   XSPI_WTCR_DCYC_Msk                               /*!< Number of Dummy Cycles */
17854 
17855 /****************  Bit definition for XSPI_WIR register  *********************/
17856 #define XSPI_WIR_INSTRUCTION_Pos         (0U)
17857 #define XSPI_WIR_INSTRUCTION_Msk         (0xFFFFFFFFUL << XSPI_WIR_INSTRUCTION_Pos)       /*!< 0xFFFFFFFF */
17858 #define XSPI_WIR_INSTRUCTION             XSPI_WIR_INSTRUCTION_Msk                         /*!< Instruction */
17859 
17860 /****************  Bit definition for XSPI_WABR register  ********************/
17861 #define XSPI_WABR_ALTERNATE_Pos          (0U)
17862 #define XSPI_WABR_ALTERNATE_Msk          (0xFFFFFFFFUL << XSPI_WABR_ALTERNATE_Pos)        /*!< 0xFFFFFFFF */
17863 #define XSPI_WABR_ALTERNATE              XSPI_WABR_ALTERNATE_Msk                          /*!< Alternate Bytes */
17864 
17865 /****************  Bit definition for XSPI_HLCR register  ********************/
17866 #define XSPI_HLCR_LM_Pos                 (0U)
17867 #define XSPI_HLCR_LM_Msk                 (0x1UL << XSPI_HLCR_LM_Pos)                      /*!< 0x00000001 */
17868 #define XSPI_HLCR_LM                     XSPI_HLCR_LM_Msk                                 /*!< Latency Mode */
17869 #define XSPI_HLCR_WZL_Pos                (1U)
17870 #define XSPI_HLCR_WZL_Msk                (0x1UL << XSPI_HLCR_WZL_Pos)                     /*!< 0x00000002 */
17871 #define XSPI_HLCR_WZL                    XSPI_HLCR_WZL_Msk                                /*!< Write Zero Latency */
17872 #define XSPI_HLCR_TACC_Pos               (8U)
17873 #define XSPI_HLCR_TACC_Msk               (0xFFUL << XSPI_HLCR_TACC_Pos)                   /*!< 0x0000FF00 */
17874 #define XSPI_HLCR_TACC                   XSPI_HLCR_TACC_Msk                               /*!< Access Time */
17875 #define XSPI_HLCR_TRWR_Pos               (16U)
17876 #define XSPI_HLCR_TRWR_Msk               (0xFFUL << XSPI_HLCR_TRWR_Pos)                   /*!< 0x00FF0000 */
17877 #define XSPI_HLCR_TRWR                   XSPI_HLCR_TRWR_Msk                               /*!< Read Write Recovery Time */
17878 /****************  Bit definition for XSPI_CALFCR register  ******************/
17879 #define XSPI_HSPI_CALFCR_FINE_Pos         (0U)
17880 #define XSPI_HSPI_CALFCR_FINE_Msk         (0x7FUL << XSPI_HSPI_CALFCR_FINE_Pos)           /*!< 0x0000007F */
17881 #define XSPI_HSPI_CALFCR_FINE             XSPI_HSPI_CALFCR_FINE_Msk                       /*!< Fine Calibration only for HSPI, Invalid for OCTOSPI */
17882 #define XSPI_HSPI_CALFCR_COARSE_Pos       (16U)
17883 #define XSPI_HSPI_CALFCR_COARSE_Msk       (0x1FUL << XSPI_HSPI_CALFCR_COARSE_Pos)         /*!< 0x001F0000 */
17884 #define XSPI_HSPI_CALFCR_COARSE           XSPI_HSPI_CALFCR_COARSE_Msk                     /*!< Coarse Calibration only for HSPI, Invalid for OCTOSPI */
17885 #define XSPI_HSPI_CALFCR_CALMAX_Pos       (31U)
17886 #define XSPI_HSPI_CALFCR_CALMAX_Msk       (0x1UL << XSPI_HSPI_CALFCR_CALMAX_Pos)          /*!< 0x80000000 */
17887 #define XSPI_HSPI_CALFCR_CALMAX           XSPI_HSPI_CALFCR_CALMAX_Msk                     /*!< Max Value only for HSPI, Invalid for OCTOSPI */
17888 
17889 /****************  Bit definition for XSPI_CALMR register  *******************/
17890 #define XSPI_HSPI_CALMR_FINE_Pos          (0U)
17891 #define XSPI_HSPI_CALMR_FINE_Msk          (0x7FUL << XSPI_HSPI_CALMR_FINE_Pos)            /*!< 0x0000007F */
17892 #define XSPI_HSPI_CALMR_FINE              XSPI_HSPI_CALMR_FINE_Msk                        /*!< Fine Calibration only for HSPI, Invalid for OCTOSPI */
17893 #define XSPI_HSPI_CALMR_COARSE_Pos        (16U)
17894 #define XSPI_HSPI_CALMR_COARSE_Msk        (0x1FUL << XSPI_HSPI_CALMR_COARSE_Pos)          /*!< 0x001F0000 */
17895 #define XSPI_HSPI_CALMR_COARSE            XSPI_HSPI_CALMR_COARSE_Msk                      /*!< Coarse Calibration only for HSPI, Invalid for OCTOSPI */
17896 
17897 /****************  Bit definition for XSPI_CALSOR register  ******************/
17898 #define XSPI_HSPI_CALSOR_FINE_Pos         (0U)
17899 #define XSPI_HSPI_CALSOR_FINE_Msk         (0x7FUL << XSPI_HSPI_CALSOR_FINE_Pos)           /*!< 0x0000007F */
17900 #define XSPI_HSPI_CALSOR_FINE             XSPI_HSPI_CALSOR_FINE_Msk                       /*!< Fine Calibration only for HSPI, Invalid for OCTOSPI */
17901 #define XSPI_HSPI_CALSOR_COARSE_Pos       (16U)
17902 #define XSPI_HSPI_CALSOR_COARSE_Msk       (0x1FUL << XSPI_HSPI_CALSOR_COARSE_Pos)         /*!< 0x001F0000 */
17903 #define XSPI_HSPI_CALSOR_COARSE           XSPI_HSPI_CALSOR_COARSE_Msk                     /*!< Coarse Calibration only for HSPI, Invalid for OCTOSPI */
17904 
17905 /****************  Bit definition for XSPI_CALSIR register  ******************/
17906 #define XSPI_HSPI_CALSIR_FINE_Pos        (0U)
17907 #define XSPI_HSPI_CALSIR_FINE_Msk        (0x7FUL << XSPI_HSPI_CALSIR_FINE_Pos)            /*!< 0x0000007F */
17908 #define XSPI_HSPI_CALSIR_FINE            XSPI_HSPI_CALSIR_FINE_Msk                        /*!< Fine Calibration only for HSPI, Invalid for OCTOSPI */
17909 #define XSPI_HSPI_CALSIR_COARSE_Pos      (16U)
17910 #define XSPI_HSPI_CALSIR_COARSE_Msk      (0x1FUL << XSPI_HSPI_CALSIR_COARSE_Pos)          /*!< 0x001F0000 */
17911 #define XSPI_HSPI_CALSIR_COARSE          XSPI_HSPI_CALSIR_COARSE_Msk                      /*!< Coarse Calibration only for HSPI, Invalid for OCTOSPI */
17912 
17913 /******************************************************************************/
17914 /*                                                                            */
17915 /*                                    OCTOSPI                                 */
17916 /*                                                                            */
17917 /******************************************************************************/
17918 /*****************  Bit definition for OCTOSPI_CR register  *******************/
17919 #define OCTOSPI_CR_EN_Pos                   XSPI_CR_EN_Pos
17920 #define OCTOSPI_CR_EN_Msk                   XSPI_CR_EN_Msk                                /*!< 0x00000001 */
17921 #define OCTOSPI_CR_EN                       XSPI_CR_EN                                    /*!< Enable */
17922 #define OCTOSPI_CR_ABORT_Pos                XSPI_CR_ABORT_Pos
17923 #define OCTOSPI_CR_ABORT_Msk                XSPI_CR_ABORT_Msk                             /*!< 0x00000002 */
17924 #define OCTOSPI_CR_ABORT                    XSPI_CR_ABORT                                 /*!< Abort request */
17925 #define OCTOSPI_CR_DMAEN_Pos                XSPI_CR_DMAEN_Pos
17926 #define OCTOSPI_CR_DMAEN_Msk                XSPI_CR_DMAEN_Msk                             /*!< 0x00000004 */
17927 #define OCTOSPI_CR_DMAEN                    XSPI_CR_DMAEN                                 /*!< DMA Enable */
17928 #define OCTOSPI_CR_TCEN_Pos                 XSPI_CR_TCEN_Pos
17929 #define OCTOSPI_CR_TCEN_Msk                 XSPI_CR_TCEN_Msk                              /*!< 0x00000008 */
17930 #define OCTOSPI_CR_TCEN                     XSPI_CR_TCEN                                  /*!< Timeout Counter Enable */
17931 #define OCTOSPI_CR_DMM_Pos                  XSPI_CR_DMM_Pos
17932 #define OCTOSPI_CR_DMM_Msk                  XSPI_CR_DMM_Msk                               /*!< 0x00000040 */
17933 #define OCTOSPI_CR_DMM                      XSPI_CR_DMM                                   /*!< Dual Memory Mode */
17934 #define OCTOSPI_CR_MSEL_Pos                 XSPI_OCTOSPI_CR_MSEL_Pos
17935 #define OCTOSPI_CR_MSEL_Msk                 XSPI_OCTOSPI_CR_MSEL_Msk                      /*!< 0x00000080 */
17936 #define OCTOSPI_CR_MSEL                     XSPI_OCTOSPI_CR_MSEL                          /*!< Memory Select */
17937 #define OCTOSPI_CR_FTHRES_Pos               XSPI_CR_FTHRES_Pos
17938 #define OCTOSPI_CR_FTHRES_Msk               (0x1FUL << OCTOSPI_CR_FTHRES_Pos)             /*!< 0x00001F00 */
17939 #define OCTOSPI_CR_FTHRES                   XSPI_CR_FTHRES                                /*!< FIFO Threshold Level */
17940 #define OCTOSPI_CR_TEIE_Pos                 XSPI_CR_TEIE_Pos
17941 #define OCTOSPI_CR_TEIE_Msk                 XSPI_CR_TEIE_Msk                              /*!< 0x00010000 */
17942 #define OCTOSPI_CR_TEIE                     XSPI_CR_TEIE                                  /*!< Transfer Error Interrupt Enable */
17943 #define OCTOSPI_CR_TCIE_Pos                 XSPI_CR_TCIE_Pos
17944 #define OCTOSPI_CR_TCIE_Msk                 XSPI_CR_TCIE_Msk                              /*!< 0x00020000 */
17945 #define OCTOSPI_CR_TCIE                     XSPI_CR_TCIE                                  /*!< Transfer Complete Interrupt Enable */
17946 #define OCTOSPI_CR_FTIE_Pos                 XSPI_CR_FTIE_Pos
17947 #define OCTOSPI_CR_FTIE_Msk                 XSPI_CR_FTIE_Msk)                             /*!< 0x00040000 */
17948 #define OCTOSPI_CR_FTIE                     XSPI_CR_FTIE                                  /*!< FIFO Threshold Interrupt Enable */
17949 #define OCTOSPI_CR_SMIE_Pos                 XSPI_CR_SMIE_Pos
17950 #define OCTOSPI_CR_SMIE_Msk                 XSPI_CR_SMIE_Msk                              /*!< 0x00080000 */
17951 #define OCTOSPI_CR_SMIE                     XSPI_CR_SMIE                                  /*!< Status Match Interrupt Enable */
17952 #define OCTOSPI_CR_TOIE_Pos                 XSPI_CR_TOIE_Pos
17953 #define OCTOSPI_CR_TOIE_Msk                 XSPI_CR_TOIE_Msk                              /*!< 0x00100000 */
17954 #define OCTOSPI_CR_TOIE                     XSPI_CR_TOIE                                  /*!< TimeOut Interrupt Enable */
17955 #define OCTOSPI_CR_APMS_Pos                 XSPI_CR_APMS_Pos
17956 #define OCTOSPI_CR_APMS_Msk                 XSPI_CR_APMS_Msk                              /*!< 0x00400000 */
17957 #define OCTOSPI_CR_APMS                     XSPI_CR_APMS                                  /*!< Automatic Poll Mode Stop */
17958 #define OCTOSPI_CR_PMM_Pos                  XSPI_CR_PMM_Pos
17959 #define OCTOSPI_CR_PMM_Msk                  XSPI_CR_PMM_Msk                               /*!< 0x00800000 */
17960 #define OCTOSPI_CR_PMM                      XSPI_CR_PMM                                   /*!< Polling Match Mode */
17961 #define OCTOSPI_CR_FMODE_Pos                XSPI_CR_FMODE_Pos
17962 #define OCTOSPI_CR_FMODE_Msk                XSPI_CR_FMODE_Msk                             /*!< 0x30000000 */
17963 #define OCTOSPI_CR_FMODE                    XSPI_CR_FMODE                                 /*!< Functional Mode */
17964 #define OCTOSPI_CR_FMODE_0                  XSPI_CR_FMODE_0                               /*!< 0x10000000 */
17965 #define OCTOSPI_CR_FMODE_1                  XSPI_CR_FMODE_1                               /*!< 0x20000000 */
17966 
17967 /* Legacy Bit definition for OCTOSPI_CR register */
17968 #define OCTOSPI_CR_DQM                      XSPI_CR_DMM                                   /*!< Legacy Dual Memory Mode */
17969 #define OCTOSPI_CR_FSEL                     XSPI_OCTOSPI_CR_MSEL                          /*!< Legacy Memory Select */
17970 
17971 /****************  Bit definition for OCTOSPI_DCR1 register  ******************/
17972 #define OCTOSPI_DCR1_CKMODE_Pos             XSPI_DCR1_CKMODE_Pos
17973 #define OCTOSPI_DCR1_CKMODE_Msk             XSPI_DCR1_CKMODE_Msk                          /*!< 0x00000001 */
17974 #define OCTOSPI_DCR1_CKMODE                 XSPI_DCR1_CKMODE                              /*!< Mode 0 / Mode 3 */
17975 #define OCTOSPI_DCR1_FRCK_Pos               XSPI_DCR1_FRCK_Pos
17976 #define OCTOSPI_DCR1_FRCK_Msk               XSPI_DCR1_FRCK_Msk                            /*!< 0x00000002 */
17977 #define OCTOSPI_DCR1_FRCK                   XSPI_DCR1_FRCK                                /*!< Free Running Clock */
17978 #define OCTOSPI_DCR1_DLYBYP_Pos             XSPI_OCTOSPI_DCR1_DLYBYP_Pos
17979 #define OCTOSPI_DCR1_DLYBYP_Msk             XSPI_OCTOSPI_DCR1_DLYBYP_Msk                  /*!< 0x00000008 */
17980 #define OCTOSPI_DCR1_DLYBYP                 XSPI_OCTOSPI_DCR1_DLYBYP                      /*!< Delay Block Bypass */
17981 #define OCTOSPI_DCR1_CSHT_Pos               XSPI_DCR1_CSHT_Pos
17982 #define OCTOSPI_DCR1_CSHT_Msk               XSPI_DCR1_CSHT_Msk                            /*!< 0x00003F00 */
17983 #define OCTOSPI_DCR1_CSHT                   XSPI_DCR1_CSHT                                /*!< Chip Select High Time */
17984 #define OCTOSPI_DCR1_DEVSIZE_Pos            XSPI_DCR1_DEVSIZE_Pos
17985 #define OCTOSPI_DCR1_DEVSIZE_Msk            XSPI_DCR1_DEVSIZE_Msk                         /*!< 0x001F0000 */
17986 #define OCTOSPI_DCR1_DEVSIZE                XSPI_DCR1_DEVSIZE                             /*!< Device Size */
17987 #define OCTOSPI_DCR1_MTYP_Pos               XSPI_DCR1_MTYP_Pos
17988 #define OCTOSPI_DCR1_MTYP_Msk               XSPI_DCR1_MTYP_Msk                            /*!< 0x07000000 */
17989 #define OCTOSPI_DCR1_MTYP                   XSPI_DCR1_MTYP                                /*!< Memory Type */
17990 #define OCTOSPI_DCR1_MTYP_0                 XSPI_DCR1_MTYP_0                              /*!< 0x01000000 */
17991 #define OCTOSPI_DCR1_MTYP_1                 XSPI_DCR1_MTYP_1                              /*!< 0x02000000 */
17992 #define OCTOSPI_DCR1_MTYP_2                 XSPI_DCR1_MTYP_2                              /*!< 0x04000000 */
17993 
17994 /****************  Bit definition for OCTOSPI_DCR2 register  ******************/
17995 #define OCTOSPI_DCR2_PRESCALER_Pos          XSPI_DCR2_PRESCALER_Pos
17996 #define OCTOSPI_DCR2_PRESCALER_Msk          XSPI_DCR2_PRESCALER_Msk                       /*!< 0x000000FF */
17997 #define OCTOSPI_DCR2_PRESCALER              XSPI_DCR2_PRESCALER                           /*!< Clock prescaler */
17998 #define OCTOSPI_DCR2_WRAPSIZE_Pos           XSPI_DCR2_WRAPSIZE_Pos
17999 #define OCTOSPI_DCR2_WRAPSIZE_Msk           XSPI_DCR2_WRAPSIZE_Msk                        /*!< 0x00070000 */
18000 #define OCTOSPI_DCR2_WRAPSIZE               XSPI_DCR2_WRAPSIZE                            /*!< Wrap Size */
18001 #define OCTOSPI_DCR2_WRAPSIZE_0             XSPI_DCR2_WRAPSIZE_0                          /*!< 0x00010000 */
18002 #define OCTOSPI_DCR2_WRAPSIZE_1             XSPI_DCR2_WRAPSIZE_1                          /*!< 0x00020000 */
18003 #define OCTOSPI_DCR2_WRAPSIZE_2             XSPI_DCR2_WRAPSIZE_2                          /*!< 0x00040000 */
18004 
18005 /****************  Bit definition for OCTOSPI_DCR3 register  ******************/
18006 #define OCTOSPI_DCR3_MAXTRAN_Pos            XSPI_OCTOSPI_DCR3_MAXTRAN_Pos
18007 #define OCTOSPI_DCR3_MAXTRAN_Msk            XSPI_OCTOSPI_DCR3_MAXTRAN_Msk                 /*!< 0x000000FF */
18008 #define OCTOSPI_DCR3_MAXTRAN                XSPI_OCTOSPI_DCR3_MAXTRAN                     /*!< Maximum transfer */
18009 #define OCTOSPI_DCR3_CSBOUND_Pos            XSPI_DCR3_CSBOUND_Pos
18010 #define OCTOSPI_DCR3_CSBOUND_Msk            XSPI_DCR3_CSBOUND_Msk                         /*!< 0x001F0000 */
18011 #define OCTOSPI_DCR3_CSBOUND                XSPI_DCR3_CSBOUND                             /*!< Maximum transfer */
18012 
18013 /****************  Bit definition for OCTOSPI_DCR4 register  ******************/
18014 #define OCTOSPI_DCR4_REFRESH_Pos            XSPI_DCR4_REFRESH_Pos
18015 #define OCTOSPI_DCR4_REFRESH_Msk            XSPI_DCR4_REFRESH_Msk                         /*!< 0xFFFFFFFF */
18016 #define OCTOSPI_DCR4_REFRESH                XSPI_DCR4_REFRESH                             /*!< Refresh rate */
18017 
18018 /*****************  Bit definition for OCTOSPI_SR register  *******************/
18019 #define OCTOSPI_SR_TEF_Pos                  XSPI_SR_TEF_Pos
18020 #define OCTOSPI_SR_TEF_Msk                  XSPI_SR_TEF_Msk                               /*!< 0x00000001 */
18021 #define OCTOSPI_SR_TEF                      XSPI_SR_TEF                                   /*!< Transfer Error Flag */
18022 #define OCTOSPI_SR_TCF_Pos                  XSPI_SR_TCF_Pos
18023 #define OCTOSPI_SR_TCF_Msk                  XSPI_SR_TCF_Msk                               /*!< 0x00000002 */
18024 #define OCTOSPI_SR_TCF                      XSPI_SR_TCF                                   /*!< Transfer Complete Flag */
18025 #define OCTOSPI_SR_FTF_Pos                  XSPI_SR_FTF_Pos
18026 #define OCTOSPI_SR_FTF_Msk                  XSPI_SR_FTF_Msk                               /*!< 0x00000004 */
18027 #define OCTOSPI_SR_FTF                      XSPI_SR_FTF                                   /*!< FIFO Threshold Flag */
18028 #define OCTOSPI_SR_SMF_Pos                  XSPI_SR_SMF_Pos
18029 #define OCTOSPI_SR_SMF_Msk                  XSPI_SR_SMF_Msk                               /*!< 0x00000008 */
18030 #define OCTOSPI_SR_SMF                      XSPI_SR_SMF                                   /*!< Status Match Flag */
18031 #define OCTOSPI_SR_TOF_Pos                  XSPI_SR_TOF_Pos
18032 #define OCTOSPI_SR_TOF_Msk                  XSPI_SR_TOF_Msk                               /*!< 0x00000010 */
18033 #define OCTOSPI_SR_TOF                      XSPI_SR_TOF                                   /*!< Timeout Flag */
18034 #define OCTOSPI_SR_BUSY_Pos                 XSPI_SR_BUSY_Pos
18035 #define OCTOSPI_SR_BUSY_Msk                 XSPI_SR_BUSY_Msk                              /*!< 0x00000020 */
18036 #define OCTOSPI_SR_BUSY                     XSPI_SR_BUSY                                  /*!< Busy */
18037 #define OCTOSPI_SR_FLEVEL_Pos               XSPI_SR_FLEVEL_Pos
18038 #define OCTOSPI_SR_FLEVEL_Msk               (0x3FUL << OCTOSPI_SR_FLEVEL_Pos)             /*!< 0x00003F00 */
18039 #define OCTOSPI_SR_FLEVEL                   XSPI_SR_FLEVEL                                /*!< FIFO Level */
18040 
18041 /****************  Bit definition for OCTOSPI_FCR register  *******************/
18042 #define OCTOSPI_FCR_CTEF_Pos                XSPI_FCR_CTEF_Pos
18043 #define OCTOSPI_FCR_CTEF_Msk                XSPI_FCR_CTEF_Msk                             /*!< 0x00000001 */
18044 #define OCTOSPI_FCR_CTEF                    XSPI_FCR_CTEF                                 /*!< Clear Transfer Error Flag */
18045 #define OCTOSPI_FCR_CTCF_Pos                XSPI_FCR_CTCF_Pos
18046 #define OCTOSPI_FCR_CTCF_Msk                XSPI_FCR_CTCF_Msk                             /*!< 0x00000002 */
18047 #define OCTOSPI_FCR_CTCF                    XSPI_FCR_CTCF                                 /*!< Clear Transfer Complete Flag */
18048 #define OCTOSPI_FCR_CSMF_Pos                XSPI_FCR_CSMF_Pos
18049 #define OCTOSPI_FCR_CSMF_Msk                XSPI_FCR_CSMF_Msk                             /*!< 0x00000008 */
18050 #define OCTOSPI_FCR_CSMF                    XSPI_FCR_CSMF                                 /*!< Clear Status Match Flag */
18051 #define OCTOSPI_FCR_CTOF_Pos                XSPI_FCR_CTOF_Pos
18052 #define OCTOSPI_FCR_CTOF_Msk                XSPI_FCR_CTOF_Msk                             /*!< 0x00000010 */
18053 #define OCTOSPI_FCR_CTOF                    XSPI_FCR_CTOF                                 /*!< Clear Timeout Flag */
18054 
18055 /****************  Bit definition for OCTOSPI_DLR register  *******************/
18056 #define OCTOSPI_DLR_DL_Pos                  XSPI_DLR_DL_Pos
18057 #define OCTOSPI_DLR_DL_Msk                  XSPI_DLR_DL_Msk                               /*!< 0xFFFFFFFF */
18058 #define OCTOSPI_DLR_DL                      XSPI_DLR_DL                                   /*!< Data Length */
18059 
18060 /*****************  Bit definition for OCTOSPI_AR register  *******************/
18061 #define OCTOSPI_AR_ADDRESS_Pos              XSPI_AR_ADDRESS_Pos
18062 #define OCTOSPI_AR_ADDRESS_Msk              XSPI_AR_ADDRESS_Msk                           /*!< 0xFFFFFFFF */
18063 #define OCTOSPI_AR_ADDRESS                  XSPI_AR_ADDRESS                               /*!< Address */
18064 
18065 /*****************  Bit definition for OCTOSPI_DR register  *******************/
18066 #define OCTOSPI_DR_DATA_Pos                 XSPI_DR_DATA_Pos
18067 #define OCTOSPI_DR_DATA_Msk                 XSPI_DR_DATA_Msk                              /*!< 0xFFFFFFFF */
18068 #define OCTOSPI_DR_DATA                     XSPI_DR_DATA                                  /*!< Data */
18069 
18070 /***************  Bit definition for OCTOSPI_PSMKR register  ******************/
18071 #define OCTOSPI_PSMKR_MASK_Pos              XSPI_PSMKR_MASK_Pos
18072 #define OCTOSPI_PSMKR_MASK_Msk              XSPI_PSMKR_MASK_Msk                           /*!< 0xFFFFFFFF */
18073 #define OCTOSPI_PSMKR_MASK                  XSPI_PSMKR_MASK                               /*!< Status mask */
18074 
18075 /***************  Bit definition for OCTOSPI_PSMAR register  ******************/
18076 #define OCTOSPI_PSMAR_MATCH_Pos             XSPI_PSMAR_MATCH_Pos
18077 #define OCTOSPI_PSMAR_MATCH_Msk             XSPI_PSMAR_MATCH_Msk                          /*!< 0xFFFFFFFF */
18078 #define OCTOSPI_PSMAR_MATCH                 XSPI_PSMAR_MATCH                              /*!< Status match */
18079 
18080 /****************  Bit definition for OCTOSPI_PIR register  *******************/
18081 #define OCTOSPI_PIR_INTERVAL_Pos            XSPI_PIR_INTERVAL_Pos
18082 #define OCTOSPI_PIR_INTERVAL_Msk            XSPI_PIR_INTERVAL_Msk                         /*!< 0x0000FFFF */
18083 #define OCTOSPI_PIR_INTERVAL                XSPI_PIR_INTERVAL                             /*!< Polling Interval */
18084 
18085 /****************  Bit definition for OCTOSPI_CCR register  *******************/
18086 #define OCTOSPI_CCR_IMODE_Pos               XSPI_CCR_IMODE_Pos
18087 #define OCTOSPI_CCR_IMODE_Msk               XSPI_CCR_IMODE_Msk                            /*!< 0x00000007 */
18088 #define OCTOSPI_CCR_IMODE                   XSPI_CCR_IMODE                                /*!< Instruction Mode */
18089 #define OCTOSPI_CCR_IMODE_0                 XSPI_CCR_IMODE_0                              /*!< 0x00000001 */
18090 #define OCTOSPI_CCR_IMODE_1                 XSPI_CCR_IMODE_1                              /*!< 0x00000002 */
18091 #define OCTOSPI_CCR_IMODE_2                 XSPI_CCR_IMODE_2                              /*!< 0x00000004 */
18092 #define OCTOSPI_CCR_IDTR_Pos                XSPI_CCR_IDTR_Pos
18093 #define OCTOSPI_CCR_IDTR_Msk                XSPI_CCR_IDTR_Msk                             /*!< 0x00000008 */
18094 #define OCTOSPI_CCR_IDTR                    XSPI_CCR_IDTR                                 /*!< Instruction Double Transfer Rate */
18095 #define OCTOSPI_CCR_ISIZE_Pos               XSPI_CCR_ISIZE_Pos
18096 #define OCTOSPI_CCR_ISIZE_Msk               XSPI_CCR_ISIZE_Msk                            /*!< 0x00000030 */
18097 #define OCTOSPI_CCR_ISIZE                   XSPI_CCR_ISIZE                                /*!< Instruction Size */
18098 #define OCTOSPI_CCR_ISIZE_0                 XSPI_CCR_ISIZE_0                              /*!< 0x00000010 */
18099 #define OCTOSPI_CCR_ISIZE_1                 XSPI_CCR_ISIZE_1                              /*!< 0x00000020 */
18100 #define OCTOSPI_CCR_ADMODE_Pos              XSPI_CCR_ADMODE_Pos
18101 #define OCTOSPI_CCR_ADMODE_Msk              XSPI_CCR_ADMODE_Msk                           /*!< 0x00000700 */
18102 #define OCTOSPI_CCR_ADMODE                  XSPI_CCR_ADMODE                               /*!< Address Mode */
18103 #define OCTOSPI_CCR_ADMODE_0                XSPI_CCR_ADMODE_0                             /*!< 0x00000100 */
18104 #define OCTOSPI_CCR_ADMODE_1                XSPI_CCR_ADMODE_1                             /*!< 0x00000200 */
18105 #define OCTOSPI_CCR_ADMODE_2                XSPI_CCR_ADMODE_2                             /*!< 0x00000400 */
18106 #define OCTOSPI_CCR_ADDTR_Pos               XSPI_CCR_ADDTR_Pos
18107 #define OCTOSPI_CCR_ADDTR_Msk               XSPI_CCR_ADDTR_Msk                            /*!< 0x00000800 */
18108 #define OCTOSPI_CCR_ADDTR                   XSPI_CCR_ADDTR                                /*!< Address Double Transfer Rate */
18109 #define OCTOSPI_CCR_ADSIZE_Pos              XSPI_CCR_ADSIZE_Pos
18110 #define OCTOSPI_CCR_ADSIZE_Msk              XSPI_CCR_ADSIZE_Msk                           /*!< 0x00003000 */
18111 #define OCTOSPI_CCR_ADSIZE                  XSPI_CCR_ADSIZE                               /*!< Address Size */
18112 #define OCTOSPI_CCR_ADSIZE_0                XSPI_CCR_ADSIZE_0                             /*!< 0x00001000 */
18113 #define OCTOSPI_CCR_ADSIZE_1                XSPI_CCR_ADSIZE_1                             /*!< 0x00002000 */
18114 #define OCTOSPI_CCR_ABMODE_Pos              XSPI_CCR_ABMODE_Pos
18115 #define OCTOSPI_CCR_ABMODE_Msk              XSPI_CCR_ABMODE_Msk                           /*!< 0x00070000 */
18116 #define OCTOSPI_CCR_ABMODE                  XSPI_CCR_ABMODE                               /*!< Alternate Bytes Mode */
18117 #define OCTOSPI_CCR_ABMODE_0                XSPI_CCR_ABMODE_0                             /*!< 0x00010000 */
18118 #define OCTOSPI_CCR_ABMODE_1                XSPI_CCR_ABMODE_1                             /*!< 0x00020000 */
18119 #define OCTOSPI_CCR_ABMODE_2                XSPI_CCR_ABMODE_2                             /*!< 0x00040000 */
18120 #define OCTOSPI_CCR_ABDTR_Pos               XSPI_CCR_ABDTR_Pos
18121 #define OCTOSPI_CCR_ABDTR_Msk               XSPI_CCR_ABDTR_Msk                            /*!< 0x00080000 */
18122 #define OCTOSPI_CCR_ABDTR                   XSPI_CCR_ABDTR                                /*!< Alternate Bytes Double Transfer Rate */
18123 #define OCTOSPI_CCR_ABSIZE_Pos              XSPI_CCR_ABSIZE_Pos
18124 #define OCTOSPI_CCR_ABSIZE_Msk              XSPI_CCR_ABSIZE_Msk                           /*!< 0x00300000 */
18125 #define OCTOSPI_CCR_ABSIZE                  XSPI_CCR_ABSIZE                               /*!< Alternate Bytes Size */
18126 #define OCTOSPI_CCR_ABSIZE_0                XSPI_CCR_ABSIZE_0                             /*!< 0x00100000 */
18127 #define OCTOSPI_CCR_ABSIZE_1                XSPI_CCR_ABSIZE_1                             /*!< 0x00200000 */
18128 #define OCTOSPI_CCR_DMODE_Pos               XSPI_CCR_DMODE_Pos
18129 #define OCTOSPI_CCR_DMODE_Msk               XSPI_CCR_DMODE_Msk                            /*!< 0x07000000 */
18130 #define OCTOSPI_CCR_DMODE                   XSPI_CCR_DMODE                                /*!< Data Mode */
18131 #define OCTOSPI_CCR_DMODE_0                 XSPI_CCR_DMODE_0                              /*!< 0x01000000 */
18132 #define OCTOSPI_CCR_DMODE_1                 XSPI_CCR_DMODE_1                              /*!< 0x02000000 */
18133 #define OCTOSPI_CCR_DMODE_2                 XSPI_CCR_DMODE_2                              /*!< 0x04000000 */
18134 #define OCTOSPI_CCR_DDTR_Pos                XSPI_CCR_DDTR_Pos
18135 #define OCTOSPI_CCR_DDTR_Msk                XSPI_CCR_DDTR_Msk                             /*!< 0x08000000 */
18136 #define OCTOSPI_CCR_DDTR                    XSPI_CCR_DDTR                                 /*!< Data Double Transfer Rate */
18137 #define OCTOSPI_CCR_DQSE_Pos                XSPI_CCR_DQSE_Pos
18138 #define OCTOSPI_CCR_DQSE_Msk                XSPI_CCR_DQSE_Msk                             /*!< 0x20000000 */
18139 #define OCTOSPI_CCR_DQSE                    XSPI_CCR_DQSE                                 /*!< DQS Enable */
18140 #define OCTOSPI_CCR_SIOO_Pos                XSPI_CCR_SIOO_Pos
18141 #define OCTOSPI_CCR_SIOO_Msk                XSPI_CCR_SIOO_Msk                             /*!< 0x80000000 */
18142 #define OCTOSPI_CCR_SIOO                    XSPI_CCR_SIOO                                 /*!< Send Instruction Only Once Mode */
18143 
18144 /****************  Bit definition for OCTOSPI_TCR register  *******************/
18145 #define OCTOSPI_TCR_DCYC_Pos                XSPI_TCR_DCYC_Pos
18146 #define OCTOSPI_TCR_DCYC_Msk                XSPI_TCR_DCYC_Msk                             /*!< 0x0000001F */
18147 #define OCTOSPI_TCR_DCYC                    XSPI_TCR_DCYC                                 /*!< Number of Dummy Cycles */
18148 #define OCTOSPI_TCR_DHQC_Pos                XSPI_TCR_DHQC_Pos
18149 #define OCTOSPI_TCR_DHQC_Msk                XSPI_TCR_DHQC_Msk                             /*!< 0x10000000 */
18150 #define OCTOSPI_TCR_DHQC                    XSPI_TCR_DHQC                                 /*!< Delay Hold Quarter Cycle */
18151 #define OCTOSPI_TCR_SSHIFT_Pos              XSPI_TCR_SSHIFT_Pos
18152 #define OCTOSPI_TCR_SSHIFT_Msk              XSPI_TCR_SSHIFT_Msk                           /*!< 0x40000000 */
18153 #define OCTOSPI_TCR_SSHIFT                  XSPI_TCR_SSHIFT                               /*!< Sample Shift */
18154 
18155 /*****************  Bit definition for OCTOSPI_IR register  *******************/
18156 #define OCTOSPI_IR_INSTRUCTION_Pos          XSPI_IR_INSTRUCTION_Pos
18157 #define OCTOSPI_IR_INSTRUCTION_Msk          XSPI_IR_INSTRUCTION_Msk                       /*!< 0xFFFFFFFF */
18158 #define OCTOSPI_IR_INSTRUCTION              XSPI_IR_INSTRUCTION                           /*!< Instruction */
18159 
18160 /****************  Bit definition for OCTOSPI_ABR register  *******************/
18161 #define OCTOSPI_ABR_ALTERNATE_Pos           XSPI_ABR_ALTERNATE_Pos
18162 #define OCTOSPI_ABR_ALTERNATE_Msk           XSPI_ABR_ALTERNATE_Msk                        /*!< 0xFFFFFFFF */
18163 #define OCTOSPI_ABR_ALTERNATE               XSPI_ABR_ALTERNATE                            /*!< Alternate Bytes */
18164 
18165 /****************  Bit definition for OCTOSPI_LPTR register  ******************/
18166 #define OCTOSPI_LPTR_TIMEOUT_Pos            XSPI_LPTR_TIMEOUT_Pos
18167 #define OCTOSPI_LPTR_TIMEOUT_Msk            XSPI_LPTR_TIMEOUT_Msk                         /*!< 0x0000FFFF */
18168 #define OCTOSPI_LPTR_TIMEOUT                XSPI_LPTR_TIMEOUT                             /*!< Timeout period */
18169 
18170 /****************  Bit definition for OCTOSPI_WPCCR register  *******************/
18171 #define OCTOSPI_WPCCR_IMODE_Pos             XSPI_WPCCR_IMODE_Pos
18172 #define OCTOSPI_WPCCR_IMODE_Msk             XSPI_WPCCR_IMODE_Msk                          /*!< 0x00000007 */
18173 #define OCTOSPI_WPCCR_IMODE                 XSPI_WPCCR_IMODE                              /*!< Instruction Mode */
18174 #define OCTOSPI_WPCCR_IMODE_0               XSPI_WPCCR_IMODE_0                            /*!< 0x00000001 */
18175 #define OCTOSPI_WPCCR_IMODE_1               XSPI_WPCCR_IMODE_1                            /*!< 0x00000002 */
18176 #define OCTOSPI_WPCCR_IMODE_2               XSPI_WPCCR_IMODE_2                            /*!< 0x00000004 */
18177 #define OCTOSPI_WPCCR_IDTR_Pos              XSPI_WPCCR_IDTR_Pos
18178 #define OCTOSPI_WPCCR_IDTR_Msk              XSPI_WPCCR_IDTR_Msk                           /*!< 0x00000008 */
18179 #define OCTOSPI_WPCCR_IDTR                  XSPI_WPCCR_IDTR                               /*!< Instruction Double Transfer Rate */
18180 #define OCTOSPI_WPCCR_ISIZE_Pos             XSPI_WPCCR_ISIZE_Pos
18181 #define OCTOSPI_WPCCR_ISIZE_Msk             XSPI_WPCCR_ISIZE_Msk                          /*!< 0x00000030 */
18182 #define OCTOSPI_WPCCR_ISIZE                 XSPI_WPCCR_ISIZE                              /*!< Instruction Size */
18183 #define OCTOSPI_WPCCR_ISIZE_0               XSPI_WPCCR_ISIZE_0                            /*!< 0x00000010 */
18184 #define OCTOSPI_WPCCR_ISIZE_1               XSPI_WPCCR_ISIZE_1                            /*!< 0x00000020 */
18185 #define OCTOSPI_WPCCR_ADMODE_Pos            XSPI_WPCCR_ADMODE_Pos
18186 #define OCTOSPI_WPCCR_ADMODE_Msk            XSPI_WPCCR_ADMODE_Msk                         /*!< 0x00000700 */
18187 #define OCTOSPI_WPCCR_ADMODE                XSPI_WPCCR_ADMODE                             /*!< Address Mode */
18188 #define OCTOSPI_WPCCR_ADMODE_0              XSPI_WPCCR_ADMODE_0                           /*!< 0x00000100 */
18189 #define OCTOSPI_WPCCR_ADMODE_1              XSPI_WPCCR_ADMODE_1                           /*!< 0x00000200 */
18190 #define OCTOSPI_WPCCR_ADMODE_2              XSPI_WPCCR_ADMODE_2                           /*!< 0x00000400 */
18191 #define OCTOSPI_WPCCR_ADDTR_Pos             XSPI_WPCCR_ADDTR_Pos
18192 #define OCTOSPI_WPCCR_ADDTR_Msk             XSPI_WPCCR_ADDTR_Msk                          /*!< 0x00000800 */
18193 #define OCTOSPI_WPCCR_ADDTR                 XSPI_WPCCR_ADDTR                              /*!< Address Double Transfer Rate */
18194 #define OCTOSPI_WPCCR_ADSIZE_Pos            XSPI_WPCCR_ADSIZE_Pos
18195 #define OCTOSPI_WPCCR_ADSIZE_Msk            XSPI_WPCCR_ADSIZE_Msk                         /*!< 0x00003000 */
18196 #define OCTOSPI_WPCCR_ADSIZE                XSPI_WPCCR_ADSIZE                             /*!< Address Size */
18197 #define OCTOSPI_WPCCR_ADSIZE_0              XSPI_WPCCR_ADSIZE_0                           /*!< 0x00001000 */
18198 #define OCTOSPI_WPCCR_ADSIZE_1              XSPI_WPCCR_ADSIZE_1                           /*!< 0x00002000 */
18199 #define OCTOSPI_WPCCR_ABMODE_Pos            XSPI_WPCCR_ABMODE_Pos
18200 #define OCTOSPI_WPCCR_ABMODE_Msk            XSPI_WPCCR_ABMODE_Msk                         /*!< 0x00070000 */
18201 #define OCTOSPI_WPCCR_ABMODE                XSPI_WPCCR_ABMODE                             /*!< Alternate Bytes Mode */
18202 #define OCTOSPI_WPCCR_ABMODE_0              XSPI_WPCCR_ABMODE_0                           /*!< 0x00010000 */
18203 #define OCTOSPI_WPCCR_ABMODE_1              XSPI_WPCCR_ABMODE_1                           /*!< 0x00020000 */
18204 #define OCTOSPI_WPCCR_ABMODE_2              XSPI_WPCCR_ABMODE_2                           /*!< 0x00040000 */
18205 #define OCTOSPI_WPCCR_ABDTR_Pos             XSPI_WPCCR_ABDTR_Pos
18206 #define OCTOSPI_WPCCR_ABDTR_Msk             XSPI_WPCCR_ABDTR_Msk                          /*!< 0x00080000 */
18207 #define OCTOSPI_WPCCR_ABDTR                 XSPI_WPCCR_ABDTR                              /*!< Alternate Bytes Double Transfer Rate */
18208 #define OCTOSPI_WPCCR_ABSIZE_Pos            XSPI_WPCCR_ABSIZE_Pos
18209 #define OCTOSPI_WPCCR_ABSIZE_Msk            XSPI_WPCCR_ABSIZE_Msk                         /*!< 0x00300000 */
18210 #define OCTOSPI_WPCCR_ABSIZE                XSPI_WPCCR_ABSIZE                             /*!< Alternate Bytes Size */
18211 #define OCTOSPI_WPCCR_ABSIZE_0              XSPI_WPCCR_ABSIZE_0                           /*!< 0x00100000 */
18212 #define OCTOSPI_WPCCR_ABSIZE_1              XSPI_WPCCR_ABSIZE_1                           /*!< 0x00200000 */
18213 #define OCTOSPI_WPCCR_DMODE_Pos             XSPI_WPCCR_DMODE_Pos
18214 #define OCTOSPI_WPCCR_DMODE_Msk             XSPI_WPCCR_DMODE_Msk                          /*!< 0x07000000 */
18215 #define OCTOSPI_WPCCR_DMODE                 XSPI_WPCCR_DMODE                              /*!< Data Mode */
18216 #define OCTOSPI_WPCCR_DMODE_0               XSPI_WPCCR_DMODE_0                            /*!< 0x01000000 */
18217 #define OCTOSPI_WPCCR_DMODE_1               XSPI_WPCCR_DMODE_1                            /*!< 0x02000000 */
18218 #define OCTOSPI_WPCCR_DMODE_2               XSPI_WPCCR_DMODE_2                            /*!< 0x04000000 */
18219 #define OCTOSPI_WPCCR_DDTR_Pos              XSPI_WPCCR_DDTR_Pos
18220 #define OCTOSPI_WPCCR_DDTR_Msk              XSPI_WPCCR_DDTR_Msk                           /*!< 0x08000000 */
18221 #define OCTOSPI_WPCCR_DDTR                  XSPI_WPCCR_DDTR                               /*!< Data Double Transfer Rate */
18222 #define OCTOSPI_WPCCR_DQSE_Pos              XSPI_WPCCR_DQSE_Pos
18223 #define OCTOSPI_WPCCR_DQSE_Msk              XSPI_WPCCR_DQSE_Msk                           /*!< 0x20000000 */
18224 #define OCTOSPI_WPCCR_DQSE                  XSPI_WPCCR_DQSE                               /*!< DQS Enable */
18225 
18226 /****************  Bit definition for OCTOSPI_WPTCR register  *******************/
18227 #define OCTOSPI_WPTCR_DCYC_Pos              XSPI_WPTCR_DCYC_Pos
18228 #define OCTOSPI_WPTCR_DCYC_Msk              XSPI_WPTCR_DCYC_Msk                           /*!< 0x0000001F */
18229 #define OCTOSPI_WPTCR_DCYC                  XSPI_WPTCR_DCYC                               /*!< Number of Dummy Cycles */
18230 #define OCTOSPI_WPTCR_DHQC_Pos              XSPI_WPTCR_DHQC_Pos
18231 #define OCTOSPI_WPTCR_DHQC_Msk              XSPI_WPTCR_DHQC_Msk                           /*!< 0x10000000 */
18232 #define OCTOSPI_WPTCR_DHQC                  XSPI_WPTCR_DHQC                               /*!< Delay Hold Quarter Cycle */
18233 #define OCTOSPI_WPTCR_SSHIFT_Pos            XSPI_WPTCR_SSHIFT_Pos
18234 #define OCTOSPI_WPTCR_SSHIFT_Msk            XSPI_WPTCR_SSHIFT_Msk                         /*!< 0x40000000 */
18235 #define OCTOSPI_WPTCR_SSHIFT                XSPI_WPTCR_SSHIFT                             /*!< Sample Shift */
18236 
18237 /*****************  Bit definition for OCTOSPI_WPIR register  *******************/
18238 #define OCTOSPI_WPIR_INSTRUCTION_Pos        XSPI_WPIR_INSTRUCTION_Pos
18239 #define OCTOSPI_WPIR_INSTRUCTION_Msk        XSPI_WPIR_INSTRUCTION_Msk                     /*!< 0xFFFFFFFF */
18240 #define OCTOSPI_WPIR_INSTRUCTION            XSPI_WPIR_INSTRUCTION                         /*!< Instruction */
18241 
18242 /****************  Bit definition for OCTOSPI_WPABR register  *******************/
18243 #define OCTOSPI_WPABR_ALTERNATE_Pos         XSPI_WPABR_ALTERNATE_Pos
18244 #define OCTOSPI_WPABR_ALTERNATE_Msk         XSPI_WPABR_ALTERNATE_Msk                      /*!< 0xFFFFFFFF */
18245 #define OCTOSPI_WPABR_ALTERNATE             XSPI_WPABR_ALTERNATE                          /*!< Alternate Bytes */
18246 
18247 /****************  Bit definition for OCTOSPI_WCCR register  ******************/
18248 #define OCTOSPI_WCCR_IMODE_Pos              XSPI_WCCR_IMODE_Pos
18249 #define OCTOSPI_WCCR_IMODE_Msk              XSPI_WCCR_IMODE_Msk                           /*!< 0x00000007 */
18250 #define OCTOSPI_WCCR_IMODE                  XSPI_WCCR_IMODE                               /*!< Instruction Mode */
18251 #define OCTOSPI_WCCR_IMODE_0                XSPI_WCCR_IMODE_0                             /*!< 0x00000001 */
18252 #define OCTOSPI_WCCR_IMODE_1                XSPI_WCCR_IMODE_1                             /*!< 0x00000002 */
18253 #define OCTOSPI_WCCR_IMODE_2                XSPI_WCCR_IMODE_2                             /*!< 0x00000004 */
18254 #define OCTOSPI_WCCR_IDTR_Pos               XSPI_WCCR_IDTR_Pos
18255 #define OCTOSPI_WCCR_IDTR_Msk               XSPI_WCCR_IDTR_Msk                            /*!< 0x00000008 */
18256 #define OCTOSPI_WCCR_IDTR                   XSPI_WCCR_IDTR                                /*!< Instruction Double Transfer Rate */
18257 #define OCTOSPI_WCCR_ISIZE_Pos              XSPI_WCCR_ISIZE_Pos
18258 #define OCTOSPI_WCCR_ISIZE_Msk              XSPI_WCCR_ISIZE_Msk                           /*!< 0x00000030 */
18259 #define OCTOSPI_WCCR_ISIZE                  XSPI_WCCR_ISIZE                               /*!< Instruction Size */
18260 #define OCTOSPI_WCCR_ISIZE_0                XSPI_WCCR_ISIZE_0                             /*!< 0x00000010 */
18261 #define OCTOSPI_WCCR_ISIZE_1                XSPI_WCCR_ISIZE_1                             /*!< 0x00000020 */
18262 #define OCTOSPI_WCCR_ADMODE_Pos             XSPI_WCCR_ADMODE_Pos
18263 #define OCTOSPI_WCCR_ADMODE_Msk             XSPI_WCCR_ADMODE_Msk                          /*!< 0x00000700 */
18264 #define OCTOSPI_WCCR_ADMODE                 XSPI_WCCR_ADMODE                              /*!< Address Mode */
18265 #define OCTOSPI_WCCR_ADMODE_0               XSPI_WCCR_ADMODE_0                            /*!< 0x00000100 */
18266 #define OCTOSPI_WCCR_ADMODE_1               XSPI_WCCR_ADMODE_1                            /*!< 0x00000200 */
18267 #define OCTOSPI_WCCR_ADMODE_2               XSPI_WCCR_ADMODE_2                            /*!< 0x00000400 */
18268 #define OCTOSPI_WCCR_ADDTR_Pos              XSPI_WCCR_ADDTR_Pos
18269 #define OCTOSPI_WCCR_ADDTR_Msk              XSPI_WCCR_ADDTR_Msk                           /*!< 0x00000800 */
18270 #define OCTOSPI_WCCR_ADDTR                  XSPI_WCCR_ADDTR                               /*!< Address Double Transfer Rate */
18271 #define OCTOSPI_WCCR_ADSIZE_Pos             XSPI_WCCR_ADSIZE_Pos
18272 #define OCTOSPI_WCCR_ADSIZE_Msk             XSPI_WCCR_ADSIZE_Msk                          /*!< 0x00003000 */
18273 #define OCTOSPI_WCCR_ADSIZE                 XSPI_WCCR_ADSIZE                              /*!< Address Size */
18274 #define OCTOSPI_WCCR_ADSIZE_0               XSPI_WCCR_ADSIZE_0                            /*!< 0x00001000 */
18275 #define OCTOSPI_WCCR_ADSIZE_1               XSPI_WCCR_ADSIZE_1                            /*!< 0x00002000 */
18276 #define OCTOSPI_WCCR_ABMODE_Pos             XSPI_WCCR_ABMODE_Pos
18277 #define OCTOSPI_WCCR_ABMODE_Msk             XSPI_WCCR_ABMODE_Msk                          /*!< 0x00070000 */
18278 #define OCTOSPI_WCCR_ABMODE                 XSPI_WCCR_ABMODE                              /*!< Alternate Bytes Mode */
18279 #define OCTOSPI_WCCR_ABMODE_0               XSPI_WCCR_ABMODE_0                            /*!< 0x00010000 */
18280 #define OCTOSPI_WCCR_ABMODE_1               XSPI_WCCR_ABMODE_1                            /*!< 0x00020000 */
18281 #define OCTOSPI_WCCR_ABMODE_2               XSPI_WCCR_ABMODE_2                            /*!< 0x00040000 */
18282 #define OCTOSPI_WCCR_ABDTR_Pos              XSPI_WCCR_ABDTR_Pos
18283 #define OCTOSPI_WCCR_ABDTR_Msk              XSPI_WCCR_ABDTR_Msk                           /*!< 0x00080000 */
18284 #define OCTOSPI_WCCR_ABDTR                  XSPI_WCCR_ABDTR                               /*!< Alternate Bytes Double Transfer Rate */
18285 #define OCTOSPI_WCCR_ABSIZE_Pos             XSPI_WCCR_ABSIZE_Pos
18286 #define OCTOSPI_WCCR_ABSIZE_Msk             XSPI_WCCR_ABSIZE_Msk                          /*!< 0x00300000 */
18287 #define OCTOSPI_WCCR_ABSIZE                 XSPI_WCCR_ABSIZE                              /*!< Alternate Bytes Size */
18288 #define OCTOSPI_WCCR_ABSIZE_0               XSPI_WCCR_ABSIZE_0                            /*!< 0x00100000 */
18289 #define OCTOSPI_WCCR_ABSIZE_1               XSPI_WCCR_ABSIZE_1                            /*!< 0x00200000 */
18290 #define OCTOSPI_WCCR_DMODE_Pos              XSPI_WCCR_DMODE_Pos
18291 #define OCTOSPI_WCCR_DMODE_Msk              XSPI_WCCR_DMODE_Msk                           /*!< 0x07000000 */
18292 #define OCTOSPI_WCCR_DMODE                  XSPI_WCCR_DMODE                               /*!< Data Mode */
18293 #define OCTOSPI_WCCR_DMODE_0                XSPI_WCCR_DMODE_0                             /*!< 0x01000000 */
18294 #define OCTOSPI_WCCR_DMODE_1                XSPI_WCCR_DMODE_1                             /*!< 0x02000000 */
18295 #define OCTOSPI_WCCR_DMODE_2                XSPI_WCCR_DMODE_2                             /*!< 0x04000000 */
18296 #define OCTOSPI_WCCR_DDTR_Pos               XSPI_WCCR_DDTR_Pos
18297 #define OCTOSPI_WCCR_DDTR_Msk               XSPI_WCCR_DDTR_Msk                            /*!< 0x08000000 */
18298 #define OCTOSPI_WCCR_DDTR                   XSPI_WCCR_DDTR                                /*!< Data Double Transfer Rate */
18299 #define OCTOSPI_WCCR_DQSE_Pos               XSPI_WCCR_DQSE_Pos
18300 #define OCTOSPI_WCCR_DQSE_Msk               XSPI_WCCR_DQSE_Msk                            /*!< 0x20000000 */
18301 #define OCTOSPI_WCCR_DQSE                   XSPI_WCCR_DQSE                                /*!< DQS Enable */
18302 
18303 /****************  Bit definition for OCTOSPI_WTCR register  ******************/
18304 #define OCTOSPI_WTCR_DCYC_Pos               XSPI_WTCR_DCYC_Pos
18305 #define OCTOSPI_WTCR_DCYC_Msk               XSPI_WTCR_DCYC_Msk                            /*!< 0x0000001F */
18306 #define OCTOSPI_WTCR_DCYC                   XSPI_WTCR_DCYC                                /*!< Number of Dummy Cycles */
18307 
18308 /****************  Bit definition for OCTOSPI_WIR register  *******************/
18309 #define OCTOSPI_WIR_INSTRUCTION_Pos         XSPI_WIR_INSTRUCTION_Pos
18310 #define OCTOSPI_WIR_INSTRUCTION_Msk         XSPI_WIR_INSTRUCTION_Msk                      /*!< 0xFFFFFFFF */
18311 #define OCTOSPI_WIR_INSTRUCTION             XSPI_WIR_INSTRUCTION                          /*!< Instruction */
18312 
18313 /****************  Bit definition for OCTOSPI_WABR register  ******************/
18314 #define OCTOSPI_WABR_ALTERNATE_Pos          XSPI_WABR_ALTERNATE_Pos
18315 #define OCTOSPI_WABR_ALTERNATE_Msk          XSPI_WABR_ALTERNATE_Msk                       /*!< 0xFFFFFFFF */
18316 #define OCTOSPI_WABR_ALTERNATE              XSPI_WABR_ALTERNATE                           /*!< Alternate Bytes */
18317 
18318 /****************  Bit definition for OCTOSPI_HLCR register  ******************/
18319 #define OCTOSPI_HLCR_LM_Pos                 XSPI_HLCR_LM_Pos
18320 #define OCTOSPI_HLCR_LM_Msk                 XSPI_HLCR_LM_Msk                              /*!< 0x00000001 */
18321 #define OCTOSPI_HLCR_LM                     XSPI_HLCR_LM                                  /*!< Latency Mode */
18322 #define OCTOSPI_HLCR_WZL_Pos                XSPI_HLCR_WZL_Pos
18323 #define OCTOSPI_HLCR_WZL_Msk                XSPI_HLCR_WZL_Msk                             /*!< 0x00000002 */
18324 #define OCTOSPI_HLCR_WZL                    XSPI_HLCR_WZL                                 /*!< Write Zero Latency */
18325 #define OCTOSPI_HLCR_TACC_Pos               XSPI_HLCR_TACC_Pos
18326 #define OCTOSPI_HLCR_TACC_Msk               XSPI_HLCR_TACC_Msk                            /*!< 0x0000FF00 */
18327 #define OCTOSPI_HLCR_TACC                   XSPI_HLCR_TACC                                /*!< Access Time */
18328 #define OCTOSPI_HLCR_TRWR_Pos               XSPI_HLCR_TRWR_Pos
18329 #define OCTOSPI_HLCR_TRWR_Msk               XSPI_HLCR_TRWR_Msk                            /*!< 0x00FF0000 */
18330 #define OCTOSPI_HLCR_TRWR                   XSPI_HLCR_TRWR                                /*!< Read Write Recovery Time */
18331 
18332 /******************************************************************************/
18333 /*                                                                            */
18334 /*                            Hexadeca-SPI (HSPI)                             */
18335 /*                                                                            */
18336 /******************************************************************************/
18337 /************* Bit definition for HSPI_CR register  ***************************/
18338 #define HSPI_CR_EN_Pos                   XSPI_CR_EN_Pos
18339 #define HSPI_CR_EN_Msk                   XSPI_CR_EN_Msk                                   /*!< 0x00000001 */
18340 #define HSPI_CR_EN                       XSPI_CR_EN                                       /*!< Enable */
18341 #define HSPI_CR_ABORT_Pos                XSPI_CR_ABORT_Pos
18342 #define HSPI_CR_ABORT_Msk                XSPI_CR_ABORT_Msk                                /*!< 0x00000002 */
18343 #define HSPI_CR_ABORT                    XSPI_CR_ABORT                                    /*!< Abort request */
18344 #define HSPI_CR_DMAEN_Pos                XSPI_CR_DMAEN_Pos
18345 #define HSPI_CR_DMAEN_Msk                XSPI_CR_DMAEN_Msk                                /*!< 0x00000004 */
18346 #define HSPI_CR_DMAEN                    XSPI_CR_DMAEN                                    /*!< DMA Enable */
18347 #define HSPI_CR_TCEN_Pos                 XSPI_CR_TCEN_Pos
18348 #define HSPI_CR_TCEN_Msk                 XSPI_CR_TCEN_Msk                                 /*!< 0x00000008 */
18349 #define HSPI_CR_TCEN                     XSPI_CR_TCEN                                     /*!< Timeout Counter Enable */
18350 #define HSPI_CR_DMM_Pos                  XSPI_CR_DMM_Pos
18351 #define HSPI_CR_DMM_Msk                  XSPI_CR_DMM_Msk                                  /*!< 0x00000040 */
18352 #define HSPI_CR_DMM                      XSPI_CR_DMM                                      /*!< Dual Memory Mode */
18353 #define HSPI_CR_FTHRES_Pos               XSPI_CR_FTHRES_Pos
18354 #define HSPI_CR_FTHRES_Msk               XSPI_CR_FTHRES_Msk                               /*!< 0x00003F00 */
18355 #define HSPI_CR_FTHRES                   XSPI_CR_FTHRES                                   /*!< FIFO Threshold Level*/
18356 #define HSPI_CR_TEIE_Pos                 XSPI_CR_TEIE_Pos
18357 #define HSPI_CR_TEIE_Msk                 XSPI_CR_TEIE_Msk                                 /*!< 0x00010000 */
18358 #define HSPI_CR_TEIE                     XSPI_CR_TEIE                                     /*!< Transfer Error Interrupt Enable */
18359 #define HSPI_CR_TCIE_Pos                 XSPI_CR_TCIE_Pos
18360 #define HSPI_CR_TCIE_Msk                 XSPI_CR_TCIE_Msk                                 /*!< 0x00020000 */
18361 #define HSPI_CR_TCIE                     XSPI_CR_TCIE                                     /*!< Transfer Complete Interrupt Enable */
18362 #define HSPI_CR_FTIE_Pos                 XSPI_CR_FTIE_Pos
18363 #define HSPI_CR_FTIE_Msk                 XSPI_CR_FTIE_Msk                                 /*!< 0x00040000 */
18364 #define HSPI_CR_FTIE                     XSPI_CR_FTIE                                     /*!< FIFO Threshold Interrupt Enable */
18365 #define HSPI_CR_SMIE_Pos                 XSPI_CR_SMIE_Pos
18366 #define HSPI_CR_SMIE_Msk                 XSPI_CR_SMIE_Msk                                 /*!< 0x00080000 */
18367 #define HSPI_CR_SMIE                     XSPI_CR_SMIE                                     /*!< Status Match Interrupt Enable */
18368 #define HSPI_CR_TOIE_Pos                 XSPI_CR_TOIE_Pos
18369 #define HSPI_CR_TOIE_Msk                 XSPI_CR_TOIE_Msk                                 /*!< 0x00100000 */
18370 #define HSPI_CR_TOIE                     XSPI_CR_TOIE                                     /*!< TimeOut Interrupt Enable */
18371 #define HSPI_CR_APMS_Pos                 XSPI_CR_APMS_Pos
18372 #define HSPI_CR_APMS_Msk                 XSPI_CR_APMS_Msk                                 /*!< 0x00400000 */
18373 #define HSPI_CR_APMS                     XSPI_CR_APMS                                     /*!< Automatic Poll Mode Stop */
18374 #define HSPI_CR_PMM_Pos                  XSPI_CR_PMM_Pos
18375 #define HSPI_CR_PMM_Msk                  XSPI_CR_PMM_Msk                                  /*!< 0x00800000 */
18376 #define HSPI_CR_PMM                      XSPI_CR_PMM                                      /*!< Polling Match Mode */
18377 #define HSPI_CR_FMODE_Pos                XSPI_CR_FMODE_Pos
18378 #define HSPI_CR_FMODE_Msk                XSPI_CR_FMODE_Msk                                /*!< 0x30000000 */
18379 #define HSPI_CR_FMODE                    XSPI_CR_FMODE                                    /*!< Functional Mode */
18380 #define HSPI_CR_FMODE_0                  XSPI_CR_FMODE_0                                  /*!< 0x10000000 */
18381 #define HSPI_CR_FMODE_1                  XSPI_CR_FMODE_1                                  /*!< 0x20000000 */
18382 #define HSPI_CR_MSEL_Pos                 XSPI_HSPI_CR_MSEL_Pos
18383 #define HSPI_CR_MSEL_Msk                 XSPI_HSPI_CR_MSEL_Msk                            /*!< 0xC0000000 */
18384 #define HSPI_CR_MSEL                     XSPI_HSPI_CR_MSEL                                /*!< Memory Select */
18385 #define HSPI_CR_MSEL_0                   XSPI_HSPI_CR_MSEL_0                              /*!< 0x40000000 */
18386 #define HSPI_CR_MSEL_1                   XSPI_HSPI_CR_MSEL_1                              /*!< 0x80000000 */
18387 
18388 /************* Bit definition for HSPI_DCR1 register  *************************/
18389 #define HSPI_DCR1_CKMODE_Pos             XSPI_DCR1_CKMODE_Pos
18390 #define HSPI_DCR1_CKMODE_Msk             XSPI_DCR1_CKMODE_Msk                             /*!< 0x00000001 */
18391 #define HSPI_DCR1_CKMODE                 XSPI_DCR1_CKMODE                                 /*!< Mode 0 / Mode 3 */
18392 #define HSPI_DCR1_FRCK_Pos               XSPI_DCR1_FRCK_Pos
18393 #define HSPI_DCR1_FRCK_Msk               XSPI_DCR1_FRCK_Msk                               /*!< 0x00000002 */
18394 #define HSPI_DCR1_FRCK                   XSPI_DCR1_FRCK                                   /*!< Free Running Clock */
18395 #define HSPI_DCR1_CSHT_Pos               XSPI_DCR1_CSHT_Pos
18396 #define HSPI_DCR1_CSHT_Msk               XSPI_DCR1_CSHT_Msk                               /*!< 0x00003F00 */
18397 #define HSPI_DCR1_CSHT                   XSPI_DCR1_CSHT                                   /*!< Chip Select High Time */
18398 #define HSPI_DCR1_DEVSIZE_Pos            XSPI_DCR1_DEVSIZE_Pos
18399 #define HSPI_DCR1_DEVSIZE_Msk            XSPI_DCR1_DEVSIZE_Msk                            /*!< 0x001F0000 */
18400 #define HSPI_DCR1_DEVSIZE                XSPI_DCR1_DEVSIZE                                /*!< Device Size */
18401 #define HSPI_DCR1_MTYP_Pos               XSPI_DCR1_MTYP_Pos
18402 #define HSPI_DCR1_MTYP_Msk               XSPI_DCR1_MTYP_Msk                               /*!< 0x07000000 */
18403 #define HSPI_DCR1_MTYP                   XSPI_DCR1_MTYP                                   /*!< Memory Type */
18404 #define HSPI_DCR1_MTYP_0                 XSPI_DCR1_MTYP_0                                 /*!< 0x01000000 */
18405 #define HSPI_DCR1_MTYP_1                 XSPI_DCR1_MTYP_1                                 /*!< 0x02000000 */
18406 #define HSPI_DCR1_MTYP_2                 XSPI_DCR1_MTYP_2                                 /*!< 0x04000000 */
18407 
18408 /************* Bit definition for HSPI_DCR2 register  *************************/
18409 #define HSPI_DCR2_PRESCALER_Pos          XSPI_DCR2_PRESCALER_Pos
18410 #define HSPI_DCR2_PRESCALER_Msk          XSPI_DCR2_PRESCALER_Msk                          /*!< 0x000000FF */
18411 #define HSPI_DCR2_PRESCALER              XSPI_DCR2_PRESCALER                              /*!< Clock prescaler */
18412 #define HSPI_DCR2_WRAPSIZE_Pos           XSPI_DCR2_WRAPSIZE_Pos
18413 #define HSPI_DCR2_WRAPSIZE_Msk           XSPI_DCR2_WRAPSIZE_Msk                           /*!< 0x00070000 */
18414 #define HSPI_DCR2_WRAPSIZE               XSPI_DCR2_WRAPSIZE                               /*!< Wrap Size */
18415 #define HSPI_DCR2_WRAPSIZE_0             XSPI_DCR2_WRAPSIZE_0                             /*!< 0x00010000 */
18416 #define HSPI_DCR2_WRAPSIZE_1             XSPI_DCR2_WRAPSIZE_1                             /*!< 0x00020000 */
18417 #define HSPI_DCR2_WRAPSIZE_2             XSPI_DCR2_WRAPSIZE_2                             /*!< 0x00040000 */
18418 
18419 /************* Bit definition for HSPI_DCR3 register  *************************/
18420 #define HSPI_DCR3_CSBOUND_Pos            XSPI_DCR3_CSBOUND_Pos
18421 #define HSPI_DCR3_CSBOUND_Msk            XSPI_DCR3_CSBOUND_Msk                            /*!< 0x001F0000 */
18422 #define HSPI_DCR3_CSBOUND                XSPI_DCR3_CSBOUND                                /*!< Maximum transfer */
18423 
18424 /************* Bit definition for HSPI_DCR4 register  *************************/
18425 #define HSPI_DCR4_REFRESH_Pos            XSPI_DCR4_REFRESH_Pos
18426 #define HSPI_DCR4_REFRESH_Msk            XSPI_DCR4_REFRESH_Msk                            /*!< 0xFFFFFFFF */
18427 #define HSPI_DCR4_REFRESH                XSPI_DCR4_REFRESH                                /*!< Refresh rate */
18428 
18429 /************* Bit definition for HSPI_SR register  ***************************/
18430 #define HSPI_SR_TEF_Pos                  XSPI_SR_TEF_Pos
18431 #define HSPI_SR_TEF_Msk                  XSPI_SR_TEF_Msk                                  /*!< 0x00000001 */
18432 #define HSPI_SR_TEF                      XSPI_SR_TEF                                      /*!< Transfer Error Flag */
18433 #define HSPI_SR_TCF_Pos                  XSPI_SR_TCF_Pos
18434 #define HSPI_SR_TCF_Msk                  XSPI_SR_TCF_Msk                                  /*!< 0x00000002 */
18435 #define HSPI_SR_TCF                      XSPI_SR_TCF                                      /*!< Transfer Complete Flag */
18436 #define HSPI_SR_FTF_Pos                  XSPI_SR_FTF_Pos
18437 #define HSPI_SR_FTF_Msk                  XSPI_SR_FTF_Msk                                  /*!< 0x00000004 */
18438 #define HSPI_SR_FTF                      XSPI_SR_FTF                                      /*!< FIFO Threshold Flag */
18439 #define HSPI_SR_SMF_Pos                  XSPI_SR_SMF_Pos
18440 #define HSPI_SR_SMF_Msk                  XSPI_SR_SMF_Msk                                  /*!< 0x00000008 */
18441 #define HSPI_SR_SMF                      XSPI_SR_SMF                                      /*!< Status Match Flag */
18442 #define HSPI_SR_TOF_Pos                  XSPI_SR_TOF_Pos
18443 #define HSPI_SR_TOF_Msk                  XSPI_SR_TOF_Msk                                  /*!< 0x00000010 */
18444 #define HSPI_SR_TOF                      XSPI_SR_TOF                                      /*!< Timeout Flag */
18445 #define HSPI_SR_BUSY_Pos                 XSPI_SR_BUSY_Pos
18446 #define HSPI_SR_BUSY_Msk                 XSPI_SR_BUSY_Msk                                 /*!< 0x00000020 */
18447 #define HSPI_SR_BUSY                     XSPI_SR_BUSY                                     /*!< Busy */
18448 #define HSPI_SR_FLEVEL_Pos               XSPI_SR_FLEVEL_Pos
18449 #define HSPI_SR_FLEVEL_Msk               XSPI_SR_FLEVEL_Msk                               /*!< 0x00007F00 */
18450 #define HSPI_SR_FLEVEL                   XSPI_SR_FLEVEL                                   /*!< FIFO Level */
18451 
18452 /************* Bit definition for HSPI_FCR register  *************************/
18453 #define HSPI_FCR_CTEF_Pos                XSPI_FCR_CTEF_Pos
18454 #define HSPI_FCR_CTEF_Msk                XSPI_FCR_CTEF_Msk                                /*!< 0x00000001 */
18455 #define HSPI_FCR_CTEF                    XSPI_FCR_CTEF                                    /*!< Clear Transfer Error Flag */
18456 #define HSPI_FCR_CTCF_Pos                XSPI_FCR_CTCF_Pos
18457 #define HSPI_FCR_CTCF_Msk                XSPI_FCR_CTCF_Msk                                /*!< 0x00000002 */
18458 #define HSPI_FCR_CTCF                    XSPI_FCR_CTCF                                    /*!< Clear Transfer Complete Flag */
18459 #define HSPI_FCR_CSMF_Pos                XSPI_FCR_CSMF_Pos
18460 #define HSPI_FCR_CSMF_Msk                XSPI_FCR_CSMF_Msk                                /*!< 0x00000008 */
18461 #define HSPI_FCR_CSMF                    XSPI_FCR_CSMF                                    /*!< Clear Status Match Flag */
18462 #define HSPI_FCR_CTOF_Pos                XSPI_FCR_CTOF_Pos
18463 #define HSPI_FCR_CTOF_Msk                XSPI_FCR_CTOF_Msk                                /*!< 0x00000010 */
18464 #define HSPI_FCR_CTOF                    XSPI_FCR_CTOF                                    /*!< Clear Timeout Flag */
18465 
18466 /************* Bit definition for HSPI_DLR register  *************************/
18467 #define HSPI_DLR_DL_Pos                  XSPI_DLR_DL_Pos
18468 #define HSPI_DLR_DL_Msk                  XSPI_DLR_DL_Msk                                  /*!< 0xFFFFFFFF */
18469 #define HSPI_DLR_DL                      XSPI_DLR_DL                                      /*!< Data Length */
18470 
18471 /************* Bit definition for HSPI_AR register  *************************/
18472 #define HSPI_AR_ADDRESS_Pos              XSPI_AR_ADDRESS_Pos
18473 #define HSPI_AR_ADDRESS_Msk              XSPI_AR_ADDRESS_Msk                              /*!< 0xFFFFFFFF */
18474 #define HSPI_AR_ADDRESS                  XSPI_AR_ADDRESS                                  /*!< Address */
18475 
18476 /************* Bit definition for HSPI_DR register  *************************/
18477 #define HSPI_DR_DATA_Pos                 XSPI_DR_DATA_Pos
18478 #define HSPI_DR_DATA_Msk                 XSPI_DR_DATA_Msk                                 /*!< 0xFFFFFFFF */
18479 #define HSPI_DR_DATA                     XSPI_DR_DATA                                     /*!< Data */
18480 
18481 /************ Bit definition for HSPI_PSMKR register  ***********************/
18482 #define HSPI_PSMKR_MASK_Pos              XSPI_PSMKR_MASK_Pos
18483 #define HSPI_PSMKR_MASK_Msk              XSPI_PSMKR_MASK_Msk                              /*!< 0xFFFFFFFF */
18484 #define HSPI_PSMKR_MASK                  XSPI_PSMKR_MASK                                  /*!< Status mask */
18485 
18486 /************ Bit definition for HSPI_PSMAR register  ***********************/
18487 #define HSPI_PSMAR_MATCH_Pos             XSPI_PSMAR_MATCH_Pos
18488 #define HSPI_PSMAR_MATCH_Msk             XSPI_PSMAR_MATCH_Msk                             /*!< 0xFFFFFFFF */
18489 #define HSPI_PSMAR_MATCH                 XSPI_PSMAR_MATCH                                 /*!< Status match */
18490 
18491 /************* Bit definition for HSPI_PIR register  ************************/
18492 #define HSPI_PIR_INTERVAL_Pos            XSPI_PIR_INTERVAL_Pos
18493 #define HSPI_PIR_INTERVAL_Msk            XSPI_PIR_INTERVAL_Msk                            /*!< 0x0000FFFF */
18494 #define HSPI_PIR_INTERVAL                XSPI_PIR_INTERVAL                                /*!< Polling Interval */
18495 
18496 /************* Bit definition for HSPI_CCR register  ************************/
18497 #define HSPI_CCR_IMODE_Pos               XSPI_CCR_IMODE_Pos
18498 #define HSPI_CCR_IMODE_Msk               XSPI_CCR_IMODE_Msk                               /*!< 0x00000007 */
18499 #define HSPI_CCR_IMODE                   XSPI_CCR_IMODE                                   /*!< Instruction Mode */
18500 #define HSPI_CCR_IMODE_0                 XSPI_CCR_IMODE_0                                 /*!< 0x00000001 */
18501 #define HSPI_CCR_IMODE_1                 XSPI_CCR_IMODE_1                                 /*!< 0x00000002 */
18502 #define HSPI_CCR_IMODE_2                 XSPI_CCR_IMODE_2                                 /*!< 0x00000004 */
18503 #define HSPI_CCR_IDTR_Pos                XSPI_CCR_IDTR_Pos
18504 #define HSPI_CCR_IDTR_Msk                XSPI_CCR_IDTR_Msk                                /*!< 0x00000008 */
18505 #define HSPI_CCR_IDTR                    XSPI_CCR_IDTR                                    /*!< Instruction Double Transfer Rate */
18506 #define HSPI_CCR_ISIZE_Pos               XSPI_CCR_ISIZE_Pos
18507 #define HSPI_CCR_ISIZE_Msk               XSPI_CCR_ISIZE_Msk                               /*!< 0x00000030 */
18508 #define HSPI_CCR_ISIZE                   XSPI_CCR_ISIZE                                   /*!< Instruction Size */
18509 #define HSPI_CCR_ISIZE_0                 XSPI_CCR_ISIZE_0                                 /*!< 0x00000010 */
18510 #define HSPI_CCR_ISIZE_1                 XSPI_CCR_ISIZE_1                                 /*!< 0x00000020 */
18511 #define HSPI_CCR_ADMODE_Pos              XSPI_CCR_ADMODE_Pos
18512 #define HSPI_CCR_ADMODE_Msk              XSPI_CCR_ADMODE_Msk                              /*!< 0x00000700 */
18513 #define HSPI_CCR_ADMODE                  XSPI_CCR_ADMODE                                  /*!< Address Mode */
18514 #define HSPI_CCR_ADMODE_0                XSPI_CCR_ADMODE_0                                /*!< 0x00000100 */
18515 #define HSPI_CCR_ADMODE_1                XSPI_CCR_ADMODE_1                                /*!< 0x00000200 */
18516 #define HSPI_CCR_ADMODE_2                XSPI_CCR_ADMODE_2                                /*!< 0x00000400 */
18517 #define HSPI_CCR_ADDTR_Pos               XSPI_CCR_ADDTR_Pos
18518 #define HSPI_CCR_ADDTR_Msk               XSPI_CCR_ADDTR_Msk                               /*!< 0x00000800 */
18519 #define HSPI_CCR_ADDTR                   XSPI_CCR_ADDTR                                   /*!< Address Double Transfer Rate */
18520 #define HSPI_CCR_ADSIZE_Pos              XSPI_CCR_ADSIZE_Pos
18521 #define HSPI_CCR_ADSIZE_Msk              XSPI_CCR_ADSIZE_Msk                              /*!< 0x00003000 */
18522 #define HSPI_CCR_ADSIZE                  XSPI_CCR_ADSIZE                                  /*!< Address Size */
18523 #define HSPI_CCR_ADSIZE_0                XSPI_CCR_ADSIZE_0                                /*!< 0x00001000 */
18524 #define HSPI_CCR_ADSIZE_1                XSPI_CCR_ADSIZE_1                                /*!< 0x00002000 */
18525 #define HSPI_CCR_ABMODE_Pos              XSPI_CCR_ABMODE_Pos
18526 #define HSPI_CCR_ABMODE_Msk              XSPI_CCR_ABMODE_Msk                              /*!< 0x00070000 */
18527 #define HSPI_CCR_ABMODE                  XSPI_CCR_ABMODE                                  /*!< Alternate Bytes Mode */
18528 #define HSPI_CCR_ABMODE_0                XSPI_CCR_ABMODE_0                                /*!< 0x00010000 */
18529 #define HSPI_CCR_ABMODE_1                XSPI_CCR_ABMODE_1                                /*!< 0x00020000 */
18530 #define HSPI_CCR_ABMODE_2                XSPI_CCR_ABMODE_2                                /*!< 0x00040000 */
18531 #define HSPI_CCR_ABDTR_Pos               XSPI_CCR_ABDTR_Pos
18532 #define HSPI_CCR_ABDTR_Msk               XSPI_CCR_ABDTR_Msk                               /*!< 0x00080000 */
18533 #define HSPI_CCR_ABDTR                   XSPI_CCR_ABDTR                                   /*!< Alternate Bytes Double Transfer Rate */
18534 #define HSPI_CCR_ABSIZE_Pos              XSPI_CCR_ABSIZE_Pos
18535 #define HSPI_CCR_ABSIZE_Msk              XSPI_CCR_ABSIZE_Msk                              /*!< 0x00300000 */
18536 #define HSPI_CCR_ABSIZE                  XSPI_CCR_ABSIZE                                  /*!< Alternate Bytes Size */
18537 #define HSPI_CCR_ABSIZE_0                XSPI_CCR_ABSIZE_0                                /*!< 0x00100000 */
18538 #define HSPI_CCR_ABSIZE_1                XSPI_CCR_ABSIZE_1                                /*!< 0x00200000 */
18539 #define HSPI_CCR_DMODE_Pos               XSPI_CCR_DMODE_Pos
18540 #define HSPI_CCR_DMODE_Msk               XSPI_CCR_DMODE_Msk                               /*!< 0x07000000 */
18541 #define HSPI_CCR_DMODE                   XSPI_CCR_DMODE                                   /*!< Data Mode */
18542 #define HSPI_CCR_DMODE_0                 XSPI_CCR_DMODE_0                                 /*!< 0x01000000 */
18543 #define HSPI_CCR_DMODE_1                 XSPI_CCR_DMODE_1                                 /*!< 0x02000000 */
18544 #define HSPI_CCR_DMODE_2                 XSPI_CCR_DMODE_2                                 /*!< 0x04000000 */
18545 #define HSPI_CCR_DDTR_Pos                XSPI_CCR_DDTR_Pos
18546 #define HSPI_CCR_DDTR_Msk                XSPI_CCR_DDTR_Msk                                /*!< 0x08000000 */
18547 #define HSPI_CCR_DDTR                    XSPI_CCR_DDTR                                    /*!< Data Double Transfer Rate */
18548 #define HSPI_CCR_DQSE_Pos                XSPI_CCR_DQSE_Pos
18549 #define HSPI_CCR_DQSE_Msk                XSPI_CCR_DQSE_Msk                                /*!< 0x20000000 */
18550 #define HSPI_CCR_DQSE                    XSPI_CCR_DQSE                                    /*!< DQS Enable */
18551 #define HSPI_CCR_SIOO_Pos                XSPI_CCR_SIOO_Pos
18552 #define HSPI_CCR_SIOO_Msk                XSPI_CCR_SIOO_Msk                                /*!< 0x80000000 */
18553 #define HSPI_CCR_SIOO                    XSPI_CCR_SIOO                                    /*!< Send Instruction Only Once Mode */
18554 
18555 /************* Bit definition for HSPI_TCR register  *************************/
18556 #define HSPI_TCR_DCYC_Pos                XSPI_TCR_DCYC_Pos
18557 #define HSPI_TCR_DCYC_Msk                XSPI_TCR_DCYC_Msk                                /*!< 0x0000001F */
18558 #define HSPI_TCR_DCYC                    XSPI_TCR_DCYC                                    /*!< Number of Dummy Cycles */
18559 #define HSPI_TCR_DHQC_Pos                XSPI_TCR_DHQC_Pos
18560 #define HSPI_TCR_DHQC_Msk                XSPI_TCR_DHQC_Msk                                /*!< 0x10000000 */
18561 #define HSPI_TCR_DHQC                    XSPI_TCR_DHQC                                    /*!< Delay Hold Quarter Cycle */
18562 #define HSPI_TCR_SSHIFT_Pos              XSPI_TCR_SSHIFT_Pos
18563 #define HSPI_TCR_SSHIFT_Msk              XSPI_TCR_SSHIFT_Msk                              /*!< 0x40000000 */
18564 #define HSPI_TCR_SSHIFT                  XSPI_TCR_SSHIFT                                  /*!< Sample Shift */
18565 
18566 /************* Bit definition for HSPI_IR register  **************************/
18567 #define HSPI_IR_INSTRUCTION_Pos          XSPI_IR_INSTRUCTION_Pos
18568 #define HSPI_IR_INSTRUCTION_Msk          XSPI_IR_INSTRUCTION_Msk                          /*!< 0xFFFFFFFF */
18569 #define HSPI_IR_INSTRUCTION              XSPI_IR_INSTRUCTION                              /*!< Instruction */
18570 
18571 /************* Bit definition for HSPI_ABR register  *************************/
18572 #define HSPI_ABR_ALTERNATE_Pos           XSPI_ABR_ALTERNATE_Pos
18573 #define HSPI_ABR_ALTERNATE_Msk           XSPI_ABR_ALTERNATE_Msk                           /*!< 0xFFFFFFFF */
18574 #define HSPI_ABR_ALTERNATE               XSPI_ABR_ALTERNATE                               /*!< Alternate Bytes */
18575 
18576 /************* Bit definition for HSPI_LPTR register  ************************/
18577 #define HSPI_LPTR_TIMEOUT_Pos            XSPI_LPTR_TIMEOUT_Pos
18578 #define HSPI_LPTR_TIMEOUT_Msk            XSPI_LPTR_TIMEOUT_Msk                            /*!< 0x0000FFFF */
18579 #define HSPI_LPTR_TIMEOUT                XSPI_LPTR_TIMEOUT                                /*!< Timeout period */
18580 
18581 /************ Bit definition for HSPI_WPCCR register  ************************/
18582 #define HSPI_WPCCR_IMODE_Pos             XSPI_WPCCR_IMODE_Pos
18583 #define HSPI_WPCCR_IMODE_Msk             XSPI_WPCCR_IMODE_Msk                             /*!< 0x00000007 */
18584 #define HSPI_WPCCR_IMODE                 XSPI_WPCCR_IMODE                                 /*!< Instruction Mode */
18585 #define HSPI_WPCCR_IMODE_0               XSPI_WPCCR_IMODE_0                               /*!< 0x00000001 */
18586 #define HSPI_WPCCR_IMODE_1               XSPI_WPCCR_IMODE_1                               /*!< 0x00000002 */
18587 #define HSPI_WPCCR_IMODE_2               XSPI_WPCCR_IMODE_2                               /*!< 0x00000004 */
18588 #define HSPI_WPCCR_IDTR_Pos              XSPI_WPCCR_IDTR_Pos
18589 #define HSPI_WPCCR_IDTR_Msk              XSPI_WPCCR_IDTR_Msk                              /*!< 0x00000008 */
18590 #define HSPI_WPCCR_IDTR                  XSPI_WPCCR_IDTR                                  /*!< Instruction Double Transfer Rate */
18591 #define HSPI_WPCCR_ISIZE_Pos             XSPI_WPCCR_ISIZE_Pos
18592 #define HSPI_WPCCR_ISIZE_Msk             XSPI_WPCCR_ISIZE_Msk                             /*!< 0x00000030 */
18593 #define HSPI_WPCCR_ISIZE                 XSPI_WPCCR_ISIZE                                 /*!< Instruction Size */
18594 #define HSPI_WPCCR_ISIZE_0               XSPI_WPCCR_ISIZE_0                               /*!< 0x00000010 */
18595 #define HSPI_WPCCR_ISIZE_1               XSPI_WPCCR_ISIZE_1                               /*!< 0x00000020 */
18596 #define HSPI_WPCCR_ADMODE_Pos            XSPI_WPCCR_ADMODE_Pos
18597 #define HSPI_WPCCR_ADMODE_Msk            XSPI_WPCCR_ADMODE_Msk                            /*!< 0x00000700 */
18598 #define HSPI_WPCCR_ADMODE                XSPI_WPCCR_ADMODE                                /*!< Address Mode */
18599 #define HSPI_WPCCR_ADMODE_0              XSPI_WPCCR_ADMODE_0                              /*!< 0x00000100 */
18600 #define HSPI_WPCCR_ADMODE_1              XSPI_WPCCR_ADMODE_1                              /*!< 0x00000200 */
18601 #define HSPI_WPCCR_ADMODE_2              XSPI_WPCCR_ADMODE_2                              /*!< 0x00000400 */
18602 #define HSPI_WPCCR_ADDTR_Pos             XSPI_WPCCR_ADDTR_Pos
18603 #define HSPI_WPCCR_ADDTR_Msk             XSPI_WPCCR_ADDTR_Msk                             /*!< 0x00000800 */
18604 #define HSPI_WPCCR_ADDTR                 XSPI_WPCCR_ADDTR                                 /*!< Address Double Transfer Rate */
18605 #define HSPI_WPCCR_ADSIZE_Pos            XSPI_WPCCR_ADSIZE_Pos
18606 #define HSPI_WPCCR_ADSIZE_Msk            XSPI_WPCCR_ADSIZE_Msk                            /*!< 0x00003000 */
18607 #define HSPI_WPCCR_ADSIZE                XSPI_WPCCR_ADSIZE                                /*!< Address Size */
18608 #define HSPI_WPCCR_ADSIZE_0              XSPI_WPCCR_ADSIZE_0                              /*!< 0x00001000 */
18609 #define HSPI_WPCCR_ADSIZE_1              XSPI_WPCCR_ADSIZE_1                              /*!< 0x00002000 */
18610 #define HSPI_WPCCR_ABMODE_Pos            XSPI_WPCCR_ABMODE_Pos
18611 #define HSPI_WPCCR_ABMODE_Msk            XSPI_WPCCR_ABMODE_Msk                            /*!< 0x00070000 */
18612 #define HSPI_WPCCR_ABMODE                XSPI_WPCCR_ABMODE                                /*!< Alternate Bytes Mode */
18613 #define HSPI_WPCCR_ABMODE_0              XSPI_WPCCR_ABMODE_0                              /*!< 0x00010000 */
18614 #define HSPI_WPCCR_ABMODE_1              XSPI_WPCCR_ABMODE_1                              /*!< 0x00020000 */
18615 #define HSPI_WPCCR_ABMODE_2              XSPI_WPCCR_ABMODE_2                              /*!< 0x00040000 */
18616 #define HSPI_WPCCR_ABDTR_Pos             XSPI_WPCCR_ABDTR_Pos
18617 #define HSPI_WPCCR_ABDTR_Msk             XSPI_WPCCR_ABDTR_Msk                             /*!< 0x00080000 */
18618 #define HSPI_WPCCR_ABDTR                 XSPI_WPCCR_ABDTR                                 /*!< Alternate Bytes Double Transfer Rate */
18619 #define HSPI_WPCCR_ABSIZE_Pos            XSPI_WPCCR_ABSIZE_Pos
18620 #define HSPI_WPCCR_ABSIZE_Msk            XSPI_WPCCR_ABSIZE_Msk                            /*!< 0x00300000 */
18621 #define HSPI_WPCCR_ABSIZE                XSPI_WPCCR_ABSIZE                                /*!< Alternate Bytes Size */
18622 #define HSPI_WPCCR_ABSIZE_0              XSPI_WPCCR_ABSIZE_0                              /*!< 0x00100000 */
18623 #define HSPI_WPCCR_ABSIZE_1              XSPI_WPCCR_ABSIZE_1                              /*!< 0x00200000 */
18624 #define HSPI_WPCCR_DMODE_Pos             XSPI_WPCCR_DMODE_Pos
18625 #define HSPI_WPCCR_DMODE_Msk             XSPI_WPCCR_DMODE_Msk                             /*!< 0x07000000 */
18626 #define HSPI_WPCCR_DMODE                 XSPI_WPCCR_DMODE                                 /*!< Data Mode */
18627 #define HSPI_WPCCR_DMODE_0               XSPI_WPCCR_DMODE_0                               /*!< 0x01000000 */
18628 #define HSPI_WPCCR_DMODE_1               XSPI_WPCCR_DMODE_1                               /*!< 0x02000000 */
18629 #define HSPI_WPCCR_DMODE_2               XSPI_WPCCR_DMODE_2                               /*!< 0x04000000 */
18630 #define HSPI_WPCCR_DDTR_Pos              XSPI_WPCCR_DDTR_Pos
18631 #define HSPI_WPCCR_DDTR_Msk              XSPI_WPCCR_DDTR_Msk                              /*!< 0x08000000 */
18632 #define HSPI_WPCCR_DDTR                  XSPI_WPCCR_DDTR                                  /*!< Data Double Transfer Rate */
18633 #define HSPI_WPCCR_DQSE_Pos              XSPI_WPCCR_DQSE_Pos
18634 #define HSPI_WPCCR_DQSE_Msk              XSPI_WPCCR_DQSE_Msk                              /*!< 0x20000000 */
18635 #define HSPI_WPCCR_DQSE                  XSPI_WPCCR_DQSE                                  /*!< DQS Enable */
18636 
18637 /************ Bit definition for HSPI_WPTCR register  ************************/
18638 #define HSPI_WPTCR_DCYC_Pos              XSPI_WPTCR_DCYC_Pos
18639 #define HSPI_WPTCR_DCYC_Msk              XSPI_WPTCR_DCYC_Msk                              /*!< 0x0000001F */
18640 #define HSPI_WPTCR_DCYC                  XSPI_WPTCR_DCYC                                  /*!< Number of Dummy Cycles */
18641 #define HSPI_WPTCR_DHQC_Pos              XSPI_WPTCR_DHQC_Pos
18642 #define HSPI_WPTCR_DHQC_Msk              XSPI_WPTCR_DHQC_Msk                              /*!< 0x10000000 */
18643 #define HSPI_WPTCR_DHQC                  XSPI_WPTCR_DHQC                                  /*!< Delay Hold Quarter Cycle */
18644 #define HSPI_WPTCR_SSHIFT_Pos            XSPI_WPTCR_SSHIFT_Pos
18645 #define HSPI_WPTCR_SSHIFT_Msk            XSPI_WPTCR_SSHIFT_Msk                            /*!< 0x40000000 */
18646 #define HSPI_WPTCR_SSHIFT                XSPI_WPTCR_SSHIFT                                /*!< Sample Shift */
18647 
18648 /************* Bit definition for HSPI_WPIR register  *************************/
18649 #define HSPI_WPIR_INSTRUCTION_Pos        XSPI_WPIR_INSTRUCTION_Pos
18650 #define HSPI_WPIR_INSTRUCTION_Msk        XSPI_WPIR_INSTRUCTION_Msk                        /*!< 0xFFFFFFFF */
18651 #define HSPI_WPIR_INSTRUCTION            XSPI_WPIR_INSTRUCTION                            /*!< Instruction */
18652 
18653 /************* Bit definition for HSPI_WPABR register  *************************/
18654 #define HSPI_WPABR_ALTERNATE_Pos         XSPI_WPABR_ALTERNATE_Pos
18655 #define HSPI_WPABR_ALTERNATE_Msk         XSPI_WPABR_ALTERNATE_Msk                         /*!< 0xFFFFFFFF */
18656 #define HSPI_WPABR_ALTERNATE             XSPI_WPABR_ALTERNATE                             /*!< Alternate Bytes */
18657 
18658 /************* Bit definition for HSPI_WCCR register  **************************/
18659 #define HSPI_WCCR_IMODE_Pos              XSPI_WCCR_IMODE_Pos
18660 #define HSPI_WCCR_IMODE_Msk              XSPI_WCCR_IMODE_Msk                              /*!< 0x00000007 */
18661 #define HSPI_WCCR_IMODE                  XSPI_WCCR_IMODE                                  /*!< Instruction Mode */
18662 #define HSPI_WCCR_IMODE_0                XSPI_WCCR_IMODE_0                                /*!< 0x00000001 */
18663 #define HSPI_WCCR_IMODE_1                XSPI_WCCR_IMODE_1                                /*!< 0x00000002 */
18664 #define HSPI_WCCR_IMODE_2                XSPI_WCCR_IMODE_2                                /*!< 0x00000004 */
18665 #define HSPI_WCCR_IDTR_Pos               XSPI_WCCR_IDTR_Pos
18666 #define HSPI_WCCR_IDTR_Msk               XSPI_WCCR_IDTR_Msk                               /*!< 0x00000008 */
18667 #define HSPI_WCCR_IDTR                   XSPI_WCCR_IDTR                                   /*!< Instruction Double Transfer Rate */
18668 #define HSPI_WCCR_ISIZE_Pos              XSPI_WCCR_ISIZE_Pos
18669 #define HSPI_WCCR_ISIZE_Msk              XSPI_WCCR_ISIZE_Msk                              /*!< 0x00000030 */
18670 #define HSPI_WCCR_ISIZE                  XSPI_WCCR_ISIZE                                  /*!< Instruction Size */
18671 #define HSPI_WCCR_ISIZE_0                XSPI_WCCR_ISIZE_0                                /*!< 0x00000010 */
18672 #define HSPI_WCCR_ISIZE_1                XSPI_WCCR_ISIZE_1                                /*!< 0x00000020 */
18673 #define HSPI_WCCR_ADMODE_Pos             XSPI_WCCR_ADMODE_Pos
18674 #define HSPI_WCCR_ADMODE_Msk             XSPI_WCCR_ADMODE_Msk                             /*!< 0x00000700 */
18675 #define HSPI_WCCR_ADMODE                 XSPI_WCCR_ADMODE                                 /*!< Address Mode */
18676 #define HSPI_WCCR_ADMODE_0               XSPI_WCCR_ADMODE_0                               /*!< 0x00000100 */
18677 #define HSPI_WCCR_ADMODE_1               XSPI_WCCR_ADMODE_1                               /*!< 0x00000200 */
18678 #define HSPI_WCCR_ADMODE_2               XSPI_WCCR_ADMODE_2                               /*!< 0x00000400 */
18679 #define HSPI_WCCR_ADDTR_Pos              XSPI_WCCR_ADDTR_Pos
18680 #define HSPI_WCCR_ADDTR_Msk              XSPI_WCCR_ADDTR_Msk                              /*!< 0x00000800 */
18681 #define HSPI_WCCR_ADDTR                  XSPI_WCCR_ADDTR                                  /*!< Address Double Transfer Rate */
18682 #define HSPI_WCCR_ADSIZE_Pos             XSPI_WCCR_ADSIZE_Pos
18683 #define HSPI_WCCR_ADSIZE_Msk             XSPI_WCCR_ADSIZE_Msk                             /*!< 0x00003000 */
18684 #define HSPI_WCCR_ADSIZE                 XSPI_WCCR_ADSIZE                                 /*!< Address Size */
18685 #define HSPI_WCCR_ADSIZE_0               XSPI_WCCR_ADSIZE_0                               /*!< 0x00001000 */
18686 #define HSPI_WCCR_ADSIZE_1               XSPI_WCCR_ADSIZE_1                               /*!< 0x00002000 */
18687 #define HSPI_WCCR_ABMODE_Pos             XSPI_WCCR_ABMODE_Pos
18688 #define HSPI_WCCR_ABMODE_Msk             XSPI_WCCR_ABMODE_Msk                             /*!< 0x00070000 */
18689 #define HSPI_WCCR_ABMODE                 XSPI_WCCR_ABMODE                                 /*!< Alternate Bytes Mode */
18690 #define HSPI_WCCR_ABMODE_0               XSPI_WCCR_ABMODE_0                               /*!< 0x00010000 */
18691 #define HSPI_WCCR_ABMODE_1               XSPI_WCCR_ABMODE_1                               /*!< 0x00020000 */
18692 #define HSPI_WCCR_ABMODE_2               XSPI_WCCR_ABMODE_2                               /*!< 0x00040000 */
18693 #define HSPI_WCCR_ABDTR_Pos              XSPI_WCCR_ABDTR_Pos
18694 #define HSPI_WCCR_ABDTR_Msk              XSPI_WCCR_ABDTR_Msk                              /*!< 0x00080000 */
18695 #define HSPI_WCCR_ABDTR                  XSPI_WCCR_ABDTR                                  /*!< Alternate Bytes Double Transfer Rate */
18696 #define HSPI_WCCR_ABSIZE_Pos             XSPI_WCCR_ABSIZE_Pos
18697 #define HSPI_WCCR_ABSIZE_Msk             XSPI_WCCR_ABSIZE_Msk                             /*!< 0x00300000 */
18698 #define HSPI_WCCR_ABSIZE                 XSPI_WCCR_ABSIZE                                 /*!< Alternate Bytes Size */
18699 #define HSPI_WCCR_ABSIZE_0               XSPI_WCCR_ABSIZE_0                               /*!< 0x00100000 */
18700 #define HSPI_WCCR_ABSIZE_1               XSPI_WCCR_ABSIZE_1                               /*!< 0x00200000 */
18701 #define HSPI_WCCR_DMODE_Pos              XSPI_WCCR_DMODE_Pos
18702 #define HSPI_WCCR_DMODE_Msk              XSPI_WCCR_DMODE_Msk                              /*!< 0x07000000 */
18703 #define HSPI_WCCR_DMODE                  XSPI_WCCR_DMODE                                  /*!< Data Mode */
18704 #define HSPI_WCCR_DMODE_0                XSPI_WCCR_DMODE_0                                /*!< 0x01000000 */
18705 #define HSPI_WCCR_DMODE_1                XSPI_WCCR_DMODE_1                                /*!< 0x02000000 */
18706 #define HSPI_WCCR_DMODE_2                XSPI_WCCR_DMODE_2                                /*!< 0x04000000 */
18707 #define HSPI_WCCR_DDTR_Pos               XSPI_WCCR_DDTR_Pos
18708 #define HSPI_WCCR_DDTR_Msk               XSPI_WCCR_DDTR_Msk                               /*!< 0x08000000 */
18709 #define HSPI_WCCR_DDTR                   XSPI_WCCR_DDTR                                   /*!< Data Double Transfer Rate */
18710 #define HSPI_WCCR_DQSE_Pos               XSPI_WCCR_DQSE_Pos
18711 #define HSPI_WCCR_DQSE_Msk               XSPI_WCCR_DQSE_Msk                               /*!< 0x20000000 */
18712 #define HSPI_WCCR_DQSE                   XSPI_WCCR_DQSE                                   /*!< DQS Enable */
18713 
18714 /************* Bit definition for HSPI_WTCR register  *************************/
18715 #define HSPI_WTCR_DCYC_Pos               XSPI_WTCR_DCYC_Pos
18716 #define HSPI_WTCR_DCYC_Msk               XSPI_WTCR_DCYC_Msk                               /*!< 0x0000001F */
18717 #define HSPI_WTCR_DCYC                   XSPI_WTCR_DCYC                                   /*!< Number of Dummy Cycles */
18718 
18719 /************* Bit definition for HSPI_WIR register  **************************/
18720 #define HSPI_WIR_INSTRUCTION_Pos         XSPI_WIR_INSTRUCTION_Pos
18721 #define HSPI_WIR_INSTRUCTION_Msk         XSPI_WIR_INSTRUCTION_Msk                         /*!< 0xFFFFFFFF */
18722 #define HSPI_WIR_INSTRUCTION             XSPI_WIR_INSTRUCTION                             /*!< Instruction */
18723 
18724 /************* Bit definition for HSPI_WABR register  *************************/
18725 #define HSPI_WABR_ALTERNATE_Pos          XSPI_WABR_ALTERNATE_Pos
18726 #define HSPI_WABR_ALTERNATE_Msk          XSPI_WABR_ALTERNATE_Msk                          /*!< 0xFFFFFFFF */
18727 #define HSPI_WABR_ALTERNATE              XSPI_WABR_ALTERNATE                              /*!< Alternate Bytes */
18728 
18729 /************* Bit definition for HSPI_HLCR register  *************************/
18730 #define HSPI_HLCR_LM_Pos                 XSPI_HLCR_LM_Pos
18731 #define HSPI_HLCR_LM_Msk                 XSPI_HLCR_LM_Msk                                 /*!< 0x00000001 */
18732 #define HSPI_HLCR_LM                     XSPI_HLCR_LM                                     /*!< Latency Mode */
18733 #define HSPI_HLCR_WZL_Pos                XSPI_HLCR_WZL_Pos
18734 #define HSPI_HLCR_WZL_Msk                XSPI_HLCR_WZL_Msk                                /*!< 0x00000002 */
18735 #define HSPI_HLCR_WZL                    XSPI_HLCR_WZL                                    /*!< Write Zero Latency */
18736 #define HSPI_HLCR_TACC_Pos               XSPI_HLCR_TACC_Pos
18737 #define HSPI_HLCR_TACC_Msk               XSPI_HLCR_TACC_Msk                               /*!< 0x0000FF00 */
18738 #define HSPI_HLCR_TACC                   XSPI_HLCR_TACC                                   /*!< Access Time */
18739 #define HSPI_HLCR_TRWR_Pos               XSPI_HLCR_TRWR_Pos
18740 #define HSPI_HLCR_TRWR_Msk               XSPI_HLCR_TRWR_Msk                               /*!< 0x00FF0000 */
18741 #define HSPI_HLCR_TRWR                   XSPI_HLCR_TRWR                                   /*!< Read Write Recovery Time */
18742 
18743 /************* Bit definition for HSPI_CALFCR register  ***********************/
18744 #define HSPI_CALFCR_FINE_Pos             XSPI_HSPI_CALFCR_FINE_Pos
18745 #define HSPI_CALFCR_FINE_Msk             XSPI_HSPI_CALFCR_FINE_Msk                        /*!< 0x0000007F */
18746 #define HSPI_CALFCR_FINE                 XSPI_HSPI_CALFCR_FINE                            /*!< Fine Calibration */
18747 #define HSPI_CALFCR_COARSE_Pos           XSPI_HSPI_CALFCR_COARSE_Pos
18748 #define HSPI_CALFCR_COARSE_Msk           XSPI_HSPI_CALFCR_COARSE_Msk                      /*!< 0x001F0000 */
18749 #define HSPI_CALFCR_COARSE               XSPI_HSPI_CALFCR_COARSE                          /*!< Coarse Calibration */
18750 #define HSPI_CALFCR_CALMAX_Pos           XSPI_HSPI_CALFCR_CALMAX_Pos
18751 #define HSPI_CALFCR_CALMAX_Msk           XSPI_HSPI_CALFCR_CALMAX_Msk                      /*!< 0x80000000 */
18752 #define HSPI_CALFCR_CALMAX               XSPI_HSPI_CALFCR_CALMAX                          /*!< Max Value */
18753 
18754 /************* Bit definition for HSPI_CALMR register  ***********************/
18755 #define HSPI_CALMR_FINE_Pos              XSPI_HSPI_CALMR_FINE_Pos
18756 #define HSPI_CALMR_FINE_Msk              XSPI_HSPI_CALMR_FINE_Msk                         /*!< 0x0000007F */
18757 #define HSPI_CALMR_FINE                  XSPI_HSPI_CALMR_FINE                             /*!< Fine Calibration */
18758 #define HSPI_CALMR_COARSE_Pos            XSPI_HSPI_CALMR_COARSE_Pos
18759 #define HSPI_CALMR_COARSE_Msk            XSPI_HSPI_CALMR_COARSE_Msk                       /*!< 0x001F0000 */
18760 #define HSPI_CALMR_COARSE                XSPI_HSPI_CALMR_COARSE                           /*!< Coarse Calibration */
18761 
18762 /************* Bit definition for HSPI_CALSOR register  ***********************/
18763 #define HSPI_CALSOR_FINE_Pos             XSPI_HSPI_CALSOR_FINE_Pos
18764 #define HSPI_CALSOR_FINE_Msk             XSPI_HSPI_CALSOR_FINE_Msk                        /*!< 0x0000007F */
18765 #define HSPI_CALSOR_FINE                 XSPI_HSPI_CALSOR_FINE                            /*!< Fine Calibration */
18766 #define HSPI_CALSOR_COARSE_Pos           XSPI_HSPI_CALSOR_COARSE_Pos
18767 #define HSPI_CALSOR_COARSE_Msk           XSPI_HSPI_CALSOR_COARSE_Msk                      /*!< 0x001F0000 */
18768 #define HSPI_CALSOR_COARSE               XSPI_HSPI_CALSOR_COARSE                          /*!< Coarse Calibration */
18769 
18770 /************* Bit definition for HSPI_CALSIR register  ***********************/
18771 #define HSPI_CALSIR_FINE_Pos             XSPI_HSPI_CALSIR_FINE_Pos
18772 #define HSPI_CALSIR_FINE_Msk             XSPI_HSPI_CALSIR_FINE_Msk                        /*!< 0x0000007F */
18773 #define HSPI_CALSIR_FINE                 XSPI_HSPI_CALSIR_FINE                            /*!< Fine Calibration */
18774 #define HSPI_CALSIR_COARSE_Pos           XSPI_HSPI_CALSIR_COARSE_Pos
18775 #define HSPI_CALSIR_COARSE_Msk           XSPI_HSPI_CALSIR_COARSE_Msk                      /*!< 0x001F0000 */
18776 #define HSPI_CALSIR_COARSE               XSPI_HSPI_CALSIR_COARSE                          /*!< Coarse Calibration */
18777 
18778 /******************************************************************************/
18779 /*                                                                            */
18780 /*                                  XSPIM (OCTOSPIM)                                  */
18781 /*                                                                            */
18782 /******************************************************************************/
18783 /***************  Bit definition for XSPIM_CR register  ********************/
18784 #define XSPIM_CR_MUXEN_Pos               (0U)
18785 #define XSPIM_CR_MUXEN_Msk               (0x1UL << XSPIM_CR_MUXEN_Pos)                    /*!< 0x00000001 */
18786 #define XSPIM_CR_MUXEN                   XSPIM_CR_MUXEN_Msk                               /*!< Multiplexed Mode Enable */
18787 #define XSPIM_CR_REQ2ACK_TIME_Pos        (16U)
18788 #define XSPIM_CR_REQ2ACK_TIME_Msk        (0xFFUL << XSPIM_CR_REQ2ACK_TIME_Pos)            /*!< 0x00FF0000 */
18789 #define XSPIM_CR_REQ2ACK_TIME            XSPIM_CR_REQ2ACK_TIME_Msk                        /*!< REQ to ACK Time */
18790 
18791 /***************  Bit definition for XSPIM_PCR register  *****************/
18792 #define XSPIM_PCR_CLKEN_Pos              (0U)
18793 #define XSPIM_PCR_CLKEN_Msk              (0x1UL << XSPIM_PCR_CLKEN_Pos)                   /*!< 0x00000001 */
18794 #define XSPIM_PCR_CLKEN                  XSPIM_PCR_CLKEN_Msk                              /*!< CLK/CLKn Enable for Port n */
18795 #define XSPIM_PCR_CLKSRC_Pos             (1U)
18796 #define XSPIM_PCR_CLKSRC_Msk             (0x1UL << XSPIM_PCR_CLKSRC_Pos)                  /*!< 0x00000002 */
18797 #define XSPIM_PCR_CLKSRC                 XSPIM_PCR_CLKSRC_Msk                             /*!< CLK/CLKn Source for Port n*/
18798 #define XSPIM_PCR_DQSEN_Pos              (4U)
18799 #define XSPIM_PCR_DQSEN_Msk              (0x1UL << XSPIM_PCR_DQSEN_Pos)                   /*!< 0x00000010 */
18800 #define XSPIM_PCR_DQSEN                  XSPIM_PCR_DQSEN_Msk                              /*!< DQS Enable for Port n */
18801 #define XSPIM_PCR_DQSSRC_Pos             (5U)
18802 #define XSPIM_PCR_DQSSRC_Msk             (0x1UL << XSPIM_PCR_DQSSRC_Pos)                  /*!< 0x00000020 */
18803 #define XSPIM_PCR_DQSSRC                 XSPIM_PCR_DQSSRC_Msk                             /*!< DQS Source for Port n */
18804 #define XSPIM_PCR_NCSEN_Pos              (8U)
18805 #define XSPIM_PCR_NCSEN_Msk              (0x1UL << XSPIM_PCR_NCSEN_Pos)                   /*!< 0x00000100U */
18806 #define XSPIM_PCR_NCSEN                  XSPIM_PCR_NCSEN_Msk                              /*!< nCS Enable for Port n*/
18807 #define XSPIM_PCR_NCSSRC_Pos             (9U)
18808 #define XSPIM_PCR_NCSSRC_Msk             (0x1UL << XSPIM_PCR_NCSSRC_Pos)                  /*!< 0x00000200U */
18809 #define XSPIM_PCR_NCSSRC                 XSPIM_PCR_NCSSRC_Msk                             /*!< nCS Source for Port n */
18810 #define XSPIM_PCR_IOLEN_Pos              (16U)
18811 #define XSPIM_PCR_IOLEN_Msk              (0x1UL << XSPIM_PCR_IOLEN_Pos)                   /*!< 0x00010000U */
18812 #define XSPIM_PCR_IOLEN                  XSPIM_PCR_IOLEN_Msk                              /*!< IO[3:0] Enable for Port n */
18813 #define XSPIM_PCR_IOLSRC_Pos             (17U)
18814 #define XSPIM_PCR_IOLSRC_Msk             (0x3UL << XSPIM_PCR_IOLSRC_Pos)                  /*!< 0x00060000U */
18815 #define XSPIM_PCR_IOLSRC                 XSPIM_PCR_IOLSRC_Msk                             /*!< IO[3:0] Source for Port n */
18816 #define XSPIM_PCR_IOLSRC_0               (0x1UL << XSPIM_PCR_IOLSRC_Pos)                  /*!< 0x00020000 */
18817 #define XSPIM_PCR_IOLSRC_1               (0x2UL << XSPIM_PCR_IOLSRC_Pos)                  /*!< 0x00040000 */
18818 #define XSPIM_PCR_IOHEN_Pos              (24U)
18819 #define XSPIM_PCR_IOHEN_Msk              (0x1UL << XSPIM_PCR_IOHEN_Pos)                   /*!< 0x01000000U */
18820 #define XSPIM_PCR_IOHEN                  XSPIM_PCR_IOHEN_Msk                              /*!< IO[7:4] Enable for Port n */
18821 #define XSPIM_PCR_IOHSRC_Pos             (25U)
18822 #define XSPIM_PCR_IOHSRC_Msk             (0x3UL << XSPIM_PCR_IOHSRC_Pos)                  /*!< 0x06000000U */
18823 #define XSPIM_PCR_IOHSRC                 XSPIM_PCR_IOHSRC_Msk                             /*!< IO[7:4] Source for Port n */
18824 #define XSPIM_PCR_IOHSRC_0               (0x1UL << XSPIM_PCR_IOHSRC_Pos)                  /*!< 0x02000000U */
18825 #define XSPIM_PCR_IOHSRC_1               (0x2UL << XSPIM_PCR_IOHSRC_Pos)                  /*!< 0x04000000U */
18826 
18827 /******************************************************************************/
18828 /*                                                                            */
18829 /*                                  OCTOSPIM                                  */
18830 /*                                                                            */
18831 /******************************************************************************/
18832 /***************  Bit definition for OCTOSPIM_CR register  ********************/
18833 #define OCTOSPIM_CR_MUXEN_Pos               XSPIM_CR_MUXEN_Pos
18834 #define OCTOSPIM_CR_MUXEN_Msk               XSPIM_CR_MUXEN_Msk                            /*!< 0x00000001 */
18835 #define OCTOSPIM_CR_MUXEN                   XSPIM_CR_MUXEN                                /*!< Multiplexed Mode Enable */
18836 #define OCTOSPIM_CR_REQ2ACK_TIME_Pos        XSPIM_CR_REQ2ACK_TIME_Pos
18837 #define OCTOSPIM_CR_REQ2ACK_TIME_Msk        XSPIM_CR_REQ2ACK_TIME_Msk                     /*!< 0x00FF0000 */
18838 #define OCTOSPIM_CR_REQ2ACK_TIME            XSPIM_CR_REQ2ACK_TIME                         /*!< REQ to ACK Time */
18839 
18840 /***************  Bit definition for OCTOSPIM_PCR register  *****************/
18841 #define OCTOSPIM_PCR_CLKEN_Pos              XSPIM_PCR_CLKEN_Pos
18842 #define OCTOSPIM_PCR_CLKEN_Msk              XSPIM_PCR_CLKEN_Msk                           /*!< 0x00000001 */
18843 #define OCTOSPIM_PCR_CLKEN                  XSPIM_PCR_CLKEN                               /*!< CLK/CLKn Enable for Port n */
18844 #define OCTOSPIM_PCR_CLKSRC_Pos             XSPIM_PCR_CLKSRC_Pos
18845 #define OCTOSPIM_PCR_CLKSRC_Msk             XSPIM_PCR_CLKSRC_Msk                          /*!< 0x00000002 */
18846 #define OCTOSPIM_PCR_CLKSRC                 XSPIM_PCR_CLKSRC                              /*!< CLK/CLKn Source for Port n*/
18847 #define OCTOSPIM_PCR_DQSEN_Pos              XSPIM_PCR_DQSEN_Pos
18848 #define OCTOSPIM_PCR_DQSEN_Msk              XSPIM_PCR_DQSEN_Msk                           /*!< 0x00000010 */
18849 #define OCTOSPIM_PCR_DQSEN                  XSPIM_PCR_DQSEN                               /*!< DQS Enable for Port n */
18850 #define OCTOSPIM_PCR_DQSSRC_Pos             XSPIM_PCR_DQSSRC_Pos
18851 #define OCTOSPIM_PCR_DQSSRC_Msk             XSPIM_PCR_DQSSRC_Msk                          /*!< 0x00000020 */
18852 #define OCTOSPIM_PCR_DQSSRC                 XSPIM_PCR_DQSSRC                              /*!< DQS Source for Port n */
18853 #define OCTOSPIM_PCR_NCSEN_Pos              XSPIM_PCR_NCSEN_Pos
18854 #define OCTOSPIM_PCR_NCSEN_Msk              XSPIM_PCR_NCSEN_Msk                           /*!< 0x00000100U */
18855 #define OCTOSPIM_PCR_NCSEN                  XSPIM_PCR_NCSEN                               /*!< nCS Enable for Port n*/
18856 #define OCTOSPIM_PCR_NCSSRC_Pos             XSPIM_PCR_NCSSRC_Pos
18857 #define OCTOSPIM_PCR_NCSSRC_Msk             XSPIM_PCR_NCSSRC_Msk                          /*!< 0x00000200U */
18858 #define OCTOSPIM_PCR_NCSSRC                 XSPIM_PCR_NCSSRC                              /*!< nCS Source for Port n */
18859 #define OCTOSPIM_PCR_IOLEN_Pos              XSPIM_PCR_IOLEN_Pos
18860 #define OCTOSPIM_PCR_IOLEN_Msk              XSPIM_PCR_IOLEN_Msk                           /*!< 0x00010000U */
18861 #define OCTOSPIM_PCR_IOLEN                  XSPIM_PCR_IOLEN                               /*!< IO[3:0] Enable for Port n */
18862 #define OCTOSPIM_PCR_IOLSRC_Pos             XSPIM_PCR_IOLSRC_Pos
18863 #define OCTOSPIM_PCR_IOLSRC_Msk             XSPIM_PCR_IOLSRC_Msk                          /*!< 0x00060000U */
18864 #define OCTOSPIM_PCR_IOLSRC                 XSPIM_PCR_IOLSRC                              /*!< IO[3:0] Source for Port n */
18865 #define OCTOSPIM_PCR_IOLSRC_0               XSPIM_PCR_IOLSRC_0                            /*!< 0x00020000 */
18866 #define OCTOSPIM_PCR_IOLSRC_1               XSPIM_PCR_IOLSRC_1                            /*!< 0x00040000 */
18867 #define OCTOSPIM_PCR_IOHEN_Pos              XSPIM_PCR_IOHEN_Pos
18868 #define OCTOSPIM_PCR_IOHEN_Msk              XSPIM_PCR_IOHEN_Msk                           /*!< 0x01000000U */
18869 #define OCTOSPIM_PCR_IOHEN                  XSPIM_PCR_IOHEN                               /*!< IO[7:4] Enable for Port n */
18870 #define OCTOSPIM_PCR_IOHSRC_Pos             XSPIM_PCR_IOHSRC_Pos
18871 #define OCTOSPIM_PCR_IOHSRC_Msk             XSPIM_PCR_IOHSRC_Msk                          /*!< 0x06000000U */
18872 #define OCTOSPIM_PCR_IOHSRC                 XSPIM_PCR_IOHSRC                              /*!< IO[7:4] Source for Port n */
18873 #define OCTOSPIM_PCR_IOHSRC_0               XSPIM_PCR_IOHSRC_0                            /*!< 0x02000000U */
18874 #define OCTOSPIM_PCR_IOHSRC_1               XSPIM_PCR_IOHSRC_1                            /*!< 0x04000000U */
18875 
18876 /******************************************************************************/
18877 /*                                                                            */
18878 /*                        Delay Block Interface (DLYB)                        */
18879 /*                                                                            */
18880 /******************************************************************************/
18881 /*******************  Bit definition for DLYB_CR register  ********************/
18882 #define DLYB_CR_DEN_Pos                     (0U)
18883 #define DLYB_CR_DEN_Msk                     (0x1UL << DLYB_CR_DEN_Pos)              /*!< 0x00000001 */
18884 #define DLYB_CR_DEN                         DLYB_CR_DEN_Msk                         /*!<Delay Block enable */
18885 #define DLYB_CR_SEN_Pos                     (1U)
18886 #define DLYB_CR_SEN_Msk                     (0x1UL << DLYB_CR_SEN_Pos)              /*!< 0x00000002 */
18887 #define DLYB_CR_SEN                         DLYB_CR_SEN_Msk                         /*!<Sampler length enable */
18888 
18889 /*******************  Bit definition for DLYB_CFGR register  ********************/
18890 #define DLYB_CFGR_SEL_Pos                   (0U)
18891 #define DLYB_CFGR_SEL_Msk                   (0xFUL << DLYB_CFGR_SEL_Pos)            /*!< 0x0000000F */
18892 #define DLYB_CFGR_SEL                       DLYB_CFGR_SEL_Msk                       /*!<Select the phase for the Output clock[3:0] */
18893 #define DLYB_CFGR_SEL_0                     (0x1UL << DLYB_CFGR_SEL_Pos)            /*!< 0x00000001 */
18894 #define DLYB_CFGR_SEL_1                     (0x2UL << DLYB_CFGR_SEL_Pos)            /*!< 0x00000002 */
18895 #define DLYB_CFGR_SEL_2                     (0x3UL << DLYB_CFGR_SEL_Pos)            /*!< 0x00000003 */
18896 #define DLYB_CFGR_SEL_3                     (0x8UL << DLYB_CFGR_SEL_Pos)            /*!< 0x00000008 */
18897 
18898 #define DLYB_CFGR_UNIT_Pos                  (8U)
18899 #define DLYB_CFGR_UNIT_Msk                  (0x7FUL << DLYB_CFGR_UNIT_Pos)          /*!< 0x00007F00 */
18900 #define DLYB_CFGR_UNIT                      DLYB_CFGR_UNIT_Msk                      /*!<Delay Defines the delay of a Unit delay cell[6:0] */
18901 #define DLYB_CFGR_UNIT_0                    (0x01UL << DLYB_CFGR_UNIT_Pos)          /*!< 0x00000100 */
18902 #define DLYB_CFGR_UNIT_1                    (0x02UL << DLYB_CFGR_UNIT_Pos)          /*!< 0x00000200 */
18903 #define DLYB_CFGR_UNIT_2                    (0x04UL << DLYB_CFGR_UNIT_Pos)          /*!< 0x00000400 */
18904 #define DLYB_CFGR_UNIT_3                    (0x08UL << DLYB_CFGR_UNIT_Pos)          /*!< 0x00000800 */
18905 #define DLYB_CFGR_UNIT_4                    (0x10UL << DLYB_CFGR_UNIT_Pos)          /*!< 0x00001000 */
18906 #define DLYB_CFGR_UNIT_5                    (0x20UL << DLYB_CFGR_UNIT_Pos)          /*!< 0x00002000 */
18907 #define DLYB_CFGR_UNIT_6                    (0x40UL << DLYB_CFGR_UNIT_Pos)          /*!< 0x00004000 */
18908 
18909 #define DLYB_CFGR_LNG_Pos                   (16U)
18910 #define DLYB_CFGR_LNG_Msk                   (0xFFFUL << DLYB_CFGR_LNG_Pos)          /*!< 0x0FFF0000 */
18911 #define DLYB_CFGR_LNG                       DLYB_CFGR_LNG_Msk                       /*!<Delay line length value[11:0] */
18912 #define DLYB_CFGR_LNG_0                     (0x001UL << DLYB_CFGR_LNG_Pos)          /*!< 0x00010000 */
18913 #define DLYB_CFGR_LNG_1                     (0x002UL << DLYB_CFGR_LNG_Pos)          /*!< 0x00020000 */
18914 #define DLYB_CFGR_LNG_2                     (0x004UL << DLYB_CFGR_LNG_Pos)          /*!< 0x00040000 */
18915 #define DLYB_CFGR_LNG_3                     (0x008UL << DLYB_CFGR_LNG_Pos)          /*!< 0x00080000 */
18916 #define DLYB_CFGR_LNG_4                     (0x010UL << DLYB_CFGR_LNG_Pos)          /*!< 0x00100000 */
18917 #define DLYB_CFGR_LNG_5                     (0x020UL << DLYB_CFGR_LNG_Pos)          /*!< 0x00200000 */
18918 #define DLYB_CFGR_LNG_6                     (0x040UL << DLYB_CFGR_LNG_Pos)          /*!< 0x00400000 */
18919 #define DLYB_CFGR_LNG_7                     (0x080UL << DLYB_CFGR_LNG_Pos)          /*!< 0x00800000 */
18920 #define DLYB_CFGR_LNG_8                     (0x100UL << DLYB_CFGR_LNG_Pos)          /*!< 0x01000000 */
18921 #define DLYB_CFGR_LNG_9                     (0x200UL << DLYB_CFGR_LNG_Pos)          /*!< 0x02000000 */
18922 #define DLYB_CFGR_LNG_10                    (0x400UL << DLYB_CFGR_LNG_Pos)          /*!< 0x04000000 */
18923 #define DLYB_CFGR_LNG_11                    (0x800UL << DLYB_CFGR_LNG_Pos)          /*!< 0x08000000 */
18924 
18925 #define DLYB_CFGR_LNGF_Pos                  (31U)
18926 #define DLYB_CFGR_LNGF_Msk                  (0x1UL << DLYB_CFGR_LNGF_Pos)            /*!< 0x80000000 */
18927 #define DLYB_CFGR_LNGF                      DLYB_CFGR_LNGF_Msk                       /*!<Length valid flag */
18928 
18929 /******************************************************************************/
18930 /*                                                                            */
18931 /*                             Power Control                                  */
18932 /*                                                                            */
18933 /******************************************************************************/
18934 /********************  Bit definition for PWR_CR1 register  *******************/
18935 #define PWR_CR1_LPMS_Pos                    (0U)
18936 #define PWR_CR1_LPMS_Msk                    (0x7UL << PWR_CR1_LPMS_Pos)             /*!< 0x00000007 */
18937 #define PWR_CR1_LPMS                        PWR_CR1_LPMS_Msk                        /*!< LPMS[2:0] Low-power mode selection field     */
18938 #define PWR_CR1_LPMS_0                      (0x1UL << PWR_CR1_LPMS_Pos)             /*!< 0x00000001 */
18939 #define PWR_CR1_LPMS_1                      (0x2UL << PWR_CR1_LPMS_Pos)             /*!< 0x00000002 */
18940 #define PWR_CR1_LPMS_2                      (0x4UL << PWR_CR1_LPMS_Pos)             /*!< 0x00000004 */
18941 #define PWR_CR1_RRSB1_Pos                   (5U)
18942 #define PWR_CR1_RRSB1_Msk                   (0x1UL << PWR_CR1_RRSB1_Pos)            /*!< 0x00000020 */
18943 #define PWR_CR1_RRSB1                       PWR_CR1_RRSB1_Msk                       /*!< SRAM2 page 2 Retention in Standby            */
18944 #define PWR_CR1_RRSB2_Pos                   (6U)
18945 #define PWR_CR1_RRSB2_Msk                   (0x1UL << PWR_CR1_RRSB2_Pos)            /*!< 0x00000040 */
18946 #define PWR_CR1_RRSB2                       PWR_CR1_RRSB2_Msk                       /*!< SRAM2 page 1 Retention in Standby            */
18947 #define PWR_CR1_ULPMEN_Pos                  (7U)
18948 #define PWR_CR1_ULPMEN_Msk                  (0x1UL << PWR_CR1_ULPMEN_Pos)           /*!< 0x00000080 */
18949 #define PWR_CR1_ULPMEN                      PWR_CR1_ULPMEN_Msk                      /*!< BOR ultra-low power mode in Standby/Shutdown */
18950 #define PWR_CR1_SRAM1PD_Pos                 (8U)
18951 #define PWR_CR1_SRAM1PD_Msk                 (0x1UL << PWR_CR1_SRAM1PD_Pos)          /*!< 0x00000100 */
18952 #define PWR_CR1_SRAM1PD                     PWR_CR1_SRAM1PD_Msk                     /*!< SRAM1 power-down in Run mode                 */
18953 #define PWR_CR1_SRAM2PD_Pos                 (9U)
18954 #define PWR_CR1_SRAM2PD_Msk                 (0x1UL << PWR_CR1_SRAM2PD_Pos)          /*!< 0x00000200 */
18955 #define PWR_CR1_SRAM2PD                     PWR_CR1_SRAM2PD_Msk                     /*!< SRAM2 power-down in Run mode                 */
18956 #define PWR_CR1_SRAM3PD_Pos                 (10U)
18957 #define PWR_CR1_SRAM3PD_Msk                 (0x1UL << PWR_CR1_SRAM3PD_Pos)          /*!< 0x00000400 */
18958 #define PWR_CR1_SRAM3PD                     PWR_CR1_SRAM3PD_Msk                     /*!< SRAM3 power-down in Run mode                 */
18959 #define PWR_CR1_SRAM4PD_Pos                 (11U)
18960 #define PWR_CR1_SRAM4PD_Msk                 (0x1UL << PWR_CR1_SRAM4PD_Pos)          /*!< 0x00000800 */
18961 #define PWR_CR1_SRAM4PD                     PWR_CR1_SRAM4PD_Msk                     /*!< SRAM4 power-down in Run mode                 */
18962 #define PWR_CR1_SRAM5PD_Pos                 (12U)
18963 #define PWR_CR1_SRAM5PD_Msk                 (0x1UL << PWR_CR1_SRAM5PD_Pos)           /*!< 0x0001000 */
18964 #define PWR_CR1_SRAM5PD                     PWR_CR1_SRAM5PD_Msk                      /*!< SRAM5 power down                            */
18965 #define PWR_CR1_SRAM6PD_Pos                 (13U)
18966 #define PWR_CR1_SRAM6PD_Msk                 (0x1UL << PWR_CR1_SRAM6PD_Pos)           /*!< 0x0002000 */
18967 #define PWR_CR1_SRAM6PD                     PWR_CR1_SRAM6PD_Msk                      /*!< SRAM6 power down                            */
18968 #define PWR_CR1_FORCE_USBPWR_Pos            (15U)
18969 #define PWR_CR1_FORCE_USBPWR_Msk            (0x1UL << PWR_CR1_FORCE_USBPWR_Pos)      /*!< 0x0008000 */
18970 #define PWR_CR1_FORCE_USBPWR                PWR_CR1_FORCE_USBPWR_Msk                 /*!< Force USB PWR                               */
18971 
18972 /********************  Bit definition for PWR_CR2 register  *******************/
18973 #define PWR_CR2_SRAM1PDS1_Pos               (0U)
18974 #define PWR_CR2_SRAM1PDS1_Msk               (0x1UL << PWR_CR2_SRAM1PDS1_Pos)        /*!< 0x00000001 */
18975 #define PWR_CR2_SRAM1PDS1                   PWR_CR2_SRAM1PDS1_Msk                   /*!< SRAM1 page 1 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3)           */
18976 #define PWR_CR2_SRAM1PDS2_Pos               (1U)
18977 #define PWR_CR2_SRAM1PDS2_Msk               (0x1UL << PWR_CR2_SRAM1PDS2_Pos)        /*!< 0x00000002 */
18978 #define PWR_CR2_SRAM1PDS2                   PWR_CR2_SRAM1PDS2_Msk                   /*!< SRAM1 page 2 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3)           */
18979 #define PWR_CR2_SRAM1PDS3_Pos               (2U)
18980 #define PWR_CR2_SRAM1PDS3_Msk               (0x1UL << PWR_CR2_SRAM1PDS3_Pos)        /*!< 0x00000004 */
18981 #define PWR_CR2_SRAM1PDS3                   PWR_CR2_SRAM1PDS3_Msk                   /*!< SRAM1 page 3 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3)           */
18982 #define PWR_CR2_SRAM2PDS1_Pos               (4U)
18983 #define PWR_CR2_SRAM2PDS1_Msk               (0x1UL << PWR_CR2_SRAM2PDS1_Pos)        /*!< 0x00000010 */
18984 #define PWR_CR2_SRAM2PDS1                   PWR_CR2_SRAM2PDS1_Msk                   /*!< SRAM2 page 1 (8 KB) power-down in Stop modes (Stop 0, 1, 2, 3)            */
18985 #define PWR_CR2_SRAM2PDS2_Pos               (5U)
18986 #define PWR_CR2_SRAM2PDS2_Msk               (0x1UL << PWR_CR2_SRAM2PDS2_Pos)        /*!< 0x00000020 */
18987 #define PWR_CR2_SRAM2PDS2                   PWR_CR2_SRAM2PDS2_Msk                   /*!< SRAM2 page 2 (56 KB) power-down in Stop modes (Stop 0, 1, 2, 3)           */
18988 #define PWR_CR2_SRAM4PDS_Pos                (6U)
18989 #define PWR_CR2_SRAM4PDS_Msk                (0x1UL << PWR_CR2_SRAM4PDS_Pos)         /*!< 0x00000040 */
18990 #define PWR_CR2_SRAM4PDS                    PWR_CR2_SRAM4PDS_Msk                    /*!< SRAM4 power-down in Stop modes (Stop 0, 1, 2, 3)                          */
18991 #define PWR_CR2_DC2RAMPDS_Pos               (7U)
18992 #define PWR_CR2_DC2RAMPDS_Msk               (0x1UL << PWR_CR2_DC2RAMPDS_Pos)        /*!< 0x00000080 */
18993 #define PWR_CR2_DC2RAMPDS                   PWR_CR2_DC2RAMPDS_Msk                   /*!< DCACHE2 SRAM power-down in Stop modes (Stop 0, 1, 2, 3)                   */
18994 #define PWR_CR2_ICRAMPDS_Pos                (8U)
18995 #define PWR_CR2_ICRAMPDS_Msk                (0x1UL << PWR_CR2_ICRAMPDS_Pos)         /*!< 0x00000100 */
18996 #define PWR_CR2_ICRAMPDS                    PWR_CR2_ICRAMPDS_Msk                    /*!< ICACHE SRAM power-down in Stop modes (Stop 0, 1, 2, 3)                    */
18997 #define PWR_CR2_DC1RAMPDS_Pos               (9U)
18998 #define PWR_CR2_DC1RAMPDS_Msk               (0x1UL << PWR_CR2_DC1RAMPDS_Pos)        /*!< 0x00000200 */
18999 #define PWR_CR2_DC1RAMPDS                   PWR_CR2_DC1RAMPDS_Msk                   /*!< DCACHE1 SRAM power-down in Stop modes (Stop 0, 1, 2, 3)                   */
19000 #define PWR_CR2_DMA2DRAMPDS_Pos             (10U)
19001 #define PWR_CR2_DMA2DRAMPDS_Msk             (0x1UL << PWR_CR2_DMA2DRAMPDS_Pos)      /*!< 0x00000400 */
19002 #define PWR_CR2_DMA2DRAMPDS                 PWR_CR2_DMA2DRAMPDS_Msk                 /*!< DMA2D SRAM power-down in Stop modes (Stop 0, 1, 2, 3)                     */
19003 #define PWR_CR2_PRAMPDS_Pos                 (11U)
19004 #define PWR_CR2_PRAMPDS_Msk                 (0x1UL << PWR_CR2_PRAMPDS_Pos)          /*!< 0x00000800 */
19005 #define PWR_CR2_PRAMPDS                     PWR_CR2_PRAMPDS_Msk                     /*!< FDCAN and USB peripherals SRAM power-down in Stop modes (Stop 0, 1, 2, 3) */
19006 #define PWR_CR2_SRAM4FWU_Pos                (13U)
19007 #define PWR_CR2_SRAM4FWU_Msk                (0x1UL << PWR_CR2_SRAM4FWU_Pos)         /*!< 0x00002000 */
19008 #define PWR_CR2_SRAM4FWU                    PWR_CR2_SRAM4FWU_Msk                    /*!< SRAM4 fast wakeup from Stop modes (Stop 0, 1, 2)                          */
19009 #define PWR_CR2_FLASHFWU_Pos                (14U)
19010 #define PWR_CR2_FLASHFWU_Msk                (0x1UL << PWR_CR2_FLASHFWU_Pos)         /*!< 0x00004000 */
19011 #define PWR_CR2_FLASHFWU                    PWR_CR2_FLASHFWU_Msk                    /*!< Flash memory fast wakeup from Stop modes (Stop 0, 1)                      */
19012 #define PWR_CR2_SRAM3PDS1_Pos               (16U)
19013 #define PWR_CR2_SRAM3PDS1_Msk               (0x1UL << PWR_CR2_SRAM3PDS1_Pos)        /*!< 0x00010000 */
19014 #define PWR_CR2_SRAM3PDS1                   PWR_CR2_SRAM3PDS1_Msk                   /*!< SRAM3 page 1 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3)           */
19015 #define PWR_CR2_SRAM3PDS2_Pos               (17U)
19016 #define PWR_CR2_SRAM3PDS2_Msk               (0x1UL << PWR_CR2_SRAM3PDS2_Pos)        /*!< 0x00020000 */
19017 #define PWR_CR2_SRAM3PDS2                   PWR_CR2_SRAM3PDS2_Msk                   /*!< SRAM3 page 2 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3)           */
19018 #define PWR_CR2_SRAM3PDS3_Pos               (18U)
19019 #define PWR_CR2_SRAM3PDS3_Msk               (0x1UL << PWR_CR2_SRAM3PDS3_Pos)        /*!< 0x00040000 */
19020 #define PWR_CR2_SRAM3PDS3                   PWR_CR2_SRAM3PDS3_Msk                   /*!< SRAM3 page 3 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3)           */
19021 #define PWR_CR2_SRAM3PDS4_Pos               (19U)
19022 #define PWR_CR2_SRAM3PDS4_Msk               (0x1UL << PWR_CR2_SRAM3PDS4_Pos)        /*!< 0x00080000 */
19023 #define PWR_CR2_SRAM3PDS4                   PWR_CR2_SRAM3PDS4_Msk                   /*!< SRAM3 page 4 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3)           */
19024 #define PWR_CR2_SRAM3PDS5_Pos               (20U)
19025 #define PWR_CR2_SRAM3PDS5_Msk               (0x1UL << PWR_CR2_SRAM3PDS5_Pos)        /*!< 0x00100000 */
19026 #define PWR_CR2_SRAM3PDS5                   PWR_CR2_SRAM3PDS5_Msk                   /*!< SRAM3 page 5 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3)           */
19027 #define PWR_CR2_SRAM3PDS6_Pos               (21U)
19028 #define PWR_CR2_SRAM3PDS6_Msk               (0x1UL << PWR_CR2_SRAM3PDS6_Pos)        /*!< 0x00200000 */
19029 #define PWR_CR2_SRAM3PDS6                   PWR_CR2_SRAM3PDS6_Msk                   /*!< SRAM3 page 6 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3)           */
19030 #define PWR_CR2_SRAM3PDS7_Pos               (22U)
19031 #define PWR_CR2_SRAM3PDS7_Msk               (0x1UL << PWR_CR2_SRAM3PDS7_Pos)        /*!< 0x00400000 */
19032 #define PWR_CR2_SRAM3PDS7                   PWR_CR2_SRAM3PDS7_Msk                   /*!< SRAM3 page 7 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3)           */
19033 #define PWR_CR2_SRAM3PDS8_Pos               (23U)
19034 #define PWR_CR2_SRAM3PDS8_Msk               (0x1UL << PWR_CR2_SRAM3PDS8_Pos)        /*!< 0x00800000 */
19035 #define PWR_CR2_SRAM3PDS8                   PWR_CR2_SRAM3PDS8_Msk                   /*!< SRAM3 page 8 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3)           */
19036 #define PWR_CR2_GPRAMPDS_Pos                (24U)
19037 #define PWR_CR2_GPRAMPDS_Msk                (0x1UL << PWR_CR2_GPRAMPDS_Pos)         /*!< 0x01000000 */
19038 #define PWR_CR2_GPRAMPDS                    PWR_CR2_GPRAMPDS_Msk                    /*!< Graphic peripherals (LTDC, GFXMMU) SRAM power-down in Stop modes (Stop 0, 1, 2, 3) */
19039 #define PWR_CR2_DSIRAMPDS_Pos               (25U)
19040 #define PWR_CR2_DSIRAMPDS_Msk               (0x1UL << PWR_CR2_DSIRAMPDS_Pos)        /*!< 0x02000000 */
19041 #define PWR_CR2_DSIRAMPDS                   PWR_CR2_DSIRAMPDS_Msk                   /*!< DSI SRAM power-down in Stop modes (Stop 0, 1)                                      */
19042 #define PWR_CR2_JPEGRAMPDS_Pos              (26U)
19043 #define PWR_CR2_JPEGRAMPDS_Msk              (0x1UL << PWR_CR2_JPEGRAMPDS_Pos)       /*!< 0x04000000 */
19044 #define PWR_CR2_JPEGRAMPDS                  PWR_CR2_JPEGRAMPDS_Msk                  /*!< JPEG SRAM power-down in Stop modes (Stop 0, 1)                             */
19045 #define PWR_CR2_SRDRUN_Pos                  (31U)
19046 #define PWR_CR2_SRDRUN_Msk                  (0x1UL << PWR_CR2_SRDRUN_Pos)           /*!< 0x80000000 */
19047 #define PWR_CR2_SRDRUN                      PWR_CR2_SRDRUN_Msk                      /*!< SmartRun domain in Run mode */
19048 
19049 /********************  Bit definition for PWR_CR3 register  *******************/
19050 #define PWR_CR3_REGSEL_Pos                  (1U)
19051 #define PWR_CR3_REGSEL_Msk                  (0x1UL << PWR_CR3_REGSEL_Pos)           /*!< 0x00000002 */
19052 #define PWR_CR3_REGSEL                      PWR_CR3_REGSEL_Msk                      /*!< Regulator selection */
19053 #define PWR_CR3_FSTEN_Pos                   (2U)
19054 #define PWR_CR3_FSTEN_Msk                   (0x1UL << PWR_CR3_FSTEN_Pos)            /*!< 0x00000004 */
19055 #define PWR_CR3_FSTEN                       PWR_CR3_FSTEN_Msk                       /*!< Fast soft start     */
19056 
19057 /*******************  Bit definition for PWR_VOSR register  *******************/
19058 #define PWR_VOSR_USBBOOSTRDY_Pos            (13U)
19059 #define PWR_VOSR_USBBOOSTRDY_Msk            (0x1UL << PWR_VOSR_USBBOOSTRDY_Pos)     /*!< 0x00002000 */
19060 #define PWR_VOSR_USBBOOSTRDY                PWR_VOSR_USBBOOSTRDY_Msk                /*!< USB EPOD booster ready                               */
19061 #define PWR_VOSR_BOOSTRDY_Pos               (14U)
19062 #define PWR_VOSR_BOOSTRDY_Msk               (0x1UL << PWR_VOSR_BOOSTRDY_Pos)        /*!< 0x00004000 */
19063 #define PWR_VOSR_BOOSTRDY                   PWR_VOSR_BOOSTRDY_Msk                   /*!< EPOD booster ready                                   */
19064 #define PWR_VOSR_VOSRDY_Pos                 (15U)
19065 #define PWR_VOSR_VOSRDY_Msk                 (0x1UL << PWR_VOSR_VOSRDY_Pos)          /*!< 0x00008000 */
19066 #define PWR_VOSR_VOSRDY                     PWR_VOSR_VOSRDY_Msk                     /*!< Ready bit for VCORE voltage scaling output selection */
19067 #define PWR_VOSR_VOS_Pos                    (16U)
19068 #define PWR_VOSR_VOS_Msk                    (0x3UL << PWR_VOSR_VOS_Pos)             /*!< 0x00030000 */
19069 #define PWR_VOSR_VOS                        PWR_VOSR_VOS_Msk                        /*!< VOS[1:0] Voltage scaling range selection field       */
19070 #define PWR_VOSR_VOS_0                      (0x1UL << PWR_VOSR_VOS_Pos)             /*!< 0x00010000 */
19071 #define PWR_VOSR_VOS_1                      (0x2UL << PWR_VOSR_VOS_Pos)             /*!< 0x00020000 */
19072 #define PWR_VOSR_BOOSTEN_Pos                (18U)
19073 #define PWR_VOSR_BOOSTEN_Msk                (0x1UL << PWR_VOSR_BOOSTEN_Pos)         /*!< 0x00040000 */
19074 #define PWR_VOSR_BOOSTEN                    PWR_VOSR_BOOSTEN_Msk                    /*!< EPOD booster enable                                  */
19075 #define PWR_VOSR_USBPWREN_Pos               (19U)
19076 #define PWR_VOSR_USBPWREN_Msk               (0x1UL << PWR_VOSR_USBPWREN_Pos)       /*!< 0x00080000 */
19077 #define PWR_VOSR_USBPWREN                   PWR_VOSR_USBPWREN_Msk                  /*!< USB Power enable                                     */
19078 #define PWR_VOSR_USBBOOSTEN_Pos             (20U)
19079 #define PWR_VOSR_USBBOOSTEN_Msk             (0x1UL << PWR_VOSR_USBBOOSTEN_Pos)     /*!< 0x00100000 */
19080 #define PWR_VOSR_USBBOOSTEN                 PWR_VOSR_USBBOOSTEN_Msk                /*!< USB EPOD booster enable                              */
19081 #define PWR_VOSR_VDD11USBDIS_Pos            (21U)
19082 #define PWR_VOSR_VDD11USBDIS_Msk            (0x1UL << PWR_VOSR_VDD11USBDIS_Pos)    /*!< 0x00200000 */
19083 #define PWR_VOSR_VDD11USBDIS                PWR_VOSR_VDD11USBDIS_Msk               /*!< OTG_HS VDD11USB disable                              */
19084 
19085 /*******************  Bit definition for PWR_SVMCR register  ******************/
19086 #define PWR_SVMCR_PVDE_Pos                  (4U)
19087 #define PWR_SVMCR_PVDE_Msk                  (0x1UL << PWR_SVMCR_PVDE_Pos)           /*!< 0x00000010 */
19088 #define PWR_SVMCR_PVDE                      PWR_SVMCR_PVDE_Msk                      /*!< Programmable voltage detector enable                            */
19089 #define PWR_SVMCR_PVDLS_Pos                 (5U)
19090 #define PWR_SVMCR_PVDLS_Msk                 (0x7UL << PWR_SVMCR_PVDLS_Pos)          /*!< 0x000000E0 */
19091 #define PWR_SVMCR_PVDLS                     PWR_SVMCR_PVDLS_Msk                     /*!< PVDLS[2:0] Programmable voltage detector level selection field  */
19092 #define PWR_SVMCR_PVDLS_0                   (0x1UL << PWR_SVMCR_PVDLS_Pos)          /*!< 0x00000020 */
19093 #define PWR_SVMCR_PVDLS_1                   (0x2UL << PWR_SVMCR_PVDLS_Pos)          /*!< 0x00000040 */
19094 #define PWR_SVMCR_PVDLS_2                   (0x4UL << PWR_SVMCR_PVDLS_Pos)          /*!< 0x00000080 */
19095 #define PWR_SVMCR_UVMEN_Pos                 (24U)
19096 #define PWR_SVMCR_UVMEN_Msk                 (0x1UL << PWR_SVMCR_UVMEN_Pos)          /*!< 0x01000000 */
19097 #define PWR_SVMCR_UVMEN                     PWR_SVMCR_UVMEN_Msk                     /*!< VDDUSB Independent USB supply voltage monitor enable            */
19098 #define PWR_SVMCR_IO2VMEN_Pos               (25U)
19099 #define PWR_SVMCR_IO2VMEN_Msk               (0x1UL << PWR_SVMCR_IO2VMEN_Pos)        /*!< 0x02000000 */
19100 #define PWR_SVMCR_IO2VMEN                   PWR_SVMCR_IO2VMEN_Msk                   /*!< VDDIO2 Independent I/Os voltage monitor enable                  */
19101 #define PWR_SVMCR_AVM1EN_Pos                (26U)
19102 #define PWR_SVMCR_AVM1EN_Msk                (0x1UL << PWR_SVMCR_AVM1EN_Pos)         /*!< 0x04000000 */
19103 #define PWR_SVMCR_AVM1EN                    PWR_SVMCR_AVM1EN_Msk                    /*!< VDDA Independent analog supply voltage monitor 1 enable         */
19104 #define PWR_SVMCR_AVM2EN_Pos                (27U)
19105 #define PWR_SVMCR_AVM2EN_Msk                (0x1UL << PWR_SVMCR_AVM2EN_Pos)         /*!< 0x08000000 */
19106 #define PWR_SVMCR_AVM2EN                    PWR_SVMCR_AVM2EN_Msk                    /*!< VDDA Independent analog supply voltage monitor 2 enable         */
19107 #define PWR_SVMCR_USV_Pos                   (28U)
19108 #define PWR_SVMCR_USV_Msk                   (0x1UL << PWR_SVMCR_USV_Pos)            /*!< 0x10000000 */
19109 #define PWR_SVMCR_USV                       PWR_SVMCR_USV_Msk                       /*!< VDDUSB Independent USB supply valid                             */
19110 #define PWR_SVMCR_IO2SV_Pos                 (29U)
19111 #define PWR_SVMCR_IO2SV_Msk                 (0x1UL << PWR_SVMCR_IO2SV_Pos)          /*!< 0x20000000 */
19112 #define PWR_SVMCR_IO2SV                     PWR_SVMCR_IO2SV_Msk                     /*!< VDDIO2 Independent I/Os supply valid                            */
19113 #define PWR_SVMCR_ASV_Pos                   (30U)
19114 #define PWR_SVMCR_ASV_Msk                   (0x1UL << PWR_SVMCR_ASV_Pos)            /*!< 0x40000000 */
19115 #define PWR_SVMCR_ASV                       PWR_SVMCR_ASV_Msk                       /*!< VDDA Independent analog supply valid                            */
19116 
19117 /*******************  Bit definition for PWR_WUCR1 register  ******************/
19118 #define PWR_WUCR1_WUPEN1_Pos                (0U)
19119 #define PWR_WUCR1_WUPEN1_Msk                (0x1UL << PWR_WUCR1_WUPEN1_Pos)         /*!< 0x00000001 */
19120 #define PWR_WUCR1_WUPEN1                    PWR_WUCR1_WUPEN1_Msk                    /*!< Wakeup pin WKUP1 enable */
19121 #define PWR_WUCR1_WUPEN2_Pos                (1U)
19122 #define PWR_WUCR1_WUPEN2_Msk                (0x1UL << PWR_WUCR1_WUPEN2_Pos)         /*!< 0x00000002 */
19123 #define PWR_WUCR1_WUPEN2                    PWR_WUCR1_WUPEN2_Msk                    /*!< Wakeup pin WKUP2 enable */
19124 #define PWR_WUCR1_WUPEN3_Pos                (2U)
19125 #define PWR_WUCR1_WUPEN3_Msk                (0x1UL << PWR_WUCR1_WUPEN3_Pos)         /*!< 0x00000004 */
19126 #define PWR_WUCR1_WUPEN3                    PWR_WUCR1_WUPEN3_Msk                    /*!< Wakeup pin WKUP3 enable */
19127 #define PWR_WUCR1_WUPEN4_Pos                (3U)
19128 #define PWR_WUCR1_WUPEN4_Msk                (0x1UL << PWR_WUCR1_WUPEN4_Pos)         /*!< 0x00000008 */
19129 #define PWR_WUCR1_WUPEN4                    PWR_WUCR1_WUPEN4_Msk                    /*!< Wakeup pin WKUP4 enable */
19130 #define PWR_WUCR1_WUPEN5_Pos                (4U)
19131 #define PWR_WUCR1_WUPEN5_Msk                (0x1UL << PWR_WUCR1_WUPEN5_Pos)         /*!< 0x00000010 */
19132 #define PWR_WUCR1_WUPEN5                    PWR_WUCR1_WUPEN5_Msk                    /*!< Wakeup pin WKUP5 enable */
19133 #define PWR_WUCR1_WUPEN6_Pos                (5U)
19134 #define PWR_WUCR1_WUPEN6_Msk                (0x1UL << PWR_WUCR1_WUPEN6_Pos)         /*!< 0x00000020 */
19135 #define PWR_WUCR1_WUPEN6                    PWR_WUCR1_WUPEN6_Msk                    /*!< Wakeup pin WKUP6 enable */
19136 #define PWR_WUCR1_WUPEN7_Pos                (6U)
19137 #define PWR_WUCR1_WUPEN7_Msk                (0x1UL << PWR_WUCR1_WUPEN7_Pos)         /*!< 0x00000040 */
19138 #define PWR_WUCR1_WUPEN7                    PWR_WUCR1_WUPEN7_Msk                    /*!< Wakeup pin WKUP7 enable */
19139 #define PWR_WUCR1_WUPEN8_Pos                (7U)
19140 #define PWR_WUCR1_WUPEN8_Msk                (0x1UL << PWR_WUCR1_WUPEN8_Pos)         /*!< 0x00000080 */
19141 #define PWR_WUCR1_WUPEN8                    PWR_WUCR1_WUPEN8_Msk                    /*!< Wakeup pin WKUP8 enable */
19142 
19143 /*******************  Bit definition for PWR_WUCR2 register  ******************/
19144 #define PWR_WUCR2_WUPP1_Pos                 (0U)
19145 #define PWR_WUCR2_WUPP1_Msk                 (0x1UL << PWR_WUCR2_WUPP1_Pos)          /*!< 0x00000001 */
19146 #define PWR_WUCR2_WUPP1                     PWR_WUCR2_WUPP1_Msk                     /*!< Wakeup pin WKUP1 polarity */
19147 #define PWR_WUCR2_WUPP2_Pos                 (1U)
19148 #define PWR_WUCR2_WUPP2_Msk                 (0x1UL << PWR_WUCR2_WUPP2_Pos)          /*!< 0x00000002 */
19149 #define PWR_WUCR2_WUPP2                     PWR_WUCR2_WUPP2_Msk                     /*!< Wakeup pin WKUP2 polarity */
19150 #define PWR_WUCR2_WUPP3_Pos                 (2U)
19151 #define PWR_WUCR2_WUPP3_Msk                 (0x1UL << PWR_WUCR2_WUPP3_Pos)          /*!< 0x00000004 */
19152 #define PWR_WUCR2_WUPP3                     PWR_WUCR2_WUPP3_Msk                     /*!< Wakeup pin WKUP3 polarity */
19153 #define PWR_WUCR2_WUPP4_Pos                 (3U)
19154 #define PWR_WUCR2_WUPP4_Msk                 (0x1UL << PWR_WUCR2_WUPP4_Pos)          /*!< 0x00000008 */
19155 #define PWR_WUCR2_WUPP4                     PWR_WUCR2_WUPP4_Msk                     /*!< Wakeup pin WKUP4 polarity */
19156 #define PWR_WUCR2_WUPP5_Pos                 (4U)
19157 #define PWR_WUCR2_WUPP5_Msk                 (0x1UL << PWR_WUCR2_WUPP5_Pos)          /*!< 0x00000010 */
19158 #define PWR_WUCR2_WUPP5                     PWR_WUCR2_WUPP5_Msk                     /*!< Wakeup pin WKUP5 polarity */
19159 #define PWR_WUCR2_WUPP6_Pos                 (5U)
19160 #define PWR_WUCR2_WUPP6_Msk                 (0x1UL << PWR_WUCR2_WUPP6_Pos)          /*!< 0x00000020 */
19161 #define PWR_WUCR2_WUPP6                     PWR_WUCR2_WUPP6_Msk                     /*!< Wakeup pin WKUP6 polarity */
19162 #define PWR_WUCR2_WUPP7_Pos                 (6U)
19163 #define PWR_WUCR2_WUPP7_Msk                 (0x1UL << PWR_WUCR2_WUPP7_Pos)          /*!< 0x00000040 */
19164 #define PWR_WUCR2_WUPP7                     PWR_WUCR2_WUPP7_Msk                     /*!< Wakeup pin WKUP7 polarity */
19165 #define PWR_WUCR2_WUPP8_Pos                 (7U)
19166 #define PWR_WUCR2_WUPP8_Msk                 (0x1UL << PWR_WUCR2_WUPP8_Pos)          /*!< 0x00000080 */
19167 #define PWR_WUCR2_WUPP8                     PWR_WUCR2_WUPP8_Msk                     /*!< Wakeup pin WKUP8 polarity */
19168 
19169 /*******************  Bit definition for PWR_WUCR3 register  ******************/
19170 #define PWR_WUCR3_WUSEL1_Pos                (0U)
19171 #define PWR_WUCR3_WUSEL1_Msk                (0x3UL << PWR_WUCR3_WUSEL1_Pos)         /*!< 0x00000003 */
19172 #define PWR_WUCR3_WUSEL1                    PWR_WUCR3_WUSEL1_Msk                    /*!< Wakeup pin WKUP1 selection field */
19173 #define PWR_WUCR3_WUSEL1_0                  (0x1UL << PWR_WUCR3_WUSEL1_Pos)         /*!< 0x00000001 */
19174 #define PWR_WUCR3_WUSEL1_1                  (0x2UL << PWR_WUCR3_WUSEL1_Pos)         /*!< 0x00000002 */
19175 #define PWR_WUCR3_WUSEL2_Pos                (2U)
19176 #define PWR_WUCR3_WUSEL2_Msk                (0x3UL << PWR_WUCR3_WUSEL2_Pos)         /*!< 0x0000000C */
19177 #define PWR_WUCR3_WUSEL2                    PWR_WUCR3_WUSEL2_Msk                    /*!< Wakeup pin WKUP2 selection field */
19178 #define PWR_WUCR3_WUSEL2_0                  (0x1UL << PWR_WUCR3_WUSEL2_Pos)         /*!< 0x00000004 */
19179 #define PWR_WUCR3_WUSEL2_1                  (0x2UL << PWR_WUCR3_WUSEL2_Pos)         /*!< 0x00000008 */
19180 #define PWR_WUCR3_WUSEL3_Pos                (4U)
19181 #define PWR_WUCR3_WUSEL3_Msk                (0x3UL << PWR_WUCR3_WUSEL3_Pos)         /*!< 0x00000030 */
19182 #define PWR_WUCR3_WUSEL3                    PWR_WUCR3_WUSEL3_Msk                    /*!< Wakeup pin WKUP3 selection field */
19183 #define PWR_WUCR3_WUSEL3_0                  (0x1UL << PWR_WUCR3_WUSEL3_Pos)         /*!< 0x00000010 */
19184 #define PWR_WUCR3_WUSEL3_1                  (0x2UL << PWR_WUCR3_WUSEL3_Pos)         /*!< 0x00000020 */
19185 #define PWR_WUCR3_WUSEL4_Pos                (6U)
19186 #define PWR_WUCR3_WUSEL4_Msk                (0x3UL << PWR_WUCR3_WUSEL4_Pos)         /*!< 0x000000C0 */
19187 #define PWR_WUCR3_WUSEL4                    PWR_WUCR3_WUSEL4_Msk                    /*!< Wakeup pin WKUP4 selection field */
19188 #define PWR_WUCR3_WUSEL4_0                  (0x1UL << PWR_WUCR3_WUSEL4_Pos)         /*!< 0x00000040 */
19189 #define PWR_WUCR3_WUSEL4_1                  (0x2UL << PWR_WUCR3_WUSEL4_Pos)         /*!< 0x00000080 */
19190 #define PWR_WUCR3_WUSEL5_Pos                (8U)
19191 #define PWR_WUCR3_WUSEL5_Msk                (0x3UL << PWR_WUCR3_WUSEL5_Pos)         /*!< 0x00000300 */
19192 #define PWR_WUCR3_WUSEL5                    PWR_WUCR3_WUSEL5_Msk                    /*!< Wakeup pin WKUP5 selection field */
19193 #define PWR_WUCR3_WUSEL5_0                  (0x1UL << PWR_WUCR3_WUSEL5_Pos)         /*!< 0x00000100 */
19194 #define PWR_WUCR3_WUSEL5_1                  (0x2UL << PWR_WUCR3_WUSEL5_Pos)         /*!< 0x00000200 */
19195 #define PWR_WUCR3_WUSEL6_Pos                (10U)
19196 #define PWR_WUCR3_WUSEL6_Msk                (0x3UL << PWR_WUCR3_WUSEL6_Pos)         /*!< 0x00000C00 */
19197 #define PWR_WUCR3_WUSEL6                    PWR_WUCR3_WUSEL6_Msk                    /*!< Wakeup pin WKUP6 selection field */
19198 #define PWR_WUCR3_WUSEL6_0                  (0x1UL << PWR_WUCR3_WUSEL6_Pos)         /*!< 0x00000400 */
19199 #define PWR_WUCR3_WUSEL6_1                  (0x2UL << PWR_WUCR3_WUSEL6_Pos)         /*!< 0x00000800 */
19200 #define PWR_WUCR3_WUSEL7_Pos                (12U)
19201 #define PWR_WUCR3_WUSEL7_Msk                (0x3UL << PWR_WUCR3_WUSEL7_Pos)         /*!< 0x00003000 */
19202 #define PWR_WUCR3_WUSEL7                    PWR_WUCR3_WUSEL7_Msk                    /*!< Wakeup pin WKUP7 selection field */
19203 #define PWR_WUCR3_WUSEL7_0                  (0x1UL << PWR_WUCR3_WUSEL7_Pos)         /*!< 0x00001000 */
19204 #define PWR_WUCR3_WUSEL7_1                  (0x2UL << PWR_WUCR3_WUSEL7_Pos)         /*!< 0x00002000 */
19205 #define PWR_WUCR3_WUSEL8_Pos                (14U)
19206 #define PWR_WUCR3_WUSEL8_Msk                (0x3UL << PWR_WUCR3_WUSEL8_Pos)         /*!< 0x0000C000 */
19207 #define PWR_WUCR3_WUSEL8                    PWR_WUCR3_WUSEL8_Msk                    /*!< Wakeup pin WKUP8 selection field */
19208 #define PWR_WUCR3_WUSEL8_0                  (0x1UL << PWR_WUCR3_WUSEL8_Pos)         /*!< 0x00004000 */
19209 #define PWR_WUCR3_WUSEL8_1                  (0x2UL << PWR_WUCR3_WUSEL8_Pos)         /*!< 0x00008000 */
19210 
19211 /*******************  Bit definition for PWR_BDCR1 register  ******************/
19212 #define PWR_BDCR1_BREN_Pos                  (0U)
19213 #define PWR_BDCR1_BREN_Msk                  (0x1UL << PWR_BDCR1_BREN_Pos)           /*!< 0x00000001 */
19214 #define PWR_BDCR1_BREN                      PWR_BDCR1_BREN_Msk                      /*!< Backup regulator enable                                 */
19215 #define PWR_BDCR1_MONEN_Pos                 (4U)
19216 #define PWR_BDCR1_MONEN_Msk                 (0x1UL << PWR_BDCR1_MONEN_Pos)          /*!< 0x00000010 */
19217 #define PWR_BDCR1_MONEN                     PWR_BDCR1_MONEN_Msk                     /*!< Backup Domain voltage and temperature monitoring enable */
19218 
19219 /*******************  Bit definition for PWR_BDCR2 register  ******************/
19220 #define PWR_BDCR2_VBE_Pos                   (0U)
19221 #define PWR_BDCR2_VBE_Msk                   (0x1UL << PWR_BDCR2_VBE_Pos)            /*!< 0x00000001 */
19222 #define PWR_BDCR2_VBE                       PWR_BDCR2_VBE_Msk                       /*!< VBAT charging enable             */
19223 #define PWR_BDCR2_VBRS_Pos                  (1U)
19224 #define PWR_BDCR2_VBRS_Msk                  (0x1UL << PWR_BDCR2_VBRS_Pos)           /*!< 0x00000002 */
19225 #define PWR_BDCR2_VBRS                      PWR_BDCR2_VBRS_Msk                      /*!< VBAT charging resistor selection */
19226 
19227 /********************  Bit definition for PWR_DBPR register  ******************/
19228 #define PWR_DBPR_DBP_Pos                    (0U)
19229 #define PWR_DBPR_DBP_Msk                    (0x1UL << PWR_DBPR_DBP_Pos)             /*!< 0x00000001 */
19230 #define PWR_DBPR_DBP                        PWR_DBPR_DBP_Msk                        /*!< Disable backup domain write protection */
19231 
19232 /********************  Bit definition for PWR_UCPDR register  *****************/
19233 #define PWR_UCPDR_UCPD_DBDIS_Pos            (0U)
19234 #define PWR_UCPDR_UCPD_DBDIS_Msk            (0x1UL << PWR_UCPDR_UCPD_DBDIS_Pos)     /*!< 0x00000001 */
19235 #define PWR_UCPDR_UCPD_DBDIS                PWR_UCPDR_UCPD_DBDIS_Msk                /*!< USB Type-C and Power Delivery Dead Battery disable */
19236 #define PWR_UCPDR_UCPD_STDBY_Pos            (1U)
19237 #define PWR_UCPDR_UCPD_STDBY_Msk            (0x1UL << PWR_UCPDR_UCPD_STDBY_Pos)     /*!< 0x00000002 */
19238 #define PWR_UCPDR_UCPD_STDBY                PWR_UCPDR_UCPD_STDBY_Msk                /*!< USB Type-C and Power Delivery Standby mode         */
19239 
19240 /*******************  Bit definition for PWR_SECCFGR register  ****************/
19241 #define PWR_SECCFGR_WUP1SEC_Pos             (0U)
19242 #define PWR_SECCFGR_WUP1SEC_Msk             (0x1UL << PWR_SECCFGR_WUP1SEC_Pos)      /*!< 0x00000001 */
19243 #define PWR_SECCFGR_WUP1SEC                 PWR_SECCFGR_WUP1SEC_Msk                 /*!< WUP1 secure protection                             */
19244 #define PWR_SECCFGR_WUP2SEC_Pos             (1U)
19245 #define PWR_SECCFGR_WUP2SEC_Msk             (0x1UL << PWR_SECCFGR_WUP2SEC_Pos)      /*!< 0x00000002 */
19246 #define PWR_SECCFGR_WUP2SEC                 PWR_SECCFGR_WUP2SEC_Msk                 /*!< WUP2 secure protection                             */
19247 #define PWR_SECCFGR_WUP3SEC_Pos             (2U)
19248 #define PWR_SECCFGR_WUP3SEC_Msk             (0x1UL << PWR_SECCFGR_WUP3SEC_Pos)      /*!< 0x00000004 */
19249 #define PWR_SECCFGR_WUP3SEC                 PWR_SECCFGR_WUP3SEC_Msk                 /*!< WUP3 secure protection                             */
19250 #define PWR_SECCFGR_WUP4SEC_Pos             (3U)
19251 #define PWR_SECCFGR_WUP4SEC_Msk             (0x1UL << PWR_SECCFGR_WUP4SEC_Pos)      /*!< 0x00000008 */
19252 #define PWR_SECCFGR_WUP4SEC                 PWR_SECCFGR_WUP4SEC_Msk                 /*!< WUP4 secure protection                             */
19253 #define PWR_SECCFGR_WUP5SEC_Pos             (4U)
19254 #define PWR_SECCFGR_WUP5SEC_Msk             (0x1UL << PWR_SECCFGR_WUP5SEC_Pos)      /*!< 0x00000010 */
19255 #define PWR_SECCFGR_WUP5SEC                 PWR_SECCFGR_WUP5SEC_Msk                 /*!< WUP5 secure protection                             */
19256 #define PWR_SECCFGR_WUP6SEC_Pos             (5U)
19257 #define PWR_SECCFGR_WUP6SEC_Msk             (0x1UL << PWR_SECCFGR_WUP6SEC_Pos)      /*!< 0x00000020 */
19258 #define PWR_SECCFGR_WUP6SEC                 PWR_SECCFGR_WUP6SEC_Msk                 /*!< WUP6 secure protection                             */
19259 #define PWR_SECCFGR_WUP7SEC_Pos             (6U)
19260 #define PWR_SECCFGR_WUP7SEC_Msk             (0x1UL << PWR_SECCFGR_WUP7SEC_Pos)      /*!< 0x00000040 */
19261 #define PWR_SECCFGR_WUP7SEC                 PWR_SECCFGR_WUP7SEC_Msk                 /*!< WUP7 secure protection                             */
19262 #define PWR_SECCFGR_WUP8SEC_Pos             (7U)
19263 #define PWR_SECCFGR_WUP8SEC_Msk             (0x1UL << PWR_SECCFGR_WUP8SEC_Pos)      /*!< 0x00000080 */
19264 #define PWR_SECCFGR_WUP8SEC                 PWR_SECCFGR_WUP8SEC_Msk                 /*!< WUP8 secure protection                             */
19265 #define PWR_SECCFGR_LPMSEC_Pos              (12U)
19266 #define PWR_SECCFGR_LPMSEC_Msk              (0x1UL << PWR_SECCFGR_LPMSEC_Pos)       /*!< 0x00001000 */
19267 #define PWR_SECCFGR_LPMSEC                  PWR_SECCFGR_LPMSEC_Msk                  /*!< Low-power modes secure protection                  */
19268 #define PWR_SECCFGR_VDMSEC_Pos              (13U)
19269 #define PWR_SECCFGR_VDMSEC_Msk              (0x1UL << PWR_SECCFGR_VDMSEC_Pos)       /*!< 0x00002000 */
19270 #define PWR_SECCFGR_VDMSEC                  PWR_SECCFGR_VDMSEC_Msk                  /*!< Voltage detection and monitoring secure protection */
19271 #define PWR_SECCFGR_VBSEC_Pos               (14U)
19272 #define PWR_SECCFGR_VBSEC_Msk               (0x1UL << PWR_SECCFGR_VBSEC_Pos)        /*!< 0x00004000 */
19273 #define PWR_SECCFGR_VBSEC                   PWR_SECCFGR_VBSEC_Msk                   /*!< Backup domain secure protection                    */
19274 #define PWR_SECCFGR_APCSEC_Pos              (15U)
19275 #define PWR_SECCFGR_APCSEC_Msk              (0x1UL << PWR_SECCFGR_APCSEC_Pos)       /*!< 0x00008000 */
19276 #define PWR_SECCFGR_APCSEC                  PWR_SECCFGR_APCSEC_Msk                  /*!< Pull-up/pull-down secure protection                */
19277 
19278 /*******************  Bit definition for PWR_PRIVCFGR register  ***************/
19279 #define PWR_PRIVCFGR_SPRIV_Pos              (0U)
19280 #define PWR_PRIVCFGR_SPRIV_Msk              (0x1UL << PWR_PRIVCFGR_SPRIV_Pos)       /*!< 0x00000001 */
19281 #define PWR_PRIVCFGR_SPRIV                  PWR_PRIVCFGR_SPRIV_Msk                  /*!< RCC secure functions privilege configuration     */
19282 #define PWR_PRIVCFGR_NSPRIV_Pos             (1U)
19283 #define PWR_PRIVCFGR_NSPRIV_Msk             (0x1UL << PWR_PRIVCFGR_NSPRIV_Pos)      /*!< 0x00000002 */
19284 #define PWR_PRIVCFGR_NSPRIV                 PWR_PRIVCFGR_NSPRIV_Msk                 /*!< RCC non-secure functions privilege configuration */
19285 
19286 /**********************  Bit definition for PWR_SR register  ******************/
19287 #define PWR_SR_CSSF_Pos                     (0U)
19288 #define PWR_SR_CSSF_Msk                     (0x1UL << PWR_SR_CSSF_Pos)              /*!< 0x00000001 */
19289 #define PWR_SR_CSSF                         PWR_SR_CSSF_Msk                         /*!< Clear Stop and Standby/Shutdown flags */
19290 #define PWR_SR_STOPF_Pos                    (1U)
19291 #define PWR_SR_STOPF_Msk                    (0x1UL << PWR_SR_STOPF_Pos)             /*!< 0x00000002 */
19292 #define PWR_SR_STOPF                        PWR_SR_STOPF_Msk                        /*!< Stop flag                             */
19293 #define PWR_SR_SBF_Pos                      (2U)
19294 #define PWR_SR_SBF_Msk                      (0x1UL << PWR_SR_SBF_Pos)               /*!< 0x00000004 */
19295 #define PWR_SR_SBF                          PWR_SR_SBF_Msk                          /*!< Standby/Shutdown flag                 */
19296 
19297 /********************  Bit definition for PWR_SVMSR register  *****************/
19298 #define PWR_SVMSR_REGS_Pos                  (1U)
19299 #define PWR_SVMSR_REGS_Msk                  (0x1UL << PWR_SVMSR_REGS_Pos)           /*!< 0x00000002 */
19300 #define PWR_SVMSR_REGS                      PWR_SVMSR_REGS_Msk                      /*!< Regulator status                                  */
19301 #define PWR_SVMSR_PVDO_Pos                  (4U)
19302 #define PWR_SVMSR_PVDO_Msk                  (0x1UL << PWR_SVMSR_PVDO_Pos)           /*!< 0x00000010 */
19303 #define PWR_SVMSR_PVDO                      PWR_SVMSR_PVDO_Msk                      /*!< VDD voltage detector output                       */
19304 #define PWR_SVMSR_ACTVOSRDY_Pos             (15U)
19305 #define PWR_SVMSR_ACTVOSRDY_Msk             (0x1UL << PWR_SVMSR_ACTVOSRDY_Pos)      /*!< 0x00008000 */
19306 #define PWR_SVMSR_ACTVOSRDY                 PWR_SVMSR_ACTVOSRDY_Msk                 /*!< Voltage level ready for currently used VOS        */
19307 #define PWR_SVMSR_ACTVOS_Pos                (16U)
19308 #define PWR_SVMSR_ACTVOS_Msk                (0x3UL << PWR_SVMSR_ACTVOS_Pos)         /*!< 0x00030000 */
19309 #define PWR_SVMSR_ACTVOS                    PWR_SVMSR_ACTVOS_Msk                    /*!< Voltage Output Scaling currently applied to VCORE */
19310 #define PWR_SVMSR_ACTVOS_0                  (0x1UL << PWR_SVMSR_ACTVOS_Pos)         /*!< 0x00010000 */
19311 #define PWR_SVMSR_ACTVOS_1                  (0x2UL << PWR_SVMSR_ACTVOS_Pos)         /*!< 0x00020000 */
19312 #define PWR_SVMSR_VDDUSBRDY_Pos             (24U)
19313 #define PWR_SVMSR_VDDUSBRDY_Msk             (0x1UL << PWR_SVMSR_VDDUSBRDY_Pos)      /*!< 0x01000000 */
19314 #define PWR_SVMSR_VDDUSBRDY                 PWR_SVMSR_VDDUSBRDY_Msk                 /*!< VDDUSB ready                                      */
19315 #define PWR_SVMSR_VDDIO2RDY_Pos             (25U)
19316 #define PWR_SVMSR_VDDIO2RDY_Msk             (0x1UL << PWR_SVMSR_VDDIO2RDY_Pos)      /*!< 0x02000000 */
19317 #define PWR_SVMSR_VDDIO2RDY                 PWR_SVMSR_VDDIO2RDY_Msk                 /*!< VDDIO2 ready                                      */
19318 #define PWR_SVMSR_VDDA1RDY_Pos              (26U)
19319 #define PWR_SVMSR_VDDA1RDY_Msk              (0x1UL << PWR_SVMSR_VDDA1RDY_Pos)       /*!< 0x04000000 */
19320 #define PWR_SVMSR_VDDA1RDY                  PWR_SVMSR_VDDA1RDY_Msk                  /*!< VDDA ready versus 1.6V voltage monitor            */
19321 #define PWR_SVMSR_VDDA2RDY_Pos              (27U)
19322 #define PWR_SVMSR_VDDA2RDY_Msk              (0x1UL << PWR_SVMSR_VDDA2RDY_Pos)       /*!< 0x08000000 */
19323 #define PWR_SVMSR_VDDA2RDY                  PWR_SVMSR_VDDA2RDY_Msk                  /*!< VDDA ready versus 1.8V voltage monitor            */
19324 
19325 /*********************  Bit definition for PWR_BDSR register  *****************/
19326 #define PWR_BDSR_VBATH_Pos                  (1U)
19327 #define PWR_BDSR_VBATH_Msk                  (0x1UL << PWR_BDSR_VBATH_Pos)           /*!< 0x00000002 */
19328 #define PWR_BDSR_VBATH                      PWR_BDSR_VBATH_Msk                      /*!< VBAT level monitoring versus high threshold        */
19329 #define PWR_BDSR_TEMPL_Pos                  (2U)
19330 #define PWR_BDSR_TEMPL_Msk                  (0x1UL << PWR_BDSR_TEMPL_Pos)           /*!< 0x00000004 */
19331 #define PWR_BDSR_TEMPL                      PWR_BDSR_TEMPL_Msk                      /*!< Temperature level monitoring versus low threshold  */
19332 #define PWR_BDSR_TEMPH_Pos                  (3U)
19333 #define PWR_BDSR_TEMPH_Msk                  (0x1UL << PWR_BDSR_TEMPH_Pos)           /*!< 0x00000008 */
19334 #define PWR_BDSR_TEMPH                      PWR_BDSR_TEMPH_Msk                      /*!< Temperature level monitoring versus high threshold */
19335 
19336 /*********************  Bit definition for PWR_WUSR register  *****************/
19337 #define PWR_WUSR_WUF1_Pos                   (0U)
19338 #define PWR_WUSR_WUF1_Msk                   (0x1UL << PWR_WUSR_WUF1_Pos)            /*!< 0x00000001 */
19339 #define PWR_WUSR_WUF1                       PWR_WUSR_WUF1_Msk                       /*!< Wakeup flag 1   */
19340 #define PWR_WUSR_WUF2_Pos                   (1U)
19341 #define PWR_WUSR_WUF2_Msk                   (0x1UL << PWR_WUSR_WUF2_Pos)            /*!< 0x00000002 */
19342 #define PWR_WUSR_WUF2                       PWR_WUSR_WUF2_Msk                       /*!< Wakeup flag 2   */
19343 #define PWR_WUSR_WUF3_Pos                   (2U)
19344 #define PWR_WUSR_WUF3_Msk                   (0x1UL << PWR_WUSR_WUF3_Pos)            /*!< 0x00000004 */
19345 #define PWR_WUSR_WUF3                       PWR_WUSR_WUF3_Msk                       /*!< Wakeup flag 3   */
19346 #define PWR_WUSR_WUF4_Pos                   (3U)
19347 #define PWR_WUSR_WUF4_Msk                   (0x1UL << PWR_WUSR_WUF4_Pos)            /*!< 0x00000008 */
19348 #define PWR_WUSR_WUF4                       PWR_WUSR_WUF4_Msk                       /*!< Wakeup flag 4   */
19349 #define PWR_WUSR_WUF5_Pos                   (4U)
19350 #define PWR_WUSR_WUF5_Msk                   (0x1UL << PWR_WUSR_WUF5_Pos)            /*!< 0x00000010 */
19351 #define PWR_WUSR_WUF5                       PWR_WUSR_WUF5_Msk                       /*!< Wakeup flag 5   */
19352 #define PWR_WUSR_WUF6_Pos                   (5U)
19353 #define PWR_WUSR_WUF6_Msk                   (0x1UL << PWR_WUSR_WUF6_Pos)            /*!< 0x00000020 */
19354 #define PWR_WUSR_WUF6                       PWR_WUSR_WUF6_Msk                       /*!< Wakeup flag 6   */
19355 #define PWR_WUSR_WUF7_Pos                   (6U)
19356 #define PWR_WUSR_WUF7_Msk                   (0x1UL << PWR_WUSR_WUF7_Pos)            /*!< 0x00000040 */
19357 #define PWR_WUSR_WUF7                       PWR_WUSR_WUF7_Msk                       /*!< Wakeup flag 7   */
19358 #define PWR_WUSR_WUF8_Pos                   (7U)
19359 #define PWR_WUSR_WUF8_Msk                   (0x1UL << PWR_WUSR_WUF8_Pos)            /*!< 0x00000080 */
19360 #define PWR_WUSR_WUF8                       PWR_WUSR_WUF8_Msk                       /*!< Wakeup flag 8   */
19361 #define PWR_WUSR_WUF_Pos                    (0U)
19362 #define PWR_WUSR_WUF_Msk                    (0xFFUL << PWR_WUSR_WUF_Pos)            /*!< 0x000000FF */
19363 #define PWR_WUSR_WUF                        PWR_WUSR_WUF_Msk                        /*!< all Wakeup flag */
19364 
19365 /*********************  Bit definition for PWR_WUSCR register  ****************/
19366 #define PWR_WUSCR_CWUF1_Pos                 (0U)
19367 #define PWR_WUSCR_CWUF1_Msk                 (0x1UL << PWR_WUSCR_CWUF1_Pos)          /*!< 0x00000001*/
19368 #define PWR_WUSCR_CWUF1                     PWR_WUSCR_CWUF1_Msk                     /*!< Wakeup clear flag 1   */
19369 #define PWR_WUSCR_CWUF2_Pos                 (1U)
19370 #define PWR_WUSCR_CWUF2_Msk                 (0x1UL << PWR_WUSCR_CWUF2_Pos)          /*!< 0x00000002 */
19371 #define PWR_WUSCR_CWUF2                     PWR_WUSCR_CWUF2_Msk                     /*!< Wakeup clear flag 2   */
19372 #define PWR_WUSCR_CWUF3_Pos                 (2U)
19373 #define PWR_WUSCR_CWUF3_Msk                 (0x1UL << PWR_WUSCR_CWUF3_Pos)          /*!< 0x00000004 */
19374 #define PWR_WUSCR_CWUF3                     PWR_WUSCR_CWUF3_Msk                     /*!< Wakeup clear flag 3   */
19375 #define PWR_WUSCR_CWUF4_Pos                 (3U)
19376 #define PWR_WUSCR_CWUF4_Msk                 (0x1UL << PWR_WUSCR_CWUF4_Pos)          /*!< 0x00000008 */
19377 #define PWR_WUSCR_CWUF4                     PWR_WUSCR_CWUF4_Msk                     /*!< Wakeup clear flag 4   */
19378 #define PWR_WUSCR_CWUF5_Pos                 (4U)
19379 #define PWR_WUSCR_CWUF5_Msk                 (0x1UL << PWR_WUSCR_CWUF5_Pos)          /*!< 0x00000010 */
19380 #define PWR_WUSCR_CWUF5                     PWR_WUSCR_CWUF5_Msk                     /*!< Wakeup clear flag 5   */
19381 #define PWR_WUSCR_CWUF6_Pos                 (5U)
19382 #define PWR_WUSCR_CWUF6_Msk                 (0x1UL << PWR_WUSCR_CWUF6_Pos)          /*!< 0x00000020 */
19383 #define PWR_WUSCR_CWUF6                     PWR_WUSCR_CWUF6_Msk                     /*!< Wakeup clear flag 6   */
19384 #define PWR_WUSCR_CWUF7_Pos                 (6U)
19385 #define PWR_WUSCR_CWUF7_Msk                 (0x1UL << PWR_WUSCR_CWUF7_Pos)          /*!< 0x00000040 */
19386 #define PWR_WUSCR_CWUF7                     PWR_WUSCR_CWUF7_Msk                     /*!< Wakeup clear flag 7   */
19387 #define PWR_WUSCR_CWUF8_Pos                 (7U)
19388 #define PWR_WUSCR_CWUF8_Msk                 (0x1UL << PWR_WUSCR_CWUF8_Pos)          /*!< 0x00000080 */
19389 #define PWR_WUSCR_CWUF8                     PWR_WUSCR_CWUF8_Msk                     /*!< Wakeup clear flag 8   */
19390 #define PWR_WUSCR_CWUF_Pos                  (0U)
19391 #define PWR_WUSCR_CWUF_Msk                  (0xFFUL << PWR_WUSCR_CWUF_Pos)          /*!< 0x000000FF */
19392 #define PWR_WUSCR_CWUF                      PWR_WUSCR_CWUF_Msk                      /*!< all Wakeup clear flag */
19393 
19394 /*********************  Bit definition for PWR_APCR register  *****************/
19395 #define PWR_APCR_APC_Pos                    (0U)
19396 #define PWR_APCR_APC_Msk                    (0x1UL << PWR_APCR_APC_Pos)             /*!< 0x00000001 */
19397 #define PWR_APCR_APC                        PWR_APCR_APC_Msk                        /*!< Apply pull-up and pull-down configuration */
19398 
19399 /********************  Bit definition for PWR_PUCRA register  *****************/
19400 #define PWR_PUCRA_PU0_Pos                   (0U)
19401 #define PWR_PUCRA_PU0_Msk                   (0x1UL << PWR_PUCRA_PU0_Pos)            /*!< 0x00000001 */
19402 #define PWR_PUCRA_PU0                       PWR_PUCRA_PU0_Msk                       /*!< Apply pull-up for PA0  */
19403 #define PWR_PUCRA_PU1_Pos                   (1U)
19404 #define PWR_PUCRA_PU1_Msk                   (0x1UL << PWR_PUCRA_PU1_Pos)            /*!< 0x00000002 */
19405 #define PWR_PUCRA_PU1                       PWR_PUCRA_PU1_Msk                       /*!< Apply pull-up for PA1  */
19406 #define PWR_PUCRA_PU2_Pos                   (2U)
19407 #define PWR_PUCRA_PU2_Msk                   (0x1UL << PWR_PUCRA_PU2_Pos)            /*!< 0x00000004 */
19408 #define PWR_PUCRA_PU2                       PWR_PUCRA_PU2_Msk                       /*!< Apply pull-up for PA2  */
19409 #define PWR_PUCRA_PU3_Pos                   (3U)
19410 #define PWR_PUCRA_PU3_Msk                   (0x1UL << PWR_PUCRA_PU3_Pos)            /*!< 0x00000008 */
19411 #define PWR_PUCRA_PU3                       PWR_PUCRA_PU3_Msk                       /*!< Apply pull-up for PA3  */
19412 #define PWR_PUCRA_PU4_Pos                   (4U)
19413 #define PWR_PUCRA_PU4_Msk                   (0x1UL << PWR_PUCRA_PU4_Pos)            /*!< 0x00000010 */
19414 #define PWR_PUCRA_PU4                       PWR_PUCRA_PU4_Msk                       /*!< Apply pull-up for PA4  */
19415 #define PWR_PUCRA_PU5_Pos                   (5U)
19416 #define PWR_PUCRA_PU5_Msk                   (0x1UL << PWR_PUCRA_PU5_Pos)            /*!< 0x00000020 */
19417 #define PWR_PUCRA_PU5                       PWR_PUCRA_PU5_Msk                       /*!< Apply pull-up for PA5  */
19418 #define PWR_PUCRA_PU6_Pos                   (6U)
19419 #define PWR_PUCRA_PU6_Msk                   (0x1UL << PWR_PUCRA_PU6_Pos)            /*!< 0x00000040 */
19420 #define PWR_PUCRA_PU6                       PWR_PUCRA_PU6_Msk                       /*!< Apply pull-up for PA6  */
19421 #define PWR_PUCRA_PU7_Pos                   (7U)
19422 #define PWR_PUCRA_PU7_Msk                   (0x1UL << PWR_PUCRA_PU7_Pos)            /*!< 0x00000080 */
19423 #define PWR_PUCRA_PU7                       PWR_PUCRA_PU7_Msk                       /*!< Apply pull-up for PA7  */
19424 #define PWR_PUCRA_PU8_Pos                   (8U)
19425 #define PWR_PUCRA_PU8_Msk                   (0x1UL << PWR_PUCRA_PU8_Pos)            /*!< 0x00000100 */
19426 #define PWR_PUCRA_PU8                       PWR_PUCRA_PU8_Msk                       /*!< Apply pull-up for PA8  */
19427 #define PWR_PUCRA_PU9_Pos                   (9U)
19428 #define PWR_PUCRA_PU9_Msk                   (0x1UL << PWR_PUCRA_PU9_Pos)            /*!< 0x00000200 */
19429 #define PWR_PUCRA_PU9                       PWR_PUCRA_PU9_Msk                       /*!< Apply pull-up for PA9  */
19430 #define PWR_PUCRA_PU10_Pos                  (10U)
19431 #define PWR_PUCRA_PU10_Msk                  (0x1UL << PWR_PUCRA_PU10_Pos)           /*!< 0x00000400 */
19432 #define PWR_PUCRA_PU10                      PWR_PUCRA_PU10_Msk                      /*!< Apply pull-up for PA10 */
19433 #define PWR_PUCRA_PU11_Pos                  (11U)
19434 #define PWR_PUCRA_PU11_Msk                  (0x1UL << PWR_PUCRA_PU11_Pos)           /*!< 0x00000800 */
19435 #define PWR_PUCRA_PU11                      PWR_PUCRA_PU11_Msk                      /*!< Apply pull-up for PA11 */
19436 #define PWR_PUCRA_PU12_Pos                  (12U)
19437 #define PWR_PUCRA_PU12_Msk                  (0x1UL << PWR_PUCRA_PU12_Pos)           /*!< 0x00001000 */
19438 #define PWR_PUCRA_PU12                      PWR_PUCRA_PU12_Msk                      /*!< Apply pull-up for PA12 */
19439 #define PWR_PUCRA_PU13_Pos                  (13U)
19440 #define PWR_PUCRA_PU13_Msk                  (0x1UL << PWR_PUCRA_PU13_Pos)           /*!< 0x00002000 */
19441 #define PWR_PUCRA_PU13                      PWR_PUCRA_PU13_Msk                      /*!< Apply pull-up for PA13 */
19442 #define PWR_PUCRA_PU15_Pos                  (15U)
19443 #define PWR_PUCRA_PU15_Msk                  (0x1UL << PWR_PUCRA_PU15_Pos)           /*!< 0x00008000 */
19444 #define PWR_PUCRA_PU15                      PWR_PUCRA_PU15_Msk                      /*!< Apply pull-up for PA15 */
19445 
19446 /********************  Bit definition for PWR_PDCRA register  *****************/
19447 #define PWR_PDCRA_PD0_Pos                   (0U)
19448 #define PWR_PDCRA_PD0_Msk                   (0x1UL << PWR_PDCRA_PD0_Pos)            /*!< 0x00000001 */
19449 #define PWR_PDCRA_PD0                       PWR_PDCRA_PD0_Msk                       /*!< Apply pull-down for PA0  */
19450 #define PWR_PDCRA_PD1_Pos                   (1U)
19451 #define PWR_PDCRA_PD1_Msk                   (0x1UL << PWR_PDCRA_PD1_Pos)            /*!< 0x00000002 */
19452 #define PWR_PDCRA_PD1                       PWR_PDCRA_PD1_Msk                       /*!< Apply pull-down for PA1  */
19453 #define PWR_PDCRA_PD2_Pos                   (2U)
19454 #define PWR_PDCRA_PD2_Msk                   (0x1UL << PWR_PDCRA_PD2_Pos)            /*!< 0x00000004 */
19455 #define PWR_PDCRA_PD2                       PWR_PDCRA_PD2_Msk                       /*!< Apply pull-down for PA2  */
19456 #define PWR_PDCRA_PD3_Pos                   (3U)
19457 #define PWR_PDCRA_PD3_Msk                   (0x1UL << PWR_PDCRA_PD3_Pos)            /*!< 0x00000008 */
19458 #define PWR_PDCRA_PD3                       PWR_PDCRA_PD3_Msk                       /*!< Apply pull-down for PA3  */
19459 #define PWR_PDCRA_PD4_Pos                   (4U)
19460 #define PWR_PDCRA_PD4_Msk                   (0x1UL << PWR_PDCRA_PD4_Pos)            /*!< 0x00000010 */
19461 #define PWR_PDCRA_PD4                       PWR_PDCRA_PD4_Msk                       /*!< Apply pull-down for PA4  */
19462 #define PWR_PDCRA_PD5_Pos                   (5U)
19463 #define PWR_PDCRA_PD5_Msk                   (0x1UL << PWR_PDCRA_PD5_Pos)            /*!< 0x00000020 */
19464 #define PWR_PDCRA_PD5                       PWR_PDCRA_PD5_Msk                       /*!< Apply pull-down for PA5  */
19465 #define PWR_PDCRA_PD6_Pos                   (6U)
19466 #define PWR_PDCRA_PD6_Msk                   (0x1UL << PWR_PDCRA_PD6_Pos)            /*!< 0x00000040 */
19467 #define PWR_PDCRA_PD6                       PWR_PDCRA_PD6_Msk                       /*!< Apply pull-down for PA6  */
19468 #define PWR_PDCRA_PD7_Pos                   (7U)
19469 #define PWR_PDCRA_PD7_Msk                   (0x1UL << PWR_PDCRA_PD7_Pos)            /*!< 0x00000080 */
19470 #define PWR_PDCRA_PD7                       PWR_PDCRA_PD7_Msk                       /*!< Apply pull-down for PA7  */
19471 #define PWR_PDCRA_PD8_Pos                   (8U)
19472 #define PWR_PDCRA_PD8_Msk                   (0x1UL << PWR_PDCRA_PD8_Pos)            /*!< 0x00000100 */
19473 #define PWR_PDCRA_PD8                       PWR_PDCRA_PD8_Msk                       /*!< Apply pull-down for PA8  */
19474 #define PWR_PDCRA_PD9_Pos                   (9U)
19475 #define PWR_PDCRA_PD9_Msk                   (0x1UL << PWR_PDCRA_PD9_Pos)            /*!< 0x00000200 */
19476 #define PWR_PDCRA_PD9                       PWR_PDCRA_PD9_Msk                       /*!< Apply pull-down for PA9  */
19477 #define PWR_PDCRA_PD10_Pos                  (10U)
19478 #define PWR_PDCRA_PD10_Msk                  (0x1UL << PWR_PDCRA_PD10_Pos)           /*!< 0x00000400 */
19479 #define PWR_PDCRA_PD10                      PWR_PDCRA_PD10_Msk                      /*!< Apply pull-down for PA10 */
19480 #define PWR_PDCRA_PD11_Pos                  (11U)
19481 #define PWR_PDCRA_PD11_Msk                  (0x1UL << PWR_PDCRA_PD11_Pos)           /*!< 0x00000800 */
19482 #define PWR_PDCRA_PD11                      PWR_PDCRA_PD11_Msk                      /*!< Apply pull-down for PA11 */
19483 #define PWR_PDCRA_PD12_Pos                  (12U)
19484 #define PWR_PDCRA_PD12_Msk                  (0x1UL << PWR_PDCRA_PD12_Pos)           /*!< 0x00001000 */
19485 #define PWR_PDCRA_PD12                      PWR_PDCRA_PD12_Msk                      /*!< Apply pull-down for PA12 */
19486 #define PWR_PDCRA_PD14_Pos                  (14U)
19487 #define PWR_PDCRA_PD14_Msk                  (0x1UL << PWR_PDCRA_PD14_Pos)           /*!< 0x00004000 */
19488 #define PWR_PDCRA_PD14                      PWR_PDCRA_PD14_Msk                      /*!< Apply pull-down for PA14 */
19489 
19490 /********************  Bit definition for PWR_PUCRB register  *****************/
19491 #define PWR_PUCRB_PU0_Pos                   (0U)
19492 #define PWR_PUCRB_PU0_Msk                   (0x1UL << PWR_PUCRB_PU0_Pos)            /*!< 0x00000001 */
19493 #define PWR_PUCRB_PU0                       PWR_PUCRB_PU0_Msk                       /*!< Apply pull-up for PB0  */
19494 #define PWR_PUCRB_PU1_Pos                   (1U)
19495 #define PWR_PUCRB_PU1_Msk                   (0x1UL << PWR_PUCRB_PU1_Pos)            /*!< 0x00000002 */
19496 #define PWR_PUCRB_PU1                       PWR_PUCRB_PU1_Msk                       /*!< Apply pull-up for PB1  */
19497 #define PWR_PUCRB_PU2_Pos                   (2U)
19498 #define PWR_PUCRB_PU2_Msk                   (0x1UL << PWR_PUCRB_PU2_Pos)            /*!< 0x00000004 */
19499 #define PWR_PUCRB_PU2                       PWR_PUCRB_PU2_Msk                       /*!< Apply pull-up for PB2  */
19500 #define PWR_PUCRB_PU3_Pos                   (3U)
19501 #define PWR_PUCRB_PU3_Msk                   (0x1UL << PWR_PUCRB_PU3_Pos)            /*!< 0x00000008 */
19502 #define PWR_PUCRB_PU3                       PWR_PUCRB_PU3_Msk                       /*!< Apply pull-up for PB3  */
19503 #define PWR_PUCRB_PU4_Pos                   (4U)
19504 #define PWR_PUCRB_PU4_Msk                   (0x1UL << PWR_PUCRB_PU4_Pos)            /*!< 0x00000010 */
19505 #define PWR_PUCRB_PU4                       PWR_PUCRB_PU4_Msk                       /*!< Apply pull-up for PB4  */
19506 #define PWR_PUCRB_PU5_Pos                   (5U)
19507 #define PWR_PUCRB_PU5_Msk                   (0x1UL << PWR_PUCRB_PU5_Pos)            /*!< 0x00000020 */
19508 #define PWR_PUCRB_PU5                       PWR_PUCRB_PU5_Msk                       /*!< Apply pull-up for PB5  */
19509 #define PWR_PUCRB_PU6_Pos                   (6U)
19510 #define PWR_PUCRB_PU6_Msk                   (0x1UL << PWR_PUCRB_PU6_Pos)            /*!< 0x00000040 */
19511 #define PWR_PUCRB_PU6                       PWR_PUCRB_PU6_Msk                       /*!< Apply pull-up for PB6  */
19512 #define PWR_PUCRB_PU7_Pos                   (7U)
19513 #define PWR_PUCRB_PU7_Msk                   (0x1UL << PWR_PUCRB_PU7_Pos)            /*!< 0x00000080 */
19514 #define PWR_PUCRB_PU7                       PWR_PUCRB_PU7_Msk                       /*!< Apply pull-up for PB7  */
19515 #define PWR_PUCRB_PU8_Pos                   (8U)
19516 #define PWR_PUCRB_PU8_Msk                   (0x1UL << PWR_PUCRB_PU8_Pos)            /*!< 0x00000100 */
19517 #define PWR_PUCRB_PU8                       PWR_PUCRB_PU8_Msk                       /*!< Apply pull-up for PB8  */
19518 #define PWR_PUCRB_PU9_Pos                   (9U)
19519 #define PWR_PUCRB_PU9_Msk                   (0x1UL << PWR_PUCRB_PU9_Pos)            /*!< 0x00000200 */
19520 #define PWR_PUCRB_PU9                       PWR_PUCRB_PU9_Msk                       /*!< Apply pull-up for PB9  */
19521 #define PWR_PUCRB_PU10_Pos                  (10U)
19522 #define PWR_PUCRB_PU10_Msk                  (0x1UL << PWR_PUCRB_PU10_Pos)           /*!< 0x00000400 */
19523 #define PWR_PUCRB_PU10                      PWR_PUCRB_PU10_Msk                      /*!< Apply pull-up for PB10 */
19524 #define PWR_PUCRB_PU11_Pos                  (11U)
19525 #define PWR_PUCRB_PU11_Msk                  (0x1UL << PWR_PUCRB_PU11_Pos)           /*!< 0x00000800 */
19526 #define PWR_PUCRB_PU11                      PWR_PUCRB_PU11_Msk                      /*!< Apply pull-up for PB11 */
19527 #define PWR_PUCRB_PU12_Pos                  (12U)
19528 #define PWR_PUCRB_PU12_Msk                  (0x1UL << PWR_PUCRB_PU12_Pos)           /*!< 0x00001000 */
19529 #define PWR_PUCRB_PU12                      PWR_PUCRB_PU12_Msk                      /*!< Apply pull-up for PB12 */
19530 #define PWR_PUCRB_PU13_Pos                  (13U)
19531 #define PWR_PUCRB_PU13_Msk                  (0x1UL << PWR_PUCRB_PU13_Pos)           /*!< 0x00002000 */
19532 #define PWR_PUCRB_PU13                      PWR_PUCRB_PU13_Msk                      /*!< Apply pull-up for PB13 */
19533 #define PWR_PUCRB_PU14_Pos                  (14U)
19534 #define PWR_PUCRB_PU14_Msk                  (0x1UL << PWR_PUCRB_PU14_Pos)           /*!< 0x00004000 */
19535 #define PWR_PUCRB_PU14                      PWR_PUCRB_PU14_Msk                      /*!< Apply pull-up for PB14 */
19536 #define PWR_PUCRB_PU15_Pos                  (15U)
19537 #define PWR_PUCRB_PU15_Msk                  (0x1UL << PWR_PUCRB_PU15_Pos)           /*!< 0x00008000 */
19538 #define PWR_PUCRB_PU15                      PWR_PUCRB_PU15_Msk                      /*!< Apply pull-up for PB15 */
19539 
19540 /********************  Bit definition for PWR_PDCRB register  *****************/
19541 #define PWR_PDCRB_PD0_Pos                   (0U)
19542 #define PWR_PDCRB_PD0_Msk                   (0x1UL << PWR_PDCRB_PD0_Pos)            /*!< 0x00000001 */
19543 #define PWR_PDCRB_PD0                       PWR_PDCRB_PD0_Msk                       /*!< Apply pull-down for PB0  */
19544 #define PWR_PDCRB_PD1_Pos                   (1U)
19545 #define PWR_PDCRB_PD1_Msk                   (0x1UL << PWR_PDCRB_PD1_Pos)            /*!< 0x00000002 */
19546 #define PWR_PDCRB_PD1                       PWR_PDCRB_PD1_Msk                       /*!< Apply pull-down for PB1  */
19547 #define PWR_PDCRB_PD2_Pos                   (2U)
19548 #define PWR_PDCRB_PD2_Msk                   (0x1UL << PWR_PDCRB_PD2_Pos)            /*!< 0x00000004 */
19549 #define PWR_PDCRB_PD2                       PWR_PDCRB_PD2_Msk                       /*!< Apply pull-down for PB2  */
19550 #define PWR_PDCRB_PD3_Pos                   (3U)
19551 #define PWR_PDCRB_PD3_Msk                   (0x1UL << PWR_PDCRB_PD3_Pos)            /*!< 0x00000008 */
19552 #define PWR_PDCRB_PD3                       PWR_PDCRB_PD3_Msk                       /*!< Apply pull-down for PB3  */
19553 #define PWR_PDCRB_PD5_Pos                   (5U)
19554 #define PWR_PDCRB_PD5_Msk                   (0x1UL << PWR_PDCRB_PD5_Pos)            /*!< 0x00000020 */
19555 #define PWR_PDCRB_PD5                       PWR_PDCRB_PD5_Msk                       /*!< Apply pull-down for PB5  */
19556 #define PWR_PDCRB_PD6_Pos                   (6U)
19557 #define PWR_PDCRB_PD6_Msk                   (0x1UL << PWR_PDCRB_PD6_Pos)            /*!< 0x00000040 */
19558 #define PWR_PDCRB_PD6                       PWR_PDCRB_PD6_Msk                       /*!< Apply pull-down for PB6  */
19559 #define PWR_PDCRB_PD7_Pos                   (7U)
19560 #define PWR_PDCRB_PD7_Msk                   (0x1UL << PWR_PDCRB_PD7_Pos)            /*!< 0x00000080 */
19561 #define PWR_PDCRB_PD7                       PWR_PDCRB_PD7_Msk                       /*!< Apply pull-down for PB7  */
19562 #define PWR_PDCRB_PD8_Pos                   (8U)
19563 #define PWR_PDCRB_PD8_Msk                   (0x1UL << PWR_PDCRB_PD8_Pos)            /*!< 0x00000100 */
19564 #define PWR_PDCRB_PD8                       PWR_PDCRB_PD8_Msk                       /*!< Apply pull-down for PB8  */
19565 #define PWR_PDCRB_PD9_Pos                   (9U)
19566 #define PWR_PDCRB_PD9_Msk                   (0x1UL << PWR_PDCRB_PD9_Pos)            /*!< 0x00000200 */
19567 #define PWR_PDCRB_PD9                       PWR_PDCRB_PD9_Msk                       /*!< Apply pull-down for PB9  */
19568 #define PWR_PDCRB_PD10_Pos                  (10U)
19569 #define PWR_PDCRB_PD10_Msk                  (0x1UL << PWR_PDCRB_PD10_Pos)           /*!< 0x00000400 */
19570 #define PWR_PDCRB_PD10                      PWR_PDCRB_PD10_Msk                      /*!< Apply pull-down for PB10 */
19571 #define PWR_PDCRB_PD11_Pos                  (11U)
19572 #define PWR_PDCRB_PD11_Msk                  (0x1UL << PWR_PDCRB_PD11_Pos)           /*!< 0x00000800 */
19573 #define PWR_PDCRB_PD11                      PWR_PDCRB_PD11_Msk                      /*!< Apply pull-down for PB11 */
19574 #define PWR_PDCRB_PD12_Pos                  (12U)
19575 #define PWR_PDCRB_PD12_Msk                  (0x1UL << PWR_PDCRB_PD12_Pos)           /*!< 0x00001000 */
19576 #define PWR_PDCRB_PD12                      PWR_PDCRB_PD12_Msk                      /*!< Apply pull-down for PB12 */
19577 #define PWR_PDCRB_PD13_Pos                  (13U)
19578 #define PWR_PDCRB_PD13_Msk                  (0x1UL << PWR_PDCRB_PD13_Pos)           /*!< 0x00002000 */
19579 #define PWR_PDCRB_PD13                      PWR_PDCRB_PD13_Msk                      /*!< Apply pull-down for PB13 */
19580 #define PWR_PDCRB_PD14_Pos                  (14U)
19581 #define PWR_PDCRB_PD14_Msk                  (0x1UL << PWR_PDCRB_PD14_Pos)           /*!< 0x00004000 */
19582 #define PWR_PDCRB_PD14                      PWR_PDCRB_PD14_Msk                      /*!< Apply pull-down for PB14 */
19583 #define PWR_PDCRB_PD15_Pos                  (15U)
19584 #define PWR_PDCRB_PD15_Msk                  (0x1UL << PWR_PDCRB_PD15_Pos)           /*!< 0x00008000 */
19585 #define PWR_PDCRB_PD15                      PWR_PDCRB_PD15_Msk                      /*!< Apply pull-down for PB15 */
19586 
19587 /********************  Bit definition for PWR_PUCRC register  *****************/
19588 #define PWR_PUCRC_PU0_Pos                   (0U)
19589 #define PWR_PUCRC_PU0_Msk                   (0x1UL << PWR_PUCRC_PU0_Pos)            /*!< 0x00000001 */
19590 #define PWR_PUCRC_PU0                       PWR_PUCRC_PU0_Msk                       /*!< Apply pull-up for PC0  */
19591 #define PWR_PUCRC_PU1_Pos                   (1U)
19592 #define PWR_PUCRC_PU1_Msk                   (0x1UL << PWR_PUCRC_PU1_Pos)            /*!< 0x00000002 */
19593 #define PWR_PUCRC_PU1                       PWR_PUCRC_PU1_Msk                       /*!< Apply pull-up for PC1  */
19594 #define PWR_PUCRC_PU2_Pos                   (2U)
19595 #define PWR_PUCRC_PU2_Msk                   (0x1UL << PWR_PUCRC_PU2_Pos)            /*!< 0x00000004 */
19596 #define PWR_PUCRC_PU2                       PWR_PUCRC_PU2_Msk                       /*!< Apply pull-up for PC2  */
19597 #define PWR_PUCRC_PU3_Pos                   (3U)
19598 #define PWR_PUCRC_PU3_Msk                   (0x1UL << PWR_PUCRC_PU3_Pos)            /*!< 0x00000008 */
19599 #define PWR_PUCRC_PU3                       PWR_PUCRC_PU3_Msk                       /*!< Apply pull-up for PC3  */
19600 #define PWR_PUCRC_PU4_Pos                   (4U)
19601 #define PWR_PUCRC_PU4_Msk                   (0x1UL << PWR_PUCRC_PU4_Pos)            /*!< 0x00000010 */
19602 #define PWR_PUCRC_PU4                       PWR_PUCRC_PU4_Msk                       /*!< Apply pull-up for PC4  */
19603 #define PWR_PUCRC_PU5_Pos                   (5U)
19604 #define PWR_PUCRC_PU5_Msk                   (0x1UL << PWR_PUCRC_PU5_Pos)            /*!< 0x00000020 */
19605 #define PWR_PUCRC_PU5                       PWR_PUCRC_PU5_Msk                       /*!< Apply pull-up for PC5  */
19606 #define PWR_PUCRC_PU6_Pos                   (6U)
19607 #define PWR_PUCRC_PU6_Msk                   (0x1UL << PWR_PUCRC_PU6_Pos)            /*!< 0x00000040 */
19608 #define PWR_PUCRC_PU6                       PWR_PUCRC_PU6_Msk                       /*!< Apply pull-up for PC6  */
19609 #define PWR_PUCRC_PU7_Pos                   (7U)
19610 #define PWR_PUCRC_PU7_Msk                   (0x1UL << PWR_PUCRC_PU7_Pos)            /*!< 0x00000080 */
19611 #define PWR_PUCRC_PU7                       PWR_PUCRC_PU7_Msk                       /*!< Apply pull-up for PC7  */
19612 #define PWR_PUCRC_PU8_Pos                   (8U)
19613 #define PWR_PUCRC_PU8_Msk                   (0x1UL << PWR_PUCRC_PU8_Pos)            /*!< 0x00000100 */
19614 #define PWR_PUCRC_PU8                       PWR_PUCRC_PU8_Msk                       /*!< Apply pull-up for PC8  */
19615 #define PWR_PUCRC_PU9_Pos                   (9U)
19616 #define PWR_PUCRC_PU9_Msk                   (0x1UL << PWR_PUCRC_PU9_Pos)            /*!< 0x00000200 */
19617 #define PWR_PUCRC_PU9                       PWR_PUCRC_PU9_Msk                       /*!< Apply pull-up for PC9  */
19618 #define PWR_PUCRC_PU10_Pos                  (10U)
19619 #define PWR_PUCRC_PU10_Msk                  (0x1UL << PWR_PUCRC_PU10_Pos)           /*!< 0x00000400 */
19620 #define PWR_PUCRC_PU10                      PWR_PUCRC_PU10_Msk                      /*!< Apply pull-up for PC10 */
19621 #define PWR_PUCRC_PU11_Pos                  (11U)
19622 #define PWR_PUCRC_PU11_Msk                  (0x1UL << PWR_PUCRC_PU11_Pos)           /*!< 0x00000800 */
19623 #define PWR_PUCRC_PU11                      PWR_PUCRC_PU11_Msk                      /*!< Apply pull-up for PC11 */
19624 #define PWR_PUCRC_PU12_Pos                  (12U)
19625 #define PWR_PUCRC_PU12_Msk                  (0x1UL << PWR_PUCRC_PU12_Pos)           /*!< 0x00001000 */
19626 #define PWR_PUCRC_PU12                      PWR_PUCRC_PU12_Msk                      /*!< Apply pull-up for PC12 */
19627 #define PWR_PUCRC_PU13_Pos                  (13U)
19628 #define PWR_PUCRC_PU13_Msk                  (0x1UL << PWR_PUCRC_PU13_Pos)           /*!< 0x00002000 */
19629 #define PWR_PUCRC_PU13                      PWR_PUCRC_PU13_Msk                      /*!< Apply pull-up for PC13 */
19630 #define PWR_PUCRC_PU14_Pos                  (14U)
19631 #define PWR_PUCRC_PU14_Msk                  (0x1UL << PWR_PUCRC_PU14_Pos)           /*!< 0x00004000 */
19632 #define PWR_PUCRC_PU14                      PWR_PUCRC_PU14_Msk                      /*!< Apply pull-up for PC14 */
19633 #define PWR_PUCRC_PU15_Pos                  (15U)
19634 #define PWR_PUCRC_PU15_Msk                  (0x1UL << PWR_PUCRC_PU15_Pos)           /*!< 0x00008000 */
19635 #define PWR_PUCRC_PU15                      PWR_PUCRC_PU15_Msk                      /*!< Apply pull-up for PC15 */
19636 
19637 /********************  Bit definition for PWR_PDCRC register  *****************/
19638 #define PWR_PDCRC_PD0_Pos                   (0U)
19639 #define PWR_PDCRC_PD0_Msk                   (0x1UL << PWR_PDCRC_PD0_Pos)            /*!< 0x00000001 */
19640 #define PWR_PDCRC_PD0                       PWR_PDCRC_PD0_Msk                       /*!< Apply pull-down for PC0  */
19641 #define PWR_PDCRC_PD1_Pos                   (1U)
19642 #define PWR_PDCRC_PD1_Msk                   (0x1UL << PWR_PDCRC_PD1_Pos)            /*!< 0x00000002 */
19643 #define PWR_PDCRC_PD1                       PWR_PDCRC_PD1_Msk                       /*!< Apply pull-down for PC1  */
19644 #define PWR_PDCRC_PD2_Pos                   (2U)
19645 #define PWR_PDCRC_PD2_Msk                   (0x1UL << PWR_PDCRC_PD2_Pos)            /*!< 0x00000004 */
19646 #define PWR_PDCRC_PD2                       PWR_PDCRC_PD2_Msk                       /*!< Apply pull-down for PC2  */
19647 #define PWR_PDCRC_PD3_Pos                   (3U)
19648 #define PWR_PDCRC_PD3_Msk                   (0x1UL << PWR_PDCRC_PD3_Pos)            /*!< 0x00000008 */
19649 #define PWR_PDCRC_PD3                       PWR_PDCRC_PD3_Msk                       /*!< Apply pull-down for PC3  */
19650 #define PWR_PDCRC_PD4_Pos                   (4U)
19651 #define PWR_PDCRC_PD4_Msk                   (0x1UL << PWR_PDCRC_PD4_Pos)            /*!< 0x00000010 */
19652 #define PWR_PDCRC_PD4                       PWR_PDCRC_PD4_Msk                       /*!< Apply pull-down for PC4  */
19653 #define PWR_PDCRC_PD5_Pos                   (5U)
19654 #define PWR_PDCRC_PD5_Msk                   (0x1UL << PWR_PDCRC_PD5_Pos)            /*!< 0x00000020 */
19655 #define PWR_PDCRC_PD5                       PWR_PDCRC_PD5_Msk                       /*!< Apply pull-down for PC5  */
19656 #define PWR_PDCRC_PD6_Pos                   (6U)
19657 #define PWR_PDCRC_PD6_Msk                   (0x1UL << PWR_PDCRC_PD6_Pos)            /*!< 0x00000040 */
19658 #define PWR_PDCRC_PD6                       PWR_PDCRC_PD6_Msk                       /*!< Apply pull-down for PC6  */
19659 #define PWR_PDCRC_PD7_Pos                   (7U)
19660 #define PWR_PDCRC_PD7_Msk                   (0x1UL << PWR_PDCRC_PD7_Pos)            /*!< 0x00000080 */
19661 #define PWR_PDCRC_PD7                       PWR_PDCRC_PD7_Msk                       /*!< Apply pull-down for PC7  */
19662 #define PWR_PDCRC_PD8_Pos                   (8U)
19663 #define PWR_PDCRC_PD8_Msk                   (0x1UL << PWR_PDCRC_PD8_Pos)            /*!< 0x00000100 */
19664 #define PWR_PDCRC_PD8                       PWR_PDCRC_PD8_Msk                       /*!< Apply pull-down for PC8  */
19665 #define PWR_PDCRC_PD9_Pos                   (9U)
19666 #define PWR_PDCRC_PD9_Msk                   (0x1UL << PWR_PDCRC_PD9_Pos)            /*!< 0x00000200 */
19667 #define PWR_PDCRC_PD9                       PWR_PDCRC_PD9_Msk                       /*!< Apply pull-down for PC9  */
19668 #define PWR_PDCRC_PD10_Pos                  (10U)
19669 #define PWR_PDCRC_PD10_Msk                  (0x1UL << PWR_PDCRC_PD10_Pos)           /*!< 0x00000400 */
19670 #define PWR_PDCRC_PD10                      PWR_PDCRC_PD10_Msk                      /*!< Apply pull-down for PC10 */
19671 #define PWR_PDCRC_PD11_Pos                  (11U)
19672 #define PWR_PDCRC_PD11_Msk                  (0x1UL << PWR_PDCRC_PD11_Pos)           /*!< 0x00000800 */
19673 #define PWR_PDCRC_PD11                      PWR_PDCRC_PD11_Msk                      /*!< Apply pull-down for PC11 */
19674 #define PWR_PDCRC_PD12_Pos                  (12U)
19675 #define PWR_PDCRC_PD12_Msk                  (0x1UL << PWR_PDCRC_PD12_Pos)           /*!< 0x00001000 */
19676 #define PWR_PDCRC_PD12                      PWR_PDCRC_PD12_Msk                      /*!< Apply pull-down for PC12 */
19677 #define PWR_PDCRC_PD13_Pos                  (13U)
19678 #define PWR_PDCRC_PD13_Msk                  (0x1UL << PWR_PDCRC_PD13_Pos)           /*!< 0x00002000 */
19679 #define PWR_PDCRC_PD13                      PWR_PDCRC_PD13_Msk                      /*!< Apply pull-down for PC13 */
19680 #define PWR_PDCRC_PD14_Pos                  (14U)
19681 #define PWR_PDCRC_PD14_Msk                  (0x1UL << PWR_PDCRC_PD14_Pos)           /*!< 0x00004000 */
19682 #define PWR_PDCRC_PD14                      PWR_PDCRC_PD14_Msk                      /*!< Apply pull-down for PC14 */
19683 #define PWR_PDCRC_PD15_Pos                  (15U)
19684 #define PWR_PDCRC_PD15_Msk                  (0x1UL << PWR_PDCRC_PD15_Pos)           /*!< 0x00008000 */
19685 #define PWR_PDCRC_PD15                      PWR_PDCRC_PD15_Msk                      /*!< Apply pull-down for PC15 */
19686 
19687 /********************  Bit definition for PWR_PUCRD register  *****************/
19688 #define PWR_PUCRD_PU0_Pos                   (0U)
19689 #define PWR_PUCRD_PU0_Msk                   (0x1UL << PWR_PUCRD_PU0_Pos)            /*!< 0x00000001 */
19690 #define PWR_PUCRD_PU0                       PWR_PUCRD_PU0_Msk                       /*!< Apply pull-up for PD0  */
19691 #define PWR_PUCRD_PU1_Pos                   (1U)
19692 #define PWR_PUCRD_PU1_Msk                   (0x1UL << PWR_PUCRD_PU1_Pos)            /*!< 0x00000002 */
19693 #define PWR_PUCRD_PU1                       PWR_PUCRD_PU1_Msk                       /*!< Apply pull-up for PD1  */
19694 #define PWR_PUCRD_PU2_Pos                   (2U)
19695 #define PWR_PUCRD_PU2_Msk                   (0x1UL << PWR_PUCRD_PU2_Pos)            /*!< 0x00000004 */
19696 #define PWR_PUCRD_PU2                       PWR_PUCRD_PU2_Msk                       /*!< Apply pull-up for PD2  */
19697 #define PWR_PUCRD_PU3_Pos                   (3U)
19698 #define PWR_PUCRD_PU3_Msk                   (0x1UL << PWR_PUCRD_PU3_Pos)            /*!< 0x00000008 */
19699 #define PWR_PUCRD_PU3                       PWR_PUCRD_PU3_Msk                       /*!< Apply pull-up for PD3  */
19700 #define PWR_PUCRD_PU4_Pos                   (4U)
19701 #define PWR_PUCRD_PU4_Msk                   (0x1UL << PWR_PUCRD_PU4_Pos)            /*!< 0x00000010 */
19702 #define PWR_PUCRD_PU4                       PWR_PUCRD_PU4_Msk                       /*!< Apply pull-up for PD4  */
19703 #define PWR_PUCRD_PU5_Pos                   (5U)
19704 #define PWR_PUCRD_PU5_Msk                   (0x1UL << PWR_PUCRD_PU5_Pos)            /*!< 0x00000020 */
19705 #define PWR_PUCRD_PU5                       PWR_PUCRD_PU5_Msk                       /*!< Apply pull-up for PD5  */
19706 #define PWR_PUCRD_PU6_Pos                   (6U)
19707 #define PWR_PUCRD_PU6_Msk                   (0x1UL << PWR_PUCRD_PU6_Pos)            /*!< 0x00000040 */
19708 #define PWR_PUCRD_PU6                       PWR_PUCRD_PU6_Msk                       /*!< Apply pull-up for PD6  */
19709 #define PWR_PUCRD_PU7_Pos                   (7U)
19710 #define PWR_PUCRD_PU7_Msk                   (0x1UL << PWR_PUCRD_PU7_Pos)            /*!< 0x00000080 */
19711 #define PWR_PUCRD_PU7                       PWR_PUCRD_PU7_Msk                       /*!< Apply pull-up for PD7  */
19712 #define PWR_PUCRD_PU8_Pos                   (8U)
19713 #define PWR_PUCRD_PU8_Msk                   (0x1UL << PWR_PUCRD_PU8_Pos)            /*!< 0x00000100 */
19714 #define PWR_PUCRD_PU8                       PWR_PUCRD_PU8_Msk                       /*!< Apply pull-up for PD8  */
19715 #define PWR_PUCRD_PU9_Pos                   (9U)
19716 #define PWR_PUCRD_PU9_Msk                   (0x1UL << PWR_PUCRD_PU9_Pos)            /*!< 0x00000200 */
19717 #define PWR_PUCRD_PU9                       PWR_PUCRD_PU9_Msk                       /*!< Apply pull-up for PD9  */
19718 #define PWR_PUCRD_PU10_Pos                  (10U)
19719 #define PWR_PUCRD_PU10_Msk                  (0x1UL << PWR_PUCRD_PU10_Pos)           /*!< 0x00000400 */
19720 #define PWR_PUCRD_PU10                      PWR_PUCRD_PU10_Msk                      /*!< Apply pull-up for PD10 */
19721 #define PWR_PUCRD_PU11_Pos                  (11U)
19722 #define PWR_PUCRD_PU11_Msk                  (0x1UL << PWR_PUCRD_PU11_Pos)           /*!< 0x00000800 */
19723 #define PWR_PUCRD_PU11                      PWR_PUCRD_PU11_Msk                      /*!< Apply pull-up for PD11 */
19724 #define PWR_PUCRD_PU12_Pos                  (12U)
19725 #define PWR_PUCRD_PU12_Msk                  (0x1UL << PWR_PUCRD_PU12_Pos)           /*!< 0x00001000 */
19726 #define PWR_PUCRD_PU12                      PWR_PUCRD_PU12_Msk                      /*!< Apply pull-up for PD12 */
19727 #define PWR_PUCRD_PU13_Pos                  (13U)
19728 #define PWR_PUCRD_PU13_Msk                  (0x1UL << PWR_PUCRD_PU13_Pos)           /*!< 0x00002000 */
19729 #define PWR_PUCRD_PU13                      PWR_PUCRD_PU13_Msk                      /*!< Apply pull-up for PD13 */
19730 #define PWR_PUCRD_PU14_Pos                  (14U)
19731 #define PWR_PUCRD_PU14_Msk                  (0x1UL << PWR_PUCRD_PU14_Pos)           /*!< 0x00004000 */
19732 #define PWR_PUCRD_PU14                      PWR_PUCRD_PU14_Msk                      /*!< Apply pull-up for PD14 */
19733 #define PWR_PUCRD_PU15_Pos                  (15U)
19734 #define PWR_PUCRD_PU15_Msk                  (0x1UL << PWR_PUCRD_PU15_Pos)           /*!< 0x00008000 */
19735 #define PWR_PUCRD_PU15                      PWR_PUCRD_PU15_Msk                      /*!< Apply pull-up for PD15 */
19736 
19737 /********************  Bit definition for PWR_PDCRD register  *****************/
19738 #define PWR_PDCRD_PD0_Pos                   (0U)
19739 #define PWR_PDCRD_PD0_Msk                   (0x1UL << PWR_PDCRD_PD0_Pos)            /*!< 0x00000001 */
19740 #define PWR_PDCRD_PD0                       PWR_PDCRD_PD0_Msk                       /*!< Apply pull-down for PD0  */
19741 #define PWR_PDCRD_PD1_Pos                   (1U)
19742 #define PWR_PDCRD_PD1_Msk                   (0x1UL << PWR_PDCRD_PD1_Pos)            /*!< 0x00000002 */
19743 #define PWR_PDCRD_PD1                       PWR_PDCRD_PD1_Msk                       /*!< Apply pull-down for PD1  */
19744 #define PWR_PDCRD_PD2_Pos                   (2U)
19745 #define PWR_PDCRD_PD2_Msk                   (0x1UL << PWR_PDCRD_PD2_Pos)            /*!< 0x00000004 */
19746 #define PWR_PDCRD_PD2                       PWR_PDCRD_PD2_Msk                       /*!< Apply pull-down for PD2  */
19747 #define PWR_PDCRD_PD3_Pos                   (3U)
19748 #define PWR_PDCRD_PD3_Msk                   (0x1UL << PWR_PDCRD_PD3_Pos)            /*!< 0x00000008 */
19749 #define PWR_PDCRD_PD3                       PWR_PDCRD_PD3_Msk                       /*!< Apply pull-down for PD3  */
19750 #define PWR_PDCRD_PD4_Pos                   (4U)
19751 #define PWR_PDCRD_PD4_Msk                   (0x1UL << PWR_PDCRD_PD4_Pos)            /*!< 0x00000010 */
19752 #define PWR_PDCRD_PD4                       PWR_PDCRD_PD4_Msk                       /*!< Apply pull-down for PD4  */
19753 #define PWR_PDCRD_PD5_Pos                   (5U)
19754 #define PWR_PDCRD_PD5_Msk                   (0x1UL << PWR_PDCRD_PD5_Pos)            /*!< 0x00000020 */
19755 #define PWR_PDCRD_PD5                       PWR_PDCRD_PD5_Msk                       /*!< Apply pull-down for PD5  */
19756 #define PWR_PDCRD_PD6_Pos                   (6U)
19757 #define PWR_PDCRD_PD6_Msk                   (0x1UL << PWR_PDCRD_PD6_Pos)            /*!< 0x00000040 */
19758 #define PWR_PDCRD_PD6                       PWR_PDCRD_PD6_Msk                       /*!< Apply pull-down for PD6  */
19759 #define PWR_PDCRD_PD7_Pos                   (7U)
19760 #define PWR_PDCRD_PD7_Msk                   (0x1UL << PWR_PDCRD_PD7_Pos)            /*!< 0x00000080 */
19761 #define PWR_PDCRD_PD7                       PWR_PDCRD_PD7_Msk                       /*!< Apply pull-down for PD7  */
19762 #define PWR_PDCRD_PD8_Pos                   (8U)
19763 #define PWR_PDCRD_PD8_Msk                   (0x1UL << PWR_PDCRD_PD8_Pos)            /*!< 0x00000100 */
19764 #define PWR_PDCRD_PD8                       PWR_PDCRD_PD8_Msk                       /*!< Apply pull-down for PD8  */
19765 #define PWR_PDCRD_PD9_Pos                   (9U)
19766 #define PWR_PDCRD_PD9_Msk                   (0x1UL << PWR_PDCRD_PD9_Pos)            /*!< 0x00000200 */
19767 #define PWR_PDCRD_PD9                       PWR_PDCRD_PD9_Msk                       /*!< Apply pull-down for PD9  */
19768 #define PWR_PDCRD_PD10_Pos                  (10U)
19769 #define PWR_PDCRD_PD10_Msk                  (0x1UL << PWR_PDCRD_PD10_Pos)           /*!< 0x00000400 */
19770 #define PWR_PDCRD_PD10                      PWR_PDCRD_PD10_Msk                      /*!< Apply pull-down for PD10 */
19771 #define PWR_PDCRD_PD11_Pos                  (11U)
19772 #define PWR_PDCRD_PD11_Msk                  (0x1UL << PWR_PDCRD_PD11_Pos)           /*!< 0x00000800 */
19773 #define PWR_PDCRD_PD11                      PWR_PDCRD_PD11_Msk                      /*!< Apply pull-down for PD11 */
19774 #define PWR_PDCRD_PD12_Pos                  (12U)
19775 #define PWR_PDCRD_PD12_Msk                  (0x1UL << PWR_PDCRD_PD12_Pos)           /*!< 0x00001000 */
19776 #define PWR_PDCRD_PD12                      PWR_PDCRD_PD12_Msk                      /*!< Apply pull-down for PD12 */
19777 #define PWR_PDCRD_PD13_Pos                  (13U)
19778 #define PWR_PDCRD_PD13_Msk                  (0x1UL << PWR_PDCRD_PD13_Pos)           /*!< 0x00002000 */
19779 #define PWR_PDCRD_PD13                      PWR_PDCRD_PD13_Msk                      /*!< Apply pull-down for PD13 */
19780 #define PWR_PDCRD_PD14_Pos                  (14U)
19781 #define PWR_PDCRD_PD14_Msk                  (0x1UL << PWR_PDCRD_PD14_Pos)           /*!< 0x00004000 */
19782 #define PWR_PDCRD_PD14                      PWR_PDCRD_PD14_Msk                      /*!< Apply pull-down for PD14 */
19783 #define PWR_PDCRD_PD15_Pos                  (15U)
19784 #define PWR_PDCRD_PD15_Msk                  (0x1UL << PWR_PDCRD_PD15_Pos)           /*!< 0x00008000 */
19785 #define PWR_PDCRD_PD15                      PWR_PDCRD_PD15_Msk                      /*!< Apply pull-down for PD15 */
19786 
19787 /********************  Bit definition for PWR_PUCRE register  *****************/
19788 #define PWR_PUCRE_PU0_Pos                   (0U)
19789 #define PWR_PUCRE_PU0_Msk                   (0x1UL << PWR_PUCRE_PU0_Pos)            /*!< 0x00000001 */
19790 #define PWR_PUCRE_PU0                       PWR_PUCRE_PU0_Msk                       /*!< Apply pull-up for PE0  */
19791 #define PWR_PUCRE_PU1_Pos                   (1U)
19792 #define PWR_PUCRE_PU1_Msk                   (0x1UL << PWR_PUCRE_PU1_Pos)            /*!< 0x00000002 */
19793 #define PWR_PUCRE_PU1                       PWR_PUCRE_PU1_Msk                       /*!< Apply pull-up for PE1  */
19794 #define PWR_PUCRE_PU2_Pos                   (2U)
19795 #define PWR_PUCRE_PU2_Msk                   (0x1UL << PWR_PUCRE_PU2_Pos)            /*!< 0x00000004 */
19796 #define PWR_PUCRE_PU2                       PWR_PUCRE_PU2_Msk                       /*!< Apply pull-up for PE2  */
19797 #define PWR_PUCRE_PU3_Pos                   (3U)
19798 #define PWR_PUCRE_PU3_Msk                   (0x1UL << PWR_PUCRE_PU3_Pos)            /*!< 0x00000008 */
19799 #define PWR_PUCRE_PU3                       PWR_PUCRE_PU3_Msk                       /*!< Apply pull-up for PE3  */
19800 #define PWR_PUCRE_PU4_Pos                   (4U)
19801 #define PWR_PUCRE_PU4_Msk                   (0x1UL << PWR_PUCRE_PU4_Pos)            /*!< 0x00000010 */
19802 #define PWR_PUCRE_PU4                       PWR_PUCRE_PU4_Msk                       /*!< Apply pull-up for PE4  */
19803 #define PWR_PUCRE_PU5_Pos                   (5U)
19804 #define PWR_PUCRE_PU5_Msk                   (0x1UL << PWR_PUCRE_PU5_Pos)            /*!< 0x00000020 */
19805 #define PWR_PUCRE_PU5                       PWR_PUCRE_PU5_Msk                       /*!< Apply pull-up for PE5  */
19806 #define PWR_PUCRE_PU6_Pos                   (6U)
19807 #define PWR_PUCRE_PU6_Msk                   (0x1UL << PWR_PUCRE_PU6_Pos)            /*!< 0x00000040 */
19808 #define PWR_PUCRE_PU6                       PWR_PUCRE_PU6_Msk                       /*!< Apply pull-up for PE6  */
19809 #define PWR_PUCRE_PU7_Pos                   (7U)
19810 #define PWR_PUCRE_PU7_Msk                   (0x1UL << PWR_PUCRE_PU7_Pos)            /*!< 0x00000080 */
19811 #define PWR_PUCRE_PU7                       PWR_PUCRE_PU7_Msk                       /*!< Apply pull-up for PE7  */
19812 #define PWR_PUCRE_PU8_Pos                   (8U)
19813 #define PWR_PUCRE_PU8_Msk                   (0x1UL << PWR_PUCRE_PU8_Pos)            /*!< 0x00000100 */
19814 #define PWR_PUCRE_PU8                       PWR_PUCRE_PU8_Msk                       /*!< Apply pull-up for PE8  */
19815 #define PWR_PUCRE_PU9_Pos                   (9U)
19816 #define PWR_PUCRE_PU9_Msk                   (0x1UL << PWR_PUCRE_PU9_Pos)            /*!< 0x00000200 */
19817 #define PWR_PUCRE_PU9                       PWR_PUCRE_PU9_Msk                       /*!< Apply pull-up for PE9  */
19818 #define PWR_PUCRE_PU10_Pos                  (10U)
19819 #define PWR_PUCRE_PU10_Msk                  (0x1UL << PWR_PUCRE_PU10_Pos)           /*!< 0x00000400 */
19820 #define PWR_PUCRE_PU10                      PWR_PUCRE_PU10_Msk                      /*!< Apply pull-up for PE10 */
19821 #define PWR_PUCRE_PU11_Pos                  (11U)
19822 #define PWR_PUCRE_PU11_Msk                  (0x1UL << PWR_PUCRE_PU11_Pos)           /*!< 0x00000800 */
19823 #define PWR_PUCRE_PU11                      PWR_PUCRE_PU11_Msk                      /*!< Apply pull-up for PE11 */
19824 #define PWR_PUCRE_PU12_Pos                  (12U)
19825 #define PWR_PUCRE_PU12_Msk                  (0x1UL << PWR_PUCRE_PU12_Pos)           /*!< 0x00001000 */
19826 #define PWR_PUCRE_PU12                      PWR_PUCRE_PU12_Msk                      /*!< Apply pull-up for PE12 */
19827 #define PWR_PUCRE_PU13_Pos                  (13U)
19828 #define PWR_PUCRE_PU13_Msk                  (0x1UL << PWR_PUCRE_PU13_Pos)           /*!< 0x00002000 */
19829 #define PWR_PUCRE_PU13                      PWR_PUCRE_PU13_Msk                      /*!< Apply pull-up for PE13 */
19830 #define PWR_PUCRE_PU14_Pos                  (14U)
19831 #define PWR_PUCRE_PU14_Msk                  (0x1UL << PWR_PUCRE_PU14_Pos)           /*!< 0x00004000 */
19832 #define PWR_PUCRE_PU14                      PWR_PUCRE_PU14_Msk                      /*!< Apply pull-up for PE14 */
19833 #define PWR_PUCRE_PU15_Pos                  (15U)
19834 #define PWR_PUCRE_PU15_Msk                  (0x1UL << PWR_PUCRE_PU15_Pos)           /*!< 0x00008000 */
19835 #define PWR_PUCRE_PU15                      PWR_PUCRE_PU15_Msk                      /*!< Apply pull-up for PE15 */
19836 
19837 /********************  Bit definition for PWR_PDCRE register  *****************/
19838 #define PWR_PDCRE_PD0_Pos                   (0U)
19839 #define PWR_PDCRE_PD0_Msk                   (0x1UL << PWR_PDCRE_PD0_Pos)            /*!< 0x00000001 */
19840 #define PWR_PDCRE_PD0                       PWR_PDCRE_PD0_Msk                       /*!< Apply pull-down for PE0  */
19841 #define PWR_PDCRE_PD1_Pos                   (1U)
19842 #define PWR_PDCRE_PD1_Msk                   (0x1UL << PWR_PDCRE_PD1_Pos)            /*!< 0x00000002 */
19843 #define PWR_PDCRE_PD1                       PWR_PDCRE_PD1_Msk                       /*!< Apply pull-down for PE1  */
19844 #define PWR_PDCRE_PD2_Pos                   (2U)
19845 #define PWR_PDCRE_PD2_Msk                   (0x1UL << PWR_PDCRE_PD2_Pos)            /*!< 0x00000004 */
19846 #define PWR_PDCRE_PD2                       PWR_PDCRE_PD2_Msk                       /*!< Apply pull-down for PE2  */
19847 #define PWR_PDCRE_PD3_Pos                   (3U)
19848 #define PWR_PDCRE_PD3_Msk                   (0x1UL << PWR_PDCRE_PD3_Pos)            /*!< 0x00000008 */
19849 #define PWR_PDCRE_PD3                       PWR_PDCRE_PD3_Msk                       /*!< Apply pull-down for PE3  */
19850 #define PWR_PDCRE_PD4_Pos                   (4U)
19851 #define PWR_PDCRE_PD4_Msk                   (0x1UL << PWR_PDCRE_PD4_Pos)            /*!< 0x00000010 */
19852 #define PWR_PDCRE_PD4                       PWR_PDCRE_PD4_Msk                       /*!< Apply pull-down for PE4  */
19853 #define PWR_PDCRE_PD5_Pos                   (5U)
19854 #define PWR_PDCRE_PD5_Msk                   (0x1UL << PWR_PDCRE_PD5_Pos)            /*!< 0x00000020 */
19855 #define PWR_PDCRE_PD5                       PWR_PDCRE_PD5_Msk                       /*!< Apply pull-down for PE5  */
19856 #define PWR_PDCRE_PD6_Pos                   (6U)
19857 #define PWR_PDCRE_PD6_Msk                   (0x1UL << PWR_PDCRE_PD6_Pos)            /*!< 0x00000040 */
19858 #define PWR_PDCRE_PD6                       PWR_PDCRE_PD6_Msk                       /*!< Apply pull-down for PE6  */
19859 #define PWR_PDCRE_PD7_Pos                   (7U)
19860 #define PWR_PDCRE_PD7_Msk                   (0x1UL << PWR_PDCRE_PD7_Pos)            /*!< 0x00000080 */
19861 #define PWR_PDCRE_PD7                       PWR_PDCRE_PD7_Msk                       /*!< Apply pull-down for PE7  */
19862 #define PWR_PDCRE_PD8_Pos                   (8U)
19863 #define PWR_PDCRE_PD8_Msk                   (0x1UL << PWR_PDCRE_PD8_Pos)            /*!< 0x00000100 */
19864 #define PWR_PDCRE_PD8                       PWR_PDCRE_PD8_Msk                       /*!< Apply pull-down for PE8  */
19865 #define PWR_PDCRE_PD9_Pos                   (9U)
19866 #define PWR_PDCRE_PD9_Msk                   (0x1UL << PWR_PDCRE_PD9_Pos)            /*!< 0x00000200 */
19867 #define PWR_PDCRE_PD9                       PWR_PDCRE_PD9_Msk                       /*!< Apply pull-down for PE9  */
19868 #define PWR_PDCRE_PD10_Pos                  (10U)
19869 #define PWR_PDCRE_PD10_Msk                  (0x1UL << PWR_PDCRE_PD10_Pos)           /*!< 0x00000400 */
19870 #define PWR_PDCRE_PD10                      PWR_PDCRE_PD10_Msk                      /*!< Apply pull-down for PE10 */
19871 #define PWR_PDCRE_PD11_Pos                  (11U)
19872 #define PWR_PDCRE_PD11_Msk                  (0x1UL << PWR_PDCRE_PD11_Pos)           /*!< 0x00000800 */
19873 #define PWR_PDCRE_PD11                      PWR_PDCRE_PD11_Msk                      /*!< Apply pull-down for PE11 */
19874 #define PWR_PDCRE_PD12_Pos                  (12U)
19875 #define PWR_PDCRE_PD12_Msk                  (0x1UL << PWR_PDCRE_PD12_Pos)           /*!< 0x00001000 */
19876 #define PWR_PDCRE_PD12                      PWR_PDCRE_PD12_Msk                      /*!< Apply pull-down for PE12 */
19877 #define PWR_PDCRE_PD13_Pos                  (13U)
19878 #define PWR_PDCRE_PD13_Msk                  (0x1UL << PWR_PDCRE_PD13_Pos)           /*!< 0x00002000 */
19879 #define PWR_PDCRE_PD13                      PWR_PDCRE_PD13_Msk                      /*!< Apply pull-down for PE13 */
19880 #define PWR_PDCRE_PD14_Pos                  (14U)
19881 #define PWR_PDCRE_PD14_Msk                  (0x1UL << PWR_PDCRE_PD14_Pos)           /*!< 0x00004000 */
19882 #define PWR_PDCRE_PD14                      PWR_PDCRE_PD14_Msk                      /*!< Apply pull-down for PE14 */
19883 #define PWR_PDCRE_PD15_Pos                  (15U)
19884 #define PWR_PDCRE_PD15_Msk                  (0x1UL << PWR_PDCRE_PD15_Pos)           /*!< 0x00008000 */
19885 #define PWR_PDCRE_PD15                      PWR_PDCRE_PD15_Msk                      /*!< Apply pull-down for PE15 */
19886 
19887 /********************  Bit definition for PWR_PUCRF register  *****************/
19888 #define PWR_PUCRF_PU0_Pos                   (0U)
19889 #define PWR_PUCRF_PU0_Msk                   (0x1UL << PWR_PUCRF_PU0_Pos)            /*!< 0x00000001 */
19890 #define PWR_PUCRF_PU0                       PWR_PUCRF_PU0_Msk                       /*!< Apply pull-up for PF0  */
19891 #define PWR_PUCRF_PU1_Pos                   (1U)
19892 #define PWR_PUCRF_PU1_Msk                   (0x1UL << PWR_PUCRF_PU1_Pos)            /*!< 0x00000002 */
19893 #define PWR_PUCRF_PU1                       PWR_PUCRF_PU1_Msk                       /*!< Apply pull-up for PF1  */
19894 #define PWR_PUCRF_PU2_Pos                   (2U)
19895 #define PWR_PUCRF_PU2_Msk                   (0x1UL << PWR_PUCRF_PU2_Pos)            /*!< 0x00000004 */
19896 #define PWR_PUCRF_PU2                       PWR_PUCRF_PU2_Msk                       /*!< Apply pull-up for PF2  */
19897 #define PWR_PUCRF_PU3_Pos                   (3U)
19898 #define PWR_PUCRF_PU3_Msk                   (0x1UL << PWR_PUCRF_PU3_Pos)            /*!< 0x00000008 */
19899 #define PWR_PUCRF_PU3                       PWR_PUCRF_PU3_Msk                       /*!< Apply pull-up for PF3  */
19900 #define PWR_PUCRF_PU4_Pos                   (4U)
19901 #define PWR_PUCRF_PU4_Msk                   (0x1UL << PWR_PUCRF_PU4_Pos)            /*!< 0x00000010 */
19902 #define PWR_PUCRF_PU4                       PWR_PUCRF_PU4_Msk                       /*!< Apply pull-up for PF4  */
19903 #define PWR_PUCRF_PU5_Pos                   (5U)
19904 #define PWR_PUCRF_PU5_Msk                   (0x1UL << PWR_PUCRF_PU5_Pos)            /*!< 0x00000020 */
19905 #define PWR_PUCRF_PU5                       PWR_PUCRF_PU5_Msk                       /*!< Apply pull-up for PF5  */
19906 #define PWR_PUCRF_PU6_Pos                   (6U)
19907 #define PWR_PUCRF_PU6_Msk                   (0x1UL << PWR_PUCRF_PU6_Pos)            /*!< 0x00000040 */
19908 #define PWR_PUCRF_PU6                       PWR_PUCRF_PU6_Msk                       /*!< Apply pull-up for PF6  */
19909 #define PWR_PUCRF_PU7_Pos                   (7U)
19910 #define PWR_PUCRF_PU7_Msk                   (0x1UL << PWR_PUCRF_PU7_Pos)            /*!< 0x00000080 */
19911 #define PWR_PUCRF_PU7                       PWR_PUCRF_PU7_Msk                       /*!< Apply pull-up for PF7  */
19912 #define PWR_PUCRF_PU8_Pos                   (8U)
19913 #define PWR_PUCRF_PU8_Msk                   (0x1UL << PWR_PUCRF_PU8_Pos)            /*!< 0x00000100 */
19914 #define PWR_PUCRF_PU8                       PWR_PUCRF_PU8_Msk                       /*!< Apply pull-up for PF8  */
19915 #define PWR_PUCRF_PU9_Pos                   (9U)
19916 #define PWR_PUCRF_PU9_Msk                   (0x1UL << PWR_PUCRF_PU9_Pos)            /*!< 0x00000200 */
19917 #define PWR_PUCRF_PU9                       PWR_PUCRF_PU9_Msk                       /*!< Apply pull-up for PF9  */
19918 #define PWR_PUCRF_PU10_Pos                  (10U)
19919 #define PWR_PUCRF_PU10_Msk                  (0x1UL << PWR_PUCRF_PU10_Pos)           /*!< 0x00000400 */
19920 #define PWR_PUCRF_PU10                      PWR_PUCRF_PU10_Msk                      /*!< Apply pull-up for PF10 */
19921 #define PWR_PUCRF_PU11_Pos                  (11U)
19922 #define PWR_PUCRF_PU11_Msk                  (0x1UL << PWR_PUCRF_PU11_Pos)           /*!< 0x00000800 */
19923 #define PWR_PUCRF_PU11                      PWR_PUCRF_PU11_Msk                      /*!< Apply pull-up for PF11 */
19924 #define PWR_PUCRF_PU12_Pos                  (12U)
19925 #define PWR_PUCRF_PU12_Msk                  (0x1UL << PWR_PUCRF_PU12_Pos)           /*!< 0x00001000 */
19926 #define PWR_PUCRF_PU12                      PWR_PUCRF_PU12_Msk                      /*!< Apply pull-up for PF12 */
19927 #define PWR_PUCRF_PU13_Pos                  (13U)
19928 #define PWR_PUCRF_PU13_Msk                  (0x1UL << PWR_PUCRF_PU13_Pos)           /*!< 0x00002000 */
19929 #define PWR_PUCRF_PU13                      PWR_PUCRF_PU13_Msk                      /*!< Apply pull-up for PF13 */
19930 #define PWR_PUCRF_PU14_Pos                  (14U)
19931 #define PWR_PUCRF_PU14_Msk                  (0x1UL << PWR_PUCRF_PU14_Pos)           /*!< 0x00004000 */
19932 #define PWR_PUCRF_PU14                      PWR_PUCRF_PU14_Msk                      /*!< Apply pull-up for PF14 */
19933 #define PWR_PUCRF_PU15_Pos                  (15U)
19934 #define PWR_PUCRF_PU15_Msk                  (0x1UL << PWR_PUCRF_PU15_Pos)           /*!< 0x00008000 */
19935 #define PWR_PUCRF_PU15                      PWR_PUCRF_PU15_Msk                      /*!< Apply pull-up for PF15 */
19936 
19937 /********************  Bit definition for PWR_PDCRF register  *****************/
19938 #define PWR_PDCRF_PD0_Pos                   (0U)
19939 #define PWR_PDCRF_PD0_Msk                   (0x1UL << PWR_PDCRF_PD0_Pos)            /*!< 0x00000001 */
19940 #define PWR_PDCRF_PD0                       PWR_PDCRF_PD0_Msk                       /*!< Apply pull-down for PF0  */
19941 #define PWR_PDCRF_PD1_Pos                   (1U)
19942 #define PWR_PDCRF_PD1_Msk                   (0x1UL << PWR_PDCRF_PD1_Pos)            /*!< 0x00000002 */
19943 #define PWR_PDCRF_PD1                       PWR_PDCRF_PD1_Msk                       /*!< Apply pull-down for PF1  */
19944 #define PWR_PDCRF_PD2_Pos                   (2U)
19945 #define PWR_PDCRF_PD2_Msk                   (0x1UL << PWR_PDCRF_PD2_Pos)            /*!< 0x00000004 */
19946 #define PWR_PDCRF_PD2                       PWR_PDCRF_PD2_Msk                       /*!< Apply pull-down for PF2  */
19947 #define PWR_PDCRF_PD3_Pos                   (3U)
19948 #define PWR_PDCRF_PD3_Msk                   (0x1UL << PWR_PDCRF_PD3_Pos)            /*!< 0x00000008 */
19949 #define PWR_PDCRF_PD3                       PWR_PDCRF_PD3_Msk                       /*!< Apply pull-down for PF3  */
19950 #define PWR_PDCRF_PD4_Pos                   (4U)
19951 #define PWR_PDCRF_PD4_Msk                   (0x1UL << PWR_PDCRF_PD4_Pos)            /*!< 0x00000010 */
19952 #define PWR_PDCRF_PD4                       PWR_PDCRF_PD4_Msk                       /*!< Apply pull-down for PF4  */
19953 #define PWR_PDCRF_PD5_Pos                   (5U)
19954 #define PWR_PDCRF_PD5_Msk                   (0x1UL << PWR_PDCRF_PD5_Pos)            /*!< 0x00000020 */
19955 #define PWR_PDCRF_PD5                       PWR_PDCRF_PD5_Msk                       /*!< Apply pull-down for PF5  */
19956 #define PWR_PDCRF_PD6_Pos                   (6U)
19957 #define PWR_PDCRF_PD6_Msk                   (0x1UL << PWR_PDCRF_PD6_Pos)            /*!< 0x00000040 */
19958 #define PWR_PDCRF_PD6                       PWR_PDCRF_PD6_Msk                       /*!< Apply pull-down for PF6  */
19959 #define PWR_PDCRF_PD7_Pos                   (7U)
19960 #define PWR_PDCRF_PD7_Msk                   (0x1UL << PWR_PDCRF_PD7_Pos)            /*!< 0x00000080 */
19961 #define PWR_PDCRF_PD7                       PWR_PDCRF_PD7_Msk                       /*!< Apply pull-down for PF7  */
19962 #define PWR_PDCRF_PD8_Pos                   (8U)
19963 #define PWR_PDCRF_PD8_Msk                   (0x1UL << PWR_PDCRF_PD8_Pos)            /*!< 0x00000100 */
19964 #define PWR_PDCRF_PD8                       PWR_PDCRF_PD8_Msk                       /*!< Apply pull-down for PF8  */
19965 #define PWR_PDCRF_PD9_Pos                   (9U)
19966 #define PWR_PDCRF_PD9_Msk                   (0x1UL << PWR_PDCRF_PD9_Pos)            /*!< 0x00000200 */
19967 #define PWR_PDCRF_PD9                       PWR_PDCRF_PD9_Msk                       /*!< Apply pull-down for PF9  */
19968 #define PWR_PDCRF_PD10_Pos                  (10U)
19969 #define PWR_PDCRF_PD10_Msk                  (0x1UL << PWR_PDCRF_PD10_Pos)           /*!< 0x00000400 */
19970 #define PWR_PDCRF_PD10                      PWR_PDCRF_PD10_Msk                      /*!< Apply pull-down for PF10 */
19971 #define PWR_PDCRF_PD11_Pos                  (11U)
19972 #define PWR_PDCRF_PD11_Msk                  (0x1UL << PWR_PDCRF_PD11_Pos)           /*!< 0x00000800 */
19973 #define PWR_PDCRF_PD11                      PWR_PDCRF_PD11_Msk                      /*!< Apply pull-down for PF11 */
19974 #define PWR_PDCRF_PD12_Pos                  (12U)
19975 #define PWR_PDCRF_PD12_Msk                  (0x1UL << PWR_PDCRF_PD12_Pos)           /*!< 0x00001000 */
19976 #define PWR_PDCRF_PD12                      PWR_PDCRF_PD12_Msk                      /*!< Apply pull-down for PF12 */
19977 #define PWR_PDCRF_PD13_Pos                  (13U)
19978 #define PWR_PDCRF_PD13_Msk                  (0x1UL << PWR_PDCRF_PD13_Pos)           /*!< 0x00002000 */
19979 #define PWR_PDCRF_PD13                      PWR_PDCRF_PD13_Msk                      /*!< Apply pull-down for PF13 */
19980 #define PWR_PDCRF_PD14_Pos                  (14U)
19981 #define PWR_PDCRF_PD14_Msk                  (0x1UL << PWR_PDCRF_PD14_Pos)           /*!< 0x00004000 */
19982 #define PWR_PDCRF_PD14                      PWR_PDCRF_PD14_Msk                      /*!< Apply pull-down for PF14 */
19983 #define PWR_PDCRF_PD15_Pos                  (15U)
19984 #define PWR_PDCRF_PD15_Msk                  (0x1UL << PWR_PDCRF_PD15_Pos)           /*!< 0x00008000 */
19985 #define PWR_PDCRF_PD15                      PWR_PDCRF_PD15_Msk                      /*!< Apply pull-down for PF15 */
19986 
19987 /********************  Bit definition for PWR_PUCRG register  *****************/
19988 #define PWR_PUCRG_PU0_Pos                   (0U)
19989 #define PWR_PUCRG_PU0_Msk                   (0x1UL << PWR_PUCRG_PU0_Pos)            /*!< 0x00000001 */
19990 #define PWR_PUCRG_PU0                       PWR_PUCRG_PU0_Msk                       /*!< Apply pull-up for PG0  */
19991 #define PWR_PUCRG_PU1_Pos                   (1U)
19992 #define PWR_PUCRG_PU1_Msk                   (0x1UL << PWR_PUCRG_PU1_Pos)            /*!< 0x00000002 */
19993 #define PWR_PUCRG_PU1                       PWR_PUCRG_PU1_Msk                       /*!< Apply pull-up for PG1  */
19994 #define PWR_PUCRG_PU2_Pos                   (2U)
19995 #define PWR_PUCRG_PU2_Msk                   (0x1UL << PWR_PUCRG_PU2_Pos)            /*!< 0x00000004 */
19996 #define PWR_PUCRG_PU2                       PWR_PUCRG_PU2_Msk                       /*!< Apply pull-up for PG2  */
19997 #define PWR_PUCRG_PU3_Pos                   (3U)
19998 #define PWR_PUCRG_PU3_Msk                   (0x1UL << PWR_PUCRG_PU3_Pos)            /*!< 0x00000008 */
19999 #define PWR_PUCRG_PU3                       PWR_PUCRG_PU3_Msk                       /*!< Apply pull-up for PG3  */
20000 #define PWR_PUCRG_PU4_Pos                   (4U)
20001 #define PWR_PUCRG_PU4_Msk                   (0x1UL << PWR_PUCRG_PU4_Pos)            /*!< 0x00000010 */
20002 #define PWR_PUCRG_PU4                       PWR_PUCRG_PU4_Msk                       /*!< Apply pull-up for PG4  */
20003 #define PWR_PUCRG_PU5_Pos                   (5U)
20004 #define PWR_PUCRG_PU5_Msk                   (0x1UL << PWR_PUCRG_PU5_Pos)            /*!< 0x00000020 */
20005 #define PWR_PUCRG_PU5                       PWR_PUCRG_PU5_Msk                       /*!< Apply pull-up for PG5  */
20006 #define PWR_PUCRG_PU6_Pos                   (6U)
20007 #define PWR_PUCRG_PU6_Msk                   (0x1UL << PWR_PUCRG_PU6_Pos)            /*!< 0x00000040 */
20008 #define PWR_PUCRG_PU6                       PWR_PUCRG_PU6_Msk                       /*!< Apply pull-up for PG6  */
20009 #define PWR_PUCRG_PU7_Pos                   (7U)
20010 #define PWR_PUCRG_PU7_Msk                   (0x1UL << PWR_PUCRG_PU7_Pos)            /*!< 0x00000080 */
20011 #define PWR_PUCRG_PU7                       PWR_PUCRG_PU7_Msk                       /*!< Apply pull-up for PG7  */
20012 #define PWR_PUCRG_PU8_Pos                   (8U)
20013 #define PWR_PUCRG_PU8_Msk                   (0x1UL << PWR_PUCRG_PU8_Pos)            /*!< 0x00000100 */
20014 #define PWR_PUCRG_PU8                       PWR_PUCRG_PU8_Msk                       /*!< Apply pull-up for PG8  */
20015 #define PWR_PUCRG_PU9_Pos                   (9U)
20016 #define PWR_PUCRG_PU9_Msk                   (0x1UL << PWR_PUCRG_PU9_Pos)            /*!< 0x00000200 */
20017 #define PWR_PUCRG_PU9                       PWR_PUCRG_PU9_Msk                       /*!< Apply pull-up for PG9  */
20018 #define PWR_PUCRG_PU10_Pos                  (10U)
20019 #define PWR_PUCRG_PU10_Msk                  (0x1UL << PWR_PUCRG_PU10_Pos)           /*!< 0x00000400 */
20020 #define PWR_PUCRG_PU10                      PWR_PUCRG_PU10_Msk                      /*!< Apply pull-up for PG10 */
20021 #define PWR_PUCRG_PU11_Pos                  (11U)
20022 #define PWR_PUCRG_PU11_Msk                  (0x1UL << PWR_PUCRG_PU11_Pos)           /*!< 0x00000800 */
20023 #define PWR_PUCRG_PU11                      PWR_PUCRG_PU11_Msk                      /*!< Apply pull-up for PG11 */
20024 #define PWR_PUCRG_PU12_Pos                  (12U)
20025 #define PWR_PUCRG_PU12_Msk                  (0x1UL << PWR_PUCRG_PU12_Pos)           /*!< 0x00001000 */
20026 #define PWR_PUCRG_PU12                      PWR_PUCRG_PU12_Msk                      /*!< Apply pull-up for PG12 */
20027 #define PWR_PUCRG_PU13_Pos                  (13U)
20028 #define PWR_PUCRG_PU13_Msk                  (0x1UL << PWR_PUCRG_PU13_Pos)           /*!< 0x00002000 */
20029 #define PWR_PUCRG_PU13                      PWR_PUCRG_PU13_Msk                      /*!< Apply pull-up for PG13 */
20030 #define PWR_PUCRG_PU14_Pos                  (14U)
20031 #define PWR_PUCRG_PU14_Msk                  (0x1UL << PWR_PUCRG_PU14_Pos)           /*!< 0x00004000 */
20032 #define PWR_PUCRG_PU14                      PWR_PUCRG_PU14_Msk                      /*!< Apply pull-up for PG14 */
20033 #define PWR_PUCRG_PU15_Pos                  (15U)
20034 #define PWR_PUCRG_PU15_Msk                  (0x1UL << PWR_PUCRG_PU15_Pos)           /*!< 0x00008000 */
20035 #define PWR_PUCRG_PU15                      PWR_PUCRG_PU15_Msk                      /*!< Apply pull-up for PG15 */
20036 
20037 /********************  Bit definition for PWR_PDCRG register  *****************/
20038 #define PWR_PDCRG_PD0_Pos                   (0U)
20039 #define PWR_PDCRG_PD0_Msk                   (0x1UL << PWR_PDCRG_PD0_Pos)            /*!< 0x00000001 */
20040 #define PWR_PDCRG_PD0                       PWR_PDCRG_PD0_Msk                       /*!< Apply pull-down for PG0  */
20041 #define PWR_PDCRG_PD1_Pos                   (1U)
20042 #define PWR_PDCRG_PD1_Msk                   (0x1UL << PWR_PDCRG_PD1_Pos)            /*!< 0x00000002 */
20043 #define PWR_PDCRG_PD1                       PWR_PDCRG_PD1_Msk                       /*!< Apply pull-down for PG1  */
20044 #define PWR_PDCRG_PD2_Pos                   (2U)
20045 #define PWR_PDCRG_PD2_Msk                   (0x1UL << PWR_PDCRG_PD2_Pos)            /*!< 0x00000004 */
20046 #define PWR_PDCRG_PD2                       PWR_PDCRG_PD2_Msk                       /*!< Apply pull-down for PG2  */
20047 #define PWR_PDCRG_PD3_Pos                   (3U)
20048 #define PWR_PDCRG_PD3_Msk                   (0x1UL << PWR_PDCRG_PD3_Pos)            /*!< 0x00000008 */
20049 #define PWR_PDCRG_PD3                       PWR_PDCRG_PD3_Msk                       /*!< Apply pull-down for PG3  */
20050 #define PWR_PDCRG_PD4_Pos                   (4U)
20051 #define PWR_PDCRG_PD4_Msk                   (0x1UL << PWR_PDCRG_PD4_Pos)            /*!< 0x00000010 */
20052 #define PWR_PDCRG_PD4                       PWR_PDCRG_PD4_Msk                       /*!< Apply pull-down for PG4  */
20053 #define PWR_PDCRG_PD5_Pos                   (5U)
20054 #define PWR_PDCRG_PD5_Msk                   (0x1UL << PWR_PDCRG_PD5_Pos)            /*!< 0x00000020 */
20055 #define PWR_PDCRG_PD5                       PWR_PDCRG_PD5_Msk                       /*!< Apply pull-down for PG5  */
20056 #define PWR_PDCRG_PD6_Pos                   (6U)
20057 #define PWR_PDCRG_PD6_Msk                   (0x1UL << PWR_PDCRG_PD6_Pos)            /*!< 0x00000040 */
20058 #define PWR_PDCRG_PD6                       PWR_PDCRG_PD6_Msk                       /*!< Apply pull-down for PG6  */
20059 #define PWR_PDCRG_PD7_Pos                   (7U)
20060 #define PWR_PDCRG_PD7_Msk                   (0x1UL << PWR_PDCRG_PD7_Pos)            /*!< 0x00000080 */
20061 #define PWR_PDCRG_PD7                       PWR_PDCRG_PD7_Msk                       /*!< Apply pull-down for PG7  */
20062 #define PWR_PDCRG_PD8_Pos                   (8U)
20063 #define PWR_PDCRG_PD8_Msk                   (0x1UL << PWR_PDCRG_PD8_Pos)            /*!< 0x00000100 */
20064 #define PWR_PDCRG_PD8                       PWR_PDCRG_PD8_Msk                       /*!< Apply pull-down for PG8  */
20065 #define PWR_PDCRG_PD9_Pos                   (9U)
20066 #define PWR_PDCRG_PD9_Msk                   (0x1UL << PWR_PDCRG_PD9_Pos)            /*!< 0x00000200 */
20067 #define PWR_PDCRG_PD9                       PWR_PDCRG_PD9_Msk                       /*!< Apply pull-down for PG9  */
20068 #define PWR_PDCRG_PD10_Pos                  (10U)
20069 #define PWR_PDCRG_PD10_Msk                  (0x1UL << PWR_PDCRG_PD10_Pos)           /*!< 0x00000400 */
20070 #define PWR_PDCRG_PD10                      PWR_PDCRG_PD10_Msk                      /*!< Apply pull-down for PG10 */
20071 #define PWR_PDCRG_PD11_Pos                  (11U)
20072 #define PWR_PDCRG_PD11_Msk                  (0x1UL << PWR_PDCRG_PD11_Pos)           /*!< 0x00000800 */
20073 #define PWR_PDCRG_PD11                      PWR_PDCRG_PD11_Msk                      /*!< Apply pull-down for PG11 */
20074 #define PWR_PDCRG_PD12_Pos                  (12U)
20075 #define PWR_PDCRG_PD12_Msk                  (0x1UL << PWR_PDCRG_PD12_Pos)           /*!< 0x00001000 */
20076 #define PWR_PDCRG_PD12                      PWR_PDCRG_PD12_Msk                      /*!< Apply pull-down for PG12 */
20077 #define PWR_PDCRG_PD13_Pos                  (13U)
20078 #define PWR_PDCRG_PD13_Msk                  (0x1UL << PWR_PDCRG_PD13_Pos)           /*!< 0x00002000 */
20079 #define PWR_PDCRG_PD13                      PWR_PDCRG_PD13_Msk                      /*!< Apply pull-down for PG13 */
20080 #define PWR_PDCRG_PD14_Pos                  (14U)
20081 #define PWR_PDCRG_PD14_Msk                  (0x1UL << PWR_PDCRG_PD14_Pos)           /*!< 0x00004000 */
20082 #define PWR_PDCRG_PD14                      PWR_PDCRG_PD14_Msk                      /*!< Apply pull-down for PG14 */
20083 #define PWR_PDCRG_PD15_Pos                  (15U)
20084 #define PWR_PDCRG_PD15_Msk                  (0x1UL << PWR_PDCRG_PD15_Pos)           /*!< 0x00008000 */
20085 #define PWR_PDCRG_PD15                      PWR_PDCRG_PD15_Msk                      /*!< Apply pull-down for PG15 */
20086 
20087 /********************  Bit definition for PWR_PUCRH register  *****************/
20088 #define PWR_PUCRH_PU0_Pos                   (0U)
20089 #define PWR_PUCRH_PU0_Msk                   (0x1UL << PWR_PUCRH_PU0_Pos)            /*!< 0x00000001 */
20090 #define PWR_PUCRH_PU0                       PWR_PUCRH_PU0_Msk                       /*!< Apply pull-up for PH0  */
20091 #define PWR_PUCRH_PU1_Pos                   (1U)
20092 #define PWR_PUCRH_PU1_Msk                   (0x1UL << PWR_PUCRH_PU1_Pos)            /*!< 0x00000002 */
20093 #define PWR_PUCRH_PU1                       PWR_PUCRH_PU1_Msk                       /*!< Apply pull-up for PH1  */
20094 #define PWR_PUCRH_PU2_Pos                   (2U)
20095 #define PWR_PUCRH_PU2_Msk                   (0x1UL << PWR_PUCRH_PU2_Pos)            /*!< 0x00000004 */
20096 #define PWR_PUCRH_PU2                       PWR_PUCRH_PU2_Msk                       /*!< Apply pull-up for PH2  */
20097 #define PWR_PUCRH_PU3_Pos                   (3U)
20098 #define PWR_PUCRH_PU3_Msk                   (0x1UL << PWR_PUCRH_PU3_Pos)            /*!< 0x00000008 */
20099 #define PWR_PUCRH_PU3                       PWR_PUCRH_PU3_Msk                       /*!< Apply pull-up for PH3  */
20100 #define PWR_PUCRH_PU4_Pos                   (4U)
20101 #define PWR_PUCRH_PU4_Msk                   (0x1UL << PWR_PUCRH_PU4_Pos)            /*!< 0x00000010 */
20102 #define PWR_PUCRH_PU4                       PWR_PUCRH_PU4_Msk                       /*!< Apply pull-up for PH4  */
20103 #define PWR_PUCRH_PU5_Pos                   (5U)
20104 #define PWR_PUCRH_PU5_Msk                   (0x1UL << PWR_PUCRH_PU5_Pos)            /*!< 0x00000020 */
20105 #define PWR_PUCRH_PU5                       PWR_PUCRH_PU5_Msk                       /*!< Apply pull-up for PH5  */
20106 #define PWR_PUCRH_PU6_Pos                   (6U)
20107 #define PWR_PUCRH_PU6_Msk                   (0x1UL << PWR_PUCRH_PU6_Pos)            /*!< 0x00000040 */
20108 #define PWR_PUCRH_PU6                       PWR_PUCRH_PU6_Msk                       /*!< Apply pull-up for PH6  */
20109 #define PWR_PUCRH_PU7_Pos                   (7U)
20110 #define PWR_PUCRH_PU7_Msk                   (0x1UL << PWR_PUCRH_PU7_Pos)            /*!< 0x00000080 */
20111 #define PWR_PUCRH_PU7                       PWR_PUCRH_PU7_Msk                       /*!< Apply pull-up for PH7  */
20112 #define PWR_PUCRH_PU8_Pos                   (8U)
20113 #define PWR_PUCRH_PU8_Msk                   (0x1UL << PWR_PUCRH_PU8_Pos)            /*!< 0x00000100 */
20114 #define PWR_PUCRH_PU8                       PWR_PUCRH_PU8_Msk                       /*!< Apply pull-up for PH8  */
20115 #define PWR_PUCRH_PU9_Pos                   (9U)
20116 #define PWR_PUCRH_PU9_Msk                   (0x1UL << PWR_PUCRH_PU9_Pos)            /*!< 0x00000200 */
20117 #define PWR_PUCRH_PU9                       PWR_PUCRH_PU9_Msk                       /*!< Apply pull-up for PH9  */
20118 #define PWR_PUCRH_PU10_Pos                  (10U)
20119 #define PWR_PUCRH_PU10_Msk                  (0x1UL << PWR_PUCRH_PU10_Pos)           /*!< 0x00000400 */
20120 #define PWR_PUCRH_PU10                      PWR_PUCRH_PU10_Msk                      /*!< Apply pull-up for PH10 */
20121 #define PWR_PUCRH_PU11_Pos                  (11U)
20122 #define PWR_PUCRH_PU11_Msk                  (0x1UL << PWR_PUCRH_PU11_Pos)           /*!< 0x00000800 */
20123 #define PWR_PUCRH_PU11                      PWR_PUCRH_PU11_Msk                      /*!< Apply pull-up for PH11 */
20124 #define PWR_PUCRH_PU12_Pos                  (12U)
20125 #define PWR_PUCRH_PU12_Msk                  (0x1UL << PWR_PUCRH_PU12_Pos)           /*!< 0x00001000 */
20126 #define PWR_PUCRH_PU12                      PWR_PUCRH_PU12_Msk                      /*!< Apply pull-up for PH12 */
20127 #define PWR_PUCRH_PU13_Pos                  (13U)
20128 #define PWR_PUCRH_PU13_Msk                  (0x1UL << PWR_PUCRH_PU13_Pos)           /*!< 0x00002000 */
20129 #define PWR_PUCRH_PU13                      PWR_PUCRH_PU13_Msk                      /*!< Apply pull-up for PH13 */
20130 #define PWR_PUCRH_PU14_Pos                  (14U)
20131 #define PWR_PUCRH_PU14_Msk                  (0x1UL << PWR_PUCRH_PU14_Pos)           /*!< 0x00004000 */
20132 #define PWR_PUCRH_PU14                      PWR_PUCRH_PU14_Msk                      /*!< Apply pull-up for PH14 */
20133 #define PWR_PUCRH_PU15_Pos                  (15U)
20134 #define PWR_PUCRH_PU15_Msk                  (0x1UL << PWR_PUCRH_PU15_Pos)           /*!< 0x00008000 */
20135 #define PWR_PUCRH_PU15                      PWR_PUCRH_PU15_Msk                      /*!< Apply pull-up for PH15 */
20136 
20137 /********************  Bit definition for PWR_PDCRH register  *****************/
20138 #define PWR_PDCRH_PD0_Pos                   (0U)
20139 #define PWR_PDCRH_PD0_Msk                   (0x1UL << PWR_PDCRH_PD0_Pos)            /*!< 0x00000001 */
20140 #define PWR_PDCRH_PD0                       PWR_PDCRH_PD0_Msk                       /*!< Apply pull-down for PH0  */
20141 #define PWR_PDCRH_PD1_Pos                   (1U)
20142 #define PWR_PDCRH_PD1_Msk                   (0x1UL << PWR_PDCRH_PD1_Pos)            /*!< 0x00000002 */
20143 #define PWR_PDCRH_PD1                       PWR_PDCRH_PD1_Msk                       /*!< Apply pull-down for PH1  */
20144 #define PWR_PDCRH_PD2_Pos                   (2U)
20145 #define PWR_PDCRH_PD2_Msk                   (0x1UL << PWR_PDCRH_PD2_Pos)            /*!< 0x00000004 */
20146 #define PWR_PDCRH_PD2                       PWR_PDCRH_PD2_Msk                       /*!< Apply pull-down for PH2  */
20147 #define PWR_PDCRH_PD3_Pos                   (3U)
20148 #define PWR_PDCRH_PD3_Msk                   (0x1UL << PWR_PDCRH_PD3_Pos)            /*!< 0x00000008 */
20149 #define PWR_PDCRH_PD3                       PWR_PDCRH_PD3_Msk                       /*!< Apply pull-down for PH3  */
20150 #define PWR_PDCRH_PD4_Pos                   (4U)
20151 #define PWR_PDCRH_PD4_Msk                   (0x1UL << PWR_PDCRH_PD4_Pos)            /*!< 0x00000010 */
20152 #define PWR_PDCRH_PD4                       PWR_PDCRH_PD4_Msk                       /*!< Apply pull-down for PH4  */
20153 #define PWR_PDCRH_PD5_Pos                   (5U)
20154 #define PWR_PDCRH_PD5_Msk                   (0x1UL << PWR_PDCRH_PD5_Pos)            /*!< 0x00000020 */
20155 #define PWR_PDCRH_PD5                       PWR_PDCRH_PD5_Msk                       /*!< Apply pull-down for PH5  */
20156 #define PWR_PDCRH_PD6_Pos                   (6U)
20157 #define PWR_PDCRH_PD6_Msk                   (0x1UL << PWR_PDCRH_PD6_Pos)            /*!< 0x00000040 */
20158 #define PWR_PDCRH_PD6                       PWR_PDCRH_PD6_Msk                       /*!< Apply pull-down for PH6  */
20159 #define PWR_PDCRH_PD7_Pos                   (7U)
20160 #define PWR_PDCRH_PD7_Msk                   (0x1UL << PWR_PDCRH_PD7_Pos)            /*!< 0x00000080 */
20161 #define PWR_PDCRH_PD7                       PWR_PDCRH_PD7_Msk                       /*!< Apply pull-down for PH7  */
20162 #define PWR_PDCRH_PD8_Pos                   (8U)
20163 #define PWR_PDCRH_PD8_Msk                   (0x1UL << PWR_PDCRH_PD8_Pos)            /*!< 0x00000100 */
20164 #define PWR_PDCRH_PD8                       PWR_PDCRH_PD8_Msk                       /*!< Apply pull-down for PH8  */
20165 #define PWR_PDCRH_PD9_Pos                   (9U)
20166 #define PWR_PDCRH_PD9_Msk                   (0x1UL << PWR_PDCRH_PD9_Pos)            /*!< 0x00000200 */
20167 #define PWR_PDCRH_PD9                       PWR_PDCRH_PD9_Msk                       /*!< Apply pull-down for PH9  */
20168 #define PWR_PDCRH_PD10_Pos                  (10U)
20169 #define PWR_PDCRH_PD10_Msk                  (0x1UL << PWR_PDCRH_PD10_Pos)           /*!< 0x00000400 */
20170 #define PWR_PDCRH_PD10                      PWR_PDCRH_PD10_Msk                      /*!< Apply pull-down for PH10 */
20171 #define PWR_PDCRH_PD11_Pos                  (11U)
20172 #define PWR_PDCRH_PD11_Msk                  (0x1UL << PWR_PDCRH_PD11_Pos)           /*!< 0x00000800 */
20173 #define PWR_PDCRH_PD11                      PWR_PDCRH_PD11_Msk                      /*!< Apply pull-down for PH11 */
20174 #define PWR_PDCRH_PD12_Pos                  (12U)
20175 #define PWR_PDCRH_PD12_Msk                  (0x1UL << PWR_PDCRH_PD12_Pos)           /*!< 0x00001000 */
20176 #define PWR_PDCRH_PD12                      PWR_PDCRH_PD12_Msk                      /*!< Apply pull-down for PH12 */
20177 #define PWR_PDCRH_PD13_Pos                  (13U)
20178 #define PWR_PDCRH_PD13_Msk                  (0x1UL << PWR_PDCRH_PD13_Pos)           /*!< 0x00002000 */
20179 #define PWR_PDCRH_PD13                      PWR_PDCRH_PD13_Msk                      /*!< Apply pull-down for PH13 */
20180 #define PWR_PDCRH_PD14_Pos                  (14U)
20181 #define PWR_PDCRH_PD14_Msk                  (0x1UL << PWR_PDCRH_PD14_Pos)           /*!< 0x00004000 */
20182 #define PWR_PDCRH_PD14                      PWR_PDCRH_PD14_Msk                      /*!< Apply pull-down for PH14 */
20183 #define PWR_PDCRH_PD15_Pos                  (15U)
20184 #define PWR_PDCRH_PD15_Msk                  (0x1UL << PWR_PDCRH_PD15_Pos)           /*!< 0x00008000 */
20185 #define PWR_PDCRH_PD15                      PWR_PDCRH_PD15_Msk                      /*!< Apply pull-down for PH15 */
20186 
20187 /********************  Bit definition for PWR_PUCRI register  *****************/
20188 #define PWR_PUCRI_PU0_Pos                   (0U)
20189 #define PWR_PUCRI_PU0_Msk                   (0x1UL << PWR_PUCRI_PU0_Pos)            /*!< 0x00000001 */
20190 #define PWR_PUCRI_PU0                       PWR_PUCRI_PU0_Msk                       /*!< Apply pull-up for PI0  */
20191 #define PWR_PUCRI_PU1_Pos                   (1U)
20192 #define PWR_PUCRI_PU1_Msk                   (0x1UL << PWR_PUCRI_PU1_Pos)            /*!< 0x00000002 */
20193 #define PWR_PUCRI_PU1                       PWR_PUCRI_PU1_Msk                       /*!< Apply pull-up for PI1  */
20194 #define PWR_PUCRI_PU2_Pos                   (2U)
20195 #define PWR_PUCRI_PU2_Msk                   (0x1UL << PWR_PUCRI_PU2_Pos)            /*!< 0x00000004 */
20196 #define PWR_PUCRI_PU2                       PWR_PUCRI_PU2_Msk                       /*!< Apply pull-up for PI2  */
20197 #define PWR_PUCRI_PU3_Pos                   (3U)
20198 #define PWR_PUCRI_PU3_Msk                   (0x1UL << PWR_PUCRI_PU3_Pos)            /*!< 0x00000008 */
20199 #define PWR_PUCRI_PU3                       PWR_PUCRI_PU3_Msk                       /*!< Apply pull-up for PI3  */
20200 #define PWR_PUCRI_PU4_Pos                   (4U)
20201 #define PWR_PUCRI_PU4_Msk                   (0x1UL << PWR_PUCRI_PU4_Pos)            /*!< 0x00000010 */
20202 #define PWR_PUCRI_PU4                       PWR_PUCRI_PU4_Msk                       /*!< Apply pull-up for PI4  */
20203 #define PWR_PUCRI_PU5_Pos                   (5U)
20204 #define PWR_PUCRI_PU5_Msk                   (0x1UL << PWR_PUCRI_PU5_Pos)            /*!< 0x00000020 */
20205 #define PWR_PUCRI_PU5                       PWR_PUCRI_PU5_Msk                       /*!< Apply pull-up for PI5  */
20206 #define PWR_PUCRI_PU6_Pos                   (6U)
20207 #define PWR_PUCRI_PU6_Msk                   (0x1UL << PWR_PUCRI_PU6_Pos)            /*!< 0x00000040 */
20208 #define PWR_PUCRI_PU6                       PWR_PUCRI_PU6_Msk                       /*!< Apply pull-up for PI6  */
20209 #define PWR_PUCRI_PU7_Pos                   (7U)
20210 #define PWR_PUCRI_PU7_Msk                   (0x1UL << PWR_PUCRI_PU7_Pos)            /*!< 0x00000080 */
20211 #define PWR_PUCRI_PU7                       PWR_PUCRI_PU7_Msk                       /*!< Apply pull-up for PI7  */
20212 #define PWR_PUCRI_PU8_Pos                   (8U)
20213 #define PWR_PUCRI_PU8_Msk                   (0x1UL << PWR_PUCRI_PU8_Pos)            /*!< 0x00000100 */
20214 #define PWR_PUCRI_PU8                       PWR_PUCRI_PU8_Msk                       /*!< Apply pull-up for PI8  */
20215 #define PWR_PUCRI_PU9_Pos                   (9U)
20216 #define PWR_PUCRI_PU9_Msk                   (0x1UL << PWR_PUCRI_PU9_Pos)            /*!< 0x00000200 */
20217 #define PWR_PUCRI_PU9                       PWR_PUCRI_PU9_Msk                       /*!< Apply pull-up for PI9  */
20218 #define PWR_PUCRI_PU10_Pos                  (10U)
20219 #define PWR_PUCRI_PU10_Msk                  (0x1UL << PWR_PUCRI_PU10_Pos)           /*!< 0x00000400 */
20220 #define PWR_PUCRI_PU10                      PWR_PUCRI_PU10_Msk                      /*!< Apply pull-up for PI10 */
20221 #define PWR_PUCRI_PU11_Pos                  (11U)
20222 #define PWR_PUCRI_PU11_Msk                  (0x1UL << PWR_PUCRI_PU11_Pos)           /*!< 0x00000800 */
20223 #define PWR_PUCRI_PU11                      PWR_PUCRI_PU11_Msk                      /*!< Apply pull-up for PI11 */
20224 #define PWR_PUCRI_PU12_Pos                  (12U)
20225 #define PWR_PUCRI_PU12_Msk                  (0x1UL << PWR_PUCRI_PU12_Pos)           /*!< 0x00001000 */
20226 #define PWR_PUCRI_PU12                      PWR_PUCRI_PU12_Msk                      /*!< Apply pull-up for PI12 */
20227 #define PWR_PUCRI_PU13_Pos                  (13U)
20228 #define PWR_PUCRI_PU13_Msk                  (0x1UL << PWR_PUCRI_PU13_Pos)           /*!< 0x00002000 */
20229 #define PWR_PUCRI_PU13                      PWR_PUCRI_PU13_Msk                      /*!< Apply pull-up for PI13 */
20230 #define PWR_PUCRI_PU14_Pos                  (14U)
20231 #define PWR_PUCRI_PU14_Msk                  (0x1UL << PWR_PUCRI_PU14_Pos)           /*!< 0x00004000 */
20232 #define PWR_PUCRI_PU14                      PWR_PUCRI_PU14_Msk                      /*!< Apply pull-up for PI14 */
20233 #define PWR_PUCRI_PU15_Pos                  (15U)
20234 #define PWR_PUCRI_PU15_Msk                  (0x1UL << PWR_PUCRI_PU15_Pos)           /*!< 0x00008000 */
20235 #define PWR_PUCRI_PU15                      PWR_PUCRI_PU15_Msk                      /*!< Apply pull-up for PI15 */
20236 
20237 /********************  Bit definition for PWR_PDCRI register  *****************/
20238 #define PWR_PDCRI_PD0_Pos                   (0U)
20239 #define PWR_PDCRI_PD0_Msk                   (0x1UL << PWR_PDCRI_PD0_Pos)            /*!< 0x00000001 */
20240 #define PWR_PDCRI_PD0                       PWR_PDCRI_PD0_Msk                       /*!< Apply pull-down for PI0  */
20241 #define PWR_PDCRI_PD1_Pos                   (1U)
20242 #define PWR_PDCRI_PD1_Msk                   (0x1UL << PWR_PDCRI_PD1_Pos)            /*!< 0x00000002 */
20243 #define PWR_PDCRI_PD1                       PWR_PDCRI_PD1_Msk                       /*!< Apply pull-down for PI1  */
20244 #define PWR_PDCRI_PD2_Pos                   (2U)
20245 #define PWR_PDCRI_PD2_Msk                   (0x1UL << PWR_PDCRI_PD2_Pos)            /*!< 0x00000004 */
20246 #define PWR_PDCRI_PD2                       PWR_PDCRI_PD2_Msk                       /*!< Apply pull-down for PI2  */
20247 #define PWR_PDCRI_PD3_Pos                   (3U)
20248 #define PWR_PDCRI_PD3_Msk                   (0x1UL << PWR_PDCRI_PD3_Pos)            /*!< 0x00000008 */
20249 #define PWR_PDCRI_PD3                       PWR_PDCRI_PD3_Msk                       /*!< Apply pull-down for PI3  */
20250 #define PWR_PDCRI_PD4_Pos                   (4U)
20251 #define PWR_PDCRI_PD4_Msk                   (0x1UL << PWR_PDCRI_PD4_Pos)            /*!< 0x00000010 */
20252 #define PWR_PDCRI_PD4                       PWR_PDCRI_PD4_Msk                       /*!< Apply pull-down for PI4  */
20253 #define PWR_PDCRI_PD5_Pos                   (5U)
20254 #define PWR_PDCRI_PD5_Msk                   (0x1UL << PWR_PDCRI_PD5_Pos)            /*!< 0x00000020 */
20255 #define PWR_PDCRI_PD5                       PWR_PDCRI_PD5_Msk                       /*!< Apply pull-down for PI5  */
20256 #define PWR_PDCRI_PD6_Pos                   (6U)
20257 #define PWR_PDCRI_PD6_Msk                   (0x1UL << PWR_PDCRI_PD6_Pos)            /*!< 0x00000040 */
20258 #define PWR_PDCRI_PD6                       PWR_PDCRI_PD6_Msk                       /*!< Apply pull-down for PI6  */
20259 #define PWR_PDCRI_PD7_Pos                   (7U)
20260 #define PWR_PDCRI_PD7_Msk                   (0x1UL << PWR_PDCRI_PD7_Pos)            /*!< 0x00000080 */
20261 #define PWR_PDCRI_PD7                       PWR_PDCRI_PD7_Msk                       /*!< Apply pull-down for PI7  */
20262 #define PWR_PDCRI_PD8_Pos                   (8U)
20263 #define PWR_PDCRI_PD8_Msk                   (0x1UL << PWR_PDCRI_PD8_Pos)            /*!< 0x00000100 */
20264 #define PWR_PDCRI_PD8                       PWR_PDCRI_PD8_Msk                       /*!< Apply pull-down for PI8  */
20265 #define PWR_PDCRI_PD9_Pos                   (9U)
20266 #define PWR_PDCRI_PD9_Msk                   (0x1UL << PWR_PDCRI_PD9_Pos)            /*!< 0x00000200 */
20267 #define PWR_PDCRI_PD9                       PWR_PDCRI_PD9_Msk                       /*!< Apply pull-down for PI9  */
20268 #define PWR_PDCRI_PD10_Pos                  (10U)
20269 #define PWR_PDCRI_PD10_Msk                  (0x1UL << PWR_PDCRI_PD10_Pos)           /*!< 0x00000400 */
20270 #define PWR_PDCRI_PD10                      PWR_PDCRI_PD10_Msk                      /*!< Apply pull-down for PI10 */
20271 #define PWR_PDCRI_PD11_Pos                  (11U)
20272 #define PWR_PDCRI_PD11_Msk                  (0x1UL << PWR_PDCRI_PD11_Pos)           /*!< 0x00000800 */
20273 #define PWR_PDCRI_PD11                      PWR_PDCRI_PD11_Msk                      /*!< Apply pull-down for PI11 */
20274 #define PWR_PDCRI_PD12_Pos                  (12U)
20275 #define PWR_PDCRI_PD12_Msk                  (0x1UL << PWR_PDCRI_PD12_Pos)           /*!< 0x00001000 */
20276 #define PWR_PDCRI_PD12                      PWR_PDCRI_PD12_Msk                      /*!< Apply pull-down for PI12 */
20277 #define PWR_PDCRI_PD13_Pos                  (13U)
20278 #define PWR_PDCRI_PD13_Msk                  (0x1UL << PWR_PDCRI_PD13_Pos)           /*!< 0x00002000 */
20279 #define PWR_PDCRI_PD13                      PWR_PDCRI_PD13_Msk                      /*!< Apply pull-down for PI13 */
20280 #define PWR_PDCRI_PD14_Pos                  (14U)
20281 #define PWR_PDCRI_PD14_Msk                  (0x1UL << PWR_PDCRI_PD14_Pos)           /*!< 0x00004000 */
20282 #define PWR_PDCRI_PD14                      PWR_PDCRI_PD14_Msk                      /*!< Apply pull-down for PI14 */
20283 #define PWR_PDCRI_PD15_Pos                  (15U)
20284 #define PWR_PDCRI_PD15_Msk                  (0x1UL << PWR_PDCRI_PD15_Pos)           /*!< 0x00008000 */
20285 #define PWR_PDCRI_PD15                      PWR_PDCRI_PD15_Msk                      /*!< Apply pull-down for PI15 */
20286 /********************  Bit definition for PWR_PUCRJ register  *****************/
20287 #define PWR_PUCRJ_PU0_Pos                   (0U)
20288 #define PWR_PUCRJ_PU0_Msk                   (0x1UL << PWR_PUCRJ_PU0_Pos)            /*!< 0x00000001 */
20289 #define PWR_PUCRJ_PU0                       PWR_PUCRJ_PU0_Msk                       /*!< Apply pull-up for PJ0  */
20290 #define PWR_PUCRJ_PU1_Pos                   (1U)
20291 #define PWR_PUCRJ_PU1_Msk                   (0x1UL << PWR_PUCRJ_PU1_Pos)            /*!< 0x00000002 */
20292 #define PWR_PUCRJ_PU1                       PWR_PUCRJ_PU1_Msk                       /*!< Apply pull-up for PJ1  */
20293 #define PWR_PUCRJ_PU2_Pos                   (2U)
20294 #define PWR_PUCRJ_PU2_Msk                   (0x1UL << PWR_PUCRJ_PU2_Pos)            /*!< 0x00000004 */
20295 #define PWR_PUCRJ_PU2                       PWR_PUCRJ_PU2_Msk                       /*!< Apply pull-up for PJ2  */
20296 #define PWR_PUCRJ_PU3_Pos                   (3U)
20297 #define PWR_PUCRJ_PU3_Msk                   (0x1UL << PWR_PUCRJ_PU3_Pos)            /*!< 0x00000008 */
20298 #define PWR_PUCRJ_PU3                       PWR_PUCRJ_PU3_Msk                       /*!< Apply pull-up for PJ3  */
20299 #define PWR_PUCRJ_PU4_Pos                   (4U)
20300 #define PWR_PUCRJ_PU4_Msk                   (0x1UL << PWR_PUCRJ_PU4_Pos)            /*!< 0x00000010 */
20301 #define PWR_PUCRJ_PU4                       PWR_PUCRJ_PU4_Msk                       /*!< Apply pull-up for PJ4  */
20302 #define PWR_PUCRJ_PU5_Pos                   (5U)
20303 #define PWR_PUCRJ_PU5_Msk                   (0x1UL << PWR_PUCRJ_PU5_Pos)            /*!< 0x00000020 */
20304 #define PWR_PUCRJ_PU5                       PWR_PUCRJ_PU5_Msk                       /*!< Apply pull-up for PJ5  */
20305 #define PWR_PUCRJ_PU6_Pos                   (6U)
20306 #define PWR_PUCRJ_PU6_Msk                   (0x1UL << PWR_PUCRJ_PU6_Pos)            /*!< 0x00000040 */
20307 #define PWR_PUCRJ_PU6                       PWR_PUCRJ_PU6_Msk                       /*!< Apply pull-up for PJ6  */
20308 #define PWR_PUCRJ_PU7_Pos                   (7U)
20309 #define PWR_PUCRJ_PU7_Msk                   (0x1UL << PWR_PUCRJ_PU7_Pos)            /*!< 0x00000080 */
20310 #define PWR_PUCRJ_PU7                       PWR_PUCRJ_PU7_Msk                       /*!< Apply pull-up for PJ7  */
20311 #define PWR_PUCRJ_PU8_Pos                   (8U)
20312 #define PWR_PUCRJ_PU8_Msk                   (0x1UL << PWR_PUCRJ_PU8_Pos)            /*!< 0x00000100 */
20313 #define PWR_PUCRJ_PU8                       PWR_PUCRJ_PU8_Msk                       /*!< Apply pull-up for PJ8  */
20314 #define PWR_PUCRJ_PU9_Pos                   (9U)
20315 #define PWR_PUCRJ_PU9_Msk                   (0x1UL << PWR_PUCRJ_PU9_Pos)            /*!< 0x00000200 */
20316 #define PWR_PUCRJ_PU9                       PWR_PUCRJ_PU9_Msk                       /*!< Apply pull-up for PJ9  */
20317 #define PWR_PUCRJ_PU10_Pos                  (10U)
20318 #define PWR_PUCRJ_PU10_Msk                  (0x1UL << PWR_PUCRJ_PU10_Pos)           /*!< 0x00000400 */
20319 #define PWR_PUCRJ_PU10                      PWR_PUCRJ_PU10_Msk                      /*!< Apply pull-up for PJ10 */
20320 #define PWR_PUCRJ_PU11_Pos                  (11U)
20321 #define PWR_PUCRJ_PU11_Msk                  (0x1UL << PWR_PUCRJ_PU11_Pos)           /*!< 0x00000800 */
20322 #define PWR_PUCRJ_PU11                      PWR_PUCRJ_PU11_Msk                      /*!< Apply pull-up for PJ11 */
20323 
20324 /********************  Bit definition for PWR_PDCRJ register  *****************/
20325 #define PWR_PDCRJ_PD0_Pos                   (0U)
20326 #define PWR_PDCRJ_PD0_Msk                   (0x1UL << PWR_PDCRJ_PD0_Pos)            /*!< 0x00000001 */
20327 #define PWR_PDCRJ_PD0                       PWR_PDCRJ_PD0_Msk                       /*!< Apply pull-down for PJ0  */
20328 #define PWR_PDCRJ_PD1_Pos                   (1U)
20329 #define PWR_PDCRJ_PD1_Msk                   (0x1UL << PWR_PDCRJ_PD1_Pos)            /*!< 0x00000002 */
20330 #define PWR_PDCRJ_PD1                       PWR_PDCRJ_PD1_Msk                       /*!< Apply pull-down for PJ1  */
20331 #define PWR_PDCRJ_PD2_Pos                   (2U)
20332 #define PWR_PDCRJ_PD2_Msk                   (0x1UL << PWR_PDCRJ_PD2_Pos)            /*!< 0x00000004 */
20333 #define PWR_PDCRJ_PD2                       PWR_PDCRJ_PD2_Msk                       /*!< Apply pull-down for PJ2  */
20334 #define PWR_PDCRJ_PD3_Pos                   (3U)
20335 #define PWR_PDCRJ_PD3_Msk                   (0x1UL << PWR_PDCRJ_PD3_Pos)            /*!< 0x00000008 */
20336 #define PWR_PDCRJ_PD3                       PWR_PDCRJ_PD3_Msk                       /*!< Apply pull-down for PJ3  */
20337 #define PWR_PDCRJ_PD4_Pos                   (4U)
20338 #define PWR_PDCRJ_PD4_Msk                   (0x1UL << PWR_PDCRJ_PD4_Pos)            /*!< 0x00000010 */
20339 #define PWR_PDCRJ_PD4                       PWR_PDCRJ_PD4_Msk                       /*!< Apply pull-down for PJ4  */
20340 #define PWR_PDCRJ_PD5_Pos                   (5U)
20341 #define PWR_PDCRJ_PD5_Msk                   (0x1UL << PWR_PDCRJ_PD5_Pos)            /*!< 0x00000020 */
20342 #define PWR_PDCRJ_PD5                       PWR_PDCRJ_PD5_Msk                       /*!< Apply pull-down for PJ5  */
20343 #define PWR_PDCRJ_PD6_Pos                   (6U)
20344 #define PWR_PDCRJ_PD6_Msk                   (0x1UL << PWR_PDCRJ_PD6_Pos)            /*!< 0x00000040 */
20345 #define PWR_PDCRJ_PD6                       PWR_PDCRJ_PD6_Msk                       /*!< Apply pull-down for PJ6  */
20346 #define PWR_PDCRJ_PD7_Pos                   (7U)
20347 #define PWR_PDCRJ_PD7_Msk                   (0x1UL << PWR_PDCRJ_PD7_Pos)            /*!< 0x00000080 */
20348 #define PWR_PDCRJ_PD7                       PWR_PDCRJ_PD7_Msk                       /*!< Apply pull-down for PJ7  */
20349 #define PWR_PDCRJ_PD8_Pos                   (8U)
20350 #define PWR_PDCRJ_PD8_Msk                   (0x1UL << PWR_PDCRJ_PD8_Pos)            /*!< 0x00000100 */
20351 #define PWR_PDCRJ_PD8                       PWR_PDCRJ_PD8_Msk                       /*!< Apply pull-down for PJ8  */
20352 #define PWR_PDCRJ_PD9_Pos                   (9U)
20353 #define PWR_PDCRJ_PD9_Msk                   (0x1UL << PWR_PDCRJ_PD9_Pos)            /*!< 0x00000200 */
20354 #define PWR_PDCRJ_PD9                       PWR_PDCRJ_PD9_Msk                       /*!< Apply pull-down for PJ9  */
20355 #define PWR_PDCRJ_PD10_Pos                  (10U)
20356 #define PWR_PDCRJ_PD10_Msk                  (0x1UL << PWR_PDCRJ_PD10_Pos)           /*!< 0x00000400 */
20357 #define PWR_PDCRJ_PD10                      PWR_PDCRJ_PD10_Msk                      /*!< Apply pull-down for PJ10 */
20358 #define PWR_PDCRJ_PD11_Pos                  (11U)
20359 #define PWR_PDCRJ_PD11_Msk                  (0x1UL << PWR_PDCRJ_PD11_Pos)           /*!< 0x00000800 */
20360 #define PWR_PDCRJ_PD11                      PWR_PDCRJ_PD11_Msk                      /*!< Apply pull-down for PJ11 */
20361 
20362 /********************  Bit definition for PWR_CR4 register  *******************/
20363 #define PWR_CR4_SRAM1PDS4_Pos               (0U)
20364 #define PWR_CR4_SRAM1PDS4_Msk               (0x1UL << PWR_CR4_SRAM1PDS4_Pos)        /*!< 0x00000001 */
20365 #define PWR_CR4_SRAM1PDS4                   PWR_CR4_SRAM1PDS4_Msk                   /*!< SRAM1 page 4 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3)  */
20366 #define PWR_CR4_SRAM1PDS5_Pos               (1U)
20367 #define PWR_CR4_SRAM1PDS5_Msk               (0x1UL << PWR_CR4_SRAM1PDS5_Pos)        /*!< 0x00000002 */
20368 #define PWR_CR4_SRAM1PDS5                   PWR_CR4_SRAM1PDS5_Msk                   /*!< SRAM1 page 5 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3)  */
20369 #define PWR_CR4_SRAM1PDS6_Pos               (2U)
20370 #define PWR_CR4_SRAM1PDS6_Msk               (0x1UL << PWR_CR4_SRAM1PDS6_Pos)        /*!< 0x00000004 */
20371 #define PWR_CR4_SRAM1PDS6                   PWR_CR4_SRAM1PDS6_Msk                   /*!< SRAM1 page 6 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3)  */
20372 #define PWR_CR4_SRAM1PDS7_Pos               (3U)
20373 #define PWR_CR4_SRAM1PDS7_Msk               (0x1UL << PWR_CR4_SRAM1PDS7_Pos)        /*!< 0x00000008 */
20374 #define PWR_CR4_SRAM1PDS7                   PWR_CR4_SRAM1PDS7_Msk                   /*!< SRAM1 page 7 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3)  */
20375 #define PWR_CR4_SRAM1PDS8_Pos               (4U)
20376 #define PWR_CR4_SRAM1PDS8_Msk               (0x1UL << PWR_CR4_SRAM1PDS8_Pos)        /*!< 0x00000010 */
20377 #define PWR_CR4_SRAM1PDS8                   PWR_CR4_SRAM1PDS8_Msk                   /*!< SRAM1 page 8 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3)  */
20378 #define PWR_CR4_SRAM1PDS9_Pos               (5U)
20379 #define PWR_CR4_SRAM1PDS9_Msk               (0x1UL << PWR_CR4_SRAM1PDS9_Pos)        /*!< 0x00000020 */
20380 #define PWR_CR4_SRAM1PDS9                   PWR_CR4_SRAM1PDS9_Msk                   /*!< SRAM1 page 9 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3)  */
20381 #define PWR_CR4_SRAM1PDS10_Pos              (6U)
20382 #define PWR_CR4_SRAM1PDS10_Msk              (0x1UL << PWR_CR4_SRAM1PDS10_Pos)       /*!< 0x00000040 */
20383 #define PWR_CR4_SRAM1PDS10                  PWR_CR4_SRAM1PDS10_Msk                  /*!< SRAM1 page 10 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
20384 #define PWR_CR4_SRAM1PDS11_Pos              (7U)
20385 #define PWR_CR4_SRAM1PDS11_Msk              (0x1UL << PWR_CR4_SRAM1PDS11_Pos)       /*!< 0x00000080 */
20386 #define PWR_CR4_SRAM1PDS11                  PWR_CR4_SRAM1PDS11_Msk                  /*!< SRAM1 page 11 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
20387 #define PWR_CR4_SRAM1PDS12_Pos              (8U)
20388 #define PWR_CR4_SRAM1PDS12_Msk              (0x1UL << PWR_CR4_SRAM1PDS12_Pos)       /*!< 0x00000100 */
20389 #define PWR_CR4_SRAM1PDS12                  PWR_CR4_SRAM1PDS12_Msk                  /*!< SRAM1 page 12 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
20390 #define PWR_CR4_SRAM3PDS9_Pos               (10U)
20391 #define PWR_CR4_SRAM3PDS9_Msk               (0x1UL << PWR_CR4_SRAM3PDS9_Pos)        /*!< 0x00000400 */
20392 #define PWR_CR4_SRAM3PDS9                   PWR_CR4_SRAM3PDS9_Msk                   /*!< SRAM3 page 9 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3)  */
20393 #define PWR_CR4_SRAM3PDS10_Pos              (11U)
20394 #define PWR_CR4_SRAM3PDS10_Msk              (0x1UL << PWR_CR4_SRAM3PDS10_Pos)       /*!< 0x00000800 */
20395 #define PWR_CR4_SRAM3PDS10                  PWR_CR4_SRAM3PDS10_Msk                  /*!< SRAM3 page 10 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
20396 #define PWR_CR4_SRAM3PDS11_Pos              (12U)
20397 #define PWR_CR4_SRAM3PDS11_Msk              (0x1UL << PWR_CR4_SRAM3PDS11_Pos)       /*!< 0x00001000 */
20398 #define PWR_CR4_SRAM3PDS11                  PWR_CR4_SRAM3PDS11_Msk                  /*!< SRAM3 page 11 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
20399 #define PWR_CR4_SRAM3PDS12_Pos              (13U)
20400 #define PWR_CR4_SRAM3PDS12_Msk              (0x1UL << PWR_CR4_SRAM3PDS12_Pos)       /*!< 0x00002000 */
20401 #define PWR_CR4_SRAM3PDS12                  PWR_CR4_SRAM3PDS12_Msk                  /*!< SRAM3 page 12 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
20402 #define PWR_CR4_SRAM3PDS13_Pos              (14U)
20403 #define PWR_CR4_SRAM3PDS13_Msk              (0x1UL << PWR_CR4_SRAM3PDS13_Pos)       /*!< 0x00004000 */
20404 #define PWR_CR4_SRAM3PDS13                  PWR_CR4_SRAM3PDS13_Msk                  /*!< SRAM3 page 13 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
20405 #define PWR_CR4_SRAM5PDS1_Pos               (16U)
20406 #define PWR_CR4_SRAM5PDS1_Msk               (0x1UL << PWR_CR4_SRAM5PDS1_Pos)        /*!< 0x00010000 */
20407 #define PWR_CR4_SRAM5PDS1                   PWR_CR4_SRAM5PDS1_Msk                   /*!< SRAM5 page 1 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3)  */
20408 #define PWR_CR4_SRAM5PDS2_Pos               (17U)
20409 #define PWR_CR4_SRAM5PDS2_Msk               (0x1UL << PWR_CR4_SRAM5PDS2_Pos)        /*!< 0x00020000 */
20410 #define PWR_CR4_SRAM5PDS2                   PWR_CR4_SRAM5PDS2_Msk                   /*!< SRAM5 page 2 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3)  */
20411 #define PWR_CR4_SRAM5PDS3_Pos               (18U)
20412 #define PWR_CR4_SRAM5PDS3_Msk               (0x1UL << PWR_CR4_SRAM5PDS3_Pos)        /*!< 0x00040000 */
20413 #define PWR_CR4_SRAM5PDS3                   PWR_CR4_SRAM5PDS3_Msk                   /*!< SRAM5 page 3 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3)  */
20414 #define PWR_CR4_SRAM5PDS4_Pos               (19U)
20415 #define PWR_CR4_SRAM5PDS4_Msk               (0x1UL << PWR_CR4_SRAM5PDS4_Pos)        /*!< 0x00080000 */
20416 #define PWR_CR4_SRAM5PDS4                   PWR_CR4_SRAM5PDS4_Msk                   /*!< SRAM5 page 4 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3)  */
20417 #define PWR_CR4_SRAM5PDS5_Pos               (20U)
20418 #define PWR_CR4_SRAM5PDS5_Msk               (0x1UL << PWR_CR4_SRAM5PDS5_Pos)        /*!< 0x00100000 */
20419 #define PWR_CR4_SRAM5PDS5                   PWR_CR4_SRAM5PDS5_Msk                   /*!< SRAM5 page 5 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3)  */
20420 #define PWR_CR4_SRAM5PDS6_Pos               (21U)
20421 #define PWR_CR4_SRAM5PDS6_Msk               (0x1UL << PWR_CR4_SRAM5PDS6_Pos)        /*!< 0x00200000 */
20422 #define PWR_CR4_SRAM5PDS6                   PWR_CR4_SRAM5PDS6_Msk                   /*!< SRAM5 page 6 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3)  */
20423 #define PWR_CR4_SRAM5PDS7_Pos               (22U)
20424 #define PWR_CR4_SRAM5PDS7_Msk               (0x1UL << PWR_CR4_SRAM5PDS7_Pos)        /*!< 0x00400000 */
20425 #define PWR_CR4_SRAM5PDS7                   PWR_CR4_SRAM5PDS7_Msk                   /*!< SRAM5 page 7 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3)  */
20426 #define PWR_CR4_SRAM5PDS8_Pos               (23U)
20427 #define PWR_CR4_SRAM5PDS8_Msk               (0x1UL << PWR_CR4_SRAM5PDS8_Pos)        /*!< 0x00800000 */
20428 #define PWR_CR4_SRAM5PDS8                   PWR_CR4_SRAM5PDS8_Msk                   /*!< SRAM5 page 8 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3)  */
20429 #define PWR_CR4_SRAM5PDS9_Pos               (24U)
20430 #define PWR_CR4_SRAM5PDS9_Msk               (0x1UL << PWR_CR4_SRAM5PDS9_Pos)        /*!< 0x01000000 */
20431 #define PWR_CR4_SRAM5PDS9                   PWR_CR4_SRAM5PDS9_Msk                   /*!< SRAM5 page 9 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3)  */
20432 #define PWR_CR4_SRAM5PDS10_Pos              (25U)
20433 #define PWR_CR4_SRAM5PDS10_Msk              (0x1UL << PWR_CR4_SRAM5PDS10_Pos)       /*!< 0x02000000 */
20434 #define PWR_CR4_SRAM5PDS10                  PWR_CR4_SRAM5PDS10_Msk                  /*!< SRAM5 page 10 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
20435 #define PWR_CR4_SRAM5PDS11_Pos              (26U)
20436 #define PWR_CR4_SRAM5PDS11_Msk              (0x1UL << PWR_CR4_SRAM5PDS11_Pos)       /*!< 0x04000000 */
20437 #define PWR_CR4_SRAM5PDS11                  PWR_CR4_SRAM5PDS11_Msk                  /*!< SRAM5 page 11 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
20438 #define PWR_CR4_SRAM5PDS12_Pos              (27U)
20439 #define PWR_CR4_SRAM5PDS12_Msk              (0x1UL << PWR_CR4_SRAM5PDS12_Pos)       /*!< 0x08000000 */
20440 #define PWR_CR4_SRAM5PDS12                  PWR_CR4_SRAM5PDS12_Msk                  /*!< SRAM5 page 12 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
20441 #define PWR_CR4_SRAM5PDS13_Pos              (28U)
20442 #define PWR_CR4_SRAM5PDS13_Msk              (0x1UL << PWR_CR4_SRAM5PDS13_Pos)       /*!< 0x10000000 */
20443 #define PWR_CR4_SRAM5PDS13                  PWR_CR4_SRAM5PDS13_Msk                  /*!< SRAM5 page 13 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
20444 /********************  Bit definition for PWR_CR5 register  *******************/
20445 #define PWR_CR5_SRAM6PDS1_Pos               (0U)
20446 #define PWR_CR5_SRAM6PDS1_Msk               (0x1UL << PWR_CR5_SRAM6PDS1_Pos)       /*!< 0x00000001 */
20447 #define PWR_CR5_SRAM6PDS1                   PWR_CR5_SRAM6PDS1_Msk                  /*!< SRAM6 page 1 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
20448 #define PWR_CR5_SRAM6PDS2_Pos               (1U)
20449 #define PWR_CR5_SRAM6PDS2_Msk               (0x1UL << PWR_CR5_SRAM6PDS2_Pos)       /*!< 0x00000002 */
20450 #define PWR_CR5_SRAM6PDS2                   PWR_CR5_SRAM6PDS2_Msk                  /*!< SRAM6 page 2 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
20451 #define PWR_CR5_SRAM6PDS3_Pos               (2U)
20452 #define PWR_CR5_SRAM6PDS3_Msk               (0x1UL << PWR_CR5_SRAM6PDS3_Pos)       /*!< 0x00000004 */
20453 #define PWR_CR5_SRAM6PDS3                   PWR_CR5_SRAM6PDS3_Msk                  /*!< SRAM6 page 3 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
20454 #define PWR_CR5_SRAM6PDS4_Pos               (3U)
20455 #define PWR_CR5_SRAM6PDS4_Msk               (0x1UL << PWR_CR5_SRAM6PDS4_Pos)       /*!< 0x00000008 */
20456 #define PWR_CR5_SRAM6PDS4                   PWR_CR5_SRAM6PDS4_Msk                  /*!< SRAM6 page 4 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
20457 #define PWR_CR5_SRAM6PDS5_Pos               (4U)
20458 #define PWR_CR5_SRAM6PDS5_Msk               (0x1UL << PWR_CR5_SRAM6PDS5_Pos)       /*!< 0x00000010 */
20459 #define PWR_CR5_SRAM6PDS5                   PWR_CR5_SRAM6PDS5_Msk                  /*!< SRAM6 page 5 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
20460 #define PWR_CR5_SRAM6PDS6_Pos               (5U)
20461 #define PWR_CR5_SRAM6PDS6_Msk               (0x1UL << PWR_CR5_SRAM6PDS6_Pos)       /*!< 0x00000020 */
20462 #define PWR_CR5_SRAM6PDS6                   PWR_CR5_SRAM6PDS6_Msk                  /*!< SRAM6 page 6 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
20463 #define PWR_CR5_SRAM6PDS7_Pos               (6U)
20464 #define PWR_CR5_SRAM6PDS7_Msk               (0x1UL << PWR_CR5_SRAM6PDS7_Pos)       /*!< 0x00000040 */
20465 #define PWR_CR5_SRAM6PDS7                   PWR_CR5_SRAM6PDS7_Msk                  /*!< SRAM6 page 7 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
20466 #define PWR_CR5_SRAM6PDS8_Pos               (7U)
20467 #define PWR_CR5_SRAM6PDS8_Msk               (0x1UL << PWR_CR5_SRAM6PDS8_Pos)       /*!< 0x00000080 */
20468 #define PWR_CR5_SRAM6PDS8                   PWR_CR5_SRAM6PDS8_Msk                  /*!< SRAM6 page 8 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
20469 
20470 /******************************************************************************/
20471 /*                                                                            */
20472 /*                      SRAMs configuration controller                        */
20473 /*                                                                            */
20474 /******************************************************************************/
20475 /*******************  Bit definition for RAMCFG_CR register  ******************/
20476 #define RAMCFG_CR_ECCE_Pos                  (0U)
20477 #define RAMCFG_CR_ECCE_Msk                  (0x1UL << RAMCFG_CR_ECCE_Pos)           /*!< 0x00000001 */
20478 #define RAMCFG_CR_ECCE                      RAMCFG_CR_ECCE_Msk                      /*!< ECC Enable */
20479 #define RAMCFG_CR_ALE_Pos                   (4U)
20480 #define RAMCFG_CR_ALE_Msk                   (0x1UL << RAMCFG_CR_ALE_Pos)            /*!< 0x00000010 */
20481 #define RAMCFG_CR_ALE                       RAMCFG_CR_ALE_Msk                       /*!< Address Latching Enable */
20482 #define RAMCFG_CR_SRAMER_Pos                (8U)
20483 #define RAMCFG_CR_SRAMER_Msk                (0x1UL << RAMCFG_CR_SRAMER_Pos)         /*!< 0x00000100 */
20484 #define RAMCFG_CR_SRAMER                    RAMCFG_CR_SRAMER_Msk                    /*!< Start Erase */
20485 #define RAMCFG_CR_WSC_Pos                   (16U)
20486 #define RAMCFG_CR_WSC_Msk                   (0x7UL << RAMCFG_CR_WSC_Pos)            /*!< 0x00070000 */
20487 #define RAMCFG_CR_WSC                       RAMCFG_CR_WSC_Msk                       /*!< WSC[18:16] Wait State Configuration field */
20488 #define RAMCFG_CR_WSC_0                     (0x1UL << RAMCFG_CR_WSC_Pos)            /*!< 0x00010000 */
20489 #define RAMCFG_CR_WSC_1                     (0x2UL << RAMCFG_CR_WSC_Pos)            /*!< 0x00020000 */
20490 #define RAMCFG_CR_WSC_2                     (0x4UL << RAMCFG_CR_WSC_Pos)            /*!< 0x00040000 */
20491 
20492 /*******************  Bit definition for RAMCFG_IER register  *****************/
20493 #define RAMCFG_IER_SEIE_Pos                 (0U)
20494 #define RAMCFG_IER_SEIE_Msk                 (0x1UL << RAMCFG_IER_SEIE_Pos)          /*!< 0x00000001 */
20495 #define RAMCFG_IER_SEIE                     RAMCFG_IER_SEIE_Msk                     /*!< Single Error Interrupt Enable */
20496 #define RAMCFG_IER_DEIE_Pos                 (1U)
20497 #define RAMCFG_IER_DEIE_Msk                 (0x1UL << RAMCFG_IER_DEIE_Pos)          /*!< 0x00000002 */
20498 #define RAMCFG_IER_DEIE                     RAMCFG_IER_DEIE_Msk                     /*!< Double Error Interrupt Enable */
20499 #define RAMCFG_IER_ECCNMI_Pos               (3U)
20500 #define RAMCFG_IER_ECCNMI_Msk               (0x1UL << RAMCFG_IER_ECCNMI_Pos)        /*!< 0x00000008 */
20501 #define RAMCFG_IER_ECCNMI                   RAMCFG_IER_ECCNMI_Msk                   /*!< NMI redirection interrupt */
20502 
20503 /*******************  Bit definition for RAMCFG_ISR register  *****************/
20504 #define RAMCFG_ISR_SEDC_Pos                 (0U)
20505 #define RAMCFG_ISR_SEDC_Msk                 (0x1UL << RAMCFG_ISR_SEDC_Pos)          /*!< 0x00000001 */
20506 #define RAMCFG_ISR_SEDC                     RAMCFG_ISR_SEDC_Msk                     /*!< Single Error Detected and Corrected flag */
20507 #define RAMCFG_ISR_DED_Pos                  (1U)
20508 #define RAMCFG_ISR_DED_Msk                  (0x1UL << RAMCFG_ISR_DED_Pos)           /*!< 0x00000002 */
20509 #define RAMCFG_ISR_DED                      RAMCFG_ISR_DED_Msk                      /*!< Double Error Detected flag */
20510 #define RAMCFG_ISR_SRAMBUSY_Pos             (8U)
20511 #define RAMCFG_ISR_SRAMBUSY_Msk             (0x1UL << RAMCFG_ISR_SRAMBUSY_Pos)      /*!< 0x00000100 */
20512 #define RAMCFG_ISR_SRAMBUSY                 RAMCFG_ISR_SRAMBUSY_Msk                 /*!< SRAM busy flag */
20513 
20514 /*******************  Bit definition for RAMCFG_SEAR register  ****************/
20515 #define RAMCFG_SEAR_ESEA_Pos                (0U)
20516 #define RAMCFG_SEAR_ESEA_Msk                (0xFFFFFFFFUL << RAMCFG_SEAR_ESEA_Pos)  /*!< 0xFFFFFFFF */
20517 #define RAMCFG_SEAR_ESEA                    RAMCFG_SEAR_ESEA_Msk                    /*!< ECC Single Error Address */
20518 
20519 /*******************  Bit definition for RAMCFG_DEAR register  ****************/
20520 #define RAMCFG_DEAR_EDEA_Pos                (0U)
20521 #define RAMCFG_DEAR_EDEA_Msk                (0xFFFFFFFFUL << RAMCFG_DEAR_EDEA_Pos)  /*!< 0xFFFFFFFF */
20522 #define RAMCFG_DEAR_EDEA                    RAMCFG_DEAR_EDEA_Msk                    /*!< ECC Double Error Address */
20523 
20524 /*******************  Bit definition for RAMCFG_ICR register  *****************/
20525 #define RAMCFG_ICR_CSEDC_Pos                (0U)
20526 #define RAMCFG_ICR_CSEDC_Msk                (0x1UL << RAMCFG_ICR_CSEDC_Pos)         /*!< 0x00000001 */
20527 #define RAMCFG_ICR_CSEDC                    RAMCFG_ICR_CSEDC_Msk                    /*!< Clear ECC Single Error Detected and Corrected Flag */
20528 #define RAMCFG_ICR_CDED_Pos                 (1U)
20529 #define RAMCFG_ICR_CDED_Msk                 (0x1UL << RAMCFG_ICR_CDED_Pos)          /*!< 0x00000002 */
20530 #define RAMCFG_ICR_CDED                     RAMCFG_ICR_CDED_Msk                     /*!< Clear ECC Double Error Detected Flag*/
20531 
20532 /******************  Bit definition for RAMCFG_WPR1 register  *****************/
20533 #define RAMCFG_WPR1_P0WP_Pos                (0U)
20534 #define RAMCFG_WPR1_P0WP_Msk                (0x1UL << RAMCFG_WPR1_P0WP_Pos)         /*!< 0x00000001 */
20535 #define RAMCFG_WPR1_P0WP                    RAMCFG_WPR1_P0WP_Msk                    /*!< Write Protection Page 00 */
20536 #define RAMCFG_WPR1_P1WP_Pos                (1U)
20537 #define RAMCFG_WPR1_P1WP_Msk                (0x1UL << RAMCFG_WPR1_P1WP_Pos)         /*!< 0x00000002 */
20538 #define RAMCFG_WPR1_P1WP                    RAMCFG_WPR1_P1WP_Msk                    /*!< Write Protection Page 01 */
20539 #define RAMCFG_WPR1_P2WP_Pos                (2U)
20540 #define RAMCFG_WPR1_P2WP_Msk                (0x1UL << RAMCFG_WPR1_P2WP_Pos)         /*!< 0x00000004 */
20541 #define RAMCFG_WPR1_P2WP                    RAMCFG_WPR1_P2WP_Msk                    /*!< Write Protection Page 02 */
20542 #define RAMCFG_WPR1_P3WP_Pos                (3U)
20543 #define RAMCFG_WPR1_P3WP_Msk                (0x1UL << RAMCFG_WPR1_P3WP_Pos)         /*!< 0x00000008 */
20544 #define RAMCFG_WPR1_P3WP                    RAMCFG_WPR1_P3WP_Msk                    /*!< Write Protection Page 03 */
20545 #define RAMCFG_WPR1_P4WP_Pos                (4U)
20546 #define RAMCFG_WPR1_P4WP_Msk                (0x1UL << RAMCFG_WPR1_P4WP_Pos)         /*!< 0x00000010 */
20547 #define RAMCFG_WPR1_P4WP                    RAMCFG_WPR1_P4WP_Msk                    /*!< Write Protection Page 04 */
20548 #define RAMCFG_WPR1_P5WP_Pos                (5U)
20549 #define RAMCFG_WPR1_P5WP_Msk                (0x1UL << RAMCFG_WPR1_P5WP_Pos)         /*!< 0x00000020 */
20550 #define RAMCFG_WPR1_P5WP                    RAMCFG_WPR1_P5WP_Msk                    /*!< Write Protection Page 05 */
20551 #define RAMCFG_WPR1_P6WP_Pos                (6U)
20552 #define RAMCFG_WPR1_P6WP_Msk                (0x1UL << RAMCFG_WPR1_P6WP_Pos)         /*!< 0x00000040 */
20553 #define RAMCFG_WPR1_P6WP                    RAMCFG_WPR1_P6WP_Msk                    /*!< Write Protection Page 06 */
20554 #define RAMCFG_WPR1_P7WP_Pos                (7U)
20555 #define RAMCFG_WPR1_P7WP_Msk                (0x1UL << RAMCFG_WPR1_P7WP_Pos)         /*!< 0x00000080 */
20556 #define RAMCFG_WPR1_P7WP                    RAMCFG_WPR1_P7WP_Msk                    /*!< Write Protection Page 07 */
20557 #define RAMCFG_WPR1_P8WP_Pos                (8U)
20558 #define RAMCFG_WPR1_P8WP_Msk                (0x1UL << RAMCFG_WPR1_P8WP_Pos)         /*!< 0x00000100 */
20559 #define RAMCFG_WPR1_P8WP                    RAMCFG_WPR1_P8WP_Msk                    /*!< Write Protection Page 08 */
20560 #define RAMCFG_WPR1_P9WP_Pos                (9U)
20561 #define RAMCFG_WPR1_P9WP_Msk                (0x1UL << RAMCFG_WPR1_P9WP_Pos)         /*!< 0x00000200 */
20562 #define RAMCFG_WPR1_P9WP                    RAMCFG_WPR1_P9WP_Msk                    /*!< Write Protection Page 09 */
20563 #define RAMCFG_WPR1_P10WP_Pos               (10U)
20564 #define RAMCFG_WPR1_P10WP_Msk               (0x1UL << RAMCFG_WPR1_P10WP_Pos)        /*!< 0x00000400 */
20565 #define RAMCFG_WPR1_P10WP                   RAMCFG_WPR1_P10WP_Msk                   /*!< Write Protection Page 10 */
20566 #define RAMCFG_WPR1_P11WP_Pos               (11U)
20567 #define RAMCFG_WPR1_P11WP_Msk               (0x1UL << RAMCFG_WPR1_P11WP_Pos)        /*!< 0x00000800 */
20568 #define RAMCFG_WPR1_P11WP                   RAMCFG_WPR1_P11WP_Msk                   /*!< Write Protection Page 11 */
20569 #define RAMCFG_WPR1_P12WP_Pos               (12U)
20570 #define RAMCFG_WPR1_P12WP_Msk               (0x1UL << RAMCFG_WPR1_P12WP_Pos)        /*!< 0x00001000 */
20571 #define RAMCFG_WPR1_P12WP                   RAMCFG_WPR1_P12WP_Msk                   /*!< Write Protection Page 12 */
20572 #define RAMCFG_WPR1_P13WP_Pos               (13U)
20573 #define RAMCFG_WPR1_P13WP_Msk               (0x1UL << RAMCFG_WPR1_P13WP_Pos)        /*!< 0x00002000 */
20574 #define RAMCFG_WPR1_P13WP                   RAMCFG_WPR1_P13WP_Msk                   /*!< Write Protection Page 13 */
20575 #define RAMCFG_WPR1_P14WP_Pos               (14U)
20576 #define RAMCFG_WPR1_P14WP_Msk               (0x1UL << RAMCFG_WPR1_P14WP_Pos)        /*!< 0x00004000 */
20577 #define RAMCFG_WPR1_P14WP                   RAMCFG_WPR1_P14WP_Msk                   /*!< Write Protection Page 14 */
20578 #define RAMCFG_WPR1_P15WP_Pos               (15U)
20579 #define RAMCFG_WPR1_P15WP_Msk               (0x1UL << RAMCFG_WPR1_P15WP_Pos)        /*!< 0x00008000 */
20580 #define RAMCFG_WPR1_P15WP                   RAMCFG_WPR1_P15WP_Msk                   /*!< Write Protection Page 15 */
20581 #define RAMCFG_WPR1_P16WP_Pos               (16U)
20582 #define RAMCFG_WPR1_P16WP_Msk               (0x1UL << RAMCFG_WPR1_P16WP_Pos)        /*!< 0x00010000 */
20583 #define RAMCFG_WPR1_P16WP                   RAMCFG_WPR1_P16WP_Msk                   /*!< Write Protection Page 16 */
20584 #define RAMCFG_WPR1_P17WP_Pos               (17U)
20585 #define RAMCFG_WPR1_P17WP_Msk               (0x1UL << RAMCFG_WPR1_P17WP_Pos)        /*!< 0x00020000 */
20586 #define RAMCFG_WPR1_P17WP                   RAMCFG_WPR1_P17WP_Msk                   /*!< Write Protection Page 17 */
20587 #define RAMCFG_WPR1_P18WP_Pos               (18U)
20588 #define RAMCFG_WPR1_P18WP_Msk               (0x1UL << RAMCFG_WPR1_P18WP_Pos)        /*!< 0x00040000 */
20589 #define RAMCFG_WPR1_P18WP                   RAMCFG_WPR1_P18WP_Msk                   /*!< Write Protection Page 18 */
20590 #define RAMCFG_WPR1_P19WP_Pos               (19U)
20591 #define RAMCFG_WPR1_P19WP_Msk               (0x1UL << RAMCFG_WPR1_P19WP_Pos)        /*!< 0x00080000 */
20592 #define RAMCFG_WPR1_P19WP                   RAMCFG_WPR1_P19WP_Msk                   /*!< Write Protection Page 19 */
20593 #define RAMCFG_WPR1_P20WP_Pos               (20U)
20594 #define RAMCFG_WPR1_P20WP_Msk               (0x1UL << RAMCFG_WPR1_P20WP_Pos)        /*!< 0x00100000 */
20595 #define RAMCFG_WPR1_P20WP                   RAMCFG_WPR1_P20WP_Msk                   /*!< Write Protection Page 20 */
20596 #define RAMCFG_WPR1_P21WP_Pos               (21U)
20597 #define RAMCFG_WPR1_P21WP_Msk               (0x1UL << RAMCFG_WPR1_P21WP_Pos)        /*!< 0x00200000 */
20598 #define RAMCFG_WPR1_P21WP                   RAMCFG_WPR1_P21WP_Msk                   /*!< Write Protection Page 21 */
20599 #define RAMCFG_WPR1_P22WP_Pos               (22U)
20600 #define RAMCFG_WPR1_P22WP_Msk               (0x1UL << RAMCFG_WPR1_P22WP_Pos)        /*!< 0x00400000 */
20601 #define RAMCFG_WPR1_P22WP                   RAMCFG_WPR1_P22WP_Msk                   /*!< Write Protection Page 22 */
20602 #define RAMCFG_WPR1_P23WP_Pos               (23U)
20603 #define RAMCFG_WPR1_P23WP_Msk               (0x1UL << RAMCFG_WPR1_P23WP_Pos)        /*!< 0x00800000 */
20604 #define RAMCFG_WPR1_P23WP                   RAMCFG_WPR1_P23WP_Msk                   /*!< Write Protection Page 23 */
20605 #define RAMCFG_WPR1_P24WP_Pos               (24U)
20606 #define RAMCFG_WPR1_P24WP_Msk               (0x1UL << RAMCFG_WPR1_P24WP_Pos)        /*!< 0x01000000 */
20607 #define RAMCFG_WPR1_P24WP                   RAMCFG_WPR1_P24WP_Msk                   /*!< Write Protection Page 24 */
20608 #define RAMCFG_WPR1_P25WP_Pos               (25U)
20609 #define RAMCFG_WPR1_P25WP_Msk               (0x1UL << RAMCFG_WPR1_P25WP_Pos)        /*!< 0x02000000 */
20610 #define RAMCFG_WPR1_P25WP                   RAMCFG_WPR1_P25WP_Msk                   /*!< Write Protection Page 25 */
20611 #define RAMCFG_WPR1_P26WP_Pos               (26U)
20612 #define RAMCFG_WPR1_P26WP_Msk               (0x1UL << RAMCFG_WPR1_P26WP_Pos)        /*!< 0x04000000 */
20613 #define RAMCFG_WPR1_P26WP                   RAMCFG_WPR1_P26WP_Msk                   /*!< Write Protection Page 26 */
20614 #define RAMCFG_WPR1_P27WP_Pos               (27U)
20615 #define RAMCFG_WPR1_P27WP_Msk               (0x1UL << RAMCFG_WPR1_P27WP_Pos)        /*!< 0x08000000 */
20616 #define RAMCFG_WPR1_P27WP                   RAMCFG_WPR1_P27WP_Msk                   /*!< Write Protection Page 27 */
20617 #define RAMCFG_WPR1_P28WP_Pos               (28U)
20618 #define RAMCFG_WPR1_P28WP_Msk               (0x1UL << RAMCFG_WPR1_P28WP_Pos)        /*!< 0x10000000 */
20619 #define RAMCFG_WPR1_P28WP                   RAMCFG_WPR1_P28WP_Msk                   /*!< Write Protection Page 28 */
20620 #define RAMCFG_WPR1_P29WP_Pos               (29U)
20621 #define RAMCFG_WPR1_P29WP_Msk               (0x1UL << RAMCFG_WPR1_P29WP_Pos)        /*!< 0x20000000 */
20622 #define RAMCFG_WPR1_P29WP                   RAMCFG_WPR1_P29WP_Msk                   /*!< Write Protection Page 29 */
20623 #define RAMCFG_WPR1_P30WP_Pos               (30U)
20624 #define RAMCFG_WPR1_P30WP_Msk               (0x1UL << RAMCFG_WPR1_P30WP_Pos)        /*!< 0x40000000 */
20625 #define RAMCFG_WPR1_P30WP                   RAMCFG_WPR1_P30WP_Msk                   /*!< Write Protection Page 30 */
20626 #define RAMCFG_WPR1_P31WP_Pos               (31U)
20627 #define RAMCFG_WPR1_P31WP_Msk               (0x1UL << RAMCFG_WPR1_P31WP_Pos)        /*!< 0x80000000 */
20628 #define RAMCFG_WPR1_P31WP                   RAMCFG_WPR1_P31WP_Msk                   /*!< Write Protection Page 31 */
20629 
20630 /******************  Bit definition for RAMCFG_WPR2 register  ****************/
20631 #define RAMCFG_WPR2_P32WP_Pos               (0U)
20632 #define RAMCFG_WPR2_P32WP_Msk               (0x1UL << RAMCFG_WPR2_P32WP_Pos)        /*!< 0x00000001 */
20633 #define RAMCFG_WPR2_P32WP                   RAMCFG_WPR2_P32WP_Msk                   /*!< Write Protection Page 32 */
20634 #define RAMCFG_WPR2_P33WP_Pos               (1U)
20635 #define RAMCFG_WPR2_P33WP_Msk               (0x1UL << RAMCFG_WPR2_P33WP_Pos)        /*!< 0x00000002 */
20636 #define RAMCFG_WPR2_P33WP                   RAMCFG_WPR2_P33WP_Msk                   /*!< Write Protection Page 33 */
20637 #define RAMCFG_WPR2_P34WP_Pos               (2U)
20638 #define RAMCFG_WPR2_P34WP_Msk               (0x1UL << RAMCFG_WPR2_P34WP_Pos)        /*!< 0x00000004 */
20639 #define RAMCFG_WPR2_P34WP                   RAMCFG_WPR2_P34WP_Msk                   /*!< Write Protection Page 34 */
20640 #define RAMCFG_WPR2_P35WP_Pos               (3U)
20641 #define RAMCFG_WPR2_P35WP_Msk               (0x1UL << RAMCFG_WPR2_P35WP_Pos)        /*!< 0x00000008 */
20642 #define RAMCFG_WPR2_P35WP                   RAMCFG_WPR2_P35WP_Msk                   /*!< Write Protection Page 35 */
20643 #define RAMCFG_WPR2_P36WP_Pos               (4U)
20644 #define RAMCFG_WPR2_P36WP_Msk               (0x1UL << RAMCFG_WPR2_P36WP_Pos)        /*!< 0x00000010 */
20645 #define RAMCFG_WPR2_P36WP                   RAMCFG_WPR2_P36WP_Msk                   /*!< Write Protection Page 36 */
20646 #define RAMCFG_WPR2_P37WP_Pos               (5U)
20647 #define RAMCFG_WPR2_P37WP_Msk               (0x1UL << RAMCFG_WPR2_P37WP_Pos)        /*!< 0x00000020 */
20648 #define RAMCFG_WPR2_P37WP                   RAMCFG_WPR2_P37WP_Msk                   /*!< Write Protection Page 37 */
20649 #define RAMCFG_WPR2_P38WP_Pos               (6U)
20650 #define RAMCFG_WPR2_P38WP_Msk               (0x1UL << RAMCFG_WPR2_P38WP_Pos)        /*!< 0x00000040 */
20651 #define RAMCFG_WPR2_P38WP                   RAMCFG_WPR2_P38WP_Msk                   /*!< Write Protection Page 38 */
20652 #define RAMCFG_WPR2_P39WP_Pos               (7U)
20653 #define RAMCFG_WPR2_P39WP_Msk               (0x1UL << RAMCFG_WPR2_P39WP_Pos)        /*!< 0x00000080 */
20654 #define RAMCFG_WPR2_P39WP                   RAMCFG_WPR2_P39WP_Msk                   /*!< Write Protection Page 39 */
20655 #define RAMCFG_WPR2_P40WP_Pos               (8U)
20656 #define RAMCFG_WPR2_P40WP_Msk               (0x1UL << RAMCFG_WPR2_P40WP_Pos)        /*!< 0x00000100 */
20657 #define RAMCFG_WPR2_P40WP                   RAMCFG_WPR2_P40WP_Msk                   /*!< Write Protection Page 40 */
20658 #define RAMCFG_WPR2_P41WP_Pos               (9U)
20659 #define RAMCFG_WPR2_P41WP_Msk               (0x1UL << RAMCFG_WPR2_P41WP_Pos)        /*!< 0x00000200 */
20660 #define RAMCFG_WPR2_P41WP                   RAMCFG_WPR2_P41WP_Msk                   /*!< Write Protection Page 41 */
20661 #define RAMCFG_WPR2_P42WP_Pos               (10U)
20662 #define RAMCFG_WPR2_P42WP_Msk               (0x1UL << RAMCFG_WPR2_P42WP_Pos)        /*!< 0x00000400 */
20663 #define RAMCFG_WPR2_P42WP                   RAMCFG_WPR2_P42WP_Msk                   /*!< Write Protection Page 42 */
20664 #define RAMCFG_WPR2_P43WP_Pos               (11U)
20665 #define RAMCFG_WPR2_P43WP_Msk               (0x1UL << RAMCFG_WPR2_P43WP_Pos)        /*!< 0x00000800 */
20666 #define RAMCFG_WPR2_P43WP                   RAMCFG_WPR2_P43WP_Msk                   /*!< Write Protection Page 43 */
20667 #define RAMCFG_WPR2_P44WP_Pos               (12U)
20668 #define RAMCFG_WPR2_P44WP_Msk               (0x1UL << RAMCFG_WPR2_P44WP_Pos)        /*!< 0x00001000 */
20669 #define RAMCFG_WPR2_P44WP                   RAMCFG_WPR2_P44WP_Msk                   /*!< Write Protection Page 44 */
20670 #define RAMCFG_WPR2_P45WP_Pos               (13U)
20671 #define RAMCFG_WPR2_P45WP_Msk               (0x1UL << RAMCFG_WPR2_P45WP_Pos)        /*!< 0x00002000 */
20672 #define RAMCFG_WPR2_P45WP                   RAMCFG_WPR2_P45WP_Msk                   /*!< Write Protection Page 45 */
20673 #define RAMCFG_WPR2_P46WP_Pos               (14U)
20674 #define RAMCFG_WPR2_P46WP_Msk               (0x1UL << RAMCFG_WPR2_P46WP_Pos)        /*!< 0x00004000 */
20675 #define RAMCFG_WPR2_P46WP                   RAMCFG_WPR2_P46WP_Msk                   /*!< Write Protection Page 46 */
20676 #define RAMCFG_WPR2_P47WP_Pos               (15U)
20677 #define RAMCFG_WPR2_P47WP_Msk               (0x1UL << RAMCFG_WPR2_P47WP_Pos)        /*!< 0x00008000 */
20678 #define RAMCFG_WPR2_P47WP                   RAMCFG_WPR2_P47WP_Msk                   /*!< Write Protection Page 47 */
20679 #define RAMCFG_WPR2_P48WP_Pos               (16U)
20680 #define RAMCFG_WPR2_P48WP_Msk               (0x1UL << RAMCFG_WPR2_P48WP_Pos)        /*!< 0x00010000 */
20681 #define RAMCFG_WPR2_P48WP                   RAMCFG_WPR2_P48WP_Msk                   /*!< Write Protection Page 48 */
20682 #define RAMCFG_WPR2_P49WP_Pos               (17U)
20683 #define RAMCFG_WPR2_P49WP_Msk               (0x1UL << RAMCFG_WPR2_P49WP_Pos)        /*!< 0x00020000 */
20684 #define RAMCFG_WPR2_P49WP                   RAMCFG_WPR2_P49WP_Msk                   /*!< Write Protection Page 49 */
20685 #define RAMCFG_WPR2_P50WP_Pos               (18U)
20686 #define RAMCFG_WPR2_P50WP_Msk               (0x1UL << RAMCFG_WPR2_P50WP_Pos)        /*!< 0x00040000 */
20687 #define RAMCFG_WPR2_P50WP                   RAMCFG_WPR2_P50WP_Msk                   /*!< Write Protection Page 50 */
20688 #define RAMCFG_WPR2_P51WP_Pos               (19U)
20689 #define RAMCFG_WPR2_P51WP_Msk               (0x1UL << RAMCFG_WPR2_P51WP_Pos)        /*!< 0x00080000 */
20690 #define RAMCFG_WPR2_P51WP                   RAMCFG_WPR2_P51WP_Msk                   /*!< Write Protection Page 51 */
20691 #define RAMCFG_WPR2_P52WP_Pos               (20U)
20692 #define RAMCFG_WPR2_P52WP_Msk               (0x1UL << RAMCFG_WPR2_P52WP_Pos)        /*!< 0x00100000 */
20693 #define RAMCFG_WPR2_P52WP                   RAMCFG_WPR2_P52WP_Msk                   /*!< Write Protection Page 52 */
20694 #define RAMCFG_WPR2_P53WP_Pos               (21U)
20695 #define RAMCFG_WPR2_P53WP_Msk               (0x1UL << RAMCFG_WPR2_P53WP_Pos)        /*!< 0x00200000 */
20696 #define RAMCFG_WPR2_P53WP                   RAMCFG_WPR2_P53WP_Msk                   /*!< Write Protection Page 53 */
20697 #define RAMCFG_WPR2_P54WP_Pos               (22U)
20698 #define RAMCFG_WPR2_P54WP_Msk               (0x1UL << RAMCFG_WPR2_P54WP_Pos)        /*!< 0x00400000 */
20699 #define RAMCFG_WPR2_P54WP                   RAMCFG_WPR2_P54WP_Msk                   /*!< Write Protection Page 54 */
20700 #define RAMCFG_WPR2_P55WP_Pos               (23U)
20701 #define RAMCFG_WPR2_P55WP_Msk               (0x1UL << RAMCFG_WPR2_P55WP_Pos)        /*!< 0x00800000 */
20702 #define RAMCFG_WPR2_P55WP                   RAMCFG_WPR2_P55WP_Msk                   /*!< Write Protection Page 55 */
20703 #define RAMCFG_WPR2_P56WP_Pos               (24U)
20704 #define RAMCFG_WPR2_P56WP_Msk               (0x1UL << RAMCFG_WPR2_P56WP_Pos)        /*!< 0x01000000 */
20705 #define RAMCFG_WPR2_P56WP                   RAMCFG_WPR2_P56WP_Msk                   /*!< Write Protection Page 56 */
20706 #define RAMCFG_WPR2_P57WP_Pos               (25U)
20707 #define RAMCFG_WPR2_P57WP_Msk               (0x1UL << RAMCFG_WPR2_P57WP_Pos)        /*!< 0x02000000 */
20708 #define RAMCFG_WPR2_P57WP                   RAMCFG_WPR2_P57WP_Msk                   /*!< Write Protection Page 57 */
20709 #define RAMCFG_WPR2_P58WP_Pos               (26U)
20710 #define RAMCFG_WPR2_P58WP_Msk               (0x1UL << RAMCFG_WPR2_P58WP_Pos)        /*!< 0x04000000 */
20711 #define RAMCFG_WPR2_P58WP                   RAMCFG_WPR2_P58WP_Msk                   /*!< Write Protection Page 58 */
20712 #define RAMCFG_WPR2_P59WP_Pos               (27U)
20713 #define RAMCFG_WPR2_P59WP_Msk               (0x1UL << RAMCFG_WPR2_P59WP_Pos)        /*!< 0x08000000 */
20714 #define RAMCFG_WPR2_P59WP                   RAMCFG_WPR2_P59WP_Msk                   /*!< Write Protection Page 59 */
20715 #define RAMCFG_WPR2_P60WP_Pos               (28U)
20716 #define RAMCFG_WPR2_P60WP_Msk               (0x1UL << RAMCFG_WPR2_P60WP_Pos)        /*!< 0x10000000 */
20717 #define RAMCFG_WPR2_P60WP                   RAMCFG_WPR2_P60WP_Msk                   /*!< Write Protection Page 60 */
20718 #define RAMCFG_WPR2_P61WP_Pos               (29U)
20719 #define RAMCFG_WPR2_P61WP_Msk               (0x1UL << RAMCFG_WPR2_P61WP_Pos)        /*!< 0x20000000 */
20720 #define RAMCFG_WPR2_P61WP                   RAMCFG_WPR2_P61WP_Msk                   /*!< Write Protection Page 61 */
20721 #define RAMCFG_WPR2_P62WP_Pos               (30U)
20722 #define RAMCFG_WPR2_P62WP_Msk               (0x1UL << RAMCFG_WPR2_P62WP_Pos)        /*!< 0x40000000 */
20723 #define RAMCFG_WPR2_P62WP                   RAMCFG_WPR2_P62WP_Msk                   /*!< Write Protection Page 62 */
20724 #define RAMCFG_WPR2_P63WP_Pos               (31U)
20725 #define RAMCFG_WPR2_P63WP_Msk               (0x1UL << RAMCFG_WPR2_P63WP_Pos)        /*!< 0x80000000 */
20726 #define RAMCFG_WPR2_P63WP                   RAMCFG_WPR2_P63WP_Msk                   /*!< Write Protection Page 63 */
20727 
20728 /*****************  Bit definition for RAMCFG_ECCKEYR register  ***************/
20729 #define RAMCFG_ECCKEYR_ECCKEY_Pos           (0U)
20730 #define RAMCFG_ECCKEYR_ECCKEY_Msk           (0xFFUL << RAMCFG_ECCKEYR_ECCKEY_Pos)   /*!< 0x000000FF */
20731 #define RAMCFG_ECCKEYR_ECCKEY               RAMCFG_ECCKEYR_ECCKEY_Msk               /*!< ECC Write Protection Key */
20732 
20733 /*****************  Bit definition for RAMCFG_ERKEYR register  ****************/
20734 #define RAMCFG_ERKEYR_ERASEKEY_Pos          (0U)
20735 #define RAMCFG_ERKEYR_ERASEKEY_Msk          (0xFFUL << RAMCFG_ERKEYR_ERASEKEY_Pos)  /*!< 0x000000FF */
20736 #define RAMCFG_ERKEYR_ERASEKEY              RAMCFG_ERKEYR_ERASEKEY_Msk              /*!< Erase Write Protection Key */
20737 
20738 /******************************************************************************/
20739 /*                                                                            */
20740 /*                         Reset and Clock Control                            */
20741 /*                                                                            */
20742 /******************************************************************************/
20743 /********************  Bit definition for RCC_CR register  ********************/
20744 #define RCC_CR_MSISON_Pos                   (0U)
20745 #define RCC_CR_MSISON_Msk                   (0x1UL << RCC_CR_MSISON_Pos)            /*!< 0x00000001 */
20746 #define RCC_CR_MSISON                       RCC_CR_MSISON_Msk                       /*!< Internal Multi Speed Oscillator (MSIS) Clock Enable */
20747 #define RCC_CR_MSIKERON_Pos                 (1U)
20748 #define RCC_CR_MSIKERON_Msk                 (0x1UL << RCC_CR_MSIKERON_Pos)          /*!< 0x00000002 */
20749 #define RCC_CR_MSIKERON                     RCC_CR_MSIKERON_Msk                     /*!< MSI Enable for Some IPs Kernels */
20750 #define RCC_CR_MSISRDY_Pos                  (2U)
20751 #define RCC_CR_MSISRDY_Msk                  (0x1UL << RCC_CR_MSISRDY_Pos)           /*!< 0x00000004 */
20752 #define RCC_CR_MSISRDY                      RCC_CR_MSISRDY_Msk                      /*!< Internal Multi Speed Oscillator (MSIS) Clock Ready Flag */
20753 #define RCC_CR_MSIPLLEN_Pos                 (3U)
20754 #define RCC_CR_MSIPLLEN_Msk                 (0x1UL << RCC_CR_MSIPLLEN_Pos)          /*!< 0x00000008 */
20755 #define RCC_CR_MSIPLLEN                     RCC_CR_MSIPLLEN_Msk                     /*!< Internal Multi Speed Oscillator (MSI) PLL Mode Enable */
20756 #define RCC_CR_MSIKON_Pos                   (4U)
20757 #define RCC_CR_MSIKON_Msk                   (0x1UL << RCC_CR_MSIKON_Pos)            /*!< 0x00000010 */
20758 #define RCC_CR_MSIKON                       RCC_CR_MSIKON_Msk                       /*!< Internal Multi Speed Oscillator Kernel (MSIK) Enable */
20759 #define RCC_CR_MSIKRDY_Pos                  (5U)
20760 #define RCC_CR_MSIKRDY_Msk                  (0x1UL << RCC_CR_MSIKRDY_Pos)           /*!< 0x00000020 */
20761 #define RCC_CR_MSIKRDY                      RCC_CR_MSIKRDY_Msk                      /*!< Internal Multi Speed Oscillator Kernel (MSIK) Ready Flag */
20762 #define RCC_CR_MSIPLLSEL_Pos                (6U)
20763 #define RCC_CR_MSIPLLSEL_Msk                (0x1UL << RCC_CR_MSIPLLSEL_Pos)         /*!< 0x00000040 */
20764 #define RCC_CR_MSIPLLSEL                    RCC_CR_MSIPLLSEL_Msk                    /*!< Internal Multi Speed Oscillator (MSI) PLL Mode Selection */
20765 #define RCC_CR_MSIPLLFAST_Pos               (7U)
20766 #define RCC_CR_MSIPLLFAST_Msk               (0x1UL << RCC_CR_MSIPLLFAST_Pos)        /*!< 0x00000080 */
20767 #define RCC_CR_MSIPLLFAST                   RCC_CR_MSIPLLFAST_Msk                   /*!< Internal Multi Speed Oscillator (MSI) PLL Fast Mode Selection */
20768 #define RCC_CR_HSION_Pos                    (8U)
20769 #define RCC_CR_HSION_Msk                    (0x1UL << RCC_CR_HSION_Pos)             /*!< 0x00000100 */
20770 #define RCC_CR_HSION                        RCC_CR_HSION_Msk                        /*!< Internal High Speed Oscillator (HSI16) Clock Enable */
20771 #define RCC_CR_HSIKERON_Pos                 (9U)
20772 #define RCC_CR_HSIKERON_Msk                 (0x1UL << RCC_CR_HSIKERON_Pos)          /*!< 0x00000200 */
20773 #define RCC_CR_HSIKERON                     RCC_CR_HSIKERON_Msk                     /*!< Internal High Speed Oscillator (HSI16) Clock Enable for some IPs Kernel */
20774 #define RCC_CR_HSIRDY_Pos                   (10U)
20775 #define RCC_CR_HSIRDY_Msk                   (0x1UL << RCC_CR_HSIRDY_Pos)            /*!< 0x00000400 */
20776 #define RCC_CR_HSIRDY                       RCC_CR_HSIRDY_Msk                       /*!< Internal High Speed Oscillator (HSI16) Clock Ready Flag */
20777 #define RCC_CR_HSI48ON_Pos                  (12U)
20778 #define RCC_CR_HSI48ON_Msk                  (0x1UL << RCC_CR_HSI48ON_Pos)           /*!< 0x000001000 */
20779 #define RCC_CR_HSI48ON                      RCC_CR_HSI48ON_Msk                      /*!< Internal High Speed Oscillator (HSI48) Clock Enable */
20780 #define RCC_CR_HSI48RDY_Pos                 (13U)
20781 #define RCC_CR_HSI48RDY_Msk                 (0x1UL << RCC_CR_HSI48RDY_Pos)          /*!< 0x000002000 */
20782 #define RCC_CR_HSI48RDY                     RCC_CR_HSI48RDY_Msk                     /*!< Internal High Speed Oscillator (HSI48) Clock Ready Flag */
20783 #define RCC_CR_SHSION_Pos                   (14U)
20784 #define RCC_CR_SHSION_Msk                   (0x1UL << RCC_CR_SHSION_Pos)            /*!< 0x000004000 */
20785 #define RCC_CR_SHSION                       RCC_CR_SHSION_Msk                       /*!< Internal High Speed Secure (SHSI) Clock Enable */
20786 #define RCC_CR_SHSIRDY_Pos                  (15U)
20787 #define RCC_CR_SHSIRDY_Msk                  (0x1UL << RCC_CR_SHSIRDY_Pos)           /*!< 0x000008000 */
20788 #define RCC_CR_SHSIRDY                      RCC_CR_SHSIRDY_Msk                      /*!< Internal High Speed Secure (SHSI) Clock Ready Flag */
20789 #define RCC_CR_HSEON_Pos                    (16U)
20790 #define RCC_CR_HSEON_Msk                    (0x1UL << RCC_CR_HSEON_Pos)             /*!< 0x00010000 */
20791 #define RCC_CR_HSEON                        RCC_CR_HSEON_Msk                        /*!< External High Speed Oscillator (HSE) Clock Enable */
20792 #define RCC_CR_HSERDY_Pos                   (17U)
20793 #define RCC_CR_HSERDY_Msk                   (0x1UL << RCC_CR_HSERDY_Pos)            /*!< 0x00020000 */
20794 #define RCC_CR_HSERDY                       RCC_CR_HSERDY_Msk                       /*!< External High Speed Oscillator (HSE) Clock Ready */
20795 #define RCC_CR_HSEBYP_Pos                   (18U)
20796 #define RCC_CR_HSEBYP_Msk                   (0x1UL << RCC_CR_HSEBYP_Pos)            /*!< 0x00040000 */
20797 #define RCC_CR_HSEBYP                       RCC_CR_HSEBYP_Msk                       /*!< External High Speed Oscillator (HSE) Clock Bypass */
20798 #define RCC_CR_CSSON_Pos                    (19U)
20799 #define RCC_CR_CSSON_Msk                    (0x1UL << RCC_CR_CSSON_Pos)             /*!< 0x00080000 */
20800 #define RCC_CR_CSSON                        RCC_CR_CSSON_Msk                        /*!< HSE Clock Security System Enable */
20801 #define RCC_CR_HSEEXT_Pos                   (20U)
20802 #define RCC_CR_HSEEXT_Msk                   (0x1UL << RCC_CR_HSEEXT_Pos)            /*!< 0x00100000 */
20803 #define RCC_CR_HSEEXT                       RCC_CR_HSEEXT_Msk                       /*!< External High Speed clock type in Bypass Mode */
20804 #define RCC_CR_PLL1ON_Pos                   (24U)
20805 #define RCC_CR_PLL1ON_Msk                   (0x1UL << RCC_CR_PLL1ON_Pos)            /*!< 0x01000000 */
20806 #define RCC_CR_PLL1ON                       RCC_CR_PLL1ON_Msk                       /*!< System PLL 1 Clock Enable */
20807 #define RCC_CR_PLL1RDY_Pos                  (25U)
20808 #define RCC_CR_PLL1RDY_Msk                  (0x1UL << RCC_CR_PLL1RDY_Pos)           /*!< 0x02000000 */
20809 #define RCC_CR_PLL1RDY                      RCC_CR_PLL1RDY_Msk                      /*!< System PLL 1 Clock Ready Flag */
20810 #define RCC_CR_PLL2ON_Pos                   (26U)
20811 #define RCC_CR_PLL2ON_Msk                   (0x1UL << RCC_CR_PLL2ON_Pos)            /*!< 0x04000000 */
20812 #define RCC_CR_PLL2ON                       RCC_CR_PLL2ON_Msk                       /*!< System PLL 2 Enable */
20813 #define RCC_CR_PLL2RDY_Pos                  (27U)
20814 #define RCC_CR_PLL2RDY_Msk                  (0x1UL << RCC_CR_PLL2RDY_Pos)           /*!< 0x08000000 */
20815 #define RCC_CR_PLL2RDY                      RCC_CR_PLL2RDY_Msk                      /*!< System PLL 2 Ready Flag */
20816 #define RCC_CR_PLL3ON_Pos                   (28U)
20817 #define RCC_CR_PLL3ON_Msk                   (0x1UL << RCC_CR_PLL3ON_Pos)            /*!< 0x10000000 */
20818 #define RCC_CR_PLL3ON                       RCC_CR_PLL3ON_Msk                       /*!< System PLL 3 Enable */
20819 #define RCC_CR_PLL3RDY_Pos                  (29U)
20820 #define RCC_CR_PLL3RDY_Msk                  (0x1UL << RCC_CR_PLL3RDY_Pos)           /*!< 0x20000000 */
20821 #define RCC_CR_PLL3RDY                      RCC_CR_PLL3RDY_Msk                      /*!< System PLL 3 Ready Flag */
20822 
20823 /********************  Bit definition for RCC_ICSCR1 register  ***************/
20824 /*!< MSICAL configuration */
20825 #define RCC_ICSCR1_MSICAL3_Pos              (0U)
20826 #define RCC_ICSCR1_MSICAL3_Msk              (0x1FUL << RCC_ICSCR1_MSICAL3_Pos)      /*!< 0x0000001F */
20827 #define RCC_ICSCR1_MSICAL3                  RCC_ICSCR1_MSICAL3_Msk                  /*!< MSICAL[4:0] bits: MSIRC3 Clock Calibration for MSI Ranges 12 to 15 */
20828 #define RCC_ICSCR1_MSICAL3_0                (0x01UL << RCC_ICSCR1_MSICAL3_Pos)      /*!< 0x00000001 */
20829 #define RCC_ICSCR1_MSICAL3_1                (0x02UL << RCC_ICSCR1_MSICAL3_Pos)      /*!< 0x00000002 */
20830 #define RCC_ICSCR1_MSICAL3_2                (0x04UL << RCC_ICSCR1_MSICAL3_Pos)      /*!< 0x00000004 */
20831 #define RCC_ICSCR1_MSICAL3_3                (0x08UL << RCC_ICSCR1_MSICAL3_Pos)      /*!< 0x00000008 */
20832 #define RCC_ICSCR1_MSICAL3_4                (0x10UL << RCC_ICSCR1_MSICAL3_Pos)      /*!< 0x00000010 */
20833 #define RCC_ICSCR1_MSICAL2_Pos              (5U)
20834 #define RCC_ICSCR1_MSICAL2_Msk              (0x1FUL << RCC_ICSCR1_MSICAL2_Pos)      /*!< 0x000003E0 */
20835 #define RCC_ICSCR1_MSICAL2                  RCC_ICSCR1_MSICAL2_Msk                  /*!< MSICAL[4:0] bits: MSIRC2 Clock Calibration for MSI Ranges 8 to 11*/
20836 #define RCC_ICSCR1_MSICAL2_0                (0x01UL << RCC_ICSCR1_MSICAL2_Pos)      /*!< 0x00000020 */
20837 #define RCC_ICSCR1_MSICAL2_1                (0x02UL << RCC_ICSCR1_MSICAL2_Pos)      /*!< 0x00000040 */
20838 #define RCC_ICSCR1_MSICAL2_2                (0x04UL << RCC_ICSCR1_MSICAL2_Pos)      /*!< 0x00000080 */
20839 #define RCC_ICSCR1_MSICAL2_3                (0x08UL << RCC_ICSCR1_MSICAL2_Pos)      /*!< 0x000000C0 */
20840 #define RCC_ICSCR1_MSICAL2_4                (0x10UL << RCC_ICSCR1_MSICAL2_Pos)      /*!< 0x00000100 */
20841 #define RCC_ICSCR1_MSICAL1_Pos              (10U)
20842 #define RCC_ICSCR1_MSICAL1_Msk              (0x1FUL << RCC_ICSCR1_MSICAL1_Pos)      /*!< 0x00007C00 */
20843 #define RCC_ICSCR1_MSICAL1                  RCC_ICSCR1_MSICAL1_Msk                  /*!< MSICAL[4:0] bits: MSIRC1 Clock Calibration for MSI Ranges 4 to 7 */
20844 #define RCC_ICSCR1_MSICAL1_0                (0x01UL << RCC_ICSCR1_MSICAL1_Pos)      /*!< 0x00000200 */
20845 #define RCC_ICSCR1_MSICAL1_1                (0x02UL << RCC_ICSCR1_MSICAL1_Pos)      /*!< 0x00000400 */
20846 #define RCC_ICSCR1_MSICAL1_2                (0x04UL << RCC_ICSCR1_MSICAL1_Pos)      /*!< 0x00000800 */
20847 #define RCC_ICSCR1_MSICAL1_3                (0x08UL << RCC_ICSCR1_MSICAL1_Pos)      /*!< 0x00000C00 */
20848 #define RCC_ICSCR1_MSICAL1_4                (0x10UL << RCC_ICSCR1_MSICAL1_Pos)      /*!< 0x00001000 */
20849 #define RCC_ICSCR1_MSICAL0_Pos              (15U)
20850 #define RCC_ICSCR1_MSICAL0_Msk              (0x1FUL << RCC_ICSCR1_MSICAL0_Pos)      /*!< 0x000F8000 */
20851 #define RCC_ICSCR1_MSICAL0                  RCC_ICSCR1_MSICAL0_Msk                  /*!< MSICAL[4:0] bits: MSIRC0 Clock Calibration for MSI Ranges 0 to 3 */
20852 #define RCC_ICSCR1_MSICAL0_0                (0x01UL << RCC_ICSCR1_MSICAL0_Pos)      /*!< 0x00002000 */
20853 #define RCC_ICSCR1_MSICAL0_1                (0x02UL << RCC_ICSCR1_MSICAL0_Pos)      /*!< 0x00004000 */
20854 #define RCC_ICSCR1_MSICAL0_2                (0x04UL << RCC_ICSCR1_MSICAL0_Pos)      /*!< 0x00008000 */
20855 #define RCC_ICSCR1_MSICAL0_3                (0x08UL << RCC_ICSCR1_MSICAL0_Pos)      /*!< 0x0000C000 */
20856 #define RCC_ICSCR1_MSICAL0_4                (0x10UL << RCC_ICSCR1_MSICAL0_Pos)      /*!< 0x00010000 */
20857 #define RCC_ICSCR1_MSIBIAS_Pos              (22U)
20858 #define RCC_ICSCR1_MSIBIAS_Msk              (0x1UL << RCC_ICSCR1_MSIBIAS_Pos)       /*!< 0x00400000 */
20859 #define RCC_ICSCR1_MSIBIAS                  RCC_ICSCR1_MSIBIAS_Msk                  /*!< Internal Multi Speed oscillator (MSI) BIAS mode selection */
20860 #define RCC_ICSCR1_MSIRGSEL_Pos             (23U)
20861 #define RCC_ICSCR1_MSIRGSEL_Msk             (0x1UL << RCC_ICSCR1_MSIRGSEL_Pos)      /*!< 0x00000008 */
20862 #define RCC_ICSCR1_MSIRGSEL                 RCC_ICSCR1_MSIRGSEL_Msk                 /*!< Internal Multi Speed oscillator (MSI) range selection */
20863 
20864 /*!< MSIKRANGE configuration : 16 frequency ranges available */
20865 #define RCC_ICSCR1_MSIKRANGE_Pos            (24U)
20866 #define RCC_ICSCR1_MSIKRANGE_Msk            (0xFUL << RCC_ICSCR1_MSIKRANGE_Pos)     /*!< 0x0F000000 */
20867 #define RCC_ICSCR1_MSIKRANGE                RCC_ICSCR1_MSIKRANGE_Msk                /*!< Internal Multi Speed oscillator Kernel (MSIK) clock Ranges */
20868 #define RCC_ICSCR1_MSIKRANGE_0              (0x1UL << RCC_ICSCR1_MSIKRANGE_Pos)     /*!< 0x01000000 */
20869 #define RCC_ICSCR1_MSIKRANGE_1              (0x2UL << RCC_ICSCR1_MSIKRANGE_Pos)     /*!< 0x02000000 */
20870 #define RCC_ICSCR1_MSIKRANGE_2              (0x4UL << RCC_ICSCR1_MSIKRANGE_Pos)     /*!< 0x04000000 */
20871 #define RCC_ICSCR1_MSIKRANGE_3              (0x8UL << RCC_ICSCR1_MSIKRANGE_Pos)     /*!< 0x08000000 */
20872 
20873 /*!< MSIRANGE configuration : 16 frequency ranges available */
20874 #define RCC_ICSCR1_MSISRANGE_Pos            (28U)
20875 #define RCC_ICSCR1_MSISRANGE_Msk            (0xFUL << RCC_ICSCR1_MSISRANGE_Pos)     /*!< 0xF0000000 */
20876 #define RCC_ICSCR1_MSISRANGE                RCC_ICSCR1_MSISRANGE_Msk                /*!< Internal Multi Speed oscillator (MSI) clock Ranges */
20877 #define RCC_ICSCR1_MSISRANGE_0              (0x1UL << RCC_ICSCR1_MSISRANGE_Pos)     /*!< 0x10000000 */
20878 #define RCC_ICSCR1_MSISRANGE_1              (0x2UL << RCC_ICSCR1_MSISRANGE_Pos)     /*!< 0x20000000 */
20879 #define RCC_ICSCR1_MSISRANGE_2              (0x4UL << RCC_ICSCR1_MSISRANGE_Pos)     /*!< 0x40000000 */
20880 #define RCC_ICSCR1_MSISRANGE_3              (0x8UL << RCC_ICSCR1_MSISRANGE_Pos)     /*!< 0x80000000 */
20881 
20882 /********************  Bit definition for RCC_ICSCR2 register  ***************/
20883 /*!< MSITRIM configuration */
20884 #define RCC_ICSCR2_MSITRIM3_Pos             (0U)
20885 #define RCC_ICSCR2_MSITRIM3_Msk             (0x1FUL << RCC_ICSCR2_MSITRIM3_Pos)     /*!< 0x0000001F */
20886 #define RCC_ICSCR2_MSITRIM3                 RCC_ICSCR2_MSITRIM3_Msk                 /*!< MSITRIM[4:0] bits: MSI Clock Trimming for Ranges 12 to 15 */
20887 #define RCC_ICSCR2_MSITRIM3_0               (0x01UL << RCC_ICSCR2_MSITRIM3_Pos)     /*!< 0x00000001 */
20888 #define RCC_ICSCR2_MSITRIM3_1               (0x02UL << RCC_ICSCR2_MSITRIM3_Pos)     /*!< 0x00000002 */
20889 #define RCC_ICSCR2_MSITRIM3_2               (0x04UL << RCC_ICSCR2_MSITRIM3_Pos)     /*!< 0x00000004 */
20890 #define RCC_ICSCR2_MSITRIM3_3               (0x08UL << RCC_ICSCR2_MSITRIM3_Pos)     /*!< 0x00000008 */
20891 #define RCC_ICSCR2_MSITRIM3_4               (0x10UL << RCC_ICSCR2_MSITRIM3_Pos)     /*!< 0x00000010 */
20892 #define RCC_ICSCR2_MSITRIM2_Pos             (5U)
20893 #define RCC_ICSCR2_MSITRIM2_Msk             (0x1FUL << RCC_ICSCR2_MSITRIM2_Pos)     /*!< 0x000003E0 */
20894 #define RCC_ICSCR2_MSITRIM2                 RCC_ICSCR2_MSITRIM2_Msk                 /*!< MSITRIM[4:0] bits: MSI Clock Trimming for Ranges 8 to 11 */
20895 #define RCC_ICSCR2_MSITRIM2_0               (0x01UL << RCC_ICSCR2_MSITRIM2_Pos)     /*!< 0x00000020 */
20896 #define RCC_ICSCR2_MSITRIM2_1               (0x02UL << RCC_ICSCR2_MSITRIM2_Pos)     /*!< 0x00000040 */
20897 #define RCC_ICSCR2_MSITRIM2_2               (0x04UL << RCC_ICSCR2_MSITRIM2_Pos)     /*!< 0x00000080 */
20898 #define RCC_ICSCR2_MSITRIM2_3               (0x08UL << RCC_ICSCR2_MSITRIM2_Pos)     /*!< 0x000000C0 */
20899 #define RCC_ICSCR2_MSITRIM2_4               (0x10UL << RCC_ICSCR2_MSITRIM2_Pos)     /*!< 0x00000100 */
20900 #define RCC_ICSCR2_MSITRIM1_Pos             (10U)
20901 #define RCC_ICSCR2_MSITRIM1_Msk             (0x1FUL << RCC_ICSCR2_MSITRIM1_Pos)     /*!< 0x00007C00 */
20902 #define RCC_ICSCR2_MSITRIM1                 RCC_ICSCR2_MSITRIM1_Msk                 /*!< MSITRIM[4:0] bits: MSI Clock Trimming for Ranges 4 to 7 */
20903 #define RCC_ICSCR2_MSITRIM1_0               (0x01UL << RCC_ICSCR2_MSITRIM1_Pos)     /*!< 0x00000200 */
20904 #define RCC_ICSCR2_MSITRIM1_1               (0x02UL << RCC_ICSCR2_MSITRIM1_Pos)     /*!< 0x00000400 */
20905 #define RCC_ICSCR2_MSITRIM1_2               (0x04UL << RCC_ICSCR2_MSITRIM1_Pos)     /*!< 0x00000800 */
20906 #define RCC_ICSCR2_MSITRIM1_3               (0x08UL << RCC_ICSCR2_MSITRIM1_Pos)     /*!< 0x00000C00 */
20907 #define RCC_ICSCR2_MSITRIM1_4               (0x10UL << RCC_ICSCR2_MSITRIM1_Pos)     /*!< 0x00001000 */
20908 #define RCC_ICSCR2_MSITRIM0_Pos             (15U)
20909 #define RCC_ICSCR2_MSITRIM0_Msk             (0x1FUL << RCC_ICSCR2_MSITRIM0_Pos)     /*!< 0x000F8000 */
20910 #define RCC_ICSCR2_MSITRIM0                 RCC_ICSCR2_MSITRIM0_Msk                 /*!< MSITRIM[4:0] bits: MSI Clock Trimming for Ranges 0 to 3 */
20911 #define RCC_ICSCR2_MSITRIM0_0               (0x01UL << RCC_ICSCR2_MSITRIM0_Pos)     /*!< 0x00002000 */
20912 #define RCC_ICSCR2_MSITRIM0_1               (0x02UL << RCC_ICSCR2_MSITRIM0_Pos)     /*!< 0x00004000 */
20913 #define RCC_ICSCR2_MSITRIM0_2               (0x04UL << RCC_ICSCR2_MSITRIM0_Pos)     /*!< 0x00008000 */
20914 #define RCC_ICSCR2_MSITRIM0_3               (0x08UL << RCC_ICSCR2_MSITRIM0_Pos)     /*!< 0x0000C000 */
20915 #define RCC_ICSCR2_MSITRIM0_4               (0x10UL << RCC_ICSCR2_MSITRIM0_Pos)     /*!< 0x00010000 */
20916 
20917 /********************  Bit definition for RCC_ICSCR3 register  ***************/
20918 /*!< HSICAL configuration */
20919 #define RCC_ICSCR3_HSICAL_Pos               (0U)
20920 #define RCC_ICSCR3_HSICAL_Msk               (0xFFFUL << RCC_ICSCR3_HSICAL_Pos)      /*!< 0x00000FFF */
20921 #define RCC_ICSCR3_HSICAL                   RCC_ICSCR3_HSICAL_Msk                   /*!< HSICAL[11:0] bits: HSI Clock Calibration */
20922 #define RCC_ICSCR3_HSICAL_0                 (0x001UL << RCC_ICSCR3_HSICAL_Pos)      /*!< 0x00000001 */
20923 #define RCC_ICSCR3_HSICAL_1                 (0x002UL << RCC_ICSCR3_HSICAL_Pos)      /*!< 0x00000002 */
20924 #define RCC_ICSCR3_HSICAL_2                 (0x004UL << RCC_ICSCR3_HSICAL_Pos)      /*!< 0x00000004 */
20925 #define RCC_ICSCR3_HSICAL_3                 (0x008UL << RCC_ICSCR3_HSICAL_Pos)      /*!< 0x00000008 */
20926 #define RCC_ICSCR3_HSICAL_4                 (0x010UL << RCC_ICSCR3_HSICAL_Pos)      /*!< 0x00000010 */
20927 #define RCC_ICSCR3_HSICAL_5                 (0x020UL << RCC_ICSCR3_HSICAL_Pos)      /*!< 0x00000020 */
20928 #define RCC_ICSCR3_HSICAL_6                 (0x040UL << RCC_ICSCR3_HSICAL_Pos)      /*!< 0x00000040 */
20929 #define RCC_ICSCR3_HSICAL_7                 (0x080UL << RCC_ICSCR3_HSICAL_Pos)      /*!< 0x00000040 */
20930 #define RCC_ICSCR3_HSICAL_8                 (0x100UL << RCC_ICSCR3_HSICAL_Pos)      /*!< 0x00000080 */
20931 #define RCC_ICSCR3_HSICAL_9                 (0x200UL << RCC_ICSCR3_HSICAL_Pos)      /*!< 0x00000100 */
20932 #define RCC_ICSCR3_HSICAL_10                (0x400UL << RCC_ICSCR3_HSICAL_Pos)      /*!< 0x00000200 */
20933 #define RCC_ICSCR3_HSICAL_11                (0x800UL << RCC_ICSCR3_HSICAL_Pos)      /*!< 0x00000400 */
20934 
20935 /*!< HSITRIM configuration */
20936 #define RCC_ICSCR3_HSITRIM_Pos              (16U)
20937 #define RCC_ICSCR3_HSITRIM_Msk              (0x1FUL << RCC_ICSCR3_HSITRIM_Pos)      /*!< 0x7F000000 */
20938 #define RCC_ICSCR3_HSITRIM                  RCC_ICSCR3_HSITRIM_Msk                  /*!< HSITRIM[4:0] bits: HSI Clock Trimming */
20939 #define RCC_ICSCR3_HSITRIM_0                (0x01UL << RCC_ICSCR3_HSITRIM_Pos)      /*!< 0x00010000 */
20940 #define RCC_ICSCR3_HSITRIM_1                (0x02UL << RCC_ICSCR3_HSITRIM_Pos)      /*!< 0x00020000 */
20941 #define RCC_ICSCR3_HSITRIM_2                (0x04UL << RCC_ICSCR3_HSITRIM_Pos)      /*!< 0x00040000 */
20942 #define RCC_ICSCR3_HSITRIM_3                (0x08UL << RCC_ICSCR3_HSITRIM_Pos)      /*!< 0x00080000 */
20943 #define RCC_ICSCR3_HSITRIM_4                (0x10UL << RCC_ICSCR3_HSITRIM_Pos)      /*!< 0x00100000 */
20944 
20945 /********************  Bit definition for RCC_CRRCR register  *****************/
20946 /*!< HSI48CAL configuration */
20947 #define RCC_CRRCR_HSI48CAL_Pos              (0U)
20948 #define RCC_CRRCR_HSI48CAL_Msk              (0x1FFUL << RCC_CRRCR_HSI48CAL_Pos)     /*!< 0x000001FF */
20949 #define RCC_CRRCR_HSI48CAL                  RCC_CRRCR_HSI48CAL_Msk                  /*!< HSI48CAL[4:0] bits: HSI48 Clock Calibration */
20950 #define RCC_CRRCR_HSI48CAL_0                (0x001UL << RCC_CRRCR_HSI48CAL_Pos)     /*!< 0x00000001 */
20951 #define RCC_CRRCR_HSI48CAL_1                (0x002UL << RCC_CRRCR_HSI48CAL_Pos)     /*!< 0x00000002 */
20952 #define RCC_CRRCR_HSI48CAL_2                (0x004UL << RCC_CRRCR_HSI48CAL_Pos)     /*!< 0x00000004 */
20953 #define RCC_CRRCR_HSI48CAL_3                (0x008UL << RCC_CRRCR_HSI48CAL_Pos)     /*!< 0x00000008 */
20954 #define RCC_CRRCR_HSI48CAL_4                (0x010UL << RCC_CRRCR_HSI48CAL_Pos)     /*!< 0x00000010 */
20955 #define RCC_CRRCR_HSI48CAL_5                (0x020UL << RCC_CRRCR_HSI48CAL_Pos)     /*!< 0x00000020 */
20956 #define RCC_CRRCR_HSI48CAL_6                (0x040UL << RCC_CRRCR_HSI48CAL_Pos)     /*!< 0x00000040 */
20957 #define RCC_CRRCR_HSI48CAL_7                (0x080UL << RCC_CRRCR_HSI48CAL_Pos)     /*!< 0x00000080 */
20958 #define RCC_CRRCR_HSI48CAL_8                (0x100UL << RCC_CRRCR_HSI48CAL_Pos)     /*!< 0x00000100 */
20959 
20960 /********************  Bit definition for RCC_CFGR register  ******************/
20961 /*!< SW configuration */
20962 #define RCC_CFGR1_SW_Pos                    (0U)
20963 #define RCC_CFGR1_SW_Msk                    (0x3UL << RCC_CFGR1_SW_Pos)             /*!< 0x00000003 */
20964 #define RCC_CFGR1_SW                        RCC_CFGR1_SW_Msk                        /*!< SW[1:0] bits (System clock Switch) */
20965 #define RCC_CFGR1_SW_0                      (0x1UL << RCC_CFGR1_SW_Pos)             /*!< 0x00000001 */
20966 #define RCC_CFGR1_SW_1                      (0x2UL << RCC_CFGR1_SW_Pos)             /*!< 0x00000002 */
20967 /*!< SWS configuration */
20968 #define RCC_CFGR1_SWS_Pos                   (2U)
20969 #define RCC_CFGR1_SWS_Msk                   (0x3UL << RCC_CFGR1_SWS_Pos)            /*!< 0x0000000C */
20970 #define RCC_CFGR1_SWS                       RCC_CFGR1_SWS_Msk                       /*!< SWS[1:0] bits (System Clock Switch Status) */
20971 #define RCC_CFGR1_SWS_0                     (0x1UL << RCC_CFGR1_SWS_Pos)            /*!< 0x00000004 */
20972 #define RCC_CFGR1_SWS_1                     (0x2UL << RCC_CFGR1_SWS_Pos)            /*!< 0x00000008 */
20973 #define RCC_CFGR1_STOPWUCK_Pos              (4U)
20974 #define RCC_CFGR1_STOPWUCK_Msk              (0x1UL << RCC_CFGR1_STOPWUCK_Pos)       /*!< 0x00008000 */
20975 #define RCC_CFGR1_STOPWUCK                  RCC_CFGR1_STOPWUCK_Msk                  /*!< Wake Up from stop and CSS backup clock selection */
20976 #define RCC_CFGR1_STOPKERWUCK_Pos           (5U)
20977 #define RCC_CFGR1_STOPKERWUCK_Msk           (0x1UL << RCC_CFGR1_STOPKERWUCK_Pos)    /*!< 0x00008000 */
20978 #define RCC_CFGR1_STOPKERWUCK               RCC_CFGR1_STOPKERWUCK_Msk               /*!< Kernel Clock Selection after a Wake Up from STOP */
20979 /*!< MCOSEL configuration */
20980 #define RCC_CFGR1_MCOSEL_Pos                (24U)
20981 #define RCC_CFGR1_MCOSEL_Msk                (0xFUL << RCC_CFGR1_MCOSEL_Pos)         /*!< 0x0F000000 */
20982 #define RCC_CFGR1_MCOSEL                    RCC_CFGR1_MCOSEL_Msk                    /*!< MCOSEL [3:0] bits (Microcontroller Clock Output (MCO) Selection) */
20983 #define RCC_CFGR1_MCOSEL_0                  (0x1UL << RCC_CFGR1_MCOSEL_Pos)         /*!< 0x01000000 */
20984 #define RCC_CFGR1_MCOSEL_1                  (0x2UL << RCC_CFGR1_MCOSEL_Pos)         /*!< 0x02000000 */
20985 #define RCC_CFGR1_MCOSEL_2                  (0x4UL << RCC_CFGR1_MCOSEL_Pos)         /*!< 0x04000000 */
20986 #define RCC_CFGR1_MCOSEL_3                  (0x8UL << RCC_CFGR1_MCOSEL_Pos)         /*!< 0x08000000 */
20987 #define RCC_CFGR1_MCOPRE_Pos                (28U)
20988 #define RCC_CFGR1_MCOPRE_Msk                (0x7UL << RCC_CFGR1_MCOPRE_Pos)         /*!< 0x70000000 */
20989 #define RCC_CFGR1_MCOPRE                    RCC_CFGR1_MCOPRE_Msk                    /*!< MCOPRE [2:0] bits (Microcontroller Clock Output (MCO) Prescaler) */
20990 #define RCC_CFGR1_MCOPRE_0                  (0x1UL << RCC_CFGR1_MCOPRE_Pos)         /*!< 0x10000000 */
20991 #define RCC_CFGR1_MCOPRE_1                  (0x2UL << RCC_CFGR1_MCOPRE_Pos)         /*!< 0x20000000 */
20992 #define RCC_CFGR1_MCOPRE_2                  (0x4UL << RCC_CFGR1_MCOPRE_Pos)         /*!< 0x40000000 */
20993 
20994 /********************  Bit definition for RCC_CFGR2 register  ******************/
20995 /*!< CDHPRE configuration */
20996 #define RCC_CFGR2_HPRE_Pos                  (0U)
20997 #define RCC_CFGR2_HPRE_Msk                  (0xFUL << RCC_CFGR2_HPRE_Pos)           /*!< 0x0000000F */
20998 #define RCC_CFGR2_HPRE                      RCC_CFGR2_HPRE_Msk                      /*!< HPRE[3:0] bits (AHB prescaler) */
20999 #define RCC_CFGR2_HPRE_0                    (0x1UL << RCC_CFGR2_HPRE_Pos)           /*!< 0x00000001 */
21000 #define RCC_CFGR2_HPRE_1                    (0x2UL << RCC_CFGR2_HPRE_Pos)           /*!< 0x00000002 */
21001 #define RCC_CFGR2_HPRE_2                    (0x4UL << RCC_CFGR2_HPRE_Pos)           /*!< 0x00000004 */
21002 #define RCC_CFGR2_HPRE_3                    (0x8UL << RCC_CFGR2_HPRE_Pos)           /*!< 0x00000008 */
21003 /*!< PPRE1 configuration */
21004 #define RCC_CFGR2_PPRE1_Pos                 (4U)
21005 #define RCC_CFGR2_PPRE1_Msk                 (0x7UL << RCC_CFGR2_PPRE1_Pos)          /*!< 0x00000070 */
21006 #define RCC_CFGR2_PPRE1                     RCC_CFGR2_PPRE1_Msk                     /*!< PPRE1[2:0] bits (APB1 prescaler) */
21007 #define RCC_CFGR2_PPRE1_0                   (0x1UL << RCC_CFGR2_PPRE1_Pos)          /*!< 0x00000010 */
21008 #define RCC_CFGR2_PPRE1_1                   (0x2UL << RCC_CFGR2_PPRE1_Pos)          /*!< 0x00000020 */
21009 #define RCC_CFGR2_PPRE1_2                   (0x4UL << RCC_CFGR2_PPRE1_Pos)          /*!< 0x00000040 */
21010 /*!< PPRE2 configuration */
21011 #define RCC_CFGR2_PPRE2_Pos                 (8U)
21012 #define RCC_CFGR2_PPRE2_Msk                 (0x7UL << RCC_CFGR2_PPRE2_Pos)          /*!< 0x00000F00 */
21013 #define RCC_CFGR2_PPRE2                     RCC_CFGR2_PPRE2_Msk                     /*!< PPRE2[2:0] bits (APB2 prescaler) */
21014 #define RCC_CFGR2_PPRE2_0                   (0x1UL << RCC_CFGR2_PPRE2_Pos)          /*!< 0x00000100 */
21015 #define RCC_CFGR2_PPRE2_1                   (0x2UL << RCC_CFGR2_PPRE2_Pos)          /*!< 0x00000200 */
21016 #define RCC_CFGR2_PPRE2_2                   (0x4UL << RCC_CFGR2_PPRE2_Pos)          /*!< 0x00000400 */
21017 /*!< PPRE_DPHY configuration */
21018 #define RCC_CFGR2_PPRE_DPHY_Pos             (12U)
21019 #define RCC_CFGR2_PPRE_DPHY_Msk             (0x7UL << RCC_CFGR2_PPRE_DPHY_Pos)      /*!< 0x00007000 */
21020 #define RCC_CFGR2_PPRE_DPHY                 RCC_CFGR2_PPRE_DPHY_Msk                 /*!< PPRE_DPHY[2:0] bits (DPHY prescaler) */
21021 #define RCC_CFGR2_PPRE_DPHY_0               (0x1UL << RCC_CFGR2_PPRE_DPHY_Pos)      /*!< 0x00001000 */
21022 #define RCC_CFGR2_PPRE_DPHY_1               (0x2UL << RCC_CFGR2_PPRE_DPHY_Pos)      /*!< 0x00002000 */
21023 #define RCC_CFGR2_PPRE_DPHY_2               (0x4UL << RCC_CFGR2_PPRE_DPHY_Pos)      /*!< 0x00004000 */
21024 #define RCC_CFGR2_AHB1DIS_Pos               (16U)
21025 #define RCC_CFGR2_AHB1DIS_Msk               (0x1UL << RCC_CFGR2_AHB1DIS_Pos)        /*!< 0x00010000 */
21026 #define RCC_CFGR2_AHB1DIS                   RCC_CFGR2_AHB1DIS_Msk                   /*!< AHB1 clock disable */
21027 #define RCC_CFGR2_AHB2DIS1_Pos              (17U)
21028 #define RCC_CFGR2_AHB2DIS1_Msk              (0x1UL << RCC_CFGR2_AHB2DIS1_Pos)       /*!< 0x00020000 */
21029 #define RCC_CFGR2_AHB2DIS1                  RCC_CFGR2_AHB2DIS1_Msk                  /*!< AHB2 clock disable */
21030 #define RCC_CFGR2_AHB2DIS2_Pos              (18U)
21031 #define RCC_CFGR2_AHB2DIS2_Msk              (0x1UL << RCC_CFGR2_AHB2DIS2_Pos)       /*!< 0x00040000 */
21032 #define RCC_CFGR2_AHB2DIS2                  RCC_CFGR2_AHB2DIS2_Msk                  /*!< AHB2 clock disable */
21033 #define RCC_CFGR2_APB1DIS_Pos               (19U)
21034 #define RCC_CFGR2_APB1DIS_Msk               (0x1UL << RCC_CFGR2_APB1DIS_Pos)        /*!< 0x00080000 */
21035 #define RCC_CFGR2_APB1DIS                   RCC_CFGR2_APB1DIS_Msk                   /*!< APB1 clock disable */
21036 #define RCC_CFGR2_APB2DIS_Pos               (20U)
21037 #define RCC_CFGR2_APB2DIS_Msk               (0x1UL << RCC_CFGR2_APB2DIS_Pos)        /*!< 0x00100000 */
21038 #define RCC_CFGR2_APB2DIS                   RCC_CFGR2_APB2DIS_Msk                   /*!< APB2 clock disable */
21039 
21040 /********************  Bit definition for RCC_CFGR3 register  ******************/
21041 /*!< PPRE3 configuration */
21042 #define RCC_CFGR3_PPRE3_Pos                 (4U)
21043 #define RCC_CFGR3_PPRE3_Msk                 (0x7UL << RCC_CFGR3_PPRE3_Pos)          /*!< 0x00000070 */
21044 #define RCC_CFGR3_PPRE3                     RCC_CFGR3_PPRE3_Msk                     /*!< PPRE31[2:0] bits (APB3 prescaler) */
21045 #define RCC_CFGR3_PPRE3_0                   (0x1UL << RCC_CFGR3_PPRE3_Pos)          /*!< 0x00000010 */
21046 #define RCC_CFGR3_PPRE3_1                   (0x2UL << RCC_CFGR3_PPRE3_Pos)          /*!< 0x00000020 */
21047 #define RCC_CFGR3_PPRE3_2                   (0x4UL << RCC_CFGR3_PPRE3_Pos)          /*!< 0x00000040 */
21048 
21049 #define RCC_CFGR3_AHB3DIS_Pos               (16U)
21050 #define RCC_CFGR3_AHB3DIS_Msk               (0x1UL << RCC_CFGR3_AHB3DIS_Pos)        /*!< 0x00010000 */
21051 #define RCC_CFGR3_AHB3DIS                   RCC_CFGR3_AHB3DIS_Msk                   /*!< AHB3 clock disable */
21052 
21053 #define RCC_CFGR3_APB3DIS_Pos               (17U)
21054 #define RCC_CFGR3_APB3DIS_Msk               (0x1UL << RCC_CFGR3_APB3DIS_Pos)        /*!< 0x00020000 */
21055 #define RCC_CFGR3_APB3DIS                   RCC_CFGR3_APB3DIS_Msk                   /*!< APB3 clock disable */
21056 
21057 /********************  Bit definition for RCC_PLL1CFGR register  ***************/
21058 #define RCC_PLL1CFGR_PLL1SRC_Pos            (0U)
21059 #define RCC_PLL1CFGR_PLL1SRC_Msk            (0x3UL << RCC_PLL1CFGR_PLL1SRC_Pos)     /*!< 0x00000003 */
21060 #define RCC_PLL1CFGR_PLL1SRC                RCC_PLL1CFGR_PLL1SRC_Msk                /*!< PLL1SRC[1:0] bits (PLL1 Entry Clock Source) */
21061 #define RCC_PLL1CFGR_PLL1SRC_0              (0x1UL << RCC_PLL1CFGR_PLL1SRC_Pos)     /*!< 0x00000001 */
21062 #define RCC_PLL1CFGR_PLL1SRC_1              (0x2UL << RCC_PLL1CFGR_PLL1SRC_Pos)     /*!< 0x00000002 */
21063 #define RCC_PLL1CFGR_PLL1RGE_Pos            (2U)
21064 #define RCC_PLL1CFGR_PLL1RGE_Msk            (0x3UL << RCC_PLL1CFGR_PLL1RGE_Pos)     /*!< 0x0000000C */
21065 #define RCC_PLL1CFGR_PLL1RGE                RCC_PLL1CFGR_PLL1RGE_Msk                /*!< PLL1RGE[1:0] bits (PLL1 Input Frequency Range) */
21066 #define RCC_PLL1CFGR_PLL1RGE_0              (0x1UL << RCC_PLL1CFGR_PLL1RGE_Pos)     /*!< 0x00000004 */
21067 #define RCC_PLL1CFGR_PLL1RGE_1              (0x2UL << RCC_PLL1CFGR_PLL1RGE_Pos)     /*!< 0x00000008 */
21068 #define RCC_PLL1CFGR_PLL1FRACEN_Pos         (4U)
21069 #define RCC_PLL1CFGR_PLL1FRACEN_Msk         (0x1UL << RCC_PLL1CFGR_PLL1FRACEN_Pos)  /*!< 0x00000010 */
21070 #define RCC_PLL1CFGR_PLL1FRACEN             RCC_PLL1CFGR_PLL1FRACEN_Msk             /*!< PLL1 Fractional Latch Enable */
21071 #define RCC_PLL1CFGR_PLL1M_Pos              (8U)
21072 #define RCC_PLL1CFGR_PLL1M_Msk              (0xFUL << RCC_PLL1CFGR_PLL1M_Pos)       /*!< 0x000003F0 */
21073 #define RCC_PLL1CFGR_PLL1M                  RCC_PLL1CFGR_PLL1M_Msk                  /*!< PLL1M[3:0]: bits (Prescaler for PLL1) */
21074 #define RCC_PLL1CFGR_PLL1M_0                (0x01UL << RCC_PLL1CFGR_PLL1M_Pos)      /*!< 0x00000100 */
21075 #define RCC_PLL1CFGR_PLL1M_1                (0x02UL << RCC_PLL1CFGR_PLL1M_Pos)      /*!< 0x00000200 */
21076 #define RCC_PLL1CFGR_PLL1M_2                (0x04UL << RCC_PLL1CFGR_PLL1M_Pos)      /*!< 0x00000400 */
21077 #define RCC_PLL1CFGR_PLL1M_3                (0x08UL << RCC_PLL1CFGR_PLL1M_Pos)      /*!< 0x00000800 */
21078 #define RCC_PLL1CFGR_PLL1MBOOST_Pos         (12U)
21079 #define RCC_PLL1CFGR_PLL1MBOOST_Msk         (0xFUL << RCC_PLL1CFGR_PLL1MBOOST_Pos)  /*!< 0x000003F0 */
21080 #define RCC_PLL1CFGR_PLL1MBOOST             RCC_PLL1CFGR_PLL1MBOOST_Msk             /*!< PLL1MBOOST[3:0]: bits (Prescaler for EPOD booster input clock) */
21081 #define RCC_PLL1CFGR_PLL1MBOOST_0           (0x01UL << RCC_PLL1CFGR_PLL1MBOOST_Pos) /*!< 0x00001000 */
21082 #define RCC_PLL1CFGR_PLL1MBOOST_1           (0x02UL << RCC_PLL1CFGR_PLL1MBOOST_Pos) /*!< 0x00002000 */
21083 #define RCC_PLL1CFGR_PLL1MBOOST_2           (0x04UL << RCC_PLL1CFGR_PLL1MBOOST_Pos) /*!< 0x00004000 */
21084 #define RCC_PLL1CFGR_PLL1MBOOST_3           (0x08UL << RCC_PLL1CFGR_PLL1MBOOST_Pos) /*!< 0x00008000 */
21085 #define RCC_PLL1CFGR_PLL1PEN_Pos            (16U)
21086 #define RCC_PLL1CFGR_PLL1PEN_Msk            (0x1UL << RCC_PLL1CFGR_PLL1PEN_Pos)     /*!< 0x00010000 */
21087 #define RCC_PLL1CFGR_PLL1PEN                RCC_PLL1CFGR_PLL1PEN_Msk                /*!< PLL1 DIVP Divider Output Enable */
21088 #define RCC_PLL1CFGR_PLL1QEN_Pos            (17U)
21089 #define RCC_PLL1CFGR_PLL1QEN_Msk            (0x1UL << RCC_PLL1CFGR_PLL1QEN_Pos)     /*!< 0x00020000 */
21090 #define RCC_PLL1CFGR_PLL1QEN                RCC_PLL1CFGR_PLL1QEN_Msk                /*!< PLL1 DIVQ Divider Output Enable */
21091 #define RCC_PLL1CFGR_PLL1REN_Pos            (18U)
21092 #define RCC_PLL1CFGR_PLL1REN_Msk            (0x1UL << RCC_PLL1CFGR_PLL1REN_Pos)     /*!< 0x00040000 */
21093 #define RCC_PLL1CFGR_PLL1REN                RCC_PLL1CFGR_PLL1REN_Msk                /*!< PLL1 DIVR Divider Output Enable */
21094 
21095 /********************  Bit definition for RCC_PLL2CFGR register  ***************/
21096 #define RCC_PLL2CFGR_PLL2SRC_Pos            (0U)
21097 #define RCC_PLL2CFGR_PLL2SRC_Msk            (0x3UL << RCC_PLL2CFGR_PLL2SRC_Pos)     /*!< 0x00000003 */
21098 #define RCC_PLL2CFGR_PLL2SRC                RCC_PLL2CFGR_PLL2SRC_Msk                /*!< PLL2SRC[1:0] bits (PLL2 Entry Clock Source) */
21099 #define RCC_PLL2CFGR_PLL2SRC_0              (0x1UL << RCC_PLL2CFGR_PLL2SRC_Pos)     /*!< 0x00000001 */
21100 #define RCC_PLL2CFGR_PLL2SRC_1              (0x2UL << RCC_PLL2CFGR_PLL2SRC_Pos)     /*!< 0x00000002 */
21101 #define RCC_PLL2CFGR_PLL2RGE_Pos            (2U)
21102 #define RCC_PLL2CFGR_PLL2RGE_Msk            (0x3UL << RCC_PLL2CFGR_PLL2RGE_Pos)     /*!< 0x0000000C */
21103 #define RCC_PLL2CFGR_PLL2RGE                RCC_PLL2CFGR_PLL2RGE_Msk                /*!< PLL2RGE[1:0] bits (PLL2 Input Frequency Range) */
21104 #define RCC_PLL2CFGR_PLL2RGE_0              (0x1UL << RCC_PLL2CFGR_PLL2RGE_Pos)     /*!< 0x00000004 */
21105 #define RCC_PLL2CFGR_PLL2RGE_1              (0x2UL << RCC_PLL2CFGR_PLL2RGE_Pos)     /*!< 0x00000008 */
21106 #define RCC_PLL2CFGR_PLL2FRACEN_Pos         (4U)
21107 #define RCC_PLL2CFGR_PLL2FRACEN_Msk         (0x1UL << RCC_PLL2CFGR_PLL2FRACEN_Pos)  /*!< 0x00000010 */
21108 #define RCC_PLL2CFGR_PLL2FRACEN             RCC_PLL2CFGR_PLL2FRACEN_Msk             /*!< PLL2 Fractional Latch Enable */
21109 #define RCC_PLL2CFGR_PLL2M_Pos              (8U)
21110 #define RCC_PLL2CFGR_PLL2M_Msk              (0xFUL << RCC_PLL2CFGR_PLL2M_Pos)       /*!< 0x000003F0 */
21111 #define RCC_PLL2CFGR_PLL2M                  RCC_PLL2CFGR_PLL2M_Msk                  /*!< PLL2M[3:0]: bits (Prescaler for PLL2) */
21112 #define RCC_PLL2CFGR_PLL2M_0                (0x01UL << RCC_PLL2CFGR_PLL2M_Pos)      /*!< 0x00000100 */
21113 #define RCC_PLL2CFGR_PLL2M_1                (0x02UL << RCC_PLL2CFGR_PLL2M_Pos)      /*!< 0x00000200 */
21114 #define RCC_PLL2CFGR_PLL2M_2                (0x04UL << RCC_PLL2CFGR_PLL2M_Pos)      /*!< 0x00000400 */
21115 #define RCC_PLL2CFGR_PLL2M_3                (0x08UL << RCC_PLL2CFGR_PLL2M_Pos)      /*!< 0x00000800 */
21116 #define RCC_PLL2CFGR_PLL2PEN_Pos            (16U)
21117 #define RCC_PLL2CFGR_PLL2PEN_Msk            (0x1UL << RCC_PLL2CFGR_PLL2PEN_Pos)     /*!< 0x00010000 */
21118 #define RCC_PLL2CFGR_PLL2PEN                RCC_PLL2CFGR_PLL2PEN_Msk                /*!< PLL2 DIVP Divider Output Enable */
21119 #define RCC_PLL2CFGR_PLL2QEN_Pos            (17U)
21120 #define RCC_PLL2CFGR_PLL2QEN_Msk            (0x1UL << RCC_PLL2CFGR_PLL2QEN_Pos)     /*!< 0x00020000 */
21121 #define RCC_PLL2CFGR_PLL2QEN                RCC_PLL2CFGR_PLL2QEN_Msk                /*!< PLL2 DIVQ Divider Output Enable */
21122 #define RCC_PLL2CFGR_PLL2REN_Pos            (18U)
21123 #define RCC_PLL2CFGR_PLL2REN_Msk            (0x1UL << RCC_PLL2CFGR_PLL2REN_Pos)     /*!< 0x00040000 */
21124 #define RCC_PLL2CFGR_PLL2REN                RCC_PLL2CFGR_PLL2REN_Msk                /*!< PLL2 DIVR Divider Output Enable */
21125 
21126 /********************  Bit definition for RCC_PLL3CFGR register  ***************/
21127 #define RCC_PLL3CFGR_PLL3SRC_Pos            (0U)
21128 #define RCC_PLL3CFGR_PLL3SRC_Msk            (0x3UL << RCC_PLL3CFGR_PLL3SRC_Pos)     /*!< 0x00000003 */
21129 #define RCC_PLL3CFGR_PLL3SRC                RCC_PLL3CFGR_PLL3SRC_Msk                /*!< PLL3SRC[1:0] bits (PLL3 Entry Clock Source) */
21130 #define RCC_PLL3CFGR_PLL3SRC_0              (0x1UL << RCC_PLL3CFGR_PLL3SRC_Pos)     /*!< 0x00000001 */
21131 #define RCC_PLL3CFGR_PLL3SRC_1              (0x2UL << RCC_PLL3CFGR_PLL3SRC_Pos)     /*!< 0x00000002 */
21132 #define RCC_PLL3CFGR_PLL3RGE_Pos            (2U)
21133 #define RCC_PLL3CFGR_PLL3RGE_Msk            (0x3UL << RCC_PLL3CFGR_PLL3RGE_Pos)     /*!< 0x0000000C */
21134 #define RCC_PLL3CFGR_PLL3RGE                RCC_PLL3CFGR_PLL3RGE_Msk                /*!< PLL3RGE[1:0] bits (PLL3 Input Frequency Range) */
21135 #define RCC_PLL3CFGR_PLL3RGE_0              (0x1UL << RCC_PLL3CFGR_PLL3RGE_Pos)     /*!< 0x00000004 */
21136 #define RCC_PLL3CFGR_PLL3RGE_1              (0x2UL << RCC_PLL3CFGR_PLL3RGE_Pos)     /*!< 0x00000008 */
21137 #define RCC_PLL3CFGR_PLL3FRACEN_Pos         (4U)
21138 #define RCC_PLL3CFGR_PLL3FRACEN_Msk         (0x1UL << RCC_PLL3CFGR_PLL3FRACEN_Pos)  /*!< 0x00000010 */
21139 #define RCC_PLL3CFGR_PLL3FRACEN             RCC_PLL3CFGR_PLL3FRACEN_Msk             /*!< PLL3 Fractional Latch Enable */
21140 #define RCC_PLL3CFGR_PLL3M_Pos              (8U)
21141 #define RCC_PLL3CFGR_PLL3M_Msk              (0xFUL << RCC_PLL3CFGR_PLL3M_Pos)       /*!< 0x000003F0 */
21142 #define RCC_PLL3CFGR_PLL3M                  RCC_PLL3CFGR_PLL3M_Msk                  /*!< PLL3M[3:0]: bits (Prescaler for PLL3) */
21143 #define RCC_PLL3CFGR_PLL3M_0                (0x01UL << RCC_PLL3CFGR_PLL3M_Pos)      /*!< 0x00000100 */
21144 #define RCC_PLL3CFGR_PLL3M_1                (0x02UL << RCC_PLL3CFGR_PLL3M_Pos)      /*!< 0x00000200 */
21145 #define RCC_PLL3CFGR_PLL3M_2                (0x04UL << RCC_PLL3CFGR_PLL3M_Pos)      /*!< 0x00000400 */
21146 #define RCC_PLL3CFGR_PLL3M_3                (0x08UL << RCC_PLL3CFGR_PLL3M_Pos)      /*!< 0x00000800 */
21147 #define RCC_PLL3CFGR_PLL3PEN_Pos            (16U)
21148 #define RCC_PLL3CFGR_PLL3PEN_Msk            (0x1UL << RCC_PLL3CFGR_PLL3PEN_Pos)     /*!< 0x00010000 */
21149 #define RCC_PLL3CFGR_PLL3PEN                RCC_PLL3CFGR_PLL3PEN_Msk                /*!< PLL3 DIVP Divider Output Enable */
21150 #define RCC_PLL3CFGR_PLL3QEN_Pos            (17U)
21151 #define RCC_PLL3CFGR_PLL3QEN_Msk            (0x1UL << RCC_PLL3CFGR_PLL3QEN_Pos)     /*!< 0x00020000 */
21152 #define RCC_PLL3CFGR_PLL3QEN                RCC_PLL3CFGR_PLL3QEN_Msk                /*!< PLL3 DIVQ Divider Output Enable */
21153 #define RCC_PLL3CFGR_PLL3REN_Pos            (18U)
21154 #define RCC_PLL3CFGR_PLL3REN_Msk            (0x1UL << RCC_PLL3CFGR_PLL3REN_Pos)     /*!< 0x00040000 */
21155 #define RCC_PLL3CFGR_PLL3REN                RCC_PLL3CFGR_PLL3REN_Msk                /*!< PLL3 DIVR Divider Output Enable */
21156 
21157 /********************  Bit definition for RCC_PLL1DIVR register  ***************/
21158 #define RCC_PLL1DIVR_PLL1N_Pos              (0U)
21159 #define RCC_PLL1DIVR_PLL1N_Msk              (0x1FFUL << RCC_PLL1DIVR_PLL1N_Pos)     /*!< 0x000001FF */
21160 #define RCC_PLL1DIVR_PLL1N                  RCC_PLL1DIVR_PLL1N_Msk                  /*!< PLL1N[8:0]: bits (Multiplication Factor For PLL1 VCO) */
21161 #define RCC_PLL1DIVR_PLL1N_0                (0x001UL << RCC_PLL1DIVR_PLL1N_Pos)     /*!< 0x00000001 */
21162 #define RCC_PLL1DIVR_PLL1N_1                (0x002UL << RCC_PLL1DIVR_PLL1N_Pos)     /*!< 0x00000002 */
21163 #define RCC_PLL1DIVR_PLL1N_2                (0x004UL << RCC_PLL1DIVR_PLL1N_Pos)     /*!< 0x00000004 */
21164 #define RCC_PLL1DIVR_PLL1N_3                (0x008UL << RCC_PLL1DIVR_PLL1N_Pos)     /*!< 0x00000008 */
21165 #define RCC_PLL1DIVR_PLL1N_4                (0x010UL << RCC_PLL1DIVR_PLL1N_Pos)     /*!< 0x00000010 */
21166 #define RCC_PLL1DIVR_PLL1N_5                (0x020UL << RCC_PLL1DIVR_PLL1N_Pos)     /*!< 0x00000020 */
21167 #define RCC_PLL1DIVR_PLL1N_6                (0x040UL << RCC_PLL1DIVR_PLL1N_Pos)     /*!< 0x00000040 */
21168 #define RCC_PLL1DIVR_PLL1N_7                (0x080UL << RCC_PLL1DIVR_PLL1N_Pos)     /*!< 0x00000080 */
21169 #define RCC_PLL1DIVR_PLL1N_8                (0x100UL << RCC_PLL1DIVR_PLL1N_Pos)     /*!< 0x00000100 */
21170 #define RCC_PLL1DIVR_PLL1P_Pos              (9U)
21171 #define RCC_PLL1DIVR_PLL1P_Msk              (0x7FUL << RCC_PLL1DIVR_PLL1P_Pos)      /*!< 0x0000FE00 */
21172 #define RCC_PLL1DIVR_PLL1P                  RCC_PLL1DIVR_PLL1P_Msk                  /*!< PLL1P[6:0]: bits (PLL1 DIVP Division Factor) */
21173 #define RCC_PLL1DIVR_PLL1P_0                (0x001UL << RCC_PLL1DIVR_PLL1P_Pos)     /*!< 0x00000200 */
21174 #define RCC_PLL1DIVR_PLL1P_1                (0x002UL << RCC_PLL1DIVR_PLL1P_Pos)     /*!< 0x00000400 */
21175 #define RCC_PLL1DIVR_PLL1P_2                (0x004UL << RCC_PLL1DIVR_PLL1P_Pos)     /*!< 0x00000800 */
21176 #define RCC_PLL1DIVR_PLL1P_3                (0x008UL << RCC_PLL1DIVR_PLL1P_Pos)     /*!< 0x00001000 */
21177 #define RCC_PLL1DIVR_PLL1P_4                (0x010UL << RCC_PLL1DIVR_PLL1P_Pos)     /*!< 0x00002000 */
21178 #define RCC_PLL1DIVR_PLL1P_5                (0x020UL << RCC_PLL1DIVR_PLL1P_Pos)     /*!< 0x00004000 */
21179 #define RCC_PLL1DIVR_PLL1P_6                (0x040UL << RCC_PLL1DIVR_PLL1P_Pos)     /*!< 0x00008000 */
21180 #define RCC_PLL1DIVR_PLL1Q_Pos              (16U)
21181 #define RCC_PLL1DIVR_PLL1Q_Msk              (0x7FUL << RCC_PLL1DIVR_PLL1Q_Pos)      /*!< 0x007F0000 */
21182 #define RCC_PLL1DIVR_PLL1Q                  RCC_PLL1DIVR_PLL1Q_Msk                  /*!< PLL1Q[6:0]: bits (PLL1 DIVQ Division Factor) */
21183 #define RCC_PLL1DIVR_PLL1Q_0                (0x001UL << RCC_PLL1DIVR_PLL1Q_Pos)     /*!< 0x00010000 */
21184 #define RCC_PLL1DIVR_PLL1Q_1                (0x002UL << RCC_PLL1DIVR_PLL1Q_Pos)     /*!< 0x00020000 */
21185 #define RCC_PLL1DIVR_PLL1Q_2                (0x004UL << RCC_PLL1DIVR_PLL1Q_Pos)     /*!< 0x00040000 */
21186 #define RCC_PLL1DIVR_PLL1Q_3                (0x008UL << RCC_PLL1DIVR_PLL1Q_Pos)     /*!< 0x00080000 */
21187 #define RCC_PLL1DIVR_PLL1Q_4                (0x010UL << RCC_PLL1DIVR_PLL1Q_Pos)     /*!< 0x00100000 */
21188 #define RCC_PLL1DIVR_PLL1Q_5                (0x020UL << RCC_PLL1DIVR_PLL1Q_Pos)     /*!< 0x00200020 */
21189 #define RCC_PLL1DIVR_PLL1Q_6                (0x040UL << RCC_PLL1DIVR_PLL1Q_Pos)     /*!< 0x00400000 */
21190 #define RCC_PLL1DIVR_PLL1R_Pos              (24U)
21191 #define RCC_PLL1DIVR_PLL1R_Msk              (0x7FUL << RCC_PLL1DIVR_PLL1R_Pos)      /*!< 0x7F000000 */
21192 #define RCC_PLL1DIVR_PLL1R                  RCC_PLL1DIVR_PLL1R_Msk                  /*!< PLL1R[6:0]: bits (PLL1 DIVR Division Factor) */
21193 #define RCC_PLL1DIVR_PLL1R_0                (0x001UL << RCC_PLL1DIVR_PLL1R_Pos)     /*!< 0x01000000 */
21194 #define RCC_PLL1DIVR_PLL1R_1                (0x002UL << RCC_PLL1DIVR_PLL1R_Pos)     /*!< 0x02000000 */
21195 #define RCC_PLL1DIVR_PLL1R_2                (0x004UL << RCC_PLL1DIVR_PLL1R_Pos)     /*!< 0x04000000 */
21196 #define RCC_PLL1DIVR_PLL1R_3                (0x008UL << RCC_PLL1DIVR_PLL1R_Pos)     /*!< 0x08000000 */
21197 #define RCC_PLL1DIVR_PLL1R_4                (0x010UL << RCC_PLL1DIVR_PLL1R_Pos)     /*!< 0x10000000 */
21198 #define RCC_PLL1DIVR_PLL1R_5                (0x020UL << RCC_PLL1DIVR_PLL1R_Pos)     /*!< 0x20000000 */
21199 #define RCC_PLL1DIVR_PLL1R_6                (0x040UL << RCC_PLL1DIVR_PLL1R_Pos)     /*!< 0x40000000 */
21200 
21201 /********************  Bit definition for RCC_PLL1FRACR register  ***************/
21202 #define RCC_PLL1FRACR_PLL1FRACN_Pos         (3U)
21203 #define RCC_PLL1FRACR_PLL1FRACN_Msk         (0x1FFFUL << RCC_PLL1FRACR_PLL1FRACN_Pos) /*!< 0x0000FFF8 */
21204 #define RCC_PLL1FRACR_PLL1FRACN             RCC_PLL1FRACR_PLL1FRACN_Msk               /*!< PLL1FRACN[12:0]: bits (Fractional Part of the Multiplication Factor for PLL1 VCO) */
21205 #define RCC_PLL1FRACR_PLL1FRACN_0           (0x0001UL << RCC_PLL1FRACR_PLL1FRACN_Pos) /*!< 0x00000008 */
21206 #define RCC_PLL1FRACR_PLL1FRACN_1           (0x0002UL << RCC_PLL1FRACR_PLL1FRACN_Pos) /*!< 0x00000010 */
21207 #define RCC_PLL1FRACR_PLL1FRACN_2           (0x0004UL << RCC_PLL1FRACR_PLL1FRACN_Pos) /*!< 0x00000020 */
21208 #define RCC_PLL1FRACR_PLL1FRACN_3           (0x0008UL << RCC_PLL1FRACR_PLL1FRACN_Pos) /*!< 0x00000040 */
21209 #define RCC_PLL1FRACR_PLL1FRACN_4           (0x0010UL << RCC_PLL1FRACR_PLL1FRACN_Pos) /*!< 0x00000080 */
21210 #define RCC_PLL1FRACR_PLL1FRACN_5           (0x0020UL << RCC_PLL1FRACR_PLL1FRACN_Pos) /*!< 0x00000100 */
21211 #define RCC_PLL1FRACR_PLL1FRACN_6           (0x0040UL << RCC_PLL1FRACR_PLL1FRACN_Pos) /*!< 0x00000200 */
21212 #define RCC_PLL1FRACR_PLL1FRACN_7           (0x0080UL << RCC_PLL1FRACR_PLL1FRACN_Pos) /*!< 0x00000400 */
21213 #define RCC_PLL1FRACR_PLL1FRACN_8           (0x0100UL << RCC_PLL1FRACR_PLL1FRACN_Pos) /*!< 0x00000800 */
21214 #define RCC_PLL1FRACR_PLL1FRACN_9           (0x0200UL << RCC_PLL1FRACR_PLL1FRACN_Pos) /*!< 0x00001000 */
21215 #define RCC_PLL1FRACR_PLL1FRACN_10          (0x0400UL << RCC_PLL1FRACR_PLL1FRACN_Pos) /*!< 0x00002000 */
21216 #define RCC_PLL1FRACR_PLL1FRACN_11          (0x0800UL << RCC_PLL1FRACR_PLL1FRACN_Pos) /*!< 0x00004000 */
21217 #define RCC_PLL1FRACR_PLL1FRACN_12          (0x1000UL << RCC_PLL1FRACR_PLL1FRACN_Pos) /*!< 0x00008000 */
21218 
21219 /********************  Bit definition for RCC_PLL2DIVR register  ***************/
21220 #define RCC_PLL2DIVR_PLL2N_Pos              (0U)
21221 #define RCC_PLL2DIVR_PLL2N_Msk              (0x1FFUL << RCC_PLL2DIVR_PLL2N_Pos)     /*!< 0x000001FF */
21222 #define RCC_PLL2DIVR_PLL2N                  RCC_PLL2DIVR_PLL2N_Msk                  /*!< PLL2N[8:0]: bits (Multiplication Factor for PLL2 VCO) */
21223 #define RCC_PLL2DIVR_PLL2N_0                (0x001UL << RCC_PLL2DIVR_PLL2N_Pos)     /*!< 0x00000001 */
21224 #define RCC_PLL2DIVR_PLL2N_1                (0x002UL << RCC_PLL2DIVR_PLL2N_Pos)     /*!< 0x00000002 */
21225 #define RCC_PLL2DIVR_PLL2N_2                (0x004UL << RCC_PLL2DIVR_PLL2N_Pos)     /*!< 0x00000004 */
21226 #define RCC_PLL2DIVR_PLL2N_3                (0x008UL << RCC_PLL2DIVR_PLL2N_Pos)     /*!< 0x00000008 */
21227 #define RCC_PLL2DIVR_PLL2N_4                (0x010UL << RCC_PLL2DIVR_PLL2N_Pos)     /*!< 0x00000010 */
21228 #define RCC_PLL2DIVR_PLL2N_5                (0x020UL << RCC_PLL2DIVR_PLL2N_Pos)     /*!< 0x00000020 */
21229 #define RCC_PLL2DIVR_PLL2N_6                (0x040UL << RCC_PLL2DIVR_PLL2N_Pos)     /*!< 0x00000040 */
21230 #define RCC_PLL2DIVR_PLL2N_7                (0x080UL << RCC_PLL2DIVR_PLL2N_Pos)     /*!< 0x00000080 */
21231 #define RCC_PLL2DIVR_PLL2N_8                (0x100UL << RCC_PLL2DIVR_PLL2N_Pos)     /*!< 0x00000100 */
21232 #define RCC_PLL2DIVR_PLL2P_Pos              (9U)
21233 #define RCC_PLL2DIVR_PLL2P_Msk              (0x7FUL << RCC_PLL2DIVR_PLL2P_Pos)      /*!< 0x0000FE00 */
21234 #define RCC_PLL2DIVR_PLL2P                  RCC_PLL2DIVR_PLL2P_Msk                  /*!< PLL2P[6:0]: bits (PLL2 DIVP Division Factor) */
21235 #define RCC_PLL2DIVR_PLL2P_0                (0x001UL << RCC_PLL2DIVR_PLL2P_Pos)     /*!< 0x00000200 */
21236 #define RCC_PLL2DIVR_PLL2P_1                (0x002UL << RCC_PLL2DIVR_PLL2P_Pos)     /*!< 0x00000400 */
21237 #define RCC_PLL2DIVR_PLL2P_2                (0x004UL << RCC_PLL2DIVR_PLL2P_Pos)     /*!< 0x00000800 */
21238 #define RCC_PLL2DIVR_PLL2P_3                (0x008UL << RCC_PLL2DIVR_PLL2P_Pos)     /*!< 0x00001000 */
21239 #define RCC_PLL2DIVR_PLL2P_4                (0x010UL << RCC_PLL2DIVR_PLL2P_Pos)     /*!< 0x00002000 */
21240 #define RCC_PLL2DIVR_PLL2P_5                (0x020UL << RCC_PLL2DIVR_PLL2P_Pos)     /*!< 0x00004000 */
21241 #define RCC_PLL2DIVR_PLL2P_6                (0x040UL << RCC_PLL2DIVR_PLL2P_Pos)     /*!< 0x00008000 */
21242 #define RCC_PLL2DIVR_PLL2Q_Pos              (16U)
21243 #define RCC_PLL2DIVR_PLL2Q_Msk              (0x7FUL << RCC_PLL2DIVR_PLL2Q_Pos)      /*!< 0x007F0000 */
21244 #define RCC_PLL2DIVR_PLL2Q                  RCC_PLL2DIVR_PLL2Q_Msk                  /*!< PLL2Q[6:0]: bits (PLL2 DIVQ Division Factor) */
21245 #define RCC_PLL2DIVR_PLL2Q_0                (0x001UL << RCC_PLL2DIVR_PLL2Q_Pos)     /*!< 0x00010000 */
21246 #define RCC_PLL2DIVR_PLL2Q_1                (0x002UL << RCC_PLL2DIVR_PLL2Q_Pos)     /*!< 0x00020000 */
21247 #define RCC_PLL2DIVR_PLL2Q_2                (0x004UL << RCC_PLL2DIVR_PLL2Q_Pos)     /*!< 0x00040000 */
21248 #define RCC_PLL2DIVR_PLL2Q_3                (0x008UL << RCC_PLL2DIVR_PLL2Q_Pos)     /*!< 0x00080000 */
21249 #define RCC_PLL2DIVR_PLL2Q_4                (0x010UL << RCC_PLL2DIVR_PLL2Q_Pos)     /*!< 0x00100000 */
21250 #define RCC_PLL2DIVR_PLL2Q_5                (0x020UL << RCC_PLL2DIVR_PLL2Q_Pos)     /*!< 0x00200020 */
21251 #define RCC_PLL2DIVR_PLL2Q_6                (0x040UL << RCC_PLL2DIVR_PLL2Q_Pos)     /*!< 0x00400000 */
21252 #define RCC_PLL2DIVR_PLL2R_Pos              (24U)
21253 #define RCC_PLL2DIVR_PLL2R_Msk              (0x7FUL << RCC_PLL2DIVR_PLL2R_Pos)      /*!< 0x7F000000 */
21254 #define RCC_PLL2DIVR_PLL2R                  RCC_PLL2DIVR_PLL2R_Msk                  /*!< PLL2R[6:0]: bits (PLL2 DIVR Division Factor) */
21255 #define RCC_PLL2DIVR_PLL2R_0                (0x001UL << RCC_PLL2DIVR_PLL2R_Pos)     /*!< 0x01000000 */
21256 #define RCC_PLL2DIVR_PLL2R_1                (0x002UL << RCC_PLL2DIVR_PLL2R_Pos)     /*!< 0x02000000 */
21257 #define RCC_PLL2DIVR_PLL2R_2                (0x004UL << RCC_PLL2DIVR_PLL2R_Pos)     /*!< 0x04000000 */
21258 #define RCC_PLL2DIVR_PLL2R_3                (0x008UL << RCC_PLL2DIVR_PLL2R_Pos)     /*!< 0x08000000 */
21259 #define RCC_PLL2DIVR_PLL2R_4                (0x010UL << RCC_PLL2DIVR_PLL2R_Pos)     /*!< 0x10000000 */
21260 #define RCC_PLL2DIVR_PLL2R_5                (0x020UL << RCC_PLL2DIVR_PLL2R_Pos)     /*!< 0x20000000 */
21261 #define RCC_PLL2DIVR_PLL2R_6                (0x040UL << RCC_PLL2DIVR_PLL2R_Pos)     /*!< 0x40000000 */
21262 
21263 /********************  Bit definition for RCC_PLL2FRACR register  ***************/
21264 #define RCC_PLL2FRACR_PLL2FRACN_Pos         (3U)
21265 #define RCC_PLL2FRACR_PLL2FRACN_Msk         (0x1FFFUL << RCC_PLL2FRACR_PLL2FRACN_Pos) /*!< 0x0000FFF8 */
21266 #define RCC_PLL2FRACR_PLL2FRACN             RCC_PLL2FRACR_PLL2FRACN_Msk               /*!< PLL2FRACN[12:0]: bits (Fractional Part of the Multiplication Factor for PLL2 VCO) */
21267 #define RCC_PLL2FRACR_PLL2FRACN_0           (0x0001UL << RCC_PLL2FRACR_PLL2FRACN_Pos) /*!< 0x00000008 */
21268 #define RCC_PLL2FRACR_PLL2FRACN_1           (0x0002UL << RCC_PLL2FRACR_PLL2FRACN_Pos) /*!< 0x00000010 */
21269 #define RCC_PLL2FRACR_PLL2FRACN_2           (0x0004UL << RCC_PLL2FRACR_PLL2FRACN_Pos) /*!< 0x00000020 */
21270 #define RCC_PLL2FRACR_PLL2FRACN_3           (0x0008UL << RCC_PLL2FRACR_PLL2FRACN_Pos) /*!< 0x00000040 */
21271 #define RCC_PLL2FRACR_PLL2FRACN_4           (0x0010UL << RCC_PLL2FRACR_PLL2FRACN_Pos) /*!< 0x00000080 */
21272 #define RCC_PLL2FRACR_PLL2FRACN_5           (0x0020UL << RCC_PLL2FRACR_PLL2FRACN_Pos) /*!< 0x00000100 */
21273 #define RCC_PLL2FRACR_PLL2FRACN_6           (0x0040UL << RCC_PLL2FRACR_PLL2FRACN_Pos) /*!< 0x00000200 */
21274 #define RCC_PLL2FRACR_PLL2FRACN_7           (0x0080UL << RCC_PLL2FRACR_PLL2FRACN_Pos) /*!< 0x00000400 */
21275 #define RCC_PLL2FRACR_PLL2FRACN_8           (0x0100UL << RCC_PLL2FRACR_PLL2FRACN_Pos) /*!< 0x00000800 */
21276 #define RCC_PLL2FRACR_PLL2FRACN_9           (0x0200UL << RCC_PLL2FRACR_PLL2FRACN_Pos) /*!< 0x00001000 */
21277 #define RCC_PLL2FRACR_PLL2FRACN_10          (0x0400UL << RCC_PLL2FRACR_PLL2FRACN_Pos) /*!< 0x00002000 */
21278 #define RCC_PLL2FRACR_PLL2FRACN_11          (0x0800UL << RCC_PLL2FRACR_PLL2FRACN_Pos) /*!< 0x00004000 */
21279 #define RCC_PLL2FRACR_PLL2FRACN_12          (0x1000UL << RCC_PLL2FRACR_PLL2FRACN_Pos) /*!< 0x00008000 */
21280 
21281 /********************  Bit definition for RCC_PLL3DIVR register  ***************/
21282 #define RCC_PLL3DIVR_PLL3N_Pos              (0U)
21283 #define RCC_PLL3DIVR_PLL3N_Msk              (0x1FFUL << RCC_PLL3DIVR_PLL3N_Pos)     /*!< 0x000001FF */
21284 #define RCC_PLL3DIVR_PLL3N                  RCC_PLL3DIVR_PLL3N_Msk                  /*!< PLL3N[8:0]: bits (Multiplication Factor for PLL3 VCO) */
21285 #define RCC_PLL3DIVR_PLL3N_0                (0x001UL << RCC_PLL3DIVR_PLL3N_Pos)     /*!< 0x00000001 */
21286 #define RCC_PLL3DIVR_PLL3N_1                (0x002UL << RCC_PLL3DIVR_PLL3N_Pos)     /*!< 0x00000002 */
21287 #define RCC_PLL3DIVR_PLL3N_2                (0x004UL << RCC_PLL3DIVR_PLL3N_Pos)     /*!< 0x00000004 */
21288 #define RCC_PLL3DIVR_PLL3N_3                (0x008UL << RCC_PLL3DIVR_PLL3N_Pos)     /*!< 0x00000008 */
21289 #define RCC_PLL3DIVR_PLL3N_4                (0x010UL << RCC_PLL3DIVR_PLL3N_Pos)     /*!< 0x00000010 */
21290 #define RCC_PLL3DIVR_PLL3N_5                (0x020UL << RCC_PLL3DIVR_PLL3N_Pos)     /*!< 0x00000020 */
21291 #define RCC_PLL3DIVR_PLL3N_6                (0x040UL << RCC_PLL3DIVR_PLL3N_Pos)     /*!< 0x00000040 */
21292 #define RCC_PLL3DIVR_PLL3N_7                (0x080UL << RCC_PLL3DIVR_PLL3N_Pos)     /*!< 0x00000080 */
21293 #define RCC_PLL3DIVR_PLL3N_8                (0x100UL << RCC_PLL3DIVR_PLL3N_Pos)     /*!< 0x00000100 */
21294 #define RCC_PLL3DIVR_PLL3P_Pos              (9U)
21295 #define RCC_PLL3DIVR_PLL3P_Msk              (0x7FUL << RCC_PLL3DIVR_PLL3P_Pos)      /*!< 0x0000FE00 */
21296 #define RCC_PLL3DIVR_PLL3P                  RCC_PLL3DIVR_PLL3P_Msk                  /*!< PLL3P[6:0]: bits (PLL2 DIVP Division Factor) */
21297 #define RCC_PLL3DIVR_PLL3P_0                (0x001UL << RCC_PLL3DIVR_PLL3P_Pos)     /*!< 0x00000200 */
21298 #define RCC_PLL3DIVR_PLL3P_1                (0x002UL << RCC_PLL3DIVR_PLL3P_Pos)     /*!< 0x00000400 */
21299 #define RCC_PLL3DIVR_PLL3P_2                (0x004UL << RCC_PLL3DIVR_PLL3P_Pos)     /*!< 0x00000800 */
21300 #define RCC_PLL3DIVR_PLL3P_3                (0x008UL << RCC_PLL3DIVR_PLL3P_Pos)     /*!< 0x00001000 */
21301 #define RCC_PLL3DIVR_PLL3P_4                (0x010UL << RCC_PLL3DIVR_PLL3P_Pos)     /*!< 0x00002000 */
21302 #define RCC_PLL3DIVR_PLL3P_5                (0x020UL << RCC_PLL3DIVR_PLL3P_Pos)     /*!< 0x00004000 */
21303 #define RCC_PLL3DIVR_PLL3P_6                (0x040UL << RCC_PLL3DIVR_PLL3P_Pos)     /*!< 0x00008000 */
21304 #define RCC_PLL3DIVR_PLL3Q_Pos              (16U)
21305 #define RCC_PLL3DIVR_PLL3Q_Msk              (0x7FUL << RCC_PLL3DIVR_PLL3Q_Pos)      /*!< 0x007F0000 */
21306 #define RCC_PLL3DIVR_PLL3Q                  RCC_PLL3DIVR_PLL3Q_Msk                  /*!< PLL3Q[6:0]: bits (PLL3 DIVQ Division Factor) */
21307 #define RCC_PLL3DIVR_PLL3Q_0                (0x001UL << RCC_PLL3DIVR_PLL3Q_Pos)     /*!< 0x00010000 */
21308 #define RCC_PLL3DIVR_PLL3Q_1                (0x002UL << RCC_PLL3DIVR_PLL3Q_Pos)     /*!< 0x00020000 */
21309 #define RCC_PLL3DIVR_PLL3Q_2                (0x004UL << RCC_PLL3DIVR_PLL3Q_Pos)     /*!< 0x00040000 */
21310 #define RCC_PLL3DIVR_PLL3Q_3                (0x008UL << RCC_PLL3DIVR_PLL3Q_Pos)     /*!< 0x00080000 */
21311 #define RCC_PLL3DIVR_PLL3Q_4                (0x010UL << RCC_PLL3DIVR_PLL3Q_Pos)     /*!< 0x00100000 */
21312 #define RCC_PLL3DIVR_PLL3Q_5                (0x020UL << RCC_PLL3DIVR_PLL3Q_Pos)     /*!< 0x00200020 */
21313 #define RCC_PLL3DIVR_PLL3Q_6                (0x040UL << RCC_PLL3DIVR_PLL3Q_Pos)     /*!< 0x00400000 */
21314 #define RCC_PLL3DIVR_PLL3R_Pos              (24U)
21315 #define RCC_PLL3DIVR_PLL3R_Msk              (0x7FUL << RCC_PLL3DIVR_PLL3R_Pos)      /*!< 0x7F000000 */
21316 #define RCC_PLL3DIVR_PLL3R                  RCC_PLL3DIVR_PLL3R_Msk                  /*!< PLL3R[6:0]: bits (PLL3 DIVR Division Factor) */
21317 #define RCC_PLL3DIVR_PLL3R_0                (0x001UL << RCC_PLL3DIVR_PLL3R_Pos)     /*!< 0x01000000 */
21318 #define RCC_PLL3DIVR_PLL3R_1                (0x002UL << RCC_PLL3DIVR_PLL3R_Pos)     /*!< 0x02000000 */
21319 #define RCC_PLL3DIVR_PLL3R_2                (0x004UL << RCC_PLL3DIVR_PLL3R_Pos)     /*!< 0x04000000 */
21320 #define RCC_PLL3DIVR_PLL3R_3                (0x008UL << RCC_PLL3DIVR_PLL3R_Pos)     /*!< 0x08000000 */
21321 #define RCC_PLL3DIVR_PLL3R_4                (0x010UL << RCC_PLL3DIVR_PLL3R_Pos)     /*!< 0x10000000 */
21322 #define RCC_PLL3DIVR_PLL3R_5                (0x020UL << RCC_PLL3DIVR_PLL3R_Pos)     /*!< 0x20000000 */
21323 #define RCC_PLL3DIVR_PLL3R_6                (0x040UL << RCC_PLL3DIVR_PLL3R_Pos)     /*!< 0x40000000 */
21324 
21325 /********************  Bit definition for RCC_PLL3FRACR register  ***************/
21326 #define RCC_PLL3FRACR_PLL3FRACN_Pos         (3U)
21327 #define RCC_PLL3FRACR_PLL3FRACN_Msk         (0x1FFFUL << RCC_PLL3FRACR_PLL3FRACN_Pos) /*!< 0x0000FFF8 */
21328 #define RCC_PLL3FRACR_PLL3FRACN             RCC_PLL3FRACR_PLL3FRACN_Msk               /*!< PLL3FRACN[12:0]: bits (Fractional Part of the Multiplication Factor for PLL3 VCO) */
21329 #define RCC_PLL3FRACR_PLL3FRACN_0           (0x0001UL << RCC_PLL3FRACR_PLL3FRACN_Pos) /*!< 0x00000008 */
21330 #define RCC_PLL3FRACR_PLL3FRACN_1           (0x0002UL << RCC_PLL3FRACR_PLL3FRACN_Pos) /*!< 0x00000010 */
21331 #define RCC_PLL3FRACR_PLL3FRACN_2           (0x0004UL << RCC_PLL3FRACR_PLL3FRACN_Pos) /*!< 0x00000020 */
21332 #define RCC_PLL3FRACR_PLL3FRACN_3           (0x0008UL << RCC_PLL3FRACR_PLL3FRACN_Pos) /*!< 0x00000040 */
21333 #define RCC_PLL3FRACR_PLL3FRACN_4           (0x0010UL << RCC_PLL3FRACR_PLL3FRACN_Pos) /*!< 0x00000080 */
21334 #define RCC_PLL3FRACR_PLL3FRACN_5           (0x0020UL << RCC_PLL3FRACR_PLL3FRACN_Pos) /*!< 0x00000100 */
21335 #define RCC_PLL3FRACR_PLL3FRACN_6           (0x0040UL << RCC_PLL3FRACR_PLL3FRACN_Pos) /*!< 0x00000200 */
21336 #define RCC_PLL3FRACR_PLL3FRACN_7           (0x0080UL << RCC_PLL3FRACR_PLL3FRACN_Pos) /*!< 0x00000400 */
21337 #define RCC_PLL3FRACR_PLL3FRACN_8           (0x0100UL << RCC_PLL3FRACR_PLL3FRACN_Pos) /*!< 0x00000800 */
21338 #define RCC_PLL3FRACR_PLL3FRACN_9           (0x0200UL << RCC_PLL3FRACR_PLL3FRACN_Pos) /*!< 0x00001000 */
21339 #define RCC_PLL3FRACR_PLL3FRACN_10          (0x0400UL << RCC_PLL3FRACR_PLL3FRACN_Pos) /*!< 0x00002000 */
21340 #define RCC_PLL3FRACR_PLL3FRACN_11          (0x0800UL << RCC_PLL3FRACR_PLL3FRACN_Pos) /*!< 0x00004000 */
21341 #define RCC_PLL3FRACR_PLL3FRACN_12          (0x1000UL << RCC_PLL3FRACR_PLL3FRACN_Pos) /*!< 0x00008000 */
21342 
21343 /********************  Bit definition for RCC_CIER register  ******************/
21344 #define RCC_CIER_LSIRDYIE_Pos               (0U)
21345 #define RCC_CIER_LSIRDYIE_Msk               (0x1UL << RCC_CIER_LSIRDYIE_Pos)        /*!< 0x00000001 */
21346 #define RCC_CIER_LSIRDYIE                   RCC_CIER_LSIRDYIE_Msk                   /*!< LSI Ready Interrupt Enable */
21347 #define RCC_CIER_LSERDYIE_Pos               (1U)
21348 #define RCC_CIER_LSERDYIE_Msk               (0x1UL << RCC_CIER_LSERDYIE_Pos)        /*!< 0x00000002 */
21349 #define RCC_CIER_LSERDYIE                   RCC_CIER_LSERDYIE_Msk                   /*!< LSE Ready Interrupt Enable */
21350 #define RCC_CIER_MSISRDYIE_Pos              (2U)
21351 #define RCC_CIER_MSISRDYIE_Msk              (0x1UL << RCC_CIER_MSISRDYIE_Pos)       /*!< 0x00000004 */
21352 #define RCC_CIER_MSISRDYIE                  RCC_CIER_MSISRDYIE_Msk                  /*!< MSIS Ready Interrupt Enable */
21353 #define RCC_CIER_HSIRDYIE_Pos               (3U)
21354 #define RCC_CIER_HSIRDYIE_Msk               (0x1UL << RCC_CIER_HSIRDYIE_Pos)        /*!< 0x00000008 */
21355 #define RCC_CIER_HSIRDYIE                   RCC_CIER_HSIRDYIE_Msk                   /*!< HSI16 Ready Interrupt Enable */
21356 #define RCC_CIER_HSERDYIE_Pos               (4U)
21357 #define RCC_CIER_HSERDYIE_Msk               (0x1UL << RCC_CIER_HSERDYIE_Pos)        /*!< 0x00000010 */
21358 #define RCC_CIER_HSERDYIE                   RCC_CIER_HSERDYIE_Msk                   /*!< HSE Ready Interrupt Enable */
21359 #define RCC_CIER_HSI48RDYIE_Pos             (5U)
21360 #define RCC_CIER_HSI48RDYIE_Msk             (0x1UL << RCC_CIER_HSI48RDYIE_Pos)      /*!< 0x00000020 */
21361 #define RCC_CIER_HSI48RDYIE                 RCC_CIER_HSI48RDYIE_Msk                 /*!< HSI48 Ready Interrupt Enable */
21362 #define RCC_CIER_PLL1RDYIE_Pos              (6U)
21363 #define RCC_CIER_PLL1RDYIE_Msk              (0x1UL << RCC_CIER_PLL1RDYIE_Pos)       /*!< 0x00000040 */
21364 #define RCC_CIER_PLL1RDYIE                  RCC_CIER_PLL1RDYIE_Msk                  /*!< PLL Ready Interrupt Enable */
21365 #define RCC_CIER_PLL2RDYIE_Pos              (7U)
21366 #define RCC_CIER_PLL2RDYIE_Msk              (0x1UL << RCC_CIER_PLL2RDYIE_Pos)       /*!< 0x00000080 */
21367 #define RCC_CIER_PLL2RDYIE                  RCC_CIER_PLL2RDYIE_Msk                  /*!< PLL2 Ready Interrupt Enable */
21368 #define RCC_CIER_PLL3RDYIE_Pos              (8U)
21369 #define RCC_CIER_PLL3RDYIE_Msk              (0x1UL << RCC_CIER_PLL3RDYIE_Pos)       /*!< 0x00000100 */
21370 #define RCC_CIER_PLL3RDYIE                  RCC_CIER_PLL3RDYIE_Msk                  /*!< PLL3 Ready Interrupt Enable */
21371 #define RCC_CIER_MSIKRDYIE_Pos              (11U)
21372 #define RCC_CIER_MSIKRDYIE_Msk              (0x1UL << RCC_CIER_MSIKRDYIE_Pos)       /*!< 0x00000080 */
21373 #define RCC_CIER_MSIKRDYIE                  RCC_CIER_MSIKRDYIE_Msk                  /*!< MSIK Ready Interrupt Enable */
21374 #define RCC_CIER_SHSIRDYIE_Pos              (12U)
21375 #define RCC_CIER_SHSIRDYIE_Msk              (0x1UL << RCC_CIER_SHSIRDYIE_Pos)       /*!< 0x00000100 */
21376 #define RCC_CIER_SHSIRDYIE                  RCC_CIER_SHSIRDYIE_Msk                  /*!< SHSI Ready Interrupt Enable */
21377 
21378 /********************  Bit definition for RCC_CIFR register  ****************/
21379 #define RCC_CIFR_LSIRDYF_Pos                (0U)
21380 #define RCC_CIFR_LSIRDYF_Msk                (0x1UL << RCC_CIFR_LSIRDYF_Pos)         /*!< 0x00000001 */
21381 #define RCC_CIFR_LSIRDYF                    RCC_CIFR_LSIRDYF_Msk                    /*!< LSI Ready Interrupt Flag */
21382 #define RCC_CIFR_LSERDYF_Pos                (1U)
21383 #define RCC_CIFR_LSERDYF_Msk                (0x1UL << RCC_CIFR_LSERDYF_Pos)         /*!< 0x00000002 */
21384 #define RCC_CIFR_LSERDYF                    RCC_CIFR_LSERDYF_Msk                    /*!< LSE Ready Interrupt Flag */
21385 #define RCC_CIFR_MSISRDYF_Pos               (2U)
21386 #define RCC_CIFR_MSISRDYF_Msk               (0x1UL << RCC_CIFR_MSISRDYF_Pos)        /*!< 0x00000004 */
21387 #define RCC_CIFR_MSISRDYF                   RCC_CIFR_MSISRDYF_Msk                   /*!< MSIS Ready Interrupt Flag */
21388 #define RCC_CIFR_HSIRDYF_Pos                (3U)
21389 #define RCC_CIFR_HSIRDYF_Msk                (0x1UL << RCC_CIFR_HSIRDYF_Pos)         /*!< 0x00000008 */
21390 #define RCC_CIFR_HSIRDYF                    RCC_CIFR_HSIRDYF_Msk                    /*!< HSI16 Ready Interrupt Flag */
21391 #define RCC_CIFR_HSERDYF_Pos                (4U)
21392 #define RCC_CIFR_HSERDYF_Msk                (0x1UL << RCC_CIFR_HSERDYF_Pos)         /*!< 0x00000010 */
21393 #define RCC_CIFR_HSERDYF                    RCC_CIFR_HSERDYF_Msk                    /*!< HSE Ready Interrupt Flag */
21394 #define RCC_CIFR_HSI48RDYF_Pos              (5U)
21395 #define RCC_CIFR_HSI48RDYF_Msk              (0x1UL << RCC_CIFR_HSI48RDYF_Pos)       /*!< 0x00000020 */
21396 #define RCC_CIFR_HSI48RDYF                  RCC_CIFR_HSI48RDYF_Msk                  /*!< HSI48 Ready Interrupt Flag */
21397 #define RCC_CIFR_PLL1RDYF_Pos               (6U)
21398 #define RCC_CIFR_PLL1RDYF_Msk               (0x1UL << RCC_CIFR_PLL1RDYF_Pos)        /*!< 0x00000040 */
21399 #define RCC_CIFR_PLL1RDYF                   RCC_CIFR_PLL1RDYF_Msk                   /*!< PLL1 Ready Interrupt Flag */
21400 #define RCC_CIFR_PLL2RDYF_Pos               (7U)
21401 #define RCC_CIFR_PLL2RDYF_Msk               (0x1UL << RCC_CIFR_PLL2RDYF_Pos)        /*!< 0x00000080 */
21402 #define RCC_CIFR_PLL2RDYF                   RCC_CIFR_PLL2RDYF_Msk                   /*!< PLL2 Ready Interrupt Flag */
21403 #define RCC_CIFR_PLL3RDYF_Pos               (8U)
21404 #define RCC_CIFR_PLL3RDYF_Msk               (0x1UL << RCC_CIFR_PLL3RDYF_Pos)        /*!< 0x00000100 */
21405 #define RCC_CIFR_PLL3RDYF                   RCC_CIFR_PLL3RDYF_Msk                   /*!< PLL3 Ready Interrupt Flag */
21406 #define RCC_CIFR_CSSF_Pos                   (10U)
21407 #define RCC_CIFR_CSSF_Msk                   (0x1UL << RCC_CIFR_CSSF_Pos)            /*!< 0x00000400 */
21408 #define RCC_CIFR_CSSF                       RCC_CIFR_CSSF_Msk                       /*!< Clock Security System Interrupt Flag */
21409 #define RCC_CIFR_MSIKRDYF_Pos               (11U)
21410 #define RCC_CIFR_MSIKRDYF_Msk               (0x1UL << RCC_CIFR_MSIKRDYF_Pos)        /*!< 0x00000080 */
21411 #define RCC_CIFR_MSIKRDYF                   RCC_CIFR_MSIKRDYF_Msk                   /*!< MSIK Ready Interrupt Flag */
21412 #define RCC_CIFR_SHSIRDYF_Pos               (12U)
21413 #define RCC_CIFR_SHSIRDYF_Msk               (0x1UL << RCC_CIFR_SHSIRDYF_Pos)        /*!< 0x00000100 */
21414 #define RCC_CIFR_SHSIRDYF                   RCC_CIFR_SHSIRDYF_Msk                   /*!< SHSI Ready Interrupt Flag */
21415 
21416 /********************  Bit definition for RCC_CICR register  ****************/
21417 #define RCC_CICR_LSIRDYC_Pos                (0U)
21418 #define RCC_CICR_LSIRDYC_Msk                (0x1UL << RCC_CICR_LSIRDYC_Pos)         /*!< 0x00000001 */
21419 #define RCC_CICR_LSIRDYC                    RCC_CICR_LSIRDYC_Msk                    /*!< LSI Ready Interrupt Clear */
21420 #define RCC_CICR_LSERDYC_Pos                (1U)
21421 #define RCC_CICR_LSERDYC_Msk                (0x1UL << RCC_CICR_LSERDYC_Pos)         /*!< 0x00000002 */
21422 #define RCC_CICR_LSERDYC                    RCC_CICR_LSERDYC_Msk                    /*!< LSE Ready Interrupt Clear */
21423 #define RCC_CICR_MSISRDYC_Pos               (2U)
21424 #define RCC_CICR_MSISRDYC_Msk               (0x1UL << RCC_CICR_MSISRDYC_Pos)        /*!< 0x00000004 */
21425 #define RCC_CICR_MSISRDYC                   RCC_CICR_MSISRDYC_Msk                   /*!< MSIS Ready Interrupt Clear */
21426 #define RCC_CICR_HSIRDYC_Pos                (3U)
21427 #define RCC_CICR_HSIRDYC_Msk                (0x1UL << RCC_CICR_HSIRDYC_Pos)         /*!< 0x00000008 */
21428 #define RCC_CICR_HSIRDYC                    RCC_CICR_HSIRDYC_Msk                    /*!< HSI16 Ready Interrupt Clear */
21429 #define RCC_CICR_HSERDYC_Pos                (4U)
21430 #define RCC_CICR_HSERDYC_Msk                (0x1UL << RCC_CICR_HSERDYC_Pos)         /*!< 0x00000010 */
21431 #define RCC_CICR_HSERDYC                    RCC_CICR_HSERDYC_Msk                    /*!< HSE Ready Interrupt Clear */
21432 #define RCC_CICR_HSI48RDYC_Pos              (5U)
21433 #define RCC_CICR_HSI48RDYC_Msk              (0x1UL << RCC_CICR_HSI48RDYC_Pos)       /*!< 0x00000020 */
21434 #define RCC_CICR_HSI48RDYC                  RCC_CICR_HSI48RDYC_Msk                  /*!< HSI48 Ready Interrupt Clear */
21435 #define RCC_CICR_PLL1RDYC_Pos               (6U)
21436 #define RCC_CICR_PLL1RDYC_Msk               (0x1UL << RCC_CICR_PLL1RDYC_Pos)        /*!< 0x00000040 */
21437 #define RCC_CICR_PLL1RDYC                   RCC_CICR_PLL1RDYC_Msk                   /*!< PLL1 Ready Interrupt Clear */
21438 #define RCC_CICR_PLL2RDYC_Pos               (7U)
21439 #define RCC_CICR_PLL2RDYC_Msk               (0x1UL << RCC_CICR_PLL2RDYC_Pos)        /*!< 0x00000080 */
21440 #define RCC_CICR_PLL2RDYC                   RCC_CICR_PLL2RDYC_Msk                   /*!< PLL2 Ready Interrupt Clear */
21441 #define RCC_CICR_PLL3RDYC_Pos               (8U)
21442 #define RCC_CICR_PLL3RDYC_Msk               (0x1UL << RCC_CICR_PLL3RDYC_Pos)        /*!< 0x00000100 */
21443 #define RCC_CICR_PLL3RDYC                   RCC_CICR_PLL3RDYC_Msk                   /*!< PLL3 Ready Interrupt Clear */
21444 #define RCC_CICR_CSSC_Pos                   (10U)
21445 #define RCC_CICR_CSSC_Msk                   (0x1UL << RCC_CICR_CSSC_Pos)            /*!< 0x00000400 */
21446 #define RCC_CICR_CSSC                       RCC_CICR_CSSC_Msk                       /*!< Clock Security System Interrupt Clear */
21447 #define RCC_CICR_MSIKRDYC_Pos               (11U)
21448 #define RCC_CICR_MSIKRDYC_Msk               (0x1UL << RCC_CICR_MSIKRDYC_Pos)        /*!< 0x00000080 */
21449 #define RCC_CICR_MSIKRDYC                   RCC_CICR_MSIKRDYC_Msk                   /*!< MSIK Ready Interrupt Clear */
21450 #define RCC_CICR_SHSIRDYC_Pos               (12U)
21451 #define RCC_CICR_SHSIRDYC_Msk               (0x1UL << RCC_CICR_SHSIRDYC_Pos)        /*!< 0x00000100 */
21452 #define RCC_CICR_SHSIRDYC                   RCC_CICR_SHSIRDYC_Msk                   /*!< SHSI Ready Interrupt Clear */
21453 
21454 /********************  Bit definition for RCC_AHB1RSTR register  **************/
21455 #define RCC_AHB1RSTR_GPDMA1RST_Pos          (0U)
21456 #define RCC_AHB1RSTR_GPDMA1RST_Msk          (0x1UL << RCC_AHB1RSTR_GPDMA1RST_Pos)   /*!< 0x00000001 */
21457 #define RCC_AHB1RSTR_GPDMA1RST              RCC_AHB1RSTR_GPDMA1RST_Msk              /*!< GPDMA1 Reset */
21458 #define RCC_AHB1RSTR_CORDICRST_Pos          (1U)
21459 #define RCC_AHB1RSTR_CORDICRST_Msk          (0x1UL << RCC_AHB1RSTR_CORDICRST_Pos)   /*!< 0x00000002 */
21460 #define RCC_AHB1RSTR_CORDICRST              RCC_AHB1RSTR_CORDICRST_Msk              /*!< CORDIC Reset */
21461 #define RCC_AHB1RSTR_FMACRST_Pos            (2U)
21462 #define RCC_AHB1RSTR_FMACRST_Msk            (0x1UL << RCC_AHB1RSTR_FMACRST_Pos)     /*!< 0x00000004 */
21463 #define RCC_AHB1RSTR_FMACRST                RCC_AHB1RSTR_FMACRST_Msk                /*!< FMAC Reset */
21464 #define RCC_AHB1RSTR_MDF1RST_Pos            (3U)
21465 #define RCC_AHB1RSTR_MDF1RST_Msk            (0x1UL << RCC_AHB1RSTR_MDF1RST_Pos)     /*!< 0x00000008 */
21466 #define RCC_AHB1RSTR_MDF1RST                RCC_AHB1RSTR_MDF1RST_Msk                /*!< MDF1 Reset */
21467 #define RCC_AHB1RSTR_CRCRST_Pos             (12U)
21468 #define RCC_AHB1RSTR_CRCRST_Msk             (0x1UL << RCC_AHB1RSTR_CRCRST_Pos)      /*!< 0x00001000 */
21469 #define RCC_AHB1RSTR_CRCRST                 RCC_AHB1RSTR_CRCRST_Msk                 /*!< CRC Reset */
21470 #define RCC_AHB1RSTR_JPEGRST_Pos            (15U)
21471 #define RCC_AHB1RSTR_JPEGRST_Msk            (0x1UL << RCC_AHB1RSTR_JPEGRST_Pos)     /*!< 0x00008000 */
21472 #define RCC_AHB1RSTR_JPEGRST                RCC_AHB1RSTR_JPEGRST_Msk                /*!< JPEG Reset */
21473 #define RCC_AHB1RSTR_TSCRST_Pos             (16U)
21474 #define RCC_AHB1RSTR_TSCRST_Msk             (0x1UL << RCC_AHB1RSTR_TSCRST_Pos)      /*!< 0x00010000 */
21475 #define RCC_AHB1RSTR_TSCRST                 RCC_AHB1RSTR_TSCRST_Msk                 /*!< TSC Reset */
21476 #define RCC_AHB1RSTR_RAMCFGRST_Pos          (17U)
21477 #define RCC_AHB1RSTR_RAMCFGRST_Msk          (0x1UL << RCC_AHB1RSTR_RAMCFGRST_Pos)   /*!< 0x00020000 */
21478 #define RCC_AHB1RSTR_RAMCFGRST              RCC_AHB1RSTR_RAMCFGRST_Msk              /*!< RAMCFG Reset */
21479 #define RCC_AHB1RSTR_DMA2DRST_Pos           (18U)
21480 #define RCC_AHB1RSTR_DMA2DRST_Msk           (0x1UL << RCC_AHB1RSTR_DMA2DRST_Pos)    /*!< 0x00040000 */
21481 #define RCC_AHB1RSTR_DMA2DRST               RCC_AHB1RSTR_DMA2DRST_Msk               /*!< DMA2D Reset */
21482 #define RCC_AHB1RSTR_GFXMMURST_Pos          (19U)
21483 #define RCC_AHB1RSTR_GFXMMURST_Msk          (0x1UL << RCC_AHB1RSTR_GFXMMURST_Pos)   /*!< 0x00080000 */
21484 #define RCC_AHB1RSTR_GFXMMURST              RCC_AHB1RSTR_GFXMMURST_Msk
21485 #define RCC_AHB1RSTR_GPU2DRST_Pos           (20U)
21486 #define RCC_AHB1RSTR_GPU2DRST_Msk           (0x1UL << RCC_AHB1RSTR_GPU2DRST_Pos)    /*!< 0x00100000 */
21487 #define RCC_AHB1RSTR_GPU2DRST               RCC_AHB1RSTR_GPU2DRST_Msk
21488 
21489 /********************  Bit definition for RCC_AHB2RSTR1 register  **************/
21490 #define RCC_AHB2RSTR1_GPIOARST_Pos          (0U)
21491 #define RCC_AHB2RSTR1_GPIOARST_Msk          (0x1UL << RCC_AHB2RSTR1_GPIOARST_Pos)    /*!< 0x00000001 */
21492 #define RCC_AHB2RSTR1_GPIOARST              RCC_AHB2RSTR1_GPIOARST_Msk               /*!< IO port A Reset */
21493 #define RCC_AHB2RSTR1_GPIOBRST_Pos          (1U)
21494 #define RCC_AHB2RSTR1_GPIOBRST_Msk          (0x1UL << RCC_AHB2RSTR1_GPIOBRST_Pos)    /*!< 0x00000002 */
21495 #define RCC_AHB2RSTR1_GPIOBRST              RCC_AHB2RSTR1_GPIOBRST_Msk               /*!< IO port B Reset */
21496 #define RCC_AHB2RSTR1_GPIOCRST_Pos          (2U)
21497 #define RCC_AHB2RSTR1_GPIOCRST_Msk          (0x1UL << RCC_AHB2RSTR1_GPIOCRST_Pos)    /*!< 0x00000004 */
21498 #define RCC_AHB2RSTR1_GPIOCRST              RCC_AHB2RSTR1_GPIOCRST_Msk               /*!< IO port C Reset */
21499 #define RCC_AHB2RSTR1_GPIODRST_Pos          (3U)
21500 #define RCC_AHB2RSTR1_GPIODRST_Msk          (0x1UL << RCC_AHB2RSTR1_GPIODRST_Pos)    /*!< 0x00000008 */
21501 #define RCC_AHB2RSTR1_GPIODRST              RCC_AHB2RSTR1_GPIODRST_Msk               /*!< IO port D Reset */
21502 #define RCC_AHB2RSTR1_GPIOERST_Pos          (4U)
21503 #define RCC_AHB2RSTR1_GPIOERST_Msk          (0x1UL << RCC_AHB2RSTR1_GPIOERST_Pos)    /*!< 0x00000010 */
21504 #define RCC_AHB2RSTR1_GPIOERST              RCC_AHB2RSTR1_GPIOERST_Msk               /*!< IO port E Reset */
21505 #define RCC_AHB2RSTR1_GPIOFRST_Pos          (5U)
21506 #define RCC_AHB2RSTR1_GPIOFRST_Msk          (0x1UL << RCC_AHB2RSTR1_GPIOFRST_Pos)    /*!< 0x00000020 */
21507 #define RCC_AHB2RSTR1_GPIOFRST              RCC_AHB2RSTR1_GPIOFRST_Msk               /*!< IO port F Reset */
21508 #define RCC_AHB2RSTR1_GPIOGRST_Pos          (6U)
21509 #define RCC_AHB2RSTR1_GPIOGRST_Msk          (0x1UL << RCC_AHB2RSTR1_GPIOGRST_Pos)    /*!< 0x00000040 */
21510 #define RCC_AHB2RSTR1_GPIOGRST              RCC_AHB2RSTR1_GPIOGRST_Msk               /*!< IO port G Reset */
21511 #define RCC_AHB2RSTR1_GPIOHRST_Pos          (7U)
21512 #define RCC_AHB2RSTR1_GPIOHRST_Msk          (0x1UL << RCC_AHB2RSTR1_GPIOHRST_Pos)    /*!< 0x00000080 */
21513 #define RCC_AHB2RSTR1_GPIOHRST              RCC_AHB2RSTR1_GPIOHRST_Msk               /*!< IO port H Reset */
21514 #define RCC_AHB2RSTR1_GPIOIRST_Pos          (8U)
21515 #define RCC_AHB2RSTR1_GPIOIRST_Msk          (0x1UL << RCC_AHB2RSTR1_GPIOIRST_Pos)    /*!< 0x00000100 */
21516 #define RCC_AHB2RSTR1_GPIOIRST              RCC_AHB2RSTR1_GPIOIRST_Msk               /*!< IO port I Reset */
21517 #define RCC_AHB2RSTR1_GPIOJRST_Pos           (9U)
21518 #define RCC_AHB2RSTR1_GPIOJRST_Msk           (0x1UL << RCC_AHB2RSTR1_GPIOJRST_Pos)    /*!< 0x00000200 */
21519 #define RCC_AHB2RSTR1_GPIOJRST               RCC_AHB2RSTR1_GPIOJRST_Msk
21520 #define RCC_AHB2RSTR1_ADC12RST_Pos           (10U)
21521 #define RCC_AHB2RSTR1_ADC12RST_Msk           (0x1UL << RCC_AHB2RSTR1_ADC12RST_Pos)     /*!< 0x00000400 */
21522 #define RCC_AHB2RSTR1_ADC12RST               RCC_AHB2RSTR1_ADC12RST_Msk                /*!< ADC1 Reset */
21523 #define RCC_AHB2RSTR1_DCMI_PSSIRST_Pos      (12U)
21524 #define RCC_AHB2RSTR1_DCMI_PSSIRST_Msk      (0x1UL << RCC_AHB2RSTR1_DCMI_PSSIRST_Pos) /*!< 0x00001000 */
21525 #define RCC_AHB2RSTR1_DCMI_PSSIRST          RCC_AHB2RSTR1_DCMI_PSSIRST_Msk            /*!< DCMI and PSSI Reset */
21526 #define RCC_AHB2RSTR1_OTGRST_Pos            (14U)
21527 #define RCC_AHB2RSTR1_OTGRST_Msk            (0x1UL << RCC_AHB2RSTR1_OTGRST_Pos)    /*!< 0x00004000 */
21528 #define RCC_AHB2RSTR1_OTGRST                RCC_AHB2RSTR1_OTGRST_Msk               /*!< OTG Reset */
21529 #define RCC_AHB2RSTR1_HASHRST_Pos           (17U)
21530 #define RCC_AHB2RSTR1_HASHRST_Msk           (0x1UL << RCC_AHB2RSTR1_HASHRST_Pos)     /*!< 0x00020000 */
21531 #define RCC_AHB2RSTR1_HASHRST               RCC_AHB2RSTR1_HASHRST_Msk                /*!< Hash Reset */
21532 #define RCC_AHB2RSTR1_RNGRST_Pos            (18U)
21533 #define RCC_AHB2RSTR1_RNGRST_Msk            (0x1UL << RCC_AHB2RSTR1_RNGRST_Pos)      /*!< 0x00040000 */
21534 #define RCC_AHB2RSTR1_RNGRST                RCC_AHB2RSTR1_RNGRST_Msk                 /*!< Random Number Generator Reset */
21535 #define RCC_AHB2RSTR1_OCTOSPIMRST_Pos       (21U)
21536 #define RCC_AHB2RSTR1_OCTOSPIMRST_Msk       (0x1UL << RCC_AHB2RSTR1_OCTOSPIMRST_Pos) /*!< 0x00200000 */
21537 #define RCC_AHB2RSTR1_OCTOSPIMRST           RCC_AHB2RSTR1_OCTOSPIMRST_Msk            /*!< OCTOSPIM Reset */
21538 #define RCC_AHB2RSTR1_SDMMC1RST_Pos         (27U)
21539 #define RCC_AHB2RSTR1_SDMMC1RST_Msk         (0x1UL << RCC_AHB2RSTR1_SDMMC1RST_Pos)   /*!< 0x08000000 */
21540 #define RCC_AHB2RSTR1_SDMMC1RST             RCC_AHB2RSTR1_SDMMC1RST_Msk              /*!< SDMMC1 Reset */
21541 #define RCC_AHB2RSTR1_SDMMC2RST_Pos         (28U)
21542 #define RCC_AHB2RSTR1_SDMMC2RST_Msk         (0x1UL << RCC_AHB2RSTR1_SDMMC2RST_Pos)   /*!< 0x08000000 */
21543 #define RCC_AHB2RSTR1_SDMMC2RST             RCC_AHB2RSTR1_SDMMC2RST_Msk              /*!< SDMMC2 Reset */
21544 
21545 /********************  Bit definition for RCC_AHB2RSTR2 register  **************/
21546 #define RCC_AHB2RSTR2_FSMCRST_Pos           (0U)
21547 #define RCC_AHB2RSTR2_FSMCRST_Msk           (0x1UL << RCC_AHB2RSTR2_FSMCRST_Pos)     /*!< 0x00000001 */
21548 #define RCC_AHB2RSTR2_FSMCRST               RCC_AHB2RSTR2_FSMCRST_Msk                /*!< Flexible Memory Controller Reset */
21549 #define RCC_AHB2RSTR2_OCTOSPI1RST_Pos       (4U)
21550 #define RCC_AHB2RSTR2_OCTOSPI1RST_Msk       (0x1UL << RCC_AHB2RSTR2_OCTOSPI1RST_Pos) /*!< 0x00000010 */
21551 #define RCC_AHB2RSTR2_OCTOSPI1RST           RCC_AHB2RSTR2_OCTOSPI1RST_Msk            /*!< OCTOSPI1 Reset */
21552 #define RCC_AHB2RSTR2_OCTOSPI2RST_Pos       (8U)
21553 #define RCC_AHB2RSTR2_OCTOSPI2RST_Msk       (0x1UL << RCC_AHB2RSTR2_OCTOSPI2RST_Pos) /*!< 0x00000100 */
21554 #define RCC_AHB2RSTR2_OCTOSPI2RST           RCC_AHB2RSTR2_OCTOSPI2RST_Msk            /*!< OCTOSPI2 Reset */
21555 #define RCC_AHB2RSTR2_HSPI1RST_Pos           (12U)
21556 #define RCC_AHB2RSTR2_HSPI1RST_Msk           (0x1UL << RCC_AHB2RSTR2_HSPI1RST_Pos)    /*!< 0x00001000 */
21557 #define RCC_AHB2RSTR2_HSPI1RST               RCC_AHB2RSTR2_HSPI1RST_Msk
21558 
21559 /********************  Bit definition for RCC_AHB3RSTR register  **************/
21560 #define RCC_AHB3RSTR_LPGPIO1RST_Pos         (0U)
21561 #define RCC_AHB3RSTR_LPGPIO1RST_Msk         (0x1UL << RCC_AHB3RSTR_LPGPIO1RST_Pos)  /*!< 0x00000001 */
21562 #define RCC_AHB3RSTR_LPGPIO1RST             RCC_AHB3RSTR_LPGPIO1RST_Msk             /*!< LPGPIO1 Reset */
21563 #define RCC_AHB3RSTR_ADC4RST_Pos            (5U)
21564 #define RCC_AHB3RSTR_ADC4RST_Msk            (0x1UL << RCC_AHB3RSTR_ADC4RST_Pos)     /*!< 0x00000040 */
21565 #define RCC_AHB3RSTR_ADC4RST                RCC_AHB3RSTR_ADC4RST_Msk                /*!< ADC4 Reset */
21566 #define RCC_AHB3RSTR_DAC1RST_Pos            (6U)
21567 #define RCC_AHB3RSTR_DAC1RST_Msk            (0x1UL << RCC_AHB3RSTR_DAC1RST_Pos)     /*!< 0x00000040 */
21568 #define RCC_AHB3RSTR_DAC1RST                RCC_AHB3RSTR_DAC1RST_Msk                /*!< DAC1 Reset */
21569 #define RCC_AHB3RSTR_LPDMA1RST_Pos          (9U)
21570 #define RCC_AHB3RSTR_LPDMA1RST_Msk          (0x1UL << RCC_AHB3RSTR_LPDMA1RST_Pos)   /*!< 0x000000080 */
21571 #define RCC_AHB3RSTR_LPDMA1RST              RCC_AHB3RSTR_LPDMA1RST_Msk              /*!< LPDMA1 Reset */
21572 #define RCC_AHB3RSTR_ADF1RST_Pos            (10U)
21573 #define RCC_AHB3RSTR_ADF1RST_Msk            (0x1UL << RCC_AHB3RSTR_ADF1RST_Pos)     /*!< 0x000000400 */
21574 #define RCC_AHB3RSTR_ADF1RST                RCC_AHB3RSTR_ADF1RST_Msk                /*!< ADF1 Reset */
21575 
21576 /********************  Bit definition for RCC_APB1RSTR1 register  **************/
21577 #define RCC_APB1RSTR1_TIM2RST_Pos           (0U)
21578 #define RCC_APB1RSTR1_TIM2RST_Msk           (0x1UL << RCC_APB1RSTR1_TIM2RST_Pos)    /*!< 0x00000001 */
21579 #define RCC_APB1RSTR1_TIM2RST               RCC_APB1RSTR1_TIM2RST_Msk               /*!< TIM2 Reset */
21580 #define RCC_APB1RSTR1_TIM3RST_Pos           (1U)
21581 #define RCC_APB1RSTR1_TIM3RST_Msk           (0x1UL << RCC_APB1RSTR1_TIM3RST_Pos)    /*!< 0x00000002 */
21582 #define RCC_APB1RSTR1_TIM3RST               RCC_APB1RSTR1_TIM3RST_Msk               /*!< TIM3 Reset */
21583 #define RCC_APB1RSTR1_TIM4RST_Pos           (2U)
21584 #define RCC_APB1RSTR1_TIM4RST_Msk           (0x1UL << RCC_APB1RSTR1_TIM4RST_Pos)    /*!< 0x00000004 */
21585 #define RCC_APB1RSTR1_TIM4RST               RCC_APB1RSTR1_TIM4RST_Msk               /*!< TIM4 Reset */
21586 #define RCC_APB1RSTR1_TIM5RST_Pos           (3U)
21587 #define RCC_APB1RSTR1_TIM5RST_Msk           (0x1UL << RCC_APB1RSTR1_TIM5RST_Pos)    /*!< 0x00000008 */
21588 #define RCC_APB1RSTR1_TIM5RST               RCC_APB1RSTR1_TIM5RST_Msk               /*!< TIM5 Reset */
21589 #define RCC_APB1RSTR1_TIM6RST_Pos           (4U)
21590 #define RCC_APB1RSTR1_TIM6RST_Msk           (0x1UL << RCC_APB1RSTR1_TIM6RST_Pos)    /*!< 0x00000010 */
21591 #define RCC_APB1RSTR1_TIM6RST               RCC_APB1RSTR1_TIM6RST_Msk               /*!< TIM6 Reset */
21592 #define RCC_APB1RSTR1_TIM7RST_Pos           (5U)
21593 #define RCC_APB1RSTR1_TIM7RST_Msk           (0x1UL << RCC_APB1RSTR1_TIM7RST_Pos)    /*!< 0x00000020 */
21594 #define RCC_APB1RSTR1_TIM7RST               RCC_APB1RSTR1_TIM7RST_Msk               /*!< TIM7 Reset */
21595 #define RCC_APB1RSTR1_SPI2RST_Pos           (14U)
21596 #define RCC_APB1RSTR1_SPI2RST_Msk           (0x1UL << RCC_APB1RSTR1_SPI2RST_Pos)    /*!< 0x00004000 */
21597 #define RCC_APB1RSTR1_SPI2RST               RCC_APB1RSTR1_SPI2RST_Msk               /*!< SPI2 Reset */
21598 #define RCC_APB1RSTR1_USART2RST_Pos         (17U)
21599 #define RCC_APB1RSTR1_USART2RST_Msk         (0x1UL << RCC_APB1RSTR1_USART2RST_Pos)  /*!< 0x00020000 */
21600 #define RCC_APB1RSTR1_USART2RST             RCC_APB1RSTR1_USART2RST_Msk             /*!< USART2 Reset */
21601 #define RCC_APB1RSTR1_USART3RST_Pos         (18U)
21602 #define RCC_APB1RSTR1_USART3RST_Msk         (0x1UL << RCC_APB1RSTR1_USART3RST_Pos)  /*!< 0x00040000 */
21603 #define RCC_APB1RSTR1_USART3RST             RCC_APB1RSTR1_USART3RST_Msk             /*!< USART3 Reset */
21604 #define RCC_APB1RSTR1_UART4RST_Pos          (19U)
21605 #define RCC_APB1RSTR1_UART4RST_Msk          (0x1UL << RCC_APB1RSTR1_UART4RST_Pos)   /*!< 0x00080000 */
21606 #define RCC_APB1RSTR1_UART4RST              RCC_APB1RSTR1_UART4RST_Msk              /*!< UART4 Reset */
21607 #define RCC_APB1RSTR1_UART5RST_Pos          (20U)
21608 #define RCC_APB1RSTR1_UART5RST_Msk          (0x1UL << RCC_APB1RSTR1_UART5RST_Pos)   /*!< 0x00100000 */
21609 #define RCC_APB1RSTR1_UART5RST              RCC_APB1RSTR1_UART5RST_Msk              /*!< UART5 Reset */
21610 #define RCC_APB1RSTR1_I2C1RST_Pos           (21U)
21611 #define RCC_APB1RSTR1_I2C1RST_Msk           (0x1UL << RCC_APB1RSTR1_I2C1RST_Pos)    /*!< 0x00200000 */
21612 #define RCC_APB1RSTR1_I2C1RST               RCC_APB1RSTR1_I2C1RST_Msk               /*!< I2C1 Reset */
21613 #define RCC_APB1RSTR1_I2C2RST_Pos           (22U)
21614 #define RCC_APB1RSTR1_I2C2RST_Msk           (0x1UL << RCC_APB1RSTR1_I2C2RST_Pos)    /*!< 0x00400000 */
21615 #define RCC_APB1RSTR1_I2C2RST               RCC_APB1RSTR1_I2C2RST_Msk               /*!< I2C2 Reset */
21616 #define RCC_APB1RSTR1_CRSRST_Pos            (24U)
21617 #define RCC_APB1RSTR1_CRSRST_Msk            (0x1UL << RCC_APB1RSTR1_CRSRST_Pos)     /*!< 0x01000000 */
21618 #define RCC_APB1RSTR1_CRSRST                RCC_APB1RSTR1_CRSRST_Msk                /*!< CRS Reset */
21619 #define RCC_APB1RSTR1_USART6RST_Pos         (25U)
21620 #define RCC_APB1RSTR1_USART6RST_Msk         (0x1UL << RCC_APB1RSTR1_USART6RST_Pos)  /*!< 0x02000000 */
21621 #define RCC_APB1RSTR1_USART6RST             RCC_APB1RSTR1_USART6RST_Msk
21622 
21623 /********************  Bit definition for RCC_APB1RSTR2 register  **************/
21624 #define RCC_APB1RSTR2_I2C4RST_Pos           (1U)
21625 #define RCC_APB1RSTR2_I2C4RST_Msk           (0x1UL << RCC_APB1RSTR2_I2C4RST_Pos)    /*!< 0x00000002 */
21626 #define RCC_APB1RSTR2_I2C4RST               RCC_APB1RSTR2_I2C4RST_Msk               /*!< I2C4 Reset */
21627 #define RCC_APB1RSTR2_LPTIM2RST_Pos         (5U)
21628 #define RCC_APB1RSTR2_LPTIM2RST_Msk         (0x1UL << RCC_APB1RSTR2_LPTIM2RST_Pos)  /*!< 0x00000020 */
21629 #define RCC_APB1RSTR2_LPTIM2RST             RCC_APB1RSTR2_LPTIM2RST_Msk             /*!< LPTIM2 Reset */
21630 #define RCC_APB1RSTR2_I2C5RST_Pos           (6U)
21631 #define RCC_APB1RSTR2_I2C5RST_Msk           (0x1UL << RCC_APB1RSTR2_I2C5RST_Pos)    /*!< 0x00000040 */
21632 #define RCC_APB1RSTR2_I2C5RST               RCC_APB1RSTR2_I2C5RST_Msk
21633 #define RCC_APB1RSTR2_I2C6RST_Pos           (7U)
21634 #define RCC_APB1RSTR2_I2C6RST_Msk           (0x1UL << RCC_APB1RSTR2_I2C6RST_Pos)    /*!< 0x00000080 */
21635 #define RCC_APB1RSTR2_I2C6RST               RCC_APB1RSTR2_I2C6RST_Msk
21636 #define RCC_APB1RSTR2_FDCAN1RST_Pos         (9U)
21637 #define RCC_APB1RSTR2_FDCAN1RST_Msk         (0x1UL << RCC_APB1RSTR2_FDCAN1RST_Pos)  /*!< 0x00000200 */
21638 #define RCC_APB1RSTR2_FDCAN1RST             RCC_APB1RSTR2_FDCAN1RST_Msk             /*!< FDCAN1 Reset */
21639 #define RCC_APB1RSTR2_UCPD1RST_Pos          (23U)
21640 #define RCC_APB1RSTR2_UCPD1RST_Msk          (0x1UL << RCC_APB1RSTR2_UCPD1RST_Pos)   /*!< 0x00800000 */
21641 #define RCC_APB1RSTR2_UCPD1RST              RCC_APB1RSTR2_UCPD1RST_Msk              /*!< UCPD1 Reset */
21642 
21643 /********************  Bit definition for RCC_APB2RSTR register  **************/
21644 #define RCC_APB2RSTR_TIM1RST_Pos            (11U)
21645 #define RCC_APB2RSTR_TIM1RST_Msk            (0x1UL << RCC_APB2RSTR_TIM1RST_Pos)     /*!< 0x00000800 */
21646 #define RCC_APB2RSTR_TIM1RST                RCC_APB2RSTR_TIM1RST_Msk                /*!< TIM1 Reset */
21647 #define RCC_APB2RSTR_SPI1RST_Pos            (12U)
21648 #define RCC_APB2RSTR_SPI1RST_Msk            (0x1UL << RCC_APB2RSTR_SPI1RST_Pos)     /*!< 0x00001000 */
21649 #define RCC_APB2RSTR_SPI1RST                RCC_APB2RSTR_SPI1RST_Msk                /*!< SPI1 Reset */
21650 #define RCC_APB2RSTR_TIM8RST_Pos            (13U)
21651 #define RCC_APB2RSTR_TIM8RST_Msk            (0x1UL << RCC_APB2RSTR_TIM8RST_Pos)     /*!< 0x00002000 */
21652 #define RCC_APB2RSTR_TIM8RST                RCC_APB2RSTR_TIM8RST_Msk                /*!< TIM8 Reset */
21653 #define RCC_APB2RSTR_USART1RST_Pos          (14U)
21654 #define RCC_APB2RSTR_USART1RST_Msk          (0x1UL << RCC_APB2RSTR_USART1RST_Pos)   /*!< 0x00004000 */
21655 #define RCC_APB2RSTR_USART1RST              RCC_APB2RSTR_USART1RST_Msk              /*!< USART1 Reset */
21656 #define RCC_APB2RSTR_TIM15RST_Pos           (16U)
21657 #define RCC_APB2RSTR_TIM15RST_Msk           (0x1UL << RCC_APB2RSTR_TIM15RST_Pos)    /*!< 0x00010000 */
21658 #define RCC_APB2RSTR_TIM15RST               RCC_APB2RSTR_TIM15RST_Msk               /*!< TIM15 Reset */
21659 #define RCC_APB2RSTR_TIM16RST_Pos           (17U)
21660 #define RCC_APB2RSTR_TIM16RST_Msk           (0x1UL << RCC_APB2RSTR_TIM16RST_Pos)    /*!< 0x00020000 */
21661 #define RCC_APB2RSTR_TIM16RST               RCC_APB2RSTR_TIM16RST_Msk               /*!< TIM16 Reset */
21662 #define RCC_APB2RSTR_TIM17RST_Pos           (18U)
21663 #define RCC_APB2RSTR_TIM17RST_Msk           (0x1UL << RCC_APB2RSTR_TIM17RST_Pos)    /*!< 0x00040000 */
21664 #define RCC_APB2RSTR_TIM17RST               RCC_APB2RSTR_TIM17RST_Msk               /*!< TIM17 Reset */
21665 #define RCC_APB2RSTR_SAI1RST_Pos            (21U)
21666 #define RCC_APB2RSTR_SAI1RST_Msk            (0x1UL << RCC_APB2RSTR_SAI1RST_Pos)     /*!< 0x00200000 */
21667 #define RCC_APB2RSTR_SAI1RST                RCC_APB2RSTR_SAI1RST_Msk                /*!< SAI1 Reset */
21668 #define RCC_APB2RSTR_SAI2RST_Pos            (22U)
21669 #define RCC_APB2RSTR_SAI2RST_Msk            (0x1UL << RCC_APB2RSTR_SAI2RST_Pos)     /*!< 0x00400000 */
21670 #define RCC_APB2RSTR_SAI2RST                RCC_APB2RSTR_SAI2RST_Msk                /*!< SAI2 Reset */
21671 #define RCC_APB2RSTR_GFXTIMRST_Pos          (25U)
21672 #define RCC_APB2RSTR_GFXTIMRST_Msk          (0x1UL << RCC_APB2RSTR_GFXTIMRST_Pos)   /*!< 0x02000000 */
21673 #define RCC_APB2RSTR_GFXTIMRST              RCC_APB2RSTR_GFXTIMRST_Msk              /*!< GFXTIM Reset */
21674 #define RCC_APB2RSTR_LTDCRST_Pos            (26U)
21675 #define RCC_APB2RSTR_LTDCRST_Msk            (0x1UL << RCC_APB2RSTR_LTDCRST_Pos)     /*!< 0x04000000 */
21676 #define RCC_APB2RSTR_LTDCRST                RCC_APB2RSTR_LTDCRST_Msk
21677 #define RCC_APB2RSTR_DSIHOSTRST_Pos         (27U)
21678 #define RCC_APB2RSTR_DSIHOSTRST_Msk         (0x1UL << RCC_APB2RSTR_DSIHOSTRST_Pos)  /*!< 0x08000000 */
21679 #define RCC_APB2RSTR_DSIHOSTRST             RCC_APB2RSTR_DSIHOSTRST_Msk
21680 
21681 /********************  Bit definition for RCC_APB3RSTR register  **************/
21682 #define RCC_APB3RSTR_SYSCFGRST_Pos          (1U)
21683 #define RCC_APB3RSTR_SYSCFGRST_Msk          (0x1UL << RCC_APB3RSTR_SYSCFGRST_Pos)   /*!< 0x00000002 */
21684 #define RCC_APB3RSTR_SYSCFGRST              RCC_APB3RSTR_SYSCFGRST_Msk              /*!< SYSCFG Reset */
21685 #define RCC_APB3RSTR_SPI3RST_Pos            (5U)
21686 #define RCC_APB3RSTR_SPI3RST_Msk            (0x1UL << RCC_APB3RSTR_SPI3RST_Pos)     /*!< 0x00000020 */
21687 #define RCC_APB3RSTR_SPI3RST                RCC_APB3RSTR_SPI3RST_Msk                /*!< SPI3 Reset */
21688 #define RCC_APB3RSTR_LPUART1RST_Pos         (6U)
21689 #define RCC_APB3RSTR_LPUART1RST_Msk         (0x1UL << RCC_APB3RSTR_LPUART1RST_Pos)  /*!< 0x00000040 */
21690 #define RCC_APB3RSTR_LPUART1RST             RCC_APB3RSTR_LPUART1RST_Msk             /*!< LPUART1 Reset */
21691 #define RCC_APB3RSTR_I2C3RST_Pos            (7U)
21692 #define RCC_APB3RSTR_I2C3RST_Msk            (0x1UL << RCC_APB3RSTR_I2C3RST_Pos)     /*!< 0x000000080 */
21693 #define RCC_APB3RSTR_I2C3RST                RCC_APB3RSTR_I2C3RST_Msk                /*!< I2C3 Reset */
21694 #define RCC_APB3RSTR_LPTIM1RST_Pos          (11U)
21695 #define RCC_APB3RSTR_LPTIM1RST_Msk          (0x1UL << RCC_APB3RSTR_LPTIM1RST_Pos)   /*!< 0x000000800 */
21696 #define RCC_APB3RSTR_LPTIM1RST              RCC_APB3RSTR_LPTIM1RST_Msk              /*!< LPTIM1 Reset */
21697 #define RCC_APB3RSTR_LPTIM3RST_Pos          (12U)
21698 #define RCC_APB3RSTR_LPTIM3RST_Msk          (0x1UL << RCC_APB3RSTR_LPTIM3RST_Pos)   /*!< 0x000001000 */
21699 #define RCC_APB3RSTR_LPTIM3RST              RCC_APB3RSTR_LPTIM3RST_Msk              /*!< LPTIM3 Reset */
21700 #define RCC_APB3RSTR_LPTIM4RST_Pos          (13U)
21701 #define RCC_APB3RSTR_LPTIM4RST_Msk          (0x1UL << RCC_APB3RSTR_LPTIM4RST_Pos)   /*!< 0x0000002000 */
21702 #define RCC_APB3RSTR_LPTIM4RST              RCC_APB3RSTR_LPTIM4RST_Msk              /*!< LPTIM4 Reset */
21703 #define RCC_APB3RSTR_OPAMPRST_Pos           (14U)
21704 #define RCC_APB3RSTR_OPAMPRST_Msk           (0x1UL << RCC_APB3RSTR_OPAMPRST_Pos)    /*!< 0x000004000 */
21705 #define RCC_APB3RSTR_OPAMPRST               RCC_APB3RSTR_OPAMPRST_Msk               /*!< OPAMP Reset */
21706 #define RCC_APB3RSTR_COMPRST_Pos            (15U)
21707 #define RCC_APB3RSTR_COMPRST_Msk            (0x1UL << RCC_APB3RSTR_COMPRST_Pos)     /*!< 0x000008000 */
21708 #define RCC_APB3RSTR_COMPRST                RCC_APB3RSTR_COMPRST_Msk                /*!< COMP Reset */
21709 #define RCC_APB3RSTR_VREFRST_Pos            (20U)
21710 #define RCC_APB3RSTR_VREFRST_Msk            (0x1UL << RCC_APB3RSTR_VREFRST_Pos)     /*!< 0x000100000 */
21711 #define RCC_APB3RSTR_VREFRST                RCC_APB3RSTR_VREFRST_Msk                /*!< VREFBUF Reset */
21712 
21713 /********************  Bit definition for RCC_AHB1ENR register  **************/
21714 #define RCC_AHB1ENR_GPDMA1EN_Pos            (0U)
21715 #define RCC_AHB1ENR_GPDMA1EN_Msk            (0x1UL << RCC_AHB1ENR_GPDMA1EN_Pos)     /*!< 0x00000001 */
21716 #define RCC_AHB1ENR_GPDMA1EN                RCC_AHB1ENR_GPDMA1EN_Msk                /*!< GPDMA1 Clock Enable */
21717 #define RCC_AHB1ENR_CORDICEN_Pos            (1U)
21718 #define RCC_AHB1ENR_CORDICEN_Msk            (0x1UL << RCC_AHB1ENR_CORDICEN_Pos)     /*!< 0x00000001 */
21719 #define RCC_AHB1ENR_CORDICEN                RCC_AHB1ENR_CORDICEN_Msk                /*!< CORDIC Clock Enable */
21720 #define RCC_AHB1ENR_FMACEN_Pos              (2U)
21721 #define RCC_AHB1ENR_FMACEN_Msk              (0x1UL << RCC_AHB1ENR_FMACEN_Pos)       /*!< 0x00000001 */
21722 #define RCC_AHB1ENR_FMACEN                  RCC_AHB1ENR_FMACEN_Msk                  /*!< FMAC Clock Enable */
21723 #define RCC_AHB1ENR_MDF1EN_Pos              (3U)
21724 #define RCC_AHB1ENR_MDF1EN_Msk              (0x1UL << RCC_AHB1ENR_MDF1EN_Pos)       /*!< 0x00000008 */
21725 #define RCC_AHB1ENR_MDF1EN                  RCC_AHB1ENR_MDF1EN_Msk                  /*!< MDF1 Clock Enable */
21726 #define RCC_AHB1ENR_FLASHEN_Pos             (8U)
21727 #define RCC_AHB1ENR_FLASHEN_Msk             (0x1UL << RCC_AHB1ENR_FLASHEN_Pos)      /*!< 0x00000100 */
21728 #define RCC_AHB1ENR_FLASHEN                 RCC_AHB1ENR_FLASHEN_Msk                 /*!< FLASH Clock Enable */
21729 #define RCC_AHB1ENR_CRCEN_Pos               (12U)
21730 #define RCC_AHB1ENR_CRCEN_Msk               (0x1UL << RCC_AHB1ENR_CRCEN_Pos)        /*!< 0x00001000 */
21731 #define RCC_AHB1ENR_CRCEN                   RCC_AHB1ENR_CRCEN_Msk                   /*!< CRC Clock Enable */
21732 #define RCC_AHB1ENR_JPEGEN_Pos              (15U)
21733 #define RCC_AHB1ENR_JPEGEN_Msk              (0x1UL << RCC_AHB1ENR_JPEGEN_Pos)       /*!< 0x00008000 */
21734 #define RCC_AHB1ENR_JPEGEN                  RCC_AHB1ENR_JPEGEN_Msk                  /*!< JPEG Clock Enable */
21735 #define RCC_AHB1ENR_TSCEN_Pos               (16U)
21736 #define RCC_AHB1ENR_TSCEN_Msk               (0x1UL << RCC_AHB1ENR_TSCEN_Pos)        /*!< 0x00010000 */
21737 #define RCC_AHB1ENR_TSCEN                   RCC_AHB1ENR_TSCEN_Msk                   /*!< Touch Sensing Controller Clock Enable */
21738 #define RCC_AHB1ENR_RAMCFGEN_Pos            (17U)
21739 #define RCC_AHB1ENR_RAMCFGEN_Msk            (0x1UL << RCC_AHB1ENR_RAMCFGEN_Pos)     /*!< 0x00020000 */
21740 #define RCC_AHB1ENR_RAMCFGEN                RCC_AHB1ENR_RAMCFGEN_Msk                /*!< RAMCFG Clock Enable */
21741 #define RCC_AHB1ENR_DMA2DEN_Pos             (18U)
21742 #define RCC_AHB1ENR_DMA2DEN_Msk             (0x1UL << RCC_AHB1ENR_DMA2DEN_Pos)      /*!< 0x00040000 */
21743 #define RCC_AHB1ENR_DMA2DEN                 RCC_AHB1ENR_DMA2DEN_Msk                 /*!< DMA2D Clock Enable */
21744 #define RCC_AHB1ENR_GFXMMUEN_Pos            (19U)
21745 #define RCC_AHB1ENR_GFXMMUEN_Msk            (0x1UL << RCC_AHB1ENR_GFXMMUEN_Pos)     /*!< 0x00080000 */
21746 #define RCC_AHB1ENR_GFXMMUEN                RCC_AHB1ENR_GFXMMUEN_Msk                /*!< GFXMMU Clock Enable */
21747 #define RCC_AHB1ENR_GPU2DEN_Pos             (20U)
21748 #define RCC_AHB1ENR_GPU2DEN_Msk             (0x1UL << RCC_AHB1ENR_GPU2DEN_Pos)      /*!< 0x00100000 */
21749 #define RCC_AHB1ENR_GPU2DEN                 RCC_AHB1ENR_GPU2DEN_Msk                 /*!< GPU2D Clock Enable */
21750 #define RCC_AHB1ENR_DCACHE2EN_Pos           (21U)
21751 #define RCC_AHB1ENR_DCACHE2EN_Msk           (0x1UL << RCC_AHB1ENR_DCACHE2EN_Pos)   /*!< 0x00200000 */
21752 #define RCC_AHB1ENR_DCACHE2EN               RCC_AHB1ENR_DCACHE2EN_Msk              /*!< DCACHE2 Clock Enable */
21753 #define RCC_AHB1ENR_GTZC1EN_Pos             (24U)
21754 #define RCC_AHB1ENR_GTZC1EN_Msk             (0x1UL << RCC_AHB1ENR_GTZC1EN_Pos)      /*!< 0x01000000 */
21755 #define RCC_AHB1ENR_GTZC1EN                 RCC_AHB1ENR_GTZC1EN_Msk                 /*!< GTZC1 Clock Enable */
21756 #define RCC_AHB1ENR_BKPSRAMEN_Pos           (28U)
21757 #define RCC_AHB1ENR_BKPSRAMEN_Msk           (0x1UL << RCC_AHB1ENR_BKPSRAMEN_Pos)    /*!< 0x10000000 */
21758 #define RCC_AHB1ENR_BKPSRAMEN               RCC_AHB1ENR_BKPSRAMEN_Msk               /*!< BKPSRAM Clock Enable */
21759 #define RCC_AHB1ENR_DCACHE1EN_Pos           (30U)
21760 #define RCC_AHB1ENR_DCACHE1EN_Msk           (0x1UL << RCC_AHB1ENR_DCACHE1EN_Pos)    /*!< 0x40000000 */
21761 #define RCC_AHB1ENR_DCACHE1EN               RCC_AHB1ENR_DCACHE1EN_Msk               /*!< DCACHE1 Clock Enable */
21762 #define RCC_AHB1ENR_SRAM1EN_Pos             (31U)
21763 #define RCC_AHB1ENR_SRAM1EN_Msk             (0x1UL << RCC_AHB1ENR_SRAM1EN_Pos)      /*!< 0x80000000 */
21764 #define RCC_AHB1ENR_SRAM1EN                 RCC_AHB1ENR_SRAM1EN_Msk                 /*!< SRAM1 Clock Enable */
21765 
21766 /********************  Bit definition for RCC_AHB2ENR1 register  **************/
21767 #define RCC_AHB2ENR1_GPIOAEN_Pos            (0U)
21768 #define RCC_AHB2ENR1_GPIOAEN_Msk            (0x1UL << RCC_AHB2ENR1_GPIOAEN_Pos)     /*!< 0x00000001 */
21769 #define RCC_AHB2ENR1_GPIOAEN                RCC_AHB2ENR1_GPIOAEN_Msk                /*!< IO port A Clock Enable */
21770 #define RCC_AHB2ENR1_GPIOBEN_Pos            (1U)
21771 #define RCC_AHB2ENR1_GPIOBEN_Msk            (0x1UL << RCC_AHB2ENR1_GPIOBEN_Pos)     /*!< 0x00000002 */
21772 #define RCC_AHB2ENR1_GPIOBEN                RCC_AHB2ENR1_GPIOBEN_Msk                /*!< IO port B Clock Enable */
21773 #define RCC_AHB2ENR1_GPIOCEN_Pos            (2U)
21774 #define RCC_AHB2ENR1_GPIOCEN_Msk            (0x1UL << RCC_AHB2ENR1_GPIOCEN_Pos)     /*!< 0x00000004 */
21775 #define RCC_AHB2ENR1_GPIOCEN                RCC_AHB2ENR1_GPIOCEN_Msk                /*!< IO port C Clock Enable */
21776 #define RCC_AHB2ENR1_GPIODEN_Pos            (3U)
21777 #define RCC_AHB2ENR1_GPIODEN_Msk            (0x1UL << RCC_AHB2ENR1_GPIODEN_Pos)     /*!< 0x00000008 */
21778 #define RCC_AHB2ENR1_GPIODEN                RCC_AHB2ENR1_GPIODEN_Msk                /*!< IO port D Clock Enable */
21779 #define RCC_AHB2ENR1_GPIOEEN_Pos            (4U)
21780 #define RCC_AHB2ENR1_GPIOEEN_Msk            (0x1UL << RCC_AHB2ENR1_GPIOEEN_Pos)     /*!< 0x00000010 */
21781 #define RCC_AHB2ENR1_GPIOEEN                RCC_AHB2ENR1_GPIOEEN_Msk                /*!< IO port E Clock Enable */
21782 #define RCC_AHB2ENR1_GPIOFEN_Pos            (5U)
21783 #define RCC_AHB2ENR1_GPIOFEN_Msk            (0x1UL << RCC_AHB2ENR1_GPIOFEN_Pos)     /*!< 0x00000020 */
21784 #define RCC_AHB2ENR1_GPIOFEN                RCC_AHB2ENR1_GPIOFEN_Msk                /*!< IO port F Clock Enable */
21785 #define RCC_AHB2ENR1_GPIOGEN_Pos            (6U)
21786 #define RCC_AHB2ENR1_GPIOGEN_Msk            (0x1UL << RCC_AHB2ENR1_GPIOGEN_Pos)     /*!< 0x00000040 */
21787 #define RCC_AHB2ENR1_GPIOGEN                RCC_AHB2ENR1_GPIOGEN_Msk                /*!< IO port G Clock Enable */
21788 #define RCC_AHB2ENR1_GPIOHEN_Pos            (7U)
21789 #define RCC_AHB2ENR1_GPIOHEN_Msk            (0x1UL << RCC_AHB2ENR1_GPIOHEN_Pos)     /*!< 0x00000080 */
21790 #define RCC_AHB2ENR1_GPIOHEN                RCC_AHB2ENR1_GPIOHEN_Msk                /*!< IO port H Clock Enable */
21791 #define RCC_AHB2ENR1_GPIOIEN_Pos            (8U)
21792 #define RCC_AHB2ENR1_GPIOIEN_Msk            (0x1UL << RCC_AHB2ENR1_GPIOIEN_Pos)     /*!< 0x00000100 */
21793 #define RCC_AHB2ENR1_GPIOIEN                RCC_AHB2ENR1_GPIOIEN_Msk                /*!< IO port I Clock Enable */
21794 #define RCC_AHB2ENR1_GPIOJEN_Pos             (9U)
21795 #define RCC_AHB2ENR1_GPIOJEN_Msk             (0x1UL << RCC_AHB2ENR1_GPIOJEN_Pos)    /*!< 0x00000200 */
21796 #define RCC_AHB2ENR1_GPIOJEN                 RCC_AHB2ENR1_GPIOJEN_Msk               /*!< GPIOJ Clock Enable */
21797 #define RCC_AHB2ENR1_ADC12EN_Pos             (10U)
21798 #define RCC_AHB2ENR1_ADC12EN_Msk             (0x1UL << RCC_AHB2ENR1_ADC12EN_Pos)    /*!< 0x00000400 */
21799 #define RCC_AHB2ENR1_ADC12EN                 RCC_AHB2ENR1_ADC12EN_Msk               /*!< ADC1 Clock Enable */
21800 #define RCC_AHB2ENR1_DCMI_PSSIEN_Pos        (12U)
21801 #define RCC_AHB2ENR1_DCMI_PSSIEN_Msk        (0x1UL << RCC_AHB2ENR1_DCMI_PSSIEN_Pos) /*!< 0x00001000 */
21802 #define RCC_AHB2ENR1_DCMI_PSSIEN            RCC_AHB2ENR1_DCMI_PSSIEN_Msk            /*!< DCMI and PSSI Clock Enable */
21803 #define RCC_AHB2ENR1_OTGEN_Pos              (14U)
21804 #define RCC_AHB2ENR1_OTGEN_Msk              (0x1UL << RCC_AHB2ENR1_OTGEN_Pos)       /*!< 0x00004000 */
21805 #define RCC_AHB2ENR1_OTGEN                  RCC_AHB2ENR1_OTGEN_Msk                  /*!< OTG Clock Enable */
21806 #define RCC_AHB2ENR1_USBPHYCEN_Pos           (15U)
21807 #define RCC_AHB2ENR1_USBPHYCEN_Msk           (0x1UL << RCC_AHB2ENR1_USBPHYCEN_Pos)  /*!< 0x00008000 */
21808 #define RCC_AHB2ENR1_USBPHYCEN               RCC_AHB2ENR1_USBPHYCEN_Msk
21809 #define RCC_AHB2ENR1_HASHEN_Pos             (17U)
21810 #define RCC_AHB2ENR1_HASHEN_Msk             (0x1UL << RCC_AHB2ENR1_HASHEN_Pos)      /*!< 0x00020000 */
21811 #define RCC_AHB2ENR1_HASHEN                 RCC_AHB2ENR1_HASHEN_Msk                 /*!< HASH Clock Enable */
21812 #define RCC_AHB2ENR1_RNGEN_Pos              (18U)
21813 #define RCC_AHB2ENR1_RNGEN_Msk              (0x1UL << RCC_AHB2ENR1_RNGEN_Pos)       /*!< 0x00040000 */
21814 #define RCC_AHB2ENR1_RNGEN                  RCC_AHB2ENR1_RNGEN_Msk                  /*!< RNG Clock Enable */
21815 #define RCC_AHB2ENR1_OCTOSPIMEN_Pos         (21U)
21816 #define RCC_AHB2ENR1_OCTOSPIMEN_Msk         (0x1UL << RCC_AHB2ENR1_OCTOSPIMEN_Pos)  /*!< 0x00200000 */
21817 #define RCC_AHB2ENR1_OCTOSPIMEN             RCC_AHB2ENR1_OCTOSPIMEN_Msk             /*!< OCTOSPIM Clock Enable */
21818 #define RCC_AHB2ENR1_SDMMC1EN_Pos           (27U)
21819 #define RCC_AHB2ENR1_SDMMC1EN_Msk           (0x1UL << RCC_AHB2ENR1_SDMMC1EN_Pos)    /*!< 0x08000000 */
21820 #define RCC_AHB2ENR1_SDMMC1EN               RCC_AHB2ENR1_SDMMC1EN_Msk               /*!< SDMMC1 Clock Enable */
21821 #define RCC_AHB2ENR1_SDMMC2EN_Pos           (28U)
21822 #define RCC_AHB2ENR1_SDMMC2EN_Msk           (0x1UL << RCC_AHB2ENR1_SDMMC2EN_Pos)    /*!< 0x10000000 */
21823 #define RCC_AHB2ENR1_SDMMC2EN               RCC_AHB2ENR1_SDMMC2EN_Msk               /*!< SDMMC2 Clock Enable */
21824 #define RCC_AHB2ENR1_SRAM2EN_Pos            (30U)
21825 #define RCC_AHB2ENR1_SRAM2EN_Msk            (0x1UL << RCC_AHB2ENR1_SRAM2EN_Pos)     /*!< 0x40000000 */
21826 #define RCC_AHB2ENR1_SRAM2EN                RCC_AHB2ENR1_SRAM2EN_Msk                /*!< SRAM2 Clock Enable */
21827 #define RCC_AHB2ENR1_SRAM3EN_Pos            (31U)
21828 #define RCC_AHB2ENR1_SRAM3EN_Msk            (0x1UL << RCC_AHB2ENR1_SRAM3EN_Pos)     /*!< 0x80000000 */
21829 #define RCC_AHB2ENR1_SRAM3EN                RCC_AHB2ENR1_SRAM3EN_Msk                /*!< SRAM3 Clock Enable */
21830 
21831 /********************  Bit definition for RCC_AHB2ENR2 register  **************/
21832 #define RCC_AHB2ENR2_FSMCEN_Pos             (0U)
21833 #define RCC_AHB2ENR2_FSMCEN_Msk             (0x1UL << RCC_AHB2ENR2_FSMCEN_Pos)      /*!< 0x00000001 */
21834 #define RCC_AHB2ENR2_FSMCEN                 RCC_AHB2ENR2_FSMCEN_Msk                 /*!< FSMC Clock Enable */
21835 #define RCC_AHB2ENR2_OCTOSPI1EN_Pos         (4U)
21836 #define RCC_AHB2ENR2_OCTOSPI1EN_Msk         (0x1UL << RCC_AHB2ENR2_OCTOSPI1EN_Pos)  /*!< 0x00000010 */
21837 #define RCC_AHB2ENR2_OCTOSPI1EN             RCC_AHB2ENR2_OCTOSPI1EN_Msk             /*!< OCTOSPI1 Clock Enable */
21838 #define RCC_AHB2ENR2_OCTOSPI2EN_Pos         (8U)
21839 #define RCC_AHB2ENR2_OCTOSPI2EN_Msk         (0x1UL << RCC_AHB2ENR2_OCTOSPI2EN_Pos)  /*!< 0x00000100 */
21840 #define RCC_AHB2ENR2_OCTOSPI2EN             RCC_AHB2ENR2_OCTOSPI2EN_Msk             /*!< OCTOSPI2 Clock Enable */
21841 #define RCC_AHB2ENR2_HSPI1EN_Pos            (12U)
21842 #define RCC_AHB2ENR2_HSPI1EN_Msk            (0x1UL << RCC_AHB2ENR2_HSPI1EN_Pos)     /*!< 0x00001000 */
21843 #define RCC_AHB2ENR2_HSPI1EN                RCC_AHB2ENR2_HSPI1EN_Msk                /*!< HSPI1 Clock Enable */
21844 #define RCC_AHB2ENR2_SRAM6EN_Pos            (30U)
21845 #define RCC_AHB2ENR2_SRAM6EN_Msk            (0x1UL << RCC_AHB2ENR2_SRAM6EN_Pos)     /*!< 0x40000000 */
21846 #define RCC_AHB2ENR2_SRAM6EN                RCC_AHB2ENR2_SRAM6EN_Msk                /*!< SRAM6 Clock Enable */
21847 #define RCC_AHB2ENR2_SRAM5EN_Pos            (31U)
21848 #define RCC_AHB2ENR2_SRAM5EN_Msk            (0x1UL << RCC_AHB2ENR2_SRAM5EN_Pos)     /*!< 0x80000000 */
21849 #define RCC_AHB2ENR2_SRAM5EN                RCC_AHB2ENR2_SRAM5EN_Msk                /*!< SRAM5 Clock Enable */
21850 
21851 /********************  Bit definition for RCC_AHB3ENR register  **************/
21852 #define RCC_AHB3ENR_LPGPIO1EN_Pos           (0U)
21853 #define RCC_AHB3ENR_LPGPIO1EN_Msk           (0x1UL << RCC_AHB3ENR_LPGPIO1EN_Pos)    /*!< 0x00000001 */
21854 #define RCC_AHB3ENR_LPGPIO1EN               RCC_AHB3ENR_LPGPIO1EN_Msk               /*!< LPGPIO1 Enable */
21855 #define RCC_AHB3ENR_PWREN_Pos               (2U)
21856 #define RCC_AHB3ENR_PWREN_Msk               (0x1UL << RCC_AHB3ENR_PWREN_Pos)        /*!< 0x00000004 */
21857 #define RCC_AHB3ENR_PWREN                   RCC_AHB3ENR_PWREN_Msk                   /*!< PWR Clock Enable */
21858 #define RCC_AHB3ENR_ADC4EN_Pos              (5U)
21859 #define RCC_AHB3ENR_ADC4EN_Msk              (0x1UL << RCC_AHB3ENR_ADC4EN_Pos)       /*!< 0x00000040 */
21860 #define RCC_AHB3ENR_ADC4EN                  RCC_AHB3ENR_ADC4EN_Msk                  /*!< ADC4 Clock Enable */
21861 #define RCC_AHB3ENR_DAC1EN_Pos              (6U)
21862 #define RCC_AHB3ENR_DAC1EN_Msk              (0x1UL << RCC_AHB3ENR_DAC1EN_Pos)       /*!< 0x00000040 */
21863 #define RCC_AHB3ENR_DAC1EN                  RCC_AHB3ENR_DAC1EN_Msk                  /*!< DAC1 Clock Enable */
21864 #define RCC_AHB3ENR_LPDMA1EN_Pos            (9U)
21865 #define RCC_AHB3ENR_LPDMA1EN_Msk            (0x1UL << RCC_AHB3ENR_LPDMA1EN_Pos)     /*!< 0x000000080 */
21866 #define RCC_AHB3ENR_LPDMA1EN                RCC_AHB3ENR_LPDMA1EN_Msk                /*!< LPDMA1 Clock Enable */
21867 #define RCC_AHB3ENR_ADF1EN_Pos              (10U)
21868 #define RCC_AHB3ENR_ADF1EN_Msk              (0x1UL << RCC_AHB3ENR_ADF1EN_Pos)       /*!< 0x000000400 */
21869 #define RCC_AHB3ENR_ADF1EN                  RCC_AHB3ENR_ADF1EN_Msk                  /*!< ADF1 Clock Enable */
21870 #define RCC_AHB3ENR_GTZC2EN_Pos             (12U)
21871 #define RCC_AHB3ENR_GTZC2EN_Msk             (0x1UL << RCC_AHB3ENR_GTZC2EN_Pos)      /*!< 0x000001000 */
21872 #define RCC_AHB3ENR_GTZC2EN                 RCC_AHB3ENR_GTZC2EN_Msk                 /*!< GTZC2 Clock Enable */
21873 #define RCC_AHB3ENR_SRAM4EN_Pos             (31U)
21874 #define RCC_AHB3ENR_SRAM4EN_Msk             (0x1UL << RCC_AHB3ENR_SRAM4EN_Pos)      /*!< 0x800000000 */
21875 #define RCC_AHB3ENR_SRAM4EN                 RCC_AHB3ENR_SRAM4EN_Msk                 /*!< SRAM4 Clock Enable */
21876 
21877 /********************  Bit definition for RCC_APB1ENR1 register  **************/
21878 #define RCC_APB1ENR1_TIM2EN_Pos             (0U)
21879 #define RCC_APB1ENR1_TIM2EN_Msk             (0x1UL << RCC_APB1ENR1_TIM2EN_Pos)      /*!< 0x00000001 */
21880 #define RCC_APB1ENR1_TIM2EN                 RCC_APB1ENR1_TIM2EN_Msk                 /*!< TIM2 Clock Enable */
21881 #define RCC_APB1ENR1_TIM3EN_Pos             (1U)
21882 #define RCC_APB1ENR1_TIM3EN_Msk             (0x1UL << RCC_APB1ENR1_TIM3EN_Pos)      /*!< 0x00000002 */
21883 #define RCC_APB1ENR1_TIM3EN                 RCC_APB1ENR1_TIM3EN_Msk                 /*!< TIM3 Clock Enable */
21884 #define RCC_APB1ENR1_TIM4EN_Pos             (2U)
21885 #define RCC_APB1ENR1_TIM4EN_Msk             (0x1UL << RCC_APB1ENR1_TIM4EN_Pos)      /*!< 0x00000004 */
21886 #define RCC_APB1ENR1_TIM4EN                 RCC_APB1ENR1_TIM4EN_Msk                 /*!< TIM4 Clock Enable */
21887 #define RCC_APB1ENR1_TIM5EN_Pos             (3U)
21888 #define RCC_APB1ENR1_TIM5EN_Msk             (0x1UL << RCC_APB1ENR1_TIM5EN_Pos)      /*!< 0x00000008 */
21889 #define RCC_APB1ENR1_TIM5EN                 RCC_APB1ENR1_TIM5EN_Msk                 /*!< TIM5 Clock Enable */
21890 #define RCC_APB1ENR1_TIM6EN_Pos             (4U)
21891 #define RCC_APB1ENR1_TIM6EN_Msk             (0x1UL << RCC_APB1ENR1_TIM6EN_Pos)      /*!< 0x00000010 */
21892 #define RCC_APB1ENR1_TIM6EN                 RCC_APB1ENR1_TIM6EN_Msk                 /*!< TIM6 Clock Enable */
21893 #define RCC_APB1ENR1_TIM7EN_Pos             (5U)
21894 #define RCC_APB1ENR1_TIM7EN_Msk             (0x1UL << RCC_APB1ENR1_TIM7EN_Pos)      /*!< 0x00000020 */
21895 #define RCC_APB1ENR1_TIM7EN                 RCC_APB1ENR1_TIM7EN_Msk                 /*!< TIM7 Clock Enable */
21896 #define RCC_APB1ENR1_WWDGEN_Pos             (11U)
21897 #define RCC_APB1ENR1_WWDGEN_Msk             (0x1UL << RCC_APB1ENR1_WWDGEN_Pos)      /*!< 0x00000800 */
21898 #define RCC_APB1ENR1_WWDGEN                 RCC_APB1ENR1_WWDGEN_Msk                 /*!< WWDG Clock Enable */
21899 #define RCC_APB1ENR1_SPI2EN_Pos             (14U)
21900 #define RCC_APB1ENR1_SPI2EN_Msk             (0x1UL << RCC_APB1ENR1_SPI2EN_Pos)      /*!< 0x00004000 */
21901 #define RCC_APB1ENR1_SPI2EN                 RCC_APB1ENR1_SPI2EN_Msk                 /*!< SPI2 Clock Enable */
21902 #define RCC_APB1ENR1_USART2EN_Pos           (17U)
21903 #define RCC_APB1ENR1_USART2EN_Msk           (0x1UL << RCC_APB1ENR1_USART2EN_Pos)    /*!< 0x00020000 */
21904 #define RCC_APB1ENR1_USART2EN               RCC_APB1ENR1_USART2EN_Msk               /*!< USART2 Clock Enable */
21905 #define RCC_APB1ENR1_USART3EN_Pos           (18U)
21906 #define RCC_APB1ENR1_USART3EN_Msk           (0x1UL << RCC_APB1ENR1_USART3EN_Pos)    /*!< 0x00040000 */
21907 #define RCC_APB1ENR1_USART3EN               RCC_APB1ENR1_USART3EN_Msk               /*!< USART3 Clock Enable */
21908 #define RCC_APB1ENR1_UART4EN_Pos            (19U)
21909 #define RCC_APB1ENR1_UART4EN_Msk            (0x1UL << RCC_APB1ENR1_UART4EN_Pos)     /*!< 0x00080000 */
21910 #define RCC_APB1ENR1_UART4EN                RCC_APB1ENR1_UART4EN_Msk                /*!< UART4 Clock Enable */
21911 #define RCC_APB1ENR1_UART5EN_Pos            (20U)
21912 #define RCC_APB1ENR1_UART5EN_Msk            (0x1UL << RCC_APB1ENR1_UART5EN_Pos)     /*!< 0x00100000 */
21913 #define RCC_APB1ENR1_UART5EN                RCC_APB1ENR1_UART5EN_Msk                /*!< UART5 Clock Enable */
21914 #define RCC_APB1ENR1_I2C1EN_Pos             (21U)
21915 #define RCC_APB1ENR1_I2C1EN_Msk             (0x1UL << RCC_APB1ENR1_I2C1EN_Pos)      /*!< 0x00200000 */
21916 #define RCC_APB1ENR1_I2C1EN                 RCC_APB1ENR1_I2C1EN_Msk                 /*!< I2C1 Clock Enable */
21917 #define RCC_APB1ENR1_I2C2EN_Pos             (22U)
21918 #define RCC_APB1ENR1_I2C2EN_Msk             (0x1UL << RCC_APB1ENR1_I2C2EN_Pos)      /*!< 0x00400000 */
21919 #define RCC_APB1ENR1_I2C2EN                 RCC_APB1ENR1_I2C2EN_Msk                 /*!< I2C2 Clock Enable */
21920 #define RCC_APB1ENR1_CRSEN_Pos              (24U)
21921 #define RCC_APB1ENR1_CRSEN_Msk              (0x1UL << RCC_APB1ENR1_CRSEN_Pos)       /*!< 0x01000000 */
21922 #define RCC_APB1ENR1_CRSEN                  RCC_APB1ENR1_CRSEN_Msk                  /*!< CRS Clock Enable */
21923 #define RCC_APB1ENR1_USART6EN_Pos           (25U)
21924 #define RCC_APB1ENR1_USART6EN_Msk           (0x1UL << RCC_APB1ENR1_USART6EN_Pos)    /*!< 0x02000000 */
21925 #define RCC_APB1ENR1_USART6EN               RCC_APB1ENR1_USART6EN_Msk               /*!< USART6 Clock Enable */
21926 
21927 /********************  Bit definition for RCC_APB1ENR2 register  **************/
21928 #define RCC_APB1ENR2_I2C4EN_Pos             (1U)
21929 #define RCC_APB1ENR2_I2C4EN_Msk             (0x1UL << RCC_APB1ENR2_I2C4EN_Pos)      /*!< 0x00000002 */
21930 #define RCC_APB1ENR2_I2C4EN                 RCC_APB1ENR2_I2C4EN_Msk                 /*!< I2C4 Clock Enable */
21931 #define RCC_APB1ENR2_LPTIM2EN_Pos           (5U)
21932 #define RCC_APB1ENR2_LPTIM2EN_Msk           (0x1UL << RCC_APB1ENR2_LPTIM2EN_Pos)    /*!< 0x00000020 */
21933 #define RCC_APB1ENR2_LPTIM2EN               RCC_APB1ENR2_LPTIM2EN_Msk               /*!< LPTIM2 Clock Enable */
21934 #define RCC_APB1ENR2_I2C5EN_Pos             (6U)
21935 #define RCC_APB1ENR2_I2C5EN_Msk             (0x1UL << RCC_APB1ENR2_I2C5EN_Pos)      /*!< 0x00000040 */
21936 #define RCC_APB1ENR2_I2C5EN                 RCC_APB1ENR2_I2C5EN_Msk                 /*!< I2C5 Clock Enable */
21937 #define RCC_APB1ENR2_I2C6EN_Pos             (7U)
21938 #define RCC_APB1ENR2_I2C6EN_Msk             (0x1UL << RCC_APB1ENR2_I2C6EN_Pos)      /*!< 0x00000080 */
21939 #define RCC_APB1ENR2_I2C6EN                 RCC_APB1ENR2_I2C6EN_Msk                 /*!< I2C6 Clock Enable */
21940 #define RCC_APB1ENR2_FDCAN1EN_Pos           (9U)
21941 #define RCC_APB1ENR2_FDCAN1EN_Msk           (0x1UL << RCC_APB1ENR2_FDCAN1EN_Pos)    /*!< 0x00000200 */
21942 #define RCC_APB1ENR2_FDCAN1EN               RCC_APB1ENR2_FDCAN1EN_Msk               /*!< FDCAN1 Clock Enable */
21943 #define RCC_APB1ENR2_UCPD1EN_Pos            (23U)
21944 #define RCC_APB1ENR2_UCPD1EN_Msk            (0x1UL << RCC_APB1ENR2_UCPD1EN_Pos)     /*!< 0x00800000 */
21945 #define RCC_APB1ENR2_UCPD1EN                RCC_APB1ENR2_UCPD1EN_Msk                /*!< UCPD1 Clock Enable */
21946 
21947 /********************  Bit definition for RCC_APB2ENR register  **************/
21948 #define RCC_APB2ENR_TIM1EN_Pos              (11U)
21949 #define RCC_APB2ENR_TIM1EN_Msk              (0x1UL << RCC_APB2ENR_TIM1EN_Pos)       /*!< 0x00000800 */
21950 #define RCC_APB2ENR_TIM1EN                  RCC_APB2ENR_TIM1EN_Msk                  /*!< TIM1 Clock Enable */
21951 #define RCC_APB2ENR_SPI1EN_Pos              (12U)
21952 #define RCC_APB2ENR_SPI1EN_Msk              (0x1UL << RCC_APB2ENR_SPI1EN_Pos)       /*!< 0x00001000 */
21953 #define RCC_APB2ENR_SPI1EN                  RCC_APB2ENR_SPI1EN_Msk                  /*!< SPI1 Clock Enable */
21954 #define RCC_APB2ENR_TIM8EN_Pos              (13U)
21955 #define RCC_APB2ENR_TIM8EN_Msk              (0x1UL << RCC_APB2ENR_TIM8EN_Pos)       /*!< 0x00002000 */
21956 #define RCC_APB2ENR_TIM8EN                  RCC_APB2ENR_TIM8EN_Msk                  /*!< TIM8 Clock Enable */
21957 #define RCC_APB2ENR_USART1EN_Pos            (14U)
21958 #define RCC_APB2ENR_USART1EN_Msk            (0x1UL << RCC_APB2ENR_USART1EN_Pos)     /*!< 0x00004000 */
21959 #define RCC_APB2ENR_USART1EN                RCC_APB2ENR_USART1EN_Msk                /*!< USART1 Clock Enable */
21960 #define RCC_APB2ENR_TIM15EN_Pos             (16U)
21961 #define RCC_APB2ENR_TIM15EN_Msk             (0x1UL << RCC_APB2ENR_TIM15EN_Pos)      /*!< 0x00010000 */
21962 #define RCC_APB2ENR_TIM15EN                 RCC_APB2ENR_TIM15EN_Msk                 /*!< TIM15 Clock Enable */
21963 #define RCC_APB2ENR_TIM16EN_Pos             (17U)
21964 #define RCC_APB2ENR_TIM16EN_Msk             (0x1UL << RCC_APB2ENR_TIM16EN_Pos)      /*!< 0x00020000 */
21965 #define RCC_APB2ENR_TIM16EN                 RCC_APB2ENR_TIM16EN_Msk                 /*!< TIM16 Clock Enable */
21966 #define RCC_APB2ENR_TIM17EN_Pos             (18U)
21967 #define RCC_APB2ENR_TIM17EN_Msk             (0x1UL << RCC_APB2ENR_TIM17EN_Pos)      /*!< 0x00040000 */
21968 #define RCC_APB2ENR_TIM17EN                 RCC_APB2ENR_TIM17EN_Msk                 /*!< TIM17 Clock Enable */
21969 #define RCC_APB2ENR_SAI1EN_Pos              (21U)
21970 #define RCC_APB2ENR_SAI1EN_Msk              (0x1UL << RCC_APB2ENR_SAI1EN_Pos)       /*!< 0x00200000 */
21971 #define RCC_APB2ENR_SAI1EN                  RCC_APB2ENR_SAI1EN_Msk                  /*!< SAI1 Clock Enable */
21972 #define RCC_APB2ENR_SAI2EN_Pos              (22U)
21973 #define RCC_APB2ENR_SAI2EN_Msk              (0x1UL << RCC_APB2ENR_SAI2EN_Pos)       /*!< 0x00400000 */
21974 #define RCC_APB2ENR_SAI2EN                  RCC_APB2ENR_SAI2EN_Msk                  /*!< SAI2 Clock Enable */
21975 #define RCC_APB2ENR_GFXTIMEN_Pos            (25U)
21976 #define RCC_APB2ENR_GFXTIMEN_Msk            (0x1UL << RCC_APB2ENR_GFXTIMEN_Pos)     /*!< 0x02000000 */
21977 #define RCC_APB2ENR_GFXTIMEN                RCC_APB2ENR_GFXTIMEN_Msk                /*!< GFXTIM Clock Enable */
21978 #define RCC_APB2ENR_LTDCEN_Pos              (26U)
21979 #define RCC_APB2ENR_LTDCEN_Msk              (0x1UL << RCC_APB2ENR_LTDCEN_Pos)       /*!< 0x04000000 */
21980 #define RCC_APB2ENR_LTDCEN                  RCC_APB2ENR_LTDCEN_Msk                  /*!< LTDC Clock Enable */
21981 #define RCC_APB2ENR_DSIHOSTEN_Pos           (27U)
21982 #define RCC_APB2ENR_DSIHOSTEN_Msk           (0x1UL << RCC_APB2ENR_DSIHOSTEN_Pos)    /*!< 0x08000000 */
21983 #define RCC_APB2ENR_DSIHOSTEN               RCC_APB2ENR_DSIHOSTEN_Msk               /*!< DSI Clock Enable */
21984 
21985 /********************  Bit definition for RCC_APB3ENR register  **************/
21986 #define RCC_APB3ENR_SYSCFGEN_Pos            (1U)
21987 #define RCC_APB3ENR_SYSCFGEN_Msk            (0x1UL << RCC_APB3ENR_SYSCFGEN_Pos)      /*!< 0x00000002 */
21988 #define RCC_APB3ENR_SYSCFGEN                RCC_APB3ENR_SYSCFGEN_Msk                 /*!< SYSCFG Clock Enable */
21989 #define RCC_APB3ENR_SPI3EN_Pos              (5U)
21990 #define RCC_APB3ENR_SPI3EN_Msk              (0x1UL << RCC_APB3ENR_SPI3EN_Pos)        /*!< 0x00000010 */
21991 #define RCC_APB3ENR_SPI3EN                  RCC_APB3ENR_SPI3EN_Msk                   /*!< SPI3 Clock Enable */
21992 #define RCC_APB3ENR_LPUART1EN_Pos           (6U)
21993 #define RCC_APB3ENR_LPUART1EN_Msk           (0x1UL << RCC_APB3ENR_LPUART1EN_Pos)     /*!< 0x00000040 */
21994 #define RCC_APB3ENR_LPUART1EN               RCC_APB3ENR_LPUART1EN_Msk                /*!< LPUART1 Clock Enable */
21995 #define RCC_APB3ENR_I2C3EN_Pos              (7U)
21996 #define RCC_APB3ENR_I2C3EN_Msk              (0x1UL << RCC_APB3ENR_I2C3EN_Pos)        /*!< 0x000000080 */
21997 #define RCC_APB3ENR_I2C3EN                  RCC_APB3ENR_I2C3EN_Msk                   /*!< I2C3 Clock Enable */
21998 #define RCC_APB3ENR_LPTIM1EN_Pos            (11U)
21999 #define RCC_APB3ENR_LPTIM1EN_Msk            (0x1UL << RCC_APB3ENR_LPTIM1EN_Pos)      /*!< 0x000000800 */
22000 #define RCC_APB3ENR_LPTIM1EN                RCC_APB3ENR_LPTIM1EN_Msk                 /*!< LPTIM1 Clock Enable */
22001 #define RCC_APB3ENR_LPTIM3EN_Pos            (12U)
22002 #define RCC_APB3ENR_LPTIM3EN_Msk            (0x1UL << RCC_APB3ENR_LPTIM3EN_Pos)      /*!< 0x000001000 */
22003 #define RCC_APB3ENR_LPTIM3EN                RCC_APB3ENR_LPTIM3EN_Msk                 /*!< LPTIM3 Clock Enable */
22004 #define RCC_APB3ENR_LPTIM4EN_Pos            (13U)
22005 #define RCC_APB3ENR_LPTIM4EN_Msk            (0x1UL << RCC_APB3ENR_LPTIM4EN_Pos)      /*!< 0x0000002000 */
22006 #define RCC_APB3ENR_LPTIM4EN                RCC_APB3ENR_LPTIM4EN_Msk                 /*!< LPTIM4 Clock Enable */
22007 #define RCC_APB3ENR_OPAMPEN_Pos             (14U)
22008 #define RCC_APB3ENR_OPAMPEN_Msk             (0x1UL << RCC_APB3ENR_OPAMPEN_Pos)       /*!< 0x000004000 */
22009 #define RCC_APB3ENR_OPAMPEN                 RCC_APB3ENR_OPAMPEN_Msk                  /*!< OPAMP Clock Enable */
22010 #define RCC_APB3ENR_COMPEN_Pos              (15U)
22011 #define RCC_APB3ENR_COMPEN_Msk              (0x1UL << RCC_APB3ENR_COMPEN_Pos)        /*!< 0x000004000 */
22012 #define RCC_APB3ENR_COMPEN                  RCC_APB3ENR_COMPEN_Msk                   /*!< COMP Clock Enable */
22013 #define RCC_APB3ENR_VREFEN_Pos              (20U)
22014 #define RCC_APB3ENR_VREFEN_Msk              (0x1UL << RCC_APB3ENR_VREFEN_Pos)        /*!< 0x000100000 */
22015 #define RCC_APB3ENR_VREFEN                  RCC_APB3ENR_VREFEN_Msk                   /*!< VREFBUF Clock Enable */
22016 #define RCC_APB3ENR_RTCAPBEN_Pos            (21U)
22017 #define RCC_APB3ENR_RTCAPBEN_Msk            (0x1UL << RCC_APB3ENR_RTCAPBEN_Pos)      /*!< 0x000200000 */
22018 #define RCC_APB3ENR_RTCAPBEN                RCC_APB3ENR_RTCAPBEN_Msk                 /*!< RTC APB Clock Enable */
22019 
22020 /********************  Bit definition for RCC_AHB1SMENR register  **************/
22021 #define RCC_AHB1SMENR_GPDMA1SMEN_Pos        (0U)
22022 #define RCC_AHB1SMENR_GPDMA1SMEN_Msk        (0x1UL << RCC_AHB1SMENR_GPDMA1SMEN_Pos)  /*!< 0x00000000*/
22023 #define RCC_AHB1SMENR_GPDMA1SMEN            RCC_AHB1SMENR_GPDMA1SMEN_Msk             /*!< GPDMA1 Clocks Enable During Sleep and Stop Modes */
22024 #define RCC_AHB1SMENR_CORDICSMEN_Pos        (1U)
22025 #define RCC_AHB1SMENR_CORDICSMEN_Msk        (0x1UL << RCC_AHB1SMENR_CORDICSMEN_Pos)  /*!< 0x00000001*/
22026 #define RCC_AHB1SMENR_CORDICSMEN            RCC_AHB1SMENR_CORDICSMEN_Msk             /*!< CORDIC Clocks Enable During Sleep and Stop Modes */
22027 #define RCC_AHB1SMENR_FMACSMEN_Pos          (2U)
22028 #define RCC_AHB1SMENR_FMACSMEN_Msk          (0x1UL << RCC_AHB1SMENR_FMACSMEN_Pos)    /*!< 0x00000002*/
22029 #define RCC_AHB1SMENR_FMACSMEN              RCC_AHB1SMENR_FMACSMEN_Msk               /*!< FMAC Clocks Enable During Sleep and Stop Modes */
22030 #define RCC_AHB1SMENR_MDF1SMEN_Pos          (3U)
22031 #define RCC_AHB1SMENR_MDF1SMEN_Msk          (0x1UL << RCC_AHB1SMENR_MDF1SMEN_Pos)    /*!< 0x00000004 */
22032 #define RCC_AHB1SMENR_MDF1SMEN              RCC_AHB1SMENR_MDF1SMEN_Msk               /*!< MDF1 Clocks Enable During Sleep and Stop Modes */
22033 #define RCC_AHB1SMENR_FLASHSMEN_Pos         (8U)
22034 #define RCC_AHB1SMENR_FLASHSMEN_Msk         (0x1UL << RCC_AHB1SMENR_FLASHSMEN_Pos)   /*!< 0x00000100 */
22035 #define RCC_AHB1SMENR_FLASHSMEN             RCC_AHB1SMENR_FLASHSMEN_Msk              /*!< FLASH Clocks Enable During Sleep and Stop Modes */
22036 #define RCC_AHB1SMENR_CRCSMEN_Pos           (12U)
22037 #define RCC_AHB1SMENR_CRCSMEN_Msk           (0x1UL << RCC_AHB1SMENR_CRCSMEN_Pos)     /*!< 0x00001000 */
22038 #define RCC_AHB1SMENR_CRCSMEN               RCC_AHB1SMENR_CRCSMEN_Msk                /*!< CRC Clocks Enable During Sleep and Stop Modes */
22039 #define RCC_AHB1SMENR_JPEGSMEN_Pos         (15U)
22040 #define RCC_AHB1SMENR_JPEGSMEN_Msk         (0x1UL << RCC_AHB1SMENR_JPEGSMEN_Pos)    /*!< 0x00008000 */
22041 #define RCC_AHB1SMENR_JPEGSMEN              RCC_AHB1SMENR_JPEGSMEN_Msk               /*!< JPEG Clocks Enable During Sleep and Stop Modes */
22042 #define RCC_AHB1SMENR_TSCSMEN_Pos           (16U)
22043 #define RCC_AHB1SMENR_TSCSMEN_Msk           (0x1UL << RCC_AHB1SMENR_TSCSMEN_Pos)     /*!< 0x00010000 */
22044 #define RCC_AHB1SMENR_TSCSMEN               RCC_AHB1SMENR_TSCSMEN_Msk                /*!< TSC Clocks Enable During Sleep and Stop Modes */
22045 #define RCC_AHB1SMENR_RAMCFGSMEN_Pos        (17U)
22046 #define RCC_AHB1SMENR_RAMCFGSMEN_Msk        (0x1UL << RCC_AHB1SMENR_RAMCFGSMEN_Pos)  /*!< 0x00020000 */
22047 #define RCC_AHB1SMENR_RAMCFGSMEN            RCC_AHB1SMENR_RAMCFGSMEN_Msk             /*!< RAMCFG Clocks Enable During Sleep and Stop Modes */
22048 #define RCC_AHB1SMENR_DMA2DSMEN_Pos         (18U)
22049 #define RCC_AHB1SMENR_DMA2DSMEN_Msk         (0x1UL << RCC_AHB1SMENR_DMA2DSMEN_Pos)   /*!< 0x00040000 */
22050 #define RCC_AHB1SMENR_DMA2DSMEN             RCC_AHB1SMENR_DMA2DSMEN_Msk              /*!< DMA2D Clocks Enable During Sleep and Stop Modes */
22051 #define RCC_AHB1SMENR_GFXMMUSMEN_Pos        (19U)
22052 #define RCC_AHB1SMENR_GFXMMUSMEN_Msk        (0x1UL << RCC_AHB1SMENR_GFXMMUSMEN_Pos)  /*!< 0x00080000 */
22053 #define RCC_AHB1SMENR_GFXMMUSMEN            RCC_AHB1SMENR_GFXMMUSMEN_Msk             /*!< GFXMMU Clocks Enable During Sleep and Stop Modes */
22054 #define RCC_AHB1SMENR_GPU2DSMEN_Pos         (20U)
22055 #define RCC_AHB1SMENR_GPU2DSMEN_Msk         (0x1UL << RCC_AHB1SMENR_GPU2DSMEN_Pos)   /*!< 0x00100000 */
22056 #define RCC_AHB1SMENR_GPU2DSMEN             RCC_AHB1SMENR_GPU2DSMEN_Msk              /*!< GPU2D Clocks Enable During Sleep and Stop Modes */
22057 #define RCC_AHB1SMENR_DCACHE2SMEN_Pos       (21U)
22058 #define RCC_AHB1SMENR_DCACHE2SMEN_Msk       (0x1UL << RCC_AHB1SMENR_DCACHE2SMEN_Pos) /*!< 0x00200000 */
22059 #define RCC_AHB1SMENR_DCACHE2SMEN           RCC_AHB1SMENR_DCACHE2SMEN_Msk            /*!< DCACHE2 Clocks Enable During Sleep and Stop Modes */
22060 #define RCC_AHB1SMENR_GTZC1SMEN_Pos         (24U)
22061 #define RCC_AHB1SMENR_GTZC1SMEN_Msk         (0x1UL << RCC_AHB1SMENR_GTZC1SMEN_Pos)   /*!< 0x01000000 */
22062 #define RCC_AHB1SMENR_GTZC1SMEN             RCC_AHB1SMENR_GTZC1SMEN_Msk              /*!< GTZC1 Clocks Enable During Sleep and Stop Modes */
22063 #define RCC_AHB1SMENR_BKPSRAMSMEN_Pos       (28U)
22064 #define RCC_AHB1SMENR_BKPSRAMSMEN_Msk       (0x1UL << RCC_AHB1SMENR_BKPSRAMSMEN_Pos) /*!< 0x10000000 */
22065 #define RCC_AHB1SMENR_BKPSRAMSMEN           RCC_AHB1SMENR_BKPSRAMSMEN_Msk            /*!< BKPSRAM Clocks Enable During Sleep and Stop Modes */
22066 #define RCC_AHB1SMENR_ICACHESMEN_Pos        (29U)
22067 #define RCC_AHB1SMENR_ICACHESMEN_Msk        (0x1UL << RCC_AHB1SMENR_ICACHESMEN_Pos)  /*!< 0x20000000 */
22068 #define RCC_AHB1SMENR_ICACHESMEN            RCC_AHB1SMENR_ICACHESMEN_Msk             /*!< ICACHE Clocks Enable During Sleep and Stop Modes */
22069 #define RCC_AHB1SMENR_DCACHE1SMEN_Pos       (30U)
22070 #define RCC_AHB1SMENR_DCACHE1SMEN_Msk       (0x1UL << RCC_AHB1SMENR_DCACHE1SMEN_Pos) /*!< 0x40000000 */
22071 #define RCC_AHB1SMENR_DCACHE1SMEN           RCC_AHB1SMENR_DCACHE1SMEN_Msk            /*!< DCACHE1 Clocks Enable During Sleep and Stop Modes */
22072 #define RCC_AHB1SMENR_SRAM1SMEN_Pos         (31U)
22073 #define RCC_AHB1SMENR_SRAM1SMEN_Msk         (0x1UL << RCC_AHB1SMENR_SRAM1SMEN_Pos)   /*!< 0x80000000 */
22074 #define RCC_AHB1SMENR_SRAM1SMEN             RCC_AHB1SMENR_SRAM1SMEN_Msk              /*!< SRAM1 Clocks Enable During Sleep and Stop Modes */
22075 
22076 /********************  Bit definition for RCC_AHB2SMENR1 register  **************/
22077 #define RCC_AHB2SMENR1_GPIOASMEN_Pos        (0U)
22078 #define RCC_AHB2SMENR1_GPIOASMEN_Msk        (0x1UL << RCC_AHB2SMENR1_GPIOASMEN_Pos)  /*!< 0x00000001 */
22079 #define RCC_AHB2SMENR1_GPIOASMEN            RCC_AHB2SMENR1_GPIOASMEN_Msk             /*!< IO port A Clocks Enable During Sleep and Stop Modes */
22080 #define RCC_AHB2SMENR1_GPIOBSMEN_Pos        (1U)
22081 #define RCC_AHB2SMENR1_GPIOBSMEN_Msk        (0x1UL << RCC_AHB2SMENR1_GPIOBSMEN_Pos)  /*!< 0x00000002 */
22082 #define RCC_AHB2SMENR1_GPIOBSMEN            RCC_AHB2SMENR1_GPIOBSMEN_Msk             /*!< IO port B Clocks Enable During Sleep and Stop Modes */
22083 #define RCC_AHB2SMENR1_GPIOCSMEN_Pos        (2U)
22084 #define RCC_AHB2SMENR1_GPIOCSMEN_Msk        (0x1UL << RCC_AHB2SMENR1_GPIOCSMEN_Pos)  /*!< 0x00000004 */
22085 #define RCC_AHB2SMENR1_GPIOCSMEN            RCC_AHB2SMENR1_GPIOCSMEN_Msk             /*!< IO port C Clocks Enable During Sleep and Stop Modes */
22086 #define RCC_AHB2SMENR1_GPIODSMEN_Pos        (3U)
22087 #define RCC_AHB2SMENR1_GPIODSMEN_Msk        (0x1UL << RCC_AHB2SMENR1_GPIODSMEN_Pos)  /*!< 0x00000008 */
22088 #define RCC_AHB2SMENR1_GPIODSMEN            RCC_AHB2SMENR1_GPIODSMEN_Msk             /*!< IO port D Clocks Enable During Sleep and Stop Modes */
22089 #define RCC_AHB2SMENR1_GPIOESMEN_Pos        (4U)
22090 #define RCC_AHB2SMENR1_GPIOESMEN_Msk        (0x1UL << RCC_AHB2SMENR1_GPIOESMEN_Pos)  /*!< 0x00000010 */
22091 #define RCC_AHB2SMENR1_GPIOESMEN            RCC_AHB2SMENR1_GPIOESMEN_Msk             /*!< IO port E Clocks Enable During Sleep and Stop Modes */
22092 #define RCC_AHB2SMENR1_GPIOFSMEN_Pos        (5U)
22093 #define RCC_AHB2SMENR1_GPIOFSMEN_Msk        (0x1UL << RCC_AHB2SMENR1_GPIOFSMEN_Pos)  /*!< 0x00000020 */
22094 #define RCC_AHB2SMENR1_GPIOFSMEN            RCC_AHB2SMENR1_GPIOFSMEN_Msk             /*!< IO port F Clocks Enable During Sleep and Stop Modes */
22095 #define RCC_AHB2SMENR1_GPIOGSMEN_Pos        (6U)
22096 #define RCC_AHB2SMENR1_GPIOGSMEN_Msk        (0x1UL << RCC_AHB2SMENR1_GPIOGSMEN_Pos)  /*!< 0x00000040 */
22097 #define RCC_AHB2SMENR1_GPIOGSMEN            RCC_AHB2SMENR1_GPIOGSMEN_Msk             /*!< IO port G Clocks Enable During Sleep and Stop Modes */
22098 #define RCC_AHB2SMENR1_GPIOHSMEN_Pos        (7U)
22099 #define RCC_AHB2SMENR1_GPIOHSMEN_Msk        (0x1UL << RCC_AHB2SMENR1_GPIOHSMEN_Pos)  /*!< 0x00000080 */
22100 #define RCC_AHB2SMENR1_GPIOHSMEN            RCC_AHB2SMENR1_GPIOHSMEN_Msk             /*!< IO port H Clocks Enable During Sleep and Stop Modes */
22101 #define RCC_AHB2SMENR1_GPIOISMEN_Pos        (8U)
22102 #define RCC_AHB2SMENR1_GPIOISMEN_Msk        (0x1UL << RCC_AHB2SMENR1_GPIOISMEN_Pos)  /*!< 0x00000100 */
22103 #define RCC_AHB2SMENR1_GPIOISMEN            RCC_AHB2SMENR1_GPIOISMEN_Msk             /*!< IO port I Clocks Enable During Sleep and Stop Modes */
22104 #define RCC_AHB2SMENR1_GPIOJSMEN_Pos        (9U)
22105 #define RCC_AHB2SMENR1_GPIOJSMEN_Msk        (0x1UL << RCC_AHB2SMENR1_GPIOJSMEN_Pos)  /*!< 0x00000200 */
22106 #define RCC_AHB2SMENR1_GPIOJSMEN            RCC_AHB2SMENR1_GPIOJSMEN_Msk             /*!< IO port J Clocks Enable During Sleep and Stop Modes */
22107 #define RCC_AHB2SMENR1_ADC12SMEN_Pos        (10U)
22108 #define RCC_AHB2SMENR1_ADC12SMEN_Msk        (0x1UL << RCC_AHB2SMENR1_ADC12SMEN_Pos)   /*!< 0x00000400 */
22109 #define RCC_AHB2SMENR1_ADC12SMEN            RCC_AHB2SMENR1_ADC12SMEN_Msk              /*!< ADC1 Clocks Enable During Sleep and Stop Modes */
22110 #define RCC_AHB2SMENR1_DCMI_PSSISMEN_Pos    (12U)
22111 #define RCC_AHB2SMENR1_DCMI_PSSISMEN_Msk    (0x1UL << RCC_AHB2SMENR1_DCMI_PSSISMEN_Pos) /*!< 0x00001000 */
22112 #define RCC_AHB2SMENR1_DCMI_PSSISMEN        RCC_AHB2SMENR1_DCMI_PSSISMEN_Msk            /*!< DCMI and PSSI Clocks Enable During Sleep and Stop Modes */
22113 #define RCC_AHB2SMENR1_OTGSMEN_Pos          (14U)
22114 #define RCC_AHB2SMENR1_OTGSMEN_Msk          (0x1UL << RCC_AHB2SMENR1_OTGSMEN_Pos)       /*!< 0x00004000 */
22115 #define RCC_AHB2SMENR1_OTGSMEN              RCC_AHB2SMENR1_OTGSMEN_Msk                  /*!< OTG Clocks Enable During Sleep and Stop Modes */
22116 #define RCC_AHB2SMENR1_USBPHYCSMEN_Pos      (15U)
22117 #define RCC_AHB2SMENR1_USBPHYCSMEN_Msk      (0x1UL << RCC_AHB2SMENR1_USBPHYCSMEN_Pos) /*!< 0x00008000 */
22118 #define RCC_AHB2SMENR1_USBPHYCSMEN          RCC_AHB2SMENR1_USBPHYCSMEN_Msk
22119 #define RCC_AHB2SMENR1_HASHSMEN_Pos         (17U)
22120 #define RCC_AHB2SMENR1_HASHSMEN_Msk         (0x1UL << RCC_AHB2SMENR1_HASHSMEN_Pos)   /*!< 0x00020000 */
22121 #define RCC_AHB2SMENR1_HASHSMEN             RCC_AHB2SMENR1_HASHSMEN_Msk              /*!< HASH Clocks Enable During Sleep and Stop Modes */
22122 #define RCC_AHB2SMENR1_RNGSMEN_Pos          (18U)
22123 #define RCC_AHB2SMENR1_RNGSMEN_Msk          (0x1UL << RCC_AHB2SMENR1_RNGSMEN_Pos)    /*!< 0x00040000 */
22124 #define RCC_AHB2SMENR1_RNGSMEN              RCC_AHB2SMENR1_RNGSMEN_Msk               /*!< Random Number Generator (RNG) Clocks Enable During Sleep and Stop Modes */
22125 #define RCC_AHB2SMENR1_OCTOSPIMSMEN_Pos     (21U)
22126 #define RCC_AHB2SMENR1_OCTOSPIMSMEN_Msk     (0x1UL << RCC_AHB2SMENR1_OCTOSPIMSMEN_Pos)  /*!< 0x00200000 */
22127 #define RCC_AHB2SMENR1_OCTOSPIMSMEN         RCC_AHB2SMENR1_OCTOSPIMSMEN_Msk             /*!< OCTOSPIM Clocks Enable During Sleep and Stop Modes */
22128 #define RCC_AHB2SMENR1_SDMMC1SMEN_Pos       (27U)
22129 #define RCC_AHB2SMENR1_SDMMC1SMEN_Msk       (0x1UL << RCC_AHB2SMENR1_SDMMC1SMEN_Pos) /*!< 0x08000000 */
22130 #define RCC_AHB2SMENR1_SDMMC1SMEN           RCC_AHB2SMENR1_SDMMC1SMEN_Msk            /*!< SDMMC1 Clocks Enable During Sleep and Stop Modes */
22131 #define RCC_AHB2SMENR1_SDMMC2SMEN_Pos       (28U)
22132 #define RCC_AHB2SMENR1_SDMMC2SMEN_Msk       (0x1UL << RCC_AHB2SMENR1_SDMMC2SMEN_Pos) /*!< 0x10000000 */
22133 #define RCC_AHB2SMENR1_SDMMC2SMEN           RCC_AHB2SMENR1_SDMMC2SMEN_Msk            /*!< SDMMC2 Clocks Enable During Sleep and Stop Modes */
22134 #define RCC_AHB2SMENR1_SRAM2SMEN_Pos        (30U)
22135 #define RCC_AHB2SMENR1_SRAM2SMEN_Msk        (0x1UL << RCC_AHB2SMENR1_SRAM2SMEN_Pos)  /*!< 0x40000000 */
22136 #define RCC_AHB2SMENR1_SRAM2SMEN            RCC_AHB2SMENR1_SRAM2SMEN_Msk             /*!< SRAM2 Clocks Enable During Sleep and Stop Modes */
22137 #define RCC_AHB2SMENR1_SRAM3SMEN_Pos        (31U)
22138 #define RCC_AHB2SMENR1_SRAM3SMEN_Msk        (0x1UL << RCC_AHB2SMENR1_SRAM3SMEN_Pos)  /*!< 0x80000000 */
22139 #define RCC_AHB2SMENR1_SRAM3SMEN            RCC_AHB2SMENR1_SRAM3SMEN_Msk             /*!< SRAM3 Clocks Enable During Sleep and Stop Modes */
22140 
22141 /********************  Bit definition for RCC_AHB2SMENR2 register  **************/
22142 #define RCC_AHB2SMENR2_FSMCSMEN_Pos         (0U)
22143 #define RCC_AHB2SMENR2_FSMCSMEN_Msk         (0x1UL << RCC_AHB2SMENR2_FSMCSMEN_Pos)      /*!< 0x00000001 */
22144 #define RCC_AHB2SMENR2_FSMCSMEN             RCC_AHB2SMENR2_FSMCSMEN_Msk                 /*!< FSMC Clocks Enable During Sleep and Stop Modes */
22145 #define RCC_AHB2SMENR2_OCTOSPI1SMEN_Pos     (4U)
22146 #define RCC_AHB2SMENR2_OCTOSPI1SMEN_Msk     (0x1UL << RCC_AHB2SMENR2_OCTOSPI1SMEN_Pos)  /*!< 0x00000010 */
22147 #define RCC_AHB2SMENR2_OCTOSPI1SMEN         RCC_AHB2SMENR2_OCTOSPI1SMEN_Msk             /*!< OCTOSPI1 Clocks Enable During Sleep and Stop Modes */
22148 #define RCC_AHB2SMENR2_OCTOSPI2SMEN_Pos     (8U)
22149 #define RCC_AHB2SMENR2_OCTOSPI2SMEN_Msk     (0x1UL << RCC_AHB2SMENR2_OCTOSPI2SMEN_Pos)  /*!< 0x00000100 */
22150 #define RCC_AHB2SMENR2_OCTOSPI2SMEN         RCC_AHB2SMENR2_OCTOSPI2SMEN_Msk             /*!< OCTOSPI2 Clocks Enable During Sleep and Stop Modes */
22151 #define RCC_AHB2SMENR2_HSPI1SMEN_Pos        (12U)
22152 #define RCC_AHB2SMENR2_HSPI1SMEN_Msk        (0x1UL << RCC_AHB2SMENR2_HSPI1SMEN_Pos)     /*!< 0x00001000 */
22153 #define RCC_AHB2SMENR2_HSPI1SMEN            RCC_AHB2SMENR2_HSPI1SMEN_Msk                /*!< HSPI1 Clocks Enable During Sleep and Stop Modes */
22154 #define RCC_AHB2SMENR2_SRAM6SMEN_Pos        (30U)
22155 #define RCC_AHB2SMENR2_SRAM6SMEN_Msk        (0x1UL << RCC_AHB2SMENR2_SRAM6SMEN_Pos)     /*!< 0x40000000 */
22156 #define RCC_AHB2SMENR2_SRAM6SMEN            RCC_AHB2SMENR2_SRAM6SMEN_Msk                /*!< SRAM6 Clocks Enable During Sleep and Stop Modes */
22157 #define RCC_AHB2SMENR2_SRAM5SMEN_Pos        (31U)
22158 #define RCC_AHB2SMENR2_SRAM5SMEN_Msk        (0x1UL << RCC_AHB2SMENR2_SRAM5SMEN_Pos)     /*!< 0x80000000 */
22159 #define RCC_AHB2SMENR2_SRAM5SMEN            RCC_AHB2SMENR2_SRAM5SMEN_Msk                /*!< SRAM5 Clocks Enable During Sleep and Stop Modes */
22160 
22161 /********************  Bit definition for RCC_AHB3SMENR register  **************/
22162 #define RCC_AHB3SMENR_LPGPIO1SMEN_Pos       (0U)
22163 #define RCC_AHB3SMENR_LPGPIO1SMEN_Msk       (0x1UL << RCC_AHB3SMENR_LPGPIO1SMEN_Pos) /*!< 0x00000001 */
22164 #define RCC_AHB3SMENR_LPGPIO1SMEN           RCC_AHB3SMENR_LPGPIO1SMEN_Msk            /*!< LPGPIO1 Clocks Enable During Sleep and Stop Modes */
22165 #define RCC_AHB3SMENR_PWRSMEN_Pos           (2U)
22166 #define RCC_AHB3SMENR_PWRSMEN_Msk           (0x1UL << RCC_AHB3SMENR_PWRSMEN_Pos)     /*!< 0x00000004 */
22167 #define RCC_AHB3SMENR_PWRSMEN               RCC_AHB3SMENR_PWRSMEN_Msk                /*!< PWR Clocks Enable During Sleep and Stop Modes */
22168 #define RCC_AHB3SMENR_ADC4SMEN_Pos          (5U)
22169 #define RCC_AHB3SMENR_ADC4SMEN_Msk          (0x1UL << RCC_AHB3SMENR_ADC4SMEN_Pos)    /*!< 0x00000040 */
22170 #define RCC_AHB3SMENR_ADC4SMEN              RCC_AHB3SMENR_ADC4SMEN_Msk               /*!< ADC4 Clocks Enable During Sleep and Stop Modes */
22171 #define RCC_AHB3SMENR_DAC1SMEN_Pos          (6U)
22172 #define RCC_AHB3SMENR_DAC1SMEN_Msk          (0x1UL << RCC_AHB3SMENR_DAC1SMEN_Pos)    /*!< 0x00000040 */
22173 #define RCC_AHB3SMENR_DAC1SMEN              RCC_AHB3SMENR_DAC1SMEN_Msk               /*!< DAC1 Clocks Enable During Sleep and Stop Modes */
22174 #define RCC_AHB3SMENR_LPDMA1SMEN_Pos        (9U)
22175 #define RCC_AHB3SMENR_LPDMA1SMEN_Msk        (0x1UL << RCC_AHB3SMENR_LPDMA1SMEN_Pos)  /*!< 0x000000080 */
22176 #define RCC_AHB3SMENR_LPDMA1SMEN            RCC_AHB3SMENR_LPDMA1SMEN_Msk             /*!< LPDMA1 Clocks Enable During Sleep and Stop Modes */
22177 #define RCC_AHB3SMENR_ADF1SMEN_Pos          (10U)
22178 #define RCC_AHB3SMENR_ADF1SMEN_Msk          (0x1UL << RCC_AHB3SMENR_ADF1SMEN_Pos)    /*!< 0x000000400 */
22179 #define RCC_AHB3SMENR_ADF1SMEN              RCC_AHB3SMENR_ADF1SMEN_Msk               /*!< ADF1 Clocks Enable During Sleep and Stop Modes */
22180 #define RCC_AHB3SMENR_GTZC2SMEN_Pos         (12U)
22181 #define RCC_AHB3SMENR_GTZC2SMEN_Msk         (0x1UL << RCC_AHB3SMENR_GTZC2SMEN_Pos)   /*!< 0x000001000 */
22182 #define RCC_AHB3SMENR_GTZC2SMEN             RCC_AHB3SMENR_GTZC2SMEN_Msk              /*!< GTZC2 Clocks Enable During Sleep and Stop Modes */
22183 #define RCC_AHB3SMENR_SRAM4SMEN_Pos         (31U)
22184 #define RCC_AHB3SMENR_SRAM4SMEN_Msk         (0x1UL << RCC_AHB3SMENR_SRAM4SMEN_Pos)   /*!< 0x800000000 */
22185 #define RCC_AHB3SMENR_SRAM4SMEN             RCC_AHB3SMENR_SRAM4SMEN_Msk              /*!< SRAM4 Clocks Enable During Sleep and Stop Modes */
22186 
22187 /********************  Bit definition for RCC_APB1SMENR1 register  **************/
22188 #define RCC_APB1SMENR1_TIM2SMEN_Pos         (0U)
22189 #define RCC_APB1SMENR1_TIM2SMEN_Msk         (0x1UL << RCC_APB1SMENR1_TIM2SMEN_Pos)   /*!< 0x00000001 */
22190 #define RCC_APB1SMENR1_TIM2SMEN             RCC_APB1SMENR1_TIM2SMEN_Msk              /*!< TIM2 Clocks Enable During Sleep and Stop Modes */
22191 #define RCC_APB1SMENR1_TIM3SMEN_Pos         (1U)
22192 #define RCC_APB1SMENR1_TIM3SMEN_Msk         (0x1UL << RCC_APB1SMENR1_TIM3SMEN_Pos)   /*!< 0x00000002 */
22193 #define RCC_APB1SMENR1_TIM3SMEN             RCC_APB1SMENR1_TIM3SMEN_Msk              /*!< TIM3 Clocks Enable During Sleep and Stop Modes */
22194 #define RCC_APB1SMENR1_TIM4SMEN_Pos         (2U)
22195 #define RCC_APB1SMENR1_TIM4SMEN_Msk         (0x1UL << RCC_APB1SMENR1_TIM4SMEN_Pos)   /*!< 0x00000004 */
22196 #define RCC_APB1SMENR1_TIM4SMEN             RCC_APB1SMENR1_TIM4SMEN_Msk              /*!< TIM4 Clocks Enable During Sleep and Stop Modes */
22197 #define RCC_APB1SMENR1_TIM5SMEN_Pos         (3U)
22198 #define RCC_APB1SMENR1_TIM5SMEN_Msk         (0x1UL << RCC_APB1SMENR1_TIM5SMEN_Pos)   /*!< 0x00000008 */
22199 #define RCC_APB1SMENR1_TIM5SMEN             RCC_APB1SMENR1_TIM5SMEN_Msk              /*!< TIM5 Clocks Enable During Sleep and Stop Modes */
22200 #define RCC_APB1SMENR1_TIM6SMEN_Pos         (4U)
22201 #define RCC_APB1SMENR1_TIM6SMEN_Msk         (0x1UL << RCC_APB1SMENR1_TIM6SMEN_Pos)   /*!< 0x00000010 */
22202 #define RCC_APB1SMENR1_TIM6SMEN             RCC_APB1SMENR1_TIM6SMEN_Msk              /*!< TIM6 Clocks Enable During Sleep and Stop Modes */
22203 #define RCC_APB1SMENR1_TIM7SMEN_Pos         (5U)
22204 #define RCC_APB1SMENR1_TIM7SMEN_Msk         (0x1UL << RCC_APB1SMENR1_TIM7SMEN_Pos)   /*!< 0x00000020 */
22205 #define RCC_APB1SMENR1_TIM7SMEN             RCC_APB1SMENR1_TIM7SMEN_Msk              /*!< TIM7 Clocks Enable During Sleep and Stop Modes */
22206 #define RCC_APB1SMENR1_WWDGSMEN_Pos         (11U)
22207 #define RCC_APB1SMENR1_WWDGSMEN_Msk         (0x1UL << RCC_APB1SMENR1_WWDGSMEN_Pos)   /*!< 0x00000800 */
22208 #define RCC_APB1SMENR1_WWDGSMEN             RCC_APB1SMENR1_WWDGSMEN_Msk              /*!< Window Watchdog Clocks Enable During Sleep and Stop Modes */
22209 #define RCC_APB1SMENR1_SPI2SMEN_Pos         (14U)
22210 #define RCC_APB1SMENR1_SPI2SMEN_Msk         (0x1UL << RCC_APB1SMENR1_SPI2SMEN_Pos)   /*!< 0x00004000 */
22211 #define RCC_APB1SMENR1_SPI2SMEN             RCC_APB1SMENR1_SPI2SMEN_Msk              /*!< SPI2 Clocks Enable During Sleep and Stop Modes */
22212 #define RCC_APB1SMENR1_USART2SMEN_Pos       (17U)
22213 #define RCC_APB1SMENR1_USART2SMEN_Msk       (0x1UL << RCC_APB1SMENR1_USART2SMEN_Pos)  /*!< 0x00020000 */
22214 #define RCC_APB1SMENR1_USART2SMEN           RCC_APB1SMENR1_USART2SMEN_Msk            /*!< USART2 Clocks Enable During Sleep and Stop Modes */
22215 #define RCC_APB1SMENR1_USART3SMEN_Pos       (18U)
22216 #define RCC_APB1SMENR1_USART3SMEN_Msk       (0x1UL << RCC_APB1SMENR1_USART3SMEN_Pos)  /*!< 0x00040000 */
22217 #define RCC_APB1SMENR1_USART3SMEN           RCC_APB1SMENR1_USART3SMEN_Msk            /*!< USART3 Clocks Enable During Sleep and Stop Modes */
22218 #define RCC_APB1SMENR1_UART4SMEN_Pos        (19U)
22219 #define RCC_APB1SMENR1_UART4SMEN_Msk        (0x1UL << RCC_APB1SMENR1_UART4SMEN_Pos)  /*!< 0x00080000 */
22220 #define RCC_APB1SMENR1_UART4SMEN            RCC_APB1SMENR1_UART4SMEN_Msk             /*!< UART4 Clocks Enable During Sleep and Stop Modes */
22221 #define RCC_APB1SMENR1_UART5SMEN_Pos        (20U)
22222 #define RCC_APB1SMENR1_UART5SMEN_Msk        (0x1UL << RCC_APB1SMENR1_UART5SMEN_Pos)  /*!< 0x00100000 */
22223 #define RCC_APB1SMENR1_UART5SMEN            RCC_APB1SMENR1_UART5SMEN_Msk             /*!< UART5 Clocks Enable During Sleep and Stop Modes */
22224 #define RCC_APB1SMENR1_I2C1SMEN_Pos         (21U)
22225 #define RCC_APB1SMENR1_I2C1SMEN_Msk         (0x1UL << RCC_APB1SMENR1_I2C1SMEN_Pos)   /*!< 0x00200000 */
22226 #define RCC_APB1SMENR1_I2C1SMEN             RCC_APB1SMENR1_I2C1SMEN_Msk              /*!< I2C1 Clocks Enable During Sleep and Stop Modes */
22227 #define RCC_APB1SMENR1_I2C2SMEN_Pos         (22U)
22228 #define RCC_APB1SMENR1_I2C2SMEN_Msk         (0x1UL << RCC_APB1SMENR1_I2C2SMEN_Pos)   /*!< 0x00400000 */
22229 #define RCC_APB1SMENR1_I2C2SMEN             RCC_APB1SMENR1_I2C2SMEN_Msk              /*!< I2C2 Clocks Enable During Sleep and Stop Modes */
22230 #define RCC_APB1SMENR1_CRSSMEN_Pos          (24U)
22231 #define RCC_APB1SMENR1_CRSSMEN_Msk          (0x1UL << RCC_APB1SMENR1_CRSSMEN_Pos)    /*!< 0x01000000 */
22232 #define RCC_APB1SMENR1_CRSSMEN              RCC_APB1SMENR1_CRSSMEN_Msk               /*!< CRS Clocks Enable During Sleep and Stop Modes */
22233 #define RCC_APB1SMENR1_USART6SMEN_Pos       (25U)
22234 #define RCC_APB1SMENR1_USART6SMEN_Msk       (0x1UL << RCC_APB1SMENR1_USART6SMEN_Pos) /*!< 0x02000000 */
22235 #define RCC_APB1SMENR1_USART6SMEN           RCC_APB1SMENR1_USART6SMEN_Msk
22236 
22237 /********************  Bit definition for RCC_APB1SMENR2 register  **************/
22238 #define RCC_APB1SMENR2_I2C4SMEN_Pos         (1U)
22239 #define RCC_APB1SMENR2_I2C4SMEN_Msk         (0x1UL << RCC_APB1SMENR2_I2C4SMEN_Pos)   /*!< 0x00000002 */
22240 #define RCC_APB1SMENR2_I2C4SMEN             RCC_APB1SMENR2_I2C4SMEN_Msk              /*!< I2C4 Clocks Enable During Sleep and Stop Modes */
22241 #define RCC_APB1SMENR2_LPTIM2SMEN_Pos       (5U)
22242 #define RCC_APB1SMENR2_LPTIM2SMEN_Msk       (0x1UL << RCC_APB1SMENR2_LPTIM2SMEN_Pos) /*!< 0x00000020 */
22243 #define RCC_APB1SMENR2_LPTIM2SMEN           RCC_APB1SMENR2_LPTIM2SMEN_Msk            /*!< LPTIM2 Clocks Enable During Sleep and Stop Modes */
22244 #define RCC_APB1SMENR2_I2C5SMEN_Pos         (6U)
22245 #define RCC_APB1SMENR2_I2C5SMEN_Msk         (0x1UL << RCC_APB1SMENR2_I2C5SMEN_Pos)   /*!< 0x00000040 */
22246 #define RCC_APB1SMENR2_I2C5SMEN             RCC_APB1SMENR2_I2C5SMEN_Msk              /*!< I2C5 Clocks Enable During Sleep and Stop Modes */
22247 #define RCC_APB1SMENR2_I2C6SMEN_Pos         (7U)
22248 #define RCC_APB1SMENR2_I2C6SMEN_Msk         (0x1UL << RCC_APB1SMENR2_I2C6SMEN_Pos)   /*!< 0x00000080 */
22249 #define RCC_APB1SMENR2_I2C6SMEN             RCC_APB1SMENR2_I2C6SMEN_Msk              /*!< I2C6 Clocks Enable During Sleep and Stop Modes */
22250 #define RCC_APB1SMENR2_FDCAN1SMEN_Pos       (9U)
22251 #define RCC_APB1SMENR2_FDCAN1SMEN_Msk       (0x1UL << RCC_APB1SMENR2_FDCAN1SMEN_Pos) /*!< 0x00000200 */
22252 #define RCC_APB1SMENR2_FDCAN1SMEN           RCC_APB1SMENR2_FDCAN1SMEN_Msk            /*!< FDCAN1 Clocks Enable During Sleep and Stop Modes */
22253 #define RCC_APB1SMENR2_UCPD1SMEN_Pos        (23U)
22254 #define RCC_APB1SMENR2_UCPD1SMEN_Msk        (0x1UL << RCC_APB1SMENR2_UCPD1SMEN_Pos)  /*!< 0x00800000 */
22255 #define RCC_APB1SMENR2_UCPD1SMEN            RCC_APB1SMENR2_UCPD1SMEN_Msk             /*!< UCPD1 Clocks Enable During Sleep and Stop Modes */
22256 
22257 /********************  Bit definition for RCC_APB2SMENR register  **************/
22258 #define RCC_APB2SMENR_TIM1SMEN_Pos          (11U)
22259 #define RCC_APB2SMENR_TIM1SMEN_Msk          (0x1UL << RCC_APB2SMENR_TIM1SMEN_Pos)    /*!< 0x00000800 */
22260 #define RCC_APB2SMENR_TIM1SMEN              RCC_APB2SMENR_TIM1SMEN_Msk               /*!< TIM1 Clocks Enable During Sleep and Stop Modes */
22261 #define RCC_APB2SMENR_SPI1SMEN_Pos          (12U)
22262 #define RCC_APB2SMENR_SPI1SMEN_Msk          (0x1UL << RCC_APB2SMENR_SPI1SMEN_Pos)    /*!< 0x00001000 */
22263 #define RCC_APB2SMENR_SPI1SMEN              RCC_APB2SMENR_SPI1SMEN_Msk               /*!< SPI1 Clocks Enable During Sleep and Stop Modes */
22264 #define RCC_APB2SMENR_TIM8SMEN_Pos          (13U)
22265 #define RCC_APB2SMENR_TIM8SMEN_Msk          (0x1UL << RCC_APB2SMENR_TIM8SMEN_Pos)    /*!< 0x00002000 */
22266 #define RCC_APB2SMENR_TIM8SMEN              RCC_APB2SMENR_TIM8SMEN_Msk               /*!< TIM8 Clocks Enable During Sleep and Stop Modes */
22267 #define RCC_APB2SMENR_USART1SMEN_Pos        (14U)
22268 #define RCC_APB2SMENR_USART1SMEN_Msk        (0x1UL << RCC_APB2SMENR_USART1SMEN_Pos)  /*!< 0x00004000 */
22269 #define RCC_APB2SMENR_USART1SMEN            RCC_APB2SMENR_USART1SMEN_Msk             /*!< USART1 Clocks Enable During Sleep and Stop Modes */
22270 #define RCC_APB2SMENR_TIM15SMEN_Pos         (16U)
22271 #define RCC_APB2SMENR_TIM15SMEN_Msk         (0x1UL << RCC_APB2SMENR_TIM15SMEN_Pos)   /*!< 0x00010000 */
22272 #define RCC_APB2SMENR_TIM15SMEN             RCC_APB2SMENR_TIM15SMEN_Msk              /*!< TIM15 Clocks Enable During Sleep and Stop Modes */
22273 #define RCC_APB2SMENR_TIM16SMEN_Pos         (17U)
22274 #define RCC_APB2SMENR_TIM16SMEN_Msk         (0x1UL << RCC_APB2SMENR_TIM16SMEN_Pos)   /*!< 0x00020000 */
22275 #define RCC_APB2SMENR_TIM16SMEN             RCC_APB2SMENR_TIM16SMEN_Msk              /*!< TIM16 Clocks Enable During Sleep and Stop Modes */
22276 #define RCC_APB2SMENR_TIM17SMEN_Pos         (18U)
22277 #define RCC_APB2SMENR_TIM17SMEN_Msk         (0x1UL << RCC_APB2SMENR_TIM17SMEN_Pos)   /*!< 0x00040000 */
22278 #define RCC_APB2SMENR_TIM17SMEN             RCC_APB2SMENR_TIM17SMEN_Msk              /*!< TIM17 Clocks Enable During Sleep and Stop Modes */
22279 #define RCC_APB2SMENR_SAI1SMEN_Pos          (21U)
22280 #define RCC_APB2SMENR_SAI1SMEN_Msk          (0x1UL << RCC_APB2SMENR_SAI1SMEN_Pos)    /*!< 0x00200000 */
22281 #define RCC_APB2SMENR_SAI1SMEN              RCC_APB2SMENR_SAI1SMEN_Msk               /*!< SAI1 Clocks Enable During Sleep and Stop Modes */
22282 #define RCC_APB2SMENR_SAI2SMEN_Pos          (22U)
22283 #define RCC_APB2SMENR_SAI2SMEN_Msk          (0x1UL << RCC_APB2SMENR_SAI2SMEN_Pos)    /*!< 0x00400000 */
22284 #define RCC_APB2SMENR_SAI2SMEN              RCC_APB2SMENR_SAI2SMEN_Msk               /*!< SAI2 Clocks Enable During Sleep and Stop Modes */
22285 #define RCC_APB2SMENR_GFXTIMSMEN_Pos       (25U)
22286 #define RCC_APB2SMENR_GFXTIMSMEN_Msk       (0x1UL << RCC_APB2SMENR_GFXTIMSMEN_Pos)   /*!< 0x02000000 */
22287 #define RCC_APB2SMENR_GFXTIMSMEN           RCC_APB2SMENR_GFXTIMSMEN_Msk              /*!< GFXTIM Clocks Enable During Sleep and Stop Modes */
22288 #define RCC_APB2SMENR_LTDCSMEN_Pos         (26U)
22289 #define RCC_APB2SMENR_LTDCSMEN_Msk         (0x1UL << RCC_APB2SMENR_LTDCSMEN_Pos)     /*!< 0x04000000 */
22290 #define RCC_APB2SMENR_LTDCSMEN             RCC_APB2SMENR_LTDCSMEN_Msk                /*!< SAI2 Clocks Enable During Sleep and Stop Modes */
22291 #define RCC_APB2SMENR_DSIHOSTSMEN_Pos      (27U)
22292 #define RCC_APB2SMENR_DSIHOSTSMEN_Msk      (0x1UL << RCC_APB2SMENR_DSIHOSTSMEN_Pos)  /*!< 0x08000000 */
22293 #define RCC_APB2SMENR_DSIHOSTSMEN          RCC_APB2SMENR_DSIHOSTSMEN_Msk             /*!< SAI2 Clocks Enable During Sleep and Stop Modes */
22294 
22295 /********************  Bit definition for RCC_APB3SMENR register  **************/
22296 #define RCC_APB3SMENR_SYSCFGSMEN_Pos        (1U)
22297 #define RCC_APB3SMENR_SYSCFGSMEN_Msk        (0x1UL << RCC_APB3SMENR_SYSCFGSMEN_Pos)  /*!< 0x00000001 */
22298 #define RCC_APB3SMENR_SYSCFGSMEN            RCC_APB3SMENR_SYSCFGSMEN_Msk             /*!< SYSCFG Clocks Enable During Sleep and Stop Modes */
22299 #define RCC_APB3SMENR_SPI3SMEN_Pos          (5U)
22300 #define RCC_APB3SMENR_SPI3SMEN_Msk          (0x1UL << RCC_APB3SMENR_SPI3SMEN_Pos)    /*!< 0x00000010 */
22301 #define RCC_APB3SMENR_SPI3SMEN              RCC_APB3SMENR_SPI3SMEN_Msk               /*!< SPI3 Clocks Enable During Sleep and Stop Modes */
22302 #define RCC_APB3SMENR_LPUART1SMEN_Pos       (6U)
22303 #define RCC_APB3SMENR_LPUART1SMEN_Msk       (0x1UL << RCC_APB3SMENR_LPUART1SMEN_Pos)   /*!< 0x00000040 */
22304 #define RCC_APB3SMENR_LPUART1SMEN           RCC_APB3SMENR_LPUART1SMEN_Msk             /*!< LPUART1 Clocks Enable During Sleep and Stop Modes */
22305 #define RCC_APB3SMENR_I2C3SMEN_Pos          (7U)
22306 #define RCC_APB3SMENR_I2C3SMEN_Msk          (0x1UL << RCC_APB3SMENR_I2C3SMEN_Pos)    /*!< 0x000000080 */
22307 #define RCC_APB3SMENR_I2C3SMEN              RCC_APB3SMENR_I2C3SMEN_Msk               /*!< I2C3 Clocks Enable During Sleep and Stop Modes */
22308 #define RCC_APB3SMENR_LPTIM1SMEN_Pos        (11U)
22309 #define RCC_APB3SMENR_LPTIM1SMEN_Msk        (0x1UL << RCC_APB3SMENR_LPTIM1SMEN_Pos)  /*!< 0x000000800 */
22310 #define RCC_APB3SMENR_LPTIM1SMEN            RCC_APB3SMENR_LPTIM1SMEN_Msk             /*!< LPTIM1 Clocks Enable During Sleep and Stop Modes */
22311 #define RCC_APB3SMENR_LPTIM3SMEN_Pos        (12U)
22312 #define RCC_APB3SMENR_LPTIM3SMEN_Msk        (0x1UL << RCC_APB3SMENR_LPTIM3SMEN_Pos)  /*!< 0x000001000 */
22313 #define RCC_APB3SMENR_LPTIM3SMEN            RCC_APB3SMENR_LPTIM3SMEN_Msk             /*!< LPTIM3 Clocks Enable During Sleep and Stop Modes */
22314 #define RCC_APB3SMENR_LPTIM4SMEN_Pos        (13U)
22315 #define RCC_APB3SMENR_LPTIM4SMEN_Msk        (0x1UL << RCC_APB3SMENR_LPTIM4SMEN_Pos)  /*!< 0x0000002000*/
22316 #define RCC_APB3SMENR_LPTIM4SMEN            RCC_APB3SMENR_LPTIM4SMEN_Msk             /*!< LPTIM4 Clocks Enable During Sleep and Stop Modes */
22317 #define RCC_APB3SMENR_OPAMPSMEN_Pos         (14U)
22318 #define RCC_APB3SMENR_OPAMPSMEN_Msk         (0x1UL << RCC_APB3SMENR_OPAMPSMEN_Pos)   /*!< 0x000004000 */
22319 #define RCC_APB3SMENR_OPAMPSMEN             RCC_APB3SMENR_OPAMPSMEN_Msk              /*!< OPAMP Clocks Enable During Sleep and Stop Modes */
22320 #define RCC_APB3SMENR_COMPSMEN_Pos          (15U)
22321 #define RCC_APB3SMENR_COMPSMEN_Msk          (0x1UL << RCC_APB3SMENR_COMPSMEN_Pos)    /*!< 0x000004000 */
22322 #define RCC_APB3SMENR_COMPSMEN              RCC_APB3SMENR_COMPSMEN_Msk               /*!< COMP Clocks Enable During Sleep and Stop Modes */
22323 #define RCC_APB3SMENR_VREFSMEN_Pos          (20U)
22324 #define RCC_APB3SMENR_VREFSMEN_Msk          (0x1UL << RCC_APB3SMENR_VREFSMEN_Pos)    /*!< 0x000100000 */
22325 #define RCC_APB3SMENR_VREFSMEN              RCC_APB3SMENR_VREFSMEN_Msk               /*!< VREFBUF Clocks Enable During Sleep and Stop Modes */
22326 #define RCC_APB3SMENR_RTCAPBSMEN_Pos        (21U)
22327 #define RCC_APB3SMENR_RTCAPBSMEN_Msk        (0x1UL << RCC_APB3SMENR_RTCAPBSMEN_Pos)  /*!< 0x000100000 */
22328 #define RCC_APB3SMENR_RTCAPBSMEN            RCC_APB3SMENR_RTCAPBSMEN_Msk             /*!< RTC APB Clocks Enable During Sleep and Stop Modes */
22329 
22330 /********************  Bit definition for RCC_SRDAMR register  ********************/
22331 #define RCC_SRDAMR_SPI3AMEN_Pos             (5U)
22332 #define RCC_SRDAMR_SPI3AMEN_Msk             (0x1UL << RCC_SRDAMR_SPI3AMEN_Pos)       /*!< 0x00000020 */
22333 #define RCC_SRDAMR_SPI3AMEN                 RCC_SRDAMR_SPI3AMEN_Msk                  /*!< SPI3 Autonomous Mode Enable in Stop 0,1,2 Mode */
22334 #define RCC_SRDAMR_LPUART1AMEN_Pos          (6U)
22335 #define RCC_SRDAMR_LPUART1AMEN_Msk          (0x1UL << RCC_SRDAMR_LPUART1AMEN_Pos)    /*!< 0x00000040 */
22336 #define RCC_SRDAMR_LPUART1AMEN              RCC_SRDAMR_LPUART1AMEN_Msk               /*!< LPUART1 Autonomous Mode Enable in Stop 0,1,2 Mode */
22337 #define RCC_SRDAMR_I2C3AMEN_Pos             (7U)
22338 #define RCC_SRDAMR_I2C3AMEN_Msk             (0x1UL << RCC_SRDAMR_I2C3AMEN_Pos)       /*!< 0x00000080 */
22339 #define RCC_SRDAMR_I2C3AMEN                 RCC_SRDAMR_I2C3AMEN_Msk                  /*!< I2C3 Autonomous Mode Enable in Stop 0,1,2 Mode */
22340 #define RCC_SRDAMR_LPTIM1AMEN_Pos           (11U)
22341 #define RCC_SRDAMR_LPTIM1AMEN_Msk           (0x1UL << RCC_SRDAMR_LPTIM1AMEN_Pos)     /*!< 0x00000800 */
22342 #define RCC_SRDAMR_LPTIM1AMEN               RCC_SRDAMR_LPTIM1AMEN_Msk                /*!< LPTIM1 Autonomous Mode Enable in Stop 0,1,2 Mode */
22343 #define RCC_SRDAMR_LPTIM3AMEN_Pos           (12U)
22344 #define RCC_SRDAMR_LPTIM3AMEN_Msk           (0x1UL << RCC_SRDAMR_LPTIM3AMEN_Pos)     /*!< 0x00001000 */
22345 #define RCC_SRDAMR_LPTIM3AMEN               RCC_SRDAMR_LPTIM3AMEN_Msk                /*!< LPTIM3 Autonomous Mode Enable in Stop 0,1,2 Mode */
22346 #define RCC_SRDAMR_LPTIM4AMEN_Pos           (13U)
22347 #define RCC_SRDAMR_LPTIM4AMEN_Msk           (0x1UL << RCC_SRDAMR_LPTIM4AMEN_Pos)     /*!< 0x00002000 */
22348 #define RCC_SRDAMR_LPTIM4AMEN               RCC_SRDAMR_LPTIM4AMEN_Msk                /*!< LPTIM4 Autonomous Mode Enable in Stop 0,1,2 Mode */
22349 #define RCC_SRDAMR_OPAMPAMEN_Pos            (14U)
22350 #define RCC_SRDAMR_OPAMPAMEN_Msk            (0x1UL << RCC_SRDAMR_OPAMPAMEN_Pos)      /*!< 0x00004000 */
22351 #define RCC_SRDAMR_OPAMPAMEN                RCC_SRDAMR_OPAMPAMEN_Msk                 /*!< OPAMP Autonomous Mode Enable in Stop 0,1,2 Mode */
22352 #define RCC_SRDAMR_COMPAMEN_Pos             (15U)
22353 #define RCC_SRDAMR_COMPAMEN_Msk             (0x1UL << RCC_SRDAMR_COMPAMEN_Pos)       /*!< 0x00008000 */
22354 #define RCC_SRDAMR_COMPAMEN                 RCC_SRDAMR_COMPAMEN_Msk                  /*!< COMP Autonomous Mode Enable in Stop 0,1,2 Mode */
22355 #define RCC_SRDAMR_VREFAMEN_Pos             (20U)
22356 #define RCC_SRDAMR_VREFAMEN_Msk             (0x1UL << RCC_SRDAMR_VREFAMEN_Pos)       /*!< 0x00100000 */
22357 #define RCC_SRDAMR_VREFAMEN                 RCC_SRDAMR_VREFAMEN_Msk                  /*!< VREFBUF Autonomous Mode Enable in Stop 0,1,2 Mode */
22358 #define RCC_SRDAMR_RTCAPBAMEN_Pos           (21U)
22359 #define RCC_SRDAMR_RTCAPBAMEN_Msk           (0x1UL << RCC_SRDAMR_RTCAPBAMEN_Pos)     /*!< 0x00200000 */
22360 #define RCC_SRDAMR_RTCAPBAMEN               RCC_SRDAMR_RTCAPBAMEN_Msk                /*!< RTC Autonomous Mode Enable in Stop 0,1,2 Mode */
22361 #define RCC_SRDAMR_ADC4AMEN_Pos             (25U)
22362 #define RCC_SRDAMR_ADC4AMEN_Msk             (0x1UL << RCC_SRDAMR_ADC4AMEN_Pos)       /*!< 0x02000000 */
22363 #define RCC_SRDAMR_ADC4AMEN                 RCC_SRDAMR_ADC4AMEN_Msk                  /*!< ADC4 Autonomous Mode Enable in Stop 0,1,2 Mode */
22364 #define RCC_SRDAMR_LPGPIO1AMEN_Pos          (26U)
22365 #define RCC_SRDAMR_LPGPIO1AMEN_Msk          (0x1UL << RCC_SRDAMR_LPGPIO1AMEN_Pos)    /*!< 0x04000000 */
22366 #define RCC_SRDAMR_LPGPIO1AMEN              RCC_SRDAMR_LPGPIO1AMEN_Msk               /*!< LPGPIO1 Autonomous Mode Enable in Stop 0,1,2 Mode */
22367 #define RCC_SRDAMR_DAC1AMEN_Pos             (27U)
22368 #define RCC_SRDAMR_DAC1AMEN_Msk             (0x1UL << RCC_SRDAMR_DAC1AMEN_Pos)       /*!< 0x08000000 */
22369 #define RCC_SRDAMR_DAC1AMEN                 RCC_SRDAMR_DAC1AMEN_Msk                  /*!< DAC1 Autonomous Mode Enable in Stop 0,1,2 Mode */
22370 #define RCC_SRDAMR_LPDMA1AMEN_Pos           (28U)
22371 #define RCC_SRDAMR_LPDMA1AMEN_Msk           (0x1UL << RCC_SRDAMR_LPDMA1AMEN_Pos)     /*!< 0x10000000 */
22372 #define RCC_SRDAMR_LPDMA1AMEN               RCC_SRDAMR_LPDMA1AMEN_Msk                /*!< LPDMA1 Autonomous Mode Enable in Stop 0,1,2 Mode */
22373 #define RCC_SRDAMR_ADF1AMEN_Pos             (29U)
22374 #define RCC_SRDAMR_ADF1AMEN_Msk             (0x1UL << RCC_SRDAMR_ADF1AMEN_Pos)       /*!< 0x20000000 */
22375 #define RCC_SRDAMR_ADF1AMEN                 RCC_SRDAMR_ADF1AMEN_Msk                  /*!< ADF1 Autonomous Mode Enable in Stop 0,1,2 Mode */
22376 #define RCC_SRDAMR_SRAM4AMEN_Pos            (31U)
22377 #define RCC_SRDAMR_SRAM4AMEN_Msk            (0x1UL << RCC_SRDAMR_SRAM4AMEN_Pos)      /*!< 0x80000000 */
22378 #define RCC_SRDAMR_SRAM4AMEN                RCC_SRDAMR_SRAM4AMEN_Msk                 /*!< SRAM4 Autonomous Mode Enable in Stop 0,1,2 Mode */
22379 
22380 /********************  Bit definition for RCC_CCIPR1 register  ******************/
22381 #define RCC_CCIPR1_USART1SEL_Pos            (0U)
22382 #define RCC_CCIPR1_USART1SEL_Msk            (0x3UL << RCC_CCIPR1_USART1SEL_Pos)      /*!< 0x00000003 */
22383 #define RCC_CCIPR1_USART1SEL                RCC_CCIPR1_USART1SEL_Msk                 /*!< USART1SEL[1:0]: bits (USART1 Kernel Clock Source Selection) */
22384 #define RCC_CCIPR1_USART1SEL_0              (0x1UL << RCC_CCIPR1_USART1SEL_Pos)      /*!< 0x00000001 */
22385 #define RCC_CCIPR1_USART1SEL_1              (0x2UL << RCC_CCIPR1_USART1SEL_Pos)      /*!< 0x00000002 */
22386 #define RCC_CCIPR1_USART2SEL_Pos            (2U)
22387 #define RCC_CCIPR1_USART2SEL_Msk            (0x3UL << RCC_CCIPR1_USART2SEL_Pos)      /*!< 0x0000000C */
22388 #define RCC_CCIPR1_USART2SEL                RCC_CCIPR1_USART2SEL_Msk                 /*!< USART2SEL[1:0]: bits (USART2 Kernel Clock Source Selection) */
22389 #define RCC_CCIPR1_USART2SEL_0              (0x1UL << RCC_CCIPR1_USART2SEL_Pos)      /*!< 0x00000004 */
22390 #define RCC_CCIPR1_USART2SEL_1              (0x2UL << RCC_CCIPR1_USART2SEL_Pos)      /*!< 0x00000008 */
22391 #define RCC_CCIPR1_USART3SEL_Pos            (4U)
22392 #define RCC_CCIPR1_USART3SEL_Msk            (0x3UL << RCC_CCIPR1_USART3SEL_Pos)      /*!< 0x00000030 */
22393 #define RCC_CCIPR1_USART3SEL                RCC_CCIPR1_USART3SEL_Msk                 /*!< USART3SEL[1:0]: bits (USART3 Kernel Clock Source Selection) */
22394 #define RCC_CCIPR1_USART3SEL_0              (0x1UL << RCC_CCIPR1_USART3SEL_Pos)      /*!< 0x00000010 */
22395 #define RCC_CCIPR1_USART3SEL_1              (0x2UL << RCC_CCIPR1_USART3SEL_Pos)      /*!< 0x00000020 */
22396 #define RCC_CCIPR1_UART4SEL_Pos             (6U)
22397 #define RCC_CCIPR1_UART4SEL_Msk             (0x3UL << RCC_CCIPR1_UART4SEL_Pos)       /*!< 0x000000C0 */
22398 #define RCC_CCIPR1_UART4SEL                 RCC_CCIPR1_UART4SEL_Msk                  /*!< UART4SEL[1:0]: bits (UART4 Kernel Clock Source Selection) */
22399 #define RCC_CCIPR1_UART4SEL_0               (0x1UL << RCC_CCIPR1_UART4SEL_Pos)       /*!< 0x00000040 */
22400 #define RCC_CCIPR1_UART4SEL_1               (0x2UL << RCC_CCIPR1_UART4SEL_Pos)       /*!< 0x00000080 */
22401 #define RCC_CCIPR1_UART5SEL_Pos             (8U)
22402 #define RCC_CCIPR1_UART5SEL_Msk             (0x3UL << RCC_CCIPR1_UART5SEL_Pos)       /*!< 0x00000300 */
22403 #define RCC_CCIPR1_UART5SEL                 RCC_CCIPR1_UART5SEL_Msk                  /*!< UART5SEL[1:0]: bits (UART5 Kernel Clock Source Selection) */
22404 #define RCC_CCIPR1_UART5SEL_0               (0x1UL << RCC_CCIPR1_UART5SEL_Pos)       /*!< 0x00000100 */
22405 #define RCC_CCIPR1_UART5SEL_1               (0x2UL << RCC_CCIPR1_UART5SEL_Pos)       /*!< 0x00000200 */
22406 #define RCC_CCIPR1_I2C1SEL_Pos              (10U)
22407 #define RCC_CCIPR1_I2C1SEL_Msk              (0x3UL << RCC_CCIPR1_I2C1SEL_Pos)        /*!< 0x00000C00 */
22408 #define RCC_CCIPR1_I2C1SEL                  RCC_CCIPR1_I2C1SEL_Msk                   /*!< I2C1SEL[1:0]: bits (I2C1 Kernel Clock Source Selection) */
22409 #define RCC_CCIPR1_I2C1SEL_0                (0x1UL << RCC_CCIPR1_I2C1SEL_Pos)        /*!< 0x00000400 */
22410 #define RCC_CCIPR1_I2C1SEL_1                (0x2UL << RCC_CCIPR1_I2C1SEL_Pos)        /*!< 0x00000800 */
22411 #define RCC_CCIPR1_I2C2SEL_Pos              (12U)
22412 #define RCC_CCIPR1_I2C2SEL_Msk              (0x3UL << RCC_CCIPR1_I2C2SEL_Pos)        /*!< 0x00003000 */
22413 #define RCC_CCIPR1_I2C2SEL                  RCC_CCIPR1_I2C2SEL_Msk                   /*!< I2C2SEL[1:0]: bits (I2C2 Kernel Clock Source Selection) */
22414 #define RCC_CCIPR1_I2C2SEL_0                (0x1UL << RCC_CCIPR1_I2C2SEL_Pos)        /*!< 0x00001000 */
22415 #define RCC_CCIPR1_I2C2SEL_1                (0x2UL << RCC_CCIPR1_I2C2SEL_Pos)        /*!< 0x00002000 */
22416 #define RCC_CCIPR1_I2C4SEL_Pos              (14U)
22417 #define RCC_CCIPR1_I2C4SEL_Msk              (0x3UL << RCC_CCIPR1_I2C4SEL_Pos)        /*!< 0x0000C000 */
22418 #define RCC_CCIPR1_I2C4SEL                  RCC_CCIPR1_I2C4SEL_Msk                   /*!< I2C4SEL[1:0]: bits (I2C4 Kernel Clock Source Selection) */
22419 #define RCC_CCIPR1_I2C4SEL_0                (0x1UL << RCC_CCIPR1_I2C4SEL_Pos)        /*!< 0x00004000 */
22420 #define RCC_CCIPR1_I2C4SEL_1                (0x2UL << RCC_CCIPR1_I2C4SEL_Pos)        /*!< 0x00008000 */
22421 #define RCC_CCIPR1_SPI2SEL_Pos              (16U)
22422 #define RCC_CCIPR1_SPI2SEL_Msk              (0x3UL << RCC_CCIPR1_SPI2SEL_Pos)        /*!< 0x00030000 */
22423 #define RCC_CCIPR1_SPI2SEL                  RCC_CCIPR1_SPI2SEL_Msk                   /*!< SPI2SEL[1:0]: bits (SPI2 Kernel Clock Source Selection) */
22424 #define RCC_CCIPR1_SPI2SEL_0                (0x1UL << RCC_CCIPR1_SPI2SEL_Pos)        /*!< 0x00010000 */
22425 #define RCC_CCIPR1_SPI2SEL_1                (0x2UL << RCC_CCIPR1_SPI2SEL_Pos)        /*!< 0x00020000 */
22426 #define RCC_CCIPR1_LPTIM2SEL_Pos            (18U)
22427 #define RCC_CCIPR1_LPTIM2SEL_Msk            (0x3UL << RCC_CCIPR1_LPTIM2SEL_Pos)      /*!< 0x000C0000 */
22428 #define RCC_CCIPR1_LPTIM2SEL                RCC_CCIPR1_LPTIM2SEL_Msk                 /*!< LPTIM2SEL[1:0]: bits (Low-power Timer 2 Kernel Clock Source Selection) */
22429 #define RCC_CCIPR1_LPTIM2SEL_0              (0x1UL << RCC_CCIPR1_LPTIM2SEL_Pos)      /*!< 0x00040000 */
22430 #define RCC_CCIPR1_LPTIM2SEL_1              (0x2UL << RCC_CCIPR1_LPTIM2SEL_Pos)      /*!< 0x00080000 */
22431 #define RCC_CCIPR1_SPI1SEL_Pos              (20U)
22432 #define RCC_CCIPR1_SPI1SEL_Msk              (0x3UL << RCC_CCIPR1_SPI1SEL_Pos)        /*!< 0x00300000 */
22433 #define RCC_CCIPR1_SPI1SEL                  RCC_CCIPR1_SPI1SEL_Msk                   /*!< SPI1SEL[1:0]: bits (SPI1 Kernel Clock Source Selection) */
22434 #define RCC_CCIPR1_SPI1SEL_0                (0x1UL << RCC_CCIPR1_SPI1SEL_Pos)        /*!< 0x00100000 */
22435 #define RCC_CCIPR1_SPI1SEL_1                (0x2UL << RCC_CCIPR1_SPI1SEL_Pos)        /*!< 0x00200000 */
22436 #define RCC_CCIPR1_SYSTICKSEL_Pos           (22U)
22437 #define RCC_CCIPR1_SYSTICKSEL_Msk           (0x3UL << RCC_CCIPR1_SYSTICKSEL_Pos)     /*!< 0x00C00000 */
22438 #define RCC_CCIPR1_SYSTICKSEL               RCC_CCIPR1_SYSTICKSEL_Msk                /*!< SYSTICKSEL[1:0]: bits (SYSTICK Clock Source Selection) */
22439 #define RCC_CCIPR1_SYSTICKSEL_0             (0x1UL << RCC_CCIPR1_SYSTICKSEL_Pos)     /*!< 0x00400000 */
22440 #define RCC_CCIPR1_SYSTICKSEL_1             (0x2UL << RCC_CCIPR1_SYSTICKSEL_Pos)     /*!< 0x00800000 */
22441 #define RCC_CCIPR1_FDCANSEL_Pos             (24U)
22442 #define RCC_CCIPR1_FDCANSEL_Msk             (0x3UL << RCC_CCIPR1_FDCANSEL_Pos)       /*!< 0x03000000 */
22443 #define RCC_CCIPR1_FDCANSEL                 RCC_CCIPR1_FDCANSEL_Msk                  /*!< FDCAN1SEL[1:0]: bits (FDCAN1 Kernel Clock Source Selection) */
22444 #define RCC_CCIPR1_FDCANSEL_0               (0x1UL << RCC_CCIPR1_FDCANSEL_Pos)       /*!< 0x01000000 */
22445 #define RCC_CCIPR1_FDCANSEL_1               (0x2UL << RCC_CCIPR1_FDCANSEL_Pos)       /*!< 0x02000000 */
22446 #define RCC_CCIPR1_ICLKSEL_Pos              (26U)
22447 #define RCC_CCIPR1_ICLKSEL_Msk              (0x3UL << RCC_CCIPR1_ICLKSEL_Pos)        /*!< 0x0C000000 */
22448 #define RCC_CCIPR1_ICLKSEL                  RCC_CCIPR1_ICLKSEL_Msk                   /*!< ICLKSEL[1:0]: bits (48 MHz Clock Source Selection) */
22449 #define RCC_CCIPR1_ICLKSEL_0                (0x1UL << RCC_CCIPR1_ICLKSEL_Pos)        /*!< 0x04000000 */
22450 #define RCC_CCIPR1_ICLKSEL_1                (0x2UL << RCC_CCIPR1_ICLKSEL_Pos)        /*!< 0x08000000 */
22451 #define RCC_CCIPR1_TIMICSEL_Pos             (29U)
22452 #define RCC_CCIPR1_TIMICSEL_Msk             (0x7UL << RCC_CCIPR1_TIMICSEL_Pos)       /*!< 0xE0000000 */
22453 #define RCC_CCIPR1_TIMICSEL                 RCC_CCIPR1_TIMICSEL_Msk                  /*!< TIMICSEL[2:0]: bits (Clocks Sources for TIM16,TIM17 and LPTIM2 Internal Input Capture) */
22454 #define RCC_CCIPR1_TIMICSEL_0               (0x1UL << RCC_CCIPR1_TIMICSEL_Pos)       /*!< 0x20000000 */
22455 #define RCC_CCIPR1_TIMICSEL_1               (0x2UL << RCC_CCIPR1_TIMICSEL_Pos)       /*!< 0x40000000 */
22456 #define RCC_CCIPR1_TIMICSEL_2               (0x4UL << RCC_CCIPR1_TIMICSEL_Pos)       /*!< 0x80000000 */
22457 
22458 /********************  Bit definition for RCC_CCIPR2 register  ******************/
22459 #define RCC_CCIPR2_MDF1SEL_Pos              (0U)
22460 #define RCC_CCIPR2_MDF1SEL_Msk              (0x7UL << RCC_CCIPR2_MDF1SEL_Pos)        /*!< 0x00000007 */
22461 #define RCC_CCIPR2_MDF1SEL                  RCC_CCIPR2_MDF1SEL_Msk                   /*!< MDF1SEL[2:0]: bits (MDF1 Kernel Clock Source Selection) */
22462 #define RCC_CCIPR2_MDF1SEL_0                (0x1UL << RCC_CCIPR2_MDF1SEL_Pos)        /*!< 0x00000001 */
22463 #define RCC_CCIPR2_MDF1SEL_1                (0x2UL << RCC_CCIPR2_MDF1SEL_Pos)        /*!< 0x00000002 */
22464 #define RCC_CCIPR2_MDF1SEL_2                (0x4UL << RCC_CCIPR2_MDF1SEL_Pos)        /*!< 0x00000004 */
22465 #define RCC_CCIPR2_SAI1SEL_Pos              (5U)
22466 #define RCC_CCIPR2_SAI1SEL_Msk              (0x7UL << RCC_CCIPR2_SAI1SEL_Pos)        /*!< 0x000000E0 */
22467 #define RCC_CCIPR2_SAI1SEL                  RCC_CCIPR2_SAI1SEL_Msk                   /*!< SAI1SEL[2:0]: bits (SAI1 Kernel Clock Source Selection) */
22468 #define RCC_CCIPR2_SAI1SEL_0                (0x1UL << RCC_CCIPR2_SAI1SEL_Pos)        /*!< 0x00000020 */
22469 #define RCC_CCIPR2_SAI1SEL_1                (0x2UL << RCC_CCIPR2_SAI1SEL_Pos)        /*!< 0x00000040 */
22470 #define RCC_CCIPR2_SAI1SEL_2                (0x4UL << RCC_CCIPR2_SAI1SEL_Pos)        /*!< 0x00000080 */
22471 #define RCC_CCIPR2_SAI2SEL_Pos              (8U)
22472 #define RCC_CCIPR2_SAI2SEL_Msk              (0x7UL << RCC_CCIPR2_SAI2SEL_Pos)        /*!< 0x00000700 */
22473 #define RCC_CCIPR2_SAI2SEL                  RCC_CCIPR2_SAI2SEL_Msk                   /*!< SAI2SEL[2:0]: bits (SAI2 Kernel Clock Source Selection) */
22474 #define RCC_CCIPR2_SAI2SEL_0                (0x1UL << RCC_CCIPR2_SAI2SEL_Pos)        /*!< 0x00000100 */
22475 #define RCC_CCIPR2_SAI2SEL_1                (0x2UL << RCC_CCIPR2_SAI2SEL_Pos)        /*!< 0x00000200 */
22476 #define RCC_CCIPR2_SAI2SEL_2                (0x4UL << RCC_CCIPR2_SAI2SEL_Pos)        /*!< 0x00000400 */
22477 #define RCC_CCIPR2_RNGSEL_Pos               (12U)
22478 #define RCC_CCIPR2_RNGSEL_Msk               (0x3UL << RCC_CCIPR2_RNGSEL_Pos)         /*!< 0x00300000 */
22479 #define RCC_CCIPR2_RNGSEL                   RCC_CCIPR2_RNGSEL_Msk                    /*!< RNGSEL[1:0]: bits (RNGSEL Kernel Clock Source Selection) */
22480 #define RCC_CCIPR2_RNGSEL_0                 (0x1UL << RCC_CCIPR2_RNGSEL_Pos)         /*!< 0x00100000 */
22481 #define RCC_CCIPR2_RNGSEL_1                 (0x2UL << RCC_CCIPR2_RNGSEL_Pos)         /*!< 0x00200000 */
22482 #define RCC_CCIPR2_SDMMCSEL_Pos             (14U)
22483 #define RCC_CCIPR2_SDMMCSEL_Msk             (0x1UL << RCC_CCIPR2_SDMMCSEL_Pos)       /*!< 0x00004000 */
22484 #define RCC_CCIPR2_SDMMCSEL                 RCC_CCIPR2_SDMMCSEL_Msk                  /*!< SDMMC1 Kernel Clock Source Selection */
22485 #define RCC_CCIPR2_DSIHOSTSEL_Pos           (15U)
22486 #define RCC_CCIPR2_DSIHOSTSEL_Msk           (0x1UL << RCC_CCIPR2_DSIHOSTSEL_Pos)     /*!< 0x00008000 */
22487 #define RCC_CCIPR2_DSIHOSTSEL               RCC_CCIPR2_DSIHOSTSEL_Msk                /*!< DSI Kernel Clock Source Selection */
22488 #define RCC_CCIPR2_USART6SEL_Pos            (16U)
22489 #define RCC_CCIPR2_USART6SEL_Msk            (0x3UL << RCC_CCIPR2_USART6SEL_Pos)      /*!< 0x00030000 */
22490 #define RCC_CCIPR2_USART6SEL                RCC_CCIPR2_USART6SEL_Msk                 /*!< USART6 Kernel Clock Source Selection */
22491 #define RCC_CCIPR2_USART6SEL_0              (0x1UL << RCC_CCIPR2_USART6SEL_Pos)      /*!< 0x00010000 */
22492 #define RCC_CCIPR2_USART6SEL_1              (0x2UL << RCC_CCIPR2_USART6SEL_Pos)      /*!< 0x00020000 */
22493 #define RCC_CCIPR2_LTDCSEL_Pos              (18U)
22494 #define RCC_CCIPR2_LTDCSEL_Msk              (0x1UL << RCC_CCIPR2_LTDCSEL_Pos)        /*!< 0x00040000 */
22495 #define RCC_CCIPR2_LTDCSEL                  RCC_CCIPR2_LTDCSEL_Msk                   /*!< LTDC Kernel Clock Source Selection */
22496 #define RCC_CCIPR2_OCTOSPISEL_Pos           (20U)
22497 #define RCC_CCIPR2_OCTOSPISEL_Msk           (0x3UL << RCC_CCIPR2_OCTOSPISEL_Pos)     /*!< 0x00300000 */
22498 #define RCC_CCIPR2_OCTOSPISEL               RCC_CCIPR2_OCTOSPISEL_Msk                /*!< OCTOSPISEL[1:0]: bits (OCTOSPI1 and OCTOSPI2 Kernel Clock Source Selection) */
22499 #define RCC_CCIPR2_OCTOSPISEL_0             (0x1UL << RCC_CCIPR2_OCTOSPISEL_Pos)     /*!< 0x00100000 */
22500 #define RCC_CCIPR2_OCTOSPISEL_1             (0x2UL << RCC_CCIPR2_OCTOSPISEL_Pos)     /*!< 0x00200000 */
22501 #define RCC_CCIPR2_HSPISEL_Pos              (22U)
22502 #define RCC_CCIPR2_HSPISEL_Msk              (0x3UL << RCC_CCIPR2_HSPISEL_Pos)        /*!< 0x00C00000 */
22503 #define RCC_CCIPR2_HSPISEL                  RCC_CCIPR2_HSPISEL_Msk                   /*!< HSPI1 Kernel Clock Source Selection */
22504 #define RCC_CCIPR2_HSPISEL_0                (0x1UL << RCC_CCIPR2_HSPISEL_Pos)        /*!< 0x00400000 */
22505 #define RCC_CCIPR2_HSPISEL_1                (0x2UL << RCC_CCIPR2_HSPISEL_Pos)        /*!< 0x00800000 */
22506 #define RCC_CCIPR2_I2C5SEL_Pos              (24U)
22507 #define RCC_CCIPR2_I2C5SEL_Msk              (0x3UL << RCC_CCIPR2_I2C5SEL_Pos)        /*!< 0x03000000 */
22508 #define RCC_CCIPR2_I2C5SEL                  RCC_CCIPR2_I2C5SEL_Msk                   /*!< I2C5 Kernel Clock Source Selection */
22509 #define RCC_CCIPR2_I2C5SEL_0                (0x1UL << RCC_CCIPR2_I2C5SEL_Pos)        /*!< 0x01000000 */
22510 #define RCC_CCIPR2_I2C5SEL_1                (0x2UL << RCC_CCIPR2_I2C5SEL_Pos)        /*!< 0x02000000 */
22511 #define RCC_CCIPR2_I2C6SEL_Pos              (26U)
22512 #define RCC_CCIPR2_I2C6SEL_Msk              (0x3UL << RCC_CCIPR2_I2C6SEL_Pos)        /*!< 0x0C000000 */
22513 #define RCC_CCIPR2_I2C6SEL                  RCC_CCIPR2_I2C6SEL_Msk                   /*!< I2C6 Kernel Clock Source Selection */
22514 #define RCC_CCIPR2_I2C6SEL_0                (0x1UL << RCC_CCIPR2_I2C6SEL_Pos)        /*!< 0x04000000 */
22515 #define RCC_CCIPR2_I2C6SEL_1                (0x2UL << RCC_CCIPR2_I2C6SEL_Pos)        /*!< 0x08000000 */
22516 #define RCC_CCIPR2_USBPHYCSEL_Pos           (30U)
22517 #define RCC_CCIPR2_USBPHYCSEL_Msk           (0x3UL << RCC_CCIPR2_USBPHYCSEL_Pos)     /*!< 0xC0000000 */
22518 #define RCC_CCIPR2_USBPHYCSEL               RCC_CCIPR2_USBPHYCSEL_Msk                /*!< OTG Kernel Clock Source Selection */
22519 #define RCC_CCIPR2_USBPHYCSEL_0             (0x1UL << RCC_CCIPR2_USBPHYCSEL_Pos)     /*!< 0x40000000 */
22520 #define RCC_CCIPR2_USBPHYCSEL_1             (0x2UL << RCC_CCIPR2_USBPHYCSEL_Pos)     /*!< 0x80000000 */
22521 
22522 /********************  Bit definition for RCC_CCIPR3 register  ***************/
22523 #define RCC_CCIPR3_LPUART1SEL_Pos           (0U)
22524 #define RCC_CCIPR3_LPUART1SEL_Msk           (0x7UL << RCC_CCIPR3_LPUART1SEL_Pos)     /*!< 0x00000007 */
22525 #define RCC_CCIPR3_LPUART1SEL               RCC_CCIPR3_LPUART1SEL_Msk                /*!< LPUART1SEL[2:0]: bits (LPUART1 Kernel Clock Source Selection) */
22526 #define RCC_CCIPR3_LPUART1SEL_0             (0x1UL << RCC_CCIPR3_LPUART1SEL_Pos)     /*!< 0x00000001 */
22527 #define RCC_CCIPR3_LPUART1SEL_1             (0x2UL << RCC_CCIPR3_LPUART1SEL_Pos)     /*!< 0x00000002 */
22528 #define RCC_CCIPR3_LPUART1SEL_2             (0x4UL << RCC_CCIPR3_LPUART1SEL_Pos)     /*!< 0x00000004 */
22529 #define RCC_CCIPR3_SPI3SEL_Pos              (3U)
22530 #define RCC_CCIPR3_SPI3SEL_Msk              (0x3UL << RCC_CCIPR3_SPI3SEL_Pos)        /*!< 0x00000008 */
22531 #define RCC_CCIPR3_SPI3SEL                  RCC_CCIPR3_SPI3SEL_Msk                   /*!< SPI3SEL[1:0]: bits (SPI3 Kernel Clock Source Selection) */
22532 #define RCC_CCIPR3_SPI3SEL_0                (0x1UL << RCC_CCIPR3_SPI3SEL_Pos)        /*!< 0x00000008 */
22533 #define RCC_CCIPR3_SPI3SEL_1                (0x2UL << RCC_CCIPR3_SPI3SEL_Pos)        /*!< 0x00000010 */
22534 #define RCC_CCIPR3_I2C3SEL_Pos              (6U)
22535 #define RCC_CCIPR3_I2C3SEL_Msk              (0x3UL << RCC_CCIPR3_I2C3SEL_Pos)        /*!< 0x00000300 */
22536 #define RCC_CCIPR3_I2C3SEL                  RCC_CCIPR3_I2C3SEL_Msk                   /*!< I2C3SEL[1:0]: bits (I2C3 Kernel Clock Source Selection) */
22537 #define RCC_CCIPR3_I2C3SEL_0                (0x1UL << RCC_CCIPR3_I2C3SEL_Pos)        /*!< 0x00000100 */
22538 #define RCC_CCIPR3_I2C3SEL_1                (0x2UL << RCC_CCIPR3_I2C3SEL_Pos)        /*!< 0x00000200 */
22539 #define RCC_CCIPR3_LPTIM34SEL_Pos           (8U)
22540 #define RCC_CCIPR3_LPTIM34SEL_Msk           (0x3UL << RCC_CCIPR3_LPTIM34SEL_Pos)     /*!< 0x0000E000 */
22541 #define RCC_CCIPR3_LPTIM34SEL               RCC_CCIPR3_LPTIM34SEL_Msk                /*!< LPTIM34SEL[1:0]: bits (LPTIM3 and LPTIM4 Kernel Clock Source Selection) */
22542 #define RCC_CCIPR3_LPTIM34SEL_0             (0x1UL << RCC_CCIPR3_LPTIM34SEL_Pos)     /*!< 0x00002000 */
22543 #define RCC_CCIPR3_LPTIM34SEL_1             (0x2UL << RCC_CCIPR3_LPTIM34SEL_Pos)     /*!< 0x00004000 */
22544 #define RCC_CCIPR3_LPTIM1SEL_Pos            (10U)
22545 #define RCC_CCIPR3_LPTIM1SEL_Msk            (0x3UL << RCC_CCIPR3_LPTIM1SEL_Pos)      /*!< 0x0000E000 */
22546 #define RCC_CCIPR3_LPTIM1SEL                RCC_CCIPR3_LPTIM1SEL_Msk                 /*!< LPTIM1SEL[1:0]: bits (LPTIM1 Kernel Clock Source Selection) */
22547 #define RCC_CCIPR3_LPTIM1SEL_0              (0x1UL << RCC_CCIPR3_LPTIM1SEL_Pos)      /*!< 0x00002000 */
22548 #define RCC_CCIPR3_LPTIM1SEL_1              (0x2UL << RCC_CCIPR3_LPTIM1SEL_Pos)      /*!< 0x00004000 */
22549 #define RCC_CCIPR3_ADCDACSEL_Pos            (12U)
22550 #define RCC_CCIPR3_ADCDACSEL_Msk            (0x7UL << RCC_CCIPR3_ADCDACSEL_Pos)      /*!< 0x00030000 */
22551 #define RCC_CCIPR3_ADCDACSEL                RCC_CCIPR3_ADCDACSEL_Msk                 /*!< ADCDACSEL[2:0]: bits (ADC1, ADC4 and DAC1 Kernel Clock Source Selection) */
22552 #define RCC_CCIPR3_ADCDACSEL_0              (0x1UL << RCC_CCIPR3_ADCDACSEL_Pos)      /*!< 0x00010000 */
22553 #define RCC_CCIPR3_ADCDACSEL_1              (0x2UL << RCC_CCIPR3_ADCDACSEL_Pos)      /*!< 0x00020000 */
22554 #define RCC_CCIPR3_ADCDACSEL_2              (0x4UL << RCC_CCIPR3_ADCDACSEL_Pos)      /*!< 0x00040000 */
22555 #define RCC_CCIPR3_DAC1SEL_Pos              (15U)
22556 #define RCC_CCIPR3_DAC1SEL_Msk              (0x1UL << RCC_CCIPR3_DAC1SEL_Pos)        /*!< 0x00300000 */
22557 #define RCC_CCIPR3_DAC1SEL                  RCC_CCIPR3_DAC1SEL_Msk                   /*!< DAC1 Sample & Hold Clock Source Selection */
22558 #define RCC_CCIPR3_ADF1SEL_Pos              (16U)
22559 #define RCC_CCIPR3_ADF1SEL_Msk              (0x7UL << RCC_CCIPR3_ADF1SEL_Pos)       /*!< 0x00070000 */
22560 #define RCC_CCIPR3_ADF1SEL                  RCC_CCIPR3_ADF1SEL_Msk                  /*!< ADF1SEL[2:0]: bits (ADF1 Kernel Clock Source Selection) */
22561 #define RCC_CCIPR3_ADF1SEL_0                (0x1UL << RCC_CCIPR3_ADF1SEL_Pos)       /*!< 0x00010000 */
22562 #define RCC_CCIPR3_ADF1SEL_1                (0x2UL << RCC_CCIPR3_ADF1SEL_Pos)       /*!< 0x00020000 */
22563 #define RCC_CCIPR3_ADF1SEL_2                (0x4UL << RCC_CCIPR3_ADF1SEL_Pos)       /*!< 0x00040000 */
22564 
22565 /********************  Bit definition for RCC_BDCR register  ******************/
22566 #define RCC_BDCR_LSEON_Pos                  (0U)
22567 #define RCC_BDCR_LSEON_Msk                  (0x1UL << RCC_BDCR_LSEON_Pos)           /*!< 0x00000001 */
22568 #define RCC_BDCR_LSEON                      RCC_BDCR_LSEON_Msk                      /*!< LSE Oscillator Enable */
22569 #define RCC_BDCR_LSERDY_Pos                 (1U)
22570 #define RCC_BDCR_LSERDY_Msk                 (0x1UL << RCC_BDCR_LSERDY_Pos)          /*!< 0x00000002 */
22571 #define RCC_BDCR_LSERDY                     RCC_BDCR_LSERDY_Msk                     /*!< LSE Oscillator Ready */
22572 #define RCC_BDCR_LSEBYP_Pos                 (2U)
22573 #define RCC_BDCR_LSEBYP_Msk                 (0x1UL << RCC_BDCR_LSEBYP_Pos)          /*!< 0x00000004 */
22574 #define RCC_BDCR_LSEBYP                     RCC_BDCR_LSEBYP_Msk                     /*!< LSE Oscillator Bypass */
22575 #define RCC_BDCR_LSEDRV_Pos                 (3U)
22576 #define RCC_BDCR_LSEDRV_Msk                 (0x3UL << RCC_BDCR_LSEDRV_Pos)          /*!< 0x00000018 */
22577 #define RCC_BDCR_LSEDRV                     RCC_BDCR_LSEDRV_Msk                     /*!< LSEDRV[1:0]: bits (LSE Oscillator Drive Capability) */
22578 #define RCC_BDCR_LSEDRV_0                   (0x1UL << RCC_BDCR_LSEDRV_Pos)          /*!< 0x00000008 */
22579 #define RCC_BDCR_LSEDRV_1                   (0x2UL << RCC_BDCR_LSEDRV_Pos)          /*!< 0x00000010 */
22580 #define RCC_BDCR_LSECSSON_Pos               (5U)
22581 #define RCC_BDCR_LSECSSON_Msk               (0x1UL << RCC_BDCR_LSECSSON_Pos)        /*!< 0x00000020 */
22582 #define RCC_BDCR_LSECSSON                   RCC_BDCR_LSECSSON_Msk                   /*!< CSS on LSE Enable */
22583 #define RCC_BDCR_LSECSSD_Pos                (6U)
22584 #define RCC_BDCR_LSECSSD_Msk                (0x1UL << RCC_BDCR_LSECSSD_Pos)         /*!< 0x00000040 */
22585 #define RCC_BDCR_LSECSSD                    RCC_BDCR_LSECSSD_Msk                    /*!< CSS on LSE failure Detection */
22586 #define RCC_BDCR_LSESYSEN_Pos               (7U)
22587 #define RCC_BDCR_LSESYSEN_Msk               (0x1UL << RCC_BDCR_LSESYSEN_Pos)        /*!< 0x00000080 */
22588 #define RCC_BDCR_LSESYSEN                   RCC_BDCR_LSESYSEN_Msk                   /*!< LSE System Clock (LSESYS) Enable */
22589 #define RCC_BDCR_RTCSEL_Pos                 (8U)
22590 #define RCC_BDCR_RTCSEL_Msk                 (0x3UL << RCC_BDCR_RTCSEL_Pos)          /*!< 0x00000300 */
22591 #define RCC_BDCR_RTCSEL                     RCC_BDCR_RTCSEL_Msk                     /*!< RTCSEL[1:0]: bits (RTC Clock Source Selection) */
22592 #define RCC_BDCR_RTCSEL_0                   (0x1UL << RCC_BDCR_RTCSEL_Pos)          /*!< 0x00000100 */
22593 #define RCC_BDCR_RTCSEL_1                   (0x2UL << RCC_BDCR_RTCSEL_Pos)          /*!< 0x00000200 */
22594 #define RCC_BDCR_LSESYSRDY_Pos              (11U)
22595 #define RCC_BDCR_LSESYSRDY_Msk              (0x1UL << RCC_BDCR_LSESYSRDY_Pos)       /*!< 0x00000800 */
22596 #define RCC_BDCR_LSESYSRDY                  RCC_BDCR_LSESYSRDY_Msk                  /*!< LSE System Clock (LSESYS) Ready */
22597 #define RCC_BDCR_LSEGFON_Pos                (12U)
22598 #define RCC_BDCR_LSEGFON_Msk                (0x1UL << RCC_BDCR_LSEGFON_Pos)         /*!< 0x00001000 */
22599 #define RCC_BDCR_LSEGFON                    RCC_BDCR_LSEGFON_Msk                    /*!< LSE Clock Glitch Filter Enable */
22600 #define RCC_BDCR_RTCEN_Pos                  (15U)
22601 #define RCC_BDCR_RTCEN_Msk                  (0x1UL << RCC_BDCR_RTCEN_Pos)           /*!< 0x00008000 */
22602 #define RCC_BDCR_RTCEN                      RCC_BDCR_RTCEN_Msk                      /*!< RTC Clock Enable */
22603 #define RCC_BDCR_BDRST_Pos                  (16U)
22604 #define RCC_BDCR_BDRST_Msk                  (0x1UL << RCC_BDCR_BDRST_Pos)           /*!< 0x00010000 */
22605 #define RCC_BDCR_BDRST                      RCC_BDCR_BDRST_Msk                      /*!< Backup Domain Software Reset */
22606 #define RCC_BDCR_LSCOEN_Pos                 (24U)
22607 #define RCC_BDCR_LSCOEN_Msk                 (0x1UL << RCC_BDCR_LSCOEN_Pos)          /*!< 0x01000000 */
22608 #define RCC_BDCR_LSCOEN                     RCC_BDCR_LSCOEN_Msk                     /*!< Low-speed Clock Output (LSCO) Enable */
22609 #define RCC_BDCR_LSCOSEL_Pos                (25U)
22610 #define RCC_BDCR_LSCOSEL_Msk                (0x1UL << RCC_BDCR_LSCOSEL_Pos)         /*!< 0x02000000 */
22611 #define RCC_BDCR_LSCOSEL                    RCC_BDCR_LSCOSEL_Msk                    /*!< Low-speed Clock Output Selection */
22612 #define RCC_BDCR_LSION_Pos                  (26U)
22613 #define RCC_BDCR_LSION_Msk                  (0x1UL << RCC_BDCR_LSION_Pos)           /*!< 0x00010000 */
22614 #define RCC_BDCR_LSION                      RCC_BDCR_LSION_Msk                      /*!< LSI Oscillator Enable */
22615 #define RCC_BDCR_LSIRDY_Pos                 (27U)
22616 #define RCC_BDCR_LSIRDY_Msk                 (0x1UL << RCC_BDCR_LSIRDY_Pos)          /*!< 0x01000000 */
22617 #define RCC_BDCR_LSIRDY                     RCC_BDCR_LSIRDY_Msk                     /*!< LSI Oscillator Ready */
22618 #define RCC_BDCR_LSIPREDIV_Pos              (28U)
22619 #define RCC_BDCR_LSIPREDIV_Msk              (0x1UL << RCC_BDCR_LSIPREDIV_Pos)       /*!< 0x02000000 */
22620 #define RCC_BDCR_LSIPREDIV                  RCC_BDCR_LSIPREDIV_Msk                  /*!< Low-speed Clock Divider Configuration */
22621 
22622 /********************  Bit definition for RCC_CSR register  *******************/
22623 #define RCC_CSR_MSIKSRANGE_Pos              (8U)
22624 #define RCC_CSR_MSIKSRANGE_Msk              (0xFUL << RCC_CSR_MSIKSRANGE_Pos)       /*!< 0x00000F00 */
22625 #define RCC_CSR_MSIKSRANGE                  RCC_CSR_MSIKSRANGE_Msk                  /*!< MSIKSRANGE[3:0]:bits (MSIK Range After Standby Mode) */
22626 #define RCC_CSR_MSIKSRANGE_0                (0x1UL << RCC_CSR_MSIKSRANGE_Pos)       /*!< 0x00000100 */
22627 #define RCC_CSR_MSIKSRANGE_1                (0x2UL << RCC_CSR_MSIKSRANGE_Pos)       /*!< 0x00000200 */
22628 #define RCC_CSR_MSIKSRANGE_2                (0x4UL << RCC_CSR_MSIKSRANGE_Pos)       /*!< 0x00000400 */
22629 #define RCC_CSR_MSIKSRANGE_3                (0x8UL << RCC_CSR_MSIKSRANGE_Pos)       /*!< 0x00000800 */
22630 #define RCC_CSR_MSISSRANGE_Pos              (12U)
22631 #define RCC_CSR_MSISSRANGE_Msk              (0xFUL << RCC_CSR_MSISSRANGE_Pos)       /*!< 0x0000F000 */
22632 #define RCC_CSR_MSISSRANGE                  RCC_CSR_MSISSRANGE_Msk                  /*!< MSISSRANGE[3:0]:bits (MSIS Range After Standby Mode) */
22633 #define RCC_CSR_MSISSRANGE_0                (0x1UL << RCC_CSR_MSISSRANGE_Pos)       /*!< 0x00001000 */
22634 #define RCC_CSR_MSISSRANGE_1                (0x2UL << RCC_CSR_MSISSRANGE_Pos)       /*!< 0x00002000 */
22635 #define RCC_CSR_MSISSRANGE_2                (0x4UL << RCC_CSR_MSISSRANGE_Pos)       /*!< 0x00004000 */
22636 #define RCC_CSR_MSISSRANGE_3                (0x8UL << RCC_CSR_MSISSRANGE_Pos)       /*!< 0x00008000 */
22637 #define RCC_CSR_RMVF_Pos                    (23U)
22638 #define RCC_CSR_RMVF_Msk                    (0x1UL << RCC_CSR_RMVF_Pos)             /*!< 0x00800000 */
22639 #define RCC_CSR_RMVF                        RCC_CSR_RMVF_Msk                        /*!< Remove Reset Flag */
22640 #define RCC_CSR_OBLRSTF_Pos                 (25U)
22641 #define RCC_CSR_OBLRSTF_Msk                 (0x1UL << RCC_CSR_OBLRSTF_Pos)          /*!< 0x02000000 */
22642 #define RCC_CSR_OBLRSTF                     RCC_CSR_OBLRSTF_Msk                     /*!< Option Byte Loader Reset Flag */
22643 #define RCC_CSR_PINRSTF_Pos                 (26U)
22644 #define RCC_CSR_PINRSTF_Msk                 (0x1UL << RCC_CSR_PINRSTF_Pos)          /*!< 0x04000000 */
22645 #define RCC_CSR_PINRSTF                     RCC_CSR_PINRSTF_Msk                     /*!< NRST Pin Reset Flag */
22646 #define RCC_CSR_BORRSTF_Pos                 (27U)
22647 #define RCC_CSR_BORRSTF_Msk                 (0x1UL << RCC_CSR_BORRSTF_Pos)          /*!< 0x08000000 */
22648 #define RCC_CSR_BORRSTF                     RCC_CSR_BORRSTF_Msk                     /*!< BOR Flag */
22649 #define RCC_CSR_SFTRSTF_Pos                 (28U)
22650 #define RCC_CSR_SFTRSTF_Msk                 (0x1UL << RCC_CSR_SFTRSTF_Pos)          /*!< 0x10000000 */
22651 #define RCC_CSR_SFTRSTF                     RCC_CSR_SFTRSTF_Msk                     /*!< Software Reset Flag */
22652 #define RCC_CSR_IWDGRSTF_Pos                (29U)
22653 #define RCC_CSR_IWDGRSTF_Msk                (0x1UL << RCC_CSR_IWDGRSTF_Pos)         /*!< 0x20000000 */
22654 #define RCC_CSR_IWDGRSTF                    RCC_CSR_IWDGRSTF_Msk                    /*!< Independent Watchdog Reset Flag */
22655 #define RCC_CSR_WWDGRSTF_Pos                (30U)
22656 #define RCC_CSR_WWDGRSTF_Msk                (0x1UL << RCC_CSR_WWDGRSTF_Pos)         /*!< 0x40000000 */
22657 #define RCC_CSR_WWDGRSTF                    RCC_CSR_WWDGRSTF_Msk                    /*!< Window Watchdog Reset Flag */
22658 #define RCC_CSR_LPWRRSTF_Pos                (31U)
22659 #define RCC_CSR_LPWRRSTF_Msk                (0x1UL << RCC_CSR_LPWRRSTF_Pos)         /*!< 0x80000000 */
22660 #define RCC_CSR_LPWRRSTF                    RCC_CSR_LPWRRSTF_Msk                    /*!< Low-power Reset Flag */
22661 
22662 /********************  Bit definition for RCC_SECCFGR register  **************/
22663 #define RCC_SECCFGR_HSISEC_Pos              (0U)
22664 #define RCC_SECCFGR_HSISEC_Msk              (0x1UL << RCC_SECCFGR_HSISEC_Pos)       /*!< 0x00000001 */
22665 #define RCC_SECCFGR_HSISEC                  RCC_SECCFGR_HSISEC_Msk                  /*!< HSI Clock Configuration and Status Bits Security */
22666 #define RCC_SECCFGR_HSESEC_Pos              (1U)
22667 #define RCC_SECCFGR_HSESEC_Msk              (0x1UL << RCC_SECCFGR_HSESEC_Pos)       /*!< 0x00000002 */
22668 #define RCC_SECCFGR_HSESEC                  RCC_SECCFGR_HSESEC_Msk                  /*!< HSE Clock Configuration Bits, Status Bits and HSE_CSS Security */
22669 #define RCC_SECCFGR_MSISEC_Pos              (2U)
22670 #define RCC_SECCFGR_MSISEC_Msk              (0x1UL << RCC_SECCFGR_MSISEC_Pos)       /*!< 0x00000004 */
22671 #define RCC_SECCFGR_MSISEC                  RCC_SECCFGR_MSISEC_Msk                  /*!< MSI Clock Configuration and Status Bits Security */
22672 #define RCC_SECCFGR_LSISEC_Pos              (3U)
22673 #define RCC_SECCFGR_LSISEC_Msk              (0x1UL << RCC_SECCFGR_LSISEC_Pos)       /*!< 0x00000008 */
22674 #define RCC_SECCFGR_LSISEC                  RCC_SECCFGR_LSISEC_Msk                  /*!< LSI Clock Configuration and Status Bits Security */
22675 #define RCC_SECCFGR_LSESEC_Pos              (4U)
22676 #define RCC_SECCFGR_LSESEC_Msk              (0x1UL << RCC_SECCFGR_LSESEC_Pos)       /*!< 0x00000010 */
22677 #define RCC_SECCFGR_LSESEC                  RCC_SECCFGR_LSESEC_Msk                  /*!< LSE Clock Configuration and Status Bits Security */
22678 #define RCC_SECCFGR_SYSCLKSEC_Pos           (5U)
22679 #define RCC_SECCFGR_SYSCLKSEC_Msk           (0x1UL << RCC_SECCFGR_SYSCLKSEC_Pos)    /*!< 0x00000020 */
22680 #define RCC_SECCFGR_SYSCLKSEC               RCC_SECCFGR_SYSCLKSEC_Msk               /*!< SYSCLK Clock Selection, STOPWUCK bit, Clock Output on MCO Configuration Security */
22681 #define RCC_SECCFGR_PRESCSEC_Pos            (6U)
22682 #define RCC_SECCFGR_PRESCSEC_Msk            (0x1UL << RCC_SECCFGR_PRESCSEC_Pos)     /*!< 0x00000040 */
22683 #define RCC_SECCFGR_PRESCSEC                RCC_SECCFGR_PRESCSEC_Msk                /*!< AHBx/APBx Prescaler Configuration Bits Security */
22684 #define RCC_SECCFGR_PLL1SEC_Pos             (7U)
22685 #define RCC_SECCFGR_PLL1SEC_Msk             (0x1UL << RCC_SECCFGR_PLL1SEC_Pos)      /*!< 0x00000080 */
22686 #define RCC_SECCFGR_PLL1SEC                 RCC_SECCFGR_PLL1SEC_Msk                 /*!< PLL1 Clock Configuration and Status Bits Security */
22687 #define RCC_SECCFGR_PLL2SEC_Pos             (8U)
22688 #define RCC_SECCFGR_PLL2SEC_Msk             (0x1UL << RCC_SECCFGR_PLL2SEC_Pos)      /*!< 0x00000100 */
22689 #define RCC_SECCFGR_PLL2SEC                 RCC_SECCFGR_PLL2SEC_Msk                 /*!< PLL2 Clock Configuration and Status Bits Security */
22690 #define RCC_SECCFGR_PLL3SEC_Pos             (9U)
22691 #define RCC_SECCFGR_PLL3SEC_Msk             (0x1UL << RCC_SECCFGR_PLL3SEC_Pos)      /*!< 0x00000200 */
22692 #define RCC_SECCFGR_PLL3SEC                 RCC_SECCFGR_PLL3SEC_Msk                 /*!< PLL3 Clock Configuration and Status Bits Security */
22693 #define RCC_SECCFGR_ICLKSEC_Pos             (10U)
22694 #define RCC_SECCFGR_ICLKSEC_Msk             (0x1UL << RCC_SECCFGR_ICLKSEC_Pos)    /*!< 0x00000400 */
22695 #define RCC_SECCFGR_ICLKSEC                 RCC_SECCFGR_ICLKSEC_Msk               /*!< 48 MHz Clock Source Selection Security */
22696 #define RCC_SECCFGR_HSI48SEC_Pos            (11U)
22697 #define RCC_SECCFGR_HSI48SEC_Msk            (0x1UL << RCC_SECCFGR_HSI48SEC_Pos)     /*!< 0x00000800 */
22698 #define RCC_SECCFGR_HSI48SEC                RCC_SECCFGR_HSI48SEC_Msk                /*!< HSI48 Clock Configuration and Status Bits Security */
22699 #define RCC_SECCFGR_RMVFSEC_Pos             (12U)
22700 #define RCC_SECCFGR_RMVFSEC_Msk             (0x1UL << RCC_SECCFGR_RMVFSEC_Pos)      /*!< 0x00001000 */
22701 #define RCC_SECCFGR_RMVFSEC                 RCC_SECCFGR_RMVFSEC_Msk                 /*!< Remove Reset Flag Security */
22702 
22703 /********************  Bit definition for RCC_PRIVCFGR register  **************/
22704 #define RCC_PRIVCFGR_SPRIV_Pos              (0U)
22705 #define RCC_PRIVCFGR_SPRIV_Msk              (0x1UL << RCC_PRIVCFGR_SPRIV_Pos)       /*!< 0x00000001 */
22706 #define RCC_PRIVCFGR_SPRIV                  RCC_PRIVCFGR_SPRIV_Msk                  /*!< RCC Secure Functions Privilege Configuration */
22707 #define RCC_PRIVCFGR_NSPRIV_Pos             (1U)
22708 #define RCC_PRIVCFGR_NSPRIV_Msk             (0x1UL << RCC_PRIVCFGR_NSPRIV_Pos)      /*!< 0x00000002 */
22709 #define RCC_PRIVCFGR_NSPRIV                 RCC_PRIVCFGR_NSPRIV_Msk                 /*!< RCC Non-Secure Functions Privilege Configuration */
22710 
22711 /******************************************************************************/
22712 /*                                                                            */
22713 /*                           Real-Time Clock (RTC)                            */
22714 /*                                                                            */
22715 /******************************************************************************/
22716 /********************  Bits definition for RTC_TR register  *******************/
22717 #define RTC_TR_SU_Pos                       (0U)
22718 #define RTC_TR_SU_Msk                       (0xFUL << RTC_TR_SU_Pos)                /*!< 0x0000000F */
22719 #define RTC_TR_SU                           RTC_TR_SU_Msk
22720 #define RTC_TR_SU_0                         (0x1UL << RTC_TR_SU_Pos)                /*!< 0x00000001 */
22721 #define RTC_TR_SU_1                         (0x2UL << RTC_TR_SU_Pos)                /*!< 0x00000002 */
22722 #define RTC_TR_SU_2                         (0x4UL << RTC_TR_SU_Pos)                /*!< 0x00000004 */
22723 #define RTC_TR_SU_3                         (0x8UL << RTC_TR_SU_Pos)                /*!< 0x00000008 */
22724 #define RTC_TR_ST_Pos                       (4U)
22725 #define RTC_TR_ST_Msk                       (0x7UL << RTC_TR_ST_Pos)                /*!< 0x00000070 */
22726 #define RTC_TR_ST                           RTC_TR_ST_Msk
22727 #define RTC_TR_ST_0                         (0x1UL << RTC_TR_ST_Pos)                /*!< 0x00000010 */
22728 #define RTC_TR_ST_1                         (0x2UL << RTC_TR_ST_Pos)                /*!< 0x00000020 */
22729 #define RTC_TR_ST_2                         (0x4UL << RTC_TR_ST_Pos)                /*!< 0x00000040 */
22730 #define RTC_TR_MNU_Pos                      (8U)
22731 #define RTC_TR_MNU_Msk                      (0xFUL << RTC_TR_MNU_Pos)               /*!< 0x00000F00 */
22732 #define RTC_TR_MNU                          RTC_TR_MNU_Msk
22733 #define RTC_TR_MNU_0                        (0x1UL << RTC_TR_MNU_Pos)               /*!< 0x00000100 */
22734 #define RTC_TR_MNU_1                        (0x2UL << RTC_TR_MNU_Pos)               /*!< 0x00000200 */
22735 #define RTC_TR_MNU_2                        (0x4UL << RTC_TR_MNU_Pos)               /*!< 0x00000400 */
22736 #define RTC_TR_MNU_3                        (0x8UL << RTC_TR_MNU_Pos)               /*!< 0x00000800 */
22737 #define RTC_TR_MNT_Pos                      (12U)
22738 #define RTC_TR_MNT_Msk                      (0x7UL << RTC_TR_MNT_Pos)               /*!< 0x00007000 */
22739 #define RTC_TR_MNT                          RTC_TR_MNT_Msk
22740 #define RTC_TR_MNT_0                        (0x1UL << RTC_TR_MNT_Pos)               /*!< 0x00001000 */
22741 #define RTC_TR_MNT_1                        (0x2UL << RTC_TR_MNT_Pos)               /*!< 0x00002000 */
22742 #define RTC_TR_MNT_2                        (0x4UL << RTC_TR_MNT_Pos)               /*!< 0x00004000 */
22743 #define RTC_TR_HU_Pos                       (16U)
22744 #define RTC_TR_HU_Msk                       (0xFUL << RTC_TR_HU_Pos)                /*!< 0x000F0000 */
22745 #define RTC_TR_HU                           RTC_TR_HU_Msk
22746 #define RTC_TR_HU_0                         (0x1UL << RTC_TR_HU_Pos)                /*!< 0x00010000 */
22747 #define RTC_TR_HU_1                         (0x2UL << RTC_TR_HU_Pos)                /*!< 0x00020000 */
22748 #define RTC_TR_HU_2                         (0x4UL << RTC_TR_HU_Pos)                /*!< 0x00040000 */
22749 #define RTC_TR_HU_3                         (0x8UL << RTC_TR_HU_Pos)                /*!< 0x00080000 */
22750 #define RTC_TR_HT_Pos                       (20U)
22751 #define RTC_TR_HT_Msk                       (0x3UL << RTC_TR_HT_Pos)                /*!< 0x00300000 */
22752 #define RTC_TR_HT                           RTC_TR_HT_Msk
22753 #define RTC_TR_HT_0                         (0x1UL << RTC_TR_HT_Pos)                /*!< 0x00100000 */
22754 #define RTC_TR_HT_1                         (0x2UL << RTC_TR_HT_Pos)                /*!< 0x00200000 */
22755 #define RTC_TR_PM_Pos                       (22U)
22756 #define RTC_TR_PM_Msk                       (0x1UL << RTC_TR_PM_Pos)                /*!< 0x00400000 */
22757 #define RTC_TR_PM                           RTC_TR_PM_Msk
22758 
22759 /********************  Bits definition for RTC_DR register  *******************/
22760 #define RTC_DR_DU_Pos                       (0U)
22761 #define RTC_DR_DU_Msk                       (0xFUL << RTC_DR_DU_Pos)                /*!< 0x0000000F */
22762 #define RTC_DR_DU                           RTC_DR_DU_Msk
22763 #define RTC_DR_DU_0                         (0x1UL << RTC_DR_DU_Pos)                /*!< 0x00000001 */
22764 #define RTC_DR_DU_1                         (0x2UL << RTC_DR_DU_Pos)                /*!< 0x00000002 */
22765 #define RTC_DR_DU_2                         (0x4UL << RTC_DR_DU_Pos)                /*!< 0x00000004 */
22766 #define RTC_DR_DU_3                         (0x8UL << RTC_DR_DU_Pos)                /*!< 0x00000008 */
22767 #define RTC_DR_DT_Pos                       (4U)
22768 #define RTC_DR_DT_Msk                       (0x3UL << RTC_DR_DT_Pos)                /*!< 0x00000030 */
22769 #define RTC_DR_DT                           RTC_DR_DT_Msk
22770 #define RTC_DR_DT_0                         (0x1UL << RTC_DR_DT_Pos)                /*!< 0x00000010 */
22771 #define RTC_DR_DT_1                         (0x2UL << RTC_DR_DT_Pos)                /*!< 0x00000020 */
22772 #define RTC_DR_MU_Pos                       (8U)
22773 #define RTC_DR_MU_Msk                       (0xFUL << RTC_DR_MU_Pos)                /*!< 0x00000F00 */
22774 #define RTC_DR_MU                           RTC_DR_MU_Msk
22775 #define RTC_DR_MU_0                         (0x1UL << RTC_DR_MU_Pos)                /*!< 0x00000100 */
22776 #define RTC_DR_MU_1                         (0x2UL << RTC_DR_MU_Pos)                /*!< 0x00000200 */
22777 #define RTC_DR_MU_2                         (0x4UL << RTC_DR_MU_Pos)                /*!< 0x00000400 */
22778 #define RTC_DR_MU_3                         (0x8UL << RTC_DR_MU_Pos)                /*!< 0x00000800 */
22779 #define RTC_DR_MT_Pos                       (12U)
22780 #define RTC_DR_MT_Msk                       (0x1UL << RTC_DR_MT_Pos)                /*!< 0x00001000 */
22781 #define RTC_DR_MT                           RTC_DR_MT_Msk
22782 #define RTC_DR_WDU_Pos                      (13U)
22783 #define RTC_DR_WDU_Msk                      (0x7UL << RTC_DR_WDU_Pos)               /*!< 0x0000E000 */
22784 #define RTC_DR_WDU                          RTC_DR_WDU_Msk
22785 #define RTC_DR_WDU_0                        (0x1UL << RTC_DR_WDU_Pos)               /*!< 0x00002000 */
22786 #define RTC_DR_WDU_1                        (0x2UL << RTC_DR_WDU_Pos)               /*!< 0x00004000 */
22787 #define RTC_DR_WDU_2                        (0x4UL << RTC_DR_WDU_Pos)               /*!< 0x00008000 */
22788 #define RTC_DR_YU_Pos                       (16U)
22789 #define RTC_DR_YU_Msk                       (0xFUL << RTC_DR_YU_Pos)                /*!< 0x000F0000 */
22790 #define RTC_DR_YU                           RTC_DR_YU_Msk
22791 #define RTC_DR_YU_0                         (0x1UL << RTC_DR_YU_Pos)                /*!< 0x00010000 */
22792 #define RTC_DR_YU_1                         (0x2UL << RTC_DR_YU_Pos)                /*!< 0x00020000 */
22793 #define RTC_DR_YU_2                         (0x4UL << RTC_DR_YU_Pos)                /*!< 0x00040000 */
22794 #define RTC_DR_YU_3                         (0x8UL << RTC_DR_YU_Pos)                /*!< 0x00080000 */
22795 #define RTC_DR_YT_Pos                       (20U)
22796 #define RTC_DR_YT_Msk                       (0xFUL << RTC_DR_YT_Pos)                /*!< 0x00F00000 */
22797 #define RTC_DR_YT                           RTC_DR_YT_Msk
22798 #define RTC_DR_YT_0                         (0x1UL << RTC_DR_YT_Pos)                /*!< 0x00100000 */
22799 #define RTC_DR_YT_1                         (0x2UL << RTC_DR_YT_Pos)                /*!< 0x00200000 */
22800 #define RTC_DR_YT_2                         (0x4UL << RTC_DR_YT_Pos)                /*!< 0x00400000 */
22801 #define RTC_DR_YT_3                         (0x8UL << RTC_DR_YT_Pos)                /*!< 0x00800000 */
22802 
22803 /********************  Bits definition for RTC_SSR register  ******************/
22804 #define RTC_SSR_SS_Pos                      (0U)
22805 #define RTC_SSR_SS_Msk                      (0xFFFFFFFFUL << RTC_SSR_SS_Pos)        /*!< 0xFFFFFFFF */
22806 #define RTC_SSR_SS                          RTC_SSR_SS_Msk
22807 
22808 /********************  Bits definition for RTC_ICSR register  ******************/
22809 #define RTC_ICSR_WUTWF_Pos                  (2U)
22810 #define RTC_ICSR_WUTWF_Msk                  (0x1UL << RTC_ICSR_WUTWF_Pos)           /*!< 0x00000004 */
22811 #define RTC_ICSR_WUTWF                      RTC_ICSR_WUTWF_Msk
22812 #define RTC_ICSR_SHPF_Pos                   (3U)
22813 #define RTC_ICSR_SHPF_Msk                   (0x1UL << RTC_ICSR_SHPF_Pos)            /*!< 0x00000008 */
22814 #define RTC_ICSR_SHPF                       RTC_ICSR_SHPF_Msk
22815 #define RTC_ICSR_INITS_Pos                  (4U)
22816 #define RTC_ICSR_INITS_Msk                  (0x1UL << RTC_ICSR_INITS_Pos)           /*!< 0x00000010 */
22817 #define RTC_ICSR_INITS                      RTC_ICSR_INITS_Msk
22818 #define RTC_ICSR_RSF_Pos                    (5U)
22819 #define RTC_ICSR_RSF_Msk                    (0x1UL << RTC_ICSR_RSF_Pos)             /*!< 0x00000020 */
22820 #define RTC_ICSR_RSF                        RTC_ICSR_RSF_Msk
22821 #define RTC_ICSR_INITF_Pos                  (6U)
22822 #define RTC_ICSR_INITF_Msk                  (0x1UL << RTC_ICSR_INITF_Pos)           /*!< 0x00000040 */
22823 #define RTC_ICSR_INITF                      RTC_ICSR_INITF_Msk
22824 #define RTC_ICSR_INIT_Pos                   (7U)
22825 #define RTC_ICSR_INIT_Msk                   (0x1UL << RTC_ICSR_INIT_Pos)            /*!< 0x00000080 */
22826 #define RTC_ICSR_INIT                       RTC_ICSR_INIT_Msk
22827 #define RTC_ICSR_BIN_Pos                    (8U)
22828 #define RTC_ICSR_BIN_Msk                    (0x3UL << RTC_ICSR_BIN_Pos)             /*!< 0x00000300 */
22829 #define RTC_ICSR_BIN                        RTC_ICSR_BIN_Msk
22830 #define RTC_ICSR_BIN_0                      (0x1UL << RTC_ICSR_BIN_Pos)             /*!< 0x00000100 */
22831 #define RTC_ICSR_BIN_1                      (0x2UL << RTC_ICSR_BIN_Pos)             /*!< 0x00000200 */
22832 #define RTC_ICSR_BCDU_Pos                   (10U)
22833 #define RTC_ICSR_BCDU_Msk                   (0x7UL << RTC_ICSR_BCDU_Pos)            /*!< 0x00001C00 */
22834 #define RTC_ICSR_BCDU                       RTC_ICSR_BCDU_Msk
22835 #define RTC_ICSR_BCDU_0                     (0x1UL << RTC_ICSR_BCDU_Pos)            /*!< 0x00000400 */
22836 #define RTC_ICSR_BCDU_1                     (0x2UL << RTC_ICSR_BCDU_Pos)            /*!< 0x00000800 */
22837 #define RTC_ICSR_BCDU_2                     (0x4UL << RTC_ICSR_BCDU_Pos)            /*!< 0x00001000 */
22838 #define RTC_ICSR_RECALPF_Pos                (16U)
22839 #define RTC_ICSR_RECALPF_Msk                (0x1UL << RTC_ICSR_RECALPF_Pos)         /*!< 0x00010000 */
22840 #define RTC_ICSR_RECALPF                    RTC_ICSR_RECALPF_Msk
22841 
22842 /********************  Bits definition for RTC_PRER register  *****************/
22843 #define RTC_PRER_PREDIV_S_Pos               (0U)
22844 #define RTC_PRER_PREDIV_S_Msk               (0x7FFFUL << RTC_PRER_PREDIV_S_Pos)     /*!< 0x00007FFF */
22845 #define RTC_PRER_PREDIV_S                   RTC_PRER_PREDIV_S_Msk
22846 #define RTC_PRER_PREDIV_A_Pos               (16U)
22847 #define RTC_PRER_PREDIV_A_Msk               (0x7FUL << RTC_PRER_PREDIV_A_Pos)       /*!< 0x007F0000 */
22848 #define RTC_PRER_PREDIV_A                   RTC_PRER_PREDIV_A_Msk
22849 
22850 /********************  Bits definition for RTC_WUTR register  *****************/
22851 #define RTC_WUTR_WUT_Pos                    (0U)
22852 #define RTC_WUTR_WUT_Msk                    (0xFFFFUL << RTC_WUTR_WUT_Pos)          /*!< 0x0000FFFF */
22853 #define RTC_WUTR_WUT                        RTC_WUTR_WUT_Msk
22854 #define RTC_WUTR_WUTOCLR_Pos                (16U)
22855 #define RTC_WUTR_WUTOCLR_Msk                (0xFFFFUL << RTC_WUTR_WUTOCLR_Pos)      /*!< 0x0000FFFF */
22856 #define RTC_WUTR_WUTOCLR                    RTC_WUTR_WUTOCLR_Msk
22857 
22858 /********************  Bits definition for RTC_CR register  *******************/
22859 #define RTC_CR_WUCKSEL_Pos                  (0U)
22860 #define RTC_CR_WUCKSEL_Msk                  (0x7UL << RTC_CR_WUCKSEL_Pos)           /*!< 0x00000007 */
22861 #define RTC_CR_WUCKSEL                      RTC_CR_WUCKSEL_Msk
22862 #define RTC_CR_WUCKSEL_0                    (0x1UL << RTC_CR_WUCKSEL_Pos)           /*!< 0x00000001 */
22863 #define RTC_CR_WUCKSEL_1                    (0x2UL << RTC_CR_WUCKSEL_Pos)           /*!< 0x00000002 */
22864 #define RTC_CR_WUCKSEL_2                    (0x4UL << RTC_CR_WUCKSEL_Pos)           /*!< 0x00000004 */
22865 #define RTC_CR_TSEDGE_Pos                   (3U)
22866 #define RTC_CR_TSEDGE_Msk                   (0x1UL << RTC_CR_TSEDGE_Pos)            /*!< 0x00000008 */
22867 #define RTC_CR_TSEDGE                       RTC_CR_TSEDGE_Msk
22868 #define RTC_CR_REFCKON_Pos                  (4U)
22869 #define RTC_CR_REFCKON_Msk                  (0x1UL << RTC_CR_REFCKON_Pos)           /*!< 0x00000010 */
22870 #define RTC_CR_REFCKON                      RTC_CR_REFCKON_Msk
22871 #define RTC_CR_BYPSHAD_Pos                  (5U)
22872 #define RTC_CR_BYPSHAD_Msk                  (0x1UL << RTC_CR_BYPSHAD_Pos)           /*!< 0x00000020 */
22873 #define RTC_CR_BYPSHAD                      RTC_CR_BYPSHAD_Msk
22874 #define RTC_CR_FMT_Pos                      (6U)
22875 #define RTC_CR_FMT_Msk                      (0x1UL << RTC_CR_FMT_Pos)               /*!< 0x00000040 */
22876 #define RTC_CR_FMT                          RTC_CR_FMT_Msk
22877 #define RTC_CR_SSRUIE_Pos                   (7U)
22878 #define RTC_CR_SSRUIE_Msk                   (0x1UL << RTC_CR_SSRUIE_Pos)            /*!< 0x00000080 */
22879 #define RTC_CR_SSRUIE                       RTC_CR_SSRUIE_Msk
22880 #define RTC_CR_ALRAE_Pos                    (8U)
22881 #define RTC_CR_ALRAE_Msk                    (0x1UL << RTC_CR_ALRAE_Pos)             /*!< 0x00000100 */
22882 #define RTC_CR_ALRAE                        RTC_CR_ALRAE_Msk
22883 #define RTC_CR_ALRBE_Pos                    (9U)
22884 #define RTC_CR_ALRBE_Msk                    (0x1UL << RTC_CR_ALRBE_Pos)             /*!< 0x00000200 */
22885 #define RTC_CR_ALRBE                        RTC_CR_ALRBE_Msk
22886 #define RTC_CR_WUTE_Pos                     (10U)
22887 #define RTC_CR_WUTE_Msk                     (0x1UL << RTC_CR_WUTE_Pos)              /*!< 0x00000400 */
22888 #define RTC_CR_WUTE                         RTC_CR_WUTE_Msk
22889 #define RTC_CR_TSE_Pos                      (11U)
22890 #define RTC_CR_TSE_Msk                      (0x1UL << RTC_CR_TSE_Pos)               /*!< 0x00000800 */
22891 #define RTC_CR_TSE                          RTC_CR_TSE_Msk
22892 #define RTC_CR_ALRAIE_Pos                   (12U)
22893 #define RTC_CR_ALRAIE_Msk                   (0x1UL << RTC_CR_ALRAIE_Pos)            /*!< 0x00001000 */
22894 #define RTC_CR_ALRAIE                       RTC_CR_ALRAIE_Msk
22895 #define RTC_CR_ALRBIE_Pos                   (13U)
22896 #define RTC_CR_ALRBIE_Msk                   (0x1UL << RTC_CR_ALRBIE_Pos)            /*!< 0x00002000 */
22897 #define RTC_CR_ALRBIE                       RTC_CR_ALRBIE_Msk
22898 #define RTC_CR_WUTIE_Pos                    (14U)
22899 #define RTC_CR_WUTIE_Msk                    (0x1UL << RTC_CR_WUTIE_Pos)             /*!< 0x00004000 */
22900 #define RTC_CR_WUTIE                        RTC_CR_WUTIE_Msk
22901 #define RTC_CR_TSIE_Pos                     (15U)
22902 #define RTC_CR_TSIE_Msk                     (0x1UL << RTC_CR_TSIE_Pos)              /*!< 0x00008000 */
22903 #define RTC_CR_TSIE                         RTC_CR_TSIE_Msk
22904 #define RTC_CR_ADD1H_Pos                    (16U)
22905 #define RTC_CR_ADD1H_Msk                    (0x1UL << RTC_CR_ADD1H_Pos)             /*!< 0x00010000 */
22906 #define RTC_CR_ADD1H                        RTC_CR_ADD1H_Msk
22907 #define RTC_CR_SUB1H_Pos                    (17U)
22908 #define RTC_CR_SUB1H_Msk                    (0x1UL << RTC_CR_SUB1H_Pos)             /*!< 0x00020000 */
22909 #define RTC_CR_SUB1H                        RTC_CR_SUB1H_Msk
22910 #define RTC_CR_BKP_Pos                      (18U)
22911 #define RTC_CR_BKP_Msk                      (0x1UL << RTC_CR_BKP_Pos)               /*!< 0x00040000 */
22912 #define RTC_CR_BKP                          RTC_CR_BKP_Msk
22913 #define RTC_CR_COSEL_Pos                    (19U)
22914 #define RTC_CR_COSEL_Msk                    (0x1UL << RTC_CR_COSEL_Pos)             /*!< 0x00080000 */
22915 #define RTC_CR_COSEL                        RTC_CR_COSEL_Msk
22916 #define RTC_CR_POL_Pos                      (20U)
22917 #define RTC_CR_POL_Msk                      (0x1UL << RTC_CR_POL_Pos)               /*!< 0x00100000 */
22918 #define RTC_CR_POL                          RTC_CR_POL_Msk
22919 #define RTC_CR_OSEL_Pos                     (21U)
22920 #define RTC_CR_OSEL_Msk                     (0x3UL << RTC_CR_OSEL_Pos)              /*!< 0x00600000 */
22921 #define RTC_CR_OSEL                         RTC_CR_OSEL_Msk
22922 #define RTC_CR_OSEL_0                       (0x1UL << RTC_CR_OSEL_Pos)              /*!< 0x00200000 */
22923 #define RTC_CR_OSEL_1                       (0x2UL << RTC_CR_OSEL_Pos)              /*!< 0x00400000 */
22924 #define RTC_CR_COE_Pos                      (23U)
22925 #define RTC_CR_COE_Msk                      (0x1UL << RTC_CR_COE_Pos)               /*!< 0x00800000 */
22926 #define RTC_CR_COE                          RTC_CR_COE_Msk
22927 #define RTC_CR_ITSE_Pos                     (24U)
22928 #define RTC_CR_ITSE_Msk                     (0x1UL << RTC_CR_ITSE_Pos)              /*!< 0x01000000 */
22929 #define RTC_CR_ITSE                         RTC_CR_ITSE_Msk                         /*!<Timestamp on internal event enable  */
22930 #define RTC_CR_TAMPTS_Pos                   (25U)
22931 #define RTC_CR_TAMPTS_Msk                   (0x1UL << RTC_CR_TAMPTS_Pos)            /*!< 0x02000000 */
22932 #define RTC_CR_TAMPTS                       RTC_CR_TAMPTS_Msk                       /*!<Activate timestamp on tamper detection event  */
22933 #define RTC_CR_TAMPOE_Pos                   (26U)
22934 #define RTC_CR_TAMPOE_Msk                   (0x1UL << RTC_CR_TAMPOE_Pos)            /*!< 0x04000000 */
22935 #define RTC_CR_TAMPOE                       RTC_CR_TAMPOE_Msk                       /*!<Tamper detection output enable on TAMPALARM  */
22936 #define RTC_CR_ALRAFCLR_Pos                 (27U)
22937 #define RTC_CR_ALRAFCLR_Msk                 (0x1UL << RTC_CR_ALRAFCLR_Pos)          /*!< 0x8000000 */
22938 #define RTC_CR_ALRAFCLR                     RTC_CR_ALRAFCLR_Msk                     /*!<Alarm A mask */
22939 #define RTC_CR_ALRBFCLR_Pos                 (28U)
22940 #define RTC_CR_ALRBFCLR_Msk                 (0x1UL << RTC_CR_ALRBFCLR_Pos)          /*!< 0x10000000 */
22941 #define RTC_CR_ALRBFCLR                     RTC_CR_ALRBFCLR_Msk                     /*!<Alarm B mask */
22942 #define RTC_CR_TAMPALRM_PU_Pos              (29U)
22943 #define RTC_CR_TAMPALRM_PU_Msk              (0x1UL << RTC_CR_TAMPALRM_PU_Pos)       /*!< 0x20000000 */
22944 #define RTC_CR_TAMPALRM_PU                  RTC_CR_TAMPALRM_PU_Msk                  /*!<TAMPALARM output pull-up config */
22945 #define RTC_CR_TAMPALRM_TYPE_Pos            (30U)
22946 #define RTC_CR_TAMPALRM_TYPE_Msk            (0x1UL << RTC_CR_TAMPALRM_TYPE_Pos)     /*!< 0x40000000 */
22947 #define RTC_CR_TAMPALRM_TYPE                RTC_CR_TAMPALRM_TYPE_Msk                /*!<TAMPALARM output type  */
22948 #define RTC_CR_OUT2EN_Pos                   (31U)
22949 #define RTC_CR_OUT2EN_Msk                   (0x1UL << RTC_CR_OUT2EN_Pos)            /*!< 0x80000000 */
22950 #define RTC_CR_OUT2EN                       RTC_CR_OUT2EN_Msk                       /*!<RTC_OUT2 output enable */
22951 
22952 /********************  Bits definition for RTC_PRIVCFGR register  *****************/
22953 #define RTC_PRIVCFGR_ALRAPRIV_Pos           (0U)
22954 #define RTC_PRIVCFGR_ALRAPRIV_Msk           (0x1UL << RTC_PRIVCFGR_ALRAPRIV_Pos)    /*!< 0x00000001 */
22955 #define RTC_PRIVCFGR_ALRAPRIV               RTC_PRIVCFGR_ALRAPRIV_Msk
22956 #define RTC_PRIVCFGR_ALRBPRIV_Pos           (1U)
22957 #define RTC_PRIVCFGR_ALRBPRIV_Msk           (0x1UL << RTC_PRIVCFGR_ALRBPRIV_Pos)    /*!< 0x00000002 */
22958 #define RTC_PRIVCFGR_ALRBPRIV               RTC_PRIVCFGR_ALRBPRIV_Msk
22959 #define RTC_PRIVCFGR_WUTPRIV_Pos            (2U)
22960 #define RTC_PRIVCFGR_WUTPRIV_Msk            (0x1UL << RTC_PRIVCFGR_WUTPRIV_Pos)     /*!< 0x00000004 */
22961 #define RTC_PRIVCFGR_WUTPRIV                RTC_PRIVCFGR_WUTPRIV_Msk
22962 #define RTC_PRIVCFGR_TSPRIV_Pos             (3U)
22963 #define RTC_PRIVCFGR_TSPRIV_Msk             (0x1UL << RTC_PRIVCFGR_TSPRIV_Pos)      /*!< 0x00000008 */
22964 #define RTC_PRIVCFGR_TSPRIV                 RTC_PRIVCFGR_TSPRIV_Msk
22965 #define RTC_PRIVCFGR_CALPRIV_Pos            (13U)
22966 #define RTC_PRIVCFGR_CALPRIV_Msk            (0x1UL << RTC_PRIVCFGR_CALPRIV_Pos)     /*!< 0x00002000 */
22967 #define RTC_PRIVCFGR_CALPRIV                RTC_PRIVCFGR_CALPRIV_Msk
22968 #define RTC_PRIVCFGR_INITPRIV_Pos           (14U)
22969 #define RTC_PRIVCFGR_INITPRIV_Msk           (0x1UL << RTC_PRIVCFGR_INITPRIV_Pos)    /*!< 0x00004000 */
22970 #define RTC_PRIVCFGR_INITPRIV               RTC_PRIVCFGR_INITPRIV_Msk
22971 #define RTC_PRIVCFGR_PRIV_Pos               (15U)
22972 #define RTC_PRIVCFGR_PRIV_Msk               (0x1UL << RTC_PRIVCFGR_PRIV_Pos)        /*!< 0x00008000 */
22973 #define RTC_PRIVCFGR_PRIV                   RTC_PRIVCFGR_PRIV_Msk
22974 
22975 /********************  Bits definition for RTC_SECCFGR register  ******************/
22976 #define RTC_SECCFGR_ALRASEC_Pos             (0U)
22977 #define RTC_SECCFGR_ALRASEC_Msk             (0x1UL << RTC_SECCFGR_ALRASEC_Pos)      /*!< 0x00000001 */
22978 #define RTC_SECCFGR_ALRASEC                 RTC_SECCFGR_ALRASEC_Msk
22979 #define RTC_SECCFGR_ALRBSEC_Pos             (1U)
22980 #define RTC_SECCFGR_ALRBSEC_Msk             (0x1UL << RTC_SECCFGR_ALRBSEC_Pos)      /*!< 0x00000002 */
22981 #define RTC_SECCFGR_ALRBSEC                 RTC_SECCFGR_ALRBSEC_Msk
22982 #define RTC_SECCFGR_WUTSEC_Pos              (2U)
22983 #define RTC_SECCFGR_WUTSEC_Msk              (0x1UL << RTC_SECCFGR_WUTSEC_Pos)       /*!< 0x00000004 */
22984 #define RTC_SECCFGR_WUTSEC                  RTC_SECCFGR_WUTSEC_Msk
22985 #define RTC_SECCFGR_TSSEC_Pos               (3U)
22986 #define RTC_SECCFGR_TSSEC_Msk               (0x1UL << RTC_SECCFGR_TSSEC_Pos)        /*!< 0x00000008 */
22987 #define RTC_SECCFGR_TSSEC                   RTC_SECCFGR_TSSEC_Msk
22988 #define RTC_SECCFGR_CALSEC_Pos              (13U)
22989 #define RTC_SECCFGR_CALSEC_Msk              (0x1UL << RTC_SECCFGR_CALSEC_Pos)       /*!< 0x00002000 */
22990 #define RTC_SECCFGR_CALSEC                  RTC_SECCFGR_CALSEC_Msk
22991 #define RTC_SECCFGR_INITSEC_Pos             (14U)
22992 #define RTC_SECCFGR_INITSEC_Msk             (0x1UL << RTC_SECCFGR_INITSEC_Pos)      /*!< 0x00004000 */
22993 #define RTC_SECCFGR_INITSEC                 RTC_SECCFGR_INITSEC_Msk
22994 #define RTC_SECCFGR_SEC_Pos                 (15U)
22995 #define RTC_SECCFGR_SEC_Msk                 (0x1UL << RTC_SECCFGR_SEC_Pos)          /*!< 0x00008000 */
22996 #define RTC_SECCFGR_SEC                     RTC_SECCFGR_SEC_Msk
22997 
22998 /********************  Bits definition for RTC_WPR register  ******************/
22999 #define RTC_WPR_KEY_Pos                     (0U)
23000 #define RTC_WPR_KEY_Msk                     (0xFFUL << RTC_WPR_KEY_Pos)             /*!< 0x000000FF */
23001 #define RTC_WPR_KEY                         RTC_WPR_KEY_Msk
23002 
23003 /********************  Bits definition for RTC_CALR register  *****************/
23004 #define RTC_CALR_CALM_Pos                   (0U)
23005 #define RTC_CALR_CALM_Msk                   (0x1FFUL << RTC_CALR_CALM_Pos)          /*!< 0x000001FF */
23006 #define RTC_CALR_CALM                       RTC_CALR_CALM_Msk
23007 #define RTC_CALR_CALM_0                     (0x001UL << RTC_CALR_CALM_Pos)          /*!< 0x00000001 */
23008 #define RTC_CALR_CALM_1                     (0x002UL << RTC_CALR_CALM_Pos)          /*!< 0x00000002 */
23009 #define RTC_CALR_CALM_2                     (0x004UL << RTC_CALR_CALM_Pos)          /*!< 0x00000004 */
23010 #define RTC_CALR_CALM_3                     (0x008UL << RTC_CALR_CALM_Pos)          /*!< 0x00000008 */
23011 #define RTC_CALR_CALM_4                     (0x010UL << RTC_CALR_CALM_Pos)          /*!< 0x00000010 */
23012 #define RTC_CALR_CALM_5                     (0x020UL << RTC_CALR_CALM_Pos)          /*!< 0x00000020 */
23013 #define RTC_CALR_CALM_6                     (0x040UL << RTC_CALR_CALM_Pos)          /*!< 0x00000040 */
23014 #define RTC_CALR_CALM_7                     (0x080UL << RTC_CALR_CALM_Pos)          /*!< 0x00000080 */
23015 #define RTC_CALR_CALM_8                     (0x100UL << RTC_CALR_CALM_Pos)          /*!< 0x00000100 */
23016 #define RTC_CALR_LPCAL_Pos                  (12U)
23017 #define RTC_CALR_LPCAL_Msk                  (0x1UL << RTC_CALR_LPCAL_Pos)           /*!< 0x00001000 */
23018 #define RTC_CALR_CALW16                     RTC_CALR_CALW16_Msk
23019 #define RTC_CALR_CALW16_Pos                 (13U)
23020 #define RTC_CALR_CALW16_Msk                 (0x1UL << RTC_CALR_CALW16_Pos)          /*!< 0x00002000 */
23021 #define RTC_CALR_LPCAL                      RTC_CALR_LPCAL_Msk
23022 #define RTC_CALR_CALW8_Pos                  (14U)
23023 #define RTC_CALR_CALW8_Msk                  (0x1UL << RTC_CALR_CALW8_Pos)           /*!< 0x00004000 */
23024 #define RTC_CALR_CALW8                      RTC_CALR_CALW8_Msk
23025 #define RTC_CALR_CALP_Pos                   (15U)
23026 #define RTC_CALR_CALP_Msk                   (0x1UL << RTC_CALR_CALP_Pos)            /*!< 0x00008000 */
23027 #define RTC_CALR_CALP                       RTC_CALR_CALP_Msk
23028 
23029 /********************  Bits definition for RTC_SHIFTR register  ***************/
23030 #define RTC_SHIFTR_SUBFS_Pos                (0U)
23031 #define RTC_SHIFTR_SUBFS_Msk                (0x7FFFUL << RTC_SHIFTR_SUBFS_Pos)      /*!< 0x00007FFF */
23032 #define RTC_SHIFTR_SUBFS                    RTC_SHIFTR_SUBFS_Msk
23033 #define RTC_SHIFTR_ADD1S_Pos                (31U)
23034 #define RTC_SHIFTR_ADD1S_Msk                (0x1UL << RTC_SHIFTR_ADD1S_Pos)         /*!< 0x80000000 */
23035 #define RTC_SHIFTR_ADD1S                    RTC_SHIFTR_ADD1S_Msk
23036 
23037 /********************  Bits definition for RTC_TSTR register  *****************/
23038 #define RTC_TSTR_SU_Pos                     (0U)
23039 #define RTC_TSTR_SU_Msk                     (0xFUL << RTC_TSTR_SU_Pos)              /*!< 0x0000000F */
23040 #define RTC_TSTR_SU                         RTC_TSTR_SU_Msk
23041 #define RTC_TSTR_SU_0                       (0x1UL << RTC_TSTR_SU_Pos)              /*!< 0x00000001 */
23042 #define RTC_TSTR_SU_1                       (0x2UL << RTC_TSTR_SU_Pos)              /*!< 0x00000002 */
23043 #define RTC_TSTR_SU_2                       (0x4UL << RTC_TSTR_SU_Pos)              /*!< 0x00000004 */
23044 #define RTC_TSTR_SU_3                       (0x8UL << RTC_TSTR_SU_Pos)              /*!< 0x00000008 */
23045 #define RTC_TSTR_ST_Pos                     (4U)
23046 #define RTC_TSTR_ST_Msk                     (0x7UL << RTC_TSTR_ST_Pos)              /*!< 0x00000070 */
23047 #define RTC_TSTR_ST                         RTC_TSTR_ST_Msk
23048 #define RTC_TSTR_ST_0                       (0x1UL << RTC_TSTR_ST_Pos)              /*!< 0x00000010 */
23049 #define RTC_TSTR_ST_1                       (0x2UL << RTC_TSTR_ST_Pos)              /*!< 0x00000020 */
23050 #define RTC_TSTR_ST_2                       (0x4UL << RTC_TSTR_ST_Pos)              /*!< 0x00000040 */
23051 #define RTC_TSTR_MNU_Pos                    (8U)
23052 #define RTC_TSTR_MNU_Msk                    (0xFUL << RTC_TSTR_MNU_Pos)             /*!< 0x00000F00 */
23053 #define RTC_TSTR_MNU                        RTC_TSTR_MNU_Msk
23054 #define RTC_TSTR_MNU_0                      (0x1UL << RTC_TSTR_MNU_Pos)             /*!< 0x00000100 */
23055 #define RTC_TSTR_MNU_1                      (0x2UL << RTC_TSTR_MNU_Pos)             /*!< 0x00000200 */
23056 #define RTC_TSTR_MNU_2                      (0x4UL << RTC_TSTR_MNU_Pos)             /*!< 0x00000400 */
23057 #define RTC_TSTR_MNU_3                      (0x8UL << RTC_TSTR_MNU_Pos)             /*!< 0x00000800 */
23058 #define RTC_TSTR_MNT_Pos                    (12U)
23059 #define RTC_TSTR_MNT_Msk                    (0x7UL << RTC_TSTR_MNT_Pos)             /*!< 0x00007000 */
23060 #define RTC_TSTR_MNT                        RTC_TSTR_MNT_Msk
23061 #define RTC_TSTR_MNT_0                      (0x1UL << RTC_TSTR_MNT_Pos)             /*!< 0x00001000 */
23062 #define RTC_TSTR_MNT_1                      (0x2UL << RTC_TSTR_MNT_Pos)             /*!< 0x00002000 */
23063 #define RTC_TSTR_MNT_2                      (0x4UL << RTC_TSTR_MNT_Pos)             /*!< 0x00004000 */
23064 #define RTC_TSTR_HU_Pos                     (16U)
23065 #define RTC_TSTR_HU_Msk                     (0xFUL << RTC_TSTR_HU_Pos)              /*!< 0x000F0000 */
23066 #define RTC_TSTR_HU                         RTC_TSTR_HU_Msk
23067 #define RTC_TSTR_HU_0                       (0x1UL << RTC_TSTR_HU_Pos)              /*!< 0x00010000 */
23068 #define RTC_TSTR_HU_1                       (0x2UL << RTC_TSTR_HU_Pos)              /*!< 0x00020000 */
23069 #define RTC_TSTR_HU_2                       (0x4UL << RTC_TSTR_HU_Pos)              /*!< 0x00040000 */
23070 #define RTC_TSTR_HU_3                       (0x8UL << RTC_TSTR_HU_Pos)              /*!< 0x00080000 */
23071 #define RTC_TSTR_HT_Pos                     (20U)
23072 #define RTC_TSTR_HT_Msk                     (0x3UL << RTC_TSTR_HT_Pos)              /*!< 0x00300000 */
23073 #define RTC_TSTR_HT                         RTC_TSTR_HT_Msk
23074 #define RTC_TSTR_HT_0                       (0x1UL << RTC_TSTR_HT_Pos)              /*!< 0x00100000 */
23075 #define RTC_TSTR_HT_1                       (0x2UL << RTC_TSTR_HT_Pos)              /*!< 0x00200000 */
23076 #define RTC_TSTR_PM_Pos                     (22U)
23077 #define RTC_TSTR_PM_Msk                     (0x1UL << RTC_TSTR_PM_Pos)              /*!< 0x00400000 */
23078 #define RTC_TSTR_PM                         RTC_TSTR_PM_Msk
23079 
23080 /********************  Bits definition for RTC_TSDR register  *****************/
23081 #define RTC_TSDR_DU_Pos                     (0U)
23082 #define RTC_TSDR_DU_Msk                     (0xFUL << RTC_TSDR_DU_Pos)              /*!< 0x0000000F */
23083 #define RTC_TSDR_DU                         RTC_TSDR_DU_Msk
23084 #define RTC_TSDR_DU_0                       (0x1UL << RTC_TSDR_DU_Pos)              /*!< 0x00000001 */
23085 #define RTC_TSDR_DU_1                       (0x2UL << RTC_TSDR_DU_Pos)              /*!< 0x00000002 */
23086 #define RTC_TSDR_DU_2                       (0x4UL << RTC_TSDR_DU_Pos)              /*!< 0x00000004 */
23087 #define RTC_TSDR_DU_3                       (0x8UL << RTC_TSDR_DU_Pos)              /*!< 0x00000008 */
23088 #define RTC_TSDR_DT_Pos                     (4U)
23089 #define RTC_TSDR_DT_Msk                     (0x3UL << RTC_TSDR_DT_Pos)              /*!< 0x00000030 */
23090 #define RTC_TSDR_DT                         RTC_TSDR_DT_Msk
23091 #define RTC_TSDR_DT_0                       (0x1UL << RTC_TSDR_DT_Pos)              /*!< 0x00000010 */
23092 #define RTC_TSDR_DT_1                       (0x2UL << RTC_TSDR_DT_Pos)              /*!< 0x00000020 */
23093 #define RTC_TSDR_MU_Pos                     (8U)
23094 #define RTC_TSDR_MU_Msk                     (0xFUL << RTC_TSDR_MU_Pos)              /*!< 0x00000F00 */
23095 #define RTC_TSDR_MU                         RTC_TSDR_MU_Msk
23096 #define RTC_TSDR_MU_0                       (0x1UL << RTC_TSDR_MU_Pos)              /*!< 0x00000100 */
23097 #define RTC_TSDR_MU_1                       (0x2UL << RTC_TSDR_MU_Pos)              /*!< 0x00000200 */
23098 #define RTC_TSDR_MU_2                       (0x4UL << RTC_TSDR_MU_Pos)              /*!< 0x00000400 */
23099 #define RTC_TSDR_MU_3                       (0x8UL << RTC_TSDR_MU_Pos)              /*!< 0x00000800 */
23100 #define RTC_TSDR_MT_Pos                     (12U)
23101 #define RTC_TSDR_MT_Msk                     (0x1UL << RTC_TSDR_MT_Pos)              /*!< 0x00001000 */
23102 #define RTC_TSDR_MT                         RTC_TSDR_MT_Msk
23103 #define RTC_TSDR_WDU_Pos                    (13U)
23104 #define RTC_TSDR_WDU_Msk                    (0x7UL << RTC_TSDR_WDU_Pos)             /*!< 0x0000E000 */
23105 #define RTC_TSDR_WDU                        RTC_TSDR_WDU_Msk
23106 #define RTC_TSDR_WDU_0                      (0x1UL << RTC_TSDR_WDU_Pos)             /*!< 0x00002000 */
23107 #define RTC_TSDR_WDU_1                      (0x2UL << RTC_TSDR_WDU_Pos)             /*!< 0x00004000 */
23108 #define RTC_TSDR_WDU_2                      (0x4UL << RTC_TSDR_WDU_Pos)             /*!< 0x00008000 */
23109 
23110 /********************  Bits definition for RTC_TSSSR register  ****************/
23111 #define RTC_TSSSR_SS_Pos                    (0U)
23112 #define RTC_TSSSR_SS_Msk                    (0xFFFFFFFFUL << RTC_TSSSR_SS_Pos)      /*!< 0xFFFFFFFF */
23113 #define RTC_TSSSR_SS                        RTC_TSSSR_SS_Msk                        /*!< rtc timestamp sub second > */
23114 
23115 /********************  Bits definition for RTC_ALRMAR register  ***************/
23116 #define RTC_ALRMAR_SU_Pos                   (0U)
23117 #define RTC_ALRMAR_SU_Msk                   (0xFUL << RTC_ALRMAR_SU_Pos)            /*!< 0x0000000F */
23118 #define RTC_ALRMAR_SU                       RTC_ALRMAR_SU_Msk
23119 #define RTC_ALRMAR_SU_0                     (0x1UL << RTC_ALRMAR_SU_Pos)            /*!< 0x00000001 */
23120 #define RTC_ALRMAR_SU_1                     (0x2UL << RTC_ALRMAR_SU_Pos)            /*!< 0x00000002 */
23121 #define RTC_ALRMAR_SU_2                     (0x4UL << RTC_ALRMAR_SU_Pos)            /*!< 0x00000004 */
23122 #define RTC_ALRMAR_SU_3                     (0x8UL << RTC_ALRMAR_SU_Pos)            /*!< 0x00000008 */
23123 #define RTC_ALRMAR_ST_Pos                   (4U)
23124 #define RTC_ALRMAR_ST_Msk                   (0x7UL << RTC_ALRMAR_ST_Pos)            /*!< 0x00000070 */
23125 #define RTC_ALRMAR_ST                       RTC_ALRMAR_ST_Msk
23126 #define RTC_ALRMAR_ST_0                     (0x1UL << RTC_ALRMAR_ST_Pos)            /*!< 0x00000010 */
23127 #define RTC_ALRMAR_ST_1                     (0x2UL << RTC_ALRMAR_ST_Pos)            /*!< 0x00000020 */
23128 #define RTC_ALRMAR_ST_2                     (0x4UL << RTC_ALRMAR_ST_Pos)            /*!< 0x00000040 */
23129 #define RTC_ALRMAR_MSK1_Pos                 (7U)
23130 #define RTC_ALRMAR_MSK1_Msk                 (0x1UL << RTC_ALRMAR_MSK1_Pos)          /*!< 0x00000080 */
23131 #define RTC_ALRMAR_MSK1                     RTC_ALRMAR_MSK1_Msk
23132 #define RTC_ALRMAR_MNU_Pos                  (8U)
23133 #define RTC_ALRMAR_MNU_Msk                  (0xFUL << RTC_ALRMAR_MNU_Pos)           /*!< 0x00000F00 */
23134 #define RTC_ALRMAR_MNU                      RTC_ALRMAR_MNU_Msk
23135 #define RTC_ALRMAR_MNU_0                    (0x1UL << RTC_ALRMAR_MNU_Pos)           /*!< 0x00000100 */
23136 #define RTC_ALRMAR_MNU_1                    (0x2UL << RTC_ALRMAR_MNU_Pos)           /*!< 0x00000200 */
23137 #define RTC_ALRMAR_MNU_2                    (0x4UL << RTC_ALRMAR_MNU_Pos)           /*!< 0x00000400 */
23138 #define RTC_ALRMAR_MNU_3                    (0x8UL << RTC_ALRMAR_MNU_Pos)           /*!< 0x00000800 */
23139 #define RTC_ALRMAR_MNT_Pos                  (12U)
23140 #define RTC_ALRMAR_MNT_Msk                  (0x7UL << RTC_ALRMAR_MNT_Pos)           /*!< 0x00007000 */
23141 #define RTC_ALRMAR_MNT                      RTC_ALRMAR_MNT_Msk
23142 #define RTC_ALRMAR_MNT_0                    (0x1UL << RTC_ALRMAR_MNT_Pos)           /*!< 0x00001000 */
23143 #define RTC_ALRMAR_MNT_1                    (0x2UL << RTC_ALRMAR_MNT_Pos)           /*!< 0x00002000 */
23144 #define RTC_ALRMAR_MNT_2                    (0x4UL << RTC_ALRMAR_MNT_Pos)           /*!< 0x00004000 */
23145 #define RTC_ALRMAR_MSK2_Pos                 (15U)
23146 #define RTC_ALRMAR_MSK2_Msk                 (0x1UL << RTC_ALRMAR_MSK2_Pos)          /*!< 0x00008000 */
23147 #define RTC_ALRMAR_MSK2                     RTC_ALRMAR_MSK2_Msk
23148 #define RTC_ALRMAR_HU_Pos                   (16U)
23149 #define RTC_ALRMAR_HU_Msk                   (0xFUL << RTC_ALRMAR_HU_Pos)            /*!< 0x000F0000 */
23150 #define RTC_ALRMAR_HU                       RTC_ALRMAR_HU_Msk
23151 #define RTC_ALRMAR_HU_0                     (0x1UL << RTC_ALRMAR_HU_Pos)            /*!< 0x00010000 */
23152 #define RTC_ALRMAR_HU_1                     (0x2UL << RTC_ALRMAR_HU_Pos)            /*!< 0x00020000 */
23153 #define RTC_ALRMAR_HU_2                     (0x4UL << RTC_ALRMAR_HU_Pos)            /*!< 0x00040000 */
23154 #define RTC_ALRMAR_HU_3                     (0x8UL << RTC_ALRMAR_HU_Pos)            /*!< 0x00080000 */
23155 #define RTC_ALRMAR_HT_Pos                   (20U)
23156 #define RTC_ALRMAR_HT_Msk                   (0x3UL << RTC_ALRMAR_HT_Pos)            /*!< 0x00300000 */
23157 #define RTC_ALRMAR_HT                       RTC_ALRMAR_HT_Msk
23158 #define RTC_ALRMAR_HT_0                     (0x1UL << RTC_ALRMAR_HT_Pos)            /*!< 0x00100000 */
23159 #define RTC_ALRMAR_HT_1                     (0x2UL << RTC_ALRMAR_HT_Pos)            /*!< 0x00200000 */
23160 #define RTC_ALRMAR_PM_Pos                   (22U)
23161 #define RTC_ALRMAR_PM_Msk                   (0x1UL << RTC_ALRMAR_PM_Pos)            /*!< 0x00400000 */
23162 #define RTC_ALRMAR_PM                       RTC_ALRMAR_PM_Msk
23163 #define RTC_ALRMAR_MSK3_Pos                 (23U)
23164 #define RTC_ALRMAR_MSK3_Msk                 (0x1UL << RTC_ALRMAR_MSK3_Pos)          /*!< 0x00800000 */
23165 #define RTC_ALRMAR_MSK3                     RTC_ALRMAR_MSK3_Msk
23166 #define RTC_ALRMAR_DU_Pos                   (24U)
23167 #define RTC_ALRMAR_DU_Msk                   (0xFUL << RTC_ALRMAR_DU_Pos)            /*!< 0x0F000000 */
23168 #define RTC_ALRMAR_DU                       RTC_ALRMAR_DU_Msk
23169 #define RTC_ALRMAR_DU_0                     (0x1UL << RTC_ALRMAR_DU_Pos)            /*!< 0x01000000 */
23170 #define RTC_ALRMAR_DU_1                     (0x2UL << RTC_ALRMAR_DU_Pos)            /*!< 0x02000000 */
23171 #define RTC_ALRMAR_DU_2                     (0x4UL << RTC_ALRMAR_DU_Pos)            /*!< 0x04000000 */
23172 #define RTC_ALRMAR_DU_3                     (0x8UL << RTC_ALRMAR_DU_Pos)            /*!< 0x08000000 */
23173 #define RTC_ALRMAR_DT_Pos                   (28U)
23174 #define RTC_ALRMAR_DT_Msk                   (0x3UL << RTC_ALRMAR_DT_Pos)            /*!< 0x30000000 */
23175 #define RTC_ALRMAR_DT                       RTC_ALRMAR_DT_Msk
23176 #define RTC_ALRMAR_DT_0                     (0x1UL << RTC_ALRMAR_DT_Pos)            /*!< 0x10000000 */
23177 #define RTC_ALRMAR_DT_1                     (0x2UL << RTC_ALRMAR_DT_Pos)            /*!< 0x20000000 */
23178 #define RTC_ALRMAR_WDSEL_Pos                (30U)
23179 #define RTC_ALRMAR_WDSEL_Msk                (0x1UL << RTC_ALRMAR_WDSEL_Pos)         /*!< 0x40000000 */
23180 #define RTC_ALRMAR_WDSEL                    RTC_ALRMAR_WDSEL_Msk
23181 #define RTC_ALRMAR_MSK4_Pos                 (31U)
23182 #define RTC_ALRMAR_MSK4_Msk                 (0x1UL << RTC_ALRMAR_MSK4_Pos)          /*!< 0x80000000 */
23183 #define RTC_ALRMAR_MSK4                     RTC_ALRMAR_MSK4_Msk
23184 
23185 /********************  Bits definition for RTC_ALRMASSR register  *************/
23186 #define RTC_ALRMASSR_SS_Pos                 (0U)
23187 #define RTC_ALRMASSR_SS_Msk                 (0x7FFFUL << RTC_ALRMASSR_SS_Pos)       /*!< 0x00007FFF */
23188 #define RTC_ALRMASSR_SS                     RTC_ALRMASSR_SS_Msk
23189 #define RTC_ALRMASSR_MASKSS_Pos             (24U)
23190 #define RTC_ALRMASSR_MASKSS_Msk             (0xFUL << RTC_ALRMASSR_MASKSS_Pos)      /*!< 0x0F000000 */
23191 #define RTC_ALRMASSR_MASKSS                 RTC_ALRMASSR_MASKSS_Msk
23192 #define RTC_ALRMASSR_MASKSS_0               (0x1UL << RTC_ALRMASSR_MASKSS_Pos)      /*!< 0x01000000 */
23193 #define RTC_ALRMASSR_MASKSS_1               (0x2UL << RTC_ALRMASSR_MASKSS_Pos)      /*!< 0x02000000 */
23194 #define RTC_ALRMASSR_MASKSS_2               (0x4UL << RTC_ALRMASSR_MASKSS_Pos)      /*!< 0x04000000 */
23195 #define RTC_ALRMASSR_MASKSS_3               (0x8UL << RTC_ALRMASSR_MASKSS_Pos)      /*!< 0x08000000 */
23196 #define RTC_ALRMASSR_SSCLR_Pos              (31U)
23197 #define RTC_ALRMASSR_SSCLR_Msk              (0x1UL << RTC_ALRMASSR_SSCLR_Pos)       /*!< 0x80000000 */
23198 #define RTC_ALRMASSR_SSCLR                  RTC_ALRMASSR_SSCLR_Msk
23199 
23200 /********************  Bits definition for RTC_ALRMBR register  ***************/
23201 #define RTC_ALRMBR_SU_Pos                   (0U)
23202 #define RTC_ALRMBR_SU_Msk                   (0xFUL << RTC_ALRMBR_SU_Pos)            /*!< 0x0000000F */
23203 #define RTC_ALRMBR_SU                       RTC_ALRMBR_SU_Msk
23204 #define RTC_ALRMBR_SU_0                     (0x1UL << RTC_ALRMBR_SU_Pos)            /*!< 0x00000001 */
23205 #define RTC_ALRMBR_SU_1                     (0x2UL << RTC_ALRMBR_SU_Pos)            /*!< 0x00000002 */
23206 #define RTC_ALRMBR_SU_2                     (0x4UL << RTC_ALRMBR_SU_Pos)            /*!< 0x00000004 */
23207 #define RTC_ALRMBR_SU_3                     (0x8UL << RTC_ALRMBR_SU_Pos)            /*!< 0x00000008 */
23208 #define RTC_ALRMBR_ST_Pos                   (4U)
23209 #define RTC_ALRMBR_ST_Msk                   (0x7UL << RTC_ALRMBR_ST_Pos)            /*!< 0x00000070 */
23210 #define RTC_ALRMBR_ST                       RTC_ALRMBR_ST_Msk
23211 #define RTC_ALRMBR_ST_0                     (0x1UL << RTC_ALRMBR_ST_Pos)            /*!< 0x00000010 */
23212 #define RTC_ALRMBR_ST_1                     (0x2UL << RTC_ALRMBR_ST_Pos)            /*!< 0x00000020 */
23213 #define RTC_ALRMBR_ST_2                     (0x4UL << RTC_ALRMBR_ST_Pos)            /*!< 0x00000040 */
23214 #define RTC_ALRMBR_MSK1_Pos                 (7U)
23215 #define RTC_ALRMBR_MSK1_Msk                 (0x1UL << RTC_ALRMBR_MSK1_Pos)          /*!< 0x00000080 */
23216 #define RTC_ALRMBR_MSK1                     RTC_ALRMBR_MSK1_Msk
23217 #define RTC_ALRMBR_MNU_Pos                  (8U)
23218 #define RTC_ALRMBR_MNU_Msk                  (0xFUL << RTC_ALRMBR_MNU_Pos)           /*!< 0x00000F00 */
23219 #define RTC_ALRMBR_MNU                      RTC_ALRMBR_MNU_Msk
23220 #define RTC_ALRMBR_MNU_0                    (0x1UL << RTC_ALRMBR_MNU_Pos)           /*!< 0x00000100 */
23221 #define RTC_ALRMBR_MNU_1                    (0x2UL << RTC_ALRMBR_MNU_Pos)           /*!< 0x00000200 */
23222 #define RTC_ALRMBR_MNU_2                    (0x4UL << RTC_ALRMBR_MNU_Pos)           /*!< 0x00000400 */
23223 #define RTC_ALRMBR_MNU_3                    (0x8UL << RTC_ALRMBR_MNU_Pos)           /*!< 0x00000800 */
23224 #define RTC_ALRMBR_MNT_Pos                  (12U)
23225 #define RTC_ALRMBR_MNT_Msk                  (0x7UL << RTC_ALRMBR_MNT_Pos)           /*!< 0x00007000 */
23226 #define RTC_ALRMBR_MNT                      RTC_ALRMBR_MNT_Msk
23227 #define RTC_ALRMBR_MNT_0                    (0x1UL << RTC_ALRMBR_MNT_Pos)           /*!< 0x00001000 */
23228 #define RTC_ALRMBR_MNT_1                    (0x2UL << RTC_ALRMBR_MNT_Pos)           /*!< 0x00002000 */
23229 #define RTC_ALRMBR_MNT_2                    (0x4UL << RTC_ALRMBR_MNT_Pos)           /*!< 0x00004000 */
23230 #define RTC_ALRMBR_MSK2_Pos                 (15U)
23231 #define RTC_ALRMBR_MSK2_Msk                 (0x1UL << RTC_ALRMBR_MSK2_Pos)          /*!< 0x00008000 */
23232 #define RTC_ALRMBR_MSK2                     RTC_ALRMBR_MSK2_Msk
23233 #define RTC_ALRMBR_HU_Pos                   (16U)
23234 #define RTC_ALRMBR_HU_Msk                   (0xFUL << RTC_ALRMBR_HU_Pos)            /*!< 0x000F0000 */
23235 #define RTC_ALRMBR_HU                       RTC_ALRMBR_HU_Msk
23236 #define RTC_ALRMBR_HU_0                     (0x1UL << RTC_ALRMBR_HU_Pos)            /*!< 0x00010000 */
23237 #define RTC_ALRMBR_HU_1                     (0x2UL << RTC_ALRMBR_HU_Pos)            /*!< 0x00020000 */
23238 #define RTC_ALRMBR_HU_2                     (0x4UL << RTC_ALRMBR_HU_Pos)            /*!< 0x00040000 */
23239 #define RTC_ALRMBR_HU_3                     (0x8UL << RTC_ALRMBR_HU_Pos)            /*!< 0x00080000 */
23240 #define RTC_ALRMBR_HT_Pos                   (20U)
23241 #define RTC_ALRMBR_HT_Msk                   (0x3UL << RTC_ALRMBR_HT_Pos)            /*!< 0x00300000 */
23242 #define RTC_ALRMBR_HT                       RTC_ALRMBR_HT_Msk
23243 #define RTC_ALRMBR_HT_0                     (0x1UL << RTC_ALRMBR_HT_Pos)            /*!< 0x00100000 */
23244 #define RTC_ALRMBR_HT_1                     (0x2UL << RTC_ALRMBR_HT_Pos)            /*!< 0x00200000 */
23245 #define RTC_ALRMBR_PM_Pos                   (22U)
23246 #define RTC_ALRMBR_PM_Msk                   (0x1UL << RTC_ALRMBR_PM_Pos)            /*!< 0x00400000 */
23247 #define RTC_ALRMBR_PM                       RTC_ALRMBR_PM_Msk
23248 #define RTC_ALRMBR_MSK3_Pos                 (23U)
23249 #define RTC_ALRMBR_MSK3_Msk                 (0x1UL << RTC_ALRMBR_MSK3_Pos)          /*!< 0x00800000 */
23250 #define RTC_ALRMBR_MSK3                     RTC_ALRMBR_MSK3_Msk
23251 #define RTC_ALRMBR_DU_Pos                   (24U)
23252 #define RTC_ALRMBR_DU_Msk                   (0xFUL << RTC_ALRMBR_DU_Pos)            /*!< 0x0F000000 */
23253 #define RTC_ALRMBR_DU                       RTC_ALRMBR_DU_Msk
23254 #define RTC_ALRMBR_DU_0                     (0x1UL << RTC_ALRMBR_DU_Pos)            /*!< 0x01000000 */
23255 #define RTC_ALRMBR_DU_1                     (0x2UL << RTC_ALRMBR_DU_Pos)            /*!< 0x02000000 */
23256 #define RTC_ALRMBR_DU_2                     (0x4UL << RTC_ALRMBR_DU_Pos)            /*!< 0x04000000 */
23257 #define RTC_ALRMBR_DU_3                     (0x8UL << RTC_ALRMBR_DU_Pos)            /*!< 0x08000000 */
23258 #define RTC_ALRMBR_DT_Pos                   (28U)
23259 #define RTC_ALRMBR_DT_Msk                   (0x3UL << RTC_ALRMBR_DT_Pos)            /*!< 0x30000000 */
23260 #define RTC_ALRMBR_DT                       RTC_ALRMBR_DT_Msk
23261 #define RTC_ALRMBR_DT_0                     (0x1UL << RTC_ALRMBR_DT_Pos)            /*!< 0x10000000 */
23262 #define RTC_ALRMBR_DT_1                     (0x2UL << RTC_ALRMBR_DT_Pos)            /*!< 0x20000000 */
23263 #define RTC_ALRMBR_WDSEL_Pos                (30U)
23264 #define RTC_ALRMBR_WDSEL_Msk                (0x1UL << RTC_ALRMBR_WDSEL_Pos)         /*!< 0x40000000 */
23265 #define RTC_ALRMBR_WDSEL                    RTC_ALRMBR_WDSEL_Msk
23266 #define RTC_ALRMBR_MSK4_Pos                 (31U)
23267 #define RTC_ALRMBR_MSK4_Msk                 (0x1UL << RTC_ALRMBR_MSK4_Pos)          /*!< 0x80000000 */
23268 #define RTC_ALRMBR_MSK4                     RTC_ALRMBR_MSK4_Msk
23269 
23270 /********************  Bits definition for RTC_ALRMBSSR register  *************/
23271 #define RTC_ALRMBSSR_SS_Pos                 (0U)
23272 #define RTC_ALRMBSSR_SS_Msk                 (0x7FFFUL << RTC_ALRMBSSR_SS_Pos)       /*!< 0x00007FFF */
23273 #define RTC_ALRMBSSR_SS                     RTC_ALRMBSSR_SS_Msk
23274 #define RTC_ALRMBSSR_MASKSS_Pos             (24U)
23275 #define RTC_ALRMBSSR_MASKSS_Msk             (0xFUL << RTC_ALRMBSSR_MASKSS_Pos)      /*!< 0x0F000000 */
23276 #define RTC_ALRMBSSR_MASKSS                 RTC_ALRMBSSR_MASKSS_Msk
23277 #define RTC_ALRMBSSR_MASKSS_0               (0x1UL << RTC_ALRMBSSR_MASKSS_Pos)      /*!< 0x01000000 */
23278 #define RTC_ALRMBSSR_MASKSS_1               (0x2UL << RTC_ALRMBSSR_MASKSS_Pos)      /*!< 0x02000000 */
23279 #define RTC_ALRMBSSR_MASKSS_2               (0x4UL << RTC_ALRMBSSR_MASKSS_Pos)      /*!< 0x04000000 */
23280 #define RTC_ALRMBSSR_MASKSS_3               (0x8UL << RTC_ALRMBSSR_MASKSS_Pos)      /*!< 0x08000000 */
23281 #define RTC_ALRMBSSR_SSCLR_Pos              (31U)
23282 #define RTC_ALRMBSSR_SSCLR_Msk              (0x1UL << RTC_ALRMBSSR_SSCLR_Pos)       /*!< 0x80000000 */
23283 #define RTC_ALRMBSSR_SSCLR                  RTC_ALRMBSSR_SSCLR_Msk
23284 
23285 /********************  Bits definition for RTC_SR register  *******************/
23286 #define RTC_SR_ALRAF_Pos                    (0U)
23287 #define RTC_SR_ALRAF_Msk                    (0x1UL << RTC_SR_ALRAF_Pos)             /*!< 0x00000001 */
23288 #define RTC_SR_ALRAF                        RTC_SR_ALRAF_Msk
23289 #define RTC_SR_ALRBF_Pos                    (1U)
23290 #define RTC_SR_ALRBF_Msk                    (0x1UL << RTC_SR_ALRBF_Pos)             /*!< 0x00000002 */
23291 #define RTC_SR_ALRBF                        RTC_SR_ALRBF_Msk
23292 #define RTC_SR_WUTF_Pos                     (2U)
23293 #define RTC_SR_WUTF_Msk                     (0x1UL << RTC_SR_WUTF_Pos)              /*!< 0x00000004 */
23294 #define RTC_SR_WUTF                         RTC_SR_WUTF_Msk
23295 #define RTC_SR_TSF_Pos                      (3U)
23296 #define RTC_SR_TSF_Msk                      (0x1UL << RTC_SR_TSF_Pos)               /*!< 0x00000008 */
23297 #define RTC_SR_TSF                          RTC_SR_TSF_Msk
23298 #define RTC_SR_TSOVF_Pos                    (4U)
23299 #define RTC_SR_TSOVF_Msk                    (0x1UL << RTC_SR_TSOVF_Pos)             /*!< 0x00000010 */
23300 #define RTC_SR_TSOVF                        RTC_SR_TSOVF_Msk
23301 #define RTC_SR_ITSF_Pos                     (5U)
23302 #define RTC_SR_ITSF_Msk                     (0x1UL << RTC_SR_ITSF_Pos)              /*!< 0x00000020 */
23303 #define RTC_SR_ITSF                         RTC_SR_ITSF_Msk
23304 #define RTC_SR_SSRUF_Pos                    (6U)
23305 #define RTC_SR_SSRUF_Msk                    (0x1UL << RTC_SR_SSRUF_Pos)             /*!< 0x00000040 */
23306 #define RTC_SR_SSRUF                        RTC_SR_SSRUF_Msk
23307 
23308 /********************  Bits definition for RTC_MISR register  *****************/
23309 #define RTC_MISR_ALRAMF_Pos                 (0U)
23310 #define RTC_MISR_ALRAMF_Msk                 (0x1UL << RTC_MISR_ALRAMF_Pos)          /*!< 0x00000001 */
23311 #define RTC_MISR_ALRAMF                     RTC_MISR_ALRAMF_Msk
23312 #define RTC_MISR_ALRBMF_Pos                 (1U)
23313 #define RTC_MISR_ALRBMF_Msk                 (0x1UL << RTC_MISR_ALRBMF_Pos)          /*!< 0x00000002 */
23314 #define RTC_MISR_ALRBMF                     RTC_MISR_ALRBMF_Msk
23315 #define RTC_MISR_WUTMF_Pos                  (2U)
23316 #define RTC_MISR_WUTMF_Msk                  (0x1UL << RTC_MISR_WUTMF_Pos)           /*!< 0x00000004 */
23317 #define RTC_MISR_WUTMF                      RTC_MISR_WUTMF_Msk
23318 #define RTC_MISR_TSMF_Pos                   (3U)
23319 #define RTC_MISR_TSMF_Msk                   (0x1UL << RTC_MISR_TSMF_Pos)            /*!< 0x00000008 */
23320 #define RTC_MISR_TSMF                       RTC_MISR_TSMF_Msk
23321 #define RTC_MISR_TSOVMF_Pos                 (4U)
23322 #define RTC_MISR_TSOVMF_Msk                 (0x1UL << RTC_MISR_TSOVMF_Pos)          /*!< 0x00000010 */
23323 #define RTC_MISR_TSOVMF                     RTC_MISR_TSOVMF_Msk
23324 #define RTC_MISR_ITSMF_Pos                  (5U)
23325 #define RTC_MISR_ITSMF_Msk                  (0x1UL << RTC_MISR_ITSMF_Pos)           /*!< 0x00000020 */
23326 #define RTC_MISR_ITSMF                      RTC_MISR_ITSMF_Msk
23327 #define RTC_MISR_SSRUMF_Pos                 (6U)
23328 #define RTC_MISR_SSRUMF_Msk                 (0x1UL << RTC_MISR_SSRUMF_Pos)          /*!< 0x00000040 */
23329 #define RTC_MISR_SSRUMF                     RTC_MISR_SSRUMF_Msk
23330 
23331 /********************  Bits definition for RTC_SMISR register  *****************/
23332 #define RTC_SMISR_ALRAMF_Pos                (0U)
23333 #define RTC_SMISR_ALRAMF_Msk                (0x1UL << RTC_SMISR_ALRAMF_Pos)         /*!< 0x00000001 */
23334 #define RTC_SMISR_ALRAMF                    RTC_SMISR_ALRAMF_Msk
23335 #define RTC_SMISR_ALRBMF_Pos                (1U)
23336 #define RTC_SMISR_ALRBMF_Msk                (0x1UL << RTC_SMISR_ALRBMF_Pos)         /*!< 0x00000002 */
23337 #define RTC_SMISR_ALRBMF                    RTC_SMISR_ALRBMF_Msk
23338 #define RTC_SMISR_WUTMF_Pos                 (2U)
23339 #define RTC_SMISR_WUTMF_Msk                 (0x1UL << RTC_SMISR_WUTMF_Pos)          /*!< 0x00000004 */
23340 #define RTC_SMISR_WUTMF                     RTC_SMISR_WUTMF_Msk
23341 #define RTC_SMISR_TSMF_Pos                  (3U)
23342 #define RTC_SMISR_TSMF_Msk                  (0x1UL << RTC_SMISR_TSMF_Pos)           /*!< 0x00000008 */
23343 #define RTC_SMISR_TSMF                      RTC_SMISR_TSMF_Msk
23344 #define RTC_SMISR_TSOVMF_Pos                (4U)
23345 #define RTC_SMISR_TSOVMF_Msk                (0x1UL << RTC_SMISR_TSOVMF_Pos)         /*!< 0x00000010 */
23346 #define RTC_SMISR_TSOVMF                    RTC_SMISR_TSOVMF_Msk
23347 #define RTC_SMISR_ITSMF_Pos                 (5U)
23348 #define RTC_SMISR_ITSMF_Msk                 (0x1UL << RTC_SMISR_ITSMF_Pos)          /*!< 0x00000020 */
23349 #define RTC_SMISR_ITSMF                     RTC_SMISR_ITSMF_Msk
23350 #define RTC_SMISR_SSRUMF_Pos                (6U)
23351 #define RTC_SMISR_SSRUMF_Msk                (0x1UL << RTC_SMISR_SSRUMF_Pos)         /*!< 0x00000040 */
23352 #define RTC_SMISR_SSRUMF                    RTC_SMISR_SSRUMF_Msk
23353 
23354 /********************  Bits definition for RTC_SCR register  ******************/
23355 #define RTC_SCR_CALRAF_Pos                  (0U)
23356 #define RTC_SCR_CALRAF_Msk                  (0x1UL << RTC_SCR_CALRAF_Pos)           /*!< 0x00000001 */
23357 #define RTC_SCR_CALRAF                      RTC_SCR_CALRAF_Msk
23358 #define RTC_SCR_CALRBF_Pos                  (1U)
23359 #define RTC_SCR_CALRBF_Msk                  (0x1UL << RTC_SCR_CALRBF_Pos)           /*!< 0x00000002 */
23360 #define RTC_SCR_CALRBF                      RTC_SCR_CALRBF_Msk
23361 #define RTC_SCR_CWUTF_Pos                   (2U)
23362 #define RTC_SCR_CWUTF_Msk                   (0x1UL << RTC_SCR_CWUTF_Pos)            /*!< 0x00000004 */
23363 #define RTC_SCR_CWUTF                       RTC_SCR_CWUTF_Msk
23364 #define RTC_SCR_CTSF_Pos                    (3U)
23365 #define RTC_SCR_CTSF_Msk                    (0x1UL << RTC_SCR_CTSF_Pos)             /*!< 0x00000008 */
23366 #define RTC_SCR_CTSF                        RTC_SCR_CTSF_Msk
23367 #define RTC_SCR_CTSOVF_Pos                  (4U)
23368 #define RTC_SCR_CTSOVF_Msk                  (0x1UL << RTC_SCR_CTSOVF_Pos)           /*!< 0x00000010 */
23369 #define RTC_SCR_CTSOVF                      RTC_SCR_CTSOVF_Msk
23370 #define RTC_SCR_CITSF_Pos                   (5U)
23371 #define RTC_SCR_CITSF_Msk                   (0x1UL << RTC_SCR_CITSF_Pos)            /*!< 0x00000020 */
23372 #define RTC_SCR_CITSF                       RTC_SCR_CITSF_Msk
23373 #define RTC_SCR_CSSRUF_Pos                  (6U)
23374 #define RTC_SCR_CSSRUF_Msk                  (0x1UL << RTC_SCR_CSSRUF_Pos)           /*!< 0x00000040 */
23375 #define RTC_SCR_CSSRUF                      RTC_SCR_CSSRUF_Msk
23376 
23377 /********************  Bits definition for RTC_ALRABINR register  ******************/
23378 #define RTC_ALRABINR_SS_Pos                 (0U)
23379 #define RTC_ALRABINR_SS_Msk                 (0xFFFFFFFFUL << RTC_ALRABINR_SS_Pos)   /*!< 0xFFFFFFFF */
23380 #define RTC_ALRABINR_SS                     RTC_ALRABINR_SS_Msk
23381 
23382 /********************  Bits definition for RTC_ALRBBINR register  ******************/
23383 #define RTC_ALRBBINR_SS_Pos                 (0U)
23384 #define RTC_ALRBBINR_SS_Msk                 (0xFFFFFFFFUL << RTC_ALRBBINR_SS_Pos)   /*!< 0xFFFFFFFF */
23385 #define RTC_ALRBBINR_SS                     RTC_ALRBBINR_SS_Msk
23386 
23387 /******************************************************************************/
23388 /*                                                                            */
23389 /*                     Tamper and backup register (TAMP)                      */
23390 /*                                                                            */
23391 /******************************************************************************/
23392 /********************  Bits definition for TAMP_CR1 register  *****************/
23393 #define TAMP_CR1_TAMP1E_Pos                 (0U)
23394 #define TAMP_CR1_TAMP1E_Msk                 (0x1UL << TAMP_CR1_TAMP1E_Pos)          /*!< 0x00000001 */
23395 #define TAMP_CR1_TAMP1E                     TAMP_CR1_TAMP1E_Msk
23396 #define TAMP_CR1_TAMP2E_Pos                 (1U)
23397 #define TAMP_CR1_TAMP2E_Msk                 (0x1UL << TAMP_CR1_TAMP2E_Pos)          /*!< 0x00000002 */
23398 #define TAMP_CR1_TAMP2E                     TAMP_CR1_TAMP2E_Msk
23399 #define TAMP_CR1_TAMP3E_Pos                 (2U)
23400 #define TAMP_CR1_TAMP3E_Msk                 (0x1UL << TAMP_CR1_TAMP3E_Pos)          /*!< 0x00000004 */
23401 #define TAMP_CR1_TAMP3E                     TAMP_CR1_TAMP3E_Msk
23402 #define TAMP_CR1_TAMP4E_Pos                 (3U)
23403 #define TAMP_CR1_TAMP4E_Msk                 (0x1UL << TAMP_CR1_TAMP4E_Pos)          /*!< 0x00000008 */
23404 #define TAMP_CR1_TAMP4E                     TAMP_CR1_TAMP4E_Msk
23405 #define TAMP_CR1_TAMP5E_Pos                 (4U)
23406 #define TAMP_CR1_TAMP5E_Msk                 (0x1UL << TAMP_CR1_TAMP5E_Pos)          /*!< 0x00000010 */
23407 #define TAMP_CR1_TAMP5E                     TAMP_CR1_TAMP5E_Msk
23408 #define TAMP_CR1_TAMP6E_Pos                 (5U)
23409 #define TAMP_CR1_TAMP6E_Msk                 (0x1UL << TAMP_CR1_TAMP6E_Pos)          /*!< 0x00000020 */
23410 #define TAMP_CR1_TAMP6E                     TAMP_CR1_TAMP6E_Msk
23411 #define TAMP_CR1_TAMP7E_Pos                 (6U)
23412 #define TAMP_CR1_TAMP7E_Msk                 (0x1UL << TAMP_CR1_TAMP7E_Pos)          /*!< 0x00000040 */
23413 #define TAMP_CR1_TAMP7E                     TAMP_CR1_TAMP7E_Msk
23414 #define TAMP_CR1_TAMP8E_Pos                 (7U)
23415 #define TAMP_CR1_TAMP8E_Msk                 (0x1UL << TAMP_CR1_TAMP8E_Pos)          /*!< 0x00000080 */
23416 #define TAMP_CR1_TAMP8E                     TAMP_CR1_TAMP8E_Msk
23417 #define TAMP_CR1_ITAMP1E_Pos                (16U)
23418 #define TAMP_CR1_ITAMP1E_Msk                (0x1UL << TAMP_CR1_ITAMP1E_Pos)         /*!< 0x00010000 */
23419 #define TAMP_CR1_ITAMP1E                    TAMP_CR1_ITAMP1E_Msk
23420 #define TAMP_CR1_ITAMP2E_Pos                (17U)
23421 #define TAMP_CR1_ITAMP2E_Msk                (0x1UL << TAMP_CR1_ITAMP2E_Pos)         /*!< 0x00040000 */
23422 #define TAMP_CR1_ITAMP2E                    TAMP_CR1_ITAMP2E_Msk
23423 #define TAMP_CR1_ITAMP3E_Pos                (18U)
23424 #define TAMP_CR1_ITAMP3E_Msk                (0x1UL << TAMP_CR1_ITAMP3E_Pos)         /*!< 0x00040000 */
23425 #define TAMP_CR1_ITAMP3E                    TAMP_CR1_ITAMP3E_Msk
23426 #define TAMP_CR1_ITAMP5E_Pos                (20U)
23427 #define TAMP_CR1_ITAMP5E_Msk                (0x1UL << TAMP_CR1_ITAMP5E_Pos)         /*!< 0x00100000 */
23428 #define TAMP_CR1_ITAMP5E                    TAMP_CR1_ITAMP5E_Msk
23429 #define TAMP_CR1_ITAMP6E_Pos                (21U)
23430 #define TAMP_CR1_ITAMP6E_Msk                (0x1UL << TAMP_CR1_ITAMP6E_Pos)         /*!< 0x00200000 */
23431 #define TAMP_CR1_ITAMP6E                    TAMP_CR1_ITAMP6E_Msk
23432 #define TAMP_CR1_ITAMP7E_Pos                (22U)
23433 #define TAMP_CR1_ITAMP7E_Msk                (0x1UL << TAMP_CR1_ITAMP7E_Pos)         /*!< 0x00400000 */
23434 #define TAMP_CR1_ITAMP7E                    TAMP_CR1_ITAMP7E_Msk
23435 #define TAMP_CR1_ITAMP8E_Pos                (23U)
23436 #define TAMP_CR1_ITAMP8E_Msk                (0x1UL << TAMP_CR1_ITAMP8E_Pos)         /*!< 0x00800000 */
23437 #define TAMP_CR1_ITAMP8E                    TAMP_CR1_ITAMP8E_Msk
23438 #define TAMP_CR1_ITAMP9E_Pos                (24U)
23439 #define TAMP_CR1_ITAMP9E_Msk                (0x1UL << TAMP_CR1_ITAMP9E_Pos)         /*!< 0x01000000 */
23440 #define TAMP_CR1_ITAMP9E                    TAMP_CR1_ITAMP9E_Msk
23441 #define TAMP_CR1_ITAMP11E_Pos               (26U)
23442 #define TAMP_CR1_ITAMP11E_Msk               (0x1UL << TAMP_CR1_ITAMP11E_Pos)        /*!< 0x04000000 */
23443 #define TAMP_CR1_ITAMP11E                   TAMP_CR1_ITAMP11E_Msk
23444 #define TAMP_CR1_ITAMP12E_Pos               (27U)
23445 #define TAMP_CR1_ITAMP12E_Msk               (0x1UL << TAMP_CR1_ITAMP12E_Pos)        /*!< 0x04000000 */
23446 #define TAMP_CR1_ITAMP12E                   TAMP_CR1_ITAMP12E_Msk
23447 #define TAMP_CR1_ITAMP13E_Pos               (28U)
23448 #define TAMP_CR1_ITAMP13E_Msk               (0x1UL << TAMP_CR1_ITAMP13E_Pos)        /*!< 0x04000000 */
23449 #define TAMP_CR1_ITAMP13E                   TAMP_CR1_ITAMP13E_Msk
23450 
23451 /********************  Bits definition for TAMP_CR2 register  *****************/
23452 #define TAMP_CR2_TAMP1NOERASE_Pos           (0U)
23453 #define TAMP_CR2_TAMP1NOERASE_Msk           (0x1UL << TAMP_CR2_TAMP1NOERASE_Pos)    /*!< 0x00000001 */
23454 #define TAMP_CR2_TAMP1NOERASE               TAMP_CR2_TAMP1NOERASE_Msk
23455 #define TAMP_CR2_TAMP2NOERASE_Pos           (1U)
23456 #define TAMP_CR2_TAMP2NOERASE_Msk           (0x1UL << TAMP_CR2_TAMP2NOERASE_Pos)    /*!< 0x00000002 */
23457 #define TAMP_CR2_TAMP2NOERASE               TAMP_CR2_TAMP2NOERASE_Msk
23458 #define TAMP_CR2_TAMP3NOERASE_Pos           (2U)
23459 #define TAMP_CR2_TAMP3NOERASE_Msk           (0x1UL << TAMP_CR2_TAMP3NOERASE_Pos)    /*!< 0x00000004 */
23460 #define TAMP_CR2_TAMP3NOERASE               TAMP_CR2_TAMP3NOERASE_Msk
23461 #define TAMP_CR2_TAMP4NOERASE_Pos           (3U)
23462 #define TAMP_CR2_TAMP4NOERASE_Msk           (0x1UL << TAMP_CR2_TAMP4NOERASE_Pos)    /*!< 0x00000008 */
23463 #define TAMP_CR2_TAMP4NOERASE               TAMP_CR2_TAMP4NOERASE_Msk
23464 #define TAMP_CR2_TAMP5NOERASE_Pos           (4U)
23465 #define TAMP_CR2_TAMP5NOERASE_Msk           (0x1UL << TAMP_CR2_TAMP5NOERASE_Pos)    /*!< 0x00000010 */
23466 #define TAMP_CR2_TAMP5NOERASE               TAMP_CR2_TAMP5NOERASE_Msk
23467 #define TAMP_CR2_TAMP6NOERASE_Pos           (5U)
23468 #define TAMP_CR2_TAMP6NOERASE_Msk           (0x1UL << TAMP_CR2_TAMP6NOERASE_Pos)    /*!< 0x00000020 */
23469 #define TAMP_CR2_TAMP6NOERASE               TAMP_CR2_TAMP6NOERASE_Msk
23470 #define TAMP_CR2_TAMP7NOERASE_Pos           (6U)
23471 #define TAMP_CR2_TAMP7NOERASE_Msk           (0x1UL << TAMP_CR2_TAMP7NOERASE_Pos)    /*!< 0x00000040 */
23472 #define TAMP_CR2_TAMP7NOERASE               TAMP_CR2_TAMP7NOERASE_Msk
23473 #define TAMP_CR2_TAMP8NOERASE_Pos           (7U)
23474 #define TAMP_CR2_TAMP8NOERASE_Msk           (0x1UL << TAMP_CR2_TAMP8NOERASE_Pos)    /*!< 0x00000080 */
23475 #define TAMP_CR2_TAMP8NOERASE               TAMP_CR2_TAMP8NOERASE_Msk
23476 #define TAMP_CR2_TAMP1MSK_Pos               (16U)
23477 #define TAMP_CR2_TAMP1MSK_Msk               (0x1UL << TAMP_CR2_TAMP1MSK_Pos)        /*!< 0x00010000 */
23478 #define TAMP_CR2_TAMP1MSK                   TAMP_CR2_TAMP1MSK_Msk
23479 #define TAMP_CR2_TAMP2MSK_Pos               (17U)
23480 #define TAMP_CR2_TAMP2MSK_Msk               (0x1UL << TAMP_CR2_TAMP2MSK_Pos)        /*!< 0x00020000 */
23481 #define TAMP_CR2_TAMP2MSK                   TAMP_CR2_TAMP2MSK_Msk
23482 #define TAMP_CR2_TAMP3MSK_Pos               (18U)
23483 #define TAMP_CR2_TAMP3MSK_Msk               (0x1UL << TAMP_CR2_TAMP3MSK_Pos)        /*!< 0x00040000 */
23484 #define TAMP_CR2_TAMP3MSK                   TAMP_CR2_TAMP3MSK_Msk
23485 #define TAMP_CR2_BKBLOCK_Pos                (22U)
23486 #define TAMP_CR2_BKBLOCK_Msk                (0x1UL << TAMP_CR2_BKBLOCK_Pos)         /*!< 0x00800000 */
23487 #define TAMP_CR2_BKBLOCK                    TAMP_CR2_BKBLOCK_Msk
23488 #define TAMP_CR2_BKERASE_Pos                (23U)
23489 #define TAMP_CR2_BKERASE_Msk                (0x1UL << TAMP_CR2_BKERASE_Pos)         /*!< 0x00800000 */
23490 #define TAMP_CR2_BKERASE                    TAMP_CR2_BKERASE_Msk
23491 #define TAMP_CR2_TAMP1TRG_Pos               (24U)
23492 #define TAMP_CR2_TAMP1TRG_Msk               (0x1UL << TAMP_CR2_TAMP1TRG_Pos)        /*!< 0x01000000 */
23493 #define TAMP_CR2_TAMP1TRG                   TAMP_CR2_TAMP1TRG_Msk
23494 #define TAMP_CR2_TAMP2TRG_Pos               (25U)
23495 #define TAMP_CR2_TAMP2TRG_Msk               (0x1UL << TAMP_CR2_TAMP2TRG_Pos)        /*!< 0x02000000 */
23496 #define TAMP_CR2_TAMP2TRG                   TAMP_CR2_TAMP2TRG_Msk
23497 #define TAMP_CR2_TAMP3TRG_Pos               (26U)
23498 #define TAMP_CR2_TAMP3TRG_Msk               (0x1UL << TAMP_CR2_TAMP3TRG_Pos)        /*!< 0x02000000 */
23499 #define TAMP_CR2_TAMP3TRG                   TAMP_CR2_TAMP3TRG_Msk
23500 #define TAMP_CR2_TAMP4TRG_Pos               (27U)
23501 #define TAMP_CR2_TAMP4TRG_Msk               (0x1UL << TAMP_CR2_TAMP4TRG_Pos)        /*!< 0x02000000 */
23502 #define TAMP_CR2_TAMP4TRG                   TAMP_CR2_TAMP4TRG_Msk
23503 #define TAMP_CR2_TAMP5TRG_Pos               (28U)
23504 #define TAMP_CR2_TAMP5TRG_Msk               (0x1UL << TAMP_CR2_TAMP5TRG_Pos)        /*!< 0x02000000 */
23505 #define TAMP_CR2_TAMP5TRG                   TAMP_CR2_TAMP5TRG_Msk
23506 #define TAMP_CR2_TAMP6TRG_Pos               (29U)
23507 #define TAMP_CR2_TAMP6TRG_Msk               (0x1UL << TAMP_CR2_TAMP6TRG_Pos)        /*!< 0x02000000 */
23508 #define TAMP_CR2_TAMP6TRG                   TAMP_CR2_TAMP6TRG_Msk
23509 #define TAMP_CR2_TAMP7TRG_Pos               (30U)
23510 #define TAMP_CR2_TAMP7TRG_Msk               (0x1UL << TAMP_CR2_TAMP7TRG_Pos)        /*!< 0x02000000 */
23511 #define TAMP_CR2_TAMP7TRG                   TAMP_CR2_TAMP7TRG_Msk
23512 #define TAMP_CR2_TAMP8TRG_Pos               (31U)
23513 #define TAMP_CR2_TAMP8TRG_Msk               (0x1UL << TAMP_CR2_TAMP8TRG_Pos)        /*!< 0x02000000 */
23514 #define TAMP_CR2_TAMP8TRG                   TAMP_CR2_TAMP8TRG_Msk
23515 
23516 /********************  Bits definition for TAMP_CR3 register  *****************/
23517 #define TAMP_CR3_ITAMP1NOER_Pos             (0U)
23518 #define TAMP_CR3_ITAMP1NOER_Msk             (0x1UL << TAMP_CR3_ITAMP1NOER_Pos)      /*!< 0x00000001 */
23519 #define TAMP_CR3_ITAMP1NOER                 TAMP_CR3_ITAMP1NOER_Msk
23520 #define TAMP_CR3_ITAMP2NOER_Pos             (1U)
23521 #define TAMP_CR3_ITAMP2NOER_Msk             (0x1UL << TAMP_CR3_ITAMP2NOER_Pos)      /*!< 0x00000002 */
23522 #define TAMP_CR3_ITAMP2NOER                 TAMP_CR3_ITAMP2NOER_Msk
23523 #define TAMP_CR3_ITAMP3NOER_Pos             (2U)
23524 #define TAMP_CR3_ITAMP3NOER_Msk             (0x1UL << TAMP_CR3_ITAMP3NOER_Pos)      /*!< 0x00000004 */
23525 #define TAMP_CR3_ITAMP3NOER                 TAMP_CR3_ITAMP3NOER_Msk
23526 #define TAMP_CR3_ITAMP5NOER_Pos             (4U)
23527 #define TAMP_CR3_ITAMP5NOER_Msk             (0x1UL << TAMP_CR3_ITAMP5NOER_Pos)      /*!< 0x00000010 */
23528 #define TAMP_CR3_ITAMP5NOER                 TAMP_CR3_ITAMP5NOER_Msk
23529 #define TAMP_CR3_ITAMP6NOER_Pos             (5U)
23530 #define TAMP_CR3_ITAMP6NOER_Msk             (0x1UL << TAMP_CR3_ITAMP6NOER_Pos)      /*!< 0x00000020 */
23531 #define TAMP_CR3_ITAMP6NOER                 TAMP_CR3_ITAMP6NOER_Msk
23532 #define TAMP_CR3_ITAMP7NOER_Pos             (6U)
23533 #define TAMP_CR3_ITAMP7NOER_Msk             (0x1UL << TAMP_CR3_ITAMP7NOER_Pos)
23534 #define TAMP_CR3_ITAMP7NOER                 TAMP_CR3_ITAMP7NOER_Msk
23535 #define TAMP_CR3_ITAMP8NOER_Pos             (7U)
23536 #define TAMP_CR3_ITAMP8NOER_Msk             (0x1UL << TAMP_CR3_ITAMP8NOER_Pos)      /*!< 0x00000040 */
23537 #define TAMP_CR3_ITAMP8NOER                 TAMP_CR3_ITAMP8NOER_Msk
23538 #define TAMP_CR3_ITAMP9NOER_Pos             (8U)
23539 #define TAMP_CR3_ITAMP9NOER_Msk             (0x1UL << TAMP_CR3_ITAMP9NOER_Pos)      /*!< 0x00000100 */
23540 #define TAMP_CR3_ITAMP9NOER                 TAMP_CR3_ITAMP9NOER_Msk
23541 #define TAMP_CR3_ITAMP11NOER_Pos            (10U)
23542 #define TAMP_CR3_ITAMP11NOER_Msk            (0x1UL << TAMP_CR3_ITAMP11NOER_Pos)     /*!< 0x00000800 */
23543 #define TAMP_CR3_ITAMP11NOER                TAMP_CR3_ITAMP11NOER_Msk
23544 #define TAMP_CR3_ITAMP12NOER_Pos            (11U)
23545 #define TAMP_CR3_ITAMP12NOER_Msk            (0x1UL << TAMP_CR3_ITAMP12NOER_Pos)     /*!< 0x00000800 */
23546 #define TAMP_CR3_ITAMP12NOER                TAMP_CR3_ITAMP12NOER_Msk
23547 #define TAMP_CR3_ITAMP13NOER_Pos            (12U)
23548 #define TAMP_CR3_ITAMP13NOER_Msk            (0x1UL << TAMP_CR3_ITAMP13NOER_Pos)     /*!< 0x00000800 */
23549 #define TAMP_CR3_ITAMP13NOER                TAMP_CR3_ITAMP13NOER_Msk
23550 
23551 /********************  Bits definition for TAMP_FLTCR register  ***************/
23552 #define TAMP_FLTCR_TAMPFREQ_Pos             (0U)
23553 #define TAMP_FLTCR_TAMPFREQ_Msk             (0x7UL << TAMP_FLTCR_TAMPFREQ_Pos)      /*!< 0x00000007 */
23554 #define TAMP_FLTCR_TAMPFREQ                 TAMP_FLTCR_TAMPFREQ_Msk
23555 #define TAMP_FLTCR_TAMPFREQ_0               (0x1UL << TAMP_FLTCR_TAMPFREQ_Pos)      /*!< 0x00000001 */
23556 #define TAMP_FLTCR_TAMPFREQ_1               (0x2UL << TAMP_FLTCR_TAMPFREQ_Pos)      /*!< 0x00000002 */
23557 #define TAMP_FLTCR_TAMPFREQ_2               (0x4UL << TAMP_FLTCR_TAMPFREQ_Pos)      /*!< 0x00000004 */
23558 #define TAMP_FLTCR_TAMPFLT_Pos              (3U)
23559 #define TAMP_FLTCR_TAMPFLT_Msk              (0x3UL << TAMP_FLTCR_TAMPFLT_Pos)       /*!< 0x00000018 */
23560 #define TAMP_FLTCR_TAMPFLT                  TAMP_FLTCR_TAMPFLT_Msk
23561 #define TAMP_FLTCR_TAMPFLT_0                (0x1UL << TAMP_FLTCR_TAMPFLT_Pos)       /*!< 0x00000008 */
23562 #define TAMP_FLTCR_TAMPFLT_1                (0x2UL << TAMP_FLTCR_TAMPFLT_Pos)       /*!< 0x00000010 */
23563 #define TAMP_FLTCR_TAMPPRCH_Pos             (5U)
23564 #define TAMP_FLTCR_TAMPPRCH_Msk             (0x3UL << TAMP_FLTCR_TAMPPRCH_Pos)      /*!< 0x00000060 */
23565 #define TAMP_FLTCR_TAMPPRCH                 TAMP_FLTCR_TAMPPRCH_Msk
23566 #define TAMP_FLTCR_TAMPPRCH_0               (0x1UL << TAMP_FLTCR_TAMPPRCH_Pos)      /*!< 0x00000020 */
23567 #define TAMP_FLTCR_TAMPPRCH_1               (0x2UL << TAMP_FLTCR_TAMPPRCH_Pos)      /*!< 0x00000040 */
23568 #define TAMP_FLTCR_TAMPPUDIS_Pos            (7U)
23569 #define TAMP_FLTCR_TAMPPUDIS_Msk            (0x1UL << TAMP_FLTCR_TAMPPUDIS_Pos)     /*!< 0x00000080 */
23570 #define TAMP_FLTCR_TAMPPUDIS                TAMP_FLTCR_TAMPPUDIS_Msk
23571 
23572 /********************  Bits definition for TAMP_ATCR1 register  ***************/
23573 #define TAMP_ATCR1_TAMP1AM_Pos              (0U)
23574 #define TAMP_ATCR1_TAMP1AM_Msk              (0x1UL << TAMP_ATCR1_TAMP1AM_Pos)       /*!< 0x00000001 */
23575 #define TAMP_ATCR1_TAMP1AM                  TAMP_ATCR1_TAMP1AM_Msk
23576 #define TAMP_ATCR1_TAMP2AM_Pos              (1U)
23577 #define TAMP_ATCR1_TAMP2AM_Msk              (0x1UL << TAMP_ATCR1_TAMP2AM_Pos)       /*!< 0x00000002 */
23578 #define TAMP_ATCR1_TAMP2AM                  TAMP_ATCR1_TAMP2AM_Msk
23579 #define TAMP_ATCR1_TAMP3AM_Pos              (2U)
23580 #define TAMP_ATCR1_TAMP3AM_Msk              (0x1UL << TAMP_ATCR1_TAMP3AM_Pos)       /*!< 0x00000004 */
23581 #define TAMP_ATCR1_TAMP3AM                  TAMP_ATCR1_TAMP3AM_Msk
23582 #define TAMP_ATCR1_TAMP4AM_Pos              (3U)
23583 #define TAMP_ATCR1_TAMP4AM_Msk              (0x1UL << TAMP_ATCR1_TAMP4AM_Pos)       /*!< 0x00000008 */
23584 #define TAMP_ATCR1_TAMP4AM                  TAMP_ATCR1_TAMP4AM_Msk
23585 #define TAMP_ATCR1_TAMP5AM_Pos              (4U)
23586 #define TAMP_ATCR1_TAMP5AM_Msk              (0x1UL << TAMP_ATCR1_TAMP5AM_Pos)       /*!< 0x00000010 */
23587 #define TAMP_ATCR1_TAMP5AM                  TAMP_ATCR1_TAMP5AM_Msk
23588 #define TAMP_ATCR1_TAMP6AM_Pos              (5U)
23589 #define TAMP_ATCR1_TAMP6AM_Msk              (0x1UL << TAMP_ATCR1_TAMP6AM_Pos)       /*!< 0x00000010 */
23590 #define TAMP_ATCR1_TAMP6AM                  TAMP_ATCR1_TAMP6AM_Msk
23591 #define TAMP_ATCR1_TAMP7AM_Pos              (6U)
23592 #define TAMP_ATCR1_TAMP7AM_Msk              (0x1UL << TAMP_ATCR1_TAMP7AM_Pos)       /*!< 0x00000040 */
23593 #define TAMP_ATCR1_TAMP7AM                  TAMP_ATCR1_TAMP7AM_Msk
23594 #define TAMP_ATCR1_TAMP8AM_Pos              (7U)
23595 #define TAMP_ATCR1_TAMP8AM_Msk              (0x1UL << TAMP_ATCR1_TAMP8AM_Pos)       /*!< 0x00000080 */
23596 #define TAMP_ATCR1_TAMP8AM                  TAMP_ATCR1_TAMP8AM_Msk
23597 #define TAMP_ATCR1_ATOSEL1_Pos              (8U)
23598 #define TAMP_ATCR1_ATOSEL1_Msk              (0x3UL << TAMP_ATCR1_ATOSEL1_Pos)       /*!< 0x00000300 */
23599 #define TAMP_ATCR1_ATOSEL1                  TAMP_ATCR1_ATOSEL1_Msk
23600 #define TAMP_ATCR1_ATOSEL1_0                (0x1UL << TAMP_ATCR1_ATOSEL1_Pos)       /*!< 0x00000100 */
23601 #define TAMP_ATCR1_ATOSEL1_1                (0x2UL << TAMP_ATCR1_ATOSEL1_Pos)       /*!< 0x00000200 */
23602 #define TAMP_ATCR1_ATOSEL2_Pos              (10U)
23603 #define TAMP_ATCR1_ATOSEL2_Msk              (0x3UL << TAMP_ATCR1_ATOSEL2_Pos)       /*!< 0x00000C00 */
23604 #define TAMP_ATCR1_ATOSEL2                  TAMP_ATCR1_ATOSEL2_Msk
23605 #define TAMP_ATCR1_ATOSEL2_0                (0x1UL << TAMP_ATCR1_ATOSEL2_Pos)       /*!< 0x00000400 */
23606 #define TAMP_ATCR1_ATOSEL2_1                (0x2UL << TAMP_ATCR1_ATOSEL2_Pos)       /*!< 0x00000800 */
23607 #define TAMP_ATCR1_ATOSEL3_Pos              (12U)
23608 #define TAMP_ATCR1_ATOSEL3_Msk              (0x3UL << TAMP_ATCR1_ATOSEL3_Pos)       /*!< 0x00003000 */
23609 #define TAMP_ATCR1_ATOSEL3                  TAMP_ATCR1_ATOSEL3_Msk
23610 #define TAMP_ATCR1_ATOSEL3_0                (0x1UL << TAMP_ATCR1_ATOSEL3_Pos)       /*!< 0x00001000 */
23611 #define TAMP_ATCR1_ATOSEL3_1                (0x2UL << TAMP_ATCR1_ATOSEL3_Pos)       /*!< 0x00002000 */
23612 #define TAMP_ATCR1_ATOSEL4_Pos              (14U)
23613 #define TAMP_ATCR1_ATOSEL4_Msk              (0x3UL << TAMP_ATCR1_ATOSEL4_Pos)       /*!< 0x0000C000 */
23614 #define TAMP_ATCR1_ATOSEL4                  TAMP_ATCR1_ATOSEL4_Msk
23615 #define TAMP_ATCR1_ATOSEL4_0                (0x1UL << TAMP_ATCR1_ATOSEL4_Pos)       /*!< 0x00004000 */
23616 #define TAMP_ATCR1_ATOSEL4_1                (0x2UL << TAMP_ATCR1_ATOSEL4_Pos)       /*!< 0x00008000 */
23617 #define TAMP_ATCR1_ATCKSEL_Pos              (16U)
23618 #define TAMP_ATCR1_ATCKSEL_Msk              (0xFUL << TAMP_ATCR1_ATCKSEL_Pos)       /*!< 0x000F0000 */
23619 #define TAMP_ATCR1_ATCKSEL                  TAMP_ATCR1_ATCKSEL_Msk
23620 #define TAMP_ATCR1_ATCKSEL_0                (0x1UL << TAMP_ATCR1_ATCKSEL_Pos)       /*!< 0x00010000 */
23621 #define TAMP_ATCR1_ATCKSEL_1                (0x2UL << TAMP_ATCR1_ATCKSEL_Pos)       /*!< 0x00020000 */
23622 #define TAMP_ATCR1_ATCKSEL_2                (0x4UL << TAMP_ATCR1_ATCKSEL_Pos)       /*!< 0x00040000 */
23623 #define TAMP_ATCR1_ATCKSEL_3                (0x8UL << TAMP_ATCR1_ATCKSEL_Pos)       /*!< 0x00080000 */
23624 #define TAMP_ATCR1_ATPER_Pos                (24U)
23625 #define TAMP_ATCR1_ATPER_Msk                (0x7UL << TAMP_ATCR1_ATPER_Pos)         /*!< 0x07000000 */
23626 #define TAMP_ATCR1_ATPER                    TAMP_ATCR1_ATPER_Msk
23627 #define TAMP_ATCR1_ATPER_0                  (0x1UL << TAMP_ATCR1_ATPER_Pos)         /*!< 0x01000000 */
23628 #define TAMP_ATCR1_ATPER_1                  (0x2UL << TAMP_ATCR1_ATPER_Pos)         /*!< 0x02000000 */
23629 #define TAMP_ATCR1_ATPER_2                  (0x4UL << TAMP_ATCR1_ATPER_Pos)         /*!< 0x04000000 */
23630 #define TAMP_ATCR1_ATOSHARE_Pos             (30U)
23631 #define TAMP_ATCR1_ATOSHARE_Msk             (0x1UL << TAMP_ATCR1_ATOSHARE_Pos)      /*!< 0x40000000 */
23632 #define TAMP_ATCR1_ATOSHARE                 TAMP_ATCR1_ATOSHARE_Msk
23633 #define TAMP_ATCR1_FLTEN_Pos                (31U)
23634 #define TAMP_ATCR1_FLTEN_Msk                (0x1UL << TAMP_ATCR1_FLTEN_Pos)         /*!< 0x80000000 */
23635 #define TAMP_ATCR1_FLTEN                    TAMP_ATCR1_FLTEN_Msk
23636 
23637 /********************  Bits definition for TAMP_ATSEEDR register  ******************/
23638 #define TAMP_ATSEEDR_SEED_Pos               (0U)
23639 #define TAMP_ATSEEDR_SEED_Msk               (0xFFFFFFFFUL << TAMP_ATSEEDR_SEED_Pos) /*!< 0xFFFFFFFF */
23640 #define TAMP_ATSEEDR_SEED                   TAMP_ATSEEDR_SEED_Msk
23641 
23642 /********************  Bits definition for TAMP_ATOR register  ******************/
23643 #define TAMP_ATOR_PRNG_Pos                  (0U)
23644 #define TAMP_ATOR_PRNG_Msk                  (0xFF << TAMP_ATOR_PRNG_Pos)            /*!< 0x000000FF */
23645 #define TAMP_ATOR_PRNG                      TAMP_ATOR_PRNG_Msk
23646 #define TAMP_ATOR_PRNG_0                    (0x1UL << TAMP_ATOR_PRNG_Pos)           /*!< 0x00000001 */
23647 #define TAMP_ATOR_PRNG_1                    (0x2UL << TAMP_ATOR_PRNG_Pos)           /*!< 0x00000002 */
23648 #define TAMP_ATOR_PRNG_2                    (0x4UL << TAMP_ATOR_PRNG_Pos)           /*!< 0x00000004 */
23649 #define TAMP_ATOR_PRNG_3                    (0x8UL << TAMP_ATOR_PRNG_Pos)           /*!< 0x00000008 */
23650 #define TAMP_ATOR_PRNG_4                    (0x10UL << TAMP_ATOR_PRNG_Pos)          /*!< 0x00000010 */
23651 #define TAMP_ATOR_PRNG_5                    (0x20UL << TAMP_ATOR_PRNG_Pos)          /*!< 0x00000020 */
23652 #define TAMP_ATOR_PRNG_6                    (0x40UL << TAMP_ATOR_PRNG_Pos)          /*!< 0x00000040 */
23653 #define TAMP_ATOR_PRNG_7                    (0x80UL << TAMP_ATOR_PRNG_Pos)          /*!< 0x00000080 */
23654 #define TAMP_ATOR_SEEDF_Pos                 (14U)
23655 #define TAMP_ATOR_SEEDF_Msk                 (1UL << TAMP_ATOR_SEEDF_Pos)            /*!< 0x00004000 */
23656 #define TAMP_ATOR_SEEDF                     TAMP_ATOR_SEEDF_Msk
23657 #define TAMP_ATOR_INITS_Pos                 (15U)
23658 #define TAMP_ATOR_INITS_Msk                 (1UL << TAMP_ATOR_INITS_Pos)            /*!< 0x00008000 */
23659 #define TAMP_ATOR_INITS                     TAMP_ATOR_INITS_Msk
23660 
23661 /********************  Bits definition for TAMP_ATCR2 register  ***************/
23662 #define TAMP_ATCR2_ATOSEL1_Pos              (8U)
23663 #define TAMP_ATCR2_ATOSEL1_Msk              (0x7UL << TAMP_ATCR2_ATOSEL1_Pos)       /*!< 0x00000700 */
23664 #define TAMP_ATCR2_ATOSEL1                  TAMP_ATCR2_ATOSEL1_Msk
23665 #define TAMP_ATCR2_ATOSEL1_0                (0x1UL << TAMP_ATCR2_ATOSEL1_Pos)       /*!< 0x00000100 */
23666 #define TAMP_ATCR2_ATOSEL1_1                (0x2UL << TAMP_ATCR2_ATOSEL1_Pos)       /*!< 0x00000200 */
23667 #define TAMP_ATCR2_ATOSEL1_2                (0x4UL << TAMP_ATCR2_ATOSEL1_Pos)       /*!< 0x00000400 */
23668 #define TAMP_ATCR2_ATOSEL2_Pos              (11U)
23669 #define TAMP_ATCR2_ATOSEL2_Msk              (0x7UL << TAMP_ATCR2_ATOSEL2_Pos)       /*!< 0x00003800 */
23670 #define TAMP_ATCR2_ATOSEL2                  TAMP_ATCR2_ATOSEL2_Msk
23671 #define TAMP_ATCR2_ATOSEL2_0                (0x1UL << TAMP_ATCR2_ATOSEL2_Pos)       /*!< 0x00000800 */
23672 #define TAMP_ATCR2_ATOSEL2_1                (0x2UL << TAMP_ATCR2_ATOSEL2_Pos)       /*!< 0x00001000 */
23673 #define TAMP_ATCR2_ATOSEL2_2                (0x4UL << TAMP_ATCR2_ATOSEL2_Pos)       /*!< 0x00002000 */
23674 #define TAMP_ATCR2_ATOSEL3_Pos              (14U)
23675 #define TAMP_ATCR2_ATOSEL3_Msk              (0x7UL << TAMP_ATCR2_ATOSEL3_Pos)       /*!< 0x0001C000 */
23676 #define TAMP_ATCR2_ATOSEL3                  TAMP_ATCR2_ATOSEL3_Msk
23677 #define TAMP_ATCR2_ATOSEL3_0                (0x1UL << TAMP_ATCR2_ATOSEL3_Pos)       /*!< 0x00004000 */
23678 #define TAMP_ATCR2_ATOSEL3_1                (0x2UL << TAMP_ATCR2_ATOSEL3_Pos)       /*!< 0x00008000 */
23679 #define TAMP_ATCR2_ATOSEL3_2                (0x4UL << TAMP_ATCR2_ATOSEL3_Pos)       /*!< 0x00010000 */
23680 #define TAMP_ATCR2_ATOSEL4_Pos              (17U)
23681 #define TAMP_ATCR2_ATOSEL4_Msk              (0x7UL << TAMP_ATCR2_ATOSEL4_Pos)       /*!< 0x000E0000 */
23682 #define TAMP_ATCR2_ATOSEL4                  TAMP_ATCR2_ATOSEL4_Msk
23683 #define TAMP_ATCR2_ATOSEL4_0                (0x1UL << TAMP_ATCR2_ATOSEL4_Pos)       /*!< 0x00020000 */
23684 #define TAMP_ATCR2_ATOSEL4_1                (0x2UL << TAMP_ATCR2_ATOSEL4_Pos)       /*!< 0x00040000 */
23685 #define TAMP_ATCR2_ATOSEL4_2                (0x4UL << TAMP_ATCR2_ATOSEL4_Pos)       /*!< 0x00080000 */
23686 #define TAMP_ATCR2_ATOSEL5_Pos              (20U)
23687 #define TAMP_ATCR2_ATOSEL5_Msk              (0x7UL << TAMP_ATCR2_ATOSEL5_Pos)       /*!< 0x00700000 */
23688 #define TAMP_ATCR2_ATOSEL5                  TAMP_ATCR2_ATOSEL5_Msk
23689 #define TAMP_ATCR2_ATOSEL5_0                (0x1UL << TAMP_ATCR2_ATOSEL5_Pos)       /*!< 0x00100000 */
23690 #define TAMP_ATCR2_ATOSEL5_1                (0x2UL << TAMP_ATCR2_ATOSEL5_Pos)       /*!< 0x00200000 */
23691 #define TAMP_ATCR2_ATOSEL5_2                (0x4UL << TAMP_ATCR2_ATOSEL5_Pos)       /*!< 0x00400000 */
23692 #define TAMP_ATCR2_ATOSEL6_Pos              (23U)
23693 #define TAMP_ATCR2_ATOSEL6_Msk              (0x7UL << TAMP_ATCR2_ATOSEL6_Pos)       /*!< 0x03800000 */
23694 #define TAMP_ATCR2_ATOSEL6                  TAMP_ATCR2_ATOSEL6_Msk
23695 #define TAMP_ATCR2_ATOSEL6_0                (0x1UL << TAMP_ATCR2_ATOSEL6_Pos)       /*!< 0x00800000 */
23696 #define TAMP_ATCR2_ATOSEL6_1                (0x2UL << TAMP_ATCR2_ATOSEL6_Pos)       /*!< 0x01000000 */
23697 #define TAMP_ATCR2_ATOSEL6_2                (0x4UL << TAMP_ATCR2_ATOSEL6_Pos)       /*!< 0x02000000 */
23698 #define TAMP_ATCR2_ATOSEL7_Pos              (26U)
23699 #define TAMP_ATCR2_ATOSEL7_Msk              (0x7UL << TAMP_ATCR2_ATOSEL7_Pos)       /*!< 0x1C000000 */
23700 #define TAMP_ATCR2_ATOSEL7                  TAMP_ATCR2_ATOSEL7_Msk
23701 #define TAMP_ATCR2_ATOSEL7_0                (0x1UL << TAMP_ATCR2_ATOSEL7_Pos)       /*!< 0x04000000 */
23702 #define TAMP_ATCR2_ATOSEL7_1                (0x2UL << TAMP_ATCR2_ATOSEL7_Pos)       /*!< 0x08000000 */
23703 #define TAMP_ATCR2_ATOSEL7_2                (0x4UL << TAMP_ATCR2_ATOSEL7_Pos)       /*!< 0x10000000 */
23704 #define TAMP_ATCR2_ATOSEL8_Pos              (29U)
23705 #define TAMP_ATCR2_ATOSEL8_Msk              (0x7UL << TAMP_ATCR2_ATOSEL8_Pos)       /*!< 0xE0000000 */
23706 #define TAMP_ATCR2_ATOSEL8                  TAMP_ATCR2_ATOSEL8_Msk
23707 #define TAMP_ATCR2_ATOSEL8_0                (0x1UL << TAMP_ATCR2_ATOSEL8_Pos)       /*!< 0x20000000 */
23708 #define TAMP_ATCR2_ATOSEL8_1                (0x2UL << TAMP_ATCR2_ATOSEL8_Pos)       /*!< 0x40000000 */
23709 #define TAMP_ATCR2_ATOSEL8_2                (0x4UL << TAMP_ATCR2_ATOSEL8_Pos)       /*!< 0x80000000 */
23710 
23711 /********************  Bits definition for TAMP_SECCFGR register  *************/
23712 #define TAMP_SECCFGR_BKPRWSEC_Pos           (0U)
23713 #define TAMP_SECCFGR_BKPRWSEC_Msk           (0xFFUL << TAMP_SECCFGR_BKPRWSEC_Pos)   /*!< 0x000000FF */
23714 #define TAMP_SECCFGR_BKPRWSEC               TAMP_SECCFGR_BKPRWSEC_Msk
23715 #define TAMP_SECCFGR_BKPRWSEC_0             (0x1UL << TAMP_SECCFGR_BKPRWSEC_Pos)    /*!< 0x00000001 */
23716 #define TAMP_SECCFGR_BKPRWSEC_1             (0x2UL << TAMP_SECCFGR_BKPRWSEC_Pos)    /*!< 0x00000002 */
23717 #define TAMP_SECCFGR_BKPRWSEC_2             (0x4UL << TAMP_SECCFGR_BKPRWSEC_Pos)    /*!< 0x00000004 */
23718 #define TAMP_SECCFGR_BKPRWSEC_3             (0x8UL << TAMP_SECCFGR_BKPRWSEC_Pos)    /*!< 0x00000008 */
23719 #define TAMP_SECCFGR_BKPRWSEC_4             (0x10UL << TAMP_SECCFGR_BKPRWSEC_Pos)   /*!< 0x00000010 */
23720 #define TAMP_SECCFGR_BKPRWSEC_5             (0x20UL << TAMP_SECCFGR_BKPRWSEC_Pos)   /*!< 0x00000020 */
23721 #define TAMP_SECCFGR_BKPRWSEC_6             (0x40UL << TAMP_SECCFGR_BKPRWSEC_Pos)   /*!< 0x00000040 */
23722 #define TAMP_SECCFGR_BKPRWSEC_7             (0x80UL << TAMP_SECCFGR_BKPRWSEC_Pos)   /*!< 0x00000080 */
23723 #define TAMP_SECCFGR_CNT1SEC_Pos            (15U)
23724 #define TAMP_SECCFGR_CNT1SEC_Msk            (0x1UL << TAMP_SECCFGR_CNT1SEC_Pos)     /*!< 0x00008000 */
23725 #define TAMP_SECCFGR_CNT1SEC                TAMP_SECCFGR_CNT1SEC_Msk
23726 #define TAMP_SECCFGR_BKPWSEC_Pos            (16U)
23727 #define TAMP_SECCFGR_BKPWSEC_Msk            (0xFFUL << TAMP_SECCFGR_BKPWSEC_Pos)    /*!< 0x00FF0000 */
23728 #define TAMP_SECCFGR_BKPWSEC                TAMP_SECCFGR_BKPWSEC_Msk
23729 #define TAMP_SECCFGR_BKPWSEC_0              (0x1UL << TAMP_SECCFGR_BKPWSEC_Pos)     /*!< 0x00010000 */
23730 #define TAMP_SECCFGR_BKPWSEC_1              (0x2UL << TAMP_SECCFGR_BKPWSEC_Pos)     /*!< 0x00020000 */
23731 #define TAMP_SECCFGR_BKPWSEC_2              (0x4UL << TAMP_SECCFGR_BKPWSEC_Pos)     /*!< 0x00040000 */
23732 #define TAMP_SECCFGR_BKPWSEC_3              (0x8UL << TAMP_SECCFGR_BKPWSEC_Pos)     /*!< 0x00080000 */
23733 #define TAMP_SECCFGR_BKPWSEC_4              (0x10UL << TAMP_SECCFGR_BKPWSEC_Pos)    /*!< 0x00100000 */
23734 #define TAMP_SECCFGR_BKPWSEC_5              (0x20UL << TAMP_SECCFGR_BKPWSEC_Pos)    /*!< 0x00200000 */
23735 #define TAMP_SECCFGR_BKPWSEC_6              (0x40UL << TAMP_SECCFGR_BKPWSEC_Pos)    /*!< 0x00400000 */
23736 #define TAMP_SECCFGR_BKPWSEC_7              (0x80UL << TAMP_SECCFGR_BKPWSEC_Pos)    /*!< 0x00800000 */
23737 #define TAMP_SECCFGR_BHKLOCK_Pos            (30U)
23738 #define TAMP_SECCFGR_BHKLOCK_Msk            (0x1UL << TAMP_SECCFGR_BHKLOCK_Pos)     /*!< 0x40000000 */
23739 #define TAMP_SECCFGR_BHKLOCK                TAMP_SECCFGR_BHKLOCK_Msk
23740 #define TAMP_SECCFGR_TAMPSEC_Pos            (31U)
23741 #define TAMP_SECCFGR_TAMPSEC_Msk            (0x1UL << TAMP_SECCFGR_TAMPSEC_Pos)     /*!< 0x80000000 */
23742 #define TAMP_SECCFGR_TAMPSEC                TAMP_SECCFGR_TAMPSEC_Msk
23743 
23744 /********************  Bits definition for TAMP_PRIVCFGR register  ************/
23745 #define TAMP_PRIVCFGR_CNT1PRIV_Pos          (15U)
23746 #define TAMP_PRIVCFGR_CNT1PRIV_Msk          (0x1UL << TAMP_PRIVCFGR_CNT1PRIV_Pos)   /*!< 0x20000000 */
23747 #define TAMP_PRIVCFGR_CNT1PRIV              TAMP_PRIVCFGR_CNT1PRIV_Msk
23748 #define TAMP_PRIVCFGR_BKPRWPRIV_Pos         (29U)
23749 #define TAMP_PRIVCFGR_BKPRWPRIV_Msk         (0x1UL << TAMP_PRIVCFGR_BKPRWPRIV_Pos)  /*!< 0x20000000 */
23750 #define TAMP_PRIVCFGR_BKPRWPRIV             TAMP_PRIVCFGR_BKPRWPRIV_Msk
23751 #define TAMP_PRIVCFGR_BKPWPRIV_Pos          (30U)
23752 #define TAMP_PRIVCFGR_BKPWPRIV_Msk          (0x1UL << TAMP_PRIVCFGR_BKPWPRIV_Pos)   /*!< 0x40000000 */
23753 #define TAMP_PRIVCFGR_BKPWPRIV              TAMP_PRIVCFGR_BKPWPRIV_Msk
23754 #define TAMP_PRIVCFGR_TAMPPRIV_Pos          (31U)
23755 #define TAMP_PRIVCFGR_TAMPPRIV_Msk          (0x1UL << TAMP_PRIVCFGR_TAMPPRIV_Pos)   /*!< 0x80000000 */
23756 #define TAMP_PRIVCFGR_TAMPPRIV              TAMP_PRIVCFGR_TAMPPRIV_Msk
23757 
23758 /********************  Bits definition for TAMP_IER register  *****************/
23759 #define TAMP_IER_TAMP1IE_Pos                (0U)
23760 #define TAMP_IER_TAMP1IE_Msk                (0x1UL << TAMP_IER_TAMP1IE_Pos)         /*!< 0x00000001 */
23761 #define TAMP_IER_TAMP1IE                    TAMP_IER_TAMP1IE_Msk
23762 #define TAMP_IER_TAMP2IE_Pos                (1U)
23763 #define TAMP_IER_TAMP2IE_Msk                (0x1UL << TAMP_IER_TAMP2IE_Pos)         /*!< 0x00000002 */
23764 #define TAMP_IER_TAMP2IE                    TAMP_IER_TAMP2IE_Msk
23765 #define TAMP_IER_TAMP3IE_Pos                (2U)
23766 #define TAMP_IER_TAMP3IE_Msk                (0x1UL << TAMP_IER_TAMP3IE_Pos)         /*!< 0x00000004 */
23767 #define TAMP_IER_TAMP3IE                    TAMP_IER_TAMP3IE_Msk
23768 #define TAMP_IER_TAMP4IE_Pos                (3U)
23769 #define TAMP_IER_TAMP4IE_Msk                (0x1UL << TAMP_IER_TAMP4IE_Pos)         /*!< 0x00000008 */
23770 #define TAMP_IER_TAMP4IE                    TAMP_IER_TAMP4IE_Msk
23771 #define TAMP_IER_TAMP5IE_Pos                (4U)
23772 #define TAMP_IER_TAMP5IE_Msk                (0x1UL << TAMP_IER_TAMP5IE_Pos)         /*!< 0x00000010 */
23773 #define TAMP_IER_TAMP5IE                    TAMP_IER_TAMP5IE_Msk
23774 #define TAMP_IER_TAMP6IE_Pos                (5U)
23775 #define TAMP_IER_TAMP6IE_Msk                (0x1UL << TAMP_IER_TAMP6IE_Pos)         /*!< 0x00000020 */
23776 #define TAMP_IER_TAMP6IE                    TAMP_IER_TAMP6IE_Msk
23777 #define TAMP_IER_TAMP7IE_Pos                (6U)
23778 #define TAMP_IER_TAMP7IE_Msk                (0x1UL << TAMP_IER_TAMP7IE_Pos)         /*!< 0x00000040 */
23779 #define TAMP_IER_TAMP7IE                    TAMP_IER_TAMP7IE_Msk
23780 #define TAMP_IER_TAMP8IE_Pos                (7U)
23781 #define TAMP_IER_TAMP8IE_Msk                (0x1UL << TAMP_IER_TAMP8IE_Pos)         /*!< 0x00000080 */
23782 #define TAMP_IER_TAMP8IE                    TAMP_IER_TAMP8IE_Msk
23783 #define TAMP_IER_ITAMP1IE_Pos               (16U)
23784 #define TAMP_IER_ITAMP1IE_Msk               (0x1UL << TAMP_IER_ITAMP1IE_Pos)        /*!< 0x00010000 */
23785 #define TAMP_IER_ITAMP1IE                   TAMP_IER_ITAMP1IE_Msk
23786 #define TAMP_IER_ITAMP2IE_Pos               (17U)
23787 #define TAMP_IER_ITAMP2IE_Msk               (0x1UL << TAMP_IER_ITAMP2IE_Pos)        /*!< 0x00020000 */
23788 #define TAMP_IER_ITAMP2IE                   TAMP_IER_ITAMP2IE_Msk
23789 #define TAMP_IER_ITAMP3IE_Pos               (18U)
23790 #define TAMP_IER_ITAMP3IE_Msk               (0x1UL << TAMP_IER_ITAMP3IE_Pos)        /*!< 0x00040000 */
23791 #define TAMP_IER_ITAMP3IE                   TAMP_IER_ITAMP3IE_Msk
23792 #define TAMP_IER_ITAMP5IE_Pos               (20U)
23793 #define TAMP_IER_ITAMP5IE_Msk               (0x1UL << TAMP_IER_ITAMP5IE_Pos)        /*!< 0x00100000 */
23794 #define TAMP_IER_ITAMP5IE                   TAMP_IER_ITAMP5IE_Msk
23795 #define TAMP_IER_ITAMP6IE_Pos               (21U)
23796 #define TAMP_IER_ITAMP6IE_Msk               (0x1UL << TAMP_IER_ITAMP6IE_Pos)        /*!< 0x00200000 */
23797 #define TAMP_IER_ITAMP6IE                   TAMP_IER_ITAMP6IE_Msk
23798 #define TAMP_IER_ITAMP7IE_Pos               (22U)
23799 #define TAMP_IER_ITAMP7IE_Msk               (0x1UL << TAMP_IER_ITAMP7IE_Pos)        /*!< 0x00400000 */
23800 #define TAMP_IER_ITAMP7IE                   TAMP_IER_ITAMP7IE_Msk
23801 #define TAMP_IER_ITAMP8IE_Pos               (23U)
23802 #define TAMP_IER_ITAMP8IE_Msk               (0x1UL << TAMP_IER_ITAMP8IE_Pos)        /*!< 0x00800000 */
23803 #define TAMP_IER_ITAMP8IE                   TAMP_IER_ITAMP8IE_Msk
23804 #define TAMP_IER_ITAMP9IE_Pos               (24U)
23805 #define TAMP_IER_ITAMP9IE_Msk               (0x1UL << TAMP_IER_ITAMP9IE_Pos)        /*!< 0x01000000 */
23806 #define TAMP_IER_ITAMP9IE                   TAMP_IER_ITAMP9IE_Msk
23807 #define TAMP_IER_ITAMP11IE_Pos              (26U)
23808 #define TAMP_IER_ITAMP11IE_Msk              (0x1UL << TAMP_IER_ITAMP11IE_Pos)       /*!< 0x04000000 */
23809 #define TAMP_IER_ITAMP11IE                  TAMP_IER_ITAMP11IE_Msk
23810 #define TAMP_IER_ITAMP12IE_Pos              (27U)
23811 #define TAMP_IER_ITAMP12IE_Msk              (0x1UL << TAMP_IER_ITAMP12IE_Pos)       /*!< 0x08000000 */
23812 #define TAMP_IER_ITAMP12IE                  TAMP_IER_ITAMP12IE_Msk
23813 #define TAMP_IER_ITAMP13IE_Pos              (28U)
23814 #define TAMP_IER_ITAMP13IE_Msk              (0x1UL << TAMP_IER_ITAMP13IE_Pos)       /*!< 0x10000000 */
23815 #define TAMP_IER_ITAMP13IE                  TAMP_IER_ITAMP13IE_Msk
23816 
23817 /********************  Bits definition for TAMP_SR register  *****************/
23818 #define TAMP_SR_TAMP1F_Pos                  (0U)
23819 #define TAMP_SR_TAMP1F_Msk                  (0x1UL << TAMP_SR_TAMP1F_Pos)           /*!< 0x00000001 */
23820 #define TAMP_SR_TAMP1F                      TAMP_SR_TAMP1F_Msk
23821 #define TAMP_SR_TAMP2F_Pos                  (1U)
23822 #define TAMP_SR_TAMP2F_Msk                  (0x1UL << TAMP_SR_TAMP2F_Pos)           /*!< 0x00000002 */
23823 #define TAMP_SR_TAMP2F                      TAMP_SR_TAMP2F_Msk
23824 #define TAMP_SR_TAMP3F_Pos                  (2U)
23825 #define TAMP_SR_TAMP3F_Msk                  (0x1UL << TAMP_SR_TAMP3F_Pos)           /*!< 0x00000004 */
23826 #define TAMP_SR_TAMP3F                      TAMP_SR_TAMP3F_Msk
23827 #define TAMP_SR_TAMP4F_Pos                  (3U)
23828 #define TAMP_SR_TAMP4F_Msk                  (0x1UL << TAMP_SR_TAMP4F_Pos)           /*!< 0x00000008 */
23829 #define TAMP_SR_TAMP4F                      TAMP_SR_TAMP4F_Msk
23830 #define TAMP_SR_TAMP5F_Pos                  (4U)
23831 #define TAMP_SR_TAMP5F_Msk                  (0x1UL << TAMP_SR_TAMP5F_Pos)           /*!< 0x00000010 */
23832 #define TAMP_SR_TAMP5F                      TAMP_SR_TAMP5F_Msk
23833 #define TAMP_SR_TAMP6F_Pos                  (5U)
23834 #define TAMP_SR_TAMP6F_Msk                  (0x1UL << TAMP_SR_TAMP6F_Pos)           /*!< 0x00000020 */
23835 #define TAMP_SR_TAMP6F                      TAMP_SR_TAMP6F_Msk
23836 #define TAMP_SR_TAMP7F_Pos                  (6U)
23837 #define TAMP_SR_TAMP7F_Msk                  (0x1UL << TAMP_SR_TAMP7F_Pos)           /*!< 0x00000040 */
23838 #define TAMP_SR_TAMP7F                      TAMP_SR_TAMP7F_Msk
23839 #define TAMP_SR_TAMP8F_Pos                  (7U)
23840 #define TAMP_SR_TAMP8F_Msk                  (0x1UL << TAMP_SR_TAMP8F_Pos)           /*!< 0x00000080 */
23841 #define TAMP_SR_TAMP8F                      TAMP_SR_TAMP8F_Msk
23842 #define TAMP_SR_ITAMP1F_Pos                 (16U)
23843 #define TAMP_SR_ITAMP1F_Msk                 (0x1UL << TAMP_SR_ITAMP1F_Pos)          /*!< 0x00010000 */
23844 #define TAMP_SR_ITAMP1F                     TAMP_SR_ITAMP1F_Msk
23845 #define TAMP_SR_ITAMP2F_Pos                 (17U)
23846 #define TAMP_SR_ITAMP2F_Msk                 (0x1UL << TAMP_SR_ITAMP2F_Pos)          /*!< 0x00010000 */
23847 #define TAMP_SR_ITAMP2F                     TAMP_SR_ITAMP2F_Msk
23848 #define TAMP_SR_ITAMP3F_Pos                 (18U)
23849 #define TAMP_SR_ITAMP3F_Msk                 (0x1UL << TAMP_SR_ITAMP3F_Pos)          /*!< 0x00040000 */
23850 #define TAMP_SR_ITAMP3F                     TAMP_SR_ITAMP3F_Msk
23851 #define TAMP_SR_ITAMP5F_Pos                 (20U)
23852 #define TAMP_SR_ITAMP5F_Msk                 (0x1UL << TAMP_SR_ITAMP5F_Pos)          /*!< 0x00100000 */
23853 #define TAMP_SR_ITAMP5F                     TAMP_SR_ITAMP5F_Msk
23854 #define TAMP_SR_ITAMP6F_Pos                 (21U)
23855 #define TAMP_SR_ITAMP6F_Msk                 (0x1UL << TAMP_SR_ITAMP6F_Pos)          /*!< 0x00200000 */
23856 #define TAMP_SR_ITAMP6F                     TAMP_SR_ITAMP6F_Msk
23857 #define TAMP_SR_ITAMP7F_Pos                 (22U)
23858 #define TAMP_SR_ITAMP7F_Msk                 (0x1UL << TAMP_SR_ITAMP7F_Pos)          /*!< 0x00400000 */
23859 #define TAMP_SR_ITAMP7F                     TAMP_SR_ITAMP7F_Msk
23860 #define TAMP_SR_ITAMP8F_Pos                 (23U)
23861 #define TAMP_SR_ITAMP8F_Msk                 (0x1UL << TAMP_SR_ITAMP8F_Pos)          /*!< 0x00800000 */
23862 #define TAMP_SR_ITAMP8F                     TAMP_SR_ITAMP8F_Msk
23863 #define TAMP_SR_ITAMP9F_Pos                 (24U)
23864 #define TAMP_SR_ITAMP9F_Msk                 (0x1UL << TAMP_SR_ITAMP9F_Pos)          /*!< 0x01000000 */
23865 #define TAMP_SR_ITAMP9F                     TAMP_SR_ITAMP9F_Msk
23866 #define TAMP_SR_ITAMP11F_Pos                (26U)
23867 #define TAMP_SR_ITAMP11F_Msk                (0x1UL << TAMP_SR_ITAMP11F_Pos)         /*!< 0x04000000 */
23868 #define TAMP_SR_ITAMP11F                    TAMP_SR_ITAMP11F_Msk
23869 #define TAMP_SR_ITAMP12F_Pos                (27U)
23870 #define TAMP_SR_ITAMP12F_Msk                (0x1UL << TAMP_SR_ITAMP12F_Pos)         /*!< 0x08000000 */
23871 #define TAMP_SR_ITAMP12F                    TAMP_SR_ITAMP12F_Msk
23872 #define TAMP_SR_ITAMP13F_Pos                (28U)
23873 #define TAMP_SR_ITAMP13F_Msk                (0x1UL << TAMP_SR_ITAMP13F_Pos)         /*!< 0x10000000 */
23874 #define TAMP_SR_ITAMP13F                    TAMP_SR_ITAMP13F_Msk
23875 
23876 /********************  Bits definition for TAMP_MISR register  ****************/
23877 #define TAMP_MISR_TAMP1MF_Pos               (0U)
23878 #define TAMP_MISR_TAMP1MF_Msk               (0x1UL << TAMP_MISR_TAMP1MF_Pos)        /*!< 0x00000001 */
23879 #define TAMP_MISR_TAMP1MF                   TAMP_MISR_TAMP1MF_Msk
23880 #define TAMP_MISR_TAMP2MF_Pos               (1U)
23881 #define TAMP_MISR_TAMP2MF_Msk               (0x1UL << TAMP_MISR_TAMP2MF_Pos)        /*!< 0x00000002 */
23882 #define TAMP_MISR_TAMP2MF                   TAMP_MISR_TAMP2MF_Msk
23883 #define TAMP_MISR_TAMP3MF_Pos               (2U)
23884 #define TAMP_MISR_TAMP3MF_Msk               (0x1UL << TAMP_MISR_TAMP3MF_Pos)        /*!< 0x00000004 */
23885 #define TAMP_MISR_TAMP3MF                   TAMP_MISR_TAMP3MF_Msk
23886 #define TAMP_MISR_TAMP4MF_Pos               (3U)
23887 #define TAMP_MISR_TAMP4MF_Msk               (0x1UL << TAMP_MISR_TAMP4MF_Pos)        /*!< 0x00000008 */
23888 #define TAMP_MISR_TAMP4MF                   TAMP_MISR_TAMP4MF_Msk
23889 #define TAMP_MISR_TAMP5MF_Pos               (4U)
23890 #define TAMP_MISR_TAMP5MF_Msk               (0x1UL << TAMP_MISR_TAMP5MF_Pos)        /*!< 0x00000010 */
23891 #define TAMP_MISR_TAMP5MF                   TAMP_MISR_TAMP5MF_Msk
23892 #define TAMP_MISR_TAMP6MF_Pos               (5U)
23893 #define TAMP_MISR_TAMP6MF_Msk               (0x1UL << TAMP_MISR_TAMP6MF_Pos)        /*!< 0x00000020 */
23894 #define TAMP_MISR_TAMP6MF                   TAMP_MISR_TAMP6MF_Msk
23895 #define TAMP_MISR_TAMP7MF_Pos               (6U)
23896 #define TAMP_MISR_TAMP7MF_Msk               (0x1UL << TAMP_MISR_TAMP7MF_Pos)        /*!< 0x00000040 */
23897 #define TAMP_MISR_TAMP7MF                   TAMP_MISR_TAMP7MF_Msk
23898 #define TAMP_MISR_TAMP8MF_Pos               (7U)
23899 #define TAMP_MISR_TAMP8MF_Msk               (0x1UL << TAMP_MISR_TAMP8MF_Pos)        /*!< 0x00000080 */
23900 #define TAMP_MISR_TAMP8MF                   TAMP_MISR_TAMP8MF_Msk
23901 #define TAMP_MISR_ITAMP1MF_Pos              (16U)
23902 #define TAMP_MISR_ITAMP1MF_Msk              (0x1UL << TAMP_MISR_ITAMP1MF_Pos)       /*!< 0x00010000 */
23903 #define TAMP_MISR_ITAMP1MF                  TAMP_MISR_ITAMP1MF_Msk
23904 #define TAMP_MISR_ITAMP2MF_Pos              (17U)
23905 #define TAMP_MISR_ITAMP2MF_Msk              (0x1UL << TAMP_MISR_ITAMP2MF_Pos)       /*!< 0x00010000 */
23906 #define TAMP_MISR_ITAMP2MF                  TAMP_MISR_ITAMP2MF_Msk
23907 #define TAMP_MISR_ITAMP3MF_Pos              (18U)
23908 #define TAMP_MISR_ITAMP3MF_Msk              (0x1UL << TAMP_MISR_ITAMP3MF_Pos)       /*!< 0x00040000 */
23909 #define TAMP_MISR_ITAMP3MF                  TAMP_MISR_ITAMP3MF_Msk
23910 #define TAMP_MISR_ITAMP5MF_Pos              (20U)
23911 #define TAMP_MISR_ITAMP5MF_Msk              (0x1UL << TAMP_MISR_ITAMP5MF_Pos)       /*!< 0x00100000 */
23912 #define TAMP_MISR_ITAMP5MF                  TAMP_MISR_ITAMP5MF_Msk
23913 #define TAMP_MISR_ITAMP6MF_Pos              (21U)
23914 #define TAMP_MISR_ITAMP6MF_Msk              (0x1UL << TAMP_MISR_ITAMP6MF_Pos)       /*!< 0x00200000 */
23915 #define TAMP_MISR_ITAMP6MF                  TAMP_MISR_ITAMP6MF_Msk
23916 #define TAMP_MISR_ITAMP7MF_Pos              (22U)
23917 #define TAMP_MISR_ITAMP7MF_Msk              (0x1UL << TAMP_MISR_ITAMP7MF_Pos)       /*!< 0x00400000 */
23918 #define TAMP_MISR_ITAMP7MF                  TAMP_MISR_ITAMP7MF_Msk
23919 #define TAMP_MISR_ITAMP8MF_Pos              (23U)
23920 #define TAMP_MISR_ITAMP8MF_Msk              (0x1UL << TAMP_MISR_ITAMP8MF_Pos)       /*!< 0x00800000 */
23921 #define TAMP_MISR_ITAMP8MF                  TAMP_MISR_ITAMP8MF_Msk
23922 #define TAMP_MISR_ITAMP9MF_Pos              (24U)
23923 #define TAMP_MISR_ITAMP9MF_Msk              (0x1UL << TAMP_MISR_ITAMP9MF_Pos)       /*!< 0x01000000 */
23924 #define TAMP_MISR_ITAMP9MF                  TAMP_MISR_ITAMP9MF_Msk
23925 #define TAMP_MISR_ITAMP11MF_Pos             (26U)
23926 #define TAMP_MISR_ITAMP11MF_Msk             (0x1UL << TAMP_MISR_ITAMP11MF_Pos)      /*!< 0x04000000 */
23927 #define TAMP_MISR_ITAMP11MF                 TAMP_MISR_ITAMP11MF_Msk
23928 #define TAMP_MISR_ITAMP12MF_Pos             (27U)
23929 #define TAMP_MISR_ITAMP12MF_Msk             (0x1UL << TAMP_MISR_ITAMP12MF_Pos)      /*!< 0x08000000 */
23930 #define TAMP_MISR_ITAMP12MF                 TAMP_MISR_ITAMP12MF_Msk
23931 #define TAMP_MISR_ITAMP13MF_Pos             (28U)
23932 #define TAMP_MISR_ITAMP13MF_Msk             (0x1UL << TAMP_MISR_ITAMP13MF_Pos)      /*!< 0x10000000 */
23933 #define TAMP_MISR_ITAMP13MF                 TAMP_MISR_ITAMP13MF_Msk
23934 
23935 /********************  Bits definition for TAMP_SMISR register  ************ *****/
23936 #define TAMP_SMISR_TAMP1MF_Pos              (0U)
23937 #define TAMP_SMISR_TAMP1MF_Msk              (0x1UL << TAMP_SMISR_TAMP1MF_Pos)       /*!< 0x00000001 */
23938 #define TAMP_SMISR_TAMP1MF                  TAMP_SMISR_TAMP1MF_Msk
23939 #define TAMP_SMISR_TAMP2MF_Pos              (1U)
23940 #define TAMP_SMISR_TAMP2MF_Msk              (0x1UL << TAMP_SMISR_TAMP2MF_Pos)       /*!< 0x00000002 */
23941 #define TAMP_SMISR_TAMP2MF                  TAMP_SMISR_TAMP2MF_Msk
23942 #define TAMP_SMISR_TAMP3MF_Pos              (2U)
23943 #define TAMP_SMISR_TAMP3MF_Msk              (0x1UL << TAMP_SMISR_TAMP3MF_Pos)       /*!< 0x00000004 */
23944 #define TAMP_SMISR_TAMP3MF                  TAMP_SMISR_TAMP3MF_Msk
23945 #define TAMP_SMISR_TAMP4MF_Pos              (3U)
23946 #define TAMP_SMISR_TAMP4MF_Msk              (0x1UL << TAMP_SMISR_TAMP4MF_Pos)       /*!< 0x00000008 */
23947 #define TAMP_SMISR_TAMP4MF                  TAMP_SMISR_TAMP4MF_Msk
23948 #define TAMP_SMISR_TAMP5MF_Pos              (4U)
23949 #define TAMP_SMISR_TAMP5MF_Msk              (0x1UL << TAMP_SMISR_TAMP5MF_Pos)       /*!< 0x00000010 */
23950 #define TAMP_SMISR_TAMP5MF                  TAMP_SMISR_TAMP5MF_Msk
23951 #define TAMP_SMISR_TAMP6MF_Pos              (5U)
23952 #define TAMP_SMISR_TAMP6MF_Msk              (0x1UL << TAMP_SMISR_TAMP6MF_Pos)       /*!< 0x00000020 */
23953 #define TAMP_SMISR_TAMP6MF                  TAMP_SMISR_TAMP6MF_Msk
23954 #define TAMP_SMISR_TAMP7MF_Pos              (6U)
23955 #define TAMP_SMISR_TAMP7MF_Msk              (0x1UL << TAMP_SMISR_TAMP7MF_Pos)       /*!< 0x00000040 */
23956 #define TAMP_SMISR_TAMP7MF                  TAMP_SMISR_TAMP7MF_Msk
23957 #define TAMP_SMISR_TAMP8MF_Pos              (7U)
23958 #define TAMP_SMISR_TAMP8MF_Msk              (0x1UL << TAMP_SMISR_TAMP8MF_Pos)       /*!< 0x00000080 */
23959 #define TAMP_SMISR_TAMP8MF                  TAMP_SMISR_TAMP8MF_Msk
23960 #define TAMP_SMISR_ITAMP1MF_Pos             (16U)
23961 #define TAMP_SMISR_ITAMP1MF_Msk             (0x1UL << TAMP_SMISR_ITAMP1MF_Pos)      /*!< 0x00010000 */
23962 #define TAMP_SMISR_ITAMP1MF                 TAMP_SMISR_ITAMP1MF_Msk
23963 #define TAMP_SMISR_ITAMP2MF_Pos             (17U)
23964 #define TAMP_SMISR_ITAMP2MF_Msk             (0x1UL << TAMP_SMISR_ITAMP2MF_Pos)      /*!< 0x00010000 */
23965 #define TAMP_SMISR_ITAMP2MF                 TAMP_SMISR_ITAMP2MF_Msk
23966 #define TAMP_SMISR_ITAMP3MF_Pos             (18U)
23967 #define TAMP_SMISR_ITAMP3MF_Msk             (0x1UL << TAMP_SMISR_ITAMP3MF_Pos)      /*!< 0x00040000 */
23968 #define TAMP_SMISR_ITAMP3MF                 TAMP_SMISR_ITAMP3MF_Msk
23969 #define TAMP_SMISR_ITAMP5MF_Pos             (20U)
23970 #define TAMP_SMISR_ITAMP5MF_Msk             (0x1UL << TAMP_SMISR_ITAMP5MF_Pos)      /*!< 0x00100000 */
23971 #define TAMP_SMISR_ITAMP5MF                 TAMP_SMISR_ITAMP5MF_Msk
23972 #define TAMP_SMISR_ITAMP6MF_Pos             (21U)
23973 #define TAMP_SMISR_ITAMP6MF_Msk             (0x1UL << TAMP_SMISR_ITAMP6MF_Pos)      /*!< 0x00200000 */
23974 #define TAMP_SMISR_ITAMP6MF                 TAMP_SMISR_ITAMP6MF_Msk
23975 #define TAMP_SMISR_ITAMP7MF_Pos             (22U)
23976 #define TAMP_SMISR_ITAMP7MF_Msk             (0x1UL << TAMP_SMISR_ITAMP7MF_Pos)      /*!< 0x00400000 */
23977 #define TAMP_SMISR_ITAMP7MF                 TAMP_SMISR_ITAMP7MF_Msk
23978 #define TAMP_SMISR_ITAMP8MF_Pos             (23U)
23979 #define TAMP_SMISR_ITAMP8MF_Msk             (0x1UL << TAMP_SMISR_ITAMP8MF_Pos)      /*!< 0x00800000 */
23980 #define TAMP_SMISR_ITAMP8MF                 TAMP_SMISR_ITAMP8MF_Msk
23981 #define TAMP_SMISR_ITAMP9MF_Pos             (24U)
23982 #define TAMP_SMISR_ITAMP9MF_Msk             (0x1UL << TAMP_SMISR_ITAMP9MF_Pos)      /*!< 0x01000000 */
23983 #define TAMP_SMISR_ITAMP9MF                 TAMP_SMISR_ITAMP9MF_Msk
23984 #define TAMP_SMISR_ITAMP11MF_Pos            (26U)
23985 #define TAMP_SMISR_ITAMP11MF_Msk            (0x1UL << TAMP_SMISR_ITAMP11MF_Pos)     /*!< 0x04000000 */
23986 #define TAMP_SMISR_ITAMP11MF                TAMP_SMISR_ITAMP11MF_Msk
23987 #define TAMP_SMISR_ITAMP12MF_Pos            (27U)
23988 #define TAMP_SMISR_ITAMP12MF_Msk            (0x1UL << TAMP_SMISR_ITAMP12MF_Pos)     /*!< 0x08000000 */
23989 #define TAMP_SMISR_ITAMP12MF                TAMP_SMISR_ITAMP12MF_Msk
23990 #define TAMP_SMISR_ITAMP13MF_Pos            (28U)
23991 #define TAMP_SMISR_ITAMP13MF_Msk            (0x1UL << TAMP_SMISR_ITAMP13MF_Pos)     /*!< 0x10000000 */
23992 #define TAMP_SMISR_ITAMP13MF                TAMP_SMISR_ITAMP13MF_Msk
23993 
23994 /********************  Bits definition for TAMP_SCR register  *****************/
23995 #define TAMP_SCR_CTAMP1F_Pos                (0U)
23996 #define TAMP_SCR_CTAMP1F_Msk                (0x1UL << TAMP_SCR_CTAMP1F_Pos)         /*!< 0x00000001 */
23997 #define TAMP_SCR_CTAMP1F                    TAMP_SCR_CTAMP1F_Msk
23998 #define TAMP_SCR_CTAMP2F_Pos                (1U)
23999 #define TAMP_SCR_CTAMP2F_Msk                (0x1UL << TAMP_SCR_CTAMP2F_Pos)         /*!< 0x00000002 */
24000 #define TAMP_SCR_CTAMP2F                    TAMP_SCR_CTAMP2F_Msk
24001 #define TAMP_SCR_CTAMP3F_Pos                (2U)
24002 #define TAMP_SCR_CTAMP3F_Msk                (0x1UL << TAMP_SCR_CTAMP3F_Pos)         /*!< 0x00000004 */
24003 #define TAMP_SCR_CTAMP3F                    TAMP_SCR_CTAMP3F_Msk
24004 #define TAMP_SCR_CTAMP4F_Pos                (3U)
24005 #define TAMP_SCR_CTAMP4F_Msk                (0x1UL << TAMP_SCR_CTAMP4F_Pos)         /*!< 0x00000008 */
24006 #define TAMP_SCR_CTAMP4F                    TAMP_SCR_CTAMP4F_Msk
24007 #define TAMP_SCR_CTAMP5F_Pos                (4U)
24008 #define TAMP_SCR_CTAMP5F_Msk                (0x1UL << TAMP_SCR_CTAMP5F_Pos)         /*!< 0x00000010 */
24009 #define TAMP_SCR_CTAMP5F                    TAMP_SCR_CTAMP5F_Msk
24010 #define TAMP_SCR_CTAMP6F_Pos                (5U)
24011 #define TAMP_SCR_CTAMP6F_Msk                (0x1UL << TAMP_SCR_CTAMP6F_Pos)         /*!< 0x00000020 */
24012 #define TAMP_SCR_CTAMP6F                    TAMP_SCR_CTAMP6F_Msk
24013 #define TAMP_SCR_CTAMP7F_Pos                (6U)
24014 #define TAMP_SCR_CTAMP7F_Msk                (0x1UL << TAMP_SCR_CTAMP7F_Pos)         /*!< 0x00000040 */
24015 #define TAMP_SCR_CTAMP7F                    TAMP_SCR_CTAMP7F_Msk
24016 #define TAMP_SCR_CTAMP8F_Pos                (7U)
24017 #define TAMP_SCR_CTAMP8F_Msk                (0x1UL << TAMP_SCR_CTAMP8F_Pos)         /*!< 0x00000080 */
24018 #define TAMP_SCR_CTAMP8F                    TAMP_SCR_CTAMP8F_Msk
24019 #define TAMP_SCR_CITAMP1F_Pos               (16U)
24020 #define TAMP_SCR_CITAMP1F_Msk               (0x1UL << TAMP_SCR_CITAMP1F_Pos)        /*!< 0x00010000 */
24021 #define TAMP_SCR_CITAMP1F                   TAMP_SCR_CITAMP1F_Msk
24022 #define TAMP_SCR_CITAMP2F_Pos               (17U)
24023 #define TAMP_SCR_CITAMP2F_Msk               (0x1UL << TAMP_SCR_CITAMP2F_Pos)        /*!< 0x00010000 */
24024 #define TAMP_SCR_CITAMP2F                   TAMP_SCR_CITAMP2F_Msk
24025 #define TAMP_SCR_CITAMP3F_Pos               (18U)
24026 #define TAMP_SCR_CITAMP3F_Msk               (0x1UL << TAMP_SCR_CITAMP3F_Pos)        /*!< 0x00040000 */
24027 #define TAMP_SCR_CITAMP3F                   TAMP_SCR_CITAMP3F_Msk
24028 #define TAMP_SCR_CITAMP5F_Pos               (20U)
24029 #define TAMP_SCR_CITAMP5F_Msk               (0x1UL << TAMP_SCR_CITAMP5F_Pos)        /*!< 0x00100000 */
24030 #define TAMP_SCR_CITAMP5F                   TAMP_SCR_CITAMP5F_Msk
24031 #define TAMP_SCR_CITAMP6F_Pos               (21U)
24032 #define TAMP_SCR_CITAMP6F_Msk               (0x1UL << TAMP_SCR_CITAMP6F_Pos)        /*!< 0x00200000 */
24033 #define TAMP_SCR_CITAMP6F                   TAMP_SCR_CITAMP6F_Msk
24034 #define TAMP_SCR_CITAMP7F_Pos               (22U)
24035 #define TAMP_SCR_CITAMP7F_Msk               (0x1UL << TAMP_SCR_CITAMP7F_Pos)        /*!< 0x00400000 */
24036 #define TAMP_SCR_CITAMP7F                   TAMP_SCR_CITAMP7F_Msk
24037 #define TAMP_SCR_CITAMP8F_Pos               (23U)
24038 #define TAMP_SCR_CITAMP8F_Msk               (0x1UL << TAMP_SCR_CITAMP8F_Pos)        /*!< 0x00800000 */
24039 #define TAMP_SCR_CITAMP8F                   TAMP_SCR_CITAMP8F_Msk
24040 #define TAMP_SCR_CITAMP9F_Pos               (24U)
24041 #define TAMP_SCR_CITAMP9F_Msk               (0x1UL << TAMP_SCR_CITAMP9F_Pos)        /*!< 0x01000000 */
24042 #define TAMP_SCR_CITAMP9F                   TAMP_SCR_CITAMP9F_Msk
24043 #define TAMP_SCR_CITAMP11F_Pos              (26U)
24044 #define TAMP_SCR_CITAMP11F_Msk              (0x1UL << TAMP_SCR_CITAMP11F_Pos)       /*!< 0x04000000 */
24045 #define TAMP_SCR_CITAMP11F                  TAMP_SCR_CITAMP11F_Msk
24046 #define TAMP_SCR_CITAMP12F_Pos              (27U)
24047 #define TAMP_SCR_CITAMP12F_Msk              (0x1UL << TAMP_SCR_CITAMP12F_Pos)       /*!< 0x08000000 */
24048 #define TAMP_SCR_CITAMP12F                  TAMP_SCR_CITAMP12F_Msk
24049 #define TAMP_SCR_CITAMP13F_Pos              (28U)
24050 #define TAMP_SCR_CITAMP13F_Msk              (0x1UL << TAMP_SCR_CITAMP13F_Pos)       /*!< 0x10000000 */
24051 #define TAMP_SCR_CITAMP13F                  TAMP_SCR_CITAMP13F_Msk
24052 
24053 /********************  Bits definition for TAMP_COUNTR register  ***************/
24054 #define TAMP_COUNTR_Pos                     (16U)
24055 #define TAMP_COUNTR_Msk                     (0xFFFFUL << TAMP_COUNTR_Pos)           /*!< 0xFFFF0000 */
24056 #define TAMP_COUNTR                         TAMP_COUNTR_Msk
24057 
24058 /********************  Bits definition for TAMP_ERCFGR register  ***************/
24059 #define TAMP_ERCFGR0_Pos                    (0U)
24060 #define TAMP_ERCFGR0_Msk                    (0x1UL << TAMP_ERCFGR0_Pos)            /*!< 0x00000001 */
24061 #define TAMP_ERCFGR0                        TAMP_ERCFGR0_Msk
24062 
24063 /********************  Bits definition for TAMP_BKP0R register  ***************/
24064 #define TAMP_BKP0R_Pos                      (0U)
24065 #define TAMP_BKP0R_Msk                      (0xFFFFFFFFUL << TAMP_BKP0R_Pos)        /*!< 0xFFFFFFFF */
24066 #define TAMP_BKP0R                          TAMP_BKP0R_Msk
24067 
24068 /********************  Bits definition for TAMP_BKP1R register  ****************/
24069 #define TAMP_BKP1R_Pos                      (0U)
24070 #define TAMP_BKP1R_Msk                      (0xFFFFFFFFUL << TAMP_BKP1R_Pos)        /*!< 0xFFFFFFFF */
24071 #define TAMP_BKP1R                          TAMP_BKP1R_Msk
24072 
24073 /********************  Bits definition for TAMP_BKP2R register  ****************/
24074 #define TAMP_BKP2R_Pos                      (0U)
24075 #define TAMP_BKP2R_Msk                      (0xFFFFFFFFUL << TAMP_BKP2R_Pos)        /*!< 0xFFFFFFFF */
24076 #define TAMP_BKP2R                          TAMP_BKP2R_Msk
24077 
24078 /********************  Bits definition for TAMP_BKP3R register  ****************/
24079 #define TAMP_BKP3R_Pos                      (0U)
24080 #define TAMP_BKP3R_Msk                      (0xFFFFFFFFUL << TAMP_BKP3R_Pos)        /*!< 0xFFFFFFFF */
24081 #define TAMP_BKP3R                          TAMP_BKP3R_Msk
24082 
24083 /********************  Bits definition for TAMP_BKP4R register  ****************/
24084 #define TAMP_BKP4R_Pos                      (0U)
24085 #define TAMP_BKP4R_Msk                      (0xFFFFFFFFUL << TAMP_BKP4R_Pos)        /*!< 0xFFFFFFFF */
24086 #define TAMP_BKP4R                          TAMP_BKP4R_Msk
24087 
24088 /********************  Bits definition for TAMP_BKP5R register  ****************/
24089 #define TAMP_BKP5R_Pos                      (0U)
24090 #define TAMP_BKP5R_Msk                      (0xFFFFFFFFUL << TAMP_BKP5R_Pos)        /*!< 0xFFFFFFFF */
24091 #define TAMP_BKP5R                          TAMP_BKP5R_Msk
24092 
24093 /********************  Bits definition for TAMP_BKP6R register  ****************/
24094 #define TAMP_BKP6R_Pos                      (0U)
24095 #define TAMP_BKP6R_Msk                      (0xFFFFFFFFUL << TAMP_BKP6R_Pos)        /*!< 0xFFFFFFFF */
24096 #define TAMP_BKP6R                          TAMP_BKP6R_Msk
24097 
24098 /********************  Bits definition for TAMP_BKP7R register  ****************/
24099 #define TAMP_BKP7R_Pos                      (0U)
24100 #define TAMP_BKP7R_Msk                      (0xFFFFFFFFUL << TAMP_BKP7R_Pos)        /*!< 0xFFFFFFFF */
24101 #define TAMP_BKP7R                          TAMP_BKP7R_Msk
24102 
24103 /********************  Bits definition for TAMP_BKP8R register  ****************/
24104 #define TAMP_BKP8R_Pos                      (0U)
24105 #define TAMP_BKP8R_Msk                      (0xFFFFFFFFUL << TAMP_BKP8R_Pos)        /*!< 0xFFFFFFFF */
24106 #define TAMP_BKP8R                          TAMP_BKP8R_Msk
24107 
24108 /********************  Bits definition for TAMP_BKP9R register  ****************/
24109 #define TAMP_BKP9R_Pos                      (0U)
24110 #define TAMP_BKP9R_Msk                      (0xFFFFFFFFUL << TAMP_BKP9R_Pos)        /*!< 0xFFFFFFFF */
24111 #define TAMP_BKP9R                          TAMP_BKP9R_Msk
24112 
24113 /********************  Bits definition for TAMP_BKP10R register  ***************/
24114 #define TAMP_BKP10R_Pos                     (0U)
24115 #define TAMP_BKP10R_Msk                     (0xFFFFFFFFUL << TAMP_BKP10R_Pos)       /*!< 0xFFFFFFFF */
24116 #define TAMP_BKP10R                         TAMP_BKP10R_Msk
24117 
24118 /********************  Bits definition for TAMP_BKP11R register  ***************/
24119 #define TAMP_BKP11R_Pos                     (0U)
24120 #define TAMP_BKP11R_Msk                     (0xFFFFFFFFUL << TAMP_BKP11R_Pos)       /*!< 0xFFFFFFFF */
24121 #define TAMP_BKP11R                         TAMP_BKP11R_Msk
24122 
24123 /********************  Bits definition for TAMP_BKP12R register  ***************/
24124 #define TAMP_BKP12R_Pos                     (0U)
24125 #define TAMP_BKP12R_Msk                     (0xFFFFFFFFUL << TAMP_BKP12R_Pos)       /*!< 0xFFFFFFFF */
24126 #define TAMP_BKP12R                         TAMP_BKP12R_Msk
24127 
24128 /********************  Bits definition for TAMP_BKP13R register  ***************/
24129 #define TAMP_BKP13R_Pos                     (0U)
24130 #define TAMP_BKP13R_Msk                     (0xFFFFFFFFUL << TAMP_BKP13R_Pos)       /*!< 0xFFFFFFFF */
24131 #define TAMP_BKP13R                         TAMP_BKP13R_Msk
24132 
24133 /********************  Bits definition for TAMP_BKP14R register  ***************/
24134 #define TAMP_BKP14R_Pos                     (0U)
24135 #define TAMP_BKP14R_Msk                     (0xFFFFFFFFUL << TAMP_BKP14R_Pos)       /*!< 0xFFFFFFFF */
24136 #define TAMP_BKP14R                         TAMP_BKP14R_Msk
24137 
24138 /********************  Bits definition for TAMP_BKP15R register  ***************/
24139 #define TAMP_BKP15R_Pos                     (0U)
24140 #define TAMP_BKP15R_Msk                     (0xFFFFFFFFUL << TAMP_BKP15R_Pos)       /*!< 0xFFFFFFFF */
24141 #define TAMP_BKP15R                         TAMP_BKP15R_Msk
24142 
24143 /********************  Bits definition for TAMP_BKP16R register  ***************/
24144 #define TAMP_BKP16R_Pos                     (0U)
24145 #define TAMP_BKP16R_Msk                     (0xFFFFFFFFUL << TAMP_BKP16R_Pos)       /*!< 0xFFFFFFFF */
24146 #define TAMP_BKP16R                         TAMP_BKP16R_Msk
24147 
24148 /********************  Bits definition for TAMP_BKP17R register  ***************/
24149 #define TAMP_BKP17R_Pos                     (0U)
24150 #define TAMP_BKP17R_Msk                     (0xFFFFFFFFUL << TAMP_BKP17R_Pos)       /*!< 0xFFFFFFFF */
24151 #define TAMP_BKP17R                         TAMP_BKP17R_Msk
24152 
24153 /********************  Bits definition for TAMP_BKP18R register  ***************/
24154 #define TAMP_BKP18R_Pos                     (0U)
24155 #define TAMP_BKP18R_Msk                     (0xFFFFFFFFUL << TAMP_BKP18R_Pos)       /*!< 0xFFFFFFFF */
24156 #define TAMP_BKP18R                         TAMP_BKP18R_Msk
24157 
24158 /********************  Bits definition for TAMP_BKP19R register  ***************/
24159 #define TAMP_BKP19R_Pos                     (0U)
24160 #define TAMP_BKP19R_Msk                     (0xFFFFFFFFUL << TAMP_BKP19R_Pos)       /*!< 0xFFFFFFFF */
24161 #define TAMP_BKP19R                         TAMP_BKP19R_Msk
24162 
24163 /********************  Bits definition for TAMP_BKP20R register  ***************/
24164 #define TAMP_BKP20R_Pos                     (0U)
24165 #define TAMP_BKP20R_Msk                     (0xFFFFFFFFUL << TAMP_BKP20R_Pos)       /*!< 0xFFFFFFFF */
24166 #define TAMP_BKP20R                         TAMP_BKP20R_Msk
24167 
24168 /********************  Bits definition for TAMP_BKP21R register  ***************/
24169 #define TAMP_BKP21R_Pos                     (0U)
24170 #define TAMP_BKP21R_Msk                     (0xFFFFFFFFUL << TAMP_BKP21R_Pos)       /*!< 0xFFFFFFFF */
24171 #define TAMP_BKP21R                         TAMP_BKP21R_Msk
24172 
24173 /********************  Bits definition for TAMP_BKP22R register  ***************/
24174 #define TAMP_BKP22R_Pos                     (0U)
24175 #define TAMP_BKP22R_Msk                     (0xFFFFFFFFUL << TAMP_BKP22R_Pos)       /*!< 0xFFFFFFFF */
24176 #define TAMP_BKP22R                         TAMP_BKP22R_Msk
24177 
24178 /********************  Bits definition for TAMP_BKP23R register  ***************/
24179 #define TAMP_BKP23R_Pos                     (0U)
24180 #define TAMP_BKP23R_Msk                     (0xFFFFFFFFUL << TAMP_BKP23R_Pos)       /*!< 0xFFFFFFFF */
24181 #define TAMP_BKP23R                         TAMP_BKP23R_Msk
24182 
24183 /********************  Bits definition for TAMP_BKP24R register  ***************/
24184 #define TAMP_BKP24R_Pos                     (0U)
24185 #define TAMP_BKP24R_Msk                     (0xFFFFFFFFUL << TAMP_BKP24R_Pos)       /*!< 0xFFFFFFFF */
24186 #define TAMP_BKP24R                         TAMP_BKP24R_Msk
24187 
24188 /********************  Bits definition for TAMP_BKP25R register  ***************/
24189 #define TAMP_BKP25R_Pos                     (0U)
24190 #define TAMP_BKP25R_Msk                     (0xFFFFFFFFUL << TAMP_BKP25R_Pos)       /*!< 0xFFFFFFFF */
24191 #define TAMP_BKP25R                         TAMP_BKP25R_Msk
24192 
24193 /********************  Bits definition for TAMP_BKP26R register  ***************/
24194 #define TAMP_BKP26R_Pos                     (0U)
24195 #define TAMP_BKP26R_Msk                     (0xFFFFFFFFUL << TAMP_BKP26R_Pos)       /*!< 0xFFFFFFFF */
24196 #define TAMP_BKP26R                         TAMP_BKP26R_Msk
24197 
24198 /********************  Bits definition for TAMP_BKP27R register  ***************/
24199 #define TAMP_BKP27R_Pos                     (0U)
24200 #define TAMP_BKP27R_Msk                     (0xFFFFFFFFUL << TAMP_BKP27R_Pos)       /*!< 0xFFFFFFFF */
24201 #define TAMP_BKP27R                         TAMP_BKP27R_Msk
24202 
24203 /********************  Bits definition for TAMP_BKP28R register  ***************/
24204 #define TAMP_BKP28R_Pos                     (0U)
24205 #define TAMP_BKP28R_Msk                     (0xFFFFFFFFUL << TAMP_BKP28R_Pos)       /*!< 0xFFFFFFFF */
24206 #define TAMP_BKP28R                         TAMP_BKP28R_Msk
24207 
24208 /********************  Bits definition for TAMP_BKP29R register  ***************/
24209 #define TAMP_BKP29R_Pos                     (0U)
24210 #define TAMP_BKP29R_Msk                     (0xFFFFFFFFUL << TAMP_BKP29R_Pos)       /*!< 0xFFFFFFFF */
24211 #define TAMP_BKP29R                         TAMP_BKP29R_Msk
24212 
24213 /********************  Bits definition for TAMP_BKP30R register  ***************/
24214 #define TAMP_BKP30R_Pos                     (0U)
24215 #define TAMP_BKP30R_Msk                     (0xFFFFFFFFUL << TAMP_BKP30R_Pos)       /*!< 0xFFFFFFFF */
24216 #define TAMP_BKP30R                         TAMP_BKP30R_Msk
24217 
24218 /********************  Bits definition for TAMP_BKP31R register  ***************/
24219 #define TAMP_BKP31R_Pos                     (0U)
24220 #define TAMP_BKP31R_Msk                     (0xFFFFFFFFUL << TAMP_BKP31R_Pos)       /*!< 0xFFFFFFFF */
24221 #define TAMP_BKP31R                         TAMP_BKP31R_Msk
24222 
24223 /******************************************************************************/
24224 /*                                                                            */
24225 /*                          Touch Sensing Controller (TSC)                    */
24226 /*                                                                            */
24227 /******************************************************************************/
24228 /*******************  Bit definition for TSC_CR register  *********************/
24229 #define TSC_CR_TSCE_Pos          (0U)
24230 #define TSC_CR_TSCE_Msk          (0x1UL << TSC_CR_TSCE_Pos)                    /*!< 0x00000001 */
24231 #define TSC_CR_TSCE              TSC_CR_TSCE_Msk                               /*!<Touch sensing controller enable */
24232 #define TSC_CR_START_Pos         (1U)
24233 #define TSC_CR_START_Msk         (0x1UL << TSC_CR_START_Pos)                   /*!< 0x00000002 */
24234 #define TSC_CR_START             TSC_CR_START_Msk                              /*!<Start acquisition */
24235 #define TSC_CR_AM_Pos            (2U)
24236 #define TSC_CR_AM_Msk            (0x1UL << TSC_CR_AM_Pos)                      /*!< 0x00000004 */
24237 #define TSC_CR_AM                TSC_CR_AM_Msk                                 /*!<Acquisition mode */
24238 #define TSC_CR_SYNCPOL_Pos       (3U)
24239 #define TSC_CR_SYNCPOL_Msk       (0x1UL << TSC_CR_SYNCPOL_Pos)                 /*!< 0x00000008 */
24240 #define TSC_CR_SYNCPOL           TSC_CR_SYNCPOL_Msk                            /*!<Synchronization pin polarity */
24241 #define TSC_CR_IODEF_Pos         (4U)
24242 #define TSC_CR_IODEF_Msk         (0x1UL << TSC_CR_IODEF_Pos)                   /*!< 0x00000010 */
24243 #define TSC_CR_IODEF             TSC_CR_IODEF_Msk                              /*!<IO default mode */
24244 
24245 #define TSC_CR_MCV_Pos           (5U)
24246 #define TSC_CR_MCV_Msk           (0x7UL << TSC_CR_MCV_Pos)                     /*!< 0x000000E0 */
24247 #define TSC_CR_MCV               TSC_CR_MCV_Msk                                /*!<MCV[2:0] bits (Max Count Value) */
24248 #define TSC_CR_MCV_0             (0x1UL << TSC_CR_MCV_Pos)                     /*!< 0x00000020 */
24249 #define TSC_CR_MCV_1             (0x2UL << TSC_CR_MCV_Pos)                     /*!< 0x00000040 */
24250 #define TSC_CR_MCV_2             (0x4UL << TSC_CR_MCV_Pos)                     /*!< 0x00000080 */
24251 
24252 #define TSC_CR_PGPSC_Pos         (12U)
24253 #define TSC_CR_PGPSC_Msk         (0x7UL << TSC_CR_PGPSC_Pos)                   /*!< 0x00007000 */
24254 #define TSC_CR_PGPSC             TSC_CR_PGPSC_Msk                              /*!<PGPSC[2:0] bits (Pulse Generator Prescaler) */
24255 #define TSC_CR_PGPSC_0           (0x1UL << TSC_CR_PGPSC_Pos)                   /*!< 0x00001000 */
24256 #define TSC_CR_PGPSC_1           (0x2UL << TSC_CR_PGPSC_Pos)                   /*!< 0x00002000 */
24257 #define TSC_CR_PGPSC_2           (0x4UL << TSC_CR_PGPSC_Pos)                   /*!< 0x00004000 */
24258 
24259 #define TSC_CR_SSPSC_Pos         (15U)
24260 #define TSC_CR_SSPSC_Msk         (0x1UL << TSC_CR_SSPSC_Pos)                   /*!< 0x00008000 */
24261 #define TSC_CR_SSPSC             TSC_CR_SSPSC_Msk                              /*!<Spread Spectrum Prescaler */
24262 #define TSC_CR_SSE_Pos           (16U)
24263 #define TSC_CR_SSE_Msk           (0x1UL << TSC_CR_SSE_Pos)                     /*!< 0x00010000 */
24264 #define TSC_CR_SSE               TSC_CR_SSE_Msk                                /*!<Spread Spectrum Enable */
24265 
24266 #define TSC_CR_SSD_Pos           (17U)
24267 #define TSC_CR_SSD_Msk           (0x7FUL << TSC_CR_SSD_Pos)                    /*!< 0x00FE0000 */
24268 #define TSC_CR_SSD               TSC_CR_SSD_Msk                                /*!<SSD[6:0] bits (Spread Spectrum Deviation) */
24269 #define TSC_CR_SSD_0             (0x01UL << TSC_CR_SSD_Pos)                    /*!< 0x00020000 */
24270 #define TSC_CR_SSD_1             (0x02UL << TSC_CR_SSD_Pos)                    /*!< 0x00040000 */
24271 #define TSC_CR_SSD_2             (0x04UL << TSC_CR_SSD_Pos)                    /*!< 0x00080000 */
24272 #define TSC_CR_SSD_3             (0x08UL << TSC_CR_SSD_Pos)                    /*!< 0x00100000 */
24273 #define TSC_CR_SSD_4             (0x10UL << TSC_CR_SSD_Pos)                    /*!< 0x00200000 */
24274 #define TSC_CR_SSD_5             (0x20UL << TSC_CR_SSD_Pos)                    /*!< 0x00400000 */
24275 #define TSC_CR_SSD_6             (0x40UL << TSC_CR_SSD_Pos)                    /*!< 0x00800000 */
24276 
24277 #define TSC_CR_CTPL_Pos          (24U)
24278 #define TSC_CR_CTPL_Msk          (0xFUL << TSC_CR_CTPL_Pos)                    /*!< 0x0F000000 */
24279 #define TSC_CR_CTPL              TSC_CR_CTPL_Msk                               /*!<CTPL[3:0] bits (Charge Transfer pulse low) */
24280 #define TSC_CR_CTPL_0            (0x1UL << TSC_CR_CTPL_Pos)                    /*!< 0x01000000 */
24281 #define TSC_CR_CTPL_1            (0x2UL << TSC_CR_CTPL_Pos)                    /*!< 0x02000000 */
24282 #define TSC_CR_CTPL_2            (0x4UL << TSC_CR_CTPL_Pos)                    /*!< 0x04000000 */
24283 #define TSC_CR_CTPL_3            (0x8UL << TSC_CR_CTPL_Pos)                    /*!< 0x08000000 */
24284 
24285 #define TSC_CR_CTPH_Pos          (28U)
24286 #define TSC_CR_CTPH_Msk          (0xFUL << TSC_CR_CTPH_Pos)                    /*!< 0xF0000000 */
24287 #define TSC_CR_CTPH              TSC_CR_CTPH_Msk                               /*!<CTPH[3:0] bits (Charge Transfer pulse high) */
24288 #define TSC_CR_CTPH_0            (0x1UL << TSC_CR_CTPH_Pos)                    /*!< 0x10000000 */
24289 #define TSC_CR_CTPH_1            (0x2UL << TSC_CR_CTPH_Pos)                    /*!< 0x20000000 */
24290 #define TSC_CR_CTPH_2            (0x4UL << TSC_CR_CTPH_Pos)                    /*!< 0x40000000 */
24291 #define TSC_CR_CTPH_3            (0x8UL << TSC_CR_CTPH_Pos)                    /*!< 0x80000000 */
24292 
24293 /*******************  Bit definition for TSC_IER register  ********************/
24294 #define TSC_IER_EOAIE_Pos        (0U)
24295 #define TSC_IER_EOAIE_Msk        (0x1UL << TSC_IER_EOAIE_Pos)                  /*!< 0x00000001 */
24296 #define TSC_IER_EOAIE            TSC_IER_EOAIE_Msk                             /*!<End of acquisition interrupt enable */
24297 #define TSC_IER_MCEIE_Pos        (1U)
24298 #define TSC_IER_MCEIE_Msk        (0x1UL << TSC_IER_MCEIE_Pos)                  /*!< 0x00000002 */
24299 #define TSC_IER_MCEIE            TSC_IER_MCEIE_Msk                             /*!<Max count error interrupt enable */
24300 
24301 /*******************  Bit definition for TSC_ICR register  ********************/
24302 #define TSC_ICR_EOAIC_Pos        (0U)
24303 #define TSC_ICR_EOAIC_Msk        (0x1UL << TSC_ICR_EOAIC_Pos)                  /*!< 0x00000001 */
24304 #define TSC_ICR_EOAIC            TSC_ICR_EOAIC_Msk                             /*!<End of acquisition interrupt clear */
24305 #define TSC_ICR_MCEIC_Pos        (1U)
24306 #define TSC_ICR_MCEIC_Msk        (0x1UL << TSC_ICR_MCEIC_Pos)                  /*!< 0x00000002 */
24307 #define TSC_ICR_MCEIC            TSC_ICR_MCEIC_Msk                             /*!<Max count error interrupt clear */
24308 
24309 /*******************  Bit definition for TSC_ISR register  ********************/
24310 #define TSC_ISR_EOAF_Pos         (0U)
24311 #define TSC_ISR_EOAF_Msk         (0x1UL << TSC_ISR_EOAF_Pos)                   /*!< 0x00000001 */
24312 #define TSC_ISR_EOAF             TSC_ISR_EOAF_Msk                              /*!<End of acquisition flag */
24313 #define TSC_ISR_MCEF_Pos         (1U)
24314 #define TSC_ISR_MCEF_Msk         (0x1UL << TSC_ISR_MCEF_Pos)                   /*!< 0x00000002 */
24315 #define TSC_ISR_MCEF             TSC_ISR_MCEF_Msk                              /*!<Max count error flag */
24316 
24317 /*******************  Bit definition for TSC_IOHCR register  ******************/
24318 #define TSC_IOHCR_G1_IO1_Pos     (0U)
24319 #define TSC_IOHCR_G1_IO1_Msk     (0x1UL << TSC_IOHCR_G1_IO1_Pos)               /*!< 0x00000001 */
24320 #define TSC_IOHCR_G1_IO1         TSC_IOHCR_G1_IO1_Msk                          /*!<GROUP1_IO1 schmitt trigger hysteresis mode */
24321 #define TSC_IOHCR_G1_IO2_Pos     (1U)
24322 #define TSC_IOHCR_G1_IO2_Msk     (0x1UL << TSC_IOHCR_G1_IO2_Pos)               /*!< 0x00000002 */
24323 #define TSC_IOHCR_G1_IO2         TSC_IOHCR_G1_IO2_Msk                          /*!<GROUP1_IO2 schmitt trigger hysteresis mode */
24324 #define TSC_IOHCR_G1_IO3_Pos     (2U)
24325 #define TSC_IOHCR_G1_IO3_Msk     (0x1UL << TSC_IOHCR_G1_IO3_Pos)               /*!< 0x00000004 */
24326 #define TSC_IOHCR_G1_IO3         TSC_IOHCR_G1_IO3_Msk                          /*!<GROUP1_IO3 schmitt trigger hysteresis mode */
24327 #define TSC_IOHCR_G1_IO4_Pos     (3U)
24328 #define TSC_IOHCR_G1_IO4_Msk     (0x1UL << TSC_IOHCR_G1_IO4_Pos)               /*!< 0x00000008 */
24329 #define TSC_IOHCR_G1_IO4         TSC_IOHCR_G1_IO4_Msk                          /*!<GROUP1_IO4 schmitt trigger hysteresis mode */
24330 #define TSC_IOHCR_G2_IO1_Pos     (4U)
24331 #define TSC_IOHCR_G2_IO1_Msk     (0x1UL << TSC_IOHCR_G2_IO1_Pos)               /*!< 0x00000010 */
24332 #define TSC_IOHCR_G2_IO1         TSC_IOHCR_G2_IO1_Msk                          /*!<GROUP2_IO1 schmitt trigger hysteresis mode */
24333 #define TSC_IOHCR_G2_IO2_Pos     (5U)
24334 #define TSC_IOHCR_G2_IO2_Msk     (0x1UL << TSC_IOHCR_G2_IO2_Pos)               /*!< 0x00000020 */
24335 #define TSC_IOHCR_G2_IO2         TSC_IOHCR_G2_IO2_Msk                          /*!<GROUP2_IO2 schmitt trigger hysteresis mode */
24336 #define TSC_IOHCR_G2_IO3_Pos     (6U)
24337 #define TSC_IOHCR_G2_IO3_Msk     (0x1UL << TSC_IOHCR_G2_IO3_Pos)               /*!< 0x00000040 */
24338 #define TSC_IOHCR_G2_IO3         TSC_IOHCR_G2_IO3_Msk                          /*!<GROUP2_IO3 schmitt trigger hysteresis mode */
24339 #define TSC_IOHCR_G2_IO4_Pos     (7U)
24340 #define TSC_IOHCR_G2_IO4_Msk     (0x1UL << TSC_IOHCR_G2_IO4_Pos)               /*!< 0x00000080 */
24341 #define TSC_IOHCR_G2_IO4         TSC_IOHCR_G2_IO4_Msk                          /*!<GROUP2_IO4 schmitt trigger hysteresis mode */
24342 #define TSC_IOHCR_G3_IO1_Pos     (8U)
24343 #define TSC_IOHCR_G3_IO1_Msk     (0x1UL << TSC_IOHCR_G3_IO1_Pos)               /*!< 0x00000100 */
24344 #define TSC_IOHCR_G3_IO1         TSC_IOHCR_G3_IO1_Msk                          /*!<GROUP3_IO1 schmitt trigger hysteresis mode */
24345 #define TSC_IOHCR_G3_IO2_Pos     (9U)
24346 #define TSC_IOHCR_G3_IO2_Msk     (0x1UL << TSC_IOHCR_G3_IO2_Pos)               /*!< 0x00000200 */
24347 #define TSC_IOHCR_G3_IO2         TSC_IOHCR_G3_IO2_Msk                          /*!<GROUP3_IO2 schmitt trigger hysteresis mode */
24348 #define TSC_IOHCR_G3_IO3_Pos     (10U)
24349 #define TSC_IOHCR_G3_IO3_Msk     (0x1UL << TSC_IOHCR_G3_IO3_Pos)               /*!< 0x00000400 */
24350 #define TSC_IOHCR_G3_IO3         TSC_IOHCR_G3_IO3_Msk                          /*!<GROUP3_IO3 schmitt trigger hysteresis mode */
24351 #define TSC_IOHCR_G3_IO4_Pos     (11U)
24352 #define TSC_IOHCR_G3_IO4_Msk     (0x1UL << TSC_IOHCR_G3_IO4_Pos)               /*!< 0x00000800 */
24353 #define TSC_IOHCR_G3_IO4         TSC_IOHCR_G3_IO4_Msk                          /*!<GROUP3_IO4 schmitt trigger hysteresis mode */
24354 #define TSC_IOHCR_G4_IO1_Pos     (12U)
24355 #define TSC_IOHCR_G4_IO1_Msk     (0x1UL << TSC_IOHCR_G4_IO1_Pos)               /*!< 0x00001000 */
24356 #define TSC_IOHCR_G4_IO1         TSC_IOHCR_G4_IO1_Msk                          /*!<GROUP4_IO1 schmitt trigger hysteresis mode */
24357 #define TSC_IOHCR_G4_IO2_Pos     (13U)
24358 #define TSC_IOHCR_G4_IO2_Msk     (0x1UL << TSC_IOHCR_G4_IO2_Pos)               /*!< 0x00002000 */
24359 #define TSC_IOHCR_G4_IO2         TSC_IOHCR_G4_IO2_Msk                          /*!<GROUP4_IO2 schmitt trigger hysteresis mode */
24360 #define TSC_IOHCR_G4_IO3_Pos     (14U)
24361 #define TSC_IOHCR_G4_IO3_Msk     (0x1UL << TSC_IOHCR_G4_IO3_Pos)               /*!< 0x00004000 */
24362 #define TSC_IOHCR_G4_IO3         TSC_IOHCR_G4_IO3_Msk                          /*!<GROUP4_IO3 schmitt trigger hysteresis mode */
24363 #define TSC_IOHCR_G4_IO4_Pos     (15U)
24364 #define TSC_IOHCR_G4_IO4_Msk     (0x1UL << TSC_IOHCR_G4_IO4_Pos)               /*!< 0x00008000 */
24365 #define TSC_IOHCR_G4_IO4         TSC_IOHCR_G4_IO4_Msk                          /*!<GROUP4_IO4 schmitt trigger hysteresis mode */
24366 #define TSC_IOHCR_G5_IO1_Pos     (16U)
24367 #define TSC_IOHCR_G5_IO1_Msk     (0x1UL << TSC_IOHCR_G5_IO1_Pos)               /*!< 0x00010000 */
24368 #define TSC_IOHCR_G5_IO1         TSC_IOHCR_G5_IO1_Msk                          /*!<GROUP5_IO1 schmitt trigger hysteresis mode */
24369 #define TSC_IOHCR_G5_IO2_Pos     (17U)
24370 #define TSC_IOHCR_G5_IO2_Msk     (0x1UL << TSC_IOHCR_G5_IO2_Pos)               /*!< 0x00020000 */
24371 #define TSC_IOHCR_G5_IO2         TSC_IOHCR_G5_IO2_Msk                          /*!<GROUP5_IO2 schmitt trigger hysteresis mode */
24372 #define TSC_IOHCR_G5_IO3_Pos     (18U)
24373 #define TSC_IOHCR_G5_IO3_Msk     (0x1UL << TSC_IOHCR_G5_IO3_Pos)               /*!< 0x00040000 */
24374 #define TSC_IOHCR_G5_IO3         TSC_IOHCR_G5_IO3_Msk                          /*!<GROUP5_IO3 schmitt trigger hysteresis mode */
24375 #define TSC_IOHCR_G5_IO4_Pos     (19U)
24376 #define TSC_IOHCR_G5_IO4_Msk     (0x1UL << TSC_IOHCR_G5_IO4_Pos)               /*!< 0x00080000 */
24377 #define TSC_IOHCR_G5_IO4         TSC_IOHCR_G5_IO4_Msk                          /*!<GROUP5_IO4 schmitt trigger hysteresis mode */
24378 #define TSC_IOHCR_G6_IO1_Pos     (20U)
24379 #define TSC_IOHCR_G6_IO1_Msk     (0x1UL << TSC_IOHCR_G6_IO1_Pos)               /*!< 0x00100000 */
24380 #define TSC_IOHCR_G6_IO1         TSC_IOHCR_G6_IO1_Msk                          /*!<GROUP6_IO1 schmitt trigger hysteresis mode */
24381 #define TSC_IOHCR_G6_IO2_Pos     (21U)
24382 #define TSC_IOHCR_G6_IO2_Msk     (0x1UL << TSC_IOHCR_G6_IO2_Pos)               /*!< 0x00200000 */
24383 #define TSC_IOHCR_G6_IO2         TSC_IOHCR_G6_IO2_Msk                          /*!<GROUP6_IO2 schmitt trigger hysteresis mode */
24384 #define TSC_IOHCR_G6_IO3_Pos     (22U)
24385 #define TSC_IOHCR_G6_IO3_Msk     (0x1UL << TSC_IOHCR_G6_IO3_Pos)               /*!< 0x00400000 */
24386 #define TSC_IOHCR_G6_IO3         TSC_IOHCR_G6_IO3_Msk                          /*!<GROUP6_IO3 schmitt trigger hysteresis mode */
24387 #define TSC_IOHCR_G6_IO4_Pos     (23U)
24388 #define TSC_IOHCR_G6_IO4_Msk     (0x1UL << TSC_IOHCR_G6_IO4_Pos)               /*!< 0x00800000 */
24389 #define TSC_IOHCR_G6_IO4         TSC_IOHCR_G6_IO4_Msk                          /*!<GROUP6_IO4 schmitt trigger hysteresis mode */
24390 #define TSC_IOHCR_G7_IO1_Pos     (24U)
24391 #define TSC_IOHCR_G7_IO1_Msk     (0x1UL << TSC_IOHCR_G7_IO1_Pos)               /*!< 0x01000000 */
24392 #define TSC_IOHCR_G7_IO1         TSC_IOHCR_G7_IO1_Msk                          /*!<GROUP7_IO1 schmitt trigger hysteresis mode */
24393 #define TSC_IOHCR_G7_IO2_Pos     (25U)
24394 #define TSC_IOHCR_G7_IO2_Msk     (0x1UL << TSC_IOHCR_G7_IO2_Pos)               /*!< 0x02000000 */
24395 #define TSC_IOHCR_G7_IO2         TSC_IOHCR_G7_IO2_Msk                          /*!<GROUP7_IO2 schmitt trigger hysteresis mode */
24396 #define TSC_IOHCR_G7_IO3_Pos     (26U)
24397 #define TSC_IOHCR_G7_IO3_Msk     (0x1UL << TSC_IOHCR_G7_IO3_Pos)               /*!< 0x04000000 */
24398 #define TSC_IOHCR_G7_IO3         TSC_IOHCR_G7_IO3_Msk                          /*!<GROUP7_IO3 schmitt trigger hysteresis mode */
24399 #define TSC_IOHCR_G7_IO4_Pos     (27U)
24400 #define TSC_IOHCR_G7_IO4_Msk     (0x1UL << TSC_IOHCR_G7_IO4_Pos)               /*!< 0x08000000 */
24401 #define TSC_IOHCR_G7_IO4         TSC_IOHCR_G7_IO4_Msk                          /*!<GROUP7_IO4 schmitt trigger hysteresis mode */
24402 #define TSC_IOHCR_G8_IO1_Pos     (28U)
24403 #define TSC_IOHCR_G8_IO1_Msk     (0x1UL << TSC_IOHCR_G8_IO1_Pos)               /*!< 0x10000000 */
24404 #define TSC_IOHCR_G8_IO1         TSC_IOHCR_G8_IO1_Msk                          /*!<GROUP8_IO1 schmitt trigger hysteresis mode */
24405 #define TSC_IOHCR_G8_IO2_Pos     (29U)
24406 #define TSC_IOHCR_G8_IO2_Msk     (0x1UL << TSC_IOHCR_G8_IO2_Pos)               /*!< 0x20000000 */
24407 #define TSC_IOHCR_G8_IO2         TSC_IOHCR_G8_IO2_Msk                          /*!<GROUP8_IO2 schmitt trigger hysteresis mode */
24408 #define TSC_IOHCR_G8_IO3_Pos     (30U)
24409 #define TSC_IOHCR_G8_IO3_Msk     (0x1UL << TSC_IOHCR_G8_IO3_Pos)               /*!< 0x40000000 */
24410 #define TSC_IOHCR_G8_IO3         TSC_IOHCR_G8_IO3_Msk                          /*!<GROUP8_IO3 schmitt trigger hysteresis mode */
24411 #define TSC_IOHCR_G8_IO4_Pos     (31U)
24412 #define TSC_IOHCR_G8_IO4_Msk     (0x1UL << TSC_IOHCR_G8_IO4_Pos)               /*!< 0x80000000 */
24413 #define TSC_IOHCR_G8_IO4         TSC_IOHCR_G8_IO4_Msk                          /*!<GROUP8_IO4 schmitt trigger hysteresis mode */
24414 
24415 /*******************  Bit definition for TSC_IOASCR register  *****************/
24416 #define TSC_IOASCR_G1_IO1_Pos    (0U)
24417 #define TSC_IOASCR_G1_IO1_Msk    (0x1UL << TSC_IOASCR_G1_IO1_Pos)              /*!< 0x00000001 */
24418 #define TSC_IOASCR_G1_IO1        TSC_IOASCR_G1_IO1_Msk                         /*!<GROUP1_IO1 analog switch enable */
24419 #define TSC_IOASCR_G1_IO2_Pos    (1U)
24420 #define TSC_IOASCR_G1_IO2_Msk    (0x1UL << TSC_IOASCR_G1_IO2_Pos)              /*!< 0x00000002 */
24421 #define TSC_IOASCR_G1_IO2        TSC_IOASCR_G1_IO2_Msk                         /*!<GROUP1_IO2 analog switch enable */
24422 #define TSC_IOASCR_G1_IO3_Pos    (2U)
24423 #define TSC_IOASCR_G1_IO3_Msk    (0x1UL << TSC_IOASCR_G1_IO3_Pos)              /*!< 0x00000004 */
24424 #define TSC_IOASCR_G1_IO3        TSC_IOASCR_G1_IO3_Msk                         /*!<GROUP1_IO3 analog switch enable */
24425 #define TSC_IOASCR_G1_IO4_Pos    (3U)
24426 #define TSC_IOASCR_G1_IO4_Msk    (0x1UL << TSC_IOASCR_G1_IO4_Pos)              /*!< 0x00000008 */
24427 #define TSC_IOASCR_G1_IO4        TSC_IOASCR_G1_IO4_Msk                         /*!<GROUP1_IO4 analog switch enable */
24428 #define TSC_IOASCR_G2_IO1_Pos    (4U)
24429 #define TSC_IOASCR_G2_IO1_Msk    (0x1UL << TSC_IOASCR_G2_IO1_Pos)              /*!< 0x00000010 */
24430 #define TSC_IOASCR_G2_IO1        TSC_IOASCR_G2_IO1_Msk                         /*!<GROUP2_IO1 analog switch enable */
24431 #define TSC_IOASCR_G2_IO2_Pos    (5U)
24432 #define TSC_IOASCR_G2_IO2_Msk    (0x1UL << TSC_IOASCR_G2_IO2_Pos)              /*!< 0x00000020 */
24433 #define TSC_IOASCR_G2_IO2        TSC_IOASCR_G2_IO2_Msk                         /*!<GROUP2_IO2 analog switch enable */
24434 #define TSC_IOASCR_G2_IO3_Pos    (6U)
24435 #define TSC_IOASCR_G2_IO3_Msk    (0x1UL << TSC_IOASCR_G2_IO3_Pos)              /*!< 0x00000040 */
24436 #define TSC_IOASCR_G2_IO3        TSC_IOASCR_G2_IO3_Msk                         /*!<GROUP2_IO3 analog switch enable */
24437 #define TSC_IOASCR_G2_IO4_Pos    (7U)
24438 #define TSC_IOASCR_G2_IO4_Msk    (0x1UL << TSC_IOASCR_G2_IO4_Pos)              /*!< 0x00000080 */
24439 #define TSC_IOASCR_G2_IO4        TSC_IOASCR_G2_IO4_Msk                         /*!<GROUP2_IO4 analog switch enable */
24440 #define TSC_IOASCR_G3_IO1_Pos    (8U)
24441 #define TSC_IOASCR_G3_IO1_Msk    (0x1UL << TSC_IOASCR_G3_IO1_Pos)              /*!< 0x00000100 */
24442 #define TSC_IOASCR_G3_IO1        TSC_IOASCR_G3_IO1_Msk                         /*!<GROUP3_IO1 analog switch enable */
24443 #define TSC_IOASCR_G3_IO2_Pos    (9U)
24444 #define TSC_IOASCR_G3_IO2_Msk    (0x1UL << TSC_IOASCR_G3_IO2_Pos)              /*!< 0x00000200 */
24445 #define TSC_IOASCR_G3_IO2        TSC_IOASCR_G3_IO2_Msk                         /*!<GROUP3_IO2 analog switch enable */
24446 #define TSC_IOASCR_G3_IO3_Pos    (10U)
24447 #define TSC_IOASCR_G3_IO3_Msk    (0x1UL << TSC_IOASCR_G3_IO3_Pos)              /*!< 0x00000400 */
24448 #define TSC_IOASCR_G3_IO3        TSC_IOASCR_G3_IO3_Msk                         /*!<GROUP3_IO3 analog switch enable */
24449 #define TSC_IOASCR_G3_IO4_Pos    (11U)
24450 #define TSC_IOASCR_G3_IO4_Msk    (0x1UL << TSC_IOASCR_G3_IO4_Pos)              /*!< 0x00000800 */
24451 #define TSC_IOASCR_G3_IO4        TSC_IOASCR_G3_IO4_Msk                         /*!<GROUP3_IO4 analog switch enable */
24452 #define TSC_IOASCR_G4_IO1_Pos    (12U)
24453 #define TSC_IOASCR_G4_IO1_Msk    (0x1UL << TSC_IOASCR_G4_IO1_Pos)              /*!< 0x00001000 */
24454 #define TSC_IOASCR_G4_IO1        TSC_IOASCR_G4_IO1_Msk                         /*!<GROUP4_IO1 analog switch enable */
24455 #define TSC_IOASCR_G4_IO2_Pos    (13U)
24456 #define TSC_IOASCR_G4_IO2_Msk    (0x1UL << TSC_IOASCR_G4_IO2_Pos)              /*!< 0x00002000 */
24457 #define TSC_IOASCR_G4_IO2        TSC_IOASCR_G4_IO2_Msk                         /*!<GROUP4_IO2 analog switch enable */
24458 #define TSC_IOASCR_G4_IO3_Pos    (14U)
24459 #define TSC_IOASCR_G4_IO3_Msk    (0x1UL << TSC_IOASCR_G4_IO3_Pos)              /*!< 0x00004000 */
24460 #define TSC_IOASCR_G4_IO3        TSC_IOASCR_G4_IO3_Msk                         /*!<GROUP4_IO3 analog switch enable */
24461 #define TSC_IOASCR_G4_IO4_Pos    (15U)
24462 #define TSC_IOASCR_G4_IO4_Msk    (0x1UL << TSC_IOASCR_G4_IO4_Pos)              /*!< 0x00008000 */
24463 #define TSC_IOASCR_G4_IO4        TSC_IOASCR_G4_IO4_Msk                         /*!<GROUP4_IO4 analog switch enable */
24464 #define TSC_IOASCR_G5_IO1_Pos    (16U)
24465 #define TSC_IOASCR_G5_IO1_Msk    (0x1UL << TSC_IOASCR_G5_IO1_Pos)              /*!< 0x00010000 */
24466 #define TSC_IOASCR_G5_IO1        TSC_IOASCR_G5_IO1_Msk                         /*!<GROUP5_IO1 analog switch enable */
24467 #define TSC_IOASCR_G5_IO2_Pos    (17U)
24468 #define TSC_IOASCR_G5_IO2_Msk    (0x1UL << TSC_IOASCR_G5_IO2_Pos)              /*!< 0x00020000 */
24469 #define TSC_IOASCR_G5_IO2        TSC_IOASCR_G5_IO2_Msk                         /*!<GROUP5_IO2 analog switch enable */
24470 #define TSC_IOASCR_G5_IO3_Pos    (18U)
24471 #define TSC_IOASCR_G5_IO3_Msk    (0x1UL << TSC_IOASCR_G5_IO3_Pos)              /*!< 0x00040000 */
24472 #define TSC_IOASCR_G5_IO3        TSC_IOASCR_G5_IO3_Msk                         /*!<GROUP5_IO3 analog switch enable */
24473 #define TSC_IOASCR_G5_IO4_Pos    (19U)
24474 #define TSC_IOASCR_G5_IO4_Msk    (0x1UL << TSC_IOASCR_G5_IO4_Pos)              /*!< 0x00080000 */
24475 #define TSC_IOASCR_G5_IO4        TSC_IOASCR_G5_IO4_Msk                         /*!<GROUP5_IO4 analog switch enable */
24476 #define TSC_IOASCR_G6_IO1_Pos    (20U)
24477 #define TSC_IOASCR_G6_IO1_Msk    (0x1UL << TSC_IOASCR_G6_IO1_Pos)              /*!< 0x00100000 */
24478 #define TSC_IOASCR_G6_IO1        TSC_IOASCR_G6_IO1_Msk                         /*!<GROUP6_IO1 analog switch enable */
24479 #define TSC_IOASCR_G6_IO2_Pos    (21U)
24480 #define TSC_IOASCR_G6_IO2_Msk    (0x1UL << TSC_IOASCR_G6_IO2_Pos)              /*!< 0x00200000 */
24481 #define TSC_IOASCR_G6_IO2        TSC_IOASCR_G6_IO2_Msk                         /*!<GROUP6_IO2 analog switch enable */
24482 #define TSC_IOASCR_G6_IO3_Pos    (22U)
24483 #define TSC_IOASCR_G6_IO3_Msk    (0x1UL << TSC_IOASCR_G6_IO3_Pos)              /*!< 0x00400000 */
24484 #define TSC_IOASCR_G6_IO3        TSC_IOASCR_G6_IO3_Msk                         /*!<GROUP6_IO3 analog switch enable */
24485 #define TSC_IOASCR_G6_IO4_Pos    (23U)
24486 #define TSC_IOASCR_G6_IO4_Msk    (0x1UL << TSC_IOASCR_G6_IO4_Pos)              /*!< 0x00800000 */
24487 #define TSC_IOASCR_G6_IO4        TSC_IOASCR_G6_IO4_Msk                         /*!<GROUP6_IO4 analog switch enable */
24488 #define TSC_IOASCR_G7_IO1_Pos    (24U)
24489 #define TSC_IOASCR_G7_IO1_Msk    (0x1UL << TSC_IOASCR_G7_IO1_Pos)              /*!< 0x01000000 */
24490 #define TSC_IOASCR_G7_IO1        TSC_IOASCR_G7_IO1_Msk                         /*!<GROUP7_IO1 analog switch enable */
24491 #define TSC_IOASCR_G7_IO2_Pos    (25U)
24492 #define TSC_IOASCR_G7_IO2_Msk    (0x1UL << TSC_IOASCR_G7_IO2_Pos)              /*!< 0x02000000 */
24493 #define TSC_IOASCR_G7_IO2        TSC_IOASCR_G7_IO2_Msk                         /*!<GROUP7_IO2 analog switch enable */
24494 #define TSC_IOASCR_G7_IO3_Pos    (26U)
24495 #define TSC_IOASCR_G7_IO3_Msk    (0x1UL << TSC_IOASCR_G7_IO3_Pos)              /*!< 0x04000000 */
24496 #define TSC_IOASCR_G7_IO3        TSC_IOASCR_G7_IO3_Msk                         /*!<GROUP7_IO3 analog switch enable */
24497 #define TSC_IOASCR_G7_IO4_Pos    (27U)
24498 #define TSC_IOASCR_G7_IO4_Msk    (0x1UL << TSC_IOASCR_G7_IO4_Pos)              /*!< 0x08000000 */
24499 #define TSC_IOASCR_G7_IO4        TSC_IOASCR_G7_IO4_Msk                         /*!<GROUP7_IO4 analog switch enable */
24500 #define TSC_IOASCR_G8_IO1_Pos    (28U)
24501 #define TSC_IOASCR_G8_IO1_Msk    (0x1UL << TSC_IOASCR_G8_IO1_Pos)              /*!< 0x10000000 */
24502 #define TSC_IOASCR_G8_IO1        TSC_IOASCR_G8_IO1_Msk                         /*!<GROUP8_IO1 analog switch enable */
24503 #define TSC_IOASCR_G8_IO2_Pos    (29U)
24504 #define TSC_IOASCR_G8_IO2_Msk    (0x1UL << TSC_IOASCR_G8_IO2_Pos)              /*!< 0x20000000 */
24505 #define TSC_IOASCR_G8_IO2        TSC_IOASCR_G8_IO2_Msk                         /*!<GROUP8_IO2 analog switch enable */
24506 #define TSC_IOASCR_G8_IO3_Pos    (30U)
24507 #define TSC_IOASCR_G8_IO3_Msk    (0x1UL << TSC_IOASCR_G8_IO3_Pos)              /*!< 0x40000000 */
24508 #define TSC_IOASCR_G8_IO3        TSC_IOASCR_G8_IO3_Msk                         /*!<GROUP8_IO3 analog switch enable */
24509 #define TSC_IOASCR_G8_IO4_Pos    (31U)
24510 #define TSC_IOASCR_G8_IO4_Msk    (0x1UL << TSC_IOASCR_G8_IO4_Pos)              /*!< 0x80000000 */
24511 #define TSC_IOASCR_G8_IO4        TSC_IOASCR_G8_IO4_Msk                         /*!<GROUP8_IO4 analog switch enable */
24512 
24513 /*******************  Bit definition for TSC_IOSCR register  ******************/
24514 #define TSC_IOSCR_G1_IO1_Pos     (0U)
24515 #define TSC_IOSCR_G1_IO1_Msk     (0x1UL << TSC_IOSCR_G1_IO1_Pos)               /*!< 0x00000001 */
24516 #define TSC_IOSCR_G1_IO1         TSC_IOSCR_G1_IO1_Msk                          /*!<GROUP1_IO1 sampling mode */
24517 #define TSC_IOSCR_G1_IO2_Pos     (1U)
24518 #define TSC_IOSCR_G1_IO2_Msk     (0x1UL << TSC_IOSCR_G1_IO2_Pos)               /*!< 0x00000002 */
24519 #define TSC_IOSCR_G1_IO2         TSC_IOSCR_G1_IO2_Msk                          /*!<GROUP1_IO2 sampling mode */
24520 #define TSC_IOSCR_G1_IO3_Pos     (2U)
24521 #define TSC_IOSCR_G1_IO3_Msk     (0x1UL << TSC_IOSCR_G1_IO3_Pos)               /*!< 0x00000004 */
24522 #define TSC_IOSCR_G1_IO3         TSC_IOSCR_G1_IO3_Msk                          /*!<GROUP1_IO3 sampling mode */
24523 #define TSC_IOSCR_G1_IO4_Pos     (3U)
24524 #define TSC_IOSCR_G1_IO4_Msk     (0x1UL << TSC_IOSCR_G1_IO4_Pos)               /*!< 0x00000008 */
24525 #define TSC_IOSCR_G1_IO4         TSC_IOSCR_G1_IO4_Msk                          /*!<GROUP1_IO4 sampling mode */
24526 #define TSC_IOSCR_G2_IO1_Pos     (4U)
24527 #define TSC_IOSCR_G2_IO1_Msk     (0x1UL << TSC_IOSCR_G2_IO1_Pos)               /*!< 0x00000010 */
24528 #define TSC_IOSCR_G2_IO1         TSC_IOSCR_G2_IO1_Msk                          /*!<GROUP2_IO1 sampling mode */
24529 #define TSC_IOSCR_G2_IO2_Pos     (5U)
24530 #define TSC_IOSCR_G2_IO2_Msk     (0x1UL << TSC_IOSCR_G2_IO2_Pos)               /*!< 0x00000020 */
24531 #define TSC_IOSCR_G2_IO2         TSC_IOSCR_G2_IO2_Msk                          /*!<GROUP2_IO2 sampling mode */
24532 #define TSC_IOSCR_G2_IO3_Pos     (6U)
24533 #define TSC_IOSCR_G2_IO3_Msk     (0x1UL << TSC_IOSCR_G2_IO3_Pos)               /*!< 0x00000040 */
24534 #define TSC_IOSCR_G2_IO3         TSC_IOSCR_G2_IO3_Msk                          /*!<GROUP2_IO3 sampling mode */
24535 #define TSC_IOSCR_G2_IO4_Pos     (7U)
24536 #define TSC_IOSCR_G2_IO4_Msk     (0x1UL << TSC_IOSCR_G2_IO4_Pos)               /*!< 0x00000080 */
24537 #define TSC_IOSCR_G2_IO4         TSC_IOSCR_G2_IO4_Msk                          /*!<GROUP2_IO4 sampling mode */
24538 #define TSC_IOSCR_G3_IO1_Pos     (8U)
24539 #define TSC_IOSCR_G3_IO1_Msk     (0x1UL << TSC_IOSCR_G3_IO1_Pos)               /*!< 0x00000100 */
24540 #define TSC_IOSCR_G3_IO1         TSC_IOSCR_G3_IO1_Msk                          /*!<GROUP3_IO1 sampling mode */
24541 #define TSC_IOSCR_G3_IO2_Pos     (9U)
24542 #define TSC_IOSCR_G3_IO2_Msk     (0x1UL << TSC_IOSCR_G3_IO2_Pos)               /*!< 0x00000200 */
24543 #define TSC_IOSCR_G3_IO2         TSC_IOSCR_G3_IO2_Msk                          /*!<GROUP3_IO2 sampling mode */
24544 #define TSC_IOSCR_G3_IO3_Pos     (10U)
24545 #define TSC_IOSCR_G3_IO3_Msk     (0x1UL << TSC_IOSCR_G3_IO3_Pos)               /*!< 0x00000400 */
24546 #define TSC_IOSCR_G3_IO3         TSC_IOSCR_G3_IO3_Msk                          /*!<GROUP3_IO3 sampling mode */
24547 #define TSC_IOSCR_G3_IO4_Pos     (11U)
24548 #define TSC_IOSCR_G3_IO4_Msk     (0x1UL << TSC_IOSCR_G3_IO4_Pos)               /*!< 0x00000800 */
24549 #define TSC_IOSCR_G3_IO4         TSC_IOSCR_G3_IO4_Msk                          /*!<GROUP3_IO4 sampling mode */
24550 #define TSC_IOSCR_G4_IO1_Pos     (12U)
24551 #define TSC_IOSCR_G4_IO1_Msk     (0x1UL << TSC_IOSCR_G4_IO1_Pos)               /*!< 0x00001000 */
24552 #define TSC_IOSCR_G4_IO1         TSC_IOSCR_G4_IO1_Msk                          /*!<GROUP4_IO1 sampling mode */
24553 #define TSC_IOSCR_G4_IO2_Pos     (13U)
24554 #define TSC_IOSCR_G4_IO2_Msk     (0x1UL << TSC_IOSCR_G4_IO2_Pos)               /*!< 0x00002000 */
24555 #define TSC_IOSCR_G4_IO2         TSC_IOSCR_G4_IO2_Msk                          /*!<GROUP4_IO2 sampling mode */
24556 #define TSC_IOSCR_G4_IO3_Pos     (14U)
24557 #define TSC_IOSCR_G4_IO3_Msk     (0x1UL << TSC_IOSCR_G4_IO3_Pos)               /*!< 0x00004000 */
24558 #define TSC_IOSCR_G4_IO3         TSC_IOSCR_G4_IO3_Msk                          /*!<GROUP4_IO3 sampling mode */
24559 #define TSC_IOSCR_G4_IO4_Pos     (15U)
24560 #define TSC_IOSCR_G4_IO4_Msk     (0x1UL << TSC_IOSCR_G4_IO4_Pos)               /*!< 0x00008000 */
24561 #define TSC_IOSCR_G4_IO4         TSC_IOSCR_G4_IO4_Msk                          /*!<GROUP4_IO4 sampling mode */
24562 #define TSC_IOSCR_G5_IO1_Pos     (16U)
24563 #define TSC_IOSCR_G5_IO1_Msk     (0x1UL << TSC_IOSCR_G5_IO1_Pos)               /*!< 0x00010000 */
24564 #define TSC_IOSCR_G5_IO1         TSC_IOSCR_G5_IO1_Msk                          /*!<GROUP5_IO1 sampling mode */
24565 #define TSC_IOSCR_G5_IO2_Pos     (17U)
24566 #define TSC_IOSCR_G5_IO2_Msk     (0x1UL << TSC_IOSCR_G5_IO2_Pos)               /*!< 0x00020000 */
24567 #define TSC_IOSCR_G5_IO2         TSC_IOSCR_G5_IO2_Msk                          /*!<GROUP5_IO2 sampling mode */
24568 #define TSC_IOSCR_G5_IO3_Pos     (18U)
24569 #define TSC_IOSCR_G5_IO3_Msk     (0x1UL << TSC_IOSCR_G5_IO3_Pos)               /*!< 0x00040000 */
24570 #define TSC_IOSCR_G5_IO3         TSC_IOSCR_G5_IO3_Msk                          /*!<GROUP5_IO3 sampling mode */
24571 #define TSC_IOSCR_G5_IO4_Pos     (19U)
24572 #define TSC_IOSCR_G5_IO4_Msk     (0x1UL << TSC_IOSCR_G5_IO4_Pos)               /*!< 0x00080000 */
24573 #define TSC_IOSCR_G5_IO4         TSC_IOSCR_G5_IO4_Msk                          /*!<GROUP5_IO4 sampling mode */
24574 #define TSC_IOSCR_G6_IO1_Pos     (20U)
24575 #define TSC_IOSCR_G6_IO1_Msk     (0x1UL << TSC_IOSCR_G6_IO1_Pos)               /*!< 0x00100000 */
24576 #define TSC_IOSCR_G6_IO1         TSC_IOSCR_G6_IO1_Msk                          /*!<GROUP6_IO1 sampling mode */
24577 #define TSC_IOSCR_G6_IO2_Pos     (21U)
24578 #define TSC_IOSCR_G6_IO2_Msk     (0x1UL << TSC_IOSCR_G6_IO2_Pos)               /*!< 0x00200000 */
24579 #define TSC_IOSCR_G6_IO2         TSC_IOSCR_G6_IO2_Msk                          /*!<GROUP6_IO2 sampling mode */
24580 #define TSC_IOSCR_G6_IO3_Pos     (22U)
24581 #define TSC_IOSCR_G6_IO3_Msk     (0x1UL << TSC_IOSCR_G6_IO3_Pos)               /*!< 0x00400000 */
24582 #define TSC_IOSCR_G6_IO3         TSC_IOSCR_G6_IO3_Msk                          /*!<GROUP6_IO3 sampling mode */
24583 #define TSC_IOSCR_G6_IO4_Pos     (23U)
24584 #define TSC_IOSCR_G6_IO4_Msk     (0x1UL << TSC_IOSCR_G6_IO4_Pos)               /*!< 0x00800000 */
24585 #define TSC_IOSCR_G6_IO4         TSC_IOSCR_G6_IO4_Msk                          /*!<GROUP6_IO4 sampling mode */
24586 #define TSC_IOSCR_G7_IO1_Pos     (24U)
24587 #define TSC_IOSCR_G7_IO1_Msk     (0x1UL << TSC_IOSCR_G7_IO1_Pos)               /*!< 0x01000000 */
24588 #define TSC_IOSCR_G7_IO1         TSC_IOSCR_G7_IO1_Msk                          /*!<GROUP7_IO1 sampling mode */
24589 #define TSC_IOSCR_G7_IO2_Pos     (25U)
24590 #define TSC_IOSCR_G7_IO2_Msk     (0x1UL << TSC_IOSCR_G7_IO2_Pos)               /*!< 0x02000000 */
24591 #define TSC_IOSCR_G7_IO2         TSC_IOSCR_G7_IO2_Msk                          /*!<GROUP7_IO2 sampling mode */
24592 #define TSC_IOSCR_G7_IO3_Pos     (26U)
24593 #define TSC_IOSCR_G7_IO3_Msk     (0x1UL << TSC_IOSCR_G7_IO3_Pos)               /*!< 0x04000000 */
24594 #define TSC_IOSCR_G7_IO3         TSC_IOSCR_G7_IO3_Msk                          /*!<GROUP7_IO3 sampling mode */
24595 #define TSC_IOSCR_G7_IO4_Pos     (27U)
24596 #define TSC_IOSCR_G7_IO4_Msk     (0x1UL << TSC_IOSCR_G7_IO4_Pos)               /*!< 0x08000000 */
24597 #define TSC_IOSCR_G7_IO4         TSC_IOSCR_G7_IO4_Msk                          /*!<GROUP7_IO4 sampling mode */
24598 #define TSC_IOSCR_G8_IO1_Pos     (28U)
24599 #define TSC_IOSCR_G8_IO1_Msk     (0x1UL << TSC_IOSCR_G8_IO1_Pos)               /*!< 0x10000000 */
24600 #define TSC_IOSCR_G8_IO1         TSC_IOSCR_G8_IO1_Msk                          /*!<GROUP8_IO1 sampling mode */
24601 #define TSC_IOSCR_G8_IO2_Pos     (29U)
24602 #define TSC_IOSCR_G8_IO2_Msk     (0x1UL << TSC_IOSCR_G8_IO2_Pos)               /*!< 0x20000000 */
24603 #define TSC_IOSCR_G8_IO2         TSC_IOSCR_G8_IO2_Msk                          /*!<GROUP8_IO2 sampling mode */
24604 #define TSC_IOSCR_G8_IO3_Pos     (30U)
24605 #define TSC_IOSCR_G8_IO3_Msk     (0x1UL << TSC_IOSCR_G8_IO3_Pos)               /*!< 0x40000000 */
24606 #define TSC_IOSCR_G8_IO3         TSC_IOSCR_G8_IO3_Msk                          /*!<GROUP8_IO3 sampling mode */
24607 #define TSC_IOSCR_G8_IO4_Pos     (31U)
24608 #define TSC_IOSCR_G8_IO4_Msk     (0x1UL << TSC_IOSCR_G8_IO4_Pos)               /*!< 0x80000000 */
24609 #define TSC_IOSCR_G8_IO4         TSC_IOSCR_G8_IO4_Msk                          /*!<GROUP8_IO4 sampling mode */
24610 
24611 /*******************  Bit definition for TSC_IOCCR register  ******************/
24612 #define TSC_IOCCR_G1_IO1_Pos     (0U)
24613 #define TSC_IOCCR_G1_IO1_Msk     (0x1UL << TSC_IOCCR_G1_IO1_Pos)               /*!< 0x00000001 */
24614 #define TSC_IOCCR_G1_IO1         TSC_IOCCR_G1_IO1_Msk                          /*!<GROUP1_IO1 channel mode */
24615 #define TSC_IOCCR_G1_IO2_Pos     (1U)
24616 #define TSC_IOCCR_G1_IO2_Msk     (0x1UL << TSC_IOCCR_G1_IO2_Pos)               /*!< 0x00000002 */
24617 #define TSC_IOCCR_G1_IO2         TSC_IOCCR_G1_IO2_Msk                          /*!<GROUP1_IO2 channel mode */
24618 #define TSC_IOCCR_G1_IO3_Pos     (2U)
24619 #define TSC_IOCCR_G1_IO3_Msk     (0x1UL << TSC_IOCCR_G1_IO3_Pos)               /*!< 0x00000004 */
24620 #define TSC_IOCCR_G1_IO3         TSC_IOCCR_G1_IO3_Msk                          /*!<GROUP1_IO3 channel mode */
24621 #define TSC_IOCCR_G1_IO4_Pos     (3U)
24622 #define TSC_IOCCR_G1_IO4_Msk     (0x1UL << TSC_IOCCR_G1_IO4_Pos)               /*!< 0x00000008 */
24623 #define TSC_IOCCR_G1_IO4         TSC_IOCCR_G1_IO4_Msk                          /*!<GROUP1_IO4 channel mode */
24624 #define TSC_IOCCR_G2_IO1_Pos     (4U)
24625 #define TSC_IOCCR_G2_IO1_Msk     (0x1UL << TSC_IOCCR_G2_IO1_Pos)               /*!< 0x00000010 */
24626 #define TSC_IOCCR_G2_IO1         TSC_IOCCR_G2_IO1_Msk                          /*!<GROUP2_IO1 channel mode */
24627 #define TSC_IOCCR_G2_IO2_Pos     (5U)
24628 #define TSC_IOCCR_G2_IO2_Msk     (0x1UL << TSC_IOCCR_G2_IO2_Pos)               /*!< 0x00000020 */
24629 #define TSC_IOCCR_G2_IO2         TSC_IOCCR_G2_IO2_Msk                          /*!<GROUP2_IO2 channel mode */
24630 #define TSC_IOCCR_G2_IO3_Pos     (6U)
24631 #define TSC_IOCCR_G2_IO3_Msk     (0x1UL << TSC_IOCCR_G2_IO3_Pos)               /*!< 0x00000040 */
24632 #define TSC_IOCCR_G2_IO3         TSC_IOCCR_G2_IO3_Msk                          /*!<GROUP2_IO3 channel mode */
24633 #define TSC_IOCCR_G2_IO4_Pos     (7U)
24634 #define TSC_IOCCR_G2_IO4_Msk     (0x1UL << TSC_IOCCR_G2_IO4_Pos)               /*!< 0x00000080 */
24635 #define TSC_IOCCR_G2_IO4         TSC_IOCCR_G2_IO4_Msk                          /*!<GROUP2_IO4 channel mode */
24636 #define TSC_IOCCR_G3_IO1_Pos     (8U)
24637 #define TSC_IOCCR_G3_IO1_Msk     (0x1UL << TSC_IOCCR_G3_IO1_Pos)               /*!< 0x00000100 */
24638 #define TSC_IOCCR_G3_IO1         TSC_IOCCR_G3_IO1_Msk                          /*!<GROUP3_IO1 channel mode */
24639 #define TSC_IOCCR_G3_IO2_Pos     (9U)
24640 #define TSC_IOCCR_G3_IO2_Msk     (0x1UL << TSC_IOCCR_G3_IO2_Pos)               /*!< 0x00000200 */
24641 #define TSC_IOCCR_G3_IO2         TSC_IOCCR_G3_IO2_Msk                          /*!<GROUP3_IO2 channel mode */
24642 #define TSC_IOCCR_G3_IO3_Pos     (10U)
24643 #define TSC_IOCCR_G3_IO3_Msk     (0x1UL << TSC_IOCCR_G3_IO3_Pos)               /*!< 0x00000400 */
24644 #define TSC_IOCCR_G3_IO3         TSC_IOCCR_G3_IO3_Msk                          /*!<GROUP3_IO3 channel mode */
24645 #define TSC_IOCCR_G3_IO4_Pos     (11U)
24646 #define TSC_IOCCR_G3_IO4_Msk     (0x1UL << TSC_IOCCR_G3_IO4_Pos)               /*!< 0x00000800 */
24647 #define TSC_IOCCR_G3_IO4         TSC_IOCCR_G3_IO4_Msk                          /*!<GROUP3_IO4 channel mode */
24648 #define TSC_IOCCR_G4_IO1_Pos     (12U)
24649 #define TSC_IOCCR_G4_IO1_Msk     (0x1UL << TSC_IOCCR_G4_IO1_Pos)               /*!< 0x00001000 */
24650 #define TSC_IOCCR_G4_IO1         TSC_IOCCR_G4_IO1_Msk                          /*!<GROUP4_IO1 channel mode */
24651 #define TSC_IOCCR_G4_IO2_Pos     (13U)
24652 #define TSC_IOCCR_G4_IO2_Msk     (0x1UL << TSC_IOCCR_G4_IO2_Pos)               /*!< 0x00002000 */
24653 #define TSC_IOCCR_G4_IO2         TSC_IOCCR_G4_IO2_Msk                          /*!<GROUP4_IO2 channel mode */
24654 #define TSC_IOCCR_G4_IO3_Pos     (14U)
24655 #define TSC_IOCCR_G4_IO3_Msk     (0x1UL << TSC_IOCCR_G4_IO3_Pos)               /*!< 0x00004000 */
24656 #define TSC_IOCCR_G4_IO3         TSC_IOCCR_G4_IO3_Msk                          /*!<GROUP4_IO3 channel mode */
24657 #define TSC_IOCCR_G4_IO4_Pos     (15U)
24658 #define TSC_IOCCR_G4_IO4_Msk     (0x1UL << TSC_IOCCR_G4_IO4_Pos)               /*!< 0x00008000 */
24659 #define TSC_IOCCR_G4_IO4         TSC_IOCCR_G4_IO4_Msk                          /*!<GROUP4_IO4 channel mode */
24660 #define TSC_IOCCR_G5_IO1_Pos     (16U)
24661 #define TSC_IOCCR_G5_IO1_Msk     (0x1UL << TSC_IOCCR_G5_IO1_Pos)               /*!< 0x00010000 */
24662 #define TSC_IOCCR_G5_IO1         TSC_IOCCR_G5_IO1_Msk                          /*!<GROUP5_IO1 channel mode */
24663 #define TSC_IOCCR_G5_IO2_Pos     (17U)
24664 #define TSC_IOCCR_G5_IO2_Msk     (0x1UL << TSC_IOCCR_G5_IO2_Pos)               /*!< 0x00020000 */
24665 #define TSC_IOCCR_G5_IO2         TSC_IOCCR_G5_IO2_Msk                          /*!<GROUP5_IO2 channel mode */
24666 #define TSC_IOCCR_G5_IO3_Pos     (18U)
24667 #define TSC_IOCCR_G5_IO3_Msk     (0x1UL << TSC_IOCCR_G5_IO3_Pos)               /*!< 0x00040000 */
24668 #define TSC_IOCCR_G5_IO3         TSC_IOCCR_G5_IO3_Msk                          /*!<GROUP5_IO3 channel mode */
24669 #define TSC_IOCCR_G5_IO4_Pos     (19U)
24670 #define TSC_IOCCR_G5_IO4_Msk     (0x1UL << TSC_IOCCR_G5_IO4_Pos)               /*!< 0x00080000 */
24671 #define TSC_IOCCR_G5_IO4         TSC_IOCCR_G5_IO4_Msk                          /*!<GROUP5_IO4 channel mode */
24672 #define TSC_IOCCR_G6_IO1_Pos     (20U)
24673 #define TSC_IOCCR_G6_IO1_Msk     (0x1UL << TSC_IOCCR_G6_IO1_Pos)               /*!< 0x00100000 */
24674 #define TSC_IOCCR_G6_IO1         TSC_IOCCR_G6_IO1_Msk                          /*!<GROUP6_IO1 channel mode */
24675 #define TSC_IOCCR_G6_IO2_Pos     (21U)
24676 #define TSC_IOCCR_G6_IO2_Msk     (0x1UL << TSC_IOCCR_G6_IO2_Pos)               /*!< 0x00200000 */
24677 #define TSC_IOCCR_G6_IO2         TSC_IOCCR_G6_IO2_Msk                          /*!<GROUP6_IO2 channel mode */
24678 #define TSC_IOCCR_G6_IO3_Pos     (22U)
24679 #define TSC_IOCCR_G6_IO3_Msk     (0x1UL << TSC_IOCCR_G6_IO3_Pos)               /*!< 0x00400000 */
24680 #define TSC_IOCCR_G6_IO3         TSC_IOCCR_G6_IO3_Msk                          /*!<GROUP6_IO3 channel mode */
24681 #define TSC_IOCCR_G6_IO4_Pos     (23U)
24682 #define TSC_IOCCR_G6_IO4_Msk     (0x1UL << TSC_IOCCR_G6_IO4_Pos)               /*!< 0x00800000 */
24683 #define TSC_IOCCR_G6_IO4         TSC_IOCCR_G6_IO4_Msk                          /*!<GROUP6_IO4 channel mode */
24684 #define TSC_IOCCR_G7_IO1_Pos     (24U)
24685 #define TSC_IOCCR_G7_IO1_Msk     (0x1UL << TSC_IOCCR_G7_IO1_Pos)               /*!< 0x01000000 */
24686 #define TSC_IOCCR_G7_IO1         TSC_IOCCR_G7_IO1_Msk                          /*!<GROUP7_IO1 channel mode */
24687 #define TSC_IOCCR_G7_IO2_Pos     (25U)
24688 #define TSC_IOCCR_G7_IO2_Msk     (0x1UL << TSC_IOCCR_G7_IO2_Pos)               /*!< 0x02000000 */
24689 #define TSC_IOCCR_G7_IO2         TSC_IOCCR_G7_IO2_Msk                          /*!<GROUP7_IO2 channel mode */
24690 #define TSC_IOCCR_G7_IO3_Pos     (26U)
24691 #define TSC_IOCCR_G7_IO3_Msk     (0x1UL << TSC_IOCCR_G7_IO3_Pos)               /*!< 0x04000000 */
24692 #define TSC_IOCCR_G7_IO3         TSC_IOCCR_G7_IO3_Msk                          /*!<GROUP7_IO3 channel mode */
24693 #define TSC_IOCCR_G7_IO4_Pos     (27U)
24694 #define TSC_IOCCR_G7_IO4_Msk     (0x1UL << TSC_IOCCR_G7_IO4_Pos)               /*!< 0x08000000 */
24695 #define TSC_IOCCR_G7_IO4         TSC_IOCCR_G7_IO4_Msk                          /*!<GROUP7_IO4 channel mode */
24696 #define TSC_IOCCR_G8_IO1_Pos     (28U)
24697 #define TSC_IOCCR_G8_IO1_Msk     (0x1UL << TSC_IOCCR_G8_IO1_Pos)               /*!< 0x10000000 */
24698 #define TSC_IOCCR_G8_IO1         TSC_IOCCR_G8_IO1_Msk                          /*!<GROUP8_IO1 channel mode */
24699 #define TSC_IOCCR_G8_IO2_Pos     (29U)
24700 #define TSC_IOCCR_G8_IO2_Msk     (0x1UL << TSC_IOCCR_G8_IO2_Pos)               /*!< 0x20000000 */
24701 #define TSC_IOCCR_G8_IO2         TSC_IOCCR_G8_IO2_Msk                          /*!<GROUP8_IO2 channel mode */
24702 #define TSC_IOCCR_G8_IO3_Pos     (30U)
24703 #define TSC_IOCCR_G8_IO3_Msk     (0x1UL << TSC_IOCCR_G8_IO3_Pos)               /*!< 0x40000000 */
24704 #define TSC_IOCCR_G8_IO3         TSC_IOCCR_G8_IO3_Msk                          /*!<GROUP8_IO3 channel mode */
24705 #define TSC_IOCCR_G8_IO4_Pos     (31U)
24706 #define TSC_IOCCR_G8_IO4_Msk     (0x1UL << TSC_IOCCR_G8_IO4_Pos)               /*!< 0x80000000 */
24707 #define TSC_IOCCR_G8_IO4         TSC_IOCCR_G8_IO4_Msk                          /*!<GROUP8_IO4 channel mode */
24708 
24709 /*******************  Bit definition for TSC_IOGCSR register  *****************/
24710 #define TSC_IOGCSR_G1E_Pos       (0U)
24711 #define TSC_IOGCSR_G1E_Msk       (0x1UL << TSC_IOGCSR_G1E_Pos)                 /*!< 0x00000001 */
24712 #define TSC_IOGCSR_G1E           TSC_IOGCSR_G1E_Msk                            /*!<Analog IO GROUP1 enable */
24713 #define TSC_IOGCSR_G2E_Pos       (1U)
24714 #define TSC_IOGCSR_G2E_Msk       (0x1UL << TSC_IOGCSR_G2E_Pos)                 /*!< 0x00000002 */
24715 #define TSC_IOGCSR_G2E           TSC_IOGCSR_G2E_Msk                            /*!<Analog IO GROUP2 enable */
24716 #define TSC_IOGCSR_G3E_Pos       (2U)
24717 #define TSC_IOGCSR_G3E_Msk       (0x1UL << TSC_IOGCSR_G3E_Pos)                 /*!< 0x00000004 */
24718 #define TSC_IOGCSR_G3E           TSC_IOGCSR_G3E_Msk                            /*!<Analog IO GROUP3 enable */
24719 #define TSC_IOGCSR_G4E_Pos       (3U)
24720 #define TSC_IOGCSR_G4E_Msk       (0x1UL << TSC_IOGCSR_G4E_Pos)                 /*!< 0x00000008 */
24721 #define TSC_IOGCSR_G4E           TSC_IOGCSR_G4E_Msk                            /*!<Analog IO GROUP4 enable */
24722 #define TSC_IOGCSR_G5E_Pos       (4U)
24723 #define TSC_IOGCSR_G5E_Msk       (0x1UL << TSC_IOGCSR_G5E_Pos)                 /*!< 0x00000010 */
24724 #define TSC_IOGCSR_G5E           TSC_IOGCSR_G5E_Msk                            /*!<Analog IO GROUP5 enable */
24725 #define TSC_IOGCSR_G6E_Pos       (5U)
24726 #define TSC_IOGCSR_G6E_Msk       (0x1UL << TSC_IOGCSR_G6E_Pos)                 /*!< 0x00000020 */
24727 #define TSC_IOGCSR_G6E           TSC_IOGCSR_G6E_Msk                            /*!<Analog IO GROUP6 enable */
24728 #define TSC_IOGCSR_G7E_Pos       (6U)
24729 #define TSC_IOGCSR_G7E_Msk       (0x1UL << TSC_IOGCSR_G7E_Pos)                 /*!< 0x00000040 */
24730 #define TSC_IOGCSR_G7E           TSC_IOGCSR_G7E_Msk                            /*!<Analog IO GROUP7 enable */
24731 #define TSC_IOGCSR_G8E_Pos       (7U)
24732 #define TSC_IOGCSR_G8E_Msk       (0x1UL << TSC_IOGCSR_G8E_Pos)                 /*!< 0x00000080 */
24733 #define TSC_IOGCSR_G8E           TSC_IOGCSR_G8E_Msk                            /*!<Analog IO GROUP8 enable */
24734 #define TSC_IOGCSR_G1S_Pos       (16U)
24735 #define TSC_IOGCSR_G1S_Msk       (0x1UL << TSC_IOGCSR_G1S_Pos)                 /*!< 0x00010000 */
24736 #define TSC_IOGCSR_G1S           TSC_IOGCSR_G1S_Msk                            /*!<Analog IO GROUP1 status */
24737 #define TSC_IOGCSR_G2S_Pos       (17U)
24738 #define TSC_IOGCSR_G2S_Msk       (0x1UL << TSC_IOGCSR_G2S_Pos)                 /*!< 0x00020000 */
24739 #define TSC_IOGCSR_G2S           TSC_IOGCSR_G2S_Msk                            /*!<Analog IO GROUP2 status */
24740 #define TSC_IOGCSR_G3S_Pos       (18U)
24741 #define TSC_IOGCSR_G3S_Msk       (0x1UL << TSC_IOGCSR_G3S_Pos)                 /*!< 0x00040000 */
24742 #define TSC_IOGCSR_G3S           TSC_IOGCSR_G3S_Msk                            /*!<Analog IO GROUP3 status */
24743 #define TSC_IOGCSR_G4S_Pos       (19U)
24744 #define TSC_IOGCSR_G4S_Msk       (0x1UL << TSC_IOGCSR_G4S_Pos)                 /*!< 0x00080000 */
24745 #define TSC_IOGCSR_G4S           TSC_IOGCSR_G4S_Msk                            /*!<Analog IO GROUP4 status */
24746 #define TSC_IOGCSR_G5S_Pos       (20U)
24747 #define TSC_IOGCSR_G5S_Msk       (0x1UL << TSC_IOGCSR_G5S_Pos)                 /*!< 0x00100000 */
24748 #define TSC_IOGCSR_G5S           TSC_IOGCSR_G5S_Msk                            /*!<Analog IO GROUP5 status */
24749 #define TSC_IOGCSR_G6S_Pos       (21U)
24750 #define TSC_IOGCSR_G6S_Msk       (0x1UL << TSC_IOGCSR_G6S_Pos)                 /*!< 0x00200000 */
24751 #define TSC_IOGCSR_G6S           TSC_IOGCSR_G6S_Msk                            /*!<Analog IO GROUP6 status */
24752 #define TSC_IOGCSR_G7S_Pos       (22U)
24753 #define TSC_IOGCSR_G7S_Msk       (0x1UL << TSC_IOGCSR_G7S_Pos)                 /*!< 0x00400000 */
24754 #define TSC_IOGCSR_G7S           TSC_IOGCSR_G7S_Msk                            /*!<Analog IO GROUP7 status */
24755 #define TSC_IOGCSR_G8S_Pos       (23U)
24756 #define TSC_IOGCSR_G8S_Msk       (0x1UL << TSC_IOGCSR_G8S_Pos)                 /*!< 0x00800000 */
24757 #define TSC_IOGCSR_G8S           TSC_IOGCSR_G8S_Msk                            /*!<Analog IO GROUP8 status */
24758 
24759 /*******************  Bit definition for TSC_IOGXCR register  *****************/
24760 #define TSC_IOGXCR_CNT_Pos       (0U)
24761 #define TSC_IOGXCR_CNT_Msk       (0x3FFFUL << TSC_IOGXCR_CNT_Pos)              /*!< 0x00003FFF */
24762 #define TSC_IOGXCR_CNT           TSC_IOGXCR_CNT_Msk                            /*!<CNT[13:0] bits (Counter value) */
24763 
24764 /******************************************************************************/
24765 /*                                                                            */
24766 /*                          Serial Audio Interface                            */
24767 /*                                                                            */
24768 /******************************************************************************/
24769 /********************  Bit definition for SAI_GCR register  *******************/
24770 #define SAI_GCR_SYNCIN_Pos                  (0U)
24771 #define SAI_GCR_SYNCIN_Msk                  (0x3UL << SAI_GCR_SYNCIN_Pos)           /*!< 0x00000003 */
24772 #define SAI_GCR_SYNCIN                      SAI_GCR_SYNCIN_Msk                      /*!<SYNCIN[1:0] bits (Synchronization Inputs)   */
24773 #define SAI_GCR_SYNCIN_0                    (0x1UL << SAI_GCR_SYNCIN_Pos)           /*!< 0x00000001 */
24774 #define SAI_GCR_SYNCIN_1                    (0x2UL << SAI_GCR_SYNCIN_Pos)           /*!< 0x00000002 */
24775 #define SAI_GCR_SYNCOUT_Pos                 (4U)
24776 #define SAI_GCR_SYNCOUT_Msk                 (0x3UL << SAI_GCR_SYNCOUT_Pos)          /*!< 0x00000030 */
24777 #define SAI_GCR_SYNCOUT                     SAI_GCR_SYNCOUT_Msk                     /*!<SYNCOUT[1:0] bits (Synchronization Outputs) */
24778 #define SAI_GCR_SYNCOUT_0                   (0x1UL << SAI_GCR_SYNCOUT_Pos)          /*!< 0x00000010 */
24779 #define SAI_GCR_SYNCOUT_1                   (0x2UL << SAI_GCR_SYNCOUT_Pos)          /*!< 0x00000020 */
24780 
24781 /*******************  Bit definition for SAI_xCR1 register  *******************/
24782 #define SAI_xCR1_MODE_Pos                   (0U)
24783 #define SAI_xCR1_MODE_Msk                   (0x3UL << SAI_xCR1_MODE_Pos)            /*!< 0x00000003 */
24784 #define SAI_xCR1_MODE                       SAI_xCR1_MODE_Msk                       /*!<MODE[1:0] bits (Audio Block Mode)           */
24785 #define SAI_xCR1_MODE_0                     (0x1UL << SAI_xCR1_MODE_Pos)            /*!< 0x00000001 */
24786 #define SAI_xCR1_MODE_1                     (0x2UL << SAI_xCR1_MODE_Pos)            /*!< 0x00000002 */
24787 #define SAI_xCR1_PRTCFG_Pos                 (2U)
24788 #define SAI_xCR1_PRTCFG_Msk                 (0x3UL << SAI_xCR1_PRTCFG_Pos)          /*!< 0x0000000C */
24789 #define SAI_xCR1_PRTCFG                     SAI_xCR1_PRTCFG_Msk                     /*!<PRTCFG[1:0] bits (Protocol Configuration)   */
24790 #define SAI_xCR1_PRTCFG_0                   (0x1UL << SAI_xCR1_PRTCFG_Pos)          /*!< 0x00000004 */
24791 #define SAI_xCR1_PRTCFG_1                   (0x2UL << SAI_xCR1_PRTCFG_Pos)          /*!< 0x00000008 */
24792 #define SAI_xCR1_DS_Pos                     (5U)
24793 #define SAI_xCR1_DS_Msk                     (0x7UL << SAI_xCR1_DS_Pos)              /*!< 0x000000E0 */
24794 #define SAI_xCR1_DS                         SAI_xCR1_DS_Msk                         /*!<DS[1:0] bits (Data Size) */
24795 #define SAI_xCR1_DS_0                       (0x1UL << SAI_xCR1_DS_Pos)              /*!< 0x00000020 */
24796 #define SAI_xCR1_DS_1                       (0x2UL << SAI_xCR1_DS_Pos)              /*!< 0x00000040 */
24797 #define SAI_xCR1_DS_2                       (0x4UL << SAI_xCR1_DS_Pos)              /*!< 0x00000080 */
24798 #define SAI_xCR1_LSBFIRST_Pos               (8U)
24799 #define SAI_xCR1_LSBFIRST_Msk               (0x1UL << SAI_xCR1_LSBFIRST_Pos)        /*!< 0x00000100 */
24800 #define SAI_xCR1_LSBFIRST                   SAI_xCR1_LSBFIRST_Msk                   /*!<LSB First Configuration  */
24801 #define SAI_xCR1_CKSTR_Pos                  (9U)
24802 #define SAI_xCR1_CKSTR_Msk                  (0x1UL << SAI_xCR1_CKSTR_Pos)           /*!< 0x00000200 */
24803 #define SAI_xCR1_CKSTR                      SAI_xCR1_CKSTR_Msk                      /*!<ClocK STRobing edge      */
24804 #define SAI_xCR1_SYNCEN_Pos                 (10U)
24805 #define SAI_xCR1_SYNCEN_Msk                 (0x3UL << SAI_xCR1_SYNCEN_Pos)          /*!< 0x00000C00 */
24806 #define SAI_xCR1_SYNCEN                     SAI_xCR1_SYNCEN_Msk                     /*!<SYNCEN[1:0](SYNChronization ENable) */
24807 #define SAI_xCR1_SYNCEN_0                   (0x1UL << SAI_xCR1_SYNCEN_Pos)          /*!< 0x00000400 */
24808 #define SAI_xCR1_SYNCEN_1                   (0x2UL << SAI_xCR1_SYNCEN_Pos)          /*!< 0x00000800 */
24809 #define SAI_xCR1_MONO_Pos                   (12U)
24810 #define SAI_xCR1_MONO_Msk                   (0x1UL << SAI_xCR1_MONO_Pos)            /*!< 0x00001000 */
24811 #define SAI_xCR1_MONO                       SAI_xCR1_MONO_Msk                       /*!<Mono mode                  */
24812 #define SAI_xCR1_OUTDRIV_Pos                (13U)
24813 #define SAI_xCR1_OUTDRIV_Msk                (0x1UL << SAI_xCR1_OUTDRIV_Pos)         /*!< 0x00002000 */
24814 #define SAI_xCR1_OUTDRIV                    SAI_xCR1_OUTDRIV_Msk                    /*!<Output Drive               */
24815 #define SAI_xCR1_SAIEN_Pos                  (16U)
24816 #define SAI_xCR1_SAIEN_Msk                  (0x1UL << SAI_xCR1_SAIEN_Pos)           /*!< 0x00010000 */
24817 #define SAI_xCR1_SAIEN                      SAI_xCR1_SAIEN_Msk                      /*!<Audio Block enable         */
24818 #define SAI_xCR1_DMAEN_Pos                  (17U)
24819 #define SAI_xCR1_DMAEN_Msk                  (0x1UL << SAI_xCR1_DMAEN_Pos)           /*!< 0x00020000 */
24820 #define SAI_xCR1_DMAEN                      SAI_xCR1_DMAEN_Msk                      /*!<DMA enable                 */
24821 #define SAI_xCR1_NODIV_Pos                  (19U)
24822 #define SAI_xCR1_NODIV_Msk                  (0x1UL << SAI_xCR1_NODIV_Pos)           /*!< 0x00080000 */
24823 #define SAI_xCR1_NODIV                      SAI_xCR1_NODIV_Msk                      /*!<No Divider Configuration   */
24824 #define SAI_xCR1_MCKDIV_Pos                 (20U)
24825 #define SAI_xCR1_MCKDIV_Msk                 (0x3FUL << SAI_xCR1_MCKDIV_Pos)         /*!< 0x03F00000 */
24826 #define SAI_xCR1_MCKDIV                     SAI_xCR1_MCKDIV_Msk                     /*!<MCKDIV[5:0] (Master ClocK Divider)  */
24827 #define SAI_xCR1_MCKDIV_0                   (0x00100000UL)                          /*!<Bit 0  */
24828 #define SAI_xCR1_MCKDIV_1                   (0x00200000UL)                          /*!<Bit 1  */
24829 #define SAI_xCR1_MCKDIV_2                   (0x00400000UL)                          /*!<Bit 2  */
24830 #define SAI_xCR1_MCKDIV_3                   (0x00800000UL)                          /*!<Bit 3  */
24831 #define SAI_xCR1_MCKDIV_4                   (0x01000000UL)                          /*!<Bit 4  */
24832 #define SAI_xCR1_MCKDIV_5                   (0x02000000UL)                          /*!<Bit 5  */
24833 #define SAI_xCR1_OSR_Pos                    (26U)
24834 #define SAI_xCR1_OSR_Msk                    (0x1UL << SAI_xCR1_OSR_Pos)             /*!< 0x04000000 */
24835 #define SAI_xCR1_OSR                        SAI_xCR1_OSR_Msk                        /*!<Oversampling ratio for master clock */
24836 #define SAI_xCR1_MCKEN_Pos                  (27U)
24837 #define SAI_xCR1_MCKEN_Msk                  (0x1UL << SAI_xCR1_MCKEN_Pos)           /*!< 0x08000000 */
24838 #define SAI_xCR1_MCKEN                      SAI_xCR1_MCKEN_Msk                      /*!<Master clock generation enable */
24839 
24840 /*******************  Bit definition for SAI_xCR2 register  *******************/
24841 #define SAI_xCR2_FTH_Pos                    (0U)
24842 #define SAI_xCR2_FTH_Msk                    (0x7UL << SAI_xCR2_FTH_Pos)             /*!< 0x00000007 */
24843 #define SAI_xCR2_FTH                        SAI_xCR2_FTH_Msk                        /*!<FTH[2:0](Fifo THreshold)  */
24844 #define SAI_xCR2_FTH_0                      (0x1UL << SAI_xCR2_FTH_Pos)             /*!< 0x00000001 */
24845 #define SAI_xCR2_FTH_1                      (0x2UL << SAI_xCR2_FTH_Pos)             /*!< 0x00000002 */
24846 #define SAI_xCR2_FTH_2                      (0x4UL << SAI_xCR2_FTH_Pos)             /*!< 0x00000004 */
24847 #define SAI_xCR2_FFLUSH_Pos                 (3U)
24848 #define SAI_xCR2_FFLUSH_Msk                 (0x1UL << SAI_xCR2_FFLUSH_Pos)          /*!< 0x00000008 */
24849 #define SAI_xCR2_FFLUSH                     SAI_xCR2_FFLUSH_Msk                     /*!<Fifo FLUSH                       */
24850 #define SAI_xCR2_TRIS_Pos                   (4U)
24851 #define SAI_xCR2_TRIS_Msk                   (0x1UL << SAI_xCR2_TRIS_Pos)            /*!< 0x00000010 */
24852 #define SAI_xCR2_TRIS                       SAI_xCR2_TRIS_Msk                       /*!<TRIState Management on data line */
24853 #define SAI_xCR2_MUTE_Pos                   (5U)
24854 #define SAI_xCR2_MUTE_Msk                   (0x1UL << SAI_xCR2_MUTE_Pos)            /*!< 0x00000020 */
24855 #define SAI_xCR2_MUTE                       SAI_xCR2_MUTE_Msk                       /*!<Mute mode                        */
24856 #define SAI_xCR2_MUTEVAL_Pos                (6U)
24857 #define SAI_xCR2_MUTEVAL_Msk                (0x1UL << SAI_xCR2_MUTEVAL_Pos)         /*!< 0x00000040 */
24858 #define SAI_xCR2_MUTEVAL                    SAI_xCR2_MUTEVAL_Msk                    /*!<Muate value                      */
24859 #define SAI_xCR2_MUTECNT_Pos                (7U)
24860 #define SAI_xCR2_MUTECNT_Msk                (0x3FUL << SAI_xCR2_MUTECNT_Pos)        /*!< 0x00001F80 */
24861 #define SAI_xCR2_MUTECNT                    SAI_xCR2_MUTECNT_Msk                    /*!<MUTECNT[5:0] (MUTE counter) */
24862 #define SAI_xCR2_MUTECNT_0                  (0x01UL << SAI_xCR2_MUTECNT_Pos)        /*!< 0x00000080 */
24863 #define SAI_xCR2_MUTECNT_1                  (0x02UL << SAI_xCR2_MUTECNT_Pos)        /*!< 0x00000100 */
24864 #define SAI_xCR2_MUTECNT_2                  (0x04UL << SAI_xCR2_MUTECNT_Pos)        /*!< 0x00000200 */
24865 #define SAI_xCR2_MUTECNT_3                  (0x08UL << SAI_xCR2_MUTECNT_Pos)        /*!< 0x00000400 */
24866 #define SAI_xCR2_MUTECNT_4                  (0x10UL << SAI_xCR2_MUTECNT_Pos)        /*!< 0x00000800 */
24867 #define SAI_xCR2_MUTECNT_5                  (0x20UL << SAI_xCR2_MUTECNT_Pos)        /*!< 0x00001000 */
24868 #define SAI_xCR2_CPL_Pos                    (13U)
24869 #define SAI_xCR2_CPL_Msk                    (0x1UL << SAI_xCR2_CPL_Pos)             /*!< 0x00002000 */
24870 #define SAI_xCR2_CPL                        SAI_xCR2_CPL_Msk                        /*!<CPL mode                    */
24871 #define SAI_xCR2_COMP_Pos                   (14U)
24872 #define SAI_xCR2_COMP_Msk                   (0x3UL << SAI_xCR2_COMP_Pos)            /*!< 0x0000C000 */
24873 #define SAI_xCR2_COMP                       SAI_xCR2_COMP_Msk                       /*!<COMP[1:0] (Companding mode) */
24874 #define SAI_xCR2_COMP_0                     (0x1UL << SAI_xCR2_COMP_Pos)            /*!< 0x00004000 */
24875 #define SAI_xCR2_COMP_1                     (0x2UL << SAI_xCR2_COMP_Pos)            /*!< 0x00008000 */
24876 
24877 /******************  Bit definition for SAI_xFRCR register  *******************/
24878 #define SAI_xFRCR_FRL_Pos                   (0U)
24879 #define SAI_xFRCR_FRL_Msk                   (0xFFUL << SAI_xFRCR_FRL_Pos)           /*!< 0x000000FF */
24880 #define SAI_xFRCR_FRL                       SAI_xFRCR_FRL_Msk                       /*!<FRL[7:0](Frame length)  */
24881 #define SAI_xFRCR_FRL_0                     (0x01UL << SAI_xFRCR_FRL_Pos)           /*!< 0x00000001 */
24882 #define SAI_xFRCR_FRL_1                     (0x02UL << SAI_xFRCR_FRL_Pos)           /*!< 0x00000002 */
24883 #define SAI_xFRCR_FRL_2                     (0x04UL << SAI_xFRCR_FRL_Pos)           /*!< 0x00000004 */
24884 #define SAI_xFRCR_FRL_3                     (0x08UL << SAI_xFRCR_FRL_Pos)           /*!< 0x00000008 */
24885 #define SAI_xFRCR_FRL_4                     (0x10UL << SAI_xFRCR_FRL_Pos)           /*!< 0x00000010 */
24886 #define SAI_xFRCR_FRL_5                     (0x20UL << SAI_xFRCR_FRL_Pos)           /*!< 0x00000020 */
24887 #define SAI_xFRCR_FRL_6                     (0x40UL << SAI_xFRCR_FRL_Pos)           /*!< 0x00000040 */
24888 #define SAI_xFRCR_FRL_7                     (0x80UL << SAI_xFRCR_FRL_Pos)           /*!< 0x00000080 */
24889 #define SAI_xFRCR_FSALL_Pos                 (8U)
24890 #define SAI_xFRCR_FSALL_Msk                 (0x7FUL << SAI_xFRCR_FSALL_Pos)         /*!< 0x00007F00 */
24891 #define SAI_xFRCR_FSALL                     SAI_xFRCR_FSALL_Msk                     /*!<FRL[6:0] (Frame synchronization active level length)  */
24892 #define SAI_xFRCR_FSALL_0                   (0x01UL << SAI_xFRCR_FSALL_Pos)         /*!< 0x00000100 */
24893 #define SAI_xFRCR_FSALL_1                   (0x02UL << SAI_xFRCR_FSALL_Pos)         /*!< 0x00000200 */
24894 #define SAI_xFRCR_FSALL_2                   (0x04UL << SAI_xFRCR_FSALL_Pos)         /*!< 0x00000400 */
24895 #define SAI_xFRCR_FSALL_3                   (0x08UL << SAI_xFRCR_FSALL_Pos)         /*!< 0x00000800 */
24896 #define SAI_xFRCR_FSALL_4                   (0x10UL << SAI_xFRCR_FSALL_Pos)         /*!< 0x00001000 */
24897 #define SAI_xFRCR_FSALL_5                   (0x20UL << SAI_xFRCR_FSALL_Pos)         /*!< 0x00002000 */
24898 #define SAI_xFRCR_FSALL_6                   (0x40UL << SAI_xFRCR_FSALL_Pos)         /*!< 0x00004000 */
24899 #define SAI_xFRCR_FSDEF_Pos                 (16U)
24900 #define SAI_xFRCR_FSDEF_Msk                 (0x1UL << SAI_xFRCR_FSDEF_Pos)          /*!< 0x00010000 */
24901 #define SAI_xFRCR_FSDEF                     SAI_xFRCR_FSDEF_Msk                     /*!< Frame Synchronization Definition */
24902 #define SAI_xFRCR_FSPOL_Pos                 (17U)
24903 #define SAI_xFRCR_FSPOL_Msk                 (0x1UL << SAI_xFRCR_FSPOL_Pos)          /*!< 0x00020000 */
24904 #define SAI_xFRCR_FSPOL                     SAI_xFRCR_FSPOL_Msk                     /*!<Frame Synchronization POLarity    */
24905 #define SAI_xFRCR_FSOFF_Pos                 (18U)
24906 #define SAI_xFRCR_FSOFF_Msk                 (0x1UL << SAI_xFRCR_FSOFF_Pos)          /*!< 0x00040000 */
24907 #define SAI_xFRCR_FSOFF                     SAI_xFRCR_FSOFF_Msk                     /*!<Frame Synchronization OFFset      */
24908 
24909 /******************  Bit definition for SAI_xSLOTR register  *******************/
24910 #define SAI_xSLOTR_FBOFF_Pos                (0U)
24911 #define SAI_xSLOTR_FBOFF_Msk                (0x1FUL << SAI_xSLOTR_FBOFF_Pos)        /*!< 0x0000001F */
24912 #define SAI_xSLOTR_FBOFF                    SAI_xSLOTR_FBOFF_Msk                    /*!<FRL[4:0](First Bit Offset)  */
24913 #define SAI_xSLOTR_FBOFF_0                  (0x01UL << SAI_xSLOTR_FBOFF_Pos)        /*!< 0x00000001 */
24914 #define SAI_xSLOTR_FBOFF_1                  (0x02UL << SAI_xSLOTR_FBOFF_Pos)        /*!< 0x00000002 */
24915 #define SAI_xSLOTR_FBOFF_2                  (0x04UL << SAI_xSLOTR_FBOFF_Pos)        /*!< 0x00000004 */
24916 #define SAI_xSLOTR_FBOFF_3                  (0x08UL << SAI_xSLOTR_FBOFF_Pos)        /*!< 0x00000008 */
24917 #define SAI_xSLOTR_FBOFF_4                  (0x10UL << SAI_xSLOTR_FBOFF_Pos)        /*!< 0x00000010 */
24918 #define SAI_xSLOTR_SLOTSZ_Pos               (6U)
24919 #define SAI_xSLOTR_SLOTSZ_Msk               (0x3UL << SAI_xSLOTR_SLOTSZ_Pos)        /*!< 0x000000C0 */
24920 #define SAI_xSLOTR_SLOTSZ                   SAI_xSLOTR_SLOTSZ_Msk                   /*!<SLOTSZ[1:0] (Slot size)  */
24921 #define SAI_xSLOTR_SLOTSZ_0                 (0x1UL << SAI_xSLOTR_SLOTSZ_Pos)        /*!< 0x00000040 */
24922 #define SAI_xSLOTR_SLOTSZ_1                 (0x2UL << SAI_xSLOTR_SLOTSZ_Pos)        /*!< 0x00000080 */
24923 #define SAI_xSLOTR_NBSLOT_Pos               (8U)
24924 #define SAI_xSLOTR_NBSLOT_Msk               (0xFUL << SAI_xSLOTR_NBSLOT_Pos)        /*!< 0x00000F00 */
24925 #define SAI_xSLOTR_NBSLOT                   SAI_xSLOTR_NBSLOT_Msk                   /*!<NBSLOT[3:0] (Number of Slot in audio Frame)  */
24926 #define SAI_xSLOTR_NBSLOT_0                 (0x1UL << SAI_xSLOTR_NBSLOT_Pos)        /*!< 0x00000100 */
24927 #define SAI_xSLOTR_NBSLOT_1                 (0x2UL << SAI_xSLOTR_NBSLOT_Pos)        /*!< 0x00000200 */
24928 #define SAI_xSLOTR_NBSLOT_2                 (0x4UL << SAI_xSLOTR_NBSLOT_Pos)        /*!< 0x00000400 */
24929 #define SAI_xSLOTR_NBSLOT_3                 (0x8UL << SAI_xSLOTR_NBSLOT_Pos)        /*!< 0x00000800 */
24930 #define SAI_xSLOTR_SLOTEN_Pos               (16U)
24931 #define SAI_xSLOTR_SLOTEN_Msk               (0xFFFFUL << SAI_xSLOTR_SLOTEN_Pos)     /*!< 0xFFFF0000 */
24932 #define SAI_xSLOTR_SLOTEN                   SAI_xSLOTR_SLOTEN_Msk                   /*!<SLOTEN[15:0] (Slot Enable)  */
24933 
24934 /*******************  Bit definition for SAI_xIMR register  *******************/
24935 #define SAI_xIMR_OVRUDRIE_Pos               (0U)
24936 #define SAI_xIMR_OVRUDRIE_Msk               (0x1UL << SAI_xIMR_OVRUDRIE_Pos)        /*!< 0x00000001 */
24937 #define SAI_xIMR_OVRUDRIE                   SAI_xIMR_OVRUDRIE_Msk                   /*!<Overrun underrun interrupt enable                              */
24938 #define SAI_xIMR_MUTEDETIE_Pos              (1U)
24939 #define SAI_xIMR_MUTEDETIE_Msk              (0x1UL << SAI_xIMR_MUTEDETIE_Pos)       /*!< 0x00000002 */
24940 #define SAI_xIMR_MUTEDETIE                  SAI_xIMR_MUTEDETIE_Msk                  /*!<Mute detection interrupt enable                                */
24941 #define SAI_xIMR_WCKCFGIE_Pos               (2U)
24942 #define SAI_xIMR_WCKCFGIE_Msk               (0x1UL << SAI_xIMR_WCKCFGIE_Pos)        /*!< 0x00000004 */
24943 #define SAI_xIMR_WCKCFGIE                   SAI_xIMR_WCKCFGIE_Msk                   /*!<Wrong Clock Configuration interrupt enable                     */
24944 #define SAI_xIMR_FREQIE_Pos                 (3U)
24945 #define SAI_xIMR_FREQIE_Msk                 (0x1UL << SAI_xIMR_FREQIE_Pos)          /*!< 0x00000008 */
24946 #define SAI_xIMR_FREQIE                     SAI_xIMR_FREQIE_Msk                     /*!<FIFO request interrupt enable                                  */
24947 #define SAI_xIMR_CNRDYIE_Pos                (4U)
24948 #define SAI_xIMR_CNRDYIE_Msk                (0x1UL << SAI_xIMR_CNRDYIE_Pos)         /*!< 0x00000010 */
24949 #define SAI_xIMR_CNRDYIE                    SAI_xIMR_CNRDYIE_Msk                    /*!<Codec not ready interrupt enable                               */
24950 #define SAI_xIMR_AFSDETIE_Pos               (5U)
24951 #define SAI_xIMR_AFSDETIE_Msk               (0x1UL << SAI_xIMR_AFSDETIE_Pos)        /*!< 0x00000020 */
24952 #define SAI_xIMR_AFSDETIE                   SAI_xIMR_AFSDETIE_Msk                   /*!<Anticipated frame synchronization detection interrupt enable   */
24953 #define SAI_xIMR_LFSDETIE_Pos               (6U)
24954 #define SAI_xIMR_LFSDETIE_Msk               (0x1UL << SAI_xIMR_LFSDETIE_Pos)        /*!< 0x00000040 */
24955 #define SAI_xIMR_LFSDETIE                   SAI_xIMR_LFSDETIE_Msk                   /*!<Late frame synchronization detection interrupt enable          */
24956 
24957 /********************  Bit definition for SAI_xSR register  *******************/
24958 #define SAI_xSR_OVRUDR_Pos                  (0U)
24959 #define SAI_xSR_OVRUDR_Msk                  (0x1UL << SAI_xSR_OVRUDR_Pos)           /*!< 0x00000001 */
24960 #define SAI_xSR_OVRUDR                      SAI_xSR_OVRUDR_Msk                      /*!<Overrun underrun                               */
24961 #define SAI_xSR_MUTEDET_Pos                 (1U)
24962 #define SAI_xSR_MUTEDET_Msk                 (0x1UL << SAI_xSR_MUTEDET_Pos)          /*!< 0x00000002 */
24963 #define SAI_xSR_MUTEDET                     SAI_xSR_MUTEDET_Msk                     /*!<Mute detection                                 */
24964 #define SAI_xSR_WCKCFG_Pos                  (2U)
24965 #define SAI_xSR_WCKCFG_Msk                  (0x1UL << SAI_xSR_WCKCFG_Pos)           /*!< 0x00000004 */
24966 #define SAI_xSR_WCKCFG                      SAI_xSR_WCKCFG_Msk                      /*!<Wrong Clock Configuration                      */
24967 #define SAI_xSR_FREQ_Pos                    (3U)
24968 #define SAI_xSR_FREQ_Msk                    (0x1UL << SAI_xSR_FREQ_Pos)             /*!< 0x00000008 */
24969 #define SAI_xSR_FREQ                        SAI_xSR_FREQ_Msk                        /*!<FIFO request                                   */
24970 #define SAI_xSR_CNRDY_Pos                   (4U)
24971 #define SAI_xSR_CNRDY_Msk                   (0x1UL << SAI_xSR_CNRDY_Pos)            /*!< 0x00000010 */
24972 #define SAI_xSR_CNRDY                       SAI_xSR_CNRDY_Msk                       /*!<Codec not ready                                */
24973 #define SAI_xSR_AFSDET_Pos                  (5U)
24974 #define SAI_xSR_AFSDET_Msk                  (0x1UL << SAI_xSR_AFSDET_Pos)           /*!< 0x00000020 */
24975 #define SAI_xSR_AFSDET                      SAI_xSR_AFSDET_Msk                      /*!<Anticipated frame synchronization detection    */
24976 #define SAI_xSR_LFSDET_Pos                  (6U)
24977 #define SAI_xSR_LFSDET_Msk                  (0x1UL << SAI_xSR_LFSDET_Pos)           /*!< 0x00000040 */
24978 #define SAI_xSR_LFSDET                      SAI_xSR_LFSDET_Msk                      /*!<Late frame synchronization detection           */
24979 #define SAI_xSR_FLVL_Pos                    (16U)
24980 #define SAI_xSR_FLVL_Msk                    (0x7UL << SAI_xSR_FLVL_Pos)             /*!< 0x00070000 */
24981 #define SAI_xSR_FLVL                        SAI_xSR_FLVL_Msk                        /*!<FLVL[2:0] (FIFO Level Threshold)               */
24982 #define SAI_xSR_FLVL_0                      (0x1UL << SAI_xSR_FLVL_Pos)             /*!< 0x00010000 */
24983 #define SAI_xSR_FLVL_1                      (0x2UL << SAI_xSR_FLVL_Pos)             /*!< 0x00020000 */
24984 #define SAI_xSR_FLVL_2                      (0x4UL << SAI_xSR_FLVL_Pos)             /*!< 0x00040000 */
24985 
24986 /******************  Bit definition for SAI_xCLRFR register  ******************/
24987 #define SAI_xCLRFR_COVRUDR_Pos              (0U)
24988 #define SAI_xCLRFR_COVRUDR_Msk              (0x1UL << SAI_xCLRFR_COVRUDR_Pos)       /*!< 0x00000001 */
24989 #define SAI_xCLRFR_COVRUDR                  SAI_xCLRFR_COVRUDR_Msk                  /*!<Clear Overrun underrun                               */
24990 #define SAI_xCLRFR_CMUTEDET_Pos             (1U)
24991 #define SAI_xCLRFR_CMUTEDET_Msk             (0x1UL << SAI_xCLRFR_CMUTEDET_Pos)      /*!< 0x00000002 */
24992 #define SAI_xCLRFR_CMUTEDET                 SAI_xCLRFR_CMUTEDET_Msk                 /*!<Clear Mute detection                                 */
24993 #define SAI_xCLRFR_CWCKCFG_Pos              (2U)
24994 #define SAI_xCLRFR_CWCKCFG_Msk              (0x1UL << SAI_xCLRFR_CWCKCFG_Pos)       /*!< 0x00000004 */
24995 #define SAI_xCLRFR_CWCKCFG                  SAI_xCLRFR_CWCKCFG_Msk                  /*!<Clear Wrong Clock Configuration                      */
24996 #define SAI_xCLRFR_CFREQ_Pos                (3U)
24997 #define SAI_xCLRFR_CFREQ_Msk                (0x1UL << SAI_xCLRFR_CFREQ_Pos)         /*!< 0x00000008 */
24998 #define SAI_xCLRFR_CFREQ                    SAI_xCLRFR_CFREQ_Msk                    /*!<Clear FIFO request                                   */
24999 #define SAI_xCLRFR_CCNRDY_Pos               (4U)
25000 #define SAI_xCLRFR_CCNRDY_Msk               (0x1UL << SAI_xCLRFR_CCNRDY_Pos)        /*!< 0x00000010 */
25001 #define SAI_xCLRFR_CCNRDY                   SAI_xCLRFR_CCNRDY_Msk                   /*!<Clear Codec not ready                                */
25002 #define SAI_xCLRFR_CAFSDET_Pos              (5U)
25003 #define SAI_xCLRFR_CAFSDET_Msk              (0x1UL << SAI_xCLRFR_CAFSDET_Pos)       /*!< 0x00000020 */
25004 #define SAI_xCLRFR_CAFSDET                  SAI_xCLRFR_CAFSDET_Msk                  /*!<Clear Anticipated frame synchronization detection    */
25005 #define SAI_xCLRFR_CLFSDET_Pos              (6U)
25006 #define SAI_xCLRFR_CLFSDET_Msk              (0x1UL << SAI_xCLRFR_CLFSDET_Pos)       /*!< 0x00000040 */
25007 #define SAI_xCLRFR_CLFSDET                  SAI_xCLRFR_CLFSDET_Msk                  /*!<Clear Late frame synchronization detection           */
25008 
25009 /******************  Bit definition for SAI_xDR register  ******************/
25010 #define SAI_xDR_DATA_Pos                    (0U)
25011 #define SAI_xDR_DATA_Msk                    (0xFFFFFFFFUL << SAI_xDR_DATA_Pos)      /*!< 0xFFFFFFFF */
25012 #define SAI_xDR_DATA                        SAI_xDR_DATA_Msk
25013 
25014 /******************  Bit definition for SAI_PDMCR register  *******************/
25015 #define SAI_PDMCR_PDMEN_Pos                 (0U)
25016 #define SAI_PDMCR_PDMEN_Msk                 (0x1UL << SAI_PDMCR_PDMEN_Pos)          /*!< 0x00000001 */
25017 #define SAI_PDMCR_PDMEN                     SAI_PDMCR_PDMEN_Msk                     /*!<PDM enable */
25018 #define SAI_PDMCR_MICNBR_Pos                (4U)
25019 #define SAI_PDMCR_MICNBR_Msk                (0x3UL << SAI_PDMCR_MICNBR_Pos)         /*!< 0x00000030 */
25020 #define SAI_PDMCR_MICNBR                    SAI_PDMCR_MICNBR_Msk                    /*!<MICNBR[1:0] (Number of microphones) */
25021 #define SAI_PDMCR_MICNBR_0                  (0x1UL << SAI_PDMCR_MICNBR_Pos)         /*!< 0x00000010 */
25022 #define SAI_PDMCR_MICNBR_1                  (0x2UL << SAI_PDMCR_MICNBR_Pos)         /*!< 0x00000020 */
25023 #define SAI_PDMCR_CKEN1_Pos                 (8U)
25024 #define SAI_PDMCR_CKEN1_Msk                 (0x1UL << SAI_PDMCR_CKEN1_Pos)          /*!< 0x00000100 */
25025 #define SAI_PDMCR_CKEN1                     SAI_PDMCR_CKEN1_Msk                     /*!<Clock 1 enable */
25026 #define SAI_PDMCR_CKEN2_Pos                 (9U)
25027 #define SAI_PDMCR_CKEN2_Msk                 (0x1UL << SAI_PDMCR_CKEN2_Pos)          /*!< 0x00000200 */
25028 #define SAI_PDMCR_CKEN2                     SAI_PDMCR_CKEN2_Msk                     /*!<Clock 2 enable */
25029 #define SAI_PDMCR_CKEN3_Pos                 (10U)
25030 #define SAI_PDMCR_CKEN3_Msk                 (0x1UL << SAI_PDMCR_CKEN3_Pos)          /*!< 0x00000400 */
25031 #define SAI_PDMCR_CKEN3                     SAI_PDMCR_CKEN3_Msk                     /*!<Clock 3 enable */
25032 #define SAI_PDMCR_CKEN4_Pos                 (11U)
25033 #define SAI_PDMCR_CKEN4_Msk                 (0x1UL << SAI_PDMCR_CKEN4_Pos)          /*!< 0x00000800 */
25034 #define SAI_PDMCR_CKEN4                     SAI_PDMCR_CKEN4_Msk                     /*!<Clock 4 enable */
25035 
25036 /******************  Bit definition for SAI_PDMDLY register  ******************/
25037 #define SAI_PDMDLY_DLYM1L_Pos               (0U)
25038 #define SAI_PDMDLY_DLYM1L_Msk               (0x7UL << SAI_PDMDLY_DLYM1L_Pos)        /*!< 0x00000007 */
25039 #define SAI_PDMDLY_DLYM1L                   SAI_PDMDLY_DLYM1L_Msk                   /*!<DLYM1L[2:0] (Delay line adjust for left microphone of pair 1) */
25040 #define SAI_PDMDLY_DLYM1L_0                 (0x1UL << SAI_PDMDLY_DLYM1L_Pos)        /*!< 0x00000001 */
25041 #define SAI_PDMDLY_DLYM1L_1                 (0x2UL << SAI_PDMDLY_DLYM1L_Pos)        /*!< 0x00000002 */
25042 #define SAI_PDMDLY_DLYM1L_2                 (0x4UL << SAI_PDMDLY_DLYM1L_Pos)        /*!< 0x00000004 */
25043 #define SAI_PDMDLY_DLYM1R_Pos               (4U)
25044 #define SAI_PDMDLY_DLYM1R_Msk               (0x7UL << SAI_PDMDLY_DLYM1R_Pos)        /*!< 0x00000070 */
25045 #define SAI_PDMDLY_DLYM1R                   SAI_PDMDLY_DLYM1R_Msk                   /*!<DLYM1R[2:0] (Delay line adjust for right microphone of pair 1) */
25046 #define SAI_PDMDLY_DLYM1R_0                 (0x1UL << SAI_PDMDLY_DLYM1R_Pos)        /*!< 0x00000010 */
25047 #define SAI_PDMDLY_DLYM1R_1                 (0x2UL << SAI_PDMDLY_DLYM1R_Pos)        /*!< 0x00000020 */
25048 #define SAI_PDMDLY_DLYM1R_2                 (0x4UL << SAI_PDMDLY_DLYM1R_Pos)        /*!< 0x00000040 */
25049 #define SAI_PDMDLY_DLYM2L_Pos               (8U)
25050 #define SAI_PDMDLY_DLYM2L_Msk               (0x7UL << SAI_PDMDLY_DLYM2L_Pos)        /*!< 0x00000700 */
25051 #define SAI_PDMDLY_DLYM2L                   SAI_PDMDLY_DLYM2L_Msk                   /*!<DLYM2L[2:0] (Delay line adjust for left microphone of pair 2) */
25052 #define SAI_PDMDLY_DLYM2L_0                 (0x1UL << SAI_PDMDLY_DLYM2L_Pos)        /*!< 0x00000100 */
25053 #define SAI_PDMDLY_DLYM2L_1                 (0x2UL << SAI_PDMDLY_DLYM2L_Pos)        /*!< 0x00000200 */
25054 #define SAI_PDMDLY_DLYM2L_2                 (0x4UL << SAI_PDMDLY_DLYM2L_Pos)        /*!< 0x00000400 */
25055 #define SAI_PDMDLY_DLYM2R_Pos               (12U)
25056 #define SAI_PDMDLY_DLYM2R_Msk               (0x7UL << SAI_PDMDLY_DLYM2R_Pos)        /*!< 0x00007000 */
25057 #define SAI_PDMDLY_DLYM2R                   SAI_PDMDLY_DLYM2R_Msk                   /*!<DLYM2R[2:0] (Delay line adjust for right microphone of pair 2) */
25058 #define SAI_PDMDLY_DLYM2R_0                 (0x1UL << SAI_PDMDLY_DLYM2R_Pos)        /*!< 0x00001000 */
25059 #define SAI_PDMDLY_DLYM2R_1                 (0x2UL << SAI_PDMDLY_DLYM2R_Pos)        /*!< 0x00002000 */
25060 #define SAI_PDMDLY_DLYM2R_2                 (0x4UL << SAI_PDMDLY_DLYM2R_Pos)        /*!< 0x00004000 */
25061 #define SAI_PDMDLY_DLYM3L_Pos               (16U)
25062 #define SAI_PDMDLY_DLYM3L_Msk               (0x7UL << SAI_PDMDLY_DLYM3L_Pos)        /*!< 0x00070000 */
25063 #define SAI_PDMDLY_DLYM3L                   SAI_PDMDLY_DLYM3L_Msk                   /*!<DLYM3L[2:0] (Delay line adjust for left microphone of pair 3) */
25064 #define SAI_PDMDLY_DLYM3L_0                 (0x1UL << SAI_PDMDLY_DLYM3L_Pos)        /*!< 0x00010000 */
25065 #define SAI_PDMDLY_DLYM3L_1                 (0x2UL << SAI_PDMDLY_DLYM3L_Pos)        /*!< 0x00020000 */
25066 #define SAI_PDMDLY_DLYM3L_2                 (0x4UL << SAI_PDMDLY_DLYM3L_Pos)        /*!< 0x00040000 */
25067 #define SAI_PDMDLY_DLYM3R_Pos               (20U)
25068 #define SAI_PDMDLY_DLYM3R_Msk               (0x7UL << SAI_PDMDLY_DLYM3R_Pos)        /*!< 0x00700000 */
25069 #define SAI_PDMDLY_DLYM3R                   SAI_PDMDLY_DLYM3R_Msk                   /*!<DLYM3R[2:0] (Delay line adjust for right microphone of pair 3) */
25070 #define SAI_PDMDLY_DLYM3R_0                 (0x1UL << SAI_PDMDLY_DLYM3R_Pos)        /*!< 0x00100000 */
25071 #define SAI_PDMDLY_DLYM3R_1                 (0x2UL << SAI_PDMDLY_DLYM3R_Pos)        /*!< 0x00200000 */
25072 #define SAI_PDMDLY_DLYM3R_2                 (0x4UL << SAI_PDMDLY_DLYM3R_Pos)        /*!< 0x00400000 */
25073 #define SAI_PDMDLY_DLYM4L_Pos               (24U)
25074 #define SAI_PDMDLY_DLYM4L_Msk               (0x7UL << SAI_PDMDLY_DLYM4L_Pos)        /*!< 0x07000000 */
25075 #define SAI_PDMDLY_DLYM4L                   SAI_PDMDLY_DLYM4L_Msk                   /*!<DLYM4L[2:0] (Delay line adjust for left microphone of pair 4) */
25076 #define SAI_PDMDLY_DLYM4L_0                 (0x1UL << SAI_PDMDLY_DLYM4L_Pos)        /*!< 0x01000000 */
25077 #define SAI_PDMDLY_DLYM4L_1                 (0x2UL << SAI_PDMDLY_DLYM4L_Pos)        /*!< 0x02000000 */
25078 #define SAI_PDMDLY_DLYM4L_2                 (0x4UL << SAI_PDMDLY_DLYM4L_Pos)        /*!< 0x04000000 */
25079 #define SAI_PDMDLY_DLYM4R_Pos               (28U)
25080 #define SAI_PDMDLY_DLYM4R_Msk               (0x7UL << SAI_PDMDLY_DLYM4R_Pos)        /*!< 0x70000000 */
25081 #define SAI_PDMDLY_DLYM4R                   SAI_PDMDLY_DLYM4R_Msk                   /*!<DLYM4R[2:0] (Delay line adjust for right microphone of pair 4) */
25082 #define SAI_PDMDLY_DLYM4R_0                 (0x1UL << SAI_PDMDLY_DLYM4R_Pos)        /*!< 0x10000000 */
25083 #define SAI_PDMDLY_DLYM4R_1                 (0x2UL << SAI_PDMDLY_DLYM4R_Pos)        /*!< 0x20000000 */
25084 #define SAI_PDMDLY_DLYM4R_2                 (0x4UL << SAI_PDMDLY_DLYM4R_Pos)        /*!< 0x40000000 */
25085 
25086 /******************************************************************************/
25087 /*                                                                            */
25088 /*                                 SYSCFG                                     */
25089 /*                                                                            */
25090 /******************************************************************************/
25091 /******************  Bit definition for SYSCFG_SECRX register  ****************/
25092 #define SYSCFG_SECCFGR_SYSCFGSEC_Pos        (0U)
25093 #define SYSCFG_SECCFGR_SYSCFGSEC_Msk        (0x1UL << SYSCFG_SECCFGR_SYSCFGSEC_Pos) /*!< 0x00000001 */
25094 #define SYSCFG_SECCFGR_SYSCFGSEC            SYSCFG_SECCFGR_SYSCFGSEC_Msk            /*!< SYSCFG clock control security enable */
25095 #define SYSCFG_SECCFGR_CLASSBSEC_Pos        (1U)
25096 #define SYSCFG_SECCFGR_CLASSBSEC_Msk        (0x1UL << SYSCFG_SECCFGR_CLASSBSEC_Pos) /*!< 0x00000002 */
25097 #define SYSCFG_SECCFGR_CLASSBSEC            SYSCFG_SECCFGR_CLASSBSEC_Msk            /*!< ClassB SYSCFG security enable */
25098 #define SYSCFG_SECCFGR_FPUSEC_Pos           (3U)
25099 #define SYSCFG_SECCFGR_FPUSEC_Msk           (0x1UL << SYSCFG_SECCFGR_FPUSEC_Pos)    /*!< 0x00000008 */
25100 #define SYSCFG_SECCFGR_FPUSEC               SYSCFG_SECCFGR_FPUSEC_Msk               /*!< FPU SYSCFG security enable */
25101 
25102 /******************  Bit definition for SYSCFG_CFGR1 register  ****************/
25103 #define SYSCFG_CFGR1_BOOSTEN_Pos            (8U)
25104 #define SYSCFG_CFGR1_BOOSTEN_Msk            (0x1UL << SYSCFG_CFGR1_BOOSTEN_Pos)     /*!< 0x00000100 */
25105 #define SYSCFG_CFGR1_BOOSTEN                SYSCFG_CFGR1_BOOSTEN_Msk                /*!< I/O analog switch voltage booster enable */
25106 #define SYSCFG_CFGR1_ANASWVDD_Pos           (9U)
25107 #define SYSCFG_CFGR1_ANASWVDD_Msk           (0x1UL << SYSCFG_CFGR1_ANASWVDD_Pos)    /*!< 0x00000200 */
25108 #define SYSCFG_CFGR1_ANASWVDD               SYSCFG_CFGR1_ANASWVDD_Msk               /*!< GPIO analog switch control voltage selection */
25109 #define SYSCFG_CFGR1_PB6_FMP_Pos            (16U)
25110 #define SYSCFG_CFGR1_PB6_FMP_Msk            (0x1UL << SYSCFG_CFGR1_PB6_FMP_Pos)     /*!< 0x00010000 */
25111 #define SYSCFG_CFGR1_PB6_FMP                SYSCFG_CFGR1_PB6_FMP_Msk                /*!< PB6 Fast mode plus */
25112 #define SYSCFG_CFGR1_PB7_FMP_Pos            (17U)
25113 #define SYSCFG_CFGR1_PB7_FMP_Msk            (0x1UL << SYSCFG_CFGR1_PB7_FMP_Pos)     /*!< 0x00020000 */
25114 #define SYSCFG_CFGR1_PB7_FMP                SYSCFG_CFGR1_PB7_FMP_Msk                /*!< PB7 Fast mode plus */
25115 #define SYSCFG_CFGR1_PB8_FMP_Pos            (18U)
25116 #define SYSCFG_CFGR1_PB8_FMP_Msk            (0x1UL << SYSCFG_CFGR1_PB8_FMP_Pos)     /*!< 0x00040000 */
25117 #define SYSCFG_CFGR1_PB8_FMP                SYSCFG_CFGR1_PB8_FMP_Msk                /*!< PB8 Fast mode plus */
25118 #define SYSCFG_CFGR1_PB9_FMP_Pos            (19U)
25119 #define SYSCFG_CFGR1_PB9_FMP_Msk            (0x1UL << SYSCFG_CFGR1_PB9_FMP_Pos)     /*!< 0x00080000 */
25120 #define SYSCFG_CFGR1_PB9_FMP                SYSCFG_CFGR1_PB9_FMP_Msk                /*!< PB9 Fast mode plus */
25121 #define SYSCFG_CFGR1_ENDCAP_Pos             (24U)
25122 #define SYSCFG_CFGR1_ENDCAP_Msk             (0x3UL << SYSCFG_CFGR1_ENDCAP_Pos)      /*!< 0x03000000 */
25123 #define SYSCFG_CFGR1_ENDCAP                 SYSCFG_CFGR1_ENDCAP_Msk                 /*!< Enable decoupling capacitance on HSPI supply */
25124 #define SYSCFG_CFGR1_ENDCAP_0               (0x1UL << SYSCFG_CFGR1_ENDCAP_Pos)      /*!< 0x01000000 */
25125 #define SYSCFG_CFGR1_ENDCAP_1               (0x2UL << SYSCFG_CFGR1_ENDCAP_Pos)      /*!< 0x02000000 */
25126 #define SYSCFG_CFGR1_SRAMCACHED_Pos         (28U)
25127 #define SYSCFG_CFGR1_SRAMCACHED_Msk         (0x1UL << SYSCFG_CFGR1_SRAMCACHED_Pos)  /*!< 0x10000000 */
25128 #define SYSCFG_CFGR1_SRAMCACHED             SYSCFG_CFGR1_SRAMCACHED_Msk             /*!< Enable the cachability of internal SRAMx by the DCACHE2 */
25129 
25130 /******************  Bit definition for SYSCFG_FPUIMR register  ***************/
25131 #define SYSCFG_FPUIMR_FPU_IE_Pos            (0U)
25132 #define SYSCFG_FPUIMR_FPU_IE_Msk            (0x3FUL << SYSCFG_FPUIMR_FPU_IE_Pos)    /*!< 0x0000003F - */
25133 #define SYSCFG_FPUIMR_FPU_IE                SYSCFG_FPUIMR_FPU_IE_Msk                /*!<  All FPU interrupts enable */
25134 #define SYSCFG_FPUIMR_FPU_IE_0              (0x1UL << SYSCFG_FPUIMR_FPU_IE_Pos)     /*!< 0x00000001 - Invalid operation Interrupt enable */
25135 #define SYSCFG_FPUIMR_FPU_IE_1              (0x2UL << SYSCFG_FPUIMR_FPU_IE_Pos)     /*!< 0x00000002 - Divide-by-zero Interrupt enable */
25136 #define SYSCFG_FPUIMR_FPU_IE_2              (0x4UL << SYSCFG_FPUIMR_FPU_IE_Pos)     /*!< 0x00000004 - Underflow Interrupt enable */
25137 #define SYSCFG_FPUIMR_FPU_IE_3              (0x8UL << SYSCFG_FPUIMR_FPU_IE_Pos)     /*!< 0x00000008 - Overflow Interrupt enable */
25138 #define SYSCFG_FPUIMR_FPU_IE_4              (0x10UL << SYSCFG_FPUIMR_FPU_IE_Pos)    /*!< 0x00000010 - Input denormal Interrupt enable */
25139 #define SYSCFG_FPUIMR_FPU_IE_5              (0x20UL << SYSCFG_FPUIMR_FPU_IE_Pos)    /*!< 0x00000020 - Inexact Interrupt enable (interrupt disabled at reset) */
25140 
25141 /******************  Bit definition for SYSCFG_CNSLCKR register  **************/
25142 #define SYSCFG_CNSLCKR_LOCKNSVTOR_Pos       (0U)
25143 #define SYSCFG_CNSLCKR_LOCKNSVTOR_Msk       (0x1UL << SYSCFG_CNSLCKR_LOCKNSVTOR_Pos) /*!< 0x00000001 */
25144 #define SYSCFG_CNSLCKR_LOCKNSVTOR           SYSCFG_CNSLCKR_LOCKNSVTOR_Msk           /*!< Disable VTOR_NS register writes by SW or debug agent */
25145 #define SYSCFG_CNSLCKR_LOCKNSMPU_Pos        (1U)
25146 #define SYSCFG_CNSLCKR_LOCKNSMPU_Msk        (0x1UL << SYSCFG_CNSLCKR_LOCKNSMPU_Pos) /*!< 0x00000002 */
25147 #define SYSCFG_CNSLCKR_LOCKNSMPU            SYSCFG_CNSLCKR_LOCKNSMPU_Msk            /*!< Disable Non-Secure MPU registers writes by SW or debug agent */
25148 
25149 /******************  Bit definition for SYSCFG_CSLCKR register  ***************/
25150 #define SYSCFG_CSLCKR_LOCKSVTAIRCR_Pos      (0U)
25151 #define SYSCFG_CSLCKR_LOCKSVTAIRCR_Msk      (0x1UL << SYSCFG_CSLCKR_LOCKSVTAIRCR_Pos) /*!< 0x00000001 */
25152 #define SYSCFG_CSLCKR_LOCKSVTAIRCR          SYSCFG_CSLCKR_LOCKSVTAIRCR_Msk          /*!< Disable changes to the secure vector table address, handling of system faults */
25153 #define SYSCFG_CSLCKR_LOCKSMPU_Pos          (1U)
25154 #define SYSCFG_CSLCKR_LOCKSMPU_Msk          (0x1UL << SYSCFG_CSLCKR_LOCKSMPU_Pos)   /*!< 0x00000002 */
25155 #define SYSCFG_CSLCKR_LOCKSMPU              SYSCFG_CSLCKR_LOCKSMPU_Msk              /*!< Disable changes to the secure MPU registers writes by SW or debug agent */
25156 #define SYSCFG_CSLCKR_LOCKSAU_Pos           (2U)
25157 #define SYSCFG_CSLCKR_LOCKSAU_Msk           (0x1UL << SYSCFG_CSLCKR_LOCKSAU_Pos)    /*!< 0x00000004 */
25158 #define SYSCFG_CSLCKR_LOCKSAU               SYSCFG_CSLCKR_LOCKSAU_Msk               /*!< Disable changes to SAU registers */
25159 
25160 /******************  Bit definition for SYSCFG_CFGR2 register  ****************/
25161 #define SYSCFG_CFGR2_CLL_Pos                (0U)
25162 #define SYSCFG_CFGR2_CLL_Msk                (0x1UL << SYSCFG_CFGR2_CLL_Pos)         /*!< 0x00000001 */
25163 #define SYSCFG_CFGR2_CLL                    SYSCFG_CFGR2_CLL_Msk                    /*!< Core Lockup Lock */
25164 #define SYSCFG_CFGR2_SPL_Pos                (1U)
25165 #define SYSCFG_CFGR2_SPL_Msk                (0x1UL << SYSCFG_CFGR2_SPL_Pos)         /*!< 0x00000002 */
25166 #define SYSCFG_CFGR2_SPL                    SYSCFG_CFGR2_SPL_Msk                    /*!< SRAM ECC Lock */
25167 #define SYSCFG_CFGR2_PVDL_Pos               (2U)
25168 #define SYSCFG_CFGR2_PVDL_Msk               (0x1UL << SYSCFG_CFGR2_PVDL_Pos)        /*!< 0x00000004 */
25169 #define SYSCFG_CFGR2_PVDL                   SYSCFG_CFGR2_PVDL_Msk                   /*!<  PVD Lock */
25170 #define SYSCFG_CFGR2_ECCL_Pos               (3U)
25171 #define SYSCFG_CFGR2_ECCL_Msk               (0x1UL << SYSCFG_CFGR2_ECCL_Pos)        /*!< 0x00000008 */
25172 #define SYSCFG_CFGR2_ECCL                   SYSCFG_CFGR2_ECCL_Msk                   /*!< ECC Lock*/
25173 
25174 /******************  Bit definition for SYSCFG_MESR register  ****************/
25175 #define SYSCFG_MESR_MCLR_Pos                (0U)
25176 #define SYSCFG_MESR_MCLR_Msk                (0x1UL << SYSCFG_MESR_MCLR_Pos)         /*!< 0x00000001 */
25177 #define SYSCFG_MESR_MCLR                    SYSCFG_MESR_MCLR_Msk                    /*!< Status of Erase after Reset */
25178 #define SYSCFG_MESR_IPMEE_Pos               (16U)
25179 #define SYSCFG_MESR_IPMEE_Msk               (0x1UL << SYSCFG_MESR_IPMEE_Pos)        /*!< 0x00010000 */
25180 #define SYSCFG_MESR_IPMEE                   SYSCFG_MESR_IPMEE_Msk                   /*!< Status of End of Erase for ICache and PKA RAMs */
25181 
25182 /******************  Bit definition for SYSCFG_CCCSR register  ****************/
25183 #define SYSCFG_CCCSR_EN1_Pos                (0U)
25184 #define SYSCFG_CCCSR_EN1_Msk                (0x1UL << SYSCFG_CCCSR_EN1_Pos)         /*!< 0x00000001 */
25185 #define SYSCFG_CCCSR_EN1                    SYSCFG_CCCSR_EN1_Msk                    /*!< Enable compensation cell for VDD power rail */
25186 #define SYSCFG_CCCSR_CS1_Pos                (1U)
25187 #define SYSCFG_CCCSR_CS1_Msk                (0x1UL << SYSCFG_CCCSR_CS1_Pos)         /*!< 0x00000002 */
25188 #define SYSCFG_CCCSR_CS1                    SYSCFG_CCCSR_CS1_Msk                    /*!< Code selection for VDD power rail */
25189 #define SYSCFG_CCCSR_EN2_Pos                (2U)
25190 #define SYSCFG_CCCSR_EN2_Msk                (0x1UL << SYSCFG_CCCSR_EN2_Pos)         /*!< 0x00000004 */
25191 #define SYSCFG_CCCSR_EN2                    SYSCFG_CCCSR_EN2_Msk                    /*!< Enable compensation cell for VDDIO power rail */
25192 #define SYSCFG_CCCSR_CS2_Pos                (3U)
25193 #define SYSCFG_CCCSR_CS2_Msk                (0x1UL << SYSCFG_CCCSR_CS2_Pos)         /*!< 0x00000008 */
25194 #define SYSCFG_CCCSR_CS2                    SYSCFG_CCCSR_CS2_Msk                    /*!< Code selection for VDDIO power rail */
25195 #define SYSCFG_CCCSR_EN3_Pos                (4U)
25196 #define SYSCFG_CCCSR_EN3_Msk                (0x1UL << SYSCFG_CCCSR_EN3_Pos)         /*!< 0x00000010 */
25197 #define SYSCFG_CCCSR_EN3                    SYSCFG_CCCSR_EN3_Msk                    /*!< Enable compensation cell for HSPI I/Os */
25198 #define SYSCFG_CCCSR_CS3_Pos                (5U)
25199 #define SYSCFG_CCCSR_CS3_Msk                (0x1UL << SYSCFG_CCCSR_CS3_Pos)         /*!< 0x00000020 */
25200 #define SYSCFG_CCCSR_CS3                    SYSCFG_CCCSR_CS3_Msk                    /*!< Code selection for HSPI I/Os */
25201 #define SYSCFG_CCCSR_RDY1_Pos               (8U)
25202 #define SYSCFG_CCCSR_RDY1_Msk               (0x1UL << SYSCFG_CCCSR_RDY1_Pos)        /*!< 0x00000100 */
25203 #define SYSCFG_CCCSR_RDY1                   SYSCFG_CCCSR_RDY1_Msk                   /*!< VDD compensation cell ready flag */
25204 #define SYSCFG_CCCSR_RDY2_Pos               (9U)
25205 #define SYSCFG_CCCSR_RDY2_Msk               (0x1UL << SYSCFG_CCCSR_RDY2_Pos)        /*!< 0x00000200 */
25206 #define SYSCFG_CCCSR_RDY2                   SYSCFG_CCCSR_RDY2_Msk                   /*!< VDDIO compensation cell ready flag */
25207 #define SYSCFG_CCCSR_RDY3_Pos               (10U)
25208 #define SYSCFG_CCCSR_RDY3_Msk               (0x1UL << SYSCFG_CCCSR_RDY3_Pos)        /*!< 0x00000400 */
25209 #define SYSCFG_CCCSR_RDY3                   SYSCFG_CCCSR_RDY3_Msk                   /*!< HSPI I/Os compensation cell ready flag */
25210 
25211 /******************  Bit definition for SYSCFG_CCVR register  ****************/
25212 #define SYSCFG_CCVR_NCV1_Pos                (0U)
25213 #define SYSCFG_CCVR_NCV1_Msk                (0xFUL << SYSCFG_CCVR_NCV1_Pos)         /*!< 0x0000000F */
25214 #define SYSCFG_CCVR_NCV1                    SYSCFG_CCVR_NCV1_Msk                    /*!< NMOS compensation value for VDD Power Rail */
25215 #define SYSCFG_CCVR_PCV1_Pos                (4U)
25216 #define SYSCFG_CCVR_PCV1_Msk                (0xFUL << SYSCFG_CCVR_PCV1_Pos)         /*!< 0x000000F0 */
25217 #define SYSCFG_CCVR_PCV1                    SYSCFG_CCVR_PCV1_Msk                    /*!< PMOS compensation value for VDD Power Rail */
25218 #define SYSCFG_CCVR_NCV2_Pos                (8U)
25219 #define SYSCFG_CCVR_NCV2_Msk                (0xFUL << SYSCFG_CCVR_NCV2_Pos)         /*!< 0x00000F00 */
25220 #define SYSCFG_CCVR_NCV2                    SYSCFG_CCVR_NCV2_Msk                    /*!< NMOS compensation value for VDDIO Power Rail */
25221 #define SYSCFG_CCVR_PCV2_Pos                (12U)
25222 #define SYSCFG_CCVR_PCV2_Msk                (0xFUL << SYSCFG_CCVR_PCV2_Pos)         /*!< 0x0000F000 */
25223 #define SYSCFG_CCVR_PCV2                    SYSCFG_CCVR_PCV2_Msk                    /*!< PMOS compensation value for VDDIO Power Rail */
25224 #define SYSCFG_CCVR_NCV3_Pos                (16U)
25225 #define SYSCFG_CCVR_NCV3_Msk                (0xFUL << SYSCFG_CCVR_NCV3_Pos)         /*!< 0x000F0000 */
25226 #define SYSCFG_CCVR_NCV3                    SYSCFG_CCVR_NCV3_Msk                    /*!< NMOS compensation value of the HSPI I/Os supplied by VDD */
25227 #define SYSCFG_CCVR_PCV3_Pos                (20U)
25228 #define SYSCFG_CCVR_PCV3_Msk                (0xFUL << SYSCFG_CCVR_PCV3_Pos)         /*!< 0x00F00000 */
25229 #define SYSCFG_CCVR_PCV3                    SYSCFG_CCVR_PCV3_Msk                    /*!< PMOS compensation value of the HSPI I/Os supplied by VDD */
25230 
25231 /******************  Bit definition for SYSCFG_CCCR register  ****************/
25232 #define SYSCFG_CCCR_NCC1_Pos                (0U)
25233 #define SYSCFG_CCCR_NCC1_Msk                (0xFUL << SYSCFG_CCCR_NCC1_Pos)         /*!< 0x0000000F */
25234 #define SYSCFG_CCCR_NCC1                    SYSCFG_CCCR_NCC1_Msk                    /*!< NMOS compensation code for VDD Power Rail */
25235 #define SYSCFG_CCCR_PCC1_Pos                (4U)
25236 #define SYSCFG_CCCR_PCC1_Msk                (0xFUL << SYSCFG_CCCR_PCC1_Pos)         /*!< 0x000000F0 */
25237 #define SYSCFG_CCCR_PCC1                    SYSCFG_CCCR_PCC1_Msk                    /*!< PMOS compensation code for VDD Power Rail */
25238 #define SYSCFG_CCCR_NCC2_Pos                (8U)
25239 #define SYSCFG_CCCR_NCC2_Msk                (0xFUL << SYSCFG_CCCR_NCC2_Pos)         /*!< 0x00000F00 */
25240 #define SYSCFG_CCCR_NCC2                    SYSCFG_CCCR_NCC2_Msk                    /*!< NMOS compensation code for VDDIO Power Rail */
25241 #define SYSCFG_CCCR_PCC2_Pos                (12U)
25242 #define SYSCFG_CCCR_PCC2_Msk                (0xFUL << SYSCFG_CCCR_PCC2_Pos)         /*!< 0x0000F000 */
25243 #define SYSCFG_CCCR_PCC2                    SYSCFG_CCCR_PCC2_Msk                    /*!< PMOS compensation code for VDDIO Power Rail */
25244 #define SYSCFG_CCCR_NCC3_Pos                (16U)
25245 #define SYSCFG_CCCR_NCC3_Msk                (0xFUL << SYSCFG_CCCR_NCC3_Pos)         /*!< 0x000F0000 */
25246 #define SYSCFG_CCCR_NCC3                    SYSCFG_CCCR_NCC3_Msk                    /*!< NMOS compensation code of the HSPI I/Os supplied by VDD */
25247 #define SYSCFG_CCCR_PCC3_Pos                (20U)
25248 #define SYSCFG_CCCR_PCC3_Msk                (0xFUL << SYSCFG_CCCR_PCC3_Pos)         /*!< 0x00F00000 */
25249 #define SYSCFG_CCCR_PCC3                    SYSCFG_CCCR_PCC3_Msk                    /*!< PMOS compensation code of the HSPI I/Os supplied by VDD */
25250 
25251 /******************  Bit definition for SYSCFG_RSSCMDR register  *************/
25252 #define SYSCFG_RSSCMDR_RSSCMD_Pos           (0U)
25253 #define SYSCFG_RSSCMDR_RSSCMD_Msk           (0xFFFFUL << SYSCFG_RSSCMDR_RSSCMD_Pos) /*!< 0x0000FFFF */
25254 #define SYSCFG_RSSCMDR_RSSCMD               SYSCFG_RSSCMDR_RSSCMD_Msk               /*!< RSS command */
25255 
25256 /******************  Bit definition for SYSCFG_OTGHSPHYCR register  *********/
25257 #define SYSCFG_OTGHSPHYCR_EN_Pos            (0U)
25258 #define SYSCFG_OTGHSPHYCR_EN_Msk            (0x1UL << SYSCFG_OTGHSPHYCR_EN_Pos)        /*!< 0x0000001 */
25259 #define SYSCFG_OTGHSPHYCR_EN                SYSCFG_OTGHSPHYCR_EN_Msk                   /*!< USB OTG_HS PHY enable */
25260 #define SYSCFG_OTGHSPHYCR_PDCTRL_Pos        (1U)
25261 #define SYSCFG_OTGHSPHYCR_PDCTRL_Msk        (0x1UL << SYSCFG_OTGHSPHYCR_PDCTRL_Pos)    /*!< 0x0000002 */
25262 #define SYSCFG_OTGHSPHYCR_PDCTRL            SYSCFG_OTGHSPHYCR_PDCTRL_Msk               /*!< USB OTG_HS PHY common block power-down control*/
25263 #define SYSCFG_OTGHSPHYCR_CLKSEL_Pos        (2U)
25264 #define SYSCFG_OTGHSPHYCR_CLKSEL_Msk        (0xFUL << SYSCFG_OTGHSPHYCR_CLKSEL_Pos)    /*!< 0x0000003C */
25265 #define SYSCFG_OTGHSPHYCR_CLKSEL            SYSCFG_OTGHSPHYCR_CLKSEL_Msk               /*!< USB OTG_HS PHY reference clock frequency selection */
25266 #define SYSCFG_OTGHSPHYCR_CLKSEL_0          (0x1UL << SYSCFG_OTGHSPHYCR_CLKSEL_Pos)    /*!< 0x00000004 */
25267 #define SYSCFG_OTGHSPHYCR_CLKSEL_1          (0x2UL << SYSCFG_OTGHSPHYCR_CLKSEL_Pos)    /*!< 0x00000008 */
25268 #define SYSCFG_OTGHSPHYCR_CLKSEL_2          (0x4UL << SYSCFG_OTGHSPHYCR_CLKSEL_Pos)    /*!< 0x00000010 */
25269 #define SYSCFG_OTGHSPHYCR_CLKSEL_3          (0x8UL << SYSCFG_OTGHSPHYCR_CLKSEL_Pos)    /*!< 0x00000020 */
25270 
25271 /******************  Bit definition for SYSCFG_OTGHSPHYTUNER2 register  *********/
25272 #define SYSCFG_OTGHSPHYTUNER2_COMPDISTUNE_Pos     (0U)
25273 #define SYSCFG_OTGHSPHYTUNER2_COMPDISTUNE_Msk     (0x7UL << SYSCFG_OTGHSPHYTUNER2_COMPDISTUNE_Pos)     /*!< 0x0000007 */
25274 #define SYSCFG_OTGHSPHYTUNER2_COMPDISTUNE         SYSCFG_OTGHSPHYTUNER2_COMPDISTUNE_Msk                /*!< Disconnect threshold adjustment */
25275 #define SYSCFG_OTGHSPHYTUNER2_COMPDISTUNE_0       (0x1UL << SYSCFG_OTGHSPHYTUNER2_COMPDISTUNE_Pos)     /*!< 0x00000001 */
25276 #define SYSCFG_OTGHSPHYTUNER2_COMPDISTUNE_1       (0x2UL << SYSCFG_OTGHSPHYTUNER2_COMPDISTUNE_Pos)     /*!< 0x00000002 */
25277 #define SYSCFG_OTGHSPHYTUNER2_COMPDISTUNE_2       (0x4UL << SYSCFG_OTGHSPHYTUNER2_COMPDISTUNE_Pos)     /*!< 0x00000004 */
25278 #define SYSCFG_OTGHSPHYTUNER2_SQRXTUNE_Pos        (4U)
25279 #define SYSCFG_OTGHSPHYTUNER2_SQRXTUNE_Msk        (0x7UL << SYSCFG_OTGHSPHYTUNER2_SQRXTUNE_Pos)        /*!< 0x00000070 */
25280 #define SYSCFG_OTGHSPHYTUNER2_SQRXTUNE            SYSCFG_OTGHSPHYTUNER2_SQRXTUNE_Msk                   /*!< Squelch threshold adjustment*/
25281 #define SYSCFG_OTGHSPHYTUNER2_SQRXTUNE_0          (0x1UL << SYSCFG_OTGHSPHYTUNER2_SQRXTUNE_Pos)        /*!< 0x00000010 */
25282 #define SYSCFG_OTGHSPHYTUNER2_SQRXTUNE_1          (0x2UL << SYSCFG_OTGHSPHYTUNER2_SQRXTUNE_Pos)        /*!< 0x00000020 */
25283 #define SYSCFG_OTGHSPHYTUNER2_SQRXTUNE_2          (0x4UL << SYSCFG_OTGHSPHYTUNER2_SQRXTUNE_Pos)        /*!< 0x00000040 */
25284 #define SYSCFG_OTGHSPHYTUNER2_TXPREEMPAMPTUNE_Pos (13U)
25285 #define SYSCFG_OTGHSPHYTUNER2_TXPREEMPAMPTUNE_Msk (0x3UL << SYSCFG_OTGHSPHYTUNER2_TXPREEMPAMPTUNE_Pos) /*!< 0x00006000 */
25286 #define SYSCFG_OTGHSPHYTUNER2_TXPREEMPAMPTUNE     SYSCFG_OTGHSPHYTUNER2_TXPREEMPAMPTUNE_Msk            /*!< High-speed transmitter preemphasis current control */
25287 #define SYSCFG_OTGHSPHYTUNER2_TXPREEMPAMPTUNE_0   (0x1UL << SYSCFG_OTGHSPHYTUNER2_TXPREEMPAMPTUNE_Pos) /*!< 0x00002000 */
25288 #define SYSCFG_OTGHSPHYTUNER2_TXPREEMPAMPTUNE_1   (0x2UL << SYSCFG_OTGHSPHYTUNER2_TXPREEMPAMPTUNE_Pos) /*!< 0x00004000 */
25289 
25290 /*****************************************************************************/
25291 /*                                                                           */
25292 /*                        Global TrustZone Control                           */
25293 /*                                                                           */
25294 /*****************************************************************************/
25295 /*******************  Bits definition for GTZC_TZSC_CR register  ******************/
25296 #define GTZC_TZSC_CR_LCK_Pos                (0U)
25297 #define GTZC_TZSC_CR_LCK_Msk                (0x01UL << GTZC_TZSC_CR_LCK_Pos)        /*!< 0x00000001 */
25298 
25299 /*******************  Bits definition for GTZC_TZSC_MPCWM_CFGR register  **********/
25300 #define GTZC_TZSC_MPCWM_CFGR_SREN_Pos       (0U)
25301 #define GTZC_TZSC_MPCWM_CFGR_SREN_Msk       (0x1UL << GTZC_TZSC_MPCWM_CFGR_SREN_Pos)
25302 #define GTZC_TZSC_MPCWM_CFGR_SREN           GTZC_TZSC_MPCWM_CFGR_SREN_Msk
25303 #define GTZC_TZSC_MPCWM_CFGR_SRLOCK_Pos     (1U)
25304 #define GTZC_TZSC_MPCWM_CFGR_SRLOCK_Msk     (0x1UL << GTZC_TZSC_MPCWM_CFGR_SRLOCK_Pos)
25305 #define GTZC_TZSC_MPCWM_CFGR_SRLOCK         GTZC_TZSC_MPCWM_CFGR_SRLOCK_Msk
25306 #define GTZC_TZSC_MPCWM_CFGR_SEC_Pos        (8U)
25307 #define GTZC_TZSC_MPCWM_CFGR_SEC_Msk        (0x1UL << GTZC_TZSC_MPCWM_CFGR_SEC_Pos)
25308 #define GTZC_TZSC_MPCWM_CFGR_SEC            GTZC_TZSC_MPCWM_CFGR_SEC_Msk
25309 #define GTZC_TZSC_MPCWM_CFGR_PRIV_Pos       (9U)
25310 #define GTZC_TZSC_MPCWM_CFGR_PRIV_Msk       (0x1UL << GTZC_TZSC_MPCWM_CFGR_PRIV_Pos)
25311 #define GTZC_TZSC_MPCWM_CFGR_PRIV           GTZC_TZSC_MPCWM_CFGR_PRIV_Msk
25312 
25313 /*******************  Bits definition for GTZC_TZSC_MPCWMR register  **************/
25314 #define GTZC_TZSC_MPCWMR_SUBZ_START_Pos     (0U)
25315 #define GTZC_TZSC_MPCWMR_SUBZ_START_Msk     (0x7FFUL << GTZC_TZSC_MPCWMR_SUBZ_START_Pos)
25316 #define GTZC_TZSC_MPCWMR_SUBZ_START         GTZC_TZSC_MPCWMR_SUBZ_START_Msk
25317 #define GTZC_TZSC_MPCWMR_SUBZ_LENGTH_Pos    (16U)
25318 #define GTZC_TZSC_MPCWMR_SUBZ_LENGTH_Msk    (0xFFFUL << GTZC_TZSC_MPCWMR_SUBZ_LENGTH_Pos)
25319 #define GTZC_TZSC_MPCWMR_SUBZ_LENGTH        GTZC_TZSC_MPCWMR_SUBZ_LENGTH_Msk
25320 
25321 /*******  Bits definition for TZSC _SECCFGRx/_PRIVCFGRx registers  *****/
25322 /*******  Bits definition for TZIC _IERx/_SRx/_IFCRx registers  ********/
25323 
25324 /***************  Bits definition for register x=1 (GTZC1) *************/
25325 #define GTZC_CFGR1_TIM2_Pos                 (0U)
25326 #define GTZC_CFGR1_TIM2_Msk                 (0x01UL << GTZC_CFGR1_TIM2_Pos)
25327 #define GTZC_CFGR1_TIM3_Pos                 (1U)
25328 #define GTZC_CFGR1_TIM3_Msk                 (0x01UL << GTZC_CFGR1_TIM3_Pos)
25329 #define GTZC_CFGR1_TIM4_Pos                 (2U)
25330 #define GTZC_CFGR1_TIM4_Msk                 (0x01UL << GTZC_CFGR1_TIM4_Pos)
25331 #define GTZC_CFGR1_TIM5_Pos                 (3U)
25332 #define GTZC_CFGR1_TIM5_Msk                 (0x01UL << GTZC_CFGR1_TIM5_Pos)
25333 #define GTZC_CFGR1_TIM6_Pos                 (4U)
25334 #define GTZC_CFGR1_TIM6_Msk                 (0x01UL << GTZC_CFGR1_TIM6_Pos)
25335 #define GTZC_CFGR1_TIM7_Pos                 (5U)
25336 #define GTZC_CFGR1_TIM7_Msk                 (0x01UL << GTZC_CFGR1_TIM7_Pos)
25337 #define GTZC_CFGR1_WWDG_Pos                 (6U)
25338 #define GTZC_CFGR1_WWDG_Msk                 (0x01UL << GTZC_CFGR1_WWDG_Pos)
25339 #define GTZC_CFGR1_IWDG_Pos                 (7U)
25340 #define GTZC_CFGR1_IWDG_Msk                 (0x01UL << GTZC_CFGR1_IWDG_Pos)
25341 #define GTZC_CFGR1_SPI2_Pos                 (8U)
25342 #define GTZC_CFGR1_SPI2_Msk                 (0x01UL << GTZC_CFGR1_SPI2_Pos)
25343 #define GTZC_CFGR1_USART2_Pos               (9U)
25344 #define GTZC_CFGR1_USART2_Msk               (0x01UL << GTZC_CFGR1_USART2_Pos)
25345 #define GTZC_CFGR1_USART3_Pos               (10U)
25346 #define GTZC_CFGR1_USART3_Msk               (0x01UL << GTZC_CFGR1_USART3_Pos)
25347 #define GTZC_CFGR1_UART4_Pos                (11U)
25348 #define GTZC_CFGR1_UART4_Msk                (0x01UL << GTZC_CFGR1_UART4_Pos)
25349 #define GTZC_CFGR1_UART5_Pos                (12U)
25350 #define GTZC_CFGR1_UART5_Msk                (0x01UL << GTZC_CFGR1_UART5_Pos)
25351 #define GTZC_CFGR1_I2C1_Pos                 (13U)
25352 #define GTZC_CFGR1_I2C1_Msk                 (0x01UL << GTZC_CFGR1_I2C1_Pos)
25353 #define GTZC_CFGR1_I2C2_Pos                 (14U)
25354 #define GTZC_CFGR1_I2C2_Msk                 (0x01UL << GTZC_CFGR1_I2C2_Pos)
25355 #define GTZC_CFGR1_CRS_Pos                  (15U)
25356 #define GTZC_CFGR1_CRS_Msk                  (0x01UL << GTZC_CFGR1_CRS_Pos)
25357 #define GTZC_CFGR1_I2C4_Pos                 (16U)
25358 #define GTZC_CFGR1_I2C4_Msk                 (0x01UL << GTZC_CFGR1_I2C4_Pos)
25359 #define GTZC_CFGR1_LPTIM2_Pos               (17U)
25360 #define GTZC_CFGR1_LPTIM2_Msk               (0x01UL << GTZC_CFGR1_LPTIM2_Pos)
25361 #define GTZC_CFGR1_FDCAN1_Pos               (18U)
25362 #define GTZC_CFGR1_FDCAN1_Msk               (0x01UL << GTZC_CFGR1_FDCAN1_Pos)
25363 #define GTZC_CFGR1_UCPD1_Pos                (19U)
25364 #define GTZC_CFGR1_UCPD1_Msk                (0x01UL << GTZC_CFGR1_UCPD1_Pos)
25365 #define GTZC_CFGR1_USART6_Pos               (21U)
25366 #define GTZC_CFGR1_USART6_Msk               (0x01UL << GTZC_CFGR1_USART6_Pos)
25367 #define GTZC_CFGR1_I2C5_Pos                 (22U)
25368 #define GTZC_CFGR1_I2C5_Msk                 (0x01UL << GTZC_CFGR1_I2C5_Pos)
25369 #define GTZC_CFGR1_I2C6_Pos                 (23U)
25370 #define GTZC_CFGR1_I2C6_Msk                 (0x01UL << GTZC_CFGR1_I2C6_Pos)
25371 
25372 /***************  Bits definition for register x=2 (GTZC1) *************/
25373 #define GTZC_CFGR2_TIM1_Pos                 (0U)
25374 #define GTZC_CFGR2_TIM1_Msk                 (0x01UL << GTZC_CFGR2_TIM1_Pos)
25375 #define GTZC_CFGR2_SPI1_Pos                 (1U)
25376 #define GTZC_CFGR2_SPI1_Msk                 (0x01UL << GTZC_CFGR2_SPI1_Pos)
25377 #define GTZC_CFGR2_TIM8_Pos                 (2U)
25378 #define GTZC_CFGR2_TIM8_Msk                 (0x01UL << GTZC_CFGR2_TIM8_Pos)
25379 #define GTZC_CFGR2_USART1_Pos               (3U)
25380 #define GTZC_CFGR2_USART1_Msk               (0x01UL << GTZC_CFGR2_USART1_Pos)
25381 #define GTZC_CFGR2_TIM15_Pos                (4U)
25382 #define GTZC_CFGR2_TIM15_Msk                (0x01UL << GTZC_CFGR2_TIM15_Pos)
25383 #define GTZC_CFGR2_TIM16_Pos                (5U)
25384 #define GTZC_CFGR2_TIM16_Msk                (0x01UL << GTZC_CFGR2_TIM16_Pos)
25385 #define GTZC_CFGR2_TIM17_Pos                (6U)
25386 #define GTZC_CFGR2_TIM17_Msk                (0x01UL << GTZC_CFGR2_TIM17_Pos)
25387 #define GTZC_CFGR2_SAI1_Pos                 (7U)
25388 #define GTZC_CFGR2_SAI1_Msk                 (0x01UL << GTZC_CFGR2_SAI1_Pos)
25389 #define GTZC_CFGR2_SAI2_Pos                 (8U)
25390 #define GTZC_CFGR2_SAI2_Msk                 (0x01UL << GTZC_CFGR2_SAI2_Pos)
25391 #define GTZC_CFGR2_LTDCUSB_Pos              (9U)
25392 #define GTZC_CFGR2_LTDCUSB_Msk              (0x01UL << GTZC_CFGR2_LTDCUSB_Pos)
25393 #define GTZC_CFGR2_DSI_Pos                  (10U)
25394 #define GTZC_CFGR2_DSI_Msk                  (0x01UL << GTZC_CFGR2_DSI_Pos)
25395 #define GTZC_CFGR2_GFXTIM_Pos               (11U)
25396 #define GTZC_CFGR2_GFXTIM_Msk               (0x01UL << GTZC_CFGR2_GFXTIM_Pos)
25397 
25398 /***************  Bits definition for register x=3 (GTZC1) *************/
25399 #define GTZC_CFGR3_MDF1_Pos                 (0U)
25400 #define GTZC_CFGR3_MDF1_Msk                 (0x01UL << GTZC_CFGR3_MDF1_Pos)
25401 #define GTZC_CFGR3_CORDIC_Pos               (1U)
25402 #define GTZC_CFGR3_CORDIC_Msk               (0x01UL << GTZC_CFGR3_CORDIC_Pos)
25403 #define GTZC_CFGR3_FMAC_Pos                 (2U)
25404 #define GTZC_CFGR3_FMAC_Msk                 (0x01UL << GTZC_CFGR3_FMAC_Pos)
25405 #define GTZC_CFGR3_CRC_Pos                  (3U)
25406 #define GTZC_CFGR3_CRC_Msk                  (0x01UL << GTZC_CFGR3_CRC_Pos)
25407 #define GTZC_CFGR3_TSC_Pos                  (4U)
25408 #define GTZC_CFGR3_TSC_Msk                  (0x01UL << GTZC_CFGR3_TSC_Pos)
25409 #define GTZC_CFGR3_DMA2D_Pos                (5U)
25410 #define GTZC_CFGR3_DMA2D_Msk                (0x01UL << GTZC_CFGR3_DMA2D_Pos)
25411 #define GTZC_CFGR3_ICACHE_REG_Pos           (6U)
25412 #define GTZC_CFGR3_ICACHE_REG_Msk           (0x01UL << GTZC_CFGR3_ICACHE_REG_Pos)
25413 #define GTZC_CFGR3_DCACHE1_REG_Pos          (7U)
25414 #define GTZC_CFGR3_DCACHE1_REG_Msk          (0x01UL << GTZC_CFGR3_DCACHE1_REG_Pos)
25415 #define GTZC_CFGR3_ADC12_Pos                (8U)
25416 #define GTZC_CFGR3_ADC12_Msk                (0x01UL << GTZC_CFGR3_ADC12_Pos)
25417 #define GTZC_CFGR3_DCMI_Pos                 (9U)
25418 #define GTZC_CFGR3_DCMI_Msk                 (0x01UL << GTZC_CFGR3_DCMI_Pos)
25419 #define GTZC_CFGR3_OTG_Pos                  (10U)
25420 #define GTZC_CFGR3_OTG_Msk                  (0x01UL << GTZC_CFGR3_OTG_Pos)
25421 #define GTZC_CFGR3_HASH_Pos                 (12U)
25422 #define GTZC_CFGR3_HASH_Msk                 (0x01UL << GTZC_CFGR3_HASH_Pos)
25423 #define GTZC_CFGR3_RNG_Pos                  (13U)
25424 #define GTZC_CFGR3_RNG_Msk                  (0x01UL << GTZC_CFGR3_RNG_Pos)
25425 #define GTZC_CFGR3_OCTOSPIM_Pos             (16U)
25426 #define GTZC_CFGR3_OCTOSPIM_Msk             (0x01UL << GTZC_CFGR3_OCTOSPIM_Pos)
25427 #define GTZC_CFGR3_SDMMC1_Pos               (17U)
25428 #define GTZC_CFGR3_SDMMC1_Msk               (0x01UL << GTZC_CFGR3_SDMMC1_Pos)
25429 #define GTZC_CFGR3_SDMMC2_Pos               (18U)
25430 #define GTZC_CFGR3_SDMMC2_Msk               (0x01UL << GTZC_CFGR3_SDMMC2_Pos)
25431 #define GTZC_CFGR3_FSMC_REG_Pos             (19U)
25432 #define GTZC_CFGR3_FSMC_REG_Msk             (0x01UL << GTZC_CFGR3_FSMC_REG_Pos)
25433 #define GTZC_CFGR3_OCTOSPI1_REG_Pos         (20U)
25434 #define GTZC_CFGR3_OCTOSPI1_REG_Msk         (0x01UL << GTZC_CFGR3_OCTOSPI1_REG_Pos)
25435 #define GTZC_CFGR3_OCTOSPI2_REG_Pos         (21U)
25436 #define GTZC_CFGR3_OCTOSPI2_REG_Msk         (0x01UL << GTZC_CFGR3_OCTOSPI2_REG_Pos)
25437 #define GTZC_CFGR3_RAMCFG_Pos               (22U)
25438 #define GTZC_CFGR3_RAMCFG_Msk               (0x01UL << GTZC_CFGR3_RAMCFG_Pos)
25439 #define GTZC_CFGR3_GPU2D_Pos                (23U)
25440 #define GTZC_CFGR3_GPU2D_Msk                (0x01UL << GTZC_CFGR3_GPU2D_Pos)
25441 #define GTZC_CFGR3_GFXMMU_Pos               (24U)
25442 #define GTZC_CFGR3_GFXMMU_Msk               (0x01UL << GTZC_CFGR3_GFXMMU_Pos)
25443 #define GTZC_CFGR3_GFXMMU_REG_Pos           (25U)
25444 #define GTZC_CFGR3_GFXMMU_REG_Msk           (0x01UL << GTZC_CFGR3_GFXMMU_REG_Pos)
25445 #define GTZC_CFGR3_HSPI1_REG_Pos            (26U)
25446 #define GTZC_CFGR3_HSPI1_REG_Msk            (0x01UL << GTZC_CFGR3_HSPI1_REG_Pos)
25447 #define GTZC_CFGR3_DCACHE2_REG_Pos          (27U)
25448 #define GTZC_CFGR3_DCACHE2_REG_Msk          (0x01UL << GTZC_CFGR3_DCACHE2_REG_Pos)
25449 #define GTZC_CFGR3_JPEG_Pos                 (28U)
25450 #define GTZC_CFGR3_JPEG_Msk                 (0x01UL << GTZC_CFGR3_JPEG_Pos)
25451 
25452 /***************  Bits definition for register x=4 (GTZC1) *************/
25453 #define GTZC_CFGR4_GPDMA1_Pos               (0U)
25454 #define GTZC_CFGR4_GPDMA1_Msk               (0x01UL << GTZC_CFGR4_GPDMA1_Pos)
25455 #define GTZC_CFGR4_FLASH_REG_Pos            (1U)
25456 #define GTZC_CFGR4_FLASH_REG_Msk            (0x01UL << GTZC_CFGR4_FLASH_REG_Pos)
25457 #define GTZC_CFGR4_FLASH_Pos                (2U)
25458 #define GTZC_CFGR4_FLASH_Msk                (0x01UL << GTZC_CFGR4_FLASH_Pos)
25459 #define GTZC_CFGR4_TZSC1_Pos                (14U)
25460 #define GTZC_CFGR4_TZSC1_Msk                (0x01UL << GTZC_CFGR4_TZSC1_Pos)
25461 #define GTZC_CFGR4_TZIC1_Pos                (15U)
25462 #define GTZC_CFGR4_TZIC1_Msk                (0x01UL << GTZC_CFGR4_TZIC1_Pos)
25463 #define GTZC_CFGR4_OCTOSPI1_MEM_Pos         (16U)
25464 #define GTZC_CFGR4_OCTOSPI1_MEM_Msk         (0x01UL << GTZC_CFGR4_OCTOSPI1_MEM_Pos)
25465 #define GTZC_CFGR4_FSMC_MEM_Pos             (17U)
25466 #define GTZC_CFGR4_FSMC_MEM_Msk             (0x01UL << GTZC_CFGR4_FSMC_MEM_Pos)
25467 #define GTZC_CFGR4_BKPSRAM_Pos              (18U)
25468 #define GTZC_CFGR4_BKPSRAM_Msk              (0x01UL << GTZC_CFGR4_BKPSRAM_Pos)
25469 #define GTZC_CFGR4_OCTOSPI2_MEM_Pos         (19U)
25470 #define GTZC_CFGR4_OCTOSPI2_MEM_Msk         (0x01UL << GTZC_CFGR4_OCTOSPI2_MEM_Pos)
25471 #define GTZC_CFGR4_HSPI1_MEM_Pos            (20U)
25472 #define GTZC_CFGR4_HSPI1_MEM_Msk            (0x01UL << GTZC_CFGR4_HSPI1_MEM_Pos)
25473 #define GTZC_CFGR4_SRAM6_Pos                (22U)
25474 #define GTZC_CFGR4_SRAM6_Msk                (0x01UL << GTZC_CFGR4_SRAM6_Pos)
25475 #define GTZC_CFGR4_MPCBB6_REG_Pos           (23U)
25476 #define GTZC_CFGR4_MPCBB6_REG_Msk           (0x01UL << GTZC_CFGR4_MPCBB6_REG_Pos)
25477 #define GTZC_CFGR4_SRAM1_Pos                (24U)
25478 #define GTZC_CFGR4_SRAM1_Msk                (0x01UL << GTZC_CFGR4_SRAM1_Pos)
25479 #define GTZC_CFGR4_MPCBB1_REG_Pos           (25U)
25480 #define GTZC_CFGR4_MPCBB1_REG_Msk           (0x01UL << GTZC_CFGR4_MPCBB1_REG_Pos)
25481 #define GTZC_CFGR4_SRAM2_Pos                (26U)
25482 #define GTZC_CFGR4_SRAM2_Msk                (0x01UL << GTZC_CFGR4_SRAM2_Pos)
25483 #define GTZC_CFGR4_MPCBB2_REG_Pos           (27U)
25484 #define GTZC_CFGR4_MPCBB2_REG_Msk           (0x01UL << GTZC_CFGR4_MPCBB2_REG_Pos)
25485 #define GTZC_CFGR4_SRAM3_Pos                (28U)
25486 #define GTZC_CFGR4_SRAM3_Msk                (0x01UL << GTZC_CFGR4_SRAM3_Pos)
25487 #define GTZC_CFGR4_MPCBB3_REG_Pos           (29U)
25488 #define GTZC_CFGR4_MPCBB3_REG_Msk           (0x01UL << GTZC_CFGR4_MPCBB3_REG_Pos)
25489 #define GTZC_CFGR4_SRAM5_Pos                (30U)
25490 #define GTZC_CFGR4_SRAM5_Msk                (0x01UL << GTZC_CFGR4_SRAM5_Pos)
25491 #define GTZC_CFGR4_MPCBB5_REG_Pos           (31U)
25492 #define GTZC_CFGR4_MPCBB5_REG_Msk           (0x01UL << GTZC_CFGR4_MPCBB5_REG_Pos)
25493 
25494 /***************  Bits definition for register x=1 (GTZC2) *************/
25495 #define GTZC_CFGR1_SPI3_Pos                 (0U)
25496 #define GTZC_CFGR1_SPI3_Msk                 (0x01UL << GTZC_CFGR1_SPI3_Pos)
25497 #define GTZC_CFGR1_LPUART1_Pos              (1U)
25498 #define GTZC_CFGR1_LPUART1_Msk              (0x01UL << GTZC_CFGR1_LPUART1_Pos)
25499 #define GTZC_CFGR1_I2C3_Pos                 (2U)
25500 #define GTZC_CFGR1_I2C3_Msk                 (0x01UL << GTZC_CFGR1_I2C3_Pos)
25501 #define GTZC_CFGR1_LPTIM1_Pos               (3U)
25502 #define GTZC_CFGR1_LPTIM1_Msk               (0x01UL << GTZC_CFGR1_LPTIM1_Pos)
25503 #define GTZC_CFGR1_LPTIM3_Pos               (4U)
25504 #define GTZC_CFGR1_LPTIM3_Msk               (0x01UL << GTZC_CFGR1_LPTIM3_Pos)
25505 #define GTZC_CFGR1_LPTIM4_Pos               (5U)
25506 #define GTZC_CFGR1_LPTIM4_Msk               (0x01UL << GTZC_CFGR1_LPTIM4_Pos)
25507 #define GTZC_CFGR1_OPAMP_Pos                (6U)
25508 #define GTZC_CFGR1_OPAMP_Msk                (0x01UL << GTZC_CFGR1_OPAMP_Pos)
25509 #define GTZC_CFGR1_COMP_Pos                 (7U)
25510 #define GTZC_CFGR1_COMP_Msk                 (0x01UL << GTZC_CFGR1_COMP_Pos)
25511 #define GTZC_CFGR1_ADC4_Pos                 (8U)
25512 #define GTZC_CFGR1_ADC4_Msk                 (0x01UL << GTZC_CFGR1_ADC4_Pos)
25513 #define GTZC_CFGR1_VREFBUF_Pos              (9U)
25514 #define GTZC_CFGR1_VREFBUF_Msk              (0x01UL << GTZC_CFGR1_VREFBUF_Pos)
25515 #define GTZC_CFGR1_DAC1_Pos                 (11U)
25516 #define GTZC_CFGR1_DAC1_Msk                 (0x01UL << GTZC_CFGR1_DAC1_Pos)
25517 #define GTZC_CFGR1_ADF1_Pos                 (12U)
25518 #define GTZC_CFGR1_ADF1_Msk                 (0x01UL << GTZC_CFGR1_ADF1_Pos)
25519 
25520 /***************  Bits definition for register x=2 (GTZC2) *************/
25521 #define GTZC_CFGR2_SYSCFG_Pos               (0U)
25522 #define GTZC_CFGR2_SYSCFG_Msk               (0x01UL << GTZC_CFGR2_SYSCFG_Pos)
25523 #define GTZC_CFGR2_RTC_Pos                  (1U)
25524 #define GTZC_CFGR2_RTC_Msk                  (0x01UL << GTZC_CFGR2_RTC_Pos)
25525 #define GTZC_CFGR2_TAMP_Pos                 (2U)
25526 #define GTZC_CFGR2_TAMP_Msk                 (0x01UL << GTZC_CFGR2_TAMP_Pos)
25527 #define GTZC_CFGR2_PWR_Pos                  (3U)
25528 #define GTZC_CFGR2_PWR_Msk                  (0x01UL << GTZC_CFGR2_PWR_Pos)
25529 #define GTZC_CFGR2_RCC_Pos                  (4U)
25530 #define GTZC_CFGR2_RCC_Msk                  (0x01UL << GTZC_CFGR2_RCC_Pos)
25531 #define GTZC_CFGR2_LPDMA1_Pos               (5U)
25532 #define GTZC_CFGR2_LPDMA1_Msk               (0x01UL << GTZC_CFGR2_LPDMA1_Pos)
25533 #define GTZC_CFGR2_EXTI_Pos                 (6U)
25534 #define GTZC_CFGR2_EXTI_Msk                 (0x01UL << GTZC_CFGR2_EXTI_Pos)
25535 #define GTZC_CFGR2_TZSC2_Pos                (14U)
25536 #define GTZC_CFGR2_TZSC2_Msk                (0x01UL << GTZC_CFGR2_TZSC2_Pos)
25537 #define GTZC_CFGR2_TZIC2_Pos                (15U)
25538 #define GTZC_CFGR2_TZIC2_Msk                (0x01UL << GTZC_CFGR2_TZIC2_Pos)
25539 #define GTZC_CFGR2_SRAM4_Pos                (24U)
25540 #define GTZC_CFGR2_SRAM4_Msk                (0x01UL << GTZC_CFGR2_SRAM4_Pos)
25541 #define GTZC_CFGR2_MPCBB4_REG_Pos           (25U)
25542 #define GTZC_CFGR2_MPCBB4_REG_Msk           (0x01UL << GTZC_CFGR2_MPCBB4_REG_Pos)
25543 
25544 /*******************  Bits definition for GTZC_TZSC1_SECCFGR1 register  ***************/
25545 #define GTZC_TZSC1_SECCFGR1_TIM2_Pos            GTZC_CFGR1_TIM2_Pos
25546 #define GTZC_TZSC1_SECCFGR1_TIM2_Msk            GTZC_CFGR1_TIM2_Msk
25547 #define GTZC_TZSC1_SECCFGR1_TIM3_Pos            GTZC_CFGR1_TIM3_Pos
25548 #define GTZC_TZSC1_SECCFGR1_TIM3_Msk            GTZC_CFGR1_TIM3_Msk
25549 #define GTZC_TZSC1_SECCFGR1_TIM4_Pos            GTZC_CFGR1_TIM4_Pos
25550 #define GTZC_TZSC1_SECCFGR1_TIM4_Msk            GTZC_CFGR1_TIM4_Msk
25551 #define GTZC_TZSC1_SECCFGR1_TIM5_Pos            GTZC_CFGR1_TIM5_Pos
25552 #define GTZC_TZSC1_SECCFGR1_TIM5_Msk            GTZC_CFGR1_TIM5_Msk
25553 #define GTZC_TZSC1_SECCFGR1_TIM6_Pos            GTZC_CFGR1_TIM6_Pos
25554 #define GTZC_TZSC1_SECCFGR1_TIM6_Msk            GTZC_CFGR1_TIM6_Msk
25555 #define GTZC_TZSC1_SECCFGR1_TIM7_Pos            GTZC_CFGR1_TIM7_Pos
25556 #define GTZC_TZSC1_SECCFGR1_TIM7_Msk            GTZC_CFGR1_TIM7_Msk
25557 #define GTZC_TZSC1_SECCFGR1_WWDG_Pos            GTZC_CFGR1_WWDG_Pos
25558 #define GTZC_TZSC1_SECCFGR1_WWDG_Msk            GTZC_CFGR1_WWDG_Msk
25559 #define GTZC_TZSC1_SECCFGR1_IWDG_Pos            GTZC_CFGR1_IWDG_Pos
25560 #define GTZC_TZSC1_SECCFGR1_IWDG_Msk            GTZC_CFGR1_IWDG_Msk
25561 #define GTZC_TZSC1_SECCFGR1_SPI2_Pos            GTZC_CFGR1_SPI2_Pos
25562 #define GTZC_TZSC1_SECCFGR1_SPI2_Msk            GTZC_CFGR1_SPI2_Msk
25563 #define GTZC_TZSC1_SECCFGR1_USART2_Pos          GTZC_CFGR1_USART2_Pos
25564 #define GTZC_TZSC1_SECCFGR1_USART2_Msk          GTZC_CFGR1_USART2_Msk
25565 #define GTZC_TZSC1_SECCFGR1_USART3_Pos          GTZC_CFGR1_USART3_Pos
25566 #define GTZC_TZSC1_SECCFGR1_USART3_Msk          GTZC_CFGR1_USART3_Msk
25567 #define GTZC_TZSC1_SECCFGR1_UART4_Pos           GTZC_CFGR1_UART4_Pos
25568 #define GTZC_TZSC1_SECCFGR1_UART4_Msk           GTZC_CFGR1_UART4_Msk
25569 #define GTZC_TZSC1_SECCFGR1_UART5_Pos           GTZC_CFGR1_UART5_Pos
25570 #define GTZC_TZSC1_SECCFGR1_UART5_Msk           GTZC_CFGR1_UART5_Msk
25571 #define GTZC_TZSC1_SECCFGR1_I2C1_Pos            GTZC_CFGR1_I2C1_Pos
25572 #define GTZC_TZSC1_SECCFGR1_I2C1_Msk            GTZC_CFGR1_I2C1_Msk
25573 #define GTZC_TZSC1_SECCFGR1_I2C2_Pos            GTZC_CFGR1_I2C2_Pos
25574 #define GTZC_TZSC1_SECCFGR1_I2C2_Msk            GTZC_CFGR1_I2C2_Msk
25575 #define GTZC_TZSC1_SECCFGR1_CRS_Pos             GTZC_CFGR1_CRS_Pos
25576 #define GTZC_TZSC1_SECCFGR1_CRS_Msk             GTZC_CFGR1_CRS_Msk
25577 #define GTZC_TZSC1_SECCFGR1_I2C4_Pos            GTZC_CFGR1_I2C4_Pos
25578 #define GTZC_TZSC1_SECCFGR1_I2C4_Msk            GTZC_CFGR1_I2C4_Msk
25579 #define GTZC_TZSC1_SECCFGR1_LPTIM2_Pos          GTZC_CFGR1_LPTIM2_Pos
25580 #define GTZC_TZSC1_SECCFGR1_LPTIM2_Msk          GTZC_CFGR1_LPTIM2_Msk
25581 #define GTZC_TZSC1_SECCFGR1_FDCAN1_Pos          GTZC_CFGR1_FDCAN1_Pos
25582 #define GTZC_TZSC1_SECCFGR1_FDCAN1_Msk          GTZC_CFGR1_FDCAN1_Msk
25583 #define GTZC_TZSC1_SECCFGR1_UCPD1_Pos           GTZC_CFGR1_UCPD1_Pos
25584 #define GTZC_TZSC1_SECCFGR1_UCPD1_Msk           GTZC_CFGR1_UCPD1_Msk
25585 #define GTZC_TZSC1_SECCFGR1_USART6_Pos          GTZC_CFGR1_USART6_Pos
25586 #define GTZC_TZSC1_SECCFGR1_USART6_Msk          GTZC_CFGR1_USART6_Msk
25587 #define GTZC_TZSC1_SECCFGR1_I2C5_Pos            GTZC_CFGR1_I2C5_Pos
25588 #define GTZC_TZSC1_SECCFGR1_I2C5_Msk            GTZC_CFGR1_I2C5_Msk
25589 #define GTZC_TZSC1_SECCFGR1_I2C6_Pos            GTZC_CFGR1_I2C6_Pos
25590 #define GTZC_TZSC1_SECCFGR1_I2C6_Msk            GTZC_CFGR1_I2C6_Msk
25591 
25592 /*******************  Bits definition for GTZC_TZSC1_SECCFGR2 register  ***************/
25593 #define GTZC_TZSC1_SECCFGR2_TIM1_Pos            GTZC_CFGR2_TIM1_Pos
25594 #define GTZC_TZSC1_SECCFGR2_TIM1_Msk            GTZC_CFGR2_TIM1_Msk
25595 #define GTZC_TZSC1_SECCFGR2_SPI1_Pos            GTZC_CFGR2_SPI1_Pos
25596 #define GTZC_TZSC1_SECCFGR2_SPI1_Msk            GTZC_CFGR2_SPI1_Msk
25597 #define GTZC_TZSC1_SECCFGR2_TIM8_Pos            GTZC_CFGR2_TIM8_Pos
25598 #define GTZC_TZSC1_SECCFGR2_TIM8_Msk            GTZC_CFGR2_TIM8_Msk
25599 #define GTZC_TZSC1_SECCFGR2_USART1_Pos          GTZC_CFGR2_USART1_Pos
25600 #define GTZC_TZSC1_SECCFGR2_USART1_Msk          GTZC_CFGR2_USART1_Msk
25601 #define GTZC_TZSC1_SECCFGR2_TIM15_Pos           GTZC_CFGR2_TIM15_Pos
25602 #define GTZC_TZSC1_SECCFGR2_TIM15_Msk           GTZC_CFGR2_TIM15_Msk
25603 #define GTZC_TZSC1_SECCFGR2_TIM16_Pos           GTZC_CFGR2_TIM16_Pos
25604 #define GTZC_TZSC1_SECCFGR2_TIM16_Msk           GTZC_CFGR2_TIM16_Msk
25605 #define GTZC_TZSC1_SECCFGR2_TIM17_Pos           GTZC_CFGR2_TIM17_Pos
25606 #define GTZC_TZSC1_SECCFGR2_TIM17_Msk           GTZC_CFGR2_TIM17_Msk
25607 #define GTZC_TZSC1_SECCFGR2_SAI1_Pos            GTZC_CFGR2_SAI1_Pos
25608 #define GTZC_TZSC1_SECCFGR2_SAI1_Msk            GTZC_CFGR2_SAI1_Msk
25609 #define GTZC_TZSC1_SECCFGR2_SAI2_Pos            GTZC_CFGR2_SAI2_Pos
25610 #define GTZC_TZSC1_SECCFGR2_SAI2_Msk            GTZC_CFGR2_SAI2_Msk
25611 #define GTZC_TZSC1_SECCFGR2_LTDCUSB_Pos         GTZC_CFGR2_LTDCUSB_Pos
25612 #define GTZC_TZSC1_SECCFGR2_LTDCUSB_Msk         GTZC_CFGR2_LTDCUSB_Msk
25613 #define GTZC_TZSC1_SECCFGR2_DSI_Pos             GTZC_CFGR2_DSI_Pos
25614 #define GTZC_TZSC1_SECCFGR2_DSI_Msk             GTZC_CFGR2_DSI_Msk
25615 #define GTZC_TZSC1_SECCFGR2_GFXTIM_Pos          GTZC_CFGR2_GFXTIM_Pos
25616 #define GTZC_TZSC1_SECCFGR2_GFXTIM_Msk          GTZC_CFGR2_GFXTIM_Msk
25617 
25618 /*******************  Bits definition for GTZC_TZSC1_SECCFGR3 register  ***************/
25619 #define GTZC_TZSC1_SECCFGR3_MDF1_Pos            GTZC_CFGR3_MDF1_Pos
25620 #define GTZC_TZSC1_SECCFGR3_MDF1_Msk            GTZC_CFGR3_MDF1_Msk
25621 #define GTZC_TZSC1_SECCFGR3_CORDIC_Pos          GTZC_CFGR3_CORDIC_Pos
25622 #define GTZC_TZSC1_SECCFGR3_CORDIC_Msk          GTZC_CFGR3_CORDIC_Msk
25623 #define GTZC_TZSC1_SECCFGR3_FMAC_Pos            GTZC_CFGR3_FMAC_Pos
25624 #define GTZC_TZSC1_SECCFGR3_FMAC_Msk            GTZC_CFGR3_FMAC_Msk
25625 #define GTZC_TZSC1_SECCFGR3_CRC_Pos             GTZC_CFGR3_CRC_Pos
25626 #define GTZC_TZSC1_SECCFGR3_CRC_Msk             GTZC_CFGR3_CRC_Msk
25627 #define GTZC_TZSC1_SECCFGR3_TSC_Pos             GTZC_CFGR3_TSC_Pos
25628 #define GTZC_TZSC1_SECCFGR3_TSC_Msk             GTZC_CFGR3_TSC_Msk
25629 #define GTZC_TZSC1_SECCFGR3_DMA2D_Pos           GTZC_CFGR3_DMA2D_Pos
25630 #define GTZC_TZSC1_SECCFGR3_DMA2D_Msk           GTZC_CFGR3_DMA2D_Msk
25631 #define GTZC_TZSC1_SECCFGR3_ICACHE_REG_Pos      GTZC_CFGR3_ICACHE_REG_Pos
25632 #define GTZC_TZSC1_SECCFGR3_ICACHE_REG_Msk      GTZC_CFGR3_ICACHE_REG_Msk
25633 #define GTZC_TZSC1_SECCFGR3_DCACHE1_REG_Pos     GTZC_CFGR3_DCACHE1_REG_Pos
25634 #define GTZC_TZSC1_SECCFGR3_DCACHE1_REG_Msk     GTZC_CFGR3_DCACHE1_REG_Msk
25635 #define GTZC_TZSC1_SECCFGR3_ADC12_Pos           GTZC_CFGR3_ADC12_Pos
25636 #define GTZC_TZSC1_SECCFGR3_ADC12_Msk           GTZC_CFGR3_ADC12_Msk
25637 #define GTZC_TZSC1_SECCFGR3_DCMI_Pos            GTZC_CFGR3_DCMI_Pos
25638 #define GTZC_TZSC1_SECCFGR3_DCMI_Msk            GTZC_CFGR3_DCMI_Msk
25639 #define GTZC_TZSC1_SECCFGR3_OTG_Pos             GTZC_CFGR3_OTG_Pos
25640 #define GTZC_TZSC1_SECCFGR3_OTG_Msk             GTZC_CFGR3_OTG_Msk
25641 #define GTZC_TZSC1_SECCFGR3_HASH_Pos            GTZC_CFGR3_HASH_Pos
25642 #define GTZC_TZSC1_SECCFGR3_HASH_Msk            GTZC_CFGR3_HASH_Msk
25643 #define GTZC_TZSC1_SECCFGR3_RNG_Pos             GTZC_CFGR3_RNG_Pos
25644 #define GTZC_TZSC1_SECCFGR3_RNG_Msk             GTZC_CFGR3_RNG_Msk
25645 #define GTZC_TZSC1_SECCFGR3_OCTOSPIM_Pos        GTZC_CFGR3_OCTOSPIM_Pos
25646 #define GTZC_TZSC1_SECCFGR3_OCTOSPIM_Msk        GTZC_CFGR3_OCTOSPIM_Msk
25647 #define GTZC_TZSC1_SECCFGR3_SDMMC1_Pos          GTZC_CFGR3_SDMMC1_Pos
25648 #define GTZC_TZSC1_SECCFGR3_SDMMC1_Msk          GTZC_CFGR3_SDMMC1_Msk
25649 #define GTZC_TZSC1_SECCFGR3_SDMMC2_Pos          GTZC_CFGR3_SDMMC2_Pos
25650 #define GTZC_TZSC1_SECCFGR3_SDMMC2_Msk          GTZC_CFGR3_SDMMC2_Msk
25651 #define GTZC_TZSC1_SECCFGR3_FSMC_REG_Pos        GTZC_CFGR3_FSMC_REG_Pos
25652 #define GTZC_TZSC1_SECCFGR3_FSMC_REG_Msk        GTZC_CFGR3_FSMC_REG_Msk
25653 #define GTZC_TZSC1_SECCFGR3_OCTOSPI1_REG_Pos    GTZC_CFGR3_OCTOSPI1_REG_Pos
25654 #define GTZC_TZSC1_SECCFGR3_OCTOSPI1_REG_Msk    GTZC_CFGR3_OCTOSPI1_REG_Msk
25655 #define GTZC_TZSC1_SECCFGR3_OCTOSPI2_REG_Pos    GTZC_CFGR3_OCTOSPI2_REG_Pos
25656 #define GTZC_TZSC1_SECCFGR3_OCTOSPI2_REG_Msk    GTZC_CFGR3_OCTOSPI2_REG_Msk
25657 #define GTZC_TZSC1_SECCFGR3_RAMCFG_Pos          GTZC_CFGR3_RAMCFG_Pos
25658 #define GTZC_TZSC1_SECCFGR3_RAMCFG_Msk          GTZC_CFGR3_RAMCFG_Msk
25659 #define GTZC_TZSC1_SECCFGR3_GPU2D_Pos           GTZC_CFGR3_GPU2D_Pos
25660 #define GTZC_TZSC1_SECCFGR3_GPU2D_Msk           GTZC_CFGR3_GPU2D_Msk
25661 #define GTZC_TZSC1_SECCFGR3_GFXMMU_Pos          GTZC_CFGR3_GFXMMU_Pos
25662 #define GTZC_TZSC1_SECCFGR3_GFXMMU_Msk          GTZC_CFGR3_GFXMMU_Msk
25663 #define GTZC_TZSC1_SECCFGR3_GFXMMU_REG_Pos      GTZC_CFGR3_GFXMMU_REG_Pos
25664 #define GTZC_TZSC1_SECCFGR3_GFXMMU_REG_Msk      GTZC_CFGR3_GFXMMU_REG_Msk
25665 #define GTZC_TZSC1_SECCFGR3_HSPI1_REG_Pos       GTZC_CFGR3_HSPI1_REG_Pos
25666 #define GTZC_TZSC1_SECCFGR3_HSPI1_REG_Msk       GTZC_CFGR3_HSPI1_REG_Msk
25667 #define GTZC_TZSC1_SECCFGR3_DCACHE2_REG_Pos     GTZC_CFGR3_DCACHE2_REG_Pos
25668 #define GTZC_TZSC1_SECCFGR3_DCACHE2_REG_Msk     GTZC_CFGR3_DCACHE2_REG_Msk
25669 #define GTZC_TZSC1_SECCFGR3_JPEG_Pos            GTZC_CFGR3_JPEG_REG_Pos
25670 #define GTZC_TZSC1_SECCFGR3_JPEG_Msk            GTZC_CFGR3_JPEG_REG_Msk
25671 
25672 /*******************  Bits definition for GTZC_TZSC2_SECCFGR1 register  ***************/
25673 #define GTZC_TZSC2_SECCFGR1_SPI3_Pos            GTZC_CFGR1_SPI3_Pos
25674 #define GTZC_TZSC2_SECCFGR1_SPI3_Msk            GTZC_CFGR1_SPI3_Msk
25675 #define GTZC_TZSC2_SECCFGR1_LPUART1_Pos         GTZC_CFGR1_LPUART1_Pos
25676 #define GTZC_TZSC2_SECCFGR1_LPUART1_Msk         GTZC_CFGR1_LPUART1_Msk
25677 #define GTZC_TZSC2_SECCFGR1_I2C3_Pos            GTZC_CFGR1_I2C3_Pos
25678 #define GTZC_TZSC2_SECCFGR1_I2C3_Msk            GTZC_CFGR1_I2C3_Msk
25679 #define GTZC_TZSC2_SECCFGR1_LPTIM1_Pos          GTZC_CFGR1_LPTIM1_Pos
25680 #define GTZC_TZSC2_SECCFGR1_LPTIM1_Msk          GTZC_CFGR1_LPTIM1_Msk
25681 #define GTZC_TZSC2_SECCFGR1_LPTIM3_Pos          GTZC_CFGR1_LPTIM3_Pos
25682 #define GTZC_TZSC2_SECCFGR1_LPTIM3_Msk          GTZC_CFGR1_LPTIM3_Msk
25683 #define GTZC_TZSC2_SECCFGR1_LPTIM4_Pos          GTZC_CFGR1_LPTIM4_Pos
25684 #define GTZC_TZSC2_SECCFGR1_LPTIM4_Msk          GTZC_CFGR1_LPTIM4_Msk
25685 #define GTZC_TZSC2_SECCFGR1_OPAMP_Pos           GTZC_CFGR1_OPAMP_Pos
25686 #define GTZC_TZSC2_SECCFGR1_OPAMP_Msk           GTZC_CFGR1_OPAMP_Msk
25687 #define GTZC_TZSC2_SECCFGR1_COMP_Pos            GTZC_CFGR1_COMP_Pos
25688 #define GTZC_TZSC2_SECCFGR1_COMP_Msk            GTZC_CFGR1_COMP_Msk
25689 #define GTZC_TZSC2_SECCFGR1_ADC4_Pos            GTZC_CFGR1_ADC4_Pos
25690 #define GTZC_TZSC2_SECCFGR1_ADC4_Msk            GTZC_CFGR1_ADC4_Msk
25691 #define GTZC_TZSC2_SECCFGR1_VREFBUF_Pos         GTZC_CFGR1_VREFBUF_Pos
25692 #define GTZC_TZSC2_SECCFGR1_VREFBUF_Msk         GTZC_CFGR1_VREFBUF_Msk
25693 #define GTZC_TZSC2_SECCFGR1_DAC1_Pos            GTZC_CFGR1_DAC1_Pos
25694 #define GTZC_TZSC2_SECCFGR1_DAC1_Msk            GTZC_CFGR1_DAC1_Msk
25695 #define GTZC_TZSC2_SECCFGR1_ADF1_Pos            GTZC_CFGR1_ADF1_Pos
25696 #define GTZC_TZSC2_SECCFGR1_ADF1_Msk            GTZC_CFGR1_ADF1_Msk
25697 
25698 /*******************  Bits definition for GTZC_TZSC1_PRIVCFGR1 register  ***************/
25699 #define GTZC_TZSC1_PRIVCFGR1_TIM2_Pos           GTZC_CFGR1_TIM2_Pos
25700 #define GTZC_TZSC1_PRIVCFGR1_TIM2_Msk           GTZC_CFGR1_TIM2_Msk
25701 #define GTZC_TZSC1_PRIVCFGR1_TIM3_Pos           GTZC_CFGR1_TIM3_Pos
25702 #define GTZC_TZSC1_PRIVCFGR1_TIM3_Msk           GTZC_CFGR1_TIM3_Msk
25703 #define GTZC_TZSC1_PRIVCFGR1_TIM4_Pos           GTZC_CFGR1_TIM4_Pos
25704 #define GTZC_TZSC1_PRIVCFGR1_TIM4_Msk           GTZC_CFGR1_TIM4_Msk
25705 #define GTZC_TZSC1_PRIVCFGR1_TIM5_Pos           GTZC_CFGR1_TIM5_Pos
25706 #define GTZC_TZSC1_PRIVCFGR1_TIM5_Msk           GTZC_CFGR1_TIM5_Msk
25707 #define GTZC_TZSC1_PRIVCFGR1_TIM6_Pos           GTZC_CFGR1_TIM6_Pos
25708 #define GTZC_TZSC1_PRIVCFGR1_TIM6_Msk           GTZC_CFGR1_TIM6_Msk
25709 #define GTZC_TZSC1_PRIVCFGR1_TIM7_Pos           GTZC_CFGR1_TIM7_Pos
25710 #define GTZC_TZSC1_PRIVCFGR1_TIM7_Msk           GTZC_CFGR1_TIM7_Msk
25711 #define GTZC_TZSC1_PRIVCFGR1_WWDG_Pos           GTZC_CFGR1_WWDG_Pos
25712 #define GTZC_TZSC1_PRIVCFGR1_WWDG_Msk           GTZC_CFGR1_WWDG_Msk
25713 #define GTZC_TZSC1_PRIVCFGR1_IWDG_Pos           GTZC_CFGR1_IWDG_Pos
25714 #define GTZC_TZSC1_PRIVCFGR1_IWDG_Msk           GTZC_CFGR1_IWDG_Msk
25715 #define GTZC_TZSC1_PRIVCFGR1_SPI2_Pos           GTZC_CFGR1_SPI2_Pos
25716 #define GTZC_TZSC1_PRIVCFGR1_SPI2_Msk           GTZC_CFGR1_SPI2_Msk
25717 #define GTZC_TZSC1_PRIVCFGR1_USART2_Pos         GTZC_CFGR1_USART2_Pos
25718 #define GTZC_TZSC1_PRIVCFGR1_USART2_Msk         GTZC_CFGR1_USART2_Msk
25719 #define GTZC_TZSC1_PRIVCFGR1_USART3_Pos         GTZC_CFGR1_USART3_Pos
25720 #define GTZC_TZSC1_PRIVCFGR1_USART3_Msk         GTZC_CFGR1_USART3_Msk
25721 #define GTZC_TZSC1_PRIVCFGR1_UART4_Pos          GTZC_CFGR1_UART4_Pos
25722 #define GTZC_TZSC1_PRIVCFGR1_UART4_Msk          GTZC_CFGR1_UART4_Msk
25723 #define GTZC_TZSC1_PRIVCFGR1_UART5_Pos          GTZC_CFGR1_UART5_Pos
25724 #define GTZC_TZSC1_PRIVCFGR1_UART5_Msk          GTZC_CFGR1_UART5_Msk
25725 #define GTZC_TZSC1_PRIVCFGR1_I2C1_Pos           GTZC_CFGR1_I2C1_Pos
25726 #define GTZC_TZSC1_PRIVCFGR1_I2C1_Msk           GTZC_CFGR1_I2C1_Msk
25727 #define GTZC_TZSC1_PRIVCFGR1_I2C2_Pos           GTZC_CFGR1_I2C2_Pos
25728 #define GTZC_TZSC1_PRIVCFGR1_I2C2_Msk           GTZC_CFGR1_I2C2_Msk
25729 #define GTZC_TZSC1_PRIVCFGR1_CRS_Pos            GTZC_CFGR1_CRS_Pos
25730 #define GTZC_TZSC1_PRIVCFGR1_CRS_Msk            GTZC_CFGR1_CRS_Msk
25731 #define GTZC_TZSC1_PRIVCFGR1_I2C4_Pos           GTZC_CFGR1_I2C4_Pos
25732 #define GTZC_TZSC1_PRIVCFGR1_I2C4_Msk           GTZC_CFGR1_I2C4_Msk
25733 #define GTZC_TZSC1_PRIVCFGR1_LPTIM2_Pos         GTZC_CFGR1_LPTIM2_Pos
25734 #define GTZC_TZSC1_PRIVCFGR1_LPTIM2_Msk         GTZC_CFGR1_LPTIM2_Msk
25735 #define GTZC_TZSC1_PRIVCFGR1_FDCAN1_Pos         GTZC_CFGR1_FDCAN1_Pos
25736 #define GTZC_TZSC1_PRIVCFGR1_FDCAN1_Msk         GTZC_CFGR1_FDCAN1_Msk
25737 #define GTZC_TZSC1_PRIVCFGR1_UCPD1_Pos          GTZC_CFGR1_UCPD1_Pos
25738 #define GTZC_TZSC1_PRIVCFGR1_UCPD1_Msk          GTZC_CFGR1_UCPD1_Msk
25739 #define GTZC_TZSC1_PRIVCFGR1_USART6_Pos         GTZC_CFGR1_USART6_Pos
25740 #define GTZC_TZSC1_PRIVCFGR1_USART6_Msk         GTZC_CFGR1_USART6_Msk
25741 #define GTZC_TZSC1_PRIVCFGR1_I2C5_Pos           GTZC_CFGR1_I2C5_Pos
25742 #define GTZC_TZSC1_PRIVCFGR1_I2C5_Msk           GTZC_CFGR1_I2C5_Msk
25743 #define GTZC_TZSC1_PRIVCFGR1_I2C6_Pos           GTZC_CFGR1_I2C6_Pos
25744 #define GTZC_TZSC1_PRIVCFGR1_I2C6_Msk           GTZC_CFGR1_I2C6_Msk
25745 
25746 /*******************  Bits definition for GTZC_TZSC1_PRIVCFGR2 register  ***************/
25747 #define GTZC_TZSC1_PRIVCFGR2_TIM1_Pos           GTZC_CFGR2_TIM1_Pos
25748 #define GTZC_TZSC1_PRIVCFGR2_TIM1_Msk           GTZC_CFGR2_TIM1_Msk
25749 #define GTZC_TZSC1_PRIVCFGR2_SPI1_Pos           GTZC_CFGR2_SPI1_Pos
25750 #define GTZC_TZSC1_PRIVCFGR2_SPI1_Msk           GTZC_CFGR2_SPI1_Msk
25751 #define GTZC_TZSC1_PRIVCFGR2_TIM8_Pos           GTZC_CFGR2_TIM8_Pos
25752 #define GTZC_TZSC1_PRIVCFGR2_TIM8_Msk           GTZC_CFGR2_TIM8_Msk
25753 #define GTZC_TZSC1_PRIVCFGR2_USART1_Pos         GTZC_CFGR2_USART1_Pos
25754 #define GTZC_TZSC1_PRIVCFGR2_USART1_Msk         GTZC_CFGR2_USART1_Msk
25755 #define GTZC_TZSC1_PRIVCFGR2_TIM15_Pos          GTZC_CFGR2_TIM15_Pos
25756 #define GTZC_TZSC1_PRIVCFGR2_TIM15_Msk          GTZC_CFGR2_TIM15_Msk
25757 #define GTZC_TZSC1_PRIVCFGR2_TIM16_Pos          GTZC_CFGR2_TIM16_Pos
25758 #define GTZC_TZSC1_PRIVCFGR2_TIM16_Msk          GTZC_CFGR2_TIM16_Msk
25759 #define GTZC_TZSC1_PRIVCFGR2_TIM17_Pos          GTZC_CFGR2_TIM17_Pos
25760 #define GTZC_TZSC1_PRIVCFGR2_TIM17_Msk          GTZC_CFGR2_TIM17_Msk
25761 #define GTZC_TZSC1_PRIVCFGR2_SAI1_Pos           GTZC_CFGR2_SAI1_Pos
25762 #define GTZC_TZSC1_PRIVCFGR2_SAI1_Msk           GTZC_CFGR2_SAI1_Msk
25763 #define GTZC_TZSC1_PRIVCFGR2_SAI2_Pos           GTZC_CFGR2_SAI2_Pos
25764 #define GTZC_TZSC1_PRIVCFGR2_SAI2_Msk           GTZC_CFGR2_SAI2_Msk
25765 #define GTZC_TZSC1_PRIVCFGR2_LTDCUSB_Pos        GTZC_CFGR2_LTDCUSB_Pos
25766 #define GTZC_TZSC1_PRIVCFGR2_LTDCUSB_Msk        GTZC_CFGR2_LTDCUSB_Msk
25767 #define GTZC_TZSC1_PRIVCFGR2_DSI_Pos            GTZC_CFGR2_DSI_Pos
25768 #define GTZC_TZSC1_PRIVCFGR2_DSI_Msk            GTZC_CFGR2_DSI_Msk
25769 #define GTZC_TZSC1_PRIVCFGR2_GFXTIM_Pos         GTZC_CFGR2_GFXTIM_Pos
25770 #define GTZC_TZSC1_PRIVCFGR2_GFXTIM_Msk         GTZC_CFGR2_GFXTIM_Msk
25771 
25772 /*******************  Bits definition for GTZC_TZSC1_PRIVCFGR3 register  ***************/
25773 #define GTZC_TZSC1_PRIVCFGR3_MDF1_Pos           GTZC_CFGR3_MDF1_Pos
25774 #define GTZC_TZSC1_PRIVCFGR3_MDF1_Msk           GTZC_CFGR3_MDF1_Msk
25775 #define GTZC_TZSC1_PRIVCFGR3_CORDIC_Pos         GTZC_CFGR3_CORDIC_Pos
25776 #define GTZC_TZSC1_PRIVCFGR3_CORDIC_Msk         GTZC_CFGR3_CORDIC_Msk
25777 #define GTZC_TZSC1_PRIVCFGR3_FMAC_Pos           GTZC_CFGR3_FMAC_Pos
25778 #define GTZC_TZSC1_PRIVCFGR3_FMAC_Msk           GTZC_CFGR3_FMAC_Msk
25779 #define GTZC_TZSC1_PRIVCFGR3_CRC_Pos            GTZC_CFGR3_CRC_Pos
25780 #define GTZC_TZSC1_PRIVCFGR3_CRC_Msk            GTZC_CFGR3_CRC_Msk
25781 #define GTZC_TZSC1_PRIVCFGR3_TSC_Pos            GTZC_CFGR3_TSC_Pos
25782 #define GTZC_TZSC1_PRIVCFGR3_TSC_Msk            GTZC_CFGR3_TSC_Msk
25783 #define GTZC_TZSC1_PRIVCFGR3_DMA2D_Pos          GTZC_CFGR3_DMA2D_Pos
25784 #define GTZC_TZSC1_PRIVCFGR3_DMA2D_Msk          GTZC_CFGR3_DMA2D_Msk
25785 #define GTZC_TZSC1_PRIVCFGR3_ICACHE_REG_Pos     GTZC_CFGR3_ICACHE_REG_Pos
25786 #define GTZC_TZSC1_PRIVCFGR3_ICACHE_REG_Msk     GTZC_CFGR3_ICACHE_REG_Msk
25787 #define GTZC_TZSC1_PRIVCFGR3_DCACHE1_REG_Pos    GTZC_CFGR3_DCACHE1_REG_Pos
25788 #define GTZC_TZSC1_PRIVCFGR3_DCACHE1_REG_Msk    GTZC_CFGR3_DCACHE1_REG_Msk
25789 #define GTZC_TZSC1_PRIVCFGR3_ADC12_Pos          GTZC_CFGR3_ADC12_Pos
25790 #define GTZC_TZSC1_PRIVCFGR3_ADC12_Msk          GTZC_CFGR3_ADC12_Msk
25791 #define GTZC_TZSC1_PRIVCFGR3_DCMI_Pos           GTZC_CFGR3_DCMI_Pos
25792 #define GTZC_TZSC1_PRIVCFGR3_DCMI_Msk           GTZC_CFGR3_DCMI_Msk
25793 #define GTZC_TZSC1_PRIVCFGR3_OTG_Pos            GTZC_CFGR3_OTG_Pos
25794 #define GTZC_TZSC1_PRIVCFGR3_OTG_Msk            GTZC_CFGR3_OTG_Msk
25795 #define GTZC_TZSC1_PRIVCFGR3_HASH_Pos           GTZC_CFGR3_HASH_Pos
25796 #define GTZC_TZSC1_PRIVCFGR3_HASH_Msk           GTZC_CFGR3_HASH_Msk
25797 #define GTZC_TZSC1_PRIVCFGR3_RNG_Pos            GTZC_CFGR3_RNG_Pos
25798 #define GTZC_TZSC1_PRIVCFGR3_RNG_Msk            GTZC_CFGR3_RNG_Msk
25799 #define GTZC_TZSC1_PRIVCFGR3_OCTOSPIM_Pos       GTZC_CFGR3_OCTOSPIM_Pos
25800 #define GTZC_TZSC1_PRIVCFGR3_OCTOSPIM_Msk       GTZC_CFGR3_OCTOSPIM_Msk
25801 #define GTZC_TZSC1_PRIVCFGR3_SDMMC1_Pos         GTZC_CFGR3_SDMMC1_Pos
25802 #define GTZC_TZSC1_PRIVCFGR3_SDMMC1_Msk         GTZC_CFGR3_SDMMC1_Msk
25803 #define GTZC_TZSC1_PRIVCFGR3_SDMMC2_Pos         GTZC_CFGR3_SDMMC2_Pos
25804 #define GTZC_TZSC1_PRIVCFGR3_SDMMC2_Msk         GTZC_CFGR3_SDMMC2_Msk
25805 #define GTZC_TZSC1_PRIVCFGR3_FSMC_REG_Pos       GTZC_CFGR3_FSMC_REG_Pos
25806 #define GTZC_TZSC1_PRIVCFGR3_FSMC_REG_Msk       GTZC_CFGR3_FSMC_REG_Msk
25807 #define GTZC_TZSC1_PRIVCFGR3_OCTOSPI1_REG_Pos   GTZC_CFGR3_OCTOSPI1_REG_Pos
25808 #define GTZC_TZSC1_PRIVCFGR3_OCTOSPI1_REG_Msk   GTZC_CFGR3_OCTOSPI1_REG_Msk
25809 #define GTZC_TZSC1_PRIVCFGR3_OCTOSPI2_REG_Pos   GTZC_CFGR3_OCTOSPI2_REG_Pos
25810 #define GTZC_TZSC1_PRIVCFGR3_OCTOSPI2_REG_Msk   GTZC_CFGR3_OCTOSPI2_REG_Msk
25811 #define GTZC_TZSC1_PRIVCFGR3_RAMCFG_Pos         GTZC_CFGR3_RAMCFG_Pos
25812 #define GTZC_TZSC1_PRIVCFGR3_RAMCFG_Msk         GTZC_CFGR3_RAMCFG_Msk
25813 #define GTZC_TZSC1_PRIVCFGR3_GPU2D_Pos          GTZC_CFGR3_GPU2D_Pos
25814 #define GTZC_TZSC1_PRIVCFGR3_GPU2D_Msk          GTZC_CFGR3_GPU2D_Msk
25815 #define GTZC_TZSC1_PRIVCFGR3_GFXMMU_Pos         GTZC_CFGR3_GFXMMU_Pos
25816 #define GTZC_TZSC1_PRIVCFGR3_GFXMMU_Msk         GTZC_CFGR3_GFXMMU_Msk
25817 #define GTZC_TZSC1_PRIVCFGR3_GFXMMU_REG_Pos     GTZC_CFGR3_GFXMMU_REG_Pos
25818 #define GTZC_TZSC1_PRIVCFGR3_GFXMMU_REG_Msk     GTZC_CFGR3_GFXMMU_REG_Msk
25819 #define GTZC_TZSC1_PRIVCFGR3_HSPI1_REG_Pos      GTZC_CFGR3_HSPI1_REG_Pos
25820 #define GTZC_TZSC1_PRIVCFGR3_HSPI1_REG_Msk      GTZC_CFGR3_HSPI1_REG_Msk
25821 #define GTZC_TZSC1_PRIVCFGR3_DCACHE2_REG_Pos    GTZC_CFGR3_DCACHE2_REG_Pos
25822 #define GTZC_TZSC1_PRIVCFGR3_DCACHE2_REG_Msk    GTZC_CFGR3_DCACHE2_REG_Msk
25823 #define GTZC_TZSC1_PRIVCFGR3_JPEG_Pos           GTZC_CFGR3_JPEG_REG_Pos
25824 #define GTZC_TZSC1_PRIVCFGR3_JPEG_Msk           GTZC_CFGR3_JPEG_REG_Msk
25825 
25826 /*******************  Bits definition for GTZC_TZSC2_SECCFGR1 register  ***************/
25827 #define GTZC_TZSC2_PRIVCFGR1_SPI3_Pos           GTZC_CFGR1_SPI3_Pos
25828 #define GTZC_TZSC2_PRIVCFGR1_SPI3_Msk           GTZC_CFGR1_SPI3_Msk
25829 #define GTZC_TZSC2_PRIVCFGR1_LPUART1_Pos        GTZC_CFGR1_LPUART1_Pos
25830 #define GTZC_TZSC2_PRIVCFGR1_LPUART1_Msk        GTZC_CFGR1_LPUART1_Msk
25831 #define GTZC_TZSC2_PRIVCFGR1_I2C3_Pos           GTZC_CFGR1_I2C3_Pos
25832 #define GTZC_TZSC2_PRIVCFGR1_I2C3_Msk           GTZC_CFGR1_I2C3_Msk
25833 #define GTZC_TZSC2_PRIVCFGR1_LPTIM1_Pos         GTZC_CFGR1_LPTIM1_Pos
25834 #define GTZC_TZSC2_PRIVCFGR1_LPTIM1_Msk         GTZC_CFGR1_LPTIM1_Msk
25835 #define GTZC_TZSC2_PRIVCFGR1_LPTIM3_Pos         GTZC_CFGR1_LPTIM3_Pos
25836 #define GTZC_TZSC2_PRIVCFGR1_LPTIM3_Msk         GTZC_CFGR1_LPTIM3_Msk
25837 #define GTZC_TZSC2_PRIVCFGR1_LPTIM4_Pos         GTZC_CFGR1_LPTIM4_Pos
25838 #define GTZC_TZSC2_PRIVCFGR1_LPTIM4_Msk         GTZC_CFGR1_LPTIM4_Msk
25839 #define GTZC_TZSC2_PRIVCFGR1_OPAMP_Pos          GTZC_CFGR1_OPAMP_Pos
25840 #define GTZC_TZSC2_PRIVCFGR1_OPAMP_Msk          GTZC_CFGR1_OPAMP_Msk
25841 #define GTZC_TZSC2_PRIVCFGR1_COMP_Pos           GTZC_CFGR1_COMP_Pos
25842 #define GTZC_TZSC2_PRIVCFGR1_COMP_Msk           GTZC_CFGR1_COMP_Msk
25843 #define GTZC_TZSC2_PRIVCFGR1_ADC4_Pos           GTZC_CFGR1_ADC4_Pos
25844 #define GTZC_TZSC2_PRIVCFGR1_ADC4_Msk           GTZC_CFGR1_ADC4_Msk
25845 #define GTZC_TZSC2_PRIVCFGR1_VREFBUF_Pos        GTZC_CFGR1_VREFBUF_Pos
25846 #define GTZC_TZSC2_PRIVCFGR1_VREFBUF_Msk        GTZC_CFGR1_VREFBUF_Msk
25847 #define GTZC_TZSC2_PRIVCFGR1_DAC1_Pos           GTZC_CFGR1_DAC1_Pos
25848 #define GTZC_TZSC2_PRIVCFGR1_DAC1_Msk           GTZC_CFGR1_DAC1_Msk
25849 #define GTZC_TZSC2_PRIVCFGR1_ADF1_Pos           GTZC_CFGR1_ADF1_Pos
25850 #define GTZC_TZSC2_PRIVCFGR1_ADF1_Msk           GTZC_CFGR1_ADF1_Msk
25851 
25852 /*******************  Bits definition for GTZC_TZIC1_IER1 register  ***************/
25853 #define GTZC_TZIC1_IER1_TIM2_Pos            GTZC_CFGR1_TIM2_Pos
25854 #define GTZC_TZIC1_IER1_TIM2_Msk            GTZC_CFGR1_TIM2_Msk
25855 #define GTZC_TZIC1_IER1_TIM3_Pos            GTZC_CFGR1_TIM3_Pos
25856 #define GTZC_TZIC1_IER1_TIM3_Msk            GTZC_CFGR1_TIM3_Msk
25857 #define GTZC_TZIC1_IER1_TIM4_Pos            GTZC_CFGR1_TIM4_Pos
25858 #define GTZC_TZIC1_IER1_TIM4_Msk            GTZC_CFGR1_TIM4_Msk
25859 #define GTZC_TZIC1_IER1_TIM5_Pos            GTZC_CFGR1_TIM5_Pos
25860 #define GTZC_TZIC1_IER1_TIM5_Msk            GTZC_CFGR1_TIM5_Msk
25861 #define GTZC_TZIC1_IER1_TIM6_Pos            GTZC_CFGR1_TIM6_Pos
25862 #define GTZC_TZIC1_IER1_TIM6_Msk            GTZC_CFGR1_TIM6_Msk
25863 #define GTZC_TZIC1_IER1_TIM7_Pos            GTZC_CFGR1_TIM7_Pos
25864 #define GTZC_TZIC1_IER1_TIM7_Msk            GTZC_CFGR1_TIM7_Msk
25865 #define GTZC_TZIC1_IER1_WWDG_Pos            GTZC_CFGR1_WWDG_Pos
25866 #define GTZC_TZIC1_IER1_WWDG_Msk            GTZC_CFGR1_WWDG_Msk
25867 #define GTZC_TZIC1_IER1_IWDG_Pos            GTZC_CFGR1_IWDG_Pos
25868 #define GTZC_TZIC1_IER1_IWDG_Msk            GTZC_CFGR1_IWDG_Msk
25869 #define GTZC_TZIC1_IER1_SPI2_Pos            GTZC_CFGR1_SPI2_Pos
25870 #define GTZC_TZIC1_IER1_SPI2_Msk            GTZC_CFGR1_SPI2_Msk
25871 #define GTZC_TZIC1_IER1_USART2_Pos          GTZC_CFGR1_USART2_Pos
25872 #define GTZC_TZIC1_IER1_USART2_Msk          GTZC_CFGR1_USART2_Msk
25873 #define GTZC_TZIC1_IER1_USART3_Pos          GTZC_CFGR1_USART3_Pos
25874 #define GTZC_TZIC1_IER1_USART3_Msk          GTZC_CFGR1_USART3_Msk
25875 #define GTZC_TZIC1_IER1_UART4_Pos           GTZC_CFGR1_UART4_Pos
25876 #define GTZC_TZIC1_IER1_UART4_Msk           GTZC_CFGR1_UART4_Msk
25877 #define GTZC_TZIC1_IER1_UART5_Pos           GTZC_CFGR1_UART5_Pos
25878 #define GTZC_TZIC1_IER1_UART5_Msk           GTZC_CFGR1_UART5_Msk
25879 #define GTZC_TZIC1_IER1_I2C1_Pos            GTZC_CFGR1_I2C1_Pos
25880 #define GTZC_TZIC1_IER1_I2C1_Msk            GTZC_CFGR1_I2C1_Msk
25881 #define GTZC_TZIC1_IER1_I2C2_Pos            GTZC_CFGR1_I2C2_Pos
25882 #define GTZC_TZIC1_IER1_I2C2_Msk            GTZC_CFGR1_I2C2_Msk
25883 #define GTZC_TZIC1_IER1_CRS_Pos             GTZC_CFGR1_CRS_Pos
25884 #define GTZC_TZIC1_IER1_CRS_Msk             GTZC_CFGR1_CRS_Msk
25885 #define GTZC_TZIC1_IER1_I2C4_Pos            GTZC_CFGR1_I2C4_Pos
25886 #define GTZC_TZIC1_IER1_I2C4_Msk            GTZC_CFGR1_I2C4_Msk
25887 #define GTZC_TZIC1_IER1_LPTIM2_Pos          GTZC_CFGR1_LPTIM2_Pos
25888 #define GTZC_TZIC1_IER1_LPTIM2_Msk          GTZC_CFGR1_LPTIM2_Msk
25889 #define GTZC_TZIC1_IER1_FDCAN1_Pos          GTZC_CFGR1_FDCAN1_Pos
25890 #define GTZC_TZIC1_IER1_FDCAN1_Msk          GTZC_CFGR1_FDCAN1_Msk
25891 #define GTZC_TZIC1_IER1_UCPD1_Pos           GTZC_CFGR1_UCPD1_Pos
25892 #define GTZC_TZIC1_IER1_UCPD1_Msk           GTZC_CFGR1_UCPD1_Msk
25893 #define GTZC_TZIC1_IER1_USART6_Pos          GTZC_CFGR1_USART6_Pos
25894 #define GTZC_TZIC1_IER1_USART6_Msk          GTZC_CFGR1_USART6_Msk
25895 #define GTZC_TZIC1_IER1_I2C5_Pos            GTZC_CFGR1_I2C5_Pos
25896 #define GTZC_TZIC1_IER1_I2C5_Msk            GTZC_CFGR1_I2C5_Msk
25897 #define GTZC_TZIC1_IER1_I2C6_Pos            GTZC_CFGR1_I2C6_Pos
25898 #define GTZC_TZIC1_IER1_I2C6_Msk            GTZC_CFGR1_I2C6_Msk
25899 
25900 /*******************  Bits definition for GTZC_TZIC1_IER2 register  ***************/
25901 #define GTZC_TZIC1_IER2_TIM1_Pos            GTZC_CFGR2_TIM1_Pos
25902 #define GTZC_TZIC1_IER2_TIM1_Msk            GTZC_CFGR2_TIM1_Msk
25903 #define GTZC_TZIC1_IER2_SPI1_Pos            GTZC_CFGR2_SPI1_Pos
25904 #define GTZC_TZIC1_IER2_SPI1_Msk            GTZC_CFGR2_SPI1_Msk
25905 #define GTZC_TZIC1_IER2_TIM8_Pos            GTZC_CFGR2_TIM8_Pos
25906 #define GTZC_TZIC1_IER2_TIM8_Msk            GTZC_CFGR2_TIM8_Msk
25907 #define GTZC_TZIC1_IER2_USART1_Pos          GTZC_CFGR2_USART1_Pos
25908 #define GTZC_TZIC1_IER2_USART1_Msk          GTZC_CFGR2_USART1_Msk
25909 #define GTZC_TZIC1_IER2_TIM15_Pos           GTZC_CFGR2_TIM15_Pos
25910 #define GTZC_TZIC1_IER2_TIM15_Msk           GTZC_CFGR2_TIM15_Msk
25911 #define GTZC_TZIC1_IER2_TIM16_Pos           GTZC_CFGR2_TIM16_Pos
25912 #define GTZC_TZIC1_IER2_TIM16_Msk           GTZC_CFGR2_TIM16_Msk
25913 #define GTZC_TZIC1_IER2_TIM17_Pos           GTZC_CFGR2_TIM17_Pos
25914 #define GTZC_TZIC1_IER2_TIM17_Msk           GTZC_CFGR2_TIM17_Msk
25915 #define GTZC_TZIC1_IER2_SAI1_Pos            GTZC_CFGR2_SAI1_Pos
25916 #define GTZC_TZIC1_IER2_SAI1_Msk            GTZC_CFGR2_SAI1_Msk
25917 #define GTZC_TZIC1_IER2_SAI2_Pos            GTZC_CFGR2_SAI2_Pos
25918 #define GTZC_TZIC1_IER2_SAI2_Msk            GTZC_CFGR2_SAI2_Msk
25919 #define GTZC_TZIC1_IER2_LTDCUSB_Pos         GTZC_CFGR2_LTDCUSB_Pos
25920 #define GTZC_TZIC1_IER2_LTDCUSB_Msk         GTZC_CFGR2_LTDCUSB_Msk
25921 #define GTZC_TZIC1_IER2_DSI_Pos             GTZC_CFGR2_DSI_Pos
25922 #define GTZC_TZIC1_IER2_DSI_Msk             GTZC_CFGR2_DSI_Msk
25923 #define GTZC_TZIC1_IER2_GFXTIM_Pos          GTZC_CFGR2_GFXTIM_Pos
25924 #define GTZC_TZIC1_IER2_GFXTIM_Msk          GTZC_CFGR2_GFXTIM_Msk
25925 
25926 /*******************  Bits definition for GTZC_TZIC1_IER3 register  ***************/
25927 #define GTZC_TZIC1_IER3_MDF1_Pos            GTZC_CFGR3_MDF1_Pos
25928 #define GTZC_TZIC1_IER3_MDF1_Msk            GTZC_CFGR3_MDF1_Msk
25929 #define GTZC_TZIC1_IER3_CORDIC_Pos          GTZC_CFGR3_CORDIC_Pos
25930 #define GTZC_TZIC1_IER3_CORDIC_Msk          GTZC_CFGR3_CORDIC_Msk
25931 #define GTZC_TZIC1_IER3_FMAC_Pos            GTZC_CFGR3_FMAC_Pos
25932 #define GTZC_TZIC1_IER3_FMAC_Msk            GTZC_CFGR3_FMAC_Msk
25933 #define GTZC_TZIC1_IER3_CRC_Pos             GTZC_CFGR3_CRC_Pos
25934 #define GTZC_TZIC1_IER3_CRC_Msk             GTZC_CFGR3_CRC_Msk
25935 #define GTZC_TZIC1_IER3_TSC_Pos             GTZC_CFGR3_TSC_Pos
25936 #define GTZC_TZIC1_IER3_TSC_Msk             GTZC_CFGR3_TSC_Msk
25937 #define GTZC_TZIC1_IER3_DMA2D_Pos           GTZC_CFGR3_DMA2D_Pos
25938 #define GTZC_TZIC1_IER3_DMA2D_Msk           GTZC_CFGR3_DMA2D_Msk
25939 #define GTZC_TZIC1_IER3_ICACHE_REG_Pos      GTZC_CFGR3_ICACHE_REG_Pos
25940 #define GTZC_TZIC1_IER3_ICACHE_REG_Msk      GTZC_CFGR3_ICACHE_REG_Msk
25941 #define GTZC_TZIC1_IER3_DCACHE1_REG_Pos     GTZC_CFGR3_DCACHE1_REG_Pos
25942 #define GTZC_TZIC1_IER3_DCACHE1_REG_Msk     GTZC_CFGR3_DCACHE1_REG_Msk
25943 #define GTZC_TZIC1_IER3_ADC12_Pos           GTZC_CFGR3_ADC12_Pos
25944 #define GTZC_TZIC1_IER3_ADC12_Msk           GTZC_CFGR3_ADC12_Msk
25945 #define GTZC_TZIC1_IER3_DCMI_Pos            GTZC_CFGR3_DCMI_Pos
25946 #define GTZC_TZIC1_IER3_DCMI_Msk            GTZC_CFGR3_DCMI_Msk
25947 #define GTZC_TZIC1_IER3_OTG_Pos             GTZC_CFGR3_OTG_Pos
25948 #define GTZC_TZIC1_IER3_OTG_Msk             GTZC_CFGR3_OTG_Msk
25949 #define GTZC_TZIC1_IER3_HASH_Pos            GTZC_CFGR3_HASH_Pos
25950 #define GTZC_TZIC1_IER3_HASH_Msk            GTZC_CFGR3_HASH_Msk
25951 #define GTZC_TZIC1_IER3_RNG_Pos             GTZC_CFGR3_RNG_Pos
25952 #define GTZC_TZIC1_IER3_RNG_Msk             GTZC_CFGR3_RNG_Msk
25953 #define GTZC_TZIC1_IER3_OCTOSPIM_Pos        GTZC_CFGR3_OCTOSPIM_Pos
25954 #define GTZC_TZIC1_IER3_OCTOSPIM_Msk        GTZC_CFGR3_OCTOSPIM_Msk
25955 #define GTZC_TZIC1_IER3_SDMMC1_Pos          GTZC_CFGR3_SDMMC1_Pos
25956 #define GTZC_TZIC1_IER3_SDMMC1_Msk          GTZC_CFGR3_SDMMC1_Msk
25957 #define GTZC_TZIC1_IER3_SDMMC2_Pos          GTZC_CFGR3_SDMMC2_Pos
25958 #define GTZC_TZIC1_IER3_SDMMC2_Msk          GTZC_CFGR3_SDMMC2_Msk
25959 #define GTZC_TZIC1_IER3_FSMC_REG_Pos        GTZC_CFGR3_FSMC_REG_Pos
25960 #define GTZC_TZIC1_IER3_FSMC_REG_Msk        GTZC_CFGR3_FSMC_REG_Msk
25961 #define GTZC_TZIC1_IER3_OCTOSPI1_REG_Pos    GTZC_CFGR3_OCTOSPI1_REG_Pos
25962 #define GTZC_TZIC1_IER3_OCTOSPI1_REG_Msk    GTZC_CFGR3_OCTOSPI1_REG_Msk
25963 #define GTZC_TZIC1_IER3_OCTOSPI2_REG_Pos    GTZC_CFGR3_OCTOSPI2_REG_Pos
25964 #define GTZC_TZIC1_IER3_OCTOSPI2_REG_Msk    GTZC_CFGR3_OCTOSPI2_REG_Msk
25965 #define GTZC_TZIC1_IER3_RAMCFG_Pos          GTZC_CFGR3_RAMCFG_Pos
25966 #define GTZC_TZIC1_IER3_RAMCFG_Msk          GTZC_CFGR3_RAMCFG_Msk
25967 #define GTZC_TZIC1_IER3_GPU2D_Pos           GTZC_CFGR3_GPU2D_Pos
25968 #define GTZC_TZIC1_IER3_GPU2D_Msk           GTZC_CFGR3_GPU2D_Msk
25969 #define GTZC_TZIC1_IER3_GFXMMU_Pos          GTZC_CFGR3_GFXMMU_Pos
25970 #define GTZC_TZIC1_IER3_GFXMMU_Msk          GTZC_CFGR3_GFXMMU_Msk
25971 #define GTZC_TZIC1_IER3_GFXMMU_REG_Pos      GTZC_CFGR3_GFXMMU_REG_Pos
25972 #define GTZC_TZIC1_IER3_GFXMMU_REG_Msk      GTZC_CFGR3_GFXMMU_REG_Msk
25973 #define GTZC_TZIC1_IER3_HSPI1_REG_Pos       GTZC_CFGR3_HSPI1_REG_Pos
25974 #define GTZC_TZIC1_IER3_HSPI1_REG_Msk       GTZC_CFGR3_HSPI1_REG_Msk
25975 #define GTZC_TZIC1_IER3_DCACHE2_REG_Pos     GTZC_CFGR3_DCACHE2_REG_Pos
25976 #define GTZC_TZIC1_IER3_DCACHE2_REG_Msk     GTZC_CFGR3_DCACHE2_REG_Msk
25977 #define GTZC_TZIC1_IER3_JPEG_Pos            GTZC_CFGR3_JPEG_REG_Pos
25978 #define GTZC_TZIC1_IER3_JPEG_Msk            GTZC_CFGR3_JPEG_REG_Msk
25979 
25980 /*******************  Bits definition for GTZC_TZIC1_IER4 register  ***************/
25981 #define GTZC_TZIC1_IER4_GPDMA1_Pos          GTZC_CFGR4_GPDMA1_Pos
25982 #define GTZC_TZIC1_IER4_GPDMA1_Msk          GTZC_CFGR4_GPDMA1_Msk
25983 #define GTZC_TZIC1_IER4_FLASH_REG_Pos       GTZC_CFGR4_FLASH_REG_Pos
25984 #define GTZC_TZIC1_IER4_FLASH_REG_Msk       GTZC_CFGR4_FLASH_REG_Msk
25985 #define GTZC_TZIC1_IER4_FLASH_Pos           GTZC_CFGR4_FLASH_Pos
25986 #define GTZC_TZIC1_IER4_FLASH_Msk           GTZC_CFGR4_FLASH_Msk
25987 #define GTZC_TZIC1_IER4_TZSC1_Pos           GTZC_CFGR4_TZSC1_Pos
25988 #define GTZC_TZIC1_IER4_TZSC1_Msk           GTZC_CFGR4_TZSC1_Msk
25989 #define GTZC_TZIC1_IER4_TZIC1_Pos           GTZC_CFGR4_TZIC1_Pos
25990 #define GTZC_TZIC1_IER4_TZIC1_Msk           GTZC_CFGR4_TZIC1_Msk
25991 #define GTZC_TZIC1_IER4_OCTOSPI1_MEM_Pos    GTZC_CFGR4_OCTOSPI1_MEM_Pos
25992 #define GTZC_TZIC1_IER4_OCTOSPI1_MEM_Msk    GTZC_CFGR4_OCTOSPI1_MEM_Msk
25993 #define GTZC_TZIC1_IER4_FSMC_MEM_Pos        GTZC_CFGR4_FSMC_MEM_Pos
25994 #define GTZC_TZIC1_IER4_FSMC_MEM_Msk        GTZC_CFGR4_FSMC_MEM_Msk
25995 #define GTZC_TZIC1_IER4_BKPSRAM_Pos         GTZC_CFGR4_BKPSRAM_Pos
25996 #define GTZC_TZIC1_IER4_BKPSRAM_Msk         GTZC_CFGR4_BKPSRAM_Msk
25997 #define GTZC_TZIC1_IER4_OCTOSPI2_MEM_Pos    GTZC_CFGR4_OCTOSPI2_MEM_Pos
25998 #define GTZC_TZIC1_IER4_OCTOSPI2_MEM_Msk    GTZC_CFGR4_OCTOSPI2_MEM_Msk
25999 #define GTZC_TZIC1_IER4_HSPI1_MEM_Pos       GTZC_CFGR4_HSPI1_MEM_Pos
26000 #define GTZC_TZIC1_IER4_HSPI1_MEM_Msk       GTZC_CFGR4_HSPI1_MEM_Msk
26001 #define GTZC_TZIC1_IER4_SRAM6_Pos           GTZC_CFGR4_SRAM6_Pos
26002 #define GTZC_TZIC1_IER4_SRAM6_Msk           GTZC_CFGR4_SRAM6_Msk
26003 #define GTZC_TZIC1_IER4_MPCBB6_REG_Pos      GTZC_CFGR4_MPCBB6_REG_Pos
26004 #define GTZC_TZIC1_IER4_MPCBB6_REG_Msk      GTZC_CFGR4_MPCBB6_REG_Msk
26005 #define GTZC_TZIC1_IER4_SRAM1_Pos           GTZC_CFGR4_SRAM1_Pos
26006 #define GTZC_TZIC1_IER4_SRAM1_Msk           GTZC_CFGR4_SRAM1_Msk
26007 #define GTZC_TZIC1_IER4_MPCBB1_REG_Pos      GTZC_CFGR4_MPCBB1_REG_Pos
26008 #define GTZC_TZIC1_IER4_MPCBB1_REG_Msk      GTZC_CFGR4_MPCBB1_REG_Msk
26009 #define GTZC_TZIC1_IER4_SRAM2_Pos           GTZC_CFGR4_SRAM2_Pos
26010 #define GTZC_TZIC1_IER4_SRAM2_Msk           GTZC_CFGR4_SRAM2_Msk
26011 #define GTZC_TZIC1_IER4_MPCBB2_REG_Pos      GTZC_CFGR4_MPCBB2_REG_Pos
26012 #define GTZC_TZIC1_IER4_MPCBB2_REG_Msk      GTZC_CFGR4_MPCBB2_REG_Msk
26013 #define GTZC_TZIC1_IER4_SRAM3_Pos           GTZC_CFGR4_SRAM3_Pos
26014 #define GTZC_TZIC1_IER4_SRAM3_Msk           GTZC_CFGR4_SRAM3_Msk
26015 #define GTZC_TZIC1_IER4_MPCBB3_REG_Pos      GTZC_CFGR4_MPCBB3_REG_Pos
26016 #define GTZC_TZIC1_IER4_MPCBB3_REG_Msk      GTZC_CFGR4_MPCBB3_REG_Msk
26017 #define GTZC_TZIC1_IER4_SRAM5_Pos           GTZC_CFGR4_SRAM5_Pos
26018 #define GTZC_TZIC1_IER4_SRAM5_Msk           GTZC_CFGR4_SRAM5_Msk
26019 #define GTZC_TZIC1_IER4_MPCBB5_REG_Pos      GTZC_CFGR4_MPCBB5_REG_Pos
26020 #define GTZC_TZIC1_IER4_MPCBB5_REG_Msk      GTZC_CFGR4_MPCBB5_REG_Msk
26021 
26022 /*******************  Bits definition for GTZC_TZIC2_IER1 register  ***************/
26023 #define GTZC_TZIC2_IER1_SPI3_Pos            GTZC_CFGR1_SPI3_Pos
26024 #define GTZC_TZIC2_IER1_SPI3_Msk            GTZC_CFGR1_SPI3_Msk
26025 #define GTZC_TZIC2_IER1_LPUART1_Pos         GTZC_CFGR1_LPUART1_Pos
26026 #define GTZC_TZIC2_IER1_LPUART1_Msk         GTZC_CFGR1_LPUART1_Msk
26027 #define GTZC_TZIC2_IER1_I2C3_Pos            GTZC_CFGR1_I2C3_Pos
26028 #define GTZC_TZIC2_IER1_I2C3_Msk            GTZC_CFGR1_I2C3_Msk
26029 #define GTZC_TZIC2_IER1_LPTIM1_Pos          GTZC_CFGR1_LPTIM1_Pos
26030 #define GTZC_TZIC2_IER1_LPTIM1_Msk          GTZC_CFGR1_LPTIM1_Msk
26031 #define GTZC_TZIC2_IER1_LPTIM3_Pos          GTZC_CFGR1_LPTIM3_Pos
26032 #define GTZC_TZIC2_IER1_LPTIM3_Msk          GTZC_CFGR1_LPTIM3_Msk
26033 #define GTZC_TZIC2_IER1_LPTIM4_Pos          GTZC_CFGR1_LPTIM4_Pos
26034 #define GTZC_TZIC2_IER1_LPTIM4_Msk          GTZC_CFGR1_LPTIM4_Msk
26035 #define GTZC_TZIC2_IER1_OPAMP_Pos           GTZC_CFGR1_OPAMP_Pos
26036 #define GTZC_TZIC2_IER1_OPAMP_Msk           GTZC_CFGR1_OPAMP_Msk
26037 #define GTZC_TZIC2_IER1_COMP_Pos            GTZC_CFGR1_COMP_Pos
26038 #define GTZC_TZIC2_IER1_COMP_Msk            GTZC_CFGR1_COMP_Msk
26039 #define GTZC_TZIC2_IER1_ADC4_Pos            GTZC_CFGR1_ADC4_Pos
26040 #define GTZC_TZIC2_IER1_ADC4_Msk            GTZC_CFGR1_ADC4_Msk
26041 #define GTZC_TZIC2_IER1_VREFBUF_Pos         GTZC_CFGR1_VREFBUF_Pos
26042 #define GTZC_TZIC2_IER1_VREFBUF_Msk         GTZC_CFGR1_VREFBUF_Msk
26043 #define GTZC_TZIC2_IER1_DAC1_Pos            GTZC_CFGR1_DAC1_Pos
26044 #define GTZC_TZIC2_IER1_DAC1_Msk            GTZC_CFGR1_DAC1_Msk
26045 #define GTZC_TZIC2_IER1_ADF1_Pos            GTZC_CFGR1_ADF1_Pos
26046 #define GTZC_TZIC2_IER1_ADF1_Msk            GTZC_CFGR1_ADF1_Msk
26047 
26048 /*******************  Bits definition for GTZC_TZIC2_IER2 register  ***************/
26049 #define GTZC_TZIC2_IER2_SYSCFG_Pos          GTZC_CFGR2_SYSCFG_Pos
26050 #define GTZC_TZIC2_IER2_SYSCFG_Msk          GTZC_CFGR2_SYSCFG_Msk
26051 #define GTZC_TZIC2_IER2_RTC_Pos             GTZC_CFGR2_RTC_Pos
26052 #define GTZC_TZIC2_IER2_RTC_Msk             GTZC_CFGR2_RTC_Msk
26053 #define GTZC_TZIC2_IER2_TAMP_Pos            GTZC_CFGR2_TAMP_Pos
26054 #define GTZC_TZIC2_IER2_TAMP_Msk            GTZC_CFGR2_TAMP_Msk
26055 #define GTZC_TZIC2_IER2_PWR_Pos             GTZC_CFGR2_PWR_Pos
26056 #define GTZC_TZIC2_IER2_PWR_Msk             GTZC_CFGR2_PWR_Msk
26057 #define GTZC_TZIC2_IER2_RCC_Pos             GTZC_CFGR2_RCC_Pos
26058 #define GTZC_TZIC2_IER2_RCC_Msk             GTZC_CFGR2_RCC_Msk
26059 #define GTZC_TZIC2_IER2_LPDMA1_Pos          GTZC_CFGR2_LPDMA1_Pos
26060 #define GTZC_TZIC2_IER2_LPDMA1_Msk          GTZC_CFGR2_LPDMA1_Msk
26061 #define GTZC_TZIC2_IER2_EXTI_Pos            GTZC_CFGR2_EXTI_Pos
26062 #define GTZC_TZIC2_IER2_EXTI_Msk            GTZC_CFGR2_EXTI_Msk
26063 #define GTZC_TZIC2_IER2_TZSC2_Pos           GTZC_CFGR2_TZSC2_Pos
26064 #define GTZC_TZIC2_IER2_TZSC2_Msk           GTZC_CFGR2_TZSC2_Msk
26065 #define GTZC_TZIC2_IER2_TZIC2_Pos           GTZC_CFGR2_TZIC2_Pos
26066 #define GTZC_TZIC2_IER2_TZIC2_Msk           GTZC_CFGR2_TZIC2_Msk
26067 #define GTZC_TZIC2_IER2_SRAM4_Pos           GTZC_CFGR2_SRAM4_Pos
26068 #define GTZC_TZIC2_IER2_SRAM4_Msk           GTZC_CFGR2_SRAM4_Msk
26069 #define GTZC_TZIC2_IER2_MPCBB4_REG_Pos      GTZC_CFGR2_MPCBB4_REG_Pos
26070 #define GTZC_TZIC2_IER2_MPCBB4_REG_Msk      GTZC_CFGR2_MPCBB4_REG_Msk
26071 
26072 /*******************  Bits definition for GTZC_TZIC1_SR1 register  **************/
26073 #define GTZC_TZIC1_SR1_TIM2_Pos             GTZC_CFGR1_TIM2_Pos
26074 #define GTZC_TZIC1_SR1_TIM2_Msk             GTZC_CFGR1_TIM2_Msk
26075 #define GTZC_TZIC1_SR1_TIM3_Pos             GTZC_CFGR1_TIM3_Pos
26076 #define GTZC_TZIC1_SR1_TIM3_Msk             GTZC_CFGR1_TIM3_Msk
26077 #define GTZC_TZIC1_SR1_TIM4_Pos             GTZC_CFGR1_TIM4_Pos
26078 #define GTZC_TZIC1_SR1_TIM4_Msk             GTZC_CFGR1_TIM4_Msk
26079 #define GTZC_TZIC1_SR1_TIM5_Pos             GTZC_CFGR1_TIM5_Pos
26080 #define GTZC_TZIC1_SR1_TIM5_Msk             GTZC_CFGR1_TIM5_Msk
26081 #define GTZC_TZIC1_SR1_TIM6_Pos             GTZC_CFGR1_TIM6_Pos
26082 #define GTZC_TZIC1_SR1_TIM6_Msk             GTZC_CFGR1_TIM6_Msk
26083 #define GTZC_TZIC1_SR1_TIM7_Pos             GTZC_CFGR1_TIM7_Pos
26084 #define GTZC_TZIC1_SR1_TIM7_Msk             GTZC_CFGR1_TIM7_Msk
26085 #define GTZC_TZIC1_SR1_WWDG_Pos             GTZC_CFGR1_WWDG_Pos
26086 #define GTZC_TZIC1_SR1_WWDG_Msk             GTZC_CFGR1_WWDG_Msk
26087 #define GTZC_TZIC1_SR1_IWDG_Pos             GTZC_CFGR1_IWDG_Pos
26088 #define GTZC_TZIC1_SR1_IWDG_Msk             GTZC_CFGR1_IWDG_Msk
26089 #define GTZC_TZIC1_SR1_SPI2_Pos             GTZC_CFGR1_SPI2_Pos
26090 #define GTZC_TZIC1_SR1_SPI2_Msk             GTZC_CFGR1_SPI2_Msk
26091 #define GTZC_TZIC1_SR1_USART2_Pos           GTZC_CFGR1_USART2_Pos
26092 #define GTZC_TZIC1_SR1_USART2_Msk           GTZC_CFGR1_USART2_Msk
26093 #define GTZC_TZIC1_SR1_USART3_Pos           GTZC_CFGR1_USART3_Pos
26094 #define GTZC_TZIC1_SR1_USART3_Msk           GTZC_CFGR1_USART3_Msk
26095 #define GTZC_TZIC1_SR1_UART4_Pos            GTZC_CFGR1_UART4_Pos
26096 #define GTZC_TZIC1_SR1_UART4_Msk            GTZC_CFGR1_UART4_Msk
26097 #define GTZC_TZIC1_SR1_UART5_Pos            GTZC_CFGR1_UART5_Pos
26098 #define GTZC_TZIC1_SR1_UART5_Msk            GTZC_CFGR1_UART5_Msk
26099 #define GTZC_TZIC1_SR1_I2C1_Pos             GTZC_CFGR1_I2C1_Pos
26100 #define GTZC_TZIC1_SR1_I2C1_Msk             GTZC_CFGR1_I2C1_Msk
26101 #define GTZC_TZIC1_SR1_I2C2_Pos             GTZC_CFGR1_I2C2_Pos
26102 #define GTZC_TZIC1_SR1_I2C2_Msk             GTZC_CFGR1_I2C2_Msk
26103 #define GTZC_TZIC1_SR1_CRS_Pos              GTZC_CFGR1_CRS_Pos
26104 #define GTZC_TZIC1_SR1_CRS_Msk              GTZC_CFGR1_CRS_Msk
26105 #define GTZC_TZIC1_SR1_I2C4_Pos             GTZC_CFGR1_I2C4_Pos
26106 #define GTZC_TZIC1_SR1_I2C4_Msk             GTZC_CFGR1_I2C4_Msk
26107 #define GTZC_TZIC1_SR1_LPTIM2_Pos           GTZC_CFGR1_LPTIM2_Pos
26108 #define GTZC_TZIC1_SR1_LPTIM2_Msk           GTZC_CFGR1_LPTIM2_Msk
26109 #define GTZC_TZIC1_SR1_FDCAN1_Pos           GTZC_CFGR1_FDCAN1_Pos
26110 #define GTZC_TZIC1_SR1_FDCAN1_Msk           GTZC_CFGR1_FDCAN1_Msk
26111 #define GTZC_TZIC1_SR1_UCPD1_Pos            GTZC_CFGR1_UCPD1_Pos
26112 #define GTZC_TZIC1_SR1_UCPD1_Msk            GTZC_CFGR1_UCPD1_Msk
26113 #define GTZC_TZIC1_SR1_USART6_Pos           GTZC_CFGR1_USART6_Pos
26114 #define GTZC_TZIC1_SR1_USART6_Msk           GTZC_CFGR1_USART6_Msk
26115 #define GTZC_TZIC1_SR1_I2C5_Pos             GTZC_CFGR1_I2C5_Pos
26116 #define GTZC_TZIC1_SR1_I2C5_Msk             GTZC_CFGR1_I2C5_Msk
26117 #define GTZC_TZIC1_SR1_I2C6_Pos             GTZC_CFGR1_I2C6_Pos
26118 #define GTZC_TZIC1_SR1_I2C6_Msk             GTZC_CFGR1_I2C6_Msk
26119 
26120 /*******************  Bits definition for GTZC_TZIC1_SR2 register  **************/
26121 #define GTZC_TZIC1_SR2_TIM1_Pos             GTZC_CFGR2_TIM1_Pos
26122 #define GTZC_TZIC1_SR2_TIM1_Msk             GTZC_CFGR2_TIM1_Msk
26123 #define GTZC_TZIC1_SR2_SPI1_Pos             GTZC_CFGR2_SPI1_Pos
26124 #define GTZC_TZIC1_SR2_SPI1_Msk             GTZC_CFGR2_SPI1_Msk
26125 #define GTZC_TZIC1_SR2_TIM8_Pos             GTZC_CFGR2_TIM8_Pos
26126 #define GTZC_TZIC1_SR2_TIM8_Msk             GTZC_CFGR2_TIM8_Msk
26127 #define GTZC_TZIC1_SR2_USART1_Pos           GTZC_CFGR2_USART1_Pos
26128 #define GTZC_TZIC1_SR2_USART1_Msk           GTZC_CFGR2_USART1_Msk
26129 #define GTZC_TZIC1_SR2_TIM15_Pos            GTZC_CFGR2_TIM15_Pos
26130 #define GTZC_TZIC1_SR2_TIM15_Msk            GTZC_CFGR2_TIM15_Msk
26131 #define GTZC_TZIC1_SR2_TIM16_Pos            GTZC_CFGR2_TIM16_Pos
26132 #define GTZC_TZIC1_SR2_TIM16_Msk            GTZC_CFGR2_TIM16_Msk
26133 #define GTZC_TZIC1_SR2_TIM17_Pos            GTZC_CFGR2_TIM17_Pos
26134 #define GTZC_TZIC1_SR2_TIM17_Msk            GTZC_CFGR2_TIM17_Msk
26135 #define GTZC_TZIC1_SR2_SAI1_Pos             GTZC_CFGR2_SAI1_Pos
26136 #define GTZC_TZIC1_SR2_SAI1_Msk             GTZC_CFGR2_SAI1_Msk
26137 #define GTZC_TZIC1_SR2_SAI2_Pos             GTZC_CFGR2_SAI2_Pos
26138 #define GTZC_TZIC1_SR2_SAI2_Msk             GTZC_CFGR2_SAI2_Msk
26139 #define GTZC_TZIC1_SR2_LTDCUSB_Pos          GTZC_CFGR2_LTDCUSB_Pos
26140 #define GTZC_TZIC1_SR2_LTDCUSB_Msk          GTZC_CFGR2_LTDCUSB_Msk
26141 #define GTZC_TZIC1_SR2_DSI_Pos              GTZC_CFGR2_DSI_Pos
26142 #define GTZC_TZIC1_SR2_DSI_Msk              GTZC_CFGR2_DSI_Msk
26143 #define GTZC_TZIC1_SR2_GFXTIM_Pos           GTZC_CFGR2_GFXTIM_Pos
26144 #define GTZC_TZIC1_SR2_GFXTIM_Msk           GTZC_CFGR2_GFXTIM_Msk
26145 
26146 /*******************  Bits definition for GTZC_TZIC1_SR3 register  **************/
26147 #define GTZC_TZIC1_SR3_MDF1_Pos             GTZC_CFGR3_MDF1_Pos
26148 #define GTZC_TZIC1_SR3_MDF1_Msk             GTZC_CFGR3_MDF1_Msk
26149 #define GTZC_TZIC1_SR3_CORDIC_Pos           GTZC_CFGR3_CORDIC_Pos
26150 #define GTZC_TZIC1_SR3_CORDIC_Msk           GTZC_CFGR3_CORDIC_Msk
26151 #define GTZC_TZIC1_SR3_FMAC_Pos             GTZC_CFGR3_FMAC_Pos
26152 #define GTZC_TZIC1_SR3_FMAC_Msk             GTZC_CFGR3_FMAC_Msk
26153 #define GTZC_TZIC1_SR3_CRC_Pos              GTZC_CFGR3_CRC_Pos
26154 #define GTZC_TZIC1_SR3_CRC_Msk              GTZC_CFGR3_CRC_Msk
26155 #define GTZC_TZIC1_SR3_TSC_Pos              GTZC_CFGR3_TSC_Pos
26156 #define GTZC_TZIC1_SR3_TSC_Msk              GTZC_CFGR3_TSC_Msk
26157 #define GTZC_TZIC1_SR3_DMA2D_Pos            GTZC_CFGR3_DMA2D_Pos
26158 #define GTZC_TZIC1_SR3_DMA2D_Msk            GTZC_CFGR3_DMA2D_Msk
26159 #define GTZC_TZIC1_SR3_ICACHE_REG_Pos       GTZC_CFGR3_ICACHE_REG_Pos
26160 #define GTZC_TZIC1_SR3_ICACHE_REG_Msk       GTZC_CFGR3_ICACHE_REG_Msk
26161 #define GTZC_TZIC1_SR3_DCACHE1_REG_Pos      GTZC_CFGR3_DCACHE1_REG_Pos
26162 #define GTZC_TZIC1_SR3_DCACHE1_REG_Msk      GTZC_CFGR3_DCACHE1_REG_Msk
26163 #define GTZC_TZIC1_SR3_ADC12_Pos            GTZC_CFGR3_ADC12_Pos
26164 #define GTZC_TZIC1_SR3_ADC12_Msk            GTZC_CFGR3_ADC12_Msk
26165 #define GTZC_TZIC1_SR3_DCMI_Pos             GTZC_CFGR3_DCMI_Pos
26166 #define GTZC_TZIC1_SR3_DCMI_Msk             GTZC_CFGR3_DCMI_Msk
26167 #define GTZC_TZIC1_SR3_OTG_Pos              GTZC_CFGR3_OTG_Pos
26168 #define GTZC_TZIC1_SR3_OTG_Msk              GTZC_CFGR3_OTG_Msk
26169 #define GTZC_TZIC1_SR3_HASH_Pos             GTZC_CFGR3_HASH_Pos
26170 #define GTZC_TZIC1_SR3_HASH_Msk             GTZC_CFGR3_HASH_Msk
26171 #define GTZC_TZIC1_SR3_RNG_Pos              GTZC_CFGR3_RNG_Pos
26172 #define GTZC_TZIC1_SR3_RNG_Msk              GTZC_CFGR3_RNG_Msk
26173 #define GTZC_TZIC1_SR3_OCTOSPIM_Pos         GTZC_CFGR3_OCTOSPIM_Pos
26174 #define GTZC_TZIC1_SR3_OCTOSPIM_Msk         GTZC_CFGR3_OCTOSPIM_Msk
26175 #define GTZC_TZIC1_SR3_SDMMC1_Pos           GTZC_CFGR3_SDMMC1_Pos
26176 #define GTZC_TZIC1_SR3_SDMMC1_Msk           GTZC_CFGR3_SDMMC1_Msk
26177 #define GTZC_TZIC1_SR3_SDMMC2_Pos           GTZC_CFGR3_SDMMC2_Pos
26178 #define GTZC_TZIC1_SR3_SDMMC2_Msk           GTZC_CFGR3_SDMMC2_Msk
26179 #define GTZC_TZIC1_SR3_FSMC_REG_Pos         GTZC_CFGR3_FSMC_REG_Pos
26180 #define GTZC_TZIC1_SR3_FSMC_REG_Msk         GTZC_CFGR3_FSMC_REG_Msk
26181 #define GTZC_TZIC1_SR3_OCTOSPI1_REG_Pos     GTZC_CFGR3_OCTOSPI1_REG_Pos
26182 #define GTZC_TZIC1_SR3_OCTOSPI1_REG_Msk     GTZC_CFGR3_OCTOSPI1_REG_Msk
26183 #define GTZC_TZIC1_SR3_OCTOSPI2_REG_Pos     GTZC_CFGR3_OCTOSPI2_REG_Pos
26184 #define GTZC_TZIC1_SR3_OCTOSPI2_REG_Msk     GTZC_CFGR3_OCTOSPI2_REG_Msk
26185 #define GTZC_TZIC1_SR3_RAMCFG_Pos           GTZC_CFGR3_RAMCFG_Pos
26186 #define GTZC_TZIC1_SR3_RAMCFG_Msk           GTZC_CFGR3_RAMCFG_Msk
26187 #define GTZC_TZIC1_SR3_GPU2D_Pos            GTZC_CFGR3_GPU2D_Pos
26188 #define GTZC_TZIC1_SR3_GPU2D_Msk            GTZC_CFGR3_GPU2D_Msk
26189 #define GTZC_TZIC1_SR3_GFXMMU_Pos           GTZC_CFGR3_GFXMMU_Pos
26190 #define GTZC_TZIC1_SR3_GFXMMU_Msk           GTZC_CFGR3_GFXMMU_Msk
26191 #define GTZC_TZIC1_SR3_GFXMMU_REG_Pos       GTZC_CFGR3_GFXMMU_REG_Pos
26192 #define GTZC_TZIC1_SR3_GFXMMU_REG_Msk       GTZC_CFGR3_GFXMMU_REG_Msk
26193 #define GTZC_TZIC1_SR3_HSPI1_REG_Pos        GTZC_CFGR3_HSPI1_REG_Pos
26194 #define GTZC_TZIC1_SR3_HSPI1_REG_Msk        GTZC_CFGR3_HSPI1_REG_Msk
26195 #define GTZC_TZIC1_SR3_DCACHE2_REG_Pos      GTZC_CFGR3_DCACHE2_REG_Pos
26196 #define GTZC_TZIC1_SR3_DCACHE2_REG_Msk      GTZC_CFGR3_DCACHE2_REG_Msk
26197 #define GTZC_TZIC1_SR3_JPEG_Pos             GTZC_CFGR3_JPEG_REG_Pos
26198 #define GTZC_TZIC1_SR3_JPEG_Msk             GTZC_CFGR3_JPEG_REG_Msk
26199 
26200 /*******************  Bits definition for GTZC_TZIC1_SR4 register  ***************/
26201 #define GTZC_TZIC1_SR4_GPDMA1_Pos           GTZC_CFGR4_GPDMA1_Pos
26202 #define GTZC_TZIC1_SR4_GPDMA1_Msk           GTZC_CFGR4_GPDMA1_Msk
26203 #define GTZC_TZIC1_SR4_FLASH_REG_Pos        GTZC_CFGR4_FLASH_REG_Pos
26204 #define GTZC_TZIC1_SR4_FLASH_REG_Msk        GTZC_CFGR4_FLASH_REG_Msk
26205 #define GTZC_TZIC1_SR4_FLASH_Pos            GTZC_CFGR4_FLASH_Pos
26206 #define GTZC_TZIC1_SR4_FLASH_Msk            GTZC_CFGR4_FLASH_Msk
26207 #define GTZC_TZIC1_SR4_TZSC1_Pos            GTZC_CFGR4_TZSC1_Pos
26208 #define GTZC_TZIC1_SR4_TZSC1_Msk            GTZC_CFGR4_TZSC1_Msk
26209 #define GTZC_TZIC1_SR4_TZIC1_Pos            GTZC_CFGR4_TZIC1_Pos
26210 #define GTZC_TZIC1_SR4_TZIC1_Msk            GTZC_CFGR4_TZIC1_Msk
26211 #define GTZC_TZIC1_SR4_OCTOSPI1_MEM_Pos     GTZC_CFGR4_OCTOSPI1_MEM_Pos
26212 #define GTZC_TZIC1_SR4_OCTOSPI1_MEM_Msk     GTZC_CFGR4_OCTOSPI1_MEM_Msk
26213 #define GTZC_TZIC1_SR4_FSMC_MEM_Pos         GTZC_CFGR4_FSMC_MEM_Pos
26214 #define GTZC_TZIC1_SR4_FSMC_MEM_Msk         GTZC_CFGR4_FSMC_MEM_Msk
26215 #define GTZC_TZIC1_SR4_BKPSRAM_Pos          GTZC_CFGR4_BKPSRAM_Pos
26216 #define GTZC_TZIC1_SR4_BKPSRAM_Msk          GTZC_CFGR4_BKPSRAM_Msk
26217 #define GTZC_TZIC1_SR4_OCTOSPI2_MEM_Pos     GTZC_CFGR4_OCTOSPI2_MEM_Pos
26218 #define GTZC_TZIC1_SR4_OCTOSPI2_MEM_Msk     GTZC_CFGR4_OCTOSPI2_MEM_Msk
26219 #define GTZC_TZIC1_SR4_HSPI1_MEM_Pos        GTZC_CFGR4_HSPI1_MEM_Pos
26220 #define GTZC_TZIC1_SR4_HSPI1_MEM_Msk        GTZC_CFGR4_HSPI1_MEM_Msk
26221 #define GTZC_TZIC1_SR4_SRAM6_Pos            GTZC_CFGR4_SRAM6_Pos
26222 #define GTZC_TZIC1_SR4_SRAM6_Msk            GTZC_CFGR4_SRAM6_Msk
26223 #define GTZC_TZIC1_SR4_MPCBB6_REG_Pos       GTZC_CFGR4_MPCBB6_REG_Pos
26224 #define GTZC_TZIC1_SR4_MPCBB6_REG_Msk       GTZC_CFGR4_MPCBB6_REG_Msk
26225 #define GTZC_TZIC1_SR4_SRAM1_Pos            GTZC_CFGR4_SRAM1_Pos
26226 #define GTZC_TZIC1_SR4_SRAM1_Msk            GTZC_CFGR4_SRAM1_Msk
26227 #define GTZC_TZIC1_SR4_MPCBB1_REG_Pos       GTZC_CFGR4_MPCBB1_REG_Pos
26228 #define GTZC_TZIC1_SR4_MPCBB1_REG_Msk       GTZC_CFGR4_MPCBB1_REG_Msk
26229 #define GTZC_TZIC1_SR4_SRAM2_Pos            GTZC_CFGR4_SRAM2_Pos
26230 #define GTZC_TZIC1_SR4_SRAM2_Msk            GTZC_CFGR4_SRAM2_Msk
26231 #define GTZC_TZIC1_SR4_MPCBB2_REG_Pos       GTZC_CFGR4_MPCBB2_REG_Pos
26232 #define GTZC_TZIC1_SR4_MPCBB2_REG_Msk       GTZC_CFGR4_MPCBB2_REG_Msk
26233 #define GTZC_TZIC1_SR4_SRAM3_Pos            GTZC_CFGR4_SRAM3_Pos
26234 #define GTZC_TZIC1_SR4_SRAM3_Msk            GTZC_CFGR4_SRAM3_Msk
26235 #define GTZC_TZIC1_SR4_MPCBB3_REG_Pos       GTZC_CFGR4_MPCBB3_REG_Pos
26236 #define GTZC_TZIC1_SR4_MPCBB3_REG_Msk       GTZC_CFGR4_MPCBB3_REG_Msk
26237 #define GTZC_TZIC1_SR4_SRAM5_Pos            GTZC_CFGR4_SRAM5_Pos
26238 #define GTZC_TZIC1_SR4_SRAM5_Msk            GTZC_CFGR4_SRAM5_Msk
26239 #define GTZC_TZIC1_SR4_MPCBB5_REG_Pos       GTZC_CFGR4_MPCBB5_REG_Pos
26240 #define GTZC_TZIC1_SR4_MPCBB5_REG_Msk       GTZC_CFGR4_MPCBB5_REG_Msk
26241 
26242 /*******************  Bits definition for GTZC_TZIC2_SR1 register  ***************/
26243 #define GTZC_TZIC2_SR1_SPI3_Pos             GTZC_CFGR1_SPI3_Pos
26244 #define GTZC_TZIC2_SR1_SPI3_Msk             GTZC_CFGR1_SPI3_Msk
26245 #define GTZC_TZIC2_SR1_LPUART1_Pos          GTZC_CFGR1_LPUART1_Pos
26246 #define GTZC_TZIC2_SR1_LPUART1_Msk          GTZC_CFGR1_LPUART1_Msk
26247 #define GTZC_TZIC2_SR1_I2C3_Pos             GTZC_CFGR1_I2C3_Pos
26248 #define GTZC_TZIC2_SR1_I2C3_Msk             GTZC_CFGR1_I2C3_Msk
26249 #define GTZC_TZIC2_SR1_LPTIM1_Pos           GTZC_CFGR1_LPTIM1_Pos
26250 #define GTZC_TZIC2_SR1_LPTIM1_Msk           GTZC_CFGR1_LPTIM1_Msk
26251 #define GTZC_TZIC2_SR1_LPTIM3_Pos           GTZC_CFGR1_LPTIM3_Pos
26252 #define GTZC_TZIC2_SR1_LPTIM3_Msk           GTZC_CFGR1_LPTIM3_Msk
26253 #define GTZC_TZIC2_SR1_LPTIM4_Pos           GTZC_CFGR1_LPTIM4_Pos
26254 #define GTZC_TZIC2_SR1_LPTIM4_Msk           GTZC_CFGR1_LPTIM4_Msk
26255 #define GTZC_TZIC2_SR1_OPAMP_Pos            GTZC_CFGR1_OPAMP_Pos
26256 #define GTZC_TZIC2_SR1_OPAMP_Msk            GTZC_CFGR1_OPAMP_Msk
26257 #define GTZC_TZIC2_SR1_COMP_Pos             GTZC_CFGR1_COMP_Pos
26258 #define GTZC_TZIC2_SR1_COMP_Msk             GTZC_CFGR1_COMP_Msk
26259 #define GTZC_TZIC2_SR1_ADC4_Pos             GTZC_CFGR1_ADC4_Pos
26260 #define GTZC_TZIC2_SR1_ADC4_Msk             GTZC_CFGR1_ADC4_Msk
26261 #define GTZC_TZIC2_SR1_VREFBUF_Pos          GTZC_CFGR1_VREFBUF_Pos
26262 #define GTZC_TZIC2_SR1_VREFBUF_Msk          GTZC_CFGR1_VREFBUF_Msk
26263 #define GTZC_TZIC2_SR1_DAC1_Pos             GTZC_CFGR1_DAC1_Pos
26264 #define GTZC_TZIC2_SR1_DAC1_Msk             GTZC_CFGR1_DAC1_Msk
26265 #define GTZC_TZIC2_SR1_ADF1_Pos             GTZC_CFGR1_ADF1_Pos
26266 #define GTZC_TZIC2_SR1_ADF1_Msk             GTZC_CFGR1_ADF1_Msk
26267 
26268 /*******************  Bits definition for GTZC_TZIC2_SR2 register  ***************/
26269 #define GTZC_TZIC2_SR2_SYSCFG_Pos           GTZC_CFGR2_SYSCFG_Pos
26270 #define GTZC_TZIC2_SR2_SYSCFG_Msk           GTZC_CFGR2_SYSCFG_Msk
26271 #define GTZC_TZIC2_SR2_RTC_Pos              GTZC_CFGR2_RTC_Pos
26272 #define GTZC_TZIC2_SR2_RTC_Msk              GTZC_CFGR2_RTC_Msk
26273 #define GTZC_TZIC2_SR2_TAMP_Pos             GTZC_CFGR2_TAMP_Pos
26274 #define GTZC_TZIC2_SR2_TAMP_Msk             GTZC_CFGR2_TAMP_Msk
26275 #define GTZC_TZIC2_SR2_PWR_Pos              GTZC_CFGR2_PWR_Pos
26276 #define GTZC_TZIC2_SR2_PWR_Msk              GTZC_CFGR2_PWR_Msk
26277 #define GTZC_TZIC2_SR2_RCC_Pos              GTZC_CFGR2_RCC_Pos
26278 #define GTZC_TZIC2_SR2_RCC_Msk              GTZC_CFGR2_RCC_Msk
26279 #define GTZC_TZIC2_SR2_LPDMA1_Pos           GTZC_CFGR2_LPDMA1_Pos
26280 #define GTZC_TZIC2_SR2_LPDMA1_Msk           GTZC_CFGR2_LPDMA1_Msk
26281 #define GTZC_TZIC2_SR2_EXTI_Pos             GTZC_CFGR2_EXTI_Pos
26282 #define GTZC_TZIC2_SR2_EXTI_Msk             GTZC_CFGR2_EXTI_Msk
26283 #define GTZC_TZIC2_SR2_TZSC2_Pos            GTZC_CFGR2_TZSC2_Pos
26284 #define GTZC_TZIC2_SR2_TZSC2_Msk            GTZC_CFGR2_TZSC2_Msk
26285 #define GTZC_TZIC2_SR2_TZIC2_Pos            GTZC_CFGR2_TZIC2_Pos
26286 #define GTZC_TZIC2_SR2_TZIC2_Msk            GTZC_CFGR2_TZIC2_Msk
26287 #define GTZC_TZIC2_SR2_SRAM4_Pos            GTZC_CFGR2_SRAM4_Pos
26288 #define GTZC_TZIC2_SR2_SRAM4_Msk            GTZC_CFGR2_SRAM4_Msk
26289 #define GTZC_TZIC2_SR2_MPCBB4_REG_Pos       GTZC_CFGR2_MPCBB4_REG_Pos
26290 #define GTZC_TZIC2_SR2_MPCBB4_REG_Msk       GTZC_CFGR2_MPCBB4_REG_Msk
26291 
26292 /******************  Bits definition for GTZC_TZIC1_FCR1 register  ****************/
26293 #define GTZC_TZIC1_FCR1_TIM2_Pos            GTZC_CFGR1_TIM2_Pos
26294 #define GTZC_TZIC1_FCR1_TIM2_Msk            GTZC_CFGR1_TIM2_Msk
26295 #define GTZC_TZIC1_FCR1_TIM3_Pos            GTZC_CFGR1_TIM3_Pos
26296 #define GTZC_TZIC1_FCR1_TIM3_Msk            GTZC_CFGR1_TIM3_Msk
26297 #define GTZC_TZIC1_FCR1_TIM4_Pos            GTZC_CFGR1_TIM4_Pos
26298 #define GTZC_TZIC1_FCR1_TIM4_Msk            GTZC_CFGR1_TIM4_Msk
26299 #define GTZC_TZIC1_FCR1_TIM5_Pos            GTZC_CFGR1_TIM5_Pos
26300 #define GTZC_TZIC1_FCR1_TIM5_Msk            GTZC_CFGR1_TIM5_Msk
26301 #define GTZC_TZIC1_FCR1_TIM6_Pos            GTZC_CFGR1_TIM6_Pos
26302 #define GTZC_TZIC1_FCR1_TIM6_Msk            GTZC_CFGR1_TIM6_Msk
26303 #define GTZC_TZIC1_FCR1_TIM7_Pos            GTZC_CFGR1_TIM7_Pos
26304 #define GTZC_TZIC1_FCR1_TIM7_Msk            GTZC_CFGR1_TIM7_Msk
26305 #define GTZC_TZIC1_FCR1_WWDG_Pos            GTZC_CFGR1_WWDG_Pos
26306 #define GTZC_TZIC1_FCR1_WWDG_Msk            GTZC_CFGR1_WWDG_Msk
26307 #define GTZC_TZIC1_FCR1_IWDG_Pos            GTZC_CFGR1_IWDG_Pos
26308 #define GTZC_TZIC1_FCR1_IWDG_Msk            GTZC_CFGR1_IWDG_Msk
26309 #define GTZC_TZIC1_FCR1_SPI2_Pos            GTZC_CFGR1_SPI2_Pos
26310 #define GTZC_TZIC1_FCR1_SPI2_Msk            GTZC_CFGR1_SPI2_Msk
26311 #define GTZC_TZIC1_FCR1_USART2_Pos          GTZC_CFGR1_USART2_Pos
26312 #define GTZC_TZIC1_FCR1_USART2_Msk          GTZC_CFGR1_USART2_Msk
26313 #define GTZC_TZIC1_FCR1_USART3_Pos          GTZC_CFGR1_USART3_Pos
26314 #define GTZC_TZIC1_FCR1_USART3_Msk          GTZC_CFGR1_USART3_Msk
26315 #define GTZC_TZIC1_FCR1_UART4_Pos           GTZC_CFGR1_UART4_Pos
26316 #define GTZC_TZIC1_FCR1_UART4_Msk           GTZC_CFGR1_UART4_Msk
26317 #define GTZC_TZIC1_FCR1_UART5_Pos           GTZC_CFGR1_UART5_Pos
26318 #define GTZC_TZIC1_FCR1_UART5_Msk           GTZC_CFGR1_UART5_Msk
26319 #define GTZC_TZIC1_FCR1_I2C1_Pos            GTZC_CFGR1_I2C1_Pos
26320 #define GTZC_TZIC1_FCR1_I2C1_Msk            GTZC_CFGR1_I2C1_Msk
26321 #define GTZC_TZIC1_FCR1_I2C2_Pos            GTZC_CFGR1_I2C2_Pos
26322 #define GTZC_TZIC1_FCR1_I2C2_Msk            GTZC_CFGR1_I2C2_Msk
26323 #define GTZC_TZIC1_FCR1_CRS_Pos             GTZC_CFGR1_CRS_Pos
26324 #define GTZC_TZIC1_FCR1_CRS_Msk             GTZC_CFGR1_CRS_Msk
26325 #define GTZC_TZIC1_FCR1_I2C4_Pos            GTZC_CFGR1_I2C4_Pos
26326 #define GTZC_TZIC1_FCR1_I2C4_Msk            GTZC_CFGR1_I2C4_Msk
26327 #define GTZC_TZIC1_FCR1_LPTIM2_Pos          GTZC_CFGR1_LPTIM2_Pos
26328 #define GTZC_TZIC1_FCR1_LPTIM2_Msk          GTZC_CFGR1_LPTIM2_Msk
26329 #define GTZC_TZIC1_FCR1_FDCAN1_Pos          GTZC_CFGR1_FDCAN1_Pos
26330 #define GTZC_TZIC1_FCR1_FDCAN1_Msk          GTZC_CFGR1_FDCAN1_Msk
26331 #define GTZC_TZIC1_FCR1_UCPD1_Pos           GTZC_CFGR1_UCPD1_Pos
26332 #define GTZC_TZIC1_FCR1_UCPD1_Msk           GTZC_CFGR1_UCPD1_Msk
26333 #define GTZC_TZIC1_FCR1_USART6_Pos          GTZC_CFGR1_USART6_Pos
26334 #define GTZC_TZIC1_FCR1_USART6_Msk          GTZC_CFGR1_USART6_Msk
26335 #define GTZC_TZIC1_FCR1_I2C5_Pos            GTZC_CFGR1_I2C5_Pos
26336 #define GTZC_TZIC1_FCR1_I2C5_Msk            GTZC_CFGR1_I2C5_Msk
26337 #define GTZC_TZIC1_FCR1_I2C6_Pos            GTZC_CFGR1_I2C6_Pos
26338 #define GTZC_TZIC1_FCR1_I2C6_Msk            GTZC_CFGR1_I2C6_Msk
26339 
26340 /*******************  Bits definition for GTZC_TZIC1_FCR2 register  **************/
26341 #define GTZC_TZIC1_FCR2_TIM1_Pos            GTZC_CFGR2_TIM1_Pos
26342 #define GTZC_TZIC1_FCR2_TIM1_Msk            GTZC_CFGR2_TIM1_Msk
26343 #define GTZC_TZIC1_FCR2_SPI1_Pos            GTZC_CFGR2_SPI1_Pos
26344 #define GTZC_TZIC1_FCR2_SPI1_Msk            GTZC_CFGR2_SPI1_Msk
26345 #define GTZC_TZIC1_FCR2_TIM8_Pos            GTZC_CFGR2_TIM8_Pos
26346 #define GTZC_TZIC1_FCR2_TIM8_Msk            GTZC_CFGR2_TIM8_Msk
26347 #define GTZC_TZIC1_FCR2_USART1_Pos          GTZC_CFGR2_USART1_Pos
26348 #define GTZC_TZIC1_FCR2_USART1_Msk          GTZC_CFGR2_USART1_Msk
26349 #define GTZC_TZIC1_FCR2_TIM15_Pos           GTZC_CFGR2_TIM15_Pos
26350 #define GTZC_TZIC1_FCR2_TIM15_Msk           GTZC_CFGR2_TIM15_Msk
26351 #define GTZC_TZIC1_FCR2_TIM16_Pos           GTZC_CFGR2_TIM16_Pos
26352 #define GTZC_TZIC1_FCR2_TIM16_Msk           GTZC_CFGR2_TIM16_Msk
26353 #define GTZC_TZIC1_FCR2_TIM17_Pos           GTZC_CFGR2_TIM17_Pos
26354 #define GTZC_TZIC1_FCR2_TIM17_Msk           GTZC_CFGR2_TIM17_Msk
26355 #define GTZC_TZIC1_FCR2_SAI1_Pos            GTZC_CFGR2_SAI1_Pos
26356 #define GTZC_TZIC1_FCR2_SAI1_Msk            GTZC_CFGR2_SAI1_Msk
26357 #define GTZC_TZIC1_FCR2_SAI2_Pos            GTZC_CFGR2_SAI2_Pos
26358 #define GTZC_TZIC1_FCR2_SAI2_Msk            GTZC_CFGR2_SAI2_Msk
26359 #define GTZC_TZIC1_FCR2_LTDCUSB_Pos         GTZC_CFGR2_LTDCUSB_Pos
26360 #define GTZC_TZIC1_FCR2_LTDCUSB_Msk         GTZC_CFGR2_LTDCUSB_Msk
26361 #define GTZC_TZIC1_FCR2_DSI_Pos             GTZC_CFGR2_DSI_Pos
26362 #define GTZC_TZIC1_FCR2_DSI_Msk             GTZC_CFGR2_DSI_Msk
26363 #define GTZC_TZIC1_FCR2_GFXTIM_Pos          GTZC_CFGR2_GFXTIM_Pos
26364 #define GTZC_TZIC1_FCR2_GFXTIM_Msk          GTZC_CFGR2_GFXTIM_Msk
26365 
26366 /******************  Bits definition for GTZC_TZIC1_FCR3 register  ****************/
26367 #define GTZC_TZIC1_FCR3_MDF1_Pos            GTZC_CFGR3_MDF1_Pos
26368 #define GTZC_TZIC1_FCR3_MDF1_Msk            GTZC_CFGR3_MDF1_Msk
26369 #define GTZC_TZIC1_FCR3_CORDIC_Pos          GTZC_CFGR3_CORDIC_Pos
26370 #define GTZC_TZIC1_FCR3_CORDIC_Msk          GTZC_CFGR3_CORDIC_Msk
26371 #define GTZC_TZIC1_FCR3_FMAC_Pos            GTZC_CFGR3_FMAC_Pos
26372 #define GTZC_TZIC1_FCR3_FMAC_Msk            GTZC_CFGR3_FMAC_Msk
26373 #define GTZC_TZIC1_FCR3_CRC_Pos             GTZC_CFGR3_CRC_Pos
26374 #define GTZC_TZIC1_FCR3_CRC_Msk             GTZC_CFGR3_CRC_Msk
26375 #define GTZC_TZIC1_FCR3_TSC_Pos             GTZC_CFGR3_TSC_Pos
26376 #define GTZC_TZIC1_FCR3_TSC_Msk             GTZC_CFGR3_TSC_Msk
26377 #define GTZC_TZIC1_FCR3_DMA2D_Pos           GTZC_CFGR3_DMA2D_Pos
26378 #define GTZC_TZIC1_FCR3_DMA2D_Msk           GTZC_CFGR3_DMA2D_Msk
26379 #define GTZC_TZIC1_FCR3_ICACHE_REG_Pos      GTZC_CFGR3_ICACHE_REG_Pos
26380 #define GTZC_TZIC1_FCR3_ICACHE_REG_Msk      GTZC_CFGR3_ICACHE_REG_Msk
26381 #define GTZC_TZIC1_FCR3_DCACHE1_REG_Pos     GTZC_CFGR3_DCACHE1_REG_Pos
26382 #define GTZC_TZIC1_FCR3_DCACHE1_REG_Msk     GTZC_CFGR3_DCACHE1_REG_Msk
26383 #define GTZC_TZIC1_FCR3_ADC12_Pos           GTZC_CFGR3_ADC12_Pos
26384 #define GTZC_TZIC1_FCR3_ADC12_Msk           GTZC_CFGR3_ADC12_Msk
26385 #define GTZC_TZIC1_FCR3_DCMI_Pos            GTZC_CFGR3_DCMI_Pos
26386 #define GTZC_TZIC1_FCR3_DCMI_Msk            GTZC_CFGR3_DCMI_Msk
26387 #define GTZC_TZIC1_FCR3_OTG_Pos             GTZC_CFGR3_OTG_Pos
26388 #define GTZC_TZIC1_FCR3_OTG_Msk             GTZC_CFGR3_OTG_Msk
26389 #define GTZC_TZIC1_FCR3_HASH_Pos            GTZC_CFGR3_HASH_Pos
26390 #define GTZC_TZIC1_FCR3_HASH_Msk            GTZC_CFGR3_HASH_Msk
26391 #define GTZC_TZIC1_FCR3_RNG_Pos             GTZC_CFGR3_RNG_Pos
26392 #define GTZC_TZIC1_FCR3_RNG_Msk             GTZC_CFGR3_RNG_Msk
26393 #define GTZC_TZIC1_FCR3_OCTOSPIM_Pos        GTZC_CFGR3_OCTOSPIM_Pos
26394 #define GTZC_TZIC1_FCR3_OCTOSPIM_Msk        GTZC_CFGR3_OCTOSPIM_Msk
26395 #define GTZC_TZIC1_FCR3_SDMMC1_Pos          GTZC_CFGR3_SDMMC1_Pos
26396 #define GTZC_TZIC1_FCR3_SDMMC1_Msk          GTZC_CFGR3_SDMMC1_Msk
26397 #define GTZC_TZIC1_FCR3_SDMMC2_Pos          GTZC_CFGR3_SDMMC2_Pos
26398 #define GTZC_TZIC1_FCR3_SDMMC2_Msk          GTZC_CFGR3_SDMMC2_Msk
26399 #define GTZC_TZIC1_FCR3_FSMC_REG_Pos        GTZC_CFGR3_FSMC_REG_Pos
26400 #define GTZC_TZIC1_FCR3_FSMC_REG_Msk        GTZC_CFGR3_FSMC_REG_Msk
26401 #define GTZC_TZIC1_FCR3_OCTOSPI1_REG_Pos    GTZC_CFGR3_OCTOSPI1_REG_Pos
26402 #define GTZC_TZIC1_FCR3_OCTOSPI1_REG_Msk    GTZC_CFGR3_OCTOSPI1_REG_Msk
26403 #define GTZC_TZIC1_FCR3_OCTOSPI2_REG_Pos    GTZC_CFGR3_OCTOSPI2_REG_Pos
26404 #define GTZC_TZIC1_FCR3_OCTOSPI2_REG_Msk    GTZC_CFGR3_OCTOSPI2_REG_Msk
26405 #define GTZC_TZIC1_FCR3_RAMCFG_Pos          GTZC_CFGR3_RAMCFG_Pos
26406 #define GTZC_TZIC1_FCR3_RAMCFG_Msk          GTZC_CFGR3_RAMCFG_Msk
26407 #define GTZC_TZIC1_FCR3_GPU2D_Pos           GTZC_CFGR3_GPU2D_Pos
26408 #define GTZC_TZIC1_FCR3_GPU2D_Msk           GTZC_CFGR3_GPU2D_Msk
26409 #define GTZC_TZIC1_FCR3_GFXMMU_Pos          GTZC_CFGR3_GFXMMU_Pos
26410 #define GTZC_TZIC1_FCR3_GFXMMU_Msk          GTZC_CFGR3_GFXMMU_Msk
26411 #define GTZC_TZIC1_FCR3_GFXMMU_REG_Pos      GTZC_CFGR3_GFXMMU_REG_Pos
26412 #define GTZC_TZIC1_FCR3_GFXMMU_REG_Msk      GTZC_CFGR3_GFXMMU_REG_Msk
26413 #define GTZC_TZIC1_FCR3_HSPI1_REG_Pos       GTZC_CFGR3_HSPI1_REG_Pos
26414 #define GTZC_TZIC1_FCR3_HSPI1_REG_Msk       GTZC_CFGR3_HSPI1_REG_Msk
26415 #define GTZC_TZIC1_FCR3_DCACHE2_REG_Pos     GTZC_CFGR3_DCACHE2_REG_Pos
26416 #define GTZC_TZIC1_FCR3_DCACHE2_REG_Msk     GTZC_CFGR3_DCACHE2_REG_Msk
26417 #define GTZC_TZIC1_FCR3_JPEG_Pos            GTZC_CFGR3_JPEG_REG_Pos
26418 #define GTZC_TZIC1_FCR3_JPEG_Msk            GTZC_CFGR3_JPEG_REG_Msk
26419 
26420 /*******************  Bits definition for GTZC_TZIC1_FCR4 register  ***************/
26421 #define GTZC_TZIC1_FCR4_GPDMA1_Pos          GTZC_CFGR4_GPDMA1_Pos
26422 #define GTZC_TZIC1_FCR4_GPDMA1_Msk          GTZC_CFGR4_GPDMA1_Msk
26423 #define GTZC_TZIC1_FCR4_FLASH_REG_Pos       GTZC_CFGR4_FLASH_REG_Pos
26424 #define GTZC_TZIC1_FCR4_FLASH_REG_Msk       GTZC_CFGR4_FLASH_REG_Msk
26425 #define GTZC_TZIC1_FCR4_FLASH_Pos           GTZC_CFGR4_FLASH_Pos
26426 #define GTZC_TZIC1_FCR4_FLASH_Msk           GTZC_CFGR4_FLASH_Msk
26427 #define GTZC_TZIC1_FCR4_TZSC1_Pos           GTZC_CFGR4_TZSC1_Pos
26428 #define GTZC_TZIC1_FCR4_TZSC1_Msk           GTZC_CFGR4_TZSC1_Msk
26429 #define GTZC_TZIC1_FCR4_TZIC1_Pos           GTZC_CFGR4_TZIC1_Pos
26430 #define GTZC_TZIC1_FCR4_TZIC1_Msk           GTZC_CFGR4_TZIC1_Msk
26431 #define GTZC_TZIC1_FCR4_OCTOSPI1_MEM_Pos    GTZC_CFGR4_OCTOSPI1_MEM_Pos
26432 #define GTZC_TZIC1_FCR4_OCTOSPI1_MEM_Msk    GTZC_CFGR4_OCTOSPI1_MEM_Msk
26433 #define GTZC_TZIC1_FCR4_FSMC_MEM_Pos        GTZC_CFGR4_FSMC_MEM_Pos
26434 #define GTZC_TZIC1_FCR4_FSMC_MEM_Msk        GTZC_CFGR4_FSMC_MEM_Msk
26435 #define GTZC_TZIC1_FCR4_BKPSRAM_Pos         GTZC_CFGR4_BKPSRAM_Pos
26436 #define GTZC_TZIC1_FCR4_BKPSRAM_Msk         GTZC_CFGR4_BKPSRAM_Msk
26437 #define GTZC_TZIC1_FCR4_OCTOSPI2_MEM_Pos    GTZC_CFGR4_OCTOSPI2_MEM_Pos
26438 #define GTZC_TZIC1_FCR4_OCTOSPI2_MEM_Msk    GTZC_CFGR4_OCTOSPI2_MEM_Msk
26439 #define GTZC_TZIC1_FCR4_HSPI1_MEM_Pos       GTZC_CFGR4_HSPI1_MEM_Pos
26440 #define GTZC_TZIC1_FCR4_HSPI1_MEM_Msk       GTZC_CFGR4_HSPI1_MEM_Msk
26441 #define GTZC_TZIC1_FCR4_SRAM6_Pos           GTZC_CFGR4_SRAM6_Pos
26442 #define GTZC_TZIC1_FCR4_SRAM6_Msk           GTZC_CFGR4_SRAM6_Msk
26443 #define GTZC_TZIC1_FCR4_MPCBB6_REG_Pos      GTZC_CFGR4_MPCBB6_REG_Pos
26444 #define GTZC_TZIC1_FCR4_MPCBB6_REG_Msk      GTZC_CFGR4_MPCBB6_REG_Msk
26445 #define GTZC_TZIC1_FCR4_SRAM1_Pos           GTZC_CFGR4_SRAM1_Pos
26446 #define GTZC_TZIC1_FCR4_SRAM1_Msk           GTZC_CFGR4_SRAM1_Msk
26447 #define GTZC_TZIC1_FCR4_MPCBB1_REG_Pos      GTZC_CFGR4_MPCBB1_REG_Pos
26448 #define GTZC_TZIC1_FCR4_MPCBB1_REG_Msk      GTZC_CFGR4_MPCBB1_REG_Msk
26449 #define GTZC_TZIC1_FCR4_SRAM2_Pos           GTZC_CFGR4_SRAM2_Pos
26450 #define GTZC_TZIC1_FCR4_SRAM2_Msk           GTZC_CFGR4_SRAM2_Msk
26451 #define GTZC_TZIC1_FCR4_MPCBB2_REG_Pos      GTZC_CFGR4_MPCBB2_REG_Pos
26452 #define GTZC_TZIC1_FCR4_MPCBB2_REG_Msk      GTZC_CFGR4_MPCBB2_REG_Msk
26453 #define GTZC_TZIC1_FCR4_SRAM3_Pos           GTZC_CFGR4_SRAM3_Pos
26454 #define GTZC_TZIC1_FCR4_SRAM3_Msk           GTZC_CFGR4_SRAM3_Msk
26455 #define GTZC_TZIC1_FCR4_MPCBB3_REG_Pos      GTZC_CFGR4_MPCBB3_REG_Pos
26456 #define GTZC_TZIC1_FCR4_MPCBB3_REG_Msk      GTZC_CFGR4_MPCBB3_REG_Msk
26457 #define GTZC_TZIC1_FCR4_SRAM5_Pos           GTZC_CFGR4_SRAM5_Pos
26458 #define GTZC_TZIC1_FCR4_SRAM5_Msk           GTZC_CFGR4_SRAM5_Msk
26459 #define GTZC_TZIC1_FCR4_MPCBB5_REG_Pos      GTZC_CFGR4_MPCBB5_REG_Pos
26460 #define GTZC_TZIC1_FCR4_MPCBB5_REG_Msk      GTZC_CFGR4_MPCBB5_REG_Msk
26461 
26462 /*******************  Bits definition for GTZC_TZIC2_FCR1 register  ***************/
26463 #define GTZC_TZIC2_FCR1_SPI3_Pos            GTZC_CFGR1_SPI3_Pos
26464 #define GTZC_TZIC2_FCR1_SPI3_Msk            GTZC_CFGR1_SPI3_Msk
26465 #define GTZC_TZIC2_FCR1_LPUART1_Pos         GTZC_CFGR1_LPUART1_Pos
26466 #define GTZC_TZIC2_FCR1_LPUART1_Msk         GTZC_CFGR1_LPUART1_Msk
26467 #define GTZC_TZIC2_FCR1_I2C3_Pos            GTZC_CFGR1_I2C3_Pos
26468 #define GTZC_TZIC2_FCR1_I2C3_Msk            GTZC_CFGR1_I2C3_Msk
26469 #define GTZC_TZIC2_FCR1_LPTIM1_Pos          GTZC_CFGR1_LPTIM1_Pos
26470 #define GTZC_TZIC2_FCR1_LPTIM1_Msk          GTZC_CFGR1_LPTIM1_Msk
26471 #define GTZC_TZIC2_FCR1_LPTIM3_Pos          GTZC_CFGR1_LPTIM3_Pos
26472 #define GTZC_TZIC2_FCR1_LPTIM3_Msk          GTZC_CFGR1_LPTIM3_Msk
26473 #define GTZC_TZIC2_FCR1_LPTIM4_Pos          GTZC_CFGR1_LPTIM4_Pos
26474 #define GTZC_TZIC2_FCR1_LPTIM4_Msk          GTZC_CFGR1_LPTIM4_Msk
26475 #define GTZC_TZIC2_FCR1_OPAMP_Pos           GTZC_CFGR1_OPAMP_Pos
26476 #define GTZC_TZIC2_FCR1_OPAMP_Msk           GTZC_CFGR1_OPAMP_Msk
26477 #define GTZC_TZIC2_FCR1_COMP_Pos            GTZC_CFGR1_COMP_Pos
26478 #define GTZC_TZIC2_FCR1_COMP_Msk            GTZC_CFGR1_COMP_Msk
26479 #define GTZC_TZIC2_FCR1_ADC4_Pos            GTZC_CFGR1_ADC4_Pos
26480 #define GTZC_TZIC2_FCR1_ADC4_Msk            GTZC_CFGR1_ADC4_Msk
26481 #define GTZC_TZIC2_FCR1_VREFBUF_Pos         GTZC_CFGR1_VREFBUF_Pos
26482 #define GTZC_TZIC2_FCR1_VREFBUF_Msk         GTZC_CFGR1_VREFBUF_Msk
26483 #define GTZC_TZIC2_FCR1_DAC1_Pos            GTZC_CFGR1_DAC1_Pos
26484 #define GTZC_TZIC2_FCR1_DAC1_Msk            GTZC_CFGR1_DAC1_Msk
26485 #define GTZC_TZIC2_FCR1_ADF1_Pos            GTZC_CFGR1_ADF1_Pos
26486 #define GTZC_TZIC2_FCR1_ADF1_Msk            GTZC_CFGR1_ADF1_Msk
26487 
26488 /*******************  Bits definition for GTZC_TZIC2_FCR2 register  ***************/
26489 #define GTZC_TZIC2_FCR2_SYSCFG_Pos          GTZC_CFGR2_SYSCFG_Pos
26490 #define GTZC_TZIC2_FCR2_SYSCFG_Msk          GTZC_CFGR2_SYSCFG_Msk
26491 #define GTZC_TZIC2_FCR2_RTC_Pos             GTZC_CFGR2_RTC_Pos
26492 #define GTZC_TZIC2_FCR2_RTC_Msk             GTZC_CFGR2_RTC_Msk
26493 #define GTZC_TZIC2_FCR2_TAMP_Pos            GTZC_CFGR2_TAMP_Pos
26494 #define GTZC_TZIC2_FCR2_TAMP_Msk            GTZC_CFGR2_TAMP_Msk
26495 #define GTZC_TZIC2_FCR2_PWR_Pos             GTZC_CFGR2_PWR_Pos
26496 #define GTZC_TZIC2_FCR2_PWR_Msk             GTZC_CFGR2_PWR_Msk
26497 #define GTZC_TZIC2_FCR2_RCC_Pos             GTZC_CFGR2_RCC_Pos
26498 #define GTZC_TZIC2_FCR2_RCC_Msk             GTZC_CFGR2_RCC_Msk
26499 #define GTZC_TZIC2_FCR2_LPDMA1_Pos          GTZC_CFGR2_LPDMA1_Pos
26500 #define GTZC_TZIC2_FCR2_LPDMA1_Msk          GTZC_CFGR2_LPDMA1_Msk
26501 #define GTZC_TZIC2_FCR2_EXTI_Pos            GTZC_CFGR2_EXTI_Pos
26502 #define GTZC_TZIC2_FCR2_EXTI_Msk            GTZC_CFGR2_EXTI_Msk
26503 #define GTZC_TZIC2_FCR2_TZSC2_Pos           GTZC_CFGR2_TZSC2_Pos
26504 #define GTZC_TZIC2_FCR2_TZSC2_Msk           GTZC_CFGR2_TZSC2_Msk
26505 #define GTZC_TZIC2_FCR2_TZIC2_Pos           GTZC_CFGR2_TZIC2_Pos
26506 #define GTZC_TZIC2_FCR2_TZIC2_Msk           GTZC_CFGR2_TZIC2_Msk
26507 #define GTZC_TZIC2_FCR2_SRAM4_Pos           GTZC_CFGR2_SRAM4_Pos
26508 #define GTZC_TZIC2_FCR2_SRAM4_Msk           GTZC_CFGR2_SRAM4_Msk
26509 #define GTZC_TZIC2_FCR2_MPCBB4_REG_Pos      GTZC_CFGR2_MPCBB4_REG_Pos
26510 #define GTZC_TZIC2_FCR2_MPCBB4_REG_Msk      GTZC_CFGR2_MPCBB4_REG_Msk
26511 
26512 /*******************  Bits definition for GTZC_MPCBB_CR register  *****************/
26513 #define GTZC_MPCBB_CR_GLOCK_Pos             (0U)
26514 #define GTZC_MPCBB_CR_GLOCK_Msk             (0x01UL << GTZC_MPCBB_CR_GLOCK_Pos)       /*!< 0x00000001 */
26515 #define GTZC_MPCBB_CR_INVSECSTATE_Pos       (30U)
26516 #define GTZC_MPCBB_CR_INVSECSTATE_Msk       (0x01UL << GTZC_MPCBB_CR_INVSECSTATE_Pos) /*!< 0x40000000 */
26517 #define GTZC_MPCBB_CR_SRWILADIS_Pos         (31U)
26518 #define GTZC_MPCBB_CR_SRWILADIS_Msk         (0x01UL << GTZC_MPCBB_CR_SRWILADIS_Pos) /*!< 0x80000000 */
26519 
26520 /*******************  Bits definition for GTZC_MPCBB_CFGLOCKR1 register  ************/
26521 #define GTZC_MPCBB_CFGLOCKR1_SPLCK0_Pos      (0U)
26522 #define GTZC_MPCBB_CFGLOCKR1_SPLCK0_Msk      (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK0_Pos) /*!< 0x00000001 */
26523 #define GTZC_MPCBB_CFGLOCKR1_SPLCK1_Pos      (1U)
26524 #define GTZC_MPCBB_CFGLOCKR1_SPLCK1_Msk      (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK1_Pos) /*!< 0x00000002 */
26525 #define GTZC_MPCBB_CFGLOCKR1_SPLCK2_Pos      (2U)
26526 #define GTZC_MPCBB_CFGLOCKR1_SPLCK2_Msk      (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK2_Pos) /*!< 0x00000004 */
26527 #define GTZC_MPCBB_CFGLOCKR1_SPLCK3_Pos      (3U)
26528 #define GTZC_MPCBB_CFGLOCKR1_SPLCK3_Msk      (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK3_Pos) /*!< 0x00000008 */
26529 #define GTZC_MPCBB_CFGLOCKR1_SPLCK4_Pos      (4U)
26530 #define GTZC_MPCBB_CFGLOCKR1_SPLCK4_Msk      (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK4_Pos) /*!< 0x00000010 */
26531 #define GTZC_MPCBB_CFGLOCKR1_SPLCK5_Pos      (5U)
26532 #define GTZC_MPCBB_CFGLOCKR1_SPLCK5_Msk      (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK5_Pos) /*!< 0x00000020 */
26533 #define GTZC_MPCBB_CFGLOCKR1_SPLCK6_Pos      (6U)
26534 #define GTZC_MPCBB_CFGLOCKR1_SPLCK6_Msk      (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK6_Pos) /*!< 0x00000040 */
26535 #define GTZC_MPCBB_CFGLOCKR1_SPLCK7_Pos      (7U)
26536 #define GTZC_MPCBB_CFGLOCKR1_SPLCK7_Msk      (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK7_Pos) /*!< 0x00000080 */
26537 #define GTZC_MPCBB_CFGLOCKR1_SPLCK8_Pos      (8U)
26538 #define GTZC_MPCBB_CFGLOCKR1_SPLCK8_Msk      (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK8_Pos) /*!< 0x00000100 */
26539 #define GTZC_MPCBB_CFGLOCKR1_SPLCK9_Pos      (9U)
26540 #define GTZC_MPCBB_CFGLOCKR1_SPLCK9_Msk      (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK9_Pos) /*!< 0x00000200 */
26541 #define GTZC_MPCBB_CFGLOCKR1_SPLCK10_Pos     (10U)
26542 #define GTZC_MPCBB_CFGLOCKR1_SPLCK10_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK10_Pos) /*!< 0x00000400 */
26543 #define GTZC_MPCBB_CFGLOCKR1_SPLCK11_Pos     (11U)
26544 #define GTZC_MPCBB_CFGLOCKR1_SPLCK11_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK11_Pos) /*!< 0x00000800 */
26545 #define GTZC_MPCBB_CFGLOCKR1_SPLCK12_Pos     (12U)
26546 #define GTZC_MPCBB_CFGLOCKR1_SPLCK12_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK12_Pos) /*!< 0x00001000 */
26547 #define GTZC_MPCBB_CFGLOCKR1_SPLCK13_Pos     (13U)
26548 #define GTZC_MPCBB_CFGLOCKR1_SPLCK13_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK13_Pos) /*!< 0x00002000 */
26549 #define GTZC_MPCBB_CFGLOCKR1_SPLCK14_Pos     (14U)
26550 #define GTZC_MPCBB_CFGLOCKR1_SPLCK14_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK14_Pos) /*!< 0x00004000 */
26551 #define GTZC_MPCBB_CFGLOCKR1_SPLCK15_Pos     (15U)
26552 #define GTZC_MPCBB_CFGLOCKR1_SPLCK15_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK15_Pos) /*!< 0x00008000 */
26553 #define GTZC_MPCBB_CFGLOCKR1_SPLCK16_Pos     (16U)
26554 #define GTZC_MPCBB_CFGLOCKR1_SPLCK16_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK16_Pos) /*!< 0x00010000 */
26555 #define GTZC_MPCBB_CFGLOCKR1_SPLCK17_Pos     (17U)
26556 #define GTZC_MPCBB_CFGLOCKR1_SPLCK17_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK17_Pos) /*!< 0x00020000 */
26557 #define GTZC_MPCBB_CFGLOCKR1_SPLCK18_Pos     (18U)
26558 #define GTZC_MPCBB_CFGLOCKR1_SPLCK18_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK18_Pos) /*!< 0x00040000 */
26559 #define GTZC_MPCBB_CFGLOCKR1_SPLCK19_Pos     (19U)
26560 #define GTZC_MPCBB_CFGLOCKR1_SPLCK19_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK19_Pos) /*!< 0x00080000 */
26561 #define GTZC_MPCBB_CFGLOCKR1_SPLCK20_Pos     (20U)
26562 #define GTZC_MPCBB_CFGLOCKR1_SPLCK20_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK20_Pos) /*!< 0x00100000 */
26563 #define GTZC_MPCBB_CFGLOCKR1_SPLCK21_Pos     (21U)
26564 #define GTZC_MPCBB_CFGLOCKR1_SPLCK21_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK21_Pos) /*!< 0x00200000 */
26565 #define GTZC_MPCBB_CFGLOCKR1_SPLCK22_Pos     (22U)
26566 #define GTZC_MPCBB_CFGLOCKR1_SPLCK22_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK22_Pos) /*!< 0x00400000 */
26567 #define GTZC_MPCBB_CFGLOCKR1_SPLCK23_Pos     (23U)
26568 #define GTZC_MPCBB_CFGLOCKR1_SPLCK23_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK23_Pos) /*!< 0x00800000 */
26569 #define GTZC_MPCBB_CFGLOCKR1_SPLCK24_Pos     (24U)
26570 #define GTZC_MPCBB_CFGLOCKR1_SPLCK24_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK24_Pos) /*!< 0x01000000 */
26571 #define GTZC_MPCBB_CFGLOCKR1_SPLCK25_Pos     (25U)
26572 #define GTZC_MPCBB_CFGLOCKR1_SPLCK25_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK25_Pos) /*!< 0x02000000 */
26573 #define GTZC_MPCBB_CFGLOCKR1_SPLCK26_Pos     (26U)
26574 #define GTZC_MPCBB_CFGLOCKR1_SPLCK26_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK26_Pos) /*!< 0x04000000 */
26575 #define GTZC_MPCBB_CFGLOCKR1_SPLCK27_Pos     (27U)
26576 #define GTZC_MPCBB_CFGLOCKR1_SPLCK27_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK27_Pos) /*!< 0x08000000 */
26577 #define GTZC_MPCBB_CFGLOCKR1_SPLCK28_Pos     (28U)
26578 #define GTZC_MPCBB_CFGLOCKR1_SPLCK28_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK28_Pos) /*!< 0x10000000 */
26579 #define GTZC_MPCBB_CFGLOCKR1_SPLCK29_Pos     (29U)
26580 #define GTZC_MPCBB_CFGLOCKR1_SPLCK29_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK29_Pos) /*!< 0x20000000 */
26581 #define GTZC_MPCBB_CFGLOCKR1_SPLCK30_Pos     (30U)
26582 #define GTZC_MPCBB_CFGLOCKR1_SPLCK30_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK30_Pos) /*!< 0x40000000 */
26583 #define GTZC_MPCBB_CFGLOCKR1_SPLCK31_Pos     (31U)
26584 #define GTZC_MPCBB_CFGLOCKR1_SPLCK31_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK31_Pos) /*!< 0x80000000 */
26585 
26586 /*******************  Bits definition for GTZC_MPCBB_CFGLOCKR2 register  ************/
26587 #define GTZC_MPCBB_CFGLOCKR2_SPLCK32_Pos     (0U)
26588 #define GTZC_MPCBB_CFGLOCKR2_SPLCK32_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK32_Pos) /*!< 0x00000001 */
26589 #define GTZC_MPCBB_CFGLOCKR2_SPLCK33_Pos     (1U)
26590 #define GTZC_MPCBB_CFGLOCKR2_SPLCK33_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK33_Pos) /*!< 0x00000002 */
26591 #define GTZC_MPCBB_CFGLOCKR2_SPLCK34_Pos     (2U)
26592 #define GTZC_MPCBB_CFGLOCKR2_SPLCK34_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK34_Pos) /*!< 0x00000004 */
26593 #define GTZC_MPCBB_CFGLOCKR2_SPLCK35_Pos     (3U)
26594 #define GTZC_MPCBB_CFGLOCKR2_SPLCK35_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK35_Pos) /*!< 0x00000008 */
26595 #define GTZC_MPCBB_CFGLOCKR2_SPLCK36_Pos     (4U)
26596 #define GTZC_MPCBB_CFGLOCKR2_SPLCK36_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK36_Pos) /*!< 0x00000010 */
26597 #define GTZC_MPCBB_CFGLOCKR2_SPLCK37_Pos     (5U)
26598 #define GTZC_MPCBB_CFGLOCKR2_SPLCK37_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK37_Pos) /*!< 0x00000020 */
26599 #define GTZC_MPCBB_CFGLOCKR2_SPLCK38_Pos     (6U)
26600 #define GTZC_MPCBB_CFGLOCKR2_SPLCK38_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK38_Pos) /*!< 0x00000040 */
26601 #define GTZC_MPCBB_CFGLOCKR2_SPLCK39_Pos     (7U)
26602 #define GTZC_MPCBB_CFGLOCKR2_SPLCK39_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK39_Pos) /*!< 0x00000080 */
26603 #define GTZC_MPCBB_CFGLOCKR2_SPLCK40_Pos     (8U)
26604 #define GTZC_MPCBB_CFGLOCKR2_SPLCK40_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK40_Pos) /*!< 0x00000100 */
26605 #define GTZC_MPCBB_CFGLOCKR2_SPLCK41_Pos     (9U)
26606 #define GTZC_MPCBB_CFGLOCKR2_SPLCK41_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK41_Pos) /*!< 0x00000200 */
26607 #define GTZC_MPCBB_CFGLOCKR2_SPLCK42_Pos     (10U)
26608 #define GTZC_MPCBB_CFGLOCKR2_SPLCK42_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK42_Pos) /*!< 0x00000400 */
26609 #define GTZC_MPCBB_CFGLOCKR2_SPLCK43_Pos     (11U)
26610 #define GTZC_MPCBB_CFGLOCKR2_SPLCK43_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK43_Pos) /*!< 0x00000800 */
26611 #define GTZC_MPCBB_CFGLOCKR2_SPLCK44_Pos     (12U)
26612 #define GTZC_MPCBB_CFGLOCKR2_SPLCK44_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK44_Pos) /*!< 0x00001000 */
26613 #define GTZC_MPCBB_CFGLOCKR2_SPLCK45_Pos     (13U)
26614 #define GTZC_MPCBB_CFGLOCKR2_SPLCK45_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK45_Pos) /*!< 0x00002000 */
26615 #define GTZC_MPCBB_CFGLOCKR2_SPLCK46_Pos     (14U)
26616 #define GTZC_MPCBB_CFGLOCKR2_SPLCK46_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK46_Pos) /*!< 0x00004000 */
26617 #define GTZC_MPCBB_CFGLOCKR2_SPLCK47_Pos     (15U)
26618 #define GTZC_MPCBB_CFGLOCKR2_SPLCK47_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK47_Pos) /*!< 0x00008000 */
26619 #define GTZC_MPCBB_CFGLOCKR2_SPLCK48_Pos     (16U)
26620 #define GTZC_MPCBB_CFGLOCKR2_SPLCK48_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK48_Pos) /*!< 0x00010000 */
26621 #define GTZC_MPCBB_CFGLOCKR2_SPLCK49_Pos     (17U)
26622 #define GTZC_MPCBB_CFGLOCKR2_SPLCK49_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK49_Pos) /*!< 0x00020000 */
26623 #define GTZC_MPCBB_CFGLOCKR2_SPLCK50_Pos     (18U)
26624 #define GTZC_MPCBB_CFGLOCKR2_SPLCK50_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK50_Pos) /*!< 0x00040000 */
26625 #define GTZC_MPCBB_CFGLOCKR2_SPLCK51_Pos     (19U)
26626 #define GTZC_MPCBB_CFGLOCKR2_SPLCK51_Msk     (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK51_Pos) /*!< 0x00080000 */
26627 
26628 /******************************************************************************/
26629 /*                                                                            */
26630 /*                                    UCPD                                    */
26631 /*                                                                            */
26632 /******************************************************************************/
26633 /********************  Bits definition for UCPD_CFG1 register  *******************/
26634 #define UCPD_CFG1_HBITCLKDIV_Pos            (0U)
26635 #define UCPD_CFG1_HBITCLKDIV_Msk            (0x3FUL << UCPD_CFG1_HBITCLKDIV_Pos)    /*!< 0x0000003F */
26636 #define UCPD_CFG1_HBITCLKDIV                UCPD_CFG1_HBITCLKDIV_Msk                /*!< Number of cycles (minus 1) for a half bit clock */
26637 #define UCPD_CFG1_HBITCLKDIV_0              (0x01UL << UCPD_CFG1_HBITCLKDIV_Pos)    /*!< 0x00000001 */
26638 #define UCPD_CFG1_HBITCLKDIV_1              (0x02UL << UCPD_CFG1_HBITCLKDIV_Pos)    /*!< 0x00000002 */
26639 #define UCPD_CFG1_HBITCLKDIV_2              (0x04UL << UCPD_CFG1_HBITCLKDIV_Pos)    /*!< 0x00000004 */
26640 #define UCPD_CFG1_HBITCLKDIV_3              (0x08UL << UCPD_CFG1_HBITCLKDIV_Pos)    /*!< 0x00000008 */
26641 #define UCPD_CFG1_HBITCLKDIV_4              (0x10UL << UCPD_CFG1_HBITCLKDIV_Pos)    /*!< 0x00000010 */
26642 #define UCPD_CFG1_HBITCLKDIV_5              (0x20UL << UCPD_CFG1_HBITCLKDIV_Pos)    /*!< 0x00000020 */
26643 #define UCPD_CFG1_IFRGAP_Pos                (6U)
26644 #define UCPD_CFG1_IFRGAP_Msk                (0x1FUL << UCPD_CFG1_IFRGAP_Pos)        /*!< 0x000007C0 */
26645 #define UCPD_CFG1_IFRGAP                    UCPD_CFG1_IFRGAP_Msk                    /*!< Clock divider value to generates Interframe gap */
26646 #define UCPD_CFG1_IFRGAP_0                  (0x01UL << UCPD_CFG1_IFRGAP_Pos)        /*!< 0x00000040 */
26647 #define UCPD_CFG1_IFRGAP_1                  (0x02UL << UCPD_CFG1_IFRGAP_Pos)        /*!< 0x00000080 */
26648 #define UCPD_CFG1_IFRGAP_2                  (0x04UL << UCPD_CFG1_IFRGAP_Pos)        /*!< 0x00000100 */
26649 #define UCPD_CFG1_IFRGAP_3                  (0x08UL << UCPD_CFG1_IFRGAP_Pos)        /*!< 0x00000200 */
26650 #define UCPD_CFG1_IFRGAP_4                  (0x10UL << UCPD_CFG1_IFRGAP_Pos)        /*!< 0x00000400 */
26651 #define UCPD_CFG1_TRANSWIN_Pos              (11U)
26652 #define UCPD_CFG1_TRANSWIN_Msk              (0x1FUL << UCPD_CFG1_TRANSWIN_Pos)      /*!< 0x0000F800 */
26653 #define UCPD_CFG1_TRANSWIN                  UCPD_CFG1_TRANSWIN_Msk                  /*!< Number of cycles (minus 1) of the half bit clock */
26654 #define UCPD_CFG1_TRANSWIN_0                (0x01UL << UCPD_CFG1_TRANSWIN_Pos)      /*!< 0x00000800 */
26655 #define UCPD_CFG1_TRANSWIN_1                (0x02UL << UCPD_CFG1_TRANSWIN_Pos)      /*!< 0x00001000 */
26656 #define UCPD_CFG1_TRANSWIN_2                (0x04UL << UCPD_CFG1_TRANSWIN_Pos)      /*!< 0x00002000 */
26657 #define UCPD_CFG1_TRANSWIN_3                (0x08UL << UCPD_CFG1_TRANSWIN_Pos)      /*!< 0x00004000 */
26658 #define UCPD_CFG1_TRANSWIN_4                (0x10UL << UCPD_CFG1_TRANSWIN_Pos)      /*!< 0x00008000 */
26659 #define UCPD_CFG1_PSC_UCPDCLK_Pos           (17U)
26660 #define UCPD_CFG1_PSC_UCPDCLK_Msk           (0x7UL << UCPD_CFG1_PSC_UCPDCLK_Pos)    /*!< 0x000E0000 */
26661 #define UCPD_CFG1_PSC_UCPDCLK               UCPD_CFG1_PSC_UCPDCLK_Msk               /*!< Prescaler for UCPDCLK */
26662 #define UCPD_CFG1_PSC_UCPDCLK_0             (0x1UL << UCPD_CFG1_PSC_UCPDCLK_Pos)    /*!< 0x00020000 */
26663 #define UCPD_CFG1_PSC_UCPDCLK_1             (0x2UL << UCPD_CFG1_PSC_UCPDCLK_Pos)    /*!< 0x00040000 */
26664 #define UCPD_CFG1_PSC_UCPDCLK_2             (0x4UL << UCPD_CFG1_PSC_UCPDCLK_Pos)    /*!< 0x00080000 */
26665 #define UCPD_CFG1_RXORDSETEN_Pos            (20U)
26666 #define UCPD_CFG1_RXORDSETEN_Msk            (0x1FFUL << UCPD_CFG1_RXORDSETEN_Pos)   /*!< 0x1FF00000 */
26667 #define UCPD_CFG1_RXORDSETEN                UCPD_CFG1_RXORDSETEN_Msk                /*!< Receiver ordered set detection enable */
26668 #define UCPD_CFG1_RXORDSETEN_0              (0x001UL << UCPD_CFG1_RXORDSETEN_Pos)   /*!< 0x00100000 */
26669 #define UCPD_CFG1_RXORDSETEN_1              (0x002UL << UCPD_CFG1_RXORDSETEN_Pos)   /*!< 0x00200000 */
26670 #define UCPD_CFG1_RXORDSETEN_2              (0x004UL << UCPD_CFG1_RXORDSETEN_Pos)   /*!< 0x00400000 */
26671 #define UCPD_CFG1_RXORDSETEN_3              (0x008UL << UCPD_CFG1_RXORDSETEN_Pos)   /*!< 0x00800000 */
26672 #define UCPD_CFG1_RXORDSETEN_4              (0x010UL << UCPD_CFG1_RXORDSETEN_Pos)   /*!< 0x01000000 */
26673 #define UCPD_CFG1_RXORDSETEN_5              (0x020UL << UCPD_CFG1_RXORDSETEN_Pos)   /*!< 0x02000000 */
26674 #define UCPD_CFG1_RXORDSETEN_6              (0x040UL << UCPD_CFG1_RXORDSETEN_Pos)   /*!< 0x04000000 */
26675 #define UCPD_CFG1_RXORDSETEN_7              (0x080UL << UCPD_CFG1_RXORDSETEN_Pos)   /*!< 0x08000000 */
26676 #define UCPD_CFG1_RXORDSETEN_8              (0x100UL << UCPD_CFG1_RXORDSETEN_Pos)   /*!< 0x10000000 */
26677 #define UCPD_CFG1_TXDMAEN_Pos               (29U)
26678 #define UCPD_CFG1_TXDMAEN_Msk               (0x1UL << UCPD_CFG1_TXDMAEN_Pos)        /*!< 0x20000000 */
26679 #define UCPD_CFG1_TXDMAEN                   UCPD_CFG1_TXDMAEN_Msk                   /*!< DMA transmission requests enable   */
26680 #define UCPD_CFG1_RXDMAEN_Pos               (30U)
26681 #define UCPD_CFG1_RXDMAEN_Msk               (0x1UL << UCPD_CFG1_RXDMAEN_Pos)        /*!< 0x40000000 */
26682 #define UCPD_CFG1_RXDMAEN                   UCPD_CFG1_RXDMAEN_Msk                   /*!< DMA reception requests enable   */
26683 #define UCPD_CFG1_UCPDEN_Pos                (31U)
26684 #define UCPD_CFG1_UCPDEN_Msk                (0x1UL << UCPD_CFG1_UCPDEN_Pos)         /*!< 0x80000000 */
26685 #define UCPD_CFG1_UCPDEN                    UCPD_CFG1_UCPDEN_Msk                    /*!< USB Power Delivery Block Enable */
26686 
26687 /********************  Bits definition for UCPD_CFG2 register  *******************/
26688 #define UCPD_CFG2_RXFILTDIS_Pos             (0U)
26689 #define UCPD_CFG2_RXFILTDIS_Msk             (0x1UL << UCPD_CFG2_RXFILTDIS_Pos)      /*!< 0x00000001 */
26690 #define UCPD_CFG2_RXFILTDIS                 UCPD_CFG2_RXFILTDIS_Msk                 /*!< Enables an Rx pre-filter for the BMC decoder */
26691 #define UCPD_CFG2_RXFILT2N3_Pos             (1U)
26692 #define UCPD_CFG2_RXFILT2N3_Msk             (0x1UL << UCPD_CFG2_RXFILT2N3_Pos)      /*!< 0x00000002 */
26693 #define UCPD_CFG2_RXFILT2N3                 UCPD_CFG2_RXFILT2N3_Msk                 /*!< Controls the sampling method for an Rx pre-filter for the BMC decode */
26694 #define UCPD_CFG2_FORCECLK_Pos              (2U)
26695 #define UCPD_CFG2_FORCECLK_Msk              (0x1UL << UCPD_CFG2_FORCECLK_Pos)       /*!< 0x00000004 */
26696 #define UCPD_CFG2_FORCECLK                  UCPD_CFG2_FORCECLK_Msk                  /*!< Controls forcing of the clock request UCPDCLK_REQ */
26697 #define UCPD_CFG2_WUPEN_Pos                 (3U)
26698 #define UCPD_CFG2_WUPEN_Msk                 (0x1UL << UCPD_CFG2_WUPEN_Pos)          /*!< 0x00000008 */
26699 #define UCPD_CFG2_WUPEN                     UCPD_CFG2_WUPEN_Msk                     /*!< Wakeup from STOP enable */
26700 #define UCPD_CFG2_RXAFILTEN_Pos             (8U)
26701 #define UCPD_CFG2_RXAFILTEN_Msk             (0x1UL << UCPD_CFG2_RXAFILTEN_Pos)      /*!< 0x00000100 */
26702 #define UCPD_CFG2_RXAFILTEN                 UCPD_CFG2_RXAFILTEN_Msk                 /*!< RX Analog Filter enable */
26703 
26704 /********************  Bits definition for UCPD_CFG3 register  *******************/
26705 #define UCPD_CFG3_TRIM_CC1_RD_Pos           (0U)
26706 #define UCPD_CFG3_TRIM_CC1_RD_Msk           (0xFUL << UCPD_CFG3_TRIM_CC1_RD_Pos)   /*!< 0x0000000F */
26707 #define UCPD_CFG3_TRIM_CC1_RD               UCPD_CFG3_TRIM_CC1_RD_Msk              /*!< SW trim value for RD resistor (CC1) */
26708 #define UCPD_CFG3_TRIM_CC1_RP_Pos           (9U)
26709 #define UCPD_CFG3_TRIM_CC1_RP_Msk           (0xFUL << UCPD_CFG3_TRIM_CC1_RP_Pos)   /*!< 0x00001E00 */
26710 #define UCPD_CFG3_TRIM_CC1_RP               UCPD_CFG3_TRIM_CC1_RP_Msk              /*!< SW trim value for RP current sources (CC1) */
26711 #define UCPD_CFG3_TRIM_CC2_RD_Pos           (16U)
26712 #define UCPD_CFG3_TRIM_CC2_RD_Msk           (0xFUL << UCPD_CFG3_TRIM_CC2_RD_Pos)   /*!< 0x000F0000 */
26713 #define UCPD_CFG3_TRIM_CC2_RD               UCPD_CFG3_TRIM_CC2_RD_Msk              /*!< SW trim value for RD resistor (CC2) */
26714 #define UCPD_CFG3_TRIM_CC2_RP_Pos           (25U)
26715 #define UCPD_CFG3_TRIM_CC2_RP_Msk           (0xFUL << UCPD_CFG3_TRIM_CC2_RP_Pos)   /*!< 0x1E000000 */
26716 #define UCPD_CFG3_TRIM_CC2_RP               UCPD_CFG3_TRIM_CC2_RP_Msk              /*!< SW trim value for RP current sources (CC2) */
26717 
26718 /********************  Bits definition for UCPD_CR register  ********************/
26719 #define UCPD_CR_TXMODE_Pos                  (0U)
26720 #define UCPD_CR_TXMODE_Msk                  (0x3UL << UCPD_CR_TXMODE_Pos)           /*!< 0x00000003 */
26721 #define UCPD_CR_TXMODE                      UCPD_CR_TXMODE_Msk                      /*!< Type of Tx packet  */
26722 #define UCPD_CR_TXMODE_0                    (0x1UL << UCPD_CR_TXMODE_Pos)           /*!< 0x00000001 */
26723 #define UCPD_CR_TXMODE_1                    (0x2UL << UCPD_CR_TXMODE_Pos)           /*!< 0x00000002 */
26724 #define UCPD_CR_TXSEND_Pos                  (2U)
26725 #define UCPD_CR_TXSEND_Msk                  (0x1UL << UCPD_CR_TXSEND_Pos)           /*!< 0x00000004 */
26726 #define UCPD_CR_TXSEND                      UCPD_CR_TXSEND_Msk                      /*!< Type of Tx packet  */
26727 #define UCPD_CR_TXHRST_Pos                  (3U)
26728 #define UCPD_CR_TXHRST_Msk                  (0x1UL << UCPD_CR_TXHRST_Pos)           /*!< 0x00000008 */
26729 #define UCPD_CR_TXHRST                      UCPD_CR_TXHRST_Msk                      /*!< Command to send a Tx Hard Reset  */
26730 #define UCPD_CR_RXMODE_Pos                  (4U)
26731 #define UCPD_CR_RXMODE_Msk                  (0x1UL << UCPD_CR_RXMODE_Pos)           /*!< 0x00000010 */
26732 #define UCPD_CR_RXMODE                      UCPD_CR_RXMODE_Msk                      /*!< Receiver mode  */
26733 #define UCPD_CR_PHYRXEN_Pos                 (5U)
26734 #define UCPD_CR_PHYRXEN_Msk                 (0x1UL << UCPD_CR_PHYRXEN_Pos)          /*!< 0x00000020 */
26735 #define UCPD_CR_PHYRXEN                     UCPD_CR_PHYRXEN_Msk                     /*!< Controls enable of USB Power Delivery receiver  */
26736 #define UCPD_CR_PHYCCSEL_Pos                (6U)
26737 #define UCPD_CR_PHYCCSEL_Msk                (0x1UL << UCPD_CR_PHYCCSEL_Pos)         /*!< 0x00000040 */
26738 #define UCPD_CR_PHYCCSEL                    UCPD_CR_PHYCCSEL_Msk                    /*!<  */
26739 #define UCPD_CR_ANASUBMODE_Pos              (7U)
26740 #define UCPD_CR_ANASUBMODE_Msk              (0x3UL << UCPD_CR_ANASUBMODE_Pos)       /*!< 0x00000180 */
26741 #define UCPD_CR_ANASUBMODE                  UCPD_CR_ANASUBMODE_Msk                  /*!< Analog PHY sub-mode   */
26742 #define UCPD_CR_ANASUBMODE_0                (0x1UL << UCPD_CR_ANASUBMODE_Pos)       /*!< 0x00000080 */
26743 #define UCPD_CR_ANASUBMODE_1                (0x2UL << UCPD_CR_ANASUBMODE_Pos)       /*!< 0x00000100 */
26744 #define UCPD_CR_ANAMODE_Pos                 (9U)
26745 #define UCPD_CR_ANAMODE_Msk                 (0x1UL << UCPD_CR_ANAMODE_Pos)          /*!< 0x00000200 */
26746 #define UCPD_CR_ANAMODE                     UCPD_CR_ANAMODE_Msk                     /*!< Analog PHY working mode   */
26747 #define UCPD_CR_CCENABLE_Pos                (10U)
26748 #define UCPD_CR_CCENABLE_Msk                (0x3UL << UCPD_CR_CCENABLE_Pos)         /*!< 0x00000C00 */
26749 #define UCPD_CR_CCENABLE                    UCPD_CR_CCENABLE_Msk                    /*!<  */
26750 #define UCPD_CR_CCENABLE_0                  (0x1UL << UCPD_CR_CCENABLE_Pos)         /*!< 0x00000400 */
26751 #define UCPD_CR_CCENABLE_1                  (0x2UL << UCPD_CR_CCENABLE_Pos)         /*!< 0x00000800 */
26752 #define UCPD_CR_FRSRXEN_Pos                 (16U)
26753 #define UCPD_CR_FRSRXEN_Msk                 (0x1UL << UCPD_CR_FRSRXEN_Pos)          /*!< 0x00010000 */
26754 #define UCPD_CR_FRSRXEN                     UCPD_CR_FRSRXEN_Msk                     /*!< Enable FRS request detection function */
26755 #define UCPD_CR_FRSTX_Pos                   (17U)
26756 #define UCPD_CR_FRSTX_Msk                   (0x1UL << UCPD_CR_FRSTX_Pos)            /*!< 0x00020000 */
26757 #define UCPD_CR_FRSTX                       UCPD_CR_FRSTX_Msk                       /*!< Signal Fast Role Swap request */
26758 #define UCPD_CR_RDCH_Pos                    (18U)
26759 #define UCPD_CR_RDCH_Msk                    (0x1UL << UCPD_CR_RDCH_Pos)             /*!< 0x00040000 */
26760 #define UCPD_CR_RDCH                        UCPD_CR_RDCH_Msk                        /*!<  */
26761 #define UCPD_CR_CC1TCDIS_Pos                (20U)
26762 #define UCPD_CR_CC1TCDIS_Msk                (0x1UL << UCPD_CR_CC1TCDIS_Pos)         /*!< 0x00100000 */
26763 #define UCPD_CR_CC1TCDIS                    UCPD_CR_CC1TCDIS_Msk                    /*!< The bit allows the Type-C detector for CC0 to be disabled. */
26764 #define UCPD_CR_CC2TCDIS_Pos                (21U)
26765 #define UCPD_CR_CC2TCDIS_Msk                (0x1UL << UCPD_CR_CC2TCDIS_Pos)         /*!< 0x00200000 */
26766 #define UCPD_CR_CC2TCDIS                    UCPD_CR_CC2TCDIS_Msk                    /*!< The bit allows the Type-C detector for CC2 to be disabled. */
26767 
26768 /********************  Bits definition for UCPD_IMR register  *******************/
26769 #define UCPD_IMR_TXISIE_Pos                 (0U)
26770 #define UCPD_IMR_TXISIE_Msk                 (0x1UL << UCPD_IMR_TXISIE_Pos)          /*!< 0x00000001 */
26771 #define UCPD_IMR_TXISIE                     UCPD_IMR_TXISIE_Msk                     /*!< Enable TXIS interrupt  */
26772 #define UCPD_IMR_TXMSGDISCIE_Pos            (1U)
26773 #define UCPD_IMR_TXMSGDISCIE_Msk            (0x1UL << UCPD_IMR_TXMSGDISCIE_Pos)     /*!< 0x00000002 */
26774 #define UCPD_IMR_TXMSGDISCIE                UCPD_IMR_TXMSGDISCIE_Msk                /*!< Enable TXMSGDISC interrupt  */
26775 #define UCPD_IMR_TXMSGSENTIE_Pos            (2U)
26776 #define UCPD_IMR_TXMSGSENTIE_Msk            (0x1UL << UCPD_IMR_TXMSGSENTIE_Pos)     /*!< 0x00000004 */
26777 #define UCPD_IMR_TXMSGSENTIE                UCPD_IMR_TXMSGSENTIE_Msk                /*!< Enable TXMSGSENT interrupt  */
26778 #define UCPD_IMR_TXMSGABTIE_Pos             (3U)
26779 #define UCPD_IMR_TXMSGABTIE_Msk             (0x1UL << UCPD_IMR_TXMSGABTIE_Pos)      /*!< 0x00000008 */
26780 #define UCPD_IMR_TXMSGABTIE                 UCPD_IMR_TXMSGABTIE_Msk                 /*!< Enable TXMSGABT interrupt  */
26781 #define UCPD_IMR_HRSTDISCIE_Pos             (4U)
26782 #define UCPD_IMR_HRSTDISCIE_Msk             (0x1UL << UCPD_IMR_HRSTDISCIE_Pos)      /*!< 0x00000010 */
26783 #define UCPD_IMR_HRSTDISCIE                 UCPD_IMR_HRSTDISCIE_Msk                 /*!< Enable HRSTDISC interrupt  */
26784 #define UCPD_IMR_HRSTSENTIE_Pos             (5U)
26785 #define UCPD_IMR_HRSTSENTIE_Msk             (0x1UL << UCPD_IMR_HRSTSENTIE_Pos)      /*!< 0x00000020 */
26786 #define UCPD_IMR_HRSTSENTIE                 UCPD_IMR_HRSTSENTIE_Msk                 /*!< Enable HRSTSENT interrupt  */
26787 #define UCPD_IMR_TXUNDIE_Pos                (6U)
26788 #define UCPD_IMR_TXUNDIE_Msk                (0x1UL << UCPD_IMR_TXUNDIE_Pos)         /*!< 0x00000040 */
26789 #define UCPD_IMR_TXUNDIE                    UCPD_IMR_TXUNDIE_Msk                    /*!< Enable TXUND interrupt  */
26790 #define UCPD_IMR_RXNEIE_Pos                 (8U)
26791 #define UCPD_IMR_RXNEIE_Msk                 (0x1UL << UCPD_IMR_RXNEIE_Pos)          /*!< 0x00000100 */
26792 #define UCPD_IMR_RXNEIE                     UCPD_IMR_RXNEIE_Msk                     /*!< Enable RXNE interrupt  */
26793 #define UCPD_IMR_RXORDDETIE_Pos             (9U)
26794 #define UCPD_IMR_RXORDDETIE_Msk             (0x1UL << UCPD_IMR_RXORDDETIE_Pos)      /*!< 0x00000200 */
26795 #define UCPD_IMR_RXORDDETIE                 UCPD_IMR_RXORDDETIE_Msk                 /*!< Enable RXORDDET interrupt  */
26796 #define UCPD_IMR_RXHRSTDETIE_Pos            (10U)
26797 #define UCPD_IMR_RXHRSTDETIE_Msk            (0x1UL << UCPD_IMR_RXHRSTDETIE_Pos)     /*!< 0x00000400 */
26798 #define UCPD_IMR_RXHRSTDETIE                UCPD_IMR_RXHRSTDETIE_Msk                /*!< Enable RXHRSTDET interrupt  */
26799 #define UCPD_IMR_RXOVRIE_Pos                (11U)
26800 #define UCPD_IMR_RXOVRIE_Msk                (0x1UL << UCPD_IMR_RXOVRIE_Pos)         /*!< 0x00000800 */
26801 #define UCPD_IMR_RXOVRIE                    UCPD_IMR_RXOVRIE_Msk                    /*!< Enable RXOVR interrupt  */
26802 #define UCPD_IMR_RXMSGENDIE_Pos             (12U)
26803 #define UCPD_IMR_RXMSGENDIE_Msk             (0x1UL << UCPD_IMR_RXMSGENDIE_Pos)      /*!< 0x00001000 */
26804 #define UCPD_IMR_RXMSGENDIE                 UCPD_IMR_RXMSGENDIE_Msk                 /*!< Enable RXMSGEND interrupt  */
26805 #define UCPD_IMR_TYPECEVT1IE_Pos            (14U)
26806 #define UCPD_IMR_TYPECEVT1IE_Msk            (0x1UL << UCPD_IMR_TYPECEVT1IE_Pos)     /*!< 0x00004000 */
26807 #define UCPD_IMR_TYPECEVT1IE                UCPD_IMR_TYPECEVT1IE_Msk                /*!< Enable TYPECEVT1IE interrupt  */
26808 #define UCPD_IMR_TYPECEVT2IE_Pos            (15U)
26809 #define UCPD_IMR_TYPECEVT2IE_Msk            (0x1UL << UCPD_IMR_TYPECEVT2IE_Pos)     /*!< 0x00008000 */
26810 #define UCPD_IMR_TYPECEVT2IE                UCPD_IMR_TYPECEVT2IE_Msk                /*!< Enable TYPECEVT2IE interrupt  */
26811 #define UCPD_IMR_FRSEVTIE_Pos               (20U)
26812 #define UCPD_IMR_FRSEVTIE_Msk               (0x1UL << UCPD_IMR_FRSEVTIE_Pos)        /*!< 0x00100000 */
26813 #define UCPD_IMR_FRSEVTIE                   UCPD_IMR_FRSEVTIE_Msk                   /*!< Fast Role Swap interrupt  */
26814 
26815 /********************  Bits definition for UCPD_SR register  ********************/
26816 #define UCPD_SR_TXIS_Pos                    (0U)
26817 #define UCPD_SR_TXIS_Msk                    (0x1UL << UCPD_SR_TXIS_Pos)             /*!< 0x00000001 */
26818 #define UCPD_SR_TXIS                        UCPD_SR_TXIS_Msk                        /*!< Transmit interrupt status  */
26819 #define UCPD_SR_TXMSGDISC_Pos               (1U)
26820 #define UCPD_SR_TXMSGDISC_Msk               (0x1UL << UCPD_SR_TXMSGDISC_Pos)        /*!< 0x00000002 */
26821 #define UCPD_SR_TXMSGDISC                   UCPD_SR_TXMSGDISC_Msk                   /*!< Transmit message discarded interrupt  */
26822 #define UCPD_SR_TXMSGSENT_Pos               (2U)
26823 #define UCPD_SR_TXMSGSENT_Msk               (0x1UL << UCPD_SR_TXMSGSENT_Pos)        /*!< 0x00000004 */
26824 #define UCPD_SR_TXMSGSENT                   UCPD_SR_TXMSGSENT_Msk                   /*!< Transmit message sent interrupt  */
26825 #define UCPD_SR_TXMSGABT_Pos                (3U)
26826 #define UCPD_SR_TXMSGABT_Msk                (0x1UL << UCPD_SR_TXMSGABT_Pos)         /*!< 0x00000008 */
26827 #define UCPD_SR_TXMSGABT                    UCPD_SR_TXMSGABT_Msk                    /*!< Transmit message abort interrupt  */
26828 #define UCPD_SR_HRSTDISC_Pos                (4U)
26829 #define UCPD_SR_HRSTDISC_Msk                (0x1UL << UCPD_SR_HRSTDISC_Pos)         /*!< 0x00000010 */
26830 #define UCPD_SR_HRSTDISC                    UCPD_SR_HRSTDISC_Msk                    /*!< HRST discarded interrupt  */
26831 #define UCPD_SR_HRSTSENT_Pos                (5U)
26832 #define UCPD_SR_HRSTSENT_Msk                (0x1UL << UCPD_SR_HRSTSENT_Pos)         /*!< 0x00000020 */
26833 #define UCPD_SR_HRSTSENT                    UCPD_SR_HRSTSENT_Msk                    /*!< HRST sent interrupt  */
26834 #define UCPD_SR_TXUND_Pos                   (6U)
26835 #define UCPD_SR_TXUND_Msk                   (0x1UL << UCPD_SR_TXUND_Pos)            /*!< 0x00000040 */
26836 #define UCPD_SR_TXUND                       UCPD_SR_TXUND_Msk                       /*!< Tx data underrun condition interrupt  */
26837 #define UCPD_SR_RXNE_Pos                    (8U)
26838 #define UCPD_SR_RXNE_Msk                    (0x1UL << UCPD_SR_RXNE_Pos)             /*!< 0x00000100 */
26839 #define UCPD_SR_RXNE                        UCPD_SR_RXNE_Msk                        /*!< Receive data register not empty interrupt  */
26840 #define UCPD_SR_RXORDDET_Pos                (9U)
26841 #define UCPD_SR_RXORDDET_Msk                (0x1UL << UCPD_SR_RXORDDET_Pos)         /*!< 0x00000200 */
26842 #define UCPD_SR_RXORDDET                    UCPD_SR_RXORDDET_Msk                    /*!< Rx ordered set (4 K-codes) detected interrupt  */
26843 #define UCPD_SR_RXHRSTDET_Pos               (10U)
26844 #define UCPD_SR_RXHRSTDET_Msk               (0x1UL << UCPD_SR_RXHRSTDET_Pos)        /*!< 0x00000400 */
26845 #define UCPD_SR_RXHRSTDET                   UCPD_SR_RXHRSTDET_Msk                   /*!< Rx Hard Reset detect interrupt  */
26846 #define UCPD_SR_RXOVR_Pos                   (11U)
26847 #define UCPD_SR_RXOVR_Msk                   (0x1UL << UCPD_SR_RXOVR_Pos)            /*!< 0x00000800 */
26848 #define UCPD_SR_RXOVR                       UCPD_SR_RXOVR_Msk                       /*!< Rx data overflow interrupt  */
26849 #define UCPD_SR_RXMSGEND_Pos                (12U)
26850 #define UCPD_SR_RXMSGEND_Msk                (0x1UL << UCPD_SR_RXMSGEND_Pos)         /*!< 0x00001000 */
26851 #define UCPD_SR_RXMSGEND                    UCPD_SR_RXMSGEND_Msk                    /*!< Rx message received  */
26852 #define UCPD_SR_RXERR_Pos                   (13U)
26853 #define UCPD_SR_RXERR_Msk                   (0x1UL << UCPD_SR_RXERR_Pos)            /*!< 0x00002000 */
26854 #define UCPD_SR_RXERR                       UCPD_SR_RXERR_Msk                       /*!< RX Error */
26855 #define UCPD_SR_TYPECEVT1_Pos               (14U)
26856 #define UCPD_SR_TYPECEVT1_Msk               (0x1UL << UCPD_SR_TYPECEVT1_Pos)        /*!< 0x00004000 */
26857 #define UCPD_SR_TYPECEVT1                   UCPD_SR_TYPECEVT1_Msk                   /*!< Type C voltage level event on CC1  */
26858 #define UCPD_SR_TYPECEVT2_Pos               (15U)
26859 #define UCPD_SR_TYPECEVT2_Msk               (0x1UL << UCPD_SR_TYPECEVT2_Pos)        /*!< 0x00008000 */
26860 #define UCPD_SR_TYPECEVT2                   UCPD_SR_TYPECEVT2_Msk                   /*!< Type C voltage level event on CC2  */
26861 #define UCPD_SR_TYPEC_VSTATE_CC1_Pos        (16U)
26862 #define UCPD_SR_TYPEC_VSTATE_CC1_Msk        (0x3UL << UCPD_SR_TYPEC_VSTATE_CC1_Pos) /*!< 0x00030000 */
26863 #define UCPD_SR_TYPEC_VSTATE_CC1            UCPD_SR_TYPEC_VSTATE_CC1_Msk            /*!< Status of DC level on CC1 pin  */
26864 #define UCPD_SR_TYPEC_VSTATE_CC1_0          (0x1UL << UCPD_SR_TYPEC_VSTATE_CC1_Pos) /*!< 0x00010000 */
26865 #define UCPD_SR_TYPEC_VSTATE_CC1_1          (0x2UL << UCPD_SR_TYPEC_VSTATE_CC1_Pos) /*!< 0x00020000 */
26866 #define UCPD_SR_TYPEC_VSTATE_CC2_Pos        (18U)
26867 #define UCPD_SR_TYPEC_VSTATE_CC2_Msk        (0x3UL << UCPD_SR_TYPEC_VSTATE_CC2_Pos) /*!< 0x000C0000 */
26868 #define UCPD_SR_TYPEC_VSTATE_CC2            UCPD_SR_TYPEC_VSTATE_CC2_Msk            /*!<Status of DC level on CC2 pin  */
26869 #define UCPD_SR_TYPEC_VSTATE_CC2_0          (0x1UL << UCPD_SR_TYPEC_VSTATE_CC2_Pos) /*!< 0x00040000 */
26870 #define UCPD_SR_TYPEC_VSTATE_CC2_1          (0x2UL << UCPD_SR_TYPEC_VSTATE_CC2_Pos) /*!< 0x00080000 */
26871 #define UCPD_SR_FRSEVT_Pos                  (20U)
26872 #define UCPD_SR_FRSEVT_Msk                  (0x1UL << UCPD_SR_FRSEVT_Pos)           /*!< 0x00100000 */
26873 #define UCPD_SR_FRSEVT                      UCPD_SR_FRSEVT_Msk                      /*!< Fast Role Swap detection event  */
26874 
26875 /********************  Bits definition for UCPD_ICR register  *******************/
26876 #define UCPD_ICR_TXMSGDISCCF_Pos            (1U)
26877 #define UCPD_ICR_TXMSGDISCCF_Msk            (0x1UL << UCPD_ICR_TXMSGDISCCF_Pos)     /*!< 0x00000002 */
26878 #define UCPD_ICR_TXMSGDISCCF                UCPD_ICR_TXMSGDISCCF_Msk                /*!< Tx message discarded flag (TXMSGDISC) clear  */
26879 #define UCPD_ICR_TXMSGSENTCF_Pos            (2U)
26880 #define UCPD_ICR_TXMSGSENTCF_Msk            (0x1UL << UCPD_ICR_TXMSGSENTCF_Pos)     /*!< 0x00000004 */
26881 #define UCPD_ICR_TXMSGSENTCF                UCPD_ICR_TXMSGSENTCF_Msk                /*!< Tx message sent flag (TXMSGSENT) clear  */
26882 #define UCPD_ICR_TXMSGABTCF_Pos             (3U)
26883 #define UCPD_ICR_TXMSGABTCF_Msk             (0x1UL << UCPD_ICR_TXMSGABTCF_Pos)      /*!< 0x00000008 */
26884 #define UCPD_ICR_TXMSGABTCF                 UCPD_ICR_TXMSGABTCF_Msk                 /*!< Tx message abort flag (TXMSGABT) clear  */
26885 #define UCPD_ICR_HRSTDISCCF_Pos             (4U)
26886 #define UCPD_ICR_HRSTDISCCF_Msk             (0x1UL << UCPD_ICR_HRSTDISCCF_Pos)      /*!< 0x00000010 */
26887 #define UCPD_ICR_HRSTDISCCF                 UCPD_ICR_HRSTDISCCF_Msk                 /*!< Hard reset discarded flag (HRSTDISC) clear  */
26888 #define UCPD_ICR_HRSTSENTCF_Pos             (5U)
26889 #define UCPD_ICR_HRSTSENTCF_Msk             (0x1UL << UCPD_ICR_HRSTSENTCF_Pos)      /*!< 0x00000020 */
26890 #define UCPD_ICR_HRSTSENTCF                 UCPD_ICR_HRSTSENTCF_Msk                 /*!< Hard reset sent flag (HRSTSENT) clear  */
26891 #define UCPD_ICR_TXUNDCF_Pos                (6U)
26892 #define UCPD_ICR_TXUNDCF_Msk                (0x1UL << UCPD_ICR_TXUNDCF_Pos)         /*!< 0x00000040 */
26893 #define UCPD_ICR_TXUNDCF                    UCPD_ICR_TXUNDCF_Msk                    /*!< Tx underflow flag (TXUND) clear  */
26894 #define UCPD_ICR_RXORDDETCF_Pos             (9U)
26895 #define UCPD_ICR_RXORDDETCF_Msk             (0x1UL << UCPD_ICR_RXORDDETCF_Pos)      /*!< 0x00000200 */
26896 #define UCPD_ICR_RXORDDETCF                 UCPD_ICR_RXORDDETCF_Msk                 /*!< Rx ordered set detect flag (RXORDDET) clear  */
26897 #define UCPD_ICR_RXHRSTDETCF_Pos            (10U)
26898 #define UCPD_ICR_RXHRSTDETCF_Msk            (0x1UL << UCPD_ICR_RXHRSTDETCF_Pos)     /*!< 0x00000400 */
26899 #define UCPD_ICR_RXHRSTDETCF                UCPD_ICR_RXHRSTDETCF_Msk                /*!< Rx Hard Reset detected flag (RXHRSTDET) clear  */
26900 #define UCPD_ICR_RXOVRCF_Pos                (11U)
26901 #define UCPD_ICR_RXOVRCF_Msk                (0x1UL << UCPD_ICR_RXOVRCF_Pos)         /*!< 0x00000800 */
26902 #define UCPD_ICR_RXOVRCF                    UCPD_ICR_RXOVRCF_Msk                    /*!< Rx overflow flag (RXOVR) clear  */
26903 #define UCPD_ICR_RXMSGENDCF_Pos             (12U)
26904 #define UCPD_ICR_RXMSGENDCF_Msk             (0x1UL << UCPD_ICR_RXMSGENDCF_Pos)      /*!< 0x00001000 */
26905 #define UCPD_ICR_RXMSGENDCF                 UCPD_ICR_RXMSGENDCF_Msk                 /*!< Rx message received flag (RXMSGEND) clear  */
26906 #define UCPD_ICR_TYPECEVT1CF_Pos            (14U)
26907 #define UCPD_ICR_TYPECEVT1CF_Msk            (0x1UL << UCPD_ICR_TYPECEVT1CF_Pos)     /*!< 0x00004000 */
26908 #define UCPD_ICR_TYPECEVT1CF                UCPD_ICR_TYPECEVT1CF_Msk                /*!< TypeC event (CC1) flag (TYPECEVT1) clear  */
26909 #define UCPD_ICR_TYPECEVT2CF_Pos            (15U)
26910 #define UCPD_ICR_TYPECEVT2CF_Msk            (0x1UL << UCPD_ICR_TYPECEVT2CF_Pos)     /*!< 0x00008000 */
26911 #define UCPD_ICR_TYPECEVT2CF                UCPD_ICR_TYPECEVT2CF_Msk                /*!< TypeC event (CC2) flag (TYPECEVT2) clear  */
26912 #define UCPD_ICR_FRSEVTCF_Pos               (20U)
26913 #define UCPD_ICR_FRSEVTCF_Msk               (0x1UL << UCPD_ICR_FRSEVTCF_Pos)        /*!< 0x00100000 */
26914 #define UCPD_ICR_FRSEVTCF                   UCPD_ICR_FRSEVTCF_Msk                   /*!< Fast Role Swap event flag clear  */
26915 
26916 /********************  Bits definition for UCPD_TXORDSET register  **************/
26917 #define UCPD_TX_ORDSET_TXORDSET_Pos         (0U)
26918 #define UCPD_TX_ORDSET_TXORDSET_Msk         (0xFFFFFUL << UCPD_TX_ORDSET_TXORDSET_Pos) /*!< 0x000FFFFF */
26919 #define UCPD_TX_ORDSET_TXORDSET             UCPD_TX_ORDSET_TXORDSET_Msk             /*!< Tx Ordered Set */
26920 
26921 /********************  Bits definition for UCPD_TXPAYSZ register  ****************/
26922 #define UCPD_TX_PAYSZ_TXPAYSZ_Pos           (0U)
26923 #define UCPD_TX_PAYSZ_TXPAYSZ_Msk           (0x3FFUL << UCPD_TX_PAYSZ_TXPAYSZ_Pos)  /*!< 0x000003FF */
26924 #define UCPD_TX_PAYSZ_TXPAYSZ               UCPD_TX_PAYSZ_TXPAYSZ_Msk               /*!< Tx payload size in bytes  */
26925 
26926 /********************  Bits definition for UCPD_TXDR register  *******************/
26927 #define UCPD_TXDR_TXDATA_Pos                (0U)
26928 #define UCPD_TXDR_TXDATA_Msk                (0xFFUL << UCPD_TXDR_TXDATA_Pos)        /*!< 0x000000FF */
26929 #define UCPD_TXDR_TXDATA                    UCPD_TXDR_TXDATA_Msk                    /*!< Tx Data Register */
26930 
26931 /********************  Bits definition for UCPD_RXORDSET register  **************/
26932 #define UCPD_RX_ORDSET_RXORDSET_Pos         (0U)
26933 #define UCPD_RX_ORDSET_RXORDSET_Msk         (0x7UL << UCPD_RX_ORDSET_RXORDSET_Pos)  /*!< 0x00000007 */
26934 #define UCPD_RX_ORDSET_RXORDSET             UCPD_RX_ORDSET_RXORDSET_Msk             /*!< Rx Ordered Set Code detected  */
26935 #define UCPD_RX_ORDSET_RXORDSET_0           (0x1UL << UCPD_RX_ORDSET_RXORDSET_Pos)  /*!< 0x00000001 */
26936 #define UCPD_RX_ORDSET_RXORDSET_1           (0x2UL << UCPD_RX_ORDSET_RXORDSET_Pos)  /*!< 0x00000002 */
26937 #define UCPD_RX_ORDSET_RXORDSET_2           (0x4UL << UCPD_RX_ORDSET_RXORDSET_Pos)  /*!< 0x00000004 */
26938 #define UCPD_RX_ORDSET_RXSOP3OF4_Pos        (3U)
26939 #define UCPD_RX_ORDSET_RXSOP3OF4_Msk        (0x1UL << UCPD_RX_ORDSET_RXSOP3OF4_Pos) /*!< 0x00000008 */
26940 #define UCPD_RX_ORDSET_RXSOP3OF4            UCPD_RX_ORDSET_RXSOP3OF4_Msk            /*!< Rx Ordered Set Debug indication */
26941 #define UCPD_RX_ORDSET_RXSOPKINVALID_Pos    (4U)
26942 #define UCPD_RX_ORDSET_RXSOPKINVALID_Msk    (0x7UL << UCPD_RX_ORDSET_RXSOPKINVALID_Pos) /*!< 0x00000070 */
26943 #define UCPD_RX_ORDSET_RXSOPKINVALID        UCPD_RX_ORDSET_RXSOPKINVALID_Msk        /*!< Rx Ordered Set corrupted K-Codes (Debug) */
26944 
26945 /********************  Bits definition for UCPD_RXPAYSZ register  ****************/
26946 #define UCPD_RX_PAYSZ_RXPAYSZ_Pos           (0U)
26947 #define UCPD_RX_PAYSZ_RXPAYSZ_Msk           (0x3FFUL << UCPD_RX_PAYSZ_RXPAYSZ_Pos)  /*!< 0x000003FF */
26948 #define UCPD_RX_PAYSZ_RXPAYSZ               UCPD_RX_PAYSZ_RXPAYSZ_Msk               /*!< Rx payload size in bytes  */
26949 
26950 /********************  Bits definition for UCPD_RXDR register  *******************/
26951 #define UCPD_RXDR_RXDATA_Pos                (0U)
26952 #define UCPD_RXDR_RXDATA_Msk                (0xFFUL << UCPD_RXDR_RXDATA_Pos)        /*!< 0x000000FF */
26953 #define UCPD_RXDR_RXDATA                    UCPD_RXDR_RXDATA_Msk                    /*!< 8-bit receive data  */
26954 
26955 /********************  Bits definition for UCPD_RXORDEXT1 register  **************/
26956 #define UCPD_RX_ORDEXT1_RXSOPX1_Pos         (0U)
26957 #define UCPD_RX_ORDEXT1_RXSOPX1_Msk         (0xFFFFFUL << UCPD_RX_ORDEXT1_RXSOPX1_Pos) /*!< 0x000FFFFF */
26958 #define UCPD_RX_ORDEXT1_RXSOPX1             UCPD_RX_ORDEXT1_RXSOPX1_Msk             /*!< RX Ordered Set Extension Register 1 */
26959 
26960 /********************  Bits definition for UCPD_RXORDEXT2 register  **************/
26961 #define UCPD_RX_ORDEXT2_RXSOPX2_Pos         (0U)
26962 #define UCPD_RX_ORDEXT2_RXSOPX2_Msk         (0xFFFFFUL << UCPD_RX_ORDEXT2_RXSOPX2_Pos) /*!< 0x000FFFFF */
26963 #define UCPD_RX_ORDEXT2_RXSOPX2             UCPD_RX_ORDEXT2_RXSOPX2_Msk             /*!< RX Ordered Set Extension Register 1 */
26964 
26965 /******************************************************************************/
26966 /*                                                                            */
26967 /*                                       USB_OTG                              */
26968 /*                                                                            */
26969 /******************************************************************************/
26970 /********************  Bit definition for USB_OTG_GOTGCTL register  ********************/
26971 #define USB_OTG_GOTGCTL_SRQSCS_Pos               (0U)
26972 #define USB_OTG_GOTGCTL_SRQSCS_Msk               (0x1U << USB_OTG_GOTGCTL_SRQSCS_Pos)      /*!< 0x00000001 */
26973 #define USB_OTG_GOTGCTL_SRQSCS                   USB_OTG_GOTGCTL_SRQSCS_Msk                /*!< Session request success */
26974 #define USB_OTG_GOTGCTL_SRQ_Pos                  (1U)
26975 #define USB_OTG_GOTGCTL_SRQ_Msk                  (0x1U << USB_OTG_GOTGCTL_SRQ_Pos)         /*!< 0x00000002 */
26976 #define USB_OTG_GOTGCTL_SRQ                      USB_OTG_GOTGCTL_SRQ_Msk                   /*!< Session request */
26977 #define USB_OTG_GOTGCTL_VBVALOEN_Pos             (2U)
26978 #define USB_OTG_GOTGCTL_VBVALOEN_Msk             (0x1U << USB_OTG_GOTGCTL_VBVALOEN_Pos)    /*!< 0x00000004 */
26979 #define USB_OTG_GOTGCTL_VBVALOEN                 USB_OTG_GOTGCTL_VBVALOEN_Msk              /*!< VBUS valid override enable */
26980 #define USB_OTG_GOTGCTL_VBVALOVAL_Pos            (3U)
26981 #define USB_OTG_GOTGCTL_VBVALOVAL_Msk            (0x1U << USB_OTG_GOTGCTL_VBVALOVAL_Pos)   /*!< 0x00000008 */
26982 #define USB_OTG_GOTGCTL_VBVALOVAL                USB_OTG_GOTGCTL_VBVALOVAL_Msk             /*!< VBUS valid override value */
26983 #define USB_OTG_GOTGCTL_AVALOEN_Pos              (4U)
26984 #define USB_OTG_GOTGCTL_AVALOEN_Msk              (0x1U << USB_OTG_GOTGCTL_AVALOEN_Pos)     /*!< 0x00000010 */
26985 #define USB_OTG_GOTGCTL_AVALOEN                  USB_OTG_GOTGCTL_AVALOEN_Msk               /*!< A-peripheral session valid override enable */
26986 #define USB_OTG_GOTGCTL_AVALOVAL_Pos             (5U)
26987 #define USB_OTG_GOTGCTL_AVALOVAL_Msk             (0x1U << USB_OTG_GOTGCTL_AVALOVAL_Pos)    /*!< 0x00000020 */
26988 #define USB_OTG_GOTGCTL_AVALOVAL                 USB_OTG_GOTGCTL_AVALOVAL_Msk              /*!< A-peripheral session valid override value */
26989 #define USB_OTG_GOTGCTL_BVALOEN_Pos              (6U)
26990 #define USB_OTG_GOTGCTL_BVALOEN_Msk              (0x1U << USB_OTG_GOTGCTL_BVALOEN_Pos)     /*!< 0x00000040 */
26991 #define USB_OTG_GOTGCTL_BVALOEN                  USB_OTG_GOTGCTL_BVALOEN_Msk               /*!< B-peripheral session valid override enable */
26992 #define USB_OTG_GOTGCTL_BVALOVAL_Pos             (7U)
26993 #define USB_OTG_GOTGCTL_BVALOVAL_Msk             (0x1U << USB_OTG_GOTGCTL_BVALOVAL_Pos)    /*!< 0x00000080 */
26994 #define USB_OTG_GOTGCTL_BVALOVAL                 USB_OTG_GOTGCTL_BVALOVAL_Msk              /*!< B-peripheral session valid override value  */
26995 #define USB_OTG_GOTGCTL_EHEN_Pos                 (12U)
26996 #define USB_OTG_GOTGCTL_EHEN_Msk                 (0x1U << USB_OTG_GOTGCTL_EHEN_Pos)        /*!< 0x00001000 */
26997 #define USB_OTG_GOTGCTL_EHEN                     USB_OTG_GOTGCTL_EHEN_Msk                  /*!< Embedded host enable  */
26998 #define USB_OTG_GOTGCTL_CIDSTS_Pos               (16U)
26999 #define USB_OTG_GOTGCTL_CIDSTS_Msk               (0x1U << USB_OTG_GOTGCTL_CIDSTS_Pos)      /*!< 0x00010000 */
27000 #define USB_OTG_GOTGCTL_CIDSTS                   USB_OTG_GOTGCTL_CIDSTS_Msk                /*!< Connector ID status  */
27001 #define USB_OTG_GOTGCTL_DBCT_Pos                 (17U)
27002 #define USB_OTG_GOTGCTL_DBCT_Msk                 (0x1U << USB_OTG_GOTGCTL_DBCT_Pos)        /*!< 0x00020000 */
27003 #define USB_OTG_GOTGCTL_DBCT                     USB_OTG_GOTGCTL_DBCT_Msk                  /*!< Long/short debounce time  */
27004 #define USB_OTG_GOTGCTL_ASVLD_Pos                (18U)
27005 #define USB_OTG_GOTGCTL_ASVLD_Msk                (0x1U << USB_OTG_GOTGCTL_ASVLD_Pos)        /*!< 0x00040000 */
27006 #define USB_OTG_GOTGCTL_ASVLD                    USB_OTG_GOTGCTL_ASVLD_Msk                  /*!< A-session valid  */
27007 #define USB_OTG_GOTGCTL_BSVLD_Pos                (19U)
27008 #define USB_OTG_GOTGCTL_BSVLD_Msk                (0x1U << USB_OTG_GOTGCTL_BSVLD_Pos)       /*!< 0x00080000 */
27009 #define USB_OTG_GOTGCTL_BSVLD                    USB_OTG_GOTGCTL_BSVLD_Msk                 /*!<  B-session valid  */
27010 #define USB_OTG_GOTGCTL_OTGVER_Pos               (20U)
27011 #define USB_OTG_GOTGCTL_OTGVER_Msk               (0x1U << USB_OTG_GOTGCTL_OTGVER_Pos)        /*!< 0x00100000 */
27012 #define USB_OTG_GOTGCTL_OTGVER                   USB_OTG_GOTGCTL_OTGVER_Msk                  /*!< OTG version  */
27013 #define USB_OTG_GOTGCTL_CURMOD_Pos               (21U)
27014 #define USB_OTG_GOTGCTL_CURMOD_Msk               (0x1U << USB_OTG_GOTGCTL_CURMOD_Pos)       /*!< 0x00200000 */
27015 #define USB_OTG_GOTGCTL_CURMOD                   USB_OTG_GOTGCTL_CURMOD_Msk                 /*!<  Current mode of operation  */
27016 
27017 /********************  Bit definition for USB_OTG_HCFG register  ********************/
27018 #define USB_OTG_HCFG_FSLSPCS_Pos                 (0U)
27019 #define USB_OTG_HCFG_FSLSPCS_Msk                 (0x3U << USB_OTG_HCFG_FSLSPCS_Pos)        /*!< 0x00000003 */
27020 #define USB_OTG_HCFG_FSLSPCS                     USB_OTG_HCFG_FSLSPCS_Msk                  /*!< FS/LS PHY clock select */
27021 #define USB_OTG_HCFG_FSLSPCS_0                   (0x1U << USB_OTG_HCFG_FSLSPCS_Pos)        /*!< 0x00000001 */
27022 #define USB_OTG_HCFG_FSLSPCS_1                   (0x2U << USB_OTG_HCFG_FSLSPCS_Pos)        /*!< 0x00000002 */
27023 #define USB_OTG_HCFG_FSLSS_Pos                   (2U)
27024 #define USB_OTG_HCFG_FSLSS_Msk                   (0x1U << USB_OTG_HCFG_FSLSS_Pos)          /*!< 0x00000004 */
27025 #define USB_OTG_HCFG_FSLSS                       USB_OTG_HCFG_FSLSS_Msk                    /*!< FS- and LS-only support */
27026 
27027 /********************  Bit definition for USB_OTG_DCFG register  ********************/
27028 #define USB_OTG_DCFG_DSPD_Pos                    (0U)
27029 #define USB_OTG_DCFG_DSPD_Msk                    (0x3U << USB_OTG_DCFG_DSPD_Pos)           /*!< 0x00000003 */
27030 #define USB_OTG_DCFG_DSPD                        USB_OTG_DCFG_DSPD_Msk                     /*!< Device speed */
27031 #define USB_OTG_DCFG_DSPD_0                      (0x1U << USB_OTG_DCFG_DSPD_Pos)           /*!< 0x00000001 */
27032 #define USB_OTG_DCFG_DSPD_1                      (0x2U << USB_OTG_DCFG_DSPD_Pos)           /*!< 0x00000002 */
27033 #define USB_OTG_DCFG_NZLSOHSK_Pos                (2U)
27034 #define USB_OTG_DCFG_NZLSOHSK_Msk                (0x1U << USB_OTG_DCFG_NZLSOHSK_Pos)       /*!< 0x00000004 */
27035 #define USB_OTG_DCFG_NZLSOHSK                    USB_OTG_DCFG_NZLSOHSK_Msk                 /*!< Nonzero-length status OUT handshake */
27036 #define USB_OTG_DCFG_DAD_Pos                     (4U)
27037 #define USB_OTG_DCFG_DAD_Msk                     (0x7FU << USB_OTG_DCFG_DAD_Pos)           /*!< 0x000007F0 */
27038 #define USB_OTG_DCFG_DAD                         USB_OTG_DCFG_DAD_Msk                      /*!< Device address */
27039 #define USB_OTG_DCFG_DAD_0                       (0x01U << USB_OTG_DCFG_DAD_Pos)           /*!< 0x00000010 */
27040 #define USB_OTG_DCFG_DAD_1                       (0x02U << USB_OTG_DCFG_DAD_Pos)           /*!< 0x00000020 */
27041 #define USB_OTG_DCFG_DAD_2                       (0x04U << USB_OTG_DCFG_DAD_Pos)           /*!< 0x00000040 */
27042 #define USB_OTG_DCFG_DAD_3                       (0x08U << USB_OTG_DCFG_DAD_Pos)           /*!< 0x00000080 */
27043 #define USB_OTG_DCFG_DAD_4                       (0x10U << USB_OTG_DCFG_DAD_Pos)           /*!< 0x00000100 */
27044 #define USB_OTG_DCFG_DAD_5                       (0x20U << USB_OTG_DCFG_DAD_Pos)           /*!< 0x00000200 */
27045 #define USB_OTG_DCFG_DAD_6                       (0x40U << USB_OTG_DCFG_DAD_Pos)           /*!< 0x00000400 */
27046 #define USB_OTG_DCFG_PFIVL_Pos                   (11U)
27047 #define USB_OTG_DCFG_PFIVL_Msk                   (0x3U << USB_OTG_DCFG_PFIVL_Pos)          /*!< 0x00001800 */
27048 #define USB_OTG_DCFG_PFIVL                       USB_OTG_DCFG_PFIVL_Msk                    /*!< Periodic (micro)frame interval */
27049 #define USB_OTG_DCFG_PFIVL_0                     (0x1U << USB_OTG_DCFG_PFIVL_Pos)          /*!< 0x00000800 */
27050 #define USB_OTG_DCFG_PFIVL_1                     (0x2U << USB_OTG_DCFG_PFIVL_Pos)          /*!< 0x00001000 */
27051 #define USB_OTG_DCFG_ERRATIM_Pos                 (15U)
27052 #define USB_OTG_DCFG_ERRATIM_Msk                 (0x1U << USB_OTG_DCFG_ERRATIM_Pos)        /*!< 0x00008000 */
27053 #define USB_OTG_DCFG_ERRATIM                     USB_OTG_DCFG_ERRATIM_Msk                  /*!< Erratic error interrupt mask */
27054 #define USB_OTG_DCFG_PERSCHIVL_Pos               (24U)
27055 #define USB_OTG_DCFG_PERSCHIVL_Msk               (0x3U << USB_OTG_DCFG_PERSCHIVL_Pos)      /*!< 0x03000000 */
27056 #define USB_OTG_DCFG_PERSCHIVL                   USB_OTG_DCFG_PERSCHIVL_Msk                /*!< Periodic scheduling interval */
27057 #define USB_OTG_DCFG_PERSCHIVL_0                 (0x1U << USB_OTG_DCFG_PERSCHIVL_Pos)      /*!< 0x01000000 */
27058 #define USB_OTG_DCFG_PERSCHIVL_1                 (0x2U << USB_OTG_DCFG_PERSCHIVL_Pos)      /*!< 0x02000000 */
27059 
27060 /********************  Bit definition for USB_OTG_PCGCR register  ********************/
27061 #define USB_OTG_PCGCR_STPPCLK_Pos                (0U)
27062 #define USB_OTG_PCGCR_STPPCLK_Msk                (0x1U << USB_OTG_PCGCR_STPPCLK_Pos)       /*!< 0x00000001 */
27063 #define USB_OTG_PCGCR_STPPCLK                    USB_OTG_PCGCR_STPPCLK_Msk                 /*!< Stop PHY clock */
27064 #define USB_OTG_PCGCR_GATEHCLK_Pos               (1U)
27065 #define USB_OTG_PCGCR_GATEHCLK_Msk               (0x1U << USB_OTG_PCGCR_GATEHCLK_Pos)      /*!< 0x00000002 */
27066 #define USB_OTG_PCGCR_GATEHCLK                   USB_OTG_PCGCR_GATEHCLK_Msk                /*!< Gate HCLK */
27067 #define USB_OTG_PCGCR_PHYSUSP_Pos                (4U)
27068 #define USB_OTG_PCGCR_PHYSUSP_Msk                (0x1U << USB_OTG_PCGCR_PHYSUSP_Pos)       /*!< 0x00000010 */
27069 #define USB_OTG_PCGCR_PHYSUSP                    USB_OTG_PCGCR_PHYSUSP_Msk                 /*!< PHY suspended */
27070 
27071 /********************  Bit definition for USB_OTG_GOTGINT register  ********************/
27072 #define USB_OTG_GOTGINT_SEDET_Pos                (2U)
27073 #define USB_OTG_GOTGINT_SEDET_Msk                (0x1U << USB_OTG_GOTGINT_SEDET_Pos)       /*!< 0x00000004 */
27074 #define USB_OTG_GOTGINT_SEDET                    USB_OTG_GOTGINT_SEDET_Msk                 /*!< Session end detected */
27075 #define USB_OTG_GOTGINT_SRSSCHG_Pos              (8U)
27076 #define USB_OTG_GOTGINT_SRSSCHG_Msk              (0x1U << USB_OTG_GOTGINT_SRSSCHG_Pos)     /*!< 0x00000100 */
27077 #define USB_OTG_GOTGINT_SRSSCHG                  USB_OTG_GOTGINT_SRSSCHG_Msk               /*!< Session request success status change */
27078 #define USB_OTG_GOTGINT_HNSSCHG_Pos              (9U)
27079 #define USB_OTG_GOTGINT_HNSSCHG_Msk              (0x1U << USB_OTG_GOTGINT_HNSSCHG_Pos)     /*!< 0x00000200 */
27080 #define USB_OTG_GOTGINT_HNSSCHG                  USB_OTG_GOTGINT_HNSSCHG_Msk               /*!< Host negotiation success status change */
27081 #define USB_OTG_GOTGINT_HNGDET_Pos               (17U)
27082 #define USB_OTG_GOTGINT_HNGDET_Msk               (0x1U << USB_OTG_GOTGINT_HNGDET_Pos)      /*!< 0x00020000 */
27083 #define USB_OTG_GOTGINT_HNGDET                   USB_OTG_GOTGINT_HNGDET_Msk                /*!< Host negotiation detected */
27084 #define USB_OTG_GOTGINT_ADTOCHG_Pos              (18U)
27085 #define USB_OTG_GOTGINT_ADTOCHG_Msk              (0x1U << USB_OTG_GOTGINT_ADTOCHG_Pos)     /*!< 0x00040000 */
27086 #define USB_OTG_GOTGINT_ADTOCHG                  USB_OTG_GOTGINT_ADTOCHG_Msk               /*!< A-device timeout change */
27087 #define USB_OTG_GOTGINT_DBCDNE_Pos               (19U)
27088 #define USB_OTG_GOTGINT_DBCDNE_Msk               (0x1U << USB_OTG_GOTGINT_DBCDNE_Pos)      /*!< 0x00080000 */
27089 #define USB_OTG_GOTGINT_DBCDNE                   USB_OTG_GOTGINT_DBCDNE_Msk                /*!< Debounce done */
27090 
27091 /********************  Bit definition for USB_OTG_DCTL register  ********************/
27092 #define USB_OTG_DCTL_RWUSIG_Pos                  (0U)
27093 #define USB_OTG_DCTL_RWUSIG_Msk                  (0x1U << USB_OTG_DCTL_RWUSIG_Pos)         /*!< 0x00000001 */
27094 #define USB_OTG_DCTL_RWUSIG                      USB_OTG_DCTL_RWUSIG_Msk                   /*!< Remote wakeup signaling */
27095 #define USB_OTG_DCTL_SDIS_Pos                    (1U)
27096 #define USB_OTG_DCTL_SDIS_Msk                    (0x1U << USB_OTG_DCTL_SDIS_Pos)           /*!< 0x00000002 */
27097 #define USB_OTG_DCTL_SDIS                        USB_OTG_DCTL_SDIS_Msk                     /*!< Soft disconnect */
27098 #define USB_OTG_DCTL_GINSTS_Pos                  (2U)
27099 #define USB_OTG_DCTL_GINSTS_Msk                  (0x1U << USB_OTG_DCTL_GINSTS_Pos)         /*!< 0x00000004 */
27100 #define USB_OTG_DCTL_GINSTS                      USB_OTG_DCTL_GINSTS_Msk                   /*!< Global IN NAK status */
27101 #define USB_OTG_DCTL_GONSTS_Pos                  (3U)
27102 #define USB_OTG_DCTL_GONSTS_Msk                  (0x1U << USB_OTG_DCTL_GONSTS_Pos)         /*!< 0x00000008 */
27103 #define USB_OTG_DCTL_GONSTS                      USB_OTG_DCTL_GONSTS_Msk                   /*!< Global OUT NAK status */
27104 #define USB_OTG_DCTL_TCTL_Pos                    (4U)
27105 #define USB_OTG_DCTL_TCTL_Msk                    (0x7U << USB_OTG_DCTL_TCTL_Pos)           /*!< 0x00000070 */
27106 #define USB_OTG_DCTL_TCTL                        USB_OTG_DCTL_TCTL_Msk                     /*!< Test control */
27107 #define USB_OTG_DCTL_TCTL_0                      (0x1U << USB_OTG_DCTL_TCTL_Pos)           /*!< 0x00000010 */
27108 #define USB_OTG_DCTL_TCTL_1                      (0x2U << USB_OTG_DCTL_TCTL_Pos)           /*!< 0x00000020 */
27109 #define USB_OTG_DCTL_TCTL_2                      (0x4U << USB_OTG_DCTL_TCTL_Pos)           /*!< 0x00000040 */
27110 #define USB_OTG_DCTL_SGINAK_Pos                  (7U)
27111 #define USB_OTG_DCTL_SGINAK_Msk                  (0x1U << USB_OTG_DCTL_SGINAK_Pos)         /*!< 0x00000080 */
27112 #define USB_OTG_DCTL_SGINAK                      USB_OTG_DCTL_SGINAK_Msk                   /*!< Set global IN NAK */
27113 #define USB_OTG_DCTL_CGINAK_Pos                  (8U)
27114 #define USB_OTG_DCTL_CGINAK_Msk                  (0x1U << USB_OTG_DCTL_CGINAK_Pos)         /*!< 0x00000100 */
27115 #define USB_OTG_DCTL_CGINAK                      USB_OTG_DCTL_CGINAK_Msk                   /*!< Clear global IN NAK */
27116 #define USB_OTG_DCTL_SGONAK_Pos                  (9U)
27117 #define USB_OTG_DCTL_SGONAK_Msk                  (0x1U << USB_OTG_DCTL_SGONAK_Pos)         /*!< 0x00000200 */
27118 #define USB_OTG_DCTL_SGONAK                      USB_OTG_DCTL_SGONAK_Msk                   /*!< Set global OUT NAK */
27119 #define USB_OTG_DCTL_CGONAK_Pos                  (10U)
27120 #define USB_OTG_DCTL_CGONAK_Msk                  (0x1U << USB_OTG_DCTL_CGONAK_Pos)         /*!< 0x00000400 */
27121 #define USB_OTG_DCTL_CGONAK                      USB_OTG_DCTL_CGONAK_Msk                   /*!< Clear global OUT NAK */
27122 #define USB_OTG_DCTL_POPRGDNE_Pos                (11U)
27123 #define USB_OTG_DCTL_POPRGDNE_Msk                (0x1U << USB_OTG_DCTL_POPRGDNE_Pos)       /*!< 0x00000800 */
27124 #define USB_OTG_DCTL_POPRGDNE                    USB_OTG_DCTL_POPRGDNE_Msk                 /*!< Power-on programming done */
27125 #define USB_OTG_DCTL_DSBESLRJCT_Pos              (18U)
27126 #define USB_OTG_DCTL_DSBESLRJCT_Msk              (0x1U << USB_OTG_DCTL_DSBESLRJCT_Pos)     /*!< 0x00040000 */
27127 #define USB_OTG_DCTL_DSBESLRJCT                  USB_OTG_DCTL_DSBESLRJCT_Msk               /*!< Deep sleep BESL reject */
27128 
27129 /********************  Bit definition for USB_OTG_HFIR register  ********************/
27130 #define USB_OTG_HFIR_FRIVL_Pos                   (0U)
27131 #define USB_OTG_HFIR_FRIVL_Msk                   (0xFFFFU << USB_OTG_HFIR_FRIVL_Pos)       /*!< 0x0000FFFF */
27132 #define USB_OTG_HFIR_FRIVL                       USB_OTG_HFIR_FRIVL_Msk                    /*!< Frame interval */
27133 #define USB_OTG_HFIR_RLDCTRL_Pos                 (16U)
27134 #define USB_OTG_HFIR_RLDCTRL_Msk                 (0x1U << USB_OTG_HFIR_RLDCTRL_Pos)        /*!< 0x00010000 */
27135 #define USB_OTG_HFIR_RLDCTRL                     USB_OTG_HFIR_RLDCTRL_Msk                  /*!<  Reload control */
27136 
27137 /********************  Bit definition for USB_OTG_HFNUM register  ********************/
27138 #define USB_OTG_HFNUM_FRNUM_Pos                  (0U)
27139 #define USB_OTG_HFNUM_FRNUM_Msk                  (0xFFFFU << USB_OTG_HFNUM_FRNUM_Pos)      /*!< 0x0000FFFF */
27140 #define USB_OTG_HFNUM_FRNUM                      USB_OTG_HFNUM_FRNUM_Msk                   /*!< Frame number */
27141 #define USB_OTG_HFNUM_FTREM_Pos                  (16U)
27142 #define USB_OTG_HFNUM_FTREM_Msk                  (0xFFFFU << USB_OTG_HFNUM_FTREM_Pos)      /*!< 0xFFFF0000 */
27143 #define USB_OTG_HFNUM_FTREM                      USB_OTG_HFNUM_FTREM_Msk                   /*!< Frame time remaining */
27144 
27145 /********************  Bit definition for USB_OTG_DSTS register  ********************/
27146 #define USB_OTG_DSTS_SUSPSTS_Pos                 (0U)
27147 #define USB_OTG_DSTS_SUSPSTS_Msk                 (0x1U << USB_OTG_DSTS_SUSPSTS_Pos)        /*!< 0x00000001 */
27148 #define USB_OTG_DSTS_SUSPSTS                     USB_OTG_DSTS_SUSPSTS_Msk                  /*!< Suspend status */
27149 
27150 #define USB_OTG_DSTS_ENUMSPD_Pos                 (1U)
27151 #define USB_OTG_DSTS_ENUMSPD_Msk                 (0x3U << USB_OTG_DSTS_ENUMSPD_Pos)        /*!< 0x00000006 */
27152 #define USB_OTG_DSTS_ENUMSPD                     USB_OTG_DSTS_ENUMSPD_Msk                  /*!< Enumerated speed */
27153 #define USB_OTG_DSTS_ENUMSPD_0                   (0x1U << USB_OTG_DSTS_ENUMSPD_Pos)        /*!< 0x00000002 */
27154 #define USB_OTG_DSTS_ENUMSPD_1                   (0x2U << USB_OTG_DSTS_ENUMSPD_Pos)        /*!< 0x00000004 */
27155 #define USB_OTG_DSTS_EERR_Pos                    (3U)
27156 #define USB_OTG_DSTS_EERR_Msk                    (0x1U << USB_OTG_DSTS_EERR_Pos)           /*!< 0x00000008 */
27157 #define USB_OTG_DSTS_EERR                        USB_OTG_DSTS_EERR_Msk                     /*!< Erratic error */
27158 #define USB_OTG_DSTS_FNSOF_Pos                   (8U)
27159 #define USB_OTG_DSTS_FNSOF_Msk                   (0x3FFFU << USB_OTG_DSTS_FNSOF_Pos)       /*!< 0x003FFF00 */
27160 #define USB_OTG_DSTS_FNSOF                       USB_OTG_DSTS_FNSOF_Msk                    /*!< Frame number of the received SOF */
27161 #define USB_OTG_DSTS_DEVLNSTS_Pos                (22U)
27162 #define USB_OTG_DSTS_DEVLNSTS_Msk                (0x3U << USB_OTG_DSTS_DEVLNSTS_Pos)       /*!< 0x00C00000 */
27163 #define USB_OTG_DSTS_DEVLNSTS                    USB_OTG_DSTS_DEVLNSTS_Msk                 /*!< Device line status */
27164 
27165 /********************  Bit definition for USB_OTG_GAHBCFG register  ********************/
27166 #define USB_OTG_GAHBCFG_GINTMSK_Pos              (0U)
27167 #define USB_OTG_GAHBCFG_GINTMSK_Msk              (0x1U << USB_OTG_GAHBCFG_GINTMSK_Pos)     /*!< 0x00000001 */
27168 #define USB_OTG_GAHBCFG_GINTMSK                  USB_OTG_GAHBCFG_GINTMSK_Msk               /*!< Global interrupt mask */
27169 #define USB_OTG_GAHBCFG_HBSTLEN_Pos              (1U)
27170 #define USB_OTG_GAHBCFG_HBSTLEN_Msk              (0xFU << USB_OTG_GAHBCFG_HBSTLEN_Pos)     /*!< 0x0000001E */
27171 #define USB_OTG_GAHBCFG_HBSTLEN                  USB_OTG_GAHBCFG_HBSTLEN_Msk               /*!< Burst length/type */
27172 #define USB_OTG_GAHBCFG_HBSTLEN_0                (0x1U << USB_OTG_GAHBCFG_HBSTLEN_Pos)     /*!< 0x00000002 */
27173 #define USB_OTG_GAHBCFG_HBSTLEN_1                (0x2U << USB_OTG_GAHBCFG_HBSTLEN_Pos)     /*!< 0x00000004 */
27174 #define USB_OTG_GAHBCFG_HBSTLEN_2                (0x4U << USB_OTG_GAHBCFG_HBSTLEN_Pos)     /*!< 0x00000008 */
27175 #define USB_OTG_GAHBCFG_HBSTLEN_3                (0x8U << USB_OTG_GAHBCFG_HBSTLEN_Pos)     /*!< 0x00000010 */
27176 #define USB_OTG_GAHBCFG_DMAEN_Pos                (5U)
27177 #define USB_OTG_GAHBCFG_DMAEN_Msk                (0x1U << USB_OTG_GAHBCFG_DMAEN_Pos)       /*!< 0x00000020 */
27178 #define USB_OTG_GAHBCFG_DMAEN                    USB_OTG_GAHBCFG_DMAEN_Msk                 /*!< DMA enable */
27179 #define USB_OTG_GAHBCFG_TXFELVL_Pos              (7U)
27180 #define USB_OTG_GAHBCFG_TXFELVL_Msk              (0x1U << USB_OTG_GAHBCFG_TXFELVL_Pos)     /*!< 0x00000080 */
27181 #define USB_OTG_GAHBCFG_TXFELVL                  USB_OTG_GAHBCFG_TXFELVL_Msk               /*!< TxFIFO empty level */
27182 #define USB_OTG_GAHBCFG_PTXFELVL_Pos             (8U)
27183 #define USB_OTG_GAHBCFG_PTXFELVL_Msk             (0x1U << USB_OTG_GAHBCFG_PTXFELVL_Pos)    /*!< 0x00000100 */
27184 #define USB_OTG_GAHBCFG_PTXFELVL                 USB_OTG_GAHBCFG_PTXFELVL_Msk              /*!< Periodic TxFIFO empty level */
27185 
27186 /********************  Bit definition for USB_OTG_GUSBCFG register  ********************/
27187 #define USB_OTG_GUSBCFG_TOCAL_Pos                (0U)
27188 #define USB_OTG_GUSBCFG_TOCAL_Msk                (0x7U << USB_OTG_GUSBCFG_TOCAL_Pos)       /*!< 0x00000007 */
27189 #define USB_OTG_GUSBCFG_TOCAL                    USB_OTG_GUSBCFG_TOCAL_Msk                 /*!< FS timeout calibration */
27190 #define USB_OTG_GUSBCFG_TOCAL_0                  (0x1U << USB_OTG_GUSBCFG_TOCAL_Pos)       /*!< 0x00000001 */
27191 #define USB_OTG_GUSBCFG_TOCAL_1                  (0x2U << USB_OTG_GUSBCFG_TOCAL_Pos)       /*!< 0x00000002 */
27192 #define USB_OTG_GUSBCFG_TOCAL_2                  (0x4U << USB_OTG_GUSBCFG_TOCAL_Pos)       /*!< 0x00000004 */
27193 #define USB_OTG_GUSBCFG_PHYSEL_Pos               (6U)
27194 #define USB_OTG_GUSBCFG_PHYSEL_Msk               (0x1U << USB_OTG_GUSBCFG_PHYSEL_Pos)      /*!< 0x00000040 */
27195 #define USB_OTG_GUSBCFG_PHYSEL                   USB_OTG_GUSBCFG_PHYSEL_Msk                /*!< USB 2.0 high-speed ULPI PHY or USB 1.1 full-speed serial transceiver select */
27196 #define USB_OTG_GUSBCFG_SRPCAP_Pos               (8U)
27197 #define USB_OTG_GUSBCFG_SRPCAP_Msk               (0x1U << USB_OTG_GUSBCFG_SRPCAP_Pos)      /*!< 0x00000100 */
27198 #define USB_OTG_GUSBCFG_SRPCAP                   USB_OTG_GUSBCFG_SRPCAP_Msk                /*!< SRP-capable */
27199 #define USB_OTG_GUSBCFG_HNPCAP_Pos               (9U)
27200 #define USB_OTG_GUSBCFG_HNPCAP_Msk               (0x1U << USB_OTG_GUSBCFG_HNPCAP_Pos)      /*!< 0x00000200 */
27201 #define USB_OTG_GUSBCFG_HNPCAP                   USB_OTG_GUSBCFG_HNPCAP_Msk                /*!< HNP-capable */
27202 #define USB_OTG_GUSBCFG_TRDT_Pos                 (10U)
27203 #define USB_OTG_GUSBCFG_TRDT_Msk                 (0xFU << USB_OTG_GUSBCFG_TRDT_Pos)        /*!< 0x00003C00 */
27204 #define USB_OTG_GUSBCFG_TRDT                     USB_OTG_GUSBCFG_TRDT_Msk                  /*!< USB turnaround time */
27205 #define USB_OTG_GUSBCFG_TRDT_0                   (0x1U << USB_OTG_GUSBCFG_TRDT_Pos)        /*!< 0x00000400 */
27206 #define USB_OTG_GUSBCFG_TRDT_1                   (0x2U << USB_OTG_GUSBCFG_TRDT_Pos)        /*!< 0x00000800 */
27207 #define USB_OTG_GUSBCFG_TRDT_2                   (0x4U << USB_OTG_GUSBCFG_TRDT_Pos)        /*!< 0x00001000 */
27208 #define USB_OTG_GUSBCFG_TRDT_3                   (0x8U << USB_OTG_GUSBCFG_TRDT_Pos)        /*!< 0x00002000 */
27209 #define USB_OTG_GUSBCFG_PHYLPC_Pos               (15U)
27210 #define USB_OTG_GUSBCFG_PHYLPC_Msk               (0x1U << USB_OTG_GUSBCFG_PHYLPC_Pos)     /*!< 0x00008000 */
27211 #define USB_OTG_GUSBCFG_PHYLPC                   USB_OTG_GUSBCFG_PHYLPC_Msk               /*!< PHY Low-power clock select */
27212 #define USB_OTG_GUSBCFG_ULPIFSLS_Pos             (17U)
27213 #define USB_OTG_GUSBCFG_ULPIFSLS_Msk             (0x1U << USB_OTG_GUSBCFG_ULPIFSLS_Pos)    /*!< 0x00020000 */
27214 #define USB_OTG_GUSBCFG_ULPIFSLS                 USB_OTG_GUSBCFG_ULPIFSLS_Msk              /*!< ULPI FS/LS select */
27215 #define USB_OTG_GUSBCFG_ULPIAR_Pos               (18U)
27216 #define USB_OTG_GUSBCFG_ULPIAR_Msk               (0x1U << USB_OTG_GUSBCFG_ULPIAR_Pos)      /*!< 0x00040000 */
27217 #define USB_OTG_GUSBCFG_ULPIAR                   USB_OTG_GUSBCFG_ULPIAR_Msk                /*!< ULPI Auto-resume */
27218 #define USB_OTG_GUSBCFG_ULPICSM_Pos              (19U)
27219 #define USB_OTG_GUSBCFG_ULPICSM_Msk              (0x1U << USB_OTG_GUSBCFG_ULPICSM_Pos)     /*!< 0x00080000 */
27220 #define USB_OTG_GUSBCFG_ULPICSM                  USB_OTG_GUSBCFG_ULPICSM_Msk               /*!< ULPI Clock SuspendM */
27221 #define USB_OTG_GUSBCFG_ULPIEVBUSD_Pos           (20U)
27222 #define USB_OTG_GUSBCFG_ULPIEVBUSD_Msk           (0x1U << USB_OTG_GUSBCFG_ULPIEVBUSD_Pos)  /*!< 0x00100000 */
27223 #define USB_OTG_GUSBCFG_ULPIEVBUSD               USB_OTG_GUSBCFG_ULPIEVBUSD_Msk            /*!< ULPI External VBUS Drive */
27224 #define USB_OTG_GUSBCFG_ULPIEVBUSI_Pos           (21U)
27225 #define USB_OTG_GUSBCFG_ULPIEVBUSI_Msk           (0x1U << USB_OTG_GUSBCFG_ULPIEVBUSI_Pos)  /*!< 0x00200000 */
27226 #define USB_OTG_GUSBCFG_ULPIEVBUSI               USB_OTG_GUSBCFG_ULPIEVBUSI_Msk            /*!< ULPI external VBUS indicator */
27227 #define USB_OTG_GUSBCFG_TSDPS_Pos                (22U)
27228 #define USB_OTG_GUSBCFG_TSDPS_Msk                (0x1U << USB_OTG_GUSBCFG_TSDPS_Pos)       /*!< 0x00400000 */
27229 #define USB_OTG_GUSBCFG_TSDPS                    USB_OTG_GUSBCFG_TSDPS_Msk                 /*!< TermSel DLine pulsing selection */
27230 #define USB_OTG_GUSBCFG_PCCI_Pos                 (23U)
27231 #define USB_OTG_GUSBCFG_PCCI_Msk                 (0x1U << USB_OTG_GUSBCFG_PCCI_Pos)        /*!< 0x00800000 */
27232 #define USB_OTG_GUSBCFG_PCCI                     USB_OTG_GUSBCFG_PCCI_Msk                  /*!< Indicator complement */
27233 #define USB_OTG_GUSBCFG_PTCI_Pos                 (24U)
27234 #define USB_OTG_GUSBCFG_PTCI_Msk                 (0x1U << USB_OTG_GUSBCFG_PTCI_Pos)        /*!< 0x01000000 */
27235 #define USB_OTG_GUSBCFG_PTCI                     USB_OTG_GUSBCFG_PTCI_Msk                  /*!< Indicator pass through */
27236 #define USB_OTG_GUSBCFG_ULPIIPD_Pos              (25U)
27237 #define USB_OTG_GUSBCFG_ULPIIPD_Msk              (0x1U << USB_OTG_GUSBCFG_ULPIIPD_Pos)     /*!< 0x02000000 */
27238 #define USB_OTG_GUSBCFG_ULPIIPD                  USB_OTG_GUSBCFG_ULPIIPD_Msk               /*!< ULPI interface protect disable */
27239 #define USB_OTG_GUSBCFG_FHMOD_Pos                (29U)
27240 #define USB_OTG_GUSBCFG_FHMOD_Msk                (0x1U << USB_OTG_GUSBCFG_FHMOD_Pos)       /*!< 0x20000000 */
27241 #define USB_OTG_GUSBCFG_FHMOD                    USB_OTG_GUSBCFG_FHMOD_Msk                 /*!< Forced host mode */
27242 #define USB_OTG_GUSBCFG_FDMOD_Pos                (30U)
27243 #define USB_OTG_GUSBCFG_FDMOD_Msk                (0x1U << USB_OTG_GUSBCFG_FDMOD_Pos)       /*!< 0x40000000 */
27244 #define USB_OTG_GUSBCFG_FDMOD                    USB_OTG_GUSBCFG_FDMOD_Msk                 /*!< Forced peripheral mode */
27245 #define USB_OTG_GUSBCFG_CTXPKT_Pos               (31U)
27246 #define USB_OTG_GUSBCFG_CTXPKT_Msk               (0x1U << USB_OTG_GUSBCFG_CTXPKT_Pos)      /*!< 0x80000000 */
27247 #define USB_OTG_GUSBCFG_CTXPKT                   USB_OTG_GUSBCFG_CTXPKT_Msk                /*!< Corrupt Tx packet */
27248 
27249 /********************  Bit definition for USB_OTG_GRSTCTL register  ********************/
27250 #define USB_OTG_GRSTCTL_CSRST_Pos                (0U)
27251 #define USB_OTG_GRSTCTL_CSRST_Msk                (0x1U << USB_OTG_GRSTCTL_CSRST_Pos)       /*!< 0x00000001 */
27252 #define USB_OTG_GRSTCTL_CSRST                    USB_OTG_GRSTCTL_CSRST_Msk                 /*!< Core soft reset */
27253 #define USB_OTG_GRSTCTL_PSRST_Pos                (1U)
27254 #define USB_OTG_GRSTCTL_PSRST_Msk                (0x1U << USB_OTG_GRSTCTL_PSRST_Pos)       /*!< 0x00000002 */
27255 #define USB_OTG_GRSTCTL_PSRST                    USB_OTG_GRSTCTL_PSRST_Msk                 /*!<  Partial soft reset */
27256 #define USB_OTG_GRSTCTL_FCRST_Pos                (2U)
27257 #define USB_OTG_GRSTCTL_FCRST_Msk                (0x1U << USB_OTG_GRSTCTL_FCRST_Pos)       /*!< 0x00000004 */
27258 #define USB_OTG_GRSTCTL_FCRST                    USB_OTG_GRSTCTL_FCRST_Msk                 /*!< Host frame counter reset */
27259 #define USB_OTG_GRSTCTL_RXFFLSH_Pos              (4U)
27260 #define USB_OTG_GRSTCTL_RXFFLSH_Msk              (0x1U << USB_OTG_GRSTCTL_RXFFLSH_Pos)     /*!< 0x00000010 */
27261 #define USB_OTG_GRSTCTL_RXFFLSH                  USB_OTG_GRSTCTL_RXFFLSH_Msk               /*!< RxFIFO flush */
27262 #define USB_OTG_GRSTCTL_TXFFLSH_Pos              (5U)
27263 #define USB_OTG_GRSTCTL_TXFFLSH_Msk              (0x1U << USB_OTG_GRSTCTL_TXFFLSH_Pos)     /*!< 0x00000020 */
27264 #define USB_OTG_GRSTCTL_TXFFLSH                  USB_OTG_GRSTCTL_TXFFLSH_Msk               /*!< TxFIFO flush */
27265 #define USB_OTG_GRSTCTL_TXFNUM_Pos               (6U)
27266 #define USB_OTG_GRSTCTL_TXFNUM_Msk               (0x1FU << USB_OTG_GRSTCTL_TXFNUM_Pos)     /*!< 0x000007C0 */
27267 #define USB_OTG_GRSTCTL_TXFNUM                   USB_OTG_GRSTCTL_TXFNUM_Msk                /*!< TxFIFO number */
27268 #define USB_OTG_GRSTCTL_TXFNUM_0                 (0x01U << USB_OTG_GRSTCTL_TXFNUM_Pos)     /*!< 0x00000040 */
27269 #define USB_OTG_GRSTCTL_TXFNUM_1                 (0x02U << USB_OTG_GRSTCTL_TXFNUM_Pos)     /*!< 0x00000080 */
27270 #define USB_OTG_GRSTCTL_TXFNUM_2                 (0x04U << USB_OTG_GRSTCTL_TXFNUM_Pos)     /*!< 0x00000100 */
27271 #define USB_OTG_GRSTCTL_TXFNUM_3                 (0x08U << USB_OTG_GRSTCTL_TXFNUM_Pos)     /*!< 0x00000200 */
27272 #define USB_OTG_GRSTCTL_TXFNUM_4                 (0x10U << USB_OTG_GRSTCTL_TXFNUM_Pos)     /*!< 0x00000400 */
27273 #define USB_OTG_GRSTCTL_DMAREQ_Pos               (30U)
27274 #define USB_OTG_GRSTCTL_DMAREQ_Msk               (0x1U << USB_OTG_GRSTCTL_DMAREQ_Pos)      /*!< 0x40000000 */
27275 #define USB_OTG_GRSTCTL_DMAREQ                   USB_OTG_GRSTCTL_DMAREQ_Msk                /*!< DMA request signal */
27276 #define USB_OTG_GRSTCTL_AHBIDL_Pos               (31U)
27277 #define USB_OTG_GRSTCTL_AHBIDL_Msk               (0x1U << USB_OTG_GRSTCTL_AHBIDL_Pos)      /*!< 0x80000000 */
27278 #define USB_OTG_GRSTCTL_AHBIDL                   USB_OTG_GRSTCTL_AHBIDL_Msk                /*!< AHB master idle */
27279 
27280 /********************  Bit definition for USB_OTG_DIEPMSK register  ********************/
27281 #define USB_OTG_DIEPMSK_XFRCM_Pos                (0U)
27282 #define USB_OTG_DIEPMSK_XFRCM_Msk                (0x1U << USB_OTG_DIEPMSK_XFRCM_Pos)       /*!< 0x00000001 */
27283 #define USB_OTG_DIEPMSK_XFRCM                    USB_OTG_DIEPMSK_XFRCM_Msk                 /*!< Transfer completed interrupt mask */
27284 #define USB_OTG_DIEPMSK_EPDM_Pos                 (1U)
27285 #define USB_OTG_DIEPMSK_EPDM_Msk                 (0x1U << USB_OTG_DIEPMSK_EPDM_Pos)        /*!< 0x00000002 */
27286 #define USB_OTG_DIEPMSK_EPDM                     USB_OTG_DIEPMSK_EPDM_Msk                  /*!< Endpoint disabled interrupt mask */
27287 #define USB_OTG_DIEPMSK_AHBERRM_Pos              (2U)
27288 #define USB_OTG_DIEPMSK_AHBERRM_Msk              (0x1U << USB_OTG_DIEPMSK_AHBERRM_Pos)     /*!< 0x00000004 */
27289 #define USB_OTG_DIEPMSK_AHBERRM                  USB_OTG_DIEPMSK_AHBERRM_Msk               /*!< AHB error mask */
27290 #define USB_OTG_DIEPMSK_TOM_Pos                  (3U)
27291 #define USB_OTG_DIEPMSK_TOM_Msk                  (0x1U << USB_OTG_DIEPMSK_TOM_Pos)         /*!< 0x00000008 */
27292 #define USB_OTG_DIEPMSK_TOM                      USB_OTG_DIEPMSK_TOM_Msk                   /*!< Timeout condition mask (nonisochronous endpoints) */
27293 #define USB_OTG_DIEPMSK_ITTXFEMSK_Pos            (4U)
27294 #define USB_OTG_DIEPMSK_ITTXFEMSK_Msk            (0x1U << USB_OTG_DIEPMSK_ITTXFEMSK_Pos)   /*!< 0x00000010 */
27295 #define USB_OTG_DIEPMSK_ITTXFEMSK                USB_OTG_DIEPMSK_ITTXFEMSK_Msk             /*!< IN token received when TxFIFO empty mask */
27296 #define USB_OTG_DIEPMSK_INEPNMM_Pos              (5U)
27297 #define USB_OTG_DIEPMSK_INEPNMM_Msk              (0x1U << USB_OTG_DIEPMSK_INEPNMM_Pos)     /*!< 0x00000020 */
27298 #define USB_OTG_DIEPMSK_INEPNMM                  USB_OTG_DIEPMSK_INEPNMM_Msk               /*!< IN token received with EP mismatch mask */
27299 #define USB_OTG_DIEPMSK_INEPNEM_Pos              (6U)
27300 #define USB_OTG_DIEPMSK_INEPNEM_Msk              (0x1U << USB_OTG_DIEPMSK_INEPNEM_Pos)     /*!< 0x00000040 */
27301 #define USB_OTG_DIEPMSK_INEPNEM                  USB_OTG_DIEPMSK_INEPNEM_Msk               /*!< IN endpoint NAK effective mask */
27302 #define USB_OTG_DIEPMSK_TXFURM_Pos               (8U)
27303 #define USB_OTG_DIEPMSK_TXFURM_Msk               (0x1U << USB_OTG_DIEPMSK_TXFURM_Pos)      /*!< 0x00000100 */
27304 #define USB_OTG_DIEPMSK_TXFURM                   USB_OTG_DIEPMSK_TXFURM_Msk                /*!< FIFO underrun mask */
27305 #define USB_OTG_DIEPMSK_BIM_Pos                  (9U)
27306 #define USB_OTG_DIEPMSK_BIM_Msk                  (0x1U << USB_OTG_DIEPMSK_BIM_Pos)         /*!< 0x00000200 */
27307 #define USB_OTG_DIEPMSK_BIM                      USB_OTG_DIEPMSK_BIM_Msk                   /*!< BNA interrupt mask */
27308 #define USB_OTG_DIEPMSK_NAKM_Pos                 (13U)
27309 #define USB_OTG_DIEPMSK_NAKM_Msk                 (0x1U << USB_OTG_DIEPMSK_NAKM_Pos)        /*!< 0x00002000 */
27310 #define USB_OTG_DIEPMSK_NAKM                     USB_OTG_DIEPMSK_NAKM_Msk                  /*!< NAK interrupt mask */
27311 
27312 /********************  Bit definition for USB_OTG_HPTXSTS register  ********************/
27313 #define USB_OTG_HPTXSTS_PTXFSAVL_Pos             (0U)
27314 #define USB_OTG_HPTXSTS_PTXFSAVL_Msk             (0xFFFFU << USB_OTG_HPTXSTS_PTXFSAVL_Pos) /*!< 0x0000FFFF */
27315 #define USB_OTG_HPTXSTS_PTXFSAVL                 USB_OTG_HPTXSTS_PTXFSAVL_Msk              /*!< Periodic transmit data FIFO space available */
27316 #define USB_OTG_HPTXSTS_PTXQSAV_Pos              (16U)
27317 #define USB_OTG_HPTXSTS_PTXQSAV_Msk              (0xFFU << USB_OTG_HPTXSTS_PTXQSAV_Pos)    /*!< 0x00FF0000 */
27318 #define USB_OTG_HPTXSTS_PTXQSAV                  USB_OTG_HPTXSTS_PTXQSAV_Msk               /*!< Periodic transmit request queue space available */
27319 #define USB_OTG_HPTXSTS_PTXQSAV_0                (0x01U << USB_OTG_HPTXSTS_PTXQSAV_Pos)    /*!< 0x00010000 */
27320 #define USB_OTG_HPTXSTS_PTXQSAV_1                (0x02U << USB_OTG_HPTXSTS_PTXQSAV_Pos)    /*!< 0x00020000 */
27321 #define USB_OTG_HPTXSTS_PTXQSAV_2                (0x04U << USB_OTG_HPTXSTS_PTXQSAV_Pos)    /*!< 0x00040000 */
27322 #define USB_OTG_HPTXSTS_PTXQSAV_3                (0x08U << USB_OTG_HPTXSTS_PTXQSAV_Pos)    /*!< 0x00080000 */
27323 #define USB_OTG_HPTXSTS_PTXQSAV_4                (0x10U << USB_OTG_HPTXSTS_PTXQSAV_Pos)    /*!< 0x00100000 */
27324 #define USB_OTG_HPTXSTS_PTXQSAV_5                (0x20U << USB_OTG_HPTXSTS_PTXQSAV_Pos)    /*!< 0x00200000 */
27325 #define USB_OTG_HPTXSTS_PTXQSAV_6                (0x40U << USB_OTG_HPTXSTS_PTXQSAV_Pos)    /*!< 0x00400000 */
27326 #define USB_OTG_HPTXSTS_PTXQSAV_7                (0x80U << USB_OTG_HPTXSTS_PTXQSAV_Pos)    /*!< 0x00800000 */
27327 
27328 #define USB_OTG_HPTXSTS_PTXQTOP_Pos              (24U)
27329 #define USB_OTG_HPTXSTS_PTXQTOP_Msk              (0xFFU << USB_OTG_HPTXSTS_PTXQTOP_Pos)    /*!< 0xFF000000 */
27330 #define USB_OTG_HPTXSTS_PTXQTOP                  USB_OTG_HPTXSTS_PTXQTOP_Msk               /*!< Top of the periodic transmit request queue */
27331 #define USB_OTG_HPTXSTS_PTXQTOP_0                (0x01U << USB_OTG_HPTXSTS_PTXQTOP_Pos)    /*!< 0x01000000 */
27332 #define USB_OTG_HPTXSTS_PTXQTOP_1                (0x02U << USB_OTG_HPTXSTS_PTXQTOP_Pos)    /*!< 0x02000000 */
27333 #define USB_OTG_HPTXSTS_PTXQTOP_2                (0x04U << USB_OTG_HPTXSTS_PTXQTOP_Pos)    /*!< 0x04000000 */
27334 #define USB_OTG_HPTXSTS_PTXQTOP_3                (0x08U << USB_OTG_HPTXSTS_PTXQTOP_Pos)    /*!< 0x08000000 */
27335 #define USB_OTG_HPTXSTS_PTXQTOP_4                (0x10U << USB_OTG_HPTXSTS_PTXQTOP_Pos)    /*!< 0x10000000 */
27336 #define USB_OTG_HPTXSTS_PTXQTOP_5                (0x20U << USB_OTG_HPTXSTS_PTXQTOP_Pos)    /*!< 0x20000000 */
27337 #define USB_OTG_HPTXSTS_PTXQTOP_6                (0x40U << USB_OTG_HPTXSTS_PTXQTOP_Pos)    /*!< 0x40000000 */
27338 #define USB_OTG_HPTXSTS_PTXQTOP_7                (0x80U << USB_OTG_HPTXSTS_PTXQTOP_Pos)    /*!< 0x80000000 */
27339 
27340 /********************  Bit definition for USB_OTG_HAINT register  ********************/
27341 #define USB_OTG_HAINT_HAINT_Pos                  (0U)
27342 #define USB_OTG_HAINT_HAINT_Msk                  (0xFFFFU << USB_OTG_HAINT_HAINT_Pos)      /*!< 0x0000FFFF */
27343 #define USB_OTG_HAINT_HAINT                      USB_OTG_HAINT_HAINT_Msk                   /*!< Channel interrupts */
27344 
27345 /********************  Bit definition for USB_OTG_DOEPMSK register  ********************/
27346 #define USB_OTG_DOEPMSK_XFRCM_Pos                (0U)
27347 #define USB_OTG_DOEPMSK_XFRCM_Msk                (0x1U << USB_OTG_DOEPMSK_XFRCM_Pos)       /*!< 0x00000001 */
27348 #define USB_OTG_DOEPMSK_XFRCM                    USB_OTG_DOEPMSK_XFRCM_Msk                 /*!< Transfer completed interrupt mask */
27349 #define USB_OTG_DOEPMSK_EPDM_Pos                 (1U)
27350 #define USB_OTG_DOEPMSK_EPDM_Msk                 (0x1U << USB_OTG_DOEPMSK_EPDM_Pos)        /*!< 0x00000002 */
27351 #define USB_OTG_DOEPMSK_EPDM                     USB_OTG_DOEPMSK_EPDM_Msk                  /*!< Endpoint disabled interrupt mask */
27352 #define USB_OTG_DOEPMSK_AHBERRM_Pos              (2U)
27353 #define USB_OTG_DOEPMSK_AHBERRM_Msk              (0x1U << USB_OTG_DOEPMSK_AHBERRM_Pos)     /*!< 0x00000004 */
27354 #define USB_OTG_DOEPMSK_AHBERRM                  USB_OTG_DOEPMSK_AHBERRM_Msk               /*!< AHB error mask */
27355 #define USB_OTG_DOEPMSK_STUPM_Pos                (3U)
27356 #define USB_OTG_DOEPMSK_STUPM_Msk                (0x1U << USB_OTG_DOEPMSK_STUPM_Pos)       /*!< 0x00000008 */
27357 #define USB_OTG_DOEPMSK_STUPM                    USB_OTG_DOEPMSK_STUPM_Msk                 /*!< SETUP phase done mask */
27358 #define USB_OTG_DOEPMSK_OTEPDM_Pos               (4U)
27359 #define USB_OTG_DOEPMSK_OTEPDM_Msk               (0x1U << USB_OTG_DOEPMSK_OTEPDM_Pos)      /*!< 0x00000010 */
27360 #define USB_OTG_DOEPMSK_OTEPDM                   USB_OTG_DOEPMSK_OTEPDM_Msk                /*!< OUT token received when endpoint disabled mask */
27361 #define USB_OTG_DOEPMSK_STSPHSRXM_Pos            (5U)
27362 #define USB_OTG_DOEPMSK_STSPHSRXM_Msk            (0x1U << USB_OTG_DOEPMSK_STSPHSRXM_Pos)   /*!< 0x00000020 */
27363 #define USB_OTG_DOEPMSK_STSPHSRXM                USB_OTG_DOEPMSK_STSPHSRXM_Msk             /*!< Status phase received for control write mask */
27364 #define USB_OTG_DOEPMSK_B2BSTUP_Pos              (6U)
27365 #define USB_OTG_DOEPMSK_B2BSTUP_Msk              (0x1U << USB_OTG_DOEPMSK_B2BSTUP_Pos)     /*!< 0x00000040 */
27366 #define USB_OTG_DOEPMSK_B2BSTUP                  USB_OTG_DOEPMSK_B2BSTUP_Msk               /*!< Back-to-back SETUP packets received mask */
27367 #define USB_OTG_DOEPMSK_OUTPKTERRM_Pos           (8U)
27368 #define USB_OTG_DOEPMSK_OUTPKTERRM_Msk           (0x1U << USB_OTG_DOEPMSK_OUTPKTERRM_Pos)  /*!< 0x00000100 */
27369 #define USB_OTG_DOEPMSK_OUTPKTERRM               USB_OTG_DOEPMSK_OUTPKTERRM_Msk            /*!< OUT packet error mask */
27370 #define USB_OTG_DOEPMSK_BOIM_Pos                 (9U)
27371 #define USB_OTG_DOEPMSK_BOIM_Msk                 (0x1U << USB_OTG_DOEPMSK_BOIM_Pos)        /*!< 0x00000200 */
27372 #define USB_OTG_DOEPMSK_BOIM                     USB_OTG_DOEPMSK_BOIM_Msk                  /*!< BNA interrupt mask */
27373 #define USB_OTG_DOEPMSK_BERRM_Pos                (12U)
27374 #define USB_OTG_DOEPMSK_BERRM_Msk                (0x1U << USB_OTG_DOEPMSK_BERRM_Pos)       /*!< 0x00001000 */
27375 #define USB_OTG_DOEPMSK_BERRM                    USB_OTG_DOEPMSK_BERRM_Msk                 /*!< Babble error interrupt mask */
27376 #define USB_OTG_DOEPMSK_NAKMSK_Pos               (13U)
27377 #define USB_OTG_DOEPMSK_NAKMSK_Msk               (0x1U << USB_OTG_DOEPMSK_NAKMSK_Pos)      /*!< 0x00002000 */
27378 #define USB_OTG_DOEPMSK_NAKMSK                   USB_OTG_DOEPMSK_NAKMSK_Msk                /*!< NAK interrupt mask */
27379 #define USB_OTG_DOEPMSK_NYETMSK_Pos              (14U)
27380 #define USB_OTG_DOEPMSK_NYETMSK_Msk              (0x1U << USB_OTG_DOEPMSK_NYETMSK_Pos)     /*!< 0x00004000 */
27381 #define USB_OTG_DOEPMSK_NYETMSK                  USB_OTG_DOEPMSK_NYETMSK_Msk               /*!< NYET interrupt mask */
27382 
27383 /********************  Bit definition for USB_OTG_GINTSTS register  ********************/
27384 #define USB_OTG_GINTSTS_CMOD_Pos                 (0U)
27385 #define USB_OTG_GINTSTS_CMOD_Msk                 (0x1U << USB_OTG_GINTSTS_CMOD_Pos)              /*!< 0x00000001 */
27386 #define USB_OTG_GINTSTS_CMOD                     USB_OTG_GINTSTS_CMOD_Msk                        /*!< Current mode of operation */
27387 #define USB_OTG_GINTSTS_MMIS_Pos                 (1U)
27388 #define USB_OTG_GINTSTS_MMIS_Msk                 (0x1U << USB_OTG_GINTSTS_MMIS_Pos)              /*!< 0x00000002 */
27389 #define USB_OTG_GINTSTS_MMIS                     USB_OTG_GINTSTS_MMIS_Msk                        /*!< Mode mismatch interrupt */
27390 #define USB_OTG_GINTSTS_OTGINT_Pos               (2U)
27391 #define USB_OTG_GINTSTS_OTGINT_Msk               (0x1U << USB_OTG_GINTSTS_OTGINT_Pos)            /*!< 0x00000004 */
27392 #define USB_OTG_GINTSTS_OTGINT                   USB_OTG_GINTSTS_OTGINT_Msk                      /*!< OTG interrupt */
27393 #define USB_OTG_GINTSTS_SOF_Pos                  (3U)
27394 #define USB_OTG_GINTSTS_SOF_Msk                  (0x1U << USB_OTG_GINTSTS_SOF_Pos)               /*!< 0x00000008 */
27395 #define USB_OTG_GINTSTS_SOF                      USB_OTG_GINTSTS_SOF_Msk                         /*!< Start of frame */
27396 #define USB_OTG_GINTSTS_RXFLVL_Pos               (4U)
27397 #define USB_OTG_GINTSTS_RXFLVL_Msk               (0x1U << USB_OTG_GINTSTS_RXFLVL_Pos)            /*!< 0x00000010 */
27398 #define USB_OTG_GINTSTS_RXFLVL                   USB_OTG_GINTSTS_RXFLVL_Msk                      /*!< RxFIFO nonempty */
27399 #define USB_OTG_GINTSTS_NPTXFE_Pos               (5U)
27400 #define USB_OTG_GINTSTS_NPTXFE_Msk               (0x1U << USB_OTG_GINTSTS_NPTXFE_Pos)            /*!< 0x00000020 */
27401 #define USB_OTG_GINTSTS_NPTXFE                   USB_OTG_GINTSTS_NPTXFE_Msk                      /*!< Nonperiodic TxFIFO empty */
27402 #define USB_OTG_GINTSTS_GINAKEFF_Pos             (6U)
27403 #define USB_OTG_GINTSTS_GINAKEFF_Msk             (0x1U << USB_OTG_GINTSTS_GINAKEFF_Pos)          /*!< 0x00000040 */
27404 #define USB_OTG_GINTSTS_GINAKEFF                 USB_OTG_GINTSTS_GINAKEFF_Msk                    /*!< Global IN nonperiodic NAK effective */
27405 #define USB_OTG_GINTSTS_GONAKEFF_Pos             (7U)
27406 #define USB_OTG_GINTSTS_GONAKEFF_Msk             (0x1U << USB_OTG_GINTSTS_GONAKEFF_Pos)        /*!< 0x00000080 */
27407 #define USB_OTG_GINTSTS_GONAKEFF                 USB_OTG_GINTSTS_GONAKEFF_Msk                  /*!< Global OUT NAK effective */
27408 #define USB_OTG_GINTSTS_ESUSP_Pos                (10U)
27409 #define USB_OTG_GINTSTS_ESUSP_Msk                (0x1U << USB_OTG_GINTSTS_ESUSP_Pos)             /*!< 0x00000400 */
27410 #define USB_OTG_GINTSTS_ESUSP                    USB_OTG_GINTSTS_ESUSP_Msk                       /*!< Early suspend */
27411 #define USB_OTG_GINTSTS_USBSUSP_Pos              (11U)
27412 #define USB_OTG_GINTSTS_USBSUSP_Msk              (0x1U << USB_OTG_GINTSTS_USBSUSP_Pos)           /*!< 0x00000800 */
27413 #define USB_OTG_GINTSTS_USBSUSP                  USB_OTG_GINTSTS_USBSUSP_Msk                     /*!< USB suspend */
27414 #define USB_OTG_GINTSTS_USBRST_Pos               (12U)
27415 #define USB_OTG_GINTSTS_USBRST_Msk               (0x1U << USB_OTG_GINTSTS_USBRST_Pos)            /*!< 0x00001000 */
27416 #define USB_OTG_GINTSTS_USBRST                   USB_OTG_GINTSTS_USBRST_Msk                      /*!< USB reset */
27417 #define USB_OTG_GINTSTS_ENUMDNE_Pos              (13U)
27418 #define USB_OTG_GINTSTS_ENUMDNE_Msk              (0x1U << USB_OTG_GINTSTS_ENUMDNE_Pos)           /*!< 0x00002000 */
27419 #define USB_OTG_GINTSTS_ENUMDNE                  USB_OTG_GINTSTS_ENUMDNE_Msk                     /*!< Enumeration done */
27420 #define USB_OTG_GINTSTS_ISOODRP_Pos              (14U)
27421 #define USB_OTG_GINTSTS_ISOODRP_Msk              (0x1U << USB_OTG_GINTSTS_ISOODRP_Pos)           /*!< 0x00004000 */
27422 #define USB_OTG_GINTSTS_ISOODRP                  USB_OTG_GINTSTS_ISOODRP_Msk                     /*!< Isochronous OUT packet dropped interrupt */
27423 #define USB_OTG_GINTSTS_EOPF_Pos                 (15U)
27424 #define USB_OTG_GINTSTS_EOPF_Msk                 (0x1U << USB_OTG_GINTSTS_EOPF_Pos)              /*!< 0x00008000 */
27425 #define USB_OTG_GINTSTS_EOPF                     USB_OTG_GINTSTS_EOPF_Msk                        /*!< End of periodic frame interrupt */
27426 #define USB_OTG_GINTSTS_IEPINT_Pos               (18U)
27427 #define USB_OTG_GINTSTS_IEPINT_Msk               (0x1U << USB_OTG_GINTSTS_IEPINT_Pos)            /*!< 0x00040000 */
27428 #define USB_OTG_GINTSTS_IEPINT                   USB_OTG_GINTSTS_IEPINT_Msk                      /*!< IN endpoint interrupt */
27429 #define USB_OTG_GINTSTS_OEPINT_Pos               (19U)
27430 #define USB_OTG_GINTSTS_OEPINT_Msk               (0x1U << USB_OTG_GINTSTS_OEPINT_Pos)            /*!< 0x00080000 */
27431 #define USB_OTG_GINTSTS_OEPINT                   USB_OTG_GINTSTS_OEPINT_Msk                      /*!< OUT endpoint interrupt */
27432 #define USB_OTG_GINTSTS_IISOIXFR_Pos             (20U)
27433 #define USB_OTG_GINTSTS_IISOIXFR_Msk             (0x1U << USB_OTG_GINTSTS_IISOIXFR_Pos)          /*!< 0x00100000 */
27434 #define USB_OTG_GINTSTS_IISOIXFR                 USB_OTG_GINTSTS_IISOIXFR_Msk                    /*!< Incomplete isochronous IN transfer */
27435 #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Pos    (21U)
27436 #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Msk    (0x1U << USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Pos) /*!< 0x00200000 */
27437 #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT        USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Msk           /*!< Incomplete periodic transfer */
27438 #define USB_OTG_GINTSTS_DATAFSUSP_Pos            (22U)
27439 #define USB_OTG_GINTSTS_DATAFSUSP_Msk            (0x1U << USB_OTG_GINTSTS_DATAFSUSP_Pos)         /*!< 0x00400000 */
27440 #define USB_OTG_GINTSTS_DATAFSUSP                USB_OTG_GINTSTS_DATAFSUSP_Msk                   /*!< Data fetch suspended */
27441 #define USB_OTG_GINTSTS_RSTDET_Pos               (23U)
27442 #define USB_OTG_GINTSTS_RSTDET_Msk               (0x1U << USB_OTG_GINTSTS_RSTDET_Pos)            /*!< 0x00800000 */
27443 #define USB_OTG_GINTSTS_RSTDET                   USB_OTG_GINTSTS_RSTDET_Msk                      /*!< Reset detected interrupt */
27444 #define USB_OTG_GINTSTS_HPRTINT_Pos              (24U)
27445 #define USB_OTG_GINTSTS_HPRTINT_Msk              (0x1U << USB_OTG_GINTSTS_HPRTINT_Pos)           /*!< 0x01000000 */
27446 #define USB_OTG_GINTSTS_HPRTINT                  USB_OTG_GINTSTS_HPRTINT_Msk                     /*!< Host port interrupt */
27447 #define USB_OTG_GINTSTS_HCINT_Pos                (25U)
27448 #define USB_OTG_GINTSTS_HCINT_Msk                (0x1U << USB_OTG_GINTSTS_HCINT_Pos)             /*!< 0x02000000 */
27449 #define USB_OTG_GINTSTS_HCINT                    USB_OTG_GINTSTS_HCINT_Msk                       /*!< Host channels interrupt */
27450 #define USB_OTG_GINTSTS_PTXFE_Pos                (26U)
27451 #define USB_OTG_GINTSTS_PTXFE_Msk                (0x1U << USB_OTG_GINTSTS_PTXFE_Pos)             /*!< 0x04000000 */
27452 #define USB_OTG_GINTSTS_PTXFE                    USB_OTG_GINTSTS_PTXFE_Msk                       /*!< Periodic TxFIFO empty */
27453 #define USB_OTG_GINTSTS_LPMINT_Pos               (27U)
27454 #define USB_OTG_GINTSTS_LPMINT_Msk               (0x1U << USB_OTG_GINTSTS_LPMINT_Pos)            /*!< 0x08000000 */
27455 #define USB_OTG_GINTSTS_LPMINT                   USB_OTG_GINTSTS_LPMINT_Msk                      /*!< LPM interrupt */
27456 #define USB_OTG_GINTSTS_CIDSCHG_Pos              (28U)
27457 #define USB_OTG_GINTSTS_CIDSCHG_Msk              (0x1U << USB_OTG_GINTSTS_CIDSCHG_Pos)           /*!< 0x10000000 */
27458 #define USB_OTG_GINTSTS_CIDSCHG                  USB_OTG_GINTSTS_CIDSCHG_Msk                     /*!< Connector ID status change */
27459 #define USB_OTG_GINTSTS_DISCINT_Pos              (29U)
27460 #define USB_OTG_GINTSTS_DISCINT_Msk              (0x1U << USB_OTG_GINTSTS_DISCINT_Pos)           /*!< 0x20000000 */
27461 #define USB_OTG_GINTSTS_DISCINT                  USB_OTG_GINTSTS_DISCINT_Msk                     /*!< Disconnect detected interrupt */
27462 #define USB_OTG_GINTSTS_SRQINT_Pos               (30U)
27463 #define USB_OTG_GINTSTS_SRQINT_Msk               (0x1U << USB_OTG_GINTSTS_SRQINT_Pos)            /*!< 0x40000000 */
27464 #define USB_OTG_GINTSTS_SRQINT                   USB_OTG_GINTSTS_SRQINT_Msk                      /*!< Session request/new session detected interrupt */
27465 #define USB_OTG_GINTSTS_WKUPINT_Pos               (31U)
27466 #define USB_OTG_GINTSTS_WKUPINT_Msk               (0x1U << USB_OTG_GINTSTS_WKUPINT_Pos)          /*!< 0x80000000 */
27467 #define USB_OTG_GINTSTS_WKUPINT                   USB_OTG_GINTSTS_WKUPINT_Msk                    /*!< Resume/remote wakeup detected interrupt */
27468 
27469 /********************  Bit definition for USB_OTG_GINTMSK register  ********************/
27470 #define USB_OTG_GINTMSK_MMISM_Pos                (1U)
27471 #define USB_OTG_GINTMSK_MMISM_Msk                (0x1U << USB_OTG_GINTMSK_MMISM_Pos)           /*!< 0x00000002 */
27472 #define USB_OTG_GINTMSK_MMISM                    USB_OTG_GINTMSK_MMISM_Msk                     /*!< Mode mismatch interrupt mask */
27473 #define USB_OTG_GINTMSK_OTGINT_Pos               (2U)
27474 #define USB_OTG_GINTMSK_OTGINT_Msk               (0x1U << USB_OTG_GINTMSK_OTGINT_Pos)          /*!< 0x00000004 */
27475 #define USB_OTG_GINTMSK_OTGINT                   USB_OTG_GINTMSK_OTGINT_Msk                    /*!< OTG interrupt mask */
27476 #define USB_OTG_GINTMSK_SOFM_Pos                 (3U)
27477 #define USB_OTG_GINTMSK_SOFM_Msk                 (0x1U << USB_OTG_GINTMSK_SOFM_Pos)            /*!< 0x00000008 */
27478 #define USB_OTG_GINTMSK_SOFM                     USB_OTG_GINTMSK_SOFM_Msk                      /*!< Start of frame mask */
27479 #define USB_OTG_GINTMSK_RXFLVLM_Pos              (4U)
27480 #define USB_OTG_GINTMSK_RXFLVLM_Msk              (0x1U << USB_OTG_GINTMSK_RXFLVLM_Pos)         /*!< 0x00000010 */
27481 #define USB_OTG_GINTMSK_RXFLVLM                  USB_OTG_GINTMSK_RXFLVLM_Msk                   /*!< Receive FIFO nonempty mask */
27482 #define USB_OTG_GINTMSK_NPTXFEM_Pos              (5U)
27483 #define USB_OTG_GINTMSK_NPTXFEM_Msk              (0x1U << USB_OTG_GINTMSK_NPTXFEM_Pos)         /*!< 0x00000020 */
27484 #define USB_OTG_GINTMSK_NPTXFEM                  USB_OTG_GINTMSK_NPTXFEM_Msk                   /*!< Nonperiodic TxFIFO empty mask */
27485 #define USB_OTG_GINTMSK_GINAKEFFM_Pos            (6U)
27486 #define USB_OTG_GINTMSK_GINAKEFFM_Msk            (0x1U << USB_OTG_GINTMSK_GINAKEFFM_Pos)       /*!< 0x00000040 */
27487 #define USB_OTG_GINTMSK_GINAKEFFM                USB_OTG_GINTMSK_GINAKEFFM_Msk                 /*!< Global nonperiodic IN NAK effective mask */
27488 #define USB_OTG_GINTMSK_GONAKEFFM_Pos            (7U)
27489 #define USB_OTG_GINTMSK_GONAKEFFM_Msk            (0x1U << USB_OTG_GINTMSK_GONAKEFFM_Pos)       /*!< 0x00000080 */
27490 #define USB_OTG_GINTMSK_GONAKEFFM                USB_OTG_GINTMSK_GONAKEFFM_Msk                 /*!< Global OUT NAK effective mask */
27491 #define USB_OTG_GINTMSK_ESUSPM_Pos               (10U)
27492 #define USB_OTG_GINTMSK_ESUSPM_Msk               (0x1U << USB_OTG_GINTMSK_ESUSPM_Pos)          /*!< 0x00000400 */
27493 #define USB_OTG_GINTMSK_ESUSPM                   USB_OTG_GINTMSK_ESUSPM_Msk                    /*!< Early suspend mask */
27494 #define USB_OTG_GINTMSK_USBSUSPM_Pos             (11U)
27495 #define USB_OTG_GINTMSK_USBSUSPM_Msk             (0x1U << USB_OTG_GINTMSK_USBSUSPM_Pos)        /*!< 0x00000800 */
27496 #define USB_OTG_GINTMSK_USBSUSPM                 USB_OTG_GINTMSK_USBSUSPM_Msk                  /*!< USB suspend mask */
27497 #define USB_OTG_GINTMSK_USBRST_Pos               (12U)
27498 #define USB_OTG_GINTMSK_USBRST_Msk               (0x1U << USB_OTG_GINTMSK_USBRST_Pos)          /*!< 0x00001000 */
27499 #define USB_OTG_GINTMSK_USBRST                   USB_OTG_GINTMSK_USBRST_Msk                    /*!< USB reset mask */
27500 #define USB_OTG_GINTMSK_ENUMDNEM_Pos             (13U)
27501 #define USB_OTG_GINTMSK_ENUMDNEM_Msk             (0x1U << USB_OTG_GINTMSK_ENUMDNEM_Pos)        /*!< 0x00002000 */
27502 #define USB_OTG_GINTMSK_ENUMDNEM                 USB_OTG_GINTMSK_ENUMDNEM_Msk                  /*!< Enumeration done mask */
27503 #define USB_OTG_GINTMSK_ISOODRPM_Pos             (14U)
27504 #define USB_OTG_GINTMSK_ISOODRPM_Msk             (0x1U << USB_OTG_GINTMSK_ISOODRPM_Pos)        /*!< 0x00004000 */
27505 #define USB_OTG_GINTMSK_ISOODRPM                 USB_OTG_GINTMSK_ISOODRPM_Msk                  /*!< Isochronous OUT packet dropped interrupt mask */
27506 #define USB_OTG_GINTMSK_EOPFM_Pos                (15U)
27507 #define USB_OTG_GINTMSK_EOPFM_Msk                (0x1U << USB_OTG_GINTMSK_EOPFM_Pos)           /*!< 0x00008000 */
27508 #define USB_OTG_GINTMSK_EOPFM                    USB_OTG_GINTMSK_EOPFM_Msk                     /*!< End of periodic frame interrupt mask */
27509 #define USB_OTG_GINTMSK_EPMISM_Pos               (17U)
27510 #define USB_OTG_GINTMSK_EPMISM_Msk               (0x1U << USB_OTG_GINTMSK_EPMISM_Pos)          /*!< 0x00020000 */
27511 #define USB_OTG_GINTMSK_EPMISM                   USB_OTG_GINTMSK_EPMISM_Msk                    /*!< Endpoint mismatch interrupt mask */
27512 #define USB_OTG_GINTMSK_IEPINT_Pos               (18U)
27513 #define USB_OTG_GINTMSK_IEPINT_Msk               (0x1U << USB_OTG_GINTMSK_IEPINT_Pos)          /*!< 0x00040000 */
27514 #define USB_OTG_GINTMSK_IEPINT                   USB_OTG_GINTMSK_IEPINT_Msk                    /*!< IN endpoints interrupt mask */
27515 #define USB_OTG_GINTMSK_OEPINT_Pos               (19U)
27516 #define USB_OTG_GINTMSK_OEPINT_Msk               (0x1U << USB_OTG_GINTMSK_OEPINT_Pos)          /*!< 0x00080000 */
27517 #define USB_OTG_GINTMSK_OEPINT                   USB_OTG_GINTMSK_OEPINT_Msk                    /*!< OUT endpoints interrupt mask */
27518 #define USB_OTG_GINTMSK_IISOIXFRM_Pos            (20U)
27519 #define USB_OTG_GINTMSK_IISOIXFRM_Msk            (0x1U << USB_OTG_GINTMSK_IISOIXFRM_Pos)       /*!< 0x00100000 */
27520 #define USB_OTG_GINTMSK_IISOIXFRM                USB_OTG_GINTMSK_IISOIXFRM_Msk                 /*!< Incomplete isochronous IN transfer mask */
27521 #define USB_OTG_GINTMSK_IPXFRM_IISOOXFRM_Pos     (21U)
27522 #define USB_OTG_GINTMSK_IPXFRM_IISOOXFRM_Msk     (0x1U << USB_OTG_GINTMSK_IPXFRM_IISOOXFRM_Pos)/*!< 0x00200000 */
27523 #define USB_OTG_GINTMSK_IPXFRM_IISOOXFRM         USB_OTG_GINTMSK_IPXFRM_IISOOXFRM_Msk          /*!< Incomplete periodic transfer mask */
27524 #define USB_OTG_GINTMSK_FSUSPM_Pos               (22U)
27525 #define USB_OTG_GINTMSK_FSUSPM_Msk               (0x1U << USB_OTG_GINTMSK_FSUSPM_Pos)          /*!< 0x00400000 */
27526 #define USB_OTG_GINTMSK_FSUSPM                   USB_OTG_GINTMSK_FSUSPM_Msk                    /*!< Data fetch suspended mask */
27527 #define USB_OTG_GINTMSK_RSTDETM_Pos              (23U)
27528 #define USB_OTG_GINTMSK_RSTDETM_Msk              (0x1U << USB_OTG_GINTMSK_RSTDETM_Pos)          /*!< 0x00800000 */
27529 #define USB_OTG_GINTMSK_RSTDETM                  USB_OTG_GINTMSK_RSTDETM_Msk                    /*!< Reset detected interrupt mask */
27530 #define USB_OTG_GINTMSK_PRTIM_Pos                (24U)
27531 #define USB_OTG_GINTMSK_PRTIM_Msk                (0x1U << USB_OTG_GINTMSK_PRTIM_Pos)           /*!< 0x01000000 */
27532 #define USB_OTG_GINTMSK_PRTIM                    USB_OTG_GINTMSK_PRTIM_Msk                     /*!< Host port interrupt mask */
27533 #define USB_OTG_GINTMSK_HCIM_Pos                 (25U)
27534 #define USB_OTG_GINTMSK_HCIM_Msk                 (0x1U << USB_OTG_GINTMSK_HCIM_Pos)            /*!< 0x02000000 */
27535 #define USB_OTG_GINTMSK_HCIM                     USB_OTG_GINTMSK_HCIM_Msk                      /*!< Host channels interrupt mask */
27536 #define USB_OTG_GINTMSK_PTXFEM_Pos               (26U)
27537 #define USB_OTG_GINTMSK_PTXFEM_Msk               (0x1U << USB_OTG_GINTMSK_PTXFEM_Pos)          /*!< 0x04000000 */
27538 #define USB_OTG_GINTMSK_PTXFEM                   USB_OTG_GINTMSK_PTXFEM_Msk                    /*!< Periodic TxFIFO empty mask */
27539 #define USB_OTG_GINTMSK_LPMINTM_Pos              (27U)
27540 #define USB_OTG_GINTMSK_LPMINTM_Msk              (0x1U << USB_OTG_GINTMSK_LPMINTM_Pos)         /*!< 0x08000000 */
27541 #define USB_OTG_GINTMSK_LPMINTM                  USB_OTG_GINTMSK_LPMINTM_Msk                   /*!< LPM interrupt Mask */
27542 #define USB_OTG_GINTMSK_CIDSCHGM_Pos             (28U)
27543 #define USB_OTG_GINTMSK_CIDSCHGM_Msk             (0x1U << USB_OTG_GINTMSK_CIDSCHGM_Pos)        /*!< 0x10000000 */
27544 #define USB_OTG_GINTMSK_CIDSCHGM                 USB_OTG_GINTMSK_CIDSCHGM_Msk                  /*!< Connector ID status change mask */
27545 #define USB_OTG_GINTMSK_DISCINT_Pos              (29U)
27546 #define USB_OTG_GINTMSK_DISCINT_Msk              (0x1U << USB_OTG_GINTMSK_DISCINT_Pos)         /*!< 0x20000000 */
27547 #define USB_OTG_GINTMSK_DISCINT                  USB_OTG_GINTMSK_DISCINT_Msk                   /*!< Disconnect detected interrupt mask */
27548 #define USB_OTG_GINTMSK_SRQIM_Pos                (30U)
27549 #define USB_OTG_GINTMSK_SRQIM_Msk                (0x1U << USB_OTG_GINTMSK_SRQIM_Pos)           /*!< 0x40000000 */
27550 #define USB_OTG_GINTMSK_SRQIM                    USB_OTG_GINTMSK_SRQIM_Msk                     /*!< Session request/new session detected interrupt mask */
27551 #define USB_OTG_GINTMSK_WUIM_Pos                 (31U)
27552 #define USB_OTG_GINTMSK_WUIM_Msk                 (0x1U << USB_OTG_GINTMSK_WUIM_Pos)            /*!< 0x80000000 */
27553 #define USB_OTG_GINTMSK_WUIM                     USB_OTG_GINTMSK_WUIM_Msk                      /*!< Resume/remote wakeup detected interrupt mask */
27554 
27555 /********************  Bit definition for USB_OTG_DAINT register  ********************/
27556 #define USB_OTG_DAINT_IEPINT_Pos                 (0U)
27557 #define USB_OTG_DAINT_IEPINT_Msk                 (0xFFFFU << USB_OTG_DAINT_IEPINT_Pos)         /*!< 0x0000FFFF */
27558 #define USB_OTG_DAINT_IEPINT                     USB_OTG_DAINT_IEPINT_Msk                      /*!< IN endpoint interrupt bits */
27559 #define USB_OTG_DAINT_OEPINT_Pos                 (16U)
27560 #define USB_OTG_DAINT_OEPINT_Msk                 (0xFFFFU << USB_OTG_DAINT_OEPINT_Pos)         /*!< 0xFFFF0000 */
27561 #define USB_OTG_DAINT_OEPINT                     USB_OTG_DAINT_OEPINT_Msk                      /*!< OUT endpoint interrupt bits */
27562 
27563 /********************  Bit definition for USB_OTG_HAINTMSK register  ********************/
27564 #define USB_OTG_HAINTMSK_HAINTM_Pos              (0U)
27565 #define USB_OTG_HAINTMSK_HAINTM_Msk              (0xFFFFU << USB_OTG_HAINTMSK_HAINTM_Pos)      /*!< 0x0000FFFF */
27566 #define USB_OTG_HAINTMSK_HAINTM                  USB_OTG_HAINTMSK_HAINTM_Msk                   /*!< Channel interrupt mask */
27567 
27568 /********************  Bit definition for USB_OTG_GRXSTSR register  ********************/
27569 #define USB_OTG_GRXSTSR_EPNUM_CHNUM_Pos          (0U)
27570 #define USB_OTG_GRXSTSR_EPNUM_CHNUM_Msk          (0xFU << USB_OTG_GRXSTSR_EPNUM_CHNUM_Pos)     /*!< 0x0000000F */
27571 #define USB_OTG_GRXSTSR_EPNUM_CHNUM              USB_OTG_GRXSTSR_EPNUM_CHNUM_Msk               /*!< Endpoint/Channel number */
27572 #define USB_OTG_GRXSTSR_BCNT_Pos                 (4U)
27573 #define USB_OTG_GRXSTSR_BCNT_Msk                 (0x7FFU << USB_OTG_GRXSTSR_BCNT_Pos)          /*!< 0x00007FF0 */
27574 #define USB_OTG_GRXSTSR_BCNT                     USB_OTG_GRXSTSR_BCNT_Msk                      /*!< Byte count */
27575 #define USB_OTG_GRXSTSR_DPID_Pos                 (15U)
27576 #define USB_OTG_GRXSTSR_DPID_Msk                 (0x3U << USB_OTG_GRXSTSR_DPID_Pos)            /*!< 0x00018000 */
27577 #define USB_OTG_GRXSTSR_DPID                     USB_OTG_GRXSTSR_DPID_Msk                      /*!< Data PID */
27578 #define USB_OTG_GRXSTSR_PKTSTS_Pos               (17U)
27579 #define USB_OTG_GRXSTSR_PKTSTS_Msk               (0xFU << USB_OTG_GRXSTSR_PKTSTS_Pos)          /*!< 0x001E0000 */
27580 #define USB_OTG_GRXSTSR_PKTSTS                   USB_OTG_GRXSTSR_PKTSTS_Msk                    /*!< Packet status */
27581 #define USB_OTG_GRXSTSR_FRMNUM_Pos               (21U)
27582 #define USB_OTG_GRXSTSR_FRMNUM_Msk               (0xFU << USB_OTG_GRXSTSR_FRMNUM_Pos)          /*!< 0x01E00000 */
27583 #define USB_OTG_GRXSTSR_FRMNUM                   USB_OTG_GRXSTSR_FRMNUM_Msk                    /*!< Frame number */
27584 #define USB_OTG_GRXSTSR_STSPHST_Pos              (27U)
27585 #define USB_OTG_GRXSTSR_STSPHST_Msk              (0x1U << USB_OTG_GRXSTSR_STSPHST_Pos)          /*!< 0x08000000 */
27586 #define USB_OTG_GRXSTSR_STSPHST                  USB_OTG_GRXSTSR_STSPHST_Msk                    /*!< Status phase start */
27587 
27588 /********************  Bit definition for USB_OTG_GRXSTSP register  ********************/
27589 #define USB_OTG_GRXSTSP_EPNUM_CHNUM_Pos          (0U)
27590 #define USB_OTG_GRXSTSP_EPNUM_CHNUM_Msk          (0xFU << USB_OTG_GRXSTSP_EPNUM_CHNUM_Pos)     /*!< 0x0000000F */
27591 #define USB_OTG_GRXSTSP_EPNUM_CHNUM              USB_OTG_GRXSTSP_EPNUM_CHNUM_Msk               /*!< Endpoint/Channel number */
27592 #define USB_OTG_GRXSTSP_BCNT_Pos                 (4U)
27593 #define USB_OTG_GRXSTSP_BCNT_Msk                 (0x7FFU << USB_OTG_GRXSTSP_BCNT_Pos)          /*!< 0x00007FF0 */
27594 #define USB_OTG_GRXSTSP_BCNT                     USB_OTG_GRXSTSP_BCNT_Msk                      /*!< Byte count */
27595 #define USB_OTG_GRXSTSP_DPID_Pos                 (15U)
27596 #define USB_OTG_GRXSTSP_DPID_Msk                 (0x3U << USB_OTG_GRXSTSP_DPID_Pos)            /*!< 0x00018000 */
27597 #define USB_OTG_GRXSTSP_DPID                     USB_OTG_GRXSTSP_DPID_Msk                      /*!< Data PID */
27598 #define USB_OTG_GRXSTSP_PKTSTS_Pos               (17U)
27599 #define USB_OTG_GRXSTSP_PKTSTS_Msk               (0xFU << USB_OTG_GRXSTSP_PKTSTS_Pos)          /*!< 0x001E0000 */
27600 #define USB_OTG_GRXSTSP_PKTSTS                   USB_OTG_GRXSTSP_PKTSTS_Msk                    /*!< Packet status */
27601 #define USB_OTG_GRXSTSP_FRMNUM_Pos               (21U)
27602 #define USB_OTG_GRXSTSP_FRMNUM_Msk               (0xFU << USB_OTG_GRXSTSP_FRMNUM_Pos)          /*!< 0x01E00000 */
27603 #define USB_OTG_GRXSTSP_FRMNUM                   USB_OTG_GRXSTSP_FRMNUM_Msk                    /*!< Frame number */
27604 #define USB_OTG_GRXSTSP_STSPHST_Pos              (27U)
27605 #define USB_OTG_GRXSTSP_STSPHST_Msk              (0x1U << USB_OTG_GRXSTSP_STSPHST_Pos)          /*!< 0x08000000 */
27606 #define USB_OTG_GRXSTSP_STSPHST                  USB_OTG_GRXSTSP_STSPHST_Msk                    /*!< Status phase start */
27607 
27608 /********************  Bit definition for USB_OTG_DAINTMSK register  ********************/
27609 #define USB_OTG_DAINTMSK_IEPM_Pos                (0U)
27610 #define USB_OTG_DAINTMSK_IEPM_Msk                (0xFFFFU << USB_OTG_DAINTMSK_IEPM_Pos)        /*!< 0x0000FFFF */
27611 #define USB_OTG_DAINTMSK_IEPM                    USB_OTG_DAINTMSK_IEPM_Msk                     /*!< IN EP interrupt mask bits */
27612 #define USB_OTG_DAINTMSK_OEPM_Pos                (16U)
27613 #define USB_OTG_DAINTMSK_OEPM_Msk                (0xFFFFU << USB_OTG_DAINTMSK_OEPM_Pos)        /*!< 0xFFFF0000 */
27614 #define USB_OTG_DAINTMSK_OEPM                    USB_OTG_DAINTMSK_OEPM_Msk                     /*!< OUT EP interrupt mask bits */
27615 
27616 /********************  Bit definition for OTG register  ********************/
27617 #define USB_OTG_CHNUM_Pos                        (0U)
27618 #define USB_OTG_CHNUM_Msk                        (0xFU << USB_OTG_CHNUM_Pos)                  /*!< 0x0000000F */
27619 #define USB_OTG_CHNUM                            USB_OTG_CHNUM_Msk                            /*!< Channel number */
27620 #define USB_OTG_CHNUM_0                          (0x1U << USB_OTG_CHNUM_Pos)                  /*!< 0x00000001 */
27621 #define USB_OTG_CHNUM_1                          (0x2U << USB_OTG_CHNUM_Pos)                  /*!< 0x00000002 */
27622 #define USB_OTG_CHNUM_2                          (0x4U << USB_OTG_CHNUM_Pos)                  /*!< 0x00000004 */
27623 #define USB_OTG_CHNUM_3                          (0x8U << USB_OTG_CHNUM_Pos)                  /*!< 0x00000008 */
27624 #define USB_OTG_BCNT_Pos                         (4U)
27625 #define USB_OTG_BCNT_Msk                         (0x7FFU << USB_OTG_BCNT_Pos)                 /*!< 0x00007FF0 */
27626 #define USB_OTG_BCNT                             USB_OTG_BCNT_Msk                             /*!< Byte count */
27627 #define USB_OTG_DPID_Pos                         (15U)
27628 #define USB_OTG_DPID_Msk                         (0x3U << USB_OTG_DPID_Pos)                   /*!< 0x00018000 */
27629 #define USB_OTG_DPID                             USB_OTG_DPID_Msk                             /*!< Data PID */
27630 #define USB_OTG_DPID_0                           (0x1U << USB_OTG_DPID_Pos)                   /*!< 0x00008000 */
27631 #define USB_OTG_DPID_1                           (0x2U << USB_OTG_DPID_Pos)                   /*!< 0x00010000 */
27632 #define USB_OTG_PKTSTS_Pos                       (17U)
27633 #define USB_OTG_PKTSTS_Msk                       (0xFU << USB_OTG_PKTSTS_Pos)                 /*!< 0x001E0000 */
27634 #define USB_OTG_PKTSTS                           USB_OTG_PKTSTS_Msk                           /*!< Packet status */
27635 #define USB_OTG_PKTSTS_0                         (0x1U << USB_OTG_PKTSTS_Pos)                 /*!< 0x00020000 */
27636 #define USB_OTG_PKTSTS_1                         (0x2U << USB_OTG_PKTSTS_Pos)                 /*!< 0x00040000 */
27637 #define USB_OTG_PKTSTS_2                         (0x4U << USB_OTG_PKTSTS_Pos)                 /*!< 0x00080000 */
27638 #define USB_OTG_PKTSTS_3                         (0x8U << USB_OTG_PKTSTS_Pos)                 /*!< 0x00100000 */
27639 #define USB_OTG_EPNUM_Pos                        (0U)
27640 #define USB_OTG_EPNUM_Msk                        (0xFU << USB_OTG_EPNUM_Pos)                  /*!< 0x0000000F */
27641 #define USB_OTG_EPNUM                            USB_OTG_EPNUM_Msk                            /*!< Endpoint number */
27642 #define USB_OTG_EPNUM_0                          (0x1U << USB_OTG_EPNUM_Pos)                  /*!< 0x00000001 */
27643 #define USB_OTG_EPNUM_1                          (0x2U << USB_OTG_EPNUM_Pos)                  /*!< 0x00000002 */
27644 #define USB_OTG_EPNUM_2                          (0x4U << USB_OTG_EPNUM_Pos)                  /*!< 0x00000004 */
27645 #define USB_OTG_EPNUM_3                          (0x8U << USB_OTG_EPNUM_Pos)                  /*!< 0x00000008 */
27646 #define USB_OTG_FRMNUM_Pos                       (21U)
27647 #define USB_OTG_FRMNUM_Msk                       (0xFU << USB_OTG_FRMNUM_Pos)                 /*!< 0x01E00000 */
27648 #define USB_OTG_FRMNUM                           USB_OTG_FRMNUM_Msk                           /*!< Frame number */
27649 #define USB_OTG_FRMNUM_0                         (0x1U << USB_OTG_FRMNUM_Pos)                 /*!< 0x00200000 */
27650 #define USB_OTG_FRMNUM_1                         (0x2U << USB_OTG_FRMNUM_Pos)                 /*!< 0x00400000 */
27651 #define USB_OTG_FRMNUM_2                         (0x4U << USB_OTG_FRMNUM_Pos)                 /*!< 0x00800000 */
27652 #define USB_OTG_FRMNUM_3                         (0x8U << USB_OTG_FRMNUM_Pos)                 /*!< 0x01000000 */
27653 
27654 /********************  Bit definition for USB_OTG_GRXFSIZ register  ********************/
27655 #define USB_OTG_GRXFSIZ_RXFD_Pos                 (0U)
27656 #define USB_OTG_GRXFSIZ_RXFD_Msk                 (0xFFFFU << USB_OTG_GRXFSIZ_RXFD_Pos)        /*!< 0x0000FFFF */
27657 #define USB_OTG_GRXFSIZ_RXFD                     USB_OTG_GRXFSIZ_RXFD_Msk                     /*!< RxFIFO depth */
27658 
27659 /********************  Bit definition for USB_OTG_DVBUSDIS register  ********************/
27660 #define USB_OTG_DVBUSDIS_VBUSDT_Pos              (0U)
27661 #define USB_OTG_DVBUSDIS_VBUSDT_Msk              (0xFFFFU << USB_OTG_DVBUSDIS_VBUSDT_Pos)     /*!< 0x0000FFFF */
27662 #define USB_OTG_DVBUSDIS_VBUSDT                  USB_OTG_DVBUSDIS_VBUSDT_Msk                  /*!< Device VBUS discharge time */
27663 
27664 /********************  Bit definition for OTG register  ********************/
27665 #define USB_OTG_NPTXFSA_Pos                      (0U)
27666 #define USB_OTG_NPTXFSA_Msk                      (0xFFFFU << USB_OTG_NPTXFSA_Pos)             /*!< 0x0000FFFF */
27667 #define USB_OTG_NPTXFSA                          USB_OTG_NPTXFSA_Msk                          /*!< Nonperiodic transmit RAM start address */
27668 #define USB_OTG_NPTXFD_Pos                       (16U)
27669 #define USB_OTG_NPTXFD_Msk                       (0xFFFFU << USB_OTG_NPTXFD_Pos)              /*!< 0xFFFF0000 */
27670 #define USB_OTG_NPTXFD                           USB_OTG_NPTXFD_Msk                           /*!< Nonperiodic TxFIFO depth */
27671 #define USB_OTG_TX0FSA_Pos                       (0U)
27672 #define USB_OTG_TX0FSA_Msk                       (0xFFFFU << USB_OTG_TX0FSA_Pos)              /*!< 0x0000FFFF */
27673 #define USB_OTG_TX0FSA                           USB_OTG_TX0FSA_Msk                           /*!< Endpoint 0 transmit RAM start address */
27674 #define USB_OTG_TX0FD_Pos                        (16U)
27675 #define USB_OTG_TX0FD_Msk                        (0xFFFFU << USB_OTG_TX0FD_Pos)               /*!< 0xFFFF0000 */
27676 #define USB_OTG_TX0FD                            USB_OTG_TX0FD_Msk                            /*!< Endpoint 0 TxFIFO depth */
27677 
27678 /********************  Bit definition for USB_OTG_DVBUSPULSE register  ********************/
27679 #define USB_OTG_DVBUSPULSE_DVBUSP_Pos            (0U)
27680 #define USB_OTG_DVBUSPULSE_DVBUSP_Msk            (0xFFFU << USB_OTG_DVBUSPULSE_DVBUSP_Pos)    /*!< 0x00000FFF */
27681 #define USB_OTG_DVBUSPULSE_DVBUSP                USB_OTG_DVBUSPULSE_DVBUSP_Msk                /*!< Device VBUS pulsing time */
27682 
27683 /********************  Bit definition for USB_OTG_GNPTXSTS register  ********************/
27684 #define USB_OTG_GNPTXSTS_NPTXFSAV_Pos            (0U)
27685 #define USB_OTG_GNPTXSTS_NPTXFSAV_Msk            (0xFFFFU << USB_OTG_GNPTXSTS_NPTXFSAV_Pos)   /*!< 0x0000FFFF */
27686 #define USB_OTG_GNPTXSTS_NPTXFSAV                USB_OTG_GNPTXSTS_NPTXFSAV_Msk                /*!< Nonperiodic TxFIFO space available */
27687 
27688 #define USB_OTG_GNPTXSTS_NPTQXSAV_Pos            (16U)
27689 #define USB_OTG_GNPTXSTS_NPTQXSAV_Msk            (0xFFU << USB_OTG_GNPTXSTS_NPTQXSAV_Pos)     /*!< 0x00FF0000 */
27690 #define USB_OTG_GNPTXSTS_NPTQXSAV                USB_OTG_GNPTXSTS_NPTQXSAV_Msk                /*!< Nonperiodic transmit request queue space available */
27691 #define USB_OTG_GNPTXSTS_NPTQXSAV_0              (0x01U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos)     /*!< 0x00010000 */
27692 #define USB_OTG_GNPTXSTS_NPTQXSAV_1              (0x02U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos)     /*!< 0x00020000 */
27693 #define USB_OTG_GNPTXSTS_NPTQXSAV_2              (0x04U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos)     /*!< 0x00040000 */
27694 #define USB_OTG_GNPTXSTS_NPTQXSAV_3              (0x08U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos)     /*!< 0x00080000 */
27695 #define USB_OTG_GNPTXSTS_NPTQXSAV_4              (0x10U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos)     /*!< 0x00100000 */
27696 #define USB_OTG_GNPTXSTS_NPTQXSAV_5              (0x20U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos)     /*!< 0x00200000 */
27697 #define USB_OTG_GNPTXSTS_NPTQXSAV_6              (0x40U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos)     /*!< 0x00400000 */
27698 #define USB_OTG_GNPTXSTS_NPTQXSAV_7              (0x80U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos)     /*!< 0x00800000 */
27699 
27700 #define USB_OTG_GNPTXSTS_NPTXQTOP_Pos            (24U)
27701 #define USB_OTG_GNPTXSTS_NPTXQTOP_Msk            (0x7FU << USB_OTG_GNPTXSTS_NPTXQTOP_Pos)     /*!< 0x7F000000 */
27702 #define USB_OTG_GNPTXSTS_NPTXQTOP                USB_OTG_GNPTXSTS_NPTXQTOP_Msk                /*!< Top of the nonperiodic transmit request queue */
27703 #define USB_OTG_GNPTXSTS_NPTXQTOP_0              (0x01U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos)     /*!< 0x01000000 */
27704 #define USB_OTG_GNPTXSTS_NPTXQTOP_1              (0x02U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos)     /*!< 0x02000000 */
27705 #define USB_OTG_GNPTXSTS_NPTXQTOP_2              (0x04U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos)     /*!< 0x04000000 */
27706 #define USB_OTG_GNPTXSTS_NPTXQTOP_3              (0x08U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos)     /*!< 0x08000000 */
27707 #define USB_OTG_GNPTXSTS_NPTXQTOP_4              (0x10U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos)     /*!< 0x10000000 */
27708 #define USB_OTG_GNPTXSTS_NPTXQTOP_5              (0x20U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos)     /*!< 0x20000000 */
27709 #define USB_OTG_GNPTXSTS_NPTXQTOP_6              (0x40U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos)     /*!< 0x40000000 */
27710 
27711 /********************  Bit definition for USB_OTG_DTHRCTL register  ***************/
27712 #define USB_OTG_DTHRCTL_NONISOTHREN_Pos          (0U)
27713 #define USB_OTG_DTHRCTL_NONISOTHREN_Msk          (0x1U << USB_OTG_DTHRCTL_NONISOTHREN_Pos)    /*!< 0x00000001 */
27714 #define USB_OTG_DTHRCTL_NONISOTHREN              USB_OTG_DTHRCTL_NONISOTHREN_Msk              /*!< Nonisochronous IN endpoints threshold enable */
27715 #define USB_OTG_DTHRCTL_ISOTHREN_Pos             (1U)
27716 #define USB_OTG_DTHRCTL_ISOTHREN_Msk             (0x1U << USB_OTG_DTHRCTL_ISOTHREN_Pos)       /*!< 0x00000002 */
27717 #define USB_OTG_DTHRCTL_ISOTHREN                 USB_OTG_DTHRCTL_ISOTHREN_Msk                 /*!< ISO IN endpoint threshold enable */
27718 #define USB_OTG_DTHRCTL_TXTHRLEN_Pos             (2U)
27719 #define USB_OTG_DTHRCTL_TXTHRLEN_Msk             (0x1FFU << USB_OTG_DTHRCTL_TXTHRLEN_Pos)     /*!< 0x000007FC */
27720 #define USB_OTG_DTHRCTL_TXTHRLEN                 USB_OTG_DTHRCTL_TXTHRLEN_Msk                 /*!< Transmit threshold length */
27721 #define USB_OTG_DTHRCTL_TXTHRLEN_0               (0x001U << USB_OTG_DTHRCTL_TXTHRLEN_Pos)     /*!< 0x00000004 */
27722 #define USB_OTG_DTHRCTL_TXTHRLEN_1               (0x002U << USB_OTG_DTHRCTL_TXTHRLEN_Pos)     /*!< 0x00000008 */
27723 #define USB_OTG_DTHRCTL_TXTHRLEN_2               (0x004U << USB_OTG_DTHRCTL_TXTHRLEN_Pos)     /*!< 0x00000010 */
27724 #define USB_OTG_DTHRCTL_TXTHRLEN_3               (0x008U << USB_OTG_DTHRCTL_TXTHRLEN_Pos)     /*!< 0x00000020 */
27725 #define USB_OTG_DTHRCTL_TXTHRLEN_4               (0x010U << USB_OTG_DTHRCTL_TXTHRLEN_Pos)     /*!< 0x00000040 */
27726 #define USB_OTG_DTHRCTL_TXTHRLEN_5               (0x020U << USB_OTG_DTHRCTL_TXTHRLEN_Pos)     /*!< 0x00000080 */
27727 #define USB_OTG_DTHRCTL_TXTHRLEN_6               (0x040U << USB_OTG_DTHRCTL_TXTHRLEN_Pos)     /*!< 0x00000100 */
27728 #define USB_OTG_DTHRCTL_TXTHRLEN_7               (0x080U << USB_OTG_DTHRCTL_TXTHRLEN_Pos)     /*!< 0x00000200 */
27729 #define USB_OTG_DTHRCTL_TXTHRLEN_8               (0x100U << USB_OTG_DTHRCTL_TXTHRLEN_Pos)     /*!< 0x00000400 */
27730 
27731 #define USB_OTG_DTHRCTL_RXTHREN_Pos              (16U)
27732 #define USB_OTG_DTHRCTL_RXTHREN_Msk              (0x1U << USB_OTG_DTHRCTL_RXTHREN_Pos)        /*!< 0x00010000 */
27733 #define USB_OTG_DTHRCTL_RXTHREN                  USB_OTG_DTHRCTL_RXTHREN_Msk                  /*!< Receive threshold enable */
27734 #define USB_OTG_DTHRCTL_RXTHRLEN_Pos             (17U)
27735 #define USB_OTG_DTHRCTL_RXTHRLEN_Msk             (0x1FFU << USB_OTG_DTHRCTL_RXTHRLEN_Pos)     /*!< 0x03FE0000 */
27736 #define USB_OTG_DTHRCTL_RXTHRLEN                 USB_OTG_DTHRCTL_RXTHRLEN_Msk                 /*!< Receive threshold length */
27737 #define USB_OTG_DTHRCTL_RXTHRLEN_0               (0x001U << USB_OTG_DTHRCTL_RXTHRLEN_Pos)     /*!< 0x00020000 */
27738 #define USB_OTG_DTHRCTL_RXTHRLEN_1               (0x002U << USB_OTG_DTHRCTL_RXTHRLEN_Pos)     /*!< 0x00040000 */
27739 #define USB_OTG_DTHRCTL_RXTHRLEN_2               (0x004U << USB_OTG_DTHRCTL_RXTHRLEN_Pos)     /*!< 0x00080000 */
27740 #define USB_OTG_DTHRCTL_RXTHRLEN_3               (0x008U << USB_OTG_DTHRCTL_RXTHRLEN_Pos)     /*!< 0x00100000 */
27741 #define USB_OTG_DTHRCTL_RXTHRLEN_4               (0x010U << USB_OTG_DTHRCTL_RXTHRLEN_Pos)     /*!< 0x00200000 */
27742 #define USB_OTG_DTHRCTL_RXTHRLEN_5               (0x020U << USB_OTG_DTHRCTL_RXTHRLEN_Pos)     /*!< 0x00400000 */
27743 #define USB_OTG_DTHRCTL_RXTHRLEN_6               (0x040U << USB_OTG_DTHRCTL_RXTHRLEN_Pos)     /*!< 0x00800000 */
27744 #define USB_OTG_DTHRCTL_RXTHRLEN_7               (0x080U << USB_OTG_DTHRCTL_RXTHRLEN_Pos)     /*!< 0x01000000 */
27745 #define USB_OTG_DTHRCTL_RXTHRLEN_8               (0x100U << USB_OTG_DTHRCTL_RXTHRLEN_Pos)     /*!< 0x02000000 */
27746 #define USB_OTG_DTHRCTL_ARPEN_Pos                (27U)
27747 #define USB_OTG_DTHRCTL_ARPEN_Msk                (0x1U << USB_OTG_DTHRCTL_ARPEN_Pos)          /*!< 0x08000000 */
27748 #define USB_OTG_DTHRCTL_ARPEN                    USB_OTG_DTHRCTL_ARPEN_Msk                    /*!< Arbiter parking enable */
27749 
27750 /********************  Bit definition for USB_OTG_DIEPEMPMSK register  ***************/
27751 #define USB_OTG_DIEPEMPMSK_INEPTXFEM_Pos         (0U)
27752 #define USB_OTG_DIEPEMPMSK_INEPTXFEM_Msk         (0xFFFFU << USB_OTG_DIEPEMPMSK_INEPTXFEM_Pos) /*!< 0x0000FFFF */
27753 #define USB_OTG_DIEPEMPMSK_INEPTXFEM             USB_OTG_DIEPEMPMSK_INEPTXFEM_Msk              /*!< IN EP Tx FIFO empty interrupt mask bits */
27754 
27755 /********************  Bit definition for USB_OTG_DEACHINT register  ********************/
27756 #define USB_OTG_DEACHINT_IEP1INT_Pos             (1U)
27757 #define USB_OTG_DEACHINT_IEP1INT_Msk             (0x1U << USB_OTG_DEACHINT_IEP1INT_Pos)       /*!< 0x00000002 */
27758 #define USB_OTG_DEACHINT_IEP1INT                 USB_OTG_DEACHINT_IEP1INT_Msk                 /*!< IN endpoint 1interrupt bit */
27759 #define USB_OTG_DEACHINT_OEP1INT_Pos             (17U)
27760 #define USB_OTG_DEACHINT_OEP1INT_Msk             (0x1U << USB_OTG_DEACHINT_OEP1INT_Pos)       /*!< 0x00020000 */
27761 #define USB_OTG_DEACHINT_OEP1INT                 USB_OTG_DEACHINT_OEP1INT_Msk                 /*!< OUT endpoint 1 interrupt bit */
27762 
27763 /********************  Bit definition for USB_OTG_GCCFG register  ********************/
27764 #define USB_OTG_GCCFG_CHGDET_Pos                 (0U)
27765 #define USB_OTG_GCCFG_CHGDET_Msk                 (0x1U << USB_OTG_GCCFG_CHGDET_Pos)           /*!< 0x00000001 */
27766 #define USB_OTG_GCCFG_CHGDET                     USB_OTG_GCCFG_CHGDET_Msk                     /*!< Battery Charger Detection */
27767 #define USB_OTG_GCCFG_FSVPLUS_Pos                (1U)
27768 #define USB_OTG_GCCFG_FSVPLUS_Msk                (0x1U << USB_OTG_GCCFG_FSVPLUS_Pos)          /*!< 0x00000002 */
27769 #define USB_OTG_GCCFG_FSVPLUS                    USB_OTG_GCCFG_FSVPLUS_Msk                    /*!< Single-Ended DP2 indicator DP voltage level  */
27770 #define USB_OTG_GCCFG_FSVMINUS_Pos               (2U)
27771 #define USB_OTG_GCCFG_FSVMINUS_Msk               (0x1U << USB_OTG_GCCFG_FSVMINUS_Pos)        /*!< 0x00000004 */
27772 #define USB_OTG_GCCFG_FSVMINUS                   USB_OTG_GCCFG_FSVMINUS_Msk                  /*!< Single-Ended DM2 indicator DM voltage level  */
27773 #define USB_OTG_GCCFG_SESSVLD_Pos                (3U)
27774 #define USB_OTG_GCCFG_SESSVLD_Msk                (0x1U << USB_OTG_GCCFG_SESSVLD_Pos)          /*!< 0x00000008 */
27775 #define USB_OTG_GCCFG_SESSVLD                    USB_OTG_GCCFG_SESSVLD_Msk                    /*!< VBUS session valid indicator Vbus voltage level  */
27776 #define USB_OTG_GCCFG_H_CDPEN_Pos                (16U)
27777 #define USB_OTG_GCCFG_H_CDPEN_Msk                (0x1U << USB_OTG_GCCFG_H_CDPEN_Pos)          /*!< 0x00010000 */
27778 #define USB_OTG_GCCFG_H_CDPEN                    USB_OTG_GCCFG_H_CDPEN_Msk                    /*!< VBUS session valid indicator Vbus voltage level  */
27779 #define USB_OTG_GCCFG_H_CDPDETEN_Pos             (17U)
27780 #define USB_OTG_GCCFG_H_CDPDETEN_Msk             (0x1U << USB_OTG_GCCFG_H_CDPDETEN_Pos)       /*!< 0x00020000 */
27781 #define USB_OTG_GCCFG_H_CDPDETEN                 USB_OTG_GCCFG_H_CDPDETEN_Msk                 /*!< Enable of voltage detector on DP for CDP port  */
27782 #define USB_OTG_GCCFG_H_VDMSRCEN_Pos             (18U)
27783 #define USB_OTG_GCCFG_H_VDMSRCEN_Msk             (0x1U << USB_OTG_GCCFG_H_VDMSRCEN_Pos)       /*!< 0x00040000 */
27784 #define USB_OTG_GCCFG_H_VDMSRCEN                 USB_OTG_GCCFG_H_VDMSRCEN_Msk                 /*!< Enable Voltage source on DM for CDP port */
27785 #define USB_OTG_GCCFG_DCDEN_Pos                  (19U)
27786 #define USB_OTG_GCCFG_DCDEN_Msk                  (0x1U << USB_OTG_GCCFG_DCDEN_Pos)            /*!< 0x00080000 */
27787 #define USB_OTG_GCCFG_DCDEN                      USB_OTG_GCCFG_DCDEN_Msk                      /*!< Data contact detection (DCD) mode enable */
27788 #define USB_OTG_GCCFG_PDEN_Pos                   (20U)
27789 #define USB_OTG_GCCFG_PDEN_Msk                   (0x1U << USB_OTG_GCCFG_PDEN_Pos)             /*!< 0x00080000 */
27790 #define USB_OTG_GCCFG_PDEN                       USB_OTG_GCCFG_PDEN_Msk                       /*!< Primary detection (PD) mode enable */
27791 #define USB_OTG_GCCFG_VBDEN_Pos                  (21U)
27792 #define USB_OTG_GCCFG_VBDEN_Msk                  (0x1U << USB_OTG_GCCFG_VBDEN_Pos)            /*!< 0x00200000 */
27793 #define USB_OTG_GCCFG_VBDEN                      USB_OTG_GCCFG_VBDEN_Msk                      /*!< Vbus detection enable */
27794 #define USB_OTG_GCCFG_SDEN_Pos                   (22U)
27795 #define USB_OTG_GCCFG_SDEN_Msk                   (0x1U << USB_OTG_GCCFG_SDEN_Pos)             /*!< 0x00400000 */
27796 #define USB_OTG_GCCFG_SDEN                       USB_OTG_GCCFG_SDEN_Msk                       /*!< Secondary detection (PD) mode enable */
27797 #define USB_OTG_GCCFG_VBVALOVAL_Pos              (23U)
27798 #define USB_OTG_GCCFG_VBVALOVAL_Msk              (0x1U << USB_OTG_GCCFG_VBVALOVAL_Pos)        /*!< 0x00800000 */
27799 #define USB_OTG_GCCFG_VBVALOVAL                  USB_OTG_GCCFG_VBVALOVAL_Msk                  /*!< Value of VBUSVLDEXT0 PHY input */
27800 #define USB_OTG_GCCFG_VBVALEXTOEN_Pos            (24U)
27801 #define USB_OTG_GCCFG_VBVALEXTOEN_Msk            (0x1U << USB_OTG_GCCFG_VBVALEXTOEN_Pos)      /*!< 0x01000000 */
27802 #define USB_OTG_GCCFG_VBVALEXTOEN                USB_OTG_GCCFG_VBVALEXTOEN_Msk                /*!< Enables of VBUSVLDEXT0 PHY input override */
27803 #define USB_OTG_GCCFG_PULLDOWNEN_Pos             (25U)
27804 #define USB_OTG_GCCFG_PULLDOWNEN_Msk             (0x1U << USB_OTG_GCCFG_PULLDOWNEN_Pos)       /*!< 0x02000000 */
27805 #define USB_OTG_GCCFG_PULLDOWNEN                 USB_OTG_GCCFG_PULLDOWNEN_Msk                 /*!< Enables of PHY pulldown resistors, used when ID PAD is disabled */
27806 
27807 /********************  Bit definition for USB_OTG_GPWRDN) register  ********************/
27808 #define USB_OTG_GPWRDN_DISABLEVBUS_Pos           (6U)
27809 #define USB_OTG_GPWRDN_DISABLEVBUS_Msk           (0x1U << USB_OTG_GPWRDN_DISABLEVBUS_Pos)     /*!< 0x00000040 */
27810 #define USB_OTG_GPWRDN_DISABLEVBUS               USB_OTG_GPWRDN_DISABLEVBUS_Msk               /*!< Power down */
27811 
27812 /********************  Bit definition for USB_OTG_DEACHINTMSK register  ********************/
27813 #define USB_OTG_DEACHINTMSK_IEP1INTM_Pos         (1U)
27814 #define USB_OTG_DEACHINTMSK_IEP1INTM_Msk         (0x1U << USB_OTG_DEACHINTMSK_IEP1INTM_Pos)   /*!< 0x00000002 */
27815 #define USB_OTG_DEACHINTMSK_IEP1INTM             USB_OTG_DEACHINTMSK_IEP1INTM_Msk             /*!< IN Endpoint 1 interrupt mask bit */
27816 #define USB_OTG_DEACHINTMSK_OEP1INTM_Pos         (17U)
27817 #define USB_OTG_DEACHINTMSK_OEP1INTM_Msk         (0x1U << USB_OTG_DEACHINTMSK_OEP1INTM_Pos)   /*!< 0x00020000 */
27818 #define USB_OTG_DEACHINTMSK_OEP1INTM             USB_OTG_DEACHINTMSK_OEP1INTM_Msk             /*!< OUT Endpoint 1 interrupt mask bit */
27819 
27820 /********************  Bit definition for USB_OTG_CID register  ********************/
27821 #define USB_OTG_CID_PRODUCT_ID_Pos               (0U)
27822 #define USB_OTG_CID_PRODUCT_ID_Msk               (0xFFFFFFFFU << USB_OTG_CID_PRODUCT_ID_Pos)  /*!< 0xFFFFFFFF */
27823 #define USB_OTG_CID_PRODUCT_ID                   USB_OTG_CID_PRODUCT_ID_Msk                   /*!< Product ID field */
27824 
27825 /********************  Bit definition for USB_OTG_GHWCFG3 register  ********************/
27826 #define USB_OTG_GHWCFG3_LPMMode_Pos              (14U)
27827 #define USB_OTG_GHWCFG3_LPMMode_Msk              (0x1U << USB_OTG_GHWCFG3_LPMMode_Pos)        /*!< 0x00004000 */
27828 #define USB_OTG_GHWCFG3_LPMMode                  USB_OTG_GHWCFG3_LPMMode_Msk                  /* LPM mode specified for Mode of Operation */
27829 
27830 /********************  Bit definition for USB_OTG_GLPMCFG register  ********************/
27831 #define USB_OTG_GLPMCFG_LPMEN_Pos                (0U)
27832 #define USB_OTG_GLPMCFG_LPMEN_Msk                (0x1U << USB_OTG_GLPMCFG_LPMEN_Pos)          /*!< 0x00000001 */
27833 #define USB_OTG_GLPMCFG_LPMEN                    USB_OTG_GLPMCFG_LPMEN_Msk                    /* LPM support enable  */
27834 #define USB_OTG_GLPMCFG_LPMACK_Pos               (1U)
27835 #define USB_OTG_GLPMCFG_LPMACK_Msk               (0x1U << USB_OTG_GLPMCFG_LPMACK_Pos)         /*!< 0x00000002 */
27836 #define USB_OTG_GLPMCFG_LPMACK                   USB_OTG_GLPMCFG_LPMACK_Msk                   /* LPM Token acknowledge enable*/
27837 #define USB_OTG_GLPMCFG_BESL_Pos                 (2U)
27838 #define USB_OTG_GLPMCFG_BESL_Msk                 (0xFU << USB_OTG_GLPMCFG_BESL_Pos)           /*!< 0x0000003C */
27839 #define USB_OTG_GLPMCFG_BESL                     USB_OTG_GLPMCFG_BESL_Msk                     /* BESL value received with last ACKed LPM Token  */
27840 #define USB_OTG_GLPMCFG_REMWAKE_Pos              (6U)
27841 #define USB_OTG_GLPMCFG_REMWAKE_Msk              (0x1U << USB_OTG_GLPMCFG_REMWAKE_Pos)        /*!< 0x00000040 */
27842 #define USB_OTG_GLPMCFG_REMWAKE                  USB_OTG_GLPMCFG_REMWAKE_Msk                  /* bRemoteWake value received with last ACKed LPM Token */
27843 #define USB_OTG_GLPMCFG_L1SSEN_Pos               (7U)
27844 #define USB_OTG_GLPMCFG_L1SSEN_Msk               (0x1U << USB_OTG_GLPMCFG_L1SSEN_Pos)         /*!< 0x00000080 */
27845 #define USB_OTG_GLPMCFG_L1SSEN                   USB_OTG_GLPMCFG_L1SSEN_Msk                   /* L1 shallow sleep enable */
27846 #define USB_OTG_GLPMCFG_BESLTHRS_Pos             (8U)
27847 #define USB_OTG_GLPMCFG_BESLTHRS_Msk             (0xFU << USB_OTG_GLPMCFG_BESLTHRS_Pos)       /*!< 0x00000F00 */
27848 #define USB_OTG_GLPMCFG_BESLTHRS                 USB_OTG_GLPMCFG_BESLTHRS_Msk                 /* BESL threshold */
27849 #define USB_OTG_GLPMCFG_L1DSEN_Pos               (12U)
27850 #define USB_OTG_GLPMCFG_L1DSEN_Msk               (0x1U << USB_OTG_GLPMCFG_L1DSEN_Pos)         /*!< 0x00001000 */
27851 #define USB_OTG_GLPMCFG_L1DSEN                   USB_OTG_GLPMCFG_L1DSEN_Msk                   /* L1 deep sleep enable */
27852 #define USB_OTG_GLPMCFG_LPMRSP_Pos               (13U)
27853 #define USB_OTG_GLPMCFG_LPMRSP_Msk               (0x3U << USB_OTG_GLPMCFG_LPMRSP_Pos)         /*!< 0x00006000 */
27854 #define USB_OTG_GLPMCFG_LPMRSP                   USB_OTG_GLPMCFG_LPMRSP_Msk                   /* LPM response */
27855 #define USB_OTG_GLPMCFG_SLPSTS_Pos               (15U)
27856 #define USB_OTG_GLPMCFG_SLPSTS_Msk               (0x1U << USB_OTG_GLPMCFG_SLPSTS_Pos)         /*!< 0x00008000 */
27857 #define USB_OTG_GLPMCFG_SLPSTS                   USB_OTG_GLPMCFG_SLPSTS_Msk                   /* Port sleep status */
27858 #define USB_OTG_GLPMCFG_L1RSMOK_Pos              (16U)
27859 #define USB_OTG_GLPMCFG_L1RSMOK_Msk              (0x1U << USB_OTG_GLPMCFG_L1RSMOK_Pos)        /*!< 0x00010000 */
27860 #define USB_OTG_GLPMCFG_L1RSMOK                  USB_OTG_GLPMCFG_L1RSMOK_Msk                  /* Sleep State Resume OK */
27861 #define USB_OTG_GLPMCFG_LPMCHIDX_Pos             (17U)
27862 #define USB_OTG_GLPMCFG_LPMCHIDX_Msk             (0xFU << USB_OTG_GLPMCFG_LPMCHIDX_Pos)       /*!< 0x001E0000 */
27863 #define USB_OTG_GLPMCFG_LPMCHIDX                 USB_OTG_GLPMCFG_LPMCHIDX_Msk                 /* LPMCHIDX: */
27864 #define USB_OTG_GLPMCFG_LPMRCNT_Pos              (21U)
27865 #define USB_OTG_GLPMCFG_LPMRCNT_Msk              (0x7U << USB_OTG_GLPMCFG_LPMRCNT_Pos)        /*!< 0x00E00000 */
27866 #define USB_OTG_GLPMCFG_LPMRCNT                  USB_OTG_GLPMCFG_LPMRCNT_Msk                  /* LPM retry count */
27867 #define USB_OTG_GLPMCFG_SNDLPM_Pos               (24U)
27868 #define USB_OTG_GLPMCFG_SNDLPM_Msk               (0x1U << USB_OTG_GLPMCFG_SNDLPM_Pos)         /*!< 0x01000000 */
27869 #define USB_OTG_GLPMCFG_SNDLPM                   USB_OTG_GLPMCFG_SNDLPM_Msk                   /* Send LPM transaction */
27870 #define USB_OTG_GLPMCFG_LPMRCNTSTS_Pos           (25U)
27871 #define USB_OTG_GLPMCFG_LPMRCNTSTS_Msk           (0x7U << USB_OTG_GLPMCFG_LPMRCNTSTS_Pos)     /*!< 0x0E000000 */
27872 #define USB_OTG_GLPMCFG_LPMRCNTSTS               USB_OTG_GLPMCFG_LPMRCNTSTS_Msk               /* LPM retry count status */
27873 #define USB_OTG_GLPMCFG_ENBESL_Pos               (28U)
27874 #define USB_OTG_GLPMCFG_ENBESL_Msk               (0x1U << USB_OTG_GLPMCFG_ENBESL_Pos)         /*!< 0x10000000 */
27875 #define USB_OTG_GLPMCFG_ENBESL                   USB_OTG_GLPMCFG_ENBESL_Msk                   /* Enable best effort service latency */
27876 
27877 /********************  Bit definition for USB_OTG_DIEPEACHMSK1 register  ********************/
27878 #define USB_OTG_DIEPEACHMSK1_XFRCM_Pos           (0U)
27879 #define USB_OTG_DIEPEACHMSK1_XFRCM_Msk           (0x1U << USB_OTG_DIEPEACHMSK1_XFRCM_Pos)     /*!< 0x00000001 */
27880 #define USB_OTG_DIEPEACHMSK1_XFRCM               USB_OTG_DIEPEACHMSK1_XFRCM_Msk               /*!< Transfer completed interrupt mask */
27881 #define USB_OTG_DIEPEACHMSK1_EPDM_Pos            (1U)
27882 #define USB_OTG_DIEPEACHMSK1_EPDM_Msk            (0x1U << USB_OTG_DIEPEACHMSK1_EPDM_Pos)      /*!< 0x00000002 */
27883 #define USB_OTG_DIEPEACHMSK1_EPDM                USB_OTG_DIEPEACHMSK1_EPDM_Msk                /*!< Endpoint disabled interrupt mask */
27884 #define USB_OTG_DIEPEACHMSK1_TOM_Pos             (3U)
27885 #define USB_OTG_DIEPEACHMSK1_TOM_Msk             (0x1U << USB_OTG_DIEPEACHMSK1_TOM_Pos)       /*!< 0x00000008 */
27886 #define USB_OTG_DIEPEACHMSK1_TOM                 USB_OTG_DIEPEACHMSK1_TOM_Msk                 /*!< Timeout condition mask (nonisochronous endpoints) */
27887 #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Pos       (4U)
27888 #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Msk       (0x1U << USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Pos) /*!< 0x00000010 */
27889 #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK           USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Msk           /*!< IN token received when TxFIFO empty mask */
27890 #define USB_OTG_DIEPEACHMSK1_INEPNMM_Pos         (5U)
27891 #define USB_OTG_DIEPEACHMSK1_INEPNMM_Msk         (0x1U << USB_OTG_DIEPEACHMSK1_INEPNMM_Pos)   /*!< 0x00000020 */
27892 #define USB_OTG_DIEPEACHMSK1_INEPNMM             USB_OTG_DIEPEACHMSK1_INEPNMM_Msk             /*!< IN token received with EP mismatch mask */
27893 #define USB_OTG_DIEPEACHMSK1_INEPNEM_Pos         (6U)
27894 #define USB_OTG_DIEPEACHMSK1_INEPNEM_Msk         (0x1U << USB_OTG_DIEPEACHMSK1_INEPNEM_Pos)   /*!< 0x00000040 */
27895 #define USB_OTG_DIEPEACHMSK1_INEPNEM             USB_OTG_DIEPEACHMSK1_INEPNEM_Msk             /*!< IN endpoint NAK effective mask */
27896 #define USB_OTG_DIEPEACHMSK1_TXFURM_Pos          (8U)
27897 #define USB_OTG_DIEPEACHMSK1_TXFURM_Msk          (0x1U << USB_OTG_DIEPEACHMSK1_TXFURM_Pos)    /*!< 0x00000100 */
27898 #define USB_OTG_DIEPEACHMSK1_TXFURM              USB_OTG_DIEPEACHMSK1_TXFURM_Msk              /*!< FIFO underrun mask */
27899 #define USB_OTG_DIEPEACHMSK1_BIM_Pos             (9U)
27900 #define USB_OTG_DIEPEACHMSK1_BIM_Msk             (0x1U << USB_OTG_DIEPEACHMSK1_BIM_Pos)       /*!< 0x00000200 */
27901 #define USB_OTG_DIEPEACHMSK1_BIM                 USB_OTG_DIEPEACHMSK1_BIM_Msk                 /*!< BNA interrupt mask */
27902 #define USB_OTG_DIEPEACHMSK1_NAKM_Pos            (13U)
27903 #define USB_OTG_DIEPEACHMSK1_NAKM_Msk            (0x1U << USB_OTG_DIEPEACHMSK1_NAKM_Pos)      /*!< 0x00002000 */
27904 #define USB_OTG_DIEPEACHMSK1_NAKM                USB_OTG_DIEPEACHMSK1_NAKM_Msk                /*!< NAK interrupt mask */
27905 
27906 /********************  Bit definition for USB_OTG_HPRT register  ********************/
27907 #define USB_OTG_HPRT_PCSTS_Pos                   (0U)
27908 #define USB_OTG_HPRT_PCSTS_Msk                   (0x1U << USB_OTG_HPRT_PCSTS_Pos)             /*!< 0x00000001 */
27909 #define USB_OTG_HPRT_PCSTS                       USB_OTG_HPRT_PCSTS_Msk                       /*!< Port connect status */
27910 #define USB_OTG_HPRT_PCDET_Pos                   (1U)
27911 #define USB_OTG_HPRT_PCDET_Msk                   (0x1U << USB_OTG_HPRT_PCDET_Pos)             /*!< 0x00000002 */
27912 #define USB_OTG_HPRT_PCDET                       USB_OTG_HPRT_PCDET_Msk                       /*!< Port connect detected */
27913 #define USB_OTG_HPRT_PENA_Pos                    (2U)
27914 #define USB_OTG_HPRT_PENA_Msk                    (0x1U << USB_OTG_HPRT_PENA_Pos)              /*!< 0x00000004 */
27915 #define USB_OTG_HPRT_PENA                        USB_OTG_HPRT_PENA_Msk                        /*!< Port enable */
27916 #define USB_OTG_HPRT_PENCHNG_Pos                 (3U)
27917 #define USB_OTG_HPRT_PENCHNG_Msk                 (0x1U << USB_OTG_HPRT_PENCHNG_Pos)           /*!< 0x00000008 */
27918 #define USB_OTG_HPRT_PENCHNG                     USB_OTG_HPRT_PENCHNG_Msk                     /*!< Port enable/disable change */
27919 #define USB_OTG_HPRT_POCA_Pos                    (4U)
27920 #define USB_OTG_HPRT_POCA_Msk                    (0x1U << USB_OTG_HPRT_POCA_Pos)              /*!< 0x00000010 */
27921 #define USB_OTG_HPRT_POCA                        USB_OTG_HPRT_POCA_Msk                        /*!< Port overcurrent active */
27922 #define USB_OTG_HPRT_POCCHNG_Pos                 (5U)
27923 #define USB_OTG_HPRT_POCCHNG_Msk                 (0x1U << USB_OTG_HPRT_POCCHNG_Pos)           /*!< 0x00000020 */
27924 #define USB_OTG_HPRT_POCCHNG                     USB_OTG_HPRT_POCCHNG_Msk                     /*!< Port overcurrent change */
27925 #define USB_OTG_HPRT_PRES_Pos                    (6U)
27926 #define USB_OTG_HPRT_PRES_Msk                    (0x1U << USB_OTG_HPRT_PRES_Pos)              /*!< 0x00000040 */
27927 #define USB_OTG_HPRT_PRES                        USB_OTG_HPRT_PRES_Msk                        /*!< Port resume */
27928 #define USB_OTG_HPRT_PSUSP_Pos                   (7U)
27929 #define USB_OTG_HPRT_PSUSP_Msk                   (0x1U << USB_OTG_HPRT_PSUSP_Pos)             /*!< 0x00000080 */
27930 #define USB_OTG_HPRT_PSUSP                       USB_OTG_HPRT_PSUSP_Msk                       /*!< Port suspend */
27931 #define USB_OTG_HPRT_PRST_Pos                    (8U)
27932 #define USB_OTG_HPRT_PRST_Msk                    (0x1U << USB_OTG_HPRT_PRST_Pos)              /*!< 0x00000100 */
27933 #define USB_OTG_HPRT_PRST                        USB_OTG_HPRT_PRST_Msk                        /*!< Port reset */
27934 #define USB_OTG_HPRT_PLSTS_Pos                   (10U)
27935 #define USB_OTG_HPRT_PLSTS_Msk                   (0x3U << USB_OTG_HPRT_PLSTS_Pos)             /*!< 0x00000C00 */
27936 #define USB_OTG_HPRT_PLSTS                       USB_OTG_HPRT_PLSTS_Msk                       /*!< Port line status */
27937 #define USB_OTG_HPRT_PLSTS_0                     (0x1U << USB_OTG_HPRT_PLSTS_Pos)             /*!< 0x00000400 */
27938 #define USB_OTG_HPRT_PLSTS_1                     (0x2U << USB_OTG_HPRT_PLSTS_Pos)             /*!< 0x00000800 */
27939 #define USB_OTG_HPRT_PPWR_Pos                    (12U)
27940 #define USB_OTG_HPRT_PPWR_Msk                    (0x1U << USB_OTG_HPRT_PPWR_Pos)              /*!< 0x00001000 */
27941 #define USB_OTG_HPRT_PPWR                        USB_OTG_HPRT_PPWR_Msk                        /*!< Port power */
27942 #define USB_OTG_HPRT_PTCTL_Pos                   (13U)
27943 #define USB_OTG_HPRT_PTCTL_Msk                   (0xFU << USB_OTG_HPRT_PTCTL_Pos)             /*!< 0x0001E000 */
27944 #define USB_OTG_HPRT_PTCTL                       USB_OTG_HPRT_PTCTL_Msk                       /*!< Port test control */
27945 #define USB_OTG_HPRT_PTCTL_0                     (0x1U << USB_OTG_HPRT_PTCTL_Pos)             /*!< 0x00002000 */
27946 #define USB_OTG_HPRT_PTCTL_1                     (0x2U << USB_OTG_HPRT_PTCTL_Pos)             /*!< 0x00004000 */
27947 #define USB_OTG_HPRT_PTCTL_2                     (0x4U << USB_OTG_HPRT_PTCTL_Pos)             /*!< 0x00008000 */
27948 #define USB_OTG_HPRT_PTCTL_3                     (0x8U << USB_OTG_HPRT_PTCTL_Pos)             /*!< 0x00010000 */
27949 #define USB_OTG_HPRT_PSPD_Pos                    (17U)
27950 #define USB_OTG_HPRT_PSPD_Msk                    (0x3U << USB_OTG_HPRT_PSPD_Pos)              /*!< 0x00060000 */
27951 #define USB_OTG_HPRT_PSPD                        USB_OTG_HPRT_PSPD_Msk                        /*!< Port speed */
27952 #define USB_OTG_HPRT_PSPD_0                      (0x1U << USB_OTG_HPRT_PSPD_Pos)              /*!< 0x00020000 */
27953 #define USB_OTG_HPRT_PSPD_1                      (0x2U << USB_OTG_HPRT_PSPD_Pos)              /*!< 0x00040000 */
27954 
27955 /********************  Bit definition for USB_OTG_DOEPEACHMSK1 register  ********************/
27956 #define USB_OTG_DOEPEACHMSK1_XFRCM_Pos           (0U)
27957 #define USB_OTG_DOEPEACHMSK1_XFRCM_Msk           (0x1U << USB_OTG_DOEPEACHMSK1_XFRCM_Pos)     /*!< 0x00000001 */
27958 #define USB_OTG_DOEPEACHMSK1_XFRCM               USB_OTG_DOEPEACHMSK1_XFRCM_Msk               /*!< Transfer completed interrupt mask */
27959 #define USB_OTG_DOEPEACHMSK1_EPDM_Pos            (1U)
27960 #define USB_OTG_DOEPEACHMSK1_EPDM_Msk            (0x1U << USB_OTG_DOEPEACHMSK1_EPDM_Pos)      /*!< 0x00000002 */
27961 #define USB_OTG_DOEPEACHMSK1_EPDM                USB_OTG_DOEPEACHMSK1_EPDM_Msk                /*!< Endpoint disabled interrupt mask */
27962 #define USB_OTG_DOEPEACHMSK1_TOM_Pos             (3U)
27963 #define USB_OTG_DOEPEACHMSK1_TOM_Msk             (0x1U << USB_OTG_DOEPEACHMSK1_TOM_Pos)       /*!< 0x00000008 */
27964 #define USB_OTG_DOEPEACHMSK1_TOM                 USB_OTG_DOEPEACHMSK1_TOM_Msk                 /*!< Timeout condition mask */
27965 #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Pos       (4U)
27966 #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Msk       (0x1U << USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Pos) /*!< 0x00000010 */
27967 #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK           USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Msk           /*!< IN token received when TxFIFO empty mask */
27968 #define USB_OTG_DOEPEACHMSK1_INEPNMM_Pos         (5U)
27969 #define USB_OTG_DOEPEACHMSK1_INEPNMM_Msk         (0x1U << USB_OTG_DOEPEACHMSK1_INEPNMM_Pos)   /*!< 0x00000020 */
27970 #define USB_OTG_DOEPEACHMSK1_INEPNMM             USB_OTG_DOEPEACHMSK1_INEPNMM_Msk             /*!< IN token received with EP mismatch mask */
27971 #define USB_OTG_DOEPEACHMSK1_INEPNEM_Pos         (6U)
27972 #define USB_OTG_DOEPEACHMSK1_INEPNEM_Msk         (0x1U << USB_OTG_DOEPEACHMSK1_INEPNEM_Pos)   /*!< 0x00000040 */
27973 #define USB_OTG_DOEPEACHMSK1_INEPNEM             USB_OTG_DOEPEACHMSK1_INEPNEM_Msk             /*!< IN endpoint NAK effective mask */
27974 #define USB_OTG_DOEPEACHMSK1_TXFURM_Pos          (8U)
27975 #define USB_OTG_DOEPEACHMSK1_TXFURM_Msk          (0x1U << USB_OTG_DOEPEACHMSK1_TXFURM_Pos)    /*!< 0x00000100 */
27976 #define USB_OTG_DOEPEACHMSK1_TXFURM              USB_OTG_DOEPEACHMSK1_TXFURM_Msk              /*!< OUT packet error mask */
27977 #define USB_OTG_DOEPEACHMSK1_BIM_Pos             (9U)
27978 #define USB_OTG_DOEPEACHMSK1_BIM_Msk             (0x1U << USB_OTG_DOEPEACHMSK1_BIM_Pos)       /*!< 0x00000200 */
27979 #define USB_OTG_DOEPEACHMSK1_BIM                 USB_OTG_DOEPEACHMSK1_BIM_Msk                 /*!< BNA interrupt mask */
27980 #define USB_OTG_DOEPEACHMSK1_BERRM_Pos           (12U)
27981 #define USB_OTG_DOEPEACHMSK1_BERRM_Msk           (0x1U << USB_OTG_DOEPEACHMSK1_BERRM_Pos)     /*!< 0x00001000 */
27982 #define USB_OTG_DOEPEACHMSK1_BERRM               USB_OTG_DOEPEACHMSK1_BERRM_Msk               /*!< Bubble error interrupt mask */
27983 #define USB_OTG_DOEPEACHMSK1_NAKM_Pos            (13U)
27984 #define USB_OTG_DOEPEACHMSK1_NAKM_Msk            (0x1U << USB_OTG_DOEPEACHMSK1_NAKM_Pos)      /*!< 0x00002000 */
27985 #define USB_OTG_DOEPEACHMSK1_NAKM                USB_OTG_DOEPEACHMSK1_NAKM_Msk                /*!< NAK interrupt mask */
27986 #define USB_OTG_DOEPEACHMSK1_NYETM_Pos           (14U)
27987 #define USB_OTG_DOEPEACHMSK1_NYETM_Msk           (0x1U << USB_OTG_DOEPEACHMSK1_NYETM_Pos)     /*!< 0x00004000 */
27988 #define USB_OTG_DOEPEACHMSK1_NYETM               USB_OTG_DOEPEACHMSK1_NYETM_Msk               /*!< NYET interrupt mask */
27989 
27990 /********************  Bit definition for USB_OTG_HPTXFSIZ register  ********************/
27991 #define USB_OTG_HPTXFSIZ_PTXSA_Pos               (0U)
27992 #define USB_OTG_HPTXFSIZ_PTXSA_Msk               (0xFFFFU << USB_OTG_HPTXFSIZ_PTXSA_Pos)      /*!< 0x0000FFFF */
27993 #define USB_OTG_HPTXFSIZ_PTXSA                   USB_OTG_HPTXFSIZ_PTXSA_Msk                   /*!< Host periodic TxFIFO start address */
27994 #define USB_OTG_HPTXFSIZ_PTXFSIZ_Pos             (16U)
27995 #define USB_OTG_HPTXFSIZ_PTXFSIZ_Msk             (0xFFFFU << USB_OTG_HPTXFSIZ_PTXFSIZ_Pos)    /*!< 0xFFFF0000 */
27996 #define USB_OTG_HPTXFSIZ_PTXFSIZ                 USB_OTG_HPTXFSIZ_PTXFSIZ_Msk                 /*!< Host periodic TxFIFO depth */
27997 
27998 /********************  Bit definition for USB_OTG_DIEPCTL register  ********************/
27999 #define USB_OTG_DIEPCTL_MPSIZ_Pos                (0U)
28000 #define USB_OTG_DIEPCTL_MPSIZ_Msk                (0x7FFU << USB_OTG_DIEPCTL_MPSIZ_Pos)        /*!< 0x000007FF */
28001 #define USB_OTG_DIEPCTL_MPSIZ                    USB_OTG_DIEPCTL_MPSIZ_Msk                    /*!< Maximum packet size */
28002 #define USB_OTG_DIEPCTL_USBAEP_Pos               (15U)
28003 #define USB_OTG_DIEPCTL_USBAEP_Msk               (0x1U << USB_OTG_DIEPCTL_USBAEP_Pos)         /*!< 0x00008000 */
28004 #define USB_OTG_DIEPCTL_USBAEP                   USB_OTG_DIEPCTL_USBAEP_Msk                   /*!< USB active endpoint */
28005 #define USB_OTG_DIEPCTL_EONUM_DPID_Pos           (16U)
28006 #define USB_OTG_DIEPCTL_EONUM_DPID_Msk           (0x1U << USB_OTG_DIEPCTL_EONUM_DPID_Pos)     /*!< 0x00010000 */
28007 #define USB_OTG_DIEPCTL_EONUM_DPID               USB_OTG_DIEPCTL_EONUM_DPID_Msk               /*!< Even/odd frame */
28008 #define USB_OTG_DIEPCTL_NAKSTS_Pos               (17U)
28009 #define USB_OTG_DIEPCTL_NAKSTS_Msk               (0x1U << USB_OTG_DIEPCTL_NAKSTS_Pos)         /*!< 0x00020000 */
28010 #define USB_OTG_DIEPCTL_NAKSTS                   USB_OTG_DIEPCTL_NAKSTS_Msk                   /*!< NAK status */
28011 
28012 #define USB_OTG_DIEPCTL_EPTYP_Pos                (18U)
28013 #define USB_OTG_DIEPCTL_EPTYP_Msk                (0x3U << USB_OTG_DIEPCTL_EPTYP_Pos)          /*!< 0x000C0000 */
28014 #define USB_OTG_DIEPCTL_EPTYP                    USB_OTG_DIEPCTL_EPTYP_Msk                    /*!< Endpoint type */
28015 #define USB_OTG_DIEPCTL_EPTYP_0                  (0x1U << USB_OTG_DIEPCTL_EPTYP_Pos)          /*!< 0x00040000 */
28016 #define USB_OTG_DIEPCTL_EPTYP_1                  (0x2U << USB_OTG_DIEPCTL_EPTYP_Pos)          /*!< 0x00080000 */
28017 #define USB_OTG_DIEPCTL_STALL_Pos                (21U)
28018 #define USB_OTG_DIEPCTL_STALL_Msk                (0x1U << USB_OTG_DIEPCTL_STALL_Pos)          /*!< 0x00200000 */
28019 #define USB_OTG_DIEPCTL_STALL                    USB_OTG_DIEPCTL_STALL_Msk                    /*!< STALL handshake */
28020 
28021 #define USB_OTG_DIEPCTL_TXFNUM_Pos               (22U)
28022 #define USB_OTG_DIEPCTL_TXFNUM_Msk               (0xFU << USB_OTG_DIEPCTL_TXFNUM_Pos)         /*!< 0x03C00000 */
28023 #define USB_OTG_DIEPCTL_TXFNUM                   USB_OTG_DIEPCTL_TXFNUM_Msk                   /*!< TxFIFO number */
28024 #define USB_OTG_DIEPCTL_TXFNUM_0                 (0x1U << USB_OTG_DIEPCTL_TXFNUM_Pos)         /*!< 0x00400000 */
28025 #define USB_OTG_DIEPCTL_TXFNUM_1                 (0x2U << USB_OTG_DIEPCTL_TXFNUM_Pos)         /*!< 0x00800000 */
28026 #define USB_OTG_DIEPCTL_TXFNUM_2                 (0x4U << USB_OTG_DIEPCTL_TXFNUM_Pos)         /*!< 0x01000000 */
28027 #define USB_OTG_DIEPCTL_TXFNUM_3                 (0x8U << USB_OTG_DIEPCTL_TXFNUM_Pos)         /*!< 0x02000000 */
28028 #define USB_OTG_DIEPCTL_CNAK_Pos                 (26U)
28029 #define USB_OTG_DIEPCTL_CNAK_Msk                 (0x1U << USB_OTG_DIEPCTL_CNAK_Pos)           /*!< 0x04000000 */
28030 #define USB_OTG_DIEPCTL_CNAK                     USB_OTG_DIEPCTL_CNAK_Msk                     /*!< Clear NAK */
28031 #define USB_OTG_DIEPCTL_SNAK_Pos                 (27U)
28032 #define USB_OTG_DIEPCTL_SNAK_Msk                 (0x1U << USB_OTG_DIEPCTL_SNAK_Pos)           /*!< 0x08000000 */
28033 #define USB_OTG_DIEPCTL_SNAK                     USB_OTG_DIEPCTL_SNAK_Msk                     /*!< Set NAK */
28034 #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Pos       (28U)
28035 #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Msk       (0x1U << USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Pos) /*!< 0x10000000 */
28036 #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM           USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Msk           /*!< Set DATA0 PID/Set even frame */
28037 #define USB_OTG_DIEPCTL_SD1PID_SODDFRM_Pos       (29U)
28038 #define USB_OTG_DIEPCTL_SD1PID_SODDFRM_Msk       (0x1U << USB_OTG_DIEPCTL_SD1PID_SODDFRM_Pos) /*!< 0x20000000 */
28039 #define USB_OTG_DIEPCTL_SD1PID_SODDFRM           USB_OTG_DIEPCTL_SD1PID_SODDFRM_Msk           /*!< Set DATA1 PID/Set odd frame */
28040 #define USB_OTG_DIEPCTL_EPDIS_Pos                (30U)
28041 #define USB_OTG_DIEPCTL_EPDIS_Msk                (0x1U << USB_OTG_DIEPCTL_EPDIS_Pos)          /*!< 0x40000000 */
28042 #define USB_OTG_DIEPCTL_EPDIS                    USB_OTG_DIEPCTL_EPDIS_Msk                    /*!< Endpoint disable */
28043 #define USB_OTG_DIEPCTL_EPENA_Pos                (31U)
28044 #define USB_OTG_DIEPCTL_EPENA_Msk                (0x1U << USB_OTG_DIEPCTL_EPENA_Pos)          /*!< 0x80000000 */
28045 #define USB_OTG_DIEPCTL_EPENA                    USB_OTG_DIEPCTL_EPENA_Msk                    /*!< Endpoint enable */
28046 
28047 /********************  Bit definition for USB_OTG_HCCHAR register  ********************/
28048 #define USB_OTG_HCCHAR_MPSIZ_Pos                 (0U)
28049 #define USB_OTG_HCCHAR_MPSIZ_Msk                 (0x7FFU << USB_OTG_HCCHAR_MPSIZ_Pos)         /*!< 0x000007FF */
28050 #define USB_OTG_HCCHAR_MPSIZ                     USB_OTG_HCCHAR_MPSIZ_Msk                     /*!< Maximum packet size */
28051 #define USB_OTG_HCCHAR_EPNUM_Pos                 (11U)
28052 #define USB_OTG_HCCHAR_EPNUM_Msk                 (0xFU << USB_OTG_HCCHAR_EPNUM_Pos)           /*!< 0x00007800 */
28053 #define USB_OTG_HCCHAR_EPNUM                     USB_OTG_HCCHAR_EPNUM_Msk                     /*!< Endpoint number */
28054 #define USB_OTG_HCCHAR_EPNUM_0                   (0x1U << USB_OTG_HCCHAR_EPNUM_Pos)           /*!< 0x00000800 */
28055 #define USB_OTG_HCCHAR_EPNUM_1                   (0x2U << USB_OTG_HCCHAR_EPNUM_Pos)           /*!< 0x00001000 */
28056 #define USB_OTG_HCCHAR_EPNUM_2                   (0x4U << USB_OTG_HCCHAR_EPNUM_Pos)           /*!< 0x00002000 */
28057 #define USB_OTG_HCCHAR_EPNUM_3                   (0x8U << USB_OTG_HCCHAR_EPNUM_Pos)           /*!< 0x00004000 */
28058 #define USB_OTG_HCCHAR_EPDIR_Pos                 (15U)
28059 #define USB_OTG_HCCHAR_EPDIR_Msk                 (0x1U << USB_OTG_HCCHAR_EPDIR_Pos)           /*!< 0x00008000 */
28060 #define USB_OTG_HCCHAR_EPDIR                     USB_OTG_HCCHAR_EPDIR_Msk                     /*!< Endpoint direction */
28061 #define USB_OTG_HCCHAR_LSDEV_Pos                 (17U)
28062 #define USB_OTG_HCCHAR_LSDEV_Msk                 (0x1U << USB_OTG_HCCHAR_LSDEV_Pos)           /*!< 0x00020000 */
28063 #define USB_OTG_HCCHAR_LSDEV                     USB_OTG_HCCHAR_LSDEV_Msk                     /*!< Low-speed device */
28064 #define USB_OTG_HCCHAR_EPTYP_Pos                 (18U)
28065 #define USB_OTG_HCCHAR_EPTYP_Msk                 (0x3U << USB_OTG_HCCHAR_EPTYP_Pos)           /*!< 0x000C0000 */
28066 #define USB_OTG_HCCHAR_EPTYP                     USB_OTG_HCCHAR_EPTYP_Msk                     /*!< Endpoint type */
28067 #define USB_OTG_HCCHAR_EPTYP_0                   (0x1U << USB_OTG_HCCHAR_EPTYP_Pos)           /*!< 0x00040000 */
28068 #define USB_OTG_HCCHAR_EPTYP_1                   (0x2U << USB_OTG_HCCHAR_EPTYP_Pos)           /*!< 0x00080000 */
28069 #define USB_OTG_HCCHAR_MCNT_Pos                  (20U)
28070 #define USB_OTG_HCCHAR_MCNT_Msk                  (0x3U << USB_OTG_HCCHAR_MCNT_Pos)            /*!< 0x00300000 */
28071 #define USB_OTG_HCCHAR_MCNT                      USB_OTG_HCCHAR_MCNT_Msk                      /*!< Multi Count (MC) / Error Count (EC) */
28072 #define USB_OTG_HCCHAR_MCNT_0                    (0x1U << USB_OTG_HCCHAR_MCNT_Pos)            /*!< 0x00100000 */
28073 #define USB_OTG_HCCHAR_MCNT_1                    (0x2U << USB_OTG_HCCHAR_MCNT_Pos)            /*!< 0x00200000 */
28074 #define USB_OTG_HCCHAR_DAD_Pos                   (22U)
28075 #define USB_OTG_HCCHAR_DAD_Msk                   (0x7FU << USB_OTG_HCCHAR_DAD_Pos)            /*!< 0x1FC00000 */
28076 #define USB_OTG_HCCHAR_DAD                       USB_OTG_HCCHAR_DAD_Msk                       /*!< Device address */
28077 #define USB_OTG_HCCHAR_DAD_0                     (0x01U << USB_OTG_HCCHAR_DAD_Pos)            /*!< 0x00400000 */
28078 #define USB_OTG_HCCHAR_DAD_1                     (0x02U << USB_OTG_HCCHAR_DAD_Pos)            /*!< 0x00800000 */
28079 #define USB_OTG_HCCHAR_DAD_2                     (0x04U << USB_OTG_HCCHAR_DAD_Pos)            /*!< 0x01000000 */
28080 #define USB_OTG_HCCHAR_DAD_3                     (0x08U << USB_OTG_HCCHAR_DAD_Pos)            /*!< 0x02000000 */
28081 #define USB_OTG_HCCHAR_DAD_4                     (0x10U << USB_OTG_HCCHAR_DAD_Pos)            /*!< 0x04000000 */
28082 #define USB_OTG_HCCHAR_DAD_5                     (0x20U << USB_OTG_HCCHAR_DAD_Pos)            /*!< 0x08000000 */
28083 #define USB_OTG_HCCHAR_DAD_6                     (0x40U << USB_OTG_HCCHAR_DAD_Pos)            /*!< 0x10000000 */
28084 #define USB_OTG_HCCHAR_ODDFRM_Pos                (29U)
28085 #define USB_OTG_HCCHAR_ODDFRM_Msk                (0x1U << USB_OTG_HCCHAR_ODDFRM_Pos)          /*!< 0x20000000 */
28086 #define USB_OTG_HCCHAR_ODDFRM                    USB_OTG_HCCHAR_ODDFRM_Msk                    /*!< Odd frame */
28087 #define USB_OTG_HCCHAR_CHDIS_Pos                 (30U)
28088 #define USB_OTG_HCCHAR_CHDIS_Msk                 (0x1U << USB_OTG_HCCHAR_CHDIS_Pos)           /*!< 0x40000000 */
28089 #define USB_OTG_HCCHAR_CHDIS                     USB_OTG_HCCHAR_CHDIS_Msk                     /*!< Channel disable */
28090 #define USB_OTG_HCCHAR_CHENA_Pos                 (31U)
28091 #define USB_OTG_HCCHAR_CHENA_Msk                 (0x1U << USB_OTG_HCCHAR_CHENA_Pos)           /*!< 0x80000000 */
28092 #define USB_OTG_HCCHAR_CHENA                     USB_OTG_HCCHAR_CHENA_Msk                     /*!< Channel enable */
28093 
28094 /********************  Bit definition for USB_OTG_HCSPLT register  ********************/
28095 #define USB_OTG_HCSPLT_PRTADDR_Pos               (0U)
28096 #define USB_OTG_HCSPLT_PRTADDR_Msk               (0x7FU << USB_OTG_HCSPLT_PRTADDR_Pos)        /*!< 0x0000007F */
28097 #define USB_OTG_HCSPLT_PRTADDR                   USB_OTG_HCSPLT_PRTADDR_Msk                   /*!< Port address */
28098 #define USB_OTG_HCSPLT_PRTADDR_0                 (0x01U << USB_OTG_HCSPLT_PRTADDR_Pos)        /*!< 0x00000001 */
28099 #define USB_OTG_HCSPLT_PRTADDR_1                 (0x02U << USB_OTG_HCSPLT_PRTADDR_Pos)        /*!< 0x00000002 */
28100 #define USB_OTG_HCSPLT_PRTADDR_2                 (0x04U << USB_OTG_HCSPLT_PRTADDR_Pos)        /*!< 0x00000004 */
28101 #define USB_OTG_HCSPLT_PRTADDR_3                 (0x08U << USB_OTG_HCSPLT_PRTADDR_Pos)        /*!< 0x00000008 */
28102 #define USB_OTG_HCSPLT_PRTADDR_4                 (0x10U << USB_OTG_HCSPLT_PRTADDR_Pos)        /*!< 0x00000010 */
28103 #define USB_OTG_HCSPLT_PRTADDR_5                 (0x20U << USB_OTG_HCSPLT_PRTADDR_Pos)        /*!< 0x00000020 */
28104 #define USB_OTG_HCSPLT_PRTADDR_6                 (0x40U << USB_OTG_HCSPLT_PRTADDR_Pos)        /*!< 0x00000040 */
28105 
28106 #define USB_OTG_HCSPLT_HUBADDR_Pos               (7U)
28107 #define USB_OTG_HCSPLT_HUBADDR_Msk               (0x7FU << USB_OTG_HCSPLT_HUBADDR_Pos)        /*!< 0x00003F80 */
28108 #define USB_OTG_HCSPLT_HUBADDR                   USB_OTG_HCSPLT_HUBADDR_Msk                   /*!< Hub address */
28109 #define USB_OTG_HCSPLT_HUBADDR_0                 (0x01U << USB_OTG_HCSPLT_HUBADDR_Pos)        /*!< 0x00000080 */
28110 #define USB_OTG_HCSPLT_HUBADDR_1                 (0x02U << USB_OTG_HCSPLT_HUBADDR_Pos)        /*!< 0x00000100 */
28111 #define USB_OTG_HCSPLT_HUBADDR_2                 (0x04U << USB_OTG_HCSPLT_HUBADDR_Pos)        /*!< 0x00000200 */
28112 #define USB_OTG_HCSPLT_HUBADDR_3                 (0x08U << USB_OTG_HCSPLT_HUBADDR_Pos)        /*!< 0x00000400 */
28113 #define USB_OTG_HCSPLT_HUBADDR_4                 (0x10U << USB_OTG_HCSPLT_HUBADDR_Pos)        /*!< 0x00000800 */
28114 #define USB_OTG_HCSPLT_HUBADDR_5                 (0x20U << USB_OTG_HCSPLT_HUBADDR_Pos)        /*!< 0x00001000 */
28115 #define USB_OTG_HCSPLT_HUBADDR_6                 (0x40U << USB_OTG_HCSPLT_HUBADDR_Pos)        /*!< 0x00002000 */
28116 
28117 #define USB_OTG_HCSPLT_XACTPOS_Pos               (14U)
28118 #define USB_OTG_HCSPLT_XACTPOS_Msk               (0x3U << USB_OTG_HCSPLT_XACTPOS_Pos)         /*!< 0x0000C000 */
28119 #define USB_OTG_HCSPLT_XACTPOS                   USB_OTG_HCSPLT_XACTPOS_Msk                   /*!< XACTPOS */
28120 #define USB_OTG_HCSPLT_XACTPOS_0                 (0x1U << USB_OTG_HCSPLT_XACTPOS_Pos)         /*!< 0x00004000 */
28121 #define USB_OTG_HCSPLT_XACTPOS_1                 (0x2U << USB_OTG_HCSPLT_XACTPOS_Pos)         /*!< 0x00008000 */
28122 #define USB_OTG_HCSPLT_COMPLSPLT_Pos             (16U)
28123 #define USB_OTG_HCSPLT_COMPLSPLT_Msk             (0x1U << USB_OTG_HCSPLT_COMPLSPLT_Pos)       /*!< 0x00010000 */
28124 #define USB_OTG_HCSPLT_COMPLSPLT                 USB_OTG_HCSPLT_COMPLSPLT_Msk                 /*!< Do complete split */
28125 #define USB_OTG_HCSPLT_SPLITEN_Pos               (31U)
28126 #define USB_OTG_HCSPLT_SPLITEN_Msk               (0x1U << USB_OTG_HCSPLT_SPLITEN_Pos)         /*!< 0x80000000 */
28127 #define USB_OTG_HCSPLT_SPLITEN                   USB_OTG_HCSPLT_SPLITEN_Msk                   /*!< Split enable */
28128 
28129 /********************  Bit definition for USB_OTG_HCINT register  ********************/
28130 #define USB_OTG_HCINT_XFRC_Pos                   (0U)
28131 #define USB_OTG_HCINT_XFRC_Msk                   (0x1U << USB_OTG_HCINT_XFRC_Pos)             /*!< 0x00000001 */
28132 #define USB_OTG_HCINT_XFRC                       USB_OTG_HCINT_XFRC_Msk                       /*!< Transfer completed */
28133 #define USB_OTG_HCINT_CHH_Pos                    (1U)
28134 #define USB_OTG_HCINT_CHH_Msk                    (0x1U << USB_OTG_HCINT_CHH_Pos)              /*!< 0x00000002 */
28135 #define USB_OTG_HCINT_CHH                        USB_OTG_HCINT_CHH_Msk                        /*!< Channel halted */
28136 #define USB_OTG_HCINT_AHBERR_Pos                 (2U)
28137 #define USB_OTG_HCINT_AHBERR_Msk                 (0x1U << USB_OTG_HCINT_AHBERR_Pos)           /*!< 0x00000004 */
28138 #define USB_OTG_HCINT_AHBERR                     USB_OTG_HCINT_AHBERR_Msk                     /*!< AHB error */
28139 #define USB_OTG_HCINT_STALL_Pos                  (3U)
28140 #define USB_OTG_HCINT_STALL_Msk                  (0x1U << USB_OTG_HCINT_STALL_Pos)            /*!< 0x00000008 */
28141 #define USB_OTG_HCINT_STALL                      USB_OTG_HCINT_STALL_Msk                      /*!< STALL response received interrupt */
28142 #define USB_OTG_HCINT_NAK_Pos                    (4U)
28143 #define USB_OTG_HCINT_NAK_Msk                    (0x1U << USB_OTG_HCINT_NAK_Pos)              /*!< 0x00000010 */
28144 #define USB_OTG_HCINT_NAK                        USB_OTG_HCINT_NAK_Msk                        /*!< NAK response received interrupt */
28145 #define USB_OTG_HCINT_ACK_Pos                    (5U)
28146 #define USB_OTG_HCINT_ACK_Msk                    (0x1U << USB_OTG_HCINT_ACK_Pos)              /*!< 0x00000020 */
28147 #define USB_OTG_HCINT_ACK                        USB_OTG_HCINT_ACK_Msk                        /*!< ACK response received/transmitted interrupt */
28148 #define USB_OTG_HCINT_NYET_Pos                   (6U)
28149 #define USB_OTG_HCINT_NYET_Msk                   (0x1U << USB_OTG_HCINT_NYET_Pos)             /*!< 0x00000040 */
28150 #define USB_OTG_HCINT_NYET                       USB_OTG_HCINT_NYET_Msk                       /*!< Response received interrupt */
28151 #define USB_OTG_HCINT_TXERR_Pos                  (7U)
28152 #define USB_OTG_HCINT_TXERR_Msk                  (0x1U << USB_OTG_HCINT_TXERR_Pos)            /*!< 0x00000080 */
28153 #define USB_OTG_HCINT_TXERR                      USB_OTG_HCINT_TXERR_Msk                      /*!< Transaction error */
28154 #define USB_OTG_HCINT_BBERR_Pos                  (8U)
28155 #define USB_OTG_HCINT_BBERR_Msk                  (0x1U << USB_OTG_HCINT_BBERR_Pos)            /*!< 0x00000100 */
28156 #define USB_OTG_HCINT_BBERR                      USB_OTG_HCINT_BBERR_Msk                      /*!< Babble error */
28157 #define USB_OTG_HCINT_FRMOR_Pos                  (9U)
28158 #define USB_OTG_HCINT_FRMOR_Msk                  (0x1U << USB_OTG_HCINT_FRMOR_Pos)            /*!< 0x00000200 */
28159 #define USB_OTG_HCINT_FRMOR                      USB_OTG_HCINT_FRMOR_Msk                      /*!< Frame overrun */
28160 #define USB_OTG_HCINT_DTERR_Pos                  (10U)
28161 #define USB_OTG_HCINT_DTERR_Msk                  (0x1U << USB_OTG_HCINT_DTERR_Pos)            /*!< 0x00000400 */
28162 #define USB_OTG_HCINT_DTERR                      USB_OTG_HCINT_DTERR_Msk                      /*!< Data toggle error */
28163 
28164 /********************  Bit definition for USB_OTG_DIEPINT register  ********************/
28165 #define USB_OTG_DIEPINT_XFRC_Pos                 (0U)
28166 #define USB_OTG_DIEPINT_XFRC_Msk                 (0x1U << USB_OTG_DIEPINT_XFRC_Pos)           /*!< 0x00000001 */
28167 #define USB_OTG_DIEPINT_XFRC                     USB_OTG_DIEPINT_XFRC_Msk                     /*!< Transfer completed interrupt */
28168 #define USB_OTG_DIEPINT_EPDISD_Pos               (1U)
28169 #define USB_OTG_DIEPINT_EPDISD_Msk               (0x1U << USB_OTG_DIEPINT_EPDISD_Pos)         /*!< 0x00000002 */
28170 #define USB_OTG_DIEPINT_EPDISD                   USB_OTG_DIEPINT_EPDISD_Msk                   /*!< Endpoint disabled interrupt */
28171 #define USB_OTG_DIEPINT_TOC_Pos                  (3U)
28172 #define USB_OTG_DIEPINT_TOC_Msk                  (0x1U << USB_OTG_DIEPINT_TOC_Pos)            /*!< 0x00000008 */
28173 #define USB_OTG_DIEPINT_TOC                      USB_OTG_DIEPINT_TOC_Msk                      /*!< Timeout condition */
28174 #define USB_OTG_DIEPINT_ITTXFE_Pos               (4U)
28175 #define USB_OTG_DIEPINT_ITTXFE_Msk               (0x1U << USB_OTG_DIEPINT_ITTXFE_Pos)         /*!< 0x00000010 */
28176 #define USB_OTG_DIEPINT_ITTXFE                   USB_OTG_DIEPINT_ITTXFE_Msk                   /*!< IN token received when TxFIFO is empty */
28177 #define USB_OTG_DIEPINT_INEPNM_Pos               (5U)
28178 #define USB_OTG_DIEPINT_INEPNM_Msk               (0x1U << USB_OTG_DIEPINT_INEPNM_Pos)         /*!< 0x00000020 */
28179 #define USB_OTG_DIEPINT_INEPNM                   USB_OTG_DIEPINT_INEPNM_Msk                   /*!< IN token received with EP mismatch */
28180 #define USB_OTG_DIEPINT_INEPNE_Pos               (6U)
28181 #define USB_OTG_DIEPINT_INEPNE_Msk               (0x1U << USB_OTG_DIEPINT_INEPNE_Pos)         /*!< 0x00000040 */
28182 #define USB_OTG_DIEPINT_INEPNE                   USB_OTG_DIEPINT_INEPNE_Msk                   /*!< IN endpoint NAK effective */
28183 #define USB_OTG_DIEPINT_TXFE_Pos                 (7U)
28184 #define USB_OTG_DIEPINT_TXFE_Msk                 (0x1U << USB_OTG_DIEPINT_TXFE_Pos)           /*!< 0x00000080 */
28185 #define USB_OTG_DIEPINT_TXFE                     USB_OTG_DIEPINT_TXFE_Msk                     /*!< Transmit FIFO empty */
28186 #define USB_OTG_DIEPINT_TXFIFOUDRN_Pos           (8U)
28187 #define USB_OTG_DIEPINT_TXFIFOUDRN_Msk           (0x1U << USB_OTG_DIEPINT_TXFIFOUDRN_Pos)     /*!< 0x00000100 */
28188 #define USB_OTG_DIEPINT_TXFIFOUDRN               USB_OTG_DIEPINT_TXFIFOUDRN_Msk               /*!< Transmit Fifo Underrun */
28189 #define USB_OTG_DIEPINT_BNA_Pos                  (9U)
28190 #define USB_OTG_DIEPINT_BNA_Msk                  (0x1U << USB_OTG_DIEPINT_BNA_Pos)            /*!< 0x00000200 */
28191 #define USB_OTG_DIEPINT_BNA                      USB_OTG_DIEPINT_BNA_Msk                      /*!< Buffer not available interrupt */
28192 #define USB_OTG_DIEPINT_PKTDRPSTS_Pos            (11U)
28193 #define USB_OTG_DIEPINT_PKTDRPSTS_Msk            (0x1U << USB_OTG_DIEPINT_PKTDRPSTS_Pos)      /*!< 0x00000800 */
28194 #define USB_OTG_DIEPINT_PKTDRPSTS                USB_OTG_DIEPINT_PKTDRPSTS_Msk                /*!< Packet dropped status */
28195 #define USB_OTG_DIEPINT_BERR_Pos                 (12U)
28196 #define USB_OTG_DIEPINT_BERR_Msk                 (0x1U << USB_OTG_DIEPINT_BERR_Pos)           /*!< 0x00001000 */
28197 #define USB_OTG_DIEPINT_BERR                     USB_OTG_DIEPINT_BERR_Msk                     /*!< Babble error interrupt */
28198 #define USB_OTG_DIEPINT_NAK_Pos                  (13U)
28199 #define USB_OTG_DIEPINT_NAK_Msk                  (0x1U << USB_OTG_DIEPINT_NAK_Pos)            /*!< 0x00002000 */
28200 #define USB_OTG_DIEPINT_NAK                      USB_OTG_DIEPINT_NAK_Msk                      /*!< NAK interrupt */
28201 
28202 /********************  Bit definition for USB_OTG_HCINTMSK register  ********************/
28203 #define USB_OTG_HCINTMSK_XFRCM_Pos               (0U)
28204 #define USB_OTG_HCINTMSK_XFRCM_Msk               (0x1U << USB_OTG_HCINTMSK_XFRCM_Pos)         /*!< 0x00000001 */
28205 #define USB_OTG_HCINTMSK_XFRCM                   USB_OTG_HCINTMSK_XFRCM_Msk                   /*!< Transfer completed mask */
28206 #define USB_OTG_HCINTMSK_CHHM_Pos                (1U)
28207 #define USB_OTG_HCINTMSK_CHHM_Msk                (0x1U << USB_OTG_HCINTMSK_CHHM_Pos)          /*!< 0x00000002 */
28208 #define USB_OTG_HCINTMSK_CHHM                    USB_OTG_HCINTMSK_CHHM_Msk                    /*!< Channel halted mask */
28209 #define USB_OTG_HCINTMSK_AHBERRM_Pos             (2U)
28210 #define USB_OTG_HCINTMSK_AHBERRM_Msk             (0x1U << USB_OTG_HCINTMSK_AHBERRM_Pos)       /*!< 0x00000004 */
28211 #define USB_OTG_HCINTMSK_AHBERRM                 USB_OTG_HCINTMSK_AHBERRM_Msk                 /*!< AHB error */
28212 #define USB_OTG_HCINTMSK_STALLM_Pos              (3U)
28213 #define USB_OTG_HCINTMSK_STALLM_Msk              (0x1U << USB_OTG_HCINTMSK_STALLM_Pos)        /*!< 0x00000008 */
28214 #define USB_OTG_HCINTMSK_STALLM                  USB_OTG_HCINTMSK_STALLM_Msk                  /*!< STALL response received interrupt mask */
28215 #define USB_OTG_HCINTMSK_NAKM_Pos                (4U)
28216 #define USB_OTG_HCINTMSK_NAKM_Msk                (0x1U << USB_OTG_HCINTMSK_NAKM_Pos)          /*!< 0x00000010 */
28217 #define USB_OTG_HCINTMSK_NAKM                    USB_OTG_HCINTMSK_NAKM_Msk                    /*!< NAK response received interrupt mask */
28218 #define USB_OTG_HCINTMSK_ACKM_Pos                (5U)
28219 #define USB_OTG_HCINTMSK_ACKM_Msk                (0x1U << USB_OTG_HCINTMSK_ACKM_Pos)          /*!< 0x00000020 */
28220 #define USB_OTG_HCINTMSK_ACKM                    USB_OTG_HCINTMSK_ACKM_Msk                    /*!< ACK response received/transmitted interrupt mask */
28221 #define USB_OTG_HCINTMSK_NYET_Pos                (6U)
28222 #define USB_OTG_HCINTMSK_NYET_Msk                (0x1U << USB_OTG_HCINTMSK_NYET_Pos)          /*!< 0x00000040 */
28223 #define USB_OTG_HCINTMSK_NYET                    USB_OTG_HCINTMSK_NYET_Msk                    /*!< response received interrupt mask */
28224 #define USB_OTG_HCINTMSK_TXERRM_Pos              (7U)
28225 #define USB_OTG_HCINTMSK_TXERRM_Msk              (0x1U << USB_OTG_HCINTMSK_TXERRM_Pos)        /*!< 0x00000080 */
28226 #define USB_OTG_HCINTMSK_TXERRM                  USB_OTG_HCINTMSK_TXERRM_Msk                  /*!< Transaction error mask */
28227 #define USB_OTG_HCINTMSK_BBERRM_Pos              (8U)
28228 #define USB_OTG_HCINTMSK_BBERRM_Msk              (0x1U << USB_OTG_HCINTMSK_BBERRM_Pos)        /*!< 0x00000100 */
28229 #define USB_OTG_HCINTMSK_BBERRM                  USB_OTG_HCINTMSK_BBERRM_Msk                  /*!< Babble error mask */
28230 #define USB_OTG_HCINTMSK_FRMORM_Pos              (9U)
28231 #define USB_OTG_HCINTMSK_FRMORM_Msk              (0x1U << USB_OTG_HCINTMSK_FRMORM_Pos)        /*!< 0x00000200 */
28232 #define USB_OTG_HCINTMSK_FRMORM                  USB_OTG_HCINTMSK_FRMORM_Msk                  /*!< Frame overrun mask */
28233 #define USB_OTG_HCINTMSK_DTERRM_Pos              (10U)
28234 #define USB_OTG_HCINTMSK_DTERRM_Msk              (0x1U << USB_OTG_HCINTMSK_DTERRM_Pos)        /*!< 0x00000400 */
28235 #define USB_OTG_HCINTMSK_DTERRM                  USB_OTG_HCINTMSK_DTERRM_Msk                  /*!< Data toggle error mask */
28236 
28237 /********************  Bit definition for USB_OTG_DIEPTSIZ register  ********************/
28238 #define USB_OTG_DIEPTSIZ_XFRSIZ_Pos              (0U)
28239 #define USB_OTG_DIEPTSIZ_XFRSIZ_Msk              (0x7FFFFU << USB_OTG_DIEPTSIZ_XFRSIZ_Pos)    /*!< 0x0007FFFF */
28240 #define USB_OTG_DIEPTSIZ_XFRSIZ                  USB_OTG_DIEPTSIZ_XFRSIZ_Msk                  /*!< Transfer size */
28241 #define USB_OTG_DIEPTSIZ_PKTCNT_Pos              (19U)
28242 #define USB_OTG_DIEPTSIZ_PKTCNT_Msk              (0x3FFU << USB_OTG_DIEPTSIZ_PKTCNT_Pos)      /*!< 0x1FF80000 */
28243 #define USB_OTG_DIEPTSIZ_PKTCNT                  USB_OTG_DIEPTSIZ_PKTCNT_Msk                  /*!< Packet count */
28244 #define USB_OTG_DIEPTSIZ_MCNT_Pos                (29U)
28245 #define USB_OTG_DIEPTSIZ_MCNT_Msk                (0x3U << USB_OTG_DIEPTSIZ_MCNT_Pos)          /*!< 0x60000000 */
28246 #define USB_OTG_DIEPTSIZ_MCNT                    USB_OTG_DIEPTSIZ_MCNT_Msk                    /*!< Multi count */
28247 
28248 /********************  Bit definition for USB_OTG_HCTSIZ register  ********************/
28249 #define USB_OTG_HCTSIZ_XFRSIZ_Pos                (0U)
28250 #define USB_OTG_HCTSIZ_XFRSIZ_Msk                (0x7FFFFU << USB_OTG_HCTSIZ_XFRSIZ_Pos)      /*!< 0x0007FFFF */
28251 #define USB_OTG_HCTSIZ_XFRSIZ                    USB_OTG_HCTSIZ_XFRSIZ_Msk                    /*!< Transfer size */
28252 #define USB_OTG_HCTSIZ_PKTCNT_Pos                (19U)
28253 #define USB_OTG_HCTSIZ_PKTCNT_Msk                (0x3FFU << USB_OTG_HCTSIZ_PKTCNT_Pos)        /*!< 0x1FF80000 */
28254 #define USB_OTG_HCTSIZ_PKTCNT                    USB_OTG_HCTSIZ_PKTCNT_Msk                    /*!< Packet count */
28255 #define USB_OTG_HCTSIZ_DPID_Pos                  (29U)
28256 #define USB_OTG_HCTSIZ_DPID_Msk                  (0x3U << USB_OTG_HCTSIZ_DPID_Pos)            /*!< 0x60000000 */
28257 #define USB_OTG_HCTSIZ_DPID                      USB_OTG_HCTSIZ_DPID_Msk                      /*!< Data PID */
28258 #define USB_OTG_HCTSIZ_DPID_0                    (0x1U << USB_OTG_HCTSIZ_DPID_Pos)            /*!< 0x20000000 */
28259 #define USB_OTG_HCTSIZ_DPID_1                    (0x2U << USB_OTG_HCTSIZ_DPID_Pos)            /*!< 0x40000000 */
28260 #define USB_OTG_HCTSIZ_DOPNG_Pos                 (31U)
28261 #define USB_OTG_HCTSIZ_DOPNG_Msk                 (0x1U << USB_OTG_HCTSIZ_DOPNG_Pos)           /*!< 0x80000000 */
28262 #define USB_OTG_HCTSIZ_DOPNG                     USB_OTG_HCTSIZ_DOPNG_Msk                     /*!< Do PING */
28263 
28264 /********************  Bit definition for USB_OTG_DIEPDMA register  ********************/
28265 #define USB_OTG_DIEPDMA_DMAADDR_Pos              (0U)
28266 #define USB_OTG_DIEPDMA_DMAADDR_Msk              (0xFFFFFFFFU << USB_OTG_DIEPDMA_DMAADDR_Pos) /*!< 0xFFFFFFFF */
28267 #define USB_OTG_DIEPDMA_DMAADDR                  USB_OTG_DIEPDMA_DMAADDR_Msk                  /*!< DMA address */
28268 
28269 /********************  Bit definition for USB_OTG_HCDMA register  ********************/
28270 #define USB_OTG_HCDMA_DMAADDR_Pos                (0U)
28271 #define USB_OTG_HCDMA_DMAADDR_Msk                (0xFFFFFFFFU << USB_OTG_HCDMA_DMAADDR_Pos)   /*!< 0xFFFFFFFF */
28272 #define USB_OTG_HCDMA_DMAADDR                    USB_OTG_HCDMA_DMAADDR_Msk                    /*!< DMA address */
28273 
28274 /********************  Bit definition for USB_OTG_DTXFSTS register  ********************/
28275 #define USB_OTG_DTXFSTS_INEPTFSAV_Pos            (0U)
28276 #define USB_OTG_DTXFSTS_INEPTFSAV_Msk            (0xFFFFU << USB_OTG_DTXFSTS_INEPTFSAV_Pos)   /*!< 0x0000FFFF */
28277 #define USB_OTG_DTXFSTS_INEPTFSAV                USB_OTG_DTXFSTS_INEPTFSAV_Msk                /*!< IN endpoint TxFIFO space avail */
28278 
28279 /********************  Bit definition for USB_OTG_DIEPTXF register  ********************/
28280 #define USB_OTG_DIEPTXF_INEPTXSA_Pos             (0U)
28281 #define USB_OTG_DIEPTXF_INEPTXSA_Msk             (0xFFFFU << USB_OTG_DIEPTXF_INEPTXSA_Pos)    /*!< 0x0000FFFF */
28282 #define USB_OTG_DIEPTXF_INEPTXSA                 USB_OTG_DIEPTXF_INEPTXSA_Msk                 /*!< IN endpoint FIFOx transmit RAM start address */
28283 #define USB_OTG_DIEPTXF_INEPTXFD_Pos             (16U)
28284 #define USB_OTG_DIEPTXF_INEPTXFD_Msk             (0xFFFFU << USB_OTG_DIEPTXF_INEPTXFD_Pos)    /*!< 0xFFFF0000 */
28285 #define USB_OTG_DIEPTXF_INEPTXFD                 USB_OTG_DIEPTXF_INEPTXFD_Msk                 /*!< IN endpoint TxFIFO depth */
28286 
28287 /********************  Bit definition for USB_OTG_DOEPCTL register  ********************/
28288 #define USB_OTG_DOEPCTL_MPSIZ_Pos                (0U)
28289 #define USB_OTG_DOEPCTL_MPSIZ_Msk                (0x7FFU << USB_OTG_DOEPCTL_MPSIZ_Pos)        /*!< 0x000007FF */
28290 #define USB_OTG_DOEPCTL_MPSIZ                    USB_OTG_DOEPCTL_MPSIZ_Msk                    /*!< Maximum packet size */
28291 #define USB_OTG_DOEPCTL_USBAEP_Pos               (15U)
28292 #define USB_OTG_DOEPCTL_USBAEP_Msk               (0x1U << USB_OTG_DOEPCTL_USBAEP_Pos)         /*!< 0x00008000 */
28293 #define USB_OTG_DOEPCTL_USBAEP                   USB_OTG_DOEPCTL_USBAEP_Msk                   /*!< USB active endpoint */
28294 #define USB_OTG_DOEPCTL_DPID_EONUM_Pos           (16U)
28295 #define USB_OTG_DOEPCTL_DPID_EONUM_Msk           (0x1U << USB_OTG_DOEPCTL_DPID_EONUM_Pos)     /*!< 0x00010000 */
28296 #define USB_OTG_DOEPCTL_DPID_EONUM               USB_OTG_DOEPCTL_DPID_EONUM_Msk               /*!< Endpoint data PID */
28297 #define USB_OTG_DOEPCTL_NAKSTS_Pos               (17U)
28298 #define USB_OTG_DOEPCTL_NAKSTS_Msk               (0x1U << USB_OTG_DOEPCTL_NAKSTS_Pos)         /*!< 0x00020000 */
28299 #define USB_OTG_DOEPCTL_NAKSTS                   USB_OTG_DOEPCTL_NAKSTS_Msk                   /*!< NAK status */
28300 #define USB_OTG_DOEPCTL_EPTYP_Pos                (18U)
28301 #define USB_OTG_DOEPCTL_EPTYP_Msk                (0x3U << USB_OTG_DOEPCTL_EPTYP_Pos)          /*!< 0x000C0000 */
28302 #define USB_OTG_DOEPCTL_EPTYP                    USB_OTG_DOEPCTL_EPTYP_Msk                    /*!< Endpoint type */
28303 #define USB_OTG_DOEPCTL_EPTYP_0                  (0x1U << USB_OTG_DOEPCTL_EPTYP_Pos)          /*!< 0x00040000 */
28304 #define USB_OTG_DOEPCTL_EPTYP_1                  (0x2U << USB_OTG_DOEPCTL_EPTYP_Pos)          /*!< 0x00080000 */
28305 #define USB_OTG_DOEPCTL_SNPM_Pos                 (20U)
28306 #define USB_OTG_DOEPCTL_SNPM_Msk                 (0x1U << USB_OTG_DOEPCTL_SNPM_Pos)           /*!< 0x00100000 */
28307 #define USB_OTG_DOEPCTL_SNPM                     USB_OTG_DOEPCTL_SNPM_Msk                     /*!< Snoop mode */
28308 #define USB_OTG_DOEPCTL_STALL_Pos                (21U)
28309 #define USB_OTG_DOEPCTL_STALL_Msk                (0x1U << USB_OTG_DOEPCTL_STALL_Pos)          /*!< 0x00200000 */
28310 #define USB_OTG_DOEPCTL_STALL                    USB_OTG_DOEPCTL_STALL_Msk                    /*!< STALL handshake */
28311 #define USB_OTG_DOEPCTL_CNAK_Pos                 (26U)
28312 #define USB_OTG_DOEPCTL_CNAK_Msk                 (0x1U << USB_OTG_DOEPCTL_CNAK_Pos)           /*!< 0x04000000 */
28313 #define USB_OTG_DOEPCTL_CNAK                     USB_OTG_DOEPCTL_CNAK_Msk                     /*!< Clear NAK */
28314 #define USB_OTG_DOEPCTL_SNAK_Pos                 (27U)
28315 #define USB_OTG_DOEPCTL_SNAK_Msk                 (0x1U << USB_OTG_DOEPCTL_SNAK_Pos)           /*!< 0x08000000 */
28316 #define USB_OTG_DOEPCTL_SNAK                     USB_OTG_DOEPCTL_SNAK_Msk                     /*!< Set NAK */
28317 #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Pos       (28U)
28318 #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Msk       (0x1U << USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Pos) /*!< 0x10000000 */
28319 #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM           USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Msk           /*!< Set DATA0 PID/Set even frame */
28320 #define USB_OTG_DOEPCTL_SD1PID_SODDFRM_Pos       (29U)
28321 #define USB_OTG_DOEPCTL_SD1PID_SODDFRM_Msk       (0x1U << USB_OTG_DOEPCTL_SD1PID_SODDFRM_Pos) /*!< 0x20000000 */
28322 #define USB_OTG_DOEPCTL_SD1PID_SODDFRM           USB_OTG_DOEPCTL_SD1PID_SODDFRM_Msk           /*!< Set DATA1 PID/Set odd frame */
28323 #define USB_OTG_DOEPCTL_EPDIS_Pos                (30U)
28324 #define USB_OTG_DOEPCTL_EPDIS_Msk                (0x1U << USB_OTG_DOEPCTL_EPDIS_Pos)          /*!< 0x40000000 */
28325 #define USB_OTG_DOEPCTL_EPDIS                    USB_OTG_DOEPCTL_EPDIS_Msk                    /*!< Endpoint disable */
28326 #define USB_OTG_DOEPCTL_EPENA_Pos                (31U)
28327 #define USB_OTG_DOEPCTL_EPENA_Msk                (0x1U << USB_OTG_DOEPCTL_EPENA_Pos)          /*!< 0x80000000 */
28328 #define USB_OTG_DOEPCTL_EPENA                    USB_OTG_DOEPCTL_EPENA_Msk                    /*!< Endpoint enable */
28329 
28330 /********************  Bit definition for USB_OTG_DOEPINT register  ********************/
28331 #define USB_OTG_DOEPINT_XFRC_Pos                 (0U)
28332 #define USB_OTG_DOEPINT_XFRC_Msk                 (0x1U << USB_OTG_DOEPINT_XFRC_Pos)           /*!< 0x00000001 */
28333 #define USB_OTG_DOEPINT_XFRC                     USB_OTG_DOEPINT_XFRC_Msk                     /*!< Transfer completed interrupt */
28334 #define USB_OTG_DOEPINT_EPDISD_Pos               (1U)
28335 #define USB_OTG_DOEPINT_EPDISD_Msk               (0x1U << USB_OTG_DOEPINT_EPDISD_Pos)         /*!< 0x00000002 */
28336 #define USB_OTG_DOEPINT_EPDISD                   USB_OTG_DOEPINT_EPDISD_Msk                   /*!< Endpoint disabled interrupt */
28337 #define USB_OTG_DOEPINT_AHBERR_Pos               (2U)
28338 #define USB_OTG_DOEPINT_AHBERR_Msk               (0x1U << USB_OTG_DOEPINT_AHBERR_Pos)         /*!< 0x00000004 */
28339 #define USB_OTG_DOEPINT_AHBERR                   USB_OTG_DOEPINT_AHBERR_Msk                   /*!< AHB error */
28340 #define USB_OTG_DOEPINT_STUP_Pos                 (3U)
28341 #define USB_OTG_DOEPINT_STUP_Msk                 (0x1U << USB_OTG_DOEPINT_STUP_Pos)           /*!< 0x00000008 */
28342 #define USB_OTG_DOEPINT_STUP                     USB_OTG_DOEPINT_STUP_Msk                     /*!< SETUP phase done */
28343 #define USB_OTG_DOEPINT_OTEPDIS_Pos              (4U)
28344 #define USB_OTG_DOEPINT_OTEPDIS_Msk              (0x1U << USB_OTG_DOEPINT_OTEPDIS_Pos)        /*!< 0x00000010 */
28345 #define USB_OTG_DOEPINT_OTEPDIS                  USB_OTG_DOEPINT_OTEPDIS_Msk                  /*!< OUT token received when endpoint disabled */
28346 #define USB_OTG_DOEPINT_STSPHSRX_Pos             (5U)
28347 #define USB_OTG_DOEPINT_STSPHSRX_Msk             (0x1U << USB_OTG_DOEPINT_STSPHSRX_Pos)        /*!< 0x00000010 */
28348 #define USB_OTG_DOEPINT_STSPHSRX                 USB_OTG_DOEPINT_STSPHSRX_Msk                  /*!< OUT token received when endpoint disabled */
28349 #define USB_OTG_DOEPINT_B2BSTUP_Pos              (6U)
28350 #define USB_OTG_DOEPINT_B2BSTUP_Msk              (0x1U << USB_OTG_DOEPINT_B2BSTUP_Pos)        /*!< 0x00000040 */
28351 #define USB_OTG_DOEPINT_B2BSTUP                  USB_OTG_DOEPINT_B2BSTUP_Msk                  /*!< Back-to-back SETUP packets received */
28352 #define USB_OTG_DOEPINT_OUTPKTERR_Pos            (8U)
28353 #define USB_OTG_DOEPINT_OUTPKTERR_Msk            (0x1U << USB_OTG_DOEPINT_OUTPKTERR_Pos)      /*!< 0x00000100 */
28354 #define USB_OTG_DOEPINT_OUTPKTERR                USB_OTG_DOEPINT_OUTPKTERR_Msk                /*!< OUT packet error */
28355 #define USB_OTG_DOEPINT_BERR_Pos                 (12U)
28356 #define USB_OTG_DOEPINT_BERR_Msk                 (0x1U << USB_OTG_DOEPINT_BERR_Pos)           /*!< 0x00001000 */
28357 #define USB_OTG_DOEPINT_BERR                     USB_OTG_DOEPINT_BERR_Msk                     /*!< Babble error interrupt */
28358 #define USB_OTG_DOEPINT_NAK_Pos                  (13U)
28359 #define USB_OTG_DOEPINT_NAK_Msk                  (0x1U << USB_OTG_DOEPINT_NAK_Pos)            /*!< 0x00002000 */
28360 #define USB_OTG_DOEPINT_NAK                      USB_OTG_DOEPINT_NAK_Msk                      /*!< NAK input */
28361 #define USB_OTG_DOEPINT_NYET_Pos                 (14U)
28362 #define USB_OTG_DOEPINT_NYET_Msk                 (0x1U << USB_OTG_DOEPINT_NYET_Pos)           /*!< 0x00004000 */
28363 #define USB_OTG_DOEPINT_NYET                     USB_OTG_DOEPINT_NYET_Msk                     /*!< NYET interrupt */
28364 #define USB_OTG_DOEPINT_STPKTRX_Pos              (15U)
28365 #define USB_OTG_DOEPINT_STPKTRX_Msk              (0x1U << USB_OTG_DOEPINT_STPKTRX_Pos)        /*!< 0x00008000 */
28366 #define USB_OTG_DOEPINT_STPKTRX                  USB_OTG_DOEPINT_STPKTRX_Msk                  /*!< Setup packet received */
28367 
28368 /********************  Bit definition for USB_OTG_DOEPTSIZ register  ********************/
28369 #define USB_OTG_DOEPTSIZ_XFRSIZ_Pos              (0U)
28370 #define USB_OTG_DOEPTSIZ_XFRSIZ_Msk              (0x7FFFFU << USB_OTG_DOEPTSIZ_XFRSIZ_Pos)    /*!< 0x0007FFFF */
28371 #define USB_OTG_DOEPTSIZ_XFRSIZ                  USB_OTG_DOEPTSIZ_XFRSIZ_Msk                  /*!< Transfer size */
28372 #define USB_OTG_DOEPTSIZ_PKTCNT_Pos              (19U)
28373 #define USB_OTG_DOEPTSIZ_PKTCNT_Msk              (0x3FFU << USB_OTG_DOEPTSIZ_PKTCNT_Pos)      /*!< 0x1FF80000 */
28374 #define USB_OTG_DOEPTSIZ_PKTCNT                  USB_OTG_DOEPTSIZ_PKTCNT_Msk                  /*!< Packet count */
28375 
28376 #define USB_OTG_DOEPTSIZ_RXDPID_Pos             (29U)
28377 #define USB_OTG_DOEPTSIZ_RXDPID_Msk             (0x3U << USB_OTG_DOEPTSIZ_RXDPID_Pos)         /*!< 0x60000000 */
28378 #define USB_OTG_DOEPTSIZ_RXDPID                 USB_OTG_DOEPTSIZ_RXDPID_Msk                   /*!< SETUP packet count */
28379 #define USB_OTG_DOEPTSIZ_RXDPID_0               (0x1U << USB_OTG_DOEPTSIZ_RXDPID_Pos)         /*!< 0x20000000 */
28380 #define USB_OTG_DOEPTSIZ_RXDPID_1               (0x2U << USB_OTG_DOEPTSIZ_RXDPID_Pos)         /*!< 0x40000000 */
28381 
28382 /********************  Bit definition for PCGCCTL register  ********************/
28383 #define USB_OTG_PCGCCTL_STPPCLK_Pos              (0U)
28384 #define USB_OTG_PCGCCTL_STPPCLK_Msk              (0x1U << USB_OTG_PCGCCTL_STPPCLK_Pos)        /*!< 0x00000001 */
28385 #define USB_OTG_PCGCCTL_STPPCLK                  USB_OTG_PCGCCTL_STPPCLK_Msk                  /*!< SETUP packet count */
28386 #define USB_OTG_PCGCCTL_GATEHCLK_Pos             (1U)
28387 #define USB_OTG_PCGCCTL_GATEHCLK_Msk             (0x1U << USB_OTG_PCGCCTL_GATEHCLK_Pos)       /*!< 0x00000002 */
28388 #define USB_OTG_PCGCCTL_GATEHCLK                 USB_OTG_PCGCCTL_GATEHCLK_Msk                 /*!< Gate HCLK */
28389 #define USB_OTG_PCGCCTL_PHYSUSP_Pos              (4U)
28390 #define USB_OTG_PCGCCTL_PHYSUSP_Msk              (0x1U << USB_OTG_PCGCCTL_PHYSUSP_Pos)        /*!< 0x00000010 */
28391 #define USB_OTG_PCGCCTL_PHYSUSP                  USB_OTG_PCGCCTL_PHYSUSP_Msk                  /*!< PHY suspended */
28392 #define USB_OTG_PCGCCTL_ENL1GTG_Pos              (5U)
28393 #define USB_OTG_PCGCCTL_ENL1GTG_Msk              (0x1U << USB_OTG_PCGCCTL_ENL1GTG_Pos)        /*!< 0x00000020 */
28394 #define USB_OTG_PCGCCTL_ENL1GTG                  USB_OTG_PCGCCTL_ENL1GTG_Msk                  /*!< Enable sleep clock gating */
28395 #define USB_OTG_PCGCCTL_PHYSLEEP_Pos             (6U)
28396 #define USB_OTG_PCGCCTL_PHYSLEEP_Msk             (0x1U << USB_OTG_PCGCCTL_PHYSLEEP_Pos)       /*!< 0x00000040 */
28397 #define USB_OTG_PCGCCTL_PHYSLEEP                 USB_OTG_PCGCCTL_PHYSLEEP_Msk                 /*!< PHY in Sleep */
28398 #define USB_OTG_PCGCCTL_SUSP_Pos                 (7U)
28399 #define USB_OTG_PCGCCTL_SUSP_Msk                 (0x1U << USB_OTG_PCGCCTL_SUSP_Pos)           /*!< 0x00000080 */
28400 #define USB_OTG_PCGCCTL_SUSP                     USB_OTG_PCGCCTL_SUSP_Msk                     /*!< Deep Sleep */
28401 
28402 
28403 /******************************************************************************/
28404 /*                                                                            */
28405 /*      Universal Synchronous Asynchronous Receiver Transmitter (USART)       */
28406 /*                                                                            */
28407 /******************************************************************************/
28408 /******************  Bit definition for USART_CR1 register  *******************/
28409 #define USART_CR1_UE_Pos                    (0U)
28410 #define USART_CR1_UE_Msk                    (0x1UL << USART_CR1_UE_Pos)             /*!< 0x00000001 */
28411 #define USART_CR1_UE                        USART_CR1_UE_Msk                        /*!< USART Enable */
28412 #define USART_CR1_UESM_Pos                  (1U)
28413 #define USART_CR1_UESM_Msk                  (0x1UL << USART_CR1_UESM_Pos)           /*!< 0x00000002 */
28414 #define USART_CR1_UESM                      USART_CR1_UESM_Msk                      /*!< USART Enable in STOP Mode */
28415 #define USART_CR1_RE_Pos                    (2U)
28416 #define USART_CR1_RE_Msk                    (0x1UL << USART_CR1_RE_Pos)             /*!< 0x00000004 */
28417 #define USART_CR1_RE                        USART_CR1_RE_Msk                        /*!< Receiver Enable */
28418 #define USART_CR1_TE_Pos                    (3U)
28419 #define USART_CR1_TE_Msk                    (0x1UL << USART_CR1_TE_Pos)             /*!< 0x00000008 */
28420 #define USART_CR1_TE                        USART_CR1_TE_Msk                        /*!< Transmitter Enable */
28421 #define USART_CR1_IDLEIE_Pos                (4U)
28422 #define USART_CR1_IDLEIE_Msk                (0x1UL << USART_CR1_IDLEIE_Pos)         /*!< 0x00000010 */
28423 #define USART_CR1_IDLEIE                    USART_CR1_IDLEIE_Msk                    /*!< IDLE Interrupt Enable */
28424 #define USART_CR1_RXNEIE_Pos                (5U)
28425 #define USART_CR1_RXNEIE_Msk                (0x1UL << USART_CR1_RXNEIE_Pos)         /*!< 0x00000020 */
28426 #define USART_CR1_RXNEIE                    USART_CR1_RXNEIE_Msk                    /*!< RXNE Interrupt Enable */
28427 #define USART_CR1_RXNEIE_RXFNEIE_Pos        USART_CR1_RXNEIE_Pos
28428 #define USART_CR1_RXNEIE_RXFNEIE_Msk        USART_CR1_RXNEIE_Msk                    /*!< 0x00000020 */
28429 #define USART_CR1_RXNEIE_RXFNEIE            USART_CR1_RXNEIE_Msk                    /*!< RXNE and RX FIFO Not Empty Interrupt Enable */
28430 #define USART_CR1_TCIE_Pos                  (6U)
28431 #define USART_CR1_TCIE_Msk                  (0x1UL << USART_CR1_TCIE_Pos)           /*!< 0x00000040 */
28432 #define USART_CR1_TCIE                      USART_CR1_TCIE_Msk                      /*!< Transmission Complete Interrupt Enable */
28433 #define USART_CR1_TXEIE_Pos                 (7U)
28434 #define USART_CR1_TXEIE_Msk                 (0x1UL << USART_CR1_TXEIE_Pos)          /*!< 0x00000080 */
28435 #define USART_CR1_TXEIE                     USART_CR1_TXEIE_Msk                     /*!< TXE Interrupt Enable */
28436 #define USART_CR1_TXEIE_TXFNFIE_Pos         (7U)
28437 #define USART_CR1_TXEIE_TXFNFIE_Msk         (0x1UL << USART_CR1_TXEIE_Pos)          /*!< 0x00000080 */
28438 #define USART_CR1_TXEIE_TXFNFIE             USART_CR1_TXEIE                         /*!< TXE and TX FIFO Not Full Interrupt Enable */
28439 #define USART_CR1_PEIE_Pos                  (8U)
28440 #define USART_CR1_PEIE_Msk                  (0x1UL << USART_CR1_PEIE_Pos)           /*!< 0x00000100 */
28441 #define USART_CR1_PEIE                      USART_CR1_PEIE_Msk                      /*!< PE Interrupt Enable */
28442 #define USART_CR1_PS_Pos                    (9U)
28443 #define USART_CR1_PS_Msk                    (0x1UL << USART_CR1_PS_Pos)             /*!< 0x00000200 */
28444 #define USART_CR1_PS                        USART_CR1_PS_Msk                        /*!< Parity Selection */
28445 #define USART_CR1_PCE_Pos                   (10U)
28446 #define USART_CR1_PCE_Msk                   (0x1UL << USART_CR1_PCE_Pos)            /*!< 0x00000400 */
28447 #define USART_CR1_PCE                       USART_CR1_PCE_Msk                       /*!< Parity Control Enable */
28448 #define USART_CR1_WAKE_Pos                  (11U)
28449 #define USART_CR1_WAKE_Msk                  (0x1UL << USART_CR1_WAKE_Pos)           /*!< 0x00000800 */
28450 #define USART_CR1_WAKE                      USART_CR1_WAKE_Msk                      /*!< Receiver Wakeup method */
28451 #define USART_CR1_M_Pos                     (12U)
28452 #define USART_CR1_M_Msk                     (0x10001UL << USART_CR1_M_Pos)          /*!< 0x10001000 */
28453 #define USART_CR1_M                         USART_CR1_M_Msk                         /*!< Word length */
28454 #define USART_CR1_M0_Pos                    (12U)
28455 #define USART_CR1_M0_Msk                    (0x1UL << USART_CR1_M0_Pos)             /*!< 0x00001000 */
28456 #define USART_CR1_M0                        USART_CR1_M0_Msk                        /*!< Word length - Bit 0 */
28457 #define USART_CR1_MME_Pos                   (13U)
28458 #define USART_CR1_MME_Msk                   (0x1UL << USART_CR1_MME_Pos)            /*!< 0x00002000 */
28459 #define USART_CR1_MME                       USART_CR1_MME_Msk                       /*!< Mute Mode Enable */
28460 #define USART_CR1_CMIE_Pos                  (14U)
28461 #define USART_CR1_CMIE_Msk                  (0x1UL << USART_CR1_CMIE_Pos)           /*!< 0x00004000 */
28462 #define USART_CR1_CMIE                      USART_CR1_CMIE_Msk                      /*!< Character match interrupt enable */
28463 #define USART_CR1_OVER8_Pos                 (15U)
28464 #define USART_CR1_OVER8_Msk                 (0x1UL << USART_CR1_OVER8_Pos)          /*!< 0x00008000 */
28465 #define USART_CR1_OVER8                     USART_CR1_OVER8_Msk                     /*!< Oversampling by 8-bit or 16-bit mode */
28466 #define USART_CR1_DEDT_Pos                  (16U)
28467 #define USART_CR1_DEDT_Msk                  (0x1FUL << USART_CR1_DEDT_Pos)          /*!< 0x001F0000 */
28468 #define USART_CR1_DEDT                      USART_CR1_DEDT_Msk                      /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */
28469 #define USART_CR1_DEDT_0                    (0x01UL << USART_CR1_DEDT_Pos)          /*!< 0x00010000 */
28470 #define USART_CR1_DEDT_1                    (0x02UL << USART_CR1_DEDT_Pos)          /*!< 0x00020000 */
28471 #define USART_CR1_DEDT_2                    (0x04UL << USART_CR1_DEDT_Pos)          /*!< 0x00040000 */
28472 #define USART_CR1_DEDT_3                    (0x08UL << USART_CR1_DEDT_Pos)          /*!< 0x00080000 */
28473 #define USART_CR1_DEDT_4                    (0x10UL << USART_CR1_DEDT_Pos)          /*!< 0x00100000 */
28474 #define USART_CR1_DEAT_Pos                  (21U)
28475 #define USART_CR1_DEAT_Msk                  (0x1FUL << USART_CR1_DEAT_Pos)          /*!< 0x03E00000 */
28476 #define USART_CR1_DEAT                      USART_CR1_DEAT_Msk                      /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */
28477 #define USART_CR1_DEAT_0                    (0x01UL << USART_CR1_DEAT_Pos)          /*!< 0x00200000 */
28478 #define USART_CR1_DEAT_1                    (0x02UL << USART_CR1_DEAT_Pos)          /*!< 0x00400000 */
28479 #define USART_CR1_DEAT_2                    (0x04UL << USART_CR1_DEAT_Pos)          /*!< 0x00800000 */
28480 #define USART_CR1_DEAT_3                    (0x08UL << USART_CR1_DEAT_Pos)          /*!< 0x01000000 */
28481 #define USART_CR1_DEAT_4                    (0x10UL << USART_CR1_DEAT_Pos)          /*!< 0x02000000 */
28482 #define USART_CR1_RTOIE_Pos                 (26U)
28483 #define USART_CR1_RTOIE_Msk                 (0x1UL << USART_CR1_RTOIE_Pos)          /*!< 0x04000000 */
28484 #define USART_CR1_RTOIE                     USART_CR1_RTOIE_Msk                     /*!< Receive Time Out interrupt enable */
28485 #define USART_CR1_EOBIE_Pos                 (27U)
28486 #define USART_CR1_EOBIE_Msk                 (0x1UL << USART_CR1_EOBIE_Pos)          /*!< 0x08000000 */
28487 #define USART_CR1_EOBIE                     USART_CR1_EOBIE_Msk                     /*!< End of Block interrupt enable */
28488 #define USART_CR1_M1_Pos                    (28U)
28489 #define USART_CR1_M1_Msk                    (0x1UL << USART_CR1_M1_Pos)             /*!< 0x10000000 */
28490 #define USART_CR1_M1                        USART_CR1_M1_Msk                        /*!< Word length - Bit 1 */
28491 #define USART_CR1_FIFOEN_Pos                (29U)
28492 #define USART_CR1_FIFOEN_Msk                (0x1UL << USART_CR1_FIFOEN_Pos)         /*!< 0x20000000 */
28493 #define USART_CR1_FIFOEN                    USART_CR1_FIFOEN_Msk                    /*!< FIFO mode enable */
28494 #define USART_CR1_TXFEIE_Pos                (30U)
28495 #define USART_CR1_TXFEIE_Msk                (0x1UL << USART_CR1_TXFEIE_Pos)         /*!< 0x40000000 */
28496 #define USART_CR1_TXFEIE                    USART_CR1_TXFEIE_Msk                    /*!< TXFIFO empty interrupt enable */
28497 #define USART_CR1_RXFFIE_Pos                (31U)
28498 #define USART_CR1_RXFFIE_Msk                (0x1UL << USART_CR1_RXFFIE_Pos)         /*!< 0x80000000 */
28499 #define USART_CR1_RXFFIE                    USART_CR1_RXFFIE_Msk                    /*!< RXFIFO Full interrupt enable */
28500 
28501 /******************  Bit definition for USART_CR2 register  *******************/
28502 #define USART_CR2_SLVEN_Pos                 (0U)
28503 #define USART_CR2_SLVEN_Msk                 (0x1UL << USART_CR2_SLVEN_Pos)          /*!< 0x00000001 */
28504 #define USART_CR2_SLVEN                     USART_CR2_SLVEN_Msk                     /*!< Synchronous Slave mode enable */
28505 #define USART_CR2_DIS_NSS_Pos               (3U)
28506 #define USART_CR2_DIS_NSS_Msk               (0x1UL << USART_CR2_DIS_NSS_Pos)        /*!< 0x00000008 */
28507 #define USART_CR2_DIS_NSS                   USART_CR2_DIS_NSS_Msk                   /*!< Slave Select (NSS) pin management */
28508 #define USART_CR2_ADDM7_Pos                 (4U)
28509 #define USART_CR2_ADDM7_Msk                 (0x1UL << USART_CR2_ADDM7_Pos)          /*!< 0x00000010 */
28510 #define USART_CR2_ADDM7                     USART_CR2_ADDM7_Msk                     /*!< 7-bit or 4-bit Address Detection */
28511 #define USART_CR2_LBDL_Pos                  (5U)
28512 #define USART_CR2_LBDL_Msk                  (0x1UL << USART_CR2_LBDL_Pos)           /*!< 0x00000020 */
28513 #define USART_CR2_LBDL                      USART_CR2_LBDL_Msk                      /*!< LIN Break Detection Length */
28514 #define USART_CR2_LBDIE_Pos                 (6U)
28515 #define USART_CR2_LBDIE_Msk                 (0x1UL << USART_CR2_LBDIE_Pos)          /*!< 0x00000040 */
28516 #define USART_CR2_LBDIE                     USART_CR2_LBDIE_Msk                     /*!< LIN Break Detection Interrupt Enable */
28517 #define USART_CR2_LBCL_Pos                  (8U)
28518 #define USART_CR2_LBCL_Msk                  (0x1UL << USART_CR2_LBCL_Pos)           /*!< 0x00000100 */
28519 #define USART_CR2_LBCL                      USART_CR2_LBCL_Msk                      /*!< Last Bit Clock pulse */
28520 #define USART_CR2_CPHA_Pos                  (9U)
28521 #define USART_CR2_CPHA_Msk                  (0x1UL << USART_CR2_CPHA_Pos)           /*!< 0x00000200 */
28522 #define USART_CR2_CPHA                      USART_CR2_CPHA_Msk                      /*!< Clock Phase */
28523 #define USART_CR2_CPOL_Pos                  (10U)
28524 #define USART_CR2_CPOL_Msk                  (0x1UL << USART_CR2_CPOL_Pos)           /*!< 0x00000400 */
28525 #define USART_CR2_CPOL                      USART_CR2_CPOL_Msk                      /*!< Clock Polarity */
28526 #define USART_CR2_CLKEN_Pos                 (11U)
28527 #define USART_CR2_CLKEN_Msk                 (0x1UL << USART_CR2_CLKEN_Pos)          /*!< 0x00000800 */
28528 #define USART_CR2_CLKEN                     USART_CR2_CLKEN_Msk                     /*!< Clock Enable */
28529 #define USART_CR2_STOP_Pos                  (12U)
28530 #define USART_CR2_STOP_Msk                  (0x3UL << USART_CR2_STOP_Pos)           /*!< 0x00003000 */
28531 #define USART_CR2_STOP                      USART_CR2_STOP_Msk                      /*!< STOP[1:0] bits (STOP bits) */
28532 #define USART_CR2_STOP_0                    (0x1UL << USART_CR2_STOP_Pos)           /*!< 0x00001000 */
28533 #define USART_CR2_STOP_1                    (0x2UL << USART_CR2_STOP_Pos)           /*!< 0x00002000 */
28534 #define USART_CR2_LINEN_Pos                 (14U)
28535 #define USART_CR2_LINEN_Msk                 (0x1UL << USART_CR2_LINEN_Pos)          /*!< 0x00004000 */
28536 #define USART_CR2_LINEN                     USART_CR2_LINEN_Msk                     /*!< LIN mode enable */
28537 #define USART_CR2_SWAP_Pos                  (15U)
28538 #define USART_CR2_SWAP_Msk                  (0x1UL << USART_CR2_SWAP_Pos)           /*!< 0x00008000 */
28539 #define USART_CR2_SWAP                      USART_CR2_SWAP_Msk                      /*!< SWAP TX/RX pins */
28540 #define USART_CR2_RXINV_Pos                 (16U)
28541 #define USART_CR2_RXINV_Msk                 (0x1UL << USART_CR2_RXINV_Pos)          /*!< 0x00010000 */
28542 #define USART_CR2_RXINV                     USART_CR2_RXINV_Msk                     /*!< RX pin active level inversion */
28543 #define USART_CR2_TXINV_Pos                 (17U)
28544 #define USART_CR2_TXINV_Msk                 (0x1UL << USART_CR2_TXINV_Pos)          /*!< 0x00020000 */
28545 #define USART_CR2_TXINV                     USART_CR2_TXINV_Msk                     /*!< TX pin active level inversion */
28546 #define USART_CR2_DATAINV_Pos               (18U)
28547 #define USART_CR2_DATAINV_Msk               (0x1UL << USART_CR2_DATAINV_Pos)        /*!< 0x00040000 */
28548 #define USART_CR2_DATAINV                   USART_CR2_DATAINV_Msk                   /*!< Binary data inversion */
28549 #define USART_CR2_MSBFIRST_Pos              (19U)
28550 #define USART_CR2_MSBFIRST_Msk              (0x1UL << USART_CR2_MSBFIRST_Pos)       /*!< 0x00080000 */
28551 #define USART_CR2_MSBFIRST                  USART_CR2_MSBFIRST_Msk                  /*!< Most Significant Bit First */
28552 #define USART_CR2_ABREN_Pos                 (20U)
28553 #define USART_CR2_ABREN_Msk                 (0x1UL << USART_CR2_ABREN_Pos)          /*!< 0x00100000 */
28554 #define USART_CR2_ABREN                     USART_CR2_ABREN_Msk                     /*!< Auto Baud-Rate Enable*/
28555 #define USART_CR2_ABRMODE_Pos               (21U)
28556 #define USART_CR2_ABRMODE_Msk               (0x3UL << USART_CR2_ABRMODE_Pos)        /*!< 0x00600000 */
28557 #define USART_CR2_ABRMODE                   USART_CR2_ABRMODE_Msk                   /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */
28558 #define USART_CR2_ABRMODE_0                 (0x1UL << USART_CR2_ABRMODE_Pos)        /*!< 0x00200000 */
28559 #define USART_CR2_ABRMODE_1                 (0x2UL << USART_CR2_ABRMODE_Pos)        /*!< 0x00400000 */
28560 #define USART_CR2_RTOEN_Pos                 (23U)
28561 #define USART_CR2_RTOEN_Msk                 (0x1UL << USART_CR2_RTOEN_Pos)          /*!< 0x00800000 */
28562 #define USART_CR2_RTOEN                     USART_CR2_RTOEN_Msk                     /*!< Receiver Time-Out enable */
28563 #define USART_CR2_ADD_Pos                   (24U)
28564 #define USART_CR2_ADD_Msk                   (0xFFUL << USART_CR2_ADD_Pos)           /*!< 0xFF000000 */
28565 #define USART_CR2_ADD                       USART_CR2_ADD_Msk                       /*!< Address of the USART node */
28566 
28567 /******************  Bit definition for USART_CR3 register  *******************/
28568 #define USART_CR3_EIE_Pos                   (0U)
28569 #define USART_CR3_EIE_Msk                   (0x1UL << USART_CR3_EIE_Pos)            /*!< 0x00000001 */
28570 #define USART_CR3_EIE                       USART_CR3_EIE_Msk                       /*!< Error Interrupt Enable */
28571 #define USART_CR3_IREN_Pos                  (1U)
28572 #define USART_CR3_IREN_Msk                  (0x1UL << USART_CR3_IREN_Pos)           /*!< 0x00000002 */
28573 #define USART_CR3_IREN                      USART_CR3_IREN_Msk                      /*!< IrDA mode Enable */
28574 #define USART_CR3_IRLP_Pos                  (2U)
28575 #define USART_CR3_IRLP_Msk                  (0x1UL << USART_CR3_IRLP_Pos)           /*!< 0x00000004 */
28576 #define USART_CR3_IRLP                      USART_CR3_IRLP_Msk                      /*!< IrDA Low-Power */
28577 #define USART_CR3_HDSEL_Pos                 (3U)
28578 #define USART_CR3_HDSEL_Msk                 (0x1UL << USART_CR3_HDSEL_Pos)          /*!< 0x00000008 */
28579 #define USART_CR3_HDSEL                     USART_CR3_HDSEL_Msk                     /*!< Half-Duplex Selection */
28580 #define USART_CR3_NACK_Pos                  (4U)
28581 #define USART_CR3_NACK_Msk                  (0x1UL << USART_CR3_NACK_Pos)           /*!< 0x00000010 */
28582 #define USART_CR3_NACK                      USART_CR3_NACK_Msk                      /*!< SmartCard NACK enable */
28583 #define USART_CR3_SCEN_Pos                  (5U)
28584 #define USART_CR3_SCEN_Msk                  (0x1UL << USART_CR3_SCEN_Pos)           /*!< 0x00000020 */
28585 #define USART_CR3_SCEN                      USART_CR3_SCEN_Msk                      /*!< SmartCard mode enable */
28586 #define USART_CR3_DMAR_Pos                  (6U)
28587 #define USART_CR3_DMAR_Msk                  (0x1UL << USART_CR3_DMAR_Pos)           /*!< 0x00000040 */
28588 #define USART_CR3_DMAR                      USART_CR3_DMAR_Msk                      /*!< DMA Enable Receiver */
28589 #define USART_CR3_DMAT_Pos                  (7U)
28590 #define USART_CR3_DMAT_Msk                  (0x1UL << USART_CR3_DMAT_Pos)           /*!< 0x00000080 */
28591 #define USART_CR3_DMAT                      USART_CR3_DMAT_Msk                      /*!< DMA Enable Transmitter */
28592 #define USART_CR3_RTSE_Pos                  (8U)
28593 #define USART_CR3_RTSE_Msk                  (0x1UL << USART_CR3_RTSE_Pos)           /*!< 0x00000100 */
28594 #define USART_CR3_RTSE                      USART_CR3_RTSE_Msk                      /*!< RTS Enable */
28595 #define USART_CR3_CTSE_Pos                  (9U)
28596 #define USART_CR3_CTSE_Msk                  (0x1UL << USART_CR3_CTSE_Pos)           /*!< 0x00000200 */
28597 #define USART_CR3_CTSE                      USART_CR3_CTSE_Msk                      /*!< CTS Enable */
28598 #define USART_CR3_CTSIE_Pos                 (10U)
28599 #define USART_CR3_CTSIE_Msk                 (0x1UL << USART_CR3_CTSIE_Pos)          /*!< 0x00000400 */
28600 #define USART_CR3_CTSIE                     USART_CR3_CTSIE_Msk                     /*!< CTS Interrupt Enable */
28601 #define USART_CR3_ONEBIT_Pos                (11U)
28602 #define USART_CR3_ONEBIT_Msk                (0x1UL << USART_CR3_ONEBIT_Pos)         /*!< 0x00000800 */
28603 #define USART_CR3_ONEBIT                    USART_CR3_ONEBIT_Msk                    /*!< One sample bit method enable */
28604 #define USART_CR3_OVRDIS_Pos                (12U)
28605 #define USART_CR3_OVRDIS_Msk                (0x1UL << USART_CR3_OVRDIS_Pos)         /*!< 0x00001000 */
28606 #define USART_CR3_OVRDIS                    USART_CR3_OVRDIS_Msk                    /*!< Overrun Disable */
28607 #define USART_CR3_DDRE_Pos                  (13U)
28608 #define USART_CR3_DDRE_Msk                  (0x1UL << USART_CR3_DDRE_Pos)           /*!< 0x00002000 */
28609 #define USART_CR3_DDRE                      USART_CR3_DDRE_Msk                      /*!< DMA Disable on Reception Error */
28610 #define USART_CR3_DEM_Pos                   (14U)
28611 #define USART_CR3_DEM_Msk                   (0x1UL << USART_CR3_DEM_Pos)            /*!< 0x00004000 */
28612 #define USART_CR3_DEM                       USART_CR3_DEM_Msk                       /*!< Driver Enable Mode */
28613 #define USART_CR3_DEP_Pos                   (15U)
28614 #define USART_CR3_DEP_Msk                   (0x1UL << USART_CR3_DEP_Pos)            /*!< 0x00008000 */
28615 #define USART_CR3_DEP                       USART_CR3_DEP_Msk                       /*!< Driver Enable Polarity Selection */
28616 #define USART_CR3_SCARCNT_Pos               (17U)
28617 #define USART_CR3_SCARCNT_Msk               (0x7UL << USART_CR3_SCARCNT_Pos)        /*!< 0x000E0000 */
28618 #define USART_CR3_SCARCNT                   USART_CR3_SCARCNT_Msk                   /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */
28619 #define USART_CR3_SCARCNT_0                 (0x1UL << USART_CR3_SCARCNT_Pos)        /*!< 0x00020000 */
28620 #define USART_CR3_SCARCNT_1                 (0x2UL << USART_CR3_SCARCNT_Pos)        /*!< 0x00040000 */
28621 #define USART_CR3_SCARCNT_2                 (0x4UL << USART_CR3_SCARCNT_Pos)        /*!< 0x00080000 */
28622 #define USART_CR3_TXFTIE_Pos                (23U)
28623 #define USART_CR3_TXFTIE_Msk                (0x1UL << USART_CR3_TXFTIE_Pos)         /*!< 0x00800000 */
28624 #define USART_CR3_TXFTIE                    USART_CR3_TXFTIE_Msk                    /*!< TXFIFO threshold interrupt enable */
28625 #define USART_CR3_TCBGTIE_Pos               (24U)
28626 #define USART_CR3_TCBGTIE_Msk               (0x1UL << USART_CR3_TCBGTIE_Pos)        /*!< 0x01000000 */
28627 #define USART_CR3_TCBGTIE                   USART_CR3_TCBGTIE_Msk                   /*!< Transmission Complete Before Guard Time Interrupt Enable */
28628 #define USART_CR3_RXFTCFG_Pos               (25U)
28629 #define USART_CR3_RXFTCFG_Msk               (0x7UL << USART_CR3_RXFTCFG_Pos)        /*!< 0x0E000000 */
28630 #define USART_CR3_RXFTCFG                   USART_CR3_RXFTCFG_Msk                   /*!< RXFIFO FIFO threshold configuration */
28631 #define USART_CR3_RXFTCFG_0                 (0x1UL << USART_CR3_RXFTCFG_Pos)        /*!< 0x02000000 */
28632 #define USART_CR3_RXFTCFG_1                 (0x2UL << USART_CR3_RXFTCFG_Pos)        /*!< 0x04000000 */
28633 #define USART_CR3_RXFTCFG_2                 (0x4UL << USART_CR3_RXFTCFG_Pos)        /*!< 0x08000000 */
28634 #define USART_CR3_RXFTIE_Pos                (28U)
28635 #define USART_CR3_RXFTIE_Msk                (0x1UL << USART_CR3_RXFTIE_Pos)         /*!< 0x10000000 */
28636 #define USART_CR3_RXFTIE                    USART_CR3_RXFTIE_Msk                    /*!< RXFIFO threshold interrupt enable */
28637 #define USART_CR3_TXFTCFG_Pos               (29U)
28638 #define USART_CR3_TXFTCFG_Msk               (0x7UL << USART_CR3_TXFTCFG_Pos)        /*!< 0xE0000000 */
28639 #define USART_CR3_TXFTCFG                   USART_CR3_TXFTCFG_Msk                   /*!< TXFIFO threshold configuration */
28640 #define USART_CR3_TXFTCFG_0                 (0x1UL << USART_CR3_TXFTCFG_Pos)        /*!< 0x20000000 */
28641 #define USART_CR3_TXFTCFG_1                 (0x2UL << USART_CR3_TXFTCFG_Pos)        /*!< 0x40000000 */
28642 #define USART_CR3_TXFTCFG_2                 (0x4UL << USART_CR3_TXFTCFG_Pos)        /*!< 0x80000000 */
28643 
28644 /******************  Bit definition for USART_BRR register  *******************/
28645 #define USART_BRR_LPUART_Pos                (0U)
28646 #define USART_BRR_LPUART_Msk                (0xFFFFFUL << USART_BRR_LPUART_Pos)     /*!< 0x000FFFFF */
28647 #define USART_BRR_LPUART                    USART_BRR_LPUART_Msk                    /*!< LPUART Baud rate register [19:0] */
28648 #define USART_BRR_BRR                       ((uint16_t)0xFFFF)                      /*!< USART  Baud rate register [15:0] */
28649 
28650 /******************  Bit definition for USART_GTPR register  ******************/
28651 #define USART_GTPR_PSC_Pos                  (0U)
28652 #define USART_GTPR_PSC_Msk                  (0xFFUL << USART_GTPR_PSC_Pos)          /*!< 0x000000FF */
28653 #define USART_GTPR_PSC                      USART_GTPR_PSC_Msk                      /*!< PSC[7:0] bits (Prescaler value) */
28654 #define USART_GTPR_GT_Pos                   (8U)
28655 #define USART_GTPR_GT_Msk                   (0xFFUL << USART_GTPR_GT_Pos)           /*!< 0x0000FF00 */
28656 #define USART_GTPR_GT                       USART_GTPR_GT_Msk                       /*!< GT[7:0] bits (Guard time value) */
28657 
28658 /*******************  Bit definition for USART_RTOR register  *****************/
28659 #define USART_RTOR_RTO_Pos                  (0U)
28660 #define USART_RTOR_RTO_Msk                  (0xFFFFFFUL << USART_RTOR_RTO_Pos)      /*!< 0x00FFFFFF */
28661 #define USART_RTOR_RTO                      USART_RTOR_RTO_Msk                      /*!< Receiver Time Out Value */
28662 #define USART_RTOR_BLEN_Pos                 (24U)
28663 #define USART_RTOR_BLEN_Msk                 (0xFFUL << USART_RTOR_BLEN_Pos)         /*!< 0xFF000000 */
28664 #define USART_RTOR_BLEN                     USART_RTOR_BLEN_Msk                     /*!< Block Length */
28665 
28666 /*******************  Bit definition for USART_RQR register  ******************/
28667 #define USART_RQR_ABRRQ                     ((uint16_t)0x0001)                      /*!< Auto-Baud Rate Request */
28668 #define USART_RQR_SBKRQ                     ((uint16_t)0x0002)                      /*!< Send Break Request */
28669 #define USART_RQR_MMRQ                      ((uint16_t)0x0004)                      /*!< Mute Mode Request */
28670 #define USART_RQR_RXFRQ                     ((uint16_t)0x0008)                      /*!< Receive Data flush Request */
28671 #define USART_RQR_TXFRQ                     ((uint16_t)0x0010)                      /*!< Transmit data flush Request */
28672 
28673 /*******************  Bit definition for USART_ISR register  ******************/
28674 #define USART_ISR_PE_Pos                    (0U)
28675 #define USART_ISR_PE_Msk                    (0x1UL << USART_ISR_PE_Pos)             /*!< 0x00000001 */
28676 #define USART_ISR_PE                        USART_ISR_PE_Msk                        /*!< Parity Error */
28677 #define USART_ISR_FE_Pos                    (1U)
28678 #define USART_ISR_FE_Msk                    (0x1UL << USART_ISR_FE_Pos)             /*!< 0x00000002 */
28679 #define USART_ISR_FE                        USART_ISR_FE_Msk                        /*!< Framing Error */
28680 #define USART_ISR_NE_Pos                    (2U)
28681 #define USART_ISR_NE_Msk                    (0x1UL << USART_ISR_NE_Pos)             /*!< 0x00000004 */
28682 #define USART_ISR_NE                        USART_ISR_NE_Msk                        /*!< Noise detected Flag */
28683 #define USART_ISR_ORE_Pos                   (3U)
28684 #define USART_ISR_ORE_Msk                   (0x1UL << USART_ISR_ORE_Pos)            /*!< 0x00000008 */
28685 #define USART_ISR_ORE                       USART_ISR_ORE_Msk                       /*!< OverRun Error */
28686 #define USART_ISR_IDLE_Pos                  (4U)
28687 #define USART_ISR_IDLE_Msk                  (0x1UL << USART_ISR_IDLE_Pos)           /*!< 0x00000010 */
28688 #define USART_ISR_IDLE                      USART_ISR_IDLE_Msk                      /*!< IDLE line detected */
28689 #define USART_ISR_RXNE_Pos                  (5U)
28690 #define USART_ISR_RXNE_Msk                  (0x1UL << USART_ISR_RXNE_Pos)           /*!< 0x00000020 */
28691 #define USART_ISR_RXNE                      USART_ISR_RXNE_Msk                      /*!< Read Data Register Not Empty */
28692 #define USART_ISR_RXNE_RXFNE_Pos            USART_ISR_RXNE_Pos
28693 #define USART_ISR_RXNE_RXFNE_Msk            USART_ISR_RXNE_Msk                      /*!< 0x00000020 */
28694 #define USART_ISR_RXNE_RXFNE                USART_ISR_RXNE_Msk                      /*!< Read Data Register or RX FIFO Not Empty */
28695 #define USART_ISR_TC_Pos                    (6U)
28696 #define USART_ISR_TC_Msk                    (0x1UL << USART_ISR_TC_Pos)             /*!< 0x00000040 */
28697 #define USART_ISR_TC                        USART_ISR_TC_Msk                        /*!< Transmission Complete */
28698 #define USART_ISR_TXE_Pos                   (7U)
28699 #define USART_ISR_TXE_Msk                   (0x1UL << USART_ISR_TXE_Pos)            /*!< 0x00000080 */
28700 #define USART_ISR_TXE                       USART_ISR_TXE_Msk                       /*!< Transmit Data Register Empty */
28701 #define USART_ISR_TXE_TXFNF_Pos             USART_ISR_TXE_Pos
28702 #define USART_ISR_TXE_TXFNF_Msk             USART_ISR_TXE_Msk                       /*!< 0x00000080 */
28703 #define USART_ISR_TXE_TXFNF                 USART_ISR_TXE_Msk                       /*!< Transmit Data Register Empty or TX FIFO Not Full Flag */
28704 #define USART_ISR_LBDF_Pos                  (8U)
28705 #define USART_ISR_LBDF_Msk                  (0x1UL << USART_ISR_LBDF_Pos)           /*!< 0x00000100 */
28706 #define USART_ISR_LBDF                      USART_ISR_LBDF_Msk                      /*!< LIN Break Detection Flag */
28707 #define USART_ISR_CTSIF_Pos                 (9U)
28708 #define USART_ISR_CTSIF_Msk                 (0x1UL << USART_ISR_CTSIF_Pos)          /*!< 0x00000200 */
28709 #define USART_ISR_CTSIF                     USART_ISR_CTSIF_Msk                     /*!< CTS interrupt flag */
28710 #define USART_ISR_CTS_Pos                   (10U)
28711 #define USART_ISR_CTS_Msk                   (0x1UL << USART_ISR_CTS_Pos)            /*!< 0x00000400 */
28712 #define USART_ISR_CTS                       USART_ISR_CTS_Msk                       /*!< CTS flag */
28713 #define USART_ISR_RTOF_Pos                  (11U)
28714 #define USART_ISR_RTOF_Msk                  (0x1UL << USART_ISR_RTOF_Pos)           /*!< 0x00000800 */
28715 #define USART_ISR_RTOF                      USART_ISR_RTOF_Msk                      /*!< Receiver Time Out */
28716 #define USART_ISR_EOBF_Pos                  (12U)
28717 #define USART_ISR_EOBF_Msk                  (0x1UL << USART_ISR_EOBF_Pos)           /*!< 0x00001000 */
28718 #define USART_ISR_EOBF                      USART_ISR_EOBF_Msk                      /*!< End Of Block Flag */
28719 #define USART_ISR_UDR_Pos                   (13U)
28720 #define USART_ISR_UDR_Msk                   (0x1UL << USART_ISR_UDR_Pos)            /*!< 0x00002000 */
28721 #define USART_ISR_UDR                       USART_ISR_UDR_Msk                       /*!< SPI slave underrun error flag */
28722 #define USART_ISR_ABRE_Pos                  (14U)
28723 #define USART_ISR_ABRE_Msk                  (0x1UL << USART_ISR_ABRE_Pos)           /*!< 0x00004000 */
28724 #define USART_ISR_ABRE                      USART_ISR_ABRE_Msk                      /*!< Auto-Baud Rate Error */
28725 #define USART_ISR_ABRF_Pos                  (15U)
28726 #define USART_ISR_ABRF_Msk                  (0x1UL << USART_ISR_ABRF_Pos)           /*!< 0x00008000 */
28727 #define USART_ISR_ABRF                      USART_ISR_ABRF_Msk                      /*!< Auto-Baud Rate Flag */
28728 #define USART_ISR_BUSY_Pos                  (16U)
28729 #define USART_ISR_BUSY_Msk                  (0x1UL << USART_ISR_BUSY_Pos)           /*!< 0x00010000 */
28730 #define USART_ISR_BUSY                      USART_ISR_BUSY_Msk                      /*!< Busy Flag */
28731 #define USART_ISR_CMF_Pos                   (17U)
28732 #define USART_ISR_CMF_Msk                   (0x1UL << USART_ISR_CMF_Pos)            /*!< 0x00020000 */
28733 #define USART_ISR_CMF                       USART_ISR_CMF_Msk                       /*!< Character Match Flag */
28734 #define USART_ISR_SBKF_Pos                  (18U)
28735 #define USART_ISR_SBKF_Msk                  (0x1UL << USART_ISR_SBKF_Pos)           /*!< 0x00040000 */
28736 #define USART_ISR_SBKF                      USART_ISR_SBKF_Msk                      /*!< Send Break Flag */
28737 #define USART_ISR_RWU_Pos                   (19U)
28738 #define USART_ISR_RWU_Msk                   (0x1UL << USART_ISR_RWU_Pos)            /*!< 0x00080000 */
28739 #define USART_ISR_RWU                       USART_ISR_RWU_Msk                       /*!< Receive Wake Up from mute mode Flag */
28740 #define USART_ISR_TEACK_Pos                 (21U)
28741 #define USART_ISR_TEACK_Msk                 (0x1UL << USART_ISR_TEACK_Pos)          /*!< 0x00200000 */
28742 #define USART_ISR_TEACK                     USART_ISR_TEACK_Msk                     /*!< Transmit Enable Acknowledge Flag */
28743 #define USART_ISR_REACK_Pos                 (22U)
28744 #define USART_ISR_REACK_Msk                 (0x1UL << USART_ISR_REACK_Pos)          /*!< 0x00400000 */
28745 #define USART_ISR_REACK                     USART_ISR_REACK_Msk                     /*!< Receive Enable Acknowledge Flag */
28746 #define USART_ISR_TXFE_Pos                  (23U)
28747 #define USART_ISR_TXFE_Msk                  (0x1UL << USART_ISR_TXFE_Pos)           /*!< 0x00800000 */
28748 #define USART_ISR_TXFE                      USART_ISR_TXFE_Msk                      /*!< TXFIFO Empty */
28749 #define USART_ISR_RXFF_Pos                  (24U)
28750 #define USART_ISR_RXFF_Msk                  (0x1UL << USART_ISR_RXFF_Pos)           /*!< 0x01000000 */
28751 #define USART_ISR_RXFF                      USART_ISR_RXFF_Msk                      /*!< RXFIFO Full */
28752 #define USART_ISR_TCBGT_Pos                 (25U)
28753 #define USART_ISR_TCBGT_Msk                 (0x1UL << USART_ISR_TCBGT_Pos)          /*!< 0x02000000 */
28754 #define USART_ISR_TCBGT                     USART_ISR_TCBGT_Msk                     /*!< Transmission Complete Before Guard Time completion */
28755 #define USART_ISR_RXFT_Pos                  (26U)
28756 #define USART_ISR_RXFT_Msk                  (0x1UL << USART_ISR_RXFT_Pos)           /*!< 0x04000000 */
28757 #define USART_ISR_RXFT                      USART_ISR_RXFT_Msk                      /*!< RXFIFO threshold flag */
28758 #define USART_ISR_TXFT_Pos                  (27U)
28759 #define USART_ISR_TXFT_Msk                  (0x1UL << USART_ISR_TXFT_Pos)           /*!< 0x08000000 */
28760 #define USART_ISR_TXFT                      USART_ISR_TXFT_Msk                      /*!< TXFIFO threshold flag */
28761 
28762 /*******************  Bit definition for USART_ICR register  ******************/
28763 #define USART_ICR_PECF_Pos                  (0U)
28764 #define USART_ICR_PECF_Msk                  (0x1UL << USART_ICR_PECF_Pos)           /*!< 0x00000001 */
28765 #define USART_ICR_PECF                      USART_ICR_PECF_Msk                      /*!< Parity Error Clear Flag */
28766 #define USART_ICR_FECF_Pos                  (1U)
28767 #define USART_ICR_FECF_Msk                  (0x1UL << USART_ICR_FECF_Pos)           /*!< 0x00000002 */
28768 #define USART_ICR_FECF                      USART_ICR_FECF_Msk                      /*!< Framing Error Clear Flag */
28769 #define USART_ICR_NECF_Pos                  (2U)
28770 #define USART_ICR_NECF_Msk                  (0x1UL << USART_ICR_NECF_Pos)           /*!< 0x00000004 */
28771 #define USART_ICR_NECF                      USART_ICR_NECF_Msk                      /*!< Noise detected Clear Flag */
28772 #define USART_ICR_ORECF_Pos                 (3U)
28773 #define USART_ICR_ORECF_Msk                 (0x1UL << USART_ICR_ORECF_Pos)          /*!< 0x00000008 */
28774 #define USART_ICR_ORECF                     USART_ICR_ORECF_Msk                     /*!< OverRun Error Clear Flag */
28775 #define USART_ICR_IDLECF_Pos                (4U)
28776 #define USART_ICR_IDLECF_Msk                (0x1UL << USART_ICR_IDLECF_Pos)         /*!< 0x00000010 */
28777 #define USART_ICR_IDLECF                    USART_ICR_IDLECF_Msk                    /*!< IDLE line detected Clear Flag */
28778 #define USART_ICR_TXFECF_Pos                (5U)
28779 #define USART_ICR_TXFECF_Msk                (0x1UL << USART_ICR_TXFECF_Pos)         /*!< 0x00000020 */
28780 #define USART_ICR_TXFECF                    USART_ICR_TXFECF_Msk                    /*!< TXFIFO empty Clear flag */
28781 #define USART_ICR_TCCF_Pos                  (6U)
28782 #define USART_ICR_TCCF_Msk                  (0x1UL << USART_ICR_TCCF_Pos)           /*!< 0x00000040 */
28783 #define USART_ICR_TCCF                      USART_ICR_TCCF_Msk                      /*!< Transmission Complete Clear Flag */
28784 #define USART_ICR_TCBGTCF_Pos               (7U)
28785 #define USART_ICR_TCBGTCF_Msk               (0x1UL << USART_ICR_TCBGTCF_Pos)        /*!< 0x00000080 */
28786 #define USART_ICR_TCBGTCF                   USART_ICR_TCBGTCF_Msk                   /*!< Transmission Complete Before Guard Time Clear Flag */
28787 #define USART_ICR_LBDCF_Pos                 (8U)
28788 #define USART_ICR_LBDCF_Msk                 (0x1UL << USART_ICR_LBDCF_Pos)          /*!< 0x00000100 */
28789 #define USART_ICR_LBDCF                     USART_ICR_LBDCF_Msk                     /*!< LIN Break Detection Clear Flag */
28790 #define USART_ICR_CTSCF_Pos                 (9U)
28791 #define USART_ICR_CTSCF_Msk                 (0x1UL << USART_ICR_CTSCF_Pos)          /*!< 0x00000200 */
28792 #define USART_ICR_CTSCF                     USART_ICR_CTSCF_Msk                     /*!< CTS Interrupt Clear Flag */
28793 #define USART_ICR_RTOCF_Pos                 (11U)
28794 #define USART_ICR_RTOCF_Msk                 (0x1UL << USART_ICR_RTOCF_Pos)          /*!< 0x00000800 */
28795 #define USART_ICR_RTOCF                     USART_ICR_RTOCF_Msk                     /*!< Receiver Time Out Clear Flag */
28796 #define USART_ICR_EOBCF_Pos                 (12U)
28797 #define USART_ICR_EOBCF_Msk                 (0x1UL << USART_ICR_EOBCF_Pos)          /*!< 0x00001000 */
28798 #define USART_ICR_EOBCF                     USART_ICR_EOBCF_Msk                     /*!< End Of Block Clear Flag */
28799 #define USART_ICR_UDRCF_Pos                 (13U)
28800 #define USART_ICR_UDRCF_Msk                 (0x1UL << USART_ICR_UDRCF_Pos)          /*!< 0x00002000 */
28801 #define USART_ICR_UDRCF                     USART_ICR_UDRCF_Msk                     /*!< SPI Slave Underrun Clear Flag */
28802 #define USART_ICR_CMCF_Pos                  (17U)
28803 #define USART_ICR_CMCF_Msk                  (0x1UL << USART_ICR_CMCF_Pos)           /*!< 0x00020000 */
28804 #define USART_ICR_CMCF                      USART_ICR_CMCF_Msk                      /*!< Character Match Clear Flag */
28805 
28806 /*******************  Bit definition for USART_RDR register  ******************/
28807 #define USART_RDR_RDR                       ((uint16_t)0x01FF)                      /*!< RDR[8:0] bits (Receive Data value) */
28808 
28809 /*******************  Bit definition for USART_TDR register  ******************/
28810 #define USART_TDR_TDR                       ((uint16_t)0x01FF)                      /*!< TDR[8:0] bits (Transmit Data value) */
28811 
28812 /*******************  Bit definition for USART_PRESC register  ****************/
28813 #define USART_PRESC_PRESCALER_Pos           (0U)
28814 #define USART_PRESC_PRESCALER_Msk           (0xFUL << USART_PRESC_PRESCALER_Pos)    /*!< 0x0000000F */
28815 #define USART_PRESC_PRESCALER               USART_PRESC_PRESCALER_Msk               /*!< PRESCALER[3:0] bits (Clock prescaler) */
28816 #define USART_PRESC_PRESCALER_0             (0x1UL << USART_PRESC_PRESCALER_Pos)    /*!< 0x00000001 */
28817 #define USART_PRESC_PRESCALER_1             (0x2UL << USART_PRESC_PRESCALER_Pos)    /*!< 0x00000002 */
28818 #define USART_PRESC_PRESCALER_2             (0x4UL << USART_PRESC_PRESCALER_Pos)    /*!< 0x00000004 */
28819 #define USART_PRESC_PRESCALER_3             (0x8UL << USART_PRESC_PRESCALER_Pos)    /*!< 0x00000008 */
28820 
28821 /*******************  Bit definition for USART_AUTOCR register  ******************/
28822 #define USART_AUTOCR_TDN_Pos                (0U)
28823 #define USART_AUTOCR_TDN_Msk                (0xFFFFUL << USART_AUTOCR_TDN_Pos)      /*!< 0x0000FFFF */
28824 #define USART_AUTOCR_TDN                    USART_AUTOCR_TDN_Msk                    /*!< TDN[15:0] bits (Transmission Data Number) */
28825 #define USART_AUTOCR_TRIGPOL_Pos            (16U)
28826 #define USART_AUTOCR_TRIGPOL_Msk            (0x1UL << USART_AUTOCR_TRIGPOL_Pos)     /*!< 0x00010000 */
28827 #define USART_AUTOCR_TRIGPOL                USART_AUTOCR_TRIGPOL_Msk                /*!< Trigger Polarity Bit (Rising/Falling edge) */
28828 #define USART_AUTOCR_TRIGEN_Pos             (17U)
28829 #define USART_AUTOCR_TRIGEN_Msk             (0x1UL << USART_AUTOCR_TRIGEN_Pos)      /*!< 0x00020000 */
28830 #define USART_AUTOCR_TRIGEN                 USART_AUTOCR_TRIGEN_Msk                 /*!< Trigger Enable Bit */
28831 #define USART_AUTOCR_IDLEDIS_Pos            (18U)
28832 #define USART_AUTOCR_IDLEDIS_Msk            (0x1UL << USART_AUTOCR_IDLEDIS_Pos)     /*!< 0x00040000 */
28833 #define USART_AUTOCR_IDLEDIS                USART_AUTOCR_IDLEDIS_Msk                /*!< Idle Frame Transmission Disable Bit*/
28834 #define USART_AUTOCR_TRIGSEL_Pos            (19U)
28835 #define USART_AUTOCR_TRIGSEL_Msk            (0xFUL << USART_AUTOCR_TRIGSEL_Pos)     /*!< 0x00780000 */
28836 #define USART_AUTOCR_TRIGSEL                USART_AUTOCR_TRIGSEL_Msk                /*!< Trigger Selection Bits */
28837 #define USART_AUTOCR_TRIGSEL_0              (0x0001UL << USART_AUTOCR_TRIGSEL_Pos)  /*!< 0x00000001 */
28838 #define USART_AUTOCR_TRIGSEL_1              (0x0002UL << USART_AUTOCR_TRIGSEL_Pos)  /*!< 0x00000002 */
28839 #define USART_AUTOCR_TRIGSEL_2              (0x0004UL << USART_AUTOCR_TRIGSEL_Pos)  /*!< 0x00000004 */
28840 #define USART_AUTOCR_TRIGSEL_3              (0x0008UL << USART_AUTOCR_TRIGSEL_Pos)  /*!< 0x00000008 */
28841 
28842 /*******************  Bit definition for USART_HWCFGR2 register  **************/
28843 #define USART_HWCFGR2_CFG1_Pos              (0U)
28844 #define USART_HWCFGR2_CFG1_Msk              (0xFUL << USART_HWCFGR2_CFG1_Pos)       /*!< 0x0000000F */
28845 #define USART_HWCFGR2_CFG1                  USART_HWCFGR2_CFG1_Msk                  /*!< CFG1[3:0] bits (USART hardware configuration 1) */
28846 #define USART_HWCFGR2_CFG2_Pos              (4U)
28847 #define USART_HWCFGR2_CFG2_Msk              (0xFUL << USART_HWCFGR2_CFG2_Pos)       /*!< 0x000000F0 */
28848 #define USART_HWCFGR2_CFG2                  USART_HWCFGR2_CFG2_Msk                  /*!< CFG2[7:4] bits (USART hardware configuration 2) */
28849 
28850 /*******************  Bit definition for USART_HWCFGR1 register  **************/
28851 #define USART_HWCFGR1_CFG1_Pos              (0U)
28852 #define USART_HWCFGR1_CFG1_Msk              (0xFUL << USART_HWCFGR1_CFG1_Pos)       /*!< 0x0000000F */
28853 #define USART_HWCFGR1_CFG1                  USART_HWCFGR1_CFG1_Msk                  /*!< CFG1[3:0] bits (USART hardware configuration 1) */
28854 #define USART_HWCFGR1_CFG2_Pos              (4U)
28855 #define USART_HWCFGR1_CFG2_Msk              (0xFUL << USART_HWCFGR1_CFG2_Pos)       /*!< 0x000000F0 */
28856 #define USART_HWCFGR1_CFG2                  USART_HWCFGR1_CFG2_Msk                  /*!< CFG2[7:4] bits (USART hardware configuration 2) */
28857 #define USART_HWCFGR1_CFG3_Pos              (8U)
28858 #define USART_HWCFGR1_CFG3_Msk              (0xFUL << USART_HWCFGR1_CFG3_Pos)       /*!< 0x00000F00 */
28859 #define USART_HWCFGR1_CFG3                  USART_HWCFGR1_CFG3_Msk                  /*!< CFG3[11:8] bits (USART hardware configuration 3) */
28860 #define USART_HWCFGR1_CFG4_Pos              (12U)
28861 #define USART_HWCFGR1_CFG4_Msk              (0xFUL << USART_HWCFGR1_CFG4_Pos)       /*!< 0x0000F000 */
28862 #define USART_HWCFGR1_CFG4                  USART_HWCFGR1_CFG4_Msk                  /*!< CFG4[15:12] bits (USART hardware configuration 4) */
28863 #define USART_HWCFGR1_CFG5_Pos              (16U)
28864 #define USART_HWCFGR1_CFG5_Msk              (0xFUL << USART_HWCFGR1_CFG5_Pos)       /*!< 0x000F0000 */
28865 #define USART_HWCFGR1_CFG5                  USART_HWCFGR1_CFG5_Msk                  /*!< CFG5[19:16] bits (USART hardware configuration 5) */
28866 #define USART_HWCFGR1_CFG6_Pos              (20U)
28867 #define USART_HWCFGR1_CFG6_Msk              (0xFUL << USART_HWCFGR1_CFG6_Pos)       /*!< 0x00F00000 */
28868 #define USART_HWCFGR1_CFG6                  USART_HWCFGR1_CFG6_Msk                  /*!< CFG6[23:20] bits (USART hardware configuration 6) */
28869 #define USART_HWCFGR1_CFG7_Pos              (24U)
28870 #define USART_HWCFGR1_CFG7_Msk              (0xFUL << USART_HWCFGR1_CFG7_Pos)       /*!< 0x0F000000 */
28871 #define USART_HWCFGR1_CFG7                  USART_HWCFGR1_CFG7_Msk                  /*!< CFG7[27:24] bits (USART hardware configuration 7) */
28872 #define USART_HWCFGR1_CFG8_Pos              (28U)
28873 #define USART_HWCFGR1_CFG8_Msk              (0xFUL << USART_HWCFGR1_CFG8_Pos)       /*!< 0xF0000000 */
28874 #define USART_HWCFGR1_CFG8                  USART_HWCFGR1_CFG8_Msk                  /*!< CFG8[31:28] bits (USART hardware configuration 8) */
28875 
28876 /*******************  Bit definition for USART_VERR register  *****************/
28877 #define USART_VERR_MINREV_Pos               (0U)
28878 #define USART_VERR_MINREV_Msk               (0xFUL << USART_VERR_MINREV_Pos)        /*!< 0x0000000F */
28879 #define USART_VERR_MINREV                   USART_VERR_MINREV_Msk                   /*!< MAJREV[3:0] bits (Minor revision) */
28880 #define USART_VERR_MAJREV_Pos               (4U)
28881 #define USART_VERR_MAJREV_Msk               (0xFUL << USART_VERR_MAJREV_Pos)        /*!< 0x000000F0 */
28882 #define USART_VERR_MAJREV                   USART_VERR_MAJREV_Msk                   /*!< MINREV[3:0] bits (Major revision) */
28883 
28884 /*******************  Bit definition for USART_IPIDR register  ****************/
28885 #define USART_IPIDR_ID_Pos                  (0U)
28886 #define USART_IPIDR_ID_Msk                  (0xFFFFFFFFUL << USART_IPIDR_ID_Pos)    /*!< 0xFFFFFFFF */
28887 #define USART_IPIDR_ID                      USART_IPIDR_ID_Msk                      /*!< ID[31:0] bits (Peripheral identifier) */
28888 
28889 /*******************  Bit definition for USART_SIDR register  ****************/
28890 #define USART_SIDR_ID_Pos                   (0U)
28891 #define USART_SIDR_ID_Msk                   (0xFFFFFFFFUL << USART_SIDR_ID_Pos)     /*!< 0xFFFFFFFF */
28892 #define USART_SIDR_ID                       USART_SIDR_ID_Msk                       /*!< SID[31:0] bits (Size identification) */
28893 
28894 /******************************************************************************/
28895 /*                                                                            */
28896 /*                      Inter-integrated Circuit Interface (I2C)              */
28897 /*                                                                            */
28898 /******************************************************************************/
28899 /*******************  Bit definition for I2C_CR1 register  *******************/
28900 #define I2C_CR1_PE_Pos                      (0U)
28901 #define I2C_CR1_PE_Msk                      (0x1UL << I2C_CR1_PE_Pos)               /*!< 0x00000001 */
28902 #define I2C_CR1_PE                          I2C_CR1_PE_Msk                          /*!< Peripheral enable */
28903 #define I2C_CR1_TXIE_Pos                    (1U)
28904 #define I2C_CR1_TXIE_Msk                    (0x1UL << I2C_CR1_TXIE_Pos)             /*!< 0x00000002 */
28905 #define I2C_CR1_TXIE                        I2C_CR1_TXIE_Msk                        /*!< TX interrupt enable */
28906 #define I2C_CR1_RXIE_Pos                    (2U)
28907 #define I2C_CR1_RXIE_Msk                    (0x1UL << I2C_CR1_RXIE_Pos)             /*!< 0x00000004 */
28908 #define I2C_CR1_RXIE                        I2C_CR1_RXIE_Msk                        /*!< RX interrupt enable */
28909 #define I2C_CR1_ADDRIE_Pos                  (3U)
28910 #define I2C_CR1_ADDRIE_Msk                  (0x1UL << I2C_CR1_ADDRIE_Pos)           /*!< 0x00000008 */
28911 #define I2C_CR1_ADDRIE                      I2C_CR1_ADDRIE_Msk                      /*!< Address match interrupt enable */
28912 #define I2C_CR1_NACKIE_Pos                  (4U)
28913 #define I2C_CR1_NACKIE_Msk                  (0x1UL << I2C_CR1_NACKIE_Pos)           /*!< 0x00000010 */
28914 #define I2C_CR1_NACKIE                      I2C_CR1_NACKIE_Msk                      /*!< NACK received interrupt enable */
28915 #define I2C_CR1_STOPIE_Pos                  (5U)
28916 #define I2C_CR1_STOPIE_Msk                  (0x1UL << I2C_CR1_STOPIE_Pos)           /*!< 0x00000020 */
28917 #define I2C_CR1_STOPIE                      I2C_CR1_STOPIE_Msk                      /*!< STOP detection interrupt enable */
28918 #define I2C_CR1_TCIE_Pos                    (6U)
28919 #define I2C_CR1_TCIE_Msk                    (0x1UL << I2C_CR1_TCIE_Pos)             /*!< 0x00000040 */
28920 #define I2C_CR1_TCIE                        I2C_CR1_TCIE_Msk                        /*!< Transfer complete interrupt enable */
28921 #define I2C_CR1_ERRIE_Pos                   (7U)
28922 #define I2C_CR1_ERRIE_Msk                   (0x1UL << I2C_CR1_ERRIE_Pos)            /*!< 0x00000080 */
28923 #define I2C_CR1_ERRIE                       I2C_CR1_ERRIE_Msk                       /*!< Errors interrupt enable */
28924 #define I2C_CR1_DNF_Pos                     (8U)
28925 #define I2C_CR1_DNF_Msk                     (0xFUL << I2C_CR1_DNF_Pos)              /*!< 0x00000F00 */
28926 #define I2C_CR1_DNF                         I2C_CR1_DNF_Msk                         /*!< Digital noise filter */
28927 #define I2C_CR1_ANFOFF_Pos                  (12U)
28928 #define I2C_CR1_ANFOFF_Msk                  (0x1UL << I2C_CR1_ANFOFF_Pos)           /*!< 0x00001000 */
28929 #define I2C_CR1_ANFOFF                      I2C_CR1_ANFOFF_Msk                      /*!< Analog noise filter OFF */
28930 #define I2C_CR1_SWRST_Pos                   (13U)
28931 #define I2C_CR1_SWRST_Msk                   (0x1UL << I2C_CR1_SWRST_Pos)            /*!< 0x00002000 */
28932 #define I2C_CR1_SWRST                       I2C_CR1_SWRST_Msk                       /*!< Software reset */
28933 #define I2C_CR1_TXDMAEN_Pos                 (14U)
28934 #define I2C_CR1_TXDMAEN_Msk                 (0x1UL << I2C_CR1_TXDMAEN_Pos)          /*!< 0x00004000 */
28935 #define I2C_CR1_TXDMAEN                     I2C_CR1_TXDMAEN_Msk                     /*!< DMA transmission requests enable */
28936 #define I2C_CR1_RXDMAEN_Pos                 (15U)
28937 #define I2C_CR1_RXDMAEN_Msk                 (0x1UL << I2C_CR1_RXDMAEN_Pos)          /*!< 0x00008000 */
28938 #define I2C_CR1_RXDMAEN                     I2C_CR1_RXDMAEN_Msk                     /*!< DMA reception requests enable */
28939 #define I2C_CR1_SBC_Pos                     (16U)
28940 #define I2C_CR1_SBC_Msk                     (0x1UL << I2C_CR1_SBC_Pos)              /*!< 0x00010000 */
28941 #define I2C_CR1_SBC                         I2C_CR1_SBC_Msk                         /*!< Slave byte control */
28942 #define I2C_CR1_NOSTRETCH_Pos               (17U)
28943 #define I2C_CR1_NOSTRETCH_Msk               (0x1UL << I2C_CR1_NOSTRETCH_Pos)        /*!< 0x00020000 */
28944 #define I2C_CR1_NOSTRETCH                   I2C_CR1_NOSTRETCH_Msk                   /*!< Clock stretching disable */
28945 #define I2C_CR1_WUPEN_Pos                   (18U)
28946 #define I2C_CR1_WUPEN_Msk                   (0x1UL << I2C_CR1_WUPEN_Pos)            /*!< 0x00040000 */
28947 #define I2C_CR1_WUPEN                       I2C_CR1_WUPEN_Msk                       /*!< Wakeup from STOP enable */
28948 #define I2C_CR1_GCEN_Pos                    (19U)
28949 #define I2C_CR1_GCEN_Msk                    (0x1UL << I2C_CR1_GCEN_Pos)             /*!< 0x00080000 */
28950 #define I2C_CR1_GCEN                        I2C_CR1_GCEN_Msk                        /*!< General call enable */
28951 #define I2C_CR1_SMBHEN_Pos                  (20U)
28952 #define I2C_CR1_SMBHEN_Msk                  (0x1UL << I2C_CR1_SMBHEN_Pos)           /*!< 0x00100000 */
28953 #define I2C_CR1_SMBHEN                      I2C_CR1_SMBHEN_Msk                      /*!< SMBus host address enable */
28954 #define I2C_CR1_SMBDEN_Pos                  (21U)
28955 #define I2C_CR1_SMBDEN_Msk                  (0x1UL << I2C_CR1_SMBDEN_Pos)           /*!< 0x00200000 */
28956 #define I2C_CR1_SMBDEN                      I2C_CR1_SMBDEN_Msk                      /*!< SMBus device default address enable */
28957 #define I2C_CR1_ALERTEN_Pos                 (22U)
28958 #define I2C_CR1_ALERTEN_Msk                 (0x1UL << I2C_CR1_ALERTEN_Pos)          /*!< 0x00400000 */
28959 #define I2C_CR1_ALERTEN                     I2C_CR1_ALERTEN_Msk                     /*!< SMBus alert enable */
28960 #define I2C_CR1_PECEN_Pos                   (23U)
28961 #define I2C_CR1_PECEN_Msk                   (0x1UL << I2C_CR1_PECEN_Pos)            /*!< 0x00800000 */
28962 #define I2C_CR1_PECEN                       I2C_CR1_PECEN_Msk                       /*!< PEC enable */
28963 #define I2C_CR1_FMP_Pos                     (24U)
28964 #define I2C_CR1_FMP_Msk                     (0x1UL << I2C_CR1_FMP_Pos)              /*!< 0x01000000 */
28965 #define I2C_CR1_FMP                         I2C_CR1_FMP_Msk                         /*!< FMP enable */
28966 #define I2C_CR1_ADDRACLR_Pos                (30U)
28967 #define I2C_CR1_ADDRACLR_Msk                (0x1UL << I2C_CR1_ADDRACLR_Pos)         /*!< 0x40000000 */
28968 #define I2C_CR1_ADDRACLR                    I2C_CR1_ADDRACLR_Msk                    /*!< ADDRACLR enable */
28969 #define I2C_CR1_STOPFACLR_Pos               (31U)
28970 #define I2C_CR1_STOPFACLR_Msk               (0x1UL << I2C_CR1_STOPFACLR_Pos)        /*!< 0x80000000 */
28971 #define I2C_CR1_STOPFACLR                   I2C_CR1_STOPFACLR_Msk                   /*!< STOPFACLR enable */
28972 
28973 /******************  Bit definition for I2C_CR2 register  ********************/
28974 #define I2C_CR2_SADD_Pos                    (0U)
28975 #define I2C_CR2_SADD_Msk                    (0x3FFUL << I2C_CR2_SADD_Pos)           /*!< 0x000003FF */
28976 #define I2C_CR2_SADD                        I2C_CR2_SADD_Msk                        /*!< Slave address (master mode) */
28977 #define I2C_CR2_RD_WRN_Pos                  (10U)
28978 #define I2C_CR2_RD_WRN_Msk                  (0x1UL << I2C_CR2_RD_WRN_Pos)           /*!< 0x00000400 */
28979 #define I2C_CR2_RD_WRN                      I2C_CR2_RD_WRN_Msk                      /*!< Transfer direction (master mode) */
28980 #define I2C_CR2_ADD10_Pos                   (11U)
28981 #define I2C_CR2_ADD10_Msk                   (0x1UL << I2C_CR2_ADD10_Pos)            /*!< 0x00000800 */
28982 #define I2C_CR2_ADD10                       I2C_CR2_ADD10_Msk                       /*!< 10-bit addressing mode (master mode) */
28983 #define I2C_CR2_HEAD10R_Pos                 (12U)
28984 #define I2C_CR2_HEAD10R_Msk                 (0x1UL << I2C_CR2_HEAD10R_Pos)          /*!< 0x00001000 */
28985 #define I2C_CR2_HEAD10R                     I2C_CR2_HEAD10R_Msk                     /*!< 10-bit address header only read direction (master mode) */
28986 #define I2C_CR2_START_Pos                   (13U)
28987 #define I2C_CR2_START_Msk                   (0x1UL << I2C_CR2_START_Pos)            /*!< 0x00002000 */
28988 #define I2C_CR2_START                       I2C_CR2_START_Msk                       /*!< START generation */
28989 #define I2C_CR2_STOP_Pos                    (14U)
28990 #define I2C_CR2_STOP_Msk                    (0x1UL << I2C_CR2_STOP_Pos)             /*!< 0x00004000 */
28991 #define I2C_CR2_STOP                        I2C_CR2_STOP_Msk                        /*!< STOP generation (master mode) */
28992 #define I2C_CR2_NACK_Pos                    (15U)
28993 #define I2C_CR2_NACK_Msk                    (0x1UL << I2C_CR2_NACK_Pos)             /*!< 0x00008000 */
28994 #define I2C_CR2_NACK                        I2C_CR2_NACK_Msk                        /*!< NACK generation (slave mode) */
28995 #define I2C_CR2_NBYTES_Pos                  (16U)
28996 #define I2C_CR2_NBYTES_Msk                  (0xFFUL << I2C_CR2_NBYTES_Pos)          /*!< 0x00FF0000 */
28997 #define I2C_CR2_NBYTES                      I2C_CR2_NBYTES_Msk                      /*!< Number of bytes */
28998 #define I2C_CR2_RELOAD_Pos                  (24U)
28999 #define I2C_CR2_RELOAD_Msk                  (0x1UL << I2C_CR2_RELOAD_Pos)           /*!< 0x01000000 */
29000 #define I2C_CR2_RELOAD                      I2C_CR2_RELOAD_Msk                      /*!< NBYTES reload mode */
29001 #define I2C_CR2_AUTOEND_Pos                 (25U)
29002 #define I2C_CR2_AUTOEND_Msk                 (0x1UL << I2C_CR2_AUTOEND_Pos)          /*!< 0x02000000 */
29003 #define I2C_CR2_AUTOEND                     I2C_CR2_AUTOEND_Msk                     /*!< Automatic end mode (master mode) */
29004 #define I2C_CR2_PECBYTE_Pos                 (26U)
29005 #define I2C_CR2_PECBYTE_Msk                 (0x1UL << I2C_CR2_PECBYTE_Pos)          /*!< 0x04000000 */
29006 #define I2C_CR2_PECBYTE                     I2C_CR2_PECBYTE_Msk                     /*!< Packet error checking byte */
29007 
29008 /*******************  Bit definition for I2C_OAR1 register  ******************/
29009 #define I2C_OAR1_OA1_Pos                    (0U)
29010 #define I2C_OAR1_OA1_Msk                    (0x3FFUL << I2C_OAR1_OA1_Pos)           /*!< 0x000003FF */
29011 #define I2C_OAR1_OA1                        I2C_OAR1_OA1_Msk                        /*!< Interface own address 1 */
29012 #define I2C_OAR1_OA1MODE_Pos                (10U)
29013 #define I2C_OAR1_OA1MODE_Msk                (0x1UL << I2C_OAR1_OA1MODE_Pos)         /*!< 0x00000400 */
29014 #define I2C_OAR1_OA1MODE                    I2C_OAR1_OA1MODE_Msk                    /*!< Own address 1 10-bit mode */
29015 #define I2C_OAR1_OA1EN_Pos                  (15U)
29016 #define I2C_OAR1_OA1EN_Msk                  (0x1UL << I2C_OAR1_OA1EN_Pos)           /*!< 0x00008000 */
29017 #define I2C_OAR1_OA1EN                      I2C_OAR1_OA1EN_Msk                      /*!< Own address 1 enable */
29018 
29019 /*******************  Bit definition for I2C_OAR2 register  ******************/
29020 #define I2C_OAR2_OA2_Pos                    (1U)
29021 #define I2C_OAR2_OA2_Msk                    (0x7FUL << I2C_OAR2_OA2_Pos)            /*!< 0x000000FE */
29022 #define I2C_OAR2_OA2                        I2C_OAR2_OA2_Msk                        /*!< Interface own address 2 */
29023 #define I2C_OAR2_OA2MSK_Pos                 (8U)
29024 #define I2C_OAR2_OA2MSK_Msk                 (0x7UL << I2C_OAR2_OA2MSK_Pos)          /*!< 0x00000700 */
29025 #define I2C_OAR2_OA2MSK                     I2C_OAR2_OA2MSK_Msk                     /*!< Own address 2 masks */
29026 #define I2C_OAR2_OA2NOMASK                  (0x00000000UL)                          /*!< No mask                                        */
29027 #define I2C_OAR2_OA2MASK01_Pos              (8U)
29028 #define I2C_OAR2_OA2MASK01_Msk              (0x1UL << I2C_OAR2_OA2MASK01_Pos)       /*!< 0x00000100 */
29029 #define I2C_OAR2_OA2MASK01                  I2C_OAR2_OA2MASK01_Msk                  /*!< OA2[1] is masked, Only OA2[7:2] are compared   */
29030 #define I2C_OAR2_OA2MASK02_Pos              (9U)
29031 #define I2C_OAR2_OA2MASK02_Msk              (0x1UL << I2C_OAR2_OA2MASK02_Pos)       /*!< 0x00000200 */
29032 #define I2C_OAR2_OA2MASK02                  I2C_OAR2_OA2MASK02_Msk                  /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */
29033 #define I2C_OAR2_OA2MASK03_Pos              (8U)
29034 #define I2C_OAR2_OA2MASK03_Msk              (0x3UL << I2C_OAR2_OA2MASK03_Pos)       /*!< 0x00000300 */
29035 #define I2C_OAR2_OA2MASK03                  I2C_OAR2_OA2MASK03_Msk                  /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */
29036 #define I2C_OAR2_OA2MASK04_Pos              (10U)
29037 #define I2C_OAR2_OA2MASK04_Msk              (0x1UL << I2C_OAR2_OA2MASK04_Pos)       /*!< 0x00000400 */
29038 #define I2C_OAR2_OA2MASK04                  I2C_OAR2_OA2MASK04_Msk                  /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */
29039 #define I2C_OAR2_OA2MASK05_Pos              (8U)
29040 #define I2C_OAR2_OA2MASK05_Msk              (0x5UL << I2C_OAR2_OA2MASK05_Pos)       /*!< 0x00000500 */
29041 #define I2C_OAR2_OA2MASK05                  I2C_OAR2_OA2MASK05_Msk                  /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */
29042 #define I2C_OAR2_OA2MASK06_Pos              (9U)
29043 #define I2C_OAR2_OA2MASK06_Msk              (0x3UL << I2C_OAR2_OA2MASK06_Pos)       /*!< 0x00000600 */
29044 #define I2C_OAR2_OA2MASK06                  I2C_OAR2_OA2MASK06_Msk                  /*!< OA2[6:1] is masked, Only OA2[7] are compared   */
29045 #define I2C_OAR2_OA2MASK07_Pos              (8U)
29046 #define I2C_OAR2_OA2MASK07_Msk              (0x7UL << I2C_OAR2_OA2MASK07_Pos)       /*!< 0x00000700 */
29047 #define I2C_OAR2_OA2MASK07                  I2C_OAR2_OA2MASK07_Msk                  /*!< OA2[7:1] is masked, No comparison is done      */
29048 #define I2C_OAR2_OA2EN_Pos                  (15U)
29049 #define I2C_OAR2_OA2EN_Msk                  (0x1UL << I2C_OAR2_OA2EN_Pos)           /*!< 0x00008000 */
29050 #define I2C_OAR2_OA2EN                      I2C_OAR2_OA2EN_Msk                      /*!< Own address 2 enable */
29051 
29052 /*******************  Bit definition for I2C_TIMINGR register *******************/
29053 #define I2C_TIMINGR_SCLL_Pos                (0U)
29054 #define I2C_TIMINGR_SCLL_Msk                (0xFFUL << I2C_TIMINGR_SCLL_Pos)        /*!< 0x000000FF */
29055 #define I2C_TIMINGR_SCLL                    I2C_TIMINGR_SCLL_Msk                    /*!< SCL low period (master mode) */
29056 #define I2C_TIMINGR_SCLH_Pos                (8U)
29057 #define I2C_TIMINGR_SCLH_Msk                (0xFFUL << I2C_TIMINGR_SCLH_Pos)        /*!< 0x0000FF00 */
29058 #define I2C_TIMINGR_SCLH                    I2C_TIMINGR_SCLH_Msk                    /*!< SCL high period (master mode) */
29059 #define I2C_TIMINGR_SDADEL_Pos              (16U)
29060 #define I2C_TIMINGR_SDADEL_Msk              (0xFUL << I2C_TIMINGR_SDADEL_Pos)       /*!< 0x000F0000 */
29061 #define I2C_TIMINGR_SDADEL                  I2C_TIMINGR_SDADEL_Msk                  /*!< Data hold time */
29062 #define I2C_TIMINGR_SCLDEL_Pos              (20U)
29063 #define I2C_TIMINGR_SCLDEL_Msk              (0xFUL << I2C_TIMINGR_SCLDEL_Pos)       /*!< 0x00F00000 */
29064 #define I2C_TIMINGR_SCLDEL                  I2C_TIMINGR_SCLDEL_Msk                  /*!< Data setup time */
29065 #define I2C_TIMINGR_PRESC_Pos               (28U)
29066 #define I2C_TIMINGR_PRESC_Msk               (0xFUL << I2C_TIMINGR_PRESC_Pos)        /*!< 0xF0000000 */
29067 #define I2C_TIMINGR_PRESC                   I2C_TIMINGR_PRESC_Msk                   /*!< Timings prescaler */
29068 
29069 /******************* Bit definition for I2C_TIMEOUTR register *******************/
29070 #define I2C_TIMEOUTR_TIMEOUTA_Pos           (0U)
29071 #define I2C_TIMEOUTR_TIMEOUTA_Msk           (0xFFFUL << I2C_TIMEOUTR_TIMEOUTA_Pos)  /*!< 0x00000FFF */
29072 #define I2C_TIMEOUTR_TIMEOUTA               I2C_TIMEOUTR_TIMEOUTA_Msk               /*!< Bus timeout A */
29073 #define I2C_TIMEOUTR_TIDLE_Pos              (12U)
29074 #define I2C_TIMEOUTR_TIDLE_Msk              (0x1UL << I2C_TIMEOUTR_TIDLE_Pos)       /*!< 0x00001000 */
29075 #define I2C_TIMEOUTR_TIDLE                  I2C_TIMEOUTR_TIDLE_Msk                  /*!< Idle clock timeout detection */
29076 #define I2C_TIMEOUTR_TIMOUTEN_Pos           (15U)
29077 #define I2C_TIMEOUTR_TIMOUTEN_Msk           (0x1UL << I2C_TIMEOUTR_TIMOUTEN_Pos)    /*!< 0x00008000 */
29078 #define I2C_TIMEOUTR_TIMOUTEN               I2C_TIMEOUTR_TIMOUTEN_Msk               /*!< Clock timeout enable */
29079 #define I2C_TIMEOUTR_TIMEOUTB_Pos           (16U)
29080 #define I2C_TIMEOUTR_TIMEOUTB_Msk           (0xFFFUL << I2C_TIMEOUTR_TIMEOUTB_Pos)  /*!< 0x0FFF0000 */
29081 #define I2C_TIMEOUTR_TIMEOUTB               I2C_TIMEOUTR_TIMEOUTB_Msk               /*!< Bus timeout B*/
29082 #define I2C_TIMEOUTR_TEXTEN_Pos             (31U)
29083 #define I2C_TIMEOUTR_TEXTEN_Msk             (0x1UL << I2C_TIMEOUTR_TEXTEN_Pos)      /*!< 0x80000000 */
29084 #define I2C_TIMEOUTR_TEXTEN                 I2C_TIMEOUTR_TEXTEN_Msk                 /*!< Extended clock timeout enable */
29085 
29086 /******************  Bit definition for I2C_ISR register  *********************/
29087 #define I2C_ISR_TXE_Pos                     (0U)
29088 #define I2C_ISR_TXE_Msk                     (0x1UL << I2C_ISR_TXE_Pos)              /*!< 0x00000001 */
29089 #define I2C_ISR_TXE                         I2C_ISR_TXE_Msk                         /*!< Transmit data register empty */
29090 #define I2C_ISR_TXIS_Pos                    (1U)
29091 #define I2C_ISR_TXIS_Msk                    (0x1UL << I2C_ISR_TXIS_Pos)             /*!< 0x00000002 */
29092 #define I2C_ISR_TXIS                        I2C_ISR_TXIS_Msk                        /*!< Transmit interrupt status */
29093 #define I2C_ISR_RXNE_Pos                    (2U)
29094 #define I2C_ISR_RXNE_Msk                    (0x1UL << I2C_ISR_RXNE_Pos)             /*!< 0x00000004 */
29095 #define I2C_ISR_RXNE                        I2C_ISR_RXNE_Msk                        /*!< Receive data register not empty */
29096 #define I2C_ISR_ADDR_Pos                    (3U)
29097 #define I2C_ISR_ADDR_Msk                    (0x1UL << I2C_ISR_ADDR_Pos)             /*!< 0x00000008 */
29098 #define I2C_ISR_ADDR                        I2C_ISR_ADDR_Msk                        /*!< Address matched (slave mode)*/
29099 #define I2C_ISR_NACKF_Pos                   (4U)
29100 #define I2C_ISR_NACKF_Msk                   (0x1UL << I2C_ISR_NACKF_Pos)            /*!< 0x00000010 */
29101 #define I2C_ISR_NACKF                       I2C_ISR_NACKF_Msk                       /*!< NACK received flag */
29102 #define I2C_ISR_STOPF_Pos                   (5U)
29103 #define I2C_ISR_STOPF_Msk                   (0x1UL << I2C_ISR_STOPF_Pos)            /*!< 0x00000020 */
29104 #define I2C_ISR_STOPF                       I2C_ISR_STOPF_Msk                       /*!< STOP detection flag */
29105 #define I2C_ISR_TC_Pos                      (6U)
29106 #define I2C_ISR_TC_Msk                      (0x1UL << I2C_ISR_TC_Pos)               /*!< 0x00000040 */
29107 #define I2C_ISR_TC                          I2C_ISR_TC_Msk                          /*!< Transfer complete (master mode) */
29108 #define I2C_ISR_TCR_Pos                     (7U)
29109 #define I2C_ISR_TCR_Msk                     (0x1UL << I2C_ISR_TCR_Pos)              /*!< 0x00000080 */
29110 #define I2C_ISR_TCR                         I2C_ISR_TCR_Msk                         /*!< Transfer complete reload */
29111 #define I2C_ISR_BERR_Pos                    (8U)
29112 #define I2C_ISR_BERR_Msk                    (0x1UL << I2C_ISR_BERR_Pos)             /*!< 0x00000100 */
29113 #define I2C_ISR_BERR                        I2C_ISR_BERR_Msk                        /*!< Bus error */
29114 #define I2C_ISR_ARLO_Pos                    (9U)
29115 #define I2C_ISR_ARLO_Msk                    (0x1UL << I2C_ISR_ARLO_Pos)             /*!< 0x00000200 */
29116 #define I2C_ISR_ARLO                        I2C_ISR_ARLO_Msk                        /*!< Arbitration lost */
29117 #define I2C_ISR_OVR_Pos                     (10U)
29118 #define I2C_ISR_OVR_Msk                     (0x1UL << I2C_ISR_OVR_Pos)              /*!< 0x00000400 */
29119 #define I2C_ISR_OVR                         I2C_ISR_OVR_Msk                         /*!< Overrun/Underrun */
29120 #define I2C_ISR_PECERR_Pos                  (11U)
29121 #define I2C_ISR_PECERR_Msk                  (0x1UL << I2C_ISR_PECERR_Pos)           /*!< 0x00000800 */
29122 #define I2C_ISR_PECERR                      I2C_ISR_PECERR_Msk                      /*!< PEC error in reception */
29123 #define I2C_ISR_TIMEOUT_Pos                 (12U)
29124 #define I2C_ISR_TIMEOUT_Msk                 (0x1UL << I2C_ISR_TIMEOUT_Pos)          /*!< 0x00001000 */
29125 #define I2C_ISR_TIMEOUT                     I2C_ISR_TIMEOUT_Msk                     /*!< Timeout or Tlow detection flag */
29126 #define I2C_ISR_ALERT_Pos                   (13U)
29127 #define I2C_ISR_ALERT_Msk                   (0x1UL << I2C_ISR_ALERT_Pos)            /*!< 0x00002000 */
29128 #define I2C_ISR_ALERT                       I2C_ISR_ALERT_Msk                       /*!< SMBus alert */
29129 #define I2C_ISR_BUSY_Pos                    (15U)
29130 #define I2C_ISR_BUSY_Msk                    (0x1UL << I2C_ISR_BUSY_Pos)             /*!< 0x00008000 */
29131 #define I2C_ISR_BUSY                        I2C_ISR_BUSY_Msk                        /*!< Bus busy */
29132 #define I2C_ISR_DIR_Pos                     (16U)
29133 #define I2C_ISR_DIR_Msk                     (0x1UL << I2C_ISR_DIR_Pos)              /*!< 0x00010000 */
29134 #define I2C_ISR_DIR                         I2C_ISR_DIR_Msk                         /*!< Transfer direction (slave mode) */
29135 #define I2C_ISR_ADDCODE_Pos                 (17U)
29136 #define I2C_ISR_ADDCODE_Msk                 (0x7FUL << I2C_ISR_ADDCODE_Pos)         /*!< 0x00FE0000 */
29137 #define I2C_ISR_ADDCODE                     I2C_ISR_ADDCODE_Msk                     /*!< Address match code (slave mode) */
29138 
29139 /******************  Bit definition for I2C_ICR register  *********************/
29140 #define I2C_ICR_ADDRCF_Pos                  (3U)
29141 #define I2C_ICR_ADDRCF_Msk                  (0x1UL << I2C_ICR_ADDRCF_Pos)           /*!< 0x00000008 */
29142 #define I2C_ICR_ADDRCF                      I2C_ICR_ADDRCF_Msk                      /*!< Address matched clear flag */
29143 #define I2C_ICR_NACKCF_Pos                  (4U)
29144 #define I2C_ICR_NACKCF_Msk                  (0x1UL << I2C_ICR_NACKCF_Pos)           /*!< 0x00000010 */
29145 #define I2C_ICR_NACKCF                      I2C_ICR_NACKCF_Msk                      /*!< NACK clear flag */
29146 #define I2C_ICR_STOPCF_Pos                  (5U)
29147 #define I2C_ICR_STOPCF_Msk                  (0x1UL << I2C_ICR_STOPCF_Pos)           /*!< 0x00000020 */
29148 #define I2C_ICR_STOPCF                      I2C_ICR_STOPCF_Msk                      /*!< STOP detection clear flag */
29149 #define I2C_ICR_BERRCF_Pos                  (8U)
29150 #define I2C_ICR_BERRCF_Msk                  (0x1UL << I2C_ICR_BERRCF_Pos)           /*!< 0x00000100 */
29151 #define I2C_ICR_BERRCF                      I2C_ICR_BERRCF_Msk                      /*!< Bus error clear flag */
29152 #define I2C_ICR_ARLOCF_Pos                  (9U)
29153 #define I2C_ICR_ARLOCF_Msk                  (0x1UL << I2C_ICR_ARLOCF_Pos)           /*!< 0x00000200 */
29154 #define I2C_ICR_ARLOCF                      I2C_ICR_ARLOCF_Msk                      /*!< Arbitration lost clear flag */
29155 #define I2C_ICR_OVRCF_Pos                   (10U)
29156 #define I2C_ICR_OVRCF_Msk                   (0x1UL << I2C_ICR_OVRCF_Pos)            /*!< 0x00000400 */
29157 #define I2C_ICR_OVRCF                       I2C_ICR_OVRCF_Msk                       /*!< Overrun/Underrun clear flag */
29158 #define I2C_ICR_PECCF_Pos                   (11U)
29159 #define I2C_ICR_PECCF_Msk                   (0x1UL << I2C_ICR_PECCF_Pos)            /*!< 0x00000800 */
29160 #define I2C_ICR_PECCF                       I2C_ICR_PECCF_Msk                       /*!< PAC error clear flag */
29161 #define I2C_ICR_TIMOUTCF_Pos                (12U)
29162 #define I2C_ICR_TIMOUTCF_Msk                (0x1UL << I2C_ICR_TIMOUTCF_Pos)         /*!< 0x00001000 */
29163 #define I2C_ICR_TIMOUTCF                    I2C_ICR_TIMOUTCF_Msk                    /*!< Timeout clear flag */
29164 #define I2C_ICR_ALERTCF_Pos                 (13U)
29165 #define I2C_ICR_ALERTCF_Msk                 (0x1UL << I2C_ICR_ALERTCF_Pos)          /*!< 0x00002000 */
29166 #define I2C_ICR_ALERTCF                     I2C_ICR_ALERTCF_Msk                     /*!< Alert clear flag */
29167 
29168 /******************  Bit definition for I2C_PECR register  *********************/
29169 #define I2C_PECR_PEC_Pos                    (0U)
29170 #define I2C_PECR_PEC_Msk                    (0xFFUL << I2C_PECR_PEC_Pos)            /*!< 0x000000FF */
29171 #define I2C_PECR_PEC                        I2C_PECR_PEC_Msk                        /*!< PEC register */
29172 
29173 /******************  Bit definition for I2C_RXDR register  *********************/
29174 #define I2C_RXDR_RXDATA_Pos                 (0U)
29175 #define I2C_RXDR_RXDATA_Msk                 (0xFFUL << I2C_RXDR_RXDATA_Pos)         /*!< 0x000000FF */
29176 #define I2C_RXDR_RXDATA                     I2C_RXDR_RXDATA_Msk                     /*!< 8-bit receive data */
29177 
29178 /******************  Bit definition for I2C_TXDR register  *********************/
29179 #define I2C_TXDR_TXDATA_Pos                 (0U)
29180 #define I2C_TXDR_TXDATA_Msk                 (0xFFUL << I2C_TXDR_TXDATA_Pos)         /*!< 0x000000FF */
29181 #define I2C_TXDR_TXDATA                     I2C_TXDR_TXDATA_Msk                     /*!< 8-bit transmit data */
29182 
29183 /******************  Bit definition for I2C_AUTOCR register  ********************/
29184 #define I2C_AUTOCR_TCDMAEN_Pos              (6U)
29185 #define I2C_AUTOCR_TCDMAEN_Msk              (0x1UL << I2C_AUTOCR_TCDMAEN_Pos)       /*!< 0x00000040 */
29186 #define I2C_AUTOCR_TCDMAEN                  I2C_AUTOCR_TCDMAEN_Msk                  /*!< DMA request enable on Transfer Complete event */
29187 #define I2C_AUTOCR_TCRDMAEN_Pos             (7U)
29188 #define I2C_AUTOCR_TCRDMAEN_Msk             (0x1UL << I2C_AUTOCR_TCRDMAEN_Pos)      /*!< 0x00000080 */
29189 #define I2C_AUTOCR_TCRDMAEN                 I2C_AUTOCR_TCRDMAEN_Msk                 /*!< DMA request enable on Transfer Complete Reload event */
29190 #define I2C_AUTOCR_TRIGSEL_Pos              (16U)
29191 #define I2C_AUTOCR_TRIGSEL_Msk              (0xFUL << I2C_AUTOCR_TRIGSEL_Pos)       /*!< 0x000F0000 */
29192 #define I2C_AUTOCR_TRIGSEL                  I2C_AUTOCR_TRIGSEL_Msk                  /*!< Trigger selection */
29193 #define I2C_AUTOCR_TRIGPOL_Pos              (20U)
29194 #define I2C_AUTOCR_TRIGPOL_Msk              (0x1UL << I2C_AUTOCR_TRIGPOL_Pos)       /*!< 0x000100000 */
29195 #define I2C_AUTOCR_TRIGPOL                  I2C_AUTOCR_TRIGPOL_Msk                  /*!< Trigger polarity */
29196 #define I2C_AUTOCR_TRIGEN_Pos               (21U)
29197 #define I2C_AUTOCR_TRIGEN_Msk               (0x1UL << I2C_AUTOCR_TRIGEN_Pos)        /*!< 0x000200000 */
29198 #define I2C_AUTOCR_TRIGEN                   I2C_AUTOCR_TRIGEN_Msk                   /*!< Trigger enable */
29199 
29200 /******************************************************************************/
29201 /*                                                                            */
29202 /*                           Independent WATCHDOG                             */
29203 /*                                                                            */
29204 /******************************************************************************/
29205 /*******************  Bit definition for IWDG_KR register  ********************/
29206 #define IWDG_KR_KEY_Pos                     (0U)
29207 #define IWDG_KR_KEY_Msk                     (0xFFFFUL << IWDG_KR_KEY_Pos)           /*!< 0x0000FFFF */
29208 #define IWDG_KR_KEY                         IWDG_KR_KEY_Msk                         /*!<Key value (write only, read 0000h)  */
29209 
29210 /*******************  Bit definition for IWDG_PR register  ********************/
29211 #define IWDG_PR_PR_Pos                      (0U)
29212 #define IWDG_PR_PR_Msk                      (0xFUL << IWDG_PR_PR_Pos)               /*!< 0x0000000F */
29213 #define IWDG_PR_PR                          IWDG_PR_PR_Msk                          /*!<PR[3:0] (Prescaler divider)         */
29214 #define IWDG_PR_PR_0                        (0x1UL << IWDG_PR_PR_Pos)               /*!< 0x00000001 */
29215 #define IWDG_PR_PR_1                        (0x2UL << IWDG_PR_PR_Pos)               /*!< 0x00000002 */
29216 #define IWDG_PR_PR_2                        (0x4UL << IWDG_PR_PR_Pos)               /*!< 0x00000004 */
29217 #define IWDG_PR_PR_3                        (0x8UL << IWDG_PR_PR_Pos)               /*!< 0x00000008 */
29218 
29219 /*******************  Bit definition for IWDG_RLR register  *******************/
29220 #define IWDG_RLR_RL_Pos                     (0U)
29221 #define IWDG_RLR_RL_Msk                     (0xFFFUL << IWDG_RLR_RL_Pos)            /*!< 0x00000FFF */
29222 #define IWDG_RLR_RL                         IWDG_RLR_RL_Msk                         /*!<Watchdog counter reload value        */
29223 
29224 /*******************  Bit definition for IWDG_SR register  ********************/
29225 #define IWDG_SR_PVU_Pos                     (0U)
29226 #define IWDG_SR_PVU_Msk                     (0x1UL << IWDG_SR_PVU_Pos)              /*!< 0x00000001 */
29227 #define IWDG_SR_PVU                         IWDG_SR_PVU_Msk                         /*!< Watchdog prescaler value update */
29228 #define IWDG_SR_RVU_Pos                     (1U)
29229 #define IWDG_SR_RVU_Msk                     (0x1UL << IWDG_SR_RVU_Pos)              /*!< 0x00000002 */
29230 #define IWDG_SR_RVU                         IWDG_SR_RVU_Msk                         /*!< Watchdog counter reload value update */
29231 #define IWDG_SR_WVU_Pos                     (2U)
29232 #define IWDG_SR_WVU_Msk                     (0x1UL << IWDG_SR_WVU_Pos)              /*!< 0x00000004 */
29233 #define IWDG_SR_WVU                         IWDG_SR_WVU_Msk                         /*!< Watchdog counter window value update */
29234 #define IWDG_SR_EWU_Pos                     (3U)
29235 #define IWDG_SR_EWU_Msk                     (0x1UL << IWDG_SR_EWU_Pos)              /*!< 0x00000008 */
29236 #define IWDG_SR_EWU                         IWDG_SR_EWU_Msk                         /*!< Watchdog interrupt comparator value update */
29237 #define IWDG_SR_EWIF_Pos                    (14U)
29238 #define IWDG_SR_EWIF_Msk                    (0x1UL << IWDG_SR_EWIF_Pos)             /*!< 0x00004000 */
29239 #define IWDG_SR_EWIF                        IWDG_SR_EWIF_Msk                        /*!< Watchdog early interrupt flag */
29240 
29241 /******************  Bit definition for IWDG_WINR register  *******************/
29242 #define IWDG_WINR_WIN_Pos                   (0U)
29243 #define IWDG_WINR_WIN_Msk                   (0xFFFUL << IWDG_WINR_WIN_Pos)          /*!< 0x00000FFF */
29244 #define IWDG_WINR_WIN                       IWDG_WINR_WIN_Msk                       /*!< Watchdog counter window value */
29245 
29246 /******************  Bit definition for IWDG_EWCR register  *******************/
29247 #define IWDG_EWCR_EWIT_Pos                  (0U)
29248 #define IWDG_EWCR_EWIT_Msk                  (0xFFFUL << IWDG_EWCR_EWIT_Pos)         /*!< 0x00000FFF */
29249 #define IWDG_EWCR_EWIT                      IWDG_EWCR_EWIT_Msk                      /*!< Watchdog early wakeup comparator value */
29250 #define IWDG_EWCR_EWIC_Pos                  (14U)
29251 #define IWDG_EWCR_EWIC_Msk                  (0x1UL << IWDG_EWCR_EWIC_Pos)           /*!< 0x00000FFF */
29252 #define IWDG_EWCR_EWIC                      IWDG_EWCR_EWIC_Msk                      /*!< Watchdog early wakeup comparator value */
29253 #define IWDG_EWCR_EWIE_Pos                  (15U)
29254 #define IWDG_EWCR_EWIE_Msk                  (0x1UL << IWDG_EWCR_EWIE_Pos)           /*!< 0x00000FFF */
29255 #define IWDG_EWCR_EWIE                      IWDG_EWCR_EWIE_Msk                      /*!< Watchdog early wakeup comparator value */
29256 
29257 /******************************************************************************/
29258 /*                                                                            */
29259 /*                   Serial Peripheral Interface (SPI)                        */
29260 /*                                                                            */
29261 /******************************************************************************/
29262 /*******************  Bit definition for SPI_CR1 register  ********************/
29263 #define SPI_CR1_SPE_Pos                     (0U)
29264 #define SPI_CR1_SPE_Msk                     (0x1UL << SPI_CR1_SPE_Pos)              /*!< 0x00000001 */
29265 #define SPI_CR1_SPE                         SPI_CR1_SPE_Msk                         /*!<Serial Peripheral Enable */
29266 #define SPI_CR1_MASRX_Pos                   (8U)
29267 #define SPI_CR1_MASRX_Msk                   (0x1UL << SPI_CR1_MASRX_Pos)            /*!< 0x00000100 */
29268 #define SPI_CR1_MASRX                       SPI_CR1_MASRX_Msk                       /*!<Master automatic SUSP in Receive mode */
29269 #define SPI_CR1_CSTART_Pos                  (9U)
29270 #define SPI_CR1_CSTART_Msk                  (0x1UL << SPI_CR1_CSTART_Pos)           /*!< 0x00000200 */
29271 #define SPI_CR1_CSTART                      SPI_CR1_CSTART_Msk                      /*!<Master transfer start  */
29272 #define SPI_CR1_CSUSP_Pos                   (10U)
29273 #define SPI_CR1_CSUSP_Msk                   (0x1UL << SPI_CR1_CSUSP_Pos)            /*!< 0x00000400 */
29274 #define SPI_CR1_CSUSP                       SPI_CR1_CSUSP_Msk                       /*!<Master SUSPend request */
29275 #define SPI_CR1_HDDIR_Pos                   (11U)
29276 #define SPI_CR1_HDDIR_Msk                   (0x1UL << SPI_CR1_HDDIR_Pos)            /*!< 0x00000800 */
29277 #define SPI_CR1_HDDIR                       SPI_CR1_HDDIR_Msk                       /*!<Rx/Tx direction at Half-duplex mode */
29278 #define SPI_CR1_SSI_Pos                     (12U)
29279 #define SPI_CR1_SSI_Msk                     (0x1UL << SPI_CR1_SSI_Pos)              /*!< 0x00001000 */
29280 #define SPI_CR1_SSI                         SPI_CR1_SSI_Msk                         /*!<Internal SS signal input level */
29281 #define SPI_CR1_CRC33_17_Pos                (13U)
29282 #define SPI_CR1_CRC33_17_Msk                (0x1UL << SPI_CR1_CRC33_17_Pos)         /*!< 0x00002000 */
29283 #define SPI_CR1_CRC33_17                    SPI_CR1_CRC33_17_Msk                    /*!<32-bit CRC polynomial configuration */
29284 #define SPI_CR1_RCRCINI_Pos                 (14U)
29285 #define SPI_CR1_RCRCINI_Msk                 (0x1UL << SPI_CR1_RCRCINI_Pos)          /*!< 0x00004000 */
29286 #define SPI_CR1_RCRCINI                     SPI_CR1_RCRCINI_Msk                     /*!<CRC init pattern control for receiver */
29287 #define SPI_CR1_TCRCINI_Pos                 (15U)
29288 #define SPI_CR1_TCRCINI_Msk                 (0x1UL << SPI_CR1_TCRCINI_Pos)          /*!< 0x00008000 */
29289 #define SPI_CR1_TCRCINI                     SPI_CR1_TCRCINI_Msk                     /*!<CRC init pattern control for transmitter */
29290 #define SPI_CR1_IOLOCK_Pos                  (16U)
29291 #define SPI_CR1_IOLOCK_Msk                  (0x1UL << SPI_CR1_IOLOCK_Pos)           /*!< 0x00010000 */
29292 #define SPI_CR1_IOLOCK                      SPI_CR1_IOLOCK_Msk                      /*!<Locking the AF configuration of associated IOs */
29293 
29294 /*******************  Bit definition for SPI_CR2 register  ********************/
29295 #define SPI_CR2_TSIZE_Pos                   (0U)
29296 #define SPI_CR2_TSIZE_Msk                   (0xFFFFUL << SPI_CR2_TSIZE_Pos)         /*!< 0x0000FFFF */
29297 #define SPI_CR2_TSIZE                       SPI_CR2_TSIZE_Msk                       /*!<Number of data at current transfer */
29298 
29299 /*******************  Bit definition for SPI_CFG1 register  ********************/
29300 #define SPI_CFG1_DSIZE_Pos                  (0U)
29301 #define SPI_CFG1_DSIZE_Msk                  (0x1FUL << SPI_CFG1_DSIZE_Pos)          /*!< 0x0000001F */
29302 #define SPI_CFG1_DSIZE                      SPI_CFG1_DSIZE_Msk                      /*!<DSIZE[4:0]: Bits number in single SPI data frame */
29303 #define SPI_CFG1_DSIZE_0                    (0x01UL << SPI_CFG1_DSIZE_Pos)          /*!< 0x00000001 */
29304 #define SPI_CFG1_DSIZE_1                    (0x02UL << SPI_CFG1_DSIZE_Pos)          /*!< 0x00000002 */
29305 #define SPI_CFG1_DSIZE_2                    (0x04UL << SPI_CFG1_DSIZE_Pos)          /*!< 0x00000004 */
29306 #define SPI_CFG1_DSIZE_3                    (0x08UL << SPI_CFG1_DSIZE_Pos)          /*!< 0x00000008 */
29307 #define SPI_CFG1_DSIZE_4                    (0x10UL << SPI_CFG1_DSIZE_Pos)          /*!< 0x00000010 */
29308 #define SPI_CFG1_FTHLV_Pos                  (5U)
29309 #define SPI_CFG1_FTHLV_Msk                  (0xFUL << SPI_CFG1_FTHLV_Pos)           /*!< 0x000001E0 */
29310 #define SPI_CFG1_FTHLV                      SPI_CFG1_FTHLV_Msk                      /*!<FTHVL [3:0]: FIFO threshold level*/
29311 #define SPI_CFG1_FTHLV_0                    (0x1UL << SPI_CFG1_FTHLV_Pos)           /*!< 0x00000020 */
29312 #define SPI_CFG1_FTHLV_1                    (0x2UL << SPI_CFG1_FTHLV_Pos)           /*!< 0x00000040 */
29313 #define SPI_CFG1_FTHLV_2                    (0x4UL << SPI_CFG1_FTHLV_Pos)           /*!< 0x00000080 */
29314 #define SPI_CFG1_FTHLV_3                    (0x8UL << SPI_CFG1_FTHLV_Pos)           /*!< 0x00000100 */
29315 #define SPI_CFG1_UDRCFG_Pos                 (9U)
29316 #define SPI_CFG1_UDRCFG_Msk                 (0x1UL << SPI_CFG1_UDRCFG_Pos)          /*!< 0x00000600 */
29317 #define SPI_CFG1_UDRCFG                     SPI_CFG1_UDRCFG_Msk                     /*!<Behavior of Slave transmitter at underrun */
29318 #define SPI_CFG1_RXDMAEN_Pos                (14U)
29319 #define SPI_CFG1_RXDMAEN_Msk                (0x1UL << SPI_CFG1_RXDMAEN_Pos)         /*!< 0x00004000 */
29320 #define SPI_CFG1_RXDMAEN                    SPI_CFG1_RXDMAEN_Msk                    /*!<Rx DMA stream enable */
29321 #define SPI_CFG1_TXDMAEN_Pos                (15U)
29322 #define SPI_CFG1_TXDMAEN_Msk                (0x1UL << SPI_CFG1_TXDMAEN_Pos)         /*!< 0x00008000 */
29323 #define SPI_CFG1_TXDMAEN                    SPI_CFG1_TXDMAEN_Msk                    /*!<Tx DMA stream enable */
29324 #define SPI_CFG1_CRCSIZE_Pos                (16U)
29325 #define SPI_CFG1_CRCSIZE_Msk                (0x1FUL << SPI_CFG1_CRCSIZE_Pos)        /*!< 0x001F0000 */
29326 #define SPI_CFG1_CRCSIZE                    SPI_CFG1_CRCSIZE_Msk                    /*!<CRCSIZE [4:0]: Length of CRC frame */
29327 #define SPI_CFG1_CRCSIZE_0                  (0x01UL << SPI_CFG1_CRCSIZE_Pos)        /*!< 0x00010000 */
29328 #define SPI_CFG1_CRCSIZE_1                  (0x02UL << SPI_CFG1_CRCSIZE_Pos)        /*!< 0x00020000 */
29329 #define SPI_CFG1_CRCSIZE_2                  (0x04UL << SPI_CFG1_CRCSIZE_Pos)        /*!< 0x00040000 */
29330 #define SPI_CFG1_CRCSIZE_3                  (0x08UL << SPI_CFG1_CRCSIZE_Pos)        /*!< 0x00080000 */
29331 #define SPI_CFG1_CRCSIZE_4                  (0x10UL << SPI_CFG1_CRCSIZE_Pos)        /*!< 0x00100000 */
29332 #define SPI_CFG1_CRCEN_Pos                  (22U)
29333 #define SPI_CFG1_CRCEN_Msk                  (0x1UL << SPI_CFG1_CRCEN_Pos)           /*!< 0x00400000 */
29334 #define SPI_CFG1_CRCEN                      SPI_CFG1_CRCEN_Msk                      /*!<Hardware CRC computation enable */
29335 #define SPI_CFG1_MBR_Pos                    (28U)
29336 #define SPI_CFG1_MBR_Msk                    (0x7UL << SPI_CFG1_MBR_Pos)             /*!< 0x70000000 */
29337 #define SPI_CFG1_MBR                        SPI_CFG1_MBR_Msk                        /*!<Master baud rate */
29338 #define SPI_CFG1_MBR_0                      (0x1UL << SPI_CFG1_MBR_Pos)             /*!< 0x10000000 */
29339 #define SPI_CFG1_MBR_1                      (0x2UL << SPI_CFG1_MBR_Pos)             /*!< 0x20000000 */
29340 #define SPI_CFG1_MBR_2                      (0x4UL << SPI_CFG1_MBR_Pos)             /*!< 0x40000000 */
29341 #define SPI_CFG1_BPASS_Pos                  (31U)
29342 #define SPI_CFG1_BPASS_Msk                  (0x1UL << SPI_CFG1_BPASS_Pos)           /*!< 0x80000000 */
29343 #define SPI_CFG1_BPASS                      SPI_CFG1_BPASS_Msk                      /*!<Bypass of the prescaler */
29344 
29345 /*******************  Bit definition for SPI_CFG2 register  ********************/
29346 #define SPI_CFG2_MSSI_Pos                   (0U)
29347 #define SPI_CFG2_MSSI_Msk                   (0xFUL << SPI_CFG2_MSSI_Pos)            /*!< 0x0000000F */
29348 #define SPI_CFG2_MSSI                       SPI_CFG2_MSSI_Msk                       /*!<Master SS Idleness */
29349 #define SPI_CFG2_MSSI_0                     (0x1UL << SPI_CFG2_MSSI_Pos)            /*!< 0x00000001 */
29350 #define SPI_CFG2_MSSI_1                     (0x2UL << SPI_CFG2_MSSI_Pos)            /*!< 0x00000002 */
29351 #define SPI_CFG2_MSSI_2                     (0x4UL << SPI_CFG2_MSSI_Pos)            /*!< 0x00000004 */
29352 #define SPI_CFG2_MSSI_3                     (0x8UL << SPI_CFG2_MSSI_Pos)            /*!< 0x00000008 */
29353 #define SPI_CFG2_MIDI_Pos                   (4U)
29354 #define SPI_CFG2_MIDI_Msk                   (0xFUL << SPI_CFG2_MIDI_Pos)            /*!< 0x000000F0 */
29355 #define SPI_CFG2_MIDI                       SPI_CFG2_MIDI_Msk                       /*!<Master Inter-Data Idleness */
29356 #define SPI_CFG2_MIDI_0                     (0x1UL << SPI_CFG2_MIDI_Pos)            /*!< 0x00000010 */
29357 #define SPI_CFG2_MIDI_1                     (0x2UL << SPI_CFG2_MIDI_Pos)            /*!< 0x00000020 */
29358 #define SPI_CFG2_MIDI_2                     (0x4UL << SPI_CFG2_MIDI_Pos)            /*!< 0x00000040 */
29359 #define SPI_CFG2_MIDI_3                     (0x8UL << SPI_CFG2_MIDI_Pos)            /*!< 0x00000080 */
29360 #define SPI_CFG2_RDIMM_Pos                  (13U)
29361 #define SPI_CFG2_RDIMM_Msk                  (0x1UL << SPI_CFG2_RDIMM_Pos)           /*!< 0x00002000 */
29362 #define SPI_CFG2_RDIMM                      SPI_CFG2_RDIMM_Msk                      /*!<RDY signal input master management */
29363 #define SPI_CFG2_RDIOP_Pos                  (14U)
29364 #define SPI_CFG2_RDIOP_Msk                  (0x1UL << SPI_CFG2_RDIOP_Pos)           /*!< 0x00004000 */
29365 #define SPI_CFG2_RDIOP                      SPI_CFG2_RDIOP_Msk                      /*!<RDY signal input/output polarity */
29366 #define SPI_CFG2_IOSWP_Pos                  (15U)
29367 #define SPI_CFG2_IOSWP_Msk                  (0x1UL << SPI_CFG2_IOSWP_Pos)           /*!< 0x00008000 */
29368 #define SPI_CFG2_IOSWP                      SPI_CFG2_IOSWP_Msk                      /*!<Swap functionality of MISO and MOSI pins */
29369 #define SPI_CFG2_COMM_Pos                   (17U)
29370 #define SPI_CFG2_COMM_Msk                   (0x3UL << SPI_CFG2_COMM_Pos)            /*!< 0x00060000 */
29371 #define SPI_CFG2_COMM                       SPI_CFG2_COMM_Msk                       /*!<COMM [1:0]: SPI Communication Mode*/
29372 #define SPI_CFG2_COMM_0                     (0x1UL << SPI_CFG2_COMM_Pos)            /*!< 0x00020000 */
29373 #define SPI_CFG2_COMM_1                     (0x2UL << SPI_CFG2_COMM_Pos)            /*!< 0x00040000 */
29374 #define SPI_CFG2_SP_Pos                     (19U)
29375 #define SPI_CFG2_SP_Msk                     (0x7UL << SPI_CFG2_SP_Pos)              /*!< 0x00380000 */
29376 #define SPI_CFG2_SP                         SPI_CFG2_SP_Msk                         /*!<SP[2:0]: Serial Protocol */
29377 #define SPI_CFG2_SP_0                       (0x1UL << SPI_CFG2_SP_Pos)              /*!< 0x00080000 */
29378 #define SPI_CFG2_SP_1                       (0x2UL << SPI_CFG2_SP_Pos)              /*!< 0x00100000 */
29379 #define SPI_CFG2_SP_2                       (0x4UL << SPI_CFG2_SP_Pos)              /*!< 0x00200000 */
29380 #define SPI_CFG2_MASTER_Pos                 (22U)
29381 #define SPI_CFG2_MASTER_Msk                 (0x1UL << SPI_CFG2_MASTER_Pos)          /*!< 0x00400000 */
29382 #define SPI_CFG2_MASTER                     SPI_CFG2_MASTER_Msk                     /*!<SPI Master */
29383 #define SPI_CFG2_LSBFRST_Pos                (23U)
29384 #define SPI_CFG2_LSBFRST_Msk                (0x1UL << SPI_CFG2_LSBFRST_Pos)         /*!< 0x00800000 */
29385 #define SPI_CFG2_LSBFRST                    SPI_CFG2_LSBFRST_Msk                    /*!<Data frame format */
29386 #define SPI_CFG2_CPHA_Pos                   (24U)
29387 #define SPI_CFG2_CPHA_Msk                   (0x1UL << SPI_CFG2_CPHA_Pos)            /*!< 0x01000000 */
29388 #define SPI_CFG2_CPHA                       SPI_CFG2_CPHA_Msk                       /*!<Clock Phase */
29389 #define SPI_CFG2_CPOL_Pos                   (25U)
29390 #define SPI_CFG2_CPOL_Msk                   (0x1UL << SPI_CFG2_CPOL_Pos)            /*!< 0x02000000 */
29391 #define SPI_CFG2_CPOL                       SPI_CFG2_CPOL_Msk                       /*!<Clock Polarity */
29392 #define SPI_CFG2_SSM_Pos                    (26U)
29393 #define SPI_CFG2_SSM_Msk                    (0x1UL << SPI_CFG2_SSM_Pos)             /*!< 0x04000000 */
29394 #define SPI_CFG2_SSM                        SPI_CFG2_SSM_Msk                        /*!<Software slave management */
29395 #define SPI_CFG2_SSIOP_Pos                  (28U)
29396 #define SPI_CFG2_SSIOP_Msk                  (0x1UL << SPI_CFG2_SSIOP_Pos)           /*!< 0x10000000 */
29397 #define SPI_CFG2_SSIOP                      SPI_CFG2_SSIOP_Msk                      /*!<SS input/output polarity */
29398 #define SPI_CFG2_SSOE_Pos                   (29U)
29399 #define SPI_CFG2_SSOE_Msk                   (0x1UL << SPI_CFG2_SSOE_Pos)            /*!< 0x20000000 */
29400 #define SPI_CFG2_SSOE                       SPI_CFG2_SSOE_Msk                       /*!<SS output enable */
29401 #define SPI_CFG2_SSOM_Pos                   (30U)
29402 #define SPI_CFG2_SSOM_Msk                   (0x1UL << SPI_CFG2_SSOM_Pos)            /*!< 0x40000000 */
29403 #define SPI_CFG2_SSOM                       SPI_CFG2_SSOM_Msk                       /*!<SS output management in master mode */
29404 #define SPI_CFG2_AFCNTR_Pos                 (31U)
29405 #define SPI_CFG2_AFCNTR_Msk                 (0x1UL << SPI_CFG2_AFCNTR_Pos)          /*!< 0x80000000 */
29406 #define SPI_CFG2_AFCNTR                     SPI_CFG2_AFCNTR_Msk                     /*!<Alternate function GPIOs control */
29407 
29408 /*******************  Bit definition for SPI_IER register  ********************/
29409 #define SPI_IER_RXPIE_Pos                   (0U)
29410 #define SPI_IER_RXPIE_Msk                   (0x1UL << SPI_IER_RXPIE_Pos)            /*!< 0x00000001 */
29411 #define SPI_IER_RXPIE                       SPI_IER_RXPIE_Msk                       /*!<RXP Interrupt Enable */
29412 #define SPI_IER_TXPIE_Pos                   (1U)
29413 #define SPI_IER_TXPIE_Msk                   (0x1UL << SPI_IER_TXPIE_Pos)            /*!< 0x00000002 */
29414 #define SPI_IER_TXPIE                       SPI_IER_TXPIE_Msk                       /*!<TXP interrupt enable */
29415 #define SPI_IER_DXPIE_Pos                   (2U)
29416 #define SPI_IER_DXPIE_Msk                   (0x1UL << SPI_IER_DXPIE_Pos)            /*!< 0x00000004 */
29417 #define SPI_IER_DXPIE                       SPI_IER_DXPIE_Msk                       /*!<DXP interrupt enable */
29418 #define SPI_IER_EOTIE_Pos                   (3U)
29419 #define SPI_IER_EOTIE_Msk                   (0x1UL << SPI_IER_EOTIE_Pos)            /*!< 0x00000008 */
29420 #define SPI_IER_EOTIE                       SPI_IER_EOTIE_Msk                       /*!<EOT/SUSP/TXC interrupt enable */
29421 #define SPI_IER_TXTFIE_Pos                  (4U)
29422 #define SPI_IER_TXTFIE_Msk                  (0x1UL << SPI_IER_TXTFIE_Pos)           /*!< 0x00000010 */
29423 #define SPI_IER_TXTFIE                      SPI_IER_TXTFIE_Msk                      /*!<TXTF interrupt enable */
29424 #define SPI_IER_UDRIE_Pos                   (5U)
29425 #define SPI_IER_UDRIE_Msk                   (0x1UL << SPI_IER_UDRIE_Pos)            /*!< 0x00000020 */
29426 #define SPI_IER_UDRIE                       SPI_IER_UDRIE_Msk                       /*!<UDR interrupt enable */
29427 #define SPI_IER_OVRIE_Pos                   (6U)
29428 #define SPI_IER_OVRIE_Msk                   (0x1UL << SPI_IER_OVRIE_Pos)            /*!< 0x00000040 */
29429 #define SPI_IER_OVRIE                       SPI_IER_OVRIE_Msk                       /*!<OVR interrupt enable */
29430 #define SPI_IER_CRCEIE_Pos                  (7U)
29431 #define SPI_IER_CRCEIE_Msk                  (0x1UL << SPI_IER_CRCEIE_Pos)           /*!< 0x00000080 */
29432 #define SPI_IER_CRCEIE                      SPI_IER_CRCEIE_Msk                      /*!<CRCE interrupt enable */
29433 #define SPI_IER_TIFREIE_Pos                 (8U)
29434 #define SPI_IER_TIFREIE_Msk                 (0x1UL << SPI_IER_TIFREIE_Pos)          /*!< 0x00000100 */
29435 #define SPI_IER_TIFREIE                     SPI_IER_TIFREIE_Msk                     /*!<TI Frame Error interrupt enable */
29436 #define SPI_IER_MODFIE_Pos                  (9U)
29437 #define SPI_IER_MODFIE_Msk                  (0x1UL << SPI_IER_MODFIE_Pos)           /*!< 0x00000200 */
29438 #define SPI_IER_MODFIE                      SPI_IER_MODFIE_Msk                      /*!<MODF interrupt enable */
29439 
29440 /*******************  Bit definition for SPI_SR register  ********************/
29441 #define SPI_SR_RXP_Pos                      (0U)
29442 #define SPI_SR_RXP_Msk                      (0x1UL << SPI_SR_RXP_Pos)               /*!< 0x00000001 */
29443 #define SPI_SR_RXP                          SPI_SR_RXP_Msk                          /*!<Rx-Packet available */
29444 #define SPI_SR_TXP_Pos                      (1U)
29445 #define SPI_SR_TXP_Msk                      (0x1UL << SPI_SR_TXP_Pos)               /*!< 0x00000002 */
29446 #define SPI_SR_TXP                          SPI_SR_TXP_Msk                          /*!<Tx-Packet space available */
29447 #define SPI_SR_DXP_Pos                      (2U)
29448 #define SPI_SR_DXP_Msk                      (0x1UL << SPI_SR_DXP_Pos)               /*!< 0x00000004 */
29449 #define SPI_SR_DXP                          SPI_SR_DXP_Msk                          /*!<Duplex Packet available */
29450 #define SPI_SR_EOT_Pos                      (3U)
29451 #define SPI_SR_EOT_Msk                      (0x1UL << SPI_SR_EOT_Pos)               /*!< 0x00000008 */
29452 #define SPI_SR_EOT                          SPI_SR_EOT_Msk                          /*!<Duplex Packet available */
29453 #define SPI_SR_TXTF_Pos                     (4U)
29454 #define SPI_SR_TXTF_Msk                     (0x1UL << SPI_SR_TXTF_Pos)              /*!< 0x00000010 */
29455 #define SPI_SR_TXTF                         SPI_SR_TXTF_Msk                         /*!<Transmission Transfer Filled */
29456 #define SPI_SR_UDR_Pos                      (5U)
29457 #define SPI_SR_UDR_Msk                      (0x1UL << SPI_SR_UDR_Pos)               /*!< 0x00000020 */
29458 #define SPI_SR_UDR                          SPI_SR_UDR_Msk                          /*!<UDR at Slave transmission */
29459 #define SPI_SR_OVR_Pos                      (6U)
29460 #define SPI_SR_OVR_Msk                      (0x1UL << SPI_SR_OVR_Pos)               /*!< 0x00000040 */
29461 #define SPI_SR_OVR                          SPI_SR_OVR_Msk                          /*!<Rx-Packet available */
29462 #define SPI_SR_CRCE_Pos                     (7U)
29463 #define SPI_SR_CRCE_Msk                     (0x1UL << SPI_SR_CRCE_Pos)              /*!< 0x00000080 */
29464 #define SPI_SR_CRCE                         SPI_SR_CRCE_Msk                         /*!<CRC Error Detected */
29465 #define SPI_SR_TIFRE_Pos                    (8U)
29466 #define SPI_SR_TIFRE_Msk                    (0x1UL << SPI_SR_TIFRE_Pos)             /*!< 0x00000100 */
29467 #define SPI_SR_TIFRE                        SPI_SR_TIFRE_Msk                        /*!<TI frame format error Detected */
29468 #define SPI_SR_MODF_Pos                     (9U)
29469 #define SPI_SR_MODF_Msk                     (0x1UL << SPI_SR_MODF_Pos)              /*!< 0x00000200 */
29470 #define SPI_SR_MODF                         SPI_SR_MODF_Msk                         /*!<Mode Fault Detected */
29471 #define SPI_SR_SUSP_Pos                     (11U)
29472 #define SPI_SR_SUSP_Msk                     (0x1UL << SPI_SR_SUSP_Pos)              /*!< 0x00000800 */
29473 #define SPI_SR_SUSP                         SPI_SR_SUSP_Msk                         /*!<SUSP is set by hardware */
29474 #define SPI_SR_TXC_Pos                      (12U)
29475 #define SPI_SR_TXC_Msk                      (0x1UL << SPI_SR_TXC_Pos)               /*!< 0x00001000 */
29476 #define SPI_SR_TXC                          SPI_SR_TXC_Msk                          /*!<TxFIFO transmission complete */
29477 #define SPI_SR_RXPLVL_Pos                   (13U)
29478 #define SPI_SR_RXPLVL_Msk                   (0x3UL << SPI_SR_RXPLVL_Pos)            /*!< 0x00006000 */
29479 #define SPI_SR_RXPLVL                       SPI_SR_RXPLVL_Msk                       /*!<RxFIFO Packing Level */
29480 #define SPI_SR_RXPLVL_0                     (0x1UL << SPI_SR_RXPLVL_Pos)            /*!< 0x00002000 */
29481 #define SPI_SR_RXPLVL_1                     (0x2UL << SPI_SR_RXPLVL_Pos)            /*!< 0x00004000 */
29482 #define SPI_SR_RXWNE_Pos                    (15U)
29483 #define SPI_SR_RXWNE_Msk                    (0x1UL << SPI_SR_RXWNE_Pos)             /*!< 0x00008000 */
29484 #define SPI_SR_RXWNE                        SPI_SR_RXWNE_Msk                        /*!<Rx FIFO Word Not Empty */
29485 #define SPI_SR_CTSIZE_Pos                   (16U)
29486 #define SPI_SR_CTSIZE_Msk                   (0xFFFFUL << SPI_SR_CTSIZE_Pos)         /*!< 0xFFFF0000 */
29487 #define SPI_SR_CTSIZE                       SPI_SR_CTSIZE_Msk                       /*!<Number of data frames remaining in TSIZE */
29488 
29489 /*******************  Bit definition for SPI_IFCR register  ********************/
29490 #define SPI_IFCR_EOTC_Pos                   (3U)
29491 #define SPI_IFCR_EOTC_Msk                   (0x1UL << SPI_IFCR_EOTC_Pos)            /*!< 0x00000008 */
29492 #define SPI_IFCR_EOTC                       SPI_IFCR_EOTC_Msk                       /*!<End Of Transfer flag clear */
29493 #define SPI_IFCR_TXTFC_Pos                  (4U)
29494 #define SPI_IFCR_TXTFC_Msk                  (0x1UL << SPI_IFCR_TXTFC_Pos)           /*!< 0x00000010 */
29495 #define SPI_IFCR_TXTFC                      SPI_IFCR_TXTFC_Msk                      /*!<Transmission Transfer Filled flag clear */
29496 #define SPI_IFCR_UDRC_Pos                   (5U)
29497 #define SPI_IFCR_UDRC_Msk                   (0x1UL << SPI_IFCR_UDRC_Pos)            /*!< 0x00000020 */
29498 #define SPI_IFCR_UDRC                       SPI_IFCR_UDRC_Msk                       /*!<Underrun flag clear */
29499 #define SPI_IFCR_OVRC_Pos                   (6U)
29500 #define SPI_IFCR_OVRC_Msk                   (0x1UL << SPI_IFCR_OVRC_Pos)            /*!< 0x00000040 */
29501 #define SPI_IFCR_OVRC                       SPI_IFCR_OVRC_Msk                       /*!<Overrun flag clear */
29502 #define SPI_IFCR_CRCEC_Pos                  (7U)
29503 #define SPI_IFCR_CRCEC_Msk                  (0x1UL << SPI_IFCR_CRCEC_Pos)           /*!< 0x00000080 */
29504 #define SPI_IFCR_CRCEC                      SPI_IFCR_CRCEC_Msk                      /*!<CRC Error flag clear */
29505 #define SPI_IFCR_TIFREC_Pos                 (8U)
29506 #define SPI_IFCR_TIFREC_Msk                 (0x1UL << SPI_IFCR_TIFREC_Pos)          /*!< 0x00000100 */
29507 #define SPI_IFCR_TIFREC                     SPI_IFCR_TIFREC_Msk                     /*!<TI frame format error flag clear */
29508 #define SPI_IFCR_MODFC_Pos                  (9U)
29509 #define SPI_IFCR_MODFC_Msk                  (0x1UL << SPI_IFCR_MODFC_Pos)           /*!< 0x00000200 */
29510 #define SPI_IFCR_MODFC                      SPI_IFCR_MODFC_Msk                      /*!<Mode Fault flag clear */
29511 #define SPI_IFCR_SUSPC_Pos                  (11U)
29512 #define SPI_IFCR_SUSPC_Msk                  (0x1UL << SPI_IFCR_SUSPC_Pos)           /*!< 0x00000800 */
29513 #define SPI_IFCR_SUSPC                      SPI_IFCR_SUSPC_Msk                      /*!<SUSPend flag clear */
29514 
29515 /*******************  Bit definition for SPI_AUTOCR register  ********************/
29516 #define SPI_AUTOCR_TRIGSEL_Pos              (16U)
29517 #define SPI_AUTOCR_TRIGSEL_Msk              (0xFUL << SPI_AUTOCR_TRIGSEL_Pos)       /*!< 0x000F0000 */
29518 #define SPI_AUTOCR_TRIGSEL                  SPI_AUTOCR_TRIGSEL_Msk                  /*!<CTRIGSEL [3:0]: Trigger selection */
29519 #define SPI_AUTOCR_TRIGSEL_0                (0x01UL << SPI_AUTOCR_TRIGSEL_Pos)      /*!< 0x00010000 */
29520 #define SPI_AUTOCR_TRIGSEL_1                (0x02UL << SPI_AUTOCR_TRIGSEL_Pos)      /*!< 0x00020000 */
29521 #define SPI_AUTOCR_TRIGSEL_2                (0x04UL << SPI_AUTOCR_TRIGSEL_Pos)      /*!< 0x00040000 */
29522 #define SPI_AUTOCR_TRIGSEL_3                (0x08UL << SPI_AUTOCR_TRIGSEL_Pos)      /*!< 0x00080000 */
29523 #define SPI_AUTOCR_TRIGPOL_Pos              (20U)
29524 #define SPI_AUTOCR_TRIGPOL_Msk              (0x1UL << SPI_AUTOCR_TRIGPOL_Pos)       /*!< 0x00100000 */
29525 #define SPI_AUTOCR_TRIGPOL                  SPI_AUTOCR_TRIGPOL_Msk                  /*!<Trigger polarity */
29526 #define SPI_AUTOCR_TRIGEN_Pos               (21U)
29527 #define SPI_AUTOCR_TRIGEN_Msk               (0x1UL << SPI_AUTOCR_TRIGEN_Pos)        /*!< 0x00200000 */
29528 #define SPI_AUTOCR_TRIGEN                   SPI_AUTOCR_TRIGEN_Msk                   /*!<Trigger of CSTART control enable */
29529 
29530 /*******************  Bit definition for SPI_TXDR register  ********************/
29531 #define SPI_TXDR_TXDR_Pos                   (0U)
29532 #define SPI_TXDR_TXDR_Msk                   (0xFFFFFFFFUL << SPI_TXDR_TXDR_Pos)     /*!< 0xFFFFFFFF */
29533 #define SPI_TXDR_TXDR                       SPI_TXDR_TXDR_Msk                       /* Transmit Data Register */
29534 
29535 /*******************  Bit definition for SPI_RXDR register  ********************/
29536 #define SPI_RXDR_RXDR_Pos                   (0U)
29537 #define SPI_RXDR_RXDR_Msk                   (0xFFFFFFFFUL << SPI_RXDR_RXDR_Pos)     /*!< 0xFFFFFFFF */
29538 #define SPI_RXDR_RXDR                       SPI_RXDR_RXDR_Msk                       /* Receive Data Register */
29539 
29540 /*******************  Bit definition for SPI_CRCPOLY register  ********************/
29541 #define SPI_CRCPOLY_CRCPOLY_Pos             (0U)
29542 #define SPI_CRCPOLY_CRCPOLY_Msk             (0xFFFFFFFFUL << SPI_CRCPOLY_CRCPOLY_Pos) /*!< 0xFFFFFFFF */
29543 #define SPI_CRCPOLY_CRCPOLY                 SPI_CRCPOLY_CRCPOLY_Msk                 /* CRC Polynomial register */
29544 
29545 /*******************  Bit definition for SPI_TXCRC register  ********************/
29546 #define SPI_TXCRC_TXCRC_Pos                 (0U)
29547 #define SPI_TXCRC_TXCRC_Msk                 (0xFFFFFFFFUL << SPI_TXCRC_TXCRC_Pos)   /*!< 0xFFFFFFFF */
29548 #define SPI_TXCRC_TXCRC                     SPI_TXCRC_TXCRC_Msk                     /* CRCRegister for transmitter */
29549 
29550 /*******************  Bit definition for SPI_RXCRC register  ********************/
29551 #define SPI_RXCRC_RXCRC_Pos                 (0U)
29552 #define SPI_RXCRC_RXCRC_Msk                 (0xFFFFFFFFUL << SPI_RXCRC_RXCRC_Pos)   /*!< 0xFFFFFFFF */
29553 #define SPI_RXCRC_RXCRC                     SPI_RXCRC_RXCRC_Msk                     /* CRCRegister for receiver */
29554 
29555 /*******************  Bit definition for SPI_UDRDR register  ********************/
29556 #define SPI_UDRDR_UDRDR_Pos                 (0U)
29557 #define SPI_UDRDR_UDRDR_Msk                 (0xFFFFFFFFUL << SPI_UDRDR_UDRDR_Pos)   /*!< 0xFFFFFFFF */
29558 #define SPI_UDRDR_UDRDR                     SPI_UDRDR_UDRDR_Msk                     /* Data at slave underrun condition */
29559 
29560 /******************************************************************************/
29561 /*                                                                            */
29562 /*                                 VREFBUF                                    */
29563 /*                                                                            */
29564 /******************************************************************************/
29565 /*******************  Bit definition for VREFBUF_CSR register  ****************/
29566 #define VREFBUF_CSR_ENVR_Pos    (0U)
29567 #define VREFBUF_CSR_ENVR_Msk    (0x1UL << VREFBUF_CSR_ENVR_Pos)                     /*!< 0x00000001 */
29568 #define VREFBUF_CSR_ENVR        VREFBUF_CSR_ENVR_Msk                                /*!<Voltage reference buffer enable */
29569 #define VREFBUF_CSR_HIZ_Pos     (1U)
29570 #define VREFBUF_CSR_HIZ_Msk     (0x1UL << VREFBUF_CSR_HIZ_Pos)                      /*!< 0x00000002 */
29571 #define VREFBUF_CSR_HIZ         VREFBUF_CSR_HIZ_Msk                                 /*!<High impedance mode             */
29572 #define VREFBUF_CSR_VRS_Pos     (4U)
29573 #define VREFBUF_CSR_VRS_Msk     (0x7UL << VREFBUF_CSR_VRS_Pos)                      /*!< 0x00000004 */
29574 #define VREFBUF_CSR_VRS         VREFBUF_CSR_VRS_Msk                                 /*!<Voltage reference scale         */
29575 #define VREFBUF_CSR_VRS_0       (0x01UL<< VREFBUF_CSR_VRS_Pos)                      /*!< 0x000O0010 */
29576 #define VREFBUF_CSR_VRS_1       (0x02UL<< VREFBUF_CSR_VRS_Pos)                      /*!< 0x00000020 */
29577 #define VREFBUF_CSR_VRS_2       (0x04UL<< VREFBUF_CSR_VRS_Pos)                      /*!< 0x00000040 */
29578 #define VREFBUF_CSR_VRR_Pos     (3U)
29579 #define VREFBUF_CSR_VRR_Msk     (0x1UL << VREFBUF_CSR_VRR_Pos)                      /*!< 0x00000008 */
29580 #define VREFBUF_CSR_VRR         VREFBUF_CSR_VRR_Msk                                 /*!<Voltage reference buffer ready  */
29581 
29582 /*******************  Bit definition for VREFBUF_CCR register  ******************/
29583 #define VREFBUF_CCR_TRIM_Pos                (0U)
29584 #define VREFBUF_CCR_TRIM_Msk                (0x3FUL << VREFBUF_CCR_TRIM_Pos)        /*!< 0x0000003F */
29585 #define VREFBUF_CCR_TRIM                    VREFBUF_CCR_TRIM_Msk                    /*!<TRIM[5:0] bits (Trimming code)  */
29586 
29587 /******************************************************************************/
29588 /*                                                                            */
29589 /*                            Window WATCHDOG                                 */
29590 /*                                                                            */
29591 /******************************************************************************/
29592 /*******************  Bit definition for WWDG_CR register  ********************/
29593 #define WWDG_CR_T_Pos                       (0U)
29594 #define WWDG_CR_T_Msk                       (0x7FUL << WWDG_CR_T_Pos)               /*!< 0x0000007F */
29595 #define WWDG_CR_T                           WWDG_CR_T_Msk                           /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */
29596 #define WWDG_CR_T_0                         (0x01UL << WWDG_CR_T_Pos)               /*!< 0x00000001 */
29597 #define WWDG_CR_T_1                         (0x02UL << WWDG_CR_T_Pos)               /*!< 0x00000002 */
29598 #define WWDG_CR_T_2                         (0x04UL << WWDG_CR_T_Pos)               /*!< 0x00000004 */
29599 #define WWDG_CR_T_3                         (0x08UL << WWDG_CR_T_Pos)               /*!< 0x00000008 */
29600 #define WWDG_CR_T_4                         (0x10UL << WWDG_CR_T_Pos)               /*!< 0x00000010 */
29601 #define WWDG_CR_T_5                         (0x20UL << WWDG_CR_T_Pos)               /*!< 0x00000020 */
29602 #define WWDG_CR_T_6                         (0x40UL << WWDG_CR_T_Pos)               /*!< 0x00000040 */
29603 #define WWDG_CR_WDGA_Pos                    (7U)
29604 #define WWDG_CR_WDGA_Msk                    (0x1UL << WWDG_CR_WDGA_Pos)             /*!< 0x00000080 */
29605 #define WWDG_CR_WDGA                        WWDG_CR_WDGA_Msk                        /*!<Activation bit */
29606 
29607 /*******************  Bit definition for WWDG_CFR register  *******************/
29608 #define WWDG_CFR_W_Pos                      (0U)
29609 #define WWDG_CFR_W_Msk                      (0x7FUL << WWDG_CFR_W_Pos)              /*!< 0x0000007F */
29610 #define WWDG_CFR_W                          WWDG_CFR_W_Msk                          /*!<W[6:0] bits (7-bit window value) */
29611 #define WWDG_CFR_W_0                        (0x01UL << WWDG_CFR_W_Pos)              /*!< 0x00000001 */
29612 #define WWDG_CFR_W_1                        (0x02UL << WWDG_CFR_W_Pos)              /*!< 0x00000002 */
29613 #define WWDG_CFR_W_2                        (0x04UL << WWDG_CFR_W_Pos)              /*!< 0x00000004 */
29614 #define WWDG_CFR_W_3                        (0x08UL << WWDG_CFR_W_Pos)              /*!< 0x00000008 */
29615 #define WWDG_CFR_W_4                        (0x10UL << WWDG_CFR_W_Pos)              /*!< 0x00000010 */
29616 #define WWDG_CFR_W_5                        (0x20UL << WWDG_CFR_W_Pos)              /*!< 0x00000020 */
29617 #define WWDG_CFR_W_6                        (0x40UL << WWDG_CFR_W_Pos)              /*!< 0x00000040 */
29618 #define WWDG_CFR_WDGTB_Pos                  (11U)
29619 #define WWDG_CFR_WDGTB_Msk                  (0x7UL << WWDG_CFR_WDGTB_Pos)           /*!< 0x00003800 */
29620 #define WWDG_CFR_WDGTB                      WWDG_CFR_WDGTB_Msk                      /*!<WDGTB[2:0] bits (Timer Base) */
29621 #define WWDG_CFR_WDGTB_0                    (0x1UL << WWDG_CFR_WDGTB_Pos)           /*!< 0x00000800 */
29622 #define WWDG_CFR_WDGTB_1                    (0x2UL << WWDG_CFR_WDGTB_Pos)           /*!< 0x00001000 */
29623 #define WWDG_CFR_WDGTB_2                    (0x4UL << WWDG_CFR_WDGTB_Pos)           /*!< 0x00002000 */
29624 #define WWDG_CFR_EWI_Pos                    (9U)
29625 #define WWDG_CFR_EWI_Msk                    (0x1UL << WWDG_CFR_EWI_Pos)             /*!< 0x00000200 */
29626 #define WWDG_CFR_EWI                        WWDG_CFR_EWI_Msk                        /*!<Early Wakeup Interrupt */
29627 
29628 /*******************  Bit definition for WWDG_SR register  ********************/
29629 #define WWDG_SR_EWIF_Pos                    (0U)
29630 #define WWDG_SR_EWIF_Msk                    (0x1UL << WWDG_SR_EWIF_Pos)             /*!< 0x00000001 */
29631 #define WWDG_SR_EWIF                        WWDG_SR_EWIF_Msk                        /*!<Early Wakeup Interrupt Flag */
29632 
29633 /** @addtogroup STM32U5xx_Peripheral_Exported_macros
29634   * @{
29635   */
29636 
29637 /******************************* ADC Instances ********************************/
29638 #define IS_ADC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == ADC1_NS) ||                   \
29639                                        ((INSTANCE) == ADC1_S)  ||                   \
29640                                        ((INSTANCE) == ADC2_NS) ||                   \
29641                                        ((INSTANCE) == ADC2_S)  ||                   \
29642                                        ((INSTANCE) == ADC4_NS) ||                   \
29643                                        ((INSTANCE) == ADC4_S))
29644 
29645 #define IS_ADC_MULTIMODE_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == ADC1_NS) || \
29646                                                     ((INSTANCE) == ADC1_S))
29647 
29648 #define IS_ADC_COMMON_INSTANCE(INSTANCE) (((INSTANCE) == ADC12_COMMON_NS) ||         \
29649                                           ((INSTANCE) == ADC12_COMMON_S)  ||         \
29650                                           ((INSTANCE) == ADC4_COMMON_NS)  ||         \
29651                                           ((INSTANCE) == ADC4_COMMON_S))
29652 
29653 /******************************** FDCAN Instances *****************************/
29654 #define IS_FDCAN_ALL_INSTANCE(INSTANCE) (((INSTANCE) == FDCAN1_NS) || ((INSTANCE) == FDCAN1_S))
29655 
29656 /******************************** COMP Instances ******************************/
29657 #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1_NS) || ((INSTANCE) == COMP1_S) || \
29658                                         ((INSTANCE) == COMP2_NS) || ((INSTANCE) == COMP2_S))
29659 
29660 /******************** COMP Instances with window mode capability **************/
29661 #define IS_COMP_WINDOWMODE_INSTANCE(INSTANCE) (((INSTANCE) == COMP1_NS) || ((INSTANCE) == COMP1_S) || \
29662                                                ((INSTANCE) == COMP2_NS) || ((INSTANCE) == COMP2_S))
29663 
29664 /******************************* CORDIC Instances *****************************/
29665 #define IS_CORDIC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == CORDIC_NS) || ((INSTANCE) == CORDIC_S))
29666 
29667 /******************************* CRC Instances ********************************/
29668 #define IS_CRC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == CRC_NS) || ((INSTANCE) == CRC_S))
29669 
29670 /******************************* DAC Instances ********************************/
29671 #define IS_DAC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DAC1_NS) || ((INSTANCE) == DAC1_S))
29672 
29673 /******************************* DELAYBLOCK Instances *******************************/
29674 #define IS_DLYB_ALL_INSTANCE(INSTANCE)  (((INSTANCE) == DLYB_SDMMC1_NS)   || \
29675                                          ((INSTANCE) == DLYB_SDMMC2_NS)   || \
29676                                          ((INSTANCE) == DLYB_SDMMC1_S)    || \
29677                                          ((INSTANCE) == DLYB_SDMMC2_S)    || \
29678                                          ((INSTANCE) == DLYB_OCTOSPI1_NS) || \
29679                                          ((INSTANCE) == DLYB_OCTOSPI2_NS) || \
29680                                          ((INSTANCE) == DLYB_OCTOSPI1_S)  || \
29681                                          ((INSTANCE) == DLYB_OCTOSPI2_S ))
29682 
29683 /******************************** DMA Instances *******************************/
29684 #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPDMA1_Channel0_NS)  || ((INSTANCE) == GPDMA1_Channel0_S)  || \
29685                                        ((INSTANCE) == GPDMA1_Channel1_NS)  || ((INSTANCE) == GPDMA1_Channel1_S)  || \
29686                                        ((INSTANCE) == GPDMA1_Channel2_NS)  || ((INSTANCE) == GPDMA1_Channel2_S)  || \
29687                                        ((INSTANCE) == GPDMA1_Channel3_NS)  || ((INSTANCE) == GPDMA1_Channel3_S)  || \
29688                                        ((INSTANCE) == GPDMA1_Channel4_NS)  || ((INSTANCE) == GPDMA1_Channel4_S)  || \
29689                                        ((INSTANCE) == GPDMA1_Channel5_NS)  || ((INSTANCE) == GPDMA1_Channel5_S)  || \
29690                                        ((INSTANCE) == GPDMA1_Channel6_NS)  || ((INSTANCE) == GPDMA1_Channel6_S)  || \
29691                                        ((INSTANCE) == GPDMA1_Channel7_NS)  || ((INSTANCE) == GPDMA1_Channel7_S)  || \
29692                                        ((INSTANCE) == GPDMA1_Channel8_NS)  || ((INSTANCE) == GPDMA1_Channel8_S)  || \
29693                                        ((INSTANCE) == GPDMA1_Channel9_NS)  || ((INSTANCE) == GPDMA1_Channel9_S)  || \
29694                                        ((INSTANCE) == GPDMA1_Channel10_NS) || ((INSTANCE) == GPDMA1_Channel10_S) || \
29695                                        ((INSTANCE) == GPDMA1_Channel11_NS) || ((INSTANCE) == GPDMA1_Channel11_S) || \
29696                                        ((INSTANCE) == GPDMA1_Channel12_NS) || ((INSTANCE) == GPDMA1_Channel12_S) || \
29697                                        ((INSTANCE) == GPDMA1_Channel13_NS) || ((INSTANCE) == GPDMA1_Channel13_S) || \
29698                                        ((INSTANCE) == GPDMA1_Channel14_NS) || ((INSTANCE) == GPDMA1_Channel14_S) || \
29699                                        ((INSTANCE) == GPDMA1_Channel15_NS) || ((INSTANCE) == GPDMA1_Channel15_S) || \
29700                                        ((INSTANCE) == LPDMA1_Channel0_NS)  || ((INSTANCE) == LPDMA1_Channel0_S)  || \
29701                                        ((INSTANCE) == LPDMA1_Channel1_NS)  || ((INSTANCE) == LPDMA1_Channel1_S)  || \
29702                                        ((INSTANCE) == LPDMA1_Channel2_NS)  || ((INSTANCE) == LPDMA1_Channel2_S)  || \
29703                                        ((INSTANCE) == LPDMA1_Channel3_NS)  || ((INSTANCE) == LPDMA1_Channel3_S))
29704 
29705 #define IS_GPDMA_INSTANCE(INSTANCE)   (((INSTANCE) == GPDMA1_Channel0_NS)  || ((INSTANCE) == GPDMA1_Channel0_S)  || \
29706                                        ((INSTANCE) == GPDMA1_Channel1_NS)  || ((INSTANCE) == GPDMA1_Channel1_S)  || \
29707                                        ((INSTANCE) == GPDMA1_Channel2_NS)  || ((INSTANCE) == GPDMA1_Channel2_S)  || \
29708                                        ((INSTANCE) == GPDMA1_Channel3_NS)  || ((INSTANCE) == GPDMA1_Channel3_S)  || \
29709                                        ((INSTANCE) == GPDMA1_Channel4_NS)  || ((INSTANCE) == GPDMA1_Channel4_S)  || \
29710                                        ((INSTANCE) == GPDMA1_Channel5_NS)  || ((INSTANCE) == GPDMA1_Channel5_S)  || \
29711                                        ((INSTANCE) == GPDMA1_Channel6_NS)  || ((INSTANCE) == GPDMA1_Channel6_S)  || \
29712                                        ((INSTANCE) == GPDMA1_Channel7_NS)  || ((INSTANCE) == GPDMA1_Channel7_S)  || \
29713                                        ((INSTANCE) == GPDMA1_Channel8_NS)  || ((INSTANCE) == GPDMA1_Channel8_S)  || \
29714                                        ((INSTANCE) == GPDMA1_Channel9_NS)  || ((INSTANCE) == GPDMA1_Channel9_S)  || \
29715                                        ((INSTANCE) == GPDMA1_Channel10_NS) || ((INSTANCE) == GPDMA1_Channel10_S) || \
29716                                        ((INSTANCE) == GPDMA1_Channel11_NS) || ((INSTANCE) == GPDMA1_Channel11_S) || \
29717                                        ((INSTANCE) == GPDMA1_Channel12_NS) || ((INSTANCE) == GPDMA1_Channel12_S) || \
29718                                        ((INSTANCE) == GPDMA1_Channel13_NS) || ((INSTANCE) == GPDMA1_Channel13_S) || \
29719                                        ((INSTANCE) == GPDMA1_Channel14_NS) || ((INSTANCE) == GPDMA1_Channel14_S) || \
29720                                        ((INSTANCE) == GPDMA1_Channel15_NS) || ((INSTANCE) == GPDMA1_Channel15_S))
29721 
29722 #define IS_LPDMA_INSTANCE(INSTANCE)   (((INSTANCE) == LPDMA1_Channel0_NS)  || ((INSTANCE) == LPDMA1_Channel0_S)  || \
29723                                        ((INSTANCE) == LPDMA1_Channel1_NS)  || ((INSTANCE) == LPDMA1_Channel1_S)  || \
29724                                        ((INSTANCE) == LPDMA1_Channel2_NS)  || ((INSTANCE) == LPDMA1_Channel2_S)  || \
29725                                        ((INSTANCE) == LPDMA1_Channel3_NS)  || ((INSTANCE) == LPDMA1_Channel3_S))
29726 
29727 #define IS_DMA_2D_ADDRESSING_INSTANCE(INSTANCE) (((INSTANCE) == GPDMA1_Channel12_NS)  || ((INSTANCE) == GPDMA1_Channel12_S)  || \
29728                                                  ((INSTANCE) == GPDMA1_Channel13_NS)  || ((INSTANCE) == GPDMA1_Channel13_S)  || \
29729                                                  ((INSTANCE) == GPDMA1_Channel14_NS)  || ((INSTANCE) == GPDMA1_Channel14_S)  || \
29730                                                  ((INSTANCE) == GPDMA1_Channel15_NS)  || ((INSTANCE) == GPDMA1_Channel15_S))
29731 
29732 /****************************** RAMCFG Instances ********************************/
29733 #define IS_RAMCFG_ALL_INSTANCE(INSTANCE) (((INSTANCE) == RAMCFG_SRAM1_NS)  || ((INSTANCE) == RAMCFG_SRAM1_S)  || \
29734                                           ((INSTANCE) == RAMCFG_SRAM2_NS)  || ((INSTANCE) == RAMCFG_SRAM2_S)  || \
29735                                           ((INSTANCE) == RAMCFG_SRAM3_NS)  || ((INSTANCE) == RAMCFG_SRAM3_S)  || \
29736                                           ((INSTANCE) == RAMCFG_SRAM4_NS)  || ((INSTANCE) == RAMCFG_SRAM4_S)  || \
29737                                           ((INSTANCE) == RAMCFG_SRAM5_NS)  || ((INSTANCE) == RAMCFG_SRAM5_S)  || \
29738                                           ((INSTANCE) == RAMCFG_BKPRAM_NS) || ((INSTANCE) == RAMCFG_BKPRAM_S) || \
29739                                           ((INSTANCE) == RAMCFG_SRAM6_NS)  || ((INSTANCE) == RAMCFG_SRAM6_S))
29740 
29741 /***************************** RAMCFG ECC Instances *****************************/
29742 #define IS_RAMCFG_ECC_INSTANCE(INSTANCE) (((INSTANCE) == RAMCFG_SRAM2_NS)  || ((INSTANCE) == RAMCFG_SRAM2_S)  || \
29743                                           ((INSTANCE) == RAMCFG_SRAM3_NS)  || ((INSTANCE) == RAMCFG_SRAM3_S)  || \
29744                                           ((INSTANCE) == RAMCFG_BKPRAM_NS) || ((INSTANCE) == RAMCFG_BKPRAM_S))
29745 
29746 /***************************** RAMCFG IT Instances ******************************/
29747 #define IS_RAMCFG_IT_INSTANCE(INSTANCE) (((INSTANCE) == RAMCFG_SRAM2_NS)  || ((INSTANCE) == RAMCFG_SRAM2_S)  || \
29748                                          ((INSTANCE) == RAMCFG_SRAM3_NS)  || ((INSTANCE) == RAMCFG_SRAM3_S)  || \
29749                                          ((INSTANCE) == RAMCFG_BKPRAM_NS) || ((INSTANCE) == RAMCFG_BKPRAM_S))
29750 
29751 /************************ RAMCFG Write Protection Instances *********************/
29752 #define IS_RAMCFG_WP_INSTANCE(INSTANCE) (((INSTANCE) == RAMCFG_SRAM2_NS)  || ((INSTANCE) == RAMCFG_SRAM2_S))
29753 
29754 /******************************** FMAC Instances ******************************/
29755 #define IS_FMAC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == FMAC_NS) || ((INSTANCE) == FMAC_S))
29756 
29757 /******************************* GFXMMU Instances *******************************/
29758 #define IS_GFXMMU_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GFXMMU_NS) || ((INSTANCE) == GFXMMU_S))
29759 
29760 /******************************* GPIO Instances *******************************/
29761 #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA_NS) || ((INSTANCE) == GPIOA_S) || \
29762                                         ((INSTANCE) == GPIOB_NS) || ((INSTANCE) == GPIOB_S) || \
29763                                         ((INSTANCE) == GPIOC_NS) || ((INSTANCE) == GPIOC_S) || \
29764                                         ((INSTANCE) == GPIOD_NS) || ((INSTANCE) == GPIOD_S) || \
29765                                         ((INSTANCE) == GPIOE_NS) || ((INSTANCE) == GPIOE_S) || \
29766                                         ((INSTANCE) == GPIOF_NS) || ((INSTANCE) == GPIOF_S) || \
29767                                         ((INSTANCE) == GPIOG_NS) || ((INSTANCE) == GPIOG_S) || \
29768                                         ((INSTANCE) == GPIOH_NS) || ((INSTANCE) == GPIOH_S) || \
29769                                         ((INSTANCE) == GPIOI_NS) || ((INSTANCE) == GPIOI_S) || \
29770                                         ((INSTANCE) == GPIOJ_NS) || ((INSTANCE) == GPIOJ_S) || \
29771                                         ((INSTANCE) == LPGPIO1_NS) || ((INSTANCE) == LPGPIO1_S))
29772 
29773 /******************************* LPGPIO Instances *****************************/
29774 #define IS_LPGPIO_ALL_INSTANCE(INSTANCE)  (((INSTANCE) == LPGPIO1_NS) || ((INSTANCE) == LPGPIO1_S))
29775 
29776 /****************************** LTDC Instances ********************************/
29777 #define IS_LTDC_ALL_INSTANCE(__INSTANCE__)  (((__INSTANCE__) == LTDC_NS) || ((__INSTANCE__) == LTDC_S))
29778 
29779 /****************************** DSI Instances ********************************/
29780 #define IS_DSI_ALL_INSTANCE(__INSTANCE__)  (((__INSTANCE__) == DSI_NS) || ((__INSTANCE__) == DSI_S))
29781 
29782 /******************************* DMA2D Instances *******************************/
29783 #define IS_DMA2D_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == DMA2D_NS) || ((__INSTANCE__) == DMA2D_S))
29784 
29785 /******************************* DCMI Instances *******************************/
29786 #define IS_DCMI_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == DCMI_NS) || ((__INSTANCE__) == DCMI_S))
29787 
29788 /******************************* DCACHE Instances *****************************/
29789 #define IS_DCACHE_ALL_INSTANCE(INSTANCE)  (((INSTANCE) == DCACHE1_NS) || ((INSTANCE) == DCACHE1_S) || \
29790                                            ((INSTANCE) == DCACHE2_NS) || ((INSTANCE) == DCACHE2_S))
29791 
29792 /******************************* PSSI Instances *******************************/
29793 #define IS_PSSI_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == PSSI_NS) || ((__INSTANCE__) == PSSI_S))
29794 
29795 /******************************* GPIO AF Instances ****************************/
29796 /* On U5, all GPIO Bank support AF */
29797 #define IS_GPIO_AF_INSTANCE(INSTANCE)   IS_GPIO_ALL_INSTANCE(INSTANCE)
29798 
29799 /**************************** GPIO Lock Instances *****************************/
29800 /* On U5, all GPIO Bank support the Lock mechanism */
29801 #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
29802 
29803 /******************************** I2C Instances *******************************/
29804 #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1_NS) || ((INSTANCE) == I2C1_S) || \
29805                                        ((INSTANCE) == I2C2_NS) || ((INSTANCE) == I2C2_S) || \
29806                                        ((INSTANCE) == I2C3_NS) || ((INSTANCE) == I2C3_S) || \
29807                                        ((INSTANCE) == I2C4_NS) || ((INSTANCE) == I2C4_S) || \
29808                                        ((INSTANCE) == I2C5_NS) || ((INSTANCE) == I2C5_S) || \
29809                                        ((INSTANCE) == I2C6_NS) || ((INSTANCE) == I2C6_S))
29810 
29811 /****************** I2C Instances : wakeup capability from stop modes *********/
29812 #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) IS_I2C_ALL_INSTANCE(INSTANCE)
29813 
29814 /******************* I2C Instances : Group belongingness *********************/
29815 #define IS_I2C_GRP1_INSTANCE(INSTANCE) (((INSTANCE) == I2C1_NS) || ((INSTANCE) == I2C1_S) || \
29816                                         ((INSTANCE) == I2C2_NS) || ((INSTANCE) == I2C2_S) || \
29817                                         ((INSTANCE) == I2C4_NS) || ((INSTANCE) == I2C4_S) || \
29818                                         ((INSTANCE) == I2C5_NS) || ((INSTANCE) == I2C5_S) || \
29819                                         ((INSTANCE) == I2C6_NS) || ((INSTANCE) == I2C6_S))
29820 
29821 #define IS_I2C_GRP2_INSTANCE(INSTANCE) (((INSTANCE) == I2C3_NS) || ((INSTANCE) == I2C3_S))
29822 
29823 /****************************** OPAMP Instances *******************************/
29824 #define IS_OPAMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == OPAMP1_NS) || ((INSTANCE) == OPAMP1_S) || \
29825                                          ((INSTANCE) == OPAMP2_NS) || ((INSTANCE) == OPAMP2_S))
29826 
29827 /******************************* OSPI Instances *******************************/
29828 #define IS_OSPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == OCTOSPI1_NS) || ((INSTANCE) == OCTOSPI1_S) || \
29829                                         ((INSTANCE) == OCTOSPI2_NS) || ((INSTANCE) == OCTOSPI2_S))
29830 
29831 /******************************* HSPI Instances *******************************/
29832 #define IS_HSPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == HSPI1_NS) || ((INSTANCE) == HSPI1_S))
29833 
29834 /******************************* RNG Instances ********************************/
29835 #define IS_RNG_ALL_INSTANCE(INSTANCE)  (((INSTANCE) == RNG_NS) || ((INSTANCE) == RNG_S))
29836 
29837 /****************************** RTC Instances *********************************/
29838 #define IS_RTC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == RTC_NS) || ((INSTANCE) == RTC_S))
29839 
29840 /******************************** SAI Instances *******************************/
29841 #define IS_SAI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SAI1_Block_A_NS) || ((INSTANCE) == SAI1_Block_A_S) || \
29842                                        ((INSTANCE) == SAI1_Block_B_NS) || ((INSTANCE) == SAI1_Block_B_S) || \
29843                                        ((INSTANCE) == SAI2_Block_A_NS) || ((INSTANCE) == SAI2_Block_A_S) || \
29844                                        ((INSTANCE) == SAI2_Block_B_NS) || ((INSTANCE) == SAI2_Block_B_S))
29845 
29846 /****************************** SDMMC Instances *******************************/
29847 #define IS_SDMMC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SDMMC1_NS) || ((INSTANCE) == SDMMC1_S) || \
29848                                          ((INSTANCE) == SDMMC2_NS) || ((INSTANCE) == SDMMC2_S))
29849 
29850 /****************************** SMBUS Instances *******************************/
29851 #define IS_SMBUS_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1_NS) || ((INSTANCE) == I2C1_S) || \
29852                                          ((INSTANCE) == I2C2_NS) || ((INSTANCE) == I2C2_S) || \
29853                                          ((INSTANCE) == I2C3_NS) || ((INSTANCE) == I2C3_S) || \
29854                                          ((INSTANCE) == I2C4_NS) || ((INSTANCE) == I2C4_S) || \
29855                                          ((INSTANCE) == I2C5_NS) || ((INSTANCE) == I2C5_S) || \
29856                                          ((INSTANCE) == I2C6_NS) || ((INSTANCE) == I2C6_S))
29857 
29858 /******************* SMBUS Instances : Group belongingness *********************/
29859 #define IS_SMBUS_GRP1_INSTANCE(INSTANCE) (((INSTANCE) == I2C1_NS) || ((INSTANCE) == I2C1_S) || \
29860                                           ((INSTANCE) == I2C2_NS) || ((INSTANCE) == I2C2_S) || \
29861                                           ((INSTANCE) == I2C4_NS) || ((INSTANCE) == I2C4_S) || \
29862                                           ((INSTANCE) == I2C5_NS) || ((INSTANCE) == I2C5_S) || \
29863                                           ((INSTANCE) == I2C6_NS) || ((INSTANCE) == I2C6_S))
29864 
29865 #define IS_SMBUS_GRP2_INSTANCE(INSTANCE) (((INSTANCE) == I2C3_NS) || ((INSTANCE) == I2C3_S))
29866 
29867 /******************************** SPI Instances *******************************/
29868 #define IS_SPI_ALL_INSTANCE(INSTANCE)     (((INSTANCE) == SPI1_NS) || ((INSTANCE) == SPI1_S) || \
29869                                            ((INSTANCE) == SPI2_NS) || ((INSTANCE) == SPI2_S) || \
29870                                            ((INSTANCE) == SPI3_NS) || ((INSTANCE) == SPI3_S))
29871 
29872 #define IS_SPI_LIMITED_INSTANCE(INSTANCE) (((INSTANCE) == SPI3_NS) || ((INSTANCE) == SPI3_S))
29873 
29874 #define IS_SPI_FULL_INSTANCE(INSTANCE)    (((INSTANCE) == SPI1_NS) || ((INSTANCE) == SPI1_S) || \
29875                                            ((INSTANCE) == SPI2_NS) || ((INSTANCE) == SPI2_S))
29876 
29877 #define IS_SPI_GRP1_INSTANCE(INSTANCE)    (((INSTANCE) == SPI1_NS) || ((INSTANCE) == SPI1_S) || \
29878                                            ((INSTANCE) == SPI2_NS) || ((INSTANCE) == SPI2_S))
29879 
29880 #define IS_SPI_GRP2_INSTANCE(INSTANCE)    (((INSTANCE) == SPI3_NS) || ((INSTANCE) == SPI3_S))
29881 
29882 /****************** LPTIM Instances : All supported instances *****************/
29883 #define IS_LPTIM_INSTANCE(INSTANCE)     (((INSTANCE) == LPTIM1_NS) || ((INSTANCE) == LPTIM1_S) ||\
29884                                          ((INSTANCE) == LPTIM2_NS) || ((INSTANCE) == LPTIM2_S) ||\
29885                                          ((INSTANCE) == LPTIM3_NS) || ((INSTANCE) == LPTIM3_S) ||\
29886                                          ((INSTANCE) == LPTIM4_NS) || ((INSTANCE) == LPTIM4_S))
29887 
29888 /****************** LPTIM Instances : DMA supported instances *****************/
29889 #define IS_LPTIM_DMA_INSTANCE(INSTANCE)  (((INSTANCE) == LPTIM1_NS) || ((INSTANCE) == LPTIM1_S) ||\
29890                                           ((INSTANCE) == LPTIM2_NS) || ((INSTANCE) == LPTIM2_S) ||\
29891                                           ((INSTANCE) == LPTIM3_NS) || ((INSTANCE) == LPTIM3_S))
29892 
29893 /************* LPTIM Instances : at least 1 capture/compare channel ***********/
29894 #define IS_LPTIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == LPTIM1_NS)  || ((INSTANCE) == LPTIM1_S) ||\
29895                                          ((INSTANCE) == LPTIM2_NS)  || ((INSTANCE) == LPTIM2_S) ||\
29896                                          ((INSTANCE) == LPTIM3_NS)  || ((INSTANCE) == LPTIM3_S) ||\
29897                                          ((INSTANCE) == LPTIM4_NS)  || ((INSTANCE) == LPTIM4_S))
29898 
29899 /************* LPTIM Instances : at least 2 capture/compare channel ***********/
29900 #define IS_LPTIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == LPTIM1_NS) || ((INSTANCE) == LPTIM1_S) ||\
29901                                          ((INSTANCE) == LPTIM2_NS) || ((INSTANCE) == LPTIM2_S) ||\
29902                                          ((INSTANCE) == LPTIM3_NS) || ((INSTANCE) == LPTIM3_S))
29903 
29904 /****************** LPTIM Instances : supporting encoder interface **************/
29905 #define IS_LPTIM_ENCODER_INTERFACE_INSTANCE(INSTANCE)  (((INSTANCE) == LPTIM1_NS) || ((INSTANCE) == LPTIM1_S) ||\
29906                                                         ((INSTANCE) == LPTIM2_NS) || ((INSTANCE) == LPTIM2_S))
29907 
29908 /****************** LPTIM Instances : supporting Input Capture **************/
29909 #define IS_LPTIM_INPUT_CAPTURE_INSTANCE(INSTANCE)  (((INSTANCE) == LPTIM1_NS) || ((INSTANCE) == LPTIM1_S) ||\
29910                                                     ((INSTANCE) == LPTIM2_NS) || ((INSTANCE) == LPTIM2_S) ||\
29911                                                     ((INSTANCE) == LPTIM3_NS) || ((INSTANCE) == LPTIM3_S))
29912 
29913 /****************** TIM Instances : All supported instances *******************/
29914 #define IS_TIM_INSTANCE(INSTANCE)       (((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S)  || \
29915                                          ((INSTANCE) == TIM2_NS)  || ((INSTANCE) == TIM2_S)  || \
29916                                          ((INSTANCE) == TIM3_NS)  || ((INSTANCE) == TIM3_S)  || \
29917                                          ((INSTANCE) == TIM4_NS)  || ((INSTANCE) == TIM4_S)  || \
29918                                          ((INSTANCE) == TIM5_NS)  || ((INSTANCE) == TIM5_S)  || \
29919                                          ((INSTANCE) == TIM6_NS)  || ((INSTANCE) == TIM6_S)  || \
29920                                          ((INSTANCE) == TIM7_NS)  || ((INSTANCE) == TIM7_S)  || \
29921                                          ((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S)  || \
29922                                          ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S) || \
29923                                          ((INSTANCE) == TIM16_NS) || ((INSTANCE) == TIM16_S) || \
29924                                          ((INSTANCE) == TIM17_NS) || ((INSTANCE) == TIM17_S))
29925 
29926 /****************** TIM Instances : supporting 32 bits counter ****************/
29927 #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM2_NS)  || ((INSTANCE) == TIM2_S)  || \
29928                                                ((INSTANCE) == TIM3_NS)  || ((INSTANCE) == TIM3_S)  || \
29929                                                ((INSTANCE) == TIM4_NS)  || ((INSTANCE) == TIM4_S)  || \
29930                                                ((INSTANCE) == TIM5_NS)  || ((INSTANCE) == TIM5_S))
29931 
29932 /****************** TIM Instances : supporting the break function *************/
29933 #define IS_TIM_BREAK_INSTANCE(INSTANCE)    (((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S)  || \
29934                                             ((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S)  || \
29935                                             ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S) || \
29936                                             ((INSTANCE) == TIM16_NS) || ((INSTANCE) == TIM16_S) || \
29937                                             ((INSTANCE) == TIM17_NS) || ((INSTANCE) == TIM17_S))
29938 
29939 /************** TIM Instances : supporting Break source selection *************/
29940 #define IS_TIM_BREAKSOURCE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S)  || \
29941                                                ((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S)  || \
29942                                                ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S) || \
29943                                                ((INSTANCE) == TIM16_NS) || ((INSTANCE) == TIM16_S) || \
29944                                                ((INSTANCE) == TIM17_NS) || ((INSTANCE) == TIM17_S))
29945 
29946 /****************** TIM Instances : supporting 2 break inputs *****************/
29947 #define IS_TIM_BKIN2_INSTANCE(INSTANCE)    (((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S)  || \
29948                                             ((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S))
29949 
29950 /************* TIM Instances : at least 1 capture/compare channel *************/
29951 #define IS_TIM_CC1_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S)  || \
29952                                          ((INSTANCE) == TIM2_NS)  || ((INSTANCE) == TIM2_S)  || \
29953                                          ((INSTANCE) == TIM3_NS)  || ((INSTANCE) == TIM3_S)  || \
29954                                          ((INSTANCE) == TIM4_NS)  || ((INSTANCE) == TIM4_S)  || \
29955                                          ((INSTANCE) == TIM5_NS)  || ((INSTANCE) == TIM5_S)  || \
29956                                          ((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S)  || \
29957                                          ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S) || \
29958                                          ((INSTANCE) == TIM16_NS) || ((INSTANCE) == TIM16_S) || \
29959                                          ((INSTANCE) == TIM17_NS) || ((INSTANCE) == TIM17_S))
29960 
29961 /************ TIM Instances : at least 2 capture/compare channels *************/
29962 #define IS_TIM_CC2_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S)  || \
29963                                          ((INSTANCE) == TIM2_NS)  || ((INSTANCE) == TIM2_S)  || \
29964                                          ((INSTANCE) == TIM3_NS)  || ((INSTANCE) == TIM3_S)  || \
29965                                          ((INSTANCE) == TIM4_NS)  || ((INSTANCE) == TIM4_S)  || \
29966                                          ((INSTANCE) == TIM5_NS)  || ((INSTANCE) == TIM5_S)  || \
29967                                          ((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S)  || \
29968                                          ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S))
29969 
29970 /************ TIM Instances : at least 3 capture/compare channels *************/
29971 #define IS_TIM_CC3_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S)  || \
29972                                          ((INSTANCE) == TIM2_NS)  || ((INSTANCE) == TIM2_S)  || \
29973                                          ((INSTANCE) == TIM3_NS)  || ((INSTANCE) == TIM3_S)  || \
29974                                          ((INSTANCE) == TIM4_NS)  || ((INSTANCE) == TIM4_S)  || \
29975                                          ((INSTANCE) == TIM5_NS)  || ((INSTANCE) == TIM5_S)  || \
29976                                          ((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S))
29977 
29978 /************ TIM Instances : at least 4 capture/compare channels *************/
29979 #define IS_TIM_CC4_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S)  || \
29980                                          ((INSTANCE) == TIM2_NS)  || ((INSTANCE) == TIM2_S)  || \
29981                                          ((INSTANCE) == TIM3_NS)  || ((INSTANCE) == TIM3_S)  || \
29982                                          ((INSTANCE) == TIM4_NS)  || ((INSTANCE) == TIM4_S)  || \
29983                                          ((INSTANCE) == TIM5_NS)  || ((INSTANCE) == TIM5_S)  || \
29984                                          ((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S))
29985 
29986 /****************** TIM Instances : at least 5 capture/compare channels *******/
29987 #define IS_TIM_CC5_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S)  || \
29988                                          ((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S))
29989 
29990 /****************** TIM Instances : at least 6 capture/compare channels *******/
29991 #define IS_TIM_CC6_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S)  || \
29992                                          ((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S))
29993 
29994 /****************** TIM Instances : DMA requests generation (TIMx_DIER.UDE) ***/
29995 #define IS_TIM_DMA_INSTANCE(INSTANCE)      (((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S)  || \
29996                                             ((INSTANCE) == TIM2_NS)  || ((INSTANCE) == TIM2_S)  || \
29997                                             ((INSTANCE) == TIM3_NS)  || ((INSTANCE) == TIM3_S)  || \
29998                                             ((INSTANCE) == TIM4_NS)  || ((INSTANCE) == TIM4_S)  || \
29999                                             ((INSTANCE) == TIM5_NS)  || ((INSTANCE) == TIM5_S)  || \
30000                                             ((INSTANCE) == TIM6_NS)  || ((INSTANCE) == TIM6_S)  || \
30001                                             ((INSTANCE) == TIM7_NS)  || ((INSTANCE) == TIM7_S)  || \
30002                                             ((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S)  || \
30003                                             ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S) || \
30004                                             ((INSTANCE) == TIM16_NS) || ((INSTANCE) == TIM16_S) || \
30005                                             ((INSTANCE) == TIM17_NS) || ((INSTANCE) == TIM17_S))
30006 
30007 /************ TIM Instances : DMA requests generation (TIMx_DIER.CCxDE) *******/
30008 #define IS_TIM_DMA_CC_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S)  || \
30009                                             ((INSTANCE) == TIM2_NS)  || ((INSTANCE) == TIM2_S)  || \
30010                                             ((INSTANCE) == TIM3_NS)  || ((INSTANCE) == TIM3_S)  || \
30011                                             ((INSTANCE) == TIM4_NS)  || ((INSTANCE) == TIM4_S)  || \
30012                                             ((INSTANCE) == TIM5_NS)  || ((INSTANCE) == TIM5_S)  || \
30013                                             ((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S)  || \
30014                                             ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S) || \
30015                                             ((INSTANCE) == TIM16_NS) || ((INSTANCE) == TIM16_S) || \
30016                                             ((INSTANCE) == TIM17_NS) || ((INSTANCE) == TIM17_S))
30017 
30018 /******************** TIM Instances : DMA burst feature ***********************/
30019 #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S)  || \
30020                                             ((INSTANCE) == TIM2_NS)  || ((INSTANCE) == TIM2_S)  || \
30021                                             ((INSTANCE) == TIM3_NS)  || ((INSTANCE) == TIM3_S)  || \
30022                                             ((INSTANCE) == TIM4_NS)  || ((INSTANCE) == TIM4_S)  || \
30023                                             ((INSTANCE) == TIM5_NS)  || ((INSTANCE) == TIM5_S)  || \
30024                                             ((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S)  || \
30025                                             ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S) || \
30026                                             ((INSTANCE) == TIM16_NS) || ((INSTANCE) == TIM16_S) || \
30027                                             ((INSTANCE) == TIM17_NS) || ((INSTANCE) == TIM17_S))
30028 
30029 /******************* TIM Instances : output(s) available **********************/
30030 #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
30031     (((((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S))  && \
30032      (((CHANNEL) == TIM_CHANNEL_1) ||          \
30033       ((CHANNEL) == TIM_CHANNEL_2) ||          \
30034       ((CHANNEL) == TIM_CHANNEL_3) ||          \
30035       ((CHANNEL) == TIM_CHANNEL_4) ||          \
30036       ((CHANNEL) == TIM_CHANNEL_5) ||          \
30037       ((CHANNEL) == TIM_CHANNEL_6)))           \
30038      ||                                        \
30039      ((((INSTANCE) == TIM2_NS)  || ((INSTANCE) == TIM2_S))  && \
30040      (((CHANNEL) == TIM_CHANNEL_1) ||          \
30041       ((CHANNEL) == TIM_CHANNEL_2) ||          \
30042       ((CHANNEL) == TIM_CHANNEL_3) ||          \
30043       ((CHANNEL) == TIM_CHANNEL_4)))           \
30044      ||                                        \
30045      ((((INSTANCE) == TIM3_NS)  || ((INSTANCE) == TIM3_S))  && \
30046      (((CHANNEL) == TIM_CHANNEL_1) ||          \
30047       ((CHANNEL) == TIM_CHANNEL_2) ||          \
30048       ((CHANNEL) == TIM_CHANNEL_3) ||          \
30049       ((CHANNEL) == TIM_CHANNEL_4)))           \
30050      ||                                        \
30051      ((((INSTANCE) == TIM4_NS)  || ((INSTANCE) == TIM4_S))  && \
30052      (((CHANNEL) == TIM_CHANNEL_1) ||          \
30053       ((CHANNEL) == TIM_CHANNEL_2) ||          \
30054       ((CHANNEL) == TIM_CHANNEL_3) ||          \
30055       ((CHANNEL) == TIM_CHANNEL_4)))           \
30056      ||                                        \
30057      ((((INSTANCE) == TIM5_NS)  || ((INSTANCE) == TIM5_S))  && \
30058      (((CHANNEL) == TIM_CHANNEL_1) ||          \
30059       ((CHANNEL) == TIM_CHANNEL_2) ||          \
30060       ((CHANNEL) == TIM_CHANNEL_3) ||          \
30061       ((CHANNEL) == TIM_CHANNEL_4)))           \
30062      ||                                        \
30063      ((((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S))  && \
30064      (((CHANNEL) == TIM_CHANNEL_1) ||          \
30065       ((CHANNEL) == TIM_CHANNEL_2) ||          \
30066       ((CHANNEL) == TIM_CHANNEL_3) ||          \
30067       ((CHANNEL) == TIM_CHANNEL_4) ||          \
30068       ((CHANNEL) == TIM_CHANNEL_5) ||          \
30069       ((CHANNEL) == TIM_CHANNEL_6)))           \
30070      ||                                        \
30071      ((((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S)) && \
30072      (((CHANNEL) == TIM_CHANNEL_1) ||          \
30073       ((CHANNEL) == TIM_CHANNEL_2)))           \
30074      ||                                        \
30075      ((((INSTANCE) == TIM16_NS) || ((INSTANCE) == TIM16_S)) && \
30076      (((CHANNEL) == TIM_CHANNEL_1)))           \
30077      ||                                        \
30078      ((((INSTANCE) == TIM17_NS) || ((INSTANCE) == TIM17_S)) && \
30079      (((CHANNEL) == TIM_CHANNEL_1))))
30080 
30081 /****************** TIM Instances : supporting complementary output(s) ********/
30082 #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
30083     (((((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S))  && \
30084      (((CHANNEL) == TIM_CHANNEL_1) ||           \
30085       ((CHANNEL) == TIM_CHANNEL_2) ||           \
30086       ((CHANNEL) == TIM_CHANNEL_3) ||           \
30087       ((CHANNEL) == TIM_CHANNEL_4)))            \
30088     ||                                          \
30089     ((((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S))  && \
30090      (((CHANNEL) == TIM_CHANNEL_1) ||           \
30091       ((CHANNEL) == TIM_CHANNEL_2) ||           \
30092       ((CHANNEL) == TIM_CHANNEL_3) ||           \
30093       ((CHANNEL) == TIM_CHANNEL_4)))            \
30094     ||                                          \
30095     ((((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S)) && \
30096      ((CHANNEL) == TIM_CHANNEL_1))              \
30097     ||                                          \
30098     ((((INSTANCE) == TIM16_NS) || ((INSTANCE) == TIM16_S)) && \
30099      ((CHANNEL) == TIM_CHANNEL_1))              \
30100     ||                                          \
30101     ((((INSTANCE) == TIM17_NS) || ((INSTANCE) == TIM17_S)) && \
30102      ((CHANNEL) == TIM_CHANNEL_1)))
30103 
30104 /****************** TIM Instances : supporting clock division *****************/
30105 #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S)  || \
30106                                                     ((INSTANCE) == TIM2_NS)  || ((INSTANCE) == TIM2_S)  || \
30107                                                     ((INSTANCE) == TIM3_NS)  || ((INSTANCE) == TIM3_S)  || \
30108                                                     ((INSTANCE) == TIM4_NS)  || ((INSTANCE) == TIM4_S)  || \
30109                                                     ((INSTANCE) == TIM5_NS)  || ((INSTANCE) == TIM5_S)  || \
30110                                                     ((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S)  || \
30111                                                     ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S) || \
30112                                                     ((INSTANCE) == TIM16_NS) || ((INSTANCE) == TIM16_S) || \
30113                                                     ((INSTANCE) == TIM17_NS) || ((INSTANCE) == TIM17_S))
30114 
30115 /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/
30116 #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S)  || \
30117                                                         ((INSTANCE) == TIM2_NS)  || ((INSTANCE) == TIM2_S)  || \
30118                                                         ((INSTANCE) == TIM3_NS)  || ((INSTANCE) == TIM3_S)  || \
30119                                                         ((INSTANCE) == TIM4_NS)  || ((INSTANCE) == TIM4_S)  || \
30120                                                         ((INSTANCE) == TIM5_NS)  || ((INSTANCE) == TIM5_S)  || \
30121                                                         ((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S))
30122 
30123 /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/
30124 #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S)  || \
30125                                                         ((INSTANCE) == TIM2_NS)  || ((INSTANCE) == TIM2_S)  || \
30126                                                         ((INSTANCE) == TIM3_NS)  || ((INSTANCE) == TIM3_S)  || \
30127                                                         ((INSTANCE) == TIM4_NS)  || ((INSTANCE) == TIM4_S)  || \
30128                                                         ((INSTANCE) == TIM5_NS)  || ((INSTANCE) == TIM5_S)  || \
30129                                                         ((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S))
30130 
30131 /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/
30132 #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE)      (((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S)  || \
30133                                                         ((INSTANCE) == TIM2_NS)  || ((INSTANCE) == TIM2_S)  || \
30134                                                         ((INSTANCE) == TIM3_NS)  || ((INSTANCE) == TIM3_S)  || \
30135                                                         ((INSTANCE) == TIM4_NS)  || ((INSTANCE) == TIM4_S)  || \
30136                                                         ((INSTANCE) == TIM5_NS)  || ((INSTANCE) == TIM5_S)  || \
30137                                                         ((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S)  || \
30138                                                         ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S))
30139 
30140 /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/
30141 #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE)     (((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S)  || \
30142                                                         ((INSTANCE) == TIM2_NS)  || ((INSTANCE) == TIM2_S)  || \
30143                                                         ((INSTANCE) == TIM3_NS)  || ((INSTANCE) == TIM3_S)  || \
30144                                                         ((INSTANCE) == TIM4_NS)  || ((INSTANCE) == TIM4_S)  || \
30145                                                         ((INSTANCE) == TIM5_NS)  || ((INSTANCE) == TIM5_S)  || \
30146                                                         ((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S)  || \
30147                                                         ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S))
30148 
30149 /****************** TIM Instances : supporting combined 3-phase PWM mode ******/
30150 #define IS_TIM_COMBINED3PHASEPWM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S)  || \
30151                                                      ((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S))
30152 
30153 /****************** TIM Instances : supporting commutation event generation ***/
30154 #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S)  || \
30155                                                      ((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S)  || \
30156                                                      ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S) || \
30157                                                      ((INSTANCE) == TIM16_NS) || ((INSTANCE) == TIM16_S) || \
30158                                                      ((INSTANCE) == TIM17_NS) || ((INSTANCE) == TIM17_S))
30159 
30160 /****************** TIM Instances : supporting counting mode selection ********/
30161 #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE)  (((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S)  || \
30162                                                         ((INSTANCE) == TIM2_NS)  || ((INSTANCE) == TIM2_S)  || \
30163                                                         ((INSTANCE) == TIM3_NS)  || ((INSTANCE) == TIM3_S)  || \
30164                                                         ((INSTANCE) == TIM4_NS)  || ((INSTANCE) == TIM4_S)  || \
30165                                                         ((INSTANCE) == TIM5_NS)  || ((INSTANCE) == TIM5_S)  || \
30166                                                         ((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S))
30167 
30168 /****************** TIM Instances : supporting encoder interface **************/
30169 #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE)  (((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S)  || \
30170                                                       ((INSTANCE) == TIM2_NS)  || ((INSTANCE) == TIM2_S)  || \
30171                                                       ((INSTANCE) == TIM3_NS)  || ((INSTANCE) == TIM3_S)  || \
30172                                                       ((INSTANCE) == TIM4_NS)  || ((INSTANCE) == TIM4_S)  || \
30173                                                       ((INSTANCE) == TIM5_NS)  || ((INSTANCE) == TIM5_S)  || \
30174                                                       ((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S))
30175 
30176 /****************** TIM Instances : supporting Hall sensor interface **********/
30177 #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS)   || ((INSTANCE) == TIM1_S)  || \
30178                                                          ((INSTANCE) == TIM2_NS)   || ((INSTANCE) == TIM2_S)  || \
30179                                                          ((INSTANCE) == TIM3_NS)   || ((INSTANCE) == TIM3_S)  || \
30180                                                          ((INSTANCE) == TIM4_NS)   || ((INSTANCE) == TIM4_S)  || \
30181                                                          ((INSTANCE) == TIM5_NS)   || ((INSTANCE) == TIM5_S)  || \
30182                                                          ((INSTANCE) == TIM8_NS)   || ((INSTANCE) == TIM8_S))
30183 
30184 /**************** TIM Instances : external trigger input available ************/
30185 #define IS_TIM_ETR_INSTANCE(INSTANCE)      (((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S)  || \
30186                                             ((INSTANCE) == TIM2_NS)  || ((INSTANCE) == TIM2_S)  || \
30187                                             ((INSTANCE) == TIM3_NS)  || ((INSTANCE) == TIM3_S)  || \
30188                                             ((INSTANCE) == TIM4_NS)  || ((INSTANCE) == TIM4_S)  || \
30189                                             ((INSTANCE) == TIM5_NS)  || ((INSTANCE) == TIM5_S)  || \
30190                                             ((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S))
30191 
30192 /****** TIM Instances : Master mode available (TIMx_CR2.MMS available )********/
30193 #define IS_TIM_MASTER_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S)  || \
30194                                             ((INSTANCE) == TIM2_NS)  || ((INSTANCE) == TIM2_S)  || \
30195                                             ((INSTANCE) == TIM3_NS)  || ((INSTANCE) == TIM3_S)  || \
30196                                             ((INSTANCE) == TIM4_NS)  || ((INSTANCE) == TIM4_S)  || \
30197                                             ((INSTANCE) == TIM5_NS)  || ((INSTANCE) == TIM5_S)  || \
30198                                             ((INSTANCE) == TIM6_NS)  || ((INSTANCE) == TIM6_S)  || \
30199                                             ((INSTANCE) == TIM7_NS)  || ((INSTANCE) == TIM7_S)  || \
30200                                             ((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S)  || \
30201                                             ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S))
30202 
30203 /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
30204 #define IS_TIM_SLAVE_INSTANCE(INSTANCE)    (((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S)  || \
30205                                             ((INSTANCE) == TIM2_NS)  || ((INSTANCE) == TIM2_S)  || \
30206                                             ((INSTANCE) == TIM3_NS)  || ((INSTANCE) == TIM3_S)  || \
30207                                             ((INSTANCE) == TIM4_NS)  || ((INSTANCE) == TIM4_S)  || \
30208                                             ((INSTANCE) == TIM5_NS)  || ((INSTANCE) == TIM5_S)  || \
30209                                             ((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S)  || \
30210                                             ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S))
30211 
30212 /****************** TIM Instances : supporting OCxREF clear *******************/
30213 #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE)        (((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S)  || \
30214                                                        ((INSTANCE) == TIM2_NS)  || ((INSTANCE) == TIM2_S)  || \
30215                                                        ((INSTANCE) == TIM3_NS)  || ((INSTANCE) == TIM3_S)  || \
30216                                                        ((INSTANCE) == TIM4_NS)  || ((INSTANCE) == TIM4_S)  || \
30217                                                        ((INSTANCE) == TIM5_NS)  || ((INSTANCE) == TIM5_S)  || \
30218                                                        ((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S)  || \
30219                                                        ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S) || \
30220                                                        ((INSTANCE) == TIM16_NS) || ((INSTANCE) == TIM16_S) || \
30221                                                        ((INSTANCE) == TIM17_NS) || ((INSTANCE) == TIM17_S))
30222 
30223 /****************** TIM Instances : remapping capability **********************/
30224 #define IS_TIM_REMAP_INSTANCE(INSTANCE)    (((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S)  || \
30225                                             ((INSTANCE) == TIM2_NS)  || ((INSTANCE) == TIM2_S)  || \
30226                                             ((INSTANCE) == TIM3_NS)  || ((INSTANCE) == TIM3_S)  || \
30227                                             ((INSTANCE) == TIM4_NS)  || ((INSTANCE) == TIM4_S)  || \
30228                                             ((INSTANCE) == TIM5_NS)  || ((INSTANCE) == TIM5_S)  || \
30229                                             ((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S))
30230 
30231 /****************** TIM Instances : supporting repetition counter *************/
30232 #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE)  (((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S)  || \
30233                                                        ((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S)  || \
30234                                                        ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S) || \
30235                                                        ((INSTANCE) == TIM16_NS) || ((INSTANCE) == TIM16_S) || \
30236                                                        ((INSTANCE) == TIM17_NS) || ((INSTANCE) == TIM17_S))
30237 
30238 /****************** TIM Instances : supporting ADC triggering through TRGO2 ***/
30239 #define IS_TIM_TRGO2_INSTANCE(INSTANCE)    (((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S) || \
30240                                             ((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S))
30241 
30242 /******************* TIM Instances : Timer input XOR function *****************/
30243 #define IS_TIM_XOR_INSTANCE(INSTANCE)      (((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S)  || \
30244                                             ((INSTANCE) == TIM2_NS)  || ((INSTANCE) == TIM2_S)  || \
30245                                             ((INSTANCE) == TIM3_NS)  || ((INSTANCE) == TIM3_S)  || \
30246                                             ((INSTANCE) == TIM4_NS)  || ((INSTANCE) == TIM4_S)  || \
30247                                             ((INSTANCE) == TIM5_NS)  || ((INSTANCE) == TIM5_S)  || \
30248                                             ((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S)  || \
30249                                             ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S))
30250 
30251 /******************* TIM Instances : Timer input selection ********************/
30252 #define IS_TIM_TISEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S) ||\
30253                                          ((INSTANCE) == TIM2_NS)  || ((INSTANCE) == TIM2_S) ||\
30254                                          ((INSTANCE) == TIM3_NS)  || ((INSTANCE) == TIM3_S) ||\
30255                                          ((INSTANCE) == TIM4_NS)  || ((INSTANCE) == TIM4_S) ||\
30256                                          ((INSTANCE) == TIM5_NS)  || ((INSTANCE) == TIM5_S) ||\
30257                                          ((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S) ||\
30258                                          ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S)||\
30259                                          ((INSTANCE) == TIM16_NS) || ((INSTANCE) == TIM16_S)||\
30260                                          ((INSTANCE) == TIM17_NS) || ((INSTANCE) == TIM17_S))
30261 
30262 /******************* TIM Instances : supporting HSE32 as input  ********************/
30263 #define IS_TIM_HSE32_INSTANCE(INSTANCE) (((INSTANCE) == TIM16_NS)  || ((INSTANCE) == TIM16_S) ||\
30264                                          ((INSTANCE) == TIM17_NS)  || ((INSTANCE) == TIM17_S))
30265 
30266 /****************** TIM Instances : Advanced timer instances *******************/
30267 #define IS_TIM_ADVANCED_INSTANCE(INSTANCE)       (((INSTANCE) == TIM1_NS)  || ((INSTANCE) == TIM1_S) || \
30268                                                   ((INSTANCE) == TIM8_NS)  || ((INSTANCE) == TIM8_S))
30269 
30270 /****************** TIM Instances : supporting synchronization ****************/
30271 #define IS_TIM_SYNCHRO_INSTANCE(__INSTANCE__)  (((__INSTANCE__) == TIM1_NS)  || ((__INSTANCE__) == TIM1_S) || \
30272                                                 ((__INSTANCE__) == TIM2_NS)  || ((__INSTANCE__) == TIM2_S) || \
30273                                                 ((__INSTANCE__) == TIM3_NS)  || ((__INSTANCE__) == TIM3_S) || \
30274                                                 ((__INSTANCE__) == TIM4_NS)  || ((__INSTANCE__) == TIM4_S) || \
30275                                                 ((__INSTANCE__) == TIM5_NS)  || ((__INSTANCE__) == TIM5_S) || \
30276                                                 ((__INSTANCE__) == TIM6_NS)  || ((__INSTANCE__) == TIM6_S) || \
30277                                                 ((__INSTANCE__) == TIM7_NS)  || ((__INSTANCE__) == TIM7_S) || \
30278                                                 ((__INSTANCE__) == TIM8_NS)  || ((__INSTANCE__) == TIM8_S) || \
30279                                                 ((__INSTANCE__) == TIM15_NS) || ((__INSTANCE__) == TIM15_S))
30280 
30281 /****************************** TSC Instances *********************************/
30282 #define IS_TSC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == TSC_NS) || ((INSTANCE) == TSC_S))
30283 
30284 /******************** USART Instances : Synchronous mode **********************/
30285 #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1_NS) || ((INSTANCE) == USART1_S) || \
30286                                      ((INSTANCE) == USART2_NS) || ((INSTANCE) == USART2_S) || \
30287                                      ((INSTANCE) == USART3_NS) || ((INSTANCE) == USART3_S) || \
30288                                      ((INSTANCE) == USART6_NS) || ((INSTANCE) == USART6_S))
30289 
30290 /******************** UART Instances : Asynchronous mode **********************/
30291 #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1_NS) || ((INSTANCE) == USART1_S) || \
30292                                     ((INSTANCE) == USART2_NS) || ((INSTANCE) == USART2_S) || \
30293                                     ((INSTANCE) == USART3_NS) || ((INSTANCE) == USART3_S) || \
30294                                     ((INSTANCE) == UART4_NS)  || ((INSTANCE) == UART4_S)  || \
30295                                     ((INSTANCE) == UART5_NS)  || ((INSTANCE) == UART5_S)  || \
30296                                     ((INSTANCE) == USART6_NS) || ((INSTANCE) == USART6_S))
30297 
30298 /*********************** UART Instances : FIFO mode ***************************/
30299 #define IS_UART_FIFO_INSTANCE(INSTANCE) (((INSTANCE) == USART1_NS)  || ((INSTANCE) == USART1_S) || \
30300                                          ((INSTANCE) == USART2_NS)  || ((INSTANCE) == USART2_S) || \
30301                                          ((INSTANCE) == USART3_NS)  || ((INSTANCE) == USART3_S) || \
30302                                          ((INSTANCE) == UART4_NS)   || ((INSTANCE) == UART4_S)  || \
30303                                          ((INSTANCE) == UART5_NS)   || ((INSTANCE) == UART5_S)  || \
30304                                          ((INSTANCE) == USART6_NS)  || ((INSTANCE) == USART6_S) || \
30305                                          ((INSTANCE) == LPUART1_NS) || ((INSTANCE) == LPUART1_S))
30306 
30307 /*********************** UART Instances : SPI Slave mode **********************/
30308 #define IS_UART_SPI_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == USART1_NS) || ((INSTANCE) == USART1_S) || \
30309                                               ((INSTANCE) == USART2_NS) || ((INSTANCE) == USART2_S) || \
30310                                               ((INSTANCE) == USART3_NS) || ((INSTANCE) == USART3_S))|| \
30311                                               ((INSTANCE) == USART6_NS) || ((INSTANCE) == USART6_S)
30312 
30313 /****************** UART Instances : Auto Baud Rate detection ****************/
30314 #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1_NS) || ((INSTANCE) == USART1_S) || \
30315                                                             ((INSTANCE) == USART2_NS) || ((INSTANCE) == USART2_S) || \
30316                                                             ((INSTANCE) == USART3_NS) || ((INSTANCE) == USART3_S) || \
30317                                                             ((INSTANCE) == UART4_NS)  || ((INSTANCE) == UART4_S)  || \
30318                                                             ((INSTANCE) == UART5_NS)  || ((INSTANCE) == UART5_S)) || \
30319                                                             ((INSTANCE) == USART6_NS) || ((INSTANCE) == USART6_S)
30320 
30321 /****************** UART Instances : Driver Enable *****************/
30322 #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE)     (((INSTANCE) == USART1_NS)  || ((INSTANCE) == USART1_S) || \
30323                                                       ((INSTANCE) == USART2_NS)  || ((INSTANCE) == USART2_S) || \
30324                                                       ((INSTANCE) == USART3_NS)  || ((INSTANCE) == USART3_S) || \
30325                                                       ((INSTANCE) == UART4_NS)   || ((INSTANCE) == UART4_S)  || \
30326                                                       ((INSTANCE) == UART5_NS)   || ((INSTANCE) == UART5_S)  || \
30327                                                       ((INSTANCE) == USART6_NS)  || ((INSTANCE) == USART6_S) || \
30328                                                       ((INSTANCE) == LPUART1_NS) || ((INSTANCE) == LPUART1_S))
30329 
30330 /******************** UART Instances : Half-Duplex mode **********************/
30331 #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE)   (((INSTANCE) == USART1_NS)  || ((INSTANCE) == USART1_S) || \
30332                                                  ((INSTANCE) == USART2_NS)  || ((INSTANCE) == USART2_S) || \
30333                                                  ((INSTANCE) == USART3_NS)  || ((INSTANCE) == USART3_S) || \
30334                                                  ((INSTANCE) == UART4_NS)   || ((INSTANCE) == UART4_S)  || \
30335                                                  ((INSTANCE) == UART5_NS)   || ((INSTANCE) == UART5_S)  || \
30336                                                  ((INSTANCE) == USART6_NS)  || ((INSTANCE) == USART6_S) || \
30337                                                  ((INSTANCE) == LPUART1_NS) || ((INSTANCE) == LPUART1_S))
30338 
30339 /****************** UART Instances : Hardware Flow control ********************/
30340 #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1_NS)  || ((INSTANCE) == USART1_S) || \
30341                                            ((INSTANCE) == USART2_NS)  || ((INSTANCE) == USART2_S) || \
30342                                            ((INSTANCE) == USART3_NS)  || ((INSTANCE) == USART3_S) || \
30343                                            ((INSTANCE) == UART4_NS)   || ((INSTANCE) == UART4_S)  || \
30344                                            ((INSTANCE) == UART5_NS)   || ((INSTANCE) == UART5_S)  || \
30345                                            ((INSTANCE) == USART6_NS)  || ((INSTANCE) == USART6_S) || \
30346                                            ((INSTANCE) == LPUART1_NS) || ((INSTANCE) == LPUART1_S))
30347 
30348 /******************** UART Instances : LIN mode **********************/
30349 #define IS_UART_LIN_INSTANCE(INSTANCE)   (((INSTANCE) == USART1_NS) || ((INSTANCE) == USART1_S) || \
30350                                           ((INSTANCE) == USART2_NS) || ((INSTANCE) == USART2_S) || \
30351                                           ((INSTANCE) == USART3_NS) || ((INSTANCE) == USART3_S) || \
30352                                           ((INSTANCE) == UART4_NS)  || ((INSTANCE) == UART4_S)  || \
30353                                           ((INSTANCE) == UART5_NS)  || ((INSTANCE) == UART5_S)) || \
30354                                           ((INSTANCE) == USART6_NS) || ((INSTANCE) == USART6_S)
30355 
30356 /******************** UART Instances : Wake-up from Stop mode **********************/
30357 #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE)   (((INSTANCE) == USART1_NS)  || ((INSTANCE) == USART1_S) || \
30358                                                       ((INSTANCE) == USART2_NS)  || ((INSTANCE) == USART2_S) || \
30359                                                       ((INSTANCE) == USART3_NS)  || ((INSTANCE) == USART3_S) || \
30360                                                       ((INSTANCE) == UART4_NS)   || ((INSTANCE) == UART4_S)  || \
30361                                                       ((INSTANCE) == UART5_NS)   || ((INSTANCE) == UART5_S)  || \
30362                                                       ((INSTANCE) == USART6_NS)  || ((INSTANCE) == USART6_S) || \
30363                                                       ((INSTANCE) == LPUART1_NS) || ((INSTANCE) == LPUART1_S))
30364 
30365 /*********************** UART Instances : IRDA mode ***************************/
30366 #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1_NS) || ((INSTANCE) == USART1_S) || \
30367                                     ((INSTANCE) == USART2_NS) || ((INSTANCE) == USART2_S) || \
30368                                     ((INSTANCE) == USART3_NS) || ((INSTANCE) == USART3_S) || \
30369                                     ((INSTANCE) == UART4_NS)  || ((INSTANCE) == UART4_S)  || \
30370                                     ((INSTANCE) == UART5_NS)  || ((INSTANCE) == UART5_S)) || \
30371                                     ((INSTANCE) == USART6_NS) || ((INSTANCE) == USART6_S)
30372 
30373 /********************* USART Instances : Smard card mode ***********************/
30374 #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1_NS) || ((INSTANCE) == USART1_S) || \
30375                                          ((INSTANCE) == USART2_NS) || ((INSTANCE) == USART2_S) || \
30376                                          ((INSTANCE) == USART3_NS) || ((INSTANCE) == USART3_S))|| \
30377                                          ((INSTANCE) == USART6_NS) || ((INSTANCE) == USART6_S)
30378 
30379 /******************** LPUART Instance *****************************************/
30380 #define IS_LPUART_INSTANCE(INSTANCE)    (((INSTANCE) == LPUART1_NS) || ((INSTANCE) == LPUART1_S))
30381 
30382 /*********************** UART Instances : AUTONOMOUS mode ***************************/
30383 #define IS_UART_AUTONOMOUS_INSTANCE(INSTANCE) (((INSTANCE) == USART1_NS)  || ((INSTANCE) == USART1_S) || \
30384                                                ((INSTANCE) == USART2_NS)  || ((INSTANCE) == USART2_S) || \
30385                                                ((INSTANCE) == USART3_NS)  || ((INSTANCE) == USART3_S) || \
30386                                                ((INSTANCE) == UART4_NS)   || ((INSTANCE) == UART4_S)  || \
30387                                                ((INSTANCE) == UART5_NS)   || ((INSTANCE) == UART5_S)  || \
30388                                                ((INSTANCE) == USART6_NS)  || ((INSTANCE) == USART6_S) || \
30389                                                ((INSTANCE) == LPUART1_NS) || ((INSTANCE) == LPUART1_S))
30390 
30391 /****************************** IWDG Instances ********************************/
30392 #define IS_IWDG_ALL_INSTANCE(INSTANCE)  (((INSTANCE) == IWDG_NS) || ((INSTANCE) == IWDG_S))
30393 
30394 /****************************** WWDG Instances ********************************/
30395 #define IS_WWDG_ALL_INSTANCE(INSTANCE)  (((INSTANCE) == WWDG_NS) || ((INSTANCE) == WWDG_S))
30396 
30397 /****************************** UCPD Instances ********************************/
30398 #define IS_UCPD_ALL_INSTANCE(INSTANCE)  (((INSTANCE) == UCPD1_NS) || ((INSTANCE) == UCPD1_S))
30399 
30400 /******************************* OTG FS HCD Instances *************************/
30401 #define IS_HCD_ALL_INSTANCE(INSTANCE) (((INSTANCE) == USB_OTG_HS_NS) || ((INSTANCE) == USB_OTG_HS_S))
30402 
30403 /******************************* OTG FS PCD Instances *************************/
30404 #define IS_PCD_ALL_INSTANCE(INSTANCE) (((INSTANCE) == USB_OTG_HS_NS) || ((INSTANCE) == USB_OTG_HS_S))
30405 
30406 /******************************* MDF/ADF Instances ****************************/
30407 #define IS_MDF_ALL_INSTANCE(INSTANCE) (((INSTANCE) == MDF1_Filter0_NS)  || ((INSTANCE) == MDF1_Filter0_S) || \
30408                                        ((INSTANCE) == MDF1_Filter1_NS)  || ((INSTANCE) == MDF1_Filter1_S) || \
30409                                        ((INSTANCE) == MDF1_Filter2_NS)  || ((INSTANCE) == MDF1_Filter2_S) || \
30410                                        ((INSTANCE) == MDF1_Filter3_NS)  || ((INSTANCE) == MDF1_Filter3_S) || \
30411                                        ((INSTANCE) == MDF1_Filter4_NS)  || ((INSTANCE) == MDF1_Filter4_S) || \
30412                                        ((INSTANCE) == MDF1_Filter5_NS)  || ((INSTANCE) == MDF1_Filter5_S) || \
30413                                        ((INSTANCE) == ADF1_Filter0_NS)  || ((INSTANCE) == ADF1_Filter0_S))
30414 
30415 /******************************* GPU2D Instances *******************************/
30416 #define IS_GPU2D_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == GPU2D_BASE_NS) || ((__INSTANCE__) == GPU2D_BASE_S))
30417 
30418 /****************************** JPEG Instances ********************************/
30419 #define IS_JPEG_ALL_INSTANCE(__INSTANCE__)  (((__INSTANCE__) == JPEG_NS) || ((__INSTANCE__) == JPEG_S))
30420 
30421 /****************************** GFXTIM Instances ********************************/
30422 #define IS_GFXTIM_ALL_INSTANCE(__INSTANCE__)  (((__INSTANCE__) == GFXTIM_NS) || ((__INSTANCE__) == GFXTIM_S))
30423 
30424 
30425 /** @} */ /* End of group STM32U5xx_Peripheral_Exported_macros */
30426 
30427 /** @} */ /* End of group STM32U5F9xx */
30428 
30429 /** @} */ /* End of group ST */
30430 
30431 #ifdef __cplusplus
30432 }
30433 #endif
30434 
30435 #endif  /* STM32U5F9xx_H */
30436