Searched refs:STM32_SRC_SYSCLK (Results 1 – 25 of 31) sorted by relevance
12
51 } else if (pclken[1].bus == STM32_SRC_SYSCLK) { in ZTEST()70 } else if (pclken[1].bus == STM32_SRC_SYSCLK) { in ZTEST()103 } else if (pclken[1].bus == STM32_SRC_SYSCLK) { in ZTEST()
97 #if defined(STM32_SRC_SYSCLK) in ZTEST()98 case STM32_SRC_SYSCLK: in ZTEST()
47 } else if (clk->bus == STM32_SRC_SYSCLK) { in i2c_set_clock()
15 <&rcc STM32_SRC_SYSCLK SPI1_SEL(1)>;
10 #define STM32_SRC_SYSCLK 0x001 macro
33 #define STM32_SRC_CLOCK_MAX STM32_SRC_SYSCLK
15 <&rcc STM32_SRC_SYSCLK SDMMC_SEL(1)>;
27 <&rcc STM32_SRC_SYSCLK SDIO_SEL(1)>;
69 <&rcc STM32_SRC_SYSCLK I2C1_SEL(1)>;
75 <&rcc STM32_SRC_SYSCLK I2C1_SEL(1)>;
77 <&rcc STM32_SRC_SYSCLK I2C1_SEL(1)>;
76 <&rcc STM32_SRC_SYSCLK I2C1_SEL(1)>,
72 <&rcc STM32_SRC_SYSCLK I2C1_SEL(1)>;
125 #if defined(STM32_SRC_SYSCLK) in enabled_clock()126 case STM32_SRC_SYSCLK: in enabled_clock()298 #if defined(STM32_SRC_SYSCLK) in stm32_clock_control_configure()398 #if defined(STM32_SRC_SYSCLK) in stm32_clock_control_get_subsys_rate()399 case STM32_SRC_SYSCLK: in stm32_clock_control_get_subsys_rate()
184 case STM32_SRC_SYSCLK: in enabled_clock()472 case STM32_SRC_SYSCLK: in stm32_clock_control_get_subsys_rate()
46 if ((src_clk == STM32_SRC_SYSCLK) || in enabled_clock()222 case STM32_SRC_SYSCLK: in stm32_clock_control_get_subsys_rate()
121 if ((src_clk == STM32_SRC_SYSCLK) || in enabled_clock()248 case STM32_SRC_SYSCLK: in stm32_clock_control_get_subsys_rate()
126 if ((src_clk == STM32_SRC_SYSCLK) || in enabled_clock()257 case STM32_SRC_SYSCLK: in stm32_clock_control_get_subsys_rate()
29 <&rcc STM32_SRC_SYSCLK I2C2_SEL(1)>;45 <&rcc STM32_SRC_SYSCLK I2C3_SEL(1)>;
29 <&rcc STM32_SRC_SYSCLK I2C2_SEL(1)>;
67 } else if (pclken[1].bus == STM32_SRC_SYSCLK) { in ZTEST()
122 <&rcc STM32_SRC_SYSCLK SPI3_I2S3_SEL(3)>;
147 <&rcc STM32_SRC_SYSCLK ADC_SEL(0)>;
372 <&rcc STM32_SRC_SYSCLK OSPI_SEL(0)>,386 <&rcc STM32_SRC_SYSCLK OSPI_SEL(0)>,