Home
last modified time | relevance | path

Searched refs:XCHAL_INT6_LEVEL (Results 1 – 18 of 18) sorted by relevance

/hal_xtensa-latest/zephyr/soc/dc233c/xtensa/config/
Dcore-isa.h266 #define XCHAL_INT6_LEVEL 1 macro
/hal_xtensa-latest/zephyr/soc/intel_cnl_adsp/xtensa/config/
Dcore-isa.h368 #define XCHAL_INT6_LEVEL 2 macro
/hal_xtensa-latest/zephyr/soc/intel_icl_adsp/xtensa/config/
Dcore-isa.h368 #define XCHAL_INT6_LEVEL 2 macro
/hal_xtensa-latest/zephyr/soc/intel_apl_adsp/xtensa/config/
Dcore-isa.h368 #define XCHAL_INT6_LEVEL 2 macro
/hal_xtensa-latest/zephyr/soc/intel_tgl_adsp/xtensa/config/
Dcore-isa.h391 #define XCHAL_INT6_LEVEL 2 macro
/hal_xtensa-latest/zephyr/soc/sample_controller/xtensa/config/
Dcore-isa.h387 #define XCHAL_INT6_LEVEL 1 macro
/hal_xtensa-latest/zephyr/soc/mimx8ml8/xtensa/config/
Dcore-isa.h356 #define XCHAL_INT6_LEVEL 2 macro
/hal_xtensa-latest/zephyr/soc/nxp_imx_adsp/xtensa/config/
Dcore-isa.h356 #define XCHAL_INT6_LEVEL 2 macro
/hal_xtensa-latest/zephyr/soc/intel_ace15_mtpm/xtensa/config/
Dcore-isa.h482 #define XCHAL_INT6_LEVEL 3 macro
/hal_xtensa-latest/zephyr/soc/intel_ace30_ptl/xtensa/config/
Dcore-isa.h482 #define XCHAL_INT6_LEVEL 3 macro
/hal_xtensa-latest/zephyr/soc/mt8195_adsp/xtensa/config/
Dcore-isa.h454 #define XCHAL_INT6_LEVEL 1 macro
/hal_xtensa-latest/zephyr/soc/nxp_imx8ulp_adsp/xtensa/config/
Dcore-isa.h383 #define XCHAL_INT6_LEVEL 1 macro
/hal_xtensa-latest/zephyr/soc/sample_controller32/xtensa/config/
Dcore-isa.h461 #define XCHAL_INT6_LEVEL 1 macro
Dcore.h287 XCHAL_SEP XCHAL_INT6_LEVEL \
395 # define XCHAL_INT6_LEVEL 0 macro
/hal_xtensa-latest/src/hal/
Dinterrupts.c315 DEFAULT_INTVPRI( XCHAL_INT6_LEVEL ),
/hal_xtensa-latest/zephyr/soc/nxp_rt600_adsp/xtensa/config/
Dcore-isa.h483 #define XCHAL_INT6_LEVEL 1 macro
/hal_xtensa-latest/zephyr/soc/nxp_rt500_adsp/xtensa/config/
Dcore-isa.h497 #define XCHAL_INT6_LEVEL 1 macro
/hal_xtensa-latest/include/xtensa/config/
Dcore.h250 XCHAL_SEP XCHAL_INT6_LEVEL \
364 # define XCHAL_INT6_LEVEL 0 macro