Home
last modified time | relevance | path

Searched refs:RCC_IOPENR_GPIOAEN (Results 1 – 25 of 45) sorted by relevance

12

/hal_stm32-latest/stm32cube/stm32l0xx/drivers/include/
Dstm32l0xx_hal_rcc.h718 SET_BIT(RCC->IOPENR, RCC_IOPENR_GPIOAEN);\
720 tmpreg = READ_BIT(RCC->IOPENR, RCC_IOPENR_GPIOAEN);\
749 #define __HAL_RCC_GPIOA_CLK_DISABLE() CLEAR_BIT(RCC->IOPENR, RCC_IOPENR_GPIOAEN)
817 #define __HAL_RCC_GPIOA_IS_CLK_ENABLED() (READ_BIT(RCC->IOPENR, RCC_IOPENR_GPIOAEN) != 0U)
821 #define __HAL_RCC_GPIOA_IS_CLK_DISABLED() (READ_BIT(RCC->IOPENR, RCC_IOPENR_GPIOAEN) == 0U)
Dstm32l0xx_ll_bus.h172 #define LL_IOP_GRP1_PERIPH_GPIOA RCC_IOPENR_GPIOAEN /*!< GPIO port A control */
/hal_stm32-latest/stm32cube/stm32c0xx/drivers/include/
Dstm32c0xx_hal_rcc.h739 SET_BIT(RCC->IOPENR, RCC_IOPENR_GPIOAEN); \
741 … tmpreg = READ_BIT(RCC->IOPENR, RCC_IOPENR_GPIOAEN); \
777 #define __HAL_RCC_GPIOA_CLK_DISABLE() CLEAR_BIT(RCC->IOPENR, RCC_IOPENR_GPIOAEN)
1035 #define __HAL_RCC_GPIOA_IS_CLK_ENABLED() (READ_BIT(RCC->IOPENR, RCC_IOPENR_GPIOAEN) != 0U)
1043 #define __HAL_RCC_GPIOA_IS_CLK_DISABLED() (READ_BIT(RCC->IOPENR, RCC_IOPENR_GPIOAEN) == 0U)
Dstm32c0xx_ll_bus.h146 #define LL_IOP_GRP1_PERIPH_GPIOA RCC_IOPENR_GPIOAEN
/hal_stm32-latest/stm32cube/stm32g0xx/drivers/include/
Dstm32g0xx_hal_rcc.h941 SET_BIT(RCC->IOPENR, RCC_IOPENR_GPIOAEN); \
943 … tmpreg = READ_BIT(RCC->IOPENR, RCC_IOPENR_GPIOAEN); \
989 #define __HAL_RCC_GPIOA_CLK_DISABLE() CLEAR_BIT(RCC->IOPENR, RCC_IOPENR_GPIOAEN)
1499 #define __HAL_RCC_GPIOA_IS_CLK_ENABLED() (READ_BIT(RCC->IOPENR, RCC_IOPENR_GPIOAEN) != RESET)
1509 #define __HAL_RCC_GPIOA_IS_CLK_DISABLED() (READ_BIT(RCC->IOPENR, RCC_IOPENR_GPIOAEN) == RESET)
Dstm32g0xx_ll_bus.h206 #define LL_IOP_GRP1_PERIPH_GPIOA RCC_IOPENR_GPIOAEN
/hal_stm32-latest/stm32cube/stm32u0xx/drivers/include/
Dstm32u0xx_ll_bus.h162 #define LL_IOP_GRP1_PERIPH_GPIOA RCC_IOPENR_GPIOAEN
Dstm32u0xx_hal_rcc.h786 SET_BIT(RCC->IOPENR, RCC_IOPENR_GPIOAEN); \
788 … tmpreg = READ_BIT(RCC->IOPENR, RCC_IOPENR_GPIOAEN); \
834 #define __HAL_RCC_GPIOA_CLK_DISABLE() CLEAR_BIT(RCC->IOPENR, RCC_IOPENR_GPIOAEN)
/hal_stm32-latest/stm32cube/stm32l0xx/soc/
Dstm32l041xx.h3742 #define RCC_IOPENR_GPIOAEN RCC_IOPENR_IOPAEN /*!< GPIO port A clock enable … macro
Dstm32l010x8.h3446 #define RCC_IOPENR_GPIOAEN RCC_IOPENR_IOPAEN /*!< GPIO port A clock enable … macro
Dstm32l010xb.h3464 #define RCC_IOPENR_GPIOAEN RCC_IOPENR_IOPAEN /*!< GPIO port A clock enable … macro
Dstm32l011xx.h3521 #define RCC_IOPENR_GPIOAEN RCC_IOPENR_IOPAEN /*!< GPIO port A clock enable … macro
Dstm32l021xx.h3652 #define RCC_IOPENR_GPIOAEN RCC_IOPENR_IOPAEN /*!< GPIO port A clock enable … macro
Dstm32l031xx.h3611 #define RCC_IOPENR_GPIOAEN RCC_IOPENR_IOPAEN /*!< GPIO port A clock enable … macro
Dstm32l051xx.h3702 #define RCC_IOPENR_GPIOAEN RCC_IOPENR_IOPAEN /*!< GPIO port A clock enable … macro
Dstm32l010x4.h3412 #define RCC_IOPENR_GPIOAEN RCC_IOPENR_IOPAEN /*!< GPIO port A clock enable … macro
Dstm32l010x6.h3440 #define RCC_IOPENR_GPIOAEN RCC_IOPENR_IOPAEN /*!< GPIO port A clock enable … macro
Dstm32l081xx.h3907 #define RCC_IOPENR_GPIOAEN RCC_IOPENR_IOPAEN /*!< GPIO port A clock enable … macro
Dstm32l071xx.h3776 #define RCC_IOPENR_GPIOAEN RCC_IOPENR_IOPAEN /*!< GPIO port A clock enable … macro
Dstm32l052xx.h4027 #define RCC_IOPENR_GPIOAEN RCC_IOPENR_IOPAEN /*!< GPIO port A clock enable … macro
Dstm32l062xx.h4158 #define RCC_IOPENR_GPIOAEN RCC_IOPENR_IOPAEN /*!< GPIO port A clock enable … macro
Dstm32l053xx.h4174 #define RCC_IOPENR_GPIOAEN RCC_IOPENR_IOPAEN /*!< GPIO port A clock enable … macro
/hal_stm32-latest/stm32cube/stm32c0xx/soc/
Dstm32c011xx.h4062 #define RCC_IOPENR_GPIOAEN RCC_IOPENR_GPIOAEN_Msk macro
Dstm32c031xx.h4219 #define RCC_IOPENR_GPIOAEN RCC_IOPENR_GPIOAEN_Msk macro
Dstm32c071xx.h4672 #define RCC_IOPENR_GPIOAEN RCC_IOPENR_GPIOAEN_Msk macro

12