Home
last modified time | relevance | path

Searched refs:ADC_CHSELR_CHSEL5_Pos (Results 1 – 25 of 78) sorted by relevance

1234

/hal_stm32-latest/stm32cube/stm32f0xx/soc/
Dstm32f030x6.h803 #define ADC_CHSELR_CHSEL5_Pos (5U) macro
804 #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
Dstm32f030x8.h819 #define ADC_CHSELR_CHSEL5_Pos (5U) macro
820 #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
Dstm32f070x6.h848 #define ADC_CHSELR_CHSEL5_Pos (5U) macro
849 #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
Dstm32f031x6.h813 #define ADC_CHSELR_CHSEL5_Pos (5U) macro
814 #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
Dstm32f030xc.h835 #define ADC_CHSELR_CHSEL5_Pos (5U) macro
836 #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
Dstm32f038xx.h812 #define ADC_CHSELR_CHSEL5_Pos (5U) macro
813 #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
Dstm32f070xb.h871 #define ADC_CHSELR_CHSEL5_Pos (5U) macro
872 #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
Dstm32f058xx.h918 #define ADC_CHSELR_CHSEL5_Pos (5U) macro
919 #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
Dstm32f051x8.h919 #define ADC_CHSELR_CHSEL5_Pos (5U) macro
920 #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
/hal_stm32-latest/stm32cube/stm32l0xx/soc/
Dstm32l041xx.h862 #define ADC_CHSELR_CHSEL5_Pos (5U) macro
863 #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
Dstm32l010x8.h820 #define ADC_CHSELR_CHSEL5_Pos (5U) macro
821 #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
Dstm32l010xb.h825 #define ADC_CHSELR_CHSEL5_Pos (5U) macro
826 #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
Dstm32l011xx.h832 #define ADC_CHSELR_CHSEL5_Pos (5U) macro
833 #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
Dstm32l021xx.h853 #define ADC_CHSELR_CHSEL5_Pos (5U) macro
854 #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
Dstm32l031xx.h841 #define ADC_CHSELR_CHSEL5_Pos (5U) macro
842 #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
Dstm32l051xx.h876 #define ADC_CHSELR_CHSEL5_Pos (5U) macro
877 #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
Dstm32l010x4.h812 #define ADC_CHSELR_CHSEL5_Pos (5U) macro
813 #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
Dstm32l010x6.h818 #define ADC_CHSELR_CHSEL5_Pos (5U) macro
819 #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
Dstm32l081xx.h919 #define ADC_CHSELR_CHSEL5_Pos (5U) macro
920 #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
Dstm32l071xx.h898 #define ADC_CHSELR_CHSEL5_Pos (5U) macro
899 #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
Dstm32l052xx.h985 #define ADC_CHSELR_CHSEL5_Pos (5U) macro
986 #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
Dstm32l062xx.h1006 #define ADC_CHSELR_CHSEL5_Pos (5U) macro
1007 #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
Dstm32l053xx.h1004 #define ADC_CHSELR_CHSEL5_Pos (5U) macro
1005 #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
/hal_stm32-latest/stm32cube/stm32c0xx/soc/
Dstm32c011xx.h1101 #define ADC_CHSELR_CHSEL5_Pos (5U) macro
1102 #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
Dstm32c031xx.h1105 #define ADC_CHSELR_CHSEL5_Pos (5U) macro
1106 #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */

1234