Home
last modified time | relevance | path

Searched refs:ADC_CHSELR_CHSEL1_Pos (Results 1 – 25 of 78) sorted by relevance

1234

/hal_stm32-latest/stm32cube/stm32f0xx/soc/
Dstm32f030x6.h815 #define ADC_CHSELR_CHSEL1_Pos (1U) macro
816 #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
Dstm32f030x8.h831 #define ADC_CHSELR_CHSEL1_Pos (1U) macro
832 #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
Dstm32f070x6.h860 #define ADC_CHSELR_CHSEL1_Pos (1U) macro
861 #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
Dstm32f031x6.h825 #define ADC_CHSELR_CHSEL1_Pos (1U) macro
826 #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
Dstm32f030xc.h847 #define ADC_CHSELR_CHSEL1_Pos (1U) macro
848 #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
Dstm32f038xx.h824 #define ADC_CHSELR_CHSEL1_Pos (1U) macro
825 #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
Dstm32f070xb.h883 #define ADC_CHSELR_CHSEL1_Pos (1U) macro
884 #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
Dstm32f058xx.h930 #define ADC_CHSELR_CHSEL1_Pos (1U) macro
931 #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
Dstm32f051x8.h931 #define ADC_CHSELR_CHSEL1_Pos (1U) macro
932 #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
/hal_stm32-latest/stm32cube/stm32l0xx/soc/
Dstm32l041xx.h874 #define ADC_CHSELR_CHSEL1_Pos (1U) macro
875 #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
Dstm32l010x8.h832 #define ADC_CHSELR_CHSEL1_Pos (1U) macro
833 #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
Dstm32l010xb.h837 #define ADC_CHSELR_CHSEL1_Pos (1U) macro
838 #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
Dstm32l011xx.h844 #define ADC_CHSELR_CHSEL1_Pos (1U) macro
845 #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
Dstm32l021xx.h865 #define ADC_CHSELR_CHSEL1_Pos (1U) macro
866 #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
Dstm32l031xx.h853 #define ADC_CHSELR_CHSEL1_Pos (1U) macro
854 #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
Dstm32l051xx.h888 #define ADC_CHSELR_CHSEL1_Pos (1U) macro
889 #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
Dstm32l010x4.h824 #define ADC_CHSELR_CHSEL1_Pos (1U) macro
825 #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
Dstm32l010x6.h830 #define ADC_CHSELR_CHSEL1_Pos (1U) macro
831 #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
Dstm32l081xx.h931 #define ADC_CHSELR_CHSEL1_Pos (1U) macro
932 #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
Dstm32l071xx.h910 #define ADC_CHSELR_CHSEL1_Pos (1U) macro
911 #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
Dstm32l052xx.h997 #define ADC_CHSELR_CHSEL1_Pos (1U) macro
998 #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
Dstm32l062xx.h1018 #define ADC_CHSELR_CHSEL1_Pos (1U) macro
1019 #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
Dstm32l053xx.h1016 #define ADC_CHSELR_CHSEL1_Pos (1U) macro
1017 #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
/hal_stm32-latest/stm32cube/stm32c0xx/soc/
Dstm32c011xx.h1113 #define ADC_CHSELR_CHSEL1_Pos (1U) macro
1114 #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
Dstm32c031xx.h1117 #define ADC_CHSELR_CHSEL1_Pos (1U) macro
1118 #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */

1234