Home
last modified time | relevance | path

Searched refs:ADC4_CFGR1_CHSELRMOD (Results 1 – 15 of 15) sorted by relevance

/hal_stm32-latest/stm32cube/stm32u5xx/drivers/include/
Dstm32u5xx_hal_adc.h775 #define ADC4_SCAN_ENABLE (ADC4_CFGR1_CHSELRMOD) /*!< Sequence…
1307 (ADC4_CFGR1_CHSELRMOD) \
Dstm32u5xx_ll_adc.h1323 #define LL_ADC_REG_SEQ_CONFIGURABLE (ADC4_CFGR1_CHSELRMOD) /*!< Sequencer configured to ful…
4382 MODIFY_REG(ADCx->CFGR1, ADC4_CFGR1_CHSELRMOD, Configurability); in LL_ADC_REG_SetSequencerConfigurable()
4409 return (uint32_t)(READ_BIT(ADCx->CFGR1, ADC4_CFGR1_CHSELRMOD)); in LL_ADC_REG_GetSequencerConfigurable()
/hal_stm32-latest/stm32cube/stm32u5xx/drivers/src/
Dstm32u5xx_hal_adc.c718 ADC4_CFGR1_CHSELRMOD | in HAL_ADC_Init()
1121ADC4_CFGR1_CHSELRMOD | ADC4_CFGR1_WAIT | ADC_CFGR1_CONT | ADC_CFGR1_OVRMOD | in HAL_ADC_DeInit()
/hal_stm32-latest/stm32cube/stm32u5xx/soc/
Dstm32u545xx.h3280 #define ADC4_CFGR1_CHSELRMOD ADC4_CFGR1_CHSELRMOD_Msk /*!< ADC JSQR Queue… macro
Dstm32u535xx.h3116 #define ADC4_CFGR1_CHSELRMOD ADC4_CFGR1_CHSELRMOD_Msk /*!< ADC JSQR Queue… macro
Dstm32u575xx.h3518 #define ADC4_CFGR1_CHSELRMOD ADC4_CFGR1_CHSELRMOD_Msk /*!< ADC JSQR Queue… macro
Dstm32u585xx.h3731 #define ADC4_CFGR1_CHSELRMOD ADC4_CFGR1_CHSELRMOD_Msk /*!< ADC JSQR Queue… macro
Dstm32u595xx.h3653 #define ADC4_CFGR1_CHSELRMOD ADC4_CFGR1_CHSELRMOD_Msk /*!< ADC JSQR Queue… macro
Dstm32u5a5xx.h3866 #define ADC4_CFGR1_CHSELRMOD ADC4_CFGR1_CHSELRMOD_Msk /*!< ADC JSQR Queue… macro
Dstm32u5f7xx.h3949 #define ADC4_CFGR1_CHSELRMOD ADC4_CFGR1_CHSELRMOD_Msk /*!< ADC JSQR Queue… macro
Dstm32u599xx.h3941 #define ADC4_CFGR1_CHSELRMOD ADC4_CFGR1_CHSELRMOD_Msk /*!< ADC JSQR Queue… macro
Dstm32u5g7xx.h4162 #define ADC4_CFGR1_CHSELRMOD ADC4_CFGR1_CHSELRMOD_Msk /*!< ADC JSQR Queue… macro
Dstm32u5f9xx.h4069 #define ADC4_CFGR1_CHSELRMOD ADC4_CFGR1_CHSELRMOD_Msk /*!< ADC JSQR Queue… macro
Dstm32u5a9xx.h4154 #define ADC4_CFGR1_CHSELRMOD ADC4_CFGR1_CHSELRMOD_Msk /*!< ADC JSQR Queue… macro
Dstm32u5g9xx.h4282 #define ADC4_CFGR1_CHSELRMOD ADC4_CFGR1_CHSELRMOD_Msk /*!< ADC JSQR Queue… macro