Home
last modified time | relevance | path

Searched refs:GD32_RESET_SPI1 (Results 1 – 12 of 12) sorted by relevance

/Zephyr-Core-3.5.0/include/zephyr/dt-bindings/reset/
Dgd32f3x0.h45 #define GD32_RESET_SPI1 GD32_RESET_CONFIG(APB1RST, 14U) macro
Dgd32vf103.h50 #define GD32_RESET_SPI1 GD32_RESET_CONFIG(APB1RST, 14U) macro
Dgd32l23x.h49 #define GD32_RESET_SPI1 GD32_RESET_CONFIG(APB1RST, 14U) macro
Dgd32a50x.h49 #define GD32_RESET_SPI1 GD32_RESET_CONFIG(APB1RST, 14U) macro
Dgd32e10x.h57 #define GD32_RESET_SPI1 GD32_RESET_CONFIG(APB1RST, 14U) macro
Dgd32f403.h58 #define GD32_RESET_SPI1 GD32_RESET_CONFIG(APB1RST, 14U) macro
Dgd32e50x.h63 #define GD32_RESET_SPI1 GD32_RESET_CONFIG(APB1RST, 14U) macro
Dgd32f4xx.h73 #define GD32_RESET_SPI1 GD32_RESET_CONFIG(APB1RST, 14U) macro
/Zephyr-Core-3.5.0/dts/riscv/gigadevice/
Dgd32vf103.dtsi200 resets = <&rctl GD32_RESET_SPI1>;
/Zephyr-Core-3.5.0/dts/arm/gigadevice/gd32a50x/
Dgd32a50x.dtsi154 resets = <&rctl GD32_RESET_SPI1>;
/Zephyr-Core-3.5.0/dts/arm/gigadevice/gd32f403/
Dgd32f403.dtsi135 resets = <&rctl GD32_RESET_SPI1>;
/Zephyr-Core-3.5.0/dts/arm/gigadevice/gd32f4xx/
Dgd32f4xx.dtsi209 resets = <&rctl GD32_RESET_SPI1>;