Home
last modified time | relevance | path

Searched refs:DMA_IN_CH1_INTR_SOURCE (Results 1 – 4 of 4) sorted by relevance

/Zephyr-latest/include/zephyr/dt-bindings/interrupt-controller/
Desp-esp32c6-intmux.h77 #define DMA_IN_CH1_INTR_SOURCE 67 /* interrupt of general DMA IN channel 1, LEVEL*/ macro
Desp32s3-xtensa-intmux.h73 #define DMA_IN_CH1_INTR_SOURCE 67 /* interrupt of general DMA RX channel 1, LEVEL*/ macro
/Zephyr-latest/dts/riscv/espressif/esp32c6/
Desp32c6_common.dtsi198 <DMA_IN_CH1_INTR_SOURCE IRQ_DEFAULT_PRIORITY 0>,
/Zephyr-latest/dts/xtensa/espressif/esp32s3/
Desp32s3_common.dtsi509 <DMA_IN_CH1_INTR_SOURCE IRQ_DEFAULT_PRIORITY ESP_INTR_FLAG_SHARED>,