Home
last modified time | relevance | path

Searched full:matrix (Results 1 – 25 of 116) sorted by relevance

12345

/hal_stm32-3.6.0/stm32cube/stm32l1xx/drivers/include/
Dstm32l1xx_ll_adc.h742 …rnal channel connected to comparator COMP1 positive input via ADC switch matrix. Channel common to…
744 …_CH) /*!< ADC internal channel connected to OPAMP1 output via ADC switch matrix. Channel common to…
745 …_CH) /*!< ADC internal channel connected to OPAMP2 output via ADC switch matrix. Channel common to…
747 …_CH) /*!< ADC internal channel connected to OPAMP3 output via ADC switch matrix. Channel common to…
994 …MP3 output and routed through switches COMP1_SW1 and VCOMP to ADC switch matrix. (Note: OPAMP3 is …
1128 …rnal channel connected to comparator COMP1 positive input via ADC switch matrix. Channel common to…
1129 …rnal channel connected to comparator COMP1 positive input via ADC switch matrix. Channel common to…
1130 …rnal channel connected to comparator COMP1 positive input via ADC switch matrix. Channel common to…
1132 …toring of ADC internal channel connected to OPAMP1 output via ADC switch matrix. Channel common to…
1133 …toring of ADC internal channel connected to OPAMP1 output via ADC switch matrix. Channel common to…
[all …]
Dstm32l1xx_hal_opamp_ex.h91 * switch matrix (ADC channel VCOMP, channel 26) and COMP1 non-inverting input
99 * ADC switch matrix (ADC channel VCOMP, channel 26) and COMP1 non-inverting
Dstm32l1xx_hal_adc.h475 …ANNEL_VOPAMP1 ADC_CHANNEL_3 /* Internal connection from OPAMP1 output to ADC switch matrix */
476 …ANNEL_VOPAMP2 ADC_CHANNEL_8 /* Internal connection from OPAMP2 output to ADC switch matrix */
478 …ANNEL_VOPAMP3 ADC_CHANNEL_13 /* Internal connection from OPAMP3 output to ADC switch matrix */
Dstm32l1xx_hal.h702 * they share the ADC switch matrix.
741 * and OPAMP3 output to ADC switch matrix (ADC channel VCOMP, channel
/hal_stm32-3.6.0/stm32cube/stm32h7xx/drivers/include/
Dstm32h7xx_hal_fdcan.h519 uint32_t BasicCyclesNbr; /*!< Specifies the number of basic cycles in the system matrix.
528 …uint32_t ExpTxTrigNbr; /*!< Specifies the number of expected Tx_Triggers in the system matrix.
820 …AN_TTIR_TXU /*!< Tx Count Underflow : Less Tx trigger than expected in one matrix cycle */
821 …AN_TTIR_TXO /*!< Tx Count Overflow : More Tx trigger than expected in one matrix cycle */
1420 #define FDCAN_TT_CYCLES_PER_MATRIX_1 ((uint32_t)0x00000000U) /*!< 1 Basic Cycle per Matrix */
1421 #define FDCAN_TT_CYCLES_PER_MATRIX_2 ((uint32_t)0x00000001U) /*!< 2 Basic Cycles per Matrix */
1422 #define FDCAN_TT_CYCLES_PER_MATRIX_4 ((uint32_t)0x00000003U) /*!< 4 Basic Cycles per Matrix */
1423 #define FDCAN_TT_CYCLES_PER_MATRIX_8 ((uint32_t)0x00000007U) /*!< 8 Basic Cycles per Matrix */
1424 #define FDCAN_TT_CYCLES_PER_MATRIX_16 ((uint32_t)0x0000000FU) /*!< 16 Basic Cycles per Matrix */
1425 #define FDCAN_TT_CYCLES_PER_MATRIX_32 ((uint32_t)0x0000001FU) /*!< 32 Basic Cycles per Matrix */
[all …]
/hal_stm32-3.6.0/stm32cube/stm32mp1xx/drivers/include/
Dstm32mp1xx_hal_fdcan.h516 uint32_t BasicCyclesNbr; /*!< Specifies the nubmer of basic cycles in the system matrix.
525 …uint32_t ExpTxTrigNbr; /*!< Specifies the number of expected Tx_Triggers in the system matrix.
757 …AN_TTIR_TXU /*!< Tx Count Underflow : Less Tx trigger than expected in one matrix cycle */
758 …AN_TTIR_TXO /*!< Tx Count Overflow : More Tx trigger than expected in one matrix cycle */
1354 #define FDCAN_TT_CYCLES_PER_MATRIX_1 ((uint32_t)0x00000000U) /*!< 1 Basic Cycle per Matrix */
1355 #define FDCAN_TT_CYCLES_PER_MATRIX_2 ((uint32_t)0x00000001U) /*!< 2 Basic Cycles per Matrix */
1356 #define FDCAN_TT_CYCLES_PER_MATRIX_4 ((uint32_t)0x00000003U) /*!< 4 Basic Cycles per Matrix */
1357 #define FDCAN_TT_CYCLES_PER_MATRIX_8 ((uint32_t)0x00000007U) /*!< 8 Basic Cycles per Matrix */
1358 #define FDCAN_TT_CYCLES_PER_MATRIX_16 ((uint32_t)0x0000000FU) /*!< 16 Basic Cycles per Matrix */
1359 #define FDCAN_TT_CYCLES_PER_MATRIX_32 ((uint32_t)0x0000001FU) /*!< 32 Basic Cycles per Matrix */
[all …]
/hal_stm32-3.6.0/stm32cube/stm32l1xx/drivers/src/
Dstm32l1xx_hal_comp.c34 ADC since they share the ADC switch matrix: COMP1 non-inverting
35 input is routed through ADC switch matrix. Except if ADC is intended
389 /* through ADC switch matrix. */ in HAL_COMP_Init()
410 /* Close the analog switch of ADC switch matrix to COMP1 (ADC */ in HAL_COMP_Init()
478 /* Open the analog switch of ADC switch matrix to COMP1 (ADC */ in HAL_COMP_DeInit()
/hal_stm32-3.6.0/.github/workflows/
Dtest.yml10 matrix:
17 python-version: ${{ matrix.python-version }}
/hal_stm32-3.6.0/stm32cube/stm32mp1xx/drivers/src/
Dstm32mp1xx_hal_pwr.c166 (+) Stop mode: bus matrix clocks stalled, the oscillators can be stopped.
171 (+) LP-Stop mode: bus matrix clocks stalled, the oscillators can be stopped.
178 (+) LPLV-Stop mode: bus matrix clocks stalled, the oscillators can be stopped.
/hal_stm32-3.6.0/stm32cube/stm32h7xx/drivers/src/
Dstm32h7xx_hal_pwr_ex.c581 In DSTOP mode the domain bus matrix clock is stopped.
611 In DStop mode the domain bus matrix clock is stopped.
644 (+) The domain bus matrix clock is stopped.
715 * @note In STOP mode, the domain bus matrix clock is stalled.
788 * @note In DStop mode the domain bus matrix clock is stopped.
/hal_stm32-3.6.0/stm32cube/stm32l0xx/soc/
Dstm32l010x4.h1783 #define FLASH_PECR_PRGLOCK FLASH_PECR_PRGLOCK_Msk /*!< Program matrix
1786 …SH_PECR_OPTLOCK FLASH_PECR_OPTLOCK_Msk /*!< Option byte matrix Lock */
1789 #define FLASH_PECR_PROG FLASH_PECR_PROG_Msk /*!< Program matrix
1792 #define FLASH_PECR_DATA FLASH_PECR_DATA_Msk /*!< Data matrix sel…
1818 …EYR_PDKEYR FLASH_PDKEYR_PDKEYR_Msk /*!< FLASH_PEC and data matrix Key */
1823 …EYR_PEKEYR FLASH_PEKEYR_PEKEYR_Msk /*!< FLASH_PEC and data matrix Key */
1828 #define FLASH_PRGKEYR_PRGKEYR FLASH_PRGKEYR_PRGKEYR_Msk /*!< Program matrix
1833 …SH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk /*!< Option bytes matrix Key */
Dstm32l011xx.h1864 #define FLASH_PECR_PRGLOCK FLASH_PECR_PRGLOCK_Msk /*!< Program matrix
1867 …SH_PECR_OPTLOCK FLASH_PECR_OPTLOCK_Msk /*!< Option byte matrix Lock */
1870 #define FLASH_PECR_PROG FLASH_PECR_PROG_Msk /*!< Program matrix
1873 #define FLASH_PECR_DATA FLASH_PECR_DATA_Msk /*!< Data matrix sel…
1899 …EYR_PDKEYR FLASH_PDKEYR_PDKEYR_Msk /*!< FLASH_PEC and data matrix Key */
1904 …EYR_PEKEYR FLASH_PEKEYR_PEKEYR_Msk /*!< FLASH_PEC and data matrix Key */
1909 #define FLASH_PRGKEYR_PRGKEYR FLASH_PRGKEYR_PRGKEYR_Msk /*!< Program matrix
1914 …SH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk /*!< Option bytes matrix Key */
Dstm32l021xx.h1992 #define FLASH_PECR_PRGLOCK FLASH_PECR_PRGLOCK_Msk /*!< Program matrix
1995 …SH_PECR_OPTLOCK FLASH_PECR_OPTLOCK_Msk /*!< Option byte matrix Lock */
1998 #define FLASH_PECR_PROG FLASH_PECR_PROG_Msk /*!< Program matrix
2001 #define FLASH_PECR_DATA FLASH_PECR_DATA_Msk /*!< Data matrix sel…
2027 …EYR_PDKEYR FLASH_PDKEYR_PDKEYR_Msk /*!< FLASH_PEC and data matrix Key */
2032 …EYR_PEKEYR FLASH_PEKEYR_PEKEYR_Msk /*!< FLASH_PEC and data matrix Key */
2037 #define FLASH_PRGKEYR_PRGKEYR FLASH_PRGKEYR_PRGKEYR_Msk /*!< Program matrix
2042 …SH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk /*!< Option bytes matrix Key */
Dstm32l031xx.h1930 #define FLASH_PECR_PRGLOCK FLASH_PECR_PRGLOCK_Msk /*!< Program matrix
1933 …SH_PECR_OPTLOCK FLASH_PECR_OPTLOCK_Msk /*!< Option byte matrix Lock */
1936 #define FLASH_PECR_PROG FLASH_PECR_PROG_Msk /*!< Program matrix
1939 #define FLASH_PECR_DATA FLASH_PECR_DATA_Msk /*!< Data matrix sel…
1965 …EYR_PDKEYR FLASH_PDKEYR_PDKEYR_Msk /*!< FLASH_PEC and data matrix Key */
1970 …EYR_PEKEYR FLASH_PEKEYR_PEKEYR_Msk /*!< FLASH_PEC and data matrix Key */
1975 #define FLASH_PRGKEYR_PRGKEYR FLASH_PRGKEYR_PRGKEYR_Msk /*!< Program matrix
1980 …SH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk /*!< Option bytes matrix Key */
Dstm32l010x6.h1789 #define FLASH_PECR_PRGLOCK FLASH_PECR_PRGLOCK_Msk /*!< Program matrix
1792 …SH_PECR_OPTLOCK FLASH_PECR_OPTLOCK_Msk /*!< Option byte matrix Lock */
1795 #define FLASH_PECR_PROG FLASH_PECR_PROG_Msk /*!< Program matrix
1798 #define FLASH_PECR_DATA FLASH_PECR_DATA_Msk /*!< Data matrix sel…
1824 …EYR_PDKEYR FLASH_PDKEYR_PDKEYR_Msk /*!< FLASH_PEC and data matrix Key */
1829 …EYR_PEKEYR FLASH_PEKEYR_PEKEYR_Msk /*!< FLASH_PEC and data matrix Key */
1834 #define FLASH_PRGKEYR_PRGKEYR FLASH_PRGKEYR_PRGKEYR_Msk /*!< Program matrix
1839 …SH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk /*!< Option bytes matrix Key */
Dstm32l010x8.h1791 #define FLASH_PECR_PRGLOCK FLASH_PECR_PRGLOCK_Msk /*!< Program matrix
1794 …SH_PECR_OPTLOCK FLASH_PECR_OPTLOCK_Msk /*!< Option byte matrix Lock */
1797 #define FLASH_PECR_PROG FLASH_PECR_PROG_Msk /*!< Program matrix
1800 #define FLASH_PECR_DATA FLASH_PECR_DATA_Msk /*!< Data matrix sel…
1826 …EYR_PDKEYR FLASH_PDKEYR_PDKEYR_Msk /*!< FLASH_PEC and data matrix Key */
1831 …EYR_PEKEYR FLASH_PEKEYR_PEKEYR_Msk /*!< FLASH_PEC and data matrix Key */
1836 #define FLASH_PRGKEYR_PRGKEYR FLASH_PRGKEYR_PRGKEYR_Msk /*!< Program matrix
1841 …SH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk /*!< Option bytes matrix Key */
Dstm32l010xb.h1799 #define FLASH_PECR_PRGLOCK FLASH_PECR_PRGLOCK_Msk /*!< Program matrix
1802 …SH_PECR_OPTLOCK FLASH_PECR_OPTLOCK_Msk /*!< Option byte matrix Lock */
1805 #define FLASH_PECR_PROG FLASH_PECR_PROG_Msk /*!< Program matrix
1808 #define FLASH_PECR_DATA FLASH_PECR_DATA_Msk /*!< Data matrix sel…
1834 …EYR_PDKEYR FLASH_PDKEYR_PDKEYR_Msk /*!< FLASH_PEC and data matrix Key */
1839 …EYR_PEKEYR FLASH_PEKEYR_PEKEYR_Msk /*!< FLASH_PEC and data matrix Key */
1844 #define FLASH_PRGKEYR_PRGKEYR FLASH_PRGKEYR_PRGKEYR_Msk /*!< Program matrix
1849 …SH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk /*!< Option bytes matrix Key */
Dstm32l071xx.h2008 #define FLASH_PECR_PRGLOCK FLASH_PECR_PRGLOCK_Msk /*!< Program matrix
2011 …SH_PECR_OPTLOCK FLASH_PECR_OPTLOCK_Msk /*!< Option byte matrix Lock */
2014 #define FLASH_PECR_PROG FLASH_PECR_PROG_Msk /*!< Program matrix
2017 #define FLASH_PECR_DATA FLASH_PECR_DATA_Msk /*!< Data matrix sel…
2049 …EYR_PDKEYR FLASH_PDKEYR_PDKEYR_Msk /*!< FLASH_PEC and data matrix Key */
2054 …EYR_PEKEYR FLASH_PEKEYR_PEKEYR_Msk /*!< FLASH_PEC and data matrix Key */
2059 #define FLASH_PRGKEYR_PRGKEYR FLASH_PRGKEYR_PRGKEYR_Msk /*!< Program matrix
2064 …SH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk /*!< Option bytes matrix Key */
Dstm32l051xx.h1971 #define FLASH_PECR_PRGLOCK FLASH_PECR_PRGLOCK_Msk /*!< Program matrix
1974 …SH_PECR_OPTLOCK FLASH_PECR_OPTLOCK_Msk /*!< Option byte matrix Lock */
1977 #define FLASH_PECR_PROG FLASH_PECR_PROG_Msk /*!< Program matrix
1980 #define FLASH_PECR_DATA FLASH_PECR_DATA_Msk /*!< Data matrix sel…
2006 …EYR_PDKEYR FLASH_PDKEYR_PDKEYR_Msk /*!< FLASH_PEC and data matrix Key */
2011 …EYR_PEKEYR FLASH_PEKEYR_PEKEYR_Msk /*!< FLASH_PEC and data matrix Key */
2016 #define FLASH_PRGKEYR_PRGKEYR FLASH_PRGKEYR_PRGKEYR_Msk /*!< Program matrix
2021 …SH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk /*!< Option bytes matrix Key */
Dstm32l041xx.h2058 #define FLASH_PECR_PRGLOCK FLASH_PECR_PRGLOCK_Msk /*!< Program matrix
2061 …SH_PECR_OPTLOCK FLASH_PECR_OPTLOCK_Msk /*!< Option byte matrix Lock */
2064 #define FLASH_PECR_PROG FLASH_PECR_PROG_Msk /*!< Program matrix
2067 #define FLASH_PECR_DATA FLASH_PECR_DATA_Msk /*!< Data matrix sel…
2093 …EYR_PDKEYR FLASH_PDKEYR_PDKEYR_Msk /*!< FLASH_PEC and data matrix Key */
2098 …EYR_PEKEYR FLASH_PEKEYR_PEKEYR_Msk /*!< FLASH_PEC and data matrix Key */
2103 #define FLASH_PRGKEYR_PRGKEYR FLASH_PRGKEYR_PRGKEYR_Msk /*!< Program matrix
2108 …SH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk /*!< Option bytes matrix Key */
/hal_stm32-3.6.0/stm32cube/stm32h7xx/soc/
Dsystem_stm32h7xx_dualcore_bootcm7_cm4gated.c253 /* Change the switch matrix read issuing capability to 1 for the AXI SRAM target (Target 7) */ in SystemInit()
Dsystem_stm32h7xx_singlecore.c247 /* Change the switch matrix read issuing capability to 1 for the AXI SRAM target (Target 7) */ in SystemInit()
Dsystem_stm32h7xx_dualcore_boot_cm4_cm7.c256 /* Change the switch matrix read issuing capability to 1 for the AXI SRAM target (Target 7) */ in SystemInit()
Dsystem_stm32h7xx_dualcore_bootcm4_cm7gated.c258 /* Change the switch matrix read issuing capability to 1 for the AXI SRAM target (Target 7) */ in SystemInit()
Dsystem_stm32h7xx.c262 /* Change the switch matrix read issuing capability to 1 for the AXI SRAM target (Target 7) */ in SystemInit()

12345