Home
last modified time | relevance | path

Searched refs:mask (Results 1 – 25 of 279) sorted by relevance

12345678910>>...12

/ThreadX-v6.3.0/ports_module/cortex_a7/iar/module_manager/src/
Dtx_thread_interrupt_restore.s23 INT_MASK EQU 0xC0 ; Interrupt bit mask
24 IRQ_MASK EQU 0x80 ; Interrupt bit mask
26 FIQ_MASK EQU 0x40 ; Interrupt bit mask
Dtx_thread_interrupt_control.s24 INT_MASK EQU 0xC0 ; Interrupt bit mask
25 IRQ_MASK EQU 0x80 ; Interrupt bit mask
27 FIQ_MASK EQU 0x40 ; Interrupt bit mask
/ThreadX-v6.3.0/ports/cortex_a9/iar/src/
Dtx_thread_interrupt_control.s33 INT_MASK DEFINE 0xC0 ; Interrupt bit mask
35 INT_MASK DEFINE 0x80 ; Interrupt bit mask
93 AND r0, r3, #INT_MASK ; Return previous interrupt mask
/ThreadX-v6.3.0/ports_smp/cortex_a7_smp/gnu/src/
Dtx_thread_interrupt_control.S33 INT_MASK = 0xC0 @ Interrupt bit mask
35 INT_MASK = 0x80 @ Interrupt bit mask
95 AND r0, r3, #INT_MASK @ Return previous interrupt mask
/ThreadX-v6.3.0/ports/cortex_a5/iar/src/
Dtx_thread_interrupt_control.s33 INT_MASK DEFINE 0xC0 ; Interrupt bit mask
35 INT_MASK DEFINE 0x80 ; Interrupt bit mask
93 AND r0, r3, #INT_MASK ; Return previous interrupt mask
/ThreadX-v6.3.0/ports/cortex_a8/iar/src/
Dtx_thread_interrupt_control.s33 INT_MASK DEFINE 0xC0 ; Interrupt bit mask
35 INT_MASK DEFINE 0x80 ; Interrupt bit mask
93 AND r0, r3, #INT_MASK ; Return previous interrupt mask
/ThreadX-v6.3.0/ports_smp/cortex_a9_smp/gnu/src/
Dtx_thread_interrupt_control.S33 INT_MASK = 0xC0 @ Interrupt bit mask
35 INT_MASK = 0x80 @ Interrupt bit mask
95 AND r0, r3, #INT_MASK @ Return previous interrupt mask
/ThreadX-v6.3.0/ports/arm9/iar/src/
Dtx_thread_interrupt_control.s33 INT_MASK DEFINE 0xC0 ; Interrupt bit mask
35 INT_MASK DEFINE 0x80 ; Interrupt bit mask
93 AND r0, r3, #INT_MASK ; Return previous interrupt mask
/ThreadX-v6.3.0/ports/cortex_a7/iar/src/
Dtx_thread_interrupt_control.s33 INT_MASK DEFINE 0xC0 ; Interrupt bit mask
35 INT_MASK DEFINE 0x80 ; Interrupt bit mask
93 AND r0, r3, #INT_MASK ; Return previous interrupt mask
/ThreadX-v6.3.0/ports/arm11/iar/src/
Dtx_thread_interrupt_control.s33 INT_MASK DEFINE 0xC0 ; Interrupt bit mask
35 INT_MASK DEFINE 0x80 ; Interrupt bit mask
93 AND r0, r3, #INT_MASK ; Return previous interrupt mask
/ThreadX-v6.3.0/ports_smp/cortex_a5_smp/gnu/src/
Dtx_thread_interrupt_control.S33 INT_MASK = 0xC0 @ Interrupt bit mask
35 INT_MASK = 0x80 @ Interrupt bit mask
95 AND r0, r3, #INT_MASK @ Return previous interrupt mask
/ThreadX-v6.3.0/ports/linux/gnu/src/
Dtx_initialize_low_level.c229 cpu_set_t mask; in _tx_initialize_low_level() local
231 sched_getaffinity(getpid(), sizeof(mask), &mask); in _tx_initialize_low_level()
232 if (CPU_COUNT(&mask) > 1) in _tx_initialize_low_level()
238 CPU_ZERO(&mask); in _tx_initialize_low_level()
239 CPU_SET(rand() % get_nprocs(), &mask); in _tx_initialize_low_level()
240 if (sched_setaffinity(getpid(), sizeof(mask), &mask) != 0) in _tx_initialize_low_level()
/ThreadX-v6.3.0/ports_smp/cortex_a9_smp/ac5/src/
Dtx_thread_interrupt_control.s33 INT_MASK EQU 0xC0 ; Interrupt bit mask
35 INT_MASK EQU 0x80 ; Interrupt bit mask
92 AND r0, r3, #INT_MASK ; Return previous interrupt mask
/ThreadX-v6.3.0/ports/cortex_r4/ac5/src/
Dtx_thread_interrupt_control.s33 INT_MASK EQU 0xC0 ; Interrupt bit mask
35 INT_MASK EQU 0x80 ; Interrupt bit mask
92 AND r0, r3, #INT_MASK ; Return previous interrupt mask
/ThreadX-v6.3.0/ports/cortex_r5/ac5/src/
Dtx_thread_interrupt_control.s33 INT_MASK EQU 0xC0 ; Interrupt bit mask
35 INT_MASK EQU 0x80 ; Interrupt bit mask
92 AND r0, r3, #INT_MASK ; Return previous interrupt mask
/ThreadX-v6.3.0/ports/cortex_a8/ac5/src/
Dtx_thread_interrupt_control.s33 INT_MASK EQU 0xC0 ; Interrupt bit mask
35 INT_MASK EQU 0x80 ; Interrupt bit mask
92 AND r0, r3, #INT_MASK ; Return previous interrupt mask
/ThreadX-v6.3.0/ports/cortex_a9/ac5/src/
Dtx_thread_interrupt_control.s33 INT_MASK EQU 0xC0 ; Interrupt bit mask
35 INT_MASK EQU 0x80 ; Interrupt bit mask
92 AND r0, r3, #INT_MASK ; Return previous interrupt mask
/ThreadX-v6.3.0/ports/cortex_a7/ac5/src/
Dtx_thread_interrupt_control.s33 INT_MASK EQU 0xC0 ; Interrupt bit mask
35 INT_MASK EQU 0x80 ; Interrupt bit mask
92 AND r0, r3, #INT_MASK ; Return previous interrupt mask
/ThreadX-v6.3.0/ports/arm11/ac5/src/
Dtx_thread_interrupt_control.s33 INT_MASK EQU 0xC0 ; Interrupt bit mask
35 INT_MASK EQU 0x80 ; Interrupt bit mask
92 AND r0, r3, #INT_MASK ; Return previous interrupt mask
/ThreadX-v6.3.0/ports_module/cortex_a7/ac5/module_manager/src/
Dtx_thread_interrupt_control.s33 INT_MASK EQU 0xC0 ; Interrupt bit mask
35 INT_MASK EQU 0x80 ; Interrupt bit mask
92 AND r0, r3, #INT_MASK ; Return previous interrupt mask
/ThreadX-v6.3.0/ports/arm9/ac5/src/
Dtx_thread_interrupt_control.s33 INT_MASK EQU 0xC0 ; Interrupt bit mask
35 INT_MASK EQU 0x80 ; Interrupt bit mask
92 AND r0, r3, #INT_MASK ; Return previous interrupt mask
/ThreadX-v6.3.0/ports_smp/cortex_a7_smp/ac5/src/
Dtx_thread_interrupt_control.s33 INT_MASK EQU 0xC0 ; Interrupt bit mask
35 INT_MASK EQU 0x80 ; Interrupt bit mask
92 AND r0, r3, #INT_MASK ; Return previous interrupt mask
/ThreadX-v6.3.0/ports_smp/cortex_a5_smp/ac5/src/
Dtx_thread_interrupt_control.s33 INT_MASK EQU 0xC0 ; Interrupt bit mask
35 INT_MASK EQU 0x80 ; Interrupt bit mask
92 AND r0, r3, #INT_MASK ; Return previous interrupt mask
/ThreadX-v6.3.0/ports/cortex_a5/ac5/src/
Dtx_thread_interrupt_control.s33 INT_MASK EQU 0xC0 ; Interrupt bit mask
35 INT_MASK EQU 0x80 ; Interrupt bit mask
92 AND r0, r3, #INT_MASK ; Return previous interrupt mask
/ThreadX-v6.3.0/ports_module/cortex_r4/iar/module_manager/src/
Dtx_thread_interrupt_control.s25 INT_MASK DEFINE 0x80 ; Interrupt bit mask
82 AND r0, r3, #INT_MASK ; Return previous interrupt mask

12345678910>>...12