Home
last modified time | relevance | path

Searched refs:xge_wr_csr (Results 1 – 6 of 6) sorted by relevance

/Linux-v4.19/drivers/net/ethernet/apm/xgene-v2/
Denet.c24 void xge_wr_csr(struct xge_pdata *pdata, u32 offset, u32 val) in xge_wr_csr() function
44 xge_wr_csr(pdata, ENET_CLKEN, 0x3); in xge_port_reset()
45 xge_wr_csr(pdata, ENET_SRST, 0xf); in xge_port_reset()
46 xge_wr_csr(pdata, ENET_SRST, 0); in xge_port_reset()
47 xge_wr_csr(pdata, CFG_MEM_RAM_SHUTDOWN, 1); in xge_port_reset()
48 xge_wr_csr(pdata, CFG_MEM_RAM_SHUTDOWN, 0); in xge_port_reset()
60 xge_wr_csr(pdata, ENET_SHIM, DEVM_ARAUX_COH | DEVM_AWAUX_COH); in xge_port_reset()
69 xge_wr_csr(pdata, CFG_FORCE_LINK_STATUS_EN, 1); in xge_traffic_resume()
70 xge_wr_csr(pdata, FORCE_LINK_STATUS, 1); in xge_traffic_resume()
72 xge_wr_csr(pdata, CFG_LINK_AGGR_RESUME, 1); in xge_traffic_resume()
[all …]
Dmac.c26 xge_wr_csr(pdata, MAC_CONFIG_1, SOFT_RESET); in xge_mac_reset()
27 xge_wr_csr(pdata, MAC_CONFIG_1, 0); in xge_mac_reset()
70 xge_wr_csr(pdata, MAC_CONFIG_2, mc2); in xge_mac_set_speed()
71 xge_wr_csr(pdata, INTERFACE_CONTROL, intf_ctrl); in xge_mac_set_speed()
72 xge_wr_csr(pdata, RGMII_REG_0, rgmii); in xge_mac_set_speed()
73 xge_wr_csr(pdata, ICM_CONFIG0_REG_0, icm0); in xge_mac_set_speed()
74 xge_wr_csr(pdata, ICM_CONFIG2_REG_0, icm2); in xge_mac_set_speed()
75 xge_wr_csr(pdata, ECM_CONFIG0_REG_0, ecm0); in xge_mac_set_speed()
87 xge_wr_csr(pdata, STATION_ADDR0, addr0); in xge_mac_set_station_addr()
88 xge_wr_csr(pdata, STATION_ADDR1, addr1); in xge_mac_set_station_addr()
[all …]
Dring.c51 xge_wr_csr(pdata, DMATXDESCL, dma_addr); in xge_update_tx_desc_addr()
52 xge_wr_csr(pdata, DMATXDESCH, upper_32_bits(dma_addr)); in xge_update_tx_desc_addr()
63 xge_wr_csr(pdata, DMARXDESCL, dma_addr); in xge_update_rx_desc_addr()
64 xge_wr_csr(pdata, DMARXDESCH, upper_32_bits(dma_addr)); in xge_update_rx_desc_addr()
75 xge_wr_csr(pdata, DMAINTRMASK, data); in xge_intr_enable()
80 xge_wr_csr(pdata, DMAINTRMASK, 0); in xge_intr_disable()
Dmdio.c32 xge_wr_csr(pdata, MII_MGMT_ADDRESS, val); in xge_mdio_write()
34 xge_wr_csr(pdata, MII_MGMT_CONTROL, data); in xge_mdio_write()
56 xge_wr_csr(pdata, MII_MGMT_ADDRESS, val); in xge_mdio_read()
58 xge_wr_csr(pdata, MII_MGMT_COMMAND, MII_READ_CYCLE); in xge_mdio_read()
70 xge_wr_csr(pdata, MII_MGMT_COMMAND, 0); in xge_mdio_read()
Dmain.c234 xge_wr_csr(pdata, DMATXCTRL, 1); in xge_start_xmit()
288 xge_wr_csr(pdata, DMATXSTATUS, 1); in xge_txc_poll()
350 xge_wr_csr(pdata, DMARXSTATUS, 1); in xge_rx_poll()
351 xge_wr_csr(pdata, DMARXCTRL, 1); in xge_rx_poll()
499 xge_wr_csr(pdata, DMARXCTRL, 1); in xge_open()
605 xge_wr_csr(pdata, DMATXCTRL, 0); in xge_timeout()
608 xge_wr_csr(pdata, DMATXSTATUS, ~0U); in xge_timeout()
Denet.h40 void xge_wr_csr(struct xge_pdata *pdata, u32 offset, u32 val);