Searched +full:phy +full:- +full:handle (Results  1 – 25 of 1013) sorted by relevance
12345678910>>...41
| /Linux-v5.4/arch/arm64/boot/dts/marvell/ | 
| D | armada-3720-turris-mox.dts | 1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT) 7 /dts-v1/; 9 #include <dt-bindings/bus/moxtet.h> 10 #include <dt-bindings/gpio/gpio.h> 11 #include <dt-bindings/input/input.h> 12 #include "armada-372x.dtsi" 16 	compatible = "cznic,turris-mox", "marvell,armada3720", 25 		stdout-path = "serial0:115200n8"; 34 		compatible = "gpio-leds"; 38 			linux,default-trigger = "default-on"; [all …] 
 | 
| /Linux-v5.4/arch/mips/boot/dts/mscc/ | 
| D | ocelot_pcb120.dts | 1 // SPDX-License-Identifier: (GPL-2.0 OR MIT) 4 /dts-v1/; 6 #include <dt-bindings/interrupt-controller/irq.h> 7 #include <dt-bindings/phy/phy-ocelot-serdes.h> 11 	compatible = "mscc,ocelot-pcb120", "mscc,ocelot"; 14 		stdout-path = "serial0:115200n8"; 36 	pinctrl-names = "default"; 37 	pinctrl-0 = <&miim1>, <&phy_int_pins>; 39 	phy7: ethernet-phy@0 { 42 		interrupt-parent = <&gpio>; [all …] 
 | 
| /Linux-v5.4/arch/powerpc/boot/dts/fsl/ | 
| D | t4240rdb.dts | 4  * Copyright 2014 - 2015 Freescale Semiconductor Inc. 35 /include/ "t4240si-pre.dtsi" 40 	#address-cells = <2>; 41 	#size-cells = <2>; 42 	interrupt-parent = <&mpic>; 62 			#address-cells = <1>; 63 			#size-cells = <1>; 64 			compatible = "cfi-flash"; 67 			bank-width = <2>; 68 			device-width = <1>; [all …] 
 | 
| D | t2080qds.dts | 4  * Copyright 2013 - 2015 Freescale Semiconductor Inc. 35 /include/ "t208xsi-pre.dtsi" 41 	#address-cells = <2>; 42 	#size-cells = <2>; 43 	interrupt-parent = <&mpic>; 66 			phy-handle = <&phy_sgmii_s3_1e>; 67 			phy-connection-type = "xgmii"; 71 			phy-handle = <&phy_sgmii_s3_1f>; 72 			phy-connection-type = "xgmii"; 76 			phy-handle = <&rgmii_phy1>; [all …] 
 | 
| D | sbc8641d.dts | 1 // SPDX-License-Identifier: GPL-2.0-or-later 12 /include/ "mpc8641si-pre.dtsi" 35 			compatible = "cfi-flash"; 37 			bank-width = <2>; 38 			device-width = <2>; 39 			#address-cells = <1>; 40 			#size-cells = <1>; 44 				read-only; 49 				read-only; 58 				read-only; [all …] 
 | 
| D | t4240qds.dts | 4  * Copyright 2012 - 2015 Freescale Semiconductor Inc. 35 /include/ "t4240si-pre.dtsi" 40 	#address-cells = <2>; 41 	#size-cells = <2>; 42 	interrupt-parent = <&mpic>; 89 			#address-cells = <1>; 90 			#size-cells = <1>; 91 			compatible = "cfi-flash"; 94 			bank-width = <2>; 95 			device-width = <1>; [all …] 
 | 
| D | t2081qds.dts | 4  * Copyright 2013 - 2015 Freescale Semiconductor Inc. 35 /include/ "t208xsi-pre.dtsi" 41 	#address-cells = <2>; 42 	#size-cells = <2>; 43 	interrupt-parent = <&mpic>; 58 			phy-handle = <&phy_sgmii_s7_1c>; 59 			phy-connection-type = "sgmii"; 63 			phy-handle = <&phy_sgmii_s7_1d>; 64 			phy-connection-type = "sgmii"; 68 			phy-handle = <&rgmii_phy1>; [all …] 
 | 
| D | t2080rdb.dts | 2  * T2080PCIe-RDB Board Device Tree Source 4  * Copyright 2014 - 2015 Freescale Semiconductor Inc. 35 /include/ "t208xsi-pre.dtsi" 41 	#address-cells = <2>; 42 	#size-cells = <2>; 43 	interrupt-parent = <&mpic>; 60 			phy-handle = <&xg_aq1202_phy3>; 61 			phy-connection-type = "xgmii"; 65 			phy-handle = <&xg_aq1202_phy4>; 66 			phy-connection-type = "xgmii"; [all …] 
 | 
| D | p4080ds.dts | 4  * Copyright 2009 - 2015 Freescale Semiconductor Inc. 35 /include/ "p4080si-pre.dtsi" 40 	#address-cells = <2>; 41 	#size-cells = <2>; 42 	interrupt-parent = <&mpic>; 62 	reserved-memory { 63 		#address-cells = <2>; 64 		#size-cells = <2>; 67 		bman_fbpr: bman-fbpr { 71 		qman_fqd: qman-fqd { [all …] 
 | 
| D | mpc8569mds.dts | 1 // SPDX-License-Identifier: GPL-2.0-or-later 8 /include/ "mpc8569si-pre.dtsi" 13 	#address-cells = <2>; 14 	#size-cells = <2>; 15 	interrupt-parent = <&mpic>; 40 			#address-cells = <1>; 41 			#size-cells = <1>; 42 			compatible = "cfi-flash"; 44 			bank-width = <1>; 45 			device-width = <1>; [all …] 
 | 
| D | t1042d4rdb.dts | 35 /include/ "t104xsi-pre.dtsi" 41 	#address-cells = <2>; 42 	#size-cells = <2>; 43 	interrupt-parent = <&mpic>; 47 			compatible = "fsl,t1040d4rdb-cpld", 48 					"fsl,deepsleep-cpld"; 55 				phy-handle = <&phy_sgmii_0>; 56 				phy-connection-type = "sgmii"; 60 				phy-handle = <&phy_sgmii_1>; 61 				phy-connection-type = "sgmii"; [all …] 
 | 
| /Linux-v5.4/arch/arm64/boot/dts/freescale/ | 
| D | fsl-ls1043a-rdb.dts | 1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT) 3  * Device Tree Include file for Freescale Layerscape-1043A family SoC. 5  * Copyright 2014-2015 Freescale Semiconductor, Inc. 11 /dts-v1/; 12 #include "fsl-ls1043a.dtsi" 25 		stdout-path = "serial0:115200n8"; 34 		shunt-resistor = <1000>; 56 	#address-cells = <2>; 57 	#size-cells = <1>; 64 			compatible = "cfi-flash"; [all …] 
 | 
| D | fsl-ls1046a-rdb.dts | 1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT) 3  * Device Tree Include file for Freescale Layerscape-1046A family SoC. 10 /dts-v1/; 12 #include "fsl-ls1046a.dtsi" 16 	compatible = "fsl,ls1046a-rdb", "fsl,ls1046a"; 26 		stdout-path = "serial0:115200n8"; 39 	mmc-hs200-1_8v; 40 	sd-uhs-sdr104; 41 	sd-uhs-sdr50; 42 	sd-uhs-sdr25; [all …] 
 | 
| /Linux-v5.4/Documentation/devicetree/bindings/net/ | 
| D | hisilicon-hip04-net.txt | 6 - compatible: should be "hisilicon,hip04-mac". 7 - reg: address and length of the register set for the device. 8 - interrupts: interrupt for the device. 9 - port-handle: <phandle port channel> 14 - phy-mode: see ethernet.txt [1]. 17 - phy-handle: see ethernet.txt [1]. 28 - compatible: "hisilicon,hip04-ppe", "syscon". 29 - reg: address and length of the register set for the device. 36 - compatible: should be "hisilicon,mdio". 37 - Inherits from MDIO bus node binding [2] [all …] 
 | 
| D | hisilicon-hns-dsaf.txt | 4 - compatible: should be "hisilicon,hns-dsaf-v1" or "hisilicon,hns-dsaf-v2". 5   "hisilicon,hns-dsaf-v1" is for hip05. 6   "hisilicon,hns-dsaf-v2" is for Hi1610 and Hi1612. 7 - mode: dsa fabric mode string. only support one of dsaf modes like these: 8 		"2port-64vf", 9 		"6port-16rss", 10 		"6port-16vf", 11 		"single-port". 12 - interrupts: should contain the DSA Fabric and rcb interrupt. 13 - reg: specifies base physical address(es) and size of the device registers. [all …] 
 | 
| D | fsl-fec.txt | 4 - compatible : Should be "fsl,<soc>-fec" 5 - reg : Address and length of the register set for the device 6 - interrupts : Should contain fec interrupt 7 - phy-mode : See ethernet.txt file in the same directory 10 - phy-supply : regulator that powers the Ethernet PHY. 11 - phy-handle : phandle to the PHY device connected to this device. 12 - fixed-link : Assume a fixed link. See fixed-link.txt in the same directory. 13   Use instead of phy-handle. 14 - fsl,num-tx-queues : The property is valid for enet-avb IP, which supports 17 - fsl,num-rx-queues : The property is valid for enet-avb IP, which supports [all …] 
 | 
| D | nixge.txt | 4 - compatible: Should be "ni,xge-enet-3.00", but can be "ni,xge-enet-2.00" for 5               older device trees with DMA engines co-located in the address map, 7 - reg: Address and length of the register set for the device. It contains the 8        information of registers in the same order as described by reg-names. 9 - reg-names: Should contain the reg names 11         "ctrl": MDIO and PHY control and status region 12 - interrupts: Should contain tx and rx interrupt 13 - interrupt-names: Should be "rx" and "tx" 14 - phy-mode: See ethernet.txt file in the same directory. 15 - nvmem-cells: Phandle of nvmem cell containing the MAC address [all …] 
 | 
| /Linux-v5.4/arch/arm/boot/dts/ | 
| D | ls1021a-tsn.dts | 1 // SPDX-License-Identifier: GPL-2.0 2 /* Copyright 2016-2018 NXP Semiconductors 6 /dts-v1/; 10 	model = "NXP LS1021A-TSN Board"; 12 	sys_mclk: clock-mclk { 13 		compatible = "fixed-clock"; 14 		#clock-cells = <0>; 15 		clock-frequency = <24576000>; 18 	reg_vdda_codec: regulator-3V3 { 19 		compatible = "regulator-fixed"; [all …] 
 | 
| /Linux-v5.4/drivers/scsi/mpt3sas/ | 
| D | mpt3sas_transport.c | 5  * Copyright (C) 2012-2014  LSI Corporation 6  * Copyright (C) 2013-2014 Avago Technologies 7  *  (mailto: MPT-FusionLinux.pdl@avagotech.com) 22  * LIMITATION, ANY WARRANTIES OR CONDITIONS OF TITLE, NON-INFRINGEMENT, 41  * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301, 64  * _transport_sas_node_find_by_sas_address - sas node search 67  * Context: Calling function should acquire ioc->sas_node_lock. 69  * Search for either hba phys or expander device based on handle, then returns 76 	if (ioc->sas_hba.sas_address == sas_address)  in _transport_sas_node_find_by_sas_address() 77 		return &ioc->sas_hba;  in _transport_sas_node_find_by_sas_address() [all …] 
 | 
| /Linux-v5.4/Documentation/devicetree/bindings/net/dsa/ | 
| D | realtek-smi.txt | 1 Realtek SMI-based Switches 4 The SMI "Simple Management Interface" is a two-wire protocol using 5 bit-banged GPIO that while it reuses the MDIO lines MCK and MDIO does 7 SMI-based Realtek devices. 11 - compatible: must be exactly one of: 22 - mdc-gpios: GPIO line for the MDC clock line. 23 - mdio-gpios: GPIO line for the MDIO data line. 24 - reset-gpios: GPIO line for the reset signal. 27 - realtek,disable-leds: if the LED drivers are not used in the 33 - interrupt-controller [all …] 
 | 
| D | lantiq-gswip.txt | 6 - compatible	: "lantiq,xrx200-gswip" for the embedded GSWIP in the 8 - reg		: memory range of the GSWIP core registers 17 - compatible	: "lantiq,xrx200-mdio" for the MDIO bus inside the GSWIP 25 - compatible	: "lantiq,xrx200-gphy-fw", "lantiq,gphy-fw" 26 		  "lantiq,xrx300-gphy-fw", "lantiq,gphy-fw" 27 		  "lantiq,xrx330-gphy-fw", "lantiq,gphy-fw" 30 - lantiq,rcu	: reference to the rcu syscon 35 - reg		: Offset of the GPHY firmware register in the RCU 37 - resets	: list of resets of the embedded GPHY 38 - reset-names	: list of names of the resets [all …] 
 | 
| D | qca8k.txt | 5 - compatible: should be one of: 9 - #size-cells: must be 0 10 - #address-cells: must be 1 14 - reset-gpios: GPIO to be used to reset the whole device 20 mdio-bus each subnode describing a port needs to have a valid phandle 21 referencing the internal PHY it is connected to. This is because there's no 22 N:N mapping of port and PHY id. 24 Don't use mixed external and internal mdio-bus configurations, as this is 31 - fixed-link            : Fixed-link subnode describing a link to a non-MDIO 33                           Documentation/devicetree/bindings/net/fixed-link.txt [all …] 
 | 
| D | sja1105.txt | 6 - compatible: 8 	- "nxp,sja1105e" 9 	- "nxp,sja1105t" 10 	- "nxp,sja1105p" 11 	- "nxp,sja1105q" 12 	- "nxp,sja1105r" 13 	- "nxp,sja1105s" 18 	and the non-SGMII devices, while pin-compatible, are not equal in terms 24 - sja1105,role-mac: 25 - sja1105,role-phy: [all …] 
 | 
| /Linux-v5.4/arch/mips/boot/dts/cavium-octeon/ | 
| D | octeon_3xxx.dts | 1 // SPDX-License-Identifier: GPL-2.0 6  * use.	 Because of this, it contains a super-set of the available 15 			phy0: ethernet-phy@0 { 17 				marvell,reg-init = 21 					<3 0x11 0 0x442a>, /* Reg 3,17 <- 0442a */ 22 					/* irq, blink-activity, blink-link */ 23 					<3 0x10 0 0x0242>; /* Reg 3,16 <- 0x0242 */ 27 			phy1: ethernet-phy@1 { 29 				marvell,reg-init = 33 					<3 0x11 0 0x442a>, /* Reg 3,17 <- 0442a */ [all …] 
 | 
| /Linux-v5.4/Documentation/devicetree/bindings/usb/ | 
| D | amlogic,dwc3.txt | 4 - compatible:	depending on the SoC this should contain one of: 5 			* amlogic,meson-axg-dwc3 6 			* amlogic,meson-gxl-dwc3 7 - clocks:	a handle for the "USB general" clock 8 - clock-names:	must be "usb_general" 9 - resets:	a handle for the shared "USB OTG" reset line 10 - reset-names:	must be "usb_otg" 16 PHY documentation is provided in the following places: 17 - Documentation/devicetree/bindings/phy/meson-gxl-usb2-phy.txt 18 - Documentation/devicetree/bindings/phy/meson-gxl-usb3-phy.txt [all …] 
 | 
        12345678910>>...41