/Linux-v6.1/arch/arm/boot/dts/ |
D | stm32h743.dtsi | 45 #include <dt-bindings/mfd/stm32h7-rcc.h> 77 clocks = <&rcc TIM5_CK>; 85 clocks = <&rcc LPTIM1_CK>; 113 resets = <&rcc STM32H7_APB1L_RESET(SPI2)>; 114 clocks = <&rcc SPI2_CK>; 125 resets = <&rcc STM32H7_APB1L_RESET(SPI3)>; 126 clocks = <&rcc SPI3_CK>; 135 clocks = <&rcc USART2_CK>; 143 clocks = <&rcc USART3_CK>; 151 clocks = <&rcc UART4_CK>; [all …]
|
D | stm32f429.dtsi | 50 #include <dt-bindings/mfd/stm32f4-rcc.h> 101 clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM2)>; 123 clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM3)>; 145 clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM4)>; 167 clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM5)>; 189 clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM6)>; 205 clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM7)>; 221 clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM12)>; 241 clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM13)>; 255 clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM14)>; [all …]
|
D | stm32f746.dtsi | 45 #include <dt-bindings/mfd/stm32f7-rcc.h> 83 clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM2)>; 105 clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM3)>; 127 clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM4)>; 149 clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM5)>; 171 clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM6)>; 187 clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM7)>; 203 clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM12)>; 223 clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM13)>; 237 clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM14)>; [all …]
|
D | stm32mp151.dtsi | 132 clocks = <&rcc TIM2_K>; 167 clocks = <&rcc TIM3_K>; 203 clocks = <&rcc TIM4_K>; 237 clocks = <&rcc TIM5_K>; 273 clocks = <&rcc TIM6_K>; 293 clocks = <&rcc TIM7_K>; 313 clocks = <&rcc TIM12_K>; 337 clocks = <&rcc TIM13_K>; 361 clocks = <&rcc TIM14_K>; 384 clocks = <&rcc LPTIM1_K>; [all …]
|
D | stm32mp131.dtsi | 104 clocks = <&rcc SPI2_K>; 105 resets = <&rcc SPI2_R>; 118 clocks = <&rcc SPI3_K>; 119 resets = <&rcc SPI3_R>; 132 clocks = <&rcc UART4_K>; 133 resets = <&rcc UART4_R>; 143 clocks = <&rcc I2C1_K>; 144 resets = <&rcc I2C1_R>; 161 clocks = <&rcc I2C2_K>; 162 resets = <&rcc I2C2_R>; [all …]
|
D | stm32mp157.dtsi | 15 clocks = <&rcc GPU>, <&rcc GPU_K>; 17 resets = <&rcc GPU_R>; 23 clocks = <&rcc DSI_K>, <&clk_hse>, <&rcc DSI_PX>; 25 resets = <&rcc DSI_R>;
|
D | stm32mp157c-ev1-scmi.dts | 40 clocks = <&rcc DSI_K>, <&scmi_clk CK_SCMI_HSE>, <&rcc DSI_PX>; 58 clocks = <&rcc IWDG2>, <&scmi_clk CK_SCMI_LSI>; 62 clocks = <&scmi_clk CK_SCMI_HSE>, <&rcc FDCAN_K>; 73 &rcc { 74 compatible = "st,stm32mp1-rcc-secure", "syscon";
|
D | stm32f7-pinctrl.dtsi | 8 #include <dt-bindings/mfd/stm32f7-rcc.h> 26 clocks = <&rcc 0 STM32F7_AHB1_CLOCK(GPIOA)>; 36 clocks = <&rcc 0 STM32F7_AHB1_CLOCK(GPIOB)>; 46 clocks = <&rcc 0 STM32F7_AHB1_CLOCK(GPIOC)>; 56 clocks = <&rcc 0 STM32F7_AHB1_CLOCK(GPIOD)>; 66 clocks = <&rcc 0 STM32F7_AHB1_CLOCK(GPIOE)>; 76 clocks = <&rcc 0 STM32F7_AHB1_CLOCK(GPIOF)>; 86 clocks = <&rcc 0 STM32F7_AHB1_CLOCK(GPIOG)>; 96 clocks = <&rcc 0 STM32F7_AHB1_CLOCK(GPIOH)>; 106 clocks = <&rcc 0 STM32F7_AHB1_CLOCK(GPIOI)>; [all …]
|
D | stm32mp157a-dk1-scmi.dts | 33 clocks = <&rcc DSI_K>, <&scmi_clk CK_SCMI_HSE>, <&rcc DSI_PX>; 51 clocks = <&rcc IWDG2>, <&scmi_clk CK_SCMI_LSI>; 62 &rcc { 63 compatible = "st,stm32mp1-rcc-secure", "syscon";
|
D | stm32mp157c-dk2-scmi.dts | 39 clocks = <&rcc DSI_K>, <&scmi_clk CK_SCMI_HSE>, <&rcc DSI_PX>; 57 clocks = <&rcc IWDG2>, <&scmi_clk CK_SCMI_LSI>; 68 &rcc { 69 compatible = "st,stm32mp1-rcc-secure", "syscon";
|
D | stm32mp157c-ed1-scmi.dts | 38 clocks = <&rcc DSI_K>, <&scmi_clk CK_SCMI_HSE>, <&rcc DSI_PX>; 56 clocks = <&rcc IWDG2>, <&scmi_clk CK_SCMI_LSI>; 67 &rcc { 68 compatible = "st,stm32mp1-rcc-secure", "syscon";
|
D | stm32mp153.dtsi | 40 clocks = <&rcc CK_HSE>, <&rcc FDCAN_K>; 53 clocks = <&rcc CK_HSE>, <&rcc FDCAN_K>;
|
D | stm32f4-pinctrl.dtsi | 44 #include <dt-bindings/mfd/stm32f4-rcc.h> 62 clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOA)>; 72 clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOB)>; 82 clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOC)>; 92 clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOD)>; 102 clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOE)>; 112 clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOF)>; 122 clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOG)>; 132 clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOH)>; 142 clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOI)>; [all …]
|
D | stm32f769-disco.dts | 91 clocks = <&rcc 0 STM32F7_AHB1_CLOCK(OTGHSULPI)>; 103 &rcc { 104 compatible = "st,stm32f769-rcc", "st,stm32f746-rcc", "st,stm32-rcc";
|
D | stm32mp157c-odyssey.dts | 39 assigned-clocks = <&rcc ETHCK_K>, <&rcc PLL4_P>; 40 assigned-clock-parents = <&rcc PLL4_P>;
|
/Linux-v6.1/Documentation/devicetree/bindings/clock/ |
D | st,stm32-rcc.txt | 4 The RCC IP is both a reset and a clock controller. 11 "st,stm32f42xx-rcc" 12 "st,stm32f469-rcc" 13 "st,stm32f746-rcc" 14 "st,stm32f769-rcc" 29 rcc: rcc@40023800 { 32 compatible = "st,stm32f42xx-rcc", "st,stm32-rcc"; 42 The secondary index is the bit number within the RCC register bank, starting 43 from the first RCC clock enable register (RCC_AHB1ENR, address offset 0x30). 49 drivers of the RCC IP, macros are available to generate the index in [all …]
|
D | st,stm32mp1-rcc.yaml | 4 $id: http://devicetree.org/schemas/clock/st,stm32mp1-rcc.yaml# 13 The RCC IP is both a reset and a clock controller. 14 RCC makes also power management (resume/supend and wakeup interrupt). 33 The index is the bit number within the RCC registers bank, starting from RCC 59 - st,stm32mp1-rcc-secure 60 - st,stm32mp1-rcc 61 - st,stm32mp13-rcc 80 - st,stm32mp1-rcc-secure 81 - st,stm32mp13-rcc 113 rcc: rcc@50000000 { [all …]
|
D | st,stm32h7-rcc.txt | 4 The RCC IP is both a reset and a clock controller. 11 "st,stm32h743-rcc" 31 rcc: reset-clock-controller@58024400 { 32 compatible = "st,stm32h743-rcc", "st,stm32-rcc"; 50 clocks = <&rcc TIM5_CK>; 59 The index is the bit number within the RCC registers bank, starting from RCC 70 resets = <&rcc STM32H7_APB1L_RESET(TIM2)>;
|
/Linux-v6.1/Documentation/devicetree/bindings/net/ |
D | stm32-dwmac.yaml | 87 set this property in RGMII PHY when you want to select RCC clock instead of ETH_CLK125. 93 select RCC clock instead of ETH_REF_CLK. 109 #include <dt-bindings/mfd/stm32h7-rcc.h> 122 clocks = <&rcc ETHMAC>, 123 <&rcc ETHTX>, 124 <&rcc ETHRX>, 125 <&rcc ETHSTP>, 126 <&rcc ETHCK_K>; 143 clocks = <&rcc 0 25>, <&rcc 0 26>, <&rcc 0 27>; 159 clocks = <&rcc 62>, <&rcc 61>, <&rcc 60>;
|
/Linux-v6.1/drivers/clk/qcom/ |
D | clk-rpm.c | 258 struct rpm_cc *rcc = r->rpm_cc; in clk_rpm_xo_prepare() local 262 mutex_lock(&rcc->xo_lock); in clk_rpm_xo_prepare() 264 value = rcc->xo_buffer_value | (QCOM_RPM_XO_MODE_ON << r->xo_offset); in clk_rpm_xo_prepare() 268 rcc->xo_buffer_value = value; in clk_rpm_xo_prepare() 271 mutex_unlock(&rcc->xo_lock); in clk_rpm_xo_prepare() 279 struct rpm_cc *rcc = r->rpm_cc; in clk_rpm_xo_unprepare() local 283 mutex_lock(&rcc->xo_lock); in clk_rpm_xo_unprepare() 285 value = rcc->xo_buffer_value & ~(QCOM_RPM_XO_MODE_ON << r->xo_offset); in clk_rpm_xo_unprepare() 289 rcc->xo_buffer_value = value; in clk_rpm_xo_unprepare() 292 mutex_unlock(&rcc->xo_lock); in clk_rpm_xo_unprepare() [all …]
|
/Linux-v6.1/Documentation/devicetree/bindings/i2c/ |
D | st,stm32-i2c.yaml | 113 #include <dt-bindings/mfd/stm32f7-rcc.h> 123 resets = <&rcc 277>; 124 clocks = <&rcc 0 149>; 128 #include <dt-bindings/mfd/stm32f7-rcc.h> 138 resets = <&rcc STM32F7_APB1_RESET(I2C1)>; 139 clocks = <&rcc 1 CLK_I2C1>; 143 #include <dt-bindings/mfd/stm32f7-rcc.h> 156 clocks = <&rcc I2C2_K>; 157 resets = <&rcc I2C2_R>;
|
/Linux-v6.1/Documentation/devicetree/bindings/rtc/ |
D | st,stm32-rtc.yaml | 117 #include <dt-bindings/mfd/stm32f4-rcc.h> 122 clocks = <&rcc 1 CLK_RTC>; 123 assigned-clocks = <&rcc 1 CLK_RTC>; 124 assigned-clock-parents = <&rcc 1 CLK_LSE>; 136 clocks = <&rcc RTCAPB>, <&rcc RTC>;
|
/Linux-v6.1/Documentation/devicetree/bindings/sound/ |
D | st,stm32-i2s.yaml | 81 clocks = <&rcc SPI2>, <&rcc SPI2_K>, <&rcc PLL3_Q>, <&rcc PLL3_R>;
|
/Linux-v6.1/Documentation/devicetree/bindings/media/ |
D | st,stm32-dma2d.yaml | 61 #include <dt-bindings/mfd/stm32f4-rcc.h> 66 resets = <&rcc STM32F4_AHB1_RESET(DMA2D)>; 67 clocks = <&rcc 0 STM32F4_AHB1_CLOCK(DMA2D)>;
|
/Linux-v6.1/Documentation/devicetree/bindings/remoteproc/ |
D | st,stm32-rproc.yaml | 41 Reference to the system configuration which holds the RCC trust zone mode 151 resets = <&rcc MCU_R>; 152 st,syscfg-holdboot = <&rcc 0x10C 0x1>; 153 st,syscfg-tz = <&rcc 0x000 0x1>;
|