Home
last modified time | relevance | path

Searched full:crg_ctrl (Results 1 – 12 of 12) sorted by relevance

/Linux-v6.1/arch/arm64/boot/dts/hisilicon/
Dhi3660.dtsi339 crg_ctrl: crg_ctrl@fff35000 { label
348 hisi,rst-syscon = <&crg_ctrl>;
358 pmuctrl: crg_ctrl@fff34000 {
403 clocks = <&crg_ctrl HI3660_OSC32K>,
404 <&crg_ctrl HI3660_OSC32K>,
405 <&crg_ctrl HI3660_OSC32K>;
416 clocks = <&crg_ctrl HI3660_CLK_GATE_I2C0>;
430 clocks = <&crg_ctrl HI3660_CLK_GATE_I2C1>;
444 clocks = <&crg_ctrl HI3660_CLK_GATE_I2C3>;
458 clocks = <&crg_ctrl HI3660_CLK_GATE_I2C7>;
[all …]
Dhi3670.dtsi148 crg_ctrl: crg_ctrl@fff35000 { label
158 hisi,rst-syscon = <&crg_ctrl>;
167 pmuctrl: crg_ctrl@fff34000 {
207 clocks = <&crg_ctrl HI3670_CLK_GATE_UART0>,
208 <&crg_ctrl HI3670_PCLK>;
219 clocks = <&crg_ctrl HI3670_CLK_GATE_UART1>,
220 <&crg_ctrl HI3670_PCLK>;
229 clocks = <&crg_ctrl HI3670_CLK_GATE_UART2>,
230 <&crg_ctrl HI3670_PCLK>;
241 clocks = <&crg_ctrl HI3670_CLK_GATE_UART3>,
[all …]
Dhi3660-coresight.dtsi17 clocks = <&crg_ctrl HI3660_PCLK>;
34 clocks = <&crg_ctrl HI3660_PCLK>;
51 clocks = <&crg_ctrl HI3660_PCLK>;
68 clocks = <&crg_ctrl HI3660_PCLK>;
85 clocks = <&crg_ctrl HI3660_PCLK>;
134 clocks = <&crg_ctrl HI3660_PCLK>;
160 clocks = <&crg_ctrl HI3660_PCLK>;
177 clocks = <&crg_ctrl HI3660_PCLK>;
194 clocks = <&crg_ctrl HI3660_PCLK>;
211 clocks = <&crg_ctrl HI3660_PCLK>;
[all …]
/Linux-v6.1/Documentation/devicetree/bindings/phy/
Dhisilicon,phy-hi3670-pcie.yaml72 clocks = <&crg_ctrl HI3670_CLK_GATE_PCIEPHY_REF>,
73 <&crg_ctrl HI3670_CLK_GATE_PCIEAUX>,
74 <&crg_ctrl HI3670_PCLK_GATE_PCIE_PHY>,
75 <&crg_ctrl HI3670_PCLK_GATE_PCIE_SYS>,
76 <&crg_ctrl HI3670_ACLK_GATE_PCIE>;
Dhisilicon,hi3660-usb3.yaml47 hisilicon,pericrg-syscon = <&crg_ctrl>;
Dhisilicon,hi3670-usb3.yaml58 hisilicon,pericrg-syscon = <&crg_ctrl>;
/Linux-v6.1/Documentation/devicetree/bindings/clock/
Dhi3670-clock.txt30 crg_ctrl: clock-controller@fff35000 {
40 clocks = <&crg_ctrl HI3670_CLK_GATE_UART0>,
41 <&crg_ctrl HI3670_PCLK>;
Dhi3660-clock.txt34 crg_ctrl: clock-controller@fff35000 {
44 clocks = <&crg_ctrl HI3660_CLK_MUX_UART0>,
45 <&crg_ctrl HI3660_PCLK>;
/Linux-v6.1/Documentation/devicetree/bindings/pci/
Dhisilicon,kirin-pcie.yaml98 clocks = <&crg_ctrl HI3660_PCIEPHY_REF>,
99 <&crg_ctrl HI3660_CLK_GATE_PCIEAUX>,
100 <&crg_ctrl HI3660_PCLK_GATE_PCIE_PHY>,
101 <&crg_ctrl HI3660_PCLK_GATE_PCIE_SYS>,
102 <&crg_ctrl HI3660_ACLK_GATE_PCIE>;
/Linux-v6.1/Documentation/devicetree/bindings/pwm/
Dpwm-hibvt.txt20 clocks = <&crg_ctrl HI3516CV300_PWM_CLK>;
21 resets = <&crg_ctrl 0x38 0>;
/Linux-v6.1/Documentation/devicetree/bindings/ufs/
Dhisilicon,ufs.yaml81 clocks = <&crg_ctrl HI3670_CLK_GATE_UFSIO_REF>,
82 <&crg_ctrl HI3670_CLK_GATE_UFS_SUBSYS>;
/Linux-v6.1/Documentation/devicetree/bindings/reset/
Dhisilicon,hi3660-reset.yaml76 clocks = <&crg_ctrl HI3660_CLK_GATE_I2C0>;