/Linux-v5.10/arch/powerpc/boot/dts/fsl/ |
D | pq3-etsec1-2.dtsi | 2 * PQ3 eTSEC device tree stub [ @ offsets 0x26000 ] 42 reg = <0x26000 0x1000>; 43 ranges = <0x0 0x26000 0x1000>; 46 interrupts = <31 2 0 0 32 2 0 0 33 2 0 0>; 51 #size-cells = <0>; 53 reg = <0x26520 0x20>;
|
D | pq3-etsec2-2.dtsi | 2 * PQ3 eTSEC2 device tree stub [ @ offsets 0x26000/0xb2000 ] 37 #size-cells = <0>; 39 reg = <0x26000 0x1000 0xb1030 0x4>; 48 fsl,num_rx_queues = <0x8>; 49 fsl,num_tx_queues = <0x8>; 57 reg = <0xb2000 0x1000>; 58 interrupts = <31 2 0 0 32 2 0 0 33 2 0 0>;
|
D | mpc8540ads.dts | 29 #size-cells = <0>; 31 PowerPC,8540@0 { 33 reg = <0x0>; 36 d-cache-size = <0x8000>; // L1, 32K 37 i-cache-size = <0x8000>; // L1, 32K 38 timebase-frequency = <0>; // 33 MHz, from uboot 39 bus-frequency = <0>; // 166 MHz 40 clock-frequency = <0>; // 825 MHz, from uboot 47 reg = <0x0 0x8000000>; // 128M at 0x0 55 ranges = <0x0 0xe0000000 0x100000>; [all …]
|
/Linux-v5.10/Documentation/devicetree/bindings/soc/ti/ |
D | ti,pruss.yaml | 36 0x0, but also has access to a secondary Data RAM (primary to the other PRU 37 core) at its address 0x2000. A shared Data RAM, if present, can be accessed 60 pattern: "^(pruss|icssg)@[0-9a-f]+$" 65 - ti,am4376-pruss0 # for AM437x SoC family and PRUSS unit 0 155 const: 0 169 const: 0 203 const: 0 294 "^(pru|rtu|txpru)@[0-9a-f]+$": 335 pruss: pruss@0 { 337 reg = <0x0 0x80000>; [all …]
|
/Linux-v5.10/arch/powerpc/boot/dts/ |
D | socrates.dts | 27 #size-cells = <0>; 29 PowerPC,8544@0 { 31 reg = <0>; 34 d-cache-size = <0x8000>; // L1, 32K 35 i-cache-size = <0x8000>; // L1, 32K 36 timebase-frequency = <0>; 37 bus-frequency = <0>; 38 clock-frequency = <0>; 45 reg = <0x00000000 0x00000000>; // Filled in by U-Boot 53 ranges = <0x00000000 0xe0000000 0x00100000>; [all …]
|
D | tqm8540.dts | 27 #size-cells = <0>; 29 PowerPC,8540@0 { 31 reg = <0>; 36 timebase-frequency = <0>; 37 bus-frequency = <0>; 38 clock-frequency = <0>; 45 reg = <0x00000000 0x10000000>; 52 ranges = <0x0 0xe0000000 0x100000>; 53 bus-frequency = <0>; 56 ecm-law@0 { [all …]
|
D | xpedite5200.dts | 30 #size-cells = <0>; 32 PowerPC,8548@0 { 34 reg = <0>; 37 d-cache-size = <0x8000>; // L1, 32K 38 i-cache-size = <0x8000>; // L1, 32K 45 reg = <0x0 0x0>; // Filled in by U-Boot 52 ranges = <0x0 0xef000000 0x100000>; 53 bus-frequency = <0>; 56 ecm-law@0 { 58 reg = <0x0 0x1000>; [all …]
|
D | tqm8548-bigflash.dts | 31 #size-cells = <0>; 33 PowerPC,8548@0 { 35 reg = <0>; 38 d-cache-size = <0x8000>; // L1, 32K 39 i-cache-size = <0x8000>; // L1, 32K 46 reg = <0x00000000 0x00000000>; // Filled in by U-Boot 53 ranges = <0x0 0xa0000000 0x100000>; 54 bus-frequency = <0>; 57 ecm-law@0 { 59 reg = <0x0 0x1000>; [all …]
|
D | tqm8548.dts | 31 #size-cells = <0>; 33 PowerPC,8548@0 { 35 reg = <0>; 38 d-cache-size = <0x8000>; // L1, 32K 39 i-cache-size = <0x8000>; // L1, 32K 46 reg = <0x00000000 0x00000000>; // Filled in by U-Boot 53 ranges = <0x0 0xe0000000 0x100000>; 54 bus-frequency = <0>; 57 ecm-law@0 { 59 reg = <0x0 0x1000>; [all …]
|
D | xpedite5200_xmon.dts | 18 boot-bank = <0x0>; 34 #size-cells = <0>; 36 PowerPC,8548@0 { 38 reg = <0>; 41 d-cache-size = <0x8000>; // L1, 32K 42 i-cache-size = <0x8000>; // L1, 32K 49 reg = <0x0 0x0>; // Filled in by boot loader 56 ranges = <0x0 0xef000000 0x100000>; 57 bus-frequency = <0>; 60 ecm-law@0 { [all …]
|
D | xcalibur1501.dts | 28 #size-cells = <0>; 30 PowerPC,8572@0 { 32 reg = <0x0>; 35 d-cache-size = <0x8000>; // L1, 32K 36 i-cache-size = <0x8000>; // L1, 32K 37 timebase-frequency = <0>; 38 bus-frequency = <0>; 39 clock-frequency = <0>; 45 reg = <0x1>; 48 d-cache-size = <0x8000>; // L1, 32K [all …]
|
/Linux-v5.10/drivers/gpu/drm/msm/disp/mdp5/ |
D | mdp5_cfg.c | 22 0, 35 .base = { 0x00500, 0x00600, 0x00700, 0x00800, 0x00900 }, 36 .flush_hw_mask = 0x0003ffff, 40 .base = { 0x01100, 0x01500, 0x01900 }, 45 0, 49 .base = { 0x01d00, 0x02100, 0x02500 }, 53 0, 57 .base = { 0x02900, 0x02d00 }, 60 0, 64 .base = { 0x03100, 0x03500, 0x03900, 0x03d00, 0x04100 }, [all …]
|
/Linux-v5.10/arch/arm/mach-imx/ |
D | mx2x.h | 16 #define MX2x_AIPI_BASE_ADDR 0x10000000 18 #define MX2x_DMA_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x01000) 19 #define MX2x_WDOG_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x02000) 20 #define MX2x_GPT1_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x03000) 21 #define MX2x_GPT2_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x04000) 22 #define MX2x_GPT3_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x05000) 23 #define MX2x_PWM_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x06000) 24 #define MX2x_RTC_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x07000) 25 #define MX2x_KPP_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x08000) 26 #define MX2x_OWIRE_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x09000) [all …]
|
/Linux-v5.10/arch/arm/boot/dts/ |
D | tango4-common.dtsi | 9 #define CPU_CLK 0 24 #clock-cells = <0>; 29 ranges = <0x00000000 0x20000000 0x2000>; 33 scu@0 { 35 reg = <0x0 0x100>; 40 reg = <0x600 0x10>; 50 reg = <0x1000 0x1000>, <0x100 0x100>; 56 reg = <0x20100000 0x1000>; 71 #clock-cells = <0>; 76 reg = <0x10000 0x100>; [all …]
|
D | bcm-hr2.dtsi | 45 #size-cells = <0>; 47 cpu0: cpu@0 { 51 reg = <0x0>; 64 ranges = <0x00000000 0x19000000 0x00023000>; 68 a9pll: arm_clk@0 { 69 #clock-cells = <0>; 72 reg = <0x0 0x1000>; 77 reg = <0x20200 0x100>; 84 reg = <0x20600 0x20>; 92 reg = <0x20620 0x20>; [all …]
|
D | bcm5301x.dtsi | 24 ranges = <0x00000000 0x18000000 0x00001000>; 30 reg = <0x0300 0x100>; 38 reg = <0x0400 0x100>; 42 pinctrl-0 = <&pinmux_uart1>; 49 ranges = <0x00000000 0x19000000 0x00023000>; 53 a9pll: arm_clk@0 { 54 #clock-cells = <0>; 57 reg = <0x00000 0x1000>; 62 reg = <0x20000 0x100>; 67 reg = <0x20200 0x100>; [all …]
|
D | omap5-l4-abe.dtsi | 1 &l4_abe { /* 0x40100000 */ 3 reg = <0x40100000 0x400>, 4 <0x40100400 0x400>; 10 ranges = <0x00000000 0x40100000 0x100000>, /* segment 0 */ 11 <0x49000000 0x49000000 0x100000>; 12 segment@0 { /* 0x40100000 */ 18 <0x00000000 0x00000000 0x000400>, /* ap 0 */ 19 <0x00000400 0x00000400 0x000400>, /* ap 1 */ 20 <0x00022000 0x00022000 0x001000>, /* ap 2 */ 21 <0x00023000 0x00023000 0x001000>, /* ap 3 */ [all …]
|
D | omap4-l4-abe.dtsi | 1 &l4_abe { /* 0x40100000 */ 3 reg = <0x40100000 0x400>, 4 <0x40100400 0x400>; 10 ranges = <0x00000000 0x40100000 0x100000>, /* segment 0 */ 11 <0x49000000 0x49000000 0x100000>; 12 segment@0 { /* 0x40100000 */ 18 <0x00000000 0x00000000 0x000400>, /* ap 0 */ 19 <0x00000400 0x00000400 0x000400>, /* ap 1 */ 20 <0x00022000 0x00022000 0x001000>, /* ap 2 */ 21 <0x00023000 0x00023000 0x001000>, /* ap 3 */ [all …]
|
D | am437x-l4.dtsi | 1 &l4_wkup { /* 0x44c00000 */ 3 reg = <0x44c00000 0x800>, 4 <0x44c00800 0x800>, 5 <0x44c01000 0x400>, 6 <0x44c01400 0x400>; 10 ranges = <0x00000000 0x44c00000 0x100000>, /* segment 0 */ 11 <0x00100000 0x44d00000 0x100000>, /* segment 1 */ 12 <0x00200000 0x44e00000 0x100000>; /* segment 2 */ 14 segment@0 { /* 0x44c00000 */ 18 ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */ [all …]
|
D | dra7-l4.dtsi | 1 &l4_cfg { /* 0x4a000000 */ 3 reg = <0x4a000000 0x800>, 4 <0x4a000800 0x800>, 5 <0x4a001000 0x1000>; 9 ranges = <0x00000000 0x4a000000 0x100000>, /* segment 0 */ 10 <0x00100000 0x4a100000 0x100000>, /* segment 1 */ 11 <0x00200000 0x4a200000 0x100000>; /* segment 2 */ 13 segment@0 { /* 0x4a000000 */ 17 ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */ 18 <0x00000800 0x00000800 0x000800>, /* ap 1 */ [all …]
|
/Linux-v5.10/sound/pci/au88x0/ |
D | au8810.h | 11 #define NR_ADB 0x10 12 #define NR_WT 0x00 13 #define NR_SRC 0x10 14 #define NR_A3D 0x10 15 #define NR_MIXIN 0x20 16 #define NR_MIXOUT 0x10 20 #define VORTEX_ADBDMA_STAT 0x27e00 /* read only, subbuffer, DMA pos */ 21 #define POS_MASK 0x00000fff 22 #define POS_SHIFT 0x0 23 #define ADB_SUBBUF_MASK 0x00003000 /* ADB only. */ [all …]
|
D | au8830.h | 18 #define NR_ADB 0x20 19 #define NR_SRC 0x10 20 #define NR_A3D 0x10 21 #define NR_MIXIN 0x20 22 #define NR_MIXOUT 0x10 23 #define NR_WT 0x40 26 #define VORTEX_ADBDMA_STAT 0x27e00 /* read only, subbuffer, DMA pos */ 27 #define POS_MASK 0x00000fff 28 #define POS_SHIFT 0x0 29 #define ADB_SUBBUF_MASK 0x00003000 /* ADB only. */ [all …]
|
/Linux-v5.10/drivers/net/wireless/ath/ath10k/ |
D | coredump.c | 18 {0x800, 0x810}, 19 {0x820, 0x82C}, 20 {0x830, 0x8F4}, 21 {0x90C, 0x91C}, 22 {0xA14, 0xA18}, 23 {0xA84, 0xA94}, 24 {0xAA8, 0xAD4}, 25 {0xADC, 0xB40}, 26 {0x1000, 0x10A4}, 27 {0x10BC, 0x111C}, [all …]
|
/Linux-v5.10/drivers/gpu/drm/msm/disp/dpu1/ |
D | dpu_hw_catalog.c | 46 #define INTF_SDM845_MASK (0) 69 .max_mixer_blendstages = 0xb, 85 .max_mixer_blendstages = 0x9, 97 .max_mixer_blendstages = 0xb, 113 .max_mixer_blendstages = 0xb, 129 .base = 0x0, .len = 0x45C, 130 .features = 0, 131 .highest_bank_bit = 0x2, 133 .reg_off = 0x2AC, .bit_off = 0}, 135 .reg_off = 0x2B4, .bit_off = 0}, [all …]
|
/Linux-v5.10/drivers/scsi/arcmsr/ |
D | arcmsr.h | 68 #define ARCMSR_MAX_XFER_LEN 0x26000 /* 152K */ 72 #define PCI_DEVICE_ID_ARECA_1880 0x1880 75 #define PCI_DEVICE_ID_ARECA_1214 0x1214 78 #define PCI_DEVICE_ID_ARECA_1203 0x1203 81 #define PCI_DEVICE_ID_ARECA_1884 0x1884 83 #define PCI_DEVICE_ID_ARECA_1886 0x188A 91 #define ARC_SUCCESS 0 99 #define dma_addr_lo32(addr) (uint32_t) (addr & 0xffffffff) 126 #define ARCMSR_MESSAGE_FAIL 0x0001 128 #define ARECA_SATA_RAID 0x90000000 [all …]
|