1 /* 2 * Copyright (c) 2022-2023, ARM Limited and Contributors. All rights reserved. 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 7 #ifndef PLATFORM_DEF_H 8 #define PLATFORM_DEF_H 9 10 #include <arch_def.h> 11 12 #define PLAT_PRIMARY_CPU (0x0) 13 14 #define MT_GIC_BASE (0x0C000000) 15 #define MCUCFG_BASE (0x0C530000) 16 #define MCUCFG_REG_SIZE (0x10000) 17 #define IO_PHYS (0x10000000) 18 19 /* Aggregate of all devices for MMU mapping */ 20 #define MTK_DEV_RNG0_BASE (MT_GIC_BASE) 21 #define MTK_DEV_RNG0_SIZE (0x600000) 22 #define MTK_DEV_RNG1_BASE (IO_PHYS) 23 #define MTK_DEV_RNG1_SIZE (0x10000000) 24 25 #define TOPCKGEN_BASE (IO_PHYS) 26 27 /******************************************************************************* 28 * APUSYS related constants 29 ******************************************************************************/ 30 #define BCRM_FMEM_PDN_BASE (IO_PHYS + 0x00276000) 31 #define APU_MD32_SYSCTRL (IO_PHYS + 0x09001000) 32 #define APU_MD32_WDT (IO_PHYS + 0x09002000) 33 #define APU_RCX_CONFIG (IO_PHYS + 0x09020000) 34 #define APU_CTRL_DAPC_RCX_BASE (IO_PHYS + 0x09034000) 35 #define APU_NOC_DAPC_RCX_BASE (IO_PHYS + 0x09038000) 36 #define APU_REVISER (IO_PHYS + 0x0903c000) 37 #define APU_RCX_VCORE_CONFIG (IO_PHYS + 0x090e0000) 38 #define APU_MBOX0 (IO_PHYS + 0x090e1000) 39 #define APU_MBOX1 (IO_PHYS + 0x090e2000) 40 #define APU_RPCTOP (IO_PHYS + 0x090f0000) 41 #define APU_PCUTOP (IO_PHYS + 0x090f1000) 42 #define APU_AO_CTRL (IO_PHYS + 0x090f2000) 43 #define APU_PLL (IO_PHYS + 0x090f3000) 44 #define APU_ACC (IO_PHYS + 0x090f4000) 45 #define APU_SEC_CON (IO_PHYS + 0x090f5000) 46 #define APU_ARETOP_ARE0 (IO_PHYS + 0x090f6000) 47 #define APU_ARETOP_ARE1 (IO_PHYS + 0x090f7000) 48 #define APU_ARETOP_ARE2 (IO_PHYS + 0x090f8000) 49 #define APU_CTRL_DAPC_AO_BASE (IO_PHYS + 0x090fc000) 50 #define APU_ACX0_RPC_LITE (IO_PHYS + 0x09140000) 51 #define BCRM_FMEM_PDN_SIZE (0x1000) 52 53 /******************************************************************************* 54 * AUDIO related constants 55 ******************************************************************************/ 56 #define AUDIO_BASE (IO_PHYS + 0x00b10000) 57 58 /******************************************************************************* 59 * SPM related constants 60 ******************************************************************************/ 61 #define SPM_BASE (IO_PHYS + 0x00006000) 62 63 /******************************************************************************* 64 * GPIO related constants 65 ******************************************************************************/ 66 #define GPIO_BASE (IO_PHYS + 0x00005000) 67 #define RGU_BASE (IO_PHYS + 0x00007000) 68 #define DRM_BASE (IO_PHYS + 0x0000D000) 69 #define IOCFG_RM_BASE (IO_PHYS + 0x01C00000) 70 #define IOCFG_LT_BASE (IO_PHYS + 0x01E10000) 71 #define IOCFG_LM_BASE (IO_PHYS + 0x01E20000) 72 #define IOCFG_RT_BASE (IO_PHYS + 0x01EA0000) 73 74 /******************************************************************************* 75 * UART related constants 76 ******************************************************************************/ 77 #define UART0_BASE (IO_PHYS + 0x01002000) 78 #define UART_BAUDRATE (115200) 79 80 /******************************************************************************* 81 * PMIC related constants 82 ******************************************************************************/ 83 #define PMIC_WRAP_BASE (IO_PHYS + 0x00024000) 84 85 /******************************************************************************* 86 * Infra IOMMU related constants 87 ******************************************************************************/ 88 #define INFRACFG_AO_BASE (IO_PHYS + 0x00001000) 89 #define INFRACFG_AO_MEM_BASE (IO_PHYS + 0x00002000) 90 #define PERICFG_AO_BASE (IO_PHYS + 0x01003000) 91 #define PERICFG_AO_REG_SIZE (0x1000) 92 93 /******************************************************************************* 94 * GIC-600 & interrupt handling related constants 95 ******************************************************************************/ 96 /* Base MTK_platform compatible GIC memory map */ 97 #define BASE_GICD_BASE (MT_GIC_BASE) 98 #define MT_GIC_RDIST_BASE (MT_GIC_BASE + 0x40000) 99 100 /******************************************************************************* 101 * CIRQ related constants 102 ******************************************************************************/ 103 #define SYS_CIRQ_BASE (IO_PHYS + 0x204000) 104 #define MD_WDT_IRQ_BIT_ID (141) 105 #define CIRQ_IRQ_NUM (730) 106 #define CIRQ_REG_NUM (23) 107 #define CIRQ_SPI_START (96) 108 109 /******************************************************************************* 110 * MM IOMMU & SMI related constants 111 ******************************************************************************/ 112 #define SMI_LARB_0_BASE (IO_PHYS + 0x0c022000) 113 #define SMI_LARB_1_BASE (IO_PHYS + 0x0c023000) 114 #define SMI_LARB_2_BASE (IO_PHYS + 0x0c102000) 115 #define SMI_LARB_3_BASE (IO_PHYS + 0x0c103000) 116 #define SMI_LARB_4_BASE (IO_PHYS + 0x04013000) 117 #define SMI_LARB_5_BASE (IO_PHYS + 0x04f02000) 118 #define SMI_LARB_6_BASE (IO_PHYS + 0x04f03000) 119 #define SMI_LARB_7_BASE (IO_PHYS + 0x04e04000) 120 #define SMI_LARB_9_BASE (IO_PHYS + 0x05001000) 121 #define SMI_LARB_10_BASE (IO_PHYS + 0x05120000) 122 #define SMI_LARB_11A_BASE (IO_PHYS + 0x05230000) 123 #define SMI_LARB_11B_BASE (IO_PHYS + 0x05530000) 124 #define SMI_LARB_11C_BASE (IO_PHYS + 0x05630000) 125 #define SMI_LARB_12_BASE (IO_PHYS + 0x05340000) 126 #define SMI_LARB_13_BASE (IO_PHYS + 0x06001000) 127 #define SMI_LARB_14_BASE (IO_PHYS + 0x06002000) 128 #define SMI_LARB_15_BASE (IO_PHYS + 0x05140000) 129 #define SMI_LARB_16A_BASE (IO_PHYS + 0x06008000) 130 #define SMI_LARB_16B_BASE (IO_PHYS + 0x0600a000) 131 #define SMI_LARB_17A_BASE (IO_PHYS + 0x06009000) 132 #define SMI_LARB_17B_BASE (IO_PHYS + 0x0600b000) 133 #define SMI_LARB_19_BASE (IO_PHYS + 0x0a010000) 134 #define SMI_LARB_21_BASE (IO_PHYS + 0x0802e000) 135 #define SMI_LARB_23_BASE (IO_PHYS + 0x0800d000) 136 #define SMI_LARB_27_BASE (IO_PHYS + 0x07201000) 137 #define SMI_LARB_28_BASE (IO_PHYS + 0x00000000) 138 #define SMI_LARB_REG_RNG_SIZE (0x1000) 139 140 /******************************************************************************* 141 * SPM related constants 142 ******************************************************************************/ 143 #define SPM_BASE (IO_PHYS + 0x00006000) 144 145 /******************************************************************************* 146 * APMIXEDSYS related constants 147 ******************************************************************************/ 148 #define APMIXEDSYS (IO_PHYS + 0x0000C000) 149 150 /******************************************************************************* 151 * VPPSYS related constants 152 ******************************************************************************/ 153 #define VPPSYS0_BASE (IO_PHYS + 0x04000000) 154 #define VPPSYS1_BASE (IO_PHYS + 0x04f00000) 155 156 /******************************************************************************* 157 * VDOSYS related constants 158 ******************************************************************************/ 159 #define VDOSYS0_BASE (IO_PHYS + 0x0C01D000) 160 #define VDOSYS1_BASE (IO_PHYS + 0x0C100000) 161 162 /******************************************************************************* 163 * SSPM_MBOX_3 related constants 164 ******************************************************************************/ 165 #define SSPM_MBOX_3_BASE (IO_PHYS + 0x00480000) 166 167 /******************************************************************************* 168 * DP related constants 169 ******************************************************************************/ 170 #define EDP_SEC_BASE (IO_PHYS + 0x0C504000) 171 #define DP_SEC_BASE (IO_PHYS + 0x0C604000) 172 #define EDP_SEC_SIZE (0x1000) 173 #define DP_SEC_SIZE (0x1000) 174 175 /******************************************************************************* 176 * EMI MPU related constants 177 *******************************************************************************/ 178 #define EMI_MPU_BASE (IO_PHYS + 0x00226000) 179 #define SUB_EMI_MPU_BASE (IO_PHYS + 0x00225000) 180 181 /******************************************************************************* 182 * System counter frequency related constants 183 ******************************************************************************/ 184 #define SYS_COUNTER_FREQ_IN_HZ (13000000) 185 #define SYS_COUNTER_FREQ_IN_MHZ (13) 186 187 /******************************************************************************* 188 * Platform binary types for linking 189 ******************************************************************************/ 190 #define PLATFORM_LINKER_FORMAT "elf64-littleaarch64" 191 #define PLATFORM_LINKER_ARCH aarch64 192 193 /******************************************************************************* 194 * Generic platform constants 195 ******************************************************************************/ 196 #define PLATFORM_STACK_SIZE (0x800) 197 #define FIRMWARE_WELCOME_STR "Booting Trusted Firmware\n" 198 #define SOC_CHIP_ID U(0x8188) 199 200 /******************************************************************************* 201 * Platform memory map related constants 202 ******************************************************************************/ 203 #define TZRAM_BASE (0x54600000) 204 #define TZRAM_SIZE (0x00040000) 205 206 /******************************************************************************* 207 * BL31 specific defines. 208 ******************************************************************************/ 209 /* 210 * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if 211 * present). BL31_BASE is calculated using the current BL3-1 debug size plus a 212 * little space for growth. 213 */ 214 #define BL31_BASE (TZRAM_BASE + 0x1000) 215 #define BL31_LIMIT (TZRAM_BASE + TZRAM_SIZE) 216 217 /******************************************************************************* 218 * Platform specific page table and MMU setup constants 219 ******************************************************************************/ 220 #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32) 221 #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32) 222 #define MAX_XLAT_TABLES (16) 223 #define MAX_MMAP_REGIONS (16) 224 225 /******************************************************************************* 226 * CPU_EB TCM handling related constants 227 ******************************************************************************/ 228 #define CPU_EB_TCM_BASE (0x0C550000) 229 #define CPU_EB_TCM_SIZE (0x10000) 230 #define CPU_EB_MBOX3_OFFSET (0xFCE0) 231 232 /******************************************************************************* 233 * CPU PM definitions 234 *******************************************************************************/ 235 #define PLAT_CPU_PM_B_BUCK_ISO_ID (6) 236 #define PLAT_CPU_PM_ILDO_ID (6) 237 #define CPU_IDLE_SRAM_BASE (0x11B000) 238 #define CPU_IDLE_SRAM_SIZE (0x1000) 239 240 #endif /* PLATFORM_DEF_H */ 241