1# 2# Copyright (c) 2017-2021, ARM Limited and Contributors. All rights reserved. 3# 4# SPDX-License-Identifier: BSD-3-Clause 5# 6 7include lib/xlat_tables_v2/xlat_tables.mk 8include lib/libfdt/libfdt.mk 9include drivers/arm/gic/v2/gicv2.mk 10 11AW_PLAT := plat/allwinner 12 13PLAT_INCLUDES := -Iinclude/plat/arm/common/aarch64 \ 14 -I${AW_PLAT}/common/include \ 15 -I${AW_PLAT}/${PLAT}/include 16 17PLAT_BL_COMMON_SOURCES := drivers/ti/uart/${ARCH}/16550_console.S \ 18 ${XLAT_TABLES_LIB_SRCS} \ 19 ${AW_PLAT}/common/plat_helpers.S \ 20 ${AW_PLAT}/common/sunxi_common.c 21 22BL31_SOURCES += drivers/allwinner/axp/common.c \ 23 ${GICV2_SOURCES} \ 24 drivers/delay_timer/delay_timer.c \ 25 drivers/delay_timer/generic_delay_timer.c \ 26 lib/cpus/${ARCH}/cortex_a53.S \ 27 plat/common/plat_gicv2.c \ 28 plat/common/plat_psci_common.c \ 29 ${AW_PLAT}/common/sunxi_bl31_setup.c \ 30 ${AW_PLAT}/${PLAT}/sunxi_idle_states.c \ 31 ${AW_PLAT}/common/sunxi_pm.c \ 32 ${AW_PLAT}/${PLAT}/sunxi_power.c \ 33 ${AW_PLAT}/common/sunxi_security.c \ 34 ${AW_PLAT}/common/sunxi_topology.c 35 36# By default, attempt to use SCPI to the ARISC management processor. If SCPI 37# is not enabled or SCP firmware is not loaded, fall back to a simpler native 38# implementation that does not support CPU or system suspend. 39# 40# If SCP firmware will always be present (or absent), the unused implementation 41# can be compiled out. 42SUNXI_PSCI_USE_NATIVE ?= 1 43SUNXI_PSCI_USE_SCPI ?= 1 44 45$(eval $(call assert_boolean,SUNXI_PSCI_USE_NATIVE)) 46$(eval $(call assert_boolean,SUNXI_PSCI_USE_SCPI)) 47$(eval $(call add_define,SUNXI_PSCI_USE_NATIVE)) 48$(eval $(call add_define,SUNXI_PSCI_USE_SCPI)) 49 50ifeq (${SUNXI_PSCI_USE_NATIVE}${SUNXI_PSCI_USE_SCPI},00) 51$(error "At least one of SCPI or native PSCI ops must be enabled") 52endif 53 54ifeq (${SUNXI_PSCI_USE_NATIVE},1) 55BL31_SOURCES += ${AW_PLAT}/common/sunxi_cpu_ops.c \ 56 ${AW_PLAT}/common/sunxi_native_pm.c 57endif 58 59ifeq (${SUNXI_PSCI_USE_SCPI},1) 60BL31_SOURCES += drivers/allwinner/sunxi_msgbox.c \ 61 drivers/arm/css/scpi/css_scpi.c \ 62 ${AW_PLAT}/common/sunxi_scpi_pm.c 63endif 64 65SUNXI_SETUP_REGULATORS ?= 1 66$(eval $(call assert_boolean,SUNXI_SETUP_REGULATORS)) 67$(eval $(call add_define,SUNXI_SETUP_REGULATORS)) 68 69SUNXI_BL31_IN_DRAM ?= 0 70$(eval $(call assert_boolean,SUNXI_BL31_IN_DRAM)) 71 72ifeq (${SUNXI_BL31_IN_DRAM},1) 73SUNXI_AMEND_DTB := 1 74$(eval $(call add_define,SUNXI_BL31_IN_DRAM)) 75endif 76 77SUNXI_AMEND_DTB ?= 0 78$(eval $(call assert_boolean,SUNXI_AMEND_DTB)) 79$(eval $(call add_define,SUNXI_AMEND_DTB)) 80 81ifeq (${SUNXI_AMEND_DTB},1) 82BL31_SOURCES += common/fdt_fixup.c \ 83 ${AW_PLAT}/common/sunxi_prepare_dtb.c 84endif 85 86# The bootloader is guaranteed to only run on CPU 0 by the boot ROM. 87COLD_BOOT_SINGLE_CPU := 1 88 89# Do not enable SPE (not supported on ARM v8.0). 90ENABLE_SPE_FOR_NS := 0 91 92# Do not enable SVE (not supported on ARM v8.0). 93ENABLE_SVE_FOR_NS := 0 94 95# Enable workarounds for Cortex-A53 errata. Allwinner uses at least r0p4. 96ERRATA_A53_835769 := 1 97ERRATA_A53_843419 := 1 98ERRATA_A53_855873 := 1 99ERRATA_A53_1530924 := 1 100 101# The traditional U-Boot load address is 160MB into DRAM. 102PRELOADED_BL33_BASE ?= 0x4a000000 103 104# The reset vector can be changed for each CPU. 105PROGRAMMABLE_RESET_ADDRESS := 1 106 107# Allow mapping read-only data as execute-never. 108SEPARATE_CODE_AND_RODATA := 1 109 110# BL31 gets loaded alongside BL33 (U-Boot) by U-Boot's SPL 111RESET_TO_BL31 := 1 112 113# This platform is single-cluster and does not require coherency setup. 114WARMBOOT_ENABLE_DCACHE_EARLY := 1 115