1 /******************************************************************************
2 *  Filename:       hw_rfc_ullram_h
3 *  Revised:        2018-05-14 12:24:52 +0200 (Mon, 14 May 2018)
4 *  Revision:       51990
5 *
6 * Copyright (c) 2015 - 2017, Texas Instruments Incorporated
7 * All rights reserved.
8 *
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions are met:
11 *
12 * 1) Redistributions of source code must retain the above copyright notice,
13 *    this list of conditions and the following disclaimer.
14 *
15 * 2) Redistributions in binary form must reproduce the above copyright notice,
16 *    this list of conditions and the following disclaimer in the documentation
17 *    and/or other materials provided with the distribution.
18 *
19 * 3) Neither the name of the ORGANIZATION nor the names of its contributors may
20 *    be used to endorse or promote products derived from this software without
21 *    specific prior written permission.
22 *
23 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
24 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
25 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
26 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
27 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
28 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
29 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
30 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
31 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
32 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
33 * POSSIBILITY OF SUCH DAMAGE.
34 *
35 ******************************************************************************/
36 
37 #ifndef __HW_RFC_ULLRAM_H__
38 #define __HW_RFC_ULLRAM_H__
39 
40 //*****************************************************************************
41 //
42 // This section defines the register offsets of
43 // RFC_ULLRAM component
44 //
45 //*****************************************************************************
46 // 8 kB ULL SRAM
47 #define RFC_ULLRAM_O_BANK10                                         0x00000000
48 
49 // 8 kB ULL SRAM
50 #define RFC_ULLRAM_O_BANK11                                         0x00000004
51 
52 // 8 kB ULL SRAM
53 #define RFC_ULLRAM_O_BANK12                                         0x00000008
54 
55 // 8 kB ULL SRAM
56 #define RFC_ULLRAM_O_BANK13                                         0x0000000C
57 
58 // 8 kB ULL SRAM
59 #define RFC_ULLRAM_O_BANK14                                         0x00000010
60 
61 // 8 kB ULL SRAM
62 #define RFC_ULLRAM_O_BANK15                                         0x00000014
63 
64 // 8 kB ULL SRAM
65 #define RFC_ULLRAM_O_BANK16                                         0x00000018
66 
67 // 8 kB ULL SRAM
68 #define RFC_ULLRAM_O_BANK17                                         0x0000001C
69 
70 // 8 kB ULL SRAM
71 #define RFC_ULLRAM_O_BANK18                                         0x00000020
72 
73 // 8 kB ULL SRAM
74 #define RFC_ULLRAM_O_BANK19                                         0x00000024
75 
76 // 8 kB ULL SRAM
77 #define RFC_ULLRAM_O_BANK110                                        0x00000028
78 
79 // 8 kB ULL SRAM
80 #define RFC_ULLRAM_O_BANK111                                        0x0000002C
81 
82 // 8 kB ULL SRAM
83 #define RFC_ULLRAM_O_BANK112                                        0x00000030
84 
85 // 8 kB ULL SRAM
86 #define RFC_ULLRAM_O_BANK113                                        0x00000034
87 
88 // 8 kB ULL SRAM
89 #define RFC_ULLRAM_O_BANK114                                        0x00000038
90 
91 // 8 kB ULL SRAM
92 #define RFC_ULLRAM_O_BANK115                                        0x0000003C
93 
94 // 8 kB ULL SRAM
95 #define RFC_ULLRAM_O_BANK116                                        0x00000040
96 
97 // 8 kB ULL SRAM
98 #define RFC_ULLRAM_O_BANK117                                        0x00000044
99 
100 // 8 kB ULL SRAM
101 #define RFC_ULLRAM_O_BANK118                                        0x00000048
102 
103 // 8 kB ULL SRAM
104 #define RFC_ULLRAM_O_BANK119                                        0x0000004C
105 
106 // 8 kB ULL SRAM
107 #define RFC_ULLRAM_O_BANK120                                        0x00000050
108 
109 // 8 kB ULL SRAM
110 #define RFC_ULLRAM_O_BANK121                                        0x00000054
111 
112 // 8 kB ULL SRAM
113 #define RFC_ULLRAM_O_BANK122                                        0x00000058
114 
115 // 8 kB ULL SRAM
116 #define RFC_ULLRAM_O_BANK123                                        0x0000005C
117 
118 // 8 kB ULL SRAM
119 #define RFC_ULLRAM_O_BANK124                                        0x00000060
120 
121 // 8 kB ULL SRAM
122 #define RFC_ULLRAM_O_BANK125                                        0x00000064
123 
124 // 8 kB ULL SRAM
125 #define RFC_ULLRAM_O_BANK126                                        0x00000068
126 
127 // 8 kB ULL SRAM
128 #define RFC_ULLRAM_O_BANK127                                        0x0000006C
129 
130 // 8 kB ULL SRAM
131 #define RFC_ULLRAM_O_BANK128                                        0x00000070
132 
133 // 8 kB ULL SRAM
134 #define RFC_ULLRAM_O_BANK129                                        0x00000074
135 
136 // 8 kB ULL SRAM
137 #define RFC_ULLRAM_O_BANK130                                        0x00000078
138 
139 // 8 kB ULL SRAM
140 #define RFC_ULLRAM_O_BANK131                                        0x0000007C
141 
142 // 8 kB ULL SRAM
143 #define RFC_ULLRAM_O_BANK132                                        0x00000080
144 
145 // 8 kB ULL SRAM
146 #define RFC_ULLRAM_O_BANK133                                        0x00000084
147 
148 // 8 kB ULL SRAM
149 #define RFC_ULLRAM_O_BANK134                                        0x00000088
150 
151 // 8 kB ULL SRAM
152 #define RFC_ULLRAM_O_BANK135                                        0x0000008C
153 
154 // 8 kB ULL SRAM
155 #define RFC_ULLRAM_O_BANK136                                        0x00000090
156 
157 // 8 kB ULL SRAM
158 #define RFC_ULLRAM_O_BANK137                                        0x00000094
159 
160 // 8 kB ULL SRAM
161 #define RFC_ULLRAM_O_BANK138                                        0x00000098
162 
163 // 8 kB ULL SRAM
164 #define RFC_ULLRAM_O_BANK139                                        0x0000009C
165 
166 // 8 kB ULL SRAM
167 #define RFC_ULLRAM_O_BANK140                                        0x000000A0
168 
169 // 8 kB ULL SRAM
170 #define RFC_ULLRAM_O_BANK141                                        0x000000A4
171 
172 // 8 kB ULL SRAM
173 #define RFC_ULLRAM_O_BANK142                                        0x000000A8
174 
175 // 8 kB ULL SRAM
176 #define RFC_ULLRAM_O_BANK143                                        0x000000AC
177 
178 // 8 kB ULL SRAM
179 #define RFC_ULLRAM_O_BANK144                                        0x000000B0
180 
181 // 8 kB ULL SRAM
182 #define RFC_ULLRAM_O_BANK145                                        0x000000B4
183 
184 // 8 kB ULL SRAM
185 #define RFC_ULLRAM_O_BANK146                                        0x000000B8
186 
187 // 8 kB ULL SRAM
188 #define RFC_ULLRAM_O_BANK147                                        0x000000BC
189 
190 // 8 kB ULL SRAM
191 #define RFC_ULLRAM_O_BANK148                                        0x000000C0
192 
193 // 8 kB ULL SRAM
194 #define RFC_ULLRAM_O_BANK149                                        0x000000C4
195 
196 // 8 kB ULL SRAM
197 #define RFC_ULLRAM_O_BANK150                                        0x000000C8
198 
199 // 8 kB ULL SRAM
200 #define RFC_ULLRAM_O_BANK151                                        0x000000CC
201 
202 // 8 kB ULL SRAM
203 #define RFC_ULLRAM_O_BANK152                                        0x000000D0
204 
205 // 8 kB ULL SRAM
206 #define RFC_ULLRAM_O_BANK153                                        0x000000D4
207 
208 // 8 kB ULL SRAM
209 #define RFC_ULLRAM_O_BANK154                                        0x000000D8
210 
211 // 8 kB ULL SRAM
212 #define RFC_ULLRAM_O_BANK155                                        0x000000DC
213 
214 // 8 kB ULL SRAM
215 #define RFC_ULLRAM_O_BANK156                                        0x000000E0
216 
217 // 8 kB ULL SRAM
218 #define RFC_ULLRAM_O_BANK157                                        0x000000E4
219 
220 // 8 kB ULL SRAM
221 #define RFC_ULLRAM_O_BANK158                                        0x000000E8
222 
223 // 8 kB ULL SRAM
224 #define RFC_ULLRAM_O_BANK159                                        0x000000EC
225 
226 // 8 kB ULL SRAM
227 #define RFC_ULLRAM_O_BANK160                                        0x000000F0
228 
229 // 8 kB ULL SRAM
230 #define RFC_ULLRAM_O_BANK161                                        0x000000F4
231 
232 // 8 kB ULL SRAM
233 #define RFC_ULLRAM_O_BANK162                                        0x000000F8
234 
235 // 8 kB ULL SRAM
236 #define RFC_ULLRAM_O_BANK163                                        0x000000FC
237 
238 // 8 kB ULL SRAM
239 #define RFC_ULLRAM_O_BANK164                                        0x00000100
240 
241 // 8 kB ULL SRAM
242 #define RFC_ULLRAM_O_BANK165                                        0x00000104
243 
244 // 8 kB ULL SRAM
245 #define RFC_ULLRAM_O_BANK166                                        0x00000108
246 
247 // 8 kB ULL SRAM
248 #define RFC_ULLRAM_O_BANK167                                        0x0000010C
249 
250 // 8 kB ULL SRAM
251 #define RFC_ULLRAM_O_BANK168                                        0x00000110
252 
253 // 8 kB ULL SRAM
254 #define RFC_ULLRAM_O_BANK169                                        0x00000114
255 
256 // 8 kB ULL SRAM
257 #define RFC_ULLRAM_O_BANK170                                        0x00000118
258 
259 // 8 kB ULL SRAM
260 #define RFC_ULLRAM_O_BANK171                                        0x0000011C
261 
262 // 8 kB ULL SRAM
263 #define RFC_ULLRAM_O_BANK172                                        0x00000120
264 
265 // 8 kB ULL SRAM
266 #define RFC_ULLRAM_O_BANK173                                        0x00000124
267 
268 // 8 kB ULL SRAM
269 #define RFC_ULLRAM_O_BANK174                                        0x00000128
270 
271 // 8 kB ULL SRAM
272 #define RFC_ULLRAM_O_BANK175                                        0x0000012C
273 
274 // 8 kB ULL SRAM
275 #define RFC_ULLRAM_O_BANK176                                        0x00000130
276 
277 // 8 kB ULL SRAM
278 #define RFC_ULLRAM_O_BANK177                                        0x00000134
279 
280 // 8 kB ULL SRAM
281 #define RFC_ULLRAM_O_BANK178                                        0x00000138
282 
283 // 8 kB ULL SRAM
284 #define RFC_ULLRAM_O_BANK179                                        0x0000013C
285 
286 // 8 kB ULL SRAM
287 #define RFC_ULLRAM_O_BANK180                                        0x00000140
288 
289 // 8 kB ULL SRAM
290 #define RFC_ULLRAM_O_BANK181                                        0x00000144
291 
292 // 8 kB ULL SRAM
293 #define RFC_ULLRAM_O_BANK182                                        0x00000148
294 
295 // 8 kB ULL SRAM
296 #define RFC_ULLRAM_O_BANK183                                        0x0000014C
297 
298 // 8 kB ULL SRAM
299 #define RFC_ULLRAM_O_BANK184                                        0x00000150
300 
301 // 8 kB ULL SRAM
302 #define RFC_ULLRAM_O_BANK185                                        0x00000154
303 
304 // 8 kB ULL SRAM
305 #define RFC_ULLRAM_O_BANK186                                        0x00000158
306 
307 // 8 kB ULL SRAM
308 #define RFC_ULLRAM_O_BANK187                                        0x0000015C
309 
310 // 8 kB ULL SRAM
311 #define RFC_ULLRAM_O_BANK188                                        0x00000160
312 
313 // 8 kB ULL SRAM
314 #define RFC_ULLRAM_O_BANK189                                        0x00000164
315 
316 // 8 kB ULL SRAM
317 #define RFC_ULLRAM_O_BANK190                                        0x00000168
318 
319 // 8 kB ULL SRAM
320 #define RFC_ULLRAM_O_BANK191                                        0x0000016C
321 
322 // 8 kB ULL SRAM
323 #define RFC_ULLRAM_O_BANK192                                        0x00000170
324 
325 // 8 kB ULL SRAM
326 #define RFC_ULLRAM_O_BANK193                                        0x00000174
327 
328 // 8 kB ULL SRAM
329 #define RFC_ULLRAM_O_BANK194                                        0x00000178
330 
331 // 8 kB ULL SRAM
332 #define RFC_ULLRAM_O_BANK195                                        0x0000017C
333 
334 // 8 kB ULL SRAM
335 #define RFC_ULLRAM_O_BANK196                                        0x00000180
336 
337 // 8 kB ULL SRAM
338 #define RFC_ULLRAM_O_BANK197                                        0x00000184
339 
340 // 8 kB ULL SRAM
341 #define RFC_ULLRAM_O_BANK198                                        0x00000188
342 
343 // 8 kB ULL SRAM
344 #define RFC_ULLRAM_O_BANK199                                        0x0000018C
345 
346 // 8 kB ULL SRAM
347 #define RFC_ULLRAM_O_BANK1100                                       0x00000190
348 
349 // 8 kB ULL SRAM
350 #define RFC_ULLRAM_O_BANK1101                                       0x00000194
351 
352 // 8 kB ULL SRAM
353 #define RFC_ULLRAM_O_BANK1102                                       0x00000198
354 
355 // 8 kB ULL SRAM
356 #define RFC_ULLRAM_O_BANK1103                                       0x0000019C
357 
358 // 8 kB ULL SRAM
359 #define RFC_ULLRAM_O_BANK1104                                       0x000001A0
360 
361 // 8 kB ULL SRAM
362 #define RFC_ULLRAM_O_BANK1105                                       0x000001A4
363 
364 // 8 kB ULL SRAM
365 #define RFC_ULLRAM_O_BANK1106                                       0x000001A8
366 
367 // 8 kB ULL SRAM
368 #define RFC_ULLRAM_O_BANK1107                                       0x000001AC
369 
370 // 8 kB ULL SRAM
371 #define RFC_ULLRAM_O_BANK1108                                       0x000001B0
372 
373 // 8 kB ULL SRAM
374 #define RFC_ULLRAM_O_BANK1109                                       0x000001B4
375 
376 // 8 kB ULL SRAM
377 #define RFC_ULLRAM_O_BANK1110                                       0x000001B8
378 
379 // 8 kB ULL SRAM
380 #define RFC_ULLRAM_O_BANK1111                                       0x000001BC
381 
382 // 8 kB ULL SRAM
383 #define RFC_ULLRAM_O_BANK1112                                       0x000001C0
384 
385 // 8 kB ULL SRAM
386 #define RFC_ULLRAM_O_BANK1113                                       0x000001C4
387 
388 // 8 kB ULL SRAM
389 #define RFC_ULLRAM_O_BANK1114                                       0x000001C8
390 
391 // 8 kB ULL SRAM
392 #define RFC_ULLRAM_O_BANK1115                                       0x000001CC
393 
394 // 8 kB ULL SRAM
395 #define RFC_ULLRAM_O_BANK1116                                       0x000001D0
396 
397 // 8 kB ULL SRAM
398 #define RFC_ULLRAM_O_BANK1117                                       0x000001D4
399 
400 // 8 kB ULL SRAM
401 #define RFC_ULLRAM_O_BANK1118                                       0x000001D8
402 
403 // 8 kB ULL SRAM
404 #define RFC_ULLRAM_O_BANK1119                                       0x000001DC
405 
406 // 8 kB ULL SRAM
407 #define RFC_ULLRAM_O_BANK1120                                       0x000001E0
408 
409 // 8 kB ULL SRAM
410 #define RFC_ULLRAM_O_BANK1121                                       0x000001E4
411 
412 // 8 kB ULL SRAM
413 #define RFC_ULLRAM_O_BANK1122                                       0x000001E8
414 
415 // 8 kB ULL SRAM
416 #define RFC_ULLRAM_O_BANK1123                                       0x000001EC
417 
418 // 8 kB ULL SRAM
419 #define RFC_ULLRAM_O_BANK1124                                       0x000001F0
420 
421 // 8 kB ULL SRAM
422 #define RFC_ULLRAM_O_BANK1125                                       0x000001F4
423 
424 // 8 kB ULL SRAM
425 #define RFC_ULLRAM_O_BANK1126                                       0x000001F8
426 
427 // 8 kB ULL SRAM
428 #define RFC_ULLRAM_O_BANK1127                                       0x000001FC
429 
430 // 8 kB ULL SRAM
431 #define RFC_ULLRAM_O_BANK1128                                       0x00000200
432 
433 // 8 kB ULL SRAM
434 #define RFC_ULLRAM_O_BANK1129                                       0x00000204
435 
436 // 8 kB ULL SRAM
437 #define RFC_ULLRAM_O_BANK1130                                       0x00000208
438 
439 // 8 kB ULL SRAM
440 #define RFC_ULLRAM_O_BANK1131                                       0x0000020C
441 
442 // 8 kB ULL SRAM
443 #define RFC_ULLRAM_O_BANK1132                                       0x00000210
444 
445 // 8 kB ULL SRAM
446 #define RFC_ULLRAM_O_BANK1133                                       0x00000214
447 
448 // 8 kB ULL SRAM
449 #define RFC_ULLRAM_O_BANK1134                                       0x00000218
450 
451 // 8 kB ULL SRAM
452 #define RFC_ULLRAM_O_BANK1135                                       0x0000021C
453 
454 // 8 kB ULL SRAM
455 #define RFC_ULLRAM_O_BANK1136                                       0x00000220
456 
457 // 8 kB ULL SRAM
458 #define RFC_ULLRAM_O_BANK1137                                       0x00000224
459 
460 // 8 kB ULL SRAM
461 #define RFC_ULLRAM_O_BANK1138                                       0x00000228
462 
463 // 8 kB ULL SRAM
464 #define RFC_ULLRAM_O_BANK1139                                       0x0000022C
465 
466 // 8 kB ULL SRAM
467 #define RFC_ULLRAM_O_BANK1140                                       0x00000230
468 
469 // 8 kB ULL SRAM
470 #define RFC_ULLRAM_O_BANK1141                                       0x00000234
471 
472 // 8 kB ULL SRAM
473 #define RFC_ULLRAM_O_BANK1142                                       0x00000238
474 
475 // 8 kB ULL SRAM
476 #define RFC_ULLRAM_O_BANK1143                                       0x0000023C
477 
478 // 8 kB ULL SRAM
479 #define RFC_ULLRAM_O_BANK1144                                       0x00000240
480 
481 // 8 kB ULL SRAM
482 #define RFC_ULLRAM_O_BANK1145                                       0x00000244
483 
484 // 8 kB ULL SRAM
485 #define RFC_ULLRAM_O_BANK1146                                       0x00000248
486 
487 // 8 kB ULL SRAM
488 #define RFC_ULLRAM_O_BANK1147                                       0x0000024C
489 
490 // 8 kB ULL SRAM
491 #define RFC_ULLRAM_O_BANK1148                                       0x00000250
492 
493 // 8 kB ULL SRAM
494 #define RFC_ULLRAM_O_BANK1149                                       0x00000254
495 
496 // 8 kB ULL SRAM
497 #define RFC_ULLRAM_O_BANK1150                                       0x00000258
498 
499 // 8 kB ULL SRAM
500 #define RFC_ULLRAM_O_BANK1151                                       0x0000025C
501 
502 // 8 kB ULL SRAM
503 #define RFC_ULLRAM_O_BANK1152                                       0x00000260
504 
505 // 8 kB ULL SRAM
506 #define RFC_ULLRAM_O_BANK1153                                       0x00000264
507 
508 // 8 kB ULL SRAM
509 #define RFC_ULLRAM_O_BANK1154                                       0x00000268
510 
511 // 8 kB ULL SRAM
512 #define RFC_ULLRAM_O_BANK1155                                       0x0000026C
513 
514 // 8 kB ULL SRAM
515 #define RFC_ULLRAM_O_BANK1156                                       0x00000270
516 
517 // 8 kB ULL SRAM
518 #define RFC_ULLRAM_O_BANK1157                                       0x00000274
519 
520 // 8 kB ULL SRAM
521 #define RFC_ULLRAM_O_BANK1158                                       0x00000278
522 
523 // 8 kB ULL SRAM
524 #define RFC_ULLRAM_O_BANK1159                                       0x0000027C
525 
526 // 8 kB ULL SRAM
527 #define RFC_ULLRAM_O_BANK1160                                       0x00000280
528 
529 // 8 kB ULL SRAM
530 #define RFC_ULLRAM_O_BANK1161                                       0x00000284
531 
532 // 8 kB ULL SRAM
533 #define RFC_ULLRAM_O_BANK1162                                       0x00000288
534 
535 // 8 kB ULL SRAM
536 #define RFC_ULLRAM_O_BANK1163                                       0x0000028C
537 
538 // 8 kB ULL SRAM
539 #define RFC_ULLRAM_O_BANK1164                                       0x00000290
540 
541 // 8 kB ULL SRAM
542 #define RFC_ULLRAM_O_BANK1165                                       0x00000294
543 
544 // 8 kB ULL SRAM
545 #define RFC_ULLRAM_O_BANK1166                                       0x00000298
546 
547 // 8 kB ULL SRAM
548 #define RFC_ULLRAM_O_BANK1167                                       0x0000029C
549 
550 // 8 kB ULL SRAM
551 #define RFC_ULLRAM_O_BANK1168                                       0x000002A0
552 
553 // 8 kB ULL SRAM
554 #define RFC_ULLRAM_O_BANK1169                                       0x000002A4
555 
556 // 8 kB ULL SRAM
557 #define RFC_ULLRAM_O_BANK1170                                       0x000002A8
558 
559 // 8 kB ULL SRAM
560 #define RFC_ULLRAM_O_BANK1171                                       0x000002AC
561 
562 // 8 kB ULL SRAM
563 #define RFC_ULLRAM_O_BANK1172                                       0x000002B0
564 
565 // 8 kB ULL SRAM
566 #define RFC_ULLRAM_O_BANK1173                                       0x000002B4
567 
568 // 8 kB ULL SRAM
569 #define RFC_ULLRAM_O_BANK1174                                       0x000002B8
570 
571 // 8 kB ULL SRAM
572 #define RFC_ULLRAM_O_BANK1175                                       0x000002BC
573 
574 // 8 kB ULL SRAM
575 #define RFC_ULLRAM_O_BANK1176                                       0x000002C0
576 
577 // 8 kB ULL SRAM
578 #define RFC_ULLRAM_O_BANK1177                                       0x000002C4
579 
580 // 8 kB ULL SRAM
581 #define RFC_ULLRAM_O_BANK1178                                       0x000002C8
582 
583 // 8 kB ULL SRAM
584 #define RFC_ULLRAM_O_BANK1179                                       0x000002CC
585 
586 // 8 kB ULL SRAM
587 #define RFC_ULLRAM_O_BANK1180                                       0x000002D0
588 
589 // 8 kB ULL SRAM
590 #define RFC_ULLRAM_O_BANK1181                                       0x000002D4
591 
592 // 8 kB ULL SRAM
593 #define RFC_ULLRAM_O_BANK1182                                       0x000002D8
594 
595 // 8 kB ULL SRAM
596 #define RFC_ULLRAM_O_BANK1183                                       0x000002DC
597 
598 // 8 kB ULL SRAM
599 #define RFC_ULLRAM_O_BANK1184                                       0x000002E0
600 
601 // 8 kB ULL SRAM
602 #define RFC_ULLRAM_O_BANK1185                                       0x000002E4
603 
604 // 8 kB ULL SRAM
605 #define RFC_ULLRAM_O_BANK1186                                       0x000002E8
606 
607 // 8 kB ULL SRAM
608 #define RFC_ULLRAM_O_BANK1187                                       0x000002EC
609 
610 // 8 kB ULL SRAM
611 #define RFC_ULLRAM_O_BANK1188                                       0x000002F0
612 
613 // 8 kB ULL SRAM
614 #define RFC_ULLRAM_O_BANK1189                                       0x000002F4
615 
616 // 8 kB ULL SRAM
617 #define RFC_ULLRAM_O_BANK1190                                       0x000002F8
618 
619 // 8 kB ULL SRAM
620 #define RFC_ULLRAM_O_BANK1191                                       0x000002FC
621 
622 // 8 kB ULL SRAM
623 #define RFC_ULLRAM_O_BANK1192                                       0x00000300
624 
625 // 8 kB ULL SRAM
626 #define RFC_ULLRAM_O_BANK1193                                       0x00000304
627 
628 // 8 kB ULL SRAM
629 #define RFC_ULLRAM_O_BANK1194                                       0x00000308
630 
631 // 8 kB ULL SRAM
632 #define RFC_ULLRAM_O_BANK1195                                       0x0000030C
633 
634 // 8 kB ULL SRAM
635 #define RFC_ULLRAM_O_BANK1196                                       0x00000310
636 
637 // 8 kB ULL SRAM
638 #define RFC_ULLRAM_O_BANK1197                                       0x00000314
639 
640 // 8 kB ULL SRAM
641 #define RFC_ULLRAM_O_BANK1198                                       0x00000318
642 
643 // 8 kB ULL SRAM
644 #define RFC_ULLRAM_O_BANK1199                                       0x0000031C
645 
646 // 8 kB ULL SRAM
647 #define RFC_ULLRAM_O_BANK1200                                       0x00000320
648 
649 // 8 kB ULL SRAM
650 #define RFC_ULLRAM_O_BANK1201                                       0x00000324
651 
652 // 8 kB ULL SRAM
653 #define RFC_ULLRAM_O_BANK1202                                       0x00000328
654 
655 // 8 kB ULL SRAM
656 #define RFC_ULLRAM_O_BANK1203                                       0x0000032C
657 
658 // 8 kB ULL SRAM
659 #define RFC_ULLRAM_O_BANK1204                                       0x00000330
660 
661 // 8 kB ULL SRAM
662 #define RFC_ULLRAM_O_BANK1205                                       0x00000334
663 
664 // 8 kB ULL SRAM
665 #define RFC_ULLRAM_O_BANK1206                                       0x00000338
666 
667 // 8 kB ULL SRAM
668 #define RFC_ULLRAM_O_BANK1207                                       0x0000033C
669 
670 // 8 kB ULL SRAM
671 #define RFC_ULLRAM_O_BANK1208                                       0x00000340
672 
673 // 8 kB ULL SRAM
674 #define RFC_ULLRAM_O_BANK1209                                       0x00000344
675 
676 // 8 kB ULL SRAM
677 #define RFC_ULLRAM_O_BANK1210                                       0x00000348
678 
679 // 8 kB ULL SRAM
680 #define RFC_ULLRAM_O_BANK1211                                       0x0000034C
681 
682 // 8 kB ULL SRAM
683 #define RFC_ULLRAM_O_BANK1212                                       0x00000350
684 
685 // 8 kB ULL SRAM
686 #define RFC_ULLRAM_O_BANK1213                                       0x00000354
687 
688 // 8 kB ULL SRAM
689 #define RFC_ULLRAM_O_BANK1214                                       0x00000358
690 
691 // 8 kB ULL SRAM
692 #define RFC_ULLRAM_O_BANK1215                                       0x0000035C
693 
694 // 8 kB ULL SRAM
695 #define RFC_ULLRAM_O_BANK1216                                       0x00000360
696 
697 // 8 kB ULL SRAM
698 #define RFC_ULLRAM_O_BANK1217                                       0x00000364
699 
700 // 8 kB ULL SRAM
701 #define RFC_ULLRAM_O_BANK1218                                       0x00000368
702 
703 // 8 kB ULL SRAM
704 #define RFC_ULLRAM_O_BANK1219                                       0x0000036C
705 
706 // 8 kB ULL SRAM
707 #define RFC_ULLRAM_O_BANK1220                                       0x00000370
708 
709 // 8 kB ULL SRAM
710 #define RFC_ULLRAM_O_BANK1221                                       0x00000374
711 
712 // 8 kB ULL SRAM
713 #define RFC_ULLRAM_O_BANK1222                                       0x00000378
714 
715 // 8 kB ULL SRAM
716 #define RFC_ULLRAM_O_BANK1223                                       0x0000037C
717 
718 // 8 kB ULL SRAM
719 #define RFC_ULLRAM_O_BANK1224                                       0x00000380
720 
721 // 8 kB ULL SRAM
722 #define RFC_ULLRAM_O_BANK1225                                       0x00000384
723 
724 // 8 kB ULL SRAM
725 #define RFC_ULLRAM_O_BANK1226                                       0x00000388
726 
727 // 8 kB ULL SRAM
728 #define RFC_ULLRAM_O_BANK1227                                       0x0000038C
729 
730 // 8 kB ULL SRAM
731 #define RFC_ULLRAM_O_BANK1228                                       0x00000390
732 
733 // 8 kB ULL SRAM
734 #define RFC_ULLRAM_O_BANK1229                                       0x00000394
735 
736 // 8 kB ULL SRAM
737 #define RFC_ULLRAM_O_BANK1230                                       0x00000398
738 
739 // 8 kB ULL SRAM
740 #define RFC_ULLRAM_O_BANK1231                                       0x0000039C
741 
742 // 8 kB ULL SRAM
743 #define RFC_ULLRAM_O_BANK1232                                       0x000003A0
744 
745 // 8 kB ULL SRAM
746 #define RFC_ULLRAM_O_BANK1233                                       0x000003A4
747 
748 // 8 kB ULL SRAM
749 #define RFC_ULLRAM_O_BANK1234                                       0x000003A8
750 
751 // 8 kB ULL SRAM
752 #define RFC_ULLRAM_O_BANK1235                                       0x000003AC
753 
754 // 8 kB ULL SRAM
755 #define RFC_ULLRAM_O_BANK1236                                       0x000003B0
756 
757 // 8 kB ULL SRAM
758 #define RFC_ULLRAM_O_BANK1237                                       0x000003B4
759 
760 // 8 kB ULL SRAM
761 #define RFC_ULLRAM_O_BANK1238                                       0x000003B8
762 
763 // 8 kB ULL SRAM
764 #define RFC_ULLRAM_O_BANK1239                                       0x000003BC
765 
766 // 8 kB ULL SRAM
767 #define RFC_ULLRAM_O_BANK1240                                       0x000003C0
768 
769 // 8 kB ULL SRAM
770 #define RFC_ULLRAM_O_BANK1241                                       0x000003C4
771 
772 // 8 kB ULL SRAM
773 #define RFC_ULLRAM_O_BANK1242                                       0x000003C8
774 
775 // 8 kB ULL SRAM
776 #define RFC_ULLRAM_O_BANK1243                                       0x000003CC
777 
778 // 8 kB ULL SRAM
779 #define RFC_ULLRAM_O_BANK1244                                       0x000003D0
780 
781 // 8 kB ULL SRAM
782 #define RFC_ULLRAM_O_BANK1245                                       0x000003D4
783 
784 // 8 kB ULL SRAM
785 #define RFC_ULLRAM_O_BANK1246                                       0x000003D8
786 
787 // 8 kB ULL SRAM
788 #define RFC_ULLRAM_O_BANK1247                                       0x000003DC
789 
790 // 8 kB ULL SRAM
791 #define RFC_ULLRAM_O_BANK1248                                       0x000003E0
792 
793 // 8 kB ULL SRAM
794 #define RFC_ULLRAM_O_BANK1249                                       0x000003E4
795 
796 // 8 kB ULL SRAM
797 #define RFC_ULLRAM_O_BANK1250                                       0x000003E8
798 
799 // 8 kB ULL SRAM
800 #define RFC_ULLRAM_O_BANK1251                                       0x000003EC
801 
802 // 8 kB ULL SRAM
803 #define RFC_ULLRAM_O_BANK1252                                       0x000003F0
804 
805 // 8 kB ULL SRAM
806 #define RFC_ULLRAM_O_BANK1253                                       0x000003F4
807 
808 // 8 kB ULL SRAM
809 #define RFC_ULLRAM_O_BANK1254                                       0x000003F8
810 
811 // 8 kB ULL SRAM
812 #define RFC_ULLRAM_O_BANK1255                                       0x000003FC
813 
814 // 8 kB ULL SRAM
815 #define RFC_ULLRAM_O_BANK1256                                       0x00000400
816 
817 // 8 kB ULL SRAM
818 #define RFC_ULLRAM_O_BANK1257                                       0x00000404
819 
820 // 8 kB ULL SRAM
821 #define RFC_ULLRAM_O_BANK1258                                       0x00000408
822 
823 // 8 kB ULL SRAM
824 #define RFC_ULLRAM_O_BANK1259                                       0x0000040C
825 
826 // 8 kB ULL SRAM
827 #define RFC_ULLRAM_O_BANK1260                                       0x00000410
828 
829 // 8 kB ULL SRAM
830 #define RFC_ULLRAM_O_BANK1261                                       0x00000414
831 
832 // 8 kB ULL SRAM
833 #define RFC_ULLRAM_O_BANK1262                                       0x00000418
834 
835 // 8 kB ULL SRAM
836 #define RFC_ULLRAM_O_BANK1263                                       0x0000041C
837 
838 // 8 kB ULL SRAM
839 #define RFC_ULLRAM_O_BANK1264                                       0x00000420
840 
841 // 8 kB ULL SRAM
842 #define RFC_ULLRAM_O_BANK1265                                       0x00000424
843 
844 // 8 kB ULL SRAM
845 #define RFC_ULLRAM_O_BANK1266                                       0x00000428
846 
847 // 8 kB ULL SRAM
848 #define RFC_ULLRAM_O_BANK1267                                       0x0000042C
849 
850 // 8 kB ULL SRAM
851 #define RFC_ULLRAM_O_BANK1268                                       0x00000430
852 
853 // 8 kB ULL SRAM
854 #define RFC_ULLRAM_O_BANK1269                                       0x00000434
855 
856 // 8 kB ULL SRAM
857 #define RFC_ULLRAM_O_BANK1270                                       0x00000438
858 
859 // 8 kB ULL SRAM
860 #define RFC_ULLRAM_O_BANK1271                                       0x0000043C
861 
862 // 8 kB ULL SRAM
863 #define RFC_ULLRAM_O_BANK1272                                       0x00000440
864 
865 // 8 kB ULL SRAM
866 #define RFC_ULLRAM_O_BANK1273                                       0x00000444
867 
868 // 8 kB ULL SRAM
869 #define RFC_ULLRAM_O_BANK1274                                       0x00000448
870 
871 // 8 kB ULL SRAM
872 #define RFC_ULLRAM_O_BANK1275                                       0x0000044C
873 
874 // 8 kB ULL SRAM
875 #define RFC_ULLRAM_O_BANK1276                                       0x00000450
876 
877 // 8 kB ULL SRAM
878 #define RFC_ULLRAM_O_BANK1277                                       0x00000454
879 
880 // 8 kB ULL SRAM
881 #define RFC_ULLRAM_O_BANK1278                                       0x00000458
882 
883 // 8 kB ULL SRAM
884 #define RFC_ULLRAM_O_BANK1279                                       0x0000045C
885 
886 // 8 kB ULL SRAM
887 #define RFC_ULLRAM_O_BANK1280                                       0x00000460
888 
889 // 8 kB ULL SRAM
890 #define RFC_ULLRAM_O_BANK1281                                       0x00000464
891 
892 // 8 kB ULL SRAM
893 #define RFC_ULLRAM_O_BANK1282                                       0x00000468
894 
895 // 8 kB ULL SRAM
896 #define RFC_ULLRAM_O_BANK1283                                       0x0000046C
897 
898 // 8 kB ULL SRAM
899 #define RFC_ULLRAM_O_BANK1284                                       0x00000470
900 
901 // 8 kB ULL SRAM
902 #define RFC_ULLRAM_O_BANK1285                                       0x00000474
903 
904 // 8 kB ULL SRAM
905 #define RFC_ULLRAM_O_BANK1286                                       0x00000478
906 
907 // 8 kB ULL SRAM
908 #define RFC_ULLRAM_O_BANK1287                                       0x0000047C
909 
910 // 8 kB ULL SRAM
911 #define RFC_ULLRAM_O_BANK1288                                       0x00000480
912 
913 // 8 kB ULL SRAM
914 #define RFC_ULLRAM_O_BANK1289                                       0x00000484
915 
916 // 8 kB ULL SRAM
917 #define RFC_ULLRAM_O_BANK1290                                       0x00000488
918 
919 // 8 kB ULL SRAM
920 #define RFC_ULLRAM_O_BANK1291                                       0x0000048C
921 
922 // 8 kB ULL SRAM
923 #define RFC_ULLRAM_O_BANK1292                                       0x00000490
924 
925 // 8 kB ULL SRAM
926 #define RFC_ULLRAM_O_BANK1293                                       0x00000494
927 
928 // 8 kB ULL SRAM
929 #define RFC_ULLRAM_O_BANK1294                                       0x00000498
930 
931 // 8 kB ULL SRAM
932 #define RFC_ULLRAM_O_BANK1295                                       0x0000049C
933 
934 // 8 kB ULL SRAM
935 #define RFC_ULLRAM_O_BANK1296                                       0x000004A0
936 
937 // 8 kB ULL SRAM
938 #define RFC_ULLRAM_O_BANK1297                                       0x000004A4
939 
940 // 8 kB ULL SRAM
941 #define RFC_ULLRAM_O_BANK1298                                       0x000004A8
942 
943 // 8 kB ULL SRAM
944 #define RFC_ULLRAM_O_BANK1299                                       0x000004AC
945 
946 // 8 kB ULL SRAM
947 #define RFC_ULLRAM_O_BANK1300                                       0x000004B0
948 
949 // 8 kB ULL SRAM
950 #define RFC_ULLRAM_O_BANK1301                                       0x000004B4
951 
952 // 8 kB ULL SRAM
953 #define RFC_ULLRAM_O_BANK1302                                       0x000004B8
954 
955 // 8 kB ULL SRAM
956 #define RFC_ULLRAM_O_BANK1303                                       0x000004BC
957 
958 // 8 kB ULL SRAM
959 #define RFC_ULLRAM_O_BANK1304                                       0x000004C0
960 
961 // 8 kB ULL SRAM
962 #define RFC_ULLRAM_O_BANK1305                                       0x000004C4
963 
964 // 8 kB ULL SRAM
965 #define RFC_ULLRAM_O_BANK1306                                       0x000004C8
966 
967 // 8 kB ULL SRAM
968 #define RFC_ULLRAM_O_BANK1307                                       0x000004CC
969 
970 // 8 kB ULL SRAM
971 #define RFC_ULLRAM_O_BANK1308                                       0x000004D0
972 
973 // 8 kB ULL SRAM
974 #define RFC_ULLRAM_O_BANK1309                                       0x000004D4
975 
976 // 8 kB ULL SRAM
977 #define RFC_ULLRAM_O_BANK1310                                       0x000004D8
978 
979 // 8 kB ULL SRAM
980 #define RFC_ULLRAM_O_BANK1311                                       0x000004DC
981 
982 // 8 kB ULL SRAM
983 #define RFC_ULLRAM_O_BANK1312                                       0x000004E0
984 
985 // 8 kB ULL SRAM
986 #define RFC_ULLRAM_O_BANK1313                                       0x000004E4
987 
988 // 8 kB ULL SRAM
989 #define RFC_ULLRAM_O_BANK1314                                       0x000004E8
990 
991 // 8 kB ULL SRAM
992 #define RFC_ULLRAM_O_BANK1315                                       0x000004EC
993 
994 // 8 kB ULL SRAM
995 #define RFC_ULLRAM_O_BANK1316                                       0x000004F0
996 
997 // 8 kB ULL SRAM
998 #define RFC_ULLRAM_O_BANK1317                                       0x000004F4
999 
1000 // 8 kB ULL SRAM
1001 #define RFC_ULLRAM_O_BANK1318                                       0x000004F8
1002 
1003 // 8 kB ULL SRAM
1004 #define RFC_ULLRAM_O_BANK1319                                       0x000004FC
1005 
1006 // 8 kB ULL SRAM
1007 #define RFC_ULLRAM_O_BANK1320                                       0x00000500
1008 
1009 // 8 kB ULL SRAM
1010 #define RFC_ULLRAM_O_BANK1321                                       0x00000504
1011 
1012 // 8 kB ULL SRAM
1013 #define RFC_ULLRAM_O_BANK1322                                       0x00000508
1014 
1015 // 8 kB ULL SRAM
1016 #define RFC_ULLRAM_O_BANK1323                                       0x0000050C
1017 
1018 // 8 kB ULL SRAM
1019 #define RFC_ULLRAM_O_BANK1324                                       0x00000510
1020 
1021 // 8 kB ULL SRAM
1022 #define RFC_ULLRAM_O_BANK1325                                       0x00000514
1023 
1024 // 8 kB ULL SRAM
1025 #define RFC_ULLRAM_O_BANK1326                                       0x00000518
1026 
1027 // 8 kB ULL SRAM
1028 #define RFC_ULLRAM_O_BANK1327                                       0x0000051C
1029 
1030 // 8 kB ULL SRAM
1031 #define RFC_ULLRAM_O_BANK1328                                       0x00000520
1032 
1033 // 8 kB ULL SRAM
1034 #define RFC_ULLRAM_O_BANK1329                                       0x00000524
1035 
1036 // 8 kB ULL SRAM
1037 #define RFC_ULLRAM_O_BANK1330                                       0x00000528
1038 
1039 // 8 kB ULL SRAM
1040 #define RFC_ULLRAM_O_BANK1331                                       0x0000052C
1041 
1042 // 8 kB ULL SRAM
1043 #define RFC_ULLRAM_O_BANK1332                                       0x00000530
1044 
1045 // 8 kB ULL SRAM
1046 #define RFC_ULLRAM_O_BANK1333                                       0x00000534
1047 
1048 // 8 kB ULL SRAM
1049 #define RFC_ULLRAM_O_BANK1334                                       0x00000538
1050 
1051 // 8 kB ULL SRAM
1052 #define RFC_ULLRAM_O_BANK1335                                       0x0000053C
1053 
1054 // 8 kB ULL SRAM
1055 #define RFC_ULLRAM_O_BANK1336                                       0x00000540
1056 
1057 // 8 kB ULL SRAM
1058 #define RFC_ULLRAM_O_BANK1337                                       0x00000544
1059 
1060 // 8 kB ULL SRAM
1061 #define RFC_ULLRAM_O_BANK1338                                       0x00000548
1062 
1063 // 8 kB ULL SRAM
1064 #define RFC_ULLRAM_O_BANK1339                                       0x0000054C
1065 
1066 // 8 kB ULL SRAM
1067 #define RFC_ULLRAM_O_BANK1340                                       0x00000550
1068 
1069 // 8 kB ULL SRAM
1070 #define RFC_ULLRAM_O_BANK1341                                       0x00000554
1071 
1072 // 8 kB ULL SRAM
1073 #define RFC_ULLRAM_O_BANK1342                                       0x00000558
1074 
1075 // 8 kB ULL SRAM
1076 #define RFC_ULLRAM_O_BANK1343                                       0x0000055C
1077 
1078 // 8 kB ULL SRAM
1079 #define RFC_ULLRAM_O_BANK1344                                       0x00000560
1080 
1081 // 8 kB ULL SRAM
1082 #define RFC_ULLRAM_O_BANK1345                                       0x00000564
1083 
1084 // 8 kB ULL SRAM
1085 #define RFC_ULLRAM_O_BANK1346                                       0x00000568
1086 
1087 // 8 kB ULL SRAM
1088 #define RFC_ULLRAM_O_BANK1347                                       0x0000056C
1089 
1090 // 8 kB ULL SRAM
1091 #define RFC_ULLRAM_O_BANK1348                                       0x00000570
1092 
1093 // 8 kB ULL SRAM
1094 #define RFC_ULLRAM_O_BANK1349                                       0x00000574
1095 
1096 // 8 kB ULL SRAM
1097 #define RFC_ULLRAM_O_BANK1350                                       0x00000578
1098 
1099 // 8 kB ULL SRAM
1100 #define RFC_ULLRAM_O_BANK1351                                       0x0000057C
1101 
1102 // 8 kB ULL SRAM
1103 #define RFC_ULLRAM_O_BANK1352                                       0x00000580
1104 
1105 // 8 kB ULL SRAM
1106 #define RFC_ULLRAM_O_BANK1353                                       0x00000584
1107 
1108 // 8 kB ULL SRAM
1109 #define RFC_ULLRAM_O_BANK1354                                       0x00000588
1110 
1111 // 8 kB ULL SRAM
1112 #define RFC_ULLRAM_O_BANK1355                                       0x0000058C
1113 
1114 // 8 kB ULL SRAM
1115 #define RFC_ULLRAM_O_BANK1356                                       0x00000590
1116 
1117 // 8 kB ULL SRAM
1118 #define RFC_ULLRAM_O_BANK1357                                       0x00000594
1119 
1120 // 8 kB ULL SRAM
1121 #define RFC_ULLRAM_O_BANK1358                                       0x00000598
1122 
1123 // 8 kB ULL SRAM
1124 #define RFC_ULLRAM_O_BANK1359                                       0x0000059C
1125 
1126 // 8 kB ULL SRAM
1127 #define RFC_ULLRAM_O_BANK1360                                       0x000005A0
1128 
1129 // 8 kB ULL SRAM
1130 #define RFC_ULLRAM_O_BANK1361                                       0x000005A4
1131 
1132 // 8 kB ULL SRAM
1133 #define RFC_ULLRAM_O_BANK1362                                       0x000005A8
1134 
1135 // 8 kB ULL SRAM
1136 #define RFC_ULLRAM_O_BANK1363                                       0x000005AC
1137 
1138 // 8 kB ULL SRAM
1139 #define RFC_ULLRAM_O_BANK1364                                       0x000005B0
1140 
1141 // 8 kB ULL SRAM
1142 #define RFC_ULLRAM_O_BANK1365                                       0x000005B4
1143 
1144 // 8 kB ULL SRAM
1145 #define RFC_ULLRAM_O_BANK1366                                       0x000005B8
1146 
1147 // 8 kB ULL SRAM
1148 #define RFC_ULLRAM_O_BANK1367                                       0x000005BC
1149 
1150 // 8 kB ULL SRAM
1151 #define RFC_ULLRAM_O_BANK1368                                       0x000005C0
1152 
1153 // 8 kB ULL SRAM
1154 #define RFC_ULLRAM_O_BANK1369                                       0x000005C4
1155 
1156 // 8 kB ULL SRAM
1157 #define RFC_ULLRAM_O_BANK1370                                       0x000005C8
1158 
1159 // 8 kB ULL SRAM
1160 #define RFC_ULLRAM_O_BANK1371                                       0x000005CC
1161 
1162 // 8 kB ULL SRAM
1163 #define RFC_ULLRAM_O_BANK1372                                       0x000005D0
1164 
1165 // 8 kB ULL SRAM
1166 #define RFC_ULLRAM_O_BANK1373                                       0x000005D4
1167 
1168 // 8 kB ULL SRAM
1169 #define RFC_ULLRAM_O_BANK1374                                       0x000005D8
1170 
1171 // 8 kB ULL SRAM
1172 #define RFC_ULLRAM_O_BANK1375                                       0x000005DC
1173 
1174 // 8 kB ULL SRAM
1175 #define RFC_ULLRAM_O_BANK1376                                       0x000005E0
1176 
1177 // 8 kB ULL SRAM
1178 #define RFC_ULLRAM_O_BANK1377                                       0x000005E4
1179 
1180 // 8 kB ULL SRAM
1181 #define RFC_ULLRAM_O_BANK1378                                       0x000005E8
1182 
1183 // 8 kB ULL SRAM
1184 #define RFC_ULLRAM_O_BANK1379                                       0x000005EC
1185 
1186 // 8 kB ULL SRAM
1187 #define RFC_ULLRAM_O_BANK1380                                       0x000005F0
1188 
1189 // 8 kB ULL SRAM
1190 #define RFC_ULLRAM_O_BANK1381                                       0x000005F4
1191 
1192 // 8 kB ULL SRAM
1193 #define RFC_ULLRAM_O_BANK1382                                       0x000005F8
1194 
1195 // 8 kB ULL SRAM
1196 #define RFC_ULLRAM_O_BANK1383                                       0x000005FC
1197 
1198 // 8 kB ULL SRAM
1199 #define RFC_ULLRAM_O_BANK1384                                       0x00000600
1200 
1201 // 8 kB ULL SRAM
1202 #define RFC_ULLRAM_O_BANK1385                                       0x00000604
1203 
1204 // 8 kB ULL SRAM
1205 #define RFC_ULLRAM_O_BANK1386                                       0x00000608
1206 
1207 // 8 kB ULL SRAM
1208 #define RFC_ULLRAM_O_BANK1387                                       0x0000060C
1209 
1210 // 8 kB ULL SRAM
1211 #define RFC_ULLRAM_O_BANK1388                                       0x00000610
1212 
1213 // 8 kB ULL SRAM
1214 #define RFC_ULLRAM_O_BANK1389                                       0x00000614
1215 
1216 // 8 kB ULL SRAM
1217 #define RFC_ULLRAM_O_BANK1390                                       0x00000618
1218 
1219 // 8 kB ULL SRAM
1220 #define RFC_ULLRAM_O_BANK1391                                       0x0000061C
1221 
1222 // 8 kB ULL SRAM
1223 #define RFC_ULLRAM_O_BANK1392                                       0x00000620
1224 
1225 // 8 kB ULL SRAM
1226 #define RFC_ULLRAM_O_BANK1393                                       0x00000624
1227 
1228 // 8 kB ULL SRAM
1229 #define RFC_ULLRAM_O_BANK1394                                       0x00000628
1230 
1231 // 8 kB ULL SRAM
1232 #define RFC_ULLRAM_O_BANK1395                                       0x0000062C
1233 
1234 // 8 kB ULL SRAM
1235 #define RFC_ULLRAM_O_BANK1396                                       0x00000630
1236 
1237 // 8 kB ULL SRAM
1238 #define RFC_ULLRAM_O_BANK1397                                       0x00000634
1239 
1240 // 8 kB ULL SRAM
1241 #define RFC_ULLRAM_O_BANK1398                                       0x00000638
1242 
1243 // 8 kB ULL SRAM
1244 #define RFC_ULLRAM_O_BANK1399                                       0x0000063C
1245 
1246 // 8 kB ULL SRAM
1247 #define RFC_ULLRAM_O_BANK1400                                       0x00000640
1248 
1249 // 8 kB ULL SRAM
1250 #define RFC_ULLRAM_O_BANK1401                                       0x00000644
1251 
1252 // 8 kB ULL SRAM
1253 #define RFC_ULLRAM_O_BANK1402                                       0x00000648
1254 
1255 // 8 kB ULL SRAM
1256 #define RFC_ULLRAM_O_BANK1403                                       0x0000064C
1257 
1258 // 8 kB ULL SRAM
1259 #define RFC_ULLRAM_O_BANK1404                                       0x00000650
1260 
1261 // 8 kB ULL SRAM
1262 #define RFC_ULLRAM_O_BANK1405                                       0x00000654
1263 
1264 // 8 kB ULL SRAM
1265 #define RFC_ULLRAM_O_BANK1406                                       0x00000658
1266 
1267 // 8 kB ULL SRAM
1268 #define RFC_ULLRAM_O_BANK1407                                       0x0000065C
1269 
1270 // 8 kB ULL SRAM
1271 #define RFC_ULLRAM_O_BANK1408                                       0x00000660
1272 
1273 // 8 kB ULL SRAM
1274 #define RFC_ULLRAM_O_BANK1409                                       0x00000664
1275 
1276 // 8 kB ULL SRAM
1277 #define RFC_ULLRAM_O_BANK1410                                       0x00000668
1278 
1279 // 8 kB ULL SRAM
1280 #define RFC_ULLRAM_O_BANK1411                                       0x0000066C
1281 
1282 // 8 kB ULL SRAM
1283 #define RFC_ULLRAM_O_BANK1412                                       0x00000670
1284 
1285 // 8 kB ULL SRAM
1286 #define RFC_ULLRAM_O_BANK1413                                       0x00000674
1287 
1288 // 8 kB ULL SRAM
1289 #define RFC_ULLRAM_O_BANK1414                                       0x00000678
1290 
1291 // 8 kB ULL SRAM
1292 #define RFC_ULLRAM_O_BANK1415                                       0x0000067C
1293 
1294 // 8 kB ULL SRAM
1295 #define RFC_ULLRAM_O_BANK1416                                       0x00000680
1296 
1297 // 8 kB ULL SRAM
1298 #define RFC_ULLRAM_O_BANK1417                                       0x00000684
1299 
1300 // 8 kB ULL SRAM
1301 #define RFC_ULLRAM_O_BANK1418                                       0x00000688
1302 
1303 // 8 kB ULL SRAM
1304 #define RFC_ULLRAM_O_BANK1419                                       0x0000068C
1305 
1306 // 8 kB ULL SRAM
1307 #define RFC_ULLRAM_O_BANK1420                                       0x00000690
1308 
1309 // 8 kB ULL SRAM
1310 #define RFC_ULLRAM_O_BANK1421                                       0x00000694
1311 
1312 // 8 kB ULL SRAM
1313 #define RFC_ULLRAM_O_BANK1422                                       0x00000698
1314 
1315 // 8 kB ULL SRAM
1316 #define RFC_ULLRAM_O_BANK1423                                       0x0000069C
1317 
1318 // 8 kB ULL SRAM
1319 #define RFC_ULLRAM_O_BANK1424                                       0x000006A0
1320 
1321 // 8 kB ULL SRAM
1322 #define RFC_ULLRAM_O_BANK1425                                       0x000006A4
1323 
1324 // 8 kB ULL SRAM
1325 #define RFC_ULLRAM_O_BANK1426                                       0x000006A8
1326 
1327 // 8 kB ULL SRAM
1328 #define RFC_ULLRAM_O_BANK1427                                       0x000006AC
1329 
1330 // 8 kB ULL SRAM
1331 #define RFC_ULLRAM_O_BANK1428                                       0x000006B0
1332 
1333 // 8 kB ULL SRAM
1334 #define RFC_ULLRAM_O_BANK1429                                       0x000006B4
1335 
1336 // 8 kB ULL SRAM
1337 #define RFC_ULLRAM_O_BANK1430                                       0x000006B8
1338 
1339 // 8 kB ULL SRAM
1340 #define RFC_ULLRAM_O_BANK1431                                       0x000006BC
1341 
1342 // 8 kB ULL SRAM
1343 #define RFC_ULLRAM_O_BANK1432                                       0x000006C0
1344 
1345 // 8 kB ULL SRAM
1346 #define RFC_ULLRAM_O_BANK1433                                       0x000006C4
1347 
1348 // 8 kB ULL SRAM
1349 #define RFC_ULLRAM_O_BANK1434                                       0x000006C8
1350 
1351 // 8 kB ULL SRAM
1352 #define RFC_ULLRAM_O_BANK1435                                       0x000006CC
1353 
1354 // 8 kB ULL SRAM
1355 #define RFC_ULLRAM_O_BANK1436                                       0x000006D0
1356 
1357 // 8 kB ULL SRAM
1358 #define RFC_ULLRAM_O_BANK1437                                       0x000006D4
1359 
1360 // 8 kB ULL SRAM
1361 #define RFC_ULLRAM_O_BANK1438                                       0x000006D8
1362 
1363 // 8 kB ULL SRAM
1364 #define RFC_ULLRAM_O_BANK1439                                       0x000006DC
1365 
1366 // 8 kB ULL SRAM
1367 #define RFC_ULLRAM_O_BANK1440                                       0x000006E0
1368 
1369 // 8 kB ULL SRAM
1370 #define RFC_ULLRAM_O_BANK1441                                       0x000006E4
1371 
1372 // 8 kB ULL SRAM
1373 #define RFC_ULLRAM_O_BANK1442                                       0x000006E8
1374 
1375 // 8 kB ULL SRAM
1376 #define RFC_ULLRAM_O_BANK1443                                       0x000006EC
1377 
1378 // 8 kB ULL SRAM
1379 #define RFC_ULLRAM_O_BANK1444                                       0x000006F0
1380 
1381 // 8 kB ULL SRAM
1382 #define RFC_ULLRAM_O_BANK1445                                       0x000006F4
1383 
1384 // 8 kB ULL SRAM
1385 #define RFC_ULLRAM_O_BANK1446                                       0x000006F8
1386 
1387 // 8 kB ULL SRAM
1388 #define RFC_ULLRAM_O_BANK1447                                       0x000006FC
1389 
1390 // 8 kB ULL SRAM
1391 #define RFC_ULLRAM_O_BANK1448                                       0x00000700
1392 
1393 // 8 kB ULL SRAM
1394 #define RFC_ULLRAM_O_BANK1449                                       0x00000704
1395 
1396 // 8 kB ULL SRAM
1397 #define RFC_ULLRAM_O_BANK1450                                       0x00000708
1398 
1399 // 8 kB ULL SRAM
1400 #define RFC_ULLRAM_O_BANK1451                                       0x0000070C
1401 
1402 // 8 kB ULL SRAM
1403 #define RFC_ULLRAM_O_BANK1452                                       0x00000710
1404 
1405 // 8 kB ULL SRAM
1406 #define RFC_ULLRAM_O_BANK1453                                       0x00000714
1407 
1408 // 8 kB ULL SRAM
1409 #define RFC_ULLRAM_O_BANK1454                                       0x00000718
1410 
1411 // 8 kB ULL SRAM
1412 #define RFC_ULLRAM_O_BANK1455                                       0x0000071C
1413 
1414 // 8 kB ULL SRAM
1415 #define RFC_ULLRAM_O_BANK1456                                       0x00000720
1416 
1417 // 8 kB ULL SRAM
1418 #define RFC_ULLRAM_O_BANK1457                                       0x00000724
1419 
1420 // 8 kB ULL SRAM
1421 #define RFC_ULLRAM_O_BANK1458                                       0x00000728
1422 
1423 // 8 kB ULL SRAM
1424 #define RFC_ULLRAM_O_BANK1459                                       0x0000072C
1425 
1426 // 8 kB ULL SRAM
1427 #define RFC_ULLRAM_O_BANK1460                                       0x00000730
1428 
1429 // 8 kB ULL SRAM
1430 #define RFC_ULLRAM_O_BANK1461                                       0x00000734
1431 
1432 // 8 kB ULL SRAM
1433 #define RFC_ULLRAM_O_BANK1462                                       0x00000738
1434 
1435 // 8 kB ULL SRAM
1436 #define RFC_ULLRAM_O_BANK1463                                       0x0000073C
1437 
1438 // 8 kB ULL SRAM
1439 #define RFC_ULLRAM_O_BANK1464                                       0x00000740
1440 
1441 // 8 kB ULL SRAM
1442 #define RFC_ULLRAM_O_BANK1465                                       0x00000744
1443 
1444 // 8 kB ULL SRAM
1445 #define RFC_ULLRAM_O_BANK1466                                       0x00000748
1446 
1447 // 8 kB ULL SRAM
1448 #define RFC_ULLRAM_O_BANK1467                                       0x0000074C
1449 
1450 // 8 kB ULL SRAM
1451 #define RFC_ULLRAM_O_BANK1468                                       0x00000750
1452 
1453 // 8 kB ULL SRAM
1454 #define RFC_ULLRAM_O_BANK1469                                       0x00000754
1455 
1456 // 8 kB ULL SRAM
1457 #define RFC_ULLRAM_O_BANK1470                                       0x00000758
1458 
1459 // 8 kB ULL SRAM
1460 #define RFC_ULLRAM_O_BANK1471                                       0x0000075C
1461 
1462 // 8 kB ULL SRAM
1463 #define RFC_ULLRAM_O_BANK1472                                       0x00000760
1464 
1465 // 8 kB ULL SRAM
1466 #define RFC_ULLRAM_O_BANK1473                                       0x00000764
1467 
1468 // 8 kB ULL SRAM
1469 #define RFC_ULLRAM_O_BANK1474                                       0x00000768
1470 
1471 // 8 kB ULL SRAM
1472 #define RFC_ULLRAM_O_BANK1475                                       0x0000076C
1473 
1474 // 8 kB ULL SRAM
1475 #define RFC_ULLRAM_O_BANK1476                                       0x00000770
1476 
1477 // 8 kB ULL SRAM
1478 #define RFC_ULLRAM_O_BANK1477                                       0x00000774
1479 
1480 // 8 kB ULL SRAM
1481 #define RFC_ULLRAM_O_BANK1478                                       0x00000778
1482 
1483 // 8 kB ULL SRAM
1484 #define RFC_ULLRAM_O_BANK1479                                       0x0000077C
1485 
1486 // 8 kB ULL SRAM
1487 #define RFC_ULLRAM_O_BANK1480                                       0x00000780
1488 
1489 // 8 kB ULL SRAM
1490 #define RFC_ULLRAM_O_BANK1481                                       0x00000784
1491 
1492 // 8 kB ULL SRAM
1493 #define RFC_ULLRAM_O_BANK1482                                       0x00000788
1494 
1495 // 8 kB ULL SRAM
1496 #define RFC_ULLRAM_O_BANK1483                                       0x0000078C
1497 
1498 // 8 kB ULL SRAM
1499 #define RFC_ULLRAM_O_BANK1484                                       0x00000790
1500 
1501 // 8 kB ULL SRAM
1502 #define RFC_ULLRAM_O_BANK1485                                       0x00000794
1503 
1504 // 8 kB ULL SRAM
1505 #define RFC_ULLRAM_O_BANK1486                                       0x00000798
1506 
1507 // 8 kB ULL SRAM
1508 #define RFC_ULLRAM_O_BANK1487                                       0x0000079C
1509 
1510 // 8 kB ULL SRAM
1511 #define RFC_ULLRAM_O_BANK1488                                       0x000007A0
1512 
1513 // 8 kB ULL SRAM
1514 #define RFC_ULLRAM_O_BANK1489                                       0x000007A4
1515 
1516 // 8 kB ULL SRAM
1517 #define RFC_ULLRAM_O_BANK1490                                       0x000007A8
1518 
1519 // 8 kB ULL SRAM
1520 #define RFC_ULLRAM_O_BANK1491                                       0x000007AC
1521 
1522 // 8 kB ULL SRAM
1523 #define RFC_ULLRAM_O_BANK1492                                       0x000007B0
1524 
1525 // 8 kB ULL SRAM
1526 #define RFC_ULLRAM_O_BANK1493                                       0x000007B4
1527 
1528 // 8 kB ULL SRAM
1529 #define RFC_ULLRAM_O_BANK1494                                       0x000007B8
1530 
1531 // 8 kB ULL SRAM
1532 #define RFC_ULLRAM_O_BANK1495                                       0x000007BC
1533 
1534 // 8 kB ULL SRAM
1535 #define RFC_ULLRAM_O_BANK1496                                       0x000007C0
1536 
1537 // 8 kB ULL SRAM
1538 #define RFC_ULLRAM_O_BANK1497                                       0x000007C4
1539 
1540 // 8 kB ULL SRAM
1541 #define RFC_ULLRAM_O_BANK1498                                       0x000007C8
1542 
1543 // 8 kB ULL SRAM
1544 #define RFC_ULLRAM_O_BANK1499                                       0x000007CC
1545 
1546 // 8 kB ULL SRAM
1547 #define RFC_ULLRAM_O_BANK1500                                       0x000007D0
1548 
1549 // 8 kB ULL SRAM
1550 #define RFC_ULLRAM_O_BANK1501                                       0x000007D4
1551 
1552 // 8 kB ULL SRAM
1553 #define RFC_ULLRAM_O_BANK1502                                       0x000007D8
1554 
1555 // 8 kB ULL SRAM
1556 #define RFC_ULLRAM_O_BANK1503                                       0x000007DC
1557 
1558 // 8 kB ULL SRAM
1559 #define RFC_ULLRAM_O_BANK1504                                       0x000007E0
1560 
1561 // 8 kB ULL SRAM
1562 #define RFC_ULLRAM_O_BANK1505                                       0x000007E4
1563 
1564 // 8 kB ULL SRAM
1565 #define RFC_ULLRAM_O_BANK1506                                       0x000007E8
1566 
1567 // 8 kB ULL SRAM
1568 #define RFC_ULLRAM_O_BANK1507                                       0x000007EC
1569 
1570 // 8 kB ULL SRAM
1571 #define RFC_ULLRAM_O_BANK1508                                       0x000007F0
1572 
1573 // 8 kB ULL SRAM
1574 #define RFC_ULLRAM_O_BANK1509                                       0x000007F4
1575 
1576 // 8 kB ULL SRAM
1577 #define RFC_ULLRAM_O_BANK1510                                       0x000007F8
1578 
1579 // 8 kB ULL SRAM
1580 #define RFC_ULLRAM_O_BANK1511                                       0x000007FC
1581 
1582 // 8 kB ULL SRAM
1583 #define RFC_ULLRAM_O_BANK1512                                       0x00000800
1584 
1585 // 8 kB ULL SRAM
1586 #define RFC_ULLRAM_O_BANK1513                                       0x00000804
1587 
1588 // 8 kB ULL SRAM
1589 #define RFC_ULLRAM_O_BANK1514                                       0x00000808
1590 
1591 // 8 kB ULL SRAM
1592 #define RFC_ULLRAM_O_BANK1515                                       0x0000080C
1593 
1594 // 8 kB ULL SRAM
1595 #define RFC_ULLRAM_O_BANK1516                                       0x00000810
1596 
1597 // 8 kB ULL SRAM
1598 #define RFC_ULLRAM_O_BANK1517                                       0x00000814
1599 
1600 // 8 kB ULL SRAM
1601 #define RFC_ULLRAM_O_BANK1518                                       0x00000818
1602 
1603 // 8 kB ULL SRAM
1604 #define RFC_ULLRAM_O_BANK1519                                       0x0000081C
1605 
1606 // 8 kB ULL SRAM
1607 #define RFC_ULLRAM_O_BANK1520                                       0x00000820
1608 
1609 // 8 kB ULL SRAM
1610 #define RFC_ULLRAM_O_BANK1521                                       0x00000824
1611 
1612 // 8 kB ULL SRAM
1613 #define RFC_ULLRAM_O_BANK1522                                       0x00000828
1614 
1615 // 8 kB ULL SRAM
1616 #define RFC_ULLRAM_O_BANK1523                                       0x0000082C
1617 
1618 // 8 kB ULL SRAM
1619 #define RFC_ULLRAM_O_BANK1524                                       0x00000830
1620 
1621 // 8 kB ULL SRAM
1622 #define RFC_ULLRAM_O_BANK1525                                       0x00000834
1623 
1624 // 8 kB ULL SRAM
1625 #define RFC_ULLRAM_O_BANK1526                                       0x00000838
1626 
1627 // 8 kB ULL SRAM
1628 #define RFC_ULLRAM_O_BANK1527                                       0x0000083C
1629 
1630 // 8 kB ULL SRAM
1631 #define RFC_ULLRAM_O_BANK1528                                       0x00000840
1632 
1633 // 8 kB ULL SRAM
1634 #define RFC_ULLRAM_O_BANK1529                                       0x00000844
1635 
1636 // 8 kB ULL SRAM
1637 #define RFC_ULLRAM_O_BANK1530                                       0x00000848
1638 
1639 // 8 kB ULL SRAM
1640 #define RFC_ULLRAM_O_BANK1531                                       0x0000084C
1641 
1642 // 8 kB ULL SRAM
1643 #define RFC_ULLRAM_O_BANK1532                                       0x00000850
1644 
1645 // 8 kB ULL SRAM
1646 #define RFC_ULLRAM_O_BANK1533                                       0x00000854
1647 
1648 // 8 kB ULL SRAM
1649 #define RFC_ULLRAM_O_BANK1534                                       0x00000858
1650 
1651 // 8 kB ULL SRAM
1652 #define RFC_ULLRAM_O_BANK1535                                       0x0000085C
1653 
1654 // 8 kB ULL SRAM
1655 #define RFC_ULLRAM_O_BANK1536                                       0x00000860
1656 
1657 // 8 kB ULL SRAM
1658 #define RFC_ULLRAM_O_BANK1537                                       0x00000864
1659 
1660 // 8 kB ULL SRAM
1661 #define RFC_ULLRAM_O_BANK1538                                       0x00000868
1662 
1663 // 8 kB ULL SRAM
1664 #define RFC_ULLRAM_O_BANK1539                                       0x0000086C
1665 
1666 // 8 kB ULL SRAM
1667 #define RFC_ULLRAM_O_BANK1540                                       0x00000870
1668 
1669 // 8 kB ULL SRAM
1670 #define RFC_ULLRAM_O_BANK1541                                       0x00000874
1671 
1672 // 8 kB ULL SRAM
1673 #define RFC_ULLRAM_O_BANK1542                                       0x00000878
1674 
1675 // 8 kB ULL SRAM
1676 #define RFC_ULLRAM_O_BANK1543                                       0x0000087C
1677 
1678 // 8 kB ULL SRAM
1679 #define RFC_ULLRAM_O_BANK1544                                       0x00000880
1680 
1681 // 8 kB ULL SRAM
1682 #define RFC_ULLRAM_O_BANK1545                                       0x00000884
1683 
1684 // 8 kB ULL SRAM
1685 #define RFC_ULLRAM_O_BANK1546                                       0x00000888
1686 
1687 // 8 kB ULL SRAM
1688 #define RFC_ULLRAM_O_BANK1547                                       0x0000088C
1689 
1690 // 8 kB ULL SRAM
1691 #define RFC_ULLRAM_O_BANK1548                                       0x00000890
1692 
1693 // 8 kB ULL SRAM
1694 #define RFC_ULLRAM_O_BANK1549                                       0x00000894
1695 
1696 // 8 kB ULL SRAM
1697 #define RFC_ULLRAM_O_BANK1550                                       0x00000898
1698 
1699 // 8 kB ULL SRAM
1700 #define RFC_ULLRAM_O_BANK1551                                       0x0000089C
1701 
1702 // 8 kB ULL SRAM
1703 #define RFC_ULLRAM_O_BANK1552                                       0x000008A0
1704 
1705 // 8 kB ULL SRAM
1706 #define RFC_ULLRAM_O_BANK1553                                       0x000008A4
1707 
1708 // 8 kB ULL SRAM
1709 #define RFC_ULLRAM_O_BANK1554                                       0x000008A8
1710 
1711 // 8 kB ULL SRAM
1712 #define RFC_ULLRAM_O_BANK1555                                       0x000008AC
1713 
1714 // 8 kB ULL SRAM
1715 #define RFC_ULLRAM_O_BANK1556                                       0x000008B0
1716 
1717 // 8 kB ULL SRAM
1718 #define RFC_ULLRAM_O_BANK1557                                       0x000008B4
1719 
1720 // 8 kB ULL SRAM
1721 #define RFC_ULLRAM_O_BANK1558                                       0x000008B8
1722 
1723 // 8 kB ULL SRAM
1724 #define RFC_ULLRAM_O_BANK1559                                       0x000008BC
1725 
1726 // 8 kB ULL SRAM
1727 #define RFC_ULLRAM_O_BANK1560                                       0x000008C0
1728 
1729 // 8 kB ULL SRAM
1730 #define RFC_ULLRAM_O_BANK1561                                       0x000008C4
1731 
1732 // 8 kB ULL SRAM
1733 #define RFC_ULLRAM_O_BANK1562                                       0x000008C8
1734 
1735 // 8 kB ULL SRAM
1736 #define RFC_ULLRAM_O_BANK1563                                       0x000008CC
1737 
1738 // 8 kB ULL SRAM
1739 #define RFC_ULLRAM_O_BANK1564                                       0x000008D0
1740 
1741 // 8 kB ULL SRAM
1742 #define RFC_ULLRAM_O_BANK1565                                       0x000008D4
1743 
1744 // 8 kB ULL SRAM
1745 #define RFC_ULLRAM_O_BANK1566                                       0x000008D8
1746 
1747 // 8 kB ULL SRAM
1748 #define RFC_ULLRAM_O_BANK1567                                       0x000008DC
1749 
1750 // 8 kB ULL SRAM
1751 #define RFC_ULLRAM_O_BANK1568                                       0x000008E0
1752 
1753 // 8 kB ULL SRAM
1754 #define RFC_ULLRAM_O_BANK1569                                       0x000008E4
1755 
1756 // 8 kB ULL SRAM
1757 #define RFC_ULLRAM_O_BANK1570                                       0x000008E8
1758 
1759 // 8 kB ULL SRAM
1760 #define RFC_ULLRAM_O_BANK1571                                       0x000008EC
1761 
1762 // 8 kB ULL SRAM
1763 #define RFC_ULLRAM_O_BANK1572                                       0x000008F0
1764 
1765 // 8 kB ULL SRAM
1766 #define RFC_ULLRAM_O_BANK1573                                       0x000008F4
1767 
1768 // 8 kB ULL SRAM
1769 #define RFC_ULLRAM_O_BANK1574                                       0x000008F8
1770 
1771 // 8 kB ULL SRAM
1772 #define RFC_ULLRAM_O_BANK1575                                       0x000008FC
1773 
1774 // 8 kB ULL SRAM
1775 #define RFC_ULLRAM_O_BANK1576                                       0x00000900
1776 
1777 // 8 kB ULL SRAM
1778 #define RFC_ULLRAM_O_BANK1577                                       0x00000904
1779 
1780 // 8 kB ULL SRAM
1781 #define RFC_ULLRAM_O_BANK1578                                       0x00000908
1782 
1783 // 8 kB ULL SRAM
1784 #define RFC_ULLRAM_O_BANK1579                                       0x0000090C
1785 
1786 // 8 kB ULL SRAM
1787 #define RFC_ULLRAM_O_BANK1580                                       0x00000910
1788 
1789 // 8 kB ULL SRAM
1790 #define RFC_ULLRAM_O_BANK1581                                       0x00000914
1791 
1792 // 8 kB ULL SRAM
1793 #define RFC_ULLRAM_O_BANK1582                                       0x00000918
1794 
1795 // 8 kB ULL SRAM
1796 #define RFC_ULLRAM_O_BANK1583                                       0x0000091C
1797 
1798 // 8 kB ULL SRAM
1799 #define RFC_ULLRAM_O_BANK1584                                       0x00000920
1800 
1801 // 8 kB ULL SRAM
1802 #define RFC_ULLRAM_O_BANK1585                                       0x00000924
1803 
1804 // 8 kB ULL SRAM
1805 #define RFC_ULLRAM_O_BANK1586                                       0x00000928
1806 
1807 // 8 kB ULL SRAM
1808 #define RFC_ULLRAM_O_BANK1587                                       0x0000092C
1809 
1810 // 8 kB ULL SRAM
1811 #define RFC_ULLRAM_O_BANK1588                                       0x00000930
1812 
1813 // 8 kB ULL SRAM
1814 #define RFC_ULLRAM_O_BANK1589                                       0x00000934
1815 
1816 // 8 kB ULL SRAM
1817 #define RFC_ULLRAM_O_BANK1590                                       0x00000938
1818 
1819 // 8 kB ULL SRAM
1820 #define RFC_ULLRAM_O_BANK1591                                       0x0000093C
1821 
1822 // 8 kB ULL SRAM
1823 #define RFC_ULLRAM_O_BANK1592                                       0x00000940
1824 
1825 // 8 kB ULL SRAM
1826 #define RFC_ULLRAM_O_BANK1593                                       0x00000944
1827 
1828 // 8 kB ULL SRAM
1829 #define RFC_ULLRAM_O_BANK1594                                       0x00000948
1830 
1831 // 8 kB ULL SRAM
1832 #define RFC_ULLRAM_O_BANK1595                                       0x0000094C
1833 
1834 // 8 kB ULL SRAM
1835 #define RFC_ULLRAM_O_BANK1596                                       0x00000950
1836 
1837 // 8 kB ULL SRAM
1838 #define RFC_ULLRAM_O_BANK1597                                       0x00000954
1839 
1840 // 8 kB ULL SRAM
1841 #define RFC_ULLRAM_O_BANK1598                                       0x00000958
1842 
1843 // 8 kB ULL SRAM
1844 #define RFC_ULLRAM_O_BANK1599                                       0x0000095C
1845 
1846 // 8 kB ULL SRAM
1847 #define RFC_ULLRAM_O_BANK1600                                       0x00000960
1848 
1849 // 8 kB ULL SRAM
1850 #define RFC_ULLRAM_O_BANK1601                                       0x00000964
1851 
1852 // 8 kB ULL SRAM
1853 #define RFC_ULLRAM_O_BANK1602                                       0x00000968
1854 
1855 // 8 kB ULL SRAM
1856 #define RFC_ULLRAM_O_BANK1603                                       0x0000096C
1857 
1858 // 8 kB ULL SRAM
1859 #define RFC_ULLRAM_O_BANK1604                                       0x00000970
1860 
1861 // 8 kB ULL SRAM
1862 #define RFC_ULLRAM_O_BANK1605                                       0x00000974
1863 
1864 // 8 kB ULL SRAM
1865 #define RFC_ULLRAM_O_BANK1606                                       0x00000978
1866 
1867 // 8 kB ULL SRAM
1868 #define RFC_ULLRAM_O_BANK1607                                       0x0000097C
1869 
1870 // 8 kB ULL SRAM
1871 #define RFC_ULLRAM_O_BANK1608                                       0x00000980
1872 
1873 // 8 kB ULL SRAM
1874 #define RFC_ULLRAM_O_BANK1609                                       0x00000984
1875 
1876 // 8 kB ULL SRAM
1877 #define RFC_ULLRAM_O_BANK1610                                       0x00000988
1878 
1879 // 8 kB ULL SRAM
1880 #define RFC_ULLRAM_O_BANK1611                                       0x0000098C
1881 
1882 // 8 kB ULL SRAM
1883 #define RFC_ULLRAM_O_BANK1612                                       0x00000990
1884 
1885 // 8 kB ULL SRAM
1886 #define RFC_ULLRAM_O_BANK1613                                       0x00000994
1887 
1888 // 8 kB ULL SRAM
1889 #define RFC_ULLRAM_O_BANK1614                                       0x00000998
1890 
1891 // 8 kB ULL SRAM
1892 #define RFC_ULLRAM_O_BANK1615                                       0x0000099C
1893 
1894 // 8 kB ULL SRAM
1895 #define RFC_ULLRAM_O_BANK1616                                       0x000009A0
1896 
1897 // 8 kB ULL SRAM
1898 #define RFC_ULLRAM_O_BANK1617                                       0x000009A4
1899 
1900 // 8 kB ULL SRAM
1901 #define RFC_ULLRAM_O_BANK1618                                       0x000009A8
1902 
1903 // 8 kB ULL SRAM
1904 #define RFC_ULLRAM_O_BANK1619                                       0x000009AC
1905 
1906 // 8 kB ULL SRAM
1907 #define RFC_ULLRAM_O_BANK1620                                       0x000009B0
1908 
1909 // 8 kB ULL SRAM
1910 #define RFC_ULLRAM_O_BANK1621                                       0x000009B4
1911 
1912 // 8 kB ULL SRAM
1913 #define RFC_ULLRAM_O_BANK1622                                       0x000009B8
1914 
1915 // 8 kB ULL SRAM
1916 #define RFC_ULLRAM_O_BANK1623                                       0x000009BC
1917 
1918 // 8 kB ULL SRAM
1919 #define RFC_ULLRAM_O_BANK1624                                       0x000009C0
1920 
1921 // 8 kB ULL SRAM
1922 #define RFC_ULLRAM_O_BANK1625                                       0x000009C4
1923 
1924 // 8 kB ULL SRAM
1925 #define RFC_ULLRAM_O_BANK1626                                       0x000009C8
1926 
1927 // 8 kB ULL SRAM
1928 #define RFC_ULLRAM_O_BANK1627                                       0x000009CC
1929 
1930 // 8 kB ULL SRAM
1931 #define RFC_ULLRAM_O_BANK1628                                       0x000009D0
1932 
1933 // 8 kB ULL SRAM
1934 #define RFC_ULLRAM_O_BANK1629                                       0x000009D4
1935 
1936 // 8 kB ULL SRAM
1937 #define RFC_ULLRAM_O_BANK1630                                       0x000009D8
1938 
1939 // 8 kB ULL SRAM
1940 #define RFC_ULLRAM_O_BANK1631                                       0x000009DC
1941 
1942 // 8 kB ULL SRAM
1943 #define RFC_ULLRAM_O_BANK1632                                       0x000009E0
1944 
1945 // 8 kB ULL SRAM
1946 #define RFC_ULLRAM_O_BANK1633                                       0x000009E4
1947 
1948 // 8 kB ULL SRAM
1949 #define RFC_ULLRAM_O_BANK1634                                       0x000009E8
1950 
1951 // 8 kB ULL SRAM
1952 #define RFC_ULLRAM_O_BANK1635                                       0x000009EC
1953 
1954 // 8 kB ULL SRAM
1955 #define RFC_ULLRAM_O_BANK1636                                       0x000009F0
1956 
1957 // 8 kB ULL SRAM
1958 #define RFC_ULLRAM_O_BANK1637                                       0x000009F4
1959 
1960 // 8 kB ULL SRAM
1961 #define RFC_ULLRAM_O_BANK1638                                       0x000009F8
1962 
1963 // 8 kB ULL SRAM
1964 #define RFC_ULLRAM_O_BANK1639                                       0x000009FC
1965 
1966 // 8 kB ULL SRAM
1967 #define RFC_ULLRAM_O_BANK1640                                       0x00000A00
1968 
1969 // 8 kB ULL SRAM
1970 #define RFC_ULLRAM_O_BANK1641                                       0x00000A04
1971 
1972 // 8 kB ULL SRAM
1973 #define RFC_ULLRAM_O_BANK1642                                       0x00000A08
1974 
1975 // 8 kB ULL SRAM
1976 #define RFC_ULLRAM_O_BANK1643                                       0x00000A0C
1977 
1978 // 8 kB ULL SRAM
1979 #define RFC_ULLRAM_O_BANK1644                                       0x00000A10
1980 
1981 // 8 kB ULL SRAM
1982 #define RFC_ULLRAM_O_BANK1645                                       0x00000A14
1983 
1984 // 8 kB ULL SRAM
1985 #define RFC_ULLRAM_O_BANK1646                                       0x00000A18
1986 
1987 // 8 kB ULL SRAM
1988 #define RFC_ULLRAM_O_BANK1647                                       0x00000A1C
1989 
1990 // 8 kB ULL SRAM
1991 #define RFC_ULLRAM_O_BANK1648                                       0x00000A20
1992 
1993 // 8 kB ULL SRAM
1994 #define RFC_ULLRAM_O_BANK1649                                       0x00000A24
1995 
1996 // 8 kB ULL SRAM
1997 #define RFC_ULLRAM_O_BANK1650                                       0x00000A28
1998 
1999 // 8 kB ULL SRAM
2000 #define RFC_ULLRAM_O_BANK1651                                       0x00000A2C
2001 
2002 // 8 kB ULL SRAM
2003 #define RFC_ULLRAM_O_BANK1652                                       0x00000A30
2004 
2005 // 8 kB ULL SRAM
2006 #define RFC_ULLRAM_O_BANK1653                                       0x00000A34
2007 
2008 // 8 kB ULL SRAM
2009 #define RFC_ULLRAM_O_BANK1654                                       0x00000A38
2010 
2011 // 8 kB ULL SRAM
2012 #define RFC_ULLRAM_O_BANK1655                                       0x00000A3C
2013 
2014 // 8 kB ULL SRAM
2015 #define RFC_ULLRAM_O_BANK1656                                       0x00000A40
2016 
2017 // 8 kB ULL SRAM
2018 #define RFC_ULLRAM_O_BANK1657                                       0x00000A44
2019 
2020 // 8 kB ULL SRAM
2021 #define RFC_ULLRAM_O_BANK1658                                       0x00000A48
2022 
2023 // 8 kB ULL SRAM
2024 #define RFC_ULLRAM_O_BANK1659                                       0x00000A4C
2025 
2026 // 8 kB ULL SRAM
2027 #define RFC_ULLRAM_O_BANK1660                                       0x00000A50
2028 
2029 // 8 kB ULL SRAM
2030 #define RFC_ULLRAM_O_BANK1661                                       0x00000A54
2031 
2032 // 8 kB ULL SRAM
2033 #define RFC_ULLRAM_O_BANK1662                                       0x00000A58
2034 
2035 // 8 kB ULL SRAM
2036 #define RFC_ULLRAM_O_BANK1663                                       0x00000A5C
2037 
2038 // 8 kB ULL SRAM
2039 #define RFC_ULLRAM_O_BANK1664                                       0x00000A60
2040 
2041 // 8 kB ULL SRAM
2042 #define RFC_ULLRAM_O_BANK1665                                       0x00000A64
2043 
2044 // 8 kB ULL SRAM
2045 #define RFC_ULLRAM_O_BANK1666                                       0x00000A68
2046 
2047 // 8 kB ULL SRAM
2048 #define RFC_ULLRAM_O_BANK1667                                       0x00000A6C
2049 
2050 // 8 kB ULL SRAM
2051 #define RFC_ULLRAM_O_BANK1668                                       0x00000A70
2052 
2053 // 8 kB ULL SRAM
2054 #define RFC_ULLRAM_O_BANK1669                                       0x00000A74
2055 
2056 // 8 kB ULL SRAM
2057 #define RFC_ULLRAM_O_BANK1670                                       0x00000A78
2058 
2059 // 8 kB ULL SRAM
2060 #define RFC_ULLRAM_O_BANK1671                                       0x00000A7C
2061 
2062 // 8 kB ULL SRAM
2063 #define RFC_ULLRAM_O_BANK1672                                       0x00000A80
2064 
2065 // 8 kB ULL SRAM
2066 #define RFC_ULLRAM_O_BANK1673                                       0x00000A84
2067 
2068 // 8 kB ULL SRAM
2069 #define RFC_ULLRAM_O_BANK1674                                       0x00000A88
2070 
2071 // 8 kB ULL SRAM
2072 #define RFC_ULLRAM_O_BANK1675                                       0x00000A8C
2073 
2074 // 8 kB ULL SRAM
2075 #define RFC_ULLRAM_O_BANK1676                                       0x00000A90
2076 
2077 // 8 kB ULL SRAM
2078 #define RFC_ULLRAM_O_BANK1677                                       0x00000A94
2079 
2080 // 8 kB ULL SRAM
2081 #define RFC_ULLRAM_O_BANK1678                                       0x00000A98
2082 
2083 // 8 kB ULL SRAM
2084 #define RFC_ULLRAM_O_BANK1679                                       0x00000A9C
2085 
2086 // 8 kB ULL SRAM
2087 #define RFC_ULLRAM_O_BANK1680                                       0x00000AA0
2088 
2089 // 8 kB ULL SRAM
2090 #define RFC_ULLRAM_O_BANK1681                                       0x00000AA4
2091 
2092 // 8 kB ULL SRAM
2093 #define RFC_ULLRAM_O_BANK1682                                       0x00000AA8
2094 
2095 // 8 kB ULL SRAM
2096 #define RFC_ULLRAM_O_BANK1683                                       0x00000AAC
2097 
2098 // 8 kB ULL SRAM
2099 #define RFC_ULLRAM_O_BANK1684                                       0x00000AB0
2100 
2101 // 8 kB ULL SRAM
2102 #define RFC_ULLRAM_O_BANK1685                                       0x00000AB4
2103 
2104 // 8 kB ULL SRAM
2105 #define RFC_ULLRAM_O_BANK1686                                       0x00000AB8
2106 
2107 // 8 kB ULL SRAM
2108 #define RFC_ULLRAM_O_BANK1687                                       0x00000ABC
2109 
2110 // 8 kB ULL SRAM
2111 #define RFC_ULLRAM_O_BANK1688                                       0x00000AC0
2112 
2113 // 8 kB ULL SRAM
2114 #define RFC_ULLRAM_O_BANK1689                                       0x00000AC4
2115 
2116 // 8 kB ULL SRAM
2117 #define RFC_ULLRAM_O_BANK1690                                       0x00000AC8
2118 
2119 // 8 kB ULL SRAM
2120 #define RFC_ULLRAM_O_BANK1691                                       0x00000ACC
2121 
2122 // 8 kB ULL SRAM
2123 #define RFC_ULLRAM_O_BANK1692                                       0x00000AD0
2124 
2125 // 8 kB ULL SRAM
2126 #define RFC_ULLRAM_O_BANK1693                                       0x00000AD4
2127 
2128 // 8 kB ULL SRAM
2129 #define RFC_ULLRAM_O_BANK1694                                       0x00000AD8
2130 
2131 // 8 kB ULL SRAM
2132 #define RFC_ULLRAM_O_BANK1695                                       0x00000ADC
2133 
2134 // 8 kB ULL SRAM
2135 #define RFC_ULLRAM_O_BANK1696                                       0x00000AE0
2136 
2137 // 8 kB ULL SRAM
2138 #define RFC_ULLRAM_O_BANK1697                                       0x00000AE4
2139 
2140 // 8 kB ULL SRAM
2141 #define RFC_ULLRAM_O_BANK1698                                       0x00000AE8
2142 
2143 // 8 kB ULL SRAM
2144 #define RFC_ULLRAM_O_BANK1699                                       0x00000AEC
2145 
2146 // 8 kB ULL SRAM
2147 #define RFC_ULLRAM_O_BANK1700                                       0x00000AF0
2148 
2149 // 8 kB ULL SRAM
2150 #define RFC_ULLRAM_O_BANK1701                                       0x00000AF4
2151 
2152 // 8 kB ULL SRAM
2153 #define RFC_ULLRAM_O_BANK1702                                       0x00000AF8
2154 
2155 // 8 kB ULL SRAM
2156 #define RFC_ULLRAM_O_BANK1703                                       0x00000AFC
2157 
2158 // 8 kB ULL SRAM
2159 #define RFC_ULLRAM_O_BANK1704                                       0x00000B00
2160 
2161 // 8 kB ULL SRAM
2162 #define RFC_ULLRAM_O_BANK1705                                       0x00000B04
2163 
2164 // 8 kB ULL SRAM
2165 #define RFC_ULLRAM_O_BANK1706                                       0x00000B08
2166 
2167 // 8 kB ULL SRAM
2168 #define RFC_ULLRAM_O_BANK1707                                       0x00000B0C
2169 
2170 // 8 kB ULL SRAM
2171 #define RFC_ULLRAM_O_BANK1708                                       0x00000B10
2172 
2173 // 8 kB ULL SRAM
2174 #define RFC_ULLRAM_O_BANK1709                                       0x00000B14
2175 
2176 // 8 kB ULL SRAM
2177 #define RFC_ULLRAM_O_BANK1710                                       0x00000B18
2178 
2179 // 8 kB ULL SRAM
2180 #define RFC_ULLRAM_O_BANK1711                                       0x00000B1C
2181 
2182 // 8 kB ULL SRAM
2183 #define RFC_ULLRAM_O_BANK1712                                       0x00000B20
2184 
2185 // 8 kB ULL SRAM
2186 #define RFC_ULLRAM_O_BANK1713                                       0x00000B24
2187 
2188 // 8 kB ULL SRAM
2189 #define RFC_ULLRAM_O_BANK1714                                       0x00000B28
2190 
2191 // 8 kB ULL SRAM
2192 #define RFC_ULLRAM_O_BANK1715                                       0x00000B2C
2193 
2194 // 8 kB ULL SRAM
2195 #define RFC_ULLRAM_O_BANK1716                                       0x00000B30
2196 
2197 // 8 kB ULL SRAM
2198 #define RFC_ULLRAM_O_BANK1717                                       0x00000B34
2199 
2200 // 8 kB ULL SRAM
2201 #define RFC_ULLRAM_O_BANK1718                                       0x00000B38
2202 
2203 // 8 kB ULL SRAM
2204 #define RFC_ULLRAM_O_BANK1719                                       0x00000B3C
2205 
2206 // 8 kB ULL SRAM
2207 #define RFC_ULLRAM_O_BANK1720                                       0x00000B40
2208 
2209 // 8 kB ULL SRAM
2210 #define RFC_ULLRAM_O_BANK1721                                       0x00000B44
2211 
2212 // 8 kB ULL SRAM
2213 #define RFC_ULLRAM_O_BANK1722                                       0x00000B48
2214 
2215 // 8 kB ULL SRAM
2216 #define RFC_ULLRAM_O_BANK1723                                       0x00000B4C
2217 
2218 // 8 kB ULL SRAM
2219 #define RFC_ULLRAM_O_BANK1724                                       0x00000B50
2220 
2221 // 8 kB ULL SRAM
2222 #define RFC_ULLRAM_O_BANK1725                                       0x00000B54
2223 
2224 // 8 kB ULL SRAM
2225 #define RFC_ULLRAM_O_BANK1726                                       0x00000B58
2226 
2227 // 8 kB ULL SRAM
2228 #define RFC_ULLRAM_O_BANK1727                                       0x00000B5C
2229 
2230 // 8 kB ULL SRAM
2231 #define RFC_ULLRAM_O_BANK1728                                       0x00000B60
2232 
2233 // 8 kB ULL SRAM
2234 #define RFC_ULLRAM_O_BANK1729                                       0x00000B64
2235 
2236 // 8 kB ULL SRAM
2237 #define RFC_ULLRAM_O_BANK1730                                       0x00000B68
2238 
2239 // 8 kB ULL SRAM
2240 #define RFC_ULLRAM_O_BANK1731                                       0x00000B6C
2241 
2242 // 8 kB ULL SRAM
2243 #define RFC_ULLRAM_O_BANK1732                                       0x00000B70
2244 
2245 // 8 kB ULL SRAM
2246 #define RFC_ULLRAM_O_BANK1733                                       0x00000B74
2247 
2248 // 8 kB ULL SRAM
2249 #define RFC_ULLRAM_O_BANK1734                                       0x00000B78
2250 
2251 // 8 kB ULL SRAM
2252 #define RFC_ULLRAM_O_BANK1735                                       0x00000B7C
2253 
2254 // 8 kB ULL SRAM
2255 #define RFC_ULLRAM_O_BANK1736                                       0x00000B80
2256 
2257 // 8 kB ULL SRAM
2258 #define RFC_ULLRAM_O_BANK1737                                       0x00000B84
2259 
2260 // 8 kB ULL SRAM
2261 #define RFC_ULLRAM_O_BANK1738                                       0x00000B88
2262 
2263 // 8 kB ULL SRAM
2264 #define RFC_ULLRAM_O_BANK1739                                       0x00000B8C
2265 
2266 // 8 kB ULL SRAM
2267 #define RFC_ULLRAM_O_BANK1740                                       0x00000B90
2268 
2269 // 8 kB ULL SRAM
2270 #define RFC_ULLRAM_O_BANK1741                                       0x00000B94
2271 
2272 // 8 kB ULL SRAM
2273 #define RFC_ULLRAM_O_BANK1742                                       0x00000B98
2274 
2275 // 8 kB ULL SRAM
2276 #define RFC_ULLRAM_O_BANK1743                                       0x00000B9C
2277 
2278 // 8 kB ULL SRAM
2279 #define RFC_ULLRAM_O_BANK1744                                       0x00000BA0
2280 
2281 // 8 kB ULL SRAM
2282 #define RFC_ULLRAM_O_BANK1745                                       0x00000BA4
2283 
2284 // 8 kB ULL SRAM
2285 #define RFC_ULLRAM_O_BANK1746                                       0x00000BA8
2286 
2287 // 8 kB ULL SRAM
2288 #define RFC_ULLRAM_O_BANK1747                                       0x00000BAC
2289 
2290 // 8 kB ULL SRAM
2291 #define RFC_ULLRAM_O_BANK1748                                       0x00000BB0
2292 
2293 // 8 kB ULL SRAM
2294 #define RFC_ULLRAM_O_BANK1749                                       0x00000BB4
2295 
2296 // 8 kB ULL SRAM
2297 #define RFC_ULLRAM_O_BANK1750                                       0x00000BB8
2298 
2299 // 8 kB ULL SRAM
2300 #define RFC_ULLRAM_O_BANK1751                                       0x00000BBC
2301 
2302 // 8 kB ULL SRAM
2303 #define RFC_ULLRAM_O_BANK1752                                       0x00000BC0
2304 
2305 // 8 kB ULL SRAM
2306 #define RFC_ULLRAM_O_BANK1753                                       0x00000BC4
2307 
2308 // 8 kB ULL SRAM
2309 #define RFC_ULLRAM_O_BANK1754                                       0x00000BC8
2310 
2311 // 8 kB ULL SRAM
2312 #define RFC_ULLRAM_O_BANK1755                                       0x00000BCC
2313 
2314 // 8 kB ULL SRAM
2315 #define RFC_ULLRAM_O_BANK1756                                       0x00000BD0
2316 
2317 // 8 kB ULL SRAM
2318 #define RFC_ULLRAM_O_BANK1757                                       0x00000BD4
2319 
2320 // 8 kB ULL SRAM
2321 #define RFC_ULLRAM_O_BANK1758                                       0x00000BD8
2322 
2323 // 8 kB ULL SRAM
2324 #define RFC_ULLRAM_O_BANK1759                                       0x00000BDC
2325 
2326 // 8 kB ULL SRAM
2327 #define RFC_ULLRAM_O_BANK1760                                       0x00000BE0
2328 
2329 // 8 kB ULL SRAM
2330 #define RFC_ULLRAM_O_BANK1761                                       0x00000BE4
2331 
2332 // 8 kB ULL SRAM
2333 #define RFC_ULLRAM_O_BANK1762                                       0x00000BE8
2334 
2335 // 8 kB ULL SRAM
2336 #define RFC_ULLRAM_O_BANK1763                                       0x00000BEC
2337 
2338 // 8 kB ULL SRAM
2339 #define RFC_ULLRAM_O_BANK1764                                       0x00000BF0
2340 
2341 // 8 kB ULL SRAM
2342 #define RFC_ULLRAM_O_BANK1765                                       0x00000BF4
2343 
2344 // 8 kB ULL SRAM
2345 #define RFC_ULLRAM_O_BANK1766                                       0x00000BF8
2346 
2347 // 8 kB ULL SRAM
2348 #define RFC_ULLRAM_O_BANK1767                                       0x00000BFC
2349 
2350 // 8 kB ULL SRAM
2351 #define RFC_ULLRAM_O_BANK1768                                       0x00000C00
2352 
2353 // 8 kB ULL SRAM
2354 #define RFC_ULLRAM_O_BANK1769                                       0x00000C04
2355 
2356 // 8 kB ULL SRAM
2357 #define RFC_ULLRAM_O_BANK1770                                       0x00000C08
2358 
2359 // 8 kB ULL SRAM
2360 #define RFC_ULLRAM_O_BANK1771                                       0x00000C0C
2361 
2362 // 8 kB ULL SRAM
2363 #define RFC_ULLRAM_O_BANK1772                                       0x00000C10
2364 
2365 // 8 kB ULL SRAM
2366 #define RFC_ULLRAM_O_BANK1773                                       0x00000C14
2367 
2368 // 8 kB ULL SRAM
2369 #define RFC_ULLRAM_O_BANK1774                                       0x00000C18
2370 
2371 // 8 kB ULL SRAM
2372 #define RFC_ULLRAM_O_BANK1775                                       0x00000C1C
2373 
2374 // 8 kB ULL SRAM
2375 #define RFC_ULLRAM_O_BANK1776                                       0x00000C20
2376 
2377 // 8 kB ULL SRAM
2378 #define RFC_ULLRAM_O_BANK1777                                       0x00000C24
2379 
2380 // 8 kB ULL SRAM
2381 #define RFC_ULLRAM_O_BANK1778                                       0x00000C28
2382 
2383 // 8 kB ULL SRAM
2384 #define RFC_ULLRAM_O_BANK1779                                       0x00000C2C
2385 
2386 // 8 kB ULL SRAM
2387 #define RFC_ULLRAM_O_BANK1780                                       0x00000C30
2388 
2389 // 8 kB ULL SRAM
2390 #define RFC_ULLRAM_O_BANK1781                                       0x00000C34
2391 
2392 // 8 kB ULL SRAM
2393 #define RFC_ULLRAM_O_BANK1782                                       0x00000C38
2394 
2395 // 8 kB ULL SRAM
2396 #define RFC_ULLRAM_O_BANK1783                                       0x00000C3C
2397 
2398 // 8 kB ULL SRAM
2399 #define RFC_ULLRAM_O_BANK1784                                       0x00000C40
2400 
2401 // 8 kB ULL SRAM
2402 #define RFC_ULLRAM_O_BANK1785                                       0x00000C44
2403 
2404 // 8 kB ULL SRAM
2405 #define RFC_ULLRAM_O_BANK1786                                       0x00000C48
2406 
2407 // 8 kB ULL SRAM
2408 #define RFC_ULLRAM_O_BANK1787                                       0x00000C4C
2409 
2410 // 8 kB ULL SRAM
2411 #define RFC_ULLRAM_O_BANK1788                                       0x00000C50
2412 
2413 // 8 kB ULL SRAM
2414 #define RFC_ULLRAM_O_BANK1789                                       0x00000C54
2415 
2416 // 8 kB ULL SRAM
2417 #define RFC_ULLRAM_O_BANK1790                                       0x00000C58
2418 
2419 // 8 kB ULL SRAM
2420 #define RFC_ULLRAM_O_BANK1791                                       0x00000C5C
2421 
2422 // 8 kB ULL SRAM
2423 #define RFC_ULLRAM_O_BANK1792                                       0x00000C60
2424 
2425 // 8 kB ULL SRAM
2426 #define RFC_ULLRAM_O_BANK1793                                       0x00000C64
2427 
2428 // 8 kB ULL SRAM
2429 #define RFC_ULLRAM_O_BANK1794                                       0x00000C68
2430 
2431 // 8 kB ULL SRAM
2432 #define RFC_ULLRAM_O_BANK1795                                       0x00000C6C
2433 
2434 // 8 kB ULL SRAM
2435 #define RFC_ULLRAM_O_BANK1796                                       0x00000C70
2436 
2437 // 8 kB ULL SRAM
2438 #define RFC_ULLRAM_O_BANK1797                                       0x00000C74
2439 
2440 // 8 kB ULL SRAM
2441 #define RFC_ULLRAM_O_BANK1798                                       0x00000C78
2442 
2443 // 8 kB ULL SRAM
2444 #define RFC_ULLRAM_O_BANK1799                                       0x00000C7C
2445 
2446 // 8 kB ULL SRAM
2447 #define RFC_ULLRAM_O_BANK1800                                       0x00000C80
2448 
2449 // 8 kB ULL SRAM
2450 #define RFC_ULLRAM_O_BANK1801                                       0x00000C84
2451 
2452 // 8 kB ULL SRAM
2453 #define RFC_ULLRAM_O_BANK1802                                       0x00000C88
2454 
2455 // 8 kB ULL SRAM
2456 #define RFC_ULLRAM_O_BANK1803                                       0x00000C8C
2457 
2458 // 8 kB ULL SRAM
2459 #define RFC_ULLRAM_O_BANK1804                                       0x00000C90
2460 
2461 // 8 kB ULL SRAM
2462 #define RFC_ULLRAM_O_BANK1805                                       0x00000C94
2463 
2464 // 8 kB ULL SRAM
2465 #define RFC_ULLRAM_O_BANK1806                                       0x00000C98
2466 
2467 // 8 kB ULL SRAM
2468 #define RFC_ULLRAM_O_BANK1807                                       0x00000C9C
2469 
2470 // 8 kB ULL SRAM
2471 #define RFC_ULLRAM_O_BANK1808                                       0x00000CA0
2472 
2473 // 8 kB ULL SRAM
2474 #define RFC_ULLRAM_O_BANK1809                                       0x00000CA4
2475 
2476 // 8 kB ULL SRAM
2477 #define RFC_ULLRAM_O_BANK1810                                       0x00000CA8
2478 
2479 // 8 kB ULL SRAM
2480 #define RFC_ULLRAM_O_BANK1811                                       0x00000CAC
2481 
2482 // 8 kB ULL SRAM
2483 #define RFC_ULLRAM_O_BANK1812                                       0x00000CB0
2484 
2485 // 8 kB ULL SRAM
2486 #define RFC_ULLRAM_O_BANK1813                                       0x00000CB4
2487 
2488 // 8 kB ULL SRAM
2489 #define RFC_ULLRAM_O_BANK1814                                       0x00000CB8
2490 
2491 // 8 kB ULL SRAM
2492 #define RFC_ULLRAM_O_BANK1815                                       0x00000CBC
2493 
2494 // 8 kB ULL SRAM
2495 #define RFC_ULLRAM_O_BANK1816                                       0x00000CC0
2496 
2497 // 8 kB ULL SRAM
2498 #define RFC_ULLRAM_O_BANK1817                                       0x00000CC4
2499 
2500 // 8 kB ULL SRAM
2501 #define RFC_ULLRAM_O_BANK1818                                       0x00000CC8
2502 
2503 // 8 kB ULL SRAM
2504 #define RFC_ULLRAM_O_BANK1819                                       0x00000CCC
2505 
2506 // 8 kB ULL SRAM
2507 #define RFC_ULLRAM_O_BANK1820                                       0x00000CD0
2508 
2509 // 8 kB ULL SRAM
2510 #define RFC_ULLRAM_O_BANK1821                                       0x00000CD4
2511 
2512 // 8 kB ULL SRAM
2513 #define RFC_ULLRAM_O_BANK1822                                       0x00000CD8
2514 
2515 // 8 kB ULL SRAM
2516 #define RFC_ULLRAM_O_BANK1823                                       0x00000CDC
2517 
2518 // 8 kB ULL SRAM
2519 #define RFC_ULLRAM_O_BANK1824                                       0x00000CE0
2520 
2521 // 8 kB ULL SRAM
2522 #define RFC_ULLRAM_O_BANK1825                                       0x00000CE4
2523 
2524 // 8 kB ULL SRAM
2525 #define RFC_ULLRAM_O_BANK1826                                       0x00000CE8
2526 
2527 // 8 kB ULL SRAM
2528 #define RFC_ULLRAM_O_BANK1827                                       0x00000CEC
2529 
2530 // 8 kB ULL SRAM
2531 #define RFC_ULLRAM_O_BANK1828                                       0x00000CF0
2532 
2533 // 8 kB ULL SRAM
2534 #define RFC_ULLRAM_O_BANK1829                                       0x00000CF4
2535 
2536 // 8 kB ULL SRAM
2537 #define RFC_ULLRAM_O_BANK1830                                       0x00000CF8
2538 
2539 // 8 kB ULL SRAM
2540 #define RFC_ULLRAM_O_BANK1831                                       0x00000CFC
2541 
2542 // 8 kB ULL SRAM
2543 #define RFC_ULLRAM_O_BANK1832                                       0x00000D00
2544 
2545 // 8 kB ULL SRAM
2546 #define RFC_ULLRAM_O_BANK1833                                       0x00000D04
2547 
2548 // 8 kB ULL SRAM
2549 #define RFC_ULLRAM_O_BANK1834                                       0x00000D08
2550 
2551 // 8 kB ULL SRAM
2552 #define RFC_ULLRAM_O_BANK1835                                       0x00000D0C
2553 
2554 // 8 kB ULL SRAM
2555 #define RFC_ULLRAM_O_BANK1836                                       0x00000D10
2556 
2557 // 8 kB ULL SRAM
2558 #define RFC_ULLRAM_O_BANK1837                                       0x00000D14
2559 
2560 // 8 kB ULL SRAM
2561 #define RFC_ULLRAM_O_BANK1838                                       0x00000D18
2562 
2563 // 8 kB ULL SRAM
2564 #define RFC_ULLRAM_O_BANK1839                                       0x00000D1C
2565 
2566 // 8 kB ULL SRAM
2567 #define RFC_ULLRAM_O_BANK1840                                       0x00000D20
2568 
2569 // 8 kB ULL SRAM
2570 #define RFC_ULLRAM_O_BANK1841                                       0x00000D24
2571 
2572 // 8 kB ULL SRAM
2573 #define RFC_ULLRAM_O_BANK1842                                       0x00000D28
2574 
2575 // 8 kB ULL SRAM
2576 #define RFC_ULLRAM_O_BANK1843                                       0x00000D2C
2577 
2578 // 8 kB ULL SRAM
2579 #define RFC_ULLRAM_O_BANK1844                                       0x00000D30
2580 
2581 // 8 kB ULL SRAM
2582 #define RFC_ULLRAM_O_BANK1845                                       0x00000D34
2583 
2584 // 8 kB ULL SRAM
2585 #define RFC_ULLRAM_O_BANK1846                                       0x00000D38
2586 
2587 // 8 kB ULL SRAM
2588 #define RFC_ULLRAM_O_BANK1847                                       0x00000D3C
2589 
2590 // 8 kB ULL SRAM
2591 #define RFC_ULLRAM_O_BANK1848                                       0x00000D40
2592 
2593 // 8 kB ULL SRAM
2594 #define RFC_ULLRAM_O_BANK1849                                       0x00000D44
2595 
2596 // 8 kB ULL SRAM
2597 #define RFC_ULLRAM_O_BANK1850                                       0x00000D48
2598 
2599 // 8 kB ULL SRAM
2600 #define RFC_ULLRAM_O_BANK1851                                       0x00000D4C
2601 
2602 // 8 kB ULL SRAM
2603 #define RFC_ULLRAM_O_BANK1852                                       0x00000D50
2604 
2605 // 8 kB ULL SRAM
2606 #define RFC_ULLRAM_O_BANK1853                                       0x00000D54
2607 
2608 // 8 kB ULL SRAM
2609 #define RFC_ULLRAM_O_BANK1854                                       0x00000D58
2610 
2611 // 8 kB ULL SRAM
2612 #define RFC_ULLRAM_O_BANK1855                                       0x00000D5C
2613 
2614 // 8 kB ULL SRAM
2615 #define RFC_ULLRAM_O_BANK1856                                       0x00000D60
2616 
2617 // 8 kB ULL SRAM
2618 #define RFC_ULLRAM_O_BANK1857                                       0x00000D64
2619 
2620 // 8 kB ULL SRAM
2621 #define RFC_ULLRAM_O_BANK1858                                       0x00000D68
2622 
2623 // 8 kB ULL SRAM
2624 #define RFC_ULLRAM_O_BANK1859                                       0x00000D6C
2625 
2626 // 8 kB ULL SRAM
2627 #define RFC_ULLRAM_O_BANK1860                                       0x00000D70
2628 
2629 // 8 kB ULL SRAM
2630 #define RFC_ULLRAM_O_BANK1861                                       0x00000D74
2631 
2632 // 8 kB ULL SRAM
2633 #define RFC_ULLRAM_O_BANK1862                                       0x00000D78
2634 
2635 // 8 kB ULL SRAM
2636 #define RFC_ULLRAM_O_BANK1863                                       0x00000D7C
2637 
2638 // 8 kB ULL SRAM
2639 #define RFC_ULLRAM_O_BANK1864                                       0x00000D80
2640 
2641 // 8 kB ULL SRAM
2642 #define RFC_ULLRAM_O_BANK1865                                       0x00000D84
2643 
2644 // 8 kB ULL SRAM
2645 #define RFC_ULLRAM_O_BANK1866                                       0x00000D88
2646 
2647 // 8 kB ULL SRAM
2648 #define RFC_ULLRAM_O_BANK1867                                       0x00000D8C
2649 
2650 // 8 kB ULL SRAM
2651 #define RFC_ULLRAM_O_BANK1868                                       0x00000D90
2652 
2653 // 8 kB ULL SRAM
2654 #define RFC_ULLRAM_O_BANK1869                                       0x00000D94
2655 
2656 // 8 kB ULL SRAM
2657 #define RFC_ULLRAM_O_BANK1870                                       0x00000D98
2658 
2659 // 8 kB ULL SRAM
2660 #define RFC_ULLRAM_O_BANK1871                                       0x00000D9C
2661 
2662 // 8 kB ULL SRAM
2663 #define RFC_ULLRAM_O_BANK1872                                       0x00000DA0
2664 
2665 // 8 kB ULL SRAM
2666 #define RFC_ULLRAM_O_BANK1873                                       0x00000DA4
2667 
2668 // 8 kB ULL SRAM
2669 #define RFC_ULLRAM_O_BANK1874                                       0x00000DA8
2670 
2671 // 8 kB ULL SRAM
2672 #define RFC_ULLRAM_O_BANK1875                                       0x00000DAC
2673 
2674 // 8 kB ULL SRAM
2675 #define RFC_ULLRAM_O_BANK1876                                       0x00000DB0
2676 
2677 // 8 kB ULL SRAM
2678 #define RFC_ULLRAM_O_BANK1877                                       0x00000DB4
2679 
2680 // 8 kB ULL SRAM
2681 #define RFC_ULLRAM_O_BANK1878                                       0x00000DB8
2682 
2683 // 8 kB ULL SRAM
2684 #define RFC_ULLRAM_O_BANK1879                                       0x00000DBC
2685 
2686 // 8 kB ULL SRAM
2687 #define RFC_ULLRAM_O_BANK1880                                       0x00000DC0
2688 
2689 // 8 kB ULL SRAM
2690 #define RFC_ULLRAM_O_BANK1881                                       0x00000DC4
2691 
2692 // 8 kB ULL SRAM
2693 #define RFC_ULLRAM_O_BANK1882                                       0x00000DC8
2694 
2695 // 8 kB ULL SRAM
2696 #define RFC_ULLRAM_O_BANK1883                                       0x00000DCC
2697 
2698 // 8 kB ULL SRAM
2699 #define RFC_ULLRAM_O_BANK1884                                       0x00000DD0
2700 
2701 // 8 kB ULL SRAM
2702 #define RFC_ULLRAM_O_BANK1885                                       0x00000DD4
2703 
2704 // 8 kB ULL SRAM
2705 #define RFC_ULLRAM_O_BANK1886                                       0x00000DD8
2706 
2707 // 8 kB ULL SRAM
2708 #define RFC_ULLRAM_O_BANK1887                                       0x00000DDC
2709 
2710 // 8 kB ULL SRAM
2711 #define RFC_ULLRAM_O_BANK1888                                       0x00000DE0
2712 
2713 // 8 kB ULL SRAM
2714 #define RFC_ULLRAM_O_BANK1889                                       0x00000DE4
2715 
2716 // 8 kB ULL SRAM
2717 #define RFC_ULLRAM_O_BANK1890                                       0x00000DE8
2718 
2719 // 8 kB ULL SRAM
2720 #define RFC_ULLRAM_O_BANK1891                                       0x00000DEC
2721 
2722 // 8 kB ULL SRAM
2723 #define RFC_ULLRAM_O_BANK1892                                       0x00000DF0
2724 
2725 // 8 kB ULL SRAM
2726 #define RFC_ULLRAM_O_BANK1893                                       0x00000DF4
2727 
2728 // 8 kB ULL SRAM
2729 #define RFC_ULLRAM_O_BANK1894                                       0x00000DF8
2730 
2731 // 8 kB ULL SRAM
2732 #define RFC_ULLRAM_O_BANK1895                                       0x00000DFC
2733 
2734 // 8 kB ULL SRAM
2735 #define RFC_ULLRAM_O_BANK1896                                       0x00000E00
2736 
2737 // 8 kB ULL SRAM
2738 #define RFC_ULLRAM_O_BANK1897                                       0x00000E04
2739 
2740 // 8 kB ULL SRAM
2741 #define RFC_ULLRAM_O_BANK1898                                       0x00000E08
2742 
2743 // 8 kB ULL SRAM
2744 #define RFC_ULLRAM_O_BANK1899                                       0x00000E0C
2745 
2746 // 8 kB ULL SRAM
2747 #define RFC_ULLRAM_O_BANK1900                                       0x00000E10
2748 
2749 // 8 kB ULL SRAM
2750 #define RFC_ULLRAM_O_BANK1901                                       0x00000E14
2751 
2752 // 8 kB ULL SRAM
2753 #define RFC_ULLRAM_O_BANK1902                                       0x00000E18
2754 
2755 // 8 kB ULL SRAM
2756 #define RFC_ULLRAM_O_BANK1903                                       0x00000E1C
2757 
2758 // 8 kB ULL SRAM
2759 #define RFC_ULLRAM_O_BANK1904                                       0x00000E20
2760 
2761 // 8 kB ULL SRAM
2762 #define RFC_ULLRAM_O_BANK1905                                       0x00000E24
2763 
2764 // 8 kB ULL SRAM
2765 #define RFC_ULLRAM_O_BANK1906                                       0x00000E28
2766 
2767 // 8 kB ULL SRAM
2768 #define RFC_ULLRAM_O_BANK1907                                       0x00000E2C
2769 
2770 // 8 kB ULL SRAM
2771 #define RFC_ULLRAM_O_BANK1908                                       0x00000E30
2772 
2773 // 8 kB ULL SRAM
2774 #define RFC_ULLRAM_O_BANK1909                                       0x00000E34
2775 
2776 // 8 kB ULL SRAM
2777 #define RFC_ULLRAM_O_BANK1910                                       0x00000E38
2778 
2779 // 8 kB ULL SRAM
2780 #define RFC_ULLRAM_O_BANK1911                                       0x00000E3C
2781 
2782 // 8 kB ULL SRAM
2783 #define RFC_ULLRAM_O_BANK1912                                       0x00000E40
2784 
2785 // 8 kB ULL SRAM
2786 #define RFC_ULLRAM_O_BANK1913                                       0x00000E44
2787 
2788 // 8 kB ULL SRAM
2789 #define RFC_ULLRAM_O_BANK1914                                       0x00000E48
2790 
2791 // 8 kB ULL SRAM
2792 #define RFC_ULLRAM_O_BANK1915                                       0x00000E4C
2793 
2794 // 8 kB ULL SRAM
2795 #define RFC_ULLRAM_O_BANK1916                                       0x00000E50
2796 
2797 // 8 kB ULL SRAM
2798 #define RFC_ULLRAM_O_BANK1917                                       0x00000E54
2799 
2800 // 8 kB ULL SRAM
2801 #define RFC_ULLRAM_O_BANK1918                                       0x00000E58
2802 
2803 // 8 kB ULL SRAM
2804 #define RFC_ULLRAM_O_BANK1919                                       0x00000E5C
2805 
2806 // 8 kB ULL SRAM
2807 #define RFC_ULLRAM_O_BANK1920                                       0x00000E60
2808 
2809 // 8 kB ULL SRAM
2810 #define RFC_ULLRAM_O_BANK1921                                       0x00000E64
2811 
2812 // 8 kB ULL SRAM
2813 #define RFC_ULLRAM_O_BANK1922                                       0x00000E68
2814 
2815 // 8 kB ULL SRAM
2816 #define RFC_ULLRAM_O_BANK1923                                       0x00000E6C
2817 
2818 // 8 kB ULL SRAM
2819 #define RFC_ULLRAM_O_BANK1924                                       0x00000E70
2820 
2821 // 8 kB ULL SRAM
2822 #define RFC_ULLRAM_O_BANK1925                                       0x00000E74
2823 
2824 // 8 kB ULL SRAM
2825 #define RFC_ULLRAM_O_BANK1926                                       0x00000E78
2826 
2827 // 8 kB ULL SRAM
2828 #define RFC_ULLRAM_O_BANK1927                                       0x00000E7C
2829 
2830 // 8 kB ULL SRAM
2831 #define RFC_ULLRAM_O_BANK1928                                       0x00000E80
2832 
2833 // 8 kB ULL SRAM
2834 #define RFC_ULLRAM_O_BANK1929                                       0x00000E84
2835 
2836 // 8 kB ULL SRAM
2837 #define RFC_ULLRAM_O_BANK1930                                       0x00000E88
2838 
2839 // 8 kB ULL SRAM
2840 #define RFC_ULLRAM_O_BANK1931                                       0x00000E8C
2841 
2842 // 8 kB ULL SRAM
2843 #define RFC_ULLRAM_O_BANK1932                                       0x00000E90
2844 
2845 // 8 kB ULL SRAM
2846 #define RFC_ULLRAM_O_BANK1933                                       0x00000E94
2847 
2848 // 8 kB ULL SRAM
2849 #define RFC_ULLRAM_O_BANK1934                                       0x00000E98
2850 
2851 // 8 kB ULL SRAM
2852 #define RFC_ULLRAM_O_BANK1935                                       0x00000E9C
2853 
2854 // 8 kB ULL SRAM
2855 #define RFC_ULLRAM_O_BANK1936                                       0x00000EA0
2856 
2857 // 8 kB ULL SRAM
2858 #define RFC_ULLRAM_O_BANK1937                                       0x00000EA4
2859 
2860 // 8 kB ULL SRAM
2861 #define RFC_ULLRAM_O_BANK1938                                       0x00000EA8
2862 
2863 // 8 kB ULL SRAM
2864 #define RFC_ULLRAM_O_BANK1939                                       0x00000EAC
2865 
2866 // 8 kB ULL SRAM
2867 #define RFC_ULLRAM_O_BANK1940                                       0x00000EB0
2868 
2869 // 8 kB ULL SRAM
2870 #define RFC_ULLRAM_O_BANK1941                                       0x00000EB4
2871 
2872 // 8 kB ULL SRAM
2873 #define RFC_ULLRAM_O_BANK1942                                       0x00000EB8
2874 
2875 // 8 kB ULL SRAM
2876 #define RFC_ULLRAM_O_BANK1943                                       0x00000EBC
2877 
2878 // 8 kB ULL SRAM
2879 #define RFC_ULLRAM_O_BANK1944                                       0x00000EC0
2880 
2881 // 8 kB ULL SRAM
2882 #define RFC_ULLRAM_O_BANK1945                                       0x00000EC4
2883 
2884 // 8 kB ULL SRAM
2885 #define RFC_ULLRAM_O_BANK1946                                       0x00000EC8
2886 
2887 // 8 kB ULL SRAM
2888 #define RFC_ULLRAM_O_BANK1947                                       0x00000ECC
2889 
2890 // 8 kB ULL SRAM
2891 #define RFC_ULLRAM_O_BANK1948                                       0x00000ED0
2892 
2893 // 8 kB ULL SRAM
2894 #define RFC_ULLRAM_O_BANK1949                                       0x00000ED4
2895 
2896 // 8 kB ULL SRAM
2897 #define RFC_ULLRAM_O_BANK1950                                       0x00000ED8
2898 
2899 // 8 kB ULL SRAM
2900 #define RFC_ULLRAM_O_BANK1951                                       0x00000EDC
2901 
2902 // 8 kB ULL SRAM
2903 #define RFC_ULLRAM_O_BANK1952                                       0x00000EE0
2904 
2905 // 8 kB ULL SRAM
2906 #define RFC_ULLRAM_O_BANK1953                                       0x00000EE4
2907 
2908 // 8 kB ULL SRAM
2909 #define RFC_ULLRAM_O_BANK1954                                       0x00000EE8
2910 
2911 // 8 kB ULL SRAM
2912 #define RFC_ULLRAM_O_BANK1955                                       0x00000EEC
2913 
2914 // 8 kB ULL SRAM
2915 #define RFC_ULLRAM_O_BANK1956                                       0x00000EF0
2916 
2917 // 8 kB ULL SRAM
2918 #define RFC_ULLRAM_O_BANK1957                                       0x00000EF4
2919 
2920 // 8 kB ULL SRAM
2921 #define RFC_ULLRAM_O_BANK1958                                       0x00000EF8
2922 
2923 // 8 kB ULL SRAM
2924 #define RFC_ULLRAM_O_BANK1959                                       0x00000EFC
2925 
2926 // 8 kB ULL SRAM
2927 #define RFC_ULLRAM_O_BANK1960                                       0x00000F00
2928 
2929 // 8 kB ULL SRAM
2930 #define RFC_ULLRAM_O_BANK1961                                       0x00000F04
2931 
2932 // 8 kB ULL SRAM
2933 #define RFC_ULLRAM_O_BANK1962                                       0x00000F08
2934 
2935 // 8 kB ULL SRAM
2936 #define RFC_ULLRAM_O_BANK1963                                       0x00000F0C
2937 
2938 // 8 kB ULL SRAM
2939 #define RFC_ULLRAM_O_BANK1964                                       0x00000F10
2940 
2941 // 8 kB ULL SRAM
2942 #define RFC_ULLRAM_O_BANK1965                                       0x00000F14
2943 
2944 // 8 kB ULL SRAM
2945 #define RFC_ULLRAM_O_BANK1966                                       0x00000F18
2946 
2947 // 8 kB ULL SRAM
2948 #define RFC_ULLRAM_O_BANK1967                                       0x00000F1C
2949 
2950 // 8 kB ULL SRAM
2951 #define RFC_ULLRAM_O_BANK1968                                       0x00000F20
2952 
2953 // 8 kB ULL SRAM
2954 #define RFC_ULLRAM_O_BANK1969                                       0x00000F24
2955 
2956 // 8 kB ULL SRAM
2957 #define RFC_ULLRAM_O_BANK1970                                       0x00000F28
2958 
2959 // 8 kB ULL SRAM
2960 #define RFC_ULLRAM_O_BANK1971                                       0x00000F2C
2961 
2962 // 8 kB ULL SRAM
2963 #define RFC_ULLRAM_O_BANK1972                                       0x00000F30
2964 
2965 // 8 kB ULL SRAM
2966 #define RFC_ULLRAM_O_BANK1973                                       0x00000F34
2967 
2968 // 8 kB ULL SRAM
2969 #define RFC_ULLRAM_O_BANK1974                                       0x00000F38
2970 
2971 // 8 kB ULL SRAM
2972 #define RFC_ULLRAM_O_BANK1975                                       0x00000F3C
2973 
2974 // 8 kB ULL SRAM
2975 #define RFC_ULLRAM_O_BANK1976                                       0x00000F40
2976 
2977 // 8 kB ULL SRAM
2978 #define RFC_ULLRAM_O_BANK1977                                       0x00000F44
2979 
2980 // 8 kB ULL SRAM
2981 #define RFC_ULLRAM_O_BANK1978                                       0x00000F48
2982 
2983 // 8 kB ULL SRAM
2984 #define RFC_ULLRAM_O_BANK1979                                       0x00000F4C
2985 
2986 // 8 kB ULL SRAM
2987 #define RFC_ULLRAM_O_BANK1980                                       0x00000F50
2988 
2989 // 8 kB ULL SRAM
2990 #define RFC_ULLRAM_O_BANK1981                                       0x00000F54
2991 
2992 // 8 kB ULL SRAM
2993 #define RFC_ULLRAM_O_BANK1982                                       0x00000F58
2994 
2995 // 8 kB ULL SRAM
2996 #define RFC_ULLRAM_O_BANK1983                                       0x00000F5C
2997 
2998 // 8 kB ULL SRAM
2999 #define RFC_ULLRAM_O_BANK1984                                       0x00000F60
3000 
3001 // 8 kB ULL SRAM
3002 #define RFC_ULLRAM_O_BANK1985                                       0x00000F64
3003 
3004 // 8 kB ULL SRAM
3005 #define RFC_ULLRAM_O_BANK1986                                       0x00000F68
3006 
3007 // 8 kB ULL SRAM
3008 #define RFC_ULLRAM_O_BANK1987                                       0x00000F6C
3009 
3010 // 8 kB ULL SRAM
3011 #define RFC_ULLRAM_O_BANK1988                                       0x00000F70
3012 
3013 // 8 kB ULL SRAM
3014 #define RFC_ULLRAM_O_BANK1989                                       0x00000F74
3015 
3016 // 8 kB ULL SRAM
3017 #define RFC_ULLRAM_O_BANK1990                                       0x00000F78
3018 
3019 // 8 kB ULL SRAM
3020 #define RFC_ULLRAM_O_BANK1991                                       0x00000F7C
3021 
3022 // 8 kB ULL SRAM
3023 #define RFC_ULLRAM_O_BANK1992                                       0x00000F80
3024 
3025 // 8 kB ULL SRAM
3026 #define RFC_ULLRAM_O_BANK1993                                       0x00000F84
3027 
3028 // 8 kB ULL SRAM
3029 #define RFC_ULLRAM_O_BANK1994                                       0x00000F88
3030 
3031 // 8 kB ULL SRAM
3032 #define RFC_ULLRAM_O_BANK1995                                       0x00000F8C
3033 
3034 // 8 kB ULL SRAM
3035 #define RFC_ULLRAM_O_BANK1996                                       0x00000F90
3036 
3037 // 8 kB ULL SRAM
3038 #define RFC_ULLRAM_O_BANK1997                                       0x00000F94
3039 
3040 // 8 kB ULL SRAM
3041 #define RFC_ULLRAM_O_BANK1998                                       0x00000F98
3042 
3043 // 8 kB ULL SRAM
3044 #define RFC_ULLRAM_O_BANK1999                                       0x00000F9C
3045 
3046 // 8 kB ULL SRAM
3047 #define RFC_ULLRAM_O_BANK11000                                      0x00000FA0
3048 
3049 // 8 kB ULL SRAM
3050 #define RFC_ULLRAM_O_BANK11001                                      0x00000FA4
3051 
3052 // 8 kB ULL SRAM
3053 #define RFC_ULLRAM_O_BANK11002                                      0x00000FA8
3054 
3055 // 8 kB ULL SRAM
3056 #define RFC_ULLRAM_O_BANK11003                                      0x00000FAC
3057 
3058 // 8 kB ULL SRAM
3059 #define RFC_ULLRAM_O_BANK11004                                      0x00000FB0
3060 
3061 // 8 kB ULL SRAM
3062 #define RFC_ULLRAM_O_BANK11005                                      0x00000FB4
3063 
3064 // 8 kB ULL SRAM
3065 #define RFC_ULLRAM_O_BANK11006                                      0x00000FB8
3066 
3067 // 8 kB ULL SRAM
3068 #define RFC_ULLRAM_O_BANK11007                                      0x00000FBC
3069 
3070 // 8 kB ULL SRAM
3071 #define RFC_ULLRAM_O_BANK11008                                      0x00000FC0
3072 
3073 // 8 kB ULL SRAM
3074 #define RFC_ULLRAM_O_BANK11009                                      0x00000FC4
3075 
3076 // 8 kB ULL SRAM
3077 #define RFC_ULLRAM_O_BANK11010                                      0x00000FC8
3078 
3079 // 8 kB ULL SRAM
3080 #define RFC_ULLRAM_O_BANK11011                                      0x00000FCC
3081 
3082 // 8 kB ULL SRAM
3083 #define RFC_ULLRAM_O_BANK11012                                      0x00000FD0
3084 
3085 // 8 kB ULL SRAM
3086 #define RFC_ULLRAM_O_BANK11013                                      0x00000FD4
3087 
3088 // 8 kB ULL SRAM
3089 #define RFC_ULLRAM_O_BANK11014                                      0x00000FD8
3090 
3091 // 8 kB ULL SRAM
3092 #define RFC_ULLRAM_O_BANK11015                                      0x00000FDC
3093 
3094 // 8 kB ULL SRAM
3095 #define RFC_ULLRAM_O_BANK11016                                      0x00000FE0
3096 
3097 // 8 kB ULL SRAM
3098 #define RFC_ULLRAM_O_BANK11017                                      0x00000FE4
3099 
3100 // 8 kB ULL SRAM
3101 #define RFC_ULLRAM_O_BANK11018                                      0x00000FE8
3102 
3103 // 8 kB ULL SRAM
3104 #define RFC_ULLRAM_O_BANK11019                                      0x00000FEC
3105 
3106 // 8 kB ULL SRAM
3107 #define RFC_ULLRAM_O_BANK11020                                      0x00000FF0
3108 
3109 // 8 kB ULL SRAM
3110 #define RFC_ULLRAM_O_BANK11021                                      0x00000FF4
3111 
3112 // 8 kB ULL SRAM
3113 #define RFC_ULLRAM_O_BANK11022                                      0x00000FF8
3114 
3115 // 8 kB ULL SRAM
3116 #define RFC_ULLRAM_O_BANK11023                                      0x00000FFC
3117 
3118 // 8 kB ULL SRAM
3119 #define RFC_ULLRAM_O_BANK11024                                      0x00001000
3120 
3121 // 8 kB ULL SRAM
3122 #define RFC_ULLRAM_O_BANK11025                                      0x00001004
3123 
3124 // 8 kB ULL SRAM
3125 #define RFC_ULLRAM_O_BANK11026                                      0x00001008
3126 
3127 // 8 kB ULL SRAM
3128 #define RFC_ULLRAM_O_BANK11027                                      0x0000100C
3129 
3130 // 8 kB ULL SRAM
3131 #define RFC_ULLRAM_O_BANK11028                                      0x00001010
3132 
3133 // 8 kB ULL SRAM
3134 #define RFC_ULLRAM_O_BANK11029                                      0x00001014
3135 
3136 // 8 kB ULL SRAM
3137 #define RFC_ULLRAM_O_BANK11030                                      0x00001018
3138 
3139 // 8 kB ULL SRAM
3140 #define RFC_ULLRAM_O_BANK11031                                      0x0000101C
3141 
3142 // 8 kB ULL SRAM
3143 #define RFC_ULLRAM_O_BANK11032                                      0x00001020
3144 
3145 // 8 kB ULL SRAM
3146 #define RFC_ULLRAM_O_BANK11033                                      0x00001024
3147 
3148 // 8 kB ULL SRAM
3149 #define RFC_ULLRAM_O_BANK11034                                      0x00001028
3150 
3151 // 8 kB ULL SRAM
3152 #define RFC_ULLRAM_O_BANK11035                                      0x0000102C
3153 
3154 // 8 kB ULL SRAM
3155 #define RFC_ULLRAM_O_BANK11036                                      0x00001030
3156 
3157 // 8 kB ULL SRAM
3158 #define RFC_ULLRAM_O_BANK11037                                      0x00001034
3159 
3160 // 8 kB ULL SRAM
3161 #define RFC_ULLRAM_O_BANK11038                                      0x00001038
3162 
3163 // 8 kB ULL SRAM
3164 #define RFC_ULLRAM_O_BANK11039                                      0x0000103C
3165 
3166 // 8 kB ULL SRAM
3167 #define RFC_ULLRAM_O_BANK11040                                      0x00001040
3168 
3169 // 8 kB ULL SRAM
3170 #define RFC_ULLRAM_O_BANK11041                                      0x00001044
3171 
3172 // 8 kB ULL SRAM
3173 #define RFC_ULLRAM_O_BANK11042                                      0x00001048
3174 
3175 // 8 kB ULL SRAM
3176 #define RFC_ULLRAM_O_BANK11043                                      0x0000104C
3177 
3178 // 8 kB ULL SRAM
3179 #define RFC_ULLRAM_O_BANK11044                                      0x00001050
3180 
3181 // 8 kB ULL SRAM
3182 #define RFC_ULLRAM_O_BANK11045                                      0x00001054
3183 
3184 // 8 kB ULL SRAM
3185 #define RFC_ULLRAM_O_BANK11046                                      0x00001058
3186 
3187 // 8 kB ULL SRAM
3188 #define RFC_ULLRAM_O_BANK11047                                      0x0000105C
3189 
3190 // 8 kB ULL SRAM
3191 #define RFC_ULLRAM_O_BANK11048                                      0x00001060
3192 
3193 // 8 kB ULL SRAM
3194 #define RFC_ULLRAM_O_BANK11049                                      0x00001064
3195 
3196 // 8 kB ULL SRAM
3197 #define RFC_ULLRAM_O_BANK11050                                      0x00001068
3198 
3199 // 8 kB ULL SRAM
3200 #define RFC_ULLRAM_O_BANK11051                                      0x0000106C
3201 
3202 // 8 kB ULL SRAM
3203 #define RFC_ULLRAM_O_BANK11052                                      0x00001070
3204 
3205 // 8 kB ULL SRAM
3206 #define RFC_ULLRAM_O_BANK11053                                      0x00001074
3207 
3208 // 8 kB ULL SRAM
3209 #define RFC_ULLRAM_O_BANK11054                                      0x00001078
3210 
3211 // 8 kB ULL SRAM
3212 #define RFC_ULLRAM_O_BANK11055                                      0x0000107C
3213 
3214 // 8 kB ULL SRAM
3215 #define RFC_ULLRAM_O_BANK11056                                      0x00001080
3216 
3217 // 8 kB ULL SRAM
3218 #define RFC_ULLRAM_O_BANK11057                                      0x00001084
3219 
3220 // 8 kB ULL SRAM
3221 #define RFC_ULLRAM_O_BANK11058                                      0x00001088
3222 
3223 // 8 kB ULL SRAM
3224 #define RFC_ULLRAM_O_BANK11059                                      0x0000108C
3225 
3226 // 8 kB ULL SRAM
3227 #define RFC_ULLRAM_O_BANK11060                                      0x00001090
3228 
3229 // 8 kB ULL SRAM
3230 #define RFC_ULLRAM_O_BANK11061                                      0x00001094
3231 
3232 // 8 kB ULL SRAM
3233 #define RFC_ULLRAM_O_BANK11062                                      0x00001098
3234 
3235 // 8 kB ULL SRAM
3236 #define RFC_ULLRAM_O_BANK11063                                      0x0000109C
3237 
3238 // 8 kB ULL SRAM
3239 #define RFC_ULLRAM_O_BANK11064                                      0x000010A0
3240 
3241 // 8 kB ULL SRAM
3242 #define RFC_ULLRAM_O_BANK11065                                      0x000010A4
3243 
3244 // 8 kB ULL SRAM
3245 #define RFC_ULLRAM_O_BANK11066                                      0x000010A8
3246 
3247 // 8 kB ULL SRAM
3248 #define RFC_ULLRAM_O_BANK11067                                      0x000010AC
3249 
3250 // 8 kB ULL SRAM
3251 #define RFC_ULLRAM_O_BANK11068                                      0x000010B0
3252 
3253 // 8 kB ULL SRAM
3254 #define RFC_ULLRAM_O_BANK11069                                      0x000010B4
3255 
3256 // 8 kB ULL SRAM
3257 #define RFC_ULLRAM_O_BANK11070                                      0x000010B8
3258 
3259 // 8 kB ULL SRAM
3260 #define RFC_ULLRAM_O_BANK11071                                      0x000010BC
3261 
3262 // 8 kB ULL SRAM
3263 #define RFC_ULLRAM_O_BANK11072                                      0x000010C0
3264 
3265 // 8 kB ULL SRAM
3266 #define RFC_ULLRAM_O_BANK11073                                      0x000010C4
3267 
3268 // 8 kB ULL SRAM
3269 #define RFC_ULLRAM_O_BANK11074                                      0x000010C8
3270 
3271 // 8 kB ULL SRAM
3272 #define RFC_ULLRAM_O_BANK11075                                      0x000010CC
3273 
3274 // 8 kB ULL SRAM
3275 #define RFC_ULLRAM_O_BANK11076                                      0x000010D0
3276 
3277 // 8 kB ULL SRAM
3278 #define RFC_ULLRAM_O_BANK11077                                      0x000010D4
3279 
3280 // 8 kB ULL SRAM
3281 #define RFC_ULLRAM_O_BANK11078                                      0x000010D8
3282 
3283 // 8 kB ULL SRAM
3284 #define RFC_ULLRAM_O_BANK11079                                      0x000010DC
3285 
3286 // 8 kB ULL SRAM
3287 #define RFC_ULLRAM_O_BANK11080                                      0x000010E0
3288 
3289 // 8 kB ULL SRAM
3290 #define RFC_ULLRAM_O_BANK11081                                      0x000010E4
3291 
3292 // 8 kB ULL SRAM
3293 #define RFC_ULLRAM_O_BANK11082                                      0x000010E8
3294 
3295 // 8 kB ULL SRAM
3296 #define RFC_ULLRAM_O_BANK11083                                      0x000010EC
3297 
3298 // 8 kB ULL SRAM
3299 #define RFC_ULLRAM_O_BANK11084                                      0x000010F0
3300 
3301 // 8 kB ULL SRAM
3302 #define RFC_ULLRAM_O_BANK11085                                      0x000010F4
3303 
3304 // 8 kB ULL SRAM
3305 #define RFC_ULLRAM_O_BANK11086                                      0x000010F8
3306 
3307 // 8 kB ULL SRAM
3308 #define RFC_ULLRAM_O_BANK11087                                      0x000010FC
3309 
3310 // 8 kB ULL SRAM
3311 #define RFC_ULLRAM_O_BANK11088                                      0x00001100
3312 
3313 // 8 kB ULL SRAM
3314 #define RFC_ULLRAM_O_BANK11089                                      0x00001104
3315 
3316 // 8 kB ULL SRAM
3317 #define RFC_ULLRAM_O_BANK11090                                      0x00001108
3318 
3319 // 8 kB ULL SRAM
3320 #define RFC_ULLRAM_O_BANK11091                                      0x0000110C
3321 
3322 // 8 kB ULL SRAM
3323 #define RFC_ULLRAM_O_BANK11092                                      0x00001110
3324 
3325 // 8 kB ULL SRAM
3326 #define RFC_ULLRAM_O_BANK11093                                      0x00001114
3327 
3328 // 8 kB ULL SRAM
3329 #define RFC_ULLRAM_O_BANK11094                                      0x00001118
3330 
3331 // 8 kB ULL SRAM
3332 #define RFC_ULLRAM_O_BANK11095                                      0x0000111C
3333 
3334 // 8 kB ULL SRAM
3335 #define RFC_ULLRAM_O_BANK11096                                      0x00001120
3336 
3337 // 8 kB ULL SRAM
3338 #define RFC_ULLRAM_O_BANK11097                                      0x00001124
3339 
3340 // 8 kB ULL SRAM
3341 #define RFC_ULLRAM_O_BANK11098                                      0x00001128
3342 
3343 // 8 kB ULL SRAM
3344 #define RFC_ULLRAM_O_BANK11099                                      0x0000112C
3345 
3346 // 8 kB ULL SRAM
3347 #define RFC_ULLRAM_O_BANK11100                                      0x00001130
3348 
3349 // 8 kB ULL SRAM
3350 #define RFC_ULLRAM_O_BANK11101                                      0x00001134
3351 
3352 // 8 kB ULL SRAM
3353 #define RFC_ULLRAM_O_BANK11102                                      0x00001138
3354 
3355 // 8 kB ULL SRAM
3356 #define RFC_ULLRAM_O_BANK11103                                      0x0000113C
3357 
3358 // 8 kB ULL SRAM
3359 #define RFC_ULLRAM_O_BANK11104                                      0x00001140
3360 
3361 // 8 kB ULL SRAM
3362 #define RFC_ULLRAM_O_BANK11105                                      0x00001144
3363 
3364 // 8 kB ULL SRAM
3365 #define RFC_ULLRAM_O_BANK11106                                      0x00001148
3366 
3367 // 8 kB ULL SRAM
3368 #define RFC_ULLRAM_O_BANK11107                                      0x0000114C
3369 
3370 // 8 kB ULL SRAM
3371 #define RFC_ULLRAM_O_BANK11108                                      0x00001150
3372 
3373 // 8 kB ULL SRAM
3374 #define RFC_ULLRAM_O_BANK11109                                      0x00001154
3375 
3376 // 8 kB ULL SRAM
3377 #define RFC_ULLRAM_O_BANK11110                                      0x00001158
3378 
3379 // 8 kB ULL SRAM
3380 #define RFC_ULLRAM_O_BANK11111                                      0x0000115C
3381 
3382 // 8 kB ULL SRAM
3383 #define RFC_ULLRAM_O_BANK11112                                      0x00001160
3384 
3385 // 8 kB ULL SRAM
3386 #define RFC_ULLRAM_O_BANK11113                                      0x00001164
3387 
3388 // 8 kB ULL SRAM
3389 #define RFC_ULLRAM_O_BANK11114                                      0x00001168
3390 
3391 // 8 kB ULL SRAM
3392 #define RFC_ULLRAM_O_BANK11115                                      0x0000116C
3393 
3394 // 8 kB ULL SRAM
3395 #define RFC_ULLRAM_O_BANK11116                                      0x00001170
3396 
3397 // 8 kB ULL SRAM
3398 #define RFC_ULLRAM_O_BANK11117                                      0x00001174
3399 
3400 // 8 kB ULL SRAM
3401 #define RFC_ULLRAM_O_BANK11118                                      0x00001178
3402 
3403 // 8 kB ULL SRAM
3404 #define RFC_ULLRAM_O_BANK11119                                      0x0000117C
3405 
3406 // 8 kB ULL SRAM
3407 #define RFC_ULLRAM_O_BANK11120                                      0x00001180
3408 
3409 // 8 kB ULL SRAM
3410 #define RFC_ULLRAM_O_BANK11121                                      0x00001184
3411 
3412 // 8 kB ULL SRAM
3413 #define RFC_ULLRAM_O_BANK11122                                      0x00001188
3414 
3415 // 8 kB ULL SRAM
3416 #define RFC_ULLRAM_O_BANK11123                                      0x0000118C
3417 
3418 // 8 kB ULL SRAM
3419 #define RFC_ULLRAM_O_BANK11124                                      0x00001190
3420 
3421 // 8 kB ULL SRAM
3422 #define RFC_ULLRAM_O_BANK11125                                      0x00001194
3423 
3424 // 8 kB ULL SRAM
3425 #define RFC_ULLRAM_O_BANK11126                                      0x00001198
3426 
3427 // 8 kB ULL SRAM
3428 #define RFC_ULLRAM_O_BANK11127                                      0x0000119C
3429 
3430 // 8 kB ULL SRAM
3431 #define RFC_ULLRAM_O_BANK11128                                      0x000011A0
3432 
3433 // 8 kB ULL SRAM
3434 #define RFC_ULLRAM_O_BANK11129                                      0x000011A4
3435 
3436 // 8 kB ULL SRAM
3437 #define RFC_ULLRAM_O_BANK11130                                      0x000011A8
3438 
3439 // 8 kB ULL SRAM
3440 #define RFC_ULLRAM_O_BANK11131                                      0x000011AC
3441 
3442 // 8 kB ULL SRAM
3443 #define RFC_ULLRAM_O_BANK11132                                      0x000011B0
3444 
3445 // 8 kB ULL SRAM
3446 #define RFC_ULLRAM_O_BANK11133                                      0x000011B4
3447 
3448 // 8 kB ULL SRAM
3449 #define RFC_ULLRAM_O_BANK11134                                      0x000011B8
3450 
3451 // 8 kB ULL SRAM
3452 #define RFC_ULLRAM_O_BANK11135                                      0x000011BC
3453 
3454 // 8 kB ULL SRAM
3455 #define RFC_ULLRAM_O_BANK11136                                      0x000011C0
3456 
3457 // 8 kB ULL SRAM
3458 #define RFC_ULLRAM_O_BANK11137                                      0x000011C4
3459 
3460 // 8 kB ULL SRAM
3461 #define RFC_ULLRAM_O_BANK11138                                      0x000011C8
3462 
3463 // 8 kB ULL SRAM
3464 #define RFC_ULLRAM_O_BANK11139                                      0x000011CC
3465 
3466 // 8 kB ULL SRAM
3467 #define RFC_ULLRAM_O_BANK11140                                      0x000011D0
3468 
3469 // 8 kB ULL SRAM
3470 #define RFC_ULLRAM_O_BANK11141                                      0x000011D4
3471 
3472 // 8 kB ULL SRAM
3473 #define RFC_ULLRAM_O_BANK11142                                      0x000011D8
3474 
3475 // 8 kB ULL SRAM
3476 #define RFC_ULLRAM_O_BANK11143                                      0x000011DC
3477 
3478 // 8 kB ULL SRAM
3479 #define RFC_ULLRAM_O_BANK11144                                      0x000011E0
3480 
3481 // 8 kB ULL SRAM
3482 #define RFC_ULLRAM_O_BANK11145                                      0x000011E4
3483 
3484 // 8 kB ULL SRAM
3485 #define RFC_ULLRAM_O_BANK11146                                      0x000011E8
3486 
3487 // 8 kB ULL SRAM
3488 #define RFC_ULLRAM_O_BANK11147                                      0x000011EC
3489 
3490 // 8 kB ULL SRAM
3491 #define RFC_ULLRAM_O_BANK11148                                      0x000011F0
3492 
3493 // 8 kB ULL SRAM
3494 #define RFC_ULLRAM_O_BANK11149                                      0x000011F4
3495 
3496 // 8 kB ULL SRAM
3497 #define RFC_ULLRAM_O_BANK11150                                      0x000011F8
3498 
3499 // 8 kB ULL SRAM
3500 #define RFC_ULLRAM_O_BANK11151                                      0x000011FC
3501 
3502 // 8 kB ULL SRAM
3503 #define RFC_ULLRAM_O_BANK11152                                      0x00001200
3504 
3505 // 8 kB ULL SRAM
3506 #define RFC_ULLRAM_O_BANK11153                                      0x00001204
3507 
3508 // 8 kB ULL SRAM
3509 #define RFC_ULLRAM_O_BANK11154                                      0x00001208
3510 
3511 // 8 kB ULL SRAM
3512 #define RFC_ULLRAM_O_BANK11155                                      0x0000120C
3513 
3514 // 8 kB ULL SRAM
3515 #define RFC_ULLRAM_O_BANK11156                                      0x00001210
3516 
3517 // 8 kB ULL SRAM
3518 #define RFC_ULLRAM_O_BANK11157                                      0x00001214
3519 
3520 // 8 kB ULL SRAM
3521 #define RFC_ULLRAM_O_BANK11158                                      0x00001218
3522 
3523 // 8 kB ULL SRAM
3524 #define RFC_ULLRAM_O_BANK11159                                      0x0000121C
3525 
3526 // 8 kB ULL SRAM
3527 #define RFC_ULLRAM_O_BANK11160                                      0x00001220
3528 
3529 // 8 kB ULL SRAM
3530 #define RFC_ULLRAM_O_BANK11161                                      0x00001224
3531 
3532 // 8 kB ULL SRAM
3533 #define RFC_ULLRAM_O_BANK11162                                      0x00001228
3534 
3535 // 8 kB ULL SRAM
3536 #define RFC_ULLRAM_O_BANK11163                                      0x0000122C
3537 
3538 // 8 kB ULL SRAM
3539 #define RFC_ULLRAM_O_BANK11164                                      0x00001230
3540 
3541 // 8 kB ULL SRAM
3542 #define RFC_ULLRAM_O_BANK11165                                      0x00001234
3543 
3544 // 8 kB ULL SRAM
3545 #define RFC_ULLRAM_O_BANK11166                                      0x00001238
3546 
3547 // 8 kB ULL SRAM
3548 #define RFC_ULLRAM_O_BANK11167                                      0x0000123C
3549 
3550 // 8 kB ULL SRAM
3551 #define RFC_ULLRAM_O_BANK11168                                      0x00001240
3552 
3553 // 8 kB ULL SRAM
3554 #define RFC_ULLRAM_O_BANK11169                                      0x00001244
3555 
3556 // 8 kB ULL SRAM
3557 #define RFC_ULLRAM_O_BANK11170                                      0x00001248
3558 
3559 // 8 kB ULL SRAM
3560 #define RFC_ULLRAM_O_BANK11171                                      0x0000124C
3561 
3562 // 8 kB ULL SRAM
3563 #define RFC_ULLRAM_O_BANK11172                                      0x00001250
3564 
3565 // 8 kB ULL SRAM
3566 #define RFC_ULLRAM_O_BANK11173                                      0x00001254
3567 
3568 // 8 kB ULL SRAM
3569 #define RFC_ULLRAM_O_BANK11174                                      0x00001258
3570 
3571 // 8 kB ULL SRAM
3572 #define RFC_ULLRAM_O_BANK11175                                      0x0000125C
3573 
3574 // 8 kB ULL SRAM
3575 #define RFC_ULLRAM_O_BANK11176                                      0x00001260
3576 
3577 // 8 kB ULL SRAM
3578 #define RFC_ULLRAM_O_BANK11177                                      0x00001264
3579 
3580 // 8 kB ULL SRAM
3581 #define RFC_ULLRAM_O_BANK11178                                      0x00001268
3582 
3583 // 8 kB ULL SRAM
3584 #define RFC_ULLRAM_O_BANK11179                                      0x0000126C
3585 
3586 // 8 kB ULL SRAM
3587 #define RFC_ULLRAM_O_BANK11180                                      0x00001270
3588 
3589 // 8 kB ULL SRAM
3590 #define RFC_ULLRAM_O_BANK11181                                      0x00001274
3591 
3592 // 8 kB ULL SRAM
3593 #define RFC_ULLRAM_O_BANK11182                                      0x00001278
3594 
3595 // 8 kB ULL SRAM
3596 #define RFC_ULLRAM_O_BANK11183                                      0x0000127C
3597 
3598 // 8 kB ULL SRAM
3599 #define RFC_ULLRAM_O_BANK11184                                      0x00001280
3600 
3601 // 8 kB ULL SRAM
3602 #define RFC_ULLRAM_O_BANK11185                                      0x00001284
3603 
3604 // 8 kB ULL SRAM
3605 #define RFC_ULLRAM_O_BANK11186                                      0x00001288
3606 
3607 // 8 kB ULL SRAM
3608 #define RFC_ULLRAM_O_BANK11187                                      0x0000128C
3609 
3610 // 8 kB ULL SRAM
3611 #define RFC_ULLRAM_O_BANK11188                                      0x00001290
3612 
3613 // 8 kB ULL SRAM
3614 #define RFC_ULLRAM_O_BANK11189                                      0x00001294
3615 
3616 // 8 kB ULL SRAM
3617 #define RFC_ULLRAM_O_BANK11190                                      0x00001298
3618 
3619 // 8 kB ULL SRAM
3620 #define RFC_ULLRAM_O_BANK11191                                      0x0000129C
3621 
3622 // 8 kB ULL SRAM
3623 #define RFC_ULLRAM_O_BANK11192                                      0x000012A0
3624 
3625 // 8 kB ULL SRAM
3626 #define RFC_ULLRAM_O_BANK11193                                      0x000012A4
3627 
3628 // 8 kB ULL SRAM
3629 #define RFC_ULLRAM_O_BANK11194                                      0x000012A8
3630 
3631 // 8 kB ULL SRAM
3632 #define RFC_ULLRAM_O_BANK11195                                      0x000012AC
3633 
3634 // 8 kB ULL SRAM
3635 #define RFC_ULLRAM_O_BANK11196                                      0x000012B0
3636 
3637 // 8 kB ULL SRAM
3638 #define RFC_ULLRAM_O_BANK11197                                      0x000012B4
3639 
3640 // 8 kB ULL SRAM
3641 #define RFC_ULLRAM_O_BANK11198                                      0x000012B8
3642 
3643 // 8 kB ULL SRAM
3644 #define RFC_ULLRAM_O_BANK11199                                      0x000012BC
3645 
3646 // 8 kB ULL SRAM
3647 #define RFC_ULLRAM_O_BANK11200                                      0x000012C0
3648 
3649 // 8 kB ULL SRAM
3650 #define RFC_ULLRAM_O_BANK11201                                      0x000012C4
3651 
3652 // 8 kB ULL SRAM
3653 #define RFC_ULLRAM_O_BANK11202                                      0x000012C8
3654 
3655 // 8 kB ULL SRAM
3656 #define RFC_ULLRAM_O_BANK11203                                      0x000012CC
3657 
3658 // 8 kB ULL SRAM
3659 #define RFC_ULLRAM_O_BANK11204                                      0x000012D0
3660 
3661 // 8 kB ULL SRAM
3662 #define RFC_ULLRAM_O_BANK11205                                      0x000012D4
3663 
3664 // 8 kB ULL SRAM
3665 #define RFC_ULLRAM_O_BANK11206                                      0x000012D8
3666 
3667 // 8 kB ULL SRAM
3668 #define RFC_ULLRAM_O_BANK11207                                      0x000012DC
3669 
3670 // 8 kB ULL SRAM
3671 #define RFC_ULLRAM_O_BANK11208                                      0x000012E0
3672 
3673 // 8 kB ULL SRAM
3674 #define RFC_ULLRAM_O_BANK11209                                      0x000012E4
3675 
3676 // 8 kB ULL SRAM
3677 #define RFC_ULLRAM_O_BANK11210                                      0x000012E8
3678 
3679 // 8 kB ULL SRAM
3680 #define RFC_ULLRAM_O_BANK11211                                      0x000012EC
3681 
3682 // 8 kB ULL SRAM
3683 #define RFC_ULLRAM_O_BANK11212                                      0x000012F0
3684 
3685 // 8 kB ULL SRAM
3686 #define RFC_ULLRAM_O_BANK11213                                      0x000012F4
3687 
3688 // 8 kB ULL SRAM
3689 #define RFC_ULLRAM_O_BANK11214                                      0x000012F8
3690 
3691 // 8 kB ULL SRAM
3692 #define RFC_ULLRAM_O_BANK11215                                      0x000012FC
3693 
3694 // 8 kB ULL SRAM
3695 #define RFC_ULLRAM_O_BANK11216                                      0x00001300
3696 
3697 // 8 kB ULL SRAM
3698 #define RFC_ULLRAM_O_BANK11217                                      0x00001304
3699 
3700 // 8 kB ULL SRAM
3701 #define RFC_ULLRAM_O_BANK11218                                      0x00001308
3702 
3703 // 8 kB ULL SRAM
3704 #define RFC_ULLRAM_O_BANK11219                                      0x0000130C
3705 
3706 // 8 kB ULL SRAM
3707 #define RFC_ULLRAM_O_BANK11220                                      0x00001310
3708 
3709 // 8 kB ULL SRAM
3710 #define RFC_ULLRAM_O_BANK11221                                      0x00001314
3711 
3712 // 8 kB ULL SRAM
3713 #define RFC_ULLRAM_O_BANK11222                                      0x00001318
3714 
3715 // 8 kB ULL SRAM
3716 #define RFC_ULLRAM_O_BANK11223                                      0x0000131C
3717 
3718 // 8 kB ULL SRAM
3719 #define RFC_ULLRAM_O_BANK11224                                      0x00001320
3720 
3721 // 8 kB ULL SRAM
3722 #define RFC_ULLRAM_O_BANK11225                                      0x00001324
3723 
3724 // 8 kB ULL SRAM
3725 #define RFC_ULLRAM_O_BANK11226                                      0x00001328
3726 
3727 // 8 kB ULL SRAM
3728 #define RFC_ULLRAM_O_BANK11227                                      0x0000132C
3729 
3730 // 8 kB ULL SRAM
3731 #define RFC_ULLRAM_O_BANK11228                                      0x00001330
3732 
3733 // 8 kB ULL SRAM
3734 #define RFC_ULLRAM_O_BANK11229                                      0x00001334
3735 
3736 // 8 kB ULL SRAM
3737 #define RFC_ULLRAM_O_BANK11230                                      0x00001338
3738 
3739 // 8 kB ULL SRAM
3740 #define RFC_ULLRAM_O_BANK11231                                      0x0000133C
3741 
3742 // 8 kB ULL SRAM
3743 #define RFC_ULLRAM_O_BANK11232                                      0x00001340
3744 
3745 // 8 kB ULL SRAM
3746 #define RFC_ULLRAM_O_BANK11233                                      0x00001344
3747 
3748 // 8 kB ULL SRAM
3749 #define RFC_ULLRAM_O_BANK11234                                      0x00001348
3750 
3751 // 8 kB ULL SRAM
3752 #define RFC_ULLRAM_O_BANK11235                                      0x0000134C
3753 
3754 // 8 kB ULL SRAM
3755 #define RFC_ULLRAM_O_BANK11236                                      0x00001350
3756 
3757 // 8 kB ULL SRAM
3758 #define RFC_ULLRAM_O_BANK11237                                      0x00001354
3759 
3760 // 8 kB ULL SRAM
3761 #define RFC_ULLRAM_O_BANK11238                                      0x00001358
3762 
3763 // 8 kB ULL SRAM
3764 #define RFC_ULLRAM_O_BANK11239                                      0x0000135C
3765 
3766 // 8 kB ULL SRAM
3767 #define RFC_ULLRAM_O_BANK11240                                      0x00001360
3768 
3769 // 8 kB ULL SRAM
3770 #define RFC_ULLRAM_O_BANK11241                                      0x00001364
3771 
3772 // 8 kB ULL SRAM
3773 #define RFC_ULLRAM_O_BANK11242                                      0x00001368
3774 
3775 // 8 kB ULL SRAM
3776 #define RFC_ULLRAM_O_BANK11243                                      0x0000136C
3777 
3778 // 8 kB ULL SRAM
3779 #define RFC_ULLRAM_O_BANK11244                                      0x00001370
3780 
3781 // 8 kB ULL SRAM
3782 #define RFC_ULLRAM_O_BANK11245                                      0x00001374
3783 
3784 // 8 kB ULL SRAM
3785 #define RFC_ULLRAM_O_BANK11246                                      0x00001378
3786 
3787 // 8 kB ULL SRAM
3788 #define RFC_ULLRAM_O_BANK11247                                      0x0000137C
3789 
3790 // 8 kB ULL SRAM
3791 #define RFC_ULLRAM_O_BANK11248                                      0x00001380
3792 
3793 // 8 kB ULL SRAM
3794 #define RFC_ULLRAM_O_BANK11249                                      0x00001384
3795 
3796 // 8 kB ULL SRAM
3797 #define RFC_ULLRAM_O_BANK11250                                      0x00001388
3798 
3799 // 8 kB ULL SRAM
3800 #define RFC_ULLRAM_O_BANK11251                                      0x0000138C
3801 
3802 // 8 kB ULL SRAM
3803 #define RFC_ULLRAM_O_BANK11252                                      0x00001390
3804 
3805 // 8 kB ULL SRAM
3806 #define RFC_ULLRAM_O_BANK11253                                      0x00001394
3807 
3808 // 8 kB ULL SRAM
3809 #define RFC_ULLRAM_O_BANK11254                                      0x00001398
3810 
3811 // 8 kB ULL SRAM
3812 #define RFC_ULLRAM_O_BANK11255                                      0x0000139C
3813 
3814 // 8 kB ULL SRAM
3815 #define RFC_ULLRAM_O_BANK11256                                      0x000013A0
3816 
3817 // 8 kB ULL SRAM
3818 #define RFC_ULLRAM_O_BANK11257                                      0x000013A4
3819 
3820 // 8 kB ULL SRAM
3821 #define RFC_ULLRAM_O_BANK11258                                      0x000013A8
3822 
3823 // 8 kB ULL SRAM
3824 #define RFC_ULLRAM_O_BANK11259                                      0x000013AC
3825 
3826 // 8 kB ULL SRAM
3827 #define RFC_ULLRAM_O_BANK11260                                      0x000013B0
3828 
3829 // 8 kB ULL SRAM
3830 #define RFC_ULLRAM_O_BANK11261                                      0x000013B4
3831 
3832 // 8 kB ULL SRAM
3833 #define RFC_ULLRAM_O_BANK11262                                      0x000013B8
3834 
3835 // 8 kB ULL SRAM
3836 #define RFC_ULLRAM_O_BANK11263                                      0x000013BC
3837 
3838 // 8 kB ULL SRAM
3839 #define RFC_ULLRAM_O_BANK11264                                      0x000013C0
3840 
3841 // 8 kB ULL SRAM
3842 #define RFC_ULLRAM_O_BANK11265                                      0x000013C4
3843 
3844 // 8 kB ULL SRAM
3845 #define RFC_ULLRAM_O_BANK11266                                      0x000013C8
3846 
3847 // 8 kB ULL SRAM
3848 #define RFC_ULLRAM_O_BANK11267                                      0x000013CC
3849 
3850 // 8 kB ULL SRAM
3851 #define RFC_ULLRAM_O_BANK11268                                      0x000013D0
3852 
3853 // 8 kB ULL SRAM
3854 #define RFC_ULLRAM_O_BANK11269                                      0x000013D4
3855 
3856 // 8 kB ULL SRAM
3857 #define RFC_ULLRAM_O_BANK11270                                      0x000013D8
3858 
3859 // 8 kB ULL SRAM
3860 #define RFC_ULLRAM_O_BANK11271                                      0x000013DC
3861 
3862 // 8 kB ULL SRAM
3863 #define RFC_ULLRAM_O_BANK11272                                      0x000013E0
3864 
3865 // 8 kB ULL SRAM
3866 #define RFC_ULLRAM_O_BANK11273                                      0x000013E4
3867 
3868 // 8 kB ULL SRAM
3869 #define RFC_ULLRAM_O_BANK11274                                      0x000013E8
3870 
3871 // 8 kB ULL SRAM
3872 #define RFC_ULLRAM_O_BANK11275                                      0x000013EC
3873 
3874 // 8 kB ULL SRAM
3875 #define RFC_ULLRAM_O_BANK11276                                      0x000013F0
3876 
3877 // 8 kB ULL SRAM
3878 #define RFC_ULLRAM_O_BANK11277                                      0x000013F4
3879 
3880 // 8 kB ULL SRAM
3881 #define RFC_ULLRAM_O_BANK11278                                      0x000013F8
3882 
3883 // 8 kB ULL SRAM
3884 #define RFC_ULLRAM_O_BANK11279                                      0x000013FC
3885 
3886 // 8 kB ULL SRAM
3887 #define RFC_ULLRAM_O_BANK11280                                      0x00001400
3888 
3889 // 8 kB ULL SRAM
3890 #define RFC_ULLRAM_O_BANK11281                                      0x00001404
3891 
3892 // 8 kB ULL SRAM
3893 #define RFC_ULLRAM_O_BANK11282                                      0x00001408
3894 
3895 // 8 kB ULL SRAM
3896 #define RFC_ULLRAM_O_BANK11283                                      0x0000140C
3897 
3898 // 8 kB ULL SRAM
3899 #define RFC_ULLRAM_O_BANK11284                                      0x00001410
3900 
3901 // 8 kB ULL SRAM
3902 #define RFC_ULLRAM_O_BANK11285                                      0x00001414
3903 
3904 // 8 kB ULL SRAM
3905 #define RFC_ULLRAM_O_BANK11286                                      0x00001418
3906 
3907 // 8 kB ULL SRAM
3908 #define RFC_ULLRAM_O_BANK11287                                      0x0000141C
3909 
3910 // 8 kB ULL SRAM
3911 #define RFC_ULLRAM_O_BANK11288                                      0x00001420
3912 
3913 // 8 kB ULL SRAM
3914 #define RFC_ULLRAM_O_BANK11289                                      0x00001424
3915 
3916 // 8 kB ULL SRAM
3917 #define RFC_ULLRAM_O_BANK11290                                      0x00001428
3918 
3919 // 8 kB ULL SRAM
3920 #define RFC_ULLRAM_O_BANK11291                                      0x0000142C
3921 
3922 // 8 kB ULL SRAM
3923 #define RFC_ULLRAM_O_BANK11292                                      0x00001430
3924 
3925 // 8 kB ULL SRAM
3926 #define RFC_ULLRAM_O_BANK11293                                      0x00001434
3927 
3928 // 8 kB ULL SRAM
3929 #define RFC_ULLRAM_O_BANK11294                                      0x00001438
3930 
3931 // 8 kB ULL SRAM
3932 #define RFC_ULLRAM_O_BANK11295                                      0x0000143C
3933 
3934 // 8 kB ULL SRAM
3935 #define RFC_ULLRAM_O_BANK11296                                      0x00001440
3936 
3937 // 8 kB ULL SRAM
3938 #define RFC_ULLRAM_O_BANK11297                                      0x00001444
3939 
3940 // 8 kB ULL SRAM
3941 #define RFC_ULLRAM_O_BANK11298                                      0x00001448
3942 
3943 // 8 kB ULL SRAM
3944 #define RFC_ULLRAM_O_BANK11299                                      0x0000144C
3945 
3946 // 8 kB ULL SRAM
3947 #define RFC_ULLRAM_O_BANK11300                                      0x00001450
3948 
3949 // 8 kB ULL SRAM
3950 #define RFC_ULLRAM_O_BANK11301                                      0x00001454
3951 
3952 // 8 kB ULL SRAM
3953 #define RFC_ULLRAM_O_BANK11302                                      0x00001458
3954 
3955 // 8 kB ULL SRAM
3956 #define RFC_ULLRAM_O_BANK11303                                      0x0000145C
3957 
3958 // 8 kB ULL SRAM
3959 #define RFC_ULLRAM_O_BANK11304                                      0x00001460
3960 
3961 // 8 kB ULL SRAM
3962 #define RFC_ULLRAM_O_BANK11305                                      0x00001464
3963 
3964 // 8 kB ULL SRAM
3965 #define RFC_ULLRAM_O_BANK11306                                      0x00001468
3966 
3967 // 8 kB ULL SRAM
3968 #define RFC_ULLRAM_O_BANK11307                                      0x0000146C
3969 
3970 // 8 kB ULL SRAM
3971 #define RFC_ULLRAM_O_BANK11308                                      0x00001470
3972 
3973 // 8 kB ULL SRAM
3974 #define RFC_ULLRAM_O_BANK11309                                      0x00001474
3975 
3976 // 8 kB ULL SRAM
3977 #define RFC_ULLRAM_O_BANK11310                                      0x00001478
3978 
3979 // 8 kB ULL SRAM
3980 #define RFC_ULLRAM_O_BANK11311                                      0x0000147C
3981 
3982 // 8 kB ULL SRAM
3983 #define RFC_ULLRAM_O_BANK11312                                      0x00001480
3984 
3985 // 8 kB ULL SRAM
3986 #define RFC_ULLRAM_O_BANK11313                                      0x00001484
3987 
3988 // 8 kB ULL SRAM
3989 #define RFC_ULLRAM_O_BANK11314                                      0x00001488
3990 
3991 // 8 kB ULL SRAM
3992 #define RFC_ULLRAM_O_BANK11315                                      0x0000148C
3993 
3994 // 8 kB ULL SRAM
3995 #define RFC_ULLRAM_O_BANK11316                                      0x00001490
3996 
3997 // 8 kB ULL SRAM
3998 #define RFC_ULLRAM_O_BANK11317                                      0x00001494
3999 
4000 // 8 kB ULL SRAM
4001 #define RFC_ULLRAM_O_BANK11318                                      0x00001498
4002 
4003 // 8 kB ULL SRAM
4004 #define RFC_ULLRAM_O_BANK11319                                      0x0000149C
4005 
4006 // 8 kB ULL SRAM
4007 #define RFC_ULLRAM_O_BANK11320                                      0x000014A0
4008 
4009 // 8 kB ULL SRAM
4010 #define RFC_ULLRAM_O_BANK11321                                      0x000014A4
4011 
4012 // 8 kB ULL SRAM
4013 #define RFC_ULLRAM_O_BANK11322                                      0x000014A8
4014 
4015 // 8 kB ULL SRAM
4016 #define RFC_ULLRAM_O_BANK11323                                      0x000014AC
4017 
4018 // 8 kB ULL SRAM
4019 #define RFC_ULLRAM_O_BANK11324                                      0x000014B0
4020 
4021 // 8 kB ULL SRAM
4022 #define RFC_ULLRAM_O_BANK11325                                      0x000014B4
4023 
4024 // 8 kB ULL SRAM
4025 #define RFC_ULLRAM_O_BANK11326                                      0x000014B8
4026 
4027 // 8 kB ULL SRAM
4028 #define RFC_ULLRAM_O_BANK11327                                      0x000014BC
4029 
4030 // 8 kB ULL SRAM
4031 #define RFC_ULLRAM_O_BANK11328                                      0x000014C0
4032 
4033 // 8 kB ULL SRAM
4034 #define RFC_ULLRAM_O_BANK11329                                      0x000014C4
4035 
4036 // 8 kB ULL SRAM
4037 #define RFC_ULLRAM_O_BANK11330                                      0x000014C8
4038 
4039 // 8 kB ULL SRAM
4040 #define RFC_ULLRAM_O_BANK11331                                      0x000014CC
4041 
4042 // 8 kB ULL SRAM
4043 #define RFC_ULLRAM_O_BANK11332                                      0x000014D0
4044 
4045 // 8 kB ULL SRAM
4046 #define RFC_ULLRAM_O_BANK11333                                      0x000014D4
4047 
4048 // 8 kB ULL SRAM
4049 #define RFC_ULLRAM_O_BANK11334                                      0x000014D8
4050 
4051 // 8 kB ULL SRAM
4052 #define RFC_ULLRAM_O_BANK11335                                      0x000014DC
4053 
4054 // 8 kB ULL SRAM
4055 #define RFC_ULLRAM_O_BANK11336                                      0x000014E0
4056 
4057 // 8 kB ULL SRAM
4058 #define RFC_ULLRAM_O_BANK11337                                      0x000014E4
4059 
4060 // 8 kB ULL SRAM
4061 #define RFC_ULLRAM_O_BANK11338                                      0x000014E8
4062 
4063 // 8 kB ULL SRAM
4064 #define RFC_ULLRAM_O_BANK11339                                      0x000014EC
4065 
4066 // 8 kB ULL SRAM
4067 #define RFC_ULLRAM_O_BANK11340                                      0x000014F0
4068 
4069 // 8 kB ULL SRAM
4070 #define RFC_ULLRAM_O_BANK11341                                      0x000014F4
4071 
4072 // 8 kB ULL SRAM
4073 #define RFC_ULLRAM_O_BANK11342                                      0x000014F8
4074 
4075 // 8 kB ULL SRAM
4076 #define RFC_ULLRAM_O_BANK11343                                      0x000014FC
4077 
4078 // 8 kB ULL SRAM
4079 #define RFC_ULLRAM_O_BANK11344                                      0x00001500
4080 
4081 // 8 kB ULL SRAM
4082 #define RFC_ULLRAM_O_BANK11345                                      0x00001504
4083 
4084 // 8 kB ULL SRAM
4085 #define RFC_ULLRAM_O_BANK11346                                      0x00001508
4086 
4087 // 8 kB ULL SRAM
4088 #define RFC_ULLRAM_O_BANK11347                                      0x0000150C
4089 
4090 // 8 kB ULL SRAM
4091 #define RFC_ULLRAM_O_BANK11348                                      0x00001510
4092 
4093 // 8 kB ULL SRAM
4094 #define RFC_ULLRAM_O_BANK11349                                      0x00001514
4095 
4096 // 8 kB ULL SRAM
4097 #define RFC_ULLRAM_O_BANK11350                                      0x00001518
4098 
4099 // 8 kB ULL SRAM
4100 #define RFC_ULLRAM_O_BANK11351                                      0x0000151C
4101 
4102 // 8 kB ULL SRAM
4103 #define RFC_ULLRAM_O_BANK11352                                      0x00001520
4104 
4105 // 8 kB ULL SRAM
4106 #define RFC_ULLRAM_O_BANK11353                                      0x00001524
4107 
4108 // 8 kB ULL SRAM
4109 #define RFC_ULLRAM_O_BANK11354                                      0x00001528
4110 
4111 // 8 kB ULL SRAM
4112 #define RFC_ULLRAM_O_BANK11355                                      0x0000152C
4113 
4114 // 8 kB ULL SRAM
4115 #define RFC_ULLRAM_O_BANK11356                                      0x00001530
4116 
4117 // 8 kB ULL SRAM
4118 #define RFC_ULLRAM_O_BANK11357                                      0x00001534
4119 
4120 // 8 kB ULL SRAM
4121 #define RFC_ULLRAM_O_BANK11358                                      0x00001538
4122 
4123 // 8 kB ULL SRAM
4124 #define RFC_ULLRAM_O_BANK11359                                      0x0000153C
4125 
4126 // 8 kB ULL SRAM
4127 #define RFC_ULLRAM_O_BANK11360                                      0x00001540
4128 
4129 // 8 kB ULL SRAM
4130 #define RFC_ULLRAM_O_BANK11361                                      0x00001544
4131 
4132 // 8 kB ULL SRAM
4133 #define RFC_ULLRAM_O_BANK11362                                      0x00001548
4134 
4135 // 8 kB ULL SRAM
4136 #define RFC_ULLRAM_O_BANK11363                                      0x0000154C
4137 
4138 // 8 kB ULL SRAM
4139 #define RFC_ULLRAM_O_BANK11364                                      0x00001550
4140 
4141 // 8 kB ULL SRAM
4142 #define RFC_ULLRAM_O_BANK11365                                      0x00001554
4143 
4144 // 8 kB ULL SRAM
4145 #define RFC_ULLRAM_O_BANK11366                                      0x00001558
4146 
4147 // 8 kB ULL SRAM
4148 #define RFC_ULLRAM_O_BANK11367                                      0x0000155C
4149 
4150 // 8 kB ULL SRAM
4151 #define RFC_ULLRAM_O_BANK11368                                      0x00001560
4152 
4153 // 8 kB ULL SRAM
4154 #define RFC_ULLRAM_O_BANK11369                                      0x00001564
4155 
4156 // 8 kB ULL SRAM
4157 #define RFC_ULLRAM_O_BANK11370                                      0x00001568
4158 
4159 // 8 kB ULL SRAM
4160 #define RFC_ULLRAM_O_BANK11371                                      0x0000156C
4161 
4162 // 8 kB ULL SRAM
4163 #define RFC_ULLRAM_O_BANK11372                                      0x00001570
4164 
4165 // 8 kB ULL SRAM
4166 #define RFC_ULLRAM_O_BANK11373                                      0x00001574
4167 
4168 // 8 kB ULL SRAM
4169 #define RFC_ULLRAM_O_BANK11374                                      0x00001578
4170 
4171 // 8 kB ULL SRAM
4172 #define RFC_ULLRAM_O_BANK11375                                      0x0000157C
4173 
4174 // 8 kB ULL SRAM
4175 #define RFC_ULLRAM_O_BANK11376                                      0x00001580
4176 
4177 // 8 kB ULL SRAM
4178 #define RFC_ULLRAM_O_BANK11377                                      0x00001584
4179 
4180 // 8 kB ULL SRAM
4181 #define RFC_ULLRAM_O_BANK11378                                      0x00001588
4182 
4183 // 8 kB ULL SRAM
4184 #define RFC_ULLRAM_O_BANK11379                                      0x0000158C
4185 
4186 // 8 kB ULL SRAM
4187 #define RFC_ULLRAM_O_BANK11380                                      0x00001590
4188 
4189 // 8 kB ULL SRAM
4190 #define RFC_ULLRAM_O_BANK11381                                      0x00001594
4191 
4192 // 8 kB ULL SRAM
4193 #define RFC_ULLRAM_O_BANK11382                                      0x00001598
4194 
4195 // 8 kB ULL SRAM
4196 #define RFC_ULLRAM_O_BANK11383                                      0x0000159C
4197 
4198 // 8 kB ULL SRAM
4199 #define RFC_ULLRAM_O_BANK11384                                      0x000015A0
4200 
4201 // 8 kB ULL SRAM
4202 #define RFC_ULLRAM_O_BANK11385                                      0x000015A4
4203 
4204 // 8 kB ULL SRAM
4205 #define RFC_ULLRAM_O_BANK11386                                      0x000015A8
4206 
4207 // 8 kB ULL SRAM
4208 #define RFC_ULLRAM_O_BANK11387                                      0x000015AC
4209 
4210 // 8 kB ULL SRAM
4211 #define RFC_ULLRAM_O_BANK11388                                      0x000015B0
4212 
4213 // 8 kB ULL SRAM
4214 #define RFC_ULLRAM_O_BANK11389                                      0x000015B4
4215 
4216 // 8 kB ULL SRAM
4217 #define RFC_ULLRAM_O_BANK11390                                      0x000015B8
4218 
4219 // 8 kB ULL SRAM
4220 #define RFC_ULLRAM_O_BANK11391                                      0x000015BC
4221 
4222 // 8 kB ULL SRAM
4223 #define RFC_ULLRAM_O_BANK11392                                      0x000015C0
4224 
4225 // 8 kB ULL SRAM
4226 #define RFC_ULLRAM_O_BANK11393                                      0x000015C4
4227 
4228 // 8 kB ULL SRAM
4229 #define RFC_ULLRAM_O_BANK11394                                      0x000015C8
4230 
4231 // 8 kB ULL SRAM
4232 #define RFC_ULLRAM_O_BANK11395                                      0x000015CC
4233 
4234 // 8 kB ULL SRAM
4235 #define RFC_ULLRAM_O_BANK11396                                      0x000015D0
4236 
4237 // 8 kB ULL SRAM
4238 #define RFC_ULLRAM_O_BANK11397                                      0x000015D4
4239 
4240 // 8 kB ULL SRAM
4241 #define RFC_ULLRAM_O_BANK11398                                      0x000015D8
4242 
4243 // 8 kB ULL SRAM
4244 #define RFC_ULLRAM_O_BANK11399                                      0x000015DC
4245 
4246 // 8 kB ULL SRAM
4247 #define RFC_ULLRAM_O_BANK11400                                      0x000015E0
4248 
4249 // 8 kB ULL SRAM
4250 #define RFC_ULLRAM_O_BANK11401                                      0x000015E4
4251 
4252 // 8 kB ULL SRAM
4253 #define RFC_ULLRAM_O_BANK11402                                      0x000015E8
4254 
4255 // 8 kB ULL SRAM
4256 #define RFC_ULLRAM_O_BANK11403                                      0x000015EC
4257 
4258 // 8 kB ULL SRAM
4259 #define RFC_ULLRAM_O_BANK11404                                      0x000015F0
4260 
4261 // 8 kB ULL SRAM
4262 #define RFC_ULLRAM_O_BANK11405                                      0x000015F4
4263 
4264 // 8 kB ULL SRAM
4265 #define RFC_ULLRAM_O_BANK11406                                      0x000015F8
4266 
4267 // 8 kB ULL SRAM
4268 #define RFC_ULLRAM_O_BANK11407                                      0x000015FC
4269 
4270 // 8 kB ULL SRAM
4271 #define RFC_ULLRAM_O_BANK11408                                      0x00001600
4272 
4273 // 8 kB ULL SRAM
4274 #define RFC_ULLRAM_O_BANK11409                                      0x00001604
4275 
4276 // 8 kB ULL SRAM
4277 #define RFC_ULLRAM_O_BANK11410                                      0x00001608
4278 
4279 // 8 kB ULL SRAM
4280 #define RFC_ULLRAM_O_BANK11411                                      0x0000160C
4281 
4282 // 8 kB ULL SRAM
4283 #define RFC_ULLRAM_O_BANK11412                                      0x00001610
4284 
4285 // 8 kB ULL SRAM
4286 #define RFC_ULLRAM_O_BANK11413                                      0x00001614
4287 
4288 // 8 kB ULL SRAM
4289 #define RFC_ULLRAM_O_BANK11414                                      0x00001618
4290 
4291 // 8 kB ULL SRAM
4292 #define RFC_ULLRAM_O_BANK11415                                      0x0000161C
4293 
4294 // 8 kB ULL SRAM
4295 #define RFC_ULLRAM_O_BANK11416                                      0x00001620
4296 
4297 // 8 kB ULL SRAM
4298 #define RFC_ULLRAM_O_BANK11417                                      0x00001624
4299 
4300 // 8 kB ULL SRAM
4301 #define RFC_ULLRAM_O_BANK11418                                      0x00001628
4302 
4303 // 8 kB ULL SRAM
4304 #define RFC_ULLRAM_O_BANK11419                                      0x0000162C
4305 
4306 // 8 kB ULL SRAM
4307 #define RFC_ULLRAM_O_BANK11420                                      0x00001630
4308 
4309 // 8 kB ULL SRAM
4310 #define RFC_ULLRAM_O_BANK11421                                      0x00001634
4311 
4312 // 8 kB ULL SRAM
4313 #define RFC_ULLRAM_O_BANK11422                                      0x00001638
4314 
4315 // 8 kB ULL SRAM
4316 #define RFC_ULLRAM_O_BANK11423                                      0x0000163C
4317 
4318 // 8 kB ULL SRAM
4319 #define RFC_ULLRAM_O_BANK11424                                      0x00001640
4320 
4321 // 8 kB ULL SRAM
4322 #define RFC_ULLRAM_O_BANK11425                                      0x00001644
4323 
4324 // 8 kB ULL SRAM
4325 #define RFC_ULLRAM_O_BANK11426                                      0x00001648
4326 
4327 // 8 kB ULL SRAM
4328 #define RFC_ULLRAM_O_BANK11427                                      0x0000164C
4329 
4330 // 8 kB ULL SRAM
4331 #define RFC_ULLRAM_O_BANK11428                                      0x00001650
4332 
4333 // 8 kB ULL SRAM
4334 #define RFC_ULLRAM_O_BANK11429                                      0x00001654
4335 
4336 // 8 kB ULL SRAM
4337 #define RFC_ULLRAM_O_BANK11430                                      0x00001658
4338 
4339 // 8 kB ULL SRAM
4340 #define RFC_ULLRAM_O_BANK11431                                      0x0000165C
4341 
4342 // 8 kB ULL SRAM
4343 #define RFC_ULLRAM_O_BANK11432                                      0x00001660
4344 
4345 // 8 kB ULL SRAM
4346 #define RFC_ULLRAM_O_BANK11433                                      0x00001664
4347 
4348 // 8 kB ULL SRAM
4349 #define RFC_ULLRAM_O_BANK11434                                      0x00001668
4350 
4351 // 8 kB ULL SRAM
4352 #define RFC_ULLRAM_O_BANK11435                                      0x0000166C
4353 
4354 // 8 kB ULL SRAM
4355 #define RFC_ULLRAM_O_BANK11436                                      0x00001670
4356 
4357 // 8 kB ULL SRAM
4358 #define RFC_ULLRAM_O_BANK11437                                      0x00001674
4359 
4360 // 8 kB ULL SRAM
4361 #define RFC_ULLRAM_O_BANK11438                                      0x00001678
4362 
4363 // 8 kB ULL SRAM
4364 #define RFC_ULLRAM_O_BANK11439                                      0x0000167C
4365 
4366 // 8 kB ULL SRAM
4367 #define RFC_ULLRAM_O_BANK11440                                      0x00001680
4368 
4369 // 8 kB ULL SRAM
4370 #define RFC_ULLRAM_O_BANK11441                                      0x00001684
4371 
4372 // 8 kB ULL SRAM
4373 #define RFC_ULLRAM_O_BANK11442                                      0x00001688
4374 
4375 // 8 kB ULL SRAM
4376 #define RFC_ULLRAM_O_BANK11443                                      0x0000168C
4377 
4378 // 8 kB ULL SRAM
4379 #define RFC_ULLRAM_O_BANK11444                                      0x00001690
4380 
4381 // 8 kB ULL SRAM
4382 #define RFC_ULLRAM_O_BANK11445                                      0x00001694
4383 
4384 // 8 kB ULL SRAM
4385 #define RFC_ULLRAM_O_BANK11446                                      0x00001698
4386 
4387 // 8 kB ULL SRAM
4388 #define RFC_ULLRAM_O_BANK11447                                      0x0000169C
4389 
4390 // 8 kB ULL SRAM
4391 #define RFC_ULLRAM_O_BANK11448                                      0x000016A0
4392 
4393 // 8 kB ULL SRAM
4394 #define RFC_ULLRAM_O_BANK11449                                      0x000016A4
4395 
4396 // 8 kB ULL SRAM
4397 #define RFC_ULLRAM_O_BANK11450                                      0x000016A8
4398 
4399 // 8 kB ULL SRAM
4400 #define RFC_ULLRAM_O_BANK11451                                      0x000016AC
4401 
4402 // 8 kB ULL SRAM
4403 #define RFC_ULLRAM_O_BANK11452                                      0x000016B0
4404 
4405 // 8 kB ULL SRAM
4406 #define RFC_ULLRAM_O_BANK11453                                      0x000016B4
4407 
4408 // 8 kB ULL SRAM
4409 #define RFC_ULLRAM_O_BANK11454                                      0x000016B8
4410 
4411 // 8 kB ULL SRAM
4412 #define RFC_ULLRAM_O_BANK11455                                      0x000016BC
4413 
4414 // 8 kB ULL SRAM
4415 #define RFC_ULLRAM_O_BANK11456                                      0x000016C0
4416 
4417 // 8 kB ULL SRAM
4418 #define RFC_ULLRAM_O_BANK11457                                      0x000016C4
4419 
4420 // 8 kB ULL SRAM
4421 #define RFC_ULLRAM_O_BANK11458                                      0x000016C8
4422 
4423 // 8 kB ULL SRAM
4424 #define RFC_ULLRAM_O_BANK11459                                      0x000016CC
4425 
4426 // 8 kB ULL SRAM
4427 #define RFC_ULLRAM_O_BANK11460                                      0x000016D0
4428 
4429 // 8 kB ULL SRAM
4430 #define RFC_ULLRAM_O_BANK11461                                      0x000016D4
4431 
4432 // 8 kB ULL SRAM
4433 #define RFC_ULLRAM_O_BANK11462                                      0x000016D8
4434 
4435 // 8 kB ULL SRAM
4436 #define RFC_ULLRAM_O_BANK11463                                      0x000016DC
4437 
4438 // 8 kB ULL SRAM
4439 #define RFC_ULLRAM_O_BANK11464                                      0x000016E0
4440 
4441 // 8 kB ULL SRAM
4442 #define RFC_ULLRAM_O_BANK11465                                      0x000016E4
4443 
4444 // 8 kB ULL SRAM
4445 #define RFC_ULLRAM_O_BANK11466                                      0x000016E8
4446 
4447 // 8 kB ULL SRAM
4448 #define RFC_ULLRAM_O_BANK11467                                      0x000016EC
4449 
4450 // 8 kB ULL SRAM
4451 #define RFC_ULLRAM_O_BANK11468                                      0x000016F0
4452 
4453 // 8 kB ULL SRAM
4454 #define RFC_ULLRAM_O_BANK11469                                      0x000016F4
4455 
4456 // 8 kB ULL SRAM
4457 #define RFC_ULLRAM_O_BANK11470                                      0x000016F8
4458 
4459 // 8 kB ULL SRAM
4460 #define RFC_ULLRAM_O_BANK11471                                      0x000016FC
4461 
4462 // 8 kB ULL SRAM
4463 #define RFC_ULLRAM_O_BANK11472                                      0x00001700
4464 
4465 // 8 kB ULL SRAM
4466 #define RFC_ULLRAM_O_BANK11473                                      0x00001704
4467 
4468 // 8 kB ULL SRAM
4469 #define RFC_ULLRAM_O_BANK11474                                      0x00001708
4470 
4471 // 8 kB ULL SRAM
4472 #define RFC_ULLRAM_O_BANK11475                                      0x0000170C
4473 
4474 // 8 kB ULL SRAM
4475 #define RFC_ULLRAM_O_BANK11476                                      0x00001710
4476 
4477 // 8 kB ULL SRAM
4478 #define RFC_ULLRAM_O_BANK11477                                      0x00001714
4479 
4480 // 8 kB ULL SRAM
4481 #define RFC_ULLRAM_O_BANK11478                                      0x00001718
4482 
4483 // 8 kB ULL SRAM
4484 #define RFC_ULLRAM_O_BANK11479                                      0x0000171C
4485 
4486 // 8 kB ULL SRAM
4487 #define RFC_ULLRAM_O_BANK11480                                      0x00001720
4488 
4489 // 8 kB ULL SRAM
4490 #define RFC_ULLRAM_O_BANK11481                                      0x00001724
4491 
4492 // 8 kB ULL SRAM
4493 #define RFC_ULLRAM_O_BANK11482                                      0x00001728
4494 
4495 // 8 kB ULL SRAM
4496 #define RFC_ULLRAM_O_BANK11483                                      0x0000172C
4497 
4498 // 8 kB ULL SRAM
4499 #define RFC_ULLRAM_O_BANK11484                                      0x00001730
4500 
4501 // 8 kB ULL SRAM
4502 #define RFC_ULLRAM_O_BANK11485                                      0x00001734
4503 
4504 // 8 kB ULL SRAM
4505 #define RFC_ULLRAM_O_BANK11486                                      0x00001738
4506 
4507 // 8 kB ULL SRAM
4508 #define RFC_ULLRAM_O_BANK11487                                      0x0000173C
4509 
4510 // 8 kB ULL SRAM
4511 #define RFC_ULLRAM_O_BANK11488                                      0x00001740
4512 
4513 // 8 kB ULL SRAM
4514 #define RFC_ULLRAM_O_BANK11489                                      0x00001744
4515 
4516 // 8 kB ULL SRAM
4517 #define RFC_ULLRAM_O_BANK11490                                      0x00001748
4518 
4519 // 8 kB ULL SRAM
4520 #define RFC_ULLRAM_O_BANK11491                                      0x0000174C
4521 
4522 // 8 kB ULL SRAM
4523 #define RFC_ULLRAM_O_BANK11492                                      0x00001750
4524 
4525 // 8 kB ULL SRAM
4526 #define RFC_ULLRAM_O_BANK11493                                      0x00001754
4527 
4528 // 8 kB ULL SRAM
4529 #define RFC_ULLRAM_O_BANK11494                                      0x00001758
4530 
4531 // 8 kB ULL SRAM
4532 #define RFC_ULLRAM_O_BANK11495                                      0x0000175C
4533 
4534 // 8 kB ULL SRAM
4535 #define RFC_ULLRAM_O_BANK11496                                      0x00001760
4536 
4537 // 8 kB ULL SRAM
4538 #define RFC_ULLRAM_O_BANK11497                                      0x00001764
4539 
4540 // 8 kB ULL SRAM
4541 #define RFC_ULLRAM_O_BANK11498                                      0x00001768
4542 
4543 // 8 kB ULL SRAM
4544 #define RFC_ULLRAM_O_BANK11499                                      0x0000176C
4545 
4546 // 8 kB ULL SRAM
4547 #define RFC_ULLRAM_O_BANK11500                                      0x00001770
4548 
4549 // 8 kB ULL SRAM
4550 #define RFC_ULLRAM_O_BANK11501                                      0x00001774
4551 
4552 // 8 kB ULL SRAM
4553 #define RFC_ULLRAM_O_BANK11502                                      0x00001778
4554 
4555 // 8 kB ULL SRAM
4556 #define RFC_ULLRAM_O_BANK11503                                      0x0000177C
4557 
4558 // 8 kB ULL SRAM
4559 #define RFC_ULLRAM_O_BANK11504                                      0x00001780
4560 
4561 // 8 kB ULL SRAM
4562 #define RFC_ULLRAM_O_BANK11505                                      0x00001784
4563 
4564 // 8 kB ULL SRAM
4565 #define RFC_ULLRAM_O_BANK11506                                      0x00001788
4566 
4567 // 8 kB ULL SRAM
4568 #define RFC_ULLRAM_O_BANK11507                                      0x0000178C
4569 
4570 // 8 kB ULL SRAM
4571 #define RFC_ULLRAM_O_BANK11508                                      0x00001790
4572 
4573 // 8 kB ULL SRAM
4574 #define RFC_ULLRAM_O_BANK11509                                      0x00001794
4575 
4576 // 8 kB ULL SRAM
4577 #define RFC_ULLRAM_O_BANK11510                                      0x00001798
4578 
4579 // 8 kB ULL SRAM
4580 #define RFC_ULLRAM_O_BANK11511                                      0x0000179C
4581 
4582 // 8 kB ULL SRAM
4583 #define RFC_ULLRAM_O_BANK11512                                      0x000017A0
4584 
4585 // 8 kB ULL SRAM
4586 #define RFC_ULLRAM_O_BANK11513                                      0x000017A4
4587 
4588 // 8 kB ULL SRAM
4589 #define RFC_ULLRAM_O_BANK11514                                      0x000017A8
4590 
4591 // 8 kB ULL SRAM
4592 #define RFC_ULLRAM_O_BANK11515                                      0x000017AC
4593 
4594 // 8 kB ULL SRAM
4595 #define RFC_ULLRAM_O_BANK11516                                      0x000017B0
4596 
4597 // 8 kB ULL SRAM
4598 #define RFC_ULLRAM_O_BANK11517                                      0x000017B4
4599 
4600 // 8 kB ULL SRAM
4601 #define RFC_ULLRAM_O_BANK11518                                      0x000017B8
4602 
4603 // 8 kB ULL SRAM
4604 #define RFC_ULLRAM_O_BANK11519                                      0x000017BC
4605 
4606 // 8 kB ULL SRAM
4607 #define RFC_ULLRAM_O_BANK11520                                      0x000017C0
4608 
4609 // 8 kB ULL SRAM
4610 #define RFC_ULLRAM_O_BANK11521                                      0x000017C4
4611 
4612 // 8 kB ULL SRAM
4613 #define RFC_ULLRAM_O_BANK11522                                      0x000017C8
4614 
4615 // 8 kB ULL SRAM
4616 #define RFC_ULLRAM_O_BANK11523                                      0x000017CC
4617 
4618 // 8 kB ULL SRAM
4619 #define RFC_ULLRAM_O_BANK11524                                      0x000017D0
4620 
4621 // 8 kB ULL SRAM
4622 #define RFC_ULLRAM_O_BANK11525                                      0x000017D4
4623 
4624 // 8 kB ULL SRAM
4625 #define RFC_ULLRAM_O_BANK11526                                      0x000017D8
4626 
4627 // 8 kB ULL SRAM
4628 #define RFC_ULLRAM_O_BANK11527                                      0x000017DC
4629 
4630 // 8 kB ULL SRAM
4631 #define RFC_ULLRAM_O_BANK11528                                      0x000017E0
4632 
4633 // 8 kB ULL SRAM
4634 #define RFC_ULLRAM_O_BANK11529                                      0x000017E4
4635 
4636 // 8 kB ULL SRAM
4637 #define RFC_ULLRAM_O_BANK11530                                      0x000017E8
4638 
4639 // 8 kB ULL SRAM
4640 #define RFC_ULLRAM_O_BANK11531                                      0x000017EC
4641 
4642 // 8 kB ULL SRAM
4643 #define RFC_ULLRAM_O_BANK11532                                      0x000017F0
4644 
4645 // 8 kB ULL SRAM
4646 #define RFC_ULLRAM_O_BANK11533                                      0x000017F4
4647 
4648 // 8 kB ULL SRAM
4649 #define RFC_ULLRAM_O_BANK11534                                      0x000017F8
4650 
4651 // 8 kB ULL SRAM
4652 #define RFC_ULLRAM_O_BANK11535                                      0x000017FC
4653 
4654 // 8 kB ULL SRAM
4655 #define RFC_ULLRAM_O_BANK11536                                      0x00001800
4656 
4657 // 8 kB ULL SRAM
4658 #define RFC_ULLRAM_O_BANK11537                                      0x00001804
4659 
4660 // 8 kB ULL SRAM
4661 #define RFC_ULLRAM_O_BANK11538                                      0x00001808
4662 
4663 // 8 kB ULL SRAM
4664 #define RFC_ULLRAM_O_BANK11539                                      0x0000180C
4665 
4666 // 8 kB ULL SRAM
4667 #define RFC_ULLRAM_O_BANK11540                                      0x00001810
4668 
4669 // 8 kB ULL SRAM
4670 #define RFC_ULLRAM_O_BANK11541                                      0x00001814
4671 
4672 // 8 kB ULL SRAM
4673 #define RFC_ULLRAM_O_BANK11542                                      0x00001818
4674 
4675 // 8 kB ULL SRAM
4676 #define RFC_ULLRAM_O_BANK11543                                      0x0000181C
4677 
4678 // 8 kB ULL SRAM
4679 #define RFC_ULLRAM_O_BANK11544                                      0x00001820
4680 
4681 // 8 kB ULL SRAM
4682 #define RFC_ULLRAM_O_BANK11545                                      0x00001824
4683 
4684 // 8 kB ULL SRAM
4685 #define RFC_ULLRAM_O_BANK11546                                      0x00001828
4686 
4687 // 8 kB ULL SRAM
4688 #define RFC_ULLRAM_O_BANK11547                                      0x0000182C
4689 
4690 // 8 kB ULL SRAM
4691 #define RFC_ULLRAM_O_BANK11548                                      0x00001830
4692 
4693 // 8 kB ULL SRAM
4694 #define RFC_ULLRAM_O_BANK11549                                      0x00001834
4695 
4696 // 8 kB ULL SRAM
4697 #define RFC_ULLRAM_O_BANK11550                                      0x00001838
4698 
4699 // 8 kB ULL SRAM
4700 #define RFC_ULLRAM_O_BANK11551                                      0x0000183C
4701 
4702 // 8 kB ULL SRAM
4703 #define RFC_ULLRAM_O_BANK11552                                      0x00001840
4704 
4705 // 8 kB ULL SRAM
4706 #define RFC_ULLRAM_O_BANK11553                                      0x00001844
4707 
4708 // 8 kB ULL SRAM
4709 #define RFC_ULLRAM_O_BANK11554                                      0x00001848
4710 
4711 // 8 kB ULL SRAM
4712 #define RFC_ULLRAM_O_BANK11555                                      0x0000184C
4713 
4714 // 8 kB ULL SRAM
4715 #define RFC_ULLRAM_O_BANK11556                                      0x00001850
4716 
4717 // 8 kB ULL SRAM
4718 #define RFC_ULLRAM_O_BANK11557                                      0x00001854
4719 
4720 // 8 kB ULL SRAM
4721 #define RFC_ULLRAM_O_BANK11558                                      0x00001858
4722 
4723 // 8 kB ULL SRAM
4724 #define RFC_ULLRAM_O_BANK11559                                      0x0000185C
4725 
4726 // 8 kB ULL SRAM
4727 #define RFC_ULLRAM_O_BANK11560                                      0x00001860
4728 
4729 // 8 kB ULL SRAM
4730 #define RFC_ULLRAM_O_BANK11561                                      0x00001864
4731 
4732 // 8 kB ULL SRAM
4733 #define RFC_ULLRAM_O_BANK11562                                      0x00001868
4734 
4735 // 8 kB ULL SRAM
4736 #define RFC_ULLRAM_O_BANK11563                                      0x0000186C
4737 
4738 // 8 kB ULL SRAM
4739 #define RFC_ULLRAM_O_BANK11564                                      0x00001870
4740 
4741 // 8 kB ULL SRAM
4742 #define RFC_ULLRAM_O_BANK11565                                      0x00001874
4743 
4744 // 8 kB ULL SRAM
4745 #define RFC_ULLRAM_O_BANK11566                                      0x00001878
4746 
4747 // 8 kB ULL SRAM
4748 #define RFC_ULLRAM_O_BANK11567                                      0x0000187C
4749 
4750 // 8 kB ULL SRAM
4751 #define RFC_ULLRAM_O_BANK11568                                      0x00001880
4752 
4753 // 8 kB ULL SRAM
4754 #define RFC_ULLRAM_O_BANK11569                                      0x00001884
4755 
4756 // 8 kB ULL SRAM
4757 #define RFC_ULLRAM_O_BANK11570                                      0x00001888
4758 
4759 // 8 kB ULL SRAM
4760 #define RFC_ULLRAM_O_BANK11571                                      0x0000188C
4761 
4762 // 8 kB ULL SRAM
4763 #define RFC_ULLRAM_O_BANK11572                                      0x00001890
4764 
4765 // 8 kB ULL SRAM
4766 #define RFC_ULLRAM_O_BANK11573                                      0x00001894
4767 
4768 // 8 kB ULL SRAM
4769 #define RFC_ULLRAM_O_BANK11574                                      0x00001898
4770 
4771 // 8 kB ULL SRAM
4772 #define RFC_ULLRAM_O_BANK11575                                      0x0000189C
4773 
4774 // 8 kB ULL SRAM
4775 #define RFC_ULLRAM_O_BANK11576                                      0x000018A0
4776 
4777 // 8 kB ULL SRAM
4778 #define RFC_ULLRAM_O_BANK11577                                      0x000018A4
4779 
4780 // 8 kB ULL SRAM
4781 #define RFC_ULLRAM_O_BANK11578                                      0x000018A8
4782 
4783 // 8 kB ULL SRAM
4784 #define RFC_ULLRAM_O_BANK11579                                      0x000018AC
4785 
4786 // 8 kB ULL SRAM
4787 #define RFC_ULLRAM_O_BANK11580                                      0x000018B0
4788 
4789 // 8 kB ULL SRAM
4790 #define RFC_ULLRAM_O_BANK11581                                      0x000018B4
4791 
4792 // 8 kB ULL SRAM
4793 #define RFC_ULLRAM_O_BANK11582                                      0x000018B8
4794 
4795 // 8 kB ULL SRAM
4796 #define RFC_ULLRAM_O_BANK11583                                      0x000018BC
4797 
4798 // 8 kB ULL SRAM
4799 #define RFC_ULLRAM_O_BANK11584                                      0x000018C0
4800 
4801 // 8 kB ULL SRAM
4802 #define RFC_ULLRAM_O_BANK11585                                      0x000018C4
4803 
4804 // 8 kB ULL SRAM
4805 #define RFC_ULLRAM_O_BANK11586                                      0x000018C8
4806 
4807 // 8 kB ULL SRAM
4808 #define RFC_ULLRAM_O_BANK11587                                      0x000018CC
4809 
4810 // 8 kB ULL SRAM
4811 #define RFC_ULLRAM_O_BANK11588                                      0x000018D0
4812 
4813 // 8 kB ULL SRAM
4814 #define RFC_ULLRAM_O_BANK11589                                      0x000018D4
4815 
4816 // 8 kB ULL SRAM
4817 #define RFC_ULLRAM_O_BANK11590                                      0x000018D8
4818 
4819 // 8 kB ULL SRAM
4820 #define RFC_ULLRAM_O_BANK11591                                      0x000018DC
4821 
4822 // 8 kB ULL SRAM
4823 #define RFC_ULLRAM_O_BANK11592                                      0x000018E0
4824 
4825 // 8 kB ULL SRAM
4826 #define RFC_ULLRAM_O_BANK11593                                      0x000018E4
4827 
4828 // 8 kB ULL SRAM
4829 #define RFC_ULLRAM_O_BANK11594                                      0x000018E8
4830 
4831 // 8 kB ULL SRAM
4832 #define RFC_ULLRAM_O_BANK11595                                      0x000018EC
4833 
4834 // 8 kB ULL SRAM
4835 #define RFC_ULLRAM_O_BANK11596                                      0x000018F0
4836 
4837 // 8 kB ULL SRAM
4838 #define RFC_ULLRAM_O_BANK11597                                      0x000018F4
4839 
4840 // 8 kB ULL SRAM
4841 #define RFC_ULLRAM_O_BANK11598                                      0x000018F8
4842 
4843 // 8 kB ULL SRAM
4844 #define RFC_ULLRAM_O_BANK11599                                      0x000018FC
4845 
4846 // 8 kB ULL SRAM
4847 #define RFC_ULLRAM_O_BANK11600                                      0x00001900
4848 
4849 // 8 kB ULL SRAM
4850 #define RFC_ULLRAM_O_BANK11601                                      0x00001904
4851 
4852 // 8 kB ULL SRAM
4853 #define RFC_ULLRAM_O_BANK11602                                      0x00001908
4854 
4855 // 8 kB ULL SRAM
4856 #define RFC_ULLRAM_O_BANK11603                                      0x0000190C
4857 
4858 // 8 kB ULL SRAM
4859 #define RFC_ULLRAM_O_BANK11604                                      0x00001910
4860 
4861 // 8 kB ULL SRAM
4862 #define RFC_ULLRAM_O_BANK11605                                      0x00001914
4863 
4864 // 8 kB ULL SRAM
4865 #define RFC_ULLRAM_O_BANK11606                                      0x00001918
4866 
4867 // 8 kB ULL SRAM
4868 #define RFC_ULLRAM_O_BANK11607                                      0x0000191C
4869 
4870 // 8 kB ULL SRAM
4871 #define RFC_ULLRAM_O_BANK11608                                      0x00001920
4872 
4873 // 8 kB ULL SRAM
4874 #define RFC_ULLRAM_O_BANK11609                                      0x00001924
4875 
4876 // 8 kB ULL SRAM
4877 #define RFC_ULLRAM_O_BANK11610                                      0x00001928
4878 
4879 // 8 kB ULL SRAM
4880 #define RFC_ULLRAM_O_BANK11611                                      0x0000192C
4881 
4882 // 8 kB ULL SRAM
4883 #define RFC_ULLRAM_O_BANK11612                                      0x00001930
4884 
4885 // 8 kB ULL SRAM
4886 #define RFC_ULLRAM_O_BANK11613                                      0x00001934
4887 
4888 // 8 kB ULL SRAM
4889 #define RFC_ULLRAM_O_BANK11614                                      0x00001938
4890 
4891 // 8 kB ULL SRAM
4892 #define RFC_ULLRAM_O_BANK11615                                      0x0000193C
4893 
4894 // 8 kB ULL SRAM
4895 #define RFC_ULLRAM_O_BANK11616                                      0x00001940
4896 
4897 // 8 kB ULL SRAM
4898 #define RFC_ULLRAM_O_BANK11617                                      0x00001944
4899 
4900 // 8 kB ULL SRAM
4901 #define RFC_ULLRAM_O_BANK11618                                      0x00001948
4902 
4903 // 8 kB ULL SRAM
4904 #define RFC_ULLRAM_O_BANK11619                                      0x0000194C
4905 
4906 // 8 kB ULL SRAM
4907 #define RFC_ULLRAM_O_BANK11620                                      0x00001950
4908 
4909 // 8 kB ULL SRAM
4910 #define RFC_ULLRAM_O_BANK11621                                      0x00001954
4911 
4912 // 8 kB ULL SRAM
4913 #define RFC_ULLRAM_O_BANK11622                                      0x00001958
4914 
4915 // 8 kB ULL SRAM
4916 #define RFC_ULLRAM_O_BANK11623                                      0x0000195C
4917 
4918 // 8 kB ULL SRAM
4919 #define RFC_ULLRAM_O_BANK11624                                      0x00001960
4920 
4921 // 8 kB ULL SRAM
4922 #define RFC_ULLRAM_O_BANK11625                                      0x00001964
4923 
4924 // 8 kB ULL SRAM
4925 #define RFC_ULLRAM_O_BANK11626                                      0x00001968
4926 
4927 // 8 kB ULL SRAM
4928 #define RFC_ULLRAM_O_BANK11627                                      0x0000196C
4929 
4930 // 8 kB ULL SRAM
4931 #define RFC_ULLRAM_O_BANK11628                                      0x00001970
4932 
4933 // 8 kB ULL SRAM
4934 #define RFC_ULLRAM_O_BANK11629                                      0x00001974
4935 
4936 // 8 kB ULL SRAM
4937 #define RFC_ULLRAM_O_BANK11630                                      0x00001978
4938 
4939 // 8 kB ULL SRAM
4940 #define RFC_ULLRAM_O_BANK11631                                      0x0000197C
4941 
4942 // 8 kB ULL SRAM
4943 #define RFC_ULLRAM_O_BANK11632                                      0x00001980
4944 
4945 // 8 kB ULL SRAM
4946 #define RFC_ULLRAM_O_BANK11633                                      0x00001984
4947 
4948 // 8 kB ULL SRAM
4949 #define RFC_ULLRAM_O_BANK11634                                      0x00001988
4950 
4951 // 8 kB ULL SRAM
4952 #define RFC_ULLRAM_O_BANK11635                                      0x0000198C
4953 
4954 // 8 kB ULL SRAM
4955 #define RFC_ULLRAM_O_BANK11636                                      0x00001990
4956 
4957 // 8 kB ULL SRAM
4958 #define RFC_ULLRAM_O_BANK11637                                      0x00001994
4959 
4960 // 8 kB ULL SRAM
4961 #define RFC_ULLRAM_O_BANK11638                                      0x00001998
4962 
4963 // 8 kB ULL SRAM
4964 #define RFC_ULLRAM_O_BANK11639                                      0x0000199C
4965 
4966 // 8 kB ULL SRAM
4967 #define RFC_ULLRAM_O_BANK11640                                      0x000019A0
4968 
4969 // 8 kB ULL SRAM
4970 #define RFC_ULLRAM_O_BANK11641                                      0x000019A4
4971 
4972 // 8 kB ULL SRAM
4973 #define RFC_ULLRAM_O_BANK11642                                      0x000019A8
4974 
4975 // 8 kB ULL SRAM
4976 #define RFC_ULLRAM_O_BANK11643                                      0x000019AC
4977 
4978 // 8 kB ULL SRAM
4979 #define RFC_ULLRAM_O_BANK11644                                      0x000019B0
4980 
4981 // 8 kB ULL SRAM
4982 #define RFC_ULLRAM_O_BANK11645                                      0x000019B4
4983 
4984 // 8 kB ULL SRAM
4985 #define RFC_ULLRAM_O_BANK11646                                      0x000019B8
4986 
4987 // 8 kB ULL SRAM
4988 #define RFC_ULLRAM_O_BANK11647                                      0x000019BC
4989 
4990 // 8 kB ULL SRAM
4991 #define RFC_ULLRAM_O_BANK11648                                      0x000019C0
4992 
4993 // 8 kB ULL SRAM
4994 #define RFC_ULLRAM_O_BANK11649                                      0x000019C4
4995 
4996 // 8 kB ULL SRAM
4997 #define RFC_ULLRAM_O_BANK11650                                      0x000019C8
4998 
4999 // 8 kB ULL SRAM
5000 #define RFC_ULLRAM_O_BANK11651                                      0x000019CC
5001 
5002 // 8 kB ULL SRAM
5003 #define RFC_ULLRAM_O_BANK11652                                      0x000019D0
5004 
5005 // 8 kB ULL SRAM
5006 #define RFC_ULLRAM_O_BANK11653                                      0x000019D4
5007 
5008 // 8 kB ULL SRAM
5009 #define RFC_ULLRAM_O_BANK11654                                      0x000019D8
5010 
5011 // 8 kB ULL SRAM
5012 #define RFC_ULLRAM_O_BANK11655                                      0x000019DC
5013 
5014 // 8 kB ULL SRAM
5015 #define RFC_ULLRAM_O_BANK11656                                      0x000019E0
5016 
5017 // 8 kB ULL SRAM
5018 #define RFC_ULLRAM_O_BANK11657                                      0x000019E4
5019 
5020 // 8 kB ULL SRAM
5021 #define RFC_ULLRAM_O_BANK11658                                      0x000019E8
5022 
5023 // 8 kB ULL SRAM
5024 #define RFC_ULLRAM_O_BANK11659                                      0x000019EC
5025 
5026 // 8 kB ULL SRAM
5027 #define RFC_ULLRAM_O_BANK11660                                      0x000019F0
5028 
5029 // 8 kB ULL SRAM
5030 #define RFC_ULLRAM_O_BANK11661                                      0x000019F4
5031 
5032 // 8 kB ULL SRAM
5033 #define RFC_ULLRAM_O_BANK11662                                      0x000019F8
5034 
5035 // 8 kB ULL SRAM
5036 #define RFC_ULLRAM_O_BANK11663                                      0x000019FC
5037 
5038 // 8 kB ULL SRAM
5039 #define RFC_ULLRAM_O_BANK11664                                      0x00001A00
5040 
5041 // 8 kB ULL SRAM
5042 #define RFC_ULLRAM_O_BANK11665                                      0x00001A04
5043 
5044 // 8 kB ULL SRAM
5045 #define RFC_ULLRAM_O_BANK11666                                      0x00001A08
5046 
5047 // 8 kB ULL SRAM
5048 #define RFC_ULLRAM_O_BANK11667                                      0x00001A0C
5049 
5050 // 8 kB ULL SRAM
5051 #define RFC_ULLRAM_O_BANK11668                                      0x00001A10
5052 
5053 // 8 kB ULL SRAM
5054 #define RFC_ULLRAM_O_BANK11669                                      0x00001A14
5055 
5056 // 8 kB ULL SRAM
5057 #define RFC_ULLRAM_O_BANK11670                                      0x00001A18
5058 
5059 // 8 kB ULL SRAM
5060 #define RFC_ULLRAM_O_BANK11671                                      0x00001A1C
5061 
5062 // 8 kB ULL SRAM
5063 #define RFC_ULLRAM_O_BANK11672                                      0x00001A20
5064 
5065 // 8 kB ULL SRAM
5066 #define RFC_ULLRAM_O_BANK11673                                      0x00001A24
5067 
5068 // 8 kB ULL SRAM
5069 #define RFC_ULLRAM_O_BANK11674                                      0x00001A28
5070 
5071 // 8 kB ULL SRAM
5072 #define RFC_ULLRAM_O_BANK11675                                      0x00001A2C
5073 
5074 // 8 kB ULL SRAM
5075 #define RFC_ULLRAM_O_BANK11676                                      0x00001A30
5076 
5077 // 8 kB ULL SRAM
5078 #define RFC_ULLRAM_O_BANK11677                                      0x00001A34
5079 
5080 // 8 kB ULL SRAM
5081 #define RFC_ULLRAM_O_BANK11678                                      0x00001A38
5082 
5083 // 8 kB ULL SRAM
5084 #define RFC_ULLRAM_O_BANK11679                                      0x00001A3C
5085 
5086 // 8 kB ULL SRAM
5087 #define RFC_ULLRAM_O_BANK11680                                      0x00001A40
5088 
5089 // 8 kB ULL SRAM
5090 #define RFC_ULLRAM_O_BANK11681                                      0x00001A44
5091 
5092 // 8 kB ULL SRAM
5093 #define RFC_ULLRAM_O_BANK11682                                      0x00001A48
5094 
5095 // 8 kB ULL SRAM
5096 #define RFC_ULLRAM_O_BANK11683                                      0x00001A4C
5097 
5098 // 8 kB ULL SRAM
5099 #define RFC_ULLRAM_O_BANK11684                                      0x00001A50
5100 
5101 // 8 kB ULL SRAM
5102 #define RFC_ULLRAM_O_BANK11685                                      0x00001A54
5103 
5104 // 8 kB ULL SRAM
5105 #define RFC_ULLRAM_O_BANK11686                                      0x00001A58
5106 
5107 // 8 kB ULL SRAM
5108 #define RFC_ULLRAM_O_BANK11687                                      0x00001A5C
5109 
5110 // 8 kB ULL SRAM
5111 #define RFC_ULLRAM_O_BANK11688                                      0x00001A60
5112 
5113 // 8 kB ULL SRAM
5114 #define RFC_ULLRAM_O_BANK11689                                      0x00001A64
5115 
5116 // 8 kB ULL SRAM
5117 #define RFC_ULLRAM_O_BANK11690                                      0x00001A68
5118 
5119 // 8 kB ULL SRAM
5120 #define RFC_ULLRAM_O_BANK11691                                      0x00001A6C
5121 
5122 // 8 kB ULL SRAM
5123 #define RFC_ULLRAM_O_BANK11692                                      0x00001A70
5124 
5125 // 8 kB ULL SRAM
5126 #define RFC_ULLRAM_O_BANK11693                                      0x00001A74
5127 
5128 // 8 kB ULL SRAM
5129 #define RFC_ULLRAM_O_BANK11694                                      0x00001A78
5130 
5131 // 8 kB ULL SRAM
5132 #define RFC_ULLRAM_O_BANK11695                                      0x00001A7C
5133 
5134 // 8 kB ULL SRAM
5135 #define RFC_ULLRAM_O_BANK11696                                      0x00001A80
5136 
5137 // 8 kB ULL SRAM
5138 #define RFC_ULLRAM_O_BANK11697                                      0x00001A84
5139 
5140 // 8 kB ULL SRAM
5141 #define RFC_ULLRAM_O_BANK11698                                      0x00001A88
5142 
5143 // 8 kB ULL SRAM
5144 #define RFC_ULLRAM_O_BANK11699                                      0x00001A8C
5145 
5146 // 8 kB ULL SRAM
5147 #define RFC_ULLRAM_O_BANK11700                                      0x00001A90
5148 
5149 // 8 kB ULL SRAM
5150 #define RFC_ULLRAM_O_BANK11701                                      0x00001A94
5151 
5152 // 8 kB ULL SRAM
5153 #define RFC_ULLRAM_O_BANK11702                                      0x00001A98
5154 
5155 // 8 kB ULL SRAM
5156 #define RFC_ULLRAM_O_BANK11703                                      0x00001A9C
5157 
5158 // 8 kB ULL SRAM
5159 #define RFC_ULLRAM_O_BANK11704                                      0x00001AA0
5160 
5161 // 8 kB ULL SRAM
5162 #define RFC_ULLRAM_O_BANK11705                                      0x00001AA4
5163 
5164 // 8 kB ULL SRAM
5165 #define RFC_ULLRAM_O_BANK11706                                      0x00001AA8
5166 
5167 // 8 kB ULL SRAM
5168 #define RFC_ULLRAM_O_BANK11707                                      0x00001AAC
5169 
5170 // 8 kB ULL SRAM
5171 #define RFC_ULLRAM_O_BANK11708                                      0x00001AB0
5172 
5173 // 8 kB ULL SRAM
5174 #define RFC_ULLRAM_O_BANK11709                                      0x00001AB4
5175 
5176 // 8 kB ULL SRAM
5177 #define RFC_ULLRAM_O_BANK11710                                      0x00001AB8
5178 
5179 // 8 kB ULL SRAM
5180 #define RFC_ULLRAM_O_BANK11711                                      0x00001ABC
5181 
5182 // 8 kB ULL SRAM
5183 #define RFC_ULLRAM_O_BANK11712                                      0x00001AC0
5184 
5185 // 8 kB ULL SRAM
5186 #define RFC_ULLRAM_O_BANK11713                                      0x00001AC4
5187 
5188 // 8 kB ULL SRAM
5189 #define RFC_ULLRAM_O_BANK11714                                      0x00001AC8
5190 
5191 // 8 kB ULL SRAM
5192 #define RFC_ULLRAM_O_BANK11715                                      0x00001ACC
5193 
5194 // 8 kB ULL SRAM
5195 #define RFC_ULLRAM_O_BANK11716                                      0x00001AD0
5196 
5197 // 8 kB ULL SRAM
5198 #define RFC_ULLRAM_O_BANK11717                                      0x00001AD4
5199 
5200 // 8 kB ULL SRAM
5201 #define RFC_ULLRAM_O_BANK11718                                      0x00001AD8
5202 
5203 // 8 kB ULL SRAM
5204 #define RFC_ULLRAM_O_BANK11719                                      0x00001ADC
5205 
5206 // 8 kB ULL SRAM
5207 #define RFC_ULLRAM_O_BANK11720                                      0x00001AE0
5208 
5209 // 8 kB ULL SRAM
5210 #define RFC_ULLRAM_O_BANK11721                                      0x00001AE4
5211 
5212 // 8 kB ULL SRAM
5213 #define RFC_ULLRAM_O_BANK11722                                      0x00001AE8
5214 
5215 // 8 kB ULL SRAM
5216 #define RFC_ULLRAM_O_BANK11723                                      0x00001AEC
5217 
5218 // 8 kB ULL SRAM
5219 #define RFC_ULLRAM_O_BANK11724                                      0x00001AF0
5220 
5221 // 8 kB ULL SRAM
5222 #define RFC_ULLRAM_O_BANK11725                                      0x00001AF4
5223 
5224 // 8 kB ULL SRAM
5225 #define RFC_ULLRAM_O_BANK11726                                      0x00001AF8
5226 
5227 // 8 kB ULL SRAM
5228 #define RFC_ULLRAM_O_BANK11727                                      0x00001AFC
5229 
5230 // 8 kB ULL SRAM
5231 #define RFC_ULLRAM_O_BANK11728                                      0x00001B00
5232 
5233 // 8 kB ULL SRAM
5234 #define RFC_ULLRAM_O_BANK11729                                      0x00001B04
5235 
5236 // 8 kB ULL SRAM
5237 #define RFC_ULLRAM_O_BANK11730                                      0x00001B08
5238 
5239 // 8 kB ULL SRAM
5240 #define RFC_ULLRAM_O_BANK11731                                      0x00001B0C
5241 
5242 // 8 kB ULL SRAM
5243 #define RFC_ULLRAM_O_BANK11732                                      0x00001B10
5244 
5245 // 8 kB ULL SRAM
5246 #define RFC_ULLRAM_O_BANK11733                                      0x00001B14
5247 
5248 // 8 kB ULL SRAM
5249 #define RFC_ULLRAM_O_BANK11734                                      0x00001B18
5250 
5251 // 8 kB ULL SRAM
5252 #define RFC_ULLRAM_O_BANK11735                                      0x00001B1C
5253 
5254 // 8 kB ULL SRAM
5255 #define RFC_ULLRAM_O_BANK11736                                      0x00001B20
5256 
5257 // 8 kB ULL SRAM
5258 #define RFC_ULLRAM_O_BANK11737                                      0x00001B24
5259 
5260 // 8 kB ULL SRAM
5261 #define RFC_ULLRAM_O_BANK11738                                      0x00001B28
5262 
5263 // 8 kB ULL SRAM
5264 #define RFC_ULLRAM_O_BANK11739                                      0x00001B2C
5265 
5266 // 8 kB ULL SRAM
5267 #define RFC_ULLRAM_O_BANK11740                                      0x00001B30
5268 
5269 // 8 kB ULL SRAM
5270 #define RFC_ULLRAM_O_BANK11741                                      0x00001B34
5271 
5272 // 8 kB ULL SRAM
5273 #define RFC_ULLRAM_O_BANK11742                                      0x00001B38
5274 
5275 // 8 kB ULL SRAM
5276 #define RFC_ULLRAM_O_BANK11743                                      0x00001B3C
5277 
5278 // 8 kB ULL SRAM
5279 #define RFC_ULLRAM_O_BANK11744                                      0x00001B40
5280 
5281 // 8 kB ULL SRAM
5282 #define RFC_ULLRAM_O_BANK11745                                      0x00001B44
5283 
5284 // 8 kB ULL SRAM
5285 #define RFC_ULLRAM_O_BANK11746                                      0x00001B48
5286 
5287 // 8 kB ULL SRAM
5288 #define RFC_ULLRAM_O_BANK11747                                      0x00001B4C
5289 
5290 // 8 kB ULL SRAM
5291 #define RFC_ULLRAM_O_BANK11748                                      0x00001B50
5292 
5293 // 8 kB ULL SRAM
5294 #define RFC_ULLRAM_O_BANK11749                                      0x00001B54
5295 
5296 // 8 kB ULL SRAM
5297 #define RFC_ULLRAM_O_BANK11750                                      0x00001B58
5298 
5299 // 8 kB ULL SRAM
5300 #define RFC_ULLRAM_O_BANK11751                                      0x00001B5C
5301 
5302 // 8 kB ULL SRAM
5303 #define RFC_ULLRAM_O_BANK11752                                      0x00001B60
5304 
5305 // 8 kB ULL SRAM
5306 #define RFC_ULLRAM_O_BANK11753                                      0x00001B64
5307 
5308 // 8 kB ULL SRAM
5309 #define RFC_ULLRAM_O_BANK11754                                      0x00001B68
5310 
5311 // 8 kB ULL SRAM
5312 #define RFC_ULLRAM_O_BANK11755                                      0x00001B6C
5313 
5314 // 8 kB ULL SRAM
5315 #define RFC_ULLRAM_O_BANK11756                                      0x00001B70
5316 
5317 // 8 kB ULL SRAM
5318 #define RFC_ULLRAM_O_BANK11757                                      0x00001B74
5319 
5320 // 8 kB ULL SRAM
5321 #define RFC_ULLRAM_O_BANK11758                                      0x00001B78
5322 
5323 // 8 kB ULL SRAM
5324 #define RFC_ULLRAM_O_BANK11759                                      0x00001B7C
5325 
5326 // 8 kB ULL SRAM
5327 #define RFC_ULLRAM_O_BANK11760                                      0x00001B80
5328 
5329 // 8 kB ULL SRAM
5330 #define RFC_ULLRAM_O_BANK11761                                      0x00001B84
5331 
5332 // 8 kB ULL SRAM
5333 #define RFC_ULLRAM_O_BANK11762                                      0x00001B88
5334 
5335 // 8 kB ULL SRAM
5336 #define RFC_ULLRAM_O_BANK11763                                      0x00001B8C
5337 
5338 // 8 kB ULL SRAM
5339 #define RFC_ULLRAM_O_BANK11764                                      0x00001B90
5340 
5341 // 8 kB ULL SRAM
5342 #define RFC_ULLRAM_O_BANK11765                                      0x00001B94
5343 
5344 // 8 kB ULL SRAM
5345 #define RFC_ULLRAM_O_BANK11766                                      0x00001B98
5346 
5347 // 8 kB ULL SRAM
5348 #define RFC_ULLRAM_O_BANK11767                                      0x00001B9C
5349 
5350 // 8 kB ULL SRAM
5351 #define RFC_ULLRAM_O_BANK11768                                      0x00001BA0
5352 
5353 // 8 kB ULL SRAM
5354 #define RFC_ULLRAM_O_BANK11769                                      0x00001BA4
5355 
5356 // 8 kB ULL SRAM
5357 #define RFC_ULLRAM_O_BANK11770                                      0x00001BA8
5358 
5359 // 8 kB ULL SRAM
5360 #define RFC_ULLRAM_O_BANK11771                                      0x00001BAC
5361 
5362 // 8 kB ULL SRAM
5363 #define RFC_ULLRAM_O_BANK11772                                      0x00001BB0
5364 
5365 // 8 kB ULL SRAM
5366 #define RFC_ULLRAM_O_BANK11773                                      0x00001BB4
5367 
5368 // 8 kB ULL SRAM
5369 #define RFC_ULLRAM_O_BANK11774                                      0x00001BB8
5370 
5371 // 8 kB ULL SRAM
5372 #define RFC_ULLRAM_O_BANK11775                                      0x00001BBC
5373 
5374 // 8 kB ULL SRAM
5375 #define RFC_ULLRAM_O_BANK11776                                      0x00001BC0
5376 
5377 // 8 kB ULL SRAM
5378 #define RFC_ULLRAM_O_BANK11777                                      0x00001BC4
5379 
5380 // 8 kB ULL SRAM
5381 #define RFC_ULLRAM_O_BANK11778                                      0x00001BC8
5382 
5383 // 8 kB ULL SRAM
5384 #define RFC_ULLRAM_O_BANK11779                                      0x00001BCC
5385 
5386 // 8 kB ULL SRAM
5387 #define RFC_ULLRAM_O_BANK11780                                      0x00001BD0
5388 
5389 // 8 kB ULL SRAM
5390 #define RFC_ULLRAM_O_BANK11781                                      0x00001BD4
5391 
5392 // 8 kB ULL SRAM
5393 #define RFC_ULLRAM_O_BANK11782                                      0x00001BD8
5394 
5395 // 8 kB ULL SRAM
5396 #define RFC_ULLRAM_O_BANK11783                                      0x00001BDC
5397 
5398 // 8 kB ULL SRAM
5399 #define RFC_ULLRAM_O_BANK11784                                      0x00001BE0
5400 
5401 // 8 kB ULL SRAM
5402 #define RFC_ULLRAM_O_BANK11785                                      0x00001BE4
5403 
5404 // 8 kB ULL SRAM
5405 #define RFC_ULLRAM_O_BANK11786                                      0x00001BE8
5406 
5407 // 8 kB ULL SRAM
5408 #define RFC_ULLRAM_O_BANK11787                                      0x00001BEC
5409 
5410 // 8 kB ULL SRAM
5411 #define RFC_ULLRAM_O_BANK11788                                      0x00001BF0
5412 
5413 // 8 kB ULL SRAM
5414 #define RFC_ULLRAM_O_BANK11789                                      0x00001BF4
5415 
5416 // 8 kB ULL SRAM
5417 #define RFC_ULLRAM_O_BANK11790                                      0x00001BF8
5418 
5419 // 8 kB ULL SRAM
5420 #define RFC_ULLRAM_O_BANK11791                                      0x00001BFC
5421 
5422 // 8 kB ULL SRAM
5423 #define RFC_ULLRAM_O_BANK11792                                      0x00001C00
5424 
5425 // 8 kB ULL SRAM
5426 #define RFC_ULLRAM_O_BANK11793                                      0x00001C04
5427 
5428 // 8 kB ULL SRAM
5429 #define RFC_ULLRAM_O_BANK11794                                      0x00001C08
5430 
5431 // 8 kB ULL SRAM
5432 #define RFC_ULLRAM_O_BANK11795                                      0x00001C0C
5433 
5434 // 8 kB ULL SRAM
5435 #define RFC_ULLRAM_O_BANK11796                                      0x00001C10
5436 
5437 // 8 kB ULL SRAM
5438 #define RFC_ULLRAM_O_BANK11797                                      0x00001C14
5439 
5440 // 8 kB ULL SRAM
5441 #define RFC_ULLRAM_O_BANK11798                                      0x00001C18
5442 
5443 // 8 kB ULL SRAM
5444 #define RFC_ULLRAM_O_BANK11799                                      0x00001C1C
5445 
5446 // 8 kB ULL SRAM
5447 #define RFC_ULLRAM_O_BANK11800                                      0x00001C20
5448 
5449 // 8 kB ULL SRAM
5450 #define RFC_ULLRAM_O_BANK11801                                      0x00001C24
5451 
5452 // 8 kB ULL SRAM
5453 #define RFC_ULLRAM_O_BANK11802                                      0x00001C28
5454 
5455 // 8 kB ULL SRAM
5456 #define RFC_ULLRAM_O_BANK11803                                      0x00001C2C
5457 
5458 // 8 kB ULL SRAM
5459 #define RFC_ULLRAM_O_BANK11804                                      0x00001C30
5460 
5461 // 8 kB ULL SRAM
5462 #define RFC_ULLRAM_O_BANK11805                                      0x00001C34
5463 
5464 // 8 kB ULL SRAM
5465 #define RFC_ULLRAM_O_BANK11806                                      0x00001C38
5466 
5467 // 8 kB ULL SRAM
5468 #define RFC_ULLRAM_O_BANK11807                                      0x00001C3C
5469 
5470 // 8 kB ULL SRAM
5471 #define RFC_ULLRAM_O_BANK11808                                      0x00001C40
5472 
5473 // 8 kB ULL SRAM
5474 #define RFC_ULLRAM_O_BANK11809                                      0x00001C44
5475 
5476 // 8 kB ULL SRAM
5477 #define RFC_ULLRAM_O_BANK11810                                      0x00001C48
5478 
5479 // 8 kB ULL SRAM
5480 #define RFC_ULLRAM_O_BANK11811                                      0x00001C4C
5481 
5482 // 8 kB ULL SRAM
5483 #define RFC_ULLRAM_O_BANK11812                                      0x00001C50
5484 
5485 // 8 kB ULL SRAM
5486 #define RFC_ULLRAM_O_BANK11813                                      0x00001C54
5487 
5488 // 8 kB ULL SRAM
5489 #define RFC_ULLRAM_O_BANK11814                                      0x00001C58
5490 
5491 // 8 kB ULL SRAM
5492 #define RFC_ULLRAM_O_BANK11815                                      0x00001C5C
5493 
5494 // 8 kB ULL SRAM
5495 #define RFC_ULLRAM_O_BANK11816                                      0x00001C60
5496 
5497 // 8 kB ULL SRAM
5498 #define RFC_ULLRAM_O_BANK11817                                      0x00001C64
5499 
5500 // 8 kB ULL SRAM
5501 #define RFC_ULLRAM_O_BANK11818                                      0x00001C68
5502 
5503 // 8 kB ULL SRAM
5504 #define RFC_ULLRAM_O_BANK11819                                      0x00001C6C
5505 
5506 // 8 kB ULL SRAM
5507 #define RFC_ULLRAM_O_BANK11820                                      0x00001C70
5508 
5509 // 8 kB ULL SRAM
5510 #define RFC_ULLRAM_O_BANK11821                                      0x00001C74
5511 
5512 // 8 kB ULL SRAM
5513 #define RFC_ULLRAM_O_BANK11822                                      0x00001C78
5514 
5515 // 8 kB ULL SRAM
5516 #define RFC_ULLRAM_O_BANK11823                                      0x00001C7C
5517 
5518 // 8 kB ULL SRAM
5519 #define RFC_ULLRAM_O_BANK11824                                      0x00001C80
5520 
5521 // 8 kB ULL SRAM
5522 #define RFC_ULLRAM_O_BANK11825                                      0x00001C84
5523 
5524 // 8 kB ULL SRAM
5525 #define RFC_ULLRAM_O_BANK11826                                      0x00001C88
5526 
5527 // 8 kB ULL SRAM
5528 #define RFC_ULLRAM_O_BANK11827                                      0x00001C8C
5529 
5530 // 8 kB ULL SRAM
5531 #define RFC_ULLRAM_O_BANK11828                                      0x00001C90
5532 
5533 // 8 kB ULL SRAM
5534 #define RFC_ULLRAM_O_BANK11829                                      0x00001C94
5535 
5536 // 8 kB ULL SRAM
5537 #define RFC_ULLRAM_O_BANK11830                                      0x00001C98
5538 
5539 // 8 kB ULL SRAM
5540 #define RFC_ULLRAM_O_BANK11831                                      0x00001C9C
5541 
5542 // 8 kB ULL SRAM
5543 #define RFC_ULLRAM_O_BANK11832                                      0x00001CA0
5544 
5545 // 8 kB ULL SRAM
5546 #define RFC_ULLRAM_O_BANK11833                                      0x00001CA4
5547 
5548 // 8 kB ULL SRAM
5549 #define RFC_ULLRAM_O_BANK11834                                      0x00001CA8
5550 
5551 // 8 kB ULL SRAM
5552 #define RFC_ULLRAM_O_BANK11835                                      0x00001CAC
5553 
5554 // 8 kB ULL SRAM
5555 #define RFC_ULLRAM_O_BANK11836                                      0x00001CB0
5556 
5557 // 8 kB ULL SRAM
5558 #define RFC_ULLRAM_O_BANK11837                                      0x00001CB4
5559 
5560 // 8 kB ULL SRAM
5561 #define RFC_ULLRAM_O_BANK11838                                      0x00001CB8
5562 
5563 // 8 kB ULL SRAM
5564 #define RFC_ULLRAM_O_BANK11839                                      0x00001CBC
5565 
5566 // 8 kB ULL SRAM
5567 #define RFC_ULLRAM_O_BANK11840                                      0x00001CC0
5568 
5569 // 8 kB ULL SRAM
5570 #define RFC_ULLRAM_O_BANK11841                                      0x00001CC4
5571 
5572 // 8 kB ULL SRAM
5573 #define RFC_ULLRAM_O_BANK11842                                      0x00001CC8
5574 
5575 // 8 kB ULL SRAM
5576 #define RFC_ULLRAM_O_BANK11843                                      0x00001CCC
5577 
5578 // 8 kB ULL SRAM
5579 #define RFC_ULLRAM_O_BANK11844                                      0x00001CD0
5580 
5581 // 8 kB ULL SRAM
5582 #define RFC_ULLRAM_O_BANK11845                                      0x00001CD4
5583 
5584 // 8 kB ULL SRAM
5585 #define RFC_ULLRAM_O_BANK11846                                      0x00001CD8
5586 
5587 // 8 kB ULL SRAM
5588 #define RFC_ULLRAM_O_BANK11847                                      0x00001CDC
5589 
5590 // 8 kB ULL SRAM
5591 #define RFC_ULLRAM_O_BANK11848                                      0x00001CE0
5592 
5593 // 8 kB ULL SRAM
5594 #define RFC_ULLRAM_O_BANK11849                                      0x00001CE4
5595 
5596 // 8 kB ULL SRAM
5597 #define RFC_ULLRAM_O_BANK11850                                      0x00001CE8
5598 
5599 // 8 kB ULL SRAM
5600 #define RFC_ULLRAM_O_BANK11851                                      0x00001CEC
5601 
5602 // 8 kB ULL SRAM
5603 #define RFC_ULLRAM_O_BANK11852                                      0x00001CF0
5604 
5605 // 8 kB ULL SRAM
5606 #define RFC_ULLRAM_O_BANK11853                                      0x00001CF4
5607 
5608 // 8 kB ULL SRAM
5609 #define RFC_ULLRAM_O_BANK11854                                      0x00001CF8
5610 
5611 // 8 kB ULL SRAM
5612 #define RFC_ULLRAM_O_BANK11855                                      0x00001CFC
5613 
5614 // 8 kB ULL SRAM
5615 #define RFC_ULLRAM_O_BANK11856                                      0x00001D00
5616 
5617 // 8 kB ULL SRAM
5618 #define RFC_ULLRAM_O_BANK11857                                      0x00001D04
5619 
5620 // 8 kB ULL SRAM
5621 #define RFC_ULLRAM_O_BANK11858                                      0x00001D08
5622 
5623 // 8 kB ULL SRAM
5624 #define RFC_ULLRAM_O_BANK11859                                      0x00001D0C
5625 
5626 // 8 kB ULL SRAM
5627 #define RFC_ULLRAM_O_BANK11860                                      0x00001D10
5628 
5629 // 8 kB ULL SRAM
5630 #define RFC_ULLRAM_O_BANK11861                                      0x00001D14
5631 
5632 // 8 kB ULL SRAM
5633 #define RFC_ULLRAM_O_BANK11862                                      0x00001D18
5634 
5635 // 8 kB ULL SRAM
5636 #define RFC_ULLRAM_O_BANK11863                                      0x00001D1C
5637 
5638 // 8 kB ULL SRAM
5639 #define RFC_ULLRAM_O_BANK11864                                      0x00001D20
5640 
5641 // 8 kB ULL SRAM
5642 #define RFC_ULLRAM_O_BANK11865                                      0x00001D24
5643 
5644 // 8 kB ULL SRAM
5645 #define RFC_ULLRAM_O_BANK11866                                      0x00001D28
5646 
5647 // 8 kB ULL SRAM
5648 #define RFC_ULLRAM_O_BANK11867                                      0x00001D2C
5649 
5650 // 8 kB ULL SRAM
5651 #define RFC_ULLRAM_O_BANK11868                                      0x00001D30
5652 
5653 // 8 kB ULL SRAM
5654 #define RFC_ULLRAM_O_BANK11869                                      0x00001D34
5655 
5656 // 8 kB ULL SRAM
5657 #define RFC_ULLRAM_O_BANK11870                                      0x00001D38
5658 
5659 // 8 kB ULL SRAM
5660 #define RFC_ULLRAM_O_BANK11871                                      0x00001D3C
5661 
5662 // 8 kB ULL SRAM
5663 #define RFC_ULLRAM_O_BANK11872                                      0x00001D40
5664 
5665 // 8 kB ULL SRAM
5666 #define RFC_ULLRAM_O_BANK11873                                      0x00001D44
5667 
5668 // 8 kB ULL SRAM
5669 #define RFC_ULLRAM_O_BANK11874                                      0x00001D48
5670 
5671 // 8 kB ULL SRAM
5672 #define RFC_ULLRAM_O_BANK11875                                      0x00001D4C
5673 
5674 // 8 kB ULL SRAM
5675 #define RFC_ULLRAM_O_BANK11876                                      0x00001D50
5676 
5677 // 8 kB ULL SRAM
5678 #define RFC_ULLRAM_O_BANK11877                                      0x00001D54
5679 
5680 // 8 kB ULL SRAM
5681 #define RFC_ULLRAM_O_BANK11878                                      0x00001D58
5682 
5683 // 8 kB ULL SRAM
5684 #define RFC_ULLRAM_O_BANK11879                                      0x00001D5C
5685 
5686 // 8 kB ULL SRAM
5687 #define RFC_ULLRAM_O_BANK11880                                      0x00001D60
5688 
5689 // 8 kB ULL SRAM
5690 #define RFC_ULLRAM_O_BANK11881                                      0x00001D64
5691 
5692 // 8 kB ULL SRAM
5693 #define RFC_ULLRAM_O_BANK11882                                      0x00001D68
5694 
5695 // 8 kB ULL SRAM
5696 #define RFC_ULLRAM_O_BANK11883                                      0x00001D6C
5697 
5698 // 8 kB ULL SRAM
5699 #define RFC_ULLRAM_O_BANK11884                                      0x00001D70
5700 
5701 // 8 kB ULL SRAM
5702 #define RFC_ULLRAM_O_BANK11885                                      0x00001D74
5703 
5704 // 8 kB ULL SRAM
5705 #define RFC_ULLRAM_O_BANK11886                                      0x00001D78
5706 
5707 // 8 kB ULL SRAM
5708 #define RFC_ULLRAM_O_BANK11887                                      0x00001D7C
5709 
5710 // 8 kB ULL SRAM
5711 #define RFC_ULLRAM_O_BANK11888                                      0x00001D80
5712 
5713 // 8 kB ULL SRAM
5714 #define RFC_ULLRAM_O_BANK11889                                      0x00001D84
5715 
5716 // 8 kB ULL SRAM
5717 #define RFC_ULLRAM_O_BANK11890                                      0x00001D88
5718 
5719 // 8 kB ULL SRAM
5720 #define RFC_ULLRAM_O_BANK11891                                      0x00001D8C
5721 
5722 // 8 kB ULL SRAM
5723 #define RFC_ULLRAM_O_BANK11892                                      0x00001D90
5724 
5725 // 8 kB ULL SRAM
5726 #define RFC_ULLRAM_O_BANK11893                                      0x00001D94
5727 
5728 // 8 kB ULL SRAM
5729 #define RFC_ULLRAM_O_BANK11894                                      0x00001D98
5730 
5731 // 8 kB ULL SRAM
5732 #define RFC_ULLRAM_O_BANK11895                                      0x00001D9C
5733 
5734 // 8 kB ULL SRAM
5735 #define RFC_ULLRAM_O_BANK11896                                      0x00001DA0
5736 
5737 // 8 kB ULL SRAM
5738 #define RFC_ULLRAM_O_BANK11897                                      0x00001DA4
5739 
5740 // 8 kB ULL SRAM
5741 #define RFC_ULLRAM_O_BANK11898                                      0x00001DA8
5742 
5743 // 8 kB ULL SRAM
5744 #define RFC_ULLRAM_O_BANK11899                                      0x00001DAC
5745 
5746 // 8 kB ULL SRAM
5747 #define RFC_ULLRAM_O_BANK11900                                      0x00001DB0
5748 
5749 // 8 kB ULL SRAM
5750 #define RFC_ULLRAM_O_BANK11901                                      0x00001DB4
5751 
5752 // 8 kB ULL SRAM
5753 #define RFC_ULLRAM_O_BANK11902                                      0x00001DB8
5754 
5755 // 8 kB ULL SRAM
5756 #define RFC_ULLRAM_O_BANK11903                                      0x00001DBC
5757 
5758 // 8 kB ULL SRAM
5759 #define RFC_ULLRAM_O_BANK11904                                      0x00001DC0
5760 
5761 // 8 kB ULL SRAM
5762 #define RFC_ULLRAM_O_BANK11905                                      0x00001DC4
5763 
5764 // 8 kB ULL SRAM
5765 #define RFC_ULLRAM_O_BANK11906                                      0x00001DC8
5766 
5767 // 8 kB ULL SRAM
5768 #define RFC_ULLRAM_O_BANK11907                                      0x00001DCC
5769 
5770 // 8 kB ULL SRAM
5771 #define RFC_ULLRAM_O_BANK11908                                      0x00001DD0
5772 
5773 // 8 kB ULL SRAM
5774 #define RFC_ULLRAM_O_BANK11909                                      0x00001DD4
5775 
5776 // 8 kB ULL SRAM
5777 #define RFC_ULLRAM_O_BANK11910                                      0x00001DD8
5778 
5779 // 8 kB ULL SRAM
5780 #define RFC_ULLRAM_O_BANK11911                                      0x00001DDC
5781 
5782 // 8 kB ULL SRAM
5783 #define RFC_ULLRAM_O_BANK11912                                      0x00001DE0
5784 
5785 // 8 kB ULL SRAM
5786 #define RFC_ULLRAM_O_BANK11913                                      0x00001DE4
5787 
5788 // 8 kB ULL SRAM
5789 #define RFC_ULLRAM_O_BANK11914                                      0x00001DE8
5790 
5791 // 8 kB ULL SRAM
5792 #define RFC_ULLRAM_O_BANK11915                                      0x00001DEC
5793 
5794 // 8 kB ULL SRAM
5795 #define RFC_ULLRAM_O_BANK11916                                      0x00001DF0
5796 
5797 // 8 kB ULL SRAM
5798 #define RFC_ULLRAM_O_BANK11917                                      0x00001DF4
5799 
5800 // 8 kB ULL SRAM
5801 #define RFC_ULLRAM_O_BANK11918                                      0x00001DF8
5802 
5803 // 8 kB ULL SRAM
5804 #define RFC_ULLRAM_O_BANK11919                                      0x00001DFC
5805 
5806 // 8 kB ULL SRAM
5807 #define RFC_ULLRAM_O_BANK11920                                      0x00001E00
5808 
5809 // 8 kB ULL SRAM
5810 #define RFC_ULLRAM_O_BANK11921                                      0x00001E04
5811 
5812 // 8 kB ULL SRAM
5813 #define RFC_ULLRAM_O_BANK11922                                      0x00001E08
5814 
5815 // 8 kB ULL SRAM
5816 #define RFC_ULLRAM_O_BANK11923                                      0x00001E0C
5817 
5818 // 8 kB ULL SRAM
5819 #define RFC_ULLRAM_O_BANK11924                                      0x00001E10
5820 
5821 // 8 kB ULL SRAM
5822 #define RFC_ULLRAM_O_BANK11925                                      0x00001E14
5823 
5824 // 8 kB ULL SRAM
5825 #define RFC_ULLRAM_O_BANK11926                                      0x00001E18
5826 
5827 // 8 kB ULL SRAM
5828 #define RFC_ULLRAM_O_BANK11927                                      0x00001E1C
5829 
5830 // 8 kB ULL SRAM
5831 #define RFC_ULLRAM_O_BANK11928                                      0x00001E20
5832 
5833 // 8 kB ULL SRAM
5834 #define RFC_ULLRAM_O_BANK11929                                      0x00001E24
5835 
5836 // 8 kB ULL SRAM
5837 #define RFC_ULLRAM_O_BANK11930                                      0x00001E28
5838 
5839 // 8 kB ULL SRAM
5840 #define RFC_ULLRAM_O_BANK11931                                      0x00001E2C
5841 
5842 // 8 kB ULL SRAM
5843 #define RFC_ULLRAM_O_BANK11932                                      0x00001E30
5844 
5845 // 8 kB ULL SRAM
5846 #define RFC_ULLRAM_O_BANK11933                                      0x00001E34
5847 
5848 // 8 kB ULL SRAM
5849 #define RFC_ULLRAM_O_BANK11934                                      0x00001E38
5850 
5851 // 8 kB ULL SRAM
5852 #define RFC_ULLRAM_O_BANK11935                                      0x00001E3C
5853 
5854 // 8 kB ULL SRAM
5855 #define RFC_ULLRAM_O_BANK11936                                      0x00001E40
5856 
5857 // 8 kB ULL SRAM
5858 #define RFC_ULLRAM_O_BANK11937                                      0x00001E44
5859 
5860 // 8 kB ULL SRAM
5861 #define RFC_ULLRAM_O_BANK11938                                      0x00001E48
5862 
5863 // 8 kB ULL SRAM
5864 #define RFC_ULLRAM_O_BANK11939                                      0x00001E4C
5865 
5866 // 8 kB ULL SRAM
5867 #define RFC_ULLRAM_O_BANK11940                                      0x00001E50
5868 
5869 // 8 kB ULL SRAM
5870 #define RFC_ULLRAM_O_BANK11941                                      0x00001E54
5871 
5872 // 8 kB ULL SRAM
5873 #define RFC_ULLRAM_O_BANK11942                                      0x00001E58
5874 
5875 // 8 kB ULL SRAM
5876 #define RFC_ULLRAM_O_BANK11943                                      0x00001E5C
5877 
5878 // 8 kB ULL SRAM
5879 #define RFC_ULLRAM_O_BANK11944                                      0x00001E60
5880 
5881 // 8 kB ULL SRAM
5882 #define RFC_ULLRAM_O_BANK11945                                      0x00001E64
5883 
5884 // 8 kB ULL SRAM
5885 #define RFC_ULLRAM_O_BANK11946                                      0x00001E68
5886 
5887 // 8 kB ULL SRAM
5888 #define RFC_ULLRAM_O_BANK11947                                      0x00001E6C
5889 
5890 // 8 kB ULL SRAM
5891 #define RFC_ULLRAM_O_BANK11948                                      0x00001E70
5892 
5893 // 8 kB ULL SRAM
5894 #define RFC_ULLRAM_O_BANK11949                                      0x00001E74
5895 
5896 // 8 kB ULL SRAM
5897 #define RFC_ULLRAM_O_BANK11950                                      0x00001E78
5898 
5899 // 8 kB ULL SRAM
5900 #define RFC_ULLRAM_O_BANK11951                                      0x00001E7C
5901 
5902 // 8 kB ULL SRAM
5903 #define RFC_ULLRAM_O_BANK11952                                      0x00001E80
5904 
5905 // 8 kB ULL SRAM
5906 #define RFC_ULLRAM_O_BANK11953                                      0x00001E84
5907 
5908 // 8 kB ULL SRAM
5909 #define RFC_ULLRAM_O_BANK11954                                      0x00001E88
5910 
5911 // 8 kB ULL SRAM
5912 #define RFC_ULLRAM_O_BANK11955                                      0x00001E8C
5913 
5914 // 8 kB ULL SRAM
5915 #define RFC_ULLRAM_O_BANK11956                                      0x00001E90
5916 
5917 // 8 kB ULL SRAM
5918 #define RFC_ULLRAM_O_BANK11957                                      0x00001E94
5919 
5920 // 8 kB ULL SRAM
5921 #define RFC_ULLRAM_O_BANK11958                                      0x00001E98
5922 
5923 // 8 kB ULL SRAM
5924 #define RFC_ULLRAM_O_BANK11959                                      0x00001E9C
5925 
5926 // 8 kB ULL SRAM
5927 #define RFC_ULLRAM_O_BANK11960                                      0x00001EA0
5928 
5929 // 8 kB ULL SRAM
5930 #define RFC_ULLRAM_O_BANK11961                                      0x00001EA4
5931 
5932 // 8 kB ULL SRAM
5933 #define RFC_ULLRAM_O_BANK11962                                      0x00001EA8
5934 
5935 // 8 kB ULL SRAM
5936 #define RFC_ULLRAM_O_BANK11963                                      0x00001EAC
5937 
5938 // 8 kB ULL SRAM
5939 #define RFC_ULLRAM_O_BANK11964                                      0x00001EB0
5940 
5941 // 8 kB ULL SRAM
5942 #define RFC_ULLRAM_O_BANK11965                                      0x00001EB4
5943 
5944 // 8 kB ULL SRAM
5945 #define RFC_ULLRAM_O_BANK11966                                      0x00001EB8
5946 
5947 // 8 kB ULL SRAM
5948 #define RFC_ULLRAM_O_BANK11967                                      0x00001EBC
5949 
5950 // 8 kB ULL SRAM
5951 #define RFC_ULLRAM_O_BANK11968                                      0x00001EC0
5952 
5953 // 8 kB ULL SRAM
5954 #define RFC_ULLRAM_O_BANK11969                                      0x00001EC4
5955 
5956 // 8 kB ULL SRAM
5957 #define RFC_ULLRAM_O_BANK11970                                      0x00001EC8
5958 
5959 // 8 kB ULL SRAM
5960 #define RFC_ULLRAM_O_BANK11971                                      0x00001ECC
5961 
5962 // 8 kB ULL SRAM
5963 #define RFC_ULLRAM_O_BANK11972                                      0x00001ED0
5964 
5965 // 8 kB ULL SRAM
5966 #define RFC_ULLRAM_O_BANK11973                                      0x00001ED4
5967 
5968 // 8 kB ULL SRAM
5969 #define RFC_ULLRAM_O_BANK11974                                      0x00001ED8
5970 
5971 // 8 kB ULL SRAM
5972 #define RFC_ULLRAM_O_BANK11975                                      0x00001EDC
5973 
5974 // 8 kB ULL SRAM
5975 #define RFC_ULLRAM_O_BANK11976                                      0x00001EE0
5976 
5977 // 8 kB ULL SRAM
5978 #define RFC_ULLRAM_O_BANK11977                                      0x00001EE4
5979 
5980 // 8 kB ULL SRAM
5981 #define RFC_ULLRAM_O_BANK11978                                      0x00001EE8
5982 
5983 // 8 kB ULL SRAM
5984 #define RFC_ULLRAM_O_BANK11979                                      0x00001EEC
5985 
5986 // 8 kB ULL SRAM
5987 #define RFC_ULLRAM_O_BANK11980                                      0x00001EF0
5988 
5989 // 8 kB ULL SRAM
5990 #define RFC_ULLRAM_O_BANK11981                                      0x00001EF4
5991 
5992 // 8 kB ULL SRAM
5993 #define RFC_ULLRAM_O_BANK11982                                      0x00001EF8
5994 
5995 // 8 kB ULL SRAM
5996 #define RFC_ULLRAM_O_BANK11983                                      0x00001EFC
5997 
5998 // 8 kB ULL SRAM
5999 #define RFC_ULLRAM_O_BANK11984                                      0x00001F00
6000 
6001 // 8 kB ULL SRAM
6002 #define RFC_ULLRAM_O_BANK11985                                      0x00001F04
6003 
6004 // 8 kB ULL SRAM
6005 #define RFC_ULLRAM_O_BANK11986                                      0x00001F08
6006 
6007 // 8 kB ULL SRAM
6008 #define RFC_ULLRAM_O_BANK11987                                      0x00001F0C
6009 
6010 // 8 kB ULL SRAM
6011 #define RFC_ULLRAM_O_BANK11988                                      0x00001F10
6012 
6013 // 8 kB ULL SRAM
6014 #define RFC_ULLRAM_O_BANK11989                                      0x00001F14
6015 
6016 // 8 kB ULL SRAM
6017 #define RFC_ULLRAM_O_BANK11990                                      0x00001F18
6018 
6019 // 8 kB ULL SRAM
6020 #define RFC_ULLRAM_O_BANK11991                                      0x00001F1C
6021 
6022 // 8 kB ULL SRAM
6023 #define RFC_ULLRAM_O_BANK11992                                      0x00001F20
6024 
6025 // 8 kB ULL SRAM
6026 #define RFC_ULLRAM_O_BANK11993                                      0x00001F24
6027 
6028 // 8 kB ULL SRAM
6029 #define RFC_ULLRAM_O_BANK11994                                      0x00001F28
6030 
6031 // 8 kB ULL SRAM
6032 #define RFC_ULLRAM_O_BANK11995                                      0x00001F2C
6033 
6034 // 8 kB ULL SRAM
6035 #define RFC_ULLRAM_O_BANK11996                                      0x00001F30
6036 
6037 // 8 kB ULL SRAM
6038 #define RFC_ULLRAM_O_BANK11997                                      0x00001F34
6039 
6040 // 8 kB ULL SRAM
6041 #define RFC_ULLRAM_O_BANK11998                                      0x00001F38
6042 
6043 // 8 kB ULL SRAM
6044 #define RFC_ULLRAM_O_BANK11999                                      0x00001F3C
6045 
6046 // 8 kB ULL SRAM
6047 #define RFC_ULLRAM_O_BANK12000                                      0x00001F40
6048 
6049 // 8 kB ULL SRAM
6050 #define RFC_ULLRAM_O_BANK12001                                      0x00001F44
6051 
6052 // 8 kB ULL SRAM
6053 #define RFC_ULLRAM_O_BANK12002                                      0x00001F48
6054 
6055 // 8 kB ULL SRAM
6056 #define RFC_ULLRAM_O_BANK12003                                      0x00001F4C
6057 
6058 // 8 kB ULL SRAM
6059 #define RFC_ULLRAM_O_BANK12004                                      0x00001F50
6060 
6061 // 8 kB ULL SRAM
6062 #define RFC_ULLRAM_O_BANK12005                                      0x00001F54
6063 
6064 // 8 kB ULL SRAM
6065 #define RFC_ULLRAM_O_BANK12006                                      0x00001F58
6066 
6067 // 8 kB ULL SRAM
6068 #define RFC_ULLRAM_O_BANK12007                                      0x00001F5C
6069 
6070 // 8 kB ULL SRAM
6071 #define RFC_ULLRAM_O_BANK12008                                      0x00001F60
6072 
6073 // 8 kB ULL SRAM
6074 #define RFC_ULLRAM_O_BANK12009                                      0x00001F64
6075 
6076 // 8 kB ULL SRAM
6077 #define RFC_ULLRAM_O_BANK12010                                      0x00001F68
6078 
6079 // 8 kB ULL SRAM
6080 #define RFC_ULLRAM_O_BANK12011                                      0x00001F6C
6081 
6082 // 8 kB ULL SRAM
6083 #define RFC_ULLRAM_O_BANK12012                                      0x00001F70
6084 
6085 // 8 kB ULL SRAM
6086 #define RFC_ULLRAM_O_BANK12013                                      0x00001F74
6087 
6088 // 8 kB ULL SRAM
6089 #define RFC_ULLRAM_O_BANK12014                                      0x00001F78
6090 
6091 // 8 kB ULL SRAM
6092 #define RFC_ULLRAM_O_BANK12015                                      0x00001F7C
6093 
6094 // 8 kB ULL SRAM
6095 #define RFC_ULLRAM_O_BANK12016                                      0x00001F80
6096 
6097 // 8 kB ULL SRAM
6098 #define RFC_ULLRAM_O_BANK12017                                      0x00001F84
6099 
6100 // 8 kB ULL SRAM
6101 #define RFC_ULLRAM_O_BANK12018                                      0x00001F88
6102 
6103 // 8 kB ULL SRAM
6104 #define RFC_ULLRAM_O_BANK12019                                      0x00001F8C
6105 
6106 // 8 kB ULL SRAM
6107 #define RFC_ULLRAM_O_BANK12020                                      0x00001F90
6108 
6109 // 8 kB ULL SRAM
6110 #define RFC_ULLRAM_O_BANK12021                                      0x00001F94
6111 
6112 // 8 kB ULL SRAM
6113 #define RFC_ULLRAM_O_BANK12022                                      0x00001F98
6114 
6115 // 8 kB ULL SRAM
6116 #define RFC_ULLRAM_O_BANK12023                                      0x00001F9C
6117 
6118 // 8 kB ULL SRAM
6119 #define RFC_ULLRAM_O_BANK12024                                      0x00001FA0
6120 
6121 // 8 kB ULL SRAM
6122 #define RFC_ULLRAM_O_BANK12025                                      0x00001FA4
6123 
6124 // 8 kB ULL SRAM
6125 #define RFC_ULLRAM_O_BANK12026                                      0x00001FA8
6126 
6127 // 8 kB ULL SRAM
6128 #define RFC_ULLRAM_O_BANK12027                                      0x00001FAC
6129 
6130 // 8 kB ULL SRAM
6131 #define RFC_ULLRAM_O_BANK12028                                      0x00001FB0
6132 
6133 // 8 kB ULL SRAM
6134 #define RFC_ULLRAM_O_BANK12029                                      0x00001FB4
6135 
6136 // 8 kB ULL SRAM
6137 #define RFC_ULLRAM_O_BANK12030                                      0x00001FB8
6138 
6139 // 8 kB ULL SRAM
6140 #define RFC_ULLRAM_O_BANK12031                                      0x00001FBC
6141 
6142 // 8 kB ULL SRAM
6143 #define RFC_ULLRAM_O_BANK12032                                      0x00001FC0
6144 
6145 // 8 kB ULL SRAM
6146 #define RFC_ULLRAM_O_BANK12033                                      0x00001FC4
6147 
6148 // 8 kB ULL SRAM
6149 #define RFC_ULLRAM_O_BANK12034                                      0x00001FC8
6150 
6151 // 8 kB ULL SRAM
6152 #define RFC_ULLRAM_O_BANK12035                                      0x00001FCC
6153 
6154 // 8 kB ULL SRAM
6155 #define RFC_ULLRAM_O_BANK12036                                      0x00001FD0
6156 
6157 // 8 kB ULL SRAM
6158 #define RFC_ULLRAM_O_BANK12037                                      0x00001FD4
6159 
6160 // 8 kB ULL SRAM
6161 #define RFC_ULLRAM_O_BANK12038                                      0x00001FD8
6162 
6163 // 8 kB ULL SRAM
6164 #define RFC_ULLRAM_O_BANK12039                                      0x00001FDC
6165 
6166 // 8 kB ULL SRAM
6167 #define RFC_ULLRAM_O_BANK12040                                      0x00001FE0
6168 
6169 // 8 kB ULL SRAM
6170 #define RFC_ULLRAM_O_BANK12041                                      0x00001FE4
6171 
6172 // 8 kB ULL SRAM
6173 #define RFC_ULLRAM_O_BANK12042                                      0x00001FE8
6174 
6175 // 8 kB ULL SRAM
6176 #define RFC_ULLRAM_O_BANK12043                                      0x00001FEC
6177 
6178 // 8 kB ULL SRAM
6179 #define RFC_ULLRAM_O_BANK12044                                      0x00001FF0
6180 
6181 // 8 kB ULL SRAM
6182 #define RFC_ULLRAM_O_BANK12045                                      0x00001FF4
6183 
6184 // 8 kB ULL SRAM
6185 #define RFC_ULLRAM_O_BANK12046                                      0x00001FF8
6186 
6187 // 8 kB ULL SRAM
6188 #define RFC_ULLRAM_O_BANK12047                                      0x00001FFC
6189 
6190 //*****************************************************************************
6191 //
6192 // Register: RFC_ULLRAM_O_BANK10
6193 //
6194 //*****************************************************************************
6195 // Field:  [31:0] DATA
6196 //
6197 // SRAM data
6198 #define RFC_ULLRAM_BANK10_DATA_W                                            32
6199 #define RFC_ULLRAM_BANK10_DATA_M                                    0xFFFFFFFF
6200 #define RFC_ULLRAM_BANK10_DATA_S                                             0
6201 
6202 //*****************************************************************************
6203 //
6204 // Register: RFC_ULLRAM_O_BANK11
6205 //
6206 //*****************************************************************************
6207 // Field:  [31:0] DATA
6208 //
6209 // SRAM data
6210 #define RFC_ULLRAM_BANK11_DATA_W                                            32
6211 #define RFC_ULLRAM_BANK11_DATA_M                                    0xFFFFFFFF
6212 #define RFC_ULLRAM_BANK11_DATA_S                                             0
6213 
6214 //*****************************************************************************
6215 //
6216 // Register: RFC_ULLRAM_O_BANK12
6217 //
6218 //*****************************************************************************
6219 // Field:  [31:0] DATA
6220 //
6221 // SRAM data
6222 #define RFC_ULLRAM_BANK12_DATA_W                                            32
6223 #define RFC_ULLRAM_BANK12_DATA_M                                    0xFFFFFFFF
6224 #define RFC_ULLRAM_BANK12_DATA_S                                             0
6225 
6226 //*****************************************************************************
6227 //
6228 // Register: RFC_ULLRAM_O_BANK13
6229 //
6230 //*****************************************************************************
6231 // Field:  [31:0] DATA
6232 //
6233 // SRAM data
6234 #define RFC_ULLRAM_BANK13_DATA_W                                            32
6235 #define RFC_ULLRAM_BANK13_DATA_M                                    0xFFFFFFFF
6236 #define RFC_ULLRAM_BANK13_DATA_S                                             0
6237 
6238 //*****************************************************************************
6239 //
6240 // Register: RFC_ULLRAM_O_BANK14
6241 //
6242 //*****************************************************************************
6243 // Field:  [31:0] DATA
6244 //
6245 // SRAM data
6246 #define RFC_ULLRAM_BANK14_DATA_W                                            32
6247 #define RFC_ULLRAM_BANK14_DATA_M                                    0xFFFFFFFF
6248 #define RFC_ULLRAM_BANK14_DATA_S                                             0
6249 
6250 //*****************************************************************************
6251 //
6252 // Register: RFC_ULLRAM_O_BANK15
6253 //
6254 //*****************************************************************************
6255 // Field:  [31:0] DATA
6256 //
6257 // SRAM data
6258 #define RFC_ULLRAM_BANK15_DATA_W                                            32
6259 #define RFC_ULLRAM_BANK15_DATA_M                                    0xFFFFFFFF
6260 #define RFC_ULLRAM_BANK15_DATA_S                                             0
6261 
6262 //*****************************************************************************
6263 //
6264 // Register: RFC_ULLRAM_O_BANK16
6265 //
6266 //*****************************************************************************
6267 // Field:  [31:0] DATA
6268 //
6269 // SRAM data
6270 #define RFC_ULLRAM_BANK16_DATA_W                                            32
6271 #define RFC_ULLRAM_BANK16_DATA_M                                    0xFFFFFFFF
6272 #define RFC_ULLRAM_BANK16_DATA_S                                             0
6273 
6274 //*****************************************************************************
6275 //
6276 // Register: RFC_ULLRAM_O_BANK17
6277 //
6278 //*****************************************************************************
6279 // Field:  [31:0] DATA
6280 //
6281 // SRAM data
6282 #define RFC_ULLRAM_BANK17_DATA_W                                            32
6283 #define RFC_ULLRAM_BANK17_DATA_M                                    0xFFFFFFFF
6284 #define RFC_ULLRAM_BANK17_DATA_S                                             0
6285 
6286 //*****************************************************************************
6287 //
6288 // Register: RFC_ULLRAM_O_BANK18
6289 //
6290 //*****************************************************************************
6291 // Field:  [31:0] DATA
6292 //
6293 // SRAM data
6294 #define RFC_ULLRAM_BANK18_DATA_W                                            32
6295 #define RFC_ULLRAM_BANK18_DATA_M                                    0xFFFFFFFF
6296 #define RFC_ULLRAM_BANK18_DATA_S                                             0
6297 
6298 //*****************************************************************************
6299 //
6300 // Register: RFC_ULLRAM_O_BANK19
6301 //
6302 //*****************************************************************************
6303 // Field:  [31:0] DATA
6304 //
6305 // SRAM data
6306 #define RFC_ULLRAM_BANK19_DATA_W                                            32
6307 #define RFC_ULLRAM_BANK19_DATA_M                                    0xFFFFFFFF
6308 #define RFC_ULLRAM_BANK19_DATA_S                                             0
6309 
6310 //*****************************************************************************
6311 //
6312 // Register: RFC_ULLRAM_O_BANK110
6313 //
6314 //*****************************************************************************
6315 // Field:  [31:0] DATA
6316 //
6317 // SRAM data
6318 #define RFC_ULLRAM_BANK110_DATA_W                                           32
6319 #define RFC_ULLRAM_BANK110_DATA_M                                   0xFFFFFFFF
6320 #define RFC_ULLRAM_BANK110_DATA_S                                            0
6321 
6322 //*****************************************************************************
6323 //
6324 // Register: RFC_ULLRAM_O_BANK111
6325 //
6326 //*****************************************************************************
6327 // Field:  [31:0] DATA
6328 //
6329 // SRAM data
6330 #define RFC_ULLRAM_BANK111_DATA_W                                           32
6331 #define RFC_ULLRAM_BANK111_DATA_M                                   0xFFFFFFFF
6332 #define RFC_ULLRAM_BANK111_DATA_S                                            0
6333 
6334 //*****************************************************************************
6335 //
6336 // Register: RFC_ULLRAM_O_BANK112
6337 //
6338 //*****************************************************************************
6339 // Field:  [31:0] DATA
6340 //
6341 // SRAM data
6342 #define RFC_ULLRAM_BANK112_DATA_W                                           32
6343 #define RFC_ULLRAM_BANK112_DATA_M                                   0xFFFFFFFF
6344 #define RFC_ULLRAM_BANK112_DATA_S                                            0
6345 
6346 //*****************************************************************************
6347 //
6348 // Register: RFC_ULLRAM_O_BANK113
6349 //
6350 //*****************************************************************************
6351 // Field:  [31:0] DATA
6352 //
6353 // SRAM data
6354 #define RFC_ULLRAM_BANK113_DATA_W                                           32
6355 #define RFC_ULLRAM_BANK113_DATA_M                                   0xFFFFFFFF
6356 #define RFC_ULLRAM_BANK113_DATA_S                                            0
6357 
6358 //*****************************************************************************
6359 //
6360 // Register: RFC_ULLRAM_O_BANK114
6361 //
6362 //*****************************************************************************
6363 // Field:  [31:0] DATA
6364 //
6365 // SRAM data
6366 #define RFC_ULLRAM_BANK114_DATA_W                                           32
6367 #define RFC_ULLRAM_BANK114_DATA_M                                   0xFFFFFFFF
6368 #define RFC_ULLRAM_BANK114_DATA_S                                            0
6369 
6370 //*****************************************************************************
6371 //
6372 // Register: RFC_ULLRAM_O_BANK115
6373 //
6374 //*****************************************************************************
6375 // Field:  [31:0] DATA
6376 //
6377 // SRAM data
6378 #define RFC_ULLRAM_BANK115_DATA_W                                           32
6379 #define RFC_ULLRAM_BANK115_DATA_M                                   0xFFFFFFFF
6380 #define RFC_ULLRAM_BANK115_DATA_S                                            0
6381 
6382 //*****************************************************************************
6383 //
6384 // Register: RFC_ULLRAM_O_BANK116
6385 //
6386 //*****************************************************************************
6387 // Field:  [31:0] DATA
6388 //
6389 // SRAM data
6390 #define RFC_ULLRAM_BANK116_DATA_W                                           32
6391 #define RFC_ULLRAM_BANK116_DATA_M                                   0xFFFFFFFF
6392 #define RFC_ULLRAM_BANK116_DATA_S                                            0
6393 
6394 //*****************************************************************************
6395 //
6396 // Register: RFC_ULLRAM_O_BANK117
6397 //
6398 //*****************************************************************************
6399 // Field:  [31:0] DATA
6400 //
6401 // SRAM data
6402 #define RFC_ULLRAM_BANK117_DATA_W                                           32
6403 #define RFC_ULLRAM_BANK117_DATA_M                                   0xFFFFFFFF
6404 #define RFC_ULLRAM_BANK117_DATA_S                                            0
6405 
6406 //*****************************************************************************
6407 //
6408 // Register: RFC_ULLRAM_O_BANK118
6409 //
6410 //*****************************************************************************
6411 // Field:  [31:0] DATA
6412 //
6413 // SRAM data
6414 #define RFC_ULLRAM_BANK118_DATA_W                                           32
6415 #define RFC_ULLRAM_BANK118_DATA_M                                   0xFFFFFFFF
6416 #define RFC_ULLRAM_BANK118_DATA_S                                            0
6417 
6418 //*****************************************************************************
6419 //
6420 // Register: RFC_ULLRAM_O_BANK119
6421 //
6422 //*****************************************************************************
6423 // Field:  [31:0] DATA
6424 //
6425 // SRAM data
6426 #define RFC_ULLRAM_BANK119_DATA_W                                           32
6427 #define RFC_ULLRAM_BANK119_DATA_M                                   0xFFFFFFFF
6428 #define RFC_ULLRAM_BANK119_DATA_S                                            0
6429 
6430 //*****************************************************************************
6431 //
6432 // Register: RFC_ULLRAM_O_BANK120
6433 //
6434 //*****************************************************************************
6435 // Field:  [31:0] DATA
6436 //
6437 // SRAM data
6438 #define RFC_ULLRAM_BANK120_DATA_W                                           32
6439 #define RFC_ULLRAM_BANK120_DATA_M                                   0xFFFFFFFF
6440 #define RFC_ULLRAM_BANK120_DATA_S                                            0
6441 
6442 //*****************************************************************************
6443 //
6444 // Register: RFC_ULLRAM_O_BANK121
6445 //
6446 //*****************************************************************************
6447 // Field:  [31:0] DATA
6448 //
6449 // SRAM data
6450 #define RFC_ULLRAM_BANK121_DATA_W                                           32
6451 #define RFC_ULLRAM_BANK121_DATA_M                                   0xFFFFFFFF
6452 #define RFC_ULLRAM_BANK121_DATA_S                                            0
6453 
6454 //*****************************************************************************
6455 //
6456 // Register: RFC_ULLRAM_O_BANK122
6457 //
6458 //*****************************************************************************
6459 // Field:  [31:0] DATA
6460 //
6461 // SRAM data
6462 #define RFC_ULLRAM_BANK122_DATA_W                                           32
6463 #define RFC_ULLRAM_BANK122_DATA_M                                   0xFFFFFFFF
6464 #define RFC_ULLRAM_BANK122_DATA_S                                            0
6465 
6466 //*****************************************************************************
6467 //
6468 // Register: RFC_ULLRAM_O_BANK123
6469 //
6470 //*****************************************************************************
6471 // Field:  [31:0] DATA
6472 //
6473 // SRAM data
6474 #define RFC_ULLRAM_BANK123_DATA_W                                           32
6475 #define RFC_ULLRAM_BANK123_DATA_M                                   0xFFFFFFFF
6476 #define RFC_ULLRAM_BANK123_DATA_S                                            0
6477 
6478 //*****************************************************************************
6479 //
6480 // Register: RFC_ULLRAM_O_BANK124
6481 //
6482 //*****************************************************************************
6483 // Field:  [31:0] DATA
6484 //
6485 // SRAM data
6486 #define RFC_ULLRAM_BANK124_DATA_W                                           32
6487 #define RFC_ULLRAM_BANK124_DATA_M                                   0xFFFFFFFF
6488 #define RFC_ULLRAM_BANK124_DATA_S                                            0
6489 
6490 //*****************************************************************************
6491 //
6492 // Register: RFC_ULLRAM_O_BANK125
6493 //
6494 //*****************************************************************************
6495 // Field:  [31:0] DATA
6496 //
6497 // SRAM data
6498 #define RFC_ULLRAM_BANK125_DATA_W                                           32
6499 #define RFC_ULLRAM_BANK125_DATA_M                                   0xFFFFFFFF
6500 #define RFC_ULLRAM_BANK125_DATA_S                                            0
6501 
6502 //*****************************************************************************
6503 //
6504 // Register: RFC_ULLRAM_O_BANK126
6505 //
6506 //*****************************************************************************
6507 // Field:  [31:0] DATA
6508 //
6509 // SRAM data
6510 #define RFC_ULLRAM_BANK126_DATA_W                                           32
6511 #define RFC_ULLRAM_BANK126_DATA_M                                   0xFFFFFFFF
6512 #define RFC_ULLRAM_BANK126_DATA_S                                            0
6513 
6514 //*****************************************************************************
6515 //
6516 // Register: RFC_ULLRAM_O_BANK127
6517 //
6518 //*****************************************************************************
6519 // Field:  [31:0] DATA
6520 //
6521 // SRAM data
6522 #define RFC_ULLRAM_BANK127_DATA_W                                           32
6523 #define RFC_ULLRAM_BANK127_DATA_M                                   0xFFFFFFFF
6524 #define RFC_ULLRAM_BANK127_DATA_S                                            0
6525 
6526 //*****************************************************************************
6527 //
6528 // Register: RFC_ULLRAM_O_BANK128
6529 //
6530 //*****************************************************************************
6531 // Field:  [31:0] DATA
6532 //
6533 // SRAM data
6534 #define RFC_ULLRAM_BANK128_DATA_W                                           32
6535 #define RFC_ULLRAM_BANK128_DATA_M                                   0xFFFFFFFF
6536 #define RFC_ULLRAM_BANK128_DATA_S                                            0
6537 
6538 //*****************************************************************************
6539 //
6540 // Register: RFC_ULLRAM_O_BANK129
6541 //
6542 //*****************************************************************************
6543 // Field:  [31:0] DATA
6544 //
6545 // SRAM data
6546 #define RFC_ULLRAM_BANK129_DATA_W                                           32
6547 #define RFC_ULLRAM_BANK129_DATA_M                                   0xFFFFFFFF
6548 #define RFC_ULLRAM_BANK129_DATA_S                                            0
6549 
6550 //*****************************************************************************
6551 //
6552 // Register: RFC_ULLRAM_O_BANK130
6553 //
6554 //*****************************************************************************
6555 // Field:  [31:0] DATA
6556 //
6557 // SRAM data
6558 #define RFC_ULLRAM_BANK130_DATA_W                                           32
6559 #define RFC_ULLRAM_BANK130_DATA_M                                   0xFFFFFFFF
6560 #define RFC_ULLRAM_BANK130_DATA_S                                            0
6561 
6562 //*****************************************************************************
6563 //
6564 // Register: RFC_ULLRAM_O_BANK131
6565 //
6566 //*****************************************************************************
6567 // Field:  [31:0] DATA
6568 //
6569 // SRAM data
6570 #define RFC_ULLRAM_BANK131_DATA_W                                           32
6571 #define RFC_ULLRAM_BANK131_DATA_M                                   0xFFFFFFFF
6572 #define RFC_ULLRAM_BANK131_DATA_S                                            0
6573 
6574 //*****************************************************************************
6575 //
6576 // Register: RFC_ULLRAM_O_BANK132
6577 //
6578 //*****************************************************************************
6579 // Field:  [31:0] DATA
6580 //
6581 // SRAM data
6582 #define RFC_ULLRAM_BANK132_DATA_W                                           32
6583 #define RFC_ULLRAM_BANK132_DATA_M                                   0xFFFFFFFF
6584 #define RFC_ULLRAM_BANK132_DATA_S                                            0
6585 
6586 //*****************************************************************************
6587 //
6588 // Register: RFC_ULLRAM_O_BANK133
6589 //
6590 //*****************************************************************************
6591 // Field:  [31:0] DATA
6592 //
6593 // SRAM data
6594 #define RFC_ULLRAM_BANK133_DATA_W                                           32
6595 #define RFC_ULLRAM_BANK133_DATA_M                                   0xFFFFFFFF
6596 #define RFC_ULLRAM_BANK133_DATA_S                                            0
6597 
6598 //*****************************************************************************
6599 //
6600 // Register: RFC_ULLRAM_O_BANK134
6601 //
6602 //*****************************************************************************
6603 // Field:  [31:0] DATA
6604 //
6605 // SRAM data
6606 #define RFC_ULLRAM_BANK134_DATA_W                                           32
6607 #define RFC_ULLRAM_BANK134_DATA_M                                   0xFFFFFFFF
6608 #define RFC_ULLRAM_BANK134_DATA_S                                            0
6609 
6610 //*****************************************************************************
6611 //
6612 // Register: RFC_ULLRAM_O_BANK135
6613 //
6614 //*****************************************************************************
6615 // Field:  [31:0] DATA
6616 //
6617 // SRAM data
6618 #define RFC_ULLRAM_BANK135_DATA_W                                           32
6619 #define RFC_ULLRAM_BANK135_DATA_M                                   0xFFFFFFFF
6620 #define RFC_ULLRAM_BANK135_DATA_S                                            0
6621 
6622 //*****************************************************************************
6623 //
6624 // Register: RFC_ULLRAM_O_BANK136
6625 //
6626 //*****************************************************************************
6627 // Field:  [31:0] DATA
6628 //
6629 // SRAM data
6630 #define RFC_ULLRAM_BANK136_DATA_W                                           32
6631 #define RFC_ULLRAM_BANK136_DATA_M                                   0xFFFFFFFF
6632 #define RFC_ULLRAM_BANK136_DATA_S                                            0
6633 
6634 //*****************************************************************************
6635 //
6636 // Register: RFC_ULLRAM_O_BANK137
6637 //
6638 //*****************************************************************************
6639 // Field:  [31:0] DATA
6640 //
6641 // SRAM data
6642 #define RFC_ULLRAM_BANK137_DATA_W                                           32
6643 #define RFC_ULLRAM_BANK137_DATA_M                                   0xFFFFFFFF
6644 #define RFC_ULLRAM_BANK137_DATA_S                                            0
6645 
6646 //*****************************************************************************
6647 //
6648 // Register: RFC_ULLRAM_O_BANK138
6649 //
6650 //*****************************************************************************
6651 // Field:  [31:0] DATA
6652 //
6653 // SRAM data
6654 #define RFC_ULLRAM_BANK138_DATA_W                                           32
6655 #define RFC_ULLRAM_BANK138_DATA_M                                   0xFFFFFFFF
6656 #define RFC_ULLRAM_BANK138_DATA_S                                            0
6657 
6658 //*****************************************************************************
6659 //
6660 // Register: RFC_ULLRAM_O_BANK139
6661 //
6662 //*****************************************************************************
6663 // Field:  [31:0] DATA
6664 //
6665 // SRAM data
6666 #define RFC_ULLRAM_BANK139_DATA_W                                           32
6667 #define RFC_ULLRAM_BANK139_DATA_M                                   0xFFFFFFFF
6668 #define RFC_ULLRAM_BANK139_DATA_S                                            0
6669 
6670 //*****************************************************************************
6671 //
6672 // Register: RFC_ULLRAM_O_BANK140
6673 //
6674 //*****************************************************************************
6675 // Field:  [31:0] DATA
6676 //
6677 // SRAM data
6678 #define RFC_ULLRAM_BANK140_DATA_W                                           32
6679 #define RFC_ULLRAM_BANK140_DATA_M                                   0xFFFFFFFF
6680 #define RFC_ULLRAM_BANK140_DATA_S                                            0
6681 
6682 //*****************************************************************************
6683 //
6684 // Register: RFC_ULLRAM_O_BANK141
6685 //
6686 //*****************************************************************************
6687 // Field:  [31:0] DATA
6688 //
6689 // SRAM data
6690 #define RFC_ULLRAM_BANK141_DATA_W                                           32
6691 #define RFC_ULLRAM_BANK141_DATA_M                                   0xFFFFFFFF
6692 #define RFC_ULLRAM_BANK141_DATA_S                                            0
6693 
6694 //*****************************************************************************
6695 //
6696 // Register: RFC_ULLRAM_O_BANK142
6697 //
6698 //*****************************************************************************
6699 // Field:  [31:0] DATA
6700 //
6701 // SRAM data
6702 #define RFC_ULLRAM_BANK142_DATA_W                                           32
6703 #define RFC_ULLRAM_BANK142_DATA_M                                   0xFFFFFFFF
6704 #define RFC_ULLRAM_BANK142_DATA_S                                            0
6705 
6706 //*****************************************************************************
6707 //
6708 // Register: RFC_ULLRAM_O_BANK143
6709 //
6710 //*****************************************************************************
6711 // Field:  [31:0] DATA
6712 //
6713 // SRAM data
6714 #define RFC_ULLRAM_BANK143_DATA_W                                           32
6715 #define RFC_ULLRAM_BANK143_DATA_M                                   0xFFFFFFFF
6716 #define RFC_ULLRAM_BANK143_DATA_S                                            0
6717 
6718 //*****************************************************************************
6719 //
6720 // Register: RFC_ULLRAM_O_BANK144
6721 //
6722 //*****************************************************************************
6723 // Field:  [31:0] DATA
6724 //
6725 // SRAM data
6726 #define RFC_ULLRAM_BANK144_DATA_W                                           32
6727 #define RFC_ULLRAM_BANK144_DATA_M                                   0xFFFFFFFF
6728 #define RFC_ULLRAM_BANK144_DATA_S                                            0
6729 
6730 //*****************************************************************************
6731 //
6732 // Register: RFC_ULLRAM_O_BANK145
6733 //
6734 //*****************************************************************************
6735 // Field:  [31:0] DATA
6736 //
6737 // SRAM data
6738 #define RFC_ULLRAM_BANK145_DATA_W                                           32
6739 #define RFC_ULLRAM_BANK145_DATA_M                                   0xFFFFFFFF
6740 #define RFC_ULLRAM_BANK145_DATA_S                                            0
6741 
6742 //*****************************************************************************
6743 //
6744 // Register: RFC_ULLRAM_O_BANK146
6745 //
6746 //*****************************************************************************
6747 // Field:  [31:0] DATA
6748 //
6749 // SRAM data
6750 #define RFC_ULLRAM_BANK146_DATA_W                                           32
6751 #define RFC_ULLRAM_BANK146_DATA_M                                   0xFFFFFFFF
6752 #define RFC_ULLRAM_BANK146_DATA_S                                            0
6753 
6754 //*****************************************************************************
6755 //
6756 // Register: RFC_ULLRAM_O_BANK147
6757 //
6758 //*****************************************************************************
6759 // Field:  [31:0] DATA
6760 //
6761 // SRAM data
6762 #define RFC_ULLRAM_BANK147_DATA_W                                           32
6763 #define RFC_ULLRAM_BANK147_DATA_M                                   0xFFFFFFFF
6764 #define RFC_ULLRAM_BANK147_DATA_S                                            0
6765 
6766 //*****************************************************************************
6767 //
6768 // Register: RFC_ULLRAM_O_BANK148
6769 //
6770 //*****************************************************************************
6771 // Field:  [31:0] DATA
6772 //
6773 // SRAM data
6774 #define RFC_ULLRAM_BANK148_DATA_W                                           32
6775 #define RFC_ULLRAM_BANK148_DATA_M                                   0xFFFFFFFF
6776 #define RFC_ULLRAM_BANK148_DATA_S                                            0
6777 
6778 //*****************************************************************************
6779 //
6780 // Register: RFC_ULLRAM_O_BANK149
6781 //
6782 //*****************************************************************************
6783 // Field:  [31:0] DATA
6784 //
6785 // SRAM data
6786 #define RFC_ULLRAM_BANK149_DATA_W                                           32
6787 #define RFC_ULLRAM_BANK149_DATA_M                                   0xFFFFFFFF
6788 #define RFC_ULLRAM_BANK149_DATA_S                                            0
6789 
6790 //*****************************************************************************
6791 //
6792 // Register: RFC_ULLRAM_O_BANK150
6793 //
6794 //*****************************************************************************
6795 // Field:  [31:0] DATA
6796 //
6797 // SRAM data
6798 #define RFC_ULLRAM_BANK150_DATA_W                                           32
6799 #define RFC_ULLRAM_BANK150_DATA_M                                   0xFFFFFFFF
6800 #define RFC_ULLRAM_BANK150_DATA_S                                            0
6801 
6802 //*****************************************************************************
6803 //
6804 // Register: RFC_ULLRAM_O_BANK151
6805 //
6806 //*****************************************************************************
6807 // Field:  [31:0] DATA
6808 //
6809 // SRAM data
6810 #define RFC_ULLRAM_BANK151_DATA_W                                           32
6811 #define RFC_ULLRAM_BANK151_DATA_M                                   0xFFFFFFFF
6812 #define RFC_ULLRAM_BANK151_DATA_S                                            0
6813 
6814 //*****************************************************************************
6815 //
6816 // Register: RFC_ULLRAM_O_BANK152
6817 //
6818 //*****************************************************************************
6819 // Field:  [31:0] DATA
6820 //
6821 // SRAM data
6822 #define RFC_ULLRAM_BANK152_DATA_W                                           32
6823 #define RFC_ULLRAM_BANK152_DATA_M                                   0xFFFFFFFF
6824 #define RFC_ULLRAM_BANK152_DATA_S                                            0
6825 
6826 //*****************************************************************************
6827 //
6828 // Register: RFC_ULLRAM_O_BANK153
6829 //
6830 //*****************************************************************************
6831 // Field:  [31:0] DATA
6832 //
6833 // SRAM data
6834 #define RFC_ULLRAM_BANK153_DATA_W                                           32
6835 #define RFC_ULLRAM_BANK153_DATA_M                                   0xFFFFFFFF
6836 #define RFC_ULLRAM_BANK153_DATA_S                                            0
6837 
6838 //*****************************************************************************
6839 //
6840 // Register: RFC_ULLRAM_O_BANK154
6841 //
6842 //*****************************************************************************
6843 // Field:  [31:0] DATA
6844 //
6845 // SRAM data
6846 #define RFC_ULLRAM_BANK154_DATA_W                                           32
6847 #define RFC_ULLRAM_BANK154_DATA_M                                   0xFFFFFFFF
6848 #define RFC_ULLRAM_BANK154_DATA_S                                            0
6849 
6850 //*****************************************************************************
6851 //
6852 // Register: RFC_ULLRAM_O_BANK155
6853 //
6854 //*****************************************************************************
6855 // Field:  [31:0] DATA
6856 //
6857 // SRAM data
6858 #define RFC_ULLRAM_BANK155_DATA_W                                           32
6859 #define RFC_ULLRAM_BANK155_DATA_M                                   0xFFFFFFFF
6860 #define RFC_ULLRAM_BANK155_DATA_S                                            0
6861 
6862 //*****************************************************************************
6863 //
6864 // Register: RFC_ULLRAM_O_BANK156
6865 //
6866 //*****************************************************************************
6867 // Field:  [31:0] DATA
6868 //
6869 // SRAM data
6870 #define RFC_ULLRAM_BANK156_DATA_W                                           32
6871 #define RFC_ULLRAM_BANK156_DATA_M                                   0xFFFFFFFF
6872 #define RFC_ULLRAM_BANK156_DATA_S                                            0
6873 
6874 //*****************************************************************************
6875 //
6876 // Register: RFC_ULLRAM_O_BANK157
6877 //
6878 //*****************************************************************************
6879 // Field:  [31:0] DATA
6880 //
6881 // SRAM data
6882 #define RFC_ULLRAM_BANK157_DATA_W                                           32
6883 #define RFC_ULLRAM_BANK157_DATA_M                                   0xFFFFFFFF
6884 #define RFC_ULLRAM_BANK157_DATA_S                                            0
6885 
6886 //*****************************************************************************
6887 //
6888 // Register: RFC_ULLRAM_O_BANK158
6889 //
6890 //*****************************************************************************
6891 // Field:  [31:0] DATA
6892 //
6893 // SRAM data
6894 #define RFC_ULLRAM_BANK158_DATA_W                                           32
6895 #define RFC_ULLRAM_BANK158_DATA_M                                   0xFFFFFFFF
6896 #define RFC_ULLRAM_BANK158_DATA_S                                            0
6897 
6898 //*****************************************************************************
6899 //
6900 // Register: RFC_ULLRAM_O_BANK159
6901 //
6902 //*****************************************************************************
6903 // Field:  [31:0] DATA
6904 //
6905 // SRAM data
6906 #define RFC_ULLRAM_BANK159_DATA_W                                           32
6907 #define RFC_ULLRAM_BANK159_DATA_M                                   0xFFFFFFFF
6908 #define RFC_ULLRAM_BANK159_DATA_S                                            0
6909 
6910 //*****************************************************************************
6911 //
6912 // Register: RFC_ULLRAM_O_BANK160
6913 //
6914 //*****************************************************************************
6915 // Field:  [31:0] DATA
6916 //
6917 // SRAM data
6918 #define RFC_ULLRAM_BANK160_DATA_W                                           32
6919 #define RFC_ULLRAM_BANK160_DATA_M                                   0xFFFFFFFF
6920 #define RFC_ULLRAM_BANK160_DATA_S                                            0
6921 
6922 //*****************************************************************************
6923 //
6924 // Register: RFC_ULLRAM_O_BANK161
6925 //
6926 //*****************************************************************************
6927 // Field:  [31:0] DATA
6928 //
6929 // SRAM data
6930 #define RFC_ULLRAM_BANK161_DATA_W                                           32
6931 #define RFC_ULLRAM_BANK161_DATA_M                                   0xFFFFFFFF
6932 #define RFC_ULLRAM_BANK161_DATA_S                                            0
6933 
6934 //*****************************************************************************
6935 //
6936 // Register: RFC_ULLRAM_O_BANK162
6937 //
6938 //*****************************************************************************
6939 // Field:  [31:0] DATA
6940 //
6941 // SRAM data
6942 #define RFC_ULLRAM_BANK162_DATA_W                                           32
6943 #define RFC_ULLRAM_BANK162_DATA_M                                   0xFFFFFFFF
6944 #define RFC_ULLRAM_BANK162_DATA_S                                            0
6945 
6946 //*****************************************************************************
6947 //
6948 // Register: RFC_ULLRAM_O_BANK163
6949 //
6950 //*****************************************************************************
6951 // Field:  [31:0] DATA
6952 //
6953 // SRAM data
6954 #define RFC_ULLRAM_BANK163_DATA_W                                           32
6955 #define RFC_ULLRAM_BANK163_DATA_M                                   0xFFFFFFFF
6956 #define RFC_ULLRAM_BANK163_DATA_S                                            0
6957 
6958 //*****************************************************************************
6959 //
6960 // Register: RFC_ULLRAM_O_BANK164
6961 //
6962 //*****************************************************************************
6963 // Field:  [31:0] DATA
6964 //
6965 // SRAM data
6966 #define RFC_ULLRAM_BANK164_DATA_W                                           32
6967 #define RFC_ULLRAM_BANK164_DATA_M                                   0xFFFFFFFF
6968 #define RFC_ULLRAM_BANK164_DATA_S                                            0
6969 
6970 //*****************************************************************************
6971 //
6972 // Register: RFC_ULLRAM_O_BANK165
6973 //
6974 //*****************************************************************************
6975 // Field:  [31:0] DATA
6976 //
6977 // SRAM data
6978 #define RFC_ULLRAM_BANK165_DATA_W                                           32
6979 #define RFC_ULLRAM_BANK165_DATA_M                                   0xFFFFFFFF
6980 #define RFC_ULLRAM_BANK165_DATA_S                                            0
6981 
6982 //*****************************************************************************
6983 //
6984 // Register: RFC_ULLRAM_O_BANK166
6985 //
6986 //*****************************************************************************
6987 // Field:  [31:0] DATA
6988 //
6989 // SRAM data
6990 #define RFC_ULLRAM_BANK166_DATA_W                                           32
6991 #define RFC_ULLRAM_BANK166_DATA_M                                   0xFFFFFFFF
6992 #define RFC_ULLRAM_BANK166_DATA_S                                            0
6993 
6994 //*****************************************************************************
6995 //
6996 // Register: RFC_ULLRAM_O_BANK167
6997 //
6998 //*****************************************************************************
6999 // Field:  [31:0] DATA
7000 //
7001 // SRAM data
7002 #define RFC_ULLRAM_BANK167_DATA_W                                           32
7003 #define RFC_ULLRAM_BANK167_DATA_M                                   0xFFFFFFFF
7004 #define RFC_ULLRAM_BANK167_DATA_S                                            0
7005 
7006 //*****************************************************************************
7007 //
7008 // Register: RFC_ULLRAM_O_BANK168
7009 //
7010 //*****************************************************************************
7011 // Field:  [31:0] DATA
7012 //
7013 // SRAM data
7014 #define RFC_ULLRAM_BANK168_DATA_W                                           32
7015 #define RFC_ULLRAM_BANK168_DATA_M                                   0xFFFFFFFF
7016 #define RFC_ULLRAM_BANK168_DATA_S                                            0
7017 
7018 //*****************************************************************************
7019 //
7020 // Register: RFC_ULLRAM_O_BANK169
7021 //
7022 //*****************************************************************************
7023 // Field:  [31:0] DATA
7024 //
7025 // SRAM data
7026 #define RFC_ULLRAM_BANK169_DATA_W                                           32
7027 #define RFC_ULLRAM_BANK169_DATA_M                                   0xFFFFFFFF
7028 #define RFC_ULLRAM_BANK169_DATA_S                                            0
7029 
7030 //*****************************************************************************
7031 //
7032 // Register: RFC_ULLRAM_O_BANK170
7033 //
7034 //*****************************************************************************
7035 // Field:  [31:0] DATA
7036 //
7037 // SRAM data
7038 #define RFC_ULLRAM_BANK170_DATA_W                                           32
7039 #define RFC_ULLRAM_BANK170_DATA_M                                   0xFFFFFFFF
7040 #define RFC_ULLRAM_BANK170_DATA_S                                            0
7041 
7042 //*****************************************************************************
7043 //
7044 // Register: RFC_ULLRAM_O_BANK171
7045 //
7046 //*****************************************************************************
7047 // Field:  [31:0] DATA
7048 //
7049 // SRAM data
7050 #define RFC_ULLRAM_BANK171_DATA_W                                           32
7051 #define RFC_ULLRAM_BANK171_DATA_M                                   0xFFFFFFFF
7052 #define RFC_ULLRAM_BANK171_DATA_S                                            0
7053 
7054 //*****************************************************************************
7055 //
7056 // Register: RFC_ULLRAM_O_BANK172
7057 //
7058 //*****************************************************************************
7059 // Field:  [31:0] DATA
7060 //
7061 // SRAM data
7062 #define RFC_ULLRAM_BANK172_DATA_W                                           32
7063 #define RFC_ULLRAM_BANK172_DATA_M                                   0xFFFFFFFF
7064 #define RFC_ULLRAM_BANK172_DATA_S                                            0
7065 
7066 //*****************************************************************************
7067 //
7068 // Register: RFC_ULLRAM_O_BANK173
7069 //
7070 //*****************************************************************************
7071 // Field:  [31:0] DATA
7072 //
7073 // SRAM data
7074 #define RFC_ULLRAM_BANK173_DATA_W                                           32
7075 #define RFC_ULLRAM_BANK173_DATA_M                                   0xFFFFFFFF
7076 #define RFC_ULLRAM_BANK173_DATA_S                                            0
7077 
7078 //*****************************************************************************
7079 //
7080 // Register: RFC_ULLRAM_O_BANK174
7081 //
7082 //*****************************************************************************
7083 // Field:  [31:0] DATA
7084 //
7085 // SRAM data
7086 #define RFC_ULLRAM_BANK174_DATA_W                                           32
7087 #define RFC_ULLRAM_BANK174_DATA_M                                   0xFFFFFFFF
7088 #define RFC_ULLRAM_BANK174_DATA_S                                            0
7089 
7090 //*****************************************************************************
7091 //
7092 // Register: RFC_ULLRAM_O_BANK175
7093 //
7094 //*****************************************************************************
7095 // Field:  [31:0] DATA
7096 //
7097 // SRAM data
7098 #define RFC_ULLRAM_BANK175_DATA_W                                           32
7099 #define RFC_ULLRAM_BANK175_DATA_M                                   0xFFFFFFFF
7100 #define RFC_ULLRAM_BANK175_DATA_S                                            0
7101 
7102 //*****************************************************************************
7103 //
7104 // Register: RFC_ULLRAM_O_BANK176
7105 //
7106 //*****************************************************************************
7107 // Field:  [31:0] DATA
7108 //
7109 // SRAM data
7110 #define RFC_ULLRAM_BANK176_DATA_W                                           32
7111 #define RFC_ULLRAM_BANK176_DATA_M                                   0xFFFFFFFF
7112 #define RFC_ULLRAM_BANK176_DATA_S                                            0
7113 
7114 //*****************************************************************************
7115 //
7116 // Register: RFC_ULLRAM_O_BANK177
7117 //
7118 //*****************************************************************************
7119 // Field:  [31:0] DATA
7120 //
7121 // SRAM data
7122 #define RFC_ULLRAM_BANK177_DATA_W                                           32
7123 #define RFC_ULLRAM_BANK177_DATA_M                                   0xFFFFFFFF
7124 #define RFC_ULLRAM_BANK177_DATA_S                                            0
7125 
7126 //*****************************************************************************
7127 //
7128 // Register: RFC_ULLRAM_O_BANK178
7129 //
7130 //*****************************************************************************
7131 // Field:  [31:0] DATA
7132 //
7133 // SRAM data
7134 #define RFC_ULLRAM_BANK178_DATA_W                                           32
7135 #define RFC_ULLRAM_BANK178_DATA_M                                   0xFFFFFFFF
7136 #define RFC_ULLRAM_BANK178_DATA_S                                            0
7137 
7138 //*****************************************************************************
7139 //
7140 // Register: RFC_ULLRAM_O_BANK179
7141 //
7142 //*****************************************************************************
7143 // Field:  [31:0] DATA
7144 //
7145 // SRAM data
7146 #define RFC_ULLRAM_BANK179_DATA_W                                           32
7147 #define RFC_ULLRAM_BANK179_DATA_M                                   0xFFFFFFFF
7148 #define RFC_ULLRAM_BANK179_DATA_S                                            0
7149 
7150 //*****************************************************************************
7151 //
7152 // Register: RFC_ULLRAM_O_BANK180
7153 //
7154 //*****************************************************************************
7155 // Field:  [31:0] DATA
7156 //
7157 // SRAM data
7158 #define RFC_ULLRAM_BANK180_DATA_W                                           32
7159 #define RFC_ULLRAM_BANK180_DATA_M                                   0xFFFFFFFF
7160 #define RFC_ULLRAM_BANK180_DATA_S                                            0
7161 
7162 //*****************************************************************************
7163 //
7164 // Register: RFC_ULLRAM_O_BANK181
7165 //
7166 //*****************************************************************************
7167 // Field:  [31:0] DATA
7168 //
7169 // SRAM data
7170 #define RFC_ULLRAM_BANK181_DATA_W                                           32
7171 #define RFC_ULLRAM_BANK181_DATA_M                                   0xFFFFFFFF
7172 #define RFC_ULLRAM_BANK181_DATA_S                                            0
7173 
7174 //*****************************************************************************
7175 //
7176 // Register: RFC_ULLRAM_O_BANK182
7177 //
7178 //*****************************************************************************
7179 // Field:  [31:0] DATA
7180 //
7181 // SRAM data
7182 #define RFC_ULLRAM_BANK182_DATA_W                                           32
7183 #define RFC_ULLRAM_BANK182_DATA_M                                   0xFFFFFFFF
7184 #define RFC_ULLRAM_BANK182_DATA_S                                            0
7185 
7186 //*****************************************************************************
7187 //
7188 // Register: RFC_ULLRAM_O_BANK183
7189 //
7190 //*****************************************************************************
7191 // Field:  [31:0] DATA
7192 //
7193 // SRAM data
7194 #define RFC_ULLRAM_BANK183_DATA_W                                           32
7195 #define RFC_ULLRAM_BANK183_DATA_M                                   0xFFFFFFFF
7196 #define RFC_ULLRAM_BANK183_DATA_S                                            0
7197 
7198 //*****************************************************************************
7199 //
7200 // Register: RFC_ULLRAM_O_BANK184
7201 //
7202 //*****************************************************************************
7203 // Field:  [31:0] DATA
7204 //
7205 // SRAM data
7206 #define RFC_ULLRAM_BANK184_DATA_W                                           32
7207 #define RFC_ULLRAM_BANK184_DATA_M                                   0xFFFFFFFF
7208 #define RFC_ULLRAM_BANK184_DATA_S                                            0
7209 
7210 //*****************************************************************************
7211 //
7212 // Register: RFC_ULLRAM_O_BANK185
7213 //
7214 //*****************************************************************************
7215 // Field:  [31:0] DATA
7216 //
7217 // SRAM data
7218 #define RFC_ULLRAM_BANK185_DATA_W                                           32
7219 #define RFC_ULLRAM_BANK185_DATA_M                                   0xFFFFFFFF
7220 #define RFC_ULLRAM_BANK185_DATA_S                                            0
7221 
7222 //*****************************************************************************
7223 //
7224 // Register: RFC_ULLRAM_O_BANK186
7225 //
7226 //*****************************************************************************
7227 // Field:  [31:0] DATA
7228 //
7229 // SRAM data
7230 #define RFC_ULLRAM_BANK186_DATA_W                                           32
7231 #define RFC_ULLRAM_BANK186_DATA_M                                   0xFFFFFFFF
7232 #define RFC_ULLRAM_BANK186_DATA_S                                            0
7233 
7234 //*****************************************************************************
7235 //
7236 // Register: RFC_ULLRAM_O_BANK187
7237 //
7238 //*****************************************************************************
7239 // Field:  [31:0] DATA
7240 //
7241 // SRAM data
7242 #define RFC_ULLRAM_BANK187_DATA_W                                           32
7243 #define RFC_ULLRAM_BANK187_DATA_M                                   0xFFFFFFFF
7244 #define RFC_ULLRAM_BANK187_DATA_S                                            0
7245 
7246 //*****************************************************************************
7247 //
7248 // Register: RFC_ULLRAM_O_BANK188
7249 //
7250 //*****************************************************************************
7251 // Field:  [31:0] DATA
7252 //
7253 // SRAM data
7254 #define RFC_ULLRAM_BANK188_DATA_W                                           32
7255 #define RFC_ULLRAM_BANK188_DATA_M                                   0xFFFFFFFF
7256 #define RFC_ULLRAM_BANK188_DATA_S                                            0
7257 
7258 //*****************************************************************************
7259 //
7260 // Register: RFC_ULLRAM_O_BANK189
7261 //
7262 //*****************************************************************************
7263 // Field:  [31:0] DATA
7264 //
7265 // SRAM data
7266 #define RFC_ULLRAM_BANK189_DATA_W                                           32
7267 #define RFC_ULLRAM_BANK189_DATA_M                                   0xFFFFFFFF
7268 #define RFC_ULLRAM_BANK189_DATA_S                                            0
7269 
7270 //*****************************************************************************
7271 //
7272 // Register: RFC_ULLRAM_O_BANK190
7273 //
7274 //*****************************************************************************
7275 // Field:  [31:0] DATA
7276 //
7277 // SRAM data
7278 #define RFC_ULLRAM_BANK190_DATA_W                                           32
7279 #define RFC_ULLRAM_BANK190_DATA_M                                   0xFFFFFFFF
7280 #define RFC_ULLRAM_BANK190_DATA_S                                            0
7281 
7282 //*****************************************************************************
7283 //
7284 // Register: RFC_ULLRAM_O_BANK191
7285 //
7286 //*****************************************************************************
7287 // Field:  [31:0] DATA
7288 //
7289 // SRAM data
7290 #define RFC_ULLRAM_BANK191_DATA_W                                           32
7291 #define RFC_ULLRAM_BANK191_DATA_M                                   0xFFFFFFFF
7292 #define RFC_ULLRAM_BANK191_DATA_S                                            0
7293 
7294 //*****************************************************************************
7295 //
7296 // Register: RFC_ULLRAM_O_BANK192
7297 //
7298 //*****************************************************************************
7299 // Field:  [31:0] DATA
7300 //
7301 // SRAM data
7302 #define RFC_ULLRAM_BANK192_DATA_W                                           32
7303 #define RFC_ULLRAM_BANK192_DATA_M                                   0xFFFFFFFF
7304 #define RFC_ULLRAM_BANK192_DATA_S                                            0
7305 
7306 //*****************************************************************************
7307 //
7308 // Register: RFC_ULLRAM_O_BANK193
7309 //
7310 //*****************************************************************************
7311 // Field:  [31:0] DATA
7312 //
7313 // SRAM data
7314 #define RFC_ULLRAM_BANK193_DATA_W                                           32
7315 #define RFC_ULLRAM_BANK193_DATA_M                                   0xFFFFFFFF
7316 #define RFC_ULLRAM_BANK193_DATA_S                                            0
7317 
7318 //*****************************************************************************
7319 //
7320 // Register: RFC_ULLRAM_O_BANK194
7321 //
7322 //*****************************************************************************
7323 // Field:  [31:0] DATA
7324 //
7325 // SRAM data
7326 #define RFC_ULLRAM_BANK194_DATA_W                                           32
7327 #define RFC_ULLRAM_BANK194_DATA_M                                   0xFFFFFFFF
7328 #define RFC_ULLRAM_BANK194_DATA_S                                            0
7329 
7330 //*****************************************************************************
7331 //
7332 // Register: RFC_ULLRAM_O_BANK195
7333 //
7334 //*****************************************************************************
7335 // Field:  [31:0] DATA
7336 //
7337 // SRAM data
7338 #define RFC_ULLRAM_BANK195_DATA_W                                           32
7339 #define RFC_ULLRAM_BANK195_DATA_M                                   0xFFFFFFFF
7340 #define RFC_ULLRAM_BANK195_DATA_S                                            0
7341 
7342 //*****************************************************************************
7343 //
7344 // Register: RFC_ULLRAM_O_BANK196
7345 //
7346 //*****************************************************************************
7347 // Field:  [31:0] DATA
7348 //
7349 // SRAM data
7350 #define RFC_ULLRAM_BANK196_DATA_W                                           32
7351 #define RFC_ULLRAM_BANK196_DATA_M                                   0xFFFFFFFF
7352 #define RFC_ULLRAM_BANK196_DATA_S                                            0
7353 
7354 //*****************************************************************************
7355 //
7356 // Register: RFC_ULLRAM_O_BANK197
7357 //
7358 //*****************************************************************************
7359 // Field:  [31:0] DATA
7360 //
7361 // SRAM data
7362 #define RFC_ULLRAM_BANK197_DATA_W                                           32
7363 #define RFC_ULLRAM_BANK197_DATA_M                                   0xFFFFFFFF
7364 #define RFC_ULLRAM_BANK197_DATA_S                                            0
7365 
7366 //*****************************************************************************
7367 //
7368 // Register: RFC_ULLRAM_O_BANK198
7369 //
7370 //*****************************************************************************
7371 // Field:  [31:0] DATA
7372 //
7373 // SRAM data
7374 #define RFC_ULLRAM_BANK198_DATA_W                                           32
7375 #define RFC_ULLRAM_BANK198_DATA_M                                   0xFFFFFFFF
7376 #define RFC_ULLRAM_BANK198_DATA_S                                            0
7377 
7378 //*****************************************************************************
7379 //
7380 // Register: RFC_ULLRAM_O_BANK199
7381 //
7382 //*****************************************************************************
7383 // Field:  [31:0] DATA
7384 //
7385 // SRAM data
7386 #define RFC_ULLRAM_BANK199_DATA_W                                           32
7387 #define RFC_ULLRAM_BANK199_DATA_M                                   0xFFFFFFFF
7388 #define RFC_ULLRAM_BANK199_DATA_S                                            0
7389 
7390 //*****************************************************************************
7391 //
7392 // Register: RFC_ULLRAM_O_BANK1100
7393 //
7394 //*****************************************************************************
7395 // Field:  [31:0] DATA
7396 //
7397 // SRAM data
7398 #define RFC_ULLRAM_BANK1100_DATA_W                                          32
7399 #define RFC_ULLRAM_BANK1100_DATA_M                                  0xFFFFFFFF
7400 #define RFC_ULLRAM_BANK1100_DATA_S                                           0
7401 
7402 //*****************************************************************************
7403 //
7404 // Register: RFC_ULLRAM_O_BANK1101
7405 //
7406 //*****************************************************************************
7407 // Field:  [31:0] DATA
7408 //
7409 // SRAM data
7410 #define RFC_ULLRAM_BANK1101_DATA_W                                          32
7411 #define RFC_ULLRAM_BANK1101_DATA_M                                  0xFFFFFFFF
7412 #define RFC_ULLRAM_BANK1101_DATA_S                                           0
7413 
7414 //*****************************************************************************
7415 //
7416 // Register: RFC_ULLRAM_O_BANK1102
7417 //
7418 //*****************************************************************************
7419 // Field:  [31:0] DATA
7420 //
7421 // SRAM data
7422 #define RFC_ULLRAM_BANK1102_DATA_W                                          32
7423 #define RFC_ULLRAM_BANK1102_DATA_M                                  0xFFFFFFFF
7424 #define RFC_ULLRAM_BANK1102_DATA_S                                           0
7425 
7426 //*****************************************************************************
7427 //
7428 // Register: RFC_ULLRAM_O_BANK1103
7429 //
7430 //*****************************************************************************
7431 // Field:  [31:0] DATA
7432 //
7433 // SRAM data
7434 #define RFC_ULLRAM_BANK1103_DATA_W                                          32
7435 #define RFC_ULLRAM_BANK1103_DATA_M                                  0xFFFFFFFF
7436 #define RFC_ULLRAM_BANK1103_DATA_S                                           0
7437 
7438 //*****************************************************************************
7439 //
7440 // Register: RFC_ULLRAM_O_BANK1104
7441 //
7442 //*****************************************************************************
7443 // Field:  [31:0] DATA
7444 //
7445 // SRAM data
7446 #define RFC_ULLRAM_BANK1104_DATA_W                                          32
7447 #define RFC_ULLRAM_BANK1104_DATA_M                                  0xFFFFFFFF
7448 #define RFC_ULLRAM_BANK1104_DATA_S                                           0
7449 
7450 //*****************************************************************************
7451 //
7452 // Register: RFC_ULLRAM_O_BANK1105
7453 //
7454 //*****************************************************************************
7455 // Field:  [31:0] DATA
7456 //
7457 // SRAM data
7458 #define RFC_ULLRAM_BANK1105_DATA_W                                          32
7459 #define RFC_ULLRAM_BANK1105_DATA_M                                  0xFFFFFFFF
7460 #define RFC_ULLRAM_BANK1105_DATA_S                                           0
7461 
7462 //*****************************************************************************
7463 //
7464 // Register: RFC_ULLRAM_O_BANK1106
7465 //
7466 //*****************************************************************************
7467 // Field:  [31:0] DATA
7468 //
7469 // SRAM data
7470 #define RFC_ULLRAM_BANK1106_DATA_W                                          32
7471 #define RFC_ULLRAM_BANK1106_DATA_M                                  0xFFFFFFFF
7472 #define RFC_ULLRAM_BANK1106_DATA_S                                           0
7473 
7474 //*****************************************************************************
7475 //
7476 // Register: RFC_ULLRAM_O_BANK1107
7477 //
7478 //*****************************************************************************
7479 // Field:  [31:0] DATA
7480 //
7481 // SRAM data
7482 #define RFC_ULLRAM_BANK1107_DATA_W                                          32
7483 #define RFC_ULLRAM_BANK1107_DATA_M                                  0xFFFFFFFF
7484 #define RFC_ULLRAM_BANK1107_DATA_S                                           0
7485 
7486 //*****************************************************************************
7487 //
7488 // Register: RFC_ULLRAM_O_BANK1108
7489 //
7490 //*****************************************************************************
7491 // Field:  [31:0] DATA
7492 //
7493 // SRAM data
7494 #define RFC_ULLRAM_BANK1108_DATA_W                                          32
7495 #define RFC_ULLRAM_BANK1108_DATA_M                                  0xFFFFFFFF
7496 #define RFC_ULLRAM_BANK1108_DATA_S                                           0
7497 
7498 //*****************************************************************************
7499 //
7500 // Register: RFC_ULLRAM_O_BANK1109
7501 //
7502 //*****************************************************************************
7503 // Field:  [31:0] DATA
7504 //
7505 // SRAM data
7506 #define RFC_ULLRAM_BANK1109_DATA_W                                          32
7507 #define RFC_ULLRAM_BANK1109_DATA_M                                  0xFFFFFFFF
7508 #define RFC_ULLRAM_BANK1109_DATA_S                                           0
7509 
7510 //*****************************************************************************
7511 //
7512 // Register: RFC_ULLRAM_O_BANK1110
7513 //
7514 //*****************************************************************************
7515 // Field:  [31:0] DATA
7516 //
7517 // SRAM data
7518 #define RFC_ULLRAM_BANK1110_DATA_W                                          32
7519 #define RFC_ULLRAM_BANK1110_DATA_M                                  0xFFFFFFFF
7520 #define RFC_ULLRAM_BANK1110_DATA_S                                           0
7521 
7522 //*****************************************************************************
7523 //
7524 // Register: RFC_ULLRAM_O_BANK1111
7525 //
7526 //*****************************************************************************
7527 // Field:  [31:0] DATA
7528 //
7529 // SRAM data
7530 #define RFC_ULLRAM_BANK1111_DATA_W                                          32
7531 #define RFC_ULLRAM_BANK1111_DATA_M                                  0xFFFFFFFF
7532 #define RFC_ULLRAM_BANK1111_DATA_S                                           0
7533 
7534 //*****************************************************************************
7535 //
7536 // Register: RFC_ULLRAM_O_BANK1112
7537 //
7538 //*****************************************************************************
7539 // Field:  [31:0] DATA
7540 //
7541 // SRAM data
7542 #define RFC_ULLRAM_BANK1112_DATA_W                                          32
7543 #define RFC_ULLRAM_BANK1112_DATA_M                                  0xFFFFFFFF
7544 #define RFC_ULLRAM_BANK1112_DATA_S                                           0
7545 
7546 //*****************************************************************************
7547 //
7548 // Register: RFC_ULLRAM_O_BANK1113
7549 //
7550 //*****************************************************************************
7551 // Field:  [31:0] DATA
7552 //
7553 // SRAM data
7554 #define RFC_ULLRAM_BANK1113_DATA_W                                          32
7555 #define RFC_ULLRAM_BANK1113_DATA_M                                  0xFFFFFFFF
7556 #define RFC_ULLRAM_BANK1113_DATA_S                                           0
7557 
7558 //*****************************************************************************
7559 //
7560 // Register: RFC_ULLRAM_O_BANK1114
7561 //
7562 //*****************************************************************************
7563 // Field:  [31:0] DATA
7564 //
7565 // SRAM data
7566 #define RFC_ULLRAM_BANK1114_DATA_W                                          32
7567 #define RFC_ULLRAM_BANK1114_DATA_M                                  0xFFFFFFFF
7568 #define RFC_ULLRAM_BANK1114_DATA_S                                           0
7569 
7570 //*****************************************************************************
7571 //
7572 // Register: RFC_ULLRAM_O_BANK1115
7573 //
7574 //*****************************************************************************
7575 // Field:  [31:0] DATA
7576 //
7577 // SRAM data
7578 #define RFC_ULLRAM_BANK1115_DATA_W                                          32
7579 #define RFC_ULLRAM_BANK1115_DATA_M                                  0xFFFFFFFF
7580 #define RFC_ULLRAM_BANK1115_DATA_S                                           0
7581 
7582 //*****************************************************************************
7583 //
7584 // Register: RFC_ULLRAM_O_BANK1116
7585 //
7586 //*****************************************************************************
7587 // Field:  [31:0] DATA
7588 //
7589 // SRAM data
7590 #define RFC_ULLRAM_BANK1116_DATA_W                                          32
7591 #define RFC_ULLRAM_BANK1116_DATA_M                                  0xFFFFFFFF
7592 #define RFC_ULLRAM_BANK1116_DATA_S                                           0
7593 
7594 //*****************************************************************************
7595 //
7596 // Register: RFC_ULLRAM_O_BANK1117
7597 //
7598 //*****************************************************************************
7599 // Field:  [31:0] DATA
7600 //
7601 // SRAM data
7602 #define RFC_ULLRAM_BANK1117_DATA_W                                          32
7603 #define RFC_ULLRAM_BANK1117_DATA_M                                  0xFFFFFFFF
7604 #define RFC_ULLRAM_BANK1117_DATA_S                                           0
7605 
7606 //*****************************************************************************
7607 //
7608 // Register: RFC_ULLRAM_O_BANK1118
7609 //
7610 //*****************************************************************************
7611 // Field:  [31:0] DATA
7612 //
7613 // SRAM data
7614 #define RFC_ULLRAM_BANK1118_DATA_W                                          32
7615 #define RFC_ULLRAM_BANK1118_DATA_M                                  0xFFFFFFFF
7616 #define RFC_ULLRAM_BANK1118_DATA_S                                           0
7617 
7618 //*****************************************************************************
7619 //
7620 // Register: RFC_ULLRAM_O_BANK1119
7621 //
7622 //*****************************************************************************
7623 // Field:  [31:0] DATA
7624 //
7625 // SRAM data
7626 #define RFC_ULLRAM_BANK1119_DATA_W                                          32
7627 #define RFC_ULLRAM_BANK1119_DATA_M                                  0xFFFFFFFF
7628 #define RFC_ULLRAM_BANK1119_DATA_S                                           0
7629 
7630 //*****************************************************************************
7631 //
7632 // Register: RFC_ULLRAM_O_BANK1120
7633 //
7634 //*****************************************************************************
7635 // Field:  [31:0] DATA
7636 //
7637 // SRAM data
7638 #define RFC_ULLRAM_BANK1120_DATA_W                                          32
7639 #define RFC_ULLRAM_BANK1120_DATA_M                                  0xFFFFFFFF
7640 #define RFC_ULLRAM_BANK1120_DATA_S                                           0
7641 
7642 //*****************************************************************************
7643 //
7644 // Register: RFC_ULLRAM_O_BANK1121
7645 //
7646 //*****************************************************************************
7647 // Field:  [31:0] DATA
7648 //
7649 // SRAM data
7650 #define RFC_ULLRAM_BANK1121_DATA_W                                          32
7651 #define RFC_ULLRAM_BANK1121_DATA_M                                  0xFFFFFFFF
7652 #define RFC_ULLRAM_BANK1121_DATA_S                                           0
7653 
7654 //*****************************************************************************
7655 //
7656 // Register: RFC_ULLRAM_O_BANK1122
7657 //
7658 //*****************************************************************************
7659 // Field:  [31:0] DATA
7660 //
7661 // SRAM data
7662 #define RFC_ULLRAM_BANK1122_DATA_W                                          32
7663 #define RFC_ULLRAM_BANK1122_DATA_M                                  0xFFFFFFFF
7664 #define RFC_ULLRAM_BANK1122_DATA_S                                           0
7665 
7666 //*****************************************************************************
7667 //
7668 // Register: RFC_ULLRAM_O_BANK1123
7669 //
7670 //*****************************************************************************
7671 // Field:  [31:0] DATA
7672 //
7673 // SRAM data
7674 #define RFC_ULLRAM_BANK1123_DATA_W                                          32
7675 #define RFC_ULLRAM_BANK1123_DATA_M                                  0xFFFFFFFF
7676 #define RFC_ULLRAM_BANK1123_DATA_S                                           0
7677 
7678 //*****************************************************************************
7679 //
7680 // Register: RFC_ULLRAM_O_BANK1124
7681 //
7682 //*****************************************************************************
7683 // Field:  [31:0] DATA
7684 //
7685 // SRAM data
7686 #define RFC_ULLRAM_BANK1124_DATA_W                                          32
7687 #define RFC_ULLRAM_BANK1124_DATA_M                                  0xFFFFFFFF
7688 #define RFC_ULLRAM_BANK1124_DATA_S                                           0
7689 
7690 //*****************************************************************************
7691 //
7692 // Register: RFC_ULLRAM_O_BANK1125
7693 //
7694 //*****************************************************************************
7695 // Field:  [31:0] DATA
7696 //
7697 // SRAM data
7698 #define RFC_ULLRAM_BANK1125_DATA_W                                          32
7699 #define RFC_ULLRAM_BANK1125_DATA_M                                  0xFFFFFFFF
7700 #define RFC_ULLRAM_BANK1125_DATA_S                                           0
7701 
7702 //*****************************************************************************
7703 //
7704 // Register: RFC_ULLRAM_O_BANK1126
7705 //
7706 //*****************************************************************************
7707 // Field:  [31:0] DATA
7708 //
7709 // SRAM data
7710 #define RFC_ULLRAM_BANK1126_DATA_W                                          32
7711 #define RFC_ULLRAM_BANK1126_DATA_M                                  0xFFFFFFFF
7712 #define RFC_ULLRAM_BANK1126_DATA_S                                           0
7713 
7714 //*****************************************************************************
7715 //
7716 // Register: RFC_ULLRAM_O_BANK1127
7717 //
7718 //*****************************************************************************
7719 // Field:  [31:0] DATA
7720 //
7721 // SRAM data
7722 #define RFC_ULLRAM_BANK1127_DATA_W                                          32
7723 #define RFC_ULLRAM_BANK1127_DATA_M                                  0xFFFFFFFF
7724 #define RFC_ULLRAM_BANK1127_DATA_S                                           0
7725 
7726 //*****************************************************************************
7727 //
7728 // Register: RFC_ULLRAM_O_BANK1128
7729 //
7730 //*****************************************************************************
7731 // Field:  [31:0] DATA
7732 //
7733 // SRAM data
7734 #define RFC_ULLRAM_BANK1128_DATA_W                                          32
7735 #define RFC_ULLRAM_BANK1128_DATA_M                                  0xFFFFFFFF
7736 #define RFC_ULLRAM_BANK1128_DATA_S                                           0
7737 
7738 //*****************************************************************************
7739 //
7740 // Register: RFC_ULLRAM_O_BANK1129
7741 //
7742 //*****************************************************************************
7743 // Field:  [31:0] DATA
7744 //
7745 // SRAM data
7746 #define RFC_ULLRAM_BANK1129_DATA_W                                          32
7747 #define RFC_ULLRAM_BANK1129_DATA_M                                  0xFFFFFFFF
7748 #define RFC_ULLRAM_BANK1129_DATA_S                                           0
7749 
7750 //*****************************************************************************
7751 //
7752 // Register: RFC_ULLRAM_O_BANK1130
7753 //
7754 //*****************************************************************************
7755 // Field:  [31:0] DATA
7756 //
7757 // SRAM data
7758 #define RFC_ULLRAM_BANK1130_DATA_W                                          32
7759 #define RFC_ULLRAM_BANK1130_DATA_M                                  0xFFFFFFFF
7760 #define RFC_ULLRAM_BANK1130_DATA_S                                           0
7761 
7762 //*****************************************************************************
7763 //
7764 // Register: RFC_ULLRAM_O_BANK1131
7765 //
7766 //*****************************************************************************
7767 // Field:  [31:0] DATA
7768 //
7769 // SRAM data
7770 #define RFC_ULLRAM_BANK1131_DATA_W                                          32
7771 #define RFC_ULLRAM_BANK1131_DATA_M                                  0xFFFFFFFF
7772 #define RFC_ULLRAM_BANK1131_DATA_S                                           0
7773 
7774 //*****************************************************************************
7775 //
7776 // Register: RFC_ULLRAM_O_BANK1132
7777 //
7778 //*****************************************************************************
7779 // Field:  [31:0] DATA
7780 //
7781 // SRAM data
7782 #define RFC_ULLRAM_BANK1132_DATA_W                                          32
7783 #define RFC_ULLRAM_BANK1132_DATA_M                                  0xFFFFFFFF
7784 #define RFC_ULLRAM_BANK1132_DATA_S                                           0
7785 
7786 //*****************************************************************************
7787 //
7788 // Register: RFC_ULLRAM_O_BANK1133
7789 //
7790 //*****************************************************************************
7791 // Field:  [31:0] DATA
7792 //
7793 // SRAM data
7794 #define RFC_ULLRAM_BANK1133_DATA_W                                          32
7795 #define RFC_ULLRAM_BANK1133_DATA_M                                  0xFFFFFFFF
7796 #define RFC_ULLRAM_BANK1133_DATA_S                                           0
7797 
7798 //*****************************************************************************
7799 //
7800 // Register: RFC_ULLRAM_O_BANK1134
7801 //
7802 //*****************************************************************************
7803 // Field:  [31:0] DATA
7804 //
7805 // SRAM data
7806 #define RFC_ULLRAM_BANK1134_DATA_W                                          32
7807 #define RFC_ULLRAM_BANK1134_DATA_M                                  0xFFFFFFFF
7808 #define RFC_ULLRAM_BANK1134_DATA_S                                           0
7809 
7810 //*****************************************************************************
7811 //
7812 // Register: RFC_ULLRAM_O_BANK1135
7813 //
7814 //*****************************************************************************
7815 // Field:  [31:0] DATA
7816 //
7817 // SRAM data
7818 #define RFC_ULLRAM_BANK1135_DATA_W                                          32
7819 #define RFC_ULLRAM_BANK1135_DATA_M                                  0xFFFFFFFF
7820 #define RFC_ULLRAM_BANK1135_DATA_S                                           0
7821 
7822 //*****************************************************************************
7823 //
7824 // Register: RFC_ULLRAM_O_BANK1136
7825 //
7826 //*****************************************************************************
7827 // Field:  [31:0] DATA
7828 //
7829 // SRAM data
7830 #define RFC_ULLRAM_BANK1136_DATA_W                                          32
7831 #define RFC_ULLRAM_BANK1136_DATA_M                                  0xFFFFFFFF
7832 #define RFC_ULLRAM_BANK1136_DATA_S                                           0
7833 
7834 //*****************************************************************************
7835 //
7836 // Register: RFC_ULLRAM_O_BANK1137
7837 //
7838 //*****************************************************************************
7839 // Field:  [31:0] DATA
7840 //
7841 // SRAM data
7842 #define RFC_ULLRAM_BANK1137_DATA_W                                          32
7843 #define RFC_ULLRAM_BANK1137_DATA_M                                  0xFFFFFFFF
7844 #define RFC_ULLRAM_BANK1137_DATA_S                                           0
7845 
7846 //*****************************************************************************
7847 //
7848 // Register: RFC_ULLRAM_O_BANK1138
7849 //
7850 //*****************************************************************************
7851 // Field:  [31:0] DATA
7852 //
7853 // SRAM data
7854 #define RFC_ULLRAM_BANK1138_DATA_W                                          32
7855 #define RFC_ULLRAM_BANK1138_DATA_M                                  0xFFFFFFFF
7856 #define RFC_ULLRAM_BANK1138_DATA_S                                           0
7857 
7858 //*****************************************************************************
7859 //
7860 // Register: RFC_ULLRAM_O_BANK1139
7861 //
7862 //*****************************************************************************
7863 // Field:  [31:0] DATA
7864 //
7865 // SRAM data
7866 #define RFC_ULLRAM_BANK1139_DATA_W                                          32
7867 #define RFC_ULLRAM_BANK1139_DATA_M                                  0xFFFFFFFF
7868 #define RFC_ULLRAM_BANK1139_DATA_S                                           0
7869 
7870 //*****************************************************************************
7871 //
7872 // Register: RFC_ULLRAM_O_BANK1140
7873 //
7874 //*****************************************************************************
7875 // Field:  [31:0] DATA
7876 //
7877 // SRAM data
7878 #define RFC_ULLRAM_BANK1140_DATA_W                                          32
7879 #define RFC_ULLRAM_BANK1140_DATA_M                                  0xFFFFFFFF
7880 #define RFC_ULLRAM_BANK1140_DATA_S                                           0
7881 
7882 //*****************************************************************************
7883 //
7884 // Register: RFC_ULLRAM_O_BANK1141
7885 //
7886 //*****************************************************************************
7887 // Field:  [31:0] DATA
7888 //
7889 // SRAM data
7890 #define RFC_ULLRAM_BANK1141_DATA_W                                          32
7891 #define RFC_ULLRAM_BANK1141_DATA_M                                  0xFFFFFFFF
7892 #define RFC_ULLRAM_BANK1141_DATA_S                                           0
7893 
7894 //*****************************************************************************
7895 //
7896 // Register: RFC_ULLRAM_O_BANK1142
7897 //
7898 //*****************************************************************************
7899 // Field:  [31:0] DATA
7900 //
7901 // SRAM data
7902 #define RFC_ULLRAM_BANK1142_DATA_W                                          32
7903 #define RFC_ULLRAM_BANK1142_DATA_M                                  0xFFFFFFFF
7904 #define RFC_ULLRAM_BANK1142_DATA_S                                           0
7905 
7906 //*****************************************************************************
7907 //
7908 // Register: RFC_ULLRAM_O_BANK1143
7909 //
7910 //*****************************************************************************
7911 // Field:  [31:0] DATA
7912 //
7913 // SRAM data
7914 #define RFC_ULLRAM_BANK1143_DATA_W                                          32
7915 #define RFC_ULLRAM_BANK1143_DATA_M                                  0xFFFFFFFF
7916 #define RFC_ULLRAM_BANK1143_DATA_S                                           0
7917 
7918 //*****************************************************************************
7919 //
7920 // Register: RFC_ULLRAM_O_BANK1144
7921 //
7922 //*****************************************************************************
7923 // Field:  [31:0] DATA
7924 //
7925 // SRAM data
7926 #define RFC_ULLRAM_BANK1144_DATA_W                                          32
7927 #define RFC_ULLRAM_BANK1144_DATA_M                                  0xFFFFFFFF
7928 #define RFC_ULLRAM_BANK1144_DATA_S                                           0
7929 
7930 //*****************************************************************************
7931 //
7932 // Register: RFC_ULLRAM_O_BANK1145
7933 //
7934 //*****************************************************************************
7935 // Field:  [31:0] DATA
7936 //
7937 // SRAM data
7938 #define RFC_ULLRAM_BANK1145_DATA_W                                          32
7939 #define RFC_ULLRAM_BANK1145_DATA_M                                  0xFFFFFFFF
7940 #define RFC_ULLRAM_BANK1145_DATA_S                                           0
7941 
7942 //*****************************************************************************
7943 //
7944 // Register: RFC_ULLRAM_O_BANK1146
7945 //
7946 //*****************************************************************************
7947 // Field:  [31:0] DATA
7948 //
7949 // SRAM data
7950 #define RFC_ULLRAM_BANK1146_DATA_W                                          32
7951 #define RFC_ULLRAM_BANK1146_DATA_M                                  0xFFFFFFFF
7952 #define RFC_ULLRAM_BANK1146_DATA_S                                           0
7953 
7954 //*****************************************************************************
7955 //
7956 // Register: RFC_ULLRAM_O_BANK1147
7957 //
7958 //*****************************************************************************
7959 // Field:  [31:0] DATA
7960 //
7961 // SRAM data
7962 #define RFC_ULLRAM_BANK1147_DATA_W                                          32
7963 #define RFC_ULLRAM_BANK1147_DATA_M                                  0xFFFFFFFF
7964 #define RFC_ULLRAM_BANK1147_DATA_S                                           0
7965 
7966 //*****************************************************************************
7967 //
7968 // Register: RFC_ULLRAM_O_BANK1148
7969 //
7970 //*****************************************************************************
7971 // Field:  [31:0] DATA
7972 //
7973 // SRAM data
7974 #define RFC_ULLRAM_BANK1148_DATA_W                                          32
7975 #define RFC_ULLRAM_BANK1148_DATA_M                                  0xFFFFFFFF
7976 #define RFC_ULLRAM_BANK1148_DATA_S                                           0
7977 
7978 //*****************************************************************************
7979 //
7980 // Register: RFC_ULLRAM_O_BANK1149
7981 //
7982 //*****************************************************************************
7983 // Field:  [31:0] DATA
7984 //
7985 // SRAM data
7986 #define RFC_ULLRAM_BANK1149_DATA_W                                          32
7987 #define RFC_ULLRAM_BANK1149_DATA_M                                  0xFFFFFFFF
7988 #define RFC_ULLRAM_BANK1149_DATA_S                                           0
7989 
7990 //*****************************************************************************
7991 //
7992 // Register: RFC_ULLRAM_O_BANK1150
7993 //
7994 //*****************************************************************************
7995 // Field:  [31:0] DATA
7996 //
7997 // SRAM data
7998 #define RFC_ULLRAM_BANK1150_DATA_W                                          32
7999 #define RFC_ULLRAM_BANK1150_DATA_M                                  0xFFFFFFFF
8000 #define RFC_ULLRAM_BANK1150_DATA_S                                           0
8001 
8002 //*****************************************************************************
8003 //
8004 // Register: RFC_ULLRAM_O_BANK1151
8005 //
8006 //*****************************************************************************
8007 // Field:  [31:0] DATA
8008 //
8009 // SRAM data
8010 #define RFC_ULLRAM_BANK1151_DATA_W                                          32
8011 #define RFC_ULLRAM_BANK1151_DATA_M                                  0xFFFFFFFF
8012 #define RFC_ULLRAM_BANK1151_DATA_S                                           0
8013 
8014 //*****************************************************************************
8015 //
8016 // Register: RFC_ULLRAM_O_BANK1152
8017 //
8018 //*****************************************************************************
8019 // Field:  [31:0] DATA
8020 //
8021 // SRAM data
8022 #define RFC_ULLRAM_BANK1152_DATA_W                                          32
8023 #define RFC_ULLRAM_BANK1152_DATA_M                                  0xFFFFFFFF
8024 #define RFC_ULLRAM_BANK1152_DATA_S                                           0
8025 
8026 //*****************************************************************************
8027 //
8028 // Register: RFC_ULLRAM_O_BANK1153
8029 //
8030 //*****************************************************************************
8031 // Field:  [31:0] DATA
8032 //
8033 // SRAM data
8034 #define RFC_ULLRAM_BANK1153_DATA_W                                          32
8035 #define RFC_ULLRAM_BANK1153_DATA_M                                  0xFFFFFFFF
8036 #define RFC_ULLRAM_BANK1153_DATA_S                                           0
8037 
8038 //*****************************************************************************
8039 //
8040 // Register: RFC_ULLRAM_O_BANK1154
8041 //
8042 //*****************************************************************************
8043 // Field:  [31:0] DATA
8044 //
8045 // SRAM data
8046 #define RFC_ULLRAM_BANK1154_DATA_W                                          32
8047 #define RFC_ULLRAM_BANK1154_DATA_M                                  0xFFFFFFFF
8048 #define RFC_ULLRAM_BANK1154_DATA_S                                           0
8049 
8050 //*****************************************************************************
8051 //
8052 // Register: RFC_ULLRAM_O_BANK1155
8053 //
8054 //*****************************************************************************
8055 // Field:  [31:0] DATA
8056 //
8057 // SRAM data
8058 #define RFC_ULLRAM_BANK1155_DATA_W                                          32
8059 #define RFC_ULLRAM_BANK1155_DATA_M                                  0xFFFFFFFF
8060 #define RFC_ULLRAM_BANK1155_DATA_S                                           0
8061 
8062 //*****************************************************************************
8063 //
8064 // Register: RFC_ULLRAM_O_BANK1156
8065 //
8066 //*****************************************************************************
8067 // Field:  [31:0] DATA
8068 //
8069 // SRAM data
8070 #define RFC_ULLRAM_BANK1156_DATA_W                                          32
8071 #define RFC_ULLRAM_BANK1156_DATA_M                                  0xFFFFFFFF
8072 #define RFC_ULLRAM_BANK1156_DATA_S                                           0
8073 
8074 //*****************************************************************************
8075 //
8076 // Register: RFC_ULLRAM_O_BANK1157
8077 //
8078 //*****************************************************************************
8079 // Field:  [31:0] DATA
8080 //
8081 // SRAM data
8082 #define RFC_ULLRAM_BANK1157_DATA_W                                          32
8083 #define RFC_ULLRAM_BANK1157_DATA_M                                  0xFFFFFFFF
8084 #define RFC_ULLRAM_BANK1157_DATA_S                                           0
8085 
8086 //*****************************************************************************
8087 //
8088 // Register: RFC_ULLRAM_O_BANK1158
8089 //
8090 //*****************************************************************************
8091 // Field:  [31:0] DATA
8092 //
8093 // SRAM data
8094 #define RFC_ULLRAM_BANK1158_DATA_W                                          32
8095 #define RFC_ULLRAM_BANK1158_DATA_M                                  0xFFFFFFFF
8096 #define RFC_ULLRAM_BANK1158_DATA_S                                           0
8097 
8098 //*****************************************************************************
8099 //
8100 // Register: RFC_ULLRAM_O_BANK1159
8101 //
8102 //*****************************************************************************
8103 // Field:  [31:0] DATA
8104 //
8105 // SRAM data
8106 #define RFC_ULLRAM_BANK1159_DATA_W                                          32
8107 #define RFC_ULLRAM_BANK1159_DATA_M                                  0xFFFFFFFF
8108 #define RFC_ULLRAM_BANK1159_DATA_S                                           0
8109 
8110 //*****************************************************************************
8111 //
8112 // Register: RFC_ULLRAM_O_BANK1160
8113 //
8114 //*****************************************************************************
8115 // Field:  [31:0] DATA
8116 //
8117 // SRAM data
8118 #define RFC_ULLRAM_BANK1160_DATA_W                                          32
8119 #define RFC_ULLRAM_BANK1160_DATA_M                                  0xFFFFFFFF
8120 #define RFC_ULLRAM_BANK1160_DATA_S                                           0
8121 
8122 //*****************************************************************************
8123 //
8124 // Register: RFC_ULLRAM_O_BANK1161
8125 //
8126 //*****************************************************************************
8127 // Field:  [31:0] DATA
8128 //
8129 // SRAM data
8130 #define RFC_ULLRAM_BANK1161_DATA_W                                          32
8131 #define RFC_ULLRAM_BANK1161_DATA_M                                  0xFFFFFFFF
8132 #define RFC_ULLRAM_BANK1161_DATA_S                                           0
8133 
8134 //*****************************************************************************
8135 //
8136 // Register: RFC_ULLRAM_O_BANK1162
8137 //
8138 //*****************************************************************************
8139 // Field:  [31:0] DATA
8140 //
8141 // SRAM data
8142 #define RFC_ULLRAM_BANK1162_DATA_W                                          32
8143 #define RFC_ULLRAM_BANK1162_DATA_M                                  0xFFFFFFFF
8144 #define RFC_ULLRAM_BANK1162_DATA_S                                           0
8145 
8146 //*****************************************************************************
8147 //
8148 // Register: RFC_ULLRAM_O_BANK1163
8149 //
8150 //*****************************************************************************
8151 // Field:  [31:0] DATA
8152 //
8153 // SRAM data
8154 #define RFC_ULLRAM_BANK1163_DATA_W                                          32
8155 #define RFC_ULLRAM_BANK1163_DATA_M                                  0xFFFFFFFF
8156 #define RFC_ULLRAM_BANK1163_DATA_S                                           0
8157 
8158 //*****************************************************************************
8159 //
8160 // Register: RFC_ULLRAM_O_BANK1164
8161 //
8162 //*****************************************************************************
8163 // Field:  [31:0] DATA
8164 //
8165 // SRAM data
8166 #define RFC_ULLRAM_BANK1164_DATA_W                                          32
8167 #define RFC_ULLRAM_BANK1164_DATA_M                                  0xFFFFFFFF
8168 #define RFC_ULLRAM_BANK1164_DATA_S                                           0
8169 
8170 //*****************************************************************************
8171 //
8172 // Register: RFC_ULLRAM_O_BANK1165
8173 //
8174 //*****************************************************************************
8175 // Field:  [31:0] DATA
8176 //
8177 // SRAM data
8178 #define RFC_ULLRAM_BANK1165_DATA_W                                          32
8179 #define RFC_ULLRAM_BANK1165_DATA_M                                  0xFFFFFFFF
8180 #define RFC_ULLRAM_BANK1165_DATA_S                                           0
8181 
8182 //*****************************************************************************
8183 //
8184 // Register: RFC_ULLRAM_O_BANK1166
8185 //
8186 //*****************************************************************************
8187 // Field:  [31:0] DATA
8188 //
8189 // SRAM data
8190 #define RFC_ULLRAM_BANK1166_DATA_W                                          32
8191 #define RFC_ULLRAM_BANK1166_DATA_M                                  0xFFFFFFFF
8192 #define RFC_ULLRAM_BANK1166_DATA_S                                           0
8193 
8194 //*****************************************************************************
8195 //
8196 // Register: RFC_ULLRAM_O_BANK1167
8197 //
8198 //*****************************************************************************
8199 // Field:  [31:0] DATA
8200 //
8201 // SRAM data
8202 #define RFC_ULLRAM_BANK1167_DATA_W                                          32
8203 #define RFC_ULLRAM_BANK1167_DATA_M                                  0xFFFFFFFF
8204 #define RFC_ULLRAM_BANK1167_DATA_S                                           0
8205 
8206 //*****************************************************************************
8207 //
8208 // Register: RFC_ULLRAM_O_BANK1168
8209 //
8210 //*****************************************************************************
8211 // Field:  [31:0] DATA
8212 //
8213 // SRAM data
8214 #define RFC_ULLRAM_BANK1168_DATA_W                                          32
8215 #define RFC_ULLRAM_BANK1168_DATA_M                                  0xFFFFFFFF
8216 #define RFC_ULLRAM_BANK1168_DATA_S                                           0
8217 
8218 //*****************************************************************************
8219 //
8220 // Register: RFC_ULLRAM_O_BANK1169
8221 //
8222 //*****************************************************************************
8223 // Field:  [31:0] DATA
8224 //
8225 // SRAM data
8226 #define RFC_ULLRAM_BANK1169_DATA_W                                          32
8227 #define RFC_ULLRAM_BANK1169_DATA_M                                  0xFFFFFFFF
8228 #define RFC_ULLRAM_BANK1169_DATA_S                                           0
8229 
8230 //*****************************************************************************
8231 //
8232 // Register: RFC_ULLRAM_O_BANK1170
8233 //
8234 //*****************************************************************************
8235 // Field:  [31:0] DATA
8236 //
8237 // SRAM data
8238 #define RFC_ULLRAM_BANK1170_DATA_W                                          32
8239 #define RFC_ULLRAM_BANK1170_DATA_M                                  0xFFFFFFFF
8240 #define RFC_ULLRAM_BANK1170_DATA_S                                           0
8241 
8242 //*****************************************************************************
8243 //
8244 // Register: RFC_ULLRAM_O_BANK1171
8245 //
8246 //*****************************************************************************
8247 // Field:  [31:0] DATA
8248 //
8249 // SRAM data
8250 #define RFC_ULLRAM_BANK1171_DATA_W                                          32
8251 #define RFC_ULLRAM_BANK1171_DATA_M                                  0xFFFFFFFF
8252 #define RFC_ULLRAM_BANK1171_DATA_S                                           0
8253 
8254 //*****************************************************************************
8255 //
8256 // Register: RFC_ULLRAM_O_BANK1172
8257 //
8258 //*****************************************************************************
8259 // Field:  [31:0] DATA
8260 //
8261 // SRAM data
8262 #define RFC_ULLRAM_BANK1172_DATA_W                                          32
8263 #define RFC_ULLRAM_BANK1172_DATA_M                                  0xFFFFFFFF
8264 #define RFC_ULLRAM_BANK1172_DATA_S                                           0
8265 
8266 //*****************************************************************************
8267 //
8268 // Register: RFC_ULLRAM_O_BANK1173
8269 //
8270 //*****************************************************************************
8271 // Field:  [31:0] DATA
8272 //
8273 // SRAM data
8274 #define RFC_ULLRAM_BANK1173_DATA_W                                          32
8275 #define RFC_ULLRAM_BANK1173_DATA_M                                  0xFFFFFFFF
8276 #define RFC_ULLRAM_BANK1173_DATA_S                                           0
8277 
8278 //*****************************************************************************
8279 //
8280 // Register: RFC_ULLRAM_O_BANK1174
8281 //
8282 //*****************************************************************************
8283 // Field:  [31:0] DATA
8284 //
8285 // SRAM data
8286 #define RFC_ULLRAM_BANK1174_DATA_W                                          32
8287 #define RFC_ULLRAM_BANK1174_DATA_M                                  0xFFFFFFFF
8288 #define RFC_ULLRAM_BANK1174_DATA_S                                           0
8289 
8290 //*****************************************************************************
8291 //
8292 // Register: RFC_ULLRAM_O_BANK1175
8293 //
8294 //*****************************************************************************
8295 // Field:  [31:0] DATA
8296 //
8297 // SRAM data
8298 #define RFC_ULLRAM_BANK1175_DATA_W                                          32
8299 #define RFC_ULLRAM_BANK1175_DATA_M                                  0xFFFFFFFF
8300 #define RFC_ULLRAM_BANK1175_DATA_S                                           0
8301 
8302 //*****************************************************************************
8303 //
8304 // Register: RFC_ULLRAM_O_BANK1176
8305 //
8306 //*****************************************************************************
8307 // Field:  [31:0] DATA
8308 //
8309 // SRAM data
8310 #define RFC_ULLRAM_BANK1176_DATA_W                                          32
8311 #define RFC_ULLRAM_BANK1176_DATA_M                                  0xFFFFFFFF
8312 #define RFC_ULLRAM_BANK1176_DATA_S                                           0
8313 
8314 //*****************************************************************************
8315 //
8316 // Register: RFC_ULLRAM_O_BANK1177
8317 //
8318 //*****************************************************************************
8319 // Field:  [31:0] DATA
8320 //
8321 // SRAM data
8322 #define RFC_ULLRAM_BANK1177_DATA_W                                          32
8323 #define RFC_ULLRAM_BANK1177_DATA_M                                  0xFFFFFFFF
8324 #define RFC_ULLRAM_BANK1177_DATA_S                                           0
8325 
8326 //*****************************************************************************
8327 //
8328 // Register: RFC_ULLRAM_O_BANK1178
8329 //
8330 //*****************************************************************************
8331 // Field:  [31:0] DATA
8332 //
8333 // SRAM data
8334 #define RFC_ULLRAM_BANK1178_DATA_W                                          32
8335 #define RFC_ULLRAM_BANK1178_DATA_M                                  0xFFFFFFFF
8336 #define RFC_ULLRAM_BANK1178_DATA_S                                           0
8337 
8338 //*****************************************************************************
8339 //
8340 // Register: RFC_ULLRAM_O_BANK1179
8341 //
8342 //*****************************************************************************
8343 // Field:  [31:0] DATA
8344 //
8345 // SRAM data
8346 #define RFC_ULLRAM_BANK1179_DATA_W                                          32
8347 #define RFC_ULLRAM_BANK1179_DATA_M                                  0xFFFFFFFF
8348 #define RFC_ULLRAM_BANK1179_DATA_S                                           0
8349 
8350 //*****************************************************************************
8351 //
8352 // Register: RFC_ULLRAM_O_BANK1180
8353 //
8354 //*****************************************************************************
8355 // Field:  [31:0] DATA
8356 //
8357 // SRAM data
8358 #define RFC_ULLRAM_BANK1180_DATA_W                                          32
8359 #define RFC_ULLRAM_BANK1180_DATA_M                                  0xFFFFFFFF
8360 #define RFC_ULLRAM_BANK1180_DATA_S                                           0
8361 
8362 //*****************************************************************************
8363 //
8364 // Register: RFC_ULLRAM_O_BANK1181
8365 //
8366 //*****************************************************************************
8367 // Field:  [31:0] DATA
8368 //
8369 // SRAM data
8370 #define RFC_ULLRAM_BANK1181_DATA_W                                          32
8371 #define RFC_ULLRAM_BANK1181_DATA_M                                  0xFFFFFFFF
8372 #define RFC_ULLRAM_BANK1181_DATA_S                                           0
8373 
8374 //*****************************************************************************
8375 //
8376 // Register: RFC_ULLRAM_O_BANK1182
8377 //
8378 //*****************************************************************************
8379 // Field:  [31:0] DATA
8380 //
8381 // SRAM data
8382 #define RFC_ULLRAM_BANK1182_DATA_W                                          32
8383 #define RFC_ULLRAM_BANK1182_DATA_M                                  0xFFFFFFFF
8384 #define RFC_ULLRAM_BANK1182_DATA_S                                           0
8385 
8386 //*****************************************************************************
8387 //
8388 // Register: RFC_ULLRAM_O_BANK1183
8389 //
8390 //*****************************************************************************
8391 // Field:  [31:0] DATA
8392 //
8393 // SRAM data
8394 #define RFC_ULLRAM_BANK1183_DATA_W                                          32
8395 #define RFC_ULLRAM_BANK1183_DATA_M                                  0xFFFFFFFF
8396 #define RFC_ULLRAM_BANK1183_DATA_S                                           0
8397 
8398 //*****************************************************************************
8399 //
8400 // Register: RFC_ULLRAM_O_BANK1184
8401 //
8402 //*****************************************************************************
8403 // Field:  [31:0] DATA
8404 //
8405 // SRAM data
8406 #define RFC_ULLRAM_BANK1184_DATA_W                                          32
8407 #define RFC_ULLRAM_BANK1184_DATA_M                                  0xFFFFFFFF
8408 #define RFC_ULLRAM_BANK1184_DATA_S                                           0
8409 
8410 //*****************************************************************************
8411 //
8412 // Register: RFC_ULLRAM_O_BANK1185
8413 //
8414 //*****************************************************************************
8415 // Field:  [31:0] DATA
8416 //
8417 // SRAM data
8418 #define RFC_ULLRAM_BANK1185_DATA_W                                          32
8419 #define RFC_ULLRAM_BANK1185_DATA_M                                  0xFFFFFFFF
8420 #define RFC_ULLRAM_BANK1185_DATA_S                                           0
8421 
8422 //*****************************************************************************
8423 //
8424 // Register: RFC_ULLRAM_O_BANK1186
8425 //
8426 //*****************************************************************************
8427 // Field:  [31:0] DATA
8428 //
8429 // SRAM data
8430 #define RFC_ULLRAM_BANK1186_DATA_W                                          32
8431 #define RFC_ULLRAM_BANK1186_DATA_M                                  0xFFFFFFFF
8432 #define RFC_ULLRAM_BANK1186_DATA_S                                           0
8433 
8434 //*****************************************************************************
8435 //
8436 // Register: RFC_ULLRAM_O_BANK1187
8437 //
8438 //*****************************************************************************
8439 // Field:  [31:0] DATA
8440 //
8441 // SRAM data
8442 #define RFC_ULLRAM_BANK1187_DATA_W                                          32
8443 #define RFC_ULLRAM_BANK1187_DATA_M                                  0xFFFFFFFF
8444 #define RFC_ULLRAM_BANK1187_DATA_S                                           0
8445 
8446 //*****************************************************************************
8447 //
8448 // Register: RFC_ULLRAM_O_BANK1188
8449 //
8450 //*****************************************************************************
8451 // Field:  [31:0] DATA
8452 //
8453 // SRAM data
8454 #define RFC_ULLRAM_BANK1188_DATA_W                                          32
8455 #define RFC_ULLRAM_BANK1188_DATA_M                                  0xFFFFFFFF
8456 #define RFC_ULLRAM_BANK1188_DATA_S                                           0
8457 
8458 //*****************************************************************************
8459 //
8460 // Register: RFC_ULLRAM_O_BANK1189
8461 //
8462 //*****************************************************************************
8463 // Field:  [31:0] DATA
8464 //
8465 // SRAM data
8466 #define RFC_ULLRAM_BANK1189_DATA_W                                          32
8467 #define RFC_ULLRAM_BANK1189_DATA_M                                  0xFFFFFFFF
8468 #define RFC_ULLRAM_BANK1189_DATA_S                                           0
8469 
8470 //*****************************************************************************
8471 //
8472 // Register: RFC_ULLRAM_O_BANK1190
8473 //
8474 //*****************************************************************************
8475 // Field:  [31:0] DATA
8476 //
8477 // SRAM data
8478 #define RFC_ULLRAM_BANK1190_DATA_W                                          32
8479 #define RFC_ULLRAM_BANK1190_DATA_M                                  0xFFFFFFFF
8480 #define RFC_ULLRAM_BANK1190_DATA_S                                           0
8481 
8482 //*****************************************************************************
8483 //
8484 // Register: RFC_ULLRAM_O_BANK1191
8485 //
8486 //*****************************************************************************
8487 // Field:  [31:0] DATA
8488 //
8489 // SRAM data
8490 #define RFC_ULLRAM_BANK1191_DATA_W                                          32
8491 #define RFC_ULLRAM_BANK1191_DATA_M                                  0xFFFFFFFF
8492 #define RFC_ULLRAM_BANK1191_DATA_S                                           0
8493 
8494 //*****************************************************************************
8495 //
8496 // Register: RFC_ULLRAM_O_BANK1192
8497 //
8498 //*****************************************************************************
8499 // Field:  [31:0] DATA
8500 //
8501 // SRAM data
8502 #define RFC_ULLRAM_BANK1192_DATA_W                                          32
8503 #define RFC_ULLRAM_BANK1192_DATA_M                                  0xFFFFFFFF
8504 #define RFC_ULLRAM_BANK1192_DATA_S                                           0
8505 
8506 //*****************************************************************************
8507 //
8508 // Register: RFC_ULLRAM_O_BANK1193
8509 //
8510 //*****************************************************************************
8511 // Field:  [31:0] DATA
8512 //
8513 // SRAM data
8514 #define RFC_ULLRAM_BANK1193_DATA_W                                          32
8515 #define RFC_ULLRAM_BANK1193_DATA_M                                  0xFFFFFFFF
8516 #define RFC_ULLRAM_BANK1193_DATA_S                                           0
8517 
8518 //*****************************************************************************
8519 //
8520 // Register: RFC_ULLRAM_O_BANK1194
8521 //
8522 //*****************************************************************************
8523 // Field:  [31:0] DATA
8524 //
8525 // SRAM data
8526 #define RFC_ULLRAM_BANK1194_DATA_W                                          32
8527 #define RFC_ULLRAM_BANK1194_DATA_M                                  0xFFFFFFFF
8528 #define RFC_ULLRAM_BANK1194_DATA_S                                           0
8529 
8530 //*****************************************************************************
8531 //
8532 // Register: RFC_ULLRAM_O_BANK1195
8533 //
8534 //*****************************************************************************
8535 // Field:  [31:0] DATA
8536 //
8537 // SRAM data
8538 #define RFC_ULLRAM_BANK1195_DATA_W                                          32
8539 #define RFC_ULLRAM_BANK1195_DATA_M                                  0xFFFFFFFF
8540 #define RFC_ULLRAM_BANK1195_DATA_S                                           0
8541 
8542 //*****************************************************************************
8543 //
8544 // Register: RFC_ULLRAM_O_BANK1196
8545 //
8546 //*****************************************************************************
8547 // Field:  [31:0] DATA
8548 //
8549 // SRAM data
8550 #define RFC_ULLRAM_BANK1196_DATA_W                                          32
8551 #define RFC_ULLRAM_BANK1196_DATA_M                                  0xFFFFFFFF
8552 #define RFC_ULLRAM_BANK1196_DATA_S                                           0
8553 
8554 //*****************************************************************************
8555 //
8556 // Register: RFC_ULLRAM_O_BANK1197
8557 //
8558 //*****************************************************************************
8559 // Field:  [31:0] DATA
8560 //
8561 // SRAM data
8562 #define RFC_ULLRAM_BANK1197_DATA_W                                          32
8563 #define RFC_ULLRAM_BANK1197_DATA_M                                  0xFFFFFFFF
8564 #define RFC_ULLRAM_BANK1197_DATA_S                                           0
8565 
8566 //*****************************************************************************
8567 //
8568 // Register: RFC_ULLRAM_O_BANK1198
8569 //
8570 //*****************************************************************************
8571 // Field:  [31:0] DATA
8572 //
8573 // SRAM data
8574 #define RFC_ULLRAM_BANK1198_DATA_W                                          32
8575 #define RFC_ULLRAM_BANK1198_DATA_M                                  0xFFFFFFFF
8576 #define RFC_ULLRAM_BANK1198_DATA_S                                           0
8577 
8578 //*****************************************************************************
8579 //
8580 // Register: RFC_ULLRAM_O_BANK1199
8581 //
8582 //*****************************************************************************
8583 // Field:  [31:0] DATA
8584 //
8585 // SRAM data
8586 #define RFC_ULLRAM_BANK1199_DATA_W                                          32
8587 #define RFC_ULLRAM_BANK1199_DATA_M                                  0xFFFFFFFF
8588 #define RFC_ULLRAM_BANK1199_DATA_S                                           0
8589 
8590 //*****************************************************************************
8591 //
8592 // Register: RFC_ULLRAM_O_BANK1200
8593 //
8594 //*****************************************************************************
8595 // Field:  [31:0] DATA
8596 //
8597 // SRAM data
8598 #define RFC_ULLRAM_BANK1200_DATA_W                                          32
8599 #define RFC_ULLRAM_BANK1200_DATA_M                                  0xFFFFFFFF
8600 #define RFC_ULLRAM_BANK1200_DATA_S                                           0
8601 
8602 //*****************************************************************************
8603 //
8604 // Register: RFC_ULLRAM_O_BANK1201
8605 //
8606 //*****************************************************************************
8607 // Field:  [31:0] DATA
8608 //
8609 // SRAM data
8610 #define RFC_ULLRAM_BANK1201_DATA_W                                          32
8611 #define RFC_ULLRAM_BANK1201_DATA_M                                  0xFFFFFFFF
8612 #define RFC_ULLRAM_BANK1201_DATA_S                                           0
8613 
8614 //*****************************************************************************
8615 //
8616 // Register: RFC_ULLRAM_O_BANK1202
8617 //
8618 //*****************************************************************************
8619 // Field:  [31:0] DATA
8620 //
8621 // SRAM data
8622 #define RFC_ULLRAM_BANK1202_DATA_W                                          32
8623 #define RFC_ULLRAM_BANK1202_DATA_M                                  0xFFFFFFFF
8624 #define RFC_ULLRAM_BANK1202_DATA_S                                           0
8625 
8626 //*****************************************************************************
8627 //
8628 // Register: RFC_ULLRAM_O_BANK1203
8629 //
8630 //*****************************************************************************
8631 // Field:  [31:0] DATA
8632 //
8633 // SRAM data
8634 #define RFC_ULLRAM_BANK1203_DATA_W                                          32
8635 #define RFC_ULLRAM_BANK1203_DATA_M                                  0xFFFFFFFF
8636 #define RFC_ULLRAM_BANK1203_DATA_S                                           0
8637 
8638 //*****************************************************************************
8639 //
8640 // Register: RFC_ULLRAM_O_BANK1204
8641 //
8642 //*****************************************************************************
8643 // Field:  [31:0] DATA
8644 //
8645 // SRAM data
8646 #define RFC_ULLRAM_BANK1204_DATA_W                                          32
8647 #define RFC_ULLRAM_BANK1204_DATA_M                                  0xFFFFFFFF
8648 #define RFC_ULLRAM_BANK1204_DATA_S                                           0
8649 
8650 //*****************************************************************************
8651 //
8652 // Register: RFC_ULLRAM_O_BANK1205
8653 //
8654 //*****************************************************************************
8655 // Field:  [31:0] DATA
8656 //
8657 // SRAM data
8658 #define RFC_ULLRAM_BANK1205_DATA_W                                          32
8659 #define RFC_ULLRAM_BANK1205_DATA_M                                  0xFFFFFFFF
8660 #define RFC_ULLRAM_BANK1205_DATA_S                                           0
8661 
8662 //*****************************************************************************
8663 //
8664 // Register: RFC_ULLRAM_O_BANK1206
8665 //
8666 //*****************************************************************************
8667 // Field:  [31:0] DATA
8668 //
8669 // SRAM data
8670 #define RFC_ULLRAM_BANK1206_DATA_W                                          32
8671 #define RFC_ULLRAM_BANK1206_DATA_M                                  0xFFFFFFFF
8672 #define RFC_ULLRAM_BANK1206_DATA_S                                           0
8673 
8674 //*****************************************************************************
8675 //
8676 // Register: RFC_ULLRAM_O_BANK1207
8677 //
8678 //*****************************************************************************
8679 // Field:  [31:0] DATA
8680 //
8681 // SRAM data
8682 #define RFC_ULLRAM_BANK1207_DATA_W                                          32
8683 #define RFC_ULLRAM_BANK1207_DATA_M                                  0xFFFFFFFF
8684 #define RFC_ULLRAM_BANK1207_DATA_S                                           0
8685 
8686 //*****************************************************************************
8687 //
8688 // Register: RFC_ULLRAM_O_BANK1208
8689 //
8690 //*****************************************************************************
8691 // Field:  [31:0] DATA
8692 //
8693 // SRAM data
8694 #define RFC_ULLRAM_BANK1208_DATA_W                                          32
8695 #define RFC_ULLRAM_BANK1208_DATA_M                                  0xFFFFFFFF
8696 #define RFC_ULLRAM_BANK1208_DATA_S                                           0
8697 
8698 //*****************************************************************************
8699 //
8700 // Register: RFC_ULLRAM_O_BANK1209
8701 //
8702 //*****************************************************************************
8703 // Field:  [31:0] DATA
8704 //
8705 // SRAM data
8706 #define RFC_ULLRAM_BANK1209_DATA_W                                          32
8707 #define RFC_ULLRAM_BANK1209_DATA_M                                  0xFFFFFFFF
8708 #define RFC_ULLRAM_BANK1209_DATA_S                                           0
8709 
8710 //*****************************************************************************
8711 //
8712 // Register: RFC_ULLRAM_O_BANK1210
8713 //
8714 //*****************************************************************************
8715 // Field:  [31:0] DATA
8716 //
8717 // SRAM data
8718 #define RFC_ULLRAM_BANK1210_DATA_W                                          32
8719 #define RFC_ULLRAM_BANK1210_DATA_M                                  0xFFFFFFFF
8720 #define RFC_ULLRAM_BANK1210_DATA_S                                           0
8721 
8722 //*****************************************************************************
8723 //
8724 // Register: RFC_ULLRAM_O_BANK1211
8725 //
8726 //*****************************************************************************
8727 // Field:  [31:0] DATA
8728 //
8729 // SRAM data
8730 #define RFC_ULLRAM_BANK1211_DATA_W                                          32
8731 #define RFC_ULLRAM_BANK1211_DATA_M                                  0xFFFFFFFF
8732 #define RFC_ULLRAM_BANK1211_DATA_S                                           0
8733 
8734 //*****************************************************************************
8735 //
8736 // Register: RFC_ULLRAM_O_BANK1212
8737 //
8738 //*****************************************************************************
8739 // Field:  [31:0] DATA
8740 //
8741 // SRAM data
8742 #define RFC_ULLRAM_BANK1212_DATA_W                                          32
8743 #define RFC_ULLRAM_BANK1212_DATA_M                                  0xFFFFFFFF
8744 #define RFC_ULLRAM_BANK1212_DATA_S                                           0
8745 
8746 //*****************************************************************************
8747 //
8748 // Register: RFC_ULLRAM_O_BANK1213
8749 //
8750 //*****************************************************************************
8751 // Field:  [31:0] DATA
8752 //
8753 // SRAM data
8754 #define RFC_ULLRAM_BANK1213_DATA_W                                          32
8755 #define RFC_ULLRAM_BANK1213_DATA_M                                  0xFFFFFFFF
8756 #define RFC_ULLRAM_BANK1213_DATA_S                                           0
8757 
8758 //*****************************************************************************
8759 //
8760 // Register: RFC_ULLRAM_O_BANK1214
8761 //
8762 //*****************************************************************************
8763 // Field:  [31:0] DATA
8764 //
8765 // SRAM data
8766 #define RFC_ULLRAM_BANK1214_DATA_W                                          32
8767 #define RFC_ULLRAM_BANK1214_DATA_M                                  0xFFFFFFFF
8768 #define RFC_ULLRAM_BANK1214_DATA_S                                           0
8769 
8770 //*****************************************************************************
8771 //
8772 // Register: RFC_ULLRAM_O_BANK1215
8773 //
8774 //*****************************************************************************
8775 // Field:  [31:0] DATA
8776 //
8777 // SRAM data
8778 #define RFC_ULLRAM_BANK1215_DATA_W                                          32
8779 #define RFC_ULLRAM_BANK1215_DATA_M                                  0xFFFFFFFF
8780 #define RFC_ULLRAM_BANK1215_DATA_S                                           0
8781 
8782 //*****************************************************************************
8783 //
8784 // Register: RFC_ULLRAM_O_BANK1216
8785 //
8786 //*****************************************************************************
8787 // Field:  [31:0] DATA
8788 //
8789 // SRAM data
8790 #define RFC_ULLRAM_BANK1216_DATA_W                                          32
8791 #define RFC_ULLRAM_BANK1216_DATA_M                                  0xFFFFFFFF
8792 #define RFC_ULLRAM_BANK1216_DATA_S                                           0
8793 
8794 //*****************************************************************************
8795 //
8796 // Register: RFC_ULLRAM_O_BANK1217
8797 //
8798 //*****************************************************************************
8799 // Field:  [31:0] DATA
8800 //
8801 // SRAM data
8802 #define RFC_ULLRAM_BANK1217_DATA_W                                          32
8803 #define RFC_ULLRAM_BANK1217_DATA_M                                  0xFFFFFFFF
8804 #define RFC_ULLRAM_BANK1217_DATA_S                                           0
8805 
8806 //*****************************************************************************
8807 //
8808 // Register: RFC_ULLRAM_O_BANK1218
8809 //
8810 //*****************************************************************************
8811 // Field:  [31:0] DATA
8812 //
8813 // SRAM data
8814 #define RFC_ULLRAM_BANK1218_DATA_W                                          32
8815 #define RFC_ULLRAM_BANK1218_DATA_M                                  0xFFFFFFFF
8816 #define RFC_ULLRAM_BANK1218_DATA_S                                           0
8817 
8818 //*****************************************************************************
8819 //
8820 // Register: RFC_ULLRAM_O_BANK1219
8821 //
8822 //*****************************************************************************
8823 // Field:  [31:0] DATA
8824 //
8825 // SRAM data
8826 #define RFC_ULLRAM_BANK1219_DATA_W                                          32
8827 #define RFC_ULLRAM_BANK1219_DATA_M                                  0xFFFFFFFF
8828 #define RFC_ULLRAM_BANK1219_DATA_S                                           0
8829 
8830 //*****************************************************************************
8831 //
8832 // Register: RFC_ULLRAM_O_BANK1220
8833 //
8834 //*****************************************************************************
8835 // Field:  [31:0] DATA
8836 //
8837 // SRAM data
8838 #define RFC_ULLRAM_BANK1220_DATA_W                                          32
8839 #define RFC_ULLRAM_BANK1220_DATA_M                                  0xFFFFFFFF
8840 #define RFC_ULLRAM_BANK1220_DATA_S                                           0
8841 
8842 //*****************************************************************************
8843 //
8844 // Register: RFC_ULLRAM_O_BANK1221
8845 //
8846 //*****************************************************************************
8847 // Field:  [31:0] DATA
8848 //
8849 // SRAM data
8850 #define RFC_ULLRAM_BANK1221_DATA_W                                          32
8851 #define RFC_ULLRAM_BANK1221_DATA_M                                  0xFFFFFFFF
8852 #define RFC_ULLRAM_BANK1221_DATA_S                                           0
8853 
8854 //*****************************************************************************
8855 //
8856 // Register: RFC_ULLRAM_O_BANK1222
8857 //
8858 //*****************************************************************************
8859 // Field:  [31:0] DATA
8860 //
8861 // SRAM data
8862 #define RFC_ULLRAM_BANK1222_DATA_W                                          32
8863 #define RFC_ULLRAM_BANK1222_DATA_M                                  0xFFFFFFFF
8864 #define RFC_ULLRAM_BANK1222_DATA_S                                           0
8865 
8866 //*****************************************************************************
8867 //
8868 // Register: RFC_ULLRAM_O_BANK1223
8869 //
8870 //*****************************************************************************
8871 // Field:  [31:0] DATA
8872 //
8873 // SRAM data
8874 #define RFC_ULLRAM_BANK1223_DATA_W                                          32
8875 #define RFC_ULLRAM_BANK1223_DATA_M                                  0xFFFFFFFF
8876 #define RFC_ULLRAM_BANK1223_DATA_S                                           0
8877 
8878 //*****************************************************************************
8879 //
8880 // Register: RFC_ULLRAM_O_BANK1224
8881 //
8882 //*****************************************************************************
8883 // Field:  [31:0] DATA
8884 //
8885 // SRAM data
8886 #define RFC_ULLRAM_BANK1224_DATA_W                                          32
8887 #define RFC_ULLRAM_BANK1224_DATA_M                                  0xFFFFFFFF
8888 #define RFC_ULLRAM_BANK1224_DATA_S                                           0
8889 
8890 //*****************************************************************************
8891 //
8892 // Register: RFC_ULLRAM_O_BANK1225
8893 //
8894 //*****************************************************************************
8895 // Field:  [31:0] DATA
8896 //
8897 // SRAM data
8898 #define RFC_ULLRAM_BANK1225_DATA_W                                          32
8899 #define RFC_ULLRAM_BANK1225_DATA_M                                  0xFFFFFFFF
8900 #define RFC_ULLRAM_BANK1225_DATA_S                                           0
8901 
8902 //*****************************************************************************
8903 //
8904 // Register: RFC_ULLRAM_O_BANK1226
8905 //
8906 //*****************************************************************************
8907 // Field:  [31:0] DATA
8908 //
8909 // SRAM data
8910 #define RFC_ULLRAM_BANK1226_DATA_W                                          32
8911 #define RFC_ULLRAM_BANK1226_DATA_M                                  0xFFFFFFFF
8912 #define RFC_ULLRAM_BANK1226_DATA_S                                           0
8913 
8914 //*****************************************************************************
8915 //
8916 // Register: RFC_ULLRAM_O_BANK1227
8917 //
8918 //*****************************************************************************
8919 // Field:  [31:0] DATA
8920 //
8921 // SRAM data
8922 #define RFC_ULLRAM_BANK1227_DATA_W                                          32
8923 #define RFC_ULLRAM_BANK1227_DATA_M                                  0xFFFFFFFF
8924 #define RFC_ULLRAM_BANK1227_DATA_S                                           0
8925 
8926 //*****************************************************************************
8927 //
8928 // Register: RFC_ULLRAM_O_BANK1228
8929 //
8930 //*****************************************************************************
8931 // Field:  [31:0] DATA
8932 //
8933 // SRAM data
8934 #define RFC_ULLRAM_BANK1228_DATA_W                                          32
8935 #define RFC_ULLRAM_BANK1228_DATA_M                                  0xFFFFFFFF
8936 #define RFC_ULLRAM_BANK1228_DATA_S                                           0
8937 
8938 //*****************************************************************************
8939 //
8940 // Register: RFC_ULLRAM_O_BANK1229
8941 //
8942 //*****************************************************************************
8943 // Field:  [31:0] DATA
8944 //
8945 // SRAM data
8946 #define RFC_ULLRAM_BANK1229_DATA_W                                          32
8947 #define RFC_ULLRAM_BANK1229_DATA_M                                  0xFFFFFFFF
8948 #define RFC_ULLRAM_BANK1229_DATA_S                                           0
8949 
8950 //*****************************************************************************
8951 //
8952 // Register: RFC_ULLRAM_O_BANK1230
8953 //
8954 //*****************************************************************************
8955 // Field:  [31:0] DATA
8956 //
8957 // SRAM data
8958 #define RFC_ULLRAM_BANK1230_DATA_W                                          32
8959 #define RFC_ULLRAM_BANK1230_DATA_M                                  0xFFFFFFFF
8960 #define RFC_ULLRAM_BANK1230_DATA_S                                           0
8961 
8962 //*****************************************************************************
8963 //
8964 // Register: RFC_ULLRAM_O_BANK1231
8965 //
8966 //*****************************************************************************
8967 // Field:  [31:0] DATA
8968 //
8969 // SRAM data
8970 #define RFC_ULLRAM_BANK1231_DATA_W                                          32
8971 #define RFC_ULLRAM_BANK1231_DATA_M                                  0xFFFFFFFF
8972 #define RFC_ULLRAM_BANK1231_DATA_S                                           0
8973 
8974 //*****************************************************************************
8975 //
8976 // Register: RFC_ULLRAM_O_BANK1232
8977 //
8978 //*****************************************************************************
8979 // Field:  [31:0] DATA
8980 //
8981 // SRAM data
8982 #define RFC_ULLRAM_BANK1232_DATA_W                                          32
8983 #define RFC_ULLRAM_BANK1232_DATA_M                                  0xFFFFFFFF
8984 #define RFC_ULLRAM_BANK1232_DATA_S                                           0
8985 
8986 //*****************************************************************************
8987 //
8988 // Register: RFC_ULLRAM_O_BANK1233
8989 //
8990 //*****************************************************************************
8991 // Field:  [31:0] DATA
8992 //
8993 // SRAM data
8994 #define RFC_ULLRAM_BANK1233_DATA_W                                          32
8995 #define RFC_ULLRAM_BANK1233_DATA_M                                  0xFFFFFFFF
8996 #define RFC_ULLRAM_BANK1233_DATA_S                                           0
8997 
8998 //*****************************************************************************
8999 //
9000 // Register: RFC_ULLRAM_O_BANK1234
9001 //
9002 //*****************************************************************************
9003 // Field:  [31:0] DATA
9004 //
9005 // SRAM data
9006 #define RFC_ULLRAM_BANK1234_DATA_W                                          32
9007 #define RFC_ULLRAM_BANK1234_DATA_M                                  0xFFFFFFFF
9008 #define RFC_ULLRAM_BANK1234_DATA_S                                           0
9009 
9010 //*****************************************************************************
9011 //
9012 // Register: RFC_ULLRAM_O_BANK1235
9013 //
9014 //*****************************************************************************
9015 // Field:  [31:0] DATA
9016 //
9017 // SRAM data
9018 #define RFC_ULLRAM_BANK1235_DATA_W                                          32
9019 #define RFC_ULLRAM_BANK1235_DATA_M                                  0xFFFFFFFF
9020 #define RFC_ULLRAM_BANK1235_DATA_S                                           0
9021 
9022 //*****************************************************************************
9023 //
9024 // Register: RFC_ULLRAM_O_BANK1236
9025 //
9026 //*****************************************************************************
9027 // Field:  [31:0] DATA
9028 //
9029 // SRAM data
9030 #define RFC_ULLRAM_BANK1236_DATA_W                                          32
9031 #define RFC_ULLRAM_BANK1236_DATA_M                                  0xFFFFFFFF
9032 #define RFC_ULLRAM_BANK1236_DATA_S                                           0
9033 
9034 //*****************************************************************************
9035 //
9036 // Register: RFC_ULLRAM_O_BANK1237
9037 //
9038 //*****************************************************************************
9039 // Field:  [31:0] DATA
9040 //
9041 // SRAM data
9042 #define RFC_ULLRAM_BANK1237_DATA_W                                          32
9043 #define RFC_ULLRAM_BANK1237_DATA_M                                  0xFFFFFFFF
9044 #define RFC_ULLRAM_BANK1237_DATA_S                                           0
9045 
9046 //*****************************************************************************
9047 //
9048 // Register: RFC_ULLRAM_O_BANK1238
9049 //
9050 //*****************************************************************************
9051 // Field:  [31:0] DATA
9052 //
9053 // SRAM data
9054 #define RFC_ULLRAM_BANK1238_DATA_W                                          32
9055 #define RFC_ULLRAM_BANK1238_DATA_M                                  0xFFFFFFFF
9056 #define RFC_ULLRAM_BANK1238_DATA_S                                           0
9057 
9058 //*****************************************************************************
9059 //
9060 // Register: RFC_ULLRAM_O_BANK1239
9061 //
9062 //*****************************************************************************
9063 // Field:  [31:0] DATA
9064 //
9065 // SRAM data
9066 #define RFC_ULLRAM_BANK1239_DATA_W                                          32
9067 #define RFC_ULLRAM_BANK1239_DATA_M                                  0xFFFFFFFF
9068 #define RFC_ULLRAM_BANK1239_DATA_S                                           0
9069 
9070 //*****************************************************************************
9071 //
9072 // Register: RFC_ULLRAM_O_BANK1240
9073 //
9074 //*****************************************************************************
9075 // Field:  [31:0] DATA
9076 //
9077 // SRAM data
9078 #define RFC_ULLRAM_BANK1240_DATA_W                                          32
9079 #define RFC_ULLRAM_BANK1240_DATA_M                                  0xFFFFFFFF
9080 #define RFC_ULLRAM_BANK1240_DATA_S                                           0
9081 
9082 //*****************************************************************************
9083 //
9084 // Register: RFC_ULLRAM_O_BANK1241
9085 //
9086 //*****************************************************************************
9087 // Field:  [31:0] DATA
9088 //
9089 // SRAM data
9090 #define RFC_ULLRAM_BANK1241_DATA_W                                          32
9091 #define RFC_ULLRAM_BANK1241_DATA_M                                  0xFFFFFFFF
9092 #define RFC_ULLRAM_BANK1241_DATA_S                                           0
9093 
9094 //*****************************************************************************
9095 //
9096 // Register: RFC_ULLRAM_O_BANK1242
9097 //
9098 //*****************************************************************************
9099 // Field:  [31:0] DATA
9100 //
9101 // SRAM data
9102 #define RFC_ULLRAM_BANK1242_DATA_W                                          32
9103 #define RFC_ULLRAM_BANK1242_DATA_M                                  0xFFFFFFFF
9104 #define RFC_ULLRAM_BANK1242_DATA_S                                           0
9105 
9106 //*****************************************************************************
9107 //
9108 // Register: RFC_ULLRAM_O_BANK1243
9109 //
9110 //*****************************************************************************
9111 // Field:  [31:0] DATA
9112 //
9113 // SRAM data
9114 #define RFC_ULLRAM_BANK1243_DATA_W                                          32
9115 #define RFC_ULLRAM_BANK1243_DATA_M                                  0xFFFFFFFF
9116 #define RFC_ULLRAM_BANK1243_DATA_S                                           0
9117 
9118 //*****************************************************************************
9119 //
9120 // Register: RFC_ULLRAM_O_BANK1244
9121 //
9122 //*****************************************************************************
9123 // Field:  [31:0] DATA
9124 //
9125 // SRAM data
9126 #define RFC_ULLRAM_BANK1244_DATA_W                                          32
9127 #define RFC_ULLRAM_BANK1244_DATA_M                                  0xFFFFFFFF
9128 #define RFC_ULLRAM_BANK1244_DATA_S                                           0
9129 
9130 //*****************************************************************************
9131 //
9132 // Register: RFC_ULLRAM_O_BANK1245
9133 //
9134 //*****************************************************************************
9135 // Field:  [31:0] DATA
9136 //
9137 // SRAM data
9138 #define RFC_ULLRAM_BANK1245_DATA_W                                          32
9139 #define RFC_ULLRAM_BANK1245_DATA_M                                  0xFFFFFFFF
9140 #define RFC_ULLRAM_BANK1245_DATA_S                                           0
9141 
9142 //*****************************************************************************
9143 //
9144 // Register: RFC_ULLRAM_O_BANK1246
9145 //
9146 //*****************************************************************************
9147 // Field:  [31:0] DATA
9148 //
9149 // SRAM data
9150 #define RFC_ULLRAM_BANK1246_DATA_W                                          32
9151 #define RFC_ULLRAM_BANK1246_DATA_M                                  0xFFFFFFFF
9152 #define RFC_ULLRAM_BANK1246_DATA_S                                           0
9153 
9154 //*****************************************************************************
9155 //
9156 // Register: RFC_ULLRAM_O_BANK1247
9157 //
9158 //*****************************************************************************
9159 // Field:  [31:0] DATA
9160 //
9161 // SRAM data
9162 #define RFC_ULLRAM_BANK1247_DATA_W                                          32
9163 #define RFC_ULLRAM_BANK1247_DATA_M                                  0xFFFFFFFF
9164 #define RFC_ULLRAM_BANK1247_DATA_S                                           0
9165 
9166 //*****************************************************************************
9167 //
9168 // Register: RFC_ULLRAM_O_BANK1248
9169 //
9170 //*****************************************************************************
9171 // Field:  [31:0] DATA
9172 //
9173 // SRAM data
9174 #define RFC_ULLRAM_BANK1248_DATA_W                                          32
9175 #define RFC_ULLRAM_BANK1248_DATA_M                                  0xFFFFFFFF
9176 #define RFC_ULLRAM_BANK1248_DATA_S                                           0
9177 
9178 //*****************************************************************************
9179 //
9180 // Register: RFC_ULLRAM_O_BANK1249
9181 //
9182 //*****************************************************************************
9183 // Field:  [31:0] DATA
9184 //
9185 // SRAM data
9186 #define RFC_ULLRAM_BANK1249_DATA_W                                          32
9187 #define RFC_ULLRAM_BANK1249_DATA_M                                  0xFFFFFFFF
9188 #define RFC_ULLRAM_BANK1249_DATA_S                                           0
9189 
9190 //*****************************************************************************
9191 //
9192 // Register: RFC_ULLRAM_O_BANK1250
9193 //
9194 //*****************************************************************************
9195 // Field:  [31:0] DATA
9196 //
9197 // SRAM data
9198 #define RFC_ULLRAM_BANK1250_DATA_W                                          32
9199 #define RFC_ULLRAM_BANK1250_DATA_M                                  0xFFFFFFFF
9200 #define RFC_ULLRAM_BANK1250_DATA_S                                           0
9201 
9202 //*****************************************************************************
9203 //
9204 // Register: RFC_ULLRAM_O_BANK1251
9205 //
9206 //*****************************************************************************
9207 // Field:  [31:0] DATA
9208 //
9209 // SRAM data
9210 #define RFC_ULLRAM_BANK1251_DATA_W                                          32
9211 #define RFC_ULLRAM_BANK1251_DATA_M                                  0xFFFFFFFF
9212 #define RFC_ULLRAM_BANK1251_DATA_S                                           0
9213 
9214 //*****************************************************************************
9215 //
9216 // Register: RFC_ULLRAM_O_BANK1252
9217 //
9218 //*****************************************************************************
9219 // Field:  [31:0] DATA
9220 //
9221 // SRAM data
9222 #define RFC_ULLRAM_BANK1252_DATA_W                                          32
9223 #define RFC_ULLRAM_BANK1252_DATA_M                                  0xFFFFFFFF
9224 #define RFC_ULLRAM_BANK1252_DATA_S                                           0
9225 
9226 //*****************************************************************************
9227 //
9228 // Register: RFC_ULLRAM_O_BANK1253
9229 //
9230 //*****************************************************************************
9231 // Field:  [31:0] DATA
9232 //
9233 // SRAM data
9234 #define RFC_ULLRAM_BANK1253_DATA_W                                          32
9235 #define RFC_ULLRAM_BANK1253_DATA_M                                  0xFFFFFFFF
9236 #define RFC_ULLRAM_BANK1253_DATA_S                                           0
9237 
9238 //*****************************************************************************
9239 //
9240 // Register: RFC_ULLRAM_O_BANK1254
9241 //
9242 //*****************************************************************************
9243 // Field:  [31:0] DATA
9244 //
9245 // SRAM data
9246 #define RFC_ULLRAM_BANK1254_DATA_W                                          32
9247 #define RFC_ULLRAM_BANK1254_DATA_M                                  0xFFFFFFFF
9248 #define RFC_ULLRAM_BANK1254_DATA_S                                           0
9249 
9250 //*****************************************************************************
9251 //
9252 // Register: RFC_ULLRAM_O_BANK1255
9253 //
9254 //*****************************************************************************
9255 // Field:  [31:0] DATA
9256 //
9257 // SRAM data
9258 #define RFC_ULLRAM_BANK1255_DATA_W                                          32
9259 #define RFC_ULLRAM_BANK1255_DATA_M                                  0xFFFFFFFF
9260 #define RFC_ULLRAM_BANK1255_DATA_S                                           0
9261 
9262 //*****************************************************************************
9263 //
9264 // Register: RFC_ULLRAM_O_BANK1256
9265 //
9266 //*****************************************************************************
9267 // Field:  [31:0] DATA
9268 //
9269 // SRAM data
9270 #define RFC_ULLRAM_BANK1256_DATA_W                                          32
9271 #define RFC_ULLRAM_BANK1256_DATA_M                                  0xFFFFFFFF
9272 #define RFC_ULLRAM_BANK1256_DATA_S                                           0
9273 
9274 //*****************************************************************************
9275 //
9276 // Register: RFC_ULLRAM_O_BANK1257
9277 //
9278 //*****************************************************************************
9279 // Field:  [31:0] DATA
9280 //
9281 // SRAM data
9282 #define RFC_ULLRAM_BANK1257_DATA_W                                          32
9283 #define RFC_ULLRAM_BANK1257_DATA_M                                  0xFFFFFFFF
9284 #define RFC_ULLRAM_BANK1257_DATA_S                                           0
9285 
9286 //*****************************************************************************
9287 //
9288 // Register: RFC_ULLRAM_O_BANK1258
9289 //
9290 //*****************************************************************************
9291 // Field:  [31:0] DATA
9292 //
9293 // SRAM data
9294 #define RFC_ULLRAM_BANK1258_DATA_W                                          32
9295 #define RFC_ULLRAM_BANK1258_DATA_M                                  0xFFFFFFFF
9296 #define RFC_ULLRAM_BANK1258_DATA_S                                           0
9297 
9298 //*****************************************************************************
9299 //
9300 // Register: RFC_ULLRAM_O_BANK1259
9301 //
9302 //*****************************************************************************
9303 // Field:  [31:0] DATA
9304 //
9305 // SRAM data
9306 #define RFC_ULLRAM_BANK1259_DATA_W                                          32
9307 #define RFC_ULLRAM_BANK1259_DATA_M                                  0xFFFFFFFF
9308 #define RFC_ULLRAM_BANK1259_DATA_S                                           0
9309 
9310 //*****************************************************************************
9311 //
9312 // Register: RFC_ULLRAM_O_BANK1260
9313 //
9314 //*****************************************************************************
9315 // Field:  [31:0] DATA
9316 //
9317 // SRAM data
9318 #define RFC_ULLRAM_BANK1260_DATA_W                                          32
9319 #define RFC_ULLRAM_BANK1260_DATA_M                                  0xFFFFFFFF
9320 #define RFC_ULLRAM_BANK1260_DATA_S                                           0
9321 
9322 //*****************************************************************************
9323 //
9324 // Register: RFC_ULLRAM_O_BANK1261
9325 //
9326 //*****************************************************************************
9327 // Field:  [31:0] DATA
9328 //
9329 // SRAM data
9330 #define RFC_ULLRAM_BANK1261_DATA_W                                          32
9331 #define RFC_ULLRAM_BANK1261_DATA_M                                  0xFFFFFFFF
9332 #define RFC_ULLRAM_BANK1261_DATA_S                                           0
9333 
9334 //*****************************************************************************
9335 //
9336 // Register: RFC_ULLRAM_O_BANK1262
9337 //
9338 //*****************************************************************************
9339 // Field:  [31:0] DATA
9340 //
9341 // SRAM data
9342 #define RFC_ULLRAM_BANK1262_DATA_W                                          32
9343 #define RFC_ULLRAM_BANK1262_DATA_M                                  0xFFFFFFFF
9344 #define RFC_ULLRAM_BANK1262_DATA_S                                           0
9345 
9346 //*****************************************************************************
9347 //
9348 // Register: RFC_ULLRAM_O_BANK1263
9349 //
9350 //*****************************************************************************
9351 // Field:  [31:0] DATA
9352 //
9353 // SRAM data
9354 #define RFC_ULLRAM_BANK1263_DATA_W                                          32
9355 #define RFC_ULLRAM_BANK1263_DATA_M                                  0xFFFFFFFF
9356 #define RFC_ULLRAM_BANK1263_DATA_S                                           0
9357 
9358 //*****************************************************************************
9359 //
9360 // Register: RFC_ULLRAM_O_BANK1264
9361 //
9362 //*****************************************************************************
9363 // Field:  [31:0] DATA
9364 //
9365 // SRAM data
9366 #define RFC_ULLRAM_BANK1264_DATA_W                                          32
9367 #define RFC_ULLRAM_BANK1264_DATA_M                                  0xFFFFFFFF
9368 #define RFC_ULLRAM_BANK1264_DATA_S                                           0
9369 
9370 //*****************************************************************************
9371 //
9372 // Register: RFC_ULLRAM_O_BANK1265
9373 //
9374 //*****************************************************************************
9375 // Field:  [31:0] DATA
9376 //
9377 // SRAM data
9378 #define RFC_ULLRAM_BANK1265_DATA_W                                          32
9379 #define RFC_ULLRAM_BANK1265_DATA_M                                  0xFFFFFFFF
9380 #define RFC_ULLRAM_BANK1265_DATA_S                                           0
9381 
9382 //*****************************************************************************
9383 //
9384 // Register: RFC_ULLRAM_O_BANK1266
9385 //
9386 //*****************************************************************************
9387 // Field:  [31:0] DATA
9388 //
9389 // SRAM data
9390 #define RFC_ULLRAM_BANK1266_DATA_W                                          32
9391 #define RFC_ULLRAM_BANK1266_DATA_M                                  0xFFFFFFFF
9392 #define RFC_ULLRAM_BANK1266_DATA_S                                           0
9393 
9394 //*****************************************************************************
9395 //
9396 // Register: RFC_ULLRAM_O_BANK1267
9397 //
9398 //*****************************************************************************
9399 // Field:  [31:0] DATA
9400 //
9401 // SRAM data
9402 #define RFC_ULLRAM_BANK1267_DATA_W                                          32
9403 #define RFC_ULLRAM_BANK1267_DATA_M                                  0xFFFFFFFF
9404 #define RFC_ULLRAM_BANK1267_DATA_S                                           0
9405 
9406 //*****************************************************************************
9407 //
9408 // Register: RFC_ULLRAM_O_BANK1268
9409 //
9410 //*****************************************************************************
9411 // Field:  [31:0] DATA
9412 //
9413 // SRAM data
9414 #define RFC_ULLRAM_BANK1268_DATA_W                                          32
9415 #define RFC_ULLRAM_BANK1268_DATA_M                                  0xFFFFFFFF
9416 #define RFC_ULLRAM_BANK1268_DATA_S                                           0
9417 
9418 //*****************************************************************************
9419 //
9420 // Register: RFC_ULLRAM_O_BANK1269
9421 //
9422 //*****************************************************************************
9423 // Field:  [31:0] DATA
9424 //
9425 // SRAM data
9426 #define RFC_ULLRAM_BANK1269_DATA_W                                          32
9427 #define RFC_ULLRAM_BANK1269_DATA_M                                  0xFFFFFFFF
9428 #define RFC_ULLRAM_BANK1269_DATA_S                                           0
9429 
9430 //*****************************************************************************
9431 //
9432 // Register: RFC_ULLRAM_O_BANK1270
9433 //
9434 //*****************************************************************************
9435 // Field:  [31:0] DATA
9436 //
9437 // SRAM data
9438 #define RFC_ULLRAM_BANK1270_DATA_W                                          32
9439 #define RFC_ULLRAM_BANK1270_DATA_M                                  0xFFFFFFFF
9440 #define RFC_ULLRAM_BANK1270_DATA_S                                           0
9441 
9442 //*****************************************************************************
9443 //
9444 // Register: RFC_ULLRAM_O_BANK1271
9445 //
9446 //*****************************************************************************
9447 // Field:  [31:0] DATA
9448 //
9449 // SRAM data
9450 #define RFC_ULLRAM_BANK1271_DATA_W                                          32
9451 #define RFC_ULLRAM_BANK1271_DATA_M                                  0xFFFFFFFF
9452 #define RFC_ULLRAM_BANK1271_DATA_S                                           0
9453 
9454 //*****************************************************************************
9455 //
9456 // Register: RFC_ULLRAM_O_BANK1272
9457 //
9458 //*****************************************************************************
9459 // Field:  [31:0] DATA
9460 //
9461 // SRAM data
9462 #define RFC_ULLRAM_BANK1272_DATA_W                                          32
9463 #define RFC_ULLRAM_BANK1272_DATA_M                                  0xFFFFFFFF
9464 #define RFC_ULLRAM_BANK1272_DATA_S                                           0
9465 
9466 //*****************************************************************************
9467 //
9468 // Register: RFC_ULLRAM_O_BANK1273
9469 //
9470 //*****************************************************************************
9471 // Field:  [31:0] DATA
9472 //
9473 // SRAM data
9474 #define RFC_ULLRAM_BANK1273_DATA_W                                          32
9475 #define RFC_ULLRAM_BANK1273_DATA_M                                  0xFFFFFFFF
9476 #define RFC_ULLRAM_BANK1273_DATA_S                                           0
9477 
9478 //*****************************************************************************
9479 //
9480 // Register: RFC_ULLRAM_O_BANK1274
9481 //
9482 //*****************************************************************************
9483 // Field:  [31:0] DATA
9484 //
9485 // SRAM data
9486 #define RFC_ULLRAM_BANK1274_DATA_W                                          32
9487 #define RFC_ULLRAM_BANK1274_DATA_M                                  0xFFFFFFFF
9488 #define RFC_ULLRAM_BANK1274_DATA_S                                           0
9489 
9490 //*****************************************************************************
9491 //
9492 // Register: RFC_ULLRAM_O_BANK1275
9493 //
9494 //*****************************************************************************
9495 // Field:  [31:0] DATA
9496 //
9497 // SRAM data
9498 #define RFC_ULLRAM_BANK1275_DATA_W                                          32
9499 #define RFC_ULLRAM_BANK1275_DATA_M                                  0xFFFFFFFF
9500 #define RFC_ULLRAM_BANK1275_DATA_S                                           0
9501 
9502 //*****************************************************************************
9503 //
9504 // Register: RFC_ULLRAM_O_BANK1276
9505 //
9506 //*****************************************************************************
9507 // Field:  [31:0] DATA
9508 //
9509 // SRAM data
9510 #define RFC_ULLRAM_BANK1276_DATA_W                                          32
9511 #define RFC_ULLRAM_BANK1276_DATA_M                                  0xFFFFFFFF
9512 #define RFC_ULLRAM_BANK1276_DATA_S                                           0
9513 
9514 //*****************************************************************************
9515 //
9516 // Register: RFC_ULLRAM_O_BANK1277
9517 //
9518 //*****************************************************************************
9519 // Field:  [31:0] DATA
9520 //
9521 // SRAM data
9522 #define RFC_ULLRAM_BANK1277_DATA_W                                          32
9523 #define RFC_ULLRAM_BANK1277_DATA_M                                  0xFFFFFFFF
9524 #define RFC_ULLRAM_BANK1277_DATA_S                                           0
9525 
9526 //*****************************************************************************
9527 //
9528 // Register: RFC_ULLRAM_O_BANK1278
9529 //
9530 //*****************************************************************************
9531 // Field:  [31:0] DATA
9532 //
9533 // SRAM data
9534 #define RFC_ULLRAM_BANK1278_DATA_W                                          32
9535 #define RFC_ULLRAM_BANK1278_DATA_M                                  0xFFFFFFFF
9536 #define RFC_ULLRAM_BANK1278_DATA_S                                           0
9537 
9538 //*****************************************************************************
9539 //
9540 // Register: RFC_ULLRAM_O_BANK1279
9541 //
9542 //*****************************************************************************
9543 // Field:  [31:0] DATA
9544 //
9545 // SRAM data
9546 #define RFC_ULLRAM_BANK1279_DATA_W                                          32
9547 #define RFC_ULLRAM_BANK1279_DATA_M                                  0xFFFFFFFF
9548 #define RFC_ULLRAM_BANK1279_DATA_S                                           0
9549 
9550 //*****************************************************************************
9551 //
9552 // Register: RFC_ULLRAM_O_BANK1280
9553 //
9554 //*****************************************************************************
9555 // Field:  [31:0] DATA
9556 //
9557 // SRAM data
9558 #define RFC_ULLRAM_BANK1280_DATA_W                                          32
9559 #define RFC_ULLRAM_BANK1280_DATA_M                                  0xFFFFFFFF
9560 #define RFC_ULLRAM_BANK1280_DATA_S                                           0
9561 
9562 //*****************************************************************************
9563 //
9564 // Register: RFC_ULLRAM_O_BANK1281
9565 //
9566 //*****************************************************************************
9567 // Field:  [31:0] DATA
9568 //
9569 // SRAM data
9570 #define RFC_ULLRAM_BANK1281_DATA_W                                          32
9571 #define RFC_ULLRAM_BANK1281_DATA_M                                  0xFFFFFFFF
9572 #define RFC_ULLRAM_BANK1281_DATA_S                                           0
9573 
9574 //*****************************************************************************
9575 //
9576 // Register: RFC_ULLRAM_O_BANK1282
9577 //
9578 //*****************************************************************************
9579 // Field:  [31:0] DATA
9580 //
9581 // SRAM data
9582 #define RFC_ULLRAM_BANK1282_DATA_W                                          32
9583 #define RFC_ULLRAM_BANK1282_DATA_M                                  0xFFFFFFFF
9584 #define RFC_ULLRAM_BANK1282_DATA_S                                           0
9585 
9586 //*****************************************************************************
9587 //
9588 // Register: RFC_ULLRAM_O_BANK1283
9589 //
9590 //*****************************************************************************
9591 // Field:  [31:0] DATA
9592 //
9593 // SRAM data
9594 #define RFC_ULLRAM_BANK1283_DATA_W                                          32
9595 #define RFC_ULLRAM_BANK1283_DATA_M                                  0xFFFFFFFF
9596 #define RFC_ULLRAM_BANK1283_DATA_S                                           0
9597 
9598 //*****************************************************************************
9599 //
9600 // Register: RFC_ULLRAM_O_BANK1284
9601 //
9602 //*****************************************************************************
9603 // Field:  [31:0] DATA
9604 //
9605 // SRAM data
9606 #define RFC_ULLRAM_BANK1284_DATA_W                                          32
9607 #define RFC_ULLRAM_BANK1284_DATA_M                                  0xFFFFFFFF
9608 #define RFC_ULLRAM_BANK1284_DATA_S                                           0
9609 
9610 //*****************************************************************************
9611 //
9612 // Register: RFC_ULLRAM_O_BANK1285
9613 //
9614 //*****************************************************************************
9615 // Field:  [31:0] DATA
9616 //
9617 // SRAM data
9618 #define RFC_ULLRAM_BANK1285_DATA_W                                          32
9619 #define RFC_ULLRAM_BANK1285_DATA_M                                  0xFFFFFFFF
9620 #define RFC_ULLRAM_BANK1285_DATA_S                                           0
9621 
9622 //*****************************************************************************
9623 //
9624 // Register: RFC_ULLRAM_O_BANK1286
9625 //
9626 //*****************************************************************************
9627 // Field:  [31:0] DATA
9628 //
9629 // SRAM data
9630 #define RFC_ULLRAM_BANK1286_DATA_W                                          32
9631 #define RFC_ULLRAM_BANK1286_DATA_M                                  0xFFFFFFFF
9632 #define RFC_ULLRAM_BANK1286_DATA_S                                           0
9633 
9634 //*****************************************************************************
9635 //
9636 // Register: RFC_ULLRAM_O_BANK1287
9637 //
9638 //*****************************************************************************
9639 // Field:  [31:0] DATA
9640 //
9641 // SRAM data
9642 #define RFC_ULLRAM_BANK1287_DATA_W                                          32
9643 #define RFC_ULLRAM_BANK1287_DATA_M                                  0xFFFFFFFF
9644 #define RFC_ULLRAM_BANK1287_DATA_S                                           0
9645 
9646 //*****************************************************************************
9647 //
9648 // Register: RFC_ULLRAM_O_BANK1288
9649 //
9650 //*****************************************************************************
9651 // Field:  [31:0] DATA
9652 //
9653 // SRAM data
9654 #define RFC_ULLRAM_BANK1288_DATA_W                                          32
9655 #define RFC_ULLRAM_BANK1288_DATA_M                                  0xFFFFFFFF
9656 #define RFC_ULLRAM_BANK1288_DATA_S                                           0
9657 
9658 //*****************************************************************************
9659 //
9660 // Register: RFC_ULLRAM_O_BANK1289
9661 //
9662 //*****************************************************************************
9663 // Field:  [31:0] DATA
9664 //
9665 // SRAM data
9666 #define RFC_ULLRAM_BANK1289_DATA_W                                          32
9667 #define RFC_ULLRAM_BANK1289_DATA_M                                  0xFFFFFFFF
9668 #define RFC_ULLRAM_BANK1289_DATA_S                                           0
9669 
9670 //*****************************************************************************
9671 //
9672 // Register: RFC_ULLRAM_O_BANK1290
9673 //
9674 //*****************************************************************************
9675 // Field:  [31:0] DATA
9676 //
9677 // SRAM data
9678 #define RFC_ULLRAM_BANK1290_DATA_W                                          32
9679 #define RFC_ULLRAM_BANK1290_DATA_M                                  0xFFFFFFFF
9680 #define RFC_ULLRAM_BANK1290_DATA_S                                           0
9681 
9682 //*****************************************************************************
9683 //
9684 // Register: RFC_ULLRAM_O_BANK1291
9685 //
9686 //*****************************************************************************
9687 // Field:  [31:0] DATA
9688 //
9689 // SRAM data
9690 #define RFC_ULLRAM_BANK1291_DATA_W                                          32
9691 #define RFC_ULLRAM_BANK1291_DATA_M                                  0xFFFFFFFF
9692 #define RFC_ULLRAM_BANK1291_DATA_S                                           0
9693 
9694 //*****************************************************************************
9695 //
9696 // Register: RFC_ULLRAM_O_BANK1292
9697 //
9698 //*****************************************************************************
9699 // Field:  [31:0] DATA
9700 //
9701 // SRAM data
9702 #define RFC_ULLRAM_BANK1292_DATA_W                                          32
9703 #define RFC_ULLRAM_BANK1292_DATA_M                                  0xFFFFFFFF
9704 #define RFC_ULLRAM_BANK1292_DATA_S                                           0
9705 
9706 //*****************************************************************************
9707 //
9708 // Register: RFC_ULLRAM_O_BANK1293
9709 //
9710 //*****************************************************************************
9711 // Field:  [31:0] DATA
9712 //
9713 // SRAM data
9714 #define RFC_ULLRAM_BANK1293_DATA_W                                          32
9715 #define RFC_ULLRAM_BANK1293_DATA_M                                  0xFFFFFFFF
9716 #define RFC_ULLRAM_BANK1293_DATA_S                                           0
9717 
9718 //*****************************************************************************
9719 //
9720 // Register: RFC_ULLRAM_O_BANK1294
9721 //
9722 //*****************************************************************************
9723 // Field:  [31:0] DATA
9724 //
9725 // SRAM data
9726 #define RFC_ULLRAM_BANK1294_DATA_W                                          32
9727 #define RFC_ULLRAM_BANK1294_DATA_M                                  0xFFFFFFFF
9728 #define RFC_ULLRAM_BANK1294_DATA_S                                           0
9729 
9730 //*****************************************************************************
9731 //
9732 // Register: RFC_ULLRAM_O_BANK1295
9733 //
9734 //*****************************************************************************
9735 // Field:  [31:0] DATA
9736 //
9737 // SRAM data
9738 #define RFC_ULLRAM_BANK1295_DATA_W                                          32
9739 #define RFC_ULLRAM_BANK1295_DATA_M                                  0xFFFFFFFF
9740 #define RFC_ULLRAM_BANK1295_DATA_S                                           0
9741 
9742 //*****************************************************************************
9743 //
9744 // Register: RFC_ULLRAM_O_BANK1296
9745 //
9746 //*****************************************************************************
9747 // Field:  [31:0] DATA
9748 //
9749 // SRAM data
9750 #define RFC_ULLRAM_BANK1296_DATA_W                                          32
9751 #define RFC_ULLRAM_BANK1296_DATA_M                                  0xFFFFFFFF
9752 #define RFC_ULLRAM_BANK1296_DATA_S                                           0
9753 
9754 //*****************************************************************************
9755 //
9756 // Register: RFC_ULLRAM_O_BANK1297
9757 //
9758 //*****************************************************************************
9759 // Field:  [31:0] DATA
9760 //
9761 // SRAM data
9762 #define RFC_ULLRAM_BANK1297_DATA_W                                          32
9763 #define RFC_ULLRAM_BANK1297_DATA_M                                  0xFFFFFFFF
9764 #define RFC_ULLRAM_BANK1297_DATA_S                                           0
9765 
9766 //*****************************************************************************
9767 //
9768 // Register: RFC_ULLRAM_O_BANK1298
9769 //
9770 //*****************************************************************************
9771 // Field:  [31:0] DATA
9772 //
9773 // SRAM data
9774 #define RFC_ULLRAM_BANK1298_DATA_W                                          32
9775 #define RFC_ULLRAM_BANK1298_DATA_M                                  0xFFFFFFFF
9776 #define RFC_ULLRAM_BANK1298_DATA_S                                           0
9777 
9778 //*****************************************************************************
9779 //
9780 // Register: RFC_ULLRAM_O_BANK1299
9781 //
9782 //*****************************************************************************
9783 // Field:  [31:0] DATA
9784 //
9785 // SRAM data
9786 #define RFC_ULLRAM_BANK1299_DATA_W                                          32
9787 #define RFC_ULLRAM_BANK1299_DATA_M                                  0xFFFFFFFF
9788 #define RFC_ULLRAM_BANK1299_DATA_S                                           0
9789 
9790 //*****************************************************************************
9791 //
9792 // Register: RFC_ULLRAM_O_BANK1300
9793 //
9794 //*****************************************************************************
9795 // Field:  [31:0] DATA
9796 //
9797 // SRAM data
9798 #define RFC_ULLRAM_BANK1300_DATA_W                                          32
9799 #define RFC_ULLRAM_BANK1300_DATA_M                                  0xFFFFFFFF
9800 #define RFC_ULLRAM_BANK1300_DATA_S                                           0
9801 
9802 //*****************************************************************************
9803 //
9804 // Register: RFC_ULLRAM_O_BANK1301
9805 //
9806 //*****************************************************************************
9807 // Field:  [31:0] DATA
9808 //
9809 // SRAM data
9810 #define RFC_ULLRAM_BANK1301_DATA_W                                          32
9811 #define RFC_ULLRAM_BANK1301_DATA_M                                  0xFFFFFFFF
9812 #define RFC_ULLRAM_BANK1301_DATA_S                                           0
9813 
9814 //*****************************************************************************
9815 //
9816 // Register: RFC_ULLRAM_O_BANK1302
9817 //
9818 //*****************************************************************************
9819 // Field:  [31:0] DATA
9820 //
9821 // SRAM data
9822 #define RFC_ULLRAM_BANK1302_DATA_W                                          32
9823 #define RFC_ULLRAM_BANK1302_DATA_M                                  0xFFFFFFFF
9824 #define RFC_ULLRAM_BANK1302_DATA_S                                           0
9825 
9826 //*****************************************************************************
9827 //
9828 // Register: RFC_ULLRAM_O_BANK1303
9829 //
9830 //*****************************************************************************
9831 // Field:  [31:0] DATA
9832 //
9833 // SRAM data
9834 #define RFC_ULLRAM_BANK1303_DATA_W                                          32
9835 #define RFC_ULLRAM_BANK1303_DATA_M                                  0xFFFFFFFF
9836 #define RFC_ULLRAM_BANK1303_DATA_S                                           0
9837 
9838 //*****************************************************************************
9839 //
9840 // Register: RFC_ULLRAM_O_BANK1304
9841 //
9842 //*****************************************************************************
9843 // Field:  [31:0] DATA
9844 //
9845 // SRAM data
9846 #define RFC_ULLRAM_BANK1304_DATA_W                                          32
9847 #define RFC_ULLRAM_BANK1304_DATA_M                                  0xFFFFFFFF
9848 #define RFC_ULLRAM_BANK1304_DATA_S                                           0
9849 
9850 //*****************************************************************************
9851 //
9852 // Register: RFC_ULLRAM_O_BANK1305
9853 //
9854 //*****************************************************************************
9855 // Field:  [31:0] DATA
9856 //
9857 // SRAM data
9858 #define RFC_ULLRAM_BANK1305_DATA_W                                          32
9859 #define RFC_ULLRAM_BANK1305_DATA_M                                  0xFFFFFFFF
9860 #define RFC_ULLRAM_BANK1305_DATA_S                                           0
9861 
9862 //*****************************************************************************
9863 //
9864 // Register: RFC_ULLRAM_O_BANK1306
9865 //
9866 //*****************************************************************************
9867 // Field:  [31:0] DATA
9868 //
9869 // SRAM data
9870 #define RFC_ULLRAM_BANK1306_DATA_W                                          32
9871 #define RFC_ULLRAM_BANK1306_DATA_M                                  0xFFFFFFFF
9872 #define RFC_ULLRAM_BANK1306_DATA_S                                           0
9873 
9874 //*****************************************************************************
9875 //
9876 // Register: RFC_ULLRAM_O_BANK1307
9877 //
9878 //*****************************************************************************
9879 // Field:  [31:0] DATA
9880 //
9881 // SRAM data
9882 #define RFC_ULLRAM_BANK1307_DATA_W                                          32
9883 #define RFC_ULLRAM_BANK1307_DATA_M                                  0xFFFFFFFF
9884 #define RFC_ULLRAM_BANK1307_DATA_S                                           0
9885 
9886 //*****************************************************************************
9887 //
9888 // Register: RFC_ULLRAM_O_BANK1308
9889 //
9890 //*****************************************************************************
9891 // Field:  [31:0] DATA
9892 //
9893 // SRAM data
9894 #define RFC_ULLRAM_BANK1308_DATA_W                                          32
9895 #define RFC_ULLRAM_BANK1308_DATA_M                                  0xFFFFFFFF
9896 #define RFC_ULLRAM_BANK1308_DATA_S                                           0
9897 
9898 //*****************************************************************************
9899 //
9900 // Register: RFC_ULLRAM_O_BANK1309
9901 //
9902 //*****************************************************************************
9903 // Field:  [31:0] DATA
9904 //
9905 // SRAM data
9906 #define RFC_ULLRAM_BANK1309_DATA_W                                          32
9907 #define RFC_ULLRAM_BANK1309_DATA_M                                  0xFFFFFFFF
9908 #define RFC_ULLRAM_BANK1309_DATA_S                                           0
9909 
9910 //*****************************************************************************
9911 //
9912 // Register: RFC_ULLRAM_O_BANK1310
9913 //
9914 //*****************************************************************************
9915 // Field:  [31:0] DATA
9916 //
9917 // SRAM data
9918 #define RFC_ULLRAM_BANK1310_DATA_W                                          32
9919 #define RFC_ULLRAM_BANK1310_DATA_M                                  0xFFFFFFFF
9920 #define RFC_ULLRAM_BANK1310_DATA_S                                           0
9921 
9922 //*****************************************************************************
9923 //
9924 // Register: RFC_ULLRAM_O_BANK1311
9925 //
9926 //*****************************************************************************
9927 // Field:  [31:0] DATA
9928 //
9929 // SRAM data
9930 #define RFC_ULLRAM_BANK1311_DATA_W                                          32
9931 #define RFC_ULLRAM_BANK1311_DATA_M                                  0xFFFFFFFF
9932 #define RFC_ULLRAM_BANK1311_DATA_S                                           0
9933 
9934 //*****************************************************************************
9935 //
9936 // Register: RFC_ULLRAM_O_BANK1312
9937 //
9938 //*****************************************************************************
9939 // Field:  [31:0] DATA
9940 //
9941 // SRAM data
9942 #define RFC_ULLRAM_BANK1312_DATA_W                                          32
9943 #define RFC_ULLRAM_BANK1312_DATA_M                                  0xFFFFFFFF
9944 #define RFC_ULLRAM_BANK1312_DATA_S                                           0
9945 
9946 //*****************************************************************************
9947 //
9948 // Register: RFC_ULLRAM_O_BANK1313
9949 //
9950 //*****************************************************************************
9951 // Field:  [31:0] DATA
9952 //
9953 // SRAM data
9954 #define RFC_ULLRAM_BANK1313_DATA_W                                          32
9955 #define RFC_ULLRAM_BANK1313_DATA_M                                  0xFFFFFFFF
9956 #define RFC_ULLRAM_BANK1313_DATA_S                                           0
9957 
9958 //*****************************************************************************
9959 //
9960 // Register: RFC_ULLRAM_O_BANK1314
9961 //
9962 //*****************************************************************************
9963 // Field:  [31:0] DATA
9964 //
9965 // SRAM data
9966 #define RFC_ULLRAM_BANK1314_DATA_W                                          32
9967 #define RFC_ULLRAM_BANK1314_DATA_M                                  0xFFFFFFFF
9968 #define RFC_ULLRAM_BANK1314_DATA_S                                           0
9969 
9970 //*****************************************************************************
9971 //
9972 // Register: RFC_ULLRAM_O_BANK1315
9973 //
9974 //*****************************************************************************
9975 // Field:  [31:0] DATA
9976 //
9977 // SRAM data
9978 #define RFC_ULLRAM_BANK1315_DATA_W                                          32
9979 #define RFC_ULLRAM_BANK1315_DATA_M                                  0xFFFFFFFF
9980 #define RFC_ULLRAM_BANK1315_DATA_S                                           0
9981 
9982 //*****************************************************************************
9983 //
9984 // Register: RFC_ULLRAM_O_BANK1316
9985 //
9986 //*****************************************************************************
9987 // Field:  [31:0] DATA
9988 //
9989 // SRAM data
9990 #define RFC_ULLRAM_BANK1316_DATA_W                                          32
9991 #define RFC_ULLRAM_BANK1316_DATA_M                                  0xFFFFFFFF
9992 #define RFC_ULLRAM_BANK1316_DATA_S                                           0
9993 
9994 //*****************************************************************************
9995 //
9996 // Register: RFC_ULLRAM_O_BANK1317
9997 //
9998 //*****************************************************************************
9999 // Field:  [31:0] DATA
10000 //
10001 // SRAM data
10002 #define RFC_ULLRAM_BANK1317_DATA_W                                          32
10003 #define RFC_ULLRAM_BANK1317_DATA_M                                  0xFFFFFFFF
10004 #define RFC_ULLRAM_BANK1317_DATA_S                                           0
10005 
10006 //*****************************************************************************
10007 //
10008 // Register: RFC_ULLRAM_O_BANK1318
10009 //
10010 //*****************************************************************************
10011 // Field:  [31:0] DATA
10012 //
10013 // SRAM data
10014 #define RFC_ULLRAM_BANK1318_DATA_W                                          32
10015 #define RFC_ULLRAM_BANK1318_DATA_M                                  0xFFFFFFFF
10016 #define RFC_ULLRAM_BANK1318_DATA_S                                           0
10017 
10018 //*****************************************************************************
10019 //
10020 // Register: RFC_ULLRAM_O_BANK1319
10021 //
10022 //*****************************************************************************
10023 // Field:  [31:0] DATA
10024 //
10025 // SRAM data
10026 #define RFC_ULLRAM_BANK1319_DATA_W                                          32
10027 #define RFC_ULLRAM_BANK1319_DATA_M                                  0xFFFFFFFF
10028 #define RFC_ULLRAM_BANK1319_DATA_S                                           0
10029 
10030 //*****************************************************************************
10031 //
10032 // Register: RFC_ULLRAM_O_BANK1320
10033 //
10034 //*****************************************************************************
10035 // Field:  [31:0] DATA
10036 //
10037 // SRAM data
10038 #define RFC_ULLRAM_BANK1320_DATA_W                                          32
10039 #define RFC_ULLRAM_BANK1320_DATA_M                                  0xFFFFFFFF
10040 #define RFC_ULLRAM_BANK1320_DATA_S                                           0
10041 
10042 //*****************************************************************************
10043 //
10044 // Register: RFC_ULLRAM_O_BANK1321
10045 //
10046 //*****************************************************************************
10047 // Field:  [31:0] DATA
10048 //
10049 // SRAM data
10050 #define RFC_ULLRAM_BANK1321_DATA_W                                          32
10051 #define RFC_ULLRAM_BANK1321_DATA_M                                  0xFFFFFFFF
10052 #define RFC_ULLRAM_BANK1321_DATA_S                                           0
10053 
10054 //*****************************************************************************
10055 //
10056 // Register: RFC_ULLRAM_O_BANK1322
10057 //
10058 //*****************************************************************************
10059 // Field:  [31:0] DATA
10060 //
10061 // SRAM data
10062 #define RFC_ULLRAM_BANK1322_DATA_W                                          32
10063 #define RFC_ULLRAM_BANK1322_DATA_M                                  0xFFFFFFFF
10064 #define RFC_ULLRAM_BANK1322_DATA_S                                           0
10065 
10066 //*****************************************************************************
10067 //
10068 // Register: RFC_ULLRAM_O_BANK1323
10069 //
10070 //*****************************************************************************
10071 // Field:  [31:0] DATA
10072 //
10073 // SRAM data
10074 #define RFC_ULLRAM_BANK1323_DATA_W                                          32
10075 #define RFC_ULLRAM_BANK1323_DATA_M                                  0xFFFFFFFF
10076 #define RFC_ULLRAM_BANK1323_DATA_S                                           0
10077 
10078 //*****************************************************************************
10079 //
10080 // Register: RFC_ULLRAM_O_BANK1324
10081 //
10082 //*****************************************************************************
10083 // Field:  [31:0] DATA
10084 //
10085 // SRAM data
10086 #define RFC_ULLRAM_BANK1324_DATA_W                                          32
10087 #define RFC_ULLRAM_BANK1324_DATA_M                                  0xFFFFFFFF
10088 #define RFC_ULLRAM_BANK1324_DATA_S                                           0
10089 
10090 //*****************************************************************************
10091 //
10092 // Register: RFC_ULLRAM_O_BANK1325
10093 //
10094 //*****************************************************************************
10095 // Field:  [31:0] DATA
10096 //
10097 // SRAM data
10098 #define RFC_ULLRAM_BANK1325_DATA_W                                          32
10099 #define RFC_ULLRAM_BANK1325_DATA_M                                  0xFFFFFFFF
10100 #define RFC_ULLRAM_BANK1325_DATA_S                                           0
10101 
10102 //*****************************************************************************
10103 //
10104 // Register: RFC_ULLRAM_O_BANK1326
10105 //
10106 //*****************************************************************************
10107 // Field:  [31:0] DATA
10108 //
10109 // SRAM data
10110 #define RFC_ULLRAM_BANK1326_DATA_W                                          32
10111 #define RFC_ULLRAM_BANK1326_DATA_M                                  0xFFFFFFFF
10112 #define RFC_ULLRAM_BANK1326_DATA_S                                           0
10113 
10114 //*****************************************************************************
10115 //
10116 // Register: RFC_ULLRAM_O_BANK1327
10117 //
10118 //*****************************************************************************
10119 // Field:  [31:0] DATA
10120 //
10121 // SRAM data
10122 #define RFC_ULLRAM_BANK1327_DATA_W                                          32
10123 #define RFC_ULLRAM_BANK1327_DATA_M                                  0xFFFFFFFF
10124 #define RFC_ULLRAM_BANK1327_DATA_S                                           0
10125 
10126 //*****************************************************************************
10127 //
10128 // Register: RFC_ULLRAM_O_BANK1328
10129 //
10130 //*****************************************************************************
10131 // Field:  [31:0] DATA
10132 //
10133 // SRAM data
10134 #define RFC_ULLRAM_BANK1328_DATA_W                                          32
10135 #define RFC_ULLRAM_BANK1328_DATA_M                                  0xFFFFFFFF
10136 #define RFC_ULLRAM_BANK1328_DATA_S                                           0
10137 
10138 //*****************************************************************************
10139 //
10140 // Register: RFC_ULLRAM_O_BANK1329
10141 //
10142 //*****************************************************************************
10143 // Field:  [31:0] DATA
10144 //
10145 // SRAM data
10146 #define RFC_ULLRAM_BANK1329_DATA_W                                          32
10147 #define RFC_ULLRAM_BANK1329_DATA_M                                  0xFFFFFFFF
10148 #define RFC_ULLRAM_BANK1329_DATA_S                                           0
10149 
10150 //*****************************************************************************
10151 //
10152 // Register: RFC_ULLRAM_O_BANK1330
10153 //
10154 //*****************************************************************************
10155 // Field:  [31:0] DATA
10156 //
10157 // SRAM data
10158 #define RFC_ULLRAM_BANK1330_DATA_W                                          32
10159 #define RFC_ULLRAM_BANK1330_DATA_M                                  0xFFFFFFFF
10160 #define RFC_ULLRAM_BANK1330_DATA_S                                           0
10161 
10162 //*****************************************************************************
10163 //
10164 // Register: RFC_ULLRAM_O_BANK1331
10165 //
10166 //*****************************************************************************
10167 // Field:  [31:0] DATA
10168 //
10169 // SRAM data
10170 #define RFC_ULLRAM_BANK1331_DATA_W                                          32
10171 #define RFC_ULLRAM_BANK1331_DATA_M                                  0xFFFFFFFF
10172 #define RFC_ULLRAM_BANK1331_DATA_S                                           0
10173 
10174 //*****************************************************************************
10175 //
10176 // Register: RFC_ULLRAM_O_BANK1332
10177 //
10178 //*****************************************************************************
10179 // Field:  [31:0] DATA
10180 //
10181 // SRAM data
10182 #define RFC_ULLRAM_BANK1332_DATA_W                                          32
10183 #define RFC_ULLRAM_BANK1332_DATA_M                                  0xFFFFFFFF
10184 #define RFC_ULLRAM_BANK1332_DATA_S                                           0
10185 
10186 //*****************************************************************************
10187 //
10188 // Register: RFC_ULLRAM_O_BANK1333
10189 //
10190 //*****************************************************************************
10191 // Field:  [31:0] DATA
10192 //
10193 // SRAM data
10194 #define RFC_ULLRAM_BANK1333_DATA_W                                          32
10195 #define RFC_ULLRAM_BANK1333_DATA_M                                  0xFFFFFFFF
10196 #define RFC_ULLRAM_BANK1333_DATA_S                                           0
10197 
10198 //*****************************************************************************
10199 //
10200 // Register: RFC_ULLRAM_O_BANK1334
10201 //
10202 //*****************************************************************************
10203 // Field:  [31:0] DATA
10204 //
10205 // SRAM data
10206 #define RFC_ULLRAM_BANK1334_DATA_W                                          32
10207 #define RFC_ULLRAM_BANK1334_DATA_M                                  0xFFFFFFFF
10208 #define RFC_ULLRAM_BANK1334_DATA_S                                           0
10209 
10210 //*****************************************************************************
10211 //
10212 // Register: RFC_ULLRAM_O_BANK1335
10213 //
10214 //*****************************************************************************
10215 // Field:  [31:0] DATA
10216 //
10217 // SRAM data
10218 #define RFC_ULLRAM_BANK1335_DATA_W                                          32
10219 #define RFC_ULLRAM_BANK1335_DATA_M                                  0xFFFFFFFF
10220 #define RFC_ULLRAM_BANK1335_DATA_S                                           0
10221 
10222 //*****************************************************************************
10223 //
10224 // Register: RFC_ULLRAM_O_BANK1336
10225 //
10226 //*****************************************************************************
10227 // Field:  [31:0] DATA
10228 //
10229 // SRAM data
10230 #define RFC_ULLRAM_BANK1336_DATA_W                                          32
10231 #define RFC_ULLRAM_BANK1336_DATA_M                                  0xFFFFFFFF
10232 #define RFC_ULLRAM_BANK1336_DATA_S                                           0
10233 
10234 //*****************************************************************************
10235 //
10236 // Register: RFC_ULLRAM_O_BANK1337
10237 //
10238 //*****************************************************************************
10239 // Field:  [31:0] DATA
10240 //
10241 // SRAM data
10242 #define RFC_ULLRAM_BANK1337_DATA_W                                          32
10243 #define RFC_ULLRAM_BANK1337_DATA_M                                  0xFFFFFFFF
10244 #define RFC_ULLRAM_BANK1337_DATA_S                                           0
10245 
10246 //*****************************************************************************
10247 //
10248 // Register: RFC_ULLRAM_O_BANK1338
10249 //
10250 //*****************************************************************************
10251 // Field:  [31:0] DATA
10252 //
10253 // SRAM data
10254 #define RFC_ULLRAM_BANK1338_DATA_W                                          32
10255 #define RFC_ULLRAM_BANK1338_DATA_M                                  0xFFFFFFFF
10256 #define RFC_ULLRAM_BANK1338_DATA_S                                           0
10257 
10258 //*****************************************************************************
10259 //
10260 // Register: RFC_ULLRAM_O_BANK1339
10261 //
10262 //*****************************************************************************
10263 // Field:  [31:0] DATA
10264 //
10265 // SRAM data
10266 #define RFC_ULLRAM_BANK1339_DATA_W                                          32
10267 #define RFC_ULLRAM_BANK1339_DATA_M                                  0xFFFFFFFF
10268 #define RFC_ULLRAM_BANK1339_DATA_S                                           0
10269 
10270 //*****************************************************************************
10271 //
10272 // Register: RFC_ULLRAM_O_BANK1340
10273 //
10274 //*****************************************************************************
10275 // Field:  [31:0] DATA
10276 //
10277 // SRAM data
10278 #define RFC_ULLRAM_BANK1340_DATA_W                                          32
10279 #define RFC_ULLRAM_BANK1340_DATA_M                                  0xFFFFFFFF
10280 #define RFC_ULLRAM_BANK1340_DATA_S                                           0
10281 
10282 //*****************************************************************************
10283 //
10284 // Register: RFC_ULLRAM_O_BANK1341
10285 //
10286 //*****************************************************************************
10287 // Field:  [31:0] DATA
10288 //
10289 // SRAM data
10290 #define RFC_ULLRAM_BANK1341_DATA_W                                          32
10291 #define RFC_ULLRAM_BANK1341_DATA_M                                  0xFFFFFFFF
10292 #define RFC_ULLRAM_BANK1341_DATA_S                                           0
10293 
10294 //*****************************************************************************
10295 //
10296 // Register: RFC_ULLRAM_O_BANK1342
10297 //
10298 //*****************************************************************************
10299 // Field:  [31:0] DATA
10300 //
10301 // SRAM data
10302 #define RFC_ULLRAM_BANK1342_DATA_W                                          32
10303 #define RFC_ULLRAM_BANK1342_DATA_M                                  0xFFFFFFFF
10304 #define RFC_ULLRAM_BANK1342_DATA_S                                           0
10305 
10306 //*****************************************************************************
10307 //
10308 // Register: RFC_ULLRAM_O_BANK1343
10309 //
10310 //*****************************************************************************
10311 // Field:  [31:0] DATA
10312 //
10313 // SRAM data
10314 #define RFC_ULLRAM_BANK1343_DATA_W                                          32
10315 #define RFC_ULLRAM_BANK1343_DATA_M                                  0xFFFFFFFF
10316 #define RFC_ULLRAM_BANK1343_DATA_S                                           0
10317 
10318 //*****************************************************************************
10319 //
10320 // Register: RFC_ULLRAM_O_BANK1344
10321 //
10322 //*****************************************************************************
10323 // Field:  [31:0] DATA
10324 //
10325 // SRAM data
10326 #define RFC_ULLRAM_BANK1344_DATA_W                                          32
10327 #define RFC_ULLRAM_BANK1344_DATA_M                                  0xFFFFFFFF
10328 #define RFC_ULLRAM_BANK1344_DATA_S                                           0
10329 
10330 //*****************************************************************************
10331 //
10332 // Register: RFC_ULLRAM_O_BANK1345
10333 //
10334 //*****************************************************************************
10335 // Field:  [31:0] DATA
10336 //
10337 // SRAM data
10338 #define RFC_ULLRAM_BANK1345_DATA_W                                          32
10339 #define RFC_ULLRAM_BANK1345_DATA_M                                  0xFFFFFFFF
10340 #define RFC_ULLRAM_BANK1345_DATA_S                                           0
10341 
10342 //*****************************************************************************
10343 //
10344 // Register: RFC_ULLRAM_O_BANK1346
10345 //
10346 //*****************************************************************************
10347 // Field:  [31:0] DATA
10348 //
10349 // SRAM data
10350 #define RFC_ULLRAM_BANK1346_DATA_W                                          32
10351 #define RFC_ULLRAM_BANK1346_DATA_M                                  0xFFFFFFFF
10352 #define RFC_ULLRAM_BANK1346_DATA_S                                           0
10353 
10354 //*****************************************************************************
10355 //
10356 // Register: RFC_ULLRAM_O_BANK1347
10357 //
10358 //*****************************************************************************
10359 // Field:  [31:0] DATA
10360 //
10361 // SRAM data
10362 #define RFC_ULLRAM_BANK1347_DATA_W                                          32
10363 #define RFC_ULLRAM_BANK1347_DATA_M                                  0xFFFFFFFF
10364 #define RFC_ULLRAM_BANK1347_DATA_S                                           0
10365 
10366 //*****************************************************************************
10367 //
10368 // Register: RFC_ULLRAM_O_BANK1348
10369 //
10370 //*****************************************************************************
10371 // Field:  [31:0] DATA
10372 //
10373 // SRAM data
10374 #define RFC_ULLRAM_BANK1348_DATA_W                                          32
10375 #define RFC_ULLRAM_BANK1348_DATA_M                                  0xFFFFFFFF
10376 #define RFC_ULLRAM_BANK1348_DATA_S                                           0
10377 
10378 //*****************************************************************************
10379 //
10380 // Register: RFC_ULLRAM_O_BANK1349
10381 //
10382 //*****************************************************************************
10383 // Field:  [31:0] DATA
10384 //
10385 // SRAM data
10386 #define RFC_ULLRAM_BANK1349_DATA_W                                          32
10387 #define RFC_ULLRAM_BANK1349_DATA_M                                  0xFFFFFFFF
10388 #define RFC_ULLRAM_BANK1349_DATA_S                                           0
10389 
10390 //*****************************************************************************
10391 //
10392 // Register: RFC_ULLRAM_O_BANK1350
10393 //
10394 //*****************************************************************************
10395 // Field:  [31:0] DATA
10396 //
10397 // SRAM data
10398 #define RFC_ULLRAM_BANK1350_DATA_W                                          32
10399 #define RFC_ULLRAM_BANK1350_DATA_M                                  0xFFFFFFFF
10400 #define RFC_ULLRAM_BANK1350_DATA_S                                           0
10401 
10402 //*****************************************************************************
10403 //
10404 // Register: RFC_ULLRAM_O_BANK1351
10405 //
10406 //*****************************************************************************
10407 // Field:  [31:0] DATA
10408 //
10409 // SRAM data
10410 #define RFC_ULLRAM_BANK1351_DATA_W                                          32
10411 #define RFC_ULLRAM_BANK1351_DATA_M                                  0xFFFFFFFF
10412 #define RFC_ULLRAM_BANK1351_DATA_S                                           0
10413 
10414 //*****************************************************************************
10415 //
10416 // Register: RFC_ULLRAM_O_BANK1352
10417 //
10418 //*****************************************************************************
10419 // Field:  [31:0] DATA
10420 //
10421 // SRAM data
10422 #define RFC_ULLRAM_BANK1352_DATA_W                                          32
10423 #define RFC_ULLRAM_BANK1352_DATA_M                                  0xFFFFFFFF
10424 #define RFC_ULLRAM_BANK1352_DATA_S                                           0
10425 
10426 //*****************************************************************************
10427 //
10428 // Register: RFC_ULLRAM_O_BANK1353
10429 //
10430 //*****************************************************************************
10431 // Field:  [31:0] DATA
10432 //
10433 // SRAM data
10434 #define RFC_ULLRAM_BANK1353_DATA_W                                          32
10435 #define RFC_ULLRAM_BANK1353_DATA_M                                  0xFFFFFFFF
10436 #define RFC_ULLRAM_BANK1353_DATA_S                                           0
10437 
10438 //*****************************************************************************
10439 //
10440 // Register: RFC_ULLRAM_O_BANK1354
10441 //
10442 //*****************************************************************************
10443 // Field:  [31:0] DATA
10444 //
10445 // SRAM data
10446 #define RFC_ULLRAM_BANK1354_DATA_W                                          32
10447 #define RFC_ULLRAM_BANK1354_DATA_M                                  0xFFFFFFFF
10448 #define RFC_ULLRAM_BANK1354_DATA_S                                           0
10449 
10450 //*****************************************************************************
10451 //
10452 // Register: RFC_ULLRAM_O_BANK1355
10453 //
10454 //*****************************************************************************
10455 // Field:  [31:0] DATA
10456 //
10457 // SRAM data
10458 #define RFC_ULLRAM_BANK1355_DATA_W                                          32
10459 #define RFC_ULLRAM_BANK1355_DATA_M                                  0xFFFFFFFF
10460 #define RFC_ULLRAM_BANK1355_DATA_S                                           0
10461 
10462 //*****************************************************************************
10463 //
10464 // Register: RFC_ULLRAM_O_BANK1356
10465 //
10466 //*****************************************************************************
10467 // Field:  [31:0] DATA
10468 //
10469 // SRAM data
10470 #define RFC_ULLRAM_BANK1356_DATA_W                                          32
10471 #define RFC_ULLRAM_BANK1356_DATA_M                                  0xFFFFFFFF
10472 #define RFC_ULLRAM_BANK1356_DATA_S                                           0
10473 
10474 //*****************************************************************************
10475 //
10476 // Register: RFC_ULLRAM_O_BANK1357
10477 //
10478 //*****************************************************************************
10479 // Field:  [31:0] DATA
10480 //
10481 // SRAM data
10482 #define RFC_ULLRAM_BANK1357_DATA_W                                          32
10483 #define RFC_ULLRAM_BANK1357_DATA_M                                  0xFFFFFFFF
10484 #define RFC_ULLRAM_BANK1357_DATA_S                                           0
10485 
10486 //*****************************************************************************
10487 //
10488 // Register: RFC_ULLRAM_O_BANK1358
10489 //
10490 //*****************************************************************************
10491 // Field:  [31:0] DATA
10492 //
10493 // SRAM data
10494 #define RFC_ULLRAM_BANK1358_DATA_W                                          32
10495 #define RFC_ULLRAM_BANK1358_DATA_M                                  0xFFFFFFFF
10496 #define RFC_ULLRAM_BANK1358_DATA_S                                           0
10497 
10498 //*****************************************************************************
10499 //
10500 // Register: RFC_ULLRAM_O_BANK1359
10501 //
10502 //*****************************************************************************
10503 // Field:  [31:0] DATA
10504 //
10505 // SRAM data
10506 #define RFC_ULLRAM_BANK1359_DATA_W                                          32
10507 #define RFC_ULLRAM_BANK1359_DATA_M                                  0xFFFFFFFF
10508 #define RFC_ULLRAM_BANK1359_DATA_S                                           0
10509 
10510 //*****************************************************************************
10511 //
10512 // Register: RFC_ULLRAM_O_BANK1360
10513 //
10514 //*****************************************************************************
10515 // Field:  [31:0] DATA
10516 //
10517 // SRAM data
10518 #define RFC_ULLRAM_BANK1360_DATA_W                                          32
10519 #define RFC_ULLRAM_BANK1360_DATA_M                                  0xFFFFFFFF
10520 #define RFC_ULLRAM_BANK1360_DATA_S                                           0
10521 
10522 //*****************************************************************************
10523 //
10524 // Register: RFC_ULLRAM_O_BANK1361
10525 //
10526 //*****************************************************************************
10527 // Field:  [31:0] DATA
10528 //
10529 // SRAM data
10530 #define RFC_ULLRAM_BANK1361_DATA_W                                          32
10531 #define RFC_ULLRAM_BANK1361_DATA_M                                  0xFFFFFFFF
10532 #define RFC_ULLRAM_BANK1361_DATA_S                                           0
10533 
10534 //*****************************************************************************
10535 //
10536 // Register: RFC_ULLRAM_O_BANK1362
10537 //
10538 //*****************************************************************************
10539 // Field:  [31:0] DATA
10540 //
10541 // SRAM data
10542 #define RFC_ULLRAM_BANK1362_DATA_W                                          32
10543 #define RFC_ULLRAM_BANK1362_DATA_M                                  0xFFFFFFFF
10544 #define RFC_ULLRAM_BANK1362_DATA_S                                           0
10545 
10546 //*****************************************************************************
10547 //
10548 // Register: RFC_ULLRAM_O_BANK1363
10549 //
10550 //*****************************************************************************
10551 // Field:  [31:0] DATA
10552 //
10553 // SRAM data
10554 #define RFC_ULLRAM_BANK1363_DATA_W                                          32
10555 #define RFC_ULLRAM_BANK1363_DATA_M                                  0xFFFFFFFF
10556 #define RFC_ULLRAM_BANK1363_DATA_S                                           0
10557 
10558 //*****************************************************************************
10559 //
10560 // Register: RFC_ULLRAM_O_BANK1364
10561 //
10562 //*****************************************************************************
10563 // Field:  [31:0] DATA
10564 //
10565 // SRAM data
10566 #define RFC_ULLRAM_BANK1364_DATA_W                                          32
10567 #define RFC_ULLRAM_BANK1364_DATA_M                                  0xFFFFFFFF
10568 #define RFC_ULLRAM_BANK1364_DATA_S                                           0
10569 
10570 //*****************************************************************************
10571 //
10572 // Register: RFC_ULLRAM_O_BANK1365
10573 //
10574 //*****************************************************************************
10575 // Field:  [31:0] DATA
10576 //
10577 // SRAM data
10578 #define RFC_ULLRAM_BANK1365_DATA_W                                          32
10579 #define RFC_ULLRAM_BANK1365_DATA_M                                  0xFFFFFFFF
10580 #define RFC_ULLRAM_BANK1365_DATA_S                                           0
10581 
10582 //*****************************************************************************
10583 //
10584 // Register: RFC_ULLRAM_O_BANK1366
10585 //
10586 //*****************************************************************************
10587 // Field:  [31:0] DATA
10588 //
10589 // SRAM data
10590 #define RFC_ULLRAM_BANK1366_DATA_W                                          32
10591 #define RFC_ULLRAM_BANK1366_DATA_M                                  0xFFFFFFFF
10592 #define RFC_ULLRAM_BANK1366_DATA_S                                           0
10593 
10594 //*****************************************************************************
10595 //
10596 // Register: RFC_ULLRAM_O_BANK1367
10597 //
10598 //*****************************************************************************
10599 // Field:  [31:0] DATA
10600 //
10601 // SRAM data
10602 #define RFC_ULLRAM_BANK1367_DATA_W                                          32
10603 #define RFC_ULLRAM_BANK1367_DATA_M                                  0xFFFFFFFF
10604 #define RFC_ULLRAM_BANK1367_DATA_S                                           0
10605 
10606 //*****************************************************************************
10607 //
10608 // Register: RFC_ULLRAM_O_BANK1368
10609 //
10610 //*****************************************************************************
10611 // Field:  [31:0] DATA
10612 //
10613 // SRAM data
10614 #define RFC_ULLRAM_BANK1368_DATA_W                                          32
10615 #define RFC_ULLRAM_BANK1368_DATA_M                                  0xFFFFFFFF
10616 #define RFC_ULLRAM_BANK1368_DATA_S                                           0
10617 
10618 //*****************************************************************************
10619 //
10620 // Register: RFC_ULLRAM_O_BANK1369
10621 //
10622 //*****************************************************************************
10623 // Field:  [31:0] DATA
10624 //
10625 // SRAM data
10626 #define RFC_ULLRAM_BANK1369_DATA_W                                          32
10627 #define RFC_ULLRAM_BANK1369_DATA_M                                  0xFFFFFFFF
10628 #define RFC_ULLRAM_BANK1369_DATA_S                                           0
10629 
10630 //*****************************************************************************
10631 //
10632 // Register: RFC_ULLRAM_O_BANK1370
10633 //
10634 //*****************************************************************************
10635 // Field:  [31:0] DATA
10636 //
10637 // SRAM data
10638 #define RFC_ULLRAM_BANK1370_DATA_W                                          32
10639 #define RFC_ULLRAM_BANK1370_DATA_M                                  0xFFFFFFFF
10640 #define RFC_ULLRAM_BANK1370_DATA_S                                           0
10641 
10642 //*****************************************************************************
10643 //
10644 // Register: RFC_ULLRAM_O_BANK1371
10645 //
10646 //*****************************************************************************
10647 // Field:  [31:0] DATA
10648 //
10649 // SRAM data
10650 #define RFC_ULLRAM_BANK1371_DATA_W                                          32
10651 #define RFC_ULLRAM_BANK1371_DATA_M                                  0xFFFFFFFF
10652 #define RFC_ULLRAM_BANK1371_DATA_S                                           0
10653 
10654 //*****************************************************************************
10655 //
10656 // Register: RFC_ULLRAM_O_BANK1372
10657 //
10658 //*****************************************************************************
10659 // Field:  [31:0] DATA
10660 //
10661 // SRAM data
10662 #define RFC_ULLRAM_BANK1372_DATA_W                                          32
10663 #define RFC_ULLRAM_BANK1372_DATA_M                                  0xFFFFFFFF
10664 #define RFC_ULLRAM_BANK1372_DATA_S                                           0
10665 
10666 //*****************************************************************************
10667 //
10668 // Register: RFC_ULLRAM_O_BANK1373
10669 //
10670 //*****************************************************************************
10671 // Field:  [31:0] DATA
10672 //
10673 // SRAM data
10674 #define RFC_ULLRAM_BANK1373_DATA_W                                          32
10675 #define RFC_ULLRAM_BANK1373_DATA_M                                  0xFFFFFFFF
10676 #define RFC_ULLRAM_BANK1373_DATA_S                                           0
10677 
10678 //*****************************************************************************
10679 //
10680 // Register: RFC_ULLRAM_O_BANK1374
10681 //
10682 //*****************************************************************************
10683 // Field:  [31:0] DATA
10684 //
10685 // SRAM data
10686 #define RFC_ULLRAM_BANK1374_DATA_W                                          32
10687 #define RFC_ULLRAM_BANK1374_DATA_M                                  0xFFFFFFFF
10688 #define RFC_ULLRAM_BANK1374_DATA_S                                           0
10689 
10690 //*****************************************************************************
10691 //
10692 // Register: RFC_ULLRAM_O_BANK1375
10693 //
10694 //*****************************************************************************
10695 // Field:  [31:0] DATA
10696 //
10697 // SRAM data
10698 #define RFC_ULLRAM_BANK1375_DATA_W                                          32
10699 #define RFC_ULLRAM_BANK1375_DATA_M                                  0xFFFFFFFF
10700 #define RFC_ULLRAM_BANK1375_DATA_S                                           0
10701 
10702 //*****************************************************************************
10703 //
10704 // Register: RFC_ULLRAM_O_BANK1376
10705 //
10706 //*****************************************************************************
10707 // Field:  [31:0] DATA
10708 //
10709 // SRAM data
10710 #define RFC_ULLRAM_BANK1376_DATA_W                                          32
10711 #define RFC_ULLRAM_BANK1376_DATA_M                                  0xFFFFFFFF
10712 #define RFC_ULLRAM_BANK1376_DATA_S                                           0
10713 
10714 //*****************************************************************************
10715 //
10716 // Register: RFC_ULLRAM_O_BANK1377
10717 //
10718 //*****************************************************************************
10719 // Field:  [31:0] DATA
10720 //
10721 // SRAM data
10722 #define RFC_ULLRAM_BANK1377_DATA_W                                          32
10723 #define RFC_ULLRAM_BANK1377_DATA_M                                  0xFFFFFFFF
10724 #define RFC_ULLRAM_BANK1377_DATA_S                                           0
10725 
10726 //*****************************************************************************
10727 //
10728 // Register: RFC_ULLRAM_O_BANK1378
10729 //
10730 //*****************************************************************************
10731 // Field:  [31:0] DATA
10732 //
10733 // SRAM data
10734 #define RFC_ULLRAM_BANK1378_DATA_W                                          32
10735 #define RFC_ULLRAM_BANK1378_DATA_M                                  0xFFFFFFFF
10736 #define RFC_ULLRAM_BANK1378_DATA_S                                           0
10737 
10738 //*****************************************************************************
10739 //
10740 // Register: RFC_ULLRAM_O_BANK1379
10741 //
10742 //*****************************************************************************
10743 // Field:  [31:0] DATA
10744 //
10745 // SRAM data
10746 #define RFC_ULLRAM_BANK1379_DATA_W                                          32
10747 #define RFC_ULLRAM_BANK1379_DATA_M                                  0xFFFFFFFF
10748 #define RFC_ULLRAM_BANK1379_DATA_S                                           0
10749 
10750 //*****************************************************************************
10751 //
10752 // Register: RFC_ULLRAM_O_BANK1380
10753 //
10754 //*****************************************************************************
10755 // Field:  [31:0] DATA
10756 //
10757 // SRAM data
10758 #define RFC_ULLRAM_BANK1380_DATA_W                                          32
10759 #define RFC_ULLRAM_BANK1380_DATA_M                                  0xFFFFFFFF
10760 #define RFC_ULLRAM_BANK1380_DATA_S                                           0
10761 
10762 //*****************************************************************************
10763 //
10764 // Register: RFC_ULLRAM_O_BANK1381
10765 //
10766 //*****************************************************************************
10767 // Field:  [31:0] DATA
10768 //
10769 // SRAM data
10770 #define RFC_ULLRAM_BANK1381_DATA_W                                          32
10771 #define RFC_ULLRAM_BANK1381_DATA_M                                  0xFFFFFFFF
10772 #define RFC_ULLRAM_BANK1381_DATA_S                                           0
10773 
10774 //*****************************************************************************
10775 //
10776 // Register: RFC_ULLRAM_O_BANK1382
10777 //
10778 //*****************************************************************************
10779 // Field:  [31:0] DATA
10780 //
10781 // SRAM data
10782 #define RFC_ULLRAM_BANK1382_DATA_W                                          32
10783 #define RFC_ULLRAM_BANK1382_DATA_M                                  0xFFFFFFFF
10784 #define RFC_ULLRAM_BANK1382_DATA_S                                           0
10785 
10786 //*****************************************************************************
10787 //
10788 // Register: RFC_ULLRAM_O_BANK1383
10789 //
10790 //*****************************************************************************
10791 // Field:  [31:0] DATA
10792 //
10793 // SRAM data
10794 #define RFC_ULLRAM_BANK1383_DATA_W                                          32
10795 #define RFC_ULLRAM_BANK1383_DATA_M                                  0xFFFFFFFF
10796 #define RFC_ULLRAM_BANK1383_DATA_S                                           0
10797 
10798 //*****************************************************************************
10799 //
10800 // Register: RFC_ULLRAM_O_BANK1384
10801 //
10802 //*****************************************************************************
10803 // Field:  [31:0] DATA
10804 //
10805 // SRAM data
10806 #define RFC_ULLRAM_BANK1384_DATA_W                                          32
10807 #define RFC_ULLRAM_BANK1384_DATA_M                                  0xFFFFFFFF
10808 #define RFC_ULLRAM_BANK1384_DATA_S                                           0
10809 
10810 //*****************************************************************************
10811 //
10812 // Register: RFC_ULLRAM_O_BANK1385
10813 //
10814 //*****************************************************************************
10815 // Field:  [31:0] DATA
10816 //
10817 // SRAM data
10818 #define RFC_ULLRAM_BANK1385_DATA_W                                          32
10819 #define RFC_ULLRAM_BANK1385_DATA_M                                  0xFFFFFFFF
10820 #define RFC_ULLRAM_BANK1385_DATA_S                                           0
10821 
10822 //*****************************************************************************
10823 //
10824 // Register: RFC_ULLRAM_O_BANK1386
10825 //
10826 //*****************************************************************************
10827 // Field:  [31:0] DATA
10828 //
10829 // SRAM data
10830 #define RFC_ULLRAM_BANK1386_DATA_W                                          32
10831 #define RFC_ULLRAM_BANK1386_DATA_M                                  0xFFFFFFFF
10832 #define RFC_ULLRAM_BANK1386_DATA_S                                           0
10833 
10834 //*****************************************************************************
10835 //
10836 // Register: RFC_ULLRAM_O_BANK1387
10837 //
10838 //*****************************************************************************
10839 // Field:  [31:0] DATA
10840 //
10841 // SRAM data
10842 #define RFC_ULLRAM_BANK1387_DATA_W                                          32
10843 #define RFC_ULLRAM_BANK1387_DATA_M                                  0xFFFFFFFF
10844 #define RFC_ULLRAM_BANK1387_DATA_S                                           0
10845 
10846 //*****************************************************************************
10847 //
10848 // Register: RFC_ULLRAM_O_BANK1388
10849 //
10850 //*****************************************************************************
10851 // Field:  [31:0] DATA
10852 //
10853 // SRAM data
10854 #define RFC_ULLRAM_BANK1388_DATA_W                                          32
10855 #define RFC_ULLRAM_BANK1388_DATA_M                                  0xFFFFFFFF
10856 #define RFC_ULLRAM_BANK1388_DATA_S                                           0
10857 
10858 //*****************************************************************************
10859 //
10860 // Register: RFC_ULLRAM_O_BANK1389
10861 //
10862 //*****************************************************************************
10863 // Field:  [31:0] DATA
10864 //
10865 // SRAM data
10866 #define RFC_ULLRAM_BANK1389_DATA_W                                          32
10867 #define RFC_ULLRAM_BANK1389_DATA_M                                  0xFFFFFFFF
10868 #define RFC_ULLRAM_BANK1389_DATA_S                                           0
10869 
10870 //*****************************************************************************
10871 //
10872 // Register: RFC_ULLRAM_O_BANK1390
10873 //
10874 //*****************************************************************************
10875 // Field:  [31:0] DATA
10876 //
10877 // SRAM data
10878 #define RFC_ULLRAM_BANK1390_DATA_W                                          32
10879 #define RFC_ULLRAM_BANK1390_DATA_M                                  0xFFFFFFFF
10880 #define RFC_ULLRAM_BANK1390_DATA_S                                           0
10881 
10882 //*****************************************************************************
10883 //
10884 // Register: RFC_ULLRAM_O_BANK1391
10885 //
10886 //*****************************************************************************
10887 // Field:  [31:0] DATA
10888 //
10889 // SRAM data
10890 #define RFC_ULLRAM_BANK1391_DATA_W                                          32
10891 #define RFC_ULLRAM_BANK1391_DATA_M                                  0xFFFFFFFF
10892 #define RFC_ULLRAM_BANK1391_DATA_S                                           0
10893 
10894 //*****************************************************************************
10895 //
10896 // Register: RFC_ULLRAM_O_BANK1392
10897 //
10898 //*****************************************************************************
10899 // Field:  [31:0] DATA
10900 //
10901 // SRAM data
10902 #define RFC_ULLRAM_BANK1392_DATA_W                                          32
10903 #define RFC_ULLRAM_BANK1392_DATA_M                                  0xFFFFFFFF
10904 #define RFC_ULLRAM_BANK1392_DATA_S                                           0
10905 
10906 //*****************************************************************************
10907 //
10908 // Register: RFC_ULLRAM_O_BANK1393
10909 //
10910 //*****************************************************************************
10911 // Field:  [31:0] DATA
10912 //
10913 // SRAM data
10914 #define RFC_ULLRAM_BANK1393_DATA_W                                          32
10915 #define RFC_ULLRAM_BANK1393_DATA_M                                  0xFFFFFFFF
10916 #define RFC_ULLRAM_BANK1393_DATA_S                                           0
10917 
10918 //*****************************************************************************
10919 //
10920 // Register: RFC_ULLRAM_O_BANK1394
10921 //
10922 //*****************************************************************************
10923 // Field:  [31:0] DATA
10924 //
10925 // SRAM data
10926 #define RFC_ULLRAM_BANK1394_DATA_W                                          32
10927 #define RFC_ULLRAM_BANK1394_DATA_M                                  0xFFFFFFFF
10928 #define RFC_ULLRAM_BANK1394_DATA_S                                           0
10929 
10930 //*****************************************************************************
10931 //
10932 // Register: RFC_ULLRAM_O_BANK1395
10933 //
10934 //*****************************************************************************
10935 // Field:  [31:0] DATA
10936 //
10937 // SRAM data
10938 #define RFC_ULLRAM_BANK1395_DATA_W                                          32
10939 #define RFC_ULLRAM_BANK1395_DATA_M                                  0xFFFFFFFF
10940 #define RFC_ULLRAM_BANK1395_DATA_S                                           0
10941 
10942 //*****************************************************************************
10943 //
10944 // Register: RFC_ULLRAM_O_BANK1396
10945 //
10946 //*****************************************************************************
10947 // Field:  [31:0] DATA
10948 //
10949 // SRAM data
10950 #define RFC_ULLRAM_BANK1396_DATA_W                                          32
10951 #define RFC_ULLRAM_BANK1396_DATA_M                                  0xFFFFFFFF
10952 #define RFC_ULLRAM_BANK1396_DATA_S                                           0
10953 
10954 //*****************************************************************************
10955 //
10956 // Register: RFC_ULLRAM_O_BANK1397
10957 //
10958 //*****************************************************************************
10959 // Field:  [31:0] DATA
10960 //
10961 // SRAM data
10962 #define RFC_ULLRAM_BANK1397_DATA_W                                          32
10963 #define RFC_ULLRAM_BANK1397_DATA_M                                  0xFFFFFFFF
10964 #define RFC_ULLRAM_BANK1397_DATA_S                                           0
10965 
10966 //*****************************************************************************
10967 //
10968 // Register: RFC_ULLRAM_O_BANK1398
10969 //
10970 //*****************************************************************************
10971 // Field:  [31:0] DATA
10972 //
10973 // SRAM data
10974 #define RFC_ULLRAM_BANK1398_DATA_W                                          32
10975 #define RFC_ULLRAM_BANK1398_DATA_M                                  0xFFFFFFFF
10976 #define RFC_ULLRAM_BANK1398_DATA_S                                           0
10977 
10978 //*****************************************************************************
10979 //
10980 // Register: RFC_ULLRAM_O_BANK1399
10981 //
10982 //*****************************************************************************
10983 // Field:  [31:0] DATA
10984 //
10985 // SRAM data
10986 #define RFC_ULLRAM_BANK1399_DATA_W                                          32
10987 #define RFC_ULLRAM_BANK1399_DATA_M                                  0xFFFFFFFF
10988 #define RFC_ULLRAM_BANK1399_DATA_S                                           0
10989 
10990 //*****************************************************************************
10991 //
10992 // Register: RFC_ULLRAM_O_BANK1400
10993 //
10994 //*****************************************************************************
10995 // Field:  [31:0] DATA
10996 //
10997 // SRAM data
10998 #define RFC_ULLRAM_BANK1400_DATA_W                                          32
10999 #define RFC_ULLRAM_BANK1400_DATA_M                                  0xFFFFFFFF
11000 #define RFC_ULLRAM_BANK1400_DATA_S                                           0
11001 
11002 //*****************************************************************************
11003 //
11004 // Register: RFC_ULLRAM_O_BANK1401
11005 //
11006 //*****************************************************************************
11007 // Field:  [31:0] DATA
11008 //
11009 // SRAM data
11010 #define RFC_ULLRAM_BANK1401_DATA_W                                          32
11011 #define RFC_ULLRAM_BANK1401_DATA_M                                  0xFFFFFFFF
11012 #define RFC_ULLRAM_BANK1401_DATA_S                                           0
11013 
11014 //*****************************************************************************
11015 //
11016 // Register: RFC_ULLRAM_O_BANK1402
11017 //
11018 //*****************************************************************************
11019 // Field:  [31:0] DATA
11020 //
11021 // SRAM data
11022 #define RFC_ULLRAM_BANK1402_DATA_W                                          32
11023 #define RFC_ULLRAM_BANK1402_DATA_M                                  0xFFFFFFFF
11024 #define RFC_ULLRAM_BANK1402_DATA_S                                           0
11025 
11026 //*****************************************************************************
11027 //
11028 // Register: RFC_ULLRAM_O_BANK1403
11029 //
11030 //*****************************************************************************
11031 // Field:  [31:0] DATA
11032 //
11033 // SRAM data
11034 #define RFC_ULLRAM_BANK1403_DATA_W                                          32
11035 #define RFC_ULLRAM_BANK1403_DATA_M                                  0xFFFFFFFF
11036 #define RFC_ULLRAM_BANK1403_DATA_S                                           0
11037 
11038 //*****************************************************************************
11039 //
11040 // Register: RFC_ULLRAM_O_BANK1404
11041 //
11042 //*****************************************************************************
11043 // Field:  [31:0] DATA
11044 //
11045 // SRAM data
11046 #define RFC_ULLRAM_BANK1404_DATA_W                                          32
11047 #define RFC_ULLRAM_BANK1404_DATA_M                                  0xFFFFFFFF
11048 #define RFC_ULLRAM_BANK1404_DATA_S                                           0
11049 
11050 //*****************************************************************************
11051 //
11052 // Register: RFC_ULLRAM_O_BANK1405
11053 //
11054 //*****************************************************************************
11055 // Field:  [31:0] DATA
11056 //
11057 // SRAM data
11058 #define RFC_ULLRAM_BANK1405_DATA_W                                          32
11059 #define RFC_ULLRAM_BANK1405_DATA_M                                  0xFFFFFFFF
11060 #define RFC_ULLRAM_BANK1405_DATA_S                                           0
11061 
11062 //*****************************************************************************
11063 //
11064 // Register: RFC_ULLRAM_O_BANK1406
11065 //
11066 //*****************************************************************************
11067 // Field:  [31:0] DATA
11068 //
11069 // SRAM data
11070 #define RFC_ULLRAM_BANK1406_DATA_W                                          32
11071 #define RFC_ULLRAM_BANK1406_DATA_M                                  0xFFFFFFFF
11072 #define RFC_ULLRAM_BANK1406_DATA_S                                           0
11073 
11074 //*****************************************************************************
11075 //
11076 // Register: RFC_ULLRAM_O_BANK1407
11077 //
11078 //*****************************************************************************
11079 // Field:  [31:0] DATA
11080 //
11081 // SRAM data
11082 #define RFC_ULLRAM_BANK1407_DATA_W                                          32
11083 #define RFC_ULLRAM_BANK1407_DATA_M                                  0xFFFFFFFF
11084 #define RFC_ULLRAM_BANK1407_DATA_S                                           0
11085 
11086 //*****************************************************************************
11087 //
11088 // Register: RFC_ULLRAM_O_BANK1408
11089 //
11090 //*****************************************************************************
11091 // Field:  [31:0] DATA
11092 //
11093 // SRAM data
11094 #define RFC_ULLRAM_BANK1408_DATA_W                                          32
11095 #define RFC_ULLRAM_BANK1408_DATA_M                                  0xFFFFFFFF
11096 #define RFC_ULLRAM_BANK1408_DATA_S                                           0
11097 
11098 //*****************************************************************************
11099 //
11100 // Register: RFC_ULLRAM_O_BANK1409
11101 //
11102 //*****************************************************************************
11103 // Field:  [31:0] DATA
11104 //
11105 // SRAM data
11106 #define RFC_ULLRAM_BANK1409_DATA_W                                          32
11107 #define RFC_ULLRAM_BANK1409_DATA_M                                  0xFFFFFFFF
11108 #define RFC_ULLRAM_BANK1409_DATA_S                                           0
11109 
11110 //*****************************************************************************
11111 //
11112 // Register: RFC_ULLRAM_O_BANK1410
11113 //
11114 //*****************************************************************************
11115 // Field:  [31:0] DATA
11116 //
11117 // SRAM data
11118 #define RFC_ULLRAM_BANK1410_DATA_W                                          32
11119 #define RFC_ULLRAM_BANK1410_DATA_M                                  0xFFFFFFFF
11120 #define RFC_ULLRAM_BANK1410_DATA_S                                           0
11121 
11122 //*****************************************************************************
11123 //
11124 // Register: RFC_ULLRAM_O_BANK1411
11125 //
11126 //*****************************************************************************
11127 // Field:  [31:0] DATA
11128 //
11129 // SRAM data
11130 #define RFC_ULLRAM_BANK1411_DATA_W                                          32
11131 #define RFC_ULLRAM_BANK1411_DATA_M                                  0xFFFFFFFF
11132 #define RFC_ULLRAM_BANK1411_DATA_S                                           0
11133 
11134 //*****************************************************************************
11135 //
11136 // Register: RFC_ULLRAM_O_BANK1412
11137 //
11138 //*****************************************************************************
11139 // Field:  [31:0] DATA
11140 //
11141 // SRAM data
11142 #define RFC_ULLRAM_BANK1412_DATA_W                                          32
11143 #define RFC_ULLRAM_BANK1412_DATA_M                                  0xFFFFFFFF
11144 #define RFC_ULLRAM_BANK1412_DATA_S                                           0
11145 
11146 //*****************************************************************************
11147 //
11148 // Register: RFC_ULLRAM_O_BANK1413
11149 //
11150 //*****************************************************************************
11151 // Field:  [31:0] DATA
11152 //
11153 // SRAM data
11154 #define RFC_ULLRAM_BANK1413_DATA_W                                          32
11155 #define RFC_ULLRAM_BANK1413_DATA_M                                  0xFFFFFFFF
11156 #define RFC_ULLRAM_BANK1413_DATA_S                                           0
11157 
11158 //*****************************************************************************
11159 //
11160 // Register: RFC_ULLRAM_O_BANK1414
11161 //
11162 //*****************************************************************************
11163 // Field:  [31:0] DATA
11164 //
11165 // SRAM data
11166 #define RFC_ULLRAM_BANK1414_DATA_W                                          32
11167 #define RFC_ULLRAM_BANK1414_DATA_M                                  0xFFFFFFFF
11168 #define RFC_ULLRAM_BANK1414_DATA_S                                           0
11169 
11170 //*****************************************************************************
11171 //
11172 // Register: RFC_ULLRAM_O_BANK1415
11173 //
11174 //*****************************************************************************
11175 // Field:  [31:0] DATA
11176 //
11177 // SRAM data
11178 #define RFC_ULLRAM_BANK1415_DATA_W                                          32
11179 #define RFC_ULLRAM_BANK1415_DATA_M                                  0xFFFFFFFF
11180 #define RFC_ULLRAM_BANK1415_DATA_S                                           0
11181 
11182 //*****************************************************************************
11183 //
11184 // Register: RFC_ULLRAM_O_BANK1416
11185 //
11186 //*****************************************************************************
11187 // Field:  [31:0] DATA
11188 //
11189 // SRAM data
11190 #define RFC_ULLRAM_BANK1416_DATA_W                                          32
11191 #define RFC_ULLRAM_BANK1416_DATA_M                                  0xFFFFFFFF
11192 #define RFC_ULLRAM_BANK1416_DATA_S                                           0
11193 
11194 //*****************************************************************************
11195 //
11196 // Register: RFC_ULLRAM_O_BANK1417
11197 //
11198 //*****************************************************************************
11199 // Field:  [31:0] DATA
11200 //
11201 // SRAM data
11202 #define RFC_ULLRAM_BANK1417_DATA_W                                          32
11203 #define RFC_ULLRAM_BANK1417_DATA_M                                  0xFFFFFFFF
11204 #define RFC_ULLRAM_BANK1417_DATA_S                                           0
11205 
11206 //*****************************************************************************
11207 //
11208 // Register: RFC_ULLRAM_O_BANK1418
11209 //
11210 //*****************************************************************************
11211 // Field:  [31:0] DATA
11212 //
11213 // SRAM data
11214 #define RFC_ULLRAM_BANK1418_DATA_W                                          32
11215 #define RFC_ULLRAM_BANK1418_DATA_M                                  0xFFFFFFFF
11216 #define RFC_ULLRAM_BANK1418_DATA_S                                           0
11217 
11218 //*****************************************************************************
11219 //
11220 // Register: RFC_ULLRAM_O_BANK1419
11221 //
11222 //*****************************************************************************
11223 // Field:  [31:0] DATA
11224 //
11225 // SRAM data
11226 #define RFC_ULLRAM_BANK1419_DATA_W                                          32
11227 #define RFC_ULLRAM_BANK1419_DATA_M                                  0xFFFFFFFF
11228 #define RFC_ULLRAM_BANK1419_DATA_S                                           0
11229 
11230 //*****************************************************************************
11231 //
11232 // Register: RFC_ULLRAM_O_BANK1420
11233 //
11234 //*****************************************************************************
11235 // Field:  [31:0] DATA
11236 //
11237 // SRAM data
11238 #define RFC_ULLRAM_BANK1420_DATA_W                                          32
11239 #define RFC_ULLRAM_BANK1420_DATA_M                                  0xFFFFFFFF
11240 #define RFC_ULLRAM_BANK1420_DATA_S                                           0
11241 
11242 //*****************************************************************************
11243 //
11244 // Register: RFC_ULLRAM_O_BANK1421
11245 //
11246 //*****************************************************************************
11247 // Field:  [31:0] DATA
11248 //
11249 // SRAM data
11250 #define RFC_ULLRAM_BANK1421_DATA_W                                          32
11251 #define RFC_ULLRAM_BANK1421_DATA_M                                  0xFFFFFFFF
11252 #define RFC_ULLRAM_BANK1421_DATA_S                                           0
11253 
11254 //*****************************************************************************
11255 //
11256 // Register: RFC_ULLRAM_O_BANK1422
11257 //
11258 //*****************************************************************************
11259 // Field:  [31:0] DATA
11260 //
11261 // SRAM data
11262 #define RFC_ULLRAM_BANK1422_DATA_W                                          32
11263 #define RFC_ULLRAM_BANK1422_DATA_M                                  0xFFFFFFFF
11264 #define RFC_ULLRAM_BANK1422_DATA_S                                           0
11265 
11266 //*****************************************************************************
11267 //
11268 // Register: RFC_ULLRAM_O_BANK1423
11269 //
11270 //*****************************************************************************
11271 // Field:  [31:0] DATA
11272 //
11273 // SRAM data
11274 #define RFC_ULLRAM_BANK1423_DATA_W                                          32
11275 #define RFC_ULLRAM_BANK1423_DATA_M                                  0xFFFFFFFF
11276 #define RFC_ULLRAM_BANK1423_DATA_S                                           0
11277 
11278 //*****************************************************************************
11279 //
11280 // Register: RFC_ULLRAM_O_BANK1424
11281 //
11282 //*****************************************************************************
11283 // Field:  [31:0] DATA
11284 //
11285 // SRAM data
11286 #define RFC_ULLRAM_BANK1424_DATA_W                                          32
11287 #define RFC_ULLRAM_BANK1424_DATA_M                                  0xFFFFFFFF
11288 #define RFC_ULLRAM_BANK1424_DATA_S                                           0
11289 
11290 //*****************************************************************************
11291 //
11292 // Register: RFC_ULLRAM_O_BANK1425
11293 //
11294 //*****************************************************************************
11295 // Field:  [31:0] DATA
11296 //
11297 // SRAM data
11298 #define RFC_ULLRAM_BANK1425_DATA_W                                          32
11299 #define RFC_ULLRAM_BANK1425_DATA_M                                  0xFFFFFFFF
11300 #define RFC_ULLRAM_BANK1425_DATA_S                                           0
11301 
11302 //*****************************************************************************
11303 //
11304 // Register: RFC_ULLRAM_O_BANK1426
11305 //
11306 //*****************************************************************************
11307 // Field:  [31:0] DATA
11308 //
11309 // SRAM data
11310 #define RFC_ULLRAM_BANK1426_DATA_W                                          32
11311 #define RFC_ULLRAM_BANK1426_DATA_M                                  0xFFFFFFFF
11312 #define RFC_ULLRAM_BANK1426_DATA_S                                           0
11313 
11314 //*****************************************************************************
11315 //
11316 // Register: RFC_ULLRAM_O_BANK1427
11317 //
11318 //*****************************************************************************
11319 // Field:  [31:0] DATA
11320 //
11321 // SRAM data
11322 #define RFC_ULLRAM_BANK1427_DATA_W                                          32
11323 #define RFC_ULLRAM_BANK1427_DATA_M                                  0xFFFFFFFF
11324 #define RFC_ULLRAM_BANK1427_DATA_S                                           0
11325 
11326 //*****************************************************************************
11327 //
11328 // Register: RFC_ULLRAM_O_BANK1428
11329 //
11330 //*****************************************************************************
11331 // Field:  [31:0] DATA
11332 //
11333 // SRAM data
11334 #define RFC_ULLRAM_BANK1428_DATA_W                                          32
11335 #define RFC_ULLRAM_BANK1428_DATA_M                                  0xFFFFFFFF
11336 #define RFC_ULLRAM_BANK1428_DATA_S                                           0
11337 
11338 //*****************************************************************************
11339 //
11340 // Register: RFC_ULLRAM_O_BANK1429
11341 //
11342 //*****************************************************************************
11343 // Field:  [31:0] DATA
11344 //
11345 // SRAM data
11346 #define RFC_ULLRAM_BANK1429_DATA_W                                          32
11347 #define RFC_ULLRAM_BANK1429_DATA_M                                  0xFFFFFFFF
11348 #define RFC_ULLRAM_BANK1429_DATA_S                                           0
11349 
11350 //*****************************************************************************
11351 //
11352 // Register: RFC_ULLRAM_O_BANK1430
11353 //
11354 //*****************************************************************************
11355 // Field:  [31:0] DATA
11356 //
11357 // SRAM data
11358 #define RFC_ULLRAM_BANK1430_DATA_W                                          32
11359 #define RFC_ULLRAM_BANK1430_DATA_M                                  0xFFFFFFFF
11360 #define RFC_ULLRAM_BANK1430_DATA_S                                           0
11361 
11362 //*****************************************************************************
11363 //
11364 // Register: RFC_ULLRAM_O_BANK1431
11365 //
11366 //*****************************************************************************
11367 // Field:  [31:0] DATA
11368 //
11369 // SRAM data
11370 #define RFC_ULLRAM_BANK1431_DATA_W                                          32
11371 #define RFC_ULLRAM_BANK1431_DATA_M                                  0xFFFFFFFF
11372 #define RFC_ULLRAM_BANK1431_DATA_S                                           0
11373 
11374 //*****************************************************************************
11375 //
11376 // Register: RFC_ULLRAM_O_BANK1432
11377 //
11378 //*****************************************************************************
11379 // Field:  [31:0] DATA
11380 //
11381 // SRAM data
11382 #define RFC_ULLRAM_BANK1432_DATA_W                                          32
11383 #define RFC_ULLRAM_BANK1432_DATA_M                                  0xFFFFFFFF
11384 #define RFC_ULLRAM_BANK1432_DATA_S                                           0
11385 
11386 //*****************************************************************************
11387 //
11388 // Register: RFC_ULLRAM_O_BANK1433
11389 //
11390 //*****************************************************************************
11391 // Field:  [31:0] DATA
11392 //
11393 // SRAM data
11394 #define RFC_ULLRAM_BANK1433_DATA_W                                          32
11395 #define RFC_ULLRAM_BANK1433_DATA_M                                  0xFFFFFFFF
11396 #define RFC_ULLRAM_BANK1433_DATA_S                                           0
11397 
11398 //*****************************************************************************
11399 //
11400 // Register: RFC_ULLRAM_O_BANK1434
11401 //
11402 //*****************************************************************************
11403 // Field:  [31:0] DATA
11404 //
11405 // SRAM data
11406 #define RFC_ULLRAM_BANK1434_DATA_W                                          32
11407 #define RFC_ULLRAM_BANK1434_DATA_M                                  0xFFFFFFFF
11408 #define RFC_ULLRAM_BANK1434_DATA_S                                           0
11409 
11410 //*****************************************************************************
11411 //
11412 // Register: RFC_ULLRAM_O_BANK1435
11413 //
11414 //*****************************************************************************
11415 // Field:  [31:0] DATA
11416 //
11417 // SRAM data
11418 #define RFC_ULLRAM_BANK1435_DATA_W                                          32
11419 #define RFC_ULLRAM_BANK1435_DATA_M                                  0xFFFFFFFF
11420 #define RFC_ULLRAM_BANK1435_DATA_S                                           0
11421 
11422 //*****************************************************************************
11423 //
11424 // Register: RFC_ULLRAM_O_BANK1436
11425 //
11426 //*****************************************************************************
11427 // Field:  [31:0] DATA
11428 //
11429 // SRAM data
11430 #define RFC_ULLRAM_BANK1436_DATA_W                                          32
11431 #define RFC_ULLRAM_BANK1436_DATA_M                                  0xFFFFFFFF
11432 #define RFC_ULLRAM_BANK1436_DATA_S                                           0
11433 
11434 //*****************************************************************************
11435 //
11436 // Register: RFC_ULLRAM_O_BANK1437
11437 //
11438 //*****************************************************************************
11439 // Field:  [31:0] DATA
11440 //
11441 // SRAM data
11442 #define RFC_ULLRAM_BANK1437_DATA_W                                          32
11443 #define RFC_ULLRAM_BANK1437_DATA_M                                  0xFFFFFFFF
11444 #define RFC_ULLRAM_BANK1437_DATA_S                                           0
11445 
11446 //*****************************************************************************
11447 //
11448 // Register: RFC_ULLRAM_O_BANK1438
11449 //
11450 //*****************************************************************************
11451 // Field:  [31:0] DATA
11452 //
11453 // SRAM data
11454 #define RFC_ULLRAM_BANK1438_DATA_W                                          32
11455 #define RFC_ULLRAM_BANK1438_DATA_M                                  0xFFFFFFFF
11456 #define RFC_ULLRAM_BANK1438_DATA_S                                           0
11457 
11458 //*****************************************************************************
11459 //
11460 // Register: RFC_ULLRAM_O_BANK1439
11461 //
11462 //*****************************************************************************
11463 // Field:  [31:0] DATA
11464 //
11465 // SRAM data
11466 #define RFC_ULLRAM_BANK1439_DATA_W                                          32
11467 #define RFC_ULLRAM_BANK1439_DATA_M                                  0xFFFFFFFF
11468 #define RFC_ULLRAM_BANK1439_DATA_S                                           0
11469 
11470 //*****************************************************************************
11471 //
11472 // Register: RFC_ULLRAM_O_BANK1440
11473 //
11474 //*****************************************************************************
11475 // Field:  [31:0] DATA
11476 //
11477 // SRAM data
11478 #define RFC_ULLRAM_BANK1440_DATA_W                                          32
11479 #define RFC_ULLRAM_BANK1440_DATA_M                                  0xFFFFFFFF
11480 #define RFC_ULLRAM_BANK1440_DATA_S                                           0
11481 
11482 //*****************************************************************************
11483 //
11484 // Register: RFC_ULLRAM_O_BANK1441
11485 //
11486 //*****************************************************************************
11487 // Field:  [31:0] DATA
11488 //
11489 // SRAM data
11490 #define RFC_ULLRAM_BANK1441_DATA_W                                          32
11491 #define RFC_ULLRAM_BANK1441_DATA_M                                  0xFFFFFFFF
11492 #define RFC_ULLRAM_BANK1441_DATA_S                                           0
11493 
11494 //*****************************************************************************
11495 //
11496 // Register: RFC_ULLRAM_O_BANK1442
11497 //
11498 //*****************************************************************************
11499 // Field:  [31:0] DATA
11500 //
11501 // SRAM data
11502 #define RFC_ULLRAM_BANK1442_DATA_W                                          32
11503 #define RFC_ULLRAM_BANK1442_DATA_M                                  0xFFFFFFFF
11504 #define RFC_ULLRAM_BANK1442_DATA_S                                           0
11505 
11506 //*****************************************************************************
11507 //
11508 // Register: RFC_ULLRAM_O_BANK1443
11509 //
11510 //*****************************************************************************
11511 // Field:  [31:0] DATA
11512 //
11513 // SRAM data
11514 #define RFC_ULLRAM_BANK1443_DATA_W                                          32
11515 #define RFC_ULLRAM_BANK1443_DATA_M                                  0xFFFFFFFF
11516 #define RFC_ULLRAM_BANK1443_DATA_S                                           0
11517 
11518 //*****************************************************************************
11519 //
11520 // Register: RFC_ULLRAM_O_BANK1444
11521 //
11522 //*****************************************************************************
11523 // Field:  [31:0] DATA
11524 //
11525 // SRAM data
11526 #define RFC_ULLRAM_BANK1444_DATA_W                                          32
11527 #define RFC_ULLRAM_BANK1444_DATA_M                                  0xFFFFFFFF
11528 #define RFC_ULLRAM_BANK1444_DATA_S                                           0
11529 
11530 //*****************************************************************************
11531 //
11532 // Register: RFC_ULLRAM_O_BANK1445
11533 //
11534 //*****************************************************************************
11535 // Field:  [31:0] DATA
11536 //
11537 // SRAM data
11538 #define RFC_ULLRAM_BANK1445_DATA_W                                          32
11539 #define RFC_ULLRAM_BANK1445_DATA_M                                  0xFFFFFFFF
11540 #define RFC_ULLRAM_BANK1445_DATA_S                                           0
11541 
11542 //*****************************************************************************
11543 //
11544 // Register: RFC_ULLRAM_O_BANK1446
11545 //
11546 //*****************************************************************************
11547 // Field:  [31:0] DATA
11548 //
11549 // SRAM data
11550 #define RFC_ULLRAM_BANK1446_DATA_W                                          32
11551 #define RFC_ULLRAM_BANK1446_DATA_M                                  0xFFFFFFFF
11552 #define RFC_ULLRAM_BANK1446_DATA_S                                           0
11553 
11554 //*****************************************************************************
11555 //
11556 // Register: RFC_ULLRAM_O_BANK1447
11557 //
11558 //*****************************************************************************
11559 // Field:  [31:0] DATA
11560 //
11561 // SRAM data
11562 #define RFC_ULLRAM_BANK1447_DATA_W                                          32
11563 #define RFC_ULLRAM_BANK1447_DATA_M                                  0xFFFFFFFF
11564 #define RFC_ULLRAM_BANK1447_DATA_S                                           0
11565 
11566 //*****************************************************************************
11567 //
11568 // Register: RFC_ULLRAM_O_BANK1448
11569 //
11570 //*****************************************************************************
11571 // Field:  [31:0] DATA
11572 //
11573 // SRAM data
11574 #define RFC_ULLRAM_BANK1448_DATA_W                                          32
11575 #define RFC_ULLRAM_BANK1448_DATA_M                                  0xFFFFFFFF
11576 #define RFC_ULLRAM_BANK1448_DATA_S                                           0
11577 
11578 //*****************************************************************************
11579 //
11580 // Register: RFC_ULLRAM_O_BANK1449
11581 //
11582 //*****************************************************************************
11583 // Field:  [31:0] DATA
11584 //
11585 // SRAM data
11586 #define RFC_ULLRAM_BANK1449_DATA_W                                          32
11587 #define RFC_ULLRAM_BANK1449_DATA_M                                  0xFFFFFFFF
11588 #define RFC_ULLRAM_BANK1449_DATA_S                                           0
11589 
11590 //*****************************************************************************
11591 //
11592 // Register: RFC_ULLRAM_O_BANK1450
11593 //
11594 //*****************************************************************************
11595 // Field:  [31:0] DATA
11596 //
11597 // SRAM data
11598 #define RFC_ULLRAM_BANK1450_DATA_W                                          32
11599 #define RFC_ULLRAM_BANK1450_DATA_M                                  0xFFFFFFFF
11600 #define RFC_ULLRAM_BANK1450_DATA_S                                           0
11601 
11602 //*****************************************************************************
11603 //
11604 // Register: RFC_ULLRAM_O_BANK1451
11605 //
11606 //*****************************************************************************
11607 // Field:  [31:0] DATA
11608 //
11609 // SRAM data
11610 #define RFC_ULLRAM_BANK1451_DATA_W                                          32
11611 #define RFC_ULLRAM_BANK1451_DATA_M                                  0xFFFFFFFF
11612 #define RFC_ULLRAM_BANK1451_DATA_S                                           0
11613 
11614 //*****************************************************************************
11615 //
11616 // Register: RFC_ULLRAM_O_BANK1452
11617 //
11618 //*****************************************************************************
11619 // Field:  [31:0] DATA
11620 //
11621 // SRAM data
11622 #define RFC_ULLRAM_BANK1452_DATA_W                                          32
11623 #define RFC_ULLRAM_BANK1452_DATA_M                                  0xFFFFFFFF
11624 #define RFC_ULLRAM_BANK1452_DATA_S                                           0
11625 
11626 //*****************************************************************************
11627 //
11628 // Register: RFC_ULLRAM_O_BANK1453
11629 //
11630 //*****************************************************************************
11631 // Field:  [31:0] DATA
11632 //
11633 // SRAM data
11634 #define RFC_ULLRAM_BANK1453_DATA_W                                          32
11635 #define RFC_ULLRAM_BANK1453_DATA_M                                  0xFFFFFFFF
11636 #define RFC_ULLRAM_BANK1453_DATA_S                                           0
11637 
11638 //*****************************************************************************
11639 //
11640 // Register: RFC_ULLRAM_O_BANK1454
11641 //
11642 //*****************************************************************************
11643 // Field:  [31:0] DATA
11644 //
11645 // SRAM data
11646 #define RFC_ULLRAM_BANK1454_DATA_W                                          32
11647 #define RFC_ULLRAM_BANK1454_DATA_M                                  0xFFFFFFFF
11648 #define RFC_ULLRAM_BANK1454_DATA_S                                           0
11649 
11650 //*****************************************************************************
11651 //
11652 // Register: RFC_ULLRAM_O_BANK1455
11653 //
11654 //*****************************************************************************
11655 // Field:  [31:0] DATA
11656 //
11657 // SRAM data
11658 #define RFC_ULLRAM_BANK1455_DATA_W                                          32
11659 #define RFC_ULLRAM_BANK1455_DATA_M                                  0xFFFFFFFF
11660 #define RFC_ULLRAM_BANK1455_DATA_S                                           0
11661 
11662 //*****************************************************************************
11663 //
11664 // Register: RFC_ULLRAM_O_BANK1456
11665 //
11666 //*****************************************************************************
11667 // Field:  [31:0] DATA
11668 //
11669 // SRAM data
11670 #define RFC_ULLRAM_BANK1456_DATA_W                                          32
11671 #define RFC_ULLRAM_BANK1456_DATA_M                                  0xFFFFFFFF
11672 #define RFC_ULLRAM_BANK1456_DATA_S                                           0
11673 
11674 //*****************************************************************************
11675 //
11676 // Register: RFC_ULLRAM_O_BANK1457
11677 //
11678 //*****************************************************************************
11679 // Field:  [31:0] DATA
11680 //
11681 // SRAM data
11682 #define RFC_ULLRAM_BANK1457_DATA_W                                          32
11683 #define RFC_ULLRAM_BANK1457_DATA_M                                  0xFFFFFFFF
11684 #define RFC_ULLRAM_BANK1457_DATA_S                                           0
11685 
11686 //*****************************************************************************
11687 //
11688 // Register: RFC_ULLRAM_O_BANK1458
11689 //
11690 //*****************************************************************************
11691 // Field:  [31:0] DATA
11692 //
11693 // SRAM data
11694 #define RFC_ULLRAM_BANK1458_DATA_W                                          32
11695 #define RFC_ULLRAM_BANK1458_DATA_M                                  0xFFFFFFFF
11696 #define RFC_ULLRAM_BANK1458_DATA_S                                           0
11697 
11698 //*****************************************************************************
11699 //
11700 // Register: RFC_ULLRAM_O_BANK1459
11701 //
11702 //*****************************************************************************
11703 // Field:  [31:0] DATA
11704 //
11705 // SRAM data
11706 #define RFC_ULLRAM_BANK1459_DATA_W                                          32
11707 #define RFC_ULLRAM_BANK1459_DATA_M                                  0xFFFFFFFF
11708 #define RFC_ULLRAM_BANK1459_DATA_S                                           0
11709 
11710 //*****************************************************************************
11711 //
11712 // Register: RFC_ULLRAM_O_BANK1460
11713 //
11714 //*****************************************************************************
11715 // Field:  [31:0] DATA
11716 //
11717 // SRAM data
11718 #define RFC_ULLRAM_BANK1460_DATA_W                                          32
11719 #define RFC_ULLRAM_BANK1460_DATA_M                                  0xFFFFFFFF
11720 #define RFC_ULLRAM_BANK1460_DATA_S                                           0
11721 
11722 //*****************************************************************************
11723 //
11724 // Register: RFC_ULLRAM_O_BANK1461
11725 //
11726 //*****************************************************************************
11727 // Field:  [31:0] DATA
11728 //
11729 // SRAM data
11730 #define RFC_ULLRAM_BANK1461_DATA_W                                          32
11731 #define RFC_ULLRAM_BANK1461_DATA_M                                  0xFFFFFFFF
11732 #define RFC_ULLRAM_BANK1461_DATA_S                                           0
11733 
11734 //*****************************************************************************
11735 //
11736 // Register: RFC_ULLRAM_O_BANK1462
11737 //
11738 //*****************************************************************************
11739 // Field:  [31:0] DATA
11740 //
11741 // SRAM data
11742 #define RFC_ULLRAM_BANK1462_DATA_W                                          32
11743 #define RFC_ULLRAM_BANK1462_DATA_M                                  0xFFFFFFFF
11744 #define RFC_ULLRAM_BANK1462_DATA_S                                           0
11745 
11746 //*****************************************************************************
11747 //
11748 // Register: RFC_ULLRAM_O_BANK1463
11749 //
11750 //*****************************************************************************
11751 // Field:  [31:0] DATA
11752 //
11753 // SRAM data
11754 #define RFC_ULLRAM_BANK1463_DATA_W                                          32
11755 #define RFC_ULLRAM_BANK1463_DATA_M                                  0xFFFFFFFF
11756 #define RFC_ULLRAM_BANK1463_DATA_S                                           0
11757 
11758 //*****************************************************************************
11759 //
11760 // Register: RFC_ULLRAM_O_BANK1464
11761 //
11762 //*****************************************************************************
11763 // Field:  [31:0] DATA
11764 //
11765 // SRAM data
11766 #define RFC_ULLRAM_BANK1464_DATA_W                                          32
11767 #define RFC_ULLRAM_BANK1464_DATA_M                                  0xFFFFFFFF
11768 #define RFC_ULLRAM_BANK1464_DATA_S                                           0
11769 
11770 //*****************************************************************************
11771 //
11772 // Register: RFC_ULLRAM_O_BANK1465
11773 //
11774 //*****************************************************************************
11775 // Field:  [31:0] DATA
11776 //
11777 // SRAM data
11778 #define RFC_ULLRAM_BANK1465_DATA_W                                          32
11779 #define RFC_ULLRAM_BANK1465_DATA_M                                  0xFFFFFFFF
11780 #define RFC_ULLRAM_BANK1465_DATA_S                                           0
11781 
11782 //*****************************************************************************
11783 //
11784 // Register: RFC_ULLRAM_O_BANK1466
11785 //
11786 //*****************************************************************************
11787 // Field:  [31:0] DATA
11788 //
11789 // SRAM data
11790 #define RFC_ULLRAM_BANK1466_DATA_W                                          32
11791 #define RFC_ULLRAM_BANK1466_DATA_M                                  0xFFFFFFFF
11792 #define RFC_ULLRAM_BANK1466_DATA_S                                           0
11793 
11794 //*****************************************************************************
11795 //
11796 // Register: RFC_ULLRAM_O_BANK1467
11797 //
11798 //*****************************************************************************
11799 // Field:  [31:0] DATA
11800 //
11801 // SRAM data
11802 #define RFC_ULLRAM_BANK1467_DATA_W                                          32
11803 #define RFC_ULLRAM_BANK1467_DATA_M                                  0xFFFFFFFF
11804 #define RFC_ULLRAM_BANK1467_DATA_S                                           0
11805 
11806 //*****************************************************************************
11807 //
11808 // Register: RFC_ULLRAM_O_BANK1468
11809 //
11810 //*****************************************************************************
11811 // Field:  [31:0] DATA
11812 //
11813 // SRAM data
11814 #define RFC_ULLRAM_BANK1468_DATA_W                                          32
11815 #define RFC_ULLRAM_BANK1468_DATA_M                                  0xFFFFFFFF
11816 #define RFC_ULLRAM_BANK1468_DATA_S                                           0
11817 
11818 //*****************************************************************************
11819 //
11820 // Register: RFC_ULLRAM_O_BANK1469
11821 //
11822 //*****************************************************************************
11823 // Field:  [31:0] DATA
11824 //
11825 // SRAM data
11826 #define RFC_ULLRAM_BANK1469_DATA_W                                          32
11827 #define RFC_ULLRAM_BANK1469_DATA_M                                  0xFFFFFFFF
11828 #define RFC_ULLRAM_BANK1469_DATA_S                                           0
11829 
11830 //*****************************************************************************
11831 //
11832 // Register: RFC_ULLRAM_O_BANK1470
11833 //
11834 //*****************************************************************************
11835 // Field:  [31:0] DATA
11836 //
11837 // SRAM data
11838 #define RFC_ULLRAM_BANK1470_DATA_W                                          32
11839 #define RFC_ULLRAM_BANK1470_DATA_M                                  0xFFFFFFFF
11840 #define RFC_ULLRAM_BANK1470_DATA_S                                           0
11841 
11842 //*****************************************************************************
11843 //
11844 // Register: RFC_ULLRAM_O_BANK1471
11845 //
11846 //*****************************************************************************
11847 // Field:  [31:0] DATA
11848 //
11849 // SRAM data
11850 #define RFC_ULLRAM_BANK1471_DATA_W                                          32
11851 #define RFC_ULLRAM_BANK1471_DATA_M                                  0xFFFFFFFF
11852 #define RFC_ULLRAM_BANK1471_DATA_S                                           0
11853 
11854 //*****************************************************************************
11855 //
11856 // Register: RFC_ULLRAM_O_BANK1472
11857 //
11858 //*****************************************************************************
11859 // Field:  [31:0] DATA
11860 //
11861 // SRAM data
11862 #define RFC_ULLRAM_BANK1472_DATA_W                                          32
11863 #define RFC_ULLRAM_BANK1472_DATA_M                                  0xFFFFFFFF
11864 #define RFC_ULLRAM_BANK1472_DATA_S                                           0
11865 
11866 //*****************************************************************************
11867 //
11868 // Register: RFC_ULLRAM_O_BANK1473
11869 //
11870 //*****************************************************************************
11871 // Field:  [31:0] DATA
11872 //
11873 // SRAM data
11874 #define RFC_ULLRAM_BANK1473_DATA_W                                          32
11875 #define RFC_ULLRAM_BANK1473_DATA_M                                  0xFFFFFFFF
11876 #define RFC_ULLRAM_BANK1473_DATA_S                                           0
11877 
11878 //*****************************************************************************
11879 //
11880 // Register: RFC_ULLRAM_O_BANK1474
11881 //
11882 //*****************************************************************************
11883 // Field:  [31:0] DATA
11884 //
11885 // SRAM data
11886 #define RFC_ULLRAM_BANK1474_DATA_W                                          32
11887 #define RFC_ULLRAM_BANK1474_DATA_M                                  0xFFFFFFFF
11888 #define RFC_ULLRAM_BANK1474_DATA_S                                           0
11889 
11890 //*****************************************************************************
11891 //
11892 // Register: RFC_ULLRAM_O_BANK1475
11893 //
11894 //*****************************************************************************
11895 // Field:  [31:0] DATA
11896 //
11897 // SRAM data
11898 #define RFC_ULLRAM_BANK1475_DATA_W                                          32
11899 #define RFC_ULLRAM_BANK1475_DATA_M                                  0xFFFFFFFF
11900 #define RFC_ULLRAM_BANK1475_DATA_S                                           0
11901 
11902 //*****************************************************************************
11903 //
11904 // Register: RFC_ULLRAM_O_BANK1476
11905 //
11906 //*****************************************************************************
11907 // Field:  [31:0] DATA
11908 //
11909 // SRAM data
11910 #define RFC_ULLRAM_BANK1476_DATA_W                                          32
11911 #define RFC_ULLRAM_BANK1476_DATA_M                                  0xFFFFFFFF
11912 #define RFC_ULLRAM_BANK1476_DATA_S                                           0
11913 
11914 //*****************************************************************************
11915 //
11916 // Register: RFC_ULLRAM_O_BANK1477
11917 //
11918 //*****************************************************************************
11919 // Field:  [31:0] DATA
11920 //
11921 // SRAM data
11922 #define RFC_ULLRAM_BANK1477_DATA_W                                          32
11923 #define RFC_ULLRAM_BANK1477_DATA_M                                  0xFFFFFFFF
11924 #define RFC_ULLRAM_BANK1477_DATA_S                                           0
11925 
11926 //*****************************************************************************
11927 //
11928 // Register: RFC_ULLRAM_O_BANK1478
11929 //
11930 //*****************************************************************************
11931 // Field:  [31:0] DATA
11932 //
11933 // SRAM data
11934 #define RFC_ULLRAM_BANK1478_DATA_W                                          32
11935 #define RFC_ULLRAM_BANK1478_DATA_M                                  0xFFFFFFFF
11936 #define RFC_ULLRAM_BANK1478_DATA_S                                           0
11937 
11938 //*****************************************************************************
11939 //
11940 // Register: RFC_ULLRAM_O_BANK1479
11941 //
11942 //*****************************************************************************
11943 // Field:  [31:0] DATA
11944 //
11945 // SRAM data
11946 #define RFC_ULLRAM_BANK1479_DATA_W                                          32
11947 #define RFC_ULLRAM_BANK1479_DATA_M                                  0xFFFFFFFF
11948 #define RFC_ULLRAM_BANK1479_DATA_S                                           0
11949 
11950 //*****************************************************************************
11951 //
11952 // Register: RFC_ULLRAM_O_BANK1480
11953 //
11954 //*****************************************************************************
11955 // Field:  [31:0] DATA
11956 //
11957 // SRAM data
11958 #define RFC_ULLRAM_BANK1480_DATA_W                                          32
11959 #define RFC_ULLRAM_BANK1480_DATA_M                                  0xFFFFFFFF
11960 #define RFC_ULLRAM_BANK1480_DATA_S                                           0
11961 
11962 //*****************************************************************************
11963 //
11964 // Register: RFC_ULLRAM_O_BANK1481
11965 //
11966 //*****************************************************************************
11967 // Field:  [31:0] DATA
11968 //
11969 // SRAM data
11970 #define RFC_ULLRAM_BANK1481_DATA_W                                          32
11971 #define RFC_ULLRAM_BANK1481_DATA_M                                  0xFFFFFFFF
11972 #define RFC_ULLRAM_BANK1481_DATA_S                                           0
11973 
11974 //*****************************************************************************
11975 //
11976 // Register: RFC_ULLRAM_O_BANK1482
11977 //
11978 //*****************************************************************************
11979 // Field:  [31:0] DATA
11980 //
11981 // SRAM data
11982 #define RFC_ULLRAM_BANK1482_DATA_W                                          32
11983 #define RFC_ULLRAM_BANK1482_DATA_M                                  0xFFFFFFFF
11984 #define RFC_ULLRAM_BANK1482_DATA_S                                           0
11985 
11986 //*****************************************************************************
11987 //
11988 // Register: RFC_ULLRAM_O_BANK1483
11989 //
11990 //*****************************************************************************
11991 // Field:  [31:0] DATA
11992 //
11993 // SRAM data
11994 #define RFC_ULLRAM_BANK1483_DATA_W                                          32
11995 #define RFC_ULLRAM_BANK1483_DATA_M                                  0xFFFFFFFF
11996 #define RFC_ULLRAM_BANK1483_DATA_S                                           0
11997 
11998 //*****************************************************************************
11999 //
12000 // Register: RFC_ULLRAM_O_BANK1484
12001 //
12002 //*****************************************************************************
12003 // Field:  [31:0] DATA
12004 //
12005 // SRAM data
12006 #define RFC_ULLRAM_BANK1484_DATA_W                                          32
12007 #define RFC_ULLRAM_BANK1484_DATA_M                                  0xFFFFFFFF
12008 #define RFC_ULLRAM_BANK1484_DATA_S                                           0
12009 
12010 //*****************************************************************************
12011 //
12012 // Register: RFC_ULLRAM_O_BANK1485
12013 //
12014 //*****************************************************************************
12015 // Field:  [31:0] DATA
12016 //
12017 // SRAM data
12018 #define RFC_ULLRAM_BANK1485_DATA_W                                          32
12019 #define RFC_ULLRAM_BANK1485_DATA_M                                  0xFFFFFFFF
12020 #define RFC_ULLRAM_BANK1485_DATA_S                                           0
12021 
12022 //*****************************************************************************
12023 //
12024 // Register: RFC_ULLRAM_O_BANK1486
12025 //
12026 //*****************************************************************************
12027 // Field:  [31:0] DATA
12028 //
12029 // SRAM data
12030 #define RFC_ULLRAM_BANK1486_DATA_W                                          32
12031 #define RFC_ULLRAM_BANK1486_DATA_M                                  0xFFFFFFFF
12032 #define RFC_ULLRAM_BANK1486_DATA_S                                           0
12033 
12034 //*****************************************************************************
12035 //
12036 // Register: RFC_ULLRAM_O_BANK1487
12037 //
12038 //*****************************************************************************
12039 // Field:  [31:0] DATA
12040 //
12041 // SRAM data
12042 #define RFC_ULLRAM_BANK1487_DATA_W                                          32
12043 #define RFC_ULLRAM_BANK1487_DATA_M                                  0xFFFFFFFF
12044 #define RFC_ULLRAM_BANK1487_DATA_S                                           0
12045 
12046 //*****************************************************************************
12047 //
12048 // Register: RFC_ULLRAM_O_BANK1488
12049 //
12050 //*****************************************************************************
12051 // Field:  [31:0] DATA
12052 //
12053 // SRAM data
12054 #define RFC_ULLRAM_BANK1488_DATA_W                                          32
12055 #define RFC_ULLRAM_BANK1488_DATA_M                                  0xFFFFFFFF
12056 #define RFC_ULLRAM_BANK1488_DATA_S                                           0
12057 
12058 //*****************************************************************************
12059 //
12060 // Register: RFC_ULLRAM_O_BANK1489
12061 //
12062 //*****************************************************************************
12063 // Field:  [31:0] DATA
12064 //
12065 // SRAM data
12066 #define RFC_ULLRAM_BANK1489_DATA_W                                          32
12067 #define RFC_ULLRAM_BANK1489_DATA_M                                  0xFFFFFFFF
12068 #define RFC_ULLRAM_BANK1489_DATA_S                                           0
12069 
12070 //*****************************************************************************
12071 //
12072 // Register: RFC_ULLRAM_O_BANK1490
12073 //
12074 //*****************************************************************************
12075 // Field:  [31:0] DATA
12076 //
12077 // SRAM data
12078 #define RFC_ULLRAM_BANK1490_DATA_W                                          32
12079 #define RFC_ULLRAM_BANK1490_DATA_M                                  0xFFFFFFFF
12080 #define RFC_ULLRAM_BANK1490_DATA_S                                           0
12081 
12082 //*****************************************************************************
12083 //
12084 // Register: RFC_ULLRAM_O_BANK1491
12085 //
12086 //*****************************************************************************
12087 // Field:  [31:0] DATA
12088 //
12089 // SRAM data
12090 #define RFC_ULLRAM_BANK1491_DATA_W                                          32
12091 #define RFC_ULLRAM_BANK1491_DATA_M                                  0xFFFFFFFF
12092 #define RFC_ULLRAM_BANK1491_DATA_S                                           0
12093 
12094 //*****************************************************************************
12095 //
12096 // Register: RFC_ULLRAM_O_BANK1492
12097 //
12098 //*****************************************************************************
12099 // Field:  [31:0] DATA
12100 //
12101 // SRAM data
12102 #define RFC_ULLRAM_BANK1492_DATA_W                                          32
12103 #define RFC_ULLRAM_BANK1492_DATA_M                                  0xFFFFFFFF
12104 #define RFC_ULLRAM_BANK1492_DATA_S                                           0
12105 
12106 //*****************************************************************************
12107 //
12108 // Register: RFC_ULLRAM_O_BANK1493
12109 //
12110 //*****************************************************************************
12111 // Field:  [31:0] DATA
12112 //
12113 // SRAM data
12114 #define RFC_ULLRAM_BANK1493_DATA_W                                          32
12115 #define RFC_ULLRAM_BANK1493_DATA_M                                  0xFFFFFFFF
12116 #define RFC_ULLRAM_BANK1493_DATA_S                                           0
12117 
12118 //*****************************************************************************
12119 //
12120 // Register: RFC_ULLRAM_O_BANK1494
12121 //
12122 //*****************************************************************************
12123 // Field:  [31:0] DATA
12124 //
12125 // SRAM data
12126 #define RFC_ULLRAM_BANK1494_DATA_W                                          32
12127 #define RFC_ULLRAM_BANK1494_DATA_M                                  0xFFFFFFFF
12128 #define RFC_ULLRAM_BANK1494_DATA_S                                           0
12129 
12130 //*****************************************************************************
12131 //
12132 // Register: RFC_ULLRAM_O_BANK1495
12133 //
12134 //*****************************************************************************
12135 // Field:  [31:0] DATA
12136 //
12137 // SRAM data
12138 #define RFC_ULLRAM_BANK1495_DATA_W                                          32
12139 #define RFC_ULLRAM_BANK1495_DATA_M                                  0xFFFFFFFF
12140 #define RFC_ULLRAM_BANK1495_DATA_S                                           0
12141 
12142 //*****************************************************************************
12143 //
12144 // Register: RFC_ULLRAM_O_BANK1496
12145 //
12146 //*****************************************************************************
12147 // Field:  [31:0] DATA
12148 //
12149 // SRAM data
12150 #define RFC_ULLRAM_BANK1496_DATA_W                                          32
12151 #define RFC_ULLRAM_BANK1496_DATA_M                                  0xFFFFFFFF
12152 #define RFC_ULLRAM_BANK1496_DATA_S                                           0
12153 
12154 //*****************************************************************************
12155 //
12156 // Register: RFC_ULLRAM_O_BANK1497
12157 //
12158 //*****************************************************************************
12159 // Field:  [31:0] DATA
12160 //
12161 // SRAM data
12162 #define RFC_ULLRAM_BANK1497_DATA_W                                          32
12163 #define RFC_ULLRAM_BANK1497_DATA_M                                  0xFFFFFFFF
12164 #define RFC_ULLRAM_BANK1497_DATA_S                                           0
12165 
12166 //*****************************************************************************
12167 //
12168 // Register: RFC_ULLRAM_O_BANK1498
12169 //
12170 //*****************************************************************************
12171 // Field:  [31:0] DATA
12172 //
12173 // SRAM data
12174 #define RFC_ULLRAM_BANK1498_DATA_W                                          32
12175 #define RFC_ULLRAM_BANK1498_DATA_M                                  0xFFFFFFFF
12176 #define RFC_ULLRAM_BANK1498_DATA_S                                           0
12177 
12178 //*****************************************************************************
12179 //
12180 // Register: RFC_ULLRAM_O_BANK1499
12181 //
12182 //*****************************************************************************
12183 // Field:  [31:0] DATA
12184 //
12185 // SRAM data
12186 #define RFC_ULLRAM_BANK1499_DATA_W                                          32
12187 #define RFC_ULLRAM_BANK1499_DATA_M                                  0xFFFFFFFF
12188 #define RFC_ULLRAM_BANK1499_DATA_S                                           0
12189 
12190 //*****************************************************************************
12191 //
12192 // Register: RFC_ULLRAM_O_BANK1500
12193 //
12194 //*****************************************************************************
12195 // Field:  [31:0] DATA
12196 //
12197 // SRAM data
12198 #define RFC_ULLRAM_BANK1500_DATA_W                                          32
12199 #define RFC_ULLRAM_BANK1500_DATA_M                                  0xFFFFFFFF
12200 #define RFC_ULLRAM_BANK1500_DATA_S                                           0
12201 
12202 //*****************************************************************************
12203 //
12204 // Register: RFC_ULLRAM_O_BANK1501
12205 //
12206 //*****************************************************************************
12207 // Field:  [31:0] DATA
12208 //
12209 // SRAM data
12210 #define RFC_ULLRAM_BANK1501_DATA_W                                          32
12211 #define RFC_ULLRAM_BANK1501_DATA_M                                  0xFFFFFFFF
12212 #define RFC_ULLRAM_BANK1501_DATA_S                                           0
12213 
12214 //*****************************************************************************
12215 //
12216 // Register: RFC_ULLRAM_O_BANK1502
12217 //
12218 //*****************************************************************************
12219 // Field:  [31:0] DATA
12220 //
12221 // SRAM data
12222 #define RFC_ULLRAM_BANK1502_DATA_W                                          32
12223 #define RFC_ULLRAM_BANK1502_DATA_M                                  0xFFFFFFFF
12224 #define RFC_ULLRAM_BANK1502_DATA_S                                           0
12225 
12226 //*****************************************************************************
12227 //
12228 // Register: RFC_ULLRAM_O_BANK1503
12229 //
12230 //*****************************************************************************
12231 // Field:  [31:0] DATA
12232 //
12233 // SRAM data
12234 #define RFC_ULLRAM_BANK1503_DATA_W                                          32
12235 #define RFC_ULLRAM_BANK1503_DATA_M                                  0xFFFFFFFF
12236 #define RFC_ULLRAM_BANK1503_DATA_S                                           0
12237 
12238 //*****************************************************************************
12239 //
12240 // Register: RFC_ULLRAM_O_BANK1504
12241 //
12242 //*****************************************************************************
12243 // Field:  [31:0] DATA
12244 //
12245 // SRAM data
12246 #define RFC_ULLRAM_BANK1504_DATA_W                                          32
12247 #define RFC_ULLRAM_BANK1504_DATA_M                                  0xFFFFFFFF
12248 #define RFC_ULLRAM_BANK1504_DATA_S                                           0
12249 
12250 //*****************************************************************************
12251 //
12252 // Register: RFC_ULLRAM_O_BANK1505
12253 //
12254 //*****************************************************************************
12255 // Field:  [31:0] DATA
12256 //
12257 // SRAM data
12258 #define RFC_ULLRAM_BANK1505_DATA_W                                          32
12259 #define RFC_ULLRAM_BANK1505_DATA_M                                  0xFFFFFFFF
12260 #define RFC_ULLRAM_BANK1505_DATA_S                                           0
12261 
12262 //*****************************************************************************
12263 //
12264 // Register: RFC_ULLRAM_O_BANK1506
12265 //
12266 //*****************************************************************************
12267 // Field:  [31:0] DATA
12268 //
12269 // SRAM data
12270 #define RFC_ULLRAM_BANK1506_DATA_W                                          32
12271 #define RFC_ULLRAM_BANK1506_DATA_M                                  0xFFFFFFFF
12272 #define RFC_ULLRAM_BANK1506_DATA_S                                           0
12273 
12274 //*****************************************************************************
12275 //
12276 // Register: RFC_ULLRAM_O_BANK1507
12277 //
12278 //*****************************************************************************
12279 // Field:  [31:0] DATA
12280 //
12281 // SRAM data
12282 #define RFC_ULLRAM_BANK1507_DATA_W                                          32
12283 #define RFC_ULLRAM_BANK1507_DATA_M                                  0xFFFFFFFF
12284 #define RFC_ULLRAM_BANK1507_DATA_S                                           0
12285 
12286 //*****************************************************************************
12287 //
12288 // Register: RFC_ULLRAM_O_BANK1508
12289 //
12290 //*****************************************************************************
12291 // Field:  [31:0] DATA
12292 //
12293 // SRAM data
12294 #define RFC_ULLRAM_BANK1508_DATA_W                                          32
12295 #define RFC_ULLRAM_BANK1508_DATA_M                                  0xFFFFFFFF
12296 #define RFC_ULLRAM_BANK1508_DATA_S                                           0
12297 
12298 //*****************************************************************************
12299 //
12300 // Register: RFC_ULLRAM_O_BANK1509
12301 //
12302 //*****************************************************************************
12303 // Field:  [31:0] DATA
12304 //
12305 // SRAM data
12306 #define RFC_ULLRAM_BANK1509_DATA_W                                          32
12307 #define RFC_ULLRAM_BANK1509_DATA_M                                  0xFFFFFFFF
12308 #define RFC_ULLRAM_BANK1509_DATA_S                                           0
12309 
12310 //*****************************************************************************
12311 //
12312 // Register: RFC_ULLRAM_O_BANK1510
12313 //
12314 //*****************************************************************************
12315 // Field:  [31:0] DATA
12316 //
12317 // SRAM data
12318 #define RFC_ULLRAM_BANK1510_DATA_W                                          32
12319 #define RFC_ULLRAM_BANK1510_DATA_M                                  0xFFFFFFFF
12320 #define RFC_ULLRAM_BANK1510_DATA_S                                           0
12321 
12322 //*****************************************************************************
12323 //
12324 // Register: RFC_ULLRAM_O_BANK1511
12325 //
12326 //*****************************************************************************
12327 // Field:  [31:0] DATA
12328 //
12329 // SRAM data
12330 #define RFC_ULLRAM_BANK1511_DATA_W                                          32
12331 #define RFC_ULLRAM_BANK1511_DATA_M                                  0xFFFFFFFF
12332 #define RFC_ULLRAM_BANK1511_DATA_S                                           0
12333 
12334 //*****************************************************************************
12335 //
12336 // Register: RFC_ULLRAM_O_BANK1512
12337 //
12338 //*****************************************************************************
12339 // Field:  [31:0] DATA
12340 //
12341 // SRAM data
12342 #define RFC_ULLRAM_BANK1512_DATA_W                                          32
12343 #define RFC_ULLRAM_BANK1512_DATA_M                                  0xFFFFFFFF
12344 #define RFC_ULLRAM_BANK1512_DATA_S                                           0
12345 
12346 //*****************************************************************************
12347 //
12348 // Register: RFC_ULLRAM_O_BANK1513
12349 //
12350 //*****************************************************************************
12351 // Field:  [31:0] DATA
12352 //
12353 // SRAM data
12354 #define RFC_ULLRAM_BANK1513_DATA_W                                          32
12355 #define RFC_ULLRAM_BANK1513_DATA_M                                  0xFFFFFFFF
12356 #define RFC_ULLRAM_BANK1513_DATA_S                                           0
12357 
12358 //*****************************************************************************
12359 //
12360 // Register: RFC_ULLRAM_O_BANK1514
12361 //
12362 //*****************************************************************************
12363 // Field:  [31:0] DATA
12364 //
12365 // SRAM data
12366 #define RFC_ULLRAM_BANK1514_DATA_W                                          32
12367 #define RFC_ULLRAM_BANK1514_DATA_M                                  0xFFFFFFFF
12368 #define RFC_ULLRAM_BANK1514_DATA_S                                           0
12369 
12370 //*****************************************************************************
12371 //
12372 // Register: RFC_ULLRAM_O_BANK1515
12373 //
12374 //*****************************************************************************
12375 // Field:  [31:0] DATA
12376 //
12377 // SRAM data
12378 #define RFC_ULLRAM_BANK1515_DATA_W                                          32
12379 #define RFC_ULLRAM_BANK1515_DATA_M                                  0xFFFFFFFF
12380 #define RFC_ULLRAM_BANK1515_DATA_S                                           0
12381 
12382 //*****************************************************************************
12383 //
12384 // Register: RFC_ULLRAM_O_BANK1516
12385 //
12386 //*****************************************************************************
12387 // Field:  [31:0] DATA
12388 //
12389 // SRAM data
12390 #define RFC_ULLRAM_BANK1516_DATA_W                                          32
12391 #define RFC_ULLRAM_BANK1516_DATA_M                                  0xFFFFFFFF
12392 #define RFC_ULLRAM_BANK1516_DATA_S                                           0
12393 
12394 //*****************************************************************************
12395 //
12396 // Register: RFC_ULLRAM_O_BANK1517
12397 //
12398 //*****************************************************************************
12399 // Field:  [31:0] DATA
12400 //
12401 // SRAM data
12402 #define RFC_ULLRAM_BANK1517_DATA_W                                          32
12403 #define RFC_ULLRAM_BANK1517_DATA_M                                  0xFFFFFFFF
12404 #define RFC_ULLRAM_BANK1517_DATA_S                                           0
12405 
12406 //*****************************************************************************
12407 //
12408 // Register: RFC_ULLRAM_O_BANK1518
12409 //
12410 //*****************************************************************************
12411 // Field:  [31:0] DATA
12412 //
12413 // SRAM data
12414 #define RFC_ULLRAM_BANK1518_DATA_W                                          32
12415 #define RFC_ULLRAM_BANK1518_DATA_M                                  0xFFFFFFFF
12416 #define RFC_ULLRAM_BANK1518_DATA_S                                           0
12417 
12418 //*****************************************************************************
12419 //
12420 // Register: RFC_ULLRAM_O_BANK1519
12421 //
12422 //*****************************************************************************
12423 // Field:  [31:0] DATA
12424 //
12425 // SRAM data
12426 #define RFC_ULLRAM_BANK1519_DATA_W                                          32
12427 #define RFC_ULLRAM_BANK1519_DATA_M                                  0xFFFFFFFF
12428 #define RFC_ULLRAM_BANK1519_DATA_S                                           0
12429 
12430 //*****************************************************************************
12431 //
12432 // Register: RFC_ULLRAM_O_BANK1520
12433 //
12434 //*****************************************************************************
12435 // Field:  [31:0] DATA
12436 //
12437 // SRAM data
12438 #define RFC_ULLRAM_BANK1520_DATA_W                                          32
12439 #define RFC_ULLRAM_BANK1520_DATA_M                                  0xFFFFFFFF
12440 #define RFC_ULLRAM_BANK1520_DATA_S                                           0
12441 
12442 //*****************************************************************************
12443 //
12444 // Register: RFC_ULLRAM_O_BANK1521
12445 //
12446 //*****************************************************************************
12447 // Field:  [31:0] DATA
12448 //
12449 // SRAM data
12450 #define RFC_ULLRAM_BANK1521_DATA_W                                          32
12451 #define RFC_ULLRAM_BANK1521_DATA_M                                  0xFFFFFFFF
12452 #define RFC_ULLRAM_BANK1521_DATA_S                                           0
12453 
12454 //*****************************************************************************
12455 //
12456 // Register: RFC_ULLRAM_O_BANK1522
12457 //
12458 //*****************************************************************************
12459 // Field:  [31:0] DATA
12460 //
12461 // SRAM data
12462 #define RFC_ULLRAM_BANK1522_DATA_W                                          32
12463 #define RFC_ULLRAM_BANK1522_DATA_M                                  0xFFFFFFFF
12464 #define RFC_ULLRAM_BANK1522_DATA_S                                           0
12465 
12466 //*****************************************************************************
12467 //
12468 // Register: RFC_ULLRAM_O_BANK1523
12469 //
12470 //*****************************************************************************
12471 // Field:  [31:0] DATA
12472 //
12473 // SRAM data
12474 #define RFC_ULLRAM_BANK1523_DATA_W                                          32
12475 #define RFC_ULLRAM_BANK1523_DATA_M                                  0xFFFFFFFF
12476 #define RFC_ULLRAM_BANK1523_DATA_S                                           0
12477 
12478 //*****************************************************************************
12479 //
12480 // Register: RFC_ULLRAM_O_BANK1524
12481 //
12482 //*****************************************************************************
12483 // Field:  [31:0] DATA
12484 //
12485 // SRAM data
12486 #define RFC_ULLRAM_BANK1524_DATA_W                                          32
12487 #define RFC_ULLRAM_BANK1524_DATA_M                                  0xFFFFFFFF
12488 #define RFC_ULLRAM_BANK1524_DATA_S                                           0
12489 
12490 //*****************************************************************************
12491 //
12492 // Register: RFC_ULLRAM_O_BANK1525
12493 //
12494 //*****************************************************************************
12495 // Field:  [31:0] DATA
12496 //
12497 // SRAM data
12498 #define RFC_ULLRAM_BANK1525_DATA_W                                          32
12499 #define RFC_ULLRAM_BANK1525_DATA_M                                  0xFFFFFFFF
12500 #define RFC_ULLRAM_BANK1525_DATA_S                                           0
12501 
12502 //*****************************************************************************
12503 //
12504 // Register: RFC_ULLRAM_O_BANK1526
12505 //
12506 //*****************************************************************************
12507 // Field:  [31:0] DATA
12508 //
12509 // SRAM data
12510 #define RFC_ULLRAM_BANK1526_DATA_W                                          32
12511 #define RFC_ULLRAM_BANK1526_DATA_M                                  0xFFFFFFFF
12512 #define RFC_ULLRAM_BANK1526_DATA_S                                           0
12513 
12514 //*****************************************************************************
12515 //
12516 // Register: RFC_ULLRAM_O_BANK1527
12517 //
12518 //*****************************************************************************
12519 // Field:  [31:0] DATA
12520 //
12521 // SRAM data
12522 #define RFC_ULLRAM_BANK1527_DATA_W                                          32
12523 #define RFC_ULLRAM_BANK1527_DATA_M                                  0xFFFFFFFF
12524 #define RFC_ULLRAM_BANK1527_DATA_S                                           0
12525 
12526 //*****************************************************************************
12527 //
12528 // Register: RFC_ULLRAM_O_BANK1528
12529 //
12530 //*****************************************************************************
12531 // Field:  [31:0] DATA
12532 //
12533 // SRAM data
12534 #define RFC_ULLRAM_BANK1528_DATA_W                                          32
12535 #define RFC_ULLRAM_BANK1528_DATA_M                                  0xFFFFFFFF
12536 #define RFC_ULLRAM_BANK1528_DATA_S                                           0
12537 
12538 //*****************************************************************************
12539 //
12540 // Register: RFC_ULLRAM_O_BANK1529
12541 //
12542 //*****************************************************************************
12543 // Field:  [31:0] DATA
12544 //
12545 // SRAM data
12546 #define RFC_ULLRAM_BANK1529_DATA_W                                          32
12547 #define RFC_ULLRAM_BANK1529_DATA_M                                  0xFFFFFFFF
12548 #define RFC_ULLRAM_BANK1529_DATA_S                                           0
12549 
12550 //*****************************************************************************
12551 //
12552 // Register: RFC_ULLRAM_O_BANK1530
12553 //
12554 //*****************************************************************************
12555 // Field:  [31:0] DATA
12556 //
12557 // SRAM data
12558 #define RFC_ULLRAM_BANK1530_DATA_W                                          32
12559 #define RFC_ULLRAM_BANK1530_DATA_M                                  0xFFFFFFFF
12560 #define RFC_ULLRAM_BANK1530_DATA_S                                           0
12561 
12562 //*****************************************************************************
12563 //
12564 // Register: RFC_ULLRAM_O_BANK1531
12565 //
12566 //*****************************************************************************
12567 // Field:  [31:0] DATA
12568 //
12569 // SRAM data
12570 #define RFC_ULLRAM_BANK1531_DATA_W                                          32
12571 #define RFC_ULLRAM_BANK1531_DATA_M                                  0xFFFFFFFF
12572 #define RFC_ULLRAM_BANK1531_DATA_S                                           0
12573 
12574 //*****************************************************************************
12575 //
12576 // Register: RFC_ULLRAM_O_BANK1532
12577 //
12578 //*****************************************************************************
12579 // Field:  [31:0] DATA
12580 //
12581 // SRAM data
12582 #define RFC_ULLRAM_BANK1532_DATA_W                                          32
12583 #define RFC_ULLRAM_BANK1532_DATA_M                                  0xFFFFFFFF
12584 #define RFC_ULLRAM_BANK1532_DATA_S                                           0
12585 
12586 //*****************************************************************************
12587 //
12588 // Register: RFC_ULLRAM_O_BANK1533
12589 //
12590 //*****************************************************************************
12591 // Field:  [31:0] DATA
12592 //
12593 // SRAM data
12594 #define RFC_ULLRAM_BANK1533_DATA_W                                          32
12595 #define RFC_ULLRAM_BANK1533_DATA_M                                  0xFFFFFFFF
12596 #define RFC_ULLRAM_BANK1533_DATA_S                                           0
12597 
12598 //*****************************************************************************
12599 //
12600 // Register: RFC_ULLRAM_O_BANK1534
12601 //
12602 //*****************************************************************************
12603 // Field:  [31:0] DATA
12604 //
12605 // SRAM data
12606 #define RFC_ULLRAM_BANK1534_DATA_W                                          32
12607 #define RFC_ULLRAM_BANK1534_DATA_M                                  0xFFFFFFFF
12608 #define RFC_ULLRAM_BANK1534_DATA_S                                           0
12609 
12610 //*****************************************************************************
12611 //
12612 // Register: RFC_ULLRAM_O_BANK1535
12613 //
12614 //*****************************************************************************
12615 // Field:  [31:0] DATA
12616 //
12617 // SRAM data
12618 #define RFC_ULLRAM_BANK1535_DATA_W                                          32
12619 #define RFC_ULLRAM_BANK1535_DATA_M                                  0xFFFFFFFF
12620 #define RFC_ULLRAM_BANK1535_DATA_S                                           0
12621 
12622 //*****************************************************************************
12623 //
12624 // Register: RFC_ULLRAM_O_BANK1536
12625 //
12626 //*****************************************************************************
12627 // Field:  [31:0] DATA
12628 //
12629 // SRAM data
12630 #define RFC_ULLRAM_BANK1536_DATA_W                                          32
12631 #define RFC_ULLRAM_BANK1536_DATA_M                                  0xFFFFFFFF
12632 #define RFC_ULLRAM_BANK1536_DATA_S                                           0
12633 
12634 //*****************************************************************************
12635 //
12636 // Register: RFC_ULLRAM_O_BANK1537
12637 //
12638 //*****************************************************************************
12639 // Field:  [31:0] DATA
12640 //
12641 // SRAM data
12642 #define RFC_ULLRAM_BANK1537_DATA_W                                          32
12643 #define RFC_ULLRAM_BANK1537_DATA_M                                  0xFFFFFFFF
12644 #define RFC_ULLRAM_BANK1537_DATA_S                                           0
12645 
12646 //*****************************************************************************
12647 //
12648 // Register: RFC_ULLRAM_O_BANK1538
12649 //
12650 //*****************************************************************************
12651 // Field:  [31:0] DATA
12652 //
12653 // SRAM data
12654 #define RFC_ULLRAM_BANK1538_DATA_W                                          32
12655 #define RFC_ULLRAM_BANK1538_DATA_M                                  0xFFFFFFFF
12656 #define RFC_ULLRAM_BANK1538_DATA_S                                           0
12657 
12658 //*****************************************************************************
12659 //
12660 // Register: RFC_ULLRAM_O_BANK1539
12661 //
12662 //*****************************************************************************
12663 // Field:  [31:0] DATA
12664 //
12665 // SRAM data
12666 #define RFC_ULLRAM_BANK1539_DATA_W                                          32
12667 #define RFC_ULLRAM_BANK1539_DATA_M                                  0xFFFFFFFF
12668 #define RFC_ULLRAM_BANK1539_DATA_S                                           0
12669 
12670 //*****************************************************************************
12671 //
12672 // Register: RFC_ULLRAM_O_BANK1540
12673 //
12674 //*****************************************************************************
12675 // Field:  [31:0] DATA
12676 //
12677 // SRAM data
12678 #define RFC_ULLRAM_BANK1540_DATA_W                                          32
12679 #define RFC_ULLRAM_BANK1540_DATA_M                                  0xFFFFFFFF
12680 #define RFC_ULLRAM_BANK1540_DATA_S                                           0
12681 
12682 //*****************************************************************************
12683 //
12684 // Register: RFC_ULLRAM_O_BANK1541
12685 //
12686 //*****************************************************************************
12687 // Field:  [31:0] DATA
12688 //
12689 // SRAM data
12690 #define RFC_ULLRAM_BANK1541_DATA_W                                          32
12691 #define RFC_ULLRAM_BANK1541_DATA_M                                  0xFFFFFFFF
12692 #define RFC_ULLRAM_BANK1541_DATA_S                                           0
12693 
12694 //*****************************************************************************
12695 //
12696 // Register: RFC_ULLRAM_O_BANK1542
12697 //
12698 //*****************************************************************************
12699 // Field:  [31:0] DATA
12700 //
12701 // SRAM data
12702 #define RFC_ULLRAM_BANK1542_DATA_W                                          32
12703 #define RFC_ULLRAM_BANK1542_DATA_M                                  0xFFFFFFFF
12704 #define RFC_ULLRAM_BANK1542_DATA_S                                           0
12705 
12706 //*****************************************************************************
12707 //
12708 // Register: RFC_ULLRAM_O_BANK1543
12709 //
12710 //*****************************************************************************
12711 // Field:  [31:0] DATA
12712 //
12713 // SRAM data
12714 #define RFC_ULLRAM_BANK1543_DATA_W                                          32
12715 #define RFC_ULLRAM_BANK1543_DATA_M                                  0xFFFFFFFF
12716 #define RFC_ULLRAM_BANK1543_DATA_S                                           0
12717 
12718 //*****************************************************************************
12719 //
12720 // Register: RFC_ULLRAM_O_BANK1544
12721 //
12722 //*****************************************************************************
12723 // Field:  [31:0] DATA
12724 //
12725 // SRAM data
12726 #define RFC_ULLRAM_BANK1544_DATA_W                                          32
12727 #define RFC_ULLRAM_BANK1544_DATA_M                                  0xFFFFFFFF
12728 #define RFC_ULLRAM_BANK1544_DATA_S                                           0
12729 
12730 //*****************************************************************************
12731 //
12732 // Register: RFC_ULLRAM_O_BANK1545
12733 //
12734 //*****************************************************************************
12735 // Field:  [31:0] DATA
12736 //
12737 // SRAM data
12738 #define RFC_ULLRAM_BANK1545_DATA_W                                          32
12739 #define RFC_ULLRAM_BANK1545_DATA_M                                  0xFFFFFFFF
12740 #define RFC_ULLRAM_BANK1545_DATA_S                                           0
12741 
12742 //*****************************************************************************
12743 //
12744 // Register: RFC_ULLRAM_O_BANK1546
12745 //
12746 //*****************************************************************************
12747 // Field:  [31:0] DATA
12748 //
12749 // SRAM data
12750 #define RFC_ULLRAM_BANK1546_DATA_W                                          32
12751 #define RFC_ULLRAM_BANK1546_DATA_M                                  0xFFFFFFFF
12752 #define RFC_ULLRAM_BANK1546_DATA_S                                           0
12753 
12754 //*****************************************************************************
12755 //
12756 // Register: RFC_ULLRAM_O_BANK1547
12757 //
12758 //*****************************************************************************
12759 // Field:  [31:0] DATA
12760 //
12761 // SRAM data
12762 #define RFC_ULLRAM_BANK1547_DATA_W                                          32
12763 #define RFC_ULLRAM_BANK1547_DATA_M                                  0xFFFFFFFF
12764 #define RFC_ULLRAM_BANK1547_DATA_S                                           0
12765 
12766 //*****************************************************************************
12767 //
12768 // Register: RFC_ULLRAM_O_BANK1548
12769 //
12770 //*****************************************************************************
12771 // Field:  [31:0] DATA
12772 //
12773 // SRAM data
12774 #define RFC_ULLRAM_BANK1548_DATA_W                                          32
12775 #define RFC_ULLRAM_BANK1548_DATA_M                                  0xFFFFFFFF
12776 #define RFC_ULLRAM_BANK1548_DATA_S                                           0
12777 
12778 //*****************************************************************************
12779 //
12780 // Register: RFC_ULLRAM_O_BANK1549
12781 //
12782 //*****************************************************************************
12783 // Field:  [31:0] DATA
12784 //
12785 // SRAM data
12786 #define RFC_ULLRAM_BANK1549_DATA_W                                          32
12787 #define RFC_ULLRAM_BANK1549_DATA_M                                  0xFFFFFFFF
12788 #define RFC_ULLRAM_BANK1549_DATA_S                                           0
12789 
12790 //*****************************************************************************
12791 //
12792 // Register: RFC_ULLRAM_O_BANK1550
12793 //
12794 //*****************************************************************************
12795 // Field:  [31:0] DATA
12796 //
12797 // SRAM data
12798 #define RFC_ULLRAM_BANK1550_DATA_W                                          32
12799 #define RFC_ULLRAM_BANK1550_DATA_M                                  0xFFFFFFFF
12800 #define RFC_ULLRAM_BANK1550_DATA_S                                           0
12801 
12802 //*****************************************************************************
12803 //
12804 // Register: RFC_ULLRAM_O_BANK1551
12805 //
12806 //*****************************************************************************
12807 // Field:  [31:0] DATA
12808 //
12809 // SRAM data
12810 #define RFC_ULLRAM_BANK1551_DATA_W                                          32
12811 #define RFC_ULLRAM_BANK1551_DATA_M                                  0xFFFFFFFF
12812 #define RFC_ULLRAM_BANK1551_DATA_S                                           0
12813 
12814 //*****************************************************************************
12815 //
12816 // Register: RFC_ULLRAM_O_BANK1552
12817 //
12818 //*****************************************************************************
12819 // Field:  [31:0] DATA
12820 //
12821 // SRAM data
12822 #define RFC_ULLRAM_BANK1552_DATA_W                                          32
12823 #define RFC_ULLRAM_BANK1552_DATA_M                                  0xFFFFFFFF
12824 #define RFC_ULLRAM_BANK1552_DATA_S                                           0
12825 
12826 //*****************************************************************************
12827 //
12828 // Register: RFC_ULLRAM_O_BANK1553
12829 //
12830 //*****************************************************************************
12831 // Field:  [31:0] DATA
12832 //
12833 // SRAM data
12834 #define RFC_ULLRAM_BANK1553_DATA_W                                          32
12835 #define RFC_ULLRAM_BANK1553_DATA_M                                  0xFFFFFFFF
12836 #define RFC_ULLRAM_BANK1553_DATA_S                                           0
12837 
12838 //*****************************************************************************
12839 //
12840 // Register: RFC_ULLRAM_O_BANK1554
12841 //
12842 //*****************************************************************************
12843 // Field:  [31:0] DATA
12844 //
12845 // SRAM data
12846 #define RFC_ULLRAM_BANK1554_DATA_W                                          32
12847 #define RFC_ULLRAM_BANK1554_DATA_M                                  0xFFFFFFFF
12848 #define RFC_ULLRAM_BANK1554_DATA_S                                           0
12849 
12850 //*****************************************************************************
12851 //
12852 // Register: RFC_ULLRAM_O_BANK1555
12853 //
12854 //*****************************************************************************
12855 // Field:  [31:0] DATA
12856 //
12857 // SRAM data
12858 #define RFC_ULLRAM_BANK1555_DATA_W                                          32
12859 #define RFC_ULLRAM_BANK1555_DATA_M                                  0xFFFFFFFF
12860 #define RFC_ULLRAM_BANK1555_DATA_S                                           0
12861 
12862 //*****************************************************************************
12863 //
12864 // Register: RFC_ULLRAM_O_BANK1556
12865 //
12866 //*****************************************************************************
12867 // Field:  [31:0] DATA
12868 //
12869 // SRAM data
12870 #define RFC_ULLRAM_BANK1556_DATA_W                                          32
12871 #define RFC_ULLRAM_BANK1556_DATA_M                                  0xFFFFFFFF
12872 #define RFC_ULLRAM_BANK1556_DATA_S                                           0
12873 
12874 //*****************************************************************************
12875 //
12876 // Register: RFC_ULLRAM_O_BANK1557
12877 //
12878 //*****************************************************************************
12879 // Field:  [31:0] DATA
12880 //
12881 // SRAM data
12882 #define RFC_ULLRAM_BANK1557_DATA_W                                          32
12883 #define RFC_ULLRAM_BANK1557_DATA_M                                  0xFFFFFFFF
12884 #define RFC_ULLRAM_BANK1557_DATA_S                                           0
12885 
12886 //*****************************************************************************
12887 //
12888 // Register: RFC_ULLRAM_O_BANK1558
12889 //
12890 //*****************************************************************************
12891 // Field:  [31:0] DATA
12892 //
12893 // SRAM data
12894 #define RFC_ULLRAM_BANK1558_DATA_W                                          32
12895 #define RFC_ULLRAM_BANK1558_DATA_M                                  0xFFFFFFFF
12896 #define RFC_ULLRAM_BANK1558_DATA_S                                           0
12897 
12898 //*****************************************************************************
12899 //
12900 // Register: RFC_ULLRAM_O_BANK1559
12901 //
12902 //*****************************************************************************
12903 // Field:  [31:0] DATA
12904 //
12905 // SRAM data
12906 #define RFC_ULLRAM_BANK1559_DATA_W                                          32
12907 #define RFC_ULLRAM_BANK1559_DATA_M                                  0xFFFFFFFF
12908 #define RFC_ULLRAM_BANK1559_DATA_S                                           0
12909 
12910 //*****************************************************************************
12911 //
12912 // Register: RFC_ULLRAM_O_BANK1560
12913 //
12914 //*****************************************************************************
12915 // Field:  [31:0] DATA
12916 //
12917 // SRAM data
12918 #define RFC_ULLRAM_BANK1560_DATA_W                                          32
12919 #define RFC_ULLRAM_BANK1560_DATA_M                                  0xFFFFFFFF
12920 #define RFC_ULLRAM_BANK1560_DATA_S                                           0
12921 
12922 //*****************************************************************************
12923 //
12924 // Register: RFC_ULLRAM_O_BANK1561
12925 //
12926 //*****************************************************************************
12927 // Field:  [31:0] DATA
12928 //
12929 // SRAM data
12930 #define RFC_ULLRAM_BANK1561_DATA_W                                          32
12931 #define RFC_ULLRAM_BANK1561_DATA_M                                  0xFFFFFFFF
12932 #define RFC_ULLRAM_BANK1561_DATA_S                                           0
12933 
12934 //*****************************************************************************
12935 //
12936 // Register: RFC_ULLRAM_O_BANK1562
12937 //
12938 //*****************************************************************************
12939 // Field:  [31:0] DATA
12940 //
12941 // SRAM data
12942 #define RFC_ULLRAM_BANK1562_DATA_W                                          32
12943 #define RFC_ULLRAM_BANK1562_DATA_M                                  0xFFFFFFFF
12944 #define RFC_ULLRAM_BANK1562_DATA_S                                           0
12945 
12946 //*****************************************************************************
12947 //
12948 // Register: RFC_ULLRAM_O_BANK1563
12949 //
12950 //*****************************************************************************
12951 // Field:  [31:0] DATA
12952 //
12953 // SRAM data
12954 #define RFC_ULLRAM_BANK1563_DATA_W                                          32
12955 #define RFC_ULLRAM_BANK1563_DATA_M                                  0xFFFFFFFF
12956 #define RFC_ULLRAM_BANK1563_DATA_S                                           0
12957 
12958 //*****************************************************************************
12959 //
12960 // Register: RFC_ULLRAM_O_BANK1564
12961 //
12962 //*****************************************************************************
12963 // Field:  [31:0] DATA
12964 //
12965 // SRAM data
12966 #define RFC_ULLRAM_BANK1564_DATA_W                                          32
12967 #define RFC_ULLRAM_BANK1564_DATA_M                                  0xFFFFFFFF
12968 #define RFC_ULLRAM_BANK1564_DATA_S                                           0
12969 
12970 //*****************************************************************************
12971 //
12972 // Register: RFC_ULLRAM_O_BANK1565
12973 //
12974 //*****************************************************************************
12975 // Field:  [31:0] DATA
12976 //
12977 // SRAM data
12978 #define RFC_ULLRAM_BANK1565_DATA_W                                          32
12979 #define RFC_ULLRAM_BANK1565_DATA_M                                  0xFFFFFFFF
12980 #define RFC_ULLRAM_BANK1565_DATA_S                                           0
12981 
12982 //*****************************************************************************
12983 //
12984 // Register: RFC_ULLRAM_O_BANK1566
12985 //
12986 //*****************************************************************************
12987 // Field:  [31:0] DATA
12988 //
12989 // SRAM data
12990 #define RFC_ULLRAM_BANK1566_DATA_W                                          32
12991 #define RFC_ULLRAM_BANK1566_DATA_M                                  0xFFFFFFFF
12992 #define RFC_ULLRAM_BANK1566_DATA_S                                           0
12993 
12994 //*****************************************************************************
12995 //
12996 // Register: RFC_ULLRAM_O_BANK1567
12997 //
12998 //*****************************************************************************
12999 // Field:  [31:0] DATA
13000 //
13001 // SRAM data
13002 #define RFC_ULLRAM_BANK1567_DATA_W                                          32
13003 #define RFC_ULLRAM_BANK1567_DATA_M                                  0xFFFFFFFF
13004 #define RFC_ULLRAM_BANK1567_DATA_S                                           0
13005 
13006 //*****************************************************************************
13007 //
13008 // Register: RFC_ULLRAM_O_BANK1568
13009 //
13010 //*****************************************************************************
13011 // Field:  [31:0] DATA
13012 //
13013 // SRAM data
13014 #define RFC_ULLRAM_BANK1568_DATA_W                                          32
13015 #define RFC_ULLRAM_BANK1568_DATA_M                                  0xFFFFFFFF
13016 #define RFC_ULLRAM_BANK1568_DATA_S                                           0
13017 
13018 //*****************************************************************************
13019 //
13020 // Register: RFC_ULLRAM_O_BANK1569
13021 //
13022 //*****************************************************************************
13023 // Field:  [31:0] DATA
13024 //
13025 // SRAM data
13026 #define RFC_ULLRAM_BANK1569_DATA_W                                          32
13027 #define RFC_ULLRAM_BANK1569_DATA_M                                  0xFFFFFFFF
13028 #define RFC_ULLRAM_BANK1569_DATA_S                                           0
13029 
13030 //*****************************************************************************
13031 //
13032 // Register: RFC_ULLRAM_O_BANK1570
13033 //
13034 //*****************************************************************************
13035 // Field:  [31:0] DATA
13036 //
13037 // SRAM data
13038 #define RFC_ULLRAM_BANK1570_DATA_W                                          32
13039 #define RFC_ULLRAM_BANK1570_DATA_M                                  0xFFFFFFFF
13040 #define RFC_ULLRAM_BANK1570_DATA_S                                           0
13041 
13042 //*****************************************************************************
13043 //
13044 // Register: RFC_ULLRAM_O_BANK1571
13045 //
13046 //*****************************************************************************
13047 // Field:  [31:0] DATA
13048 //
13049 // SRAM data
13050 #define RFC_ULLRAM_BANK1571_DATA_W                                          32
13051 #define RFC_ULLRAM_BANK1571_DATA_M                                  0xFFFFFFFF
13052 #define RFC_ULLRAM_BANK1571_DATA_S                                           0
13053 
13054 //*****************************************************************************
13055 //
13056 // Register: RFC_ULLRAM_O_BANK1572
13057 //
13058 //*****************************************************************************
13059 // Field:  [31:0] DATA
13060 //
13061 // SRAM data
13062 #define RFC_ULLRAM_BANK1572_DATA_W                                          32
13063 #define RFC_ULLRAM_BANK1572_DATA_M                                  0xFFFFFFFF
13064 #define RFC_ULLRAM_BANK1572_DATA_S                                           0
13065 
13066 //*****************************************************************************
13067 //
13068 // Register: RFC_ULLRAM_O_BANK1573
13069 //
13070 //*****************************************************************************
13071 // Field:  [31:0] DATA
13072 //
13073 // SRAM data
13074 #define RFC_ULLRAM_BANK1573_DATA_W                                          32
13075 #define RFC_ULLRAM_BANK1573_DATA_M                                  0xFFFFFFFF
13076 #define RFC_ULLRAM_BANK1573_DATA_S                                           0
13077 
13078 //*****************************************************************************
13079 //
13080 // Register: RFC_ULLRAM_O_BANK1574
13081 //
13082 //*****************************************************************************
13083 // Field:  [31:0] DATA
13084 //
13085 // SRAM data
13086 #define RFC_ULLRAM_BANK1574_DATA_W                                          32
13087 #define RFC_ULLRAM_BANK1574_DATA_M                                  0xFFFFFFFF
13088 #define RFC_ULLRAM_BANK1574_DATA_S                                           0
13089 
13090 //*****************************************************************************
13091 //
13092 // Register: RFC_ULLRAM_O_BANK1575
13093 //
13094 //*****************************************************************************
13095 // Field:  [31:0] DATA
13096 //
13097 // SRAM data
13098 #define RFC_ULLRAM_BANK1575_DATA_W                                          32
13099 #define RFC_ULLRAM_BANK1575_DATA_M                                  0xFFFFFFFF
13100 #define RFC_ULLRAM_BANK1575_DATA_S                                           0
13101 
13102 //*****************************************************************************
13103 //
13104 // Register: RFC_ULLRAM_O_BANK1576
13105 //
13106 //*****************************************************************************
13107 // Field:  [31:0] DATA
13108 //
13109 // SRAM data
13110 #define RFC_ULLRAM_BANK1576_DATA_W                                          32
13111 #define RFC_ULLRAM_BANK1576_DATA_M                                  0xFFFFFFFF
13112 #define RFC_ULLRAM_BANK1576_DATA_S                                           0
13113 
13114 //*****************************************************************************
13115 //
13116 // Register: RFC_ULLRAM_O_BANK1577
13117 //
13118 //*****************************************************************************
13119 // Field:  [31:0] DATA
13120 //
13121 // SRAM data
13122 #define RFC_ULLRAM_BANK1577_DATA_W                                          32
13123 #define RFC_ULLRAM_BANK1577_DATA_M                                  0xFFFFFFFF
13124 #define RFC_ULLRAM_BANK1577_DATA_S                                           0
13125 
13126 //*****************************************************************************
13127 //
13128 // Register: RFC_ULLRAM_O_BANK1578
13129 //
13130 //*****************************************************************************
13131 // Field:  [31:0] DATA
13132 //
13133 // SRAM data
13134 #define RFC_ULLRAM_BANK1578_DATA_W                                          32
13135 #define RFC_ULLRAM_BANK1578_DATA_M                                  0xFFFFFFFF
13136 #define RFC_ULLRAM_BANK1578_DATA_S                                           0
13137 
13138 //*****************************************************************************
13139 //
13140 // Register: RFC_ULLRAM_O_BANK1579
13141 //
13142 //*****************************************************************************
13143 // Field:  [31:0] DATA
13144 //
13145 // SRAM data
13146 #define RFC_ULLRAM_BANK1579_DATA_W                                          32
13147 #define RFC_ULLRAM_BANK1579_DATA_M                                  0xFFFFFFFF
13148 #define RFC_ULLRAM_BANK1579_DATA_S                                           0
13149 
13150 //*****************************************************************************
13151 //
13152 // Register: RFC_ULLRAM_O_BANK1580
13153 //
13154 //*****************************************************************************
13155 // Field:  [31:0] DATA
13156 //
13157 // SRAM data
13158 #define RFC_ULLRAM_BANK1580_DATA_W                                          32
13159 #define RFC_ULLRAM_BANK1580_DATA_M                                  0xFFFFFFFF
13160 #define RFC_ULLRAM_BANK1580_DATA_S                                           0
13161 
13162 //*****************************************************************************
13163 //
13164 // Register: RFC_ULLRAM_O_BANK1581
13165 //
13166 //*****************************************************************************
13167 // Field:  [31:0] DATA
13168 //
13169 // SRAM data
13170 #define RFC_ULLRAM_BANK1581_DATA_W                                          32
13171 #define RFC_ULLRAM_BANK1581_DATA_M                                  0xFFFFFFFF
13172 #define RFC_ULLRAM_BANK1581_DATA_S                                           0
13173 
13174 //*****************************************************************************
13175 //
13176 // Register: RFC_ULLRAM_O_BANK1582
13177 //
13178 //*****************************************************************************
13179 // Field:  [31:0] DATA
13180 //
13181 // SRAM data
13182 #define RFC_ULLRAM_BANK1582_DATA_W                                          32
13183 #define RFC_ULLRAM_BANK1582_DATA_M                                  0xFFFFFFFF
13184 #define RFC_ULLRAM_BANK1582_DATA_S                                           0
13185 
13186 //*****************************************************************************
13187 //
13188 // Register: RFC_ULLRAM_O_BANK1583
13189 //
13190 //*****************************************************************************
13191 // Field:  [31:0] DATA
13192 //
13193 // SRAM data
13194 #define RFC_ULLRAM_BANK1583_DATA_W                                          32
13195 #define RFC_ULLRAM_BANK1583_DATA_M                                  0xFFFFFFFF
13196 #define RFC_ULLRAM_BANK1583_DATA_S                                           0
13197 
13198 //*****************************************************************************
13199 //
13200 // Register: RFC_ULLRAM_O_BANK1584
13201 //
13202 //*****************************************************************************
13203 // Field:  [31:0] DATA
13204 //
13205 // SRAM data
13206 #define RFC_ULLRAM_BANK1584_DATA_W                                          32
13207 #define RFC_ULLRAM_BANK1584_DATA_M                                  0xFFFFFFFF
13208 #define RFC_ULLRAM_BANK1584_DATA_S                                           0
13209 
13210 //*****************************************************************************
13211 //
13212 // Register: RFC_ULLRAM_O_BANK1585
13213 //
13214 //*****************************************************************************
13215 // Field:  [31:0] DATA
13216 //
13217 // SRAM data
13218 #define RFC_ULLRAM_BANK1585_DATA_W                                          32
13219 #define RFC_ULLRAM_BANK1585_DATA_M                                  0xFFFFFFFF
13220 #define RFC_ULLRAM_BANK1585_DATA_S                                           0
13221 
13222 //*****************************************************************************
13223 //
13224 // Register: RFC_ULLRAM_O_BANK1586
13225 //
13226 //*****************************************************************************
13227 // Field:  [31:0] DATA
13228 //
13229 // SRAM data
13230 #define RFC_ULLRAM_BANK1586_DATA_W                                          32
13231 #define RFC_ULLRAM_BANK1586_DATA_M                                  0xFFFFFFFF
13232 #define RFC_ULLRAM_BANK1586_DATA_S                                           0
13233 
13234 //*****************************************************************************
13235 //
13236 // Register: RFC_ULLRAM_O_BANK1587
13237 //
13238 //*****************************************************************************
13239 // Field:  [31:0] DATA
13240 //
13241 // SRAM data
13242 #define RFC_ULLRAM_BANK1587_DATA_W                                          32
13243 #define RFC_ULLRAM_BANK1587_DATA_M                                  0xFFFFFFFF
13244 #define RFC_ULLRAM_BANK1587_DATA_S                                           0
13245 
13246 //*****************************************************************************
13247 //
13248 // Register: RFC_ULLRAM_O_BANK1588
13249 //
13250 //*****************************************************************************
13251 // Field:  [31:0] DATA
13252 //
13253 // SRAM data
13254 #define RFC_ULLRAM_BANK1588_DATA_W                                          32
13255 #define RFC_ULLRAM_BANK1588_DATA_M                                  0xFFFFFFFF
13256 #define RFC_ULLRAM_BANK1588_DATA_S                                           0
13257 
13258 //*****************************************************************************
13259 //
13260 // Register: RFC_ULLRAM_O_BANK1589
13261 //
13262 //*****************************************************************************
13263 // Field:  [31:0] DATA
13264 //
13265 // SRAM data
13266 #define RFC_ULLRAM_BANK1589_DATA_W                                          32
13267 #define RFC_ULLRAM_BANK1589_DATA_M                                  0xFFFFFFFF
13268 #define RFC_ULLRAM_BANK1589_DATA_S                                           0
13269 
13270 //*****************************************************************************
13271 //
13272 // Register: RFC_ULLRAM_O_BANK1590
13273 //
13274 //*****************************************************************************
13275 // Field:  [31:0] DATA
13276 //
13277 // SRAM data
13278 #define RFC_ULLRAM_BANK1590_DATA_W                                          32
13279 #define RFC_ULLRAM_BANK1590_DATA_M                                  0xFFFFFFFF
13280 #define RFC_ULLRAM_BANK1590_DATA_S                                           0
13281 
13282 //*****************************************************************************
13283 //
13284 // Register: RFC_ULLRAM_O_BANK1591
13285 //
13286 //*****************************************************************************
13287 // Field:  [31:0] DATA
13288 //
13289 // SRAM data
13290 #define RFC_ULLRAM_BANK1591_DATA_W                                          32
13291 #define RFC_ULLRAM_BANK1591_DATA_M                                  0xFFFFFFFF
13292 #define RFC_ULLRAM_BANK1591_DATA_S                                           0
13293 
13294 //*****************************************************************************
13295 //
13296 // Register: RFC_ULLRAM_O_BANK1592
13297 //
13298 //*****************************************************************************
13299 // Field:  [31:0] DATA
13300 //
13301 // SRAM data
13302 #define RFC_ULLRAM_BANK1592_DATA_W                                          32
13303 #define RFC_ULLRAM_BANK1592_DATA_M                                  0xFFFFFFFF
13304 #define RFC_ULLRAM_BANK1592_DATA_S                                           0
13305 
13306 //*****************************************************************************
13307 //
13308 // Register: RFC_ULLRAM_O_BANK1593
13309 //
13310 //*****************************************************************************
13311 // Field:  [31:0] DATA
13312 //
13313 // SRAM data
13314 #define RFC_ULLRAM_BANK1593_DATA_W                                          32
13315 #define RFC_ULLRAM_BANK1593_DATA_M                                  0xFFFFFFFF
13316 #define RFC_ULLRAM_BANK1593_DATA_S                                           0
13317 
13318 //*****************************************************************************
13319 //
13320 // Register: RFC_ULLRAM_O_BANK1594
13321 //
13322 //*****************************************************************************
13323 // Field:  [31:0] DATA
13324 //
13325 // SRAM data
13326 #define RFC_ULLRAM_BANK1594_DATA_W                                          32
13327 #define RFC_ULLRAM_BANK1594_DATA_M                                  0xFFFFFFFF
13328 #define RFC_ULLRAM_BANK1594_DATA_S                                           0
13329 
13330 //*****************************************************************************
13331 //
13332 // Register: RFC_ULLRAM_O_BANK1595
13333 //
13334 //*****************************************************************************
13335 // Field:  [31:0] DATA
13336 //
13337 // SRAM data
13338 #define RFC_ULLRAM_BANK1595_DATA_W                                          32
13339 #define RFC_ULLRAM_BANK1595_DATA_M                                  0xFFFFFFFF
13340 #define RFC_ULLRAM_BANK1595_DATA_S                                           0
13341 
13342 //*****************************************************************************
13343 //
13344 // Register: RFC_ULLRAM_O_BANK1596
13345 //
13346 //*****************************************************************************
13347 // Field:  [31:0] DATA
13348 //
13349 // SRAM data
13350 #define RFC_ULLRAM_BANK1596_DATA_W                                          32
13351 #define RFC_ULLRAM_BANK1596_DATA_M                                  0xFFFFFFFF
13352 #define RFC_ULLRAM_BANK1596_DATA_S                                           0
13353 
13354 //*****************************************************************************
13355 //
13356 // Register: RFC_ULLRAM_O_BANK1597
13357 //
13358 //*****************************************************************************
13359 // Field:  [31:0] DATA
13360 //
13361 // SRAM data
13362 #define RFC_ULLRAM_BANK1597_DATA_W                                          32
13363 #define RFC_ULLRAM_BANK1597_DATA_M                                  0xFFFFFFFF
13364 #define RFC_ULLRAM_BANK1597_DATA_S                                           0
13365 
13366 //*****************************************************************************
13367 //
13368 // Register: RFC_ULLRAM_O_BANK1598
13369 //
13370 //*****************************************************************************
13371 // Field:  [31:0] DATA
13372 //
13373 // SRAM data
13374 #define RFC_ULLRAM_BANK1598_DATA_W                                          32
13375 #define RFC_ULLRAM_BANK1598_DATA_M                                  0xFFFFFFFF
13376 #define RFC_ULLRAM_BANK1598_DATA_S                                           0
13377 
13378 //*****************************************************************************
13379 //
13380 // Register: RFC_ULLRAM_O_BANK1599
13381 //
13382 //*****************************************************************************
13383 // Field:  [31:0] DATA
13384 //
13385 // SRAM data
13386 #define RFC_ULLRAM_BANK1599_DATA_W                                          32
13387 #define RFC_ULLRAM_BANK1599_DATA_M                                  0xFFFFFFFF
13388 #define RFC_ULLRAM_BANK1599_DATA_S                                           0
13389 
13390 //*****************************************************************************
13391 //
13392 // Register: RFC_ULLRAM_O_BANK1600
13393 //
13394 //*****************************************************************************
13395 // Field:  [31:0] DATA
13396 //
13397 // SRAM data
13398 #define RFC_ULLRAM_BANK1600_DATA_W                                          32
13399 #define RFC_ULLRAM_BANK1600_DATA_M                                  0xFFFFFFFF
13400 #define RFC_ULLRAM_BANK1600_DATA_S                                           0
13401 
13402 //*****************************************************************************
13403 //
13404 // Register: RFC_ULLRAM_O_BANK1601
13405 //
13406 //*****************************************************************************
13407 // Field:  [31:0] DATA
13408 //
13409 // SRAM data
13410 #define RFC_ULLRAM_BANK1601_DATA_W                                          32
13411 #define RFC_ULLRAM_BANK1601_DATA_M                                  0xFFFFFFFF
13412 #define RFC_ULLRAM_BANK1601_DATA_S                                           0
13413 
13414 //*****************************************************************************
13415 //
13416 // Register: RFC_ULLRAM_O_BANK1602
13417 //
13418 //*****************************************************************************
13419 // Field:  [31:0] DATA
13420 //
13421 // SRAM data
13422 #define RFC_ULLRAM_BANK1602_DATA_W                                          32
13423 #define RFC_ULLRAM_BANK1602_DATA_M                                  0xFFFFFFFF
13424 #define RFC_ULLRAM_BANK1602_DATA_S                                           0
13425 
13426 //*****************************************************************************
13427 //
13428 // Register: RFC_ULLRAM_O_BANK1603
13429 //
13430 //*****************************************************************************
13431 // Field:  [31:0] DATA
13432 //
13433 // SRAM data
13434 #define RFC_ULLRAM_BANK1603_DATA_W                                          32
13435 #define RFC_ULLRAM_BANK1603_DATA_M                                  0xFFFFFFFF
13436 #define RFC_ULLRAM_BANK1603_DATA_S                                           0
13437 
13438 //*****************************************************************************
13439 //
13440 // Register: RFC_ULLRAM_O_BANK1604
13441 //
13442 //*****************************************************************************
13443 // Field:  [31:0] DATA
13444 //
13445 // SRAM data
13446 #define RFC_ULLRAM_BANK1604_DATA_W                                          32
13447 #define RFC_ULLRAM_BANK1604_DATA_M                                  0xFFFFFFFF
13448 #define RFC_ULLRAM_BANK1604_DATA_S                                           0
13449 
13450 //*****************************************************************************
13451 //
13452 // Register: RFC_ULLRAM_O_BANK1605
13453 //
13454 //*****************************************************************************
13455 // Field:  [31:0] DATA
13456 //
13457 // SRAM data
13458 #define RFC_ULLRAM_BANK1605_DATA_W                                          32
13459 #define RFC_ULLRAM_BANK1605_DATA_M                                  0xFFFFFFFF
13460 #define RFC_ULLRAM_BANK1605_DATA_S                                           0
13461 
13462 //*****************************************************************************
13463 //
13464 // Register: RFC_ULLRAM_O_BANK1606
13465 //
13466 //*****************************************************************************
13467 // Field:  [31:0] DATA
13468 //
13469 // SRAM data
13470 #define RFC_ULLRAM_BANK1606_DATA_W                                          32
13471 #define RFC_ULLRAM_BANK1606_DATA_M                                  0xFFFFFFFF
13472 #define RFC_ULLRAM_BANK1606_DATA_S                                           0
13473 
13474 //*****************************************************************************
13475 //
13476 // Register: RFC_ULLRAM_O_BANK1607
13477 //
13478 //*****************************************************************************
13479 // Field:  [31:0] DATA
13480 //
13481 // SRAM data
13482 #define RFC_ULLRAM_BANK1607_DATA_W                                          32
13483 #define RFC_ULLRAM_BANK1607_DATA_M                                  0xFFFFFFFF
13484 #define RFC_ULLRAM_BANK1607_DATA_S                                           0
13485 
13486 //*****************************************************************************
13487 //
13488 // Register: RFC_ULLRAM_O_BANK1608
13489 //
13490 //*****************************************************************************
13491 // Field:  [31:0] DATA
13492 //
13493 // SRAM data
13494 #define RFC_ULLRAM_BANK1608_DATA_W                                          32
13495 #define RFC_ULLRAM_BANK1608_DATA_M                                  0xFFFFFFFF
13496 #define RFC_ULLRAM_BANK1608_DATA_S                                           0
13497 
13498 //*****************************************************************************
13499 //
13500 // Register: RFC_ULLRAM_O_BANK1609
13501 //
13502 //*****************************************************************************
13503 // Field:  [31:0] DATA
13504 //
13505 // SRAM data
13506 #define RFC_ULLRAM_BANK1609_DATA_W                                          32
13507 #define RFC_ULLRAM_BANK1609_DATA_M                                  0xFFFFFFFF
13508 #define RFC_ULLRAM_BANK1609_DATA_S                                           0
13509 
13510 //*****************************************************************************
13511 //
13512 // Register: RFC_ULLRAM_O_BANK1610
13513 //
13514 //*****************************************************************************
13515 // Field:  [31:0] DATA
13516 //
13517 // SRAM data
13518 #define RFC_ULLRAM_BANK1610_DATA_W                                          32
13519 #define RFC_ULLRAM_BANK1610_DATA_M                                  0xFFFFFFFF
13520 #define RFC_ULLRAM_BANK1610_DATA_S                                           0
13521 
13522 //*****************************************************************************
13523 //
13524 // Register: RFC_ULLRAM_O_BANK1611
13525 //
13526 //*****************************************************************************
13527 // Field:  [31:0] DATA
13528 //
13529 // SRAM data
13530 #define RFC_ULLRAM_BANK1611_DATA_W                                          32
13531 #define RFC_ULLRAM_BANK1611_DATA_M                                  0xFFFFFFFF
13532 #define RFC_ULLRAM_BANK1611_DATA_S                                           0
13533 
13534 //*****************************************************************************
13535 //
13536 // Register: RFC_ULLRAM_O_BANK1612
13537 //
13538 //*****************************************************************************
13539 // Field:  [31:0] DATA
13540 //
13541 // SRAM data
13542 #define RFC_ULLRAM_BANK1612_DATA_W                                          32
13543 #define RFC_ULLRAM_BANK1612_DATA_M                                  0xFFFFFFFF
13544 #define RFC_ULLRAM_BANK1612_DATA_S                                           0
13545 
13546 //*****************************************************************************
13547 //
13548 // Register: RFC_ULLRAM_O_BANK1613
13549 //
13550 //*****************************************************************************
13551 // Field:  [31:0] DATA
13552 //
13553 // SRAM data
13554 #define RFC_ULLRAM_BANK1613_DATA_W                                          32
13555 #define RFC_ULLRAM_BANK1613_DATA_M                                  0xFFFFFFFF
13556 #define RFC_ULLRAM_BANK1613_DATA_S                                           0
13557 
13558 //*****************************************************************************
13559 //
13560 // Register: RFC_ULLRAM_O_BANK1614
13561 //
13562 //*****************************************************************************
13563 // Field:  [31:0] DATA
13564 //
13565 // SRAM data
13566 #define RFC_ULLRAM_BANK1614_DATA_W                                          32
13567 #define RFC_ULLRAM_BANK1614_DATA_M                                  0xFFFFFFFF
13568 #define RFC_ULLRAM_BANK1614_DATA_S                                           0
13569 
13570 //*****************************************************************************
13571 //
13572 // Register: RFC_ULLRAM_O_BANK1615
13573 //
13574 //*****************************************************************************
13575 // Field:  [31:0] DATA
13576 //
13577 // SRAM data
13578 #define RFC_ULLRAM_BANK1615_DATA_W                                          32
13579 #define RFC_ULLRAM_BANK1615_DATA_M                                  0xFFFFFFFF
13580 #define RFC_ULLRAM_BANK1615_DATA_S                                           0
13581 
13582 //*****************************************************************************
13583 //
13584 // Register: RFC_ULLRAM_O_BANK1616
13585 //
13586 //*****************************************************************************
13587 // Field:  [31:0] DATA
13588 //
13589 // SRAM data
13590 #define RFC_ULLRAM_BANK1616_DATA_W                                          32
13591 #define RFC_ULLRAM_BANK1616_DATA_M                                  0xFFFFFFFF
13592 #define RFC_ULLRAM_BANK1616_DATA_S                                           0
13593 
13594 //*****************************************************************************
13595 //
13596 // Register: RFC_ULLRAM_O_BANK1617
13597 //
13598 //*****************************************************************************
13599 // Field:  [31:0] DATA
13600 //
13601 // SRAM data
13602 #define RFC_ULLRAM_BANK1617_DATA_W                                          32
13603 #define RFC_ULLRAM_BANK1617_DATA_M                                  0xFFFFFFFF
13604 #define RFC_ULLRAM_BANK1617_DATA_S                                           0
13605 
13606 //*****************************************************************************
13607 //
13608 // Register: RFC_ULLRAM_O_BANK1618
13609 //
13610 //*****************************************************************************
13611 // Field:  [31:0] DATA
13612 //
13613 // SRAM data
13614 #define RFC_ULLRAM_BANK1618_DATA_W                                          32
13615 #define RFC_ULLRAM_BANK1618_DATA_M                                  0xFFFFFFFF
13616 #define RFC_ULLRAM_BANK1618_DATA_S                                           0
13617 
13618 //*****************************************************************************
13619 //
13620 // Register: RFC_ULLRAM_O_BANK1619
13621 //
13622 //*****************************************************************************
13623 // Field:  [31:0] DATA
13624 //
13625 // SRAM data
13626 #define RFC_ULLRAM_BANK1619_DATA_W                                          32
13627 #define RFC_ULLRAM_BANK1619_DATA_M                                  0xFFFFFFFF
13628 #define RFC_ULLRAM_BANK1619_DATA_S                                           0
13629 
13630 //*****************************************************************************
13631 //
13632 // Register: RFC_ULLRAM_O_BANK1620
13633 //
13634 //*****************************************************************************
13635 // Field:  [31:0] DATA
13636 //
13637 // SRAM data
13638 #define RFC_ULLRAM_BANK1620_DATA_W                                          32
13639 #define RFC_ULLRAM_BANK1620_DATA_M                                  0xFFFFFFFF
13640 #define RFC_ULLRAM_BANK1620_DATA_S                                           0
13641 
13642 //*****************************************************************************
13643 //
13644 // Register: RFC_ULLRAM_O_BANK1621
13645 //
13646 //*****************************************************************************
13647 // Field:  [31:0] DATA
13648 //
13649 // SRAM data
13650 #define RFC_ULLRAM_BANK1621_DATA_W                                          32
13651 #define RFC_ULLRAM_BANK1621_DATA_M                                  0xFFFFFFFF
13652 #define RFC_ULLRAM_BANK1621_DATA_S                                           0
13653 
13654 //*****************************************************************************
13655 //
13656 // Register: RFC_ULLRAM_O_BANK1622
13657 //
13658 //*****************************************************************************
13659 // Field:  [31:0] DATA
13660 //
13661 // SRAM data
13662 #define RFC_ULLRAM_BANK1622_DATA_W                                          32
13663 #define RFC_ULLRAM_BANK1622_DATA_M                                  0xFFFFFFFF
13664 #define RFC_ULLRAM_BANK1622_DATA_S                                           0
13665 
13666 //*****************************************************************************
13667 //
13668 // Register: RFC_ULLRAM_O_BANK1623
13669 //
13670 //*****************************************************************************
13671 // Field:  [31:0] DATA
13672 //
13673 // SRAM data
13674 #define RFC_ULLRAM_BANK1623_DATA_W                                          32
13675 #define RFC_ULLRAM_BANK1623_DATA_M                                  0xFFFFFFFF
13676 #define RFC_ULLRAM_BANK1623_DATA_S                                           0
13677 
13678 //*****************************************************************************
13679 //
13680 // Register: RFC_ULLRAM_O_BANK1624
13681 //
13682 //*****************************************************************************
13683 // Field:  [31:0] DATA
13684 //
13685 // SRAM data
13686 #define RFC_ULLRAM_BANK1624_DATA_W                                          32
13687 #define RFC_ULLRAM_BANK1624_DATA_M                                  0xFFFFFFFF
13688 #define RFC_ULLRAM_BANK1624_DATA_S                                           0
13689 
13690 //*****************************************************************************
13691 //
13692 // Register: RFC_ULLRAM_O_BANK1625
13693 //
13694 //*****************************************************************************
13695 // Field:  [31:0] DATA
13696 //
13697 // SRAM data
13698 #define RFC_ULLRAM_BANK1625_DATA_W                                          32
13699 #define RFC_ULLRAM_BANK1625_DATA_M                                  0xFFFFFFFF
13700 #define RFC_ULLRAM_BANK1625_DATA_S                                           0
13701 
13702 //*****************************************************************************
13703 //
13704 // Register: RFC_ULLRAM_O_BANK1626
13705 //
13706 //*****************************************************************************
13707 // Field:  [31:0] DATA
13708 //
13709 // SRAM data
13710 #define RFC_ULLRAM_BANK1626_DATA_W                                          32
13711 #define RFC_ULLRAM_BANK1626_DATA_M                                  0xFFFFFFFF
13712 #define RFC_ULLRAM_BANK1626_DATA_S                                           0
13713 
13714 //*****************************************************************************
13715 //
13716 // Register: RFC_ULLRAM_O_BANK1627
13717 //
13718 //*****************************************************************************
13719 // Field:  [31:0] DATA
13720 //
13721 // SRAM data
13722 #define RFC_ULLRAM_BANK1627_DATA_W                                          32
13723 #define RFC_ULLRAM_BANK1627_DATA_M                                  0xFFFFFFFF
13724 #define RFC_ULLRAM_BANK1627_DATA_S                                           0
13725 
13726 //*****************************************************************************
13727 //
13728 // Register: RFC_ULLRAM_O_BANK1628
13729 //
13730 //*****************************************************************************
13731 // Field:  [31:0] DATA
13732 //
13733 // SRAM data
13734 #define RFC_ULLRAM_BANK1628_DATA_W                                          32
13735 #define RFC_ULLRAM_BANK1628_DATA_M                                  0xFFFFFFFF
13736 #define RFC_ULLRAM_BANK1628_DATA_S                                           0
13737 
13738 //*****************************************************************************
13739 //
13740 // Register: RFC_ULLRAM_O_BANK1629
13741 //
13742 //*****************************************************************************
13743 // Field:  [31:0] DATA
13744 //
13745 // SRAM data
13746 #define RFC_ULLRAM_BANK1629_DATA_W                                          32
13747 #define RFC_ULLRAM_BANK1629_DATA_M                                  0xFFFFFFFF
13748 #define RFC_ULLRAM_BANK1629_DATA_S                                           0
13749 
13750 //*****************************************************************************
13751 //
13752 // Register: RFC_ULLRAM_O_BANK1630
13753 //
13754 //*****************************************************************************
13755 // Field:  [31:0] DATA
13756 //
13757 // SRAM data
13758 #define RFC_ULLRAM_BANK1630_DATA_W                                          32
13759 #define RFC_ULLRAM_BANK1630_DATA_M                                  0xFFFFFFFF
13760 #define RFC_ULLRAM_BANK1630_DATA_S                                           0
13761 
13762 //*****************************************************************************
13763 //
13764 // Register: RFC_ULLRAM_O_BANK1631
13765 //
13766 //*****************************************************************************
13767 // Field:  [31:0] DATA
13768 //
13769 // SRAM data
13770 #define RFC_ULLRAM_BANK1631_DATA_W                                          32
13771 #define RFC_ULLRAM_BANK1631_DATA_M                                  0xFFFFFFFF
13772 #define RFC_ULLRAM_BANK1631_DATA_S                                           0
13773 
13774 //*****************************************************************************
13775 //
13776 // Register: RFC_ULLRAM_O_BANK1632
13777 //
13778 //*****************************************************************************
13779 // Field:  [31:0] DATA
13780 //
13781 // SRAM data
13782 #define RFC_ULLRAM_BANK1632_DATA_W                                          32
13783 #define RFC_ULLRAM_BANK1632_DATA_M                                  0xFFFFFFFF
13784 #define RFC_ULLRAM_BANK1632_DATA_S                                           0
13785 
13786 //*****************************************************************************
13787 //
13788 // Register: RFC_ULLRAM_O_BANK1633
13789 //
13790 //*****************************************************************************
13791 // Field:  [31:0] DATA
13792 //
13793 // SRAM data
13794 #define RFC_ULLRAM_BANK1633_DATA_W                                          32
13795 #define RFC_ULLRAM_BANK1633_DATA_M                                  0xFFFFFFFF
13796 #define RFC_ULLRAM_BANK1633_DATA_S                                           0
13797 
13798 //*****************************************************************************
13799 //
13800 // Register: RFC_ULLRAM_O_BANK1634
13801 //
13802 //*****************************************************************************
13803 // Field:  [31:0] DATA
13804 //
13805 // SRAM data
13806 #define RFC_ULLRAM_BANK1634_DATA_W                                          32
13807 #define RFC_ULLRAM_BANK1634_DATA_M                                  0xFFFFFFFF
13808 #define RFC_ULLRAM_BANK1634_DATA_S                                           0
13809 
13810 //*****************************************************************************
13811 //
13812 // Register: RFC_ULLRAM_O_BANK1635
13813 //
13814 //*****************************************************************************
13815 // Field:  [31:0] DATA
13816 //
13817 // SRAM data
13818 #define RFC_ULLRAM_BANK1635_DATA_W                                          32
13819 #define RFC_ULLRAM_BANK1635_DATA_M                                  0xFFFFFFFF
13820 #define RFC_ULLRAM_BANK1635_DATA_S                                           0
13821 
13822 //*****************************************************************************
13823 //
13824 // Register: RFC_ULLRAM_O_BANK1636
13825 //
13826 //*****************************************************************************
13827 // Field:  [31:0] DATA
13828 //
13829 // SRAM data
13830 #define RFC_ULLRAM_BANK1636_DATA_W                                          32
13831 #define RFC_ULLRAM_BANK1636_DATA_M                                  0xFFFFFFFF
13832 #define RFC_ULLRAM_BANK1636_DATA_S                                           0
13833 
13834 //*****************************************************************************
13835 //
13836 // Register: RFC_ULLRAM_O_BANK1637
13837 //
13838 //*****************************************************************************
13839 // Field:  [31:0] DATA
13840 //
13841 // SRAM data
13842 #define RFC_ULLRAM_BANK1637_DATA_W                                          32
13843 #define RFC_ULLRAM_BANK1637_DATA_M                                  0xFFFFFFFF
13844 #define RFC_ULLRAM_BANK1637_DATA_S                                           0
13845 
13846 //*****************************************************************************
13847 //
13848 // Register: RFC_ULLRAM_O_BANK1638
13849 //
13850 //*****************************************************************************
13851 // Field:  [31:0] DATA
13852 //
13853 // SRAM data
13854 #define RFC_ULLRAM_BANK1638_DATA_W                                          32
13855 #define RFC_ULLRAM_BANK1638_DATA_M                                  0xFFFFFFFF
13856 #define RFC_ULLRAM_BANK1638_DATA_S                                           0
13857 
13858 //*****************************************************************************
13859 //
13860 // Register: RFC_ULLRAM_O_BANK1639
13861 //
13862 //*****************************************************************************
13863 // Field:  [31:0] DATA
13864 //
13865 // SRAM data
13866 #define RFC_ULLRAM_BANK1639_DATA_W                                          32
13867 #define RFC_ULLRAM_BANK1639_DATA_M                                  0xFFFFFFFF
13868 #define RFC_ULLRAM_BANK1639_DATA_S                                           0
13869 
13870 //*****************************************************************************
13871 //
13872 // Register: RFC_ULLRAM_O_BANK1640
13873 //
13874 //*****************************************************************************
13875 // Field:  [31:0] DATA
13876 //
13877 // SRAM data
13878 #define RFC_ULLRAM_BANK1640_DATA_W                                          32
13879 #define RFC_ULLRAM_BANK1640_DATA_M                                  0xFFFFFFFF
13880 #define RFC_ULLRAM_BANK1640_DATA_S                                           0
13881 
13882 //*****************************************************************************
13883 //
13884 // Register: RFC_ULLRAM_O_BANK1641
13885 //
13886 //*****************************************************************************
13887 // Field:  [31:0] DATA
13888 //
13889 // SRAM data
13890 #define RFC_ULLRAM_BANK1641_DATA_W                                          32
13891 #define RFC_ULLRAM_BANK1641_DATA_M                                  0xFFFFFFFF
13892 #define RFC_ULLRAM_BANK1641_DATA_S                                           0
13893 
13894 //*****************************************************************************
13895 //
13896 // Register: RFC_ULLRAM_O_BANK1642
13897 //
13898 //*****************************************************************************
13899 // Field:  [31:0] DATA
13900 //
13901 // SRAM data
13902 #define RFC_ULLRAM_BANK1642_DATA_W                                          32
13903 #define RFC_ULLRAM_BANK1642_DATA_M                                  0xFFFFFFFF
13904 #define RFC_ULLRAM_BANK1642_DATA_S                                           0
13905 
13906 //*****************************************************************************
13907 //
13908 // Register: RFC_ULLRAM_O_BANK1643
13909 //
13910 //*****************************************************************************
13911 // Field:  [31:0] DATA
13912 //
13913 // SRAM data
13914 #define RFC_ULLRAM_BANK1643_DATA_W                                          32
13915 #define RFC_ULLRAM_BANK1643_DATA_M                                  0xFFFFFFFF
13916 #define RFC_ULLRAM_BANK1643_DATA_S                                           0
13917 
13918 //*****************************************************************************
13919 //
13920 // Register: RFC_ULLRAM_O_BANK1644
13921 //
13922 //*****************************************************************************
13923 // Field:  [31:0] DATA
13924 //
13925 // SRAM data
13926 #define RFC_ULLRAM_BANK1644_DATA_W                                          32
13927 #define RFC_ULLRAM_BANK1644_DATA_M                                  0xFFFFFFFF
13928 #define RFC_ULLRAM_BANK1644_DATA_S                                           0
13929 
13930 //*****************************************************************************
13931 //
13932 // Register: RFC_ULLRAM_O_BANK1645
13933 //
13934 //*****************************************************************************
13935 // Field:  [31:0] DATA
13936 //
13937 // SRAM data
13938 #define RFC_ULLRAM_BANK1645_DATA_W                                          32
13939 #define RFC_ULLRAM_BANK1645_DATA_M                                  0xFFFFFFFF
13940 #define RFC_ULLRAM_BANK1645_DATA_S                                           0
13941 
13942 //*****************************************************************************
13943 //
13944 // Register: RFC_ULLRAM_O_BANK1646
13945 //
13946 //*****************************************************************************
13947 // Field:  [31:0] DATA
13948 //
13949 // SRAM data
13950 #define RFC_ULLRAM_BANK1646_DATA_W                                          32
13951 #define RFC_ULLRAM_BANK1646_DATA_M                                  0xFFFFFFFF
13952 #define RFC_ULLRAM_BANK1646_DATA_S                                           0
13953 
13954 //*****************************************************************************
13955 //
13956 // Register: RFC_ULLRAM_O_BANK1647
13957 //
13958 //*****************************************************************************
13959 // Field:  [31:0] DATA
13960 //
13961 // SRAM data
13962 #define RFC_ULLRAM_BANK1647_DATA_W                                          32
13963 #define RFC_ULLRAM_BANK1647_DATA_M                                  0xFFFFFFFF
13964 #define RFC_ULLRAM_BANK1647_DATA_S                                           0
13965 
13966 //*****************************************************************************
13967 //
13968 // Register: RFC_ULLRAM_O_BANK1648
13969 //
13970 //*****************************************************************************
13971 // Field:  [31:0] DATA
13972 //
13973 // SRAM data
13974 #define RFC_ULLRAM_BANK1648_DATA_W                                          32
13975 #define RFC_ULLRAM_BANK1648_DATA_M                                  0xFFFFFFFF
13976 #define RFC_ULLRAM_BANK1648_DATA_S                                           0
13977 
13978 //*****************************************************************************
13979 //
13980 // Register: RFC_ULLRAM_O_BANK1649
13981 //
13982 //*****************************************************************************
13983 // Field:  [31:0] DATA
13984 //
13985 // SRAM data
13986 #define RFC_ULLRAM_BANK1649_DATA_W                                          32
13987 #define RFC_ULLRAM_BANK1649_DATA_M                                  0xFFFFFFFF
13988 #define RFC_ULLRAM_BANK1649_DATA_S                                           0
13989 
13990 //*****************************************************************************
13991 //
13992 // Register: RFC_ULLRAM_O_BANK1650
13993 //
13994 //*****************************************************************************
13995 // Field:  [31:0] DATA
13996 //
13997 // SRAM data
13998 #define RFC_ULLRAM_BANK1650_DATA_W                                          32
13999 #define RFC_ULLRAM_BANK1650_DATA_M                                  0xFFFFFFFF
14000 #define RFC_ULLRAM_BANK1650_DATA_S                                           0
14001 
14002 //*****************************************************************************
14003 //
14004 // Register: RFC_ULLRAM_O_BANK1651
14005 //
14006 //*****************************************************************************
14007 // Field:  [31:0] DATA
14008 //
14009 // SRAM data
14010 #define RFC_ULLRAM_BANK1651_DATA_W                                          32
14011 #define RFC_ULLRAM_BANK1651_DATA_M                                  0xFFFFFFFF
14012 #define RFC_ULLRAM_BANK1651_DATA_S                                           0
14013 
14014 //*****************************************************************************
14015 //
14016 // Register: RFC_ULLRAM_O_BANK1652
14017 //
14018 //*****************************************************************************
14019 // Field:  [31:0] DATA
14020 //
14021 // SRAM data
14022 #define RFC_ULLRAM_BANK1652_DATA_W                                          32
14023 #define RFC_ULLRAM_BANK1652_DATA_M                                  0xFFFFFFFF
14024 #define RFC_ULLRAM_BANK1652_DATA_S                                           0
14025 
14026 //*****************************************************************************
14027 //
14028 // Register: RFC_ULLRAM_O_BANK1653
14029 //
14030 //*****************************************************************************
14031 // Field:  [31:0] DATA
14032 //
14033 // SRAM data
14034 #define RFC_ULLRAM_BANK1653_DATA_W                                          32
14035 #define RFC_ULLRAM_BANK1653_DATA_M                                  0xFFFFFFFF
14036 #define RFC_ULLRAM_BANK1653_DATA_S                                           0
14037 
14038 //*****************************************************************************
14039 //
14040 // Register: RFC_ULLRAM_O_BANK1654
14041 //
14042 //*****************************************************************************
14043 // Field:  [31:0] DATA
14044 //
14045 // SRAM data
14046 #define RFC_ULLRAM_BANK1654_DATA_W                                          32
14047 #define RFC_ULLRAM_BANK1654_DATA_M                                  0xFFFFFFFF
14048 #define RFC_ULLRAM_BANK1654_DATA_S                                           0
14049 
14050 //*****************************************************************************
14051 //
14052 // Register: RFC_ULLRAM_O_BANK1655
14053 //
14054 //*****************************************************************************
14055 // Field:  [31:0] DATA
14056 //
14057 // SRAM data
14058 #define RFC_ULLRAM_BANK1655_DATA_W                                          32
14059 #define RFC_ULLRAM_BANK1655_DATA_M                                  0xFFFFFFFF
14060 #define RFC_ULLRAM_BANK1655_DATA_S                                           0
14061 
14062 //*****************************************************************************
14063 //
14064 // Register: RFC_ULLRAM_O_BANK1656
14065 //
14066 //*****************************************************************************
14067 // Field:  [31:0] DATA
14068 //
14069 // SRAM data
14070 #define RFC_ULLRAM_BANK1656_DATA_W                                          32
14071 #define RFC_ULLRAM_BANK1656_DATA_M                                  0xFFFFFFFF
14072 #define RFC_ULLRAM_BANK1656_DATA_S                                           0
14073 
14074 //*****************************************************************************
14075 //
14076 // Register: RFC_ULLRAM_O_BANK1657
14077 //
14078 //*****************************************************************************
14079 // Field:  [31:0] DATA
14080 //
14081 // SRAM data
14082 #define RFC_ULLRAM_BANK1657_DATA_W                                          32
14083 #define RFC_ULLRAM_BANK1657_DATA_M                                  0xFFFFFFFF
14084 #define RFC_ULLRAM_BANK1657_DATA_S                                           0
14085 
14086 //*****************************************************************************
14087 //
14088 // Register: RFC_ULLRAM_O_BANK1658
14089 //
14090 //*****************************************************************************
14091 // Field:  [31:0] DATA
14092 //
14093 // SRAM data
14094 #define RFC_ULLRAM_BANK1658_DATA_W                                          32
14095 #define RFC_ULLRAM_BANK1658_DATA_M                                  0xFFFFFFFF
14096 #define RFC_ULLRAM_BANK1658_DATA_S                                           0
14097 
14098 //*****************************************************************************
14099 //
14100 // Register: RFC_ULLRAM_O_BANK1659
14101 //
14102 //*****************************************************************************
14103 // Field:  [31:0] DATA
14104 //
14105 // SRAM data
14106 #define RFC_ULLRAM_BANK1659_DATA_W                                          32
14107 #define RFC_ULLRAM_BANK1659_DATA_M                                  0xFFFFFFFF
14108 #define RFC_ULLRAM_BANK1659_DATA_S                                           0
14109 
14110 //*****************************************************************************
14111 //
14112 // Register: RFC_ULLRAM_O_BANK1660
14113 //
14114 //*****************************************************************************
14115 // Field:  [31:0] DATA
14116 //
14117 // SRAM data
14118 #define RFC_ULLRAM_BANK1660_DATA_W                                          32
14119 #define RFC_ULLRAM_BANK1660_DATA_M                                  0xFFFFFFFF
14120 #define RFC_ULLRAM_BANK1660_DATA_S                                           0
14121 
14122 //*****************************************************************************
14123 //
14124 // Register: RFC_ULLRAM_O_BANK1661
14125 //
14126 //*****************************************************************************
14127 // Field:  [31:0] DATA
14128 //
14129 // SRAM data
14130 #define RFC_ULLRAM_BANK1661_DATA_W                                          32
14131 #define RFC_ULLRAM_BANK1661_DATA_M                                  0xFFFFFFFF
14132 #define RFC_ULLRAM_BANK1661_DATA_S                                           0
14133 
14134 //*****************************************************************************
14135 //
14136 // Register: RFC_ULLRAM_O_BANK1662
14137 //
14138 //*****************************************************************************
14139 // Field:  [31:0] DATA
14140 //
14141 // SRAM data
14142 #define RFC_ULLRAM_BANK1662_DATA_W                                          32
14143 #define RFC_ULLRAM_BANK1662_DATA_M                                  0xFFFFFFFF
14144 #define RFC_ULLRAM_BANK1662_DATA_S                                           0
14145 
14146 //*****************************************************************************
14147 //
14148 // Register: RFC_ULLRAM_O_BANK1663
14149 //
14150 //*****************************************************************************
14151 // Field:  [31:0] DATA
14152 //
14153 // SRAM data
14154 #define RFC_ULLRAM_BANK1663_DATA_W                                          32
14155 #define RFC_ULLRAM_BANK1663_DATA_M                                  0xFFFFFFFF
14156 #define RFC_ULLRAM_BANK1663_DATA_S                                           0
14157 
14158 //*****************************************************************************
14159 //
14160 // Register: RFC_ULLRAM_O_BANK1664
14161 //
14162 //*****************************************************************************
14163 // Field:  [31:0] DATA
14164 //
14165 // SRAM data
14166 #define RFC_ULLRAM_BANK1664_DATA_W                                          32
14167 #define RFC_ULLRAM_BANK1664_DATA_M                                  0xFFFFFFFF
14168 #define RFC_ULLRAM_BANK1664_DATA_S                                           0
14169 
14170 //*****************************************************************************
14171 //
14172 // Register: RFC_ULLRAM_O_BANK1665
14173 //
14174 //*****************************************************************************
14175 // Field:  [31:0] DATA
14176 //
14177 // SRAM data
14178 #define RFC_ULLRAM_BANK1665_DATA_W                                          32
14179 #define RFC_ULLRAM_BANK1665_DATA_M                                  0xFFFFFFFF
14180 #define RFC_ULLRAM_BANK1665_DATA_S                                           0
14181 
14182 //*****************************************************************************
14183 //
14184 // Register: RFC_ULLRAM_O_BANK1666
14185 //
14186 //*****************************************************************************
14187 // Field:  [31:0] DATA
14188 //
14189 // SRAM data
14190 #define RFC_ULLRAM_BANK1666_DATA_W                                          32
14191 #define RFC_ULLRAM_BANK1666_DATA_M                                  0xFFFFFFFF
14192 #define RFC_ULLRAM_BANK1666_DATA_S                                           0
14193 
14194 //*****************************************************************************
14195 //
14196 // Register: RFC_ULLRAM_O_BANK1667
14197 //
14198 //*****************************************************************************
14199 // Field:  [31:0] DATA
14200 //
14201 // SRAM data
14202 #define RFC_ULLRAM_BANK1667_DATA_W                                          32
14203 #define RFC_ULLRAM_BANK1667_DATA_M                                  0xFFFFFFFF
14204 #define RFC_ULLRAM_BANK1667_DATA_S                                           0
14205 
14206 //*****************************************************************************
14207 //
14208 // Register: RFC_ULLRAM_O_BANK1668
14209 //
14210 //*****************************************************************************
14211 // Field:  [31:0] DATA
14212 //
14213 // SRAM data
14214 #define RFC_ULLRAM_BANK1668_DATA_W                                          32
14215 #define RFC_ULLRAM_BANK1668_DATA_M                                  0xFFFFFFFF
14216 #define RFC_ULLRAM_BANK1668_DATA_S                                           0
14217 
14218 //*****************************************************************************
14219 //
14220 // Register: RFC_ULLRAM_O_BANK1669
14221 //
14222 //*****************************************************************************
14223 // Field:  [31:0] DATA
14224 //
14225 // SRAM data
14226 #define RFC_ULLRAM_BANK1669_DATA_W                                          32
14227 #define RFC_ULLRAM_BANK1669_DATA_M                                  0xFFFFFFFF
14228 #define RFC_ULLRAM_BANK1669_DATA_S                                           0
14229 
14230 //*****************************************************************************
14231 //
14232 // Register: RFC_ULLRAM_O_BANK1670
14233 //
14234 //*****************************************************************************
14235 // Field:  [31:0] DATA
14236 //
14237 // SRAM data
14238 #define RFC_ULLRAM_BANK1670_DATA_W                                          32
14239 #define RFC_ULLRAM_BANK1670_DATA_M                                  0xFFFFFFFF
14240 #define RFC_ULLRAM_BANK1670_DATA_S                                           0
14241 
14242 //*****************************************************************************
14243 //
14244 // Register: RFC_ULLRAM_O_BANK1671
14245 //
14246 //*****************************************************************************
14247 // Field:  [31:0] DATA
14248 //
14249 // SRAM data
14250 #define RFC_ULLRAM_BANK1671_DATA_W                                          32
14251 #define RFC_ULLRAM_BANK1671_DATA_M                                  0xFFFFFFFF
14252 #define RFC_ULLRAM_BANK1671_DATA_S                                           0
14253 
14254 //*****************************************************************************
14255 //
14256 // Register: RFC_ULLRAM_O_BANK1672
14257 //
14258 //*****************************************************************************
14259 // Field:  [31:0] DATA
14260 //
14261 // SRAM data
14262 #define RFC_ULLRAM_BANK1672_DATA_W                                          32
14263 #define RFC_ULLRAM_BANK1672_DATA_M                                  0xFFFFFFFF
14264 #define RFC_ULLRAM_BANK1672_DATA_S                                           0
14265 
14266 //*****************************************************************************
14267 //
14268 // Register: RFC_ULLRAM_O_BANK1673
14269 //
14270 //*****************************************************************************
14271 // Field:  [31:0] DATA
14272 //
14273 // SRAM data
14274 #define RFC_ULLRAM_BANK1673_DATA_W                                          32
14275 #define RFC_ULLRAM_BANK1673_DATA_M                                  0xFFFFFFFF
14276 #define RFC_ULLRAM_BANK1673_DATA_S                                           0
14277 
14278 //*****************************************************************************
14279 //
14280 // Register: RFC_ULLRAM_O_BANK1674
14281 //
14282 //*****************************************************************************
14283 // Field:  [31:0] DATA
14284 //
14285 // SRAM data
14286 #define RFC_ULLRAM_BANK1674_DATA_W                                          32
14287 #define RFC_ULLRAM_BANK1674_DATA_M                                  0xFFFFFFFF
14288 #define RFC_ULLRAM_BANK1674_DATA_S                                           0
14289 
14290 //*****************************************************************************
14291 //
14292 // Register: RFC_ULLRAM_O_BANK1675
14293 //
14294 //*****************************************************************************
14295 // Field:  [31:0] DATA
14296 //
14297 // SRAM data
14298 #define RFC_ULLRAM_BANK1675_DATA_W                                          32
14299 #define RFC_ULLRAM_BANK1675_DATA_M                                  0xFFFFFFFF
14300 #define RFC_ULLRAM_BANK1675_DATA_S                                           0
14301 
14302 //*****************************************************************************
14303 //
14304 // Register: RFC_ULLRAM_O_BANK1676
14305 //
14306 //*****************************************************************************
14307 // Field:  [31:0] DATA
14308 //
14309 // SRAM data
14310 #define RFC_ULLRAM_BANK1676_DATA_W                                          32
14311 #define RFC_ULLRAM_BANK1676_DATA_M                                  0xFFFFFFFF
14312 #define RFC_ULLRAM_BANK1676_DATA_S                                           0
14313 
14314 //*****************************************************************************
14315 //
14316 // Register: RFC_ULLRAM_O_BANK1677
14317 //
14318 //*****************************************************************************
14319 // Field:  [31:0] DATA
14320 //
14321 // SRAM data
14322 #define RFC_ULLRAM_BANK1677_DATA_W                                          32
14323 #define RFC_ULLRAM_BANK1677_DATA_M                                  0xFFFFFFFF
14324 #define RFC_ULLRAM_BANK1677_DATA_S                                           0
14325 
14326 //*****************************************************************************
14327 //
14328 // Register: RFC_ULLRAM_O_BANK1678
14329 //
14330 //*****************************************************************************
14331 // Field:  [31:0] DATA
14332 //
14333 // SRAM data
14334 #define RFC_ULLRAM_BANK1678_DATA_W                                          32
14335 #define RFC_ULLRAM_BANK1678_DATA_M                                  0xFFFFFFFF
14336 #define RFC_ULLRAM_BANK1678_DATA_S                                           0
14337 
14338 //*****************************************************************************
14339 //
14340 // Register: RFC_ULLRAM_O_BANK1679
14341 //
14342 //*****************************************************************************
14343 // Field:  [31:0] DATA
14344 //
14345 // SRAM data
14346 #define RFC_ULLRAM_BANK1679_DATA_W                                          32
14347 #define RFC_ULLRAM_BANK1679_DATA_M                                  0xFFFFFFFF
14348 #define RFC_ULLRAM_BANK1679_DATA_S                                           0
14349 
14350 //*****************************************************************************
14351 //
14352 // Register: RFC_ULLRAM_O_BANK1680
14353 //
14354 //*****************************************************************************
14355 // Field:  [31:0] DATA
14356 //
14357 // SRAM data
14358 #define RFC_ULLRAM_BANK1680_DATA_W                                          32
14359 #define RFC_ULLRAM_BANK1680_DATA_M                                  0xFFFFFFFF
14360 #define RFC_ULLRAM_BANK1680_DATA_S                                           0
14361 
14362 //*****************************************************************************
14363 //
14364 // Register: RFC_ULLRAM_O_BANK1681
14365 //
14366 //*****************************************************************************
14367 // Field:  [31:0] DATA
14368 //
14369 // SRAM data
14370 #define RFC_ULLRAM_BANK1681_DATA_W                                          32
14371 #define RFC_ULLRAM_BANK1681_DATA_M                                  0xFFFFFFFF
14372 #define RFC_ULLRAM_BANK1681_DATA_S                                           0
14373 
14374 //*****************************************************************************
14375 //
14376 // Register: RFC_ULLRAM_O_BANK1682
14377 //
14378 //*****************************************************************************
14379 // Field:  [31:0] DATA
14380 //
14381 // SRAM data
14382 #define RFC_ULLRAM_BANK1682_DATA_W                                          32
14383 #define RFC_ULLRAM_BANK1682_DATA_M                                  0xFFFFFFFF
14384 #define RFC_ULLRAM_BANK1682_DATA_S                                           0
14385 
14386 //*****************************************************************************
14387 //
14388 // Register: RFC_ULLRAM_O_BANK1683
14389 //
14390 //*****************************************************************************
14391 // Field:  [31:0] DATA
14392 //
14393 // SRAM data
14394 #define RFC_ULLRAM_BANK1683_DATA_W                                          32
14395 #define RFC_ULLRAM_BANK1683_DATA_M                                  0xFFFFFFFF
14396 #define RFC_ULLRAM_BANK1683_DATA_S                                           0
14397 
14398 //*****************************************************************************
14399 //
14400 // Register: RFC_ULLRAM_O_BANK1684
14401 //
14402 //*****************************************************************************
14403 // Field:  [31:0] DATA
14404 //
14405 // SRAM data
14406 #define RFC_ULLRAM_BANK1684_DATA_W                                          32
14407 #define RFC_ULLRAM_BANK1684_DATA_M                                  0xFFFFFFFF
14408 #define RFC_ULLRAM_BANK1684_DATA_S                                           0
14409 
14410 //*****************************************************************************
14411 //
14412 // Register: RFC_ULLRAM_O_BANK1685
14413 //
14414 //*****************************************************************************
14415 // Field:  [31:0] DATA
14416 //
14417 // SRAM data
14418 #define RFC_ULLRAM_BANK1685_DATA_W                                          32
14419 #define RFC_ULLRAM_BANK1685_DATA_M                                  0xFFFFFFFF
14420 #define RFC_ULLRAM_BANK1685_DATA_S                                           0
14421 
14422 //*****************************************************************************
14423 //
14424 // Register: RFC_ULLRAM_O_BANK1686
14425 //
14426 //*****************************************************************************
14427 // Field:  [31:0] DATA
14428 //
14429 // SRAM data
14430 #define RFC_ULLRAM_BANK1686_DATA_W                                          32
14431 #define RFC_ULLRAM_BANK1686_DATA_M                                  0xFFFFFFFF
14432 #define RFC_ULLRAM_BANK1686_DATA_S                                           0
14433 
14434 //*****************************************************************************
14435 //
14436 // Register: RFC_ULLRAM_O_BANK1687
14437 //
14438 //*****************************************************************************
14439 // Field:  [31:0] DATA
14440 //
14441 // SRAM data
14442 #define RFC_ULLRAM_BANK1687_DATA_W                                          32
14443 #define RFC_ULLRAM_BANK1687_DATA_M                                  0xFFFFFFFF
14444 #define RFC_ULLRAM_BANK1687_DATA_S                                           0
14445 
14446 //*****************************************************************************
14447 //
14448 // Register: RFC_ULLRAM_O_BANK1688
14449 //
14450 //*****************************************************************************
14451 // Field:  [31:0] DATA
14452 //
14453 // SRAM data
14454 #define RFC_ULLRAM_BANK1688_DATA_W                                          32
14455 #define RFC_ULLRAM_BANK1688_DATA_M                                  0xFFFFFFFF
14456 #define RFC_ULLRAM_BANK1688_DATA_S                                           0
14457 
14458 //*****************************************************************************
14459 //
14460 // Register: RFC_ULLRAM_O_BANK1689
14461 //
14462 //*****************************************************************************
14463 // Field:  [31:0] DATA
14464 //
14465 // SRAM data
14466 #define RFC_ULLRAM_BANK1689_DATA_W                                          32
14467 #define RFC_ULLRAM_BANK1689_DATA_M                                  0xFFFFFFFF
14468 #define RFC_ULLRAM_BANK1689_DATA_S                                           0
14469 
14470 //*****************************************************************************
14471 //
14472 // Register: RFC_ULLRAM_O_BANK1690
14473 //
14474 //*****************************************************************************
14475 // Field:  [31:0] DATA
14476 //
14477 // SRAM data
14478 #define RFC_ULLRAM_BANK1690_DATA_W                                          32
14479 #define RFC_ULLRAM_BANK1690_DATA_M                                  0xFFFFFFFF
14480 #define RFC_ULLRAM_BANK1690_DATA_S                                           0
14481 
14482 //*****************************************************************************
14483 //
14484 // Register: RFC_ULLRAM_O_BANK1691
14485 //
14486 //*****************************************************************************
14487 // Field:  [31:0] DATA
14488 //
14489 // SRAM data
14490 #define RFC_ULLRAM_BANK1691_DATA_W                                          32
14491 #define RFC_ULLRAM_BANK1691_DATA_M                                  0xFFFFFFFF
14492 #define RFC_ULLRAM_BANK1691_DATA_S                                           0
14493 
14494 //*****************************************************************************
14495 //
14496 // Register: RFC_ULLRAM_O_BANK1692
14497 //
14498 //*****************************************************************************
14499 // Field:  [31:0] DATA
14500 //
14501 // SRAM data
14502 #define RFC_ULLRAM_BANK1692_DATA_W                                          32
14503 #define RFC_ULLRAM_BANK1692_DATA_M                                  0xFFFFFFFF
14504 #define RFC_ULLRAM_BANK1692_DATA_S                                           0
14505 
14506 //*****************************************************************************
14507 //
14508 // Register: RFC_ULLRAM_O_BANK1693
14509 //
14510 //*****************************************************************************
14511 // Field:  [31:0] DATA
14512 //
14513 // SRAM data
14514 #define RFC_ULLRAM_BANK1693_DATA_W                                          32
14515 #define RFC_ULLRAM_BANK1693_DATA_M                                  0xFFFFFFFF
14516 #define RFC_ULLRAM_BANK1693_DATA_S                                           0
14517 
14518 //*****************************************************************************
14519 //
14520 // Register: RFC_ULLRAM_O_BANK1694
14521 //
14522 //*****************************************************************************
14523 // Field:  [31:0] DATA
14524 //
14525 // SRAM data
14526 #define RFC_ULLRAM_BANK1694_DATA_W                                          32
14527 #define RFC_ULLRAM_BANK1694_DATA_M                                  0xFFFFFFFF
14528 #define RFC_ULLRAM_BANK1694_DATA_S                                           0
14529 
14530 //*****************************************************************************
14531 //
14532 // Register: RFC_ULLRAM_O_BANK1695
14533 //
14534 //*****************************************************************************
14535 // Field:  [31:0] DATA
14536 //
14537 // SRAM data
14538 #define RFC_ULLRAM_BANK1695_DATA_W                                          32
14539 #define RFC_ULLRAM_BANK1695_DATA_M                                  0xFFFFFFFF
14540 #define RFC_ULLRAM_BANK1695_DATA_S                                           0
14541 
14542 //*****************************************************************************
14543 //
14544 // Register: RFC_ULLRAM_O_BANK1696
14545 //
14546 //*****************************************************************************
14547 // Field:  [31:0] DATA
14548 //
14549 // SRAM data
14550 #define RFC_ULLRAM_BANK1696_DATA_W                                          32
14551 #define RFC_ULLRAM_BANK1696_DATA_M                                  0xFFFFFFFF
14552 #define RFC_ULLRAM_BANK1696_DATA_S                                           0
14553 
14554 //*****************************************************************************
14555 //
14556 // Register: RFC_ULLRAM_O_BANK1697
14557 //
14558 //*****************************************************************************
14559 // Field:  [31:0] DATA
14560 //
14561 // SRAM data
14562 #define RFC_ULLRAM_BANK1697_DATA_W                                          32
14563 #define RFC_ULLRAM_BANK1697_DATA_M                                  0xFFFFFFFF
14564 #define RFC_ULLRAM_BANK1697_DATA_S                                           0
14565 
14566 //*****************************************************************************
14567 //
14568 // Register: RFC_ULLRAM_O_BANK1698
14569 //
14570 //*****************************************************************************
14571 // Field:  [31:0] DATA
14572 //
14573 // SRAM data
14574 #define RFC_ULLRAM_BANK1698_DATA_W                                          32
14575 #define RFC_ULLRAM_BANK1698_DATA_M                                  0xFFFFFFFF
14576 #define RFC_ULLRAM_BANK1698_DATA_S                                           0
14577 
14578 //*****************************************************************************
14579 //
14580 // Register: RFC_ULLRAM_O_BANK1699
14581 //
14582 //*****************************************************************************
14583 // Field:  [31:0] DATA
14584 //
14585 // SRAM data
14586 #define RFC_ULLRAM_BANK1699_DATA_W                                          32
14587 #define RFC_ULLRAM_BANK1699_DATA_M                                  0xFFFFFFFF
14588 #define RFC_ULLRAM_BANK1699_DATA_S                                           0
14589 
14590 //*****************************************************************************
14591 //
14592 // Register: RFC_ULLRAM_O_BANK1700
14593 //
14594 //*****************************************************************************
14595 // Field:  [31:0] DATA
14596 //
14597 // SRAM data
14598 #define RFC_ULLRAM_BANK1700_DATA_W                                          32
14599 #define RFC_ULLRAM_BANK1700_DATA_M                                  0xFFFFFFFF
14600 #define RFC_ULLRAM_BANK1700_DATA_S                                           0
14601 
14602 //*****************************************************************************
14603 //
14604 // Register: RFC_ULLRAM_O_BANK1701
14605 //
14606 //*****************************************************************************
14607 // Field:  [31:0] DATA
14608 //
14609 // SRAM data
14610 #define RFC_ULLRAM_BANK1701_DATA_W                                          32
14611 #define RFC_ULLRAM_BANK1701_DATA_M                                  0xFFFFFFFF
14612 #define RFC_ULLRAM_BANK1701_DATA_S                                           0
14613 
14614 //*****************************************************************************
14615 //
14616 // Register: RFC_ULLRAM_O_BANK1702
14617 //
14618 //*****************************************************************************
14619 // Field:  [31:0] DATA
14620 //
14621 // SRAM data
14622 #define RFC_ULLRAM_BANK1702_DATA_W                                          32
14623 #define RFC_ULLRAM_BANK1702_DATA_M                                  0xFFFFFFFF
14624 #define RFC_ULLRAM_BANK1702_DATA_S                                           0
14625 
14626 //*****************************************************************************
14627 //
14628 // Register: RFC_ULLRAM_O_BANK1703
14629 //
14630 //*****************************************************************************
14631 // Field:  [31:0] DATA
14632 //
14633 // SRAM data
14634 #define RFC_ULLRAM_BANK1703_DATA_W                                          32
14635 #define RFC_ULLRAM_BANK1703_DATA_M                                  0xFFFFFFFF
14636 #define RFC_ULLRAM_BANK1703_DATA_S                                           0
14637 
14638 //*****************************************************************************
14639 //
14640 // Register: RFC_ULLRAM_O_BANK1704
14641 //
14642 //*****************************************************************************
14643 // Field:  [31:0] DATA
14644 //
14645 // SRAM data
14646 #define RFC_ULLRAM_BANK1704_DATA_W                                          32
14647 #define RFC_ULLRAM_BANK1704_DATA_M                                  0xFFFFFFFF
14648 #define RFC_ULLRAM_BANK1704_DATA_S                                           0
14649 
14650 //*****************************************************************************
14651 //
14652 // Register: RFC_ULLRAM_O_BANK1705
14653 //
14654 //*****************************************************************************
14655 // Field:  [31:0] DATA
14656 //
14657 // SRAM data
14658 #define RFC_ULLRAM_BANK1705_DATA_W                                          32
14659 #define RFC_ULLRAM_BANK1705_DATA_M                                  0xFFFFFFFF
14660 #define RFC_ULLRAM_BANK1705_DATA_S                                           0
14661 
14662 //*****************************************************************************
14663 //
14664 // Register: RFC_ULLRAM_O_BANK1706
14665 //
14666 //*****************************************************************************
14667 // Field:  [31:0] DATA
14668 //
14669 // SRAM data
14670 #define RFC_ULLRAM_BANK1706_DATA_W                                          32
14671 #define RFC_ULLRAM_BANK1706_DATA_M                                  0xFFFFFFFF
14672 #define RFC_ULLRAM_BANK1706_DATA_S                                           0
14673 
14674 //*****************************************************************************
14675 //
14676 // Register: RFC_ULLRAM_O_BANK1707
14677 //
14678 //*****************************************************************************
14679 // Field:  [31:0] DATA
14680 //
14681 // SRAM data
14682 #define RFC_ULLRAM_BANK1707_DATA_W                                          32
14683 #define RFC_ULLRAM_BANK1707_DATA_M                                  0xFFFFFFFF
14684 #define RFC_ULLRAM_BANK1707_DATA_S                                           0
14685 
14686 //*****************************************************************************
14687 //
14688 // Register: RFC_ULLRAM_O_BANK1708
14689 //
14690 //*****************************************************************************
14691 // Field:  [31:0] DATA
14692 //
14693 // SRAM data
14694 #define RFC_ULLRAM_BANK1708_DATA_W                                          32
14695 #define RFC_ULLRAM_BANK1708_DATA_M                                  0xFFFFFFFF
14696 #define RFC_ULLRAM_BANK1708_DATA_S                                           0
14697 
14698 //*****************************************************************************
14699 //
14700 // Register: RFC_ULLRAM_O_BANK1709
14701 //
14702 //*****************************************************************************
14703 // Field:  [31:0] DATA
14704 //
14705 // SRAM data
14706 #define RFC_ULLRAM_BANK1709_DATA_W                                          32
14707 #define RFC_ULLRAM_BANK1709_DATA_M                                  0xFFFFFFFF
14708 #define RFC_ULLRAM_BANK1709_DATA_S                                           0
14709 
14710 //*****************************************************************************
14711 //
14712 // Register: RFC_ULLRAM_O_BANK1710
14713 //
14714 //*****************************************************************************
14715 // Field:  [31:0] DATA
14716 //
14717 // SRAM data
14718 #define RFC_ULLRAM_BANK1710_DATA_W                                          32
14719 #define RFC_ULLRAM_BANK1710_DATA_M                                  0xFFFFFFFF
14720 #define RFC_ULLRAM_BANK1710_DATA_S                                           0
14721 
14722 //*****************************************************************************
14723 //
14724 // Register: RFC_ULLRAM_O_BANK1711
14725 //
14726 //*****************************************************************************
14727 // Field:  [31:0] DATA
14728 //
14729 // SRAM data
14730 #define RFC_ULLRAM_BANK1711_DATA_W                                          32
14731 #define RFC_ULLRAM_BANK1711_DATA_M                                  0xFFFFFFFF
14732 #define RFC_ULLRAM_BANK1711_DATA_S                                           0
14733 
14734 //*****************************************************************************
14735 //
14736 // Register: RFC_ULLRAM_O_BANK1712
14737 //
14738 //*****************************************************************************
14739 // Field:  [31:0] DATA
14740 //
14741 // SRAM data
14742 #define RFC_ULLRAM_BANK1712_DATA_W                                          32
14743 #define RFC_ULLRAM_BANK1712_DATA_M                                  0xFFFFFFFF
14744 #define RFC_ULLRAM_BANK1712_DATA_S                                           0
14745 
14746 //*****************************************************************************
14747 //
14748 // Register: RFC_ULLRAM_O_BANK1713
14749 //
14750 //*****************************************************************************
14751 // Field:  [31:0] DATA
14752 //
14753 // SRAM data
14754 #define RFC_ULLRAM_BANK1713_DATA_W                                          32
14755 #define RFC_ULLRAM_BANK1713_DATA_M                                  0xFFFFFFFF
14756 #define RFC_ULLRAM_BANK1713_DATA_S                                           0
14757 
14758 //*****************************************************************************
14759 //
14760 // Register: RFC_ULLRAM_O_BANK1714
14761 //
14762 //*****************************************************************************
14763 // Field:  [31:0] DATA
14764 //
14765 // SRAM data
14766 #define RFC_ULLRAM_BANK1714_DATA_W                                          32
14767 #define RFC_ULLRAM_BANK1714_DATA_M                                  0xFFFFFFFF
14768 #define RFC_ULLRAM_BANK1714_DATA_S                                           0
14769 
14770 //*****************************************************************************
14771 //
14772 // Register: RFC_ULLRAM_O_BANK1715
14773 //
14774 //*****************************************************************************
14775 // Field:  [31:0] DATA
14776 //
14777 // SRAM data
14778 #define RFC_ULLRAM_BANK1715_DATA_W                                          32
14779 #define RFC_ULLRAM_BANK1715_DATA_M                                  0xFFFFFFFF
14780 #define RFC_ULLRAM_BANK1715_DATA_S                                           0
14781 
14782 //*****************************************************************************
14783 //
14784 // Register: RFC_ULLRAM_O_BANK1716
14785 //
14786 //*****************************************************************************
14787 // Field:  [31:0] DATA
14788 //
14789 // SRAM data
14790 #define RFC_ULLRAM_BANK1716_DATA_W                                          32
14791 #define RFC_ULLRAM_BANK1716_DATA_M                                  0xFFFFFFFF
14792 #define RFC_ULLRAM_BANK1716_DATA_S                                           0
14793 
14794 //*****************************************************************************
14795 //
14796 // Register: RFC_ULLRAM_O_BANK1717
14797 //
14798 //*****************************************************************************
14799 // Field:  [31:0] DATA
14800 //
14801 // SRAM data
14802 #define RFC_ULLRAM_BANK1717_DATA_W                                          32
14803 #define RFC_ULLRAM_BANK1717_DATA_M                                  0xFFFFFFFF
14804 #define RFC_ULLRAM_BANK1717_DATA_S                                           0
14805 
14806 //*****************************************************************************
14807 //
14808 // Register: RFC_ULLRAM_O_BANK1718
14809 //
14810 //*****************************************************************************
14811 // Field:  [31:0] DATA
14812 //
14813 // SRAM data
14814 #define RFC_ULLRAM_BANK1718_DATA_W                                          32
14815 #define RFC_ULLRAM_BANK1718_DATA_M                                  0xFFFFFFFF
14816 #define RFC_ULLRAM_BANK1718_DATA_S                                           0
14817 
14818 //*****************************************************************************
14819 //
14820 // Register: RFC_ULLRAM_O_BANK1719
14821 //
14822 //*****************************************************************************
14823 // Field:  [31:0] DATA
14824 //
14825 // SRAM data
14826 #define RFC_ULLRAM_BANK1719_DATA_W                                          32
14827 #define RFC_ULLRAM_BANK1719_DATA_M                                  0xFFFFFFFF
14828 #define RFC_ULLRAM_BANK1719_DATA_S                                           0
14829 
14830 //*****************************************************************************
14831 //
14832 // Register: RFC_ULLRAM_O_BANK1720
14833 //
14834 //*****************************************************************************
14835 // Field:  [31:0] DATA
14836 //
14837 // SRAM data
14838 #define RFC_ULLRAM_BANK1720_DATA_W                                          32
14839 #define RFC_ULLRAM_BANK1720_DATA_M                                  0xFFFFFFFF
14840 #define RFC_ULLRAM_BANK1720_DATA_S                                           0
14841 
14842 //*****************************************************************************
14843 //
14844 // Register: RFC_ULLRAM_O_BANK1721
14845 //
14846 //*****************************************************************************
14847 // Field:  [31:0] DATA
14848 //
14849 // SRAM data
14850 #define RFC_ULLRAM_BANK1721_DATA_W                                          32
14851 #define RFC_ULLRAM_BANK1721_DATA_M                                  0xFFFFFFFF
14852 #define RFC_ULLRAM_BANK1721_DATA_S                                           0
14853 
14854 //*****************************************************************************
14855 //
14856 // Register: RFC_ULLRAM_O_BANK1722
14857 //
14858 //*****************************************************************************
14859 // Field:  [31:0] DATA
14860 //
14861 // SRAM data
14862 #define RFC_ULLRAM_BANK1722_DATA_W                                          32
14863 #define RFC_ULLRAM_BANK1722_DATA_M                                  0xFFFFFFFF
14864 #define RFC_ULLRAM_BANK1722_DATA_S                                           0
14865 
14866 //*****************************************************************************
14867 //
14868 // Register: RFC_ULLRAM_O_BANK1723
14869 //
14870 //*****************************************************************************
14871 // Field:  [31:0] DATA
14872 //
14873 // SRAM data
14874 #define RFC_ULLRAM_BANK1723_DATA_W                                          32
14875 #define RFC_ULLRAM_BANK1723_DATA_M                                  0xFFFFFFFF
14876 #define RFC_ULLRAM_BANK1723_DATA_S                                           0
14877 
14878 //*****************************************************************************
14879 //
14880 // Register: RFC_ULLRAM_O_BANK1724
14881 //
14882 //*****************************************************************************
14883 // Field:  [31:0] DATA
14884 //
14885 // SRAM data
14886 #define RFC_ULLRAM_BANK1724_DATA_W                                          32
14887 #define RFC_ULLRAM_BANK1724_DATA_M                                  0xFFFFFFFF
14888 #define RFC_ULLRAM_BANK1724_DATA_S                                           0
14889 
14890 //*****************************************************************************
14891 //
14892 // Register: RFC_ULLRAM_O_BANK1725
14893 //
14894 //*****************************************************************************
14895 // Field:  [31:0] DATA
14896 //
14897 // SRAM data
14898 #define RFC_ULLRAM_BANK1725_DATA_W                                          32
14899 #define RFC_ULLRAM_BANK1725_DATA_M                                  0xFFFFFFFF
14900 #define RFC_ULLRAM_BANK1725_DATA_S                                           0
14901 
14902 //*****************************************************************************
14903 //
14904 // Register: RFC_ULLRAM_O_BANK1726
14905 //
14906 //*****************************************************************************
14907 // Field:  [31:0] DATA
14908 //
14909 // SRAM data
14910 #define RFC_ULLRAM_BANK1726_DATA_W                                          32
14911 #define RFC_ULLRAM_BANK1726_DATA_M                                  0xFFFFFFFF
14912 #define RFC_ULLRAM_BANK1726_DATA_S                                           0
14913 
14914 //*****************************************************************************
14915 //
14916 // Register: RFC_ULLRAM_O_BANK1727
14917 //
14918 //*****************************************************************************
14919 // Field:  [31:0] DATA
14920 //
14921 // SRAM data
14922 #define RFC_ULLRAM_BANK1727_DATA_W                                          32
14923 #define RFC_ULLRAM_BANK1727_DATA_M                                  0xFFFFFFFF
14924 #define RFC_ULLRAM_BANK1727_DATA_S                                           0
14925 
14926 //*****************************************************************************
14927 //
14928 // Register: RFC_ULLRAM_O_BANK1728
14929 //
14930 //*****************************************************************************
14931 // Field:  [31:0] DATA
14932 //
14933 // SRAM data
14934 #define RFC_ULLRAM_BANK1728_DATA_W                                          32
14935 #define RFC_ULLRAM_BANK1728_DATA_M                                  0xFFFFFFFF
14936 #define RFC_ULLRAM_BANK1728_DATA_S                                           0
14937 
14938 //*****************************************************************************
14939 //
14940 // Register: RFC_ULLRAM_O_BANK1729
14941 //
14942 //*****************************************************************************
14943 // Field:  [31:0] DATA
14944 //
14945 // SRAM data
14946 #define RFC_ULLRAM_BANK1729_DATA_W                                          32
14947 #define RFC_ULLRAM_BANK1729_DATA_M                                  0xFFFFFFFF
14948 #define RFC_ULLRAM_BANK1729_DATA_S                                           0
14949 
14950 //*****************************************************************************
14951 //
14952 // Register: RFC_ULLRAM_O_BANK1730
14953 //
14954 //*****************************************************************************
14955 // Field:  [31:0] DATA
14956 //
14957 // SRAM data
14958 #define RFC_ULLRAM_BANK1730_DATA_W                                          32
14959 #define RFC_ULLRAM_BANK1730_DATA_M                                  0xFFFFFFFF
14960 #define RFC_ULLRAM_BANK1730_DATA_S                                           0
14961 
14962 //*****************************************************************************
14963 //
14964 // Register: RFC_ULLRAM_O_BANK1731
14965 //
14966 //*****************************************************************************
14967 // Field:  [31:0] DATA
14968 //
14969 // SRAM data
14970 #define RFC_ULLRAM_BANK1731_DATA_W                                          32
14971 #define RFC_ULLRAM_BANK1731_DATA_M                                  0xFFFFFFFF
14972 #define RFC_ULLRAM_BANK1731_DATA_S                                           0
14973 
14974 //*****************************************************************************
14975 //
14976 // Register: RFC_ULLRAM_O_BANK1732
14977 //
14978 //*****************************************************************************
14979 // Field:  [31:0] DATA
14980 //
14981 // SRAM data
14982 #define RFC_ULLRAM_BANK1732_DATA_W                                          32
14983 #define RFC_ULLRAM_BANK1732_DATA_M                                  0xFFFFFFFF
14984 #define RFC_ULLRAM_BANK1732_DATA_S                                           0
14985 
14986 //*****************************************************************************
14987 //
14988 // Register: RFC_ULLRAM_O_BANK1733
14989 //
14990 //*****************************************************************************
14991 // Field:  [31:0] DATA
14992 //
14993 // SRAM data
14994 #define RFC_ULLRAM_BANK1733_DATA_W                                          32
14995 #define RFC_ULLRAM_BANK1733_DATA_M                                  0xFFFFFFFF
14996 #define RFC_ULLRAM_BANK1733_DATA_S                                           0
14997 
14998 //*****************************************************************************
14999 //
15000 // Register: RFC_ULLRAM_O_BANK1734
15001 //
15002 //*****************************************************************************
15003 // Field:  [31:0] DATA
15004 //
15005 // SRAM data
15006 #define RFC_ULLRAM_BANK1734_DATA_W                                          32
15007 #define RFC_ULLRAM_BANK1734_DATA_M                                  0xFFFFFFFF
15008 #define RFC_ULLRAM_BANK1734_DATA_S                                           0
15009 
15010 //*****************************************************************************
15011 //
15012 // Register: RFC_ULLRAM_O_BANK1735
15013 //
15014 //*****************************************************************************
15015 // Field:  [31:0] DATA
15016 //
15017 // SRAM data
15018 #define RFC_ULLRAM_BANK1735_DATA_W                                          32
15019 #define RFC_ULLRAM_BANK1735_DATA_M                                  0xFFFFFFFF
15020 #define RFC_ULLRAM_BANK1735_DATA_S                                           0
15021 
15022 //*****************************************************************************
15023 //
15024 // Register: RFC_ULLRAM_O_BANK1736
15025 //
15026 //*****************************************************************************
15027 // Field:  [31:0] DATA
15028 //
15029 // SRAM data
15030 #define RFC_ULLRAM_BANK1736_DATA_W                                          32
15031 #define RFC_ULLRAM_BANK1736_DATA_M                                  0xFFFFFFFF
15032 #define RFC_ULLRAM_BANK1736_DATA_S                                           0
15033 
15034 //*****************************************************************************
15035 //
15036 // Register: RFC_ULLRAM_O_BANK1737
15037 //
15038 //*****************************************************************************
15039 // Field:  [31:0] DATA
15040 //
15041 // SRAM data
15042 #define RFC_ULLRAM_BANK1737_DATA_W                                          32
15043 #define RFC_ULLRAM_BANK1737_DATA_M                                  0xFFFFFFFF
15044 #define RFC_ULLRAM_BANK1737_DATA_S                                           0
15045 
15046 //*****************************************************************************
15047 //
15048 // Register: RFC_ULLRAM_O_BANK1738
15049 //
15050 //*****************************************************************************
15051 // Field:  [31:0] DATA
15052 //
15053 // SRAM data
15054 #define RFC_ULLRAM_BANK1738_DATA_W                                          32
15055 #define RFC_ULLRAM_BANK1738_DATA_M                                  0xFFFFFFFF
15056 #define RFC_ULLRAM_BANK1738_DATA_S                                           0
15057 
15058 //*****************************************************************************
15059 //
15060 // Register: RFC_ULLRAM_O_BANK1739
15061 //
15062 //*****************************************************************************
15063 // Field:  [31:0] DATA
15064 //
15065 // SRAM data
15066 #define RFC_ULLRAM_BANK1739_DATA_W                                          32
15067 #define RFC_ULLRAM_BANK1739_DATA_M                                  0xFFFFFFFF
15068 #define RFC_ULLRAM_BANK1739_DATA_S                                           0
15069 
15070 //*****************************************************************************
15071 //
15072 // Register: RFC_ULLRAM_O_BANK1740
15073 //
15074 //*****************************************************************************
15075 // Field:  [31:0] DATA
15076 //
15077 // SRAM data
15078 #define RFC_ULLRAM_BANK1740_DATA_W                                          32
15079 #define RFC_ULLRAM_BANK1740_DATA_M                                  0xFFFFFFFF
15080 #define RFC_ULLRAM_BANK1740_DATA_S                                           0
15081 
15082 //*****************************************************************************
15083 //
15084 // Register: RFC_ULLRAM_O_BANK1741
15085 //
15086 //*****************************************************************************
15087 // Field:  [31:0] DATA
15088 //
15089 // SRAM data
15090 #define RFC_ULLRAM_BANK1741_DATA_W                                          32
15091 #define RFC_ULLRAM_BANK1741_DATA_M                                  0xFFFFFFFF
15092 #define RFC_ULLRAM_BANK1741_DATA_S                                           0
15093 
15094 //*****************************************************************************
15095 //
15096 // Register: RFC_ULLRAM_O_BANK1742
15097 //
15098 //*****************************************************************************
15099 // Field:  [31:0] DATA
15100 //
15101 // SRAM data
15102 #define RFC_ULLRAM_BANK1742_DATA_W                                          32
15103 #define RFC_ULLRAM_BANK1742_DATA_M                                  0xFFFFFFFF
15104 #define RFC_ULLRAM_BANK1742_DATA_S                                           0
15105 
15106 //*****************************************************************************
15107 //
15108 // Register: RFC_ULLRAM_O_BANK1743
15109 //
15110 //*****************************************************************************
15111 // Field:  [31:0] DATA
15112 //
15113 // SRAM data
15114 #define RFC_ULLRAM_BANK1743_DATA_W                                          32
15115 #define RFC_ULLRAM_BANK1743_DATA_M                                  0xFFFFFFFF
15116 #define RFC_ULLRAM_BANK1743_DATA_S                                           0
15117 
15118 //*****************************************************************************
15119 //
15120 // Register: RFC_ULLRAM_O_BANK1744
15121 //
15122 //*****************************************************************************
15123 // Field:  [31:0] DATA
15124 //
15125 // SRAM data
15126 #define RFC_ULLRAM_BANK1744_DATA_W                                          32
15127 #define RFC_ULLRAM_BANK1744_DATA_M                                  0xFFFFFFFF
15128 #define RFC_ULLRAM_BANK1744_DATA_S                                           0
15129 
15130 //*****************************************************************************
15131 //
15132 // Register: RFC_ULLRAM_O_BANK1745
15133 //
15134 //*****************************************************************************
15135 // Field:  [31:0] DATA
15136 //
15137 // SRAM data
15138 #define RFC_ULLRAM_BANK1745_DATA_W                                          32
15139 #define RFC_ULLRAM_BANK1745_DATA_M                                  0xFFFFFFFF
15140 #define RFC_ULLRAM_BANK1745_DATA_S                                           0
15141 
15142 //*****************************************************************************
15143 //
15144 // Register: RFC_ULLRAM_O_BANK1746
15145 //
15146 //*****************************************************************************
15147 // Field:  [31:0] DATA
15148 //
15149 // SRAM data
15150 #define RFC_ULLRAM_BANK1746_DATA_W                                          32
15151 #define RFC_ULLRAM_BANK1746_DATA_M                                  0xFFFFFFFF
15152 #define RFC_ULLRAM_BANK1746_DATA_S                                           0
15153 
15154 //*****************************************************************************
15155 //
15156 // Register: RFC_ULLRAM_O_BANK1747
15157 //
15158 //*****************************************************************************
15159 // Field:  [31:0] DATA
15160 //
15161 // SRAM data
15162 #define RFC_ULLRAM_BANK1747_DATA_W                                          32
15163 #define RFC_ULLRAM_BANK1747_DATA_M                                  0xFFFFFFFF
15164 #define RFC_ULLRAM_BANK1747_DATA_S                                           0
15165 
15166 //*****************************************************************************
15167 //
15168 // Register: RFC_ULLRAM_O_BANK1748
15169 //
15170 //*****************************************************************************
15171 // Field:  [31:0] DATA
15172 //
15173 // SRAM data
15174 #define RFC_ULLRAM_BANK1748_DATA_W                                          32
15175 #define RFC_ULLRAM_BANK1748_DATA_M                                  0xFFFFFFFF
15176 #define RFC_ULLRAM_BANK1748_DATA_S                                           0
15177 
15178 //*****************************************************************************
15179 //
15180 // Register: RFC_ULLRAM_O_BANK1749
15181 //
15182 //*****************************************************************************
15183 // Field:  [31:0] DATA
15184 //
15185 // SRAM data
15186 #define RFC_ULLRAM_BANK1749_DATA_W                                          32
15187 #define RFC_ULLRAM_BANK1749_DATA_M                                  0xFFFFFFFF
15188 #define RFC_ULLRAM_BANK1749_DATA_S                                           0
15189 
15190 //*****************************************************************************
15191 //
15192 // Register: RFC_ULLRAM_O_BANK1750
15193 //
15194 //*****************************************************************************
15195 // Field:  [31:0] DATA
15196 //
15197 // SRAM data
15198 #define RFC_ULLRAM_BANK1750_DATA_W                                          32
15199 #define RFC_ULLRAM_BANK1750_DATA_M                                  0xFFFFFFFF
15200 #define RFC_ULLRAM_BANK1750_DATA_S                                           0
15201 
15202 //*****************************************************************************
15203 //
15204 // Register: RFC_ULLRAM_O_BANK1751
15205 //
15206 //*****************************************************************************
15207 // Field:  [31:0] DATA
15208 //
15209 // SRAM data
15210 #define RFC_ULLRAM_BANK1751_DATA_W                                          32
15211 #define RFC_ULLRAM_BANK1751_DATA_M                                  0xFFFFFFFF
15212 #define RFC_ULLRAM_BANK1751_DATA_S                                           0
15213 
15214 //*****************************************************************************
15215 //
15216 // Register: RFC_ULLRAM_O_BANK1752
15217 //
15218 //*****************************************************************************
15219 // Field:  [31:0] DATA
15220 //
15221 // SRAM data
15222 #define RFC_ULLRAM_BANK1752_DATA_W                                          32
15223 #define RFC_ULLRAM_BANK1752_DATA_M                                  0xFFFFFFFF
15224 #define RFC_ULLRAM_BANK1752_DATA_S                                           0
15225 
15226 //*****************************************************************************
15227 //
15228 // Register: RFC_ULLRAM_O_BANK1753
15229 //
15230 //*****************************************************************************
15231 // Field:  [31:0] DATA
15232 //
15233 // SRAM data
15234 #define RFC_ULLRAM_BANK1753_DATA_W                                          32
15235 #define RFC_ULLRAM_BANK1753_DATA_M                                  0xFFFFFFFF
15236 #define RFC_ULLRAM_BANK1753_DATA_S                                           0
15237 
15238 //*****************************************************************************
15239 //
15240 // Register: RFC_ULLRAM_O_BANK1754
15241 //
15242 //*****************************************************************************
15243 // Field:  [31:0] DATA
15244 //
15245 // SRAM data
15246 #define RFC_ULLRAM_BANK1754_DATA_W                                          32
15247 #define RFC_ULLRAM_BANK1754_DATA_M                                  0xFFFFFFFF
15248 #define RFC_ULLRAM_BANK1754_DATA_S                                           0
15249 
15250 //*****************************************************************************
15251 //
15252 // Register: RFC_ULLRAM_O_BANK1755
15253 //
15254 //*****************************************************************************
15255 // Field:  [31:0] DATA
15256 //
15257 // SRAM data
15258 #define RFC_ULLRAM_BANK1755_DATA_W                                          32
15259 #define RFC_ULLRAM_BANK1755_DATA_M                                  0xFFFFFFFF
15260 #define RFC_ULLRAM_BANK1755_DATA_S                                           0
15261 
15262 //*****************************************************************************
15263 //
15264 // Register: RFC_ULLRAM_O_BANK1756
15265 //
15266 //*****************************************************************************
15267 // Field:  [31:0] DATA
15268 //
15269 // SRAM data
15270 #define RFC_ULLRAM_BANK1756_DATA_W                                          32
15271 #define RFC_ULLRAM_BANK1756_DATA_M                                  0xFFFFFFFF
15272 #define RFC_ULLRAM_BANK1756_DATA_S                                           0
15273 
15274 //*****************************************************************************
15275 //
15276 // Register: RFC_ULLRAM_O_BANK1757
15277 //
15278 //*****************************************************************************
15279 // Field:  [31:0] DATA
15280 //
15281 // SRAM data
15282 #define RFC_ULLRAM_BANK1757_DATA_W                                          32
15283 #define RFC_ULLRAM_BANK1757_DATA_M                                  0xFFFFFFFF
15284 #define RFC_ULLRAM_BANK1757_DATA_S                                           0
15285 
15286 //*****************************************************************************
15287 //
15288 // Register: RFC_ULLRAM_O_BANK1758
15289 //
15290 //*****************************************************************************
15291 // Field:  [31:0] DATA
15292 //
15293 // SRAM data
15294 #define RFC_ULLRAM_BANK1758_DATA_W                                          32
15295 #define RFC_ULLRAM_BANK1758_DATA_M                                  0xFFFFFFFF
15296 #define RFC_ULLRAM_BANK1758_DATA_S                                           0
15297 
15298 //*****************************************************************************
15299 //
15300 // Register: RFC_ULLRAM_O_BANK1759
15301 //
15302 //*****************************************************************************
15303 // Field:  [31:0] DATA
15304 //
15305 // SRAM data
15306 #define RFC_ULLRAM_BANK1759_DATA_W                                          32
15307 #define RFC_ULLRAM_BANK1759_DATA_M                                  0xFFFFFFFF
15308 #define RFC_ULLRAM_BANK1759_DATA_S                                           0
15309 
15310 //*****************************************************************************
15311 //
15312 // Register: RFC_ULLRAM_O_BANK1760
15313 //
15314 //*****************************************************************************
15315 // Field:  [31:0] DATA
15316 //
15317 // SRAM data
15318 #define RFC_ULLRAM_BANK1760_DATA_W                                          32
15319 #define RFC_ULLRAM_BANK1760_DATA_M                                  0xFFFFFFFF
15320 #define RFC_ULLRAM_BANK1760_DATA_S                                           0
15321 
15322 //*****************************************************************************
15323 //
15324 // Register: RFC_ULLRAM_O_BANK1761
15325 //
15326 //*****************************************************************************
15327 // Field:  [31:0] DATA
15328 //
15329 // SRAM data
15330 #define RFC_ULLRAM_BANK1761_DATA_W                                          32
15331 #define RFC_ULLRAM_BANK1761_DATA_M                                  0xFFFFFFFF
15332 #define RFC_ULLRAM_BANK1761_DATA_S                                           0
15333 
15334 //*****************************************************************************
15335 //
15336 // Register: RFC_ULLRAM_O_BANK1762
15337 //
15338 //*****************************************************************************
15339 // Field:  [31:0] DATA
15340 //
15341 // SRAM data
15342 #define RFC_ULLRAM_BANK1762_DATA_W                                          32
15343 #define RFC_ULLRAM_BANK1762_DATA_M                                  0xFFFFFFFF
15344 #define RFC_ULLRAM_BANK1762_DATA_S                                           0
15345 
15346 //*****************************************************************************
15347 //
15348 // Register: RFC_ULLRAM_O_BANK1763
15349 //
15350 //*****************************************************************************
15351 // Field:  [31:0] DATA
15352 //
15353 // SRAM data
15354 #define RFC_ULLRAM_BANK1763_DATA_W                                          32
15355 #define RFC_ULLRAM_BANK1763_DATA_M                                  0xFFFFFFFF
15356 #define RFC_ULLRAM_BANK1763_DATA_S                                           0
15357 
15358 //*****************************************************************************
15359 //
15360 // Register: RFC_ULLRAM_O_BANK1764
15361 //
15362 //*****************************************************************************
15363 // Field:  [31:0] DATA
15364 //
15365 // SRAM data
15366 #define RFC_ULLRAM_BANK1764_DATA_W                                          32
15367 #define RFC_ULLRAM_BANK1764_DATA_M                                  0xFFFFFFFF
15368 #define RFC_ULLRAM_BANK1764_DATA_S                                           0
15369 
15370 //*****************************************************************************
15371 //
15372 // Register: RFC_ULLRAM_O_BANK1765
15373 //
15374 //*****************************************************************************
15375 // Field:  [31:0] DATA
15376 //
15377 // SRAM data
15378 #define RFC_ULLRAM_BANK1765_DATA_W                                          32
15379 #define RFC_ULLRAM_BANK1765_DATA_M                                  0xFFFFFFFF
15380 #define RFC_ULLRAM_BANK1765_DATA_S                                           0
15381 
15382 //*****************************************************************************
15383 //
15384 // Register: RFC_ULLRAM_O_BANK1766
15385 //
15386 //*****************************************************************************
15387 // Field:  [31:0] DATA
15388 //
15389 // SRAM data
15390 #define RFC_ULLRAM_BANK1766_DATA_W                                          32
15391 #define RFC_ULLRAM_BANK1766_DATA_M                                  0xFFFFFFFF
15392 #define RFC_ULLRAM_BANK1766_DATA_S                                           0
15393 
15394 //*****************************************************************************
15395 //
15396 // Register: RFC_ULLRAM_O_BANK1767
15397 //
15398 //*****************************************************************************
15399 // Field:  [31:0] DATA
15400 //
15401 // SRAM data
15402 #define RFC_ULLRAM_BANK1767_DATA_W                                          32
15403 #define RFC_ULLRAM_BANK1767_DATA_M                                  0xFFFFFFFF
15404 #define RFC_ULLRAM_BANK1767_DATA_S                                           0
15405 
15406 //*****************************************************************************
15407 //
15408 // Register: RFC_ULLRAM_O_BANK1768
15409 //
15410 //*****************************************************************************
15411 // Field:  [31:0] DATA
15412 //
15413 // SRAM data
15414 #define RFC_ULLRAM_BANK1768_DATA_W                                          32
15415 #define RFC_ULLRAM_BANK1768_DATA_M                                  0xFFFFFFFF
15416 #define RFC_ULLRAM_BANK1768_DATA_S                                           0
15417 
15418 //*****************************************************************************
15419 //
15420 // Register: RFC_ULLRAM_O_BANK1769
15421 //
15422 //*****************************************************************************
15423 // Field:  [31:0] DATA
15424 //
15425 // SRAM data
15426 #define RFC_ULLRAM_BANK1769_DATA_W                                          32
15427 #define RFC_ULLRAM_BANK1769_DATA_M                                  0xFFFFFFFF
15428 #define RFC_ULLRAM_BANK1769_DATA_S                                           0
15429 
15430 //*****************************************************************************
15431 //
15432 // Register: RFC_ULLRAM_O_BANK1770
15433 //
15434 //*****************************************************************************
15435 // Field:  [31:0] DATA
15436 //
15437 // SRAM data
15438 #define RFC_ULLRAM_BANK1770_DATA_W                                          32
15439 #define RFC_ULLRAM_BANK1770_DATA_M                                  0xFFFFFFFF
15440 #define RFC_ULLRAM_BANK1770_DATA_S                                           0
15441 
15442 //*****************************************************************************
15443 //
15444 // Register: RFC_ULLRAM_O_BANK1771
15445 //
15446 //*****************************************************************************
15447 // Field:  [31:0] DATA
15448 //
15449 // SRAM data
15450 #define RFC_ULLRAM_BANK1771_DATA_W                                          32
15451 #define RFC_ULLRAM_BANK1771_DATA_M                                  0xFFFFFFFF
15452 #define RFC_ULLRAM_BANK1771_DATA_S                                           0
15453 
15454 //*****************************************************************************
15455 //
15456 // Register: RFC_ULLRAM_O_BANK1772
15457 //
15458 //*****************************************************************************
15459 // Field:  [31:0] DATA
15460 //
15461 // SRAM data
15462 #define RFC_ULLRAM_BANK1772_DATA_W                                          32
15463 #define RFC_ULLRAM_BANK1772_DATA_M                                  0xFFFFFFFF
15464 #define RFC_ULLRAM_BANK1772_DATA_S                                           0
15465 
15466 //*****************************************************************************
15467 //
15468 // Register: RFC_ULLRAM_O_BANK1773
15469 //
15470 //*****************************************************************************
15471 // Field:  [31:0] DATA
15472 //
15473 // SRAM data
15474 #define RFC_ULLRAM_BANK1773_DATA_W                                          32
15475 #define RFC_ULLRAM_BANK1773_DATA_M                                  0xFFFFFFFF
15476 #define RFC_ULLRAM_BANK1773_DATA_S                                           0
15477 
15478 //*****************************************************************************
15479 //
15480 // Register: RFC_ULLRAM_O_BANK1774
15481 //
15482 //*****************************************************************************
15483 // Field:  [31:0] DATA
15484 //
15485 // SRAM data
15486 #define RFC_ULLRAM_BANK1774_DATA_W                                          32
15487 #define RFC_ULLRAM_BANK1774_DATA_M                                  0xFFFFFFFF
15488 #define RFC_ULLRAM_BANK1774_DATA_S                                           0
15489 
15490 //*****************************************************************************
15491 //
15492 // Register: RFC_ULLRAM_O_BANK1775
15493 //
15494 //*****************************************************************************
15495 // Field:  [31:0] DATA
15496 //
15497 // SRAM data
15498 #define RFC_ULLRAM_BANK1775_DATA_W                                          32
15499 #define RFC_ULLRAM_BANK1775_DATA_M                                  0xFFFFFFFF
15500 #define RFC_ULLRAM_BANK1775_DATA_S                                           0
15501 
15502 //*****************************************************************************
15503 //
15504 // Register: RFC_ULLRAM_O_BANK1776
15505 //
15506 //*****************************************************************************
15507 // Field:  [31:0] DATA
15508 //
15509 // SRAM data
15510 #define RFC_ULLRAM_BANK1776_DATA_W                                          32
15511 #define RFC_ULLRAM_BANK1776_DATA_M                                  0xFFFFFFFF
15512 #define RFC_ULLRAM_BANK1776_DATA_S                                           0
15513 
15514 //*****************************************************************************
15515 //
15516 // Register: RFC_ULLRAM_O_BANK1777
15517 //
15518 //*****************************************************************************
15519 // Field:  [31:0] DATA
15520 //
15521 // SRAM data
15522 #define RFC_ULLRAM_BANK1777_DATA_W                                          32
15523 #define RFC_ULLRAM_BANK1777_DATA_M                                  0xFFFFFFFF
15524 #define RFC_ULLRAM_BANK1777_DATA_S                                           0
15525 
15526 //*****************************************************************************
15527 //
15528 // Register: RFC_ULLRAM_O_BANK1778
15529 //
15530 //*****************************************************************************
15531 // Field:  [31:0] DATA
15532 //
15533 // SRAM data
15534 #define RFC_ULLRAM_BANK1778_DATA_W                                          32
15535 #define RFC_ULLRAM_BANK1778_DATA_M                                  0xFFFFFFFF
15536 #define RFC_ULLRAM_BANK1778_DATA_S                                           0
15537 
15538 //*****************************************************************************
15539 //
15540 // Register: RFC_ULLRAM_O_BANK1779
15541 //
15542 //*****************************************************************************
15543 // Field:  [31:0] DATA
15544 //
15545 // SRAM data
15546 #define RFC_ULLRAM_BANK1779_DATA_W                                          32
15547 #define RFC_ULLRAM_BANK1779_DATA_M                                  0xFFFFFFFF
15548 #define RFC_ULLRAM_BANK1779_DATA_S                                           0
15549 
15550 //*****************************************************************************
15551 //
15552 // Register: RFC_ULLRAM_O_BANK1780
15553 //
15554 //*****************************************************************************
15555 // Field:  [31:0] DATA
15556 //
15557 // SRAM data
15558 #define RFC_ULLRAM_BANK1780_DATA_W                                          32
15559 #define RFC_ULLRAM_BANK1780_DATA_M                                  0xFFFFFFFF
15560 #define RFC_ULLRAM_BANK1780_DATA_S                                           0
15561 
15562 //*****************************************************************************
15563 //
15564 // Register: RFC_ULLRAM_O_BANK1781
15565 //
15566 //*****************************************************************************
15567 // Field:  [31:0] DATA
15568 //
15569 // SRAM data
15570 #define RFC_ULLRAM_BANK1781_DATA_W                                          32
15571 #define RFC_ULLRAM_BANK1781_DATA_M                                  0xFFFFFFFF
15572 #define RFC_ULLRAM_BANK1781_DATA_S                                           0
15573 
15574 //*****************************************************************************
15575 //
15576 // Register: RFC_ULLRAM_O_BANK1782
15577 //
15578 //*****************************************************************************
15579 // Field:  [31:0] DATA
15580 //
15581 // SRAM data
15582 #define RFC_ULLRAM_BANK1782_DATA_W                                          32
15583 #define RFC_ULLRAM_BANK1782_DATA_M                                  0xFFFFFFFF
15584 #define RFC_ULLRAM_BANK1782_DATA_S                                           0
15585 
15586 //*****************************************************************************
15587 //
15588 // Register: RFC_ULLRAM_O_BANK1783
15589 //
15590 //*****************************************************************************
15591 // Field:  [31:0] DATA
15592 //
15593 // SRAM data
15594 #define RFC_ULLRAM_BANK1783_DATA_W                                          32
15595 #define RFC_ULLRAM_BANK1783_DATA_M                                  0xFFFFFFFF
15596 #define RFC_ULLRAM_BANK1783_DATA_S                                           0
15597 
15598 //*****************************************************************************
15599 //
15600 // Register: RFC_ULLRAM_O_BANK1784
15601 //
15602 //*****************************************************************************
15603 // Field:  [31:0] DATA
15604 //
15605 // SRAM data
15606 #define RFC_ULLRAM_BANK1784_DATA_W                                          32
15607 #define RFC_ULLRAM_BANK1784_DATA_M                                  0xFFFFFFFF
15608 #define RFC_ULLRAM_BANK1784_DATA_S                                           0
15609 
15610 //*****************************************************************************
15611 //
15612 // Register: RFC_ULLRAM_O_BANK1785
15613 //
15614 //*****************************************************************************
15615 // Field:  [31:0] DATA
15616 //
15617 // SRAM data
15618 #define RFC_ULLRAM_BANK1785_DATA_W                                          32
15619 #define RFC_ULLRAM_BANK1785_DATA_M                                  0xFFFFFFFF
15620 #define RFC_ULLRAM_BANK1785_DATA_S                                           0
15621 
15622 //*****************************************************************************
15623 //
15624 // Register: RFC_ULLRAM_O_BANK1786
15625 //
15626 //*****************************************************************************
15627 // Field:  [31:0] DATA
15628 //
15629 // SRAM data
15630 #define RFC_ULLRAM_BANK1786_DATA_W                                          32
15631 #define RFC_ULLRAM_BANK1786_DATA_M                                  0xFFFFFFFF
15632 #define RFC_ULLRAM_BANK1786_DATA_S                                           0
15633 
15634 //*****************************************************************************
15635 //
15636 // Register: RFC_ULLRAM_O_BANK1787
15637 //
15638 //*****************************************************************************
15639 // Field:  [31:0] DATA
15640 //
15641 // SRAM data
15642 #define RFC_ULLRAM_BANK1787_DATA_W                                          32
15643 #define RFC_ULLRAM_BANK1787_DATA_M                                  0xFFFFFFFF
15644 #define RFC_ULLRAM_BANK1787_DATA_S                                           0
15645 
15646 //*****************************************************************************
15647 //
15648 // Register: RFC_ULLRAM_O_BANK1788
15649 //
15650 //*****************************************************************************
15651 // Field:  [31:0] DATA
15652 //
15653 // SRAM data
15654 #define RFC_ULLRAM_BANK1788_DATA_W                                          32
15655 #define RFC_ULLRAM_BANK1788_DATA_M                                  0xFFFFFFFF
15656 #define RFC_ULLRAM_BANK1788_DATA_S                                           0
15657 
15658 //*****************************************************************************
15659 //
15660 // Register: RFC_ULLRAM_O_BANK1789
15661 //
15662 //*****************************************************************************
15663 // Field:  [31:0] DATA
15664 //
15665 // SRAM data
15666 #define RFC_ULLRAM_BANK1789_DATA_W                                          32
15667 #define RFC_ULLRAM_BANK1789_DATA_M                                  0xFFFFFFFF
15668 #define RFC_ULLRAM_BANK1789_DATA_S                                           0
15669 
15670 //*****************************************************************************
15671 //
15672 // Register: RFC_ULLRAM_O_BANK1790
15673 //
15674 //*****************************************************************************
15675 // Field:  [31:0] DATA
15676 //
15677 // SRAM data
15678 #define RFC_ULLRAM_BANK1790_DATA_W                                          32
15679 #define RFC_ULLRAM_BANK1790_DATA_M                                  0xFFFFFFFF
15680 #define RFC_ULLRAM_BANK1790_DATA_S                                           0
15681 
15682 //*****************************************************************************
15683 //
15684 // Register: RFC_ULLRAM_O_BANK1791
15685 //
15686 //*****************************************************************************
15687 // Field:  [31:0] DATA
15688 //
15689 // SRAM data
15690 #define RFC_ULLRAM_BANK1791_DATA_W                                          32
15691 #define RFC_ULLRAM_BANK1791_DATA_M                                  0xFFFFFFFF
15692 #define RFC_ULLRAM_BANK1791_DATA_S                                           0
15693 
15694 //*****************************************************************************
15695 //
15696 // Register: RFC_ULLRAM_O_BANK1792
15697 //
15698 //*****************************************************************************
15699 // Field:  [31:0] DATA
15700 //
15701 // SRAM data
15702 #define RFC_ULLRAM_BANK1792_DATA_W                                          32
15703 #define RFC_ULLRAM_BANK1792_DATA_M                                  0xFFFFFFFF
15704 #define RFC_ULLRAM_BANK1792_DATA_S                                           0
15705 
15706 //*****************************************************************************
15707 //
15708 // Register: RFC_ULLRAM_O_BANK1793
15709 //
15710 //*****************************************************************************
15711 // Field:  [31:0] DATA
15712 //
15713 // SRAM data
15714 #define RFC_ULLRAM_BANK1793_DATA_W                                          32
15715 #define RFC_ULLRAM_BANK1793_DATA_M                                  0xFFFFFFFF
15716 #define RFC_ULLRAM_BANK1793_DATA_S                                           0
15717 
15718 //*****************************************************************************
15719 //
15720 // Register: RFC_ULLRAM_O_BANK1794
15721 //
15722 //*****************************************************************************
15723 // Field:  [31:0] DATA
15724 //
15725 // SRAM data
15726 #define RFC_ULLRAM_BANK1794_DATA_W                                          32
15727 #define RFC_ULLRAM_BANK1794_DATA_M                                  0xFFFFFFFF
15728 #define RFC_ULLRAM_BANK1794_DATA_S                                           0
15729 
15730 //*****************************************************************************
15731 //
15732 // Register: RFC_ULLRAM_O_BANK1795
15733 //
15734 //*****************************************************************************
15735 // Field:  [31:0] DATA
15736 //
15737 // SRAM data
15738 #define RFC_ULLRAM_BANK1795_DATA_W                                          32
15739 #define RFC_ULLRAM_BANK1795_DATA_M                                  0xFFFFFFFF
15740 #define RFC_ULLRAM_BANK1795_DATA_S                                           0
15741 
15742 //*****************************************************************************
15743 //
15744 // Register: RFC_ULLRAM_O_BANK1796
15745 //
15746 //*****************************************************************************
15747 // Field:  [31:0] DATA
15748 //
15749 // SRAM data
15750 #define RFC_ULLRAM_BANK1796_DATA_W                                          32
15751 #define RFC_ULLRAM_BANK1796_DATA_M                                  0xFFFFFFFF
15752 #define RFC_ULLRAM_BANK1796_DATA_S                                           0
15753 
15754 //*****************************************************************************
15755 //
15756 // Register: RFC_ULLRAM_O_BANK1797
15757 //
15758 //*****************************************************************************
15759 // Field:  [31:0] DATA
15760 //
15761 // SRAM data
15762 #define RFC_ULLRAM_BANK1797_DATA_W                                          32
15763 #define RFC_ULLRAM_BANK1797_DATA_M                                  0xFFFFFFFF
15764 #define RFC_ULLRAM_BANK1797_DATA_S                                           0
15765 
15766 //*****************************************************************************
15767 //
15768 // Register: RFC_ULLRAM_O_BANK1798
15769 //
15770 //*****************************************************************************
15771 // Field:  [31:0] DATA
15772 //
15773 // SRAM data
15774 #define RFC_ULLRAM_BANK1798_DATA_W                                          32
15775 #define RFC_ULLRAM_BANK1798_DATA_M                                  0xFFFFFFFF
15776 #define RFC_ULLRAM_BANK1798_DATA_S                                           0
15777 
15778 //*****************************************************************************
15779 //
15780 // Register: RFC_ULLRAM_O_BANK1799
15781 //
15782 //*****************************************************************************
15783 // Field:  [31:0] DATA
15784 //
15785 // SRAM data
15786 #define RFC_ULLRAM_BANK1799_DATA_W                                          32
15787 #define RFC_ULLRAM_BANK1799_DATA_M                                  0xFFFFFFFF
15788 #define RFC_ULLRAM_BANK1799_DATA_S                                           0
15789 
15790 //*****************************************************************************
15791 //
15792 // Register: RFC_ULLRAM_O_BANK1800
15793 //
15794 //*****************************************************************************
15795 // Field:  [31:0] DATA
15796 //
15797 // SRAM data
15798 #define RFC_ULLRAM_BANK1800_DATA_W                                          32
15799 #define RFC_ULLRAM_BANK1800_DATA_M                                  0xFFFFFFFF
15800 #define RFC_ULLRAM_BANK1800_DATA_S                                           0
15801 
15802 //*****************************************************************************
15803 //
15804 // Register: RFC_ULLRAM_O_BANK1801
15805 //
15806 //*****************************************************************************
15807 // Field:  [31:0] DATA
15808 //
15809 // SRAM data
15810 #define RFC_ULLRAM_BANK1801_DATA_W                                          32
15811 #define RFC_ULLRAM_BANK1801_DATA_M                                  0xFFFFFFFF
15812 #define RFC_ULLRAM_BANK1801_DATA_S                                           0
15813 
15814 //*****************************************************************************
15815 //
15816 // Register: RFC_ULLRAM_O_BANK1802
15817 //
15818 //*****************************************************************************
15819 // Field:  [31:0] DATA
15820 //
15821 // SRAM data
15822 #define RFC_ULLRAM_BANK1802_DATA_W                                          32
15823 #define RFC_ULLRAM_BANK1802_DATA_M                                  0xFFFFFFFF
15824 #define RFC_ULLRAM_BANK1802_DATA_S                                           0
15825 
15826 //*****************************************************************************
15827 //
15828 // Register: RFC_ULLRAM_O_BANK1803
15829 //
15830 //*****************************************************************************
15831 // Field:  [31:0] DATA
15832 //
15833 // SRAM data
15834 #define RFC_ULLRAM_BANK1803_DATA_W                                          32
15835 #define RFC_ULLRAM_BANK1803_DATA_M                                  0xFFFFFFFF
15836 #define RFC_ULLRAM_BANK1803_DATA_S                                           0
15837 
15838 //*****************************************************************************
15839 //
15840 // Register: RFC_ULLRAM_O_BANK1804
15841 //
15842 //*****************************************************************************
15843 // Field:  [31:0] DATA
15844 //
15845 // SRAM data
15846 #define RFC_ULLRAM_BANK1804_DATA_W                                          32
15847 #define RFC_ULLRAM_BANK1804_DATA_M                                  0xFFFFFFFF
15848 #define RFC_ULLRAM_BANK1804_DATA_S                                           0
15849 
15850 //*****************************************************************************
15851 //
15852 // Register: RFC_ULLRAM_O_BANK1805
15853 //
15854 //*****************************************************************************
15855 // Field:  [31:0] DATA
15856 //
15857 // SRAM data
15858 #define RFC_ULLRAM_BANK1805_DATA_W                                          32
15859 #define RFC_ULLRAM_BANK1805_DATA_M                                  0xFFFFFFFF
15860 #define RFC_ULLRAM_BANK1805_DATA_S                                           0
15861 
15862 //*****************************************************************************
15863 //
15864 // Register: RFC_ULLRAM_O_BANK1806
15865 //
15866 //*****************************************************************************
15867 // Field:  [31:0] DATA
15868 //
15869 // SRAM data
15870 #define RFC_ULLRAM_BANK1806_DATA_W                                          32
15871 #define RFC_ULLRAM_BANK1806_DATA_M                                  0xFFFFFFFF
15872 #define RFC_ULLRAM_BANK1806_DATA_S                                           0
15873 
15874 //*****************************************************************************
15875 //
15876 // Register: RFC_ULLRAM_O_BANK1807
15877 //
15878 //*****************************************************************************
15879 // Field:  [31:0] DATA
15880 //
15881 // SRAM data
15882 #define RFC_ULLRAM_BANK1807_DATA_W                                          32
15883 #define RFC_ULLRAM_BANK1807_DATA_M                                  0xFFFFFFFF
15884 #define RFC_ULLRAM_BANK1807_DATA_S                                           0
15885 
15886 //*****************************************************************************
15887 //
15888 // Register: RFC_ULLRAM_O_BANK1808
15889 //
15890 //*****************************************************************************
15891 // Field:  [31:0] DATA
15892 //
15893 // SRAM data
15894 #define RFC_ULLRAM_BANK1808_DATA_W                                          32
15895 #define RFC_ULLRAM_BANK1808_DATA_M                                  0xFFFFFFFF
15896 #define RFC_ULLRAM_BANK1808_DATA_S                                           0
15897 
15898 //*****************************************************************************
15899 //
15900 // Register: RFC_ULLRAM_O_BANK1809
15901 //
15902 //*****************************************************************************
15903 // Field:  [31:0] DATA
15904 //
15905 // SRAM data
15906 #define RFC_ULLRAM_BANK1809_DATA_W                                          32
15907 #define RFC_ULLRAM_BANK1809_DATA_M                                  0xFFFFFFFF
15908 #define RFC_ULLRAM_BANK1809_DATA_S                                           0
15909 
15910 //*****************************************************************************
15911 //
15912 // Register: RFC_ULLRAM_O_BANK1810
15913 //
15914 //*****************************************************************************
15915 // Field:  [31:0] DATA
15916 //
15917 // SRAM data
15918 #define RFC_ULLRAM_BANK1810_DATA_W                                          32
15919 #define RFC_ULLRAM_BANK1810_DATA_M                                  0xFFFFFFFF
15920 #define RFC_ULLRAM_BANK1810_DATA_S                                           0
15921 
15922 //*****************************************************************************
15923 //
15924 // Register: RFC_ULLRAM_O_BANK1811
15925 //
15926 //*****************************************************************************
15927 // Field:  [31:0] DATA
15928 //
15929 // SRAM data
15930 #define RFC_ULLRAM_BANK1811_DATA_W                                          32
15931 #define RFC_ULLRAM_BANK1811_DATA_M                                  0xFFFFFFFF
15932 #define RFC_ULLRAM_BANK1811_DATA_S                                           0
15933 
15934 //*****************************************************************************
15935 //
15936 // Register: RFC_ULLRAM_O_BANK1812
15937 //
15938 //*****************************************************************************
15939 // Field:  [31:0] DATA
15940 //
15941 // SRAM data
15942 #define RFC_ULLRAM_BANK1812_DATA_W                                          32
15943 #define RFC_ULLRAM_BANK1812_DATA_M                                  0xFFFFFFFF
15944 #define RFC_ULLRAM_BANK1812_DATA_S                                           0
15945 
15946 //*****************************************************************************
15947 //
15948 // Register: RFC_ULLRAM_O_BANK1813
15949 //
15950 //*****************************************************************************
15951 // Field:  [31:0] DATA
15952 //
15953 // SRAM data
15954 #define RFC_ULLRAM_BANK1813_DATA_W                                          32
15955 #define RFC_ULLRAM_BANK1813_DATA_M                                  0xFFFFFFFF
15956 #define RFC_ULLRAM_BANK1813_DATA_S                                           0
15957 
15958 //*****************************************************************************
15959 //
15960 // Register: RFC_ULLRAM_O_BANK1814
15961 //
15962 //*****************************************************************************
15963 // Field:  [31:0] DATA
15964 //
15965 // SRAM data
15966 #define RFC_ULLRAM_BANK1814_DATA_W                                          32
15967 #define RFC_ULLRAM_BANK1814_DATA_M                                  0xFFFFFFFF
15968 #define RFC_ULLRAM_BANK1814_DATA_S                                           0
15969 
15970 //*****************************************************************************
15971 //
15972 // Register: RFC_ULLRAM_O_BANK1815
15973 //
15974 //*****************************************************************************
15975 // Field:  [31:0] DATA
15976 //
15977 // SRAM data
15978 #define RFC_ULLRAM_BANK1815_DATA_W                                          32
15979 #define RFC_ULLRAM_BANK1815_DATA_M                                  0xFFFFFFFF
15980 #define RFC_ULLRAM_BANK1815_DATA_S                                           0
15981 
15982 //*****************************************************************************
15983 //
15984 // Register: RFC_ULLRAM_O_BANK1816
15985 //
15986 //*****************************************************************************
15987 // Field:  [31:0] DATA
15988 //
15989 // SRAM data
15990 #define RFC_ULLRAM_BANK1816_DATA_W                                          32
15991 #define RFC_ULLRAM_BANK1816_DATA_M                                  0xFFFFFFFF
15992 #define RFC_ULLRAM_BANK1816_DATA_S                                           0
15993 
15994 //*****************************************************************************
15995 //
15996 // Register: RFC_ULLRAM_O_BANK1817
15997 //
15998 //*****************************************************************************
15999 // Field:  [31:0] DATA
16000 //
16001 // SRAM data
16002 #define RFC_ULLRAM_BANK1817_DATA_W                                          32
16003 #define RFC_ULLRAM_BANK1817_DATA_M                                  0xFFFFFFFF
16004 #define RFC_ULLRAM_BANK1817_DATA_S                                           0
16005 
16006 //*****************************************************************************
16007 //
16008 // Register: RFC_ULLRAM_O_BANK1818
16009 //
16010 //*****************************************************************************
16011 // Field:  [31:0] DATA
16012 //
16013 // SRAM data
16014 #define RFC_ULLRAM_BANK1818_DATA_W                                          32
16015 #define RFC_ULLRAM_BANK1818_DATA_M                                  0xFFFFFFFF
16016 #define RFC_ULLRAM_BANK1818_DATA_S                                           0
16017 
16018 //*****************************************************************************
16019 //
16020 // Register: RFC_ULLRAM_O_BANK1819
16021 //
16022 //*****************************************************************************
16023 // Field:  [31:0] DATA
16024 //
16025 // SRAM data
16026 #define RFC_ULLRAM_BANK1819_DATA_W                                          32
16027 #define RFC_ULLRAM_BANK1819_DATA_M                                  0xFFFFFFFF
16028 #define RFC_ULLRAM_BANK1819_DATA_S                                           0
16029 
16030 //*****************************************************************************
16031 //
16032 // Register: RFC_ULLRAM_O_BANK1820
16033 //
16034 //*****************************************************************************
16035 // Field:  [31:0] DATA
16036 //
16037 // SRAM data
16038 #define RFC_ULLRAM_BANK1820_DATA_W                                          32
16039 #define RFC_ULLRAM_BANK1820_DATA_M                                  0xFFFFFFFF
16040 #define RFC_ULLRAM_BANK1820_DATA_S                                           0
16041 
16042 //*****************************************************************************
16043 //
16044 // Register: RFC_ULLRAM_O_BANK1821
16045 //
16046 //*****************************************************************************
16047 // Field:  [31:0] DATA
16048 //
16049 // SRAM data
16050 #define RFC_ULLRAM_BANK1821_DATA_W                                          32
16051 #define RFC_ULLRAM_BANK1821_DATA_M                                  0xFFFFFFFF
16052 #define RFC_ULLRAM_BANK1821_DATA_S                                           0
16053 
16054 //*****************************************************************************
16055 //
16056 // Register: RFC_ULLRAM_O_BANK1822
16057 //
16058 //*****************************************************************************
16059 // Field:  [31:0] DATA
16060 //
16061 // SRAM data
16062 #define RFC_ULLRAM_BANK1822_DATA_W                                          32
16063 #define RFC_ULLRAM_BANK1822_DATA_M                                  0xFFFFFFFF
16064 #define RFC_ULLRAM_BANK1822_DATA_S                                           0
16065 
16066 //*****************************************************************************
16067 //
16068 // Register: RFC_ULLRAM_O_BANK1823
16069 //
16070 //*****************************************************************************
16071 // Field:  [31:0] DATA
16072 //
16073 // SRAM data
16074 #define RFC_ULLRAM_BANK1823_DATA_W                                          32
16075 #define RFC_ULLRAM_BANK1823_DATA_M                                  0xFFFFFFFF
16076 #define RFC_ULLRAM_BANK1823_DATA_S                                           0
16077 
16078 //*****************************************************************************
16079 //
16080 // Register: RFC_ULLRAM_O_BANK1824
16081 //
16082 //*****************************************************************************
16083 // Field:  [31:0] DATA
16084 //
16085 // SRAM data
16086 #define RFC_ULLRAM_BANK1824_DATA_W                                          32
16087 #define RFC_ULLRAM_BANK1824_DATA_M                                  0xFFFFFFFF
16088 #define RFC_ULLRAM_BANK1824_DATA_S                                           0
16089 
16090 //*****************************************************************************
16091 //
16092 // Register: RFC_ULLRAM_O_BANK1825
16093 //
16094 //*****************************************************************************
16095 // Field:  [31:0] DATA
16096 //
16097 // SRAM data
16098 #define RFC_ULLRAM_BANK1825_DATA_W                                          32
16099 #define RFC_ULLRAM_BANK1825_DATA_M                                  0xFFFFFFFF
16100 #define RFC_ULLRAM_BANK1825_DATA_S                                           0
16101 
16102 //*****************************************************************************
16103 //
16104 // Register: RFC_ULLRAM_O_BANK1826
16105 //
16106 //*****************************************************************************
16107 // Field:  [31:0] DATA
16108 //
16109 // SRAM data
16110 #define RFC_ULLRAM_BANK1826_DATA_W                                          32
16111 #define RFC_ULLRAM_BANK1826_DATA_M                                  0xFFFFFFFF
16112 #define RFC_ULLRAM_BANK1826_DATA_S                                           0
16113 
16114 //*****************************************************************************
16115 //
16116 // Register: RFC_ULLRAM_O_BANK1827
16117 //
16118 //*****************************************************************************
16119 // Field:  [31:0] DATA
16120 //
16121 // SRAM data
16122 #define RFC_ULLRAM_BANK1827_DATA_W                                          32
16123 #define RFC_ULLRAM_BANK1827_DATA_M                                  0xFFFFFFFF
16124 #define RFC_ULLRAM_BANK1827_DATA_S                                           0
16125 
16126 //*****************************************************************************
16127 //
16128 // Register: RFC_ULLRAM_O_BANK1828
16129 //
16130 //*****************************************************************************
16131 // Field:  [31:0] DATA
16132 //
16133 // SRAM data
16134 #define RFC_ULLRAM_BANK1828_DATA_W                                          32
16135 #define RFC_ULLRAM_BANK1828_DATA_M                                  0xFFFFFFFF
16136 #define RFC_ULLRAM_BANK1828_DATA_S                                           0
16137 
16138 //*****************************************************************************
16139 //
16140 // Register: RFC_ULLRAM_O_BANK1829
16141 //
16142 //*****************************************************************************
16143 // Field:  [31:0] DATA
16144 //
16145 // SRAM data
16146 #define RFC_ULLRAM_BANK1829_DATA_W                                          32
16147 #define RFC_ULLRAM_BANK1829_DATA_M                                  0xFFFFFFFF
16148 #define RFC_ULLRAM_BANK1829_DATA_S                                           0
16149 
16150 //*****************************************************************************
16151 //
16152 // Register: RFC_ULLRAM_O_BANK1830
16153 //
16154 //*****************************************************************************
16155 // Field:  [31:0] DATA
16156 //
16157 // SRAM data
16158 #define RFC_ULLRAM_BANK1830_DATA_W                                          32
16159 #define RFC_ULLRAM_BANK1830_DATA_M                                  0xFFFFFFFF
16160 #define RFC_ULLRAM_BANK1830_DATA_S                                           0
16161 
16162 //*****************************************************************************
16163 //
16164 // Register: RFC_ULLRAM_O_BANK1831
16165 //
16166 //*****************************************************************************
16167 // Field:  [31:0] DATA
16168 //
16169 // SRAM data
16170 #define RFC_ULLRAM_BANK1831_DATA_W                                          32
16171 #define RFC_ULLRAM_BANK1831_DATA_M                                  0xFFFFFFFF
16172 #define RFC_ULLRAM_BANK1831_DATA_S                                           0
16173 
16174 //*****************************************************************************
16175 //
16176 // Register: RFC_ULLRAM_O_BANK1832
16177 //
16178 //*****************************************************************************
16179 // Field:  [31:0] DATA
16180 //
16181 // SRAM data
16182 #define RFC_ULLRAM_BANK1832_DATA_W                                          32
16183 #define RFC_ULLRAM_BANK1832_DATA_M                                  0xFFFFFFFF
16184 #define RFC_ULLRAM_BANK1832_DATA_S                                           0
16185 
16186 //*****************************************************************************
16187 //
16188 // Register: RFC_ULLRAM_O_BANK1833
16189 //
16190 //*****************************************************************************
16191 // Field:  [31:0] DATA
16192 //
16193 // SRAM data
16194 #define RFC_ULLRAM_BANK1833_DATA_W                                          32
16195 #define RFC_ULLRAM_BANK1833_DATA_M                                  0xFFFFFFFF
16196 #define RFC_ULLRAM_BANK1833_DATA_S                                           0
16197 
16198 //*****************************************************************************
16199 //
16200 // Register: RFC_ULLRAM_O_BANK1834
16201 //
16202 //*****************************************************************************
16203 // Field:  [31:0] DATA
16204 //
16205 // SRAM data
16206 #define RFC_ULLRAM_BANK1834_DATA_W                                          32
16207 #define RFC_ULLRAM_BANK1834_DATA_M                                  0xFFFFFFFF
16208 #define RFC_ULLRAM_BANK1834_DATA_S                                           0
16209 
16210 //*****************************************************************************
16211 //
16212 // Register: RFC_ULLRAM_O_BANK1835
16213 //
16214 //*****************************************************************************
16215 // Field:  [31:0] DATA
16216 //
16217 // SRAM data
16218 #define RFC_ULLRAM_BANK1835_DATA_W                                          32
16219 #define RFC_ULLRAM_BANK1835_DATA_M                                  0xFFFFFFFF
16220 #define RFC_ULLRAM_BANK1835_DATA_S                                           0
16221 
16222 //*****************************************************************************
16223 //
16224 // Register: RFC_ULLRAM_O_BANK1836
16225 //
16226 //*****************************************************************************
16227 // Field:  [31:0] DATA
16228 //
16229 // SRAM data
16230 #define RFC_ULLRAM_BANK1836_DATA_W                                          32
16231 #define RFC_ULLRAM_BANK1836_DATA_M                                  0xFFFFFFFF
16232 #define RFC_ULLRAM_BANK1836_DATA_S                                           0
16233 
16234 //*****************************************************************************
16235 //
16236 // Register: RFC_ULLRAM_O_BANK1837
16237 //
16238 //*****************************************************************************
16239 // Field:  [31:0] DATA
16240 //
16241 // SRAM data
16242 #define RFC_ULLRAM_BANK1837_DATA_W                                          32
16243 #define RFC_ULLRAM_BANK1837_DATA_M                                  0xFFFFFFFF
16244 #define RFC_ULLRAM_BANK1837_DATA_S                                           0
16245 
16246 //*****************************************************************************
16247 //
16248 // Register: RFC_ULLRAM_O_BANK1838
16249 //
16250 //*****************************************************************************
16251 // Field:  [31:0] DATA
16252 //
16253 // SRAM data
16254 #define RFC_ULLRAM_BANK1838_DATA_W                                          32
16255 #define RFC_ULLRAM_BANK1838_DATA_M                                  0xFFFFFFFF
16256 #define RFC_ULLRAM_BANK1838_DATA_S                                           0
16257 
16258 //*****************************************************************************
16259 //
16260 // Register: RFC_ULLRAM_O_BANK1839
16261 //
16262 //*****************************************************************************
16263 // Field:  [31:0] DATA
16264 //
16265 // SRAM data
16266 #define RFC_ULLRAM_BANK1839_DATA_W                                          32
16267 #define RFC_ULLRAM_BANK1839_DATA_M                                  0xFFFFFFFF
16268 #define RFC_ULLRAM_BANK1839_DATA_S                                           0
16269 
16270 //*****************************************************************************
16271 //
16272 // Register: RFC_ULLRAM_O_BANK1840
16273 //
16274 //*****************************************************************************
16275 // Field:  [31:0] DATA
16276 //
16277 // SRAM data
16278 #define RFC_ULLRAM_BANK1840_DATA_W                                          32
16279 #define RFC_ULLRAM_BANK1840_DATA_M                                  0xFFFFFFFF
16280 #define RFC_ULLRAM_BANK1840_DATA_S                                           0
16281 
16282 //*****************************************************************************
16283 //
16284 // Register: RFC_ULLRAM_O_BANK1841
16285 //
16286 //*****************************************************************************
16287 // Field:  [31:0] DATA
16288 //
16289 // SRAM data
16290 #define RFC_ULLRAM_BANK1841_DATA_W                                          32
16291 #define RFC_ULLRAM_BANK1841_DATA_M                                  0xFFFFFFFF
16292 #define RFC_ULLRAM_BANK1841_DATA_S                                           0
16293 
16294 //*****************************************************************************
16295 //
16296 // Register: RFC_ULLRAM_O_BANK1842
16297 //
16298 //*****************************************************************************
16299 // Field:  [31:0] DATA
16300 //
16301 // SRAM data
16302 #define RFC_ULLRAM_BANK1842_DATA_W                                          32
16303 #define RFC_ULLRAM_BANK1842_DATA_M                                  0xFFFFFFFF
16304 #define RFC_ULLRAM_BANK1842_DATA_S                                           0
16305 
16306 //*****************************************************************************
16307 //
16308 // Register: RFC_ULLRAM_O_BANK1843
16309 //
16310 //*****************************************************************************
16311 // Field:  [31:0] DATA
16312 //
16313 // SRAM data
16314 #define RFC_ULLRAM_BANK1843_DATA_W                                          32
16315 #define RFC_ULLRAM_BANK1843_DATA_M                                  0xFFFFFFFF
16316 #define RFC_ULLRAM_BANK1843_DATA_S                                           0
16317 
16318 //*****************************************************************************
16319 //
16320 // Register: RFC_ULLRAM_O_BANK1844
16321 //
16322 //*****************************************************************************
16323 // Field:  [31:0] DATA
16324 //
16325 // SRAM data
16326 #define RFC_ULLRAM_BANK1844_DATA_W                                          32
16327 #define RFC_ULLRAM_BANK1844_DATA_M                                  0xFFFFFFFF
16328 #define RFC_ULLRAM_BANK1844_DATA_S                                           0
16329 
16330 //*****************************************************************************
16331 //
16332 // Register: RFC_ULLRAM_O_BANK1845
16333 //
16334 //*****************************************************************************
16335 // Field:  [31:0] DATA
16336 //
16337 // SRAM data
16338 #define RFC_ULLRAM_BANK1845_DATA_W                                          32
16339 #define RFC_ULLRAM_BANK1845_DATA_M                                  0xFFFFFFFF
16340 #define RFC_ULLRAM_BANK1845_DATA_S                                           0
16341 
16342 //*****************************************************************************
16343 //
16344 // Register: RFC_ULLRAM_O_BANK1846
16345 //
16346 //*****************************************************************************
16347 // Field:  [31:0] DATA
16348 //
16349 // SRAM data
16350 #define RFC_ULLRAM_BANK1846_DATA_W                                          32
16351 #define RFC_ULLRAM_BANK1846_DATA_M                                  0xFFFFFFFF
16352 #define RFC_ULLRAM_BANK1846_DATA_S                                           0
16353 
16354 //*****************************************************************************
16355 //
16356 // Register: RFC_ULLRAM_O_BANK1847
16357 //
16358 //*****************************************************************************
16359 // Field:  [31:0] DATA
16360 //
16361 // SRAM data
16362 #define RFC_ULLRAM_BANK1847_DATA_W                                          32
16363 #define RFC_ULLRAM_BANK1847_DATA_M                                  0xFFFFFFFF
16364 #define RFC_ULLRAM_BANK1847_DATA_S                                           0
16365 
16366 //*****************************************************************************
16367 //
16368 // Register: RFC_ULLRAM_O_BANK1848
16369 //
16370 //*****************************************************************************
16371 // Field:  [31:0] DATA
16372 //
16373 // SRAM data
16374 #define RFC_ULLRAM_BANK1848_DATA_W                                          32
16375 #define RFC_ULLRAM_BANK1848_DATA_M                                  0xFFFFFFFF
16376 #define RFC_ULLRAM_BANK1848_DATA_S                                           0
16377 
16378 //*****************************************************************************
16379 //
16380 // Register: RFC_ULLRAM_O_BANK1849
16381 //
16382 //*****************************************************************************
16383 // Field:  [31:0] DATA
16384 //
16385 // SRAM data
16386 #define RFC_ULLRAM_BANK1849_DATA_W                                          32
16387 #define RFC_ULLRAM_BANK1849_DATA_M                                  0xFFFFFFFF
16388 #define RFC_ULLRAM_BANK1849_DATA_S                                           0
16389 
16390 //*****************************************************************************
16391 //
16392 // Register: RFC_ULLRAM_O_BANK1850
16393 //
16394 //*****************************************************************************
16395 // Field:  [31:0] DATA
16396 //
16397 // SRAM data
16398 #define RFC_ULLRAM_BANK1850_DATA_W                                          32
16399 #define RFC_ULLRAM_BANK1850_DATA_M                                  0xFFFFFFFF
16400 #define RFC_ULLRAM_BANK1850_DATA_S                                           0
16401 
16402 //*****************************************************************************
16403 //
16404 // Register: RFC_ULLRAM_O_BANK1851
16405 //
16406 //*****************************************************************************
16407 // Field:  [31:0] DATA
16408 //
16409 // SRAM data
16410 #define RFC_ULLRAM_BANK1851_DATA_W                                          32
16411 #define RFC_ULLRAM_BANK1851_DATA_M                                  0xFFFFFFFF
16412 #define RFC_ULLRAM_BANK1851_DATA_S                                           0
16413 
16414 //*****************************************************************************
16415 //
16416 // Register: RFC_ULLRAM_O_BANK1852
16417 //
16418 //*****************************************************************************
16419 // Field:  [31:0] DATA
16420 //
16421 // SRAM data
16422 #define RFC_ULLRAM_BANK1852_DATA_W                                          32
16423 #define RFC_ULLRAM_BANK1852_DATA_M                                  0xFFFFFFFF
16424 #define RFC_ULLRAM_BANK1852_DATA_S                                           0
16425 
16426 //*****************************************************************************
16427 //
16428 // Register: RFC_ULLRAM_O_BANK1853
16429 //
16430 //*****************************************************************************
16431 // Field:  [31:0] DATA
16432 //
16433 // SRAM data
16434 #define RFC_ULLRAM_BANK1853_DATA_W                                          32
16435 #define RFC_ULLRAM_BANK1853_DATA_M                                  0xFFFFFFFF
16436 #define RFC_ULLRAM_BANK1853_DATA_S                                           0
16437 
16438 //*****************************************************************************
16439 //
16440 // Register: RFC_ULLRAM_O_BANK1854
16441 //
16442 //*****************************************************************************
16443 // Field:  [31:0] DATA
16444 //
16445 // SRAM data
16446 #define RFC_ULLRAM_BANK1854_DATA_W                                          32
16447 #define RFC_ULLRAM_BANK1854_DATA_M                                  0xFFFFFFFF
16448 #define RFC_ULLRAM_BANK1854_DATA_S                                           0
16449 
16450 //*****************************************************************************
16451 //
16452 // Register: RFC_ULLRAM_O_BANK1855
16453 //
16454 //*****************************************************************************
16455 // Field:  [31:0] DATA
16456 //
16457 // SRAM data
16458 #define RFC_ULLRAM_BANK1855_DATA_W                                          32
16459 #define RFC_ULLRAM_BANK1855_DATA_M                                  0xFFFFFFFF
16460 #define RFC_ULLRAM_BANK1855_DATA_S                                           0
16461 
16462 //*****************************************************************************
16463 //
16464 // Register: RFC_ULLRAM_O_BANK1856
16465 //
16466 //*****************************************************************************
16467 // Field:  [31:0] DATA
16468 //
16469 // SRAM data
16470 #define RFC_ULLRAM_BANK1856_DATA_W                                          32
16471 #define RFC_ULLRAM_BANK1856_DATA_M                                  0xFFFFFFFF
16472 #define RFC_ULLRAM_BANK1856_DATA_S                                           0
16473 
16474 //*****************************************************************************
16475 //
16476 // Register: RFC_ULLRAM_O_BANK1857
16477 //
16478 //*****************************************************************************
16479 // Field:  [31:0] DATA
16480 //
16481 // SRAM data
16482 #define RFC_ULLRAM_BANK1857_DATA_W                                          32
16483 #define RFC_ULLRAM_BANK1857_DATA_M                                  0xFFFFFFFF
16484 #define RFC_ULLRAM_BANK1857_DATA_S                                           0
16485 
16486 //*****************************************************************************
16487 //
16488 // Register: RFC_ULLRAM_O_BANK1858
16489 //
16490 //*****************************************************************************
16491 // Field:  [31:0] DATA
16492 //
16493 // SRAM data
16494 #define RFC_ULLRAM_BANK1858_DATA_W                                          32
16495 #define RFC_ULLRAM_BANK1858_DATA_M                                  0xFFFFFFFF
16496 #define RFC_ULLRAM_BANK1858_DATA_S                                           0
16497 
16498 //*****************************************************************************
16499 //
16500 // Register: RFC_ULLRAM_O_BANK1859
16501 //
16502 //*****************************************************************************
16503 // Field:  [31:0] DATA
16504 //
16505 // SRAM data
16506 #define RFC_ULLRAM_BANK1859_DATA_W                                          32
16507 #define RFC_ULLRAM_BANK1859_DATA_M                                  0xFFFFFFFF
16508 #define RFC_ULLRAM_BANK1859_DATA_S                                           0
16509 
16510 //*****************************************************************************
16511 //
16512 // Register: RFC_ULLRAM_O_BANK1860
16513 //
16514 //*****************************************************************************
16515 // Field:  [31:0] DATA
16516 //
16517 // SRAM data
16518 #define RFC_ULLRAM_BANK1860_DATA_W                                          32
16519 #define RFC_ULLRAM_BANK1860_DATA_M                                  0xFFFFFFFF
16520 #define RFC_ULLRAM_BANK1860_DATA_S                                           0
16521 
16522 //*****************************************************************************
16523 //
16524 // Register: RFC_ULLRAM_O_BANK1861
16525 //
16526 //*****************************************************************************
16527 // Field:  [31:0] DATA
16528 //
16529 // SRAM data
16530 #define RFC_ULLRAM_BANK1861_DATA_W                                          32
16531 #define RFC_ULLRAM_BANK1861_DATA_M                                  0xFFFFFFFF
16532 #define RFC_ULLRAM_BANK1861_DATA_S                                           0
16533 
16534 //*****************************************************************************
16535 //
16536 // Register: RFC_ULLRAM_O_BANK1862
16537 //
16538 //*****************************************************************************
16539 // Field:  [31:0] DATA
16540 //
16541 // SRAM data
16542 #define RFC_ULLRAM_BANK1862_DATA_W                                          32
16543 #define RFC_ULLRAM_BANK1862_DATA_M                                  0xFFFFFFFF
16544 #define RFC_ULLRAM_BANK1862_DATA_S                                           0
16545 
16546 //*****************************************************************************
16547 //
16548 // Register: RFC_ULLRAM_O_BANK1863
16549 //
16550 //*****************************************************************************
16551 // Field:  [31:0] DATA
16552 //
16553 // SRAM data
16554 #define RFC_ULLRAM_BANK1863_DATA_W                                          32
16555 #define RFC_ULLRAM_BANK1863_DATA_M                                  0xFFFFFFFF
16556 #define RFC_ULLRAM_BANK1863_DATA_S                                           0
16557 
16558 //*****************************************************************************
16559 //
16560 // Register: RFC_ULLRAM_O_BANK1864
16561 //
16562 //*****************************************************************************
16563 // Field:  [31:0] DATA
16564 //
16565 // SRAM data
16566 #define RFC_ULLRAM_BANK1864_DATA_W                                          32
16567 #define RFC_ULLRAM_BANK1864_DATA_M                                  0xFFFFFFFF
16568 #define RFC_ULLRAM_BANK1864_DATA_S                                           0
16569 
16570 //*****************************************************************************
16571 //
16572 // Register: RFC_ULLRAM_O_BANK1865
16573 //
16574 //*****************************************************************************
16575 // Field:  [31:0] DATA
16576 //
16577 // SRAM data
16578 #define RFC_ULLRAM_BANK1865_DATA_W                                          32
16579 #define RFC_ULLRAM_BANK1865_DATA_M                                  0xFFFFFFFF
16580 #define RFC_ULLRAM_BANK1865_DATA_S                                           0
16581 
16582 //*****************************************************************************
16583 //
16584 // Register: RFC_ULLRAM_O_BANK1866
16585 //
16586 //*****************************************************************************
16587 // Field:  [31:0] DATA
16588 //
16589 // SRAM data
16590 #define RFC_ULLRAM_BANK1866_DATA_W                                          32
16591 #define RFC_ULLRAM_BANK1866_DATA_M                                  0xFFFFFFFF
16592 #define RFC_ULLRAM_BANK1866_DATA_S                                           0
16593 
16594 //*****************************************************************************
16595 //
16596 // Register: RFC_ULLRAM_O_BANK1867
16597 //
16598 //*****************************************************************************
16599 // Field:  [31:0] DATA
16600 //
16601 // SRAM data
16602 #define RFC_ULLRAM_BANK1867_DATA_W                                          32
16603 #define RFC_ULLRAM_BANK1867_DATA_M                                  0xFFFFFFFF
16604 #define RFC_ULLRAM_BANK1867_DATA_S                                           0
16605 
16606 //*****************************************************************************
16607 //
16608 // Register: RFC_ULLRAM_O_BANK1868
16609 //
16610 //*****************************************************************************
16611 // Field:  [31:0] DATA
16612 //
16613 // SRAM data
16614 #define RFC_ULLRAM_BANK1868_DATA_W                                          32
16615 #define RFC_ULLRAM_BANK1868_DATA_M                                  0xFFFFFFFF
16616 #define RFC_ULLRAM_BANK1868_DATA_S                                           0
16617 
16618 //*****************************************************************************
16619 //
16620 // Register: RFC_ULLRAM_O_BANK1869
16621 //
16622 //*****************************************************************************
16623 // Field:  [31:0] DATA
16624 //
16625 // SRAM data
16626 #define RFC_ULLRAM_BANK1869_DATA_W                                          32
16627 #define RFC_ULLRAM_BANK1869_DATA_M                                  0xFFFFFFFF
16628 #define RFC_ULLRAM_BANK1869_DATA_S                                           0
16629 
16630 //*****************************************************************************
16631 //
16632 // Register: RFC_ULLRAM_O_BANK1870
16633 //
16634 //*****************************************************************************
16635 // Field:  [31:0] DATA
16636 //
16637 // SRAM data
16638 #define RFC_ULLRAM_BANK1870_DATA_W                                          32
16639 #define RFC_ULLRAM_BANK1870_DATA_M                                  0xFFFFFFFF
16640 #define RFC_ULLRAM_BANK1870_DATA_S                                           0
16641 
16642 //*****************************************************************************
16643 //
16644 // Register: RFC_ULLRAM_O_BANK1871
16645 //
16646 //*****************************************************************************
16647 // Field:  [31:0] DATA
16648 //
16649 // SRAM data
16650 #define RFC_ULLRAM_BANK1871_DATA_W                                          32
16651 #define RFC_ULLRAM_BANK1871_DATA_M                                  0xFFFFFFFF
16652 #define RFC_ULLRAM_BANK1871_DATA_S                                           0
16653 
16654 //*****************************************************************************
16655 //
16656 // Register: RFC_ULLRAM_O_BANK1872
16657 //
16658 //*****************************************************************************
16659 // Field:  [31:0] DATA
16660 //
16661 // SRAM data
16662 #define RFC_ULLRAM_BANK1872_DATA_W                                          32
16663 #define RFC_ULLRAM_BANK1872_DATA_M                                  0xFFFFFFFF
16664 #define RFC_ULLRAM_BANK1872_DATA_S                                           0
16665 
16666 //*****************************************************************************
16667 //
16668 // Register: RFC_ULLRAM_O_BANK1873
16669 //
16670 //*****************************************************************************
16671 // Field:  [31:0] DATA
16672 //
16673 // SRAM data
16674 #define RFC_ULLRAM_BANK1873_DATA_W                                          32
16675 #define RFC_ULLRAM_BANK1873_DATA_M                                  0xFFFFFFFF
16676 #define RFC_ULLRAM_BANK1873_DATA_S                                           0
16677 
16678 //*****************************************************************************
16679 //
16680 // Register: RFC_ULLRAM_O_BANK1874
16681 //
16682 //*****************************************************************************
16683 // Field:  [31:0] DATA
16684 //
16685 // SRAM data
16686 #define RFC_ULLRAM_BANK1874_DATA_W                                          32
16687 #define RFC_ULLRAM_BANK1874_DATA_M                                  0xFFFFFFFF
16688 #define RFC_ULLRAM_BANK1874_DATA_S                                           0
16689 
16690 //*****************************************************************************
16691 //
16692 // Register: RFC_ULLRAM_O_BANK1875
16693 //
16694 //*****************************************************************************
16695 // Field:  [31:0] DATA
16696 //
16697 // SRAM data
16698 #define RFC_ULLRAM_BANK1875_DATA_W                                          32
16699 #define RFC_ULLRAM_BANK1875_DATA_M                                  0xFFFFFFFF
16700 #define RFC_ULLRAM_BANK1875_DATA_S                                           0
16701 
16702 //*****************************************************************************
16703 //
16704 // Register: RFC_ULLRAM_O_BANK1876
16705 //
16706 //*****************************************************************************
16707 // Field:  [31:0] DATA
16708 //
16709 // SRAM data
16710 #define RFC_ULLRAM_BANK1876_DATA_W                                          32
16711 #define RFC_ULLRAM_BANK1876_DATA_M                                  0xFFFFFFFF
16712 #define RFC_ULLRAM_BANK1876_DATA_S                                           0
16713 
16714 //*****************************************************************************
16715 //
16716 // Register: RFC_ULLRAM_O_BANK1877
16717 //
16718 //*****************************************************************************
16719 // Field:  [31:0] DATA
16720 //
16721 // SRAM data
16722 #define RFC_ULLRAM_BANK1877_DATA_W                                          32
16723 #define RFC_ULLRAM_BANK1877_DATA_M                                  0xFFFFFFFF
16724 #define RFC_ULLRAM_BANK1877_DATA_S                                           0
16725 
16726 //*****************************************************************************
16727 //
16728 // Register: RFC_ULLRAM_O_BANK1878
16729 //
16730 //*****************************************************************************
16731 // Field:  [31:0] DATA
16732 //
16733 // SRAM data
16734 #define RFC_ULLRAM_BANK1878_DATA_W                                          32
16735 #define RFC_ULLRAM_BANK1878_DATA_M                                  0xFFFFFFFF
16736 #define RFC_ULLRAM_BANK1878_DATA_S                                           0
16737 
16738 //*****************************************************************************
16739 //
16740 // Register: RFC_ULLRAM_O_BANK1879
16741 //
16742 //*****************************************************************************
16743 // Field:  [31:0] DATA
16744 //
16745 // SRAM data
16746 #define RFC_ULLRAM_BANK1879_DATA_W                                          32
16747 #define RFC_ULLRAM_BANK1879_DATA_M                                  0xFFFFFFFF
16748 #define RFC_ULLRAM_BANK1879_DATA_S                                           0
16749 
16750 //*****************************************************************************
16751 //
16752 // Register: RFC_ULLRAM_O_BANK1880
16753 //
16754 //*****************************************************************************
16755 // Field:  [31:0] DATA
16756 //
16757 // SRAM data
16758 #define RFC_ULLRAM_BANK1880_DATA_W                                          32
16759 #define RFC_ULLRAM_BANK1880_DATA_M                                  0xFFFFFFFF
16760 #define RFC_ULLRAM_BANK1880_DATA_S                                           0
16761 
16762 //*****************************************************************************
16763 //
16764 // Register: RFC_ULLRAM_O_BANK1881
16765 //
16766 //*****************************************************************************
16767 // Field:  [31:0] DATA
16768 //
16769 // SRAM data
16770 #define RFC_ULLRAM_BANK1881_DATA_W                                          32
16771 #define RFC_ULLRAM_BANK1881_DATA_M                                  0xFFFFFFFF
16772 #define RFC_ULLRAM_BANK1881_DATA_S                                           0
16773 
16774 //*****************************************************************************
16775 //
16776 // Register: RFC_ULLRAM_O_BANK1882
16777 //
16778 //*****************************************************************************
16779 // Field:  [31:0] DATA
16780 //
16781 // SRAM data
16782 #define RFC_ULLRAM_BANK1882_DATA_W                                          32
16783 #define RFC_ULLRAM_BANK1882_DATA_M                                  0xFFFFFFFF
16784 #define RFC_ULLRAM_BANK1882_DATA_S                                           0
16785 
16786 //*****************************************************************************
16787 //
16788 // Register: RFC_ULLRAM_O_BANK1883
16789 //
16790 //*****************************************************************************
16791 // Field:  [31:0] DATA
16792 //
16793 // SRAM data
16794 #define RFC_ULLRAM_BANK1883_DATA_W                                          32
16795 #define RFC_ULLRAM_BANK1883_DATA_M                                  0xFFFFFFFF
16796 #define RFC_ULLRAM_BANK1883_DATA_S                                           0
16797 
16798 //*****************************************************************************
16799 //
16800 // Register: RFC_ULLRAM_O_BANK1884
16801 //
16802 //*****************************************************************************
16803 // Field:  [31:0] DATA
16804 //
16805 // SRAM data
16806 #define RFC_ULLRAM_BANK1884_DATA_W                                          32
16807 #define RFC_ULLRAM_BANK1884_DATA_M                                  0xFFFFFFFF
16808 #define RFC_ULLRAM_BANK1884_DATA_S                                           0
16809 
16810 //*****************************************************************************
16811 //
16812 // Register: RFC_ULLRAM_O_BANK1885
16813 //
16814 //*****************************************************************************
16815 // Field:  [31:0] DATA
16816 //
16817 // SRAM data
16818 #define RFC_ULLRAM_BANK1885_DATA_W                                          32
16819 #define RFC_ULLRAM_BANK1885_DATA_M                                  0xFFFFFFFF
16820 #define RFC_ULLRAM_BANK1885_DATA_S                                           0
16821 
16822 //*****************************************************************************
16823 //
16824 // Register: RFC_ULLRAM_O_BANK1886
16825 //
16826 //*****************************************************************************
16827 // Field:  [31:0] DATA
16828 //
16829 // SRAM data
16830 #define RFC_ULLRAM_BANK1886_DATA_W                                          32
16831 #define RFC_ULLRAM_BANK1886_DATA_M                                  0xFFFFFFFF
16832 #define RFC_ULLRAM_BANK1886_DATA_S                                           0
16833 
16834 //*****************************************************************************
16835 //
16836 // Register: RFC_ULLRAM_O_BANK1887
16837 //
16838 //*****************************************************************************
16839 // Field:  [31:0] DATA
16840 //
16841 // SRAM data
16842 #define RFC_ULLRAM_BANK1887_DATA_W                                          32
16843 #define RFC_ULLRAM_BANK1887_DATA_M                                  0xFFFFFFFF
16844 #define RFC_ULLRAM_BANK1887_DATA_S                                           0
16845 
16846 //*****************************************************************************
16847 //
16848 // Register: RFC_ULLRAM_O_BANK1888
16849 //
16850 //*****************************************************************************
16851 // Field:  [31:0] DATA
16852 //
16853 // SRAM data
16854 #define RFC_ULLRAM_BANK1888_DATA_W                                          32
16855 #define RFC_ULLRAM_BANK1888_DATA_M                                  0xFFFFFFFF
16856 #define RFC_ULLRAM_BANK1888_DATA_S                                           0
16857 
16858 //*****************************************************************************
16859 //
16860 // Register: RFC_ULLRAM_O_BANK1889
16861 //
16862 //*****************************************************************************
16863 // Field:  [31:0] DATA
16864 //
16865 // SRAM data
16866 #define RFC_ULLRAM_BANK1889_DATA_W                                          32
16867 #define RFC_ULLRAM_BANK1889_DATA_M                                  0xFFFFFFFF
16868 #define RFC_ULLRAM_BANK1889_DATA_S                                           0
16869 
16870 //*****************************************************************************
16871 //
16872 // Register: RFC_ULLRAM_O_BANK1890
16873 //
16874 //*****************************************************************************
16875 // Field:  [31:0] DATA
16876 //
16877 // SRAM data
16878 #define RFC_ULLRAM_BANK1890_DATA_W                                          32
16879 #define RFC_ULLRAM_BANK1890_DATA_M                                  0xFFFFFFFF
16880 #define RFC_ULLRAM_BANK1890_DATA_S                                           0
16881 
16882 //*****************************************************************************
16883 //
16884 // Register: RFC_ULLRAM_O_BANK1891
16885 //
16886 //*****************************************************************************
16887 // Field:  [31:0] DATA
16888 //
16889 // SRAM data
16890 #define RFC_ULLRAM_BANK1891_DATA_W                                          32
16891 #define RFC_ULLRAM_BANK1891_DATA_M                                  0xFFFFFFFF
16892 #define RFC_ULLRAM_BANK1891_DATA_S                                           0
16893 
16894 //*****************************************************************************
16895 //
16896 // Register: RFC_ULLRAM_O_BANK1892
16897 //
16898 //*****************************************************************************
16899 // Field:  [31:0] DATA
16900 //
16901 // SRAM data
16902 #define RFC_ULLRAM_BANK1892_DATA_W                                          32
16903 #define RFC_ULLRAM_BANK1892_DATA_M                                  0xFFFFFFFF
16904 #define RFC_ULLRAM_BANK1892_DATA_S                                           0
16905 
16906 //*****************************************************************************
16907 //
16908 // Register: RFC_ULLRAM_O_BANK1893
16909 //
16910 //*****************************************************************************
16911 // Field:  [31:0] DATA
16912 //
16913 // SRAM data
16914 #define RFC_ULLRAM_BANK1893_DATA_W                                          32
16915 #define RFC_ULLRAM_BANK1893_DATA_M                                  0xFFFFFFFF
16916 #define RFC_ULLRAM_BANK1893_DATA_S                                           0
16917 
16918 //*****************************************************************************
16919 //
16920 // Register: RFC_ULLRAM_O_BANK1894
16921 //
16922 //*****************************************************************************
16923 // Field:  [31:0] DATA
16924 //
16925 // SRAM data
16926 #define RFC_ULLRAM_BANK1894_DATA_W                                          32
16927 #define RFC_ULLRAM_BANK1894_DATA_M                                  0xFFFFFFFF
16928 #define RFC_ULLRAM_BANK1894_DATA_S                                           0
16929 
16930 //*****************************************************************************
16931 //
16932 // Register: RFC_ULLRAM_O_BANK1895
16933 //
16934 //*****************************************************************************
16935 // Field:  [31:0] DATA
16936 //
16937 // SRAM data
16938 #define RFC_ULLRAM_BANK1895_DATA_W                                          32
16939 #define RFC_ULLRAM_BANK1895_DATA_M                                  0xFFFFFFFF
16940 #define RFC_ULLRAM_BANK1895_DATA_S                                           0
16941 
16942 //*****************************************************************************
16943 //
16944 // Register: RFC_ULLRAM_O_BANK1896
16945 //
16946 //*****************************************************************************
16947 // Field:  [31:0] DATA
16948 //
16949 // SRAM data
16950 #define RFC_ULLRAM_BANK1896_DATA_W                                          32
16951 #define RFC_ULLRAM_BANK1896_DATA_M                                  0xFFFFFFFF
16952 #define RFC_ULLRAM_BANK1896_DATA_S                                           0
16953 
16954 //*****************************************************************************
16955 //
16956 // Register: RFC_ULLRAM_O_BANK1897
16957 //
16958 //*****************************************************************************
16959 // Field:  [31:0] DATA
16960 //
16961 // SRAM data
16962 #define RFC_ULLRAM_BANK1897_DATA_W                                          32
16963 #define RFC_ULLRAM_BANK1897_DATA_M                                  0xFFFFFFFF
16964 #define RFC_ULLRAM_BANK1897_DATA_S                                           0
16965 
16966 //*****************************************************************************
16967 //
16968 // Register: RFC_ULLRAM_O_BANK1898
16969 //
16970 //*****************************************************************************
16971 // Field:  [31:0] DATA
16972 //
16973 // SRAM data
16974 #define RFC_ULLRAM_BANK1898_DATA_W                                          32
16975 #define RFC_ULLRAM_BANK1898_DATA_M                                  0xFFFFFFFF
16976 #define RFC_ULLRAM_BANK1898_DATA_S                                           0
16977 
16978 //*****************************************************************************
16979 //
16980 // Register: RFC_ULLRAM_O_BANK1899
16981 //
16982 //*****************************************************************************
16983 // Field:  [31:0] DATA
16984 //
16985 // SRAM data
16986 #define RFC_ULLRAM_BANK1899_DATA_W                                          32
16987 #define RFC_ULLRAM_BANK1899_DATA_M                                  0xFFFFFFFF
16988 #define RFC_ULLRAM_BANK1899_DATA_S                                           0
16989 
16990 //*****************************************************************************
16991 //
16992 // Register: RFC_ULLRAM_O_BANK1900
16993 //
16994 //*****************************************************************************
16995 // Field:  [31:0] DATA
16996 //
16997 // SRAM data
16998 #define RFC_ULLRAM_BANK1900_DATA_W                                          32
16999 #define RFC_ULLRAM_BANK1900_DATA_M                                  0xFFFFFFFF
17000 #define RFC_ULLRAM_BANK1900_DATA_S                                           0
17001 
17002 //*****************************************************************************
17003 //
17004 // Register: RFC_ULLRAM_O_BANK1901
17005 //
17006 //*****************************************************************************
17007 // Field:  [31:0] DATA
17008 //
17009 // SRAM data
17010 #define RFC_ULLRAM_BANK1901_DATA_W                                          32
17011 #define RFC_ULLRAM_BANK1901_DATA_M                                  0xFFFFFFFF
17012 #define RFC_ULLRAM_BANK1901_DATA_S                                           0
17013 
17014 //*****************************************************************************
17015 //
17016 // Register: RFC_ULLRAM_O_BANK1902
17017 //
17018 //*****************************************************************************
17019 // Field:  [31:0] DATA
17020 //
17021 // SRAM data
17022 #define RFC_ULLRAM_BANK1902_DATA_W                                          32
17023 #define RFC_ULLRAM_BANK1902_DATA_M                                  0xFFFFFFFF
17024 #define RFC_ULLRAM_BANK1902_DATA_S                                           0
17025 
17026 //*****************************************************************************
17027 //
17028 // Register: RFC_ULLRAM_O_BANK1903
17029 //
17030 //*****************************************************************************
17031 // Field:  [31:0] DATA
17032 //
17033 // SRAM data
17034 #define RFC_ULLRAM_BANK1903_DATA_W                                          32
17035 #define RFC_ULLRAM_BANK1903_DATA_M                                  0xFFFFFFFF
17036 #define RFC_ULLRAM_BANK1903_DATA_S                                           0
17037 
17038 //*****************************************************************************
17039 //
17040 // Register: RFC_ULLRAM_O_BANK1904
17041 //
17042 //*****************************************************************************
17043 // Field:  [31:0] DATA
17044 //
17045 // SRAM data
17046 #define RFC_ULLRAM_BANK1904_DATA_W                                          32
17047 #define RFC_ULLRAM_BANK1904_DATA_M                                  0xFFFFFFFF
17048 #define RFC_ULLRAM_BANK1904_DATA_S                                           0
17049 
17050 //*****************************************************************************
17051 //
17052 // Register: RFC_ULLRAM_O_BANK1905
17053 //
17054 //*****************************************************************************
17055 // Field:  [31:0] DATA
17056 //
17057 // SRAM data
17058 #define RFC_ULLRAM_BANK1905_DATA_W                                          32
17059 #define RFC_ULLRAM_BANK1905_DATA_M                                  0xFFFFFFFF
17060 #define RFC_ULLRAM_BANK1905_DATA_S                                           0
17061 
17062 //*****************************************************************************
17063 //
17064 // Register: RFC_ULLRAM_O_BANK1906
17065 //
17066 //*****************************************************************************
17067 // Field:  [31:0] DATA
17068 //
17069 // SRAM data
17070 #define RFC_ULLRAM_BANK1906_DATA_W                                          32
17071 #define RFC_ULLRAM_BANK1906_DATA_M                                  0xFFFFFFFF
17072 #define RFC_ULLRAM_BANK1906_DATA_S                                           0
17073 
17074 //*****************************************************************************
17075 //
17076 // Register: RFC_ULLRAM_O_BANK1907
17077 //
17078 //*****************************************************************************
17079 // Field:  [31:0] DATA
17080 //
17081 // SRAM data
17082 #define RFC_ULLRAM_BANK1907_DATA_W                                          32
17083 #define RFC_ULLRAM_BANK1907_DATA_M                                  0xFFFFFFFF
17084 #define RFC_ULLRAM_BANK1907_DATA_S                                           0
17085 
17086 //*****************************************************************************
17087 //
17088 // Register: RFC_ULLRAM_O_BANK1908
17089 //
17090 //*****************************************************************************
17091 // Field:  [31:0] DATA
17092 //
17093 // SRAM data
17094 #define RFC_ULLRAM_BANK1908_DATA_W                                          32
17095 #define RFC_ULLRAM_BANK1908_DATA_M                                  0xFFFFFFFF
17096 #define RFC_ULLRAM_BANK1908_DATA_S                                           0
17097 
17098 //*****************************************************************************
17099 //
17100 // Register: RFC_ULLRAM_O_BANK1909
17101 //
17102 //*****************************************************************************
17103 // Field:  [31:0] DATA
17104 //
17105 // SRAM data
17106 #define RFC_ULLRAM_BANK1909_DATA_W                                          32
17107 #define RFC_ULLRAM_BANK1909_DATA_M                                  0xFFFFFFFF
17108 #define RFC_ULLRAM_BANK1909_DATA_S                                           0
17109 
17110 //*****************************************************************************
17111 //
17112 // Register: RFC_ULLRAM_O_BANK1910
17113 //
17114 //*****************************************************************************
17115 // Field:  [31:0] DATA
17116 //
17117 // SRAM data
17118 #define RFC_ULLRAM_BANK1910_DATA_W                                          32
17119 #define RFC_ULLRAM_BANK1910_DATA_M                                  0xFFFFFFFF
17120 #define RFC_ULLRAM_BANK1910_DATA_S                                           0
17121 
17122 //*****************************************************************************
17123 //
17124 // Register: RFC_ULLRAM_O_BANK1911
17125 //
17126 //*****************************************************************************
17127 // Field:  [31:0] DATA
17128 //
17129 // SRAM data
17130 #define RFC_ULLRAM_BANK1911_DATA_W                                          32
17131 #define RFC_ULLRAM_BANK1911_DATA_M                                  0xFFFFFFFF
17132 #define RFC_ULLRAM_BANK1911_DATA_S                                           0
17133 
17134 //*****************************************************************************
17135 //
17136 // Register: RFC_ULLRAM_O_BANK1912
17137 //
17138 //*****************************************************************************
17139 // Field:  [31:0] DATA
17140 //
17141 // SRAM data
17142 #define RFC_ULLRAM_BANK1912_DATA_W                                          32
17143 #define RFC_ULLRAM_BANK1912_DATA_M                                  0xFFFFFFFF
17144 #define RFC_ULLRAM_BANK1912_DATA_S                                           0
17145 
17146 //*****************************************************************************
17147 //
17148 // Register: RFC_ULLRAM_O_BANK1913
17149 //
17150 //*****************************************************************************
17151 // Field:  [31:0] DATA
17152 //
17153 // SRAM data
17154 #define RFC_ULLRAM_BANK1913_DATA_W                                          32
17155 #define RFC_ULLRAM_BANK1913_DATA_M                                  0xFFFFFFFF
17156 #define RFC_ULLRAM_BANK1913_DATA_S                                           0
17157 
17158 //*****************************************************************************
17159 //
17160 // Register: RFC_ULLRAM_O_BANK1914
17161 //
17162 //*****************************************************************************
17163 // Field:  [31:0] DATA
17164 //
17165 // SRAM data
17166 #define RFC_ULLRAM_BANK1914_DATA_W                                          32
17167 #define RFC_ULLRAM_BANK1914_DATA_M                                  0xFFFFFFFF
17168 #define RFC_ULLRAM_BANK1914_DATA_S                                           0
17169 
17170 //*****************************************************************************
17171 //
17172 // Register: RFC_ULLRAM_O_BANK1915
17173 //
17174 //*****************************************************************************
17175 // Field:  [31:0] DATA
17176 //
17177 // SRAM data
17178 #define RFC_ULLRAM_BANK1915_DATA_W                                          32
17179 #define RFC_ULLRAM_BANK1915_DATA_M                                  0xFFFFFFFF
17180 #define RFC_ULLRAM_BANK1915_DATA_S                                           0
17181 
17182 //*****************************************************************************
17183 //
17184 // Register: RFC_ULLRAM_O_BANK1916
17185 //
17186 //*****************************************************************************
17187 // Field:  [31:0] DATA
17188 //
17189 // SRAM data
17190 #define RFC_ULLRAM_BANK1916_DATA_W                                          32
17191 #define RFC_ULLRAM_BANK1916_DATA_M                                  0xFFFFFFFF
17192 #define RFC_ULLRAM_BANK1916_DATA_S                                           0
17193 
17194 //*****************************************************************************
17195 //
17196 // Register: RFC_ULLRAM_O_BANK1917
17197 //
17198 //*****************************************************************************
17199 // Field:  [31:0] DATA
17200 //
17201 // SRAM data
17202 #define RFC_ULLRAM_BANK1917_DATA_W                                          32
17203 #define RFC_ULLRAM_BANK1917_DATA_M                                  0xFFFFFFFF
17204 #define RFC_ULLRAM_BANK1917_DATA_S                                           0
17205 
17206 //*****************************************************************************
17207 //
17208 // Register: RFC_ULLRAM_O_BANK1918
17209 //
17210 //*****************************************************************************
17211 // Field:  [31:0] DATA
17212 //
17213 // SRAM data
17214 #define RFC_ULLRAM_BANK1918_DATA_W                                          32
17215 #define RFC_ULLRAM_BANK1918_DATA_M                                  0xFFFFFFFF
17216 #define RFC_ULLRAM_BANK1918_DATA_S                                           0
17217 
17218 //*****************************************************************************
17219 //
17220 // Register: RFC_ULLRAM_O_BANK1919
17221 //
17222 //*****************************************************************************
17223 // Field:  [31:0] DATA
17224 //
17225 // SRAM data
17226 #define RFC_ULLRAM_BANK1919_DATA_W                                          32
17227 #define RFC_ULLRAM_BANK1919_DATA_M                                  0xFFFFFFFF
17228 #define RFC_ULLRAM_BANK1919_DATA_S                                           0
17229 
17230 //*****************************************************************************
17231 //
17232 // Register: RFC_ULLRAM_O_BANK1920
17233 //
17234 //*****************************************************************************
17235 // Field:  [31:0] DATA
17236 //
17237 // SRAM data
17238 #define RFC_ULLRAM_BANK1920_DATA_W                                          32
17239 #define RFC_ULLRAM_BANK1920_DATA_M                                  0xFFFFFFFF
17240 #define RFC_ULLRAM_BANK1920_DATA_S                                           0
17241 
17242 //*****************************************************************************
17243 //
17244 // Register: RFC_ULLRAM_O_BANK1921
17245 //
17246 //*****************************************************************************
17247 // Field:  [31:0] DATA
17248 //
17249 // SRAM data
17250 #define RFC_ULLRAM_BANK1921_DATA_W                                          32
17251 #define RFC_ULLRAM_BANK1921_DATA_M                                  0xFFFFFFFF
17252 #define RFC_ULLRAM_BANK1921_DATA_S                                           0
17253 
17254 //*****************************************************************************
17255 //
17256 // Register: RFC_ULLRAM_O_BANK1922
17257 //
17258 //*****************************************************************************
17259 // Field:  [31:0] DATA
17260 //
17261 // SRAM data
17262 #define RFC_ULLRAM_BANK1922_DATA_W                                          32
17263 #define RFC_ULLRAM_BANK1922_DATA_M                                  0xFFFFFFFF
17264 #define RFC_ULLRAM_BANK1922_DATA_S                                           0
17265 
17266 //*****************************************************************************
17267 //
17268 // Register: RFC_ULLRAM_O_BANK1923
17269 //
17270 //*****************************************************************************
17271 // Field:  [31:0] DATA
17272 //
17273 // SRAM data
17274 #define RFC_ULLRAM_BANK1923_DATA_W                                          32
17275 #define RFC_ULLRAM_BANK1923_DATA_M                                  0xFFFFFFFF
17276 #define RFC_ULLRAM_BANK1923_DATA_S                                           0
17277 
17278 //*****************************************************************************
17279 //
17280 // Register: RFC_ULLRAM_O_BANK1924
17281 //
17282 //*****************************************************************************
17283 // Field:  [31:0] DATA
17284 //
17285 // SRAM data
17286 #define RFC_ULLRAM_BANK1924_DATA_W                                          32
17287 #define RFC_ULLRAM_BANK1924_DATA_M                                  0xFFFFFFFF
17288 #define RFC_ULLRAM_BANK1924_DATA_S                                           0
17289 
17290 //*****************************************************************************
17291 //
17292 // Register: RFC_ULLRAM_O_BANK1925
17293 //
17294 //*****************************************************************************
17295 // Field:  [31:0] DATA
17296 //
17297 // SRAM data
17298 #define RFC_ULLRAM_BANK1925_DATA_W                                          32
17299 #define RFC_ULLRAM_BANK1925_DATA_M                                  0xFFFFFFFF
17300 #define RFC_ULLRAM_BANK1925_DATA_S                                           0
17301 
17302 //*****************************************************************************
17303 //
17304 // Register: RFC_ULLRAM_O_BANK1926
17305 //
17306 //*****************************************************************************
17307 // Field:  [31:0] DATA
17308 //
17309 // SRAM data
17310 #define RFC_ULLRAM_BANK1926_DATA_W                                          32
17311 #define RFC_ULLRAM_BANK1926_DATA_M                                  0xFFFFFFFF
17312 #define RFC_ULLRAM_BANK1926_DATA_S                                           0
17313 
17314 //*****************************************************************************
17315 //
17316 // Register: RFC_ULLRAM_O_BANK1927
17317 //
17318 //*****************************************************************************
17319 // Field:  [31:0] DATA
17320 //
17321 // SRAM data
17322 #define RFC_ULLRAM_BANK1927_DATA_W                                          32
17323 #define RFC_ULLRAM_BANK1927_DATA_M                                  0xFFFFFFFF
17324 #define RFC_ULLRAM_BANK1927_DATA_S                                           0
17325 
17326 //*****************************************************************************
17327 //
17328 // Register: RFC_ULLRAM_O_BANK1928
17329 //
17330 //*****************************************************************************
17331 // Field:  [31:0] DATA
17332 //
17333 // SRAM data
17334 #define RFC_ULLRAM_BANK1928_DATA_W                                          32
17335 #define RFC_ULLRAM_BANK1928_DATA_M                                  0xFFFFFFFF
17336 #define RFC_ULLRAM_BANK1928_DATA_S                                           0
17337 
17338 //*****************************************************************************
17339 //
17340 // Register: RFC_ULLRAM_O_BANK1929
17341 //
17342 //*****************************************************************************
17343 // Field:  [31:0] DATA
17344 //
17345 // SRAM data
17346 #define RFC_ULLRAM_BANK1929_DATA_W                                          32
17347 #define RFC_ULLRAM_BANK1929_DATA_M                                  0xFFFFFFFF
17348 #define RFC_ULLRAM_BANK1929_DATA_S                                           0
17349 
17350 //*****************************************************************************
17351 //
17352 // Register: RFC_ULLRAM_O_BANK1930
17353 //
17354 //*****************************************************************************
17355 // Field:  [31:0] DATA
17356 //
17357 // SRAM data
17358 #define RFC_ULLRAM_BANK1930_DATA_W                                          32
17359 #define RFC_ULLRAM_BANK1930_DATA_M                                  0xFFFFFFFF
17360 #define RFC_ULLRAM_BANK1930_DATA_S                                           0
17361 
17362 //*****************************************************************************
17363 //
17364 // Register: RFC_ULLRAM_O_BANK1931
17365 //
17366 //*****************************************************************************
17367 // Field:  [31:0] DATA
17368 //
17369 // SRAM data
17370 #define RFC_ULLRAM_BANK1931_DATA_W                                          32
17371 #define RFC_ULLRAM_BANK1931_DATA_M                                  0xFFFFFFFF
17372 #define RFC_ULLRAM_BANK1931_DATA_S                                           0
17373 
17374 //*****************************************************************************
17375 //
17376 // Register: RFC_ULLRAM_O_BANK1932
17377 //
17378 //*****************************************************************************
17379 // Field:  [31:0] DATA
17380 //
17381 // SRAM data
17382 #define RFC_ULLRAM_BANK1932_DATA_W                                          32
17383 #define RFC_ULLRAM_BANK1932_DATA_M                                  0xFFFFFFFF
17384 #define RFC_ULLRAM_BANK1932_DATA_S                                           0
17385 
17386 //*****************************************************************************
17387 //
17388 // Register: RFC_ULLRAM_O_BANK1933
17389 //
17390 //*****************************************************************************
17391 // Field:  [31:0] DATA
17392 //
17393 // SRAM data
17394 #define RFC_ULLRAM_BANK1933_DATA_W                                          32
17395 #define RFC_ULLRAM_BANK1933_DATA_M                                  0xFFFFFFFF
17396 #define RFC_ULLRAM_BANK1933_DATA_S                                           0
17397 
17398 //*****************************************************************************
17399 //
17400 // Register: RFC_ULLRAM_O_BANK1934
17401 //
17402 //*****************************************************************************
17403 // Field:  [31:0] DATA
17404 //
17405 // SRAM data
17406 #define RFC_ULLRAM_BANK1934_DATA_W                                          32
17407 #define RFC_ULLRAM_BANK1934_DATA_M                                  0xFFFFFFFF
17408 #define RFC_ULLRAM_BANK1934_DATA_S                                           0
17409 
17410 //*****************************************************************************
17411 //
17412 // Register: RFC_ULLRAM_O_BANK1935
17413 //
17414 //*****************************************************************************
17415 // Field:  [31:0] DATA
17416 //
17417 // SRAM data
17418 #define RFC_ULLRAM_BANK1935_DATA_W                                          32
17419 #define RFC_ULLRAM_BANK1935_DATA_M                                  0xFFFFFFFF
17420 #define RFC_ULLRAM_BANK1935_DATA_S                                           0
17421 
17422 //*****************************************************************************
17423 //
17424 // Register: RFC_ULLRAM_O_BANK1936
17425 //
17426 //*****************************************************************************
17427 // Field:  [31:0] DATA
17428 //
17429 // SRAM data
17430 #define RFC_ULLRAM_BANK1936_DATA_W                                          32
17431 #define RFC_ULLRAM_BANK1936_DATA_M                                  0xFFFFFFFF
17432 #define RFC_ULLRAM_BANK1936_DATA_S                                           0
17433 
17434 //*****************************************************************************
17435 //
17436 // Register: RFC_ULLRAM_O_BANK1937
17437 //
17438 //*****************************************************************************
17439 // Field:  [31:0] DATA
17440 //
17441 // SRAM data
17442 #define RFC_ULLRAM_BANK1937_DATA_W                                          32
17443 #define RFC_ULLRAM_BANK1937_DATA_M                                  0xFFFFFFFF
17444 #define RFC_ULLRAM_BANK1937_DATA_S                                           0
17445 
17446 //*****************************************************************************
17447 //
17448 // Register: RFC_ULLRAM_O_BANK1938
17449 //
17450 //*****************************************************************************
17451 // Field:  [31:0] DATA
17452 //
17453 // SRAM data
17454 #define RFC_ULLRAM_BANK1938_DATA_W                                          32
17455 #define RFC_ULLRAM_BANK1938_DATA_M                                  0xFFFFFFFF
17456 #define RFC_ULLRAM_BANK1938_DATA_S                                           0
17457 
17458 //*****************************************************************************
17459 //
17460 // Register: RFC_ULLRAM_O_BANK1939
17461 //
17462 //*****************************************************************************
17463 // Field:  [31:0] DATA
17464 //
17465 // SRAM data
17466 #define RFC_ULLRAM_BANK1939_DATA_W                                          32
17467 #define RFC_ULLRAM_BANK1939_DATA_M                                  0xFFFFFFFF
17468 #define RFC_ULLRAM_BANK1939_DATA_S                                           0
17469 
17470 //*****************************************************************************
17471 //
17472 // Register: RFC_ULLRAM_O_BANK1940
17473 //
17474 //*****************************************************************************
17475 // Field:  [31:0] DATA
17476 //
17477 // SRAM data
17478 #define RFC_ULLRAM_BANK1940_DATA_W                                          32
17479 #define RFC_ULLRAM_BANK1940_DATA_M                                  0xFFFFFFFF
17480 #define RFC_ULLRAM_BANK1940_DATA_S                                           0
17481 
17482 //*****************************************************************************
17483 //
17484 // Register: RFC_ULLRAM_O_BANK1941
17485 //
17486 //*****************************************************************************
17487 // Field:  [31:0] DATA
17488 //
17489 // SRAM data
17490 #define RFC_ULLRAM_BANK1941_DATA_W                                          32
17491 #define RFC_ULLRAM_BANK1941_DATA_M                                  0xFFFFFFFF
17492 #define RFC_ULLRAM_BANK1941_DATA_S                                           0
17493 
17494 //*****************************************************************************
17495 //
17496 // Register: RFC_ULLRAM_O_BANK1942
17497 //
17498 //*****************************************************************************
17499 // Field:  [31:0] DATA
17500 //
17501 // SRAM data
17502 #define RFC_ULLRAM_BANK1942_DATA_W                                          32
17503 #define RFC_ULLRAM_BANK1942_DATA_M                                  0xFFFFFFFF
17504 #define RFC_ULLRAM_BANK1942_DATA_S                                           0
17505 
17506 //*****************************************************************************
17507 //
17508 // Register: RFC_ULLRAM_O_BANK1943
17509 //
17510 //*****************************************************************************
17511 // Field:  [31:0] DATA
17512 //
17513 // SRAM data
17514 #define RFC_ULLRAM_BANK1943_DATA_W                                          32
17515 #define RFC_ULLRAM_BANK1943_DATA_M                                  0xFFFFFFFF
17516 #define RFC_ULLRAM_BANK1943_DATA_S                                           0
17517 
17518 //*****************************************************************************
17519 //
17520 // Register: RFC_ULLRAM_O_BANK1944
17521 //
17522 //*****************************************************************************
17523 // Field:  [31:0] DATA
17524 //
17525 // SRAM data
17526 #define RFC_ULLRAM_BANK1944_DATA_W                                          32
17527 #define RFC_ULLRAM_BANK1944_DATA_M                                  0xFFFFFFFF
17528 #define RFC_ULLRAM_BANK1944_DATA_S                                           0
17529 
17530 //*****************************************************************************
17531 //
17532 // Register: RFC_ULLRAM_O_BANK1945
17533 //
17534 //*****************************************************************************
17535 // Field:  [31:0] DATA
17536 //
17537 // SRAM data
17538 #define RFC_ULLRAM_BANK1945_DATA_W                                          32
17539 #define RFC_ULLRAM_BANK1945_DATA_M                                  0xFFFFFFFF
17540 #define RFC_ULLRAM_BANK1945_DATA_S                                           0
17541 
17542 //*****************************************************************************
17543 //
17544 // Register: RFC_ULLRAM_O_BANK1946
17545 //
17546 //*****************************************************************************
17547 // Field:  [31:0] DATA
17548 //
17549 // SRAM data
17550 #define RFC_ULLRAM_BANK1946_DATA_W                                          32
17551 #define RFC_ULLRAM_BANK1946_DATA_M                                  0xFFFFFFFF
17552 #define RFC_ULLRAM_BANK1946_DATA_S                                           0
17553 
17554 //*****************************************************************************
17555 //
17556 // Register: RFC_ULLRAM_O_BANK1947
17557 //
17558 //*****************************************************************************
17559 // Field:  [31:0] DATA
17560 //
17561 // SRAM data
17562 #define RFC_ULLRAM_BANK1947_DATA_W                                          32
17563 #define RFC_ULLRAM_BANK1947_DATA_M                                  0xFFFFFFFF
17564 #define RFC_ULLRAM_BANK1947_DATA_S                                           0
17565 
17566 //*****************************************************************************
17567 //
17568 // Register: RFC_ULLRAM_O_BANK1948
17569 //
17570 //*****************************************************************************
17571 // Field:  [31:0] DATA
17572 //
17573 // SRAM data
17574 #define RFC_ULLRAM_BANK1948_DATA_W                                          32
17575 #define RFC_ULLRAM_BANK1948_DATA_M                                  0xFFFFFFFF
17576 #define RFC_ULLRAM_BANK1948_DATA_S                                           0
17577 
17578 //*****************************************************************************
17579 //
17580 // Register: RFC_ULLRAM_O_BANK1949
17581 //
17582 //*****************************************************************************
17583 // Field:  [31:0] DATA
17584 //
17585 // SRAM data
17586 #define RFC_ULLRAM_BANK1949_DATA_W                                          32
17587 #define RFC_ULLRAM_BANK1949_DATA_M                                  0xFFFFFFFF
17588 #define RFC_ULLRAM_BANK1949_DATA_S                                           0
17589 
17590 //*****************************************************************************
17591 //
17592 // Register: RFC_ULLRAM_O_BANK1950
17593 //
17594 //*****************************************************************************
17595 // Field:  [31:0] DATA
17596 //
17597 // SRAM data
17598 #define RFC_ULLRAM_BANK1950_DATA_W                                          32
17599 #define RFC_ULLRAM_BANK1950_DATA_M                                  0xFFFFFFFF
17600 #define RFC_ULLRAM_BANK1950_DATA_S                                           0
17601 
17602 //*****************************************************************************
17603 //
17604 // Register: RFC_ULLRAM_O_BANK1951
17605 //
17606 //*****************************************************************************
17607 // Field:  [31:0] DATA
17608 //
17609 // SRAM data
17610 #define RFC_ULLRAM_BANK1951_DATA_W                                          32
17611 #define RFC_ULLRAM_BANK1951_DATA_M                                  0xFFFFFFFF
17612 #define RFC_ULLRAM_BANK1951_DATA_S                                           0
17613 
17614 //*****************************************************************************
17615 //
17616 // Register: RFC_ULLRAM_O_BANK1952
17617 //
17618 //*****************************************************************************
17619 // Field:  [31:0] DATA
17620 //
17621 // SRAM data
17622 #define RFC_ULLRAM_BANK1952_DATA_W                                          32
17623 #define RFC_ULLRAM_BANK1952_DATA_M                                  0xFFFFFFFF
17624 #define RFC_ULLRAM_BANK1952_DATA_S                                           0
17625 
17626 //*****************************************************************************
17627 //
17628 // Register: RFC_ULLRAM_O_BANK1953
17629 //
17630 //*****************************************************************************
17631 // Field:  [31:0] DATA
17632 //
17633 // SRAM data
17634 #define RFC_ULLRAM_BANK1953_DATA_W                                          32
17635 #define RFC_ULLRAM_BANK1953_DATA_M                                  0xFFFFFFFF
17636 #define RFC_ULLRAM_BANK1953_DATA_S                                           0
17637 
17638 //*****************************************************************************
17639 //
17640 // Register: RFC_ULLRAM_O_BANK1954
17641 //
17642 //*****************************************************************************
17643 // Field:  [31:0] DATA
17644 //
17645 // SRAM data
17646 #define RFC_ULLRAM_BANK1954_DATA_W                                          32
17647 #define RFC_ULLRAM_BANK1954_DATA_M                                  0xFFFFFFFF
17648 #define RFC_ULLRAM_BANK1954_DATA_S                                           0
17649 
17650 //*****************************************************************************
17651 //
17652 // Register: RFC_ULLRAM_O_BANK1955
17653 //
17654 //*****************************************************************************
17655 // Field:  [31:0] DATA
17656 //
17657 // SRAM data
17658 #define RFC_ULLRAM_BANK1955_DATA_W                                          32
17659 #define RFC_ULLRAM_BANK1955_DATA_M                                  0xFFFFFFFF
17660 #define RFC_ULLRAM_BANK1955_DATA_S                                           0
17661 
17662 //*****************************************************************************
17663 //
17664 // Register: RFC_ULLRAM_O_BANK1956
17665 //
17666 //*****************************************************************************
17667 // Field:  [31:0] DATA
17668 //
17669 // SRAM data
17670 #define RFC_ULLRAM_BANK1956_DATA_W                                          32
17671 #define RFC_ULLRAM_BANK1956_DATA_M                                  0xFFFFFFFF
17672 #define RFC_ULLRAM_BANK1956_DATA_S                                           0
17673 
17674 //*****************************************************************************
17675 //
17676 // Register: RFC_ULLRAM_O_BANK1957
17677 //
17678 //*****************************************************************************
17679 // Field:  [31:0] DATA
17680 //
17681 // SRAM data
17682 #define RFC_ULLRAM_BANK1957_DATA_W                                          32
17683 #define RFC_ULLRAM_BANK1957_DATA_M                                  0xFFFFFFFF
17684 #define RFC_ULLRAM_BANK1957_DATA_S                                           0
17685 
17686 //*****************************************************************************
17687 //
17688 // Register: RFC_ULLRAM_O_BANK1958
17689 //
17690 //*****************************************************************************
17691 // Field:  [31:0] DATA
17692 //
17693 // SRAM data
17694 #define RFC_ULLRAM_BANK1958_DATA_W                                          32
17695 #define RFC_ULLRAM_BANK1958_DATA_M                                  0xFFFFFFFF
17696 #define RFC_ULLRAM_BANK1958_DATA_S                                           0
17697 
17698 //*****************************************************************************
17699 //
17700 // Register: RFC_ULLRAM_O_BANK1959
17701 //
17702 //*****************************************************************************
17703 // Field:  [31:0] DATA
17704 //
17705 // SRAM data
17706 #define RFC_ULLRAM_BANK1959_DATA_W                                          32
17707 #define RFC_ULLRAM_BANK1959_DATA_M                                  0xFFFFFFFF
17708 #define RFC_ULLRAM_BANK1959_DATA_S                                           0
17709 
17710 //*****************************************************************************
17711 //
17712 // Register: RFC_ULLRAM_O_BANK1960
17713 //
17714 //*****************************************************************************
17715 // Field:  [31:0] DATA
17716 //
17717 // SRAM data
17718 #define RFC_ULLRAM_BANK1960_DATA_W                                          32
17719 #define RFC_ULLRAM_BANK1960_DATA_M                                  0xFFFFFFFF
17720 #define RFC_ULLRAM_BANK1960_DATA_S                                           0
17721 
17722 //*****************************************************************************
17723 //
17724 // Register: RFC_ULLRAM_O_BANK1961
17725 //
17726 //*****************************************************************************
17727 // Field:  [31:0] DATA
17728 //
17729 // SRAM data
17730 #define RFC_ULLRAM_BANK1961_DATA_W                                          32
17731 #define RFC_ULLRAM_BANK1961_DATA_M                                  0xFFFFFFFF
17732 #define RFC_ULLRAM_BANK1961_DATA_S                                           0
17733 
17734 //*****************************************************************************
17735 //
17736 // Register: RFC_ULLRAM_O_BANK1962
17737 //
17738 //*****************************************************************************
17739 // Field:  [31:0] DATA
17740 //
17741 // SRAM data
17742 #define RFC_ULLRAM_BANK1962_DATA_W                                          32
17743 #define RFC_ULLRAM_BANK1962_DATA_M                                  0xFFFFFFFF
17744 #define RFC_ULLRAM_BANK1962_DATA_S                                           0
17745 
17746 //*****************************************************************************
17747 //
17748 // Register: RFC_ULLRAM_O_BANK1963
17749 //
17750 //*****************************************************************************
17751 // Field:  [31:0] DATA
17752 //
17753 // SRAM data
17754 #define RFC_ULLRAM_BANK1963_DATA_W                                          32
17755 #define RFC_ULLRAM_BANK1963_DATA_M                                  0xFFFFFFFF
17756 #define RFC_ULLRAM_BANK1963_DATA_S                                           0
17757 
17758 //*****************************************************************************
17759 //
17760 // Register: RFC_ULLRAM_O_BANK1964
17761 //
17762 //*****************************************************************************
17763 // Field:  [31:0] DATA
17764 //
17765 // SRAM data
17766 #define RFC_ULLRAM_BANK1964_DATA_W                                          32
17767 #define RFC_ULLRAM_BANK1964_DATA_M                                  0xFFFFFFFF
17768 #define RFC_ULLRAM_BANK1964_DATA_S                                           0
17769 
17770 //*****************************************************************************
17771 //
17772 // Register: RFC_ULLRAM_O_BANK1965
17773 //
17774 //*****************************************************************************
17775 // Field:  [31:0] DATA
17776 //
17777 // SRAM data
17778 #define RFC_ULLRAM_BANK1965_DATA_W                                          32
17779 #define RFC_ULLRAM_BANK1965_DATA_M                                  0xFFFFFFFF
17780 #define RFC_ULLRAM_BANK1965_DATA_S                                           0
17781 
17782 //*****************************************************************************
17783 //
17784 // Register: RFC_ULLRAM_O_BANK1966
17785 //
17786 //*****************************************************************************
17787 // Field:  [31:0] DATA
17788 //
17789 // SRAM data
17790 #define RFC_ULLRAM_BANK1966_DATA_W                                          32
17791 #define RFC_ULLRAM_BANK1966_DATA_M                                  0xFFFFFFFF
17792 #define RFC_ULLRAM_BANK1966_DATA_S                                           0
17793 
17794 //*****************************************************************************
17795 //
17796 // Register: RFC_ULLRAM_O_BANK1967
17797 //
17798 //*****************************************************************************
17799 // Field:  [31:0] DATA
17800 //
17801 // SRAM data
17802 #define RFC_ULLRAM_BANK1967_DATA_W                                          32
17803 #define RFC_ULLRAM_BANK1967_DATA_M                                  0xFFFFFFFF
17804 #define RFC_ULLRAM_BANK1967_DATA_S                                           0
17805 
17806 //*****************************************************************************
17807 //
17808 // Register: RFC_ULLRAM_O_BANK1968
17809 //
17810 //*****************************************************************************
17811 // Field:  [31:0] DATA
17812 //
17813 // SRAM data
17814 #define RFC_ULLRAM_BANK1968_DATA_W                                          32
17815 #define RFC_ULLRAM_BANK1968_DATA_M                                  0xFFFFFFFF
17816 #define RFC_ULLRAM_BANK1968_DATA_S                                           0
17817 
17818 //*****************************************************************************
17819 //
17820 // Register: RFC_ULLRAM_O_BANK1969
17821 //
17822 //*****************************************************************************
17823 // Field:  [31:0] DATA
17824 //
17825 // SRAM data
17826 #define RFC_ULLRAM_BANK1969_DATA_W                                          32
17827 #define RFC_ULLRAM_BANK1969_DATA_M                                  0xFFFFFFFF
17828 #define RFC_ULLRAM_BANK1969_DATA_S                                           0
17829 
17830 //*****************************************************************************
17831 //
17832 // Register: RFC_ULLRAM_O_BANK1970
17833 //
17834 //*****************************************************************************
17835 // Field:  [31:0] DATA
17836 //
17837 // SRAM data
17838 #define RFC_ULLRAM_BANK1970_DATA_W                                          32
17839 #define RFC_ULLRAM_BANK1970_DATA_M                                  0xFFFFFFFF
17840 #define RFC_ULLRAM_BANK1970_DATA_S                                           0
17841 
17842 //*****************************************************************************
17843 //
17844 // Register: RFC_ULLRAM_O_BANK1971
17845 //
17846 //*****************************************************************************
17847 // Field:  [31:0] DATA
17848 //
17849 // SRAM data
17850 #define RFC_ULLRAM_BANK1971_DATA_W                                          32
17851 #define RFC_ULLRAM_BANK1971_DATA_M                                  0xFFFFFFFF
17852 #define RFC_ULLRAM_BANK1971_DATA_S                                           0
17853 
17854 //*****************************************************************************
17855 //
17856 // Register: RFC_ULLRAM_O_BANK1972
17857 //
17858 //*****************************************************************************
17859 // Field:  [31:0] DATA
17860 //
17861 // SRAM data
17862 #define RFC_ULLRAM_BANK1972_DATA_W                                          32
17863 #define RFC_ULLRAM_BANK1972_DATA_M                                  0xFFFFFFFF
17864 #define RFC_ULLRAM_BANK1972_DATA_S                                           0
17865 
17866 //*****************************************************************************
17867 //
17868 // Register: RFC_ULLRAM_O_BANK1973
17869 //
17870 //*****************************************************************************
17871 // Field:  [31:0] DATA
17872 //
17873 // SRAM data
17874 #define RFC_ULLRAM_BANK1973_DATA_W                                          32
17875 #define RFC_ULLRAM_BANK1973_DATA_M                                  0xFFFFFFFF
17876 #define RFC_ULLRAM_BANK1973_DATA_S                                           0
17877 
17878 //*****************************************************************************
17879 //
17880 // Register: RFC_ULLRAM_O_BANK1974
17881 //
17882 //*****************************************************************************
17883 // Field:  [31:0] DATA
17884 //
17885 // SRAM data
17886 #define RFC_ULLRAM_BANK1974_DATA_W                                          32
17887 #define RFC_ULLRAM_BANK1974_DATA_M                                  0xFFFFFFFF
17888 #define RFC_ULLRAM_BANK1974_DATA_S                                           0
17889 
17890 //*****************************************************************************
17891 //
17892 // Register: RFC_ULLRAM_O_BANK1975
17893 //
17894 //*****************************************************************************
17895 // Field:  [31:0] DATA
17896 //
17897 // SRAM data
17898 #define RFC_ULLRAM_BANK1975_DATA_W                                          32
17899 #define RFC_ULLRAM_BANK1975_DATA_M                                  0xFFFFFFFF
17900 #define RFC_ULLRAM_BANK1975_DATA_S                                           0
17901 
17902 //*****************************************************************************
17903 //
17904 // Register: RFC_ULLRAM_O_BANK1976
17905 //
17906 //*****************************************************************************
17907 // Field:  [31:0] DATA
17908 //
17909 // SRAM data
17910 #define RFC_ULLRAM_BANK1976_DATA_W                                          32
17911 #define RFC_ULLRAM_BANK1976_DATA_M                                  0xFFFFFFFF
17912 #define RFC_ULLRAM_BANK1976_DATA_S                                           0
17913 
17914 //*****************************************************************************
17915 //
17916 // Register: RFC_ULLRAM_O_BANK1977
17917 //
17918 //*****************************************************************************
17919 // Field:  [31:0] DATA
17920 //
17921 // SRAM data
17922 #define RFC_ULLRAM_BANK1977_DATA_W                                          32
17923 #define RFC_ULLRAM_BANK1977_DATA_M                                  0xFFFFFFFF
17924 #define RFC_ULLRAM_BANK1977_DATA_S                                           0
17925 
17926 //*****************************************************************************
17927 //
17928 // Register: RFC_ULLRAM_O_BANK1978
17929 //
17930 //*****************************************************************************
17931 // Field:  [31:0] DATA
17932 //
17933 // SRAM data
17934 #define RFC_ULLRAM_BANK1978_DATA_W                                          32
17935 #define RFC_ULLRAM_BANK1978_DATA_M                                  0xFFFFFFFF
17936 #define RFC_ULLRAM_BANK1978_DATA_S                                           0
17937 
17938 //*****************************************************************************
17939 //
17940 // Register: RFC_ULLRAM_O_BANK1979
17941 //
17942 //*****************************************************************************
17943 // Field:  [31:0] DATA
17944 //
17945 // SRAM data
17946 #define RFC_ULLRAM_BANK1979_DATA_W                                          32
17947 #define RFC_ULLRAM_BANK1979_DATA_M                                  0xFFFFFFFF
17948 #define RFC_ULLRAM_BANK1979_DATA_S                                           0
17949 
17950 //*****************************************************************************
17951 //
17952 // Register: RFC_ULLRAM_O_BANK1980
17953 //
17954 //*****************************************************************************
17955 // Field:  [31:0] DATA
17956 //
17957 // SRAM data
17958 #define RFC_ULLRAM_BANK1980_DATA_W                                          32
17959 #define RFC_ULLRAM_BANK1980_DATA_M                                  0xFFFFFFFF
17960 #define RFC_ULLRAM_BANK1980_DATA_S                                           0
17961 
17962 //*****************************************************************************
17963 //
17964 // Register: RFC_ULLRAM_O_BANK1981
17965 //
17966 //*****************************************************************************
17967 // Field:  [31:0] DATA
17968 //
17969 // SRAM data
17970 #define RFC_ULLRAM_BANK1981_DATA_W                                          32
17971 #define RFC_ULLRAM_BANK1981_DATA_M                                  0xFFFFFFFF
17972 #define RFC_ULLRAM_BANK1981_DATA_S                                           0
17973 
17974 //*****************************************************************************
17975 //
17976 // Register: RFC_ULLRAM_O_BANK1982
17977 //
17978 //*****************************************************************************
17979 // Field:  [31:0] DATA
17980 //
17981 // SRAM data
17982 #define RFC_ULLRAM_BANK1982_DATA_W                                          32
17983 #define RFC_ULLRAM_BANK1982_DATA_M                                  0xFFFFFFFF
17984 #define RFC_ULLRAM_BANK1982_DATA_S                                           0
17985 
17986 //*****************************************************************************
17987 //
17988 // Register: RFC_ULLRAM_O_BANK1983
17989 //
17990 //*****************************************************************************
17991 // Field:  [31:0] DATA
17992 //
17993 // SRAM data
17994 #define RFC_ULLRAM_BANK1983_DATA_W                                          32
17995 #define RFC_ULLRAM_BANK1983_DATA_M                                  0xFFFFFFFF
17996 #define RFC_ULLRAM_BANK1983_DATA_S                                           0
17997 
17998 //*****************************************************************************
17999 //
18000 // Register: RFC_ULLRAM_O_BANK1984
18001 //
18002 //*****************************************************************************
18003 // Field:  [31:0] DATA
18004 //
18005 // SRAM data
18006 #define RFC_ULLRAM_BANK1984_DATA_W                                          32
18007 #define RFC_ULLRAM_BANK1984_DATA_M                                  0xFFFFFFFF
18008 #define RFC_ULLRAM_BANK1984_DATA_S                                           0
18009 
18010 //*****************************************************************************
18011 //
18012 // Register: RFC_ULLRAM_O_BANK1985
18013 //
18014 //*****************************************************************************
18015 // Field:  [31:0] DATA
18016 //
18017 // SRAM data
18018 #define RFC_ULLRAM_BANK1985_DATA_W                                          32
18019 #define RFC_ULLRAM_BANK1985_DATA_M                                  0xFFFFFFFF
18020 #define RFC_ULLRAM_BANK1985_DATA_S                                           0
18021 
18022 //*****************************************************************************
18023 //
18024 // Register: RFC_ULLRAM_O_BANK1986
18025 //
18026 //*****************************************************************************
18027 // Field:  [31:0] DATA
18028 //
18029 // SRAM data
18030 #define RFC_ULLRAM_BANK1986_DATA_W                                          32
18031 #define RFC_ULLRAM_BANK1986_DATA_M                                  0xFFFFFFFF
18032 #define RFC_ULLRAM_BANK1986_DATA_S                                           0
18033 
18034 //*****************************************************************************
18035 //
18036 // Register: RFC_ULLRAM_O_BANK1987
18037 //
18038 //*****************************************************************************
18039 // Field:  [31:0] DATA
18040 //
18041 // SRAM data
18042 #define RFC_ULLRAM_BANK1987_DATA_W                                          32
18043 #define RFC_ULLRAM_BANK1987_DATA_M                                  0xFFFFFFFF
18044 #define RFC_ULLRAM_BANK1987_DATA_S                                           0
18045 
18046 //*****************************************************************************
18047 //
18048 // Register: RFC_ULLRAM_O_BANK1988
18049 //
18050 //*****************************************************************************
18051 // Field:  [31:0] DATA
18052 //
18053 // SRAM data
18054 #define RFC_ULLRAM_BANK1988_DATA_W                                          32
18055 #define RFC_ULLRAM_BANK1988_DATA_M                                  0xFFFFFFFF
18056 #define RFC_ULLRAM_BANK1988_DATA_S                                           0
18057 
18058 //*****************************************************************************
18059 //
18060 // Register: RFC_ULLRAM_O_BANK1989
18061 //
18062 //*****************************************************************************
18063 // Field:  [31:0] DATA
18064 //
18065 // SRAM data
18066 #define RFC_ULLRAM_BANK1989_DATA_W                                          32
18067 #define RFC_ULLRAM_BANK1989_DATA_M                                  0xFFFFFFFF
18068 #define RFC_ULLRAM_BANK1989_DATA_S                                           0
18069 
18070 //*****************************************************************************
18071 //
18072 // Register: RFC_ULLRAM_O_BANK1990
18073 //
18074 //*****************************************************************************
18075 // Field:  [31:0] DATA
18076 //
18077 // SRAM data
18078 #define RFC_ULLRAM_BANK1990_DATA_W                                          32
18079 #define RFC_ULLRAM_BANK1990_DATA_M                                  0xFFFFFFFF
18080 #define RFC_ULLRAM_BANK1990_DATA_S                                           0
18081 
18082 //*****************************************************************************
18083 //
18084 // Register: RFC_ULLRAM_O_BANK1991
18085 //
18086 //*****************************************************************************
18087 // Field:  [31:0] DATA
18088 //
18089 // SRAM data
18090 #define RFC_ULLRAM_BANK1991_DATA_W                                          32
18091 #define RFC_ULLRAM_BANK1991_DATA_M                                  0xFFFFFFFF
18092 #define RFC_ULLRAM_BANK1991_DATA_S                                           0
18093 
18094 //*****************************************************************************
18095 //
18096 // Register: RFC_ULLRAM_O_BANK1992
18097 //
18098 //*****************************************************************************
18099 // Field:  [31:0] DATA
18100 //
18101 // SRAM data
18102 #define RFC_ULLRAM_BANK1992_DATA_W                                          32
18103 #define RFC_ULLRAM_BANK1992_DATA_M                                  0xFFFFFFFF
18104 #define RFC_ULLRAM_BANK1992_DATA_S                                           0
18105 
18106 //*****************************************************************************
18107 //
18108 // Register: RFC_ULLRAM_O_BANK1993
18109 //
18110 //*****************************************************************************
18111 // Field:  [31:0] DATA
18112 //
18113 // SRAM data
18114 #define RFC_ULLRAM_BANK1993_DATA_W                                          32
18115 #define RFC_ULLRAM_BANK1993_DATA_M                                  0xFFFFFFFF
18116 #define RFC_ULLRAM_BANK1993_DATA_S                                           0
18117 
18118 //*****************************************************************************
18119 //
18120 // Register: RFC_ULLRAM_O_BANK1994
18121 //
18122 //*****************************************************************************
18123 // Field:  [31:0] DATA
18124 //
18125 // SRAM data
18126 #define RFC_ULLRAM_BANK1994_DATA_W                                          32
18127 #define RFC_ULLRAM_BANK1994_DATA_M                                  0xFFFFFFFF
18128 #define RFC_ULLRAM_BANK1994_DATA_S                                           0
18129 
18130 //*****************************************************************************
18131 //
18132 // Register: RFC_ULLRAM_O_BANK1995
18133 //
18134 //*****************************************************************************
18135 // Field:  [31:0] DATA
18136 //
18137 // SRAM data
18138 #define RFC_ULLRAM_BANK1995_DATA_W                                          32
18139 #define RFC_ULLRAM_BANK1995_DATA_M                                  0xFFFFFFFF
18140 #define RFC_ULLRAM_BANK1995_DATA_S                                           0
18141 
18142 //*****************************************************************************
18143 //
18144 // Register: RFC_ULLRAM_O_BANK1996
18145 //
18146 //*****************************************************************************
18147 // Field:  [31:0] DATA
18148 //
18149 // SRAM data
18150 #define RFC_ULLRAM_BANK1996_DATA_W                                          32
18151 #define RFC_ULLRAM_BANK1996_DATA_M                                  0xFFFFFFFF
18152 #define RFC_ULLRAM_BANK1996_DATA_S                                           0
18153 
18154 //*****************************************************************************
18155 //
18156 // Register: RFC_ULLRAM_O_BANK1997
18157 //
18158 //*****************************************************************************
18159 // Field:  [31:0] DATA
18160 //
18161 // SRAM data
18162 #define RFC_ULLRAM_BANK1997_DATA_W                                          32
18163 #define RFC_ULLRAM_BANK1997_DATA_M                                  0xFFFFFFFF
18164 #define RFC_ULLRAM_BANK1997_DATA_S                                           0
18165 
18166 //*****************************************************************************
18167 //
18168 // Register: RFC_ULLRAM_O_BANK1998
18169 //
18170 //*****************************************************************************
18171 // Field:  [31:0] DATA
18172 //
18173 // SRAM data
18174 #define RFC_ULLRAM_BANK1998_DATA_W                                          32
18175 #define RFC_ULLRAM_BANK1998_DATA_M                                  0xFFFFFFFF
18176 #define RFC_ULLRAM_BANK1998_DATA_S                                           0
18177 
18178 //*****************************************************************************
18179 //
18180 // Register: RFC_ULLRAM_O_BANK1999
18181 //
18182 //*****************************************************************************
18183 // Field:  [31:0] DATA
18184 //
18185 // SRAM data
18186 #define RFC_ULLRAM_BANK1999_DATA_W                                          32
18187 #define RFC_ULLRAM_BANK1999_DATA_M                                  0xFFFFFFFF
18188 #define RFC_ULLRAM_BANK1999_DATA_S                                           0
18189 
18190 //*****************************************************************************
18191 //
18192 // Register: RFC_ULLRAM_O_BANK11000
18193 //
18194 //*****************************************************************************
18195 // Field:  [31:0] DATA
18196 //
18197 // SRAM data
18198 #define RFC_ULLRAM_BANK11000_DATA_W                                         32
18199 #define RFC_ULLRAM_BANK11000_DATA_M                                 0xFFFFFFFF
18200 #define RFC_ULLRAM_BANK11000_DATA_S                                          0
18201 
18202 //*****************************************************************************
18203 //
18204 // Register: RFC_ULLRAM_O_BANK11001
18205 //
18206 //*****************************************************************************
18207 // Field:  [31:0] DATA
18208 //
18209 // SRAM data
18210 #define RFC_ULLRAM_BANK11001_DATA_W                                         32
18211 #define RFC_ULLRAM_BANK11001_DATA_M                                 0xFFFFFFFF
18212 #define RFC_ULLRAM_BANK11001_DATA_S                                          0
18213 
18214 //*****************************************************************************
18215 //
18216 // Register: RFC_ULLRAM_O_BANK11002
18217 //
18218 //*****************************************************************************
18219 // Field:  [31:0] DATA
18220 //
18221 // SRAM data
18222 #define RFC_ULLRAM_BANK11002_DATA_W                                         32
18223 #define RFC_ULLRAM_BANK11002_DATA_M                                 0xFFFFFFFF
18224 #define RFC_ULLRAM_BANK11002_DATA_S                                          0
18225 
18226 //*****************************************************************************
18227 //
18228 // Register: RFC_ULLRAM_O_BANK11003
18229 //
18230 //*****************************************************************************
18231 // Field:  [31:0] DATA
18232 //
18233 // SRAM data
18234 #define RFC_ULLRAM_BANK11003_DATA_W                                         32
18235 #define RFC_ULLRAM_BANK11003_DATA_M                                 0xFFFFFFFF
18236 #define RFC_ULLRAM_BANK11003_DATA_S                                          0
18237 
18238 //*****************************************************************************
18239 //
18240 // Register: RFC_ULLRAM_O_BANK11004
18241 //
18242 //*****************************************************************************
18243 // Field:  [31:0] DATA
18244 //
18245 // SRAM data
18246 #define RFC_ULLRAM_BANK11004_DATA_W                                         32
18247 #define RFC_ULLRAM_BANK11004_DATA_M                                 0xFFFFFFFF
18248 #define RFC_ULLRAM_BANK11004_DATA_S                                          0
18249 
18250 //*****************************************************************************
18251 //
18252 // Register: RFC_ULLRAM_O_BANK11005
18253 //
18254 //*****************************************************************************
18255 // Field:  [31:0] DATA
18256 //
18257 // SRAM data
18258 #define RFC_ULLRAM_BANK11005_DATA_W                                         32
18259 #define RFC_ULLRAM_BANK11005_DATA_M                                 0xFFFFFFFF
18260 #define RFC_ULLRAM_BANK11005_DATA_S                                          0
18261 
18262 //*****************************************************************************
18263 //
18264 // Register: RFC_ULLRAM_O_BANK11006
18265 //
18266 //*****************************************************************************
18267 // Field:  [31:0] DATA
18268 //
18269 // SRAM data
18270 #define RFC_ULLRAM_BANK11006_DATA_W                                         32
18271 #define RFC_ULLRAM_BANK11006_DATA_M                                 0xFFFFFFFF
18272 #define RFC_ULLRAM_BANK11006_DATA_S                                          0
18273 
18274 //*****************************************************************************
18275 //
18276 // Register: RFC_ULLRAM_O_BANK11007
18277 //
18278 //*****************************************************************************
18279 // Field:  [31:0] DATA
18280 //
18281 // SRAM data
18282 #define RFC_ULLRAM_BANK11007_DATA_W                                         32
18283 #define RFC_ULLRAM_BANK11007_DATA_M                                 0xFFFFFFFF
18284 #define RFC_ULLRAM_BANK11007_DATA_S                                          0
18285 
18286 //*****************************************************************************
18287 //
18288 // Register: RFC_ULLRAM_O_BANK11008
18289 //
18290 //*****************************************************************************
18291 // Field:  [31:0] DATA
18292 //
18293 // SRAM data
18294 #define RFC_ULLRAM_BANK11008_DATA_W                                         32
18295 #define RFC_ULLRAM_BANK11008_DATA_M                                 0xFFFFFFFF
18296 #define RFC_ULLRAM_BANK11008_DATA_S                                          0
18297 
18298 //*****************************************************************************
18299 //
18300 // Register: RFC_ULLRAM_O_BANK11009
18301 //
18302 //*****************************************************************************
18303 // Field:  [31:0] DATA
18304 //
18305 // SRAM data
18306 #define RFC_ULLRAM_BANK11009_DATA_W                                         32
18307 #define RFC_ULLRAM_BANK11009_DATA_M                                 0xFFFFFFFF
18308 #define RFC_ULLRAM_BANK11009_DATA_S                                          0
18309 
18310 //*****************************************************************************
18311 //
18312 // Register: RFC_ULLRAM_O_BANK11010
18313 //
18314 //*****************************************************************************
18315 // Field:  [31:0] DATA
18316 //
18317 // SRAM data
18318 #define RFC_ULLRAM_BANK11010_DATA_W                                         32
18319 #define RFC_ULLRAM_BANK11010_DATA_M                                 0xFFFFFFFF
18320 #define RFC_ULLRAM_BANK11010_DATA_S                                          0
18321 
18322 //*****************************************************************************
18323 //
18324 // Register: RFC_ULLRAM_O_BANK11011
18325 //
18326 //*****************************************************************************
18327 // Field:  [31:0] DATA
18328 //
18329 // SRAM data
18330 #define RFC_ULLRAM_BANK11011_DATA_W                                         32
18331 #define RFC_ULLRAM_BANK11011_DATA_M                                 0xFFFFFFFF
18332 #define RFC_ULLRAM_BANK11011_DATA_S                                          0
18333 
18334 //*****************************************************************************
18335 //
18336 // Register: RFC_ULLRAM_O_BANK11012
18337 //
18338 //*****************************************************************************
18339 // Field:  [31:0] DATA
18340 //
18341 // SRAM data
18342 #define RFC_ULLRAM_BANK11012_DATA_W                                         32
18343 #define RFC_ULLRAM_BANK11012_DATA_M                                 0xFFFFFFFF
18344 #define RFC_ULLRAM_BANK11012_DATA_S                                          0
18345 
18346 //*****************************************************************************
18347 //
18348 // Register: RFC_ULLRAM_O_BANK11013
18349 //
18350 //*****************************************************************************
18351 // Field:  [31:0] DATA
18352 //
18353 // SRAM data
18354 #define RFC_ULLRAM_BANK11013_DATA_W                                         32
18355 #define RFC_ULLRAM_BANK11013_DATA_M                                 0xFFFFFFFF
18356 #define RFC_ULLRAM_BANK11013_DATA_S                                          0
18357 
18358 //*****************************************************************************
18359 //
18360 // Register: RFC_ULLRAM_O_BANK11014
18361 //
18362 //*****************************************************************************
18363 // Field:  [31:0] DATA
18364 //
18365 // SRAM data
18366 #define RFC_ULLRAM_BANK11014_DATA_W                                         32
18367 #define RFC_ULLRAM_BANK11014_DATA_M                                 0xFFFFFFFF
18368 #define RFC_ULLRAM_BANK11014_DATA_S                                          0
18369 
18370 //*****************************************************************************
18371 //
18372 // Register: RFC_ULLRAM_O_BANK11015
18373 //
18374 //*****************************************************************************
18375 // Field:  [31:0] DATA
18376 //
18377 // SRAM data
18378 #define RFC_ULLRAM_BANK11015_DATA_W                                         32
18379 #define RFC_ULLRAM_BANK11015_DATA_M                                 0xFFFFFFFF
18380 #define RFC_ULLRAM_BANK11015_DATA_S                                          0
18381 
18382 //*****************************************************************************
18383 //
18384 // Register: RFC_ULLRAM_O_BANK11016
18385 //
18386 //*****************************************************************************
18387 // Field:  [31:0] DATA
18388 //
18389 // SRAM data
18390 #define RFC_ULLRAM_BANK11016_DATA_W                                         32
18391 #define RFC_ULLRAM_BANK11016_DATA_M                                 0xFFFFFFFF
18392 #define RFC_ULLRAM_BANK11016_DATA_S                                          0
18393 
18394 //*****************************************************************************
18395 //
18396 // Register: RFC_ULLRAM_O_BANK11017
18397 //
18398 //*****************************************************************************
18399 // Field:  [31:0] DATA
18400 //
18401 // SRAM data
18402 #define RFC_ULLRAM_BANK11017_DATA_W                                         32
18403 #define RFC_ULLRAM_BANK11017_DATA_M                                 0xFFFFFFFF
18404 #define RFC_ULLRAM_BANK11017_DATA_S                                          0
18405 
18406 //*****************************************************************************
18407 //
18408 // Register: RFC_ULLRAM_O_BANK11018
18409 //
18410 //*****************************************************************************
18411 // Field:  [31:0] DATA
18412 //
18413 // SRAM data
18414 #define RFC_ULLRAM_BANK11018_DATA_W                                         32
18415 #define RFC_ULLRAM_BANK11018_DATA_M                                 0xFFFFFFFF
18416 #define RFC_ULLRAM_BANK11018_DATA_S                                          0
18417 
18418 //*****************************************************************************
18419 //
18420 // Register: RFC_ULLRAM_O_BANK11019
18421 //
18422 //*****************************************************************************
18423 // Field:  [31:0] DATA
18424 //
18425 // SRAM data
18426 #define RFC_ULLRAM_BANK11019_DATA_W                                         32
18427 #define RFC_ULLRAM_BANK11019_DATA_M                                 0xFFFFFFFF
18428 #define RFC_ULLRAM_BANK11019_DATA_S                                          0
18429 
18430 //*****************************************************************************
18431 //
18432 // Register: RFC_ULLRAM_O_BANK11020
18433 //
18434 //*****************************************************************************
18435 // Field:  [31:0] DATA
18436 //
18437 // SRAM data
18438 #define RFC_ULLRAM_BANK11020_DATA_W                                         32
18439 #define RFC_ULLRAM_BANK11020_DATA_M                                 0xFFFFFFFF
18440 #define RFC_ULLRAM_BANK11020_DATA_S                                          0
18441 
18442 //*****************************************************************************
18443 //
18444 // Register: RFC_ULLRAM_O_BANK11021
18445 //
18446 //*****************************************************************************
18447 // Field:  [31:0] DATA
18448 //
18449 // SRAM data
18450 #define RFC_ULLRAM_BANK11021_DATA_W                                         32
18451 #define RFC_ULLRAM_BANK11021_DATA_M                                 0xFFFFFFFF
18452 #define RFC_ULLRAM_BANK11021_DATA_S                                          0
18453 
18454 //*****************************************************************************
18455 //
18456 // Register: RFC_ULLRAM_O_BANK11022
18457 //
18458 //*****************************************************************************
18459 // Field:  [31:0] DATA
18460 //
18461 // SRAM data
18462 #define RFC_ULLRAM_BANK11022_DATA_W                                         32
18463 #define RFC_ULLRAM_BANK11022_DATA_M                                 0xFFFFFFFF
18464 #define RFC_ULLRAM_BANK11022_DATA_S                                          0
18465 
18466 //*****************************************************************************
18467 //
18468 // Register: RFC_ULLRAM_O_BANK11023
18469 //
18470 //*****************************************************************************
18471 // Field:  [31:0] DATA
18472 //
18473 // SRAM data
18474 #define RFC_ULLRAM_BANK11023_DATA_W                                         32
18475 #define RFC_ULLRAM_BANK11023_DATA_M                                 0xFFFFFFFF
18476 #define RFC_ULLRAM_BANK11023_DATA_S                                          0
18477 
18478 //*****************************************************************************
18479 //
18480 // Register: RFC_ULLRAM_O_BANK11024
18481 //
18482 //*****************************************************************************
18483 // Field:  [31:0] DATA
18484 //
18485 // SRAM data
18486 #define RFC_ULLRAM_BANK11024_DATA_W                                         32
18487 #define RFC_ULLRAM_BANK11024_DATA_M                                 0xFFFFFFFF
18488 #define RFC_ULLRAM_BANK11024_DATA_S                                          0
18489 
18490 //*****************************************************************************
18491 //
18492 // Register: RFC_ULLRAM_O_BANK11025
18493 //
18494 //*****************************************************************************
18495 // Field:  [31:0] DATA
18496 //
18497 // SRAM data
18498 #define RFC_ULLRAM_BANK11025_DATA_W                                         32
18499 #define RFC_ULLRAM_BANK11025_DATA_M                                 0xFFFFFFFF
18500 #define RFC_ULLRAM_BANK11025_DATA_S                                          0
18501 
18502 //*****************************************************************************
18503 //
18504 // Register: RFC_ULLRAM_O_BANK11026
18505 //
18506 //*****************************************************************************
18507 // Field:  [31:0] DATA
18508 //
18509 // SRAM data
18510 #define RFC_ULLRAM_BANK11026_DATA_W                                         32
18511 #define RFC_ULLRAM_BANK11026_DATA_M                                 0xFFFFFFFF
18512 #define RFC_ULLRAM_BANK11026_DATA_S                                          0
18513 
18514 //*****************************************************************************
18515 //
18516 // Register: RFC_ULLRAM_O_BANK11027
18517 //
18518 //*****************************************************************************
18519 // Field:  [31:0] DATA
18520 //
18521 // SRAM data
18522 #define RFC_ULLRAM_BANK11027_DATA_W                                         32
18523 #define RFC_ULLRAM_BANK11027_DATA_M                                 0xFFFFFFFF
18524 #define RFC_ULLRAM_BANK11027_DATA_S                                          0
18525 
18526 //*****************************************************************************
18527 //
18528 // Register: RFC_ULLRAM_O_BANK11028
18529 //
18530 //*****************************************************************************
18531 // Field:  [31:0] DATA
18532 //
18533 // SRAM data
18534 #define RFC_ULLRAM_BANK11028_DATA_W                                         32
18535 #define RFC_ULLRAM_BANK11028_DATA_M                                 0xFFFFFFFF
18536 #define RFC_ULLRAM_BANK11028_DATA_S                                          0
18537 
18538 //*****************************************************************************
18539 //
18540 // Register: RFC_ULLRAM_O_BANK11029
18541 //
18542 //*****************************************************************************
18543 // Field:  [31:0] DATA
18544 //
18545 // SRAM data
18546 #define RFC_ULLRAM_BANK11029_DATA_W                                         32
18547 #define RFC_ULLRAM_BANK11029_DATA_M                                 0xFFFFFFFF
18548 #define RFC_ULLRAM_BANK11029_DATA_S                                          0
18549 
18550 //*****************************************************************************
18551 //
18552 // Register: RFC_ULLRAM_O_BANK11030
18553 //
18554 //*****************************************************************************
18555 // Field:  [31:0] DATA
18556 //
18557 // SRAM data
18558 #define RFC_ULLRAM_BANK11030_DATA_W                                         32
18559 #define RFC_ULLRAM_BANK11030_DATA_M                                 0xFFFFFFFF
18560 #define RFC_ULLRAM_BANK11030_DATA_S                                          0
18561 
18562 //*****************************************************************************
18563 //
18564 // Register: RFC_ULLRAM_O_BANK11031
18565 //
18566 //*****************************************************************************
18567 // Field:  [31:0] DATA
18568 //
18569 // SRAM data
18570 #define RFC_ULLRAM_BANK11031_DATA_W                                         32
18571 #define RFC_ULLRAM_BANK11031_DATA_M                                 0xFFFFFFFF
18572 #define RFC_ULLRAM_BANK11031_DATA_S                                          0
18573 
18574 //*****************************************************************************
18575 //
18576 // Register: RFC_ULLRAM_O_BANK11032
18577 //
18578 //*****************************************************************************
18579 // Field:  [31:0] DATA
18580 //
18581 // SRAM data
18582 #define RFC_ULLRAM_BANK11032_DATA_W                                         32
18583 #define RFC_ULLRAM_BANK11032_DATA_M                                 0xFFFFFFFF
18584 #define RFC_ULLRAM_BANK11032_DATA_S                                          0
18585 
18586 //*****************************************************************************
18587 //
18588 // Register: RFC_ULLRAM_O_BANK11033
18589 //
18590 //*****************************************************************************
18591 // Field:  [31:0] DATA
18592 //
18593 // SRAM data
18594 #define RFC_ULLRAM_BANK11033_DATA_W                                         32
18595 #define RFC_ULLRAM_BANK11033_DATA_M                                 0xFFFFFFFF
18596 #define RFC_ULLRAM_BANK11033_DATA_S                                          0
18597 
18598 //*****************************************************************************
18599 //
18600 // Register: RFC_ULLRAM_O_BANK11034
18601 //
18602 //*****************************************************************************
18603 // Field:  [31:0] DATA
18604 //
18605 // SRAM data
18606 #define RFC_ULLRAM_BANK11034_DATA_W                                         32
18607 #define RFC_ULLRAM_BANK11034_DATA_M                                 0xFFFFFFFF
18608 #define RFC_ULLRAM_BANK11034_DATA_S                                          0
18609 
18610 //*****************************************************************************
18611 //
18612 // Register: RFC_ULLRAM_O_BANK11035
18613 //
18614 //*****************************************************************************
18615 // Field:  [31:0] DATA
18616 //
18617 // SRAM data
18618 #define RFC_ULLRAM_BANK11035_DATA_W                                         32
18619 #define RFC_ULLRAM_BANK11035_DATA_M                                 0xFFFFFFFF
18620 #define RFC_ULLRAM_BANK11035_DATA_S                                          0
18621 
18622 //*****************************************************************************
18623 //
18624 // Register: RFC_ULLRAM_O_BANK11036
18625 //
18626 //*****************************************************************************
18627 // Field:  [31:0] DATA
18628 //
18629 // SRAM data
18630 #define RFC_ULLRAM_BANK11036_DATA_W                                         32
18631 #define RFC_ULLRAM_BANK11036_DATA_M                                 0xFFFFFFFF
18632 #define RFC_ULLRAM_BANK11036_DATA_S                                          0
18633 
18634 //*****************************************************************************
18635 //
18636 // Register: RFC_ULLRAM_O_BANK11037
18637 //
18638 //*****************************************************************************
18639 // Field:  [31:0] DATA
18640 //
18641 // SRAM data
18642 #define RFC_ULLRAM_BANK11037_DATA_W                                         32
18643 #define RFC_ULLRAM_BANK11037_DATA_M                                 0xFFFFFFFF
18644 #define RFC_ULLRAM_BANK11037_DATA_S                                          0
18645 
18646 //*****************************************************************************
18647 //
18648 // Register: RFC_ULLRAM_O_BANK11038
18649 //
18650 //*****************************************************************************
18651 // Field:  [31:0] DATA
18652 //
18653 // SRAM data
18654 #define RFC_ULLRAM_BANK11038_DATA_W                                         32
18655 #define RFC_ULLRAM_BANK11038_DATA_M                                 0xFFFFFFFF
18656 #define RFC_ULLRAM_BANK11038_DATA_S                                          0
18657 
18658 //*****************************************************************************
18659 //
18660 // Register: RFC_ULLRAM_O_BANK11039
18661 //
18662 //*****************************************************************************
18663 // Field:  [31:0] DATA
18664 //
18665 // SRAM data
18666 #define RFC_ULLRAM_BANK11039_DATA_W                                         32
18667 #define RFC_ULLRAM_BANK11039_DATA_M                                 0xFFFFFFFF
18668 #define RFC_ULLRAM_BANK11039_DATA_S                                          0
18669 
18670 //*****************************************************************************
18671 //
18672 // Register: RFC_ULLRAM_O_BANK11040
18673 //
18674 //*****************************************************************************
18675 // Field:  [31:0] DATA
18676 //
18677 // SRAM data
18678 #define RFC_ULLRAM_BANK11040_DATA_W                                         32
18679 #define RFC_ULLRAM_BANK11040_DATA_M                                 0xFFFFFFFF
18680 #define RFC_ULLRAM_BANK11040_DATA_S                                          0
18681 
18682 //*****************************************************************************
18683 //
18684 // Register: RFC_ULLRAM_O_BANK11041
18685 //
18686 //*****************************************************************************
18687 // Field:  [31:0] DATA
18688 //
18689 // SRAM data
18690 #define RFC_ULLRAM_BANK11041_DATA_W                                         32
18691 #define RFC_ULLRAM_BANK11041_DATA_M                                 0xFFFFFFFF
18692 #define RFC_ULLRAM_BANK11041_DATA_S                                          0
18693 
18694 //*****************************************************************************
18695 //
18696 // Register: RFC_ULLRAM_O_BANK11042
18697 //
18698 //*****************************************************************************
18699 // Field:  [31:0] DATA
18700 //
18701 // SRAM data
18702 #define RFC_ULLRAM_BANK11042_DATA_W                                         32
18703 #define RFC_ULLRAM_BANK11042_DATA_M                                 0xFFFFFFFF
18704 #define RFC_ULLRAM_BANK11042_DATA_S                                          0
18705 
18706 //*****************************************************************************
18707 //
18708 // Register: RFC_ULLRAM_O_BANK11043
18709 //
18710 //*****************************************************************************
18711 // Field:  [31:0] DATA
18712 //
18713 // SRAM data
18714 #define RFC_ULLRAM_BANK11043_DATA_W                                         32
18715 #define RFC_ULLRAM_BANK11043_DATA_M                                 0xFFFFFFFF
18716 #define RFC_ULLRAM_BANK11043_DATA_S                                          0
18717 
18718 //*****************************************************************************
18719 //
18720 // Register: RFC_ULLRAM_O_BANK11044
18721 //
18722 //*****************************************************************************
18723 // Field:  [31:0] DATA
18724 //
18725 // SRAM data
18726 #define RFC_ULLRAM_BANK11044_DATA_W                                         32
18727 #define RFC_ULLRAM_BANK11044_DATA_M                                 0xFFFFFFFF
18728 #define RFC_ULLRAM_BANK11044_DATA_S                                          0
18729 
18730 //*****************************************************************************
18731 //
18732 // Register: RFC_ULLRAM_O_BANK11045
18733 //
18734 //*****************************************************************************
18735 // Field:  [31:0] DATA
18736 //
18737 // SRAM data
18738 #define RFC_ULLRAM_BANK11045_DATA_W                                         32
18739 #define RFC_ULLRAM_BANK11045_DATA_M                                 0xFFFFFFFF
18740 #define RFC_ULLRAM_BANK11045_DATA_S                                          0
18741 
18742 //*****************************************************************************
18743 //
18744 // Register: RFC_ULLRAM_O_BANK11046
18745 //
18746 //*****************************************************************************
18747 // Field:  [31:0] DATA
18748 //
18749 // SRAM data
18750 #define RFC_ULLRAM_BANK11046_DATA_W                                         32
18751 #define RFC_ULLRAM_BANK11046_DATA_M                                 0xFFFFFFFF
18752 #define RFC_ULLRAM_BANK11046_DATA_S                                          0
18753 
18754 //*****************************************************************************
18755 //
18756 // Register: RFC_ULLRAM_O_BANK11047
18757 //
18758 //*****************************************************************************
18759 // Field:  [31:0] DATA
18760 //
18761 // SRAM data
18762 #define RFC_ULLRAM_BANK11047_DATA_W                                         32
18763 #define RFC_ULLRAM_BANK11047_DATA_M                                 0xFFFFFFFF
18764 #define RFC_ULLRAM_BANK11047_DATA_S                                          0
18765 
18766 //*****************************************************************************
18767 //
18768 // Register: RFC_ULLRAM_O_BANK11048
18769 //
18770 //*****************************************************************************
18771 // Field:  [31:0] DATA
18772 //
18773 // SRAM data
18774 #define RFC_ULLRAM_BANK11048_DATA_W                                         32
18775 #define RFC_ULLRAM_BANK11048_DATA_M                                 0xFFFFFFFF
18776 #define RFC_ULLRAM_BANK11048_DATA_S                                          0
18777 
18778 //*****************************************************************************
18779 //
18780 // Register: RFC_ULLRAM_O_BANK11049
18781 //
18782 //*****************************************************************************
18783 // Field:  [31:0] DATA
18784 //
18785 // SRAM data
18786 #define RFC_ULLRAM_BANK11049_DATA_W                                         32
18787 #define RFC_ULLRAM_BANK11049_DATA_M                                 0xFFFFFFFF
18788 #define RFC_ULLRAM_BANK11049_DATA_S                                          0
18789 
18790 //*****************************************************************************
18791 //
18792 // Register: RFC_ULLRAM_O_BANK11050
18793 //
18794 //*****************************************************************************
18795 // Field:  [31:0] DATA
18796 //
18797 // SRAM data
18798 #define RFC_ULLRAM_BANK11050_DATA_W                                         32
18799 #define RFC_ULLRAM_BANK11050_DATA_M                                 0xFFFFFFFF
18800 #define RFC_ULLRAM_BANK11050_DATA_S                                          0
18801 
18802 //*****************************************************************************
18803 //
18804 // Register: RFC_ULLRAM_O_BANK11051
18805 //
18806 //*****************************************************************************
18807 // Field:  [31:0] DATA
18808 //
18809 // SRAM data
18810 #define RFC_ULLRAM_BANK11051_DATA_W                                         32
18811 #define RFC_ULLRAM_BANK11051_DATA_M                                 0xFFFFFFFF
18812 #define RFC_ULLRAM_BANK11051_DATA_S                                          0
18813 
18814 //*****************************************************************************
18815 //
18816 // Register: RFC_ULLRAM_O_BANK11052
18817 //
18818 //*****************************************************************************
18819 // Field:  [31:0] DATA
18820 //
18821 // SRAM data
18822 #define RFC_ULLRAM_BANK11052_DATA_W                                         32
18823 #define RFC_ULLRAM_BANK11052_DATA_M                                 0xFFFFFFFF
18824 #define RFC_ULLRAM_BANK11052_DATA_S                                          0
18825 
18826 //*****************************************************************************
18827 //
18828 // Register: RFC_ULLRAM_O_BANK11053
18829 //
18830 //*****************************************************************************
18831 // Field:  [31:0] DATA
18832 //
18833 // SRAM data
18834 #define RFC_ULLRAM_BANK11053_DATA_W                                         32
18835 #define RFC_ULLRAM_BANK11053_DATA_M                                 0xFFFFFFFF
18836 #define RFC_ULLRAM_BANK11053_DATA_S                                          0
18837 
18838 //*****************************************************************************
18839 //
18840 // Register: RFC_ULLRAM_O_BANK11054
18841 //
18842 //*****************************************************************************
18843 // Field:  [31:0] DATA
18844 //
18845 // SRAM data
18846 #define RFC_ULLRAM_BANK11054_DATA_W                                         32
18847 #define RFC_ULLRAM_BANK11054_DATA_M                                 0xFFFFFFFF
18848 #define RFC_ULLRAM_BANK11054_DATA_S                                          0
18849 
18850 //*****************************************************************************
18851 //
18852 // Register: RFC_ULLRAM_O_BANK11055
18853 //
18854 //*****************************************************************************
18855 // Field:  [31:0] DATA
18856 //
18857 // SRAM data
18858 #define RFC_ULLRAM_BANK11055_DATA_W                                         32
18859 #define RFC_ULLRAM_BANK11055_DATA_M                                 0xFFFFFFFF
18860 #define RFC_ULLRAM_BANK11055_DATA_S                                          0
18861 
18862 //*****************************************************************************
18863 //
18864 // Register: RFC_ULLRAM_O_BANK11056
18865 //
18866 //*****************************************************************************
18867 // Field:  [31:0] DATA
18868 //
18869 // SRAM data
18870 #define RFC_ULLRAM_BANK11056_DATA_W                                         32
18871 #define RFC_ULLRAM_BANK11056_DATA_M                                 0xFFFFFFFF
18872 #define RFC_ULLRAM_BANK11056_DATA_S                                          0
18873 
18874 //*****************************************************************************
18875 //
18876 // Register: RFC_ULLRAM_O_BANK11057
18877 //
18878 //*****************************************************************************
18879 // Field:  [31:0] DATA
18880 //
18881 // SRAM data
18882 #define RFC_ULLRAM_BANK11057_DATA_W                                         32
18883 #define RFC_ULLRAM_BANK11057_DATA_M                                 0xFFFFFFFF
18884 #define RFC_ULLRAM_BANK11057_DATA_S                                          0
18885 
18886 //*****************************************************************************
18887 //
18888 // Register: RFC_ULLRAM_O_BANK11058
18889 //
18890 //*****************************************************************************
18891 // Field:  [31:0] DATA
18892 //
18893 // SRAM data
18894 #define RFC_ULLRAM_BANK11058_DATA_W                                         32
18895 #define RFC_ULLRAM_BANK11058_DATA_M                                 0xFFFFFFFF
18896 #define RFC_ULLRAM_BANK11058_DATA_S                                          0
18897 
18898 //*****************************************************************************
18899 //
18900 // Register: RFC_ULLRAM_O_BANK11059
18901 //
18902 //*****************************************************************************
18903 // Field:  [31:0] DATA
18904 //
18905 // SRAM data
18906 #define RFC_ULLRAM_BANK11059_DATA_W                                         32
18907 #define RFC_ULLRAM_BANK11059_DATA_M                                 0xFFFFFFFF
18908 #define RFC_ULLRAM_BANK11059_DATA_S                                          0
18909 
18910 //*****************************************************************************
18911 //
18912 // Register: RFC_ULLRAM_O_BANK11060
18913 //
18914 //*****************************************************************************
18915 // Field:  [31:0] DATA
18916 //
18917 // SRAM data
18918 #define RFC_ULLRAM_BANK11060_DATA_W                                         32
18919 #define RFC_ULLRAM_BANK11060_DATA_M                                 0xFFFFFFFF
18920 #define RFC_ULLRAM_BANK11060_DATA_S                                          0
18921 
18922 //*****************************************************************************
18923 //
18924 // Register: RFC_ULLRAM_O_BANK11061
18925 //
18926 //*****************************************************************************
18927 // Field:  [31:0] DATA
18928 //
18929 // SRAM data
18930 #define RFC_ULLRAM_BANK11061_DATA_W                                         32
18931 #define RFC_ULLRAM_BANK11061_DATA_M                                 0xFFFFFFFF
18932 #define RFC_ULLRAM_BANK11061_DATA_S                                          0
18933 
18934 //*****************************************************************************
18935 //
18936 // Register: RFC_ULLRAM_O_BANK11062
18937 //
18938 //*****************************************************************************
18939 // Field:  [31:0] DATA
18940 //
18941 // SRAM data
18942 #define RFC_ULLRAM_BANK11062_DATA_W                                         32
18943 #define RFC_ULLRAM_BANK11062_DATA_M                                 0xFFFFFFFF
18944 #define RFC_ULLRAM_BANK11062_DATA_S                                          0
18945 
18946 //*****************************************************************************
18947 //
18948 // Register: RFC_ULLRAM_O_BANK11063
18949 //
18950 //*****************************************************************************
18951 // Field:  [31:0] DATA
18952 //
18953 // SRAM data
18954 #define RFC_ULLRAM_BANK11063_DATA_W                                         32
18955 #define RFC_ULLRAM_BANK11063_DATA_M                                 0xFFFFFFFF
18956 #define RFC_ULLRAM_BANK11063_DATA_S                                          0
18957 
18958 //*****************************************************************************
18959 //
18960 // Register: RFC_ULLRAM_O_BANK11064
18961 //
18962 //*****************************************************************************
18963 // Field:  [31:0] DATA
18964 //
18965 // SRAM data
18966 #define RFC_ULLRAM_BANK11064_DATA_W                                         32
18967 #define RFC_ULLRAM_BANK11064_DATA_M                                 0xFFFFFFFF
18968 #define RFC_ULLRAM_BANK11064_DATA_S                                          0
18969 
18970 //*****************************************************************************
18971 //
18972 // Register: RFC_ULLRAM_O_BANK11065
18973 //
18974 //*****************************************************************************
18975 // Field:  [31:0] DATA
18976 //
18977 // SRAM data
18978 #define RFC_ULLRAM_BANK11065_DATA_W                                         32
18979 #define RFC_ULLRAM_BANK11065_DATA_M                                 0xFFFFFFFF
18980 #define RFC_ULLRAM_BANK11065_DATA_S                                          0
18981 
18982 //*****************************************************************************
18983 //
18984 // Register: RFC_ULLRAM_O_BANK11066
18985 //
18986 //*****************************************************************************
18987 // Field:  [31:0] DATA
18988 //
18989 // SRAM data
18990 #define RFC_ULLRAM_BANK11066_DATA_W                                         32
18991 #define RFC_ULLRAM_BANK11066_DATA_M                                 0xFFFFFFFF
18992 #define RFC_ULLRAM_BANK11066_DATA_S                                          0
18993 
18994 //*****************************************************************************
18995 //
18996 // Register: RFC_ULLRAM_O_BANK11067
18997 //
18998 //*****************************************************************************
18999 // Field:  [31:0] DATA
19000 //
19001 // SRAM data
19002 #define RFC_ULLRAM_BANK11067_DATA_W                                         32
19003 #define RFC_ULLRAM_BANK11067_DATA_M                                 0xFFFFFFFF
19004 #define RFC_ULLRAM_BANK11067_DATA_S                                          0
19005 
19006 //*****************************************************************************
19007 //
19008 // Register: RFC_ULLRAM_O_BANK11068
19009 //
19010 //*****************************************************************************
19011 // Field:  [31:0] DATA
19012 //
19013 // SRAM data
19014 #define RFC_ULLRAM_BANK11068_DATA_W                                         32
19015 #define RFC_ULLRAM_BANK11068_DATA_M                                 0xFFFFFFFF
19016 #define RFC_ULLRAM_BANK11068_DATA_S                                          0
19017 
19018 //*****************************************************************************
19019 //
19020 // Register: RFC_ULLRAM_O_BANK11069
19021 //
19022 //*****************************************************************************
19023 // Field:  [31:0] DATA
19024 //
19025 // SRAM data
19026 #define RFC_ULLRAM_BANK11069_DATA_W                                         32
19027 #define RFC_ULLRAM_BANK11069_DATA_M                                 0xFFFFFFFF
19028 #define RFC_ULLRAM_BANK11069_DATA_S                                          0
19029 
19030 //*****************************************************************************
19031 //
19032 // Register: RFC_ULLRAM_O_BANK11070
19033 //
19034 //*****************************************************************************
19035 // Field:  [31:0] DATA
19036 //
19037 // SRAM data
19038 #define RFC_ULLRAM_BANK11070_DATA_W                                         32
19039 #define RFC_ULLRAM_BANK11070_DATA_M                                 0xFFFFFFFF
19040 #define RFC_ULLRAM_BANK11070_DATA_S                                          0
19041 
19042 //*****************************************************************************
19043 //
19044 // Register: RFC_ULLRAM_O_BANK11071
19045 //
19046 //*****************************************************************************
19047 // Field:  [31:0] DATA
19048 //
19049 // SRAM data
19050 #define RFC_ULLRAM_BANK11071_DATA_W                                         32
19051 #define RFC_ULLRAM_BANK11071_DATA_M                                 0xFFFFFFFF
19052 #define RFC_ULLRAM_BANK11071_DATA_S                                          0
19053 
19054 //*****************************************************************************
19055 //
19056 // Register: RFC_ULLRAM_O_BANK11072
19057 //
19058 //*****************************************************************************
19059 // Field:  [31:0] DATA
19060 //
19061 // SRAM data
19062 #define RFC_ULLRAM_BANK11072_DATA_W                                         32
19063 #define RFC_ULLRAM_BANK11072_DATA_M                                 0xFFFFFFFF
19064 #define RFC_ULLRAM_BANK11072_DATA_S                                          0
19065 
19066 //*****************************************************************************
19067 //
19068 // Register: RFC_ULLRAM_O_BANK11073
19069 //
19070 //*****************************************************************************
19071 // Field:  [31:0] DATA
19072 //
19073 // SRAM data
19074 #define RFC_ULLRAM_BANK11073_DATA_W                                         32
19075 #define RFC_ULLRAM_BANK11073_DATA_M                                 0xFFFFFFFF
19076 #define RFC_ULLRAM_BANK11073_DATA_S                                          0
19077 
19078 //*****************************************************************************
19079 //
19080 // Register: RFC_ULLRAM_O_BANK11074
19081 //
19082 //*****************************************************************************
19083 // Field:  [31:0] DATA
19084 //
19085 // SRAM data
19086 #define RFC_ULLRAM_BANK11074_DATA_W                                         32
19087 #define RFC_ULLRAM_BANK11074_DATA_M                                 0xFFFFFFFF
19088 #define RFC_ULLRAM_BANK11074_DATA_S                                          0
19089 
19090 //*****************************************************************************
19091 //
19092 // Register: RFC_ULLRAM_O_BANK11075
19093 //
19094 //*****************************************************************************
19095 // Field:  [31:0] DATA
19096 //
19097 // SRAM data
19098 #define RFC_ULLRAM_BANK11075_DATA_W                                         32
19099 #define RFC_ULLRAM_BANK11075_DATA_M                                 0xFFFFFFFF
19100 #define RFC_ULLRAM_BANK11075_DATA_S                                          0
19101 
19102 //*****************************************************************************
19103 //
19104 // Register: RFC_ULLRAM_O_BANK11076
19105 //
19106 //*****************************************************************************
19107 // Field:  [31:0] DATA
19108 //
19109 // SRAM data
19110 #define RFC_ULLRAM_BANK11076_DATA_W                                         32
19111 #define RFC_ULLRAM_BANK11076_DATA_M                                 0xFFFFFFFF
19112 #define RFC_ULLRAM_BANK11076_DATA_S                                          0
19113 
19114 //*****************************************************************************
19115 //
19116 // Register: RFC_ULLRAM_O_BANK11077
19117 //
19118 //*****************************************************************************
19119 // Field:  [31:0] DATA
19120 //
19121 // SRAM data
19122 #define RFC_ULLRAM_BANK11077_DATA_W                                         32
19123 #define RFC_ULLRAM_BANK11077_DATA_M                                 0xFFFFFFFF
19124 #define RFC_ULLRAM_BANK11077_DATA_S                                          0
19125 
19126 //*****************************************************************************
19127 //
19128 // Register: RFC_ULLRAM_O_BANK11078
19129 //
19130 //*****************************************************************************
19131 // Field:  [31:0] DATA
19132 //
19133 // SRAM data
19134 #define RFC_ULLRAM_BANK11078_DATA_W                                         32
19135 #define RFC_ULLRAM_BANK11078_DATA_M                                 0xFFFFFFFF
19136 #define RFC_ULLRAM_BANK11078_DATA_S                                          0
19137 
19138 //*****************************************************************************
19139 //
19140 // Register: RFC_ULLRAM_O_BANK11079
19141 //
19142 //*****************************************************************************
19143 // Field:  [31:0] DATA
19144 //
19145 // SRAM data
19146 #define RFC_ULLRAM_BANK11079_DATA_W                                         32
19147 #define RFC_ULLRAM_BANK11079_DATA_M                                 0xFFFFFFFF
19148 #define RFC_ULLRAM_BANK11079_DATA_S                                          0
19149 
19150 //*****************************************************************************
19151 //
19152 // Register: RFC_ULLRAM_O_BANK11080
19153 //
19154 //*****************************************************************************
19155 // Field:  [31:0] DATA
19156 //
19157 // SRAM data
19158 #define RFC_ULLRAM_BANK11080_DATA_W                                         32
19159 #define RFC_ULLRAM_BANK11080_DATA_M                                 0xFFFFFFFF
19160 #define RFC_ULLRAM_BANK11080_DATA_S                                          0
19161 
19162 //*****************************************************************************
19163 //
19164 // Register: RFC_ULLRAM_O_BANK11081
19165 //
19166 //*****************************************************************************
19167 // Field:  [31:0] DATA
19168 //
19169 // SRAM data
19170 #define RFC_ULLRAM_BANK11081_DATA_W                                         32
19171 #define RFC_ULLRAM_BANK11081_DATA_M                                 0xFFFFFFFF
19172 #define RFC_ULLRAM_BANK11081_DATA_S                                          0
19173 
19174 //*****************************************************************************
19175 //
19176 // Register: RFC_ULLRAM_O_BANK11082
19177 //
19178 //*****************************************************************************
19179 // Field:  [31:0] DATA
19180 //
19181 // SRAM data
19182 #define RFC_ULLRAM_BANK11082_DATA_W                                         32
19183 #define RFC_ULLRAM_BANK11082_DATA_M                                 0xFFFFFFFF
19184 #define RFC_ULLRAM_BANK11082_DATA_S                                          0
19185 
19186 //*****************************************************************************
19187 //
19188 // Register: RFC_ULLRAM_O_BANK11083
19189 //
19190 //*****************************************************************************
19191 // Field:  [31:0] DATA
19192 //
19193 // SRAM data
19194 #define RFC_ULLRAM_BANK11083_DATA_W                                         32
19195 #define RFC_ULLRAM_BANK11083_DATA_M                                 0xFFFFFFFF
19196 #define RFC_ULLRAM_BANK11083_DATA_S                                          0
19197 
19198 //*****************************************************************************
19199 //
19200 // Register: RFC_ULLRAM_O_BANK11084
19201 //
19202 //*****************************************************************************
19203 // Field:  [31:0] DATA
19204 //
19205 // SRAM data
19206 #define RFC_ULLRAM_BANK11084_DATA_W                                         32
19207 #define RFC_ULLRAM_BANK11084_DATA_M                                 0xFFFFFFFF
19208 #define RFC_ULLRAM_BANK11084_DATA_S                                          0
19209 
19210 //*****************************************************************************
19211 //
19212 // Register: RFC_ULLRAM_O_BANK11085
19213 //
19214 //*****************************************************************************
19215 // Field:  [31:0] DATA
19216 //
19217 // SRAM data
19218 #define RFC_ULLRAM_BANK11085_DATA_W                                         32
19219 #define RFC_ULLRAM_BANK11085_DATA_M                                 0xFFFFFFFF
19220 #define RFC_ULLRAM_BANK11085_DATA_S                                          0
19221 
19222 //*****************************************************************************
19223 //
19224 // Register: RFC_ULLRAM_O_BANK11086
19225 //
19226 //*****************************************************************************
19227 // Field:  [31:0] DATA
19228 //
19229 // SRAM data
19230 #define RFC_ULLRAM_BANK11086_DATA_W                                         32
19231 #define RFC_ULLRAM_BANK11086_DATA_M                                 0xFFFFFFFF
19232 #define RFC_ULLRAM_BANK11086_DATA_S                                          0
19233 
19234 //*****************************************************************************
19235 //
19236 // Register: RFC_ULLRAM_O_BANK11087
19237 //
19238 //*****************************************************************************
19239 // Field:  [31:0] DATA
19240 //
19241 // SRAM data
19242 #define RFC_ULLRAM_BANK11087_DATA_W                                         32
19243 #define RFC_ULLRAM_BANK11087_DATA_M                                 0xFFFFFFFF
19244 #define RFC_ULLRAM_BANK11087_DATA_S                                          0
19245 
19246 //*****************************************************************************
19247 //
19248 // Register: RFC_ULLRAM_O_BANK11088
19249 //
19250 //*****************************************************************************
19251 // Field:  [31:0] DATA
19252 //
19253 // SRAM data
19254 #define RFC_ULLRAM_BANK11088_DATA_W                                         32
19255 #define RFC_ULLRAM_BANK11088_DATA_M                                 0xFFFFFFFF
19256 #define RFC_ULLRAM_BANK11088_DATA_S                                          0
19257 
19258 //*****************************************************************************
19259 //
19260 // Register: RFC_ULLRAM_O_BANK11089
19261 //
19262 //*****************************************************************************
19263 // Field:  [31:0] DATA
19264 //
19265 // SRAM data
19266 #define RFC_ULLRAM_BANK11089_DATA_W                                         32
19267 #define RFC_ULLRAM_BANK11089_DATA_M                                 0xFFFFFFFF
19268 #define RFC_ULLRAM_BANK11089_DATA_S                                          0
19269 
19270 //*****************************************************************************
19271 //
19272 // Register: RFC_ULLRAM_O_BANK11090
19273 //
19274 //*****************************************************************************
19275 // Field:  [31:0] DATA
19276 //
19277 // SRAM data
19278 #define RFC_ULLRAM_BANK11090_DATA_W                                         32
19279 #define RFC_ULLRAM_BANK11090_DATA_M                                 0xFFFFFFFF
19280 #define RFC_ULLRAM_BANK11090_DATA_S                                          0
19281 
19282 //*****************************************************************************
19283 //
19284 // Register: RFC_ULLRAM_O_BANK11091
19285 //
19286 //*****************************************************************************
19287 // Field:  [31:0] DATA
19288 //
19289 // SRAM data
19290 #define RFC_ULLRAM_BANK11091_DATA_W                                         32
19291 #define RFC_ULLRAM_BANK11091_DATA_M                                 0xFFFFFFFF
19292 #define RFC_ULLRAM_BANK11091_DATA_S                                          0
19293 
19294 //*****************************************************************************
19295 //
19296 // Register: RFC_ULLRAM_O_BANK11092
19297 //
19298 //*****************************************************************************
19299 // Field:  [31:0] DATA
19300 //
19301 // SRAM data
19302 #define RFC_ULLRAM_BANK11092_DATA_W                                         32
19303 #define RFC_ULLRAM_BANK11092_DATA_M                                 0xFFFFFFFF
19304 #define RFC_ULLRAM_BANK11092_DATA_S                                          0
19305 
19306 //*****************************************************************************
19307 //
19308 // Register: RFC_ULLRAM_O_BANK11093
19309 //
19310 //*****************************************************************************
19311 // Field:  [31:0] DATA
19312 //
19313 // SRAM data
19314 #define RFC_ULLRAM_BANK11093_DATA_W                                         32
19315 #define RFC_ULLRAM_BANK11093_DATA_M                                 0xFFFFFFFF
19316 #define RFC_ULLRAM_BANK11093_DATA_S                                          0
19317 
19318 //*****************************************************************************
19319 //
19320 // Register: RFC_ULLRAM_O_BANK11094
19321 //
19322 //*****************************************************************************
19323 // Field:  [31:0] DATA
19324 //
19325 // SRAM data
19326 #define RFC_ULLRAM_BANK11094_DATA_W                                         32
19327 #define RFC_ULLRAM_BANK11094_DATA_M                                 0xFFFFFFFF
19328 #define RFC_ULLRAM_BANK11094_DATA_S                                          0
19329 
19330 //*****************************************************************************
19331 //
19332 // Register: RFC_ULLRAM_O_BANK11095
19333 //
19334 //*****************************************************************************
19335 // Field:  [31:0] DATA
19336 //
19337 // SRAM data
19338 #define RFC_ULLRAM_BANK11095_DATA_W                                         32
19339 #define RFC_ULLRAM_BANK11095_DATA_M                                 0xFFFFFFFF
19340 #define RFC_ULLRAM_BANK11095_DATA_S                                          0
19341 
19342 //*****************************************************************************
19343 //
19344 // Register: RFC_ULLRAM_O_BANK11096
19345 //
19346 //*****************************************************************************
19347 // Field:  [31:0] DATA
19348 //
19349 // SRAM data
19350 #define RFC_ULLRAM_BANK11096_DATA_W                                         32
19351 #define RFC_ULLRAM_BANK11096_DATA_M                                 0xFFFFFFFF
19352 #define RFC_ULLRAM_BANK11096_DATA_S                                          0
19353 
19354 //*****************************************************************************
19355 //
19356 // Register: RFC_ULLRAM_O_BANK11097
19357 //
19358 //*****************************************************************************
19359 // Field:  [31:0] DATA
19360 //
19361 // SRAM data
19362 #define RFC_ULLRAM_BANK11097_DATA_W                                         32
19363 #define RFC_ULLRAM_BANK11097_DATA_M                                 0xFFFFFFFF
19364 #define RFC_ULLRAM_BANK11097_DATA_S                                          0
19365 
19366 //*****************************************************************************
19367 //
19368 // Register: RFC_ULLRAM_O_BANK11098
19369 //
19370 //*****************************************************************************
19371 // Field:  [31:0] DATA
19372 //
19373 // SRAM data
19374 #define RFC_ULLRAM_BANK11098_DATA_W                                         32
19375 #define RFC_ULLRAM_BANK11098_DATA_M                                 0xFFFFFFFF
19376 #define RFC_ULLRAM_BANK11098_DATA_S                                          0
19377 
19378 //*****************************************************************************
19379 //
19380 // Register: RFC_ULLRAM_O_BANK11099
19381 //
19382 //*****************************************************************************
19383 // Field:  [31:0] DATA
19384 //
19385 // SRAM data
19386 #define RFC_ULLRAM_BANK11099_DATA_W                                         32
19387 #define RFC_ULLRAM_BANK11099_DATA_M                                 0xFFFFFFFF
19388 #define RFC_ULLRAM_BANK11099_DATA_S                                          0
19389 
19390 //*****************************************************************************
19391 //
19392 // Register: RFC_ULLRAM_O_BANK11100
19393 //
19394 //*****************************************************************************
19395 // Field:  [31:0] DATA
19396 //
19397 // SRAM data
19398 #define RFC_ULLRAM_BANK11100_DATA_W                                         32
19399 #define RFC_ULLRAM_BANK11100_DATA_M                                 0xFFFFFFFF
19400 #define RFC_ULLRAM_BANK11100_DATA_S                                          0
19401 
19402 //*****************************************************************************
19403 //
19404 // Register: RFC_ULLRAM_O_BANK11101
19405 //
19406 //*****************************************************************************
19407 // Field:  [31:0] DATA
19408 //
19409 // SRAM data
19410 #define RFC_ULLRAM_BANK11101_DATA_W                                         32
19411 #define RFC_ULLRAM_BANK11101_DATA_M                                 0xFFFFFFFF
19412 #define RFC_ULLRAM_BANK11101_DATA_S                                          0
19413 
19414 //*****************************************************************************
19415 //
19416 // Register: RFC_ULLRAM_O_BANK11102
19417 //
19418 //*****************************************************************************
19419 // Field:  [31:0] DATA
19420 //
19421 // SRAM data
19422 #define RFC_ULLRAM_BANK11102_DATA_W                                         32
19423 #define RFC_ULLRAM_BANK11102_DATA_M                                 0xFFFFFFFF
19424 #define RFC_ULLRAM_BANK11102_DATA_S                                          0
19425 
19426 //*****************************************************************************
19427 //
19428 // Register: RFC_ULLRAM_O_BANK11103
19429 //
19430 //*****************************************************************************
19431 // Field:  [31:0] DATA
19432 //
19433 // SRAM data
19434 #define RFC_ULLRAM_BANK11103_DATA_W                                         32
19435 #define RFC_ULLRAM_BANK11103_DATA_M                                 0xFFFFFFFF
19436 #define RFC_ULLRAM_BANK11103_DATA_S                                          0
19437 
19438 //*****************************************************************************
19439 //
19440 // Register: RFC_ULLRAM_O_BANK11104
19441 //
19442 //*****************************************************************************
19443 // Field:  [31:0] DATA
19444 //
19445 // SRAM data
19446 #define RFC_ULLRAM_BANK11104_DATA_W                                         32
19447 #define RFC_ULLRAM_BANK11104_DATA_M                                 0xFFFFFFFF
19448 #define RFC_ULLRAM_BANK11104_DATA_S                                          0
19449 
19450 //*****************************************************************************
19451 //
19452 // Register: RFC_ULLRAM_O_BANK11105
19453 //
19454 //*****************************************************************************
19455 // Field:  [31:0] DATA
19456 //
19457 // SRAM data
19458 #define RFC_ULLRAM_BANK11105_DATA_W                                         32
19459 #define RFC_ULLRAM_BANK11105_DATA_M                                 0xFFFFFFFF
19460 #define RFC_ULLRAM_BANK11105_DATA_S                                          0
19461 
19462 //*****************************************************************************
19463 //
19464 // Register: RFC_ULLRAM_O_BANK11106
19465 //
19466 //*****************************************************************************
19467 // Field:  [31:0] DATA
19468 //
19469 // SRAM data
19470 #define RFC_ULLRAM_BANK11106_DATA_W                                         32
19471 #define RFC_ULLRAM_BANK11106_DATA_M                                 0xFFFFFFFF
19472 #define RFC_ULLRAM_BANK11106_DATA_S                                          0
19473 
19474 //*****************************************************************************
19475 //
19476 // Register: RFC_ULLRAM_O_BANK11107
19477 //
19478 //*****************************************************************************
19479 // Field:  [31:0] DATA
19480 //
19481 // SRAM data
19482 #define RFC_ULLRAM_BANK11107_DATA_W                                         32
19483 #define RFC_ULLRAM_BANK11107_DATA_M                                 0xFFFFFFFF
19484 #define RFC_ULLRAM_BANK11107_DATA_S                                          0
19485 
19486 //*****************************************************************************
19487 //
19488 // Register: RFC_ULLRAM_O_BANK11108
19489 //
19490 //*****************************************************************************
19491 // Field:  [31:0] DATA
19492 //
19493 // SRAM data
19494 #define RFC_ULLRAM_BANK11108_DATA_W                                         32
19495 #define RFC_ULLRAM_BANK11108_DATA_M                                 0xFFFFFFFF
19496 #define RFC_ULLRAM_BANK11108_DATA_S                                          0
19497 
19498 //*****************************************************************************
19499 //
19500 // Register: RFC_ULLRAM_O_BANK11109
19501 //
19502 //*****************************************************************************
19503 // Field:  [31:0] DATA
19504 //
19505 // SRAM data
19506 #define RFC_ULLRAM_BANK11109_DATA_W                                         32
19507 #define RFC_ULLRAM_BANK11109_DATA_M                                 0xFFFFFFFF
19508 #define RFC_ULLRAM_BANK11109_DATA_S                                          0
19509 
19510 //*****************************************************************************
19511 //
19512 // Register: RFC_ULLRAM_O_BANK11110
19513 //
19514 //*****************************************************************************
19515 // Field:  [31:0] DATA
19516 //
19517 // SRAM data
19518 #define RFC_ULLRAM_BANK11110_DATA_W                                         32
19519 #define RFC_ULLRAM_BANK11110_DATA_M                                 0xFFFFFFFF
19520 #define RFC_ULLRAM_BANK11110_DATA_S                                          0
19521 
19522 //*****************************************************************************
19523 //
19524 // Register: RFC_ULLRAM_O_BANK11111
19525 //
19526 //*****************************************************************************
19527 // Field:  [31:0] DATA
19528 //
19529 // SRAM data
19530 #define RFC_ULLRAM_BANK11111_DATA_W                                         32
19531 #define RFC_ULLRAM_BANK11111_DATA_M                                 0xFFFFFFFF
19532 #define RFC_ULLRAM_BANK11111_DATA_S                                          0
19533 
19534 //*****************************************************************************
19535 //
19536 // Register: RFC_ULLRAM_O_BANK11112
19537 //
19538 //*****************************************************************************
19539 // Field:  [31:0] DATA
19540 //
19541 // SRAM data
19542 #define RFC_ULLRAM_BANK11112_DATA_W                                         32
19543 #define RFC_ULLRAM_BANK11112_DATA_M                                 0xFFFFFFFF
19544 #define RFC_ULLRAM_BANK11112_DATA_S                                          0
19545 
19546 //*****************************************************************************
19547 //
19548 // Register: RFC_ULLRAM_O_BANK11113
19549 //
19550 //*****************************************************************************
19551 // Field:  [31:0] DATA
19552 //
19553 // SRAM data
19554 #define RFC_ULLRAM_BANK11113_DATA_W                                         32
19555 #define RFC_ULLRAM_BANK11113_DATA_M                                 0xFFFFFFFF
19556 #define RFC_ULLRAM_BANK11113_DATA_S                                          0
19557 
19558 //*****************************************************************************
19559 //
19560 // Register: RFC_ULLRAM_O_BANK11114
19561 //
19562 //*****************************************************************************
19563 // Field:  [31:0] DATA
19564 //
19565 // SRAM data
19566 #define RFC_ULLRAM_BANK11114_DATA_W                                         32
19567 #define RFC_ULLRAM_BANK11114_DATA_M                                 0xFFFFFFFF
19568 #define RFC_ULLRAM_BANK11114_DATA_S                                          0
19569 
19570 //*****************************************************************************
19571 //
19572 // Register: RFC_ULLRAM_O_BANK11115
19573 //
19574 //*****************************************************************************
19575 // Field:  [31:0] DATA
19576 //
19577 // SRAM data
19578 #define RFC_ULLRAM_BANK11115_DATA_W                                         32
19579 #define RFC_ULLRAM_BANK11115_DATA_M                                 0xFFFFFFFF
19580 #define RFC_ULLRAM_BANK11115_DATA_S                                          0
19581 
19582 //*****************************************************************************
19583 //
19584 // Register: RFC_ULLRAM_O_BANK11116
19585 //
19586 //*****************************************************************************
19587 // Field:  [31:0] DATA
19588 //
19589 // SRAM data
19590 #define RFC_ULLRAM_BANK11116_DATA_W                                         32
19591 #define RFC_ULLRAM_BANK11116_DATA_M                                 0xFFFFFFFF
19592 #define RFC_ULLRAM_BANK11116_DATA_S                                          0
19593 
19594 //*****************************************************************************
19595 //
19596 // Register: RFC_ULLRAM_O_BANK11117
19597 //
19598 //*****************************************************************************
19599 // Field:  [31:0] DATA
19600 //
19601 // SRAM data
19602 #define RFC_ULLRAM_BANK11117_DATA_W                                         32
19603 #define RFC_ULLRAM_BANK11117_DATA_M                                 0xFFFFFFFF
19604 #define RFC_ULLRAM_BANK11117_DATA_S                                          0
19605 
19606 //*****************************************************************************
19607 //
19608 // Register: RFC_ULLRAM_O_BANK11118
19609 //
19610 //*****************************************************************************
19611 // Field:  [31:0] DATA
19612 //
19613 // SRAM data
19614 #define RFC_ULLRAM_BANK11118_DATA_W                                         32
19615 #define RFC_ULLRAM_BANK11118_DATA_M                                 0xFFFFFFFF
19616 #define RFC_ULLRAM_BANK11118_DATA_S                                          0
19617 
19618 //*****************************************************************************
19619 //
19620 // Register: RFC_ULLRAM_O_BANK11119
19621 //
19622 //*****************************************************************************
19623 // Field:  [31:0] DATA
19624 //
19625 // SRAM data
19626 #define RFC_ULLRAM_BANK11119_DATA_W                                         32
19627 #define RFC_ULLRAM_BANK11119_DATA_M                                 0xFFFFFFFF
19628 #define RFC_ULLRAM_BANK11119_DATA_S                                          0
19629 
19630 //*****************************************************************************
19631 //
19632 // Register: RFC_ULLRAM_O_BANK11120
19633 //
19634 //*****************************************************************************
19635 // Field:  [31:0] DATA
19636 //
19637 // SRAM data
19638 #define RFC_ULLRAM_BANK11120_DATA_W                                         32
19639 #define RFC_ULLRAM_BANK11120_DATA_M                                 0xFFFFFFFF
19640 #define RFC_ULLRAM_BANK11120_DATA_S                                          0
19641 
19642 //*****************************************************************************
19643 //
19644 // Register: RFC_ULLRAM_O_BANK11121
19645 //
19646 //*****************************************************************************
19647 // Field:  [31:0] DATA
19648 //
19649 // SRAM data
19650 #define RFC_ULLRAM_BANK11121_DATA_W                                         32
19651 #define RFC_ULLRAM_BANK11121_DATA_M                                 0xFFFFFFFF
19652 #define RFC_ULLRAM_BANK11121_DATA_S                                          0
19653 
19654 //*****************************************************************************
19655 //
19656 // Register: RFC_ULLRAM_O_BANK11122
19657 //
19658 //*****************************************************************************
19659 // Field:  [31:0] DATA
19660 //
19661 // SRAM data
19662 #define RFC_ULLRAM_BANK11122_DATA_W                                         32
19663 #define RFC_ULLRAM_BANK11122_DATA_M                                 0xFFFFFFFF
19664 #define RFC_ULLRAM_BANK11122_DATA_S                                          0
19665 
19666 //*****************************************************************************
19667 //
19668 // Register: RFC_ULLRAM_O_BANK11123
19669 //
19670 //*****************************************************************************
19671 // Field:  [31:0] DATA
19672 //
19673 // SRAM data
19674 #define RFC_ULLRAM_BANK11123_DATA_W                                         32
19675 #define RFC_ULLRAM_BANK11123_DATA_M                                 0xFFFFFFFF
19676 #define RFC_ULLRAM_BANK11123_DATA_S                                          0
19677 
19678 //*****************************************************************************
19679 //
19680 // Register: RFC_ULLRAM_O_BANK11124
19681 //
19682 //*****************************************************************************
19683 // Field:  [31:0] DATA
19684 //
19685 // SRAM data
19686 #define RFC_ULLRAM_BANK11124_DATA_W                                         32
19687 #define RFC_ULLRAM_BANK11124_DATA_M                                 0xFFFFFFFF
19688 #define RFC_ULLRAM_BANK11124_DATA_S                                          0
19689 
19690 //*****************************************************************************
19691 //
19692 // Register: RFC_ULLRAM_O_BANK11125
19693 //
19694 //*****************************************************************************
19695 // Field:  [31:0] DATA
19696 //
19697 // SRAM data
19698 #define RFC_ULLRAM_BANK11125_DATA_W                                         32
19699 #define RFC_ULLRAM_BANK11125_DATA_M                                 0xFFFFFFFF
19700 #define RFC_ULLRAM_BANK11125_DATA_S                                          0
19701 
19702 //*****************************************************************************
19703 //
19704 // Register: RFC_ULLRAM_O_BANK11126
19705 //
19706 //*****************************************************************************
19707 // Field:  [31:0] DATA
19708 //
19709 // SRAM data
19710 #define RFC_ULLRAM_BANK11126_DATA_W                                         32
19711 #define RFC_ULLRAM_BANK11126_DATA_M                                 0xFFFFFFFF
19712 #define RFC_ULLRAM_BANK11126_DATA_S                                          0
19713 
19714 //*****************************************************************************
19715 //
19716 // Register: RFC_ULLRAM_O_BANK11127
19717 //
19718 //*****************************************************************************
19719 // Field:  [31:0] DATA
19720 //
19721 // SRAM data
19722 #define RFC_ULLRAM_BANK11127_DATA_W                                         32
19723 #define RFC_ULLRAM_BANK11127_DATA_M                                 0xFFFFFFFF
19724 #define RFC_ULLRAM_BANK11127_DATA_S                                          0
19725 
19726 //*****************************************************************************
19727 //
19728 // Register: RFC_ULLRAM_O_BANK11128
19729 //
19730 //*****************************************************************************
19731 // Field:  [31:0] DATA
19732 //
19733 // SRAM data
19734 #define RFC_ULLRAM_BANK11128_DATA_W                                         32
19735 #define RFC_ULLRAM_BANK11128_DATA_M                                 0xFFFFFFFF
19736 #define RFC_ULLRAM_BANK11128_DATA_S                                          0
19737 
19738 //*****************************************************************************
19739 //
19740 // Register: RFC_ULLRAM_O_BANK11129
19741 //
19742 //*****************************************************************************
19743 // Field:  [31:0] DATA
19744 //
19745 // SRAM data
19746 #define RFC_ULLRAM_BANK11129_DATA_W                                         32
19747 #define RFC_ULLRAM_BANK11129_DATA_M                                 0xFFFFFFFF
19748 #define RFC_ULLRAM_BANK11129_DATA_S                                          0
19749 
19750 //*****************************************************************************
19751 //
19752 // Register: RFC_ULLRAM_O_BANK11130
19753 //
19754 //*****************************************************************************
19755 // Field:  [31:0] DATA
19756 //
19757 // SRAM data
19758 #define RFC_ULLRAM_BANK11130_DATA_W                                         32
19759 #define RFC_ULLRAM_BANK11130_DATA_M                                 0xFFFFFFFF
19760 #define RFC_ULLRAM_BANK11130_DATA_S                                          0
19761 
19762 //*****************************************************************************
19763 //
19764 // Register: RFC_ULLRAM_O_BANK11131
19765 //
19766 //*****************************************************************************
19767 // Field:  [31:0] DATA
19768 //
19769 // SRAM data
19770 #define RFC_ULLRAM_BANK11131_DATA_W                                         32
19771 #define RFC_ULLRAM_BANK11131_DATA_M                                 0xFFFFFFFF
19772 #define RFC_ULLRAM_BANK11131_DATA_S                                          0
19773 
19774 //*****************************************************************************
19775 //
19776 // Register: RFC_ULLRAM_O_BANK11132
19777 //
19778 //*****************************************************************************
19779 // Field:  [31:0] DATA
19780 //
19781 // SRAM data
19782 #define RFC_ULLRAM_BANK11132_DATA_W                                         32
19783 #define RFC_ULLRAM_BANK11132_DATA_M                                 0xFFFFFFFF
19784 #define RFC_ULLRAM_BANK11132_DATA_S                                          0
19785 
19786 //*****************************************************************************
19787 //
19788 // Register: RFC_ULLRAM_O_BANK11133
19789 //
19790 //*****************************************************************************
19791 // Field:  [31:0] DATA
19792 //
19793 // SRAM data
19794 #define RFC_ULLRAM_BANK11133_DATA_W                                         32
19795 #define RFC_ULLRAM_BANK11133_DATA_M                                 0xFFFFFFFF
19796 #define RFC_ULLRAM_BANK11133_DATA_S                                          0
19797 
19798 //*****************************************************************************
19799 //
19800 // Register: RFC_ULLRAM_O_BANK11134
19801 //
19802 //*****************************************************************************
19803 // Field:  [31:0] DATA
19804 //
19805 // SRAM data
19806 #define RFC_ULLRAM_BANK11134_DATA_W                                         32
19807 #define RFC_ULLRAM_BANK11134_DATA_M                                 0xFFFFFFFF
19808 #define RFC_ULLRAM_BANK11134_DATA_S                                          0
19809 
19810 //*****************************************************************************
19811 //
19812 // Register: RFC_ULLRAM_O_BANK11135
19813 //
19814 //*****************************************************************************
19815 // Field:  [31:0] DATA
19816 //
19817 // SRAM data
19818 #define RFC_ULLRAM_BANK11135_DATA_W                                         32
19819 #define RFC_ULLRAM_BANK11135_DATA_M                                 0xFFFFFFFF
19820 #define RFC_ULLRAM_BANK11135_DATA_S                                          0
19821 
19822 //*****************************************************************************
19823 //
19824 // Register: RFC_ULLRAM_O_BANK11136
19825 //
19826 //*****************************************************************************
19827 // Field:  [31:0] DATA
19828 //
19829 // SRAM data
19830 #define RFC_ULLRAM_BANK11136_DATA_W                                         32
19831 #define RFC_ULLRAM_BANK11136_DATA_M                                 0xFFFFFFFF
19832 #define RFC_ULLRAM_BANK11136_DATA_S                                          0
19833 
19834 //*****************************************************************************
19835 //
19836 // Register: RFC_ULLRAM_O_BANK11137
19837 //
19838 //*****************************************************************************
19839 // Field:  [31:0] DATA
19840 //
19841 // SRAM data
19842 #define RFC_ULLRAM_BANK11137_DATA_W                                         32
19843 #define RFC_ULLRAM_BANK11137_DATA_M                                 0xFFFFFFFF
19844 #define RFC_ULLRAM_BANK11137_DATA_S                                          0
19845 
19846 //*****************************************************************************
19847 //
19848 // Register: RFC_ULLRAM_O_BANK11138
19849 //
19850 //*****************************************************************************
19851 // Field:  [31:0] DATA
19852 //
19853 // SRAM data
19854 #define RFC_ULLRAM_BANK11138_DATA_W                                         32
19855 #define RFC_ULLRAM_BANK11138_DATA_M                                 0xFFFFFFFF
19856 #define RFC_ULLRAM_BANK11138_DATA_S                                          0
19857 
19858 //*****************************************************************************
19859 //
19860 // Register: RFC_ULLRAM_O_BANK11139
19861 //
19862 //*****************************************************************************
19863 // Field:  [31:0] DATA
19864 //
19865 // SRAM data
19866 #define RFC_ULLRAM_BANK11139_DATA_W                                         32
19867 #define RFC_ULLRAM_BANK11139_DATA_M                                 0xFFFFFFFF
19868 #define RFC_ULLRAM_BANK11139_DATA_S                                          0
19869 
19870 //*****************************************************************************
19871 //
19872 // Register: RFC_ULLRAM_O_BANK11140
19873 //
19874 //*****************************************************************************
19875 // Field:  [31:0] DATA
19876 //
19877 // SRAM data
19878 #define RFC_ULLRAM_BANK11140_DATA_W                                         32
19879 #define RFC_ULLRAM_BANK11140_DATA_M                                 0xFFFFFFFF
19880 #define RFC_ULLRAM_BANK11140_DATA_S                                          0
19881 
19882 //*****************************************************************************
19883 //
19884 // Register: RFC_ULLRAM_O_BANK11141
19885 //
19886 //*****************************************************************************
19887 // Field:  [31:0] DATA
19888 //
19889 // SRAM data
19890 #define RFC_ULLRAM_BANK11141_DATA_W                                         32
19891 #define RFC_ULLRAM_BANK11141_DATA_M                                 0xFFFFFFFF
19892 #define RFC_ULLRAM_BANK11141_DATA_S                                          0
19893 
19894 //*****************************************************************************
19895 //
19896 // Register: RFC_ULLRAM_O_BANK11142
19897 //
19898 //*****************************************************************************
19899 // Field:  [31:0] DATA
19900 //
19901 // SRAM data
19902 #define RFC_ULLRAM_BANK11142_DATA_W                                         32
19903 #define RFC_ULLRAM_BANK11142_DATA_M                                 0xFFFFFFFF
19904 #define RFC_ULLRAM_BANK11142_DATA_S                                          0
19905 
19906 //*****************************************************************************
19907 //
19908 // Register: RFC_ULLRAM_O_BANK11143
19909 //
19910 //*****************************************************************************
19911 // Field:  [31:0] DATA
19912 //
19913 // SRAM data
19914 #define RFC_ULLRAM_BANK11143_DATA_W                                         32
19915 #define RFC_ULLRAM_BANK11143_DATA_M                                 0xFFFFFFFF
19916 #define RFC_ULLRAM_BANK11143_DATA_S                                          0
19917 
19918 //*****************************************************************************
19919 //
19920 // Register: RFC_ULLRAM_O_BANK11144
19921 //
19922 //*****************************************************************************
19923 // Field:  [31:0] DATA
19924 //
19925 // SRAM data
19926 #define RFC_ULLRAM_BANK11144_DATA_W                                         32
19927 #define RFC_ULLRAM_BANK11144_DATA_M                                 0xFFFFFFFF
19928 #define RFC_ULLRAM_BANK11144_DATA_S                                          0
19929 
19930 //*****************************************************************************
19931 //
19932 // Register: RFC_ULLRAM_O_BANK11145
19933 //
19934 //*****************************************************************************
19935 // Field:  [31:0] DATA
19936 //
19937 // SRAM data
19938 #define RFC_ULLRAM_BANK11145_DATA_W                                         32
19939 #define RFC_ULLRAM_BANK11145_DATA_M                                 0xFFFFFFFF
19940 #define RFC_ULLRAM_BANK11145_DATA_S                                          0
19941 
19942 //*****************************************************************************
19943 //
19944 // Register: RFC_ULLRAM_O_BANK11146
19945 //
19946 //*****************************************************************************
19947 // Field:  [31:0] DATA
19948 //
19949 // SRAM data
19950 #define RFC_ULLRAM_BANK11146_DATA_W                                         32
19951 #define RFC_ULLRAM_BANK11146_DATA_M                                 0xFFFFFFFF
19952 #define RFC_ULLRAM_BANK11146_DATA_S                                          0
19953 
19954 //*****************************************************************************
19955 //
19956 // Register: RFC_ULLRAM_O_BANK11147
19957 //
19958 //*****************************************************************************
19959 // Field:  [31:0] DATA
19960 //
19961 // SRAM data
19962 #define RFC_ULLRAM_BANK11147_DATA_W                                         32
19963 #define RFC_ULLRAM_BANK11147_DATA_M                                 0xFFFFFFFF
19964 #define RFC_ULLRAM_BANK11147_DATA_S                                          0
19965 
19966 //*****************************************************************************
19967 //
19968 // Register: RFC_ULLRAM_O_BANK11148
19969 //
19970 //*****************************************************************************
19971 // Field:  [31:0] DATA
19972 //
19973 // SRAM data
19974 #define RFC_ULLRAM_BANK11148_DATA_W                                         32
19975 #define RFC_ULLRAM_BANK11148_DATA_M                                 0xFFFFFFFF
19976 #define RFC_ULLRAM_BANK11148_DATA_S                                          0
19977 
19978 //*****************************************************************************
19979 //
19980 // Register: RFC_ULLRAM_O_BANK11149
19981 //
19982 //*****************************************************************************
19983 // Field:  [31:0] DATA
19984 //
19985 // SRAM data
19986 #define RFC_ULLRAM_BANK11149_DATA_W                                         32
19987 #define RFC_ULLRAM_BANK11149_DATA_M                                 0xFFFFFFFF
19988 #define RFC_ULLRAM_BANK11149_DATA_S                                          0
19989 
19990 //*****************************************************************************
19991 //
19992 // Register: RFC_ULLRAM_O_BANK11150
19993 //
19994 //*****************************************************************************
19995 // Field:  [31:0] DATA
19996 //
19997 // SRAM data
19998 #define RFC_ULLRAM_BANK11150_DATA_W                                         32
19999 #define RFC_ULLRAM_BANK11150_DATA_M                                 0xFFFFFFFF
20000 #define RFC_ULLRAM_BANK11150_DATA_S                                          0
20001 
20002 //*****************************************************************************
20003 //
20004 // Register: RFC_ULLRAM_O_BANK11151
20005 //
20006 //*****************************************************************************
20007 // Field:  [31:0] DATA
20008 //
20009 // SRAM data
20010 #define RFC_ULLRAM_BANK11151_DATA_W                                         32
20011 #define RFC_ULLRAM_BANK11151_DATA_M                                 0xFFFFFFFF
20012 #define RFC_ULLRAM_BANK11151_DATA_S                                          0
20013 
20014 //*****************************************************************************
20015 //
20016 // Register: RFC_ULLRAM_O_BANK11152
20017 //
20018 //*****************************************************************************
20019 // Field:  [31:0] DATA
20020 //
20021 // SRAM data
20022 #define RFC_ULLRAM_BANK11152_DATA_W                                         32
20023 #define RFC_ULLRAM_BANK11152_DATA_M                                 0xFFFFFFFF
20024 #define RFC_ULLRAM_BANK11152_DATA_S                                          0
20025 
20026 //*****************************************************************************
20027 //
20028 // Register: RFC_ULLRAM_O_BANK11153
20029 //
20030 //*****************************************************************************
20031 // Field:  [31:0] DATA
20032 //
20033 // SRAM data
20034 #define RFC_ULLRAM_BANK11153_DATA_W                                         32
20035 #define RFC_ULLRAM_BANK11153_DATA_M                                 0xFFFFFFFF
20036 #define RFC_ULLRAM_BANK11153_DATA_S                                          0
20037 
20038 //*****************************************************************************
20039 //
20040 // Register: RFC_ULLRAM_O_BANK11154
20041 //
20042 //*****************************************************************************
20043 // Field:  [31:0] DATA
20044 //
20045 // SRAM data
20046 #define RFC_ULLRAM_BANK11154_DATA_W                                         32
20047 #define RFC_ULLRAM_BANK11154_DATA_M                                 0xFFFFFFFF
20048 #define RFC_ULLRAM_BANK11154_DATA_S                                          0
20049 
20050 //*****************************************************************************
20051 //
20052 // Register: RFC_ULLRAM_O_BANK11155
20053 //
20054 //*****************************************************************************
20055 // Field:  [31:0] DATA
20056 //
20057 // SRAM data
20058 #define RFC_ULLRAM_BANK11155_DATA_W                                         32
20059 #define RFC_ULLRAM_BANK11155_DATA_M                                 0xFFFFFFFF
20060 #define RFC_ULLRAM_BANK11155_DATA_S                                          0
20061 
20062 //*****************************************************************************
20063 //
20064 // Register: RFC_ULLRAM_O_BANK11156
20065 //
20066 //*****************************************************************************
20067 // Field:  [31:0] DATA
20068 //
20069 // SRAM data
20070 #define RFC_ULLRAM_BANK11156_DATA_W                                         32
20071 #define RFC_ULLRAM_BANK11156_DATA_M                                 0xFFFFFFFF
20072 #define RFC_ULLRAM_BANK11156_DATA_S                                          0
20073 
20074 //*****************************************************************************
20075 //
20076 // Register: RFC_ULLRAM_O_BANK11157
20077 //
20078 //*****************************************************************************
20079 // Field:  [31:0] DATA
20080 //
20081 // SRAM data
20082 #define RFC_ULLRAM_BANK11157_DATA_W                                         32
20083 #define RFC_ULLRAM_BANK11157_DATA_M                                 0xFFFFFFFF
20084 #define RFC_ULLRAM_BANK11157_DATA_S                                          0
20085 
20086 //*****************************************************************************
20087 //
20088 // Register: RFC_ULLRAM_O_BANK11158
20089 //
20090 //*****************************************************************************
20091 // Field:  [31:0] DATA
20092 //
20093 // SRAM data
20094 #define RFC_ULLRAM_BANK11158_DATA_W                                         32
20095 #define RFC_ULLRAM_BANK11158_DATA_M                                 0xFFFFFFFF
20096 #define RFC_ULLRAM_BANK11158_DATA_S                                          0
20097 
20098 //*****************************************************************************
20099 //
20100 // Register: RFC_ULLRAM_O_BANK11159
20101 //
20102 //*****************************************************************************
20103 // Field:  [31:0] DATA
20104 //
20105 // SRAM data
20106 #define RFC_ULLRAM_BANK11159_DATA_W                                         32
20107 #define RFC_ULLRAM_BANK11159_DATA_M                                 0xFFFFFFFF
20108 #define RFC_ULLRAM_BANK11159_DATA_S                                          0
20109 
20110 //*****************************************************************************
20111 //
20112 // Register: RFC_ULLRAM_O_BANK11160
20113 //
20114 //*****************************************************************************
20115 // Field:  [31:0] DATA
20116 //
20117 // SRAM data
20118 #define RFC_ULLRAM_BANK11160_DATA_W                                         32
20119 #define RFC_ULLRAM_BANK11160_DATA_M                                 0xFFFFFFFF
20120 #define RFC_ULLRAM_BANK11160_DATA_S                                          0
20121 
20122 //*****************************************************************************
20123 //
20124 // Register: RFC_ULLRAM_O_BANK11161
20125 //
20126 //*****************************************************************************
20127 // Field:  [31:0] DATA
20128 //
20129 // SRAM data
20130 #define RFC_ULLRAM_BANK11161_DATA_W                                         32
20131 #define RFC_ULLRAM_BANK11161_DATA_M                                 0xFFFFFFFF
20132 #define RFC_ULLRAM_BANK11161_DATA_S                                          0
20133 
20134 //*****************************************************************************
20135 //
20136 // Register: RFC_ULLRAM_O_BANK11162
20137 //
20138 //*****************************************************************************
20139 // Field:  [31:0] DATA
20140 //
20141 // SRAM data
20142 #define RFC_ULLRAM_BANK11162_DATA_W                                         32
20143 #define RFC_ULLRAM_BANK11162_DATA_M                                 0xFFFFFFFF
20144 #define RFC_ULLRAM_BANK11162_DATA_S                                          0
20145 
20146 //*****************************************************************************
20147 //
20148 // Register: RFC_ULLRAM_O_BANK11163
20149 //
20150 //*****************************************************************************
20151 // Field:  [31:0] DATA
20152 //
20153 // SRAM data
20154 #define RFC_ULLRAM_BANK11163_DATA_W                                         32
20155 #define RFC_ULLRAM_BANK11163_DATA_M                                 0xFFFFFFFF
20156 #define RFC_ULLRAM_BANK11163_DATA_S                                          0
20157 
20158 //*****************************************************************************
20159 //
20160 // Register: RFC_ULLRAM_O_BANK11164
20161 //
20162 //*****************************************************************************
20163 // Field:  [31:0] DATA
20164 //
20165 // SRAM data
20166 #define RFC_ULLRAM_BANK11164_DATA_W                                         32
20167 #define RFC_ULLRAM_BANK11164_DATA_M                                 0xFFFFFFFF
20168 #define RFC_ULLRAM_BANK11164_DATA_S                                          0
20169 
20170 //*****************************************************************************
20171 //
20172 // Register: RFC_ULLRAM_O_BANK11165
20173 //
20174 //*****************************************************************************
20175 // Field:  [31:0] DATA
20176 //
20177 // SRAM data
20178 #define RFC_ULLRAM_BANK11165_DATA_W                                         32
20179 #define RFC_ULLRAM_BANK11165_DATA_M                                 0xFFFFFFFF
20180 #define RFC_ULLRAM_BANK11165_DATA_S                                          0
20181 
20182 //*****************************************************************************
20183 //
20184 // Register: RFC_ULLRAM_O_BANK11166
20185 //
20186 //*****************************************************************************
20187 // Field:  [31:0] DATA
20188 //
20189 // SRAM data
20190 #define RFC_ULLRAM_BANK11166_DATA_W                                         32
20191 #define RFC_ULLRAM_BANK11166_DATA_M                                 0xFFFFFFFF
20192 #define RFC_ULLRAM_BANK11166_DATA_S                                          0
20193 
20194 //*****************************************************************************
20195 //
20196 // Register: RFC_ULLRAM_O_BANK11167
20197 //
20198 //*****************************************************************************
20199 // Field:  [31:0] DATA
20200 //
20201 // SRAM data
20202 #define RFC_ULLRAM_BANK11167_DATA_W                                         32
20203 #define RFC_ULLRAM_BANK11167_DATA_M                                 0xFFFFFFFF
20204 #define RFC_ULLRAM_BANK11167_DATA_S                                          0
20205 
20206 //*****************************************************************************
20207 //
20208 // Register: RFC_ULLRAM_O_BANK11168
20209 //
20210 //*****************************************************************************
20211 // Field:  [31:0] DATA
20212 //
20213 // SRAM data
20214 #define RFC_ULLRAM_BANK11168_DATA_W                                         32
20215 #define RFC_ULLRAM_BANK11168_DATA_M                                 0xFFFFFFFF
20216 #define RFC_ULLRAM_BANK11168_DATA_S                                          0
20217 
20218 //*****************************************************************************
20219 //
20220 // Register: RFC_ULLRAM_O_BANK11169
20221 //
20222 //*****************************************************************************
20223 // Field:  [31:0] DATA
20224 //
20225 // SRAM data
20226 #define RFC_ULLRAM_BANK11169_DATA_W                                         32
20227 #define RFC_ULLRAM_BANK11169_DATA_M                                 0xFFFFFFFF
20228 #define RFC_ULLRAM_BANK11169_DATA_S                                          0
20229 
20230 //*****************************************************************************
20231 //
20232 // Register: RFC_ULLRAM_O_BANK11170
20233 //
20234 //*****************************************************************************
20235 // Field:  [31:0] DATA
20236 //
20237 // SRAM data
20238 #define RFC_ULLRAM_BANK11170_DATA_W                                         32
20239 #define RFC_ULLRAM_BANK11170_DATA_M                                 0xFFFFFFFF
20240 #define RFC_ULLRAM_BANK11170_DATA_S                                          0
20241 
20242 //*****************************************************************************
20243 //
20244 // Register: RFC_ULLRAM_O_BANK11171
20245 //
20246 //*****************************************************************************
20247 // Field:  [31:0] DATA
20248 //
20249 // SRAM data
20250 #define RFC_ULLRAM_BANK11171_DATA_W                                         32
20251 #define RFC_ULLRAM_BANK11171_DATA_M                                 0xFFFFFFFF
20252 #define RFC_ULLRAM_BANK11171_DATA_S                                          0
20253 
20254 //*****************************************************************************
20255 //
20256 // Register: RFC_ULLRAM_O_BANK11172
20257 //
20258 //*****************************************************************************
20259 // Field:  [31:0] DATA
20260 //
20261 // SRAM data
20262 #define RFC_ULLRAM_BANK11172_DATA_W                                         32
20263 #define RFC_ULLRAM_BANK11172_DATA_M                                 0xFFFFFFFF
20264 #define RFC_ULLRAM_BANK11172_DATA_S                                          0
20265 
20266 //*****************************************************************************
20267 //
20268 // Register: RFC_ULLRAM_O_BANK11173
20269 //
20270 //*****************************************************************************
20271 // Field:  [31:0] DATA
20272 //
20273 // SRAM data
20274 #define RFC_ULLRAM_BANK11173_DATA_W                                         32
20275 #define RFC_ULLRAM_BANK11173_DATA_M                                 0xFFFFFFFF
20276 #define RFC_ULLRAM_BANK11173_DATA_S                                          0
20277 
20278 //*****************************************************************************
20279 //
20280 // Register: RFC_ULLRAM_O_BANK11174
20281 //
20282 //*****************************************************************************
20283 // Field:  [31:0] DATA
20284 //
20285 // SRAM data
20286 #define RFC_ULLRAM_BANK11174_DATA_W                                         32
20287 #define RFC_ULLRAM_BANK11174_DATA_M                                 0xFFFFFFFF
20288 #define RFC_ULLRAM_BANK11174_DATA_S                                          0
20289 
20290 //*****************************************************************************
20291 //
20292 // Register: RFC_ULLRAM_O_BANK11175
20293 //
20294 //*****************************************************************************
20295 // Field:  [31:0] DATA
20296 //
20297 // SRAM data
20298 #define RFC_ULLRAM_BANK11175_DATA_W                                         32
20299 #define RFC_ULLRAM_BANK11175_DATA_M                                 0xFFFFFFFF
20300 #define RFC_ULLRAM_BANK11175_DATA_S                                          0
20301 
20302 //*****************************************************************************
20303 //
20304 // Register: RFC_ULLRAM_O_BANK11176
20305 //
20306 //*****************************************************************************
20307 // Field:  [31:0] DATA
20308 //
20309 // SRAM data
20310 #define RFC_ULLRAM_BANK11176_DATA_W                                         32
20311 #define RFC_ULLRAM_BANK11176_DATA_M                                 0xFFFFFFFF
20312 #define RFC_ULLRAM_BANK11176_DATA_S                                          0
20313 
20314 //*****************************************************************************
20315 //
20316 // Register: RFC_ULLRAM_O_BANK11177
20317 //
20318 //*****************************************************************************
20319 // Field:  [31:0] DATA
20320 //
20321 // SRAM data
20322 #define RFC_ULLRAM_BANK11177_DATA_W                                         32
20323 #define RFC_ULLRAM_BANK11177_DATA_M                                 0xFFFFFFFF
20324 #define RFC_ULLRAM_BANK11177_DATA_S                                          0
20325 
20326 //*****************************************************************************
20327 //
20328 // Register: RFC_ULLRAM_O_BANK11178
20329 //
20330 //*****************************************************************************
20331 // Field:  [31:0] DATA
20332 //
20333 // SRAM data
20334 #define RFC_ULLRAM_BANK11178_DATA_W                                         32
20335 #define RFC_ULLRAM_BANK11178_DATA_M                                 0xFFFFFFFF
20336 #define RFC_ULLRAM_BANK11178_DATA_S                                          0
20337 
20338 //*****************************************************************************
20339 //
20340 // Register: RFC_ULLRAM_O_BANK11179
20341 //
20342 //*****************************************************************************
20343 // Field:  [31:0] DATA
20344 //
20345 // SRAM data
20346 #define RFC_ULLRAM_BANK11179_DATA_W                                         32
20347 #define RFC_ULLRAM_BANK11179_DATA_M                                 0xFFFFFFFF
20348 #define RFC_ULLRAM_BANK11179_DATA_S                                          0
20349 
20350 //*****************************************************************************
20351 //
20352 // Register: RFC_ULLRAM_O_BANK11180
20353 //
20354 //*****************************************************************************
20355 // Field:  [31:0] DATA
20356 //
20357 // SRAM data
20358 #define RFC_ULLRAM_BANK11180_DATA_W                                         32
20359 #define RFC_ULLRAM_BANK11180_DATA_M                                 0xFFFFFFFF
20360 #define RFC_ULLRAM_BANK11180_DATA_S                                          0
20361 
20362 //*****************************************************************************
20363 //
20364 // Register: RFC_ULLRAM_O_BANK11181
20365 //
20366 //*****************************************************************************
20367 // Field:  [31:0] DATA
20368 //
20369 // SRAM data
20370 #define RFC_ULLRAM_BANK11181_DATA_W                                         32
20371 #define RFC_ULLRAM_BANK11181_DATA_M                                 0xFFFFFFFF
20372 #define RFC_ULLRAM_BANK11181_DATA_S                                          0
20373 
20374 //*****************************************************************************
20375 //
20376 // Register: RFC_ULLRAM_O_BANK11182
20377 //
20378 //*****************************************************************************
20379 // Field:  [31:0] DATA
20380 //
20381 // SRAM data
20382 #define RFC_ULLRAM_BANK11182_DATA_W                                         32
20383 #define RFC_ULLRAM_BANK11182_DATA_M                                 0xFFFFFFFF
20384 #define RFC_ULLRAM_BANK11182_DATA_S                                          0
20385 
20386 //*****************************************************************************
20387 //
20388 // Register: RFC_ULLRAM_O_BANK11183
20389 //
20390 //*****************************************************************************
20391 // Field:  [31:0] DATA
20392 //
20393 // SRAM data
20394 #define RFC_ULLRAM_BANK11183_DATA_W                                         32
20395 #define RFC_ULLRAM_BANK11183_DATA_M                                 0xFFFFFFFF
20396 #define RFC_ULLRAM_BANK11183_DATA_S                                          0
20397 
20398 //*****************************************************************************
20399 //
20400 // Register: RFC_ULLRAM_O_BANK11184
20401 //
20402 //*****************************************************************************
20403 // Field:  [31:0] DATA
20404 //
20405 // SRAM data
20406 #define RFC_ULLRAM_BANK11184_DATA_W                                         32
20407 #define RFC_ULLRAM_BANK11184_DATA_M                                 0xFFFFFFFF
20408 #define RFC_ULLRAM_BANK11184_DATA_S                                          0
20409 
20410 //*****************************************************************************
20411 //
20412 // Register: RFC_ULLRAM_O_BANK11185
20413 //
20414 //*****************************************************************************
20415 // Field:  [31:0] DATA
20416 //
20417 // SRAM data
20418 #define RFC_ULLRAM_BANK11185_DATA_W                                         32
20419 #define RFC_ULLRAM_BANK11185_DATA_M                                 0xFFFFFFFF
20420 #define RFC_ULLRAM_BANK11185_DATA_S                                          0
20421 
20422 //*****************************************************************************
20423 //
20424 // Register: RFC_ULLRAM_O_BANK11186
20425 //
20426 //*****************************************************************************
20427 // Field:  [31:0] DATA
20428 //
20429 // SRAM data
20430 #define RFC_ULLRAM_BANK11186_DATA_W                                         32
20431 #define RFC_ULLRAM_BANK11186_DATA_M                                 0xFFFFFFFF
20432 #define RFC_ULLRAM_BANK11186_DATA_S                                          0
20433 
20434 //*****************************************************************************
20435 //
20436 // Register: RFC_ULLRAM_O_BANK11187
20437 //
20438 //*****************************************************************************
20439 // Field:  [31:0] DATA
20440 //
20441 // SRAM data
20442 #define RFC_ULLRAM_BANK11187_DATA_W                                         32
20443 #define RFC_ULLRAM_BANK11187_DATA_M                                 0xFFFFFFFF
20444 #define RFC_ULLRAM_BANK11187_DATA_S                                          0
20445 
20446 //*****************************************************************************
20447 //
20448 // Register: RFC_ULLRAM_O_BANK11188
20449 //
20450 //*****************************************************************************
20451 // Field:  [31:0] DATA
20452 //
20453 // SRAM data
20454 #define RFC_ULLRAM_BANK11188_DATA_W                                         32
20455 #define RFC_ULLRAM_BANK11188_DATA_M                                 0xFFFFFFFF
20456 #define RFC_ULLRAM_BANK11188_DATA_S                                          0
20457 
20458 //*****************************************************************************
20459 //
20460 // Register: RFC_ULLRAM_O_BANK11189
20461 //
20462 //*****************************************************************************
20463 // Field:  [31:0] DATA
20464 //
20465 // SRAM data
20466 #define RFC_ULLRAM_BANK11189_DATA_W                                         32
20467 #define RFC_ULLRAM_BANK11189_DATA_M                                 0xFFFFFFFF
20468 #define RFC_ULLRAM_BANK11189_DATA_S                                          0
20469 
20470 //*****************************************************************************
20471 //
20472 // Register: RFC_ULLRAM_O_BANK11190
20473 //
20474 //*****************************************************************************
20475 // Field:  [31:0] DATA
20476 //
20477 // SRAM data
20478 #define RFC_ULLRAM_BANK11190_DATA_W                                         32
20479 #define RFC_ULLRAM_BANK11190_DATA_M                                 0xFFFFFFFF
20480 #define RFC_ULLRAM_BANK11190_DATA_S                                          0
20481 
20482 //*****************************************************************************
20483 //
20484 // Register: RFC_ULLRAM_O_BANK11191
20485 //
20486 //*****************************************************************************
20487 // Field:  [31:0] DATA
20488 //
20489 // SRAM data
20490 #define RFC_ULLRAM_BANK11191_DATA_W                                         32
20491 #define RFC_ULLRAM_BANK11191_DATA_M                                 0xFFFFFFFF
20492 #define RFC_ULLRAM_BANK11191_DATA_S                                          0
20493 
20494 //*****************************************************************************
20495 //
20496 // Register: RFC_ULLRAM_O_BANK11192
20497 //
20498 //*****************************************************************************
20499 // Field:  [31:0] DATA
20500 //
20501 // SRAM data
20502 #define RFC_ULLRAM_BANK11192_DATA_W                                         32
20503 #define RFC_ULLRAM_BANK11192_DATA_M                                 0xFFFFFFFF
20504 #define RFC_ULLRAM_BANK11192_DATA_S                                          0
20505 
20506 //*****************************************************************************
20507 //
20508 // Register: RFC_ULLRAM_O_BANK11193
20509 //
20510 //*****************************************************************************
20511 // Field:  [31:0] DATA
20512 //
20513 // SRAM data
20514 #define RFC_ULLRAM_BANK11193_DATA_W                                         32
20515 #define RFC_ULLRAM_BANK11193_DATA_M                                 0xFFFFFFFF
20516 #define RFC_ULLRAM_BANK11193_DATA_S                                          0
20517 
20518 //*****************************************************************************
20519 //
20520 // Register: RFC_ULLRAM_O_BANK11194
20521 //
20522 //*****************************************************************************
20523 // Field:  [31:0] DATA
20524 //
20525 // SRAM data
20526 #define RFC_ULLRAM_BANK11194_DATA_W                                         32
20527 #define RFC_ULLRAM_BANK11194_DATA_M                                 0xFFFFFFFF
20528 #define RFC_ULLRAM_BANK11194_DATA_S                                          0
20529 
20530 //*****************************************************************************
20531 //
20532 // Register: RFC_ULLRAM_O_BANK11195
20533 //
20534 //*****************************************************************************
20535 // Field:  [31:0] DATA
20536 //
20537 // SRAM data
20538 #define RFC_ULLRAM_BANK11195_DATA_W                                         32
20539 #define RFC_ULLRAM_BANK11195_DATA_M                                 0xFFFFFFFF
20540 #define RFC_ULLRAM_BANK11195_DATA_S                                          0
20541 
20542 //*****************************************************************************
20543 //
20544 // Register: RFC_ULLRAM_O_BANK11196
20545 //
20546 //*****************************************************************************
20547 // Field:  [31:0] DATA
20548 //
20549 // SRAM data
20550 #define RFC_ULLRAM_BANK11196_DATA_W                                         32
20551 #define RFC_ULLRAM_BANK11196_DATA_M                                 0xFFFFFFFF
20552 #define RFC_ULLRAM_BANK11196_DATA_S                                          0
20553 
20554 //*****************************************************************************
20555 //
20556 // Register: RFC_ULLRAM_O_BANK11197
20557 //
20558 //*****************************************************************************
20559 // Field:  [31:0] DATA
20560 //
20561 // SRAM data
20562 #define RFC_ULLRAM_BANK11197_DATA_W                                         32
20563 #define RFC_ULLRAM_BANK11197_DATA_M                                 0xFFFFFFFF
20564 #define RFC_ULLRAM_BANK11197_DATA_S                                          0
20565 
20566 //*****************************************************************************
20567 //
20568 // Register: RFC_ULLRAM_O_BANK11198
20569 //
20570 //*****************************************************************************
20571 // Field:  [31:0] DATA
20572 //
20573 // SRAM data
20574 #define RFC_ULLRAM_BANK11198_DATA_W                                         32
20575 #define RFC_ULLRAM_BANK11198_DATA_M                                 0xFFFFFFFF
20576 #define RFC_ULLRAM_BANK11198_DATA_S                                          0
20577 
20578 //*****************************************************************************
20579 //
20580 // Register: RFC_ULLRAM_O_BANK11199
20581 //
20582 //*****************************************************************************
20583 // Field:  [31:0] DATA
20584 //
20585 // SRAM data
20586 #define RFC_ULLRAM_BANK11199_DATA_W                                         32
20587 #define RFC_ULLRAM_BANK11199_DATA_M                                 0xFFFFFFFF
20588 #define RFC_ULLRAM_BANK11199_DATA_S                                          0
20589 
20590 //*****************************************************************************
20591 //
20592 // Register: RFC_ULLRAM_O_BANK11200
20593 //
20594 //*****************************************************************************
20595 // Field:  [31:0] DATA
20596 //
20597 // SRAM data
20598 #define RFC_ULLRAM_BANK11200_DATA_W                                         32
20599 #define RFC_ULLRAM_BANK11200_DATA_M                                 0xFFFFFFFF
20600 #define RFC_ULLRAM_BANK11200_DATA_S                                          0
20601 
20602 //*****************************************************************************
20603 //
20604 // Register: RFC_ULLRAM_O_BANK11201
20605 //
20606 //*****************************************************************************
20607 // Field:  [31:0] DATA
20608 //
20609 // SRAM data
20610 #define RFC_ULLRAM_BANK11201_DATA_W                                         32
20611 #define RFC_ULLRAM_BANK11201_DATA_M                                 0xFFFFFFFF
20612 #define RFC_ULLRAM_BANK11201_DATA_S                                          0
20613 
20614 //*****************************************************************************
20615 //
20616 // Register: RFC_ULLRAM_O_BANK11202
20617 //
20618 //*****************************************************************************
20619 // Field:  [31:0] DATA
20620 //
20621 // SRAM data
20622 #define RFC_ULLRAM_BANK11202_DATA_W                                         32
20623 #define RFC_ULLRAM_BANK11202_DATA_M                                 0xFFFFFFFF
20624 #define RFC_ULLRAM_BANK11202_DATA_S                                          0
20625 
20626 //*****************************************************************************
20627 //
20628 // Register: RFC_ULLRAM_O_BANK11203
20629 //
20630 //*****************************************************************************
20631 // Field:  [31:0] DATA
20632 //
20633 // SRAM data
20634 #define RFC_ULLRAM_BANK11203_DATA_W                                         32
20635 #define RFC_ULLRAM_BANK11203_DATA_M                                 0xFFFFFFFF
20636 #define RFC_ULLRAM_BANK11203_DATA_S                                          0
20637 
20638 //*****************************************************************************
20639 //
20640 // Register: RFC_ULLRAM_O_BANK11204
20641 //
20642 //*****************************************************************************
20643 // Field:  [31:0] DATA
20644 //
20645 // SRAM data
20646 #define RFC_ULLRAM_BANK11204_DATA_W                                         32
20647 #define RFC_ULLRAM_BANK11204_DATA_M                                 0xFFFFFFFF
20648 #define RFC_ULLRAM_BANK11204_DATA_S                                          0
20649 
20650 //*****************************************************************************
20651 //
20652 // Register: RFC_ULLRAM_O_BANK11205
20653 //
20654 //*****************************************************************************
20655 // Field:  [31:0] DATA
20656 //
20657 // SRAM data
20658 #define RFC_ULLRAM_BANK11205_DATA_W                                         32
20659 #define RFC_ULLRAM_BANK11205_DATA_M                                 0xFFFFFFFF
20660 #define RFC_ULLRAM_BANK11205_DATA_S                                          0
20661 
20662 //*****************************************************************************
20663 //
20664 // Register: RFC_ULLRAM_O_BANK11206
20665 //
20666 //*****************************************************************************
20667 // Field:  [31:0] DATA
20668 //
20669 // SRAM data
20670 #define RFC_ULLRAM_BANK11206_DATA_W                                         32
20671 #define RFC_ULLRAM_BANK11206_DATA_M                                 0xFFFFFFFF
20672 #define RFC_ULLRAM_BANK11206_DATA_S                                          0
20673 
20674 //*****************************************************************************
20675 //
20676 // Register: RFC_ULLRAM_O_BANK11207
20677 //
20678 //*****************************************************************************
20679 // Field:  [31:0] DATA
20680 //
20681 // SRAM data
20682 #define RFC_ULLRAM_BANK11207_DATA_W                                         32
20683 #define RFC_ULLRAM_BANK11207_DATA_M                                 0xFFFFFFFF
20684 #define RFC_ULLRAM_BANK11207_DATA_S                                          0
20685 
20686 //*****************************************************************************
20687 //
20688 // Register: RFC_ULLRAM_O_BANK11208
20689 //
20690 //*****************************************************************************
20691 // Field:  [31:0] DATA
20692 //
20693 // SRAM data
20694 #define RFC_ULLRAM_BANK11208_DATA_W                                         32
20695 #define RFC_ULLRAM_BANK11208_DATA_M                                 0xFFFFFFFF
20696 #define RFC_ULLRAM_BANK11208_DATA_S                                          0
20697 
20698 //*****************************************************************************
20699 //
20700 // Register: RFC_ULLRAM_O_BANK11209
20701 //
20702 //*****************************************************************************
20703 // Field:  [31:0] DATA
20704 //
20705 // SRAM data
20706 #define RFC_ULLRAM_BANK11209_DATA_W                                         32
20707 #define RFC_ULLRAM_BANK11209_DATA_M                                 0xFFFFFFFF
20708 #define RFC_ULLRAM_BANK11209_DATA_S                                          0
20709 
20710 //*****************************************************************************
20711 //
20712 // Register: RFC_ULLRAM_O_BANK11210
20713 //
20714 //*****************************************************************************
20715 // Field:  [31:0] DATA
20716 //
20717 // SRAM data
20718 #define RFC_ULLRAM_BANK11210_DATA_W                                         32
20719 #define RFC_ULLRAM_BANK11210_DATA_M                                 0xFFFFFFFF
20720 #define RFC_ULLRAM_BANK11210_DATA_S                                          0
20721 
20722 //*****************************************************************************
20723 //
20724 // Register: RFC_ULLRAM_O_BANK11211
20725 //
20726 //*****************************************************************************
20727 // Field:  [31:0] DATA
20728 //
20729 // SRAM data
20730 #define RFC_ULLRAM_BANK11211_DATA_W                                         32
20731 #define RFC_ULLRAM_BANK11211_DATA_M                                 0xFFFFFFFF
20732 #define RFC_ULLRAM_BANK11211_DATA_S                                          0
20733 
20734 //*****************************************************************************
20735 //
20736 // Register: RFC_ULLRAM_O_BANK11212
20737 //
20738 //*****************************************************************************
20739 // Field:  [31:0] DATA
20740 //
20741 // SRAM data
20742 #define RFC_ULLRAM_BANK11212_DATA_W                                         32
20743 #define RFC_ULLRAM_BANK11212_DATA_M                                 0xFFFFFFFF
20744 #define RFC_ULLRAM_BANK11212_DATA_S                                          0
20745 
20746 //*****************************************************************************
20747 //
20748 // Register: RFC_ULLRAM_O_BANK11213
20749 //
20750 //*****************************************************************************
20751 // Field:  [31:0] DATA
20752 //
20753 // SRAM data
20754 #define RFC_ULLRAM_BANK11213_DATA_W                                         32
20755 #define RFC_ULLRAM_BANK11213_DATA_M                                 0xFFFFFFFF
20756 #define RFC_ULLRAM_BANK11213_DATA_S                                          0
20757 
20758 //*****************************************************************************
20759 //
20760 // Register: RFC_ULLRAM_O_BANK11214
20761 //
20762 //*****************************************************************************
20763 // Field:  [31:0] DATA
20764 //
20765 // SRAM data
20766 #define RFC_ULLRAM_BANK11214_DATA_W                                         32
20767 #define RFC_ULLRAM_BANK11214_DATA_M                                 0xFFFFFFFF
20768 #define RFC_ULLRAM_BANK11214_DATA_S                                          0
20769 
20770 //*****************************************************************************
20771 //
20772 // Register: RFC_ULLRAM_O_BANK11215
20773 //
20774 //*****************************************************************************
20775 // Field:  [31:0] DATA
20776 //
20777 // SRAM data
20778 #define RFC_ULLRAM_BANK11215_DATA_W                                         32
20779 #define RFC_ULLRAM_BANK11215_DATA_M                                 0xFFFFFFFF
20780 #define RFC_ULLRAM_BANK11215_DATA_S                                          0
20781 
20782 //*****************************************************************************
20783 //
20784 // Register: RFC_ULLRAM_O_BANK11216
20785 //
20786 //*****************************************************************************
20787 // Field:  [31:0] DATA
20788 //
20789 // SRAM data
20790 #define RFC_ULLRAM_BANK11216_DATA_W                                         32
20791 #define RFC_ULLRAM_BANK11216_DATA_M                                 0xFFFFFFFF
20792 #define RFC_ULLRAM_BANK11216_DATA_S                                          0
20793 
20794 //*****************************************************************************
20795 //
20796 // Register: RFC_ULLRAM_O_BANK11217
20797 //
20798 //*****************************************************************************
20799 // Field:  [31:0] DATA
20800 //
20801 // SRAM data
20802 #define RFC_ULLRAM_BANK11217_DATA_W                                         32
20803 #define RFC_ULLRAM_BANK11217_DATA_M                                 0xFFFFFFFF
20804 #define RFC_ULLRAM_BANK11217_DATA_S                                          0
20805 
20806 //*****************************************************************************
20807 //
20808 // Register: RFC_ULLRAM_O_BANK11218
20809 //
20810 //*****************************************************************************
20811 // Field:  [31:0] DATA
20812 //
20813 // SRAM data
20814 #define RFC_ULLRAM_BANK11218_DATA_W                                         32
20815 #define RFC_ULLRAM_BANK11218_DATA_M                                 0xFFFFFFFF
20816 #define RFC_ULLRAM_BANK11218_DATA_S                                          0
20817 
20818 //*****************************************************************************
20819 //
20820 // Register: RFC_ULLRAM_O_BANK11219
20821 //
20822 //*****************************************************************************
20823 // Field:  [31:0] DATA
20824 //
20825 // SRAM data
20826 #define RFC_ULLRAM_BANK11219_DATA_W                                         32
20827 #define RFC_ULLRAM_BANK11219_DATA_M                                 0xFFFFFFFF
20828 #define RFC_ULLRAM_BANK11219_DATA_S                                          0
20829 
20830 //*****************************************************************************
20831 //
20832 // Register: RFC_ULLRAM_O_BANK11220
20833 //
20834 //*****************************************************************************
20835 // Field:  [31:0] DATA
20836 //
20837 // SRAM data
20838 #define RFC_ULLRAM_BANK11220_DATA_W                                         32
20839 #define RFC_ULLRAM_BANK11220_DATA_M                                 0xFFFFFFFF
20840 #define RFC_ULLRAM_BANK11220_DATA_S                                          0
20841 
20842 //*****************************************************************************
20843 //
20844 // Register: RFC_ULLRAM_O_BANK11221
20845 //
20846 //*****************************************************************************
20847 // Field:  [31:0] DATA
20848 //
20849 // SRAM data
20850 #define RFC_ULLRAM_BANK11221_DATA_W                                         32
20851 #define RFC_ULLRAM_BANK11221_DATA_M                                 0xFFFFFFFF
20852 #define RFC_ULLRAM_BANK11221_DATA_S                                          0
20853 
20854 //*****************************************************************************
20855 //
20856 // Register: RFC_ULLRAM_O_BANK11222
20857 //
20858 //*****************************************************************************
20859 // Field:  [31:0] DATA
20860 //
20861 // SRAM data
20862 #define RFC_ULLRAM_BANK11222_DATA_W                                         32
20863 #define RFC_ULLRAM_BANK11222_DATA_M                                 0xFFFFFFFF
20864 #define RFC_ULLRAM_BANK11222_DATA_S                                          0
20865 
20866 //*****************************************************************************
20867 //
20868 // Register: RFC_ULLRAM_O_BANK11223
20869 //
20870 //*****************************************************************************
20871 // Field:  [31:0] DATA
20872 //
20873 // SRAM data
20874 #define RFC_ULLRAM_BANK11223_DATA_W                                         32
20875 #define RFC_ULLRAM_BANK11223_DATA_M                                 0xFFFFFFFF
20876 #define RFC_ULLRAM_BANK11223_DATA_S                                          0
20877 
20878 //*****************************************************************************
20879 //
20880 // Register: RFC_ULLRAM_O_BANK11224
20881 //
20882 //*****************************************************************************
20883 // Field:  [31:0] DATA
20884 //
20885 // SRAM data
20886 #define RFC_ULLRAM_BANK11224_DATA_W                                         32
20887 #define RFC_ULLRAM_BANK11224_DATA_M                                 0xFFFFFFFF
20888 #define RFC_ULLRAM_BANK11224_DATA_S                                          0
20889 
20890 //*****************************************************************************
20891 //
20892 // Register: RFC_ULLRAM_O_BANK11225
20893 //
20894 //*****************************************************************************
20895 // Field:  [31:0] DATA
20896 //
20897 // SRAM data
20898 #define RFC_ULLRAM_BANK11225_DATA_W                                         32
20899 #define RFC_ULLRAM_BANK11225_DATA_M                                 0xFFFFFFFF
20900 #define RFC_ULLRAM_BANK11225_DATA_S                                          0
20901 
20902 //*****************************************************************************
20903 //
20904 // Register: RFC_ULLRAM_O_BANK11226
20905 //
20906 //*****************************************************************************
20907 // Field:  [31:0] DATA
20908 //
20909 // SRAM data
20910 #define RFC_ULLRAM_BANK11226_DATA_W                                         32
20911 #define RFC_ULLRAM_BANK11226_DATA_M                                 0xFFFFFFFF
20912 #define RFC_ULLRAM_BANK11226_DATA_S                                          0
20913 
20914 //*****************************************************************************
20915 //
20916 // Register: RFC_ULLRAM_O_BANK11227
20917 //
20918 //*****************************************************************************
20919 // Field:  [31:0] DATA
20920 //
20921 // SRAM data
20922 #define RFC_ULLRAM_BANK11227_DATA_W                                         32
20923 #define RFC_ULLRAM_BANK11227_DATA_M                                 0xFFFFFFFF
20924 #define RFC_ULLRAM_BANK11227_DATA_S                                          0
20925 
20926 //*****************************************************************************
20927 //
20928 // Register: RFC_ULLRAM_O_BANK11228
20929 //
20930 //*****************************************************************************
20931 // Field:  [31:0] DATA
20932 //
20933 // SRAM data
20934 #define RFC_ULLRAM_BANK11228_DATA_W                                         32
20935 #define RFC_ULLRAM_BANK11228_DATA_M                                 0xFFFFFFFF
20936 #define RFC_ULLRAM_BANK11228_DATA_S                                          0
20937 
20938 //*****************************************************************************
20939 //
20940 // Register: RFC_ULLRAM_O_BANK11229
20941 //
20942 //*****************************************************************************
20943 // Field:  [31:0] DATA
20944 //
20945 // SRAM data
20946 #define RFC_ULLRAM_BANK11229_DATA_W                                         32
20947 #define RFC_ULLRAM_BANK11229_DATA_M                                 0xFFFFFFFF
20948 #define RFC_ULLRAM_BANK11229_DATA_S                                          0
20949 
20950 //*****************************************************************************
20951 //
20952 // Register: RFC_ULLRAM_O_BANK11230
20953 //
20954 //*****************************************************************************
20955 // Field:  [31:0] DATA
20956 //
20957 // SRAM data
20958 #define RFC_ULLRAM_BANK11230_DATA_W                                         32
20959 #define RFC_ULLRAM_BANK11230_DATA_M                                 0xFFFFFFFF
20960 #define RFC_ULLRAM_BANK11230_DATA_S                                          0
20961 
20962 //*****************************************************************************
20963 //
20964 // Register: RFC_ULLRAM_O_BANK11231
20965 //
20966 //*****************************************************************************
20967 // Field:  [31:0] DATA
20968 //
20969 // SRAM data
20970 #define RFC_ULLRAM_BANK11231_DATA_W                                         32
20971 #define RFC_ULLRAM_BANK11231_DATA_M                                 0xFFFFFFFF
20972 #define RFC_ULLRAM_BANK11231_DATA_S                                          0
20973 
20974 //*****************************************************************************
20975 //
20976 // Register: RFC_ULLRAM_O_BANK11232
20977 //
20978 //*****************************************************************************
20979 // Field:  [31:0] DATA
20980 //
20981 // SRAM data
20982 #define RFC_ULLRAM_BANK11232_DATA_W                                         32
20983 #define RFC_ULLRAM_BANK11232_DATA_M                                 0xFFFFFFFF
20984 #define RFC_ULLRAM_BANK11232_DATA_S                                          0
20985 
20986 //*****************************************************************************
20987 //
20988 // Register: RFC_ULLRAM_O_BANK11233
20989 //
20990 //*****************************************************************************
20991 // Field:  [31:0] DATA
20992 //
20993 // SRAM data
20994 #define RFC_ULLRAM_BANK11233_DATA_W                                         32
20995 #define RFC_ULLRAM_BANK11233_DATA_M                                 0xFFFFFFFF
20996 #define RFC_ULLRAM_BANK11233_DATA_S                                          0
20997 
20998 //*****************************************************************************
20999 //
21000 // Register: RFC_ULLRAM_O_BANK11234
21001 //
21002 //*****************************************************************************
21003 // Field:  [31:0] DATA
21004 //
21005 // SRAM data
21006 #define RFC_ULLRAM_BANK11234_DATA_W                                         32
21007 #define RFC_ULLRAM_BANK11234_DATA_M                                 0xFFFFFFFF
21008 #define RFC_ULLRAM_BANK11234_DATA_S                                          0
21009 
21010 //*****************************************************************************
21011 //
21012 // Register: RFC_ULLRAM_O_BANK11235
21013 //
21014 //*****************************************************************************
21015 // Field:  [31:0] DATA
21016 //
21017 // SRAM data
21018 #define RFC_ULLRAM_BANK11235_DATA_W                                         32
21019 #define RFC_ULLRAM_BANK11235_DATA_M                                 0xFFFFFFFF
21020 #define RFC_ULLRAM_BANK11235_DATA_S                                          0
21021 
21022 //*****************************************************************************
21023 //
21024 // Register: RFC_ULLRAM_O_BANK11236
21025 //
21026 //*****************************************************************************
21027 // Field:  [31:0] DATA
21028 //
21029 // SRAM data
21030 #define RFC_ULLRAM_BANK11236_DATA_W                                         32
21031 #define RFC_ULLRAM_BANK11236_DATA_M                                 0xFFFFFFFF
21032 #define RFC_ULLRAM_BANK11236_DATA_S                                          0
21033 
21034 //*****************************************************************************
21035 //
21036 // Register: RFC_ULLRAM_O_BANK11237
21037 //
21038 //*****************************************************************************
21039 // Field:  [31:0] DATA
21040 //
21041 // SRAM data
21042 #define RFC_ULLRAM_BANK11237_DATA_W                                         32
21043 #define RFC_ULLRAM_BANK11237_DATA_M                                 0xFFFFFFFF
21044 #define RFC_ULLRAM_BANK11237_DATA_S                                          0
21045 
21046 //*****************************************************************************
21047 //
21048 // Register: RFC_ULLRAM_O_BANK11238
21049 //
21050 //*****************************************************************************
21051 // Field:  [31:0] DATA
21052 //
21053 // SRAM data
21054 #define RFC_ULLRAM_BANK11238_DATA_W                                         32
21055 #define RFC_ULLRAM_BANK11238_DATA_M                                 0xFFFFFFFF
21056 #define RFC_ULLRAM_BANK11238_DATA_S                                          0
21057 
21058 //*****************************************************************************
21059 //
21060 // Register: RFC_ULLRAM_O_BANK11239
21061 //
21062 //*****************************************************************************
21063 // Field:  [31:0] DATA
21064 //
21065 // SRAM data
21066 #define RFC_ULLRAM_BANK11239_DATA_W                                         32
21067 #define RFC_ULLRAM_BANK11239_DATA_M                                 0xFFFFFFFF
21068 #define RFC_ULLRAM_BANK11239_DATA_S                                          0
21069 
21070 //*****************************************************************************
21071 //
21072 // Register: RFC_ULLRAM_O_BANK11240
21073 //
21074 //*****************************************************************************
21075 // Field:  [31:0] DATA
21076 //
21077 // SRAM data
21078 #define RFC_ULLRAM_BANK11240_DATA_W                                         32
21079 #define RFC_ULLRAM_BANK11240_DATA_M                                 0xFFFFFFFF
21080 #define RFC_ULLRAM_BANK11240_DATA_S                                          0
21081 
21082 //*****************************************************************************
21083 //
21084 // Register: RFC_ULLRAM_O_BANK11241
21085 //
21086 //*****************************************************************************
21087 // Field:  [31:0] DATA
21088 //
21089 // SRAM data
21090 #define RFC_ULLRAM_BANK11241_DATA_W                                         32
21091 #define RFC_ULLRAM_BANK11241_DATA_M                                 0xFFFFFFFF
21092 #define RFC_ULLRAM_BANK11241_DATA_S                                          0
21093 
21094 //*****************************************************************************
21095 //
21096 // Register: RFC_ULLRAM_O_BANK11242
21097 //
21098 //*****************************************************************************
21099 // Field:  [31:0] DATA
21100 //
21101 // SRAM data
21102 #define RFC_ULLRAM_BANK11242_DATA_W                                         32
21103 #define RFC_ULLRAM_BANK11242_DATA_M                                 0xFFFFFFFF
21104 #define RFC_ULLRAM_BANK11242_DATA_S                                          0
21105 
21106 //*****************************************************************************
21107 //
21108 // Register: RFC_ULLRAM_O_BANK11243
21109 //
21110 //*****************************************************************************
21111 // Field:  [31:0] DATA
21112 //
21113 // SRAM data
21114 #define RFC_ULLRAM_BANK11243_DATA_W                                         32
21115 #define RFC_ULLRAM_BANK11243_DATA_M                                 0xFFFFFFFF
21116 #define RFC_ULLRAM_BANK11243_DATA_S                                          0
21117 
21118 //*****************************************************************************
21119 //
21120 // Register: RFC_ULLRAM_O_BANK11244
21121 //
21122 //*****************************************************************************
21123 // Field:  [31:0] DATA
21124 //
21125 // SRAM data
21126 #define RFC_ULLRAM_BANK11244_DATA_W                                         32
21127 #define RFC_ULLRAM_BANK11244_DATA_M                                 0xFFFFFFFF
21128 #define RFC_ULLRAM_BANK11244_DATA_S                                          0
21129 
21130 //*****************************************************************************
21131 //
21132 // Register: RFC_ULLRAM_O_BANK11245
21133 //
21134 //*****************************************************************************
21135 // Field:  [31:0] DATA
21136 //
21137 // SRAM data
21138 #define RFC_ULLRAM_BANK11245_DATA_W                                         32
21139 #define RFC_ULLRAM_BANK11245_DATA_M                                 0xFFFFFFFF
21140 #define RFC_ULLRAM_BANK11245_DATA_S                                          0
21141 
21142 //*****************************************************************************
21143 //
21144 // Register: RFC_ULLRAM_O_BANK11246
21145 //
21146 //*****************************************************************************
21147 // Field:  [31:0] DATA
21148 //
21149 // SRAM data
21150 #define RFC_ULLRAM_BANK11246_DATA_W                                         32
21151 #define RFC_ULLRAM_BANK11246_DATA_M                                 0xFFFFFFFF
21152 #define RFC_ULLRAM_BANK11246_DATA_S                                          0
21153 
21154 //*****************************************************************************
21155 //
21156 // Register: RFC_ULLRAM_O_BANK11247
21157 //
21158 //*****************************************************************************
21159 // Field:  [31:0] DATA
21160 //
21161 // SRAM data
21162 #define RFC_ULLRAM_BANK11247_DATA_W                                         32
21163 #define RFC_ULLRAM_BANK11247_DATA_M                                 0xFFFFFFFF
21164 #define RFC_ULLRAM_BANK11247_DATA_S                                          0
21165 
21166 //*****************************************************************************
21167 //
21168 // Register: RFC_ULLRAM_O_BANK11248
21169 //
21170 //*****************************************************************************
21171 // Field:  [31:0] DATA
21172 //
21173 // SRAM data
21174 #define RFC_ULLRAM_BANK11248_DATA_W                                         32
21175 #define RFC_ULLRAM_BANK11248_DATA_M                                 0xFFFFFFFF
21176 #define RFC_ULLRAM_BANK11248_DATA_S                                          0
21177 
21178 //*****************************************************************************
21179 //
21180 // Register: RFC_ULLRAM_O_BANK11249
21181 //
21182 //*****************************************************************************
21183 // Field:  [31:0] DATA
21184 //
21185 // SRAM data
21186 #define RFC_ULLRAM_BANK11249_DATA_W                                         32
21187 #define RFC_ULLRAM_BANK11249_DATA_M                                 0xFFFFFFFF
21188 #define RFC_ULLRAM_BANK11249_DATA_S                                          0
21189 
21190 //*****************************************************************************
21191 //
21192 // Register: RFC_ULLRAM_O_BANK11250
21193 //
21194 //*****************************************************************************
21195 // Field:  [31:0] DATA
21196 //
21197 // SRAM data
21198 #define RFC_ULLRAM_BANK11250_DATA_W                                         32
21199 #define RFC_ULLRAM_BANK11250_DATA_M                                 0xFFFFFFFF
21200 #define RFC_ULLRAM_BANK11250_DATA_S                                          0
21201 
21202 //*****************************************************************************
21203 //
21204 // Register: RFC_ULLRAM_O_BANK11251
21205 //
21206 //*****************************************************************************
21207 // Field:  [31:0] DATA
21208 //
21209 // SRAM data
21210 #define RFC_ULLRAM_BANK11251_DATA_W                                         32
21211 #define RFC_ULLRAM_BANK11251_DATA_M                                 0xFFFFFFFF
21212 #define RFC_ULLRAM_BANK11251_DATA_S                                          0
21213 
21214 //*****************************************************************************
21215 //
21216 // Register: RFC_ULLRAM_O_BANK11252
21217 //
21218 //*****************************************************************************
21219 // Field:  [31:0] DATA
21220 //
21221 // SRAM data
21222 #define RFC_ULLRAM_BANK11252_DATA_W                                         32
21223 #define RFC_ULLRAM_BANK11252_DATA_M                                 0xFFFFFFFF
21224 #define RFC_ULLRAM_BANK11252_DATA_S                                          0
21225 
21226 //*****************************************************************************
21227 //
21228 // Register: RFC_ULLRAM_O_BANK11253
21229 //
21230 //*****************************************************************************
21231 // Field:  [31:0] DATA
21232 //
21233 // SRAM data
21234 #define RFC_ULLRAM_BANK11253_DATA_W                                         32
21235 #define RFC_ULLRAM_BANK11253_DATA_M                                 0xFFFFFFFF
21236 #define RFC_ULLRAM_BANK11253_DATA_S                                          0
21237 
21238 //*****************************************************************************
21239 //
21240 // Register: RFC_ULLRAM_O_BANK11254
21241 //
21242 //*****************************************************************************
21243 // Field:  [31:0] DATA
21244 //
21245 // SRAM data
21246 #define RFC_ULLRAM_BANK11254_DATA_W                                         32
21247 #define RFC_ULLRAM_BANK11254_DATA_M                                 0xFFFFFFFF
21248 #define RFC_ULLRAM_BANK11254_DATA_S                                          0
21249 
21250 //*****************************************************************************
21251 //
21252 // Register: RFC_ULLRAM_O_BANK11255
21253 //
21254 //*****************************************************************************
21255 // Field:  [31:0] DATA
21256 //
21257 // SRAM data
21258 #define RFC_ULLRAM_BANK11255_DATA_W                                         32
21259 #define RFC_ULLRAM_BANK11255_DATA_M                                 0xFFFFFFFF
21260 #define RFC_ULLRAM_BANK11255_DATA_S                                          0
21261 
21262 //*****************************************************************************
21263 //
21264 // Register: RFC_ULLRAM_O_BANK11256
21265 //
21266 //*****************************************************************************
21267 // Field:  [31:0] DATA
21268 //
21269 // SRAM data
21270 #define RFC_ULLRAM_BANK11256_DATA_W                                         32
21271 #define RFC_ULLRAM_BANK11256_DATA_M                                 0xFFFFFFFF
21272 #define RFC_ULLRAM_BANK11256_DATA_S                                          0
21273 
21274 //*****************************************************************************
21275 //
21276 // Register: RFC_ULLRAM_O_BANK11257
21277 //
21278 //*****************************************************************************
21279 // Field:  [31:0] DATA
21280 //
21281 // SRAM data
21282 #define RFC_ULLRAM_BANK11257_DATA_W                                         32
21283 #define RFC_ULLRAM_BANK11257_DATA_M                                 0xFFFFFFFF
21284 #define RFC_ULLRAM_BANK11257_DATA_S                                          0
21285 
21286 //*****************************************************************************
21287 //
21288 // Register: RFC_ULLRAM_O_BANK11258
21289 //
21290 //*****************************************************************************
21291 // Field:  [31:0] DATA
21292 //
21293 // SRAM data
21294 #define RFC_ULLRAM_BANK11258_DATA_W                                         32
21295 #define RFC_ULLRAM_BANK11258_DATA_M                                 0xFFFFFFFF
21296 #define RFC_ULLRAM_BANK11258_DATA_S                                          0
21297 
21298 //*****************************************************************************
21299 //
21300 // Register: RFC_ULLRAM_O_BANK11259
21301 //
21302 //*****************************************************************************
21303 // Field:  [31:0] DATA
21304 //
21305 // SRAM data
21306 #define RFC_ULLRAM_BANK11259_DATA_W                                         32
21307 #define RFC_ULLRAM_BANK11259_DATA_M                                 0xFFFFFFFF
21308 #define RFC_ULLRAM_BANK11259_DATA_S                                          0
21309 
21310 //*****************************************************************************
21311 //
21312 // Register: RFC_ULLRAM_O_BANK11260
21313 //
21314 //*****************************************************************************
21315 // Field:  [31:0] DATA
21316 //
21317 // SRAM data
21318 #define RFC_ULLRAM_BANK11260_DATA_W                                         32
21319 #define RFC_ULLRAM_BANK11260_DATA_M                                 0xFFFFFFFF
21320 #define RFC_ULLRAM_BANK11260_DATA_S                                          0
21321 
21322 //*****************************************************************************
21323 //
21324 // Register: RFC_ULLRAM_O_BANK11261
21325 //
21326 //*****************************************************************************
21327 // Field:  [31:0] DATA
21328 //
21329 // SRAM data
21330 #define RFC_ULLRAM_BANK11261_DATA_W                                         32
21331 #define RFC_ULLRAM_BANK11261_DATA_M                                 0xFFFFFFFF
21332 #define RFC_ULLRAM_BANK11261_DATA_S                                          0
21333 
21334 //*****************************************************************************
21335 //
21336 // Register: RFC_ULLRAM_O_BANK11262
21337 //
21338 //*****************************************************************************
21339 // Field:  [31:0] DATA
21340 //
21341 // SRAM data
21342 #define RFC_ULLRAM_BANK11262_DATA_W                                         32
21343 #define RFC_ULLRAM_BANK11262_DATA_M                                 0xFFFFFFFF
21344 #define RFC_ULLRAM_BANK11262_DATA_S                                          0
21345 
21346 //*****************************************************************************
21347 //
21348 // Register: RFC_ULLRAM_O_BANK11263
21349 //
21350 //*****************************************************************************
21351 // Field:  [31:0] DATA
21352 //
21353 // SRAM data
21354 #define RFC_ULLRAM_BANK11263_DATA_W                                         32
21355 #define RFC_ULLRAM_BANK11263_DATA_M                                 0xFFFFFFFF
21356 #define RFC_ULLRAM_BANK11263_DATA_S                                          0
21357 
21358 //*****************************************************************************
21359 //
21360 // Register: RFC_ULLRAM_O_BANK11264
21361 //
21362 //*****************************************************************************
21363 // Field:  [31:0] DATA
21364 //
21365 // SRAM data
21366 #define RFC_ULLRAM_BANK11264_DATA_W                                         32
21367 #define RFC_ULLRAM_BANK11264_DATA_M                                 0xFFFFFFFF
21368 #define RFC_ULLRAM_BANK11264_DATA_S                                          0
21369 
21370 //*****************************************************************************
21371 //
21372 // Register: RFC_ULLRAM_O_BANK11265
21373 //
21374 //*****************************************************************************
21375 // Field:  [31:0] DATA
21376 //
21377 // SRAM data
21378 #define RFC_ULLRAM_BANK11265_DATA_W                                         32
21379 #define RFC_ULLRAM_BANK11265_DATA_M                                 0xFFFFFFFF
21380 #define RFC_ULLRAM_BANK11265_DATA_S                                          0
21381 
21382 //*****************************************************************************
21383 //
21384 // Register: RFC_ULLRAM_O_BANK11266
21385 //
21386 //*****************************************************************************
21387 // Field:  [31:0] DATA
21388 //
21389 // SRAM data
21390 #define RFC_ULLRAM_BANK11266_DATA_W                                         32
21391 #define RFC_ULLRAM_BANK11266_DATA_M                                 0xFFFFFFFF
21392 #define RFC_ULLRAM_BANK11266_DATA_S                                          0
21393 
21394 //*****************************************************************************
21395 //
21396 // Register: RFC_ULLRAM_O_BANK11267
21397 //
21398 //*****************************************************************************
21399 // Field:  [31:0] DATA
21400 //
21401 // SRAM data
21402 #define RFC_ULLRAM_BANK11267_DATA_W                                         32
21403 #define RFC_ULLRAM_BANK11267_DATA_M                                 0xFFFFFFFF
21404 #define RFC_ULLRAM_BANK11267_DATA_S                                          0
21405 
21406 //*****************************************************************************
21407 //
21408 // Register: RFC_ULLRAM_O_BANK11268
21409 //
21410 //*****************************************************************************
21411 // Field:  [31:0] DATA
21412 //
21413 // SRAM data
21414 #define RFC_ULLRAM_BANK11268_DATA_W                                         32
21415 #define RFC_ULLRAM_BANK11268_DATA_M                                 0xFFFFFFFF
21416 #define RFC_ULLRAM_BANK11268_DATA_S                                          0
21417 
21418 //*****************************************************************************
21419 //
21420 // Register: RFC_ULLRAM_O_BANK11269
21421 //
21422 //*****************************************************************************
21423 // Field:  [31:0] DATA
21424 //
21425 // SRAM data
21426 #define RFC_ULLRAM_BANK11269_DATA_W                                         32
21427 #define RFC_ULLRAM_BANK11269_DATA_M                                 0xFFFFFFFF
21428 #define RFC_ULLRAM_BANK11269_DATA_S                                          0
21429 
21430 //*****************************************************************************
21431 //
21432 // Register: RFC_ULLRAM_O_BANK11270
21433 //
21434 //*****************************************************************************
21435 // Field:  [31:0] DATA
21436 //
21437 // SRAM data
21438 #define RFC_ULLRAM_BANK11270_DATA_W                                         32
21439 #define RFC_ULLRAM_BANK11270_DATA_M                                 0xFFFFFFFF
21440 #define RFC_ULLRAM_BANK11270_DATA_S                                          0
21441 
21442 //*****************************************************************************
21443 //
21444 // Register: RFC_ULLRAM_O_BANK11271
21445 //
21446 //*****************************************************************************
21447 // Field:  [31:0] DATA
21448 //
21449 // SRAM data
21450 #define RFC_ULLRAM_BANK11271_DATA_W                                         32
21451 #define RFC_ULLRAM_BANK11271_DATA_M                                 0xFFFFFFFF
21452 #define RFC_ULLRAM_BANK11271_DATA_S                                          0
21453 
21454 //*****************************************************************************
21455 //
21456 // Register: RFC_ULLRAM_O_BANK11272
21457 //
21458 //*****************************************************************************
21459 // Field:  [31:0] DATA
21460 //
21461 // SRAM data
21462 #define RFC_ULLRAM_BANK11272_DATA_W                                         32
21463 #define RFC_ULLRAM_BANK11272_DATA_M                                 0xFFFFFFFF
21464 #define RFC_ULLRAM_BANK11272_DATA_S                                          0
21465 
21466 //*****************************************************************************
21467 //
21468 // Register: RFC_ULLRAM_O_BANK11273
21469 //
21470 //*****************************************************************************
21471 // Field:  [31:0] DATA
21472 //
21473 // SRAM data
21474 #define RFC_ULLRAM_BANK11273_DATA_W                                         32
21475 #define RFC_ULLRAM_BANK11273_DATA_M                                 0xFFFFFFFF
21476 #define RFC_ULLRAM_BANK11273_DATA_S                                          0
21477 
21478 //*****************************************************************************
21479 //
21480 // Register: RFC_ULLRAM_O_BANK11274
21481 //
21482 //*****************************************************************************
21483 // Field:  [31:0] DATA
21484 //
21485 // SRAM data
21486 #define RFC_ULLRAM_BANK11274_DATA_W                                         32
21487 #define RFC_ULLRAM_BANK11274_DATA_M                                 0xFFFFFFFF
21488 #define RFC_ULLRAM_BANK11274_DATA_S                                          0
21489 
21490 //*****************************************************************************
21491 //
21492 // Register: RFC_ULLRAM_O_BANK11275
21493 //
21494 //*****************************************************************************
21495 // Field:  [31:0] DATA
21496 //
21497 // SRAM data
21498 #define RFC_ULLRAM_BANK11275_DATA_W                                         32
21499 #define RFC_ULLRAM_BANK11275_DATA_M                                 0xFFFFFFFF
21500 #define RFC_ULLRAM_BANK11275_DATA_S                                          0
21501 
21502 //*****************************************************************************
21503 //
21504 // Register: RFC_ULLRAM_O_BANK11276
21505 //
21506 //*****************************************************************************
21507 // Field:  [31:0] DATA
21508 //
21509 // SRAM data
21510 #define RFC_ULLRAM_BANK11276_DATA_W                                         32
21511 #define RFC_ULLRAM_BANK11276_DATA_M                                 0xFFFFFFFF
21512 #define RFC_ULLRAM_BANK11276_DATA_S                                          0
21513 
21514 //*****************************************************************************
21515 //
21516 // Register: RFC_ULLRAM_O_BANK11277
21517 //
21518 //*****************************************************************************
21519 // Field:  [31:0] DATA
21520 //
21521 // SRAM data
21522 #define RFC_ULLRAM_BANK11277_DATA_W                                         32
21523 #define RFC_ULLRAM_BANK11277_DATA_M                                 0xFFFFFFFF
21524 #define RFC_ULLRAM_BANK11277_DATA_S                                          0
21525 
21526 //*****************************************************************************
21527 //
21528 // Register: RFC_ULLRAM_O_BANK11278
21529 //
21530 //*****************************************************************************
21531 // Field:  [31:0] DATA
21532 //
21533 // SRAM data
21534 #define RFC_ULLRAM_BANK11278_DATA_W                                         32
21535 #define RFC_ULLRAM_BANK11278_DATA_M                                 0xFFFFFFFF
21536 #define RFC_ULLRAM_BANK11278_DATA_S                                          0
21537 
21538 //*****************************************************************************
21539 //
21540 // Register: RFC_ULLRAM_O_BANK11279
21541 //
21542 //*****************************************************************************
21543 // Field:  [31:0] DATA
21544 //
21545 // SRAM data
21546 #define RFC_ULLRAM_BANK11279_DATA_W                                         32
21547 #define RFC_ULLRAM_BANK11279_DATA_M                                 0xFFFFFFFF
21548 #define RFC_ULLRAM_BANK11279_DATA_S                                          0
21549 
21550 //*****************************************************************************
21551 //
21552 // Register: RFC_ULLRAM_O_BANK11280
21553 //
21554 //*****************************************************************************
21555 // Field:  [31:0] DATA
21556 //
21557 // SRAM data
21558 #define RFC_ULLRAM_BANK11280_DATA_W                                         32
21559 #define RFC_ULLRAM_BANK11280_DATA_M                                 0xFFFFFFFF
21560 #define RFC_ULLRAM_BANK11280_DATA_S                                          0
21561 
21562 //*****************************************************************************
21563 //
21564 // Register: RFC_ULLRAM_O_BANK11281
21565 //
21566 //*****************************************************************************
21567 // Field:  [31:0] DATA
21568 //
21569 // SRAM data
21570 #define RFC_ULLRAM_BANK11281_DATA_W                                         32
21571 #define RFC_ULLRAM_BANK11281_DATA_M                                 0xFFFFFFFF
21572 #define RFC_ULLRAM_BANK11281_DATA_S                                          0
21573 
21574 //*****************************************************************************
21575 //
21576 // Register: RFC_ULLRAM_O_BANK11282
21577 //
21578 //*****************************************************************************
21579 // Field:  [31:0] DATA
21580 //
21581 // SRAM data
21582 #define RFC_ULLRAM_BANK11282_DATA_W                                         32
21583 #define RFC_ULLRAM_BANK11282_DATA_M                                 0xFFFFFFFF
21584 #define RFC_ULLRAM_BANK11282_DATA_S                                          0
21585 
21586 //*****************************************************************************
21587 //
21588 // Register: RFC_ULLRAM_O_BANK11283
21589 //
21590 //*****************************************************************************
21591 // Field:  [31:0] DATA
21592 //
21593 // SRAM data
21594 #define RFC_ULLRAM_BANK11283_DATA_W                                         32
21595 #define RFC_ULLRAM_BANK11283_DATA_M                                 0xFFFFFFFF
21596 #define RFC_ULLRAM_BANK11283_DATA_S                                          0
21597 
21598 //*****************************************************************************
21599 //
21600 // Register: RFC_ULLRAM_O_BANK11284
21601 //
21602 //*****************************************************************************
21603 // Field:  [31:0] DATA
21604 //
21605 // SRAM data
21606 #define RFC_ULLRAM_BANK11284_DATA_W                                         32
21607 #define RFC_ULLRAM_BANK11284_DATA_M                                 0xFFFFFFFF
21608 #define RFC_ULLRAM_BANK11284_DATA_S                                          0
21609 
21610 //*****************************************************************************
21611 //
21612 // Register: RFC_ULLRAM_O_BANK11285
21613 //
21614 //*****************************************************************************
21615 // Field:  [31:0] DATA
21616 //
21617 // SRAM data
21618 #define RFC_ULLRAM_BANK11285_DATA_W                                         32
21619 #define RFC_ULLRAM_BANK11285_DATA_M                                 0xFFFFFFFF
21620 #define RFC_ULLRAM_BANK11285_DATA_S                                          0
21621 
21622 //*****************************************************************************
21623 //
21624 // Register: RFC_ULLRAM_O_BANK11286
21625 //
21626 //*****************************************************************************
21627 // Field:  [31:0] DATA
21628 //
21629 // SRAM data
21630 #define RFC_ULLRAM_BANK11286_DATA_W                                         32
21631 #define RFC_ULLRAM_BANK11286_DATA_M                                 0xFFFFFFFF
21632 #define RFC_ULLRAM_BANK11286_DATA_S                                          0
21633 
21634 //*****************************************************************************
21635 //
21636 // Register: RFC_ULLRAM_O_BANK11287
21637 //
21638 //*****************************************************************************
21639 // Field:  [31:0] DATA
21640 //
21641 // SRAM data
21642 #define RFC_ULLRAM_BANK11287_DATA_W                                         32
21643 #define RFC_ULLRAM_BANK11287_DATA_M                                 0xFFFFFFFF
21644 #define RFC_ULLRAM_BANK11287_DATA_S                                          0
21645 
21646 //*****************************************************************************
21647 //
21648 // Register: RFC_ULLRAM_O_BANK11288
21649 //
21650 //*****************************************************************************
21651 // Field:  [31:0] DATA
21652 //
21653 // SRAM data
21654 #define RFC_ULLRAM_BANK11288_DATA_W                                         32
21655 #define RFC_ULLRAM_BANK11288_DATA_M                                 0xFFFFFFFF
21656 #define RFC_ULLRAM_BANK11288_DATA_S                                          0
21657 
21658 //*****************************************************************************
21659 //
21660 // Register: RFC_ULLRAM_O_BANK11289
21661 //
21662 //*****************************************************************************
21663 // Field:  [31:0] DATA
21664 //
21665 // SRAM data
21666 #define RFC_ULLRAM_BANK11289_DATA_W                                         32
21667 #define RFC_ULLRAM_BANK11289_DATA_M                                 0xFFFFFFFF
21668 #define RFC_ULLRAM_BANK11289_DATA_S                                          0
21669 
21670 //*****************************************************************************
21671 //
21672 // Register: RFC_ULLRAM_O_BANK11290
21673 //
21674 //*****************************************************************************
21675 // Field:  [31:0] DATA
21676 //
21677 // SRAM data
21678 #define RFC_ULLRAM_BANK11290_DATA_W                                         32
21679 #define RFC_ULLRAM_BANK11290_DATA_M                                 0xFFFFFFFF
21680 #define RFC_ULLRAM_BANK11290_DATA_S                                          0
21681 
21682 //*****************************************************************************
21683 //
21684 // Register: RFC_ULLRAM_O_BANK11291
21685 //
21686 //*****************************************************************************
21687 // Field:  [31:0] DATA
21688 //
21689 // SRAM data
21690 #define RFC_ULLRAM_BANK11291_DATA_W                                         32
21691 #define RFC_ULLRAM_BANK11291_DATA_M                                 0xFFFFFFFF
21692 #define RFC_ULLRAM_BANK11291_DATA_S                                          0
21693 
21694 //*****************************************************************************
21695 //
21696 // Register: RFC_ULLRAM_O_BANK11292
21697 //
21698 //*****************************************************************************
21699 // Field:  [31:0] DATA
21700 //
21701 // SRAM data
21702 #define RFC_ULLRAM_BANK11292_DATA_W                                         32
21703 #define RFC_ULLRAM_BANK11292_DATA_M                                 0xFFFFFFFF
21704 #define RFC_ULLRAM_BANK11292_DATA_S                                          0
21705 
21706 //*****************************************************************************
21707 //
21708 // Register: RFC_ULLRAM_O_BANK11293
21709 //
21710 //*****************************************************************************
21711 // Field:  [31:0] DATA
21712 //
21713 // SRAM data
21714 #define RFC_ULLRAM_BANK11293_DATA_W                                         32
21715 #define RFC_ULLRAM_BANK11293_DATA_M                                 0xFFFFFFFF
21716 #define RFC_ULLRAM_BANK11293_DATA_S                                          0
21717 
21718 //*****************************************************************************
21719 //
21720 // Register: RFC_ULLRAM_O_BANK11294
21721 //
21722 //*****************************************************************************
21723 // Field:  [31:0] DATA
21724 //
21725 // SRAM data
21726 #define RFC_ULLRAM_BANK11294_DATA_W                                         32
21727 #define RFC_ULLRAM_BANK11294_DATA_M                                 0xFFFFFFFF
21728 #define RFC_ULLRAM_BANK11294_DATA_S                                          0
21729 
21730 //*****************************************************************************
21731 //
21732 // Register: RFC_ULLRAM_O_BANK11295
21733 //
21734 //*****************************************************************************
21735 // Field:  [31:0] DATA
21736 //
21737 // SRAM data
21738 #define RFC_ULLRAM_BANK11295_DATA_W                                         32
21739 #define RFC_ULLRAM_BANK11295_DATA_M                                 0xFFFFFFFF
21740 #define RFC_ULLRAM_BANK11295_DATA_S                                          0
21741 
21742 //*****************************************************************************
21743 //
21744 // Register: RFC_ULLRAM_O_BANK11296
21745 //
21746 //*****************************************************************************
21747 // Field:  [31:0] DATA
21748 //
21749 // SRAM data
21750 #define RFC_ULLRAM_BANK11296_DATA_W                                         32
21751 #define RFC_ULLRAM_BANK11296_DATA_M                                 0xFFFFFFFF
21752 #define RFC_ULLRAM_BANK11296_DATA_S                                          0
21753 
21754 //*****************************************************************************
21755 //
21756 // Register: RFC_ULLRAM_O_BANK11297
21757 //
21758 //*****************************************************************************
21759 // Field:  [31:0] DATA
21760 //
21761 // SRAM data
21762 #define RFC_ULLRAM_BANK11297_DATA_W                                         32
21763 #define RFC_ULLRAM_BANK11297_DATA_M                                 0xFFFFFFFF
21764 #define RFC_ULLRAM_BANK11297_DATA_S                                          0
21765 
21766 //*****************************************************************************
21767 //
21768 // Register: RFC_ULLRAM_O_BANK11298
21769 //
21770 //*****************************************************************************
21771 // Field:  [31:0] DATA
21772 //
21773 // SRAM data
21774 #define RFC_ULLRAM_BANK11298_DATA_W                                         32
21775 #define RFC_ULLRAM_BANK11298_DATA_M                                 0xFFFFFFFF
21776 #define RFC_ULLRAM_BANK11298_DATA_S                                          0
21777 
21778 //*****************************************************************************
21779 //
21780 // Register: RFC_ULLRAM_O_BANK11299
21781 //
21782 //*****************************************************************************
21783 // Field:  [31:0] DATA
21784 //
21785 // SRAM data
21786 #define RFC_ULLRAM_BANK11299_DATA_W                                         32
21787 #define RFC_ULLRAM_BANK11299_DATA_M                                 0xFFFFFFFF
21788 #define RFC_ULLRAM_BANK11299_DATA_S                                          0
21789 
21790 //*****************************************************************************
21791 //
21792 // Register: RFC_ULLRAM_O_BANK11300
21793 //
21794 //*****************************************************************************
21795 // Field:  [31:0] DATA
21796 //
21797 // SRAM data
21798 #define RFC_ULLRAM_BANK11300_DATA_W                                         32
21799 #define RFC_ULLRAM_BANK11300_DATA_M                                 0xFFFFFFFF
21800 #define RFC_ULLRAM_BANK11300_DATA_S                                          0
21801 
21802 //*****************************************************************************
21803 //
21804 // Register: RFC_ULLRAM_O_BANK11301
21805 //
21806 //*****************************************************************************
21807 // Field:  [31:0] DATA
21808 //
21809 // SRAM data
21810 #define RFC_ULLRAM_BANK11301_DATA_W                                         32
21811 #define RFC_ULLRAM_BANK11301_DATA_M                                 0xFFFFFFFF
21812 #define RFC_ULLRAM_BANK11301_DATA_S                                          0
21813 
21814 //*****************************************************************************
21815 //
21816 // Register: RFC_ULLRAM_O_BANK11302
21817 //
21818 //*****************************************************************************
21819 // Field:  [31:0] DATA
21820 //
21821 // SRAM data
21822 #define RFC_ULLRAM_BANK11302_DATA_W                                         32
21823 #define RFC_ULLRAM_BANK11302_DATA_M                                 0xFFFFFFFF
21824 #define RFC_ULLRAM_BANK11302_DATA_S                                          0
21825 
21826 //*****************************************************************************
21827 //
21828 // Register: RFC_ULLRAM_O_BANK11303
21829 //
21830 //*****************************************************************************
21831 // Field:  [31:0] DATA
21832 //
21833 // SRAM data
21834 #define RFC_ULLRAM_BANK11303_DATA_W                                         32
21835 #define RFC_ULLRAM_BANK11303_DATA_M                                 0xFFFFFFFF
21836 #define RFC_ULLRAM_BANK11303_DATA_S                                          0
21837 
21838 //*****************************************************************************
21839 //
21840 // Register: RFC_ULLRAM_O_BANK11304
21841 //
21842 //*****************************************************************************
21843 // Field:  [31:0] DATA
21844 //
21845 // SRAM data
21846 #define RFC_ULLRAM_BANK11304_DATA_W                                         32
21847 #define RFC_ULLRAM_BANK11304_DATA_M                                 0xFFFFFFFF
21848 #define RFC_ULLRAM_BANK11304_DATA_S                                          0
21849 
21850 //*****************************************************************************
21851 //
21852 // Register: RFC_ULLRAM_O_BANK11305
21853 //
21854 //*****************************************************************************
21855 // Field:  [31:0] DATA
21856 //
21857 // SRAM data
21858 #define RFC_ULLRAM_BANK11305_DATA_W                                         32
21859 #define RFC_ULLRAM_BANK11305_DATA_M                                 0xFFFFFFFF
21860 #define RFC_ULLRAM_BANK11305_DATA_S                                          0
21861 
21862 //*****************************************************************************
21863 //
21864 // Register: RFC_ULLRAM_O_BANK11306
21865 //
21866 //*****************************************************************************
21867 // Field:  [31:0] DATA
21868 //
21869 // SRAM data
21870 #define RFC_ULLRAM_BANK11306_DATA_W                                         32
21871 #define RFC_ULLRAM_BANK11306_DATA_M                                 0xFFFFFFFF
21872 #define RFC_ULLRAM_BANK11306_DATA_S                                          0
21873 
21874 //*****************************************************************************
21875 //
21876 // Register: RFC_ULLRAM_O_BANK11307
21877 //
21878 //*****************************************************************************
21879 // Field:  [31:0] DATA
21880 //
21881 // SRAM data
21882 #define RFC_ULLRAM_BANK11307_DATA_W                                         32
21883 #define RFC_ULLRAM_BANK11307_DATA_M                                 0xFFFFFFFF
21884 #define RFC_ULLRAM_BANK11307_DATA_S                                          0
21885 
21886 //*****************************************************************************
21887 //
21888 // Register: RFC_ULLRAM_O_BANK11308
21889 //
21890 //*****************************************************************************
21891 // Field:  [31:0] DATA
21892 //
21893 // SRAM data
21894 #define RFC_ULLRAM_BANK11308_DATA_W                                         32
21895 #define RFC_ULLRAM_BANK11308_DATA_M                                 0xFFFFFFFF
21896 #define RFC_ULLRAM_BANK11308_DATA_S                                          0
21897 
21898 //*****************************************************************************
21899 //
21900 // Register: RFC_ULLRAM_O_BANK11309
21901 //
21902 //*****************************************************************************
21903 // Field:  [31:0] DATA
21904 //
21905 // SRAM data
21906 #define RFC_ULLRAM_BANK11309_DATA_W                                         32
21907 #define RFC_ULLRAM_BANK11309_DATA_M                                 0xFFFFFFFF
21908 #define RFC_ULLRAM_BANK11309_DATA_S                                          0
21909 
21910 //*****************************************************************************
21911 //
21912 // Register: RFC_ULLRAM_O_BANK11310
21913 //
21914 //*****************************************************************************
21915 // Field:  [31:0] DATA
21916 //
21917 // SRAM data
21918 #define RFC_ULLRAM_BANK11310_DATA_W                                         32
21919 #define RFC_ULLRAM_BANK11310_DATA_M                                 0xFFFFFFFF
21920 #define RFC_ULLRAM_BANK11310_DATA_S                                          0
21921 
21922 //*****************************************************************************
21923 //
21924 // Register: RFC_ULLRAM_O_BANK11311
21925 //
21926 //*****************************************************************************
21927 // Field:  [31:0] DATA
21928 //
21929 // SRAM data
21930 #define RFC_ULLRAM_BANK11311_DATA_W                                         32
21931 #define RFC_ULLRAM_BANK11311_DATA_M                                 0xFFFFFFFF
21932 #define RFC_ULLRAM_BANK11311_DATA_S                                          0
21933 
21934 //*****************************************************************************
21935 //
21936 // Register: RFC_ULLRAM_O_BANK11312
21937 //
21938 //*****************************************************************************
21939 // Field:  [31:0] DATA
21940 //
21941 // SRAM data
21942 #define RFC_ULLRAM_BANK11312_DATA_W                                         32
21943 #define RFC_ULLRAM_BANK11312_DATA_M                                 0xFFFFFFFF
21944 #define RFC_ULLRAM_BANK11312_DATA_S                                          0
21945 
21946 //*****************************************************************************
21947 //
21948 // Register: RFC_ULLRAM_O_BANK11313
21949 //
21950 //*****************************************************************************
21951 // Field:  [31:0] DATA
21952 //
21953 // SRAM data
21954 #define RFC_ULLRAM_BANK11313_DATA_W                                         32
21955 #define RFC_ULLRAM_BANK11313_DATA_M                                 0xFFFFFFFF
21956 #define RFC_ULLRAM_BANK11313_DATA_S                                          0
21957 
21958 //*****************************************************************************
21959 //
21960 // Register: RFC_ULLRAM_O_BANK11314
21961 //
21962 //*****************************************************************************
21963 // Field:  [31:0] DATA
21964 //
21965 // SRAM data
21966 #define RFC_ULLRAM_BANK11314_DATA_W                                         32
21967 #define RFC_ULLRAM_BANK11314_DATA_M                                 0xFFFFFFFF
21968 #define RFC_ULLRAM_BANK11314_DATA_S                                          0
21969 
21970 //*****************************************************************************
21971 //
21972 // Register: RFC_ULLRAM_O_BANK11315
21973 //
21974 //*****************************************************************************
21975 // Field:  [31:0] DATA
21976 //
21977 // SRAM data
21978 #define RFC_ULLRAM_BANK11315_DATA_W                                         32
21979 #define RFC_ULLRAM_BANK11315_DATA_M                                 0xFFFFFFFF
21980 #define RFC_ULLRAM_BANK11315_DATA_S                                          0
21981 
21982 //*****************************************************************************
21983 //
21984 // Register: RFC_ULLRAM_O_BANK11316
21985 //
21986 //*****************************************************************************
21987 // Field:  [31:0] DATA
21988 //
21989 // SRAM data
21990 #define RFC_ULLRAM_BANK11316_DATA_W                                         32
21991 #define RFC_ULLRAM_BANK11316_DATA_M                                 0xFFFFFFFF
21992 #define RFC_ULLRAM_BANK11316_DATA_S                                          0
21993 
21994 //*****************************************************************************
21995 //
21996 // Register: RFC_ULLRAM_O_BANK11317
21997 //
21998 //*****************************************************************************
21999 // Field:  [31:0] DATA
22000 //
22001 // SRAM data
22002 #define RFC_ULLRAM_BANK11317_DATA_W                                         32
22003 #define RFC_ULLRAM_BANK11317_DATA_M                                 0xFFFFFFFF
22004 #define RFC_ULLRAM_BANK11317_DATA_S                                          0
22005 
22006 //*****************************************************************************
22007 //
22008 // Register: RFC_ULLRAM_O_BANK11318
22009 //
22010 //*****************************************************************************
22011 // Field:  [31:0] DATA
22012 //
22013 // SRAM data
22014 #define RFC_ULLRAM_BANK11318_DATA_W                                         32
22015 #define RFC_ULLRAM_BANK11318_DATA_M                                 0xFFFFFFFF
22016 #define RFC_ULLRAM_BANK11318_DATA_S                                          0
22017 
22018 //*****************************************************************************
22019 //
22020 // Register: RFC_ULLRAM_O_BANK11319
22021 //
22022 //*****************************************************************************
22023 // Field:  [31:0] DATA
22024 //
22025 // SRAM data
22026 #define RFC_ULLRAM_BANK11319_DATA_W                                         32
22027 #define RFC_ULLRAM_BANK11319_DATA_M                                 0xFFFFFFFF
22028 #define RFC_ULLRAM_BANK11319_DATA_S                                          0
22029 
22030 //*****************************************************************************
22031 //
22032 // Register: RFC_ULLRAM_O_BANK11320
22033 //
22034 //*****************************************************************************
22035 // Field:  [31:0] DATA
22036 //
22037 // SRAM data
22038 #define RFC_ULLRAM_BANK11320_DATA_W                                         32
22039 #define RFC_ULLRAM_BANK11320_DATA_M                                 0xFFFFFFFF
22040 #define RFC_ULLRAM_BANK11320_DATA_S                                          0
22041 
22042 //*****************************************************************************
22043 //
22044 // Register: RFC_ULLRAM_O_BANK11321
22045 //
22046 //*****************************************************************************
22047 // Field:  [31:0] DATA
22048 //
22049 // SRAM data
22050 #define RFC_ULLRAM_BANK11321_DATA_W                                         32
22051 #define RFC_ULLRAM_BANK11321_DATA_M                                 0xFFFFFFFF
22052 #define RFC_ULLRAM_BANK11321_DATA_S                                          0
22053 
22054 //*****************************************************************************
22055 //
22056 // Register: RFC_ULLRAM_O_BANK11322
22057 //
22058 //*****************************************************************************
22059 // Field:  [31:0] DATA
22060 //
22061 // SRAM data
22062 #define RFC_ULLRAM_BANK11322_DATA_W                                         32
22063 #define RFC_ULLRAM_BANK11322_DATA_M                                 0xFFFFFFFF
22064 #define RFC_ULLRAM_BANK11322_DATA_S                                          0
22065 
22066 //*****************************************************************************
22067 //
22068 // Register: RFC_ULLRAM_O_BANK11323
22069 //
22070 //*****************************************************************************
22071 // Field:  [31:0] DATA
22072 //
22073 // SRAM data
22074 #define RFC_ULLRAM_BANK11323_DATA_W                                         32
22075 #define RFC_ULLRAM_BANK11323_DATA_M                                 0xFFFFFFFF
22076 #define RFC_ULLRAM_BANK11323_DATA_S                                          0
22077 
22078 //*****************************************************************************
22079 //
22080 // Register: RFC_ULLRAM_O_BANK11324
22081 //
22082 //*****************************************************************************
22083 // Field:  [31:0] DATA
22084 //
22085 // SRAM data
22086 #define RFC_ULLRAM_BANK11324_DATA_W                                         32
22087 #define RFC_ULLRAM_BANK11324_DATA_M                                 0xFFFFFFFF
22088 #define RFC_ULLRAM_BANK11324_DATA_S                                          0
22089 
22090 //*****************************************************************************
22091 //
22092 // Register: RFC_ULLRAM_O_BANK11325
22093 //
22094 //*****************************************************************************
22095 // Field:  [31:0] DATA
22096 //
22097 // SRAM data
22098 #define RFC_ULLRAM_BANK11325_DATA_W                                         32
22099 #define RFC_ULLRAM_BANK11325_DATA_M                                 0xFFFFFFFF
22100 #define RFC_ULLRAM_BANK11325_DATA_S                                          0
22101 
22102 //*****************************************************************************
22103 //
22104 // Register: RFC_ULLRAM_O_BANK11326
22105 //
22106 //*****************************************************************************
22107 // Field:  [31:0] DATA
22108 //
22109 // SRAM data
22110 #define RFC_ULLRAM_BANK11326_DATA_W                                         32
22111 #define RFC_ULLRAM_BANK11326_DATA_M                                 0xFFFFFFFF
22112 #define RFC_ULLRAM_BANK11326_DATA_S                                          0
22113 
22114 //*****************************************************************************
22115 //
22116 // Register: RFC_ULLRAM_O_BANK11327
22117 //
22118 //*****************************************************************************
22119 // Field:  [31:0] DATA
22120 //
22121 // SRAM data
22122 #define RFC_ULLRAM_BANK11327_DATA_W                                         32
22123 #define RFC_ULLRAM_BANK11327_DATA_M                                 0xFFFFFFFF
22124 #define RFC_ULLRAM_BANK11327_DATA_S                                          0
22125 
22126 //*****************************************************************************
22127 //
22128 // Register: RFC_ULLRAM_O_BANK11328
22129 //
22130 //*****************************************************************************
22131 // Field:  [31:0] DATA
22132 //
22133 // SRAM data
22134 #define RFC_ULLRAM_BANK11328_DATA_W                                         32
22135 #define RFC_ULLRAM_BANK11328_DATA_M                                 0xFFFFFFFF
22136 #define RFC_ULLRAM_BANK11328_DATA_S                                          0
22137 
22138 //*****************************************************************************
22139 //
22140 // Register: RFC_ULLRAM_O_BANK11329
22141 //
22142 //*****************************************************************************
22143 // Field:  [31:0] DATA
22144 //
22145 // SRAM data
22146 #define RFC_ULLRAM_BANK11329_DATA_W                                         32
22147 #define RFC_ULLRAM_BANK11329_DATA_M                                 0xFFFFFFFF
22148 #define RFC_ULLRAM_BANK11329_DATA_S                                          0
22149 
22150 //*****************************************************************************
22151 //
22152 // Register: RFC_ULLRAM_O_BANK11330
22153 //
22154 //*****************************************************************************
22155 // Field:  [31:0] DATA
22156 //
22157 // SRAM data
22158 #define RFC_ULLRAM_BANK11330_DATA_W                                         32
22159 #define RFC_ULLRAM_BANK11330_DATA_M                                 0xFFFFFFFF
22160 #define RFC_ULLRAM_BANK11330_DATA_S                                          0
22161 
22162 //*****************************************************************************
22163 //
22164 // Register: RFC_ULLRAM_O_BANK11331
22165 //
22166 //*****************************************************************************
22167 // Field:  [31:0] DATA
22168 //
22169 // SRAM data
22170 #define RFC_ULLRAM_BANK11331_DATA_W                                         32
22171 #define RFC_ULLRAM_BANK11331_DATA_M                                 0xFFFFFFFF
22172 #define RFC_ULLRAM_BANK11331_DATA_S                                          0
22173 
22174 //*****************************************************************************
22175 //
22176 // Register: RFC_ULLRAM_O_BANK11332
22177 //
22178 //*****************************************************************************
22179 // Field:  [31:0] DATA
22180 //
22181 // SRAM data
22182 #define RFC_ULLRAM_BANK11332_DATA_W                                         32
22183 #define RFC_ULLRAM_BANK11332_DATA_M                                 0xFFFFFFFF
22184 #define RFC_ULLRAM_BANK11332_DATA_S                                          0
22185 
22186 //*****************************************************************************
22187 //
22188 // Register: RFC_ULLRAM_O_BANK11333
22189 //
22190 //*****************************************************************************
22191 // Field:  [31:0] DATA
22192 //
22193 // SRAM data
22194 #define RFC_ULLRAM_BANK11333_DATA_W                                         32
22195 #define RFC_ULLRAM_BANK11333_DATA_M                                 0xFFFFFFFF
22196 #define RFC_ULLRAM_BANK11333_DATA_S                                          0
22197 
22198 //*****************************************************************************
22199 //
22200 // Register: RFC_ULLRAM_O_BANK11334
22201 //
22202 //*****************************************************************************
22203 // Field:  [31:0] DATA
22204 //
22205 // SRAM data
22206 #define RFC_ULLRAM_BANK11334_DATA_W                                         32
22207 #define RFC_ULLRAM_BANK11334_DATA_M                                 0xFFFFFFFF
22208 #define RFC_ULLRAM_BANK11334_DATA_S                                          0
22209 
22210 //*****************************************************************************
22211 //
22212 // Register: RFC_ULLRAM_O_BANK11335
22213 //
22214 //*****************************************************************************
22215 // Field:  [31:0] DATA
22216 //
22217 // SRAM data
22218 #define RFC_ULLRAM_BANK11335_DATA_W                                         32
22219 #define RFC_ULLRAM_BANK11335_DATA_M                                 0xFFFFFFFF
22220 #define RFC_ULLRAM_BANK11335_DATA_S                                          0
22221 
22222 //*****************************************************************************
22223 //
22224 // Register: RFC_ULLRAM_O_BANK11336
22225 //
22226 //*****************************************************************************
22227 // Field:  [31:0] DATA
22228 //
22229 // SRAM data
22230 #define RFC_ULLRAM_BANK11336_DATA_W                                         32
22231 #define RFC_ULLRAM_BANK11336_DATA_M                                 0xFFFFFFFF
22232 #define RFC_ULLRAM_BANK11336_DATA_S                                          0
22233 
22234 //*****************************************************************************
22235 //
22236 // Register: RFC_ULLRAM_O_BANK11337
22237 //
22238 //*****************************************************************************
22239 // Field:  [31:0] DATA
22240 //
22241 // SRAM data
22242 #define RFC_ULLRAM_BANK11337_DATA_W                                         32
22243 #define RFC_ULLRAM_BANK11337_DATA_M                                 0xFFFFFFFF
22244 #define RFC_ULLRAM_BANK11337_DATA_S                                          0
22245 
22246 //*****************************************************************************
22247 //
22248 // Register: RFC_ULLRAM_O_BANK11338
22249 //
22250 //*****************************************************************************
22251 // Field:  [31:0] DATA
22252 //
22253 // SRAM data
22254 #define RFC_ULLRAM_BANK11338_DATA_W                                         32
22255 #define RFC_ULLRAM_BANK11338_DATA_M                                 0xFFFFFFFF
22256 #define RFC_ULLRAM_BANK11338_DATA_S                                          0
22257 
22258 //*****************************************************************************
22259 //
22260 // Register: RFC_ULLRAM_O_BANK11339
22261 //
22262 //*****************************************************************************
22263 // Field:  [31:0] DATA
22264 //
22265 // SRAM data
22266 #define RFC_ULLRAM_BANK11339_DATA_W                                         32
22267 #define RFC_ULLRAM_BANK11339_DATA_M                                 0xFFFFFFFF
22268 #define RFC_ULLRAM_BANK11339_DATA_S                                          0
22269 
22270 //*****************************************************************************
22271 //
22272 // Register: RFC_ULLRAM_O_BANK11340
22273 //
22274 //*****************************************************************************
22275 // Field:  [31:0] DATA
22276 //
22277 // SRAM data
22278 #define RFC_ULLRAM_BANK11340_DATA_W                                         32
22279 #define RFC_ULLRAM_BANK11340_DATA_M                                 0xFFFFFFFF
22280 #define RFC_ULLRAM_BANK11340_DATA_S                                          0
22281 
22282 //*****************************************************************************
22283 //
22284 // Register: RFC_ULLRAM_O_BANK11341
22285 //
22286 //*****************************************************************************
22287 // Field:  [31:0] DATA
22288 //
22289 // SRAM data
22290 #define RFC_ULLRAM_BANK11341_DATA_W                                         32
22291 #define RFC_ULLRAM_BANK11341_DATA_M                                 0xFFFFFFFF
22292 #define RFC_ULLRAM_BANK11341_DATA_S                                          0
22293 
22294 //*****************************************************************************
22295 //
22296 // Register: RFC_ULLRAM_O_BANK11342
22297 //
22298 //*****************************************************************************
22299 // Field:  [31:0] DATA
22300 //
22301 // SRAM data
22302 #define RFC_ULLRAM_BANK11342_DATA_W                                         32
22303 #define RFC_ULLRAM_BANK11342_DATA_M                                 0xFFFFFFFF
22304 #define RFC_ULLRAM_BANK11342_DATA_S                                          0
22305 
22306 //*****************************************************************************
22307 //
22308 // Register: RFC_ULLRAM_O_BANK11343
22309 //
22310 //*****************************************************************************
22311 // Field:  [31:0] DATA
22312 //
22313 // SRAM data
22314 #define RFC_ULLRAM_BANK11343_DATA_W                                         32
22315 #define RFC_ULLRAM_BANK11343_DATA_M                                 0xFFFFFFFF
22316 #define RFC_ULLRAM_BANK11343_DATA_S                                          0
22317 
22318 //*****************************************************************************
22319 //
22320 // Register: RFC_ULLRAM_O_BANK11344
22321 //
22322 //*****************************************************************************
22323 // Field:  [31:0] DATA
22324 //
22325 // SRAM data
22326 #define RFC_ULLRAM_BANK11344_DATA_W                                         32
22327 #define RFC_ULLRAM_BANK11344_DATA_M                                 0xFFFFFFFF
22328 #define RFC_ULLRAM_BANK11344_DATA_S                                          0
22329 
22330 //*****************************************************************************
22331 //
22332 // Register: RFC_ULLRAM_O_BANK11345
22333 //
22334 //*****************************************************************************
22335 // Field:  [31:0] DATA
22336 //
22337 // SRAM data
22338 #define RFC_ULLRAM_BANK11345_DATA_W                                         32
22339 #define RFC_ULLRAM_BANK11345_DATA_M                                 0xFFFFFFFF
22340 #define RFC_ULLRAM_BANK11345_DATA_S                                          0
22341 
22342 //*****************************************************************************
22343 //
22344 // Register: RFC_ULLRAM_O_BANK11346
22345 //
22346 //*****************************************************************************
22347 // Field:  [31:0] DATA
22348 //
22349 // SRAM data
22350 #define RFC_ULLRAM_BANK11346_DATA_W                                         32
22351 #define RFC_ULLRAM_BANK11346_DATA_M                                 0xFFFFFFFF
22352 #define RFC_ULLRAM_BANK11346_DATA_S                                          0
22353 
22354 //*****************************************************************************
22355 //
22356 // Register: RFC_ULLRAM_O_BANK11347
22357 //
22358 //*****************************************************************************
22359 // Field:  [31:0] DATA
22360 //
22361 // SRAM data
22362 #define RFC_ULLRAM_BANK11347_DATA_W                                         32
22363 #define RFC_ULLRAM_BANK11347_DATA_M                                 0xFFFFFFFF
22364 #define RFC_ULLRAM_BANK11347_DATA_S                                          0
22365 
22366 //*****************************************************************************
22367 //
22368 // Register: RFC_ULLRAM_O_BANK11348
22369 //
22370 //*****************************************************************************
22371 // Field:  [31:0] DATA
22372 //
22373 // SRAM data
22374 #define RFC_ULLRAM_BANK11348_DATA_W                                         32
22375 #define RFC_ULLRAM_BANK11348_DATA_M                                 0xFFFFFFFF
22376 #define RFC_ULLRAM_BANK11348_DATA_S                                          0
22377 
22378 //*****************************************************************************
22379 //
22380 // Register: RFC_ULLRAM_O_BANK11349
22381 //
22382 //*****************************************************************************
22383 // Field:  [31:0] DATA
22384 //
22385 // SRAM data
22386 #define RFC_ULLRAM_BANK11349_DATA_W                                         32
22387 #define RFC_ULLRAM_BANK11349_DATA_M                                 0xFFFFFFFF
22388 #define RFC_ULLRAM_BANK11349_DATA_S                                          0
22389 
22390 //*****************************************************************************
22391 //
22392 // Register: RFC_ULLRAM_O_BANK11350
22393 //
22394 //*****************************************************************************
22395 // Field:  [31:0] DATA
22396 //
22397 // SRAM data
22398 #define RFC_ULLRAM_BANK11350_DATA_W                                         32
22399 #define RFC_ULLRAM_BANK11350_DATA_M                                 0xFFFFFFFF
22400 #define RFC_ULLRAM_BANK11350_DATA_S                                          0
22401 
22402 //*****************************************************************************
22403 //
22404 // Register: RFC_ULLRAM_O_BANK11351
22405 //
22406 //*****************************************************************************
22407 // Field:  [31:0] DATA
22408 //
22409 // SRAM data
22410 #define RFC_ULLRAM_BANK11351_DATA_W                                         32
22411 #define RFC_ULLRAM_BANK11351_DATA_M                                 0xFFFFFFFF
22412 #define RFC_ULLRAM_BANK11351_DATA_S                                          0
22413 
22414 //*****************************************************************************
22415 //
22416 // Register: RFC_ULLRAM_O_BANK11352
22417 //
22418 //*****************************************************************************
22419 // Field:  [31:0] DATA
22420 //
22421 // SRAM data
22422 #define RFC_ULLRAM_BANK11352_DATA_W                                         32
22423 #define RFC_ULLRAM_BANK11352_DATA_M                                 0xFFFFFFFF
22424 #define RFC_ULLRAM_BANK11352_DATA_S                                          0
22425 
22426 //*****************************************************************************
22427 //
22428 // Register: RFC_ULLRAM_O_BANK11353
22429 //
22430 //*****************************************************************************
22431 // Field:  [31:0] DATA
22432 //
22433 // SRAM data
22434 #define RFC_ULLRAM_BANK11353_DATA_W                                         32
22435 #define RFC_ULLRAM_BANK11353_DATA_M                                 0xFFFFFFFF
22436 #define RFC_ULLRAM_BANK11353_DATA_S                                          0
22437 
22438 //*****************************************************************************
22439 //
22440 // Register: RFC_ULLRAM_O_BANK11354
22441 //
22442 //*****************************************************************************
22443 // Field:  [31:0] DATA
22444 //
22445 // SRAM data
22446 #define RFC_ULLRAM_BANK11354_DATA_W                                         32
22447 #define RFC_ULLRAM_BANK11354_DATA_M                                 0xFFFFFFFF
22448 #define RFC_ULLRAM_BANK11354_DATA_S                                          0
22449 
22450 //*****************************************************************************
22451 //
22452 // Register: RFC_ULLRAM_O_BANK11355
22453 //
22454 //*****************************************************************************
22455 // Field:  [31:0] DATA
22456 //
22457 // SRAM data
22458 #define RFC_ULLRAM_BANK11355_DATA_W                                         32
22459 #define RFC_ULLRAM_BANK11355_DATA_M                                 0xFFFFFFFF
22460 #define RFC_ULLRAM_BANK11355_DATA_S                                          0
22461 
22462 //*****************************************************************************
22463 //
22464 // Register: RFC_ULLRAM_O_BANK11356
22465 //
22466 //*****************************************************************************
22467 // Field:  [31:0] DATA
22468 //
22469 // SRAM data
22470 #define RFC_ULLRAM_BANK11356_DATA_W                                         32
22471 #define RFC_ULLRAM_BANK11356_DATA_M                                 0xFFFFFFFF
22472 #define RFC_ULLRAM_BANK11356_DATA_S                                          0
22473 
22474 //*****************************************************************************
22475 //
22476 // Register: RFC_ULLRAM_O_BANK11357
22477 //
22478 //*****************************************************************************
22479 // Field:  [31:0] DATA
22480 //
22481 // SRAM data
22482 #define RFC_ULLRAM_BANK11357_DATA_W                                         32
22483 #define RFC_ULLRAM_BANK11357_DATA_M                                 0xFFFFFFFF
22484 #define RFC_ULLRAM_BANK11357_DATA_S                                          0
22485 
22486 //*****************************************************************************
22487 //
22488 // Register: RFC_ULLRAM_O_BANK11358
22489 //
22490 //*****************************************************************************
22491 // Field:  [31:0] DATA
22492 //
22493 // SRAM data
22494 #define RFC_ULLRAM_BANK11358_DATA_W                                         32
22495 #define RFC_ULLRAM_BANK11358_DATA_M                                 0xFFFFFFFF
22496 #define RFC_ULLRAM_BANK11358_DATA_S                                          0
22497 
22498 //*****************************************************************************
22499 //
22500 // Register: RFC_ULLRAM_O_BANK11359
22501 //
22502 //*****************************************************************************
22503 // Field:  [31:0] DATA
22504 //
22505 // SRAM data
22506 #define RFC_ULLRAM_BANK11359_DATA_W                                         32
22507 #define RFC_ULLRAM_BANK11359_DATA_M                                 0xFFFFFFFF
22508 #define RFC_ULLRAM_BANK11359_DATA_S                                          0
22509 
22510 //*****************************************************************************
22511 //
22512 // Register: RFC_ULLRAM_O_BANK11360
22513 //
22514 //*****************************************************************************
22515 // Field:  [31:0] DATA
22516 //
22517 // SRAM data
22518 #define RFC_ULLRAM_BANK11360_DATA_W                                         32
22519 #define RFC_ULLRAM_BANK11360_DATA_M                                 0xFFFFFFFF
22520 #define RFC_ULLRAM_BANK11360_DATA_S                                          0
22521 
22522 //*****************************************************************************
22523 //
22524 // Register: RFC_ULLRAM_O_BANK11361
22525 //
22526 //*****************************************************************************
22527 // Field:  [31:0] DATA
22528 //
22529 // SRAM data
22530 #define RFC_ULLRAM_BANK11361_DATA_W                                         32
22531 #define RFC_ULLRAM_BANK11361_DATA_M                                 0xFFFFFFFF
22532 #define RFC_ULLRAM_BANK11361_DATA_S                                          0
22533 
22534 //*****************************************************************************
22535 //
22536 // Register: RFC_ULLRAM_O_BANK11362
22537 //
22538 //*****************************************************************************
22539 // Field:  [31:0] DATA
22540 //
22541 // SRAM data
22542 #define RFC_ULLRAM_BANK11362_DATA_W                                         32
22543 #define RFC_ULLRAM_BANK11362_DATA_M                                 0xFFFFFFFF
22544 #define RFC_ULLRAM_BANK11362_DATA_S                                          0
22545 
22546 //*****************************************************************************
22547 //
22548 // Register: RFC_ULLRAM_O_BANK11363
22549 //
22550 //*****************************************************************************
22551 // Field:  [31:0] DATA
22552 //
22553 // SRAM data
22554 #define RFC_ULLRAM_BANK11363_DATA_W                                         32
22555 #define RFC_ULLRAM_BANK11363_DATA_M                                 0xFFFFFFFF
22556 #define RFC_ULLRAM_BANK11363_DATA_S                                          0
22557 
22558 //*****************************************************************************
22559 //
22560 // Register: RFC_ULLRAM_O_BANK11364
22561 //
22562 //*****************************************************************************
22563 // Field:  [31:0] DATA
22564 //
22565 // SRAM data
22566 #define RFC_ULLRAM_BANK11364_DATA_W                                         32
22567 #define RFC_ULLRAM_BANK11364_DATA_M                                 0xFFFFFFFF
22568 #define RFC_ULLRAM_BANK11364_DATA_S                                          0
22569 
22570 //*****************************************************************************
22571 //
22572 // Register: RFC_ULLRAM_O_BANK11365
22573 //
22574 //*****************************************************************************
22575 // Field:  [31:0] DATA
22576 //
22577 // SRAM data
22578 #define RFC_ULLRAM_BANK11365_DATA_W                                         32
22579 #define RFC_ULLRAM_BANK11365_DATA_M                                 0xFFFFFFFF
22580 #define RFC_ULLRAM_BANK11365_DATA_S                                          0
22581 
22582 //*****************************************************************************
22583 //
22584 // Register: RFC_ULLRAM_O_BANK11366
22585 //
22586 //*****************************************************************************
22587 // Field:  [31:0] DATA
22588 //
22589 // SRAM data
22590 #define RFC_ULLRAM_BANK11366_DATA_W                                         32
22591 #define RFC_ULLRAM_BANK11366_DATA_M                                 0xFFFFFFFF
22592 #define RFC_ULLRAM_BANK11366_DATA_S                                          0
22593 
22594 //*****************************************************************************
22595 //
22596 // Register: RFC_ULLRAM_O_BANK11367
22597 //
22598 //*****************************************************************************
22599 // Field:  [31:0] DATA
22600 //
22601 // SRAM data
22602 #define RFC_ULLRAM_BANK11367_DATA_W                                         32
22603 #define RFC_ULLRAM_BANK11367_DATA_M                                 0xFFFFFFFF
22604 #define RFC_ULLRAM_BANK11367_DATA_S                                          0
22605 
22606 //*****************************************************************************
22607 //
22608 // Register: RFC_ULLRAM_O_BANK11368
22609 //
22610 //*****************************************************************************
22611 // Field:  [31:0] DATA
22612 //
22613 // SRAM data
22614 #define RFC_ULLRAM_BANK11368_DATA_W                                         32
22615 #define RFC_ULLRAM_BANK11368_DATA_M                                 0xFFFFFFFF
22616 #define RFC_ULLRAM_BANK11368_DATA_S                                          0
22617 
22618 //*****************************************************************************
22619 //
22620 // Register: RFC_ULLRAM_O_BANK11369
22621 //
22622 //*****************************************************************************
22623 // Field:  [31:0] DATA
22624 //
22625 // SRAM data
22626 #define RFC_ULLRAM_BANK11369_DATA_W                                         32
22627 #define RFC_ULLRAM_BANK11369_DATA_M                                 0xFFFFFFFF
22628 #define RFC_ULLRAM_BANK11369_DATA_S                                          0
22629 
22630 //*****************************************************************************
22631 //
22632 // Register: RFC_ULLRAM_O_BANK11370
22633 //
22634 //*****************************************************************************
22635 // Field:  [31:0] DATA
22636 //
22637 // SRAM data
22638 #define RFC_ULLRAM_BANK11370_DATA_W                                         32
22639 #define RFC_ULLRAM_BANK11370_DATA_M                                 0xFFFFFFFF
22640 #define RFC_ULLRAM_BANK11370_DATA_S                                          0
22641 
22642 //*****************************************************************************
22643 //
22644 // Register: RFC_ULLRAM_O_BANK11371
22645 //
22646 //*****************************************************************************
22647 // Field:  [31:0] DATA
22648 //
22649 // SRAM data
22650 #define RFC_ULLRAM_BANK11371_DATA_W                                         32
22651 #define RFC_ULLRAM_BANK11371_DATA_M                                 0xFFFFFFFF
22652 #define RFC_ULLRAM_BANK11371_DATA_S                                          0
22653 
22654 //*****************************************************************************
22655 //
22656 // Register: RFC_ULLRAM_O_BANK11372
22657 //
22658 //*****************************************************************************
22659 // Field:  [31:0] DATA
22660 //
22661 // SRAM data
22662 #define RFC_ULLRAM_BANK11372_DATA_W                                         32
22663 #define RFC_ULLRAM_BANK11372_DATA_M                                 0xFFFFFFFF
22664 #define RFC_ULLRAM_BANK11372_DATA_S                                          0
22665 
22666 //*****************************************************************************
22667 //
22668 // Register: RFC_ULLRAM_O_BANK11373
22669 //
22670 //*****************************************************************************
22671 // Field:  [31:0] DATA
22672 //
22673 // SRAM data
22674 #define RFC_ULLRAM_BANK11373_DATA_W                                         32
22675 #define RFC_ULLRAM_BANK11373_DATA_M                                 0xFFFFFFFF
22676 #define RFC_ULLRAM_BANK11373_DATA_S                                          0
22677 
22678 //*****************************************************************************
22679 //
22680 // Register: RFC_ULLRAM_O_BANK11374
22681 //
22682 //*****************************************************************************
22683 // Field:  [31:0] DATA
22684 //
22685 // SRAM data
22686 #define RFC_ULLRAM_BANK11374_DATA_W                                         32
22687 #define RFC_ULLRAM_BANK11374_DATA_M                                 0xFFFFFFFF
22688 #define RFC_ULLRAM_BANK11374_DATA_S                                          0
22689 
22690 //*****************************************************************************
22691 //
22692 // Register: RFC_ULLRAM_O_BANK11375
22693 //
22694 //*****************************************************************************
22695 // Field:  [31:0] DATA
22696 //
22697 // SRAM data
22698 #define RFC_ULLRAM_BANK11375_DATA_W                                         32
22699 #define RFC_ULLRAM_BANK11375_DATA_M                                 0xFFFFFFFF
22700 #define RFC_ULLRAM_BANK11375_DATA_S                                          0
22701 
22702 //*****************************************************************************
22703 //
22704 // Register: RFC_ULLRAM_O_BANK11376
22705 //
22706 //*****************************************************************************
22707 // Field:  [31:0] DATA
22708 //
22709 // SRAM data
22710 #define RFC_ULLRAM_BANK11376_DATA_W                                         32
22711 #define RFC_ULLRAM_BANK11376_DATA_M                                 0xFFFFFFFF
22712 #define RFC_ULLRAM_BANK11376_DATA_S                                          0
22713 
22714 //*****************************************************************************
22715 //
22716 // Register: RFC_ULLRAM_O_BANK11377
22717 //
22718 //*****************************************************************************
22719 // Field:  [31:0] DATA
22720 //
22721 // SRAM data
22722 #define RFC_ULLRAM_BANK11377_DATA_W                                         32
22723 #define RFC_ULLRAM_BANK11377_DATA_M                                 0xFFFFFFFF
22724 #define RFC_ULLRAM_BANK11377_DATA_S                                          0
22725 
22726 //*****************************************************************************
22727 //
22728 // Register: RFC_ULLRAM_O_BANK11378
22729 //
22730 //*****************************************************************************
22731 // Field:  [31:0] DATA
22732 //
22733 // SRAM data
22734 #define RFC_ULLRAM_BANK11378_DATA_W                                         32
22735 #define RFC_ULLRAM_BANK11378_DATA_M                                 0xFFFFFFFF
22736 #define RFC_ULLRAM_BANK11378_DATA_S                                          0
22737 
22738 //*****************************************************************************
22739 //
22740 // Register: RFC_ULLRAM_O_BANK11379
22741 //
22742 //*****************************************************************************
22743 // Field:  [31:0] DATA
22744 //
22745 // SRAM data
22746 #define RFC_ULLRAM_BANK11379_DATA_W                                         32
22747 #define RFC_ULLRAM_BANK11379_DATA_M                                 0xFFFFFFFF
22748 #define RFC_ULLRAM_BANK11379_DATA_S                                          0
22749 
22750 //*****************************************************************************
22751 //
22752 // Register: RFC_ULLRAM_O_BANK11380
22753 //
22754 //*****************************************************************************
22755 // Field:  [31:0] DATA
22756 //
22757 // SRAM data
22758 #define RFC_ULLRAM_BANK11380_DATA_W                                         32
22759 #define RFC_ULLRAM_BANK11380_DATA_M                                 0xFFFFFFFF
22760 #define RFC_ULLRAM_BANK11380_DATA_S                                          0
22761 
22762 //*****************************************************************************
22763 //
22764 // Register: RFC_ULLRAM_O_BANK11381
22765 //
22766 //*****************************************************************************
22767 // Field:  [31:0] DATA
22768 //
22769 // SRAM data
22770 #define RFC_ULLRAM_BANK11381_DATA_W                                         32
22771 #define RFC_ULLRAM_BANK11381_DATA_M                                 0xFFFFFFFF
22772 #define RFC_ULLRAM_BANK11381_DATA_S                                          0
22773 
22774 //*****************************************************************************
22775 //
22776 // Register: RFC_ULLRAM_O_BANK11382
22777 //
22778 //*****************************************************************************
22779 // Field:  [31:0] DATA
22780 //
22781 // SRAM data
22782 #define RFC_ULLRAM_BANK11382_DATA_W                                         32
22783 #define RFC_ULLRAM_BANK11382_DATA_M                                 0xFFFFFFFF
22784 #define RFC_ULLRAM_BANK11382_DATA_S                                          0
22785 
22786 //*****************************************************************************
22787 //
22788 // Register: RFC_ULLRAM_O_BANK11383
22789 //
22790 //*****************************************************************************
22791 // Field:  [31:0] DATA
22792 //
22793 // SRAM data
22794 #define RFC_ULLRAM_BANK11383_DATA_W                                         32
22795 #define RFC_ULLRAM_BANK11383_DATA_M                                 0xFFFFFFFF
22796 #define RFC_ULLRAM_BANK11383_DATA_S                                          0
22797 
22798 //*****************************************************************************
22799 //
22800 // Register: RFC_ULLRAM_O_BANK11384
22801 //
22802 //*****************************************************************************
22803 // Field:  [31:0] DATA
22804 //
22805 // SRAM data
22806 #define RFC_ULLRAM_BANK11384_DATA_W                                         32
22807 #define RFC_ULLRAM_BANK11384_DATA_M                                 0xFFFFFFFF
22808 #define RFC_ULLRAM_BANK11384_DATA_S                                          0
22809 
22810 //*****************************************************************************
22811 //
22812 // Register: RFC_ULLRAM_O_BANK11385
22813 //
22814 //*****************************************************************************
22815 // Field:  [31:0] DATA
22816 //
22817 // SRAM data
22818 #define RFC_ULLRAM_BANK11385_DATA_W                                         32
22819 #define RFC_ULLRAM_BANK11385_DATA_M                                 0xFFFFFFFF
22820 #define RFC_ULLRAM_BANK11385_DATA_S                                          0
22821 
22822 //*****************************************************************************
22823 //
22824 // Register: RFC_ULLRAM_O_BANK11386
22825 //
22826 //*****************************************************************************
22827 // Field:  [31:0] DATA
22828 //
22829 // SRAM data
22830 #define RFC_ULLRAM_BANK11386_DATA_W                                         32
22831 #define RFC_ULLRAM_BANK11386_DATA_M                                 0xFFFFFFFF
22832 #define RFC_ULLRAM_BANK11386_DATA_S                                          0
22833 
22834 //*****************************************************************************
22835 //
22836 // Register: RFC_ULLRAM_O_BANK11387
22837 //
22838 //*****************************************************************************
22839 // Field:  [31:0] DATA
22840 //
22841 // SRAM data
22842 #define RFC_ULLRAM_BANK11387_DATA_W                                         32
22843 #define RFC_ULLRAM_BANK11387_DATA_M                                 0xFFFFFFFF
22844 #define RFC_ULLRAM_BANK11387_DATA_S                                          0
22845 
22846 //*****************************************************************************
22847 //
22848 // Register: RFC_ULLRAM_O_BANK11388
22849 //
22850 //*****************************************************************************
22851 // Field:  [31:0] DATA
22852 //
22853 // SRAM data
22854 #define RFC_ULLRAM_BANK11388_DATA_W                                         32
22855 #define RFC_ULLRAM_BANK11388_DATA_M                                 0xFFFFFFFF
22856 #define RFC_ULLRAM_BANK11388_DATA_S                                          0
22857 
22858 //*****************************************************************************
22859 //
22860 // Register: RFC_ULLRAM_O_BANK11389
22861 //
22862 //*****************************************************************************
22863 // Field:  [31:0] DATA
22864 //
22865 // SRAM data
22866 #define RFC_ULLRAM_BANK11389_DATA_W                                         32
22867 #define RFC_ULLRAM_BANK11389_DATA_M                                 0xFFFFFFFF
22868 #define RFC_ULLRAM_BANK11389_DATA_S                                          0
22869 
22870 //*****************************************************************************
22871 //
22872 // Register: RFC_ULLRAM_O_BANK11390
22873 //
22874 //*****************************************************************************
22875 // Field:  [31:0] DATA
22876 //
22877 // SRAM data
22878 #define RFC_ULLRAM_BANK11390_DATA_W                                         32
22879 #define RFC_ULLRAM_BANK11390_DATA_M                                 0xFFFFFFFF
22880 #define RFC_ULLRAM_BANK11390_DATA_S                                          0
22881 
22882 //*****************************************************************************
22883 //
22884 // Register: RFC_ULLRAM_O_BANK11391
22885 //
22886 //*****************************************************************************
22887 // Field:  [31:0] DATA
22888 //
22889 // SRAM data
22890 #define RFC_ULLRAM_BANK11391_DATA_W                                         32
22891 #define RFC_ULLRAM_BANK11391_DATA_M                                 0xFFFFFFFF
22892 #define RFC_ULLRAM_BANK11391_DATA_S                                          0
22893 
22894 //*****************************************************************************
22895 //
22896 // Register: RFC_ULLRAM_O_BANK11392
22897 //
22898 //*****************************************************************************
22899 // Field:  [31:0] DATA
22900 //
22901 // SRAM data
22902 #define RFC_ULLRAM_BANK11392_DATA_W                                         32
22903 #define RFC_ULLRAM_BANK11392_DATA_M                                 0xFFFFFFFF
22904 #define RFC_ULLRAM_BANK11392_DATA_S                                          0
22905 
22906 //*****************************************************************************
22907 //
22908 // Register: RFC_ULLRAM_O_BANK11393
22909 //
22910 //*****************************************************************************
22911 // Field:  [31:0] DATA
22912 //
22913 // SRAM data
22914 #define RFC_ULLRAM_BANK11393_DATA_W                                         32
22915 #define RFC_ULLRAM_BANK11393_DATA_M                                 0xFFFFFFFF
22916 #define RFC_ULLRAM_BANK11393_DATA_S                                          0
22917 
22918 //*****************************************************************************
22919 //
22920 // Register: RFC_ULLRAM_O_BANK11394
22921 //
22922 //*****************************************************************************
22923 // Field:  [31:0] DATA
22924 //
22925 // SRAM data
22926 #define RFC_ULLRAM_BANK11394_DATA_W                                         32
22927 #define RFC_ULLRAM_BANK11394_DATA_M                                 0xFFFFFFFF
22928 #define RFC_ULLRAM_BANK11394_DATA_S                                          0
22929 
22930 //*****************************************************************************
22931 //
22932 // Register: RFC_ULLRAM_O_BANK11395
22933 //
22934 //*****************************************************************************
22935 // Field:  [31:0] DATA
22936 //
22937 // SRAM data
22938 #define RFC_ULLRAM_BANK11395_DATA_W                                         32
22939 #define RFC_ULLRAM_BANK11395_DATA_M                                 0xFFFFFFFF
22940 #define RFC_ULLRAM_BANK11395_DATA_S                                          0
22941 
22942 //*****************************************************************************
22943 //
22944 // Register: RFC_ULLRAM_O_BANK11396
22945 //
22946 //*****************************************************************************
22947 // Field:  [31:0] DATA
22948 //
22949 // SRAM data
22950 #define RFC_ULLRAM_BANK11396_DATA_W                                         32
22951 #define RFC_ULLRAM_BANK11396_DATA_M                                 0xFFFFFFFF
22952 #define RFC_ULLRAM_BANK11396_DATA_S                                          0
22953 
22954 //*****************************************************************************
22955 //
22956 // Register: RFC_ULLRAM_O_BANK11397
22957 //
22958 //*****************************************************************************
22959 // Field:  [31:0] DATA
22960 //
22961 // SRAM data
22962 #define RFC_ULLRAM_BANK11397_DATA_W                                         32
22963 #define RFC_ULLRAM_BANK11397_DATA_M                                 0xFFFFFFFF
22964 #define RFC_ULLRAM_BANK11397_DATA_S                                          0
22965 
22966 //*****************************************************************************
22967 //
22968 // Register: RFC_ULLRAM_O_BANK11398
22969 //
22970 //*****************************************************************************
22971 // Field:  [31:0] DATA
22972 //
22973 // SRAM data
22974 #define RFC_ULLRAM_BANK11398_DATA_W                                         32
22975 #define RFC_ULLRAM_BANK11398_DATA_M                                 0xFFFFFFFF
22976 #define RFC_ULLRAM_BANK11398_DATA_S                                          0
22977 
22978 //*****************************************************************************
22979 //
22980 // Register: RFC_ULLRAM_O_BANK11399
22981 //
22982 //*****************************************************************************
22983 // Field:  [31:0] DATA
22984 //
22985 // SRAM data
22986 #define RFC_ULLRAM_BANK11399_DATA_W                                         32
22987 #define RFC_ULLRAM_BANK11399_DATA_M                                 0xFFFFFFFF
22988 #define RFC_ULLRAM_BANK11399_DATA_S                                          0
22989 
22990 //*****************************************************************************
22991 //
22992 // Register: RFC_ULLRAM_O_BANK11400
22993 //
22994 //*****************************************************************************
22995 // Field:  [31:0] DATA
22996 //
22997 // SRAM data
22998 #define RFC_ULLRAM_BANK11400_DATA_W                                         32
22999 #define RFC_ULLRAM_BANK11400_DATA_M                                 0xFFFFFFFF
23000 #define RFC_ULLRAM_BANK11400_DATA_S                                          0
23001 
23002 //*****************************************************************************
23003 //
23004 // Register: RFC_ULLRAM_O_BANK11401
23005 //
23006 //*****************************************************************************
23007 // Field:  [31:0] DATA
23008 //
23009 // SRAM data
23010 #define RFC_ULLRAM_BANK11401_DATA_W                                         32
23011 #define RFC_ULLRAM_BANK11401_DATA_M                                 0xFFFFFFFF
23012 #define RFC_ULLRAM_BANK11401_DATA_S                                          0
23013 
23014 //*****************************************************************************
23015 //
23016 // Register: RFC_ULLRAM_O_BANK11402
23017 //
23018 //*****************************************************************************
23019 // Field:  [31:0] DATA
23020 //
23021 // SRAM data
23022 #define RFC_ULLRAM_BANK11402_DATA_W                                         32
23023 #define RFC_ULLRAM_BANK11402_DATA_M                                 0xFFFFFFFF
23024 #define RFC_ULLRAM_BANK11402_DATA_S                                          0
23025 
23026 //*****************************************************************************
23027 //
23028 // Register: RFC_ULLRAM_O_BANK11403
23029 //
23030 //*****************************************************************************
23031 // Field:  [31:0] DATA
23032 //
23033 // SRAM data
23034 #define RFC_ULLRAM_BANK11403_DATA_W                                         32
23035 #define RFC_ULLRAM_BANK11403_DATA_M                                 0xFFFFFFFF
23036 #define RFC_ULLRAM_BANK11403_DATA_S                                          0
23037 
23038 //*****************************************************************************
23039 //
23040 // Register: RFC_ULLRAM_O_BANK11404
23041 //
23042 //*****************************************************************************
23043 // Field:  [31:0] DATA
23044 //
23045 // SRAM data
23046 #define RFC_ULLRAM_BANK11404_DATA_W                                         32
23047 #define RFC_ULLRAM_BANK11404_DATA_M                                 0xFFFFFFFF
23048 #define RFC_ULLRAM_BANK11404_DATA_S                                          0
23049 
23050 //*****************************************************************************
23051 //
23052 // Register: RFC_ULLRAM_O_BANK11405
23053 //
23054 //*****************************************************************************
23055 // Field:  [31:0] DATA
23056 //
23057 // SRAM data
23058 #define RFC_ULLRAM_BANK11405_DATA_W                                         32
23059 #define RFC_ULLRAM_BANK11405_DATA_M                                 0xFFFFFFFF
23060 #define RFC_ULLRAM_BANK11405_DATA_S                                          0
23061 
23062 //*****************************************************************************
23063 //
23064 // Register: RFC_ULLRAM_O_BANK11406
23065 //
23066 //*****************************************************************************
23067 // Field:  [31:0] DATA
23068 //
23069 // SRAM data
23070 #define RFC_ULLRAM_BANK11406_DATA_W                                         32
23071 #define RFC_ULLRAM_BANK11406_DATA_M                                 0xFFFFFFFF
23072 #define RFC_ULLRAM_BANK11406_DATA_S                                          0
23073 
23074 //*****************************************************************************
23075 //
23076 // Register: RFC_ULLRAM_O_BANK11407
23077 //
23078 //*****************************************************************************
23079 // Field:  [31:0] DATA
23080 //
23081 // SRAM data
23082 #define RFC_ULLRAM_BANK11407_DATA_W                                         32
23083 #define RFC_ULLRAM_BANK11407_DATA_M                                 0xFFFFFFFF
23084 #define RFC_ULLRAM_BANK11407_DATA_S                                          0
23085 
23086 //*****************************************************************************
23087 //
23088 // Register: RFC_ULLRAM_O_BANK11408
23089 //
23090 //*****************************************************************************
23091 // Field:  [31:0] DATA
23092 //
23093 // SRAM data
23094 #define RFC_ULLRAM_BANK11408_DATA_W                                         32
23095 #define RFC_ULLRAM_BANK11408_DATA_M                                 0xFFFFFFFF
23096 #define RFC_ULLRAM_BANK11408_DATA_S                                          0
23097 
23098 //*****************************************************************************
23099 //
23100 // Register: RFC_ULLRAM_O_BANK11409
23101 //
23102 //*****************************************************************************
23103 // Field:  [31:0] DATA
23104 //
23105 // SRAM data
23106 #define RFC_ULLRAM_BANK11409_DATA_W                                         32
23107 #define RFC_ULLRAM_BANK11409_DATA_M                                 0xFFFFFFFF
23108 #define RFC_ULLRAM_BANK11409_DATA_S                                          0
23109 
23110 //*****************************************************************************
23111 //
23112 // Register: RFC_ULLRAM_O_BANK11410
23113 //
23114 //*****************************************************************************
23115 // Field:  [31:0] DATA
23116 //
23117 // SRAM data
23118 #define RFC_ULLRAM_BANK11410_DATA_W                                         32
23119 #define RFC_ULLRAM_BANK11410_DATA_M                                 0xFFFFFFFF
23120 #define RFC_ULLRAM_BANK11410_DATA_S                                          0
23121 
23122 //*****************************************************************************
23123 //
23124 // Register: RFC_ULLRAM_O_BANK11411
23125 //
23126 //*****************************************************************************
23127 // Field:  [31:0] DATA
23128 //
23129 // SRAM data
23130 #define RFC_ULLRAM_BANK11411_DATA_W                                         32
23131 #define RFC_ULLRAM_BANK11411_DATA_M                                 0xFFFFFFFF
23132 #define RFC_ULLRAM_BANK11411_DATA_S                                          0
23133 
23134 //*****************************************************************************
23135 //
23136 // Register: RFC_ULLRAM_O_BANK11412
23137 //
23138 //*****************************************************************************
23139 // Field:  [31:0] DATA
23140 //
23141 // SRAM data
23142 #define RFC_ULLRAM_BANK11412_DATA_W                                         32
23143 #define RFC_ULLRAM_BANK11412_DATA_M                                 0xFFFFFFFF
23144 #define RFC_ULLRAM_BANK11412_DATA_S                                          0
23145 
23146 //*****************************************************************************
23147 //
23148 // Register: RFC_ULLRAM_O_BANK11413
23149 //
23150 //*****************************************************************************
23151 // Field:  [31:0] DATA
23152 //
23153 // SRAM data
23154 #define RFC_ULLRAM_BANK11413_DATA_W                                         32
23155 #define RFC_ULLRAM_BANK11413_DATA_M                                 0xFFFFFFFF
23156 #define RFC_ULLRAM_BANK11413_DATA_S                                          0
23157 
23158 //*****************************************************************************
23159 //
23160 // Register: RFC_ULLRAM_O_BANK11414
23161 //
23162 //*****************************************************************************
23163 // Field:  [31:0] DATA
23164 //
23165 // SRAM data
23166 #define RFC_ULLRAM_BANK11414_DATA_W                                         32
23167 #define RFC_ULLRAM_BANK11414_DATA_M                                 0xFFFFFFFF
23168 #define RFC_ULLRAM_BANK11414_DATA_S                                          0
23169 
23170 //*****************************************************************************
23171 //
23172 // Register: RFC_ULLRAM_O_BANK11415
23173 //
23174 //*****************************************************************************
23175 // Field:  [31:0] DATA
23176 //
23177 // SRAM data
23178 #define RFC_ULLRAM_BANK11415_DATA_W                                         32
23179 #define RFC_ULLRAM_BANK11415_DATA_M                                 0xFFFFFFFF
23180 #define RFC_ULLRAM_BANK11415_DATA_S                                          0
23181 
23182 //*****************************************************************************
23183 //
23184 // Register: RFC_ULLRAM_O_BANK11416
23185 //
23186 //*****************************************************************************
23187 // Field:  [31:0] DATA
23188 //
23189 // SRAM data
23190 #define RFC_ULLRAM_BANK11416_DATA_W                                         32
23191 #define RFC_ULLRAM_BANK11416_DATA_M                                 0xFFFFFFFF
23192 #define RFC_ULLRAM_BANK11416_DATA_S                                          0
23193 
23194 //*****************************************************************************
23195 //
23196 // Register: RFC_ULLRAM_O_BANK11417
23197 //
23198 //*****************************************************************************
23199 // Field:  [31:0] DATA
23200 //
23201 // SRAM data
23202 #define RFC_ULLRAM_BANK11417_DATA_W                                         32
23203 #define RFC_ULLRAM_BANK11417_DATA_M                                 0xFFFFFFFF
23204 #define RFC_ULLRAM_BANK11417_DATA_S                                          0
23205 
23206 //*****************************************************************************
23207 //
23208 // Register: RFC_ULLRAM_O_BANK11418
23209 //
23210 //*****************************************************************************
23211 // Field:  [31:0] DATA
23212 //
23213 // SRAM data
23214 #define RFC_ULLRAM_BANK11418_DATA_W                                         32
23215 #define RFC_ULLRAM_BANK11418_DATA_M                                 0xFFFFFFFF
23216 #define RFC_ULLRAM_BANK11418_DATA_S                                          0
23217 
23218 //*****************************************************************************
23219 //
23220 // Register: RFC_ULLRAM_O_BANK11419
23221 //
23222 //*****************************************************************************
23223 // Field:  [31:0] DATA
23224 //
23225 // SRAM data
23226 #define RFC_ULLRAM_BANK11419_DATA_W                                         32
23227 #define RFC_ULLRAM_BANK11419_DATA_M                                 0xFFFFFFFF
23228 #define RFC_ULLRAM_BANK11419_DATA_S                                          0
23229 
23230 //*****************************************************************************
23231 //
23232 // Register: RFC_ULLRAM_O_BANK11420
23233 //
23234 //*****************************************************************************
23235 // Field:  [31:0] DATA
23236 //
23237 // SRAM data
23238 #define RFC_ULLRAM_BANK11420_DATA_W                                         32
23239 #define RFC_ULLRAM_BANK11420_DATA_M                                 0xFFFFFFFF
23240 #define RFC_ULLRAM_BANK11420_DATA_S                                          0
23241 
23242 //*****************************************************************************
23243 //
23244 // Register: RFC_ULLRAM_O_BANK11421
23245 //
23246 //*****************************************************************************
23247 // Field:  [31:0] DATA
23248 //
23249 // SRAM data
23250 #define RFC_ULLRAM_BANK11421_DATA_W                                         32
23251 #define RFC_ULLRAM_BANK11421_DATA_M                                 0xFFFFFFFF
23252 #define RFC_ULLRAM_BANK11421_DATA_S                                          0
23253 
23254 //*****************************************************************************
23255 //
23256 // Register: RFC_ULLRAM_O_BANK11422
23257 //
23258 //*****************************************************************************
23259 // Field:  [31:0] DATA
23260 //
23261 // SRAM data
23262 #define RFC_ULLRAM_BANK11422_DATA_W                                         32
23263 #define RFC_ULLRAM_BANK11422_DATA_M                                 0xFFFFFFFF
23264 #define RFC_ULLRAM_BANK11422_DATA_S                                          0
23265 
23266 //*****************************************************************************
23267 //
23268 // Register: RFC_ULLRAM_O_BANK11423
23269 //
23270 //*****************************************************************************
23271 // Field:  [31:0] DATA
23272 //
23273 // SRAM data
23274 #define RFC_ULLRAM_BANK11423_DATA_W                                         32
23275 #define RFC_ULLRAM_BANK11423_DATA_M                                 0xFFFFFFFF
23276 #define RFC_ULLRAM_BANK11423_DATA_S                                          0
23277 
23278 //*****************************************************************************
23279 //
23280 // Register: RFC_ULLRAM_O_BANK11424
23281 //
23282 //*****************************************************************************
23283 // Field:  [31:0] DATA
23284 //
23285 // SRAM data
23286 #define RFC_ULLRAM_BANK11424_DATA_W                                         32
23287 #define RFC_ULLRAM_BANK11424_DATA_M                                 0xFFFFFFFF
23288 #define RFC_ULLRAM_BANK11424_DATA_S                                          0
23289 
23290 //*****************************************************************************
23291 //
23292 // Register: RFC_ULLRAM_O_BANK11425
23293 //
23294 //*****************************************************************************
23295 // Field:  [31:0] DATA
23296 //
23297 // SRAM data
23298 #define RFC_ULLRAM_BANK11425_DATA_W                                         32
23299 #define RFC_ULLRAM_BANK11425_DATA_M                                 0xFFFFFFFF
23300 #define RFC_ULLRAM_BANK11425_DATA_S                                          0
23301 
23302 //*****************************************************************************
23303 //
23304 // Register: RFC_ULLRAM_O_BANK11426
23305 //
23306 //*****************************************************************************
23307 // Field:  [31:0] DATA
23308 //
23309 // SRAM data
23310 #define RFC_ULLRAM_BANK11426_DATA_W                                         32
23311 #define RFC_ULLRAM_BANK11426_DATA_M                                 0xFFFFFFFF
23312 #define RFC_ULLRAM_BANK11426_DATA_S                                          0
23313 
23314 //*****************************************************************************
23315 //
23316 // Register: RFC_ULLRAM_O_BANK11427
23317 //
23318 //*****************************************************************************
23319 // Field:  [31:0] DATA
23320 //
23321 // SRAM data
23322 #define RFC_ULLRAM_BANK11427_DATA_W                                         32
23323 #define RFC_ULLRAM_BANK11427_DATA_M                                 0xFFFFFFFF
23324 #define RFC_ULLRAM_BANK11427_DATA_S                                          0
23325 
23326 //*****************************************************************************
23327 //
23328 // Register: RFC_ULLRAM_O_BANK11428
23329 //
23330 //*****************************************************************************
23331 // Field:  [31:0] DATA
23332 //
23333 // SRAM data
23334 #define RFC_ULLRAM_BANK11428_DATA_W                                         32
23335 #define RFC_ULLRAM_BANK11428_DATA_M                                 0xFFFFFFFF
23336 #define RFC_ULLRAM_BANK11428_DATA_S                                          0
23337 
23338 //*****************************************************************************
23339 //
23340 // Register: RFC_ULLRAM_O_BANK11429
23341 //
23342 //*****************************************************************************
23343 // Field:  [31:0] DATA
23344 //
23345 // SRAM data
23346 #define RFC_ULLRAM_BANK11429_DATA_W                                         32
23347 #define RFC_ULLRAM_BANK11429_DATA_M                                 0xFFFFFFFF
23348 #define RFC_ULLRAM_BANK11429_DATA_S                                          0
23349 
23350 //*****************************************************************************
23351 //
23352 // Register: RFC_ULLRAM_O_BANK11430
23353 //
23354 //*****************************************************************************
23355 // Field:  [31:0] DATA
23356 //
23357 // SRAM data
23358 #define RFC_ULLRAM_BANK11430_DATA_W                                         32
23359 #define RFC_ULLRAM_BANK11430_DATA_M                                 0xFFFFFFFF
23360 #define RFC_ULLRAM_BANK11430_DATA_S                                          0
23361 
23362 //*****************************************************************************
23363 //
23364 // Register: RFC_ULLRAM_O_BANK11431
23365 //
23366 //*****************************************************************************
23367 // Field:  [31:0] DATA
23368 //
23369 // SRAM data
23370 #define RFC_ULLRAM_BANK11431_DATA_W                                         32
23371 #define RFC_ULLRAM_BANK11431_DATA_M                                 0xFFFFFFFF
23372 #define RFC_ULLRAM_BANK11431_DATA_S                                          0
23373 
23374 //*****************************************************************************
23375 //
23376 // Register: RFC_ULLRAM_O_BANK11432
23377 //
23378 //*****************************************************************************
23379 // Field:  [31:0] DATA
23380 //
23381 // SRAM data
23382 #define RFC_ULLRAM_BANK11432_DATA_W                                         32
23383 #define RFC_ULLRAM_BANK11432_DATA_M                                 0xFFFFFFFF
23384 #define RFC_ULLRAM_BANK11432_DATA_S                                          0
23385 
23386 //*****************************************************************************
23387 //
23388 // Register: RFC_ULLRAM_O_BANK11433
23389 //
23390 //*****************************************************************************
23391 // Field:  [31:0] DATA
23392 //
23393 // SRAM data
23394 #define RFC_ULLRAM_BANK11433_DATA_W                                         32
23395 #define RFC_ULLRAM_BANK11433_DATA_M                                 0xFFFFFFFF
23396 #define RFC_ULLRAM_BANK11433_DATA_S                                          0
23397 
23398 //*****************************************************************************
23399 //
23400 // Register: RFC_ULLRAM_O_BANK11434
23401 //
23402 //*****************************************************************************
23403 // Field:  [31:0] DATA
23404 //
23405 // SRAM data
23406 #define RFC_ULLRAM_BANK11434_DATA_W                                         32
23407 #define RFC_ULLRAM_BANK11434_DATA_M                                 0xFFFFFFFF
23408 #define RFC_ULLRAM_BANK11434_DATA_S                                          0
23409 
23410 //*****************************************************************************
23411 //
23412 // Register: RFC_ULLRAM_O_BANK11435
23413 //
23414 //*****************************************************************************
23415 // Field:  [31:0] DATA
23416 //
23417 // SRAM data
23418 #define RFC_ULLRAM_BANK11435_DATA_W                                         32
23419 #define RFC_ULLRAM_BANK11435_DATA_M                                 0xFFFFFFFF
23420 #define RFC_ULLRAM_BANK11435_DATA_S                                          0
23421 
23422 //*****************************************************************************
23423 //
23424 // Register: RFC_ULLRAM_O_BANK11436
23425 //
23426 //*****************************************************************************
23427 // Field:  [31:0] DATA
23428 //
23429 // SRAM data
23430 #define RFC_ULLRAM_BANK11436_DATA_W                                         32
23431 #define RFC_ULLRAM_BANK11436_DATA_M                                 0xFFFFFFFF
23432 #define RFC_ULLRAM_BANK11436_DATA_S                                          0
23433 
23434 //*****************************************************************************
23435 //
23436 // Register: RFC_ULLRAM_O_BANK11437
23437 //
23438 //*****************************************************************************
23439 // Field:  [31:0] DATA
23440 //
23441 // SRAM data
23442 #define RFC_ULLRAM_BANK11437_DATA_W                                         32
23443 #define RFC_ULLRAM_BANK11437_DATA_M                                 0xFFFFFFFF
23444 #define RFC_ULLRAM_BANK11437_DATA_S                                          0
23445 
23446 //*****************************************************************************
23447 //
23448 // Register: RFC_ULLRAM_O_BANK11438
23449 //
23450 //*****************************************************************************
23451 // Field:  [31:0] DATA
23452 //
23453 // SRAM data
23454 #define RFC_ULLRAM_BANK11438_DATA_W                                         32
23455 #define RFC_ULLRAM_BANK11438_DATA_M                                 0xFFFFFFFF
23456 #define RFC_ULLRAM_BANK11438_DATA_S                                          0
23457 
23458 //*****************************************************************************
23459 //
23460 // Register: RFC_ULLRAM_O_BANK11439
23461 //
23462 //*****************************************************************************
23463 // Field:  [31:0] DATA
23464 //
23465 // SRAM data
23466 #define RFC_ULLRAM_BANK11439_DATA_W                                         32
23467 #define RFC_ULLRAM_BANK11439_DATA_M                                 0xFFFFFFFF
23468 #define RFC_ULLRAM_BANK11439_DATA_S                                          0
23469 
23470 //*****************************************************************************
23471 //
23472 // Register: RFC_ULLRAM_O_BANK11440
23473 //
23474 //*****************************************************************************
23475 // Field:  [31:0] DATA
23476 //
23477 // SRAM data
23478 #define RFC_ULLRAM_BANK11440_DATA_W                                         32
23479 #define RFC_ULLRAM_BANK11440_DATA_M                                 0xFFFFFFFF
23480 #define RFC_ULLRAM_BANK11440_DATA_S                                          0
23481 
23482 //*****************************************************************************
23483 //
23484 // Register: RFC_ULLRAM_O_BANK11441
23485 //
23486 //*****************************************************************************
23487 // Field:  [31:0] DATA
23488 //
23489 // SRAM data
23490 #define RFC_ULLRAM_BANK11441_DATA_W                                         32
23491 #define RFC_ULLRAM_BANK11441_DATA_M                                 0xFFFFFFFF
23492 #define RFC_ULLRAM_BANK11441_DATA_S                                          0
23493 
23494 //*****************************************************************************
23495 //
23496 // Register: RFC_ULLRAM_O_BANK11442
23497 //
23498 //*****************************************************************************
23499 // Field:  [31:0] DATA
23500 //
23501 // SRAM data
23502 #define RFC_ULLRAM_BANK11442_DATA_W                                         32
23503 #define RFC_ULLRAM_BANK11442_DATA_M                                 0xFFFFFFFF
23504 #define RFC_ULLRAM_BANK11442_DATA_S                                          0
23505 
23506 //*****************************************************************************
23507 //
23508 // Register: RFC_ULLRAM_O_BANK11443
23509 //
23510 //*****************************************************************************
23511 // Field:  [31:0] DATA
23512 //
23513 // SRAM data
23514 #define RFC_ULLRAM_BANK11443_DATA_W                                         32
23515 #define RFC_ULLRAM_BANK11443_DATA_M                                 0xFFFFFFFF
23516 #define RFC_ULLRAM_BANK11443_DATA_S                                          0
23517 
23518 //*****************************************************************************
23519 //
23520 // Register: RFC_ULLRAM_O_BANK11444
23521 //
23522 //*****************************************************************************
23523 // Field:  [31:0] DATA
23524 //
23525 // SRAM data
23526 #define RFC_ULLRAM_BANK11444_DATA_W                                         32
23527 #define RFC_ULLRAM_BANK11444_DATA_M                                 0xFFFFFFFF
23528 #define RFC_ULLRAM_BANK11444_DATA_S                                          0
23529 
23530 //*****************************************************************************
23531 //
23532 // Register: RFC_ULLRAM_O_BANK11445
23533 //
23534 //*****************************************************************************
23535 // Field:  [31:0] DATA
23536 //
23537 // SRAM data
23538 #define RFC_ULLRAM_BANK11445_DATA_W                                         32
23539 #define RFC_ULLRAM_BANK11445_DATA_M                                 0xFFFFFFFF
23540 #define RFC_ULLRAM_BANK11445_DATA_S                                          0
23541 
23542 //*****************************************************************************
23543 //
23544 // Register: RFC_ULLRAM_O_BANK11446
23545 //
23546 //*****************************************************************************
23547 // Field:  [31:0] DATA
23548 //
23549 // SRAM data
23550 #define RFC_ULLRAM_BANK11446_DATA_W                                         32
23551 #define RFC_ULLRAM_BANK11446_DATA_M                                 0xFFFFFFFF
23552 #define RFC_ULLRAM_BANK11446_DATA_S                                          0
23553 
23554 //*****************************************************************************
23555 //
23556 // Register: RFC_ULLRAM_O_BANK11447
23557 //
23558 //*****************************************************************************
23559 // Field:  [31:0] DATA
23560 //
23561 // SRAM data
23562 #define RFC_ULLRAM_BANK11447_DATA_W                                         32
23563 #define RFC_ULLRAM_BANK11447_DATA_M                                 0xFFFFFFFF
23564 #define RFC_ULLRAM_BANK11447_DATA_S                                          0
23565 
23566 //*****************************************************************************
23567 //
23568 // Register: RFC_ULLRAM_O_BANK11448
23569 //
23570 //*****************************************************************************
23571 // Field:  [31:0] DATA
23572 //
23573 // SRAM data
23574 #define RFC_ULLRAM_BANK11448_DATA_W                                         32
23575 #define RFC_ULLRAM_BANK11448_DATA_M                                 0xFFFFFFFF
23576 #define RFC_ULLRAM_BANK11448_DATA_S                                          0
23577 
23578 //*****************************************************************************
23579 //
23580 // Register: RFC_ULLRAM_O_BANK11449
23581 //
23582 //*****************************************************************************
23583 // Field:  [31:0] DATA
23584 //
23585 // SRAM data
23586 #define RFC_ULLRAM_BANK11449_DATA_W                                         32
23587 #define RFC_ULLRAM_BANK11449_DATA_M                                 0xFFFFFFFF
23588 #define RFC_ULLRAM_BANK11449_DATA_S                                          0
23589 
23590 //*****************************************************************************
23591 //
23592 // Register: RFC_ULLRAM_O_BANK11450
23593 //
23594 //*****************************************************************************
23595 // Field:  [31:0] DATA
23596 //
23597 // SRAM data
23598 #define RFC_ULLRAM_BANK11450_DATA_W                                         32
23599 #define RFC_ULLRAM_BANK11450_DATA_M                                 0xFFFFFFFF
23600 #define RFC_ULLRAM_BANK11450_DATA_S                                          0
23601 
23602 //*****************************************************************************
23603 //
23604 // Register: RFC_ULLRAM_O_BANK11451
23605 //
23606 //*****************************************************************************
23607 // Field:  [31:0] DATA
23608 //
23609 // SRAM data
23610 #define RFC_ULLRAM_BANK11451_DATA_W                                         32
23611 #define RFC_ULLRAM_BANK11451_DATA_M                                 0xFFFFFFFF
23612 #define RFC_ULLRAM_BANK11451_DATA_S                                          0
23613 
23614 //*****************************************************************************
23615 //
23616 // Register: RFC_ULLRAM_O_BANK11452
23617 //
23618 //*****************************************************************************
23619 // Field:  [31:0] DATA
23620 //
23621 // SRAM data
23622 #define RFC_ULLRAM_BANK11452_DATA_W                                         32
23623 #define RFC_ULLRAM_BANK11452_DATA_M                                 0xFFFFFFFF
23624 #define RFC_ULLRAM_BANK11452_DATA_S                                          0
23625 
23626 //*****************************************************************************
23627 //
23628 // Register: RFC_ULLRAM_O_BANK11453
23629 //
23630 //*****************************************************************************
23631 // Field:  [31:0] DATA
23632 //
23633 // SRAM data
23634 #define RFC_ULLRAM_BANK11453_DATA_W                                         32
23635 #define RFC_ULLRAM_BANK11453_DATA_M                                 0xFFFFFFFF
23636 #define RFC_ULLRAM_BANK11453_DATA_S                                          0
23637 
23638 //*****************************************************************************
23639 //
23640 // Register: RFC_ULLRAM_O_BANK11454
23641 //
23642 //*****************************************************************************
23643 // Field:  [31:0] DATA
23644 //
23645 // SRAM data
23646 #define RFC_ULLRAM_BANK11454_DATA_W                                         32
23647 #define RFC_ULLRAM_BANK11454_DATA_M                                 0xFFFFFFFF
23648 #define RFC_ULLRAM_BANK11454_DATA_S                                          0
23649 
23650 //*****************************************************************************
23651 //
23652 // Register: RFC_ULLRAM_O_BANK11455
23653 //
23654 //*****************************************************************************
23655 // Field:  [31:0] DATA
23656 //
23657 // SRAM data
23658 #define RFC_ULLRAM_BANK11455_DATA_W                                         32
23659 #define RFC_ULLRAM_BANK11455_DATA_M                                 0xFFFFFFFF
23660 #define RFC_ULLRAM_BANK11455_DATA_S                                          0
23661 
23662 //*****************************************************************************
23663 //
23664 // Register: RFC_ULLRAM_O_BANK11456
23665 //
23666 //*****************************************************************************
23667 // Field:  [31:0] DATA
23668 //
23669 // SRAM data
23670 #define RFC_ULLRAM_BANK11456_DATA_W                                         32
23671 #define RFC_ULLRAM_BANK11456_DATA_M                                 0xFFFFFFFF
23672 #define RFC_ULLRAM_BANK11456_DATA_S                                          0
23673 
23674 //*****************************************************************************
23675 //
23676 // Register: RFC_ULLRAM_O_BANK11457
23677 //
23678 //*****************************************************************************
23679 // Field:  [31:0] DATA
23680 //
23681 // SRAM data
23682 #define RFC_ULLRAM_BANK11457_DATA_W                                         32
23683 #define RFC_ULLRAM_BANK11457_DATA_M                                 0xFFFFFFFF
23684 #define RFC_ULLRAM_BANK11457_DATA_S                                          0
23685 
23686 //*****************************************************************************
23687 //
23688 // Register: RFC_ULLRAM_O_BANK11458
23689 //
23690 //*****************************************************************************
23691 // Field:  [31:0] DATA
23692 //
23693 // SRAM data
23694 #define RFC_ULLRAM_BANK11458_DATA_W                                         32
23695 #define RFC_ULLRAM_BANK11458_DATA_M                                 0xFFFFFFFF
23696 #define RFC_ULLRAM_BANK11458_DATA_S                                          0
23697 
23698 //*****************************************************************************
23699 //
23700 // Register: RFC_ULLRAM_O_BANK11459
23701 //
23702 //*****************************************************************************
23703 // Field:  [31:0] DATA
23704 //
23705 // SRAM data
23706 #define RFC_ULLRAM_BANK11459_DATA_W                                         32
23707 #define RFC_ULLRAM_BANK11459_DATA_M                                 0xFFFFFFFF
23708 #define RFC_ULLRAM_BANK11459_DATA_S                                          0
23709 
23710 //*****************************************************************************
23711 //
23712 // Register: RFC_ULLRAM_O_BANK11460
23713 //
23714 //*****************************************************************************
23715 // Field:  [31:0] DATA
23716 //
23717 // SRAM data
23718 #define RFC_ULLRAM_BANK11460_DATA_W                                         32
23719 #define RFC_ULLRAM_BANK11460_DATA_M                                 0xFFFFFFFF
23720 #define RFC_ULLRAM_BANK11460_DATA_S                                          0
23721 
23722 //*****************************************************************************
23723 //
23724 // Register: RFC_ULLRAM_O_BANK11461
23725 //
23726 //*****************************************************************************
23727 // Field:  [31:0] DATA
23728 //
23729 // SRAM data
23730 #define RFC_ULLRAM_BANK11461_DATA_W                                         32
23731 #define RFC_ULLRAM_BANK11461_DATA_M                                 0xFFFFFFFF
23732 #define RFC_ULLRAM_BANK11461_DATA_S                                          0
23733 
23734 //*****************************************************************************
23735 //
23736 // Register: RFC_ULLRAM_O_BANK11462
23737 //
23738 //*****************************************************************************
23739 // Field:  [31:0] DATA
23740 //
23741 // SRAM data
23742 #define RFC_ULLRAM_BANK11462_DATA_W                                         32
23743 #define RFC_ULLRAM_BANK11462_DATA_M                                 0xFFFFFFFF
23744 #define RFC_ULLRAM_BANK11462_DATA_S                                          0
23745 
23746 //*****************************************************************************
23747 //
23748 // Register: RFC_ULLRAM_O_BANK11463
23749 //
23750 //*****************************************************************************
23751 // Field:  [31:0] DATA
23752 //
23753 // SRAM data
23754 #define RFC_ULLRAM_BANK11463_DATA_W                                         32
23755 #define RFC_ULLRAM_BANK11463_DATA_M                                 0xFFFFFFFF
23756 #define RFC_ULLRAM_BANK11463_DATA_S                                          0
23757 
23758 //*****************************************************************************
23759 //
23760 // Register: RFC_ULLRAM_O_BANK11464
23761 //
23762 //*****************************************************************************
23763 // Field:  [31:0] DATA
23764 //
23765 // SRAM data
23766 #define RFC_ULLRAM_BANK11464_DATA_W                                         32
23767 #define RFC_ULLRAM_BANK11464_DATA_M                                 0xFFFFFFFF
23768 #define RFC_ULLRAM_BANK11464_DATA_S                                          0
23769 
23770 //*****************************************************************************
23771 //
23772 // Register: RFC_ULLRAM_O_BANK11465
23773 //
23774 //*****************************************************************************
23775 // Field:  [31:0] DATA
23776 //
23777 // SRAM data
23778 #define RFC_ULLRAM_BANK11465_DATA_W                                         32
23779 #define RFC_ULLRAM_BANK11465_DATA_M                                 0xFFFFFFFF
23780 #define RFC_ULLRAM_BANK11465_DATA_S                                          0
23781 
23782 //*****************************************************************************
23783 //
23784 // Register: RFC_ULLRAM_O_BANK11466
23785 //
23786 //*****************************************************************************
23787 // Field:  [31:0] DATA
23788 //
23789 // SRAM data
23790 #define RFC_ULLRAM_BANK11466_DATA_W                                         32
23791 #define RFC_ULLRAM_BANK11466_DATA_M                                 0xFFFFFFFF
23792 #define RFC_ULLRAM_BANK11466_DATA_S                                          0
23793 
23794 //*****************************************************************************
23795 //
23796 // Register: RFC_ULLRAM_O_BANK11467
23797 //
23798 //*****************************************************************************
23799 // Field:  [31:0] DATA
23800 //
23801 // SRAM data
23802 #define RFC_ULLRAM_BANK11467_DATA_W                                         32
23803 #define RFC_ULLRAM_BANK11467_DATA_M                                 0xFFFFFFFF
23804 #define RFC_ULLRAM_BANK11467_DATA_S                                          0
23805 
23806 //*****************************************************************************
23807 //
23808 // Register: RFC_ULLRAM_O_BANK11468
23809 //
23810 //*****************************************************************************
23811 // Field:  [31:0] DATA
23812 //
23813 // SRAM data
23814 #define RFC_ULLRAM_BANK11468_DATA_W                                         32
23815 #define RFC_ULLRAM_BANK11468_DATA_M                                 0xFFFFFFFF
23816 #define RFC_ULLRAM_BANK11468_DATA_S                                          0
23817 
23818 //*****************************************************************************
23819 //
23820 // Register: RFC_ULLRAM_O_BANK11469
23821 //
23822 //*****************************************************************************
23823 // Field:  [31:0] DATA
23824 //
23825 // SRAM data
23826 #define RFC_ULLRAM_BANK11469_DATA_W                                         32
23827 #define RFC_ULLRAM_BANK11469_DATA_M                                 0xFFFFFFFF
23828 #define RFC_ULLRAM_BANK11469_DATA_S                                          0
23829 
23830 //*****************************************************************************
23831 //
23832 // Register: RFC_ULLRAM_O_BANK11470
23833 //
23834 //*****************************************************************************
23835 // Field:  [31:0] DATA
23836 //
23837 // SRAM data
23838 #define RFC_ULLRAM_BANK11470_DATA_W                                         32
23839 #define RFC_ULLRAM_BANK11470_DATA_M                                 0xFFFFFFFF
23840 #define RFC_ULLRAM_BANK11470_DATA_S                                          0
23841 
23842 //*****************************************************************************
23843 //
23844 // Register: RFC_ULLRAM_O_BANK11471
23845 //
23846 //*****************************************************************************
23847 // Field:  [31:0] DATA
23848 //
23849 // SRAM data
23850 #define RFC_ULLRAM_BANK11471_DATA_W                                         32
23851 #define RFC_ULLRAM_BANK11471_DATA_M                                 0xFFFFFFFF
23852 #define RFC_ULLRAM_BANK11471_DATA_S                                          0
23853 
23854 //*****************************************************************************
23855 //
23856 // Register: RFC_ULLRAM_O_BANK11472
23857 //
23858 //*****************************************************************************
23859 // Field:  [31:0] DATA
23860 //
23861 // SRAM data
23862 #define RFC_ULLRAM_BANK11472_DATA_W                                         32
23863 #define RFC_ULLRAM_BANK11472_DATA_M                                 0xFFFFFFFF
23864 #define RFC_ULLRAM_BANK11472_DATA_S                                          0
23865 
23866 //*****************************************************************************
23867 //
23868 // Register: RFC_ULLRAM_O_BANK11473
23869 //
23870 //*****************************************************************************
23871 // Field:  [31:0] DATA
23872 //
23873 // SRAM data
23874 #define RFC_ULLRAM_BANK11473_DATA_W                                         32
23875 #define RFC_ULLRAM_BANK11473_DATA_M                                 0xFFFFFFFF
23876 #define RFC_ULLRAM_BANK11473_DATA_S                                          0
23877 
23878 //*****************************************************************************
23879 //
23880 // Register: RFC_ULLRAM_O_BANK11474
23881 //
23882 //*****************************************************************************
23883 // Field:  [31:0] DATA
23884 //
23885 // SRAM data
23886 #define RFC_ULLRAM_BANK11474_DATA_W                                         32
23887 #define RFC_ULLRAM_BANK11474_DATA_M                                 0xFFFFFFFF
23888 #define RFC_ULLRAM_BANK11474_DATA_S                                          0
23889 
23890 //*****************************************************************************
23891 //
23892 // Register: RFC_ULLRAM_O_BANK11475
23893 //
23894 //*****************************************************************************
23895 // Field:  [31:0] DATA
23896 //
23897 // SRAM data
23898 #define RFC_ULLRAM_BANK11475_DATA_W                                         32
23899 #define RFC_ULLRAM_BANK11475_DATA_M                                 0xFFFFFFFF
23900 #define RFC_ULLRAM_BANK11475_DATA_S                                          0
23901 
23902 //*****************************************************************************
23903 //
23904 // Register: RFC_ULLRAM_O_BANK11476
23905 //
23906 //*****************************************************************************
23907 // Field:  [31:0] DATA
23908 //
23909 // SRAM data
23910 #define RFC_ULLRAM_BANK11476_DATA_W                                         32
23911 #define RFC_ULLRAM_BANK11476_DATA_M                                 0xFFFFFFFF
23912 #define RFC_ULLRAM_BANK11476_DATA_S                                          0
23913 
23914 //*****************************************************************************
23915 //
23916 // Register: RFC_ULLRAM_O_BANK11477
23917 //
23918 //*****************************************************************************
23919 // Field:  [31:0] DATA
23920 //
23921 // SRAM data
23922 #define RFC_ULLRAM_BANK11477_DATA_W                                         32
23923 #define RFC_ULLRAM_BANK11477_DATA_M                                 0xFFFFFFFF
23924 #define RFC_ULLRAM_BANK11477_DATA_S                                          0
23925 
23926 //*****************************************************************************
23927 //
23928 // Register: RFC_ULLRAM_O_BANK11478
23929 //
23930 //*****************************************************************************
23931 // Field:  [31:0] DATA
23932 //
23933 // SRAM data
23934 #define RFC_ULLRAM_BANK11478_DATA_W                                         32
23935 #define RFC_ULLRAM_BANK11478_DATA_M                                 0xFFFFFFFF
23936 #define RFC_ULLRAM_BANK11478_DATA_S                                          0
23937 
23938 //*****************************************************************************
23939 //
23940 // Register: RFC_ULLRAM_O_BANK11479
23941 //
23942 //*****************************************************************************
23943 // Field:  [31:0] DATA
23944 //
23945 // SRAM data
23946 #define RFC_ULLRAM_BANK11479_DATA_W                                         32
23947 #define RFC_ULLRAM_BANK11479_DATA_M                                 0xFFFFFFFF
23948 #define RFC_ULLRAM_BANK11479_DATA_S                                          0
23949 
23950 //*****************************************************************************
23951 //
23952 // Register: RFC_ULLRAM_O_BANK11480
23953 //
23954 //*****************************************************************************
23955 // Field:  [31:0] DATA
23956 //
23957 // SRAM data
23958 #define RFC_ULLRAM_BANK11480_DATA_W                                         32
23959 #define RFC_ULLRAM_BANK11480_DATA_M                                 0xFFFFFFFF
23960 #define RFC_ULLRAM_BANK11480_DATA_S                                          0
23961 
23962 //*****************************************************************************
23963 //
23964 // Register: RFC_ULLRAM_O_BANK11481
23965 //
23966 //*****************************************************************************
23967 // Field:  [31:0] DATA
23968 //
23969 // SRAM data
23970 #define RFC_ULLRAM_BANK11481_DATA_W                                         32
23971 #define RFC_ULLRAM_BANK11481_DATA_M                                 0xFFFFFFFF
23972 #define RFC_ULLRAM_BANK11481_DATA_S                                          0
23973 
23974 //*****************************************************************************
23975 //
23976 // Register: RFC_ULLRAM_O_BANK11482
23977 //
23978 //*****************************************************************************
23979 // Field:  [31:0] DATA
23980 //
23981 // SRAM data
23982 #define RFC_ULLRAM_BANK11482_DATA_W                                         32
23983 #define RFC_ULLRAM_BANK11482_DATA_M                                 0xFFFFFFFF
23984 #define RFC_ULLRAM_BANK11482_DATA_S                                          0
23985 
23986 //*****************************************************************************
23987 //
23988 // Register: RFC_ULLRAM_O_BANK11483
23989 //
23990 //*****************************************************************************
23991 // Field:  [31:0] DATA
23992 //
23993 // SRAM data
23994 #define RFC_ULLRAM_BANK11483_DATA_W                                         32
23995 #define RFC_ULLRAM_BANK11483_DATA_M                                 0xFFFFFFFF
23996 #define RFC_ULLRAM_BANK11483_DATA_S                                          0
23997 
23998 //*****************************************************************************
23999 //
24000 // Register: RFC_ULLRAM_O_BANK11484
24001 //
24002 //*****************************************************************************
24003 // Field:  [31:0] DATA
24004 //
24005 // SRAM data
24006 #define RFC_ULLRAM_BANK11484_DATA_W                                         32
24007 #define RFC_ULLRAM_BANK11484_DATA_M                                 0xFFFFFFFF
24008 #define RFC_ULLRAM_BANK11484_DATA_S                                          0
24009 
24010 //*****************************************************************************
24011 //
24012 // Register: RFC_ULLRAM_O_BANK11485
24013 //
24014 //*****************************************************************************
24015 // Field:  [31:0] DATA
24016 //
24017 // SRAM data
24018 #define RFC_ULLRAM_BANK11485_DATA_W                                         32
24019 #define RFC_ULLRAM_BANK11485_DATA_M                                 0xFFFFFFFF
24020 #define RFC_ULLRAM_BANK11485_DATA_S                                          0
24021 
24022 //*****************************************************************************
24023 //
24024 // Register: RFC_ULLRAM_O_BANK11486
24025 //
24026 //*****************************************************************************
24027 // Field:  [31:0] DATA
24028 //
24029 // SRAM data
24030 #define RFC_ULLRAM_BANK11486_DATA_W                                         32
24031 #define RFC_ULLRAM_BANK11486_DATA_M                                 0xFFFFFFFF
24032 #define RFC_ULLRAM_BANK11486_DATA_S                                          0
24033 
24034 //*****************************************************************************
24035 //
24036 // Register: RFC_ULLRAM_O_BANK11487
24037 //
24038 //*****************************************************************************
24039 // Field:  [31:0] DATA
24040 //
24041 // SRAM data
24042 #define RFC_ULLRAM_BANK11487_DATA_W                                         32
24043 #define RFC_ULLRAM_BANK11487_DATA_M                                 0xFFFFFFFF
24044 #define RFC_ULLRAM_BANK11487_DATA_S                                          0
24045 
24046 //*****************************************************************************
24047 //
24048 // Register: RFC_ULLRAM_O_BANK11488
24049 //
24050 //*****************************************************************************
24051 // Field:  [31:0] DATA
24052 //
24053 // SRAM data
24054 #define RFC_ULLRAM_BANK11488_DATA_W                                         32
24055 #define RFC_ULLRAM_BANK11488_DATA_M                                 0xFFFFFFFF
24056 #define RFC_ULLRAM_BANK11488_DATA_S                                          0
24057 
24058 //*****************************************************************************
24059 //
24060 // Register: RFC_ULLRAM_O_BANK11489
24061 //
24062 //*****************************************************************************
24063 // Field:  [31:0] DATA
24064 //
24065 // SRAM data
24066 #define RFC_ULLRAM_BANK11489_DATA_W                                         32
24067 #define RFC_ULLRAM_BANK11489_DATA_M                                 0xFFFFFFFF
24068 #define RFC_ULLRAM_BANK11489_DATA_S                                          0
24069 
24070 //*****************************************************************************
24071 //
24072 // Register: RFC_ULLRAM_O_BANK11490
24073 //
24074 //*****************************************************************************
24075 // Field:  [31:0] DATA
24076 //
24077 // SRAM data
24078 #define RFC_ULLRAM_BANK11490_DATA_W                                         32
24079 #define RFC_ULLRAM_BANK11490_DATA_M                                 0xFFFFFFFF
24080 #define RFC_ULLRAM_BANK11490_DATA_S                                          0
24081 
24082 //*****************************************************************************
24083 //
24084 // Register: RFC_ULLRAM_O_BANK11491
24085 //
24086 //*****************************************************************************
24087 // Field:  [31:0] DATA
24088 //
24089 // SRAM data
24090 #define RFC_ULLRAM_BANK11491_DATA_W                                         32
24091 #define RFC_ULLRAM_BANK11491_DATA_M                                 0xFFFFFFFF
24092 #define RFC_ULLRAM_BANK11491_DATA_S                                          0
24093 
24094 //*****************************************************************************
24095 //
24096 // Register: RFC_ULLRAM_O_BANK11492
24097 //
24098 //*****************************************************************************
24099 // Field:  [31:0] DATA
24100 //
24101 // SRAM data
24102 #define RFC_ULLRAM_BANK11492_DATA_W                                         32
24103 #define RFC_ULLRAM_BANK11492_DATA_M                                 0xFFFFFFFF
24104 #define RFC_ULLRAM_BANK11492_DATA_S                                          0
24105 
24106 //*****************************************************************************
24107 //
24108 // Register: RFC_ULLRAM_O_BANK11493
24109 //
24110 //*****************************************************************************
24111 // Field:  [31:0] DATA
24112 //
24113 // SRAM data
24114 #define RFC_ULLRAM_BANK11493_DATA_W                                         32
24115 #define RFC_ULLRAM_BANK11493_DATA_M                                 0xFFFFFFFF
24116 #define RFC_ULLRAM_BANK11493_DATA_S                                          0
24117 
24118 //*****************************************************************************
24119 //
24120 // Register: RFC_ULLRAM_O_BANK11494
24121 //
24122 //*****************************************************************************
24123 // Field:  [31:0] DATA
24124 //
24125 // SRAM data
24126 #define RFC_ULLRAM_BANK11494_DATA_W                                         32
24127 #define RFC_ULLRAM_BANK11494_DATA_M                                 0xFFFFFFFF
24128 #define RFC_ULLRAM_BANK11494_DATA_S                                          0
24129 
24130 //*****************************************************************************
24131 //
24132 // Register: RFC_ULLRAM_O_BANK11495
24133 //
24134 //*****************************************************************************
24135 // Field:  [31:0] DATA
24136 //
24137 // SRAM data
24138 #define RFC_ULLRAM_BANK11495_DATA_W                                         32
24139 #define RFC_ULLRAM_BANK11495_DATA_M                                 0xFFFFFFFF
24140 #define RFC_ULLRAM_BANK11495_DATA_S                                          0
24141 
24142 //*****************************************************************************
24143 //
24144 // Register: RFC_ULLRAM_O_BANK11496
24145 //
24146 //*****************************************************************************
24147 // Field:  [31:0] DATA
24148 //
24149 // SRAM data
24150 #define RFC_ULLRAM_BANK11496_DATA_W                                         32
24151 #define RFC_ULLRAM_BANK11496_DATA_M                                 0xFFFFFFFF
24152 #define RFC_ULLRAM_BANK11496_DATA_S                                          0
24153 
24154 //*****************************************************************************
24155 //
24156 // Register: RFC_ULLRAM_O_BANK11497
24157 //
24158 //*****************************************************************************
24159 // Field:  [31:0] DATA
24160 //
24161 // SRAM data
24162 #define RFC_ULLRAM_BANK11497_DATA_W                                         32
24163 #define RFC_ULLRAM_BANK11497_DATA_M                                 0xFFFFFFFF
24164 #define RFC_ULLRAM_BANK11497_DATA_S                                          0
24165 
24166 //*****************************************************************************
24167 //
24168 // Register: RFC_ULLRAM_O_BANK11498
24169 //
24170 //*****************************************************************************
24171 // Field:  [31:0] DATA
24172 //
24173 // SRAM data
24174 #define RFC_ULLRAM_BANK11498_DATA_W                                         32
24175 #define RFC_ULLRAM_BANK11498_DATA_M                                 0xFFFFFFFF
24176 #define RFC_ULLRAM_BANK11498_DATA_S                                          0
24177 
24178 //*****************************************************************************
24179 //
24180 // Register: RFC_ULLRAM_O_BANK11499
24181 //
24182 //*****************************************************************************
24183 // Field:  [31:0] DATA
24184 //
24185 // SRAM data
24186 #define RFC_ULLRAM_BANK11499_DATA_W                                         32
24187 #define RFC_ULLRAM_BANK11499_DATA_M                                 0xFFFFFFFF
24188 #define RFC_ULLRAM_BANK11499_DATA_S                                          0
24189 
24190 //*****************************************************************************
24191 //
24192 // Register: RFC_ULLRAM_O_BANK11500
24193 //
24194 //*****************************************************************************
24195 // Field:  [31:0] DATA
24196 //
24197 // SRAM data
24198 #define RFC_ULLRAM_BANK11500_DATA_W                                         32
24199 #define RFC_ULLRAM_BANK11500_DATA_M                                 0xFFFFFFFF
24200 #define RFC_ULLRAM_BANK11500_DATA_S                                          0
24201 
24202 //*****************************************************************************
24203 //
24204 // Register: RFC_ULLRAM_O_BANK11501
24205 //
24206 //*****************************************************************************
24207 // Field:  [31:0] DATA
24208 //
24209 // SRAM data
24210 #define RFC_ULLRAM_BANK11501_DATA_W                                         32
24211 #define RFC_ULLRAM_BANK11501_DATA_M                                 0xFFFFFFFF
24212 #define RFC_ULLRAM_BANK11501_DATA_S                                          0
24213 
24214 //*****************************************************************************
24215 //
24216 // Register: RFC_ULLRAM_O_BANK11502
24217 //
24218 //*****************************************************************************
24219 // Field:  [31:0] DATA
24220 //
24221 // SRAM data
24222 #define RFC_ULLRAM_BANK11502_DATA_W                                         32
24223 #define RFC_ULLRAM_BANK11502_DATA_M                                 0xFFFFFFFF
24224 #define RFC_ULLRAM_BANK11502_DATA_S                                          0
24225 
24226 //*****************************************************************************
24227 //
24228 // Register: RFC_ULLRAM_O_BANK11503
24229 //
24230 //*****************************************************************************
24231 // Field:  [31:0] DATA
24232 //
24233 // SRAM data
24234 #define RFC_ULLRAM_BANK11503_DATA_W                                         32
24235 #define RFC_ULLRAM_BANK11503_DATA_M                                 0xFFFFFFFF
24236 #define RFC_ULLRAM_BANK11503_DATA_S                                          0
24237 
24238 //*****************************************************************************
24239 //
24240 // Register: RFC_ULLRAM_O_BANK11504
24241 //
24242 //*****************************************************************************
24243 // Field:  [31:0] DATA
24244 //
24245 // SRAM data
24246 #define RFC_ULLRAM_BANK11504_DATA_W                                         32
24247 #define RFC_ULLRAM_BANK11504_DATA_M                                 0xFFFFFFFF
24248 #define RFC_ULLRAM_BANK11504_DATA_S                                          0
24249 
24250 //*****************************************************************************
24251 //
24252 // Register: RFC_ULLRAM_O_BANK11505
24253 //
24254 //*****************************************************************************
24255 // Field:  [31:0] DATA
24256 //
24257 // SRAM data
24258 #define RFC_ULLRAM_BANK11505_DATA_W                                         32
24259 #define RFC_ULLRAM_BANK11505_DATA_M                                 0xFFFFFFFF
24260 #define RFC_ULLRAM_BANK11505_DATA_S                                          0
24261 
24262 //*****************************************************************************
24263 //
24264 // Register: RFC_ULLRAM_O_BANK11506
24265 //
24266 //*****************************************************************************
24267 // Field:  [31:0] DATA
24268 //
24269 // SRAM data
24270 #define RFC_ULLRAM_BANK11506_DATA_W                                         32
24271 #define RFC_ULLRAM_BANK11506_DATA_M                                 0xFFFFFFFF
24272 #define RFC_ULLRAM_BANK11506_DATA_S                                          0
24273 
24274 //*****************************************************************************
24275 //
24276 // Register: RFC_ULLRAM_O_BANK11507
24277 //
24278 //*****************************************************************************
24279 // Field:  [31:0] DATA
24280 //
24281 // SRAM data
24282 #define RFC_ULLRAM_BANK11507_DATA_W                                         32
24283 #define RFC_ULLRAM_BANK11507_DATA_M                                 0xFFFFFFFF
24284 #define RFC_ULLRAM_BANK11507_DATA_S                                          0
24285 
24286 //*****************************************************************************
24287 //
24288 // Register: RFC_ULLRAM_O_BANK11508
24289 //
24290 //*****************************************************************************
24291 // Field:  [31:0] DATA
24292 //
24293 // SRAM data
24294 #define RFC_ULLRAM_BANK11508_DATA_W                                         32
24295 #define RFC_ULLRAM_BANK11508_DATA_M                                 0xFFFFFFFF
24296 #define RFC_ULLRAM_BANK11508_DATA_S                                          0
24297 
24298 //*****************************************************************************
24299 //
24300 // Register: RFC_ULLRAM_O_BANK11509
24301 //
24302 //*****************************************************************************
24303 // Field:  [31:0] DATA
24304 //
24305 // SRAM data
24306 #define RFC_ULLRAM_BANK11509_DATA_W                                         32
24307 #define RFC_ULLRAM_BANK11509_DATA_M                                 0xFFFFFFFF
24308 #define RFC_ULLRAM_BANK11509_DATA_S                                          0
24309 
24310 //*****************************************************************************
24311 //
24312 // Register: RFC_ULLRAM_O_BANK11510
24313 //
24314 //*****************************************************************************
24315 // Field:  [31:0] DATA
24316 //
24317 // SRAM data
24318 #define RFC_ULLRAM_BANK11510_DATA_W                                         32
24319 #define RFC_ULLRAM_BANK11510_DATA_M                                 0xFFFFFFFF
24320 #define RFC_ULLRAM_BANK11510_DATA_S                                          0
24321 
24322 //*****************************************************************************
24323 //
24324 // Register: RFC_ULLRAM_O_BANK11511
24325 //
24326 //*****************************************************************************
24327 // Field:  [31:0] DATA
24328 //
24329 // SRAM data
24330 #define RFC_ULLRAM_BANK11511_DATA_W                                         32
24331 #define RFC_ULLRAM_BANK11511_DATA_M                                 0xFFFFFFFF
24332 #define RFC_ULLRAM_BANK11511_DATA_S                                          0
24333 
24334 //*****************************************************************************
24335 //
24336 // Register: RFC_ULLRAM_O_BANK11512
24337 //
24338 //*****************************************************************************
24339 // Field:  [31:0] DATA
24340 //
24341 // SRAM data
24342 #define RFC_ULLRAM_BANK11512_DATA_W                                         32
24343 #define RFC_ULLRAM_BANK11512_DATA_M                                 0xFFFFFFFF
24344 #define RFC_ULLRAM_BANK11512_DATA_S                                          0
24345 
24346 //*****************************************************************************
24347 //
24348 // Register: RFC_ULLRAM_O_BANK11513
24349 //
24350 //*****************************************************************************
24351 // Field:  [31:0] DATA
24352 //
24353 // SRAM data
24354 #define RFC_ULLRAM_BANK11513_DATA_W                                         32
24355 #define RFC_ULLRAM_BANK11513_DATA_M                                 0xFFFFFFFF
24356 #define RFC_ULLRAM_BANK11513_DATA_S                                          0
24357 
24358 //*****************************************************************************
24359 //
24360 // Register: RFC_ULLRAM_O_BANK11514
24361 //
24362 //*****************************************************************************
24363 // Field:  [31:0] DATA
24364 //
24365 // SRAM data
24366 #define RFC_ULLRAM_BANK11514_DATA_W                                         32
24367 #define RFC_ULLRAM_BANK11514_DATA_M                                 0xFFFFFFFF
24368 #define RFC_ULLRAM_BANK11514_DATA_S                                          0
24369 
24370 //*****************************************************************************
24371 //
24372 // Register: RFC_ULLRAM_O_BANK11515
24373 //
24374 //*****************************************************************************
24375 // Field:  [31:0] DATA
24376 //
24377 // SRAM data
24378 #define RFC_ULLRAM_BANK11515_DATA_W                                         32
24379 #define RFC_ULLRAM_BANK11515_DATA_M                                 0xFFFFFFFF
24380 #define RFC_ULLRAM_BANK11515_DATA_S                                          0
24381 
24382 //*****************************************************************************
24383 //
24384 // Register: RFC_ULLRAM_O_BANK11516
24385 //
24386 //*****************************************************************************
24387 // Field:  [31:0] DATA
24388 //
24389 // SRAM data
24390 #define RFC_ULLRAM_BANK11516_DATA_W                                         32
24391 #define RFC_ULLRAM_BANK11516_DATA_M                                 0xFFFFFFFF
24392 #define RFC_ULLRAM_BANK11516_DATA_S                                          0
24393 
24394 //*****************************************************************************
24395 //
24396 // Register: RFC_ULLRAM_O_BANK11517
24397 //
24398 //*****************************************************************************
24399 // Field:  [31:0] DATA
24400 //
24401 // SRAM data
24402 #define RFC_ULLRAM_BANK11517_DATA_W                                         32
24403 #define RFC_ULLRAM_BANK11517_DATA_M                                 0xFFFFFFFF
24404 #define RFC_ULLRAM_BANK11517_DATA_S                                          0
24405 
24406 //*****************************************************************************
24407 //
24408 // Register: RFC_ULLRAM_O_BANK11518
24409 //
24410 //*****************************************************************************
24411 // Field:  [31:0] DATA
24412 //
24413 // SRAM data
24414 #define RFC_ULLRAM_BANK11518_DATA_W                                         32
24415 #define RFC_ULLRAM_BANK11518_DATA_M                                 0xFFFFFFFF
24416 #define RFC_ULLRAM_BANK11518_DATA_S                                          0
24417 
24418 //*****************************************************************************
24419 //
24420 // Register: RFC_ULLRAM_O_BANK11519
24421 //
24422 //*****************************************************************************
24423 // Field:  [31:0] DATA
24424 //
24425 // SRAM data
24426 #define RFC_ULLRAM_BANK11519_DATA_W                                         32
24427 #define RFC_ULLRAM_BANK11519_DATA_M                                 0xFFFFFFFF
24428 #define RFC_ULLRAM_BANK11519_DATA_S                                          0
24429 
24430 //*****************************************************************************
24431 //
24432 // Register: RFC_ULLRAM_O_BANK11520
24433 //
24434 //*****************************************************************************
24435 // Field:  [31:0] DATA
24436 //
24437 // SRAM data
24438 #define RFC_ULLRAM_BANK11520_DATA_W                                         32
24439 #define RFC_ULLRAM_BANK11520_DATA_M                                 0xFFFFFFFF
24440 #define RFC_ULLRAM_BANK11520_DATA_S                                          0
24441 
24442 //*****************************************************************************
24443 //
24444 // Register: RFC_ULLRAM_O_BANK11521
24445 //
24446 //*****************************************************************************
24447 // Field:  [31:0] DATA
24448 //
24449 // SRAM data
24450 #define RFC_ULLRAM_BANK11521_DATA_W                                         32
24451 #define RFC_ULLRAM_BANK11521_DATA_M                                 0xFFFFFFFF
24452 #define RFC_ULLRAM_BANK11521_DATA_S                                          0
24453 
24454 //*****************************************************************************
24455 //
24456 // Register: RFC_ULLRAM_O_BANK11522
24457 //
24458 //*****************************************************************************
24459 // Field:  [31:0] DATA
24460 //
24461 // SRAM data
24462 #define RFC_ULLRAM_BANK11522_DATA_W                                         32
24463 #define RFC_ULLRAM_BANK11522_DATA_M                                 0xFFFFFFFF
24464 #define RFC_ULLRAM_BANK11522_DATA_S                                          0
24465 
24466 //*****************************************************************************
24467 //
24468 // Register: RFC_ULLRAM_O_BANK11523
24469 //
24470 //*****************************************************************************
24471 // Field:  [31:0] DATA
24472 //
24473 // SRAM data
24474 #define RFC_ULLRAM_BANK11523_DATA_W                                         32
24475 #define RFC_ULLRAM_BANK11523_DATA_M                                 0xFFFFFFFF
24476 #define RFC_ULLRAM_BANK11523_DATA_S                                          0
24477 
24478 //*****************************************************************************
24479 //
24480 // Register: RFC_ULLRAM_O_BANK11524
24481 //
24482 //*****************************************************************************
24483 // Field:  [31:0] DATA
24484 //
24485 // SRAM data
24486 #define RFC_ULLRAM_BANK11524_DATA_W                                         32
24487 #define RFC_ULLRAM_BANK11524_DATA_M                                 0xFFFFFFFF
24488 #define RFC_ULLRAM_BANK11524_DATA_S                                          0
24489 
24490 //*****************************************************************************
24491 //
24492 // Register: RFC_ULLRAM_O_BANK11525
24493 //
24494 //*****************************************************************************
24495 // Field:  [31:0] DATA
24496 //
24497 // SRAM data
24498 #define RFC_ULLRAM_BANK11525_DATA_W                                         32
24499 #define RFC_ULLRAM_BANK11525_DATA_M                                 0xFFFFFFFF
24500 #define RFC_ULLRAM_BANK11525_DATA_S                                          0
24501 
24502 //*****************************************************************************
24503 //
24504 // Register: RFC_ULLRAM_O_BANK11526
24505 //
24506 //*****************************************************************************
24507 // Field:  [31:0] DATA
24508 //
24509 // SRAM data
24510 #define RFC_ULLRAM_BANK11526_DATA_W                                         32
24511 #define RFC_ULLRAM_BANK11526_DATA_M                                 0xFFFFFFFF
24512 #define RFC_ULLRAM_BANK11526_DATA_S                                          0
24513 
24514 //*****************************************************************************
24515 //
24516 // Register: RFC_ULLRAM_O_BANK11527
24517 //
24518 //*****************************************************************************
24519 // Field:  [31:0] DATA
24520 //
24521 // SRAM data
24522 #define RFC_ULLRAM_BANK11527_DATA_W                                         32
24523 #define RFC_ULLRAM_BANK11527_DATA_M                                 0xFFFFFFFF
24524 #define RFC_ULLRAM_BANK11527_DATA_S                                          0
24525 
24526 //*****************************************************************************
24527 //
24528 // Register: RFC_ULLRAM_O_BANK11528
24529 //
24530 //*****************************************************************************
24531 // Field:  [31:0] DATA
24532 //
24533 // SRAM data
24534 #define RFC_ULLRAM_BANK11528_DATA_W                                         32
24535 #define RFC_ULLRAM_BANK11528_DATA_M                                 0xFFFFFFFF
24536 #define RFC_ULLRAM_BANK11528_DATA_S                                          0
24537 
24538 //*****************************************************************************
24539 //
24540 // Register: RFC_ULLRAM_O_BANK11529
24541 //
24542 //*****************************************************************************
24543 // Field:  [31:0] DATA
24544 //
24545 // SRAM data
24546 #define RFC_ULLRAM_BANK11529_DATA_W                                         32
24547 #define RFC_ULLRAM_BANK11529_DATA_M                                 0xFFFFFFFF
24548 #define RFC_ULLRAM_BANK11529_DATA_S                                          0
24549 
24550 //*****************************************************************************
24551 //
24552 // Register: RFC_ULLRAM_O_BANK11530
24553 //
24554 //*****************************************************************************
24555 // Field:  [31:0] DATA
24556 //
24557 // SRAM data
24558 #define RFC_ULLRAM_BANK11530_DATA_W                                         32
24559 #define RFC_ULLRAM_BANK11530_DATA_M                                 0xFFFFFFFF
24560 #define RFC_ULLRAM_BANK11530_DATA_S                                          0
24561 
24562 //*****************************************************************************
24563 //
24564 // Register: RFC_ULLRAM_O_BANK11531
24565 //
24566 //*****************************************************************************
24567 // Field:  [31:0] DATA
24568 //
24569 // SRAM data
24570 #define RFC_ULLRAM_BANK11531_DATA_W                                         32
24571 #define RFC_ULLRAM_BANK11531_DATA_M                                 0xFFFFFFFF
24572 #define RFC_ULLRAM_BANK11531_DATA_S                                          0
24573 
24574 //*****************************************************************************
24575 //
24576 // Register: RFC_ULLRAM_O_BANK11532
24577 //
24578 //*****************************************************************************
24579 // Field:  [31:0] DATA
24580 //
24581 // SRAM data
24582 #define RFC_ULLRAM_BANK11532_DATA_W                                         32
24583 #define RFC_ULLRAM_BANK11532_DATA_M                                 0xFFFFFFFF
24584 #define RFC_ULLRAM_BANK11532_DATA_S                                          0
24585 
24586 //*****************************************************************************
24587 //
24588 // Register: RFC_ULLRAM_O_BANK11533
24589 //
24590 //*****************************************************************************
24591 // Field:  [31:0] DATA
24592 //
24593 // SRAM data
24594 #define RFC_ULLRAM_BANK11533_DATA_W                                         32
24595 #define RFC_ULLRAM_BANK11533_DATA_M                                 0xFFFFFFFF
24596 #define RFC_ULLRAM_BANK11533_DATA_S                                          0
24597 
24598 //*****************************************************************************
24599 //
24600 // Register: RFC_ULLRAM_O_BANK11534
24601 //
24602 //*****************************************************************************
24603 // Field:  [31:0] DATA
24604 //
24605 // SRAM data
24606 #define RFC_ULLRAM_BANK11534_DATA_W                                         32
24607 #define RFC_ULLRAM_BANK11534_DATA_M                                 0xFFFFFFFF
24608 #define RFC_ULLRAM_BANK11534_DATA_S                                          0
24609 
24610 //*****************************************************************************
24611 //
24612 // Register: RFC_ULLRAM_O_BANK11535
24613 //
24614 //*****************************************************************************
24615 // Field:  [31:0] DATA
24616 //
24617 // SRAM data
24618 #define RFC_ULLRAM_BANK11535_DATA_W                                         32
24619 #define RFC_ULLRAM_BANK11535_DATA_M                                 0xFFFFFFFF
24620 #define RFC_ULLRAM_BANK11535_DATA_S                                          0
24621 
24622 //*****************************************************************************
24623 //
24624 // Register: RFC_ULLRAM_O_BANK11536
24625 //
24626 //*****************************************************************************
24627 // Field:  [31:0] DATA
24628 //
24629 // SRAM data
24630 #define RFC_ULLRAM_BANK11536_DATA_W                                         32
24631 #define RFC_ULLRAM_BANK11536_DATA_M                                 0xFFFFFFFF
24632 #define RFC_ULLRAM_BANK11536_DATA_S                                          0
24633 
24634 //*****************************************************************************
24635 //
24636 // Register: RFC_ULLRAM_O_BANK11537
24637 //
24638 //*****************************************************************************
24639 // Field:  [31:0] DATA
24640 //
24641 // SRAM data
24642 #define RFC_ULLRAM_BANK11537_DATA_W                                         32
24643 #define RFC_ULLRAM_BANK11537_DATA_M                                 0xFFFFFFFF
24644 #define RFC_ULLRAM_BANK11537_DATA_S                                          0
24645 
24646 //*****************************************************************************
24647 //
24648 // Register: RFC_ULLRAM_O_BANK11538
24649 //
24650 //*****************************************************************************
24651 // Field:  [31:0] DATA
24652 //
24653 // SRAM data
24654 #define RFC_ULLRAM_BANK11538_DATA_W                                         32
24655 #define RFC_ULLRAM_BANK11538_DATA_M                                 0xFFFFFFFF
24656 #define RFC_ULLRAM_BANK11538_DATA_S                                          0
24657 
24658 //*****************************************************************************
24659 //
24660 // Register: RFC_ULLRAM_O_BANK11539
24661 //
24662 //*****************************************************************************
24663 // Field:  [31:0] DATA
24664 //
24665 // SRAM data
24666 #define RFC_ULLRAM_BANK11539_DATA_W                                         32
24667 #define RFC_ULLRAM_BANK11539_DATA_M                                 0xFFFFFFFF
24668 #define RFC_ULLRAM_BANK11539_DATA_S                                          0
24669 
24670 //*****************************************************************************
24671 //
24672 // Register: RFC_ULLRAM_O_BANK11540
24673 //
24674 //*****************************************************************************
24675 // Field:  [31:0] DATA
24676 //
24677 // SRAM data
24678 #define RFC_ULLRAM_BANK11540_DATA_W                                         32
24679 #define RFC_ULLRAM_BANK11540_DATA_M                                 0xFFFFFFFF
24680 #define RFC_ULLRAM_BANK11540_DATA_S                                          0
24681 
24682 //*****************************************************************************
24683 //
24684 // Register: RFC_ULLRAM_O_BANK11541
24685 //
24686 //*****************************************************************************
24687 // Field:  [31:0] DATA
24688 //
24689 // SRAM data
24690 #define RFC_ULLRAM_BANK11541_DATA_W                                         32
24691 #define RFC_ULLRAM_BANK11541_DATA_M                                 0xFFFFFFFF
24692 #define RFC_ULLRAM_BANK11541_DATA_S                                          0
24693 
24694 //*****************************************************************************
24695 //
24696 // Register: RFC_ULLRAM_O_BANK11542
24697 //
24698 //*****************************************************************************
24699 // Field:  [31:0] DATA
24700 //
24701 // SRAM data
24702 #define RFC_ULLRAM_BANK11542_DATA_W                                         32
24703 #define RFC_ULLRAM_BANK11542_DATA_M                                 0xFFFFFFFF
24704 #define RFC_ULLRAM_BANK11542_DATA_S                                          0
24705 
24706 //*****************************************************************************
24707 //
24708 // Register: RFC_ULLRAM_O_BANK11543
24709 //
24710 //*****************************************************************************
24711 // Field:  [31:0] DATA
24712 //
24713 // SRAM data
24714 #define RFC_ULLRAM_BANK11543_DATA_W                                         32
24715 #define RFC_ULLRAM_BANK11543_DATA_M                                 0xFFFFFFFF
24716 #define RFC_ULLRAM_BANK11543_DATA_S                                          0
24717 
24718 //*****************************************************************************
24719 //
24720 // Register: RFC_ULLRAM_O_BANK11544
24721 //
24722 //*****************************************************************************
24723 // Field:  [31:0] DATA
24724 //
24725 // SRAM data
24726 #define RFC_ULLRAM_BANK11544_DATA_W                                         32
24727 #define RFC_ULLRAM_BANK11544_DATA_M                                 0xFFFFFFFF
24728 #define RFC_ULLRAM_BANK11544_DATA_S                                          0
24729 
24730 //*****************************************************************************
24731 //
24732 // Register: RFC_ULLRAM_O_BANK11545
24733 //
24734 //*****************************************************************************
24735 // Field:  [31:0] DATA
24736 //
24737 // SRAM data
24738 #define RFC_ULLRAM_BANK11545_DATA_W                                         32
24739 #define RFC_ULLRAM_BANK11545_DATA_M                                 0xFFFFFFFF
24740 #define RFC_ULLRAM_BANK11545_DATA_S                                          0
24741 
24742 //*****************************************************************************
24743 //
24744 // Register: RFC_ULLRAM_O_BANK11546
24745 //
24746 //*****************************************************************************
24747 // Field:  [31:0] DATA
24748 //
24749 // SRAM data
24750 #define RFC_ULLRAM_BANK11546_DATA_W                                         32
24751 #define RFC_ULLRAM_BANK11546_DATA_M                                 0xFFFFFFFF
24752 #define RFC_ULLRAM_BANK11546_DATA_S                                          0
24753 
24754 //*****************************************************************************
24755 //
24756 // Register: RFC_ULLRAM_O_BANK11547
24757 //
24758 //*****************************************************************************
24759 // Field:  [31:0] DATA
24760 //
24761 // SRAM data
24762 #define RFC_ULLRAM_BANK11547_DATA_W                                         32
24763 #define RFC_ULLRAM_BANK11547_DATA_M                                 0xFFFFFFFF
24764 #define RFC_ULLRAM_BANK11547_DATA_S                                          0
24765 
24766 //*****************************************************************************
24767 //
24768 // Register: RFC_ULLRAM_O_BANK11548
24769 //
24770 //*****************************************************************************
24771 // Field:  [31:0] DATA
24772 //
24773 // SRAM data
24774 #define RFC_ULLRAM_BANK11548_DATA_W                                         32
24775 #define RFC_ULLRAM_BANK11548_DATA_M                                 0xFFFFFFFF
24776 #define RFC_ULLRAM_BANK11548_DATA_S                                          0
24777 
24778 //*****************************************************************************
24779 //
24780 // Register: RFC_ULLRAM_O_BANK11549
24781 //
24782 //*****************************************************************************
24783 // Field:  [31:0] DATA
24784 //
24785 // SRAM data
24786 #define RFC_ULLRAM_BANK11549_DATA_W                                         32
24787 #define RFC_ULLRAM_BANK11549_DATA_M                                 0xFFFFFFFF
24788 #define RFC_ULLRAM_BANK11549_DATA_S                                          0
24789 
24790 //*****************************************************************************
24791 //
24792 // Register: RFC_ULLRAM_O_BANK11550
24793 //
24794 //*****************************************************************************
24795 // Field:  [31:0] DATA
24796 //
24797 // SRAM data
24798 #define RFC_ULLRAM_BANK11550_DATA_W                                         32
24799 #define RFC_ULLRAM_BANK11550_DATA_M                                 0xFFFFFFFF
24800 #define RFC_ULLRAM_BANK11550_DATA_S                                          0
24801 
24802 //*****************************************************************************
24803 //
24804 // Register: RFC_ULLRAM_O_BANK11551
24805 //
24806 //*****************************************************************************
24807 // Field:  [31:0] DATA
24808 //
24809 // SRAM data
24810 #define RFC_ULLRAM_BANK11551_DATA_W                                         32
24811 #define RFC_ULLRAM_BANK11551_DATA_M                                 0xFFFFFFFF
24812 #define RFC_ULLRAM_BANK11551_DATA_S                                          0
24813 
24814 //*****************************************************************************
24815 //
24816 // Register: RFC_ULLRAM_O_BANK11552
24817 //
24818 //*****************************************************************************
24819 // Field:  [31:0] DATA
24820 //
24821 // SRAM data
24822 #define RFC_ULLRAM_BANK11552_DATA_W                                         32
24823 #define RFC_ULLRAM_BANK11552_DATA_M                                 0xFFFFFFFF
24824 #define RFC_ULLRAM_BANK11552_DATA_S                                          0
24825 
24826 //*****************************************************************************
24827 //
24828 // Register: RFC_ULLRAM_O_BANK11553
24829 //
24830 //*****************************************************************************
24831 // Field:  [31:0] DATA
24832 //
24833 // SRAM data
24834 #define RFC_ULLRAM_BANK11553_DATA_W                                         32
24835 #define RFC_ULLRAM_BANK11553_DATA_M                                 0xFFFFFFFF
24836 #define RFC_ULLRAM_BANK11553_DATA_S                                          0
24837 
24838 //*****************************************************************************
24839 //
24840 // Register: RFC_ULLRAM_O_BANK11554
24841 //
24842 //*****************************************************************************
24843 // Field:  [31:0] DATA
24844 //
24845 // SRAM data
24846 #define RFC_ULLRAM_BANK11554_DATA_W                                         32
24847 #define RFC_ULLRAM_BANK11554_DATA_M                                 0xFFFFFFFF
24848 #define RFC_ULLRAM_BANK11554_DATA_S                                          0
24849 
24850 //*****************************************************************************
24851 //
24852 // Register: RFC_ULLRAM_O_BANK11555
24853 //
24854 //*****************************************************************************
24855 // Field:  [31:0] DATA
24856 //
24857 // SRAM data
24858 #define RFC_ULLRAM_BANK11555_DATA_W                                         32
24859 #define RFC_ULLRAM_BANK11555_DATA_M                                 0xFFFFFFFF
24860 #define RFC_ULLRAM_BANK11555_DATA_S                                          0
24861 
24862 //*****************************************************************************
24863 //
24864 // Register: RFC_ULLRAM_O_BANK11556
24865 //
24866 //*****************************************************************************
24867 // Field:  [31:0] DATA
24868 //
24869 // SRAM data
24870 #define RFC_ULLRAM_BANK11556_DATA_W                                         32
24871 #define RFC_ULLRAM_BANK11556_DATA_M                                 0xFFFFFFFF
24872 #define RFC_ULLRAM_BANK11556_DATA_S                                          0
24873 
24874 //*****************************************************************************
24875 //
24876 // Register: RFC_ULLRAM_O_BANK11557
24877 //
24878 //*****************************************************************************
24879 // Field:  [31:0] DATA
24880 //
24881 // SRAM data
24882 #define RFC_ULLRAM_BANK11557_DATA_W                                         32
24883 #define RFC_ULLRAM_BANK11557_DATA_M                                 0xFFFFFFFF
24884 #define RFC_ULLRAM_BANK11557_DATA_S                                          0
24885 
24886 //*****************************************************************************
24887 //
24888 // Register: RFC_ULLRAM_O_BANK11558
24889 //
24890 //*****************************************************************************
24891 // Field:  [31:0] DATA
24892 //
24893 // SRAM data
24894 #define RFC_ULLRAM_BANK11558_DATA_W                                         32
24895 #define RFC_ULLRAM_BANK11558_DATA_M                                 0xFFFFFFFF
24896 #define RFC_ULLRAM_BANK11558_DATA_S                                          0
24897 
24898 //*****************************************************************************
24899 //
24900 // Register: RFC_ULLRAM_O_BANK11559
24901 //
24902 //*****************************************************************************
24903 // Field:  [31:0] DATA
24904 //
24905 // SRAM data
24906 #define RFC_ULLRAM_BANK11559_DATA_W                                         32
24907 #define RFC_ULLRAM_BANK11559_DATA_M                                 0xFFFFFFFF
24908 #define RFC_ULLRAM_BANK11559_DATA_S                                          0
24909 
24910 //*****************************************************************************
24911 //
24912 // Register: RFC_ULLRAM_O_BANK11560
24913 //
24914 //*****************************************************************************
24915 // Field:  [31:0] DATA
24916 //
24917 // SRAM data
24918 #define RFC_ULLRAM_BANK11560_DATA_W                                         32
24919 #define RFC_ULLRAM_BANK11560_DATA_M                                 0xFFFFFFFF
24920 #define RFC_ULLRAM_BANK11560_DATA_S                                          0
24921 
24922 //*****************************************************************************
24923 //
24924 // Register: RFC_ULLRAM_O_BANK11561
24925 //
24926 //*****************************************************************************
24927 // Field:  [31:0] DATA
24928 //
24929 // SRAM data
24930 #define RFC_ULLRAM_BANK11561_DATA_W                                         32
24931 #define RFC_ULLRAM_BANK11561_DATA_M                                 0xFFFFFFFF
24932 #define RFC_ULLRAM_BANK11561_DATA_S                                          0
24933 
24934 //*****************************************************************************
24935 //
24936 // Register: RFC_ULLRAM_O_BANK11562
24937 //
24938 //*****************************************************************************
24939 // Field:  [31:0] DATA
24940 //
24941 // SRAM data
24942 #define RFC_ULLRAM_BANK11562_DATA_W                                         32
24943 #define RFC_ULLRAM_BANK11562_DATA_M                                 0xFFFFFFFF
24944 #define RFC_ULLRAM_BANK11562_DATA_S                                          0
24945 
24946 //*****************************************************************************
24947 //
24948 // Register: RFC_ULLRAM_O_BANK11563
24949 //
24950 //*****************************************************************************
24951 // Field:  [31:0] DATA
24952 //
24953 // SRAM data
24954 #define RFC_ULLRAM_BANK11563_DATA_W                                         32
24955 #define RFC_ULLRAM_BANK11563_DATA_M                                 0xFFFFFFFF
24956 #define RFC_ULLRAM_BANK11563_DATA_S                                          0
24957 
24958 //*****************************************************************************
24959 //
24960 // Register: RFC_ULLRAM_O_BANK11564
24961 //
24962 //*****************************************************************************
24963 // Field:  [31:0] DATA
24964 //
24965 // SRAM data
24966 #define RFC_ULLRAM_BANK11564_DATA_W                                         32
24967 #define RFC_ULLRAM_BANK11564_DATA_M                                 0xFFFFFFFF
24968 #define RFC_ULLRAM_BANK11564_DATA_S                                          0
24969 
24970 //*****************************************************************************
24971 //
24972 // Register: RFC_ULLRAM_O_BANK11565
24973 //
24974 //*****************************************************************************
24975 // Field:  [31:0] DATA
24976 //
24977 // SRAM data
24978 #define RFC_ULLRAM_BANK11565_DATA_W                                         32
24979 #define RFC_ULLRAM_BANK11565_DATA_M                                 0xFFFFFFFF
24980 #define RFC_ULLRAM_BANK11565_DATA_S                                          0
24981 
24982 //*****************************************************************************
24983 //
24984 // Register: RFC_ULLRAM_O_BANK11566
24985 //
24986 //*****************************************************************************
24987 // Field:  [31:0] DATA
24988 //
24989 // SRAM data
24990 #define RFC_ULLRAM_BANK11566_DATA_W                                         32
24991 #define RFC_ULLRAM_BANK11566_DATA_M                                 0xFFFFFFFF
24992 #define RFC_ULLRAM_BANK11566_DATA_S                                          0
24993 
24994 //*****************************************************************************
24995 //
24996 // Register: RFC_ULLRAM_O_BANK11567
24997 //
24998 //*****************************************************************************
24999 // Field:  [31:0] DATA
25000 //
25001 // SRAM data
25002 #define RFC_ULLRAM_BANK11567_DATA_W                                         32
25003 #define RFC_ULLRAM_BANK11567_DATA_M                                 0xFFFFFFFF
25004 #define RFC_ULLRAM_BANK11567_DATA_S                                          0
25005 
25006 //*****************************************************************************
25007 //
25008 // Register: RFC_ULLRAM_O_BANK11568
25009 //
25010 //*****************************************************************************
25011 // Field:  [31:0] DATA
25012 //
25013 // SRAM data
25014 #define RFC_ULLRAM_BANK11568_DATA_W                                         32
25015 #define RFC_ULLRAM_BANK11568_DATA_M                                 0xFFFFFFFF
25016 #define RFC_ULLRAM_BANK11568_DATA_S                                          0
25017 
25018 //*****************************************************************************
25019 //
25020 // Register: RFC_ULLRAM_O_BANK11569
25021 //
25022 //*****************************************************************************
25023 // Field:  [31:0] DATA
25024 //
25025 // SRAM data
25026 #define RFC_ULLRAM_BANK11569_DATA_W                                         32
25027 #define RFC_ULLRAM_BANK11569_DATA_M                                 0xFFFFFFFF
25028 #define RFC_ULLRAM_BANK11569_DATA_S                                          0
25029 
25030 //*****************************************************************************
25031 //
25032 // Register: RFC_ULLRAM_O_BANK11570
25033 //
25034 //*****************************************************************************
25035 // Field:  [31:0] DATA
25036 //
25037 // SRAM data
25038 #define RFC_ULLRAM_BANK11570_DATA_W                                         32
25039 #define RFC_ULLRAM_BANK11570_DATA_M                                 0xFFFFFFFF
25040 #define RFC_ULLRAM_BANK11570_DATA_S                                          0
25041 
25042 //*****************************************************************************
25043 //
25044 // Register: RFC_ULLRAM_O_BANK11571
25045 //
25046 //*****************************************************************************
25047 // Field:  [31:0] DATA
25048 //
25049 // SRAM data
25050 #define RFC_ULLRAM_BANK11571_DATA_W                                         32
25051 #define RFC_ULLRAM_BANK11571_DATA_M                                 0xFFFFFFFF
25052 #define RFC_ULLRAM_BANK11571_DATA_S                                          0
25053 
25054 //*****************************************************************************
25055 //
25056 // Register: RFC_ULLRAM_O_BANK11572
25057 //
25058 //*****************************************************************************
25059 // Field:  [31:0] DATA
25060 //
25061 // SRAM data
25062 #define RFC_ULLRAM_BANK11572_DATA_W                                         32
25063 #define RFC_ULLRAM_BANK11572_DATA_M                                 0xFFFFFFFF
25064 #define RFC_ULLRAM_BANK11572_DATA_S                                          0
25065 
25066 //*****************************************************************************
25067 //
25068 // Register: RFC_ULLRAM_O_BANK11573
25069 //
25070 //*****************************************************************************
25071 // Field:  [31:0] DATA
25072 //
25073 // SRAM data
25074 #define RFC_ULLRAM_BANK11573_DATA_W                                         32
25075 #define RFC_ULLRAM_BANK11573_DATA_M                                 0xFFFFFFFF
25076 #define RFC_ULLRAM_BANK11573_DATA_S                                          0
25077 
25078 //*****************************************************************************
25079 //
25080 // Register: RFC_ULLRAM_O_BANK11574
25081 //
25082 //*****************************************************************************
25083 // Field:  [31:0] DATA
25084 //
25085 // SRAM data
25086 #define RFC_ULLRAM_BANK11574_DATA_W                                         32
25087 #define RFC_ULLRAM_BANK11574_DATA_M                                 0xFFFFFFFF
25088 #define RFC_ULLRAM_BANK11574_DATA_S                                          0
25089 
25090 //*****************************************************************************
25091 //
25092 // Register: RFC_ULLRAM_O_BANK11575
25093 //
25094 //*****************************************************************************
25095 // Field:  [31:0] DATA
25096 //
25097 // SRAM data
25098 #define RFC_ULLRAM_BANK11575_DATA_W                                         32
25099 #define RFC_ULLRAM_BANK11575_DATA_M                                 0xFFFFFFFF
25100 #define RFC_ULLRAM_BANK11575_DATA_S                                          0
25101 
25102 //*****************************************************************************
25103 //
25104 // Register: RFC_ULLRAM_O_BANK11576
25105 //
25106 //*****************************************************************************
25107 // Field:  [31:0] DATA
25108 //
25109 // SRAM data
25110 #define RFC_ULLRAM_BANK11576_DATA_W                                         32
25111 #define RFC_ULLRAM_BANK11576_DATA_M                                 0xFFFFFFFF
25112 #define RFC_ULLRAM_BANK11576_DATA_S                                          0
25113 
25114 //*****************************************************************************
25115 //
25116 // Register: RFC_ULLRAM_O_BANK11577
25117 //
25118 //*****************************************************************************
25119 // Field:  [31:0] DATA
25120 //
25121 // SRAM data
25122 #define RFC_ULLRAM_BANK11577_DATA_W                                         32
25123 #define RFC_ULLRAM_BANK11577_DATA_M                                 0xFFFFFFFF
25124 #define RFC_ULLRAM_BANK11577_DATA_S                                          0
25125 
25126 //*****************************************************************************
25127 //
25128 // Register: RFC_ULLRAM_O_BANK11578
25129 //
25130 //*****************************************************************************
25131 // Field:  [31:0] DATA
25132 //
25133 // SRAM data
25134 #define RFC_ULLRAM_BANK11578_DATA_W                                         32
25135 #define RFC_ULLRAM_BANK11578_DATA_M                                 0xFFFFFFFF
25136 #define RFC_ULLRAM_BANK11578_DATA_S                                          0
25137 
25138 //*****************************************************************************
25139 //
25140 // Register: RFC_ULLRAM_O_BANK11579
25141 //
25142 //*****************************************************************************
25143 // Field:  [31:0] DATA
25144 //
25145 // SRAM data
25146 #define RFC_ULLRAM_BANK11579_DATA_W                                         32
25147 #define RFC_ULLRAM_BANK11579_DATA_M                                 0xFFFFFFFF
25148 #define RFC_ULLRAM_BANK11579_DATA_S                                          0
25149 
25150 //*****************************************************************************
25151 //
25152 // Register: RFC_ULLRAM_O_BANK11580
25153 //
25154 //*****************************************************************************
25155 // Field:  [31:0] DATA
25156 //
25157 // SRAM data
25158 #define RFC_ULLRAM_BANK11580_DATA_W                                         32
25159 #define RFC_ULLRAM_BANK11580_DATA_M                                 0xFFFFFFFF
25160 #define RFC_ULLRAM_BANK11580_DATA_S                                          0
25161 
25162 //*****************************************************************************
25163 //
25164 // Register: RFC_ULLRAM_O_BANK11581
25165 //
25166 //*****************************************************************************
25167 // Field:  [31:0] DATA
25168 //
25169 // SRAM data
25170 #define RFC_ULLRAM_BANK11581_DATA_W                                         32
25171 #define RFC_ULLRAM_BANK11581_DATA_M                                 0xFFFFFFFF
25172 #define RFC_ULLRAM_BANK11581_DATA_S                                          0
25173 
25174 //*****************************************************************************
25175 //
25176 // Register: RFC_ULLRAM_O_BANK11582
25177 //
25178 //*****************************************************************************
25179 // Field:  [31:0] DATA
25180 //
25181 // SRAM data
25182 #define RFC_ULLRAM_BANK11582_DATA_W                                         32
25183 #define RFC_ULLRAM_BANK11582_DATA_M                                 0xFFFFFFFF
25184 #define RFC_ULLRAM_BANK11582_DATA_S                                          0
25185 
25186 //*****************************************************************************
25187 //
25188 // Register: RFC_ULLRAM_O_BANK11583
25189 //
25190 //*****************************************************************************
25191 // Field:  [31:0] DATA
25192 //
25193 // SRAM data
25194 #define RFC_ULLRAM_BANK11583_DATA_W                                         32
25195 #define RFC_ULLRAM_BANK11583_DATA_M                                 0xFFFFFFFF
25196 #define RFC_ULLRAM_BANK11583_DATA_S                                          0
25197 
25198 //*****************************************************************************
25199 //
25200 // Register: RFC_ULLRAM_O_BANK11584
25201 //
25202 //*****************************************************************************
25203 // Field:  [31:0] DATA
25204 //
25205 // SRAM data
25206 #define RFC_ULLRAM_BANK11584_DATA_W                                         32
25207 #define RFC_ULLRAM_BANK11584_DATA_M                                 0xFFFFFFFF
25208 #define RFC_ULLRAM_BANK11584_DATA_S                                          0
25209 
25210 //*****************************************************************************
25211 //
25212 // Register: RFC_ULLRAM_O_BANK11585
25213 //
25214 //*****************************************************************************
25215 // Field:  [31:0] DATA
25216 //
25217 // SRAM data
25218 #define RFC_ULLRAM_BANK11585_DATA_W                                         32
25219 #define RFC_ULLRAM_BANK11585_DATA_M                                 0xFFFFFFFF
25220 #define RFC_ULLRAM_BANK11585_DATA_S                                          0
25221 
25222 //*****************************************************************************
25223 //
25224 // Register: RFC_ULLRAM_O_BANK11586
25225 //
25226 //*****************************************************************************
25227 // Field:  [31:0] DATA
25228 //
25229 // SRAM data
25230 #define RFC_ULLRAM_BANK11586_DATA_W                                         32
25231 #define RFC_ULLRAM_BANK11586_DATA_M                                 0xFFFFFFFF
25232 #define RFC_ULLRAM_BANK11586_DATA_S                                          0
25233 
25234 //*****************************************************************************
25235 //
25236 // Register: RFC_ULLRAM_O_BANK11587
25237 //
25238 //*****************************************************************************
25239 // Field:  [31:0] DATA
25240 //
25241 // SRAM data
25242 #define RFC_ULLRAM_BANK11587_DATA_W                                         32
25243 #define RFC_ULLRAM_BANK11587_DATA_M                                 0xFFFFFFFF
25244 #define RFC_ULLRAM_BANK11587_DATA_S                                          0
25245 
25246 //*****************************************************************************
25247 //
25248 // Register: RFC_ULLRAM_O_BANK11588
25249 //
25250 //*****************************************************************************
25251 // Field:  [31:0] DATA
25252 //
25253 // SRAM data
25254 #define RFC_ULLRAM_BANK11588_DATA_W                                         32
25255 #define RFC_ULLRAM_BANK11588_DATA_M                                 0xFFFFFFFF
25256 #define RFC_ULLRAM_BANK11588_DATA_S                                          0
25257 
25258 //*****************************************************************************
25259 //
25260 // Register: RFC_ULLRAM_O_BANK11589
25261 //
25262 //*****************************************************************************
25263 // Field:  [31:0] DATA
25264 //
25265 // SRAM data
25266 #define RFC_ULLRAM_BANK11589_DATA_W                                         32
25267 #define RFC_ULLRAM_BANK11589_DATA_M                                 0xFFFFFFFF
25268 #define RFC_ULLRAM_BANK11589_DATA_S                                          0
25269 
25270 //*****************************************************************************
25271 //
25272 // Register: RFC_ULLRAM_O_BANK11590
25273 //
25274 //*****************************************************************************
25275 // Field:  [31:0] DATA
25276 //
25277 // SRAM data
25278 #define RFC_ULLRAM_BANK11590_DATA_W                                         32
25279 #define RFC_ULLRAM_BANK11590_DATA_M                                 0xFFFFFFFF
25280 #define RFC_ULLRAM_BANK11590_DATA_S                                          0
25281 
25282 //*****************************************************************************
25283 //
25284 // Register: RFC_ULLRAM_O_BANK11591
25285 //
25286 //*****************************************************************************
25287 // Field:  [31:0] DATA
25288 //
25289 // SRAM data
25290 #define RFC_ULLRAM_BANK11591_DATA_W                                         32
25291 #define RFC_ULLRAM_BANK11591_DATA_M                                 0xFFFFFFFF
25292 #define RFC_ULLRAM_BANK11591_DATA_S                                          0
25293 
25294 //*****************************************************************************
25295 //
25296 // Register: RFC_ULLRAM_O_BANK11592
25297 //
25298 //*****************************************************************************
25299 // Field:  [31:0] DATA
25300 //
25301 // SRAM data
25302 #define RFC_ULLRAM_BANK11592_DATA_W                                         32
25303 #define RFC_ULLRAM_BANK11592_DATA_M                                 0xFFFFFFFF
25304 #define RFC_ULLRAM_BANK11592_DATA_S                                          0
25305 
25306 //*****************************************************************************
25307 //
25308 // Register: RFC_ULLRAM_O_BANK11593
25309 //
25310 //*****************************************************************************
25311 // Field:  [31:0] DATA
25312 //
25313 // SRAM data
25314 #define RFC_ULLRAM_BANK11593_DATA_W                                         32
25315 #define RFC_ULLRAM_BANK11593_DATA_M                                 0xFFFFFFFF
25316 #define RFC_ULLRAM_BANK11593_DATA_S                                          0
25317 
25318 //*****************************************************************************
25319 //
25320 // Register: RFC_ULLRAM_O_BANK11594
25321 //
25322 //*****************************************************************************
25323 // Field:  [31:0] DATA
25324 //
25325 // SRAM data
25326 #define RFC_ULLRAM_BANK11594_DATA_W                                         32
25327 #define RFC_ULLRAM_BANK11594_DATA_M                                 0xFFFFFFFF
25328 #define RFC_ULLRAM_BANK11594_DATA_S                                          0
25329 
25330 //*****************************************************************************
25331 //
25332 // Register: RFC_ULLRAM_O_BANK11595
25333 //
25334 //*****************************************************************************
25335 // Field:  [31:0] DATA
25336 //
25337 // SRAM data
25338 #define RFC_ULLRAM_BANK11595_DATA_W                                         32
25339 #define RFC_ULLRAM_BANK11595_DATA_M                                 0xFFFFFFFF
25340 #define RFC_ULLRAM_BANK11595_DATA_S                                          0
25341 
25342 //*****************************************************************************
25343 //
25344 // Register: RFC_ULLRAM_O_BANK11596
25345 //
25346 //*****************************************************************************
25347 // Field:  [31:0] DATA
25348 //
25349 // SRAM data
25350 #define RFC_ULLRAM_BANK11596_DATA_W                                         32
25351 #define RFC_ULLRAM_BANK11596_DATA_M                                 0xFFFFFFFF
25352 #define RFC_ULLRAM_BANK11596_DATA_S                                          0
25353 
25354 //*****************************************************************************
25355 //
25356 // Register: RFC_ULLRAM_O_BANK11597
25357 //
25358 //*****************************************************************************
25359 // Field:  [31:0] DATA
25360 //
25361 // SRAM data
25362 #define RFC_ULLRAM_BANK11597_DATA_W                                         32
25363 #define RFC_ULLRAM_BANK11597_DATA_M                                 0xFFFFFFFF
25364 #define RFC_ULLRAM_BANK11597_DATA_S                                          0
25365 
25366 //*****************************************************************************
25367 //
25368 // Register: RFC_ULLRAM_O_BANK11598
25369 //
25370 //*****************************************************************************
25371 // Field:  [31:0] DATA
25372 //
25373 // SRAM data
25374 #define RFC_ULLRAM_BANK11598_DATA_W                                         32
25375 #define RFC_ULLRAM_BANK11598_DATA_M                                 0xFFFFFFFF
25376 #define RFC_ULLRAM_BANK11598_DATA_S                                          0
25377 
25378 //*****************************************************************************
25379 //
25380 // Register: RFC_ULLRAM_O_BANK11599
25381 //
25382 //*****************************************************************************
25383 // Field:  [31:0] DATA
25384 //
25385 // SRAM data
25386 #define RFC_ULLRAM_BANK11599_DATA_W                                         32
25387 #define RFC_ULLRAM_BANK11599_DATA_M                                 0xFFFFFFFF
25388 #define RFC_ULLRAM_BANK11599_DATA_S                                          0
25389 
25390 //*****************************************************************************
25391 //
25392 // Register: RFC_ULLRAM_O_BANK11600
25393 //
25394 //*****************************************************************************
25395 // Field:  [31:0] DATA
25396 //
25397 // SRAM data
25398 #define RFC_ULLRAM_BANK11600_DATA_W                                         32
25399 #define RFC_ULLRAM_BANK11600_DATA_M                                 0xFFFFFFFF
25400 #define RFC_ULLRAM_BANK11600_DATA_S                                          0
25401 
25402 //*****************************************************************************
25403 //
25404 // Register: RFC_ULLRAM_O_BANK11601
25405 //
25406 //*****************************************************************************
25407 // Field:  [31:0] DATA
25408 //
25409 // SRAM data
25410 #define RFC_ULLRAM_BANK11601_DATA_W                                         32
25411 #define RFC_ULLRAM_BANK11601_DATA_M                                 0xFFFFFFFF
25412 #define RFC_ULLRAM_BANK11601_DATA_S                                          0
25413 
25414 //*****************************************************************************
25415 //
25416 // Register: RFC_ULLRAM_O_BANK11602
25417 //
25418 //*****************************************************************************
25419 // Field:  [31:0] DATA
25420 //
25421 // SRAM data
25422 #define RFC_ULLRAM_BANK11602_DATA_W                                         32
25423 #define RFC_ULLRAM_BANK11602_DATA_M                                 0xFFFFFFFF
25424 #define RFC_ULLRAM_BANK11602_DATA_S                                          0
25425 
25426 //*****************************************************************************
25427 //
25428 // Register: RFC_ULLRAM_O_BANK11603
25429 //
25430 //*****************************************************************************
25431 // Field:  [31:0] DATA
25432 //
25433 // SRAM data
25434 #define RFC_ULLRAM_BANK11603_DATA_W                                         32
25435 #define RFC_ULLRAM_BANK11603_DATA_M                                 0xFFFFFFFF
25436 #define RFC_ULLRAM_BANK11603_DATA_S                                          0
25437 
25438 //*****************************************************************************
25439 //
25440 // Register: RFC_ULLRAM_O_BANK11604
25441 //
25442 //*****************************************************************************
25443 // Field:  [31:0] DATA
25444 //
25445 // SRAM data
25446 #define RFC_ULLRAM_BANK11604_DATA_W                                         32
25447 #define RFC_ULLRAM_BANK11604_DATA_M                                 0xFFFFFFFF
25448 #define RFC_ULLRAM_BANK11604_DATA_S                                          0
25449 
25450 //*****************************************************************************
25451 //
25452 // Register: RFC_ULLRAM_O_BANK11605
25453 //
25454 //*****************************************************************************
25455 // Field:  [31:0] DATA
25456 //
25457 // SRAM data
25458 #define RFC_ULLRAM_BANK11605_DATA_W                                         32
25459 #define RFC_ULLRAM_BANK11605_DATA_M                                 0xFFFFFFFF
25460 #define RFC_ULLRAM_BANK11605_DATA_S                                          0
25461 
25462 //*****************************************************************************
25463 //
25464 // Register: RFC_ULLRAM_O_BANK11606
25465 //
25466 //*****************************************************************************
25467 // Field:  [31:0] DATA
25468 //
25469 // SRAM data
25470 #define RFC_ULLRAM_BANK11606_DATA_W                                         32
25471 #define RFC_ULLRAM_BANK11606_DATA_M                                 0xFFFFFFFF
25472 #define RFC_ULLRAM_BANK11606_DATA_S                                          0
25473 
25474 //*****************************************************************************
25475 //
25476 // Register: RFC_ULLRAM_O_BANK11607
25477 //
25478 //*****************************************************************************
25479 // Field:  [31:0] DATA
25480 //
25481 // SRAM data
25482 #define RFC_ULLRAM_BANK11607_DATA_W                                         32
25483 #define RFC_ULLRAM_BANK11607_DATA_M                                 0xFFFFFFFF
25484 #define RFC_ULLRAM_BANK11607_DATA_S                                          0
25485 
25486 //*****************************************************************************
25487 //
25488 // Register: RFC_ULLRAM_O_BANK11608
25489 //
25490 //*****************************************************************************
25491 // Field:  [31:0] DATA
25492 //
25493 // SRAM data
25494 #define RFC_ULLRAM_BANK11608_DATA_W                                         32
25495 #define RFC_ULLRAM_BANK11608_DATA_M                                 0xFFFFFFFF
25496 #define RFC_ULLRAM_BANK11608_DATA_S                                          0
25497 
25498 //*****************************************************************************
25499 //
25500 // Register: RFC_ULLRAM_O_BANK11609
25501 //
25502 //*****************************************************************************
25503 // Field:  [31:0] DATA
25504 //
25505 // SRAM data
25506 #define RFC_ULLRAM_BANK11609_DATA_W                                         32
25507 #define RFC_ULLRAM_BANK11609_DATA_M                                 0xFFFFFFFF
25508 #define RFC_ULLRAM_BANK11609_DATA_S                                          0
25509 
25510 //*****************************************************************************
25511 //
25512 // Register: RFC_ULLRAM_O_BANK11610
25513 //
25514 //*****************************************************************************
25515 // Field:  [31:0] DATA
25516 //
25517 // SRAM data
25518 #define RFC_ULLRAM_BANK11610_DATA_W                                         32
25519 #define RFC_ULLRAM_BANK11610_DATA_M                                 0xFFFFFFFF
25520 #define RFC_ULLRAM_BANK11610_DATA_S                                          0
25521 
25522 //*****************************************************************************
25523 //
25524 // Register: RFC_ULLRAM_O_BANK11611
25525 //
25526 //*****************************************************************************
25527 // Field:  [31:0] DATA
25528 //
25529 // SRAM data
25530 #define RFC_ULLRAM_BANK11611_DATA_W                                         32
25531 #define RFC_ULLRAM_BANK11611_DATA_M                                 0xFFFFFFFF
25532 #define RFC_ULLRAM_BANK11611_DATA_S                                          0
25533 
25534 //*****************************************************************************
25535 //
25536 // Register: RFC_ULLRAM_O_BANK11612
25537 //
25538 //*****************************************************************************
25539 // Field:  [31:0] DATA
25540 //
25541 // SRAM data
25542 #define RFC_ULLRAM_BANK11612_DATA_W                                         32
25543 #define RFC_ULLRAM_BANK11612_DATA_M                                 0xFFFFFFFF
25544 #define RFC_ULLRAM_BANK11612_DATA_S                                          0
25545 
25546 //*****************************************************************************
25547 //
25548 // Register: RFC_ULLRAM_O_BANK11613
25549 //
25550 //*****************************************************************************
25551 // Field:  [31:0] DATA
25552 //
25553 // SRAM data
25554 #define RFC_ULLRAM_BANK11613_DATA_W                                         32
25555 #define RFC_ULLRAM_BANK11613_DATA_M                                 0xFFFFFFFF
25556 #define RFC_ULLRAM_BANK11613_DATA_S                                          0
25557 
25558 //*****************************************************************************
25559 //
25560 // Register: RFC_ULLRAM_O_BANK11614
25561 //
25562 //*****************************************************************************
25563 // Field:  [31:0] DATA
25564 //
25565 // SRAM data
25566 #define RFC_ULLRAM_BANK11614_DATA_W                                         32
25567 #define RFC_ULLRAM_BANK11614_DATA_M                                 0xFFFFFFFF
25568 #define RFC_ULLRAM_BANK11614_DATA_S                                          0
25569 
25570 //*****************************************************************************
25571 //
25572 // Register: RFC_ULLRAM_O_BANK11615
25573 //
25574 //*****************************************************************************
25575 // Field:  [31:0] DATA
25576 //
25577 // SRAM data
25578 #define RFC_ULLRAM_BANK11615_DATA_W                                         32
25579 #define RFC_ULLRAM_BANK11615_DATA_M                                 0xFFFFFFFF
25580 #define RFC_ULLRAM_BANK11615_DATA_S                                          0
25581 
25582 //*****************************************************************************
25583 //
25584 // Register: RFC_ULLRAM_O_BANK11616
25585 //
25586 //*****************************************************************************
25587 // Field:  [31:0] DATA
25588 //
25589 // SRAM data
25590 #define RFC_ULLRAM_BANK11616_DATA_W                                         32
25591 #define RFC_ULLRAM_BANK11616_DATA_M                                 0xFFFFFFFF
25592 #define RFC_ULLRAM_BANK11616_DATA_S                                          0
25593 
25594 //*****************************************************************************
25595 //
25596 // Register: RFC_ULLRAM_O_BANK11617
25597 //
25598 //*****************************************************************************
25599 // Field:  [31:0] DATA
25600 //
25601 // SRAM data
25602 #define RFC_ULLRAM_BANK11617_DATA_W                                         32
25603 #define RFC_ULLRAM_BANK11617_DATA_M                                 0xFFFFFFFF
25604 #define RFC_ULLRAM_BANK11617_DATA_S                                          0
25605 
25606 //*****************************************************************************
25607 //
25608 // Register: RFC_ULLRAM_O_BANK11618
25609 //
25610 //*****************************************************************************
25611 // Field:  [31:0] DATA
25612 //
25613 // SRAM data
25614 #define RFC_ULLRAM_BANK11618_DATA_W                                         32
25615 #define RFC_ULLRAM_BANK11618_DATA_M                                 0xFFFFFFFF
25616 #define RFC_ULLRAM_BANK11618_DATA_S                                          0
25617 
25618 //*****************************************************************************
25619 //
25620 // Register: RFC_ULLRAM_O_BANK11619
25621 //
25622 //*****************************************************************************
25623 // Field:  [31:0] DATA
25624 //
25625 // SRAM data
25626 #define RFC_ULLRAM_BANK11619_DATA_W                                         32
25627 #define RFC_ULLRAM_BANK11619_DATA_M                                 0xFFFFFFFF
25628 #define RFC_ULLRAM_BANK11619_DATA_S                                          0
25629 
25630 //*****************************************************************************
25631 //
25632 // Register: RFC_ULLRAM_O_BANK11620
25633 //
25634 //*****************************************************************************
25635 // Field:  [31:0] DATA
25636 //
25637 // SRAM data
25638 #define RFC_ULLRAM_BANK11620_DATA_W                                         32
25639 #define RFC_ULLRAM_BANK11620_DATA_M                                 0xFFFFFFFF
25640 #define RFC_ULLRAM_BANK11620_DATA_S                                          0
25641 
25642 //*****************************************************************************
25643 //
25644 // Register: RFC_ULLRAM_O_BANK11621
25645 //
25646 //*****************************************************************************
25647 // Field:  [31:0] DATA
25648 //
25649 // SRAM data
25650 #define RFC_ULLRAM_BANK11621_DATA_W                                         32
25651 #define RFC_ULLRAM_BANK11621_DATA_M                                 0xFFFFFFFF
25652 #define RFC_ULLRAM_BANK11621_DATA_S                                          0
25653 
25654 //*****************************************************************************
25655 //
25656 // Register: RFC_ULLRAM_O_BANK11622
25657 //
25658 //*****************************************************************************
25659 // Field:  [31:0] DATA
25660 //
25661 // SRAM data
25662 #define RFC_ULLRAM_BANK11622_DATA_W                                         32
25663 #define RFC_ULLRAM_BANK11622_DATA_M                                 0xFFFFFFFF
25664 #define RFC_ULLRAM_BANK11622_DATA_S                                          0
25665 
25666 //*****************************************************************************
25667 //
25668 // Register: RFC_ULLRAM_O_BANK11623
25669 //
25670 //*****************************************************************************
25671 // Field:  [31:0] DATA
25672 //
25673 // SRAM data
25674 #define RFC_ULLRAM_BANK11623_DATA_W                                         32
25675 #define RFC_ULLRAM_BANK11623_DATA_M                                 0xFFFFFFFF
25676 #define RFC_ULLRAM_BANK11623_DATA_S                                          0
25677 
25678 //*****************************************************************************
25679 //
25680 // Register: RFC_ULLRAM_O_BANK11624
25681 //
25682 //*****************************************************************************
25683 // Field:  [31:0] DATA
25684 //
25685 // SRAM data
25686 #define RFC_ULLRAM_BANK11624_DATA_W                                         32
25687 #define RFC_ULLRAM_BANK11624_DATA_M                                 0xFFFFFFFF
25688 #define RFC_ULLRAM_BANK11624_DATA_S                                          0
25689 
25690 //*****************************************************************************
25691 //
25692 // Register: RFC_ULLRAM_O_BANK11625
25693 //
25694 //*****************************************************************************
25695 // Field:  [31:0] DATA
25696 //
25697 // SRAM data
25698 #define RFC_ULLRAM_BANK11625_DATA_W                                         32
25699 #define RFC_ULLRAM_BANK11625_DATA_M                                 0xFFFFFFFF
25700 #define RFC_ULLRAM_BANK11625_DATA_S                                          0
25701 
25702 //*****************************************************************************
25703 //
25704 // Register: RFC_ULLRAM_O_BANK11626
25705 //
25706 //*****************************************************************************
25707 // Field:  [31:0] DATA
25708 //
25709 // SRAM data
25710 #define RFC_ULLRAM_BANK11626_DATA_W                                         32
25711 #define RFC_ULLRAM_BANK11626_DATA_M                                 0xFFFFFFFF
25712 #define RFC_ULLRAM_BANK11626_DATA_S                                          0
25713 
25714 //*****************************************************************************
25715 //
25716 // Register: RFC_ULLRAM_O_BANK11627
25717 //
25718 //*****************************************************************************
25719 // Field:  [31:0] DATA
25720 //
25721 // SRAM data
25722 #define RFC_ULLRAM_BANK11627_DATA_W                                         32
25723 #define RFC_ULLRAM_BANK11627_DATA_M                                 0xFFFFFFFF
25724 #define RFC_ULLRAM_BANK11627_DATA_S                                          0
25725 
25726 //*****************************************************************************
25727 //
25728 // Register: RFC_ULLRAM_O_BANK11628
25729 //
25730 //*****************************************************************************
25731 // Field:  [31:0] DATA
25732 //
25733 // SRAM data
25734 #define RFC_ULLRAM_BANK11628_DATA_W                                         32
25735 #define RFC_ULLRAM_BANK11628_DATA_M                                 0xFFFFFFFF
25736 #define RFC_ULLRAM_BANK11628_DATA_S                                          0
25737 
25738 //*****************************************************************************
25739 //
25740 // Register: RFC_ULLRAM_O_BANK11629
25741 //
25742 //*****************************************************************************
25743 // Field:  [31:0] DATA
25744 //
25745 // SRAM data
25746 #define RFC_ULLRAM_BANK11629_DATA_W                                         32
25747 #define RFC_ULLRAM_BANK11629_DATA_M                                 0xFFFFFFFF
25748 #define RFC_ULLRAM_BANK11629_DATA_S                                          0
25749 
25750 //*****************************************************************************
25751 //
25752 // Register: RFC_ULLRAM_O_BANK11630
25753 //
25754 //*****************************************************************************
25755 // Field:  [31:0] DATA
25756 //
25757 // SRAM data
25758 #define RFC_ULLRAM_BANK11630_DATA_W                                         32
25759 #define RFC_ULLRAM_BANK11630_DATA_M                                 0xFFFFFFFF
25760 #define RFC_ULLRAM_BANK11630_DATA_S                                          0
25761 
25762 //*****************************************************************************
25763 //
25764 // Register: RFC_ULLRAM_O_BANK11631
25765 //
25766 //*****************************************************************************
25767 // Field:  [31:0] DATA
25768 //
25769 // SRAM data
25770 #define RFC_ULLRAM_BANK11631_DATA_W                                         32
25771 #define RFC_ULLRAM_BANK11631_DATA_M                                 0xFFFFFFFF
25772 #define RFC_ULLRAM_BANK11631_DATA_S                                          0
25773 
25774 //*****************************************************************************
25775 //
25776 // Register: RFC_ULLRAM_O_BANK11632
25777 //
25778 //*****************************************************************************
25779 // Field:  [31:0] DATA
25780 //
25781 // SRAM data
25782 #define RFC_ULLRAM_BANK11632_DATA_W                                         32
25783 #define RFC_ULLRAM_BANK11632_DATA_M                                 0xFFFFFFFF
25784 #define RFC_ULLRAM_BANK11632_DATA_S                                          0
25785 
25786 //*****************************************************************************
25787 //
25788 // Register: RFC_ULLRAM_O_BANK11633
25789 //
25790 //*****************************************************************************
25791 // Field:  [31:0] DATA
25792 //
25793 // SRAM data
25794 #define RFC_ULLRAM_BANK11633_DATA_W                                         32
25795 #define RFC_ULLRAM_BANK11633_DATA_M                                 0xFFFFFFFF
25796 #define RFC_ULLRAM_BANK11633_DATA_S                                          0
25797 
25798 //*****************************************************************************
25799 //
25800 // Register: RFC_ULLRAM_O_BANK11634
25801 //
25802 //*****************************************************************************
25803 // Field:  [31:0] DATA
25804 //
25805 // SRAM data
25806 #define RFC_ULLRAM_BANK11634_DATA_W                                         32
25807 #define RFC_ULLRAM_BANK11634_DATA_M                                 0xFFFFFFFF
25808 #define RFC_ULLRAM_BANK11634_DATA_S                                          0
25809 
25810 //*****************************************************************************
25811 //
25812 // Register: RFC_ULLRAM_O_BANK11635
25813 //
25814 //*****************************************************************************
25815 // Field:  [31:0] DATA
25816 //
25817 // SRAM data
25818 #define RFC_ULLRAM_BANK11635_DATA_W                                         32
25819 #define RFC_ULLRAM_BANK11635_DATA_M                                 0xFFFFFFFF
25820 #define RFC_ULLRAM_BANK11635_DATA_S                                          0
25821 
25822 //*****************************************************************************
25823 //
25824 // Register: RFC_ULLRAM_O_BANK11636
25825 //
25826 //*****************************************************************************
25827 // Field:  [31:0] DATA
25828 //
25829 // SRAM data
25830 #define RFC_ULLRAM_BANK11636_DATA_W                                         32
25831 #define RFC_ULLRAM_BANK11636_DATA_M                                 0xFFFFFFFF
25832 #define RFC_ULLRAM_BANK11636_DATA_S                                          0
25833 
25834 //*****************************************************************************
25835 //
25836 // Register: RFC_ULLRAM_O_BANK11637
25837 //
25838 //*****************************************************************************
25839 // Field:  [31:0] DATA
25840 //
25841 // SRAM data
25842 #define RFC_ULLRAM_BANK11637_DATA_W                                         32
25843 #define RFC_ULLRAM_BANK11637_DATA_M                                 0xFFFFFFFF
25844 #define RFC_ULLRAM_BANK11637_DATA_S                                          0
25845 
25846 //*****************************************************************************
25847 //
25848 // Register: RFC_ULLRAM_O_BANK11638
25849 //
25850 //*****************************************************************************
25851 // Field:  [31:0] DATA
25852 //
25853 // SRAM data
25854 #define RFC_ULLRAM_BANK11638_DATA_W                                         32
25855 #define RFC_ULLRAM_BANK11638_DATA_M                                 0xFFFFFFFF
25856 #define RFC_ULLRAM_BANK11638_DATA_S                                          0
25857 
25858 //*****************************************************************************
25859 //
25860 // Register: RFC_ULLRAM_O_BANK11639
25861 //
25862 //*****************************************************************************
25863 // Field:  [31:0] DATA
25864 //
25865 // SRAM data
25866 #define RFC_ULLRAM_BANK11639_DATA_W                                         32
25867 #define RFC_ULLRAM_BANK11639_DATA_M                                 0xFFFFFFFF
25868 #define RFC_ULLRAM_BANK11639_DATA_S                                          0
25869 
25870 //*****************************************************************************
25871 //
25872 // Register: RFC_ULLRAM_O_BANK11640
25873 //
25874 //*****************************************************************************
25875 // Field:  [31:0] DATA
25876 //
25877 // SRAM data
25878 #define RFC_ULLRAM_BANK11640_DATA_W                                         32
25879 #define RFC_ULLRAM_BANK11640_DATA_M                                 0xFFFFFFFF
25880 #define RFC_ULLRAM_BANK11640_DATA_S                                          0
25881 
25882 //*****************************************************************************
25883 //
25884 // Register: RFC_ULLRAM_O_BANK11641
25885 //
25886 //*****************************************************************************
25887 // Field:  [31:0] DATA
25888 //
25889 // SRAM data
25890 #define RFC_ULLRAM_BANK11641_DATA_W                                         32
25891 #define RFC_ULLRAM_BANK11641_DATA_M                                 0xFFFFFFFF
25892 #define RFC_ULLRAM_BANK11641_DATA_S                                          0
25893 
25894 //*****************************************************************************
25895 //
25896 // Register: RFC_ULLRAM_O_BANK11642
25897 //
25898 //*****************************************************************************
25899 // Field:  [31:0] DATA
25900 //
25901 // SRAM data
25902 #define RFC_ULLRAM_BANK11642_DATA_W                                         32
25903 #define RFC_ULLRAM_BANK11642_DATA_M                                 0xFFFFFFFF
25904 #define RFC_ULLRAM_BANK11642_DATA_S                                          0
25905 
25906 //*****************************************************************************
25907 //
25908 // Register: RFC_ULLRAM_O_BANK11643
25909 //
25910 //*****************************************************************************
25911 // Field:  [31:0] DATA
25912 //
25913 // SRAM data
25914 #define RFC_ULLRAM_BANK11643_DATA_W                                         32
25915 #define RFC_ULLRAM_BANK11643_DATA_M                                 0xFFFFFFFF
25916 #define RFC_ULLRAM_BANK11643_DATA_S                                          0
25917 
25918 //*****************************************************************************
25919 //
25920 // Register: RFC_ULLRAM_O_BANK11644
25921 //
25922 //*****************************************************************************
25923 // Field:  [31:0] DATA
25924 //
25925 // SRAM data
25926 #define RFC_ULLRAM_BANK11644_DATA_W                                         32
25927 #define RFC_ULLRAM_BANK11644_DATA_M                                 0xFFFFFFFF
25928 #define RFC_ULLRAM_BANK11644_DATA_S                                          0
25929 
25930 //*****************************************************************************
25931 //
25932 // Register: RFC_ULLRAM_O_BANK11645
25933 //
25934 //*****************************************************************************
25935 // Field:  [31:0] DATA
25936 //
25937 // SRAM data
25938 #define RFC_ULLRAM_BANK11645_DATA_W                                         32
25939 #define RFC_ULLRAM_BANK11645_DATA_M                                 0xFFFFFFFF
25940 #define RFC_ULLRAM_BANK11645_DATA_S                                          0
25941 
25942 //*****************************************************************************
25943 //
25944 // Register: RFC_ULLRAM_O_BANK11646
25945 //
25946 //*****************************************************************************
25947 // Field:  [31:0] DATA
25948 //
25949 // SRAM data
25950 #define RFC_ULLRAM_BANK11646_DATA_W                                         32
25951 #define RFC_ULLRAM_BANK11646_DATA_M                                 0xFFFFFFFF
25952 #define RFC_ULLRAM_BANK11646_DATA_S                                          0
25953 
25954 //*****************************************************************************
25955 //
25956 // Register: RFC_ULLRAM_O_BANK11647
25957 //
25958 //*****************************************************************************
25959 // Field:  [31:0] DATA
25960 //
25961 // SRAM data
25962 #define RFC_ULLRAM_BANK11647_DATA_W                                         32
25963 #define RFC_ULLRAM_BANK11647_DATA_M                                 0xFFFFFFFF
25964 #define RFC_ULLRAM_BANK11647_DATA_S                                          0
25965 
25966 //*****************************************************************************
25967 //
25968 // Register: RFC_ULLRAM_O_BANK11648
25969 //
25970 //*****************************************************************************
25971 // Field:  [31:0] DATA
25972 //
25973 // SRAM data
25974 #define RFC_ULLRAM_BANK11648_DATA_W                                         32
25975 #define RFC_ULLRAM_BANK11648_DATA_M                                 0xFFFFFFFF
25976 #define RFC_ULLRAM_BANK11648_DATA_S                                          0
25977 
25978 //*****************************************************************************
25979 //
25980 // Register: RFC_ULLRAM_O_BANK11649
25981 //
25982 //*****************************************************************************
25983 // Field:  [31:0] DATA
25984 //
25985 // SRAM data
25986 #define RFC_ULLRAM_BANK11649_DATA_W                                         32
25987 #define RFC_ULLRAM_BANK11649_DATA_M                                 0xFFFFFFFF
25988 #define RFC_ULLRAM_BANK11649_DATA_S                                          0
25989 
25990 //*****************************************************************************
25991 //
25992 // Register: RFC_ULLRAM_O_BANK11650
25993 //
25994 //*****************************************************************************
25995 // Field:  [31:0] DATA
25996 //
25997 // SRAM data
25998 #define RFC_ULLRAM_BANK11650_DATA_W                                         32
25999 #define RFC_ULLRAM_BANK11650_DATA_M                                 0xFFFFFFFF
26000 #define RFC_ULLRAM_BANK11650_DATA_S                                          0
26001 
26002 //*****************************************************************************
26003 //
26004 // Register: RFC_ULLRAM_O_BANK11651
26005 //
26006 //*****************************************************************************
26007 // Field:  [31:0] DATA
26008 //
26009 // SRAM data
26010 #define RFC_ULLRAM_BANK11651_DATA_W                                         32
26011 #define RFC_ULLRAM_BANK11651_DATA_M                                 0xFFFFFFFF
26012 #define RFC_ULLRAM_BANK11651_DATA_S                                          0
26013 
26014 //*****************************************************************************
26015 //
26016 // Register: RFC_ULLRAM_O_BANK11652
26017 //
26018 //*****************************************************************************
26019 // Field:  [31:0] DATA
26020 //
26021 // SRAM data
26022 #define RFC_ULLRAM_BANK11652_DATA_W                                         32
26023 #define RFC_ULLRAM_BANK11652_DATA_M                                 0xFFFFFFFF
26024 #define RFC_ULLRAM_BANK11652_DATA_S                                          0
26025 
26026 //*****************************************************************************
26027 //
26028 // Register: RFC_ULLRAM_O_BANK11653
26029 //
26030 //*****************************************************************************
26031 // Field:  [31:0] DATA
26032 //
26033 // SRAM data
26034 #define RFC_ULLRAM_BANK11653_DATA_W                                         32
26035 #define RFC_ULLRAM_BANK11653_DATA_M                                 0xFFFFFFFF
26036 #define RFC_ULLRAM_BANK11653_DATA_S                                          0
26037 
26038 //*****************************************************************************
26039 //
26040 // Register: RFC_ULLRAM_O_BANK11654
26041 //
26042 //*****************************************************************************
26043 // Field:  [31:0] DATA
26044 //
26045 // SRAM data
26046 #define RFC_ULLRAM_BANK11654_DATA_W                                         32
26047 #define RFC_ULLRAM_BANK11654_DATA_M                                 0xFFFFFFFF
26048 #define RFC_ULLRAM_BANK11654_DATA_S                                          0
26049 
26050 //*****************************************************************************
26051 //
26052 // Register: RFC_ULLRAM_O_BANK11655
26053 //
26054 //*****************************************************************************
26055 // Field:  [31:0] DATA
26056 //
26057 // SRAM data
26058 #define RFC_ULLRAM_BANK11655_DATA_W                                         32
26059 #define RFC_ULLRAM_BANK11655_DATA_M                                 0xFFFFFFFF
26060 #define RFC_ULLRAM_BANK11655_DATA_S                                          0
26061 
26062 //*****************************************************************************
26063 //
26064 // Register: RFC_ULLRAM_O_BANK11656
26065 //
26066 //*****************************************************************************
26067 // Field:  [31:0] DATA
26068 //
26069 // SRAM data
26070 #define RFC_ULLRAM_BANK11656_DATA_W                                         32
26071 #define RFC_ULLRAM_BANK11656_DATA_M                                 0xFFFFFFFF
26072 #define RFC_ULLRAM_BANK11656_DATA_S                                          0
26073 
26074 //*****************************************************************************
26075 //
26076 // Register: RFC_ULLRAM_O_BANK11657
26077 //
26078 //*****************************************************************************
26079 // Field:  [31:0] DATA
26080 //
26081 // SRAM data
26082 #define RFC_ULLRAM_BANK11657_DATA_W                                         32
26083 #define RFC_ULLRAM_BANK11657_DATA_M                                 0xFFFFFFFF
26084 #define RFC_ULLRAM_BANK11657_DATA_S                                          0
26085 
26086 //*****************************************************************************
26087 //
26088 // Register: RFC_ULLRAM_O_BANK11658
26089 //
26090 //*****************************************************************************
26091 // Field:  [31:0] DATA
26092 //
26093 // SRAM data
26094 #define RFC_ULLRAM_BANK11658_DATA_W                                         32
26095 #define RFC_ULLRAM_BANK11658_DATA_M                                 0xFFFFFFFF
26096 #define RFC_ULLRAM_BANK11658_DATA_S                                          0
26097 
26098 //*****************************************************************************
26099 //
26100 // Register: RFC_ULLRAM_O_BANK11659
26101 //
26102 //*****************************************************************************
26103 // Field:  [31:0] DATA
26104 //
26105 // SRAM data
26106 #define RFC_ULLRAM_BANK11659_DATA_W                                         32
26107 #define RFC_ULLRAM_BANK11659_DATA_M                                 0xFFFFFFFF
26108 #define RFC_ULLRAM_BANK11659_DATA_S                                          0
26109 
26110 //*****************************************************************************
26111 //
26112 // Register: RFC_ULLRAM_O_BANK11660
26113 //
26114 //*****************************************************************************
26115 // Field:  [31:0] DATA
26116 //
26117 // SRAM data
26118 #define RFC_ULLRAM_BANK11660_DATA_W                                         32
26119 #define RFC_ULLRAM_BANK11660_DATA_M                                 0xFFFFFFFF
26120 #define RFC_ULLRAM_BANK11660_DATA_S                                          0
26121 
26122 //*****************************************************************************
26123 //
26124 // Register: RFC_ULLRAM_O_BANK11661
26125 //
26126 //*****************************************************************************
26127 // Field:  [31:0] DATA
26128 //
26129 // SRAM data
26130 #define RFC_ULLRAM_BANK11661_DATA_W                                         32
26131 #define RFC_ULLRAM_BANK11661_DATA_M                                 0xFFFFFFFF
26132 #define RFC_ULLRAM_BANK11661_DATA_S                                          0
26133 
26134 //*****************************************************************************
26135 //
26136 // Register: RFC_ULLRAM_O_BANK11662
26137 //
26138 //*****************************************************************************
26139 // Field:  [31:0] DATA
26140 //
26141 // SRAM data
26142 #define RFC_ULLRAM_BANK11662_DATA_W                                         32
26143 #define RFC_ULLRAM_BANK11662_DATA_M                                 0xFFFFFFFF
26144 #define RFC_ULLRAM_BANK11662_DATA_S                                          0
26145 
26146 //*****************************************************************************
26147 //
26148 // Register: RFC_ULLRAM_O_BANK11663
26149 //
26150 //*****************************************************************************
26151 // Field:  [31:0] DATA
26152 //
26153 // SRAM data
26154 #define RFC_ULLRAM_BANK11663_DATA_W                                         32
26155 #define RFC_ULLRAM_BANK11663_DATA_M                                 0xFFFFFFFF
26156 #define RFC_ULLRAM_BANK11663_DATA_S                                          0
26157 
26158 //*****************************************************************************
26159 //
26160 // Register: RFC_ULLRAM_O_BANK11664
26161 //
26162 //*****************************************************************************
26163 // Field:  [31:0] DATA
26164 //
26165 // SRAM data
26166 #define RFC_ULLRAM_BANK11664_DATA_W                                         32
26167 #define RFC_ULLRAM_BANK11664_DATA_M                                 0xFFFFFFFF
26168 #define RFC_ULLRAM_BANK11664_DATA_S                                          0
26169 
26170 //*****************************************************************************
26171 //
26172 // Register: RFC_ULLRAM_O_BANK11665
26173 //
26174 //*****************************************************************************
26175 // Field:  [31:0] DATA
26176 //
26177 // SRAM data
26178 #define RFC_ULLRAM_BANK11665_DATA_W                                         32
26179 #define RFC_ULLRAM_BANK11665_DATA_M                                 0xFFFFFFFF
26180 #define RFC_ULLRAM_BANK11665_DATA_S                                          0
26181 
26182 //*****************************************************************************
26183 //
26184 // Register: RFC_ULLRAM_O_BANK11666
26185 //
26186 //*****************************************************************************
26187 // Field:  [31:0] DATA
26188 //
26189 // SRAM data
26190 #define RFC_ULLRAM_BANK11666_DATA_W                                         32
26191 #define RFC_ULLRAM_BANK11666_DATA_M                                 0xFFFFFFFF
26192 #define RFC_ULLRAM_BANK11666_DATA_S                                          0
26193 
26194 //*****************************************************************************
26195 //
26196 // Register: RFC_ULLRAM_O_BANK11667
26197 //
26198 //*****************************************************************************
26199 // Field:  [31:0] DATA
26200 //
26201 // SRAM data
26202 #define RFC_ULLRAM_BANK11667_DATA_W                                         32
26203 #define RFC_ULLRAM_BANK11667_DATA_M                                 0xFFFFFFFF
26204 #define RFC_ULLRAM_BANK11667_DATA_S                                          0
26205 
26206 //*****************************************************************************
26207 //
26208 // Register: RFC_ULLRAM_O_BANK11668
26209 //
26210 //*****************************************************************************
26211 // Field:  [31:0] DATA
26212 //
26213 // SRAM data
26214 #define RFC_ULLRAM_BANK11668_DATA_W                                         32
26215 #define RFC_ULLRAM_BANK11668_DATA_M                                 0xFFFFFFFF
26216 #define RFC_ULLRAM_BANK11668_DATA_S                                          0
26217 
26218 //*****************************************************************************
26219 //
26220 // Register: RFC_ULLRAM_O_BANK11669
26221 //
26222 //*****************************************************************************
26223 // Field:  [31:0] DATA
26224 //
26225 // SRAM data
26226 #define RFC_ULLRAM_BANK11669_DATA_W                                         32
26227 #define RFC_ULLRAM_BANK11669_DATA_M                                 0xFFFFFFFF
26228 #define RFC_ULLRAM_BANK11669_DATA_S                                          0
26229 
26230 //*****************************************************************************
26231 //
26232 // Register: RFC_ULLRAM_O_BANK11670
26233 //
26234 //*****************************************************************************
26235 // Field:  [31:0] DATA
26236 //
26237 // SRAM data
26238 #define RFC_ULLRAM_BANK11670_DATA_W                                         32
26239 #define RFC_ULLRAM_BANK11670_DATA_M                                 0xFFFFFFFF
26240 #define RFC_ULLRAM_BANK11670_DATA_S                                          0
26241 
26242 //*****************************************************************************
26243 //
26244 // Register: RFC_ULLRAM_O_BANK11671
26245 //
26246 //*****************************************************************************
26247 // Field:  [31:0] DATA
26248 //
26249 // SRAM data
26250 #define RFC_ULLRAM_BANK11671_DATA_W                                         32
26251 #define RFC_ULLRAM_BANK11671_DATA_M                                 0xFFFFFFFF
26252 #define RFC_ULLRAM_BANK11671_DATA_S                                          0
26253 
26254 //*****************************************************************************
26255 //
26256 // Register: RFC_ULLRAM_O_BANK11672
26257 //
26258 //*****************************************************************************
26259 // Field:  [31:0] DATA
26260 //
26261 // SRAM data
26262 #define RFC_ULLRAM_BANK11672_DATA_W                                         32
26263 #define RFC_ULLRAM_BANK11672_DATA_M                                 0xFFFFFFFF
26264 #define RFC_ULLRAM_BANK11672_DATA_S                                          0
26265 
26266 //*****************************************************************************
26267 //
26268 // Register: RFC_ULLRAM_O_BANK11673
26269 //
26270 //*****************************************************************************
26271 // Field:  [31:0] DATA
26272 //
26273 // SRAM data
26274 #define RFC_ULLRAM_BANK11673_DATA_W                                         32
26275 #define RFC_ULLRAM_BANK11673_DATA_M                                 0xFFFFFFFF
26276 #define RFC_ULLRAM_BANK11673_DATA_S                                          0
26277 
26278 //*****************************************************************************
26279 //
26280 // Register: RFC_ULLRAM_O_BANK11674
26281 //
26282 //*****************************************************************************
26283 // Field:  [31:0] DATA
26284 //
26285 // SRAM data
26286 #define RFC_ULLRAM_BANK11674_DATA_W                                         32
26287 #define RFC_ULLRAM_BANK11674_DATA_M                                 0xFFFFFFFF
26288 #define RFC_ULLRAM_BANK11674_DATA_S                                          0
26289 
26290 //*****************************************************************************
26291 //
26292 // Register: RFC_ULLRAM_O_BANK11675
26293 //
26294 //*****************************************************************************
26295 // Field:  [31:0] DATA
26296 //
26297 // SRAM data
26298 #define RFC_ULLRAM_BANK11675_DATA_W                                         32
26299 #define RFC_ULLRAM_BANK11675_DATA_M                                 0xFFFFFFFF
26300 #define RFC_ULLRAM_BANK11675_DATA_S                                          0
26301 
26302 //*****************************************************************************
26303 //
26304 // Register: RFC_ULLRAM_O_BANK11676
26305 //
26306 //*****************************************************************************
26307 // Field:  [31:0] DATA
26308 //
26309 // SRAM data
26310 #define RFC_ULLRAM_BANK11676_DATA_W                                         32
26311 #define RFC_ULLRAM_BANK11676_DATA_M                                 0xFFFFFFFF
26312 #define RFC_ULLRAM_BANK11676_DATA_S                                          0
26313 
26314 //*****************************************************************************
26315 //
26316 // Register: RFC_ULLRAM_O_BANK11677
26317 //
26318 //*****************************************************************************
26319 // Field:  [31:0] DATA
26320 //
26321 // SRAM data
26322 #define RFC_ULLRAM_BANK11677_DATA_W                                         32
26323 #define RFC_ULLRAM_BANK11677_DATA_M                                 0xFFFFFFFF
26324 #define RFC_ULLRAM_BANK11677_DATA_S                                          0
26325 
26326 //*****************************************************************************
26327 //
26328 // Register: RFC_ULLRAM_O_BANK11678
26329 //
26330 //*****************************************************************************
26331 // Field:  [31:0] DATA
26332 //
26333 // SRAM data
26334 #define RFC_ULLRAM_BANK11678_DATA_W                                         32
26335 #define RFC_ULLRAM_BANK11678_DATA_M                                 0xFFFFFFFF
26336 #define RFC_ULLRAM_BANK11678_DATA_S                                          0
26337 
26338 //*****************************************************************************
26339 //
26340 // Register: RFC_ULLRAM_O_BANK11679
26341 //
26342 //*****************************************************************************
26343 // Field:  [31:0] DATA
26344 //
26345 // SRAM data
26346 #define RFC_ULLRAM_BANK11679_DATA_W                                         32
26347 #define RFC_ULLRAM_BANK11679_DATA_M                                 0xFFFFFFFF
26348 #define RFC_ULLRAM_BANK11679_DATA_S                                          0
26349 
26350 //*****************************************************************************
26351 //
26352 // Register: RFC_ULLRAM_O_BANK11680
26353 //
26354 //*****************************************************************************
26355 // Field:  [31:0] DATA
26356 //
26357 // SRAM data
26358 #define RFC_ULLRAM_BANK11680_DATA_W                                         32
26359 #define RFC_ULLRAM_BANK11680_DATA_M                                 0xFFFFFFFF
26360 #define RFC_ULLRAM_BANK11680_DATA_S                                          0
26361 
26362 //*****************************************************************************
26363 //
26364 // Register: RFC_ULLRAM_O_BANK11681
26365 //
26366 //*****************************************************************************
26367 // Field:  [31:0] DATA
26368 //
26369 // SRAM data
26370 #define RFC_ULLRAM_BANK11681_DATA_W                                         32
26371 #define RFC_ULLRAM_BANK11681_DATA_M                                 0xFFFFFFFF
26372 #define RFC_ULLRAM_BANK11681_DATA_S                                          0
26373 
26374 //*****************************************************************************
26375 //
26376 // Register: RFC_ULLRAM_O_BANK11682
26377 //
26378 //*****************************************************************************
26379 // Field:  [31:0] DATA
26380 //
26381 // SRAM data
26382 #define RFC_ULLRAM_BANK11682_DATA_W                                         32
26383 #define RFC_ULLRAM_BANK11682_DATA_M                                 0xFFFFFFFF
26384 #define RFC_ULLRAM_BANK11682_DATA_S                                          0
26385 
26386 //*****************************************************************************
26387 //
26388 // Register: RFC_ULLRAM_O_BANK11683
26389 //
26390 //*****************************************************************************
26391 // Field:  [31:0] DATA
26392 //
26393 // SRAM data
26394 #define RFC_ULLRAM_BANK11683_DATA_W                                         32
26395 #define RFC_ULLRAM_BANK11683_DATA_M                                 0xFFFFFFFF
26396 #define RFC_ULLRAM_BANK11683_DATA_S                                          0
26397 
26398 //*****************************************************************************
26399 //
26400 // Register: RFC_ULLRAM_O_BANK11684
26401 //
26402 //*****************************************************************************
26403 // Field:  [31:0] DATA
26404 //
26405 // SRAM data
26406 #define RFC_ULLRAM_BANK11684_DATA_W                                         32
26407 #define RFC_ULLRAM_BANK11684_DATA_M                                 0xFFFFFFFF
26408 #define RFC_ULLRAM_BANK11684_DATA_S                                          0
26409 
26410 //*****************************************************************************
26411 //
26412 // Register: RFC_ULLRAM_O_BANK11685
26413 //
26414 //*****************************************************************************
26415 // Field:  [31:0] DATA
26416 //
26417 // SRAM data
26418 #define RFC_ULLRAM_BANK11685_DATA_W                                         32
26419 #define RFC_ULLRAM_BANK11685_DATA_M                                 0xFFFFFFFF
26420 #define RFC_ULLRAM_BANK11685_DATA_S                                          0
26421 
26422 //*****************************************************************************
26423 //
26424 // Register: RFC_ULLRAM_O_BANK11686
26425 //
26426 //*****************************************************************************
26427 // Field:  [31:0] DATA
26428 //
26429 // SRAM data
26430 #define RFC_ULLRAM_BANK11686_DATA_W                                         32
26431 #define RFC_ULLRAM_BANK11686_DATA_M                                 0xFFFFFFFF
26432 #define RFC_ULLRAM_BANK11686_DATA_S                                          0
26433 
26434 //*****************************************************************************
26435 //
26436 // Register: RFC_ULLRAM_O_BANK11687
26437 //
26438 //*****************************************************************************
26439 // Field:  [31:0] DATA
26440 //
26441 // SRAM data
26442 #define RFC_ULLRAM_BANK11687_DATA_W                                         32
26443 #define RFC_ULLRAM_BANK11687_DATA_M                                 0xFFFFFFFF
26444 #define RFC_ULLRAM_BANK11687_DATA_S                                          0
26445 
26446 //*****************************************************************************
26447 //
26448 // Register: RFC_ULLRAM_O_BANK11688
26449 //
26450 //*****************************************************************************
26451 // Field:  [31:0] DATA
26452 //
26453 // SRAM data
26454 #define RFC_ULLRAM_BANK11688_DATA_W                                         32
26455 #define RFC_ULLRAM_BANK11688_DATA_M                                 0xFFFFFFFF
26456 #define RFC_ULLRAM_BANK11688_DATA_S                                          0
26457 
26458 //*****************************************************************************
26459 //
26460 // Register: RFC_ULLRAM_O_BANK11689
26461 //
26462 //*****************************************************************************
26463 // Field:  [31:0] DATA
26464 //
26465 // SRAM data
26466 #define RFC_ULLRAM_BANK11689_DATA_W                                         32
26467 #define RFC_ULLRAM_BANK11689_DATA_M                                 0xFFFFFFFF
26468 #define RFC_ULLRAM_BANK11689_DATA_S                                          0
26469 
26470 //*****************************************************************************
26471 //
26472 // Register: RFC_ULLRAM_O_BANK11690
26473 //
26474 //*****************************************************************************
26475 // Field:  [31:0] DATA
26476 //
26477 // SRAM data
26478 #define RFC_ULLRAM_BANK11690_DATA_W                                         32
26479 #define RFC_ULLRAM_BANK11690_DATA_M                                 0xFFFFFFFF
26480 #define RFC_ULLRAM_BANK11690_DATA_S                                          0
26481 
26482 //*****************************************************************************
26483 //
26484 // Register: RFC_ULLRAM_O_BANK11691
26485 //
26486 //*****************************************************************************
26487 // Field:  [31:0] DATA
26488 //
26489 // SRAM data
26490 #define RFC_ULLRAM_BANK11691_DATA_W                                         32
26491 #define RFC_ULLRAM_BANK11691_DATA_M                                 0xFFFFFFFF
26492 #define RFC_ULLRAM_BANK11691_DATA_S                                          0
26493 
26494 //*****************************************************************************
26495 //
26496 // Register: RFC_ULLRAM_O_BANK11692
26497 //
26498 //*****************************************************************************
26499 // Field:  [31:0] DATA
26500 //
26501 // SRAM data
26502 #define RFC_ULLRAM_BANK11692_DATA_W                                         32
26503 #define RFC_ULLRAM_BANK11692_DATA_M                                 0xFFFFFFFF
26504 #define RFC_ULLRAM_BANK11692_DATA_S                                          0
26505 
26506 //*****************************************************************************
26507 //
26508 // Register: RFC_ULLRAM_O_BANK11693
26509 //
26510 //*****************************************************************************
26511 // Field:  [31:0] DATA
26512 //
26513 // SRAM data
26514 #define RFC_ULLRAM_BANK11693_DATA_W                                         32
26515 #define RFC_ULLRAM_BANK11693_DATA_M                                 0xFFFFFFFF
26516 #define RFC_ULLRAM_BANK11693_DATA_S                                          0
26517 
26518 //*****************************************************************************
26519 //
26520 // Register: RFC_ULLRAM_O_BANK11694
26521 //
26522 //*****************************************************************************
26523 // Field:  [31:0] DATA
26524 //
26525 // SRAM data
26526 #define RFC_ULLRAM_BANK11694_DATA_W                                         32
26527 #define RFC_ULLRAM_BANK11694_DATA_M                                 0xFFFFFFFF
26528 #define RFC_ULLRAM_BANK11694_DATA_S                                          0
26529 
26530 //*****************************************************************************
26531 //
26532 // Register: RFC_ULLRAM_O_BANK11695
26533 //
26534 //*****************************************************************************
26535 // Field:  [31:0] DATA
26536 //
26537 // SRAM data
26538 #define RFC_ULLRAM_BANK11695_DATA_W                                         32
26539 #define RFC_ULLRAM_BANK11695_DATA_M                                 0xFFFFFFFF
26540 #define RFC_ULLRAM_BANK11695_DATA_S                                          0
26541 
26542 //*****************************************************************************
26543 //
26544 // Register: RFC_ULLRAM_O_BANK11696
26545 //
26546 //*****************************************************************************
26547 // Field:  [31:0] DATA
26548 //
26549 // SRAM data
26550 #define RFC_ULLRAM_BANK11696_DATA_W                                         32
26551 #define RFC_ULLRAM_BANK11696_DATA_M                                 0xFFFFFFFF
26552 #define RFC_ULLRAM_BANK11696_DATA_S                                          0
26553 
26554 //*****************************************************************************
26555 //
26556 // Register: RFC_ULLRAM_O_BANK11697
26557 //
26558 //*****************************************************************************
26559 // Field:  [31:0] DATA
26560 //
26561 // SRAM data
26562 #define RFC_ULLRAM_BANK11697_DATA_W                                         32
26563 #define RFC_ULLRAM_BANK11697_DATA_M                                 0xFFFFFFFF
26564 #define RFC_ULLRAM_BANK11697_DATA_S                                          0
26565 
26566 //*****************************************************************************
26567 //
26568 // Register: RFC_ULLRAM_O_BANK11698
26569 //
26570 //*****************************************************************************
26571 // Field:  [31:0] DATA
26572 //
26573 // SRAM data
26574 #define RFC_ULLRAM_BANK11698_DATA_W                                         32
26575 #define RFC_ULLRAM_BANK11698_DATA_M                                 0xFFFFFFFF
26576 #define RFC_ULLRAM_BANK11698_DATA_S                                          0
26577 
26578 //*****************************************************************************
26579 //
26580 // Register: RFC_ULLRAM_O_BANK11699
26581 //
26582 //*****************************************************************************
26583 // Field:  [31:0] DATA
26584 //
26585 // SRAM data
26586 #define RFC_ULLRAM_BANK11699_DATA_W                                         32
26587 #define RFC_ULLRAM_BANK11699_DATA_M                                 0xFFFFFFFF
26588 #define RFC_ULLRAM_BANK11699_DATA_S                                          0
26589 
26590 //*****************************************************************************
26591 //
26592 // Register: RFC_ULLRAM_O_BANK11700
26593 //
26594 //*****************************************************************************
26595 // Field:  [31:0] DATA
26596 //
26597 // SRAM data
26598 #define RFC_ULLRAM_BANK11700_DATA_W                                         32
26599 #define RFC_ULLRAM_BANK11700_DATA_M                                 0xFFFFFFFF
26600 #define RFC_ULLRAM_BANK11700_DATA_S                                          0
26601 
26602 //*****************************************************************************
26603 //
26604 // Register: RFC_ULLRAM_O_BANK11701
26605 //
26606 //*****************************************************************************
26607 // Field:  [31:0] DATA
26608 //
26609 // SRAM data
26610 #define RFC_ULLRAM_BANK11701_DATA_W                                         32
26611 #define RFC_ULLRAM_BANK11701_DATA_M                                 0xFFFFFFFF
26612 #define RFC_ULLRAM_BANK11701_DATA_S                                          0
26613 
26614 //*****************************************************************************
26615 //
26616 // Register: RFC_ULLRAM_O_BANK11702
26617 //
26618 //*****************************************************************************
26619 // Field:  [31:0] DATA
26620 //
26621 // SRAM data
26622 #define RFC_ULLRAM_BANK11702_DATA_W                                         32
26623 #define RFC_ULLRAM_BANK11702_DATA_M                                 0xFFFFFFFF
26624 #define RFC_ULLRAM_BANK11702_DATA_S                                          0
26625 
26626 //*****************************************************************************
26627 //
26628 // Register: RFC_ULLRAM_O_BANK11703
26629 //
26630 //*****************************************************************************
26631 // Field:  [31:0] DATA
26632 //
26633 // SRAM data
26634 #define RFC_ULLRAM_BANK11703_DATA_W                                         32
26635 #define RFC_ULLRAM_BANK11703_DATA_M                                 0xFFFFFFFF
26636 #define RFC_ULLRAM_BANK11703_DATA_S                                          0
26637 
26638 //*****************************************************************************
26639 //
26640 // Register: RFC_ULLRAM_O_BANK11704
26641 //
26642 //*****************************************************************************
26643 // Field:  [31:0] DATA
26644 //
26645 // SRAM data
26646 #define RFC_ULLRAM_BANK11704_DATA_W                                         32
26647 #define RFC_ULLRAM_BANK11704_DATA_M                                 0xFFFFFFFF
26648 #define RFC_ULLRAM_BANK11704_DATA_S                                          0
26649 
26650 //*****************************************************************************
26651 //
26652 // Register: RFC_ULLRAM_O_BANK11705
26653 //
26654 //*****************************************************************************
26655 // Field:  [31:0] DATA
26656 //
26657 // SRAM data
26658 #define RFC_ULLRAM_BANK11705_DATA_W                                         32
26659 #define RFC_ULLRAM_BANK11705_DATA_M                                 0xFFFFFFFF
26660 #define RFC_ULLRAM_BANK11705_DATA_S                                          0
26661 
26662 //*****************************************************************************
26663 //
26664 // Register: RFC_ULLRAM_O_BANK11706
26665 //
26666 //*****************************************************************************
26667 // Field:  [31:0] DATA
26668 //
26669 // SRAM data
26670 #define RFC_ULLRAM_BANK11706_DATA_W                                         32
26671 #define RFC_ULLRAM_BANK11706_DATA_M                                 0xFFFFFFFF
26672 #define RFC_ULLRAM_BANK11706_DATA_S                                          0
26673 
26674 //*****************************************************************************
26675 //
26676 // Register: RFC_ULLRAM_O_BANK11707
26677 //
26678 //*****************************************************************************
26679 // Field:  [31:0] DATA
26680 //
26681 // SRAM data
26682 #define RFC_ULLRAM_BANK11707_DATA_W                                         32
26683 #define RFC_ULLRAM_BANK11707_DATA_M                                 0xFFFFFFFF
26684 #define RFC_ULLRAM_BANK11707_DATA_S                                          0
26685 
26686 //*****************************************************************************
26687 //
26688 // Register: RFC_ULLRAM_O_BANK11708
26689 //
26690 //*****************************************************************************
26691 // Field:  [31:0] DATA
26692 //
26693 // SRAM data
26694 #define RFC_ULLRAM_BANK11708_DATA_W                                         32
26695 #define RFC_ULLRAM_BANK11708_DATA_M                                 0xFFFFFFFF
26696 #define RFC_ULLRAM_BANK11708_DATA_S                                          0
26697 
26698 //*****************************************************************************
26699 //
26700 // Register: RFC_ULLRAM_O_BANK11709
26701 //
26702 //*****************************************************************************
26703 // Field:  [31:0] DATA
26704 //
26705 // SRAM data
26706 #define RFC_ULLRAM_BANK11709_DATA_W                                         32
26707 #define RFC_ULLRAM_BANK11709_DATA_M                                 0xFFFFFFFF
26708 #define RFC_ULLRAM_BANK11709_DATA_S                                          0
26709 
26710 //*****************************************************************************
26711 //
26712 // Register: RFC_ULLRAM_O_BANK11710
26713 //
26714 //*****************************************************************************
26715 // Field:  [31:0] DATA
26716 //
26717 // SRAM data
26718 #define RFC_ULLRAM_BANK11710_DATA_W                                         32
26719 #define RFC_ULLRAM_BANK11710_DATA_M                                 0xFFFFFFFF
26720 #define RFC_ULLRAM_BANK11710_DATA_S                                          0
26721 
26722 //*****************************************************************************
26723 //
26724 // Register: RFC_ULLRAM_O_BANK11711
26725 //
26726 //*****************************************************************************
26727 // Field:  [31:0] DATA
26728 //
26729 // SRAM data
26730 #define RFC_ULLRAM_BANK11711_DATA_W                                         32
26731 #define RFC_ULLRAM_BANK11711_DATA_M                                 0xFFFFFFFF
26732 #define RFC_ULLRAM_BANK11711_DATA_S                                          0
26733 
26734 //*****************************************************************************
26735 //
26736 // Register: RFC_ULLRAM_O_BANK11712
26737 //
26738 //*****************************************************************************
26739 // Field:  [31:0] DATA
26740 //
26741 // SRAM data
26742 #define RFC_ULLRAM_BANK11712_DATA_W                                         32
26743 #define RFC_ULLRAM_BANK11712_DATA_M                                 0xFFFFFFFF
26744 #define RFC_ULLRAM_BANK11712_DATA_S                                          0
26745 
26746 //*****************************************************************************
26747 //
26748 // Register: RFC_ULLRAM_O_BANK11713
26749 //
26750 //*****************************************************************************
26751 // Field:  [31:0] DATA
26752 //
26753 // SRAM data
26754 #define RFC_ULLRAM_BANK11713_DATA_W                                         32
26755 #define RFC_ULLRAM_BANK11713_DATA_M                                 0xFFFFFFFF
26756 #define RFC_ULLRAM_BANK11713_DATA_S                                          0
26757 
26758 //*****************************************************************************
26759 //
26760 // Register: RFC_ULLRAM_O_BANK11714
26761 //
26762 //*****************************************************************************
26763 // Field:  [31:0] DATA
26764 //
26765 // SRAM data
26766 #define RFC_ULLRAM_BANK11714_DATA_W                                         32
26767 #define RFC_ULLRAM_BANK11714_DATA_M                                 0xFFFFFFFF
26768 #define RFC_ULLRAM_BANK11714_DATA_S                                          0
26769 
26770 //*****************************************************************************
26771 //
26772 // Register: RFC_ULLRAM_O_BANK11715
26773 //
26774 //*****************************************************************************
26775 // Field:  [31:0] DATA
26776 //
26777 // SRAM data
26778 #define RFC_ULLRAM_BANK11715_DATA_W                                         32
26779 #define RFC_ULLRAM_BANK11715_DATA_M                                 0xFFFFFFFF
26780 #define RFC_ULLRAM_BANK11715_DATA_S                                          0
26781 
26782 //*****************************************************************************
26783 //
26784 // Register: RFC_ULLRAM_O_BANK11716
26785 //
26786 //*****************************************************************************
26787 // Field:  [31:0] DATA
26788 //
26789 // SRAM data
26790 #define RFC_ULLRAM_BANK11716_DATA_W                                         32
26791 #define RFC_ULLRAM_BANK11716_DATA_M                                 0xFFFFFFFF
26792 #define RFC_ULLRAM_BANK11716_DATA_S                                          0
26793 
26794 //*****************************************************************************
26795 //
26796 // Register: RFC_ULLRAM_O_BANK11717
26797 //
26798 //*****************************************************************************
26799 // Field:  [31:0] DATA
26800 //
26801 // SRAM data
26802 #define RFC_ULLRAM_BANK11717_DATA_W                                         32
26803 #define RFC_ULLRAM_BANK11717_DATA_M                                 0xFFFFFFFF
26804 #define RFC_ULLRAM_BANK11717_DATA_S                                          0
26805 
26806 //*****************************************************************************
26807 //
26808 // Register: RFC_ULLRAM_O_BANK11718
26809 //
26810 //*****************************************************************************
26811 // Field:  [31:0] DATA
26812 //
26813 // SRAM data
26814 #define RFC_ULLRAM_BANK11718_DATA_W                                         32
26815 #define RFC_ULLRAM_BANK11718_DATA_M                                 0xFFFFFFFF
26816 #define RFC_ULLRAM_BANK11718_DATA_S                                          0
26817 
26818 //*****************************************************************************
26819 //
26820 // Register: RFC_ULLRAM_O_BANK11719
26821 //
26822 //*****************************************************************************
26823 // Field:  [31:0] DATA
26824 //
26825 // SRAM data
26826 #define RFC_ULLRAM_BANK11719_DATA_W                                         32
26827 #define RFC_ULLRAM_BANK11719_DATA_M                                 0xFFFFFFFF
26828 #define RFC_ULLRAM_BANK11719_DATA_S                                          0
26829 
26830 //*****************************************************************************
26831 //
26832 // Register: RFC_ULLRAM_O_BANK11720
26833 //
26834 //*****************************************************************************
26835 // Field:  [31:0] DATA
26836 //
26837 // SRAM data
26838 #define RFC_ULLRAM_BANK11720_DATA_W                                         32
26839 #define RFC_ULLRAM_BANK11720_DATA_M                                 0xFFFFFFFF
26840 #define RFC_ULLRAM_BANK11720_DATA_S                                          0
26841 
26842 //*****************************************************************************
26843 //
26844 // Register: RFC_ULLRAM_O_BANK11721
26845 //
26846 //*****************************************************************************
26847 // Field:  [31:0] DATA
26848 //
26849 // SRAM data
26850 #define RFC_ULLRAM_BANK11721_DATA_W                                         32
26851 #define RFC_ULLRAM_BANK11721_DATA_M                                 0xFFFFFFFF
26852 #define RFC_ULLRAM_BANK11721_DATA_S                                          0
26853 
26854 //*****************************************************************************
26855 //
26856 // Register: RFC_ULLRAM_O_BANK11722
26857 //
26858 //*****************************************************************************
26859 // Field:  [31:0] DATA
26860 //
26861 // SRAM data
26862 #define RFC_ULLRAM_BANK11722_DATA_W                                         32
26863 #define RFC_ULLRAM_BANK11722_DATA_M                                 0xFFFFFFFF
26864 #define RFC_ULLRAM_BANK11722_DATA_S                                          0
26865 
26866 //*****************************************************************************
26867 //
26868 // Register: RFC_ULLRAM_O_BANK11723
26869 //
26870 //*****************************************************************************
26871 // Field:  [31:0] DATA
26872 //
26873 // SRAM data
26874 #define RFC_ULLRAM_BANK11723_DATA_W                                         32
26875 #define RFC_ULLRAM_BANK11723_DATA_M                                 0xFFFFFFFF
26876 #define RFC_ULLRAM_BANK11723_DATA_S                                          0
26877 
26878 //*****************************************************************************
26879 //
26880 // Register: RFC_ULLRAM_O_BANK11724
26881 //
26882 //*****************************************************************************
26883 // Field:  [31:0] DATA
26884 //
26885 // SRAM data
26886 #define RFC_ULLRAM_BANK11724_DATA_W                                         32
26887 #define RFC_ULLRAM_BANK11724_DATA_M                                 0xFFFFFFFF
26888 #define RFC_ULLRAM_BANK11724_DATA_S                                          0
26889 
26890 //*****************************************************************************
26891 //
26892 // Register: RFC_ULLRAM_O_BANK11725
26893 //
26894 //*****************************************************************************
26895 // Field:  [31:0] DATA
26896 //
26897 // SRAM data
26898 #define RFC_ULLRAM_BANK11725_DATA_W                                         32
26899 #define RFC_ULLRAM_BANK11725_DATA_M                                 0xFFFFFFFF
26900 #define RFC_ULLRAM_BANK11725_DATA_S                                          0
26901 
26902 //*****************************************************************************
26903 //
26904 // Register: RFC_ULLRAM_O_BANK11726
26905 //
26906 //*****************************************************************************
26907 // Field:  [31:0] DATA
26908 //
26909 // SRAM data
26910 #define RFC_ULLRAM_BANK11726_DATA_W                                         32
26911 #define RFC_ULLRAM_BANK11726_DATA_M                                 0xFFFFFFFF
26912 #define RFC_ULLRAM_BANK11726_DATA_S                                          0
26913 
26914 //*****************************************************************************
26915 //
26916 // Register: RFC_ULLRAM_O_BANK11727
26917 //
26918 //*****************************************************************************
26919 // Field:  [31:0] DATA
26920 //
26921 // SRAM data
26922 #define RFC_ULLRAM_BANK11727_DATA_W                                         32
26923 #define RFC_ULLRAM_BANK11727_DATA_M                                 0xFFFFFFFF
26924 #define RFC_ULLRAM_BANK11727_DATA_S                                          0
26925 
26926 //*****************************************************************************
26927 //
26928 // Register: RFC_ULLRAM_O_BANK11728
26929 //
26930 //*****************************************************************************
26931 // Field:  [31:0] DATA
26932 //
26933 // SRAM data
26934 #define RFC_ULLRAM_BANK11728_DATA_W                                         32
26935 #define RFC_ULLRAM_BANK11728_DATA_M                                 0xFFFFFFFF
26936 #define RFC_ULLRAM_BANK11728_DATA_S                                          0
26937 
26938 //*****************************************************************************
26939 //
26940 // Register: RFC_ULLRAM_O_BANK11729
26941 //
26942 //*****************************************************************************
26943 // Field:  [31:0] DATA
26944 //
26945 // SRAM data
26946 #define RFC_ULLRAM_BANK11729_DATA_W                                         32
26947 #define RFC_ULLRAM_BANK11729_DATA_M                                 0xFFFFFFFF
26948 #define RFC_ULLRAM_BANK11729_DATA_S                                          0
26949 
26950 //*****************************************************************************
26951 //
26952 // Register: RFC_ULLRAM_O_BANK11730
26953 //
26954 //*****************************************************************************
26955 // Field:  [31:0] DATA
26956 //
26957 // SRAM data
26958 #define RFC_ULLRAM_BANK11730_DATA_W                                         32
26959 #define RFC_ULLRAM_BANK11730_DATA_M                                 0xFFFFFFFF
26960 #define RFC_ULLRAM_BANK11730_DATA_S                                          0
26961 
26962 //*****************************************************************************
26963 //
26964 // Register: RFC_ULLRAM_O_BANK11731
26965 //
26966 //*****************************************************************************
26967 // Field:  [31:0] DATA
26968 //
26969 // SRAM data
26970 #define RFC_ULLRAM_BANK11731_DATA_W                                         32
26971 #define RFC_ULLRAM_BANK11731_DATA_M                                 0xFFFFFFFF
26972 #define RFC_ULLRAM_BANK11731_DATA_S                                          0
26973 
26974 //*****************************************************************************
26975 //
26976 // Register: RFC_ULLRAM_O_BANK11732
26977 //
26978 //*****************************************************************************
26979 // Field:  [31:0] DATA
26980 //
26981 // SRAM data
26982 #define RFC_ULLRAM_BANK11732_DATA_W                                         32
26983 #define RFC_ULLRAM_BANK11732_DATA_M                                 0xFFFFFFFF
26984 #define RFC_ULLRAM_BANK11732_DATA_S                                          0
26985 
26986 //*****************************************************************************
26987 //
26988 // Register: RFC_ULLRAM_O_BANK11733
26989 //
26990 //*****************************************************************************
26991 // Field:  [31:0] DATA
26992 //
26993 // SRAM data
26994 #define RFC_ULLRAM_BANK11733_DATA_W                                         32
26995 #define RFC_ULLRAM_BANK11733_DATA_M                                 0xFFFFFFFF
26996 #define RFC_ULLRAM_BANK11733_DATA_S                                          0
26997 
26998 //*****************************************************************************
26999 //
27000 // Register: RFC_ULLRAM_O_BANK11734
27001 //
27002 //*****************************************************************************
27003 // Field:  [31:0] DATA
27004 //
27005 // SRAM data
27006 #define RFC_ULLRAM_BANK11734_DATA_W                                         32
27007 #define RFC_ULLRAM_BANK11734_DATA_M                                 0xFFFFFFFF
27008 #define RFC_ULLRAM_BANK11734_DATA_S                                          0
27009 
27010 //*****************************************************************************
27011 //
27012 // Register: RFC_ULLRAM_O_BANK11735
27013 //
27014 //*****************************************************************************
27015 // Field:  [31:0] DATA
27016 //
27017 // SRAM data
27018 #define RFC_ULLRAM_BANK11735_DATA_W                                         32
27019 #define RFC_ULLRAM_BANK11735_DATA_M                                 0xFFFFFFFF
27020 #define RFC_ULLRAM_BANK11735_DATA_S                                          0
27021 
27022 //*****************************************************************************
27023 //
27024 // Register: RFC_ULLRAM_O_BANK11736
27025 //
27026 //*****************************************************************************
27027 // Field:  [31:0] DATA
27028 //
27029 // SRAM data
27030 #define RFC_ULLRAM_BANK11736_DATA_W                                         32
27031 #define RFC_ULLRAM_BANK11736_DATA_M                                 0xFFFFFFFF
27032 #define RFC_ULLRAM_BANK11736_DATA_S                                          0
27033 
27034 //*****************************************************************************
27035 //
27036 // Register: RFC_ULLRAM_O_BANK11737
27037 //
27038 //*****************************************************************************
27039 // Field:  [31:0] DATA
27040 //
27041 // SRAM data
27042 #define RFC_ULLRAM_BANK11737_DATA_W                                         32
27043 #define RFC_ULLRAM_BANK11737_DATA_M                                 0xFFFFFFFF
27044 #define RFC_ULLRAM_BANK11737_DATA_S                                          0
27045 
27046 //*****************************************************************************
27047 //
27048 // Register: RFC_ULLRAM_O_BANK11738
27049 //
27050 //*****************************************************************************
27051 // Field:  [31:0] DATA
27052 //
27053 // SRAM data
27054 #define RFC_ULLRAM_BANK11738_DATA_W                                         32
27055 #define RFC_ULLRAM_BANK11738_DATA_M                                 0xFFFFFFFF
27056 #define RFC_ULLRAM_BANK11738_DATA_S                                          0
27057 
27058 //*****************************************************************************
27059 //
27060 // Register: RFC_ULLRAM_O_BANK11739
27061 //
27062 //*****************************************************************************
27063 // Field:  [31:0] DATA
27064 //
27065 // SRAM data
27066 #define RFC_ULLRAM_BANK11739_DATA_W                                         32
27067 #define RFC_ULLRAM_BANK11739_DATA_M                                 0xFFFFFFFF
27068 #define RFC_ULLRAM_BANK11739_DATA_S                                          0
27069 
27070 //*****************************************************************************
27071 //
27072 // Register: RFC_ULLRAM_O_BANK11740
27073 //
27074 //*****************************************************************************
27075 // Field:  [31:0] DATA
27076 //
27077 // SRAM data
27078 #define RFC_ULLRAM_BANK11740_DATA_W                                         32
27079 #define RFC_ULLRAM_BANK11740_DATA_M                                 0xFFFFFFFF
27080 #define RFC_ULLRAM_BANK11740_DATA_S                                          0
27081 
27082 //*****************************************************************************
27083 //
27084 // Register: RFC_ULLRAM_O_BANK11741
27085 //
27086 //*****************************************************************************
27087 // Field:  [31:0] DATA
27088 //
27089 // SRAM data
27090 #define RFC_ULLRAM_BANK11741_DATA_W                                         32
27091 #define RFC_ULLRAM_BANK11741_DATA_M                                 0xFFFFFFFF
27092 #define RFC_ULLRAM_BANK11741_DATA_S                                          0
27093 
27094 //*****************************************************************************
27095 //
27096 // Register: RFC_ULLRAM_O_BANK11742
27097 //
27098 //*****************************************************************************
27099 // Field:  [31:0] DATA
27100 //
27101 // SRAM data
27102 #define RFC_ULLRAM_BANK11742_DATA_W                                         32
27103 #define RFC_ULLRAM_BANK11742_DATA_M                                 0xFFFFFFFF
27104 #define RFC_ULLRAM_BANK11742_DATA_S                                          0
27105 
27106 //*****************************************************************************
27107 //
27108 // Register: RFC_ULLRAM_O_BANK11743
27109 //
27110 //*****************************************************************************
27111 // Field:  [31:0] DATA
27112 //
27113 // SRAM data
27114 #define RFC_ULLRAM_BANK11743_DATA_W                                         32
27115 #define RFC_ULLRAM_BANK11743_DATA_M                                 0xFFFFFFFF
27116 #define RFC_ULLRAM_BANK11743_DATA_S                                          0
27117 
27118 //*****************************************************************************
27119 //
27120 // Register: RFC_ULLRAM_O_BANK11744
27121 //
27122 //*****************************************************************************
27123 // Field:  [31:0] DATA
27124 //
27125 // SRAM data
27126 #define RFC_ULLRAM_BANK11744_DATA_W                                         32
27127 #define RFC_ULLRAM_BANK11744_DATA_M                                 0xFFFFFFFF
27128 #define RFC_ULLRAM_BANK11744_DATA_S                                          0
27129 
27130 //*****************************************************************************
27131 //
27132 // Register: RFC_ULLRAM_O_BANK11745
27133 //
27134 //*****************************************************************************
27135 // Field:  [31:0] DATA
27136 //
27137 // SRAM data
27138 #define RFC_ULLRAM_BANK11745_DATA_W                                         32
27139 #define RFC_ULLRAM_BANK11745_DATA_M                                 0xFFFFFFFF
27140 #define RFC_ULLRAM_BANK11745_DATA_S                                          0
27141 
27142 //*****************************************************************************
27143 //
27144 // Register: RFC_ULLRAM_O_BANK11746
27145 //
27146 //*****************************************************************************
27147 // Field:  [31:0] DATA
27148 //
27149 // SRAM data
27150 #define RFC_ULLRAM_BANK11746_DATA_W                                         32
27151 #define RFC_ULLRAM_BANK11746_DATA_M                                 0xFFFFFFFF
27152 #define RFC_ULLRAM_BANK11746_DATA_S                                          0
27153 
27154 //*****************************************************************************
27155 //
27156 // Register: RFC_ULLRAM_O_BANK11747
27157 //
27158 //*****************************************************************************
27159 // Field:  [31:0] DATA
27160 //
27161 // SRAM data
27162 #define RFC_ULLRAM_BANK11747_DATA_W                                         32
27163 #define RFC_ULLRAM_BANK11747_DATA_M                                 0xFFFFFFFF
27164 #define RFC_ULLRAM_BANK11747_DATA_S                                          0
27165 
27166 //*****************************************************************************
27167 //
27168 // Register: RFC_ULLRAM_O_BANK11748
27169 //
27170 //*****************************************************************************
27171 // Field:  [31:0] DATA
27172 //
27173 // SRAM data
27174 #define RFC_ULLRAM_BANK11748_DATA_W                                         32
27175 #define RFC_ULLRAM_BANK11748_DATA_M                                 0xFFFFFFFF
27176 #define RFC_ULLRAM_BANK11748_DATA_S                                          0
27177 
27178 //*****************************************************************************
27179 //
27180 // Register: RFC_ULLRAM_O_BANK11749
27181 //
27182 //*****************************************************************************
27183 // Field:  [31:0] DATA
27184 //
27185 // SRAM data
27186 #define RFC_ULLRAM_BANK11749_DATA_W                                         32
27187 #define RFC_ULLRAM_BANK11749_DATA_M                                 0xFFFFFFFF
27188 #define RFC_ULLRAM_BANK11749_DATA_S                                          0
27189 
27190 //*****************************************************************************
27191 //
27192 // Register: RFC_ULLRAM_O_BANK11750
27193 //
27194 //*****************************************************************************
27195 // Field:  [31:0] DATA
27196 //
27197 // SRAM data
27198 #define RFC_ULLRAM_BANK11750_DATA_W                                         32
27199 #define RFC_ULLRAM_BANK11750_DATA_M                                 0xFFFFFFFF
27200 #define RFC_ULLRAM_BANK11750_DATA_S                                          0
27201 
27202 //*****************************************************************************
27203 //
27204 // Register: RFC_ULLRAM_O_BANK11751
27205 //
27206 //*****************************************************************************
27207 // Field:  [31:0] DATA
27208 //
27209 // SRAM data
27210 #define RFC_ULLRAM_BANK11751_DATA_W                                         32
27211 #define RFC_ULLRAM_BANK11751_DATA_M                                 0xFFFFFFFF
27212 #define RFC_ULLRAM_BANK11751_DATA_S                                          0
27213 
27214 //*****************************************************************************
27215 //
27216 // Register: RFC_ULLRAM_O_BANK11752
27217 //
27218 //*****************************************************************************
27219 // Field:  [31:0] DATA
27220 //
27221 // SRAM data
27222 #define RFC_ULLRAM_BANK11752_DATA_W                                         32
27223 #define RFC_ULLRAM_BANK11752_DATA_M                                 0xFFFFFFFF
27224 #define RFC_ULLRAM_BANK11752_DATA_S                                          0
27225 
27226 //*****************************************************************************
27227 //
27228 // Register: RFC_ULLRAM_O_BANK11753
27229 //
27230 //*****************************************************************************
27231 // Field:  [31:0] DATA
27232 //
27233 // SRAM data
27234 #define RFC_ULLRAM_BANK11753_DATA_W                                         32
27235 #define RFC_ULLRAM_BANK11753_DATA_M                                 0xFFFFFFFF
27236 #define RFC_ULLRAM_BANK11753_DATA_S                                          0
27237 
27238 //*****************************************************************************
27239 //
27240 // Register: RFC_ULLRAM_O_BANK11754
27241 //
27242 //*****************************************************************************
27243 // Field:  [31:0] DATA
27244 //
27245 // SRAM data
27246 #define RFC_ULLRAM_BANK11754_DATA_W                                         32
27247 #define RFC_ULLRAM_BANK11754_DATA_M                                 0xFFFFFFFF
27248 #define RFC_ULLRAM_BANK11754_DATA_S                                          0
27249 
27250 //*****************************************************************************
27251 //
27252 // Register: RFC_ULLRAM_O_BANK11755
27253 //
27254 //*****************************************************************************
27255 // Field:  [31:0] DATA
27256 //
27257 // SRAM data
27258 #define RFC_ULLRAM_BANK11755_DATA_W                                         32
27259 #define RFC_ULLRAM_BANK11755_DATA_M                                 0xFFFFFFFF
27260 #define RFC_ULLRAM_BANK11755_DATA_S                                          0
27261 
27262 //*****************************************************************************
27263 //
27264 // Register: RFC_ULLRAM_O_BANK11756
27265 //
27266 //*****************************************************************************
27267 // Field:  [31:0] DATA
27268 //
27269 // SRAM data
27270 #define RFC_ULLRAM_BANK11756_DATA_W                                         32
27271 #define RFC_ULLRAM_BANK11756_DATA_M                                 0xFFFFFFFF
27272 #define RFC_ULLRAM_BANK11756_DATA_S                                          0
27273 
27274 //*****************************************************************************
27275 //
27276 // Register: RFC_ULLRAM_O_BANK11757
27277 //
27278 //*****************************************************************************
27279 // Field:  [31:0] DATA
27280 //
27281 // SRAM data
27282 #define RFC_ULLRAM_BANK11757_DATA_W                                         32
27283 #define RFC_ULLRAM_BANK11757_DATA_M                                 0xFFFFFFFF
27284 #define RFC_ULLRAM_BANK11757_DATA_S                                          0
27285 
27286 //*****************************************************************************
27287 //
27288 // Register: RFC_ULLRAM_O_BANK11758
27289 //
27290 //*****************************************************************************
27291 // Field:  [31:0] DATA
27292 //
27293 // SRAM data
27294 #define RFC_ULLRAM_BANK11758_DATA_W                                         32
27295 #define RFC_ULLRAM_BANK11758_DATA_M                                 0xFFFFFFFF
27296 #define RFC_ULLRAM_BANK11758_DATA_S                                          0
27297 
27298 //*****************************************************************************
27299 //
27300 // Register: RFC_ULLRAM_O_BANK11759
27301 //
27302 //*****************************************************************************
27303 // Field:  [31:0] DATA
27304 //
27305 // SRAM data
27306 #define RFC_ULLRAM_BANK11759_DATA_W                                         32
27307 #define RFC_ULLRAM_BANK11759_DATA_M                                 0xFFFFFFFF
27308 #define RFC_ULLRAM_BANK11759_DATA_S                                          0
27309 
27310 //*****************************************************************************
27311 //
27312 // Register: RFC_ULLRAM_O_BANK11760
27313 //
27314 //*****************************************************************************
27315 // Field:  [31:0] DATA
27316 //
27317 // SRAM data
27318 #define RFC_ULLRAM_BANK11760_DATA_W                                         32
27319 #define RFC_ULLRAM_BANK11760_DATA_M                                 0xFFFFFFFF
27320 #define RFC_ULLRAM_BANK11760_DATA_S                                          0
27321 
27322 //*****************************************************************************
27323 //
27324 // Register: RFC_ULLRAM_O_BANK11761
27325 //
27326 //*****************************************************************************
27327 // Field:  [31:0] DATA
27328 //
27329 // SRAM data
27330 #define RFC_ULLRAM_BANK11761_DATA_W                                         32
27331 #define RFC_ULLRAM_BANK11761_DATA_M                                 0xFFFFFFFF
27332 #define RFC_ULLRAM_BANK11761_DATA_S                                          0
27333 
27334 //*****************************************************************************
27335 //
27336 // Register: RFC_ULLRAM_O_BANK11762
27337 //
27338 //*****************************************************************************
27339 // Field:  [31:0] DATA
27340 //
27341 // SRAM data
27342 #define RFC_ULLRAM_BANK11762_DATA_W                                         32
27343 #define RFC_ULLRAM_BANK11762_DATA_M                                 0xFFFFFFFF
27344 #define RFC_ULLRAM_BANK11762_DATA_S                                          0
27345 
27346 //*****************************************************************************
27347 //
27348 // Register: RFC_ULLRAM_O_BANK11763
27349 //
27350 //*****************************************************************************
27351 // Field:  [31:0] DATA
27352 //
27353 // SRAM data
27354 #define RFC_ULLRAM_BANK11763_DATA_W                                         32
27355 #define RFC_ULLRAM_BANK11763_DATA_M                                 0xFFFFFFFF
27356 #define RFC_ULLRAM_BANK11763_DATA_S                                          0
27357 
27358 //*****************************************************************************
27359 //
27360 // Register: RFC_ULLRAM_O_BANK11764
27361 //
27362 //*****************************************************************************
27363 // Field:  [31:0] DATA
27364 //
27365 // SRAM data
27366 #define RFC_ULLRAM_BANK11764_DATA_W                                         32
27367 #define RFC_ULLRAM_BANK11764_DATA_M                                 0xFFFFFFFF
27368 #define RFC_ULLRAM_BANK11764_DATA_S                                          0
27369 
27370 //*****************************************************************************
27371 //
27372 // Register: RFC_ULLRAM_O_BANK11765
27373 //
27374 //*****************************************************************************
27375 // Field:  [31:0] DATA
27376 //
27377 // SRAM data
27378 #define RFC_ULLRAM_BANK11765_DATA_W                                         32
27379 #define RFC_ULLRAM_BANK11765_DATA_M                                 0xFFFFFFFF
27380 #define RFC_ULLRAM_BANK11765_DATA_S                                          0
27381 
27382 //*****************************************************************************
27383 //
27384 // Register: RFC_ULLRAM_O_BANK11766
27385 //
27386 //*****************************************************************************
27387 // Field:  [31:0] DATA
27388 //
27389 // SRAM data
27390 #define RFC_ULLRAM_BANK11766_DATA_W                                         32
27391 #define RFC_ULLRAM_BANK11766_DATA_M                                 0xFFFFFFFF
27392 #define RFC_ULLRAM_BANK11766_DATA_S                                          0
27393 
27394 //*****************************************************************************
27395 //
27396 // Register: RFC_ULLRAM_O_BANK11767
27397 //
27398 //*****************************************************************************
27399 // Field:  [31:0] DATA
27400 //
27401 // SRAM data
27402 #define RFC_ULLRAM_BANK11767_DATA_W                                         32
27403 #define RFC_ULLRAM_BANK11767_DATA_M                                 0xFFFFFFFF
27404 #define RFC_ULLRAM_BANK11767_DATA_S                                          0
27405 
27406 //*****************************************************************************
27407 //
27408 // Register: RFC_ULLRAM_O_BANK11768
27409 //
27410 //*****************************************************************************
27411 // Field:  [31:0] DATA
27412 //
27413 // SRAM data
27414 #define RFC_ULLRAM_BANK11768_DATA_W                                         32
27415 #define RFC_ULLRAM_BANK11768_DATA_M                                 0xFFFFFFFF
27416 #define RFC_ULLRAM_BANK11768_DATA_S                                          0
27417 
27418 //*****************************************************************************
27419 //
27420 // Register: RFC_ULLRAM_O_BANK11769
27421 //
27422 //*****************************************************************************
27423 // Field:  [31:0] DATA
27424 //
27425 // SRAM data
27426 #define RFC_ULLRAM_BANK11769_DATA_W                                         32
27427 #define RFC_ULLRAM_BANK11769_DATA_M                                 0xFFFFFFFF
27428 #define RFC_ULLRAM_BANK11769_DATA_S                                          0
27429 
27430 //*****************************************************************************
27431 //
27432 // Register: RFC_ULLRAM_O_BANK11770
27433 //
27434 //*****************************************************************************
27435 // Field:  [31:0] DATA
27436 //
27437 // SRAM data
27438 #define RFC_ULLRAM_BANK11770_DATA_W                                         32
27439 #define RFC_ULLRAM_BANK11770_DATA_M                                 0xFFFFFFFF
27440 #define RFC_ULLRAM_BANK11770_DATA_S                                          0
27441 
27442 //*****************************************************************************
27443 //
27444 // Register: RFC_ULLRAM_O_BANK11771
27445 //
27446 //*****************************************************************************
27447 // Field:  [31:0] DATA
27448 //
27449 // SRAM data
27450 #define RFC_ULLRAM_BANK11771_DATA_W                                         32
27451 #define RFC_ULLRAM_BANK11771_DATA_M                                 0xFFFFFFFF
27452 #define RFC_ULLRAM_BANK11771_DATA_S                                          0
27453 
27454 //*****************************************************************************
27455 //
27456 // Register: RFC_ULLRAM_O_BANK11772
27457 //
27458 //*****************************************************************************
27459 // Field:  [31:0] DATA
27460 //
27461 // SRAM data
27462 #define RFC_ULLRAM_BANK11772_DATA_W                                         32
27463 #define RFC_ULLRAM_BANK11772_DATA_M                                 0xFFFFFFFF
27464 #define RFC_ULLRAM_BANK11772_DATA_S                                          0
27465 
27466 //*****************************************************************************
27467 //
27468 // Register: RFC_ULLRAM_O_BANK11773
27469 //
27470 //*****************************************************************************
27471 // Field:  [31:0] DATA
27472 //
27473 // SRAM data
27474 #define RFC_ULLRAM_BANK11773_DATA_W                                         32
27475 #define RFC_ULLRAM_BANK11773_DATA_M                                 0xFFFFFFFF
27476 #define RFC_ULLRAM_BANK11773_DATA_S                                          0
27477 
27478 //*****************************************************************************
27479 //
27480 // Register: RFC_ULLRAM_O_BANK11774
27481 //
27482 //*****************************************************************************
27483 // Field:  [31:0] DATA
27484 //
27485 // SRAM data
27486 #define RFC_ULLRAM_BANK11774_DATA_W                                         32
27487 #define RFC_ULLRAM_BANK11774_DATA_M                                 0xFFFFFFFF
27488 #define RFC_ULLRAM_BANK11774_DATA_S                                          0
27489 
27490 //*****************************************************************************
27491 //
27492 // Register: RFC_ULLRAM_O_BANK11775
27493 //
27494 //*****************************************************************************
27495 // Field:  [31:0] DATA
27496 //
27497 // SRAM data
27498 #define RFC_ULLRAM_BANK11775_DATA_W                                         32
27499 #define RFC_ULLRAM_BANK11775_DATA_M                                 0xFFFFFFFF
27500 #define RFC_ULLRAM_BANK11775_DATA_S                                          0
27501 
27502 //*****************************************************************************
27503 //
27504 // Register: RFC_ULLRAM_O_BANK11776
27505 //
27506 //*****************************************************************************
27507 // Field:  [31:0] DATA
27508 //
27509 // SRAM data
27510 #define RFC_ULLRAM_BANK11776_DATA_W                                         32
27511 #define RFC_ULLRAM_BANK11776_DATA_M                                 0xFFFFFFFF
27512 #define RFC_ULLRAM_BANK11776_DATA_S                                          0
27513 
27514 //*****************************************************************************
27515 //
27516 // Register: RFC_ULLRAM_O_BANK11777
27517 //
27518 //*****************************************************************************
27519 // Field:  [31:0] DATA
27520 //
27521 // SRAM data
27522 #define RFC_ULLRAM_BANK11777_DATA_W                                         32
27523 #define RFC_ULLRAM_BANK11777_DATA_M                                 0xFFFFFFFF
27524 #define RFC_ULLRAM_BANK11777_DATA_S                                          0
27525 
27526 //*****************************************************************************
27527 //
27528 // Register: RFC_ULLRAM_O_BANK11778
27529 //
27530 //*****************************************************************************
27531 // Field:  [31:0] DATA
27532 //
27533 // SRAM data
27534 #define RFC_ULLRAM_BANK11778_DATA_W                                         32
27535 #define RFC_ULLRAM_BANK11778_DATA_M                                 0xFFFFFFFF
27536 #define RFC_ULLRAM_BANK11778_DATA_S                                          0
27537 
27538 //*****************************************************************************
27539 //
27540 // Register: RFC_ULLRAM_O_BANK11779
27541 //
27542 //*****************************************************************************
27543 // Field:  [31:0] DATA
27544 //
27545 // SRAM data
27546 #define RFC_ULLRAM_BANK11779_DATA_W                                         32
27547 #define RFC_ULLRAM_BANK11779_DATA_M                                 0xFFFFFFFF
27548 #define RFC_ULLRAM_BANK11779_DATA_S                                          0
27549 
27550 //*****************************************************************************
27551 //
27552 // Register: RFC_ULLRAM_O_BANK11780
27553 //
27554 //*****************************************************************************
27555 // Field:  [31:0] DATA
27556 //
27557 // SRAM data
27558 #define RFC_ULLRAM_BANK11780_DATA_W                                         32
27559 #define RFC_ULLRAM_BANK11780_DATA_M                                 0xFFFFFFFF
27560 #define RFC_ULLRAM_BANK11780_DATA_S                                          0
27561 
27562 //*****************************************************************************
27563 //
27564 // Register: RFC_ULLRAM_O_BANK11781
27565 //
27566 //*****************************************************************************
27567 // Field:  [31:0] DATA
27568 //
27569 // SRAM data
27570 #define RFC_ULLRAM_BANK11781_DATA_W                                         32
27571 #define RFC_ULLRAM_BANK11781_DATA_M                                 0xFFFFFFFF
27572 #define RFC_ULLRAM_BANK11781_DATA_S                                          0
27573 
27574 //*****************************************************************************
27575 //
27576 // Register: RFC_ULLRAM_O_BANK11782
27577 //
27578 //*****************************************************************************
27579 // Field:  [31:0] DATA
27580 //
27581 // SRAM data
27582 #define RFC_ULLRAM_BANK11782_DATA_W                                         32
27583 #define RFC_ULLRAM_BANK11782_DATA_M                                 0xFFFFFFFF
27584 #define RFC_ULLRAM_BANK11782_DATA_S                                          0
27585 
27586 //*****************************************************************************
27587 //
27588 // Register: RFC_ULLRAM_O_BANK11783
27589 //
27590 //*****************************************************************************
27591 // Field:  [31:0] DATA
27592 //
27593 // SRAM data
27594 #define RFC_ULLRAM_BANK11783_DATA_W                                         32
27595 #define RFC_ULLRAM_BANK11783_DATA_M                                 0xFFFFFFFF
27596 #define RFC_ULLRAM_BANK11783_DATA_S                                          0
27597 
27598 //*****************************************************************************
27599 //
27600 // Register: RFC_ULLRAM_O_BANK11784
27601 //
27602 //*****************************************************************************
27603 // Field:  [31:0] DATA
27604 //
27605 // SRAM data
27606 #define RFC_ULLRAM_BANK11784_DATA_W                                         32
27607 #define RFC_ULLRAM_BANK11784_DATA_M                                 0xFFFFFFFF
27608 #define RFC_ULLRAM_BANK11784_DATA_S                                          0
27609 
27610 //*****************************************************************************
27611 //
27612 // Register: RFC_ULLRAM_O_BANK11785
27613 //
27614 //*****************************************************************************
27615 // Field:  [31:0] DATA
27616 //
27617 // SRAM data
27618 #define RFC_ULLRAM_BANK11785_DATA_W                                         32
27619 #define RFC_ULLRAM_BANK11785_DATA_M                                 0xFFFFFFFF
27620 #define RFC_ULLRAM_BANK11785_DATA_S                                          0
27621 
27622 //*****************************************************************************
27623 //
27624 // Register: RFC_ULLRAM_O_BANK11786
27625 //
27626 //*****************************************************************************
27627 // Field:  [31:0] DATA
27628 //
27629 // SRAM data
27630 #define RFC_ULLRAM_BANK11786_DATA_W                                         32
27631 #define RFC_ULLRAM_BANK11786_DATA_M                                 0xFFFFFFFF
27632 #define RFC_ULLRAM_BANK11786_DATA_S                                          0
27633 
27634 //*****************************************************************************
27635 //
27636 // Register: RFC_ULLRAM_O_BANK11787
27637 //
27638 //*****************************************************************************
27639 // Field:  [31:0] DATA
27640 //
27641 // SRAM data
27642 #define RFC_ULLRAM_BANK11787_DATA_W                                         32
27643 #define RFC_ULLRAM_BANK11787_DATA_M                                 0xFFFFFFFF
27644 #define RFC_ULLRAM_BANK11787_DATA_S                                          0
27645 
27646 //*****************************************************************************
27647 //
27648 // Register: RFC_ULLRAM_O_BANK11788
27649 //
27650 //*****************************************************************************
27651 // Field:  [31:0] DATA
27652 //
27653 // SRAM data
27654 #define RFC_ULLRAM_BANK11788_DATA_W                                         32
27655 #define RFC_ULLRAM_BANK11788_DATA_M                                 0xFFFFFFFF
27656 #define RFC_ULLRAM_BANK11788_DATA_S                                          0
27657 
27658 //*****************************************************************************
27659 //
27660 // Register: RFC_ULLRAM_O_BANK11789
27661 //
27662 //*****************************************************************************
27663 // Field:  [31:0] DATA
27664 //
27665 // SRAM data
27666 #define RFC_ULLRAM_BANK11789_DATA_W                                         32
27667 #define RFC_ULLRAM_BANK11789_DATA_M                                 0xFFFFFFFF
27668 #define RFC_ULLRAM_BANK11789_DATA_S                                          0
27669 
27670 //*****************************************************************************
27671 //
27672 // Register: RFC_ULLRAM_O_BANK11790
27673 //
27674 //*****************************************************************************
27675 // Field:  [31:0] DATA
27676 //
27677 // SRAM data
27678 #define RFC_ULLRAM_BANK11790_DATA_W                                         32
27679 #define RFC_ULLRAM_BANK11790_DATA_M                                 0xFFFFFFFF
27680 #define RFC_ULLRAM_BANK11790_DATA_S                                          0
27681 
27682 //*****************************************************************************
27683 //
27684 // Register: RFC_ULLRAM_O_BANK11791
27685 //
27686 //*****************************************************************************
27687 // Field:  [31:0] DATA
27688 //
27689 // SRAM data
27690 #define RFC_ULLRAM_BANK11791_DATA_W                                         32
27691 #define RFC_ULLRAM_BANK11791_DATA_M                                 0xFFFFFFFF
27692 #define RFC_ULLRAM_BANK11791_DATA_S                                          0
27693 
27694 //*****************************************************************************
27695 //
27696 // Register: RFC_ULLRAM_O_BANK11792
27697 //
27698 //*****************************************************************************
27699 // Field:  [31:0] DATA
27700 //
27701 // SRAM data
27702 #define RFC_ULLRAM_BANK11792_DATA_W                                         32
27703 #define RFC_ULLRAM_BANK11792_DATA_M                                 0xFFFFFFFF
27704 #define RFC_ULLRAM_BANK11792_DATA_S                                          0
27705 
27706 //*****************************************************************************
27707 //
27708 // Register: RFC_ULLRAM_O_BANK11793
27709 //
27710 //*****************************************************************************
27711 // Field:  [31:0] DATA
27712 //
27713 // SRAM data
27714 #define RFC_ULLRAM_BANK11793_DATA_W                                         32
27715 #define RFC_ULLRAM_BANK11793_DATA_M                                 0xFFFFFFFF
27716 #define RFC_ULLRAM_BANK11793_DATA_S                                          0
27717 
27718 //*****************************************************************************
27719 //
27720 // Register: RFC_ULLRAM_O_BANK11794
27721 //
27722 //*****************************************************************************
27723 // Field:  [31:0] DATA
27724 //
27725 // SRAM data
27726 #define RFC_ULLRAM_BANK11794_DATA_W                                         32
27727 #define RFC_ULLRAM_BANK11794_DATA_M                                 0xFFFFFFFF
27728 #define RFC_ULLRAM_BANK11794_DATA_S                                          0
27729 
27730 //*****************************************************************************
27731 //
27732 // Register: RFC_ULLRAM_O_BANK11795
27733 //
27734 //*****************************************************************************
27735 // Field:  [31:0] DATA
27736 //
27737 // SRAM data
27738 #define RFC_ULLRAM_BANK11795_DATA_W                                         32
27739 #define RFC_ULLRAM_BANK11795_DATA_M                                 0xFFFFFFFF
27740 #define RFC_ULLRAM_BANK11795_DATA_S                                          0
27741 
27742 //*****************************************************************************
27743 //
27744 // Register: RFC_ULLRAM_O_BANK11796
27745 //
27746 //*****************************************************************************
27747 // Field:  [31:0] DATA
27748 //
27749 // SRAM data
27750 #define RFC_ULLRAM_BANK11796_DATA_W                                         32
27751 #define RFC_ULLRAM_BANK11796_DATA_M                                 0xFFFFFFFF
27752 #define RFC_ULLRAM_BANK11796_DATA_S                                          0
27753 
27754 //*****************************************************************************
27755 //
27756 // Register: RFC_ULLRAM_O_BANK11797
27757 //
27758 //*****************************************************************************
27759 // Field:  [31:0] DATA
27760 //
27761 // SRAM data
27762 #define RFC_ULLRAM_BANK11797_DATA_W                                         32
27763 #define RFC_ULLRAM_BANK11797_DATA_M                                 0xFFFFFFFF
27764 #define RFC_ULLRAM_BANK11797_DATA_S                                          0
27765 
27766 //*****************************************************************************
27767 //
27768 // Register: RFC_ULLRAM_O_BANK11798
27769 //
27770 //*****************************************************************************
27771 // Field:  [31:0] DATA
27772 //
27773 // SRAM data
27774 #define RFC_ULLRAM_BANK11798_DATA_W                                         32
27775 #define RFC_ULLRAM_BANK11798_DATA_M                                 0xFFFFFFFF
27776 #define RFC_ULLRAM_BANK11798_DATA_S                                          0
27777 
27778 //*****************************************************************************
27779 //
27780 // Register: RFC_ULLRAM_O_BANK11799
27781 //
27782 //*****************************************************************************
27783 // Field:  [31:0] DATA
27784 //
27785 // SRAM data
27786 #define RFC_ULLRAM_BANK11799_DATA_W                                         32
27787 #define RFC_ULLRAM_BANK11799_DATA_M                                 0xFFFFFFFF
27788 #define RFC_ULLRAM_BANK11799_DATA_S                                          0
27789 
27790 //*****************************************************************************
27791 //
27792 // Register: RFC_ULLRAM_O_BANK11800
27793 //
27794 //*****************************************************************************
27795 // Field:  [31:0] DATA
27796 //
27797 // SRAM data
27798 #define RFC_ULLRAM_BANK11800_DATA_W                                         32
27799 #define RFC_ULLRAM_BANK11800_DATA_M                                 0xFFFFFFFF
27800 #define RFC_ULLRAM_BANK11800_DATA_S                                          0
27801 
27802 //*****************************************************************************
27803 //
27804 // Register: RFC_ULLRAM_O_BANK11801
27805 //
27806 //*****************************************************************************
27807 // Field:  [31:0] DATA
27808 //
27809 // SRAM data
27810 #define RFC_ULLRAM_BANK11801_DATA_W                                         32
27811 #define RFC_ULLRAM_BANK11801_DATA_M                                 0xFFFFFFFF
27812 #define RFC_ULLRAM_BANK11801_DATA_S                                          0
27813 
27814 //*****************************************************************************
27815 //
27816 // Register: RFC_ULLRAM_O_BANK11802
27817 //
27818 //*****************************************************************************
27819 // Field:  [31:0] DATA
27820 //
27821 // SRAM data
27822 #define RFC_ULLRAM_BANK11802_DATA_W                                         32
27823 #define RFC_ULLRAM_BANK11802_DATA_M                                 0xFFFFFFFF
27824 #define RFC_ULLRAM_BANK11802_DATA_S                                          0
27825 
27826 //*****************************************************************************
27827 //
27828 // Register: RFC_ULLRAM_O_BANK11803
27829 //
27830 //*****************************************************************************
27831 // Field:  [31:0] DATA
27832 //
27833 // SRAM data
27834 #define RFC_ULLRAM_BANK11803_DATA_W                                         32
27835 #define RFC_ULLRAM_BANK11803_DATA_M                                 0xFFFFFFFF
27836 #define RFC_ULLRAM_BANK11803_DATA_S                                          0
27837 
27838 //*****************************************************************************
27839 //
27840 // Register: RFC_ULLRAM_O_BANK11804
27841 //
27842 //*****************************************************************************
27843 // Field:  [31:0] DATA
27844 //
27845 // SRAM data
27846 #define RFC_ULLRAM_BANK11804_DATA_W                                         32
27847 #define RFC_ULLRAM_BANK11804_DATA_M                                 0xFFFFFFFF
27848 #define RFC_ULLRAM_BANK11804_DATA_S                                          0
27849 
27850 //*****************************************************************************
27851 //
27852 // Register: RFC_ULLRAM_O_BANK11805
27853 //
27854 //*****************************************************************************
27855 // Field:  [31:0] DATA
27856 //
27857 // SRAM data
27858 #define RFC_ULLRAM_BANK11805_DATA_W                                         32
27859 #define RFC_ULLRAM_BANK11805_DATA_M                                 0xFFFFFFFF
27860 #define RFC_ULLRAM_BANK11805_DATA_S                                          0
27861 
27862 //*****************************************************************************
27863 //
27864 // Register: RFC_ULLRAM_O_BANK11806
27865 //
27866 //*****************************************************************************
27867 // Field:  [31:0] DATA
27868 //
27869 // SRAM data
27870 #define RFC_ULLRAM_BANK11806_DATA_W                                         32
27871 #define RFC_ULLRAM_BANK11806_DATA_M                                 0xFFFFFFFF
27872 #define RFC_ULLRAM_BANK11806_DATA_S                                          0
27873 
27874 //*****************************************************************************
27875 //
27876 // Register: RFC_ULLRAM_O_BANK11807
27877 //
27878 //*****************************************************************************
27879 // Field:  [31:0] DATA
27880 //
27881 // SRAM data
27882 #define RFC_ULLRAM_BANK11807_DATA_W                                         32
27883 #define RFC_ULLRAM_BANK11807_DATA_M                                 0xFFFFFFFF
27884 #define RFC_ULLRAM_BANK11807_DATA_S                                          0
27885 
27886 //*****************************************************************************
27887 //
27888 // Register: RFC_ULLRAM_O_BANK11808
27889 //
27890 //*****************************************************************************
27891 // Field:  [31:0] DATA
27892 //
27893 // SRAM data
27894 #define RFC_ULLRAM_BANK11808_DATA_W                                         32
27895 #define RFC_ULLRAM_BANK11808_DATA_M                                 0xFFFFFFFF
27896 #define RFC_ULLRAM_BANK11808_DATA_S                                          0
27897 
27898 //*****************************************************************************
27899 //
27900 // Register: RFC_ULLRAM_O_BANK11809
27901 //
27902 //*****************************************************************************
27903 // Field:  [31:0] DATA
27904 //
27905 // SRAM data
27906 #define RFC_ULLRAM_BANK11809_DATA_W                                         32
27907 #define RFC_ULLRAM_BANK11809_DATA_M                                 0xFFFFFFFF
27908 #define RFC_ULLRAM_BANK11809_DATA_S                                          0
27909 
27910 //*****************************************************************************
27911 //
27912 // Register: RFC_ULLRAM_O_BANK11810
27913 //
27914 //*****************************************************************************
27915 // Field:  [31:0] DATA
27916 //
27917 // SRAM data
27918 #define RFC_ULLRAM_BANK11810_DATA_W                                         32
27919 #define RFC_ULLRAM_BANK11810_DATA_M                                 0xFFFFFFFF
27920 #define RFC_ULLRAM_BANK11810_DATA_S                                          0
27921 
27922 //*****************************************************************************
27923 //
27924 // Register: RFC_ULLRAM_O_BANK11811
27925 //
27926 //*****************************************************************************
27927 // Field:  [31:0] DATA
27928 //
27929 // SRAM data
27930 #define RFC_ULLRAM_BANK11811_DATA_W                                         32
27931 #define RFC_ULLRAM_BANK11811_DATA_M                                 0xFFFFFFFF
27932 #define RFC_ULLRAM_BANK11811_DATA_S                                          0
27933 
27934 //*****************************************************************************
27935 //
27936 // Register: RFC_ULLRAM_O_BANK11812
27937 //
27938 //*****************************************************************************
27939 // Field:  [31:0] DATA
27940 //
27941 // SRAM data
27942 #define RFC_ULLRAM_BANK11812_DATA_W                                         32
27943 #define RFC_ULLRAM_BANK11812_DATA_M                                 0xFFFFFFFF
27944 #define RFC_ULLRAM_BANK11812_DATA_S                                          0
27945 
27946 //*****************************************************************************
27947 //
27948 // Register: RFC_ULLRAM_O_BANK11813
27949 //
27950 //*****************************************************************************
27951 // Field:  [31:0] DATA
27952 //
27953 // SRAM data
27954 #define RFC_ULLRAM_BANK11813_DATA_W                                         32
27955 #define RFC_ULLRAM_BANK11813_DATA_M                                 0xFFFFFFFF
27956 #define RFC_ULLRAM_BANK11813_DATA_S                                          0
27957 
27958 //*****************************************************************************
27959 //
27960 // Register: RFC_ULLRAM_O_BANK11814
27961 //
27962 //*****************************************************************************
27963 // Field:  [31:0] DATA
27964 //
27965 // SRAM data
27966 #define RFC_ULLRAM_BANK11814_DATA_W                                         32
27967 #define RFC_ULLRAM_BANK11814_DATA_M                                 0xFFFFFFFF
27968 #define RFC_ULLRAM_BANK11814_DATA_S                                          0
27969 
27970 //*****************************************************************************
27971 //
27972 // Register: RFC_ULLRAM_O_BANK11815
27973 //
27974 //*****************************************************************************
27975 // Field:  [31:0] DATA
27976 //
27977 // SRAM data
27978 #define RFC_ULLRAM_BANK11815_DATA_W                                         32
27979 #define RFC_ULLRAM_BANK11815_DATA_M                                 0xFFFFFFFF
27980 #define RFC_ULLRAM_BANK11815_DATA_S                                          0
27981 
27982 //*****************************************************************************
27983 //
27984 // Register: RFC_ULLRAM_O_BANK11816
27985 //
27986 //*****************************************************************************
27987 // Field:  [31:0] DATA
27988 //
27989 // SRAM data
27990 #define RFC_ULLRAM_BANK11816_DATA_W                                         32
27991 #define RFC_ULLRAM_BANK11816_DATA_M                                 0xFFFFFFFF
27992 #define RFC_ULLRAM_BANK11816_DATA_S                                          0
27993 
27994 //*****************************************************************************
27995 //
27996 // Register: RFC_ULLRAM_O_BANK11817
27997 //
27998 //*****************************************************************************
27999 // Field:  [31:0] DATA
28000 //
28001 // SRAM data
28002 #define RFC_ULLRAM_BANK11817_DATA_W                                         32
28003 #define RFC_ULLRAM_BANK11817_DATA_M                                 0xFFFFFFFF
28004 #define RFC_ULLRAM_BANK11817_DATA_S                                          0
28005 
28006 //*****************************************************************************
28007 //
28008 // Register: RFC_ULLRAM_O_BANK11818
28009 //
28010 //*****************************************************************************
28011 // Field:  [31:0] DATA
28012 //
28013 // SRAM data
28014 #define RFC_ULLRAM_BANK11818_DATA_W                                         32
28015 #define RFC_ULLRAM_BANK11818_DATA_M                                 0xFFFFFFFF
28016 #define RFC_ULLRAM_BANK11818_DATA_S                                          0
28017 
28018 //*****************************************************************************
28019 //
28020 // Register: RFC_ULLRAM_O_BANK11819
28021 //
28022 //*****************************************************************************
28023 // Field:  [31:0] DATA
28024 //
28025 // SRAM data
28026 #define RFC_ULLRAM_BANK11819_DATA_W                                         32
28027 #define RFC_ULLRAM_BANK11819_DATA_M                                 0xFFFFFFFF
28028 #define RFC_ULLRAM_BANK11819_DATA_S                                          0
28029 
28030 //*****************************************************************************
28031 //
28032 // Register: RFC_ULLRAM_O_BANK11820
28033 //
28034 //*****************************************************************************
28035 // Field:  [31:0] DATA
28036 //
28037 // SRAM data
28038 #define RFC_ULLRAM_BANK11820_DATA_W                                         32
28039 #define RFC_ULLRAM_BANK11820_DATA_M                                 0xFFFFFFFF
28040 #define RFC_ULLRAM_BANK11820_DATA_S                                          0
28041 
28042 //*****************************************************************************
28043 //
28044 // Register: RFC_ULLRAM_O_BANK11821
28045 //
28046 //*****************************************************************************
28047 // Field:  [31:0] DATA
28048 //
28049 // SRAM data
28050 #define RFC_ULLRAM_BANK11821_DATA_W                                         32
28051 #define RFC_ULLRAM_BANK11821_DATA_M                                 0xFFFFFFFF
28052 #define RFC_ULLRAM_BANK11821_DATA_S                                          0
28053 
28054 //*****************************************************************************
28055 //
28056 // Register: RFC_ULLRAM_O_BANK11822
28057 //
28058 //*****************************************************************************
28059 // Field:  [31:0] DATA
28060 //
28061 // SRAM data
28062 #define RFC_ULLRAM_BANK11822_DATA_W                                         32
28063 #define RFC_ULLRAM_BANK11822_DATA_M                                 0xFFFFFFFF
28064 #define RFC_ULLRAM_BANK11822_DATA_S                                          0
28065 
28066 //*****************************************************************************
28067 //
28068 // Register: RFC_ULLRAM_O_BANK11823
28069 //
28070 //*****************************************************************************
28071 // Field:  [31:0] DATA
28072 //
28073 // SRAM data
28074 #define RFC_ULLRAM_BANK11823_DATA_W                                         32
28075 #define RFC_ULLRAM_BANK11823_DATA_M                                 0xFFFFFFFF
28076 #define RFC_ULLRAM_BANK11823_DATA_S                                          0
28077 
28078 //*****************************************************************************
28079 //
28080 // Register: RFC_ULLRAM_O_BANK11824
28081 //
28082 //*****************************************************************************
28083 // Field:  [31:0] DATA
28084 //
28085 // SRAM data
28086 #define RFC_ULLRAM_BANK11824_DATA_W                                         32
28087 #define RFC_ULLRAM_BANK11824_DATA_M                                 0xFFFFFFFF
28088 #define RFC_ULLRAM_BANK11824_DATA_S                                          0
28089 
28090 //*****************************************************************************
28091 //
28092 // Register: RFC_ULLRAM_O_BANK11825
28093 //
28094 //*****************************************************************************
28095 // Field:  [31:0] DATA
28096 //
28097 // SRAM data
28098 #define RFC_ULLRAM_BANK11825_DATA_W                                         32
28099 #define RFC_ULLRAM_BANK11825_DATA_M                                 0xFFFFFFFF
28100 #define RFC_ULLRAM_BANK11825_DATA_S                                          0
28101 
28102 //*****************************************************************************
28103 //
28104 // Register: RFC_ULLRAM_O_BANK11826
28105 //
28106 //*****************************************************************************
28107 // Field:  [31:0] DATA
28108 //
28109 // SRAM data
28110 #define RFC_ULLRAM_BANK11826_DATA_W                                         32
28111 #define RFC_ULLRAM_BANK11826_DATA_M                                 0xFFFFFFFF
28112 #define RFC_ULLRAM_BANK11826_DATA_S                                          0
28113 
28114 //*****************************************************************************
28115 //
28116 // Register: RFC_ULLRAM_O_BANK11827
28117 //
28118 //*****************************************************************************
28119 // Field:  [31:0] DATA
28120 //
28121 // SRAM data
28122 #define RFC_ULLRAM_BANK11827_DATA_W                                         32
28123 #define RFC_ULLRAM_BANK11827_DATA_M                                 0xFFFFFFFF
28124 #define RFC_ULLRAM_BANK11827_DATA_S                                          0
28125 
28126 //*****************************************************************************
28127 //
28128 // Register: RFC_ULLRAM_O_BANK11828
28129 //
28130 //*****************************************************************************
28131 // Field:  [31:0] DATA
28132 //
28133 // SRAM data
28134 #define RFC_ULLRAM_BANK11828_DATA_W                                         32
28135 #define RFC_ULLRAM_BANK11828_DATA_M                                 0xFFFFFFFF
28136 #define RFC_ULLRAM_BANK11828_DATA_S                                          0
28137 
28138 //*****************************************************************************
28139 //
28140 // Register: RFC_ULLRAM_O_BANK11829
28141 //
28142 //*****************************************************************************
28143 // Field:  [31:0] DATA
28144 //
28145 // SRAM data
28146 #define RFC_ULLRAM_BANK11829_DATA_W                                         32
28147 #define RFC_ULLRAM_BANK11829_DATA_M                                 0xFFFFFFFF
28148 #define RFC_ULLRAM_BANK11829_DATA_S                                          0
28149 
28150 //*****************************************************************************
28151 //
28152 // Register: RFC_ULLRAM_O_BANK11830
28153 //
28154 //*****************************************************************************
28155 // Field:  [31:0] DATA
28156 //
28157 // SRAM data
28158 #define RFC_ULLRAM_BANK11830_DATA_W                                         32
28159 #define RFC_ULLRAM_BANK11830_DATA_M                                 0xFFFFFFFF
28160 #define RFC_ULLRAM_BANK11830_DATA_S                                          0
28161 
28162 //*****************************************************************************
28163 //
28164 // Register: RFC_ULLRAM_O_BANK11831
28165 //
28166 //*****************************************************************************
28167 // Field:  [31:0] DATA
28168 //
28169 // SRAM data
28170 #define RFC_ULLRAM_BANK11831_DATA_W                                         32
28171 #define RFC_ULLRAM_BANK11831_DATA_M                                 0xFFFFFFFF
28172 #define RFC_ULLRAM_BANK11831_DATA_S                                          0
28173 
28174 //*****************************************************************************
28175 //
28176 // Register: RFC_ULLRAM_O_BANK11832
28177 //
28178 //*****************************************************************************
28179 // Field:  [31:0] DATA
28180 //
28181 // SRAM data
28182 #define RFC_ULLRAM_BANK11832_DATA_W                                         32
28183 #define RFC_ULLRAM_BANK11832_DATA_M                                 0xFFFFFFFF
28184 #define RFC_ULLRAM_BANK11832_DATA_S                                          0
28185 
28186 //*****************************************************************************
28187 //
28188 // Register: RFC_ULLRAM_O_BANK11833
28189 //
28190 //*****************************************************************************
28191 // Field:  [31:0] DATA
28192 //
28193 // SRAM data
28194 #define RFC_ULLRAM_BANK11833_DATA_W                                         32
28195 #define RFC_ULLRAM_BANK11833_DATA_M                                 0xFFFFFFFF
28196 #define RFC_ULLRAM_BANK11833_DATA_S                                          0
28197 
28198 //*****************************************************************************
28199 //
28200 // Register: RFC_ULLRAM_O_BANK11834
28201 //
28202 //*****************************************************************************
28203 // Field:  [31:0] DATA
28204 //
28205 // SRAM data
28206 #define RFC_ULLRAM_BANK11834_DATA_W                                         32
28207 #define RFC_ULLRAM_BANK11834_DATA_M                                 0xFFFFFFFF
28208 #define RFC_ULLRAM_BANK11834_DATA_S                                          0
28209 
28210 //*****************************************************************************
28211 //
28212 // Register: RFC_ULLRAM_O_BANK11835
28213 //
28214 //*****************************************************************************
28215 // Field:  [31:0] DATA
28216 //
28217 // SRAM data
28218 #define RFC_ULLRAM_BANK11835_DATA_W                                         32
28219 #define RFC_ULLRAM_BANK11835_DATA_M                                 0xFFFFFFFF
28220 #define RFC_ULLRAM_BANK11835_DATA_S                                          0
28221 
28222 //*****************************************************************************
28223 //
28224 // Register: RFC_ULLRAM_O_BANK11836
28225 //
28226 //*****************************************************************************
28227 // Field:  [31:0] DATA
28228 //
28229 // SRAM data
28230 #define RFC_ULLRAM_BANK11836_DATA_W                                         32
28231 #define RFC_ULLRAM_BANK11836_DATA_M                                 0xFFFFFFFF
28232 #define RFC_ULLRAM_BANK11836_DATA_S                                          0
28233 
28234 //*****************************************************************************
28235 //
28236 // Register: RFC_ULLRAM_O_BANK11837
28237 //
28238 //*****************************************************************************
28239 // Field:  [31:0] DATA
28240 //
28241 // SRAM data
28242 #define RFC_ULLRAM_BANK11837_DATA_W                                         32
28243 #define RFC_ULLRAM_BANK11837_DATA_M                                 0xFFFFFFFF
28244 #define RFC_ULLRAM_BANK11837_DATA_S                                          0
28245 
28246 //*****************************************************************************
28247 //
28248 // Register: RFC_ULLRAM_O_BANK11838
28249 //
28250 //*****************************************************************************
28251 // Field:  [31:0] DATA
28252 //
28253 // SRAM data
28254 #define RFC_ULLRAM_BANK11838_DATA_W                                         32
28255 #define RFC_ULLRAM_BANK11838_DATA_M                                 0xFFFFFFFF
28256 #define RFC_ULLRAM_BANK11838_DATA_S                                          0
28257 
28258 //*****************************************************************************
28259 //
28260 // Register: RFC_ULLRAM_O_BANK11839
28261 //
28262 //*****************************************************************************
28263 // Field:  [31:0] DATA
28264 //
28265 // SRAM data
28266 #define RFC_ULLRAM_BANK11839_DATA_W                                         32
28267 #define RFC_ULLRAM_BANK11839_DATA_M                                 0xFFFFFFFF
28268 #define RFC_ULLRAM_BANK11839_DATA_S                                          0
28269 
28270 //*****************************************************************************
28271 //
28272 // Register: RFC_ULLRAM_O_BANK11840
28273 //
28274 //*****************************************************************************
28275 // Field:  [31:0] DATA
28276 //
28277 // SRAM data
28278 #define RFC_ULLRAM_BANK11840_DATA_W                                         32
28279 #define RFC_ULLRAM_BANK11840_DATA_M                                 0xFFFFFFFF
28280 #define RFC_ULLRAM_BANK11840_DATA_S                                          0
28281 
28282 //*****************************************************************************
28283 //
28284 // Register: RFC_ULLRAM_O_BANK11841
28285 //
28286 //*****************************************************************************
28287 // Field:  [31:0] DATA
28288 //
28289 // SRAM data
28290 #define RFC_ULLRAM_BANK11841_DATA_W                                         32
28291 #define RFC_ULLRAM_BANK11841_DATA_M                                 0xFFFFFFFF
28292 #define RFC_ULLRAM_BANK11841_DATA_S                                          0
28293 
28294 //*****************************************************************************
28295 //
28296 // Register: RFC_ULLRAM_O_BANK11842
28297 //
28298 //*****************************************************************************
28299 // Field:  [31:0] DATA
28300 //
28301 // SRAM data
28302 #define RFC_ULLRAM_BANK11842_DATA_W                                         32
28303 #define RFC_ULLRAM_BANK11842_DATA_M                                 0xFFFFFFFF
28304 #define RFC_ULLRAM_BANK11842_DATA_S                                          0
28305 
28306 //*****************************************************************************
28307 //
28308 // Register: RFC_ULLRAM_O_BANK11843
28309 //
28310 //*****************************************************************************
28311 // Field:  [31:0] DATA
28312 //
28313 // SRAM data
28314 #define RFC_ULLRAM_BANK11843_DATA_W                                         32
28315 #define RFC_ULLRAM_BANK11843_DATA_M                                 0xFFFFFFFF
28316 #define RFC_ULLRAM_BANK11843_DATA_S                                          0
28317 
28318 //*****************************************************************************
28319 //
28320 // Register: RFC_ULLRAM_O_BANK11844
28321 //
28322 //*****************************************************************************
28323 // Field:  [31:0] DATA
28324 //
28325 // SRAM data
28326 #define RFC_ULLRAM_BANK11844_DATA_W                                         32
28327 #define RFC_ULLRAM_BANK11844_DATA_M                                 0xFFFFFFFF
28328 #define RFC_ULLRAM_BANK11844_DATA_S                                          0
28329 
28330 //*****************************************************************************
28331 //
28332 // Register: RFC_ULLRAM_O_BANK11845
28333 //
28334 //*****************************************************************************
28335 // Field:  [31:0] DATA
28336 //
28337 // SRAM data
28338 #define RFC_ULLRAM_BANK11845_DATA_W                                         32
28339 #define RFC_ULLRAM_BANK11845_DATA_M                                 0xFFFFFFFF
28340 #define RFC_ULLRAM_BANK11845_DATA_S                                          0
28341 
28342 //*****************************************************************************
28343 //
28344 // Register: RFC_ULLRAM_O_BANK11846
28345 //
28346 //*****************************************************************************
28347 // Field:  [31:0] DATA
28348 //
28349 // SRAM data
28350 #define RFC_ULLRAM_BANK11846_DATA_W                                         32
28351 #define RFC_ULLRAM_BANK11846_DATA_M                                 0xFFFFFFFF
28352 #define RFC_ULLRAM_BANK11846_DATA_S                                          0
28353 
28354 //*****************************************************************************
28355 //
28356 // Register: RFC_ULLRAM_O_BANK11847
28357 //
28358 //*****************************************************************************
28359 // Field:  [31:0] DATA
28360 //
28361 // SRAM data
28362 #define RFC_ULLRAM_BANK11847_DATA_W                                         32
28363 #define RFC_ULLRAM_BANK11847_DATA_M                                 0xFFFFFFFF
28364 #define RFC_ULLRAM_BANK11847_DATA_S                                          0
28365 
28366 //*****************************************************************************
28367 //
28368 // Register: RFC_ULLRAM_O_BANK11848
28369 //
28370 //*****************************************************************************
28371 // Field:  [31:0] DATA
28372 //
28373 // SRAM data
28374 #define RFC_ULLRAM_BANK11848_DATA_W                                         32
28375 #define RFC_ULLRAM_BANK11848_DATA_M                                 0xFFFFFFFF
28376 #define RFC_ULLRAM_BANK11848_DATA_S                                          0
28377 
28378 //*****************************************************************************
28379 //
28380 // Register: RFC_ULLRAM_O_BANK11849
28381 //
28382 //*****************************************************************************
28383 // Field:  [31:0] DATA
28384 //
28385 // SRAM data
28386 #define RFC_ULLRAM_BANK11849_DATA_W                                         32
28387 #define RFC_ULLRAM_BANK11849_DATA_M                                 0xFFFFFFFF
28388 #define RFC_ULLRAM_BANK11849_DATA_S                                          0
28389 
28390 //*****************************************************************************
28391 //
28392 // Register: RFC_ULLRAM_O_BANK11850
28393 //
28394 //*****************************************************************************
28395 // Field:  [31:0] DATA
28396 //
28397 // SRAM data
28398 #define RFC_ULLRAM_BANK11850_DATA_W                                         32
28399 #define RFC_ULLRAM_BANK11850_DATA_M                                 0xFFFFFFFF
28400 #define RFC_ULLRAM_BANK11850_DATA_S                                          0
28401 
28402 //*****************************************************************************
28403 //
28404 // Register: RFC_ULLRAM_O_BANK11851
28405 //
28406 //*****************************************************************************
28407 // Field:  [31:0] DATA
28408 //
28409 // SRAM data
28410 #define RFC_ULLRAM_BANK11851_DATA_W                                         32
28411 #define RFC_ULLRAM_BANK11851_DATA_M                                 0xFFFFFFFF
28412 #define RFC_ULLRAM_BANK11851_DATA_S                                          0
28413 
28414 //*****************************************************************************
28415 //
28416 // Register: RFC_ULLRAM_O_BANK11852
28417 //
28418 //*****************************************************************************
28419 // Field:  [31:0] DATA
28420 //
28421 // SRAM data
28422 #define RFC_ULLRAM_BANK11852_DATA_W                                         32
28423 #define RFC_ULLRAM_BANK11852_DATA_M                                 0xFFFFFFFF
28424 #define RFC_ULLRAM_BANK11852_DATA_S                                          0
28425 
28426 //*****************************************************************************
28427 //
28428 // Register: RFC_ULLRAM_O_BANK11853
28429 //
28430 //*****************************************************************************
28431 // Field:  [31:0] DATA
28432 //
28433 // SRAM data
28434 #define RFC_ULLRAM_BANK11853_DATA_W                                         32
28435 #define RFC_ULLRAM_BANK11853_DATA_M                                 0xFFFFFFFF
28436 #define RFC_ULLRAM_BANK11853_DATA_S                                          0
28437 
28438 //*****************************************************************************
28439 //
28440 // Register: RFC_ULLRAM_O_BANK11854
28441 //
28442 //*****************************************************************************
28443 // Field:  [31:0] DATA
28444 //
28445 // SRAM data
28446 #define RFC_ULLRAM_BANK11854_DATA_W                                         32
28447 #define RFC_ULLRAM_BANK11854_DATA_M                                 0xFFFFFFFF
28448 #define RFC_ULLRAM_BANK11854_DATA_S                                          0
28449 
28450 //*****************************************************************************
28451 //
28452 // Register: RFC_ULLRAM_O_BANK11855
28453 //
28454 //*****************************************************************************
28455 // Field:  [31:0] DATA
28456 //
28457 // SRAM data
28458 #define RFC_ULLRAM_BANK11855_DATA_W                                         32
28459 #define RFC_ULLRAM_BANK11855_DATA_M                                 0xFFFFFFFF
28460 #define RFC_ULLRAM_BANK11855_DATA_S                                          0
28461 
28462 //*****************************************************************************
28463 //
28464 // Register: RFC_ULLRAM_O_BANK11856
28465 //
28466 //*****************************************************************************
28467 // Field:  [31:0] DATA
28468 //
28469 // SRAM data
28470 #define RFC_ULLRAM_BANK11856_DATA_W                                         32
28471 #define RFC_ULLRAM_BANK11856_DATA_M                                 0xFFFFFFFF
28472 #define RFC_ULLRAM_BANK11856_DATA_S                                          0
28473 
28474 //*****************************************************************************
28475 //
28476 // Register: RFC_ULLRAM_O_BANK11857
28477 //
28478 //*****************************************************************************
28479 // Field:  [31:0] DATA
28480 //
28481 // SRAM data
28482 #define RFC_ULLRAM_BANK11857_DATA_W                                         32
28483 #define RFC_ULLRAM_BANK11857_DATA_M                                 0xFFFFFFFF
28484 #define RFC_ULLRAM_BANK11857_DATA_S                                          0
28485 
28486 //*****************************************************************************
28487 //
28488 // Register: RFC_ULLRAM_O_BANK11858
28489 //
28490 //*****************************************************************************
28491 // Field:  [31:0] DATA
28492 //
28493 // SRAM data
28494 #define RFC_ULLRAM_BANK11858_DATA_W                                         32
28495 #define RFC_ULLRAM_BANK11858_DATA_M                                 0xFFFFFFFF
28496 #define RFC_ULLRAM_BANK11858_DATA_S                                          0
28497 
28498 //*****************************************************************************
28499 //
28500 // Register: RFC_ULLRAM_O_BANK11859
28501 //
28502 //*****************************************************************************
28503 // Field:  [31:0] DATA
28504 //
28505 // SRAM data
28506 #define RFC_ULLRAM_BANK11859_DATA_W                                         32
28507 #define RFC_ULLRAM_BANK11859_DATA_M                                 0xFFFFFFFF
28508 #define RFC_ULLRAM_BANK11859_DATA_S                                          0
28509 
28510 //*****************************************************************************
28511 //
28512 // Register: RFC_ULLRAM_O_BANK11860
28513 //
28514 //*****************************************************************************
28515 // Field:  [31:0] DATA
28516 //
28517 // SRAM data
28518 #define RFC_ULLRAM_BANK11860_DATA_W                                         32
28519 #define RFC_ULLRAM_BANK11860_DATA_M                                 0xFFFFFFFF
28520 #define RFC_ULLRAM_BANK11860_DATA_S                                          0
28521 
28522 //*****************************************************************************
28523 //
28524 // Register: RFC_ULLRAM_O_BANK11861
28525 //
28526 //*****************************************************************************
28527 // Field:  [31:0] DATA
28528 //
28529 // SRAM data
28530 #define RFC_ULLRAM_BANK11861_DATA_W                                         32
28531 #define RFC_ULLRAM_BANK11861_DATA_M                                 0xFFFFFFFF
28532 #define RFC_ULLRAM_BANK11861_DATA_S                                          0
28533 
28534 //*****************************************************************************
28535 //
28536 // Register: RFC_ULLRAM_O_BANK11862
28537 //
28538 //*****************************************************************************
28539 // Field:  [31:0] DATA
28540 //
28541 // SRAM data
28542 #define RFC_ULLRAM_BANK11862_DATA_W                                         32
28543 #define RFC_ULLRAM_BANK11862_DATA_M                                 0xFFFFFFFF
28544 #define RFC_ULLRAM_BANK11862_DATA_S                                          0
28545 
28546 //*****************************************************************************
28547 //
28548 // Register: RFC_ULLRAM_O_BANK11863
28549 //
28550 //*****************************************************************************
28551 // Field:  [31:0] DATA
28552 //
28553 // SRAM data
28554 #define RFC_ULLRAM_BANK11863_DATA_W                                         32
28555 #define RFC_ULLRAM_BANK11863_DATA_M                                 0xFFFFFFFF
28556 #define RFC_ULLRAM_BANK11863_DATA_S                                          0
28557 
28558 //*****************************************************************************
28559 //
28560 // Register: RFC_ULLRAM_O_BANK11864
28561 //
28562 //*****************************************************************************
28563 // Field:  [31:0] DATA
28564 //
28565 // SRAM data
28566 #define RFC_ULLRAM_BANK11864_DATA_W                                         32
28567 #define RFC_ULLRAM_BANK11864_DATA_M                                 0xFFFFFFFF
28568 #define RFC_ULLRAM_BANK11864_DATA_S                                          0
28569 
28570 //*****************************************************************************
28571 //
28572 // Register: RFC_ULLRAM_O_BANK11865
28573 //
28574 //*****************************************************************************
28575 // Field:  [31:0] DATA
28576 //
28577 // SRAM data
28578 #define RFC_ULLRAM_BANK11865_DATA_W                                         32
28579 #define RFC_ULLRAM_BANK11865_DATA_M                                 0xFFFFFFFF
28580 #define RFC_ULLRAM_BANK11865_DATA_S                                          0
28581 
28582 //*****************************************************************************
28583 //
28584 // Register: RFC_ULLRAM_O_BANK11866
28585 //
28586 //*****************************************************************************
28587 // Field:  [31:0] DATA
28588 //
28589 // SRAM data
28590 #define RFC_ULLRAM_BANK11866_DATA_W                                         32
28591 #define RFC_ULLRAM_BANK11866_DATA_M                                 0xFFFFFFFF
28592 #define RFC_ULLRAM_BANK11866_DATA_S                                          0
28593 
28594 //*****************************************************************************
28595 //
28596 // Register: RFC_ULLRAM_O_BANK11867
28597 //
28598 //*****************************************************************************
28599 // Field:  [31:0] DATA
28600 //
28601 // SRAM data
28602 #define RFC_ULLRAM_BANK11867_DATA_W                                         32
28603 #define RFC_ULLRAM_BANK11867_DATA_M                                 0xFFFFFFFF
28604 #define RFC_ULLRAM_BANK11867_DATA_S                                          0
28605 
28606 //*****************************************************************************
28607 //
28608 // Register: RFC_ULLRAM_O_BANK11868
28609 //
28610 //*****************************************************************************
28611 // Field:  [31:0] DATA
28612 //
28613 // SRAM data
28614 #define RFC_ULLRAM_BANK11868_DATA_W                                         32
28615 #define RFC_ULLRAM_BANK11868_DATA_M                                 0xFFFFFFFF
28616 #define RFC_ULLRAM_BANK11868_DATA_S                                          0
28617 
28618 //*****************************************************************************
28619 //
28620 // Register: RFC_ULLRAM_O_BANK11869
28621 //
28622 //*****************************************************************************
28623 // Field:  [31:0] DATA
28624 //
28625 // SRAM data
28626 #define RFC_ULLRAM_BANK11869_DATA_W                                         32
28627 #define RFC_ULLRAM_BANK11869_DATA_M                                 0xFFFFFFFF
28628 #define RFC_ULLRAM_BANK11869_DATA_S                                          0
28629 
28630 //*****************************************************************************
28631 //
28632 // Register: RFC_ULLRAM_O_BANK11870
28633 //
28634 //*****************************************************************************
28635 // Field:  [31:0] DATA
28636 //
28637 // SRAM data
28638 #define RFC_ULLRAM_BANK11870_DATA_W                                         32
28639 #define RFC_ULLRAM_BANK11870_DATA_M                                 0xFFFFFFFF
28640 #define RFC_ULLRAM_BANK11870_DATA_S                                          0
28641 
28642 //*****************************************************************************
28643 //
28644 // Register: RFC_ULLRAM_O_BANK11871
28645 //
28646 //*****************************************************************************
28647 // Field:  [31:0] DATA
28648 //
28649 // SRAM data
28650 #define RFC_ULLRAM_BANK11871_DATA_W                                         32
28651 #define RFC_ULLRAM_BANK11871_DATA_M                                 0xFFFFFFFF
28652 #define RFC_ULLRAM_BANK11871_DATA_S                                          0
28653 
28654 //*****************************************************************************
28655 //
28656 // Register: RFC_ULLRAM_O_BANK11872
28657 //
28658 //*****************************************************************************
28659 // Field:  [31:0] DATA
28660 //
28661 // SRAM data
28662 #define RFC_ULLRAM_BANK11872_DATA_W                                         32
28663 #define RFC_ULLRAM_BANK11872_DATA_M                                 0xFFFFFFFF
28664 #define RFC_ULLRAM_BANK11872_DATA_S                                          0
28665 
28666 //*****************************************************************************
28667 //
28668 // Register: RFC_ULLRAM_O_BANK11873
28669 //
28670 //*****************************************************************************
28671 // Field:  [31:0] DATA
28672 //
28673 // SRAM data
28674 #define RFC_ULLRAM_BANK11873_DATA_W                                         32
28675 #define RFC_ULLRAM_BANK11873_DATA_M                                 0xFFFFFFFF
28676 #define RFC_ULLRAM_BANK11873_DATA_S                                          0
28677 
28678 //*****************************************************************************
28679 //
28680 // Register: RFC_ULLRAM_O_BANK11874
28681 //
28682 //*****************************************************************************
28683 // Field:  [31:0] DATA
28684 //
28685 // SRAM data
28686 #define RFC_ULLRAM_BANK11874_DATA_W                                         32
28687 #define RFC_ULLRAM_BANK11874_DATA_M                                 0xFFFFFFFF
28688 #define RFC_ULLRAM_BANK11874_DATA_S                                          0
28689 
28690 //*****************************************************************************
28691 //
28692 // Register: RFC_ULLRAM_O_BANK11875
28693 //
28694 //*****************************************************************************
28695 // Field:  [31:0] DATA
28696 //
28697 // SRAM data
28698 #define RFC_ULLRAM_BANK11875_DATA_W                                         32
28699 #define RFC_ULLRAM_BANK11875_DATA_M                                 0xFFFFFFFF
28700 #define RFC_ULLRAM_BANK11875_DATA_S                                          0
28701 
28702 //*****************************************************************************
28703 //
28704 // Register: RFC_ULLRAM_O_BANK11876
28705 //
28706 //*****************************************************************************
28707 // Field:  [31:0] DATA
28708 //
28709 // SRAM data
28710 #define RFC_ULLRAM_BANK11876_DATA_W                                         32
28711 #define RFC_ULLRAM_BANK11876_DATA_M                                 0xFFFFFFFF
28712 #define RFC_ULLRAM_BANK11876_DATA_S                                          0
28713 
28714 //*****************************************************************************
28715 //
28716 // Register: RFC_ULLRAM_O_BANK11877
28717 //
28718 //*****************************************************************************
28719 // Field:  [31:0] DATA
28720 //
28721 // SRAM data
28722 #define RFC_ULLRAM_BANK11877_DATA_W                                         32
28723 #define RFC_ULLRAM_BANK11877_DATA_M                                 0xFFFFFFFF
28724 #define RFC_ULLRAM_BANK11877_DATA_S                                          0
28725 
28726 //*****************************************************************************
28727 //
28728 // Register: RFC_ULLRAM_O_BANK11878
28729 //
28730 //*****************************************************************************
28731 // Field:  [31:0] DATA
28732 //
28733 // SRAM data
28734 #define RFC_ULLRAM_BANK11878_DATA_W                                         32
28735 #define RFC_ULLRAM_BANK11878_DATA_M                                 0xFFFFFFFF
28736 #define RFC_ULLRAM_BANK11878_DATA_S                                          0
28737 
28738 //*****************************************************************************
28739 //
28740 // Register: RFC_ULLRAM_O_BANK11879
28741 //
28742 //*****************************************************************************
28743 // Field:  [31:0] DATA
28744 //
28745 // SRAM data
28746 #define RFC_ULLRAM_BANK11879_DATA_W                                         32
28747 #define RFC_ULLRAM_BANK11879_DATA_M                                 0xFFFFFFFF
28748 #define RFC_ULLRAM_BANK11879_DATA_S                                          0
28749 
28750 //*****************************************************************************
28751 //
28752 // Register: RFC_ULLRAM_O_BANK11880
28753 //
28754 //*****************************************************************************
28755 // Field:  [31:0] DATA
28756 //
28757 // SRAM data
28758 #define RFC_ULLRAM_BANK11880_DATA_W                                         32
28759 #define RFC_ULLRAM_BANK11880_DATA_M                                 0xFFFFFFFF
28760 #define RFC_ULLRAM_BANK11880_DATA_S                                          0
28761 
28762 //*****************************************************************************
28763 //
28764 // Register: RFC_ULLRAM_O_BANK11881
28765 //
28766 //*****************************************************************************
28767 // Field:  [31:0] DATA
28768 //
28769 // SRAM data
28770 #define RFC_ULLRAM_BANK11881_DATA_W                                         32
28771 #define RFC_ULLRAM_BANK11881_DATA_M                                 0xFFFFFFFF
28772 #define RFC_ULLRAM_BANK11881_DATA_S                                          0
28773 
28774 //*****************************************************************************
28775 //
28776 // Register: RFC_ULLRAM_O_BANK11882
28777 //
28778 //*****************************************************************************
28779 // Field:  [31:0] DATA
28780 //
28781 // SRAM data
28782 #define RFC_ULLRAM_BANK11882_DATA_W                                         32
28783 #define RFC_ULLRAM_BANK11882_DATA_M                                 0xFFFFFFFF
28784 #define RFC_ULLRAM_BANK11882_DATA_S                                          0
28785 
28786 //*****************************************************************************
28787 //
28788 // Register: RFC_ULLRAM_O_BANK11883
28789 //
28790 //*****************************************************************************
28791 // Field:  [31:0] DATA
28792 //
28793 // SRAM data
28794 #define RFC_ULLRAM_BANK11883_DATA_W                                         32
28795 #define RFC_ULLRAM_BANK11883_DATA_M                                 0xFFFFFFFF
28796 #define RFC_ULLRAM_BANK11883_DATA_S                                          0
28797 
28798 //*****************************************************************************
28799 //
28800 // Register: RFC_ULLRAM_O_BANK11884
28801 //
28802 //*****************************************************************************
28803 // Field:  [31:0] DATA
28804 //
28805 // SRAM data
28806 #define RFC_ULLRAM_BANK11884_DATA_W                                         32
28807 #define RFC_ULLRAM_BANK11884_DATA_M                                 0xFFFFFFFF
28808 #define RFC_ULLRAM_BANK11884_DATA_S                                          0
28809 
28810 //*****************************************************************************
28811 //
28812 // Register: RFC_ULLRAM_O_BANK11885
28813 //
28814 //*****************************************************************************
28815 // Field:  [31:0] DATA
28816 //
28817 // SRAM data
28818 #define RFC_ULLRAM_BANK11885_DATA_W                                         32
28819 #define RFC_ULLRAM_BANK11885_DATA_M                                 0xFFFFFFFF
28820 #define RFC_ULLRAM_BANK11885_DATA_S                                          0
28821 
28822 //*****************************************************************************
28823 //
28824 // Register: RFC_ULLRAM_O_BANK11886
28825 //
28826 //*****************************************************************************
28827 // Field:  [31:0] DATA
28828 //
28829 // SRAM data
28830 #define RFC_ULLRAM_BANK11886_DATA_W                                         32
28831 #define RFC_ULLRAM_BANK11886_DATA_M                                 0xFFFFFFFF
28832 #define RFC_ULLRAM_BANK11886_DATA_S                                          0
28833 
28834 //*****************************************************************************
28835 //
28836 // Register: RFC_ULLRAM_O_BANK11887
28837 //
28838 //*****************************************************************************
28839 // Field:  [31:0] DATA
28840 //
28841 // SRAM data
28842 #define RFC_ULLRAM_BANK11887_DATA_W                                         32
28843 #define RFC_ULLRAM_BANK11887_DATA_M                                 0xFFFFFFFF
28844 #define RFC_ULLRAM_BANK11887_DATA_S                                          0
28845 
28846 //*****************************************************************************
28847 //
28848 // Register: RFC_ULLRAM_O_BANK11888
28849 //
28850 //*****************************************************************************
28851 // Field:  [31:0] DATA
28852 //
28853 // SRAM data
28854 #define RFC_ULLRAM_BANK11888_DATA_W                                         32
28855 #define RFC_ULLRAM_BANK11888_DATA_M                                 0xFFFFFFFF
28856 #define RFC_ULLRAM_BANK11888_DATA_S                                          0
28857 
28858 //*****************************************************************************
28859 //
28860 // Register: RFC_ULLRAM_O_BANK11889
28861 //
28862 //*****************************************************************************
28863 // Field:  [31:0] DATA
28864 //
28865 // SRAM data
28866 #define RFC_ULLRAM_BANK11889_DATA_W                                         32
28867 #define RFC_ULLRAM_BANK11889_DATA_M                                 0xFFFFFFFF
28868 #define RFC_ULLRAM_BANK11889_DATA_S                                          0
28869 
28870 //*****************************************************************************
28871 //
28872 // Register: RFC_ULLRAM_O_BANK11890
28873 //
28874 //*****************************************************************************
28875 // Field:  [31:0] DATA
28876 //
28877 // SRAM data
28878 #define RFC_ULLRAM_BANK11890_DATA_W                                         32
28879 #define RFC_ULLRAM_BANK11890_DATA_M                                 0xFFFFFFFF
28880 #define RFC_ULLRAM_BANK11890_DATA_S                                          0
28881 
28882 //*****************************************************************************
28883 //
28884 // Register: RFC_ULLRAM_O_BANK11891
28885 //
28886 //*****************************************************************************
28887 // Field:  [31:0] DATA
28888 //
28889 // SRAM data
28890 #define RFC_ULLRAM_BANK11891_DATA_W                                         32
28891 #define RFC_ULLRAM_BANK11891_DATA_M                                 0xFFFFFFFF
28892 #define RFC_ULLRAM_BANK11891_DATA_S                                          0
28893 
28894 //*****************************************************************************
28895 //
28896 // Register: RFC_ULLRAM_O_BANK11892
28897 //
28898 //*****************************************************************************
28899 // Field:  [31:0] DATA
28900 //
28901 // SRAM data
28902 #define RFC_ULLRAM_BANK11892_DATA_W                                         32
28903 #define RFC_ULLRAM_BANK11892_DATA_M                                 0xFFFFFFFF
28904 #define RFC_ULLRAM_BANK11892_DATA_S                                          0
28905 
28906 //*****************************************************************************
28907 //
28908 // Register: RFC_ULLRAM_O_BANK11893
28909 //
28910 //*****************************************************************************
28911 // Field:  [31:0] DATA
28912 //
28913 // SRAM data
28914 #define RFC_ULLRAM_BANK11893_DATA_W                                         32
28915 #define RFC_ULLRAM_BANK11893_DATA_M                                 0xFFFFFFFF
28916 #define RFC_ULLRAM_BANK11893_DATA_S                                          0
28917 
28918 //*****************************************************************************
28919 //
28920 // Register: RFC_ULLRAM_O_BANK11894
28921 //
28922 //*****************************************************************************
28923 // Field:  [31:0] DATA
28924 //
28925 // SRAM data
28926 #define RFC_ULLRAM_BANK11894_DATA_W                                         32
28927 #define RFC_ULLRAM_BANK11894_DATA_M                                 0xFFFFFFFF
28928 #define RFC_ULLRAM_BANK11894_DATA_S                                          0
28929 
28930 //*****************************************************************************
28931 //
28932 // Register: RFC_ULLRAM_O_BANK11895
28933 //
28934 //*****************************************************************************
28935 // Field:  [31:0] DATA
28936 //
28937 // SRAM data
28938 #define RFC_ULLRAM_BANK11895_DATA_W                                         32
28939 #define RFC_ULLRAM_BANK11895_DATA_M                                 0xFFFFFFFF
28940 #define RFC_ULLRAM_BANK11895_DATA_S                                          0
28941 
28942 //*****************************************************************************
28943 //
28944 // Register: RFC_ULLRAM_O_BANK11896
28945 //
28946 //*****************************************************************************
28947 // Field:  [31:0] DATA
28948 //
28949 // SRAM data
28950 #define RFC_ULLRAM_BANK11896_DATA_W                                         32
28951 #define RFC_ULLRAM_BANK11896_DATA_M                                 0xFFFFFFFF
28952 #define RFC_ULLRAM_BANK11896_DATA_S                                          0
28953 
28954 //*****************************************************************************
28955 //
28956 // Register: RFC_ULLRAM_O_BANK11897
28957 //
28958 //*****************************************************************************
28959 // Field:  [31:0] DATA
28960 //
28961 // SRAM data
28962 #define RFC_ULLRAM_BANK11897_DATA_W                                         32
28963 #define RFC_ULLRAM_BANK11897_DATA_M                                 0xFFFFFFFF
28964 #define RFC_ULLRAM_BANK11897_DATA_S                                          0
28965 
28966 //*****************************************************************************
28967 //
28968 // Register: RFC_ULLRAM_O_BANK11898
28969 //
28970 //*****************************************************************************
28971 // Field:  [31:0] DATA
28972 //
28973 // SRAM data
28974 #define RFC_ULLRAM_BANK11898_DATA_W                                         32
28975 #define RFC_ULLRAM_BANK11898_DATA_M                                 0xFFFFFFFF
28976 #define RFC_ULLRAM_BANK11898_DATA_S                                          0
28977 
28978 //*****************************************************************************
28979 //
28980 // Register: RFC_ULLRAM_O_BANK11899
28981 //
28982 //*****************************************************************************
28983 // Field:  [31:0] DATA
28984 //
28985 // SRAM data
28986 #define RFC_ULLRAM_BANK11899_DATA_W                                         32
28987 #define RFC_ULLRAM_BANK11899_DATA_M                                 0xFFFFFFFF
28988 #define RFC_ULLRAM_BANK11899_DATA_S                                          0
28989 
28990 //*****************************************************************************
28991 //
28992 // Register: RFC_ULLRAM_O_BANK11900
28993 //
28994 //*****************************************************************************
28995 // Field:  [31:0] DATA
28996 //
28997 // SRAM data
28998 #define RFC_ULLRAM_BANK11900_DATA_W                                         32
28999 #define RFC_ULLRAM_BANK11900_DATA_M                                 0xFFFFFFFF
29000 #define RFC_ULLRAM_BANK11900_DATA_S                                          0
29001 
29002 //*****************************************************************************
29003 //
29004 // Register: RFC_ULLRAM_O_BANK11901
29005 //
29006 //*****************************************************************************
29007 // Field:  [31:0] DATA
29008 //
29009 // SRAM data
29010 #define RFC_ULLRAM_BANK11901_DATA_W                                         32
29011 #define RFC_ULLRAM_BANK11901_DATA_M                                 0xFFFFFFFF
29012 #define RFC_ULLRAM_BANK11901_DATA_S                                          0
29013 
29014 //*****************************************************************************
29015 //
29016 // Register: RFC_ULLRAM_O_BANK11902
29017 //
29018 //*****************************************************************************
29019 // Field:  [31:0] DATA
29020 //
29021 // SRAM data
29022 #define RFC_ULLRAM_BANK11902_DATA_W                                         32
29023 #define RFC_ULLRAM_BANK11902_DATA_M                                 0xFFFFFFFF
29024 #define RFC_ULLRAM_BANK11902_DATA_S                                          0
29025 
29026 //*****************************************************************************
29027 //
29028 // Register: RFC_ULLRAM_O_BANK11903
29029 //
29030 //*****************************************************************************
29031 // Field:  [31:0] DATA
29032 //
29033 // SRAM data
29034 #define RFC_ULLRAM_BANK11903_DATA_W                                         32
29035 #define RFC_ULLRAM_BANK11903_DATA_M                                 0xFFFFFFFF
29036 #define RFC_ULLRAM_BANK11903_DATA_S                                          0
29037 
29038 //*****************************************************************************
29039 //
29040 // Register: RFC_ULLRAM_O_BANK11904
29041 //
29042 //*****************************************************************************
29043 // Field:  [31:0] DATA
29044 //
29045 // SRAM data
29046 #define RFC_ULLRAM_BANK11904_DATA_W                                         32
29047 #define RFC_ULLRAM_BANK11904_DATA_M                                 0xFFFFFFFF
29048 #define RFC_ULLRAM_BANK11904_DATA_S                                          0
29049 
29050 //*****************************************************************************
29051 //
29052 // Register: RFC_ULLRAM_O_BANK11905
29053 //
29054 //*****************************************************************************
29055 // Field:  [31:0] DATA
29056 //
29057 // SRAM data
29058 #define RFC_ULLRAM_BANK11905_DATA_W                                         32
29059 #define RFC_ULLRAM_BANK11905_DATA_M                                 0xFFFFFFFF
29060 #define RFC_ULLRAM_BANK11905_DATA_S                                          0
29061 
29062 //*****************************************************************************
29063 //
29064 // Register: RFC_ULLRAM_O_BANK11906
29065 //
29066 //*****************************************************************************
29067 // Field:  [31:0] DATA
29068 //
29069 // SRAM data
29070 #define RFC_ULLRAM_BANK11906_DATA_W                                         32
29071 #define RFC_ULLRAM_BANK11906_DATA_M                                 0xFFFFFFFF
29072 #define RFC_ULLRAM_BANK11906_DATA_S                                          0
29073 
29074 //*****************************************************************************
29075 //
29076 // Register: RFC_ULLRAM_O_BANK11907
29077 //
29078 //*****************************************************************************
29079 // Field:  [31:0] DATA
29080 //
29081 // SRAM data
29082 #define RFC_ULLRAM_BANK11907_DATA_W                                         32
29083 #define RFC_ULLRAM_BANK11907_DATA_M                                 0xFFFFFFFF
29084 #define RFC_ULLRAM_BANK11907_DATA_S                                          0
29085 
29086 //*****************************************************************************
29087 //
29088 // Register: RFC_ULLRAM_O_BANK11908
29089 //
29090 //*****************************************************************************
29091 // Field:  [31:0] DATA
29092 //
29093 // SRAM data
29094 #define RFC_ULLRAM_BANK11908_DATA_W                                         32
29095 #define RFC_ULLRAM_BANK11908_DATA_M                                 0xFFFFFFFF
29096 #define RFC_ULLRAM_BANK11908_DATA_S                                          0
29097 
29098 //*****************************************************************************
29099 //
29100 // Register: RFC_ULLRAM_O_BANK11909
29101 //
29102 //*****************************************************************************
29103 // Field:  [31:0] DATA
29104 //
29105 // SRAM data
29106 #define RFC_ULLRAM_BANK11909_DATA_W                                         32
29107 #define RFC_ULLRAM_BANK11909_DATA_M                                 0xFFFFFFFF
29108 #define RFC_ULLRAM_BANK11909_DATA_S                                          0
29109 
29110 //*****************************************************************************
29111 //
29112 // Register: RFC_ULLRAM_O_BANK11910
29113 //
29114 //*****************************************************************************
29115 // Field:  [31:0] DATA
29116 //
29117 // SRAM data
29118 #define RFC_ULLRAM_BANK11910_DATA_W                                         32
29119 #define RFC_ULLRAM_BANK11910_DATA_M                                 0xFFFFFFFF
29120 #define RFC_ULLRAM_BANK11910_DATA_S                                          0
29121 
29122 //*****************************************************************************
29123 //
29124 // Register: RFC_ULLRAM_O_BANK11911
29125 //
29126 //*****************************************************************************
29127 // Field:  [31:0] DATA
29128 //
29129 // SRAM data
29130 #define RFC_ULLRAM_BANK11911_DATA_W                                         32
29131 #define RFC_ULLRAM_BANK11911_DATA_M                                 0xFFFFFFFF
29132 #define RFC_ULLRAM_BANK11911_DATA_S                                          0
29133 
29134 //*****************************************************************************
29135 //
29136 // Register: RFC_ULLRAM_O_BANK11912
29137 //
29138 //*****************************************************************************
29139 // Field:  [31:0] DATA
29140 //
29141 // SRAM data
29142 #define RFC_ULLRAM_BANK11912_DATA_W                                         32
29143 #define RFC_ULLRAM_BANK11912_DATA_M                                 0xFFFFFFFF
29144 #define RFC_ULLRAM_BANK11912_DATA_S                                          0
29145 
29146 //*****************************************************************************
29147 //
29148 // Register: RFC_ULLRAM_O_BANK11913
29149 //
29150 //*****************************************************************************
29151 // Field:  [31:0] DATA
29152 //
29153 // SRAM data
29154 #define RFC_ULLRAM_BANK11913_DATA_W                                         32
29155 #define RFC_ULLRAM_BANK11913_DATA_M                                 0xFFFFFFFF
29156 #define RFC_ULLRAM_BANK11913_DATA_S                                          0
29157 
29158 //*****************************************************************************
29159 //
29160 // Register: RFC_ULLRAM_O_BANK11914
29161 //
29162 //*****************************************************************************
29163 // Field:  [31:0] DATA
29164 //
29165 // SRAM data
29166 #define RFC_ULLRAM_BANK11914_DATA_W                                         32
29167 #define RFC_ULLRAM_BANK11914_DATA_M                                 0xFFFFFFFF
29168 #define RFC_ULLRAM_BANK11914_DATA_S                                          0
29169 
29170 //*****************************************************************************
29171 //
29172 // Register: RFC_ULLRAM_O_BANK11915
29173 //
29174 //*****************************************************************************
29175 // Field:  [31:0] DATA
29176 //
29177 // SRAM data
29178 #define RFC_ULLRAM_BANK11915_DATA_W                                         32
29179 #define RFC_ULLRAM_BANK11915_DATA_M                                 0xFFFFFFFF
29180 #define RFC_ULLRAM_BANK11915_DATA_S                                          0
29181 
29182 //*****************************************************************************
29183 //
29184 // Register: RFC_ULLRAM_O_BANK11916
29185 //
29186 //*****************************************************************************
29187 // Field:  [31:0] DATA
29188 //
29189 // SRAM data
29190 #define RFC_ULLRAM_BANK11916_DATA_W                                         32
29191 #define RFC_ULLRAM_BANK11916_DATA_M                                 0xFFFFFFFF
29192 #define RFC_ULLRAM_BANK11916_DATA_S                                          0
29193 
29194 //*****************************************************************************
29195 //
29196 // Register: RFC_ULLRAM_O_BANK11917
29197 //
29198 //*****************************************************************************
29199 // Field:  [31:0] DATA
29200 //
29201 // SRAM data
29202 #define RFC_ULLRAM_BANK11917_DATA_W                                         32
29203 #define RFC_ULLRAM_BANK11917_DATA_M                                 0xFFFFFFFF
29204 #define RFC_ULLRAM_BANK11917_DATA_S                                          0
29205 
29206 //*****************************************************************************
29207 //
29208 // Register: RFC_ULLRAM_O_BANK11918
29209 //
29210 //*****************************************************************************
29211 // Field:  [31:0] DATA
29212 //
29213 // SRAM data
29214 #define RFC_ULLRAM_BANK11918_DATA_W                                         32
29215 #define RFC_ULLRAM_BANK11918_DATA_M                                 0xFFFFFFFF
29216 #define RFC_ULLRAM_BANK11918_DATA_S                                          0
29217 
29218 //*****************************************************************************
29219 //
29220 // Register: RFC_ULLRAM_O_BANK11919
29221 //
29222 //*****************************************************************************
29223 // Field:  [31:0] DATA
29224 //
29225 // SRAM data
29226 #define RFC_ULLRAM_BANK11919_DATA_W                                         32
29227 #define RFC_ULLRAM_BANK11919_DATA_M                                 0xFFFFFFFF
29228 #define RFC_ULLRAM_BANK11919_DATA_S                                          0
29229 
29230 //*****************************************************************************
29231 //
29232 // Register: RFC_ULLRAM_O_BANK11920
29233 //
29234 //*****************************************************************************
29235 // Field:  [31:0] DATA
29236 //
29237 // SRAM data
29238 #define RFC_ULLRAM_BANK11920_DATA_W                                         32
29239 #define RFC_ULLRAM_BANK11920_DATA_M                                 0xFFFFFFFF
29240 #define RFC_ULLRAM_BANK11920_DATA_S                                          0
29241 
29242 //*****************************************************************************
29243 //
29244 // Register: RFC_ULLRAM_O_BANK11921
29245 //
29246 //*****************************************************************************
29247 // Field:  [31:0] DATA
29248 //
29249 // SRAM data
29250 #define RFC_ULLRAM_BANK11921_DATA_W                                         32
29251 #define RFC_ULLRAM_BANK11921_DATA_M                                 0xFFFFFFFF
29252 #define RFC_ULLRAM_BANK11921_DATA_S                                          0
29253 
29254 //*****************************************************************************
29255 //
29256 // Register: RFC_ULLRAM_O_BANK11922
29257 //
29258 //*****************************************************************************
29259 // Field:  [31:0] DATA
29260 //
29261 // SRAM data
29262 #define RFC_ULLRAM_BANK11922_DATA_W                                         32
29263 #define RFC_ULLRAM_BANK11922_DATA_M                                 0xFFFFFFFF
29264 #define RFC_ULLRAM_BANK11922_DATA_S                                          0
29265 
29266 //*****************************************************************************
29267 //
29268 // Register: RFC_ULLRAM_O_BANK11923
29269 //
29270 //*****************************************************************************
29271 // Field:  [31:0] DATA
29272 //
29273 // SRAM data
29274 #define RFC_ULLRAM_BANK11923_DATA_W                                         32
29275 #define RFC_ULLRAM_BANK11923_DATA_M                                 0xFFFFFFFF
29276 #define RFC_ULLRAM_BANK11923_DATA_S                                          0
29277 
29278 //*****************************************************************************
29279 //
29280 // Register: RFC_ULLRAM_O_BANK11924
29281 //
29282 //*****************************************************************************
29283 // Field:  [31:0] DATA
29284 //
29285 // SRAM data
29286 #define RFC_ULLRAM_BANK11924_DATA_W                                         32
29287 #define RFC_ULLRAM_BANK11924_DATA_M                                 0xFFFFFFFF
29288 #define RFC_ULLRAM_BANK11924_DATA_S                                          0
29289 
29290 //*****************************************************************************
29291 //
29292 // Register: RFC_ULLRAM_O_BANK11925
29293 //
29294 //*****************************************************************************
29295 // Field:  [31:0] DATA
29296 //
29297 // SRAM data
29298 #define RFC_ULLRAM_BANK11925_DATA_W                                         32
29299 #define RFC_ULLRAM_BANK11925_DATA_M                                 0xFFFFFFFF
29300 #define RFC_ULLRAM_BANK11925_DATA_S                                          0
29301 
29302 //*****************************************************************************
29303 //
29304 // Register: RFC_ULLRAM_O_BANK11926
29305 //
29306 //*****************************************************************************
29307 // Field:  [31:0] DATA
29308 //
29309 // SRAM data
29310 #define RFC_ULLRAM_BANK11926_DATA_W                                         32
29311 #define RFC_ULLRAM_BANK11926_DATA_M                                 0xFFFFFFFF
29312 #define RFC_ULLRAM_BANK11926_DATA_S                                          0
29313 
29314 //*****************************************************************************
29315 //
29316 // Register: RFC_ULLRAM_O_BANK11927
29317 //
29318 //*****************************************************************************
29319 // Field:  [31:0] DATA
29320 //
29321 // SRAM data
29322 #define RFC_ULLRAM_BANK11927_DATA_W                                         32
29323 #define RFC_ULLRAM_BANK11927_DATA_M                                 0xFFFFFFFF
29324 #define RFC_ULLRAM_BANK11927_DATA_S                                          0
29325 
29326 //*****************************************************************************
29327 //
29328 // Register: RFC_ULLRAM_O_BANK11928
29329 //
29330 //*****************************************************************************
29331 // Field:  [31:0] DATA
29332 //
29333 // SRAM data
29334 #define RFC_ULLRAM_BANK11928_DATA_W                                         32
29335 #define RFC_ULLRAM_BANK11928_DATA_M                                 0xFFFFFFFF
29336 #define RFC_ULLRAM_BANK11928_DATA_S                                          0
29337 
29338 //*****************************************************************************
29339 //
29340 // Register: RFC_ULLRAM_O_BANK11929
29341 //
29342 //*****************************************************************************
29343 // Field:  [31:0] DATA
29344 //
29345 // SRAM data
29346 #define RFC_ULLRAM_BANK11929_DATA_W                                         32
29347 #define RFC_ULLRAM_BANK11929_DATA_M                                 0xFFFFFFFF
29348 #define RFC_ULLRAM_BANK11929_DATA_S                                          0
29349 
29350 //*****************************************************************************
29351 //
29352 // Register: RFC_ULLRAM_O_BANK11930
29353 //
29354 //*****************************************************************************
29355 // Field:  [31:0] DATA
29356 //
29357 // SRAM data
29358 #define RFC_ULLRAM_BANK11930_DATA_W                                         32
29359 #define RFC_ULLRAM_BANK11930_DATA_M                                 0xFFFFFFFF
29360 #define RFC_ULLRAM_BANK11930_DATA_S                                          0
29361 
29362 //*****************************************************************************
29363 //
29364 // Register: RFC_ULLRAM_O_BANK11931
29365 //
29366 //*****************************************************************************
29367 // Field:  [31:0] DATA
29368 //
29369 // SRAM data
29370 #define RFC_ULLRAM_BANK11931_DATA_W                                         32
29371 #define RFC_ULLRAM_BANK11931_DATA_M                                 0xFFFFFFFF
29372 #define RFC_ULLRAM_BANK11931_DATA_S                                          0
29373 
29374 //*****************************************************************************
29375 //
29376 // Register: RFC_ULLRAM_O_BANK11932
29377 //
29378 //*****************************************************************************
29379 // Field:  [31:0] DATA
29380 //
29381 // SRAM data
29382 #define RFC_ULLRAM_BANK11932_DATA_W                                         32
29383 #define RFC_ULLRAM_BANK11932_DATA_M                                 0xFFFFFFFF
29384 #define RFC_ULLRAM_BANK11932_DATA_S                                          0
29385 
29386 //*****************************************************************************
29387 //
29388 // Register: RFC_ULLRAM_O_BANK11933
29389 //
29390 //*****************************************************************************
29391 // Field:  [31:0] DATA
29392 //
29393 // SRAM data
29394 #define RFC_ULLRAM_BANK11933_DATA_W                                         32
29395 #define RFC_ULLRAM_BANK11933_DATA_M                                 0xFFFFFFFF
29396 #define RFC_ULLRAM_BANK11933_DATA_S                                          0
29397 
29398 //*****************************************************************************
29399 //
29400 // Register: RFC_ULLRAM_O_BANK11934
29401 //
29402 //*****************************************************************************
29403 // Field:  [31:0] DATA
29404 //
29405 // SRAM data
29406 #define RFC_ULLRAM_BANK11934_DATA_W                                         32
29407 #define RFC_ULLRAM_BANK11934_DATA_M                                 0xFFFFFFFF
29408 #define RFC_ULLRAM_BANK11934_DATA_S                                          0
29409 
29410 //*****************************************************************************
29411 //
29412 // Register: RFC_ULLRAM_O_BANK11935
29413 //
29414 //*****************************************************************************
29415 // Field:  [31:0] DATA
29416 //
29417 // SRAM data
29418 #define RFC_ULLRAM_BANK11935_DATA_W                                         32
29419 #define RFC_ULLRAM_BANK11935_DATA_M                                 0xFFFFFFFF
29420 #define RFC_ULLRAM_BANK11935_DATA_S                                          0
29421 
29422 //*****************************************************************************
29423 //
29424 // Register: RFC_ULLRAM_O_BANK11936
29425 //
29426 //*****************************************************************************
29427 // Field:  [31:0] DATA
29428 //
29429 // SRAM data
29430 #define RFC_ULLRAM_BANK11936_DATA_W                                         32
29431 #define RFC_ULLRAM_BANK11936_DATA_M                                 0xFFFFFFFF
29432 #define RFC_ULLRAM_BANK11936_DATA_S                                          0
29433 
29434 //*****************************************************************************
29435 //
29436 // Register: RFC_ULLRAM_O_BANK11937
29437 //
29438 //*****************************************************************************
29439 // Field:  [31:0] DATA
29440 //
29441 // SRAM data
29442 #define RFC_ULLRAM_BANK11937_DATA_W                                         32
29443 #define RFC_ULLRAM_BANK11937_DATA_M                                 0xFFFFFFFF
29444 #define RFC_ULLRAM_BANK11937_DATA_S                                          0
29445 
29446 //*****************************************************************************
29447 //
29448 // Register: RFC_ULLRAM_O_BANK11938
29449 //
29450 //*****************************************************************************
29451 // Field:  [31:0] DATA
29452 //
29453 // SRAM data
29454 #define RFC_ULLRAM_BANK11938_DATA_W                                         32
29455 #define RFC_ULLRAM_BANK11938_DATA_M                                 0xFFFFFFFF
29456 #define RFC_ULLRAM_BANK11938_DATA_S                                          0
29457 
29458 //*****************************************************************************
29459 //
29460 // Register: RFC_ULLRAM_O_BANK11939
29461 //
29462 //*****************************************************************************
29463 // Field:  [31:0] DATA
29464 //
29465 // SRAM data
29466 #define RFC_ULLRAM_BANK11939_DATA_W                                         32
29467 #define RFC_ULLRAM_BANK11939_DATA_M                                 0xFFFFFFFF
29468 #define RFC_ULLRAM_BANK11939_DATA_S                                          0
29469 
29470 //*****************************************************************************
29471 //
29472 // Register: RFC_ULLRAM_O_BANK11940
29473 //
29474 //*****************************************************************************
29475 // Field:  [31:0] DATA
29476 //
29477 // SRAM data
29478 #define RFC_ULLRAM_BANK11940_DATA_W                                         32
29479 #define RFC_ULLRAM_BANK11940_DATA_M                                 0xFFFFFFFF
29480 #define RFC_ULLRAM_BANK11940_DATA_S                                          0
29481 
29482 //*****************************************************************************
29483 //
29484 // Register: RFC_ULLRAM_O_BANK11941
29485 //
29486 //*****************************************************************************
29487 // Field:  [31:0] DATA
29488 //
29489 // SRAM data
29490 #define RFC_ULLRAM_BANK11941_DATA_W                                         32
29491 #define RFC_ULLRAM_BANK11941_DATA_M                                 0xFFFFFFFF
29492 #define RFC_ULLRAM_BANK11941_DATA_S                                          0
29493 
29494 //*****************************************************************************
29495 //
29496 // Register: RFC_ULLRAM_O_BANK11942
29497 //
29498 //*****************************************************************************
29499 // Field:  [31:0] DATA
29500 //
29501 // SRAM data
29502 #define RFC_ULLRAM_BANK11942_DATA_W                                         32
29503 #define RFC_ULLRAM_BANK11942_DATA_M                                 0xFFFFFFFF
29504 #define RFC_ULLRAM_BANK11942_DATA_S                                          0
29505 
29506 //*****************************************************************************
29507 //
29508 // Register: RFC_ULLRAM_O_BANK11943
29509 //
29510 //*****************************************************************************
29511 // Field:  [31:0] DATA
29512 //
29513 // SRAM data
29514 #define RFC_ULLRAM_BANK11943_DATA_W                                         32
29515 #define RFC_ULLRAM_BANK11943_DATA_M                                 0xFFFFFFFF
29516 #define RFC_ULLRAM_BANK11943_DATA_S                                          0
29517 
29518 //*****************************************************************************
29519 //
29520 // Register: RFC_ULLRAM_O_BANK11944
29521 //
29522 //*****************************************************************************
29523 // Field:  [31:0] DATA
29524 //
29525 // SRAM data
29526 #define RFC_ULLRAM_BANK11944_DATA_W                                         32
29527 #define RFC_ULLRAM_BANK11944_DATA_M                                 0xFFFFFFFF
29528 #define RFC_ULLRAM_BANK11944_DATA_S                                          0
29529 
29530 //*****************************************************************************
29531 //
29532 // Register: RFC_ULLRAM_O_BANK11945
29533 //
29534 //*****************************************************************************
29535 // Field:  [31:0] DATA
29536 //
29537 // SRAM data
29538 #define RFC_ULLRAM_BANK11945_DATA_W                                         32
29539 #define RFC_ULLRAM_BANK11945_DATA_M                                 0xFFFFFFFF
29540 #define RFC_ULLRAM_BANK11945_DATA_S                                          0
29541 
29542 //*****************************************************************************
29543 //
29544 // Register: RFC_ULLRAM_O_BANK11946
29545 //
29546 //*****************************************************************************
29547 // Field:  [31:0] DATA
29548 //
29549 // SRAM data
29550 #define RFC_ULLRAM_BANK11946_DATA_W                                         32
29551 #define RFC_ULLRAM_BANK11946_DATA_M                                 0xFFFFFFFF
29552 #define RFC_ULLRAM_BANK11946_DATA_S                                          0
29553 
29554 //*****************************************************************************
29555 //
29556 // Register: RFC_ULLRAM_O_BANK11947
29557 //
29558 //*****************************************************************************
29559 // Field:  [31:0] DATA
29560 //
29561 // SRAM data
29562 #define RFC_ULLRAM_BANK11947_DATA_W                                         32
29563 #define RFC_ULLRAM_BANK11947_DATA_M                                 0xFFFFFFFF
29564 #define RFC_ULLRAM_BANK11947_DATA_S                                          0
29565 
29566 //*****************************************************************************
29567 //
29568 // Register: RFC_ULLRAM_O_BANK11948
29569 //
29570 //*****************************************************************************
29571 // Field:  [31:0] DATA
29572 //
29573 // SRAM data
29574 #define RFC_ULLRAM_BANK11948_DATA_W                                         32
29575 #define RFC_ULLRAM_BANK11948_DATA_M                                 0xFFFFFFFF
29576 #define RFC_ULLRAM_BANK11948_DATA_S                                          0
29577 
29578 //*****************************************************************************
29579 //
29580 // Register: RFC_ULLRAM_O_BANK11949
29581 //
29582 //*****************************************************************************
29583 // Field:  [31:0] DATA
29584 //
29585 // SRAM data
29586 #define RFC_ULLRAM_BANK11949_DATA_W                                         32
29587 #define RFC_ULLRAM_BANK11949_DATA_M                                 0xFFFFFFFF
29588 #define RFC_ULLRAM_BANK11949_DATA_S                                          0
29589 
29590 //*****************************************************************************
29591 //
29592 // Register: RFC_ULLRAM_O_BANK11950
29593 //
29594 //*****************************************************************************
29595 // Field:  [31:0] DATA
29596 //
29597 // SRAM data
29598 #define RFC_ULLRAM_BANK11950_DATA_W                                         32
29599 #define RFC_ULLRAM_BANK11950_DATA_M                                 0xFFFFFFFF
29600 #define RFC_ULLRAM_BANK11950_DATA_S                                          0
29601 
29602 //*****************************************************************************
29603 //
29604 // Register: RFC_ULLRAM_O_BANK11951
29605 //
29606 //*****************************************************************************
29607 // Field:  [31:0] DATA
29608 //
29609 // SRAM data
29610 #define RFC_ULLRAM_BANK11951_DATA_W                                         32
29611 #define RFC_ULLRAM_BANK11951_DATA_M                                 0xFFFFFFFF
29612 #define RFC_ULLRAM_BANK11951_DATA_S                                          0
29613 
29614 //*****************************************************************************
29615 //
29616 // Register: RFC_ULLRAM_O_BANK11952
29617 //
29618 //*****************************************************************************
29619 // Field:  [31:0] DATA
29620 //
29621 // SRAM data
29622 #define RFC_ULLRAM_BANK11952_DATA_W                                         32
29623 #define RFC_ULLRAM_BANK11952_DATA_M                                 0xFFFFFFFF
29624 #define RFC_ULLRAM_BANK11952_DATA_S                                          0
29625 
29626 //*****************************************************************************
29627 //
29628 // Register: RFC_ULLRAM_O_BANK11953
29629 //
29630 //*****************************************************************************
29631 // Field:  [31:0] DATA
29632 //
29633 // SRAM data
29634 #define RFC_ULLRAM_BANK11953_DATA_W                                         32
29635 #define RFC_ULLRAM_BANK11953_DATA_M                                 0xFFFFFFFF
29636 #define RFC_ULLRAM_BANK11953_DATA_S                                          0
29637 
29638 //*****************************************************************************
29639 //
29640 // Register: RFC_ULLRAM_O_BANK11954
29641 //
29642 //*****************************************************************************
29643 // Field:  [31:0] DATA
29644 //
29645 // SRAM data
29646 #define RFC_ULLRAM_BANK11954_DATA_W                                         32
29647 #define RFC_ULLRAM_BANK11954_DATA_M                                 0xFFFFFFFF
29648 #define RFC_ULLRAM_BANK11954_DATA_S                                          0
29649 
29650 //*****************************************************************************
29651 //
29652 // Register: RFC_ULLRAM_O_BANK11955
29653 //
29654 //*****************************************************************************
29655 // Field:  [31:0] DATA
29656 //
29657 // SRAM data
29658 #define RFC_ULLRAM_BANK11955_DATA_W                                         32
29659 #define RFC_ULLRAM_BANK11955_DATA_M                                 0xFFFFFFFF
29660 #define RFC_ULLRAM_BANK11955_DATA_S                                          0
29661 
29662 //*****************************************************************************
29663 //
29664 // Register: RFC_ULLRAM_O_BANK11956
29665 //
29666 //*****************************************************************************
29667 // Field:  [31:0] DATA
29668 //
29669 // SRAM data
29670 #define RFC_ULLRAM_BANK11956_DATA_W                                         32
29671 #define RFC_ULLRAM_BANK11956_DATA_M                                 0xFFFFFFFF
29672 #define RFC_ULLRAM_BANK11956_DATA_S                                          0
29673 
29674 //*****************************************************************************
29675 //
29676 // Register: RFC_ULLRAM_O_BANK11957
29677 //
29678 //*****************************************************************************
29679 // Field:  [31:0] DATA
29680 //
29681 // SRAM data
29682 #define RFC_ULLRAM_BANK11957_DATA_W                                         32
29683 #define RFC_ULLRAM_BANK11957_DATA_M                                 0xFFFFFFFF
29684 #define RFC_ULLRAM_BANK11957_DATA_S                                          0
29685 
29686 //*****************************************************************************
29687 //
29688 // Register: RFC_ULLRAM_O_BANK11958
29689 //
29690 //*****************************************************************************
29691 // Field:  [31:0] DATA
29692 //
29693 // SRAM data
29694 #define RFC_ULLRAM_BANK11958_DATA_W                                         32
29695 #define RFC_ULLRAM_BANK11958_DATA_M                                 0xFFFFFFFF
29696 #define RFC_ULLRAM_BANK11958_DATA_S                                          0
29697 
29698 //*****************************************************************************
29699 //
29700 // Register: RFC_ULLRAM_O_BANK11959
29701 //
29702 //*****************************************************************************
29703 // Field:  [31:0] DATA
29704 //
29705 // SRAM data
29706 #define RFC_ULLRAM_BANK11959_DATA_W                                         32
29707 #define RFC_ULLRAM_BANK11959_DATA_M                                 0xFFFFFFFF
29708 #define RFC_ULLRAM_BANK11959_DATA_S                                          0
29709 
29710 //*****************************************************************************
29711 //
29712 // Register: RFC_ULLRAM_O_BANK11960
29713 //
29714 //*****************************************************************************
29715 // Field:  [31:0] DATA
29716 //
29717 // SRAM data
29718 #define RFC_ULLRAM_BANK11960_DATA_W                                         32
29719 #define RFC_ULLRAM_BANK11960_DATA_M                                 0xFFFFFFFF
29720 #define RFC_ULLRAM_BANK11960_DATA_S                                          0
29721 
29722 //*****************************************************************************
29723 //
29724 // Register: RFC_ULLRAM_O_BANK11961
29725 //
29726 //*****************************************************************************
29727 // Field:  [31:0] DATA
29728 //
29729 // SRAM data
29730 #define RFC_ULLRAM_BANK11961_DATA_W                                         32
29731 #define RFC_ULLRAM_BANK11961_DATA_M                                 0xFFFFFFFF
29732 #define RFC_ULLRAM_BANK11961_DATA_S                                          0
29733 
29734 //*****************************************************************************
29735 //
29736 // Register: RFC_ULLRAM_O_BANK11962
29737 //
29738 //*****************************************************************************
29739 // Field:  [31:0] DATA
29740 //
29741 // SRAM data
29742 #define RFC_ULLRAM_BANK11962_DATA_W                                         32
29743 #define RFC_ULLRAM_BANK11962_DATA_M                                 0xFFFFFFFF
29744 #define RFC_ULLRAM_BANK11962_DATA_S                                          0
29745 
29746 //*****************************************************************************
29747 //
29748 // Register: RFC_ULLRAM_O_BANK11963
29749 //
29750 //*****************************************************************************
29751 // Field:  [31:0] DATA
29752 //
29753 // SRAM data
29754 #define RFC_ULLRAM_BANK11963_DATA_W                                         32
29755 #define RFC_ULLRAM_BANK11963_DATA_M                                 0xFFFFFFFF
29756 #define RFC_ULLRAM_BANK11963_DATA_S                                          0
29757 
29758 //*****************************************************************************
29759 //
29760 // Register: RFC_ULLRAM_O_BANK11964
29761 //
29762 //*****************************************************************************
29763 // Field:  [31:0] DATA
29764 //
29765 // SRAM data
29766 #define RFC_ULLRAM_BANK11964_DATA_W                                         32
29767 #define RFC_ULLRAM_BANK11964_DATA_M                                 0xFFFFFFFF
29768 #define RFC_ULLRAM_BANK11964_DATA_S                                          0
29769 
29770 //*****************************************************************************
29771 //
29772 // Register: RFC_ULLRAM_O_BANK11965
29773 //
29774 //*****************************************************************************
29775 // Field:  [31:0] DATA
29776 //
29777 // SRAM data
29778 #define RFC_ULLRAM_BANK11965_DATA_W                                         32
29779 #define RFC_ULLRAM_BANK11965_DATA_M                                 0xFFFFFFFF
29780 #define RFC_ULLRAM_BANK11965_DATA_S                                          0
29781 
29782 //*****************************************************************************
29783 //
29784 // Register: RFC_ULLRAM_O_BANK11966
29785 //
29786 //*****************************************************************************
29787 // Field:  [31:0] DATA
29788 //
29789 // SRAM data
29790 #define RFC_ULLRAM_BANK11966_DATA_W                                         32
29791 #define RFC_ULLRAM_BANK11966_DATA_M                                 0xFFFFFFFF
29792 #define RFC_ULLRAM_BANK11966_DATA_S                                          0
29793 
29794 //*****************************************************************************
29795 //
29796 // Register: RFC_ULLRAM_O_BANK11967
29797 //
29798 //*****************************************************************************
29799 // Field:  [31:0] DATA
29800 //
29801 // SRAM data
29802 #define RFC_ULLRAM_BANK11967_DATA_W                                         32
29803 #define RFC_ULLRAM_BANK11967_DATA_M                                 0xFFFFFFFF
29804 #define RFC_ULLRAM_BANK11967_DATA_S                                          0
29805 
29806 //*****************************************************************************
29807 //
29808 // Register: RFC_ULLRAM_O_BANK11968
29809 //
29810 //*****************************************************************************
29811 // Field:  [31:0] DATA
29812 //
29813 // SRAM data
29814 #define RFC_ULLRAM_BANK11968_DATA_W                                         32
29815 #define RFC_ULLRAM_BANK11968_DATA_M                                 0xFFFFFFFF
29816 #define RFC_ULLRAM_BANK11968_DATA_S                                          0
29817 
29818 //*****************************************************************************
29819 //
29820 // Register: RFC_ULLRAM_O_BANK11969
29821 //
29822 //*****************************************************************************
29823 // Field:  [31:0] DATA
29824 //
29825 // SRAM data
29826 #define RFC_ULLRAM_BANK11969_DATA_W                                         32
29827 #define RFC_ULLRAM_BANK11969_DATA_M                                 0xFFFFFFFF
29828 #define RFC_ULLRAM_BANK11969_DATA_S                                          0
29829 
29830 //*****************************************************************************
29831 //
29832 // Register: RFC_ULLRAM_O_BANK11970
29833 //
29834 //*****************************************************************************
29835 // Field:  [31:0] DATA
29836 //
29837 // SRAM data
29838 #define RFC_ULLRAM_BANK11970_DATA_W                                         32
29839 #define RFC_ULLRAM_BANK11970_DATA_M                                 0xFFFFFFFF
29840 #define RFC_ULLRAM_BANK11970_DATA_S                                          0
29841 
29842 //*****************************************************************************
29843 //
29844 // Register: RFC_ULLRAM_O_BANK11971
29845 //
29846 //*****************************************************************************
29847 // Field:  [31:0] DATA
29848 //
29849 // SRAM data
29850 #define RFC_ULLRAM_BANK11971_DATA_W                                         32
29851 #define RFC_ULLRAM_BANK11971_DATA_M                                 0xFFFFFFFF
29852 #define RFC_ULLRAM_BANK11971_DATA_S                                          0
29853 
29854 //*****************************************************************************
29855 //
29856 // Register: RFC_ULLRAM_O_BANK11972
29857 //
29858 //*****************************************************************************
29859 // Field:  [31:0] DATA
29860 //
29861 // SRAM data
29862 #define RFC_ULLRAM_BANK11972_DATA_W                                         32
29863 #define RFC_ULLRAM_BANK11972_DATA_M                                 0xFFFFFFFF
29864 #define RFC_ULLRAM_BANK11972_DATA_S                                          0
29865 
29866 //*****************************************************************************
29867 //
29868 // Register: RFC_ULLRAM_O_BANK11973
29869 //
29870 //*****************************************************************************
29871 // Field:  [31:0] DATA
29872 //
29873 // SRAM data
29874 #define RFC_ULLRAM_BANK11973_DATA_W                                         32
29875 #define RFC_ULLRAM_BANK11973_DATA_M                                 0xFFFFFFFF
29876 #define RFC_ULLRAM_BANK11973_DATA_S                                          0
29877 
29878 //*****************************************************************************
29879 //
29880 // Register: RFC_ULLRAM_O_BANK11974
29881 //
29882 //*****************************************************************************
29883 // Field:  [31:0] DATA
29884 //
29885 // SRAM data
29886 #define RFC_ULLRAM_BANK11974_DATA_W                                         32
29887 #define RFC_ULLRAM_BANK11974_DATA_M                                 0xFFFFFFFF
29888 #define RFC_ULLRAM_BANK11974_DATA_S                                          0
29889 
29890 //*****************************************************************************
29891 //
29892 // Register: RFC_ULLRAM_O_BANK11975
29893 //
29894 //*****************************************************************************
29895 // Field:  [31:0] DATA
29896 //
29897 // SRAM data
29898 #define RFC_ULLRAM_BANK11975_DATA_W                                         32
29899 #define RFC_ULLRAM_BANK11975_DATA_M                                 0xFFFFFFFF
29900 #define RFC_ULLRAM_BANK11975_DATA_S                                          0
29901 
29902 //*****************************************************************************
29903 //
29904 // Register: RFC_ULLRAM_O_BANK11976
29905 //
29906 //*****************************************************************************
29907 // Field:  [31:0] DATA
29908 //
29909 // SRAM data
29910 #define RFC_ULLRAM_BANK11976_DATA_W                                         32
29911 #define RFC_ULLRAM_BANK11976_DATA_M                                 0xFFFFFFFF
29912 #define RFC_ULLRAM_BANK11976_DATA_S                                          0
29913 
29914 //*****************************************************************************
29915 //
29916 // Register: RFC_ULLRAM_O_BANK11977
29917 //
29918 //*****************************************************************************
29919 // Field:  [31:0] DATA
29920 //
29921 // SRAM data
29922 #define RFC_ULLRAM_BANK11977_DATA_W                                         32
29923 #define RFC_ULLRAM_BANK11977_DATA_M                                 0xFFFFFFFF
29924 #define RFC_ULLRAM_BANK11977_DATA_S                                          0
29925 
29926 //*****************************************************************************
29927 //
29928 // Register: RFC_ULLRAM_O_BANK11978
29929 //
29930 //*****************************************************************************
29931 // Field:  [31:0] DATA
29932 //
29933 // SRAM data
29934 #define RFC_ULLRAM_BANK11978_DATA_W                                         32
29935 #define RFC_ULLRAM_BANK11978_DATA_M                                 0xFFFFFFFF
29936 #define RFC_ULLRAM_BANK11978_DATA_S                                          0
29937 
29938 //*****************************************************************************
29939 //
29940 // Register: RFC_ULLRAM_O_BANK11979
29941 //
29942 //*****************************************************************************
29943 // Field:  [31:0] DATA
29944 //
29945 // SRAM data
29946 #define RFC_ULLRAM_BANK11979_DATA_W                                         32
29947 #define RFC_ULLRAM_BANK11979_DATA_M                                 0xFFFFFFFF
29948 #define RFC_ULLRAM_BANK11979_DATA_S                                          0
29949 
29950 //*****************************************************************************
29951 //
29952 // Register: RFC_ULLRAM_O_BANK11980
29953 //
29954 //*****************************************************************************
29955 // Field:  [31:0] DATA
29956 //
29957 // SRAM data
29958 #define RFC_ULLRAM_BANK11980_DATA_W                                         32
29959 #define RFC_ULLRAM_BANK11980_DATA_M                                 0xFFFFFFFF
29960 #define RFC_ULLRAM_BANK11980_DATA_S                                          0
29961 
29962 //*****************************************************************************
29963 //
29964 // Register: RFC_ULLRAM_O_BANK11981
29965 //
29966 //*****************************************************************************
29967 // Field:  [31:0] DATA
29968 //
29969 // SRAM data
29970 #define RFC_ULLRAM_BANK11981_DATA_W                                         32
29971 #define RFC_ULLRAM_BANK11981_DATA_M                                 0xFFFFFFFF
29972 #define RFC_ULLRAM_BANK11981_DATA_S                                          0
29973 
29974 //*****************************************************************************
29975 //
29976 // Register: RFC_ULLRAM_O_BANK11982
29977 //
29978 //*****************************************************************************
29979 // Field:  [31:0] DATA
29980 //
29981 // SRAM data
29982 #define RFC_ULLRAM_BANK11982_DATA_W                                         32
29983 #define RFC_ULLRAM_BANK11982_DATA_M                                 0xFFFFFFFF
29984 #define RFC_ULLRAM_BANK11982_DATA_S                                          0
29985 
29986 //*****************************************************************************
29987 //
29988 // Register: RFC_ULLRAM_O_BANK11983
29989 //
29990 //*****************************************************************************
29991 // Field:  [31:0] DATA
29992 //
29993 // SRAM data
29994 #define RFC_ULLRAM_BANK11983_DATA_W                                         32
29995 #define RFC_ULLRAM_BANK11983_DATA_M                                 0xFFFFFFFF
29996 #define RFC_ULLRAM_BANK11983_DATA_S                                          0
29997 
29998 //*****************************************************************************
29999 //
30000 // Register: RFC_ULLRAM_O_BANK11984
30001 //
30002 //*****************************************************************************
30003 // Field:  [31:0] DATA
30004 //
30005 // SRAM data
30006 #define RFC_ULLRAM_BANK11984_DATA_W                                         32
30007 #define RFC_ULLRAM_BANK11984_DATA_M                                 0xFFFFFFFF
30008 #define RFC_ULLRAM_BANK11984_DATA_S                                          0
30009 
30010 //*****************************************************************************
30011 //
30012 // Register: RFC_ULLRAM_O_BANK11985
30013 //
30014 //*****************************************************************************
30015 // Field:  [31:0] DATA
30016 //
30017 // SRAM data
30018 #define RFC_ULLRAM_BANK11985_DATA_W                                         32
30019 #define RFC_ULLRAM_BANK11985_DATA_M                                 0xFFFFFFFF
30020 #define RFC_ULLRAM_BANK11985_DATA_S                                          0
30021 
30022 //*****************************************************************************
30023 //
30024 // Register: RFC_ULLRAM_O_BANK11986
30025 //
30026 //*****************************************************************************
30027 // Field:  [31:0] DATA
30028 //
30029 // SRAM data
30030 #define RFC_ULLRAM_BANK11986_DATA_W                                         32
30031 #define RFC_ULLRAM_BANK11986_DATA_M                                 0xFFFFFFFF
30032 #define RFC_ULLRAM_BANK11986_DATA_S                                          0
30033 
30034 //*****************************************************************************
30035 //
30036 // Register: RFC_ULLRAM_O_BANK11987
30037 //
30038 //*****************************************************************************
30039 // Field:  [31:0] DATA
30040 //
30041 // SRAM data
30042 #define RFC_ULLRAM_BANK11987_DATA_W                                         32
30043 #define RFC_ULLRAM_BANK11987_DATA_M                                 0xFFFFFFFF
30044 #define RFC_ULLRAM_BANK11987_DATA_S                                          0
30045 
30046 //*****************************************************************************
30047 //
30048 // Register: RFC_ULLRAM_O_BANK11988
30049 //
30050 //*****************************************************************************
30051 // Field:  [31:0] DATA
30052 //
30053 // SRAM data
30054 #define RFC_ULLRAM_BANK11988_DATA_W                                         32
30055 #define RFC_ULLRAM_BANK11988_DATA_M                                 0xFFFFFFFF
30056 #define RFC_ULLRAM_BANK11988_DATA_S                                          0
30057 
30058 //*****************************************************************************
30059 //
30060 // Register: RFC_ULLRAM_O_BANK11989
30061 //
30062 //*****************************************************************************
30063 // Field:  [31:0] DATA
30064 //
30065 // SRAM data
30066 #define RFC_ULLRAM_BANK11989_DATA_W                                         32
30067 #define RFC_ULLRAM_BANK11989_DATA_M                                 0xFFFFFFFF
30068 #define RFC_ULLRAM_BANK11989_DATA_S                                          0
30069 
30070 //*****************************************************************************
30071 //
30072 // Register: RFC_ULLRAM_O_BANK11990
30073 //
30074 //*****************************************************************************
30075 // Field:  [31:0] DATA
30076 //
30077 // SRAM data
30078 #define RFC_ULLRAM_BANK11990_DATA_W                                         32
30079 #define RFC_ULLRAM_BANK11990_DATA_M                                 0xFFFFFFFF
30080 #define RFC_ULLRAM_BANK11990_DATA_S                                          0
30081 
30082 //*****************************************************************************
30083 //
30084 // Register: RFC_ULLRAM_O_BANK11991
30085 //
30086 //*****************************************************************************
30087 // Field:  [31:0] DATA
30088 //
30089 // SRAM data
30090 #define RFC_ULLRAM_BANK11991_DATA_W                                         32
30091 #define RFC_ULLRAM_BANK11991_DATA_M                                 0xFFFFFFFF
30092 #define RFC_ULLRAM_BANK11991_DATA_S                                          0
30093 
30094 //*****************************************************************************
30095 //
30096 // Register: RFC_ULLRAM_O_BANK11992
30097 //
30098 //*****************************************************************************
30099 // Field:  [31:0] DATA
30100 //
30101 // SRAM data
30102 #define RFC_ULLRAM_BANK11992_DATA_W                                         32
30103 #define RFC_ULLRAM_BANK11992_DATA_M                                 0xFFFFFFFF
30104 #define RFC_ULLRAM_BANK11992_DATA_S                                          0
30105 
30106 //*****************************************************************************
30107 //
30108 // Register: RFC_ULLRAM_O_BANK11993
30109 //
30110 //*****************************************************************************
30111 // Field:  [31:0] DATA
30112 //
30113 // SRAM data
30114 #define RFC_ULLRAM_BANK11993_DATA_W                                         32
30115 #define RFC_ULLRAM_BANK11993_DATA_M                                 0xFFFFFFFF
30116 #define RFC_ULLRAM_BANK11993_DATA_S                                          0
30117 
30118 //*****************************************************************************
30119 //
30120 // Register: RFC_ULLRAM_O_BANK11994
30121 //
30122 //*****************************************************************************
30123 // Field:  [31:0] DATA
30124 //
30125 // SRAM data
30126 #define RFC_ULLRAM_BANK11994_DATA_W                                         32
30127 #define RFC_ULLRAM_BANK11994_DATA_M                                 0xFFFFFFFF
30128 #define RFC_ULLRAM_BANK11994_DATA_S                                          0
30129 
30130 //*****************************************************************************
30131 //
30132 // Register: RFC_ULLRAM_O_BANK11995
30133 //
30134 //*****************************************************************************
30135 // Field:  [31:0] DATA
30136 //
30137 // SRAM data
30138 #define RFC_ULLRAM_BANK11995_DATA_W                                         32
30139 #define RFC_ULLRAM_BANK11995_DATA_M                                 0xFFFFFFFF
30140 #define RFC_ULLRAM_BANK11995_DATA_S                                          0
30141 
30142 //*****************************************************************************
30143 //
30144 // Register: RFC_ULLRAM_O_BANK11996
30145 //
30146 //*****************************************************************************
30147 // Field:  [31:0] DATA
30148 //
30149 // SRAM data
30150 #define RFC_ULLRAM_BANK11996_DATA_W                                         32
30151 #define RFC_ULLRAM_BANK11996_DATA_M                                 0xFFFFFFFF
30152 #define RFC_ULLRAM_BANK11996_DATA_S                                          0
30153 
30154 //*****************************************************************************
30155 //
30156 // Register: RFC_ULLRAM_O_BANK11997
30157 //
30158 //*****************************************************************************
30159 // Field:  [31:0] DATA
30160 //
30161 // SRAM data
30162 #define RFC_ULLRAM_BANK11997_DATA_W                                         32
30163 #define RFC_ULLRAM_BANK11997_DATA_M                                 0xFFFFFFFF
30164 #define RFC_ULLRAM_BANK11997_DATA_S                                          0
30165 
30166 //*****************************************************************************
30167 //
30168 // Register: RFC_ULLRAM_O_BANK11998
30169 //
30170 //*****************************************************************************
30171 // Field:  [31:0] DATA
30172 //
30173 // SRAM data
30174 #define RFC_ULLRAM_BANK11998_DATA_W                                         32
30175 #define RFC_ULLRAM_BANK11998_DATA_M                                 0xFFFFFFFF
30176 #define RFC_ULLRAM_BANK11998_DATA_S                                          0
30177 
30178 //*****************************************************************************
30179 //
30180 // Register: RFC_ULLRAM_O_BANK11999
30181 //
30182 //*****************************************************************************
30183 // Field:  [31:0] DATA
30184 //
30185 // SRAM data
30186 #define RFC_ULLRAM_BANK11999_DATA_W                                         32
30187 #define RFC_ULLRAM_BANK11999_DATA_M                                 0xFFFFFFFF
30188 #define RFC_ULLRAM_BANK11999_DATA_S                                          0
30189 
30190 //*****************************************************************************
30191 //
30192 // Register: RFC_ULLRAM_O_BANK12000
30193 //
30194 //*****************************************************************************
30195 // Field:  [31:0] DATA
30196 //
30197 // SRAM data
30198 #define RFC_ULLRAM_BANK12000_DATA_W                                         32
30199 #define RFC_ULLRAM_BANK12000_DATA_M                                 0xFFFFFFFF
30200 #define RFC_ULLRAM_BANK12000_DATA_S                                          0
30201 
30202 //*****************************************************************************
30203 //
30204 // Register: RFC_ULLRAM_O_BANK12001
30205 //
30206 //*****************************************************************************
30207 // Field:  [31:0] DATA
30208 //
30209 // SRAM data
30210 #define RFC_ULLRAM_BANK12001_DATA_W                                         32
30211 #define RFC_ULLRAM_BANK12001_DATA_M                                 0xFFFFFFFF
30212 #define RFC_ULLRAM_BANK12001_DATA_S                                          0
30213 
30214 //*****************************************************************************
30215 //
30216 // Register: RFC_ULLRAM_O_BANK12002
30217 //
30218 //*****************************************************************************
30219 // Field:  [31:0] DATA
30220 //
30221 // SRAM data
30222 #define RFC_ULLRAM_BANK12002_DATA_W                                         32
30223 #define RFC_ULLRAM_BANK12002_DATA_M                                 0xFFFFFFFF
30224 #define RFC_ULLRAM_BANK12002_DATA_S                                          0
30225 
30226 //*****************************************************************************
30227 //
30228 // Register: RFC_ULLRAM_O_BANK12003
30229 //
30230 //*****************************************************************************
30231 // Field:  [31:0] DATA
30232 //
30233 // SRAM data
30234 #define RFC_ULLRAM_BANK12003_DATA_W                                         32
30235 #define RFC_ULLRAM_BANK12003_DATA_M                                 0xFFFFFFFF
30236 #define RFC_ULLRAM_BANK12003_DATA_S                                          0
30237 
30238 //*****************************************************************************
30239 //
30240 // Register: RFC_ULLRAM_O_BANK12004
30241 //
30242 //*****************************************************************************
30243 // Field:  [31:0] DATA
30244 //
30245 // SRAM data
30246 #define RFC_ULLRAM_BANK12004_DATA_W                                         32
30247 #define RFC_ULLRAM_BANK12004_DATA_M                                 0xFFFFFFFF
30248 #define RFC_ULLRAM_BANK12004_DATA_S                                          0
30249 
30250 //*****************************************************************************
30251 //
30252 // Register: RFC_ULLRAM_O_BANK12005
30253 //
30254 //*****************************************************************************
30255 // Field:  [31:0] DATA
30256 //
30257 // SRAM data
30258 #define RFC_ULLRAM_BANK12005_DATA_W                                         32
30259 #define RFC_ULLRAM_BANK12005_DATA_M                                 0xFFFFFFFF
30260 #define RFC_ULLRAM_BANK12005_DATA_S                                          0
30261 
30262 //*****************************************************************************
30263 //
30264 // Register: RFC_ULLRAM_O_BANK12006
30265 //
30266 //*****************************************************************************
30267 // Field:  [31:0] DATA
30268 //
30269 // SRAM data
30270 #define RFC_ULLRAM_BANK12006_DATA_W                                         32
30271 #define RFC_ULLRAM_BANK12006_DATA_M                                 0xFFFFFFFF
30272 #define RFC_ULLRAM_BANK12006_DATA_S                                          0
30273 
30274 //*****************************************************************************
30275 //
30276 // Register: RFC_ULLRAM_O_BANK12007
30277 //
30278 //*****************************************************************************
30279 // Field:  [31:0] DATA
30280 //
30281 // SRAM data
30282 #define RFC_ULLRAM_BANK12007_DATA_W                                         32
30283 #define RFC_ULLRAM_BANK12007_DATA_M                                 0xFFFFFFFF
30284 #define RFC_ULLRAM_BANK12007_DATA_S                                          0
30285 
30286 //*****************************************************************************
30287 //
30288 // Register: RFC_ULLRAM_O_BANK12008
30289 //
30290 //*****************************************************************************
30291 // Field:  [31:0] DATA
30292 //
30293 // SRAM data
30294 #define RFC_ULLRAM_BANK12008_DATA_W                                         32
30295 #define RFC_ULLRAM_BANK12008_DATA_M                                 0xFFFFFFFF
30296 #define RFC_ULLRAM_BANK12008_DATA_S                                          0
30297 
30298 //*****************************************************************************
30299 //
30300 // Register: RFC_ULLRAM_O_BANK12009
30301 //
30302 //*****************************************************************************
30303 // Field:  [31:0] DATA
30304 //
30305 // SRAM data
30306 #define RFC_ULLRAM_BANK12009_DATA_W                                         32
30307 #define RFC_ULLRAM_BANK12009_DATA_M                                 0xFFFFFFFF
30308 #define RFC_ULLRAM_BANK12009_DATA_S                                          0
30309 
30310 //*****************************************************************************
30311 //
30312 // Register: RFC_ULLRAM_O_BANK12010
30313 //
30314 //*****************************************************************************
30315 // Field:  [31:0] DATA
30316 //
30317 // SRAM data
30318 #define RFC_ULLRAM_BANK12010_DATA_W                                         32
30319 #define RFC_ULLRAM_BANK12010_DATA_M                                 0xFFFFFFFF
30320 #define RFC_ULLRAM_BANK12010_DATA_S                                          0
30321 
30322 //*****************************************************************************
30323 //
30324 // Register: RFC_ULLRAM_O_BANK12011
30325 //
30326 //*****************************************************************************
30327 // Field:  [31:0] DATA
30328 //
30329 // SRAM data
30330 #define RFC_ULLRAM_BANK12011_DATA_W                                         32
30331 #define RFC_ULLRAM_BANK12011_DATA_M                                 0xFFFFFFFF
30332 #define RFC_ULLRAM_BANK12011_DATA_S                                          0
30333 
30334 //*****************************************************************************
30335 //
30336 // Register: RFC_ULLRAM_O_BANK12012
30337 //
30338 //*****************************************************************************
30339 // Field:  [31:0] DATA
30340 //
30341 // SRAM data
30342 #define RFC_ULLRAM_BANK12012_DATA_W                                         32
30343 #define RFC_ULLRAM_BANK12012_DATA_M                                 0xFFFFFFFF
30344 #define RFC_ULLRAM_BANK12012_DATA_S                                          0
30345 
30346 //*****************************************************************************
30347 //
30348 // Register: RFC_ULLRAM_O_BANK12013
30349 //
30350 //*****************************************************************************
30351 // Field:  [31:0] DATA
30352 //
30353 // SRAM data
30354 #define RFC_ULLRAM_BANK12013_DATA_W                                         32
30355 #define RFC_ULLRAM_BANK12013_DATA_M                                 0xFFFFFFFF
30356 #define RFC_ULLRAM_BANK12013_DATA_S                                          0
30357 
30358 //*****************************************************************************
30359 //
30360 // Register: RFC_ULLRAM_O_BANK12014
30361 //
30362 //*****************************************************************************
30363 // Field:  [31:0] DATA
30364 //
30365 // SRAM data
30366 #define RFC_ULLRAM_BANK12014_DATA_W                                         32
30367 #define RFC_ULLRAM_BANK12014_DATA_M                                 0xFFFFFFFF
30368 #define RFC_ULLRAM_BANK12014_DATA_S                                          0
30369 
30370 //*****************************************************************************
30371 //
30372 // Register: RFC_ULLRAM_O_BANK12015
30373 //
30374 //*****************************************************************************
30375 // Field:  [31:0] DATA
30376 //
30377 // SRAM data
30378 #define RFC_ULLRAM_BANK12015_DATA_W                                         32
30379 #define RFC_ULLRAM_BANK12015_DATA_M                                 0xFFFFFFFF
30380 #define RFC_ULLRAM_BANK12015_DATA_S                                          0
30381 
30382 //*****************************************************************************
30383 //
30384 // Register: RFC_ULLRAM_O_BANK12016
30385 //
30386 //*****************************************************************************
30387 // Field:  [31:0] DATA
30388 //
30389 // SRAM data
30390 #define RFC_ULLRAM_BANK12016_DATA_W                                         32
30391 #define RFC_ULLRAM_BANK12016_DATA_M                                 0xFFFFFFFF
30392 #define RFC_ULLRAM_BANK12016_DATA_S                                          0
30393 
30394 //*****************************************************************************
30395 //
30396 // Register: RFC_ULLRAM_O_BANK12017
30397 //
30398 //*****************************************************************************
30399 // Field:  [31:0] DATA
30400 //
30401 // SRAM data
30402 #define RFC_ULLRAM_BANK12017_DATA_W                                         32
30403 #define RFC_ULLRAM_BANK12017_DATA_M                                 0xFFFFFFFF
30404 #define RFC_ULLRAM_BANK12017_DATA_S                                          0
30405 
30406 //*****************************************************************************
30407 //
30408 // Register: RFC_ULLRAM_O_BANK12018
30409 //
30410 //*****************************************************************************
30411 // Field:  [31:0] DATA
30412 //
30413 // SRAM data
30414 #define RFC_ULLRAM_BANK12018_DATA_W                                         32
30415 #define RFC_ULLRAM_BANK12018_DATA_M                                 0xFFFFFFFF
30416 #define RFC_ULLRAM_BANK12018_DATA_S                                          0
30417 
30418 //*****************************************************************************
30419 //
30420 // Register: RFC_ULLRAM_O_BANK12019
30421 //
30422 //*****************************************************************************
30423 // Field:  [31:0] DATA
30424 //
30425 // SRAM data
30426 #define RFC_ULLRAM_BANK12019_DATA_W                                         32
30427 #define RFC_ULLRAM_BANK12019_DATA_M                                 0xFFFFFFFF
30428 #define RFC_ULLRAM_BANK12019_DATA_S                                          0
30429 
30430 //*****************************************************************************
30431 //
30432 // Register: RFC_ULLRAM_O_BANK12020
30433 //
30434 //*****************************************************************************
30435 // Field:  [31:0] DATA
30436 //
30437 // SRAM data
30438 #define RFC_ULLRAM_BANK12020_DATA_W                                         32
30439 #define RFC_ULLRAM_BANK12020_DATA_M                                 0xFFFFFFFF
30440 #define RFC_ULLRAM_BANK12020_DATA_S                                          0
30441 
30442 //*****************************************************************************
30443 //
30444 // Register: RFC_ULLRAM_O_BANK12021
30445 //
30446 //*****************************************************************************
30447 // Field:  [31:0] DATA
30448 //
30449 // SRAM data
30450 #define RFC_ULLRAM_BANK12021_DATA_W                                         32
30451 #define RFC_ULLRAM_BANK12021_DATA_M                                 0xFFFFFFFF
30452 #define RFC_ULLRAM_BANK12021_DATA_S                                          0
30453 
30454 //*****************************************************************************
30455 //
30456 // Register: RFC_ULLRAM_O_BANK12022
30457 //
30458 //*****************************************************************************
30459 // Field:  [31:0] DATA
30460 //
30461 // SRAM data
30462 #define RFC_ULLRAM_BANK12022_DATA_W                                         32
30463 #define RFC_ULLRAM_BANK12022_DATA_M                                 0xFFFFFFFF
30464 #define RFC_ULLRAM_BANK12022_DATA_S                                          0
30465 
30466 //*****************************************************************************
30467 //
30468 // Register: RFC_ULLRAM_O_BANK12023
30469 //
30470 //*****************************************************************************
30471 // Field:  [31:0] DATA
30472 //
30473 // SRAM data
30474 #define RFC_ULLRAM_BANK12023_DATA_W                                         32
30475 #define RFC_ULLRAM_BANK12023_DATA_M                                 0xFFFFFFFF
30476 #define RFC_ULLRAM_BANK12023_DATA_S                                          0
30477 
30478 //*****************************************************************************
30479 //
30480 // Register: RFC_ULLRAM_O_BANK12024
30481 //
30482 //*****************************************************************************
30483 // Field:  [31:0] DATA
30484 //
30485 // SRAM data
30486 #define RFC_ULLRAM_BANK12024_DATA_W                                         32
30487 #define RFC_ULLRAM_BANK12024_DATA_M                                 0xFFFFFFFF
30488 #define RFC_ULLRAM_BANK12024_DATA_S                                          0
30489 
30490 //*****************************************************************************
30491 //
30492 // Register: RFC_ULLRAM_O_BANK12025
30493 //
30494 //*****************************************************************************
30495 // Field:  [31:0] DATA
30496 //
30497 // SRAM data
30498 #define RFC_ULLRAM_BANK12025_DATA_W                                         32
30499 #define RFC_ULLRAM_BANK12025_DATA_M                                 0xFFFFFFFF
30500 #define RFC_ULLRAM_BANK12025_DATA_S                                          0
30501 
30502 //*****************************************************************************
30503 //
30504 // Register: RFC_ULLRAM_O_BANK12026
30505 //
30506 //*****************************************************************************
30507 // Field:  [31:0] DATA
30508 //
30509 // SRAM data
30510 #define RFC_ULLRAM_BANK12026_DATA_W                                         32
30511 #define RFC_ULLRAM_BANK12026_DATA_M                                 0xFFFFFFFF
30512 #define RFC_ULLRAM_BANK12026_DATA_S                                          0
30513 
30514 //*****************************************************************************
30515 //
30516 // Register: RFC_ULLRAM_O_BANK12027
30517 //
30518 //*****************************************************************************
30519 // Field:  [31:0] DATA
30520 //
30521 // SRAM data
30522 #define RFC_ULLRAM_BANK12027_DATA_W                                         32
30523 #define RFC_ULLRAM_BANK12027_DATA_M                                 0xFFFFFFFF
30524 #define RFC_ULLRAM_BANK12027_DATA_S                                          0
30525 
30526 //*****************************************************************************
30527 //
30528 // Register: RFC_ULLRAM_O_BANK12028
30529 //
30530 //*****************************************************************************
30531 // Field:  [31:0] DATA
30532 //
30533 // SRAM data
30534 #define RFC_ULLRAM_BANK12028_DATA_W                                         32
30535 #define RFC_ULLRAM_BANK12028_DATA_M                                 0xFFFFFFFF
30536 #define RFC_ULLRAM_BANK12028_DATA_S                                          0
30537 
30538 //*****************************************************************************
30539 //
30540 // Register: RFC_ULLRAM_O_BANK12029
30541 //
30542 //*****************************************************************************
30543 // Field:  [31:0] DATA
30544 //
30545 // SRAM data
30546 #define RFC_ULLRAM_BANK12029_DATA_W                                         32
30547 #define RFC_ULLRAM_BANK12029_DATA_M                                 0xFFFFFFFF
30548 #define RFC_ULLRAM_BANK12029_DATA_S                                          0
30549 
30550 //*****************************************************************************
30551 //
30552 // Register: RFC_ULLRAM_O_BANK12030
30553 //
30554 //*****************************************************************************
30555 // Field:  [31:0] DATA
30556 //
30557 // SRAM data
30558 #define RFC_ULLRAM_BANK12030_DATA_W                                         32
30559 #define RFC_ULLRAM_BANK12030_DATA_M                                 0xFFFFFFFF
30560 #define RFC_ULLRAM_BANK12030_DATA_S                                          0
30561 
30562 //*****************************************************************************
30563 //
30564 // Register: RFC_ULLRAM_O_BANK12031
30565 //
30566 //*****************************************************************************
30567 // Field:  [31:0] DATA
30568 //
30569 // SRAM data
30570 #define RFC_ULLRAM_BANK12031_DATA_W                                         32
30571 #define RFC_ULLRAM_BANK12031_DATA_M                                 0xFFFFFFFF
30572 #define RFC_ULLRAM_BANK12031_DATA_S                                          0
30573 
30574 //*****************************************************************************
30575 //
30576 // Register: RFC_ULLRAM_O_BANK12032
30577 //
30578 //*****************************************************************************
30579 // Field:  [31:0] DATA
30580 //
30581 // SRAM data
30582 #define RFC_ULLRAM_BANK12032_DATA_W                                         32
30583 #define RFC_ULLRAM_BANK12032_DATA_M                                 0xFFFFFFFF
30584 #define RFC_ULLRAM_BANK12032_DATA_S                                          0
30585 
30586 //*****************************************************************************
30587 //
30588 // Register: RFC_ULLRAM_O_BANK12033
30589 //
30590 //*****************************************************************************
30591 // Field:  [31:0] DATA
30592 //
30593 // SRAM data
30594 #define RFC_ULLRAM_BANK12033_DATA_W                                         32
30595 #define RFC_ULLRAM_BANK12033_DATA_M                                 0xFFFFFFFF
30596 #define RFC_ULLRAM_BANK12033_DATA_S                                          0
30597 
30598 //*****************************************************************************
30599 //
30600 // Register: RFC_ULLRAM_O_BANK12034
30601 //
30602 //*****************************************************************************
30603 // Field:  [31:0] DATA
30604 //
30605 // SRAM data
30606 #define RFC_ULLRAM_BANK12034_DATA_W                                         32
30607 #define RFC_ULLRAM_BANK12034_DATA_M                                 0xFFFFFFFF
30608 #define RFC_ULLRAM_BANK12034_DATA_S                                          0
30609 
30610 //*****************************************************************************
30611 //
30612 // Register: RFC_ULLRAM_O_BANK12035
30613 //
30614 //*****************************************************************************
30615 // Field:  [31:0] DATA
30616 //
30617 // SRAM data
30618 #define RFC_ULLRAM_BANK12035_DATA_W                                         32
30619 #define RFC_ULLRAM_BANK12035_DATA_M                                 0xFFFFFFFF
30620 #define RFC_ULLRAM_BANK12035_DATA_S                                          0
30621 
30622 //*****************************************************************************
30623 //
30624 // Register: RFC_ULLRAM_O_BANK12036
30625 //
30626 //*****************************************************************************
30627 // Field:  [31:0] DATA
30628 //
30629 // SRAM data
30630 #define RFC_ULLRAM_BANK12036_DATA_W                                         32
30631 #define RFC_ULLRAM_BANK12036_DATA_M                                 0xFFFFFFFF
30632 #define RFC_ULLRAM_BANK12036_DATA_S                                          0
30633 
30634 //*****************************************************************************
30635 //
30636 // Register: RFC_ULLRAM_O_BANK12037
30637 //
30638 //*****************************************************************************
30639 // Field:  [31:0] DATA
30640 //
30641 // SRAM data
30642 #define RFC_ULLRAM_BANK12037_DATA_W                                         32
30643 #define RFC_ULLRAM_BANK12037_DATA_M                                 0xFFFFFFFF
30644 #define RFC_ULLRAM_BANK12037_DATA_S                                          0
30645 
30646 //*****************************************************************************
30647 //
30648 // Register: RFC_ULLRAM_O_BANK12038
30649 //
30650 //*****************************************************************************
30651 // Field:  [31:0] DATA
30652 //
30653 // SRAM data
30654 #define RFC_ULLRAM_BANK12038_DATA_W                                         32
30655 #define RFC_ULLRAM_BANK12038_DATA_M                                 0xFFFFFFFF
30656 #define RFC_ULLRAM_BANK12038_DATA_S                                          0
30657 
30658 //*****************************************************************************
30659 //
30660 // Register: RFC_ULLRAM_O_BANK12039
30661 //
30662 //*****************************************************************************
30663 // Field:  [31:0] DATA
30664 //
30665 // SRAM data
30666 #define RFC_ULLRAM_BANK12039_DATA_W                                         32
30667 #define RFC_ULLRAM_BANK12039_DATA_M                                 0xFFFFFFFF
30668 #define RFC_ULLRAM_BANK12039_DATA_S                                          0
30669 
30670 //*****************************************************************************
30671 //
30672 // Register: RFC_ULLRAM_O_BANK12040
30673 //
30674 //*****************************************************************************
30675 // Field:  [31:0] DATA
30676 //
30677 // SRAM data
30678 #define RFC_ULLRAM_BANK12040_DATA_W                                         32
30679 #define RFC_ULLRAM_BANK12040_DATA_M                                 0xFFFFFFFF
30680 #define RFC_ULLRAM_BANK12040_DATA_S                                          0
30681 
30682 //*****************************************************************************
30683 //
30684 // Register: RFC_ULLRAM_O_BANK12041
30685 //
30686 //*****************************************************************************
30687 // Field:  [31:0] DATA
30688 //
30689 // SRAM data
30690 #define RFC_ULLRAM_BANK12041_DATA_W                                         32
30691 #define RFC_ULLRAM_BANK12041_DATA_M                                 0xFFFFFFFF
30692 #define RFC_ULLRAM_BANK12041_DATA_S                                          0
30693 
30694 //*****************************************************************************
30695 //
30696 // Register: RFC_ULLRAM_O_BANK12042
30697 //
30698 //*****************************************************************************
30699 // Field:  [31:0] DATA
30700 //
30701 // SRAM data
30702 #define RFC_ULLRAM_BANK12042_DATA_W                                         32
30703 #define RFC_ULLRAM_BANK12042_DATA_M                                 0xFFFFFFFF
30704 #define RFC_ULLRAM_BANK12042_DATA_S                                          0
30705 
30706 //*****************************************************************************
30707 //
30708 // Register: RFC_ULLRAM_O_BANK12043
30709 //
30710 //*****************************************************************************
30711 // Field:  [31:0] DATA
30712 //
30713 // SRAM data
30714 #define RFC_ULLRAM_BANK12043_DATA_W                                         32
30715 #define RFC_ULLRAM_BANK12043_DATA_M                                 0xFFFFFFFF
30716 #define RFC_ULLRAM_BANK12043_DATA_S                                          0
30717 
30718 //*****************************************************************************
30719 //
30720 // Register: RFC_ULLRAM_O_BANK12044
30721 //
30722 //*****************************************************************************
30723 // Field:  [31:0] DATA
30724 //
30725 // SRAM data
30726 #define RFC_ULLRAM_BANK12044_DATA_W                                         32
30727 #define RFC_ULLRAM_BANK12044_DATA_M                                 0xFFFFFFFF
30728 #define RFC_ULLRAM_BANK12044_DATA_S                                          0
30729 
30730 //*****************************************************************************
30731 //
30732 // Register: RFC_ULLRAM_O_BANK12045
30733 //
30734 //*****************************************************************************
30735 // Field:  [31:0] DATA
30736 //
30737 // SRAM data
30738 #define RFC_ULLRAM_BANK12045_DATA_W                                         32
30739 #define RFC_ULLRAM_BANK12045_DATA_M                                 0xFFFFFFFF
30740 #define RFC_ULLRAM_BANK12045_DATA_S                                          0
30741 
30742 //*****************************************************************************
30743 //
30744 // Register: RFC_ULLRAM_O_BANK12046
30745 //
30746 //*****************************************************************************
30747 // Field:  [31:0] DATA
30748 //
30749 // SRAM data
30750 #define RFC_ULLRAM_BANK12046_DATA_W                                         32
30751 #define RFC_ULLRAM_BANK12046_DATA_M                                 0xFFFFFFFF
30752 #define RFC_ULLRAM_BANK12046_DATA_S                                          0
30753 
30754 //*****************************************************************************
30755 //
30756 // Register: RFC_ULLRAM_O_BANK12047
30757 //
30758 //*****************************************************************************
30759 // Field:  [31:0] DATA
30760 //
30761 // SRAM data
30762 #define RFC_ULLRAM_BANK12047_DATA_W                                         32
30763 #define RFC_ULLRAM_BANK12047_DATA_M                                 0xFFFFFFFF
30764 #define RFC_ULLRAM_BANK12047_DATA_S                                          0
30765 
30766 
30767 #endif // __RFC_ULLRAM__
30768