1 /**
2   ******************************************************************************
3   * @file    stm32_hal_legacy.h
4   * @author  MCD Application Team
5   * @brief   This file contains aliases definition for the STM32Cube HAL constants
6   *          macros and functions maintained for legacy purpose.
7   ******************************************************************************
8   * @attention
9   *
10   * Copyright (c) 2021 STMicroelectronics.
11   * All rights reserved.
12   *
13   * This software is licensed under terms that can be found in the LICENSE file
14   * in the root directory of this software component.
15   * If no LICENSE file comes with this software, it is provided AS-IS.
16   *
17   ******************************************************************************
18   */
19 
20 /* Define to prevent recursive inclusion -------------------------------------*/
21 #ifndef STM32_HAL_LEGACY
22 #define STM32_HAL_LEGACY
23 
24 #ifdef __cplusplus
25 extern "C" {
26 #endif
27 
28 /* Includes ------------------------------------------------------------------*/
29 /* Exported types ------------------------------------------------------------*/
30 /* Exported constants --------------------------------------------------------*/
31 
32 /** @defgroup HAL_AES_Aliased_Defines HAL CRYP Aliased Defines maintained for legacy purpose
33   * @{
34   */
35 #define AES_FLAG_RDERR                  CRYP_FLAG_RDERR
36 #define AES_FLAG_WRERR                  CRYP_FLAG_WRERR
37 #define AES_CLEARFLAG_CCF               CRYP_CLEARFLAG_CCF
38 #define AES_CLEARFLAG_RDERR             CRYP_CLEARFLAG_RDERR
39 #define AES_CLEARFLAG_WRERR             CRYP_CLEARFLAG_WRERR
40 #if defined(STM32H7) || defined(STM32MP1)
41 #define CRYP_DATATYPE_32B               CRYP_NO_SWAP
42 #define CRYP_DATATYPE_16B               CRYP_HALFWORD_SWAP
43 #define CRYP_DATATYPE_8B                CRYP_BYTE_SWAP
44 #define CRYP_DATATYPE_1B                CRYP_BIT_SWAP
45 #endif /* STM32H7 || STM32MP1 */
46 /**
47   * @}
48   */
49 
50 /** @defgroup HAL_ADC_Aliased_Defines HAL ADC Aliased Defines maintained for legacy purpose
51   * @{
52   */
53 #define ADC_RESOLUTION12b               ADC_RESOLUTION_12B
54 #define ADC_RESOLUTION10b               ADC_RESOLUTION_10B
55 #define ADC_RESOLUTION8b                ADC_RESOLUTION_8B
56 #define ADC_RESOLUTION6b                ADC_RESOLUTION_6B
57 #define OVR_DATA_OVERWRITTEN            ADC_OVR_DATA_OVERWRITTEN
58 #define OVR_DATA_PRESERVED              ADC_OVR_DATA_PRESERVED
59 #define EOC_SINGLE_CONV                 ADC_EOC_SINGLE_CONV
60 #define EOC_SEQ_CONV                    ADC_EOC_SEQ_CONV
61 #define EOC_SINGLE_SEQ_CONV             ADC_EOC_SINGLE_SEQ_CONV
62 #define REGULAR_GROUP                   ADC_REGULAR_GROUP
63 #define INJECTED_GROUP                  ADC_INJECTED_GROUP
64 #define REGULAR_INJECTED_GROUP          ADC_REGULAR_INJECTED_GROUP
65 #define AWD_EVENT                       ADC_AWD_EVENT
66 #define AWD1_EVENT                      ADC_AWD1_EVENT
67 #define AWD2_EVENT                      ADC_AWD2_EVENT
68 #define AWD3_EVENT                      ADC_AWD3_EVENT
69 #define OVR_EVENT                       ADC_OVR_EVENT
70 #define JQOVF_EVENT                     ADC_JQOVF_EVENT
71 #define ALL_CHANNELS                    ADC_ALL_CHANNELS
72 #define REGULAR_CHANNELS                ADC_REGULAR_CHANNELS
73 #define INJECTED_CHANNELS               ADC_INJECTED_CHANNELS
74 #define SYSCFG_FLAG_SENSOR_ADC          ADC_FLAG_SENSOR
75 #define SYSCFG_FLAG_VREF_ADC            ADC_FLAG_VREFINT
76 #define ADC_CLOCKPRESCALER_PCLK_DIV1    ADC_CLOCK_SYNC_PCLK_DIV1
77 #define ADC_CLOCKPRESCALER_PCLK_DIV2    ADC_CLOCK_SYNC_PCLK_DIV2
78 #define ADC_CLOCKPRESCALER_PCLK_DIV4    ADC_CLOCK_SYNC_PCLK_DIV4
79 #define ADC_CLOCKPRESCALER_PCLK_DIV6    ADC_CLOCK_SYNC_PCLK_DIV6
80 #define ADC_CLOCKPRESCALER_PCLK_DIV8    ADC_CLOCK_SYNC_PCLK_DIV8
81 #define ADC_EXTERNALTRIG0_T6_TRGO       ADC_EXTERNALTRIGCONV_T6_TRGO
82 #define ADC_EXTERNALTRIG1_T21_CC2       ADC_EXTERNALTRIGCONV_T21_CC2
83 #define ADC_EXTERNALTRIG2_T2_TRGO       ADC_EXTERNALTRIGCONV_T2_TRGO
84 #define ADC_EXTERNALTRIG3_T2_CC4        ADC_EXTERNALTRIGCONV_T2_CC4
85 #define ADC_EXTERNALTRIG4_T22_TRGO      ADC_EXTERNALTRIGCONV_T22_TRGO
86 #define ADC_EXTERNALTRIG7_EXT_IT11      ADC_EXTERNALTRIGCONV_EXT_IT11
87 #define ADC_CLOCK_ASYNC                 ADC_CLOCK_ASYNC_DIV1
88 #define ADC_EXTERNALTRIG_EDGE_NONE      ADC_EXTERNALTRIGCONVEDGE_NONE
89 #define ADC_EXTERNALTRIG_EDGE_RISING    ADC_EXTERNALTRIGCONVEDGE_RISING
90 #define ADC_EXTERNALTRIG_EDGE_FALLING   ADC_EXTERNALTRIGCONVEDGE_FALLING
91 #define ADC_EXTERNALTRIG_EDGE_RISINGFALLING ADC_EXTERNALTRIGCONVEDGE_RISINGFALLING
92 #define ADC_SAMPLETIME_2CYCLE_5         ADC_SAMPLETIME_2CYCLES_5
93 
94 #define HAL_ADC_STATE_BUSY_REG          HAL_ADC_STATE_REG_BUSY
95 #define HAL_ADC_STATE_BUSY_INJ          HAL_ADC_STATE_INJ_BUSY
96 #define HAL_ADC_STATE_EOC_REG           HAL_ADC_STATE_REG_EOC
97 #define HAL_ADC_STATE_EOC_INJ           HAL_ADC_STATE_INJ_EOC
98 #define HAL_ADC_STATE_ERROR             HAL_ADC_STATE_ERROR_INTERNAL
99 #define HAL_ADC_STATE_BUSY              HAL_ADC_STATE_BUSY_INTERNAL
100 #define HAL_ADC_STATE_AWD               HAL_ADC_STATE_AWD1
101 
102 #if defined(STM32H7)
103 #define ADC_CHANNEL_VBAT_DIV4           ADC_CHANNEL_VBAT
104 #endif /* STM32H7 */
105 
106 #if defined(STM32U5)
107 #define ADC_SAMPLETIME_5CYCLE           ADC_SAMPLETIME_5CYCLES
108 #define ADC_SAMPLETIME_391CYCLES_5      ADC_SAMPLETIME_391CYCLES
109 #define ADC4_SAMPLETIME_160CYCLES_5     ADC4_SAMPLETIME_814CYCLES_5
110 #endif /* STM32U5 */
111 
112 #if defined(STM32H5)
113 #define ADC_CHANNEL_VCORE               ADC_CHANNEL_VDDCORE
114 #endif /* STM32H5 */
115 /**
116   * @}
117   */
118 
119 /** @defgroup HAL_CEC_Aliased_Defines HAL CEC Aliased Defines maintained for legacy purpose
120   * @{
121   */
122 
123 #define __HAL_CEC_GET_IT __HAL_CEC_GET_FLAG
124 
125 /**
126   * @}
127   */
128 
129 /** @defgroup HAL_COMP_Aliased_Defines HAL COMP Aliased Defines maintained for legacy purpose
130   * @{
131   */
132 #define COMP_WINDOWMODE_DISABLED       COMP_WINDOWMODE_DISABLE
133 #define COMP_WINDOWMODE_ENABLED        COMP_WINDOWMODE_ENABLE
134 #define COMP_EXTI_LINE_COMP1_EVENT     COMP_EXTI_LINE_COMP1
135 #define COMP_EXTI_LINE_COMP2_EVENT     COMP_EXTI_LINE_COMP2
136 #define COMP_EXTI_LINE_COMP3_EVENT     COMP_EXTI_LINE_COMP3
137 #define COMP_EXTI_LINE_COMP4_EVENT     COMP_EXTI_LINE_COMP4
138 #define COMP_EXTI_LINE_COMP5_EVENT     COMP_EXTI_LINE_COMP5
139 #define COMP_EXTI_LINE_COMP6_EVENT     COMP_EXTI_LINE_COMP6
140 #define COMP_EXTI_LINE_COMP7_EVENT     COMP_EXTI_LINE_COMP7
141 #if defined(STM32L0)
142 #define COMP_LPTIMCONNECTION_ENABLED   ((uint32_t)0x00000003U)    /*!< COMPX output generic naming: connected to LPTIM
143                                                                        input 1 for COMP1, LPTIM input 2 for COMP2 */
144 #endif
145 #define COMP_OUTPUT_COMP6TIM2OCREFCLR  COMP_OUTPUT_COMP6_TIM2OCREFCLR
146 #if defined(STM32F373xC) || defined(STM32F378xx)
147 #define COMP_OUTPUT_TIM3IC1            COMP_OUTPUT_COMP1_TIM3IC1
148 #define COMP_OUTPUT_TIM3OCREFCLR       COMP_OUTPUT_COMP1_TIM3OCREFCLR
149 #endif /* STM32F373xC || STM32F378xx */
150 
151 #if defined(STM32L0) || defined(STM32L4)
152 #define COMP_WINDOWMODE_ENABLE         COMP_WINDOWMODE_COMP1_INPUT_PLUS_COMMON
153 
154 #define COMP_NONINVERTINGINPUT_IO1      COMP_INPUT_PLUS_IO1
155 #define COMP_NONINVERTINGINPUT_IO2      COMP_INPUT_PLUS_IO2
156 #define COMP_NONINVERTINGINPUT_IO3      COMP_INPUT_PLUS_IO3
157 #define COMP_NONINVERTINGINPUT_IO4      COMP_INPUT_PLUS_IO4
158 #define COMP_NONINVERTINGINPUT_IO5      COMP_INPUT_PLUS_IO5
159 #define COMP_NONINVERTINGINPUT_IO6      COMP_INPUT_PLUS_IO6
160 
161 #define COMP_INVERTINGINPUT_1_4VREFINT  COMP_INPUT_MINUS_1_4VREFINT
162 #define COMP_INVERTINGINPUT_1_2VREFINT  COMP_INPUT_MINUS_1_2VREFINT
163 #define COMP_INVERTINGINPUT_3_4VREFINT  COMP_INPUT_MINUS_3_4VREFINT
164 #define COMP_INVERTINGINPUT_VREFINT     COMP_INPUT_MINUS_VREFINT
165 #define COMP_INVERTINGINPUT_DAC1_CH1    COMP_INPUT_MINUS_DAC1_CH1
166 #define COMP_INVERTINGINPUT_DAC1_CH2    COMP_INPUT_MINUS_DAC1_CH2
167 #define COMP_INVERTINGINPUT_DAC1        COMP_INPUT_MINUS_DAC1_CH1
168 #define COMP_INVERTINGINPUT_DAC2        COMP_INPUT_MINUS_DAC1_CH2
169 #define COMP_INVERTINGINPUT_IO1         COMP_INPUT_MINUS_IO1
170 #if defined(STM32L0)
171 /* Issue fixed on STM32L0 COMP driver: only 2 dedicated IO (IO1 and IO2),     */
172 /* IO2 was wrongly assigned to IO shared with DAC and IO3 was corresponding   */
173 /* to the second dedicated IO (only for COMP2).                               */
174 #define COMP_INVERTINGINPUT_IO2         COMP_INPUT_MINUS_DAC1_CH2
175 #define COMP_INVERTINGINPUT_IO3         COMP_INPUT_MINUS_IO2
176 #else
177 #define COMP_INVERTINGINPUT_IO2         COMP_INPUT_MINUS_IO2
178 #define COMP_INVERTINGINPUT_IO3         COMP_INPUT_MINUS_IO3
179 #endif
180 #define COMP_INVERTINGINPUT_IO4         COMP_INPUT_MINUS_IO4
181 #define COMP_INVERTINGINPUT_IO5         COMP_INPUT_MINUS_IO5
182 
183 #define COMP_OUTPUTLEVEL_LOW            COMP_OUTPUT_LEVEL_LOW
184 #define COMP_OUTPUTLEVEL_HIGH           COMP_OUTPUT_LEVEL_HIGH
185 
186 /* Note: Literal "COMP_FLAG_LOCK" kept for legacy purpose.                    */
187 /*       To check COMP lock state, use macro "__HAL_COMP_IS_LOCKED()".        */
188 #if defined(COMP_CSR_LOCK)
189 #define COMP_FLAG_LOCK                 COMP_CSR_LOCK
190 #elif defined(COMP_CSR_COMP1LOCK)
191 #define COMP_FLAG_LOCK                 COMP_CSR_COMP1LOCK
192 #elif defined(COMP_CSR_COMPxLOCK)
193 #define COMP_FLAG_LOCK                 COMP_CSR_COMPxLOCK
194 #endif
195 
196 #if defined(STM32L4)
197 #define COMP_BLANKINGSRCE_TIM1OC5        COMP_BLANKINGSRC_TIM1_OC5_COMP1
198 #define COMP_BLANKINGSRCE_TIM2OC3        COMP_BLANKINGSRC_TIM2_OC3_COMP1
199 #define COMP_BLANKINGSRCE_TIM3OC3        COMP_BLANKINGSRC_TIM3_OC3_COMP1
200 #define COMP_BLANKINGSRCE_TIM3OC4        COMP_BLANKINGSRC_TIM3_OC4_COMP2
201 #define COMP_BLANKINGSRCE_TIM8OC5        COMP_BLANKINGSRC_TIM8_OC5_COMP2
202 #define COMP_BLANKINGSRCE_TIM15OC1       COMP_BLANKINGSRC_TIM15_OC1_COMP2
203 #define COMP_BLANKINGSRCE_NONE           COMP_BLANKINGSRC_NONE
204 #endif
205 
206 #if defined(STM32L0)
207 #define COMP_MODE_HIGHSPEED              COMP_POWERMODE_MEDIUMSPEED
208 #define COMP_MODE_LOWSPEED               COMP_POWERMODE_ULTRALOWPOWER
209 #else
210 #define COMP_MODE_HIGHSPEED              COMP_POWERMODE_HIGHSPEED
211 #define COMP_MODE_MEDIUMSPEED            COMP_POWERMODE_MEDIUMSPEED
212 #define COMP_MODE_LOWPOWER               COMP_POWERMODE_LOWPOWER
213 #define COMP_MODE_ULTRALOWPOWER          COMP_POWERMODE_ULTRALOWPOWER
214 #endif
215 
216 #endif
217 
218 #if defined(STM32U5)
219 #define __HAL_COMP_COMP1_EXTI_CLEAR_RASING_FLAG __HAL_COMP_COMP1_EXTI_CLEAR_RISING_FLAG
220 #endif
221 
222 /**
223   * @}
224   */
225 
226 /** @defgroup HAL_CORTEX_Aliased_Defines HAL CORTEX Aliased Defines maintained for legacy purpose
227   * @{
228   */
229 #define __HAL_CORTEX_SYSTICKCLK_CONFIG HAL_SYSTICK_CLKSourceConfig
230 #if defined(STM32U5)
231 #define  MPU_DEVICE_nGnRnE          MPU_DEVICE_NGNRNE
232 #define  MPU_DEVICE_nGnRE           MPU_DEVICE_NGNRE
233 #define  MPU_DEVICE_nGRE            MPU_DEVICE_NGRE
234 #endif /* STM32U5 */
235 /**
236   * @}
237   */
238 
239 /** @defgroup CRC_Aliases CRC API aliases
240   * @{
241   */
242 #if defined(STM32H5) || defined(STM32C0)
243 #else
244 #define HAL_CRC_Input_Data_Reverse   HAL_CRCEx_Input_Data_Reverse    /*!< Aliased to HAL_CRCEx_Input_Data_Reverse for
245                                                                           inter STM32 series compatibility  */
246 #define HAL_CRC_Output_Data_Reverse  HAL_CRCEx_Output_Data_Reverse   /*!< Aliased to HAL_CRCEx_Output_Data_Reverse for
247                                                                           inter STM32 series compatibility */
248 #endif
249 /**
250   * @}
251   */
252 
253 /** @defgroup HAL_CRC_Aliased_Defines HAL CRC Aliased Defines maintained for legacy purpose
254   * @{
255   */
256 
257 #define CRC_OUTPUTDATA_INVERSION_DISABLED    CRC_OUTPUTDATA_INVERSION_DISABLE
258 #define CRC_OUTPUTDATA_INVERSION_ENABLED     CRC_OUTPUTDATA_INVERSION_ENABLE
259 
260 /**
261   * @}
262   */
263 
264 /** @defgroup HAL_DAC_Aliased_Defines HAL DAC Aliased Defines maintained for legacy purpose
265   * @{
266   */
267 
268 #define DAC1_CHANNEL_1                                  DAC_CHANNEL_1
269 #define DAC1_CHANNEL_2                                  DAC_CHANNEL_2
270 #define DAC2_CHANNEL_1                                  DAC_CHANNEL_1
271 #define DAC_WAVE_NONE                                   0x00000000U
272 #define DAC_WAVE_NOISE                                  DAC_CR_WAVE1_0
273 #define DAC_WAVE_TRIANGLE                               DAC_CR_WAVE1_1
274 #define DAC_WAVEGENERATION_NONE                         DAC_WAVE_NONE
275 #define DAC_WAVEGENERATION_NOISE                        DAC_WAVE_NOISE
276 #define DAC_WAVEGENERATION_TRIANGLE                     DAC_WAVE_TRIANGLE
277 
278 #if defined(STM32G4) || defined(STM32H7) || defined (STM32U5)
279 #define DAC_CHIPCONNECT_DISABLE       DAC_CHIPCONNECT_EXTERNAL
280 #define DAC_CHIPCONNECT_ENABLE        DAC_CHIPCONNECT_INTERNAL
281 #endif
282 
283 #if defined(STM32U5)
284 #define DAC_TRIGGER_STOP_LPTIM1_OUT  DAC_TRIGGER_STOP_LPTIM1_CH1
285 #define DAC_TRIGGER_STOP_LPTIM3_OUT  DAC_TRIGGER_STOP_LPTIM3_CH1
286 #define DAC_TRIGGER_LPTIM1_OUT       DAC_TRIGGER_LPTIM1_CH1
287 #define DAC_TRIGGER_LPTIM3_OUT       DAC_TRIGGER_LPTIM3_CH1
288 #endif
289 
290 #if defined(STM32H5)
291 #define DAC_TRIGGER_LPTIM1_OUT       DAC_TRIGGER_LPTIM1_CH1
292 #define DAC_TRIGGER_LPTIM2_OUT       DAC_TRIGGER_LPTIM2_CH1
293 #endif
294 
295 #if defined(STM32L1) || defined(STM32L4) || defined(STM32G0) || defined(STM32L5) || defined(STM32H7) || \
296     defined(STM32F4) || defined(STM32G4)
297 #define HAL_DAC_MSP_INIT_CB_ID       HAL_DAC_MSPINIT_CB_ID
298 #define HAL_DAC_MSP_DEINIT_CB_ID     HAL_DAC_MSPDEINIT_CB_ID
299 #endif
300 
301 /**
302   * @}
303   */
304 
305 /** @defgroup HAL_DMA_Aliased_Defines HAL DMA Aliased Defines maintained for legacy purpose
306   * @{
307   */
308 #define HAL_REMAPDMA_ADC_DMA_CH2                DMA_REMAP_ADC_DMA_CH2
309 #define HAL_REMAPDMA_USART1_TX_DMA_CH4          DMA_REMAP_USART1_TX_DMA_CH4
310 #define HAL_REMAPDMA_USART1_RX_DMA_CH5          DMA_REMAP_USART1_RX_DMA_CH5
311 #define HAL_REMAPDMA_TIM16_DMA_CH4              DMA_REMAP_TIM16_DMA_CH4
312 #define HAL_REMAPDMA_TIM17_DMA_CH2              DMA_REMAP_TIM17_DMA_CH2
313 #define HAL_REMAPDMA_USART3_DMA_CH32            DMA_REMAP_USART3_DMA_CH32
314 #define HAL_REMAPDMA_TIM16_DMA_CH6              DMA_REMAP_TIM16_DMA_CH6
315 #define HAL_REMAPDMA_TIM17_DMA_CH7              DMA_REMAP_TIM17_DMA_CH7
316 #define HAL_REMAPDMA_SPI2_DMA_CH67              DMA_REMAP_SPI2_DMA_CH67
317 #define HAL_REMAPDMA_USART2_DMA_CH67            DMA_REMAP_USART2_DMA_CH67
318 #define HAL_REMAPDMA_I2C1_DMA_CH76              DMA_REMAP_I2C1_DMA_CH76
319 #define HAL_REMAPDMA_TIM1_DMA_CH6               DMA_REMAP_TIM1_DMA_CH6
320 #define HAL_REMAPDMA_TIM2_DMA_CH7               DMA_REMAP_TIM2_DMA_CH7
321 #define HAL_REMAPDMA_TIM3_DMA_CH6               DMA_REMAP_TIM3_DMA_CH6
322 
323 #define IS_HAL_REMAPDMA                          IS_DMA_REMAP
324 #define __HAL_REMAPDMA_CHANNEL_ENABLE            __HAL_DMA_REMAP_CHANNEL_ENABLE
325 #define __HAL_REMAPDMA_CHANNEL_DISABLE           __HAL_DMA_REMAP_CHANNEL_DISABLE
326 
327 #if defined(STM32L4)
328 
329 #define HAL_DMAMUX1_REQUEST_GEN_EXTI0            HAL_DMAMUX1_REQ_GEN_EXTI0
330 #define HAL_DMAMUX1_REQUEST_GEN_EXTI1            HAL_DMAMUX1_REQ_GEN_EXTI1
331 #define HAL_DMAMUX1_REQUEST_GEN_EXTI2            HAL_DMAMUX1_REQ_GEN_EXTI2
332 #define HAL_DMAMUX1_REQUEST_GEN_EXTI3            HAL_DMAMUX1_REQ_GEN_EXTI3
333 #define HAL_DMAMUX1_REQUEST_GEN_EXTI4            HAL_DMAMUX1_REQ_GEN_EXTI4
334 #define HAL_DMAMUX1_REQUEST_GEN_EXTI5            HAL_DMAMUX1_REQ_GEN_EXTI5
335 #define HAL_DMAMUX1_REQUEST_GEN_EXTI6            HAL_DMAMUX1_REQ_GEN_EXTI6
336 #define HAL_DMAMUX1_REQUEST_GEN_EXTI7            HAL_DMAMUX1_REQ_GEN_EXTI7
337 #define HAL_DMAMUX1_REQUEST_GEN_EXTI8            HAL_DMAMUX1_REQ_GEN_EXTI8
338 #define HAL_DMAMUX1_REQUEST_GEN_EXTI9            HAL_DMAMUX1_REQ_GEN_EXTI9
339 #define HAL_DMAMUX1_REQUEST_GEN_EXTI10           HAL_DMAMUX1_REQ_GEN_EXTI10
340 #define HAL_DMAMUX1_REQUEST_GEN_EXTI11           HAL_DMAMUX1_REQ_GEN_EXTI11
341 #define HAL_DMAMUX1_REQUEST_GEN_EXTI12           HAL_DMAMUX1_REQ_GEN_EXTI12
342 #define HAL_DMAMUX1_REQUEST_GEN_EXTI13           HAL_DMAMUX1_REQ_GEN_EXTI13
343 #define HAL_DMAMUX1_REQUEST_GEN_EXTI14           HAL_DMAMUX1_REQ_GEN_EXTI14
344 #define HAL_DMAMUX1_REQUEST_GEN_EXTI15           HAL_DMAMUX1_REQ_GEN_EXTI15
345 #define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH0_EVT  HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH0_EVT
346 #define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH1_EVT  HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH1_EVT
347 #define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH2_EVT  HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH2_EVT
348 #define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH3_EVT  HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH3_EVT
349 #define HAL_DMAMUX1_REQUEST_GEN_LPTIM1_OUT       HAL_DMAMUX1_REQ_GEN_LPTIM1_OUT
350 #define HAL_DMAMUX1_REQUEST_GEN_LPTIM2_OUT       HAL_DMAMUX1_REQ_GEN_LPTIM2_OUT
351 #define HAL_DMAMUX1_REQUEST_GEN_DSI_TE           HAL_DMAMUX1_REQ_GEN_DSI_TE
352 #define HAL_DMAMUX1_REQUEST_GEN_DSI_EOT          HAL_DMAMUX1_REQ_GEN_DSI_EOT
353 #define HAL_DMAMUX1_REQUEST_GEN_DMA2D_EOT        HAL_DMAMUX1_REQ_GEN_DMA2D_EOT
354 #define HAL_DMAMUX1_REQUEST_GEN_LTDC_IT          HAL_DMAMUX1_REQ_GEN_LTDC_IT
355 
356 #define HAL_DMAMUX_REQUEST_GEN_NO_EVENT          HAL_DMAMUX_REQ_GEN_NO_EVENT
357 #define HAL_DMAMUX_REQUEST_GEN_RISING            HAL_DMAMUX_REQ_GEN_RISING
358 #define HAL_DMAMUX_REQUEST_GEN_FALLING           HAL_DMAMUX_REQ_GEN_FALLING
359 #define HAL_DMAMUX_REQUEST_GEN_RISING_FALLING    HAL_DMAMUX_REQ_GEN_RISING_FALLING
360 
361 #if defined(STM32L4R5xx) || defined(STM32L4R9xx) || defined(STM32L4R9xx) || defined(STM32L4S5xx) || \
362     defined(STM32L4S7xx) || defined(STM32L4S9xx)
363 #define DMA_REQUEST_DCMI_PSSI                    DMA_REQUEST_DCMI
364 #endif
365 
366 #endif /* STM32L4 */
367 
368 #if defined(STM32G0)
369 #define DMA_REQUEST_DAC1_CHANNEL1                DMA_REQUEST_DAC1_CH1
370 #define DMA_REQUEST_DAC1_CHANNEL2                DMA_REQUEST_DAC1_CH2
371 #define DMA_REQUEST_TIM16_TRIG_COM               DMA_REQUEST_TIM16_COM
372 #define DMA_REQUEST_TIM17_TRIG_COM               DMA_REQUEST_TIM17_COM
373 
374 #define LL_DMAMUX_REQ_TIM16_TRIG_COM             LL_DMAMUX_REQ_TIM16_COM
375 #define LL_DMAMUX_REQ_TIM17_TRIG_COM             LL_DMAMUX_REQ_TIM17_COM
376 #endif
377 
378 #if defined(STM32H7)
379 
380 #define DMA_REQUEST_DAC1 DMA_REQUEST_DAC1_CH1
381 #define DMA_REQUEST_DAC2 DMA_REQUEST_DAC1_CH2
382 
383 #define BDMA_REQUEST_LP_UART1_RX BDMA_REQUEST_LPUART1_RX
384 #define BDMA_REQUEST_LP_UART1_TX BDMA_REQUEST_LPUART1_TX
385 
386 #define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH0_EVT    HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH0_EVT
387 #define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH1_EVT    HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH1_EVT
388 #define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH2_EVT    HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH2_EVT
389 #define HAL_DMAMUX1_REQUEST_GEN_LPTIM1_OUT         HAL_DMAMUX1_REQ_GEN_LPTIM1_OUT
390 #define HAL_DMAMUX1_REQUEST_GEN_LPTIM2_OUT         HAL_DMAMUX1_REQ_GEN_LPTIM2_OUT
391 #define HAL_DMAMUX1_REQUEST_GEN_LPTIM3_OUT         HAL_DMAMUX1_REQ_GEN_LPTIM3_OUT
392 #define HAL_DMAMUX1_REQUEST_GEN_EXTI0              HAL_DMAMUX1_REQ_GEN_EXTI0
393 #define HAL_DMAMUX1_REQUEST_GEN_TIM12_TRGO         HAL_DMAMUX1_REQ_GEN_TIM12_TRGO
394 
395 #define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH0_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH0_EVT
396 #define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH1_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH1_EVT
397 #define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH2_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH2_EVT
398 #define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH3_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH3_EVT
399 #define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH4_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH4_EVT
400 #define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH5_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH5_EVT
401 #define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH6_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH6_EVT
402 #define HAL_DMAMUX2_REQUEST_GEN_LPUART1_RX_WKUP    HAL_DMAMUX2_REQ_GEN_LPUART1_RX_WKUP
403 #define HAL_DMAMUX2_REQUEST_GEN_LPUART1_TX_WKUP    HAL_DMAMUX2_REQ_GEN_LPUART1_TX_WKUP
404 #define HAL_DMAMUX2_REQUEST_GEN_LPTIM2_WKUP        HAL_DMAMUX2_REQ_GEN_LPTIM2_WKUP
405 #define HAL_DMAMUX2_REQUEST_GEN_LPTIM2_OUT         HAL_DMAMUX2_REQ_GEN_LPTIM2_OUT
406 #define HAL_DMAMUX2_REQUEST_GEN_LPTIM3_WKUP        HAL_DMAMUX2_REQ_GEN_LPTIM3_WKUP
407 #define HAL_DMAMUX2_REQUEST_GEN_LPTIM3_OUT         HAL_DMAMUX2_REQ_GEN_LPTIM3_OUT
408 #define HAL_DMAMUX2_REQUEST_GEN_LPTIM4_WKUP        HAL_DMAMUX2_REQ_GEN_LPTIM4_WKUP
409 #define HAL_DMAMUX2_REQUEST_GEN_LPTIM5_WKUP        HAL_DMAMUX2_REQ_GEN_LPTIM5_WKUP
410 #define HAL_DMAMUX2_REQUEST_GEN_I2C4_WKUP          HAL_DMAMUX2_REQ_GEN_I2C4_WKUP
411 #define HAL_DMAMUX2_REQUEST_GEN_SPI6_WKUP          HAL_DMAMUX2_REQ_GEN_SPI6_WKUP
412 #define HAL_DMAMUX2_REQUEST_GEN_COMP1_OUT          HAL_DMAMUX2_REQ_GEN_COMP1_OUT
413 #define HAL_DMAMUX2_REQUEST_GEN_COMP2_OUT          HAL_DMAMUX2_REQ_GEN_COMP2_OUT
414 #define HAL_DMAMUX2_REQUEST_GEN_RTC_WKUP           HAL_DMAMUX2_REQ_GEN_RTC_WKUP
415 #define HAL_DMAMUX2_REQUEST_GEN_EXTI0              HAL_DMAMUX2_REQ_GEN_EXTI0
416 #define HAL_DMAMUX2_REQUEST_GEN_EXTI2              HAL_DMAMUX2_REQ_GEN_EXTI2
417 #define HAL_DMAMUX2_REQUEST_GEN_I2C4_IT_EVT        HAL_DMAMUX2_REQ_GEN_I2C4_IT_EVT
418 #define HAL_DMAMUX2_REQUEST_GEN_SPI6_IT            HAL_DMAMUX2_REQ_GEN_SPI6_IT
419 #define HAL_DMAMUX2_REQUEST_GEN_LPUART1_TX_IT      HAL_DMAMUX2_REQ_GEN_LPUART1_TX_IT
420 #define HAL_DMAMUX2_REQUEST_GEN_LPUART1_RX_IT      HAL_DMAMUX2_REQ_GEN_LPUART1_RX_IT
421 #define HAL_DMAMUX2_REQUEST_GEN_ADC3_IT            HAL_DMAMUX2_REQ_GEN_ADC3_IT
422 #define HAL_DMAMUX2_REQUEST_GEN_ADC3_AWD1_OUT      HAL_DMAMUX2_REQ_GEN_ADC3_AWD1_OUT
423 #define HAL_DMAMUX2_REQUEST_GEN_BDMA_CH0_IT        HAL_DMAMUX2_REQ_GEN_BDMA_CH0_IT
424 #define HAL_DMAMUX2_REQUEST_GEN_BDMA_CH1_IT        HAL_DMAMUX2_REQ_GEN_BDMA_CH1_IT
425 
426 #define HAL_DMAMUX_REQUEST_GEN_NO_EVENT            HAL_DMAMUX_REQ_GEN_NO_EVENT
427 #define HAL_DMAMUX_REQUEST_GEN_RISING              HAL_DMAMUX_REQ_GEN_RISING
428 #define HAL_DMAMUX_REQUEST_GEN_FALLING             HAL_DMAMUX_REQ_GEN_FALLING
429 #define HAL_DMAMUX_REQUEST_GEN_RISING_FALLING      HAL_DMAMUX_REQ_GEN_RISING_FALLING
430 
431 #define DFSDM_FILTER_EXT_TRIG_LPTIM1               DFSDM_FILTER_EXT_TRIG_LPTIM1_OUT
432 #define DFSDM_FILTER_EXT_TRIG_LPTIM2               DFSDM_FILTER_EXT_TRIG_LPTIM2_OUT
433 #define DFSDM_FILTER_EXT_TRIG_LPTIM3               DFSDM_FILTER_EXT_TRIG_LPTIM3_OUT
434 
435 #define DAC_TRIGGER_LP1_OUT                        DAC_TRIGGER_LPTIM1_OUT
436 #define DAC_TRIGGER_LP2_OUT                        DAC_TRIGGER_LPTIM2_OUT
437 
438 #endif /* STM32H7 */
439 
440 #if defined(STM32U5)
441 #define GPDMA1_REQUEST_DCMI                        GPDMA1_REQUEST_DCMI_PSSI
442 #endif /* STM32U5 */
443 /**
444   * @}
445   */
446 
447 /** @defgroup HAL_FLASH_Aliased_Defines HAL FLASH Aliased Defines maintained for legacy purpose
448   * @{
449   */
450 
451 #define TYPEPROGRAM_BYTE              FLASH_TYPEPROGRAM_BYTE
452 #define TYPEPROGRAM_HALFWORD          FLASH_TYPEPROGRAM_HALFWORD
453 #define TYPEPROGRAM_WORD              FLASH_TYPEPROGRAM_WORD
454 #define TYPEPROGRAM_DOUBLEWORD        FLASH_TYPEPROGRAM_DOUBLEWORD
455 #define TYPEERASE_SECTORS             FLASH_TYPEERASE_SECTORS
456 #define TYPEERASE_PAGES               FLASH_TYPEERASE_PAGES
457 #define TYPEERASE_PAGEERASE           FLASH_TYPEERASE_PAGES
458 #define TYPEERASE_MASSERASE           FLASH_TYPEERASE_MASSERASE
459 #define WRPSTATE_DISABLE              OB_WRPSTATE_DISABLE
460 #define WRPSTATE_ENABLE               OB_WRPSTATE_ENABLE
461 #define HAL_FLASH_TIMEOUT_VALUE       FLASH_TIMEOUT_VALUE
462 #define OBEX_PCROP                    OPTIONBYTE_PCROP
463 #define OBEX_BOOTCONFIG               OPTIONBYTE_BOOTCONFIG
464 #define PCROPSTATE_DISABLE            OB_PCROP_STATE_DISABLE
465 #define PCROPSTATE_ENABLE             OB_PCROP_STATE_ENABLE
466 #define TYPEERASEDATA_BYTE            FLASH_TYPEERASEDATA_BYTE
467 #define TYPEERASEDATA_HALFWORD        FLASH_TYPEERASEDATA_HALFWORD
468 #define TYPEERASEDATA_WORD            FLASH_TYPEERASEDATA_WORD
469 #define TYPEPROGRAMDATA_BYTE          FLASH_TYPEPROGRAMDATA_BYTE
470 #define TYPEPROGRAMDATA_HALFWORD      FLASH_TYPEPROGRAMDATA_HALFWORD
471 #define TYPEPROGRAMDATA_WORD          FLASH_TYPEPROGRAMDATA_WORD
472 #define TYPEPROGRAMDATA_FASTBYTE      FLASH_TYPEPROGRAMDATA_FASTBYTE
473 #define TYPEPROGRAMDATA_FASTHALFWORD  FLASH_TYPEPROGRAMDATA_FASTHALFWORD
474 #define TYPEPROGRAMDATA_FASTWORD      FLASH_TYPEPROGRAMDATA_FASTWORD
475 /* #define PAGESIZE                      FLASH_PAGE_SIZE */
476 #define TYPEPROGRAM_FASTBYTE          FLASH_TYPEPROGRAM_BYTE
477 #define TYPEPROGRAM_FASTHALFWORD      FLASH_TYPEPROGRAM_HALFWORD
478 #define TYPEPROGRAM_FASTWORD          FLASH_TYPEPROGRAM_WORD
479 #define VOLTAGE_RANGE_1               FLASH_VOLTAGE_RANGE_1
480 #define VOLTAGE_RANGE_2               FLASH_VOLTAGE_RANGE_2
481 #define VOLTAGE_RANGE_3               FLASH_VOLTAGE_RANGE_3
482 #define VOLTAGE_RANGE_4               FLASH_VOLTAGE_RANGE_4
483 #define TYPEPROGRAM_FAST              FLASH_TYPEPROGRAM_FAST
484 #define TYPEPROGRAM_FAST_AND_LAST     FLASH_TYPEPROGRAM_FAST_AND_LAST
485 #define WRPAREA_BANK1_AREAA           OB_WRPAREA_BANK1_AREAA
486 #define WRPAREA_BANK1_AREAB           OB_WRPAREA_BANK1_AREAB
487 #define WRPAREA_BANK2_AREAA           OB_WRPAREA_BANK2_AREAA
488 #define WRPAREA_BANK2_AREAB           OB_WRPAREA_BANK2_AREAB
489 #define IWDG_STDBY_FREEZE             OB_IWDG_STDBY_FREEZE
490 #define IWDG_STDBY_ACTIVE             OB_IWDG_STDBY_RUN
491 #define IWDG_STOP_FREEZE              OB_IWDG_STOP_FREEZE
492 #define IWDG_STOP_ACTIVE              OB_IWDG_STOP_RUN
493 #define FLASH_ERROR_NONE              HAL_FLASH_ERROR_NONE
494 #define FLASH_ERROR_RD                HAL_FLASH_ERROR_RD
495 #define FLASH_ERROR_PG                HAL_FLASH_ERROR_PROG
496 #define FLASH_ERROR_PGP               HAL_FLASH_ERROR_PGS
497 #define FLASH_ERROR_WRP               HAL_FLASH_ERROR_WRP
498 #define FLASH_ERROR_OPTV              HAL_FLASH_ERROR_OPTV
499 #define FLASH_ERROR_OPTVUSR           HAL_FLASH_ERROR_OPTVUSR
500 #define FLASH_ERROR_PROG              HAL_FLASH_ERROR_PROG
501 #define FLASH_ERROR_OP                HAL_FLASH_ERROR_OPERATION
502 #define FLASH_ERROR_PGA               HAL_FLASH_ERROR_PGA
503 #define FLASH_ERROR_SIZE              HAL_FLASH_ERROR_SIZE
504 #define FLASH_ERROR_SIZ               HAL_FLASH_ERROR_SIZE
505 #define FLASH_ERROR_PGS               HAL_FLASH_ERROR_PGS
506 #define FLASH_ERROR_MIS               HAL_FLASH_ERROR_MIS
507 #define FLASH_ERROR_FAST              HAL_FLASH_ERROR_FAST
508 #define FLASH_ERROR_FWWERR            HAL_FLASH_ERROR_FWWERR
509 #define FLASH_ERROR_NOTZERO           HAL_FLASH_ERROR_NOTZERO
510 #define FLASH_ERROR_OPERATION         HAL_FLASH_ERROR_OPERATION
511 #define FLASH_ERROR_ERS               HAL_FLASH_ERROR_ERS
512 #define OB_WDG_SW                     OB_IWDG_SW
513 #define OB_WDG_HW                     OB_IWDG_HW
514 #define OB_SDADC12_VDD_MONITOR_SET    OB_SDACD_VDD_MONITOR_SET
515 #define OB_SDADC12_VDD_MONITOR_RESET  OB_SDACD_VDD_MONITOR_RESET
516 #define OB_RAM_PARITY_CHECK_SET       OB_SRAM_PARITY_SET
517 #define OB_RAM_PARITY_CHECK_RESET     OB_SRAM_PARITY_RESET
518 #define IS_OB_SDADC12_VDD_MONITOR     IS_OB_SDACD_VDD_MONITOR
519 #define OB_RDP_LEVEL0                 OB_RDP_LEVEL_0
520 #define OB_RDP_LEVEL1                 OB_RDP_LEVEL_1
521 #define OB_RDP_LEVEL2                 OB_RDP_LEVEL_2
522 #if defined(STM32G0) || defined(STM32C0)
523 #define OB_BOOT_LOCK_DISABLE          OB_BOOT_ENTRY_FORCED_NONE
524 #define OB_BOOT_LOCK_ENABLE           OB_BOOT_ENTRY_FORCED_FLASH
525 #else
526 #define OB_BOOT_ENTRY_FORCED_NONE     OB_BOOT_LOCK_DISABLE
527 #define OB_BOOT_ENTRY_FORCED_FLASH    OB_BOOT_LOCK_ENABLE
528 #endif
529 #if defined(STM32H7)
530 #define FLASH_FLAG_SNECCE_BANK1RR     FLASH_FLAG_SNECCERR_BANK1
531 #define FLASH_FLAG_DBECCE_BANK1RR     FLASH_FLAG_DBECCERR_BANK1
532 #define FLASH_FLAG_STRBER_BANK1R      FLASH_FLAG_STRBERR_BANK1
533 #define FLASH_FLAG_SNECCE_BANK2RR     FLASH_FLAG_SNECCERR_BANK2
534 #define FLASH_FLAG_DBECCE_BANK2RR     FLASH_FLAG_DBECCERR_BANK2
535 #define FLASH_FLAG_STRBER_BANK2R      FLASH_FLAG_STRBERR_BANK2
536 #define FLASH_FLAG_WDW                FLASH_FLAG_WBNE
537 #define OB_WRP_SECTOR_All             OB_WRP_SECTOR_ALL
538 #endif /* STM32H7 */
539 #if defined(STM32U5)
540 #define OB_USER_nRST_STOP             OB_USER_NRST_STOP
541 #define OB_USER_nRST_STDBY            OB_USER_NRST_STDBY
542 #define OB_USER_nRST_SHDW             OB_USER_NRST_SHDW
543 #define OB_USER_nSWBOOT0              OB_USER_NSWBOOT0
544 #define OB_USER_nBOOT0                OB_USER_NBOOT0
545 #define OB_nBOOT0_RESET               OB_NBOOT0_RESET
546 #define OB_nBOOT0_SET                 OB_NBOOT0_SET
547 #define OB_USER_SRAM134_RST           OB_USER_SRAM_RST
548 #define OB_SRAM134_RST_ERASE          OB_SRAM_RST_ERASE
549 #define OB_SRAM134_RST_NOT_ERASE      OB_SRAM_RST_NOT_ERASE
550 #endif /* STM32U5 */
551 #if defined(STM32U0)
552 #define OB_USER_nRST_STOP             OB_USER_NRST_STOP
553 #define OB_USER_nRST_STDBY            OB_USER_NRST_STDBY
554 #define OB_USER_nRST_SHDW             OB_USER_NRST_SHDW
555 #define OB_USER_nBOOT_SEL             OB_USER_NBOOT_SEL
556 #define OB_USER_nBOOT0                OB_USER_NBOOT0
557 #define OB_USER_nBOOT1                OB_USER_NBOOT1
558 #define OB_nBOOT0_RESET               OB_NBOOT0_RESET
559 #define OB_nBOOT0_SET                 OB_NBOOT0_SET
560 #endif /* STM32U0 */
561 
562 /**
563   * @}
564   */
565 
566 /** @defgroup HAL_JPEG_Aliased_Macros HAL JPEG Aliased Macros maintained for legacy purpose
567   * @{
568   */
569 
570 #if defined(STM32H7)
571 #define __HAL_RCC_JPEG_CLK_ENABLE               __HAL_RCC_JPGDECEN_CLK_ENABLE
572 #define __HAL_RCC_JPEG_CLK_DISABLE              __HAL_RCC_JPGDECEN_CLK_DISABLE
573 #define __HAL_RCC_JPEG_FORCE_RESET              __HAL_RCC_JPGDECRST_FORCE_RESET
574 #define __HAL_RCC_JPEG_RELEASE_RESET            __HAL_RCC_JPGDECRST_RELEASE_RESET
575 #define __HAL_RCC_JPEG_CLK_SLEEP_ENABLE         __HAL_RCC_JPGDEC_CLK_SLEEP_ENABLE
576 #define __HAL_RCC_JPEG_CLK_SLEEP_DISABLE        __HAL_RCC_JPGDEC_CLK_SLEEP_DISABLE
577 #endif /* STM32H7 */
578 
579 /**
580   * @}
581   */
582 
583 /** @defgroup HAL_SYSCFG_Aliased_Defines HAL SYSCFG Aliased Defines maintained for legacy purpose
584   * @{
585   */
586 
587 #define HAL_SYSCFG_FASTMODEPLUS_I2C_PA9    I2C_FASTMODEPLUS_PA9
588 #define HAL_SYSCFG_FASTMODEPLUS_I2C_PA10   I2C_FASTMODEPLUS_PA10
589 #define HAL_SYSCFG_FASTMODEPLUS_I2C_PB6    I2C_FASTMODEPLUS_PB6
590 #define HAL_SYSCFG_FASTMODEPLUS_I2C_PB7    I2C_FASTMODEPLUS_PB7
591 #define HAL_SYSCFG_FASTMODEPLUS_I2C_PB8    I2C_FASTMODEPLUS_PB8
592 #define HAL_SYSCFG_FASTMODEPLUS_I2C_PB9    I2C_FASTMODEPLUS_PB9
593 #define HAL_SYSCFG_FASTMODEPLUS_I2C1       I2C_FASTMODEPLUS_I2C1
594 #define HAL_SYSCFG_FASTMODEPLUS_I2C2       I2C_FASTMODEPLUS_I2C2
595 #define HAL_SYSCFG_FASTMODEPLUS_I2C3       I2C_FASTMODEPLUS_I2C3
596 #if defined(STM32G4)
597 
598 #define HAL_SYSCFG_EnableIOAnalogSwitchBooster    HAL_SYSCFG_EnableIOSwitchBooster
599 #define HAL_SYSCFG_DisableIOAnalogSwitchBooster   HAL_SYSCFG_DisableIOSwitchBooster
600 #define HAL_SYSCFG_EnableIOAnalogSwitchVDD        HAL_SYSCFG_EnableIOSwitchVDD
601 #define HAL_SYSCFG_DisableIOAnalogSwitchVDD       HAL_SYSCFG_DisableIOSwitchVDD
602 #endif /* STM32G4 */
603 
604 #if defined(STM32H5)
605 #define SYSCFG_IT_FPU_IOC         SBS_IT_FPU_IOC
606 #define SYSCFG_IT_FPU_DZC         SBS_IT_FPU_DZC
607 #define SYSCFG_IT_FPU_UFC         SBS_IT_FPU_UFC
608 #define SYSCFG_IT_FPU_OFC         SBS_IT_FPU_OFC
609 #define SYSCFG_IT_FPU_IDC         SBS_IT_FPU_IDC
610 #define SYSCFG_IT_FPU_IXC         SBS_IT_FPU_IXC
611 
612 #define SYSCFG_BREAK_FLASH_ECC    SBS_BREAK_FLASH_ECC
613 #define SYSCFG_BREAK_PVD          SBS_BREAK_PVD
614 #define SYSCFG_BREAK_SRAM_ECC     SBS_BREAK_SRAM_ECC
615 #define SYSCFG_BREAK_LOCKUP       SBS_BREAK_LOCKUP
616 
617 #define SYSCFG_VREFBUF_VOLTAGE_SCALE0   VREFBUF_VOLTAGE_SCALE0
618 #define SYSCFG_VREFBUF_VOLTAGE_SCALE1   VREFBUF_VOLTAGE_SCALE1
619 #define SYSCFG_VREFBUF_VOLTAGE_SCALE2   VREFBUF_VOLTAGE_SCALE2
620 #define SYSCFG_VREFBUF_VOLTAGE_SCALE3   VREFBUF_VOLTAGE_SCALE3
621 
622 #define SYSCFG_VREFBUF_HIGH_IMPEDANCE_DISABLE   VREFBUF_HIGH_IMPEDANCE_DISABLE
623 #define SYSCFG_VREFBUF_HIGH_IMPEDANCE_ENABLE    VREFBUF_HIGH_IMPEDANCE_ENABLE
624 
625 #define SYSCFG_FASTMODEPLUS_PB6   SBS_FASTMODEPLUS_PB6
626 #define SYSCFG_FASTMODEPLUS_PB7   SBS_FASTMODEPLUS_PB7
627 #define SYSCFG_FASTMODEPLUS_PB8   SBS_FASTMODEPLUS_PB8
628 #define SYSCFG_FASTMODEPLUS_PB9   SBS_FASTMODEPLUS_PB9
629 
630 #define SYSCFG_ETH_MII   SBS_ETH_MII
631 #define SYSCFG_ETH_RMII  SBS_ETH_RMII
632 #define IS_SYSCFG_ETHERNET_CONFIG  IS_SBS_ETHERNET_CONFIG
633 
634 #define SYSCFG_MEMORIES_ERASE_FLAG_IPMEE   SBS_MEMORIES_ERASE_FLAG_IPMEE
635 #define SYSCFG_MEMORIES_ERASE_FLAG_MCLR    SBS_MEMORIES_ERASE_FLAG_MCLR
636 #define IS_SYSCFG_MEMORIES_ERASE_FLAG      IS_SBS_MEMORIES_ERASE_FLAG
637 
638 #define IS_SYSCFG_CODE_CONFIG IS_SBS_CODE_CONFIG
639 
640 #define SYSCFG_MPU_NSEC   SBS_MPU_NSEC
641 #define SYSCFG_VTOR_NSEC  SBS_VTOR_NSEC
642 #if defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U)
643 #define SYSCFG_SAU              SBS_SAU
644 #define SYSCFG_MPU_SEC          SBS_MPU_SEC
645 #define SYSCFG_VTOR_AIRCR_SEC   SBS_VTOR_AIRCR_SEC
646 #define SYSCFG_LOCK_ALL         SBS_LOCK_ALL
647 #else
648 #define SYSCFG_LOCK_ALL         SBS_LOCK_ALL
649 #endif /* __ARM_FEATURE_CMSE */
650 
651 #define SYSCFG_CLK      SBS_CLK
652 #define SYSCFG_CLASSB   SBS_CLASSB
653 #define SYSCFG_FPU      SBS_FPU
654 #define SYSCFG_ALL      SBS_ALL
655 
656 #define SYSCFG_SEC      SBS_SEC
657 #define SYSCFG_NSEC     SBS_NSEC
658 
659 #define __HAL_SYSCFG_FPU_INTERRUPT_ENABLE   __HAL_SBS_FPU_INTERRUPT_ENABLE
660 #define __HAL_SYSCFG_FPU_INTERRUPT_DISABLE  __HAL_SBS_FPU_INTERRUPT_DISABLE
661 
662 #define __HAL_SYSCFG_BREAK_ECC_LOCK        __HAL_SBS_BREAK_ECC_LOCK
663 #define __HAL_SYSCFG_BREAK_LOCKUP_LOCK     __HAL_SBS_BREAK_LOCKUP_LOCK
664 #define __HAL_SYSCFG_BREAK_PVD_LOCK        __HAL_SBS_BREAK_PVD_LOCK
665 #define __HAL_SYSCFG_BREAK_SRAM_ECC_LOCK   __HAL_SBS_BREAK_SRAM_ECC_LOCK
666 
667 #define __HAL_SYSCFG_FASTMODEPLUS_ENABLE   __HAL_SBS_FASTMODEPLUS_ENABLE
668 #define __HAL_SYSCFG_FASTMODEPLUS_DISABLE  __HAL_SBS_FASTMODEPLUS_DISABLE
669 
670 #define __HAL_SYSCFG_GET_MEMORIES_ERASE_STATUS    __HAL_SBS_GET_MEMORIES_ERASE_STATUS
671 #define __HAL_SYSCFG_CLEAR_MEMORIES_ERASE_STATUS  __HAL_SBS_CLEAR_MEMORIES_ERASE_STATUS
672 
673 #define IS_SYSCFG_FPU_INTERRUPT    IS_SBS_FPU_INTERRUPT
674 #define IS_SYSCFG_BREAK_CONFIG     IS_SBS_BREAK_CONFIG
675 #define IS_SYSCFG_VREFBUF_VOLTAGE_SCALE     IS_VREFBUF_VOLTAGE_SCALE
676 #define IS_SYSCFG_VREFBUF_HIGH_IMPEDANCE    IS_VREFBUF_HIGH_IMPEDANCE
677 #define IS_SYSCFG_VREFBUF_TRIMMING  IS_VREFBUF_TRIMMING
678 #define IS_SYSCFG_FASTMODEPLUS      IS_SBS_FASTMODEPLUS
679 #define IS_SYSCFG_ITEMS_ATTRIBUTES  IS_SBS_ITEMS_ATTRIBUTES
680 #define IS_SYSCFG_ATTRIBUTES        IS_SBS_ATTRIBUTES
681 #define IS_SYSCFG_LOCK_ITEMS        IS_SBS_LOCK_ITEMS
682 
683 #define HAL_SYSCFG_VREFBUF_VoltageScalingConfig   HAL_VREFBUF_VoltageScalingConfig
684 #define HAL_SYSCFG_VREFBUF_HighImpedanceConfig    HAL_VREFBUF_HighImpedanceConfig
685 #define HAL_SYSCFG_VREFBUF_TrimmingConfig         HAL_VREFBUF_TrimmingConfig
686 #define HAL_SYSCFG_EnableVREFBUF                  HAL_EnableVREFBUF
687 #define HAL_SYSCFG_DisableVREFBUF                 HAL_DisableVREFBUF
688 
689 #define HAL_SYSCFG_EnableIOAnalogSwitchBooster    HAL_SBS_EnableIOAnalogSwitchBooster
690 #define HAL_SYSCFG_DisableIOAnalogSwitchBooster   HAL_SBS_DisableIOAnalogSwitchBooster
691 #define HAL_SYSCFG_ETHInterfaceSelect             HAL_SBS_ETHInterfaceSelect
692 
693 #define HAL_SYSCFG_Lock     HAL_SBS_Lock
694 #define HAL_SYSCFG_GetLock  HAL_SBS_GetLock
695 
696 #if defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U)
697 #define HAL_SYSCFG_ConfigAttributes     HAL_SBS_ConfigAttributes
698 #define HAL_SYSCFG_GetConfigAttributes  HAL_SBS_GetConfigAttributes
699 #endif /* __ARM_FEATURE_CMSE */
700 
701 #endif /* STM32H5 */
702 
703 
704 /**
705   * @}
706   */
707 
708 
709 /** @defgroup LL_FMC_Aliased_Defines LL FMC Aliased Defines maintained for compatibility purpose
710   * @{
711   */
712 #if defined(STM32L4) || defined(STM32F7) || defined(STM32H7) || defined(STM32G4)
713 #define FMC_NAND_PCC_WAIT_FEATURE_DISABLE       FMC_NAND_WAIT_FEATURE_DISABLE
714 #define FMC_NAND_PCC_WAIT_FEATURE_ENABLE        FMC_NAND_WAIT_FEATURE_ENABLE
715 #define FMC_NAND_PCC_MEM_BUS_WIDTH_8            FMC_NAND_MEM_BUS_WIDTH_8
716 #define FMC_NAND_PCC_MEM_BUS_WIDTH_16           FMC_NAND_MEM_BUS_WIDTH_16
717 #elif defined(STM32F1) || defined(STM32F2) || defined(STM32F3) || defined(STM32F4)
718 #define FMC_NAND_WAIT_FEATURE_DISABLE           FMC_NAND_PCC_WAIT_FEATURE_DISABLE
719 #define FMC_NAND_WAIT_FEATURE_ENABLE            FMC_NAND_PCC_WAIT_FEATURE_ENABLE
720 #define FMC_NAND_MEM_BUS_WIDTH_8                FMC_NAND_PCC_MEM_BUS_WIDTH_8
721 #define FMC_NAND_MEM_BUS_WIDTH_16               FMC_NAND_PCC_MEM_BUS_WIDTH_16
722 #endif
723 /**
724   * @}
725   */
726 
727 /** @defgroup LL_FSMC_Aliased_Defines LL FSMC Aliased Defines maintained for legacy purpose
728   * @{
729   */
730 
731 #define FSMC_NORSRAM_TYPEDEF                      FSMC_NORSRAM_TypeDef
732 #define FSMC_NORSRAM_EXTENDED_TYPEDEF             FSMC_NORSRAM_EXTENDED_TypeDef
733 /**
734   * @}
735   */
736 
737 /** @defgroup HAL_GPIO_Aliased_Macros HAL GPIO Aliased Macros maintained for legacy purpose
738   * @{
739   */
740 #define GET_GPIO_SOURCE                           GPIO_GET_INDEX
741 #define GET_GPIO_INDEX                            GPIO_GET_INDEX
742 
743 #if defined(STM32F4)
744 #define GPIO_AF12_SDMMC                           GPIO_AF12_SDIO
745 #define GPIO_AF12_SDMMC1                          GPIO_AF12_SDIO
746 #endif
747 
748 #if defined(STM32F7)
749 #define GPIO_AF12_SDIO                            GPIO_AF12_SDMMC1
750 #define GPIO_AF12_SDMMC                           GPIO_AF12_SDMMC1
751 #endif
752 
753 #if defined(STM32L4)
754 #define GPIO_AF12_SDIO                            GPIO_AF12_SDMMC1
755 #define GPIO_AF12_SDMMC                           GPIO_AF12_SDMMC1
756 #endif
757 
758 #if defined(STM32H7)
759 #define GPIO_AF7_SDIO1                            GPIO_AF7_SDMMC1
760 #define GPIO_AF8_SDIO1                            GPIO_AF8_SDMMC1
761 #define GPIO_AF12_SDIO1                           GPIO_AF12_SDMMC1
762 #define GPIO_AF9_SDIO2                            GPIO_AF9_SDMMC2
763 #define GPIO_AF10_SDIO2                           GPIO_AF10_SDMMC2
764 #define GPIO_AF11_SDIO2                           GPIO_AF11_SDMMC2
765 
766 #if defined (STM32H743xx) || defined (STM32H753xx)  || defined (STM32H750xx) || defined (STM32H742xx) || \
767     defined (STM32H745xx) || defined (STM32H755xx)  || defined (STM32H747xx) || defined (STM32H757xx)
768 #define GPIO_AF10_OTG2_HS  GPIO_AF10_OTG2_FS
769 #define GPIO_AF10_OTG1_FS  GPIO_AF10_OTG1_HS
770 #define GPIO_AF12_OTG2_FS  GPIO_AF12_OTG1_FS
771 #endif /*STM32H743xx || STM32H753xx || STM32H750xx || STM32H742xx || STM32H745xx || STM32H755xx || STM32H747xx || \
772          STM32H757xx */
773 #endif /* STM32H7 */
774 
775 #define GPIO_AF0_LPTIM                            GPIO_AF0_LPTIM1
776 #define GPIO_AF1_LPTIM                            GPIO_AF1_LPTIM1
777 #define GPIO_AF2_LPTIM                            GPIO_AF2_LPTIM1
778 
779 #if defined(STM32L0) || defined(STM32L4) || defined(STM32F4) || defined(STM32F2) || defined(STM32F7) || \
780     defined(STM32G4) || defined(STM32H7) || defined(STM32WB) || defined(STM32U5)
781 #define  GPIO_SPEED_LOW                           GPIO_SPEED_FREQ_LOW
782 #define  GPIO_SPEED_MEDIUM                        GPIO_SPEED_FREQ_MEDIUM
783 #define  GPIO_SPEED_FAST                          GPIO_SPEED_FREQ_HIGH
784 #define  GPIO_SPEED_HIGH                          GPIO_SPEED_FREQ_VERY_HIGH
785 #endif /* STM32L0 || STM32L4 || STM32F4 || STM32F2 || STM32F7 || STM32G4 || STM32H7 || STM32WB || STM32U5*/
786 
787 #if defined(STM32L1)
788 #define  GPIO_SPEED_VERY_LOW    GPIO_SPEED_FREQ_LOW
789 #define  GPIO_SPEED_LOW         GPIO_SPEED_FREQ_MEDIUM
790 #define  GPIO_SPEED_MEDIUM      GPIO_SPEED_FREQ_HIGH
791 #define  GPIO_SPEED_HIGH        GPIO_SPEED_FREQ_VERY_HIGH
792 #endif /* STM32L1 */
793 
794 #if defined(STM32F0) || defined(STM32F3) || defined(STM32F1)
795 #define  GPIO_SPEED_LOW    GPIO_SPEED_FREQ_LOW
796 #define  GPIO_SPEED_MEDIUM GPIO_SPEED_FREQ_MEDIUM
797 #define  GPIO_SPEED_HIGH   GPIO_SPEED_FREQ_HIGH
798 #endif /* STM32F0 || STM32F3 || STM32F1 */
799 
800 #define GPIO_AF6_DFSDM                            GPIO_AF6_DFSDM1
801 
802 #if defined(STM32U5) || defined(STM32H5)
803 #define GPIO_AF0_RTC_50Hz                         GPIO_AF0_RTC_50HZ
804 #endif /* STM32U5 || STM32H5 */
805 #if defined(STM32U5)
806 #define GPIO_AF0_S2DSTOP                          GPIO_AF0_SRDSTOP
807 #define GPIO_AF11_LPGPIO                          GPIO_AF11_LPGPIO1
808 #endif /* STM32U5 */
809 
810 #if defined(STM32WBA)
811 #define GPIO_AF11_RF_ANTSW0    GPIO_AF11_RF
812 #define GPIO_AF11_RF_ANTSW1    GPIO_AF11_RF
813 #define GPIO_AF11_RF_ANTSW2    GPIO_AF11_RF
814 #define GPIO_AF11_RF_IO1       GPIO_AF11_RF
815 #define GPIO_AF11_RF_IO2       GPIO_AF11_RF
816 #define GPIO_AF11_RF_IO3       GPIO_AF11_RF
817 #define GPIO_AF11_RF_IO4       GPIO_AF11_RF
818 #define GPIO_AF11_RF_IO5       GPIO_AF11_RF
819 #define GPIO_AF11_RF_IO6       GPIO_AF11_RF
820 #define GPIO_AF11_RF_IO7       GPIO_AF11_RF
821 #define GPIO_AF11_RF_IO8       GPIO_AF11_RF
822 #define GPIO_AF11_RF_IO9       GPIO_AF11_RF
823 #endif /* STM32WBA */
824 /**
825   * @}
826   */
827 
828 /** @defgroup HAL_GTZC_Aliased_Defines HAL GTZC Aliased Defines maintained for legacy purpose
829   * @{
830   */
831 #if defined(STM32U5)
832 #define GTZC_PERIPH_DCMI                      GTZC_PERIPH_DCMI_PSSI
833 #define GTZC_PERIPH_LTDC                      GTZC_PERIPH_LTDCUSB
834 #endif /* STM32U5 */
835 #if defined(STM32H5)
836 #define GTZC_PERIPH_DAC12                     GTZC_PERIPH_DAC1
837 #define GTZC_PERIPH_ADC12                     GTZC_PERIPH_ADC
838 #define GTZC_PERIPH_USBFS                     GTZC_PERIPH_USB
839 #endif /* STM32H5 */
840 #if defined(STM32H5) || defined(STM32U5)
841 #define GTZC_MCPBB_NB_VCTR_REG_MAX            GTZC_MPCBB_NB_VCTR_REG_MAX
842 #define GTZC_MCPBB_NB_LCK_VCTR_REG_MAX        GTZC_MPCBB_NB_LCK_VCTR_REG_MAX
843 #define GTZC_MCPBB_SUPERBLOCK_UNLOCKED        GTZC_MPCBB_SUPERBLOCK_UNLOCKED
844 #define GTZC_MCPBB_SUPERBLOCK_LOCKED          GTZC_MPCBB_SUPERBLOCK_LOCKED
845 #define GTZC_MCPBB_BLOCK_NSEC                 GTZC_MPCBB_BLOCK_NSEC
846 #define GTZC_MCPBB_BLOCK_SEC                  GTZC_MPCBB_BLOCK_SEC
847 #define GTZC_MCPBB_BLOCK_NPRIV                GTZC_MPCBB_BLOCK_NPRIV
848 #define GTZC_MCPBB_BLOCK_PRIV                 GTZC_MPCBB_BLOCK_PRIV
849 #define GTZC_MCPBB_LOCK_OFF                   GTZC_MPCBB_LOCK_OFF
850 #define GTZC_MCPBB_LOCK_ON                    GTZC_MPCBB_LOCK_ON
851 #endif /* STM32H5 || STM32U5 */
852 /**
853   * @}
854   */
855 
856 /** @defgroup HAL_HRTIM_Aliased_Macros HAL HRTIM Aliased Macros maintained for legacy purpose
857   * @{
858   */
859 #define HRTIM_TIMDELAYEDPROTECTION_DISABLED           HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DISABLED
860 #define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT1_EEV68  HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT1_EEV6
861 #define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT2_EEV68  HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT2_EEV6
862 #define HRTIM_TIMDELAYEDPROTECTION_DELAYEDBOTH_EEV68  HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDBOTH_EEV6
863 #define HRTIM_TIMDELAYEDPROTECTION_BALANCED_EEV68     HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_BALANCED_EEV6
864 #define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT1_DEEV79 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT1_DEEV7
865 #define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT2_DEEV79 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT2_DEEV7
866 #define HRTIM_TIMDELAYEDPROTECTION_DELAYEDBOTH_EEV79  HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDBOTH_EEV7
867 #define HRTIM_TIMDELAYEDPROTECTION_BALANCED_EEV79     HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_BALANCED_EEV7
868 
869 #define __HAL_HRTIM_SetCounter        __HAL_HRTIM_SETCOUNTER
870 #define __HAL_HRTIM_GetCounter        __HAL_HRTIM_GETCOUNTER
871 #define __HAL_HRTIM_SetPeriod         __HAL_HRTIM_SETPERIOD
872 #define __HAL_HRTIM_GetPeriod         __HAL_HRTIM_GETPERIOD
873 #define __HAL_HRTIM_SetClockPrescaler __HAL_HRTIM_SETCLOCKPRESCALER
874 #define __HAL_HRTIM_GetClockPrescaler __HAL_HRTIM_GETCLOCKPRESCALER
875 #define __HAL_HRTIM_SetCompare        __HAL_HRTIM_SETCOMPARE
876 #define __HAL_HRTIM_GetCompare        __HAL_HRTIM_GETCOMPARE
877 
878 #if defined(STM32G4)
879 #define HAL_HRTIM_ExternalEventCounterConfig    HAL_HRTIM_ExtEventCounterConfig
880 #define HAL_HRTIM_ExternalEventCounterEnable    HAL_HRTIM_ExtEventCounterEnable
881 #define HAL_HRTIM_ExternalEventCounterDisable   HAL_HRTIM_ExtEventCounterDisable
882 #define HAL_HRTIM_ExternalEventCounterReset     HAL_HRTIM_ExtEventCounterReset
883 #define HRTIM_TIMEEVENT_A                       HRTIM_EVENTCOUNTER_A
884 #define HRTIM_TIMEEVENT_B                       HRTIM_EVENTCOUNTER_B
885 #define HRTIM_TIMEEVENTRESETMODE_UNCONDITIONAL  HRTIM_EVENTCOUNTER_RSTMODE_UNCONDITIONAL
886 #define HRTIM_TIMEEVENTRESETMODE_CONDITIONAL    HRTIM_EVENTCOUNTER_RSTMODE_CONDITIONAL
887 #endif /* STM32G4 */
888 
889 #if defined(STM32H7)
890 #define HRTIM_OUTPUTSET_TIMAEV1_TIMBCMP1 HRTIM_OUTPUTSET_TIMEV_1
891 #define HRTIM_OUTPUTSET_TIMAEV2_TIMBCMP2 HRTIM_OUTPUTSET_TIMEV_2
892 #define HRTIM_OUTPUTSET_TIMAEV3_TIMCCMP2 HRTIM_OUTPUTSET_TIMEV_3
893 #define HRTIM_OUTPUTSET_TIMAEV4_TIMCCMP3 HRTIM_OUTPUTSET_TIMEV_4
894 #define HRTIM_OUTPUTSET_TIMAEV5_TIMDCMP1 HRTIM_OUTPUTSET_TIMEV_5
895 #define HRTIM_OUTPUTSET_TIMAEV6_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_6
896 #define HRTIM_OUTPUTSET_TIMAEV7_TIMECMP3 HRTIM_OUTPUTSET_TIMEV_7
897 #define HRTIM_OUTPUTSET_TIMAEV8_TIMECMP4 HRTIM_OUTPUTSET_TIMEV_8
898 #define HRTIM_OUTPUTSET_TIMAEV9_TIMFCMP4 HRTIM_OUTPUTSET_TIMEV_9
899 #define HRTIM_OUTPUTSET_TIMBEV1_TIMACMP1 HRTIM_OUTPUTSET_TIMEV_1
900 #define HRTIM_OUTPUTSET_TIMBEV2_TIMACMP2 HRTIM_OUTPUTSET_TIMEV_2
901 #define HRTIM_OUTPUTSET_TIMBEV3_TIMCCMP3 HRTIM_OUTPUTSET_TIMEV_3
902 #define HRTIM_OUTPUTSET_TIMBEV4_TIMCCMP4 HRTIM_OUTPUTSET_TIMEV_4
903 #define HRTIM_OUTPUTSET_TIMBEV5_TIMDCMP3 HRTIM_OUTPUTSET_TIMEV_5
904 #define HRTIM_OUTPUTSET_TIMBEV6_TIMDCMP4 HRTIM_OUTPUTSET_TIMEV_6
905 #define HRTIM_OUTPUTSET_TIMBEV7_TIMECMP1 HRTIM_OUTPUTSET_TIMEV_7
906 #define HRTIM_OUTPUTSET_TIMBEV8_TIMECMP2 HRTIM_OUTPUTSET_TIMEV_8
907 #define HRTIM_OUTPUTSET_TIMBEV9_TIMFCMP3 HRTIM_OUTPUTSET_TIMEV_9
908 #define HRTIM_OUTPUTSET_TIMCEV1_TIMACMP1 HRTIM_OUTPUTSET_TIMEV_1
909 #define HRTIM_OUTPUTSET_TIMCEV2_TIMACMP2 HRTIM_OUTPUTSET_TIMEV_2
910 #define HRTIM_OUTPUTSET_TIMCEV3_TIMBCMP2 HRTIM_OUTPUTSET_TIMEV_3
911 #define HRTIM_OUTPUTSET_TIMCEV4_TIMBCMP3 HRTIM_OUTPUTSET_TIMEV_4
912 #define HRTIM_OUTPUTSET_TIMCEV5_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_5
913 #define HRTIM_OUTPUTSET_TIMCEV6_TIMDCMP4 HRTIM_OUTPUTSET_TIMEV_6
914 #define HRTIM_OUTPUTSET_TIMCEV7_TIMECMP3 HRTIM_OUTPUTSET_TIMEV_7
915 #define HRTIM_OUTPUTSET_TIMCEV8_TIMECMP4 HRTIM_OUTPUTSET_TIMEV_8
916 #define HRTIM_OUTPUTSET_TIMCEV9_TIMFCMP2 HRTIM_OUTPUTSET_TIMEV_9
917 #define HRTIM_OUTPUTSET_TIMDEV1_TIMACMP1 HRTIM_OUTPUTSET_TIMEV_1
918 #define HRTIM_OUTPUTSET_TIMDEV2_TIMACMP4 HRTIM_OUTPUTSET_TIMEV_2
919 #define HRTIM_OUTPUTSET_TIMDEV3_TIMBCMP2 HRTIM_OUTPUTSET_TIMEV_3
920 #define HRTIM_OUTPUTSET_TIMDEV4_TIMBCMP4 HRTIM_OUTPUTSET_TIMEV_4
921 #define HRTIM_OUTPUTSET_TIMDEV5_TIMCCMP4 HRTIM_OUTPUTSET_TIMEV_5
922 #define HRTIM_OUTPUTSET_TIMDEV6_TIMECMP1 HRTIM_OUTPUTSET_TIMEV_6
923 #define HRTIM_OUTPUTSET_TIMDEV7_TIMECMP4 HRTIM_OUTPUTSET_TIMEV_7
924 #define HRTIM_OUTPUTSET_TIMDEV8_TIMFCMP1 HRTIM_OUTPUTSET_TIMEV_8
925 #define HRTIM_OUTPUTSET_TIMDEV9_TIMFCMP3 HRTIM_OUTPUTSET_TIMEV_9
926 #define HRTIM_OUTPUTSET_TIMEEV1_TIMACMP4 HRTIM_OUTPUTSET_TIMEV_1
927 #define HRTIM_OUTPUTSET_TIMEEV2_TIMBCMP3 HRTIM_OUTPUTSET_TIMEV_2
928 #define HRTIM_OUTPUTSET_TIMEEV3_TIMBCMP4 HRTIM_OUTPUTSET_TIMEV_3
929 #define HRTIM_OUTPUTSET_TIMEEV4_TIMCCMP1 HRTIM_OUTPUTSET_TIMEV_4
930 #define HRTIM_OUTPUTSET_TIMEEV5_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_5
931 #define HRTIM_OUTPUTSET_TIMEEV6_TIMDCMP1 HRTIM_OUTPUTSET_TIMEV_6
932 #define HRTIM_OUTPUTSET_TIMEEV7_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_7
933 #define HRTIM_OUTPUTSET_TIMEEV8_TIMFCMP3 HRTIM_OUTPUTSET_TIMEV_8
934 #define HRTIM_OUTPUTSET_TIMEEV9_TIMFCMP4 HRTIM_OUTPUTSET_TIMEV_9
935 #define HRTIM_OUTPUTSET_TIMFEV1_TIMACMP3 HRTIM_OUTPUTSET_TIMEV_1
936 #define HRTIM_OUTPUTSET_TIMFEV2_TIMBCMP1 HRTIM_OUTPUTSET_TIMEV_2
937 #define HRTIM_OUTPUTSET_TIMFEV3_TIMBCMP4 HRTIM_OUTPUTSET_TIMEV_3
938 #define HRTIM_OUTPUTSET_TIMFEV4_TIMCCMP1 HRTIM_OUTPUTSET_TIMEV_4
939 #define HRTIM_OUTPUTSET_TIMFEV5_TIMCCMP4 HRTIM_OUTPUTSET_TIMEV_5
940 #define HRTIM_OUTPUTSET_TIMFEV6_TIMDCMP3 HRTIM_OUTPUTSET_TIMEV_6
941 #define HRTIM_OUTPUTSET_TIMFEV7_TIMDCMP4 HRTIM_OUTPUTSET_TIMEV_7
942 #define HRTIM_OUTPUTSET_TIMFEV8_TIMECMP2 HRTIM_OUTPUTSET_TIMEV_8
943 #define HRTIM_OUTPUTSET_TIMFEV9_TIMECMP3 HRTIM_OUTPUTSET_TIMEV_9
944 
945 #define HRTIM_OUTPUTRESET_TIMAEV1_TIMBCMP1 HRTIM_OUTPUTSET_TIMEV_1
946 #define HRTIM_OUTPUTRESET_TIMAEV2_TIMBCMP2 HRTIM_OUTPUTSET_TIMEV_2
947 #define HRTIM_OUTPUTRESET_TIMAEV3_TIMCCMP2 HRTIM_OUTPUTSET_TIMEV_3
948 #define HRTIM_OUTPUTRESET_TIMAEV4_TIMCCMP3 HRTIM_OUTPUTSET_TIMEV_4
949 #define HRTIM_OUTPUTRESET_TIMAEV5_TIMDCMP1 HRTIM_OUTPUTSET_TIMEV_5
950 #define HRTIM_OUTPUTRESET_TIMAEV6_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_6
951 #define HRTIM_OUTPUTRESET_TIMAEV7_TIMECMP3 HRTIM_OUTPUTSET_TIMEV_7
952 #define HRTIM_OUTPUTRESET_TIMAEV8_TIMECMP4 HRTIM_OUTPUTSET_TIMEV_8
953 #define HRTIM_OUTPUTRESET_TIMAEV9_TIMFCMP4 HRTIM_OUTPUTSET_TIMEV_9
954 #define HRTIM_OUTPUTRESET_TIMBEV1_TIMACMP1 HRTIM_OUTPUTSET_TIMEV_1
955 #define HRTIM_OUTPUTRESET_TIMBEV2_TIMACMP2 HRTIM_OUTPUTSET_TIMEV_2
956 #define HRTIM_OUTPUTRESET_TIMBEV3_TIMCCMP3 HRTIM_OUTPUTSET_TIMEV_3
957 #define HRTIM_OUTPUTRESET_TIMBEV4_TIMCCMP4 HRTIM_OUTPUTSET_TIMEV_4
958 #define HRTIM_OUTPUTRESET_TIMBEV5_TIMDCMP3 HRTIM_OUTPUTSET_TIMEV_5
959 #define HRTIM_OUTPUTRESET_TIMBEV6_TIMDCMP4 HRTIM_OUTPUTSET_TIMEV_6
960 #define HRTIM_OUTPUTRESET_TIMBEV7_TIMECMP1 HRTIM_OUTPUTSET_TIMEV_7
961 #define HRTIM_OUTPUTRESET_TIMBEV8_TIMECMP2 HRTIM_OUTPUTSET_TIMEV_8
962 #define HRTIM_OUTPUTRESET_TIMBEV9_TIMFCMP3 HRTIM_OUTPUTSET_TIMEV_9
963 #define HRTIM_OUTPUTRESET_TIMCEV1_TIMACMP1 HRTIM_OUTPUTSET_TIMEV_1
964 #define HRTIM_OUTPUTRESET_TIMCEV2_TIMACMP2 HRTIM_OUTPUTSET_TIMEV_2
965 #define HRTIM_OUTPUTRESET_TIMCEV3_TIMBCMP2 HRTIM_OUTPUTSET_TIMEV_3
966 #define HRTIM_OUTPUTRESET_TIMCEV4_TIMBCMP3 HRTIM_OUTPUTSET_TIMEV_4
967 #define HRTIM_OUTPUTRESET_TIMCEV5_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_5
968 #define HRTIM_OUTPUTRESET_TIMCEV6_TIMDCMP4 HRTIM_OUTPUTSET_TIMEV_6
969 #define HRTIM_OUTPUTRESET_TIMCEV7_TIMECMP3 HRTIM_OUTPUTSET_TIMEV_7
970 #define HRTIM_OUTPUTRESET_TIMCEV8_TIMECMP4 HRTIM_OUTPUTSET_TIMEV_8
971 #define HRTIM_OUTPUTRESET_TIMCEV9_TIMFCMP2 HRTIM_OUTPUTSET_TIMEV_9
972 #define HRTIM_OUTPUTRESET_TIMDEV1_TIMACMP1 HRTIM_OUTPUTSET_TIMEV_1
973 #define HRTIM_OUTPUTRESET_TIMDEV2_TIMACMP4 HRTIM_OUTPUTSET_TIMEV_2
974 #define HRTIM_OUTPUTRESET_TIMDEV3_TIMBCMP2 HRTIM_OUTPUTSET_TIMEV_3
975 #define HRTIM_OUTPUTRESET_TIMDEV4_TIMBCMP4 HRTIM_OUTPUTSET_TIMEV_4
976 #define HRTIM_OUTPUTRESET_TIMDEV5_TIMCCMP4 HRTIM_OUTPUTSET_TIMEV_5
977 #define HRTIM_OUTPUTRESET_TIMDEV6_TIMECMP1 HRTIM_OUTPUTSET_TIMEV_6
978 #define HRTIM_OUTPUTRESET_TIMDEV7_TIMECMP4 HRTIM_OUTPUTSET_TIMEV_7
979 #define HRTIM_OUTPUTRESET_TIMDEV8_TIMFCMP1 HRTIM_OUTPUTSET_TIMEV_8
980 #define HRTIM_OUTPUTRESET_TIMDEV9_TIMFCMP3 HRTIM_OUTPUTSET_TIMEV_9
981 #define HRTIM_OUTPUTRESET_TIMEEV1_TIMACMP4 HRTIM_OUTPUTSET_TIMEV_1
982 #define HRTIM_OUTPUTRESET_TIMEEV2_TIMBCMP3 HRTIM_OUTPUTSET_TIMEV_2
983 #define HRTIM_OUTPUTRESET_TIMEEV3_TIMBCMP4 HRTIM_OUTPUTSET_TIMEV_3
984 #define HRTIM_OUTPUTRESET_TIMEEV4_TIMCCMP1 HRTIM_OUTPUTSET_TIMEV_4
985 #define HRTIM_OUTPUTRESET_TIMEEV5_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_5
986 #define HRTIM_OUTPUTRESET_TIMEEV6_TIMDCMP1 HRTIM_OUTPUTSET_TIMEV_6
987 #define HRTIM_OUTPUTRESET_TIMEEV7_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_7
988 #define HRTIM_OUTPUTRESET_TIMEEV8_TIMFCMP3 HRTIM_OUTPUTSET_TIMEV_8
989 #define HRTIM_OUTPUTRESET_TIMEEV9_TIMFCMP4 HRTIM_OUTPUTSET_TIMEV_9
990 #define HRTIM_OUTPUTRESET_TIMFEV1_TIMACMP3 HRTIM_OUTPUTSET_TIMEV_1
991 #define HRTIM_OUTPUTRESET_TIMFEV2_TIMBCMP1 HRTIM_OUTPUTSET_TIMEV_2
992 #define HRTIM_OUTPUTRESET_TIMFEV3_TIMBCMP4 HRTIM_OUTPUTSET_TIMEV_3
993 #define HRTIM_OUTPUTRESET_TIMFEV4_TIMCCMP1 HRTIM_OUTPUTSET_TIMEV_4
994 #define HRTIM_OUTPUTRESET_TIMFEV5_TIMCCMP4 HRTIM_OUTPUTSET_TIMEV_5
995 #define HRTIM_OUTPUTRESET_TIMFEV6_TIMDCMP3 HRTIM_OUTPUTSET_TIMEV_6
996 #define HRTIM_OUTPUTRESET_TIMFEV7_TIMDCMP4 HRTIM_OUTPUTSET_TIMEV_7
997 #define HRTIM_OUTPUTRESET_TIMFEV8_TIMECMP2 HRTIM_OUTPUTSET_TIMEV_8
998 #define HRTIM_OUTPUTRESET_TIMFEV9_TIMECMP3 HRTIM_OUTPUTSET_TIMEV_9
999 #endif /* STM32H7 */
1000 
1001 #if defined(STM32F3)
1002 /** @brief Constants defining available sources associated to external events.
1003   */
1004 #define HRTIM_EVENTSRC_1              (0x00000000U)
1005 #define HRTIM_EVENTSRC_2              (HRTIM_EECR1_EE1SRC_0)
1006 #define HRTIM_EVENTSRC_3              (HRTIM_EECR1_EE1SRC_1)
1007 #define HRTIM_EVENTSRC_4              (HRTIM_EECR1_EE1SRC_1 | HRTIM_EECR1_EE1SRC_0)
1008 
1009 /** @brief Constants defining the DLL calibration periods (in micro seconds)
1010   */
1011 #define HRTIM_CALIBRATIONRATE_7300             0x00000000U
1012 #define HRTIM_CALIBRATIONRATE_910              (HRTIM_DLLCR_CALRTE_0)
1013 #define HRTIM_CALIBRATIONRATE_114              (HRTIM_DLLCR_CALRTE_1)
1014 #define HRTIM_CALIBRATIONRATE_14               (HRTIM_DLLCR_CALRTE_1 | HRTIM_DLLCR_CALRTE_0)
1015 
1016 #endif /* STM32F3 */
1017 /**
1018   * @}
1019   */
1020 
1021 /** @defgroup HAL_I2C_Aliased_Defines HAL I2C Aliased Defines maintained for legacy purpose
1022   * @{
1023   */
1024 #define I2C_DUALADDRESS_DISABLED                I2C_DUALADDRESS_DISABLE
1025 #define I2C_DUALADDRESS_ENABLED                 I2C_DUALADDRESS_ENABLE
1026 #define I2C_GENERALCALL_DISABLED                I2C_GENERALCALL_DISABLE
1027 #define I2C_GENERALCALL_ENABLED                 I2C_GENERALCALL_ENABLE
1028 #define I2C_NOSTRETCH_DISABLED                  I2C_NOSTRETCH_DISABLE
1029 #define I2C_NOSTRETCH_ENABLED                   I2C_NOSTRETCH_ENABLE
1030 #define I2C_ANALOGFILTER_ENABLED                I2C_ANALOGFILTER_ENABLE
1031 #define I2C_ANALOGFILTER_DISABLED               I2C_ANALOGFILTER_DISABLE
1032 #if defined(STM32F0) || defined(STM32F1) || defined(STM32F3) || defined(STM32G0) || defined(STM32L4) || \
1033     defined(STM32L1) || defined(STM32F7)
1034 #define HAL_I2C_STATE_MEM_BUSY_TX               HAL_I2C_STATE_BUSY_TX
1035 #define HAL_I2C_STATE_MEM_BUSY_RX               HAL_I2C_STATE_BUSY_RX
1036 #define HAL_I2C_STATE_MASTER_BUSY_TX            HAL_I2C_STATE_BUSY_TX
1037 #define HAL_I2C_STATE_MASTER_BUSY_RX            HAL_I2C_STATE_BUSY_RX
1038 #define HAL_I2C_STATE_SLAVE_BUSY_TX             HAL_I2C_STATE_BUSY_TX
1039 #define HAL_I2C_STATE_SLAVE_BUSY_RX             HAL_I2C_STATE_BUSY_RX
1040 #endif
1041 /**
1042   * @}
1043   */
1044 
1045 /** @defgroup HAL_IRDA_Aliased_Defines HAL IRDA Aliased Defines maintained for legacy purpose
1046   * @{
1047   */
1048 #define IRDA_ONE_BIT_SAMPLE_DISABLED            IRDA_ONE_BIT_SAMPLE_DISABLE
1049 #define IRDA_ONE_BIT_SAMPLE_ENABLED             IRDA_ONE_BIT_SAMPLE_ENABLE
1050 
1051 /**
1052   * @}
1053   */
1054 
1055 /** @defgroup HAL_IWDG_Aliased_Defines HAL IWDG Aliased Defines maintained for legacy purpose
1056   * @{
1057   */
1058 #define KR_KEY_RELOAD                   IWDG_KEY_RELOAD
1059 #define KR_KEY_ENABLE                   IWDG_KEY_ENABLE
1060 #define KR_KEY_EWA                      IWDG_KEY_WRITE_ACCESS_ENABLE
1061 #define KR_KEY_DWA                      IWDG_KEY_WRITE_ACCESS_DISABLE
1062 /**
1063   * @}
1064   */
1065 
1066 /** @defgroup HAL_LPTIM_Aliased_Defines HAL LPTIM Aliased Defines maintained for legacy purpose
1067   * @{
1068   */
1069 
1070 #define LPTIM_CLOCKSAMPLETIME_DIRECTTRANSISTION LPTIM_CLOCKSAMPLETIME_DIRECTTRANSITION
1071 #define LPTIM_CLOCKSAMPLETIME_2TRANSISTIONS     LPTIM_CLOCKSAMPLETIME_2TRANSITIONS
1072 #define LPTIM_CLOCKSAMPLETIME_4TRANSISTIONS     LPTIM_CLOCKSAMPLETIME_4TRANSITIONS
1073 #define LPTIM_CLOCKSAMPLETIME_8TRANSISTIONS     LPTIM_CLOCKSAMPLETIME_8TRANSITIONS
1074 
1075 #define LPTIM_CLOCKPOLARITY_RISINGEDGE          LPTIM_CLOCKPOLARITY_RISING
1076 #define LPTIM_CLOCKPOLARITY_FALLINGEDGE         LPTIM_CLOCKPOLARITY_FALLING
1077 #define LPTIM_CLOCKPOLARITY_BOTHEDGES           LPTIM_CLOCKPOLARITY_RISING_FALLING
1078 
1079 #define LPTIM_TRIGSAMPLETIME_DIRECTTRANSISTION  LPTIM_TRIGSAMPLETIME_DIRECTTRANSITION
1080 #define LPTIM_TRIGSAMPLETIME_2TRANSISTIONS      LPTIM_TRIGSAMPLETIME_2TRANSITIONS
1081 #define LPTIM_TRIGSAMPLETIME_4TRANSISTIONS      LPTIM_TRIGSAMPLETIME_4TRANSITIONS
1082 #define LPTIM_TRIGSAMPLETIME_8TRANSISTIONS      LPTIM_TRIGSAMPLETIME_8TRANSITIONS
1083 
1084 /* The following 3 definition have also been present in a temporary version of lptim.h */
1085 /* They need to be renamed also to the right name, just in case */
1086 #define LPTIM_TRIGSAMPLETIME_2TRANSITION        LPTIM_TRIGSAMPLETIME_2TRANSITIONS
1087 #define LPTIM_TRIGSAMPLETIME_4TRANSITION        LPTIM_TRIGSAMPLETIME_4TRANSITIONS
1088 #define LPTIM_TRIGSAMPLETIME_8TRANSITION        LPTIM_TRIGSAMPLETIME_8TRANSITIONS
1089 
1090 
1091 /** @defgroup HAL_LPTIM_Aliased_Defines HAL LPTIM Aliased Defines maintained for legacy purpose
1092   * @{
1093   */
1094 #define HAL_LPTIM_ReadCompare      HAL_LPTIM_ReadCapturedValue
1095 /**
1096   * @}
1097   */
1098 
1099 #if defined(STM32U5)
1100 #define LPTIM_ISR_CC1        LPTIM_ISR_CC1IF
1101 #define LPTIM_ISR_CC2        LPTIM_ISR_CC2IF
1102 #define LPTIM_CHANNEL_ALL    0x00000000U
1103 #endif /* STM32U5 */
1104 /**
1105   * @}
1106   */
1107 
1108 /** @defgroup HAL_NAND_Aliased_Defines HAL NAND Aliased Defines maintained for legacy purpose
1109   * @{
1110   */
1111 #define HAL_NAND_Read_Page              HAL_NAND_Read_Page_8b
1112 #define HAL_NAND_Write_Page             HAL_NAND_Write_Page_8b
1113 #define HAL_NAND_Read_SpareArea         HAL_NAND_Read_SpareArea_8b
1114 #define HAL_NAND_Write_SpareArea        HAL_NAND_Write_SpareArea_8b
1115 
1116 #define NAND_AddressTypedef             NAND_AddressTypeDef
1117 
1118 #define __ARRAY_ADDRESS                 ARRAY_ADDRESS
1119 #define __ADDR_1st_CYCLE                ADDR_1ST_CYCLE
1120 #define __ADDR_2nd_CYCLE                ADDR_2ND_CYCLE
1121 #define __ADDR_3rd_CYCLE                ADDR_3RD_CYCLE
1122 #define __ADDR_4th_CYCLE                ADDR_4TH_CYCLE
1123 /**
1124   * @}
1125   */
1126 
1127 /** @defgroup HAL_NOR_Aliased_Defines HAL NOR Aliased Defines maintained for legacy purpose
1128   * @{
1129   */
1130 #define NOR_StatusTypedef              HAL_NOR_StatusTypeDef
1131 #define NOR_SUCCESS                    HAL_NOR_STATUS_SUCCESS
1132 #define NOR_ONGOING                    HAL_NOR_STATUS_ONGOING
1133 #define NOR_ERROR                      HAL_NOR_STATUS_ERROR
1134 #define NOR_TIMEOUT                    HAL_NOR_STATUS_TIMEOUT
1135 
1136 #define __NOR_WRITE                    NOR_WRITE
1137 #define __NOR_ADDR_SHIFT               NOR_ADDR_SHIFT
1138 /**
1139   * @}
1140   */
1141 
1142 /** @defgroup HAL_OPAMP_Aliased_Defines HAL OPAMP Aliased Defines maintained for legacy purpose
1143   * @{
1144   */
1145 
1146 #define OPAMP_NONINVERTINGINPUT_VP0           OPAMP_NONINVERTINGINPUT_IO0
1147 #define OPAMP_NONINVERTINGINPUT_VP1           OPAMP_NONINVERTINGINPUT_IO1
1148 #define OPAMP_NONINVERTINGINPUT_VP2           OPAMP_NONINVERTINGINPUT_IO2
1149 #define OPAMP_NONINVERTINGINPUT_VP3           OPAMP_NONINVERTINGINPUT_IO3
1150 
1151 #define OPAMP_SEC_NONINVERTINGINPUT_VP0       OPAMP_SEC_NONINVERTINGINPUT_IO0
1152 #define OPAMP_SEC_NONINVERTINGINPUT_VP1       OPAMP_SEC_NONINVERTINGINPUT_IO1
1153 #define OPAMP_SEC_NONINVERTINGINPUT_VP2       OPAMP_SEC_NONINVERTINGINPUT_IO2
1154 #define OPAMP_SEC_NONINVERTINGINPUT_VP3       OPAMP_SEC_NONINVERTINGINPUT_IO3
1155 
1156 #define OPAMP_INVERTINGINPUT_VM0              OPAMP_INVERTINGINPUT_IO0
1157 #define OPAMP_INVERTINGINPUT_VM1              OPAMP_INVERTINGINPUT_IO1
1158 
1159 #define IOPAMP_INVERTINGINPUT_VM0             OPAMP_INVERTINGINPUT_IO0
1160 #define IOPAMP_INVERTINGINPUT_VM1             OPAMP_INVERTINGINPUT_IO1
1161 
1162 #define OPAMP_SEC_INVERTINGINPUT_VM0          OPAMP_SEC_INVERTINGINPUT_IO0
1163 #define OPAMP_SEC_INVERTINGINPUT_VM1          OPAMP_SEC_INVERTINGINPUT_IO1
1164 
1165 #define OPAMP_INVERTINGINPUT_VINM             OPAMP_SEC_INVERTINGINPUT_IO1
1166 
1167 #define OPAMP_PGACONNECT_NO                   OPAMP_PGA_CONNECT_INVERTINGINPUT_NO
1168 #define OPAMP_PGACONNECT_VM0                  OPAMP_PGA_CONNECT_INVERTINGINPUT_IO0
1169 #define OPAMP_PGACONNECT_VM1                  OPAMP_PGA_CONNECT_INVERTINGINPUT_IO1
1170 
1171 #if defined(STM32L1) || defined(STM32L4) || defined(STM32L5) || defined(STM32H7) || defined(STM32G4) || defined(STM32U5)
1172 #define HAL_OPAMP_MSP_INIT_CB_ID       HAL_OPAMP_MSPINIT_CB_ID
1173 #define HAL_OPAMP_MSP_DEINIT_CB_ID     HAL_OPAMP_MSPDEINIT_CB_ID
1174 #endif
1175 
1176 #if defined(STM32L4) || defined(STM32L5)
1177 #define OPAMP_POWERMODE_NORMAL                OPAMP_POWERMODE_NORMALPOWER
1178 #elif defined(STM32G4)
1179 #define OPAMP_POWERMODE_NORMAL                OPAMP_POWERMODE_NORMALSPEED
1180 #endif
1181 
1182 /**
1183   * @}
1184   */
1185 
1186 /** @defgroup HAL_I2S_Aliased_Defines HAL I2S Aliased Defines maintained for legacy purpose
1187   * @{
1188   */
1189 #define I2S_STANDARD_PHILLIPS      I2S_STANDARD_PHILIPS
1190 
1191 #if defined(STM32H7)
1192 #define I2S_IT_TXE               I2S_IT_TXP
1193 #define I2S_IT_RXNE              I2S_IT_RXP
1194 
1195 #define I2S_FLAG_TXE             I2S_FLAG_TXP
1196 #define I2S_FLAG_RXNE            I2S_FLAG_RXP
1197 #endif
1198 
1199 #if defined(STM32F7)
1200 #define I2S_CLOCK_SYSCLK           I2S_CLOCK_PLL
1201 #endif
1202 /**
1203   * @}
1204   */
1205 
1206 /** @defgroup HAL_PCCARD_Aliased_Defines HAL PCCARD Aliased Defines maintained for legacy purpose
1207   * @{
1208   */
1209 
1210 /* Compact Flash-ATA registers description */
1211 #define CF_DATA                       ATA_DATA
1212 #define CF_SECTOR_COUNT               ATA_SECTOR_COUNT
1213 #define CF_SECTOR_NUMBER              ATA_SECTOR_NUMBER
1214 #define CF_CYLINDER_LOW               ATA_CYLINDER_LOW
1215 #define CF_CYLINDER_HIGH              ATA_CYLINDER_HIGH
1216 #define CF_CARD_HEAD                  ATA_CARD_HEAD
1217 #define CF_STATUS_CMD                 ATA_STATUS_CMD
1218 #define CF_STATUS_CMD_ALTERNATE       ATA_STATUS_CMD_ALTERNATE
1219 #define CF_COMMON_DATA_AREA           ATA_COMMON_DATA_AREA
1220 
1221 /* Compact Flash-ATA commands */
1222 #define CF_READ_SECTOR_CMD            ATA_READ_SECTOR_CMD
1223 #define CF_WRITE_SECTOR_CMD           ATA_WRITE_SECTOR_CMD
1224 #define CF_ERASE_SECTOR_CMD           ATA_ERASE_SECTOR_CMD
1225 #define CF_IDENTIFY_CMD               ATA_IDENTIFY_CMD
1226 
1227 #define PCCARD_StatusTypedef          HAL_PCCARD_StatusTypeDef
1228 #define PCCARD_SUCCESS                HAL_PCCARD_STATUS_SUCCESS
1229 #define PCCARD_ONGOING                HAL_PCCARD_STATUS_ONGOING
1230 #define PCCARD_ERROR                  HAL_PCCARD_STATUS_ERROR
1231 #define PCCARD_TIMEOUT                HAL_PCCARD_STATUS_TIMEOUT
1232 /**
1233   * @}
1234   */
1235 
1236 /** @defgroup HAL_RTC_Aliased_Defines HAL RTC Aliased Defines maintained for legacy purpose
1237   * @{
1238   */
1239 
1240 #define FORMAT_BIN                  RTC_FORMAT_BIN
1241 #define FORMAT_BCD                  RTC_FORMAT_BCD
1242 
1243 #define RTC_ALARMSUBSECONDMASK_None     RTC_ALARMSUBSECONDMASK_NONE
1244 #define RTC_TAMPERERASEBACKUP_DISABLED  RTC_TAMPER_ERASE_BACKUP_DISABLE
1245 #define RTC_TAMPERMASK_FLAG_DISABLED    RTC_TAMPERMASK_FLAG_DISABLE
1246 #define RTC_TAMPERMASK_FLAG_ENABLED     RTC_TAMPERMASK_FLAG_ENABLE
1247 
1248 #define RTC_MASKTAMPERFLAG_DISABLED     RTC_TAMPERMASK_FLAG_DISABLE
1249 #define RTC_MASKTAMPERFLAG_ENABLED      RTC_TAMPERMASK_FLAG_ENABLE
1250 #define RTC_TAMPERERASEBACKUP_ENABLED   RTC_TAMPER_ERASE_BACKUP_ENABLE
1251 #define RTC_TAMPER1_2_INTERRUPT         RTC_ALL_TAMPER_INTERRUPT
1252 #define RTC_TAMPER1_2_3_INTERRUPT       RTC_ALL_TAMPER_INTERRUPT
1253 
1254 #define RTC_TIMESTAMPPIN_PC13  RTC_TIMESTAMPPIN_DEFAULT
1255 #define RTC_TIMESTAMPPIN_PA0   RTC_TIMESTAMPPIN_POS1
1256 #define RTC_TIMESTAMPPIN_PI8   RTC_TIMESTAMPPIN_POS1
1257 #define RTC_TIMESTAMPPIN_PC1   RTC_TIMESTAMPPIN_POS2
1258 
1259 #define RTC_OUTPUT_REMAP_PC13  RTC_OUTPUT_REMAP_NONE
1260 #define RTC_OUTPUT_REMAP_PB14  RTC_OUTPUT_REMAP_POS1
1261 #define RTC_OUTPUT_REMAP_PB2   RTC_OUTPUT_REMAP_POS1
1262 
1263 #define RTC_TAMPERPIN_PC13 RTC_TAMPERPIN_DEFAULT
1264 #define RTC_TAMPERPIN_PA0  RTC_TAMPERPIN_POS1
1265 #define RTC_TAMPERPIN_PI8  RTC_TAMPERPIN_POS1
1266 
1267 #if defined(STM32H5) || defined(STM32H7RS)
1268 #define TAMP_SECRETDEVICE_ERASE_NONE        TAMP_DEVICESECRETS_ERASE_NONE
1269 #define TAMP_SECRETDEVICE_ERASE_BKP_SRAM    TAMP_DEVICESECRETS_ERASE_BKPSRAM
1270 #endif /* STM32H5 || STM32H7RS */
1271 
1272 #if defined(STM32WBA)
1273 #define TAMP_SECRETDEVICE_ERASE_NONE            TAMP_DEVICESECRETS_ERASE_NONE
1274 #define TAMP_SECRETDEVICE_ERASE_SRAM2           TAMP_DEVICESECRETS_ERASE_SRAM2
1275 #define TAMP_SECRETDEVICE_ERASE_RHUK            TAMP_DEVICESECRETS_ERASE_RHUK
1276 #define TAMP_SECRETDEVICE_ERASE_ICACHE          TAMP_DEVICESECRETS_ERASE_ICACHE
1277 #define TAMP_SECRETDEVICE_ERASE_SAES_AES_HASH   TAMP_DEVICESECRETS_ERASE_SAES_AES_HASH
1278 #define TAMP_SECRETDEVICE_ERASE_PKA_SRAM        TAMP_DEVICESECRETS_ERASE_PKA_SRAM
1279 #define TAMP_SECRETDEVICE_ERASE_ALL             TAMP_DEVICESECRETS_ERASE_ALL
1280 #endif /* STM32WBA */
1281 
1282 #if defined(STM32H5) || defined(STM32WBA) || defined(STM32H7RS)
1283 #define TAMP_SECRETDEVICE_ERASE_DISABLE     TAMP_DEVICESECRETS_ERASE_NONE
1284 #define TAMP_SECRETDEVICE_ERASE_ENABLE      TAMP_SECRETDEVICE_ERASE_ALL
1285 #endif /* STM32H5 || STM32WBA || STM32H7RS */
1286 
1287 #if defined(STM32F7)
1288 #define RTC_TAMPCR_TAMPXE          RTC_TAMPER_ENABLE_BITS_MASK
1289 #define RTC_TAMPCR_TAMPXIE         RTC_TAMPER_IT_ENABLE_BITS_MASK
1290 #endif /* STM32F7 */
1291 
1292 #if defined(STM32H7)
1293 #define RTC_TAMPCR_TAMPXE          RTC_TAMPER_X
1294 #define RTC_TAMPCR_TAMPXIE         RTC_TAMPER_X_INTERRUPT
1295 #endif /* STM32H7 */
1296 
1297 #if defined(STM32F7) || defined(STM32H7) || defined(STM32L0)
1298 #define RTC_TAMPER1_INTERRUPT      RTC_IT_TAMP1
1299 #define RTC_TAMPER2_INTERRUPT      RTC_IT_TAMP2
1300 #define RTC_TAMPER3_INTERRUPT      RTC_IT_TAMP3
1301 #define RTC_ALL_TAMPER_INTERRUPT   RTC_IT_TAMP
1302 #endif /* STM32F7 || STM32H7 || STM32L0 */
1303 
1304 /**
1305   * @}
1306   */
1307 
1308 
1309 /** @defgroup HAL_SMARTCARD_Aliased_Defines HAL SMARTCARD Aliased Defines maintained for legacy purpose
1310   * @{
1311   */
1312 #define SMARTCARD_NACK_ENABLED                  SMARTCARD_NACK_ENABLE
1313 #define SMARTCARD_NACK_DISABLED                 SMARTCARD_NACK_DISABLE
1314 
1315 #define SMARTCARD_ONEBIT_SAMPLING_DISABLED      SMARTCARD_ONE_BIT_SAMPLE_DISABLE
1316 #define SMARTCARD_ONEBIT_SAMPLING_ENABLED       SMARTCARD_ONE_BIT_SAMPLE_ENABLE
1317 #define SMARTCARD_ONEBIT_SAMPLING_DISABLE       SMARTCARD_ONE_BIT_SAMPLE_DISABLE
1318 #define SMARTCARD_ONEBIT_SAMPLING_ENABLE        SMARTCARD_ONE_BIT_SAMPLE_ENABLE
1319 
1320 #define SMARTCARD_TIMEOUT_DISABLED              SMARTCARD_TIMEOUT_DISABLE
1321 #define SMARTCARD_TIMEOUT_ENABLED               SMARTCARD_TIMEOUT_ENABLE
1322 
1323 #define SMARTCARD_LASTBIT_DISABLED              SMARTCARD_LASTBIT_DISABLE
1324 #define SMARTCARD_LASTBIT_ENABLED               SMARTCARD_LASTBIT_ENABLE
1325 /**
1326   * @}
1327   */
1328 
1329 
1330 /** @defgroup HAL_SMBUS_Aliased_Defines HAL SMBUS Aliased Defines maintained for legacy purpose
1331   * @{
1332   */
1333 #define SMBUS_DUALADDRESS_DISABLED      SMBUS_DUALADDRESS_DISABLE
1334 #define SMBUS_DUALADDRESS_ENABLED       SMBUS_DUALADDRESS_ENABLE
1335 #define SMBUS_GENERALCALL_DISABLED      SMBUS_GENERALCALL_DISABLE
1336 #define SMBUS_GENERALCALL_ENABLED       SMBUS_GENERALCALL_ENABLE
1337 #define SMBUS_NOSTRETCH_DISABLED        SMBUS_NOSTRETCH_DISABLE
1338 #define SMBUS_NOSTRETCH_ENABLED         SMBUS_NOSTRETCH_ENABLE
1339 #define SMBUS_ANALOGFILTER_ENABLED      SMBUS_ANALOGFILTER_ENABLE
1340 #define SMBUS_ANALOGFILTER_DISABLED     SMBUS_ANALOGFILTER_DISABLE
1341 #define SMBUS_PEC_DISABLED              SMBUS_PEC_DISABLE
1342 #define SMBUS_PEC_ENABLED               SMBUS_PEC_ENABLE
1343 #define HAL_SMBUS_STATE_SLAVE_LISTEN    HAL_SMBUS_STATE_LISTEN
1344 /**
1345   * @}
1346   */
1347 
1348 /** @defgroup HAL_SPI_Aliased_Defines HAL SPI Aliased Defines maintained for legacy purpose
1349   * @{
1350   */
1351 #define SPI_TIMODE_DISABLED             SPI_TIMODE_DISABLE
1352 #define SPI_TIMODE_ENABLED              SPI_TIMODE_ENABLE
1353 
1354 #define SPI_CRCCALCULATION_DISABLED     SPI_CRCCALCULATION_DISABLE
1355 #define SPI_CRCCALCULATION_ENABLED      SPI_CRCCALCULATION_ENABLE
1356 
1357 #define SPI_NSS_PULSE_DISABLED          SPI_NSS_PULSE_DISABLE
1358 #define SPI_NSS_PULSE_ENABLED           SPI_NSS_PULSE_ENABLE
1359 
1360 #if defined(STM32H7)
1361 
1362 #define SPI_FLAG_TXE                    SPI_FLAG_TXP
1363 #define SPI_FLAG_RXNE                   SPI_FLAG_RXP
1364 
1365 #define SPI_IT_TXE                      SPI_IT_TXP
1366 #define SPI_IT_RXNE                     SPI_IT_RXP
1367 
1368 #define SPI_FRLVL_EMPTY                 SPI_RX_FIFO_0PACKET
1369 #define SPI_FRLVL_QUARTER_FULL          SPI_RX_FIFO_1PACKET
1370 #define SPI_FRLVL_HALF_FULL             SPI_RX_FIFO_2PACKET
1371 #define SPI_FRLVL_FULL                  SPI_RX_FIFO_3PACKET
1372 
1373 #endif /* STM32H7 */
1374 
1375 /**
1376   * @}
1377   */
1378 
1379 /** @defgroup HAL_TIM_Aliased_Defines HAL TIM Aliased Defines maintained for legacy purpose
1380   * @{
1381   */
1382 #define CCER_CCxE_MASK                   TIM_CCER_CCxE_MASK
1383 #define CCER_CCxNE_MASK                  TIM_CCER_CCxNE_MASK
1384 
1385 #define TIM_DMABase_CR1                  TIM_DMABASE_CR1
1386 #define TIM_DMABase_CR2                  TIM_DMABASE_CR2
1387 #define TIM_DMABase_SMCR                 TIM_DMABASE_SMCR
1388 #define TIM_DMABase_DIER                 TIM_DMABASE_DIER
1389 #define TIM_DMABase_SR                   TIM_DMABASE_SR
1390 #define TIM_DMABase_EGR                  TIM_DMABASE_EGR
1391 #define TIM_DMABase_CCMR1                TIM_DMABASE_CCMR1
1392 #define TIM_DMABase_CCMR2                TIM_DMABASE_CCMR2
1393 #define TIM_DMABase_CCER                 TIM_DMABASE_CCER
1394 #define TIM_DMABase_CNT                  TIM_DMABASE_CNT
1395 #define TIM_DMABase_PSC                  TIM_DMABASE_PSC
1396 #define TIM_DMABase_ARR                  TIM_DMABASE_ARR
1397 #define TIM_DMABase_RCR                  TIM_DMABASE_RCR
1398 #define TIM_DMABase_CCR1                 TIM_DMABASE_CCR1
1399 #define TIM_DMABase_CCR2                 TIM_DMABASE_CCR2
1400 #define TIM_DMABase_CCR3                 TIM_DMABASE_CCR3
1401 #define TIM_DMABase_CCR4                 TIM_DMABASE_CCR4
1402 #define TIM_DMABase_BDTR                 TIM_DMABASE_BDTR
1403 #define TIM_DMABase_DCR                  TIM_DMABASE_DCR
1404 #define TIM_DMABase_DMAR                 TIM_DMABASE_DMAR
1405 #define TIM_DMABase_OR1                  TIM_DMABASE_OR1
1406 #define TIM_DMABase_CCMR3                TIM_DMABASE_CCMR3
1407 #define TIM_DMABase_CCR5                 TIM_DMABASE_CCR5
1408 #define TIM_DMABase_CCR6                 TIM_DMABASE_CCR6
1409 #define TIM_DMABase_OR2                  TIM_DMABASE_OR2
1410 #define TIM_DMABase_OR3                  TIM_DMABASE_OR3
1411 #define TIM_DMABase_OR                   TIM_DMABASE_OR
1412 
1413 #define TIM_EventSource_Update           TIM_EVENTSOURCE_UPDATE
1414 #define TIM_EventSource_CC1              TIM_EVENTSOURCE_CC1
1415 #define TIM_EventSource_CC2              TIM_EVENTSOURCE_CC2
1416 #define TIM_EventSource_CC3              TIM_EVENTSOURCE_CC3
1417 #define TIM_EventSource_CC4              TIM_EVENTSOURCE_CC4
1418 #define TIM_EventSource_COM              TIM_EVENTSOURCE_COM
1419 #define TIM_EventSource_Trigger          TIM_EVENTSOURCE_TRIGGER
1420 #define TIM_EventSource_Break            TIM_EVENTSOURCE_BREAK
1421 #define TIM_EventSource_Break2           TIM_EVENTSOURCE_BREAK2
1422 
1423 #define TIM_DMABurstLength_1Transfer     TIM_DMABURSTLENGTH_1TRANSFER
1424 #define TIM_DMABurstLength_2Transfers    TIM_DMABURSTLENGTH_2TRANSFERS
1425 #define TIM_DMABurstLength_3Transfers    TIM_DMABURSTLENGTH_3TRANSFERS
1426 #define TIM_DMABurstLength_4Transfers    TIM_DMABURSTLENGTH_4TRANSFERS
1427 #define TIM_DMABurstLength_5Transfers    TIM_DMABURSTLENGTH_5TRANSFERS
1428 #define TIM_DMABurstLength_6Transfers    TIM_DMABURSTLENGTH_6TRANSFERS
1429 #define TIM_DMABurstLength_7Transfers    TIM_DMABURSTLENGTH_7TRANSFERS
1430 #define TIM_DMABurstLength_8Transfers    TIM_DMABURSTLENGTH_8TRANSFERS
1431 #define TIM_DMABurstLength_9Transfers    TIM_DMABURSTLENGTH_9TRANSFERS
1432 #define TIM_DMABurstLength_10Transfers   TIM_DMABURSTLENGTH_10TRANSFERS
1433 #define TIM_DMABurstLength_11Transfers   TIM_DMABURSTLENGTH_11TRANSFERS
1434 #define TIM_DMABurstLength_12Transfers   TIM_DMABURSTLENGTH_12TRANSFERS
1435 #define TIM_DMABurstLength_13Transfers   TIM_DMABURSTLENGTH_13TRANSFERS
1436 #define TIM_DMABurstLength_14Transfers   TIM_DMABURSTLENGTH_14TRANSFERS
1437 #define TIM_DMABurstLength_15Transfers   TIM_DMABURSTLENGTH_15TRANSFERS
1438 #define TIM_DMABurstLength_16Transfers   TIM_DMABURSTLENGTH_16TRANSFERS
1439 #define TIM_DMABurstLength_17Transfers   TIM_DMABURSTLENGTH_17TRANSFERS
1440 #define TIM_DMABurstLength_18Transfers   TIM_DMABURSTLENGTH_18TRANSFERS
1441 
1442 #if defined(STM32L0)
1443 #define TIM22_TI1_GPIO1   TIM22_TI1_GPIO
1444 #define TIM22_TI1_GPIO2   TIM22_TI1_GPIO
1445 #endif
1446 
1447 #if defined(STM32F3)
1448 #define IS_TIM_HALL_INTERFACE_INSTANCE   IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE
1449 #endif
1450 
1451 #if defined(STM32H7)
1452 #define TIM_TIM1_ETR_COMP1_OUT        TIM_TIM1_ETR_COMP1
1453 #define TIM_TIM1_ETR_COMP2_OUT        TIM_TIM1_ETR_COMP2
1454 #define TIM_TIM8_ETR_COMP1_OUT        TIM_TIM8_ETR_COMP1
1455 #define TIM_TIM8_ETR_COMP2_OUT        TIM_TIM8_ETR_COMP2
1456 #define TIM_TIM2_ETR_COMP1_OUT        TIM_TIM2_ETR_COMP1
1457 #define TIM_TIM2_ETR_COMP2_OUT        TIM_TIM2_ETR_COMP2
1458 #define TIM_TIM3_ETR_COMP1_OUT        TIM_TIM3_ETR_COMP1
1459 #define TIM_TIM1_TI1_COMP1_OUT        TIM_TIM1_TI1_COMP1
1460 #define TIM_TIM8_TI1_COMP2_OUT        TIM_TIM8_TI1_COMP2
1461 #define TIM_TIM2_TI4_COMP1_OUT        TIM_TIM2_TI4_COMP1
1462 #define TIM_TIM2_TI4_COMP2_OUT        TIM_TIM2_TI4_COMP2
1463 #define TIM_TIM2_TI4_COMP1COMP2_OUT   TIM_TIM2_TI4_COMP1_COMP2
1464 #define TIM_TIM3_TI1_COMP1_OUT        TIM_TIM3_TI1_COMP1
1465 #define TIM_TIM3_TI1_COMP2_OUT        TIM_TIM3_TI1_COMP2
1466 #define TIM_TIM3_TI1_COMP1COMP2_OUT   TIM_TIM3_TI1_COMP1_COMP2
1467 #endif
1468 
1469 #if defined(STM32U5)
1470 #define OCREF_CLEAR_SELECT_Pos       OCREF_CLEAR_SELECT_POS
1471 #define OCREF_CLEAR_SELECT_Msk       OCREF_CLEAR_SELECT_MSK
1472 #endif
1473 /**
1474   * @}
1475   */
1476 
1477 /** @defgroup HAL_TSC_Aliased_Defines HAL TSC Aliased Defines maintained for legacy purpose
1478   * @{
1479   */
1480 #define TSC_SYNC_POL_FALL        TSC_SYNC_POLARITY_FALLING
1481 #define TSC_SYNC_POL_RISE_HIGH   TSC_SYNC_POLARITY_RISING
1482 /**
1483   * @}
1484   */
1485 
1486 /** @defgroup HAL_UART_Aliased_Defines HAL UART Aliased Defines maintained for legacy purpose
1487   * @{
1488   */
1489 #define UART_ONEBIT_SAMPLING_DISABLED   UART_ONE_BIT_SAMPLE_DISABLE
1490 #define UART_ONEBIT_SAMPLING_ENABLED    UART_ONE_BIT_SAMPLE_ENABLE
1491 #define UART_ONE_BIT_SAMPLE_DISABLED    UART_ONE_BIT_SAMPLE_DISABLE
1492 #define UART_ONE_BIT_SAMPLE_ENABLED     UART_ONE_BIT_SAMPLE_ENABLE
1493 
1494 #define __HAL_UART_ONEBIT_ENABLE        __HAL_UART_ONE_BIT_SAMPLE_ENABLE
1495 #define __HAL_UART_ONEBIT_DISABLE       __HAL_UART_ONE_BIT_SAMPLE_DISABLE
1496 
1497 #define __DIV_SAMPLING16                UART_DIV_SAMPLING16
1498 #define __DIVMANT_SAMPLING16            UART_DIVMANT_SAMPLING16
1499 #define __DIVFRAQ_SAMPLING16            UART_DIVFRAQ_SAMPLING16
1500 #define __UART_BRR_SAMPLING16           UART_BRR_SAMPLING16
1501 
1502 #define __DIV_SAMPLING8                 UART_DIV_SAMPLING8
1503 #define __DIVMANT_SAMPLING8             UART_DIVMANT_SAMPLING8
1504 #define __DIVFRAQ_SAMPLING8             UART_DIVFRAQ_SAMPLING8
1505 #define __UART_BRR_SAMPLING8            UART_BRR_SAMPLING8
1506 
1507 #define __DIV_LPUART                    UART_DIV_LPUART
1508 
1509 #define UART_WAKEUPMETHODE_IDLELINE     UART_WAKEUPMETHOD_IDLELINE
1510 #define UART_WAKEUPMETHODE_ADDRESSMARK  UART_WAKEUPMETHOD_ADDRESSMARK
1511 
1512 /**
1513   * @}
1514   */
1515 
1516 
1517 /** @defgroup HAL_USART_Aliased_Defines HAL USART Aliased Defines maintained for legacy purpose
1518   * @{
1519   */
1520 
1521 #define USART_CLOCK_DISABLED            USART_CLOCK_DISABLE
1522 #define USART_CLOCK_ENABLED             USART_CLOCK_ENABLE
1523 
1524 #define USARTNACK_ENABLED               USART_NACK_ENABLE
1525 #define USARTNACK_DISABLED              USART_NACK_DISABLE
1526 /**
1527   * @}
1528   */
1529 
1530 /** @defgroup HAL_WWDG_Aliased_Defines HAL WWDG Aliased Defines maintained for legacy purpose
1531   * @{
1532   */
1533 #define CFR_BASE                    WWDG_CFR_BASE
1534 
1535 /**
1536   * @}
1537   */
1538 
1539 /** @defgroup HAL_CAN_Aliased_Defines HAL CAN Aliased Defines maintained for legacy purpose
1540   * @{
1541   */
1542 #define CAN_FilterFIFO0             CAN_FILTER_FIFO0
1543 #define CAN_FilterFIFO1             CAN_FILTER_FIFO1
1544 #define CAN_IT_RQCP0                CAN_IT_TME
1545 #define CAN_IT_RQCP1                CAN_IT_TME
1546 #define CAN_IT_RQCP2                CAN_IT_TME
1547 #define INAK_TIMEOUT                CAN_TIMEOUT_VALUE
1548 #define SLAK_TIMEOUT                CAN_TIMEOUT_VALUE
1549 #define CAN_TXSTATUS_FAILED         ((uint8_t)0x00U)
1550 #define CAN_TXSTATUS_OK             ((uint8_t)0x01U)
1551 #define CAN_TXSTATUS_PENDING        ((uint8_t)0x02U)
1552 
1553 /**
1554   * @}
1555   */
1556 
1557 /** @defgroup HAL_ETH_Aliased_Defines HAL ETH Aliased Defines maintained for legacy purpose
1558   * @{
1559   */
1560 
1561 #define VLAN_TAG                ETH_VLAN_TAG
1562 #define MIN_ETH_PAYLOAD         ETH_MIN_ETH_PAYLOAD
1563 #define MAX_ETH_PAYLOAD         ETH_MAX_ETH_PAYLOAD
1564 #define JUMBO_FRAME_PAYLOAD     ETH_JUMBO_FRAME_PAYLOAD
1565 #define MACMIIAR_CR_MASK        ETH_MACMIIAR_CR_MASK
1566 #define MACCR_CLEAR_MASK        ETH_MACCR_CLEAR_MASK
1567 #define MACFCR_CLEAR_MASK       ETH_MACFCR_CLEAR_MASK
1568 #define DMAOMR_CLEAR_MASK       ETH_DMAOMR_CLEAR_MASK
1569 
1570 #define ETH_MMCCR              0x00000100U
1571 #define ETH_MMCRIR             0x00000104U
1572 #define ETH_MMCTIR             0x00000108U
1573 #define ETH_MMCRIMR            0x0000010CU
1574 #define ETH_MMCTIMR            0x00000110U
1575 #define ETH_MMCTGFSCCR         0x0000014CU
1576 #define ETH_MMCTGFMSCCR        0x00000150U
1577 #define ETH_MMCTGFCR           0x00000168U
1578 #define ETH_MMCRFCECR          0x00000194U
1579 #define ETH_MMCRFAECR          0x00000198U
1580 #define ETH_MMCRGUFCR          0x000001C4U
1581 
1582 #define ETH_MAC_TXFIFO_FULL                           0x02000000U  /* Tx FIFO full */
1583 #define ETH_MAC_TXFIFONOT_EMPTY                       0x01000000U  /* Tx FIFO not empty */
1584 #define ETH_MAC_TXFIFO_WRITE_ACTIVE                   0x00400000U  /* Tx FIFO write active */
1585 #define ETH_MAC_TXFIFO_IDLE                           0x00000000U  /* Tx FIFO read status: Idle */
1586 #define ETH_MAC_TXFIFO_READ                           0x00100000U  /* Tx FIFO read status: Read (transferring data to
1587                                                                       the MAC transmitter) */
1588 #define ETH_MAC_TXFIFO_WAITING                        0x00200000U  /* Tx FIFO read status: Waiting for TxStatus from
1589                                                                       MAC transmitter */
1590 #define ETH_MAC_TXFIFO_WRITING                        0x00300000U  /* Tx FIFO read status: Writing the received TxStatus
1591                                                                       or flushing the TxFIFO */
1592 #define ETH_MAC_TRANSMISSION_PAUSE                    0x00080000U  /* MAC transmitter in pause */
1593 #define ETH_MAC_TRANSMITFRAMECONTROLLER_IDLE          0x00000000U  /* MAC transmit frame controller: Idle */
1594 #define ETH_MAC_TRANSMITFRAMECONTROLLER_WAITING       0x00020000U  /* MAC transmit frame controller: Waiting for Status
1595                                                                    of previous frame or IFG/backoff period to be over */
1596 #define ETH_MAC_TRANSMITFRAMECONTROLLER_GENRATING_PCF 0x00040000U  /* MAC transmit frame controller: Generating and
1597                                                              transmitting a Pause control frame (in full duplex mode) */
1598 #define ETH_MAC_TRANSMITFRAMECONTROLLER_TRANSFERRING  0x00060000U  /* MAC transmit frame controller: Transferring input
1599                                                                       frame for transmission */
1600 #define ETH_MAC_MII_TRANSMIT_ACTIVE           0x00010000U  /* MAC MII transmit engine active */
1601 #define ETH_MAC_RXFIFO_EMPTY                  0x00000000U  /* Rx FIFO fill level: empty */
1602 #define ETH_MAC_RXFIFO_BELOW_THRESHOLD        0x00000100U  /* Rx FIFO fill level: fill-level below flow-control
1603                                                               de-activate threshold */
1604 #define ETH_MAC_RXFIFO_ABOVE_THRESHOLD        0x00000200U  /* Rx FIFO fill level: fill-level above flow-control
1605                                                               activate threshold */
1606 #define ETH_MAC_RXFIFO_FULL                   0x00000300U  /* Rx FIFO fill level: full */
1607 #if defined(STM32F1)
1608 #else
1609 #define ETH_MAC_READCONTROLLER_IDLE           0x00000000U  /* Rx FIFO read controller IDLE state */
1610 #define ETH_MAC_READCONTROLLER_READING_DATA   0x00000020U  /* Rx FIFO read controller Reading frame data */
1611 #define ETH_MAC_READCONTROLLER_READING_STATUS 0x00000040U  /* Rx FIFO read controller Reading frame status
1612                                                              (or time-stamp) */
1613 #endif
1614 #define ETH_MAC_READCONTROLLER_FLUSHING       0x00000060U  /* Rx FIFO read controller Flushing the frame data and
1615                                                               status */
1616 #define ETH_MAC_RXFIFO_WRITE_ACTIVE           0x00000010U  /* Rx FIFO write controller active */
1617 #define ETH_MAC_SMALL_FIFO_NOTACTIVE          0x00000000U  /* MAC small FIFO read / write controllers not active */
1618 #define ETH_MAC_SMALL_FIFO_READ_ACTIVE        0x00000002U  /* MAC small FIFO read controller active */
1619 #define ETH_MAC_SMALL_FIFO_WRITE_ACTIVE       0x00000004U  /* MAC small FIFO write controller active */
1620 #define ETH_MAC_SMALL_FIFO_RW_ACTIVE          0x00000006U  /* MAC small FIFO read / write controllers active */
1621 #define ETH_MAC_MII_RECEIVE_PROTOCOL_ACTIVE   0x00000001U  /* MAC MII receive protocol engine active */
1622 
1623 #define ETH_TxPacketConfig        ETH_TxPacketConfigTypeDef   /* Transmit Packet Configuration structure definition */
1624 
1625 /**
1626   * @}
1627   */
1628 
1629 /** @defgroup HAL_DCMI_Aliased_Defines HAL DCMI Aliased Defines maintained for legacy purpose
1630   * @{
1631   */
1632 #define HAL_DCMI_ERROR_OVF      HAL_DCMI_ERROR_OVR
1633 #define DCMI_IT_OVF             DCMI_IT_OVR
1634 #define DCMI_FLAG_OVFRI         DCMI_FLAG_OVRRI
1635 #define DCMI_FLAG_OVFMI         DCMI_FLAG_OVRMI
1636 
1637 #define HAL_DCMI_ConfigCROP     HAL_DCMI_ConfigCrop
1638 #define HAL_DCMI_EnableCROP     HAL_DCMI_EnableCrop
1639 #define HAL_DCMI_DisableCROP    HAL_DCMI_DisableCrop
1640 
1641 /**
1642   * @}
1643   */
1644 
1645 #if defined(STM32L4) || defined(STM32F7) || defined(STM32F427xx) || defined(STM32F437xx) \
1646   || defined(STM32F429xx) || defined(STM32F439xx) || defined(STM32F469xx) || defined(STM32F479xx) \
1647   || defined(STM32H7)
1648 /** @defgroup HAL_DMA2D_Aliased_Defines HAL DMA2D Aliased Defines maintained for legacy purpose
1649   * @{
1650   */
1651 #define DMA2D_ARGB8888          DMA2D_OUTPUT_ARGB8888
1652 #define DMA2D_RGB888            DMA2D_OUTPUT_RGB888
1653 #define DMA2D_RGB565            DMA2D_OUTPUT_RGB565
1654 #define DMA2D_ARGB1555          DMA2D_OUTPUT_ARGB1555
1655 #define DMA2D_ARGB4444          DMA2D_OUTPUT_ARGB4444
1656 
1657 #define CM_ARGB8888             DMA2D_INPUT_ARGB8888
1658 #define CM_RGB888               DMA2D_INPUT_RGB888
1659 #define CM_RGB565               DMA2D_INPUT_RGB565
1660 #define CM_ARGB1555             DMA2D_INPUT_ARGB1555
1661 #define CM_ARGB4444             DMA2D_INPUT_ARGB4444
1662 #define CM_L8                   DMA2D_INPUT_L8
1663 #define CM_AL44                 DMA2D_INPUT_AL44
1664 #define CM_AL88                 DMA2D_INPUT_AL88
1665 #define CM_L4                   DMA2D_INPUT_L4
1666 #define CM_A8                   DMA2D_INPUT_A8
1667 #define CM_A4                   DMA2D_INPUT_A4
1668 /**
1669   * @}
1670   */
1671 #endif  /* STM32L4 ||  STM32F7 ||  STM32F4 ||  STM32H7 */
1672 
1673 #if defined(STM32L4) || defined(STM32F7) || defined(STM32F427xx) || defined(STM32F437xx) \
1674   || defined(STM32F429xx) || defined(STM32F439xx) || defined(STM32F469xx) || defined(STM32F479xx) \
1675   || defined(STM32H7) || defined(STM32U5)
1676 /** @defgroup DMA2D_Aliases DMA2D API Aliases
1677   * @{
1678   */
1679 #define HAL_DMA2D_DisableCLUT       HAL_DMA2D_CLUTLoading_Abort    /*!< Aliased to HAL_DMA2D_CLUTLoading_Abort
1680                                                                         for compatibility with legacy code */
1681 /**
1682   * @}
1683   */
1684 
1685 #endif  /* STM32L4 ||  STM32F7 ||  STM32F4 ||  STM32H7 || STM32U5 */
1686 
1687 /** @defgroup HAL_PPP_Aliased_Defines HAL PPP Aliased Defines maintained for legacy purpose
1688   * @{
1689   */
1690 
1691 /**
1692   * @}
1693   */
1694 
1695 /* Exported functions --------------------------------------------------------*/
1696 
1697 /** @defgroup HAL_CRYP_Aliased_Functions HAL CRYP Aliased Functions maintained for legacy purpose
1698   * @{
1699   */
1700 #define HAL_CRYP_ComputationCpltCallback     HAL_CRYPEx_ComputationCpltCallback
1701 /**
1702   * @}
1703   */
1704 
1705 /** @defgroup HAL_DCACHE_Aliased_Functions HAL DCACHE Aliased Functions maintained for legacy purpose
1706   * @{
1707   */
1708 
1709 #if defined(STM32U5)
1710 #define HAL_DCACHE_CleanInvalidateByAddr     HAL_DCACHE_CleanInvalidByAddr
1711 #define HAL_DCACHE_CleanInvalidateByAddr_IT  HAL_DCACHE_CleanInvalidByAddr_IT
1712 #endif /* STM32U5 */
1713 
1714 /**
1715   * @}
1716   */
1717 
1718 #if !defined(STM32F2)
1719 /** @defgroup HASH_alias HASH API alias
1720   * @{
1721   */
1722 #define HAL_HASHEx_IRQHandler   HAL_HASH_IRQHandler  /*!< Redirection for compatibility with legacy code */
1723 /**
1724   *
1725   * @}
1726   */
1727 #endif /* STM32F2 */
1728 /** @defgroup HAL_HASH_Aliased_Functions HAL HASH Aliased Functions maintained for legacy purpose
1729   * @{
1730   */
1731 #define HAL_HASH_STATETypeDef        HAL_HASH_StateTypeDef
1732 #define HAL_HASHPhaseTypeDef         HAL_HASH_PhaseTypeDef
1733 #define HAL_HMAC_MD5_Finish          HAL_HASH_MD5_Finish
1734 #define HAL_HMAC_SHA1_Finish         HAL_HASH_SHA1_Finish
1735 #define HAL_HMAC_SHA224_Finish       HAL_HASH_SHA224_Finish
1736 #define HAL_HMAC_SHA256_Finish       HAL_HASH_SHA256_Finish
1737 
1738 /*HASH Algorithm Selection*/
1739 
1740 #define HASH_AlgoSelection_SHA1      HASH_ALGOSELECTION_SHA1
1741 #define HASH_AlgoSelection_SHA224    HASH_ALGOSELECTION_SHA224
1742 #define HASH_AlgoSelection_SHA256    HASH_ALGOSELECTION_SHA256
1743 #define HASH_AlgoSelection_MD5       HASH_ALGOSELECTION_MD5
1744 
1745 #define HASH_AlgoMode_HASH         HASH_ALGOMODE_HASH
1746 #define HASH_AlgoMode_HMAC         HASH_ALGOMODE_HMAC
1747 
1748 #define HASH_HMACKeyType_ShortKey  HASH_HMAC_KEYTYPE_SHORTKEY
1749 #define HASH_HMACKeyType_LongKey   HASH_HMAC_KEYTYPE_LONGKEY
1750 
1751 #if defined(STM32L4) || defined(STM32L5) || defined(STM32F2) || defined(STM32F4) || defined(STM32F7) || defined(STM32H7)
1752 
1753 #define HAL_HASH_MD5_Accumulate                HAL_HASH_MD5_Accmlt
1754 #define HAL_HASH_MD5_Accumulate_End            HAL_HASH_MD5_Accmlt_End
1755 #define HAL_HASH_MD5_Accumulate_IT             HAL_HASH_MD5_Accmlt_IT
1756 #define HAL_HASH_MD5_Accumulate_End_IT         HAL_HASH_MD5_Accmlt_End_IT
1757 
1758 #define HAL_HASH_SHA1_Accumulate               HAL_HASH_SHA1_Accmlt
1759 #define HAL_HASH_SHA1_Accumulate_End           HAL_HASH_SHA1_Accmlt_End
1760 #define HAL_HASH_SHA1_Accumulate_IT            HAL_HASH_SHA1_Accmlt_IT
1761 #define HAL_HASH_SHA1_Accumulate_End_IT        HAL_HASH_SHA1_Accmlt_End_IT
1762 
1763 #define HAL_HASHEx_SHA224_Accumulate           HAL_HASHEx_SHA224_Accmlt
1764 #define HAL_HASHEx_SHA224_Accumulate_End       HAL_HASHEx_SHA224_Accmlt_End
1765 #define HAL_HASHEx_SHA224_Accumulate_IT        HAL_HASHEx_SHA224_Accmlt_IT
1766 #define HAL_HASHEx_SHA224_Accumulate_End_IT    HAL_HASHEx_SHA224_Accmlt_End_IT
1767 
1768 #define HAL_HASHEx_SHA256_Accumulate           HAL_HASHEx_SHA256_Accmlt
1769 #define HAL_HASHEx_SHA256_Accumulate_End       HAL_HASHEx_SHA256_Accmlt_End
1770 #define HAL_HASHEx_SHA256_Accumulate_IT        HAL_HASHEx_SHA256_Accmlt_IT
1771 #define HAL_HASHEx_SHA256_Accumulate_End_IT    HAL_HASHEx_SHA256_Accmlt_End_IT
1772 
1773 #endif  /* STM32L4 || STM32L5 || STM32F2 || STM32F4 || STM32F7 || STM32H7 */
1774 /**
1775   * @}
1776   */
1777 
1778 /** @defgroup HAL_Aliased_Functions HAL Generic Aliased Functions maintained for legacy purpose
1779   * @{
1780   */
1781 #define HAL_EnableDBGSleepMode HAL_DBGMCU_EnableDBGSleepMode
1782 #define HAL_DisableDBGSleepMode HAL_DBGMCU_DisableDBGSleepMode
1783 #define HAL_EnableDBGStopMode HAL_DBGMCU_EnableDBGStopMode
1784 #define HAL_DisableDBGStopMode HAL_DBGMCU_DisableDBGStopMode
1785 #define HAL_EnableDBGStandbyMode HAL_DBGMCU_EnableDBGStandbyMode
1786 #define HAL_DisableDBGStandbyMode HAL_DBGMCU_DisableDBGStandbyMode
1787 #define HAL_DBG_LowPowerConfig(Periph, cmd) (((cmd\
1788                                               )==ENABLE)? HAL_DBGMCU_DBG_EnableLowPowerConfig(Periph) : \
1789                                              HAL_DBGMCU_DBG_DisableLowPowerConfig(Periph))
1790 #define HAL_VREFINT_OutputSelect  HAL_SYSCFG_VREFINT_OutputSelect
1791 #define HAL_Lock_Cmd(cmd) (((cmd)==ENABLE) ? HAL_SYSCFG_Enable_Lock_VREFINT() : HAL_SYSCFG_Disable_Lock_VREFINT())
1792 #if defined(STM32L0)
1793 #else
1794 #define HAL_VREFINT_Cmd(cmd) (((cmd)==ENABLE)? HAL_SYSCFG_EnableVREFINT() : HAL_SYSCFG_DisableVREFINT())
1795 #endif
1796 #define HAL_ADC_EnableBuffer_Cmd(cmd)  (((cmd)==ENABLE) ? HAL_ADCEx_EnableVREFINT() : HAL_ADCEx_DisableVREFINT())
1797 #define HAL_ADC_EnableBufferSensor_Cmd(cmd) (((cmd\
1798                                               )==ENABLE) ?  HAL_ADCEx_EnableVREFINTTempSensor() : \
1799                                              HAL_ADCEx_DisableVREFINTTempSensor())
1800 #if defined(STM32H7A3xx) || defined(STM32H7B3xx) || defined(STM32H7B0xx) || defined(STM32H7A3xxQ) || \
1801     defined(STM32H7B3xxQ) || defined(STM32H7B0xxQ)
1802 #define HAL_EnableSRDomainDBGStopMode      HAL_EnableDomain3DBGStopMode
1803 #define HAL_DisableSRDomainDBGStopMode     HAL_DisableDomain3DBGStopMode
1804 #define HAL_EnableSRDomainDBGStandbyMode   HAL_EnableDomain3DBGStandbyMode
1805 #define HAL_DisableSRDomainDBGStandbyMode  HAL_DisableDomain3DBGStandbyMode
1806 #endif /* STM32H7A3xx || STM32H7B3xx || STM32H7B0xx || STM32H7A3xxQ || STM32H7B3xxQ  || STM32H7B0xxQ */
1807 
1808 /**
1809   * @}
1810   */
1811 
1812 /** @defgroup HAL_FLASH_Aliased_Functions HAL FLASH Aliased Functions maintained for legacy purpose
1813   * @{
1814   */
1815 #define FLASH_HalfPageProgram      HAL_FLASHEx_HalfPageProgram
1816 #define FLASH_EnableRunPowerDown   HAL_FLASHEx_EnableRunPowerDown
1817 #define FLASH_DisableRunPowerDown  HAL_FLASHEx_DisableRunPowerDown
1818 #define HAL_DATA_EEPROMEx_Unlock   HAL_FLASHEx_DATAEEPROM_Unlock
1819 #define HAL_DATA_EEPROMEx_Lock     HAL_FLASHEx_DATAEEPROM_Lock
1820 #define HAL_DATA_EEPROMEx_Erase    HAL_FLASHEx_DATAEEPROM_Erase
1821 #define HAL_DATA_EEPROMEx_Program  HAL_FLASHEx_DATAEEPROM_Program
1822 
1823 /**
1824   * @}
1825  */
1826 
1827 /** @defgroup HAL_I2C_Aliased_Functions HAL I2C Aliased Functions maintained for legacy purpose
1828   * @{
1829   */
1830 #define HAL_I2CEx_AnalogFilter_Config         HAL_I2CEx_ConfigAnalogFilter
1831 #define HAL_I2CEx_DigitalFilter_Config        HAL_I2CEx_ConfigDigitalFilter
1832 #define HAL_FMPI2CEx_AnalogFilter_Config      HAL_FMPI2CEx_ConfigAnalogFilter
1833 #define HAL_FMPI2CEx_DigitalFilter_Config     HAL_FMPI2CEx_ConfigDigitalFilter
1834 
1835 #define HAL_I2CFastModePlusConfig(SYSCFG_I2CFastModePlus, cmd) (((cmd) == ENABLE)? \
1836                                                                 HAL_I2CEx_EnableFastModePlus(SYSCFG_I2CFastModePlus): \
1837                                                                 HAL_I2CEx_DisableFastModePlus(SYSCFG_I2CFastModePlus))
1838 
1839 #if defined(STM32H7) || defined(STM32WB) || defined(STM32G0) || defined(STM32F0) || defined(STM32F1) || \
1840     defined(STM32F2) || defined(STM32F3) || defined(STM32F4) || defined(STM32F7) || defined(STM32L0) || \
1841     defined(STM32L4) || defined(STM32L5) || defined(STM32G4) || defined(STM32L1)
1842 #define HAL_I2C_Master_Sequential_Transmit_IT  HAL_I2C_Master_Seq_Transmit_IT
1843 #define HAL_I2C_Master_Sequential_Receive_IT   HAL_I2C_Master_Seq_Receive_IT
1844 #define HAL_I2C_Slave_Sequential_Transmit_IT   HAL_I2C_Slave_Seq_Transmit_IT
1845 #define HAL_I2C_Slave_Sequential_Receive_IT    HAL_I2C_Slave_Seq_Receive_IT
1846 #endif /* STM32H7 || STM32WB  || STM32G0 || STM32F0 || STM32F1 || STM32F2 || STM32F3 || STM32F4 || STM32F7 || STM32L0 ||
1847           STM32L4 || STM32L5 || STM32G4 || STM32L1 */
1848 #if defined(STM32H7) || defined(STM32WB) || defined(STM32G0) || defined(STM32F4) || defined(STM32F7) || \
1849     defined(STM32L0) || defined(STM32L4) || defined(STM32L5) || defined(STM32G4)|| defined(STM32L1)
1850 #define HAL_I2C_Master_Sequential_Transmit_DMA HAL_I2C_Master_Seq_Transmit_DMA
1851 #define HAL_I2C_Master_Sequential_Receive_DMA  HAL_I2C_Master_Seq_Receive_DMA
1852 #define HAL_I2C_Slave_Sequential_Transmit_DMA  HAL_I2C_Slave_Seq_Transmit_DMA
1853 #define HAL_I2C_Slave_Sequential_Receive_DMA   HAL_I2C_Slave_Seq_Receive_DMA
1854 #endif /* STM32H7 || STM32WB  || STM32G0 || STM32F4 || STM32F7 || STM32L0 || STM32L4 || STM32L5 || STM32G4 || STM32L1 */
1855 
1856 #if defined(STM32F4)
1857 #define HAL_FMPI2C_Master_Sequential_Transmit_IT  HAL_FMPI2C_Master_Seq_Transmit_IT
1858 #define HAL_FMPI2C_Master_Sequential_Receive_IT   HAL_FMPI2C_Master_Seq_Receive_IT
1859 #define HAL_FMPI2C_Slave_Sequential_Transmit_IT   HAL_FMPI2C_Slave_Seq_Transmit_IT
1860 #define HAL_FMPI2C_Slave_Sequential_Receive_IT    HAL_FMPI2C_Slave_Seq_Receive_IT
1861 #define HAL_FMPI2C_Master_Sequential_Transmit_DMA HAL_FMPI2C_Master_Seq_Transmit_DMA
1862 #define HAL_FMPI2C_Master_Sequential_Receive_DMA  HAL_FMPI2C_Master_Seq_Receive_DMA
1863 #define HAL_FMPI2C_Slave_Sequential_Transmit_DMA  HAL_FMPI2C_Slave_Seq_Transmit_DMA
1864 #define HAL_FMPI2C_Slave_Sequential_Receive_DMA   HAL_FMPI2C_Slave_Seq_Receive_DMA
1865 #endif /* STM32F4 */
1866 /**
1867   * @}
1868  */
1869 
1870 /** @defgroup HAL_PWR_Aliased HAL PWR Aliased maintained for legacy purpose
1871   * @{
1872   */
1873 
1874 #if defined(STM32G0)
1875 #define HAL_PWR_ConfigPVD                             HAL_PWREx_ConfigPVD
1876 #define HAL_PWR_EnablePVD                             HAL_PWREx_EnablePVD
1877 #define HAL_PWR_DisablePVD                            HAL_PWREx_DisablePVD
1878 #define HAL_PWR_PVD_IRQHandler                        HAL_PWREx_PVD_IRQHandler
1879 #endif
1880 #define HAL_PWR_PVDConfig                             HAL_PWR_ConfigPVD
1881 #define HAL_PWR_DisableBkUpReg                        HAL_PWREx_DisableBkUpReg
1882 #define HAL_PWR_DisableFlashPowerDown                 HAL_PWREx_DisableFlashPowerDown
1883 #define HAL_PWR_DisableVddio2Monitor                  HAL_PWREx_DisableVddio2Monitor
1884 #define HAL_PWR_EnableBkUpReg                         HAL_PWREx_EnableBkUpReg
1885 #define HAL_PWR_EnableFlashPowerDown                  HAL_PWREx_EnableFlashPowerDown
1886 #define HAL_PWR_EnableVddio2Monitor                   HAL_PWREx_EnableVddio2Monitor
1887 #define HAL_PWR_PVD_PVM_IRQHandler                    HAL_PWREx_PVD_PVM_IRQHandler
1888 #define HAL_PWR_PVDLevelConfig                        HAL_PWR_ConfigPVD
1889 #define HAL_PWR_Vddio2Monitor_IRQHandler              HAL_PWREx_Vddio2Monitor_IRQHandler
1890 #define HAL_PWR_Vddio2MonitorCallback                 HAL_PWREx_Vddio2MonitorCallback
1891 #define HAL_PWREx_ActivateOverDrive                   HAL_PWREx_EnableOverDrive
1892 #define HAL_PWREx_DeactivateOverDrive                 HAL_PWREx_DisableOverDrive
1893 #define HAL_PWREx_DisableSDADCAnalog                  HAL_PWREx_DisableSDADC
1894 #define HAL_PWREx_EnableSDADCAnalog                   HAL_PWREx_EnableSDADC
1895 #define HAL_PWREx_PVMConfig                           HAL_PWREx_ConfigPVM
1896 
1897 #define PWR_MODE_NORMAL                               PWR_PVD_MODE_NORMAL
1898 #define PWR_MODE_IT_RISING                            PWR_PVD_MODE_IT_RISING
1899 #define PWR_MODE_IT_FALLING                           PWR_PVD_MODE_IT_FALLING
1900 #define PWR_MODE_IT_RISING_FALLING                    PWR_PVD_MODE_IT_RISING_FALLING
1901 #define PWR_MODE_EVENT_RISING                         PWR_PVD_MODE_EVENT_RISING
1902 #define PWR_MODE_EVENT_FALLING                        PWR_PVD_MODE_EVENT_FALLING
1903 #define PWR_MODE_EVENT_RISING_FALLING                 PWR_PVD_MODE_EVENT_RISING_FALLING
1904 
1905 #define CR_OFFSET_BB                                  PWR_CR_OFFSET_BB
1906 #define CSR_OFFSET_BB                                 PWR_CSR_OFFSET_BB
1907 #define PMODE_BIT_NUMBER                              VOS_BIT_NUMBER
1908 #define CR_PMODE_BB                                   CR_VOS_BB
1909 
1910 #define DBP_BitNumber                                 DBP_BIT_NUMBER
1911 #define PVDE_BitNumber                                PVDE_BIT_NUMBER
1912 #define PMODE_BitNumber                               PMODE_BIT_NUMBER
1913 #define EWUP_BitNumber                                EWUP_BIT_NUMBER
1914 #define FPDS_BitNumber                                FPDS_BIT_NUMBER
1915 #define ODEN_BitNumber                                ODEN_BIT_NUMBER
1916 #define ODSWEN_BitNumber                              ODSWEN_BIT_NUMBER
1917 #define MRLVDS_BitNumber                              MRLVDS_BIT_NUMBER
1918 #define LPLVDS_BitNumber                              LPLVDS_BIT_NUMBER
1919 #define BRE_BitNumber                                 BRE_BIT_NUMBER
1920 
1921 #define PWR_MODE_EVT                                  PWR_PVD_MODE_NORMAL
1922 
1923 #if defined (STM32U5)
1924 #define PWR_SRAM1_PAGE1_STOP_RETENTION                PWR_SRAM1_PAGE1_STOP
1925 #define PWR_SRAM1_PAGE2_STOP_RETENTION                PWR_SRAM1_PAGE2_STOP
1926 #define PWR_SRAM1_PAGE3_STOP_RETENTION                PWR_SRAM1_PAGE3_STOP
1927 #define PWR_SRAM1_PAGE4_STOP_RETENTION                PWR_SRAM1_PAGE4_STOP
1928 #define PWR_SRAM1_PAGE5_STOP_RETENTION                PWR_SRAM1_PAGE5_STOP
1929 #define PWR_SRAM1_PAGE6_STOP_RETENTION                PWR_SRAM1_PAGE6_STOP
1930 #define PWR_SRAM1_PAGE7_STOP_RETENTION                PWR_SRAM1_PAGE7_STOP
1931 #define PWR_SRAM1_PAGE8_STOP_RETENTION                PWR_SRAM1_PAGE8_STOP
1932 #define PWR_SRAM1_PAGE9_STOP_RETENTION                PWR_SRAM1_PAGE9_STOP
1933 #define PWR_SRAM1_PAGE10_STOP_RETENTION               PWR_SRAM1_PAGE10_STOP
1934 #define PWR_SRAM1_PAGE11_STOP_RETENTION               PWR_SRAM1_PAGE11_STOP
1935 #define PWR_SRAM1_PAGE12_STOP_RETENTION               PWR_SRAM1_PAGE12_STOP
1936 #define PWR_SRAM1_FULL_STOP_RETENTION                 PWR_SRAM1_FULL_STOP
1937 
1938 #define PWR_SRAM2_PAGE1_STOP_RETENTION                PWR_SRAM2_PAGE1_STOP
1939 #define PWR_SRAM2_PAGE2_STOP_RETENTION                PWR_SRAM2_PAGE2_STOP
1940 #define PWR_SRAM2_FULL_STOP_RETENTION                 PWR_SRAM2_FULL_STOP
1941 
1942 #define PWR_SRAM3_PAGE1_STOP_RETENTION                PWR_SRAM3_PAGE1_STOP
1943 #define PWR_SRAM3_PAGE2_STOP_RETENTION                PWR_SRAM3_PAGE2_STOP
1944 #define PWR_SRAM3_PAGE3_STOP_RETENTION                PWR_SRAM3_PAGE3_STOP
1945 #define PWR_SRAM3_PAGE4_STOP_RETENTION                PWR_SRAM3_PAGE4_STOP
1946 #define PWR_SRAM3_PAGE5_STOP_RETENTION                PWR_SRAM3_PAGE5_STOP
1947 #define PWR_SRAM3_PAGE6_STOP_RETENTION                PWR_SRAM3_PAGE6_STOP
1948 #define PWR_SRAM3_PAGE7_STOP_RETENTION                PWR_SRAM3_PAGE7_STOP
1949 #define PWR_SRAM3_PAGE8_STOP_RETENTION                PWR_SRAM3_PAGE8_STOP
1950 #define PWR_SRAM3_PAGE9_STOP_RETENTION                PWR_SRAM3_PAGE9_STOP
1951 #define PWR_SRAM3_PAGE10_STOP_RETENTION               PWR_SRAM3_PAGE10_STOP
1952 #define PWR_SRAM3_PAGE11_STOP_RETENTION               PWR_SRAM3_PAGE11_STOP
1953 #define PWR_SRAM3_PAGE12_STOP_RETENTION               PWR_SRAM3_PAGE12_STOP
1954 #define PWR_SRAM3_PAGE13_STOP_RETENTION               PWR_SRAM3_PAGE13_STOP
1955 #define PWR_SRAM3_FULL_STOP_RETENTION                 PWR_SRAM3_FULL_STOP
1956 
1957 #define PWR_SRAM4_FULL_STOP_RETENTION                 PWR_SRAM4_FULL_STOP
1958 
1959 #define PWR_SRAM5_PAGE1_STOP_RETENTION                PWR_SRAM5_PAGE1_STOP
1960 #define PWR_SRAM5_PAGE2_STOP_RETENTION                PWR_SRAM5_PAGE2_STOP
1961 #define PWR_SRAM5_PAGE3_STOP_RETENTION                PWR_SRAM5_PAGE3_STOP
1962 #define PWR_SRAM5_PAGE4_STOP_RETENTION                PWR_SRAM5_PAGE4_STOP
1963 #define PWR_SRAM5_PAGE5_STOP_RETENTION                PWR_SRAM5_PAGE5_STOP
1964 #define PWR_SRAM5_PAGE6_STOP_RETENTION                PWR_SRAM5_PAGE6_STOP
1965 #define PWR_SRAM5_PAGE7_STOP_RETENTION                PWR_SRAM5_PAGE7_STOP
1966 #define PWR_SRAM5_PAGE8_STOP_RETENTION                PWR_SRAM5_PAGE8_STOP
1967 #define PWR_SRAM5_PAGE9_STOP_RETENTION                PWR_SRAM5_PAGE9_STOP
1968 #define PWR_SRAM5_PAGE10_STOP_RETENTION               PWR_SRAM5_PAGE10_STOP
1969 #define PWR_SRAM5_PAGE11_STOP_RETENTION               PWR_SRAM5_PAGE11_STOP
1970 #define PWR_SRAM5_PAGE12_STOP_RETENTION               PWR_SRAM5_PAGE12_STOP
1971 #define PWR_SRAM5_PAGE13_STOP_RETENTION               PWR_SRAM5_PAGE13_STOP
1972 #define PWR_SRAM5_FULL_STOP_RETENTION                 PWR_SRAM5_FULL_STOP
1973 
1974 #define PWR_SRAM6_PAGE1_STOP_RETENTION                PWR_SRAM6_PAGE1_STOP
1975 #define PWR_SRAM6_PAGE2_STOP_RETENTION                PWR_SRAM6_PAGE2_STOP
1976 #define PWR_SRAM6_PAGE3_STOP_RETENTION                PWR_SRAM6_PAGE3_STOP
1977 #define PWR_SRAM6_PAGE4_STOP_RETENTION                PWR_SRAM6_PAGE4_STOP
1978 #define PWR_SRAM6_PAGE5_STOP_RETENTION                PWR_SRAM6_PAGE5_STOP
1979 #define PWR_SRAM6_PAGE6_STOP_RETENTION                PWR_SRAM6_PAGE6_STOP
1980 #define PWR_SRAM6_PAGE7_STOP_RETENTION                PWR_SRAM6_PAGE7_STOP
1981 #define PWR_SRAM6_PAGE8_STOP_RETENTION                PWR_SRAM6_PAGE8_STOP
1982 #define PWR_SRAM6_FULL_STOP_RETENTION                 PWR_SRAM6_FULL_STOP
1983 
1984 
1985 #define PWR_ICACHE_FULL_STOP_RETENTION                PWR_ICACHE_FULL_STOP
1986 #define PWR_DCACHE1_FULL_STOP_RETENTION               PWR_DCACHE1_FULL_STOP
1987 #define PWR_DCACHE2_FULL_STOP_RETENTION               PWR_DCACHE2_FULL_STOP
1988 #define PWR_DMA2DRAM_FULL_STOP_RETENTION              PWR_DMA2DRAM_FULL_STOP
1989 #define PWR_PERIPHRAM_FULL_STOP_RETENTION             PWR_PERIPHRAM_FULL_STOP
1990 #define PWR_PKA32RAM_FULL_STOP_RETENTION              PWR_PKA32RAM_FULL_STOP
1991 #define PWR_GRAPHICPRAM_FULL_STOP_RETENTION           PWR_GRAPHICPRAM_FULL_STOP
1992 #define PWR_DSIRAM_FULL_STOP_RETENTION                PWR_DSIRAM_FULL_STOP
1993 #define PWR_JPEGRAM_FULL_STOP_RETENTION               PWR_JPEGRAM_FULL_STOP
1994 
1995 
1996 #define PWR_SRAM2_PAGE1_STANDBY_RETENTION             PWR_SRAM2_PAGE1_STANDBY
1997 #define PWR_SRAM2_PAGE2_STANDBY_RETENTION             PWR_SRAM2_PAGE2_STANDBY
1998 #define PWR_SRAM2_FULL_STANDBY_RETENTION              PWR_SRAM2_FULL_STANDBY
1999 
2000 #define PWR_SRAM1_FULL_RUN_RETENTION                  PWR_SRAM1_FULL_RUN
2001 #define PWR_SRAM2_FULL_RUN_RETENTION                  PWR_SRAM2_FULL_RUN
2002 #define PWR_SRAM3_FULL_RUN_RETENTION                  PWR_SRAM3_FULL_RUN
2003 #define PWR_SRAM4_FULL_RUN_RETENTION                  PWR_SRAM4_FULL_RUN
2004 #define PWR_SRAM5_FULL_RUN_RETENTION                  PWR_SRAM5_FULL_RUN
2005 #define PWR_SRAM6_FULL_RUN_RETENTION                  PWR_SRAM6_FULL_RUN
2006 
2007 #define PWR_ALL_RAM_RUN_RETENTION_MASK                PWR_ALL_RAM_RUN_MASK
2008 #endif
2009 
2010 /**
2011   * @}
2012  */
2013 
2014 /** @defgroup HAL_RTC_Aliased_Functions HAL RTC Aliased Functions maintained for legacy purpose
2015   * @{
2016   */
2017 #if defined(STM32H5) || defined(STM32WBA) || defined(STM32H7RS)
2018 #define HAL_RTCEx_SetBoothardwareKey            HAL_RTCEx_LockBootHardwareKey
2019 #define HAL_RTCEx_BKUPBlock_Enable              HAL_RTCEx_BKUPBlock
2020 #define HAL_RTCEx_BKUPBlock_Disable             HAL_RTCEx_BKUPUnblock
2021 #define HAL_RTCEx_Erase_SecretDev_Conf          HAL_RTCEx_ConfigEraseDeviceSecrets
2022 #endif /* STM32H5 || STM32WBA || STM32H7RS */
2023 
2024 /**
2025   * @}
2026   */
2027 
2028 /** @defgroup HAL_SMBUS_Aliased_Functions HAL SMBUS Aliased Functions maintained for legacy purpose
2029   * @{
2030   */
2031 #define HAL_SMBUS_Slave_Listen_IT          HAL_SMBUS_EnableListen_IT
2032 #define HAL_SMBUS_SlaveAddrCallback        HAL_SMBUS_AddrCallback
2033 #define HAL_SMBUS_SlaveListenCpltCallback  HAL_SMBUS_ListenCpltCallback
2034 /**
2035   * @}
2036   */
2037 
2038 /** @defgroup HAL_SPI_Aliased_Functions HAL SPI Aliased Functions maintained for legacy purpose
2039   * @{
2040   */
2041 #define HAL_SPI_FlushRxFifo                HAL_SPIEx_FlushRxFifo
2042 /**
2043   * @}
2044   */
2045 
2046 /** @defgroup HAL_TIM_Aliased_Functions HAL TIM Aliased Functions maintained for legacy purpose
2047   * @{
2048   */
2049 #define HAL_TIM_DMADelayPulseCplt                       TIM_DMADelayPulseCplt
2050 #define HAL_TIM_DMAError                                TIM_DMAError
2051 #define HAL_TIM_DMACaptureCplt                          TIM_DMACaptureCplt
2052 #define HAL_TIMEx_DMACommutationCplt                    TIMEx_DMACommutationCplt
2053 #if defined(STM32H7) || defined(STM32G0) || defined(STM32F0) || defined(STM32F1) || defined(STM32F2) || \
2054     defined(STM32F3) || defined(STM32F4) || defined(STM32F7) || defined(STM32L0) || defined(STM32L4)
2055 #define HAL_TIM_SlaveConfigSynchronization              HAL_TIM_SlaveConfigSynchro
2056 #define HAL_TIM_SlaveConfigSynchronization_IT           HAL_TIM_SlaveConfigSynchro_IT
2057 #define HAL_TIMEx_CommutationCallback                   HAL_TIMEx_CommutCallback
2058 #define HAL_TIMEx_ConfigCommutationEvent                HAL_TIMEx_ConfigCommutEvent
2059 #define HAL_TIMEx_ConfigCommutationEvent_IT             HAL_TIMEx_ConfigCommutEvent_IT
2060 #define HAL_TIMEx_ConfigCommutationEvent_DMA            HAL_TIMEx_ConfigCommutEvent_DMA
2061 #endif /* STM32H7 || STM32G0 || STM32F0 || STM32F1 || STM32F2 || STM32F3 || STM32F4 || STM32F7 || STM32L0 */
2062 /**
2063   * @}
2064   */
2065 
2066 /** @defgroup HAL_UART_Aliased_Functions HAL UART Aliased Functions maintained for legacy purpose
2067   * @{
2068   */
2069 #define HAL_UART_WakeupCallback HAL_UARTEx_WakeupCallback
2070 /**
2071   * @}
2072   */
2073 
2074 /** @defgroup HAL_LTDC_Aliased_Functions HAL LTDC Aliased Functions maintained for legacy purpose
2075   * @{
2076   */
2077 #define HAL_LTDC_LineEvenCallback HAL_LTDC_LineEventCallback
2078 #define HAL_LTDC_Relaod           HAL_LTDC_Reload
2079 #define HAL_LTDC_StructInitFromVideoConfig  HAL_LTDCEx_StructInitFromVideoConfig
2080 #define HAL_LTDC_StructInitFromAdaptedCommandConfig  HAL_LTDCEx_StructInitFromAdaptedCommandConfig
2081 /**
2082   * @}
2083   */
2084 
2085 
2086 /** @defgroup HAL_PPP_Aliased_Functions HAL PPP Aliased Functions maintained for legacy purpose
2087   * @{
2088   */
2089 
2090 /**
2091   * @}
2092   */
2093 
2094 /* Exported macros ------------------------------------------------------------*/
2095 
2096 /** @defgroup HAL_AES_Aliased_Macros HAL CRYP Aliased Macros maintained for legacy purpose
2097   * @{
2098   */
2099 #define AES_IT_CC                      CRYP_IT_CC
2100 #define AES_IT_ERR                     CRYP_IT_ERR
2101 #define AES_FLAG_CCF                   CRYP_FLAG_CCF
2102 /**
2103   * @}
2104   */
2105 
2106 /** @defgroup HAL_Aliased_Macros HAL Generic Aliased Macros maintained for legacy purpose
2107   * @{
2108   */
2109 #define __HAL_GET_BOOT_MODE                   __HAL_SYSCFG_GET_BOOT_MODE
2110 #define __HAL_REMAPMEMORY_FLASH               __HAL_SYSCFG_REMAPMEMORY_FLASH
2111 #define __HAL_REMAPMEMORY_SYSTEMFLASH         __HAL_SYSCFG_REMAPMEMORY_SYSTEMFLASH
2112 #define __HAL_REMAPMEMORY_SRAM                __HAL_SYSCFG_REMAPMEMORY_SRAM
2113 #define __HAL_REMAPMEMORY_FMC                 __HAL_SYSCFG_REMAPMEMORY_FMC
2114 #define __HAL_REMAPMEMORY_FMC_SDRAM           __HAL_SYSCFG_REMAPMEMORY_FMC_SDRAM
2115 #define __HAL_REMAPMEMORY_FSMC                __HAL_SYSCFG_REMAPMEMORY_FSMC
2116 #define __HAL_REMAPMEMORY_QUADSPI             __HAL_SYSCFG_REMAPMEMORY_QUADSPI
2117 #define __HAL_FMC_BANK                        __HAL_SYSCFG_FMC_BANK
2118 #define __HAL_GET_FLAG                        __HAL_SYSCFG_GET_FLAG
2119 #define __HAL_CLEAR_FLAG                      __HAL_SYSCFG_CLEAR_FLAG
2120 #define __HAL_VREFINT_OUT_ENABLE              __HAL_SYSCFG_VREFINT_OUT_ENABLE
2121 #define __HAL_VREFINT_OUT_DISABLE             __HAL_SYSCFG_VREFINT_OUT_DISABLE
2122 #define __HAL_SYSCFG_SRAM2_WRP_ENABLE         __HAL_SYSCFG_SRAM2_WRP_0_31_ENABLE
2123 
2124 #define SYSCFG_FLAG_VREF_READY                SYSCFG_FLAG_VREFINT_READY
2125 #define SYSCFG_FLAG_RC48                      RCC_FLAG_HSI48
2126 #define IS_SYSCFG_FASTMODEPLUS_CONFIG         IS_I2C_FASTMODEPLUS
2127 #define UFB_MODE_BitNumber                    UFB_MODE_BIT_NUMBER
2128 #define CMP_PD_BitNumber                      CMP_PD_BIT_NUMBER
2129 
2130 /**
2131   * @}
2132   */
2133 
2134 
2135 /** @defgroup HAL_ADC_Aliased_Macros HAL ADC Aliased Macros maintained for legacy purpose
2136   * @{
2137   */
2138 #define __ADC_ENABLE                                     __HAL_ADC_ENABLE
2139 #define __ADC_DISABLE                                    __HAL_ADC_DISABLE
2140 #define __HAL_ADC_ENABLING_CONDITIONS                    ADC_ENABLING_CONDITIONS
2141 #define __HAL_ADC_DISABLING_CONDITIONS                   ADC_DISABLING_CONDITIONS
2142 #define __HAL_ADC_IS_ENABLED                             ADC_IS_ENABLE
2143 #define __ADC_IS_ENABLED                                 ADC_IS_ENABLE
2144 #define __HAL_ADC_IS_SOFTWARE_START_REGULAR              ADC_IS_SOFTWARE_START_REGULAR
2145 #define __HAL_ADC_IS_SOFTWARE_START_INJECTED             ADC_IS_SOFTWARE_START_INJECTED
2146 #define __HAL_ADC_IS_CONVERSION_ONGOING_REGULAR_INJECTED ADC_IS_CONVERSION_ONGOING_REGULAR_INJECTED
2147 #define __HAL_ADC_IS_CONVERSION_ONGOING_REGULAR          ADC_IS_CONVERSION_ONGOING_REGULAR
2148 #define __HAL_ADC_IS_CONVERSION_ONGOING_INJECTED         ADC_IS_CONVERSION_ONGOING_INJECTED
2149 #define __HAL_ADC_IS_CONVERSION_ONGOING                  ADC_IS_CONVERSION_ONGOING
2150 #define __HAL_ADC_CLEAR_ERRORCODE                        ADC_CLEAR_ERRORCODE
2151 
2152 #define __HAL_ADC_GET_RESOLUTION                         ADC_GET_RESOLUTION
2153 #define __HAL_ADC_JSQR_RK                                ADC_JSQR_RK
2154 #define __HAL_ADC_CFGR_AWD1CH                            ADC_CFGR_AWD1CH_SHIFT
2155 #define __HAL_ADC_CFGR_AWD23CR                           ADC_CFGR_AWD23CR
2156 #define __HAL_ADC_CFGR_INJECT_AUTO_CONVERSION            ADC_CFGR_INJECT_AUTO_CONVERSION
2157 #define __HAL_ADC_CFGR_INJECT_CONTEXT_QUEUE              ADC_CFGR_INJECT_CONTEXT_QUEUE
2158 #define __HAL_ADC_CFGR_INJECT_DISCCONTINUOUS             ADC_CFGR_INJECT_DISCCONTINUOUS
2159 #define __HAL_ADC_CFGR_REG_DISCCONTINUOUS                ADC_CFGR_REG_DISCCONTINUOUS
2160 #define __HAL_ADC_CFGR_DISCONTINUOUS_NUM                 ADC_CFGR_DISCONTINUOUS_NUM
2161 #define __HAL_ADC_CFGR_AUTOWAIT                          ADC_CFGR_AUTOWAIT
2162 #define __HAL_ADC_CFGR_CONTINUOUS                        ADC_CFGR_CONTINUOUS
2163 #define __HAL_ADC_CFGR_OVERRUN                           ADC_CFGR_OVERRUN
2164 #define __HAL_ADC_CFGR_DMACONTREQ                        ADC_CFGR_DMACONTREQ
2165 #define __HAL_ADC_CFGR_EXTSEL                            ADC_CFGR_EXTSEL_SET
2166 #define __HAL_ADC_JSQR_JEXTSEL                           ADC_JSQR_JEXTSEL_SET
2167 #define __HAL_ADC_OFR_CHANNEL                            ADC_OFR_CHANNEL
2168 #define __HAL_ADC_DIFSEL_CHANNEL                         ADC_DIFSEL_CHANNEL
2169 #define __HAL_ADC_CALFACT_DIFF_SET                       ADC_CALFACT_DIFF_SET
2170 #define __HAL_ADC_CALFACT_DIFF_GET                       ADC_CALFACT_DIFF_GET
2171 #define __HAL_ADC_TRX_HIGHTHRESHOLD                      ADC_TRX_HIGHTHRESHOLD
2172 
2173 #define __HAL_ADC_OFFSET_SHIFT_RESOLUTION                ADC_OFFSET_SHIFT_RESOLUTION
2174 #define __HAL_ADC_AWD1THRESHOLD_SHIFT_RESOLUTION         ADC_AWD1THRESHOLD_SHIFT_RESOLUTION
2175 #define __HAL_ADC_AWD23THRESHOLD_SHIFT_RESOLUTION        ADC_AWD23THRESHOLD_SHIFT_RESOLUTION
2176 #define __HAL_ADC_COMMON_REGISTER                        ADC_COMMON_REGISTER
2177 #define __HAL_ADC_COMMON_CCR_MULTI                       ADC_COMMON_CCR_MULTI
2178 #define __HAL_ADC_MULTIMODE_IS_ENABLED                   ADC_MULTIMODE_IS_ENABLE
2179 #define __ADC_MULTIMODE_IS_ENABLED                       ADC_MULTIMODE_IS_ENABLE
2180 #define __HAL_ADC_NONMULTIMODE_OR_MULTIMODEMASTER        ADC_NONMULTIMODE_OR_MULTIMODEMASTER
2181 #define __HAL_ADC_COMMON_ADC_OTHER                       ADC_COMMON_ADC_OTHER
2182 #define __HAL_ADC_MULTI_SLAVE                            ADC_MULTI_SLAVE
2183 
2184 #define __HAL_ADC_SQR1_L                                 ADC_SQR1_L_SHIFT
2185 #define __HAL_ADC_JSQR_JL                                ADC_JSQR_JL_SHIFT
2186 #define __HAL_ADC_JSQR_RK_JL                             ADC_JSQR_RK_JL
2187 #define __HAL_ADC_CR1_DISCONTINUOUS_NUM                  ADC_CR1_DISCONTINUOUS_NUM
2188 #define __HAL_ADC_CR1_SCAN                               ADC_CR1_SCAN_SET
2189 #define __HAL_ADC_CONVCYCLES_MAX_RANGE                   ADC_CONVCYCLES_MAX_RANGE
2190 #define __HAL_ADC_CLOCK_PRESCALER_RANGE                  ADC_CLOCK_PRESCALER_RANGE
2191 #define __HAL_ADC_GET_CLOCK_PRESCALER                    ADC_GET_CLOCK_PRESCALER
2192 
2193 #define __HAL_ADC_SQR1                                   ADC_SQR1
2194 #define __HAL_ADC_SMPR1                                  ADC_SMPR1
2195 #define __HAL_ADC_SMPR2                                  ADC_SMPR2
2196 #define __HAL_ADC_SQR3_RK                                ADC_SQR3_RK
2197 #define __HAL_ADC_SQR2_RK                                ADC_SQR2_RK
2198 #define __HAL_ADC_SQR1_RK                                ADC_SQR1_RK
2199 #define __HAL_ADC_CR2_CONTINUOUS                         ADC_CR2_CONTINUOUS
2200 #define __HAL_ADC_CR1_DISCONTINUOUS                      ADC_CR1_DISCONTINUOUS
2201 #define __HAL_ADC_CR1_SCANCONV                           ADC_CR1_SCANCONV
2202 #define __HAL_ADC_CR2_EOCSelection                       ADC_CR2_EOCSelection
2203 #define __HAL_ADC_CR2_DMAContReq                         ADC_CR2_DMAContReq
2204 #define __HAL_ADC_JSQR                                   ADC_JSQR
2205 
2206 #define __HAL_ADC_CHSELR_CHANNEL                         ADC_CHSELR_CHANNEL
2207 #define __HAL_ADC_CFGR1_REG_DISCCONTINUOUS               ADC_CFGR1_REG_DISCCONTINUOUS
2208 #define __HAL_ADC_CFGR1_AUTOOFF                          ADC_CFGR1_AUTOOFF
2209 #define __HAL_ADC_CFGR1_AUTOWAIT                         ADC_CFGR1_AUTOWAIT
2210 #define __HAL_ADC_CFGR1_CONTINUOUS                       ADC_CFGR1_CONTINUOUS
2211 #define __HAL_ADC_CFGR1_OVERRUN                          ADC_CFGR1_OVERRUN
2212 #define __HAL_ADC_CFGR1_SCANDIR                          ADC_CFGR1_SCANDIR
2213 #define __HAL_ADC_CFGR1_DMACONTREQ                       ADC_CFGR1_DMACONTREQ
2214 
2215 /**
2216   * @}
2217   */
2218 
2219 /** @defgroup HAL_DAC_Aliased_Macros HAL DAC Aliased Macros maintained for legacy purpose
2220   * @{
2221   */
2222 #define __HAL_DHR12R1_ALIGNEMENT                        DAC_DHR12R1_ALIGNMENT
2223 #define __HAL_DHR12R2_ALIGNEMENT                        DAC_DHR12R2_ALIGNMENT
2224 #define __HAL_DHR12RD_ALIGNEMENT                        DAC_DHR12RD_ALIGNMENT
2225 #define IS_DAC_GENERATE_WAVE                            IS_DAC_WAVE
2226 
2227 /**
2228   * @}
2229   */
2230 
2231 /** @defgroup HAL_DBGMCU_Aliased_Macros HAL DBGMCU Aliased Macros maintained for legacy purpose
2232   * @{
2233   */
2234 #define __HAL_FREEZE_TIM1_DBGMCU __HAL_DBGMCU_FREEZE_TIM1
2235 #define __HAL_UNFREEZE_TIM1_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM1
2236 #define __HAL_FREEZE_TIM2_DBGMCU __HAL_DBGMCU_FREEZE_TIM2
2237 #define __HAL_UNFREEZE_TIM2_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM2
2238 #define __HAL_FREEZE_TIM3_DBGMCU __HAL_DBGMCU_FREEZE_TIM3
2239 #define __HAL_UNFREEZE_TIM3_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM3
2240 #define __HAL_FREEZE_TIM4_DBGMCU __HAL_DBGMCU_FREEZE_TIM4
2241 #define __HAL_UNFREEZE_TIM4_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM4
2242 #define __HAL_FREEZE_TIM5_DBGMCU __HAL_DBGMCU_FREEZE_TIM5
2243 #define __HAL_UNFREEZE_TIM5_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM5
2244 #define __HAL_FREEZE_TIM6_DBGMCU __HAL_DBGMCU_FREEZE_TIM6
2245 #define __HAL_UNFREEZE_TIM6_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM6
2246 #define __HAL_FREEZE_TIM7_DBGMCU __HAL_DBGMCU_FREEZE_TIM7
2247 #define __HAL_UNFREEZE_TIM7_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM7
2248 #define __HAL_FREEZE_TIM8_DBGMCU __HAL_DBGMCU_FREEZE_TIM8
2249 #define __HAL_UNFREEZE_TIM8_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM8
2250 
2251 #define __HAL_FREEZE_TIM9_DBGMCU __HAL_DBGMCU_FREEZE_TIM9
2252 #define __HAL_UNFREEZE_TIM9_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM9
2253 #define __HAL_FREEZE_TIM10_DBGMCU __HAL_DBGMCU_FREEZE_TIM10
2254 #define __HAL_UNFREEZE_TIM10_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM10
2255 #define __HAL_FREEZE_TIM11_DBGMCU __HAL_DBGMCU_FREEZE_TIM11
2256 #define __HAL_UNFREEZE_TIM11_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM11
2257 #define __HAL_FREEZE_TIM12_DBGMCU __HAL_DBGMCU_FREEZE_TIM12
2258 #define __HAL_UNFREEZE_TIM12_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM12
2259 #define __HAL_FREEZE_TIM13_DBGMCU __HAL_DBGMCU_FREEZE_TIM13
2260 #define __HAL_UNFREEZE_TIM13_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM13
2261 #define __HAL_FREEZE_TIM14_DBGMCU __HAL_DBGMCU_FREEZE_TIM14
2262 #define __HAL_UNFREEZE_TIM14_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM14
2263 #define __HAL_FREEZE_CAN2_DBGMCU __HAL_DBGMCU_FREEZE_CAN2
2264 #define __HAL_UNFREEZE_CAN2_DBGMCU __HAL_DBGMCU_UNFREEZE_CAN2
2265 
2266 
2267 #define __HAL_FREEZE_TIM15_DBGMCU __HAL_DBGMCU_FREEZE_TIM15
2268 #define __HAL_UNFREEZE_TIM15_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM15
2269 #define __HAL_FREEZE_TIM16_DBGMCU __HAL_DBGMCU_FREEZE_TIM16
2270 #define __HAL_UNFREEZE_TIM16_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM16
2271 #define __HAL_FREEZE_TIM17_DBGMCU __HAL_DBGMCU_FREEZE_TIM17
2272 #define __HAL_UNFREEZE_TIM17_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM17
2273 #define __HAL_FREEZE_RTC_DBGMCU __HAL_DBGMCU_FREEZE_RTC
2274 #define __HAL_UNFREEZE_RTC_DBGMCU __HAL_DBGMCU_UNFREEZE_RTC
2275 #if defined(STM32H7)
2276 #define __HAL_FREEZE_WWDG_DBGMCU __HAL_DBGMCU_FREEZE_WWDG1
2277 #define __HAL_UNFREEZE_WWDG_DBGMCU __HAL_DBGMCU_UnFreeze_WWDG1
2278 #define __HAL_FREEZE_IWDG_DBGMCU __HAL_DBGMCU_FREEZE_IWDG1
2279 #define __HAL_UNFREEZE_IWDG_DBGMCU __HAL_DBGMCU_UnFreeze_IWDG1
2280 #else
2281 #define __HAL_FREEZE_WWDG_DBGMCU __HAL_DBGMCU_FREEZE_WWDG
2282 #define __HAL_UNFREEZE_WWDG_DBGMCU __HAL_DBGMCU_UNFREEZE_WWDG
2283 #define __HAL_FREEZE_IWDG_DBGMCU __HAL_DBGMCU_FREEZE_IWDG
2284 #define __HAL_UNFREEZE_IWDG_DBGMCU __HAL_DBGMCU_UNFREEZE_IWDG
2285 #endif /* STM32H7 */
2286 #define __HAL_FREEZE_I2C1_TIMEOUT_DBGMCU __HAL_DBGMCU_FREEZE_I2C1_TIMEOUT
2287 #define __HAL_UNFREEZE_I2C1_TIMEOUT_DBGMCU __HAL_DBGMCU_UNFREEZE_I2C1_TIMEOUT
2288 #define __HAL_FREEZE_I2C2_TIMEOUT_DBGMCU __HAL_DBGMCU_FREEZE_I2C2_TIMEOUT
2289 #define __HAL_UNFREEZE_I2C2_TIMEOUT_DBGMCU __HAL_DBGMCU_UNFREEZE_I2C2_TIMEOUT
2290 #define __HAL_FREEZE_I2C3_TIMEOUT_DBGMCU __HAL_DBGMCU_FREEZE_I2C3_TIMEOUT
2291 #define __HAL_UNFREEZE_I2C3_TIMEOUT_DBGMCU __HAL_DBGMCU_UNFREEZE_I2C3_TIMEOUT
2292 #define __HAL_FREEZE_CAN1_DBGMCU __HAL_DBGMCU_FREEZE_CAN1
2293 #define __HAL_UNFREEZE_CAN1_DBGMCU __HAL_DBGMCU_UNFREEZE_CAN1
2294 #define __HAL_FREEZE_LPTIM1_DBGMCU __HAL_DBGMCU_FREEZE_LPTIM1
2295 #define __HAL_UNFREEZE_LPTIM1_DBGMCU __HAL_DBGMCU_UNFREEZE_LPTIM1
2296 #define __HAL_FREEZE_LPTIM2_DBGMCU __HAL_DBGMCU_FREEZE_LPTIM2
2297 #define __HAL_UNFREEZE_LPTIM2_DBGMCU __HAL_DBGMCU_UNFREEZE_LPTIM2
2298 
2299 /**
2300   * @}
2301   */
2302 
2303 /** @defgroup HAL_COMP_Aliased_Macros HAL COMP Aliased Macros maintained for legacy purpose
2304   * @{
2305   */
2306 #if defined(STM32F3)
2307 #define COMP_START                                       __HAL_COMP_ENABLE
2308 #define COMP_STOP                                        __HAL_COMP_DISABLE
2309 #define COMP_LOCK                                        __HAL_COMP_LOCK
2310 
2311 #if defined(STM32F301x8) || defined(STM32F302x8) || defined(STM32F318xx) || defined(STM32F303x8) || \
2312     defined(STM32F334x8) || defined(STM32F328xx)
2313 #define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__)   (((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE() : \
2314                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_RISING_EDGE() : \
2315                                                           __HAL_COMP_COMP6_EXTI_ENABLE_RISING_EDGE())
2316 #define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE() : \
2317                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_RISING_EDGE() : \
2318                                                           __HAL_COMP_COMP6_EXTI_DISABLE_RISING_EDGE())
2319 #define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE() : \
2320                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_FALLING_EDGE() : \
2321                                                           __HAL_COMP_COMP6_EXTI_ENABLE_FALLING_EDGE())
2322 #define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE() : \
2323                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_FALLING_EDGE() : \
2324                                                           __HAL_COMP_COMP6_EXTI_DISABLE_FALLING_EDGE())
2325 #define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__)          (((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_IT() : \
2326                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_IT() : \
2327                                                           __HAL_COMP_COMP6_EXTI_ENABLE_IT())
2328 #define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__)         (((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_IT() : \
2329                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_IT() : \
2330                                                           __HAL_COMP_COMP6_EXTI_DISABLE_IT())
2331 #define __HAL_COMP_EXTI_GET_FLAG(__FLAG__)               (((__FLAG__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_GET_FLAG() : \
2332                                                           ((__FLAG__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_GET_FLAG() : \
2333                                                           __HAL_COMP_COMP6_EXTI_GET_FLAG())
2334 #define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__)             (((__FLAG__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_CLEAR_FLAG() : \
2335                                                           ((__FLAG__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_CLEAR_FLAG() : \
2336                                                           __HAL_COMP_COMP6_EXTI_CLEAR_FLAG())
2337 #endif
2338 #if defined(STM32F302xE) || defined(STM32F302xC)
2339 #define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__)   (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
2340                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE() : \
2341                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_RISING_EDGE() : \
2342                                                           __HAL_COMP_COMP6_EXTI_ENABLE_RISING_EDGE())
2343 #define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_RISING_EDGE() : \
2344                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE() : \
2345                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_RISING_EDGE() : \
2346                                                           __HAL_COMP_COMP6_EXTI_DISABLE_RISING_EDGE())
2347 #define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
2348                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE() : \
2349                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_FALLING_EDGE() : \
2350                                                           __HAL_COMP_COMP6_EXTI_ENABLE_FALLING_EDGE())
2351 #define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_FALLING_EDGE() : \
2352                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE() : \
2353                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_FALLING_EDGE() : \
2354                                                           __HAL_COMP_COMP6_EXTI_DISABLE_FALLING_EDGE())
2355 #define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__)          (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_IT() : \
2356                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_IT() : \
2357                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_IT() : \
2358                                                           __HAL_COMP_COMP6_EXTI_ENABLE_IT())
2359 #define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__)         (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_IT() : \
2360                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_IT() : \
2361                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_IT() : \
2362                                                           __HAL_COMP_COMP6_EXTI_DISABLE_IT())
2363 #define __HAL_COMP_EXTI_GET_FLAG(__FLAG__)               (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_GET_FLAG() : \
2364                                                           ((__FLAG__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_GET_FLAG() : \
2365                                                           ((__FLAG__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_GET_FLAG() : \
2366                                                           __HAL_COMP_COMP6_EXTI_GET_FLAG())
2367 #define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__)             (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_CLEAR_FLAG() : \
2368                                                           ((__FLAG__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_CLEAR_FLAG() : \
2369                                                           ((__FLAG__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_CLEAR_FLAG() : \
2370                                                           __HAL_COMP_COMP6_EXTI_CLEAR_FLAG())
2371 #endif
2372 #if defined(STM32F303xE) || defined(STM32F398xx) || defined(STM32F303xC) || defined(STM32F358xx)
2373 #define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__)   (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
2374                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE() : \
2375                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_ENABLE_RISING_EDGE() : \
2376                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_RISING_EDGE() : \
2377                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_ENABLE_RISING_EDGE() : \
2378                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_ENABLE_RISING_EDGE() : \
2379                                                           __HAL_COMP_COMP7_EXTI_ENABLE_RISING_EDGE())
2380 #define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_RISING_EDGE() : \
2381                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE() : \
2382                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_DISABLE_RISING_EDGE() : \
2383                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_RISING_EDGE() : \
2384                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_DISABLE_RISING_EDGE() : \
2385                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_DISABLE_RISING_EDGE() : \
2386                                                           __HAL_COMP_COMP7_EXTI_DISABLE_RISING_EDGE())
2387 #define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
2388                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE() : \
2389                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_ENABLE_FALLING_EDGE() : \
2390                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_FALLING_EDGE() : \
2391                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_ENABLE_FALLING_EDGE() : \
2392                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_ENABLE_FALLING_EDGE() : \
2393                                                           __HAL_COMP_COMP7_EXTI_ENABLE_FALLING_EDGE())
2394 #define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_FALLING_EDGE() : \
2395                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE() : \
2396                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_DISABLE_FALLING_EDGE() : \
2397                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_FALLING_EDGE() : \
2398                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_DISABLE_FALLING_EDGE() : \
2399                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_DISABLE_FALLING_EDGE() : \
2400                                                           __HAL_COMP_COMP7_EXTI_DISABLE_FALLING_EDGE())
2401 #define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__)          (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_IT() : \
2402                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_IT() : \
2403                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_ENABLE_IT() : \
2404                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_IT() : \
2405                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_ENABLE_IT() : \
2406                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_ENABLE_IT() : \
2407                                                           __HAL_COMP_COMP7_EXTI_ENABLE_IT())
2408 #define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__)         (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_IT() : \
2409                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_IT() : \
2410                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_DISABLE_IT() : \
2411                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_IT() : \
2412                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_DISABLE_IT() : \
2413                                                           ((__EXTILINE__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_DISABLE_IT() : \
2414                                                           __HAL_COMP_COMP7_EXTI_DISABLE_IT())
2415 #define __HAL_COMP_EXTI_GET_FLAG(__FLAG__)               (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_GET_FLAG() : \
2416                                                           ((__FLAG__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_GET_FLAG() : \
2417                                                           ((__FLAG__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_GET_FLAG() : \
2418                                                           ((__FLAG__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_GET_FLAG() : \
2419                                                           ((__FLAG__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_GET_FLAG() : \
2420                                                           ((__FLAG__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_GET_FLAG() : \
2421                                                           __HAL_COMP_COMP7_EXTI_GET_FLAG())
2422 #define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__)             (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_CLEAR_FLAG() : \
2423                                                           ((__FLAG__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_CLEAR_FLAG() : \
2424                                                           ((__FLAG__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_CLEAR_FLAG() : \
2425                                                           ((__FLAG__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_CLEAR_FLAG() : \
2426                                                           ((__FLAG__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_CLEAR_FLAG() : \
2427                                                           ((__FLAG__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_CLEAR_FLAG() : \
2428                                                           __HAL_COMP_COMP7_EXTI_CLEAR_FLAG())
2429 #endif
2430 #if defined(STM32F373xC) ||defined(STM32F378xx)
2431 #define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__)   (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
2432                                                           __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE())
2433 #define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_RISING_EDGE() : \
2434                                                           __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE())
2435 #define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
2436                                                           __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE())
2437 #define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_FALLING_EDGE() : \
2438                                                           __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE())
2439 #define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__)          (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_IT() : \
2440                                                           __HAL_COMP_COMP2_EXTI_ENABLE_IT())
2441 #define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__)         (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_IT() : \
2442                                                           __HAL_COMP_COMP2_EXTI_DISABLE_IT())
2443 #define __HAL_COMP_EXTI_GET_FLAG(__FLAG__)               (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_GET_FLAG() : \
2444                                                           __HAL_COMP_COMP2_EXTI_GET_FLAG())
2445 #define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__)             (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_CLEAR_FLAG() : \
2446                                                           __HAL_COMP_COMP2_EXTI_CLEAR_FLAG())
2447 #endif
2448 #else
2449 #define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__)   (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
2450                                                           __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE())
2451 #define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_RISING_EDGE() : \
2452                                                           __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE())
2453 #define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
2454                                                           __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE())
2455 #define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_FALLING_EDGE() : \
2456                                                           __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE())
2457 #define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__)          (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_IT() : \
2458                                                           __HAL_COMP_COMP2_EXTI_ENABLE_IT())
2459 #define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__)         (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_IT() : \
2460                                                           __HAL_COMP_COMP2_EXTI_DISABLE_IT())
2461 #define __HAL_COMP_EXTI_GET_FLAG(__FLAG__)               (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_GET_FLAG() : \
2462                                                           __HAL_COMP_COMP2_EXTI_GET_FLAG())
2463 #define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__)             (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_CLEAR_FLAG() : \
2464                                                           __HAL_COMP_COMP2_EXTI_CLEAR_FLAG())
2465 #endif
2466 
2467 #define __HAL_COMP_GET_EXTI_LINE  COMP_GET_EXTI_LINE
2468 
2469 #if defined(STM32L0) || defined(STM32L4)
2470 /* Note: On these STM32 families, the only argument of this macro             */
2471 /*       is COMP_FLAG_LOCK.                                                   */
2472 /*       This macro is replaced by __HAL_COMP_IS_LOCKED with only HAL handle  */
2473 /*       argument.                                                            */
2474 #define __HAL_COMP_GET_FLAG(__HANDLE__, __FLAG__)  (__HAL_COMP_IS_LOCKED(__HANDLE__))
2475 #endif
2476 /**
2477   * @}
2478   */
2479 
2480 #if defined(STM32L0) || defined(STM32L4)
2481 /** @defgroup HAL_COMP_Aliased_Functions HAL COMP Aliased Functions maintained for legacy purpose
2482   * @{
2483   */
2484 #define HAL_COMP_Start_IT       HAL_COMP_Start /* Function considered as legacy as EXTI event or IT configuration is
2485                                                   done into HAL_COMP_Init() */
2486 #define HAL_COMP_Stop_IT        HAL_COMP_Stop  /* Function considered as legacy as EXTI event or IT configuration is
2487                                                   done into HAL_COMP_Init() */
2488 /**
2489   * @}
2490   */
2491 #endif
2492 
2493 /** @defgroup HAL_DAC_Aliased_Macros HAL DAC Aliased Macros maintained for legacy purpose
2494   * @{
2495   */
2496 
2497 #define IS_DAC_WAVE(WAVE) (((WAVE) == DAC_WAVE_NONE) || \
2498                            ((WAVE) == DAC_WAVE_NOISE)|| \
2499                            ((WAVE) == DAC_WAVE_TRIANGLE))
2500 
2501 /**
2502   * @}
2503   */
2504 
2505 /** @defgroup HAL_FLASH_Aliased_Macros HAL FLASH Aliased Macros maintained for legacy purpose
2506   * @{
2507   */
2508 
2509 #define IS_WRPAREA          IS_OB_WRPAREA
2510 #define IS_TYPEPROGRAM      IS_FLASH_TYPEPROGRAM
2511 #define IS_TYPEPROGRAMFLASH IS_FLASH_TYPEPROGRAM
2512 #define IS_TYPEERASE        IS_FLASH_TYPEERASE
2513 #define IS_NBSECTORS        IS_FLASH_NBSECTORS
2514 #define IS_OB_WDG_SOURCE    IS_OB_IWDG_SOURCE
2515 
2516 /**
2517   * @}
2518   */
2519 
2520 /** @defgroup HAL_I2C_Aliased_Macros HAL I2C Aliased Macros maintained for legacy purpose
2521   * @{
2522   */
2523 
2524 #define __HAL_I2C_RESET_CR2             I2C_RESET_CR2
2525 #define __HAL_I2C_GENERATE_START        I2C_GENERATE_START
2526 #if defined(STM32F1)
2527 #define __HAL_I2C_FREQ_RANGE            I2C_FREQRANGE
2528 #else
2529 #define __HAL_I2C_FREQ_RANGE            I2C_FREQ_RANGE
2530 #endif /* STM32F1 */
2531 #define __HAL_I2C_RISE_TIME             I2C_RISE_TIME
2532 #define __HAL_I2C_SPEED_STANDARD        I2C_SPEED_STANDARD
2533 #define __HAL_I2C_SPEED_FAST            I2C_SPEED_FAST
2534 #define __HAL_I2C_SPEED                 I2C_SPEED
2535 #define __HAL_I2C_7BIT_ADD_WRITE        I2C_7BIT_ADD_WRITE
2536 #define __HAL_I2C_7BIT_ADD_READ         I2C_7BIT_ADD_READ
2537 #define __HAL_I2C_10BIT_ADDRESS         I2C_10BIT_ADDRESS
2538 #define __HAL_I2C_10BIT_HEADER_WRITE    I2C_10BIT_HEADER_WRITE
2539 #define __HAL_I2C_10BIT_HEADER_READ     I2C_10BIT_HEADER_READ
2540 #define __HAL_I2C_MEM_ADD_MSB           I2C_MEM_ADD_MSB
2541 #define __HAL_I2C_MEM_ADD_LSB           I2C_MEM_ADD_LSB
2542 #define __HAL_I2C_FREQRANGE             I2C_FREQRANGE
2543 /**
2544   * @}
2545   */
2546 
2547 /** @defgroup HAL_I2S_Aliased_Macros HAL I2S Aliased Macros maintained for legacy purpose
2548   * @{
2549   */
2550 
2551 #define IS_I2S_INSTANCE                 IS_I2S_ALL_INSTANCE
2552 #define IS_I2S_INSTANCE_EXT             IS_I2S_ALL_INSTANCE_EXT
2553 
2554 #if defined(STM32H7)
2555 #define __HAL_I2S_CLEAR_FREFLAG       __HAL_I2S_CLEAR_TIFREFLAG
2556 #endif
2557 
2558 /**
2559   * @}
2560   */
2561 
2562 /** @defgroup HAL_IRDA_Aliased_Macros HAL IRDA Aliased Macros maintained for legacy purpose
2563   * @{
2564   */
2565 
2566 #define __IRDA_DISABLE                  __HAL_IRDA_DISABLE
2567 #define __IRDA_ENABLE                   __HAL_IRDA_ENABLE
2568 
2569 #define __HAL_IRDA_GETCLOCKSOURCE       IRDA_GETCLOCKSOURCE
2570 #define __HAL_IRDA_MASK_COMPUTATION     IRDA_MASK_COMPUTATION
2571 #define __IRDA_GETCLOCKSOURCE           IRDA_GETCLOCKSOURCE
2572 #define __IRDA_MASK_COMPUTATION         IRDA_MASK_COMPUTATION
2573 
2574 #define IS_IRDA_ONEBIT_SAMPLE           IS_IRDA_ONE_BIT_SAMPLE
2575 
2576 
2577 /**
2578   * @}
2579   */
2580 
2581 
2582 /** @defgroup HAL_IWDG_Aliased_Macros HAL IWDG Aliased Macros maintained for legacy purpose
2583   * @{
2584   */
2585 #define __HAL_IWDG_ENABLE_WRITE_ACCESS  IWDG_ENABLE_WRITE_ACCESS
2586 #define __HAL_IWDG_DISABLE_WRITE_ACCESS IWDG_DISABLE_WRITE_ACCESS
2587 /**
2588   * @}
2589   */
2590 
2591 
2592 /** @defgroup HAL_LPTIM_Aliased_Macros HAL LPTIM Aliased Macros maintained for legacy purpose
2593   * @{
2594   */
2595 
2596 #define __HAL_LPTIM_ENABLE_INTERRUPT    __HAL_LPTIM_ENABLE_IT
2597 #define __HAL_LPTIM_DISABLE_INTERRUPT   __HAL_LPTIM_DISABLE_IT
2598 #define __HAL_LPTIM_GET_ITSTATUS        __HAL_LPTIM_GET_IT_SOURCE
2599 
2600 /**
2601   * @}
2602   */
2603 
2604 
2605 /** @defgroup HAL_OPAMP_Aliased_Macros HAL OPAMP Aliased Macros maintained for legacy purpose
2606   * @{
2607   */
2608 #define __OPAMP_CSR_OPAXPD                OPAMP_CSR_OPAXPD
2609 #define __OPAMP_CSR_S3SELX                OPAMP_CSR_S3SELX
2610 #define __OPAMP_CSR_S4SELX                OPAMP_CSR_S4SELX
2611 #define __OPAMP_CSR_S5SELX                OPAMP_CSR_S5SELX
2612 #define __OPAMP_CSR_S6SELX                OPAMP_CSR_S6SELX
2613 #define __OPAMP_CSR_OPAXCAL_L             OPAMP_CSR_OPAXCAL_L
2614 #define __OPAMP_CSR_OPAXCAL_H             OPAMP_CSR_OPAXCAL_H
2615 #define __OPAMP_CSR_OPAXLPM               OPAMP_CSR_OPAXLPM
2616 #define __OPAMP_CSR_ALL_SWITCHES          OPAMP_CSR_ALL_SWITCHES
2617 #define __OPAMP_CSR_ANAWSELX              OPAMP_CSR_ANAWSELX
2618 #define __OPAMP_CSR_OPAXCALOUT            OPAMP_CSR_OPAXCALOUT
2619 #define __OPAMP_OFFSET_TRIM_BITSPOSITION  OPAMP_OFFSET_TRIM_BITSPOSITION
2620 #define __OPAMP_OFFSET_TRIM_SET           OPAMP_OFFSET_TRIM_SET
2621 
2622 /**
2623   * @}
2624   */
2625 
2626 
2627 /** @defgroup HAL_PWR_Aliased_Macros HAL PWR Aliased Macros maintained for legacy purpose
2628   * @{
2629   */
2630 #define __HAL_PVD_EVENT_DISABLE                                  __HAL_PWR_PVD_EXTI_DISABLE_EVENT
2631 #define __HAL_PVD_EVENT_ENABLE                                   __HAL_PWR_PVD_EXTI_ENABLE_EVENT
2632 #define __HAL_PVD_EXTI_FALLINGTRIGGER_DISABLE                    __HAL_PWR_PVD_EXTI_DISABLE_FALLING_EDGE
2633 #define __HAL_PVD_EXTI_FALLINGTRIGGER_ENABLE                     __HAL_PWR_PVD_EXTI_ENABLE_FALLING_EDGE
2634 #define __HAL_PVD_EXTI_RISINGTRIGGER_DISABLE                     __HAL_PWR_PVD_EXTI_DISABLE_RISING_EDGE
2635 #define __HAL_PVD_EXTI_RISINGTRIGGER_ENABLE                      __HAL_PWR_PVD_EXTI_ENABLE_RISING_EDGE
2636 #define __HAL_PVM_EVENT_DISABLE                                  __HAL_PWR_PVM_EVENT_DISABLE
2637 #define __HAL_PVM_EVENT_ENABLE                                   __HAL_PWR_PVM_EVENT_ENABLE
2638 #define __HAL_PVM_EXTI_FALLINGTRIGGER_DISABLE                    __HAL_PWR_PVM_EXTI_FALLINGTRIGGER_DISABLE
2639 #define __HAL_PVM_EXTI_FALLINGTRIGGER_ENABLE                     __HAL_PWR_PVM_EXTI_FALLINGTRIGGER_ENABLE
2640 #define __HAL_PVM_EXTI_RISINGTRIGGER_DISABLE                     __HAL_PWR_PVM_EXTI_RISINGTRIGGER_DISABLE
2641 #define __HAL_PVM_EXTI_RISINGTRIGGER_ENABLE                      __HAL_PWR_PVM_EXTI_RISINGTRIGGER_ENABLE
2642 #define __HAL_PWR_INTERNALWAKEUP_DISABLE                         HAL_PWREx_DisableInternalWakeUpLine
2643 #define __HAL_PWR_INTERNALWAKEUP_ENABLE                          HAL_PWREx_EnableInternalWakeUpLine
2644 #define __HAL_PWR_PULL_UP_DOWN_CONFIG_DISABLE                    HAL_PWREx_DisablePullUpPullDownConfig
2645 #define __HAL_PWR_PULL_UP_DOWN_CONFIG_ENABLE                     HAL_PWREx_EnablePullUpPullDownConfig
2646 #define __HAL_PWR_PVD_EXTI_CLEAR_EGDE_TRIGGER()                  do { __HAL_PWR_PVD_EXTI_DISABLE_RISING_EDGE(); \
2647                                                                       __HAL_PWR_PVD_EXTI_DISABLE_FALLING_EDGE(); \
2648                                                                     } while(0)
2649 #define __HAL_PWR_PVD_EXTI_EVENT_DISABLE                         __HAL_PWR_PVD_EXTI_DISABLE_EVENT
2650 #define __HAL_PWR_PVD_EXTI_EVENT_ENABLE                          __HAL_PWR_PVD_EXTI_ENABLE_EVENT
2651 #define __HAL_PWR_PVD_EXTI_FALLINGTRIGGER_DISABLE                __HAL_PWR_PVD_EXTI_DISABLE_FALLING_EDGE
2652 #define __HAL_PWR_PVD_EXTI_FALLINGTRIGGER_ENABLE                 __HAL_PWR_PVD_EXTI_ENABLE_FALLING_EDGE
2653 #define __HAL_PWR_PVD_EXTI_RISINGTRIGGER_DISABLE                 __HAL_PWR_PVD_EXTI_DISABLE_RISING_EDGE
2654 #define __HAL_PWR_PVD_EXTI_RISINGTRIGGER_ENABLE                  __HAL_PWR_PVD_EXTI_ENABLE_RISING_EDGE
2655 #define __HAL_PWR_PVD_EXTI_SET_FALLING_EGDE_TRIGGER              __HAL_PWR_PVD_EXTI_ENABLE_FALLING_EDGE
2656 #define __HAL_PWR_PVD_EXTI_SET_RISING_EDGE_TRIGGER               __HAL_PWR_PVD_EXTI_ENABLE_RISING_EDGE
2657 #define __HAL_PWR_PVM_DISABLE()                                  do { HAL_PWREx_DisablePVM1();HAL_PWREx_DisablePVM2(); \
2658                                                                       HAL_PWREx_DisablePVM3();HAL_PWREx_DisablePVM4(); \
2659                                                                     } while(0)
2660 #define __HAL_PWR_PVM_ENABLE()                                   do { HAL_PWREx_EnablePVM1();HAL_PWREx_EnablePVM2(); \
2661                                                                       HAL_PWREx_EnablePVM3();HAL_PWREx_EnablePVM4(); \
2662                                                                     } while(0)
2663 #define __HAL_PWR_SRAM2CONTENT_PRESERVE_DISABLE                  HAL_PWREx_DisableSRAM2ContentRetention
2664 #define __HAL_PWR_SRAM2CONTENT_PRESERVE_ENABLE                   HAL_PWREx_EnableSRAM2ContentRetention
2665 #define __HAL_PWR_VDDIO2_DISABLE                                 HAL_PWREx_DisableVddIO2
2666 #define __HAL_PWR_VDDIO2_ENABLE                                  HAL_PWREx_EnableVddIO2
2667 #define __HAL_PWR_VDDIO2_EXTI_CLEAR_EGDE_TRIGGER                 __HAL_PWR_VDDIO2_EXTI_DISABLE_FALLING_EDGE
2668 #define __HAL_PWR_VDDIO2_EXTI_SET_FALLING_EGDE_TRIGGER           __HAL_PWR_VDDIO2_EXTI_ENABLE_FALLING_EDGE
2669 #define __HAL_PWR_VDDUSB_DISABLE                                 HAL_PWREx_DisableVddUSB
2670 #define __HAL_PWR_VDDUSB_ENABLE                                  HAL_PWREx_EnableVddUSB
2671 
2672 #if defined (STM32F4)
2673 #define __HAL_PVD_EXTI_ENABLE_IT(PWR_EXTI_LINE_PVD)         __HAL_PWR_PVD_EXTI_ENABLE_IT()
2674 #define __HAL_PVD_EXTI_DISABLE_IT(PWR_EXTI_LINE_PVD)        __HAL_PWR_PVD_EXTI_DISABLE_IT()
2675 #define __HAL_PVD_EXTI_GET_FLAG(PWR_EXTI_LINE_PVD)          __HAL_PWR_PVD_EXTI_GET_FLAG()
2676 #define __HAL_PVD_EXTI_CLEAR_FLAG(PWR_EXTI_LINE_PVD)        __HAL_PWR_PVD_EXTI_CLEAR_FLAG()
2677 #define __HAL_PVD_EXTI_GENERATE_SWIT(PWR_EXTI_LINE_PVD)     __HAL_PWR_PVD_EXTI_GENERATE_SWIT()
2678 #else
2679 #define __HAL_PVD_EXTI_CLEAR_FLAG                                __HAL_PWR_PVD_EXTI_CLEAR_FLAG
2680 #define __HAL_PVD_EXTI_DISABLE_IT                                __HAL_PWR_PVD_EXTI_DISABLE_IT
2681 #define __HAL_PVD_EXTI_ENABLE_IT                                 __HAL_PWR_PVD_EXTI_ENABLE_IT
2682 #define __HAL_PVD_EXTI_GENERATE_SWIT                             __HAL_PWR_PVD_EXTI_GENERATE_SWIT
2683 #define __HAL_PVD_EXTI_GET_FLAG                                  __HAL_PWR_PVD_EXTI_GET_FLAG
2684 #endif /* STM32F4 */
2685 /**
2686   * @}
2687   */
2688 
2689 
2690 /** @defgroup HAL_RCC_Aliased HAL RCC Aliased maintained for legacy purpose
2691   * @{
2692   */
2693 
2694 #define RCC_StopWakeUpClock_MSI     RCC_STOP_WAKEUPCLOCK_MSI
2695 #define RCC_StopWakeUpClock_HSI     RCC_STOP_WAKEUPCLOCK_HSI
2696 
2697 #define HAL_RCC_CCSCallback HAL_RCC_CSSCallback
2698 #define HAL_RC48_EnableBuffer_Cmd(cmd) (((cmd)==ENABLE) ? \
2699                                         HAL_RCCEx_EnableHSI48_VREFINT() : HAL_RCCEx_DisableHSI48_VREFINT())
2700 
2701 #define __ADC_CLK_DISABLE          __HAL_RCC_ADC_CLK_DISABLE
2702 #define __ADC_CLK_ENABLE           __HAL_RCC_ADC_CLK_ENABLE
2703 #define __ADC_CLK_SLEEP_DISABLE    __HAL_RCC_ADC_CLK_SLEEP_DISABLE
2704 #define __ADC_CLK_SLEEP_ENABLE     __HAL_RCC_ADC_CLK_SLEEP_ENABLE
2705 #define __ADC_FORCE_RESET          __HAL_RCC_ADC_FORCE_RESET
2706 #define __ADC_RELEASE_RESET        __HAL_RCC_ADC_RELEASE_RESET
2707 #define __ADC1_CLK_DISABLE         __HAL_RCC_ADC1_CLK_DISABLE
2708 #define __ADC1_CLK_ENABLE          __HAL_RCC_ADC1_CLK_ENABLE
2709 #define __ADC1_FORCE_RESET         __HAL_RCC_ADC1_FORCE_RESET
2710 #define __ADC1_RELEASE_RESET       __HAL_RCC_ADC1_RELEASE_RESET
2711 #define __ADC1_CLK_SLEEP_ENABLE    __HAL_RCC_ADC1_CLK_SLEEP_ENABLE
2712 #define __ADC1_CLK_SLEEP_DISABLE   __HAL_RCC_ADC1_CLK_SLEEP_DISABLE
2713 #define __ADC2_CLK_DISABLE         __HAL_RCC_ADC2_CLK_DISABLE
2714 #define __ADC2_CLK_ENABLE          __HAL_RCC_ADC2_CLK_ENABLE
2715 #define __ADC2_FORCE_RESET __HAL_RCC_ADC2_FORCE_RESET
2716 #define __ADC2_RELEASE_RESET __HAL_RCC_ADC2_RELEASE_RESET
2717 #define __ADC3_CLK_DISABLE __HAL_RCC_ADC3_CLK_DISABLE
2718 #define __ADC3_CLK_ENABLE __HAL_RCC_ADC3_CLK_ENABLE
2719 #define __ADC3_FORCE_RESET __HAL_RCC_ADC3_FORCE_RESET
2720 #define __ADC3_RELEASE_RESET __HAL_RCC_ADC3_RELEASE_RESET
2721 #define __AES_CLK_DISABLE __HAL_RCC_AES_CLK_DISABLE
2722 #define __AES_CLK_ENABLE __HAL_RCC_AES_CLK_ENABLE
2723 #define __AES_CLK_SLEEP_DISABLE __HAL_RCC_AES_CLK_SLEEP_DISABLE
2724 #define __AES_CLK_SLEEP_ENABLE __HAL_RCC_AES_CLK_SLEEP_ENABLE
2725 #define __AES_FORCE_RESET __HAL_RCC_AES_FORCE_RESET
2726 #define __AES_RELEASE_RESET __HAL_RCC_AES_RELEASE_RESET
2727 #define __CRYP_CLK_SLEEP_ENABLE      __HAL_RCC_CRYP_CLK_SLEEP_ENABLE
2728 #define __CRYP_CLK_SLEEP_DISABLE  __HAL_RCC_CRYP_CLK_SLEEP_DISABLE
2729 #define __CRYP_CLK_ENABLE  __HAL_RCC_CRYP_CLK_ENABLE
2730 #define __CRYP_CLK_DISABLE  __HAL_RCC_CRYP_CLK_DISABLE
2731 #define __CRYP_FORCE_RESET       __HAL_RCC_CRYP_FORCE_RESET
2732 #define __CRYP_RELEASE_RESET  __HAL_RCC_CRYP_RELEASE_RESET
2733 #define __AFIO_CLK_DISABLE __HAL_RCC_AFIO_CLK_DISABLE
2734 #define __AFIO_CLK_ENABLE __HAL_RCC_AFIO_CLK_ENABLE
2735 #define __AFIO_FORCE_RESET __HAL_RCC_AFIO_FORCE_RESET
2736 #define __AFIO_RELEASE_RESET __HAL_RCC_AFIO_RELEASE_RESET
2737 #define __AHB_FORCE_RESET __HAL_RCC_AHB_FORCE_RESET
2738 #define __AHB_RELEASE_RESET __HAL_RCC_AHB_RELEASE_RESET
2739 #define __AHB1_FORCE_RESET __HAL_RCC_AHB1_FORCE_RESET
2740 #define __AHB1_RELEASE_RESET __HAL_RCC_AHB1_RELEASE_RESET
2741 #define __AHB2_FORCE_RESET __HAL_RCC_AHB2_FORCE_RESET
2742 #define __AHB2_RELEASE_RESET __HAL_RCC_AHB2_RELEASE_RESET
2743 #define __AHB3_FORCE_RESET __HAL_RCC_AHB3_FORCE_RESET
2744 #define __AHB3_RELEASE_RESET __HAL_RCC_AHB3_RELEASE_RESET
2745 #define __APB1_FORCE_RESET __HAL_RCC_APB1_FORCE_RESET
2746 #define __APB1_RELEASE_RESET __HAL_RCC_APB1_RELEASE_RESET
2747 #define __APB2_FORCE_RESET __HAL_RCC_APB2_FORCE_RESET
2748 #define __APB2_RELEASE_RESET __HAL_RCC_APB2_RELEASE_RESET
2749 #if defined(STM32C0)
2750 #define __HAL_RCC_APB1_FORCE_RESET    __HAL_RCC_APB1_GRP1_FORCE_RESET
2751 #define __HAL_RCC_APB1_RELEASE_RESET  __HAL_RCC_APB1_GRP1_RELEASE_RESET
2752 #define __HAL_RCC_APB2_FORCE_RESET    __HAL_RCC_APB1_GRP2_FORCE_RESET
2753 #define __HAL_RCC_APB2_RELEASE_RESET  __HAL_RCC_APB1_GRP2_RELEASE_RESET
2754 #endif /* STM32C0 */
2755 #define __BKP_CLK_DISABLE __HAL_RCC_BKP_CLK_DISABLE
2756 #define __BKP_CLK_ENABLE __HAL_RCC_BKP_CLK_ENABLE
2757 #define __BKP_FORCE_RESET __HAL_RCC_BKP_FORCE_RESET
2758 #define __BKP_RELEASE_RESET __HAL_RCC_BKP_RELEASE_RESET
2759 #define __CAN1_CLK_DISABLE __HAL_RCC_CAN1_CLK_DISABLE
2760 #define __CAN1_CLK_ENABLE __HAL_RCC_CAN1_CLK_ENABLE
2761 #define __CAN1_CLK_SLEEP_DISABLE __HAL_RCC_CAN1_CLK_SLEEP_DISABLE
2762 #define __CAN1_CLK_SLEEP_ENABLE __HAL_RCC_CAN1_CLK_SLEEP_ENABLE
2763 #define __CAN1_FORCE_RESET __HAL_RCC_CAN1_FORCE_RESET
2764 #define __CAN1_RELEASE_RESET __HAL_RCC_CAN1_RELEASE_RESET
2765 #define __CAN_CLK_DISABLE         __HAL_RCC_CAN1_CLK_DISABLE
2766 #define __CAN_CLK_ENABLE          __HAL_RCC_CAN1_CLK_ENABLE
2767 #define __CAN_FORCE_RESET         __HAL_RCC_CAN1_FORCE_RESET
2768 #define __CAN_RELEASE_RESET       __HAL_RCC_CAN1_RELEASE_RESET
2769 #define __CAN2_CLK_DISABLE __HAL_RCC_CAN2_CLK_DISABLE
2770 #define __CAN2_CLK_ENABLE __HAL_RCC_CAN2_CLK_ENABLE
2771 #define __CAN2_FORCE_RESET __HAL_RCC_CAN2_FORCE_RESET
2772 #define __CAN2_RELEASE_RESET __HAL_RCC_CAN2_RELEASE_RESET
2773 #define __CEC_CLK_DISABLE __HAL_RCC_CEC_CLK_DISABLE
2774 #define __CEC_CLK_ENABLE __HAL_RCC_CEC_CLK_ENABLE
2775 #define __COMP_CLK_DISABLE        __HAL_RCC_COMP_CLK_DISABLE
2776 #define __COMP_CLK_ENABLE         __HAL_RCC_COMP_CLK_ENABLE
2777 #define __COMP_FORCE_RESET        __HAL_RCC_COMP_FORCE_RESET
2778 #define __COMP_RELEASE_RESET      __HAL_RCC_COMP_RELEASE_RESET
2779 #define __COMP_CLK_SLEEP_ENABLE   __HAL_RCC_COMP_CLK_SLEEP_ENABLE
2780 #define __COMP_CLK_SLEEP_DISABLE  __HAL_RCC_COMP_CLK_SLEEP_DISABLE
2781 #define __CEC_FORCE_RESET __HAL_RCC_CEC_FORCE_RESET
2782 #define __CEC_RELEASE_RESET __HAL_RCC_CEC_RELEASE_RESET
2783 #define __CRC_CLK_DISABLE __HAL_RCC_CRC_CLK_DISABLE
2784 #define __CRC_CLK_ENABLE __HAL_RCC_CRC_CLK_ENABLE
2785 #define __CRC_CLK_SLEEP_DISABLE __HAL_RCC_CRC_CLK_SLEEP_DISABLE
2786 #define __CRC_CLK_SLEEP_ENABLE __HAL_RCC_CRC_CLK_SLEEP_ENABLE
2787 #define __CRC_FORCE_RESET __HAL_RCC_CRC_FORCE_RESET
2788 #define __CRC_RELEASE_RESET __HAL_RCC_CRC_RELEASE_RESET
2789 #define __DAC_CLK_DISABLE __HAL_RCC_DAC_CLK_DISABLE
2790 #define __DAC_CLK_ENABLE __HAL_RCC_DAC_CLK_ENABLE
2791 #define __DAC_FORCE_RESET __HAL_RCC_DAC_FORCE_RESET
2792 #define __DAC_RELEASE_RESET __HAL_RCC_DAC_RELEASE_RESET
2793 #define __DAC1_CLK_DISABLE __HAL_RCC_DAC1_CLK_DISABLE
2794 #define __DAC1_CLK_ENABLE __HAL_RCC_DAC1_CLK_ENABLE
2795 #define __DAC1_CLK_SLEEP_DISABLE __HAL_RCC_DAC1_CLK_SLEEP_DISABLE
2796 #define __DAC1_CLK_SLEEP_ENABLE __HAL_RCC_DAC1_CLK_SLEEP_ENABLE
2797 #define __DAC1_FORCE_RESET __HAL_RCC_DAC1_FORCE_RESET
2798 #define __DAC1_RELEASE_RESET __HAL_RCC_DAC1_RELEASE_RESET
2799 #define __DBGMCU_CLK_ENABLE     __HAL_RCC_DBGMCU_CLK_ENABLE
2800 #define __DBGMCU_CLK_DISABLE     __HAL_RCC_DBGMCU_CLK_DISABLE
2801 #define __DBGMCU_FORCE_RESET    __HAL_RCC_DBGMCU_FORCE_RESET
2802 #define __DBGMCU_RELEASE_RESET  __HAL_RCC_DBGMCU_RELEASE_RESET
2803 #define __DFSDM_CLK_DISABLE __HAL_RCC_DFSDM_CLK_DISABLE
2804 #define __DFSDM_CLK_ENABLE __HAL_RCC_DFSDM_CLK_ENABLE
2805 #define __DFSDM_CLK_SLEEP_DISABLE __HAL_RCC_DFSDM_CLK_SLEEP_DISABLE
2806 #define __DFSDM_CLK_SLEEP_ENABLE __HAL_RCC_DFSDM_CLK_SLEEP_ENABLE
2807 #define __DFSDM_FORCE_RESET __HAL_RCC_DFSDM_FORCE_RESET
2808 #define __DFSDM_RELEASE_RESET __HAL_RCC_DFSDM_RELEASE_RESET
2809 #define __DMA1_CLK_DISABLE __HAL_RCC_DMA1_CLK_DISABLE
2810 #define __DMA1_CLK_ENABLE __HAL_RCC_DMA1_CLK_ENABLE
2811 #define __DMA1_CLK_SLEEP_DISABLE __HAL_RCC_DMA1_CLK_SLEEP_DISABLE
2812 #define __DMA1_CLK_SLEEP_ENABLE __HAL_RCC_DMA1_CLK_SLEEP_ENABLE
2813 #define __DMA1_FORCE_RESET __HAL_RCC_DMA1_FORCE_RESET
2814 #define __DMA1_RELEASE_RESET __HAL_RCC_DMA1_RELEASE_RESET
2815 #define __DMA2_CLK_DISABLE __HAL_RCC_DMA2_CLK_DISABLE
2816 #define __DMA2_CLK_ENABLE __HAL_RCC_DMA2_CLK_ENABLE
2817 #define __DMA2_CLK_SLEEP_DISABLE __HAL_RCC_DMA2_CLK_SLEEP_DISABLE
2818 #define __DMA2_CLK_SLEEP_ENABLE __HAL_RCC_DMA2_CLK_SLEEP_ENABLE
2819 #define __DMA2_FORCE_RESET __HAL_RCC_DMA2_FORCE_RESET
2820 #define __DMA2_RELEASE_RESET __HAL_RCC_DMA2_RELEASE_RESET
2821 #define __ETHMAC_CLK_DISABLE __HAL_RCC_ETHMAC_CLK_DISABLE
2822 #define __ETHMAC_CLK_ENABLE __HAL_RCC_ETHMAC_CLK_ENABLE
2823 #define __ETHMAC_FORCE_RESET __HAL_RCC_ETHMAC_FORCE_RESET
2824 #define __ETHMAC_RELEASE_RESET __HAL_RCC_ETHMAC_RELEASE_RESET
2825 #define __ETHMACRX_CLK_DISABLE __HAL_RCC_ETHMACRX_CLK_DISABLE
2826 #define __ETHMACRX_CLK_ENABLE __HAL_RCC_ETHMACRX_CLK_ENABLE
2827 #define __ETHMACTX_CLK_DISABLE __HAL_RCC_ETHMACTX_CLK_DISABLE
2828 #define __ETHMACTX_CLK_ENABLE __HAL_RCC_ETHMACTX_CLK_ENABLE
2829 #define __FIREWALL_CLK_DISABLE __HAL_RCC_FIREWALL_CLK_DISABLE
2830 #define __FIREWALL_CLK_ENABLE __HAL_RCC_FIREWALL_CLK_ENABLE
2831 #define __FLASH_CLK_DISABLE __HAL_RCC_FLASH_CLK_DISABLE
2832 #define __FLASH_CLK_ENABLE __HAL_RCC_FLASH_CLK_ENABLE
2833 #define __FLASH_CLK_SLEEP_DISABLE __HAL_RCC_FLASH_CLK_SLEEP_DISABLE
2834 #define __FLASH_CLK_SLEEP_ENABLE __HAL_RCC_FLASH_CLK_SLEEP_ENABLE
2835 #define __FLASH_FORCE_RESET __HAL_RCC_FLASH_FORCE_RESET
2836 #define __FLASH_RELEASE_RESET __HAL_RCC_FLASH_RELEASE_RESET
2837 #define __FLITF_CLK_DISABLE       __HAL_RCC_FLITF_CLK_DISABLE
2838 #define __FLITF_CLK_ENABLE        __HAL_RCC_FLITF_CLK_ENABLE
2839 #define __FLITF_FORCE_RESET       __HAL_RCC_FLITF_FORCE_RESET
2840 #define __FLITF_RELEASE_RESET     __HAL_RCC_FLITF_RELEASE_RESET
2841 #define __FLITF_CLK_SLEEP_ENABLE  __HAL_RCC_FLITF_CLK_SLEEP_ENABLE
2842 #define __FLITF_CLK_SLEEP_DISABLE __HAL_RCC_FLITF_CLK_SLEEP_DISABLE
2843 #define __FMC_CLK_DISABLE __HAL_RCC_FMC_CLK_DISABLE
2844 #define __FMC_CLK_ENABLE __HAL_RCC_FMC_CLK_ENABLE
2845 #define __FMC_CLK_SLEEP_DISABLE __HAL_RCC_FMC_CLK_SLEEP_DISABLE
2846 #define __FMC_CLK_SLEEP_ENABLE __HAL_RCC_FMC_CLK_SLEEP_ENABLE
2847 #define __FMC_FORCE_RESET __HAL_RCC_FMC_FORCE_RESET
2848 #define __FMC_RELEASE_RESET __HAL_RCC_FMC_RELEASE_RESET
2849 #define __FSMC_CLK_DISABLE __HAL_RCC_FSMC_CLK_DISABLE
2850 #define __FSMC_CLK_ENABLE __HAL_RCC_FSMC_CLK_ENABLE
2851 #define __GPIOA_CLK_DISABLE __HAL_RCC_GPIOA_CLK_DISABLE
2852 #define __GPIOA_CLK_ENABLE __HAL_RCC_GPIOA_CLK_ENABLE
2853 #define __GPIOA_CLK_SLEEP_DISABLE __HAL_RCC_GPIOA_CLK_SLEEP_DISABLE
2854 #define __GPIOA_CLK_SLEEP_ENABLE __HAL_RCC_GPIOA_CLK_SLEEP_ENABLE
2855 #define __GPIOA_FORCE_RESET __HAL_RCC_GPIOA_FORCE_RESET
2856 #define __GPIOA_RELEASE_RESET __HAL_RCC_GPIOA_RELEASE_RESET
2857 #define __GPIOB_CLK_DISABLE __HAL_RCC_GPIOB_CLK_DISABLE
2858 #define __GPIOB_CLK_ENABLE __HAL_RCC_GPIOB_CLK_ENABLE
2859 #define __GPIOB_CLK_SLEEP_DISABLE __HAL_RCC_GPIOB_CLK_SLEEP_DISABLE
2860 #define __GPIOB_CLK_SLEEP_ENABLE __HAL_RCC_GPIOB_CLK_SLEEP_ENABLE
2861 #define __GPIOB_FORCE_RESET __HAL_RCC_GPIOB_FORCE_RESET
2862 #define __GPIOB_RELEASE_RESET __HAL_RCC_GPIOB_RELEASE_RESET
2863 #define __GPIOC_CLK_DISABLE __HAL_RCC_GPIOC_CLK_DISABLE
2864 #define __GPIOC_CLK_ENABLE __HAL_RCC_GPIOC_CLK_ENABLE
2865 #define __GPIOC_CLK_SLEEP_DISABLE __HAL_RCC_GPIOC_CLK_SLEEP_DISABLE
2866 #define __GPIOC_CLK_SLEEP_ENABLE __HAL_RCC_GPIOC_CLK_SLEEP_ENABLE
2867 #define __GPIOC_FORCE_RESET __HAL_RCC_GPIOC_FORCE_RESET
2868 #define __GPIOC_RELEASE_RESET __HAL_RCC_GPIOC_RELEASE_RESET
2869 #define __GPIOD_CLK_DISABLE __HAL_RCC_GPIOD_CLK_DISABLE
2870 #define __GPIOD_CLK_ENABLE __HAL_RCC_GPIOD_CLK_ENABLE
2871 #define __GPIOD_CLK_SLEEP_DISABLE __HAL_RCC_GPIOD_CLK_SLEEP_DISABLE
2872 #define __GPIOD_CLK_SLEEP_ENABLE __HAL_RCC_GPIOD_CLK_SLEEP_ENABLE
2873 #define __GPIOD_FORCE_RESET __HAL_RCC_GPIOD_FORCE_RESET
2874 #define __GPIOD_RELEASE_RESET __HAL_RCC_GPIOD_RELEASE_RESET
2875 #define __GPIOE_CLK_DISABLE __HAL_RCC_GPIOE_CLK_DISABLE
2876 #define __GPIOE_CLK_ENABLE __HAL_RCC_GPIOE_CLK_ENABLE
2877 #define __GPIOE_CLK_SLEEP_DISABLE __HAL_RCC_GPIOE_CLK_SLEEP_DISABLE
2878 #define __GPIOE_CLK_SLEEP_ENABLE __HAL_RCC_GPIOE_CLK_SLEEP_ENABLE
2879 #define __GPIOE_FORCE_RESET __HAL_RCC_GPIOE_FORCE_RESET
2880 #define __GPIOE_RELEASE_RESET __HAL_RCC_GPIOE_RELEASE_RESET
2881 #define __GPIOF_CLK_DISABLE __HAL_RCC_GPIOF_CLK_DISABLE
2882 #define __GPIOF_CLK_ENABLE __HAL_RCC_GPIOF_CLK_ENABLE
2883 #define __GPIOF_CLK_SLEEP_DISABLE __HAL_RCC_GPIOF_CLK_SLEEP_DISABLE
2884 #define __GPIOF_CLK_SLEEP_ENABLE __HAL_RCC_GPIOF_CLK_SLEEP_ENABLE
2885 #define __GPIOF_FORCE_RESET __HAL_RCC_GPIOF_FORCE_RESET
2886 #define __GPIOF_RELEASE_RESET __HAL_RCC_GPIOF_RELEASE_RESET
2887 #define __GPIOG_CLK_DISABLE __HAL_RCC_GPIOG_CLK_DISABLE
2888 #define __GPIOG_CLK_ENABLE __HAL_RCC_GPIOG_CLK_ENABLE
2889 #define __GPIOG_CLK_SLEEP_DISABLE __HAL_RCC_GPIOG_CLK_SLEEP_DISABLE
2890 #define __GPIOG_CLK_SLEEP_ENABLE __HAL_RCC_GPIOG_CLK_SLEEP_ENABLE
2891 #define __GPIOG_FORCE_RESET __HAL_RCC_GPIOG_FORCE_RESET
2892 #define __GPIOG_RELEASE_RESET __HAL_RCC_GPIOG_RELEASE_RESET
2893 #define __GPIOH_CLK_DISABLE __HAL_RCC_GPIOH_CLK_DISABLE
2894 #define __GPIOH_CLK_ENABLE __HAL_RCC_GPIOH_CLK_ENABLE
2895 #define __GPIOH_CLK_SLEEP_DISABLE __HAL_RCC_GPIOH_CLK_SLEEP_DISABLE
2896 #define __GPIOH_CLK_SLEEP_ENABLE __HAL_RCC_GPIOH_CLK_SLEEP_ENABLE
2897 #define __GPIOH_FORCE_RESET __HAL_RCC_GPIOH_FORCE_RESET
2898 #define __GPIOH_RELEASE_RESET __HAL_RCC_GPIOH_RELEASE_RESET
2899 #define __I2C1_CLK_DISABLE __HAL_RCC_I2C1_CLK_DISABLE
2900 #define __I2C1_CLK_ENABLE __HAL_RCC_I2C1_CLK_ENABLE
2901 #define __I2C1_CLK_SLEEP_DISABLE __HAL_RCC_I2C1_CLK_SLEEP_DISABLE
2902 #define __I2C1_CLK_SLEEP_ENABLE __HAL_RCC_I2C1_CLK_SLEEP_ENABLE
2903 #define __I2C1_FORCE_RESET __HAL_RCC_I2C1_FORCE_RESET
2904 #define __I2C1_RELEASE_RESET __HAL_RCC_I2C1_RELEASE_RESET
2905 #define __I2C2_CLK_DISABLE __HAL_RCC_I2C2_CLK_DISABLE
2906 #define __I2C2_CLK_ENABLE __HAL_RCC_I2C2_CLK_ENABLE
2907 #define __I2C2_CLK_SLEEP_DISABLE __HAL_RCC_I2C2_CLK_SLEEP_DISABLE
2908 #define __I2C2_CLK_SLEEP_ENABLE __HAL_RCC_I2C2_CLK_SLEEP_ENABLE
2909 #define __I2C2_FORCE_RESET __HAL_RCC_I2C2_FORCE_RESET
2910 #define __I2C2_RELEASE_RESET __HAL_RCC_I2C2_RELEASE_RESET
2911 #define __I2C3_CLK_DISABLE __HAL_RCC_I2C3_CLK_DISABLE
2912 #define __I2C3_CLK_ENABLE __HAL_RCC_I2C3_CLK_ENABLE
2913 #define __I2C3_CLK_SLEEP_DISABLE __HAL_RCC_I2C3_CLK_SLEEP_DISABLE
2914 #define __I2C3_CLK_SLEEP_ENABLE __HAL_RCC_I2C3_CLK_SLEEP_ENABLE
2915 #define __I2C3_FORCE_RESET __HAL_RCC_I2C3_FORCE_RESET
2916 #define __I2C3_RELEASE_RESET __HAL_RCC_I2C3_RELEASE_RESET
2917 #define __LCD_CLK_DISABLE __HAL_RCC_LCD_CLK_DISABLE
2918 #define __LCD_CLK_ENABLE __HAL_RCC_LCD_CLK_ENABLE
2919 #define __LCD_CLK_SLEEP_DISABLE __HAL_RCC_LCD_CLK_SLEEP_DISABLE
2920 #define __LCD_CLK_SLEEP_ENABLE __HAL_RCC_LCD_CLK_SLEEP_ENABLE
2921 #define __LCD_FORCE_RESET __HAL_RCC_LCD_FORCE_RESET
2922 #define __LCD_RELEASE_RESET __HAL_RCC_LCD_RELEASE_RESET
2923 #define __LPTIM1_CLK_DISABLE __HAL_RCC_LPTIM1_CLK_DISABLE
2924 #define __LPTIM1_CLK_ENABLE __HAL_RCC_LPTIM1_CLK_ENABLE
2925 #define __LPTIM1_CLK_SLEEP_DISABLE __HAL_RCC_LPTIM1_CLK_SLEEP_DISABLE
2926 #define __LPTIM1_CLK_SLEEP_ENABLE __HAL_RCC_LPTIM1_CLK_SLEEP_ENABLE
2927 #define __LPTIM1_FORCE_RESET __HAL_RCC_LPTIM1_FORCE_RESET
2928 #define __LPTIM1_RELEASE_RESET __HAL_RCC_LPTIM1_RELEASE_RESET
2929 #define __LPTIM2_CLK_DISABLE __HAL_RCC_LPTIM2_CLK_DISABLE
2930 #define __LPTIM2_CLK_ENABLE __HAL_RCC_LPTIM2_CLK_ENABLE
2931 #define __LPTIM2_CLK_SLEEP_DISABLE __HAL_RCC_LPTIM2_CLK_SLEEP_DISABLE
2932 #define __LPTIM2_CLK_SLEEP_ENABLE __HAL_RCC_LPTIM2_CLK_SLEEP_ENABLE
2933 #define __LPTIM2_FORCE_RESET __HAL_RCC_LPTIM2_FORCE_RESET
2934 #define __LPTIM2_RELEASE_RESET __HAL_RCC_LPTIM2_RELEASE_RESET
2935 #define __LPUART1_CLK_DISABLE __HAL_RCC_LPUART1_CLK_DISABLE
2936 #define __LPUART1_CLK_ENABLE __HAL_RCC_LPUART1_CLK_ENABLE
2937 #define __LPUART1_CLK_SLEEP_DISABLE __HAL_RCC_LPUART1_CLK_SLEEP_DISABLE
2938 #define __LPUART1_CLK_SLEEP_ENABLE __HAL_RCC_LPUART1_CLK_SLEEP_ENABLE
2939 #define __LPUART1_FORCE_RESET __HAL_RCC_LPUART1_FORCE_RESET
2940 #define __LPUART1_RELEASE_RESET __HAL_RCC_LPUART1_RELEASE_RESET
2941 #define __OPAMP_CLK_DISABLE __HAL_RCC_OPAMP_CLK_DISABLE
2942 #define __OPAMP_CLK_ENABLE __HAL_RCC_OPAMP_CLK_ENABLE
2943 #define __OPAMP_CLK_SLEEP_DISABLE __HAL_RCC_OPAMP_CLK_SLEEP_DISABLE
2944 #define __OPAMP_CLK_SLEEP_ENABLE __HAL_RCC_OPAMP_CLK_SLEEP_ENABLE
2945 #define __OPAMP_FORCE_RESET __HAL_RCC_OPAMP_FORCE_RESET
2946 #define __OPAMP_RELEASE_RESET __HAL_RCC_OPAMP_RELEASE_RESET
2947 #define __OTGFS_CLK_DISABLE __HAL_RCC_OTGFS_CLK_DISABLE
2948 #define __OTGFS_CLK_ENABLE __HAL_RCC_OTGFS_CLK_ENABLE
2949 #define __OTGFS_CLK_SLEEP_DISABLE __HAL_RCC_OTGFS_CLK_SLEEP_DISABLE
2950 #define __OTGFS_CLK_SLEEP_ENABLE __HAL_RCC_OTGFS_CLK_SLEEP_ENABLE
2951 #define __OTGFS_FORCE_RESET __HAL_RCC_OTGFS_FORCE_RESET
2952 #define __OTGFS_RELEASE_RESET __HAL_RCC_OTGFS_RELEASE_RESET
2953 #define __PWR_CLK_DISABLE __HAL_RCC_PWR_CLK_DISABLE
2954 #define __PWR_CLK_ENABLE __HAL_RCC_PWR_CLK_ENABLE
2955 #define __PWR_CLK_SLEEP_DISABLE __HAL_RCC_PWR_CLK_SLEEP_DISABLE
2956 #define __PWR_CLK_SLEEP_ENABLE __HAL_RCC_PWR_CLK_SLEEP_ENABLE
2957 #define __PWR_FORCE_RESET __HAL_RCC_PWR_FORCE_RESET
2958 #define __PWR_RELEASE_RESET __HAL_RCC_PWR_RELEASE_RESET
2959 #define __QSPI_CLK_DISABLE __HAL_RCC_QSPI_CLK_DISABLE
2960 #define __QSPI_CLK_ENABLE __HAL_RCC_QSPI_CLK_ENABLE
2961 #define __QSPI_CLK_SLEEP_DISABLE __HAL_RCC_QSPI_CLK_SLEEP_DISABLE
2962 #define __QSPI_CLK_SLEEP_ENABLE __HAL_RCC_QSPI_CLK_SLEEP_ENABLE
2963 #define __QSPI_FORCE_RESET __HAL_RCC_QSPI_FORCE_RESET
2964 #define __QSPI_RELEASE_RESET __HAL_RCC_QSPI_RELEASE_RESET
2965 
2966 #if defined(STM32WB)
2967 #define __HAL_RCC_QSPI_CLK_DISABLE            __HAL_RCC_QUADSPI_CLK_DISABLE
2968 #define __HAL_RCC_QSPI_CLK_ENABLE             __HAL_RCC_QUADSPI_CLK_ENABLE
2969 #define __HAL_RCC_QSPI_CLK_SLEEP_DISABLE      __HAL_RCC_QUADSPI_CLK_SLEEP_DISABLE
2970 #define __HAL_RCC_QSPI_CLK_SLEEP_ENABLE       __HAL_RCC_QUADSPI_CLK_SLEEP_ENABLE
2971 #define __HAL_RCC_QSPI_FORCE_RESET            __HAL_RCC_QUADSPI_FORCE_RESET
2972 #define __HAL_RCC_QSPI_RELEASE_RESET          __HAL_RCC_QUADSPI_RELEASE_RESET
2973 #define __HAL_RCC_QSPI_IS_CLK_ENABLED         __HAL_RCC_QUADSPI_IS_CLK_ENABLED
2974 #define __HAL_RCC_QSPI_IS_CLK_DISABLED        __HAL_RCC_QUADSPI_IS_CLK_DISABLED
2975 #define __HAL_RCC_QSPI_IS_CLK_SLEEP_ENABLED   __HAL_RCC_QUADSPI_IS_CLK_SLEEP_ENABLED
2976 #define __HAL_RCC_QSPI_IS_CLK_SLEEP_DISABLED  __HAL_RCC_QUADSPI_IS_CLK_SLEEP_DISABLED
2977 #define QSPI_IRQHandler QUADSPI_IRQHandler
2978 #endif /* __HAL_RCC_QUADSPI_CLK_ENABLE */
2979 
2980 #define __RNG_CLK_DISABLE __HAL_RCC_RNG_CLK_DISABLE
2981 #define __RNG_CLK_ENABLE __HAL_RCC_RNG_CLK_ENABLE
2982 #define __RNG_CLK_SLEEP_DISABLE __HAL_RCC_RNG_CLK_SLEEP_DISABLE
2983 #define __RNG_CLK_SLEEP_ENABLE __HAL_RCC_RNG_CLK_SLEEP_ENABLE
2984 #define __RNG_FORCE_RESET __HAL_RCC_RNG_FORCE_RESET
2985 #define __RNG_RELEASE_RESET __HAL_RCC_RNG_RELEASE_RESET
2986 #define __SAI1_CLK_DISABLE __HAL_RCC_SAI1_CLK_DISABLE
2987 #define __SAI1_CLK_ENABLE __HAL_RCC_SAI1_CLK_ENABLE
2988 #define __SAI1_CLK_SLEEP_DISABLE __HAL_RCC_SAI1_CLK_SLEEP_DISABLE
2989 #define __SAI1_CLK_SLEEP_ENABLE __HAL_RCC_SAI1_CLK_SLEEP_ENABLE
2990 #define __SAI1_FORCE_RESET __HAL_RCC_SAI1_FORCE_RESET
2991 #define __SAI1_RELEASE_RESET __HAL_RCC_SAI1_RELEASE_RESET
2992 #define __SAI2_CLK_DISABLE __HAL_RCC_SAI2_CLK_DISABLE
2993 #define __SAI2_CLK_ENABLE __HAL_RCC_SAI2_CLK_ENABLE
2994 #define __SAI2_CLK_SLEEP_DISABLE __HAL_RCC_SAI2_CLK_SLEEP_DISABLE
2995 #define __SAI2_CLK_SLEEP_ENABLE __HAL_RCC_SAI2_CLK_SLEEP_ENABLE
2996 #define __SAI2_FORCE_RESET __HAL_RCC_SAI2_FORCE_RESET
2997 #define __SAI2_RELEASE_RESET __HAL_RCC_SAI2_RELEASE_RESET
2998 #define __SDIO_CLK_DISABLE __HAL_RCC_SDIO_CLK_DISABLE
2999 #define __SDIO_CLK_ENABLE __HAL_RCC_SDIO_CLK_ENABLE
3000 #define __SDMMC_CLK_DISABLE __HAL_RCC_SDMMC_CLK_DISABLE
3001 #define __SDMMC_CLK_ENABLE __HAL_RCC_SDMMC_CLK_ENABLE
3002 #define __SDMMC_CLK_SLEEP_DISABLE __HAL_RCC_SDMMC_CLK_SLEEP_DISABLE
3003 #define __SDMMC_CLK_SLEEP_ENABLE __HAL_RCC_SDMMC_CLK_SLEEP_ENABLE
3004 #define __SDMMC_FORCE_RESET __HAL_RCC_SDMMC_FORCE_RESET
3005 #define __SDMMC_RELEASE_RESET __HAL_RCC_SDMMC_RELEASE_RESET
3006 #define __SPI1_CLK_DISABLE __HAL_RCC_SPI1_CLK_DISABLE
3007 #define __SPI1_CLK_ENABLE __HAL_RCC_SPI1_CLK_ENABLE
3008 #define __SPI1_CLK_SLEEP_DISABLE __HAL_RCC_SPI1_CLK_SLEEP_DISABLE
3009 #define __SPI1_CLK_SLEEP_ENABLE __HAL_RCC_SPI1_CLK_SLEEP_ENABLE
3010 #define __SPI1_FORCE_RESET __HAL_RCC_SPI1_FORCE_RESET
3011 #define __SPI1_RELEASE_RESET __HAL_RCC_SPI1_RELEASE_RESET
3012 #define __SPI2_CLK_DISABLE __HAL_RCC_SPI2_CLK_DISABLE
3013 #define __SPI2_CLK_ENABLE __HAL_RCC_SPI2_CLK_ENABLE
3014 #define __SPI2_CLK_SLEEP_DISABLE __HAL_RCC_SPI2_CLK_SLEEP_DISABLE
3015 #define __SPI2_CLK_SLEEP_ENABLE __HAL_RCC_SPI2_CLK_SLEEP_ENABLE
3016 #define __SPI2_FORCE_RESET __HAL_RCC_SPI2_FORCE_RESET
3017 #define __SPI2_RELEASE_RESET __HAL_RCC_SPI2_RELEASE_RESET
3018 #define __SPI3_CLK_DISABLE __HAL_RCC_SPI3_CLK_DISABLE
3019 #define __SPI3_CLK_ENABLE __HAL_RCC_SPI3_CLK_ENABLE
3020 #define __SPI3_CLK_SLEEP_DISABLE __HAL_RCC_SPI3_CLK_SLEEP_DISABLE
3021 #define __SPI3_CLK_SLEEP_ENABLE __HAL_RCC_SPI3_CLK_SLEEP_ENABLE
3022 #define __SPI3_FORCE_RESET __HAL_RCC_SPI3_FORCE_RESET
3023 #define __SPI3_RELEASE_RESET __HAL_RCC_SPI3_RELEASE_RESET
3024 #define __SRAM_CLK_DISABLE __HAL_RCC_SRAM_CLK_DISABLE
3025 #define __SRAM_CLK_ENABLE __HAL_RCC_SRAM_CLK_ENABLE
3026 #define __SRAM1_CLK_SLEEP_DISABLE __HAL_RCC_SRAM1_CLK_SLEEP_DISABLE
3027 #define __SRAM1_CLK_SLEEP_ENABLE __HAL_RCC_SRAM1_CLK_SLEEP_ENABLE
3028 #define __SRAM2_CLK_SLEEP_DISABLE __HAL_RCC_SRAM2_CLK_SLEEP_DISABLE
3029 #define __SRAM2_CLK_SLEEP_ENABLE __HAL_RCC_SRAM2_CLK_SLEEP_ENABLE
3030 #define __SWPMI1_CLK_DISABLE __HAL_RCC_SWPMI1_CLK_DISABLE
3031 #define __SWPMI1_CLK_ENABLE __HAL_RCC_SWPMI1_CLK_ENABLE
3032 #define __SWPMI1_CLK_SLEEP_DISABLE __HAL_RCC_SWPMI1_CLK_SLEEP_DISABLE
3033 #define __SWPMI1_CLK_SLEEP_ENABLE __HAL_RCC_SWPMI1_CLK_SLEEP_ENABLE
3034 #define __SWPMI1_FORCE_RESET __HAL_RCC_SWPMI1_FORCE_RESET
3035 #define __SWPMI1_RELEASE_RESET __HAL_RCC_SWPMI1_RELEASE_RESET
3036 #define __SYSCFG_CLK_DISABLE __HAL_RCC_SYSCFG_CLK_DISABLE
3037 #define __SYSCFG_CLK_ENABLE __HAL_RCC_SYSCFG_CLK_ENABLE
3038 #define __SYSCFG_CLK_SLEEP_DISABLE __HAL_RCC_SYSCFG_CLK_SLEEP_DISABLE
3039 #define __SYSCFG_CLK_SLEEP_ENABLE __HAL_RCC_SYSCFG_CLK_SLEEP_ENABLE
3040 #define __SYSCFG_FORCE_RESET __HAL_RCC_SYSCFG_FORCE_RESET
3041 #define __SYSCFG_RELEASE_RESET __HAL_RCC_SYSCFG_RELEASE_RESET
3042 #define __TIM1_CLK_DISABLE __HAL_RCC_TIM1_CLK_DISABLE
3043 #define __TIM1_CLK_ENABLE __HAL_RCC_TIM1_CLK_ENABLE
3044 #define __TIM1_CLK_SLEEP_DISABLE __HAL_RCC_TIM1_CLK_SLEEP_DISABLE
3045 #define __TIM1_CLK_SLEEP_ENABLE __HAL_RCC_TIM1_CLK_SLEEP_ENABLE
3046 #define __TIM1_FORCE_RESET __HAL_RCC_TIM1_FORCE_RESET
3047 #define __TIM1_RELEASE_RESET __HAL_RCC_TIM1_RELEASE_RESET
3048 #define __TIM10_CLK_DISABLE __HAL_RCC_TIM10_CLK_DISABLE
3049 #define __TIM10_CLK_ENABLE __HAL_RCC_TIM10_CLK_ENABLE
3050 #define __TIM10_FORCE_RESET __HAL_RCC_TIM10_FORCE_RESET
3051 #define __TIM10_RELEASE_RESET __HAL_RCC_TIM10_RELEASE_RESET
3052 #define __TIM11_CLK_DISABLE __HAL_RCC_TIM11_CLK_DISABLE
3053 #define __TIM11_CLK_ENABLE __HAL_RCC_TIM11_CLK_ENABLE
3054 #define __TIM11_FORCE_RESET __HAL_RCC_TIM11_FORCE_RESET
3055 #define __TIM11_RELEASE_RESET __HAL_RCC_TIM11_RELEASE_RESET
3056 #define __TIM12_CLK_DISABLE __HAL_RCC_TIM12_CLK_DISABLE
3057 #define __TIM12_CLK_ENABLE __HAL_RCC_TIM12_CLK_ENABLE
3058 #define __TIM12_FORCE_RESET __HAL_RCC_TIM12_FORCE_RESET
3059 #define __TIM12_RELEASE_RESET __HAL_RCC_TIM12_RELEASE_RESET
3060 #define __TIM13_CLK_DISABLE __HAL_RCC_TIM13_CLK_DISABLE
3061 #define __TIM13_CLK_ENABLE __HAL_RCC_TIM13_CLK_ENABLE
3062 #define __TIM13_FORCE_RESET __HAL_RCC_TIM13_FORCE_RESET
3063 #define __TIM13_RELEASE_RESET __HAL_RCC_TIM13_RELEASE_RESET
3064 #define __TIM14_CLK_DISABLE __HAL_RCC_TIM14_CLK_DISABLE
3065 #define __TIM14_CLK_ENABLE __HAL_RCC_TIM14_CLK_ENABLE
3066 #define __TIM14_FORCE_RESET __HAL_RCC_TIM14_FORCE_RESET
3067 #define __TIM14_RELEASE_RESET __HAL_RCC_TIM14_RELEASE_RESET
3068 #define __TIM15_CLK_DISABLE __HAL_RCC_TIM15_CLK_DISABLE
3069 #define __TIM15_CLK_ENABLE __HAL_RCC_TIM15_CLK_ENABLE
3070 #define __TIM15_CLK_SLEEP_DISABLE __HAL_RCC_TIM15_CLK_SLEEP_DISABLE
3071 #define __TIM15_CLK_SLEEP_ENABLE __HAL_RCC_TIM15_CLK_SLEEP_ENABLE
3072 #define __TIM15_FORCE_RESET __HAL_RCC_TIM15_FORCE_RESET
3073 #define __TIM15_RELEASE_RESET __HAL_RCC_TIM15_RELEASE_RESET
3074 #define __TIM16_CLK_DISABLE __HAL_RCC_TIM16_CLK_DISABLE
3075 #define __TIM16_CLK_ENABLE __HAL_RCC_TIM16_CLK_ENABLE
3076 #define __TIM16_CLK_SLEEP_DISABLE __HAL_RCC_TIM16_CLK_SLEEP_DISABLE
3077 #define __TIM16_CLK_SLEEP_ENABLE __HAL_RCC_TIM16_CLK_SLEEP_ENABLE
3078 #define __TIM16_FORCE_RESET __HAL_RCC_TIM16_FORCE_RESET
3079 #define __TIM16_RELEASE_RESET __HAL_RCC_TIM16_RELEASE_RESET
3080 #define __TIM17_CLK_DISABLE __HAL_RCC_TIM17_CLK_DISABLE
3081 #define __TIM17_CLK_ENABLE __HAL_RCC_TIM17_CLK_ENABLE
3082 #define __TIM17_CLK_SLEEP_DISABLE __HAL_RCC_TIM17_CLK_SLEEP_DISABLE
3083 #define __TIM17_CLK_SLEEP_ENABLE __HAL_RCC_TIM17_CLK_SLEEP_ENABLE
3084 #define __TIM17_FORCE_RESET __HAL_RCC_TIM17_FORCE_RESET
3085 #define __TIM17_RELEASE_RESET __HAL_RCC_TIM17_RELEASE_RESET
3086 #define __TIM2_CLK_DISABLE __HAL_RCC_TIM2_CLK_DISABLE
3087 #define __TIM2_CLK_ENABLE __HAL_RCC_TIM2_CLK_ENABLE
3088 #define __TIM2_CLK_SLEEP_DISABLE __HAL_RCC_TIM2_CLK_SLEEP_DISABLE
3089 #define __TIM2_CLK_SLEEP_ENABLE __HAL_RCC_TIM2_CLK_SLEEP_ENABLE
3090 #define __TIM2_FORCE_RESET __HAL_RCC_TIM2_FORCE_RESET
3091 #define __TIM2_RELEASE_RESET __HAL_RCC_TIM2_RELEASE_RESET
3092 #define __TIM3_CLK_DISABLE __HAL_RCC_TIM3_CLK_DISABLE
3093 #define __TIM3_CLK_ENABLE __HAL_RCC_TIM3_CLK_ENABLE
3094 #define __TIM3_CLK_SLEEP_DISABLE __HAL_RCC_TIM3_CLK_SLEEP_DISABLE
3095 #define __TIM3_CLK_SLEEP_ENABLE __HAL_RCC_TIM3_CLK_SLEEP_ENABLE
3096 #define __TIM3_FORCE_RESET __HAL_RCC_TIM3_FORCE_RESET
3097 #define __TIM3_RELEASE_RESET __HAL_RCC_TIM3_RELEASE_RESET
3098 #define __TIM4_CLK_DISABLE __HAL_RCC_TIM4_CLK_DISABLE
3099 #define __TIM4_CLK_ENABLE __HAL_RCC_TIM4_CLK_ENABLE
3100 #define __TIM4_CLK_SLEEP_DISABLE __HAL_RCC_TIM4_CLK_SLEEP_DISABLE
3101 #define __TIM4_CLK_SLEEP_ENABLE __HAL_RCC_TIM4_CLK_SLEEP_ENABLE
3102 #define __TIM4_FORCE_RESET __HAL_RCC_TIM4_FORCE_RESET
3103 #define __TIM4_RELEASE_RESET __HAL_RCC_TIM4_RELEASE_RESET
3104 #define __TIM5_CLK_DISABLE __HAL_RCC_TIM5_CLK_DISABLE
3105 #define __TIM5_CLK_ENABLE __HAL_RCC_TIM5_CLK_ENABLE
3106 #define __TIM5_CLK_SLEEP_DISABLE __HAL_RCC_TIM5_CLK_SLEEP_DISABLE
3107 #define __TIM5_CLK_SLEEP_ENABLE __HAL_RCC_TIM5_CLK_SLEEP_ENABLE
3108 #define __TIM5_FORCE_RESET __HAL_RCC_TIM5_FORCE_RESET
3109 #define __TIM5_RELEASE_RESET __HAL_RCC_TIM5_RELEASE_RESET
3110 #define __TIM6_CLK_DISABLE __HAL_RCC_TIM6_CLK_DISABLE
3111 #define __TIM6_CLK_ENABLE __HAL_RCC_TIM6_CLK_ENABLE
3112 #define __TIM6_CLK_SLEEP_DISABLE __HAL_RCC_TIM6_CLK_SLEEP_DISABLE
3113 #define __TIM6_CLK_SLEEP_ENABLE __HAL_RCC_TIM6_CLK_SLEEP_ENABLE
3114 #define __TIM6_FORCE_RESET __HAL_RCC_TIM6_FORCE_RESET
3115 #define __TIM6_RELEASE_RESET __HAL_RCC_TIM6_RELEASE_RESET
3116 #define __TIM7_CLK_DISABLE __HAL_RCC_TIM7_CLK_DISABLE
3117 #define __TIM7_CLK_ENABLE __HAL_RCC_TIM7_CLK_ENABLE
3118 #define __TIM7_CLK_SLEEP_DISABLE __HAL_RCC_TIM7_CLK_SLEEP_DISABLE
3119 #define __TIM7_CLK_SLEEP_ENABLE __HAL_RCC_TIM7_CLK_SLEEP_ENABLE
3120 #define __TIM7_FORCE_RESET __HAL_RCC_TIM7_FORCE_RESET
3121 #define __TIM7_RELEASE_RESET __HAL_RCC_TIM7_RELEASE_RESET
3122 #define __TIM8_CLK_DISABLE __HAL_RCC_TIM8_CLK_DISABLE
3123 #define __TIM8_CLK_ENABLE __HAL_RCC_TIM8_CLK_ENABLE
3124 #define __TIM8_CLK_SLEEP_DISABLE __HAL_RCC_TIM8_CLK_SLEEP_DISABLE
3125 #define __TIM8_CLK_SLEEP_ENABLE __HAL_RCC_TIM8_CLK_SLEEP_ENABLE
3126 #define __TIM8_FORCE_RESET __HAL_RCC_TIM8_FORCE_RESET
3127 #define __TIM8_RELEASE_RESET __HAL_RCC_TIM8_RELEASE_RESET
3128 #define __TIM9_CLK_DISABLE __HAL_RCC_TIM9_CLK_DISABLE
3129 #define __TIM9_CLK_ENABLE __HAL_RCC_TIM9_CLK_ENABLE
3130 #define __TIM9_FORCE_RESET __HAL_RCC_TIM9_FORCE_RESET
3131 #define __TIM9_RELEASE_RESET __HAL_RCC_TIM9_RELEASE_RESET
3132 #define __TSC_CLK_DISABLE __HAL_RCC_TSC_CLK_DISABLE
3133 #define __TSC_CLK_ENABLE __HAL_RCC_TSC_CLK_ENABLE
3134 #define __TSC_CLK_SLEEP_DISABLE __HAL_RCC_TSC_CLK_SLEEP_DISABLE
3135 #define __TSC_CLK_SLEEP_ENABLE __HAL_RCC_TSC_CLK_SLEEP_ENABLE
3136 #define __TSC_FORCE_RESET __HAL_RCC_TSC_FORCE_RESET
3137 #define __TSC_RELEASE_RESET __HAL_RCC_TSC_RELEASE_RESET
3138 #define __UART4_CLK_DISABLE __HAL_RCC_UART4_CLK_DISABLE
3139 #define __UART4_CLK_ENABLE __HAL_RCC_UART4_CLK_ENABLE
3140 #define __UART4_CLK_SLEEP_DISABLE __HAL_RCC_UART4_CLK_SLEEP_DISABLE
3141 #define __UART4_CLK_SLEEP_ENABLE __HAL_RCC_UART4_CLK_SLEEP_ENABLE
3142 #define __UART4_FORCE_RESET __HAL_RCC_UART4_FORCE_RESET
3143 #define __UART4_RELEASE_RESET __HAL_RCC_UART4_RELEASE_RESET
3144 #define __UART5_CLK_DISABLE __HAL_RCC_UART5_CLK_DISABLE
3145 #define __UART5_CLK_ENABLE __HAL_RCC_UART5_CLK_ENABLE
3146 #define __UART5_CLK_SLEEP_DISABLE __HAL_RCC_UART5_CLK_SLEEP_DISABLE
3147 #define __UART5_CLK_SLEEP_ENABLE __HAL_RCC_UART5_CLK_SLEEP_ENABLE
3148 #define __UART5_FORCE_RESET __HAL_RCC_UART5_FORCE_RESET
3149 #define __UART5_RELEASE_RESET __HAL_RCC_UART5_RELEASE_RESET
3150 #define __USART1_CLK_DISABLE __HAL_RCC_USART1_CLK_DISABLE
3151 #define __USART1_CLK_ENABLE __HAL_RCC_USART1_CLK_ENABLE
3152 #define __USART1_CLK_SLEEP_DISABLE __HAL_RCC_USART1_CLK_SLEEP_DISABLE
3153 #define __USART1_CLK_SLEEP_ENABLE __HAL_RCC_USART1_CLK_SLEEP_ENABLE
3154 #define __USART1_FORCE_RESET __HAL_RCC_USART1_FORCE_RESET
3155 #define __USART1_RELEASE_RESET __HAL_RCC_USART1_RELEASE_RESET
3156 #define __USART2_CLK_DISABLE __HAL_RCC_USART2_CLK_DISABLE
3157 #define __USART2_CLK_ENABLE __HAL_RCC_USART2_CLK_ENABLE
3158 #define __USART2_CLK_SLEEP_DISABLE __HAL_RCC_USART2_CLK_SLEEP_DISABLE
3159 #define __USART2_CLK_SLEEP_ENABLE __HAL_RCC_USART2_CLK_SLEEP_ENABLE
3160 #define __USART2_FORCE_RESET __HAL_RCC_USART2_FORCE_RESET
3161 #define __USART2_RELEASE_RESET __HAL_RCC_USART2_RELEASE_RESET
3162 #define __USART3_CLK_DISABLE __HAL_RCC_USART3_CLK_DISABLE
3163 #define __USART3_CLK_ENABLE __HAL_RCC_USART3_CLK_ENABLE
3164 #define __USART3_CLK_SLEEP_DISABLE __HAL_RCC_USART3_CLK_SLEEP_DISABLE
3165 #define __USART3_CLK_SLEEP_ENABLE __HAL_RCC_USART3_CLK_SLEEP_ENABLE
3166 #define __USART3_FORCE_RESET __HAL_RCC_USART3_FORCE_RESET
3167 #define __USART3_RELEASE_RESET __HAL_RCC_USART3_RELEASE_RESET
3168 #define __USART4_CLK_DISABLE        __HAL_RCC_UART4_CLK_DISABLE
3169 #define __USART4_CLK_ENABLE         __HAL_RCC_UART4_CLK_ENABLE
3170 #define __USART4_CLK_SLEEP_ENABLE   __HAL_RCC_UART4_CLK_SLEEP_ENABLE
3171 #define __USART4_CLK_SLEEP_DISABLE  __HAL_RCC_UART4_CLK_SLEEP_DISABLE
3172 #define __USART4_FORCE_RESET        __HAL_RCC_UART4_FORCE_RESET
3173 #define __USART4_RELEASE_RESET      __HAL_RCC_UART4_RELEASE_RESET
3174 #define __USART5_CLK_DISABLE        __HAL_RCC_UART5_CLK_DISABLE
3175 #define __USART5_CLK_ENABLE         __HAL_RCC_UART5_CLK_ENABLE
3176 #define __USART5_CLK_SLEEP_ENABLE   __HAL_RCC_UART5_CLK_SLEEP_ENABLE
3177 #define __USART5_CLK_SLEEP_DISABLE  __HAL_RCC_UART5_CLK_SLEEP_DISABLE
3178 #define __USART5_FORCE_RESET        __HAL_RCC_UART5_FORCE_RESET
3179 #define __USART5_RELEASE_RESET      __HAL_RCC_UART5_RELEASE_RESET
3180 #define __USART7_CLK_DISABLE        __HAL_RCC_UART7_CLK_DISABLE
3181 #define __USART7_CLK_ENABLE         __HAL_RCC_UART7_CLK_ENABLE
3182 #define __USART7_FORCE_RESET        __HAL_RCC_UART7_FORCE_RESET
3183 #define __USART7_RELEASE_RESET      __HAL_RCC_UART7_RELEASE_RESET
3184 #define __USART8_CLK_DISABLE        __HAL_RCC_UART8_CLK_DISABLE
3185 #define __USART8_CLK_ENABLE         __HAL_RCC_UART8_CLK_ENABLE
3186 #define __USART8_FORCE_RESET        __HAL_RCC_UART8_FORCE_RESET
3187 #define __USART8_RELEASE_RESET      __HAL_RCC_UART8_RELEASE_RESET
3188 #define __USB_CLK_DISABLE         __HAL_RCC_USB_CLK_DISABLE
3189 #define __USB_CLK_ENABLE          __HAL_RCC_USB_CLK_ENABLE
3190 #define __USB_FORCE_RESET         __HAL_RCC_USB_FORCE_RESET
3191 #define __USB_CLK_SLEEP_ENABLE    __HAL_RCC_USB_CLK_SLEEP_ENABLE
3192 #define __USB_CLK_SLEEP_DISABLE   __HAL_RCC_USB_CLK_SLEEP_DISABLE
3193 #define __USB_OTG_FS_CLK_DISABLE __HAL_RCC_USB_OTG_FS_CLK_DISABLE
3194 #define __USB_OTG_FS_CLK_ENABLE __HAL_RCC_USB_OTG_FS_CLK_ENABLE
3195 #define __USB_RELEASE_RESET __HAL_RCC_USB_RELEASE_RESET
3196 
3197 #if defined(STM32H7)
3198 #define __HAL_RCC_WWDG_CLK_DISABLE   __HAL_RCC_WWDG1_CLK_DISABLE
3199 #define __HAL_RCC_WWDG_CLK_ENABLE   __HAL_RCC_WWDG1_CLK_ENABLE
3200 #define __HAL_RCC_WWDG_CLK_SLEEP_DISABLE  __HAL_RCC_WWDG1_CLK_SLEEP_DISABLE
3201 #define __HAL_RCC_WWDG_CLK_SLEEP_ENABLE  __HAL_RCC_WWDG1_CLK_SLEEP_ENABLE
3202 
3203 #define __HAL_RCC_WWDG_FORCE_RESET    ((void)0U)  /* Not available on the STM32H7*/
3204 #define __HAL_RCC_WWDG_RELEASE_RESET ((void)0U) /* Not available on the STM32H7*/
3205 
3206 
3207 #define  __HAL_RCC_WWDG_IS_CLK_ENABLED    __HAL_RCC_WWDG1_IS_CLK_ENABLED
3208 #define  __HAL_RCC_WWDG_IS_CLK_DISABLED  __HAL_RCC_WWDG1_IS_CLK_DISABLED
3209 #define  RCC_SPI4CLKSOURCE_D2PCLK1       RCC_SPI4CLKSOURCE_D2PCLK2
3210 #define  RCC_SPI5CLKSOURCE_D2PCLK1       RCC_SPI5CLKSOURCE_D2PCLK2
3211 #define  RCC_SPI45CLKSOURCE_D2PCLK1      RCC_SPI45CLKSOURCE_D2PCLK2
3212 #define  RCC_SPI45CLKSOURCE_CDPCLK1      RCC_SPI45CLKSOURCE_CDPCLK2
3213 #define  RCC_SPI45CLKSOURCE_PCLK1        RCC_SPI45CLKSOURCE_PCLK2
3214 #endif
3215 
3216 #define __WWDG_CLK_DISABLE __HAL_RCC_WWDG_CLK_DISABLE
3217 #define __WWDG_CLK_ENABLE __HAL_RCC_WWDG_CLK_ENABLE
3218 #define __WWDG_CLK_SLEEP_DISABLE __HAL_RCC_WWDG_CLK_SLEEP_DISABLE
3219 #define __WWDG_CLK_SLEEP_ENABLE __HAL_RCC_WWDG_CLK_SLEEP_ENABLE
3220 #define __WWDG_FORCE_RESET __HAL_RCC_WWDG_FORCE_RESET
3221 #define __WWDG_RELEASE_RESET __HAL_RCC_WWDG_RELEASE_RESET
3222 
3223 #define __TIM21_CLK_ENABLE   __HAL_RCC_TIM21_CLK_ENABLE
3224 #define __TIM21_CLK_DISABLE   __HAL_RCC_TIM21_CLK_DISABLE
3225 #define __TIM21_FORCE_RESET   __HAL_RCC_TIM21_FORCE_RESET
3226 #define __TIM21_RELEASE_RESET  __HAL_RCC_TIM21_RELEASE_RESET
3227 #define __TIM21_CLK_SLEEP_ENABLE   __HAL_RCC_TIM21_CLK_SLEEP_ENABLE
3228 #define __TIM21_CLK_SLEEP_DISABLE   __HAL_RCC_TIM21_CLK_SLEEP_DISABLE
3229 #define __TIM22_CLK_ENABLE   __HAL_RCC_TIM22_CLK_ENABLE
3230 #define __TIM22_CLK_DISABLE   __HAL_RCC_TIM22_CLK_DISABLE
3231 #define __TIM22_FORCE_RESET   __HAL_RCC_TIM22_FORCE_RESET
3232 #define __TIM22_RELEASE_RESET  __HAL_RCC_TIM22_RELEASE_RESET
3233 #define __TIM22_CLK_SLEEP_ENABLE   __HAL_RCC_TIM22_CLK_SLEEP_ENABLE
3234 #define __TIM22_CLK_SLEEP_DISABLE   __HAL_RCC_TIM22_CLK_SLEEP_DISABLE
3235 #define __CRS_CLK_DISABLE __HAL_RCC_CRS_CLK_DISABLE
3236 #define __CRS_CLK_ENABLE __HAL_RCC_CRS_CLK_ENABLE
3237 #define __CRS_CLK_SLEEP_DISABLE __HAL_RCC_CRS_CLK_SLEEP_DISABLE
3238 #define __CRS_CLK_SLEEP_ENABLE __HAL_RCC_CRS_CLK_SLEEP_ENABLE
3239 #define __CRS_FORCE_RESET __HAL_RCC_CRS_FORCE_RESET
3240 #define __CRS_RELEASE_RESET __HAL_RCC_CRS_RELEASE_RESET
3241 #define __RCC_BACKUPRESET_FORCE __HAL_RCC_BACKUPRESET_FORCE
3242 #define __RCC_BACKUPRESET_RELEASE __HAL_RCC_BACKUPRESET_RELEASE
3243 
3244 #define __USB_OTG_FS_FORCE_RESET  __HAL_RCC_USB_OTG_FS_FORCE_RESET
3245 #define __USB_OTG_FS_RELEASE_RESET  __HAL_RCC_USB_OTG_FS_RELEASE_RESET
3246 #define __USB_OTG_FS_CLK_SLEEP_ENABLE  __HAL_RCC_USB_OTG_FS_CLK_SLEEP_ENABLE
3247 #define __USB_OTG_FS_CLK_SLEEP_DISABLE  __HAL_RCC_USB_OTG_FS_CLK_SLEEP_DISABLE
3248 #define __USB_OTG_HS_CLK_DISABLE  __HAL_RCC_USB_OTG_HS_CLK_DISABLE
3249 #define __USB_OTG_HS_CLK_ENABLE          __HAL_RCC_USB_OTG_HS_CLK_ENABLE
3250 #define __USB_OTG_HS_ULPI_CLK_ENABLE  __HAL_RCC_USB_OTG_HS_ULPI_CLK_ENABLE
3251 #define __USB_OTG_HS_ULPI_CLK_DISABLE  __HAL_RCC_USB_OTG_HS_ULPI_CLK_DISABLE
3252 #define __TIM9_CLK_SLEEP_ENABLE          __HAL_RCC_TIM9_CLK_SLEEP_ENABLE
3253 #define __TIM9_CLK_SLEEP_DISABLE  __HAL_RCC_TIM9_CLK_SLEEP_DISABLE
3254 #define __TIM10_CLK_SLEEP_ENABLE  __HAL_RCC_TIM10_CLK_SLEEP_ENABLE
3255 #define __TIM10_CLK_SLEEP_DISABLE  __HAL_RCC_TIM10_CLK_SLEEP_DISABLE
3256 #define __TIM11_CLK_SLEEP_ENABLE  __HAL_RCC_TIM11_CLK_SLEEP_ENABLE
3257 #define __TIM11_CLK_SLEEP_DISABLE  __HAL_RCC_TIM11_CLK_SLEEP_DISABLE
3258 #define __ETHMACPTP_CLK_SLEEP_ENABLE  __HAL_RCC_ETHMACPTP_CLK_SLEEP_ENABLE
3259 #define __ETHMACPTP_CLK_SLEEP_DISABLE  __HAL_RCC_ETHMACPTP_CLK_SLEEP_DISABLE
3260 #define __ETHMACPTP_CLK_ENABLE          __HAL_RCC_ETHMACPTP_CLK_ENABLE
3261 #define __ETHMACPTP_CLK_DISABLE          __HAL_RCC_ETHMACPTP_CLK_DISABLE
3262 #define __HASH_CLK_ENABLE          __HAL_RCC_HASH_CLK_ENABLE
3263 #define __HASH_FORCE_RESET          __HAL_RCC_HASH_FORCE_RESET
3264 #define __HASH_RELEASE_RESET          __HAL_RCC_HASH_RELEASE_RESET
3265 #define __HASH_CLK_SLEEP_ENABLE          __HAL_RCC_HASH_CLK_SLEEP_ENABLE
3266 #define __HASH_CLK_SLEEP_DISABLE  __HAL_RCC_HASH_CLK_SLEEP_DISABLE
3267 #define __HASH_CLK_DISABLE            __HAL_RCC_HASH_CLK_DISABLE
3268 #define __SPI5_CLK_ENABLE          __HAL_RCC_SPI5_CLK_ENABLE
3269 #define __SPI5_CLK_DISABLE              __HAL_RCC_SPI5_CLK_DISABLE
3270 #define __SPI5_FORCE_RESET          __HAL_RCC_SPI5_FORCE_RESET
3271 #define __SPI5_RELEASE_RESET          __HAL_RCC_SPI5_RELEASE_RESET
3272 #define __SPI5_CLK_SLEEP_ENABLE          __HAL_RCC_SPI5_CLK_SLEEP_ENABLE
3273 #define __SPI5_CLK_SLEEP_DISABLE  __HAL_RCC_SPI5_CLK_SLEEP_DISABLE
3274 #define __SPI6_CLK_ENABLE          __HAL_RCC_SPI6_CLK_ENABLE
3275 #define __SPI6_CLK_DISABLE          __HAL_RCC_SPI6_CLK_DISABLE
3276 #define __SPI6_FORCE_RESET          __HAL_RCC_SPI6_FORCE_RESET
3277 #define __SPI6_RELEASE_RESET         __HAL_RCC_SPI6_RELEASE_RESET
3278 #define __SPI6_CLK_SLEEP_ENABLE          __HAL_RCC_SPI6_CLK_SLEEP_ENABLE
3279 #define __SPI6_CLK_SLEEP_DISABLE  __HAL_RCC_SPI6_CLK_SLEEP_DISABLE
3280 #define __LTDC_CLK_ENABLE          __HAL_RCC_LTDC_CLK_ENABLE
3281 #define __LTDC_CLK_DISABLE          __HAL_RCC_LTDC_CLK_DISABLE
3282 #define __LTDC_FORCE_RESET          __HAL_RCC_LTDC_FORCE_RESET
3283 #define __LTDC_RELEASE_RESET          __HAL_RCC_LTDC_RELEASE_RESET
3284 #define __LTDC_CLK_SLEEP_ENABLE          __HAL_RCC_LTDC_CLK_SLEEP_ENABLE
3285 #define __ETHMAC_CLK_SLEEP_ENABLE  __HAL_RCC_ETHMAC_CLK_SLEEP_ENABLE
3286 #define __ETHMAC_CLK_SLEEP_DISABLE  __HAL_RCC_ETHMAC_CLK_SLEEP_DISABLE
3287 #define __ETHMACTX_CLK_SLEEP_ENABLE  __HAL_RCC_ETHMACTX_CLK_SLEEP_ENABLE
3288 #define __ETHMACTX_CLK_SLEEP_DISABLE  __HAL_RCC_ETHMACTX_CLK_SLEEP_DISABLE
3289 #define __ETHMACRX_CLK_SLEEP_ENABLE  __HAL_RCC_ETHMACRX_CLK_SLEEP_ENABLE
3290 #define __ETHMACRX_CLK_SLEEP_DISABLE  __HAL_RCC_ETHMACRX_CLK_SLEEP_DISABLE
3291 #define __TIM12_CLK_SLEEP_ENABLE  __HAL_RCC_TIM12_CLK_SLEEP_ENABLE
3292 #define __TIM12_CLK_SLEEP_DISABLE  __HAL_RCC_TIM12_CLK_SLEEP_DISABLE
3293 #define __TIM13_CLK_SLEEP_ENABLE  __HAL_RCC_TIM13_CLK_SLEEP_ENABLE
3294 #define __TIM13_CLK_SLEEP_DISABLE  __HAL_RCC_TIM13_CLK_SLEEP_DISABLE
3295 #define __TIM14_CLK_SLEEP_ENABLE  __HAL_RCC_TIM14_CLK_SLEEP_ENABLE
3296 #define __TIM14_CLK_SLEEP_DISABLE  __HAL_RCC_TIM14_CLK_SLEEP_DISABLE
3297 #define __BKPSRAM_CLK_ENABLE          __HAL_RCC_BKPSRAM_CLK_ENABLE
3298 #define __BKPSRAM_CLK_DISABLE          __HAL_RCC_BKPSRAM_CLK_DISABLE
3299 #define __BKPSRAM_CLK_SLEEP_ENABLE  __HAL_RCC_BKPSRAM_CLK_SLEEP_ENABLE
3300 #define __BKPSRAM_CLK_SLEEP_DISABLE  __HAL_RCC_BKPSRAM_CLK_SLEEP_DISABLE
3301 #define __CCMDATARAMEN_CLK_ENABLE  __HAL_RCC_CCMDATARAMEN_CLK_ENABLE
3302 #define __CCMDATARAMEN_CLK_DISABLE  __HAL_RCC_CCMDATARAMEN_CLK_DISABLE
3303 #define __USART6_CLK_ENABLE          __HAL_RCC_USART6_CLK_ENABLE
3304 #define __USART6_CLK_DISABLE          __HAL_RCC_USART6_CLK_DISABLE
3305 #define __USART6_FORCE_RESET        __HAL_RCC_USART6_FORCE_RESET
3306 #define __USART6_RELEASE_RESET        __HAL_RCC_USART6_RELEASE_RESET
3307 #define __USART6_CLK_SLEEP_ENABLE  __HAL_RCC_USART6_CLK_SLEEP_ENABLE
3308 #define __USART6_CLK_SLEEP_DISABLE  __HAL_RCC_USART6_CLK_SLEEP_DISABLE
3309 #define __SPI4_CLK_ENABLE          __HAL_RCC_SPI4_CLK_ENABLE
3310 #define __SPI4_CLK_DISABLE          __HAL_RCC_SPI4_CLK_DISABLE
3311 #define __SPI4_FORCE_RESET          __HAL_RCC_SPI4_FORCE_RESET
3312 #define __SPI4_RELEASE_RESET        __HAL_RCC_SPI4_RELEASE_RESET
3313 #define __SPI4_CLK_SLEEP_ENABLE   __HAL_RCC_SPI4_CLK_SLEEP_ENABLE
3314 #define __SPI4_CLK_SLEEP_DISABLE  __HAL_RCC_SPI4_CLK_SLEEP_DISABLE
3315 #define __GPIOI_CLK_ENABLE          __HAL_RCC_GPIOI_CLK_ENABLE
3316 #define __GPIOI_CLK_DISABLE          __HAL_RCC_GPIOI_CLK_DISABLE
3317 #define __GPIOI_FORCE_RESET          __HAL_RCC_GPIOI_FORCE_RESET
3318 #define __GPIOI_RELEASE_RESET          __HAL_RCC_GPIOI_RELEASE_RESET
3319 #define __GPIOI_CLK_SLEEP_ENABLE  __HAL_RCC_GPIOI_CLK_SLEEP_ENABLE
3320 #define __GPIOI_CLK_SLEEP_DISABLE  __HAL_RCC_GPIOI_CLK_SLEEP_DISABLE
3321 #define __GPIOJ_CLK_ENABLE          __HAL_RCC_GPIOJ_CLK_ENABLE
3322 #define __GPIOJ_CLK_DISABLE          __HAL_RCC_GPIOJ_CLK_DISABLE
3323 #define __GPIOJ_FORCE_RESET         __HAL_RCC_GPIOJ_FORCE_RESET
3324 #define __GPIOJ_RELEASE_RESET          __HAL_RCC_GPIOJ_RELEASE_RESET
3325 #define __GPIOJ_CLK_SLEEP_ENABLE  __HAL_RCC_GPIOJ_CLK_SLEEP_ENABLE
3326 #define __GPIOJ_CLK_SLEEP_DISABLE  __HAL_RCC_GPIOJ_CLK_SLEEP_DISABLE
3327 #define __GPIOK_CLK_ENABLE          __HAL_RCC_GPIOK_CLK_ENABLE
3328 #define __GPIOK_CLK_DISABLE          __HAL_RCC_GPIOK_CLK_DISABLE
3329 #define __GPIOK_RELEASE_RESET          __HAL_RCC_GPIOK_RELEASE_RESET
3330 #define __GPIOK_CLK_SLEEP_ENABLE  __HAL_RCC_GPIOK_CLK_SLEEP_ENABLE
3331 #define __GPIOK_CLK_SLEEP_DISABLE  __HAL_RCC_GPIOK_CLK_SLEEP_DISABLE
3332 #define __ETH_CLK_ENABLE          __HAL_RCC_ETH_CLK_ENABLE
3333 #define __ETH_CLK_DISABLE          __HAL_RCC_ETH_CLK_DISABLE
3334 #define __DCMI_CLK_ENABLE          __HAL_RCC_DCMI_CLK_ENABLE
3335 #define __DCMI_CLK_DISABLE          __HAL_RCC_DCMI_CLK_DISABLE
3336 #define __DCMI_FORCE_RESET          __HAL_RCC_DCMI_FORCE_RESET
3337 #define __DCMI_RELEASE_RESET          __HAL_RCC_DCMI_RELEASE_RESET
3338 #define __DCMI_CLK_SLEEP_ENABLE   __HAL_RCC_DCMI_CLK_SLEEP_ENABLE
3339 #define __DCMI_CLK_SLEEP_DISABLE  __HAL_RCC_DCMI_CLK_SLEEP_DISABLE
3340 #define __UART7_CLK_ENABLE          __HAL_RCC_UART7_CLK_ENABLE
3341 #define __UART7_CLK_DISABLE          __HAL_RCC_UART7_CLK_DISABLE
3342 #define __UART7_RELEASE_RESET       __HAL_RCC_UART7_RELEASE_RESET
3343 #define __UART7_FORCE_RESET       __HAL_RCC_UART7_FORCE_RESET
3344 #define __UART7_CLK_SLEEP_ENABLE  __HAL_RCC_UART7_CLK_SLEEP_ENABLE
3345 #define __UART7_CLK_SLEEP_DISABLE  __HAL_RCC_UART7_CLK_SLEEP_DISABLE
3346 #define __UART8_CLK_ENABLE          __HAL_RCC_UART8_CLK_ENABLE
3347 #define __UART8_CLK_DISABLE          __HAL_RCC_UART8_CLK_DISABLE
3348 #define __UART8_FORCE_RESET          __HAL_RCC_UART8_FORCE_RESET
3349 #define __UART8_RELEASE_RESET          __HAL_RCC_UART8_RELEASE_RESET
3350 #define __UART8_CLK_SLEEP_ENABLE  __HAL_RCC_UART8_CLK_SLEEP_ENABLE
3351 #define __UART8_CLK_SLEEP_DISABLE  __HAL_RCC_UART8_CLK_SLEEP_DISABLE
3352 #define __OTGHS_CLK_SLEEP_ENABLE  __HAL_RCC_USB_OTG_HS_CLK_SLEEP_ENABLE
3353 #define __OTGHS_CLK_SLEEP_DISABLE  __HAL_RCC_USB_OTG_HS_CLK_SLEEP_DISABLE
3354 #define __OTGHS_FORCE_RESET          __HAL_RCC_USB_OTG_HS_FORCE_RESET
3355 #define __OTGHS_RELEASE_RESET          __HAL_RCC_USB_OTG_HS_RELEASE_RESET
3356 #define __OTGHSULPI_CLK_SLEEP_ENABLE  __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_ENABLE
3357 #define __OTGHSULPI_CLK_SLEEP_DISABLE  __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_DISABLE
3358 #define __HAL_RCC_OTGHS_CLK_SLEEP_ENABLE  __HAL_RCC_USB_OTG_HS_CLK_SLEEP_ENABLE
3359 #define __HAL_RCC_OTGHS_CLK_SLEEP_DISABLE  __HAL_RCC_USB_OTG_HS_CLK_SLEEP_DISABLE
3360 #define __HAL_RCC_OTGHS_IS_CLK_SLEEP_ENABLED __HAL_RCC_USB_OTG_HS_IS_CLK_SLEEP_ENABLED
3361 #define __HAL_RCC_OTGHS_IS_CLK_SLEEP_DISABLED __HAL_RCC_USB_OTG_HS_IS_CLK_SLEEP_DISABLED
3362 #define __HAL_RCC_OTGHS_FORCE_RESET          __HAL_RCC_USB_OTG_HS_FORCE_RESET
3363 #define __HAL_RCC_OTGHS_RELEASE_RESET          __HAL_RCC_USB_OTG_HS_RELEASE_RESET
3364 #define __HAL_RCC_OTGHSULPI_CLK_SLEEP_ENABLE      __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_ENABLE
3365 #define __HAL_RCC_OTGHSULPI_CLK_SLEEP_DISABLE     __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_DISABLE
3366 #define __HAL_RCC_OTGHSULPI_IS_CLK_SLEEP_ENABLED  __HAL_RCC_USB_OTG_HS_ULPI_IS_CLK_SLEEP_ENABLED
3367 #define __HAL_RCC_OTGHSULPI_IS_CLK_SLEEP_DISABLED __HAL_RCC_USB_OTG_HS_ULPI_IS_CLK_SLEEP_DISABLED
3368 #define __SRAM3_CLK_SLEEP_ENABLE       __HAL_RCC_SRAM3_CLK_SLEEP_ENABLE
3369 #define __CAN2_CLK_SLEEP_ENABLE        __HAL_RCC_CAN2_CLK_SLEEP_ENABLE
3370 #define __CAN2_CLK_SLEEP_DISABLE       __HAL_RCC_CAN2_CLK_SLEEP_DISABLE
3371 #define __DAC_CLK_SLEEP_ENABLE         __HAL_RCC_DAC_CLK_SLEEP_ENABLE
3372 #define __DAC_CLK_SLEEP_DISABLE        __HAL_RCC_DAC_CLK_SLEEP_DISABLE
3373 #define __ADC2_CLK_SLEEP_ENABLE        __HAL_RCC_ADC2_CLK_SLEEP_ENABLE
3374 #define __ADC2_CLK_SLEEP_DISABLE       __HAL_RCC_ADC2_CLK_SLEEP_DISABLE
3375 #define __ADC3_CLK_SLEEP_ENABLE        __HAL_RCC_ADC3_CLK_SLEEP_ENABLE
3376 #define __ADC3_CLK_SLEEP_DISABLE       __HAL_RCC_ADC3_CLK_SLEEP_DISABLE
3377 #define __FSMC_FORCE_RESET             __HAL_RCC_FSMC_FORCE_RESET
3378 #define __FSMC_RELEASE_RESET           __HAL_RCC_FSMC_RELEASE_RESET
3379 #define __FSMC_CLK_SLEEP_ENABLE        __HAL_RCC_FSMC_CLK_SLEEP_ENABLE
3380 #define __FSMC_CLK_SLEEP_DISABLE       __HAL_RCC_FSMC_CLK_SLEEP_DISABLE
3381 #define __SDIO_FORCE_RESET             __HAL_RCC_SDIO_FORCE_RESET
3382 #define __SDIO_RELEASE_RESET           __HAL_RCC_SDIO_RELEASE_RESET
3383 #define __SDIO_CLK_SLEEP_DISABLE       __HAL_RCC_SDIO_CLK_SLEEP_DISABLE
3384 #define __SDIO_CLK_SLEEP_ENABLE        __HAL_RCC_SDIO_CLK_SLEEP_ENABLE
3385 #define __DMA2D_CLK_ENABLE             __HAL_RCC_DMA2D_CLK_ENABLE
3386 #define __DMA2D_CLK_DISABLE            __HAL_RCC_DMA2D_CLK_DISABLE
3387 #define __DMA2D_FORCE_RESET            __HAL_RCC_DMA2D_FORCE_RESET
3388 #define __DMA2D_RELEASE_RESET          __HAL_RCC_DMA2D_RELEASE_RESET
3389 #define __DMA2D_CLK_SLEEP_ENABLE       __HAL_RCC_DMA2D_CLK_SLEEP_ENABLE
3390 #define __DMA2D_CLK_SLEEP_DISABLE      __HAL_RCC_DMA2D_CLK_SLEEP_DISABLE
3391 
3392 /* alias define maintained for legacy */
3393 #define __HAL_RCC_OTGFS_FORCE_RESET    __HAL_RCC_USB_OTG_FS_FORCE_RESET
3394 #define __HAL_RCC_OTGFS_RELEASE_RESET  __HAL_RCC_USB_OTG_FS_RELEASE_RESET
3395 
3396 #define __ADC12_CLK_ENABLE          __HAL_RCC_ADC12_CLK_ENABLE
3397 #define __ADC12_CLK_DISABLE         __HAL_RCC_ADC12_CLK_DISABLE
3398 #define __ADC34_CLK_ENABLE          __HAL_RCC_ADC34_CLK_ENABLE
3399 #define __ADC34_CLK_DISABLE         __HAL_RCC_ADC34_CLK_DISABLE
3400 #define __DAC2_CLK_ENABLE           __HAL_RCC_DAC2_CLK_ENABLE
3401 #define __DAC2_CLK_DISABLE          __HAL_RCC_DAC2_CLK_DISABLE
3402 #define __TIM18_CLK_ENABLE          __HAL_RCC_TIM18_CLK_ENABLE
3403 #define __TIM18_CLK_DISABLE         __HAL_RCC_TIM18_CLK_DISABLE
3404 #define __TIM19_CLK_ENABLE          __HAL_RCC_TIM19_CLK_ENABLE
3405 #define __TIM19_CLK_DISABLE         __HAL_RCC_TIM19_CLK_DISABLE
3406 #define __TIM20_CLK_ENABLE          __HAL_RCC_TIM20_CLK_ENABLE
3407 #define __TIM20_CLK_DISABLE         __HAL_RCC_TIM20_CLK_DISABLE
3408 #define __HRTIM1_CLK_ENABLE         __HAL_RCC_HRTIM1_CLK_ENABLE
3409 #define __HRTIM1_CLK_DISABLE        __HAL_RCC_HRTIM1_CLK_DISABLE
3410 #define __SDADC1_CLK_ENABLE         __HAL_RCC_SDADC1_CLK_ENABLE
3411 #define __SDADC2_CLK_ENABLE         __HAL_RCC_SDADC2_CLK_ENABLE
3412 #define __SDADC3_CLK_ENABLE         __HAL_RCC_SDADC3_CLK_ENABLE
3413 #define __SDADC1_CLK_DISABLE        __HAL_RCC_SDADC1_CLK_DISABLE
3414 #define __SDADC2_CLK_DISABLE        __HAL_RCC_SDADC2_CLK_DISABLE
3415 #define __SDADC3_CLK_DISABLE        __HAL_RCC_SDADC3_CLK_DISABLE
3416 
3417 #define __ADC12_FORCE_RESET         __HAL_RCC_ADC12_FORCE_RESET
3418 #define __ADC12_RELEASE_RESET       __HAL_RCC_ADC12_RELEASE_RESET
3419 #define __ADC34_FORCE_RESET         __HAL_RCC_ADC34_FORCE_RESET
3420 #define __ADC34_RELEASE_RESET       __HAL_RCC_ADC34_RELEASE_RESET
3421 #define __DAC2_FORCE_RESET          __HAL_RCC_DAC2_FORCE_RESET
3422 #define __DAC2_RELEASE_RESET        __HAL_RCC_DAC2_RELEASE_RESET
3423 #define __TIM18_FORCE_RESET         __HAL_RCC_TIM18_FORCE_RESET
3424 #define __TIM18_RELEASE_RESET       __HAL_RCC_TIM18_RELEASE_RESET
3425 #define __TIM19_FORCE_RESET         __HAL_RCC_TIM19_FORCE_RESET
3426 #define __TIM19_RELEASE_RESET       __HAL_RCC_TIM19_RELEASE_RESET
3427 #define __TIM20_FORCE_RESET         __HAL_RCC_TIM20_FORCE_RESET
3428 #define __TIM20_RELEASE_RESET       __HAL_RCC_TIM20_RELEASE_RESET
3429 #define __HRTIM1_FORCE_RESET        __HAL_RCC_HRTIM1_FORCE_RESET
3430 #define __HRTIM1_RELEASE_RESET      __HAL_RCC_HRTIM1_RELEASE_RESET
3431 #define __SDADC1_FORCE_RESET        __HAL_RCC_SDADC1_FORCE_RESET
3432 #define __SDADC2_FORCE_RESET        __HAL_RCC_SDADC2_FORCE_RESET
3433 #define __SDADC3_FORCE_RESET        __HAL_RCC_SDADC3_FORCE_RESET
3434 #define __SDADC1_RELEASE_RESET      __HAL_RCC_SDADC1_RELEASE_RESET
3435 #define __SDADC2_RELEASE_RESET      __HAL_RCC_SDADC2_RELEASE_RESET
3436 #define __SDADC3_RELEASE_RESET      __HAL_RCC_SDADC3_RELEASE_RESET
3437 
3438 #define __ADC1_IS_CLK_ENABLED       __HAL_RCC_ADC1_IS_CLK_ENABLED
3439 #define __ADC1_IS_CLK_DISABLED      __HAL_RCC_ADC1_IS_CLK_DISABLED
3440 #define __ADC12_IS_CLK_ENABLED      __HAL_RCC_ADC12_IS_CLK_ENABLED
3441 #define __ADC12_IS_CLK_DISABLED     __HAL_RCC_ADC12_IS_CLK_DISABLED
3442 #define __ADC34_IS_CLK_ENABLED      __HAL_RCC_ADC34_IS_CLK_ENABLED
3443 #define __ADC34_IS_CLK_DISABLED     __HAL_RCC_ADC34_IS_CLK_DISABLED
3444 #define __CEC_IS_CLK_ENABLED        __HAL_RCC_CEC_IS_CLK_ENABLED
3445 #define __CEC_IS_CLK_DISABLED       __HAL_RCC_CEC_IS_CLK_DISABLED
3446 #define __CRC_IS_CLK_ENABLED        __HAL_RCC_CRC_IS_CLK_ENABLED
3447 #define __CRC_IS_CLK_DISABLED       __HAL_RCC_CRC_IS_CLK_DISABLED
3448 #define __DAC1_IS_CLK_ENABLED       __HAL_RCC_DAC1_IS_CLK_ENABLED
3449 #define __DAC1_IS_CLK_DISABLED      __HAL_RCC_DAC1_IS_CLK_DISABLED
3450 #define __DAC2_IS_CLK_ENABLED       __HAL_RCC_DAC2_IS_CLK_ENABLED
3451 #define __DAC2_IS_CLK_DISABLED      __HAL_RCC_DAC2_IS_CLK_DISABLED
3452 #define __DMA1_IS_CLK_ENABLED       __HAL_RCC_DMA1_IS_CLK_ENABLED
3453 #define __DMA1_IS_CLK_DISABLED      __HAL_RCC_DMA1_IS_CLK_DISABLED
3454 #define __DMA2_IS_CLK_ENABLED       __HAL_RCC_DMA2_IS_CLK_ENABLED
3455 #define __DMA2_IS_CLK_DISABLED      __HAL_RCC_DMA2_IS_CLK_DISABLED
3456 #define __FLITF_IS_CLK_ENABLED      __HAL_RCC_FLITF_IS_CLK_ENABLED
3457 #define __FLITF_IS_CLK_DISABLED     __HAL_RCC_FLITF_IS_CLK_DISABLED
3458 #define __FMC_IS_CLK_ENABLED        __HAL_RCC_FMC_IS_CLK_ENABLED
3459 #define __FMC_IS_CLK_DISABLED       __HAL_RCC_FMC_IS_CLK_DISABLED
3460 #define __GPIOA_IS_CLK_ENABLED      __HAL_RCC_GPIOA_IS_CLK_ENABLED
3461 #define __GPIOA_IS_CLK_DISABLED     __HAL_RCC_GPIOA_IS_CLK_DISABLED
3462 #define __GPIOB_IS_CLK_ENABLED      __HAL_RCC_GPIOB_IS_CLK_ENABLED
3463 #define __GPIOB_IS_CLK_DISABLED     __HAL_RCC_GPIOB_IS_CLK_DISABLED
3464 #define __GPIOC_IS_CLK_ENABLED      __HAL_RCC_GPIOC_IS_CLK_ENABLED
3465 #define __GPIOC_IS_CLK_DISABLED     __HAL_RCC_GPIOC_IS_CLK_DISABLED
3466 #define __GPIOD_IS_CLK_ENABLED      __HAL_RCC_GPIOD_IS_CLK_ENABLED
3467 #define __GPIOD_IS_CLK_DISABLED     __HAL_RCC_GPIOD_IS_CLK_DISABLED
3468 #define __GPIOE_IS_CLK_ENABLED      __HAL_RCC_GPIOE_IS_CLK_ENABLED
3469 #define __GPIOE_IS_CLK_DISABLED     __HAL_RCC_GPIOE_IS_CLK_DISABLED
3470 #define __GPIOF_IS_CLK_ENABLED      __HAL_RCC_GPIOF_IS_CLK_ENABLED
3471 #define __GPIOF_IS_CLK_DISABLED     __HAL_RCC_GPIOF_IS_CLK_DISABLED
3472 #define __GPIOG_IS_CLK_ENABLED      __HAL_RCC_GPIOG_IS_CLK_ENABLED
3473 #define __GPIOG_IS_CLK_DISABLED     __HAL_RCC_GPIOG_IS_CLK_DISABLED
3474 #define __GPIOH_IS_CLK_ENABLED      __HAL_RCC_GPIOH_IS_CLK_ENABLED
3475 #define __GPIOH_IS_CLK_DISABLED     __HAL_RCC_GPIOH_IS_CLK_DISABLED
3476 #define __HRTIM1_IS_CLK_ENABLED     __HAL_RCC_HRTIM1_IS_CLK_ENABLED
3477 #define __HRTIM1_IS_CLK_DISABLED    __HAL_RCC_HRTIM1_IS_CLK_DISABLED
3478 #define __I2C1_IS_CLK_ENABLED       __HAL_RCC_I2C1_IS_CLK_ENABLED
3479 #define __I2C1_IS_CLK_DISABLED      __HAL_RCC_I2C1_IS_CLK_DISABLED
3480 #define __I2C2_IS_CLK_ENABLED       __HAL_RCC_I2C2_IS_CLK_ENABLED
3481 #define __I2C2_IS_CLK_DISABLED      __HAL_RCC_I2C2_IS_CLK_DISABLED
3482 #define __I2C3_IS_CLK_ENABLED       __HAL_RCC_I2C3_IS_CLK_ENABLED
3483 #define __I2C3_IS_CLK_DISABLED      __HAL_RCC_I2C3_IS_CLK_DISABLED
3484 #define __PWR_IS_CLK_ENABLED        __HAL_RCC_PWR_IS_CLK_ENABLED
3485 #define __PWR_IS_CLK_DISABLED       __HAL_RCC_PWR_IS_CLK_DISABLED
3486 #define __SYSCFG_IS_CLK_ENABLED     __HAL_RCC_SYSCFG_IS_CLK_ENABLED
3487 #define __SYSCFG_IS_CLK_DISABLED    __HAL_RCC_SYSCFG_IS_CLK_DISABLED
3488 #define __SPI1_IS_CLK_ENABLED       __HAL_RCC_SPI1_IS_CLK_ENABLED
3489 #define __SPI1_IS_CLK_DISABLED      __HAL_RCC_SPI1_IS_CLK_DISABLED
3490 #define __SPI2_IS_CLK_ENABLED       __HAL_RCC_SPI2_IS_CLK_ENABLED
3491 #define __SPI2_IS_CLK_DISABLED      __HAL_RCC_SPI2_IS_CLK_DISABLED
3492 #define __SPI3_IS_CLK_ENABLED       __HAL_RCC_SPI3_IS_CLK_ENABLED
3493 #define __SPI3_IS_CLK_DISABLED      __HAL_RCC_SPI3_IS_CLK_DISABLED
3494 #define __SPI4_IS_CLK_ENABLED       __HAL_RCC_SPI4_IS_CLK_ENABLED
3495 #define __SPI4_IS_CLK_DISABLED      __HAL_RCC_SPI4_IS_CLK_DISABLED
3496 #define __SDADC1_IS_CLK_ENABLED     __HAL_RCC_SDADC1_IS_CLK_ENABLED
3497 #define __SDADC1_IS_CLK_DISABLED    __HAL_RCC_SDADC1_IS_CLK_DISABLED
3498 #define __SDADC2_IS_CLK_ENABLED     __HAL_RCC_SDADC2_IS_CLK_ENABLED
3499 #define __SDADC2_IS_CLK_DISABLED    __HAL_RCC_SDADC2_IS_CLK_DISABLED
3500 #define __SDADC3_IS_CLK_ENABLED     __HAL_RCC_SDADC3_IS_CLK_ENABLED
3501 #define __SDADC3_IS_CLK_DISABLED    __HAL_RCC_SDADC3_IS_CLK_DISABLED
3502 #define __SRAM_IS_CLK_ENABLED       __HAL_RCC_SRAM_IS_CLK_ENABLED
3503 #define __SRAM_IS_CLK_DISABLED      __HAL_RCC_SRAM_IS_CLK_DISABLED
3504 #define __TIM1_IS_CLK_ENABLED       __HAL_RCC_TIM1_IS_CLK_ENABLED
3505 #define __TIM1_IS_CLK_DISABLED      __HAL_RCC_TIM1_IS_CLK_DISABLED
3506 #define __TIM2_IS_CLK_ENABLED       __HAL_RCC_TIM2_IS_CLK_ENABLED
3507 #define __TIM2_IS_CLK_DISABLED      __HAL_RCC_TIM2_IS_CLK_DISABLED
3508 #define __TIM3_IS_CLK_ENABLED       __HAL_RCC_TIM3_IS_CLK_ENABLED
3509 #define __TIM3_IS_CLK_DISABLED      __HAL_RCC_TIM3_IS_CLK_DISABLED
3510 #define __TIM4_IS_CLK_ENABLED       __HAL_RCC_TIM4_IS_CLK_ENABLED
3511 #define __TIM4_IS_CLK_DISABLED      __HAL_RCC_TIM4_IS_CLK_DISABLED
3512 #define __TIM5_IS_CLK_ENABLED       __HAL_RCC_TIM5_IS_CLK_ENABLED
3513 #define __TIM5_IS_CLK_DISABLED      __HAL_RCC_TIM5_IS_CLK_DISABLED
3514 #define __TIM6_IS_CLK_ENABLED       __HAL_RCC_TIM6_IS_CLK_ENABLED
3515 #define __TIM6_IS_CLK_DISABLED      __HAL_RCC_TIM6_IS_CLK_DISABLED
3516 #define __TIM7_IS_CLK_ENABLED       __HAL_RCC_TIM7_IS_CLK_ENABLED
3517 #define __TIM7_IS_CLK_DISABLED      __HAL_RCC_TIM7_IS_CLK_DISABLED
3518 #define __TIM8_IS_CLK_ENABLED       __HAL_RCC_TIM8_IS_CLK_ENABLED
3519 #define __TIM8_IS_CLK_DISABLED      __HAL_RCC_TIM8_IS_CLK_DISABLED
3520 #define __TIM12_IS_CLK_ENABLED      __HAL_RCC_TIM12_IS_CLK_ENABLED
3521 #define __TIM12_IS_CLK_DISABLED     __HAL_RCC_TIM12_IS_CLK_DISABLED
3522 #define __TIM13_IS_CLK_ENABLED      __HAL_RCC_TIM13_IS_CLK_ENABLED
3523 #define __TIM13_IS_CLK_DISABLED     __HAL_RCC_TIM13_IS_CLK_DISABLED
3524 #define __TIM14_IS_CLK_ENABLED      __HAL_RCC_TIM14_IS_CLK_ENABLED
3525 #define __TIM14_IS_CLK_DISABLED     __HAL_RCC_TIM14_IS_CLK_DISABLED
3526 #define __TIM15_IS_CLK_ENABLED      __HAL_RCC_TIM15_IS_CLK_ENABLED
3527 #define __TIM15_IS_CLK_DISABLED     __HAL_RCC_TIM15_IS_CLK_DISABLED
3528 #define __TIM16_IS_CLK_ENABLED      __HAL_RCC_TIM16_IS_CLK_ENABLED
3529 #define __TIM16_IS_CLK_DISABLED     __HAL_RCC_TIM16_IS_CLK_DISABLED
3530 #define __TIM17_IS_CLK_ENABLED      __HAL_RCC_TIM17_IS_CLK_ENABLED
3531 #define __TIM17_IS_CLK_DISABLED     __HAL_RCC_TIM17_IS_CLK_DISABLED
3532 #define __TIM18_IS_CLK_ENABLED      __HAL_RCC_TIM18_IS_CLK_ENABLED
3533 #define __TIM18_IS_CLK_DISABLED     __HAL_RCC_TIM18_IS_CLK_DISABLED
3534 #define __TIM19_IS_CLK_ENABLED      __HAL_RCC_TIM19_IS_CLK_ENABLED
3535 #define __TIM19_IS_CLK_DISABLED     __HAL_RCC_TIM19_IS_CLK_DISABLED
3536 #define __TIM20_IS_CLK_ENABLED      __HAL_RCC_TIM20_IS_CLK_ENABLED
3537 #define __TIM20_IS_CLK_DISABLED     __HAL_RCC_TIM20_IS_CLK_DISABLED
3538 #define __TSC_IS_CLK_ENABLED        __HAL_RCC_TSC_IS_CLK_ENABLED
3539 #define __TSC_IS_CLK_DISABLED       __HAL_RCC_TSC_IS_CLK_DISABLED
3540 #define __UART4_IS_CLK_ENABLED      __HAL_RCC_UART4_IS_CLK_ENABLED
3541 #define __UART4_IS_CLK_DISABLED     __HAL_RCC_UART4_IS_CLK_DISABLED
3542 #define __UART5_IS_CLK_ENABLED      __HAL_RCC_UART5_IS_CLK_ENABLED
3543 #define __UART5_IS_CLK_DISABLED     __HAL_RCC_UART5_IS_CLK_DISABLED
3544 #define __USART1_IS_CLK_ENABLED     __HAL_RCC_USART1_IS_CLK_ENABLED
3545 #define __USART1_IS_CLK_DISABLED    __HAL_RCC_USART1_IS_CLK_DISABLED
3546 #define __USART2_IS_CLK_ENABLED     __HAL_RCC_USART2_IS_CLK_ENABLED
3547 #define __USART2_IS_CLK_DISABLED    __HAL_RCC_USART2_IS_CLK_DISABLED
3548 #define __USART3_IS_CLK_ENABLED     __HAL_RCC_USART3_IS_CLK_ENABLED
3549 #define __USART3_IS_CLK_DISABLED    __HAL_RCC_USART3_IS_CLK_DISABLED
3550 #define __USB_IS_CLK_ENABLED        __HAL_RCC_USB_IS_CLK_ENABLED
3551 #define __USB_IS_CLK_DISABLED       __HAL_RCC_USB_IS_CLK_DISABLED
3552 #define __WWDG_IS_CLK_ENABLED       __HAL_RCC_WWDG_IS_CLK_ENABLED
3553 #define __WWDG_IS_CLK_DISABLED      __HAL_RCC_WWDG_IS_CLK_DISABLED
3554 
3555 #if defined(STM32L1)
3556 #define __HAL_RCC_CRYP_CLK_DISABLE         __HAL_RCC_AES_CLK_DISABLE
3557 #define __HAL_RCC_CRYP_CLK_ENABLE          __HAL_RCC_AES_CLK_ENABLE
3558 #define __HAL_RCC_CRYP_CLK_SLEEP_DISABLE   __HAL_RCC_AES_CLK_SLEEP_DISABLE
3559 #define __HAL_RCC_CRYP_CLK_SLEEP_ENABLE    __HAL_RCC_AES_CLK_SLEEP_ENABLE
3560 #define __HAL_RCC_CRYP_FORCE_RESET         __HAL_RCC_AES_FORCE_RESET
3561 #define __HAL_RCC_CRYP_RELEASE_RESET       __HAL_RCC_AES_RELEASE_RESET
3562 #endif /* STM32L1 */
3563 
3564 #if defined(STM32F4)
3565 #define __HAL_RCC_SDMMC1_FORCE_RESET       __HAL_RCC_SDIO_FORCE_RESET
3566 #define __HAL_RCC_SDMMC1_RELEASE_RESET     __HAL_RCC_SDIO_RELEASE_RESET
3567 #define __HAL_RCC_SDMMC1_CLK_SLEEP_ENABLE  __HAL_RCC_SDIO_CLK_SLEEP_ENABLE
3568 #define __HAL_RCC_SDMMC1_CLK_SLEEP_DISABLE __HAL_RCC_SDIO_CLK_SLEEP_DISABLE
3569 #define __HAL_RCC_SDMMC1_CLK_ENABLE        __HAL_RCC_SDIO_CLK_ENABLE
3570 #define __HAL_RCC_SDMMC1_CLK_DISABLE       __HAL_RCC_SDIO_CLK_DISABLE
3571 #define __HAL_RCC_SDMMC1_IS_CLK_ENABLED    __HAL_RCC_SDIO_IS_CLK_ENABLED
3572 #define __HAL_RCC_SDMMC1_IS_CLK_DISABLED   __HAL_RCC_SDIO_IS_CLK_DISABLED
3573 #define Sdmmc1ClockSelection               SdioClockSelection
3574 #define RCC_PERIPHCLK_SDMMC1               RCC_PERIPHCLK_SDIO
3575 #define RCC_SDMMC1CLKSOURCE_CLK48          RCC_SDIOCLKSOURCE_CK48
3576 #define RCC_SDMMC1CLKSOURCE_SYSCLK         RCC_SDIOCLKSOURCE_SYSCLK
3577 #define __HAL_RCC_SDMMC1_CONFIG            __HAL_RCC_SDIO_CONFIG
3578 #define __HAL_RCC_GET_SDMMC1_SOURCE        __HAL_RCC_GET_SDIO_SOURCE
3579 #endif
3580 
3581 #if defined(STM32F7) || defined(STM32L4)
3582 #define __HAL_RCC_SDIO_FORCE_RESET         __HAL_RCC_SDMMC1_FORCE_RESET
3583 #define __HAL_RCC_SDIO_RELEASE_RESET       __HAL_RCC_SDMMC1_RELEASE_RESET
3584 #define __HAL_RCC_SDIO_CLK_SLEEP_ENABLE    __HAL_RCC_SDMMC1_CLK_SLEEP_ENABLE
3585 #define __HAL_RCC_SDIO_CLK_SLEEP_DISABLE   __HAL_RCC_SDMMC1_CLK_SLEEP_DISABLE
3586 #define __HAL_RCC_SDIO_CLK_ENABLE          __HAL_RCC_SDMMC1_CLK_ENABLE
3587 #define __HAL_RCC_SDIO_CLK_DISABLE         __HAL_RCC_SDMMC1_CLK_DISABLE
3588 #define __HAL_RCC_SDIO_IS_CLK_ENABLED      __HAL_RCC_SDMMC1_IS_CLK_ENABLED
3589 #define __HAL_RCC_SDIO_IS_CLK_DISABLED     __HAL_RCC_SDMMC1_IS_CLK_DISABLED
3590 #define SdioClockSelection                 Sdmmc1ClockSelection
3591 #define RCC_PERIPHCLK_SDIO                 RCC_PERIPHCLK_SDMMC1
3592 #define __HAL_RCC_SDIO_CONFIG              __HAL_RCC_SDMMC1_CONFIG
3593 #define __HAL_RCC_GET_SDIO_SOURCE          __HAL_RCC_GET_SDMMC1_SOURCE
3594 #endif
3595 
3596 #if defined(STM32F7)
3597 #define RCC_SDIOCLKSOURCE_CLK48             RCC_SDMMC1CLKSOURCE_CLK48
3598 #define RCC_SDIOCLKSOURCE_SYSCLK           RCC_SDMMC1CLKSOURCE_SYSCLK
3599 #endif
3600 
3601 #if defined(STM32H7)
3602 #define __HAL_RCC_USB_OTG_HS_CLK_ENABLE()              __HAL_RCC_USB1_OTG_HS_CLK_ENABLE()
3603 #define __HAL_RCC_USB_OTG_HS_ULPI_CLK_ENABLE()         __HAL_RCC_USB1_OTG_HS_ULPI_CLK_ENABLE()
3604 #define __HAL_RCC_USB_OTG_HS_CLK_DISABLE()             __HAL_RCC_USB1_OTG_HS_CLK_DISABLE()
3605 #define __HAL_RCC_USB_OTG_HS_ULPI_CLK_DISABLE()        __HAL_RCC_USB1_OTG_HS_ULPI_CLK_DISABLE()
3606 #define __HAL_RCC_USB_OTG_HS_FORCE_RESET()             __HAL_RCC_USB1_OTG_HS_FORCE_RESET()
3607 #define __HAL_RCC_USB_OTG_HS_RELEASE_RESET()           __HAL_RCC_USB1_OTG_HS_RELEASE_RESET()
3608 #define __HAL_RCC_USB_OTG_HS_CLK_SLEEP_ENABLE()        __HAL_RCC_USB1_OTG_HS_CLK_SLEEP_ENABLE()
3609 #define __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_ENABLE()   __HAL_RCC_USB1_OTG_HS_ULPI_CLK_SLEEP_ENABLE()
3610 #define __HAL_RCC_USB_OTG_HS_CLK_SLEEP_DISABLE()       __HAL_RCC_USB1_OTG_HS_CLK_SLEEP_DISABLE()
3611 #define __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_DISABLE()  __HAL_RCC_USB1_OTG_HS_ULPI_CLK_SLEEP_DISABLE()
3612 
3613 #define __HAL_RCC_USB_OTG_FS_CLK_ENABLE()             __HAL_RCC_USB2_OTG_FS_CLK_ENABLE()
3614 #define __HAL_RCC_USB_OTG_FS_ULPI_CLK_ENABLE()        __HAL_RCC_USB2_OTG_FS_ULPI_CLK_ENABLE()
3615 #define __HAL_RCC_USB_OTG_FS_CLK_DISABLE()            __HAL_RCC_USB2_OTG_FS_CLK_DISABLE()
3616 #define __HAL_RCC_USB_OTG_FS_ULPI_CLK_DISABLE()       __HAL_RCC_USB2_OTG_FS_ULPI_CLK_DISABLE()
3617 #define __HAL_RCC_USB_OTG_FS_FORCE_RESET()            __HAL_RCC_USB2_OTG_FS_FORCE_RESET()
3618 #define __HAL_RCC_USB_OTG_FS_RELEASE_RESET()          __HAL_RCC_USB2_OTG_FS_RELEASE_RESET()
3619 #define __HAL_RCC_USB_OTG_FS_CLK_SLEEP_ENABLE()       __HAL_RCC_USB2_OTG_FS_CLK_SLEEP_ENABLE()
3620 #define __HAL_RCC_USB_OTG_FS_ULPI_CLK_SLEEP_ENABLE()  __HAL_RCC_USB2_OTG_FS_ULPI_CLK_SLEEP_ENABLE()
3621 #define __HAL_RCC_USB_OTG_FS_CLK_SLEEP_DISABLE()      __HAL_RCC_USB2_OTG_FS_CLK_SLEEP_DISABLE()
3622 #define __HAL_RCC_USB_OTG_FS_ULPI_CLK_SLEEP_DISABLE() __HAL_RCC_USB2_OTG_FS_ULPI_CLK_SLEEP_DISABLE()
3623 #endif
3624 
3625 #define __HAL_RCC_I2SCLK            __HAL_RCC_I2S_CONFIG
3626 #define __HAL_RCC_I2SCLK_CONFIG     __HAL_RCC_I2S_CONFIG
3627 
3628 #define __RCC_PLLSRC                RCC_GET_PLL_OSCSOURCE
3629 
3630 #define IS_RCC_MSIRANGE             IS_RCC_MSI_CLOCK_RANGE
3631 #define IS_RCC_RTCCLK_SOURCE        IS_RCC_RTCCLKSOURCE
3632 #define IS_RCC_SYSCLK_DIV           IS_RCC_HCLK
3633 #define IS_RCC_HCLK_DIV             IS_RCC_PCLK
3634 #define IS_RCC_PERIPHCLK            IS_RCC_PERIPHCLOCK
3635 
3636 #define RCC_IT_HSI14                RCC_IT_HSI14RDY
3637 
3638 #define RCC_IT_CSSLSE               RCC_IT_LSECSS
3639 #define RCC_IT_CSSHSE               RCC_IT_CSS
3640 
3641 #define RCC_PLLMUL_3                RCC_PLL_MUL3
3642 #define RCC_PLLMUL_4                RCC_PLL_MUL4
3643 #define RCC_PLLMUL_6                RCC_PLL_MUL6
3644 #define RCC_PLLMUL_8                RCC_PLL_MUL8
3645 #define RCC_PLLMUL_12               RCC_PLL_MUL12
3646 #define RCC_PLLMUL_16               RCC_PLL_MUL16
3647 #define RCC_PLLMUL_24               RCC_PLL_MUL24
3648 #define RCC_PLLMUL_32               RCC_PLL_MUL32
3649 #define RCC_PLLMUL_48               RCC_PLL_MUL48
3650 
3651 #define RCC_PLLDIV_2                RCC_PLL_DIV2
3652 #define RCC_PLLDIV_3                RCC_PLL_DIV3
3653 #define RCC_PLLDIV_4                RCC_PLL_DIV4
3654 
3655 #define IS_RCC_MCOSOURCE            IS_RCC_MCO1SOURCE
3656 #define __HAL_RCC_MCO_CONFIG        __HAL_RCC_MCO1_CONFIG
3657 #define RCC_MCO_NODIV               RCC_MCODIV_1
3658 #define RCC_MCO_DIV1                RCC_MCODIV_1
3659 #define RCC_MCO_DIV2                RCC_MCODIV_2
3660 #define RCC_MCO_DIV4                RCC_MCODIV_4
3661 #define RCC_MCO_DIV8                RCC_MCODIV_8
3662 #define RCC_MCO_DIV16               RCC_MCODIV_16
3663 #define RCC_MCO_DIV32               RCC_MCODIV_32
3664 #define RCC_MCO_DIV64               RCC_MCODIV_64
3665 #define RCC_MCO_DIV128              RCC_MCODIV_128
3666 #define RCC_MCOSOURCE_NONE          RCC_MCO1SOURCE_NOCLOCK
3667 #define RCC_MCOSOURCE_LSI           RCC_MCO1SOURCE_LSI
3668 #define RCC_MCOSOURCE_LSE           RCC_MCO1SOURCE_LSE
3669 #define RCC_MCOSOURCE_SYSCLK        RCC_MCO1SOURCE_SYSCLK
3670 #define RCC_MCOSOURCE_HSI           RCC_MCO1SOURCE_HSI
3671 #define RCC_MCOSOURCE_HSI14         RCC_MCO1SOURCE_HSI14
3672 #define RCC_MCOSOURCE_HSI48         RCC_MCO1SOURCE_HSI48
3673 #define RCC_MCOSOURCE_HSE           RCC_MCO1SOURCE_HSE
3674 #define RCC_MCOSOURCE_PLLCLK_DIV1   RCC_MCO1SOURCE_PLLCLK
3675 #define RCC_MCOSOURCE_PLLCLK_NODIV  RCC_MCO1SOURCE_PLLCLK
3676 #define RCC_MCOSOURCE_PLLCLK_DIV2   RCC_MCO1SOURCE_PLLCLK_DIV2
3677 
3678 #if defined(STM32U0)
3679 #define RCC_SYSCLKSOURCE_STATUS_PLLR   RCC_SYSCLKSOURCE_STATUS_PLLCLK
3680 #endif
3681 
3682 #if defined(STM32L4) || defined(STM32WB) || defined(STM32G0) || defined(STM32G4) || defined(STM32L5) || \
3683     defined(STM32WL) || defined(STM32C0) || defined(STM32H7RS) || defined(STM32U0)
3684 #define RCC_RTCCLKSOURCE_NO_CLK     RCC_RTCCLKSOURCE_NONE
3685 #else
3686 #define RCC_RTCCLKSOURCE_NONE       RCC_RTCCLKSOURCE_NO_CLK
3687 #endif
3688 
3689 #define RCC_USBCLK_PLLSAI1          RCC_USBCLKSOURCE_PLLSAI1
3690 #define RCC_USBCLK_PLL              RCC_USBCLKSOURCE_PLL
3691 #define RCC_USBCLK_MSI              RCC_USBCLKSOURCE_MSI
3692 #define RCC_USBCLKSOURCE_PLLCLK     RCC_USBCLKSOURCE_PLL
3693 #define RCC_USBPLLCLK_DIV1          RCC_USBCLKSOURCE_PLL
3694 #define RCC_USBPLLCLK_DIV1_5        RCC_USBCLKSOURCE_PLL_DIV1_5
3695 #define RCC_USBPLLCLK_DIV2          RCC_USBCLKSOURCE_PLL_DIV2
3696 #define RCC_USBPLLCLK_DIV3          RCC_USBCLKSOURCE_PLL_DIV3
3697 
3698 #define HSION_BitNumber        RCC_HSION_BIT_NUMBER
3699 #define HSION_BITNUMBER        RCC_HSION_BIT_NUMBER
3700 #define HSEON_BitNumber        RCC_HSEON_BIT_NUMBER
3701 #define HSEON_BITNUMBER        RCC_HSEON_BIT_NUMBER
3702 #define MSION_BITNUMBER        RCC_MSION_BIT_NUMBER
3703 #define CSSON_BitNumber        RCC_CSSON_BIT_NUMBER
3704 #define CSSON_BITNUMBER        RCC_CSSON_BIT_NUMBER
3705 #define PLLON_BitNumber        RCC_PLLON_BIT_NUMBER
3706 #define PLLON_BITNUMBER        RCC_PLLON_BIT_NUMBER
3707 #define PLLI2SON_BitNumber     RCC_PLLI2SON_BIT_NUMBER
3708 #define I2SSRC_BitNumber       RCC_I2SSRC_BIT_NUMBER
3709 #define RTCEN_BitNumber        RCC_RTCEN_BIT_NUMBER
3710 #define RTCEN_BITNUMBER        RCC_RTCEN_BIT_NUMBER
3711 #define BDRST_BitNumber        RCC_BDRST_BIT_NUMBER
3712 #define BDRST_BITNUMBER        RCC_BDRST_BIT_NUMBER
3713 #define RTCRST_BITNUMBER       RCC_RTCRST_BIT_NUMBER
3714 #define LSION_BitNumber        RCC_LSION_BIT_NUMBER
3715 #define LSION_BITNUMBER        RCC_LSION_BIT_NUMBER
3716 #define LSEON_BitNumber        RCC_LSEON_BIT_NUMBER
3717 #define LSEON_BITNUMBER        RCC_LSEON_BIT_NUMBER
3718 #define LSEBYP_BITNUMBER       RCC_LSEBYP_BIT_NUMBER
3719 #define PLLSAION_BitNumber     RCC_PLLSAION_BIT_NUMBER
3720 #define TIMPRE_BitNumber       RCC_TIMPRE_BIT_NUMBER
3721 #define RMVF_BitNumber         RCC_RMVF_BIT_NUMBER
3722 #define RMVF_BITNUMBER         RCC_RMVF_BIT_NUMBER
3723 #define RCC_CR2_HSI14TRIM_BitNumber RCC_HSI14TRIM_BIT_NUMBER
3724 #define CR_BYTE2_ADDRESS       RCC_CR_BYTE2_ADDRESS
3725 #define CIR_BYTE1_ADDRESS      RCC_CIR_BYTE1_ADDRESS
3726 #define CIR_BYTE2_ADDRESS      RCC_CIR_BYTE2_ADDRESS
3727 #define BDCR_BYTE0_ADDRESS     RCC_BDCR_BYTE0_ADDRESS
3728 #define DBP_TIMEOUT_VALUE      RCC_DBP_TIMEOUT_VALUE
3729 #define LSE_TIMEOUT_VALUE      RCC_LSE_TIMEOUT_VALUE
3730 
3731 #define CR_HSION_BB            RCC_CR_HSION_BB
3732 #define CR_CSSON_BB            RCC_CR_CSSON_BB
3733 #define CR_PLLON_BB            RCC_CR_PLLON_BB
3734 #define CR_PLLI2SON_BB         RCC_CR_PLLI2SON_BB
3735 #define CR_MSION_BB            RCC_CR_MSION_BB
3736 #define CSR_LSION_BB           RCC_CSR_LSION_BB
3737 #define CSR_LSEON_BB           RCC_CSR_LSEON_BB
3738 #define CSR_LSEBYP_BB          RCC_CSR_LSEBYP_BB
3739 #define CSR_RTCEN_BB           RCC_CSR_RTCEN_BB
3740 #define CSR_RTCRST_BB          RCC_CSR_RTCRST_BB
3741 #define CFGR_I2SSRC_BB         RCC_CFGR_I2SSRC_BB
3742 #define BDCR_RTCEN_BB          RCC_BDCR_RTCEN_BB
3743 #define BDCR_BDRST_BB          RCC_BDCR_BDRST_BB
3744 #define CR_HSEON_BB            RCC_CR_HSEON_BB
3745 #define CSR_RMVF_BB            RCC_CSR_RMVF_BB
3746 #define CR_PLLSAION_BB         RCC_CR_PLLSAION_BB
3747 #define DCKCFGR_TIMPRE_BB      RCC_DCKCFGR_TIMPRE_BB
3748 
3749 #define __HAL_RCC_CRS_ENABLE_FREQ_ERROR_COUNTER     __HAL_RCC_CRS_FREQ_ERROR_COUNTER_ENABLE
3750 #define __HAL_RCC_CRS_DISABLE_FREQ_ERROR_COUNTER    __HAL_RCC_CRS_FREQ_ERROR_COUNTER_DISABLE
3751 #define __HAL_RCC_CRS_ENABLE_AUTOMATIC_CALIB        __HAL_RCC_CRS_AUTOMATIC_CALIB_ENABLE
3752 #define __HAL_RCC_CRS_DISABLE_AUTOMATIC_CALIB       __HAL_RCC_CRS_AUTOMATIC_CALIB_DISABLE
3753 #define __HAL_RCC_CRS_CALCULATE_RELOADVALUE         __HAL_RCC_CRS_RELOADVALUE_CALCULATE
3754 
3755 #define __HAL_RCC_GET_IT_SOURCE                     __HAL_RCC_GET_IT
3756 
3757 #define RCC_CRS_SYNCWARM       RCC_CRS_SYNCWARN
3758 #define RCC_CRS_TRIMOV         RCC_CRS_TRIMOVF
3759 
3760 #define RCC_PERIPHCLK_CK48               RCC_PERIPHCLK_CLK48
3761 #define RCC_CK48CLKSOURCE_PLLQ           RCC_CLK48CLKSOURCE_PLLQ
3762 #define RCC_CK48CLKSOURCE_PLLSAIP        RCC_CLK48CLKSOURCE_PLLSAIP
3763 #define RCC_CK48CLKSOURCE_PLLI2SQ        RCC_CLK48CLKSOURCE_PLLI2SQ
3764 #define IS_RCC_CK48CLKSOURCE             IS_RCC_CLK48CLKSOURCE
3765 #define RCC_SDIOCLKSOURCE_CK48           RCC_SDIOCLKSOURCE_CLK48
3766 
3767 #define __HAL_RCC_DFSDM_CLK_ENABLE             __HAL_RCC_DFSDM1_CLK_ENABLE
3768 #define __HAL_RCC_DFSDM_CLK_DISABLE            __HAL_RCC_DFSDM1_CLK_DISABLE
3769 #define __HAL_RCC_DFSDM_IS_CLK_ENABLED         __HAL_RCC_DFSDM1_IS_CLK_ENABLED
3770 #define __HAL_RCC_DFSDM_IS_CLK_DISABLED        __HAL_RCC_DFSDM1_IS_CLK_DISABLED
3771 #define __HAL_RCC_DFSDM_FORCE_RESET            __HAL_RCC_DFSDM1_FORCE_RESET
3772 #define __HAL_RCC_DFSDM_RELEASE_RESET          __HAL_RCC_DFSDM1_RELEASE_RESET
3773 #define __HAL_RCC_DFSDM_CLK_SLEEP_ENABLE       __HAL_RCC_DFSDM1_CLK_SLEEP_ENABLE
3774 #define __HAL_RCC_DFSDM_CLK_SLEEP_DISABLE      __HAL_RCC_DFSDM1_CLK_SLEEP_DISABLE
3775 #define __HAL_RCC_DFSDM_IS_CLK_SLEEP_ENABLED   __HAL_RCC_DFSDM1_IS_CLK_SLEEP_ENABLED
3776 #define __HAL_RCC_DFSDM_IS_CLK_SLEEP_DISABLED  __HAL_RCC_DFSDM1_IS_CLK_SLEEP_DISABLED
3777 #define DfsdmClockSelection         Dfsdm1ClockSelection
3778 #define RCC_PERIPHCLK_DFSDM         RCC_PERIPHCLK_DFSDM1
3779 #define RCC_DFSDMCLKSOURCE_PCLK     RCC_DFSDM1CLKSOURCE_PCLK2
3780 #define RCC_DFSDMCLKSOURCE_SYSCLK   RCC_DFSDM1CLKSOURCE_SYSCLK
3781 #define __HAL_RCC_DFSDM_CONFIG      __HAL_RCC_DFSDM1_CONFIG
3782 #define __HAL_RCC_GET_DFSDM_SOURCE  __HAL_RCC_GET_DFSDM1_SOURCE
3783 #define RCC_DFSDM1CLKSOURCE_PCLK    RCC_DFSDM1CLKSOURCE_PCLK2
3784 #define RCC_SWPMI1CLKSOURCE_PCLK    RCC_SWPMI1CLKSOURCE_PCLK1
3785 #if !defined(STM32U0)
3786 #define RCC_LPTIM1CLKSOURCE_PCLK    RCC_LPTIM1CLKSOURCE_PCLK1
3787 #define RCC_LPTIM2CLKSOURCE_PCLK    RCC_LPTIM2CLKSOURCE_PCLK1
3788 #endif
3789 
3790 #define RCC_DFSDM1AUDIOCLKSOURCE_I2SAPB1    RCC_DFSDM1AUDIOCLKSOURCE_I2S1
3791 #define RCC_DFSDM1AUDIOCLKSOURCE_I2SAPB2    RCC_DFSDM1AUDIOCLKSOURCE_I2S2
3792 #define RCC_DFSDM2AUDIOCLKSOURCE_I2SAPB1    RCC_DFSDM2AUDIOCLKSOURCE_I2S1
3793 #define RCC_DFSDM2AUDIOCLKSOURCE_I2SAPB2    RCC_DFSDM2AUDIOCLKSOURCE_I2S2
3794 #define RCC_DFSDM1CLKSOURCE_APB2            RCC_DFSDM1CLKSOURCE_PCLK2
3795 #define RCC_DFSDM2CLKSOURCE_APB2            RCC_DFSDM2CLKSOURCE_PCLK2
3796 #define RCC_FMPI2C1CLKSOURCE_APB            RCC_FMPI2C1CLKSOURCE_PCLK1
3797 #if defined(STM32U5)
3798 #define MSIKPLLModeSEL                        RCC_MSIKPLL_MODE_SEL
3799 #define MSISPLLModeSEL                        RCC_MSISPLL_MODE_SEL
3800 #define __HAL_RCC_AHB21_CLK_DISABLE           __HAL_RCC_AHB2_1_CLK_DISABLE
3801 #define __HAL_RCC_AHB22_CLK_DISABLE           __HAL_RCC_AHB2_2_CLK_DISABLE
3802 #define __HAL_RCC_AHB1_CLK_Disable_Clear      __HAL_RCC_AHB1_CLK_ENABLE
3803 #define __HAL_RCC_AHB21_CLK_Disable_Clear     __HAL_RCC_AHB2_1_CLK_ENABLE
3804 #define __HAL_RCC_AHB22_CLK_Disable_Clear     __HAL_RCC_AHB2_2_CLK_ENABLE
3805 #define __HAL_RCC_AHB3_CLK_Disable_Clear      __HAL_RCC_AHB3_CLK_ENABLE
3806 #define __HAL_RCC_APB1_CLK_Disable_Clear      __HAL_RCC_APB1_CLK_ENABLE
3807 #define __HAL_RCC_APB2_CLK_Disable_Clear      __HAL_RCC_APB2_CLK_ENABLE
3808 #define __HAL_RCC_APB3_CLK_Disable_Clear      __HAL_RCC_APB3_CLK_ENABLE
3809 #define IS_RCC_MSIPLLModeSelection            IS_RCC_MSIPLLMODE_SELECT
3810 #define RCC_PERIPHCLK_CLK48                   RCC_PERIPHCLK_ICLK
3811 #define RCC_CLK48CLKSOURCE_HSI48              RCC_ICLK_CLKSOURCE_HSI48
3812 #define RCC_CLK48CLKSOURCE_PLL2               RCC_ICLK_CLKSOURCE_PLL2
3813 #define RCC_CLK48CLKSOURCE_PLL1               RCC_ICLK_CLKSOURCE_PLL1
3814 #define RCC_CLK48CLKSOURCE_MSIK               RCC_ICLK_CLKSOURCE_MSIK
3815 #define __HAL_RCC_ADC1_CLK_ENABLE             __HAL_RCC_ADC12_CLK_ENABLE
3816 #define __HAL_RCC_ADC1_CLK_DISABLE            __HAL_RCC_ADC12_CLK_DISABLE
3817 #define __HAL_RCC_ADC1_IS_CLK_ENABLED         __HAL_RCC_ADC12_IS_CLK_ENABLED
3818 #define __HAL_RCC_ADC1_IS_CLK_DISABLED        __HAL_RCC_ADC12_IS_CLK_DISABLED
3819 #define __HAL_RCC_ADC1_FORCE_RESET            __HAL_RCC_ADC12_FORCE_RESET
3820 #define __HAL_RCC_ADC1_RELEASE_RESET          __HAL_RCC_ADC12_RELEASE_RESET
3821 #define __HAL_RCC_ADC1_CLK_SLEEP_ENABLE       __HAL_RCC_ADC12_CLK_SLEEP_ENABLE
3822 #define __HAL_RCC_ADC1_CLK_SLEEP_DISABLE      __HAL_RCC_ADC12_CLK_SLEEP_DISABLE
3823 #define __HAL_RCC_GET_CLK48_SOURCE            __HAL_RCC_GET_ICLK_SOURCE
3824 #define __HAL_RCC_PLLFRACN_ENABLE             __HAL_RCC_PLL_FRACN_ENABLE
3825 #define __HAL_RCC_PLLFRACN_DISABLE            __HAL_RCC_PLL_FRACN_DISABLE
3826 #define __HAL_RCC_PLLFRACN_CONFIG             __HAL_RCC_PLL_FRACN_CONFIG
3827 #define IS_RCC_PLLFRACN_VALUE                 IS_RCC_PLL_FRACN_VALUE
3828 #endif /* STM32U5 */
3829 
3830 #if defined(STM32H5)
3831 #define __HAL_RCC_PLLFRACN_ENABLE       __HAL_RCC_PLL_FRACN_ENABLE
3832 #define __HAL_RCC_PLLFRACN_DISABLE      __HAL_RCC_PLL_FRACN_DISABLE
3833 #define __HAL_RCC_PLLFRACN_CONFIG       __HAL_RCC_PLL_FRACN_CONFIG
3834 #define IS_RCC_PLLFRACN_VALUE           IS_RCC_PLL_FRACN_VALUE
3835 
3836 #define RCC_PLLSOURCE_NONE              RCC_PLL1_SOURCE_NONE
3837 #define RCC_PLLSOURCE_HSI               RCC_PLL1_SOURCE_HSI
3838 #define RCC_PLLSOURCE_CSI               RCC_PLL1_SOURCE_CSI
3839 #define RCC_PLLSOURCE_HSE               RCC_PLL1_SOURCE_HSE
3840 #define RCC_PLLVCIRANGE_0               RCC_PLL1_VCIRANGE_0
3841 #define RCC_PLLVCIRANGE_1               RCC_PLL1_VCIRANGE_1
3842 #define RCC_PLLVCIRANGE_2               RCC_PLL1_VCIRANGE_2
3843 #define RCC_PLLVCIRANGE_3               RCC_PLL1_VCIRANGE_3
3844 #define RCC_PLL1VCOWIDE                 RCC_PLL1_VCORANGE_WIDE
3845 #define RCC_PLL1VCOMEDIUM               RCC_PLL1_VCORANGE_MEDIUM
3846 
3847 #define IS_RCC_PLLSOURCE                IS_RCC_PLL1_SOURCE
3848 #define IS_RCC_PLLRGE_VALUE             IS_RCC_PLL1_VCIRGE_VALUE
3849 #define IS_RCC_PLLVCORGE_VALUE          IS_RCC_PLL1_VCORGE_VALUE
3850 #define IS_RCC_PLLCLOCKOUT_VALUE        IS_RCC_PLL1_CLOCKOUT_VALUE
3851 #define IS_RCC_PLL_FRACN_VALUE          IS_RCC_PLL1_FRACN_VALUE
3852 #define IS_RCC_PLLM_VALUE               IS_RCC_PLL1_DIVM_VALUE
3853 #define IS_RCC_PLLN_VALUE               IS_RCC_PLL1_MULN_VALUE
3854 #define IS_RCC_PLLP_VALUE               IS_RCC_PLL1_DIVP_VALUE
3855 #define IS_RCC_PLLQ_VALUE               IS_RCC_PLL1_DIVQ_VALUE
3856 #define IS_RCC_PLLR_VALUE               IS_RCC_PLL1_DIVR_VALUE
3857 
3858 #define __HAL_RCC_PLL_ENABLE            __HAL_RCC_PLL1_ENABLE
3859 #define __HAL_RCC_PLL_DISABLE           __HAL_RCC_PLL1_DISABLE
3860 #define __HAL_RCC_PLL_FRACN_ENABLE      __HAL_RCC_PLL1_FRACN_ENABLE
3861 #define __HAL_RCC_PLL_FRACN_DISABLE     __HAL_RCC_PLL1_FRACN_DISABLE
3862 #define __HAL_RCC_PLL_CONFIG            __HAL_RCC_PLL1_CONFIG
3863 #define __HAL_RCC_PLL_PLLSOURCE_CONFIG  __HAL_RCC_PLL1_PLLSOURCE_CONFIG
3864 #define __HAL_RCC_PLL_DIVM_CONFIG       __HAL_RCC_PLL1_DIVM_CONFIG
3865 #define __HAL_RCC_PLL_FRACN_CONFIG      __HAL_RCC_PLL1_FRACN_CONFIG
3866 #define __HAL_RCC_PLL_VCIRANGE          __HAL_RCC_PLL1_VCIRANGE
3867 #define __HAL_RCC_PLL_VCORANGE          __HAL_RCC_PLL1_VCORANGE
3868 #define __HAL_RCC_GET_PLL_OSCSOURCE     __HAL_RCC_GET_PLL1_OSCSOURCE
3869 #define __HAL_RCC_PLLCLKOUT_ENABLE      __HAL_RCC_PLL1_CLKOUT_ENABLE
3870 #define __HAL_RCC_PLLCLKOUT_DISABLE     __HAL_RCC_PLL1_CLKOUT_DISABLE
3871 #define __HAL_RCC_GET_PLLCLKOUT_CONFIG  __HAL_RCC_GET_PLL1_CLKOUT_CONFIG
3872 
3873 #define __HAL_RCC_PLL2FRACN_ENABLE      __HAL_RCC_PLL2_FRACN_ENABLE
3874 #define __HAL_RCC_PLL2FRACN_DISABLE     __HAL_RCC_PLL2_FRACN_DISABLE
3875 #define __HAL_RCC_PLL2CLKOUT_ENABLE     __HAL_RCC_PLL2_CLKOUT_ENABLE
3876 #define __HAL_RCC_PLL2CLKOUT_DISABLE    __HAL_RCC_PLL2_CLKOUT_DISABLE
3877 #define __HAL_RCC_PLL2FRACN_CONFIG      __HAL_RCC_PLL2_FRACN_CONFIG
3878 #define __HAL_RCC_GET_PLL2CLKOUT_CONFIG __HAL_RCC_GET_PLL2_CLKOUT_CONFIG
3879 
3880 #define __HAL_RCC_PLL3FRACN_ENABLE      __HAL_RCC_PLL3_FRACN_ENABLE
3881 #define __HAL_RCC_PLL3FRACN_DISABLE     __HAL_RCC_PLL3_FRACN_DISABLE
3882 #define __HAL_RCC_PLL3CLKOUT_ENABLE     __HAL_RCC_PLL3_CLKOUT_ENABLE
3883 #define __HAL_RCC_PLL3CLKOUT_DISABLE    __HAL_RCC_PLL3_CLKOUT_DISABLE
3884 #define __HAL_RCC_PLL3FRACN_CONFIG      __HAL_RCC_PLL3_FRACN_CONFIG
3885 #define __HAL_RCC_GET_PLL3CLKOUT_CONFIG __HAL_RCC_GET_PLL3_CLKOUT_CONFIG
3886 
3887 #define RCC_PLL2VCIRANGE_0              RCC_PLL2_VCIRANGE_0
3888 #define RCC_PLL2VCIRANGE_1              RCC_PLL2_VCIRANGE_1
3889 #define RCC_PLL2VCIRANGE_2              RCC_PLL2_VCIRANGE_2
3890 #define RCC_PLL2VCIRANGE_3              RCC_PLL2_VCIRANGE_3
3891 
3892 #define RCC_PLL2VCOWIDE                 RCC_PLL2_VCORANGE_WIDE
3893 #define RCC_PLL2VCOMEDIUM               RCC_PLL2_VCORANGE_MEDIUM
3894 
3895 #define RCC_PLL2SOURCE_NONE             RCC_PLL2_SOURCE_NONE
3896 #define RCC_PLL2SOURCE_HSI              RCC_PLL2_SOURCE_HSI
3897 #define RCC_PLL2SOURCE_CSI              RCC_PLL2_SOURCE_CSI
3898 #define RCC_PLL2SOURCE_HSE              RCC_PLL2_SOURCE_HSE
3899 
3900 #define RCC_PLL3VCIRANGE_0              RCC_PLL3_VCIRANGE_0
3901 #define RCC_PLL3VCIRANGE_1              RCC_PLL3_VCIRANGE_1
3902 #define RCC_PLL3VCIRANGE_2              RCC_PLL3_VCIRANGE_2
3903 #define RCC_PLL3VCIRANGE_3              RCC_PLL3_VCIRANGE_3
3904 
3905 #define RCC_PLL3VCOWIDE                 RCC_PLL3_VCORANGE_WIDE
3906 #define RCC_PLL3VCOMEDIUM               RCC_PLL3_VCORANGE_MEDIUM
3907 
3908 #define RCC_PLL3SOURCE_NONE             RCC_PLL3_SOURCE_NONE
3909 #define RCC_PLL3SOURCE_HSI              RCC_PLL3_SOURCE_HSI
3910 #define RCC_PLL3SOURCE_CSI              RCC_PLL3_SOURCE_CSI
3911 #define RCC_PLL3SOURCE_HSE              RCC_PLL3_SOURCE_HSE
3912 
3913 
3914 #endif /* STM32H5 */
3915 
3916 /**
3917   * @}
3918   */
3919 
3920 /** @defgroup HAL_RNG_Aliased_Macros HAL RNG Aliased Macros maintained for legacy purpose
3921   * @{
3922   */
3923 #define  HAL_RNG_ReadyCallback(__HANDLE__)  HAL_RNG_ReadyDataCallback((__HANDLE__), uint32_t random32bit)
3924 
3925 /**
3926   * @}
3927   */
3928 
3929 /** @defgroup HAL_RTC_Aliased_Macros HAL RTC Aliased Macros maintained for legacy purpose
3930   * @{
3931   */
3932 #if defined (STM32G0) || defined (STM32L5) || defined (STM32L412xx) || defined (STM32L422xx) || \
3933     defined (STM32L4P5xx)|| defined (STM32L4Q5xx) || defined (STM32G4) || defined (STM32WL) || defined (STM32U5) || \
3934     defined (STM32WBA) || defined (STM32H5) || defined (STM32C0) ||  defined (STM32H7RS) ||  defined (STM32U0)
3935 #else
3936 #define __HAL_RTC_CLEAR_FLAG                      __HAL_RTC_EXTI_CLEAR_FLAG
3937 #endif
3938 #define __HAL_RTC_DISABLE_IT                      __HAL_RTC_EXTI_DISABLE_IT
3939 #define __HAL_RTC_ENABLE_IT                       __HAL_RTC_EXTI_ENABLE_IT
3940 
3941 #if defined (STM32F1)
3942 #define __HAL_RTC_EXTI_CLEAR_FLAG(RTC_EXTI_LINE_ALARM_EVENT)  __HAL_RTC_ALARM_EXTI_CLEAR_FLAG()
3943 
3944 #define __HAL_RTC_EXTI_ENABLE_IT(RTC_EXTI_LINE_ALARM_EVENT)   __HAL_RTC_ALARM_EXTI_ENABLE_IT()
3945 
3946 #define __HAL_RTC_EXTI_DISABLE_IT(RTC_EXTI_LINE_ALARM_EVENT)  __HAL_RTC_ALARM_EXTI_DISABLE_IT()
3947 
3948 #define __HAL_RTC_EXTI_GET_FLAG(RTC_EXTI_LINE_ALARM_EVENT)    __HAL_RTC_ALARM_EXTI_GET_FLAG()
3949 
3950 #define __HAL_RTC_EXTI_GENERATE_SWIT(RTC_EXTI_LINE_ALARM_EVENT)   __HAL_RTC_ALARM_EXTI_GENERATE_SWIT()
3951 #else
3952 #define __HAL_RTC_EXTI_CLEAR_FLAG(__EXTI_LINE__)  (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_CLEAR_FLAG() : \
3953                                                    (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_CLEAR_FLAG() : \
3954                                                     __HAL_RTC_TAMPER_TIMESTAMP_EXTI_CLEAR_FLAG()))
3955 #define __HAL_RTC_EXTI_ENABLE_IT(__EXTI_LINE__)   (((__EXTI_LINE__)  == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_ENABLE_IT() : \
3956                                                    (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_ENABLE_IT() : \
3957                                                     __HAL_RTC_TAMPER_TIMESTAMP_EXTI_ENABLE_IT()))
3958 #define __HAL_RTC_EXTI_DISABLE_IT(__EXTI_LINE__)  (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_DISABLE_IT() : \
3959                                                    (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_DISABLE_IT() : \
3960                                                     __HAL_RTC_TAMPER_TIMESTAMP_EXTI_DISABLE_IT()))
3961 #define __HAL_RTC_EXTI_GET_FLAG(__EXTI_LINE__)    (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_GET_FLAG() : \
3962                                                    (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_GET_FLAG() : \
3963                                                     __HAL_RTC_TAMPER_TIMESTAMP_EXTI_GET_FLAG()))
3964 #define __HAL_RTC_EXTI_GENERATE_SWIT(__EXTI_LINE__)   (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_GENERATE_SWIT() : \
3965                                                        (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_GENERATE_SWIT() :  \
3966                                                         __HAL_RTC_TAMPER_TIMESTAMP_EXTI_GENERATE_SWIT()))
3967 #endif   /* STM32F1 */
3968 
3969 #if defined (STM32F0) || defined (STM32F2) || defined (STM32F3) || defined (STM32F4) || defined (STM32F7) || \
3970     defined (STM32H7) || \
3971     defined (STM32L0) || defined (STM32L1) || \
3972     defined (STM32WB)
3973 #define __HAL_RTC_TAMPER_GET_IT                   __HAL_RTC_TAMPER_GET_FLAG
3974 #endif
3975 
3976 #define IS_ALARM                                  IS_RTC_ALARM
3977 #define IS_ALARM_MASK                             IS_RTC_ALARM_MASK
3978 #define IS_TAMPER                                 IS_RTC_TAMPER
3979 #define IS_TAMPER_ERASE_MODE                      IS_RTC_TAMPER_ERASE_MODE
3980 #define IS_TAMPER_FILTER                          IS_RTC_TAMPER_FILTER
3981 #define IS_TAMPER_INTERRUPT                       IS_RTC_TAMPER_INTERRUPT
3982 #define IS_TAMPER_MASKFLAG_STATE                  IS_RTC_TAMPER_MASKFLAG_STATE
3983 #define IS_TAMPER_PRECHARGE_DURATION              IS_RTC_TAMPER_PRECHARGE_DURATION
3984 #define IS_TAMPER_PULLUP_STATE                    IS_RTC_TAMPER_PULLUP_STATE
3985 #define IS_TAMPER_SAMPLING_FREQ                   IS_RTC_TAMPER_SAMPLING_FREQ
3986 #define IS_TAMPER_TIMESTAMPONTAMPER_DETECTION     IS_RTC_TAMPER_TIMESTAMPONTAMPER_DETECTION
3987 #define IS_TAMPER_TRIGGER                         IS_RTC_TAMPER_TRIGGER
3988 #define IS_WAKEUP_CLOCK                           IS_RTC_WAKEUP_CLOCK
3989 #define IS_WAKEUP_COUNTER                         IS_RTC_WAKEUP_COUNTER
3990 
3991 #define __RTC_WRITEPROTECTION_ENABLE  __HAL_RTC_WRITEPROTECTION_ENABLE
3992 #define __RTC_WRITEPROTECTION_DISABLE  __HAL_RTC_WRITEPROTECTION_DISABLE
3993 
3994 #if defined (STM32H5)
3995 #define __HAL_RCC_RTCAPB_CLK_ENABLE   __HAL_RCC_RTC_CLK_ENABLE
3996 #define __HAL_RCC_RTCAPB_CLK_DISABLE  __HAL_RCC_RTC_CLK_DISABLE
3997 #endif   /* STM32H5 */
3998 
3999 /**
4000   * @}
4001   */
4002 
4003 /** @defgroup HAL_SD_Aliased_Macros HAL SD/MMC Aliased Macros maintained for legacy purpose
4004   * @{
4005   */
4006 
4007 #define SD_OCR_CID_CSD_OVERWRIETE   SD_OCR_CID_CSD_OVERWRITE
4008 #define SD_CMD_SD_APP_STAUS         SD_CMD_SD_APP_STATUS
4009 
4010 #if !defined(STM32F1) && !defined(STM32F2) && !defined(STM32F4) && !defined(STM32L1)
4011 #define eMMC_HIGH_VOLTAGE_RANGE     EMMC_HIGH_VOLTAGE_RANGE
4012 #define eMMC_DUAL_VOLTAGE_RANGE     EMMC_DUAL_VOLTAGE_RANGE
4013 #define eMMC_LOW_VOLTAGE_RANGE      EMMC_LOW_VOLTAGE_RANGE
4014 
4015 #define SDMMC_NSpeed_CLK_DIV        SDMMC_NSPEED_CLK_DIV
4016 #define SDMMC_HSpeed_CLK_DIV        SDMMC_HSPEED_CLK_DIV
4017 #endif
4018 
4019 #if defined(STM32F4) || defined(STM32F2)
4020 #define  SD_SDMMC_DISABLED          SD_SDIO_DISABLED
4021 #define  SD_SDMMC_FUNCTION_BUSY     SD_SDIO_FUNCTION_BUSY
4022 #define  SD_SDMMC_FUNCTION_FAILED   SD_SDIO_FUNCTION_FAILED
4023 #define  SD_SDMMC_UNKNOWN_FUNCTION  SD_SDIO_UNKNOWN_FUNCTION
4024 #define  SD_CMD_SDMMC_SEN_OP_COND   SD_CMD_SDIO_SEN_OP_COND
4025 #define  SD_CMD_SDMMC_RW_DIRECT     SD_CMD_SDIO_RW_DIRECT
4026 #define  SD_CMD_SDMMC_RW_EXTENDED   SD_CMD_SDIO_RW_EXTENDED
4027 #define  __HAL_SD_SDMMC_ENABLE      __HAL_SD_SDIO_ENABLE
4028 #define  __HAL_SD_SDMMC_DISABLE     __HAL_SD_SDIO_DISABLE
4029 #define  __HAL_SD_SDMMC_DMA_ENABLE  __HAL_SD_SDIO_DMA_ENABLE
4030 #define  __HAL_SD_SDMMC_DMA_DISABLE __HAL_SD_SDIO_DMA_DISABL
4031 #define  __HAL_SD_SDMMC_ENABLE_IT   __HAL_SD_SDIO_ENABLE_IT
4032 #define  __HAL_SD_SDMMC_DISABLE_IT  __HAL_SD_SDIO_DISABLE_IT
4033 #define  __HAL_SD_SDMMC_GET_FLAG    __HAL_SD_SDIO_GET_FLAG
4034 #define  __HAL_SD_SDMMC_CLEAR_FLAG  __HAL_SD_SDIO_CLEAR_FLAG
4035 #define  __HAL_SD_SDMMC_GET_IT      __HAL_SD_SDIO_GET_IT
4036 #define  __HAL_SD_SDMMC_CLEAR_IT    __HAL_SD_SDIO_CLEAR_IT
4037 #define  SDMMC_STATIC_FLAGS         SDIO_STATIC_FLAGS
4038 #define  SDMMC_CMD0TIMEOUT          SDIO_CMD0TIMEOUT
4039 #define  SD_SDMMC_SEND_IF_COND      SD_SDIO_SEND_IF_COND
4040 /* alias CMSIS */
4041 #define  SDMMC1_IRQn                SDIO_IRQn
4042 #define  SDMMC1_IRQHandler          SDIO_IRQHandler
4043 #endif
4044 
4045 #if defined(STM32F7) || defined(STM32L4)
4046 #define  SD_SDIO_DISABLED           SD_SDMMC_DISABLED
4047 #define  SD_SDIO_FUNCTION_BUSY      SD_SDMMC_FUNCTION_BUSY
4048 #define  SD_SDIO_FUNCTION_FAILED    SD_SDMMC_FUNCTION_FAILED
4049 #define  SD_SDIO_UNKNOWN_FUNCTION   SD_SDMMC_UNKNOWN_FUNCTION
4050 #define  SD_CMD_SDIO_SEN_OP_COND    SD_CMD_SDMMC_SEN_OP_COND
4051 #define  SD_CMD_SDIO_RW_DIRECT      SD_CMD_SDMMC_RW_DIRECT
4052 #define  SD_CMD_SDIO_RW_EXTENDED    SD_CMD_SDMMC_RW_EXTENDED
4053 #define  __HAL_SD_SDIO_ENABLE       __HAL_SD_SDMMC_ENABLE
4054 #define  __HAL_SD_SDIO_DISABLE      __HAL_SD_SDMMC_DISABLE
4055 #define  __HAL_SD_SDIO_DMA_ENABLE   __HAL_SD_SDMMC_DMA_ENABLE
4056 #define  __HAL_SD_SDIO_DMA_DISABL   __HAL_SD_SDMMC_DMA_DISABLE
4057 #define  __HAL_SD_SDIO_ENABLE_IT    __HAL_SD_SDMMC_ENABLE_IT
4058 #define  __HAL_SD_SDIO_DISABLE_IT   __HAL_SD_SDMMC_DISABLE_IT
4059 #define  __HAL_SD_SDIO_GET_FLAG     __HAL_SD_SDMMC_GET_FLAG
4060 #define  __HAL_SD_SDIO_CLEAR_FLAG   __HAL_SD_SDMMC_CLEAR_FLAG
4061 #define  __HAL_SD_SDIO_GET_IT       __HAL_SD_SDMMC_GET_IT
4062 #define  __HAL_SD_SDIO_CLEAR_IT     __HAL_SD_SDMMC_CLEAR_IT
4063 #define  SDIO_STATIC_FLAGS          SDMMC_STATIC_FLAGS
4064 #define  SDIO_CMD0TIMEOUT           SDMMC_CMD0TIMEOUT
4065 #define  SD_SDIO_SEND_IF_COND       SD_SDMMC_SEND_IF_COND
4066 /* alias CMSIS for compatibilities */
4067 #define  SDIO_IRQn                  SDMMC1_IRQn
4068 #define  SDIO_IRQHandler            SDMMC1_IRQHandler
4069 #endif
4070 
4071 #if defined(STM32F7) || defined(STM32F4) || defined(STM32F2) || defined(STM32L4) || defined(STM32H7)
4072 #define  HAL_SD_CardCIDTypedef       HAL_SD_CardCIDTypeDef
4073 #define  HAL_SD_CardCSDTypedef       HAL_SD_CardCSDTypeDef
4074 #define  HAL_SD_CardStatusTypedef    HAL_SD_CardStatusTypeDef
4075 #define  HAL_SD_CardStateTypedef     HAL_SD_CardStateTypeDef
4076 #endif
4077 
4078 #if defined(STM32H7) || defined(STM32L5)
4079 #define HAL_MMCEx_Read_DMADoubleBuffer0CpltCallback   HAL_MMCEx_Read_DMADoubleBuf0CpltCallback
4080 #define HAL_MMCEx_Read_DMADoubleBuffer1CpltCallback   HAL_MMCEx_Read_DMADoubleBuf1CpltCallback
4081 #define HAL_MMCEx_Write_DMADoubleBuffer0CpltCallback  HAL_MMCEx_Write_DMADoubleBuf0CpltCallback
4082 #define HAL_MMCEx_Write_DMADoubleBuffer1CpltCallback  HAL_MMCEx_Write_DMADoubleBuf1CpltCallback
4083 #define HAL_SDEx_Read_DMADoubleBuffer0CpltCallback    HAL_SDEx_Read_DMADoubleBuf0CpltCallback
4084 #define HAL_SDEx_Read_DMADoubleBuffer1CpltCallback    HAL_SDEx_Read_DMADoubleBuf1CpltCallback
4085 #define HAL_SDEx_Write_DMADoubleBuffer0CpltCallback   HAL_SDEx_Write_DMADoubleBuf0CpltCallback
4086 #define HAL_SDEx_Write_DMADoubleBuffer1CpltCallback   HAL_SDEx_Write_DMADoubleBuf1CpltCallback
4087 #define HAL_SD_DriveTransciver_1_8V_Callback          HAL_SD_DriveTransceiver_1_8V_Callback
4088 #endif
4089 /**
4090   * @}
4091   */
4092 
4093 /** @defgroup HAL_SMARTCARD_Aliased_Macros HAL SMARTCARD Aliased Macros maintained for legacy purpose
4094   * @{
4095   */
4096 
4097 #define __SMARTCARD_ENABLE_IT           __HAL_SMARTCARD_ENABLE_IT
4098 #define __SMARTCARD_DISABLE_IT          __HAL_SMARTCARD_DISABLE_IT
4099 #define __SMARTCARD_ENABLE              __HAL_SMARTCARD_ENABLE
4100 #define __SMARTCARD_DISABLE             __HAL_SMARTCARD_DISABLE
4101 #define __SMARTCARD_DMA_REQUEST_ENABLE  __HAL_SMARTCARD_DMA_REQUEST_ENABLE
4102 #define __SMARTCARD_DMA_REQUEST_DISABLE __HAL_SMARTCARD_DMA_REQUEST_DISABLE
4103 
4104 #define __HAL_SMARTCARD_GETCLOCKSOURCE  SMARTCARD_GETCLOCKSOURCE
4105 #define __SMARTCARD_GETCLOCKSOURCE      SMARTCARD_GETCLOCKSOURCE
4106 
4107 #define IS_SMARTCARD_ONEBIT_SAMPLING    IS_SMARTCARD_ONE_BIT_SAMPLE
4108 
4109 /**
4110   * @}
4111   */
4112 
4113 /** @defgroup HAL_SMBUS_Aliased_Macros HAL SMBUS Aliased Macros maintained for legacy purpose
4114   * @{
4115   */
4116 #define __HAL_SMBUS_RESET_CR1           SMBUS_RESET_CR1
4117 #define __HAL_SMBUS_RESET_CR2           SMBUS_RESET_CR2
4118 #define __HAL_SMBUS_GENERATE_START      SMBUS_GENERATE_START
4119 #define __HAL_SMBUS_GET_ADDR_MATCH      SMBUS_GET_ADDR_MATCH
4120 #define __HAL_SMBUS_GET_DIR             SMBUS_GET_DIR
4121 #define __HAL_SMBUS_GET_STOP_MODE       SMBUS_GET_STOP_MODE
4122 #define __HAL_SMBUS_GET_PEC_MODE        SMBUS_GET_PEC_MODE
4123 #define __HAL_SMBUS_GET_ALERT_ENABLED   SMBUS_GET_ALERT_ENABLED
4124 /**
4125   * @}
4126   */
4127 
4128 /** @defgroup HAL_SPI_Aliased_Macros HAL SPI Aliased Macros maintained for legacy purpose
4129   * @{
4130   */
4131 
4132 #define __HAL_SPI_1LINE_TX              SPI_1LINE_TX
4133 #define __HAL_SPI_1LINE_RX              SPI_1LINE_RX
4134 #define __HAL_SPI_RESET_CRC             SPI_RESET_CRC
4135 
4136 /**
4137   * @}
4138   */
4139 
4140 /** @defgroup HAL_UART_Aliased_Macros HAL UART Aliased Macros maintained for legacy purpose
4141   * @{
4142   */
4143 
4144 #define __HAL_UART_GETCLOCKSOURCE       UART_GETCLOCKSOURCE
4145 #define __HAL_UART_MASK_COMPUTATION     UART_MASK_COMPUTATION
4146 #define __UART_GETCLOCKSOURCE           UART_GETCLOCKSOURCE
4147 #define __UART_MASK_COMPUTATION         UART_MASK_COMPUTATION
4148 
4149 #define IS_UART_WAKEUPMETHODE           IS_UART_WAKEUPMETHOD
4150 
4151 #define IS_UART_ONEBIT_SAMPLE           IS_UART_ONE_BIT_SAMPLE
4152 #define IS_UART_ONEBIT_SAMPLING         IS_UART_ONE_BIT_SAMPLE
4153 
4154 /**
4155   * @}
4156   */
4157 
4158 
4159 /** @defgroup HAL_USART_Aliased_Macros HAL USART Aliased Macros maintained for legacy purpose
4160   * @{
4161   */
4162 
4163 #define __USART_ENABLE_IT               __HAL_USART_ENABLE_IT
4164 #define __USART_DISABLE_IT              __HAL_USART_DISABLE_IT
4165 #define __USART_ENABLE                  __HAL_USART_ENABLE
4166 #define __USART_DISABLE                 __HAL_USART_DISABLE
4167 
4168 #define __HAL_USART_GETCLOCKSOURCE      USART_GETCLOCKSOURCE
4169 #define __USART_GETCLOCKSOURCE          USART_GETCLOCKSOURCE
4170 
4171 #if defined(STM32F0) || defined(STM32F3) || defined(STM32F7)
4172 #define USART_OVERSAMPLING_16               0x00000000U
4173 #define USART_OVERSAMPLING_8                USART_CR1_OVER8
4174 
4175 #define IS_USART_OVERSAMPLING(__SAMPLING__) (((__SAMPLING__) == USART_OVERSAMPLING_16) || \
4176                                              ((__SAMPLING__) == USART_OVERSAMPLING_8))
4177 #endif /* STM32F0 || STM32F3 || STM32F7 */
4178 /**
4179   * @}
4180   */
4181 
4182 /** @defgroup HAL_USB_Aliased_Macros HAL USB Aliased Macros maintained for legacy purpose
4183   * @{
4184   */
4185 #define USB_EXTI_LINE_WAKEUP                               USB_WAKEUP_EXTI_LINE
4186 
4187 #define USB_FS_EXTI_TRIGGER_RISING_EDGE                    USB_OTG_FS_WAKEUP_EXTI_RISING_EDGE
4188 #define USB_FS_EXTI_TRIGGER_FALLING_EDGE                   USB_OTG_FS_WAKEUP_EXTI_FALLING_EDGE
4189 #define USB_FS_EXTI_TRIGGER_BOTH_EDGE                      USB_OTG_FS_WAKEUP_EXTI_RISING_FALLING_EDGE
4190 #define USB_FS_EXTI_LINE_WAKEUP                            USB_OTG_FS_WAKEUP_EXTI_LINE
4191 
4192 #define USB_HS_EXTI_TRIGGER_RISING_EDGE                    USB_OTG_HS_WAKEUP_EXTI_RISING_EDGE
4193 #define USB_HS_EXTI_TRIGGER_FALLING_EDGE                   USB_OTG_HS_WAKEUP_EXTI_FALLING_EDGE
4194 #define USB_HS_EXTI_TRIGGER_BOTH_EDGE                      USB_OTG_HS_WAKEUP_EXTI_RISING_FALLING_EDGE
4195 #define USB_HS_EXTI_LINE_WAKEUP                            USB_OTG_HS_WAKEUP_EXTI_LINE
4196 
4197 #define __HAL_USB_EXTI_ENABLE_IT                           __HAL_USB_WAKEUP_EXTI_ENABLE_IT
4198 #define __HAL_USB_EXTI_DISABLE_IT                          __HAL_USB_WAKEUP_EXTI_DISABLE_IT
4199 #define __HAL_USB_EXTI_GET_FLAG                            __HAL_USB_WAKEUP_EXTI_GET_FLAG
4200 #define __HAL_USB_EXTI_CLEAR_FLAG                          __HAL_USB_WAKEUP_EXTI_CLEAR_FLAG
4201 #define __HAL_USB_EXTI_SET_RISING_EDGE_TRIGGER             __HAL_USB_WAKEUP_EXTI_ENABLE_RISING_EDGE
4202 #define __HAL_USB_EXTI_SET_FALLING_EDGE_TRIGGER            __HAL_USB_WAKEUP_EXTI_ENABLE_FALLING_EDGE
4203 #define __HAL_USB_EXTI_SET_FALLINGRISING_TRIGGER           __HAL_USB_WAKEUP_EXTI_ENABLE_RISING_FALLING_EDGE
4204 
4205 #define __HAL_USB_FS_EXTI_ENABLE_IT                        __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_IT
4206 #define __HAL_USB_FS_EXTI_DISABLE_IT                       __HAL_USB_OTG_FS_WAKEUP_EXTI_DISABLE_IT
4207 #define __HAL_USB_FS_EXTI_GET_FLAG                         __HAL_USB_OTG_FS_WAKEUP_EXTI_GET_FLAG
4208 #define __HAL_USB_FS_EXTI_CLEAR_FLAG                       __HAL_USB_OTG_FS_WAKEUP_EXTI_CLEAR_FLAG
4209 #define __HAL_USB_FS_EXTI_SET_RISING_EGDE_TRIGGER          __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_RISING_EDGE
4210 #define __HAL_USB_FS_EXTI_SET_FALLING_EGDE_TRIGGER         __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_FALLING_EDGE
4211 #define __HAL_USB_FS_EXTI_SET_FALLINGRISING_TRIGGER        __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_RISING_FALLING_EDGE
4212 #define __HAL_USB_FS_EXTI_GENERATE_SWIT                    __HAL_USB_OTG_FS_WAKEUP_EXTI_GENERATE_SWIT
4213 
4214 #define __HAL_USB_HS_EXTI_ENABLE_IT                        __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_IT
4215 #define __HAL_USB_HS_EXTI_DISABLE_IT                       __HAL_USB_OTG_HS_WAKEUP_EXTI_DISABLE_IT
4216 #define __HAL_USB_HS_EXTI_GET_FLAG                         __HAL_USB_OTG_HS_WAKEUP_EXTI_GET_FLAG
4217 #define __HAL_USB_HS_EXTI_CLEAR_FLAG                       __HAL_USB_OTG_HS_WAKEUP_EXTI_CLEAR_FLAG
4218 #define __HAL_USB_HS_EXTI_SET_RISING_EGDE_TRIGGER          __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_RISING_EDGE
4219 #define __HAL_USB_HS_EXTI_SET_FALLING_EGDE_TRIGGER         __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_FALLING_EDGE
4220 #define __HAL_USB_HS_EXTI_SET_FALLINGRISING_TRIGGER        __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_RISING_FALLING_EDGE
4221 #define __HAL_USB_HS_EXTI_GENERATE_SWIT                    __HAL_USB_OTG_HS_WAKEUP_EXTI_GENERATE_SWIT
4222 
4223 #define HAL_PCD_ActiveRemoteWakeup                         HAL_PCD_ActivateRemoteWakeup
4224 #define HAL_PCD_DeActiveRemoteWakeup                       HAL_PCD_DeActivateRemoteWakeup
4225 
4226 #define HAL_PCD_SetTxFiFo                                  HAL_PCDEx_SetTxFiFo
4227 #define HAL_PCD_SetRxFiFo                                  HAL_PCDEx_SetRxFiFo
4228 /**
4229   * @}
4230   */
4231 
4232 /** @defgroup HAL_TIM_Aliased_Macros HAL TIM Aliased Macros maintained for legacy purpose
4233   * @{
4234   */
4235 #define __HAL_TIM_SetICPrescalerValue   TIM_SET_ICPRESCALERVALUE
4236 #define __HAL_TIM_ResetICPrescalerValue TIM_RESET_ICPRESCALERVALUE
4237 
4238 #define TIM_GET_ITSTATUS                __HAL_TIM_GET_IT_SOURCE
4239 #define TIM_GET_CLEAR_IT                __HAL_TIM_CLEAR_IT
4240 
4241 #define __HAL_TIM_GET_ITSTATUS          __HAL_TIM_GET_IT_SOURCE
4242 
4243 #define __HAL_TIM_DIRECTION_STATUS      __HAL_TIM_IS_TIM_COUNTING_DOWN
4244 #define __HAL_TIM_PRESCALER             __HAL_TIM_SET_PRESCALER
4245 #define __HAL_TIM_SetCounter            __HAL_TIM_SET_COUNTER
4246 #define __HAL_TIM_GetCounter            __HAL_TIM_GET_COUNTER
4247 #define __HAL_TIM_SetAutoreload         __HAL_TIM_SET_AUTORELOAD
4248 #define __HAL_TIM_GetAutoreload         __HAL_TIM_GET_AUTORELOAD
4249 #define __HAL_TIM_SetClockDivision      __HAL_TIM_SET_CLOCKDIVISION
4250 #define __HAL_TIM_GetClockDivision      __HAL_TIM_GET_CLOCKDIVISION
4251 #define __HAL_TIM_SetICPrescaler        __HAL_TIM_SET_ICPRESCALER
4252 #define __HAL_TIM_GetICPrescaler        __HAL_TIM_GET_ICPRESCALER
4253 #define __HAL_TIM_SetCompare            __HAL_TIM_SET_COMPARE
4254 #define __HAL_TIM_GetCompare            __HAL_TIM_GET_COMPARE
4255 
4256 #define TIM_BREAKINPUTSOURCE_DFSDM  TIM_BREAKINPUTSOURCE_DFSDM1
4257 
4258 #define TIM_OCMODE_ASSYMETRIC_PWM1      TIM_OCMODE_ASYMMETRIC_PWM1
4259 #define TIM_OCMODE_ASSYMETRIC_PWM2      TIM_OCMODE_ASYMMETRIC_PWM2
4260 /**
4261   * @}
4262   */
4263 
4264 /** @defgroup HAL_ETH_Aliased_Macros HAL ETH Aliased Macros maintained for legacy purpose
4265   * @{
4266   */
4267 
4268 #define __HAL_ETH_EXTI_ENABLE_IT                   __HAL_ETH_WAKEUP_EXTI_ENABLE_IT
4269 #define __HAL_ETH_EXTI_DISABLE_IT                  __HAL_ETH_WAKEUP_EXTI_DISABLE_IT
4270 #define __HAL_ETH_EXTI_GET_FLAG                    __HAL_ETH_WAKEUP_EXTI_GET_FLAG
4271 #define __HAL_ETH_EXTI_CLEAR_FLAG                  __HAL_ETH_WAKEUP_EXTI_CLEAR_FLAG
4272 #define __HAL_ETH_EXTI_SET_RISING_EGDE_TRIGGER     __HAL_ETH_WAKEUP_EXTI_ENABLE_RISING_EDGE_TRIGGER
4273 #define __HAL_ETH_EXTI_SET_FALLING_EGDE_TRIGGER    __HAL_ETH_WAKEUP_EXTI_ENABLE_FALLING_EDGE_TRIGGER
4274 #define __HAL_ETH_EXTI_SET_FALLINGRISING_TRIGGER   __HAL_ETH_WAKEUP_EXTI_ENABLE_FALLINGRISING_TRIGGER
4275 
4276 #define ETH_PROMISCIOUSMODE_ENABLE   ETH_PROMISCUOUS_MODE_ENABLE
4277 #define ETH_PROMISCIOUSMODE_DISABLE  ETH_PROMISCUOUS_MODE_DISABLE
4278 #define IS_ETH_PROMISCIOUS_MODE      IS_ETH_PROMISCUOUS_MODE
4279 /**
4280   * @}
4281   */
4282 
4283 /** @defgroup HAL_LTDC_Aliased_Macros HAL LTDC Aliased Macros maintained for legacy purpose
4284   * @{
4285   */
4286 #define __HAL_LTDC_LAYER LTDC_LAYER
4287 #define __HAL_LTDC_RELOAD_CONFIG  __HAL_LTDC_RELOAD_IMMEDIATE_CONFIG
4288 /**
4289   * @}
4290   */
4291 
4292 /** @defgroup HAL_SAI_Aliased_Macros HAL SAI Aliased Macros maintained for legacy purpose
4293   * @{
4294   */
4295 #define SAI_OUTPUTDRIVE_DISABLED          SAI_OUTPUTDRIVE_DISABLE
4296 #define SAI_OUTPUTDRIVE_ENABLED           SAI_OUTPUTDRIVE_ENABLE
4297 #define SAI_MASTERDIVIDER_ENABLED         SAI_MASTERDIVIDER_ENABLE
4298 #define SAI_MASTERDIVIDER_DISABLED        SAI_MASTERDIVIDER_DISABLE
4299 #define SAI_STREOMODE                     SAI_STEREOMODE
4300 #define SAI_FIFOStatus_Empty              SAI_FIFOSTATUS_EMPTY
4301 #define SAI_FIFOStatus_Less1QuarterFull   SAI_FIFOSTATUS_LESS1QUARTERFULL
4302 #define SAI_FIFOStatus_1QuarterFull       SAI_FIFOSTATUS_1QUARTERFULL
4303 #define SAI_FIFOStatus_HalfFull           SAI_FIFOSTATUS_HALFFULL
4304 #define SAI_FIFOStatus_3QuartersFull      SAI_FIFOSTATUS_3QUARTERFULL
4305 #define SAI_FIFOStatus_Full               SAI_FIFOSTATUS_FULL
4306 #define IS_SAI_BLOCK_MONO_STREO_MODE      IS_SAI_BLOCK_MONO_STEREO_MODE
4307 #define SAI_SYNCHRONOUS_EXT               SAI_SYNCHRONOUS_EXT_SAI1
4308 #define SAI_SYNCEXT_IN_ENABLE             SAI_SYNCEXT_OUTBLOCKA_ENABLE
4309 /**
4310   * @}
4311   */
4312 
4313 /** @defgroup HAL_SPDIFRX_Aliased_Macros HAL SPDIFRX Aliased Macros maintained for legacy purpose
4314   * @{
4315   */
4316 #if defined(STM32H7)
4317 #define HAL_SPDIFRX_ReceiveControlFlow      HAL_SPDIFRX_ReceiveCtrlFlow
4318 #define HAL_SPDIFRX_ReceiveControlFlow_IT   HAL_SPDIFRX_ReceiveCtrlFlow_IT
4319 #define HAL_SPDIFRX_ReceiveControlFlow_DMA  HAL_SPDIFRX_ReceiveCtrlFlow_DMA
4320 #endif
4321 /**
4322   * @}
4323   */
4324 
4325 /** @defgroup HAL_HRTIM_Aliased_Functions HAL HRTIM Aliased Functions maintained for legacy purpose
4326   * @{
4327   */
4328 #if defined (STM32H7) || defined (STM32G4) || defined (STM32F3)
4329 #define HAL_HRTIM_WaveformCounterStart_IT      HAL_HRTIM_WaveformCountStart_IT
4330 #define HAL_HRTIM_WaveformCounterStart_DMA     HAL_HRTIM_WaveformCountStart_DMA
4331 #define HAL_HRTIM_WaveformCounterStart         HAL_HRTIM_WaveformCountStart
4332 #define HAL_HRTIM_WaveformCounterStop_IT       HAL_HRTIM_WaveformCountStop_IT
4333 #define HAL_HRTIM_WaveformCounterStop_DMA      HAL_HRTIM_WaveformCountStop_DMA
4334 #define HAL_HRTIM_WaveformCounterStop          HAL_HRTIM_WaveformCountStop
4335 #endif
4336 /**
4337   * @}
4338   */
4339 
4340 /** @defgroup HAL_QSPI_Aliased_Macros HAL QSPI Aliased Macros maintained for legacy purpose
4341   * @{
4342   */
4343 #if defined (STM32L4) || defined (STM32F4) || defined (STM32F7) || defined(STM32H7)
4344 #define HAL_QPSI_TIMEOUT_DEFAULT_VALUE HAL_QSPI_TIMEOUT_DEFAULT_VALUE
4345 #endif /* STM32L4 || STM32F4 || STM32F7 */
4346 /**
4347   * @}
4348   */
4349 
4350 /** @defgroup HAL_Generic_Aliased_Macros HAL Generic Aliased Macros maintained for legacy purpose
4351   * @{
4352   */
4353 #if defined (STM32F7)
4354 #define ART_ACCLERATOR_ENABLE ART_ACCELERATOR_ENABLE
4355 #endif /* STM32F7 */
4356 /**
4357   * @}
4358   */
4359 
4360 /** @defgroup HAL_PPP_Aliased_Macros HAL PPP Aliased Macros maintained for legacy purpose
4361   * @{
4362   */
4363 
4364 /**
4365   * @}
4366   */
4367 
4368 #ifdef __cplusplus
4369 }
4370 #endif
4371 
4372 #endif /* STM32_HAL_LEGACY */
4373