1 /** 2 ****************************************************************************** 3 * @file stm32l100xb.h 4 * @author MCD Application Team 5 * @brief CMSIS Cortex-M3 Device Peripheral Access Layer Header File. 6 * This file contains all the peripheral register's definitions, bits 7 * definitions and memory mapping for STM32L1xx devices. 8 * 9 * This file contains: 10 * - Data structures and the address mapping for all peripherals 11 * - Peripheral's registers declarations and bits definition 12 * - Macros to access peripheral's registers hardware 13 * 14 ****************************************************************************** 15 * @attention 16 * 17 * Copyright (c) 2017-2021 STMicroelectronics. 18 * All rights reserved. 19 * 20 * This software is licensed under terms that can be found in the LICENSE file 21 * in the root directory of this software component. 22 * If no LICENSE file comes with this software, it is provided AS-IS. 23 * 24 ****************************************************************************** 25 */ 26 27 /** @addtogroup CMSIS 28 * @{ 29 */ 30 31 /** @addtogroup stm32l100xb 32 * @{ 33 */ 34 35 #ifndef __STM32L100xB_H 36 #define __STM32L100xB_H 37 38 #ifdef __cplusplus 39 extern "C" { 40 #endif 41 42 43 /** @addtogroup Configuration_section_for_CMSIS 44 * @{ 45 */ 46 /** 47 * @brief Configuration of the Cortex-M3 Processor and Core Peripherals 48 */ 49 #define __CM3_REV 0x200U /*!< Cortex-M3 Revision r2p0 */ 50 #define __MPU_PRESENT 1U /*!< STM32L1xx provides MPU */ 51 #define __NVIC_PRIO_BITS 4U /*!< STM32L1xx uses 4 Bits for the Priority Levels */ 52 #define __Vendor_SysTickConfig 0U /*!< Set to 1 if different SysTick Config is used */ 53 54 /** 55 * @} 56 */ 57 58 /** @addtogroup Peripheral_interrupt_number_definition 59 * @{ 60 */ 61 62 /** 63 * @brief STM32L1xx Interrupt Number Definition, according to the selected device 64 * in @ref Library_configuration_section 65 */ 66 67 /*!< Interrupt Number Definition */ 68 typedef enum 69 { 70 /****** Cortex-M3 Processor Exceptions Numbers ******************************************************/ 71 NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */ 72 HardFault_IRQn = -13, /*!< 3 Cortex-M3 Hard Fault Interrupt */ 73 MemoryManagement_IRQn = -12, /*!< 4 Cortex-M3 Memory Management Interrupt */ 74 BusFault_IRQn = -11, /*!< 5 Cortex-M3 Bus Fault Interrupt */ 75 UsageFault_IRQn = -10, /*!< 6 Cortex-M3 Usage Fault Interrupt */ 76 SVCall_IRQn = -5, /*!< 11 Cortex-M3 SV Call Interrupt */ 77 DebugMonitor_IRQn = -4, /*!< 12 Cortex-M3 Debug Monitor Interrupt */ 78 PendSV_IRQn = -2, /*!< 14 Cortex-M3 Pend SV Interrupt */ 79 SysTick_IRQn = -1, /*!< 15 Cortex-M3 System Tick Interrupt */ 80 81 /****** STM32L specific Interrupt Numbers ***********************************************************/ 82 WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */ 83 PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt */ 84 TAMPER_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts through the EXTI line */ 85 RTC_WKUP_IRQn = 3, /*!< RTC Wakeup Timer through EXTI Line Interrupt */ 86 FLASH_IRQn = 4, /*!< FLASH global Interrupt */ 87 RCC_IRQn = 5, /*!< RCC global Interrupt */ 88 EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */ 89 EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */ 90 EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */ 91 EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */ 92 EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */ 93 DMA1_Channel1_IRQn = 11, /*!< DMA1 Channel 1 global Interrupt */ 94 DMA1_Channel2_IRQn = 12, /*!< DMA1 Channel 2 global Interrupt */ 95 DMA1_Channel3_IRQn = 13, /*!< DMA1 Channel 3 global Interrupt */ 96 DMA1_Channel4_IRQn = 14, /*!< DMA1 Channel 4 global Interrupt */ 97 DMA1_Channel5_IRQn = 15, /*!< DMA1 Channel 5 global Interrupt */ 98 DMA1_Channel6_IRQn = 16, /*!< DMA1 Channel 6 global Interrupt */ 99 DMA1_Channel7_IRQn = 17, /*!< DMA1 Channel 7 global Interrupt */ 100 ADC1_IRQn = 18, /*!< ADC1 global Interrupt */ 101 USB_HP_IRQn = 19, /*!< USB High Priority Interrupt */ 102 USB_LP_IRQn = 20, /*!< USB Low Priority Interrupt */ 103 DAC_IRQn = 21, /*!< DAC Interrupt */ 104 COMP_IRQn = 22, /*!< Comparator through EXTI Line Interrupt */ 105 EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */ 106 LCD_IRQn = 24, /*!< LCD Interrupt */ 107 TIM9_IRQn = 25, /*!< TIM9 global Interrupt */ 108 TIM10_IRQn = 26, /*!< TIM10 global Interrupt */ 109 TIM11_IRQn = 27, /*!< TIM11 global Interrupt */ 110 TIM2_IRQn = 28, /*!< TIM2 global Interrupt */ 111 TIM3_IRQn = 29, /*!< TIM3 global Interrupt */ 112 TIM4_IRQn = 30, /*!< TIM4 global Interrupt */ 113 I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */ 114 I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */ 115 I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */ 116 I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */ 117 SPI1_IRQn = 35, /*!< SPI1 global Interrupt */ 118 SPI2_IRQn = 36, /*!< SPI2 global Interrupt */ 119 USART1_IRQn = 37, /*!< USART1 global Interrupt */ 120 USART2_IRQn = 38, /*!< USART2 global Interrupt */ 121 USART3_IRQn = 39, /*!< USART3 global Interrupt */ 122 EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */ 123 RTC_Alarm_IRQn = 41, /*!< RTC Alarm through EXTI Line Interrupt */ 124 USB_FS_WKUP_IRQn = 42, /*!< USB FS WakeUp from suspend through EXTI Line Interrupt */ 125 TIM6_IRQn = 43, /*!< TIM6 global Interrupt */ 126 TIM7_IRQn = 44, /*!< TIM7 global Interrupt */ 127 } IRQn_Type; 128 129 /** 130 * @} 131 */ 132 133 #include "core_cm3.h" 134 #include "system_stm32l1xx.h" 135 #include <stdint.h> 136 137 /** @addtogroup Peripheral_registers_structures 138 * @{ 139 */ 140 141 /** 142 * @brief Analog to Digital Converter 143 */ 144 145 typedef struct 146 { 147 __IO uint32_t SR; /*!< ADC status register, Address offset: 0x00 */ 148 __IO uint32_t CR1; /*!< ADC control register 1, Address offset: 0x04 */ 149 __IO uint32_t CR2; /*!< ADC control register 2, Address offset: 0x08 */ 150 __IO uint32_t SMPR1; /*!< ADC sample time register 1, Address offset: 0x0C */ 151 __IO uint32_t SMPR2; /*!< ADC sample time register 2, Address offset: 0x10 */ 152 __IO uint32_t SMPR3; /*!< ADC sample time register 3, Address offset: 0x14 */ 153 __IO uint32_t JOFR1; /*!< ADC injected channel data offset register 1, Address offset: 0x18 */ 154 __IO uint32_t JOFR2; /*!< ADC injected channel data offset register 2, Address offset: 0x1C */ 155 __IO uint32_t JOFR3; /*!< ADC injected channel data offset register 3, Address offset: 0x20 */ 156 __IO uint32_t JOFR4; /*!< ADC injected channel data offset register 4, Address offset: 0x24 */ 157 __IO uint32_t HTR; /*!< ADC watchdog higher threshold register, Address offset: 0x28 */ 158 __IO uint32_t LTR; /*!< ADC watchdog lower threshold register, Address offset: 0x2C */ 159 __IO uint32_t SQR1; /*!< ADC regular sequence register 1, Address offset: 0x30 */ 160 __IO uint32_t SQR2; /*!< ADC regular sequence register 2, Address offset: 0x34 */ 161 __IO uint32_t SQR3; /*!< ADC regular sequence register 3, Address offset: 0x38 */ 162 __IO uint32_t SQR4; /*!< ADC regular sequence register 4, Address offset: 0x3C */ 163 __IO uint32_t SQR5; /*!< ADC regular sequence register 5, Address offset: 0x40 */ 164 __IO uint32_t JSQR; /*!< ADC injected sequence register, Address offset: 0x44 */ 165 __IO uint32_t JDR1; /*!< ADC injected data register 1, Address offset: 0x48 */ 166 __IO uint32_t JDR2; /*!< ADC injected data register 2, Address offset: 0x4C */ 167 __IO uint32_t JDR3; /*!< ADC injected data register 3, Address offset: 0x50 */ 168 __IO uint32_t JDR4; /*!< ADC injected data register 4, Address offset: 0x54 */ 169 __IO uint32_t DR; /*!< ADC regular data register, Address offset: 0x58 */ 170 uint32_t RESERVED; /*!< Reserved, Address offset: 0x5C */ 171 } ADC_TypeDef; 172 173 typedef struct 174 { 175 __IO uint32_t CSR; /*!< ADC common status register, Address offset: ADC1 base address + 0x300 */ 176 __IO uint32_t CCR; /*!< ADC common control register, Address offset: ADC1 base address + 0x304 */ 177 } ADC_Common_TypeDef; 178 179 /** 180 * @brief Comparator 181 */ 182 183 typedef struct 184 { 185 __IO uint32_t CSR; /*!< COMP control and status register, Address offset: 0x00 */ 186 } COMP_TypeDef; 187 188 typedef struct 189 { 190 __IO uint32_t CSR; /*!< COMP control and status register, used for bits common to several COMP instances, Address offset: 0x00 */ 191 } COMP_Common_TypeDef; 192 193 /** 194 * @brief CRC calculation unit 195 */ 196 197 typedef struct 198 { 199 __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */ 200 __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */ 201 uint8_t RESERVED0; /*!< Reserved, Address offset: 0x05 */ 202 uint16_t RESERVED1; /*!< Reserved, Address offset: 0x06 */ 203 __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */ 204 } CRC_TypeDef; 205 206 /** 207 * @brief Digital to Analog Converter 208 */ 209 210 typedef struct 211 { 212 __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */ 213 __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */ 214 __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */ 215 __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */ 216 __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */ 217 __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */ 218 __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */ 219 __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */ 220 __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */ 221 __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */ 222 __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */ 223 __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */ 224 __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */ 225 __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */ 226 } DAC_TypeDef; 227 228 /** 229 * @brief Debug MCU 230 */ 231 232 typedef struct 233 { 234 __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */ 235 __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */ 236 __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */ 237 __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */ 238 }DBGMCU_TypeDef; 239 240 /** 241 * @brief DMA Controller 242 */ 243 244 typedef struct 245 { 246 __IO uint32_t CCR; /*!< DMA channel x configuration register */ 247 __IO uint32_t CNDTR; /*!< DMA channel x number of data register */ 248 __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */ 249 __IO uint32_t CMAR; /*!< DMA channel x memory address register */ 250 } DMA_Channel_TypeDef; 251 252 typedef struct 253 { 254 __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */ 255 __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */ 256 } DMA_TypeDef; 257 258 /** 259 * @brief External Interrupt/Event Controller 260 */ 261 262 typedef struct 263 { 264 __IO uint32_t IMR; /*!<EXTI Interrupt mask register, Address offset: 0x00 */ 265 __IO uint32_t EMR; /*!<EXTI Event mask register, Address offset: 0x04 */ 266 __IO uint32_t RTSR; /*!<EXTI Rising trigger selection register , Address offset: 0x08 */ 267 __IO uint32_t FTSR; /*!<EXTI Falling trigger selection register, Address offset: 0x0C */ 268 __IO uint32_t SWIER; /*!<EXTI Software interrupt event register, Address offset: 0x10 */ 269 __IO uint32_t PR; /*!<EXTI Pending register, Address offset: 0x14 */ 270 } EXTI_TypeDef; 271 272 /** 273 * @brief FLASH Registers 274 */ 275 typedef struct 276 { 277 __IO uint32_t ACR; /*!< Access control register, Address offset: 0x00 */ 278 __IO uint32_t PECR; /*!< Program/erase control register, Address offset: 0x04 */ 279 __IO uint32_t PDKEYR; /*!< Power down key register, Address offset: 0x08 */ 280 __IO uint32_t PEKEYR; /*!< Program/erase key register, Address offset: 0x0c */ 281 __IO uint32_t PRGKEYR; /*!< Program memory key register, Address offset: 0x10 */ 282 __IO uint32_t OPTKEYR; /*!< Option byte key register, Address offset: 0x14 */ 283 __IO uint32_t SR; /*!< Status register, Address offset: 0x18 */ 284 __IO uint32_t OBR; /*!< Option byte register, Address offset: 0x1c */ 285 __IO uint32_t WRPR1; /*!< Write protection register 1, Address offset: 0x20 */ 286 } FLASH_TypeDef; 287 288 /** 289 * @brief Option Bytes Registers 290 */ 291 typedef struct 292 { 293 __IO uint32_t RDP; /*!< Read protection register, Address offset: 0x00 */ 294 __IO uint32_t USER; /*!< user register, Address offset: 0x04 */ 295 __IO uint32_t WRP01; /*!< write protection register 0 1, Address offset: 0x08 */ 296 __IO uint32_t WRP23; /*!< write protection register 2 3, Address offset: 0x0C */ 297 } OB_TypeDef; 298 299 /** 300 * @brief General Purpose IO 301 */ 302 303 typedef struct 304 { 305 __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */ 306 __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */ 307 __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */ 308 __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */ 309 __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */ 310 __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */ 311 __IO uint32_t BSRR; /*!< GPIO port bit set/reset registerBSRR, Address offset: 0x18 */ 312 __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */ 313 __IO uint32_t AFR[2]; /*!< GPIO alternate function register, Address offset: 0x20-0x24 */ 314 } GPIO_TypeDef; 315 316 /** 317 * @brief SysTem Configuration 318 */ 319 320 typedef struct 321 { 322 __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register, Address offset: 0x00 */ 323 __IO uint32_t PMC; /*!< SYSCFG peripheral mode configuration register, Address offset: 0x04 */ 324 __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */ 325 } SYSCFG_TypeDef; 326 327 /** 328 * @brief Inter-integrated Circuit Interface 329 */ 330 331 typedef struct 332 { 333 __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */ 334 __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */ 335 __IO uint32_t OAR1; /*!< I2C Own address register 1, Address offset: 0x08 */ 336 __IO uint32_t OAR2; /*!< I2C Own address register 2, Address offset: 0x0C */ 337 __IO uint32_t DR; /*!< I2C Data register, Address offset: 0x10 */ 338 __IO uint32_t SR1; /*!< I2C Status register 1, Address offset: 0x14 */ 339 __IO uint32_t SR2; /*!< I2C Status register 2, Address offset: 0x18 */ 340 __IO uint32_t CCR; /*!< I2C Clock control register, Address offset: 0x1C */ 341 __IO uint32_t TRISE; /*!< I2C TRISE register, Address offset: 0x20 */ 342 } I2C_TypeDef; 343 344 /** 345 * @brief Independent WATCHDOG 346 */ 347 348 typedef struct 349 { 350 __IO uint32_t KR; /*!< Key register, Address offset: 0x00 */ 351 __IO uint32_t PR; /*!< Prescaler register, Address offset: 0x04 */ 352 __IO uint32_t RLR; /*!< Reload register, Address offset: 0x08 */ 353 __IO uint32_t SR; /*!< Status register, Address offset: 0x0C */ 354 } IWDG_TypeDef; 355 356 /** 357 * @brief LCD 358 */ 359 360 typedef struct 361 { 362 __IO uint32_t CR; /*!< LCD control register, Address offset: 0x00 */ 363 __IO uint32_t FCR; /*!< LCD frame control register, Address offset: 0x04 */ 364 __IO uint32_t SR; /*!< LCD status register, Address offset: 0x08 */ 365 __IO uint32_t CLR; /*!< LCD clear register, Address offset: 0x0C */ 366 uint32_t RESERVED; /*!< Reserved, Address offset: 0x10 */ 367 __IO uint32_t RAM[16]; /*!< LCD display memory, Address offset: 0x14-0x50 */ 368 } LCD_TypeDef; 369 370 /** 371 * @brief Power Control 372 */ 373 374 typedef struct 375 { 376 __IO uint32_t CR; /*!< PWR power control register, Address offset: 0x00 */ 377 __IO uint32_t CSR; /*!< PWR power control/status register, Address offset: 0x04 */ 378 } PWR_TypeDef; 379 380 /** 381 * @brief Reset and Clock Control 382 */ 383 384 typedef struct 385 { 386 __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */ 387 __IO uint32_t ICSCR; /*!< RCC Internal clock sources calibration register, Address offset: 0x04 */ 388 __IO uint32_t CFGR; /*!< RCC Clock configuration register, Address offset: 0x08 */ 389 __IO uint32_t CIR; /*!< RCC Clock interrupt register, Address offset: 0x0C */ 390 __IO uint32_t AHBRSTR; /*!< RCC AHB peripheral reset register, Address offset: 0x10 */ 391 __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x14 */ 392 __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x18 */ 393 __IO uint32_t AHBENR; /*!< RCC AHB peripheral clock enable register, Address offset: 0x1C */ 394 __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clock enable register, Address offset: 0x20 */ 395 __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral clock enable register, Address offset: 0x24 */ 396 __IO uint32_t AHBLPENR; /*!< RCC AHB peripheral clock enable in low power mode register, Address offset: 0x28 */ 397 __IO uint32_t APB2LPENR; /*!< RCC APB2 peripheral clock enable in low power mode register, Address offset: 0x2C */ 398 __IO uint32_t APB1LPENR; /*!< RCC APB1 peripheral clock enable in low power mode register, Address offset: 0x30 */ 399 __IO uint32_t CSR; /*!< RCC Control/status register, Address offset: 0x34 */ 400 } RCC_TypeDef; 401 402 /** 403 * @brief Routing Interface 404 */ 405 406 typedef struct 407 { 408 __IO uint32_t ICR; /*!< RI input capture register, Address offset: 0x00 */ 409 __IO uint32_t ASCR1; /*!< RI analog switches control register, Address offset: 0x04 */ 410 __IO uint32_t ASCR2; /*!< RI analog switch control register 2, Address offset: 0x08 */ 411 __IO uint32_t HYSCR1; /*!< RI hysteresis control register, Address offset: 0x0C */ 412 __IO uint32_t HYSCR2; /*!< RI Hysteresis control register, Address offset: 0x10 */ 413 __IO uint32_t HYSCR3; /*!< RI Hysteresis control register, Address offset: 0x14 */ 414 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x18 */ 415 } RI_TypeDef; 416 417 /** 418 * @brief Real-Time Clock 419 */ 420 typedef struct 421 { 422 __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */ 423 __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */ 424 __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */ 425 __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */ 426 __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */ 427 __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */ 428 __IO uint32_t CALIBR; /*!< RTC calibration register, Address offset: 0x18 */ 429 __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */ 430 __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */ 431 __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */ 432 uint32_t RESERVED1; /*!< Reserved, 0x28 */ 433 uint32_t RESERVED2; /*!< Reserved, 0x2C */ 434 __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */ 435 __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */ 436 uint32_t RESERVED3; /*!< Reserved, 0x38 */ 437 uint32_t RESERVED4; /*!< Reserved, 0x3C */ 438 __IO uint32_t TAFCR; /*!< RTC tamper and alternate function configuration register, Address offset: 0x40 */ 439 uint32_t RESERVED5; /*!< Reserved, 0x44 */ 440 uint32_t RESERVED6; /*!< Reserved, 0x48 */ 441 uint32_t RESERVED7; /*!< Reserved, 0x4C */ 442 __IO uint32_t BKP0R; /*!< RTC backup register 0, Address offset: 0x50 */ 443 __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */ 444 __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */ 445 __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */ 446 __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */ 447 } RTC_TypeDef; 448 449 /** 450 * @brief Serial Peripheral Interface 451 */ 452 453 typedef struct 454 { 455 __IO uint32_t CR1; /*!< SPI Control register 1 Address offset: 0x00 */ 456 __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */ 457 __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */ 458 __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */ 459 __IO uint32_t CRCPR; /*!< SPI CRC polynomial register Address offset: 0x10 */ 460 __IO uint32_t RXCRCR; /*!< SPI Rx CRC register Address offset: 0x14 */ 461 __IO uint32_t TXCRCR; /*!< SPI Tx CRC register Address offset: 0x18 */ 462 } SPI_TypeDef; 463 464 /** 465 * @brief TIM 466 */ 467 typedef struct 468 { 469 __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */ 470 __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */ 471 __IO uint32_t SMCR; /*!< TIM slave Mode Control register, Address offset: 0x08 */ 472 __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */ 473 __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */ 474 __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */ 475 __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */ 476 __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */ 477 __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */ 478 __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */ 479 __IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */ 480 __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */ 481 uint32_t RESERVED12; /*!< Reserved, 0x30 */ 482 __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */ 483 __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */ 484 __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */ 485 __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */ 486 uint32_t RESERVED17; /*!< Reserved, 0x44 */ 487 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ 488 __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */ 489 __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */ 490 } TIM_TypeDef; 491 /** 492 * @brief Universal Synchronous Asynchronous Receiver Transmitter 493 */ 494 495 typedef struct 496 { 497 __IO uint32_t SR; /*!< USART Status register, Address offset: 0x00 */ 498 __IO uint32_t DR; /*!< USART Data register, Address offset: 0x04 */ 499 __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x08 */ 500 __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x0C */ 501 __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x10 */ 502 __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x14 */ 503 __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x18 */ 504 } USART_TypeDef; 505 506 /** 507 * @brief Universal Serial Bus Full Speed Device 508 */ 509 510 typedef struct 511 { 512 __IO uint16_t EP0R; /*!< USB Endpoint 0 register, Address offset: 0x00 */ 513 __IO uint16_t RESERVED0; /*!< Reserved */ 514 __IO uint16_t EP1R; /*!< USB Endpoint 1 register, Address offset: 0x04 */ 515 __IO uint16_t RESERVED1; /*!< Reserved */ 516 __IO uint16_t EP2R; /*!< USB Endpoint 2 register, Address offset: 0x08 */ 517 __IO uint16_t RESERVED2; /*!< Reserved */ 518 __IO uint16_t EP3R; /*!< USB Endpoint 3 register, Address offset: 0x0C */ 519 __IO uint16_t RESERVED3; /*!< Reserved */ 520 __IO uint16_t EP4R; /*!< USB Endpoint 4 register, Address offset: 0x10 */ 521 __IO uint16_t RESERVED4; /*!< Reserved */ 522 __IO uint16_t EP5R; /*!< USB Endpoint 5 register, Address offset: 0x14 */ 523 __IO uint16_t RESERVED5; /*!< Reserved */ 524 __IO uint16_t EP6R; /*!< USB Endpoint 6 register, Address offset: 0x18 */ 525 __IO uint16_t RESERVED6; /*!< Reserved */ 526 __IO uint16_t EP7R; /*!< USB Endpoint 7 register, Address offset: 0x1C */ 527 __IO uint16_t RESERVED7[17]; /*!< Reserved */ 528 __IO uint16_t CNTR; /*!< Control register, Address offset: 0x40 */ 529 __IO uint16_t RESERVED8; /*!< Reserved */ 530 __IO uint16_t ISTR; /*!< Interrupt status register, Address offset: 0x44 */ 531 __IO uint16_t RESERVED9; /*!< Reserved */ 532 __IO uint16_t FNR; /*!< Frame number register, Address offset: 0x48 */ 533 __IO uint16_t RESERVEDA; /*!< Reserved */ 534 __IO uint16_t DADDR; /*!< Device address register, Address offset: 0x4C */ 535 __IO uint16_t RESERVEDB; /*!< Reserved */ 536 __IO uint16_t BTABLE; /*!< Buffer Table address register, Address offset: 0x50 */ 537 __IO uint16_t RESERVEDC; /*!< Reserved */ 538 } USB_TypeDef; 539 540 /** 541 * @brief Window WATCHDOG 542 */ 543 typedef struct 544 { 545 __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */ 546 __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */ 547 __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */ 548 } WWDG_TypeDef; 549 550 /** 551 * @brief Universal Serial Bus Full Speed Device 552 */ 553 /** 554 * @} 555 */ 556 557 /** @addtogroup Peripheral_memory_map 558 * @{ 559 */ 560 561 #define FLASH_BASE (0x08000000UL) /*!< FLASH base address in the alias region */ 562 #define FLASH_EEPROM_BASE (FLASH_BASE + 0x80000UL) /*!< FLASH EEPROM base address in the alias region */ 563 #define SRAM_BASE (0x20000000UL) /*!< SRAM base address in the alias region */ 564 #define PERIPH_BASE (0x40000000UL) /*!< Peripheral base address in the alias region */ 565 #define SRAM_BB_BASE (0x22000000UL) /*!< SRAM base address in the bit-band region */ 566 #define PERIPH_BB_BASE (0x42000000UL) /*!< Peripheral base address in the bit-band region */ 567 #define FLASH_END (0x0801FFFFUL) /*!< Program end FLASH address for Cat1 & Cat2 */ 568 #define FLASH_EEPROM_END (0x080807FFUL) /*!< FLASH EEPROM end address (2KB) */ 569 570 /*!< Peripheral memory map */ 571 #define APB1PERIPH_BASE PERIPH_BASE 572 #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) 573 #define AHBPERIPH_BASE (PERIPH_BASE + 0x00020000UL) 574 575 /*!< APB1 peripherals */ 576 #define TIM2_BASE (APB1PERIPH_BASE + 0x00000000UL) 577 #define TIM3_BASE (APB1PERIPH_BASE + 0x00000400UL) 578 #define TIM4_BASE (APB1PERIPH_BASE + 0x00000800UL) 579 #define TIM6_BASE (APB1PERIPH_BASE + 0x00001000UL) 580 #define TIM7_BASE (APB1PERIPH_BASE + 0x00001400UL) 581 #define LCD_BASE (APB1PERIPH_BASE + 0x00002400UL) 582 #define RTC_BASE (APB1PERIPH_BASE + 0x00002800UL) 583 #define WWDG_BASE (APB1PERIPH_BASE + 0x00002C00UL) 584 #define IWDG_BASE (APB1PERIPH_BASE + 0x00003000UL) 585 #define SPI2_BASE (APB1PERIPH_BASE + 0x00003800UL) 586 #define USART2_BASE (APB1PERIPH_BASE + 0x00004400UL) 587 #define USART3_BASE (APB1PERIPH_BASE + 0x00004800UL) 588 #define I2C1_BASE (APB1PERIPH_BASE + 0x00005400UL) 589 #define I2C2_BASE (APB1PERIPH_BASE + 0x00005800UL) 590 591 /* USB device FS */ 592 #define USB_BASE (APB1PERIPH_BASE + 0x00005C00UL) /*!< USB_IP Peripheral Registers base address */ 593 #define USB_PMAADDR (APB1PERIPH_BASE + 0x00006000UL) /*!< USB_IP Packet Memory Area base address */ 594 595 /* USB device FS SRAM */ 596 #define PWR_BASE (APB1PERIPH_BASE + 0x00007000UL) 597 #define DAC_BASE (APB1PERIPH_BASE + 0x00007400UL) 598 #define COMP_BASE (APB1PERIPH_BASE + 0x00007C00UL) 599 #define RI_BASE (APB1PERIPH_BASE + 0x00007C04UL) 600 601 /*!< APB2 peripherals */ 602 #define SYSCFG_BASE (APB2PERIPH_BASE + 0x00000000UL) 603 #define EXTI_BASE (APB2PERIPH_BASE + 0x00000400UL) 604 #define TIM9_BASE (APB2PERIPH_BASE + 0x00000800UL) 605 #define TIM10_BASE (APB2PERIPH_BASE + 0x00000C00UL) 606 #define TIM11_BASE (APB2PERIPH_BASE + 0x00001000UL) 607 #define ADC1_BASE (APB2PERIPH_BASE + 0x00002400UL) 608 #define ADC_BASE (APB2PERIPH_BASE + 0x00002700UL) 609 #define SPI1_BASE (APB2PERIPH_BASE + 0x00003000UL) 610 #define USART1_BASE (APB2PERIPH_BASE + 0x00003800UL) 611 612 /*!< AHB peripherals */ 613 #define GPIOA_BASE (AHBPERIPH_BASE + 0x00000000UL) 614 #define GPIOB_BASE (AHBPERIPH_BASE + 0x00000400UL) 615 #define GPIOC_BASE (AHBPERIPH_BASE + 0x00000800UL) 616 #define GPIOD_BASE (AHBPERIPH_BASE + 0x00000C00UL) 617 #define GPIOH_BASE (AHBPERIPH_BASE + 0x00001400UL) 618 #define CRC_BASE (AHBPERIPH_BASE + 0x00003000UL) 619 #define RCC_BASE (AHBPERIPH_BASE + 0x00003800UL) 620 #define FLASH_R_BASE (AHBPERIPH_BASE + 0x00003C00UL) /*!< FLASH registers base address */ 621 #define OB_BASE (0x1FF80000UL) /*!< FLASH Option Bytes base address */ 622 #define FLASHSIZE_BASE (0x1FF8004CUL) /*!< FLASH Size register base address for Cat.1 and Cat.2 devices */ 623 #define UID_BASE (0x1FF80050UL) /*!< Unique device ID register base address for Cat.1 and Cat.2 devices */ 624 #define DMA1_BASE (AHBPERIPH_BASE + 0x00006000UL) 625 #define DMA1_Channel1_BASE (DMA1_BASE + 0x00000008UL) 626 #define DMA1_Channel2_BASE (DMA1_BASE + 0x0000001CUL) 627 #define DMA1_Channel3_BASE (DMA1_BASE + 0x00000030UL) 628 #define DMA1_Channel4_BASE (DMA1_BASE + 0x00000044UL) 629 #define DMA1_Channel5_BASE (DMA1_BASE + 0x00000058UL) 630 #define DMA1_Channel6_BASE (DMA1_BASE + 0x0000006CUL) 631 #define DMA1_Channel7_BASE (DMA1_BASE + 0x00000080UL) 632 #define DBGMCU_BASE (0xE0042000UL) /*!< Debug MCU registers base address */ 633 634 /** 635 * @} 636 */ 637 638 /** @addtogroup Peripheral_declaration 639 * @{ 640 */ 641 642 #define TIM2 ((TIM_TypeDef *) TIM2_BASE) 643 #define TIM3 ((TIM_TypeDef *) TIM3_BASE) 644 #define TIM4 ((TIM_TypeDef *) TIM4_BASE) 645 #define TIM6 ((TIM_TypeDef *) TIM6_BASE) 646 #define TIM7 ((TIM_TypeDef *) TIM7_BASE) 647 #define LCD ((LCD_TypeDef *) LCD_BASE) 648 #define RTC ((RTC_TypeDef *) RTC_BASE) 649 #define WWDG ((WWDG_TypeDef *) WWDG_BASE) 650 #define IWDG ((IWDG_TypeDef *) IWDG_BASE) 651 #define SPI2 ((SPI_TypeDef *) SPI2_BASE) 652 #define USART2 ((USART_TypeDef *) USART2_BASE) 653 #define USART3 ((USART_TypeDef *) USART3_BASE) 654 #define I2C1 ((I2C_TypeDef *) I2C1_BASE) 655 #define I2C2 ((I2C_TypeDef *) I2C2_BASE) 656 /* USB device FS */ 657 #define USB ((USB_TypeDef *) USB_BASE) 658 /* USB device FS SRAM */ 659 #define PWR ((PWR_TypeDef *) PWR_BASE) 660 661 #define DAC1 ((DAC_TypeDef *) DAC_BASE) 662 /* Legacy define */ 663 #define DAC DAC1 664 665 #define COMP ((COMP_TypeDef *) COMP_BASE) /* COMP generic instance include bits of COMP1 and COMP2 mixed in the same register */ 666 #define COMP1 ((COMP_TypeDef *) COMP_BASE) /* COMP1 instance definition to differentiate COMP1 and COMP2, not to be used to access comparator register */ 667 #define COMP2 ((COMP_TypeDef *) (COMP_BASE + 0x00000001U)) /* COMP2 instance definition to differentiate COMP1 and COMP2, not to be used to access comparator register */ 668 #define COMP12_COMMON ((COMP_Common_TypeDef *) COMP_BASE) /* COMP common instance definition to access comparator register bits used by both comparator instances (window mode) */ 669 670 #define RI ((RI_TypeDef *) RI_BASE) 671 672 #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE) 673 #define EXTI ((EXTI_TypeDef *) EXTI_BASE) 674 #define TIM9 ((TIM_TypeDef *) TIM9_BASE) 675 #define TIM10 ((TIM_TypeDef *) TIM10_BASE) 676 #define TIM11 ((TIM_TypeDef *) TIM11_BASE) 677 678 #define ADC1 ((ADC_TypeDef *) ADC1_BASE) 679 #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC_BASE) 680 /* Legacy defines */ 681 #define ADC ADC1_COMMON 682 683 #define SPI1 ((SPI_TypeDef *) SPI1_BASE) 684 #define USART1 ((USART_TypeDef *) USART1_BASE) 685 #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE) 686 #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE) 687 #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE) 688 #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE) 689 #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE) 690 #define CRC ((CRC_TypeDef *) CRC_BASE) 691 #define RCC ((RCC_TypeDef *) RCC_BASE) 692 #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE) 693 #define OB ((OB_TypeDef *) OB_BASE) 694 #define DMA1 ((DMA_TypeDef *) DMA1_BASE) 695 #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE) 696 #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE) 697 #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE) 698 #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE) 699 #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE) 700 #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE) 701 #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE) 702 #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE) 703 704 /** 705 * @} 706 */ 707 708 /** @addtogroup Exported_constants 709 * @{ 710 */ 711 712 /** @addtogroup Hardware_Constant_Definition 713 * @{ 714 */ 715 #define LSI_STARTUP_TIME 200U /*!< LSI Maximum startup time in us */ 716 717 /** 718 * @} 719 */ 720 721 /** @addtogroup Peripheral_Registers_Bits_Definition 722 * @{ 723 */ 724 725 /******************************************************************************/ 726 /* Peripheral Registers Bits Definition */ 727 /******************************************************************************/ 728 /******************************************************************************/ 729 /* */ 730 /* Analog to Digital Converter (ADC) */ 731 /* */ 732 /******************************************************************************/ 733 #define VREFINT_CAL_ADDR_CMSIS 0x1FF80078 /*!<Internal voltage reference, address of parameter VREFINT_CAL: VrefInt ADC raw data acquired at temperature 30 DegC (tolerance: +-5 DegC), Vref+ = 3.0 V (tolerance: +-10 mV). */ 734 /* No Internal temperature sensor embedded with STM32L100 devices */ 735 736 /******************** Bit definition for ADC_SR register ********************/ 737 #define ADC_SR_AWD_Pos (0U) 738 #define ADC_SR_AWD_Msk (0x1UL << ADC_SR_AWD_Pos) /*!< 0x00000001 */ 739 #define ADC_SR_AWD ADC_SR_AWD_Msk /*!< ADC analog watchdog 1 flag */ 740 #define ADC_SR_EOCS_Pos (1U) 741 #define ADC_SR_EOCS_Msk (0x1UL << ADC_SR_EOCS_Pos) /*!< 0x00000002 */ 742 #define ADC_SR_EOCS ADC_SR_EOCS_Msk /*!< ADC group regular end of unitary conversion or end of sequence conversions flag */ 743 #define ADC_SR_JEOS_Pos (2U) 744 #define ADC_SR_JEOS_Msk (0x1UL << ADC_SR_JEOS_Pos) /*!< 0x00000004 */ 745 #define ADC_SR_JEOS ADC_SR_JEOS_Msk /*!< ADC group injected end of sequence conversions flag */ 746 #define ADC_SR_JSTRT_Pos (3U) 747 #define ADC_SR_JSTRT_Msk (0x1UL << ADC_SR_JSTRT_Pos) /*!< 0x00000008 */ 748 #define ADC_SR_JSTRT ADC_SR_JSTRT_Msk /*!< ADC group injected conversion start flag */ 749 #define ADC_SR_STRT_Pos (4U) 750 #define ADC_SR_STRT_Msk (0x1UL << ADC_SR_STRT_Pos) /*!< 0x00000010 */ 751 #define ADC_SR_STRT ADC_SR_STRT_Msk /*!< ADC group regular conversion start flag */ 752 #define ADC_SR_OVR_Pos (5U) 753 #define ADC_SR_OVR_Msk (0x1UL << ADC_SR_OVR_Pos) /*!< 0x00000020 */ 754 #define ADC_SR_OVR ADC_SR_OVR_Msk /*!< ADC group regular overrun flag */ 755 #define ADC_SR_ADONS_Pos (6U) 756 #define ADC_SR_ADONS_Msk (0x1UL << ADC_SR_ADONS_Pos) /*!< 0x00000040 */ 757 #define ADC_SR_ADONS ADC_SR_ADONS_Msk /*!< ADC ready flag */ 758 #define ADC_SR_RCNR_Pos (8U) 759 #define ADC_SR_RCNR_Msk (0x1UL << ADC_SR_RCNR_Pos) /*!< 0x00000100 */ 760 #define ADC_SR_RCNR ADC_SR_RCNR_Msk /*!< ADC group regular not ready flag */ 761 #define ADC_SR_JCNR_Pos (9U) 762 #define ADC_SR_JCNR_Msk (0x1UL << ADC_SR_JCNR_Pos) /*!< 0x00000200 */ 763 #define ADC_SR_JCNR ADC_SR_JCNR_Msk /*!< ADC group injected not ready flag */ 764 765 /* Legacy defines */ 766 #define ADC_SR_EOC (ADC_SR_EOCS) 767 #define ADC_SR_JEOC (ADC_SR_JEOS) 768 769 /******************* Bit definition for ADC_CR1 register ********************/ 770 #define ADC_CR1_AWDCH_Pos (0U) 771 #define ADC_CR1_AWDCH_Msk (0x1FUL << ADC_CR1_AWDCH_Pos) /*!< 0x0000001F */ 772 #define ADC_CR1_AWDCH ADC_CR1_AWDCH_Msk /*!< ADC analog watchdog 1 monitored channel selection */ 773 #define ADC_CR1_AWDCH_0 (0x01UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000001 */ 774 #define ADC_CR1_AWDCH_1 (0x02UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000002 */ 775 #define ADC_CR1_AWDCH_2 (0x04UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000004 */ 776 #define ADC_CR1_AWDCH_3 (0x08UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000008 */ 777 #define ADC_CR1_AWDCH_4 (0x10UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000010 */ 778 779 #define ADC_CR1_EOCSIE_Pos (5U) 780 #define ADC_CR1_EOCSIE_Msk (0x1UL << ADC_CR1_EOCSIE_Pos) /*!< 0x00000020 */ 781 #define ADC_CR1_EOCSIE ADC_CR1_EOCSIE_Msk /*!< ADC group regular end of unitary conversion or end of sequence conversions interrupt */ 782 #define ADC_CR1_AWDIE_Pos (6U) 783 #define ADC_CR1_AWDIE_Msk (0x1UL << ADC_CR1_AWDIE_Pos) /*!< 0x00000040 */ 784 #define ADC_CR1_AWDIE ADC_CR1_AWDIE_Msk /*!< ADC analog watchdog 1 interrupt */ 785 #define ADC_CR1_JEOSIE_Pos (7U) 786 #define ADC_CR1_JEOSIE_Msk (0x1UL << ADC_CR1_JEOSIE_Pos) /*!< 0x00000080 */ 787 #define ADC_CR1_JEOSIE ADC_CR1_JEOSIE_Msk /*!< ADC group injected end of sequence conversions interrupt */ 788 #define ADC_CR1_SCAN_Pos (8U) 789 #define ADC_CR1_SCAN_Msk (0x1UL << ADC_CR1_SCAN_Pos) /*!< 0x00000100 */ 790 #define ADC_CR1_SCAN ADC_CR1_SCAN_Msk /*!< ADC scan mode */ 791 #define ADC_CR1_AWDSGL_Pos (9U) 792 #define ADC_CR1_AWDSGL_Msk (0x1UL << ADC_CR1_AWDSGL_Pos) /*!< 0x00000200 */ 793 #define ADC_CR1_AWDSGL ADC_CR1_AWDSGL_Msk /*!< ADC analog watchdog 1 monitoring a single channel or all channels */ 794 #define ADC_CR1_JAUTO_Pos (10U) 795 #define ADC_CR1_JAUTO_Msk (0x1UL << ADC_CR1_JAUTO_Pos) /*!< 0x00000400 */ 796 #define ADC_CR1_JAUTO ADC_CR1_JAUTO_Msk /*!< ADC group injected automatic trigger mode */ 797 #define ADC_CR1_DISCEN_Pos (11U) 798 #define ADC_CR1_DISCEN_Msk (0x1UL << ADC_CR1_DISCEN_Pos) /*!< 0x00000800 */ 799 #define ADC_CR1_DISCEN ADC_CR1_DISCEN_Msk /*!< ADC group regular sequencer discontinuous mode */ 800 #define ADC_CR1_JDISCEN_Pos (12U) 801 #define ADC_CR1_JDISCEN_Msk (0x1UL << ADC_CR1_JDISCEN_Pos) /*!< 0x00001000 */ 802 #define ADC_CR1_JDISCEN ADC_CR1_JDISCEN_Msk /*!< ADC group injected sequencer discontinuous mode */ 803 804 #define ADC_CR1_DISCNUM_Pos (13U) 805 #define ADC_CR1_DISCNUM_Msk (0x7UL << ADC_CR1_DISCNUM_Pos) /*!< 0x0000E000 */ 806 #define ADC_CR1_DISCNUM ADC_CR1_DISCNUM_Msk /*!< ADC group regular sequencer discontinuous number of ranks */ 807 #define ADC_CR1_DISCNUM_0 (0x1UL << ADC_CR1_DISCNUM_Pos) /*!< 0x00002000 */ 808 #define ADC_CR1_DISCNUM_1 (0x2UL << ADC_CR1_DISCNUM_Pos) /*!< 0x00004000 */ 809 #define ADC_CR1_DISCNUM_2 (0x4UL << ADC_CR1_DISCNUM_Pos) /*!< 0x00008000 */ 810 811 #define ADC_CR1_PDD_Pos (16U) 812 #define ADC_CR1_PDD_Msk (0x1UL << ADC_CR1_PDD_Pos) /*!< 0x00010000 */ 813 #define ADC_CR1_PDD ADC_CR1_PDD_Msk /*!< ADC power down during auto delay phase */ 814 #define ADC_CR1_PDI_Pos (17U) 815 #define ADC_CR1_PDI_Msk (0x1UL << ADC_CR1_PDI_Pos) /*!< 0x00020000 */ 816 #define ADC_CR1_PDI ADC_CR1_PDI_Msk /*!< ADC power down during idle phase */ 817 818 #define ADC_CR1_JAWDEN_Pos (22U) 819 #define ADC_CR1_JAWDEN_Msk (0x1UL << ADC_CR1_JAWDEN_Pos) /*!< 0x00400000 */ 820 #define ADC_CR1_JAWDEN ADC_CR1_JAWDEN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group injected */ 821 #define ADC_CR1_AWDEN_Pos (23U) 822 #define ADC_CR1_AWDEN_Msk (0x1UL << ADC_CR1_AWDEN_Pos) /*!< 0x00800000 */ 823 #define ADC_CR1_AWDEN ADC_CR1_AWDEN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group regular */ 824 825 #define ADC_CR1_RES_Pos (24U) 826 #define ADC_CR1_RES_Msk (0x3UL << ADC_CR1_RES_Pos) /*!< 0x03000000 */ 827 #define ADC_CR1_RES ADC_CR1_RES_Msk /*!< ADC resolution */ 828 #define ADC_CR1_RES_0 (0x1UL << ADC_CR1_RES_Pos) /*!< 0x01000000 */ 829 #define ADC_CR1_RES_1 (0x2UL << ADC_CR1_RES_Pos) /*!< 0x02000000 */ 830 831 #define ADC_CR1_OVRIE_Pos (26U) 832 #define ADC_CR1_OVRIE_Msk (0x1UL << ADC_CR1_OVRIE_Pos) /*!< 0x04000000 */ 833 #define ADC_CR1_OVRIE ADC_CR1_OVRIE_Msk /*!< ADC group regular overrun interrupt */ 834 835 /* Legacy defines */ 836 #define ADC_CR1_EOCIE (ADC_CR1_EOCSIE) 837 #define ADC_CR1_JEOCIE (ADC_CR1_JEOSIE) 838 839 /******************* Bit definition for ADC_CR2 register ********************/ 840 #define ADC_CR2_ADON_Pos (0U) 841 #define ADC_CR2_ADON_Msk (0x1UL << ADC_CR2_ADON_Pos) /*!< 0x00000001 */ 842 #define ADC_CR2_ADON ADC_CR2_ADON_Msk /*!< ADC enable */ 843 #define ADC_CR2_CONT_Pos (1U) 844 #define ADC_CR2_CONT_Msk (0x1UL << ADC_CR2_CONT_Pos) /*!< 0x00000002 */ 845 #define ADC_CR2_CONT ADC_CR2_CONT_Msk /*!< ADC group regular continuous conversion mode */ 846 847 #define ADC_CR2_DELS_Pos (4U) 848 #define ADC_CR2_DELS_Msk (0x7UL << ADC_CR2_DELS_Pos) /*!< 0x00000070 */ 849 #define ADC_CR2_DELS ADC_CR2_DELS_Msk /*!< ADC auto delay selection */ 850 #define ADC_CR2_DELS_0 (0x1UL << ADC_CR2_DELS_Pos) /*!< 0x00000010 */ 851 #define ADC_CR2_DELS_1 (0x2UL << ADC_CR2_DELS_Pos) /*!< 0x00000020 */ 852 #define ADC_CR2_DELS_2 (0x4UL << ADC_CR2_DELS_Pos) /*!< 0x00000040 */ 853 854 #define ADC_CR2_DMA_Pos (8U) 855 #define ADC_CR2_DMA_Msk (0x1UL << ADC_CR2_DMA_Pos) /*!< 0x00000100 */ 856 #define ADC_CR2_DMA ADC_CR2_DMA_Msk /*!< ADC DMA transfer enable */ 857 #define ADC_CR2_DDS_Pos (9U) 858 #define ADC_CR2_DDS_Msk (0x1UL << ADC_CR2_DDS_Pos) /*!< 0x00000200 */ 859 #define ADC_CR2_DDS ADC_CR2_DDS_Msk /*!< ADC DMA transfer configuration */ 860 #define ADC_CR2_EOCS_Pos (10U) 861 #define ADC_CR2_EOCS_Msk (0x1UL << ADC_CR2_EOCS_Pos) /*!< 0x00000400 */ 862 #define ADC_CR2_EOCS ADC_CR2_EOCS_Msk /*!< ADC end of unitary or end of sequence conversions selection */ 863 #define ADC_CR2_ALIGN_Pos (11U) 864 #define ADC_CR2_ALIGN_Msk (0x1UL << ADC_CR2_ALIGN_Pos) /*!< 0x00000800 */ 865 #define ADC_CR2_ALIGN ADC_CR2_ALIGN_Msk /*!< ADC data alignment */ 866 867 #define ADC_CR2_JEXTSEL_Pos (16U) 868 #define ADC_CR2_JEXTSEL_Msk (0xFUL << ADC_CR2_JEXTSEL_Pos) /*!< 0x000F0000 */ 869 #define ADC_CR2_JEXTSEL ADC_CR2_JEXTSEL_Msk /*!< ADC group injected external trigger source */ 870 #define ADC_CR2_JEXTSEL_0 (0x1UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00010000 */ 871 #define ADC_CR2_JEXTSEL_1 (0x2UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00020000 */ 872 #define ADC_CR2_JEXTSEL_2 (0x4UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00040000 */ 873 #define ADC_CR2_JEXTSEL_3 (0x8UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00080000 */ 874 875 #define ADC_CR2_JEXTEN_Pos (20U) 876 #define ADC_CR2_JEXTEN_Msk (0x3UL << ADC_CR2_JEXTEN_Pos) /*!< 0x00300000 */ 877 #define ADC_CR2_JEXTEN ADC_CR2_JEXTEN_Msk /*!< ADC group injected external trigger polarity */ 878 #define ADC_CR2_JEXTEN_0 (0x1UL << ADC_CR2_JEXTEN_Pos) /*!< 0x00100000 */ 879 #define ADC_CR2_JEXTEN_1 (0x2UL << ADC_CR2_JEXTEN_Pos) /*!< 0x00200000 */ 880 881 #define ADC_CR2_JSWSTART_Pos (22U) 882 #define ADC_CR2_JSWSTART_Msk (0x1UL << ADC_CR2_JSWSTART_Pos) /*!< 0x00400000 */ 883 #define ADC_CR2_JSWSTART ADC_CR2_JSWSTART_Msk /*!< ADC group injected conversion start */ 884 885 #define ADC_CR2_EXTSEL_Pos (24U) 886 #define ADC_CR2_EXTSEL_Msk (0xFUL << ADC_CR2_EXTSEL_Pos) /*!< 0x0F000000 */ 887 #define ADC_CR2_EXTSEL ADC_CR2_EXTSEL_Msk /*!< ADC group regular external trigger source */ 888 #define ADC_CR2_EXTSEL_0 (0x1UL << ADC_CR2_EXTSEL_Pos) /*!< 0x01000000 */ 889 #define ADC_CR2_EXTSEL_1 (0x2UL << ADC_CR2_EXTSEL_Pos) /*!< 0x02000000 */ 890 #define ADC_CR2_EXTSEL_2 (0x4UL << ADC_CR2_EXTSEL_Pos) /*!< 0x04000000 */ 891 #define ADC_CR2_EXTSEL_3 (0x8UL << ADC_CR2_EXTSEL_Pos) /*!< 0x08000000 */ 892 893 #define ADC_CR2_EXTEN_Pos (28U) 894 #define ADC_CR2_EXTEN_Msk (0x3UL << ADC_CR2_EXTEN_Pos) /*!< 0x30000000 */ 895 #define ADC_CR2_EXTEN ADC_CR2_EXTEN_Msk /*!< ADC group regular external trigger polarity */ 896 #define ADC_CR2_EXTEN_0 (0x1UL << ADC_CR2_EXTEN_Pos) /*!< 0x10000000 */ 897 #define ADC_CR2_EXTEN_1 (0x2UL << ADC_CR2_EXTEN_Pos) /*!< 0x20000000 */ 898 899 #define ADC_CR2_SWSTART_Pos (30U) 900 #define ADC_CR2_SWSTART_Msk (0x1UL << ADC_CR2_SWSTART_Pos) /*!< 0x40000000 */ 901 #define ADC_CR2_SWSTART ADC_CR2_SWSTART_Msk /*!< ADC group regular conversion start */ 902 903 /****************** Bit definition for ADC_SMPR1 register *******************/ 904 #define ADC_SMPR1_SMP20_Pos (0U) 905 #define ADC_SMPR1_SMP20_Msk (0x7UL << ADC_SMPR1_SMP20_Pos) /*!< 0x00000007 */ 906 #define ADC_SMPR1_SMP20 ADC_SMPR1_SMP20_Msk /*!< ADC channel 20 sampling time selection */ 907 #define ADC_SMPR1_SMP20_0 (0x1UL << ADC_SMPR1_SMP20_Pos) /*!< 0x00000001 */ 908 #define ADC_SMPR1_SMP20_1 (0x2UL << ADC_SMPR1_SMP20_Pos) /*!< 0x00000002 */ 909 #define ADC_SMPR1_SMP20_2 (0x4UL << ADC_SMPR1_SMP20_Pos) /*!< 0x00000004 */ 910 911 #define ADC_SMPR1_SMP21_Pos (3U) 912 #define ADC_SMPR1_SMP21_Msk (0x7UL << ADC_SMPR1_SMP21_Pos) /*!< 0x00000038 */ 913 #define ADC_SMPR1_SMP21 ADC_SMPR1_SMP21_Msk /*!< ADC channel 21 sampling time selection */ 914 #define ADC_SMPR1_SMP21_0 (0x1UL << ADC_SMPR1_SMP21_Pos) /*!< 0x00000008 */ 915 #define ADC_SMPR1_SMP21_1 (0x2UL << ADC_SMPR1_SMP21_Pos) /*!< 0x00000010 */ 916 #define ADC_SMPR1_SMP21_2 (0x4UL << ADC_SMPR1_SMP21_Pos) /*!< 0x00000020 */ 917 918 #define ADC_SMPR1_SMP22_Pos (6U) 919 #define ADC_SMPR1_SMP22_Msk (0x7UL << ADC_SMPR1_SMP22_Pos) /*!< 0x000001C0 */ 920 #define ADC_SMPR1_SMP22 ADC_SMPR1_SMP22_Msk /*!< ADC channel 22 sampling time selection */ 921 #define ADC_SMPR1_SMP22_0 (0x1UL << ADC_SMPR1_SMP22_Pos) /*!< 0x00000040 */ 922 #define ADC_SMPR1_SMP22_1 (0x2UL << ADC_SMPR1_SMP22_Pos) /*!< 0x00000080 */ 923 #define ADC_SMPR1_SMP22_2 (0x4UL << ADC_SMPR1_SMP22_Pos) /*!< 0x00000100 */ 924 925 #define ADC_SMPR1_SMP23_Pos (9U) 926 #define ADC_SMPR1_SMP23_Msk (0x7UL << ADC_SMPR1_SMP23_Pos) /*!< 0x00000E00 */ 927 #define ADC_SMPR1_SMP23 ADC_SMPR1_SMP23_Msk /*!< ADC channel 23 sampling time selection */ 928 #define ADC_SMPR1_SMP23_0 (0x1UL << ADC_SMPR1_SMP23_Pos) /*!< 0x00000200 */ 929 #define ADC_SMPR1_SMP23_1 (0x2UL << ADC_SMPR1_SMP23_Pos) /*!< 0x00000400 */ 930 #define ADC_SMPR1_SMP23_2 (0x4UL << ADC_SMPR1_SMP23_Pos) /*!< 0x00000800 */ 931 932 #define ADC_SMPR1_SMP24_Pos (12U) 933 #define ADC_SMPR1_SMP24_Msk (0x7UL << ADC_SMPR1_SMP24_Pos) /*!< 0x00007000 */ 934 #define ADC_SMPR1_SMP24 ADC_SMPR1_SMP24_Msk /*!< ADC channel 24 sampling time selection */ 935 #define ADC_SMPR1_SMP24_0 (0x1UL << ADC_SMPR1_SMP24_Pos) /*!< 0x00001000 */ 936 #define ADC_SMPR1_SMP24_1 (0x2UL << ADC_SMPR1_SMP24_Pos) /*!< 0x00002000 */ 937 #define ADC_SMPR1_SMP24_2 (0x4UL << ADC_SMPR1_SMP24_Pos) /*!< 0x00004000 */ 938 939 #define ADC_SMPR1_SMP25_Pos (15U) 940 #define ADC_SMPR1_SMP25_Msk (0x7UL << ADC_SMPR1_SMP25_Pos) /*!< 0x00038000 */ 941 #define ADC_SMPR1_SMP25 ADC_SMPR1_SMP25_Msk /*!< ADC channel 25 sampling time selection */ 942 #define ADC_SMPR1_SMP25_0 (0x1UL << ADC_SMPR1_SMP25_Pos) /*!< 0x00008000 */ 943 #define ADC_SMPR1_SMP25_1 (0x2UL << ADC_SMPR1_SMP25_Pos) /*!< 0x00010000 */ 944 #define ADC_SMPR1_SMP25_2 (0x4UL << ADC_SMPR1_SMP25_Pos) /*!< 0x00020000 */ 945 946 #define ADC_SMPR1_SMP26_Pos (18U) 947 #define ADC_SMPR1_SMP26_Msk (0x7UL << ADC_SMPR1_SMP26_Pos) /*!< 0x001C0000 */ 948 #define ADC_SMPR1_SMP26 ADC_SMPR1_SMP26_Msk /*!< ADC channel 26 sampling time selection */ 949 #define ADC_SMPR1_SMP26_0 (0x1UL << ADC_SMPR1_SMP26_Pos) /*!< 0x00040000 */ 950 #define ADC_SMPR1_SMP26_1 (0x2UL << ADC_SMPR1_SMP26_Pos) /*!< 0x00080000 */ 951 #define ADC_SMPR1_SMP26_2 (0x4UL << ADC_SMPR1_SMP26_Pos) /*!< 0x00100000 */ 952 953 /****************** Bit definition for ADC_SMPR2 register *******************/ 954 #define ADC_SMPR2_SMP10_Pos (0U) 955 #define ADC_SMPR2_SMP10_Msk (0x7UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000007 */ 956 #define ADC_SMPR2_SMP10 ADC_SMPR2_SMP10_Msk /*!< ADC channel 10 sampling time selection */ 957 #define ADC_SMPR2_SMP10_0 (0x1UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000001 */ 958 #define ADC_SMPR2_SMP10_1 (0x2UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000002 */ 959 #define ADC_SMPR2_SMP10_2 (0x4UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000004 */ 960 961 #define ADC_SMPR2_SMP11_Pos (3U) 962 #define ADC_SMPR2_SMP11_Msk (0x7UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000038 */ 963 #define ADC_SMPR2_SMP11 ADC_SMPR2_SMP11_Msk /*!< ADC channel 11 sampling time selection */ 964 #define ADC_SMPR2_SMP11_0 (0x1UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000008 */ 965 #define ADC_SMPR2_SMP11_1 (0x2UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000010 */ 966 #define ADC_SMPR2_SMP11_2 (0x4UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000020 */ 967 968 #define ADC_SMPR2_SMP12_Pos (6U) 969 #define ADC_SMPR2_SMP12_Msk (0x7UL << ADC_SMPR2_SMP12_Pos) /*!< 0x000001C0 */ 970 #define ADC_SMPR2_SMP12 ADC_SMPR2_SMP12_Msk /*!< ADC channel 12 sampling time selection */ 971 #define ADC_SMPR2_SMP12_0 (0x1UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000040 */ 972 #define ADC_SMPR2_SMP12_1 (0x2UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000080 */ 973 #define ADC_SMPR2_SMP12_2 (0x4UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000100 */ 974 975 #define ADC_SMPR2_SMP13_Pos (9U) 976 #define ADC_SMPR2_SMP13_Msk (0x7UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000E00 */ 977 #define ADC_SMPR2_SMP13 ADC_SMPR2_SMP13_Msk /*!< ADC channel 13 sampling time selection */ 978 #define ADC_SMPR2_SMP13_0 (0x1UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000200 */ 979 #define ADC_SMPR2_SMP13_1 (0x2UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000400 */ 980 #define ADC_SMPR2_SMP13_2 (0x4UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000800 */ 981 982 #define ADC_SMPR2_SMP14_Pos (12U) 983 #define ADC_SMPR2_SMP14_Msk (0x7UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00007000 */ 984 #define ADC_SMPR2_SMP14 ADC_SMPR2_SMP14_Msk /*!< ADC channel 14 sampling time selection */ 985 #define ADC_SMPR2_SMP14_0 (0x1UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00001000 */ 986 #define ADC_SMPR2_SMP14_1 (0x2UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00002000 */ 987 #define ADC_SMPR2_SMP14_2 (0x4UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00004000 */ 988 989 #define ADC_SMPR2_SMP15_Pos (15U) 990 #define ADC_SMPR2_SMP15_Msk (0x7UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00038000 */ 991 #define ADC_SMPR2_SMP15 ADC_SMPR2_SMP15_Msk /*!< ADC channel 5 sampling time selection */ 992 #define ADC_SMPR2_SMP15_0 (0x1UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00008000 */ 993 #define ADC_SMPR2_SMP15_1 (0x2UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00010000 */ 994 #define ADC_SMPR2_SMP15_2 (0x4UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00020000 */ 995 996 #define ADC_SMPR2_SMP16_Pos (18U) 997 #define ADC_SMPR2_SMP16_Msk (0x7UL << ADC_SMPR2_SMP16_Pos) /*!< 0x001C0000 */ 998 #define ADC_SMPR2_SMP16 ADC_SMPR2_SMP16_Msk /*!< ADC channel 16 sampling time selection */ 999 #define ADC_SMPR2_SMP16_0 (0x1UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00040000 */ 1000 #define ADC_SMPR2_SMP16_1 (0x2UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00080000 */ 1001 #define ADC_SMPR2_SMP16_2 (0x4UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00100000 */ 1002 1003 #define ADC_SMPR2_SMP17_Pos (21U) 1004 #define ADC_SMPR2_SMP17_Msk (0x7UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00E00000 */ 1005 #define ADC_SMPR2_SMP17 ADC_SMPR2_SMP17_Msk /*!< ADC channel 17 sampling time selection */ 1006 #define ADC_SMPR2_SMP17_0 (0x1UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00200000 */ 1007 #define ADC_SMPR2_SMP17_1 (0x2UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00400000 */ 1008 #define ADC_SMPR2_SMP17_2 (0x4UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00800000 */ 1009 1010 #define ADC_SMPR2_SMP18_Pos (24U) 1011 #define ADC_SMPR2_SMP18_Msk (0x7UL << ADC_SMPR2_SMP18_Pos) /*!< 0x07000000 */ 1012 #define ADC_SMPR2_SMP18 ADC_SMPR2_SMP18_Msk /*!< ADC channel 18 sampling time selection */ 1013 #define ADC_SMPR2_SMP18_0 (0x1UL << ADC_SMPR2_SMP18_Pos) /*!< 0x01000000 */ 1014 #define ADC_SMPR2_SMP18_1 (0x2UL << ADC_SMPR2_SMP18_Pos) /*!< 0x02000000 */ 1015 #define ADC_SMPR2_SMP18_2 (0x4UL << ADC_SMPR2_SMP18_Pos) /*!< 0x04000000 */ 1016 1017 #define ADC_SMPR2_SMP19_Pos (27U) 1018 #define ADC_SMPR2_SMP19_Msk (0x7UL << ADC_SMPR2_SMP19_Pos) /*!< 0x38000000 */ 1019 #define ADC_SMPR2_SMP19 ADC_SMPR2_SMP19_Msk /*!< ADC channel 19 sampling time selection */ 1020 #define ADC_SMPR2_SMP19_0 (0x1UL << ADC_SMPR2_SMP19_Pos) /*!< 0x08000000 */ 1021 #define ADC_SMPR2_SMP19_1 (0x2UL << ADC_SMPR2_SMP19_Pos) /*!< 0x10000000 */ 1022 #define ADC_SMPR2_SMP19_2 (0x4UL << ADC_SMPR2_SMP19_Pos) /*!< 0x20000000 */ 1023 1024 /****************** Bit definition for ADC_SMPR3 register *******************/ 1025 #define ADC_SMPR3_SMP0_Pos (0U) 1026 #define ADC_SMPR3_SMP0_Msk (0x7UL << ADC_SMPR3_SMP0_Pos) /*!< 0x00000007 */ 1027 #define ADC_SMPR3_SMP0 ADC_SMPR3_SMP0_Msk /*!< ADC channel 0 sampling time selection */ 1028 #define ADC_SMPR3_SMP0_0 (0x1UL << ADC_SMPR3_SMP0_Pos) /*!< 0x00000001 */ 1029 #define ADC_SMPR3_SMP0_1 (0x2UL << ADC_SMPR3_SMP0_Pos) /*!< 0x00000002 */ 1030 #define ADC_SMPR3_SMP0_2 (0x4UL << ADC_SMPR3_SMP0_Pos) /*!< 0x00000004 */ 1031 1032 #define ADC_SMPR3_SMP1_Pos (3U) 1033 #define ADC_SMPR3_SMP1_Msk (0x7UL << ADC_SMPR3_SMP1_Pos) /*!< 0x00000038 */ 1034 #define ADC_SMPR3_SMP1 ADC_SMPR3_SMP1_Msk /*!< ADC channel 1 sampling time selection */ 1035 #define ADC_SMPR3_SMP1_0 (0x1UL << ADC_SMPR3_SMP1_Pos) /*!< 0x00000008 */ 1036 #define ADC_SMPR3_SMP1_1 (0x2UL << ADC_SMPR3_SMP1_Pos) /*!< 0x00000010 */ 1037 #define ADC_SMPR3_SMP1_2 (0x4UL << ADC_SMPR3_SMP1_Pos) /*!< 0x00000020 */ 1038 1039 #define ADC_SMPR3_SMP2_Pos (6U) 1040 #define ADC_SMPR3_SMP2_Msk (0x7UL << ADC_SMPR3_SMP2_Pos) /*!< 0x000001C0 */ 1041 #define ADC_SMPR3_SMP2 ADC_SMPR3_SMP2_Msk /*!< ADC channel 2 sampling time selection */ 1042 #define ADC_SMPR3_SMP2_0 (0x1UL << ADC_SMPR3_SMP2_Pos) /*!< 0x00000040 */ 1043 #define ADC_SMPR3_SMP2_1 (0x2UL << ADC_SMPR3_SMP2_Pos) /*!< 0x00000080 */ 1044 #define ADC_SMPR3_SMP2_2 (0x4UL << ADC_SMPR3_SMP2_Pos) /*!< 0x00000100 */ 1045 1046 #define ADC_SMPR3_SMP3_Pos (9U) 1047 #define ADC_SMPR3_SMP3_Msk (0x7UL << ADC_SMPR3_SMP3_Pos) /*!< 0x00000E00 */ 1048 #define ADC_SMPR3_SMP3 ADC_SMPR3_SMP3_Msk /*!< ADC channel 3 sampling time selection */ 1049 #define ADC_SMPR3_SMP3_0 (0x1UL << ADC_SMPR3_SMP3_Pos) /*!< 0x00000200 */ 1050 #define ADC_SMPR3_SMP3_1 (0x2UL << ADC_SMPR3_SMP3_Pos) /*!< 0x00000400 */ 1051 #define ADC_SMPR3_SMP3_2 (0x4UL << ADC_SMPR3_SMP3_Pos) /*!< 0x00000800 */ 1052 1053 #define ADC_SMPR3_SMP4_Pos (12U) 1054 #define ADC_SMPR3_SMP4_Msk (0x7UL << ADC_SMPR3_SMP4_Pos) /*!< 0x00007000 */ 1055 #define ADC_SMPR3_SMP4 ADC_SMPR3_SMP4_Msk /*!< ADC channel 4 sampling time selection */ 1056 #define ADC_SMPR3_SMP4_0 (0x1UL << ADC_SMPR3_SMP4_Pos) /*!< 0x00001000 */ 1057 #define ADC_SMPR3_SMP4_1 (0x2UL << ADC_SMPR3_SMP4_Pos) /*!< 0x00002000 */ 1058 #define ADC_SMPR3_SMP4_2 (0x4UL << ADC_SMPR3_SMP4_Pos) /*!< 0x00004000 */ 1059 1060 #define ADC_SMPR3_SMP5_Pos (15U) 1061 #define ADC_SMPR3_SMP5_Msk (0x7UL << ADC_SMPR3_SMP5_Pos) /*!< 0x00038000 */ 1062 #define ADC_SMPR3_SMP5 ADC_SMPR3_SMP5_Msk /*!< ADC channel 5 sampling time selection */ 1063 #define ADC_SMPR3_SMP5_0 (0x1UL << ADC_SMPR3_SMP5_Pos) /*!< 0x00008000 */ 1064 #define ADC_SMPR3_SMP5_1 (0x2UL << ADC_SMPR3_SMP5_Pos) /*!< 0x00010000 */ 1065 #define ADC_SMPR3_SMP5_2 (0x4UL << ADC_SMPR3_SMP5_Pos) /*!< 0x00020000 */ 1066 1067 #define ADC_SMPR3_SMP6_Pos (18U) 1068 #define ADC_SMPR3_SMP6_Msk (0x7UL << ADC_SMPR3_SMP6_Pos) /*!< 0x001C0000 */ 1069 #define ADC_SMPR3_SMP6 ADC_SMPR3_SMP6_Msk /*!< ADC channel 6 sampling time selection */ 1070 #define ADC_SMPR3_SMP6_0 (0x1UL << ADC_SMPR3_SMP6_Pos) /*!< 0x00040000 */ 1071 #define ADC_SMPR3_SMP6_1 (0x2UL << ADC_SMPR3_SMP6_Pos) /*!< 0x00080000 */ 1072 #define ADC_SMPR3_SMP6_2 (0x4UL << ADC_SMPR3_SMP6_Pos) /*!< 0x00100000 */ 1073 1074 #define ADC_SMPR3_SMP7_Pos (21U) 1075 #define ADC_SMPR3_SMP7_Msk (0x7UL << ADC_SMPR3_SMP7_Pos) /*!< 0x00E00000 */ 1076 #define ADC_SMPR3_SMP7 ADC_SMPR3_SMP7_Msk /*!< ADC channel 7 sampling time selection */ 1077 #define ADC_SMPR3_SMP7_0 (0x1UL << ADC_SMPR3_SMP7_Pos) /*!< 0x00200000 */ 1078 #define ADC_SMPR3_SMP7_1 (0x2UL << ADC_SMPR3_SMP7_Pos) /*!< 0x00400000 */ 1079 #define ADC_SMPR3_SMP7_2 (0x4UL << ADC_SMPR3_SMP7_Pos) /*!< 0x00800000 */ 1080 1081 #define ADC_SMPR3_SMP8_Pos (24U) 1082 #define ADC_SMPR3_SMP8_Msk (0x7UL << ADC_SMPR3_SMP8_Pos) /*!< 0x07000000 */ 1083 #define ADC_SMPR3_SMP8 ADC_SMPR3_SMP8_Msk /*!< ADC channel 8 sampling time selection */ 1084 #define ADC_SMPR3_SMP8_0 (0x1UL << ADC_SMPR3_SMP8_Pos) /*!< 0x01000000 */ 1085 #define ADC_SMPR3_SMP8_1 (0x2UL << ADC_SMPR3_SMP8_Pos) /*!< 0x02000000 */ 1086 #define ADC_SMPR3_SMP8_2 (0x4UL << ADC_SMPR3_SMP8_Pos) /*!< 0x04000000 */ 1087 1088 #define ADC_SMPR3_SMP9_Pos (27U) 1089 #define ADC_SMPR3_SMP9_Msk (0x7UL << ADC_SMPR3_SMP9_Pos) /*!< 0x38000000 */ 1090 #define ADC_SMPR3_SMP9 ADC_SMPR3_SMP9_Msk /*!< ADC channel 9 sampling time selection */ 1091 #define ADC_SMPR3_SMP9_0 (0x1UL << ADC_SMPR3_SMP9_Pos) /*!< 0x08000000 */ 1092 #define ADC_SMPR3_SMP9_1 (0x2UL << ADC_SMPR3_SMP9_Pos) /*!< 0x10000000 */ 1093 #define ADC_SMPR3_SMP9_2 (0x4UL << ADC_SMPR3_SMP9_Pos) /*!< 0x20000000 */ 1094 1095 /****************** Bit definition for ADC_JOFR1 register *******************/ 1096 #define ADC_JOFR1_JOFFSET1_Pos (0U) 1097 #define ADC_JOFR1_JOFFSET1_Msk (0xFFFUL << ADC_JOFR1_JOFFSET1_Pos) /*!< 0x00000FFF */ 1098 #define ADC_JOFR1_JOFFSET1 ADC_JOFR1_JOFFSET1_Msk /*!< ADC group injected sequencer rank 1 offset value */ 1099 1100 /****************** Bit definition for ADC_JOFR2 register *******************/ 1101 #define ADC_JOFR2_JOFFSET2_Pos (0U) 1102 #define ADC_JOFR2_JOFFSET2_Msk (0xFFFUL << ADC_JOFR2_JOFFSET2_Pos) /*!< 0x00000FFF */ 1103 #define ADC_JOFR2_JOFFSET2 ADC_JOFR2_JOFFSET2_Msk /*!< ADC group injected sequencer rank 2 offset value */ 1104 1105 /****************** Bit definition for ADC_JOFR3 register *******************/ 1106 #define ADC_JOFR3_JOFFSET3_Pos (0U) 1107 #define ADC_JOFR3_JOFFSET3_Msk (0xFFFUL << ADC_JOFR3_JOFFSET3_Pos) /*!< 0x00000FFF */ 1108 #define ADC_JOFR3_JOFFSET3 ADC_JOFR3_JOFFSET3_Msk /*!< ADC group injected sequencer rank 3 offset value */ 1109 1110 /****************** Bit definition for ADC_JOFR4 register *******************/ 1111 #define ADC_JOFR4_JOFFSET4_Pos (0U) 1112 #define ADC_JOFR4_JOFFSET4_Msk (0xFFFUL << ADC_JOFR4_JOFFSET4_Pos) /*!< 0x00000FFF */ 1113 #define ADC_JOFR4_JOFFSET4 ADC_JOFR4_JOFFSET4_Msk /*!< ADC group injected sequencer rank 4 offset value */ 1114 1115 /******************* Bit definition for ADC_HTR register ********************/ 1116 #define ADC_HTR_HT_Pos (0U) 1117 #define ADC_HTR_HT_Msk (0xFFFUL << ADC_HTR_HT_Pos) /*!< 0x00000FFF */ 1118 #define ADC_HTR_HT ADC_HTR_HT_Msk /*!< ADC analog watchdog 1 threshold high */ 1119 1120 /******************* Bit definition for ADC_LTR register ********************/ 1121 #define ADC_LTR_LT_Pos (0U) 1122 #define ADC_LTR_LT_Msk (0xFFFUL << ADC_LTR_LT_Pos) /*!< 0x00000FFF */ 1123 #define ADC_LTR_LT ADC_LTR_LT_Msk /*!< ADC analog watchdog 1 threshold low */ 1124 1125 /******************* Bit definition for ADC_SQR1 register *******************/ 1126 #define ADC_SQR1_L_Pos (20U) 1127 #define ADC_SQR1_L_Msk (0x1FUL << ADC_SQR1_L_Pos) /*!< 0x01F00000 */ 1128 #define ADC_SQR1_L ADC_SQR1_L_Msk /*!< ADC group regular sequencer scan length */ 1129 #define ADC_SQR1_L_0 (0x01UL << ADC_SQR1_L_Pos) /*!< 0x00100000 */ 1130 #define ADC_SQR1_L_1 (0x02UL << ADC_SQR1_L_Pos) /*!< 0x00200000 */ 1131 #define ADC_SQR1_L_2 (0x04UL << ADC_SQR1_L_Pos) /*!< 0x00400000 */ 1132 #define ADC_SQR1_L_3 (0x08UL << ADC_SQR1_L_Pos) /*!< 0x00800000 */ 1133 #define ADC_SQR1_L_4 (0x10UL << ADC_SQR1_L_Pos) /*!< 0x01000000 */ 1134 1135 #define ADC_SQR1_SQ27_Pos (10U) 1136 #define ADC_SQR1_SQ27_Msk (0x1FUL << ADC_SQR1_SQ27_Pos) /*!< 0x00007C00 */ 1137 #define ADC_SQR1_SQ27 ADC_SQR1_SQ27_Msk /*!< ADC group regular sequencer rank 27 */ 1138 #define ADC_SQR1_SQ27_0 (0x01UL << ADC_SQR1_SQ27_Pos) /*!< 0x00000400 */ 1139 #define ADC_SQR1_SQ27_1 (0x02UL << ADC_SQR1_SQ27_Pos) /*!< 0x00000800 */ 1140 #define ADC_SQR1_SQ27_2 (0x04UL << ADC_SQR1_SQ27_Pos) /*!< 0x00001000 */ 1141 #define ADC_SQR1_SQ27_3 (0x08UL << ADC_SQR1_SQ27_Pos) /*!< 0x00002000 */ 1142 #define ADC_SQR1_SQ27_4 (0x10UL << ADC_SQR1_SQ27_Pos) /*!< 0x00004000 */ 1143 1144 #define ADC_SQR1_SQ26_Pos (5U) 1145 #define ADC_SQR1_SQ26_Msk (0x1FUL << ADC_SQR1_SQ26_Pos) /*!< 0x000003E0 */ 1146 #define ADC_SQR1_SQ26 ADC_SQR1_SQ26_Msk /*!< ADC group regular sequencer rank 26 */ 1147 #define ADC_SQR1_SQ26_0 (0x01UL << ADC_SQR1_SQ26_Pos) /*!< 0x00000020 */ 1148 #define ADC_SQR1_SQ26_1 (0x02UL << ADC_SQR1_SQ26_Pos) /*!< 0x00000040 */ 1149 #define ADC_SQR1_SQ26_2 (0x04UL << ADC_SQR1_SQ26_Pos) /*!< 0x00000080 */ 1150 #define ADC_SQR1_SQ26_3 (0x08UL << ADC_SQR1_SQ26_Pos) /*!< 0x00000100 */ 1151 #define ADC_SQR1_SQ26_4 (0x10UL << ADC_SQR1_SQ26_Pos) /*!< 0x00000200 */ 1152 1153 #define ADC_SQR1_SQ25_Pos (0U) 1154 #define ADC_SQR1_SQ25_Msk (0x1FUL << ADC_SQR1_SQ25_Pos) /*!< 0x0000001F */ 1155 #define ADC_SQR1_SQ25 ADC_SQR1_SQ25_Msk /*!< ADC group regular sequencer rank 25 */ 1156 #define ADC_SQR1_SQ25_0 (0x01UL << ADC_SQR1_SQ25_Pos) /*!< 0x00000001 */ 1157 #define ADC_SQR1_SQ25_1 (0x02UL << ADC_SQR1_SQ25_Pos) /*!< 0x00000002 */ 1158 #define ADC_SQR1_SQ25_2 (0x04UL << ADC_SQR1_SQ25_Pos) /*!< 0x00000004 */ 1159 #define ADC_SQR1_SQ25_3 (0x08UL << ADC_SQR1_SQ25_Pos) /*!< 0x00000008 */ 1160 #define ADC_SQR1_SQ25_4 (0x10UL << ADC_SQR1_SQ25_Pos) /*!< 0x00000010 */ 1161 1162 /******************* Bit definition for ADC_SQR2 register *******************/ 1163 #define ADC_SQR2_SQ19_Pos (0U) 1164 #define ADC_SQR2_SQ19_Msk (0x1FUL << ADC_SQR2_SQ19_Pos) /*!< 0x0000001F */ 1165 #define ADC_SQR2_SQ19 ADC_SQR2_SQ19_Msk /*!< ADC group regular sequencer rank 19 */ 1166 #define ADC_SQR2_SQ19_0 (0x01UL << ADC_SQR2_SQ19_Pos) /*!< 0x00000001 */ 1167 #define ADC_SQR2_SQ19_1 (0x02UL << ADC_SQR2_SQ19_Pos) /*!< 0x00000002 */ 1168 #define ADC_SQR2_SQ19_2 (0x04UL << ADC_SQR2_SQ19_Pos) /*!< 0x00000004 */ 1169 #define ADC_SQR2_SQ19_3 (0x08UL << ADC_SQR2_SQ19_Pos) /*!< 0x00000008 */ 1170 #define ADC_SQR2_SQ19_4 (0x10UL << ADC_SQR2_SQ19_Pos) /*!< 0x00000010 */ 1171 1172 #define ADC_SQR2_SQ20_Pos (5U) 1173 #define ADC_SQR2_SQ20_Msk (0x1FUL << ADC_SQR2_SQ20_Pos) /*!< 0x000003E0 */ 1174 #define ADC_SQR2_SQ20 ADC_SQR2_SQ20_Msk /*!< ADC group regular sequencer rank 20 */ 1175 #define ADC_SQR2_SQ20_0 (0x01UL << ADC_SQR2_SQ20_Pos) /*!< 0x00000020 */ 1176 #define ADC_SQR2_SQ20_1 (0x02UL << ADC_SQR2_SQ20_Pos) /*!< 0x00000040 */ 1177 #define ADC_SQR2_SQ20_2 (0x04UL << ADC_SQR2_SQ20_Pos) /*!< 0x00000080 */ 1178 #define ADC_SQR2_SQ20_3 (0x08UL << ADC_SQR2_SQ20_Pos) /*!< 0x00000100 */ 1179 #define ADC_SQR2_SQ20_4 (0x10UL << ADC_SQR2_SQ20_Pos) /*!< 0x00000200 */ 1180 1181 #define ADC_SQR2_SQ21_Pos (10U) 1182 #define ADC_SQR2_SQ21_Msk (0x1FUL << ADC_SQR2_SQ21_Pos) /*!< 0x00007C00 */ 1183 #define ADC_SQR2_SQ21 ADC_SQR2_SQ21_Msk /*!< ADC group regular sequencer rank 21 */ 1184 #define ADC_SQR2_SQ21_0 (0x01UL << ADC_SQR2_SQ21_Pos) /*!< 0x00000400 */ 1185 #define ADC_SQR2_SQ21_1 (0x02UL << ADC_SQR2_SQ21_Pos) /*!< 0x00000800 */ 1186 #define ADC_SQR2_SQ21_2 (0x04UL << ADC_SQR2_SQ21_Pos) /*!< 0x00001000 */ 1187 #define ADC_SQR2_SQ21_3 (0x08UL << ADC_SQR2_SQ21_Pos) /*!< 0x00002000 */ 1188 #define ADC_SQR2_SQ21_4 (0x10UL << ADC_SQR2_SQ21_Pos) /*!< 0x00004000 */ 1189 1190 #define ADC_SQR2_SQ22_Pos (15U) 1191 #define ADC_SQR2_SQ22_Msk (0x1FUL << ADC_SQR2_SQ22_Pos) /*!< 0x000F8000 */ 1192 #define ADC_SQR2_SQ22 ADC_SQR2_SQ22_Msk /*!< ADC group regular sequencer rank 22 */ 1193 #define ADC_SQR2_SQ22_0 (0x01UL << ADC_SQR2_SQ22_Pos) /*!< 0x00008000 */ 1194 #define ADC_SQR2_SQ22_1 (0x02UL << ADC_SQR2_SQ22_Pos) /*!< 0x00010000 */ 1195 #define ADC_SQR2_SQ22_2 (0x04UL << ADC_SQR2_SQ22_Pos) /*!< 0x00020000 */ 1196 #define ADC_SQR2_SQ22_3 (0x08UL << ADC_SQR2_SQ22_Pos) /*!< 0x00040000 */ 1197 #define ADC_SQR2_SQ22_4 (0x10UL << ADC_SQR2_SQ22_Pos) /*!< 0x00080000 */ 1198 1199 #define ADC_SQR2_SQ23_Pos (20U) 1200 #define ADC_SQR2_SQ23_Msk (0x1FUL << ADC_SQR2_SQ23_Pos) /*!< 0x01F00000 */ 1201 #define ADC_SQR2_SQ23 ADC_SQR2_SQ23_Msk /*!< ADC group regular sequencer rank 23 */ 1202 #define ADC_SQR2_SQ23_0 (0x01UL << ADC_SQR2_SQ23_Pos) /*!< 0x00100000 */ 1203 #define ADC_SQR2_SQ23_1 (0x02UL << ADC_SQR2_SQ23_Pos) /*!< 0x00200000 */ 1204 #define ADC_SQR2_SQ23_2 (0x04UL << ADC_SQR2_SQ23_Pos) /*!< 0x00400000 */ 1205 #define ADC_SQR2_SQ23_3 (0x08UL << ADC_SQR2_SQ23_Pos) /*!< 0x00800000 */ 1206 #define ADC_SQR2_SQ23_4 (0x10UL << ADC_SQR2_SQ23_Pos) /*!< 0x01000000 */ 1207 1208 #define ADC_SQR2_SQ24_Pos (25U) 1209 #define ADC_SQR2_SQ24_Msk (0x1FUL << ADC_SQR2_SQ24_Pos) /*!< 0x3E000000 */ 1210 #define ADC_SQR2_SQ24 ADC_SQR2_SQ24_Msk /*!< ADC group regular sequencer rank 24 */ 1211 #define ADC_SQR2_SQ24_0 (0x01UL << ADC_SQR2_SQ24_Pos) /*!< 0x02000000 */ 1212 #define ADC_SQR2_SQ24_1 (0x02UL << ADC_SQR2_SQ24_Pos) /*!< 0x04000000 */ 1213 #define ADC_SQR2_SQ24_2 (0x04UL << ADC_SQR2_SQ24_Pos) /*!< 0x08000000 */ 1214 #define ADC_SQR2_SQ24_3 (0x08UL << ADC_SQR2_SQ24_Pos) /*!< 0x10000000 */ 1215 #define ADC_SQR2_SQ24_4 (0x10UL << ADC_SQR2_SQ24_Pos) /*!< 0x20000000 */ 1216 1217 /******************* Bit definition for ADC_SQR3 register *******************/ 1218 #define ADC_SQR3_SQ13_Pos (0U) 1219 #define ADC_SQR3_SQ13_Msk (0x1FUL << ADC_SQR3_SQ13_Pos) /*!< 0x0000001F */ 1220 #define ADC_SQR3_SQ13 ADC_SQR3_SQ13_Msk /*!< ADC group regular sequencer rank 13 */ 1221 #define ADC_SQR3_SQ13_0 (0x01UL << ADC_SQR3_SQ13_Pos) /*!< 0x00000001 */ 1222 #define ADC_SQR3_SQ13_1 (0x02UL << ADC_SQR3_SQ13_Pos) /*!< 0x00000002 */ 1223 #define ADC_SQR3_SQ13_2 (0x04UL << ADC_SQR3_SQ13_Pos) /*!< 0x00000004 */ 1224 #define ADC_SQR3_SQ13_3 (0x08UL << ADC_SQR3_SQ13_Pos) /*!< 0x00000008 */ 1225 #define ADC_SQR3_SQ13_4 (0x10UL << ADC_SQR3_SQ13_Pos) /*!< 0x00000010 */ 1226 1227 #define ADC_SQR3_SQ14_Pos (5U) 1228 #define ADC_SQR3_SQ14_Msk (0x1FUL << ADC_SQR3_SQ14_Pos) /*!< 0x000003E0 */ 1229 #define ADC_SQR3_SQ14 ADC_SQR3_SQ14_Msk /*!< ADC group regular sequencer rank 14 */ 1230 #define ADC_SQR3_SQ14_0 (0x01UL << ADC_SQR3_SQ14_Pos) /*!< 0x00000020 */ 1231 #define ADC_SQR3_SQ14_1 (0x02UL << ADC_SQR3_SQ14_Pos) /*!< 0x00000040 */ 1232 #define ADC_SQR3_SQ14_2 (0x04UL << ADC_SQR3_SQ14_Pos) /*!< 0x00000080 */ 1233 #define ADC_SQR3_SQ14_3 (0x08UL << ADC_SQR3_SQ14_Pos) /*!< 0x00000100 */ 1234 #define ADC_SQR3_SQ14_4 (0x10UL << ADC_SQR3_SQ14_Pos) /*!< 0x00000200 */ 1235 1236 #define ADC_SQR3_SQ15_Pos (10U) 1237 #define ADC_SQR3_SQ15_Msk (0x1FUL << ADC_SQR3_SQ15_Pos) /*!< 0x00007C00 */ 1238 #define ADC_SQR3_SQ15 ADC_SQR3_SQ15_Msk /*!< ADC group regular sequencer rank 15 */ 1239 #define ADC_SQR3_SQ15_0 (0x01UL << ADC_SQR3_SQ15_Pos) /*!< 0x00000400 */ 1240 #define ADC_SQR3_SQ15_1 (0x02UL << ADC_SQR3_SQ15_Pos) /*!< 0x00000800 */ 1241 #define ADC_SQR3_SQ15_2 (0x04UL << ADC_SQR3_SQ15_Pos) /*!< 0x00001000 */ 1242 #define ADC_SQR3_SQ15_3 (0x08UL << ADC_SQR3_SQ15_Pos) /*!< 0x00002000 */ 1243 #define ADC_SQR3_SQ15_4 (0x10UL << ADC_SQR3_SQ15_Pos) /*!< 0x00004000 */ 1244 1245 #define ADC_SQR3_SQ16_Pos (15U) 1246 #define ADC_SQR3_SQ16_Msk (0x1FUL << ADC_SQR3_SQ16_Pos) /*!< 0x000F8000 */ 1247 #define ADC_SQR3_SQ16 ADC_SQR3_SQ16_Msk /*!< ADC group regular sequencer rank 16 */ 1248 #define ADC_SQR3_SQ16_0 (0x01UL << ADC_SQR3_SQ16_Pos) /*!< 0x00008000 */ 1249 #define ADC_SQR3_SQ16_1 (0x02UL << ADC_SQR3_SQ16_Pos) /*!< 0x00010000 */ 1250 #define ADC_SQR3_SQ16_2 (0x04UL << ADC_SQR3_SQ16_Pos) /*!< 0x00020000 */ 1251 #define ADC_SQR3_SQ16_3 (0x08UL << ADC_SQR3_SQ16_Pos) /*!< 0x00040000 */ 1252 #define ADC_SQR3_SQ16_4 (0x10UL << ADC_SQR3_SQ16_Pos) /*!< 0x00080000 */ 1253 1254 #define ADC_SQR3_SQ17_Pos (20U) 1255 #define ADC_SQR3_SQ17_Msk (0x1FUL << ADC_SQR3_SQ17_Pos) /*!< 0x01F00000 */ 1256 #define ADC_SQR3_SQ17 ADC_SQR3_SQ17_Msk /*!< ADC group regular sequencer rank 17 */ 1257 #define ADC_SQR3_SQ17_0 (0x01UL << ADC_SQR3_SQ17_Pos) /*!< 0x00100000 */ 1258 #define ADC_SQR3_SQ17_1 (0x02UL << ADC_SQR3_SQ17_Pos) /*!< 0x00200000 */ 1259 #define ADC_SQR3_SQ17_2 (0x04UL << ADC_SQR3_SQ17_Pos) /*!< 0x00400000 */ 1260 #define ADC_SQR3_SQ17_3 (0x08UL << ADC_SQR3_SQ17_Pos) /*!< 0x00800000 */ 1261 #define ADC_SQR3_SQ17_4 (0x10UL << ADC_SQR3_SQ17_Pos) /*!< 0x01000000 */ 1262 1263 #define ADC_SQR3_SQ18_Pos (25U) 1264 #define ADC_SQR3_SQ18_Msk (0x1FUL << ADC_SQR3_SQ18_Pos) /*!< 0x3E000000 */ 1265 #define ADC_SQR3_SQ18 ADC_SQR3_SQ18_Msk /*!< ADC group regular sequencer rank 18 */ 1266 #define ADC_SQR3_SQ18_0 (0x01UL << ADC_SQR3_SQ18_Pos) /*!< 0x02000000 */ 1267 #define ADC_SQR3_SQ18_1 (0x02UL << ADC_SQR3_SQ18_Pos) /*!< 0x04000000 */ 1268 #define ADC_SQR3_SQ18_2 (0x04UL << ADC_SQR3_SQ18_Pos) /*!< 0x08000000 */ 1269 #define ADC_SQR3_SQ18_3 (0x08UL << ADC_SQR3_SQ18_Pos) /*!< 0x10000000 */ 1270 #define ADC_SQR3_SQ18_4 (0x10UL << ADC_SQR3_SQ18_Pos) /*!< 0x20000000 */ 1271 1272 /******************* Bit definition for ADC_SQR4 register *******************/ 1273 #define ADC_SQR4_SQ7_Pos (0U) 1274 #define ADC_SQR4_SQ7_Msk (0x1FUL << ADC_SQR4_SQ7_Pos) /*!< 0x0000001F */ 1275 #define ADC_SQR4_SQ7 ADC_SQR4_SQ7_Msk /*!< ADC group regular sequencer rank 7 */ 1276 #define ADC_SQR4_SQ7_0 (0x01UL << ADC_SQR4_SQ7_Pos) /*!< 0x00000001 */ 1277 #define ADC_SQR4_SQ7_1 (0x02UL << ADC_SQR4_SQ7_Pos) /*!< 0x00000002 */ 1278 #define ADC_SQR4_SQ7_2 (0x04UL << ADC_SQR4_SQ7_Pos) /*!< 0x00000004 */ 1279 #define ADC_SQR4_SQ7_3 (0x08UL << ADC_SQR4_SQ7_Pos) /*!< 0x00000008 */ 1280 #define ADC_SQR4_SQ7_4 (0x10UL << ADC_SQR4_SQ7_Pos) /*!< 0x00000010 */ 1281 1282 #define ADC_SQR4_SQ8_Pos (5U) 1283 #define ADC_SQR4_SQ8_Msk (0x1FUL << ADC_SQR4_SQ8_Pos) /*!< 0x000003E0 */ 1284 #define ADC_SQR4_SQ8 ADC_SQR4_SQ8_Msk /*!< ADC group regular sequencer rank 8 */ 1285 #define ADC_SQR4_SQ8_0 (0x01UL << ADC_SQR4_SQ8_Pos) /*!< 0x00000020 */ 1286 #define ADC_SQR4_SQ8_1 (0x02UL << ADC_SQR4_SQ8_Pos) /*!< 0x00000040 */ 1287 #define ADC_SQR4_SQ8_2 (0x04UL << ADC_SQR4_SQ8_Pos) /*!< 0x00000080 */ 1288 #define ADC_SQR4_SQ8_3 (0x08UL << ADC_SQR4_SQ8_Pos) /*!< 0x00000100 */ 1289 #define ADC_SQR4_SQ8_4 (0x10UL << ADC_SQR4_SQ8_Pos) /*!< 0x00000200 */ 1290 1291 #define ADC_SQR4_SQ9_Pos (10U) 1292 #define ADC_SQR4_SQ9_Msk (0x1FUL << ADC_SQR4_SQ9_Pos) /*!< 0x00007C00 */ 1293 #define ADC_SQR4_SQ9 ADC_SQR4_SQ9_Msk /*!< ADC group regular sequencer rank 9 */ 1294 #define ADC_SQR4_SQ9_0 (0x01UL << ADC_SQR4_SQ9_Pos) /*!< 0x00000400 */ 1295 #define ADC_SQR4_SQ9_1 (0x02UL << ADC_SQR4_SQ9_Pos) /*!< 0x00000800 */ 1296 #define ADC_SQR4_SQ9_2 (0x04UL << ADC_SQR4_SQ9_Pos) /*!< 0x00001000 */ 1297 #define ADC_SQR4_SQ9_3 (0x08UL << ADC_SQR4_SQ9_Pos) /*!< 0x00002000 */ 1298 #define ADC_SQR4_SQ9_4 (0x10UL << ADC_SQR4_SQ9_Pos) /*!< 0x00004000 */ 1299 1300 #define ADC_SQR4_SQ10_Pos (15U) 1301 #define ADC_SQR4_SQ10_Msk (0x1FUL << ADC_SQR4_SQ10_Pos) /*!< 0x000F8000 */ 1302 #define ADC_SQR4_SQ10 ADC_SQR4_SQ10_Msk /*!< ADC group regular sequencer rank 10 */ 1303 #define ADC_SQR4_SQ10_0 (0x01UL << ADC_SQR4_SQ10_Pos) /*!< 0x00008000 */ 1304 #define ADC_SQR4_SQ10_1 (0x02UL << ADC_SQR4_SQ10_Pos) /*!< 0x00010000 */ 1305 #define ADC_SQR4_SQ10_2 (0x04UL << ADC_SQR4_SQ10_Pos) /*!< 0x00020000 */ 1306 #define ADC_SQR4_SQ10_3 (0x08UL << ADC_SQR4_SQ10_Pos) /*!< 0x00040000 */ 1307 #define ADC_SQR4_SQ10_4 (0x10UL << ADC_SQR4_SQ10_Pos) /*!< 0x00080000 */ 1308 1309 #define ADC_SQR4_SQ11_Pos (20U) 1310 #define ADC_SQR4_SQ11_Msk (0x1FUL << ADC_SQR4_SQ11_Pos) /*!< 0x01F00000 */ 1311 #define ADC_SQR4_SQ11 ADC_SQR4_SQ11_Msk /*!< ADC group regular sequencer rank 11 */ 1312 #define ADC_SQR4_SQ11_0 (0x01UL << ADC_SQR4_SQ11_Pos) /*!< 0x00100000 */ 1313 #define ADC_SQR4_SQ11_1 (0x02UL << ADC_SQR4_SQ11_Pos) /*!< 0x00200000 */ 1314 #define ADC_SQR4_SQ11_2 (0x04UL << ADC_SQR4_SQ11_Pos) /*!< 0x00400000 */ 1315 #define ADC_SQR4_SQ11_3 (0x08UL << ADC_SQR4_SQ11_Pos) /*!< 0x00800000 */ 1316 #define ADC_SQR4_SQ11_4 (0x10UL << ADC_SQR4_SQ11_Pos) /*!< 0x01000000 */ 1317 1318 #define ADC_SQR4_SQ12_Pos (25U) 1319 #define ADC_SQR4_SQ12_Msk (0x1FUL << ADC_SQR4_SQ12_Pos) /*!< 0x3E000000 */ 1320 #define ADC_SQR4_SQ12 ADC_SQR4_SQ12_Msk /*!< ADC group regular sequencer rank 12 */ 1321 #define ADC_SQR4_SQ12_0 (0x01UL << ADC_SQR4_SQ12_Pos) /*!< 0x02000000 */ 1322 #define ADC_SQR4_SQ12_1 (0x02UL << ADC_SQR4_SQ12_Pos) /*!< 0x04000000 */ 1323 #define ADC_SQR4_SQ12_2 (0x04UL << ADC_SQR4_SQ12_Pos) /*!< 0x08000000 */ 1324 #define ADC_SQR4_SQ12_3 (0x08UL << ADC_SQR4_SQ12_Pos) /*!< 0x10000000 */ 1325 #define ADC_SQR4_SQ12_4 (0x10UL << ADC_SQR4_SQ12_Pos) /*!< 0x20000000 */ 1326 1327 /******************* Bit definition for ADC_SQR5 register *******************/ 1328 #define ADC_SQR5_SQ1_Pos (0U) 1329 #define ADC_SQR5_SQ1_Msk (0x1FUL << ADC_SQR5_SQ1_Pos) /*!< 0x0000001F */ 1330 #define ADC_SQR5_SQ1 ADC_SQR5_SQ1_Msk /*!< ADC group regular sequencer rank 1 */ 1331 #define ADC_SQR5_SQ1_0 (0x01UL << ADC_SQR5_SQ1_Pos) /*!< 0x00000001 */ 1332 #define ADC_SQR5_SQ1_1 (0x02UL << ADC_SQR5_SQ1_Pos) /*!< 0x00000002 */ 1333 #define ADC_SQR5_SQ1_2 (0x04UL << ADC_SQR5_SQ1_Pos) /*!< 0x00000004 */ 1334 #define ADC_SQR5_SQ1_3 (0x08UL << ADC_SQR5_SQ1_Pos) /*!< 0x00000008 */ 1335 #define ADC_SQR5_SQ1_4 (0x10UL << ADC_SQR5_SQ1_Pos) /*!< 0x00000010 */ 1336 1337 #define ADC_SQR5_SQ2_Pos (5U) 1338 #define ADC_SQR5_SQ2_Msk (0x1FUL << ADC_SQR5_SQ2_Pos) /*!< 0x000003E0 */ 1339 #define ADC_SQR5_SQ2 ADC_SQR5_SQ2_Msk /*!< ADC group regular sequencer rank 2 */ 1340 #define ADC_SQR5_SQ2_0 (0x01UL << ADC_SQR5_SQ2_Pos) /*!< 0x00000020 */ 1341 #define ADC_SQR5_SQ2_1 (0x02UL << ADC_SQR5_SQ2_Pos) /*!< 0x00000040 */ 1342 #define ADC_SQR5_SQ2_2 (0x04UL << ADC_SQR5_SQ2_Pos) /*!< 0x00000080 */ 1343 #define ADC_SQR5_SQ2_3 (0x08UL << ADC_SQR5_SQ2_Pos) /*!< 0x00000100 */ 1344 #define ADC_SQR5_SQ2_4 (0x10UL << ADC_SQR5_SQ2_Pos) /*!< 0x00000200 */ 1345 1346 #define ADC_SQR5_SQ3_Pos (10U) 1347 #define ADC_SQR5_SQ3_Msk (0x1FUL << ADC_SQR5_SQ3_Pos) /*!< 0x00007C00 */ 1348 #define ADC_SQR5_SQ3 ADC_SQR5_SQ3_Msk /*!< ADC group regular sequencer rank 3 */ 1349 #define ADC_SQR5_SQ3_0 (0x01UL << ADC_SQR5_SQ3_Pos) /*!< 0x00000400 */ 1350 #define ADC_SQR5_SQ3_1 (0x02UL << ADC_SQR5_SQ3_Pos) /*!< 0x00000800 */ 1351 #define ADC_SQR5_SQ3_2 (0x04UL << ADC_SQR5_SQ3_Pos) /*!< 0x00001000 */ 1352 #define ADC_SQR5_SQ3_3 (0x08UL << ADC_SQR5_SQ3_Pos) /*!< 0x00002000 */ 1353 #define ADC_SQR5_SQ3_4 (0x10UL << ADC_SQR5_SQ3_Pos) /*!< 0x00004000 */ 1354 1355 #define ADC_SQR5_SQ4_Pos (15U) 1356 #define ADC_SQR5_SQ4_Msk (0x1FUL << ADC_SQR5_SQ4_Pos) /*!< 0x000F8000 */ 1357 #define ADC_SQR5_SQ4 ADC_SQR5_SQ4_Msk /*!< ADC group regular sequencer rank 4 */ 1358 #define ADC_SQR5_SQ4_0 (0x01UL << ADC_SQR5_SQ4_Pos) /*!< 0x00008000 */ 1359 #define ADC_SQR5_SQ4_1 (0x02UL << ADC_SQR5_SQ4_Pos) /*!< 0x00010000 */ 1360 #define ADC_SQR5_SQ4_2 (0x04UL << ADC_SQR5_SQ4_Pos) /*!< 0x00020000 */ 1361 #define ADC_SQR5_SQ4_3 (0x08UL << ADC_SQR5_SQ4_Pos) /*!< 0x00040000 */ 1362 #define ADC_SQR5_SQ4_4 (0x10UL << ADC_SQR5_SQ4_Pos) /*!< 0x00080000 */ 1363 1364 #define ADC_SQR5_SQ5_Pos (20U) 1365 #define ADC_SQR5_SQ5_Msk (0x1FUL << ADC_SQR5_SQ5_Pos) /*!< 0x01F00000 */ 1366 #define ADC_SQR5_SQ5 ADC_SQR5_SQ5_Msk /*!< ADC group regular sequencer rank 5 */ 1367 #define ADC_SQR5_SQ5_0 (0x01UL << ADC_SQR5_SQ5_Pos) /*!< 0x00100000 */ 1368 #define ADC_SQR5_SQ5_1 (0x02UL << ADC_SQR5_SQ5_Pos) /*!< 0x00200000 */ 1369 #define ADC_SQR5_SQ5_2 (0x04UL << ADC_SQR5_SQ5_Pos) /*!< 0x00400000 */ 1370 #define ADC_SQR5_SQ5_3 (0x08UL << ADC_SQR5_SQ5_Pos) /*!< 0x00800000 */ 1371 #define ADC_SQR5_SQ5_4 (0x10UL << ADC_SQR5_SQ5_Pos) /*!< 0x01000000 */ 1372 1373 #define ADC_SQR5_SQ6_Pos (25U) 1374 #define ADC_SQR5_SQ6_Msk (0x1FUL << ADC_SQR5_SQ6_Pos) /*!< 0x3E000000 */ 1375 #define ADC_SQR5_SQ6 ADC_SQR5_SQ6_Msk /*!< ADC group regular sequencer rank 6 */ 1376 #define ADC_SQR5_SQ6_0 (0x01UL << ADC_SQR5_SQ6_Pos) /*!< 0x02000000 */ 1377 #define ADC_SQR5_SQ6_1 (0x02UL << ADC_SQR5_SQ6_Pos) /*!< 0x04000000 */ 1378 #define ADC_SQR5_SQ6_2 (0x04UL << ADC_SQR5_SQ6_Pos) /*!< 0x08000000 */ 1379 #define ADC_SQR5_SQ6_3 (0x08UL << ADC_SQR5_SQ6_Pos) /*!< 0x10000000 */ 1380 #define ADC_SQR5_SQ6_4 (0x10UL << ADC_SQR5_SQ6_Pos) /*!< 0x20000000 */ 1381 1382 1383 /******************* Bit definition for ADC_JSQR register *******************/ 1384 #define ADC_JSQR_JSQ1_Pos (0U) 1385 #define ADC_JSQR_JSQ1_Msk (0x1FUL << ADC_JSQR_JSQ1_Pos) /*!< 0x0000001F */ 1386 #define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk /*!< ADC group injected sequencer rank 1 */ 1387 #define ADC_JSQR_JSQ1_0 (0x01UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000001 */ 1388 #define ADC_JSQR_JSQ1_1 (0x02UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000002 */ 1389 #define ADC_JSQR_JSQ1_2 (0x04UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000004 */ 1390 #define ADC_JSQR_JSQ1_3 (0x08UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000008 */ 1391 #define ADC_JSQR_JSQ1_4 (0x10UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000010 */ 1392 1393 #define ADC_JSQR_JSQ2_Pos (5U) 1394 #define ADC_JSQR_JSQ2_Msk (0x1FUL << ADC_JSQR_JSQ2_Pos) /*!< 0x000003E0 */ 1395 #define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk /*!< ADC group injected sequencer rank 2 */ 1396 #define ADC_JSQR_JSQ2_0 (0x01UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000020 */ 1397 #define ADC_JSQR_JSQ2_1 (0x02UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000040 */ 1398 #define ADC_JSQR_JSQ2_2 (0x04UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000080 */ 1399 #define ADC_JSQR_JSQ2_3 (0x08UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000100 */ 1400 #define ADC_JSQR_JSQ2_4 (0x10UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000200 */ 1401 1402 #define ADC_JSQR_JSQ3_Pos (10U) 1403 #define ADC_JSQR_JSQ3_Msk (0x1FUL << ADC_JSQR_JSQ3_Pos) /*!< 0x00007C00 */ 1404 #define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk /*!< ADC group injected sequencer rank 3 */ 1405 #define ADC_JSQR_JSQ3_0 (0x01UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00000400 */ 1406 #define ADC_JSQR_JSQ3_1 (0x02UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00000800 */ 1407 #define ADC_JSQR_JSQ3_2 (0x04UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00001000 */ 1408 #define ADC_JSQR_JSQ3_3 (0x08UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00002000 */ 1409 #define ADC_JSQR_JSQ3_4 (0x10UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00004000 */ 1410 1411 #define ADC_JSQR_JSQ4_Pos (15U) 1412 #define ADC_JSQR_JSQ4_Msk (0x1FUL << ADC_JSQR_JSQ4_Pos) /*!< 0x000F8000 */ 1413 #define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk /*!< ADC group injected sequencer rank 4 */ 1414 #define ADC_JSQR_JSQ4_0 (0x01UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00008000 */ 1415 #define ADC_JSQR_JSQ4_1 (0x02UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00010000 */ 1416 #define ADC_JSQR_JSQ4_2 (0x04UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00020000 */ 1417 #define ADC_JSQR_JSQ4_3 (0x08UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00040000 */ 1418 #define ADC_JSQR_JSQ4_4 (0x10UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00080000 */ 1419 1420 #define ADC_JSQR_JL_Pos (20U) 1421 #define ADC_JSQR_JL_Msk (0x3UL << ADC_JSQR_JL_Pos) /*!< 0x00300000 */ 1422 #define ADC_JSQR_JL ADC_JSQR_JL_Msk /*!< ADC group injected sequencer scan length */ 1423 #define ADC_JSQR_JL_0 (0x1UL << ADC_JSQR_JL_Pos) /*!< 0x00100000 */ 1424 #define ADC_JSQR_JL_1 (0x2UL << ADC_JSQR_JL_Pos) /*!< 0x00200000 */ 1425 1426 /******************* Bit definition for ADC_JDR1 register *******************/ 1427 #define ADC_JDR1_JDATA_Pos (0U) 1428 #define ADC_JDR1_JDATA_Msk (0xFFFFUL << ADC_JDR1_JDATA_Pos) /*!< 0x0000FFFF */ 1429 #define ADC_JDR1_JDATA ADC_JDR1_JDATA_Msk /*!< ADC group injected sequencer rank 1 conversion data */ 1430 1431 /******************* Bit definition for ADC_JDR2 register *******************/ 1432 #define ADC_JDR2_JDATA_Pos (0U) 1433 #define ADC_JDR2_JDATA_Msk (0xFFFFUL << ADC_JDR2_JDATA_Pos) /*!< 0x0000FFFF */ 1434 #define ADC_JDR2_JDATA ADC_JDR2_JDATA_Msk /*!< ADC group injected sequencer rank 2 conversion data */ 1435 1436 /******************* Bit definition for ADC_JDR3 register *******************/ 1437 #define ADC_JDR3_JDATA_Pos (0U) 1438 #define ADC_JDR3_JDATA_Msk (0xFFFFUL << ADC_JDR3_JDATA_Pos) /*!< 0x0000FFFF */ 1439 #define ADC_JDR3_JDATA ADC_JDR3_JDATA_Msk /*!< ADC group injected sequencer rank 3 conversion data */ 1440 1441 /******************* Bit definition for ADC_JDR4 register *******************/ 1442 #define ADC_JDR4_JDATA_Pos (0U) 1443 #define ADC_JDR4_JDATA_Msk (0xFFFFUL << ADC_JDR4_JDATA_Pos) /*!< 0x0000FFFF */ 1444 #define ADC_JDR4_JDATA ADC_JDR4_JDATA_Msk /*!< ADC group injected sequencer rank 4 conversion data */ 1445 1446 /******************** Bit definition for ADC_DR register ********************/ 1447 #define ADC_DR_DATA_Pos (0U) 1448 #define ADC_DR_DATA_Msk (0xFFFFUL << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */ 1449 #define ADC_DR_DATA ADC_DR_DATA_Msk /*!< ADC group regular conversion data */ 1450 1451 /******************* Bit definition for ADC_CSR register ********************/ 1452 #define ADC_CSR_AWD1_Pos (0U) 1453 #define ADC_CSR_AWD1_Msk (0x1UL << ADC_CSR_AWD1_Pos) /*!< 0x00000001 */ 1454 #define ADC_CSR_AWD1 ADC_CSR_AWD1_Msk /*!< ADC multimode master analog watchdog 1 flag */ 1455 #define ADC_CSR_EOCS1_Pos (1U) 1456 #define ADC_CSR_EOCS1_Msk (0x1UL << ADC_CSR_EOCS1_Pos) /*!< 0x00000002 */ 1457 #define ADC_CSR_EOCS1 ADC_CSR_EOCS1_Msk /*!< ADC multimode master group regular end of unitary conversion or end of sequence conversions flag */ 1458 #define ADC_CSR_JEOS1_Pos (2U) 1459 #define ADC_CSR_JEOS1_Msk (0x1UL << ADC_CSR_JEOS1_Pos) /*!< 0x00000004 */ 1460 #define ADC_CSR_JEOS1 ADC_CSR_JEOS1_Msk /*!< ADC multimode master group injected end of sequence conversions flag */ 1461 #define ADC_CSR_JSTRT1_Pos (3U) 1462 #define ADC_CSR_JSTRT1_Msk (0x1UL << ADC_CSR_JSTRT1_Pos) /*!< 0x00000008 */ 1463 #define ADC_CSR_JSTRT1 ADC_CSR_JSTRT1_Msk /*!< ADC multimode master group injected conversion start flag */ 1464 #define ADC_CSR_STRT1_Pos (4U) 1465 #define ADC_CSR_STRT1_Msk (0x1UL << ADC_CSR_STRT1_Pos) /*!< 0x00000010 */ 1466 #define ADC_CSR_STRT1 ADC_CSR_STRT1_Msk /*!< ADC multimode master group regular conversion start flag */ 1467 #define ADC_CSR_OVR1_Pos (5U) 1468 #define ADC_CSR_OVR1_Msk (0x1UL << ADC_CSR_OVR1_Pos) /*!< 0x00000020 */ 1469 #define ADC_CSR_OVR1 ADC_CSR_OVR1_Msk /*!< ADC multimode master group regular overrun flag */ 1470 #define ADC_CSR_ADONS1_Pos (6U) 1471 #define ADC_CSR_ADONS1_Msk (0x1UL << ADC_CSR_ADONS1_Pos) /*!< 0x00000040 */ 1472 #define ADC_CSR_ADONS1 ADC_CSR_ADONS1_Msk /*!< ADC multimode master ready flag */ 1473 1474 /* Legacy defines */ 1475 #define ADC_CSR_EOC1 (ADC_CSR_EOCS1) 1476 #define ADC_CSR_JEOC1 (ADC_CSR_JEOS1) 1477 1478 /******************* Bit definition for ADC_CCR register ********************/ 1479 #define ADC_CCR_ADCPRE_Pos (16U) 1480 #define ADC_CCR_ADCPRE_Msk (0x3UL << ADC_CCR_ADCPRE_Pos) /*!< 0x00030000 */ 1481 #define ADC_CCR_ADCPRE ADC_CCR_ADCPRE_Msk /*!< ADC clock source asynchronous prescaler */ 1482 #define ADC_CCR_ADCPRE_0 (0x1UL << ADC_CCR_ADCPRE_Pos) /*!< 0x00010000 */ 1483 #define ADC_CCR_ADCPRE_1 (0x2UL << ADC_CCR_ADCPRE_Pos) /*!< 0x00020000 */ 1484 #define ADC_CCR_TSVREFE_Pos (23U) 1485 #define ADC_CCR_TSVREFE_Msk (0x1UL << ADC_CCR_TSVREFE_Pos) /*!< 0x00800000 */ 1486 #define ADC_CCR_TSVREFE ADC_CCR_TSVREFE_Msk /*!< ADC internal path to VrefInt and temperature sensor enable */ 1487 1488 /******************************************************************************/ 1489 /* */ 1490 /* Analog Comparators (COMP) */ 1491 /* */ 1492 /******************************************************************************/ 1493 1494 /****************** Bit definition for COMP_CSR register ********************/ 1495 #define COMP_CSR_10KPU (0x00000001U) /*!< Comparator 1 input plus 10K pull-up resistor */ 1496 #define COMP_CSR_400KPU (0x00000002U) /*!< Comparator 1 input plus 400K pull-up resistor */ 1497 #define COMP_CSR_10KPD (0x00000004U) /*!< Comparator 1 input plus 10K pull-down resistor */ 1498 #define COMP_CSR_400KPD (0x00000008U) /*!< Comparator 1 input plus 400K pull-down resistor */ 1499 #define COMP_CSR_CMP1EN_Pos (4U) 1500 #define COMP_CSR_CMP1EN_Msk (0x1UL << COMP_CSR_CMP1EN_Pos) /*!< 0x00000010 */ 1501 #define COMP_CSR_CMP1EN COMP_CSR_CMP1EN_Msk /*!< Comparator 1 enable */ 1502 #define COMP_CSR_CMP1OUT_Pos (7U) 1503 #define COMP_CSR_CMP1OUT_Msk (0x1UL << COMP_CSR_CMP1OUT_Pos) /*!< 0x00000080 */ 1504 #define COMP_CSR_CMP1OUT COMP_CSR_CMP1OUT_Msk /*!< Comparator 1 output level */ 1505 #define COMP_CSR_SPEED_Pos (12U) 1506 #define COMP_CSR_SPEED_Msk (0x1UL << COMP_CSR_SPEED_Pos) /*!< 0x00001000 */ 1507 #define COMP_CSR_SPEED COMP_CSR_SPEED_Msk /*!< Comparator 2 power mode */ 1508 #define COMP_CSR_CMP2OUT_Pos (13U) 1509 #define COMP_CSR_CMP2OUT_Msk (0x1UL << COMP_CSR_CMP2OUT_Pos) /*!< 0x00002000 */ 1510 #define COMP_CSR_CMP2OUT COMP_CSR_CMP2OUT_Msk /*!< Comparator 2 output level */ 1511 1512 #define COMP_CSR_WNDWE_Pos (17U) 1513 #define COMP_CSR_WNDWE_Msk (0x1UL << COMP_CSR_WNDWE_Pos) /*!< 0x00020000 */ 1514 #define COMP_CSR_WNDWE COMP_CSR_WNDWE_Msk /*!< Pair of comparators window mode. Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */ 1515 1516 #define COMP_CSR_INSEL_Pos (18U) 1517 #define COMP_CSR_INSEL_Msk (0x7UL << COMP_CSR_INSEL_Pos) /*!< 0x001C0000 */ 1518 #define COMP_CSR_INSEL COMP_CSR_INSEL_Msk /*!< Comparator 2 input minus selection */ 1519 #define COMP_CSR_INSEL_0 (0x1UL << COMP_CSR_INSEL_Pos) /*!< 0x00040000 */ 1520 #define COMP_CSR_INSEL_1 (0x2UL << COMP_CSR_INSEL_Pos) /*!< 0x00080000 */ 1521 #define COMP_CSR_INSEL_2 (0x4UL << COMP_CSR_INSEL_Pos) /*!< 0x00100000 */ 1522 #define COMP_CSR_OUTSEL_Pos (21U) 1523 #define COMP_CSR_OUTSEL_Msk (0x7UL << COMP_CSR_OUTSEL_Pos) /*!< 0x00E00000 */ 1524 #define COMP_CSR_OUTSEL COMP_CSR_OUTSEL_Msk /*!< Comparator 2 output redirection */ 1525 #define COMP_CSR_OUTSEL_0 (0x1UL << COMP_CSR_OUTSEL_Pos) /*!< 0x00200000 */ 1526 #define COMP_CSR_OUTSEL_1 (0x2UL << COMP_CSR_OUTSEL_Pos) /*!< 0x00400000 */ 1527 #define COMP_CSR_OUTSEL_2 (0x4UL << COMP_CSR_OUTSEL_Pos) /*!< 0x00800000 */ 1528 1529 /* Bits present in COMP register but not related to comparator */ 1530 /* (or partially related to comparator, in addition to other peripherals) */ 1531 #define COMP_CSR_VREFOUTEN_Pos (16U) 1532 #define COMP_CSR_VREFOUTEN_Msk (0x1UL << COMP_CSR_VREFOUTEN_Pos) /*!< 0x00010000 */ 1533 #define COMP_CSR_VREFOUTEN COMP_CSR_VREFOUTEN_Msk /*!< VrefInt output enable on GPIO group 3 */ 1534 1535 /******************************************************************************/ 1536 /* */ 1537 /* CRC calculation unit (CRC) */ 1538 /* */ 1539 /******************************************************************************/ 1540 1541 /******************* Bit definition for CRC_DR register *********************/ 1542 #define CRC_DR_DR_Pos (0U) 1543 #define CRC_DR_DR_Msk (0xFFFFFFFFUL << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */ 1544 #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */ 1545 1546 /******************* Bit definition for CRC_IDR register ********************/ 1547 #define CRC_IDR_IDR_Pos (0U) 1548 #define CRC_IDR_IDR_Msk (0xFFUL << CRC_IDR_IDR_Pos) /*!< 0x000000FF */ 1549 #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 8-bit data register bits */ 1550 1551 /******************** Bit definition for CRC_CR register ********************/ 1552 #define CRC_CR_RESET_Pos (0U) 1553 #define CRC_CR_RESET_Msk (0x1UL << CRC_CR_RESET_Pos) /*!< 0x00000001 */ 1554 #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET bit */ 1555 1556 /******************************************************************************/ 1557 /* */ 1558 /* Digital to Analog Converter (DAC) */ 1559 /* */ 1560 /******************************************************************************/ 1561 1562 /******************** Bit definition for DAC_CR register ********************/ 1563 #define DAC_CR_EN1_Pos (0U) 1564 #define DAC_CR_EN1_Msk (0x1UL << DAC_CR_EN1_Pos) /*!< 0x00000001 */ 1565 #define DAC_CR_EN1 DAC_CR_EN1_Msk /*!<DAC channel1 enable */ 1566 #define DAC_CR_BOFF1_Pos (1U) 1567 #define DAC_CR_BOFF1_Msk (0x1UL << DAC_CR_BOFF1_Pos) /*!< 0x00000002 */ 1568 #define DAC_CR_BOFF1 DAC_CR_BOFF1_Msk /*!<DAC channel1 output buffer disable */ 1569 #define DAC_CR_TEN1_Pos (2U) 1570 #define DAC_CR_TEN1_Msk (0x1UL << DAC_CR_TEN1_Pos) /*!< 0x00000004 */ 1571 #define DAC_CR_TEN1 DAC_CR_TEN1_Msk /*!<DAC channel1 Trigger enable */ 1572 1573 #define DAC_CR_TSEL1_Pos (3U) 1574 #define DAC_CR_TSEL1_Msk (0x7UL << DAC_CR_TSEL1_Pos) /*!< 0x00000038 */ 1575 #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk /*!<TSEL1[2:0] (DAC channel1 Trigger selection) */ 1576 #define DAC_CR_TSEL1_0 (0x1UL << DAC_CR_TSEL1_Pos) /*!< 0x00000008 */ 1577 #define DAC_CR_TSEL1_1 (0x2UL << DAC_CR_TSEL1_Pos) /*!< 0x00000010 */ 1578 #define DAC_CR_TSEL1_2 (0x4UL << DAC_CR_TSEL1_Pos) /*!< 0x00000020 */ 1579 1580 #define DAC_CR_WAVE1_Pos (6U) 1581 #define DAC_CR_WAVE1_Msk (0x3UL << DAC_CR_WAVE1_Pos) /*!< 0x000000C0 */ 1582 #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */ 1583 #define DAC_CR_WAVE1_0 (0x1UL << DAC_CR_WAVE1_Pos) /*!< 0x00000040 */ 1584 #define DAC_CR_WAVE1_1 (0x2UL << DAC_CR_WAVE1_Pos) /*!< 0x00000080 */ 1585 1586 #define DAC_CR_MAMP1_Pos (8U) 1587 #define DAC_CR_MAMP1_Msk (0xFUL << DAC_CR_MAMP1_Pos) /*!< 0x00000F00 */ 1588 #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */ 1589 #define DAC_CR_MAMP1_0 (0x1UL << DAC_CR_MAMP1_Pos) /*!< 0x00000100 */ 1590 #define DAC_CR_MAMP1_1 (0x2UL << DAC_CR_MAMP1_Pos) /*!< 0x00000200 */ 1591 #define DAC_CR_MAMP1_2 (0x4UL << DAC_CR_MAMP1_Pos) /*!< 0x00000400 */ 1592 #define DAC_CR_MAMP1_3 (0x8UL << DAC_CR_MAMP1_Pos) /*!< 0x00000800 */ 1593 1594 #define DAC_CR_DMAEN1_Pos (12U) 1595 #define DAC_CR_DMAEN1_Msk (0x1UL << DAC_CR_DMAEN1_Pos) /*!< 0x00001000 */ 1596 #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk /*!<DAC channel1 DMA enable */ 1597 #define DAC_CR_DMAUDRIE1_Pos (13U) 1598 #define DAC_CR_DMAUDRIE1_Msk (0x1UL << DAC_CR_DMAUDRIE1_Pos) /*!< 0x00002000 */ 1599 #define DAC_CR_DMAUDRIE1 DAC_CR_DMAUDRIE1_Msk /*!<DAC channel1 DMA Interrupt enable */ 1600 #define DAC_CR_EN2_Pos (16U) 1601 #define DAC_CR_EN2_Msk (0x1UL << DAC_CR_EN2_Pos) /*!< 0x00010000 */ 1602 #define DAC_CR_EN2 DAC_CR_EN2_Msk /*!<DAC channel2 enable */ 1603 #define DAC_CR_BOFF2_Pos (17U) 1604 #define DAC_CR_BOFF2_Msk (0x1UL << DAC_CR_BOFF2_Pos) /*!< 0x00020000 */ 1605 #define DAC_CR_BOFF2 DAC_CR_BOFF2_Msk /*!<DAC channel2 output buffer disable */ 1606 #define DAC_CR_TEN2_Pos (18U) 1607 #define DAC_CR_TEN2_Msk (0x1UL << DAC_CR_TEN2_Pos) /*!< 0x00040000 */ 1608 #define DAC_CR_TEN2 DAC_CR_TEN2_Msk /*!<DAC channel2 Trigger enable */ 1609 1610 #define DAC_CR_TSEL2_Pos (19U) 1611 #define DAC_CR_TSEL2_Msk (0x7UL << DAC_CR_TSEL2_Pos) /*!< 0x00380000 */ 1612 #define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk /*!<TSEL2[2:0] (DAC channel2 Trigger selection) */ 1613 #define DAC_CR_TSEL2_0 (0x1UL << DAC_CR_TSEL2_Pos) /*!< 0x00080000 */ 1614 #define DAC_CR_TSEL2_1 (0x2UL << DAC_CR_TSEL2_Pos) /*!< 0x00100000 */ 1615 #define DAC_CR_TSEL2_2 (0x4UL << DAC_CR_TSEL2_Pos) /*!< 0x00200000 */ 1616 1617 #define DAC_CR_WAVE2_Pos (22U) 1618 #define DAC_CR_WAVE2_Msk (0x3UL << DAC_CR_WAVE2_Pos) /*!< 0x00C00000 */ 1619 #define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */ 1620 #define DAC_CR_WAVE2_0 (0x1UL << DAC_CR_WAVE2_Pos) /*!< 0x00400000 */ 1621 #define DAC_CR_WAVE2_1 (0x2UL << DAC_CR_WAVE2_Pos) /*!< 0x00800000 */ 1622 1623 #define DAC_CR_MAMP2_Pos (24U) 1624 #define DAC_CR_MAMP2_Msk (0xFUL << DAC_CR_MAMP2_Pos) /*!< 0x0F000000 */ 1625 #define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */ 1626 #define DAC_CR_MAMP2_0 (0x1UL << DAC_CR_MAMP2_Pos) /*!< 0x01000000 */ 1627 #define DAC_CR_MAMP2_1 (0x2UL << DAC_CR_MAMP2_Pos) /*!< 0x02000000 */ 1628 #define DAC_CR_MAMP2_2 (0x4UL << DAC_CR_MAMP2_Pos) /*!< 0x04000000 */ 1629 #define DAC_CR_MAMP2_3 (0x8UL << DAC_CR_MAMP2_Pos) /*!< 0x08000000 */ 1630 1631 #define DAC_CR_DMAEN2_Pos (28U) 1632 #define DAC_CR_DMAEN2_Msk (0x1UL << DAC_CR_DMAEN2_Pos) /*!< 0x10000000 */ 1633 #define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk /*!<DAC channel2 DMA enabled */ 1634 #define DAC_CR_DMAUDRIE2_Pos (29U) 1635 #define DAC_CR_DMAUDRIE2_Msk (0x1UL << DAC_CR_DMAUDRIE2_Pos) /*!< 0x20000000 */ 1636 #define DAC_CR_DMAUDRIE2 DAC_CR_DMAUDRIE2_Msk /*!<DAC channel2 DMA underrun interrupt enable */ 1637 /***************** Bit definition for DAC_SWTRIGR register ******************/ 1638 #define DAC_SWTRIGR_SWTRIG1_Pos (0U) 1639 #define DAC_SWTRIGR_SWTRIG1_Msk (0x1UL << DAC_SWTRIGR_SWTRIG1_Pos) /*!< 0x00000001 */ 1640 #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk /*!<DAC channel1 software trigger */ 1641 #define DAC_SWTRIGR_SWTRIG2_Pos (1U) 1642 #define DAC_SWTRIGR_SWTRIG2_Msk (0x1UL << DAC_SWTRIGR_SWTRIG2_Pos) /*!< 0x00000002 */ 1643 #define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk /*!<DAC channel2 software trigger */ 1644 1645 /***************** Bit definition for DAC_DHR12R1 register ******************/ 1646 #define DAC_DHR12R1_DACC1DHR_Pos (0U) 1647 #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12R1_DACC1DHR_Pos) /*!< 0x00000FFF */ 1648 #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */ 1649 1650 /***************** Bit definition for DAC_DHR12L1 register ******************/ 1651 #define DAC_DHR12L1_DACC1DHR_Pos (4U) 1652 #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12L1_DACC1DHR_Pos) /*!< 0x0000FFF0 */ 1653 #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */ 1654 1655 /****************** Bit definition for DAC_DHR8R1 register ******************/ 1656 #define DAC_DHR8R1_DACC1DHR_Pos (0U) 1657 #define DAC_DHR8R1_DACC1DHR_Msk (0xFFUL << DAC_DHR8R1_DACC1DHR_Pos) /*!< 0x000000FF */ 1658 #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */ 1659 1660 /***************** Bit definition for DAC_DHR12R2 register ******************/ 1661 #define DAC_DHR12R2_DACC2DHR_Pos (0U) 1662 #define DAC_DHR12R2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12R2_DACC2DHR_Pos) /*!< 0x00000FFF */ 1663 #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk /*!<DAC channel2 12-bit Right aligned data */ 1664 1665 /***************** Bit definition for DAC_DHR12L2 register ******************/ 1666 #define DAC_DHR12L2_DACC2DHR_Pos (4U) 1667 #define DAC_DHR12L2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12L2_DACC2DHR_Pos) /*!< 0x0000FFF0 */ 1668 #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk /*!<DAC channel2 12-bit Left aligned data */ 1669 1670 /****************** Bit definition for DAC_DHR8R2 register ******************/ 1671 #define DAC_DHR8R2_DACC2DHR_Pos (0U) 1672 #define DAC_DHR8R2_DACC2DHR_Msk (0xFFUL << DAC_DHR8R2_DACC2DHR_Pos) /*!< 0x000000FF */ 1673 #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk /*!<DAC channel2 8-bit Right aligned data */ 1674 1675 /***************** Bit definition for DAC_DHR12RD register ******************/ 1676 #define DAC_DHR12RD_DACC1DHR_Pos (0U) 1677 #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC1DHR_Pos) /*!< 0x00000FFF */ 1678 #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */ 1679 #define DAC_DHR12RD_DACC2DHR_Pos (16U) 1680 #define DAC_DHR12RD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC2DHR_Pos) /*!< 0x0FFF0000 */ 1681 #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk /*!<DAC channel2 12-bit Right aligned data */ 1682 1683 /***************** Bit definition for DAC_DHR12LD register ******************/ 1684 #define DAC_DHR12LD_DACC1DHR_Pos (4U) 1685 #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC1DHR_Pos) /*!< 0x0000FFF0 */ 1686 #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */ 1687 #define DAC_DHR12LD_DACC2DHR_Pos (20U) 1688 #define DAC_DHR12LD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC2DHR_Pos) /*!< 0xFFF00000 */ 1689 #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk /*!<DAC channel2 12-bit Left aligned data */ 1690 1691 /****************** Bit definition for DAC_DHR8RD register ******************/ 1692 #define DAC_DHR8RD_DACC1DHR_Pos (0U) 1693 #define DAC_DHR8RD_DACC1DHR_Msk (0xFFUL << DAC_DHR8RD_DACC1DHR_Pos) /*!< 0x000000FF */ 1694 #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */ 1695 #define DAC_DHR8RD_DACC2DHR_Pos (8U) 1696 #define DAC_DHR8RD_DACC2DHR_Msk (0xFFUL << DAC_DHR8RD_DACC2DHR_Pos) /*!< 0x0000FF00 */ 1697 #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk /*!<DAC channel2 8-bit Right aligned data */ 1698 1699 /******************* Bit definition for DAC_DOR1 register *******************/ 1700 #define DAC_DOR1_DACC1DOR_Pos (0U) 1701 #define DAC_DOR1_DACC1DOR_Msk (0xFFFUL << DAC_DOR1_DACC1DOR_Pos) /*!< 0x00000FFF */ 1702 #define DAC_DOR1_DACC1DOR DAC_DOR1_DACC1DOR_Msk /*!<DAC channel1 data output */ 1703 1704 /******************* Bit definition for DAC_DOR2 register *******************/ 1705 #define DAC_DOR2_DACC2DOR_Pos (0U) 1706 #define DAC_DOR2_DACC2DOR_Msk (0xFFFUL << DAC_DOR2_DACC2DOR_Pos) /*!< 0x00000FFF */ 1707 #define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk /*!<DAC channel2 data output */ 1708 1709 /******************** Bit definition for DAC_SR register ********************/ 1710 #define DAC_SR_DMAUDR1_Pos (13U) 1711 #define DAC_SR_DMAUDR1_Msk (0x1UL << DAC_SR_DMAUDR1_Pos) /*!< 0x00002000 */ 1712 #define DAC_SR_DMAUDR1 DAC_SR_DMAUDR1_Msk /*!<DAC channel1 DMA underrun flag */ 1713 #define DAC_SR_DMAUDR2_Pos (29U) 1714 #define DAC_SR_DMAUDR2_Msk (0x1UL << DAC_SR_DMAUDR2_Pos) /*!< 0x20000000 */ 1715 #define DAC_SR_DMAUDR2 DAC_SR_DMAUDR2_Msk /*!<DAC channel2 DMA underrun flag */ 1716 1717 /******************************************************************************/ 1718 /* */ 1719 /* Debug MCU (DBGMCU) */ 1720 /* */ 1721 /******************************************************************************/ 1722 1723 /**************** Bit definition for DBGMCU_IDCODE register *****************/ 1724 #define DBGMCU_IDCODE_DEV_ID_Pos (0U) 1725 #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFUL << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */ 1726 #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk /*!< Device Identifier */ 1727 1728 #define DBGMCU_IDCODE_REV_ID_Pos (16U) 1729 #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */ 1730 #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk /*!< REV_ID[15:0] bits (Revision Identifier) */ 1731 #define DBGMCU_IDCODE_REV_ID_0 (0x0001UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00010000 */ 1732 #define DBGMCU_IDCODE_REV_ID_1 (0x0002UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00020000 */ 1733 #define DBGMCU_IDCODE_REV_ID_2 (0x0004UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00040000 */ 1734 #define DBGMCU_IDCODE_REV_ID_3 (0x0008UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00080000 */ 1735 #define DBGMCU_IDCODE_REV_ID_4 (0x0010UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00100000 */ 1736 #define DBGMCU_IDCODE_REV_ID_5 (0x0020UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00200000 */ 1737 #define DBGMCU_IDCODE_REV_ID_6 (0x0040UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00400000 */ 1738 #define DBGMCU_IDCODE_REV_ID_7 (0x0080UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00800000 */ 1739 #define DBGMCU_IDCODE_REV_ID_8 (0x0100UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x01000000 */ 1740 #define DBGMCU_IDCODE_REV_ID_9 (0x0200UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x02000000 */ 1741 #define DBGMCU_IDCODE_REV_ID_10 (0x0400UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x04000000 */ 1742 #define DBGMCU_IDCODE_REV_ID_11 (0x0800UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x08000000 */ 1743 #define DBGMCU_IDCODE_REV_ID_12 (0x1000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x10000000 */ 1744 #define DBGMCU_IDCODE_REV_ID_13 (0x2000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x20000000 */ 1745 #define DBGMCU_IDCODE_REV_ID_14 (0x4000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x40000000 */ 1746 #define DBGMCU_IDCODE_REV_ID_15 (0x8000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x80000000 */ 1747 1748 /****************** Bit definition for DBGMCU_CR register *******************/ 1749 #define DBGMCU_CR_DBG_SLEEP_Pos (0U) 1750 #define DBGMCU_CR_DBG_SLEEP_Msk (0x1UL << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */ 1751 #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk /*!< Debug Sleep Mode */ 1752 #define DBGMCU_CR_DBG_STOP_Pos (1U) 1753 #define DBGMCU_CR_DBG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */ 1754 #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk /*!< Debug Stop Mode */ 1755 #define DBGMCU_CR_DBG_STANDBY_Pos (2U) 1756 #define DBGMCU_CR_DBG_STANDBY_Msk (0x1UL << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */ 1757 #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk /*!< Debug Standby mode */ 1758 #define DBGMCU_CR_TRACE_IOEN_Pos (5U) 1759 #define DBGMCU_CR_TRACE_IOEN_Msk (0x1UL << DBGMCU_CR_TRACE_IOEN_Pos) /*!< 0x00000020 */ 1760 #define DBGMCU_CR_TRACE_IOEN DBGMCU_CR_TRACE_IOEN_Msk /*!< Trace Pin Assignment Control */ 1761 1762 #define DBGMCU_CR_TRACE_MODE_Pos (6U) 1763 #define DBGMCU_CR_TRACE_MODE_Msk (0x3UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x000000C0 */ 1764 #define DBGMCU_CR_TRACE_MODE DBGMCU_CR_TRACE_MODE_Msk /*!< TRACE_MODE[1:0] bits (Trace Pin Assignment Control) */ 1765 #define DBGMCU_CR_TRACE_MODE_0 (0x1UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000040 */ 1766 #define DBGMCU_CR_TRACE_MODE_1 (0x2UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000080 */ 1767 1768 /****************** Bit definition for DBGMCU_APB1_FZ register **************/ 1769 1770 #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos (0U) 1771 #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */ 1772 #define DBGMCU_APB1_FZ_DBG_TIM2_STOP DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk /*!< TIM2 counter stopped when core is halted */ 1773 #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos (1U) 1774 #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos) /*!< 0x00000002 */ 1775 #define DBGMCU_APB1_FZ_DBG_TIM3_STOP DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk /*!< TIM3 counter stopped when core is halted */ 1776 #define DBGMCU_APB1_FZ_DBG_TIM4_STOP_Pos (2U) 1777 #define DBGMCU_APB1_FZ_DBG_TIM4_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM4_STOP_Pos) /*!< 0x00000004 */ 1778 #define DBGMCU_APB1_FZ_DBG_TIM4_STOP DBGMCU_APB1_FZ_DBG_TIM4_STOP_Msk /*!< TIM4 counter stopped when core is halted */ 1779 #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos (4U) 1780 #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos) /*!< 0x00000010 */ 1781 #define DBGMCU_APB1_FZ_DBG_TIM6_STOP DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk /*!< TIM6 counter stopped when core is halted */ 1782 #define DBGMCU_APB1_FZ_DBG_TIM7_STOP_Pos (5U) 1783 #define DBGMCU_APB1_FZ_DBG_TIM7_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM7_STOP_Pos) /*!< 0x00000020 */ 1784 #define DBGMCU_APB1_FZ_DBG_TIM7_STOP DBGMCU_APB1_FZ_DBG_TIM7_STOP_Msk /*!< TIM7 counter stopped when core is halted */ 1785 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos (11U) 1786 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */ 1787 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk /*!< Debug Window Watchdog stopped when Core is halted */ 1788 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos (12U) 1789 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */ 1790 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk /*!< Debug Independent Watchdog stopped when Core is halted */ 1791 #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Pos (21U) 1792 #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Pos) /*!< 0x00200000 */ 1793 #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Msk /*!< SMBUS timeout mode stopped when Core is halted */ 1794 #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Pos (22U) 1795 #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Pos) /*!< 0x00400000 */ 1796 #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Msk /*!< SMBUS timeout mode stopped when Core is halted */ 1797 1798 /****************** Bit definition for DBGMCU_APB2_FZ register **************/ 1799 1800 #define DBGMCU_APB2_FZ_DBG_TIM9_STOP_Pos (2U) 1801 #define DBGMCU_APB2_FZ_DBG_TIM9_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM9_STOP_Pos) /*!< 0x00000004 */ 1802 #define DBGMCU_APB2_FZ_DBG_TIM9_STOP DBGMCU_APB2_FZ_DBG_TIM9_STOP_Msk /*!< TIM9 counter stopped when core is halted */ 1803 #define DBGMCU_APB2_FZ_DBG_TIM10_STOP_Pos (3U) 1804 #define DBGMCU_APB2_FZ_DBG_TIM10_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM10_STOP_Pos) /*!< 0x00000008 */ 1805 #define DBGMCU_APB2_FZ_DBG_TIM10_STOP DBGMCU_APB2_FZ_DBG_TIM10_STOP_Msk /*!< TIM10 counter stopped when core is halted */ 1806 #define DBGMCU_APB2_FZ_DBG_TIM11_STOP_Pos (4U) 1807 #define DBGMCU_APB2_FZ_DBG_TIM11_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM11_STOP_Pos) /*!< 0x00000010 */ 1808 #define DBGMCU_APB2_FZ_DBG_TIM11_STOP DBGMCU_APB2_FZ_DBG_TIM11_STOP_Msk /*!< TIM11 counter stopped when core is halted */ 1809 1810 /******************************************************************************/ 1811 /* */ 1812 /* DMA Controller (DMA) */ 1813 /* */ 1814 /******************************************************************************/ 1815 1816 /******************* Bit definition for DMA_ISR register ********************/ 1817 #define DMA_ISR_GIF1_Pos (0U) 1818 #define DMA_ISR_GIF1_Msk (0x1UL << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */ 1819 #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */ 1820 #define DMA_ISR_TCIF1_Pos (1U) 1821 #define DMA_ISR_TCIF1_Msk (0x1UL << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */ 1822 #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */ 1823 #define DMA_ISR_HTIF1_Pos (2U) 1824 #define DMA_ISR_HTIF1_Msk (0x1UL << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */ 1825 #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */ 1826 #define DMA_ISR_TEIF1_Pos (3U) 1827 #define DMA_ISR_TEIF1_Msk (0x1UL << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */ 1828 #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */ 1829 #define DMA_ISR_GIF2_Pos (4U) 1830 #define DMA_ISR_GIF2_Msk (0x1UL << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */ 1831 #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */ 1832 #define DMA_ISR_TCIF2_Pos (5U) 1833 #define DMA_ISR_TCIF2_Msk (0x1UL << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */ 1834 #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */ 1835 #define DMA_ISR_HTIF2_Pos (6U) 1836 #define DMA_ISR_HTIF2_Msk (0x1UL << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */ 1837 #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */ 1838 #define DMA_ISR_TEIF2_Pos (7U) 1839 #define DMA_ISR_TEIF2_Msk (0x1UL << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */ 1840 #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */ 1841 #define DMA_ISR_GIF3_Pos (8U) 1842 #define DMA_ISR_GIF3_Msk (0x1UL << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */ 1843 #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */ 1844 #define DMA_ISR_TCIF3_Pos (9U) 1845 #define DMA_ISR_TCIF3_Msk (0x1UL << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */ 1846 #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */ 1847 #define DMA_ISR_HTIF3_Pos (10U) 1848 #define DMA_ISR_HTIF3_Msk (0x1UL << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */ 1849 #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */ 1850 #define DMA_ISR_TEIF3_Pos (11U) 1851 #define DMA_ISR_TEIF3_Msk (0x1UL << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */ 1852 #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */ 1853 #define DMA_ISR_GIF4_Pos (12U) 1854 #define DMA_ISR_GIF4_Msk (0x1UL << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */ 1855 #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */ 1856 #define DMA_ISR_TCIF4_Pos (13U) 1857 #define DMA_ISR_TCIF4_Msk (0x1UL << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */ 1858 #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */ 1859 #define DMA_ISR_HTIF4_Pos (14U) 1860 #define DMA_ISR_HTIF4_Msk (0x1UL << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */ 1861 #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */ 1862 #define DMA_ISR_TEIF4_Pos (15U) 1863 #define DMA_ISR_TEIF4_Msk (0x1UL << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */ 1864 #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */ 1865 #define DMA_ISR_GIF5_Pos (16U) 1866 #define DMA_ISR_GIF5_Msk (0x1UL << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */ 1867 #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */ 1868 #define DMA_ISR_TCIF5_Pos (17U) 1869 #define DMA_ISR_TCIF5_Msk (0x1UL << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */ 1870 #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */ 1871 #define DMA_ISR_HTIF5_Pos (18U) 1872 #define DMA_ISR_HTIF5_Msk (0x1UL << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */ 1873 #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */ 1874 #define DMA_ISR_TEIF5_Pos (19U) 1875 #define DMA_ISR_TEIF5_Msk (0x1UL << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */ 1876 #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */ 1877 #define DMA_ISR_GIF6_Pos (20U) 1878 #define DMA_ISR_GIF6_Msk (0x1UL << DMA_ISR_GIF6_Pos) /*!< 0x00100000 */ 1879 #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */ 1880 #define DMA_ISR_TCIF6_Pos (21U) 1881 #define DMA_ISR_TCIF6_Msk (0x1UL << DMA_ISR_TCIF6_Pos) /*!< 0x00200000 */ 1882 #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */ 1883 #define DMA_ISR_HTIF6_Pos (22U) 1884 #define DMA_ISR_HTIF6_Msk (0x1UL << DMA_ISR_HTIF6_Pos) /*!< 0x00400000 */ 1885 #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */ 1886 #define DMA_ISR_TEIF6_Pos (23U) 1887 #define DMA_ISR_TEIF6_Msk (0x1UL << DMA_ISR_TEIF6_Pos) /*!< 0x00800000 */ 1888 #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */ 1889 #define DMA_ISR_GIF7_Pos (24U) 1890 #define DMA_ISR_GIF7_Msk (0x1UL << DMA_ISR_GIF7_Pos) /*!< 0x01000000 */ 1891 #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */ 1892 #define DMA_ISR_TCIF7_Pos (25U) 1893 #define DMA_ISR_TCIF7_Msk (0x1UL << DMA_ISR_TCIF7_Pos) /*!< 0x02000000 */ 1894 #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */ 1895 #define DMA_ISR_HTIF7_Pos (26U) 1896 #define DMA_ISR_HTIF7_Msk (0x1UL << DMA_ISR_HTIF7_Pos) /*!< 0x04000000 */ 1897 #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */ 1898 #define DMA_ISR_TEIF7_Pos (27U) 1899 #define DMA_ISR_TEIF7_Msk (0x1UL << DMA_ISR_TEIF7_Pos) /*!< 0x08000000 */ 1900 #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */ 1901 1902 /******************* Bit definition for DMA_IFCR register *******************/ 1903 #define DMA_IFCR_CGIF1_Pos (0U) 1904 #define DMA_IFCR_CGIF1_Msk (0x1UL << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */ 1905 #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clear */ 1906 #define DMA_IFCR_CTCIF1_Pos (1U) 1907 #define DMA_IFCR_CTCIF1_Msk (0x1UL << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */ 1908 #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */ 1909 #define DMA_IFCR_CHTIF1_Pos (2U) 1910 #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */ 1911 #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */ 1912 #define DMA_IFCR_CTEIF1_Pos (3U) 1913 #define DMA_IFCR_CTEIF1_Msk (0x1UL << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */ 1914 #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */ 1915 #define DMA_IFCR_CGIF2_Pos (4U) 1916 #define DMA_IFCR_CGIF2_Msk (0x1UL << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */ 1917 #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */ 1918 #define DMA_IFCR_CTCIF2_Pos (5U) 1919 #define DMA_IFCR_CTCIF2_Msk (0x1UL << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */ 1920 #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */ 1921 #define DMA_IFCR_CHTIF2_Pos (6U) 1922 #define DMA_IFCR_CHTIF2_Msk (0x1UL << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */ 1923 #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */ 1924 #define DMA_IFCR_CTEIF2_Pos (7U) 1925 #define DMA_IFCR_CTEIF2_Msk (0x1UL << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */ 1926 #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */ 1927 #define DMA_IFCR_CGIF3_Pos (8U) 1928 #define DMA_IFCR_CGIF3_Msk (0x1UL << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */ 1929 #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */ 1930 #define DMA_IFCR_CTCIF3_Pos (9U) 1931 #define DMA_IFCR_CTCIF3_Msk (0x1UL << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */ 1932 #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */ 1933 #define DMA_IFCR_CHTIF3_Pos (10U) 1934 #define DMA_IFCR_CHTIF3_Msk (0x1UL << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */ 1935 #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */ 1936 #define DMA_IFCR_CTEIF3_Pos (11U) 1937 #define DMA_IFCR_CTEIF3_Msk (0x1UL << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */ 1938 #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */ 1939 #define DMA_IFCR_CGIF4_Pos (12U) 1940 #define DMA_IFCR_CGIF4_Msk (0x1UL << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */ 1941 #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */ 1942 #define DMA_IFCR_CTCIF4_Pos (13U) 1943 #define DMA_IFCR_CTCIF4_Msk (0x1UL << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */ 1944 #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */ 1945 #define DMA_IFCR_CHTIF4_Pos (14U) 1946 #define DMA_IFCR_CHTIF4_Msk (0x1UL << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */ 1947 #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */ 1948 #define DMA_IFCR_CTEIF4_Pos (15U) 1949 #define DMA_IFCR_CTEIF4_Msk (0x1UL << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */ 1950 #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */ 1951 #define DMA_IFCR_CGIF5_Pos (16U) 1952 #define DMA_IFCR_CGIF5_Msk (0x1UL << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */ 1953 #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */ 1954 #define DMA_IFCR_CTCIF5_Pos (17U) 1955 #define DMA_IFCR_CTCIF5_Msk (0x1UL << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */ 1956 #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */ 1957 #define DMA_IFCR_CHTIF5_Pos (18U) 1958 #define DMA_IFCR_CHTIF5_Msk (0x1UL << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */ 1959 #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */ 1960 #define DMA_IFCR_CTEIF5_Pos (19U) 1961 #define DMA_IFCR_CTEIF5_Msk (0x1UL << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */ 1962 #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */ 1963 #define DMA_IFCR_CGIF6_Pos (20U) 1964 #define DMA_IFCR_CGIF6_Msk (0x1UL << DMA_IFCR_CGIF6_Pos) /*!< 0x00100000 */ 1965 #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */ 1966 #define DMA_IFCR_CTCIF6_Pos (21U) 1967 #define DMA_IFCR_CTCIF6_Msk (0x1UL << DMA_IFCR_CTCIF6_Pos) /*!< 0x00200000 */ 1968 #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */ 1969 #define DMA_IFCR_CHTIF6_Pos (22U) 1970 #define DMA_IFCR_CHTIF6_Msk (0x1UL << DMA_IFCR_CHTIF6_Pos) /*!< 0x00400000 */ 1971 #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */ 1972 #define DMA_IFCR_CTEIF6_Pos (23U) 1973 #define DMA_IFCR_CTEIF6_Msk (0x1UL << DMA_IFCR_CTEIF6_Pos) /*!< 0x00800000 */ 1974 #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */ 1975 #define DMA_IFCR_CGIF7_Pos (24U) 1976 #define DMA_IFCR_CGIF7_Msk (0x1UL << DMA_IFCR_CGIF7_Pos) /*!< 0x01000000 */ 1977 #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */ 1978 #define DMA_IFCR_CTCIF7_Pos (25U) 1979 #define DMA_IFCR_CTCIF7_Msk (0x1UL << DMA_IFCR_CTCIF7_Pos) /*!< 0x02000000 */ 1980 #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */ 1981 #define DMA_IFCR_CHTIF7_Pos (26U) 1982 #define DMA_IFCR_CHTIF7_Msk (0x1UL << DMA_IFCR_CHTIF7_Pos) /*!< 0x04000000 */ 1983 #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */ 1984 #define DMA_IFCR_CTEIF7_Pos (27U) 1985 #define DMA_IFCR_CTEIF7_Msk (0x1UL << DMA_IFCR_CTEIF7_Pos) /*!< 0x08000000 */ 1986 #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */ 1987 1988 /******************* Bit definition for DMA_CCR register *******************/ 1989 #define DMA_CCR_EN_Pos (0U) 1990 #define DMA_CCR_EN_Msk (0x1UL << DMA_CCR_EN_Pos) /*!< 0x00000001 */ 1991 #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable*/ 1992 #define DMA_CCR_TCIE_Pos (1U) 1993 #define DMA_CCR_TCIE_Msk (0x1UL << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */ 1994 #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */ 1995 #define DMA_CCR_HTIE_Pos (2U) 1996 #define DMA_CCR_HTIE_Msk (0x1UL << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */ 1997 #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */ 1998 #define DMA_CCR_TEIE_Pos (3U) 1999 #define DMA_CCR_TEIE_Msk (0x1UL << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */ 2000 #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */ 2001 #define DMA_CCR_DIR_Pos (4U) 2002 #define DMA_CCR_DIR_Msk (0x1UL << DMA_CCR_DIR_Pos) /*!< 0x00000010 */ 2003 #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */ 2004 #define DMA_CCR_CIRC_Pos (5U) 2005 #define DMA_CCR_CIRC_Msk (0x1UL << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */ 2006 #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */ 2007 #define DMA_CCR_PINC_Pos (6U) 2008 #define DMA_CCR_PINC_Msk (0x1UL << DMA_CCR_PINC_Pos) /*!< 0x00000040 */ 2009 #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */ 2010 #define DMA_CCR_MINC_Pos (7U) 2011 #define DMA_CCR_MINC_Msk (0x1UL << DMA_CCR_MINC_Pos) /*!< 0x00000080 */ 2012 #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */ 2013 2014 #define DMA_CCR_PSIZE_Pos (8U) 2015 #define DMA_CCR_PSIZE_Msk (0x3UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */ 2016 #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */ 2017 #define DMA_CCR_PSIZE_0 (0x1UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */ 2018 #define DMA_CCR_PSIZE_1 (0x2UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */ 2019 2020 #define DMA_CCR_MSIZE_Pos (10U) 2021 #define DMA_CCR_MSIZE_Msk (0x3UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */ 2022 #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */ 2023 #define DMA_CCR_MSIZE_0 (0x1UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */ 2024 #define DMA_CCR_MSIZE_1 (0x2UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */ 2025 2026 #define DMA_CCR_PL_Pos (12U) 2027 #define DMA_CCR_PL_Msk (0x3UL << DMA_CCR_PL_Pos) /*!< 0x00003000 */ 2028 #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level) */ 2029 #define DMA_CCR_PL_0 (0x1UL << DMA_CCR_PL_Pos) /*!< 0x00001000 */ 2030 #define DMA_CCR_PL_1 (0x2UL << DMA_CCR_PL_Pos) /*!< 0x00002000 */ 2031 2032 #define DMA_CCR_MEM2MEM_Pos (14U) 2033 #define DMA_CCR_MEM2MEM_Msk (0x1UL << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */ 2034 #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */ 2035 2036 /****************** Bit definition generic for DMA_CNDTR register *******************/ 2037 #define DMA_CNDTR_NDT_Pos (0U) 2038 #define DMA_CNDTR_NDT_Msk (0xFFFFUL << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */ 2039 #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */ 2040 2041 /****************** Bit definition for DMA_CNDTR1 register ******************/ 2042 #define DMA_CNDTR1_NDT_Pos (0U) 2043 #define DMA_CNDTR1_NDT_Msk (0xFFFFUL << DMA_CNDTR1_NDT_Pos) /*!< 0x0000FFFF */ 2044 #define DMA_CNDTR1_NDT DMA_CNDTR1_NDT_Msk /*!< Number of data to Transfer */ 2045 2046 /****************** Bit definition for DMA_CNDTR2 register ******************/ 2047 #define DMA_CNDTR2_NDT_Pos (0U) 2048 #define DMA_CNDTR2_NDT_Msk (0xFFFFUL << DMA_CNDTR2_NDT_Pos) /*!< 0x0000FFFF */ 2049 #define DMA_CNDTR2_NDT DMA_CNDTR2_NDT_Msk /*!< Number of data to Transfer */ 2050 2051 /****************** Bit definition for DMA_CNDTR3 register ******************/ 2052 #define DMA_CNDTR3_NDT_Pos (0U) 2053 #define DMA_CNDTR3_NDT_Msk (0xFFFFUL << DMA_CNDTR3_NDT_Pos) /*!< 0x0000FFFF */ 2054 #define DMA_CNDTR3_NDT DMA_CNDTR3_NDT_Msk /*!< Number of data to Transfer */ 2055 2056 /****************** Bit definition for DMA_CNDTR4 register ******************/ 2057 #define DMA_CNDTR4_NDT_Pos (0U) 2058 #define DMA_CNDTR4_NDT_Msk (0xFFFFUL << DMA_CNDTR4_NDT_Pos) /*!< 0x0000FFFF */ 2059 #define DMA_CNDTR4_NDT DMA_CNDTR4_NDT_Msk /*!< Number of data to Transfer */ 2060 2061 /****************** Bit definition for DMA_CNDTR5 register ******************/ 2062 #define DMA_CNDTR5_NDT_Pos (0U) 2063 #define DMA_CNDTR5_NDT_Msk (0xFFFFUL << DMA_CNDTR5_NDT_Pos) /*!< 0x0000FFFF */ 2064 #define DMA_CNDTR5_NDT DMA_CNDTR5_NDT_Msk /*!< Number of data to Transfer */ 2065 2066 /****************** Bit definition for DMA_CNDTR6 register ******************/ 2067 #define DMA_CNDTR6_NDT_Pos (0U) 2068 #define DMA_CNDTR6_NDT_Msk (0xFFFFUL << DMA_CNDTR6_NDT_Pos) /*!< 0x0000FFFF */ 2069 #define DMA_CNDTR6_NDT DMA_CNDTR6_NDT_Msk /*!< Number of data to Transfer */ 2070 2071 /****************** Bit definition for DMA_CNDTR7 register ******************/ 2072 #define DMA_CNDTR7_NDT_Pos (0U) 2073 #define DMA_CNDTR7_NDT_Msk (0xFFFFUL << DMA_CNDTR7_NDT_Pos) /*!< 0x0000FFFF */ 2074 #define DMA_CNDTR7_NDT DMA_CNDTR7_NDT_Msk /*!< Number of data to Transfer */ 2075 2076 /****************** Bit definition generic for DMA_CPAR register ********************/ 2077 #define DMA_CPAR_PA_Pos (0U) 2078 #define DMA_CPAR_PA_Msk (0xFFFFFFFFUL << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */ 2079 #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */ 2080 2081 /****************** Bit definition for DMA_CPAR1 register *******************/ 2082 #define DMA_CPAR1_PA_Pos (0U) 2083 #define DMA_CPAR1_PA_Msk (0xFFFFFFFFUL << DMA_CPAR1_PA_Pos) /*!< 0xFFFFFFFF */ 2084 #define DMA_CPAR1_PA DMA_CPAR1_PA_Msk /*!< Peripheral Address */ 2085 2086 /****************** Bit definition for DMA_CPAR2 register *******************/ 2087 #define DMA_CPAR2_PA_Pos (0U) 2088 #define DMA_CPAR2_PA_Msk (0xFFFFFFFFUL << DMA_CPAR2_PA_Pos) /*!< 0xFFFFFFFF */ 2089 #define DMA_CPAR2_PA DMA_CPAR2_PA_Msk /*!< Peripheral Address */ 2090 2091 /****************** Bit definition for DMA_CPAR3 register *******************/ 2092 #define DMA_CPAR3_PA_Pos (0U) 2093 #define DMA_CPAR3_PA_Msk (0xFFFFFFFFUL << DMA_CPAR3_PA_Pos) /*!< 0xFFFFFFFF */ 2094 #define DMA_CPAR3_PA DMA_CPAR3_PA_Msk /*!< Peripheral Address */ 2095 2096 2097 /****************** Bit definition for DMA_CPAR4 register *******************/ 2098 #define DMA_CPAR4_PA_Pos (0U) 2099 #define DMA_CPAR4_PA_Msk (0xFFFFFFFFUL << DMA_CPAR4_PA_Pos) /*!< 0xFFFFFFFF */ 2100 #define DMA_CPAR4_PA DMA_CPAR4_PA_Msk /*!< Peripheral Address */ 2101 2102 /****************** Bit definition for DMA_CPAR5 register *******************/ 2103 #define DMA_CPAR5_PA_Pos (0U) 2104 #define DMA_CPAR5_PA_Msk (0xFFFFFFFFUL << DMA_CPAR5_PA_Pos) /*!< 0xFFFFFFFF */ 2105 #define DMA_CPAR5_PA DMA_CPAR5_PA_Msk /*!< Peripheral Address */ 2106 2107 /****************** Bit definition for DMA_CPAR6 register *******************/ 2108 #define DMA_CPAR6_PA_Pos (0U) 2109 #define DMA_CPAR6_PA_Msk (0xFFFFFFFFUL << DMA_CPAR6_PA_Pos) /*!< 0xFFFFFFFF */ 2110 #define DMA_CPAR6_PA DMA_CPAR6_PA_Msk /*!< Peripheral Address */ 2111 2112 2113 /****************** Bit definition for DMA_CPAR7 register *******************/ 2114 #define DMA_CPAR7_PA_Pos (0U) 2115 #define DMA_CPAR7_PA_Msk (0xFFFFFFFFUL << DMA_CPAR7_PA_Pos) /*!< 0xFFFFFFFF */ 2116 #define DMA_CPAR7_PA DMA_CPAR7_PA_Msk /*!< Peripheral Address */ 2117 2118 /****************** Bit definition generic for DMA_CMAR register ********************/ 2119 #define DMA_CMAR_MA_Pos (0U) 2120 #define DMA_CMAR_MA_Msk (0xFFFFFFFFUL << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */ 2121 #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */ 2122 2123 /****************** Bit definition for DMA_CMAR1 register *******************/ 2124 #define DMA_CMAR1_MA_Pos (0U) 2125 #define DMA_CMAR1_MA_Msk (0xFFFFFFFFUL << DMA_CMAR1_MA_Pos) /*!< 0xFFFFFFFF */ 2126 #define DMA_CMAR1_MA DMA_CMAR1_MA_Msk /*!< Memory Address */ 2127 2128 /****************** Bit definition for DMA_CMAR2 register *******************/ 2129 #define DMA_CMAR2_MA_Pos (0U) 2130 #define DMA_CMAR2_MA_Msk (0xFFFFFFFFUL << DMA_CMAR2_MA_Pos) /*!< 0xFFFFFFFF */ 2131 #define DMA_CMAR2_MA DMA_CMAR2_MA_Msk /*!< Memory Address */ 2132 2133 /****************** Bit definition for DMA_CMAR3 register *******************/ 2134 #define DMA_CMAR3_MA_Pos (0U) 2135 #define DMA_CMAR3_MA_Msk (0xFFFFFFFFUL << DMA_CMAR3_MA_Pos) /*!< 0xFFFFFFFF */ 2136 #define DMA_CMAR3_MA DMA_CMAR3_MA_Msk /*!< Memory Address */ 2137 2138 2139 /****************** Bit definition for DMA_CMAR4 register *******************/ 2140 #define DMA_CMAR4_MA_Pos (0U) 2141 #define DMA_CMAR4_MA_Msk (0xFFFFFFFFUL << DMA_CMAR4_MA_Pos) /*!< 0xFFFFFFFF */ 2142 #define DMA_CMAR4_MA DMA_CMAR4_MA_Msk /*!< Memory Address */ 2143 2144 /****************** Bit definition for DMA_CMAR5 register *******************/ 2145 #define DMA_CMAR5_MA_Pos (0U) 2146 #define DMA_CMAR5_MA_Msk (0xFFFFFFFFUL << DMA_CMAR5_MA_Pos) /*!< 0xFFFFFFFF */ 2147 #define DMA_CMAR5_MA DMA_CMAR5_MA_Msk /*!< Memory Address */ 2148 2149 /****************** Bit definition for DMA_CMAR6 register *******************/ 2150 #define DMA_CMAR6_MA_Pos (0U) 2151 #define DMA_CMAR6_MA_Msk (0xFFFFFFFFUL << DMA_CMAR6_MA_Pos) /*!< 0xFFFFFFFF */ 2152 #define DMA_CMAR6_MA DMA_CMAR6_MA_Msk /*!< Memory Address */ 2153 2154 /****************** Bit definition for DMA_CMAR7 register *******************/ 2155 #define DMA_CMAR7_MA_Pos (0U) 2156 #define DMA_CMAR7_MA_Msk (0xFFFFFFFFUL << DMA_CMAR7_MA_Pos) /*!< 0xFFFFFFFF */ 2157 #define DMA_CMAR7_MA DMA_CMAR7_MA_Msk /*!< Memory Address */ 2158 2159 /******************************************************************************/ 2160 /* */ 2161 /* External Interrupt/Event Controller (EXTI) */ 2162 /* */ 2163 /******************************************************************************/ 2164 2165 /******************* Bit definition for EXTI_IMR register *******************/ 2166 #define EXTI_IMR_MR0_Pos (0U) 2167 #define EXTI_IMR_MR0_Msk (0x1UL << EXTI_IMR_MR0_Pos) /*!< 0x00000001 */ 2168 #define EXTI_IMR_MR0 EXTI_IMR_MR0_Msk /*!< Interrupt Mask on line 0 */ 2169 #define EXTI_IMR_MR1_Pos (1U) 2170 #define EXTI_IMR_MR1_Msk (0x1UL << EXTI_IMR_MR1_Pos) /*!< 0x00000002 */ 2171 #define EXTI_IMR_MR1 EXTI_IMR_MR1_Msk /*!< Interrupt Mask on line 1 */ 2172 #define EXTI_IMR_MR2_Pos (2U) 2173 #define EXTI_IMR_MR2_Msk (0x1UL << EXTI_IMR_MR2_Pos) /*!< 0x00000004 */ 2174 #define EXTI_IMR_MR2 EXTI_IMR_MR2_Msk /*!< Interrupt Mask on line 2 */ 2175 #define EXTI_IMR_MR3_Pos (3U) 2176 #define EXTI_IMR_MR3_Msk (0x1UL << EXTI_IMR_MR3_Pos) /*!< 0x00000008 */ 2177 #define EXTI_IMR_MR3 EXTI_IMR_MR3_Msk /*!< Interrupt Mask on line 3 */ 2178 #define EXTI_IMR_MR4_Pos (4U) 2179 #define EXTI_IMR_MR4_Msk (0x1UL << EXTI_IMR_MR4_Pos) /*!< 0x00000010 */ 2180 #define EXTI_IMR_MR4 EXTI_IMR_MR4_Msk /*!< Interrupt Mask on line 4 */ 2181 #define EXTI_IMR_MR5_Pos (5U) 2182 #define EXTI_IMR_MR5_Msk (0x1UL << EXTI_IMR_MR5_Pos) /*!< 0x00000020 */ 2183 #define EXTI_IMR_MR5 EXTI_IMR_MR5_Msk /*!< Interrupt Mask on line 5 */ 2184 #define EXTI_IMR_MR6_Pos (6U) 2185 #define EXTI_IMR_MR6_Msk (0x1UL << EXTI_IMR_MR6_Pos) /*!< 0x00000040 */ 2186 #define EXTI_IMR_MR6 EXTI_IMR_MR6_Msk /*!< Interrupt Mask on line 6 */ 2187 #define EXTI_IMR_MR7_Pos (7U) 2188 #define EXTI_IMR_MR7_Msk (0x1UL << EXTI_IMR_MR7_Pos) /*!< 0x00000080 */ 2189 #define EXTI_IMR_MR7 EXTI_IMR_MR7_Msk /*!< Interrupt Mask on line 7 */ 2190 #define EXTI_IMR_MR8_Pos (8U) 2191 #define EXTI_IMR_MR8_Msk (0x1UL << EXTI_IMR_MR8_Pos) /*!< 0x00000100 */ 2192 #define EXTI_IMR_MR8 EXTI_IMR_MR8_Msk /*!< Interrupt Mask on line 8 */ 2193 #define EXTI_IMR_MR9_Pos (9U) 2194 #define EXTI_IMR_MR9_Msk (0x1UL << EXTI_IMR_MR9_Pos) /*!< 0x00000200 */ 2195 #define EXTI_IMR_MR9 EXTI_IMR_MR9_Msk /*!< Interrupt Mask on line 9 */ 2196 #define EXTI_IMR_MR10_Pos (10U) 2197 #define EXTI_IMR_MR10_Msk (0x1UL << EXTI_IMR_MR10_Pos) /*!< 0x00000400 */ 2198 #define EXTI_IMR_MR10 EXTI_IMR_MR10_Msk /*!< Interrupt Mask on line 10 */ 2199 #define EXTI_IMR_MR11_Pos (11U) 2200 #define EXTI_IMR_MR11_Msk (0x1UL << EXTI_IMR_MR11_Pos) /*!< 0x00000800 */ 2201 #define EXTI_IMR_MR11 EXTI_IMR_MR11_Msk /*!< Interrupt Mask on line 11 */ 2202 #define EXTI_IMR_MR12_Pos (12U) 2203 #define EXTI_IMR_MR12_Msk (0x1UL << EXTI_IMR_MR12_Pos) /*!< 0x00001000 */ 2204 #define EXTI_IMR_MR12 EXTI_IMR_MR12_Msk /*!< Interrupt Mask on line 12 */ 2205 #define EXTI_IMR_MR13_Pos (13U) 2206 #define EXTI_IMR_MR13_Msk (0x1UL << EXTI_IMR_MR13_Pos) /*!< 0x00002000 */ 2207 #define EXTI_IMR_MR13 EXTI_IMR_MR13_Msk /*!< Interrupt Mask on line 13 */ 2208 #define EXTI_IMR_MR14_Pos (14U) 2209 #define EXTI_IMR_MR14_Msk (0x1UL << EXTI_IMR_MR14_Pos) /*!< 0x00004000 */ 2210 #define EXTI_IMR_MR14 EXTI_IMR_MR14_Msk /*!< Interrupt Mask on line 14 */ 2211 #define EXTI_IMR_MR15_Pos (15U) 2212 #define EXTI_IMR_MR15_Msk (0x1UL << EXTI_IMR_MR15_Pos) /*!< 0x00008000 */ 2213 #define EXTI_IMR_MR15 EXTI_IMR_MR15_Msk /*!< Interrupt Mask on line 15 */ 2214 #define EXTI_IMR_MR16_Pos (16U) 2215 #define EXTI_IMR_MR16_Msk (0x1UL << EXTI_IMR_MR16_Pos) /*!< 0x00010000 */ 2216 #define EXTI_IMR_MR16 EXTI_IMR_MR16_Msk /*!< Interrupt Mask on line 16 */ 2217 #define EXTI_IMR_MR17_Pos (17U) 2218 #define EXTI_IMR_MR17_Msk (0x1UL << EXTI_IMR_MR17_Pos) /*!< 0x00020000 */ 2219 #define EXTI_IMR_MR17 EXTI_IMR_MR17_Msk /*!< Interrupt Mask on line 17 */ 2220 #define EXTI_IMR_MR18_Pos (18U) 2221 #define EXTI_IMR_MR18_Msk (0x1UL << EXTI_IMR_MR18_Pos) /*!< 0x00040000 */ 2222 #define EXTI_IMR_MR18 EXTI_IMR_MR18_Msk /*!< Interrupt Mask on line 18 */ 2223 #define EXTI_IMR_MR19_Pos (19U) 2224 #define EXTI_IMR_MR19_Msk (0x1UL << EXTI_IMR_MR19_Pos) /*!< 0x00080000 */ 2225 #define EXTI_IMR_MR19 EXTI_IMR_MR19_Msk /*!< Interrupt Mask on line 19 */ 2226 #define EXTI_IMR_MR20_Pos (20U) 2227 #define EXTI_IMR_MR20_Msk (0x1UL << EXTI_IMR_MR20_Pos) /*!< 0x00100000 */ 2228 #define EXTI_IMR_MR20 EXTI_IMR_MR20_Msk /*!< Interrupt Mask on line 20 */ 2229 #define EXTI_IMR_MR21_Pos (21U) 2230 #define EXTI_IMR_MR21_Msk (0x1UL << EXTI_IMR_MR21_Pos) /*!< 0x00200000 */ 2231 #define EXTI_IMR_MR21 EXTI_IMR_MR21_Msk /*!< Interrupt Mask on line 21 */ 2232 #define EXTI_IMR_MR22_Pos (22U) 2233 #define EXTI_IMR_MR22_Msk (0x1UL << EXTI_IMR_MR22_Pos) /*!< 0x00400000 */ 2234 #define EXTI_IMR_MR22 EXTI_IMR_MR22_Msk /*!< Interrupt Mask on line 22 */ 2235 /* Catgeroy 1 & 2 */ 2236 2237 /* References Defines */ 2238 #define EXTI_IMR_IM0 EXTI_IMR_MR0 2239 #define EXTI_IMR_IM1 EXTI_IMR_MR1 2240 #define EXTI_IMR_IM2 EXTI_IMR_MR2 2241 #define EXTI_IMR_IM3 EXTI_IMR_MR3 2242 #define EXTI_IMR_IM4 EXTI_IMR_MR4 2243 #define EXTI_IMR_IM5 EXTI_IMR_MR5 2244 #define EXTI_IMR_IM6 EXTI_IMR_MR6 2245 #define EXTI_IMR_IM7 EXTI_IMR_MR7 2246 #define EXTI_IMR_IM8 EXTI_IMR_MR8 2247 #define EXTI_IMR_IM9 EXTI_IMR_MR9 2248 #define EXTI_IMR_IM10 EXTI_IMR_MR10 2249 #define EXTI_IMR_IM11 EXTI_IMR_MR11 2250 #define EXTI_IMR_IM12 EXTI_IMR_MR12 2251 #define EXTI_IMR_IM13 EXTI_IMR_MR13 2252 #define EXTI_IMR_IM14 EXTI_IMR_MR14 2253 #define EXTI_IMR_IM15 EXTI_IMR_MR15 2254 #define EXTI_IMR_IM16 EXTI_IMR_MR16 2255 #define EXTI_IMR_IM17 EXTI_IMR_MR17 2256 #define EXTI_IMR_IM18 EXTI_IMR_MR18 2257 #define EXTI_IMR_IM19 EXTI_IMR_MR19 2258 #define EXTI_IMR_IM20 EXTI_IMR_MR20 2259 #define EXTI_IMR_IM21 EXTI_IMR_MR21 2260 #define EXTI_IMR_IM22 EXTI_IMR_MR22 2261 /* Catgeroy 1 & 2 */ 2262 #define EXTI_IMR_IM_Pos (0U) 2263 #define EXTI_IMR_IM_Msk (0x7FFFFFUL << EXTI_IMR_IM_Pos) /*!< 0x007FFFFF */ 2264 #define EXTI_IMR_IM EXTI_IMR_IM_Msk /*!< Interrupt Mask All */ 2265 2266 /******************* Bit definition for EXTI_EMR register *******************/ 2267 #define EXTI_EMR_MR0_Pos (0U) 2268 #define EXTI_EMR_MR0_Msk (0x1UL << EXTI_EMR_MR0_Pos) /*!< 0x00000001 */ 2269 #define EXTI_EMR_MR0 EXTI_EMR_MR0_Msk /*!< Event Mask on line 0 */ 2270 #define EXTI_EMR_MR1_Pos (1U) 2271 #define EXTI_EMR_MR1_Msk (0x1UL << EXTI_EMR_MR1_Pos) /*!< 0x00000002 */ 2272 #define EXTI_EMR_MR1 EXTI_EMR_MR1_Msk /*!< Event Mask on line 1 */ 2273 #define EXTI_EMR_MR2_Pos (2U) 2274 #define EXTI_EMR_MR2_Msk (0x1UL << EXTI_EMR_MR2_Pos) /*!< 0x00000004 */ 2275 #define EXTI_EMR_MR2 EXTI_EMR_MR2_Msk /*!< Event Mask on line 2 */ 2276 #define EXTI_EMR_MR3_Pos (3U) 2277 #define EXTI_EMR_MR3_Msk (0x1UL << EXTI_EMR_MR3_Pos) /*!< 0x00000008 */ 2278 #define EXTI_EMR_MR3 EXTI_EMR_MR3_Msk /*!< Event Mask on line 3 */ 2279 #define EXTI_EMR_MR4_Pos (4U) 2280 #define EXTI_EMR_MR4_Msk (0x1UL << EXTI_EMR_MR4_Pos) /*!< 0x00000010 */ 2281 #define EXTI_EMR_MR4 EXTI_EMR_MR4_Msk /*!< Event Mask on line 4 */ 2282 #define EXTI_EMR_MR5_Pos (5U) 2283 #define EXTI_EMR_MR5_Msk (0x1UL << EXTI_EMR_MR5_Pos) /*!< 0x00000020 */ 2284 #define EXTI_EMR_MR5 EXTI_EMR_MR5_Msk /*!< Event Mask on line 5 */ 2285 #define EXTI_EMR_MR6_Pos (6U) 2286 #define EXTI_EMR_MR6_Msk (0x1UL << EXTI_EMR_MR6_Pos) /*!< 0x00000040 */ 2287 #define EXTI_EMR_MR6 EXTI_EMR_MR6_Msk /*!< Event Mask on line 6 */ 2288 #define EXTI_EMR_MR7_Pos (7U) 2289 #define EXTI_EMR_MR7_Msk (0x1UL << EXTI_EMR_MR7_Pos) /*!< 0x00000080 */ 2290 #define EXTI_EMR_MR7 EXTI_EMR_MR7_Msk /*!< Event Mask on line 7 */ 2291 #define EXTI_EMR_MR8_Pos (8U) 2292 #define EXTI_EMR_MR8_Msk (0x1UL << EXTI_EMR_MR8_Pos) /*!< 0x00000100 */ 2293 #define EXTI_EMR_MR8 EXTI_EMR_MR8_Msk /*!< Event Mask on line 8 */ 2294 #define EXTI_EMR_MR9_Pos (9U) 2295 #define EXTI_EMR_MR9_Msk (0x1UL << EXTI_EMR_MR9_Pos) /*!< 0x00000200 */ 2296 #define EXTI_EMR_MR9 EXTI_EMR_MR9_Msk /*!< Event Mask on line 9 */ 2297 #define EXTI_EMR_MR10_Pos (10U) 2298 #define EXTI_EMR_MR10_Msk (0x1UL << EXTI_EMR_MR10_Pos) /*!< 0x00000400 */ 2299 #define EXTI_EMR_MR10 EXTI_EMR_MR10_Msk /*!< Event Mask on line 10 */ 2300 #define EXTI_EMR_MR11_Pos (11U) 2301 #define EXTI_EMR_MR11_Msk (0x1UL << EXTI_EMR_MR11_Pos) /*!< 0x00000800 */ 2302 #define EXTI_EMR_MR11 EXTI_EMR_MR11_Msk /*!< Event Mask on line 11 */ 2303 #define EXTI_EMR_MR12_Pos (12U) 2304 #define EXTI_EMR_MR12_Msk (0x1UL << EXTI_EMR_MR12_Pos) /*!< 0x00001000 */ 2305 #define EXTI_EMR_MR12 EXTI_EMR_MR12_Msk /*!< Event Mask on line 12 */ 2306 #define EXTI_EMR_MR13_Pos (13U) 2307 #define EXTI_EMR_MR13_Msk (0x1UL << EXTI_EMR_MR13_Pos) /*!< 0x00002000 */ 2308 #define EXTI_EMR_MR13 EXTI_EMR_MR13_Msk /*!< Event Mask on line 13 */ 2309 #define EXTI_EMR_MR14_Pos (14U) 2310 #define EXTI_EMR_MR14_Msk (0x1UL << EXTI_EMR_MR14_Pos) /*!< 0x00004000 */ 2311 #define EXTI_EMR_MR14 EXTI_EMR_MR14_Msk /*!< Event Mask on line 14 */ 2312 #define EXTI_EMR_MR15_Pos (15U) 2313 #define EXTI_EMR_MR15_Msk (0x1UL << EXTI_EMR_MR15_Pos) /*!< 0x00008000 */ 2314 #define EXTI_EMR_MR15 EXTI_EMR_MR15_Msk /*!< Event Mask on line 15 */ 2315 #define EXTI_EMR_MR16_Pos (16U) 2316 #define EXTI_EMR_MR16_Msk (0x1UL << EXTI_EMR_MR16_Pos) /*!< 0x00010000 */ 2317 #define EXTI_EMR_MR16 EXTI_EMR_MR16_Msk /*!< Event Mask on line 16 */ 2318 #define EXTI_EMR_MR17_Pos (17U) 2319 #define EXTI_EMR_MR17_Msk (0x1UL << EXTI_EMR_MR17_Pos) /*!< 0x00020000 */ 2320 #define EXTI_EMR_MR17 EXTI_EMR_MR17_Msk /*!< Event Mask on line 17 */ 2321 #define EXTI_EMR_MR18_Pos (18U) 2322 #define EXTI_EMR_MR18_Msk (0x1UL << EXTI_EMR_MR18_Pos) /*!< 0x00040000 */ 2323 #define EXTI_EMR_MR18 EXTI_EMR_MR18_Msk /*!< Event Mask on line 18 */ 2324 #define EXTI_EMR_MR19_Pos (19U) 2325 #define EXTI_EMR_MR19_Msk (0x1UL << EXTI_EMR_MR19_Pos) /*!< 0x00080000 */ 2326 #define EXTI_EMR_MR19 EXTI_EMR_MR19_Msk /*!< Event Mask on line 19 */ 2327 #define EXTI_EMR_MR20_Pos (20U) 2328 #define EXTI_EMR_MR20_Msk (0x1UL << EXTI_EMR_MR20_Pos) /*!< 0x00100000 */ 2329 #define EXTI_EMR_MR20 EXTI_EMR_MR20_Msk /*!< Event Mask on line 20 */ 2330 #define EXTI_EMR_MR21_Pos (21U) 2331 #define EXTI_EMR_MR21_Msk (0x1UL << EXTI_EMR_MR21_Pos) /*!< 0x00200000 */ 2332 #define EXTI_EMR_MR21 EXTI_EMR_MR21_Msk /*!< Event Mask on line 21 */ 2333 #define EXTI_EMR_MR22_Pos (22U) 2334 #define EXTI_EMR_MR22_Msk (0x1UL << EXTI_EMR_MR22_Pos) /*!< 0x00400000 */ 2335 #define EXTI_EMR_MR22 EXTI_EMR_MR22_Msk /*!< Event Mask on line 22 */ 2336 2337 /* References Defines */ 2338 #define EXTI_EMR_EM0 EXTI_EMR_MR0 2339 #define EXTI_EMR_EM1 EXTI_EMR_MR1 2340 #define EXTI_EMR_EM2 EXTI_EMR_MR2 2341 #define EXTI_EMR_EM3 EXTI_EMR_MR3 2342 #define EXTI_EMR_EM4 EXTI_EMR_MR4 2343 #define EXTI_EMR_EM5 EXTI_EMR_MR5 2344 #define EXTI_EMR_EM6 EXTI_EMR_MR6 2345 #define EXTI_EMR_EM7 EXTI_EMR_MR7 2346 #define EXTI_EMR_EM8 EXTI_EMR_MR8 2347 #define EXTI_EMR_EM9 EXTI_EMR_MR9 2348 #define EXTI_EMR_EM10 EXTI_EMR_MR10 2349 #define EXTI_EMR_EM11 EXTI_EMR_MR11 2350 #define EXTI_EMR_EM12 EXTI_EMR_MR12 2351 #define EXTI_EMR_EM13 EXTI_EMR_MR13 2352 #define EXTI_EMR_EM14 EXTI_EMR_MR14 2353 #define EXTI_EMR_EM15 EXTI_EMR_MR15 2354 #define EXTI_EMR_EM16 EXTI_EMR_MR16 2355 #define EXTI_EMR_EM17 EXTI_EMR_MR17 2356 #define EXTI_EMR_EM18 EXTI_EMR_MR18 2357 #define EXTI_EMR_EM19 EXTI_EMR_MR19 2358 #define EXTI_EMR_EM20 EXTI_EMR_MR20 2359 #define EXTI_EMR_EM21 EXTI_EMR_MR21 2360 #define EXTI_EMR_EM22 EXTI_EMR_MR22 2361 2362 /****************** Bit definition for EXTI_RTSR register *******************/ 2363 #define EXTI_RTSR_TR0_Pos (0U) 2364 #define EXTI_RTSR_TR0_Msk (0x1UL << EXTI_RTSR_TR0_Pos) /*!< 0x00000001 */ 2365 #define EXTI_RTSR_TR0 EXTI_RTSR_TR0_Msk /*!< Rising trigger event configuration bit of line 0 */ 2366 #define EXTI_RTSR_TR1_Pos (1U) 2367 #define EXTI_RTSR_TR1_Msk (0x1UL << EXTI_RTSR_TR1_Pos) /*!< 0x00000002 */ 2368 #define EXTI_RTSR_TR1 EXTI_RTSR_TR1_Msk /*!< Rising trigger event configuration bit of line 1 */ 2369 #define EXTI_RTSR_TR2_Pos (2U) 2370 #define EXTI_RTSR_TR2_Msk (0x1UL << EXTI_RTSR_TR2_Pos) /*!< 0x00000004 */ 2371 #define EXTI_RTSR_TR2 EXTI_RTSR_TR2_Msk /*!< Rising trigger event configuration bit of line 2 */ 2372 #define EXTI_RTSR_TR3_Pos (3U) 2373 #define EXTI_RTSR_TR3_Msk (0x1UL << EXTI_RTSR_TR3_Pos) /*!< 0x00000008 */ 2374 #define EXTI_RTSR_TR3 EXTI_RTSR_TR3_Msk /*!< Rising trigger event configuration bit of line 3 */ 2375 #define EXTI_RTSR_TR4_Pos (4U) 2376 #define EXTI_RTSR_TR4_Msk (0x1UL << EXTI_RTSR_TR4_Pos) /*!< 0x00000010 */ 2377 #define EXTI_RTSR_TR4 EXTI_RTSR_TR4_Msk /*!< Rising trigger event configuration bit of line 4 */ 2378 #define EXTI_RTSR_TR5_Pos (5U) 2379 #define EXTI_RTSR_TR5_Msk (0x1UL << EXTI_RTSR_TR5_Pos) /*!< 0x00000020 */ 2380 #define EXTI_RTSR_TR5 EXTI_RTSR_TR5_Msk /*!< Rising trigger event configuration bit of line 5 */ 2381 #define EXTI_RTSR_TR6_Pos (6U) 2382 #define EXTI_RTSR_TR6_Msk (0x1UL << EXTI_RTSR_TR6_Pos) /*!< 0x00000040 */ 2383 #define EXTI_RTSR_TR6 EXTI_RTSR_TR6_Msk /*!< Rising trigger event configuration bit of line 6 */ 2384 #define EXTI_RTSR_TR7_Pos (7U) 2385 #define EXTI_RTSR_TR7_Msk (0x1UL << EXTI_RTSR_TR7_Pos) /*!< 0x00000080 */ 2386 #define EXTI_RTSR_TR7 EXTI_RTSR_TR7_Msk /*!< Rising trigger event configuration bit of line 7 */ 2387 #define EXTI_RTSR_TR8_Pos (8U) 2388 #define EXTI_RTSR_TR8_Msk (0x1UL << EXTI_RTSR_TR8_Pos) /*!< 0x00000100 */ 2389 #define EXTI_RTSR_TR8 EXTI_RTSR_TR8_Msk /*!< Rising trigger event configuration bit of line 8 */ 2390 #define EXTI_RTSR_TR9_Pos (9U) 2391 #define EXTI_RTSR_TR9_Msk (0x1UL << EXTI_RTSR_TR9_Pos) /*!< 0x00000200 */ 2392 #define EXTI_RTSR_TR9 EXTI_RTSR_TR9_Msk /*!< Rising trigger event configuration bit of line 9 */ 2393 #define EXTI_RTSR_TR10_Pos (10U) 2394 #define EXTI_RTSR_TR10_Msk (0x1UL << EXTI_RTSR_TR10_Pos) /*!< 0x00000400 */ 2395 #define EXTI_RTSR_TR10 EXTI_RTSR_TR10_Msk /*!< Rising trigger event configuration bit of line 10 */ 2396 #define EXTI_RTSR_TR11_Pos (11U) 2397 #define EXTI_RTSR_TR11_Msk (0x1UL << EXTI_RTSR_TR11_Pos) /*!< 0x00000800 */ 2398 #define EXTI_RTSR_TR11 EXTI_RTSR_TR11_Msk /*!< Rising trigger event configuration bit of line 11 */ 2399 #define EXTI_RTSR_TR12_Pos (12U) 2400 #define EXTI_RTSR_TR12_Msk (0x1UL << EXTI_RTSR_TR12_Pos) /*!< 0x00001000 */ 2401 #define EXTI_RTSR_TR12 EXTI_RTSR_TR12_Msk /*!< Rising trigger event configuration bit of line 12 */ 2402 #define EXTI_RTSR_TR13_Pos (13U) 2403 #define EXTI_RTSR_TR13_Msk (0x1UL << EXTI_RTSR_TR13_Pos) /*!< 0x00002000 */ 2404 #define EXTI_RTSR_TR13 EXTI_RTSR_TR13_Msk /*!< Rising trigger event configuration bit of line 13 */ 2405 #define EXTI_RTSR_TR14_Pos (14U) 2406 #define EXTI_RTSR_TR14_Msk (0x1UL << EXTI_RTSR_TR14_Pos) /*!< 0x00004000 */ 2407 #define EXTI_RTSR_TR14 EXTI_RTSR_TR14_Msk /*!< Rising trigger event configuration bit of line 14 */ 2408 #define EXTI_RTSR_TR15_Pos (15U) 2409 #define EXTI_RTSR_TR15_Msk (0x1UL << EXTI_RTSR_TR15_Pos) /*!< 0x00008000 */ 2410 #define EXTI_RTSR_TR15 EXTI_RTSR_TR15_Msk /*!< Rising trigger event configuration bit of line 15 */ 2411 #define EXTI_RTSR_TR16_Pos (16U) 2412 #define EXTI_RTSR_TR16_Msk (0x1UL << EXTI_RTSR_TR16_Pos) /*!< 0x00010000 */ 2413 #define EXTI_RTSR_TR16 EXTI_RTSR_TR16_Msk /*!< Rising trigger event configuration bit of line 16 */ 2414 #define EXTI_RTSR_TR17_Pos (17U) 2415 #define EXTI_RTSR_TR17_Msk (0x1UL << EXTI_RTSR_TR17_Pos) /*!< 0x00020000 */ 2416 #define EXTI_RTSR_TR17 EXTI_RTSR_TR17_Msk /*!< Rising trigger event configuration bit of line 17 */ 2417 #define EXTI_RTSR_TR18_Pos (18U) 2418 #define EXTI_RTSR_TR18_Msk (0x1UL << EXTI_RTSR_TR18_Pos) /*!< 0x00040000 */ 2419 #define EXTI_RTSR_TR18 EXTI_RTSR_TR18_Msk /*!< Rising trigger event configuration bit of line 18 */ 2420 #define EXTI_RTSR_TR19_Pos (19U) 2421 #define EXTI_RTSR_TR19_Msk (0x1UL << EXTI_RTSR_TR19_Pos) /*!< 0x00080000 */ 2422 #define EXTI_RTSR_TR19 EXTI_RTSR_TR19_Msk /*!< Rising trigger event configuration bit of line 19 */ 2423 #define EXTI_RTSR_TR20_Pos (20U) 2424 #define EXTI_RTSR_TR20_Msk (0x1UL << EXTI_RTSR_TR20_Pos) /*!< 0x00100000 */ 2425 #define EXTI_RTSR_TR20 EXTI_RTSR_TR20_Msk /*!< Rising trigger event configuration bit of line 20 */ 2426 #define EXTI_RTSR_TR21_Pos (21U) 2427 #define EXTI_RTSR_TR21_Msk (0x1UL << EXTI_RTSR_TR21_Pos) /*!< 0x00200000 */ 2428 #define EXTI_RTSR_TR21 EXTI_RTSR_TR21_Msk /*!< Rising trigger event configuration bit of line 21 */ 2429 #define EXTI_RTSR_TR22_Pos (22U) 2430 #define EXTI_RTSR_TR22_Msk (0x1UL << EXTI_RTSR_TR22_Pos) /*!< 0x00400000 */ 2431 #define EXTI_RTSR_TR22 EXTI_RTSR_TR22_Msk /*!< Rising trigger event configuration bit of line 22 */ 2432 2433 /* References Defines */ 2434 #define EXTI_RTSR_RT0 EXTI_RTSR_TR0 2435 #define EXTI_RTSR_RT1 EXTI_RTSR_TR1 2436 #define EXTI_RTSR_RT2 EXTI_RTSR_TR2 2437 #define EXTI_RTSR_RT3 EXTI_RTSR_TR3 2438 #define EXTI_RTSR_RT4 EXTI_RTSR_TR4 2439 #define EXTI_RTSR_RT5 EXTI_RTSR_TR5 2440 #define EXTI_RTSR_RT6 EXTI_RTSR_TR6 2441 #define EXTI_RTSR_RT7 EXTI_RTSR_TR7 2442 #define EXTI_RTSR_RT8 EXTI_RTSR_TR8 2443 #define EXTI_RTSR_RT9 EXTI_RTSR_TR9 2444 #define EXTI_RTSR_RT10 EXTI_RTSR_TR10 2445 #define EXTI_RTSR_RT11 EXTI_RTSR_TR11 2446 #define EXTI_RTSR_RT12 EXTI_RTSR_TR12 2447 #define EXTI_RTSR_RT13 EXTI_RTSR_TR13 2448 #define EXTI_RTSR_RT14 EXTI_RTSR_TR14 2449 #define EXTI_RTSR_RT15 EXTI_RTSR_TR15 2450 #define EXTI_RTSR_RT16 EXTI_RTSR_TR16 2451 #define EXTI_RTSR_RT17 EXTI_RTSR_TR17 2452 #define EXTI_RTSR_RT18 EXTI_RTSR_TR18 2453 #define EXTI_RTSR_RT19 EXTI_RTSR_TR19 2454 #define EXTI_RTSR_RT20 EXTI_RTSR_TR20 2455 #define EXTI_RTSR_RT21 EXTI_RTSR_TR21 2456 #define EXTI_RTSR_RT22 EXTI_RTSR_TR22 2457 2458 /****************** Bit definition for EXTI_FTSR register *******************/ 2459 #define EXTI_FTSR_TR0_Pos (0U) 2460 #define EXTI_FTSR_TR0_Msk (0x1UL << EXTI_FTSR_TR0_Pos) /*!< 0x00000001 */ 2461 #define EXTI_FTSR_TR0 EXTI_FTSR_TR0_Msk /*!< Falling trigger event configuration bit of line 0 */ 2462 #define EXTI_FTSR_TR1_Pos (1U) 2463 #define EXTI_FTSR_TR1_Msk (0x1UL << EXTI_FTSR_TR1_Pos) /*!< 0x00000002 */ 2464 #define EXTI_FTSR_TR1 EXTI_FTSR_TR1_Msk /*!< Falling trigger event configuration bit of line 1 */ 2465 #define EXTI_FTSR_TR2_Pos (2U) 2466 #define EXTI_FTSR_TR2_Msk (0x1UL << EXTI_FTSR_TR2_Pos) /*!< 0x00000004 */ 2467 #define EXTI_FTSR_TR2 EXTI_FTSR_TR2_Msk /*!< Falling trigger event configuration bit of line 2 */ 2468 #define EXTI_FTSR_TR3_Pos (3U) 2469 #define EXTI_FTSR_TR3_Msk (0x1UL << EXTI_FTSR_TR3_Pos) /*!< 0x00000008 */ 2470 #define EXTI_FTSR_TR3 EXTI_FTSR_TR3_Msk /*!< Falling trigger event configuration bit of line 3 */ 2471 #define EXTI_FTSR_TR4_Pos (4U) 2472 #define EXTI_FTSR_TR4_Msk (0x1UL << EXTI_FTSR_TR4_Pos) /*!< 0x00000010 */ 2473 #define EXTI_FTSR_TR4 EXTI_FTSR_TR4_Msk /*!< Falling trigger event configuration bit of line 4 */ 2474 #define EXTI_FTSR_TR5_Pos (5U) 2475 #define EXTI_FTSR_TR5_Msk (0x1UL << EXTI_FTSR_TR5_Pos) /*!< 0x00000020 */ 2476 #define EXTI_FTSR_TR5 EXTI_FTSR_TR5_Msk /*!< Falling trigger event configuration bit of line 5 */ 2477 #define EXTI_FTSR_TR6_Pos (6U) 2478 #define EXTI_FTSR_TR6_Msk (0x1UL << EXTI_FTSR_TR6_Pos) /*!< 0x00000040 */ 2479 #define EXTI_FTSR_TR6 EXTI_FTSR_TR6_Msk /*!< Falling trigger event configuration bit of line 6 */ 2480 #define EXTI_FTSR_TR7_Pos (7U) 2481 #define EXTI_FTSR_TR7_Msk (0x1UL << EXTI_FTSR_TR7_Pos) /*!< 0x00000080 */ 2482 #define EXTI_FTSR_TR7 EXTI_FTSR_TR7_Msk /*!< Falling trigger event configuration bit of line 7 */ 2483 #define EXTI_FTSR_TR8_Pos (8U) 2484 #define EXTI_FTSR_TR8_Msk (0x1UL << EXTI_FTSR_TR8_Pos) /*!< 0x00000100 */ 2485 #define EXTI_FTSR_TR8 EXTI_FTSR_TR8_Msk /*!< Falling trigger event configuration bit of line 8 */ 2486 #define EXTI_FTSR_TR9_Pos (9U) 2487 #define EXTI_FTSR_TR9_Msk (0x1UL << EXTI_FTSR_TR9_Pos) /*!< 0x00000200 */ 2488 #define EXTI_FTSR_TR9 EXTI_FTSR_TR9_Msk /*!< Falling trigger event configuration bit of line 9 */ 2489 #define EXTI_FTSR_TR10_Pos (10U) 2490 #define EXTI_FTSR_TR10_Msk (0x1UL << EXTI_FTSR_TR10_Pos) /*!< 0x00000400 */ 2491 #define EXTI_FTSR_TR10 EXTI_FTSR_TR10_Msk /*!< Falling trigger event configuration bit of line 10 */ 2492 #define EXTI_FTSR_TR11_Pos (11U) 2493 #define EXTI_FTSR_TR11_Msk (0x1UL << EXTI_FTSR_TR11_Pos) /*!< 0x00000800 */ 2494 #define EXTI_FTSR_TR11 EXTI_FTSR_TR11_Msk /*!< Falling trigger event configuration bit of line 11 */ 2495 #define EXTI_FTSR_TR12_Pos (12U) 2496 #define EXTI_FTSR_TR12_Msk (0x1UL << EXTI_FTSR_TR12_Pos) /*!< 0x00001000 */ 2497 #define EXTI_FTSR_TR12 EXTI_FTSR_TR12_Msk /*!< Falling trigger event configuration bit of line 12 */ 2498 #define EXTI_FTSR_TR13_Pos (13U) 2499 #define EXTI_FTSR_TR13_Msk (0x1UL << EXTI_FTSR_TR13_Pos) /*!< 0x00002000 */ 2500 #define EXTI_FTSR_TR13 EXTI_FTSR_TR13_Msk /*!< Falling trigger event configuration bit of line 13 */ 2501 #define EXTI_FTSR_TR14_Pos (14U) 2502 #define EXTI_FTSR_TR14_Msk (0x1UL << EXTI_FTSR_TR14_Pos) /*!< 0x00004000 */ 2503 #define EXTI_FTSR_TR14 EXTI_FTSR_TR14_Msk /*!< Falling trigger event configuration bit of line 14 */ 2504 #define EXTI_FTSR_TR15_Pos (15U) 2505 #define EXTI_FTSR_TR15_Msk (0x1UL << EXTI_FTSR_TR15_Pos) /*!< 0x00008000 */ 2506 #define EXTI_FTSR_TR15 EXTI_FTSR_TR15_Msk /*!< Falling trigger event configuration bit of line 15 */ 2507 #define EXTI_FTSR_TR16_Pos (16U) 2508 #define EXTI_FTSR_TR16_Msk (0x1UL << EXTI_FTSR_TR16_Pos) /*!< 0x00010000 */ 2509 #define EXTI_FTSR_TR16 EXTI_FTSR_TR16_Msk /*!< Falling trigger event configuration bit of line 16 */ 2510 #define EXTI_FTSR_TR17_Pos (17U) 2511 #define EXTI_FTSR_TR17_Msk (0x1UL << EXTI_FTSR_TR17_Pos) /*!< 0x00020000 */ 2512 #define EXTI_FTSR_TR17 EXTI_FTSR_TR17_Msk /*!< Falling trigger event configuration bit of line 17 */ 2513 #define EXTI_FTSR_TR18_Pos (18U) 2514 #define EXTI_FTSR_TR18_Msk (0x1UL << EXTI_FTSR_TR18_Pos) /*!< 0x00040000 */ 2515 #define EXTI_FTSR_TR18 EXTI_FTSR_TR18_Msk /*!< Falling trigger event configuration bit of line 18 */ 2516 #define EXTI_FTSR_TR19_Pos (19U) 2517 #define EXTI_FTSR_TR19_Msk (0x1UL << EXTI_FTSR_TR19_Pos) /*!< 0x00080000 */ 2518 #define EXTI_FTSR_TR19 EXTI_FTSR_TR19_Msk /*!< Falling trigger event configuration bit of line 19 */ 2519 #define EXTI_FTSR_TR20_Pos (20U) 2520 #define EXTI_FTSR_TR20_Msk (0x1UL << EXTI_FTSR_TR20_Pos) /*!< 0x00100000 */ 2521 #define EXTI_FTSR_TR20 EXTI_FTSR_TR20_Msk /*!< Falling trigger event configuration bit of line 20 */ 2522 #define EXTI_FTSR_TR21_Pos (21U) 2523 #define EXTI_FTSR_TR21_Msk (0x1UL << EXTI_FTSR_TR21_Pos) /*!< 0x00200000 */ 2524 #define EXTI_FTSR_TR21 EXTI_FTSR_TR21_Msk /*!< Falling trigger event configuration bit of line 21 */ 2525 #define EXTI_FTSR_TR22_Pos (22U) 2526 #define EXTI_FTSR_TR22_Msk (0x1UL << EXTI_FTSR_TR22_Pos) /*!< 0x00400000 */ 2527 #define EXTI_FTSR_TR22 EXTI_FTSR_TR22_Msk /*!< Falling trigger event configuration bit of line 22 */ 2528 2529 /* References Defines */ 2530 #define EXTI_FTSR_FT0 EXTI_FTSR_TR0 2531 #define EXTI_FTSR_FT1 EXTI_FTSR_TR1 2532 #define EXTI_FTSR_FT2 EXTI_FTSR_TR2 2533 #define EXTI_FTSR_FT3 EXTI_FTSR_TR3 2534 #define EXTI_FTSR_FT4 EXTI_FTSR_TR4 2535 #define EXTI_FTSR_FT5 EXTI_FTSR_TR5 2536 #define EXTI_FTSR_FT6 EXTI_FTSR_TR6 2537 #define EXTI_FTSR_FT7 EXTI_FTSR_TR7 2538 #define EXTI_FTSR_FT8 EXTI_FTSR_TR8 2539 #define EXTI_FTSR_FT9 EXTI_FTSR_TR9 2540 #define EXTI_FTSR_FT10 EXTI_FTSR_TR10 2541 #define EXTI_FTSR_FT11 EXTI_FTSR_TR11 2542 #define EXTI_FTSR_FT12 EXTI_FTSR_TR12 2543 #define EXTI_FTSR_FT13 EXTI_FTSR_TR13 2544 #define EXTI_FTSR_FT14 EXTI_FTSR_TR14 2545 #define EXTI_FTSR_FT15 EXTI_FTSR_TR15 2546 #define EXTI_FTSR_FT16 EXTI_FTSR_TR16 2547 #define EXTI_FTSR_FT17 EXTI_FTSR_TR17 2548 #define EXTI_FTSR_FT18 EXTI_FTSR_TR18 2549 #define EXTI_FTSR_FT19 EXTI_FTSR_TR19 2550 #define EXTI_FTSR_FT20 EXTI_FTSR_TR20 2551 #define EXTI_FTSR_FT21 EXTI_FTSR_TR21 2552 #define EXTI_FTSR_FT22 EXTI_FTSR_TR22 2553 2554 /****************** Bit definition for EXTI_SWIER register ******************/ 2555 #define EXTI_SWIER_SWIER0_Pos (0U) 2556 #define EXTI_SWIER_SWIER0_Msk (0x1UL << EXTI_SWIER_SWIER0_Pos) /*!< 0x00000001 */ 2557 #define EXTI_SWIER_SWIER0 EXTI_SWIER_SWIER0_Msk /*!< Software Interrupt on line 0 */ 2558 #define EXTI_SWIER_SWIER1_Pos (1U) 2559 #define EXTI_SWIER_SWIER1_Msk (0x1UL << EXTI_SWIER_SWIER1_Pos) /*!< 0x00000002 */ 2560 #define EXTI_SWIER_SWIER1 EXTI_SWIER_SWIER1_Msk /*!< Software Interrupt on line 1 */ 2561 #define EXTI_SWIER_SWIER2_Pos (2U) 2562 #define EXTI_SWIER_SWIER2_Msk (0x1UL << EXTI_SWIER_SWIER2_Pos) /*!< 0x00000004 */ 2563 #define EXTI_SWIER_SWIER2 EXTI_SWIER_SWIER2_Msk /*!< Software Interrupt on line 2 */ 2564 #define EXTI_SWIER_SWIER3_Pos (3U) 2565 #define EXTI_SWIER_SWIER3_Msk (0x1UL << EXTI_SWIER_SWIER3_Pos) /*!< 0x00000008 */ 2566 #define EXTI_SWIER_SWIER3 EXTI_SWIER_SWIER3_Msk /*!< Software Interrupt on line 3 */ 2567 #define EXTI_SWIER_SWIER4_Pos (4U) 2568 #define EXTI_SWIER_SWIER4_Msk (0x1UL << EXTI_SWIER_SWIER4_Pos) /*!< 0x00000010 */ 2569 #define EXTI_SWIER_SWIER4 EXTI_SWIER_SWIER4_Msk /*!< Software Interrupt on line 4 */ 2570 #define EXTI_SWIER_SWIER5_Pos (5U) 2571 #define EXTI_SWIER_SWIER5_Msk (0x1UL << EXTI_SWIER_SWIER5_Pos) /*!< 0x00000020 */ 2572 #define EXTI_SWIER_SWIER5 EXTI_SWIER_SWIER5_Msk /*!< Software Interrupt on line 5 */ 2573 #define EXTI_SWIER_SWIER6_Pos (6U) 2574 #define EXTI_SWIER_SWIER6_Msk (0x1UL << EXTI_SWIER_SWIER6_Pos) /*!< 0x00000040 */ 2575 #define EXTI_SWIER_SWIER6 EXTI_SWIER_SWIER6_Msk /*!< Software Interrupt on line 6 */ 2576 #define EXTI_SWIER_SWIER7_Pos (7U) 2577 #define EXTI_SWIER_SWIER7_Msk (0x1UL << EXTI_SWIER_SWIER7_Pos) /*!< 0x00000080 */ 2578 #define EXTI_SWIER_SWIER7 EXTI_SWIER_SWIER7_Msk /*!< Software Interrupt on line 7 */ 2579 #define EXTI_SWIER_SWIER8_Pos (8U) 2580 #define EXTI_SWIER_SWIER8_Msk (0x1UL << EXTI_SWIER_SWIER8_Pos) /*!< 0x00000100 */ 2581 #define EXTI_SWIER_SWIER8 EXTI_SWIER_SWIER8_Msk /*!< Software Interrupt on line 8 */ 2582 #define EXTI_SWIER_SWIER9_Pos (9U) 2583 #define EXTI_SWIER_SWIER9_Msk (0x1UL << EXTI_SWIER_SWIER9_Pos) /*!< 0x00000200 */ 2584 #define EXTI_SWIER_SWIER9 EXTI_SWIER_SWIER9_Msk /*!< Software Interrupt on line 9 */ 2585 #define EXTI_SWIER_SWIER10_Pos (10U) 2586 #define EXTI_SWIER_SWIER10_Msk (0x1UL << EXTI_SWIER_SWIER10_Pos) /*!< 0x00000400 */ 2587 #define EXTI_SWIER_SWIER10 EXTI_SWIER_SWIER10_Msk /*!< Software Interrupt on line 10 */ 2588 #define EXTI_SWIER_SWIER11_Pos (11U) 2589 #define EXTI_SWIER_SWIER11_Msk (0x1UL << EXTI_SWIER_SWIER11_Pos) /*!< 0x00000800 */ 2590 #define EXTI_SWIER_SWIER11 EXTI_SWIER_SWIER11_Msk /*!< Software Interrupt on line 11 */ 2591 #define EXTI_SWIER_SWIER12_Pos (12U) 2592 #define EXTI_SWIER_SWIER12_Msk (0x1UL << EXTI_SWIER_SWIER12_Pos) /*!< 0x00001000 */ 2593 #define EXTI_SWIER_SWIER12 EXTI_SWIER_SWIER12_Msk /*!< Software Interrupt on line 12 */ 2594 #define EXTI_SWIER_SWIER13_Pos (13U) 2595 #define EXTI_SWIER_SWIER13_Msk (0x1UL << EXTI_SWIER_SWIER13_Pos) /*!< 0x00002000 */ 2596 #define EXTI_SWIER_SWIER13 EXTI_SWIER_SWIER13_Msk /*!< Software Interrupt on line 13 */ 2597 #define EXTI_SWIER_SWIER14_Pos (14U) 2598 #define EXTI_SWIER_SWIER14_Msk (0x1UL << EXTI_SWIER_SWIER14_Pos) /*!< 0x00004000 */ 2599 #define EXTI_SWIER_SWIER14 EXTI_SWIER_SWIER14_Msk /*!< Software Interrupt on line 14 */ 2600 #define EXTI_SWIER_SWIER15_Pos (15U) 2601 #define EXTI_SWIER_SWIER15_Msk (0x1UL << EXTI_SWIER_SWIER15_Pos) /*!< 0x00008000 */ 2602 #define EXTI_SWIER_SWIER15 EXTI_SWIER_SWIER15_Msk /*!< Software Interrupt on line 15 */ 2603 #define EXTI_SWIER_SWIER16_Pos (16U) 2604 #define EXTI_SWIER_SWIER16_Msk (0x1UL << EXTI_SWIER_SWIER16_Pos) /*!< 0x00010000 */ 2605 #define EXTI_SWIER_SWIER16 EXTI_SWIER_SWIER16_Msk /*!< Software Interrupt on line 16 */ 2606 #define EXTI_SWIER_SWIER17_Pos (17U) 2607 #define EXTI_SWIER_SWIER17_Msk (0x1UL << EXTI_SWIER_SWIER17_Pos) /*!< 0x00020000 */ 2608 #define EXTI_SWIER_SWIER17 EXTI_SWIER_SWIER17_Msk /*!< Software Interrupt on line 17 */ 2609 #define EXTI_SWIER_SWIER18_Pos (18U) 2610 #define EXTI_SWIER_SWIER18_Msk (0x1UL << EXTI_SWIER_SWIER18_Pos) /*!< 0x00040000 */ 2611 #define EXTI_SWIER_SWIER18 EXTI_SWIER_SWIER18_Msk /*!< Software Interrupt on line 18 */ 2612 #define EXTI_SWIER_SWIER19_Pos (19U) 2613 #define EXTI_SWIER_SWIER19_Msk (0x1UL << EXTI_SWIER_SWIER19_Pos) /*!< 0x00080000 */ 2614 #define EXTI_SWIER_SWIER19 EXTI_SWIER_SWIER19_Msk /*!< Software Interrupt on line 19 */ 2615 #define EXTI_SWIER_SWIER20_Pos (20U) 2616 #define EXTI_SWIER_SWIER20_Msk (0x1UL << EXTI_SWIER_SWIER20_Pos) /*!< 0x00100000 */ 2617 #define EXTI_SWIER_SWIER20 EXTI_SWIER_SWIER20_Msk /*!< Software Interrupt on line 20 */ 2618 #define EXTI_SWIER_SWIER21_Pos (21U) 2619 #define EXTI_SWIER_SWIER21_Msk (0x1UL << EXTI_SWIER_SWIER21_Pos) /*!< 0x00200000 */ 2620 #define EXTI_SWIER_SWIER21 EXTI_SWIER_SWIER21_Msk /*!< Software Interrupt on line 21 */ 2621 #define EXTI_SWIER_SWIER22_Pos (22U) 2622 #define EXTI_SWIER_SWIER22_Msk (0x1UL << EXTI_SWIER_SWIER22_Pos) /*!< 0x00400000 */ 2623 #define EXTI_SWIER_SWIER22 EXTI_SWIER_SWIER22_Msk /*!< Software Interrupt on line 22 */ 2624 2625 /* References Defines */ 2626 #define EXTI_SWIER_SWI0 EXTI_SWIER_SWIER0 2627 #define EXTI_SWIER_SWI1 EXTI_SWIER_SWIER1 2628 #define EXTI_SWIER_SWI2 EXTI_SWIER_SWIER2 2629 #define EXTI_SWIER_SWI3 EXTI_SWIER_SWIER3 2630 #define EXTI_SWIER_SWI4 EXTI_SWIER_SWIER4 2631 #define EXTI_SWIER_SWI5 EXTI_SWIER_SWIER5 2632 #define EXTI_SWIER_SWI6 EXTI_SWIER_SWIER6 2633 #define EXTI_SWIER_SWI7 EXTI_SWIER_SWIER7 2634 #define EXTI_SWIER_SWI8 EXTI_SWIER_SWIER8 2635 #define EXTI_SWIER_SWI9 EXTI_SWIER_SWIER9 2636 #define EXTI_SWIER_SWI10 EXTI_SWIER_SWIER10 2637 #define EXTI_SWIER_SWI11 EXTI_SWIER_SWIER11 2638 #define EXTI_SWIER_SWI12 EXTI_SWIER_SWIER12 2639 #define EXTI_SWIER_SWI13 EXTI_SWIER_SWIER13 2640 #define EXTI_SWIER_SWI14 EXTI_SWIER_SWIER14 2641 #define EXTI_SWIER_SWI15 EXTI_SWIER_SWIER15 2642 #define EXTI_SWIER_SWI16 EXTI_SWIER_SWIER16 2643 #define EXTI_SWIER_SWI17 EXTI_SWIER_SWIER17 2644 #define EXTI_SWIER_SWI18 EXTI_SWIER_SWIER18 2645 #define EXTI_SWIER_SWI19 EXTI_SWIER_SWIER19 2646 #define EXTI_SWIER_SWI20 EXTI_SWIER_SWIER20 2647 #define EXTI_SWIER_SWI21 EXTI_SWIER_SWIER21 2648 #define EXTI_SWIER_SWI22 EXTI_SWIER_SWIER22 2649 2650 /******************* Bit definition for EXTI_PR register ********************/ 2651 #define EXTI_PR_PR0_Pos (0U) 2652 #define EXTI_PR_PR0_Msk (0x1UL << EXTI_PR_PR0_Pos) /*!< 0x00000001 */ 2653 #define EXTI_PR_PR0 EXTI_PR_PR0_Msk /*!< Pending bit for line 0 */ 2654 #define EXTI_PR_PR1_Pos (1U) 2655 #define EXTI_PR_PR1_Msk (0x1UL << EXTI_PR_PR1_Pos) /*!< 0x00000002 */ 2656 #define EXTI_PR_PR1 EXTI_PR_PR1_Msk /*!< Pending bit for line 1 */ 2657 #define EXTI_PR_PR2_Pos (2U) 2658 #define EXTI_PR_PR2_Msk (0x1UL << EXTI_PR_PR2_Pos) /*!< 0x00000004 */ 2659 #define EXTI_PR_PR2 EXTI_PR_PR2_Msk /*!< Pending bit for line 2 */ 2660 #define EXTI_PR_PR3_Pos (3U) 2661 #define EXTI_PR_PR3_Msk (0x1UL << EXTI_PR_PR3_Pos) /*!< 0x00000008 */ 2662 #define EXTI_PR_PR3 EXTI_PR_PR3_Msk /*!< Pending bit for line 3 */ 2663 #define EXTI_PR_PR4_Pos (4U) 2664 #define EXTI_PR_PR4_Msk (0x1UL << EXTI_PR_PR4_Pos) /*!< 0x00000010 */ 2665 #define EXTI_PR_PR4 EXTI_PR_PR4_Msk /*!< Pending bit for line 4 */ 2666 #define EXTI_PR_PR5_Pos (5U) 2667 #define EXTI_PR_PR5_Msk (0x1UL << EXTI_PR_PR5_Pos) /*!< 0x00000020 */ 2668 #define EXTI_PR_PR5 EXTI_PR_PR5_Msk /*!< Pending bit for line 5 */ 2669 #define EXTI_PR_PR6_Pos (6U) 2670 #define EXTI_PR_PR6_Msk (0x1UL << EXTI_PR_PR6_Pos) /*!< 0x00000040 */ 2671 #define EXTI_PR_PR6 EXTI_PR_PR6_Msk /*!< Pending bit for line 6 */ 2672 #define EXTI_PR_PR7_Pos (7U) 2673 #define EXTI_PR_PR7_Msk (0x1UL << EXTI_PR_PR7_Pos) /*!< 0x00000080 */ 2674 #define EXTI_PR_PR7 EXTI_PR_PR7_Msk /*!< Pending bit for line 7 */ 2675 #define EXTI_PR_PR8_Pos (8U) 2676 #define EXTI_PR_PR8_Msk (0x1UL << EXTI_PR_PR8_Pos) /*!< 0x00000100 */ 2677 #define EXTI_PR_PR8 EXTI_PR_PR8_Msk /*!< Pending bit for line 8 */ 2678 #define EXTI_PR_PR9_Pos (9U) 2679 #define EXTI_PR_PR9_Msk (0x1UL << EXTI_PR_PR9_Pos) /*!< 0x00000200 */ 2680 #define EXTI_PR_PR9 EXTI_PR_PR9_Msk /*!< Pending bit for line 9 */ 2681 #define EXTI_PR_PR10_Pos (10U) 2682 #define EXTI_PR_PR10_Msk (0x1UL << EXTI_PR_PR10_Pos) /*!< 0x00000400 */ 2683 #define EXTI_PR_PR10 EXTI_PR_PR10_Msk /*!< Pending bit for line 10 */ 2684 #define EXTI_PR_PR11_Pos (11U) 2685 #define EXTI_PR_PR11_Msk (0x1UL << EXTI_PR_PR11_Pos) /*!< 0x00000800 */ 2686 #define EXTI_PR_PR11 EXTI_PR_PR11_Msk /*!< Pending bit for line 11 */ 2687 #define EXTI_PR_PR12_Pos (12U) 2688 #define EXTI_PR_PR12_Msk (0x1UL << EXTI_PR_PR12_Pos) /*!< 0x00001000 */ 2689 #define EXTI_PR_PR12 EXTI_PR_PR12_Msk /*!< Pending bit for line 12 */ 2690 #define EXTI_PR_PR13_Pos (13U) 2691 #define EXTI_PR_PR13_Msk (0x1UL << EXTI_PR_PR13_Pos) /*!< 0x00002000 */ 2692 #define EXTI_PR_PR13 EXTI_PR_PR13_Msk /*!< Pending bit for line 13 */ 2693 #define EXTI_PR_PR14_Pos (14U) 2694 #define EXTI_PR_PR14_Msk (0x1UL << EXTI_PR_PR14_Pos) /*!< 0x00004000 */ 2695 #define EXTI_PR_PR14 EXTI_PR_PR14_Msk /*!< Pending bit for line 14 */ 2696 #define EXTI_PR_PR15_Pos (15U) 2697 #define EXTI_PR_PR15_Msk (0x1UL << EXTI_PR_PR15_Pos) /*!< 0x00008000 */ 2698 #define EXTI_PR_PR15 EXTI_PR_PR15_Msk /*!< Pending bit for line 15 */ 2699 #define EXTI_PR_PR16_Pos (16U) 2700 #define EXTI_PR_PR16_Msk (0x1UL << EXTI_PR_PR16_Pos) /*!< 0x00010000 */ 2701 #define EXTI_PR_PR16 EXTI_PR_PR16_Msk /*!< Pending bit for line 16 */ 2702 #define EXTI_PR_PR17_Pos (17U) 2703 #define EXTI_PR_PR17_Msk (0x1UL << EXTI_PR_PR17_Pos) /*!< 0x00020000 */ 2704 #define EXTI_PR_PR17 EXTI_PR_PR17_Msk /*!< Pending bit for line 17 */ 2705 #define EXTI_PR_PR18_Pos (18U) 2706 #define EXTI_PR_PR18_Msk (0x1UL << EXTI_PR_PR18_Pos) /*!< 0x00040000 */ 2707 #define EXTI_PR_PR18 EXTI_PR_PR18_Msk /*!< Pending bit for line 18 */ 2708 #define EXTI_PR_PR19_Pos (19U) 2709 #define EXTI_PR_PR19_Msk (0x1UL << EXTI_PR_PR19_Pos) /*!< 0x00080000 */ 2710 #define EXTI_PR_PR19 EXTI_PR_PR19_Msk /*!< Pending bit for line 19 */ 2711 #define EXTI_PR_PR20_Pos (20U) 2712 #define EXTI_PR_PR20_Msk (0x1UL << EXTI_PR_PR20_Pos) /*!< 0x00100000 */ 2713 #define EXTI_PR_PR20 EXTI_PR_PR20_Msk /*!< Pending bit for line 20 */ 2714 #define EXTI_PR_PR21_Pos (21U) 2715 #define EXTI_PR_PR21_Msk (0x1UL << EXTI_PR_PR21_Pos) /*!< 0x00200000 */ 2716 #define EXTI_PR_PR21 EXTI_PR_PR21_Msk /*!< Pending bit for line 21 */ 2717 #define EXTI_PR_PR22_Pos (22U) 2718 #define EXTI_PR_PR22_Msk (0x1UL << EXTI_PR_PR22_Pos) /*!< 0x00400000 */ 2719 #define EXTI_PR_PR22 EXTI_PR_PR22_Msk /*!< Pending bit for line 22 */ 2720 2721 /* References Defines */ 2722 #define EXTI_PR_PIF0 EXTI_PR_PR0 2723 #define EXTI_PR_PIF1 EXTI_PR_PR1 2724 #define EXTI_PR_PIF2 EXTI_PR_PR2 2725 #define EXTI_PR_PIF3 EXTI_PR_PR3 2726 #define EXTI_PR_PIF4 EXTI_PR_PR4 2727 #define EXTI_PR_PIF5 EXTI_PR_PR5 2728 #define EXTI_PR_PIF6 EXTI_PR_PR6 2729 #define EXTI_PR_PIF7 EXTI_PR_PR7 2730 #define EXTI_PR_PIF8 EXTI_PR_PR8 2731 #define EXTI_PR_PIF9 EXTI_PR_PR9 2732 #define EXTI_PR_PIF10 EXTI_PR_PR10 2733 #define EXTI_PR_PIF11 EXTI_PR_PR11 2734 #define EXTI_PR_PIF12 EXTI_PR_PR12 2735 #define EXTI_PR_PIF13 EXTI_PR_PR13 2736 #define EXTI_PR_PIF14 EXTI_PR_PR14 2737 #define EXTI_PR_PIF15 EXTI_PR_PR15 2738 #define EXTI_PR_PIF16 EXTI_PR_PR16 2739 #define EXTI_PR_PIF17 EXTI_PR_PR17 2740 #define EXTI_PR_PIF18 EXTI_PR_PR18 2741 #define EXTI_PR_PIF19 EXTI_PR_PR19 2742 #define EXTI_PR_PIF20 EXTI_PR_PR20 2743 #define EXTI_PR_PIF21 EXTI_PR_PR21 2744 #define EXTI_PR_PIF22 EXTI_PR_PR22 2745 2746 /******************************************************************************/ 2747 /* */ 2748 /* FLASH, DATA EEPROM and Option Bytes Registers */ 2749 /* (FLASH, DATA_EEPROM, OB) */ 2750 /* */ 2751 /******************************************************************************/ 2752 /* 2753 * @brief Specific device feature definitions (not present on all devices in the STM32L1 series) 2754 */ 2755 #define FLASH_CUT1 2756 2757 /******************* Bit definition for FLASH_ACR register ******************/ 2758 #define FLASH_ACR_LATENCY_Pos (0U) 2759 #define FLASH_ACR_LATENCY_Msk (0x1UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000001 */ 2760 #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk /*!< Latency */ 2761 #define FLASH_ACR_PRFTEN_Pos (1U) 2762 #define FLASH_ACR_PRFTEN_Msk (0x1UL << FLASH_ACR_PRFTEN_Pos) /*!< 0x00000002 */ 2763 #define FLASH_ACR_PRFTEN FLASH_ACR_PRFTEN_Msk /*!< Prefetch Buffer Enable */ 2764 #define FLASH_ACR_ACC64_Pos (2U) 2765 #define FLASH_ACR_ACC64_Msk (0x1UL << FLASH_ACR_ACC64_Pos) /*!< 0x00000004 */ 2766 #define FLASH_ACR_ACC64 FLASH_ACR_ACC64_Msk /*!< Access 64 bits */ 2767 #define FLASH_ACR_SLEEP_PD_Pos (3U) 2768 #define FLASH_ACR_SLEEP_PD_Msk (0x1UL << FLASH_ACR_SLEEP_PD_Pos) /*!< 0x00000008 */ 2769 #define FLASH_ACR_SLEEP_PD FLASH_ACR_SLEEP_PD_Msk /*!< Flash mode during sleep mode */ 2770 #define FLASH_ACR_RUN_PD_Pos (4U) 2771 #define FLASH_ACR_RUN_PD_Msk (0x1UL << FLASH_ACR_RUN_PD_Pos) /*!< 0x00000010 */ 2772 #define FLASH_ACR_RUN_PD FLASH_ACR_RUN_PD_Msk /*!< Flash mode during RUN mode */ 2773 2774 /******************* Bit definition for FLASH_PECR register ******************/ 2775 #define FLASH_PECR_PELOCK_Pos (0U) 2776 #define FLASH_PECR_PELOCK_Msk (0x1UL << FLASH_PECR_PELOCK_Pos) /*!< 0x00000001 */ 2777 #define FLASH_PECR_PELOCK FLASH_PECR_PELOCK_Msk /*!< FLASH_PECR and Flash data Lock */ 2778 #define FLASH_PECR_PRGLOCK_Pos (1U) 2779 #define FLASH_PECR_PRGLOCK_Msk (0x1UL << FLASH_PECR_PRGLOCK_Pos) /*!< 0x00000002 */ 2780 #define FLASH_PECR_PRGLOCK FLASH_PECR_PRGLOCK_Msk /*!< Program matrix Lock */ 2781 #define FLASH_PECR_OPTLOCK_Pos (2U) 2782 #define FLASH_PECR_OPTLOCK_Msk (0x1UL << FLASH_PECR_OPTLOCK_Pos) /*!< 0x00000004 */ 2783 #define FLASH_PECR_OPTLOCK FLASH_PECR_OPTLOCK_Msk /*!< Option byte matrix Lock */ 2784 #define FLASH_PECR_PROG_Pos (3U) 2785 #define FLASH_PECR_PROG_Msk (0x1UL << FLASH_PECR_PROG_Pos) /*!< 0x00000008 */ 2786 #define FLASH_PECR_PROG FLASH_PECR_PROG_Msk /*!< Program matrix selection */ 2787 #define FLASH_PECR_DATA_Pos (4U) 2788 #define FLASH_PECR_DATA_Msk (0x1UL << FLASH_PECR_DATA_Pos) /*!< 0x00000010 */ 2789 #define FLASH_PECR_DATA FLASH_PECR_DATA_Msk /*!< Data matrix selection */ 2790 #define FLASH_PECR_FTDW_Pos (8U) 2791 #define FLASH_PECR_FTDW_Msk (0x1UL << FLASH_PECR_FTDW_Pos) /*!< 0x00000100 */ 2792 #define FLASH_PECR_FTDW FLASH_PECR_FTDW_Msk /*!< Fixed Time Data write for Word/Half Word/Byte programming */ 2793 #define FLASH_PECR_ERASE_Pos (9U) 2794 #define FLASH_PECR_ERASE_Msk (0x1UL << FLASH_PECR_ERASE_Pos) /*!< 0x00000200 */ 2795 #define FLASH_PECR_ERASE FLASH_PECR_ERASE_Msk /*!< Page erasing mode */ 2796 #define FLASH_PECR_FPRG_Pos (10U) 2797 #define FLASH_PECR_FPRG_Msk (0x1UL << FLASH_PECR_FPRG_Pos) /*!< 0x00000400 */ 2798 #define FLASH_PECR_FPRG FLASH_PECR_FPRG_Msk /*!< Fast Page/Half Page programming mode */ 2799 #define FLASH_PECR_EOPIE_Pos (16U) 2800 #define FLASH_PECR_EOPIE_Msk (0x1UL << FLASH_PECR_EOPIE_Pos) /*!< 0x00010000 */ 2801 #define FLASH_PECR_EOPIE FLASH_PECR_EOPIE_Msk /*!< End of programming interrupt */ 2802 #define FLASH_PECR_ERRIE_Pos (17U) 2803 #define FLASH_PECR_ERRIE_Msk (0x1UL << FLASH_PECR_ERRIE_Pos) /*!< 0x00020000 */ 2804 #define FLASH_PECR_ERRIE FLASH_PECR_ERRIE_Msk /*!< Error interrupt */ 2805 #define FLASH_PECR_OBL_LAUNCH_Pos (18U) 2806 #define FLASH_PECR_OBL_LAUNCH_Msk (0x1UL << FLASH_PECR_OBL_LAUNCH_Pos) /*!< 0x00040000 */ 2807 #define FLASH_PECR_OBL_LAUNCH FLASH_PECR_OBL_LAUNCH_Msk /*!< Launch the option byte loading */ 2808 2809 /****************** Bit definition for FLASH_PDKEYR register ******************/ 2810 #define FLASH_PDKEYR_PDKEYR_Pos (0U) 2811 #define FLASH_PDKEYR_PDKEYR_Msk (0xFFFFFFFFUL << FLASH_PDKEYR_PDKEYR_Pos) /*!< 0xFFFFFFFF */ 2812 #define FLASH_PDKEYR_PDKEYR FLASH_PDKEYR_PDKEYR_Msk /*!< FLASH_PEC and data matrix Key */ 2813 2814 /****************** Bit definition for FLASH_PEKEYR register ******************/ 2815 #define FLASH_PEKEYR_PEKEYR_Pos (0U) 2816 #define FLASH_PEKEYR_PEKEYR_Msk (0xFFFFFFFFUL << FLASH_PEKEYR_PEKEYR_Pos) /*!< 0xFFFFFFFF */ 2817 #define FLASH_PEKEYR_PEKEYR FLASH_PEKEYR_PEKEYR_Msk /*!< FLASH_PEC and data matrix Key */ 2818 2819 /****************** Bit definition for FLASH_PRGKEYR register ******************/ 2820 #define FLASH_PRGKEYR_PRGKEYR_Pos (0U) 2821 #define FLASH_PRGKEYR_PRGKEYR_Msk (0xFFFFFFFFUL << FLASH_PRGKEYR_PRGKEYR_Pos) /*!< 0xFFFFFFFF */ 2822 #define FLASH_PRGKEYR_PRGKEYR FLASH_PRGKEYR_PRGKEYR_Msk /*!< Program matrix Key */ 2823 2824 /****************** Bit definition for FLASH_OPTKEYR register ******************/ 2825 #define FLASH_OPTKEYR_OPTKEYR_Pos (0U) 2826 #define FLASH_OPTKEYR_OPTKEYR_Msk (0xFFFFFFFFUL << FLASH_OPTKEYR_OPTKEYR_Pos) /*!< 0xFFFFFFFF */ 2827 #define FLASH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk /*!< Option bytes matrix Key */ 2828 2829 /****************** Bit definition for FLASH_SR register *******************/ 2830 #define FLASH_SR_BSY_Pos (0U) 2831 #define FLASH_SR_BSY_Msk (0x1UL << FLASH_SR_BSY_Pos) /*!< 0x00000001 */ 2832 #define FLASH_SR_BSY FLASH_SR_BSY_Msk /*!< Busy */ 2833 #define FLASH_SR_EOP_Pos (1U) 2834 #define FLASH_SR_EOP_Msk (0x1UL << FLASH_SR_EOP_Pos) /*!< 0x00000002 */ 2835 #define FLASH_SR_EOP FLASH_SR_EOP_Msk /*!< End Of Programming*/ 2836 #define FLASH_SR_ENDHV_Pos (2U) 2837 #define FLASH_SR_ENDHV_Msk (0x1UL << FLASH_SR_ENDHV_Pos) /*!< 0x00000004 */ 2838 #define FLASH_SR_ENDHV FLASH_SR_ENDHV_Msk /*!< End of high voltage */ 2839 #define FLASH_SR_READY_Pos (3U) 2840 #define FLASH_SR_READY_Msk (0x1UL << FLASH_SR_READY_Pos) /*!< 0x00000008 */ 2841 #define FLASH_SR_READY FLASH_SR_READY_Msk /*!< Flash ready after low power mode */ 2842 2843 #define FLASH_SR_WRPERR_Pos (8U) 2844 #define FLASH_SR_WRPERR_Msk (0x1UL << FLASH_SR_WRPERR_Pos) /*!< 0x00000100 */ 2845 #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk /*!< Write protected error */ 2846 #define FLASH_SR_PGAERR_Pos (9U) 2847 #define FLASH_SR_PGAERR_Msk (0x1UL << FLASH_SR_PGAERR_Pos) /*!< 0x00000200 */ 2848 #define FLASH_SR_PGAERR FLASH_SR_PGAERR_Msk /*!< Programming Alignment Error */ 2849 #define FLASH_SR_SIZERR_Pos (10U) 2850 #define FLASH_SR_SIZERR_Msk (0x1UL << FLASH_SR_SIZERR_Pos) /*!< 0x00000400 */ 2851 #define FLASH_SR_SIZERR FLASH_SR_SIZERR_Msk /*!< Size error */ 2852 #define FLASH_SR_OPTVERR_Pos (11U) 2853 #define FLASH_SR_OPTVERR_Msk (0x1UL << FLASH_SR_OPTVERR_Pos) /*!< 0x00000800 */ 2854 #define FLASH_SR_OPTVERR FLASH_SR_OPTVERR_Msk /*!< Option validity error */ 2855 2856 /****************** Bit definition for FLASH_OBR register *******************/ 2857 #define FLASH_OBR_RDPRT_Pos (0U) 2858 #define FLASH_OBR_RDPRT_Msk (0xFFUL << FLASH_OBR_RDPRT_Pos) /*!< 0x000000FF */ 2859 #define FLASH_OBR_RDPRT FLASH_OBR_RDPRT_Msk /*!< Read Protection */ 2860 #define FLASH_OBR_BOR_LEV_Pos (16U) 2861 #define FLASH_OBR_BOR_LEV_Msk (0xFUL << FLASH_OBR_BOR_LEV_Pos) /*!< 0x000F0000 */ 2862 #define FLASH_OBR_BOR_LEV FLASH_OBR_BOR_LEV_Msk /*!< BOR_LEV[3:0] Brown Out Reset Threshold Level*/ 2863 #define FLASH_OBR_USER_Pos (20U) 2864 #define FLASH_OBR_USER_Msk (0x7UL << FLASH_OBR_USER_Pos) /*!< 0x00700000 */ 2865 #define FLASH_OBR_USER FLASH_OBR_USER_Msk /*!< User Option Bytes */ 2866 #define FLASH_OBR_IWDG_SW_Pos (20U) 2867 #define FLASH_OBR_IWDG_SW_Msk (0x1UL << FLASH_OBR_IWDG_SW_Pos) /*!< 0x00100000 */ 2868 #define FLASH_OBR_IWDG_SW FLASH_OBR_IWDG_SW_Msk /*!< IWDG_SW */ 2869 #define FLASH_OBR_nRST_STOP_Pos (21U) 2870 #define FLASH_OBR_nRST_STOP_Msk (0x1UL << FLASH_OBR_nRST_STOP_Pos) /*!< 0x00200000 */ 2871 #define FLASH_OBR_nRST_STOP FLASH_OBR_nRST_STOP_Msk /*!< nRST_STOP */ 2872 #define FLASH_OBR_nRST_STDBY_Pos (22U) 2873 #define FLASH_OBR_nRST_STDBY_Msk (0x1UL << FLASH_OBR_nRST_STDBY_Pos) /*!< 0x00400000 */ 2874 #define FLASH_OBR_nRST_STDBY FLASH_OBR_nRST_STDBY_Msk /*!< nRST_STDBY */ 2875 2876 /****************** Bit definition for FLASH_WRPR register ******************/ 2877 #define FLASH_WRPR1_WRP_Pos (0U) 2878 #define FLASH_WRPR1_WRP_Msk (0xFFFFFFFFUL << FLASH_WRPR1_WRP_Pos) /*!< 0xFFFFFFFF */ 2879 #define FLASH_WRPR1_WRP FLASH_WRPR1_WRP_Msk /*!< Write Protect sectors 0 to 31 */ 2880 2881 /******************************************************************************/ 2882 /* */ 2883 /* General Purpose I/O */ 2884 /* */ 2885 /******************************************************************************/ 2886 /****************** Bits definition for GPIO_MODER register *****************/ 2887 #define GPIO_MODER_MODER0_Pos (0U) 2888 #define GPIO_MODER_MODER0_Msk (0x3UL << GPIO_MODER_MODER0_Pos) /*!< 0x00000003 */ 2889 #define GPIO_MODER_MODER0 GPIO_MODER_MODER0_Msk 2890 #define GPIO_MODER_MODER0_0 (0x1UL << GPIO_MODER_MODER0_Pos) /*!< 0x00000001 */ 2891 #define GPIO_MODER_MODER0_1 (0x2UL << GPIO_MODER_MODER0_Pos) /*!< 0x00000002 */ 2892 2893 #define GPIO_MODER_MODER1_Pos (2U) 2894 #define GPIO_MODER_MODER1_Msk (0x3UL << GPIO_MODER_MODER1_Pos) /*!< 0x0000000C */ 2895 #define GPIO_MODER_MODER1 GPIO_MODER_MODER1_Msk 2896 #define GPIO_MODER_MODER1_0 (0x1UL << GPIO_MODER_MODER1_Pos) /*!< 0x00000004 */ 2897 #define GPIO_MODER_MODER1_1 (0x2UL << GPIO_MODER_MODER1_Pos) /*!< 0x00000008 */ 2898 2899 #define GPIO_MODER_MODER2_Pos (4U) 2900 #define GPIO_MODER_MODER2_Msk (0x3UL << GPIO_MODER_MODER2_Pos) /*!< 0x00000030 */ 2901 #define GPIO_MODER_MODER2 GPIO_MODER_MODER2_Msk 2902 #define GPIO_MODER_MODER2_0 (0x1UL << GPIO_MODER_MODER2_Pos) /*!< 0x00000010 */ 2903 #define GPIO_MODER_MODER2_1 (0x2UL << GPIO_MODER_MODER2_Pos) /*!< 0x00000020 */ 2904 2905 #define GPIO_MODER_MODER3_Pos (6U) 2906 #define GPIO_MODER_MODER3_Msk (0x3UL << GPIO_MODER_MODER3_Pos) /*!< 0x000000C0 */ 2907 #define GPIO_MODER_MODER3 GPIO_MODER_MODER3_Msk 2908 #define GPIO_MODER_MODER3_0 (0x1UL << GPIO_MODER_MODER3_Pos) /*!< 0x00000040 */ 2909 #define GPIO_MODER_MODER3_1 (0x2UL << GPIO_MODER_MODER3_Pos) /*!< 0x00000080 */ 2910 2911 #define GPIO_MODER_MODER4_Pos (8U) 2912 #define GPIO_MODER_MODER4_Msk (0x3UL << GPIO_MODER_MODER4_Pos) /*!< 0x00000300 */ 2913 #define GPIO_MODER_MODER4 GPIO_MODER_MODER4_Msk 2914 #define GPIO_MODER_MODER4_0 (0x1UL << GPIO_MODER_MODER4_Pos) /*!< 0x00000100 */ 2915 #define GPIO_MODER_MODER4_1 (0x2UL << GPIO_MODER_MODER4_Pos) /*!< 0x00000200 */ 2916 2917 #define GPIO_MODER_MODER5_Pos (10U) 2918 #define GPIO_MODER_MODER5_Msk (0x3UL << GPIO_MODER_MODER5_Pos) /*!< 0x00000C00 */ 2919 #define GPIO_MODER_MODER5 GPIO_MODER_MODER5_Msk 2920 #define GPIO_MODER_MODER5_0 (0x1UL << GPIO_MODER_MODER5_Pos) /*!< 0x00000400 */ 2921 #define GPIO_MODER_MODER5_1 (0x2UL << GPIO_MODER_MODER5_Pos) /*!< 0x00000800 */ 2922 2923 #define GPIO_MODER_MODER6_Pos (12U) 2924 #define GPIO_MODER_MODER6_Msk (0x3UL << GPIO_MODER_MODER6_Pos) /*!< 0x00003000 */ 2925 #define GPIO_MODER_MODER6 GPIO_MODER_MODER6_Msk 2926 #define GPIO_MODER_MODER6_0 (0x1UL << GPIO_MODER_MODER6_Pos) /*!< 0x00001000 */ 2927 #define GPIO_MODER_MODER6_1 (0x2UL << GPIO_MODER_MODER6_Pos) /*!< 0x00002000 */ 2928 2929 #define GPIO_MODER_MODER7_Pos (14U) 2930 #define GPIO_MODER_MODER7_Msk (0x3UL << GPIO_MODER_MODER7_Pos) /*!< 0x0000C000 */ 2931 #define GPIO_MODER_MODER7 GPIO_MODER_MODER7_Msk 2932 #define GPIO_MODER_MODER7_0 (0x1UL << GPIO_MODER_MODER7_Pos) /*!< 0x00004000 */ 2933 #define GPIO_MODER_MODER7_1 (0x2UL << GPIO_MODER_MODER7_Pos) /*!< 0x00008000 */ 2934 2935 #define GPIO_MODER_MODER8_Pos (16U) 2936 #define GPIO_MODER_MODER8_Msk (0x3UL << GPIO_MODER_MODER8_Pos) /*!< 0x00030000 */ 2937 #define GPIO_MODER_MODER8 GPIO_MODER_MODER8_Msk 2938 #define GPIO_MODER_MODER8_0 (0x1UL << GPIO_MODER_MODER8_Pos) /*!< 0x00010000 */ 2939 #define GPIO_MODER_MODER8_1 (0x2UL << GPIO_MODER_MODER8_Pos) /*!< 0x00020000 */ 2940 2941 #define GPIO_MODER_MODER9_Pos (18U) 2942 #define GPIO_MODER_MODER9_Msk (0x3UL << GPIO_MODER_MODER9_Pos) /*!< 0x000C0000 */ 2943 #define GPIO_MODER_MODER9 GPIO_MODER_MODER9_Msk 2944 #define GPIO_MODER_MODER9_0 (0x1UL << GPIO_MODER_MODER9_Pos) /*!< 0x00040000 */ 2945 #define GPIO_MODER_MODER9_1 (0x2UL << GPIO_MODER_MODER9_Pos) /*!< 0x00080000 */ 2946 2947 #define GPIO_MODER_MODER10_Pos (20U) 2948 #define GPIO_MODER_MODER10_Msk (0x3UL << GPIO_MODER_MODER10_Pos) /*!< 0x00300000 */ 2949 #define GPIO_MODER_MODER10 GPIO_MODER_MODER10_Msk 2950 #define GPIO_MODER_MODER10_0 (0x1UL << GPIO_MODER_MODER10_Pos) /*!< 0x00100000 */ 2951 #define GPIO_MODER_MODER10_1 (0x2UL << GPIO_MODER_MODER10_Pos) /*!< 0x00200000 */ 2952 2953 #define GPIO_MODER_MODER11_Pos (22U) 2954 #define GPIO_MODER_MODER11_Msk (0x3UL << GPIO_MODER_MODER11_Pos) /*!< 0x00C00000 */ 2955 #define GPIO_MODER_MODER11 GPIO_MODER_MODER11_Msk 2956 #define GPIO_MODER_MODER11_0 (0x1UL << GPIO_MODER_MODER11_Pos) /*!< 0x00400000 */ 2957 #define GPIO_MODER_MODER11_1 (0x2UL << GPIO_MODER_MODER11_Pos) /*!< 0x00800000 */ 2958 2959 #define GPIO_MODER_MODER12_Pos (24U) 2960 #define GPIO_MODER_MODER12_Msk (0x3UL << GPIO_MODER_MODER12_Pos) /*!< 0x03000000 */ 2961 #define GPIO_MODER_MODER12 GPIO_MODER_MODER12_Msk 2962 #define GPIO_MODER_MODER12_0 (0x1UL << GPIO_MODER_MODER12_Pos) /*!< 0x01000000 */ 2963 #define GPIO_MODER_MODER12_1 (0x2UL << GPIO_MODER_MODER12_Pos) /*!< 0x02000000 */ 2964 2965 #define GPIO_MODER_MODER13_Pos (26U) 2966 #define GPIO_MODER_MODER13_Msk (0x3UL << GPIO_MODER_MODER13_Pos) /*!< 0x0C000000 */ 2967 #define GPIO_MODER_MODER13 GPIO_MODER_MODER13_Msk 2968 #define GPIO_MODER_MODER13_0 (0x1UL << GPIO_MODER_MODER13_Pos) /*!< 0x04000000 */ 2969 #define GPIO_MODER_MODER13_1 (0x2UL << GPIO_MODER_MODER13_Pos) /*!< 0x08000000 */ 2970 2971 #define GPIO_MODER_MODER14_Pos (28U) 2972 #define GPIO_MODER_MODER14_Msk (0x3UL << GPIO_MODER_MODER14_Pos) /*!< 0x30000000 */ 2973 #define GPIO_MODER_MODER14 GPIO_MODER_MODER14_Msk 2974 #define GPIO_MODER_MODER14_0 (0x1UL << GPIO_MODER_MODER14_Pos) /*!< 0x10000000 */ 2975 #define GPIO_MODER_MODER14_1 (0x2UL << GPIO_MODER_MODER14_Pos) /*!< 0x20000000 */ 2976 2977 #define GPIO_MODER_MODER15_Pos (30U) 2978 #define GPIO_MODER_MODER15_Msk (0x3UL << GPIO_MODER_MODER15_Pos) /*!< 0xC0000000 */ 2979 #define GPIO_MODER_MODER15 GPIO_MODER_MODER15_Msk 2980 #define GPIO_MODER_MODER15_0 (0x1UL << GPIO_MODER_MODER15_Pos) /*!< 0x40000000 */ 2981 #define GPIO_MODER_MODER15_1 (0x2UL << GPIO_MODER_MODER15_Pos) /*!< 0x80000000 */ 2982 2983 /****************** Bits definition for GPIO_OTYPER register ****************/ 2984 #define GPIO_OTYPER_OT_0 (0x00000001U) 2985 #define GPIO_OTYPER_OT_1 (0x00000002U) 2986 #define GPIO_OTYPER_OT_2 (0x00000004U) 2987 #define GPIO_OTYPER_OT_3 (0x00000008U) 2988 #define GPIO_OTYPER_OT_4 (0x00000010U) 2989 #define GPIO_OTYPER_OT_5 (0x00000020U) 2990 #define GPIO_OTYPER_OT_6 (0x00000040U) 2991 #define GPIO_OTYPER_OT_7 (0x00000080U) 2992 #define GPIO_OTYPER_OT_8 (0x00000100U) 2993 #define GPIO_OTYPER_OT_9 (0x00000200U) 2994 #define GPIO_OTYPER_OT_10 (0x00000400U) 2995 #define GPIO_OTYPER_OT_11 (0x00000800U) 2996 #define GPIO_OTYPER_OT_12 (0x00001000U) 2997 #define GPIO_OTYPER_OT_13 (0x00002000U) 2998 #define GPIO_OTYPER_OT_14 (0x00004000U) 2999 #define GPIO_OTYPER_OT_15 (0x00008000U) 3000 3001 /****************** Bits definition for GPIO_OSPEEDR register ***************/ 3002 #define GPIO_OSPEEDER_OSPEEDR0_Pos (0U) 3003 #define GPIO_OSPEEDER_OSPEEDR0_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR0_Pos) /*!< 0x00000003 */ 3004 #define GPIO_OSPEEDER_OSPEEDR0 GPIO_OSPEEDER_OSPEEDR0_Msk 3005 #define GPIO_OSPEEDER_OSPEEDR0_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR0_Pos) /*!< 0x00000001 */ 3006 #define GPIO_OSPEEDER_OSPEEDR0_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR0_Pos) /*!< 0x00000002 */ 3007 3008 #define GPIO_OSPEEDER_OSPEEDR1_Pos (2U) 3009 #define GPIO_OSPEEDER_OSPEEDR1_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR1_Pos) /*!< 0x0000000C */ 3010 #define GPIO_OSPEEDER_OSPEEDR1 GPIO_OSPEEDER_OSPEEDR1_Msk 3011 #define GPIO_OSPEEDER_OSPEEDR1_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR1_Pos) /*!< 0x00000004 */ 3012 #define GPIO_OSPEEDER_OSPEEDR1_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR1_Pos) /*!< 0x00000008 */ 3013 3014 #define GPIO_OSPEEDER_OSPEEDR2_Pos (4U) 3015 #define GPIO_OSPEEDER_OSPEEDR2_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR2_Pos) /*!< 0x00000030 */ 3016 #define GPIO_OSPEEDER_OSPEEDR2 GPIO_OSPEEDER_OSPEEDR2_Msk 3017 #define GPIO_OSPEEDER_OSPEEDR2_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR2_Pos) /*!< 0x00000010 */ 3018 #define GPIO_OSPEEDER_OSPEEDR2_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR2_Pos) /*!< 0x00000020 */ 3019 3020 #define GPIO_OSPEEDER_OSPEEDR3_Pos (6U) 3021 #define GPIO_OSPEEDER_OSPEEDR3_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR3_Pos) /*!< 0x000000C0 */ 3022 #define GPIO_OSPEEDER_OSPEEDR3 GPIO_OSPEEDER_OSPEEDR3_Msk 3023 #define GPIO_OSPEEDER_OSPEEDR3_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR3_Pos) /*!< 0x00000040 */ 3024 #define GPIO_OSPEEDER_OSPEEDR3_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR3_Pos) /*!< 0x00000080 */ 3025 3026 #define GPIO_OSPEEDER_OSPEEDR4_Pos (8U) 3027 #define GPIO_OSPEEDER_OSPEEDR4_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR4_Pos) /*!< 0x00000300 */ 3028 #define GPIO_OSPEEDER_OSPEEDR4 GPIO_OSPEEDER_OSPEEDR4_Msk 3029 #define GPIO_OSPEEDER_OSPEEDR4_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR4_Pos) /*!< 0x00000100 */ 3030 #define GPIO_OSPEEDER_OSPEEDR4_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR4_Pos) /*!< 0x00000200 */ 3031 3032 #define GPIO_OSPEEDER_OSPEEDR5_Pos (10U) 3033 #define GPIO_OSPEEDER_OSPEEDR5_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR5_Pos) /*!< 0x00000C00 */ 3034 #define GPIO_OSPEEDER_OSPEEDR5 GPIO_OSPEEDER_OSPEEDR5_Msk 3035 #define GPIO_OSPEEDER_OSPEEDR5_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR5_Pos) /*!< 0x00000400 */ 3036 #define GPIO_OSPEEDER_OSPEEDR5_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR5_Pos) /*!< 0x00000800 */ 3037 3038 #define GPIO_OSPEEDER_OSPEEDR6_Pos (12U) 3039 #define GPIO_OSPEEDER_OSPEEDR6_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR6_Pos) /*!< 0x00003000 */ 3040 #define GPIO_OSPEEDER_OSPEEDR6 GPIO_OSPEEDER_OSPEEDR6_Msk 3041 #define GPIO_OSPEEDER_OSPEEDR6_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR6_Pos) /*!< 0x00001000 */ 3042 #define GPIO_OSPEEDER_OSPEEDR6_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR6_Pos) /*!< 0x00002000 */ 3043 3044 #define GPIO_OSPEEDER_OSPEEDR7_Pos (14U) 3045 #define GPIO_OSPEEDER_OSPEEDR7_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR7_Pos) /*!< 0x0000C000 */ 3046 #define GPIO_OSPEEDER_OSPEEDR7 GPIO_OSPEEDER_OSPEEDR7_Msk 3047 #define GPIO_OSPEEDER_OSPEEDR7_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR7_Pos) /*!< 0x00004000 */ 3048 #define GPIO_OSPEEDER_OSPEEDR7_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR7_Pos) /*!< 0x00008000 */ 3049 3050 #define GPIO_OSPEEDER_OSPEEDR8_Pos (16U) 3051 #define GPIO_OSPEEDER_OSPEEDR8_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR8_Pos) /*!< 0x00030000 */ 3052 #define GPIO_OSPEEDER_OSPEEDR8 GPIO_OSPEEDER_OSPEEDR8_Msk 3053 #define GPIO_OSPEEDER_OSPEEDR8_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR8_Pos) /*!< 0x00010000 */ 3054 #define GPIO_OSPEEDER_OSPEEDR8_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR8_Pos) /*!< 0x00020000 */ 3055 3056 #define GPIO_OSPEEDER_OSPEEDR9_Pos (18U) 3057 #define GPIO_OSPEEDER_OSPEEDR9_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR9_Pos) /*!< 0x000C0000 */ 3058 #define GPIO_OSPEEDER_OSPEEDR9 GPIO_OSPEEDER_OSPEEDR9_Msk 3059 #define GPIO_OSPEEDER_OSPEEDR9_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR9_Pos) /*!< 0x00040000 */ 3060 #define GPIO_OSPEEDER_OSPEEDR9_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR9_Pos) /*!< 0x00080000 */ 3061 3062 #define GPIO_OSPEEDER_OSPEEDR10_Pos (20U) 3063 #define GPIO_OSPEEDER_OSPEEDR10_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR10_Pos) /*!< 0x00300000 */ 3064 #define GPIO_OSPEEDER_OSPEEDR10 GPIO_OSPEEDER_OSPEEDR10_Msk 3065 #define GPIO_OSPEEDER_OSPEEDR10_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR10_Pos) /*!< 0x00100000 */ 3066 #define GPIO_OSPEEDER_OSPEEDR10_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR10_Pos) /*!< 0x00200000 */ 3067 3068 #define GPIO_OSPEEDER_OSPEEDR11_Pos (22U) 3069 #define GPIO_OSPEEDER_OSPEEDR11_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR11_Pos) /*!< 0x00C00000 */ 3070 #define GPIO_OSPEEDER_OSPEEDR11 GPIO_OSPEEDER_OSPEEDR11_Msk 3071 #define GPIO_OSPEEDER_OSPEEDR11_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR11_Pos) /*!< 0x00400000 */ 3072 #define GPIO_OSPEEDER_OSPEEDR11_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR11_Pos) /*!< 0x00800000 */ 3073 3074 #define GPIO_OSPEEDER_OSPEEDR12_Pos (24U) 3075 #define GPIO_OSPEEDER_OSPEEDR12_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR12_Pos) /*!< 0x03000000 */ 3076 #define GPIO_OSPEEDER_OSPEEDR12 GPIO_OSPEEDER_OSPEEDR12_Msk 3077 #define GPIO_OSPEEDER_OSPEEDR12_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR12_Pos) /*!< 0x01000000 */ 3078 #define GPIO_OSPEEDER_OSPEEDR12_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR12_Pos) /*!< 0x02000000 */ 3079 3080 #define GPIO_OSPEEDER_OSPEEDR13_Pos (26U) 3081 #define GPIO_OSPEEDER_OSPEEDR13_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR13_Pos) /*!< 0x0C000000 */ 3082 #define GPIO_OSPEEDER_OSPEEDR13 GPIO_OSPEEDER_OSPEEDR13_Msk 3083 #define GPIO_OSPEEDER_OSPEEDR13_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR13_Pos) /*!< 0x04000000 */ 3084 #define GPIO_OSPEEDER_OSPEEDR13_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR13_Pos) /*!< 0x08000000 */ 3085 3086 #define GPIO_OSPEEDER_OSPEEDR14_Pos (28U) 3087 #define GPIO_OSPEEDER_OSPEEDR14_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR14_Pos) /*!< 0x30000000 */ 3088 #define GPIO_OSPEEDER_OSPEEDR14 GPIO_OSPEEDER_OSPEEDR14_Msk 3089 #define GPIO_OSPEEDER_OSPEEDR14_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR14_Pos) /*!< 0x10000000 */ 3090 #define GPIO_OSPEEDER_OSPEEDR14_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR14_Pos) /*!< 0x20000000 */ 3091 3092 #define GPIO_OSPEEDER_OSPEEDR15_Pos (30U) 3093 #define GPIO_OSPEEDER_OSPEEDR15_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR15_Pos) /*!< 0xC0000000 */ 3094 #define GPIO_OSPEEDER_OSPEEDR15 GPIO_OSPEEDER_OSPEEDR15_Msk 3095 #define GPIO_OSPEEDER_OSPEEDR15_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR15_Pos) /*!< 0x40000000 */ 3096 #define GPIO_OSPEEDER_OSPEEDR15_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR15_Pos) /*!< 0x80000000 */ 3097 3098 /****************** Bits definition for GPIO_PUPDR register *****************/ 3099 #define GPIO_PUPDR_PUPDR0_Pos (0U) 3100 #define GPIO_PUPDR_PUPDR0_Msk (0x3UL << GPIO_PUPDR_PUPDR0_Pos) /*!< 0x00000003 */ 3101 #define GPIO_PUPDR_PUPDR0 GPIO_PUPDR_PUPDR0_Msk 3102 #define GPIO_PUPDR_PUPDR0_0 (0x1UL << GPIO_PUPDR_PUPDR0_Pos) /*!< 0x00000001 */ 3103 #define GPIO_PUPDR_PUPDR0_1 (0x2UL << GPIO_PUPDR_PUPDR0_Pos) /*!< 0x00000002 */ 3104 3105 #define GPIO_PUPDR_PUPDR1_Pos (2U) 3106 #define GPIO_PUPDR_PUPDR1_Msk (0x3UL << GPIO_PUPDR_PUPDR1_Pos) /*!< 0x0000000C */ 3107 #define GPIO_PUPDR_PUPDR1 GPIO_PUPDR_PUPDR1_Msk 3108 #define GPIO_PUPDR_PUPDR1_0 (0x1UL << GPIO_PUPDR_PUPDR1_Pos) /*!< 0x00000004 */ 3109 #define GPIO_PUPDR_PUPDR1_1 (0x2UL << GPIO_PUPDR_PUPDR1_Pos) /*!< 0x00000008 */ 3110 3111 #define GPIO_PUPDR_PUPDR2_Pos (4U) 3112 #define GPIO_PUPDR_PUPDR2_Msk (0x3UL << GPIO_PUPDR_PUPDR2_Pos) /*!< 0x00000030 */ 3113 #define GPIO_PUPDR_PUPDR2 GPIO_PUPDR_PUPDR2_Msk 3114 #define GPIO_PUPDR_PUPDR2_0 (0x1UL << GPIO_PUPDR_PUPDR2_Pos) /*!< 0x00000010 */ 3115 #define GPIO_PUPDR_PUPDR2_1 (0x2UL << GPIO_PUPDR_PUPDR2_Pos) /*!< 0x00000020 */ 3116 3117 #define GPIO_PUPDR_PUPDR3_Pos (6U) 3118 #define GPIO_PUPDR_PUPDR3_Msk (0x3UL << GPIO_PUPDR_PUPDR3_Pos) /*!< 0x000000C0 */ 3119 #define GPIO_PUPDR_PUPDR3 GPIO_PUPDR_PUPDR3_Msk 3120 #define GPIO_PUPDR_PUPDR3_0 (0x1UL << GPIO_PUPDR_PUPDR3_Pos) /*!< 0x00000040 */ 3121 #define GPIO_PUPDR_PUPDR3_1 (0x2UL << GPIO_PUPDR_PUPDR3_Pos) /*!< 0x00000080 */ 3122 3123 #define GPIO_PUPDR_PUPDR4_Pos (8U) 3124 #define GPIO_PUPDR_PUPDR4_Msk (0x3UL << GPIO_PUPDR_PUPDR4_Pos) /*!< 0x00000300 */ 3125 #define GPIO_PUPDR_PUPDR4 GPIO_PUPDR_PUPDR4_Msk 3126 #define GPIO_PUPDR_PUPDR4_0 (0x1UL << GPIO_PUPDR_PUPDR4_Pos) /*!< 0x00000100 */ 3127 #define GPIO_PUPDR_PUPDR4_1 (0x2UL << GPIO_PUPDR_PUPDR4_Pos) /*!< 0x00000200 */ 3128 3129 #define GPIO_PUPDR_PUPDR5_Pos (10U) 3130 #define GPIO_PUPDR_PUPDR5_Msk (0x3UL << GPIO_PUPDR_PUPDR5_Pos) /*!< 0x00000C00 */ 3131 #define GPIO_PUPDR_PUPDR5 GPIO_PUPDR_PUPDR5_Msk 3132 #define GPIO_PUPDR_PUPDR5_0 (0x1UL << GPIO_PUPDR_PUPDR5_Pos) /*!< 0x00000400 */ 3133 #define GPIO_PUPDR_PUPDR5_1 (0x2UL << GPIO_PUPDR_PUPDR5_Pos) /*!< 0x00000800 */ 3134 3135 #define GPIO_PUPDR_PUPDR6_Pos (12U) 3136 #define GPIO_PUPDR_PUPDR6_Msk (0x3UL << GPIO_PUPDR_PUPDR6_Pos) /*!< 0x00003000 */ 3137 #define GPIO_PUPDR_PUPDR6 GPIO_PUPDR_PUPDR6_Msk 3138 #define GPIO_PUPDR_PUPDR6_0 (0x1UL << GPIO_PUPDR_PUPDR6_Pos) /*!< 0x00001000 */ 3139 #define GPIO_PUPDR_PUPDR6_1 (0x2UL << GPIO_PUPDR_PUPDR6_Pos) /*!< 0x00002000 */ 3140 3141 #define GPIO_PUPDR_PUPDR7_Pos (14U) 3142 #define GPIO_PUPDR_PUPDR7_Msk (0x3UL << GPIO_PUPDR_PUPDR7_Pos) /*!< 0x0000C000 */ 3143 #define GPIO_PUPDR_PUPDR7 GPIO_PUPDR_PUPDR7_Msk 3144 #define GPIO_PUPDR_PUPDR7_0 (0x1UL << GPIO_PUPDR_PUPDR7_Pos) /*!< 0x00004000 */ 3145 #define GPIO_PUPDR_PUPDR7_1 (0x2UL << GPIO_PUPDR_PUPDR7_Pos) /*!< 0x00008000 */ 3146 3147 #define GPIO_PUPDR_PUPDR8_Pos (16U) 3148 #define GPIO_PUPDR_PUPDR8_Msk (0x3UL << GPIO_PUPDR_PUPDR8_Pos) /*!< 0x00030000 */ 3149 #define GPIO_PUPDR_PUPDR8 GPIO_PUPDR_PUPDR8_Msk 3150 #define GPIO_PUPDR_PUPDR8_0 (0x1UL << GPIO_PUPDR_PUPDR8_Pos) /*!< 0x00010000 */ 3151 #define GPIO_PUPDR_PUPDR8_1 (0x2UL << GPIO_PUPDR_PUPDR8_Pos) /*!< 0x00020000 */ 3152 3153 #define GPIO_PUPDR_PUPDR9_Pos (18U) 3154 #define GPIO_PUPDR_PUPDR9_Msk (0x3UL << GPIO_PUPDR_PUPDR9_Pos) /*!< 0x000C0000 */ 3155 #define GPIO_PUPDR_PUPDR9 GPIO_PUPDR_PUPDR9_Msk 3156 #define GPIO_PUPDR_PUPDR9_0 (0x1UL << GPIO_PUPDR_PUPDR9_Pos) /*!< 0x00040000 */ 3157 #define GPIO_PUPDR_PUPDR9_1 (0x2UL << GPIO_PUPDR_PUPDR9_Pos) /*!< 0x00080000 */ 3158 3159 #define GPIO_PUPDR_PUPDR10_Pos (20U) 3160 #define GPIO_PUPDR_PUPDR10_Msk (0x3UL << GPIO_PUPDR_PUPDR10_Pos) /*!< 0x00300000 */ 3161 #define GPIO_PUPDR_PUPDR10 GPIO_PUPDR_PUPDR10_Msk 3162 #define GPIO_PUPDR_PUPDR10_0 (0x1UL << GPIO_PUPDR_PUPDR10_Pos) /*!< 0x00100000 */ 3163 #define GPIO_PUPDR_PUPDR10_1 (0x2UL << GPIO_PUPDR_PUPDR10_Pos) /*!< 0x00200000 */ 3164 3165 #define GPIO_PUPDR_PUPDR11_Pos (22U) 3166 #define GPIO_PUPDR_PUPDR11_Msk (0x3UL << GPIO_PUPDR_PUPDR11_Pos) /*!< 0x00C00000 */ 3167 #define GPIO_PUPDR_PUPDR11 GPIO_PUPDR_PUPDR11_Msk 3168 #define GPIO_PUPDR_PUPDR11_0 (0x1UL << GPIO_PUPDR_PUPDR11_Pos) /*!< 0x00400000 */ 3169 #define GPIO_PUPDR_PUPDR11_1 (0x2UL << GPIO_PUPDR_PUPDR11_Pos) /*!< 0x00800000 */ 3170 3171 #define GPIO_PUPDR_PUPDR12_Pos (24U) 3172 #define GPIO_PUPDR_PUPDR12_Msk (0x3UL << GPIO_PUPDR_PUPDR12_Pos) /*!< 0x03000000 */ 3173 #define GPIO_PUPDR_PUPDR12 GPIO_PUPDR_PUPDR12_Msk 3174 #define GPIO_PUPDR_PUPDR12_0 (0x1UL << GPIO_PUPDR_PUPDR12_Pos) /*!< 0x01000000 */ 3175 #define GPIO_PUPDR_PUPDR12_1 (0x2UL << GPIO_PUPDR_PUPDR12_Pos) /*!< 0x02000000 */ 3176 3177 #define GPIO_PUPDR_PUPDR13_Pos (26U) 3178 #define GPIO_PUPDR_PUPDR13_Msk (0x3UL << GPIO_PUPDR_PUPDR13_Pos) /*!< 0x0C000000 */ 3179 #define GPIO_PUPDR_PUPDR13 GPIO_PUPDR_PUPDR13_Msk 3180 #define GPIO_PUPDR_PUPDR13_0 (0x1UL << GPIO_PUPDR_PUPDR13_Pos) /*!< 0x04000000 */ 3181 #define GPIO_PUPDR_PUPDR13_1 (0x2UL << GPIO_PUPDR_PUPDR13_Pos) /*!< 0x08000000 */ 3182 3183 #define GPIO_PUPDR_PUPDR14_Pos (28U) 3184 #define GPIO_PUPDR_PUPDR14_Msk (0x3UL << GPIO_PUPDR_PUPDR14_Pos) /*!< 0x30000000 */ 3185 #define GPIO_PUPDR_PUPDR14 GPIO_PUPDR_PUPDR14_Msk 3186 #define GPIO_PUPDR_PUPDR14_0 (0x1UL << GPIO_PUPDR_PUPDR14_Pos) /*!< 0x10000000 */ 3187 #define GPIO_PUPDR_PUPDR14_1 (0x2UL << GPIO_PUPDR_PUPDR14_Pos) /*!< 0x20000000 */ 3188 #define GPIO_PUPDR_PUPDR15_Pos (30U) 3189 #define GPIO_PUPDR_PUPDR15_Msk (0x3UL << GPIO_PUPDR_PUPDR15_Pos) /*!< 0xC0000000 */ 3190 #define GPIO_PUPDR_PUPDR15 GPIO_PUPDR_PUPDR15_Msk 3191 #define GPIO_PUPDR_PUPDR15_0 (0x1UL << GPIO_PUPDR_PUPDR15_Pos) /*!< 0x40000000 */ 3192 #define GPIO_PUPDR_PUPDR15_1 (0x2UL << GPIO_PUPDR_PUPDR15_Pos) /*!< 0x80000000 */ 3193 3194 /****************** Bits definition for GPIO_IDR register *******************/ 3195 #define GPIO_IDR_IDR_0 (0x00000001U) 3196 #define GPIO_IDR_IDR_1 (0x00000002U) 3197 #define GPIO_IDR_IDR_2 (0x00000004U) 3198 #define GPIO_IDR_IDR_3 (0x00000008U) 3199 #define GPIO_IDR_IDR_4 (0x00000010U) 3200 #define GPIO_IDR_IDR_5 (0x00000020U) 3201 #define GPIO_IDR_IDR_6 (0x00000040U) 3202 #define GPIO_IDR_IDR_7 (0x00000080U) 3203 #define GPIO_IDR_IDR_8 (0x00000100U) 3204 #define GPIO_IDR_IDR_9 (0x00000200U) 3205 #define GPIO_IDR_IDR_10 (0x00000400U) 3206 #define GPIO_IDR_IDR_11 (0x00000800U) 3207 #define GPIO_IDR_IDR_12 (0x00001000U) 3208 #define GPIO_IDR_IDR_13 (0x00002000U) 3209 #define GPIO_IDR_IDR_14 (0x00004000U) 3210 #define GPIO_IDR_IDR_15 (0x00008000U) 3211 3212 /****************** Bits definition for GPIO_ODR register *******************/ 3213 #define GPIO_ODR_ODR_0 (0x00000001U) 3214 #define GPIO_ODR_ODR_1 (0x00000002U) 3215 #define GPIO_ODR_ODR_2 (0x00000004U) 3216 #define GPIO_ODR_ODR_3 (0x00000008U) 3217 #define GPIO_ODR_ODR_4 (0x00000010U) 3218 #define GPIO_ODR_ODR_5 (0x00000020U) 3219 #define GPIO_ODR_ODR_6 (0x00000040U) 3220 #define GPIO_ODR_ODR_7 (0x00000080U) 3221 #define GPIO_ODR_ODR_8 (0x00000100U) 3222 #define GPIO_ODR_ODR_9 (0x00000200U) 3223 #define GPIO_ODR_ODR_10 (0x00000400U) 3224 #define GPIO_ODR_ODR_11 (0x00000800U) 3225 #define GPIO_ODR_ODR_12 (0x00001000U) 3226 #define GPIO_ODR_ODR_13 (0x00002000U) 3227 #define GPIO_ODR_ODR_14 (0x00004000U) 3228 #define GPIO_ODR_ODR_15 (0x00008000U) 3229 3230 /****************** Bits definition for GPIO_BSRR register ******************/ 3231 #define GPIO_BSRR_BS_0 (0x00000001U) 3232 #define GPIO_BSRR_BS_1 (0x00000002U) 3233 #define GPIO_BSRR_BS_2 (0x00000004U) 3234 #define GPIO_BSRR_BS_3 (0x00000008U) 3235 #define GPIO_BSRR_BS_4 (0x00000010U) 3236 #define GPIO_BSRR_BS_5 (0x00000020U) 3237 #define GPIO_BSRR_BS_6 (0x00000040U) 3238 #define GPIO_BSRR_BS_7 (0x00000080U) 3239 #define GPIO_BSRR_BS_8 (0x00000100U) 3240 #define GPIO_BSRR_BS_9 (0x00000200U) 3241 #define GPIO_BSRR_BS_10 (0x00000400U) 3242 #define GPIO_BSRR_BS_11 (0x00000800U) 3243 #define GPIO_BSRR_BS_12 (0x00001000U) 3244 #define GPIO_BSRR_BS_13 (0x00002000U) 3245 #define GPIO_BSRR_BS_14 (0x00004000U) 3246 #define GPIO_BSRR_BS_15 (0x00008000U) 3247 #define GPIO_BSRR_BR_0 (0x00010000U) 3248 #define GPIO_BSRR_BR_1 (0x00020000U) 3249 #define GPIO_BSRR_BR_2 (0x00040000U) 3250 #define GPIO_BSRR_BR_3 (0x00080000U) 3251 #define GPIO_BSRR_BR_4 (0x00100000U) 3252 #define GPIO_BSRR_BR_5 (0x00200000U) 3253 #define GPIO_BSRR_BR_6 (0x00400000U) 3254 #define GPIO_BSRR_BR_7 (0x00800000U) 3255 #define GPIO_BSRR_BR_8 (0x01000000U) 3256 #define GPIO_BSRR_BR_9 (0x02000000U) 3257 #define GPIO_BSRR_BR_10 (0x04000000U) 3258 #define GPIO_BSRR_BR_11 (0x08000000U) 3259 #define GPIO_BSRR_BR_12 (0x10000000U) 3260 #define GPIO_BSRR_BR_13 (0x20000000U) 3261 #define GPIO_BSRR_BR_14 (0x40000000U) 3262 #define GPIO_BSRR_BR_15 (0x80000000U) 3263 3264 /****************** Bit definition for GPIO_LCKR register ********************/ 3265 #define GPIO_LCKR_LCK0_Pos (0U) 3266 #define GPIO_LCKR_LCK0_Msk (0x1UL << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */ 3267 #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk 3268 #define GPIO_LCKR_LCK1_Pos (1U) 3269 #define GPIO_LCKR_LCK1_Msk (0x1UL << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */ 3270 #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk 3271 #define GPIO_LCKR_LCK2_Pos (2U) 3272 #define GPIO_LCKR_LCK2_Msk (0x1UL << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */ 3273 #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk 3274 #define GPIO_LCKR_LCK3_Pos (3U) 3275 #define GPIO_LCKR_LCK3_Msk (0x1UL << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */ 3276 #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk 3277 #define GPIO_LCKR_LCK4_Pos (4U) 3278 #define GPIO_LCKR_LCK4_Msk (0x1UL << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */ 3279 #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk 3280 #define GPIO_LCKR_LCK5_Pos (5U) 3281 #define GPIO_LCKR_LCK5_Msk (0x1UL << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */ 3282 #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk 3283 #define GPIO_LCKR_LCK6_Pos (6U) 3284 #define GPIO_LCKR_LCK6_Msk (0x1UL << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */ 3285 #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk 3286 #define GPIO_LCKR_LCK7_Pos (7U) 3287 #define GPIO_LCKR_LCK7_Msk (0x1UL << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */ 3288 #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk 3289 #define GPIO_LCKR_LCK8_Pos (8U) 3290 #define GPIO_LCKR_LCK8_Msk (0x1UL << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */ 3291 #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk 3292 #define GPIO_LCKR_LCK9_Pos (9U) 3293 #define GPIO_LCKR_LCK9_Msk (0x1UL << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */ 3294 #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk 3295 #define GPIO_LCKR_LCK10_Pos (10U) 3296 #define GPIO_LCKR_LCK10_Msk (0x1UL << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */ 3297 #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk 3298 #define GPIO_LCKR_LCK11_Pos (11U) 3299 #define GPIO_LCKR_LCK11_Msk (0x1UL << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */ 3300 #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk 3301 #define GPIO_LCKR_LCK12_Pos (12U) 3302 #define GPIO_LCKR_LCK12_Msk (0x1UL << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */ 3303 #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk 3304 #define GPIO_LCKR_LCK13_Pos (13U) 3305 #define GPIO_LCKR_LCK13_Msk (0x1UL << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */ 3306 #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk 3307 #define GPIO_LCKR_LCK14_Pos (14U) 3308 #define GPIO_LCKR_LCK14_Msk (0x1UL << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */ 3309 #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk 3310 #define GPIO_LCKR_LCK15_Pos (15U) 3311 #define GPIO_LCKR_LCK15_Msk (0x1UL << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */ 3312 #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk 3313 #define GPIO_LCKR_LCKK_Pos (16U) 3314 #define GPIO_LCKR_LCKK_Msk (0x1UL << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */ 3315 #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk 3316 3317 /****************** Bit definition for GPIO_AFRL register ********************/ 3318 #define GPIO_AFRL_AFSEL0_Pos (0U) 3319 #define GPIO_AFRL_AFSEL0_Msk (0xFUL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x0000000F */ 3320 #define GPIO_AFRL_AFSEL0 GPIO_AFRL_AFSEL0_Msk 3321 #define GPIO_AFRL_AFSEL1_Pos (4U) 3322 #define GPIO_AFRL_AFSEL1_Msk (0xFUL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x000000F0 */ 3323 #define GPIO_AFRL_AFSEL1 GPIO_AFRL_AFSEL1_Msk 3324 #define GPIO_AFRL_AFSEL2_Pos (8U) 3325 #define GPIO_AFRL_AFSEL2_Msk (0xFUL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000F00 */ 3326 #define GPIO_AFRL_AFSEL2 GPIO_AFRL_AFSEL2_Msk 3327 #define GPIO_AFRL_AFSEL3_Pos (12U) 3328 #define GPIO_AFRL_AFSEL3_Msk (0xFUL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x0000F000 */ 3329 #define GPIO_AFRL_AFSEL3 GPIO_AFRL_AFSEL3_Msk 3330 #define GPIO_AFRL_AFSEL4_Pos (16U) 3331 #define GPIO_AFRL_AFSEL4_Msk (0xFUL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x000F0000 */ 3332 #define GPIO_AFRL_AFSEL4 GPIO_AFRL_AFSEL4_Msk 3333 #define GPIO_AFRL_AFSEL5_Pos (20U) 3334 #define GPIO_AFRL_AFSEL5_Msk (0xFUL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00F00000 */ 3335 #define GPIO_AFRL_AFSEL5 GPIO_AFRL_AFSEL5_Msk 3336 #define GPIO_AFRL_AFSEL6_Pos (24U) 3337 #define GPIO_AFRL_AFSEL6_Msk (0xFUL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x0F000000 */ 3338 #define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk 3339 #define GPIO_AFRL_AFSEL7_Pos (28U) 3340 #define GPIO_AFRL_AFSEL7_Msk (0xFUL << GPIO_AFRL_AFSEL7_Pos) /*!< 0xF0000000 */ 3341 #define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk 3342 3343 /****************** Bit definition for GPIO_AFRH register ********************/ 3344 #define GPIO_AFRH_AFSEL8_Pos (0U) 3345 #define GPIO_AFRH_AFSEL8_Msk (0xFUL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x0000000F */ 3346 #define GPIO_AFRH_AFSEL8 GPIO_AFRH_AFSEL8_Msk 3347 #define GPIO_AFRH_AFSEL9_Pos (4U) 3348 #define GPIO_AFRH_AFSEL9_Msk (0xFUL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x000000F0 */ 3349 #define GPIO_AFRH_AFSEL9 GPIO_AFRH_AFSEL9_Msk 3350 #define GPIO_AFRH_AFSEL10_Pos (8U) 3351 #define GPIO_AFRH_AFSEL10_Msk (0xFUL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000F00 */ 3352 #define GPIO_AFRH_AFSEL10 GPIO_AFRH_AFSEL10_Msk 3353 #define GPIO_AFRH_AFSEL11_Pos (12U) 3354 #define GPIO_AFRH_AFSEL11_Msk (0xFUL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x0000F000 */ 3355 #define GPIO_AFRH_AFSEL11 GPIO_AFRH_AFSEL11_Msk 3356 #define GPIO_AFRH_AFSEL12_Pos (16U) 3357 #define GPIO_AFRH_AFSEL12_Msk (0xFUL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x000F0000 */ 3358 #define GPIO_AFRH_AFSEL12 GPIO_AFRH_AFSEL12_Msk 3359 #define GPIO_AFRH_AFSEL13_Pos (20U) 3360 #define GPIO_AFRH_AFSEL13_Msk (0xFUL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00F00000 */ 3361 #define GPIO_AFRH_AFSEL13 GPIO_AFRH_AFSEL13_Msk 3362 #define GPIO_AFRH_AFSEL14_Pos (24U) 3363 #define GPIO_AFRH_AFSEL14_Msk (0xFUL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x0F000000 */ 3364 #define GPIO_AFRH_AFSEL14 GPIO_AFRH_AFSEL14_Msk 3365 #define GPIO_AFRH_AFSEL15_Pos (28U) 3366 #define GPIO_AFRH_AFSEL15_Msk (0xFUL << GPIO_AFRH_AFSEL15_Pos) /*!< 0xF0000000 */ 3367 #define GPIO_AFRH_AFSEL15 GPIO_AFRH_AFSEL15_Msk 3368 3369 /******************************************************************************/ 3370 /* */ 3371 /* Inter-integrated Circuit Interface (I2C) */ 3372 /* */ 3373 /******************************************************************************/ 3374 3375 /******************* Bit definition for I2C_CR1 register ********************/ 3376 #define I2C_CR1_PE_Pos (0U) 3377 #define I2C_CR1_PE_Msk (0x1UL << I2C_CR1_PE_Pos) /*!< 0x00000001 */ 3378 #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral Enable */ 3379 #define I2C_CR1_SMBUS_Pos (1U) 3380 #define I2C_CR1_SMBUS_Msk (0x1UL << I2C_CR1_SMBUS_Pos) /*!< 0x00000002 */ 3381 #define I2C_CR1_SMBUS I2C_CR1_SMBUS_Msk /*!< SMBus Mode */ 3382 #define I2C_CR1_SMBTYPE_Pos (3U) 3383 #define I2C_CR1_SMBTYPE_Msk (0x1UL << I2C_CR1_SMBTYPE_Pos) /*!< 0x00000008 */ 3384 #define I2C_CR1_SMBTYPE I2C_CR1_SMBTYPE_Msk /*!< SMBus Type */ 3385 #define I2C_CR1_ENARP_Pos (4U) 3386 #define I2C_CR1_ENARP_Msk (0x1UL << I2C_CR1_ENARP_Pos) /*!< 0x00000010 */ 3387 #define I2C_CR1_ENARP I2C_CR1_ENARP_Msk /*!< ARP Enable */ 3388 #define I2C_CR1_ENPEC_Pos (5U) 3389 #define I2C_CR1_ENPEC_Msk (0x1UL << I2C_CR1_ENPEC_Pos) /*!< 0x00000020 */ 3390 #define I2C_CR1_ENPEC I2C_CR1_ENPEC_Msk /*!< PEC Enable */ 3391 #define I2C_CR1_ENGC_Pos (6U) 3392 #define I2C_CR1_ENGC_Msk (0x1UL << I2C_CR1_ENGC_Pos) /*!< 0x00000040 */ 3393 #define I2C_CR1_ENGC I2C_CR1_ENGC_Msk /*!< General Call Enable */ 3394 #define I2C_CR1_NOSTRETCH_Pos (7U) 3395 #define I2C_CR1_NOSTRETCH_Msk (0x1UL << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00000080 */ 3396 #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock Stretching Disable (Slave mode) */ 3397 #define I2C_CR1_START_Pos (8U) 3398 #define I2C_CR1_START_Msk (0x1UL << I2C_CR1_START_Pos) /*!< 0x00000100 */ 3399 #define I2C_CR1_START I2C_CR1_START_Msk /*!< Start Generation */ 3400 #define I2C_CR1_STOP_Pos (9U) 3401 #define I2C_CR1_STOP_Msk (0x1UL << I2C_CR1_STOP_Pos) /*!< 0x00000200 */ 3402 #define I2C_CR1_STOP I2C_CR1_STOP_Msk /*!< Stop Generation */ 3403 #define I2C_CR1_ACK_Pos (10U) 3404 #define I2C_CR1_ACK_Msk (0x1UL << I2C_CR1_ACK_Pos) /*!< 0x00000400 */ 3405 #define I2C_CR1_ACK I2C_CR1_ACK_Msk /*!< Acknowledge Enable */ 3406 #define I2C_CR1_POS_Pos (11U) 3407 #define I2C_CR1_POS_Msk (0x1UL << I2C_CR1_POS_Pos) /*!< 0x00000800 */ 3408 #define I2C_CR1_POS I2C_CR1_POS_Msk /*!< Acknowledge/PEC Position (for data reception) */ 3409 #define I2C_CR1_PEC_Pos (12U) 3410 #define I2C_CR1_PEC_Msk (0x1UL << I2C_CR1_PEC_Pos) /*!< 0x00001000 */ 3411 #define I2C_CR1_PEC I2C_CR1_PEC_Msk /*!< Packet Error Checking */ 3412 #define I2C_CR1_ALERT_Pos (13U) 3413 #define I2C_CR1_ALERT_Msk (0x1UL << I2C_CR1_ALERT_Pos) /*!< 0x00002000 */ 3414 #define I2C_CR1_ALERT I2C_CR1_ALERT_Msk /*!< SMBus Alert */ 3415 #define I2C_CR1_SWRST_Pos (15U) 3416 #define I2C_CR1_SWRST_Msk (0x1UL << I2C_CR1_SWRST_Pos) /*!< 0x00008000 */ 3417 #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!< Software Reset */ 3418 3419 /******************* Bit definition for I2C_CR2 register ********************/ 3420 #define I2C_CR2_FREQ_Pos (0U) 3421 #define I2C_CR2_FREQ_Msk (0x3FUL << I2C_CR2_FREQ_Pos) /*!< 0x0000003F */ 3422 #define I2C_CR2_FREQ I2C_CR2_FREQ_Msk /*!< FREQ[5:0] bits (Peripheral Clock Frequency) */ 3423 #define I2C_CR2_FREQ_0 (0x01UL << I2C_CR2_FREQ_Pos) /*!< 0x00000001 */ 3424 #define I2C_CR2_FREQ_1 (0x02UL << I2C_CR2_FREQ_Pos) /*!< 0x00000002 */ 3425 #define I2C_CR2_FREQ_2 (0x04UL << I2C_CR2_FREQ_Pos) /*!< 0x00000004 */ 3426 #define I2C_CR2_FREQ_3 (0x08UL << I2C_CR2_FREQ_Pos) /*!< 0x00000008 */ 3427 #define I2C_CR2_FREQ_4 (0x10UL << I2C_CR2_FREQ_Pos) /*!< 0x00000010 */ 3428 #define I2C_CR2_FREQ_5 (0x20UL << I2C_CR2_FREQ_Pos) /*!< 0x00000020 */ 3429 3430 #define I2C_CR2_ITERREN_Pos (8U) 3431 #define I2C_CR2_ITERREN_Msk (0x1UL << I2C_CR2_ITERREN_Pos) /*!< 0x00000100 */ 3432 #define I2C_CR2_ITERREN I2C_CR2_ITERREN_Msk /*!< Error Interrupt Enable */ 3433 #define I2C_CR2_ITEVTEN_Pos (9U) 3434 #define I2C_CR2_ITEVTEN_Msk (0x1UL << I2C_CR2_ITEVTEN_Pos) /*!< 0x00000200 */ 3435 #define I2C_CR2_ITEVTEN I2C_CR2_ITEVTEN_Msk /*!< Event Interrupt Enable */ 3436 #define I2C_CR2_ITBUFEN_Pos (10U) 3437 #define I2C_CR2_ITBUFEN_Msk (0x1UL << I2C_CR2_ITBUFEN_Pos) /*!< 0x00000400 */ 3438 #define I2C_CR2_ITBUFEN I2C_CR2_ITBUFEN_Msk /*!< Buffer Interrupt Enable */ 3439 #define I2C_CR2_DMAEN_Pos (11U) 3440 #define I2C_CR2_DMAEN_Msk (0x1UL << I2C_CR2_DMAEN_Pos) /*!< 0x00000800 */ 3441 #define I2C_CR2_DMAEN I2C_CR2_DMAEN_Msk /*!< DMA Requests Enable */ 3442 #define I2C_CR2_LAST_Pos (12U) 3443 #define I2C_CR2_LAST_Msk (0x1UL << I2C_CR2_LAST_Pos) /*!< 0x00001000 */ 3444 #define I2C_CR2_LAST I2C_CR2_LAST_Msk /*!< DMA Last Transfer */ 3445 3446 /******************* Bit definition for I2C_OAR1 register *******************/ 3447 #define I2C_OAR1_ADD1_7 (0x000000FEU) /*!< Interface Address */ 3448 #define I2C_OAR1_ADD8_9 (0x00000300U) /*!< Interface Address */ 3449 3450 #define I2C_OAR1_ADD0_Pos (0U) 3451 #define I2C_OAR1_ADD0_Msk (0x1UL << I2C_OAR1_ADD0_Pos) /*!< 0x00000001 */ 3452 #define I2C_OAR1_ADD0 I2C_OAR1_ADD0_Msk /*!< Bit 0 */ 3453 #define I2C_OAR1_ADD1_Pos (1U) 3454 #define I2C_OAR1_ADD1_Msk (0x1UL << I2C_OAR1_ADD1_Pos) /*!< 0x00000002 */ 3455 #define I2C_OAR1_ADD1 I2C_OAR1_ADD1_Msk /*!< Bit 1 */ 3456 #define I2C_OAR1_ADD2_Pos (2U) 3457 #define I2C_OAR1_ADD2_Msk (0x1UL << I2C_OAR1_ADD2_Pos) /*!< 0x00000004 */ 3458 #define I2C_OAR1_ADD2 I2C_OAR1_ADD2_Msk /*!< Bit 2 */ 3459 #define I2C_OAR1_ADD3_Pos (3U) 3460 #define I2C_OAR1_ADD3_Msk (0x1UL << I2C_OAR1_ADD3_Pos) /*!< 0x00000008 */ 3461 #define I2C_OAR1_ADD3 I2C_OAR1_ADD3_Msk /*!< Bit 3 */ 3462 #define I2C_OAR1_ADD4_Pos (4U) 3463 #define I2C_OAR1_ADD4_Msk (0x1UL << I2C_OAR1_ADD4_Pos) /*!< 0x00000010 */ 3464 #define I2C_OAR1_ADD4 I2C_OAR1_ADD4_Msk /*!< Bit 4 */ 3465 #define I2C_OAR1_ADD5_Pos (5U) 3466 #define I2C_OAR1_ADD5_Msk (0x1UL << I2C_OAR1_ADD5_Pos) /*!< 0x00000020 */ 3467 #define I2C_OAR1_ADD5 I2C_OAR1_ADD5_Msk /*!< Bit 5 */ 3468 #define I2C_OAR1_ADD6_Pos (6U) 3469 #define I2C_OAR1_ADD6_Msk (0x1UL << I2C_OAR1_ADD6_Pos) /*!< 0x00000040 */ 3470 #define I2C_OAR1_ADD6 I2C_OAR1_ADD6_Msk /*!< Bit 6 */ 3471 #define I2C_OAR1_ADD7_Pos (7U) 3472 #define I2C_OAR1_ADD7_Msk (0x1UL << I2C_OAR1_ADD7_Pos) /*!< 0x00000080 */ 3473 #define I2C_OAR1_ADD7 I2C_OAR1_ADD7_Msk /*!< Bit 7 */ 3474 #define I2C_OAR1_ADD8_Pos (8U) 3475 #define I2C_OAR1_ADD8_Msk (0x1UL << I2C_OAR1_ADD8_Pos) /*!< 0x00000100 */ 3476 #define I2C_OAR1_ADD8 I2C_OAR1_ADD8_Msk /*!< Bit 8 */ 3477 #define I2C_OAR1_ADD9_Pos (9U) 3478 #define I2C_OAR1_ADD9_Msk (0x1UL << I2C_OAR1_ADD9_Pos) /*!< 0x00000200 */ 3479 #define I2C_OAR1_ADD9 I2C_OAR1_ADD9_Msk /*!< Bit 9 */ 3480 3481 #define I2C_OAR1_ADDMODE_Pos (15U) 3482 #define I2C_OAR1_ADDMODE_Msk (0x1UL << I2C_OAR1_ADDMODE_Pos) /*!< 0x00008000 */ 3483 #define I2C_OAR1_ADDMODE I2C_OAR1_ADDMODE_Msk /*!< Addressing Mode (Slave mode) */ 3484 3485 /******************* Bit definition for I2C_OAR2 register *******************/ 3486 #define I2C_OAR2_ENDUAL_Pos (0U) 3487 #define I2C_OAR2_ENDUAL_Msk (0x1UL << I2C_OAR2_ENDUAL_Pos) /*!< 0x00000001 */ 3488 #define I2C_OAR2_ENDUAL I2C_OAR2_ENDUAL_Msk /*!< Dual addressing mode enable */ 3489 #define I2C_OAR2_ADD2_Pos (1U) 3490 #define I2C_OAR2_ADD2_Msk (0x7FUL << I2C_OAR2_ADD2_Pos) /*!< 0x000000FE */ 3491 #define I2C_OAR2_ADD2 I2C_OAR2_ADD2_Msk /*!< Interface address */ 3492 3493 /******************** Bit definition for I2C_DR register ********************/ 3494 #define I2C_DR_DR_Pos (0U) 3495 #define I2C_DR_DR_Msk (0xFFUL << I2C_DR_DR_Pos) /*!< 0x000000FF */ 3496 #define I2C_DR_DR I2C_DR_DR_Msk /*!< 8-bit Data Register */ 3497 3498 /******************* Bit definition for I2C_SR1 register ********************/ 3499 #define I2C_SR1_SB_Pos (0U) 3500 #define I2C_SR1_SB_Msk (0x1UL << I2C_SR1_SB_Pos) /*!< 0x00000001 */ 3501 #define I2C_SR1_SB I2C_SR1_SB_Msk /*!< Start Bit (Master mode) */ 3502 #define I2C_SR1_ADDR_Pos (1U) 3503 #define I2C_SR1_ADDR_Msk (0x1UL << I2C_SR1_ADDR_Pos) /*!< 0x00000002 */ 3504 #define I2C_SR1_ADDR I2C_SR1_ADDR_Msk /*!< Address sent (master mode)/matched (slave mode) */ 3505 #define I2C_SR1_BTF_Pos (2U) 3506 #define I2C_SR1_BTF_Msk (0x1UL << I2C_SR1_BTF_Pos) /*!< 0x00000004 */ 3507 #define I2C_SR1_BTF I2C_SR1_BTF_Msk /*!< Byte Transfer Finished */ 3508 #define I2C_SR1_ADD10_Pos (3U) 3509 #define I2C_SR1_ADD10_Msk (0x1UL << I2C_SR1_ADD10_Pos) /*!< 0x00000008 */ 3510 #define I2C_SR1_ADD10 I2C_SR1_ADD10_Msk /*!< 10-bit header sent (Master mode) */ 3511 #define I2C_SR1_STOPF_Pos (4U) 3512 #define I2C_SR1_STOPF_Msk (0x1UL << I2C_SR1_STOPF_Pos) /*!< 0x00000010 */ 3513 #define I2C_SR1_STOPF I2C_SR1_STOPF_Msk /*!< Stop detection (Slave mode) */ 3514 #define I2C_SR1_RXNE_Pos (6U) 3515 #define I2C_SR1_RXNE_Msk (0x1UL << I2C_SR1_RXNE_Pos) /*!< 0x00000040 */ 3516 #define I2C_SR1_RXNE I2C_SR1_RXNE_Msk /*!< Data Register not Empty (receivers) */ 3517 #define I2C_SR1_TXE_Pos (7U) 3518 #define I2C_SR1_TXE_Msk (0x1UL << I2C_SR1_TXE_Pos) /*!< 0x00000080 */ 3519 #define I2C_SR1_TXE I2C_SR1_TXE_Msk /*!< Data Register Empty (transmitters) */ 3520 #define I2C_SR1_BERR_Pos (8U) 3521 #define I2C_SR1_BERR_Msk (0x1UL << I2C_SR1_BERR_Pos) /*!< 0x00000100 */ 3522 #define I2C_SR1_BERR I2C_SR1_BERR_Msk /*!< Bus Error */ 3523 #define I2C_SR1_ARLO_Pos (9U) 3524 #define I2C_SR1_ARLO_Msk (0x1UL << I2C_SR1_ARLO_Pos) /*!< 0x00000200 */ 3525 #define I2C_SR1_ARLO I2C_SR1_ARLO_Msk /*!< Arbitration Lost (master mode) */ 3526 #define I2C_SR1_AF_Pos (10U) 3527 #define I2C_SR1_AF_Msk (0x1UL << I2C_SR1_AF_Pos) /*!< 0x00000400 */ 3528 #define I2C_SR1_AF I2C_SR1_AF_Msk /*!< Acknowledge Failure */ 3529 #define I2C_SR1_OVR_Pos (11U) 3530 #define I2C_SR1_OVR_Msk (0x1UL << I2C_SR1_OVR_Pos) /*!< 0x00000800 */ 3531 #define I2C_SR1_OVR I2C_SR1_OVR_Msk /*!< Overrun/Underrun */ 3532 #define I2C_SR1_PECERR_Pos (12U) 3533 #define I2C_SR1_PECERR_Msk (0x1UL << I2C_SR1_PECERR_Pos) /*!< 0x00001000 */ 3534 #define I2C_SR1_PECERR I2C_SR1_PECERR_Msk /*!< PEC Error in reception */ 3535 #define I2C_SR1_TIMEOUT_Pos (14U) 3536 #define I2C_SR1_TIMEOUT_Msk (0x1UL << I2C_SR1_TIMEOUT_Pos) /*!< 0x00004000 */ 3537 #define I2C_SR1_TIMEOUT I2C_SR1_TIMEOUT_Msk /*!< Timeout or Tlow Error */ 3538 #define I2C_SR1_SMBALERT_Pos (15U) 3539 #define I2C_SR1_SMBALERT_Msk (0x1UL << I2C_SR1_SMBALERT_Pos) /*!< 0x00008000 */ 3540 #define I2C_SR1_SMBALERT I2C_SR1_SMBALERT_Msk /*!< SMBus Alert */ 3541 3542 /******************* Bit definition for I2C_SR2 register ********************/ 3543 #define I2C_SR2_MSL_Pos (0U) 3544 #define I2C_SR2_MSL_Msk (0x1UL << I2C_SR2_MSL_Pos) /*!< 0x00000001 */ 3545 #define I2C_SR2_MSL I2C_SR2_MSL_Msk /*!< Master/Slave */ 3546 #define I2C_SR2_BUSY_Pos (1U) 3547 #define I2C_SR2_BUSY_Msk (0x1UL << I2C_SR2_BUSY_Pos) /*!< 0x00000002 */ 3548 #define I2C_SR2_BUSY I2C_SR2_BUSY_Msk /*!< Bus Busy */ 3549 #define I2C_SR2_TRA_Pos (2U) 3550 #define I2C_SR2_TRA_Msk (0x1UL << I2C_SR2_TRA_Pos) /*!< 0x00000004 */ 3551 #define I2C_SR2_TRA I2C_SR2_TRA_Msk /*!< Transmitter/Receiver */ 3552 #define I2C_SR2_GENCALL_Pos (4U) 3553 #define I2C_SR2_GENCALL_Msk (0x1UL << I2C_SR2_GENCALL_Pos) /*!< 0x00000010 */ 3554 #define I2C_SR2_GENCALL I2C_SR2_GENCALL_Msk /*!< General Call Address (Slave mode) */ 3555 #define I2C_SR2_SMBDEFAULT_Pos (5U) 3556 #define I2C_SR2_SMBDEFAULT_Msk (0x1UL << I2C_SR2_SMBDEFAULT_Pos) /*!< 0x00000020 */ 3557 #define I2C_SR2_SMBDEFAULT I2C_SR2_SMBDEFAULT_Msk /*!< SMBus Device Default Address (Slave mode) */ 3558 #define I2C_SR2_SMBHOST_Pos (6U) 3559 #define I2C_SR2_SMBHOST_Msk (0x1UL << I2C_SR2_SMBHOST_Pos) /*!< 0x00000040 */ 3560 #define I2C_SR2_SMBHOST I2C_SR2_SMBHOST_Msk /*!< SMBus Host Header (Slave mode) */ 3561 #define I2C_SR2_DUALF_Pos (7U) 3562 #define I2C_SR2_DUALF_Msk (0x1UL << I2C_SR2_DUALF_Pos) /*!< 0x00000080 */ 3563 #define I2C_SR2_DUALF I2C_SR2_DUALF_Msk /*!< Dual Flag (Slave mode) */ 3564 #define I2C_SR2_PEC_Pos (8U) 3565 #define I2C_SR2_PEC_Msk (0xFFUL << I2C_SR2_PEC_Pos) /*!< 0x0000FF00 */ 3566 #define I2C_SR2_PEC I2C_SR2_PEC_Msk /*!< Packet Error Checking Register */ 3567 3568 /******************* Bit definition for I2C_CCR register ********************/ 3569 #define I2C_CCR_CCR_Pos (0U) 3570 #define I2C_CCR_CCR_Msk (0xFFFUL << I2C_CCR_CCR_Pos) /*!< 0x00000FFF */ 3571 #define I2C_CCR_CCR I2C_CCR_CCR_Msk /*!< Clock Control Register in Fast/Standard mode (Master mode) */ 3572 #define I2C_CCR_DUTY_Pos (14U) 3573 #define I2C_CCR_DUTY_Msk (0x1UL << I2C_CCR_DUTY_Pos) /*!< 0x00004000 */ 3574 #define I2C_CCR_DUTY I2C_CCR_DUTY_Msk /*!< Fast Mode Duty Cycle */ 3575 #define I2C_CCR_FS_Pos (15U) 3576 #define I2C_CCR_FS_Msk (0x1UL << I2C_CCR_FS_Pos) /*!< 0x00008000 */ 3577 #define I2C_CCR_FS I2C_CCR_FS_Msk /*!< I2C Master Mode Selection */ 3578 3579 /****************** Bit definition for I2C_TRISE register *******************/ 3580 #define I2C_TRISE_TRISE_Pos (0U) 3581 #define I2C_TRISE_TRISE_Msk (0x3FUL << I2C_TRISE_TRISE_Pos) /*!< 0x0000003F */ 3582 #define I2C_TRISE_TRISE I2C_TRISE_TRISE_Msk /*!< Maximum Rise Time in Fast/Standard mode (Master mode) */ 3583 3584 /******************************************************************************/ 3585 /* */ 3586 /* Independent WATCHDOG (IWDG) */ 3587 /* */ 3588 /******************************************************************************/ 3589 3590 /******************* Bit definition for IWDG_KR register ********************/ 3591 #define IWDG_KR_KEY_Pos (0U) 3592 #define IWDG_KR_KEY_Msk (0xFFFFUL << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */ 3593 #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!< Key value (write only, read 0000h) */ 3594 3595 /******************* Bit definition for IWDG_PR register ********************/ 3596 #define IWDG_PR_PR_Pos (0U) 3597 #define IWDG_PR_PR_Msk (0x7UL << IWDG_PR_PR_Pos) /*!< 0x00000007 */ 3598 #define IWDG_PR_PR IWDG_PR_PR_Msk /*!< PR[2:0] (Prescaler divider) */ 3599 #define IWDG_PR_PR_0 (0x1UL << IWDG_PR_PR_Pos) /*!< 0x00000001 */ 3600 #define IWDG_PR_PR_1 (0x2UL << IWDG_PR_PR_Pos) /*!< 0x00000002 */ 3601 #define IWDG_PR_PR_2 (0x4UL << IWDG_PR_PR_Pos) /*!< 0x00000004 */ 3602 3603 /******************* Bit definition for IWDG_RLR register *******************/ 3604 #define IWDG_RLR_RL_Pos (0U) 3605 #define IWDG_RLR_RL_Msk (0xFFFUL << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */ 3606 #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!< Watchdog counter reload value */ 3607 3608 /******************* Bit definition for IWDG_SR register ********************/ 3609 #define IWDG_SR_PVU_Pos (0U) 3610 #define IWDG_SR_PVU_Msk (0x1UL << IWDG_SR_PVU_Pos) /*!< 0x00000001 */ 3611 #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */ 3612 #define IWDG_SR_RVU_Pos (1U) 3613 #define IWDG_SR_RVU_Msk (0x1UL << IWDG_SR_RVU_Pos) /*!< 0x00000002 */ 3614 #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */ 3615 3616 /******************************************************************************/ 3617 /* */ 3618 /* LCD Controller (LCD) */ 3619 /* */ 3620 /******************************************************************************/ 3621 3622 /******************* Bit definition for LCD_CR register *********************/ 3623 #define LCD_CR_LCDEN_Pos (0U) 3624 #define LCD_CR_LCDEN_Msk (0x1UL << LCD_CR_LCDEN_Pos) /*!< 0x00000001 */ 3625 #define LCD_CR_LCDEN LCD_CR_LCDEN_Msk /*!< LCD Enable Bit */ 3626 #define LCD_CR_VSEL_Pos (1U) 3627 #define LCD_CR_VSEL_Msk (0x1UL << LCD_CR_VSEL_Pos) /*!< 0x00000002 */ 3628 #define LCD_CR_VSEL LCD_CR_VSEL_Msk /*!< Voltage source selector Bit */ 3629 3630 #define LCD_CR_DUTY_Pos (2U) 3631 #define LCD_CR_DUTY_Msk (0x7UL << LCD_CR_DUTY_Pos) /*!< 0x0000001C */ 3632 #define LCD_CR_DUTY LCD_CR_DUTY_Msk /*!< DUTY[2:0] bits (Duty selector) */ 3633 #define LCD_CR_DUTY_0 (0x1UL << LCD_CR_DUTY_Pos) /*!< 0x00000004 */ 3634 #define LCD_CR_DUTY_1 (0x2UL << LCD_CR_DUTY_Pos) /*!< 0x00000008 */ 3635 #define LCD_CR_DUTY_2 (0x4UL << LCD_CR_DUTY_Pos) /*!< 0x00000010 */ 3636 3637 #define LCD_CR_BIAS_Pos (5U) 3638 #define LCD_CR_BIAS_Msk (0x3UL << LCD_CR_BIAS_Pos) /*!< 0x00000060 */ 3639 #define LCD_CR_BIAS LCD_CR_BIAS_Msk /*!< BIAS[1:0] bits (Bias selector) */ 3640 #define LCD_CR_BIAS_0 (0x1UL << LCD_CR_BIAS_Pos) /*!< 0x00000020 */ 3641 #define LCD_CR_BIAS_1 (0x2UL << LCD_CR_BIAS_Pos) /*!< 0x00000040 */ 3642 3643 #define LCD_CR_MUX_SEG_Pos (7U) 3644 #define LCD_CR_MUX_SEG_Msk (0x1UL << LCD_CR_MUX_SEG_Pos) /*!< 0x00000080 */ 3645 #define LCD_CR_MUX_SEG LCD_CR_MUX_SEG_Msk /*!< Mux Segment Enable Bit */ 3646 3647 /******************* Bit definition for LCD_FCR register ********************/ 3648 #define LCD_FCR_HD_Pos (0U) 3649 #define LCD_FCR_HD_Msk (0x1UL << LCD_FCR_HD_Pos) /*!< 0x00000001 */ 3650 #define LCD_FCR_HD LCD_FCR_HD_Msk /*!< High Drive Enable Bit */ 3651 #define LCD_FCR_SOFIE_Pos (1U) 3652 #define LCD_FCR_SOFIE_Msk (0x1UL << LCD_FCR_SOFIE_Pos) /*!< 0x00000002 */ 3653 #define LCD_FCR_SOFIE LCD_FCR_SOFIE_Msk /*!< Start of Frame Interrupt Enable Bit */ 3654 #define LCD_FCR_UDDIE_Pos (3U) 3655 #define LCD_FCR_UDDIE_Msk (0x1UL << LCD_FCR_UDDIE_Pos) /*!< 0x00000008 */ 3656 #define LCD_FCR_UDDIE LCD_FCR_UDDIE_Msk /*!< Update Display Done Interrupt Enable Bit */ 3657 3658 #define LCD_FCR_PON_Pos (4U) 3659 #define LCD_FCR_PON_Msk (0x7UL << LCD_FCR_PON_Pos) /*!< 0x00000070 */ 3660 #define LCD_FCR_PON LCD_FCR_PON_Msk /*!< PON[2:0] bits (Pulse ON Duration) */ 3661 #define LCD_FCR_PON_0 (0x1UL << LCD_FCR_PON_Pos) /*!< 0x00000010 */ 3662 #define LCD_FCR_PON_1 (0x2UL << LCD_FCR_PON_Pos) /*!< 0x00000020 */ 3663 #define LCD_FCR_PON_2 (0x4UL << LCD_FCR_PON_Pos) /*!< 0x00000040 */ 3664 3665 #define LCD_FCR_DEAD_Pos (7U) 3666 #define LCD_FCR_DEAD_Msk (0x7UL << LCD_FCR_DEAD_Pos) /*!< 0x00000380 */ 3667 #define LCD_FCR_DEAD LCD_FCR_DEAD_Msk /*!< DEAD[2:0] bits (DEAD Time) */ 3668 #define LCD_FCR_DEAD_0 (0x1UL << LCD_FCR_DEAD_Pos) /*!< 0x00000080 */ 3669 #define LCD_FCR_DEAD_1 (0x2UL << LCD_FCR_DEAD_Pos) /*!< 0x00000100 */ 3670 #define LCD_FCR_DEAD_2 (0x4UL << LCD_FCR_DEAD_Pos) /*!< 0x00000200 */ 3671 3672 #define LCD_FCR_CC_Pos (10U) 3673 #define LCD_FCR_CC_Msk (0x7UL << LCD_FCR_CC_Pos) /*!< 0x00001C00 */ 3674 #define LCD_FCR_CC LCD_FCR_CC_Msk /*!< CC[2:0] bits (Contrast Control) */ 3675 #define LCD_FCR_CC_0 (0x1UL << LCD_FCR_CC_Pos) /*!< 0x00000400 */ 3676 #define LCD_FCR_CC_1 (0x2UL << LCD_FCR_CC_Pos) /*!< 0x00000800 */ 3677 #define LCD_FCR_CC_2 (0x4UL << LCD_FCR_CC_Pos) /*!< 0x00001000 */ 3678 3679 #define LCD_FCR_BLINKF_Pos (13U) 3680 #define LCD_FCR_BLINKF_Msk (0x7UL << LCD_FCR_BLINKF_Pos) /*!< 0x0000E000 */ 3681 #define LCD_FCR_BLINKF LCD_FCR_BLINKF_Msk /*!< BLINKF[2:0] bits (Blink Frequency) */ 3682 #define LCD_FCR_BLINKF_0 (0x1UL << LCD_FCR_BLINKF_Pos) /*!< 0x00002000 */ 3683 #define LCD_FCR_BLINKF_1 (0x2UL << LCD_FCR_BLINKF_Pos) /*!< 0x00004000 */ 3684 #define LCD_FCR_BLINKF_2 (0x4UL << LCD_FCR_BLINKF_Pos) /*!< 0x00008000 */ 3685 3686 #define LCD_FCR_BLINK_Pos (16U) 3687 #define LCD_FCR_BLINK_Msk (0x3UL << LCD_FCR_BLINK_Pos) /*!< 0x00030000 */ 3688 #define LCD_FCR_BLINK LCD_FCR_BLINK_Msk /*!< BLINK[1:0] bits (Blink Enable) */ 3689 #define LCD_FCR_BLINK_0 (0x1UL << LCD_FCR_BLINK_Pos) /*!< 0x00010000 */ 3690 #define LCD_FCR_BLINK_1 (0x2UL << LCD_FCR_BLINK_Pos) /*!< 0x00020000 */ 3691 3692 #define LCD_FCR_DIV_Pos (18U) 3693 #define LCD_FCR_DIV_Msk (0xFUL << LCD_FCR_DIV_Pos) /*!< 0x003C0000 */ 3694 #define LCD_FCR_DIV LCD_FCR_DIV_Msk /*!< DIV[3:0] bits (Divider) */ 3695 #define LCD_FCR_PS_Pos (22U) 3696 #define LCD_FCR_PS_Msk (0xFUL << LCD_FCR_PS_Pos) /*!< 0x03C00000 */ 3697 #define LCD_FCR_PS LCD_FCR_PS_Msk /*!< PS[3:0] bits (Prescaler) */ 3698 3699 /******************* Bit definition for LCD_SR register *********************/ 3700 #define LCD_SR_ENS_Pos (0U) 3701 #define LCD_SR_ENS_Msk (0x1UL << LCD_SR_ENS_Pos) /*!< 0x00000001 */ 3702 #define LCD_SR_ENS LCD_SR_ENS_Msk /*!< LCD Enabled Bit */ 3703 #define LCD_SR_SOF_Pos (1U) 3704 #define LCD_SR_SOF_Msk (0x1UL << LCD_SR_SOF_Pos) /*!< 0x00000002 */ 3705 #define LCD_SR_SOF LCD_SR_SOF_Msk /*!< Start Of Frame Flag Bit */ 3706 #define LCD_SR_UDR_Pos (2U) 3707 #define LCD_SR_UDR_Msk (0x1UL << LCD_SR_UDR_Pos) /*!< 0x00000004 */ 3708 #define LCD_SR_UDR LCD_SR_UDR_Msk /*!< Update Display Request Bit */ 3709 #define LCD_SR_UDD_Pos (3U) 3710 #define LCD_SR_UDD_Msk (0x1UL << LCD_SR_UDD_Pos) /*!< 0x00000008 */ 3711 #define LCD_SR_UDD LCD_SR_UDD_Msk /*!< Update Display Done Flag Bit */ 3712 #define LCD_SR_RDY_Pos (4U) 3713 #define LCD_SR_RDY_Msk (0x1UL << LCD_SR_RDY_Pos) /*!< 0x00000010 */ 3714 #define LCD_SR_RDY LCD_SR_RDY_Msk /*!< Ready Flag Bit */ 3715 #define LCD_SR_FCRSR_Pos (5U) 3716 #define LCD_SR_FCRSR_Msk (0x1UL << LCD_SR_FCRSR_Pos) /*!< 0x00000020 */ 3717 #define LCD_SR_FCRSR LCD_SR_FCRSR_Msk /*!< LCD FCR Register Synchronization Flag Bit */ 3718 3719 /******************* Bit definition for LCD_CLR register ********************/ 3720 #define LCD_CLR_SOFC_Pos (1U) 3721 #define LCD_CLR_SOFC_Msk (0x1UL << LCD_CLR_SOFC_Pos) /*!< 0x00000002 */ 3722 #define LCD_CLR_SOFC LCD_CLR_SOFC_Msk /*!< Start Of Frame Flag Clear Bit */ 3723 #define LCD_CLR_UDDC_Pos (3U) 3724 #define LCD_CLR_UDDC_Msk (0x1UL << LCD_CLR_UDDC_Pos) /*!< 0x00000008 */ 3725 #define LCD_CLR_UDDC LCD_CLR_UDDC_Msk /*!< Update Display Done Flag Clear Bit */ 3726 3727 /******************* Bit definition for LCD_RAM register ********************/ 3728 #define LCD_RAM_SEGMENT_DATA_Pos (0U) 3729 #define LCD_RAM_SEGMENT_DATA_Msk (0xFFFFFFFFUL << LCD_RAM_SEGMENT_DATA_Pos) /*!< 0xFFFFFFFF */ 3730 #define LCD_RAM_SEGMENT_DATA LCD_RAM_SEGMENT_DATA_Msk /*!< Segment Data Bits */ 3731 3732 /******************************************************************************/ 3733 /* */ 3734 /* Power Control (PWR) */ 3735 /* */ 3736 /******************************************************************************/ 3737 3738 #define PWR_PVD_SUPPORT /*!< PWR feature available only on specific devices: Power Voltage Detection feature */ 3739 3740 /******************** Bit definition for PWR_CR register ********************/ 3741 #define PWR_CR_LPSDSR_Pos (0U) 3742 #define PWR_CR_LPSDSR_Msk (0x1UL << PWR_CR_LPSDSR_Pos) /*!< 0x00000001 */ 3743 #define PWR_CR_LPSDSR PWR_CR_LPSDSR_Msk /*!< Low-power deepsleep/sleep/low power run */ 3744 #define PWR_CR_PDDS_Pos (1U) 3745 #define PWR_CR_PDDS_Msk (0x1UL << PWR_CR_PDDS_Pos) /*!< 0x00000002 */ 3746 #define PWR_CR_PDDS PWR_CR_PDDS_Msk /*!< Power Down Deepsleep */ 3747 #define PWR_CR_CWUF_Pos (2U) 3748 #define PWR_CR_CWUF_Msk (0x1UL << PWR_CR_CWUF_Pos) /*!< 0x00000004 */ 3749 #define PWR_CR_CWUF PWR_CR_CWUF_Msk /*!< Clear Wakeup Flag */ 3750 #define PWR_CR_CSBF_Pos (3U) 3751 #define PWR_CR_CSBF_Msk (0x1UL << PWR_CR_CSBF_Pos) /*!< 0x00000008 */ 3752 #define PWR_CR_CSBF PWR_CR_CSBF_Msk /*!< Clear Standby Flag */ 3753 #define PWR_CR_PVDE_Pos (4U) 3754 #define PWR_CR_PVDE_Msk (0x1UL << PWR_CR_PVDE_Pos) /*!< 0x00000010 */ 3755 #define PWR_CR_PVDE PWR_CR_PVDE_Msk /*!< Power Voltage Detector Enable */ 3756 3757 #define PWR_CR_PLS_Pos (5U) 3758 #define PWR_CR_PLS_Msk (0x7UL << PWR_CR_PLS_Pos) /*!< 0x000000E0 */ 3759 #define PWR_CR_PLS PWR_CR_PLS_Msk /*!< PLS[2:0] bits (PVD Level Selection) */ 3760 #define PWR_CR_PLS_0 (0x1UL << PWR_CR_PLS_Pos) /*!< 0x00000020 */ 3761 #define PWR_CR_PLS_1 (0x2UL << PWR_CR_PLS_Pos) /*!< 0x00000040 */ 3762 #define PWR_CR_PLS_2 (0x4UL << PWR_CR_PLS_Pos) /*!< 0x00000080 */ 3763 3764 /*!< PVD level configuration */ 3765 #define PWR_CR_PLS_LEV0 (0x00000000U) /*!< PVD level 0 */ 3766 #define PWR_CR_PLS_LEV1 (0x00000020U) /*!< PVD level 1 */ 3767 #define PWR_CR_PLS_LEV2 (0x00000040U) /*!< PVD level 2 */ 3768 #define PWR_CR_PLS_LEV3 (0x00000060U) /*!< PVD level 3 */ 3769 #define PWR_CR_PLS_LEV4 (0x00000080U) /*!< PVD level 4 */ 3770 #define PWR_CR_PLS_LEV5 (0x000000A0U) /*!< PVD level 5 */ 3771 #define PWR_CR_PLS_LEV6 (0x000000C0U) /*!< PVD level 6 */ 3772 #define PWR_CR_PLS_LEV7 (0x000000E0U) /*!< PVD level 7 */ 3773 3774 #define PWR_CR_DBP_Pos (8U) 3775 #define PWR_CR_DBP_Msk (0x1UL << PWR_CR_DBP_Pos) /*!< 0x00000100 */ 3776 #define PWR_CR_DBP PWR_CR_DBP_Msk /*!< Disable Backup Domain write protection */ 3777 #define PWR_CR_ULP_Pos (9U) 3778 #define PWR_CR_ULP_Msk (0x1UL << PWR_CR_ULP_Pos) /*!< 0x00000200 */ 3779 #define PWR_CR_ULP PWR_CR_ULP_Msk /*!< Ultra Low Power mode */ 3780 #define PWR_CR_FWU_Pos (10U) 3781 #define PWR_CR_FWU_Msk (0x1UL << PWR_CR_FWU_Pos) /*!< 0x00000400 */ 3782 #define PWR_CR_FWU PWR_CR_FWU_Msk /*!< Fast wakeup */ 3783 3784 #define PWR_CR_VOS_Pos (11U) 3785 #define PWR_CR_VOS_Msk (0x3UL << PWR_CR_VOS_Pos) /*!< 0x00001800 */ 3786 #define PWR_CR_VOS PWR_CR_VOS_Msk /*!< VOS[1:0] bits (Voltage scaling range selection) */ 3787 #define PWR_CR_VOS_0 (0x1UL << PWR_CR_VOS_Pos) /*!< 0x00000800 */ 3788 #define PWR_CR_VOS_1 (0x2UL << PWR_CR_VOS_Pos) /*!< 0x00001000 */ 3789 #define PWR_CR_LPRUN_Pos (14U) 3790 #define PWR_CR_LPRUN_Msk (0x1UL << PWR_CR_LPRUN_Pos) /*!< 0x00004000 */ 3791 #define PWR_CR_LPRUN PWR_CR_LPRUN_Msk /*!< Low power run mode */ 3792 3793 /******************* Bit definition for PWR_CSR register ********************/ 3794 #define PWR_CSR_WUF_Pos (0U) 3795 #define PWR_CSR_WUF_Msk (0x1UL << PWR_CSR_WUF_Pos) /*!< 0x00000001 */ 3796 #define PWR_CSR_WUF PWR_CSR_WUF_Msk /*!< Wakeup Flag */ 3797 #define PWR_CSR_SBF_Pos (1U) 3798 #define PWR_CSR_SBF_Msk (0x1UL << PWR_CSR_SBF_Pos) /*!< 0x00000002 */ 3799 #define PWR_CSR_SBF PWR_CSR_SBF_Msk /*!< Standby Flag */ 3800 #define PWR_CSR_PVDO_Pos (2U) 3801 #define PWR_CSR_PVDO_Msk (0x1UL << PWR_CSR_PVDO_Pos) /*!< 0x00000004 */ 3802 #define PWR_CSR_PVDO PWR_CSR_PVDO_Msk /*!< PVD Output */ 3803 #define PWR_CSR_VREFINTRDYF_Pos (3U) 3804 #define PWR_CSR_VREFINTRDYF_Msk (0x1UL << PWR_CSR_VREFINTRDYF_Pos) /*!< 0x00000008 */ 3805 #define PWR_CSR_VREFINTRDYF PWR_CSR_VREFINTRDYF_Msk /*!< Internal voltage reference (VREFINT) ready flag */ 3806 #define PWR_CSR_VOSF_Pos (4U) 3807 #define PWR_CSR_VOSF_Msk (0x1UL << PWR_CSR_VOSF_Pos) /*!< 0x00000010 */ 3808 #define PWR_CSR_VOSF PWR_CSR_VOSF_Msk /*!< Voltage Scaling select flag */ 3809 #define PWR_CSR_REGLPF_Pos (5U) 3810 #define PWR_CSR_REGLPF_Msk (0x1UL << PWR_CSR_REGLPF_Pos) /*!< 0x00000020 */ 3811 #define PWR_CSR_REGLPF PWR_CSR_REGLPF_Msk /*!< Regulator LP flag */ 3812 3813 #define PWR_CSR_EWUP1_Pos (8U) 3814 #define PWR_CSR_EWUP1_Msk (0x1UL << PWR_CSR_EWUP1_Pos) /*!< 0x00000100 */ 3815 #define PWR_CSR_EWUP1 PWR_CSR_EWUP1_Msk /*!< Enable WKUP pin 1 */ 3816 #define PWR_CSR_EWUP2_Pos (9U) 3817 #define PWR_CSR_EWUP2_Msk (0x1UL << PWR_CSR_EWUP2_Pos) /*!< 0x00000200 */ 3818 #define PWR_CSR_EWUP2 PWR_CSR_EWUP2_Msk /*!< Enable WKUP pin 2 */ 3819 #define PWR_CSR_EWUP3_Pos (10U) 3820 #define PWR_CSR_EWUP3_Msk (0x1UL << PWR_CSR_EWUP3_Pos) /*!< 0x00000400 */ 3821 #define PWR_CSR_EWUP3 PWR_CSR_EWUP3_Msk /*!< Enable WKUP pin 3 */ 3822 3823 /******************************************************************************/ 3824 /* */ 3825 /* Reset and Clock Control (RCC) */ 3826 /* */ 3827 /******************************************************************************/ 3828 /******************** Bit definition for RCC_CR register ********************/ 3829 #define RCC_CR_HSION_Pos (0U) 3830 #define RCC_CR_HSION_Msk (0x1UL << RCC_CR_HSION_Pos) /*!< 0x00000001 */ 3831 #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed clock enable */ 3832 #define RCC_CR_HSIRDY_Pos (1U) 3833 #define RCC_CR_HSIRDY_Msk (0x1UL << RCC_CR_HSIRDY_Pos) /*!< 0x00000002 */ 3834 #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed clock ready flag */ 3835 3836 #define RCC_CR_MSION_Pos (8U) 3837 #define RCC_CR_MSION_Msk (0x1UL << RCC_CR_MSION_Pos) /*!< 0x00000100 */ 3838 #define RCC_CR_MSION RCC_CR_MSION_Msk /*!< Internal Multi Speed clock enable */ 3839 #define RCC_CR_MSIRDY_Pos (9U) 3840 #define RCC_CR_MSIRDY_Msk (0x1UL << RCC_CR_MSIRDY_Pos) /*!< 0x00000200 */ 3841 #define RCC_CR_MSIRDY RCC_CR_MSIRDY_Msk /*!< Internal Multi Speed clock ready flag */ 3842 3843 #define RCC_CR_HSEON_Pos (16U) 3844 #define RCC_CR_HSEON_Msk (0x1UL << RCC_CR_HSEON_Pos) /*!< 0x00010000 */ 3845 #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed clock enable */ 3846 #define RCC_CR_HSERDY_Pos (17U) 3847 #define RCC_CR_HSERDY_Msk (0x1UL << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */ 3848 #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed clock ready flag */ 3849 #define RCC_CR_HSEBYP_Pos (18U) 3850 #define RCC_CR_HSEBYP_Msk (0x1UL << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */ 3851 #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed clock Bypass */ 3852 3853 #define RCC_CR_PLLON_Pos (24U) 3854 #define RCC_CR_PLLON_Msk (0x1UL << RCC_CR_PLLON_Pos) /*!< 0x01000000 */ 3855 #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< PLL enable */ 3856 #define RCC_CR_PLLRDY_Pos (25U) 3857 #define RCC_CR_PLLRDY_Msk (0x1UL << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */ 3858 #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< PLL clock ready flag */ 3859 #define RCC_CR_CSSON_Pos (28U) 3860 #define RCC_CR_CSSON_Msk (0x1UL << RCC_CR_CSSON_Pos) /*!< 0x10000000 */ 3861 #define RCC_CR_CSSON RCC_CR_CSSON_Msk /*!< Clock Security System enable */ 3862 3863 #define RCC_CR_RTCPRE_Pos (29U) 3864 #define RCC_CR_RTCPRE_Msk (0x3UL << RCC_CR_RTCPRE_Pos) /*!< 0x60000000 */ 3865 #define RCC_CR_RTCPRE RCC_CR_RTCPRE_Msk /*!< RTC/LCD Prescaler */ 3866 #define RCC_CR_RTCPRE_0 (0x20000000U) /*!< Bit0 */ 3867 #define RCC_CR_RTCPRE_1 (0x40000000U) /*!< Bit1 */ 3868 3869 /******************** Bit definition for RCC_ICSCR register *****************/ 3870 #define RCC_ICSCR_HSICAL_Pos (0U) 3871 #define RCC_ICSCR_HSICAL_Msk (0xFFUL << RCC_ICSCR_HSICAL_Pos) /*!< 0x000000FF */ 3872 #define RCC_ICSCR_HSICAL RCC_ICSCR_HSICAL_Msk /*!< Internal High Speed clock Calibration */ 3873 #define RCC_ICSCR_HSITRIM_Pos (8U) 3874 #define RCC_ICSCR_HSITRIM_Msk (0x1FUL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00001F00 */ 3875 #define RCC_ICSCR_HSITRIM RCC_ICSCR_HSITRIM_Msk /*!< Internal High Speed clock trimming */ 3876 3877 #define RCC_ICSCR_MSIRANGE_Pos (13U) 3878 #define RCC_ICSCR_MSIRANGE_Msk (0x7UL << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x0000E000 */ 3879 #define RCC_ICSCR_MSIRANGE RCC_ICSCR_MSIRANGE_Msk /*!< Internal Multi Speed clock Range */ 3880 #define RCC_ICSCR_MSIRANGE_0 (0x0UL << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00000000 */ 3881 #define RCC_ICSCR_MSIRANGE_1 (0x1UL << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00002000 */ 3882 #define RCC_ICSCR_MSIRANGE_2 (0x2UL << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00004000 */ 3883 #define RCC_ICSCR_MSIRANGE_3 (0x3UL << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00006000 */ 3884 #define RCC_ICSCR_MSIRANGE_4 (0x4UL << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00008000 */ 3885 #define RCC_ICSCR_MSIRANGE_5 (0x5UL << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x0000A000 */ 3886 #define RCC_ICSCR_MSIRANGE_6 (0x6UL << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x0000C000 */ 3887 #define RCC_ICSCR_MSICAL_Pos (16U) 3888 #define RCC_ICSCR_MSICAL_Msk (0xFFUL << RCC_ICSCR_MSICAL_Pos) /*!< 0x00FF0000 */ 3889 #define RCC_ICSCR_MSICAL RCC_ICSCR_MSICAL_Msk /*!< Internal Multi Speed clock Calibration */ 3890 #define RCC_ICSCR_MSITRIM_Pos (24U) 3891 #define RCC_ICSCR_MSITRIM_Msk (0xFFUL << RCC_ICSCR_MSITRIM_Pos) /*!< 0xFF000000 */ 3892 #define RCC_ICSCR_MSITRIM RCC_ICSCR_MSITRIM_Msk /*!< Internal Multi Speed clock trimming */ 3893 3894 /******************** Bit definition for RCC_CFGR register ******************/ 3895 #define RCC_CFGR_SW_Pos (0U) 3896 #define RCC_CFGR_SW_Msk (0x3UL << RCC_CFGR_SW_Pos) /*!< 0x00000003 */ 3897 #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */ 3898 #define RCC_CFGR_SW_0 (0x1UL << RCC_CFGR_SW_Pos) /*!< 0x00000001 */ 3899 #define RCC_CFGR_SW_1 (0x2UL << RCC_CFGR_SW_Pos) /*!< 0x00000002 */ 3900 3901 /*!< SW configuration */ 3902 #define RCC_CFGR_SW_MSI (0x00000000U) /*!< MSI selected as system clock */ 3903 #define RCC_CFGR_SW_HSI (0x00000001U) /*!< HSI selected as system clock */ 3904 #define RCC_CFGR_SW_HSE (0x00000002U) /*!< HSE selected as system clock */ 3905 #define RCC_CFGR_SW_PLL (0x00000003U) /*!< PLL selected as system clock */ 3906 3907 #define RCC_CFGR_SWS_Pos (2U) 3908 #define RCC_CFGR_SWS_Msk (0x3UL << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */ 3909 #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */ 3910 #define RCC_CFGR_SWS_0 (0x1UL << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */ 3911 #define RCC_CFGR_SWS_1 (0x2UL << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */ 3912 3913 /*!< SWS configuration */ 3914 #define RCC_CFGR_SWS_MSI (0x00000000U) /*!< MSI oscillator used as system clock */ 3915 #define RCC_CFGR_SWS_HSI (0x00000004U) /*!< HSI oscillator used as system clock */ 3916 #define RCC_CFGR_SWS_HSE (0x00000008U) /*!< HSE oscillator used as system clock */ 3917 #define RCC_CFGR_SWS_PLL (0x0000000CU) /*!< PLL used as system clock */ 3918 3919 #define RCC_CFGR_HPRE_Pos (4U) 3920 #define RCC_CFGR_HPRE_Msk (0xFUL << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */ 3921 #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */ 3922 #define RCC_CFGR_HPRE_0 (0x1UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */ 3923 #define RCC_CFGR_HPRE_1 (0x2UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */ 3924 #define RCC_CFGR_HPRE_2 (0x4UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */ 3925 #define RCC_CFGR_HPRE_3 (0x8UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */ 3926 3927 /*!< HPRE configuration */ 3928 #define RCC_CFGR_HPRE_DIV1 (0x00000000U) /*!< SYSCLK not divided */ 3929 #define RCC_CFGR_HPRE_DIV2 (0x00000080U) /*!< SYSCLK divided by 2 */ 3930 #define RCC_CFGR_HPRE_DIV4 (0x00000090U) /*!< SYSCLK divided by 4 */ 3931 #define RCC_CFGR_HPRE_DIV8 (0x000000A0U) /*!< SYSCLK divided by 8 */ 3932 #define RCC_CFGR_HPRE_DIV16 (0x000000B0U) /*!< SYSCLK divided by 16 */ 3933 #define RCC_CFGR_HPRE_DIV64 (0x000000C0U) /*!< SYSCLK divided by 64 */ 3934 #define RCC_CFGR_HPRE_DIV128 (0x000000D0U) /*!< SYSCLK divided by 128 */ 3935 #define RCC_CFGR_HPRE_DIV256 (0x000000E0U) /*!< SYSCLK divided by 256 */ 3936 #define RCC_CFGR_HPRE_DIV512 (0x000000F0U) /*!< SYSCLK divided by 512 */ 3937 3938 #define RCC_CFGR_PPRE1_Pos (8U) 3939 #define RCC_CFGR_PPRE1_Msk (0x7UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000700 */ 3940 #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB1 prescaler) */ 3941 #define RCC_CFGR_PPRE1_0 (0x1UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000100 */ 3942 #define RCC_CFGR_PPRE1_1 (0x2UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000200 */ 3943 #define RCC_CFGR_PPRE1_2 (0x4UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */ 3944 3945 /*!< PPRE1 configuration */ 3946 #define RCC_CFGR_PPRE1_DIV1 (0x00000000U) /*!< HCLK not divided */ 3947 #define RCC_CFGR_PPRE1_DIV2 (0x00000400U) /*!< HCLK divided by 2 */ 3948 #define RCC_CFGR_PPRE1_DIV4 (0x00000500U) /*!< HCLK divided by 4 */ 3949 #define RCC_CFGR_PPRE1_DIV8 (0x00000600U) /*!< HCLK divided by 8 */ 3950 #define RCC_CFGR_PPRE1_DIV16 (0x00000700U) /*!< HCLK divided by 16 */ 3951 3952 #define RCC_CFGR_PPRE2_Pos (11U) 3953 #define RCC_CFGR_PPRE2_Msk (0x7UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00003800 */ 3954 #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */ 3955 #define RCC_CFGR_PPRE2_0 (0x1UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00000800 */ 3956 #define RCC_CFGR_PPRE2_1 (0x2UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00001000 */ 3957 #define RCC_CFGR_PPRE2_2 (0x4UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */ 3958 3959 /*!< PPRE2 configuration */ 3960 #define RCC_CFGR_PPRE2_DIV1 (0x00000000U) /*!< HCLK not divided */ 3961 #define RCC_CFGR_PPRE2_DIV2 (0x00002000U) /*!< HCLK divided by 2 */ 3962 #define RCC_CFGR_PPRE2_DIV4 (0x00002800U) /*!< HCLK divided by 4 */ 3963 #define RCC_CFGR_PPRE2_DIV8 (0x00003000U) /*!< HCLK divided by 8 */ 3964 #define RCC_CFGR_PPRE2_DIV16 (0x00003800U) /*!< HCLK divided by 16 */ 3965 3966 /*!< PLL entry clock source*/ 3967 #define RCC_CFGR_PLLSRC_Pos (16U) 3968 #define RCC_CFGR_PLLSRC_Msk (0x1UL << RCC_CFGR_PLLSRC_Pos) /*!< 0x00010000 */ 3969 #define RCC_CFGR_PLLSRC RCC_CFGR_PLLSRC_Msk /*!< PLL entry clock source */ 3970 3971 #define RCC_CFGR_PLLSRC_HSI (0x00000000U) /*!< HSI as PLL entry clock source */ 3972 #define RCC_CFGR_PLLSRC_HSE (0x00010000U) /*!< HSE as PLL entry clock source */ 3973 3974 3975 /*!< PLLMUL configuration */ 3976 #define RCC_CFGR_PLLMUL_Pos (18U) 3977 #define RCC_CFGR_PLLMUL_Msk (0xFUL << RCC_CFGR_PLLMUL_Pos) /*!< 0x003C0000 */ 3978 #define RCC_CFGR_PLLMUL RCC_CFGR_PLLMUL_Msk /*!< PLLMUL[3:0] bits (PLL multiplication factor) */ 3979 #define RCC_CFGR_PLLMUL_0 (0x1UL << RCC_CFGR_PLLMUL_Pos) /*!< 0x00040000 */ 3980 #define RCC_CFGR_PLLMUL_1 (0x2UL << RCC_CFGR_PLLMUL_Pos) /*!< 0x00080000 */ 3981 #define RCC_CFGR_PLLMUL_2 (0x4UL << RCC_CFGR_PLLMUL_Pos) /*!< 0x00100000 */ 3982 #define RCC_CFGR_PLLMUL_3 (0x8UL << RCC_CFGR_PLLMUL_Pos) /*!< 0x00200000 */ 3983 3984 /*!< PLLMUL configuration */ 3985 #define RCC_CFGR_PLLMUL3 (0x00000000U) /*!< PLL input clock * 3 */ 3986 #define RCC_CFGR_PLLMUL4 (0x00040000U) /*!< PLL input clock * 4 */ 3987 #define RCC_CFGR_PLLMUL6 (0x00080000U) /*!< PLL input clock * 6 */ 3988 #define RCC_CFGR_PLLMUL8 (0x000C0000U) /*!< PLL input clock * 8 */ 3989 #define RCC_CFGR_PLLMUL12 (0x00100000U) /*!< PLL input clock * 12 */ 3990 #define RCC_CFGR_PLLMUL16 (0x00140000U) /*!< PLL input clock * 16 */ 3991 #define RCC_CFGR_PLLMUL24 (0x00180000U) /*!< PLL input clock * 24 */ 3992 #define RCC_CFGR_PLLMUL32 (0x001C0000U) /*!< PLL input clock * 32 */ 3993 #define RCC_CFGR_PLLMUL48 (0x00200000U) /*!< PLL input clock * 48 */ 3994 3995 /*!< PLLDIV configuration */ 3996 #define RCC_CFGR_PLLDIV_Pos (22U) 3997 #define RCC_CFGR_PLLDIV_Msk (0x3UL << RCC_CFGR_PLLDIV_Pos) /*!< 0x00C00000 */ 3998 #define RCC_CFGR_PLLDIV RCC_CFGR_PLLDIV_Msk /*!< PLLDIV[1:0] bits (PLL Output Division) */ 3999 #define RCC_CFGR_PLLDIV_0 (0x1UL << RCC_CFGR_PLLDIV_Pos) /*!< 0x00400000 */ 4000 #define RCC_CFGR_PLLDIV_1 (0x2UL << RCC_CFGR_PLLDIV_Pos) /*!< 0x00800000 */ 4001 4002 4003 /*!< PLLDIV configuration */ 4004 #define RCC_CFGR_PLLDIV1 (0x00000000U) /*!< PLL clock output = CKVCO / 1 */ 4005 #define RCC_CFGR_PLLDIV2_Pos (22U) 4006 #define RCC_CFGR_PLLDIV2_Msk (0x1UL << RCC_CFGR_PLLDIV2_Pos) /*!< 0x00400000 */ 4007 #define RCC_CFGR_PLLDIV2 RCC_CFGR_PLLDIV2_Msk /*!< PLL clock output = CKVCO / 2 */ 4008 #define RCC_CFGR_PLLDIV3_Pos (23U) 4009 #define RCC_CFGR_PLLDIV3_Msk (0x1UL << RCC_CFGR_PLLDIV3_Pos) /*!< 0x00800000 */ 4010 #define RCC_CFGR_PLLDIV3 RCC_CFGR_PLLDIV3_Msk /*!< PLL clock output = CKVCO / 3 */ 4011 #define RCC_CFGR_PLLDIV4_Pos (22U) 4012 #define RCC_CFGR_PLLDIV4_Msk (0x3UL << RCC_CFGR_PLLDIV4_Pos) /*!< 0x00C00000 */ 4013 #define RCC_CFGR_PLLDIV4 RCC_CFGR_PLLDIV4_Msk /*!< PLL clock output = CKVCO / 4 */ 4014 4015 4016 #define RCC_CFGR_MCOSEL_Pos (24U) 4017 #define RCC_CFGR_MCOSEL_Msk (0x7UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x07000000 */ 4018 #define RCC_CFGR_MCOSEL RCC_CFGR_MCOSEL_Msk /*!< MCO[2:0] bits (Microcontroller Clock Output) */ 4019 #define RCC_CFGR_MCOSEL_0 (0x1UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x01000000 */ 4020 #define RCC_CFGR_MCOSEL_1 (0x2UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x02000000 */ 4021 #define RCC_CFGR_MCOSEL_2 (0x4UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x04000000 */ 4022 4023 /*!< MCO configuration */ 4024 #define RCC_CFGR_MCOSEL_NOCLOCK (0x00000000U) /*!< No clock */ 4025 #define RCC_CFGR_MCOSEL_SYSCLK_Pos (24U) 4026 #define RCC_CFGR_MCOSEL_SYSCLK_Msk (0x1UL << RCC_CFGR_MCOSEL_SYSCLK_Pos) /*!< 0x01000000 */ 4027 #define RCC_CFGR_MCOSEL_SYSCLK RCC_CFGR_MCOSEL_SYSCLK_Msk /*!< System clock selected */ 4028 #define RCC_CFGR_MCOSEL_HSI_Pos (25U) 4029 #define RCC_CFGR_MCOSEL_HSI_Msk (0x1UL << RCC_CFGR_MCOSEL_HSI_Pos) /*!< 0x02000000 */ 4030 #define RCC_CFGR_MCOSEL_HSI RCC_CFGR_MCOSEL_HSI_Msk /*!< Internal 16 MHz RC oscillator clock selected */ 4031 #define RCC_CFGR_MCOSEL_MSI_Pos (24U) 4032 #define RCC_CFGR_MCOSEL_MSI_Msk (0x3UL << RCC_CFGR_MCOSEL_MSI_Pos) /*!< 0x03000000 */ 4033 #define RCC_CFGR_MCOSEL_MSI RCC_CFGR_MCOSEL_MSI_Msk /*!< Internal Medium Speed RC oscillator clock selected */ 4034 #define RCC_CFGR_MCOSEL_HSE_Pos (26U) 4035 #define RCC_CFGR_MCOSEL_HSE_Msk (0x1UL << RCC_CFGR_MCOSEL_HSE_Pos) /*!< 0x04000000 */ 4036 #define RCC_CFGR_MCOSEL_HSE RCC_CFGR_MCOSEL_HSE_Msk /*!< External 1-25 MHz oscillator clock selected */ 4037 #define RCC_CFGR_MCOSEL_PLL_Pos (24U) 4038 #define RCC_CFGR_MCOSEL_PLL_Msk (0x5UL << RCC_CFGR_MCOSEL_PLL_Pos) /*!< 0x05000000 */ 4039 #define RCC_CFGR_MCOSEL_PLL RCC_CFGR_MCOSEL_PLL_Msk /*!< PLL clock divided */ 4040 #define RCC_CFGR_MCOSEL_LSI_Pos (25U) 4041 #define RCC_CFGR_MCOSEL_LSI_Msk (0x3UL << RCC_CFGR_MCOSEL_LSI_Pos) /*!< 0x06000000 */ 4042 #define RCC_CFGR_MCOSEL_LSI RCC_CFGR_MCOSEL_LSI_Msk /*!< LSI selected */ 4043 #define RCC_CFGR_MCOSEL_LSE_Pos (24U) 4044 #define RCC_CFGR_MCOSEL_LSE_Msk (0x7UL << RCC_CFGR_MCOSEL_LSE_Pos) /*!< 0x07000000 */ 4045 #define RCC_CFGR_MCOSEL_LSE RCC_CFGR_MCOSEL_LSE_Msk /*!< LSE selected */ 4046 4047 #define RCC_CFGR_MCOPRE_Pos (28U) 4048 #define RCC_CFGR_MCOPRE_Msk (0x7UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x70000000 */ 4049 #define RCC_CFGR_MCOPRE RCC_CFGR_MCOPRE_Msk /*!< MCOPRE[2:0] bits (Microcontroller Clock Output Prescaler) */ 4050 #define RCC_CFGR_MCOPRE_0 (0x1UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x10000000 */ 4051 #define RCC_CFGR_MCOPRE_1 (0x2UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x20000000 */ 4052 #define RCC_CFGR_MCOPRE_2 (0x4UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x40000000 */ 4053 4054 /*!< MCO Prescaler configuration */ 4055 #define RCC_CFGR_MCOPRE_DIV1 (0x00000000U) /*!< MCO is divided by 1 */ 4056 #define RCC_CFGR_MCOPRE_DIV2 (0x10000000U) /*!< MCO is divided by 2 */ 4057 #define RCC_CFGR_MCOPRE_DIV4 (0x20000000U) /*!< MCO is divided by 4 */ 4058 #define RCC_CFGR_MCOPRE_DIV8 (0x30000000U) /*!< MCO is divided by 8 */ 4059 #define RCC_CFGR_MCOPRE_DIV16 (0x40000000U) /*!< MCO is divided by 16 */ 4060 4061 /* Legacy aliases */ 4062 #define RCC_CFGR_MCO_DIV1 RCC_CFGR_MCOPRE_DIV1 4063 #define RCC_CFGR_MCO_DIV2 RCC_CFGR_MCOPRE_DIV2 4064 #define RCC_CFGR_MCO_DIV4 RCC_CFGR_MCOPRE_DIV4 4065 #define RCC_CFGR_MCO_DIV8 RCC_CFGR_MCOPRE_DIV8 4066 #define RCC_CFGR_MCO_DIV16 RCC_CFGR_MCOPRE_DIV16 4067 #define RCC_CFGR_MCO_NOCLOCK RCC_CFGR_MCOSEL_NOCLOCK 4068 #define RCC_CFGR_MCO_SYSCLK RCC_CFGR_MCOSEL_SYSCLK 4069 #define RCC_CFGR_MCO_HSI RCC_CFGR_MCOSEL_HSI 4070 #define RCC_CFGR_MCO_MSI RCC_CFGR_MCOSEL_MSI 4071 #define RCC_CFGR_MCO_HSE RCC_CFGR_MCOSEL_HSE 4072 #define RCC_CFGR_MCO_PLL RCC_CFGR_MCOSEL_PLL 4073 #define RCC_CFGR_MCO_LSI RCC_CFGR_MCOSEL_LSI 4074 #define RCC_CFGR_MCO_LSE RCC_CFGR_MCOSEL_LSE 4075 4076 /*!<****************** Bit definition for RCC_CIR register ********************/ 4077 #define RCC_CIR_LSIRDYF_Pos (0U) 4078 #define RCC_CIR_LSIRDYF_Msk (0x1UL << RCC_CIR_LSIRDYF_Pos) /*!< 0x00000001 */ 4079 #define RCC_CIR_LSIRDYF RCC_CIR_LSIRDYF_Msk /*!< LSI Ready Interrupt flag */ 4080 #define RCC_CIR_LSERDYF_Pos (1U) 4081 #define RCC_CIR_LSERDYF_Msk (0x1UL << RCC_CIR_LSERDYF_Pos) /*!< 0x00000002 */ 4082 #define RCC_CIR_LSERDYF RCC_CIR_LSERDYF_Msk /*!< LSE Ready Interrupt flag */ 4083 #define RCC_CIR_HSIRDYF_Pos (2U) 4084 #define RCC_CIR_HSIRDYF_Msk (0x1UL << RCC_CIR_HSIRDYF_Pos) /*!< 0x00000004 */ 4085 #define RCC_CIR_HSIRDYF RCC_CIR_HSIRDYF_Msk /*!< HSI Ready Interrupt flag */ 4086 #define RCC_CIR_HSERDYF_Pos (3U) 4087 #define RCC_CIR_HSERDYF_Msk (0x1UL << RCC_CIR_HSERDYF_Pos) /*!< 0x00000008 */ 4088 #define RCC_CIR_HSERDYF RCC_CIR_HSERDYF_Msk /*!< HSE Ready Interrupt flag */ 4089 #define RCC_CIR_PLLRDYF_Pos (4U) 4090 #define RCC_CIR_PLLRDYF_Msk (0x1UL << RCC_CIR_PLLRDYF_Pos) /*!< 0x00000010 */ 4091 #define RCC_CIR_PLLRDYF RCC_CIR_PLLRDYF_Msk /*!< PLL Ready Interrupt flag */ 4092 #define RCC_CIR_MSIRDYF_Pos (5U) 4093 #define RCC_CIR_MSIRDYF_Msk (0x1UL << RCC_CIR_MSIRDYF_Pos) /*!< 0x00000020 */ 4094 #define RCC_CIR_MSIRDYF RCC_CIR_MSIRDYF_Msk /*!< MSI Ready Interrupt flag */ 4095 #define RCC_CIR_CSSF_Pos (7U) 4096 #define RCC_CIR_CSSF_Msk (0x1UL << RCC_CIR_CSSF_Pos) /*!< 0x00000080 */ 4097 #define RCC_CIR_CSSF RCC_CIR_CSSF_Msk /*!< Clock Security System Interrupt flag */ 4098 4099 #define RCC_CIR_LSIRDYIE_Pos (8U) 4100 #define RCC_CIR_LSIRDYIE_Msk (0x1UL << RCC_CIR_LSIRDYIE_Pos) /*!< 0x00000100 */ 4101 #define RCC_CIR_LSIRDYIE RCC_CIR_LSIRDYIE_Msk /*!< LSI Ready Interrupt Enable */ 4102 #define RCC_CIR_LSERDYIE_Pos (9U) 4103 #define RCC_CIR_LSERDYIE_Msk (0x1UL << RCC_CIR_LSERDYIE_Pos) /*!< 0x00000200 */ 4104 #define RCC_CIR_LSERDYIE RCC_CIR_LSERDYIE_Msk /*!< LSE Ready Interrupt Enable */ 4105 #define RCC_CIR_HSIRDYIE_Pos (10U) 4106 #define RCC_CIR_HSIRDYIE_Msk (0x1UL << RCC_CIR_HSIRDYIE_Pos) /*!< 0x00000400 */ 4107 #define RCC_CIR_HSIRDYIE RCC_CIR_HSIRDYIE_Msk /*!< HSI Ready Interrupt Enable */ 4108 #define RCC_CIR_HSERDYIE_Pos (11U) 4109 #define RCC_CIR_HSERDYIE_Msk (0x1UL << RCC_CIR_HSERDYIE_Pos) /*!< 0x00000800 */ 4110 #define RCC_CIR_HSERDYIE RCC_CIR_HSERDYIE_Msk /*!< HSE Ready Interrupt Enable */ 4111 #define RCC_CIR_PLLRDYIE_Pos (12U) 4112 #define RCC_CIR_PLLRDYIE_Msk (0x1UL << RCC_CIR_PLLRDYIE_Pos) /*!< 0x00001000 */ 4113 #define RCC_CIR_PLLRDYIE RCC_CIR_PLLRDYIE_Msk /*!< PLL Ready Interrupt Enable */ 4114 #define RCC_CIR_MSIRDYIE_Pos (13U) 4115 #define RCC_CIR_MSIRDYIE_Msk (0x1UL << RCC_CIR_MSIRDYIE_Pos) /*!< 0x00002000 */ 4116 #define RCC_CIR_MSIRDYIE RCC_CIR_MSIRDYIE_Msk /*!< MSI Ready Interrupt Enable */ 4117 4118 #define RCC_CIR_LSIRDYC_Pos (16U) 4119 #define RCC_CIR_LSIRDYC_Msk (0x1UL << RCC_CIR_LSIRDYC_Pos) /*!< 0x00010000 */ 4120 #define RCC_CIR_LSIRDYC RCC_CIR_LSIRDYC_Msk /*!< LSI Ready Interrupt Clear */ 4121 #define RCC_CIR_LSERDYC_Pos (17U) 4122 #define RCC_CIR_LSERDYC_Msk (0x1UL << RCC_CIR_LSERDYC_Pos) /*!< 0x00020000 */ 4123 #define RCC_CIR_LSERDYC RCC_CIR_LSERDYC_Msk /*!< LSE Ready Interrupt Clear */ 4124 #define RCC_CIR_HSIRDYC_Pos (18U) 4125 #define RCC_CIR_HSIRDYC_Msk (0x1UL << RCC_CIR_HSIRDYC_Pos) /*!< 0x00040000 */ 4126 #define RCC_CIR_HSIRDYC RCC_CIR_HSIRDYC_Msk /*!< HSI Ready Interrupt Clear */ 4127 #define RCC_CIR_HSERDYC_Pos (19U) 4128 #define RCC_CIR_HSERDYC_Msk (0x1UL << RCC_CIR_HSERDYC_Pos) /*!< 0x00080000 */ 4129 #define RCC_CIR_HSERDYC RCC_CIR_HSERDYC_Msk /*!< HSE Ready Interrupt Clear */ 4130 #define RCC_CIR_PLLRDYC_Pos (20U) 4131 #define RCC_CIR_PLLRDYC_Msk (0x1UL << RCC_CIR_PLLRDYC_Pos) /*!< 0x00100000 */ 4132 #define RCC_CIR_PLLRDYC RCC_CIR_PLLRDYC_Msk /*!< PLL Ready Interrupt Clear */ 4133 #define RCC_CIR_MSIRDYC_Pos (21U) 4134 #define RCC_CIR_MSIRDYC_Msk (0x1UL << RCC_CIR_MSIRDYC_Pos) /*!< 0x00200000 */ 4135 #define RCC_CIR_MSIRDYC RCC_CIR_MSIRDYC_Msk /*!< MSI Ready Interrupt Clear */ 4136 #define RCC_CIR_CSSC_Pos (23U) 4137 #define RCC_CIR_CSSC_Msk (0x1UL << RCC_CIR_CSSC_Pos) /*!< 0x00800000 */ 4138 #define RCC_CIR_CSSC RCC_CIR_CSSC_Msk /*!< Clock Security System Interrupt Clear */ 4139 4140 /***************** Bit definition for RCC_AHBRSTR register ******************/ 4141 #define RCC_AHBRSTR_GPIOARST_Pos (0U) 4142 #define RCC_AHBRSTR_GPIOARST_Msk (0x1UL << RCC_AHBRSTR_GPIOARST_Pos) /*!< 0x00000001 */ 4143 #define RCC_AHBRSTR_GPIOARST RCC_AHBRSTR_GPIOARST_Msk /*!< GPIO port A reset */ 4144 #define RCC_AHBRSTR_GPIOBRST_Pos (1U) 4145 #define RCC_AHBRSTR_GPIOBRST_Msk (0x1UL << RCC_AHBRSTR_GPIOBRST_Pos) /*!< 0x00000002 */ 4146 #define RCC_AHBRSTR_GPIOBRST RCC_AHBRSTR_GPIOBRST_Msk /*!< GPIO port B reset */ 4147 #define RCC_AHBRSTR_GPIOCRST_Pos (2U) 4148 #define RCC_AHBRSTR_GPIOCRST_Msk (0x1UL << RCC_AHBRSTR_GPIOCRST_Pos) /*!< 0x00000004 */ 4149 #define RCC_AHBRSTR_GPIOCRST RCC_AHBRSTR_GPIOCRST_Msk /*!< GPIO port C reset */ 4150 #define RCC_AHBRSTR_GPIODRST_Pos (3U) 4151 #define RCC_AHBRSTR_GPIODRST_Msk (0x1UL << RCC_AHBRSTR_GPIODRST_Pos) /*!< 0x00000008 */ 4152 #define RCC_AHBRSTR_GPIODRST RCC_AHBRSTR_GPIODRST_Msk /*!< GPIO port D reset */ 4153 #define RCC_AHBRSTR_GPIOHRST_Pos (5U) 4154 #define RCC_AHBRSTR_GPIOHRST_Msk (0x1UL << RCC_AHBRSTR_GPIOHRST_Pos) /*!< 0x00000020 */ 4155 #define RCC_AHBRSTR_GPIOHRST RCC_AHBRSTR_GPIOHRST_Msk /*!< GPIO port H reset */ 4156 #define RCC_AHBRSTR_CRCRST_Pos (12U) 4157 #define RCC_AHBRSTR_CRCRST_Msk (0x1UL << RCC_AHBRSTR_CRCRST_Pos) /*!< 0x00001000 */ 4158 #define RCC_AHBRSTR_CRCRST RCC_AHBRSTR_CRCRST_Msk /*!< CRC reset */ 4159 #define RCC_AHBRSTR_FLITFRST_Pos (15U) 4160 #define RCC_AHBRSTR_FLITFRST_Msk (0x1UL << RCC_AHBRSTR_FLITFRST_Pos) /*!< 0x00008000 */ 4161 #define RCC_AHBRSTR_FLITFRST RCC_AHBRSTR_FLITFRST_Msk /*!< FLITF reset */ 4162 #define RCC_AHBRSTR_DMA1RST_Pos (24U) 4163 #define RCC_AHBRSTR_DMA1RST_Msk (0x1UL << RCC_AHBRSTR_DMA1RST_Pos) /*!< 0x01000000 */ 4164 #define RCC_AHBRSTR_DMA1RST RCC_AHBRSTR_DMA1RST_Msk /*!< DMA1 reset */ 4165 4166 /***************** Bit definition for RCC_APB2RSTR register *****************/ 4167 #define RCC_APB2RSTR_SYSCFGRST_Pos (0U) 4168 #define RCC_APB2RSTR_SYSCFGRST_Msk (0x1UL << RCC_APB2RSTR_SYSCFGRST_Pos) /*!< 0x00000001 */ 4169 #define RCC_APB2RSTR_SYSCFGRST RCC_APB2RSTR_SYSCFGRST_Msk /*!< System Configuration SYSCFG reset */ 4170 #define RCC_APB2RSTR_TIM9RST_Pos (2U) 4171 #define RCC_APB2RSTR_TIM9RST_Msk (0x1UL << RCC_APB2RSTR_TIM9RST_Pos) /*!< 0x00000004 */ 4172 #define RCC_APB2RSTR_TIM9RST RCC_APB2RSTR_TIM9RST_Msk /*!< TIM9 reset */ 4173 #define RCC_APB2RSTR_TIM10RST_Pos (3U) 4174 #define RCC_APB2RSTR_TIM10RST_Msk (0x1UL << RCC_APB2RSTR_TIM10RST_Pos) /*!< 0x00000008 */ 4175 #define RCC_APB2RSTR_TIM10RST RCC_APB2RSTR_TIM10RST_Msk /*!< TIM10 reset */ 4176 #define RCC_APB2RSTR_TIM11RST_Pos (4U) 4177 #define RCC_APB2RSTR_TIM11RST_Msk (0x1UL << RCC_APB2RSTR_TIM11RST_Pos) /*!< 0x00000010 */ 4178 #define RCC_APB2RSTR_TIM11RST RCC_APB2RSTR_TIM11RST_Msk /*!< TIM11 reset */ 4179 #define RCC_APB2RSTR_ADC1RST_Pos (9U) 4180 #define RCC_APB2RSTR_ADC1RST_Msk (0x1UL << RCC_APB2RSTR_ADC1RST_Pos) /*!< 0x00000200 */ 4181 #define RCC_APB2RSTR_ADC1RST RCC_APB2RSTR_ADC1RST_Msk /*!< ADC1 reset */ 4182 #define RCC_APB2RSTR_SPI1RST_Pos (12U) 4183 #define RCC_APB2RSTR_SPI1RST_Msk (0x1UL << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */ 4184 #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk /*!< SPI1 reset */ 4185 #define RCC_APB2RSTR_USART1RST_Pos (14U) 4186 #define RCC_APB2RSTR_USART1RST_Msk (0x1UL << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00004000 */ 4187 #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk /*!< USART1 reset */ 4188 4189 /***************** Bit definition for RCC_APB1RSTR register *****************/ 4190 #define RCC_APB1RSTR_TIM2RST_Pos (0U) 4191 #define RCC_APB1RSTR_TIM2RST_Msk (0x1UL << RCC_APB1RSTR_TIM2RST_Pos) /*!< 0x00000001 */ 4192 #define RCC_APB1RSTR_TIM2RST RCC_APB1RSTR_TIM2RST_Msk /*!< Timer 2 reset */ 4193 #define RCC_APB1RSTR_TIM3RST_Pos (1U) 4194 #define RCC_APB1RSTR_TIM3RST_Msk (0x1UL << RCC_APB1RSTR_TIM3RST_Pos) /*!< 0x00000002 */ 4195 #define RCC_APB1RSTR_TIM3RST RCC_APB1RSTR_TIM3RST_Msk /*!< Timer 3 reset */ 4196 #define RCC_APB1RSTR_TIM4RST_Pos (2U) 4197 #define RCC_APB1RSTR_TIM4RST_Msk (0x1UL << RCC_APB1RSTR_TIM4RST_Pos) /*!< 0x00000004 */ 4198 #define RCC_APB1RSTR_TIM4RST RCC_APB1RSTR_TIM4RST_Msk /*!< Timer 4 reset */ 4199 #define RCC_APB1RSTR_TIM6RST_Pos (4U) 4200 #define RCC_APB1RSTR_TIM6RST_Msk (0x1UL << RCC_APB1RSTR_TIM6RST_Pos) /*!< 0x00000010 */ 4201 #define RCC_APB1RSTR_TIM6RST RCC_APB1RSTR_TIM6RST_Msk /*!< Timer 6 reset */ 4202 #define RCC_APB1RSTR_TIM7RST_Pos (5U) 4203 #define RCC_APB1RSTR_TIM7RST_Msk (0x1UL << RCC_APB1RSTR_TIM7RST_Pos) /*!< 0x00000020 */ 4204 #define RCC_APB1RSTR_TIM7RST RCC_APB1RSTR_TIM7RST_Msk /*!< Timer 7 reset */ 4205 #define RCC_APB1RSTR_LCDRST_Pos (9U) 4206 #define RCC_APB1RSTR_LCDRST_Msk (0x1UL << RCC_APB1RSTR_LCDRST_Pos) /*!< 0x00000200 */ 4207 #define RCC_APB1RSTR_LCDRST RCC_APB1RSTR_LCDRST_Msk /*!< LCD reset */ 4208 #define RCC_APB1RSTR_WWDGRST_Pos (11U) 4209 #define RCC_APB1RSTR_WWDGRST_Msk (0x1UL << RCC_APB1RSTR_WWDGRST_Pos) /*!< 0x00000800 */ 4210 #define RCC_APB1RSTR_WWDGRST RCC_APB1RSTR_WWDGRST_Msk /*!< Window Watchdog reset */ 4211 #define RCC_APB1RSTR_SPI2RST_Pos (14U) 4212 #define RCC_APB1RSTR_SPI2RST_Msk (0x1UL << RCC_APB1RSTR_SPI2RST_Pos) /*!< 0x00004000 */ 4213 #define RCC_APB1RSTR_SPI2RST RCC_APB1RSTR_SPI2RST_Msk /*!< SPI 2 reset */ 4214 #define RCC_APB1RSTR_USART2RST_Pos (17U) 4215 #define RCC_APB1RSTR_USART2RST_Msk (0x1UL << RCC_APB1RSTR_USART2RST_Pos) /*!< 0x00020000 */ 4216 #define RCC_APB1RSTR_USART2RST RCC_APB1RSTR_USART2RST_Msk /*!< USART 2 reset */ 4217 #define RCC_APB1RSTR_USART3RST_Pos (18U) 4218 #define RCC_APB1RSTR_USART3RST_Msk (0x1UL << RCC_APB1RSTR_USART3RST_Pos) /*!< 0x00040000 */ 4219 #define RCC_APB1RSTR_USART3RST RCC_APB1RSTR_USART3RST_Msk /*!< USART 3 reset */ 4220 #define RCC_APB1RSTR_I2C1RST_Pos (21U) 4221 #define RCC_APB1RSTR_I2C1RST_Msk (0x1UL << RCC_APB1RSTR_I2C1RST_Pos) /*!< 0x00200000 */ 4222 #define RCC_APB1RSTR_I2C1RST RCC_APB1RSTR_I2C1RST_Msk /*!< I2C 1 reset */ 4223 #define RCC_APB1RSTR_I2C2RST_Pos (22U) 4224 #define RCC_APB1RSTR_I2C2RST_Msk (0x1UL << RCC_APB1RSTR_I2C2RST_Pos) /*!< 0x00400000 */ 4225 #define RCC_APB1RSTR_I2C2RST RCC_APB1RSTR_I2C2RST_Msk /*!< I2C 2 reset */ 4226 #define RCC_APB1RSTR_USBRST_Pos (23U) 4227 #define RCC_APB1RSTR_USBRST_Msk (0x1UL << RCC_APB1RSTR_USBRST_Pos) /*!< 0x00800000 */ 4228 #define RCC_APB1RSTR_USBRST RCC_APB1RSTR_USBRST_Msk /*!< USB reset */ 4229 #define RCC_APB1RSTR_PWRRST_Pos (28U) 4230 #define RCC_APB1RSTR_PWRRST_Msk (0x1UL << RCC_APB1RSTR_PWRRST_Pos) /*!< 0x10000000 */ 4231 #define RCC_APB1RSTR_PWRRST RCC_APB1RSTR_PWRRST_Msk /*!< Power interface reset */ 4232 #define RCC_APB1RSTR_DACRST_Pos (29U) 4233 #define RCC_APB1RSTR_DACRST_Msk (0x1UL << RCC_APB1RSTR_DACRST_Pos) /*!< 0x20000000 */ 4234 #define RCC_APB1RSTR_DACRST RCC_APB1RSTR_DACRST_Msk /*!< DAC interface reset */ 4235 #define RCC_APB1RSTR_COMPRST_Pos (31U) 4236 #define RCC_APB1RSTR_COMPRST_Msk (0x1UL << RCC_APB1RSTR_COMPRST_Pos) /*!< 0x80000000 */ 4237 #define RCC_APB1RSTR_COMPRST RCC_APB1RSTR_COMPRST_Msk /*!< Comparator interface reset */ 4238 4239 /****************** Bit definition for RCC_AHBENR register ******************/ 4240 #define RCC_AHBENR_GPIOAEN_Pos (0U) 4241 #define RCC_AHBENR_GPIOAEN_Msk (0x1UL << RCC_AHBENR_GPIOAEN_Pos) /*!< 0x00000001 */ 4242 #define RCC_AHBENR_GPIOAEN RCC_AHBENR_GPIOAEN_Msk /*!< GPIO port A clock enable */ 4243 #define RCC_AHBENR_GPIOBEN_Pos (1U) 4244 #define RCC_AHBENR_GPIOBEN_Msk (0x1UL << RCC_AHBENR_GPIOBEN_Pos) /*!< 0x00000002 */ 4245 #define RCC_AHBENR_GPIOBEN RCC_AHBENR_GPIOBEN_Msk /*!< GPIO port B clock enable */ 4246 #define RCC_AHBENR_GPIOCEN_Pos (2U) 4247 #define RCC_AHBENR_GPIOCEN_Msk (0x1UL << RCC_AHBENR_GPIOCEN_Pos) /*!< 0x00000004 */ 4248 #define RCC_AHBENR_GPIOCEN RCC_AHBENR_GPIOCEN_Msk /*!< GPIO port C clock enable */ 4249 #define RCC_AHBENR_GPIODEN_Pos (3U) 4250 #define RCC_AHBENR_GPIODEN_Msk (0x1UL << RCC_AHBENR_GPIODEN_Pos) /*!< 0x00000008 */ 4251 #define RCC_AHBENR_GPIODEN RCC_AHBENR_GPIODEN_Msk /*!< GPIO port D clock enable */ 4252 #define RCC_AHBENR_GPIOHEN_Pos (5U) 4253 #define RCC_AHBENR_GPIOHEN_Msk (0x1UL << RCC_AHBENR_GPIOHEN_Pos) /*!< 0x00000020 */ 4254 #define RCC_AHBENR_GPIOHEN RCC_AHBENR_GPIOHEN_Msk /*!< GPIO port H clock enable */ 4255 #define RCC_AHBENR_CRCEN_Pos (12U) 4256 #define RCC_AHBENR_CRCEN_Msk (0x1UL << RCC_AHBENR_CRCEN_Pos) /*!< 0x00001000 */ 4257 #define RCC_AHBENR_CRCEN RCC_AHBENR_CRCEN_Msk /*!< CRC clock enable */ 4258 #define RCC_AHBENR_FLITFEN_Pos (15U) 4259 #define RCC_AHBENR_FLITFEN_Msk (0x1UL << RCC_AHBENR_FLITFEN_Pos) /*!< 0x00008000 */ 4260 #define RCC_AHBENR_FLITFEN RCC_AHBENR_FLITFEN_Msk /*!< FLITF clock enable (has effect only when 4261 the Flash memory is in power down mode) */ 4262 #define RCC_AHBENR_DMA1EN_Pos (24U) 4263 #define RCC_AHBENR_DMA1EN_Msk (0x1UL << RCC_AHBENR_DMA1EN_Pos) /*!< 0x01000000 */ 4264 #define RCC_AHBENR_DMA1EN RCC_AHBENR_DMA1EN_Msk /*!< DMA1 clock enable */ 4265 4266 /****************** Bit definition for RCC_APB2ENR register *****************/ 4267 #define RCC_APB2ENR_SYSCFGEN_Pos (0U) 4268 #define RCC_APB2ENR_SYSCFGEN_Msk (0x1UL << RCC_APB2ENR_SYSCFGEN_Pos) /*!< 0x00000001 */ 4269 #define RCC_APB2ENR_SYSCFGEN RCC_APB2ENR_SYSCFGEN_Msk /*!< System Configuration SYSCFG clock enable */ 4270 #define RCC_APB2ENR_TIM9EN_Pos (2U) 4271 #define RCC_APB2ENR_TIM9EN_Msk (0x1UL << RCC_APB2ENR_TIM9EN_Pos) /*!< 0x00000004 */ 4272 #define RCC_APB2ENR_TIM9EN RCC_APB2ENR_TIM9EN_Msk /*!< TIM9 interface clock enable */ 4273 #define RCC_APB2ENR_TIM10EN_Pos (3U) 4274 #define RCC_APB2ENR_TIM10EN_Msk (0x1UL << RCC_APB2ENR_TIM10EN_Pos) /*!< 0x00000008 */ 4275 #define RCC_APB2ENR_TIM10EN RCC_APB2ENR_TIM10EN_Msk /*!< TIM10 interface clock enable */ 4276 #define RCC_APB2ENR_TIM11EN_Pos (4U) 4277 #define RCC_APB2ENR_TIM11EN_Msk (0x1UL << RCC_APB2ENR_TIM11EN_Pos) /*!< 0x00000010 */ 4278 #define RCC_APB2ENR_TIM11EN RCC_APB2ENR_TIM11EN_Msk /*!< TIM11 Timer clock enable */ 4279 #define RCC_APB2ENR_ADC1EN_Pos (9U) 4280 #define RCC_APB2ENR_ADC1EN_Msk (0x1UL << RCC_APB2ENR_ADC1EN_Pos) /*!< 0x00000200 */ 4281 #define RCC_APB2ENR_ADC1EN RCC_APB2ENR_ADC1EN_Msk /*!< ADC1 clock enable */ 4282 #define RCC_APB2ENR_SPI1EN_Pos (12U) 4283 #define RCC_APB2ENR_SPI1EN_Msk (0x1UL << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */ 4284 #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk /*!< SPI1 clock enable */ 4285 #define RCC_APB2ENR_USART1EN_Pos (14U) 4286 #define RCC_APB2ENR_USART1EN_Msk (0x1UL << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00004000 */ 4287 #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk /*!< USART1 clock enable */ 4288 4289 /***************** Bit definition for RCC_APB1ENR register ******************/ 4290 #define RCC_APB1ENR_TIM2EN_Pos (0U) 4291 #define RCC_APB1ENR_TIM2EN_Msk (0x1UL << RCC_APB1ENR_TIM2EN_Pos) /*!< 0x00000001 */ 4292 #define RCC_APB1ENR_TIM2EN RCC_APB1ENR_TIM2EN_Msk /*!< Timer 2 clock enabled*/ 4293 #define RCC_APB1ENR_TIM3EN_Pos (1U) 4294 #define RCC_APB1ENR_TIM3EN_Msk (0x1UL << RCC_APB1ENR_TIM3EN_Pos) /*!< 0x00000002 */ 4295 #define RCC_APB1ENR_TIM3EN RCC_APB1ENR_TIM3EN_Msk /*!< Timer 3 clock enable */ 4296 #define RCC_APB1ENR_TIM4EN_Pos (2U) 4297 #define RCC_APB1ENR_TIM4EN_Msk (0x1UL << RCC_APB1ENR_TIM4EN_Pos) /*!< 0x00000004 */ 4298 #define RCC_APB1ENR_TIM4EN RCC_APB1ENR_TIM4EN_Msk /*!< Timer 4 clock enable */ 4299 #define RCC_APB1ENR_TIM6EN_Pos (4U) 4300 #define RCC_APB1ENR_TIM6EN_Msk (0x1UL << RCC_APB1ENR_TIM6EN_Pos) /*!< 0x00000010 */ 4301 #define RCC_APB1ENR_TIM6EN RCC_APB1ENR_TIM6EN_Msk /*!< Timer 6 clock enable */ 4302 #define RCC_APB1ENR_TIM7EN_Pos (5U) 4303 #define RCC_APB1ENR_TIM7EN_Msk (0x1UL << RCC_APB1ENR_TIM7EN_Pos) /*!< 0x00000020 */ 4304 #define RCC_APB1ENR_TIM7EN RCC_APB1ENR_TIM7EN_Msk /*!< Timer 7 clock enable */ 4305 #define RCC_APB1ENR_LCDEN_Pos (9U) 4306 #define RCC_APB1ENR_LCDEN_Msk (0x1UL << RCC_APB1ENR_LCDEN_Pos) /*!< 0x00000200 */ 4307 #define RCC_APB1ENR_LCDEN RCC_APB1ENR_LCDEN_Msk /*!< LCD clock enable */ 4308 #define RCC_APB1ENR_WWDGEN_Pos (11U) 4309 #define RCC_APB1ENR_WWDGEN_Msk (0x1UL << RCC_APB1ENR_WWDGEN_Pos) /*!< 0x00000800 */ 4310 #define RCC_APB1ENR_WWDGEN RCC_APB1ENR_WWDGEN_Msk /*!< Window Watchdog clock enable */ 4311 #define RCC_APB1ENR_SPI2EN_Pos (14U) 4312 #define RCC_APB1ENR_SPI2EN_Msk (0x1UL << RCC_APB1ENR_SPI2EN_Pos) /*!< 0x00004000 */ 4313 #define RCC_APB1ENR_SPI2EN RCC_APB1ENR_SPI2EN_Msk /*!< SPI 2 clock enable */ 4314 #define RCC_APB1ENR_USART2EN_Pos (17U) 4315 #define RCC_APB1ENR_USART2EN_Msk (0x1UL << RCC_APB1ENR_USART2EN_Pos) /*!< 0x00020000 */ 4316 #define RCC_APB1ENR_USART2EN RCC_APB1ENR_USART2EN_Msk /*!< USART 2 clock enable */ 4317 #define RCC_APB1ENR_USART3EN_Pos (18U) 4318 #define RCC_APB1ENR_USART3EN_Msk (0x1UL << RCC_APB1ENR_USART3EN_Pos) /*!< 0x00040000 */ 4319 #define RCC_APB1ENR_USART3EN RCC_APB1ENR_USART3EN_Msk /*!< USART 3 clock enable */ 4320 #define RCC_APB1ENR_I2C1EN_Pos (21U) 4321 #define RCC_APB1ENR_I2C1EN_Msk (0x1UL << RCC_APB1ENR_I2C1EN_Pos) /*!< 0x00200000 */ 4322 #define RCC_APB1ENR_I2C1EN RCC_APB1ENR_I2C1EN_Msk /*!< I2C 1 clock enable */ 4323 #define RCC_APB1ENR_I2C2EN_Pos (22U) 4324 #define RCC_APB1ENR_I2C2EN_Msk (0x1UL << RCC_APB1ENR_I2C2EN_Pos) /*!< 0x00400000 */ 4325 #define RCC_APB1ENR_I2C2EN RCC_APB1ENR_I2C2EN_Msk /*!< I2C 2 clock enable */ 4326 #define RCC_APB1ENR_USBEN_Pos (23U) 4327 #define RCC_APB1ENR_USBEN_Msk (0x1UL << RCC_APB1ENR_USBEN_Pos) /*!< 0x00800000 */ 4328 #define RCC_APB1ENR_USBEN RCC_APB1ENR_USBEN_Msk /*!< USB clock enable */ 4329 #define RCC_APB1ENR_PWREN_Pos (28U) 4330 #define RCC_APB1ENR_PWREN_Msk (0x1UL << RCC_APB1ENR_PWREN_Pos) /*!< 0x10000000 */ 4331 #define RCC_APB1ENR_PWREN RCC_APB1ENR_PWREN_Msk /*!< Power interface clock enable */ 4332 #define RCC_APB1ENR_DACEN_Pos (29U) 4333 #define RCC_APB1ENR_DACEN_Msk (0x1UL << RCC_APB1ENR_DACEN_Pos) /*!< 0x20000000 */ 4334 #define RCC_APB1ENR_DACEN RCC_APB1ENR_DACEN_Msk /*!< DAC interface clock enable */ 4335 #define RCC_APB1ENR_COMPEN_Pos (31U) 4336 #define RCC_APB1ENR_COMPEN_Msk (0x1UL << RCC_APB1ENR_COMPEN_Pos) /*!< 0x80000000 */ 4337 #define RCC_APB1ENR_COMPEN RCC_APB1ENR_COMPEN_Msk /*!< Comparator interface clock enable */ 4338 4339 /****************** Bit definition for RCC_AHBLPENR register ****************/ 4340 #define RCC_AHBLPENR_GPIOALPEN_Pos (0U) 4341 #define RCC_AHBLPENR_GPIOALPEN_Msk (0x1UL << RCC_AHBLPENR_GPIOALPEN_Pos) /*!< 0x00000001 */ 4342 #define RCC_AHBLPENR_GPIOALPEN RCC_AHBLPENR_GPIOALPEN_Msk /*!< GPIO port A clock enabled in sleep mode */ 4343 #define RCC_AHBLPENR_GPIOBLPEN_Pos (1U) 4344 #define RCC_AHBLPENR_GPIOBLPEN_Msk (0x1UL << RCC_AHBLPENR_GPIOBLPEN_Pos) /*!< 0x00000002 */ 4345 #define RCC_AHBLPENR_GPIOBLPEN RCC_AHBLPENR_GPIOBLPEN_Msk /*!< GPIO port B clock enabled in sleep mode */ 4346 #define RCC_AHBLPENR_GPIOCLPEN_Pos (2U) 4347 #define RCC_AHBLPENR_GPIOCLPEN_Msk (0x1UL << RCC_AHBLPENR_GPIOCLPEN_Pos) /*!< 0x00000004 */ 4348 #define RCC_AHBLPENR_GPIOCLPEN RCC_AHBLPENR_GPIOCLPEN_Msk /*!< GPIO port C clock enabled in sleep mode */ 4349 #define RCC_AHBLPENR_GPIODLPEN_Pos (3U) 4350 #define RCC_AHBLPENR_GPIODLPEN_Msk (0x1UL << RCC_AHBLPENR_GPIODLPEN_Pos) /*!< 0x00000008 */ 4351 #define RCC_AHBLPENR_GPIODLPEN RCC_AHBLPENR_GPIODLPEN_Msk /*!< GPIO port D clock enabled in sleep mode */ 4352 #define RCC_AHBLPENR_GPIOHLPEN_Pos (5U) 4353 #define RCC_AHBLPENR_GPIOHLPEN_Msk (0x1UL << RCC_AHBLPENR_GPIOHLPEN_Pos) /*!< 0x00000020 */ 4354 #define RCC_AHBLPENR_GPIOHLPEN RCC_AHBLPENR_GPIOHLPEN_Msk /*!< GPIO port H clock enabled in sleep mode */ 4355 #define RCC_AHBLPENR_CRCLPEN_Pos (12U) 4356 #define RCC_AHBLPENR_CRCLPEN_Msk (0x1UL << RCC_AHBLPENR_CRCLPEN_Pos) /*!< 0x00001000 */ 4357 #define RCC_AHBLPENR_CRCLPEN RCC_AHBLPENR_CRCLPEN_Msk /*!< CRC clock enabled in sleep mode */ 4358 #define RCC_AHBLPENR_FLITFLPEN_Pos (15U) 4359 #define RCC_AHBLPENR_FLITFLPEN_Msk (0x1UL << RCC_AHBLPENR_FLITFLPEN_Pos) /*!< 0x00008000 */ 4360 #define RCC_AHBLPENR_FLITFLPEN RCC_AHBLPENR_FLITFLPEN_Msk /*!< Flash Interface clock enabled in sleep mode 4361 (has effect only when the Flash memory is 4362 in power down mode) */ 4363 #define RCC_AHBLPENR_SRAMLPEN_Pos (16U) 4364 #define RCC_AHBLPENR_SRAMLPEN_Msk (0x1UL << RCC_AHBLPENR_SRAMLPEN_Pos) /*!< 0x00010000 */ 4365 #define RCC_AHBLPENR_SRAMLPEN RCC_AHBLPENR_SRAMLPEN_Msk /*!< SRAM clock enabled in sleep mode */ 4366 #define RCC_AHBLPENR_DMA1LPEN_Pos (24U) 4367 #define RCC_AHBLPENR_DMA1LPEN_Msk (0x1UL << RCC_AHBLPENR_DMA1LPEN_Pos) /*!< 0x01000000 */ 4368 #define RCC_AHBLPENR_DMA1LPEN RCC_AHBLPENR_DMA1LPEN_Msk /*!< DMA1 clock enabled in sleep mode */ 4369 4370 /****************** Bit definition for RCC_APB2LPENR register ***************/ 4371 #define RCC_APB2LPENR_SYSCFGLPEN_Pos (0U) 4372 #define RCC_APB2LPENR_SYSCFGLPEN_Msk (0x1UL << RCC_APB2LPENR_SYSCFGLPEN_Pos) /*!< 0x00000001 */ 4373 #define RCC_APB2LPENR_SYSCFGLPEN RCC_APB2LPENR_SYSCFGLPEN_Msk /*!< System Configuration SYSCFG clock enabled in sleep mode */ 4374 #define RCC_APB2LPENR_TIM9LPEN_Pos (2U) 4375 #define RCC_APB2LPENR_TIM9LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM9LPEN_Pos) /*!< 0x00000004 */ 4376 #define RCC_APB2LPENR_TIM9LPEN RCC_APB2LPENR_TIM9LPEN_Msk /*!< TIM9 interface clock enabled in sleep mode */ 4377 #define RCC_APB2LPENR_TIM10LPEN_Pos (3U) 4378 #define RCC_APB2LPENR_TIM10LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM10LPEN_Pos) /*!< 0x00000008 */ 4379 #define RCC_APB2LPENR_TIM10LPEN RCC_APB2LPENR_TIM10LPEN_Msk /*!< TIM10 interface clock enabled in sleep mode */ 4380 #define RCC_APB2LPENR_TIM11LPEN_Pos (4U) 4381 #define RCC_APB2LPENR_TIM11LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM11LPEN_Pos) /*!< 0x00000010 */ 4382 #define RCC_APB2LPENR_TIM11LPEN RCC_APB2LPENR_TIM11LPEN_Msk /*!< TIM11 Timer clock enabled in sleep mode */ 4383 #define RCC_APB2LPENR_ADC1LPEN_Pos (9U) 4384 #define RCC_APB2LPENR_ADC1LPEN_Msk (0x1UL << RCC_APB2LPENR_ADC1LPEN_Pos) /*!< 0x00000200 */ 4385 #define RCC_APB2LPENR_ADC1LPEN RCC_APB2LPENR_ADC1LPEN_Msk /*!< ADC1 clock enabled in sleep mode */ 4386 #define RCC_APB2LPENR_SPI1LPEN_Pos (12U) 4387 #define RCC_APB2LPENR_SPI1LPEN_Msk (0x1UL << RCC_APB2LPENR_SPI1LPEN_Pos) /*!< 0x00001000 */ 4388 #define RCC_APB2LPENR_SPI1LPEN RCC_APB2LPENR_SPI1LPEN_Msk /*!< SPI1 clock enabled in sleep mode */ 4389 #define RCC_APB2LPENR_USART1LPEN_Pos (14U) 4390 #define RCC_APB2LPENR_USART1LPEN_Msk (0x1UL << RCC_APB2LPENR_USART1LPEN_Pos) /*!< 0x00004000 */ 4391 #define RCC_APB2LPENR_USART1LPEN RCC_APB2LPENR_USART1LPEN_Msk /*!< USART1 clock enabled in sleep mode */ 4392 4393 /***************** Bit definition for RCC_APB1LPENR register ****************/ 4394 #define RCC_APB1LPENR_TIM2LPEN_Pos (0U) 4395 #define RCC_APB1LPENR_TIM2LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM2LPEN_Pos) /*!< 0x00000001 */ 4396 #define RCC_APB1LPENR_TIM2LPEN RCC_APB1LPENR_TIM2LPEN_Msk /*!< Timer 2 clock enabled in sleep mode */ 4397 #define RCC_APB1LPENR_TIM3LPEN_Pos (1U) 4398 #define RCC_APB1LPENR_TIM3LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM3LPEN_Pos) /*!< 0x00000002 */ 4399 #define RCC_APB1LPENR_TIM3LPEN RCC_APB1LPENR_TIM3LPEN_Msk /*!< Timer 3 clock enabled in sleep mode */ 4400 #define RCC_APB1LPENR_TIM4LPEN_Pos (2U) 4401 #define RCC_APB1LPENR_TIM4LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM4LPEN_Pos) /*!< 0x00000004 */ 4402 #define RCC_APB1LPENR_TIM4LPEN RCC_APB1LPENR_TIM4LPEN_Msk /*!< Timer 4 clock enabled in sleep mode */ 4403 #define RCC_APB1LPENR_TIM6LPEN_Pos (4U) 4404 #define RCC_APB1LPENR_TIM6LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM6LPEN_Pos) /*!< 0x00000010 */ 4405 #define RCC_APB1LPENR_TIM6LPEN RCC_APB1LPENR_TIM6LPEN_Msk /*!< Timer 6 clock enabled in sleep mode */ 4406 #define RCC_APB1LPENR_TIM7LPEN_Pos (5U) 4407 #define RCC_APB1LPENR_TIM7LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM7LPEN_Pos) /*!< 0x00000020 */ 4408 #define RCC_APB1LPENR_TIM7LPEN RCC_APB1LPENR_TIM7LPEN_Msk /*!< Timer 7 clock enabled in sleep mode */ 4409 #define RCC_APB1LPENR_LCDLPEN_Pos (9U) 4410 #define RCC_APB1LPENR_LCDLPEN_Msk (0x1UL << RCC_APB1LPENR_LCDLPEN_Pos) /*!< 0x00000200 */ 4411 #define RCC_APB1LPENR_LCDLPEN RCC_APB1LPENR_LCDLPEN_Msk /*!< LCD clock enabled in sleep mode */ 4412 #define RCC_APB1LPENR_WWDGLPEN_Pos (11U) 4413 #define RCC_APB1LPENR_WWDGLPEN_Msk (0x1UL << RCC_APB1LPENR_WWDGLPEN_Pos) /*!< 0x00000800 */ 4414 #define RCC_APB1LPENR_WWDGLPEN RCC_APB1LPENR_WWDGLPEN_Msk /*!< Window Watchdog clock enabled in sleep mode */ 4415 #define RCC_APB1LPENR_SPI2LPEN_Pos (14U) 4416 #define RCC_APB1LPENR_SPI2LPEN_Msk (0x1UL << RCC_APB1LPENR_SPI2LPEN_Pos) /*!< 0x00004000 */ 4417 #define RCC_APB1LPENR_SPI2LPEN RCC_APB1LPENR_SPI2LPEN_Msk /*!< SPI 2 clock enabled in sleep mode */ 4418 #define RCC_APB1LPENR_USART2LPEN_Pos (17U) 4419 #define RCC_APB1LPENR_USART2LPEN_Msk (0x1UL << RCC_APB1LPENR_USART2LPEN_Pos) /*!< 0x00020000 */ 4420 #define RCC_APB1LPENR_USART2LPEN RCC_APB1LPENR_USART2LPEN_Msk /*!< USART 2 clock enabled in sleep mode */ 4421 #define RCC_APB1LPENR_USART3LPEN_Pos (18U) 4422 #define RCC_APB1LPENR_USART3LPEN_Msk (0x1UL << RCC_APB1LPENR_USART3LPEN_Pos) /*!< 0x00040000 */ 4423 #define RCC_APB1LPENR_USART3LPEN RCC_APB1LPENR_USART3LPEN_Msk /*!< USART 3 clock enabled in sleep mode */ 4424 #define RCC_APB1LPENR_I2C1LPEN_Pos (21U) 4425 #define RCC_APB1LPENR_I2C1LPEN_Msk (0x1UL << RCC_APB1LPENR_I2C1LPEN_Pos) /*!< 0x00200000 */ 4426 #define RCC_APB1LPENR_I2C1LPEN RCC_APB1LPENR_I2C1LPEN_Msk /*!< I2C 1 clock enabled in sleep mode */ 4427 #define RCC_APB1LPENR_I2C2LPEN_Pos (22U) 4428 #define RCC_APB1LPENR_I2C2LPEN_Msk (0x1UL << RCC_APB1LPENR_I2C2LPEN_Pos) /*!< 0x00400000 */ 4429 #define RCC_APB1LPENR_I2C2LPEN RCC_APB1LPENR_I2C2LPEN_Msk /*!< I2C 2 clock enabled in sleep mode */ 4430 #define RCC_APB1LPENR_USBLPEN_Pos (23U) 4431 #define RCC_APB1LPENR_USBLPEN_Msk (0x1UL << RCC_APB1LPENR_USBLPEN_Pos) /*!< 0x00800000 */ 4432 #define RCC_APB1LPENR_USBLPEN RCC_APB1LPENR_USBLPEN_Msk /*!< USB clock enabled in sleep mode */ 4433 #define RCC_APB1LPENR_PWRLPEN_Pos (28U) 4434 #define RCC_APB1LPENR_PWRLPEN_Msk (0x1UL << RCC_APB1LPENR_PWRLPEN_Pos) /*!< 0x10000000 */ 4435 #define RCC_APB1LPENR_PWRLPEN RCC_APB1LPENR_PWRLPEN_Msk /*!< Power interface clock enabled in sleep mode */ 4436 #define RCC_APB1LPENR_DACLPEN_Pos (29U) 4437 #define RCC_APB1LPENR_DACLPEN_Msk (0x1UL << RCC_APB1LPENR_DACLPEN_Pos) /*!< 0x20000000 */ 4438 #define RCC_APB1LPENR_DACLPEN RCC_APB1LPENR_DACLPEN_Msk /*!< DAC interface clock enabled in sleep mode */ 4439 #define RCC_APB1LPENR_COMPLPEN_Pos (31U) 4440 #define RCC_APB1LPENR_COMPLPEN_Msk (0x1UL << RCC_APB1LPENR_COMPLPEN_Pos) /*!< 0x80000000 */ 4441 #define RCC_APB1LPENR_COMPLPEN RCC_APB1LPENR_COMPLPEN_Msk /*!< Comparator interface clock enabled in sleep mode*/ 4442 4443 /******************* Bit definition for RCC_CSR register ********************/ 4444 #define RCC_CSR_LSION_Pos (0U) 4445 #define RCC_CSR_LSION_Msk (0x1UL << RCC_CSR_LSION_Pos) /*!< 0x00000001 */ 4446 #define RCC_CSR_LSION RCC_CSR_LSION_Msk /*!< Internal Low Speed oscillator enable */ 4447 #define RCC_CSR_LSIRDY_Pos (1U) 4448 #define RCC_CSR_LSIRDY_Msk (0x1UL << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */ 4449 #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk /*!< Internal Low Speed oscillator Ready */ 4450 4451 #define RCC_CSR_LSEON_Pos (8U) 4452 #define RCC_CSR_LSEON_Msk (0x1UL << RCC_CSR_LSEON_Pos) /*!< 0x00000100 */ 4453 #define RCC_CSR_LSEON RCC_CSR_LSEON_Msk /*!< External Low Speed oscillator enable */ 4454 #define RCC_CSR_LSERDY_Pos (9U) 4455 #define RCC_CSR_LSERDY_Msk (0x1UL << RCC_CSR_LSERDY_Pos) /*!< 0x00000200 */ 4456 #define RCC_CSR_LSERDY RCC_CSR_LSERDY_Msk /*!< External Low Speed oscillator Ready */ 4457 #define RCC_CSR_LSEBYP_Pos (10U) 4458 #define RCC_CSR_LSEBYP_Msk (0x1UL << RCC_CSR_LSEBYP_Pos) /*!< 0x00000400 */ 4459 #define RCC_CSR_LSEBYP RCC_CSR_LSEBYP_Msk /*!< External Low Speed oscillator Bypass */ 4460 4461 #define RCC_CSR_RTCSEL_Pos (16U) 4462 #define RCC_CSR_RTCSEL_Msk (0x3UL << RCC_CSR_RTCSEL_Pos) /*!< 0x00030000 */ 4463 #define RCC_CSR_RTCSEL RCC_CSR_RTCSEL_Msk /*!< RTCSEL[1:0] bits (RTC clock source selection) */ 4464 #define RCC_CSR_RTCSEL_0 (0x1UL << RCC_CSR_RTCSEL_Pos) /*!< 0x00010000 */ 4465 #define RCC_CSR_RTCSEL_1 (0x2UL << RCC_CSR_RTCSEL_Pos) /*!< 0x00020000 */ 4466 4467 /*!< RTC configuration */ 4468 #define RCC_CSR_RTCSEL_NOCLOCK (0x00000000U) /*!< No clock */ 4469 #define RCC_CSR_RTCSEL_LSE_Pos (16U) 4470 #define RCC_CSR_RTCSEL_LSE_Msk (0x1UL << RCC_CSR_RTCSEL_LSE_Pos) /*!< 0x00010000 */ 4471 #define RCC_CSR_RTCSEL_LSE RCC_CSR_RTCSEL_LSE_Msk /*!< LSE oscillator clock used as RTC clock */ 4472 #define RCC_CSR_RTCSEL_LSI_Pos (17U) 4473 #define RCC_CSR_RTCSEL_LSI_Msk (0x1UL << RCC_CSR_RTCSEL_LSI_Pos) /*!< 0x00020000 */ 4474 #define RCC_CSR_RTCSEL_LSI RCC_CSR_RTCSEL_LSI_Msk /*!< LSI oscillator clock used as RTC clock */ 4475 #define RCC_CSR_RTCSEL_HSE_Pos (16U) 4476 #define RCC_CSR_RTCSEL_HSE_Msk (0x3UL << RCC_CSR_RTCSEL_HSE_Pos) /*!< 0x00030000 */ 4477 #define RCC_CSR_RTCSEL_HSE RCC_CSR_RTCSEL_HSE_Msk /*!< HSE oscillator clock divided by 2, 4, 8 or 16 by RTCPRE used as RTC clock */ 4478 4479 #define RCC_CSR_RTCEN_Pos (22U) 4480 #define RCC_CSR_RTCEN_Msk (0x1UL << RCC_CSR_RTCEN_Pos) /*!< 0x00400000 */ 4481 #define RCC_CSR_RTCEN RCC_CSR_RTCEN_Msk /*!< RTC clock enable */ 4482 #define RCC_CSR_RTCRST_Pos (23U) 4483 #define RCC_CSR_RTCRST_Msk (0x1UL << RCC_CSR_RTCRST_Pos) /*!< 0x00800000 */ 4484 #define RCC_CSR_RTCRST RCC_CSR_RTCRST_Msk /*!< RTC reset */ 4485 4486 #define RCC_CSR_RMVF_Pos (24U) 4487 #define RCC_CSR_RMVF_Msk (0x1UL << RCC_CSR_RMVF_Pos) /*!< 0x01000000 */ 4488 #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk /*!< Remove reset flag */ 4489 #define RCC_CSR_OBLRSTF_Pos (25U) 4490 #define RCC_CSR_OBLRSTF_Msk (0x1UL << RCC_CSR_OBLRSTF_Pos) /*!< 0x02000000 */ 4491 #define RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF_Msk /*!< Option Bytes Loader reset flag */ 4492 #define RCC_CSR_PINRSTF_Pos (26U) 4493 #define RCC_CSR_PINRSTF_Msk (0x1UL << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */ 4494 #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk /*!< PIN reset flag */ 4495 #define RCC_CSR_PORRSTF_Pos (27U) 4496 #define RCC_CSR_PORRSTF_Msk (0x1UL << RCC_CSR_PORRSTF_Pos) /*!< 0x08000000 */ 4497 #define RCC_CSR_PORRSTF RCC_CSR_PORRSTF_Msk /*!< POR/PDR reset flag */ 4498 #define RCC_CSR_SFTRSTF_Pos (28U) 4499 #define RCC_CSR_SFTRSTF_Msk (0x1UL << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */ 4500 #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk /*!< Software Reset flag */ 4501 #define RCC_CSR_IWDGRSTF_Pos (29U) 4502 #define RCC_CSR_IWDGRSTF_Msk (0x1UL << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */ 4503 #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk /*!< Independent Watchdog reset flag */ 4504 #define RCC_CSR_WWDGRSTF_Pos (30U) 4505 #define RCC_CSR_WWDGRSTF_Msk (0x1UL << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */ 4506 #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk /*!< Window watchdog reset flag */ 4507 #define RCC_CSR_LPWRRSTF_Pos (31U) 4508 #define RCC_CSR_LPWRRSTF_Msk (0x1UL << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */ 4509 #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk /*!< Low-Power reset flag */ 4510 4511 /******************************************************************************/ 4512 /* */ 4513 /* Real-Time Clock (RTC) */ 4514 /* */ 4515 /******************************************************************************/ 4516 /* 4517 * @brief Specific device feature definitions (not present on all devices in the STM32F0 series) 4518 */ 4519 #define RTC_TAMPER1_SUPPORT /*!< TAMPER 1 feature support */ 4520 #define RTC_BACKUP_SUPPORT /*!< BACKUP register feature support */ 4521 #define RTC_WAKEUP_SUPPORT /*!< WAKEUP feature support */ 4522 4523 /******************** Bits definition for RTC_TR register *******************/ 4524 #define RTC_TR_PM_Pos (22U) 4525 #define RTC_TR_PM_Msk (0x1UL << RTC_TR_PM_Pos) /*!< 0x00400000 */ 4526 #define RTC_TR_PM RTC_TR_PM_Msk 4527 #define RTC_TR_HT_Pos (20U) 4528 #define RTC_TR_HT_Msk (0x3UL << RTC_TR_HT_Pos) /*!< 0x00300000 */ 4529 #define RTC_TR_HT RTC_TR_HT_Msk 4530 #define RTC_TR_HT_0 (0x1UL << RTC_TR_HT_Pos) /*!< 0x00100000 */ 4531 #define RTC_TR_HT_1 (0x2UL << RTC_TR_HT_Pos) /*!< 0x00200000 */ 4532 #define RTC_TR_HU_Pos (16U) 4533 #define RTC_TR_HU_Msk (0xFUL << RTC_TR_HU_Pos) /*!< 0x000F0000 */ 4534 #define RTC_TR_HU RTC_TR_HU_Msk 4535 #define RTC_TR_HU_0 (0x1UL << RTC_TR_HU_Pos) /*!< 0x00010000 */ 4536 #define RTC_TR_HU_1 (0x2UL << RTC_TR_HU_Pos) /*!< 0x00020000 */ 4537 #define RTC_TR_HU_2 (0x4UL << RTC_TR_HU_Pos) /*!< 0x00040000 */ 4538 #define RTC_TR_HU_3 (0x8UL << RTC_TR_HU_Pos) /*!< 0x00080000 */ 4539 #define RTC_TR_MNT_Pos (12U) 4540 #define RTC_TR_MNT_Msk (0x7UL << RTC_TR_MNT_Pos) /*!< 0x00007000 */ 4541 #define RTC_TR_MNT RTC_TR_MNT_Msk 4542 #define RTC_TR_MNT_0 (0x1UL << RTC_TR_MNT_Pos) /*!< 0x00001000 */ 4543 #define RTC_TR_MNT_1 (0x2UL << RTC_TR_MNT_Pos) /*!< 0x00002000 */ 4544 #define RTC_TR_MNT_2 (0x4UL << RTC_TR_MNT_Pos) /*!< 0x00004000 */ 4545 #define RTC_TR_MNU_Pos (8U) 4546 #define RTC_TR_MNU_Msk (0xFUL << RTC_TR_MNU_Pos) /*!< 0x00000F00 */ 4547 #define RTC_TR_MNU RTC_TR_MNU_Msk 4548 #define RTC_TR_MNU_0 (0x1UL << RTC_TR_MNU_Pos) /*!< 0x00000100 */ 4549 #define RTC_TR_MNU_1 (0x2UL << RTC_TR_MNU_Pos) /*!< 0x00000200 */ 4550 #define RTC_TR_MNU_2 (0x4UL << RTC_TR_MNU_Pos) /*!< 0x00000400 */ 4551 #define RTC_TR_MNU_3 (0x8UL << RTC_TR_MNU_Pos) /*!< 0x00000800 */ 4552 #define RTC_TR_ST_Pos (4U) 4553 #define RTC_TR_ST_Msk (0x7UL << RTC_TR_ST_Pos) /*!< 0x00000070 */ 4554 #define RTC_TR_ST RTC_TR_ST_Msk 4555 #define RTC_TR_ST_0 (0x1UL << RTC_TR_ST_Pos) /*!< 0x00000010 */ 4556 #define RTC_TR_ST_1 (0x2UL << RTC_TR_ST_Pos) /*!< 0x00000020 */ 4557 #define RTC_TR_ST_2 (0x4UL << RTC_TR_ST_Pos) /*!< 0x00000040 */ 4558 #define RTC_TR_SU_Pos (0U) 4559 #define RTC_TR_SU_Msk (0xFUL << RTC_TR_SU_Pos) /*!< 0x0000000F */ 4560 #define RTC_TR_SU RTC_TR_SU_Msk 4561 #define RTC_TR_SU_0 (0x1UL << RTC_TR_SU_Pos) /*!< 0x00000001 */ 4562 #define RTC_TR_SU_1 (0x2UL << RTC_TR_SU_Pos) /*!< 0x00000002 */ 4563 #define RTC_TR_SU_2 (0x4UL << RTC_TR_SU_Pos) /*!< 0x00000004 */ 4564 #define RTC_TR_SU_3 (0x8UL << RTC_TR_SU_Pos) /*!< 0x00000008 */ 4565 4566 /******************** Bits definition for RTC_DR register *******************/ 4567 #define RTC_DR_YT_Pos (20U) 4568 #define RTC_DR_YT_Msk (0xFUL << RTC_DR_YT_Pos) /*!< 0x00F00000 */ 4569 #define RTC_DR_YT RTC_DR_YT_Msk 4570 #define RTC_DR_YT_0 (0x1UL << RTC_DR_YT_Pos) /*!< 0x00100000 */ 4571 #define RTC_DR_YT_1 (0x2UL << RTC_DR_YT_Pos) /*!< 0x00200000 */ 4572 #define RTC_DR_YT_2 (0x4UL << RTC_DR_YT_Pos) /*!< 0x00400000 */ 4573 #define RTC_DR_YT_3 (0x8UL << RTC_DR_YT_Pos) /*!< 0x00800000 */ 4574 #define RTC_DR_YU_Pos (16U) 4575 #define RTC_DR_YU_Msk (0xFUL << RTC_DR_YU_Pos) /*!< 0x000F0000 */ 4576 #define RTC_DR_YU RTC_DR_YU_Msk 4577 #define RTC_DR_YU_0 (0x1UL << RTC_DR_YU_Pos) /*!< 0x00010000 */ 4578 #define RTC_DR_YU_1 (0x2UL << RTC_DR_YU_Pos) /*!< 0x00020000 */ 4579 #define RTC_DR_YU_2 (0x4UL << RTC_DR_YU_Pos) /*!< 0x00040000 */ 4580 #define RTC_DR_YU_3 (0x8UL << RTC_DR_YU_Pos) /*!< 0x00080000 */ 4581 #define RTC_DR_WDU_Pos (13U) 4582 #define RTC_DR_WDU_Msk (0x7UL << RTC_DR_WDU_Pos) /*!< 0x0000E000 */ 4583 #define RTC_DR_WDU RTC_DR_WDU_Msk 4584 #define RTC_DR_WDU_0 (0x1UL << RTC_DR_WDU_Pos) /*!< 0x00002000 */ 4585 #define RTC_DR_WDU_1 (0x2UL << RTC_DR_WDU_Pos) /*!< 0x00004000 */ 4586 #define RTC_DR_WDU_2 (0x4UL << RTC_DR_WDU_Pos) /*!< 0x00008000 */ 4587 #define RTC_DR_MT_Pos (12U) 4588 #define RTC_DR_MT_Msk (0x1UL << RTC_DR_MT_Pos) /*!< 0x00001000 */ 4589 #define RTC_DR_MT RTC_DR_MT_Msk 4590 #define RTC_DR_MU_Pos (8U) 4591 #define RTC_DR_MU_Msk (0xFUL << RTC_DR_MU_Pos) /*!< 0x00000F00 */ 4592 #define RTC_DR_MU RTC_DR_MU_Msk 4593 #define RTC_DR_MU_0 (0x1UL << RTC_DR_MU_Pos) /*!< 0x00000100 */ 4594 #define RTC_DR_MU_1 (0x2UL << RTC_DR_MU_Pos) /*!< 0x00000200 */ 4595 #define RTC_DR_MU_2 (0x4UL << RTC_DR_MU_Pos) /*!< 0x00000400 */ 4596 #define RTC_DR_MU_3 (0x8UL << RTC_DR_MU_Pos) /*!< 0x00000800 */ 4597 #define RTC_DR_DT_Pos (4U) 4598 #define RTC_DR_DT_Msk (0x3UL << RTC_DR_DT_Pos) /*!< 0x00000030 */ 4599 #define RTC_DR_DT RTC_DR_DT_Msk 4600 #define RTC_DR_DT_0 (0x1UL << RTC_DR_DT_Pos) /*!< 0x00000010 */ 4601 #define RTC_DR_DT_1 (0x2UL << RTC_DR_DT_Pos) /*!< 0x00000020 */ 4602 #define RTC_DR_DU_Pos (0U) 4603 #define RTC_DR_DU_Msk (0xFUL << RTC_DR_DU_Pos) /*!< 0x0000000F */ 4604 #define RTC_DR_DU RTC_DR_DU_Msk 4605 #define RTC_DR_DU_0 (0x1UL << RTC_DR_DU_Pos) /*!< 0x00000001 */ 4606 #define RTC_DR_DU_1 (0x2UL << RTC_DR_DU_Pos) /*!< 0x00000002 */ 4607 #define RTC_DR_DU_2 (0x4UL << RTC_DR_DU_Pos) /*!< 0x00000004 */ 4608 #define RTC_DR_DU_3 (0x8UL << RTC_DR_DU_Pos) /*!< 0x00000008 */ 4609 4610 /******************** Bits definition for RTC_CR register *******************/ 4611 #define RTC_CR_COE_Pos (23U) 4612 #define RTC_CR_COE_Msk (0x1UL << RTC_CR_COE_Pos) /*!< 0x00800000 */ 4613 #define RTC_CR_COE RTC_CR_COE_Msk 4614 #define RTC_CR_OSEL_Pos (21U) 4615 #define RTC_CR_OSEL_Msk (0x3UL << RTC_CR_OSEL_Pos) /*!< 0x00600000 */ 4616 #define RTC_CR_OSEL RTC_CR_OSEL_Msk 4617 #define RTC_CR_OSEL_0 (0x1UL << RTC_CR_OSEL_Pos) /*!< 0x00200000 */ 4618 #define RTC_CR_OSEL_1 (0x2UL << RTC_CR_OSEL_Pos) /*!< 0x00400000 */ 4619 #define RTC_CR_POL_Pos (20U) 4620 #define RTC_CR_POL_Msk (0x1UL << RTC_CR_POL_Pos) /*!< 0x00100000 */ 4621 #define RTC_CR_POL RTC_CR_POL_Msk 4622 #define RTC_CR_BKP_Pos (18U) 4623 #define RTC_CR_BKP_Msk (0x1UL << RTC_CR_BKP_Pos) /*!< 0x00040000 */ 4624 #define RTC_CR_BKP RTC_CR_BKP_Msk 4625 #define RTC_CR_SUB1H_Pos (17U) 4626 #define RTC_CR_SUB1H_Msk (0x1UL << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */ 4627 #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk 4628 #define RTC_CR_ADD1H_Pos (16U) 4629 #define RTC_CR_ADD1H_Msk (0x1UL << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */ 4630 #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk 4631 #define RTC_CR_TSIE_Pos (15U) 4632 #define RTC_CR_TSIE_Msk (0x1UL << RTC_CR_TSIE_Pos) /*!< 0x00008000 */ 4633 #define RTC_CR_TSIE RTC_CR_TSIE_Msk 4634 #define RTC_CR_WUTIE_Pos (14U) 4635 #define RTC_CR_WUTIE_Msk (0x1UL << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */ 4636 #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk 4637 #define RTC_CR_ALRBIE_Pos (13U) 4638 #define RTC_CR_ALRBIE_Msk (0x1UL << RTC_CR_ALRBIE_Pos) /*!< 0x00002000 */ 4639 #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk 4640 #define RTC_CR_ALRAIE_Pos (12U) 4641 #define RTC_CR_ALRAIE_Msk (0x1UL << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */ 4642 #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk 4643 #define RTC_CR_TSE_Pos (11U) 4644 #define RTC_CR_TSE_Msk (0x1UL << RTC_CR_TSE_Pos) /*!< 0x00000800 */ 4645 #define RTC_CR_TSE RTC_CR_TSE_Msk 4646 #define RTC_CR_WUTE_Pos (10U) 4647 #define RTC_CR_WUTE_Msk (0x1UL << RTC_CR_WUTE_Pos) /*!< 0x00000400 */ 4648 #define RTC_CR_WUTE RTC_CR_WUTE_Msk 4649 #define RTC_CR_ALRBE_Pos (9U) 4650 #define RTC_CR_ALRBE_Msk (0x1UL << RTC_CR_ALRBE_Pos) /*!< 0x00000200 */ 4651 #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk 4652 #define RTC_CR_ALRAE_Pos (8U) 4653 #define RTC_CR_ALRAE_Msk (0x1UL << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */ 4654 #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk 4655 #define RTC_CR_DCE_Pos (7U) 4656 #define RTC_CR_DCE_Msk (0x1UL << RTC_CR_DCE_Pos) /*!< 0x00000080 */ 4657 #define RTC_CR_DCE RTC_CR_DCE_Msk 4658 #define RTC_CR_FMT_Pos (6U) 4659 #define RTC_CR_FMT_Msk (0x1UL << RTC_CR_FMT_Pos) /*!< 0x00000040 */ 4660 #define RTC_CR_FMT RTC_CR_FMT_Msk 4661 #define RTC_CR_REFCKON_Pos (4U) 4662 #define RTC_CR_REFCKON_Msk (0x1UL << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */ 4663 #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk 4664 #define RTC_CR_TSEDGE_Pos (3U) 4665 #define RTC_CR_TSEDGE_Msk (0x1UL << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */ 4666 #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk 4667 #define RTC_CR_WUCKSEL_Pos (0U) 4668 #define RTC_CR_WUCKSEL_Msk (0x7UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000007 */ 4669 #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk 4670 #define RTC_CR_WUCKSEL_0 (0x1UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000001 */ 4671 #define RTC_CR_WUCKSEL_1 (0x2UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000002 */ 4672 #define RTC_CR_WUCKSEL_2 (0x4UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000004 */ 4673 4674 /* Legacy defines */ 4675 #define RTC_CR_BCK_Pos RTC_CR_BKP_Pos 4676 #define RTC_CR_BCK_Msk RTC_CR_BKP_Msk 4677 #define RTC_CR_BCK RTC_CR_BKP 4678 4679 /******************** Bits definition for RTC_ISR register ******************/ 4680 #define RTC_ISR_TAMP1F_Pos (13U) 4681 #define RTC_ISR_TAMP1F_Msk (0x1UL << RTC_ISR_TAMP1F_Pos) /*!< 0x00002000 */ 4682 #define RTC_ISR_TAMP1F RTC_ISR_TAMP1F_Msk 4683 #define RTC_ISR_TSOVF_Pos (12U) 4684 #define RTC_ISR_TSOVF_Msk (0x1UL << RTC_ISR_TSOVF_Pos) /*!< 0x00001000 */ 4685 #define RTC_ISR_TSOVF RTC_ISR_TSOVF_Msk 4686 #define RTC_ISR_TSF_Pos (11U) 4687 #define RTC_ISR_TSF_Msk (0x1UL << RTC_ISR_TSF_Pos) /*!< 0x00000800 */ 4688 #define RTC_ISR_TSF RTC_ISR_TSF_Msk 4689 #define RTC_ISR_WUTF_Pos (10U) 4690 #define RTC_ISR_WUTF_Msk (0x1UL << RTC_ISR_WUTF_Pos) /*!< 0x00000400 */ 4691 #define RTC_ISR_WUTF RTC_ISR_WUTF_Msk 4692 #define RTC_ISR_ALRBF_Pos (9U) 4693 #define RTC_ISR_ALRBF_Msk (0x1UL << RTC_ISR_ALRBF_Pos) /*!< 0x00000200 */ 4694 #define RTC_ISR_ALRBF RTC_ISR_ALRBF_Msk 4695 #define RTC_ISR_ALRAF_Pos (8U) 4696 #define RTC_ISR_ALRAF_Msk (0x1UL << RTC_ISR_ALRAF_Pos) /*!< 0x00000100 */ 4697 #define RTC_ISR_ALRAF RTC_ISR_ALRAF_Msk 4698 #define RTC_ISR_INIT_Pos (7U) 4699 #define RTC_ISR_INIT_Msk (0x1UL << RTC_ISR_INIT_Pos) /*!< 0x00000080 */ 4700 #define RTC_ISR_INIT RTC_ISR_INIT_Msk 4701 #define RTC_ISR_INITF_Pos (6U) 4702 #define RTC_ISR_INITF_Msk (0x1UL << RTC_ISR_INITF_Pos) /*!< 0x00000040 */ 4703 #define RTC_ISR_INITF RTC_ISR_INITF_Msk 4704 #define RTC_ISR_RSF_Pos (5U) 4705 #define RTC_ISR_RSF_Msk (0x1UL << RTC_ISR_RSF_Pos) /*!< 0x00000020 */ 4706 #define RTC_ISR_RSF RTC_ISR_RSF_Msk 4707 #define RTC_ISR_INITS_Pos (4U) 4708 #define RTC_ISR_INITS_Msk (0x1UL << RTC_ISR_INITS_Pos) /*!< 0x00000010 */ 4709 #define RTC_ISR_INITS RTC_ISR_INITS_Msk 4710 #define RTC_ISR_WUTWF_Pos (2U) 4711 #define RTC_ISR_WUTWF_Msk (0x1UL << RTC_ISR_WUTWF_Pos) /*!< 0x00000004 */ 4712 #define RTC_ISR_WUTWF RTC_ISR_WUTWF_Msk 4713 #define RTC_ISR_ALRBWF_Pos (1U) 4714 #define RTC_ISR_ALRBWF_Msk (0x1UL << RTC_ISR_ALRBWF_Pos) /*!< 0x00000002 */ 4715 #define RTC_ISR_ALRBWF RTC_ISR_ALRBWF_Msk 4716 #define RTC_ISR_ALRAWF_Pos (0U) 4717 #define RTC_ISR_ALRAWF_Msk (0x1UL << RTC_ISR_ALRAWF_Pos) /*!< 0x00000001 */ 4718 #define RTC_ISR_ALRAWF RTC_ISR_ALRAWF_Msk 4719 4720 /******************** Bits definition for RTC_PRER register *****************/ 4721 #define RTC_PRER_PREDIV_A_Pos (16U) 4722 #define RTC_PRER_PREDIV_A_Msk (0x7FUL << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */ 4723 #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk 4724 #define RTC_PRER_PREDIV_S_Pos (0U) 4725 #define RTC_PRER_PREDIV_S_Msk (0x1FFFUL << RTC_PRER_PREDIV_S_Pos) /*!< 0x00001FFF */ 4726 #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk 4727 4728 /******************** Bits definition for RTC_WUTR register *****************/ 4729 #define RTC_WUTR_WUT_Pos (0U) 4730 #define RTC_WUTR_WUT_Msk (0xFFFFUL << RTC_WUTR_WUT_Pos) /*!< 0x0000FFFF */ 4731 #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk 4732 4733 /******************** Bits definition for RTC_CALIBR register ***************/ 4734 #define RTC_CALIBR_DCS_Pos (7U) 4735 #define RTC_CALIBR_DCS_Msk (0x1UL << RTC_CALIBR_DCS_Pos) /*!< 0x00000080 */ 4736 #define RTC_CALIBR_DCS RTC_CALIBR_DCS_Msk 4737 #define RTC_CALIBR_DC_Pos (0U) 4738 #define RTC_CALIBR_DC_Msk (0x1FUL << RTC_CALIBR_DC_Pos) /*!< 0x0000001F */ 4739 #define RTC_CALIBR_DC RTC_CALIBR_DC_Msk 4740 4741 /******************** Bits definition for RTC_ALRMAR register ***************/ 4742 #define RTC_ALRMAR_MSK4_Pos (31U) 4743 #define RTC_ALRMAR_MSK4_Msk (0x1UL << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */ 4744 #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk 4745 #define RTC_ALRMAR_WDSEL_Pos (30U) 4746 #define RTC_ALRMAR_WDSEL_Msk (0x1UL << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */ 4747 #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk 4748 #define RTC_ALRMAR_DT_Pos (28U) 4749 #define RTC_ALRMAR_DT_Msk (0x3UL << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */ 4750 #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk 4751 #define RTC_ALRMAR_DT_0 (0x1UL << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */ 4752 #define RTC_ALRMAR_DT_1 (0x2UL << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */ 4753 #define RTC_ALRMAR_DU_Pos (24U) 4754 #define RTC_ALRMAR_DU_Msk (0xFUL << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */ 4755 #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk 4756 #define RTC_ALRMAR_DU_0 (0x1UL << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */ 4757 #define RTC_ALRMAR_DU_1 (0x2UL << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */ 4758 #define RTC_ALRMAR_DU_2 (0x4UL << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */ 4759 #define RTC_ALRMAR_DU_3 (0x8UL << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */ 4760 #define RTC_ALRMAR_MSK3_Pos (23U) 4761 #define RTC_ALRMAR_MSK3_Msk (0x1UL << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */ 4762 #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk 4763 #define RTC_ALRMAR_PM_Pos (22U) 4764 #define RTC_ALRMAR_PM_Msk (0x1UL << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */ 4765 #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk 4766 #define RTC_ALRMAR_HT_Pos (20U) 4767 #define RTC_ALRMAR_HT_Msk (0x3UL << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */ 4768 #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk 4769 #define RTC_ALRMAR_HT_0 (0x1UL << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */ 4770 #define RTC_ALRMAR_HT_1 (0x2UL << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */ 4771 #define RTC_ALRMAR_HU_Pos (16U) 4772 #define RTC_ALRMAR_HU_Msk (0xFUL << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */ 4773 #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk 4774 #define RTC_ALRMAR_HU_0 (0x1UL << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */ 4775 #define RTC_ALRMAR_HU_1 (0x2UL << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */ 4776 #define RTC_ALRMAR_HU_2 (0x4UL << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */ 4777 #define RTC_ALRMAR_HU_3 (0x8UL << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */ 4778 #define RTC_ALRMAR_MSK2_Pos (15U) 4779 #define RTC_ALRMAR_MSK2_Msk (0x1UL << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */ 4780 #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk 4781 #define RTC_ALRMAR_MNT_Pos (12U) 4782 #define RTC_ALRMAR_MNT_Msk (0x7UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */ 4783 #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk 4784 #define RTC_ALRMAR_MNT_0 (0x1UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */ 4785 #define RTC_ALRMAR_MNT_1 (0x2UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */ 4786 #define RTC_ALRMAR_MNT_2 (0x4UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */ 4787 #define RTC_ALRMAR_MNU_Pos (8U) 4788 #define RTC_ALRMAR_MNU_Msk (0xFUL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */ 4789 #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk 4790 #define RTC_ALRMAR_MNU_0 (0x1UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */ 4791 #define RTC_ALRMAR_MNU_1 (0x2UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */ 4792 #define RTC_ALRMAR_MNU_2 (0x4UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */ 4793 #define RTC_ALRMAR_MNU_3 (0x8UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */ 4794 #define RTC_ALRMAR_MSK1_Pos (7U) 4795 #define RTC_ALRMAR_MSK1_Msk (0x1UL << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */ 4796 #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk 4797 #define RTC_ALRMAR_ST_Pos (4U) 4798 #define RTC_ALRMAR_ST_Msk (0x7UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */ 4799 #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk 4800 #define RTC_ALRMAR_ST_0 (0x1UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */ 4801 #define RTC_ALRMAR_ST_1 (0x2UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */ 4802 #define RTC_ALRMAR_ST_2 (0x4UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */ 4803 #define RTC_ALRMAR_SU_Pos (0U) 4804 #define RTC_ALRMAR_SU_Msk (0xFUL << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */ 4805 #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk 4806 #define RTC_ALRMAR_SU_0 (0x1UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */ 4807 #define RTC_ALRMAR_SU_1 (0x2UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */ 4808 #define RTC_ALRMAR_SU_2 (0x4UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */ 4809 #define RTC_ALRMAR_SU_3 (0x8UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */ 4810 4811 /******************** Bits definition for RTC_ALRMBR register ***************/ 4812 #define RTC_ALRMBR_MSK4_Pos (31U) 4813 #define RTC_ALRMBR_MSK4_Msk (0x1UL << RTC_ALRMBR_MSK4_Pos) /*!< 0x80000000 */ 4814 #define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk 4815 #define RTC_ALRMBR_WDSEL_Pos (30U) 4816 #define RTC_ALRMBR_WDSEL_Msk (0x1UL << RTC_ALRMBR_WDSEL_Pos) /*!< 0x40000000 */ 4817 #define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk 4818 #define RTC_ALRMBR_DT_Pos (28U) 4819 #define RTC_ALRMBR_DT_Msk (0x3UL << RTC_ALRMBR_DT_Pos) /*!< 0x30000000 */ 4820 #define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk 4821 #define RTC_ALRMBR_DT_0 (0x1UL << RTC_ALRMBR_DT_Pos) /*!< 0x10000000 */ 4822 #define RTC_ALRMBR_DT_1 (0x2UL << RTC_ALRMBR_DT_Pos) /*!< 0x20000000 */ 4823 #define RTC_ALRMBR_DU_Pos (24U) 4824 #define RTC_ALRMBR_DU_Msk (0xFUL << RTC_ALRMBR_DU_Pos) /*!< 0x0F000000 */ 4825 #define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk 4826 #define RTC_ALRMBR_DU_0 (0x1UL << RTC_ALRMBR_DU_Pos) /*!< 0x01000000 */ 4827 #define RTC_ALRMBR_DU_1 (0x2UL << RTC_ALRMBR_DU_Pos) /*!< 0x02000000 */ 4828 #define RTC_ALRMBR_DU_2 (0x4UL << RTC_ALRMBR_DU_Pos) /*!< 0x04000000 */ 4829 #define RTC_ALRMBR_DU_3 (0x8UL << RTC_ALRMBR_DU_Pos) /*!< 0x08000000 */ 4830 #define RTC_ALRMBR_MSK3_Pos (23U) 4831 #define RTC_ALRMBR_MSK3_Msk (0x1UL << RTC_ALRMBR_MSK3_Pos) /*!< 0x00800000 */ 4832 #define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk 4833 #define RTC_ALRMBR_PM_Pos (22U) 4834 #define RTC_ALRMBR_PM_Msk (0x1UL << RTC_ALRMBR_PM_Pos) /*!< 0x00400000 */ 4835 #define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk 4836 #define RTC_ALRMBR_HT_Pos (20U) 4837 #define RTC_ALRMBR_HT_Msk (0x3UL << RTC_ALRMBR_HT_Pos) /*!< 0x00300000 */ 4838 #define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk 4839 #define RTC_ALRMBR_HT_0 (0x1UL << RTC_ALRMBR_HT_Pos) /*!< 0x00100000 */ 4840 #define RTC_ALRMBR_HT_1 (0x2UL << RTC_ALRMBR_HT_Pos) /*!< 0x00200000 */ 4841 #define RTC_ALRMBR_HU_Pos (16U) 4842 #define RTC_ALRMBR_HU_Msk (0xFUL << RTC_ALRMBR_HU_Pos) /*!< 0x000F0000 */ 4843 #define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk 4844 #define RTC_ALRMBR_HU_0 (0x1UL << RTC_ALRMBR_HU_Pos) /*!< 0x00010000 */ 4845 #define RTC_ALRMBR_HU_1 (0x2UL << RTC_ALRMBR_HU_Pos) /*!< 0x00020000 */ 4846 #define RTC_ALRMBR_HU_2 (0x4UL << RTC_ALRMBR_HU_Pos) /*!< 0x00040000 */ 4847 #define RTC_ALRMBR_HU_3 (0x8UL << RTC_ALRMBR_HU_Pos) /*!< 0x00080000 */ 4848 #define RTC_ALRMBR_MSK2_Pos (15U) 4849 #define RTC_ALRMBR_MSK2_Msk (0x1UL << RTC_ALRMBR_MSK2_Pos) /*!< 0x00008000 */ 4850 #define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk 4851 #define RTC_ALRMBR_MNT_Pos (12U) 4852 #define RTC_ALRMBR_MNT_Msk (0x7UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00007000 */ 4853 #define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk 4854 #define RTC_ALRMBR_MNT_0 (0x1UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00001000 */ 4855 #define RTC_ALRMBR_MNT_1 (0x2UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00002000 */ 4856 #define RTC_ALRMBR_MNT_2 (0x4UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00004000 */ 4857 #define RTC_ALRMBR_MNU_Pos (8U) 4858 #define RTC_ALRMBR_MNU_Msk (0xFUL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000F00 */ 4859 #define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk 4860 #define RTC_ALRMBR_MNU_0 (0x1UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000100 */ 4861 #define RTC_ALRMBR_MNU_1 (0x2UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000200 */ 4862 #define RTC_ALRMBR_MNU_2 (0x4UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000400 */ 4863 #define RTC_ALRMBR_MNU_3 (0x8UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000800 */ 4864 #define RTC_ALRMBR_MSK1_Pos (7U) 4865 #define RTC_ALRMBR_MSK1_Msk (0x1UL << RTC_ALRMBR_MSK1_Pos) /*!< 0x00000080 */ 4866 #define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk 4867 #define RTC_ALRMBR_ST_Pos (4U) 4868 #define RTC_ALRMBR_ST_Msk (0x7UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000070 */ 4869 #define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk 4870 #define RTC_ALRMBR_ST_0 (0x1UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000010 */ 4871 #define RTC_ALRMBR_ST_1 (0x2UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000020 */ 4872 #define RTC_ALRMBR_ST_2 (0x4UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000040 */ 4873 #define RTC_ALRMBR_SU_Pos (0U) 4874 #define RTC_ALRMBR_SU_Msk (0xFUL << RTC_ALRMBR_SU_Pos) /*!< 0x0000000F */ 4875 #define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk 4876 #define RTC_ALRMBR_SU_0 (0x1UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000001 */ 4877 #define RTC_ALRMBR_SU_1 (0x2UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000002 */ 4878 #define RTC_ALRMBR_SU_2 (0x4UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000004 */ 4879 #define RTC_ALRMBR_SU_3 (0x8UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000008 */ 4880 4881 /******************** Bits definition for RTC_WPR register ******************/ 4882 #define RTC_WPR_KEY_Pos (0U) 4883 #define RTC_WPR_KEY_Msk (0xFFUL << RTC_WPR_KEY_Pos) /*!< 0x000000FF */ 4884 #define RTC_WPR_KEY RTC_WPR_KEY_Msk 4885 4886 /******************** Bits definition for RTC_TSTR register *****************/ 4887 #define RTC_TSTR_PM_Pos (22U) 4888 #define RTC_TSTR_PM_Msk (0x1UL << RTC_TSTR_PM_Pos) /*!< 0x00400000 */ 4889 #define RTC_TSTR_PM RTC_TSTR_PM_Msk 4890 #define RTC_TSTR_HT_Pos (20U) 4891 #define RTC_TSTR_HT_Msk (0x3UL << RTC_TSTR_HT_Pos) /*!< 0x00300000 */ 4892 #define RTC_TSTR_HT RTC_TSTR_HT_Msk 4893 #define RTC_TSTR_HT_0 (0x1UL << RTC_TSTR_HT_Pos) /*!< 0x00100000 */ 4894 #define RTC_TSTR_HT_1 (0x2UL << RTC_TSTR_HT_Pos) /*!< 0x00200000 */ 4895 #define RTC_TSTR_HU_Pos (16U) 4896 #define RTC_TSTR_HU_Msk (0xFUL << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */ 4897 #define RTC_TSTR_HU RTC_TSTR_HU_Msk 4898 #define RTC_TSTR_HU_0 (0x1UL << RTC_TSTR_HU_Pos) /*!< 0x00010000 */ 4899 #define RTC_TSTR_HU_1 (0x2UL << RTC_TSTR_HU_Pos) /*!< 0x00020000 */ 4900 #define RTC_TSTR_HU_2 (0x4UL << RTC_TSTR_HU_Pos) /*!< 0x00040000 */ 4901 #define RTC_TSTR_HU_3 (0x8UL << RTC_TSTR_HU_Pos) /*!< 0x00080000 */ 4902 #define RTC_TSTR_MNT_Pos (12U) 4903 #define RTC_TSTR_MNT_Msk (0x7UL << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */ 4904 #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk 4905 #define RTC_TSTR_MNT_0 (0x1UL << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */ 4906 #define RTC_TSTR_MNT_1 (0x2UL << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */ 4907 #define RTC_TSTR_MNT_2 (0x4UL << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */ 4908 #define RTC_TSTR_MNU_Pos (8U) 4909 #define RTC_TSTR_MNU_Msk (0xFUL << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */ 4910 #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk 4911 #define RTC_TSTR_MNU_0 (0x1UL << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */ 4912 #define RTC_TSTR_MNU_1 (0x2UL << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */ 4913 #define RTC_TSTR_MNU_2 (0x4UL << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */ 4914 #define RTC_TSTR_MNU_3 (0x8UL << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */ 4915 #define RTC_TSTR_ST_Pos (4U) 4916 #define RTC_TSTR_ST_Msk (0x7UL << RTC_TSTR_ST_Pos) /*!< 0x00000070 */ 4917 #define RTC_TSTR_ST RTC_TSTR_ST_Msk 4918 #define RTC_TSTR_ST_0 (0x1UL << RTC_TSTR_ST_Pos) /*!< 0x00000010 */ 4919 #define RTC_TSTR_ST_1 (0x2UL << RTC_TSTR_ST_Pos) /*!< 0x00000020 */ 4920 #define RTC_TSTR_ST_2 (0x4UL << RTC_TSTR_ST_Pos) /*!< 0x00000040 */ 4921 #define RTC_TSTR_SU_Pos (0U) 4922 #define RTC_TSTR_SU_Msk (0xFUL << RTC_TSTR_SU_Pos) /*!< 0x0000000F */ 4923 #define RTC_TSTR_SU RTC_TSTR_SU_Msk 4924 #define RTC_TSTR_SU_0 (0x1UL << RTC_TSTR_SU_Pos) /*!< 0x00000001 */ 4925 #define RTC_TSTR_SU_1 (0x2UL << RTC_TSTR_SU_Pos) /*!< 0x00000002 */ 4926 #define RTC_TSTR_SU_2 (0x4UL << RTC_TSTR_SU_Pos) /*!< 0x00000004 */ 4927 #define RTC_TSTR_SU_3 (0x8UL << RTC_TSTR_SU_Pos) /*!< 0x00000008 */ 4928 4929 /******************** Bits definition for RTC_TSDR register *****************/ 4930 #define RTC_TSDR_WDU_Pos (13U) 4931 #define RTC_TSDR_WDU_Msk (0x7UL << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */ 4932 #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk 4933 #define RTC_TSDR_WDU_0 (0x1UL << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */ 4934 #define RTC_TSDR_WDU_1 (0x2UL << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */ 4935 #define RTC_TSDR_WDU_2 (0x4UL << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */ 4936 #define RTC_TSDR_MT_Pos (12U) 4937 #define RTC_TSDR_MT_Msk (0x1UL << RTC_TSDR_MT_Pos) /*!< 0x00001000 */ 4938 #define RTC_TSDR_MT RTC_TSDR_MT_Msk 4939 #define RTC_TSDR_MU_Pos (8U) 4940 #define RTC_TSDR_MU_Msk (0xFUL << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */ 4941 #define RTC_TSDR_MU RTC_TSDR_MU_Msk 4942 #define RTC_TSDR_MU_0 (0x1UL << RTC_TSDR_MU_Pos) /*!< 0x00000100 */ 4943 #define RTC_TSDR_MU_1 (0x2UL << RTC_TSDR_MU_Pos) /*!< 0x00000200 */ 4944 #define RTC_TSDR_MU_2 (0x4UL << RTC_TSDR_MU_Pos) /*!< 0x00000400 */ 4945 #define RTC_TSDR_MU_3 (0x8UL << RTC_TSDR_MU_Pos) /*!< 0x00000800 */ 4946 #define RTC_TSDR_DT_Pos (4U) 4947 #define RTC_TSDR_DT_Msk (0x3UL << RTC_TSDR_DT_Pos) /*!< 0x00000030 */ 4948 #define RTC_TSDR_DT RTC_TSDR_DT_Msk 4949 #define RTC_TSDR_DT_0 (0x1UL << RTC_TSDR_DT_Pos) /*!< 0x00000010 */ 4950 #define RTC_TSDR_DT_1 (0x2UL << RTC_TSDR_DT_Pos) /*!< 0x00000020 */ 4951 #define RTC_TSDR_DU_Pos (0U) 4952 #define RTC_TSDR_DU_Msk (0xFUL << RTC_TSDR_DU_Pos) /*!< 0x0000000F */ 4953 #define RTC_TSDR_DU RTC_TSDR_DU_Msk 4954 #define RTC_TSDR_DU_0 (0x1UL << RTC_TSDR_DU_Pos) /*!< 0x00000001 */ 4955 #define RTC_TSDR_DU_1 (0x2UL << RTC_TSDR_DU_Pos) /*!< 0x00000002 */ 4956 #define RTC_TSDR_DU_2 (0x4UL << RTC_TSDR_DU_Pos) /*!< 0x00000004 */ 4957 #define RTC_TSDR_DU_3 (0x8UL << RTC_TSDR_DU_Pos) /*!< 0x00000008 */ 4958 4959 /******************** Bits definition for RTC_TAFCR register ****************/ 4960 #define RTC_TAFCR_ALARMOUTTYPE_Pos (18U) 4961 #define RTC_TAFCR_ALARMOUTTYPE_Msk (0x1UL << RTC_TAFCR_ALARMOUTTYPE_Pos) /*!< 0x00040000 */ 4962 #define RTC_TAFCR_ALARMOUTTYPE RTC_TAFCR_ALARMOUTTYPE_Msk 4963 #define RTC_TAFCR_TAMPIE_Pos (2U) 4964 #define RTC_TAFCR_TAMPIE_Msk (0x1UL << RTC_TAFCR_TAMPIE_Pos) /*!< 0x00000004 */ 4965 #define RTC_TAFCR_TAMPIE RTC_TAFCR_TAMPIE_Msk 4966 #define RTC_TAFCR_TAMP1TRG_Pos (1U) 4967 #define RTC_TAFCR_TAMP1TRG_Msk (0x1UL << RTC_TAFCR_TAMP1TRG_Pos) /*!< 0x00000002 */ 4968 #define RTC_TAFCR_TAMP1TRG RTC_TAFCR_TAMP1TRG_Msk 4969 #define RTC_TAFCR_TAMP1E_Pos (0U) 4970 #define RTC_TAFCR_TAMP1E_Msk (0x1UL << RTC_TAFCR_TAMP1E_Pos) /*!< 0x00000001 */ 4971 #define RTC_TAFCR_TAMP1E RTC_TAFCR_TAMP1E_Msk 4972 4973 /******************** Bits definition for RTC_BKP0R register ****************/ 4974 #define RTC_BKP0R_Pos (0U) 4975 #define RTC_BKP0R_Msk (0xFFFFFFFFUL << RTC_BKP0R_Pos) /*!< 0xFFFFFFFF */ 4976 #define RTC_BKP0R RTC_BKP0R_Msk 4977 4978 /******************** Bits definition for RTC_BKP1R register ****************/ 4979 #define RTC_BKP1R_Pos (0U) 4980 #define RTC_BKP1R_Msk (0xFFFFFFFFUL << RTC_BKP1R_Pos) /*!< 0xFFFFFFFF */ 4981 #define RTC_BKP1R RTC_BKP1R_Msk 4982 4983 /******************** Bits definition for RTC_BKP2R register ****************/ 4984 #define RTC_BKP2R_Pos (0U) 4985 #define RTC_BKP2R_Msk (0xFFFFFFFFUL << RTC_BKP2R_Pos) /*!< 0xFFFFFFFF */ 4986 #define RTC_BKP2R RTC_BKP2R_Msk 4987 4988 /******************** Bits definition for RTC_BKP3R register ****************/ 4989 #define RTC_BKP3R_Pos (0U) 4990 #define RTC_BKP3R_Msk (0xFFFFFFFFUL << RTC_BKP3R_Pos) /*!< 0xFFFFFFFF */ 4991 #define RTC_BKP3R RTC_BKP3R_Msk 4992 4993 /******************** Bits definition for RTC_BKP4R register ****************/ 4994 #define RTC_BKP4R_Pos (0U) 4995 #define RTC_BKP4R_Msk (0xFFFFFFFFUL << RTC_BKP4R_Pos) /*!< 0xFFFFFFFF */ 4996 #define RTC_BKP4R RTC_BKP4R_Msk 4997 4998 /******************** Number of backup registers ******************************/ 4999 #define RTC_BKP_NUMBER 5 5000 5001 /******************************************************************************/ 5002 /* */ 5003 /* Serial Peripheral Interface (SPI) */ 5004 /* */ 5005 /******************************************************************************/ 5006 5007 /* 5008 * @brief Specific device feature definitions (not present on all devices in the STM32F3 series) 5009 */ 5010 5011 /******************* Bit definition for SPI_CR1 register ********************/ 5012 #define SPI_CR1_CPHA_Pos (0U) 5013 #define SPI_CR1_CPHA_Msk (0x1UL << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */ 5014 #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!< Clock Phase */ 5015 #define SPI_CR1_CPOL_Pos (1U) 5016 #define SPI_CR1_CPOL_Msk (0x1UL << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */ 5017 #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!< Clock Polarity */ 5018 #define SPI_CR1_MSTR_Pos (2U) 5019 #define SPI_CR1_MSTR_Msk (0x1UL << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */ 5020 #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!< Master Selection */ 5021 5022 #define SPI_CR1_BR_Pos (3U) 5023 #define SPI_CR1_BR_Msk (0x7UL << SPI_CR1_BR_Pos) /*!< 0x00000038 */ 5024 #define SPI_CR1_BR SPI_CR1_BR_Msk /*!< BR[2:0] bits (Baud Rate Control) */ 5025 #define SPI_CR1_BR_0 (0x1UL << SPI_CR1_BR_Pos) /*!< 0x00000008 */ 5026 #define SPI_CR1_BR_1 (0x2UL << SPI_CR1_BR_Pos) /*!< 0x00000010 */ 5027 #define SPI_CR1_BR_2 (0x4UL << SPI_CR1_BR_Pos) /*!< 0x00000020 */ 5028 5029 #define SPI_CR1_SPE_Pos (6U) 5030 #define SPI_CR1_SPE_Msk (0x1UL << SPI_CR1_SPE_Pos) /*!< 0x00000040 */ 5031 #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!< SPI Enable */ 5032 #define SPI_CR1_LSBFIRST_Pos (7U) 5033 #define SPI_CR1_LSBFIRST_Msk (0x1UL << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */ 5034 #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!< Frame Format */ 5035 #define SPI_CR1_SSI_Pos (8U) 5036 #define SPI_CR1_SSI_Msk (0x1UL << SPI_CR1_SSI_Pos) /*!< 0x00000100 */ 5037 #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!< Internal slave select */ 5038 #define SPI_CR1_SSM_Pos (9U) 5039 #define SPI_CR1_SSM_Msk (0x1UL << SPI_CR1_SSM_Pos) /*!< 0x00000200 */ 5040 #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!< Software slave management */ 5041 #define SPI_CR1_RXONLY_Pos (10U) 5042 #define SPI_CR1_RXONLY_Msk (0x1UL << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */ 5043 #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!< Receive only */ 5044 #define SPI_CR1_DFF_Pos (11U) 5045 #define SPI_CR1_DFF_Msk (0x1UL << SPI_CR1_DFF_Pos) /*!< 0x00000800 */ 5046 #define SPI_CR1_DFF SPI_CR1_DFF_Msk /*!< Data Frame Format */ 5047 #define SPI_CR1_CRCNEXT_Pos (12U) 5048 #define SPI_CR1_CRCNEXT_Msk (0x1UL << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */ 5049 #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!< Transmit CRC next */ 5050 #define SPI_CR1_CRCEN_Pos (13U) 5051 #define SPI_CR1_CRCEN_Msk (0x1UL << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */ 5052 #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!< Hardware CRC calculation enable */ 5053 #define SPI_CR1_BIDIOE_Pos (14U) 5054 #define SPI_CR1_BIDIOE_Msk (0x1UL << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */ 5055 #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!< Output enable in bidirectional mode */ 5056 #define SPI_CR1_BIDIMODE_Pos (15U) 5057 #define SPI_CR1_BIDIMODE_Msk (0x1UL << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */ 5058 #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!< Bidirectional data mode enable */ 5059 5060 /******************* Bit definition for SPI_CR2 register ********************/ 5061 #define SPI_CR2_RXDMAEN_Pos (0U) 5062 #define SPI_CR2_RXDMAEN_Msk (0x1UL << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */ 5063 #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */ 5064 #define SPI_CR2_TXDMAEN_Pos (1U) 5065 #define SPI_CR2_TXDMAEN_Msk (0x1UL << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */ 5066 #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */ 5067 #define SPI_CR2_SSOE_Pos (2U) 5068 #define SPI_CR2_SSOE_Msk (0x1UL << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */ 5069 #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */ 5070 #define SPI_CR2_ERRIE_Pos (5U) 5071 #define SPI_CR2_ERRIE_Msk (0x1UL << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */ 5072 #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */ 5073 #define SPI_CR2_RXNEIE_Pos (6U) 5074 #define SPI_CR2_RXNEIE_Msk (0x1UL << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */ 5075 #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */ 5076 #define SPI_CR2_TXEIE_Pos (7U) 5077 #define SPI_CR2_TXEIE_Msk (0x1UL << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */ 5078 #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */ 5079 5080 /******************** Bit definition for SPI_SR register ********************/ 5081 #define SPI_SR_RXNE_Pos (0U) 5082 #define SPI_SR_RXNE_Msk (0x1UL << SPI_SR_RXNE_Pos) /*!< 0x00000001 */ 5083 #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */ 5084 #define SPI_SR_TXE_Pos (1U) 5085 #define SPI_SR_TXE_Msk (0x1UL << SPI_SR_TXE_Pos) /*!< 0x00000002 */ 5086 #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */ 5087 #define SPI_SR_CHSIDE_Pos (2U) 5088 #define SPI_SR_CHSIDE_Msk (0x1UL << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */ 5089 #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!< Channel side */ 5090 #define SPI_SR_UDR_Pos (3U) 5091 #define SPI_SR_UDR_Msk (0x1UL << SPI_SR_UDR_Pos) /*!< 0x00000008 */ 5092 #define SPI_SR_UDR SPI_SR_UDR_Msk /*!< Underrun flag */ 5093 #define SPI_SR_CRCERR_Pos (4U) 5094 #define SPI_SR_CRCERR_Msk (0x1UL << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */ 5095 #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */ 5096 #define SPI_SR_MODF_Pos (5U) 5097 #define SPI_SR_MODF_Msk (0x1UL << SPI_SR_MODF_Pos) /*!< 0x00000020 */ 5098 #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */ 5099 #define SPI_SR_OVR_Pos (6U) 5100 #define SPI_SR_OVR_Msk (0x1UL << SPI_SR_OVR_Pos) /*!< 0x00000040 */ 5101 #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */ 5102 #define SPI_SR_BSY_Pos (7U) 5103 #define SPI_SR_BSY_Msk (0x1UL << SPI_SR_BSY_Pos) /*!< 0x00000080 */ 5104 #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */ 5105 #define SPI_SR_FRE_Pos (8U) 5106 #define SPI_SR_FRE_Msk (0x1UL << SPI_SR_FRE_Pos) /*!< 0x00000100 */ 5107 #define SPI_SR_FRE SPI_SR_FRE_Msk /*!<Frame format error flag */ 5108 5109 /******************** Bit definition for SPI_DR register ********************/ 5110 #define SPI_DR_DR_Pos (0U) 5111 #define SPI_DR_DR_Msk (0xFFFFUL << SPI_DR_DR_Pos) /*!< 0x0000FFFF */ 5112 #define SPI_DR_DR SPI_DR_DR_Msk /*!< Data Register */ 5113 5114 /******************* Bit definition for SPI_CRCPR register ******************/ 5115 #define SPI_CRCPR_CRCPOLY_Pos (0U) 5116 #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFUL << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */ 5117 #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!< CRC polynomial register */ 5118 5119 /****************** Bit definition for SPI_RXCRCR register ******************/ 5120 #define SPI_RXCRCR_RXCRC_Pos (0U) 5121 #define SPI_RXCRCR_RXCRC_Msk (0xFFFFUL << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */ 5122 #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!< Rx CRC Register */ 5123 5124 /****************** Bit definition for SPI_TXCRCR register ******************/ 5125 #define SPI_TXCRCR_TXCRC_Pos (0U) 5126 #define SPI_TXCRCR_TXCRC_Msk (0xFFFFUL << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */ 5127 #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!< Tx CRC Register */ 5128 5129 /******************************************************************************/ 5130 /* */ 5131 /* System Configuration (SYSCFG) */ 5132 /* */ 5133 /******************************************************************************/ 5134 /***************** Bit definition for SYSCFG_MEMRMP register ****************/ 5135 #define SYSCFG_MEMRMP_MEM_MODE_Pos (0U) 5136 #define SYSCFG_MEMRMP_MEM_MODE_Msk (0x3UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000003 */ 5137 #define SYSCFG_MEMRMP_MEM_MODE SYSCFG_MEMRMP_MEM_MODE_Msk /*!< SYSCFG_Memory Remap Config */ 5138 #define SYSCFG_MEMRMP_MEM_MODE_0 (0x1UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000001 */ 5139 #define SYSCFG_MEMRMP_MEM_MODE_1 (0x2UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000002 */ 5140 #define SYSCFG_MEMRMP_BOOT_MODE_Pos (8U) 5141 #define SYSCFG_MEMRMP_BOOT_MODE_Msk (0x3UL << SYSCFG_MEMRMP_BOOT_MODE_Pos) /*!< 0x00000300 */ 5142 #define SYSCFG_MEMRMP_BOOT_MODE SYSCFG_MEMRMP_BOOT_MODE_Msk /*!< Boot mode Config */ 5143 #define SYSCFG_MEMRMP_BOOT_MODE_0 (0x1UL << SYSCFG_MEMRMP_BOOT_MODE_Pos) /*!< 0x00000100 */ 5144 #define SYSCFG_MEMRMP_BOOT_MODE_1 (0x2UL << SYSCFG_MEMRMP_BOOT_MODE_Pos) /*!< 0x00000200 */ 5145 5146 /***************** Bit definition for SYSCFG_PMC register *******************/ 5147 #define SYSCFG_PMC_USB_PU_Pos (0U) 5148 #define SYSCFG_PMC_USB_PU_Msk (0x1UL << SYSCFG_PMC_USB_PU_Pos) /*!< 0x00000001 */ 5149 #define SYSCFG_PMC_USB_PU SYSCFG_PMC_USB_PU_Msk /*!< SYSCFG PMC */ 5150 #define SYSCFG_PMC_LCD_CAPA_Pos (1U) 5151 #define SYSCFG_PMC_LCD_CAPA_Msk (0x1FUL << SYSCFG_PMC_LCD_CAPA_Pos) /*!< 0x0000003E */ 5152 #define SYSCFG_PMC_LCD_CAPA SYSCFG_PMC_LCD_CAPA_Msk /*!< LCD_CAPA decoupling capacitance connection */ 5153 #define SYSCFG_PMC_LCD_CAPA_0 (0x01UL << SYSCFG_PMC_LCD_CAPA_Pos) /*!< 0x00000002 */ 5154 #define SYSCFG_PMC_LCD_CAPA_1 (0x02UL << SYSCFG_PMC_LCD_CAPA_Pos) /*!< 0x00000004 */ 5155 #define SYSCFG_PMC_LCD_CAPA_2 (0x04UL << SYSCFG_PMC_LCD_CAPA_Pos) /*!< 0x00000008 */ 5156 #define SYSCFG_PMC_LCD_CAPA_3 (0x08UL << SYSCFG_PMC_LCD_CAPA_Pos) /*!< 0x00000010 */ 5157 #define SYSCFG_PMC_LCD_CAPA_4 (0x10UL << SYSCFG_PMC_LCD_CAPA_Pos) /*!< 0x00000020 */ 5158 5159 /***************** Bit definition for SYSCFG_EXTICR1 register ***************/ 5160 #define SYSCFG_EXTICR1_EXTI0_Pos (0U) 5161 #define SYSCFG_EXTICR1_EXTI0_Msk (0xFUL << SYSCFG_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */ 5162 #define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk /*!< EXTI 0 configuration */ 5163 #define SYSCFG_EXTICR1_EXTI1_Pos (4U) 5164 #define SYSCFG_EXTICR1_EXTI1_Msk (0xFUL << SYSCFG_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */ 5165 #define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk /*!< EXTI 1 configuration */ 5166 #define SYSCFG_EXTICR1_EXTI2_Pos (8U) 5167 #define SYSCFG_EXTICR1_EXTI2_Msk (0xFUL << SYSCFG_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */ 5168 #define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk /*!< EXTI 2 configuration */ 5169 #define SYSCFG_EXTICR1_EXTI3_Pos (12U) 5170 #define SYSCFG_EXTICR1_EXTI3_Msk (0xFUL << SYSCFG_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */ 5171 #define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk /*!< EXTI 3 configuration */ 5172 5173 /** 5174 * @brief EXTI0 configuration 5175 */ 5176 #define SYSCFG_EXTICR1_EXTI0_PA (0x00000000U) /*!< PA[0] pin */ 5177 #define SYSCFG_EXTICR1_EXTI0_PB (0x00000001U) /*!< PB[0] pin */ 5178 #define SYSCFG_EXTICR1_EXTI0_PC (0x00000002U) /*!< PC[0] pin */ 5179 #define SYSCFG_EXTICR1_EXTI0_PD (0x00000003U) /*!< PD[0] pin */ 5180 #define SYSCFG_EXTICR1_EXTI0_PE (0x00000004U) /*!< PE[0] pin */ 5181 #define SYSCFG_EXTICR1_EXTI0_PH (0x00000005U) /*!< PH[0] pin */ 5182 5183 /** 5184 * @brief EXTI1 configuration 5185 */ 5186 #define SYSCFG_EXTICR1_EXTI1_PA (0x00000000U) /*!< PA[1] pin */ 5187 #define SYSCFG_EXTICR1_EXTI1_PB (0x00000010U) /*!< PB[1] pin */ 5188 #define SYSCFG_EXTICR1_EXTI1_PC (0x00000020U) /*!< PC[1] pin */ 5189 #define SYSCFG_EXTICR1_EXTI1_PD (0x00000030U) /*!< PD[1] pin */ 5190 #define SYSCFG_EXTICR1_EXTI1_PE (0x00000040U) /*!< PE[1] pin */ 5191 #define SYSCFG_EXTICR1_EXTI1_PH (0x00000050U) /*!< PH[1] pin */ 5192 5193 /** 5194 * @brief EXTI2 configuration 5195 */ 5196 #define SYSCFG_EXTICR1_EXTI2_PA (0x00000000U) /*!< PA[2] pin */ 5197 #define SYSCFG_EXTICR1_EXTI2_PB (0x00000100U) /*!< PB[2] pin */ 5198 #define SYSCFG_EXTICR1_EXTI2_PC (0x00000200U) /*!< PC[2] pin */ 5199 #define SYSCFG_EXTICR1_EXTI2_PD (0x00000300U) /*!< PD[2] pin */ 5200 #define SYSCFG_EXTICR1_EXTI2_PE (0x00000400U) /*!< PE[2] pin */ 5201 #define SYSCFG_EXTICR1_EXTI2_PH (0x00000500U) /*!< PH[2] pin */ 5202 5203 /** 5204 * @brief EXTI3 configuration 5205 */ 5206 #define SYSCFG_EXTICR1_EXTI3_PA (0x00000000U) /*!< PA[3] pin */ 5207 #define SYSCFG_EXTICR1_EXTI3_PB (0x00001000U) /*!< PB[3] pin */ 5208 #define SYSCFG_EXTICR1_EXTI3_PC (0x00002000U) /*!< PC[3] pin */ 5209 #define SYSCFG_EXTICR1_EXTI3_PD (0x00003000U) /*!< PD[3] pin */ 5210 #define SYSCFG_EXTICR1_EXTI3_PE (0x00004000U) /*!< PE[3] pin */ 5211 5212 /***************** Bit definition for SYSCFG_EXTICR2 register *****************/ 5213 #define SYSCFG_EXTICR2_EXTI4_Pos (0U) 5214 #define SYSCFG_EXTICR2_EXTI4_Msk (0xFUL << SYSCFG_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */ 5215 #define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk /*!< EXTI 4 configuration */ 5216 #define SYSCFG_EXTICR2_EXTI5_Pos (4U) 5217 #define SYSCFG_EXTICR2_EXTI5_Msk (0xFUL << SYSCFG_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */ 5218 #define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk /*!< EXTI 5 configuration */ 5219 #define SYSCFG_EXTICR2_EXTI6_Pos (8U) 5220 #define SYSCFG_EXTICR2_EXTI6_Msk (0xFUL << SYSCFG_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */ 5221 #define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk /*!< EXTI 6 configuration */ 5222 #define SYSCFG_EXTICR2_EXTI7_Pos (12U) 5223 #define SYSCFG_EXTICR2_EXTI7_Msk (0xFUL << SYSCFG_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */ 5224 #define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk /*!< EXTI 7 configuration */ 5225 5226 /** 5227 * @brief EXTI4 configuration 5228 */ 5229 #define SYSCFG_EXTICR2_EXTI4_PA (0x00000000U) /*!< PA[4] pin */ 5230 #define SYSCFG_EXTICR2_EXTI4_PB (0x00000001U) /*!< PB[4] pin */ 5231 #define SYSCFG_EXTICR2_EXTI4_PC (0x00000002U) /*!< PC[4] pin */ 5232 #define SYSCFG_EXTICR2_EXTI4_PD (0x00000003U) /*!< PD[4] pin */ 5233 #define SYSCFG_EXTICR2_EXTI4_PE (0x00000004U) /*!< PE[4] pin */ 5234 5235 /** 5236 * @brief EXTI5 configuration 5237 */ 5238 #define SYSCFG_EXTICR2_EXTI5_PA (0x00000000U) /*!< PA[5] pin */ 5239 #define SYSCFG_EXTICR2_EXTI5_PB (0x00000010U) /*!< PB[5] pin */ 5240 #define SYSCFG_EXTICR2_EXTI5_PC (0x00000020U) /*!< PC[5] pin */ 5241 #define SYSCFG_EXTICR2_EXTI5_PD (0x00000030U) /*!< PD[5] pin */ 5242 #define SYSCFG_EXTICR2_EXTI5_PE (0x00000040U) /*!< PE[5] pin */ 5243 5244 /** 5245 * @brief EXTI6 configuration 5246 */ 5247 #define SYSCFG_EXTICR2_EXTI6_PA (0x00000000U) /*!< PA[6] pin */ 5248 #define SYSCFG_EXTICR2_EXTI6_PB (0x00000100U) /*!< PB[6] pin */ 5249 #define SYSCFG_EXTICR2_EXTI6_PC (0x00000200U) /*!< PC[6] pin */ 5250 #define SYSCFG_EXTICR2_EXTI6_PD (0x00000300U) /*!< PD[6] pin */ 5251 #define SYSCFG_EXTICR2_EXTI6_PE (0x00000400U) /*!< PE[6] pin */ 5252 5253 /** 5254 * @brief EXTI7 configuration 5255 */ 5256 #define SYSCFG_EXTICR2_EXTI7_PA (0x00000000U) /*!< PA[7] pin */ 5257 #define SYSCFG_EXTICR2_EXTI7_PB (0x00001000U) /*!< PB[7] pin */ 5258 #define SYSCFG_EXTICR2_EXTI7_PC (0x00002000U) /*!< PC[7] pin */ 5259 #define SYSCFG_EXTICR2_EXTI7_PD (0x00003000U) /*!< PD[7] pin */ 5260 #define SYSCFG_EXTICR2_EXTI7_PE (0x00004000U) /*!< PE[7] pin */ 5261 5262 /***************** Bit definition for SYSCFG_EXTICR3 register *****************/ 5263 #define SYSCFG_EXTICR3_EXTI8_Pos (0U) 5264 #define SYSCFG_EXTICR3_EXTI8_Msk (0xFUL << SYSCFG_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */ 5265 #define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk /*!< EXTI 8 configuration */ 5266 #define SYSCFG_EXTICR3_EXTI9_Pos (4U) 5267 #define SYSCFG_EXTICR3_EXTI9_Msk (0xFUL << SYSCFG_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */ 5268 #define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk /*!< EXTI 9 configuration */ 5269 #define SYSCFG_EXTICR3_EXTI10_Pos (8U) 5270 #define SYSCFG_EXTICR3_EXTI10_Msk (0xFUL << SYSCFG_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */ 5271 #define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk /*!< EXTI 10 configuration */ 5272 #define SYSCFG_EXTICR3_EXTI11_Pos (12U) 5273 #define SYSCFG_EXTICR3_EXTI11_Msk (0xFUL << SYSCFG_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */ 5274 #define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk /*!< EXTI 11 configuration */ 5275 5276 /** 5277 * @brief EXTI8 configuration 5278 */ 5279 #define SYSCFG_EXTICR3_EXTI8_PA (0x00000000U) /*!< PA[8] pin */ 5280 #define SYSCFG_EXTICR3_EXTI8_PB (0x00000001U) /*!< PB[8] pin */ 5281 #define SYSCFG_EXTICR3_EXTI8_PC (0x00000002U) /*!< PC[8] pin */ 5282 #define SYSCFG_EXTICR3_EXTI8_PD (0x00000003U) /*!< PD[8] pin */ 5283 #define SYSCFG_EXTICR3_EXTI8_PE (0x00000004U) /*!< PE[8] pin */ 5284 5285 /** 5286 * @brief EXTI9 configuration 5287 */ 5288 #define SYSCFG_EXTICR3_EXTI9_PA (0x00000000U) /*!< PA[9] pin */ 5289 #define SYSCFG_EXTICR3_EXTI9_PB (0x00000010U) /*!< PB[9] pin */ 5290 #define SYSCFG_EXTICR3_EXTI9_PC (0x00000020U) /*!< PC[9] pin */ 5291 #define SYSCFG_EXTICR3_EXTI9_PD (0x00000030U) /*!< PD[9] pin */ 5292 #define SYSCFG_EXTICR3_EXTI9_PE (0x00000040U) /*!< PE[9] pin */ 5293 5294 /** 5295 * @brief EXTI10 configuration 5296 */ 5297 #define SYSCFG_EXTICR3_EXTI10_PA (0x00000000U) /*!< PA[10] pin */ 5298 #define SYSCFG_EXTICR3_EXTI10_PB (0x00000100U) /*!< PB[10] pin */ 5299 #define SYSCFG_EXTICR3_EXTI10_PC (0x00000200U) /*!< PC[10] pin */ 5300 #define SYSCFG_EXTICR3_EXTI10_PD (0x00000300U) /*!< PD[10] pin */ 5301 #define SYSCFG_EXTICR3_EXTI10_PE (0x00000400U) /*!< PE[10] pin */ 5302 5303 /** 5304 * @brief EXTI11 configuration 5305 */ 5306 #define SYSCFG_EXTICR3_EXTI11_PA (0x00000000U) /*!< PA[11] pin */ 5307 #define SYSCFG_EXTICR3_EXTI11_PB (0x00001000U) /*!< PB[11] pin */ 5308 #define SYSCFG_EXTICR3_EXTI11_PC (0x00002000U) /*!< PC[11] pin */ 5309 #define SYSCFG_EXTICR3_EXTI11_PD (0x00003000U) /*!< PD[11] pin */ 5310 #define SYSCFG_EXTICR3_EXTI11_PE (0x00004000U) /*!< PE[11] pin */ 5311 5312 /***************** Bit definition for SYSCFG_EXTICR4 register *****************/ 5313 #define SYSCFG_EXTICR4_EXTI12_Pos (0U) 5314 #define SYSCFG_EXTICR4_EXTI12_Msk (0xFUL << SYSCFG_EXTICR4_EXTI12_Pos) /*!< 0x0000000F */ 5315 #define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk /*!< EXTI 12 configuration */ 5316 #define SYSCFG_EXTICR4_EXTI13_Pos (4U) 5317 #define SYSCFG_EXTICR4_EXTI13_Msk (0xFUL << SYSCFG_EXTICR4_EXTI13_Pos) /*!< 0x000000F0 */ 5318 #define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk /*!< EXTI 13 configuration */ 5319 #define SYSCFG_EXTICR4_EXTI14_Pos (8U) 5320 #define SYSCFG_EXTICR4_EXTI14_Msk (0xFUL << SYSCFG_EXTICR4_EXTI14_Pos) /*!< 0x00000F00 */ 5321 #define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk /*!< EXTI 14 configuration */ 5322 #define SYSCFG_EXTICR4_EXTI15_Pos (12U) 5323 #define SYSCFG_EXTICR4_EXTI15_Msk (0xFUL << SYSCFG_EXTICR4_EXTI15_Pos) /*!< 0x0000F000 */ 5324 #define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk /*!< EXTI 15 configuration */ 5325 5326 /** 5327 * @brief EXTI12 configuration 5328 */ 5329 #define SYSCFG_EXTICR4_EXTI12_PA (0x00000000U) /*!< PA[12] pin */ 5330 #define SYSCFG_EXTICR4_EXTI12_PB (0x00000001U) /*!< PB[12] pin */ 5331 #define SYSCFG_EXTICR4_EXTI12_PC (0x00000002U) /*!< PC[12] pin */ 5332 #define SYSCFG_EXTICR4_EXTI12_PD (0x00000003U) /*!< PD[12] pin */ 5333 #define SYSCFG_EXTICR4_EXTI12_PE (0x00000004U) /*!< PE[12] pin */ 5334 5335 /** 5336 * @brief EXTI13 configuration 5337 */ 5338 #define SYSCFG_EXTICR4_EXTI13_PA (0x00000000U) /*!< PA[13] pin */ 5339 #define SYSCFG_EXTICR4_EXTI13_PB (0x00000010U) /*!< PB[13] pin */ 5340 #define SYSCFG_EXTICR4_EXTI13_PC (0x00000020U) /*!< PC[13] pin */ 5341 #define SYSCFG_EXTICR4_EXTI13_PD (0x00000030U) /*!< PD[13] pin */ 5342 #define SYSCFG_EXTICR4_EXTI13_PE (0x00000040U) /*!< PE[13] pin */ 5343 5344 /** 5345 * @brief EXTI14 configuration 5346 */ 5347 #define SYSCFG_EXTICR4_EXTI14_PA (0x00000000U) /*!< PA[14] pin */ 5348 #define SYSCFG_EXTICR4_EXTI14_PB (0x00000100U) /*!< PB[14] pin */ 5349 #define SYSCFG_EXTICR4_EXTI14_PC (0x00000200U) /*!< PC[14] pin */ 5350 #define SYSCFG_EXTICR4_EXTI14_PD (0x00000300U) /*!< PD[14] pin */ 5351 #define SYSCFG_EXTICR4_EXTI14_PE (0x00000400U) /*!< PE[14] pin */ 5352 5353 /** 5354 * @brief EXTI15 configuration 5355 */ 5356 #define SYSCFG_EXTICR4_EXTI15_PA (0x00000000U) /*!< PA[15] pin */ 5357 #define SYSCFG_EXTICR4_EXTI15_PB (0x00001000U) /*!< PB[15] pin */ 5358 #define SYSCFG_EXTICR4_EXTI15_PC (0x00002000U) /*!< PC[15] pin */ 5359 #define SYSCFG_EXTICR4_EXTI15_PD (0x00003000U) /*!< PD[15] pin */ 5360 #define SYSCFG_EXTICR4_EXTI15_PE (0x00004000U) /*!< PE[15] pin */ 5361 5362 /******************************************************************************/ 5363 /* */ 5364 /* Routing Interface (RI) */ 5365 /* */ 5366 /******************************************************************************/ 5367 5368 /******************** Bit definition for RI_ICR register ********************/ 5369 #define RI_ICR_IC1OS_Pos (0U) 5370 #define RI_ICR_IC1OS_Msk (0xFUL << RI_ICR_IC1OS_Pos) /*!< 0x0000000F */ 5371 #define RI_ICR_IC1OS RI_ICR_IC1OS_Msk /*!< IC1OS[3:0] bits (Input Capture 1 select bits) */ 5372 #define RI_ICR_IC1OS_0 (0x1UL << RI_ICR_IC1OS_Pos) /*!< 0x00000001 */ 5373 #define RI_ICR_IC1OS_1 (0x2UL << RI_ICR_IC1OS_Pos) /*!< 0x00000002 */ 5374 #define RI_ICR_IC1OS_2 (0x4UL << RI_ICR_IC1OS_Pos) /*!< 0x00000004 */ 5375 #define RI_ICR_IC1OS_3 (0x8UL << RI_ICR_IC1OS_Pos) /*!< 0x00000008 */ 5376 5377 #define RI_ICR_IC2OS_Pos (4U) 5378 #define RI_ICR_IC2OS_Msk (0xFUL << RI_ICR_IC2OS_Pos) /*!< 0x000000F0 */ 5379 #define RI_ICR_IC2OS RI_ICR_IC2OS_Msk /*!< IC2OS[3:0] bits (Input Capture 2 select bits) */ 5380 #define RI_ICR_IC2OS_0 (0x1UL << RI_ICR_IC2OS_Pos) /*!< 0x00000010 */ 5381 #define RI_ICR_IC2OS_1 (0x2UL << RI_ICR_IC2OS_Pos) /*!< 0x00000020 */ 5382 #define RI_ICR_IC2OS_2 (0x4UL << RI_ICR_IC2OS_Pos) /*!< 0x00000040 */ 5383 #define RI_ICR_IC2OS_3 (0x8UL << RI_ICR_IC2OS_Pos) /*!< 0x00000080 */ 5384 5385 #define RI_ICR_IC3OS_Pos (8U) 5386 #define RI_ICR_IC3OS_Msk (0xFUL << RI_ICR_IC3OS_Pos) /*!< 0x00000F00 */ 5387 #define RI_ICR_IC3OS RI_ICR_IC3OS_Msk /*!< IC3OS[3:0] bits (Input Capture 3 select bits) */ 5388 #define RI_ICR_IC3OS_0 (0x1UL << RI_ICR_IC3OS_Pos) /*!< 0x00000100 */ 5389 #define RI_ICR_IC3OS_1 (0x2UL << RI_ICR_IC3OS_Pos) /*!< 0x00000200 */ 5390 #define RI_ICR_IC3OS_2 (0x4UL << RI_ICR_IC3OS_Pos) /*!< 0x00000400 */ 5391 #define RI_ICR_IC3OS_3 (0x8UL << RI_ICR_IC3OS_Pos) /*!< 0x00000800 */ 5392 5393 #define RI_ICR_IC4OS_Pos (12U) 5394 #define RI_ICR_IC4OS_Msk (0xFUL << RI_ICR_IC4OS_Pos) /*!< 0x0000F000 */ 5395 #define RI_ICR_IC4OS RI_ICR_IC4OS_Msk /*!< IC4OS[3:0] bits (Input Capture 4 select bits) */ 5396 #define RI_ICR_IC4OS_0 (0x1UL << RI_ICR_IC4OS_Pos) /*!< 0x00001000 */ 5397 #define RI_ICR_IC4OS_1 (0x2UL << RI_ICR_IC4OS_Pos) /*!< 0x00002000 */ 5398 #define RI_ICR_IC4OS_2 (0x4UL << RI_ICR_IC4OS_Pos) /*!< 0x00004000 */ 5399 #define RI_ICR_IC4OS_3 (0x8UL << RI_ICR_IC4OS_Pos) /*!< 0x00008000 */ 5400 5401 #define RI_ICR_TIM_Pos (16U) 5402 #define RI_ICR_TIM_Msk (0x3UL << RI_ICR_TIM_Pos) /*!< 0x00030000 */ 5403 #define RI_ICR_TIM RI_ICR_TIM_Msk /*!< TIM[3:0] bits (Timers select bits) */ 5404 #define RI_ICR_TIM_0 (0x1UL << RI_ICR_TIM_Pos) /*!< 0x00010000 */ 5405 #define RI_ICR_TIM_1 (0x2UL << RI_ICR_TIM_Pos) /*!< 0x00020000 */ 5406 5407 #define RI_ICR_IC1_Pos (18U) 5408 #define RI_ICR_IC1_Msk (0x1UL << RI_ICR_IC1_Pos) /*!< 0x00040000 */ 5409 #define RI_ICR_IC1 RI_ICR_IC1_Msk /*!< Input capture 1 */ 5410 #define RI_ICR_IC2_Pos (19U) 5411 #define RI_ICR_IC2_Msk (0x1UL << RI_ICR_IC2_Pos) /*!< 0x00080000 */ 5412 #define RI_ICR_IC2 RI_ICR_IC2_Msk /*!< Input capture 2 */ 5413 #define RI_ICR_IC3_Pos (20U) 5414 #define RI_ICR_IC3_Msk (0x1UL << RI_ICR_IC3_Pos) /*!< 0x00100000 */ 5415 #define RI_ICR_IC3 RI_ICR_IC3_Msk /*!< Input capture 3 */ 5416 #define RI_ICR_IC4_Pos (21U) 5417 #define RI_ICR_IC4_Msk (0x1UL << RI_ICR_IC4_Pos) /*!< 0x00200000 */ 5418 #define RI_ICR_IC4 RI_ICR_IC4_Msk /*!< Input capture 4 */ 5419 5420 /******************** Bit definition for RI_ASCR1 register ********************/ 5421 #define RI_ASCR1_CH_Pos (0U) 5422 #define RI_ASCR1_CH_Msk (0x3FCFFFFUL << RI_ASCR1_CH_Pos) /*!< 0x03FCFFFF */ 5423 #define RI_ASCR1_CH RI_ASCR1_CH_Msk /*!< AS_CH[25:18] & AS_CH[15:0] bits ( Analog switches selection bits) */ 5424 #define RI_ASCR1_CH_0 (0x00000001U) /*!< Bit 0 */ 5425 #define RI_ASCR1_CH_1 (0x00000002U) /*!< Bit 1 */ 5426 #define RI_ASCR1_CH_2 (0x00000004U) /*!< Bit 2 */ 5427 #define RI_ASCR1_CH_3 (0x00000008U) /*!< Bit 3 */ 5428 #define RI_ASCR1_CH_4 (0x00000010U) /*!< Bit 4 */ 5429 #define RI_ASCR1_CH_5 (0x00000020U) /*!< Bit 5 */ 5430 #define RI_ASCR1_CH_6 (0x00000040U) /*!< Bit 6 */ 5431 #define RI_ASCR1_CH_7 (0x00000080U) /*!< Bit 7 */ 5432 #define RI_ASCR1_CH_8 (0x00000100U) /*!< Bit 8 */ 5433 #define RI_ASCR1_CH_9 (0x00000200U) /*!< Bit 9 */ 5434 #define RI_ASCR1_CH_10 (0x00000400U) /*!< Bit 10 */ 5435 #define RI_ASCR1_CH_11 (0x00000800U) /*!< Bit 11 */ 5436 #define RI_ASCR1_CH_12 (0x00001000U) /*!< Bit 12 */ 5437 #define RI_ASCR1_CH_13 (0x00002000U) /*!< Bit 13 */ 5438 #define RI_ASCR1_CH_14 (0x00004000U) /*!< Bit 14 */ 5439 #define RI_ASCR1_CH_15 (0x00008000U) /*!< Bit 15 */ 5440 #define RI_ASCR1_CH_18 (0x00040000U) /*!< Bit 18 */ 5441 #define RI_ASCR1_CH_19 (0x00080000U) /*!< Bit 19 */ 5442 #define RI_ASCR1_CH_20 (0x00100000U) /*!< Bit 20 */ 5443 #define RI_ASCR1_CH_21 (0x00200000U) /*!< Bit 21 */ 5444 #define RI_ASCR1_CH_22 (0x00400000U) /*!< Bit 22 */ 5445 #define RI_ASCR1_CH_23 (0x00800000U) /*!< Bit 23 */ 5446 #define RI_ASCR1_CH_24 (0x01000000U) /*!< Bit 24 */ 5447 #define RI_ASCR1_CH_25 (0x02000000U) /*!< Bit 25 */ 5448 #define RI_ASCR1_VCOMP_Pos (26U) 5449 #define RI_ASCR1_VCOMP_Msk (0x1UL << RI_ASCR1_VCOMP_Pos) /*!< 0x04000000 */ 5450 #define RI_ASCR1_VCOMP RI_ASCR1_VCOMP_Msk /*!< ADC analog switch selection for internal node to COMP1 */ 5451 #define RI_ASCR1_SCM_Pos (31U) 5452 #define RI_ASCR1_SCM_Msk (0x1UL << RI_ASCR1_SCM_Pos) /*!< 0x80000000 */ 5453 #define RI_ASCR1_SCM RI_ASCR1_SCM_Msk /*!< I/O Switch control mode */ 5454 5455 /******************** Bit definition for RI_ASCR2 register ********************/ 5456 #define RI_ASCR2_GR10_1 (0x00000001U) /*!< GR10-1 selection bit */ 5457 #define RI_ASCR2_GR10_2 (0x00000002U) /*!< GR10-2 selection bit */ 5458 #define RI_ASCR2_GR10_3 (0x00000004U) /*!< GR10-3 selection bit */ 5459 #define RI_ASCR2_GR10_4 (0x00000008U) /*!< GR10-4 selection bit */ 5460 #define RI_ASCR2_GR6_Pos (4U) 5461 #define RI_ASCR2_GR6_Msk (0x3UL << RI_ASCR2_GR6_Pos) /*!< 0x00000030 */ 5462 #define RI_ASCR2_GR6 RI_ASCR2_GR6_Msk /*!< GR6 selection bits */ 5463 #define RI_ASCR2_GR6_1 (0x1UL << RI_ASCR2_GR6_Pos) /*!< 0x00000010 */ 5464 #define RI_ASCR2_GR6_2 (0x2UL << RI_ASCR2_GR6_Pos) /*!< 0x00000020 */ 5465 #define RI_ASCR2_GR5_1 (0x00000040U) /*!< GR5-1 selection bit */ 5466 #define RI_ASCR2_GR5_2 (0x00000080U) /*!< GR5-2 selection bit */ 5467 #define RI_ASCR2_GR5_3 (0x00000100U) /*!< GR5-3 selection bit */ 5468 #define RI_ASCR2_GR4_1 (0x00000200U) /*!< GR4-1 selection bit */ 5469 #define RI_ASCR2_GR4_2 (0x00000400U) /*!< GR4-2 selection bit */ 5470 #define RI_ASCR2_GR4_3 (0x00000800U) /*!< GR4-3 selection bit */ 5471 #define RI_ASCR2_GR4_4 (0x00008000U) /*!< GR4-4 selection bit */ 5472 5473 /******************** Bit definition for RI_HYSCR1 register ********************/ 5474 #define RI_HYSCR1_PA_Pos (0U) 5475 #define RI_HYSCR1_PA_Msk (0xFFFFUL << RI_HYSCR1_PA_Pos) /*!< 0x0000FFFF */ 5476 #define RI_HYSCR1_PA RI_HYSCR1_PA_Msk /*!< PA[15:0] Port A Hysteresis selection */ 5477 #define RI_HYSCR1_PA_0 (0x0001UL << RI_HYSCR1_PA_Pos) /*!< 0x00000001 */ 5478 #define RI_HYSCR1_PA_1 (0x0002UL << RI_HYSCR1_PA_Pos) /*!< 0x00000002 */ 5479 #define RI_HYSCR1_PA_2 (0x0004UL << RI_HYSCR1_PA_Pos) /*!< 0x00000004 */ 5480 #define RI_HYSCR1_PA_3 (0x0008UL << RI_HYSCR1_PA_Pos) /*!< 0x00000008 */ 5481 #define RI_HYSCR1_PA_4 (0x0010UL << RI_HYSCR1_PA_Pos) /*!< 0x00000010 */ 5482 #define RI_HYSCR1_PA_5 (0x0020UL << RI_HYSCR1_PA_Pos) /*!< 0x00000020 */ 5483 #define RI_HYSCR1_PA_6 (0x0040UL << RI_HYSCR1_PA_Pos) /*!< 0x00000040 */ 5484 #define RI_HYSCR1_PA_7 (0x0080UL << RI_HYSCR1_PA_Pos) /*!< 0x00000080 */ 5485 #define RI_HYSCR1_PA_8 (0x0100UL << RI_HYSCR1_PA_Pos) /*!< 0x00000100 */ 5486 #define RI_HYSCR1_PA_9 (0x0200UL << RI_HYSCR1_PA_Pos) /*!< 0x00000200 */ 5487 #define RI_HYSCR1_PA_10 (0x0400UL << RI_HYSCR1_PA_Pos) /*!< 0x00000400 */ 5488 #define RI_HYSCR1_PA_11 (0x0800UL << RI_HYSCR1_PA_Pos) /*!< 0x00000800 */ 5489 #define RI_HYSCR1_PA_12 (0x1000UL << RI_HYSCR1_PA_Pos) /*!< 0x00001000 */ 5490 #define RI_HYSCR1_PA_13 (0x2000UL << RI_HYSCR1_PA_Pos) /*!< 0x00002000 */ 5491 #define RI_HYSCR1_PA_14 (0x4000UL << RI_HYSCR1_PA_Pos) /*!< 0x00004000 */ 5492 #define RI_HYSCR1_PA_15 (0x8000UL << RI_HYSCR1_PA_Pos) /*!< 0x00008000 */ 5493 5494 #define RI_HYSCR1_PB_Pos (16U) 5495 #define RI_HYSCR1_PB_Msk (0xFFFFUL << RI_HYSCR1_PB_Pos) /*!< 0xFFFF0000 */ 5496 #define RI_HYSCR1_PB RI_HYSCR1_PB_Msk /*!< PB[15:0] Port B Hysteresis selection */ 5497 #define RI_HYSCR1_PB_0 (0x0001UL << RI_HYSCR1_PB_Pos) /*!< 0x00010000 */ 5498 #define RI_HYSCR1_PB_1 (0x0002UL << RI_HYSCR1_PB_Pos) /*!< 0x00020000 */ 5499 #define RI_HYSCR1_PB_2 (0x0004UL << RI_HYSCR1_PB_Pos) /*!< 0x00040000 */ 5500 #define RI_HYSCR1_PB_3 (0x0008UL << RI_HYSCR1_PB_Pos) /*!< 0x00080000 */ 5501 #define RI_HYSCR1_PB_4 (0x0010UL << RI_HYSCR1_PB_Pos) /*!< 0x00100000 */ 5502 #define RI_HYSCR1_PB_5 (0x0020UL << RI_HYSCR1_PB_Pos) /*!< 0x00200000 */ 5503 #define RI_HYSCR1_PB_6 (0x0040UL << RI_HYSCR1_PB_Pos) /*!< 0x00400000 */ 5504 #define RI_HYSCR1_PB_7 (0x0080UL << RI_HYSCR1_PB_Pos) /*!< 0x00800000 */ 5505 #define RI_HYSCR1_PB_8 (0x0100UL << RI_HYSCR1_PB_Pos) /*!< 0x01000000 */ 5506 #define RI_HYSCR1_PB_9 (0x0200UL << RI_HYSCR1_PB_Pos) /*!< 0x02000000 */ 5507 #define RI_HYSCR1_PB_10 (0x0400UL << RI_HYSCR1_PB_Pos) /*!< 0x04000000 */ 5508 #define RI_HYSCR1_PB_11 (0x0800UL << RI_HYSCR1_PB_Pos) /*!< 0x08000000 */ 5509 #define RI_HYSCR1_PB_12 (0x1000UL << RI_HYSCR1_PB_Pos) /*!< 0x10000000 */ 5510 #define RI_HYSCR1_PB_13 (0x2000UL << RI_HYSCR1_PB_Pos) /*!< 0x20000000 */ 5511 #define RI_HYSCR1_PB_14 (0x4000UL << RI_HYSCR1_PB_Pos) /*!< 0x40000000 */ 5512 #define RI_HYSCR1_PB_15 (0x8000UL << RI_HYSCR1_PB_Pos) /*!< 0x80000000 */ 5513 5514 /******************** Bit definition for RI_HYSCR2 register ********************/ 5515 #define RI_HYSCR2_PC_Pos (0U) 5516 #define RI_HYSCR2_PC_Msk (0xFFFFUL << RI_HYSCR2_PC_Pos) /*!< 0x0000FFFF */ 5517 #define RI_HYSCR2_PC RI_HYSCR2_PC_Msk /*!< PC[15:0] Port C Hysteresis selection */ 5518 #define RI_HYSCR2_PC_0 (0x0001UL << RI_HYSCR2_PC_Pos) /*!< 0x00000001 */ 5519 #define RI_HYSCR2_PC_1 (0x0002UL << RI_HYSCR2_PC_Pos) /*!< 0x00000002 */ 5520 #define RI_HYSCR2_PC_2 (0x0004UL << RI_HYSCR2_PC_Pos) /*!< 0x00000004 */ 5521 #define RI_HYSCR2_PC_3 (0x0008UL << RI_HYSCR2_PC_Pos) /*!< 0x00000008 */ 5522 #define RI_HYSCR2_PC_4 (0x0010UL << RI_HYSCR2_PC_Pos) /*!< 0x00000010 */ 5523 #define RI_HYSCR2_PC_5 (0x0020UL << RI_HYSCR2_PC_Pos) /*!< 0x00000020 */ 5524 #define RI_HYSCR2_PC_6 (0x0040UL << RI_HYSCR2_PC_Pos) /*!< 0x00000040 */ 5525 #define RI_HYSCR2_PC_7 (0x0080UL << RI_HYSCR2_PC_Pos) /*!< 0x00000080 */ 5526 #define RI_HYSCR2_PC_8 (0x0100UL << RI_HYSCR2_PC_Pos) /*!< 0x00000100 */ 5527 #define RI_HYSCR2_PC_9 (0x0200UL << RI_HYSCR2_PC_Pos) /*!< 0x00000200 */ 5528 #define RI_HYSCR2_PC_10 (0x0400UL << RI_HYSCR2_PC_Pos) /*!< 0x00000400 */ 5529 #define RI_HYSCR2_PC_11 (0x0800UL << RI_HYSCR2_PC_Pos) /*!< 0x00000800 */ 5530 #define RI_HYSCR2_PC_12 (0x1000UL << RI_HYSCR2_PC_Pos) /*!< 0x00001000 */ 5531 #define RI_HYSCR2_PC_13 (0x2000UL << RI_HYSCR2_PC_Pos) /*!< 0x00002000 */ 5532 #define RI_HYSCR2_PC_14 (0x4000UL << RI_HYSCR2_PC_Pos) /*!< 0x00004000 */ 5533 #define RI_HYSCR2_PC_15 (0x8000UL << RI_HYSCR2_PC_Pos) /*!< 0x00008000 */ 5534 5535 #define RI_HYSCR2_PD_Pos (16U) 5536 #define RI_HYSCR2_PD_Msk (0xFFFFUL << RI_HYSCR2_PD_Pos) /*!< 0xFFFF0000 */ 5537 #define RI_HYSCR2_PD RI_HYSCR2_PD_Msk /*!< PD[15:0] Port D Hysteresis selection */ 5538 #define RI_HYSCR2_PD_0 (0x0001UL << RI_HYSCR2_PD_Pos) /*!< 0x00010000 */ 5539 #define RI_HYSCR2_PD_1 (0x0002UL << RI_HYSCR2_PD_Pos) /*!< 0x00020000 */ 5540 #define RI_HYSCR2_PD_2 (0x0004UL << RI_HYSCR2_PD_Pos) /*!< 0x00040000 */ 5541 #define RI_HYSCR2_PD_3 (0x0008UL << RI_HYSCR2_PD_Pos) /*!< 0x00080000 */ 5542 #define RI_HYSCR2_PD_4 (0x0010UL << RI_HYSCR2_PD_Pos) /*!< 0x00100000 */ 5543 #define RI_HYSCR2_PD_5 (0x0020UL << RI_HYSCR2_PD_Pos) /*!< 0x00200000 */ 5544 #define RI_HYSCR2_PD_6 (0x0040UL << RI_HYSCR2_PD_Pos) /*!< 0x00400000 */ 5545 #define RI_HYSCR2_PD_7 (0x0080UL << RI_HYSCR2_PD_Pos) /*!< 0x00800000 */ 5546 #define RI_HYSCR2_PD_8 (0x0100UL << RI_HYSCR2_PD_Pos) /*!< 0x01000000 */ 5547 #define RI_HYSCR2_PD_9 (0x0200UL << RI_HYSCR2_PD_Pos) /*!< 0x02000000 */ 5548 #define RI_HYSCR2_PD_10 (0x0400UL << RI_HYSCR2_PD_Pos) /*!< 0x04000000 */ 5549 #define RI_HYSCR2_PD_11 (0x0800UL << RI_HYSCR2_PD_Pos) /*!< 0x08000000 */ 5550 #define RI_HYSCR2_PD_12 (0x1000UL << RI_HYSCR2_PD_Pos) /*!< 0x10000000 */ 5551 #define RI_HYSCR2_PD_13 (0x2000UL << RI_HYSCR2_PD_Pos) /*!< 0x20000000 */ 5552 #define RI_HYSCR2_PD_14 (0x4000UL << RI_HYSCR2_PD_Pos) /*!< 0x40000000 */ 5553 #define RI_HYSCR2_PD_15 (0x8000UL << RI_HYSCR2_PD_Pos) /*!< 0x80000000 */ 5554 5555 /******************** Bit definition for RI_HYSCR3 register ********************/ 5556 #define RI_HYSCR3_PE_Pos (0U) 5557 #define RI_HYSCR3_PE_Msk (0xFFFFUL << RI_HYSCR3_PE_Pos) /*!< 0x0000FFFF */ 5558 #define RI_HYSCR3_PE RI_HYSCR3_PE_Msk /*!< PE[15:0] Port E Hysteresis selection */ 5559 #define RI_HYSCR3_PE_0 (0x0001UL << RI_HYSCR3_PE_Pos) /*!< 0x00000001 */ 5560 #define RI_HYSCR3_PE_1 (0x0002UL << RI_HYSCR3_PE_Pos) /*!< 0x00000002 */ 5561 #define RI_HYSCR3_PE_2 (0x0004UL << RI_HYSCR3_PE_Pos) /*!< 0x00000004 */ 5562 #define RI_HYSCR3_PE_3 (0x0008UL << RI_HYSCR3_PE_Pos) /*!< 0x00000008 */ 5563 #define RI_HYSCR3_PE_4 (0x0010UL << RI_HYSCR3_PE_Pos) /*!< 0x00000010 */ 5564 #define RI_HYSCR3_PE_5 (0x0020UL << RI_HYSCR3_PE_Pos) /*!< 0x00000020 */ 5565 #define RI_HYSCR3_PE_6 (0x0040UL << RI_HYSCR3_PE_Pos) /*!< 0x00000040 */ 5566 #define RI_HYSCR3_PE_7 (0x0080UL << RI_HYSCR3_PE_Pos) /*!< 0x00000080 */ 5567 #define RI_HYSCR3_PE_8 (0x0100UL << RI_HYSCR3_PE_Pos) /*!< 0x00000100 */ 5568 #define RI_HYSCR3_PE_9 (0x0200UL << RI_HYSCR3_PE_Pos) /*!< 0x00000200 */ 5569 #define RI_HYSCR3_PE_10 (0x0400UL << RI_HYSCR3_PE_Pos) /*!< 0x00000400 */ 5570 #define RI_HYSCR3_PE_11 (0x0800UL << RI_HYSCR3_PE_Pos) /*!< 0x00000800 */ 5571 #define RI_HYSCR3_PE_12 (0x1000UL << RI_HYSCR3_PE_Pos) /*!< 0x00001000 */ 5572 #define RI_HYSCR3_PE_13 (0x2000UL << RI_HYSCR3_PE_Pos) /*!< 0x00002000 */ 5573 #define RI_HYSCR3_PE_14 (0x4000UL << RI_HYSCR3_PE_Pos) /*!< 0x00004000 */ 5574 #define RI_HYSCR3_PE_15 (0x8000UL << RI_HYSCR3_PE_Pos) /*!< 0x00008000 */ 5575 5576 /******************************************************************************/ 5577 /* */ 5578 /* Timers (TIM) */ 5579 /* */ 5580 /******************************************************************************/ 5581 5582 /******************* Bit definition for TIM_CR1 register ********************/ 5583 #define TIM_CR1_CEN_Pos (0U) 5584 #define TIM_CR1_CEN_Msk (0x1UL << TIM_CR1_CEN_Pos) /*!< 0x00000001 */ 5585 #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */ 5586 #define TIM_CR1_UDIS_Pos (1U) 5587 #define TIM_CR1_UDIS_Msk (0x1UL << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */ 5588 #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */ 5589 #define TIM_CR1_URS_Pos (2U) 5590 #define TIM_CR1_URS_Msk (0x1UL << TIM_CR1_URS_Pos) /*!< 0x00000004 */ 5591 #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */ 5592 #define TIM_CR1_OPM_Pos (3U) 5593 #define TIM_CR1_OPM_Msk (0x1UL << TIM_CR1_OPM_Pos) /*!< 0x00000008 */ 5594 #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */ 5595 #define TIM_CR1_DIR_Pos (4U) 5596 #define TIM_CR1_DIR_Msk (0x1UL << TIM_CR1_DIR_Pos) /*!< 0x00000010 */ 5597 #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */ 5598 5599 #define TIM_CR1_CMS_Pos (5U) 5600 #define TIM_CR1_CMS_Msk (0x3UL << TIM_CR1_CMS_Pos) /*!< 0x00000060 */ 5601 #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */ 5602 #define TIM_CR1_CMS_0 (0x1UL << TIM_CR1_CMS_Pos) /*!< 0x00000020 */ 5603 #define TIM_CR1_CMS_1 (0x2UL << TIM_CR1_CMS_Pos) /*!< 0x00000040 */ 5604 5605 #define TIM_CR1_ARPE_Pos (7U) 5606 #define TIM_CR1_ARPE_Msk (0x1UL << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */ 5607 #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */ 5608 5609 #define TIM_CR1_CKD_Pos (8U) 5610 #define TIM_CR1_CKD_Msk (0x3UL << TIM_CR1_CKD_Pos) /*!< 0x00000300 */ 5611 #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */ 5612 #define TIM_CR1_CKD_0 (0x1UL << TIM_CR1_CKD_Pos) /*!< 0x00000100 */ 5613 #define TIM_CR1_CKD_1 (0x2UL << TIM_CR1_CKD_Pos) /*!< 0x00000200 */ 5614 5615 /******************* Bit definition for TIM_CR2 register ********************/ 5616 #define TIM_CR2_CCDS_Pos (3U) 5617 #define TIM_CR2_CCDS_Msk (0x1UL << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */ 5618 #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */ 5619 5620 #define TIM_CR2_MMS_Pos (4U) 5621 #define TIM_CR2_MMS_Msk (0x7UL << TIM_CR2_MMS_Pos) /*!< 0x00000070 */ 5622 #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */ 5623 #define TIM_CR2_MMS_0 (0x1UL << TIM_CR2_MMS_Pos) /*!< 0x00000010 */ 5624 #define TIM_CR2_MMS_1 (0x2UL << TIM_CR2_MMS_Pos) /*!< 0x00000020 */ 5625 #define TIM_CR2_MMS_2 (0x4UL << TIM_CR2_MMS_Pos) /*!< 0x00000040 */ 5626 5627 #define TIM_CR2_TI1S_Pos (7U) 5628 #define TIM_CR2_TI1S_Msk (0x1UL << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */ 5629 #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */ 5630 5631 /******************* Bit definition for TIM_SMCR register *******************/ 5632 #define TIM_SMCR_SMS_Pos (0U) 5633 #define TIM_SMCR_SMS_Msk (0x7UL << TIM_SMCR_SMS_Pos) /*!< 0x00000007 */ 5634 #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */ 5635 #define TIM_SMCR_SMS_0 (0x1UL << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */ 5636 #define TIM_SMCR_SMS_1 (0x2UL << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */ 5637 #define TIM_SMCR_SMS_2 (0x4UL << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */ 5638 5639 #define TIM_SMCR_OCCS_Pos (3U) 5640 #define TIM_SMCR_OCCS_Msk (0x1UL << TIM_SMCR_OCCS_Pos) /*!< 0x00000008 */ 5641 #define TIM_SMCR_OCCS TIM_SMCR_OCCS_Msk /*!< OCREF clear selection */ 5642 5643 #define TIM_SMCR_TS_Pos (4U) 5644 #define TIM_SMCR_TS_Msk (0x7UL << TIM_SMCR_TS_Pos) /*!< 0x00000070 */ 5645 #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */ 5646 #define TIM_SMCR_TS_0 (0x1UL << TIM_SMCR_TS_Pos) /*!< 0x00000010 */ 5647 #define TIM_SMCR_TS_1 (0x2UL << TIM_SMCR_TS_Pos) /*!< 0x00000020 */ 5648 #define TIM_SMCR_TS_2 (0x4UL << TIM_SMCR_TS_Pos) /*!< 0x00000040 */ 5649 5650 #define TIM_SMCR_MSM_Pos (7U) 5651 #define TIM_SMCR_MSM_Msk (0x1UL << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */ 5652 #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */ 5653 5654 #define TIM_SMCR_ETF_Pos (8U) 5655 #define TIM_SMCR_ETF_Msk (0xFUL << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */ 5656 #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */ 5657 #define TIM_SMCR_ETF_0 (0x1UL << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */ 5658 #define TIM_SMCR_ETF_1 (0x2UL << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */ 5659 #define TIM_SMCR_ETF_2 (0x4UL << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */ 5660 #define TIM_SMCR_ETF_3 (0x8UL << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */ 5661 5662 #define TIM_SMCR_ETPS_Pos (12U) 5663 #define TIM_SMCR_ETPS_Msk (0x3UL << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */ 5664 #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */ 5665 #define TIM_SMCR_ETPS_0 (0x1UL << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */ 5666 #define TIM_SMCR_ETPS_1 (0x2UL << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */ 5667 5668 #define TIM_SMCR_ECE_Pos (14U) 5669 #define TIM_SMCR_ECE_Msk (0x1UL << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */ 5670 #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */ 5671 #define TIM_SMCR_ETP_Pos (15U) 5672 #define TIM_SMCR_ETP_Msk (0x1UL << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */ 5673 #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */ 5674 5675 /******************* Bit definition for TIM_DIER register *******************/ 5676 #define TIM_DIER_UIE_Pos (0U) 5677 #define TIM_DIER_UIE_Msk (0x1UL << TIM_DIER_UIE_Pos) /*!< 0x00000001 */ 5678 #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */ 5679 #define TIM_DIER_CC1IE_Pos (1U) 5680 #define TIM_DIER_CC1IE_Msk (0x1UL << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */ 5681 #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */ 5682 #define TIM_DIER_CC2IE_Pos (2U) 5683 #define TIM_DIER_CC2IE_Msk (0x1UL << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */ 5684 #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */ 5685 #define TIM_DIER_CC3IE_Pos (3U) 5686 #define TIM_DIER_CC3IE_Msk (0x1UL << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */ 5687 #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */ 5688 #define TIM_DIER_CC4IE_Pos (4U) 5689 #define TIM_DIER_CC4IE_Msk (0x1UL << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */ 5690 #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */ 5691 #define TIM_DIER_TIE_Pos (6U) 5692 #define TIM_DIER_TIE_Msk (0x1UL << TIM_DIER_TIE_Pos) /*!< 0x00000040 */ 5693 #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */ 5694 #define TIM_DIER_UDE_Pos (8U) 5695 #define TIM_DIER_UDE_Msk (0x1UL << TIM_DIER_UDE_Pos) /*!< 0x00000100 */ 5696 #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */ 5697 #define TIM_DIER_CC1DE_Pos (9U) 5698 #define TIM_DIER_CC1DE_Msk (0x1UL << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */ 5699 #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */ 5700 #define TIM_DIER_CC2DE_Pos (10U) 5701 #define TIM_DIER_CC2DE_Msk (0x1UL << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */ 5702 #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */ 5703 #define TIM_DIER_CC3DE_Pos (11U) 5704 #define TIM_DIER_CC3DE_Msk (0x1UL << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */ 5705 #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */ 5706 #define TIM_DIER_CC4DE_Pos (12U) 5707 #define TIM_DIER_CC4DE_Msk (0x1UL << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */ 5708 #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */ 5709 #define TIM_DIER_COMDE ((uint16_t)0x2000U) /*!<COM DMA request enable */ 5710 #define TIM_DIER_TDE_Pos (14U) 5711 #define TIM_DIER_TDE_Msk (0x1UL << TIM_DIER_TDE_Pos) /*!< 0x00004000 */ 5712 #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */ 5713 5714 /******************** Bit definition for TIM_SR register ********************/ 5715 #define TIM_SR_UIF_Pos (0U) 5716 #define TIM_SR_UIF_Msk (0x1UL << TIM_SR_UIF_Pos) /*!< 0x00000001 */ 5717 #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */ 5718 #define TIM_SR_CC1IF_Pos (1U) 5719 #define TIM_SR_CC1IF_Msk (0x1UL << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */ 5720 #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */ 5721 #define TIM_SR_CC2IF_Pos (2U) 5722 #define TIM_SR_CC2IF_Msk (0x1UL << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */ 5723 #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */ 5724 #define TIM_SR_CC3IF_Pos (3U) 5725 #define TIM_SR_CC3IF_Msk (0x1UL << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */ 5726 #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */ 5727 #define TIM_SR_CC4IF_Pos (4U) 5728 #define TIM_SR_CC4IF_Msk (0x1UL << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */ 5729 #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */ 5730 #define TIM_SR_TIF_Pos (6U) 5731 #define TIM_SR_TIF_Msk (0x1UL << TIM_SR_TIF_Pos) /*!< 0x00000040 */ 5732 #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */ 5733 #define TIM_SR_CC1OF_Pos (9U) 5734 #define TIM_SR_CC1OF_Msk (0x1UL << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */ 5735 #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */ 5736 #define TIM_SR_CC2OF_Pos (10U) 5737 #define TIM_SR_CC2OF_Msk (0x1UL << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */ 5738 #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */ 5739 #define TIM_SR_CC3OF_Pos (11U) 5740 #define TIM_SR_CC3OF_Msk (0x1UL << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */ 5741 #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */ 5742 #define TIM_SR_CC4OF_Pos (12U) 5743 #define TIM_SR_CC4OF_Msk (0x1UL << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */ 5744 #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */ 5745 5746 /******************* Bit definition for TIM_EGR register ********************/ 5747 #define TIM_EGR_UG_Pos (0U) 5748 #define TIM_EGR_UG_Msk (0x1UL << TIM_EGR_UG_Pos) /*!< 0x00000001 */ 5749 #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */ 5750 #define TIM_EGR_CC1G_Pos (1U) 5751 #define TIM_EGR_CC1G_Msk (0x1UL << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */ 5752 #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */ 5753 #define TIM_EGR_CC2G_Pos (2U) 5754 #define TIM_EGR_CC2G_Msk (0x1UL << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */ 5755 #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */ 5756 #define TIM_EGR_CC3G_Pos (3U) 5757 #define TIM_EGR_CC3G_Msk (0x1UL << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */ 5758 #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */ 5759 #define TIM_EGR_CC4G_Pos (4U) 5760 #define TIM_EGR_CC4G_Msk (0x1UL << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */ 5761 #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */ 5762 #define TIM_EGR_TG_Pos (6U) 5763 #define TIM_EGR_TG_Msk (0x1UL << TIM_EGR_TG_Pos) /*!< 0x00000040 */ 5764 #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */ 5765 5766 /****************** Bit definition for TIM_CCMR1 register *******************/ 5767 #define TIM_CCMR1_CC1S_Pos (0U) 5768 #define TIM_CCMR1_CC1S_Msk (0x3UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */ 5769 #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */ 5770 #define TIM_CCMR1_CC1S_0 (0x1UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */ 5771 #define TIM_CCMR1_CC1S_1 (0x2UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */ 5772 5773 #define TIM_CCMR1_OC1FE_Pos (2U) 5774 #define TIM_CCMR1_OC1FE_Msk (0x1UL << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */ 5775 #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */ 5776 #define TIM_CCMR1_OC1PE_Pos (3U) 5777 #define TIM_CCMR1_OC1PE_Msk (0x1UL << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */ 5778 #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */ 5779 5780 #define TIM_CCMR1_OC1M_Pos (4U) 5781 #define TIM_CCMR1_OC1M_Msk (0x7UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000070 */ 5782 #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */ 5783 #define TIM_CCMR1_OC1M_0 (0x1UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */ 5784 #define TIM_CCMR1_OC1M_1 (0x2UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */ 5785 #define TIM_CCMR1_OC1M_2 (0x4UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */ 5786 5787 #define TIM_CCMR1_OC1CE_Pos (7U) 5788 #define TIM_CCMR1_OC1CE_Msk (0x1UL << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */ 5789 #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1Clear Enable */ 5790 5791 #define TIM_CCMR1_CC2S_Pos (8U) 5792 #define TIM_CCMR1_CC2S_Msk (0x3UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */ 5793 #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */ 5794 #define TIM_CCMR1_CC2S_0 (0x1UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */ 5795 #define TIM_CCMR1_CC2S_1 (0x2UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */ 5796 5797 #define TIM_CCMR1_OC2FE_Pos (10U) 5798 #define TIM_CCMR1_OC2FE_Msk (0x1UL << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */ 5799 #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */ 5800 #define TIM_CCMR1_OC2PE_Pos (11U) 5801 #define TIM_CCMR1_OC2PE_Msk (0x1UL << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */ 5802 #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */ 5803 5804 #define TIM_CCMR1_OC2M_Pos (12U) 5805 #define TIM_CCMR1_OC2M_Msk (0x7UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00007000 */ 5806 #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */ 5807 #define TIM_CCMR1_OC2M_0 (0x1UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */ 5808 #define TIM_CCMR1_OC2M_1 (0x2UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */ 5809 #define TIM_CCMR1_OC2M_2 (0x4UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */ 5810 5811 #define TIM_CCMR1_OC2CE_Pos (15U) 5812 #define TIM_CCMR1_OC2CE_Msk (0x1UL << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */ 5813 #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */ 5814 5815 /*----------------------------------------------------------------------------*/ 5816 5817 #define TIM_CCMR1_IC1PSC_Pos (2U) 5818 #define TIM_CCMR1_IC1PSC_Msk (0x3UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */ 5819 #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */ 5820 #define TIM_CCMR1_IC1PSC_0 (0x1UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */ 5821 #define TIM_CCMR1_IC1PSC_1 (0x2UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */ 5822 5823 #define TIM_CCMR1_IC1F_Pos (4U) 5824 #define TIM_CCMR1_IC1F_Msk (0xFUL << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */ 5825 #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */ 5826 #define TIM_CCMR1_IC1F_0 (0x1UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */ 5827 #define TIM_CCMR1_IC1F_1 (0x2UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */ 5828 #define TIM_CCMR1_IC1F_2 (0x4UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */ 5829 #define TIM_CCMR1_IC1F_3 (0x8UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */ 5830 5831 #define TIM_CCMR1_IC2PSC_Pos (10U) 5832 #define TIM_CCMR1_IC2PSC_Msk (0x3UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */ 5833 #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */ 5834 #define TIM_CCMR1_IC2PSC_0 (0x1UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */ 5835 #define TIM_CCMR1_IC2PSC_1 (0x2UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */ 5836 5837 #define TIM_CCMR1_IC2F_Pos (12U) 5838 #define TIM_CCMR1_IC2F_Msk (0xFUL << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */ 5839 #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */ 5840 #define TIM_CCMR1_IC2F_0 (0x1UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */ 5841 #define TIM_CCMR1_IC2F_1 (0x2UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */ 5842 #define TIM_CCMR1_IC2F_2 (0x4UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */ 5843 #define TIM_CCMR1_IC2F_3 (0x8UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */ 5844 5845 /****************** Bit definition for TIM_CCMR2 register *******************/ 5846 #define TIM_CCMR2_CC3S_Pos (0U) 5847 #define TIM_CCMR2_CC3S_Msk (0x3UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */ 5848 #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */ 5849 #define TIM_CCMR2_CC3S_0 (0x1UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */ 5850 #define TIM_CCMR2_CC3S_1 (0x2UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */ 5851 5852 #define TIM_CCMR2_OC3FE_Pos (2U) 5853 #define TIM_CCMR2_OC3FE_Msk (0x1UL << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */ 5854 #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */ 5855 #define TIM_CCMR2_OC3PE_Pos (3U) 5856 #define TIM_CCMR2_OC3PE_Msk (0x1UL << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */ 5857 #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */ 5858 5859 #define TIM_CCMR2_OC3M_Pos (4U) 5860 #define TIM_CCMR2_OC3M_Msk (0x7UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000070 */ 5861 #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */ 5862 #define TIM_CCMR2_OC3M_0 (0x1UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */ 5863 #define TIM_CCMR2_OC3M_1 (0x2UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */ 5864 #define TIM_CCMR2_OC3M_2 (0x4UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */ 5865 5866 #define TIM_CCMR2_OC3CE_Pos (7U) 5867 #define TIM_CCMR2_OC3CE_Msk (0x1UL << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */ 5868 #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */ 5869 5870 #define TIM_CCMR2_CC4S_Pos (8U) 5871 #define TIM_CCMR2_CC4S_Msk (0x3UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */ 5872 #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */ 5873 #define TIM_CCMR2_CC4S_0 (0x1UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */ 5874 #define TIM_CCMR2_CC4S_1 (0x2UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */ 5875 5876 #define TIM_CCMR2_OC4FE_Pos (10U) 5877 #define TIM_CCMR2_OC4FE_Msk (0x1UL << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */ 5878 #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */ 5879 #define TIM_CCMR2_OC4PE_Pos (11U) 5880 #define TIM_CCMR2_OC4PE_Msk (0x1UL << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */ 5881 #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */ 5882 5883 #define TIM_CCMR2_OC4M_Pos (12U) 5884 #define TIM_CCMR2_OC4M_Msk (0x7UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00007000 */ 5885 #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */ 5886 #define TIM_CCMR2_OC4M_0 (0x1UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */ 5887 #define TIM_CCMR2_OC4M_1 (0x2UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */ 5888 #define TIM_CCMR2_OC4M_2 (0x4UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */ 5889 5890 #define TIM_CCMR2_OC4CE_Pos (15U) 5891 #define TIM_CCMR2_OC4CE_Msk (0x1UL << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */ 5892 #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */ 5893 5894 /*----------------------------------------------------------------------------*/ 5895 5896 #define TIM_CCMR2_IC3PSC_Pos (2U) 5897 #define TIM_CCMR2_IC3PSC_Msk (0x3UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */ 5898 #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */ 5899 #define TIM_CCMR2_IC3PSC_0 (0x1UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */ 5900 #define TIM_CCMR2_IC3PSC_1 (0x2UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */ 5901 5902 #define TIM_CCMR2_IC3F_Pos (4U) 5903 #define TIM_CCMR2_IC3F_Msk (0xFUL << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */ 5904 #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */ 5905 #define TIM_CCMR2_IC3F_0 (0x1UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */ 5906 #define TIM_CCMR2_IC3F_1 (0x2UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */ 5907 #define TIM_CCMR2_IC3F_2 (0x4UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */ 5908 #define TIM_CCMR2_IC3F_3 (0x8UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */ 5909 5910 #define TIM_CCMR2_IC4PSC_Pos (10U) 5911 #define TIM_CCMR2_IC4PSC_Msk (0x3UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */ 5912 #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */ 5913 #define TIM_CCMR2_IC4PSC_0 (0x1UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */ 5914 #define TIM_CCMR2_IC4PSC_1 (0x2UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */ 5915 5916 #define TIM_CCMR2_IC4F_Pos (12U) 5917 #define TIM_CCMR2_IC4F_Msk (0xFUL << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */ 5918 #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */ 5919 #define TIM_CCMR2_IC4F_0 (0x1UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */ 5920 #define TIM_CCMR2_IC4F_1 (0x2UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */ 5921 #define TIM_CCMR2_IC4F_2 (0x4UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */ 5922 #define TIM_CCMR2_IC4F_3 (0x8UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */ 5923 5924 /******************* Bit definition for TIM_CCER register *******************/ 5925 #define TIM_CCER_CC1E_Pos (0U) 5926 #define TIM_CCER_CC1E_Msk (0x1UL << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */ 5927 #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */ 5928 #define TIM_CCER_CC1P_Pos (1U) 5929 #define TIM_CCER_CC1P_Msk (0x1UL << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */ 5930 #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */ 5931 #define TIM_CCER_CC1NP_Pos (3U) 5932 #define TIM_CCER_CC1NP_Msk (0x1UL << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */ 5933 #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */ 5934 #define TIM_CCER_CC2E_Pos (4U) 5935 #define TIM_CCER_CC2E_Msk (0x1UL << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */ 5936 #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */ 5937 #define TIM_CCER_CC2P_Pos (5U) 5938 #define TIM_CCER_CC2P_Msk (0x1UL << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */ 5939 #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */ 5940 #define TIM_CCER_CC2NP_Pos (7U) 5941 #define TIM_CCER_CC2NP_Msk (0x1UL << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */ 5942 #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */ 5943 #define TIM_CCER_CC3E_Pos (8U) 5944 #define TIM_CCER_CC3E_Msk (0x1UL << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */ 5945 #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */ 5946 #define TIM_CCER_CC3P_Pos (9U) 5947 #define TIM_CCER_CC3P_Msk (0x1UL << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */ 5948 #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */ 5949 #define TIM_CCER_CC3NP_Pos (11U) 5950 #define TIM_CCER_CC3NP_Msk (0x1UL << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */ 5951 #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */ 5952 #define TIM_CCER_CC4E_Pos (12U) 5953 #define TIM_CCER_CC4E_Msk (0x1UL << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */ 5954 #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */ 5955 #define TIM_CCER_CC4P_Pos (13U) 5956 #define TIM_CCER_CC4P_Msk (0x1UL << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */ 5957 #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */ 5958 #define TIM_CCER_CC4NP_Pos (15U) 5959 #define TIM_CCER_CC4NP_Msk (0x1UL << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */ 5960 #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */ 5961 5962 /******************* Bit definition for TIM_CNT register ********************/ 5963 #define TIM_CNT_CNT_Pos (0U) 5964 #define TIM_CNT_CNT_Msk (0xFFFFFFFFUL << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */ 5965 #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */ 5966 5967 /******************* Bit definition for TIM_PSC register ********************/ 5968 #define TIM_PSC_PSC_Pos (0U) 5969 #define TIM_PSC_PSC_Msk (0xFFFFUL << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */ 5970 #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */ 5971 5972 /******************* Bit definition for TIM_ARR register ********************/ 5973 #define TIM_ARR_ARR_Pos (0U) 5974 #define TIM_ARR_ARR_Msk (0xFFFFFFFFUL << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */ 5975 #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<actual auto-reload Value */ 5976 5977 /******************* Bit definition for TIM_CCR1 register *******************/ 5978 #define TIM_CCR1_CCR1_Pos (0U) 5979 #define TIM_CCR1_CCR1_Msk (0xFFFFUL << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */ 5980 #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */ 5981 5982 /******************* Bit definition for TIM_CCR2 register *******************/ 5983 #define TIM_CCR2_CCR2_Pos (0U) 5984 #define TIM_CCR2_CCR2_Msk (0xFFFFUL << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */ 5985 #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */ 5986 5987 /******************* Bit definition for TIM_CCR3 register *******************/ 5988 #define TIM_CCR3_CCR3_Pos (0U) 5989 #define TIM_CCR3_CCR3_Msk (0xFFFFUL << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */ 5990 #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */ 5991 5992 /******************* Bit definition for TIM_CCR4 register *******************/ 5993 #define TIM_CCR4_CCR4_Pos (0U) 5994 #define TIM_CCR4_CCR4_Msk (0xFFFFUL << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */ 5995 #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */ 5996 5997 /******************* Bit definition for TIM_DCR register ********************/ 5998 #define TIM_DCR_DBA_Pos (0U) 5999 #define TIM_DCR_DBA_Msk (0x1FUL << TIM_DCR_DBA_Pos) /*!< 0x0000001F */ 6000 #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */ 6001 #define TIM_DCR_DBA_0 (0x01UL << TIM_DCR_DBA_Pos) /*!< 0x00000001 */ 6002 #define TIM_DCR_DBA_1 (0x02UL << TIM_DCR_DBA_Pos) /*!< 0x00000002 */ 6003 #define TIM_DCR_DBA_2 (0x04UL << TIM_DCR_DBA_Pos) /*!< 0x00000004 */ 6004 #define TIM_DCR_DBA_3 (0x08UL << TIM_DCR_DBA_Pos) /*!< 0x00000008 */ 6005 #define TIM_DCR_DBA_4 (0x10UL << TIM_DCR_DBA_Pos) /*!< 0x00000010 */ 6006 6007 #define TIM_DCR_DBL_Pos (8U) 6008 #define TIM_DCR_DBL_Msk (0x1FUL << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */ 6009 #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */ 6010 #define TIM_DCR_DBL_0 (0x01UL << TIM_DCR_DBL_Pos) /*!< 0x00000100 */ 6011 #define TIM_DCR_DBL_1 (0x02UL << TIM_DCR_DBL_Pos) /*!< 0x00000200 */ 6012 #define TIM_DCR_DBL_2 (0x04UL << TIM_DCR_DBL_Pos) /*!< 0x00000400 */ 6013 #define TIM_DCR_DBL_3 (0x08UL << TIM_DCR_DBL_Pos) /*!< 0x00000800 */ 6014 #define TIM_DCR_DBL_4 (0x10UL << TIM_DCR_DBL_Pos) /*!< 0x00001000 */ 6015 6016 /******************* Bit definition for TIM_DMAR register *******************/ 6017 #define TIM_DMAR_DMAB_Pos (0U) 6018 #define TIM_DMAR_DMAB_Msk (0xFFFFUL << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */ 6019 #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */ 6020 6021 /******************* Bit definition for TIM_OR register *********************/ 6022 #define TIM_OR_TI1RMP_Pos (0U) 6023 #define TIM_OR_TI1RMP_Msk (0x3UL << TIM_OR_TI1RMP_Pos) /*!< 0x00000003 */ 6024 #define TIM_OR_TI1RMP TIM_OR_TI1RMP_Msk /*!<TI1_RMP[1:0] bits (TIM Input 1 remap) */ 6025 #define TIM_OR_TI1RMP_0 (0x1UL << TIM_OR_TI1RMP_Pos) /*!< 0x00000001 */ 6026 #define TIM_OR_TI1RMP_1 (0x2UL << TIM_OR_TI1RMP_Pos) /*!< 0x00000002 */ 6027 6028 #define TIM_OR_ETR_RMP_Pos (2U) 6029 #define TIM_OR_ETR_RMP_Msk (0x1UL << TIM_OR_ETR_RMP_Pos) /*!< 0x00000004 */ 6030 #define TIM_OR_ETR_RMP TIM_OR_ETR_RMP_Msk /*!<ETR_RMP bit (TIM10/11 ETR remap)*/ 6031 #define TIM_OR_TI1_RMP_RI_Pos (3U) 6032 #define TIM_OR_TI1_RMP_RI_Msk (0x1UL << TIM_OR_TI1_RMP_RI_Pos) /*!< 0x00000008 */ 6033 #define TIM_OR_TI1_RMP_RI TIM_OR_TI1_RMP_RI_Msk /*!<TI1_RMP_RI bit (TIM10/11 Input 1 remap for Routing interface) */ 6034 6035 6036 /******************************************************************************/ 6037 /* */ 6038 /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */ 6039 /* */ 6040 /******************************************************************************/ 6041 6042 /******************* Bit definition for USART_SR register *******************/ 6043 #define USART_SR_PE_Pos (0U) 6044 #define USART_SR_PE_Msk (0x1UL << USART_SR_PE_Pos) /*!< 0x00000001 */ 6045 #define USART_SR_PE USART_SR_PE_Msk /*!< Parity Error */ 6046 #define USART_SR_FE_Pos (1U) 6047 #define USART_SR_FE_Msk (0x1UL << USART_SR_FE_Pos) /*!< 0x00000002 */ 6048 #define USART_SR_FE USART_SR_FE_Msk /*!< Framing Error */ 6049 #define USART_SR_NE_Pos (2U) 6050 #define USART_SR_NE_Msk (0x1UL << USART_SR_NE_Pos) /*!< 0x00000004 */ 6051 #define USART_SR_NE USART_SR_NE_Msk /*!< Noise Error Flag */ 6052 #define USART_SR_ORE_Pos (3U) 6053 #define USART_SR_ORE_Msk (0x1UL << USART_SR_ORE_Pos) /*!< 0x00000008 */ 6054 #define USART_SR_ORE USART_SR_ORE_Msk /*!< OverRun Error */ 6055 #define USART_SR_IDLE_Pos (4U) 6056 #define USART_SR_IDLE_Msk (0x1UL << USART_SR_IDLE_Pos) /*!< 0x00000010 */ 6057 #define USART_SR_IDLE USART_SR_IDLE_Msk /*!< IDLE line detected */ 6058 #define USART_SR_RXNE_Pos (5U) 6059 #define USART_SR_RXNE_Msk (0x1UL << USART_SR_RXNE_Pos) /*!< 0x00000020 */ 6060 #define USART_SR_RXNE USART_SR_RXNE_Msk /*!< Read Data Register Not Empty */ 6061 #define USART_SR_TC_Pos (6U) 6062 #define USART_SR_TC_Msk (0x1UL << USART_SR_TC_Pos) /*!< 0x00000040 */ 6063 #define USART_SR_TC USART_SR_TC_Msk /*!< Transmission Complete */ 6064 #define USART_SR_TXE_Pos (7U) 6065 #define USART_SR_TXE_Msk (0x1UL << USART_SR_TXE_Pos) /*!< 0x00000080 */ 6066 #define USART_SR_TXE USART_SR_TXE_Msk /*!< Transmit Data Register Empty */ 6067 #define USART_SR_LBD_Pos (8U) 6068 #define USART_SR_LBD_Msk (0x1UL << USART_SR_LBD_Pos) /*!< 0x00000100 */ 6069 #define USART_SR_LBD USART_SR_LBD_Msk /*!< LIN Break Detection Flag */ 6070 #define USART_SR_CTS_Pos (9U) 6071 #define USART_SR_CTS_Msk (0x1UL << USART_SR_CTS_Pos) /*!< 0x00000200 */ 6072 #define USART_SR_CTS USART_SR_CTS_Msk /*!< CTS Flag */ 6073 6074 /******************* Bit definition for USART_DR register *******************/ 6075 #define USART_DR_DR_Pos (0U) 6076 #define USART_DR_DR_Msk (0x1FFUL << USART_DR_DR_Pos) /*!< 0x000001FF */ 6077 #define USART_DR_DR USART_DR_DR_Msk /*!< Data value */ 6078 6079 /****************** Bit definition for USART_BRR register *******************/ 6080 #define USART_BRR_DIV_Fraction_Pos (0U) 6081 #define USART_BRR_DIV_Fraction_Msk (0xFUL << USART_BRR_DIV_Fraction_Pos) /*!< 0x0000000F */ 6082 #define USART_BRR_DIV_Fraction USART_BRR_DIV_Fraction_Msk /*!<Fraction of USARTDIV */ 6083 #define USART_BRR_DIV_Mantissa_Pos (4U) 6084 #define USART_BRR_DIV_Mantissa_Msk (0xFFFUL << USART_BRR_DIV_Mantissa_Pos) /*!< 0x0000FFF0 */ 6085 #define USART_BRR_DIV_Mantissa USART_BRR_DIV_Mantissa_Msk /*!<Mantissa of USARTDIV */ 6086 6087 /* Legacy aliases */ 6088 #define USART_BRR_DIV_FRACTION_Pos USART_BRR_DIV_Fraction_Pos 6089 #define USART_BRR_DIV_FRACTION_Msk USART_BRR_DIV_Fraction_Msk 6090 #define USART_BRR_DIV_FRACTION USART_BRR_DIV_Fraction 6091 6092 #define USART_BRR_DIV_MANTISSA_Pos USART_BRR_DIV_Mantissa_Pos 6093 #define USART_BRR_DIV_MANTISSA_Msk USART_BRR_DIV_Mantissa_Msk 6094 #define USART_BRR_DIV_MANTISSA USART_BRR_DIV_Mantissa 6095 6096 /****************** Bit definition for USART_CR1 register *******************/ 6097 #define USART_CR1_SBK_Pos (0U) 6098 #define USART_CR1_SBK_Msk (0x1UL << USART_CR1_SBK_Pos) /*!< 0x00000001 */ 6099 #define USART_CR1_SBK USART_CR1_SBK_Msk /*!< Send Break */ 6100 #define USART_CR1_RWU_Pos (1U) 6101 #define USART_CR1_RWU_Msk (0x1UL << USART_CR1_RWU_Pos) /*!< 0x00000002 */ 6102 #define USART_CR1_RWU USART_CR1_RWU_Msk /*!< Receiver wakeup */ 6103 #define USART_CR1_RE_Pos (2U) 6104 #define USART_CR1_RE_Msk (0x1UL << USART_CR1_RE_Pos) /*!< 0x00000004 */ 6105 #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */ 6106 #define USART_CR1_TE_Pos (3U) 6107 #define USART_CR1_TE_Msk (0x1UL << USART_CR1_TE_Pos) /*!< 0x00000008 */ 6108 #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */ 6109 #define USART_CR1_IDLEIE_Pos (4U) 6110 #define USART_CR1_IDLEIE_Msk (0x1UL << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */ 6111 #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */ 6112 #define USART_CR1_RXNEIE_Pos (5U) 6113 #define USART_CR1_RXNEIE_Msk (0x1UL << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */ 6114 #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */ 6115 #define USART_CR1_TCIE_Pos (6U) 6116 #define USART_CR1_TCIE_Msk (0x1UL << USART_CR1_TCIE_Pos) /*!< 0x00000040 */ 6117 #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */ 6118 #define USART_CR1_TXEIE_Pos (7U) 6119 #define USART_CR1_TXEIE_Msk (0x1UL << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */ 6120 #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< PE Interrupt Enable */ 6121 #define USART_CR1_PEIE_Pos (8U) 6122 #define USART_CR1_PEIE_Msk (0x1UL << USART_CR1_PEIE_Pos) /*!< 0x00000100 */ 6123 #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */ 6124 #define USART_CR1_PS_Pos (9U) 6125 #define USART_CR1_PS_Msk (0x1UL << USART_CR1_PS_Pos) /*!< 0x00000200 */ 6126 #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */ 6127 #define USART_CR1_PCE_Pos (10U) 6128 #define USART_CR1_PCE_Msk (0x1UL << USART_CR1_PCE_Pos) /*!< 0x00000400 */ 6129 #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */ 6130 #define USART_CR1_WAKE_Pos (11U) 6131 #define USART_CR1_WAKE_Msk (0x1UL << USART_CR1_WAKE_Pos) /*!< 0x00000800 */ 6132 #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Wakeup method */ 6133 #define USART_CR1_M_Pos (12U) 6134 #define USART_CR1_M_Msk (0x1UL << USART_CR1_M_Pos) /*!< 0x00001000 */ 6135 #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */ 6136 #define USART_CR1_UE_Pos (13U) 6137 #define USART_CR1_UE_Msk (0x1UL << USART_CR1_UE_Pos) /*!< 0x00002000 */ 6138 #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */ 6139 #define USART_CR1_OVER8_Pos (15U) 6140 #define USART_CR1_OVER8_Msk (0x1UL << USART_CR1_OVER8_Pos) /*!< 0x00008000 */ 6141 #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!< Oversampling by 8-bit mode */ 6142 6143 /****************** Bit definition for USART_CR2 register *******************/ 6144 #define USART_CR2_ADD_Pos (0U) 6145 #define USART_CR2_ADD_Msk (0xFUL << USART_CR2_ADD_Pos) /*!< 0x0000000F */ 6146 #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */ 6147 #define USART_CR2_LBDL_Pos (5U) 6148 #define USART_CR2_LBDL_Msk (0x1UL << USART_CR2_LBDL_Pos) /*!< 0x00000020 */ 6149 #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */ 6150 #define USART_CR2_LBDIE_Pos (6U) 6151 #define USART_CR2_LBDIE_Msk (0x1UL << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */ 6152 #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */ 6153 #define USART_CR2_LBCL_Pos (8U) 6154 #define USART_CR2_LBCL_Msk (0x1UL << USART_CR2_LBCL_Pos) /*!< 0x00000100 */ 6155 #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */ 6156 #define USART_CR2_CPHA_Pos (9U) 6157 #define USART_CR2_CPHA_Msk (0x1UL << USART_CR2_CPHA_Pos) /*!< 0x00000200 */ 6158 #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */ 6159 #define USART_CR2_CPOL_Pos (10U) 6160 #define USART_CR2_CPOL_Msk (0x1UL << USART_CR2_CPOL_Pos) /*!< 0x00000400 */ 6161 #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */ 6162 #define USART_CR2_CLKEN_Pos (11U) 6163 #define USART_CR2_CLKEN_Msk (0x1UL << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */ 6164 #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */ 6165 6166 #define USART_CR2_STOP_Pos (12U) 6167 #define USART_CR2_STOP_Msk (0x3UL << USART_CR2_STOP_Pos) /*!< 0x00003000 */ 6168 #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */ 6169 #define USART_CR2_STOP_0 (0x1UL << USART_CR2_STOP_Pos) /*!< 0x00001000 */ 6170 #define USART_CR2_STOP_1 (0x2UL << USART_CR2_STOP_Pos) /*!< 0x00002000 */ 6171 6172 #define USART_CR2_LINEN_Pos (14U) 6173 #define USART_CR2_LINEN_Msk (0x1UL << USART_CR2_LINEN_Pos) /*!< 0x00004000 */ 6174 #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */ 6175 6176 /****************** Bit definition for USART_CR3 register *******************/ 6177 #define USART_CR3_EIE_Pos (0U) 6178 #define USART_CR3_EIE_Msk (0x1UL << USART_CR3_EIE_Pos) /*!< 0x00000001 */ 6179 #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */ 6180 #define USART_CR3_IREN_Pos (1U) 6181 #define USART_CR3_IREN_Msk (0x1UL << USART_CR3_IREN_Pos) /*!< 0x00000002 */ 6182 #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */ 6183 #define USART_CR3_IRLP_Pos (2U) 6184 #define USART_CR3_IRLP_Msk (0x1UL << USART_CR3_IRLP_Pos) /*!< 0x00000004 */ 6185 #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */ 6186 #define USART_CR3_HDSEL_Pos (3U) 6187 #define USART_CR3_HDSEL_Msk (0x1UL << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */ 6188 #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */ 6189 #define USART_CR3_NACK_Pos (4U) 6190 #define USART_CR3_NACK_Msk (0x1UL << USART_CR3_NACK_Pos) /*!< 0x00000010 */ 6191 #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< Smartcard NACK enable */ 6192 #define USART_CR3_SCEN_Pos (5U) 6193 #define USART_CR3_SCEN_Msk (0x1UL << USART_CR3_SCEN_Pos) /*!< 0x00000020 */ 6194 #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< Smartcard mode enable */ 6195 #define USART_CR3_DMAR_Pos (6U) 6196 #define USART_CR3_DMAR_Msk (0x1UL << USART_CR3_DMAR_Pos) /*!< 0x00000040 */ 6197 #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */ 6198 #define USART_CR3_DMAT_Pos (7U) 6199 #define USART_CR3_DMAT_Msk (0x1UL << USART_CR3_DMAT_Pos) /*!< 0x00000080 */ 6200 #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */ 6201 #define USART_CR3_RTSE_Pos (8U) 6202 #define USART_CR3_RTSE_Msk (0x1UL << USART_CR3_RTSE_Pos) /*!< 0x00000100 */ 6203 #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */ 6204 #define USART_CR3_CTSE_Pos (9U) 6205 #define USART_CR3_CTSE_Msk (0x1UL << USART_CR3_CTSE_Pos) /*!< 0x00000200 */ 6206 #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */ 6207 #define USART_CR3_CTSIE_Pos (10U) 6208 #define USART_CR3_CTSIE_Msk (0x1UL << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */ 6209 #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */ 6210 #define USART_CR3_ONEBIT_Pos (11U) 6211 #define USART_CR3_ONEBIT_Msk (0x1UL << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */ 6212 #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!< One sample bit method enable */ 6213 6214 /****************** Bit definition for USART_GTPR register ******************/ 6215 #define USART_GTPR_PSC_Pos (0U) 6216 #define USART_GTPR_PSC_Msk (0xFFUL << USART_GTPR_PSC_Pos) /*!< 0x000000FF */ 6217 #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */ 6218 #define USART_GTPR_PSC_0 (0x01UL << USART_GTPR_PSC_Pos) /*!< 0x00000001 */ 6219 #define USART_GTPR_PSC_1 (0x02UL << USART_GTPR_PSC_Pos) /*!< 0x00000002 */ 6220 #define USART_GTPR_PSC_2 (0x04UL << USART_GTPR_PSC_Pos) /*!< 0x00000004 */ 6221 #define USART_GTPR_PSC_3 (0x08UL << USART_GTPR_PSC_Pos) /*!< 0x00000008 */ 6222 #define USART_GTPR_PSC_4 (0x10UL << USART_GTPR_PSC_Pos) /*!< 0x00000010 */ 6223 #define USART_GTPR_PSC_5 (0x20UL << USART_GTPR_PSC_Pos) /*!< 0x00000020 */ 6224 #define USART_GTPR_PSC_6 (0x40UL << USART_GTPR_PSC_Pos) /*!< 0x00000040 */ 6225 #define USART_GTPR_PSC_7 (0x80UL << USART_GTPR_PSC_Pos) /*!< 0x00000080 */ 6226 6227 #define USART_GTPR_GT_Pos (8U) 6228 #define USART_GTPR_GT_Msk (0xFFUL << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */ 6229 #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< Guard time value */ 6230 6231 /******************************************************************************/ 6232 /* */ 6233 /* Universal Serial Bus (USB) */ 6234 /* */ 6235 /******************************************************************************/ 6236 6237 /*!<Endpoint-specific registers */ 6238 6239 #define USB_EP0R USB_BASE /*!< endpoint 0 register address */ 6240 #define USB_EP1R (USB_BASE + 0x00000004U) /*!< endpoint 1 register address */ 6241 #define USB_EP2R (USB_BASE + 0x00000008U) /*!< endpoint 2 register address */ 6242 #define USB_EP3R (USB_BASE + 0x0000000CU) /*!< endpoint 3 register address */ 6243 #define USB_EP4R (USB_BASE + 0x00000010U) /*!< endpoint 4 register address */ 6244 #define USB_EP5R (USB_BASE + 0x00000014U) /*!< endpoint 5 register address */ 6245 #define USB_EP6R (USB_BASE + 0x00000018U) /*!< endpoint 6 register address */ 6246 #define USB_EP7R (USB_BASE + 0x0000001CU) /*!< endpoint 7 register address */ 6247 6248 /* bit positions */ 6249 #define USB_EP_CTR_RX_Pos (15U) 6250 #define USB_EP_CTR_RX_Msk (0x1UL << USB_EP_CTR_RX_Pos) /*!< 0x00008000 */ 6251 #define USB_EP_CTR_RX USB_EP_CTR_RX_Msk /*!< EndPoint Correct TRansfer RX */ 6252 #define USB_EP_DTOG_RX_Pos (14U) 6253 #define USB_EP_DTOG_RX_Msk (0x1UL << USB_EP_DTOG_RX_Pos) /*!< 0x00004000 */ 6254 #define USB_EP_DTOG_RX USB_EP_DTOG_RX_Msk /*!< EndPoint Data TOGGLE RX */ 6255 #define USB_EPRX_STAT_Pos (12U) 6256 #define USB_EPRX_STAT_Msk (0x3UL << USB_EPRX_STAT_Pos) /*!< 0x00003000 */ 6257 #define USB_EPRX_STAT USB_EPRX_STAT_Msk /*!< EndPoint RX STATus bit field */ 6258 #define USB_EP_SETUP_Pos (11U) 6259 #define USB_EP_SETUP_Msk (0x1UL << USB_EP_SETUP_Pos) /*!< 0x00000800 */ 6260 #define USB_EP_SETUP USB_EP_SETUP_Msk /*!< EndPoint SETUP */ 6261 #define USB_EP_T_FIELD_Pos (9U) 6262 #define USB_EP_T_FIELD_Msk (0x3UL << USB_EP_T_FIELD_Pos) /*!< 0x00000600 */ 6263 #define USB_EP_T_FIELD USB_EP_T_FIELD_Msk /*!< EndPoint TYPE */ 6264 #define USB_EP_KIND_Pos (8U) 6265 #define USB_EP_KIND_Msk (0x1UL << USB_EP_KIND_Pos) /*!< 0x00000100 */ 6266 #define USB_EP_KIND USB_EP_KIND_Msk /*!< EndPoint KIND */ 6267 #define USB_EP_CTR_TX_Pos (7U) 6268 #define USB_EP_CTR_TX_Msk (0x1UL << USB_EP_CTR_TX_Pos) /*!< 0x00000080 */ 6269 #define USB_EP_CTR_TX USB_EP_CTR_TX_Msk /*!< EndPoint Correct TRansfer TX */ 6270 #define USB_EP_DTOG_TX_Pos (6U) 6271 #define USB_EP_DTOG_TX_Msk (0x1UL << USB_EP_DTOG_TX_Pos) /*!< 0x00000040 */ 6272 #define USB_EP_DTOG_TX USB_EP_DTOG_TX_Msk /*!< EndPoint Data TOGGLE TX */ 6273 #define USB_EPTX_STAT_Pos (4U) 6274 #define USB_EPTX_STAT_Msk (0x3UL << USB_EPTX_STAT_Pos) /*!< 0x00000030 */ 6275 #define USB_EPTX_STAT USB_EPTX_STAT_Msk /*!< EndPoint TX STATus bit field */ 6276 #define USB_EPADDR_FIELD_Pos (0U) 6277 #define USB_EPADDR_FIELD_Msk (0xFUL << USB_EPADDR_FIELD_Pos) /*!< 0x0000000F */ 6278 #define USB_EPADDR_FIELD USB_EPADDR_FIELD_Msk /*!< EndPoint ADDRess FIELD */ 6279 6280 /* EndPoint REGister MASK (no toggle fields) */ 6281 #define USB_EPREG_MASK (USB_EP_CTR_RX|USB_EP_SETUP|USB_EP_T_FIELD|USB_EP_KIND|USB_EP_CTR_TX|USB_EPADDR_FIELD) 6282 /*!< EP_TYPE[1:0] EndPoint TYPE */ 6283 #define USB_EP_TYPE_MASK_Pos (9U) 6284 #define USB_EP_TYPE_MASK_Msk (0x3UL << USB_EP_TYPE_MASK_Pos) /*!< 0x00000600 */ 6285 #define USB_EP_TYPE_MASK USB_EP_TYPE_MASK_Msk /*!< EndPoint TYPE Mask */ 6286 #define USB_EP_BULK (0x00000000U) /*!< EndPoint BULK */ 6287 #define USB_EP_CONTROL (0x00000200U) /*!< EndPoint CONTROL */ 6288 #define USB_EP_ISOCHRONOUS (0x00000400U) /*!< EndPoint ISOCHRONOUS */ 6289 #define USB_EP_INTERRUPT (0x00000600U) /*!< EndPoint INTERRUPT */ 6290 #define USB_EP_T_MASK (~USB_EP_T_FIELD & USB_EPREG_MASK) 6291 6292 #define USB_EPKIND_MASK (~USB_EP_KIND & USB_EPREG_MASK) /*!< EP_KIND EndPoint KIND */ 6293 /*!< STAT_TX[1:0] STATus for TX transfer */ 6294 #define USB_EP_TX_DIS (0x00000000U) /*!< EndPoint TX DISabled */ 6295 #define USB_EP_TX_STALL (0x00000010U) /*!< EndPoint TX STALLed */ 6296 #define USB_EP_TX_NAK (0x00000020U) /*!< EndPoint TX NAKed */ 6297 #define USB_EP_TX_VALID (0x00000030U) /*!< EndPoint TX VALID */ 6298 #define USB_EPTX_DTOG1 (0x00000010U) /*!< EndPoint TX Data TOGgle bit1 */ 6299 #define USB_EPTX_DTOG2 (0x00000020U) /*!< EndPoint TX Data TOGgle bit2 */ 6300 #define USB_EPTX_DTOGMASK (USB_EPTX_STAT|USB_EPREG_MASK) 6301 /*!< STAT_RX[1:0] STATus for RX transfer */ 6302 #define USB_EP_RX_DIS (0x00000000U) /*!< EndPoint RX DISabled */ 6303 #define USB_EP_RX_STALL (0x00001000U) /*!< EndPoint RX STALLed */ 6304 #define USB_EP_RX_NAK (0x00002000U) /*!< EndPoint RX NAKed */ 6305 #define USB_EP_RX_VALID (0x00003000U) /*!< EndPoint RX VALID */ 6306 #define USB_EPRX_DTOG1 (0x00001000U) /*!< EndPoint RX Data TOGgle bit1 */ 6307 #define USB_EPRX_DTOG2 (0x00002000U) /*!< EndPoint RX Data TOGgle bit1 */ 6308 #define USB_EPRX_DTOGMASK (USB_EPRX_STAT|USB_EPREG_MASK) 6309 6310 /******************* Bit definition for USB_EP0R register *******************/ 6311 #define USB_EP0R_EA_Pos (0U) 6312 #define USB_EP0R_EA_Msk (0xFUL << USB_EP0R_EA_Pos) /*!< 0x0000000F */ 6313 #define USB_EP0R_EA USB_EP0R_EA_Msk /*!<Endpoint Address */ 6314 6315 #define USB_EP0R_STAT_TX_Pos (4U) 6316 #define USB_EP0R_STAT_TX_Msk (0x3UL << USB_EP0R_STAT_TX_Pos) /*!< 0x00000030 */ 6317 #define USB_EP0R_STAT_TX USB_EP0R_STAT_TX_Msk /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */ 6318 #define USB_EP0R_STAT_TX_0 (0x1UL << USB_EP0R_STAT_TX_Pos) /*!< 0x00000010 */ 6319 #define USB_EP0R_STAT_TX_1 (0x2UL << USB_EP0R_STAT_TX_Pos) /*!< 0x00000020 */ 6320 6321 #define USB_EP0R_DTOG_TX_Pos (6U) 6322 #define USB_EP0R_DTOG_TX_Msk (0x1UL << USB_EP0R_DTOG_TX_Pos) /*!< 0x00000040 */ 6323 #define USB_EP0R_DTOG_TX USB_EP0R_DTOG_TX_Msk /*!<Data Toggle, for transmission transfers */ 6324 #define USB_EP0R_CTR_TX_Pos (7U) 6325 #define USB_EP0R_CTR_TX_Msk (0x1UL << USB_EP0R_CTR_TX_Pos) /*!< 0x00000080 */ 6326 #define USB_EP0R_CTR_TX USB_EP0R_CTR_TX_Msk /*!<Correct Transfer for transmission */ 6327 #define USB_EP0R_EP_KIND_Pos (8U) 6328 #define USB_EP0R_EP_KIND_Msk (0x1UL << USB_EP0R_EP_KIND_Pos) /*!< 0x00000100 */ 6329 #define USB_EP0R_EP_KIND USB_EP0R_EP_KIND_Msk /*!<Endpoint Kind */ 6330 6331 #define USB_EP0R_EP_TYPE_Pos (9U) 6332 #define USB_EP0R_EP_TYPE_Msk (0x3UL << USB_EP0R_EP_TYPE_Pos) /*!< 0x00000600 */ 6333 #define USB_EP0R_EP_TYPE USB_EP0R_EP_TYPE_Msk /*!<EP_TYPE[1:0] bits (Endpoint type) */ 6334 #define USB_EP0R_EP_TYPE_0 (0x1UL << USB_EP0R_EP_TYPE_Pos) /*!< 0x00000200 */ 6335 #define USB_EP0R_EP_TYPE_1 (0x2UL << USB_EP0R_EP_TYPE_Pos) /*!< 0x00000400 */ 6336 6337 #define USB_EP0R_SETUP_Pos (11U) 6338 #define USB_EP0R_SETUP_Msk (0x1UL << USB_EP0R_SETUP_Pos) /*!< 0x00000800 */ 6339 #define USB_EP0R_SETUP USB_EP0R_SETUP_Msk /*!<Setup transaction completed */ 6340 6341 #define USB_EP0R_STAT_RX_Pos (12U) 6342 #define USB_EP0R_STAT_RX_Msk (0x3UL << USB_EP0R_STAT_RX_Pos) /*!< 0x00003000 */ 6343 #define USB_EP0R_STAT_RX USB_EP0R_STAT_RX_Msk /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */ 6344 #define USB_EP0R_STAT_RX_0 (0x1UL << USB_EP0R_STAT_RX_Pos) /*!< 0x00001000 */ 6345 #define USB_EP0R_STAT_RX_1 (0x2UL << USB_EP0R_STAT_RX_Pos) /*!< 0x00002000 */ 6346 6347 #define USB_EP0R_DTOG_RX_Pos (14U) 6348 #define USB_EP0R_DTOG_RX_Msk (0x1UL << USB_EP0R_DTOG_RX_Pos) /*!< 0x00004000 */ 6349 #define USB_EP0R_DTOG_RX USB_EP0R_DTOG_RX_Msk /*!<Data Toggle, for reception transfers */ 6350 #define USB_EP0R_CTR_RX_Pos (15U) 6351 #define USB_EP0R_CTR_RX_Msk (0x1UL << USB_EP0R_CTR_RX_Pos) /*!< 0x00008000 */ 6352 #define USB_EP0R_CTR_RX USB_EP0R_CTR_RX_Msk /*!<Correct Transfer for reception */ 6353 6354 /******************* Bit definition for USB_EP1R register *******************/ 6355 #define USB_EP1R_EA_Pos (0U) 6356 #define USB_EP1R_EA_Msk (0xFUL << USB_EP1R_EA_Pos) /*!< 0x0000000F */ 6357 #define USB_EP1R_EA USB_EP1R_EA_Msk /*!<Endpoint Address */ 6358 6359 #define USB_EP1R_STAT_TX_Pos (4U) 6360 #define USB_EP1R_STAT_TX_Msk (0x3UL << USB_EP1R_STAT_TX_Pos) /*!< 0x00000030 */ 6361 #define USB_EP1R_STAT_TX USB_EP1R_STAT_TX_Msk /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */ 6362 #define USB_EP1R_STAT_TX_0 (0x1UL << USB_EP1R_STAT_TX_Pos) /*!< 0x00000010 */ 6363 #define USB_EP1R_STAT_TX_1 (0x2UL << USB_EP1R_STAT_TX_Pos) /*!< 0x00000020 */ 6364 6365 #define USB_EP1R_DTOG_TX_Pos (6U) 6366 #define USB_EP1R_DTOG_TX_Msk (0x1UL << USB_EP1R_DTOG_TX_Pos) /*!< 0x00000040 */ 6367 #define USB_EP1R_DTOG_TX USB_EP1R_DTOG_TX_Msk /*!<Data Toggle, for transmission transfers */ 6368 #define USB_EP1R_CTR_TX_Pos (7U) 6369 #define USB_EP1R_CTR_TX_Msk (0x1UL << USB_EP1R_CTR_TX_Pos) /*!< 0x00000080 */ 6370 #define USB_EP1R_CTR_TX USB_EP1R_CTR_TX_Msk /*!<Correct Transfer for transmission */ 6371 #define USB_EP1R_EP_KIND_Pos (8U) 6372 #define USB_EP1R_EP_KIND_Msk (0x1UL << USB_EP1R_EP_KIND_Pos) /*!< 0x00000100 */ 6373 #define USB_EP1R_EP_KIND USB_EP1R_EP_KIND_Msk /*!<Endpoint Kind */ 6374 6375 #define USB_EP1R_EP_TYPE_Pos (9U) 6376 #define USB_EP1R_EP_TYPE_Msk (0x3UL << USB_EP1R_EP_TYPE_Pos) /*!< 0x00000600 */ 6377 #define USB_EP1R_EP_TYPE USB_EP1R_EP_TYPE_Msk /*!<EP_TYPE[1:0] bits (Endpoint type) */ 6378 #define USB_EP1R_EP_TYPE_0 (0x1UL << USB_EP1R_EP_TYPE_Pos) /*!< 0x00000200 */ 6379 #define USB_EP1R_EP_TYPE_1 (0x2UL << USB_EP1R_EP_TYPE_Pos) /*!< 0x00000400 */ 6380 6381 #define USB_EP1R_SETUP_Pos (11U) 6382 #define USB_EP1R_SETUP_Msk (0x1UL << USB_EP1R_SETUP_Pos) /*!< 0x00000800 */ 6383 #define USB_EP1R_SETUP USB_EP1R_SETUP_Msk /*!<Setup transaction completed */ 6384 6385 #define USB_EP1R_STAT_RX_Pos (12U) 6386 #define USB_EP1R_STAT_RX_Msk (0x3UL << USB_EP1R_STAT_RX_Pos) /*!< 0x00003000 */ 6387 #define USB_EP1R_STAT_RX USB_EP1R_STAT_RX_Msk /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */ 6388 #define USB_EP1R_STAT_RX_0 (0x1UL << USB_EP1R_STAT_RX_Pos) /*!< 0x00001000 */ 6389 #define USB_EP1R_STAT_RX_1 (0x2UL << USB_EP1R_STAT_RX_Pos) /*!< 0x00002000 */ 6390 6391 #define USB_EP1R_DTOG_RX_Pos (14U) 6392 #define USB_EP1R_DTOG_RX_Msk (0x1UL << USB_EP1R_DTOG_RX_Pos) /*!< 0x00004000 */ 6393 #define USB_EP1R_DTOG_RX USB_EP1R_DTOG_RX_Msk /*!<Data Toggle, for reception transfers */ 6394 #define USB_EP1R_CTR_RX_Pos (15U) 6395 #define USB_EP1R_CTR_RX_Msk (0x1UL << USB_EP1R_CTR_RX_Pos) /*!< 0x00008000 */ 6396 #define USB_EP1R_CTR_RX USB_EP1R_CTR_RX_Msk /*!<Correct Transfer for reception */ 6397 6398 /******************* Bit definition for USB_EP2R register *******************/ 6399 #define USB_EP2R_EA_Pos (0U) 6400 #define USB_EP2R_EA_Msk (0xFUL << USB_EP2R_EA_Pos) /*!< 0x0000000F */ 6401 #define USB_EP2R_EA USB_EP2R_EA_Msk /*!<Endpoint Address */ 6402 6403 #define USB_EP2R_STAT_TX_Pos (4U) 6404 #define USB_EP2R_STAT_TX_Msk (0x3UL << USB_EP2R_STAT_TX_Pos) /*!< 0x00000030 */ 6405 #define USB_EP2R_STAT_TX USB_EP2R_STAT_TX_Msk /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */ 6406 #define USB_EP2R_STAT_TX_0 (0x1UL << USB_EP2R_STAT_TX_Pos) /*!< 0x00000010 */ 6407 #define USB_EP2R_STAT_TX_1 (0x2UL << USB_EP2R_STAT_TX_Pos) /*!< 0x00000020 */ 6408 6409 #define USB_EP2R_DTOG_TX_Pos (6U) 6410 #define USB_EP2R_DTOG_TX_Msk (0x1UL << USB_EP2R_DTOG_TX_Pos) /*!< 0x00000040 */ 6411 #define USB_EP2R_DTOG_TX USB_EP2R_DTOG_TX_Msk /*!<Data Toggle, for transmission transfers */ 6412 #define USB_EP2R_CTR_TX_Pos (7U) 6413 #define USB_EP2R_CTR_TX_Msk (0x1UL << USB_EP2R_CTR_TX_Pos) /*!< 0x00000080 */ 6414 #define USB_EP2R_CTR_TX USB_EP2R_CTR_TX_Msk /*!<Correct Transfer for transmission */ 6415 #define USB_EP2R_EP_KIND_Pos (8U) 6416 #define USB_EP2R_EP_KIND_Msk (0x1UL << USB_EP2R_EP_KIND_Pos) /*!< 0x00000100 */ 6417 #define USB_EP2R_EP_KIND USB_EP2R_EP_KIND_Msk /*!<Endpoint Kind */ 6418 6419 #define USB_EP2R_EP_TYPE_Pos (9U) 6420 #define USB_EP2R_EP_TYPE_Msk (0x3UL << USB_EP2R_EP_TYPE_Pos) /*!< 0x00000600 */ 6421 #define USB_EP2R_EP_TYPE USB_EP2R_EP_TYPE_Msk /*!<EP_TYPE[1:0] bits (Endpoint type) */ 6422 #define USB_EP2R_EP_TYPE_0 (0x1UL << USB_EP2R_EP_TYPE_Pos) /*!< 0x00000200 */ 6423 #define USB_EP2R_EP_TYPE_1 (0x2UL << USB_EP2R_EP_TYPE_Pos) /*!< 0x00000400 */ 6424 6425 #define USB_EP2R_SETUP_Pos (11U) 6426 #define USB_EP2R_SETUP_Msk (0x1UL << USB_EP2R_SETUP_Pos) /*!< 0x00000800 */ 6427 #define USB_EP2R_SETUP USB_EP2R_SETUP_Msk /*!<Setup transaction completed */ 6428 6429 #define USB_EP2R_STAT_RX_Pos (12U) 6430 #define USB_EP2R_STAT_RX_Msk (0x3UL << USB_EP2R_STAT_RX_Pos) /*!< 0x00003000 */ 6431 #define USB_EP2R_STAT_RX USB_EP2R_STAT_RX_Msk /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */ 6432 #define USB_EP2R_STAT_RX_0 (0x1UL << USB_EP2R_STAT_RX_Pos) /*!< 0x00001000 */ 6433 #define USB_EP2R_STAT_RX_1 (0x2UL << USB_EP2R_STAT_RX_Pos) /*!< 0x00002000 */ 6434 6435 #define USB_EP2R_DTOG_RX_Pos (14U) 6436 #define USB_EP2R_DTOG_RX_Msk (0x1UL << USB_EP2R_DTOG_RX_Pos) /*!< 0x00004000 */ 6437 #define USB_EP2R_DTOG_RX USB_EP2R_DTOG_RX_Msk /*!<Data Toggle, for reception transfers */ 6438 #define USB_EP2R_CTR_RX_Pos (15U) 6439 #define USB_EP2R_CTR_RX_Msk (0x1UL << USB_EP2R_CTR_RX_Pos) /*!< 0x00008000 */ 6440 #define USB_EP2R_CTR_RX USB_EP2R_CTR_RX_Msk /*!<Correct Transfer for reception */ 6441 6442 /******************* Bit definition for USB_EP3R register *******************/ 6443 #define USB_EP3R_EA_Pos (0U) 6444 #define USB_EP3R_EA_Msk (0xFUL << USB_EP3R_EA_Pos) /*!< 0x0000000F */ 6445 #define USB_EP3R_EA USB_EP3R_EA_Msk /*!<Endpoint Address */ 6446 6447 #define USB_EP3R_STAT_TX_Pos (4U) 6448 #define USB_EP3R_STAT_TX_Msk (0x3UL << USB_EP3R_STAT_TX_Pos) /*!< 0x00000030 */ 6449 #define USB_EP3R_STAT_TX USB_EP3R_STAT_TX_Msk /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */ 6450 #define USB_EP3R_STAT_TX_0 (0x1UL << USB_EP3R_STAT_TX_Pos) /*!< 0x00000010 */ 6451 #define USB_EP3R_STAT_TX_1 (0x2UL << USB_EP3R_STAT_TX_Pos) /*!< 0x00000020 */ 6452 6453 #define USB_EP3R_DTOG_TX_Pos (6U) 6454 #define USB_EP3R_DTOG_TX_Msk (0x1UL << USB_EP3R_DTOG_TX_Pos) /*!< 0x00000040 */ 6455 #define USB_EP3R_DTOG_TX USB_EP3R_DTOG_TX_Msk /*!<Data Toggle, for transmission transfers */ 6456 #define USB_EP3R_CTR_TX_Pos (7U) 6457 #define USB_EP3R_CTR_TX_Msk (0x1UL << USB_EP3R_CTR_TX_Pos) /*!< 0x00000080 */ 6458 #define USB_EP3R_CTR_TX USB_EP3R_CTR_TX_Msk /*!<Correct Transfer for transmission */ 6459 #define USB_EP3R_EP_KIND_Pos (8U) 6460 #define USB_EP3R_EP_KIND_Msk (0x1UL << USB_EP3R_EP_KIND_Pos) /*!< 0x00000100 */ 6461 #define USB_EP3R_EP_KIND USB_EP3R_EP_KIND_Msk /*!<Endpoint Kind */ 6462 6463 #define USB_EP3R_EP_TYPE_Pos (9U) 6464 #define USB_EP3R_EP_TYPE_Msk (0x3UL << USB_EP3R_EP_TYPE_Pos) /*!< 0x00000600 */ 6465 #define USB_EP3R_EP_TYPE USB_EP3R_EP_TYPE_Msk /*!<EP_TYPE[1:0] bits (Endpoint type) */ 6466 #define USB_EP3R_EP_TYPE_0 (0x1UL << USB_EP3R_EP_TYPE_Pos) /*!< 0x00000200 */ 6467 #define USB_EP3R_EP_TYPE_1 (0x2UL << USB_EP3R_EP_TYPE_Pos) /*!< 0x00000400 */ 6468 6469 #define USB_EP3R_SETUP_Pos (11U) 6470 #define USB_EP3R_SETUP_Msk (0x1UL << USB_EP3R_SETUP_Pos) /*!< 0x00000800 */ 6471 #define USB_EP3R_SETUP USB_EP3R_SETUP_Msk /*!<Setup transaction completed */ 6472 6473 #define USB_EP3R_STAT_RX_Pos (12U) 6474 #define USB_EP3R_STAT_RX_Msk (0x3UL << USB_EP3R_STAT_RX_Pos) /*!< 0x00003000 */ 6475 #define USB_EP3R_STAT_RX USB_EP3R_STAT_RX_Msk /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */ 6476 #define USB_EP3R_STAT_RX_0 (0x1UL << USB_EP3R_STAT_RX_Pos) /*!< 0x00001000 */ 6477 #define USB_EP3R_STAT_RX_1 (0x2UL << USB_EP3R_STAT_RX_Pos) /*!< 0x00002000 */ 6478 6479 #define USB_EP3R_DTOG_RX_Pos (14U) 6480 #define USB_EP3R_DTOG_RX_Msk (0x1UL << USB_EP3R_DTOG_RX_Pos) /*!< 0x00004000 */ 6481 #define USB_EP3R_DTOG_RX USB_EP3R_DTOG_RX_Msk /*!<Data Toggle, for reception transfers */ 6482 #define USB_EP3R_CTR_RX_Pos (15U) 6483 #define USB_EP3R_CTR_RX_Msk (0x1UL << USB_EP3R_CTR_RX_Pos) /*!< 0x00008000 */ 6484 #define USB_EP3R_CTR_RX USB_EP3R_CTR_RX_Msk /*!<Correct Transfer for reception */ 6485 6486 /******************* Bit definition for USB_EP4R register *******************/ 6487 #define USB_EP4R_EA_Pos (0U) 6488 #define USB_EP4R_EA_Msk (0xFUL << USB_EP4R_EA_Pos) /*!< 0x0000000F */ 6489 #define USB_EP4R_EA USB_EP4R_EA_Msk /*!<Endpoint Address */ 6490 6491 #define USB_EP4R_STAT_TX_Pos (4U) 6492 #define USB_EP4R_STAT_TX_Msk (0x3UL << USB_EP4R_STAT_TX_Pos) /*!< 0x00000030 */ 6493 #define USB_EP4R_STAT_TX USB_EP4R_STAT_TX_Msk /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */ 6494 #define USB_EP4R_STAT_TX_0 (0x1UL << USB_EP4R_STAT_TX_Pos) /*!< 0x00000010 */ 6495 #define USB_EP4R_STAT_TX_1 (0x2UL << USB_EP4R_STAT_TX_Pos) /*!< 0x00000020 */ 6496 6497 #define USB_EP4R_DTOG_TX_Pos (6U) 6498 #define USB_EP4R_DTOG_TX_Msk (0x1UL << USB_EP4R_DTOG_TX_Pos) /*!< 0x00000040 */ 6499 #define USB_EP4R_DTOG_TX USB_EP4R_DTOG_TX_Msk /*!<Data Toggle, for transmission transfers */ 6500 #define USB_EP4R_CTR_TX_Pos (7U) 6501 #define USB_EP4R_CTR_TX_Msk (0x1UL << USB_EP4R_CTR_TX_Pos) /*!< 0x00000080 */ 6502 #define USB_EP4R_CTR_TX USB_EP4R_CTR_TX_Msk /*!<Correct Transfer for transmission */ 6503 #define USB_EP4R_EP_KIND_Pos (8U) 6504 #define USB_EP4R_EP_KIND_Msk (0x1UL << USB_EP4R_EP_KIND_Pos) /*!< 0x00000100 */ 6505 #define USB_EP4R_EP_KIND USB_EP4R_EP_KIND_Msk /*!<Endpoint Kind */ 6506 6507 #define USB_EP4R_EP_TYPE_Pos (9U) 6508 #define USB_EP4R_EP_TYPE_Msk (0x3UL << USB_EP4R_EP_TYPE_Pos) /*!< 0x00000600 */ 6509 #define USB_EP4R_EP_TYPE USB_EP4R_EP_TYPE_Msk /*!<EP_TYPE[1:0] bits (Endpoint type) */ 6510 #define USB_EP4R_EP_TYPE_0 (0x1UL << USB_EP4R_EP_TYPE_Pos) /*!< 0x00000200 */ 6511 #define USB_EP4R_EP_TYPE_1 (0x2UL << USB_EP4R_EP_TYPE_Pos) /*!< 0x00000400 */ 6512 6513 #define USB_EP4R_SETUP_Pos (11U) 6514 #define USB_EP4R_SETUP_Msk (0x1UL << USB_EP4R_SETUP_Pos) /*!< 0x00000800 */ 6515 #define USB_EP4R_SETUP USB_EP4R_SETUP_Msk /*!<Setup transaction completed */ 6516 6517 #define USB_EP4R_STAT_RX_Pos (12U) 6518 #define USB_EP4R_STAT_RX_Msk (0x3UL << USB_EP4R_STAT_RX_Pos) /*!< 0x00003000 */ 6519 #define USB_EP4R_STAT_RX USB_EP4R_STAT_RX_Msk /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */ 6520 #define USB_EP4R_STAT_RX_0 (0x1UL << USB_EP4R_STAT_RX_Pos) /*!< 0x00001000 */ 6521 #define USB_EP4R_STAT_RX_1 (0x2UL << USB_EP4R_STAT_RX_Pos) /*!< 0x00002000 */ 6522 6523 #define USB_EP4R_DTOG_RX_Pos (14U) 6524 #define USB_EP4R_DTOG_RX_Msk (0x1UL << USB_EP4R_DTOG_RX_Pos) /*!< 0x00004000 */ 6525 #define USB_EP4R_DTOG_RX USB_EP4R_DTOG_RX_Msk /*!<Data Toggle, for reception transfers */ 6526 #define USB_EP4R_CTR_RX_Pos (15U) 6527 #define USB_EP4R_CTR_RX_Msk (0x1UL << USB_EP4R_CTR_RX_Pos) /*!< 0x00008000 */ 6528 #define USB_EP4R_CTR_RX USB_EP4R_CTR_RX_Msk /*!<Correct Transfer for reception */ 6529 6530 /******************* Bit definition for USB_EP5R register *******************/ 6531 #define USB_EP5R_EA_Pos (0U) 6532 #define USB_EP5R_EA_Msk (0xFUL << USB_EP5R_EA_Pos) /*!< 0x0000000F */ 6533 #define USB_EP5R_EA USB_EP5R_EA_Msk /*!<Endpoint Address */ 6534 6535 #define USB_EP5R_STAT_TX_Pos (4U) 6536 #define USB_EP5R_STAT_TX_Msk (0x3UL << USB_EP5R_STAT_TX_Pos) /*!< 0x00000030 */ 6537 #define USB_EP5R_STAT_TX USB_EP5R_STAT_TX_Msk /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */ 6538 #define USB_EP5R_STAT_TX_0 (0x1UL << USB_EP5R_STAT_TX_Pos) /*!< 0x00000010 */ 6539 #define USB_EP5R_STAT_TX_1 (0x2UL << USB_EP5R_STAT_TX_Pos) /*!< 0x00000020 */ 6540 6541 #define USB_EP5R_DTOG_TX_Pos (6U) 6542 #define USB_EP5R_DTOG_TX_Msk (0x1UL << USB_EP5R_DTOG_TX_Pos) /*!< 0x00000040 */ 6543 #define USB_EP5R_DTOG_TX USB_EP5R_DTOG_TX_Msk /*!<Data Toggle, for transmission transfers */ 6544 #define USB_EP5R_CTR_TX_Pos (7U) 6545 #define USB_EP5R_CTR_TX_Msk (0x1UL << USB_EP5R_CTR_TX_Pos) /*!< 0x00000080 */ 6546 #define USB_EP5R_CTR_TX USB_EP5R_CTR_TX_Msk /*!<Correct Transfer for transmission */ 6547 #define USB_EP5R_EP_KIND_Pos (8U) 6548 #define USB_EP5R_EP_KIND_Msk (0x1UL << USB_EP5R_EP_KIND_Pos) /*!< 0x00000100 */ 6549 #define USB_EP5R_EP_KIND USB_EP5R_EP_KIND_Msk /*!<Endpoint Kind */ 6550 6551 #define USB_EP5R_EP_TYPE_Pos (9U) 6552 #define USB_EP5R_EP_TYPE_Msk (0x3UL << USB_EP5R_EP_TYPE_Pos) /*!< 0x00000600 */ 6553 #define USB_EP5R_EP_TYPE USB_EP5R_EP_TYPE_Msk /*!<EP_TYPE[1:0] bits (Endpoint type) */ 6554 #define USB_EP5R_EP_TYPE_0 (0x1UL << USB_EP5R_EP_TYPE_Pos) /*!< 0x00000200 */ 6555 #define USB_EP5R_EP_TYPE_1 (0x2UL << USB_EP5R_EP_TYPE_Pos) /*!< 0x00000400 */ 6556 6557 #define USB_EP5R_SETUP_Pos (11U) 6558 #define USB_EP5R_SETUP_Msk (0x1UL << USB_EP5R_SETUP_Pos) /*!< 0x00000800 */ 6559 #define USB_EP5R_SETUP USB_EP5R_SETUP_Msk /*!<Setup transaction completed */ 6560 6561 #define USB_EP5R_STAT_RX_Pos (12U) 6562 #define USB_EP5R_STAT_RX_Msk (0x3UL << USB_EP5R_STAT_RX_Pos) /*!< 0x00003000 */ 6563 #define USB_EP5R_STAT_RX USB_EP5R_STAT_RX_Msk /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */ 6564 #define USB_EP5R_STAT_RX_0 (0x1UL << USB_EP5R_STAT_RX_Pos) /*!< 0x00001000 */ 6565 #define USB_EP5R_STAT_RX_1 (0x2UL << USB_EP5R_STAT_RX_Pos) /*!< 0x00002000 */ 6566 6567 #define USB_EP5R_DTOG_RX_Pos (14U) 6568 #define USB_EP5R_DTOG_RX_Msk (0x1UL << USB_EP5R_DTOG_RX_Pos) /*!< 0x00004000 */ 6569 #define USB_EP5R_DTOG_RX USB_EP5R_DTOG_RX_Msk /*!<Data Toggle, for reception transfers */ 6570 #define USB_EP5R_CTR_RX_Pos (15U) 6571 #define USB_EP5R_CTR_RX_Msk (0x1UL << USB_EP5R_CTR_RX_Pos) /*!< 0x00008000 */ 6572 #define USB_EP5R_CTR_RX USB_EP5R_CTR_RX_Msk /*!<Correct Transfer for reception */ 6573 6574 /******************* Bit definition for USB_EP6R register *******************/ 6575 #define USB_EP6R_EA_Pos (0U) 6576 #define USB_EP6R_EA_Msk (0xFUL << USB_EP6R_EA_Pos) /*!< 0x0000000F */ 6577 #define USB_EP6R_EA USB_EP6R_EA_Msk /*!<Endpoint Address */ 6578 6579 #define USB_EP6R_STAT_TX_Pos (4U) 6580 #define USB_EP6R_STAT_TX_Msk (0x3UL << USB_EP6R_STAT_TX_Pos) /*!< 0x00000030 */ 6581 #define USB_EP6R_STAT_TX USB_EP6R_STAT_TX_Msk /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */ 6582 #define USB_EP6R_STAT_TX_0 (0x1UL << USB_EP6R_STAT_TX_Pos) /*!< 0x00000010 */ 6583 #define USB_EP6R_STAT_TX_1 (0x2UL << USB_EP6R_STAT_TX_Pos) /*!< 0x00000020 */ 6584 6585 #define USB_EP6R_DTOG_TX_Pos (6U) 6586 #define USB_EP6R_DTOG_TX_Msk (0x1UL << USB_EP6R_DTOG_TX_Pos) /*!< 0x00000040 */ 6587 #define USB_EP6R_DTOG_TX USB_EP6R_DTOG_TX_Msk /*!<Data Toggle, for transmission transfers */ 6588 #define USB_EP6R_CTR_TX_Pos (7U) 6589 #define USB_EP6R_CTR_TX_Msk (0x1UL << USB_EP6R_CTR_TX_Pos) /*!< 0x00000080 */ 6590 #define USB_EP6R_CTR_TX USB_EP6R_CTR_TX_Msk /*!<Correct Transfer for transmission */ 6591 #define USB_EP6R_EP_KIND_Pos (8U) 6592 #define USB_EP6R_EP_KIND_Msk (0x1UL << USB_EP6R_EP_KIND_Pos) /*!< 0x00000100 */ 6593 #define USB_EP6R_EP_KIND USB_EP6R_EP_KIND_Msk /*!<Endpoint Kind */ 6594 6595 #define USB_EP6R_EP_TYPE_Pos (9U) 6596 #define USB_EP6R_EP_TYPE_Msk (0x3UL << USB_EP6R_EP_TYPE_Pos) /*!< 0x00000600 */ 6597 #define USB_EP6R_EP_TYPE USB_EP6R_EP_TYPE_Msk /*!<EP_TYPE[1:0] bits (Endpoint type) */ 6598 #define USB_EP6R_EP_TYPE_0 (0x1UL << USB_EP6R_EP_TYPE_Pos) /*!< 0x00000200 */ 6599 #define USB_EP6R_EP_TYPE_1 (0x2UL << USB_EP6R_EP_TYPE_Pos) /*!< 0x00000400 */ 6600 6601 #define USB_EP6R_SETUP_Pos (11U) 6602 #define USB_EP6R_SETUP_Msk (0x1UL << USB_EP6R_SETUP_Pos) /*!< 0x00000800 */ 6603 #define USB_EP6R_SETUP USB_EP6R_SETUP_Msk /*!<Setup transaction completed */ 6604 6605 #define USB_EP6R_STAT_RX_Pos (12U) 6606 #define USB_EP6R_STAT_RX_Msk (0x3UL << USB_EP6R_STAT_RX_Pos) /*!< 0x00003000 */ 6607 #define USB_EP6R_STAT_RX USB_EP6R_STAT_RX_Msk /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */ 6608 #define USB_EP6R_STAT_RX_0 (0x1UL << USB_EP6R_STAT_RX_Pos) /*!< 0x00001000 */ 6609 #define USB_EP6R_STAT_RX_1 (0x2UL << USB_EP6R_STAT_RX_Pos) /*!< 0x00002000 */ 6610 6611 #define USB_EP6R_DTOG_RX_Pos (14U) 6612 #define USB_EP6R_DTOG_RX_Msk (0x1UL << USB_EP6R_DTOG_RX_Pos) /*!< 0x00004000 */ 6613 #define USB_EP6R_DTOG_RX USB_EP6R_DTOG_RX_Msk /*!<Data Toggle, for reception transfers */ 6614 #define USB_EP6R_CTR_RX_Pos (15U) 6615 #define USB_EP6R_CTR_RX_Msk (0x1UL << USB_EP6R_CTR_RX_Pos) /*!< 0x00008000 */ 6616 #define USB_EP6R_CTR_RX USB_EP6R_CTR_RX_Msk /*!<Correct Transfer for reception */ 6617 6618 /******************* Bit definition for USB_EP7R register *******************/ 6619 #define USB_EP7R_EA_Pos (0U) 6620 #define USB_EP7R_EA_Msk (0xFUL << USB_EP7R_EA_Pos) /*!< 0x0000000F */ 6621 #define USB_EP7R_EA USB_EP7R_EA_Msk /*!<Endpoint Address */ 6622 6623 #define USB_EP7R_STAT_TX_Pos (4U) 6624 #define USB_EP7R_STAT_TX_Msk (0x3UL << USB_EP7R_STAT_TX_Pos) /*!< 0x00000030 */ 6625 #define USB_EP7R_STAT_TX USB_EP7R_STAT_TX_Msk /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */ 6626 #define USB_EP7R_STAT_TX_0 (0x1UL << USB_EP7R_STAT_TX_Pos) /*!< 0x00000010 */ 6627 #define USB_EP7R_STAT_TX_1 (0x2UL << USB_EP7R_STAT_TX_Pos) /*!< 0x00000020 */ 6628 6629 #define USB_EP7R_DTOG_TX_Pos (6U) 6630 #define USB_EP7R_DTOG_TX_Msk (0x1UL << USB_EP7R_DTOG_TX_Pos) /*!< 0x00000040 */ 6631 #define USB_EP7R_DTOG_TX USB_EP7R_DTOG_TX_Msk /*!<Data Toggle, for transmission transfers */ 6632 #define USB_EP7R_CTR_TX_Pos (7U) 6633 #define USB_EP7R_CTR_TX_Msk (0x1UL << USB_EP7R_CTR_TX_Pos) /*!< 0x00000080 */ 6634 #define USB_EP7R_CTR_TX USB_EP7R_CTR_TX_Msk /*!<Correct Transfer for transmission */ 6635 #define USB_EP7R_EP_KIND_Pos (8U) 6636 #define USB_EP7R_EP_KIND_Msk (0x1UL << USB_EP7R_EP_KIND_Pos) /*!< 0x00000100 */ 6637 #define USB_EP7R_EP_KIND USB_EP7R_EP_KIND_Msk /*!<Endpoint Kind */ 6638 6639 #define USB_EP7R_EP_TYPE_Pos (9U) 6640 #define USB_EP7R_EP_TYPE_Msk (0x3UL << USB_EP7R_EP_TYPE_Pos) /*!< 0x00000600 */ 6641 #define USB_EP7R_EP_TYPE USB_EP7R_EP_TYPE_Msk /*!<EP_TYPE[1:0] bits (Endpoint type) */ 6642 #define USB_EP7R_EP_TYPE_0 (0x1UL << USB_EP7R_EP_TYPE_Pos) /*!< 0x00000200 */ 6643 #define USB_EP7R_EP_TYPE_1 (0x2UL << USB_EP7R_EP_TYPE_Pos) /*!< 0x00000400 */ 6644 6645 #define USB_EP7R_SETUP_Pos (11U) 6646 #define USB_EP7R_SETUP_Msk (0x1UL << USB_EP7R_SETUP_Pos) /*!< 0x00000800 */ 6647 #define USB_EP7R_SETUP USB_EP7R_SETUP_Msk /*!<Setup transaction completed */ 6648 6649 #define USB_EP7R_STAT_RX_Pos (12U) 6650 #define USB_EP7R_STAT_RX_Msk (0x3UL << USB_EP7R_STAT_RX_Pos) /*!< 0x00003000 */ 6651 #define USB_EP7R_STAT_RX USB_EP7R_STAT_RX_Msk /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */ 6652 #define USB_EP7R_STAT_RX_0 (0x1UL << USB_EP7R_STAT_RX_Pos) /*!< 0x00001000 */ 6653 #define USB_EP7R_STAT_RX_1 (0x2UL << USB_EP7R_STAT_RX_Pos) /*!< 0x00002000 */ 6654 6655 #define USB_EP7R_DTOG_RX_Pos (14U) 6656 #define USB_EP7R_DTOG_RX_Msk (0x1UL << USB_EP7R_DTOG_RX_Pos) /*!< 0x00004000 */ 6657 #define USB_EP7R_DTOG_RX USB_EP7R_DTOG_RX_Msk /*!<Data Toggle, for reception transfers */ 6658 #define USB_EP7R_CTR_RX_Pos (15U) 6659 #define USB_EP7R_CTR_RX_Msk (0x1UL << USB_EP7R_CTR_RX_Pos) /*!< 0x00008000 */ 6660 #define USB_EP7R_CTR_RX USB_EP7R_CTR_RX_Msk /*!<Correct Transfer for reception */ 6661 6662 /*!<Common registers */ 6663 6664 #define USB_CNTR (USB_BASE + 0x00000040U) /*!< Control register */ 6665 #define USB_ISTR (USB_BASE + 0x00000044U) /*!< Interrupt status register */ 6666 #define USB_FNR (USB_BASE + 0x00000048U) /*!< Frame number register */ 6667 #define USB_DADDR (USB_BASE + 0x0000004CU) /*!< Device address register */ 6668 #define USB_BTABLE (USB_BASE + 0x00000050U) /*!< Buffer Table address register */ 6669 6670 6671 6672 /******************* Bit definition for USB_CNTR register *******************/ 6673 #define USB_CNTR_FRES_Pos (0U) 6674 #define USB_CNTR_FRES_Msk (0x1UL << USB_CNTR_FRES_Pos) /*!< 0x00000001 */ 6675 #define USB_CNTR_FRES USB_CNTR_FRES_Msk /*!<Force USB Reset */ 6676 #define USB_CNTR_PDWN_Pos (1U) 6677 #define USB_CNTR_PDWN_Msk (0x1UL << USB_CNTR_PDWN_Pos) /*!< 0x00000002 */ 6678 #define USB_CNTR_PDWN USB_CNTR_PDWN_Msk /*!<Power down */ 6679 #define USB_CNTR_LPMODE_Pos (2U) 6680 #define USB_CNTR_LPMODE_Msk (0x1UL << USB_CNTR_LPMODE_Pos) /*!< 0x00000004 */ 6681 #define USB_CNTR_LPMODE USB_CNTR_LPMODE_Msk /*!<Low-power mode */ 6682 #define USB_CNTR_FSUSP_Pos (3U) 6683 #define USB_CNTR_FSUSP_Msk (0x1UL << USB_CNTR_FSUSP_Pos) /*!< 0x00000008 */ 6684 #define USB_CNTR_FSUSP USB_CNTR_FSUSP_Msk /*!<Force suspend */ 6685 #define USB_CNTR_RESUME_Pos (4U) 6686 #define USB_CNTR_RESUME_Msk (0x1UL << USB_CNTR_RESUME_Pos) /*!< 0x00000010 */ 6687 #define USB_CNTR_RESUME USB_CNTR_RESUME_Msk /*!<Resume request */ 6688 #define USB_CNTR_ESOFM_Pos (8U) 6689 #define USB_CNTR_ESOFM_Msk (0x1UL << USB_CNTR_ESOFM_Pos) /*!< 0x00000100 */ 6690 #define USB_CNTR_ESOFM USB_CNTR_ESOFM_Msk /*!<Expected Start Of Frame Interrupt Mask */ 6691 #define USB_CNTR_SOFM_Pos (9U) 6692 #define USB_CNTR_SOFM_Msk (0x1UL << USB_CNTR_SOFM_Pos) /*!< 0x00000200 */ 6693 #define USB_CNTR_SOFM USB_CNTR_SOFM_Msk /*!<Start Of Frame Interrupt Mask */ 6694 #define USB_CNTR_RESETM_Pos (10U) 6695 #define USB_CNTR_RESETM_Msk (0x1UL << USB_CNTR_RESETM_Pos) /*!< 0x00000400 */ 6696 #define USB_CNTR_RESETM USB_CNTR_RESETM_Msk /*!<RESET Interrupt Mask */ 6697 #define USB_CNTR_SUSPM_Pos (11U) 6698 #define USB_CNTR_SUSPM_Msk (0x1UL << USB_CNTR_SUSPM_Pos) /*!< 0x00000800 */ 6699 #define USB_CNTR_SUSPM USB_CNTR_SUSPM_Msk /*!<Suspend mode Interrupt Mask */ 6700 #define USB_CNTR_WKUPM_Pos (12U) 6701 #define USB_CNTR_WKUPM_Msk (0x1UL << USB_CNTR_WKUPM_Pos) /*!< 0x00001000 */ 6702 #define USB_CNTR_WKUPM USB_CNTR_WKUPM_Msk /*!<Wakeup Interrupt Mask */ 6703 #define USB_CNTR_ERRM_Pos (13U) 6704 #define USB_CNTR_ERRM_Msk (0x1UL << USB_CNTR_ERRM_Pos) /*!< 0x00002000 */ 6705 #define USB_CNTR_ERRM USB_CNTR_ERRM_Msk /*!<Error Interrupt Mask */ 6706 #define USB_CNTR_PMAOVRM_Pos (14U) 6707 #define USB_CNTR_PMAOVRM_Msk (0x1UL << USB_CNTR_PMAOVRM_Pos) /*!< 0x00004000 */ 6708 #define USB_CNTR_PMAOVRM USB_CNTR_PMAOVRM_Msk /*!<Packet Memory Area Over / Underrun Interrupt Mask */ 6709 #define USB_CNTR_CTRM_Pos (15U) 6710 #define USB_CNTR_CTRM_Msk (0x1UL << USB_CNTR_CTRM_Pos) /*!< 0x00008000 */ 6711 #define USB_CNTR_CTRM USB_CNTR_CTRM_Msk /*!<Correct Transfer Interrupt Mask */ 6712 6713 /******************* Bit definition for USB_ISTR register *******************/ 6714 #define USB_ISTR_EP_ID_Pos (0U) 6715 #define USB_ISTR_EP_ID_Msk (0xFUL << USB_ISTR_EP_ID_Pos) /*!< 0x0000000F */ 6716 #define USB_ISTR_EP_ID USB_ISTR_EP_ID_Msk /*!<Endpoint Identifier */ 6717 #define USB_ISTR_DIR_Pos (4U) 6718 #define USB_ISTR_DIR_Msk (0x1UL << USB_ISTR_DIR_Pos) /*!< 0x00000010 */ 6719 #define USB_ISTR_DIR USB_ISTR_DIR_Msk /*!<Direction of transaction */ 6720 #define USB_ISTR_ESOF_Pos (8U) 6721 #define USB_ISTR_ESOF_Msk (0x1UL << USB_ISTR_ESOF_Pos) /*!< 0x00000100 */ 6722 #define USB_ISTR_ESOF USB_ISTR_ESOF_Msk /*!<Expected Start Of Frame */ 6723 #define USB_ISTR_SOF_Pos (9U) 6724 #define USB_ISTR_SOF_Msk (0x1UL << USB_ISTR_SOF_Pos) /*!< 0x00000200 */ 6725 #define USB_ISTR_SOF USB_ISTR_SOF_Msk /*!<Start Of Frame */ 6726 #define USB_ISTR_RESET_Pos (10U) 6727 #define USB_ISTR_RESET_Msk (0x1UL << USB_ISTR_RESET_Pos) /*!< 0x00000400 */ 6728 #define USB_ISTR_RESET USB_ISTR_RESET_Msk /*!<USB RESET request */ 6729 #define USB_ISTR_SUSP_Pos (11U) 6730 #define USB_ISTR_SUSP_Msk (0x1UL << USB_ISTR_SUSP_Pos) /*!< 0x00000800 */ 6731 #define USB_ISTR_SUSP USB_ISTR_SUSP_Msk /*!<Suspend mode request */ 6732 #define USB_ISTR_WKUP_Pos (12U) 6733 #define USB_ISTR_WKUP_Msk (0x1UL << USB_ISTR_WKUP_Pos) /*!< 0x00001000 */ 6734 #define USB_ISTR_WKUP USB_ISTR_WKUP_Msk /*!<Wake up */ 6735 #define USB_ISTR_ERR_Pos (13U) 6736 #define USB_ISTR_ERR_Msk (0x1UL << USB_ISTR_ERR_Pos) /*!< 0x00002000 */ 6737 #define USB_ISTR_ERR USB_ISTR_ERR_Msk /*!<Error */ 6738 #define USB_ISTR_PMAOVR_Pos (14U) 6739 #define USB_ISTR_PMAOVR_Msk (0x1UL << USB_ISTR_PMAOVR_Pos) /*!< 0x00004000 */ 6740 #define USB_ISTR_PMAOVR USB_ISTR_PMAOVR_Msk /*!<Packet Memory Area Over / Underrun */ 6741 #define USB_ISTR_CTR_Pos (15U) 6742 #define USB_ISTR_CTR_Msk (0x1UL << USB_ISTR_CTR_Pos) /*!< 0x00008000 */ 6743 #define USB_ISTR_CTR USB_ISTR_CTR_Msk /*!<Correct Transfer */ 6744 6745 #define USB_CLR_CTR (~USB_ISTR_CTR) /*!< clear Correct TRansfer bit */ 6746 #define USB_CLR_PMAOVRM (~USB_ISTR_PMAOVR) /*!< clear DMA OVeR/underrun bit*/ 6747 #define USB_CLR_ERR (~USB_ISTR_ERR) /*!< clear ERRor bit */ 6748 #define USB_CLR_WKUP (~USB_ISTR_WKUP) /*!< clear WaKe UP bit */ 6749 #define USB_CLR_SUSP (~USB_ISTR_SUSP) /*!< clear SUSPend bit */ 6750 #define USB_CLR_RESET (~USB_ISTR_RESET) /*!< clear RESET bit */ 6751 #define USB_CLR_SOF (~USB_ISTR_SOF) /*!< clear Start Of Frame bit */ 6752 #define USB_CLR_ESOF (~USB_ISTR_ESOF) /*!< clear Expected Start Of Frame bit */ 6753 6754 6755 /******************* Bit definition for USB_FNR register ********************/ 6756 #define USB_FNR_FN_Pos (0U) 6757 #define USB_FNR_FN_Msk (0x7FFUL << USB_FNR_FN_Pos) /*!< 0x000007FF */ 6758 #define USB_FNR_FN USB_FNR_FN_Msk /*!<Frame Number */ 6759 #define USB_FNR_LSOF_Pos (11U) 6760 #define USB_FNR_LSOF_Msk (0x3UL << USB_FNR_LSOF_Pos) /*!< 0x00001800 */ 6761 #define USB_FNR_LSOF USB_FNR_LSOF_Msk /*!<Lost SOF */ 6762 #define USB_FNR_LCK_Pos (13U) 6763 #define USB_FNR_LCK_Msk (0x1UL << USB_FNR_LCK_Pos) /*!< 0x00002000 */ 6764 #define USB_FNR_LCK USB_FNR_LCK_Msk /*!<Locked */ 6765 #define USB_FNR_RXDM_Pos (14U) 6766 #define USB_FNR_RXDM_Msk (0x1UL << USB_FNR_RXDM_Pos) /*!< 0x00004000 */ 6767 #define USB_FNR_RXDM USB_FNR_RXDM_Msk /*!<Receive Data - Line Status */ 6768 #define USB_FNR_RXDP_Pos (15U) 6769 #define USB_FNR_RXDP_Msk (0x1UL << USB_FNR_RXDP_Pos) /*!< 0x00008000 */ 6770 #define USB_FNR_RXDP USB_FNR_RXDP_Msk /*!<Receive Data + Line Status */ 6771 6772 /****************** Bit definition for USB_DADDR register *******************/ 6773 #define USB_DADDR_ADD_Pos (0U) 6774 #define USB_DADDR_ADD_Msk (0x7FUL << USB_DADDR_ADD_Pos) /*!< 0x0000007F */ 6775 #define USB_DADDR_ADD USB_DADDR_ADD_Msk /*!<ADD[6:0] bits (Device Address) */ 6776 #define USB_DADDR_ADD0_Pos (0U) 6777 #define USB_DADDR_ADD0_Msk (0x1UL << USB_DADDR_ADD0_Pos) /*!< 0x00000001 */ 6778 #define USB_DADDR_ADD0 USB_DADDR_ADD0_Msk /*!<Bit 0 */ 6779 #define USB_DADDR_ADD1_Pos (1U) 6780 #define USB_DADDR_ADD1_Msk (0x1UL << USB_DADDR_ADD1_Pos) /*!< 0x00000002 */ 6781 #define USB_DADDR_ADD1 USB_DADDR_ADD1_Msk /*!<Bit 1 */ 6782 #define USB_DADDR_ADD2_Pos (2U) 6783 #define USB_DADDR_ADD2_Msk (0x1UL << USB_DADDR_ADD2_Pos) /*!< 0x00000004 */ 6784 #define USB_DADDR_ADD2 USB_DADDR_ADD2_Msk /*!<Bit 2 */ 6785 #define USB_DADDR_ADD3_Pos (3U) 6786 #define USB_DADDR_ADD3_Msk (0x1UL << USB_DADDR_ADD3_Pos) /*!< 0x00000008 */ 6787 #define USB_DADDR_ADD3 USB_DADDR_ADD3_Msk /*!<Bit 3 */ 6788 #define USB_DADDR_ADD4_Pos (4U) 6789 #define USB_DADDR_ADD4_Msk (0x1UL << USB_DADDR_ADD4_Pos) /*!< 0x00000010 */ 6790 #define USB_DADDR_ADD4 USB_DADDR_ADD4_Msk /*!<Bit 4 */ 6791 #define USB_DADDR_ADD5_Pos (5U) 6792 #define USB_DADDR_ADD5_Msk (0x1UL << USB_DADDR_ADD5_Pos) /*!< 0x00000020 */ 6793 #define USB_DADDR_ADD5 USB_DADDR_ADD5_Msk /*!<Bit 5 */ 6794 #define USB_DADDR_ADD6_Pos (6U) 6795 #define USB_DADDR_ADD6_Msk (0x1UL << USB_DADDR_ADD6_Pos) /*!< 0x00000040 */ 6796 #define USB_DADDR_ADD6 USB_DADDR_ADD6_Msk /*!<Bit 6 */ 6797 6798 #define USB_DADDR_EF_Pos (7U) 6799 #define USB_DADDR_EF_Msk (0x1UL << USB_DADDR_EF_Pos) /*!< 0x00000080 */ 6800 #define USB_DADDR_EF USB_DADDR_EF_Msk /*!<Enable Function */ 6801 6802 /****************** Bit definition for USB_BTABLE register ******************/ 6803 #define USB_BTABLE_BTABLE_Pos (3U) 6804 #define USB_BTABLE_BTABLE_Msk (0x1FFFUL << USB_BTABLE_BTABLE_Pos) /*!< 0x0000FFF8 */ 6805 #define USB_BTABLE_BTABLE USB_BTABLE_BTABLE_Msk /*!<Buffer Table */ 6806 6807 /*!< Buffer descriptor table */ 6808 /***************** Bit definition for USB_ADDR0_TX register *****************/ 6809 #define USB_ADDR0_TX_ADDR0_TX_Pos (1U) 6810 #define USB_ADDR0_TX_ADDR0_TX_Msk (0x7FFFUL << USB_ADDR0_TX_ADDR0_TX_Pos) /*!< 0x0000FFFE */ 6811 #define USB_ADDR0_TX_ADDR0_TX USB_ADDR0_TX_ADDR0_TX_Msk /*!< Transmission Buffer Address 0 */ 6812 6813 /***************** Bit definition for USB_ADDR1_TX register *****************/ 6814 #define USB_ADDR1_TX_ADDR1_TX_Pos (1U) 6815 #define USB_ADDR1_TX_ADDR1_TX_Msk (0x7FFFUL << USB_ADDR1_TX_ADDR1_TX_Pos) /*!< 0x0000FFFE */ 6816 #define USB_ADDR1_TX_ADDR1_TX USB_ADDR1_TX_ADDR1_TX_Msk /*!< Transmission Buffer Address 1 */ 6817 6818 /***************** Bit definition for USB_ADDR2_TX register *****************/ 6819 #define USB_ADDR2_TX_ADDR2_TX_Pos (1U) 6820 #define USB_ADDR2_TX_ADDR2_TX_Msk (0x7FFFUL << USB_ADDR2_TX_ADDR2_TX_Pos) /*!< 0x0000FFFE */ 6821 #define USB_ADDR2_TX_ADDR2_TX USB_ADDR2_TX_ADDR2_TX_Msk /*!< Transmission Buffer Address 2 */ 6822 6823 /***************** Bit definition for USB_ADDR3_TX register *****************/ 6824 #define USB_ADDR3_TX_ADDR3_TX_Pos (1U) 6825 #define USB_ADDR3_TX_ADDR3_TX_Msk (0x7FFFUL << USB_ADDR3_TX_ADDR3_TX_Pos) /*!< 0x0000FFFE */ 6826 #define USB_ADDR3_TX_ADDR3_TX USB_ADDR3_TX_ADDR3_TX_Msk /*!< Transmission Buffer Address 3 */ 6827 6828 /***************** Bit definition for USB_ADDR4_TX register *****************/ 6829 #define USB_ADDR4_TX_ADDR4_TX_Pos (1U) 6830 #define USB_ADDR4_TX_ADDR4_TX_Msk (0x7FFFUL << USB_ADDR4_TX_ADDR4_TX_Pos) /*!< 0x0000FFFE */ 6831 #define USB_ADDR4_TX_ADDR4_TX USB_ADDR4_TX_ADDR4_TX_Msk /*!< Transmission Buffer Address 4 */ 6832 6833 /***************** Bit definition for USB_ADDR5_TX register *****************/ 6834 #define USB_ADDR5_TX_ADDR5_TX_Pos (1U) 6835 #define USB_ADDR5_TX_ADDR5_TX_Msk (0x7FFFUL << USB_ADDR5_TX_ADDR5_TX_Pos) /*!< 0x0000FFFE */ 6836 #define USB_ADDR5_TX_ADDR5_TX USB_ADDR5_TX_ADDR5_TX_Msk /*!< Transmission Buffer Address 5 */ 6837 6838 /***************** Bit definition for USB_ADDR6_TX register *****************/ 6839 #define USB_ADDR6_TX_ADDR6_TX_Pos (1U) 6840 #define USB_ADDR6_TX_ADDR6_TX_Msk (0x7FFFUL << USB_ADDR6_TX_ADDR6_TX_Pos) /*!< 0x0000FFFE */ 6841 #define USB_ADDR6_TX_ADDR6_TX USB_ADDR6_TX_ADDR6_TX_Msk /*!< Transmission Buffer Address 6 */ 6842 6843 /***************** Bit definition for USB_ADDR7_TX register *****************/ 6844 #define USB_ADDR7_TX_ADDR7_TX_Pos (1U) 6845 #define USB_ADDR7_TX_ADDR7_TX_Msk (0x7FFFUL << USB_ADDR7_TX_ADDR7_TX_Pos) /*!< 0x0000FFFE */ 6846 #define USB_ADDR7_TX_ADDR7_TX USB_ADDR7_TX_ADDR7_TX_Msk /*!< Transmission Buffer Address 7 */ 6847 6848 /*----------------------------------------------------------------------------*/ 6849 6850 /***************** Bit definition for USB_COUNT0_TX register ****************/ 6851 #define USB_COUNT0_TX_COUNT0_TX_Pos (0U) 6852 #define USB_COUNT0_TX_COUNT0_TX_Msk (0x3FFUL << USB_COUNT0_TX_COUNT0_TX_Pos) /*!< 0x000003FF */ 6853 #define USB_COUNT0_TX_COUNT0_TX USB_COUNT0_TX_COUNT0_TX_Msk /*!< Transmission Byte Count 0 */ 6854 6855 /***************** Bit definition for USB_COUNT1_TX register ****************/ 6856 #define USB_COUNT1_TX_COUNT1_TX_Pos (0U) 6857 #define USB_COUNT1_TX_COUNT1_TX_Msk (0x3FFUL << USB_COUNT1_TX_COUNT1_TX_Pos) /*!< 0x000003FF */ 6858 #define USB_COUNT1_TX_COUNT1_TX USB_COUNT1_TX_COUNT1_TX_Msk /*!< Transmission Byte Count 1 */ 6859 6860 /***************** Bit definition for USB_COUNT2_TX register ****************/ 6861 #define USB_COUNT2_TX_COUNT2_TX_Pos (0U) 6862 #define USB_COUNT2_TX_COUNT2_TX_Msk (0x3FFUL << USB_COUNT2_TX_COUNT2_TX_Pos) /*!< 0x000003FF */ 6863 #define USB_COUNT2_TX_COUNT2_TX USB_COUNT2_TX_COUNT2_TX_Msk /*!< Transmission Byte Count 2 */ 6864 6865 /***************** Bit definition for USB_COUNT3_TX register ****************/ 6866 #define USB_COUNT3_TX_COUNT3_TX_Pos (0U) 6867 #define USB_COUNT3_TX_COUNT3_TX_Msk (0x3FFUL << USB_COUNT3_TX_COUNT3_TX_Pos) /*!< 0x000003FF */ 6868 #define USB_COUNT3_TX_COUNT3_TX USB_COUNT3_TX_COUNT3_TX_Msk /*!< Transmission Byte Count 3 */ 6869 6870 /***************** Bit definition for USB_COUNT4_TX register ****************/ 6871 #define USB_COUNT4_TX_COUNT4_TX_Pos (0U) 6872 #define USB_COUNT4_TX_COUNT4_TX_Msk (0x3FFUL << USB_COUNT4_TX_COUNT4_TX_Pos) /*!< 0x000003FF */ 6873 #define USB_COUNT4_TX_COUNT4_TX USB_COUNT4_TX_COUNT4_TX_Msk /*!< Transmission Byte Count 4 */ 6874 6875 /***************** Bit definition for USB_COUNT5_TX register ****************/ 6876 #define USB_COUNT5_TX_COUNT5_TX_Pos (0U) 6877 #define USB_COUNT5_TX_COUNT5_TX_Msk (0x3FFUL << USB_COUNT5_TX_COUNT5_TX_Pos) /*!< 0x000003FF */ 6878 #define USB_COUNT5_TX_COUNT5_TX USB_COUNT5_TX_COUNT5_TX_Msk /*!< Transmission Byte Count 5 */ 6879 6880 /***************** Bit definition for USB_COUNT6_TX register ****************/ 6881 #define USB_COUNT6_TX_COUNT6_TX_Pos (0U) 6882 #define USB_COUNT6_TX_COUNT6_TX_Msk (0x3FFUL << USB_COUNT6_TX_COUNT6_TX_Pos) /*!< 0x000003FF */ 6883 #define USB_COUNT6_TX_COUNT6_TX USB_COUNT6_TX_COUNT6_TX_Msk /*!< Transmission Byte Count 6 */ 6884 6885 /***************** Bit definition for USB_COUNT7_TX register ****************/ 6886 #define USB_COUNT7_TX_COUNT7_TX_Pos (0U) 6887 #define USB_COUNT7_TX_COUNT7_TX_Msk (0x3FFUL << USB_COUNT7_TX_COUNT7_TX_Pos) /*!< 0x000003FF */ 6888 #define USB_COUNT7_TX_COUNT7_TX USB_COUNT7_TX_COUNT7_TX_Msk /*!< Transmission Byte Count 7 */ 6889 6890 /*----------------------------------------------------------------------------*/ 6891 6892 /**************** Bit definition for USB_COUNT0_TX_0 register ***************/ 6893 #define USB_COUNT0_TX_0_COUNT0_TX_0 (0x000003FFU) /*!< Transmission Byte Count 0 (low) */ 6894 6895 /**************** Bit definition for USB_COUNT0_TX_1 register ***************/ 6896 #define USB_COUNT0_TX_1_COUNT0_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 0 (high) */ 6897 6898 /**************** Bit definition for USB_COUNT1_TX_0 register ***************/ 6899 #define USB_COUNT1_TX_0_COUNT1_TX_0 (0x000003FFU) /*!< Transmission Byte Count 1 (low) */ 6900 6901 /**************** Bit definition for USB_COUNT1_TX_1 register ***************/ 6902 #define USB_COUNT1_TX_1_COUNT1_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 1 (high) */ 6903 6904 /**************** Bit definition for USB_COUNT2_TX_0 register ***************/ 6905 #define USB_COUNT2_TX_0_COUNT2_TX_0 (0x000003FFU) /*!< Transmission Byte Count 2 (low) */ 6906 6907 /**************** Bit definition for USB_COUNT2_TX_1 register ***************/ 6908 #define USB_COUNT2_TX_1_COUNT2_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 2 (high) */ 6909 6910 /**************** Bit definition for USB_COUNT3_TX_0 register ***************/ 6911 #define USB_COUNT3_TX_0_COUNT3_TX_0 (0x000003FFU) /*!< Transmission Byte Count 3 (low) */ 6912 6913 /**************** Bit definition for USB_COUNT3_TX_1 register ***************/ 6914 #define USB_COUNT3_TX_1_COUNT3_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 3 (high) */ 6915 6916 /**************** Bit definition for USB_COUNT4_TX_0 register ***************/ 6917 #define USB_COUNT4_TX_0_COUNT4_TX_0 (0x000003FFU) /*!< Transmission Byte Count 4 (low) */ 6918 6919 /**************** Bit definition for USB_COUNT4_TX_1 register ***************/ 6920 #define USB_COUNT4_TX_1_COUNT4_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 4 (high) */ 6921 6922 /**************** Bit definition for USB_COUNT5_TX_0 register ***************/ 6923 #define USB_COUNT5_TX_0_COUNT5_TX_0 (0x000003FFU) /*!< Transmission Byte Count 5 (low) */ 6924 6925 /**************** Bit definition for USB_COUNT5_TX_1 register ***************/ 6926 #define USB_COUNT5_TX_1_COUNT5_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 5 (high) */ 6927 6928 /**************** Bit definition for USB_COUNT6_TX_0 register ***************/ 6929 #define USB_COUNT6_TX_0_COUNT6_TX_0 (0x000003FFU) /*!< Transmission Byte Count 6 (low) */ 6930 6931 /**************** Bit definition for USB_COUNT6_TX_1 register ***************/ 6932 #define USB_COUNT6_TX_1_COUNT6_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 6 (high) */ 6933 6934 /**************** Bit definition for USB_COUNT7_TX_0 register ***************/ 6935 #define USB_COUNT7_TX_0_COUNT7_TX_0 (0x000003FFU) /*!< Transmission Byte Count 7 (low) */ 6936 6937 /**************** Bit definition for USB_COUNT7_TX_1 register ***************/ 6938 #define USB_COUNT7_TX_1_COUNT7_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 7 (high) */ 6939 6940 /*----------------------------------------------------------------------------*/ 6941 6942 /***************** Bit definition for USB_ADDR0_RX register *****************/ 6943 #define USB_ADDR0_RX_ADDR0_RX_Pos (1U) 6944 #define USB_ADDR0_RX_ADDR0_RX_Msk (0x7FFFUL << USB_ADDR0_RX_ADDR0_RX_Pos) /*!< 0x0000FFFE */ 6945 #define USB_ADDR0_RX_ADDR0_RX USB_ADDR0_RX_ADDR0_RX_Msk /*!< Reception Buffer Address 0 */ 6946 6947 /***************** Bit definition for USB_ADDR1_RX register *****************/ 6948 #define USB_ADDR1_RX_ADDR1_RX_Pos (1U) 6949 #define USB_ADDR1_RX_ADDR1_RX_Msk (0x7FFFUL << USB_ADDR1_RX_ADDR1_RX_Pos) /*!< 0x0000FFFE */ 6950 #define USB_ADDR1_RX_ADDR1_RX USB_ADDR1_RX_ADDR1_RX_Msk /*!< Reception Buffer Address 1 */ 6951 6952 /***************** Bit definition for USB_ADDR2_RX register *****************/ 6953 #define USB_ADDR2_RX_ADDR2_RX_Pos (1U) 6954 #define USB_ADDR2_RX_ADDR2_RX_Msk (0x7FFFUL << USB_ADDR2_RX_ADDR2_RX_Pos) /*!< 0x0000FFFE */ 6955 #define USB_ADDR2_RX_ADDR2_RX USB_ADDR2_RX_ADDR2_RX_Msk /*!< Reception Buffer Address 2 */ 6956 6957 /***************** Bit definition for USB_ADDR3_RX register *****************/ 6958 #define USB_ADDR3_RX_ADDR3_RX_Pos (1U) 6959 #define USB_ADDR3_RX_ADDR3_RX_Msk (0x7FFFUL << USB_ADDR3_RX_ADDR3_RX_Pos) /*!< 0x0000FFFE */ 6960 #define USB_ADDR3_RX_ADDR3_RX USB_ADDR3_RX_ADDR3_RX_Msk /*!< Reception Buffer Address 3 */ 6961 6962 /***************** Bit definition for USB_ADDR4_RX register *****************/ 6963 #define USB_ADDR4_RX_ADDR4_RX_Pos (1U) 6964 #define USB_ADDR4_RX_ADDR4_RX_Msk (0x7FFFUL << USB_ADDR4_RX_ADDR4_RX_Pos) /*!< 0x0000FFFE */ 6965 #define USB_ADDR4_RX_ADDR4_RX USB_ADDR4_RX_ADDR4_RX_Msk /*!< Reception Buffer Address 4 */ 6966 6967 /***************** Bit definition for USB_ADDR5_RX register *****************/ 6968 #define USB_ADDR5_RX_ADDR5_RX_Pos (1U) 6969 #define USB_ADDR5_RX_ADDR5_RX_Msk (0x7FFFUL << USB_ADDR5_RX_ADDR5_RX_Pos) /*!< 0x0000FFFE */ 6970 #define USB_ADDR5_RX_ADDR5_RX USB_ADDR5_RX_ADDR5_RX_Msk /*!< Reception Buffer Address 5 */ 6971 6972 /***************** Bit definition for USB_ADDR6_RX register *****************/ 6973 #define USB_ADDR6_RX_ADDR6_RX_Pos (1U) 6974 #define USB_ADDR6_RX_ADDR6_RX_Msk (0x7FFFUL << USB_ADDR6_RX_ADDR6_RX_Pos) /*!< 0x0000FFFE */ 6975 #define USB_ADDR6_RX_ADDR6_RX USB_ADDR6_RX_ADDR6_RX_Msk /*!< Reception Buffer Address 6 */ 6976 6977 /***************** Bit definition for USB_ADDR7_RX register *****************/ 6978 #define USB_ADDR7_RX_ADDR7_RX_Pos (1U) 6979 #define USB_ADDR7_RX_ADDR7_RX_Msk (0x7FFFUL << USB_ADDR7_RX_ADDR7_RX_Pos) /*!< 0x0000FFFE */ 6980 #define USB_ADDR7_RX_ADDR7_RX USB_ADDR7_RX_ADDR7_RX_Msk /*!< Reception Buffer Address 7 */ 6981 6982 /*----------------------------------------------------------------------------*/ 6983 6984 /***************** Bit definition for USB_COUNT0_RX register ****************/ 6985 #define USB_COUNT0_RX_COUNT0_RX_Pos (0U) 6986 #define USB_COUNT0_RX_COUNT0_RX_Msk (0x3FFUL << USB_COUNT0_RX_COUNT0_RX_Pos) /*!< 0x000003FF */ 6987 #define USB_COUNT0_RX_COUNT0_RX USB_COUNT0_RX_COUNT0_RX_Msk /*!< Reception Byte Count */ 6988 6989 #define USB_COUNT0_RX_NUM_BLOCK_Pos (10U) 6990 #define USB_COUNT0_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ 6991 #define USB_COUNT0_RX_NUM_BLOCK USB_COUNT0_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ 6992 #define USB_COUNT0_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ 6993 #define USB_COUNT0_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ 6994 #define USB_COUNT0_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ 6995 #define USB_COUNT0_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ 6996 #define USB_COUNT0_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ 6997 6998 #define USB_COUNT0_RX_BLSIZE_Pos (15U) 6999 #define USB_COUNT0_RX_BLSIZE_Msk (0x1UL << USB_COUNT0_RX_BLSIZE_Pos) /*!< 0x00008000 */ 7000 #define USB_COUNT0_RX_BLSIZE USB_COUNT0_RX_BLSIZE_Msk /*!< BLock SIZE */ 7001 7002 /***************** Bit definition for USB_COUNT1_RX register ****************/ 7003 #define USB_COUNT1_RX_COUNT1_RX_Pos (0U) 7004 #define USB_COUNT1_RX_COUNT1_RX_Msk (0x3FFUL << USB_COUNT1_RX_COUNT1_RX_Pos) /*!< 0x000003FF */ 7005 #define USB_COUNT1_RX_COUNT1_RX USB_COUNT1_RX_COUNT1_RX_Msk /*!< Reception Byte Count */ 7006 7007 #define USB_COUNT1_RX_NUM_BLOCK_Pos (10U) 7008 #define USB_COUNT1_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ 7009 #define USB_COUNT1_RX_NUM_BLOCK USB_COUNT1_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ 7010 #define USB_COUNT1_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ 7011 #define USB_COUNT1_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ 7012 #define USB_COUNT1_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ 7013 #define USB_COUNT1_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ 7014 #define USB_COUNT1_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ 7015 7016 #define USB_COUNT1_RX_BLSIZE_Pos (15U) 7017 #define USB_COUNT1_RX_BLSIZE_Msk (0x1UL << USB_COUNT1_RX_BLSIZE_Pos) /*!< 0x00008000 */ 7018 #define USB_COUNT1_RX_BLSIZE USB_COUNT1_RX_BLSIZE_Msk /*!< BLock SIZE */ 7019 7020 /***************** Bit definition for USB_COUNT2_RX register ****************/ 7021 #define USB_COUNT2_RX_COUNT2_RX_Pos (0U) 7022 #define USB_COUNT2_RX_COUNT2_RX_Msk (0x3FFUL << USB_COUNT2_RX_COUNT2_RX_Pos) /*!< 0x000003FF */ 7023 #define USB_COUNT2_RX_COUNT2_RX USB_COUNT2_RX_COUNT2_RX_Msk /*!< Reception Byte Count */ 7024 7025 #define USB_COUNT2_RX_NUM_BLOCK_Pos (10U) 7026 #define USB_COUNT2_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ 7027 #define USB_COUNT2_RX_NUM_BLOCK USB_COUNT2_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ 7028 #define USB_COUNT2_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ 7029 #define USB_COUNT2_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ 7030 #define USB_COUNT2_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ 7031 #define USB_COUNT2_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ 7032 #define USB_COUNT2_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ 7033 7034 #define USB_COUNT2_RX_BLSIZE_Pos (15U) 7035 #define USB_COUNT2_RX_BLSIZE_Msk (0x1UL << USB_COUNT2_RX_BLSIZE_Pos) /*!< 0x00008000 */ 7036 #define USB_COUNT2_RX_BLSIZE USB_COUNT2_RX_BLSIZE_Msk /*!< BLock SIZE */ 7037 7038 /***************** Bit definition for USB_COUNT3_RX register ****************/ 7039 #define USB_COUNT3_RX_COUNT3_RX_Pos (0U) 7040 #define USB_COUNT3_RX_COUNT3_RX_Msk (0x3FFUL << USB_COUNT3_RX_COUNT3_RX_Pos) /*!< 0x000003FF */ 7041 #define USB_COUNT3_RX_COUNT3_RX USB_COUNT3_RX_COUNT3_RX_Msk /*!< Reception Byte Count */ 7042 7043 #define USB_COUNT3_RX_NUM_BLOCK_Pos (10U) 7044 #define USB_COUNT3_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ 7045 #define USB_COUNT3_RX_NUM_BLOCK USB_COUNT3_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ 7046 #define USB_COUNT3_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ 7047 #define USB_COUNT3_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ 7048 #define USB_COUNT3_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ 7049 #define USB_COUNT3_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ 7050 #define USB_COUNT3_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ 7051 7052 #define USB_COUNT3_RX_BLSIZE_Pos (15U) 7053 #define USB_COUNT3_RX_BLSIZE_Msk (0x1UL << USB_COUNT3_RX_BLSIZE_Pos) /*!< 0x00008000 */ 7054 #define USB_COUNT3_RX_BLSIZE USB_COUNT3_RX_BLSIZE_Msk /*!< BLock SIZE */ 7055 7056 /***************** Bit definition for USB_COUNT4_RX register ****************/ 7057 #define USB_COUNT4_RX_COUNT4_RX_Pos (0U) 7058 #define USB_COUNT4_RX_COUNT4_RX_Msk (0x3FFUL << USB_COUNT4_RX_COUNT4_RX_Pos) /*!< 0x000003FF */ 7059 #define USB_COUNT4_RX_COUNT4_RX USB_COUNT4_RX_COUNT4_RX_Msk /*!< Reception Byte Count */ 7060 7061 #define USB_COUNT4_RX_NUM_BLOCK_Pos (10U) 7062 #define USB_COUNT4_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ 7063 #define USB_COUNT4_RX_NUM_BLOCK USB_COUNT4_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ 7064 #define USB_COUNT4_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ 7065 #define USB_COUNT4_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ 7066 #define USB_COUNT4_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ 7067 #define USB_COUNT4_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ 7068 #define USB_COUNT4_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ 7069 7070 #define USB_COUNT4_RX_BLSIZE_Pos (15U) 7071 #define USB_COUNT4_RX_BLSIZE_Msk (0x1UL << USB_COUNT4_RX_BLSIZE_Pos) /*!< 0x00008000 */ 7072 #define USB_COUNT4_RX_BLSIZE USB_COUNT4_RX_BLSIZE_Msk /*!< BLock SIZE */ 7073 7074 /***************** Bit definition for USB_COUNT5_RX register ****************/ 7075 #define USB_COUNT5_RX_COUNT5_RX_Pos (0U) 7076 #define USB_COUNT5_RX_COUNT5_RX_Msk (0x3FFUL << USB_COUNT5_RX_COUNT5_RX_Pos) /*!< 0x000003FF */ 7077 #define USB_COUNT5_RX_COUNT5_RX USB_COUNT5_RX_COUNT5_RX_Msk /*!< Reception Byte Count */ 7078 7079 #define USB_COUNT5_RX_NUM_BLOCK_Pos (10U) 7080 #define USB_COUNT5_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ 7081 #define USB_COUNT5_RX_NUM_BLOCK USB_COUNT5_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ 7082 #define USB_COUNT5_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ 7083 #define USB_COUNT5_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ 7084 #define USB_COUNT5_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ 7085 #define USB_COUNT5_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ 7086 #define USB_COUNT5_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ 7087 7088 #define USB_COUNT5_RX_BLSIZE_Pos (15U) 7089 #define USB_COUNT5_RX_BLSIZE_Msk (0x1UL << USB_COUNT5_RX_BLSIZE_Pos) /*!< 0x00008000 */ 7090 #define USB_COUNT5_RX_BLSIZE USB_COUNT5_RX_BLSIZE_Msk /*!< BLock SIZE */ 7091 7092 /***************** Bit definition for USB_COUNT6_RX register ****************/ 7093 #define USB_COUNT6_RX_COUNT6_RX_Pos (0U) 7094 #define USB_COUNT6_RX_COUNT6_RX_Msk (0x3FFUL << USB_COUNT6_RX_COUNT6_RX_Pos) /*!< 0x000003FF */ 7095 #define USB_COUNT6_RX_COUNT6_RX USB_COUNT6_RX_COUNT6_RX_Msk /*!< Reception Byte Count */ 7096 7097 #define USB_COUNT6_RX_NUM_BLOCK_Pos (10U) 7098 #define USB_COUNT6_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ 7099 #define USB_COUNT6_RX_NUM_BLOCK USB_COUNT6_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ 7100 #define USB_COUNT6_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ 7101 #define USB_COUNT6_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ 7102 #define USB_COUNT6_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ 7103 #define USB_COUNT6_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ 7104 #define USB_COUNT6_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ 7105 7106 #define USB_COUNT6_RX_BLSIZE_Pos (15U) 7107 #define USB_COUNT6_RX_BLSIZE_Msk (0x1UL << USB_COUNT6_RX_BLSIZE_Pos) /*!< 0x00008000 */ 7108 #define USB_COUNT6_RX_BLSIZE USB_COUNT6_RX_BLSIZE_Msk /*!< BLock SIZE */ 7109 7110 /***************** Bit definition for USB_COUNT7_RX register ****************/ 7111 #define USB_COUNT7_RX_COUNT7_RX_Pos (0U) 7112 #define USB_COUNT7_RX_COUNT7_RX_Msk (0x3FFUL << USB_COUNT7_RX_COUNT7_RX_Pos) /*!< 0x000003FF */ 7113 #define USB_COUNT7_RX_COUNT7_RX USB_COUNT7_RX_COUNT7_RX_Msk /*!< Reception Byte Count */ 7114 7115 #define USB_COUNT7_RX_NUM_BLOCK_Pos (10U) 7116 #define USB_COUNT7_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ 7117 #define USB_COUNT7_RX_NUM_BLOCK USB_COUNT7_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ 7118 #define USB_COUNT7_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ 7119 #define USB_COUNT7_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ 7120 #define USB_COUNT7_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ 7121 #define USB_COUNT7_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ 7122 #define USB_COUNT7_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ 7123 7124 #define USB_COUNT7_RX_BLSIZE_Pos (15U) 7125 #define USB_COUNT7_RX_BLSIZE_Msk (0x1UL << USB_COUNT7_RX_BLSIZE_Pos) /*!< 0x00008000 */ 7126 #define USB_COUNT7_RX_BLSIZE USB_COUNT7_RX_BLSIZE_Msk /*!< BLock SIZE */ 7127 7128 /*----------------------------------------------------------------------------*/ 7129 7130 /**************** Bit definition for USB_COUNT0_RX_0 register ***************/ 7131 #define USB_COUNT0_RX_0_COUNT0_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */ 7132 7133 #define USB_COUNT0_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ 7134 #define USB_COUNT0_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */ 7135 #define USB_COUNT0_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */ 7136 #define USB_COUNT0_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */ 7137 #define USB_COUNT0_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */ 7138 #define USB_COUNT0_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */ 7139 7140 #define USB_COUNT0_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */ 7141 7142 /**************** Bit definition for USB_COUNT0_RX_1 register ***************/ 7143 #define USB_COUNT0_RX_1_COUNT0_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */ 7144 7145 #define USB_COUNT0_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ 7146 #define USB_COUNT0_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 1 */ 7147 #define USB_COUNT0_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */ 7148 #define USB_COUNT0_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */ 7149 #define USB_COUNT0_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */ 7150 #define USB_COUNT0_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */ 7151 7152 #define USB_COUNT0_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */ 7153 7154 /**************** Bit definition for USB_COUNT1_RX_0 register ***************/ 7155 #define USB_COUNT1_RX_0_COUNT1_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */ 7156 7157 #define USB_COUNT1_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ 7158 #define USB_COUNT1_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */ 7159 #define USB_COUNT1_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */ 7160 #define USB_COUNT1_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */ 7161 #define USB_COUNT1_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */ 7162 #define USB_COUNT1_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */ 7163 7164 #define USB_COUNT1_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */ 7165 7166 /**************** Bit definition for USB_COUNT1_RX_1 register ***************/ 7167 #define USB_COUNT1_RX_1_COUNT1_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */ 7168 7169 #define USB_COUNT1_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ 7170 #define USB_COUNT1_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */ 7171 #define USB_COUNT1_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */ 7172 #define USB_COUNT1_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */ 7173 #define USB_COUNT1_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */ 7174 #define USB_COUNT1_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */ 7175 7176 #define USB_COUNT1_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */ 7177 7178 /**************** Bit definition for USB_COUNT2_RX_0 register ***************/ 7179 #define USB_COUNT2_RX_0_COUNT2_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */ 7180 7181 #define USB_COUNT2_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ 7182 #define USB_COUNT2_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */ 7183 #define USB_COUNT2_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */ 7184 #define USB_COUNT2_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */ 7185 #define USB_COUNT2_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */ 7186 #define USB_COUNT2_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */ 7187 7188 #define USB_COUNT2_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */ 7189 7190 /**************** Bit definition for USB_COUNT2_RX_1 register ***************/ 7191 #define USB_COUNT2_RX_1_COUNT2_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */ 7192 7193 #define USB_COUNT2_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ 7194 #define USB_COUNT2_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */ 7195 #define USB_COUNT2_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */ 7196 #define USB_COUNT2_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */ 7197 #define USB_COUNT2_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */ 7198 #define USB_COUNT2_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */ 7199 7200 #define USB_COUNT2_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */ 7201 7202 /**************** Bit definition for USB_COUNT3_RX_0 register ***************/ 7203 #define USB_COUNT3_RX_0_COUNT3_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */ 7204 7205 #define USB_COUNT3_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ 7206 #define USB_COUNT3_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */ 7207 #define USB_COUNT3_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */ 7208 #define USB_COUNT3_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */ 7209 #define USB_COUNT3_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */ 7210 #define USB_COUNT3_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */ 7211 7212 #define USB_COUNT3_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */ 7213 7214 /**************** Bit definition for USB_COUNT3_RX_1 register ***************/ 7215 #define USB_COUNT3_RX_1_COUNT3_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */ 7216 7217 #define USB_COUNT3_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ 7218 #define USB_COUNT3_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */ 7219 #define USB_COUNT3_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */ 7220 #define USB_COUNT3_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */ 7221 #define USB_COUNT3_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */ 7222 #define USB_COUNT3_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */ 7223 7224 #define USB_COUNT3_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */ 7225 7226 /**************** Bit definition for USB_COUNT4_RX_0 register ***************/ 7227 #define USB_COUNT4_RX_0_COUNT4_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */ 7228 7229 #define USB_COUNT4_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ 7230 #define USB_COUNT4_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */ 7231 #define USB_COUNT4_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */ 7232 #define USB_COUNT4_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */ 7233 #define USB_COUNT4_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */ 7234 #define USB_COUNT4_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */ 7235 7236 #define USB_COUNT4_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */ 7237 7238 /**************** Bit definition for USB_COUNT4_RX_1 register ***************/ 7239 #define USB_COUNT4_RX_1_COUNT4_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */ 7240 7241 #define USB_COUNT4_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ 7242 #define USB_COUNT4_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */ 7243 #define USB_COUNT4_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */ 7244 #define USB_COUNT4_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */ 7245 #define USB_COUNT4_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */ 7246 #define USB_COUNT4_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */ 7247 7248 #define USB_COUNT4_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */ 7249 7250 /**************** Bit definition for USB_COUNT5_RX_0 register ***************/ 7251 #define USB_COUNT5_RX_0_COUNT5_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */ 7252 7253 #define USB_COUNT5_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ 7254 #define USB_COUNT5_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */ 7255 #define USB_COUNT5_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */ 7256 #define USB_COUNT5_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */ 7257 #define USB_COUNT5_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */ 7258 #define USB_COUNT5_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */ 7259 7260 #define USB_COUNT5_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */ 7261 7262 /**************** Bit definition for USB_COUNT5_RX_1 register ***************/ 7263 #define USB_COUNT5_RX_1_COUNT5_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */ 7264 7265 #define USB_COUNT5_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ 7266 #define USB_COUNT5_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */ 7267 #define USB_COUNT5_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */ 7268 #define USB_COUNT5_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */ 7269 #define USB_COUNT5_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */ 7270 #define USB_COUNT5_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */ 7271 7272 #define USB_COUNT5_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */ 7273 7274 /*************** Bit definition for USB_COUNT6_RX_0 register ***************/ 7275 #define USB_COUNT6_RX_0_COUNT6_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */ 7276 7277 #define USB_COUNT6_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ 7278 #define USB_COUNT6_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */ 7279 #define USB_COUNT6_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */ 7280 #define USB_COUNT6_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */ 7281 #define USB_COUNT6_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */ 7282 #define USB_COUNT6_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */ 7283 7284 #define USB_COUNT6_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */ 7285 7286 /**************** Bit definition for USB_COUNT6_RX_1 register ***************/ 7287 #define USB_COUNT6_RX_1_COUNT6_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */ 7288 7289 #define USB_COUNT6_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ 7290 #define USB_COUNT6_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */ 7291 #define USB_COUNT6_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */ 7292 #define USB_COUNT6_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */ 7293 #define USB_COUNT6_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */ 7294 #define USB_COUNT6_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */ 7295 7296 #define USB_COUNT6_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */ 7297 7298 /*************** Bit definition for USB_COUNT7_RX_0 register ****************/ 7299 #define USB_COUNT7_RX_0_COUNT7_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */ 7300 7301 #define USB_COUNT7_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ 7302 #define USB_COUNT7_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */ 7303 #define USB_COUNT7_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */ 7304 #define USB_COUNT7_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */ 7305 #define USB_COUNT7_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */ 7306 #define USB_COUNT7_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */ 7307 7308 #define USB_COUNT7_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */ 7309 7310 /*************** Bit definition for USB_COUNT7_RX_1 register ****************/ 7311 #define USB_COUNT7_RX_1_COUNT7_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */ 7312 7313 #define USB_COUNT7_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ 7314 #define USB_COUNT7_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */ 7315 #define USB_COUNT7_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */ 7316 #define USB_COUNT7_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */ 7317 #define USB_COUNT7_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */ 7318 #define USB_COUNT7_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */ 7319 7320 #define USB_COUNT7_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */ 7321 7322 /******************************************************************************/ 7323 /* */ 7324 /* Window WATCHDOG (WWDG) */ 7325 /* */ 7326 /******************************************************************************/ 7327 7328 /******************* Bit definition for WWDG_CR register ********************/ 7329 #define WWDG_CR_T_Pos (0U) 7330 #define WWDG_CR_T_Msk (0x7FUL << WWDG_CR_T_Pos) /*!< 0x0000007F */ 7331 #define WWDG_CR_T WWDG_CR_T_Msk /*!< T[6:0] bits (7-Bit counter (MSB to LSB)) */ 7332 #define WWDG_CR_T_0 (0x01UL << WWDG_CR_T_Pos) /*!< 0x00000001 */ 7333 #define WWDG_CR_T_1 (0x02UL << WWDG_CR_T_Pos) /*!< 0x00000002 */ 7334 #define WWDG_CR_T_2 (0x04UL << WWDG_CR_T_Pos) /*!< 0x00000004 */ 7335 #define WWDG_CR_T_3 (0x08UL << WWDG_CR_T_Pos) /*!< 0x00000008 */ 7336 #define WWDG_CR_T_4 (0x10UL << WWDG_CR_T_Pos) /*!< 0x00000010 */ 7337 #define WWDG_CR_T_5 (0x20UL << WWDG_CR_T_Pos) /*!< 0x00000020 */ 7338 #define WWDG_CR_T_6 (0x40UL << WWDG_CR_T_Pos) /*!< 0x00000040 */ 7339 7340 /* Legacy defines */ 7341 #define WWDG_CR_T0 WWDG_CR_T_0 7342 #define WWDG_CR_T1 WWDG_CR_T_1 7343 #define WWDG_CR_T2 WWDG_CR_T_2 7344 #define WWDG_CR_T3 WWDG_CR_T_3 7345 #define WWDG_CR_T4 WWDG_CR_T_4 7346 #define WWDG_CR_T5 WWDG_CR_T_5 7347 #define WWDG_CR_T6 WWDG_CR_T_6 7348 7349 #define WWDG_CR_WDGA_Pos (7U) 7350 #define WWDG_CR_WDGA_Msk (0x1UL << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */ 7351 #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!< Activation bit */ 7352 7353 /******************* Bit definition for WWDG_CFR register *******************/ 7354 #define WWDG_CFR_W_Pos (0U) 7355 #define WWDG_CFR_W_Msk (0x7FUL << WWDG_CFR_W_Pos) /*!< 0x0000007F */ 7356 #define WWDG_CFR_W WWDG_CFR_W_Msk /*!< W[6:0] bits (7-bit window value) */ 7357 #define WWDG_CFR_W_0 (0x01UL << WWDG_CFR_W_Pos) /*!< 0x00000001 */ 7358 #define WWDG_CFR_W_1 (0x02UL << WWDG_CFR_W_Pos) /*!< 0x00000002 */ 7359 #define WWDG_CFR_W_2 (0x04UL << WWDG_CFR_W_Pos) /*!< 0x00000004 */ 7360 #define WWDG_CFR_W_3 (0x08UL << WWDG_CFR_W_Pos) /*!< 0x00000008 */ 7361 #define WWDG_CFR_W_4 (0x10UL << WWDG_CFR_W_Pos) /*!< 0x00000010 */ 7362 #define WWDG_CFR_W_5 (0x20UL << WWDG_CFR_W_Pos) /*!< 0x00000020 */ 7363 #define WWDG_CFR_W_6 (0x40UL << WWDG_CFR_W_Pos) /*!< 0x00000040 */ 7364 7365 /* Legacy defines */ 7366 #define WWDG_CFR_W0 WWDG_CFR_W_0 7367 #define WWDG_CFR_W1 WWDG_CFR_W_1 7368 #define WWDG_CFR_W2 WWDG_CFR_W_2 7369 #define WWDG_CFR_W3 WWDG_CFR_W_3 7370 #define WWDG_CFR_W4 WWDG_CFR_W_4 7371 #define WWDG_CFR_W5 WWDG_CFR_W_5 7372 #define WWDG_CFR_W6 WWDG_CFR_W_6 7373 7374 #define WWDG_CFR_WDGTB_Pos (7U) 7375 #define WWDG_CFR_WDGTB_Msk (0x3UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000180 */ 7376 #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!< WDGTB[1:0] bits (Timer Base) */ 7377 #define WWDG_CFR_WDGTB_0 (0x1UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000080 */ 7378 #define WWDG_CFR_WDGTB_1 (0x2UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000100 */ 7379 7380 /* Legacy defines */ 7381 #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0 7382 #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1 7383 7384 #define WWDG_CFR_EWI_Pos (9U) 7385 #define WWDG_CFR_EWI_Msk (0x1UL << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */ 7386 #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!< Early Wakeup Interrupt */ 7387 7388 /******************* Bit definition for WWDG_SR register ********************/ 7389 #define WWDG_SR_EWIF_Pos (0U) 7390 #define WWDG_SR_EWIF_Msk (0x1UL << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */ 7391 #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!< Early Wakeup Interrupt Flag */ 7392 7393 /** 7394 * @} 7395 */ 7396 /** @addtogroup Exported_macro 7397 * @{ 7398 */ 7399 7400 /****************************** ADC Instances *********************************/ 7401 #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1) 7402 7403 #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON) 7404 7405 /******************************** COMP Instances ******************************/ 7406 #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \ 7407 ((INSTANCE) == COMP2)) 7408 7409 #define IS_COMP_COMMON_INSTANCE(COMMON_INSTANCE) ((COMMON_INSTANCE) == COMP12_COMMON) 7410 7411 /****************************** CRC Instances *********************************/ 7412 #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC) 7413 7414 /****************************** DAC Instances *********************************/ 7415 #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC) 7416 7417 /****************************** DMA Instances *********************************/ 7418 #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \ 7419 ((INSTANCE) == DMA1_Channel2) || \ 7420 ((INSTANCE) == DMA1_Channel3) || \ 7421 ((INSTANCE) == DMA1_Channel4) || \ 7422 ((INSTANCE) == DMA1_Channel5) || \ 7423 ((INSTANCE) == DMA1_Channel6) || \ 7424 ((INSTANCE) == DMA1_Channel7)) 7425 7426 /******************************* GPIO Instances *******************************/ 7427 #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \ 7428 ((INSTANCE) == GPIOB) || \ 7429 ((INSTANCE) == GPIOC) || \ 7430 ((INSTANCE) == GPIOD) || \ 7431 ((INSTANCE) == GPIOH)) 7432 7433 /**************************** GPIO Alternate Function Instances ***************/ 7434 #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE) 7435 7436 /**************************** GPIO Lock Instances *****************************/ 7437 /* On L1, all GPIO Bank support the Lock mechanism */ 7438 #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE) 7439 7440 /******************************** I2C Instances *******************************/ 7441 #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \ 7442 ((INSTANCE) == I2C2)) 7443 7444 /****************************** SMBUS Instances *******************************/ 7445 #define IS_SMBUS_ALL_INSTANCE(INSTANCE) IS_I2C_ALL_INSTANCE(INSTANCE) 7446 7447 /****************************** IWDG Instances ********************************/ 7448 #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG) 7449 7450 /****************************** RTC Instances *********************************/ 7451 #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC) 7452 7453 /******************************** SPI Instances *******************************/ 7454 #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \ 7455 ((INSTANCE) == SPI2)) 7456 7457 /****************************** TIM Instances *********************************/ 7458 7459 #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ 7460 ((INSTANCE) == TIM3) || \ 7461 ((INSTANCE) == TIM4) || \ 7462 ((INSTANCE) == TIM6) || \ 7463 ((INSTANCE) == TIM7) || \ 7464 ((INSTANCE) == TIM9) || \ 7465 ((INSTANCE) == TIM10) || \ 7466 ((INSTANCE) == TIM11)) 7467 7468 #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ 7469 ((INSTANCE) == TIM3) || \ 7470 ((INSTANCE) == TIM4) || \ 7471 ((INSTANCE) == TIM9) || \ 7472 ((INSTANCE) == TIM10) || \ 7473 ((INSTANCE) == TIM11)) 7474 7475 #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ 7476 ((INSTANCE) == TIM3) || \ 7477 ((INSTANCE) == TIM4) || \ 7478 ((INSTANCE) == TIM9)) 7479 7480 #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ 7481 ((INSTANCE) == TIM3) || \ 7482 ((INSTANCE) == TIM4)) 7483 7484 #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ 7485 ((INSTANCE) == TIM3) || \ 7486 ((INSTANCE) == TIM4)) 7487 7488 #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ 7489 ((INSTANCE) == TIM3) || \ 7490 ((INSTANCE) == TIM4) || \ 7491 ((INSTANCE) == TIM9)) 7492 7493 #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ 7494 ((INSTANCE) == TIM3) || \ 7495 ((INSTANCE) == TIM4) || \ 7496 ((INSTANCE) == TIM9) || \ 7497 ((INSTANCE) == TIM10) || \ 7498 ((INSTANCE) == TIM11)) 7499 7500 #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ 7501 ((INSTANCE) == TIM3) || \ 7502 ((INSTANCE) == TIM4) || \ 7503 ((INSTANCE) == TIM9)) 7504 7505 #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ 7506 ((INSTANCE) == TIM3) || \ 7507 ((INSTANCE) == TIM4) || \ 7508 ((INSTANCE) == TIM9)) 7509 7510 #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ 7511 ((INSTANCE) == TIM3) || \ 7512 ((INSTANCE) == TIM4)) 7513 7514 #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ 7515 ((INSTANCE) == TIM3) || \ 7516 ((INSTANCE) == TIM4)) 7517 7518 #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ 7519 ((INSTANCE) == TIM3) || \ 7520 ((INSTANCE) == TIM4) || \ 7521 ((INSTANCE) == TIM6) || \ 7522 ((INSTANCE) == TIM7) || \ 7523 ((INSTANCE) == TIM9)) 7524 7525 #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ 7526 ((INSTANCE) == TIM3) || \ 7527 ((INSTANCE) == TIM4) || \ 7528 ((INSTANCE) == TIM9)) 7529 7530 #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) (0) 7531 7532 #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ 7533 ((INSTANCE) == TIM3) || \ 7534 ((INSTANCE) == TIM4)) 7535 7536 #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \ 7537 ((((INSTANCE) == TIM2) && \ 7538 (((CHANNEL) == TIM_CHANNEL_1) || \ 7539 ((CHANNEL) == TIM_CHANNEL_2) || \ 7540 ((CHANNEL) == TIM_CHANNEL_3) || \ 7541 ((CHANNEL) == TIM_CHANNEL_4))) \ 7542 || \ 7543 (((INSTANCE) == TIM3) && \ 7544 (((CHANNEL) == TIM_CHANNEL_1) || \ 7545 ((CHANNEL) == TIM_CHANNEL_2) || \ 7546 ((CHANNEL) == TIM_CHANNEL_3) || \ 7547 ((CHANNEL) == TIM_CHANNEL_4))) \ 7548 || \ 7549 (((INSTANCE) == TIM4) && \ 7550 (((CHANNEL) == TIM_CHANNEL_1) || \ 7551 ((CHANNEL) == TIM_CHANNEL_2) || \ 7552 ((CHANNEL) == TIM_CHANNEL_3) || \ 7553 ((CHANNEL) == TIM_CHANNEL_4))) \ 7554 || \ 7555 (((INSTANCE) == TIM9) && \ 7556 (((CHANNEL) == TIM_CHANNEL_1) || \ 7557 ((CHANNEL) == TIM_CHANNEL_2))) \ 7558 || \ 7559 (((INSTANCE) == TIM10) && \ 7560 (((CHANNEL) == TIM_CHANNEL_1))) \ 7561 || \ 7562 (((INSTANCE) == TIM11) && \ 7563 (((CHANNEL) == TIM_CHANNEL_1)))) 7564 7565 #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ 7566 ((INSTANCE) == TIM3) || \ 7567 ((INSTANCE) == TIM4) || \ 7568 ((INSTANCE) == TIM9) || \ 7569 ((INSTANCE) == TIM10) || \ 7570 ((INSTANCE) == TIM11)) 7571 7572 #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ 7573 ((INSTANCE) == TIM3) || \ 7574 ((INSTANCE) == TIM4) || \ 7575 ((INSTANCE) == TIM6) || \ 7576 ((INSTANCE) == TIM7)) 7577 7578 #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ 7579 ((INSTANCE) == TIM3) || \ 7580 ((INSTANCE) == TIM4)) 7581 7582 #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ 7583 ((INSTANCE) == TIM3) || \ 7584 ((INSTANCE) == TIM4)) 7585 7586 #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ 7587 ((INSTANCE) == TIM3) || \ 7588 ((INSTANCE) == TIM4)) 7589 7590 #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM9) || \ 7591 ((INSTANCE) == TIM10) || \ 7592 ((INSTANCE) == TIM11)) 7593 7594 /******************** USART Instances : Synchronous mode **********************/ 7595 #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 7596 ((INSTANCE) == USART2) || \ 7597 ((INSTANCE) == USART3)) 7598 7599 /******************** UART Instances : Asynchronous mode **********************/ 7600 #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 7601 ((INSTANCE) == USART2) || \ 7602 ((INSTANCE) == USART3)) 7603 7604 /******************** UART Instances : Half-Duplex mode **********************/ 7605 #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 7606 ((INSTANCE) == USART2) || \ 7607 ((INSTANCE) == USART3)) 7608 7609 /******************** UART Instances : LIN mode **********************/ 7610 #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 7611 ((INSTANCE) == USART2) || \ 7612 ((INSTANCE) == USART3)) 7613 7614 /****************** UART Instances : Hardware Flow control ********************/ 7615 #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 7616 ((INSTANCE) == USART2) || \ 7617 ((INSTANCE) == USART3)) 7618 7619 /********************* UART Instances : Smard card mode ***********************/ 7620 #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 7621 ((INSTANCE) == USART2) || \ 7622 ((INSTANCE) == USART3)) 7623 7624 /*********************** UART Instances : IRDA mode ***************************/ 7625 #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 7626 ((INSTANCE) == USART2) || \ 7627 ((INSTANCE) == USART3)) 7628 7629 /***************** UART Instances : Multi-Processor mode **********************/ 7630 #define IS_UART_MULTIPROCESSOR_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 7631 ((INSTANCE) == USART2) || \ 7632 ((INSTANCE) == USART3)) 7633 7634 /****************************** WWDG Instances ********************************/ 7635 #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG) 7636 7637 7638 /****************************** LCD Instances ********************************/ 7639 #define IS_LCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == LCD) 7640 7641 /****************************** USB Instances ********************************/ 7642 #define IS_USB_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB) 7643 #define IS_PCD_ALL_INSTANCE IS_USB_ALL_INSTANCE 7644 7645 /** 7646 * @} 7647 */ 7648 7649 /******************************************************************************/ 7650 /* For a painless codes migration between the STM32L1xx device product */ 7651 /* lines, the aliases defined below are put in place to overcome the */ 7652 /* differences in the interrupt handlers and IRQn definitions. */ 7653 /* No need to update developed interrupt code when moving across */ 7654 /* product lines within the same STM32L1 Family */ 7655 /******************************************************************************/ 7656 7657 /* Aliases for __IRQn */ 7658 7659 /* Aliases for __IRQHandler */ 7660 7661 /** 7662 * @} 7663 */ 7664 7665 /** 7666 * @} 7667 */ 7668 7669 #ifdef __cplusplus 7670 } 7671 #endif /* __cplusplus */ 7672 7673 #endif /* __STM32L100xB_H */ 7674 7675 7676 7677