1 /**
2   ******************************************************************************
3   * @file    stm32f378xx.h
4   * @author  MCD Application Team
5   * @brief   CMSIS STM32F378xx Devices Peripheral Access Layer Header File.
6   *
7   *          This file contains:
8   *           - Data structures and the address mapping for all peripherals
9   *           - Peripheral's registers declarations and bits definition
10   *           - Macros to access peripheral's registers hardware
11   *
12   ******************************************************************************
13   * @attention
14   *
15   * Copyright (c) 2016 STMicroelectronics.
16   * All rights reserved.
17   *
18   * This software is licensed under terms that can be found in the LICENSE file
19   * in the root directory of this software component.
20   * If no LICENSE file comes with this software, it is provided AS-IS.
21   *
22   ******************************************************************************
23   */
24 
25 /** @addtogroup CMSIS_Device
26   * @{
27   */
28 
29 /** @addtogroup stm32f378xx
30   * @{
31   */
32 
33 #ifndef __STM32F378xx_H
34 #define __STM32F378xx_H
35 
36 #ifdef __cplusplus
37  extern "C" {
38 #endif /* __cplusplus */
39 
40 /** @addtogroup Configuration_section_for_CMSIS
41   * @{
42   */
43 
44 /**
45  * @brief Configuration of the Cortex-M4 Processor and Core Peripherals
46  */
47 #define __CM4_REV                 0x0001U  /*!< Core revision r0p1                            */
48 #define __MPU_PRESENT             1U       /*!< STM32F378xx devices provide an MPU */
49 #define __NVIC_PRIO_BITS          4U       /*!< STM32F378xx devices use 4 Bits for the Priority Levels */
50 #define __Vendor_SysTickConfig    0U       /*!< Set to 1 if different SysTick Config is used */
51 #define __FPU_PRESENT             1U       /*!< STM32F378xx devices provide an FPU */
52 
53 /**
54   * @}
55   */
56 
57 /** @addtogroup Peripheral_interrupt_number_definition
58   * @{
59   */
60 
61 /**
62  * @brief STM32F378xx devices Interrupt Number Definition, according to the selected device
63  *        in @ref Library_configuration_section
64  */
65 typedef enum
66 {
67 /******  Cortex-M4 Processor Exceptions Numbers ****************************************************************/
68   NonMaskableInt_IRQn         = -14,    /*!< 2 Non Maskable Interrupt                                          */
69   HardFault_IRQn              = -13,    /*!< 3 Cortex-M4 Hard Fault Interrupt                                  */
70   MemoryManagement_IRQn       = -12,    /*!< 4 Cortex-M4 Memory Management Interrupt                           */
71   BusFault_IRQn               = -11,    /*!< 5 Cortex-M4 Bus Fault Interrupt                                   */
72   UsageFault_IRQn             = -10,    /*!< 6 Cortex-M4 Usage Fault Interrupt                                 */
73   SVCall_IRQn                 = -5,     /*!< 11 Cortex-M4 SV Call Interrupt                                    */
74   DebugMonitor_IRQn           = -4,     /*!< 12 Cortex-M4 Debug Monitor Interrupt                              */
75   PendSV_IRQn                 = -2,     /*!< 14 Cortex-M4 Pend SV Interrupt                                    */
76   SysTick_IRQn                = -1,     /*!< 15 Cortex-M4 System Tick Interrupt                                */
77 /******  STM32 specific Interrupt Numbers **********************************************************************/
78   WWDG_IRQn                   = 0,      /*!< Window WatchDog Interrupt                                         */
79   TAMP_STAMP_IRQn             = 2,      /*!< Tamper and TimeStamp interrupts through the EXTI line 19          */
80   RTC_WKUP_IRQn               = 3,      /*!< RTC Wakeup interrupt through the EXTI line 20                     */
81   FLASH_IRQn                  = 4,      /*!< FLASH global Interrupt                                            */
82   RCC_IRQn                    = 5,      /*!< RCC global Interrupt                                              */
83   EXTI0_IRQn                  = 6,      /*!< EXTI Line0 Interrupt                                              */
84   EXTI1_IRQn                  = 7,      /*!< EXTI Line1 Interrupt                                              */
85   EXTI2_TSC_IRQn              = 8,      /*!< EXTI Line2 Interrupt and Touch Sense Controller Interrupt         */
86   EXTI3_IRQn                  = 9,      /*!< EXTI Line3 Interrupt                                              */
87   EXTI4_IRQn                  = 10,     /*!< EXTI Line4 Interrupt                                              */
88   DMA1_Channel1_IRQn          = 11,     /*!< DMA1 Channel 1 Interrupt                                          */
89   DMA1_Channel2_IRQn          = 12,     /*!< DMA1 Channel 2 Interrupt                                          */
90   DMA1_Channel3_IRQn          = 13,     /*!< DMA1 Channel 3 Interrupt                                          */
91   DMA1_Channel4_IRQn          = 14,     /*!< DMA1 Channel 4 Interrupt                                          */
92   DMA1_Channel5_IRQn          = 15,     /*!< DMA1 Channel 5 Interrupt                                          */
93   DMA1_Channel6_IRQn          = 16,     /*!< DMA1 Channel 6 Interrupt                                          */
94   DMA1_Channel7_IRQn          = 17,     /*!< DMA1 Channel 7 Interrupt                                          */
95   ADC1_IRQn                   = 18,     /*!< ADC1 Interrupts                                                   */
96   CAN_TX_IRQn                 = 19,     /*!< CAN TX Interrupt                                                  */
97   CAN_RX0_IRQn                = 20,     /*!< CAN RX0 Interrupt                                                 */
98   CAN_RX1_IRQn                = 21,     /*!< CAN RX1 Interrupt                                                 */
99   CAN_SCE_IRQn                = 22,     /*!< CAN SCE Interrupt                                                 */
100   EXTI9_5_IRQn                = 23,     /*!< External Line[9:5] Interrupts                                     */
101   TIM15_IRQn                  = 24,     /*!< TIM15 global Interrupt                                            */
102   TIM16_IRQn                  = 25,     /*!< TIM16 global Interrupt                                            */
103   TIM17_IRQn                  = 26,     /*!< TIM17 global Interrupt                                            */
104   TIM18_DAC2_IRQn             = 27,     /*!< TIM18 global Interrupt and DAC2 underrun Interrupt                */
105   TIM2_IRQn                   = 28,     /*!< TIM2 global Interrupt                                             */
106   TIM3_IRQn                   = 29,     /*!< TIM3 global Interrupt                                             */
107   TIM4_IRQn                   = 30,     /*!< TIM4 global Interrupt                                             */
108   I2C1_EV_IRQn                = 31,     /*!< I2C1 Event Interrupt & EXTI Line23 Interrupt (I2C1 wakeup)        */
109   I2C1_ER_IRQn                = 32,     /*!< I2C1 Error Interrupt                                              */
110   I2C2_EV_IRQn                = 33,     /*!< I2C2 Event Interrupt & EXTI Line24 Interrupt (I2C2 wakeup)        */
111   I2C2_ER_IRQn                = 34,     /*!< I2C2 Error Interrupt                                              */
112   SPI1_IRQn                   = 35,     /*!< SPI1 global Interrupt                                             */
113   SPI2_IRQn                   = 36,     /*!< SPI2 global Interrupt                                             */
114   USART1_IRQn                 = 37,     /*!< USART1 global Interrupt & EXTI Line25 Interrupt (USART1 wakeup)   */
115   USART2_IRQn                 = 38,     /*!< USART2 global Interrupt & EXTI Line26 Interrupt (USART2 wakeup)   */
116   USART3_IRQn                 = 39,     /*!< USART3 global Interrupt & EXTI Line28 Interrupt (USART3 wakeup)   */
117   EXTI15_10_IRQn              = 40,     /*!< External Line[15:10] Interrupts                                   */
118   RTC_Alarm_IRQn              = 41,     /*!< RTC Alarm (A and B) through EXTI Line 17 Interrupt                 */
119   CEC_IRQn                    = 42,     /*!< CEC Interrupt & EXTI Line27 Interrupt (CEC wakeup)                */
120   TIM12_IRQn                  = 43,     /*!< TIM12 global interrupt                                            */
121   TIM13_IRQn                  = 44,     /*!< TIM13 global interrupt                                            */
122   TIM14_IRQn                  = 45,     /*!< TIM14 global interrupt                                            */
123   TIM5_IRQn                   = 50,     /*!< TIM5 global Interrupt                                             */
124   SPI3_IRQn                   = 51,     /*!< SPI3 global Interrupt                                             */
125   TIM6_DAC1_IRQn              = 54,     /*!< TIM6 global and DAC1 underrun error Interrupts*/
126   TIM7_IRQn                   = 55,     /*!< TIM7 global Interrupt                                             */
127   DMA2_Channel1_IRQn          = 56,     /*!< DMA2 Channel 1 global Interrupt                                   */
128   DMA2_Channel2_IRQn          = 57,     /*!< DMA2 Channel 2 global Interrupt                                   */
129   DMA2_Channel3_IRQn          = 58,     /*!< DMA2 Channel 3 global Interrupt                                   */
130   DMA2_Channel4_IRQn          = 59,     /*!< DMA2 Channel 4 global Interrupt                                   */
131   DMA2_Channel5_IRQn          = 60,     /*!< DMA2 Channel 5 global Interrupt                                   */
132   SDADC1_IRQn                 = 61,     /*!< ADC Sigma Delta 1 global Interrupt                                */
133   SDADC2_IRQn                 = 62,     /*!< ADC Sigma Delta 2 global Interrupt                                */
134   SDADC3_IRQn                 = 63,     /*!< ADC Sigma Delta 1 global Interrupt                                */
135   COMP_IRQn                   = 64,     /*!< COMP1 and COMP2 global Interrupt                                  */
136   TIM19_IRQn                  = 78,     /*!< TIM19 global Interrupt                                            */
137   FPU_IRQn                    = 81,      /*!< Floating point Interrupt                                          */
138 } IRQn_Type;
139 
140 /**
141   * @}
142   */
143 
144 #include "core_cm4.h"            /* Cortex-M4 processor and core peripherals */
145 #include "system_stm32f3xx.h"    /* STM32F3xx System Header */
146 #include <stdint.h>
147 
148 /** @addtogroup Peripheral_registers_structures
149   * @{
150   */
151 
152 /**
153   * @brief Analog to Digital Converter
154   */
155 
156 typedef struct
157 {
158   __IO uint32_t SR;    /*!< ADC status register,                         Address offset: 0x00 */
159   __IO uint32_t CR1;   /*!< ADC control register 1,                      Address offset: 0x04 */
160   __IO uint32_t CR2;   /*!< ADC control register 2,                      Address offset: 0x08 */
161   __IO uint32_t SMPR1; /*!< ADC sample time register 1,                  Address offset: 0x0C */
162   __IO uint32_t SMPR2; /*!< ADC sample time register 2,                  Address offset: 0x10 */
163   __IO uint32_t JOFR1; /*!< ADC injected channel data offset register 1, Address offset: 0x14 */
164   __IO uint32_t JOFR2; /*!< ADC injected channel data offset register 2, Address offset: 0x18 */
165   __IO uint32_t JOFR3; /*!< ADC injected channel data offset register 3, Address offset: 0x1C */
166   __IO uint32_t JOFR4; /*!< ADC injected channel data offset register 4, Address offset: 0x20 */
167   __IO uint32_t HTR;   /*!< ADC watchdog higher threshold register,      Address offset: 0x24 */
168   __IO uint32_t LTR;   /*!< ADC watchdog lower threshold register,       Address offset: 0x28 */
169   __IO uint32_t SQR1;  /*!< ADC regular sequence register 1,             Address offset: 0x2C */
170   __IO uint32_t SQR2;  /*!< ADC regular sequence register 2,             Address offset: 0x30 */
171   __IO uint32_t SQR3;  /*!< ADC regular sequence register 3,             Address offset: 0x34 */
172   __IO uint32_t JSQR;  /*!< ADC injected sequence register,              Address offset: 0x38 */
173   __IO uint32_t JDR1;  /*!< ADC injected data register 1,                Address offset: 0x3C */
174   __IO uint32_t JDR2;  /*!< ADC injected data register 2,                Address offset: 0x40 */
175   __IO uint32_t JDR3;  /*!< ADC injected data register 3,                Address offset: 0x44 */
176   __IO uint32_t JDR4;  /*!< ADC injected data register 4,                Address offset: 0x48 */
177   __IO uint32_t DR;    /*!< ADC regular data register,                   Address offset: 0x4C */
178 } ADC_TypeDef;
179 
180 typedef struct
181 {
182   __IO uint32_t SR;               /*!< ADC status register,    used for ADC multimode (bits common to several ADC instances). Address offset: ADC1 base address         */
183   __IO uint32_t CR1;              /*!< ADC control register 1, used for ADC multimode (bits common to several ADC instances). Address offset: ADC1 base address + 0x04  */
184   __IO uint32_t CR2;              /*!< ADC control register 2, used for ADC multimode (bits common to several ADC instances). Address offset: ADC1 base address + 0x08  */
185   uint32_t  RESERVED[16];
186   __IO uint32_t DR;               /*!< ADC data register,      used for ADC multimode (bits common to several ADC instances). Address offset: ADC1 base address + 0x4C  */
187 } ADC_Common_TypeDef;
188 
189 /**
190   * @brief Controller Area Network TxMailBox
191   */
192 typedef struct
193 {
194   __IO uint32_t TIR;  /*!< CAN TX mailbox identifier register */
195   __IO uint32_t TDTR; /*!< CAN mailbox data length control and time stamp register */
196   __IO uint32_t TDLR; /*!< CAN mailbox data low register */
197   __IO uint32_t TDHR; /*!< CAN mailbox data high register */
198 } CAN_TxMailBox_TypeDef;
199 
200 /**
201   * @brief Controller Area Network FIFOMailBox
202   */
203 typedef struct
204 {
205   __IO uint32_t RIR;  /*!< CAN receive FIFO mailbox identifier register */
206   __IO uint32_t RDTR; /*!< CAN receive FIFO mailbox data length control and time stamp register */
207   __IO uint32_t RDLR; /*!< CAN receive FIFO mailbox data low register */
208   __IO uint32_t RDHR; /*!< CAN receive FIFO mailbox data high register */
209 } CAN_FIFOMailBox_TypeDef;
210 
211 /**
212   * @brief Controller Area Network FilterRegister
213   */
214 typedef struct
215 {
216   __IO uint32_t FR1; /*!< CAN Filter bank register 1 */
217   __IO uint32_t FR2; /*!< CAN Filter bank register 1 */
218 } CAN_FilterRegister_TypeDef;
219 
220 /**
221   * @brief Controller Area Network
222   */
223 typedef struct
224 {
225   __IO uint32_t              MCR;                 /*!< CAN master control register,         Address offset: 0x00          */
226   __IO uint32_t              MSR;                 /*!< CAN master status register,          Address offset: 0x04          */
227   __IO uint32_t              TSR;                 /*!< CAN transmit status register,        Address offset: 0x08          */
228   __IO uint32_t              RF0R;                /*!< CAN receive FIFO 0 register,         Address offset: 0x0C          */
229   __IO uint32_t              RF1R;                /*!< CAN receive FIFO 1 register,         Address offset: 0x10          */
230   __IO uint32_t              IER;                 /*!< CAN interrupt enable register,       Address offset: 0x14          */
231   __IO uint32_t              ESR;                 /*!< CAN error status register,           Address offset: 0x18          */
232   __IO uint32_t              BTR;                 /*!< CAN bit timing register,             Address offset: 0x1C          */
233   uint32_t                   RESERVED0[88];       /*!< Reserved, 0x020 - 0x17F                                            */
234   CAN_TxMailBox_TypeDef      sTxMailBox[3];       /*!< CAN Tx MailBox,                      Address offset: 0x180 - 0x1AC */
235   CAN_FIFOMailBox_TypeDef    sFIFOMailBox[2];     /*!< CAN FIFO MailBox,                    Address offset: 0x1B0 - 0x1CC */
236   uint32_t                   RESERVED1[12];       /*!< Reserved, 0x1D0 - 0x1FF                                            */
237   __IO uint32_t              FMR;                 /*!< CAN filter master register,          Address offset: 0x200         */
238   __IO uint32_t              FM1R;                /*!< CAN filter mode register,            Address offset: 0x204         */
239   uint32_t                   RESERVED2;           /*!< Reserved, 0x208                                                    */
240   __IO uint32_t              FS1R;                /*!< CAN filter scale register,           Address offset: 0x20C         */
241   uint32_t                   RESERVED3;           /*!< Reserved, 0x210                                                    */
242   __IO uint32_t              FFA1R;               /*!< CAN filter FIFO assignment register, Address offset: 0x214         */
243   uint32_t                   RESERVED4;           /*!< Reserved, 0x218                                                    */
244   __IO uint32_t              FA1R;                /*!< CAN filter activation register,      Address offset: 0x21C         */
245   uint32_t                   RESERVED5[8];        /*!< Reserved, 0x220-0x23F                                              */
246   CAN_FilterRegister_TypeDef sFilterRegister[28]; /*!< CAN Filter Register,                 Address offset: 0x240-0x31C   */
247 } CAN_TypeDef;
248 
249 /**
250   * @brief Consumer Electronics Control
251   */
252 
253 typedef struct
254 {
255   __IO uint32_t CR;           /*!< CEC control register,              Address offset:0x00 */
256   __IO uint32_t CFGR;         /*!< CEC configuration register,        Address offset:0x04 */
257   __IO uint32_t TXDR;         /*!< CEC Tx data register ,             Address offset:0x08 */
258   __IO uint32_t RXDR;         /*!< CEC Rx Data Register,              Address offset:0x0C */
259   __IO uint32_t ISR;          /*!< CEC Interrupt and Status Register, Address offset:0x10 */
260   __IO uint32_t IER;          /*!< CEC interrupt enable register,     Address offset:0x14 */
261 }CEC_TypeDef;
262 
263 /**
264   * @brief Analog Comparators
265   */
266 typedef struct
267 {
268   __IO uint32_t CSR;         /*!< COMP control and status register, Address offset: 0x00 */
269 } COMP_TypeDef;
270 
271 typedef struct
272 {
273   __IO uint32_t CSR;         /*!< COMP control and status register, used for bits common to several COMP instances, Address offset: 0x00 */
274 } COMP_Common_TypeDef;
275 
276 /* Legacy define */
277 typedef struct
278 {
279   __IO uint32_t CSR;    /*!< Comparator 1 & 2 control Status register, Address offset: 0x00 */
280 } COMP1_2_TypeDef;
281 
282 /**
283   * @brief CRC calculation unit
284   */
285 
286 typedef struct
287 {
288   __IO uint32_t DR;          /*!< CRC Data register,                           Address offset: 0x00 */
289   __IO uint8_t  IDR;         /*!< CRC Independent data register,               Address offset: 0x04 */
290   uint8_t       RESERVED0;   /*!< Reserved,                                                    0x05 */
291   uint16_t      RESERVED1;   /*!< Reserved,                                                    0x06 */
292   __IO uint32_t CR;          /*!< CRC Control register,                        Address offset: 0x08 */
293   uint32_t      RESERVED2;   /*!< Reserved,                                                    0x0C */
294   __IO uint32_t INIT;        /*!< Initial CRC value register,                  Address offset: 0x10 */
295   __IO uint32_t POL;         /*!< CRC polynomial register,                     Address offset: 0x14 */
296 } CRC_TypeDef;
297 
298 /**
299   * @brief Digital to Analog Converter
300   */
301 
302 typedef struct
303 {
304   __IO uint32_t CR;       /*!< DAC control register,                                    Address offset: 0x00 */
305   __IO uint32_t SWTRIGR;  /*!< DAC software trigger register,                           Address offset: 0x04 */
306   __IO uint32_t DHR12R1;  /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */
307   __IO uint32_t DHR12L1;  /*!< DAC channel1 12-bit left aligned data holding register,  Address offset: 0x0C */
308   __IO uint32_t DHR8R1;   /*!< DAC channel1 8-bit right aligned data holding register,  Address offset: 0x10 */
309   __IO uint32_t DHR12R2;  /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */
310   __IO uint32_t DHR12L2;  /*!< DAC channel2 12-bit left aligned data holding register,  Address offset: 0x18 */
311   __IO uint32_t DHR8R2;   /*!< DAC channel2 8-bit right-aligned data holding register,  Address offset: 0x1C */
312   __IO uint32_t DHR12RD;  /*!< Dual DAC 12-bit right-aligned data holding register,     Address offset: 0x20 */
313   __IO uint32_t DHR12LD;  /*!< DUAL DAC 12-bit left aligned data holding register,      Address offset: 0x24 */
314   __IO uint32_t DHR8RD;   /*!< DUAL DAC 8-bit right aligned data holding register,      Address offset: 0x28 */
315   __IO uint32_t DOR1;     /*!< DAC channel1 data output register,                       Address offset: 0x2C */
316   __IO uint32_t DOR2;     /*!< DAC channel2 data output register,                       Address offset: 0x30 */
317   __IO uint32_t SR;       /*!< DAC status register,                                     Address offset: 0x34 */
318 } DAC_TypeDef;
319 
320 /**
321   * @brief Debug MCU
322   */
323 
324 typedef struct
325 {
326   __IO uint32_t IDCODE;  /*!< MCU device ID code,               Address offset: 0x00 */
327   __IO uint32_t CR;      /*!< Debug MCU configuration register, Address offset: 0x04 */
328   __IO uint32_t APB1FZ;  /*!< Debug MCU APB1 freeze register,   Address offset: 0x08 */
329   __IO uint32_t APB2FZ;  /*!< Debug MCU APB2 freeze register,   Address offset: 0x0C */
330 }DBGMCU_TypeDef;
331 
332 /**
333   * @brief DMA Controller
334   */
335 
336 typedef struct
337 {
338   __IO uint32_t CCR;          /*!< DMA channel x configuration register                                           */
339   __IO uint32_t CNDTR;        /*!< DMA channel x number of data register                                          */
340   __IO uint32_t CPAR;         /*!< DMA channel x peripheral address register                                      */
341   __IO uint32_t CMAR;         /*!< DMA channel x memory address register                                          */
342 } DMA_Channel_TypeDef;
343 
344 typedef struct
345 {
346   __IO uint32_t ISR;          /*!< DMA interrupt status register,                            Address offset: 0x00 */
347   __IO uint32_t IFCR;         /*!< DMA interrupt flag clear register,                        Address offset: 0x04 */
348 } DMA_TypeDef;
349 
350 /**
351   * @brief External Interrupt/Event Controller
352   */
353 
354 typedef struct
355 {
356   __IO uint32_t IMR;          /*!<EXTI Interrupt mask register,                             Address offset: 0x00 */
357   __IO uint32_t EMR;          /*!<EXTI Event mask register,                                 Address offset: 0x04 */
358   __IO uint32_t RTSR;         /*!<EXTI Rising trigger selection register ,                  Address offset: 0x08 */
359   __IO uint32_t FTSR;         /*!<EXTI Falling trigger selection register,                  Address offset: 0x0C */
360   __IO uint32_t SWIER;        /*!<EXTI Software interrupt event register,                   Address offset: 0x10 */
361   __IO uint32_t PR;           /*!<EXTI Pending register,                                    Address offset: 0x14 */
362 }EXTI_TypeDef;
363 
364 /**
365   * @brief FLASH Registers
366   */
367 
368 typedef struct
369 {
370   __IO uint32_t ACR;          /*!< FLASH access control register,              Address offset: 0x00 */
371   __IO uint32_t KEYR;         /*!< FLASH key register,                         Address offset: 0x04 */
372   __IO uint32_t OPTKEYR;      /*!< FLASH option key register,                  Address offset: 0x08 */
373   __IO uint32_t SR;           /*!< FLASH status register,                      Address offset: 0x0C */
374   __IO uint32_t CR;           /*!< FLASH control register,                     Address offset: 0x10 */
375   __IO uint32_t AR;           /*!< FLASH address register,                     Address offset: 0x14 */
376   uint32_t      RESERVED;     /*!< Reserved, 0x18                                                   */
377   __IO uint32_t OBR;          /*!< FLASH Option byte register,                 Address offset: 0x1C */
378   __IO uint32_t WRPR;         /*!< FLASH Write register,                       Address offset: 0x20 */
379 
380 } FLASH_TypeDef;
381 
382 /**
383   * @brief Option Bytes Registers
384   */
385 typedef struct
386 {
387   __IO uint16_t RDP;          /*!<FLASH option byte Read protection,             Address offset: 0x00 */
388   __IO uint16_t USER;         /*!<FLASH option byte user options,                Address offset: 0x02 */
389   __IO uint16_t Data0;        /*!<FLASH option byte Data0 options,               Address offset: 0x04 */
390   __IO uint16_t Data1;        /*!<FLASH option byte Data1 options,               Address offset: 0x06 */
391   __IO uint16_t WRP0;         /*!<FLASH option byte write protection 0,          Address offset: 0x08 */
392   __IO uint16_t WRP1;         /*!<FLASH option byte write protection 1,          Address offset: 0x0C */
393   __IO uint16_t WRP2;         /*!<FLASH option byte write protection 2,          Address offset: 0x10 */
394   __IO uint16_t WRP3;         /*!<FLASH option byte write protection 3,          Address offset: 0x12 */
395 } OB_TypeDef;
396 
397 /**
398   * @brief General Purpose I/O
399   */
400 
401 typedef struct
402 {
403   __IO uint32_t MODER;        /*!< GPIO port mode register,               Address offset: 0x00      */
404   __IO uint32_t OTYPER;       /*!< GPIO port output type register,        Address offset: 0x04      */
405   __IO uint32_t OSPEEDR;      /*!< GPIO port output speed register,       Address offset: 0x08      */
406   __IO uint32_t PUPDR;        /*!< GPIO port pull-up/pull-down register,  Address offset: 0x0C      */
407   __IO uint32_t IDR;          /*!< GPIO port input data register,         Address offset: 0x10      */
408   __IO uint32_t ODR;          /*!< GPIO port output data register,        Address offset: 0x14      */
409   __IO uint32_t BSRR;         /*!< GPIO port bit set/reset register,      Address offset: 0x1A */
410   __IO uint32_t LCKR;         /*!< GPIO port configuration lock register, Address offset: 0x1C      */
411   __IO uint32_t AFR[2];       /*!< GPIO alternate function registers,     Address offset: 0x20-0x24 */
412   __IO uint32_t BRR;          /*!< GPIO bit reset register,               Address offset: 0x28 */
413 }GPIO_TypeDef;
414 
415 /**
416   * @brief System configuration controller
417   */
418 
419 typedef struct
420 {
421   __IO uint32_t CFGR1;       /*!< SYSCFG configuration register 1,                      Address offset: 0x00 */
422        uint32_t RESERVED;    /*!< Reserved,                                                             0x04 */
423   __IO uint32_t EXTICR[4];   /*!< SYSCFG external interrupt configuration registers, Address offset: 0x14-0x08 */
424   __IO uint32_t CFGR2;       /*!< SYSCFG configuration register 2,                      Address offset: 0x18 */
425 } SYSCFG_TypeDef;
426 
427 /**
428   * @brief Inter-integrated Circuit Interface
429   */
430 
431 typedef struct
432 {
433   __IO uint32_t CR1;      /*!< I2C Control register 1,            Address offset: 0x00 */
434   __IO uint32_t CR2;      /*!< I2C Control register 2,            Address offset: 0x04 */
435   __IO uint32_t OAR1;     /*!< I2C Own address 1 register,        Address offset: 0x08 */
436   __IO uint32_t OAR2;     /*!< I2C Own address 2 register,        Address offset: 0x0C */
437   __IO uint32_t TIMINGR;  /*!< I2C Timing register,               Address offset: 0x10 */
438   __IO uint32_t TIMEOUTR; /*!< I2C Timeout register,              Address offset: 0x14 */
439   __IO uint32_t ISR;      /*!< I2C Interrupt and status register, Address offset: 0x18 */
440   __IO uint32_t ICR;      /*!< I2C Interrupt clear register,      Address offset: 0x1C */
441   __IO uint32_t PECR;     /*!< I2C PEC register,                  Address offset: 0x20 */
442   __IO uint32_t RXDR;     /*!< I2C Receive data register,         Address offset: 0x24 */
443   __IO uint32_t TXDR;     /*!< I2C Transmit data register,        Address offset: 0x28 */
444 }I2C_TypeDef;
445 
446 /**
447   * @brief Independent WATCHDOG
448   */
449 
450 typedef struct
451 {
452   __IO uint32_t KR;   /*!< IWDG Key register,       Address offset: 0x00 */
453   __IO uint32_t PR;   /*!< IWDG Prescaler register, Address offset: 0x04 */
454   __IO uint32_t RLR;  /*!< IWDG Reload register,    Address offset: 0x08 */
455   __IO uint32_t SR;   /*!< IWDG Status register,    Address offset: 0x0C */
456   __IO uint32_t WINR; /*!< IWDG Window register,    Address offset: 0x10 */
457 } IWDG_TypeDef;
458 
459 /**
460   * @brief Power Control
461   */
462 
463 typedef struct
464 {
465   __IO uint32_t CR;   /*!< PWR power control register,        Address offset: 0x00 */
466   __IO uint32_t CSR;  /*!< PWR power control/status register, Address offset: 0x04 */
467 } PWR_TypeDef;
468 
469 /**
470   * @brief Reset and Clock Control
471   */
472 typedef struct
473 {
474   __IO uint32_t CR;         /*!< RCC clock control register,                                  Address offset: 0x00 */
475   __IO uint32_t CFGR;       /*!< RCC clock configuration register,                            Address offset: 0x04 */
476   __IO uint32_t CIR;        /*!< RCC clock interrupt register,                                Address offset: 0x08 */
477   __IO uint32_t APB2RSTR;   /*!< RCC APB2 peripheral reset register,                          Address offset: 0x0C */
478   __IO uint32_t APB1RSTR;   /*!< RCC APB1 peripheral reset register,                          Address offset: 0x10 */
479   __IO uint32_t AHBENR;     /*!< RCC AHB peripheral clock register,                           Address offset: 0x14 */
480   __IO uint32_t APB2ENR;    /*!< RCC APB2 peripheral clock enable register,                   Address offset: 0x18 */
481   __IO uint32_t APB1ENR;    /*!< RCC APB1 peripheral clock enable register,                   Address offset: 0x1C */
482   __IO uint32_t BDCR;       /*!< RCC Backup domain control register,                          Address offset: 0x20 */
483   __IO uint32_t CSR;        /*!< RCC clock control & status register,                         Address offset: 0x24 */
484   __IO uint32_t AHBRSTR;    /*!< RCC AHB peripheral reset register,                           Address offset: 0x28 */
485   __IO uint32_t CFGR2;      /*!< RCC clock configuration register 2,                          Address offset: 0x2C */
486   __IO uint32_t CFGR3;      /*!< RCC clock configuration register 3,                          Address offset: 0x30 */
487 } RCC_TypeDef;
488 
489 /**
490   * @brief Real-Time Clock
491   */
492 
493 typedef struct
494 {
495   __IO uint32_t TR;         /*!< RTC time register,                                        Address offset: 0x00 */
496   __IO uint32_t DR;         /*!< RTC date register,                                        Address offset: 0x04 */
497   __IO uint32_t CR;         /*!< RTC control register,                                     Address offset: 0x08 */
498   __IO uint32_t ISR;        /*!< RTC initialization and status register,                   Address offset: 0x0C */
499   __IO uint32_t PRER;       /*!< RTC prescaler register,                                   Address offset: 0x10 */
500   __IO uint32_t WUTR;       /*!< RTC wakeup timer register,                                Address offset: 0x14 */
501   uint32_t RESERVED0;       /*!< Reserved, 0x18                                                                 */
502   __IO uint32_t ALRMAR;     /*!< RTC alarm A register,                                     Address offset: 0x1C */
503   __IO uint32_t ALRMBR;     /*!< RTC alarm B register,                                     Address offset: 0x20 */
504   __IO uint32_t WPR;        /*!< RTC write protection register,                            Address offset: 0x24 */
505   __IO uint32_t SSR;        /*!< RTC sub second register,                                  Address offset: 0x28 */
506   __IO uint32_t SHIFTR;     /*!< RTC shift control register,                               Address offset: 0x2C */
507   __IO uint32_t TSTR;       /*!< RTC time stamp time register,                             Address offset: 0x30 */
508   __IO uint32_t TSDR;       /*!< RTC time stamp date register,                             Address offset: 0x34 */
509   __IO uint32_t TSSSR;      /*!< RTC time-stamp sub second register,                       Address offset: 0x38 */
510   __IO uint32_t CALR;       /*!< RTC calibration register,                                 Address offset: 0x3C */
511   __IO uint32_t TAFCR;      /*!< RTC tamper and alternate function configuration register, Address offset: 0x40 */
512   __IO uint32_t ALRMASSR;   /*!< RTC alarm A sub second register,                          Address offset: 0x44 */
513   __IO uint32_t ALRMBSSR;   /*!< RTC alarm B sub second register,                          Address offset: 0x48 */
514   uint32_t RESERVED7;       /*!< Reserved, 0x4C                                                                 */
515   __IO uint32_t BKP0R;      /*!< RTC backup register 0,                                    Address offset: 0x50 */
516   __IO uint32_t BKP1R;      /*!< RTC backup register 1,                                    Address offset: 0x54 */
517   __IO uint32_t BKP2R;      /*!< RTC backup register 2,                                    Address offset: 0x58 */
518   __IO uint32_t BKP3R;      /*!< RTC backup register 3,                                    Address offset: 0x5C */
519   __IO uint32_t BKP4R;      /*!< RTC backup register 4,                                    Address offset: 0x60 */
520   __IO uint32_t BKP5R;      /*!< RTC backup register 5,                                    Address offset: 0x64 */
521   __IO uint32_t BKP6R;      /*!< RTC backup register 6,                                    Address offset: 0x68 */
522   __IO uint32_t BKP7R;      /*!< RTC backup register 7,                                    Address offset: 0x6C */
523   __IO uint32_t BKP8R;      /*!< RTC backup register 8,                                    Address offset: 0x70 */
524   __IO uint32_t BKP9R;      /*!< RTC backup register 9,                                    Address offset: 0x74 */
525   __IO uint32_t BKP10R;     /*!< RTC backup register 10,                                   Address offset: 0x78 */
526   __IO uint32_t BKP11R;     /*!< RTC backup register 11,                                   Address offset: 0x7C */
527   __IO uint32_t BKP12R;     /*!< RTC backup register 12,                                   Address offset: 0x80 */
528   __IO uint32_t BKP13R;     /*!< RTC backup register 13,                                   Address offset: 0x84 */
529   __IO uint32_t BKP14R;     /*!< RTC backup register 14,                                   Address offset: 0x88 */
530   __IO uint32_t BKP15R;     /*!< RTC backup register 15,                                   Address offset: 0x8C */
531   __IO uint32_t BKP16R;     /*!< RTC backup register 16,                                   Address offset: 0x90 */
532   __IO uint32_t BKP17R;     /*!< RTC backup register 17,                                   Address offset: 0x94 */
533   __IO uint32_t BKP18R;     /*!< RTC backup register 18,                                   Address offset: 0x98 */
534   __IO uint32_t BKP19R;     /*!< RTC backup register 19,                                   Address offset: 0x9C */
535   __IO uint32_t BKP20R;     /*!< RTC backup register 20,                                   Address offset: 0xA0 */
536   __IO uint32_t BKP21R;     /*!< RTC backup register 21,                                   Address offset: 0xA4 */
537   __IO uint32_t BKP22R;     /*!< RTC backup register 22,                                   Address offset: 0xA8 */
538   __IO uint32_t BKP23R;     /*!< RTC backup register 23,                                   Address offset: 0xAC */
539   __IO uint32_t BKP24R;     /*!< RTC backup register 24,                                   Address offset: 0xB0 */
540   __IO uint32_t BKP25R;     /*!< RTC backup register 25,                                   Address offset: 0xB4 */
541   __IO uint32_t BKP26R;     /*!< RTC backup register 26,                                   Address offset: 0xB8 */
542   __IO uint32_t BKP27R;     /*!< RTC backup register 27,                                   Address offset: 0xBC */
543   __IO uint32_t BKP28R;     /*!< RTC backup register 28,                                   Address offset: 0xC0 */
544   __IO uint32_t BKP29R;     /*!< RTC backup register 29,                                   Address offset: 0xC4 */
545   __IO uint32_t BKP30R;     /*!< RTC backup register 30,                                   Address offset: 0xC8 */
546   __IO uint32_t BKP31R;     /*!< RTC backup register 31,                                   Address offset: 0xCC */
547 } RTC_TypeDef;
548 
549 
550 /**
551   * @brief Sigma-Delta Analog to Digital Converter (SDADC)
552   */
553 
554 typedef struct
555 {
556   __IO uint32_t CR1;          /*!< SDADC control register 1,                        Address offset: 0x00 */
557   __IO uint32_t CR2;          /*!< SDADC control register 2,                        Address offset: 0x04 */
558   __IO uint32_t ISR;          /*!< SDADC interrupt and status register,             Address offset: 0x08 */
559   __IO uint32_t CLRISR;       /*!< SDADC clear interrupt and status register,       Address offset: 0x0C */
560   __IO uint32_t RESERVED0;    /*!< Reserved, 0x10                                                        */
561   __IO uint32_t JCHGR;        /*!< SDADC injected channel group selection register, Address offset: 0x14 */
562   __IO uint32_t RESERVED1;    /*!< Reserved, 0x18                                                        */
563   __IO uint32_t RESERVED2;    /*!< Reserved, 0x1C                                                        */
564   __IO uint32_t CONF0R;       /*!< SDADC configuration 0 register,                  Address offset: 0x20 */
565   __IO uint32_t CONF1R;       /*!< SDADC configuration 1 register,                  Address offset: 0x24 */
566   __IO uint32_t CONF2R;       /*!< SDADC configuration 2 register,                  Address offset: 0x28 */
567   __IO uint32_t RESERVED3[5]; /*!< Reserved, 0x2C - 0x3C                                                 */
568   __IO uint32_t CONFCHR1;     /*!< SDADC channel configuration register 1,          Address offset: 0x40 */
569   __IO uint32_t CONFCHR2;     /*!< SDADC channel configuration register 2,          Address offset: 0x44 */
570   __IO uint32_t RESERVED4[6]; /*!< Reserved, 0x48 - 0x5C                                                 */
571   __IO uint32_t JDATAR;       /*!< SDADC data register for injected group,          Address offset: 0x60 */
572   __IO uint32_t RDATAR;       /*!< SDADC data register for the regular channel,     Address offset: 0x64 */
573   __IO uint32_t RESERVED5[2]; /*!< Reserved, 0x68 - 0x6C                                                 */
574   __IO uint32_t JDATA12R;     /*!< SDADC1 and SDADC2 injected data register,        Address offset: 0x70 */
575   __IO uint32_t RDATA12R;     /*!< SDADC1 and SDADC2 regular data register,         Address offset: 0x74 */
576   __IO uint32_t JDATA13R;     /*!< SDADC1 and SDADC3 injected data register,        Address offset: 0x78 */
577   __IO uint32_t RDATA13R;     /*!< SDADC1 and SDADC3 regular data register,         Address offset: 0x7C */
578 } SDADC_TypeDef;
579 
580 /**
581   * @brief Serial Peripheral Interface
582   */
583 
584 typedef struct
585 {
586   __IO uint32_t CR1;      /*!< SPI Control register 1,                              Address offset: 0x00 */
587   __IO uint32_t CR2;      /*!< SPI Control register 2,                              Address offset: 0x04 */
588   __IO uint32_t SR;       /*!< SPI Status register,                                 Address offset: 0x08 */
589   __IO uint32_t DR;       /*!< SPI data register,                                   Address offset: 0x0C */
590   __IO uint32_t CRCPR;    /*!< SPI CRC polynomial register,                         Address offset: 0x10 */
591   __IO uint32_t RXCRCR;   /*!< SPI Rx CRC register,                                 Address offset: 0x14 */
592   __IO uint32_t TXCRCR;   /*!< SPI Tx CRC register,                                 Address offset: 0x18 */
593   __IO uint32_t I2SCFGR;  /*!< SPI_I2S configuration register,                      Address offset: 0x1C */
594   __IO uint32_t I2SPR;    /*!< SPI_I2S prescaler register,                          Address offset: 0x20 */
595 } SPI_TypeDef;
596 
597 /**
598   * @brief TIM
599   */
600 typedef struct
601 {
602   __IO uint32_t CR1;         /*!< TIM control register 1,              Address offset: 0x00 */
603   __IO uint32_t CR2;         /*!< TIM control register 2,              Address offset: 0x04 */
604   __IO uint32_t SMCR;        /*!< TIM slave mode control register,     Address offset: 0x08 */
605   __IO uint32_t DIER;        /*!< TIM DMA/interrupt enable register,   Address offset: 0x0C */
606   __IO uint32_t SR;          /*!< TIM status register,                 Address offset: 0x10 */
607   __IO uint32_t EGR;         /*!< TIM event generation register,       Address offset: 0x14 */
608   __IO uint32_t CCMR1;       /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
609   __IO uint32_t CCMR2;       /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
610   __IO uint32_t CCER;        /*!< TIM capture/compare enable register, Address offset: 0x20 */
611   __IO uint32_t CNT;         /*!< TIM counter register,                Address offset: 0x24 */
612   __IO uint32_t PSC;         /*!< TIM prescaler,                       Address offset: 0x28 */
613   __IO uint32_t ARR;         /*!< TIM auto-reload register,            Address offset: 0x2C */
614   __IO uint32_t RCR;         /*!< TIM repetition counter register,     Address offset: 0x30 */
615   __IO uint32_t CCR1;        /*!< TIM capture/compare register 1,      Address offset: 0x34 */
616   __IO uint32_t CCR2;        /*!< TIM capture/compare register 2,      Address offset: 0x38 */
617   __IO uint32_t CCR3;        /*!< TIM capture/compare register 3,      Address offset: 0x3C */
618   __IO uint32_t CCR4;        /*!< TIM capture/compare register 4,      Address offset: 0x40 */
619   __IO uint32_t BDTR;        /*!< TIM break and dead-time register,    Address offset: 0x44 */
620   __IO uint32_t DCR;         /*!< TIM DMA control register,            Address offset: 0x48 */
621   __IO uint32_t DMAR;        /*!< TIM DMA address for full transfer,   Address offset: 0x4C */
622   __IO uint32_t OR;          /*!< TIM option register,                 Address offset: 0x50 */
623 } TIM_TypeDef;
624 
625 /**
626   * @brief Touch Sensing Controller (TSC)
627   */
628 typedef struct
629 {
630   __IO uint32_t CR;            /*!< TSC control register,                                     Address offset: 0x00 */
631   __IO uint32_t IER;           /*!< TSC interrupt enable register,                            Address offset: 0x04 */
632   __IO uint32_t ICR;           /*!< TSC interrupt clear register,                             Address offset: 0x08 */
633   __IO uint32_t ISR;           /*!< TSC interrupt status register,                            Address offset: 0x0C */
634   __IO uint32_t IOHCR;         /*!< TSC I/O hysteresis control register,                      Address offset: 0x10 */
635   uint32_t      RESERVED1;     /*!< Reserved,                                                 Address offset: 0x14 */
636   __IO uint32_t IOASCR;        /*!< TSC I/O analog switch control register,                   Address offset: 0x18 */
637   uint32_t      RESERVED2;     /*!< Reserved,                                                 Address offset: 0x1C */
638   __IO uint32_t IOSCR;         /*!< TSC I/O sampling control register,                        Address offset: 0x20 */
639   uint32_t      RESERVED3;     /*!< Reserved,                                                 Address offset: 0x24 */
640   __IO uint32_t IOCCR;         /*!< TSC I/O channel control register,                         Address offset: 0x28 */
641   uint32_t      RESERVED4;     /*!< Reserved,                                                 Address offset: 0x2C */
642   __IO uint32_t IOGCSR;        /*!< TSC I/O group control status register,                    Address offset: 0x30 */
643   __IO uint32_t IOGXCR[8];     /*!< TSC I/O group x counter register,                         Address offset: 0x34-50 */
644 } TSC_TypeDef;
645 
646 /**
647   * @brief Universal Synchronous Asynchronous Receiver Transmitter
648   */
649 
650 typedef struct
651 {
652   __IO uint32_t CR1;    /*!< USART Control register 1,                 Address offset: 0x00 */
653   __IO uint32_t CR2;    /*!< USART Control register 2,                 Address offset: 0x04 */
654   __IO uint32_t CR3;    /*!< USART Control register 3,                 Address offset: 0x08 */
655   __IO uint32_t BRR;    /*!< USART Baud rate register,                 Address offset: 0x0C */
656   __IO uint32_t GTPR;   /*!< USART Guard time and prescaler register,  Address offset: 0x10 */
657   __IO uint32_t RTOR;   /*!< USART Receiver Time Out register,         Address offset: 0x14 */
658   __IO uint32_t RQR;    /*!< USART Request register,                   Address offset: 0x18 */
659   __IO uint32_t ISR;    /*!< USART Interrupt and status register,      Address offset: 0x1C */
660   __IO uint32_t ICR;    /*!< USART Interrupt flag Clear register,      Address offset: 0x20 */
661   __IO uint16_t RDR;    /*!< USART Receive Data register,              Address offset: 0x24 */
662   uint16_t  RESERVED1;  /*!< Reserved, 0x26                                                 */
663   __IO uint16_t TDR;    /*!< USART Transmit Data register,             Address offset: 0x28 */
664   uint16_t  RESERVED2;  /*!< Reserved, 0x2A                                                 */
665 } USART_TypeDef;
666 
667 /**
668   * @brief Window WATCHDOG
669   */
670 typedef struct
671 {
672   __IO uint32_t CR;   /*!< WWDG Control register,       Address offset: 0x00 */
673   __IO uint32_t CFR;  /*!< WWDG Configuration register, Address offset: 0x04 */
674   __IO uint32_t SR;   /*!< WWDG Status register,        Address offset: 0x08 */
675 } WWDG_TypeDef;
676 
677 /**
678   * @}
679   */
680 
681 /** @addtogroup Peripheral_memory_map
682   * @{
683   */
684 
685 #define FLASH_BASE            0x08000000UL /*!< FLASH base address in the alias region */
686 #define SRAM_BASE             0x20000000UL /*!< SRAM base address in the alias region */
687 #define PERIPH_BASE           0x40000000UL /*!< Peripheral base address in the alias region */
688 #define SRAM_BB_BASE          0x22000000UL /*!< SRAM base address in the bit-band region */
689 #define PERIPH_BB_BASE        0x42000000UL /*!< Peripheral base address in the bit-band region */
690 
691 
692 /*!< Peripheral memory map */
693 #define APB1PERIPH_BASE       PERIPH_BASE
694 #define APB2PERIPH_BASE       (PERIPH_BASE + 0x00010000UL)
695 #define AHB1PERIPH_BASE       (PERIPH_BASE + 0x00020000UL)
696 #define AHB2PERIPH_BASE       (PERIPH_BASE + 0x08000000UL)
697 
698 /*!< APB1 peripherals */
699 #define TIM2_BASE             (APB1PERIPH_BASE + 0x00000000UL)
700 #define TIM3_BASE             (APB1PERIPH_BASE + 0x00000400UL)
701 #define TIM4_BASE             (APB1PERIPH_BASE + 0x00000800UL)
702 #define TIM5_BASE             (APB1PERIPH_BASE + 0x00000C00UL)
703 #define TIM6_BASE             (APB1PERIPH_BASE + 0x00001000UL)
704 #define TIM7_BASE             (APB1PERIPH_BASE + 0x00001400UL)
705 #define TIM12_BASE            (APB1PERIPH_BASE + 0x00001800UL)
706 #define TIM13_BASE            (APB1PERIPH_BASE + 0x00001C00UL)
707 #define TIM14_BASE            (APB1PERIPH_BASE + 0x00002000UL)
708 #define RTC_BASE              (APB1PERIPH_BASE + 0x00002800UL)
709 #define WWDG_BASE             (APB1PERIPH_BASE + 0x00002C00UL)
710 #define IWDG_BASE             (APB1PERIPH_BASE + 0x00003000UL)
711 #define SPI2_BASE             (APB1PERIPH_BASE + 0x00003800UL)
712 #define SPI3_BASE             (APB1PERIPH_BASE + 0x00003C00UL)
713 #define USART2_BASE           (APB1PERIPH_BASE + 0x00004400UL)
714 #define USART3_BASE           (APB1PERIPH_BASE + 0x00004800UL)
715 #define I2C1_BASE             (APB1PERIPH_BASE + 0x00005400UL)
716 #define I2C2_BASE             (APB1PERIPH_BASE + 0x00005800UL)
717 #define CAN_BASE              (APB1PERIPH_BASE + 0x00006400UL)
718 #define PWR_BASE              (APB1PERIPH_BASE + 0x00007000UL)
719 #define DAC1_BASE             (APB1PERIPH_BASE + 0x00007400UL)
720 #define DAC2_BASE             (APB1PERIPH_BASE + 0x00009800UL)
721 #define DAC_BASE               DAC1_BASE
722 #define CEC_BASE              (APB1PERIPH_BASE + 0x00007800UL)
723 #define TIM18_BASE            (APB1PERIPH_BASE + 0x00009C00UL)
724 
725 /*!< APB2 peripherals */
726 #define SYSCFG_BASE           (APB2PERIPH_BASE + 0x00000000UL)
727 #define COMP_BASE             (APB2PERIPH_BASE + 0x0000001CUL)
728 #define EXTI_BASE             (APB2PERIPH_BASE + 0x00000400UL)
729 #define ADC1_BASE             (APB2PERIPH_BASE + 0x00002400UL)
730 #define SPI1_BASE             (APB2PERIPH_BASE + 0x00003000UL)
731 #define USART1_BASE           (APB2PERIPH_BASE + 0x00003800UL)
732 #define TIM15_BASE            (APB2PERIPH_BASE + 0x00004000UL)
733 #define TIM16_BASE            (APB2PERIPH_BASE + 0x00004400UL)
734 #define TIM17_BASE            (APB2PERIPH_BASE + 0x00004800UL)
735 #define TIM19_BASE            (APB2PERIPH_BASE + 0x00005C00UL)
736 #define SDADC1_BASE           (APB2PERIPH_BASE + 0x00006000UL)
737 #define SDADC2_BASE           (APB2PERIPH_BASE + 0x00006400UL)
738 #define SDADC3_BASE           (APB2PERIPH_BASE + 0x00006800UL)
739 
740 /*!< AHB1 peripherals */
741 #define DMA1_BASE             (AHB1PERIPH_BASE + 0x00000000UL)
742 #define DMA1_Channel1_BASE    (AHB1PERIPH_BASE + 0x00000008UL)
743 #define DMA1_Channel2_BASE    (AHB1PERIPH_BASE + 0x0000001CUL)
744 #define DMA1_Channel3_BASE    (AHB1PERIPH_BASE + 0x00000030UL)
745 #define DMA1_Channel4_BASE    (AHB1PERIPH_BASE + 0x00000044UL)
746 #define DMA1_Channel5_BASE    (AHB1PERIPH_BASE + 0x00000058UL)
747 #define DMA1_Channel6_BASE    (AHB1PERIPH_BASE + 0x0000006CUL)
748 #define DMA1_Channel7_BASE    (AHB1PERIPH_BASE + 0x00000080UL)
749 #define DMA2_BASE             (AHB1PERIPH_BASE + 0x00000400UL)
750 #define DMA2_Channel1_BASE    (AHB1PERIPH_BASE + 0x00000408UL)
751 #define DMA2_Channel2_BASE    (AHB1PERIPH_BASE + 0x0000041CUL)
752 #define DMA2_Channel3_BASE    (AHB1PERIPH_BASE + 0x00000430UL)
753 #define DMA2_Channel4_BASE    (AHB1PERIPH_BASE + 0x00000444UL)
754 #define DMA2_Channel5_BASE    (AHB1PERIPH_BASE + 0x00000458UL)
755 #define RCC_BASE              (AHB1PERIPH_BASE + 0x00001000UL)
756 #define FLASH_R_BASE          (AHB1PERIPH_BASE + 0x00002000UL) /*!< Flash registers base address */
757 #define OB_BASE               0x1FFFF800UL         /*!< Flash Option Bytes base address */
758 #define FLASHSIZE_BASE        0x1FFFF7CCUL         /*!< FLASH Size register base address */
759 #define UID_BASE              0x1FFFF7ACUL         /*!< Unique device ID register base address */
760 #define CRC_BASE              (AHB1PERIPH_BASE + 0x00003000UL)
761 #define TSC_BASE              (AHB1PERIPH_BASE + 0x00004000UL)
762 
763 /*!< AHB2 peripherals */
764 #define GPIOA_BASE            (AHB2PERIPH_BASE + 0x00000000UL)
765 #define GPIOB_BASE            (AHB2PERIPH_BASE + 0x00000400UL)
766 #define GPIOC_BASE            (AHB2PERIPH_BASE + 0x00000800UL)
767 #define GPIOD_BASE            (AHB2PERIPH_BASE + 0x00000C00UL)
768 #define GPIOE_BASE            (AHB2PERIPH_BASE + 0x00001000UL)
769 #define GPIOF_BASE            (AHB2PERIPH_BASE + 0x00001400UL)
770 
771 #define DBGMCU_BASE           0xE0042000UL /*!< Debug MCU registers base address */
772 /**
773   * @}
774   */
775 
776 /** @addtogroup Peripheral_declaration
777   * @{
778   */
779 #define TIM2                ((TIM_TypeDef *) TIM2_BASE)
780 #define TIM3                ((TIM_TypeDef *) TIM3_BASE)
781 #define TIM4                ((TIM_TypeDef *) TIM4_BASE)
782 #define TIM5                ((TIM_TypeDef *) TIM5_BASE)
783 #define TIM6                ((TIM_TypeDef *) TIM6_BASE)
784 #define TIM7                ((TIM_TypeDef *) TIM7_BASE)
785 #define TIM12               ((TIM_TypeDef *) TIM12_BASE)
786 #define TIM13               ((TIM_TypeDef *) TIM13_BASE)
787 #define TIM14               ((TIM_TypeDef *) TIM14_BASE)
788 #define RTC                 ((RTC_TypeDef *) RTC_BASE)
789 #define WWDG                ((WWDG_TypeDef *) WWDG_BASE)
790 #define IWDG                ((IWDG_TypeDef *) IWDG_BASE)
791 #define SPI2                ((SPI_TypeDef *) SPI2_BASE)
792 #define SPI3                ((SPI_TypeDef *) SPI3_BASE)
793 #define USART2              ((USART_TypeDef *) USART2_BASE)
794 #define USART3              ((USART_TypeDef *) USART3_BASE)
795 #define I2C1                ((I2C_TypeDef *) I2C1_BASE)
796 #define I2C2                ((I2C_TypeDef *) I2C2_BASE)
797 #define CAN                 ((CAN_TypeDef *) CAN_BASE)
798 #define PWR                 ((PWR_TypeDef *) PWR_BASE)
799 #define DAC                 ((DAC_TypeDef *) DAC_BASE)
800 #define DAC1                ((DAC_TypeDef *) DAC1_BASE)
801 #define DAC2                ((DAC_TypeDef *) DAC2_BASE)
802 #define CEC                 ((CEC_TypeDef *) CEC_BASE)
803 #define COMP1               ((COMP_TypeDef *) COMP_BASE)
804 #define COMP2               ((COMP_TypeDef *) (COMP_BASE + 0x00000002UL))
805 #define COMP12_COMMON       ((COMP_Common_TypeDef *) COMP_BASE)
806 /* Legacy define */
807 #define COMP                ((COMP1_2_TypeDef *) COMP_BASE)
808 #define TIM18               ((TIM_TypeDef *) TIM18_BASE)
809 #define SYSCFG              ((SYSCFG_TypeDef *) SYSCFG_BASE)
810 #define EXTI                ((EXTI_TypeDef *) EXTI_BASE)
811 #define SPI1                ((SPI_TypeDef *) SPI1_BASE)
812 #define USART1              ((USART_TypeDef *) USART1_BASE)
813 #define TIM15               ((TIM_TypeDef *) TIM15_BASE)
814 #define TIM16               ((TIM_TypeDef *) TIM16_BASE)
815 #define TIM17               ((TIM_TypeDef *) TIM17_BASE)
816 #define TIM19               ((TIM_TypeDef *) TIM19_BASE)
817 #define DBGMCU              ((DBGMCU_TypeDef *) DBGMCU_BASE)
818 #define SDADC1              ((SDADC_TypeDef *) SDADC1_BASE)
819 #define SDADC2              ((SDADC_TypeDef *) SDADC2_BASE)
820 #define SDADC3              ((SDADC_TypeDef *) SDADC3_BASE)
821 #define DMA1                ((DMA_TypeDef *) DMA1_BASE)
822 #define DMA1_Channel1       ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE)
823 #define DMA1_Channel2       ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE)
824 #define DMA1_Channel3       ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE)
825 #define DMA1_Channel4       ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE)
826 #define DMA1_Channel5       ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE)
827 #define DMA1_Channel6       ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE)
828 #define DMA1_Channel7       ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE)
829 #define DMA2                ((DMA_TypeDef *) DMA2_BASE)
830 #define DMA2_Channel1       ((DMA_Channel_TypeDef *) DMA2_Channel1_BASE)
831 #define DMA2_Channel2       ((DMA_Channel_TypeDef *) DMA2_Channel2_BASE)
832 #define DMA2_Channel3       ((DMA_Channel_TypeDef *) DMA2_Channel3_BASE)
833 #define DMA2_Channel4       ((DMA_Channel_TypeDef *) DMA2_Channel4_BASE)
834 #define DMA2_Channel5       ((DMA_Channel_TypeDef *) DMA2_Channel5_BASE)
835 #define RCC                 ((RCC_TypeDef *) RCC_BASE)
836 #define FLASH               ((FLASH_TypeDef *) FLASH_R_BASE)
837 #define OB                  ((OB_TypeDef *) OB_BASE)
838 #define CRC                 ((CRC_TypeDef *) CRC_BASE)
839 #define TSC                 ((TSC_TypeDef *) TSC_BASE)
840 #define GPIOA               ((GPIO_TypeDef *) GPIOA_BASE)
841 #define GPIOB               ((GPIO_TypeDef *) GPIOB_BASE)
842 #define GPIOC               ((GPIO_TypeDef *) GPIOC_BASE)
843 #define GPIOD               ((GPIO_TypeDef *) GPIOD_BASE)
844 #define GPIOE               ((GPIO_TypeDef *) GPIOE_BASE)
845 #define GPIOF               ((GPIO_TypeDef *) GPIOF_BASE)
846 #define ADC1                ((ADC_TypeDef *) ADC1_BASE)
847 #define ADC1_COMMON         ((ADC_Common_TypeDef *) ADC1_BASE)
848 
849 /**
850   * @}
851   */
852 
853 /** @addtogroup Exported_constants
854   * @{
855   */
856 
857   /** @addtogroup Hardware_Constant_Definition
858     * @{
859     */
860 #define LSI_STARTUP_TIME 85U /*!< LSI Maximum startup time in us */
861 
862   /**
863     * @}
864     */
865 
866   /** @addtogroup Peripheral_Registers_Bits_Definition
867   * @{
868   */
869 
870 /******************************************************************************/
871 /*                         Peripheral Registers_Bits_Definition               */
872 /******************************************************************************/
873 
874 /******************************************************************************/
875 /*                                                                            */
876 /*                        Analog to Digital Converter SAR (ADC)               */
877 /*                                                                            */
878 /******************************************************************************/
879 
880 #define ADC1_V2_5                                      /*!< ADC IP version */
881 
882 /*
883  * @brief Specific device feature definitions (not present on all devices in the STM32F3 series)
884  */
885 /* Note: No specific macro feature on this device */
886 
887 /********************  Bit definition for ADC_SR register  ********************/
888 #define ADC_SR_AWD_Pos                 (0U)
889 #define ADC_SR_AWD_Msk                 (0x1UL << ADC_SR_AWD_Pos)                /*!< 0x00000001 */
890 #define ADC_SR_AWD                     ADC_SR_AWD_Msk                          /*!< Analog watchdog flag */
891 #define ADC_SR_EOC_Pos                 (1U)
892 #define ADC_SR_EOC_Msk                 (0x1UL << ADC_SR_EOC_Pos)                /*!< 0x00000002 */
893 #define ADC_SR_EOC                     ADC_SR_EOC_Msk                          /*!< End of conversion */
894 #define ADC_SR_JEOC_Pos                (2U)
895 #define ADC_SR_JEOC_Msk                (0x1UL << ADC_SR_JEOC_Pos)               /*!< 0x00000004 */
896 #define ADC_SR_JEOC                    ADC_SR_JEOC_Msk                         /*!< Injected channel end of conversion */
897 #define ADC_SR_JSTRT_Pos               (3U)
898 #define ADC_SR_JSTRT_Msk               (0x1UL << ADC_SR_JSTRT_Pos)              /*!< 0x00000008 */
899 #define ADC_SR_JSTRT                   ADC_SR_JSTRT_Msk                        /*!< Injected channel Start flag */
900 #define ADC_SR_STRT_Pos                (4U)
901 #define ADC_SR_STRT_Msk                (0x1UL << ADC_SR_STRT_Pos)               /*!< 0x00000010 */
902 #define ADC_SR_STRT                    ADC_SR_STRT_Msk                         /*!< Regular channel Start flag */
903 
904 /*******************  Bit definition for ADC_CR1 register  ********************/
905 #define ADC_CR1_AWDCH_Pos              (0U)
906 #define ADC_CR1_AWDCH_Msk              (0x1FUL << ADC_CR1_AWDCH_Pos)            /*!< 0x0000001F */
907 #define ADC_CR1_AWDCH                  ADC_CR1_AWDCH_Msk                       /*!< AWDCH[4:0] bits (Analog watchdog channel select bits) */
908 #define ADC_CR1_AWDCH_0                (0x01UL << ADC_CR1_AWDCH_Pos)            /*!< 0x00000001 */
909 #define ADC_CR1_AWDCH_1                (0x02UL << ADC_CR1_AWDCH_Pos)            /*!< 0x00000002 */
910 #define ADC_CR1_AWDCH_2                (0x04UL << ADC_CR1_AWDCH_Pos)            /*!< 0x00000004 */
911 #define ADC_CR1_AWDCH_3                (0x08UL << ADC_CR1_AWDCH_Pos)            /*!< 0x00000008 */
912 #define ADC_CR1_AWDCH_4                (0x10UL << ADC_CR1_AWDCH_Pos)            /*!< 0x00000010 */
913 #define ADC_CR1_EOCIE_Pos              (5U)
914 #define ADC_CR1_EOCIE_Msk              (0x1UL << ADC_CR1_EOCIE_Pos)             /*!< 0x00000020 */
915 #define ADC_CR1_EOCIE                  ADC_CR1_EOCIE_Msk                       /*!< Interrupt enable for EOC */
916 #define ADC_CR1_AWDIE_Pos              (6U)
917 #define ADC_CR1_AWDIE_Msk              (0x1UL << ADC_CR1_AWDIE_Pos)             /*!< 0x00000040 */
918 #define ADC_CR1_AWDIE                  ADC_CR1_AWDIE_Msk                       /*!< Analog Watchdog interrupt enable */
919 #define ADC_CR1_JEOCIE_Pos             (7U)
920 #define ADC_CR1_JEOCIE_Msk             (0x1UL << ADC_CR1_JEOCIE_Pos)            /*!< 0x00000080 */
921 #define ADC_CR1_JEOCIE                 ADC_CR1_JEOCIE_Msk                      /*!< Interrupt enable for injected channels */
922 #define ADC_CR1_SCAN_Pos               (8U)
923 #define ADC_CR1_SCAN_Msk               (0x1UL << ADC_CR1_SCAN_Pos)              /*!< 0x00000100 */
924 #define ADC_CR1_SCAN                   ADC_CR1_SCAN_Msk                        /*!< Scan mode */
925 #define ADC_CR1_AWDSGL_Pos             (9U)
926 #define ADC_CR1_AWDSGL_Msk             (0x1UL << ADC_CR1_AWDSGL_Pos)            /*!< 0x00000200 */
927 #define ADC_CR1_AWDSGL                 ADC_CR1_AWDSGL_Msk                      /*!< Enable the watchdog on a single channel in scan mode */
928 #define ADC_CR1_JAUTO_Pos              (10U)
929 #define ADC_CR1_JAUTO_Msk              (0x1UL << ADC_CR1_JAUTO_Pos)             /*!< 0x00000400 */
930 #define ADC_CR1_JAUTO                  ADC_CR1_JAUTO_Msk                       /*!< Automatic injected group conversion */
931 #define ADC_CR1_DISCEN_Pos             (11U)
932 #define ADC_CR1_DISCEN_Msk             (0x1UL << ADC_CR1_DISCEN_Pos)            /*!< 0x00000800 */
933 #define ADC_CR1_DISCEN                 ADC_CR1_DISCEN_Msk                      /*!< Discontinuous mode on regular channels */
934 #define ADC_CR1_JDISCEN_Pos            (12U)
935 #define ADC_CR1_JDISCEN_Msk            (0x1UL << ADC_CR1_JDISCEN_Pos)           /*!< 0x00001000 */
936 #define ADC_CR1_JDISCEN                ADC_CR1_JDISCEN_Msk                     /*!< Discontinuous mode on injected channels */
937 #define ADC_CR1_DISCNUM_Pos            (13U)
938 #define ADC_CR1_DISCNUM_Msk            (0x7UL << ADC_CR1_DISCNUM_Pos)           /*!< 0x0000E000 */
939 #define ADC_CR1_DISCNUM                ADC_CR1_DISCNUM_Msk                     /*!< DISCNUM[2:0] bits (Discontinuous mode channel count) */
940 #define ADC_CR1_DISCNUM_0              (0x1UL << ADC_CR1_DISCNUM_Pos)           /*!< 0x00002000 */
941 #define ADC_CR1_DISCNUM_1              (0x2UL << ADC_CR1_DISCNUM_Pos)           /*!< 0x00004000 */
942 #define ADC_CR1_DISCNUM_2              (0x4UL << ADC_CR1_DISCNUM_Pos)           /*!< 0x00008000 */
943 #define ADC_CR1_JAWDEN_Pos             (22U)
944 #define ADC_CR1_JAWDEN_Msk             (0x1UL << ADC_CR1_JAWDEN_Pos)            /*!< 0x00400000 */
945 #define ADC_CR1_JAWDEN                 ADC_CR1_JAWDEN_Msk                      /*!< Analog watchdog enable on injected channels */
946 #define ADC_CR1_AWDEN_Pos              (23U)
947 #define ADC_CR1_AWDEN_Msk              (0x1UL << ADC_CR1_AWDEN_Pos)             /*!< 0x00800000 */
948 #define ADC_CR1_AWDEN                  ADC_CR1_AWDEN_Msk                       /*!< Analog watchdog enable on regular channels */
949 
950 /*******************  Bit definition for ADC_CR2 register  ********************/
951 #define ADC_CR2_ADON_Pos               (0U)
952 #define ADC_CR2_ADON_Msk               (0x1UL << ADC_CR2_ADON_Pos)              /*!< 0x00000001 */
953 #define ADC_CR2_ADON                   ADC_CR2_ADON_Msk                        /*!< A/D Converter ON / OFF */
954 #define ADC_CR2_CONT_Pos               (1U)
955 #define ADC_CR2_CONT_Msk               (0x1UL << ADC_CR2_CONT_Pos)              /*!< 0x00000002 */
956 #define ADC_CR2_CONT                   ADC_CR2_CONT_Msk                        /*!< Continuous Conversion */
957 #define ADC_CR2_CAL_Pos                (2U)
958 #define ADC_CR2_CAL_Msk                (0x1UL << ADC_CR2_CAL_Pos)               /*!< 0x00000004 */
959 #define ADC_CR2_CAL                    ADC_CR2_CAL_Msk                         /*!< A/D Calibration */
960 #define ADC_CR2_RSTCAL_Pos             (3U)
961 #define ADC_CR2_RSTCAL_Msk             (0x1UL << ADC_CR2_RSTCAL_Pos)            /*!< 0x00000008 */
962 #define ADC_CR2_RSTCAL                 ADC_CR2_RSTCAL_Msk                      /*!< Reset Calibration */
963 #define ADC_CR2_DMA_Pos                (8U)
964 #define ADC_CR2_DMA_Msk                (0x1UL << ADC_CR2_DMA_Pos)               /*!< 0x00000100 */
965 #define ADC_CR2_DMA                    ADC_CR2_DMA_Msk                         /*!< Direct Memory access mode */
966 #define ADC_CR2_ALIGN_Pos              (11U)
967 #define ADC_CR2_ALIGN_Msk              (0x1UL << ADC_CR2_ALIGN_Pos)             /*!< 0x00000800 */
968 #define ADC_CR2_ALIGN                  ADC_CR2_ALIGN_Msk                       /*!< Data Alignment */
969 #define ADC_CR2_JEXTSEL_Pos            (12U)
970 #define ADC_CR2_JEXTSEL_Msk            (0x7UL << ADC_CR2_JEXTSEL_Pos)           /*!< 0x00007000 */
971 #define ADC_CR2_JEXTSEL                ADC_CR2_JEXTSEL_Msk                     /*!< JEXTSEL[2:0] bits (External event select for injected group) */
972 #define ADC_CR2_JEXTSEL_0              (0x1UL << ADC_CR2_JEXTSEL_Pos)           /*!< 0x00001000 */
973 #define ADC_CR2_JEXTSEL_1              (0x2UL << ADC_CR2_JEXTSEL_Pos)           /*!< 0x00002000 */
974 #define ADC_CR2_JEXTSEL_2              (0x4UL << ADC_CR2_JEXTSEL_Pos)           /*!< 0x00004000 */
975 #define ADC_CR2_JEXTTRIG_Pos           (15U)
976 #define ADC_CR2_JEXTTRIG_Msk           (0x1UL << ADC_CR2_JEXTTRIG_Pos)          /*!< 0x00008000 */
977 #define ADC_CR2_JEXTTRIG               ADC_CR2_JEXTTRIG_Msk                    /*!< External Trigger Conversion mode for injected channels */
978 #define ADC_CR2_EXTSEL_Pos             (17U)
979 #define ADC_CR2_EXTSEL_Msk             (0x7UL << ADC_CR2_EXTSEL_Pos)            /*!< 0x000E0000 */
980 #define ADC_CR2_EXTSEL                 ADC_CR2_EXTSEL_Msk                      /*!< EXTSEL[2:0] bits (External Event Select for regular group) */
981 #define ADC_CR2_EXTSEL_0               (0x1UL << ADC_CR2_EXTSEL_Pos)            /*!< 0x00020000 */
982 #define ADC_CR2_EXTSEL_1               (0x2UL << ADC_CR2_EXTSEL_Pos)            /*!< 0x00040000 */
983 #define ADC_CR2_EXTSEL_2               (0x4UL << ADC_CR2_EXTSEL_Pos)            /*!< 0x00080000 */
984 #define ADC_CR2_EXTTRIG_Pos            (20U)
985 #define ADC_CR2_EXTTRIG_Msk            (0x1UL << ADC_CR2_EXTTRIG_Pos)           /*!< 0x00100000 */
986 #define ADC_CR2_EXTTRIG                ADC_CR2_EXTTRIG_Msk                     /*!< External Trigger Conversion mode for regular channels */
987 #define ADC_CR2_JSWSTART_Pos           (21U)
988 #define ADC_CR2_JSWSTART_Msk           (0x1UL << ADC_CR2_JSWSTART_Pos)          /*!< 0x00200000 */
989 #define ADC_CR2_JSWSTART               ADC_CR2_JSWSTART_Msk                    /*!< Start Conversion of injected channels */
990 #define ADC_CR2_SWSTART_Pos            (22U)
991 #define ADC_CR2_SWSTART_Msk            (0x1UL << ADC_CR2_SWSTART_Pos)           /*!< 0x00400000 */
992 #define ADC_CR2_SWSTART                ADC_CR2_SWSTART_Msk                     /*!< Start Conversion of regular channels */
993 #define ADC_CR2_TSVREFE_Pos            (23U)
994 #define ADC_CR2_TSVREFE_Msk            (0x1UL << ADC_CR2_TSVREFE_Pos)           /*!< 0x00800000 */
995 #define ADC_CR2_TSVREFE                ADC_CR2_TSVREFE_Msk                     /*!< Temperature Sensor and VREFINT Enable */
996 
997 /******************  Bit definition for ADC_SMPR1 register  *******************/
998 #define ADC_SMPR1_SMP10_Pos            (0U)
999 #define ADC_SMPR1_SMP10_Msk            (0x7UL << ADC_SMPR1_SMP10_Pos)           /*!< 0x00000007 */
1000 #define ADC_SMPR1_SMP10                ADC_SMPR1_SMP10_Msk                     /*!< SMP10[2:0] bits (Channel 10 Sample time selection) */
1001 #define ADC_SMPR1_SMP10_0              (0x1UL << ADC_SMPR1_SMP10_Pos)           /*!< 0x00000001 */
1002 #define ADC_SMPR1_SMP10_1              (0x2UL << ADC_SMPR1_SMP10_Pos)           /*!< 0x00000002 */
1003 #define ADC_SMPR1_SMP10_2              (0x4UL << ADC_SMPR1_SMP10_Pos)           /*!< 0x00000004 */
1004 #define ADC_SMPR1_SMP11_Pos            (3U)
1005 #define ADC_SMPR1_SMP11_Msk            (0x7UL << ADC_SMPR1_SMP11_Pos)           /*!< 0x00000038 */
1006 #define ADC_SMPR1_SMP11                ADC_SMPR1_SMP11_Msk                     /*!< SMP11[2:0] bits (Channel 11 Sample time selection) */
1007 #define ADC_SMPR1_SMP11_0              (0x1UL << ADC_SMPR1_SMP11_Pos)           /*!< 0x00000008 */
1008 #define ADC_SMPR1_SMP11_1              (0x2UL << ADC_SMPR1_SMP11_Pos)           /*!< 0x00000010 */
1009 #define ADC_SMPR1_SMP11_2              (0x4UL << ADC_SMPR1_SMP11_Pos)           /*!< 0x00000020 */
1010 #define ADC_SMPR1_SMP12_Pos            (6U)
1011 #define ADC_SMPR1_SMP12_Msk            (0x7UL << ADC_SMPR1_SMP12_Pos)           /*!< 0x000001C0 */
1012 #define ADC_SMPR1_SMP12                ADC_SMPR1_SMP12_Msk                     /*!< SMP12[2:0] bits (Channel 12 Sample time selection) */
1013 #define ADC_SMPR1_SMP12_0              (0x1UL << ADC_SMPR1_SMP12_Pos)           /*!< 0x00000040 */
1014 #define ADC_SMPR1_SMP12_1              (0x2UL << ADC_SMPR1_SMP12_Pos)           /*!< 0x00000080 */
1015 #define ADC_SMPR1_SMP12_2              (0x4UL << ADC_SMPR1_SMP12_Pos)           /*!< 0x00000100 */
1016 #define ADC_SMPR1_SMP13_Pos            (9U)
1017 #define ADC_SMPR1_SMP13_Msk            (0x7UL << ADC_SMPR1_SMP13_Pos)           /*!< 0x00000E00 */
1018 #define ADC_SMPR1_SMP13                ADC_SMPR1_SMP13_Msk                     /*!< SMP13[2:0] bits (Channel 13 Sample time selection) */
1019 #define ADC_SMPR1_SMP13_0              (0x1UL << ADC_SMPR1_SMP13_Pos)           /*!< 0x00000200 */
1020 #define ADC_SMPR1_SMP13_1              (0x2UL << ADC_SMPR1_SMP13_Pos)           /*!< 0x00000400 */
1021 #define ADC_SMPR1_SMP13_2              (0x4UL << ADC_SMPR1_SMP13_Pos)           /*!< 0x00000800 */
1022 #define ADC_SMPR1_SMP14_Pos            (12U)
1023 #define ADC_SMPR1_SMP14_Msk            (0x7UL << ADC_SMPR1_SMP14_Pos)           /*!< 0x00007000 */
1024 #define ADC_SMPR1_SMP14                ADC_SMPR1_SMP14_Msk                     /*!< SMP14[2:0] bits (Channel 14 Sample time selection) */
1025 #define ADC_SMPR1_SMP14_0              (0x1UL << ADC_SMPR1_SMP14_Pos)           /*!< 0x00001000 */
1026 #define ADC_SMPR1_SMP14_1              (0x2UL << ADC_SMPR1_SMP14_Pos)           /*!< 0x00002000 */
1027 #define ADC_SMPR1_SMP14_2              (0x4UL << ADC_SMPR1_SMP14_Pos)           /*!< 0x00004000 */
1028 #define ADC_SMPR1_SMP15_Pos            (15U)
1029 #define ADC_SMPR1_SMP15_Msk            (0x7UL << ADC_SMPR1_SMP15_Pos)           /*!< 0x00038000 */
1030 #define ADC_SMPR1_SMP15                ADC_SMPR1_SMP15_Msk                     /*!< SMP15[2:0] bits (Channel 15 Sample time selection) */
1031 #define ADC_SMPR1_SMP15_0              (0x1UL << ADC_SMPR1_SMP15_Pos)           /*!< 0x00008000 */
1032 #define ADC_SMPR1_SMP15_1              (0x2UL << ADC_SMPR1_SMP15_Pos)           /*!< 0x00010000 */
1033 #define ADC_SMPR1_SMP15_2              (0x4UL << ADC_SMPR1_SMP15_Pos)           /*!< 0x00020000 */
1034 #define ADC_SMPR1_SMP16_Pos            (18U)
1035 #define ADC_SMPR1_SMP16_Msk            (0x7UL << ADC_SMPR1_SMP16_Pos)           /*!< 0x001C0000 */
1036 #define ADC_SMPR1_SMP16                ADC_SMPR1_SMP16_Msk                     /*!< SMP16[2:0] bits (Channel 16 Sample time selection) */
1037 #define ADC_SMPR1_SMP16_0              (0x1UL << ADC_SMPR1_SMP16_Pos)           /*!< 0x00040000 */
1038 #define ADC_SMPR1_SMP16_1              (0x2UL << ADC_SMPR1_SMP16_Pos)           /*!< 0x00080000 */
1039 #define ADC_SMPR1_SMP16_2              (0x4UL << ADC_SMPR1_SMP16_Pos)           /*!< 0x00100000 */
1040 #define ADC_SMPR1_SMP17_Pos            (21U)
1041 #define ADC_SMPR1_SMP17_Msk            (0x7UL << ADC_SMPR1_SMP17_Pos)           /*!< 0x00E00000 */
1042 #define ADC_SMPR1_SMP17                ADC_SMPR1_SMP17_Msk                     /*!< SMP17[2:0] bits (Channel 17 Sample time selection) */
1043 #define ADC_SMPR1_SMP17_0              (0x1UL << ADC_SMPR1_SMP17_Pos)           /*!< 0x00200000 */
1044 #define ADC_SMPR1_SMP17_1              (0x2UL << ADC_SMPR1_SMP17_Pos)           /*!< 0x00400000 */
1045 #define ADC_SMPR1_SMP17_2              (0x4UL << ADC_SMPR1_SMP17_Pos)           /*!< 0x00800000 */
1046 #define ADC_SMPR1_SMP18_Pos            (24U)
1047 #define ADC_SMPR1_SMP18_Msk            (0x7UL << ADC_SMPR1_SMP18_Pos)           /*!< 0x07000000 */
1048 #define ADC_SMPR1_SMP18                ADC_SMPR1_SMP18_Msk                     /*!< SMP18[2:0] bits (Channel 18 Sample time selection) */
1049 #define ADC_SMPR1_SMP18_0              (0x1UL << ADC_SMPR1_SMP18_Pos)           /*!< 0x01000000 */
1050 #define ADC_SMPR1_SMP18_1              (0x2UL << ADC_SMPR1_SMP18_Pos)           /*!< 0x02000000 */
1051 #define ADC_SMPR1_SMP18_2              (0x4UL << ADC_SMPR1_SMP18_Pos)           /*!< 0x04000000 */
1052 
1053 /******************  Bit definition for ADC_SMPR2 register  *******************/
1054 #define ADC_SMPR2_SMP0_Pos             (0U)
1055 #define ADC_SMPR2_SMP0_Msk             (0x7UL << ADC_SMPR2_SMP0_Pos)            /*!< 0x00000007 */
1056 #define ADC_SMPR2_SMP0                 ADC_SMPR2_SMP0_Msk                      /*!< SMP0[2:0] bits (Channel 0 Sample time selection) */
1057 #define ADC_SMPR2_SMP0_0               (0x1UL << ADC_SMPR2_SMP0_Pos)            /*!< 0x00000001 */
1058 #define ADC_SMPR2_SMP0_1               (0x2UL << ADC_SMPR2_SMP0_Pos)            /*!< 0x00000002 */
1059 #define ADC_SMPR2_SMP0_2               (0x4UL << ADC_SMPR2_SMP0_Pos)            /*!< 0x00000004 */
1060 #define ADC_SMPR2_SMP1_Pos             (3U)
1061 #define ADC_SMPR2_SMP1_Msk             (0x7UL << ADC_SMPR2_SMP1_Pos)            /*!< 0x00000038 */
1062 #define ADC_SMPR2_SMP1                 ADC_SMPR2_SMP1_Msk                      /*!< SMP1[2:0] bits (Channel 1 Sample time selection) */
1063 #define ADC_SMPR2_SMP1_0               (0x1UL << ADC_SMPR2_SMP1_Pos)            /*!< 0x00000008 */
1064 #define ADC_SMPR2_SMP1_1               (0x2UL << ADC_SMPR2_SMP1_Pos)            /*!< 0x00000010 */
1065 #define ADC_SMPR2_SMP1_2               (0x4UL << ADC_SMPR2_SMP1_Pos)            /*!< 0x00000020 */
1066 #define ADC_SMPR2_SMP2_Pos             (6U)
1067 #define ADC_SMPR2_SMP2_Msk             (0x7UL << ADC_SMPR2_SMP2_Pos)            /*!< 0x000001C0 */
1068 #define ADC_SMPR2_SMP2                 ADC_SMPR2_SMP2_Msk                      /*!< SMP2[2:0] bits (Channel 2 Sample time selection) */
1069 #define ADC_SMPR2_SMP2_0               (0x1UL << ADC_SMPR2_SMP2_Pos)            /*!< 0x00000040 */
1070 #define ADC_SMPR2_SMP2_1               (0x2UL << ADC_SMPR2_SMP2_Pos)            /*!< 0x00000080 */
1071 #define ADC_SMPR2_SMP2_2               (0x4UL << ADC_SMPR2_SMP2_Pos)            /*!< 0x00000100 */
1072 #define ADC_SMPR2_SMP3_Pos             (9U)
1073 #define ADC_SMPR2_SMP3_Msk             (0x7UL << ADC_SMPR2_SMP3_Pos)            /*!< 0x00000E00 */
1074 #define ADC_SMPR2_SMP3                 ADC_SMPR2_SMP3_Msk                      /*!< SMP3[2:0] bits (Channel 3 Sample time selection) */
1075 #define ADC_SMPR2_SMP3_0               (0x1UL << ADC_SMPR2_SMP3_Pos)            /*!< 0x00000200 */
1076 #define ADC_SMPR2_SMP3_1               (0x2UL << ADC_SMPR2_SMP3_Pos)            /*!< 0x00000400 */
1077 #define ADC_SMPR2_SMP3_2               (0x4UL << ADC_SMPR2_SMP3_Pos)            /*!< 0x00000800 */
1078 #define ADC_SMPR2_SMP4_Pos             (12U)
1079 #define ADC_SMPR2_SMP4_Msk             (0x7UL << ADC_SMPR2_SMP4_Pos)            /*!< 0x00007000 */
1080 #define ADC_SMPR2_SMP4                 ADC_SMPR2_SMP4_Msk                      /*!< SMP4[2:0] bits (Channel 4 Sample time selection) */
1081 #define ADC_SMPR2_SMP4_0               (0x1UL << ADC_SMPR2_SMP4_Pos)            /*!< 0x00001000 */
1082 #define ADC_SMPR2_SMP4_1               (0x2UL << ADC_SMPR2_SMP4_Pos)            /*!< 0x00002000 */
1083 #define ADC_SMPR2_SMP4_2               (0x4UL << ADC_SMPR2_SMP4_Pos)            /*!< 0x00004000 */
1084 #define ADC_SMPR2_SMP5_Pos             (15U)
1085 #define ADC_SMPR2_SMP5_Msk             (0x7UL << ADC_SMPR2_SMP5_Pos)            /*!< 0x00038000 */
1086 #define ADC_SMPR2_SMP5                 ADC_SMPR2_SMP5_Msk                      /*!< SMP5[2:0] bits (Channel 5 Sample time selection) */
1087 #define ADC_SMPR2_SMP5_0               (0x1UL << ADC_SMPR2_SMP5_Pos)            /*!< 0x00008000 */
1088 #define ADC_SMPR2_SMP5_1               (0x2UL << ADC_SMPR2_SMP5_Pos)            /*!< 0x00010000 */
1089 #define ADC_SMPR2_SMP5_2               (0x4UL << ADC_SMPR2_SMP5_Pos)            /*!< 0x00020000 */
1090 #define ADC_SMPR2_SMP6_Pos             (18U)
1091 #define ADC_SMPR2_SMP6_Msk             (0x7UL << ADC_SMPR2_SMP6_Pos)            /*!< 0x001C0000 */
1092 #define ADC_SMPR2_SMP6                 ADC_SMPR2_SMP6_Msk                      /*!< SMP6[2:0] bits (Channel 6 Sample time selection) */
1093 #define ADC_SMPR2_SMP6_0               (0x1UL << ADC_SMPR2_SMP6_Pos)            /*!< 0x00040000 */
1094 #define ADC_SMPR2_SMP6_1               (0x2UL << ADC_SMPR2_SMP6_Pos)            /*!< 0x00080000 */
1095 #define ADC_SMPR2_SMP6_2               (0x4UL << ADC_SMPR2_SMP6_Pos)            /*!< 0x00100000 */
1096 #define ADC_SMPR2_SMP7_Pos             (21U)
1097 #define ADC_SMPR2_SMP7_Msk             (0x7UL << ADC_SMPR2_SMP7_Pos)            /*!< 0x00E00000 */
1098 #define ADC_SMPR2_SMP7                 ADC_SMPR2_SMP7_Msk                      /*!< SMP7[2:0] bits (Channel 7 Sample time selection) */
1099 #define ADC_SMPR2_SMP7_0               (0x1UL << ADC_SMPR2_SMP7_Pos)            /*!< 0x00200000 */
1100 #define ADC_SMPR2_SMP7_1               (0x2UL << ADC_SMPR2_SMP7_Pos)            /*!< 0x00400000 */
1101 #define ADC_SMPR2_SMP7_2               (0x4UL << ADC_SMPR2_SMP7_Pos)            /*!< 0x00800000 */
1102 #define ADC_SMPR2_SMP8_Pos             (24U)
1103 #define ADC_SMPR2_SMP8_Msk             (0x7UL << ADC_SMPR2_SMP8_Pos)            /*!< 0x07000000 */
1104 #define ADC_SMPR2_SMP8                 ADC_SMPR2_SMP8_Msk                      /*!< SMP8[2:0] bits (Channel 8 Sample time selection) */
1105 #define ADC_SMPR2_SMP8_0               (0x1UL << ADC_SMPR2_SMP8_Pos)            /*!< 0x01000000 */
1106 #define ADC_SMPR2_SMP8_1               (0x2UL << ADC_SMPR2_SMP8_Pos)            /*!< 0x02000000 */
1107 #define ADC_SMPR2_SMP8_2               (0x4UL << ADC_SMPR2_SMP8_Pos)            /*!< 0x04000000 */
1108 #define ADC_SMPR2_SMP9_Pos             (27U)
1109 #define ADC_SMPR2_SMP9_Msk             (0x7UL << ADC_SMPR2_SMP9_Pos)            /*!< 0x38000000 */
1110 #define ADC_SMPR2_SMP9                 ADC_SMPR2_SMP9_Msk                      /*!< SMP9[2:0] bits (Channel 9 Sample time selection) */
1111 #define ADC_SMPR2_SMP9_0               (0x1UL << ADC_SMPR2_SMP9_Pos)            /*!< 0x08000000 */
1112 #define ADC_SMPR2_SMP9_1               (0x2UL << ADC_SMPR2_SMP9_Pos)            /*!< 0x10000000 */
1113 #define ADC_SMPR2_SMP9_2               (0x4UL << ADC_SMPR2_SMP9_Pos)            /*!< 0x20000000 */
1114 
1115 /******************  Bit definition for ADC_JOFR1 register  *******************/
1116 #define ADC_JOFR1_JOFFSET1_Pos         (0U)
1117 #define ADC_JOFR1_JOFFSET1_Msk         (0xFFFUL << ADC_JOFR1_JOFFSET1_Pos)      /*!< 0x00000FFF */
1118 #define ADC_JOFR1_JOFFSET1             ADC_JOFR1_JOFFSET1_Msk                  /*!< Data offset for injected channel 1 */
1119 
1120 /******************  Bit definition for ADC_JOFR2 register  *******************/
1121 #define ADC_JOFR2_JOFFSET2_Pos         (0U)
1122 #define ADC_JOFR2_JOFFSET2_Msk         (0xFFFUL << ADC_JOFR2_JOFFSET2_Pos)      /*!< 0x00000FFF */
1123 #define ADC_JOFR2_JOFFSET2             ADC_JOFR2_JOFFSET2_Msk                  /*!< Data offset for injected channel 2 */
1124 
1125 /******************  Bit definition for ADC_JOFR3 register  *******************/
1126 #define ADC_JOFR3_JOFFSET3_Pos         (0U)
1127 #define ADC_JOFR3_JOFFSET3_Msk         (0xFFFUL << ADC_JOFR3_JOFFSET3_Pos)      /*!< 0x00000FFF */
1128 #define ADC_JOFR3_JOFFSET3             ADC_JOFR3_JOFFSET3_Msk                  /*!< Data offset for injected channel 3 */
1129 
1130 /******************  Bit definition for ADC_JOFR4 register  *******************/
1131 #define ADC_JOFR4_JOFFSET4_Pos         (0U)
1132 #define ADC_JOFR4_JOFFSET4_Msk         (0xFFFUL << ADC_JOFR4_JOFFSET4_Pos)      /*!< 0x00000FFF */
1133 #define ADC_JOFR4_JOFFSET4             ADC_JOFR4_JOFFSET4_Msk                  /*!< Data offset for injected channel 4 */
1134 
1135 /*******************  Bit definition for ADC_HTR register  ********************/
1136 #define ADC_HTR_HT_Pos                 (0U)
1137 #define ADC_HTR_HT_Msk                 (0xFFFUL << ADC_HTR_HT_Pos)              /*!< 0x00000FFF */
1138 #define ADC_HTR_HT                     ADC_HTR_HT_Msk                          /*!< Analog watchdog high threshold */
1139 
1140 /*******************  Bit definition for ADC_LTR register  ********************/
1141 #define ADC_LTR_LT_Pos                 (0U)
1142 #define ADC_LTR_LT_Msk                 (0xFFFUL << ADC_LTR_LT_Pos)              /*!< 0x00000FFF */
1143 #define ADC_LTR_LT                     ADC_LTR_LT_Msk                          /*!< Analog watchdog low threshold */
1144 
1145 /*******************  Bit definition for ADC_SQR1 register  *******************/
1146 #define ADC_SQR1_SQ13_Pos              (0U)
1147 #define ADC_SQR1_SQ13_Msk              (0x1FUL << ADC_SQR1_SQ13_Pos)            /*!< 0x0000001F */
1148 #define ADC_SQR1_SQ13                  ADC_SQR1_SQ13_Msk                       /*!< SQ13[4:0] bits (13th conversion in regular sequence) */
1149 #define ADC_SQR1_SQ13_0                (0x01UL << ADC_SQR1_SQ13_Pos)            /*!< 0x00000001 */
1150 #define ADC_SQR1_SQ13_1                (0x02UL << ADC_SQR1_SQ13_Pos)            /*!< 0x00000002 */
1151 #define ADC_SQR1_SQ13_2                (0x04UL << ADC_SQR1_SQ13_Pos)            /*!< 0x00000004 */
1152 #define ADC_SQR1_SQ13_3                (0x08UL << ADC_SQR1_SQ13_Pos)            /*!< 0x00000008 */
1153 #define ADC_SQR1_SQ13_4                (0x10UL << ADC_SQR1_SQ13_Pos)            /*!< 0x00000010 */
1154 #define ADC_SQR1_SQ14_Pos              (5U)
1155 #define ADC_SQR1_SQ14_Msk              (0x1FUL << ADC_SQR1_SQ14_Pos)            /*!< 0x000003E0 */
1156 #define ADC_SQR1_SQ14                  ADC_SQR1_SQ14_Msk                       /*!< SQ14[4:0] bits (14th conversion in regular sequence) */
1157 #define ADC_SQR1_SQ14_0                (0x01UL << ADC_SQR1_SQ14_Pos)            /*!< 0x00000020 */
1158 #define ADC_SQR1_SQ14_1                (0x02UL << ADC_SQR1_SQ14_Pos)            /*!< 0x00000040 */
1159 #define ADC_SQR1_SQ14_2                (0x04UL << ADC_SQR1_SQ14_Pos)            /*!< 0x00000080 */
1160 #define ADC_SQR1_SQ14_3                (0x08UL << ADC_SQR1_SQ14_Pos)            /*!< 0x00000100 */
1161 #define ADC_SQR1_SQ14_4                (0x10UL << ADC_SQR1_SQ14_Pos)            /*!< 0x00000200 */
1162 #define ADC_SQR1_SQ15_Pos              (10U)
1163 #define ADC_SQR1_SQ15_Msk              (0x1FUL << ADC_SQR1_SQ15_Pos)            /*!< 0x00007C00 */
1164 #define ADC_SQR1_SQ15                  ADC_SQR1_SQ15_Msk                       /*!< SQ15[4:0] bits (15th conversion in regular sequence) */
1165 #define ADC_SQR1_SQ15_0                (0x01UL << ADC_SQR1_SQ15_Pos)            /*!< 0x00000400 */
1166 #define ADC_SQR1_SQ15_1                (0x02UL << ADC_SQR1_SQ15_Pos)            /*!< 0x00000800 */
1167 #define ADC_SQR1_SQ15_2                (0x04UL << ADC_SQR1_SQ15_Pos)            /*!< 0x00001000 */
1168 #define ADC_SQR1_SQ15_3                (0x08UL << ADC_SQR1_SQ15_Pos)            /*!< 0x00002000 */
1169 #define ADC_SQR1_SQ15_4                (0x10UL << ADC_SQR1_SQ15_Pos)            /*!< 0x00004000 */
1170 #define ADC_SQR1_SQ16_Pos              (15U)
1171 #define ADC_SQR1_SQ16_Msk              (0x1FUL << ADC_SQR1_SQ16_Pos)            /*!< 0x000F8000 */
1172 #define ADC_SQR1_SQ16                  ADC_SQR1_SQ16_Msk                       /*!< SQ16[4:0] bits (16th conversion in regular sequence) */
1173 #define ADC_SQR1_SQ16_0                (0x01UL << ADC_SQR1_SQ16_Pos)            /*!< 0x00008000 */
1174 #define ADC_SQR1_SQ16_1                (0x02UL << ADC_SQR1_SQ16_Pos)            /*!< 0x00010000 */
1175 #define ADC_SQR1_SQ16_2                (0x04UL << ADC_SQR1_SQ16_Pos)            /*!< 0x00020000 */
1176 #define ADC_SQR1_SQ16_3                (0x08UL << ADC_SQR1_SQ16_Pos)            /*!< 0x00040000 */
1177 #define ADC_SQR1_SQ16_4                (0x10UL << ADC_SQR1_SQ16_Pos)            /*!< 0x00080000 */
1178 #define ADC_SQR1_L_Pos                 (20U)
1179 #define ADC_SQR1_L_Msk                 (0xFUL << ADC_SQR1_L_Pos)                /*!< 0x00F00000 */
1180 #define ADC_SQR1_L                     ADC_SQR1_L_Msk                          /*!< L[3:0] bits (Regular channel sequence length) */
1181 #define ADC_SQR1_L_0                   (0x1UL << ADC_SQR1_L_Pos)                /*!< 0x00100000 */
1182 #define ADC_SQR1_L_1                   (0x2UL << ADC_SQR1_L_Pos)                /*!< 0x00200000 */
1183 #define ADC_SQR1_L_2                   (0x4UL << ADC_SQR1_L_Pos)                /*!< 0x00400000 */
1184 #define ADC_SQR1_L_3                   (0x8UL << ADC_SQR1_L_Pos)                /*!< 0x00800000 */
1185 
1186 /*******************  Bit definition for ADC_SQR2 register  *******************/
1187 #define ADC_SQR2_SQ7_Pos               (0U)
1188 #define ADC_SQR2_SQ7_Msk               (0x1FUL << ADC_SQR2_SQ7_Pos)             /*!< 0x0000001F */
1189 #define ADC_SQR2_SQ7                   ADC_SQR2_SQ7_Msk                        /*!< SQ7[4:0] bits (7th conversion in regular sequence) */
1190 #define ADC_SQR2_SQ7_0                 (0x01UL << ADC_SQR2_SQ7_Pos)             /*!< 0x00000001 */
1191 #define ADC_SQR2_SQ7_1                 (0x02UL << ADC_SQR2_SQ7_Pos)             /*!< 0x00000002 */
1192 #define ADC_SQR2_SQ7_2                 (0x04UL << ADC_SQR2_SQ7_Pos)             /*!< 0x00000004 */
1193 #define ADC_SQR2_SQ7_3                 (0x08UL << ADC_SQR2_SQ7_Pos)             /*!< 0x00000008 */
1194 #define ADC_SQR2_SQ7_4                 (0x10UL << ADC_SQR2_SQ7_Pos)             /*!< 0x00000010 */
1195 #define ADC_SQR2_SQ8_Pos               (5U)
1196 #define ADC_SQR2_SQ8_Msk               (0x1FUL << ADC_SQR2_SQ8_Pos)             /*!< 0x000003E0 */
1197 #define ADC_SQR2_SQ8                   ADC_SQR2_SQ8_Msk                        /*!< SQ8[4:0] bits (8th conversion in regular sequence) */
1198 #define ADC_SQR2_SQ8_0                 (0x01UL << ADC_SQR2_SQ8_Pos)             /*!< 0x00000020 */
1199 #define ADC_SQR2_SQ8_1                 (0x02UL << ADC_SQR2_SQ8_Pos)             /*!< 0x00000040 */
1200 #define ADC_SQR2_SQ8_2                 (0x04UL << ADC_SQR2_SQ8_Pos)             /*!< 0x00000080 */
1201 #define ADC_SQR2_SQ8_3                 (0x08UL << ADC_SQR2_SQ8_Pos)             /*!< 0x00000100 */
1202 #define ADC_SQR2_SQ8_4                 (0x10UL << ADC_SQR2_SQ8_Pos)             /*!< 0x00000200 */
1203 #define ADC_SQR2_SQ9_Pos               (10U)
1204 #define ADC_SQR2_SQ9_Msk               (0x1FUL << ADC_SQR2_SQ9_Pos)             /*!< 0x00007C00 */
1205 #define ADC_SQR2_SQ9                   ADC_SQR2_SQ9_Msk                        /*!< SQ9[4:0] bits (9th conversion in regular sequence) */
1206 #define ADC_SQR2_SQ9_0                 (0x01UL << ADC_SQR2_SQ9_Pos)             /*!< 0x00000400 */
1207 #define ADC_SQR2_SQ9_1                 (0x02UL << ADC_SQR2_SQ9_Pos)             /*!< 0x00000800 */
1208 #define ADC_SQR2_SQ9_2                 (0x04UL << ADC_SQR2_SQ9_Pos)             /*!< 0x00001000 */
1209 #define ADC_SQR2_SQ9_3                 (0x08UL << ADC_SQR2_SQ9_Pos)             /*!< 0x00002000 */
1210 #define ADC_SQR2_SQ9_4                 (0x10UL << ADC_SQR2_SQ9_Pos)             /*!< 0x00004000 */
1211 #define ADC_SQR2_SQ10_Pos              (15U)
1212 #define ADC_SQR2_SQ10_Msk              (0x1FUL << ADC_SQR2_SQ10_Pos)            /*!< 0x000F8000 */
1213 #define ADC_SQR2_SQ10                  ADC_SQR2_SQ10_Msk                       /*!< SQ10[4:0] bits (10th conversion in regular sequence) */
1214 #define ADC_SQR2_SQ10_0                (0x01UL << ADC_SQR2_SQ10_Pos)            /*!< 0x00008000 */
1215 #define ADC_SQR2_SQ10_1                (0x02UL << ADC_SQR2_SQ10_Pos)            /*!< 0x00010000 */
1216 #define ADC_SQR2_SQ10_2                (0x04UL << ADC_SQR2_SQ10_Pos)            /*!< 0x00020000 */
1217 #define ADC_SQR2_SQ10_3                (0x08UL << ADC_SQR2_SQ10_Pos)            /*!< 0x00040000 */
1218 #define ADC_SQR2_SQ10_4                (0x10UL << ADC_SQR2_SQ10_Pos)            /*!< 0x00080000 */
1219 #define ADC_SQR2_SQ11_Pos              (20U)
1220 #define ADC_SQR2_SQ11_Msk              (0x1FUL << ADC_SQR2_SQ11_Pos)            /*!< 0x01F00000 */
1221 #define ADC_SQR2_SQ11                  ADC_SQR2_SQ11_Msk                       /*!< SQ11[4:0] bits (11th conversion in regular sequence) */
1222 #define ADC_SQR2_SQ11_0                (0x01UL << ADC_SQR2_SQ11_Pos)            /*!< 0x00100000 */
1223 #define ADC_SQR2_SQ11_1                (0x02UL << ADC_SQR2_SQ11_Pos)            /*!< 0x00200000 */
1224 #define ADC_SQR2_SQ11_2                (0x04UL << ADC_SQR2_SQ11_Pos)            /*!< 0x00400000 */
1225 #define ADC_SQR2_SQ11_3                (0x08UL << ADC_SQR2_SQ11_Pos)            /*!< 0x00800000 */
1226 #define ADC_SQR2_SQ11_4                (0x10UL << ADC_SQR2_SQ11_Pos)            /*!< 0x01000000 */
1227 #define ADC_SQR2_SQ12_Pos              (25U)
1228 #define ADC_SQR2_SQ12_Msk              (0x1FUL << ADC_SQR2_SQ12_Pos)            /*!< 0x3E000000 */
1229 #define ADC_SQR2_SQ12                  ADC_SQR2_SQ12_Msk                       /*!< SQ12[4:0] bits (12th conversion in regular sequence) */
1230 #define ADC_SQR2_SQ12_0                (0x01UL << ADC_SQR2_SQ12_Pos)            /*!< 0x02000000 */
1231 #define ADC_SQR2_SQ12_1                (0x02UL << ADC_SQR2_SQ12_Pos)            /*!< 0x04000000 */
1232 #define ADC_SQR2_SQ12_2                (0x04UL << ADC_SQR2_SQ12_Pos)            /*!< 0x08000000 */
1233 #define ADC_SQR2_SQ12_3                (0x08UL << ADC_SQR2_SQ12_Pos)            /*!< 0x10000000 */
1234 #define ADC_SQR2_SQ12_4                (0x10UL << ADC_SQR2_SQ12_Pos)            /*!< 0x20000000 */
1235 
1236 /*******************  Bit definition for ADC_SQR3 register  *******************/
1237 #define ADC_SQR3_SQ1_Pos               (0U)
1238 #define ADC_SQR3_SQ1_Msk               (0x1FUL << ADC_SQR3_SQ1_Pos)             /*!< 0x0000001F */
1239 #define ADC_SQR3_SQ1                   ADC_SQR3_SQ1_Msk                        /*!< SQ1[4:0] bits (1st conversion in regular sequence) */
1240 #define ADC_SQR3_SQ1_0                 (0x01UL << ADC_SQR3_SQ1_Pos)             /*!< 0x00000001 */
1241 #define ADC_SQR3_SQ1_1                 (0x02UL << ADC_SQR3_SQ1_Pos)             /*!< 0x00000002 */
1242 #define ADC_SQR3_SQ1_2                 (0x04UL << ADC_SQR3_SQ1_Pos)             /*!< 0x00000004 */
1243 #define ADC_SQR3_SQ1_3                 (0x08UL << ADC_SQR3_SQ1_Pos)             /*!< 0x00000008 */
1244 #define ADC_SQR3_SQ1_4                 (0x10UL << ADC_SQR3_SQ1_Pos)             /*!< 0x00000010 */
1245 #define ADC_SQR3_SQ2_Pos               (5U)
1246 #define ADC_SQR3_SQ2_Msk               (0x1FUL << ADC_SQR3_SQ2_Pos)             /*!< 0x000003E0 */
1247 #define ADC_SQR3_SQ2                   ADC_SQR3_SQ2_Msk                        /*!< SQ2[4:0] bits (2nd conversion in regular sequence) */
1248 #define ADC_SQR3_SQ2_0                 (0x01UL << ADC_SQR3_SQ2_Pos)             /*!< 0x00000020 */
1249 #define ADC_SQR3_SQ2_1                 (0x02UL << ADC_SQR3_SQ2_Pos)             /*!< 0x00000040 */
1250 #define ADC_SQR3_SQ2_2                 (0x04UL << ADC_SQR3_SQ2_Pos)             /*!< 0x00000080 */
1251 #define ADC_SQR3_SQ2_3                 (0x08UL << ADC_SQR3_SQ2_Pos)             /*!< 0x00000100 */
1252 #define ADC_SQR3_SQ2_4                 (0x10UL << ADC_SQR3_SQ2_Pos)             /*!< 0x00000200 */
1253 #define ADC_SQR3_SQ3_Pos               (10U)
1254 #define ADC_SQR3_SQ3_Msk               (0x1FUL << ADC_SQR3_SQ3_Pos)             /*!< 0x00007C00 */
1255 #define ADC_SQR3_SQ3                   ADC_SQR3_SQ3_Msk                        /*!< SQ3[4:0] bits (3rd conversion in regular sequence) */
1256 #define ADC_SQR3_SQ3_0                 (0x01UL << ADC_SQR3_SQ3_Pos)             /*!< 0x00000400 */
1257 #define ADC_SQR3_SQ3_1                 (0x02UL << ADC_SQR3_SQ3_Pos)             /*!< 0x00000800 */
1258 #define ADC_SQR3_SQ3_2                 (0x04UL << ADC_SQR3_SQ3_Pos)             /*!< 0x00001000 */
1259 #define ADC_SQR3_SQ3_3                 (0x08UL << ADC_SQR3_SQ3_Pos)             /*!< 0x00002000 */
1260 #define ADC_SQR3_SQ3_4                 (0x10UL << ADC_SQR3_SQ3_Pos)             /*!< 0x00004000 */
1261 #define ADC_SQR3_SQ4_Pos               (15U)
1262 #define ADC_SQR3_SQ4_Msk               (0x1FUL << ADC_SQR3_SQ4_Pos)             /*!< 0x000F8000 */
1263 #define ADC_SQR3_SQ4                   ADC_SQR3_SQ4_Msk                        /*!< SQ4[4:0] bits (4th conversion in regular sequence) */
1264 #define ADC_SQR3_SQ4_0                 (0x01UL << ADC_SQR3_SQ4_Pos)             /*!< 0x00008000 */
1265 #define ADC_SQR3_SQ4_1                 (0x02UL << ADC_SQR3_SQ4_Pos)             /*!< 0x00010000 */
1266 #define ADC_SQR3_SQ4_2                 (0x04UL << ADC_SQR3_SQ4_Pos)             /*!< 0x00020000 */
1267 #define ADC_SQR3_SQ4_3                 (0x08UL << ADC_SQR3_SQ4_Pos)             /*!< 0x00040000 */
1268 #define ADC_SQR3_SQ4_4                 (0x10UL << ADC_SQR3_SQ4_Pos)             /*!< 0x00080000 */
1269 #define ADC_SQR3_SQ5_Pos               (20U)
1270 #define ADC_SQR3_SQ5_Msk               (0x1FUL << ADC_SQR3_SQ5_Pos)             /*!< 0x01F00000 */
1271 #define ADC_SQR3_SQ5                   ADC_SQR3_SQ5_Msk                        /*!< SQ5[4:0] bits (5th conversion in regular sequence) */
1272 #define ADC_SQR3_SQ5_0                 (0x01UL << ADC_SQR3_SQ5_Pos)             /*!< 0x00100000 */
1273 #define ADC_SQR3_SQ5_1                 (0x02UL << ADC_SQR3_SQ5_Pos)             /*!< 0x00200000 */
1274 #define ADC_SQR3_SQ5_2                 (0x04UL << ADC_SQR3_SQ5_Pos)             /*!< 0x00400000 */
1275 #define ADC_SQR3_SQ5_3                 (0x08UL << ADC_SQR3_SQ5_Pos)             /*!< 0x00800000 */
1276 #define ADC_SQR3_SQ5_4                 (0x10UL << ADC_SQR3_SQ5_Pos)             /*!< 0x01000000 */
1277 #define ADC_SQR3_SQ6_Pos               (25U)
1278 #define ADC_SQR3_SQ6_Msk               (0x1FUL << ADC_SQR3_SQ6_Pos)             /*!< 0x3E000000 */
1279 #define ADC_SQR3_SQ6                   ADC_SQR3_SQ6_Msk                        /*!< SQ6[4:0] bits (6th conversion in regular sequence) */
1280 #define ADC_SQR3_SQ6_0                 (0x01UL << ADC_SQR3_SQ6_Pos)             /*!< 0x02000000 */
1281 #define ADC_SQR3_SQ6_1                 (0x02UL << ADC_SQR3_SQ6_Pos)             /*!< 0x04000000 */
1282 #define ADC_SQR3_SQ6_2                 (0x04UL << ADC_SQR3_SQ6_Pos)             /*!< 0x08000000 */
1283 #define ADC_SQR3_SQ6_3                 (0x08UL << ADC_SQR3_SQ6_Pos)             /*!< 0x10000000 */
1284 #define ADC_SQR3_SQ6_4                 (0x10UL << ADC_SQR3_SQ6_Pos)             /*!< 0x20000000 */
1285 
1286 /*******************  Bit definition for ADC_JSQR register  *******************/
1287 #define ADC_JSQR_JSQ1_Pos              (0U)
1288 #define ADC_JSQR_JSQ1_Msk              (0x1FUL << ADC_JSQR_JSQ1_Pos)            /*!< 0x0000001F */
1289 #define ADC_JSQR_JSQ1                  ADC_JSQR_JSQ1_Msk                       /*!< JSQ1[4:0] bits (1st conversion in injected sequence) */
1290 #define ADC_JSQR_JSQ1_0                (0x01UL << ADC_JSQR_JSQ1_Pos)            /*!< 0x00000001 */
1291 #define ADC_JSQR_JSQ1_1                (0x02UL << ADC_JSQR_JSQ1_Pos)            /*!< 0x00000002 */
1292 #define ADC_JSQR_JSQ1_2                (0x04UL << ADC_JSQR_JSQ1_Pos)            /*!< 0x00000004 */
1293 #define ADC_JSQR_JSQ1_3                (0x08UL << ADC_JSQR_JSQ1_Pos)            /*!< 0x00000008 */
1294 #define ADC_JSQR_JSQ1_4                (0x10UL << ADC_JSQR_JSQ1_Pos)            /*!< 0x00000010 */
1295 #define ADC_JSQR_JSQ2_Pos              (5U)
1296 #define ADC_JSQR_JSQ2_Msk              (0x1FUL << ADC_JSQR_JSQ2_Pos)            /*!< 0x000003E0 */
1297 #define ADC_JSQR_JSQ2                  ADC_JSQR_JSQ2_Msk                       /*!< JSQ2[4:0] bits (2nd conversion in injected sequence) */
1298 #define ADC_JSQR_JSQ2_0                (0x01UL << ADC_JSQR_JSQ2_Pos)            /*!< 0x00000020 */
1299 #define ADC_JSQR_JSQ2_1                (0x02UL << ADC_JSQR_JSQ2_Pos)            /*!< 0x00000040 */
1300 #define ADC_JSQR_JSQ2_2                (0x04UL << ADC_JSQR_JSQ2_Pos)            /*!< 0x00000080 */
1301 #define ADC_JSQR_JSQ2_3                (0x08UL << ADC_JSQR_JSQ2_Pos)            /*!< 0x00000100 */
1302 #define ADC_JSQR_JSQ2_4                (0x10UL << ADC_JSQR_JSQ2_Pos)            /*!< 0x00000200 */
1303 #define ADC_JSQR_JSQ3_Pos              (10U)
1304 #define ADC_JSQR_JSQ3_Msk              (0x1FUL << ADC_JSQR_JSQ3_Pos)            /*!< 0x00007C00 */
1305 #define ADC_JSQR_JSQ3                  ADC_JSQR_JSQ3_Msk                       /*!< JSQ3[4:0] bits (3rd conversion in injected sequence) */
1306 #define ADC_JSQR_JSQ3_0                (0x01UL << ADC_JSQR_JSQ3_Pos)            /*!< 0x00000400 */
1307 #define ADC_JSQR_JSQ3_1                (0x02UL << ADC_JSQR_JSQ3_Pos)            /*!< 0x00000800 */
1308 #define ADC_JSQR_JSQ3_2                (0x04UL << ADC_JSQR_JSQ3_Pos)            /*!< 0x00001000 */
1309 #define ADC_JSQR_JSQ3_3                (0x08UL << ADC_JSQR_JSQ3_Pos)            /*!< 0x00002000 */
1310 #define ADC_JSQR_JSQ3_4                (0x10UL << ADC_JSQR_JSQ3_Pos)            /*!< 0x00004000 */
1311 #define ADC_JSQR_JSQ4_Pos              (15U)
1312 #define ADC_JSQR_JSQ4_Msk              (0x1FUL << ADC_JSQR_JSQ4_Pos)            /*!< 0x000F8000 */
1313 #define ADC_JSQR_JSQ4                  ADC_JSQR_JSQ4_Msk                       /*!< JSQ4[4:0] bits (4th conversion in injected sequence) */
1314 #define ADC_JSQR_JSQ4_0                (0x01UL << ADC_JSQR_JSQ4_Pos)            /*!< 0x00008000 */
1315 #define ADC_JSQR_JSQ4_1                (0x02UL << ADC_JSQR_JSQ4_Pos)            /*!< 0x00010000 */
1316 #define ADC_JSQR_JSQ4_2                (0x04UL << ADC_JSQR_JSQ4_Pos)            /*!< 0x00020000 */
1317 #define ADC_JSQR_JSQ4_3                (0x08UL << ADC_JSQR_JSQ4_Pos)            /*!< 0x00040000 */
1318 #define ADC_JSQR_JSQ4_4                (0x10UL << ADC_JSQR_JSQ4_Pos)            /*!< 0x00080000 */
1319 #define ADC_JSQR_JL_Pos                (20U)
1320 #define ADC_JSQR_JL_Msk                (0x3UL << ADC_JSQR_JL_Pos)               /*!< 0x00300000 */
1321 #define ADC_JSQR_JL                    ADC_JSQR_JL_Msk                         /*!< JL[1:0] bits (Injected Sequence length) */
1322 #define ADC_JSQR_JL_0                  (0x1UL << ADC_JSQR_JL_Pos)               /*!< 0x00100000 */
1323 #define ADC_JSQR_JL_1                  (0x2UL << ADC_JSQR_JL_Pos)               /*!< 0x00200000 */
1324 
1325 /*******************  Bit definition for ADC_JDR1 register  *******************/
1326 #define ADC_JDR1_JDATA                 ((uint16_t)0xFFFFU)                     /*!< Injected data */
1327 
1328 /*******************  Bit definition for ADC_JDR2 register  *******************/
1329 #define ADC_JDR2_JDATA                 ((uint16_t)0xFFFFU)                     /*!< Injected data */
1330 
1331 /*******************  Bit definition for ADC_JDR3 register  *******************/
1332 #define ADC_JDR3_JDATA                 ((uint16_t)0xFFFFU)                     /*!< Injected data */
1333 
1334 /*******************  Bit definition for ADC_JDR4 register  *******************/
1335 #define ADC_JDR4_JDATA                 ((uint16_t)0xFFFFU)                     /*!< Injected data */
1336 
1337 /********************  Bit definition for ADC_DR register  ********************/
1338 #define ADC_DR_DATA_Pos                (0U)
1339 #define ADC_DR_DATA_Msk                (0xFFFFUL << ADC_DR_DATA_Pos)            /*!< 0x0000FFFF */
1340 #define ADC_DR_DATA                    ADC_DR_DATA_Msk                         /*!< Regular data */
1341 
1342 /******************************************************************************/
1343 /*                                                                            */
1344 /*                      Analog Comparators (COMP)                             */
1345 /*                                                                            */
1346 /******************************************************************************/
1347 
1348 #define COMP_V1_1_0_0                                  /*!< Comparator IP version */
1349 
1350 /***********************  Bit definition for COMP_CSR register  ***************/
1351 /* COMP1 bits definition */
1352 #define COMP_CSR_COMP1EN_Pos            (0U)
1353 #define COMP_CSR_COMP1EN_Msk            (0x1UL << COMP_CSR_COMP1EN_Pos)         /*!< 0x00000001 */
1354 #define COMP_CSR_COMP1EN                COMP_CSR_COMP1EN_Msk                   /*!< COMP1 enable */
1355 #define COMP_CSR_COMP1SW1_Pos           (1U)
1356 #define COMP_CSR_COMP1SW1_Msk           (0x1UL << COMP_CSR_COMP1SW1_Pos)        /*!< 0x00000002 */
1357 #define COMP_CSR_COMP1SW1               COMP_CSR_COMP1SW1_Msk                  /*!< SW1 switch control */
1358 #define COMP_CSR_COMP1MODE_Pos          (2U)
1359 #define COMP_CSR_COMP1MODE_Msk          (0x3UL << COMP_CSR_COMP1MODE_Pos)       /*!< 0x0000000C */
1360 #define COMP_CSR_COMP1MODE              COMP_CSR_COMP1MODE_Msk                 /*!< COMP1 power mode */
1361 #define COMP_CSR_COMP1MODE_0            (0x1UL << COMP_CSR_COMP1MODE_Pos)       /*!< 0x00000004 */
1362 #define COMP_CSR_COMP1MODE_1            (0x2UL << COMP_CSR_COMP1MODE_Pos)       /*!< 0x00000008 */
1363 #define COMP_CSR_COMP1INSEL_Pos         (4U)
1364 #define COMP_CSR_COMP1INSEL_Msk         (0x7UL << COMP_CSR_COMP1INSEL_Pos)      /*!< 0x00000070 */
1365 #define COMP_CSR_COMP1INSEL             COMP_CSR_COMP1INSEL_Msk                /*!< COMP1 inverting input select */
1366 #define COMP_CSR_COMP1INSEL_0           (0x1UL << COMP_CSR_COMP1INSEL_Pos)      /*!< 0x00000010 */
1367 #define COMP_CSR_COMP1INSEL_1           (0x2UL << COMP_CSR_COMP1INSEL_Pos)      /*!< 0x00000020 */
1368 #define COMP_CSR_COMP1INSEL_2           (0x4UL << COMP_CSR_COMP1INSEL_Pos)      /*!< 0x00000040 */
1369 #define COMP_CSR_COMP1OUTSEL_Pos        (8U)
1370 #define COMP_CSR_COMP1OUTSEL_Msk        (0x7UL << COMP_CSR_COMP1OUTSEL_Pos)     /*!< 0x00000700 */
1371 #define COMP_CSR_COMP1OUTSEL            COMP_CSR_COMP1OUTSEL_Msk               /*!< COMP1 output select */
1372 #define COMP_CSR_COMP1OUTSEL_0          (0x1UL << COMP_CSR_COMP1OUTSEL_Pos)     /*!< 0x00000100 */
1373 #define COMP_CSR_COMP1OUTSEL_1          (0x2UL << COMP_CSR_COMP1OUTSEL_Pos)     /*!< 0x00000200 */
1374 #define COMP_CSR_COMP1OUTSEL_2          (0x4UL << COMP_CSR_COMP1OUTSEL_Pos)     /*!< 0x00000400 */
1375 #define COMP_CSR_COMP1POL_Pos           (11U)
1376 #define COMP_CSR_COMP1POL_Msk           (0x1UL << COMP_CSR_COMP1POL_Pos)        /*!< 0x00000800 */
1377 #define COMP_CSR_COMP1POL               COMP_CSR_COMP1POL_Msk                  /*!< COMP1 output polarity */
1378 #define COMP_CSR_COMP1HYST_Pos          (12U)
1379 #define COMP_CSR_COMP1HYST_Msk          (0x3UL << COMP_CSR_COMP1HYST_Pos)       /*!< 0x00003000 */
1380 #define COMP_CSR_COMP1HYST              COMP_CSR_COMP1HYST_Msk                 /*!< COMP1 hysteresis */
1381 #define COMP_CSR_COMP1HYST_0            (0x1UL << COMP_CSR_COMP1HYST_Pos)       /*!< 0x00001000 */
1382 #define COMP_CSR_COMP1HYST_1            (0x2UL << COMP_CSR_COMP1HYST_Pos)       /*!< 0x00002000 */
1383 #define COMP_CSR_COMP1OUT_Pos           (14U)
1384 #define COMP_CSR_COMP1OUT_Msk           (0x1UL << COMP_CSR_COMP1OUT_Pos)        /*!< 0x00004000 */
1385 #define COMP_CSR_COMP1OUT               COMP_CSR_COMP1OUT_Msk                  /*!< COMP1 output level */
1386 #define COMP_CSR_COMP1LOCK_Pos          (15U)
1387 #define COMP_CSR_COMP1LOCK_Msk          (0x1UL << COMP_CSR_COMP1LOCK_Pos)       /*!< 0x00008000 */
1388 #define COMP_CSR_COMP1LOCK              COMP_CSR_COMP1LOCK_Msk                 /*!< COMP1 lock */
1389 /* COMP2 bits definition */
1390 #define COMP_CSR_COMP2EN_Pos            (16U)
1391 #define COMP_CSR_COMP2EN_Msk            (0x1UL << COMP_CSR_COMP2EN_Pos)         /*!< 0x00010000 */
1392 #define COMP_CSR_COMP2EN                COMP_CSR_COMP2EN_Msk                   /*!< COMP2 enable */
1393 #define COMP_CSR_COMP2MODE_Pos          (18U)
1394 #define COMP_CSR_COMP2MODE_Msk          (0x3UL << COMP_CSR_COMP2MODE_Pos)       /*!< 0x000C0000 */
1395 #define COMP_CSR_COMP2MODE              COMP_CSR_COMP2MODE_Msk                 /*!< COMP2 power mode */
1396 #define COMP_CSR_COMP2MODE_0            (0x1UL << COMP_CSR_COMP2MODE_Pos)       /*!< 0x00040000 */
1397 #define COMP_CSR_COMP2MODE_1            (0x2UL << COMP_CSR_COMP2MODE_Pos)       /*!< 0x00080000 */
1398 #define COMP_CSR_COMP2INSEL_Pos         (20U)
1399 #define COMP_CSR_COMP2INSEL_Msk         (0x7UL << COMP_CSR_COMP2INSEL_Pos)      /*!< 0x00700000 */
1400 #define COMP_CSR_COMP2INSEL             COMP_CSR_COMP2INSEL_Msk                /*!< COMP2 inverting input select */
1401 #define COMP_CSR_COMP2INSEL_0           (0x1UL << COMP_CSR_COMP2INSEL_Pos)      /*!< 0x00100000 */
1402 #define COMP_CSR_COMP2INSEL_1           (0x2UL << COMP_CSR_COMP2INSEL_Pos)      /*!< 0x00200000 */
1403 #define COMP_CSR_COMP2INSEL_2           (0x4UL << COMP_CSR_COMP2INSEL_Pos)      /*!< 0x00400000 */
1404 #define COMP_CSR_WNDWEN_Pos             (23U)
1405 #define COMP_CSR_WNDWEN_Msk             (0x1UL << COMP_CSR_WNDWEN_Pos)          /*!< 0x00800000 */
1406 #define COMP_CSR_WNDWEN                 COMP_CSR_WNDWEN_Msk                    /*!< Comparators window mode enable */
1407 #define COMP_CSR_COMP2OUTSEL_Pos        (24U)
1408 #define COMP_CSR_COMP2OUTSEL_Msk        (0x7UL << COMP_CSR_COMP2OUTSEL_Pos)     /*!< 0x07000000 */
1409 #define COMP_CSR_COMP2OUTSEL            COMP_CSR_COMP2OUTSEL_Msk               /*!< COMP2 output select */
1410 #define COMP_CSR_COMP2OUTSEL_0          (0x1UL << COMP_CSR_COMP2OUTSEL_Pos)     /*!< 0x01000000 */
1411 #define COMP_CSR_COMP2OUTSEL_1          (0x2UL << COMP_CSR_COMP2OUTSEL_Pos)     /*!< 0x02000000 */
1412 #define COMP_CSR_COMP2OUTSEL_2          (0x4UL << COMP_CSR_COMP2OUTSEL_Pos)     /*!< 0x04000000 */
1413 #define COMP_CSR_COMP2POL_Pos           (27U)
1414 #define COMP_CSR_COMP2POL_Msk           (0x1UL << COMP_CSR_COMP2POL_Pos)        /*!< 0x08000000 */
1415 #define COMP_CSR_COMP2POL               COMP_CSR_COMP2POL_Msk                  /*!< COMP2 output polarity */
1416 #define COMP_CSR_COMP2HYST_Pos          (28U)
1417 #define COMP_CSR_COMP2HYST_Msk          (0x3UL << COMP_CSR_COMP2HYST_Pos)       /*!< 0x30000000 */
1418 #define COMP_CSR_COMP2HYST              COMP_CSR_COMP2HYST_Msk                 /*!< COMP2 hysteresis */
1419 #define COMP_CSR_COMP2HYST_0            (0x1UL << COMP_CSR_COMP2HYST_Pos)       /*!< 0x10000000 */
1420 #define COMP_CSR_COMP2HYST_1            (0x2UL << COMP_CSR_COMP2HYST_Pos)       /*!< 0x20000000 */
1421 #define COMP_CSR_COMP2OUT_Pos           (30U)
1422 #define COMP_CSR_COMP2OUT_Msk           (0x1UL << COMP_CSR_COMP2OUT_Pos)        /*!< 0x40000000 */
1423 #define COMP_CSR_COMP2OUT               COMP_CSR_COMP2OUT_Msk                  /*!< COMP2 output level */
1424 #define COMP_CSR_COMP2LOCK_Pos          (31U)
1425 #define COMP_CSR_COMP2LOCK_Msk          (0x1UL << COMP_CSR_COMP2LOCK_Pos)       /*!< 0x80000000 */
1426 #define COMP_CSR_COMP2LOCK              COMP_CSR_COMP2LOCK_Msk                 /*!< COMP2 lock */
1427 /* COMPx bits definition */
1428 #define COMP_CSR_COMPxEN_Pos            (0U)
1429 #define COMP_CSR_COMPxEN_Msk            (0x1UL << COMP_CSR_COMPxEN_Pos)         /*!< 0x00000001 */
1430 #define COMP_CSR_COMPxEN                COMP_CSR_COMPxEN_Msk                   /*!< COMPx enable */
1431 #define COMP_CSR_COMPxSW1_Pos           (1U)
1432 #define COMP_CSR_COMPxSW1_Msk           (0x1UL << COMP_CSR_COMPxSW1_Pos)        /*!< 0x00000002 */
1433 #define COMP_CSR_COMPxSW1               COMP_CSR_COMPxSW1_Msk                  /*!< COMPx SW1 switch control */
1434 #define COMP_CSR_COMPxMODE_Pos          (2U)
1435 #define COMP_CSR_COMPxMODE_Msk          (0x3UL << COMP_CSR_COMPxMODE_Pos)       /*!< 0x0000000C */
1436 #define COMP_CSR_COMPxMODE              COMP_CSR_COMPxMODE_Msk                 /*!< COMPx power mode */
1437 #define COMP_CSR_COMPxMODE_0            (0x1UL << COMP_CSR_COMPxMODE_Pos)       /*!< 0x00000004 */
1438 #define COMP_CSR_COMPxMODE_1            (0x2UL << COMP_CSR_COMPxMODE_Pos)       /*!< 0x00000008 */
1439 #define COMP_CSR_COMPxINSEL_Pos         (4U)
1440 #define COMP_CSR_COMPxINSEL_Msk         (0x7UL << COMP_CSR_COMPxINSEL_Pos)      /*!< 0x00000070 */
1441 #define COMP_CSR_COMPxINSEL             COMP_CSR_COMPxINSEL_Msk                /*!< COMPx inverting input select */
1442 #define COMP_CSR_COMPxINSEL_0           (0x1UL << COMP_CSR_COMPxINSEL_Pos)      /*!< 0x00000010 */
1443 #define COMP_CSR_COMPxINSEL_1           (0x2UL << COMP_CSR_COMPxINSEL_Pos)      /*!< 0x00000020 */
1444 #define COMP_CSR_COMPxINSEL_2           (0x4UL << COMP_CSR_COMPxINSEL_Pos)      /*!< 0x00000040 */
1445 #define COMP_CSR_COMPxWNDWEN_Pos        (7U)
1446 #define COMP_CSR_COMPxWNDWEN_Msk        (0x1UL << COMP_CSR_COMPxWNDWEN_Pos)     /*!< 0x00000080 */
1447 #define COMP_CSR_COMPxWNDWEN            COMP_CSR_COMPxWNDWEN_Msk               /*!< COMPx window mode enable */
1448 #define COMP_CSR_COMPxOUTSEL_Pos        (8U)
1449 #define COMP_CSR_COMPxOUTSEL_Msk        (0x7UL << COMP_CSR_COMPxOUTSEL_Pos)     /*!< 0x00000700 */
1450 #define COMP_CSR_COMPxOUTSEL            COMP_CSR_COMPxOUTSEL_Msk               /*!< COMPx output select */
1451 #define COMP_CSR_COMPxOUTSEL_0          (0x1UL << COMP_CSR_COMPxOUTSEL_Pos)     /*!< 0x00000100 */
1452 #define COMP_CSR_COMPxOUTSEL_1          (0x2UL << COMP_CSR_COMPxOUTSEL_Pos)     /*!< 0x00000200 */
1453 #define COMP_CSR_COMPxOUTSEL_2          (0x4UL << COMP_CSR_COMPxOUTSEL_Pos)     /*!< 0x00000400 */
1454 #define COMP_CSR_COMPxPOL_Pos           (11U)
1455 #define COMP_CSR_COMPxPOL_Msk           (0x1UL << COMP_CSR_COMPxPOL_Pos)        /*!< 0x00000800 */
1456 #define COMP_CSR_COMPxPOL               COMP_CSR_COMPxPOL_Msk                  /*!< COMPx output polarity */
1457 #define COMP_CSR_COMPxHYST_Pos          (12U)
1458 #define COMP_CSR_COMPxHYST_Msk          (0x3UL << COMP_CSR_COMPxHYST_Pos)       /*!< 0x00003000 */
1459 #define COMP_CSR_COMPxHYST              COMP_CSR_COMPxHYST_Msk                 /*!< COMPx hysteresis */
1460 #define COMP_CSR_COMPxHYST_0            (0x1UL << COMP_CSR_COMPxHYST_Pos)       /*!< 0x00001000 */
1461 #define COMP_CSR_COMPxHYST_1            (0x2UL << COMP_CSR_COMPxHYST_Pos)       /*!< 0x00002000 */
1462 #define COMP_CSR_COMPxOUT_Pos           (14U)
1463 #define COMP_CSR_COMPxOUT_Msk           (0x1UL << COMP_CSR_COMPxOUT_Pos)        /*!< 0x00004000 */
1464 #define COMP_CSR_COMPxOUT               COMP_CSR_COMPxOUT_Msk                  /*!< COMPx output level */
1465 #define COMP_CSR_COMPxLOCK_Pos          (15U)
1466 #define COMP_CSR_COMPxLOCK_Msk          (0x1UL << COMP_CSR_COMPxLOCK_Pos)       /*!< 0x00008000 */
1467 #define COMP_CSR_COMPxLOCK              COMP_CSR_COMPxLOCK_Msk                 /*!< COMPx lock */
1468 
1469 /******************************************************************************/
1470 /*                                                                            */
1471 /*                   Controller Area Network (CAN )                           */
1472 /*                                                                            */
1473 /******************************************************************************/
1474 /*******************  Bit definition for CAN_MCR register  ********************/
1475 #define CAN_MCR_INRQ_Pos       (0U)
1476 #define CAN_MCR_INRQ_Msk       (0x1UL << CAN_MCR_INRQ_Pos)                      /*!< 0x00000001 */
1477 #define CAN_MCR_INRQ           CAN_MCR_INRQ_Msk                                /*!<Initialization Request */
1478 #define CAN_MCR_SLEEP_Pos      (1U)
1479 #define CAN_MCR_SLEEP_Msk      (0x1UL << CAN_MCR_SLEEP_Pos)                     /*!< 0x00000002 */
1480 #define CAN_MCR_SLEEP          CAN_MCR_SLEEP_Msk                               /*!<Sleep Mode Request */
1481 #define CAN_MCR_TXFP_Pos       (2U)
1482 #define CAN_MCR_TXFP_Msk       (0x1UL << CAN_MCR_TXFP_Pos)                      /*!< 0x00000004 */
1483 #define CAN_MCR_TXFP           CAN_MCR_TXFP_Msk                                /*!<Transmit FIFO Priority */
1484 #define CAN_MCR_RFLM_Pos       (3U)
1485 #define CAN_MCR_RFLM_Msk       (0x1UL << CAN_MCR_RFLM_Pos)                      /*!< 0x00000008 */
1486 #define CAN_MCR_RFLM           CAN_MCR_RFLM_Msk                                /*!<Receive FIFO Locked Mode */
1487 #define CAN_MCR_NART_Pos       (4U)
1488 #define CAN_MCR_NART_Msk       (0x1UL << CAN_MCR_NART_Pos)                      /*!< 0x00000010 */
1489 #define CAN_MCR_NART           CAN_MCR_NART_Msk                                /*!<No Automatic Retransmission */
1490 #define CAN_MCR_AWUM_Pos       (5U)
1491 #define CAN_MCR_AWUM_Msk       (0x1UL << CAN_MCR_AWUM_Pos)                      /*!< 0x00000020 */
1492 #define CAN_MCR_AWUM           CAN_MCR_AWUM_Msk                                /*!<Automatic Wakeup Mode */
1493 #define CAN_MCR_ABOM_Pos       (6U)
1494 #define CAN_MCR_ABOM_Msk       (0x1UL << CAN_MCR_ABOM_Pos)                      /*!< 0x00000040 */
1495 #define CAN_MCR_ABOM           CAN_MCR_ABOM_Msk                                /*!<Automatic Bus-Off Management */
1496 #define CAN_MCR_TTCM_Pos       (7U)
1497 #define CAN_MCR_TTCM_Msk       (0x1UL << CAN_MCR_TTCM_Pos)                      /*!< 0x00000080 */
1498 #define CAN_MCR_TTCM           CAN_MCR_TTCM_Msk                                /*!<Time Triggered Communication Mode */
1499 #define CAN_MCR_RESET_Pos      (15U)
1500 #define CAN_MCR_RESET_Msk      (0x1UL << CAN_MCR_RESET_Pos)                     /*!< 0x00008000 */
1501 #define CAN_MCR_RESET          CAN_MCR_RESET_Msk                               /*!<bxCAN software master reset */
1502 
1503 /*******************  Bit definition for CAN_MSR register  ********************/
1504 #define CAN_MSR_INAK_Pos       (0U)
1505 #define CAN_MSR_INAK_Msk       (0x1UL << CAN_MSR_INAK_Pos)                      /*!< 0x00000001 */
1506 #define CAN_MSR_INAK           CAN_MSR_INAK_Msk                                /*!<Initialization Acknowledge */
1507 #define CAN_MSR_SLAK_Pos       (1U)
1508 #define CAN_MSR_SLAK_Msk       (0x1UL << CAN_MSR_SLAK_Pos)                      /*!< 0x00000002 */
1509 #define CAN_MSR_SLAK           CAN_MSR_SLAK_Msk                                /*!<Sleep Acknowledge */
1510 #define CAN_MSR_ERRI_Pos       (2U)
1511 #define CAN_MSR_ERRI_Msk       (0x1UL << CAN_MSR_ERRI_Pos)                      /*!< 0x00000004 */
1512 #define CAN_MSR_ERRI           CAN_MSR_ERRI_Msk                                /*!<Error Interrupt */
1513 #define CAN_MSR_WKUI_Pos       (3U)
1514 #define CAN_MSR_WKUI_Msk       (0x1UL << CAN_MSR_WKUI_Pos)                      /*!< 0x00000008 */
1515 #define CAN_MSR_WKUI           CAN_MSR_WKUI_Msk                                /*!<Wakeup Interrupt */
1516 #define CAN_MSR_SLAKI_Pos      (4U)
1517 #define CAN_MSR_SLAKI_Msk      (0x1UL << CAN_MSR_SLAKI_Pos)                     /*!< 0x00000010 */
1518 #define CAN_MSR_SLAKI          CAN_MSR_SLAKI_Msk                               /*!<Sleep Acknowledge Interrupt */
1519 #define CAN_MSR_TXM_Pos        (8U)
1520 #define CAN_MSR_TXM_Msk        (0x1UL << CAN_MSR_TXM_Pos)                       /*!< 0x00000100 */
1521 #define CAN_MSR_TXM            CAN_MSR_TXM_Msk                                 /*!<Transmit Mode */
1522 #define CAN_MSR_RXM_Pos        (9U)
1523 #define CAN_MSR_RXM_Msk        (0x1UL << CAN_MSR_RXM_Pos)                       /*!< 0x00000200 */
1524 #define CAN_MSR_RXM            CAN_MSR_RXM_Msk                                 /*!<Receive Mode */
1525 #define CAN_MSR_SAMP_Pos       (10U)
1526 #define CAN_MSR_SAMP_Msk       (0x1UL << CAN_MSR_SAMP_Pos)                      /*!< 0x00000400 */
1527 #define CAN_MSR_SAMP           CAN_MSR_SAMP_Msk                                /*!<Last Sample Point */
1528 #define CAN_MSR_RX_Pos         (11U)
1529 #define CAN_MSR_RX_Msk         (0x1UL << CAN_MSR_RX_Pos)                        /*!< 0x00000800 */
1530 #define CAN_MSR_RX             CAN_MSR_RX_Msk                                  /*!<CAN Rx Signal */
1531 
1532 /*******************  Bit definition for CAN_TSR register  ********************/
1533 #define CAN_TSR_RQCP0_Pos      (0U)
1534 #define CAN_TSR_RQCP0_Msk      (0x1UL << CAN_TSR_RQCP0_Pos)                     /*!< 0x00000001 */
1535 #define CAN_TSR_RQCP0          CAN_TSR_RQCP0_Msk                               /*!<Request Completed Mailbox0 */
1536 #define CAN_TSR_TXOK0_Pos      (1U)
1537 #define CAN_TSR_TXOK0_Msk      (0x1UL << CAN_TSR_TXOK0_Pos)                     /*!< 0x00000002 */
1538 #define CAN_TSR_TXOK0          CAN_TSR_TXOK0_Msk                               /*!<Transmission OK of Mailbox0 */
1539 #define CAN_TSR_ALST0_Pos      (2U)
1540 #define CAN_TSR_ALST0_Msk      (0x1UL << CAN_TSR_ALST0_Pos)                     /*!< 0x00000004 */
1541 #define CAN_TSR_ALST0          CAN_TSR_ALST0_Msk                               /*!<Arbitration Lost for Mailbox0 */
1542 #define CAN_TSR_TERR0_Pos      (3U)
1543 #define CAN_TSR_TERR0_Msk      (0x1UL << CAN_TSR_TERR0_Pos)                     /*!< 0x00000008 */
1544 #define CAN_TSR_TERR0          CAN_TSR_TERR0_Msk                               /*!<Transmission Error of Mailbox0 */
1545 #define CAN_TSR_ABRQ0_Pos      (7U)
1546 #define CAN_TSR_ABRQ0_Msk      (0x1UL << CAN_TSR_ABRQ0_Pos)                     /*!< 0x00000080 */
1547 #define CAN_TSR_ABRQ0          CAN_TSR_ABRQ0_Msk                               /*!<Abort Request for Mailbox0 */
1548 #define CAN_TSR_RQCP1_Pos      (8U)
1549 #define CAN_TSR_RQCP1_Msk      (0x1UL << CAN_TSR_RQCP1_Pos)                     /*!< 0x00000100 */
1550 #define CAN_TSR_RQCP1          CAN_TSR_RQCP1_Msk                               /*!<Request Completed Mailbox1 */
1551 #define CAN_TSR_TXOK1_Pos      (9U)
1552 #define CAN_TSR_TXOK1_Msk      (0x1UL << CAN_TSR_TXOK1_Pos)                     /*!< 0x00000200 */
1553 #define CAN_TSR_TXOK1          CAN_TSR_TXOK1_Msk                               /*!<Transmission OK of Mailbox1 */
1554 #define CAN_TSR_ALST1_Pos      (10U)
1555 #define CAN_TSR_ALST1_Msk      (0x1UL << CAN_TSR_ALST1_Pos)                     /*!< 0x00000400 */
1556 #define CAN_TSR_ALST1          CAN_TSR_ALST1_Msk                               /*!<Arbitration Lost for Mailbox1 */
1557 #define CAN_TSR_TERR1_Pos      (11U)
1558 #define CAN_TSR_TERR1_Msk      (0x1UL << CAN_TSR_TERR1_Pos)                     /*!< 0x00000800 */
1559 #define CAN_TSR_TERR1          CAN_TSR_TERR1_Msk                               /*!<Transmission Error of Mailbox1 */
1560 #define CAN_TSR_ABRQ1_Pos      (15U)
1561 #define CAN_TSR_ABRQ1_Msk      (0x1UL << CAN_TSR_ABRQ1_Pos)                     /*!< 0x00008000 */
1562 #define CAN_TSR_ABRQ1          CAN_TSR_ABRQ1_Msk                               /*!<Abort Request for Mailbox 1 */
1563 #define CAN_TSR_RQCP2_Pos      (16U)
1564 #define CAN_TSR_RQCP2_Msk      (0x1UL << CAN_TSR_RQCP2_Pos)                     /*!< 0x00010000 */
1565 #define CAN_TSR_RQCP2          CAN_TSR_RQCP2_Msk                               /*!<Request Completed Mailbox2 */
1566 #define CAN_TSR_TXOK2_Pos      (17U)
1567 #define CAN_TSR_TXOK2_Msk      (0x1UL << CAN_TSR_TXOK2_Pos)                     /*!< 0x00020000 */
1568 #define CAN_TSR_TXOK2          CAN_TSR_TXOK2_Msk                               /*!<Transmission OK of Mailbox 2 */
1569 #define CAN_TSR_ALST2_Pos      (18U)
1570 #define CAN_TSR_ALST2_Msk      (0x1UL << CAN_TSR_ALST2_Pos)                     /*!< 0x00040000 */
1571 #define CAN_TSR_ALST2          CAN_TSR_ALST2_Msk                               /*!<Arbitration Lost for mailbox 2 */
1572 #define CAN_TSR_TERR2_Pos      (19U)
1573 #define CAN_TSR_TERR2_Msk      (0x1UL << CAN_TSR_TERR2_Pos)                     /*!< 0x00080000 */
1574 #define CAN_TSR_TERR2          CAN_TSR_TERR2_Msk                               /*!<Transmission Error of Mailbox 2 */
1575 #define CAN_TSR_ABRQ2_Pos      (23U)
1576 #define CAN_TSR_ABRQ2_Msk      (0x1UL << CAN_TSR_ABRQ2_Pos)                     /*!< 0x00800000 */
1577 #define CAN_TSR_ABRQ2          CAN_TSR_ABRQ2_Msk                               /*!<Abort Request for Mailbox 2 */
1578 #define CAN_TSR_CODE_Pos       (24U)
1579 #define CAN_TSR_CODE_Msk       (0x3UL << CAN_TSR_CODE_Pos)                      /*!< 0x03000000 */
1580 #define CAN_TSR_CODE           CAN_TSR_CODE_Msk                                /*!<Mailbox Code */
1581 
1582 #define CAN_TSR_TME_Pos        (26U)
1583 #define CAN_TSR_TME_Msk        (0x7UL << CAN_TSR_TME_Pos)                       /*!< 0x1C000000 */
1584 #define CAN_TSR_TME            CAN_TSR_TME_Msk                                 /*!<TME[2:0] bits */
1585 #define CAN_TSR_TME0_Pos       (26U)
1586 #define CAN_TSR_TME0_Msk       (0x1UL << CAN_TSR_TME0_Pos)                      /*!< 0x04000000 */
1587 #define CAN_TSR_TME0           CAN_TSR_TME0_Msk                                /*!<Transmit Mailbox 0 Empty */
1588 #define CAN_TSR_TME1_Pos       (27U)
1589 #define CAN_TSR_TME1_Msk       (0x1UL << CAN_TSR_TME1_Pos)                      /*!< 0x08000000 */
1590 #define CAN_TSR_TME1           CAN_TSR_TME1_Msk                                /*!<Transmit Mailbox 1 Empty */
1591 #define CAN_TSR_TME2_Pos       (28U)
1592 #define CAN_TSR_TME2_Msk       (0x1UL << CAN_TSR_TME2_Pos)                      /*!< 0x10000000 */
1593 #define CAN_TSR_TME2           CAN_TSR_TME2_Msk                                /*!<Transmit Mailbox 2 Empty */
1594 
1595 #define CAN_TSR_LOW_Pos        (29U)
1596 #define CAN_TSR_LOW_Msk        (0x7UL << CAN_TSR_LOW_Pos)                       /*!< 0xE0000000 */
1597 #define CAN_TSR_LOW            CAN_TSR_LOW_Msk                                 /*!<LOW[2:0] bits */
1598 #define CAN_TSR_LOW0_Pos       (29U)
1599 #define CAN_TSR_LOW0_Msk       (0x1UL << CAN_TSR_LOW0_Pos)                      /*!< 0x20000000 */
1600 #define CAN_TSR_LOW0           CAN_TSR_LOW0_Msk                                /*!<Lowest Priority Flag for Mailbox 0 */
1601 #define CAN_TSR_LOW1_Pos       (30U)
1602 #define CAN_TSR_LOW1_Msk       (0x1UL << CAN_TSR_LOW1_Pos)                      /*!< 0x40000000 */
1603 #define CAN_TSR_LOW1           CAN_TSR_LOW1_Msk                                /*!<Lowest Priority Flag for Mailbox 1 */
1604 #define CAN_TSR_LOW2_Pos       (31U)
1605 #define CAN_TSR_LOW2_Msk       (0x1UL << CAN_TSR_LOW2_Pos)                      /*!< 0x80000000 */
1606 #define CAN_TSR_LOW2           CAN_TSR_LOW2_Msk                                /*!<Lowest Priority Flag for Mailbox 2 */
1607 
1608 /*******************  Bit definition for CAN_RF0R register  *******************/
1609 #define CAN_RF0R_FMP0_Pos      (0U)
1610 #define CAN_RF0R_FMP0_Msk      (0x3UL << CAN_RF0R_FMP0_Pos)                     /*!< 0x00000003 */
1611 #define CAN_RF0R_FMP0          CAN_RF0R_FMP0_Msk                               /*!<FIFO 0 Message Pending */
1612 #define CAN_RF0R_FULL0_Pos     (3U)
1613 #define CAN_RF0R_FULL0_Msk     (0x1UL << CAN_RF0R_FULL0_Pos)                    /*!< 0x00000008 */
1614 #define CAN_RF0R_FULL0         CAN_RF0R_FULL0_Msk                              /*!<FIFO 0 Full */
1615 #define CAN_RF0R_FOVR0_Pos     (4U)
1616 #define CAN_RF0R_FOVR0_Msk     (0x1UL << CAN_RF0R_FOVR0_Pos)                    /*!< 0x00000010 */
1617 #define CAN_RF0R_FOVR0         CAN_RF0R_FOVR0_Msk                              /*!<FIFO 0 Overrun */
1618 #define CAN_RF0R_RFOM0_Pos     (5U)
1619 #define CAN_RF0R_RFOM0_Msk     (0x1UL << CAN_RF0R_RFOM0_Pos)                    /*!< 0x00000020 */
1620 #define CAN_RF0R_RFOM0         CAN_RF0R_RFOM0_Msk                              /*!<Release FIFO 0 Output Mailbox */
1621 
1622 /*******************  Bit definition for CAN_RF1R register  *******************/
1623 #define CAN_RF1R_FMP1_Pos      (0U)
1624 #define CAN_RF1R_FMP1_Msk      (0x3UL << CAN_RF1R_FMP1_Pos)                     /*!< 0x00000003 */
1625 #define CAN_RF1R_FMP1          CAN_RF1R_FMP1_Msk                               /*!<FIFO 1 Message Pending */
1626 #define CAN_RF1R_FULL1_Pos     (3U)
1627 #define CAN_RF1R_FULL1_Msk     (0x1UL << CAN_RF1R_FULL1_Pos)                    /*!< 0x00000008 */
1628 #define CAN_RF1R_FULL1         CAN_RF1R_FULL1_Msk                              /*!<FIFO 1 Full */
1629 #define CAN_RF1R_FOVR1_Pos     (4U)
1630 #define CAN_RF1R_FOVR1_Msk     (0x1UL << CAN_RF1R_FOVR1_Pos)                    /*!< 0x00000010 */
1631 #define CAN_RF1R_FOVR1         CAN_RF1R_FOVR1_Msk                              /*!<FIFO 1 Overrun */
1632 #define CAN_RF1R_RFOM1_Pos     (5U)
1633 #define CAN_RF1R_RFOM1_Msk     (0x1UL << CAN_RF1R_RFOM1_Pos)                    /*!< 0x00000020 */
1634 #define CAN_RF1R_RFOM1         CAN_RF1R_RFOM1_Msk                              /*!<Release FIFO 1 Output Mailbox */
1635 
1636 /********************  Bit definition for CAN_IER register  *******************/
1637 #define CAN_IER_TMEIE_Pos      (0U)
1638 #define CAN_IER_TMEIE_Msk      (0x1UL << CAN_IER_TMEIE_Pos)                     /*!< 0x00000001 */
1639 #define CAN_IER_TMEIE          CAN_IER_TMEIE_Msk                               /*!<Transmit Mailbox Empty Interrupt Enable */
1640 #define CAN_IER_FMPIE0_Pos     (1U)
1641 #define CAN_IER_FMPIE0_Msk     (0x1UL << CAN_IER_FMPIE0_Pos)                    /*!< 0x00000002 */
1642 #define CAN_IER_FMPIE0         CAN_IER_FMPIE0_Msk                              /*!<FIFO Message Pending Interrupt Enable */
1643 #define CAN_IER_FFIE0_Pos      (2U)
1644 #define CAN_IER_FFIE0_Msk      (0x1UL << CAN_IER_FFIE0_Pos)                     /*!< 0x00000004 */
1645 #define CAN_IER_FFIE0          CAN_IER_FFIE0_Msk                               /*!<FIFO Full Interrupt Enable */
1646 #define CAN_IER_FOVIE0_Pos     (3U)
1647 #define CAN_IER_FOVIE0_Msk     (0x1UL << CAN_IER_FOVIE0_Pos)                    /*!< 0x00000008 */
1648 #define CAN_IER_FOVIE0         CAN_IER_FOVIE0_Msk                              /*!<FIFO Overrun Interrupt Enable */
1649 #define CAN_IER_FMPIE1_Pos     (4U)
1650 #define CAN_IER_FMPIE1_Msk     (0x1UL << CAN_IER_FMPIE1_Pos)                    /*!< 0x00000010 */
1651 #define CAN_IER_FMPIE1         CAN_IER_FMPIE1_Msk                              /*!<FIFO Message Pending Interrupt Enable */
1652 #define CAN_IER_FFIE1_Pos      (5U)
1653 #define CAN_IER_FFIE1_Msk      (0x1UL << CAN_IER_FFIE1_Pos)                     /*!< 0x00000020 */
1654 #define CAN_IER_FFIE1          CAN_IER_FFIE1_Msk                               /*!<FIFO Full Interrupt Enable */
1655 #define CAN_IER_FOVIE1_Pos     (6U)
1656 #define CAN_IER_FOVIE1_Msk     (0x1UL << CAN_IER_FOVIE1_Pos)                    /*!< 0x00000040 */
1657 #define CAN_IER_FOVIE1         CAN_IER_FOVIE1_Msk                              /*!<FIFO Overrun Interrupt Enable */
1658 #define CAN_IER_EWGIE_Pos      (8U)
1659 #define CAN_IER_EWGIE_Msk      (0x1UL << CAN_IER_EWGIE_Pos)                     /*!< 0x00000100 */
1660 #define CAN_IER_EWGIE          CAN_IER_EWGIE_Msk                               /*!<Error Warning Interrupt Enable */
1661 #define CAN_IER_EPVIE_Pos      (9U)
1662 #define CAN_IER_EPVIE_Msk      (0x1UL << CAN_IER_EPVIE_Pos)                     /*!< 0x00000200 */
1663 #define CAN_IER_EPVIE          CAN_IER_EPVIE_Msk                               /*!<Error Passive Interrupt Enable */
1664 #define CAN_IER_BOFIE_Pos      (10U)
1665 #define CAN_IER_BOFIE_Msk      (0x1UL << CAN_IER_BOFIE_Pos)                     /*!< 0x00000400 */
1666 #define CAN_IER_BOFIE          CAN_IER_BOFIE_Msk                               /*!<Bus-Off Interrupt Enable */
1667 #define CAN_IER_LECIE_Pos      (11U)
1668 #define CAN_IER_LECIE_Msk      (0x1UL << CAN_IER_LECIE_Pos)                     /*!< 0x00000800 */
1669 #define CAN_IER_LECIE          CAN_IER_LECIE_Msk                               /*!<Last Error Code Interrupt Enable */
1670 #define CAN_IER_ERRIE_Pos      (15U)
1671 #define CAN_IER_ERRIE_Msk      (0x1UL << CAN_IER_ERRIE_Pos)                     /*!< 0x00008000 */
1672 #define CAN_IER_ERRIE          CAN_IER_ERRIE_Msk                               /*!<Error Interrupt Enable */
1673 #define CAN_IER_WKUIE_Pos      (16U)
1674 #define CAN_IER_WKUIE_Msk      (0x1UL << CAN_IER_WKUIE_Pos)                     /*!< 0x00010000 */
1675 #define CAN_IER_WKUIE          CAN_IER_WKUIE_Msk                               /*!<Wakeup Interrupt Enable */
1676 #define CAN_IER_SLKIE_Pos      (17U)
1677 #define CAN_IER_SLKIE_Msk      (0x1UL << CAN_IER_SLKIE_Pos)                     /*!< 0x00020000 */
1678 #define CAN_IER_SLKIE          CAN_IER_SLKIE_Msk                               /*!<Sleep Interrupt Enable */
1679 
1680 /********************  Bit definition for CAN_ESR register  *******************/
1681 #define CAN_ESR_EWGF_Pos       (0U)
1682 #define CAN_ESR_EWGF_Msk       (0x1UL << CAN_ESR_EWGF_Pos)                      /*!< 0x00000001 */
1683 #define CAN_ESR_EWGF           CAN_ESR_EWGF_Msk                                /*!<Error Warning Flag */
1684 #define CAN_ESR_EPVF_Pos       (1U)
1685 #define CAN_ESR_EPVF_Msk       (0x1UL << CAN_ESR_EPVF_Pos)                      /*!< 0x00000002 */
1686 #define CAN_ESR_EPVF           CAN_ESR_EPVF_Msk                                /*!<Error Passive Flag */
1687 #define CAN_ESR_BOFF_Pos       (2U)
1688 #define CAN_ESR_BOFF_Msk       (0x1UL << CAN_ESR_BOFF_Pos)                      /*!< 0x00000004 */
1689 #define CAN_ESR_BOFF           CAN_ESR_BOFF_Msk                                /*!<Bus-Off Flag */
1690 
1691 #define CAN_ESR_LEC_Pos        (4U)
1692 #define CAN_ESR_LEC_Msk        (0x7UL << CAN_ESR_LEC_Pos)                       /*!< 0x00000070 */
1693 #define CAN_ESR_LEC            CAN_ESR_LEC_Msk                                 /*!<LEC[2:0] bits (Last Error Code) */
1694 #define CAN_ESR_LEC_0          (0x1UL << CAN_ESR_LEC_Pos)                       /*!< 0x00000010 */
1695 #define CAN_ESR_LEC_1          (0x2UL << CAN_ESR_LEC_Pos)                       /*!< 0x00000020 */
1696 #define CAN_ESR_LEC_2          (0x4UL << CAN_ESR_LEC_Pos)                       /*!< 0x00000040 */
1697 
1698 #define CAN_ESR_TEC_Pos        (16U)
1699 #define CAN_ESR_TEC_Msk        (0xFFUL << CAN_ESR_TEC_Pos)                      /*!< 0x00FF0000 */
1700 #define CAN_ESR_TEC            CAN_ESR_TEC_Msk                                 /*!<Least significant byte of the 9-bit Transmit Error Counter */
1701 #define CAN_ESR_REC_Pos        (24U)
1702 #define CAN_ESR_REC_Msk        (0xFFUL << CAN_ESR_REC_Pos)                      /*!< 0xFF000000 */
1703 #define CAN_ESR_REC            CAN_ESR_REC_Msk                                 /*!<Receive Error Counter */
1704 
1705 /*******************  Bit definition for CAN_BTR register  ********************/
1706 #define CAN_BTR_BRP_Pos        (0U)
1707 #define CAN_BTR_BRP_Msk        (0x3FFUL << CAN_BTR_BRP_Pos)                     /*!< 0x000003FF */
1708 #define CAN_BTR_BRP            CAN_BTR_BRP_Msk                                 /*!<Baud Rate Prescaler */
1709 #define CAN_BTR_TS1_Pos        (16U)
1710 #define CAN_BTR_TS1_Msk        (0xFUL << CAN_BTR_TS1_Pos)                       /*!< 0x000F0000 */
1711 #define CAN_BTR_TS1            CAN_BTR_TS1_Msk                                 /*!<Time Segment 1 */
1712 #define CAN_BTR_TS1_0          (0x1UL << CAN_BTR_TS1_Pos)                       /*!< 0x00010000 */
1713 #define CAN_BTR_TS1_1          (0x2UL << CAN_BTR_TS1_Pos)                       /*!< 0x00020000 */
1714 #define CAN_BTR_TS1_2          (0x4UL << CAN_BTR_TS1_Pos)                       /*!< 0x00040000 */
1715 #define CAN_BTR_TS1_3          (0x8UL << CAN_BTR_TS1_Pos)                       /*!< 0x00080000 */
1716 #define CAN_BTR_TS2_Pos        (20U)
1717 #define CAN_BTR_TS2_Msk        (0x7UL << CAN_BTR_TS2_Pos)                       /*!< 0x00700000 */
1718 #define CAN_BTR_TS2            CAN_BTR_TS2_Msk                                 /*!<Time Segment 2 */
1719 #define CAN_BTR_TS2_0          (0x1UL << CAN_BTR_TS2_Pos)                       /*!< 0x00100000 */
1720 #define CAN_BTR_TS2_1          (0x2UL << CAN_BTR_TS2_Pos)                       /*!< 0x00200000 */
1721 #define CAN_BTR_TS2_2          (0x4UL << CAN_BTR_TS2_Pos)                       /*!< 0x00400000 */
1722 #define CAN_BTR_SJW_Pos        (24U)
1723 #define CAN_BTR_SJW_Msk        (0x3UL << CAN_BTR_SJW_Pos)                       /*!< 0x03000000 */
1724 #define CAN_BTR_SJW            CAN_BTR_SJW_Msk                                 /*!<Resynchronization Jump Width */
1725 #define CAN_BTR_SJW_0          (0x1UL << CAN_BTR_SJW_Pos)                       /*!< 0x01000000 */
1726 #define CAN_BTR_SJW_1          (0x2UL << CAN_BTR_SJW_Pos)                       /*!< 0x02000000 */
1727 #define CAN_BTR_LBKM_Pos       (30U)
1728 #define CAN_BTR_LBKM_Msk       (0x1UL << CAN_BTR_LBKM_Pos)                      /*!< 0x40000000 */
1729 #define CAN_BTR_LBKM           CAN_BTR_LBKM_Msk                                /*!<Loop Back Mode (Debug) */
1730 #define CAN_BTR_SILM_Pos       (31U)
1731 #define CAN_BTR_SILM_Msk       (0x1UL << CAN_BTR_SILM_Pos)                      /*!< 0x80000000 */
1732 #define CAN_BTR_SILM           CAN_BTR_SILM_Msk                                /*!<Silent Mode */
1733 
1734 /*!<Mailbox registers */
1735 /******************  Bit definition for CAN_TI0R register  ********************/
1736 #define CAN_TI0R_TXRQ_Pos      (0U)
1737 #define CAN_TI0R_TXRQ_Msk      (0x1UL << CAN_TI0R_TXRQ_Pos)                     /*!< 0x00000001 */
1738 #define CAN_TI0R_TXRQ          CAN_TI0R_TXRQ_Msk                               /*!<Transmit Mailbox Request */
1739 #define CAN_TI0R_RTR_Pos       (1U)
1740 #define CAN_TI0R_RTR_Msk       (0x1UL << CAN_TI0R_RTR_Pos)                      /*!< 0x00000002 */
1741 #define CAN_TI0R_RTR           CAN_TI0R_RTR_Msk                                /*!<Remote Transmission Request */
1742 #define CAN_TI0R_IDE_Pos       (2U)
1743 #define CAN_TI0R_IDE_Msk       (0x1UL << CAN_TI0R_IDE_Pos)                      /*!< 0x00000004 */
1744 #define CAN_TI0R_IDE           CAN_TI0R_IDE_Msk                                /*!<Identifier Extension */
1745 #define CAN_TI0R_EXID_Pos      (3U)
1746 #define CAN_TI0R_EXID_Msk      (0x3FFFFUL << CAN_TI0R_EXID_Pos)                 /*!< 0x001FFFF8 */
1747 #define CAN_TI0R_EXID          CAN_TI0R_EXID_Msk                               /*!<Extended Identifier */
1748 #define CAN_TI0R_STID_Pos      (21U)
1749 #define CAN_TI0R_STID_Msk      (0x7FFUL << CAN_TI0R_STID_Pos)                   /*!< 0xFFE00000 */
1750 #define CAN_TI0R_STID          CAN_TI0R_STID_Msk                               /*!<Standard Identifier or Extended Identifier */
1751 
1752 /******************  Bit definition for CAN_TDT0R register  *******************/
1753 #define CAN_TDT0R_DLC_Pos      (0U)
1754 #define CAN_TDT0R_DLC_Msk      (0xFUL << CAN_TDT0R_DLC_Pos)                     /*!< 0x0000000F */
1755 #define CAN_TDT0R_DLC          CAN_TDT0R_DLC_Msk                               /*!<Data Length Code */
1756 #define CAN_TDT0R_TGT_Pos      (8U)
1757 #define CAN_TDT0R_TGT_Msk      (0x1UL << CAN_TDT0R_TGT_Pos)                     /*!< 0x00000100 */
1758 #define CAN_TDT0R_TGT          CAN_TDT0R_TGT_Msk                               /*!<Transmit Global Time */
1759 #define CAN_TDT0R_TIME_Pos     (16U)
1760 #define CAN_TDT0R_TIME_Msk     (0xFFFFUL << CAN_TDT0R_TIME_Pos)                 /*!< 0xFFFF0000 */
1761 #define CAN_TDT0R_TIME         CAN_TDT0R_TIME_Msk                              /*!<Message Time Stamp */
1762 
1763 /******************  Bit definition for CAN_TDL0R register  *******************/
1764 #define CAN_TDL0R_DATA0_Pos    (0U)
1765 #define CAN_TDL0R_DATA0_Msk    (0xFFUL << CAN_TDL0R_DATA0_Pos)                  /*!< 0x000000FF */
1766 #define CAN_TDL0R_DATA0        CAN_TDL0R_DATA0_Msk                             /*!<Data byte 0 */
1767 #define CAN_TDL0R_DATA1_Pos    (8U)
1768 #define CAN_TDL0R_DATA1_Msk    (0xFFUL << CAN_TDL0R_DATA1_Pos)                  /*!< 0x0000FF00 */
1769 #define CAN_TDL0R_DATA1        CAN_TDL0R_DATA1_Msk                             /*!<Data byte 1 */
1770 #define CAN_TDL0R_DATA2_Pos    (16U)
1771 #define CAN_TDL0R_DATA2_Msk    (0xFFUL << CAN_TDL0R_DATA2_Pos)                  /*!< 0x00FF0000 */
1772 #define CAN_TDL0R_DATA2        CAN_TDL0R_DATA2_Msk                             /*!<Data byte 2 */
1773 #define CAN_TDL0R_DATA3_Pos    (24U)
1774 #define CAN_TDL0R_DATA3_Msk    (0xFFUL << CAN_TDL0R_DATA3_Pos)                  /*!< 0xFF000000 */
1775 #define CAN_TDL0R_DATA3        CAN_TDL0R_DATA3_Msk                             /*!<Data byte 3 */
1776 
1777 /******************  Bit definition for CAN_TDH0R register  *******************/
1778 #define CAN_TDH0R_DATA4_Pos    (0U)
1779 #define CAN_TDH0R_DATA4_Msk    (0xFFUL << CAN_TDH0R_DATA4_Pos)                  /*!< 0x000000FF */
1780 #define CAN_TDH0R_DATA4        CAN_TDH0R_DATA4_Msk                             /*!<Data byte 4 */
1781 #define CAN_TDH0R_DATA5_Pos    (8U)
1782 #define CAN_TDH0R_DATA5_Msk    (0xFFUL << CAN_TDH0R_DATA5_Pos)                  /*!< 0x0000FF00 */
1783 #define CAN_TDH0R_DATA5        CAN_TDH0R_DATA5_Msk                             /*!<Data byte 5 */
1784 #define CAN_TDH0R_DATA6_Pos    (16U)
1785 #define CAN_TDH0R_DATA6_Msk    (0xFFUL << CAN_TDH0R_DATA6_Pos)                  /*!< 0x00FF0000 */
1786 #define CAN_TDH0R_DATA6        CAN_TDH0R_DATA6_Msk                             /*!<Data byte 6 */
1787 #define CAN_TDH0R_DATA7_Pos    (24U)
1788 #define CAN_TDH0R_DATA7_Msk    (0xFFUL << CAN_TDH0R_DATA7_Pos)                  /*!< 0xFF000000 */
1789 #define CAN_TDH0R_DATA7        CAN_TDH0R_DATA7_Msk                             /*!<Data byte 7 */
1790 
1791 /*******************  Bit definition for CAN_TI1R register  *******************/
1792 #define CAN_TI1R_TXRQ_Pos      (0U)
1793 #define CAN_TI1R_TXRQ_Msk      (0x1UL << CAN_TI1R_TXRQ_Pos)                     /*!< 0x00000001 */
1794 #define CAN_TI1R_TXRQ          CAN_TI1R_TXRQ_Msk                               /*!<Transmit Mailbox Request */
1795 #define CAN_TI1R_RTR_Pos       (1U)
1796 #define CAN_TI1R_RTR_Msk       (0x1UL << CAN_TI1R_RTR_Pos)                      /*!< 0x00000002 */
1797 #define CAN_TI1R_RTR           CAN_TI1R_RTR_Msk                                /*!<Remote Transmission Request */
1798 #define CAN_TI1R_IDE_Pos       (2U)
1799 #define CAN_TI1R_IDE_Msk       (0x1UL << CAN_TI1R_IDE_Pos)                      /*!< 0x00000004 */
1800 #define CAN_TI1R_IDE           CAN_TI1R_IDE_Msk                                /*!<Identifier Extension */
1801 #define CAN_TI1R_EXID_Pos      (3U)
1802 #define CAN_TI1R_EXID_Msk      (0x3FFFFUL << CAN_TI1R_EXID_Pos)                 /*!< 0x001FFFF8 */
1803 #define CAN_TI1R_EXID          CAN_TI1R_EXID_Msk                               /*!<Extended Identifier */
1804 #define CAN_TI1R_STID_Pos      (21U)
1805 #define CAN_TI1R_STID_Msk      (0x7FFUL << CAN_TI1R_STID_Pos)                   /*!< 0xFFE00000 */
1806 #define CAN_TI1R_STID          CAN_TI1R_STID_Msk                               /*!<Standard Identifier or Extended Identifier */
1807 
1808 /*******************  Bit definition for CAN_TDT1R register  ******************/
1809 #define CAN_TDT1R_DLC_Pos      (0U)
1810 #define CAN_TDT1R_DLC_Msk      (0xFUL << CAN_TDT1R_DLC_Pos)                     /*!< 0x0000000F */
1811 #define CAN_TDT1R_DLC          CAN_TDT1R_DLC_Msk                               /*!<Data Length Code */
1812 #define CAN_TDT1R_TGT_Pos      (8U)
1813 #define CAN_TDT1R_TGT_Msk      (0x1UL << CAN_TDT1R_TGT_Pos)                     /*!< 0x00000100 */
1814 #define CAN_TDT1R_TGT          CAN_TDT1R_TGT_Msk                               /*!<Transmit Global Time */
1815 #define CAN_TDT1R_TIME_Pos     (16U)
1816 #define CAN_TDT1R_TIME_Msk     (0xFFFFUL << CAN_TDT1R_TIME_Pos)                 /*!< 0xFFFF0000 */
1817 #define CAN_TDT1R_TIME         CAN_TDT1R_TIME_Msk                              /*!<Message Time Stamp */
1818 
1819 /*******************  Bit definition for CAN_TDL1R register  ******************/
1820 #define CAN_TDL1R_DATA0_Pos    (0U)
1821 #define CAN_TDL1R_DATA0_Msk    (0xFFUL << CAN_TDL1R_DATA0_Pos)                  /*!< 0x000000FF */
1822 #define CAN_TDL1R_DATA0        CAN_TDL1R_DATA0_Msk                             /*!<Data byte 0 */
1823 #define CAN_TDL1R_DATA1_Pos    (8U)
1824 #define CAN_TDL1R_DATA1_Msk    (0xFFUL << CAN_TDL1R_DATA1_Pos)                  /*!< 0x0000FF00 */
1825 #define CAN_TDL1R_DATA1        CAN_TDL1R_DATA1_Msk                             /*!<Data byte 1 */
1826 #define CAN_TDL1R_DATA2_Pos    (16U)
1827 #define CAN_TDL1R_DATA2_Msk    (0xFFUL << CAN_TDL1R_DATA2_Pos)                  /*!< 0x00FF0000 */
1828 #define CAN_TDL1R_DATA2        CAN_TDL1R_DATA2_Msk                             /*!<Data byte 2 */
1829 #define CAN_TDL1R_DATA3_Pos    (24U)
1830 #define CAN_TDL1R_DATA3_Msk    (0xFFUL << CAN_TDL1R_DATA3_Pos)                  /*!< 0xFF000000 */
1831 #define CAN_TDL1R_DATA3        CAN_TDL1R_DATA3_Msk                             /*!<Data byte 3 */
1832 
1833 /*******************  Bit definition for CAN_TDH1R register  ******************/
1834 #define CAN_TDH1R_DATA4_Pos    (0U)
1835 #define CAN_TDH1R_DATA4_Msk    (0xFFUL << CAN_TDH1R_DATA4_Pos)                  /*!< 0x000000FF */
1836 #define CAN_TDH1R_DATA4        CAN_TDH1R_DATA4_Msk                             /*!<Data byte 4 */
1837 #define CAN_TDH1R_DATA5_Pos    (8U)
1838 #define CAN_TDH1R_DATA5_Msk    (0xFFUL << CAN_TDH1R_DATA5_Pos)                  /*!< 0x0000FF00 */
1839 #define CAN_TDH1R_DATA5        CAN_TDH1R_DATA5_Msk                             /*!<Data byte 5 */
1840 #define CAN_TDH1R_DATA6_Pos    (16U)
1841 #define CAN_TDH1R_DATA6_Msk    (0xFFUL << CAN_TDH1R_DATA6_Pos)                  /*!< 0x00FF0000 */
1842 #define CAN_TDH1R_DATA6        CAN_TDH1R_DATA6_Msk                             /*!<Data byte 6 */
1843 #define CAN_TDH1R_DATA7_Pos    (24U)
1844 #define CAN_TDH1R_DATA7_Msk    (0xFFUL << CAN_TDH1R_DATA7_Pos)                  /*!< 0xFF000000 */
1845 #define CAN_TDH1R_DATA7        CAN_TDH1R_DATA7_Msk                             /*!<Data byte 7 */
1846 
1847 /*******************  Bit definition for CAN_TI2R register  *******************/
1848 #define CAN_TI2R_TXRQ_Pos      (0U)
1849 #define CAN_TI2R_TXRQ_Msk      (0x1UL << CAN_TI2R_TXRQ_Pos)                     /*!< 0x00000001 */
1850 #define CAN_TI2R_TXRQ          CAN_TI2R_TXRQ_Msk                               /*!<Transmit Mailbox Request */
1851 #define CAN_TI2R_RTR_Pos       (1U)
1852 #define CAN_TI2R_RTR_Msk       (0x1UL << CAN_TI2R_RTR_Pos)                      /*!< 0x00000002 */
1853 #define CAN_TI2R_RTR           CAN_TI2R_RTR_Msk                                /*!<Remote Transmission Request */
1854 #define CAN_TI2R_IDE_Pos       (2U)
1855 #define CAN_TI2R_IDE_Msk       (0x1UL << CAN_TI2R_IDE_Pos)                      /*!< 0x00000004 */
1856 #define CAN_TI2R_IDE           CAN_TI2R_IDE_Msk                                /*!<Identifier Extension */
1857 #define CAN_TI2R_EXID_Pos      (3U)
1858 #define CAN_TI2R_EXID_Msk      (0x3FFFFUL << CAN_TI2R_EXID_Pos)                 /*!< 0x001FFFF8 */
1859 #define CAN_TI2R_EXID          CAN_TI2R_EXID_Msk                               /*!<Extended identifier */
1860 #define CAN_TI2R_STID_Pos      (21U)
1861 #define CAN_TI2R_STID_Msk      (0x7FFUL << CAN_TI2R_STID_Pos)                   /*!< 0xFFE00000 */
1862 #define CAN_TI2R_STID          CAN_TI2R_STID_Msk                               /*!<Standard Identifier or Extended Identifier */
1863 
1864 /*******************  Bit definition for CAN_TDT2R register  ******************/
1865 #define CAN_TDT2R_DLC_Pos      (0U)
1866 #define CAN_TDT2R_DLC_Msk      (0xFUL << CAN_TDT2R_DLC_Pos)                     /*!< 0x0000000F */
1867 #define CAN_TDT2R_DLC          CAN_TDT2R_DLC_Msk                               /*!<Data Length Code */
1868 #define CAN_TDT2R_TGT_Pos      (8U)
1869 #define CAN_TDT2R_TGT_Msk      (0x1UL << CAN_TDT2R_TGT_Pos)                     /*!< 0x00000100 */
1870 #define CAN_TDT2R_TGT          CAN_TDT2R_TGT_Msk                               /*!<Transmit Global Time */
1871 #define CAN_TDT2R_TIME_Pos     (16U)
1872 #define CAN_TDT2R_TIME_Msk     (0xFFFFUL << CAN_TDT2R_TIME_Pos)                 /*!< 0xFFFF0000 */
1873 #define CAN_TDT2R_TIME         CAN_TDT2R_TIME_Msk                              /*!<Message Time Stamp */
1874 
1875 /*******************  Bit definition for CAN_TDL2R register  ******************/
1876 #define CAN_TDL2R_DATA0_Pos    (0U)
1877 #define CAN_TDL2R_DATA0_Msk    (0xFFUL << CAN_TDL2R_DATA0_Pos)                  /*!< 0x000000FF */
1878 #define CAN_TDL2R_DATA0        CAN_TDL2R_DATA0_Msk                             /*!<Data byte 0 */
1879 #define CAN_TDL2R_DATA1_Pos    (8U)
1880 #define CAN_TDL2R_DATA1_Msk    (0xFFUL << CAN_TDL2R_DATA1_Pos)                  /*!< 0x0000FF00 */
1881 #define CAN_TDL2R_DATA1        CAN_TDL2R_DATA1_Msk                             /*!<Data byte 1 */
1882 #define CAN_TDL2R_DATA2_Pos    (16U)
1883 #define CAN_TDL2R_DATA2_Msk    (0xFFUL << CAN_TDL2R_DATA2_Pos)                  /*!< 0x00FF0000 */
1884 #define CAN_TDL2R_DATA2        CAN_TDL2R_DATA2_Msk                             /*!<Data byte 2 */
1885 #define CAN_TDL2R_DATA3_Pos    (24U)
1886 #define CAN_TDL2R_DATA3_Msk    (0xFFUL << CAN_TDL2R_DATA3_Pos)                  /*!< 0xFF000000 */
1887 #define CAN_TDL2R_DATA3        CAN_TDL2R_DATA3_Msk                             /*!<Data byte 3 */
1888 
1889 /*******************  Bit definition for CAN_TDH2R register  ******************/
1890 #define CAN_TDH2R_DATA4_Pos    (0U)
1891 #define CAN_TDH2R_DATA4_Msk    (0xFFUL << CAN_TDH2R_DATA4_Pos)                  /*!< 0x000000FF */
1892 #define CAN_TDH2R_DATA4        CAN_TDH2R_DATA4_Msk                             /*!<Data byte 4 */
1893 #define CAN_TDH2R_DATA5_Pos    (8U)
1894 #define CAN_TDH2R_DATA5_Msk    (0xFFUL << CAN_TDH2R_DATA5_Pos)                  /*!< 0x0000FF00 */
1895 #define CAN_TDH2R_DATA5        CAN_TDH2R_DATA5_Msk                             /*!<Data byte 5 */
1896 #define CAN_TDH2R_DATA6_Pos    (16U)
1897 #define CAN_TDH2R_DATA6_Msk    (0xFFUL << CAN_TDH2R_DATA6_Pos)                  /*!< 0x00FF0000 */
1898 #define CAN_TDH2R_DATA6        CAN_TDH2R_DATA6_Msk                             /*!<Data byte 6 */
1899 #define CAN_TDH2R_DATA7_Pos    (24U)
1900 #define CAN_TDH2R_DATA7_Msk    (0xFFUL << CAN_TDH2R_DATA7_Pos)                  /*!< 0xFF000000 */
1901 #define CAN_TDH2R_DATA7        CAN_TDH2R_DATA7_Msk                             /*!<Data byte 7 */
1902 
1903 /*******************  Bit definition for CAN_RI0R register  *******************/
1904 #define CAN_RI0R_RTR_Pos       (1U)
1905 #define CAN_RI0R_RTR_Msk       (0x1UL << CAN_RI0R_RTR_Pos)                      /*!< 0x00000002 */
1906 #define CAN_RI0R_RTR           CAN_RI0R_RTR_Msk                                /*!<Remote Transmission Request */
1907 #define CAN_RI0R_IDE_Pos       (2U)
1908 #define CAN_RI0R_IDE_Msk       (0x1UL << CAN_RI0R_IDE_Pos)                      /*!< 0x00000004 */
1909 #define CAN_RI0R_IDE           CAN_RI0R_IDE_Msk                                /*!<Identifier Extension */
1910 #define CAN_RI0R_EXID_Pos      (3U)
1911 #define CAN_RI0R_EXID_Msk      (0x3FFFFUL << CAN_RI0R_EXID_Pos)                 /*!< 0x001FFFF8 */
1912 #define CAN_RI0R_EXID          CAN_RI0R_EXID_Msk                               /*!<Extended Identifier */
1913 #define CAN_RI0R_STID_Pos      (21U)
1914 #define CAN_RI0R_STID_Msk      (0x7FFUL << CAN_RI0R_STID_Pos)                   /*!< 0xFFE00000 */
1915 #define CAN_RI0R_STID          CAN_RI0R_STID_Msk                               /*!<Standard Identifier or Extended Identifier */
1916 
1917 /*******************  Bit definition for CAN_RDT0R register  ******************/
1918 #define CAN_RDT0R_DLC_Pos      (0U)
1919 #define CAN_RDT0R_DLC_Msk      (0xFUL << CAN_RDT0R_DLC_Pos)                     /*!< 0x0000000F */
1920 #define CAN_RDT0R_DLC          CAN_RDT0R_DLC_Msk                               /*!<Data Length Code */
1921 #define CAN_RDT0R_FMI_Pos      (8U)
1922 #define CAN_RDT0R_FMI_Msk      (0xFFUL << CAN_RDT0R_FMI_Pos)                    /*!< 0x0000FF00 */
1923 #define CAN_RDT0R_FMI          CAN_RDT0R_FMI_Msk                               /*!<Filter Match Index */
1924 #define CAN_RDT0R_TIME_Pos     (16U)
1925 #define CAN_RDT0R_TIME_Msk     (0xFFFFUL << CAN_RDT0R_TIME_Pos)                 /*!< 0xFFFF0000 */
1926 #define CAN_RDT0R_TIME         CAN_RDT0R_TIME_Msk                              /*!<Message Time Stamp */
1927 
1928 /*******************  Bit definition for CAN_RDL0R register  ******************/
1929 #define CAN_RDL0R_DATA0_Pos    (0U)
1930 #define CAN_RDL0R_DATA0_Msk    (0xFFUL << CAN_RDL0R_DATA0_Pos)                  /*!< 0x000000FF */
1931 #define CAN_RDL0R_DATA0        CAN_RDL0R_DATA0_Msk                             /*!<Data byte 0 */
1932 #define CAN_RDL0R_DATA1_Pos    (8U)
1933 #define CAN_RDL0R_DATA1_Msk    (0xFFUL << CAN_RDL0R_DATA1_Pos)                  /*!< 0x0000FF00 */
1934 #define CAN_RDL0R_DATA1        CAN_RDL0R_DATA1_Msk                             /*!<Data byte 1 */
1935 #define CAN_RDL0R_DATA2_Pos    (16U)
1936 #define CAN_RDL0R_DATA2_Msk    (0xFFUL << CAN_RDL0R_DATA2_Pos)                  /*!< 0x00FF0000 */
1937 #define CAN_RDL0R_DATA2        CAN_RDL0R_DATA2_Msk                             /*!<Data byte 2 */
1938 #define CAN_RDL0R_DATA3_Pos    (24U)
1939 #define CAN_RDL0R_DATA3_Msk    (0xFFUL << CAN_RDL0R_DATA3_Pos)                  /*!< 0xFF000000 */
1940 #define CAN_RDL0R_DATA3        CAN_RDL0R_DATA3_Msk                             /*!<Data byte 3 */
1941 
1942 /*******************  Bit definition for CAN_RDH0R register  ******************/
1943 #define CAN_RDH0R_DATA4_Pos    (0U)
1944 #define CAN_RDH0R_DATA4_Msk    (0xFFUL << CAN_RDH0R_DATA4_Pos)                  /*!< 0x000000FF */
1945 #define CAN_RDH0R_DATA4        CAN_RDH0R_DATA4_Msk                             /*!<Data byte 4 */
1946 #define CAN_RDH0R_DATA5_Pos    (8U)
1947 #define CAN_RDH0R_DATA5_Msk    (0xFFUL << CAN_RDH0R_DATA5_Pos)                  /*!< 0x0000FF00 */
1948 #define CAN_RDH0R_DATA5        CAN_RDH0R_DATA5_Msk                             /*!<Data byte 5 */
1949 #define CAN_RDH0R_DATA6_Pos    (16U)
1950 #define CAN_RDH0R_DATA6_Msk    (0xFFUL << CAN_RDH0R_DATA6_Pos)                  /*!< 0x00FF0000 */
1951 #define CAN_RDH0R_DATA6        CAN_RDH0R_DATA6_Msk                             /*!<Data byte 6 */
1952 #define CAN_RDH0R_DATA7_Pos    (24U)
1953 #define CAN_RDH0R_DATA7_Msk    (0xFFUL << CAN_RDH0R_DATA7_Pos)                  /*!< 0xFF000000 */
1954 #define CAN_RDH0R_DATA7        CAN_RDH0R_DATA7_Msk                             /*!<Data byte 7 */
1955 
1956 /*******************  Bit definition for CAN_RI1R register  *******************/
1957 #define CAN_RI1R_RTR_Pos       (1U)
1958 #define CAN_RI1R_RTR_Msk       (0x1UL << CAN_RI1R_RTR_Pos)                      /*!< 0x00000002 */
1959 #define CAN_RI1R_RTR           CAN_RI1R_RTR_Msk                                /*!<Remote Transmission Request */
1960 #define CAN_RI1R_IDE_Pos       (2U)
1961 #define CAN_RI1R_IDE_Msk       (0x1UL << CAN_RI1R_IDE_Pos)                      /*!< 0x00000004 */
1962 #define CAN_RI1R_IDE           CAN_RI1R_IDE_Msk                                /*!<Identifier Extension */
1963 #define CAN_RI1R_EXID_Pos      (3U)
1964 #define CAN_RI1R_EXID_Msk      (0x3FFFFUL << CAN_RI1R_EXID_Pos)                 /*!< 0x001FFFF8 */
1965 #define CAN_RI1R_EXID          CAN_RI1R_EXID_Msk                               /*!<Extended identifier */
1966 #define CAN_RI1R_STID_Pos      (21U)
1967 #define CAN_RI1R_STID_Msk      (0x7FFUL << CAN_RI1R_STID_Pos)                   /*!< 0xFFE00000 */
1968 #define CAN_RI1R_STID          CAN_RI1R_STID_Msk                               /*!<Standard Identifier or Extended Identifier */
1969 
1970 /*******************  Bit definition for CAN_RDT1R register  ******************/
1971 #define CAN_RDT1R_DLC_Pos      (0U)
1972 #define CAN_RDT1R_DLC_Msk      (0xFUL << CAN_RDT1R_DLC_Pos)                     /*!< 0x0000000F */
1973 #define CAN_RDT1R_DLC          CAN_RDT1R_DLC_Msk                               /*!<Data Length Code */
1974 #define CAN_RDT1R_FMI_Pos      (8U)
1975 #define CAN_RDT1R_FMI_Msk      (0xFFUL << CAN_RDT1R_FMI_Pos)                    /*!< 0x0000FF00 */
1976 #define CAN_RDT1R_FMI          CAN_RDT1R_FMI_Msk                               /*!<Filter Match Index */
1977 #define CAN_RDT1R_TIME_Pos     (16U)
1978 #define CAN_RDT1R_TIME_Msk     (0xFFFFUL << CAN_RDT1R_TIME_Pos)                 /*!< 0xFFFF0000 */
1979 #define CAN_RDT1R_TIME         CAN_RDT1R_TIME_Msk                              /*!<Message Time Stamp */
1980 
1981 /*******************  Bit definition for CAN_RDL1R register  ******************/
1982 #define CAN_RDL1R_DATA0_Pos    (0U)
1983 #define CAN_RDL1R_DATA0_Msk    (0xFFUL << CAN_RDL1R_DATA0_Pos)                  /*!< 0x000000FF */
1984 #define CAN_RDL1R_DATA0        CAN_RDL1R_DATA0_Msk                             /*!<Data byte 0 */
1985 #define CAN_RDL1R_DATA1_Pos    (8U)
1986 #define CAN_RDL1R_DATA1_Msk    (0xFFUL << CAN_RDL1R_DATA1_Pos)                  /*!< 0x0000FF00 */
1987 #define CAN_RDL1R_DATA1        CAN_RDL1R_DATA1_Msk                             /*!<Data byte 1 */
1988 #define CAN_RDL1R_DATA2_Pos    (16U)
1989 #define CAN_RDL1R_DATA2_Msk    (0xFFUL << CAN_RDL1R_DATA2_Pos)                  /*!< 0x00FF0000 */
1990 #define CAN_RDL1R_DATA2        CAN_RDL1R_DATA2_Msk                             /*!<Data byte 2 */
1991 #define CAN_RDL1R_DATA3_Pos    (24U)
1992 #define CAN_RDL1R_DATA3_Msk    (0xFFUL << CAN_RDL1R_DATA3_Pos)                  /*!< 0xFF000000 */
1993 #define CAN_RDL1R_DATA3        CAN_RDL1R_DATA3_Msk                             /*!<Data byte 3 */
1994 
1995 /*******************  Bit definition for CAN_RDH1R register  ******************/
1996 #define CAN_RDH1R_DATA4_Pos    (0U)
1997 #define CAN_RDH1R_DATA4_Msk    (0xFFUL << CAN_RDH1R_DATA4_Pos)                  /*!< 0x000000FF */
1998 #define CAN_RDH1R_DATA4        CAN_RDH1R_DATA4_Msk                             /*!<Data byte 4 */
1999 #define CAN_RDH1R_DATA5_Pos    (8U)
2000 #define CAN_RDH1R_DATA5_Msk    (0xFFUL << CAN_RDH1R_DATA5_Pos)                  /*!< 0x0000FF00 */
2001 #define CAN_RDH1R_DATA5        CAN_RDH1R_DATA5_Msk                             /*!<Data byte 5 */
2002 #define CAN_RDH1R_DATA6_Pos    (16U)
2003 #define CAN_RDH1R_DATA6_Msk    (0xFFUL << CAN_RDH1R_DATA6_Pos)                  /*!< 0x00FF0000 */
2004 #define CAN_RDH1R_DATA6        CAN_RDH1R_DATA6_Msk                             /*!<Data byte 6 */
2005 #define CAN_RDH1R_DATA7_Pos    (24U)
2006 #define CAN_RDH1R_DATA7_Msk    (0xFFUL << CAN_RDH1R_DATA7_Pos)                  /*!< 0xFF000000 */
2007 #define CAN_RDH1R_DATA7        CAN_RDH1R_DATA7_Msk                             /*!<Data byte 7 */
2008 
2009 /*!<CAN filter registers */
2010 /*******************  Bit definition for CAN_FMR register  ********************/
2011 #define CAN_FMR_FINIT_Pos      (0U)
2012 #define CAN_FMR_FINIT_Msk      (0x1UL << CAN_FMR_FINIT_Pos)                     /*!< 0x00000001 */
2013 #define CAN_FMR_FINIT          CAN_FMR_FINIT_Msk                               /*!<Filter Init Mode */
2014 
2015 /*******************  Bit definition for CAN_FM1R register  *******************/
2016 #define CAN_FM1R_FBM_Pos       (0U)
2017 #define CAN_FM1R_FBM_Msk       (0x3FFFUL << CAN_FM1R_FBM_Pos)                   /*!< 0x00003FFF */
2018 #define CAN_FM1R_FBM           CAN_FM1R_FBM_Msk                                /*!<Filter Mode */
2019 #define CAN_FM1R_FBM0_Pos      (0U)
2020 #define CAN_FM1R_FBM0_Msk      (0x1UL << CAN_FM1R_FBM0_Pos)                     /*!< 0x00000001 */
2021 #define CAN_FM1R_FBM0          CAN_FM1R_FBM0_Msk                               /*!<Filter Init Mode bit 0 */
2022 #define CAN_FM1R_FBM1_Pos      (1U)
2023 #define CAN_FM1R_FBM1_Msk      (0x1UL << CAN_FM1R_FBM1_Pos)                     /*!< 0x00000002 */
2024 #define CAN_FM1R_FBM1          CAN_FM1R_FBM1_Msk                               /*!<Filter Init Mode bit 1 */
2025 #define CAN_FM1R_FBM2_Pos      (2U)
2026 #define CAN_FM1R_FBM2_Msk      (0x1UL << CAN_FM1R_FBM2_Pos)                     /*!< 0x00000004 */
2027 #define CAN_FM1R_FBM2          CAN_FM1R_FBM2_Msk                               /*!<Filter Init Mode bit 2 */
2028 #define CAN_FM1R_FBM3_Pos      (3U)
2029 #define CAN_FM1R_FBM3_Msk      (0x1UL << CAN_FM1R_FBM3_Pos)                     /*!< 0x00000008 */
2030 #define CAN_FM1R_FBM3          CAN_FM1R_FBM3_Msk                               /*!<Filter Init Mode bit 3 */
2031 #define CAN_FM1R_FBM4_Pos      (4U)
2032 #define CAN_FM1R_FBM4_Msk      (0x1UL << CAN_FM1R_FBM4_Pos)                     /*!< 0x00000010 */
2033 #define CAN_FM1R_FBM4          CAN_FM1R_FBM4_Msk                               /*!<Filter Init Mode bit 4 */
2034 #define CAN_FM1R_FBM5_Pos      (5U)
2035 #define CAN_FM1R_FBM5_Msk      (0x1UL << CAN_FM1R_FBM5_Pos)                     /*!< 0x00000020 */
2036 #define CAN_FM1R_FBM5          CAN_FM1R_FBM5_Msk                               /*!<Filter Init Mode bit 5 */
2037 #define CAN_FM1R_FBM6_Pos      (6U)
2038 #define CAN_FM1R_FBM6_Msk      (0x1UL << CAN_FM1R_FBM6_Pos)                     /*!< 0x00000040 */
2039 #define CAN_FM1R_FBM6          CAN_FM1R_FBM6_Msk                               /*!<Filter Init Mode bit 6 */
2040 #define CAN_FM1R_FBM7_Pos      (7U)
2041 #define CAN_FM1R_FBM7_Msk      (0x1UL << CAN_FM1R_FBM7_Pos)                     /*!< 0x00000080 */
2042 #define CAN_FM1R_FBM7          CAN_FM1R_FBM7_Msk                               /*!<Filter Init Mode bit 7 */
2043 #define CAN_FM1R_FBM8_Pos      (8U)
2044 #define CAN_FM1R_FBM8_Msk      (0x1UL << CAN_FM1R_FBM8_Pos)                     /*!< 0x00000100 */
2045 #define CAN_FM1R_FBM8          CAN_FM1R_FBM8_Msk                               /*!<Filter Init Mode bit 8 */
2046 #define CAN_FM1R_FBM9_Pos      (9U)
2047 #define CAN_FM1R_FBM9_Msk      (0x1UL << CAN_FM1R_FBM9_Pos)                     /*!< 0x00000200 */
2048 #define CAN_FM1R_FBM9          CAN_FM1R_FBM9_Msk                               /*!<Filter Init Mode bit 9 */
2049 #define CAN_FM1R_FBM10_Pos     (10U)
2050 #define CAN_FM1R_FBM10_Msk     (0x1UL << CAN_FM1R_FBM10_Pos)                    /*!< 0x00000400 */
2051 #define CAN_FM1R_FBM10         CAN_FM1R_FBM10_Msk                              /*!<Filter Init Mode bit 10 */
2052 #define CAN_FM1R_FBM11_Pos     (11U)
2053 #define CAN_FM1R_FBM11_Msk     (0x1UL << CAN_FM1R_FBM11_Pos)                    /*!< 0x00000800 */
2054 #define CAN_FM1R_FBM11         CAN_FM1R_FBM11_Msk                              /*!<Filter Init Mode bit 11 */
2055 #define CAN_FM1R_FBM12_Pos     (12U)
2056 #define CAN_FM1R_FBM12_Msk     (0x1UL << CAN_FM1R_FBM12_Pos)                    /*!< 0x00001000 */
2057 #define CAN_FM1R_FBM12         CAN_FM1R_FBM12_Msk                              /*!<Filter Init Mode bit 12 */
2058 #define CAN_FM1R_FBM13_Pos     (13U)
2059 #define CAN_FM1R_FBM13_Msk     (0x1UL << CAN_FM1R_FBM13_Pos)                    /*!< 0x00002000 */
2060 #define CAN_FM1R_FBM13         CAN_FM1R_FBM13_Msk                              /*!<Filter Init Mode bit 13 */
2061 
2062 /*******************  Bit definition for CAN_FS1R register  *******************/
2063 #define CAN_FS1R_FSC_Pos       (0U)
2064 #define CAN_FS1R_FSC_Msk       (0x3FFFUL << CAN_FS1R_FSC_Pos)                   /*!< 0x00003FFF */
2065 #define CAN_FS1R_FSC           CAN_FS1R_FSC_Msk                                /*!<Filter Scale Configuration */
2066 #define CAN_FS1R_FSC0_Pos      (0U)
2067 #define CAN_FS1R_FSC0_Msk      (0x1UL << CAN_FS1R_FSC0_Pos)                     /*!< 0x00000001 */
2068 #define CAN_FS1R_FSC0          CAN_FS1R_FSC0_Msk                               /*!<Filter Scale Configuration bit 0 */
2069 #define CAN_FS1R_FSC1_Pos      (1U)
2070 #define CAN_FS1R_FSC1_Msk      (0x1UL << CAN_FS1R_FSC1_Pos)                     /*!< 0x00000002 */
2071 #define CAN_FS1R_FSC1          CAN_FS1R_FSC1_Msk                               /*!<Filter Scale Configuration bit 1 */
2072 #define CAN_FS1R_FSC2_Pos      (2U)
2073 #define CAN_FS1R_FSC2_Msk      (0x1UL << CAN_FS1R_FSC2_Pos)                     /*!< 0x00000004 */
2074 #define CAN_FS1R_FSC2          CAN_FS1R_FSC2_Msk                               /*!<Filter Scale Configuration bit 2 */
2075 #define CAN_FS1R_FSC3_Pos      (3U)
2076 #define CAN_FS1R_FSC3_Msk      (0x1UL << CAN_FS1R_FSC3_Pos)                     /*!< 0x00000008 */
2077 #define CAN_FS1R_FSC3          CAN_FS1R_FSC3_Msk                               /*!<Filter Scale Configuration bit 3 */
2078 #define CAN_FS1R_FSC4_Pos      (4U)
2079 #define CAN_FS1R_FSC4_Msk      (0x1UL << CAN_FS1R_FSC4_Pos)                     /*!< 0x00000010 */
2080 #define CAN_FS1R_FSC4          CAN_FS1R_FSC4_Msk                               /*!<Filter Scale Configuration bit 4 */
2081 #define CAN_FS1R_FSC5_Pos      (5U)
2082 #define CAN_FS1R_FSC5_Msk      (0x1UL << CAN_FS1R_FSC5_Pos)                     /*!< 0x00000020 */
2083 #define CAN_FS1R_FSC5          CAN_FS1R_FSC5_Msk                               /*!<Filter Scale Configuration bit 5 */
2084 #define CAN_FS1R_FSC6_Pos      (6U)
2085 #define CAN_FS1R_FSC6_Msk      (0x1UL << CAN_FS1R_FSC6_Pos)                     /*!< 0x00000040 */
2086 #define CAN_FS1R_FSC6          CAN_FS1R_FSC6_Msk                               /*!<Filter Scale Configuration bit 6 */
2087 #define CAN_FS1R_FSC7_Pos      (7U)
2088 #define CAN_FS1R_FSC7_Msk      (0x1UL << CAN_FS1R_FSC7_Pos)                     /*!< 0x00000080 */
2089 #define CAN_FS1R_FSC7          CAN_FS1R_FSC7_Msk                               /*!<Filter Scale Configuration bit 7 */
2090 #define CAN_FS1R_FSC8_Pos      (8U)
2091 #define CAN_FS1R_FSC8_Msk      (0x1UL << CAN_FS1R_FSC8_Pos)                     /*!< 0x00000100 */
2092 #define CAN_FS1R_FSC8          CAN_FS1R_FSC8_Msk                               /*!<Filter Scale Configuration bit 8 */
2093 #define CAN_FS1R_FSC9_Pos      (9U)
2094 #define CAN_FS1R_FSC9_Msk      (0x1UL << CAN_FS1R_FSC9_Pos)                     /*!< 0x00000200 */
2095 #define CAN_FS1R_FSC9          CAN_FS1R_FSC9_Msk                               /*!<Filter Scale Configuration bit 9 */
2096 #define CAN_FS1R_FSC10_Pos     (10U)
2097 #define CAN_FS1R_FSC10_Msk     (0x1UL << CAN_FS1R_FSC10_Pos)                    /*!< 0x00000400 */
2098 #define CAN_FS1R_FSC10         CAN_FS1R_FSC10_Msk                              /*!<Filter Scale Configuration bit 10 */
2099 #define CAN_FS1R_FSC11_Pos     (11U)
2100 #define CAN_FS1R_FSC11_Msk     (0x1UL << CAN_FS1R_FSC11_Pos)                    /*!< 0x00000800 */
2101 #define CAN_FS1R_FSC11         CAN_FS1R_FSC11_Msk                              /*!<Filter Scale Configuration bit 11 */
2102 #define CAN_FS1R_FSC12_Pos     (12U)
2103 #define CAN_FS1R_FSC12_Msk     (0x1UL << CAN_FS1R_FSC12_Pos)                    /*!< 0x00001000 */
2104 #define CAN_FS1R_FSC12         CAN_FS1R_FSC12_Msk                              /*!<Filter Scale Configuration bit 12 */
2105 #define CAN_FS1R_FSC13_Pos     (13U)
2106 #define CAN_FS1R_FSC13_Msk     (0x1UL << CAN_FS1R_FSC13_Pos)                    /*!< 0x00002000 */
2107 #define CAN_FS1R_FSC13         CAN_FS1R_FSC13_Msk                              /*!<Filter Scale Configuration bit 13 */
2108 
2109 /******************  Bit definition for CAN_FFA1R register  *******************/
2110 #define CAN_FFA1R_FFA_Pos      (0U)
2111 #define CAN_FFA1R_FFA_Msk      (0x3FFFUL << CAN_FFA1R_FFA_Pos)                  /*!< 0x00003FFF */
2112 #define CAN_FFA1R_FFA          CAN_FFA1R_FFA_Msk                               /*!<Filter FIFO Assignment */
2113 #define CAN_FFA1R_FFA0_Pos     (0U)
2114 #define CAN_FFA1R_FFA0_Msk     (0x1UL << CAN_FFA1R_FFA0_Pos)                    /*!< 0x00000001 */
2115 #define CAN_FFA1R_FFA0         CAN_FFA1R_FFA0_Msk                              /*!<Filter FIFO Assignment for Filter 0 */
2116 #define CAN_FFA1R_FFA1_Pos     (1U)
2117 #define CAN_FFA1R_FFA1_Msk     (0x1UL << CAN_FFA1R_FFA1_Pos)                    /*!< 0x00000002 */
2118 #define CAN_FFA1R_FFA1         CAN_FFA1R_FFA1_Msk                              /*!<Filter FIFO Assignment for Filter 1 */
2119 #define CAN_FFA1R_FFA2_Pos     (2U)
2120 #define CAN_FFA1R_FFA2_Msk     (0x1UL << CAN_FFA1R_FFA2_Pos)                    /*!< 0x00000004 */
2121 #define CAN_FFA1R_FFA2         CAN_FFA1R_FFA2_Msk                              /*!<Filter FIFO Assignment for Filter 2 */
2122 #define CAN_FFA1R_FFA3_Pos     (3U)
2123 #define CAN_FFA1R_FFA3_Msk     (0x1UL << CAN_FFA1R_FFA3_Pos)                    /*!< 0x00000008 */
2124 #define CAN_FFA1R_FFA3         CAN_FFA1R_FFA3_Msk                              /*!<Filter FIFO Assignment for Filter 3 */
2125 #define CAN_FFA1R_FFA4_Pos     (4U)
2126 #define CAN_FFA1R_FFA4_Msk     (0x1UL << CAN_FFA1R_FFA4_Pos)                    /*!< 0x00000010 */
2127 #define CAN_FFA1R_FFA4         CAN_FFA1R_FFA4_Msk                              /*!<Filter FIFO Assignment for Filter 4 */
2128 #define CAN_FFA1R_FFA5_Pos     (5U)
2129 #define CAN_FFA1R_FFA5_Msk     (0x1UL << CAN_FFA1R_FFA5_Pos)                    /*!< 0x00000020 */
2130 #define CAN_FFA1R_FFA5         CAN_FFA1R_FFA5_Msk                              /*!<Filter FIFO Assignment for Filter 5 */
2131 #define CAN_FFA1R_FFA6_Pos     (6U)
2132 #define CAN_FFA1R_FFA6_Msk     (0x1UL << CAN_FFA1R_FFA6_Pos)                    /*!< 0x00000040 */
2133 #define CAN_FFA1R_FFA6         CAN_FFA1R_FFA6_Msk                              /*!<Filter FIFO Assignment for Filter 6 */
2134 #define CAN_FFA1R_FFA7_Pos     (7U)
2135 #define CAN_FFA1R_FFA7_Msk     (0x1UL << CAN_FFA1R_FFA7_Pos)                    /*!< 0x00000080 */
2136 #define CAN_FFA1R_FFA7         CAN_FFA1R_FFA7_Msk                              /*!<Filter FIFO Assignment for Filter 7 */
2137 #define CAN_FFA1R_FFA8_Pos     (8U)
2138 #define CAN_FFA1R_FFA8_Msk     (0x1UL << CAN_FFA1R_FFA8_Pos)                    /*!< 0x00000100 */
2139 #define CAN_FFA1R_FFA8         CAN_FFA1R_FFA8_Msk                              /*!<Filter FIFO Assignment for Filter 8 */
2140 #define CAN_FFA1R_FFA9_Pos     (9U)
2141 #define CAN_FFA1R_FFA9_Msk     (0x1UL << CAN_FFA1R_FFA9_Pos)                    /*!< 0x00000200 */
2142 #define CAN_FFA1R_FFA9         CAN_FFA1R_FFA9_Msk                              /*!<Filter FIFO Assignment for Filter 9 */
2143 #define CAN_FFA1R_FFA10_Pos    (10U)
2144 #define CAN_FFA1R_FFA10_Msk    (0x1UL << CAN_FFA1R_FFA10_Pos)                   /*!< 0x00000400 */
2145 #define CAN_FFA1R_FFA10        CAN_FFA1R_FFA10_Msk                             /*!<Filter FIFO Assignment for Filter 10 */
2146 #define CAN_FFA1R_FFA11_Pos    (11U)
2147 #define CAN_FFA1R_FFA11_Msk    (0x1UL << CAN_FFA1R_FFA11_Pos)                   /*!< 0x00000800 */
2148 #define CAN_FFA1R_FFA11        CAN_FFA1R_FFA11_Msk                             /*!<Filter FIFO Assignment for Filter 11 */
2149 #define CAN_FFA1R_FFA12_Pos    (12U)
2150 #define CAN_FFA1R_FFA12_Msk    (0x1UL << CAN_FFA1R_FFA12_Pos)                   /*!< 0x00001000 */
2151 #define CAN_FFA1R_FFA12        CAN_FFA1R_FFA12_Msk                             /*!<Filter FIFO Assignment for Filter 12 */
2152 #define CAN_FFA1R_FFA13_Pos    (13U)
2153 #define CAN_FFA1R_FFA13_Msk    (0x1UL << CAN_FFA1R_FFA13_Pos)                   /*!< 0x00002000 */
2154 #define CAN_FFA1R_FFA13        CAN_FFA1R_FFA13_Msk                             /*!<Filter FIFO Assignment for Filter 13 */
2155 
2156 /*******************  Bit definition for CAN_FA1R register  *******************/
2157 #define CAN_FA1R_FACT_Pos      (0U)
2158 #define CAN_FA1R_FACT_Msk      (0x3FFFUL << CAN_FA1R_FACT_Pos)                  /*!< 0x00003FFF */
2159 #define CAN_FA1R_FACT          CAN_FA1R_FACT_Msk                               /*!<Filter Active */
2160 #define CAN_FA1R_FACT0_Pos     (0U)
2161 #define CAN_FA1R_FACT0_Msk     (0x1UL << CAN_FA1R_FACT0_Pos)                    /*!< 0x00000001 */
2162 #define CAN_FA1R_FACT0         CAN_FA1R_FACT0_Msk                              /*!<Filter 0 Active */
2163 #define CAN_FA1R_FACT1_Pos     (1U)
2164 #define CAN_FA1R_FACT1_Msk     (0x1UL << CAN_FA1R_FACT1_Pos)                    /*!< 0x00000002 */
2165 #define CAN_FA1R_FACT1         CAN_FA1R_FACT1_Msk                              /*!<Filter 1 Active */
2166 #define CAN_FA1R_FACT2_Pos     (2U)
2167 #define CAN_FA1R_FACT2_Msk     (0x1UL << CAN_FA1R_FACT2_Pos)                    /*!< 0x00000004 */
2168 #define CAN_FA1R_FACT2         CAN_FA1R_FACT2_Msk                              /*!<Filter 2 Active */
2169 #define CAN_FA1R_FACT3_Pos     (3U)
2170 #define CAN_FA1R_FACT3_Msk     (0x1UL << CAN_FA1R_FACT3_Pos)                    /*!< 0x00000008 */
2171 #define CAN_FA1R_FACT3         CAN_FA1R_FACT3_Msk                              /*!<Filter 3 Active */
2172 #define CAN_FA1R_FACT4_Pos     (4U)
2173 #define CAN_FA1R_FACT4_Msk     (0x1UL << CAN_FA1R_FACT4_Pos)                    /*!< 0x00000010 */
2174 #define CAN_FA1R_FACT4         CAN_FA1R_FACT4_Msk                              /*!<Filter 4 Active */
2175 #define CAN_FA1R_FACT5_Pos     (5U)
2176 #define CAN_FA1R_FACT5_Msk     (0x1UL << CAN_FA1R_FACT5_Pos)                    /*!< 0x00000020 */
2177 #define CAN_FA1R_FACT5         CAN_FA1R_FACT5_Msk                              /*!<Filter 5 Active */
2178 #define CAN_FA1R_FACT6_Pos     (6U)
2179 #define CAN_FA1R_FACT6_Msk     (0x1UL << CAN_FA1R_FACT6_Pos)                    /*!< 0x00000040 */
2180 #define CAN_FA1R_FACT6         CAN_FA1R_FACT6_Msk                              /*!<Filter 6 Active */
2181 #define CAN_FA1R_FACT7_Pos     (7U)
2182 #define CAN_FA1R_FACT7_Msk     (0x1UL << CAN_FA1R_FACT7_Pos)                    /*!< 0x00000080 */
2183 #define CAN_FA1R_FACT7         CAN_FA1R_FACT7_Msk                              /*!<Filter 7 Active */
2184 #define CAN_FA1R_FACT8_Pos     (8U)
2185 #define CAN_FA1R_FACT8_Msk     (0x1UL << CAN_FA1R_FACT8_Pos)                    /*!< 0x00000100 */
2186 #define CAN_FA1R_FACT8         CAN_FA1R_FACT8_Msk                              /*!<Filter 8 Active */
2187 #define CAN_FA1R_FACT9_Pos     (9U)
2188 #define CAN_FA1R_FACT9_Msk     (0x1UL << CAN_FA1R_FACT9_Pos)                    /*!< 0x00000200 */
2189 #define CAN_FA1R_FACT9         CAN_FA1R_FACT9_Msk                              /*!<Filter 9 Active */
2190 #define CAN_FA1R_FACT10_Pos    (10U)
2191 #define CAN_FA1R_FACT10_Msk    (0x1UL << CAN_FA1R_FACT10_Pos)                   /*!< 0x00000400 */
2192 #define CAN_FA1R_FACT10        CAN_FA1R_FACT10_Msk                             /*!<Filter 10 Active */
2193 #define CAN_FA1R_FACT11_Pos    (11U)
2194 #define CAN_FA1R_FACT11_Msk    (0x1UL << CAN_FA1R_FACT11_Pos)                   /*!< 0x00000800 */
2195 #define CAN_FA1R_FACT11        CAN_FA1R_FACT11_Msk                             /*!<Filter 11 Active */
2196 #define CAN_FA1R_FACT12_Pos    (12U)
2197 #define CAN_FA1R_FACT12_Msk    (0x1UL << CAN_FA1R_FACT12_Pos)                   /*!< 0x00001000 */
2198 #define CAN_FA1R_FACT12        CAN_FA1R_FACT12_Msk                             /*!<Filter 12 Active */
2199 #define CAN_FA1R_FACT13_Pos    (13U)
2200 #define CAN_FA1R_FACT13_Msk    (0x1UL << CAN_FA1R_FACT13_Pos)                   /*!< 0x00002000 */
2201 #define CAN_FA1R_FACT13        CAN_FA1R_FACT13_Msk                             /*!<Filter 13 Active */
2202 
2203 /*******************  Bit definition for CAN_F0R1 register  *******************/
2204 #define CAN_F0R1_FB0_Pos       (0U)
2205 #define CAN_F0R1_FB0_Msk       (0x1UL << CAN_F0R1_FB0_Pos)                      /*!< 0x00000001 */
2206 #define CAN_F0R1_FB0           CAN_F0R1_FB0_Msk                                /*!<Filter bit 0 */
2207 #define CAN_F0R1_FB1_Pos       (1U)
2208 #define CAN_F0R1_FB1_Msk       (0x1UL << CAN_F0R1_FB1_Pos)                      /*!< 0x00000002 */
2209 #define CAN_F0R1_FB1           CAN_F0R1_FB1_Msk                                /*!<Filter bit 1 */
2210 #define CAN_F0R1_FB2_Pos       (2U)
2211 #define CAN_F0R1_FB2_Msk       (0x1UL << CAN_F0R1_FB2_Pos)                      /*!< 0x00000004 */
2212 #define CAN_F0R1_FB2           CAN_F0R1_FB2_Msk                                /*!<Filter bit 2 */
2213 #define CAN_F0R1_FB3_Pos       (3U)
2214 #define CAN_F0R1_FB3_Msk       (0x1UL << CAN_F0R1_FB3_Pos)                      /*!< 0x00000008 */
2215 #define CAN_F0R1_FB3           CAN_F0R1_FB3_Msk                                /*!<Filter bit 3 */
2216 #define CAN_F0R1_FB4_Pos       (4U)
2217 #define CAN_F0R1_FB4_Msk       (0x1UL << CAN_F0R1_FB4_Pos)                      /*!< 0x00000010 */
2218 #define CAN_F0R1_FB4           CAN_F0R1_FB4_Msk                                /*!<Filter bit 4 */
2219 #define CAN_F0R1_FB5_Pos       (5U)
2220 #define CAN_F0R1_FB5_Msk       (0x1UL << CAN_F0R1_FB5_Pos)                      /*!< 0x00000020 */
2221 #define CAN_F0R1_FB5           CAN_F0R1_FB5_Msk                                /*!<Filter bit 5 */
2222 #define CAN_F0R1_FB6_Pos       (6U)
2223 #define CAN_F0R1_FB6_Msk       (0x1UL << CAN_F0R1_FB6_Pos)                      /*!< 0x00000040 */
2224 #define CAN_F0R1_FB6           CAN_F0R1_FB6_Msk                                /*!<Filter bit 6 */
2225 #define CAN_F0R1_FB7_Pos       (7U)
2226 #define CAN_F0R1_FB7_Msk       (0x1UL << CAN_F0R1_FB7_Pos)                      /*!< 0x00000080 */
2227 #define CAN_F0R1_FB7           CAN_F0R1_FB7_Msk                                /*!<Filter bit 7 */
2228 #define CAN_F0R1_FB8_Pos       (8U)
2229 #define CAN_F0R1_FB8_Msk       (0x1UL << CAN_F0R1_FB8_Pos)                      /*!< 0x00000100 */
2230 #define CAN_F0R1_FB8           CAN_F0R1_FB8_Msk                                /*!<Filter bit 8 */
2231 #define CAN_F0R1_FB9_Pos       (9U)
2232 #define CAN_F0R1_FB9_Msk       (0x1UL << CAN_F0R1_FB9_Pos)                      /*!< 0x00000200 */
2233 #define CAN_F0R1_FB9           CAN_F0R1_FB9_Msk                                /*!<Filter bit 9 */
2234 #define CAN_F0R1_FB10_Pos      (10U)
2235 #define CAN_F0R1_FB10_Msk      (0x1UL << CAN_F0R1_FB10_Pos)                     /*!< 0x00000400 */
2236 #define CAN_F0R1_FB10          CAN_F0R1_FB10_Msk                               /*!<Filter bit 10 */
2237 #define CAN_F0R1_FB11_Pos      (11U)
2238 #define CAN_F0R1_FB11_Msk      (0x1UL << CAN_F0R1_FB11_Pos)                     /*!< 0x00000800 */
2239 #define CAN_F0R1_FB11          CAN_F0R1_FB11_Msk                               /*!<Filter bit 11 */
2240 #define CAN_F0R1_FB12_Pos      (12U)
2241 #define CAN_F0R1_FB12_Msk      (0x1UL << CAN_F0R1_FB12_Pos)                     /*!< 0x00001000 */
2242 #define CAN_F0R1_FB12          CAN_F0R1_FB12_Msk                               /*!<Filter bit 12 */
2243 #define CAN_F0R1_FB13_Pos      (13U)
2244 #define CAN_F0R1_FB13_Msk      (0x1UL << CAN_F0R1_FB13_Pos)                     /*!< 0x00002000 */
2245 #define CAN_F0R1_FB13          CAN_F0R1_FB13_Msk                               /*!<Filter bit 13 */
2246 #define CAN_F0R1_FB14_Pos      (14U)
2247 #define CAN_F0R1_FB14_Msk      (0x1UL << CAN_F0R1_FB14_Pos)                     /*!< 0x00004000 */
2248 #define CAN_F0R1_FB14          CAN_F0R1_FB14_Msk                               /*!<Filter bit 14 */
2249 #define CAN_F0R1_FB15_Pos      (15U)
2250 #define CAN_F0R1_FB15_Msk      (0x1UL << CAN_F0R1_FB15_Pos)                     /*!< 0x00008000 */
2251 #define CAN_F0R1_FB15          CAN_F0R1_FB15_Msk                               /*!<Filter bit 15 */
2252 #define CAN_F0R1_FB16_Pos      (16U)
2253 #define CAN_F0R1_FB16_Msk      (0x1UL << CAN_F0R1_FB16_Pos)                     /*!< 0x00010000 */
2254 #define CAN_F0R1_FB16          CAN_F0R1_FB16_Msk                               /*!<Filter bit 16 */
2255 #define CAN_F0R1_FB17_Pos      (17U)
2256 #define CAN_F0R1_FB17_Msk      (0x1UL << CAN_F0R1_FB17_Pos)                     /*!< 0x00020000 */
2257 #define CAN_F0R1_FB17          CAN_F0R1_FB17_Msk                               /*!<Filter bit 17 */
2258 #define CAN_F0R1_FB18_Pos      (18U)
2259 #define CAN_F0R1_FB18_Msk      (0x1UL << CAN_F0R1_FB18_Pos)                     /*!< 0x00040000 */
2260 #define CAN_F0R1_FB18          CAN_F0R1_FB18_Msk                               /*!<Filter bit 18 */
2261 #define CAN_F0R1_FB19_Pos      (19U)
2262 #define CAN_F0R1_FB19_Msk      (0x1UL << CAN_F0R1_FB19_Pos)                     /*!< 0x00080000 */
2263 #define CAN_F0R1_FB19          CAN_F0R1_FB19_Msk                               /*!<Filter bit 19 */
2264 #define CAN_F0R1_FB20_Pos      (20U)
2265 #define CAN_F0R1_FB20_Msk      (0x1UL << CAN_F0R1_FB20_Pos)                     /*!< 0x00100000 */
2266 #define CAN_F0R1_FB20          CAN_F0R1_FB20_Msk                               /*!<Filter bit 20 */
2267 #define CAN_F0R1_FB21_Pos      (21U)
2268 #define CAN_F0R1_FB21_Msk      (0x1UL << CAN_F0R1_FB21_Pos)                     /*!< 0x00200000 */
2269 #define CAN_F0R1_FB21          CAN_F0R1_FB21_Msk                               /*!<Filter bit 21 */
2270 #define CAN_F0R1_FB22_Pos      (22U)
2271 #define CAN_F0R1_FB22_Msk      (0x1UL << CAN_F0R1_FB22_Pos)                     /*!< 0x00400000 */
2272 #define CAN_F0R1_FB22          CAN_F0R1_FB22_Msk                               /*!<Filter bit 22 */
2273 #define CAN_F0R1_FB23_Pos      (23U)
2274 #define CAN_F0R1_FB23_Msk      (0x1UL << CAN_F0R1_FB23_Pos)                     /*!< 0x00800000 */
2275 #define CAN_F0R1_FB23          CAN_F0R1_FB23_Msk                               /*!<Filter bit 23 */
2276 #define CAN_F0R1_FB24_Pos      (24U)
2277 #define CAN_F0R1_FB24_Msk      (0x1UL << CAN_F0R1_FB24_Pos)                     /*!< 0x01000000 */
2278 #define CAN_F0R1_FB24          CAN_F0R1_FB24_Msk                               /*!<Filter bit 24 */
2279 #define CAN_F0R1_FB25_Pos      (25U)
2280 #define CAN_F0R1_FB25_Msk      (0x1UL << CAN_F0R1_FB25_Pos)                     /*!< 0x02000000 */
2281 #define CAN_F0R1_FB25          CAN_F0R1_FB25_Msk                               /*!<Filter bit 25 */
2282 #define CAN_F0R1_FB26_Pos      (26U)
2283 #define CAN_F0R1_FB26_Msk      (0x1UL << CAN_F0R1_FB26_Pos)                     /*!< 0x04000000 */
2284 #define CAN_F0R1_FB26          CAN_F0R1_FB26_Msk                               /*!<Filter bit 26 */
2285 #define CAN_F0R1_FB27_Pos      (27U)
2286 #define CAN_F0R1_FB27_Msk      (0x1UL << CAN_F0R1_FB27_Pos)                     /*!< 0x08000000 */
2287 #define CAN_F0R1_FB27          CAN_F0R1_FB27_Msk                               /*!<Filter bit 27 */
2288 #define CAN_F0R1_FB28_Pos      (28U)
2289 #define CAN_F0R1_FB28_Msk      (0x1UL << CAN_F0R1_FB28_Pos)                     /*!< 0x10000000 */
2290 #define CAN_F0R1_FB28          CAN_F0R1_FB28_Msk                               /*!<Filter bit 28 */
2291 #define CAN_F0R1_FB29_Pos      (29U)
2292 #define CAN_F0R1_FB29_Msk      (0x1UL << CAN_F0R1_FB29_Pos)                     /*!< 0x20000000 */
2293 #define CAN_F0R1_FB29          CAN_F0R1_FB29_Msk                               /*!<Filter bit 29 */
2294 #define CAN_F0R1_FB30_Pos      (30U)
2295 #define CAN_F0R1_FB30_Msk      (0x1UL << CAN_F0R1_FB30_Pos)                     /*!< 0x40000000 */
2296 #define CAN_F0R1_FB30          CAN_F0R1_FB30_Msk                               /*!<Filter bit 30 */
2297 #define CAN_F0R1_FB31_Pos      (31U)
2298 #define CAN_F0R1_FB31_Msk      (0x1UL << CAN_F0R1_FB31_Pos)                     /*!< 0x80000000 */
2299 #define CAN_F0R1_FB31          CAN_F0R1_FB31_Msk                               /*!<Filter bit 31 */
2300 
2301 /*******************  Bit definition for CAN_F1R1 register  *******************/
2302 #define CAN_F1R1_FB0_Pos       (0U)
2303 #define CAN_F1R1_FB0_Msk       (0x1UL << CAN_F1R1_FB0_Pos)                      /*!< 0x00000001 */
2304 #define CAN_F1R1_FB0           CAN_F1R1_FB0_Msk                                /*!<Filter bit 0 */
2305 #define CAN_F1R1_FB1_Pos       (1U)
2306 #define CAN_F1R1_FB1_Msk       (0x1UL << CAN_F1R1_FB1_Pos)                      /*!< 0x00000002 */
2307 #define CAN_F1R1_FB1           CAN_F1R1_FB1_Msk                                /*!<Filter bit 1 */
2308 #define CAN_F1R1_FB2_Pos       (2U)
2309 #define CAN_F1R1_FB2_Msk       (0x1UL << CAN_F1R1_FB2_Pos)                      /*!< 0x00000004 */
2310 #define CAN_F1R1_FB2           CAN_F1R1_FB2_Msk                                /*!<Filter bit 2 */
2311 #define CAN_F1R1_FB3_Pos       (3U)
2312 #define CAN_F1R1_FB3_Msk       (0x1UL << CAN_F1R1_FB3_Pos)                      /*!< 0x00000008 */
2313 #define CAN_F1R1_FB3           CAN_F1R1_FB3_Msk                                /*!<Filter bit 3 */
2314 #define CAN_F1R1_FB4_Pos       (4U)
2315 #define CAN_F1R1_FB4_Msk       (0x1UL << CAN_F1R1_FB4_Pos)                      /*!< 0x00000010 */
2316 #define CAN_F1R1_FB4           CAN_F1R1_FB4_Msk                                /*!<Filter bit 4 */
2317 #define CAN_F1R1_FB5_Pos       (5U)
2318 #define CAN_F1R1_FB5_Msk       (0x1UL << CAN_F1R1_FB5_Pos)                      /*!< 0x00000020 */
2319 #define CAN_F1R1_FB5           CAN_F1R1_FB5_Msk                                /*!<Filter bit 5 */
2320 #define CAN_F1R1_FB6_Pos       (6U)
2321 #define CAN_F1R1_FB6_Msk       (0x1UL << CAN_F1R1_FB6_Pos)                      /*!< 0x00000040 */
2322 #define CAN_F1R1_FB6           CAN_F1R1_FB6_Msk                                /*!<Filter bit 6 */
2323 #define CAN_F1R1_FB7_Pos       (7U)
2324 #define CAN_F1R1_FB7_Msk       (0x1UL << CAN_F1R1_FB7_Pos)                      /*!< 0x00000080 */
2325 #define CAN_F1R1_FB7           CAN_F1R1_FB7_Msk                                /*!<Filter bit 7 */
2326 #define CAN_F1R1_FB8_Pos       (8U)
2327 #define CAN_F1R1_FB8_Msk       (0x1UL << CAN_F1R1_FB8_Pos)                      /*!< 0x00000100 */
2328 #define CAN_F1R1_FB8           CAN_F1R1_FB8_Msk                                /*!<Filter bit 8 */
2329 #define CAN_F1R1_FB9_Pos       (9U)
2330 #define CAN_F1R1_FB9_Msk       (0x1UL << CAN_F1R1_FB9_Pos)                      /*!< 0x00000200 */
2331 #define CAN_F1R1_FB9           CAN_F1R1_FB9_Msk                                /*!<Filter bit 9 */
2332 #define CAN_F1R1_FB10_Pos      (10U)
2333 #define CAN_F1R1_FB10_Msk      (0x1UL << CAN_F1R1_FB10_Pos)                     /*!< 0x00000400 */
2334 #define CAN_F1R1_FB10          CAN_F1R1_FB10_Msk                               /*!<Filter bit 10 */
2335 #define CAN_F1R1_FB11_Pos      (11U)
2336 #define CAN_F1R1_FB11_Msk      (0x1UL << CAN_F1R1_FB11_Pos)                     /*!< 0x00000800 */
2337 #define CAN_F1R1_FB11          CAN_F1R1_FB11_Msk                               /*!<Filter bit 11 */
2338 #define CAN_F1R1_FB12_Pos      (12U)
2339 #define CAN_F1R1_FB12_Msk      (0x1UL << CAN_F1R1_FB12_Pos)                     /*!< 0x00001000 */
2340 #define CAN_F1R1_FB12          CAN_F1R1_FB12_Msk                               /*!<Filter bit 12 */
2341 #define CAN_F1R1_FB13_Pos      (13U)
2342 #define CAN_F1R1_FB13_Msk      (0x1UL << CAN_F1R1_FB13_Pos)                     /*!< 0x00002000 */
2343 #define CAN_F1R1_FB13          CAN_F1R1_FB13_Msk                               /*!<Filter bit 13 */
2344 #define CAN_F1R1_FB14_Pos      (14U)
2345 #define CAN_F1R1_FB14_Msk      (0x1UL << CAN_F1R1_FB14_Pos)                     /*!< 0x00004000 */
2346 #define CAN_F1R1_FB14          CAN_F1R1_FB14_Msk                               /*!<Filter bit 14 */
2347 #define CAN_F1R1_FB15_Pos      (15U)
2348 #define CAN_F1R1_FB15_Msk      (0x1UL << CAN_F1R1_FB15_Pos)                     /*!< 0x00008000 */
2349 #define CAN_F1R1_FB15          CAN_F1R1_FB15_Msk                               /*!<Filter bit 15 */
2350 #define CAN_F1R1_FB16_Pos      (16U)
2351 #define CAN_F1R1_FB16_Msk      (0x1UL << CAN_F1R1_FB16_Pos)                     /*!< 0x00010000 */
2352 #define CAN_F1R1_FB16          CAN_F1R1_FB16_Msk                               /*!<Filter bit 16 */
2353 #define CAN_F1R1_FB17_Pos      (17U)
2354 #define CAN_F1R1_FB17_Msk      (0x1UL << CAN_F1R1_FB17_Pos)                     /*!< 0x00020000 */
2355 #define CAN_F1R1_FB17          CAN_F1R1_FB17_Msk                               /*!<Filter bit 17 */
2356 #define CAN_F1R1_FB18_Pos      (18U)
2357 #define CAN_F1R1_FB18_Msk      (0x1UL << CAN_F1R1_FB18_Pos)                     /*!< 0x00040000 */
2358 #define CAN_F1R1_FB18          CAN_F1R1_FB18_Msk                               /*!<Filter bit 18 */
2359 #define CAN_F1R1_FB19_Pos      (19U)
2360 #define CAN_F1R1_FB19_Msk      (0x1UL << CAN_F1R1_FB19_Pos)                     /*!< 0x00080000 */
2361 #define CAN_F1R1_FB19          CAN_F1R1_FB19_Msk                               /*!<Filter bit 19 */
2362 #define CAN_F1R1_FB20_Pos      (20U)
2363 #define CAN_F1R1_FB20_Msk      (0x1UL << CAN_F1R1_FB20_Pos)                     /*!< 0x00100000 */
2364 #define CAN_F1R1_FB20          CAN_F1R1_FB20_Msk                               /*!<Filter bit 20 */
2365 #define CAN_F1R1_FB21_Pos      (21U)
2366 #define CAN_F1R1_FB21_Msk      (0x1UL << CAN_F1R1_FB21_Pos)                     /*!< 0x00200000 */
2367 #define CAN_F1R1_FB21          CAN_F1R1_FB21_Msk                               /*!<Filter bit 21 */
2368 #define CAN_F1R1_FB22_Pos      (22U)
2369 #define CAN_F1R1_FB22_Msk      (0x1UL << CAN_F1R1_FB22_Pos)                     /*!< 0x00400000 */
2370 #define CAN_F1R1_FB22          CAN_F1R1_FB22_Msk                               /*!<Filter bit 22 */
2371 #define CAN_F1R1_FB23_Pos      (23U)
2372 #define CAN_F1R1_FB23_Msk      (0x1UL << CAN_F1R1_FB23_Pos)                     /*!< 0x00800000 */
2373 #define CAN_F1R1_FB23          CAN_F1R1_FB23_Msk                               /*!<Filter bit 23 */
2374 #define CAN_F1R1_FB24_Pos      (24U)
2375 #define CAN_F1R1_FB24_Msk      (0x1UL << CAN_F1R1_FB24_Pos)                     /*!< 0x01000000 */
2376 #define CAN_F1R1_FB24          CAN_F1R1_FB24_Msk                               /*!<Filter bit 24 */
2377 #define CAN_F1R1_FB25_Pos      (25U)
2378 #define CAN_F1R1_FB25_Msk      (0x1UL << CAN_F1R1_FB25_Pos)                     /*!< 0x02000000 */
2379 #define CAN_F1R1_FB25          CAN_F1R1_FB25_Msk                               /*!<Filter bit 25 */
2380 #define CAN_F1R1_FB26_Pos      (26U)
2381 #define CAN_F1R1_FB26_Msk      (0x1UL << CAN_F1R1_FB26_Pos)                     /*!< 0x04000000 */
2382 #define CAN_F1R1_FB26          CAN_F1R1_FB26_Msk                               /*!<Filter bit 26 */
2383 #define CAN_F1R1_FB27_Pos      (27U)
2384 #define CAN_F1R1_FB27_Msk      (0x1UL << CAN_F1R1_FB27_Pos)                     /*!< 0x08000000 */
2385 #define CAN_F1R1_FB27          CAN_F1R1_FB27_Msk                               /*!<Filter bit 27 */
2386 #define CAN_F1R1_FB28_Pos      (28U)
2387 #define CAN_F1R1_FB28_Msk      (0x1UL << CAN_F1R1_FB28_Pos)                     /*!< 0x10000000 */
2388 #define CAN_F1R1_FB28          CAN_F1R1_FB28_Msk                               /*!<Filter bit 28 */
2389 #define CAN_F1R1_FB29_Pos      (29U)
2390 #define CAN_F1R1_FB29_Msk      (0x1UL << CAN_F1R1_FB29_Pos)                     /*!< 0x20000000 */
2391 #define CAN_F1R1_FB29          CAN_F1R1_FB29_Msk                               /*!<Filter bit 29 */
2392 #define CAN_F1R1_FB30_Pos      (30U)
2393 #define CAN_F1R1_FB30_Msk      (0x1UL << CAN_F1R1_FB30_Pos)                     /*!< 0x40000000 */
2394 #define CAN_F1R1_FB30          CAN_F1R1_FB30_Msk                               /*!<Filter bit 30 */
2395 #define CAN_F1R1_FB31_Pos      (31U)
2396 #define CAN_F1R1_FB31_Msk      (0x1UL << CAN_F1R1_FB31_Pos)                     /*!< 0x80000000 */
2397 #define CAN_F1R1_FB31          CAN_F1R1_FB31_Msk                               /*!<Filter bit 31 */
2398 
2399 /*******************  Bit definition for CAN_F2R1 register  *******************/
2400 #define CAN_F2R1_FB0_Pos       (0U)
2401 #define CAN_F2R1_FB0_Msk       (0x1UL << CAN_F2R1_FB0_Pos)                      /*!< 0x00000001 */
2402 #define CAN_F2R1_FB0           CAN_F2R1_FB0_Msk                                /*!<Filter bit 0 */
2403 #define CAN_F2R1_FB1_Pos       (1U)
2404 #define CAN_F2R1_FB1_Msk       (0x1UL << CAN_F2R1_FB1_Pos)                      /*!< 0x00000002 */
2405 #define CAN_F2R1_FB1           CAN_F2R1_FB1_Msk                                /*!<Filter bit 1 */
2406 #define CAN_F2R1_FB2_Pos       (2U)
2407 #define CAN_F2R1_FB2_Msk       (0x1UL << CAN_F2R1_FB2_Pos)                      /*!< 0x00000004 */
2408 #define CAN_F2R1_FB2           CAN_F2R1_FB2_Msk                                /*!<Filter bit 2 */
2409 #define CAN_F2R1_FB3_Pos       (3U)
2410 #define CAN_F2R1_FB3_Msk       (0x1UL << CAN_F2R1_FB3_Pos)                      /*!< 0x00000008 */
2411 #define CAN_F2R1_FB3           CAN_F2R1_FB3_Msk                                /*!<Filter bit 3 */
2412 #define CAN_F2R1_FB4_Pos       (4U)
2413 #define CAN_F2R1_FB4_Msk       (0x1UL << CAN_F2R1_FB4_Pos)                      /*!< 0x00000010 */
2414 #define CAN_F2R1_FB4           CAN_F2R1_FB4_Msk                                /*!<Filter bit 4 */
2415 #define CAN_F2R1_FB5_Pos       (5U)
2416 #define CAN_F2R1_FB5_Msk       (0x1UL << CAN_F2R1_FB5_Pos)                      /*!< 0x00000020 */
2417 #define CAN_F2R1_FB5           CAN_F2R1_FB5_Msk                                /*!<Filter bit 5 */
2418 #define CAN_F2R1_FB6_Pos       (6U)
2419 #define CAN_F2R1_FB6_Msk       (0x1UL << CAN_F2R1_FB6_Pos)                      /*!< 0x00000040 */
2420 #define CAN_F2R1_FB6           CAN_F2R1_FB6_Msk                                /*!<Filter bit 6 */
2421 #define CAN_F2R1_FB7_Pos       (7U)
2422 #define CAN_F2R1_FB7_Msk       (0x1UL << CAN_F2R1_FB7_Pos)                      /*!< 0x00000080 */
2423 #define CAN_F2R1_FB7           CAN_F2R1_FB7_Msk                                /*!<Filter bit 7 */
2424 #define CAN_F2R1_FB8_Pos       (8U)
2425 #define CAN_F2R1_FB8_Msk       (0x1UL << CAN_F2R1_FB8_Pos)                      /*!< 0x00000100 */
2426 #define CAN_F2R1_FB8           CAN_F2R1_FB8_Msk                                /*!<Filter bit 8 */
2427 #define CAN_F2R1_FB9_Pos       (9U)
2428 #define CAN_F2R1_FB9_Msk       (0x1UL << CAN_F2R1_FB9_Pos)                      /*!< 0x00000200 */
2429 #define CAN_F2R1_FB9           CAN_F2R1_FB9_Msk                                /*!<Filter bit 9 */
2430 #define CAN_F2R1_FB10_Pos      (10U)
2431 #define CAN_F2R1_FB10_Msk      (0x1UL << CAN_F2R1_FB10_Pos)                     /*!< 0x00000400 */
2432 #define CAN_F2R1_FB10          CAN_F2R1_FB10_Msk                               /*!<Filter bit 10 */
2433 #define CAN_F2R1_FB11_Pos      (11U)
2434 #define CAN_F2R1_FB11_Msk      (0x1UL << CAN_F2R1_FB11_Pos)                     /*!< 0x00000800 */
2435 #define CAN_F2R1_FB11          CAN_F2R1_FB11_Msk                               /*!<Filter bit 11 */
2436 #define CAN_F2R1_FB12_Pos      (12U)
2437 #define CAN_F2R1_FB12_Msk      (0x1UL << CAN_F2R1_FB12_Pos)                     /*!< 0x00001000 */
2438 #define CAN_F2R1_FB12          CAN_F2R1_FB12_Msk                               /*!<Filter bit 12 */
2439 #define CAN_F2R1_FB13_Pos      (13U)
2440 #define CAN_F2R1_FB13_Msk      (0x1UL << CAN_F2R1_FB13_Pos)                     /*!< 0x00002000 */
2441 #define CAN_F2R1_FB13          CAN_F2R1_FB13_Msk                               /*!<Filter bit 13 */
2442 #define CAN_F2R1_FB14_Pos      (14U)
2443 #define CAN_F2R1_FB14_Msk      (0x1UL << CAN_F2R1_FB14_Pos)                     /*!< 0x00004000 */
2444 #define CAN_F2R1_FB14          CAN_F2R1_FB14_Msk                               /*!<Filter bit 14 */
2445 #define CAN_F2R1_FB15_Pos      (15U)
2446 #define CAN_F2R1_FB15_Msk      (0x1UL << CAN_F2R1_FB15_Pos)                     /*!< 0x00008000 */
2447 #define CAN_F2R1_FB15          CAN_F2R1_FB15_Msk                               /*!<Filter bit 15 */
2448 #define CAN_F2R1_FB16_Pos      (16U)
2449 #define CAN_F2R1_FB16_Msk      (0x1UL << CAN_F2R1_FB16_Pos)                     /*!< 0x00010000 */
2450 #define CAN_F2R1_FB16          CAN_F2R1_FB16_Msk                               /*!<Filter bit 16 */
2451 #define CAN_F2R1_FB17_Pos      (17U)
2452 #define CAN_F2R1_FB17_Msk      (0x1UL << CAN_F2R1_FB17_Pos)                     /*!< 0x00020000 */
2453 #define CAN_F2R1_FB17          CAN_F2R1_FB17_Msk                               /*!<Filter bit 17 */
2454 #define CAN_F2R1_FB18_Pos      (18U)
2455 #define CAN_F2R1_FB18_Msk      (0x1UL << CAN_F2R1_FB18_Pos)                     /*!< 0x00040000 */
2456 #define CAN_F2R1_FB18          CAN_F2R1_FB18_Msk                               /*!<Filter bit 18 */
2457 #define CAN_F2R1_FB19_Pos      (19U)
2458 #define CAN_F2R1_FB19_Msk      (0x1UL << CAN_F2R1_FB19_Pos)                     /*!< 0x00080000 */
2459 #define CAN_F2R1_FB19          CAN_F2R1_FB19_Msk                               /*!<Filter bit 19 */
2460 #define CAN_F2R1_FB20_Pos      (20U)
2461 #define CAN_F2R1_FB20_Msk      (0x1UL << CAN_F2R1_FB20_Pos)                     /*!< 0x00100000 */
2462 #define CAN_F2R1_FB20          CAN_F2R1_FB20_Msk                               /*!<Filter bit 20 */
2463 #define CAN_F2R1_FB21_Pos      (21U)
2464 #define CAN_F2R1_FB21_Msk      (0x1UL << CAN_F2R1_FB21_Pos)                     /*!< 0x00200000 */
2465 #define CAN_F2R1_FB21          CAN_F2R1_FB21_Msk                               /*!<Filter bit 21 */
2466 #define CAN_F2R1_FB22_Pos      (22U)
2467 #define CAN_F2R1_FB22_Msk      (0x1UL << CAN_F2R1_FB22_Pos)                     /*!< 0x00400000 */
2468 #define CAN_F2R1_FB22          CAN_F2R1_FB22_Msk                               /*!<Filter bit 22 */
2469 #define CAN_F2R1_FB23_Pos      (23U)
2470 #define CAN_F2R1_FB23_Msk      (0x1UL << CAN_F2R1_FB23_Pos)                     /*!< 0x00800000 */
2471 #define CAN_F2R1_FB23          CAN_F2R1_FB23_Msk                               /*!<Filter bit 23 */
2472 #define CAN_F2R1_FB24_Pos      (24U)
2473 #define CAN_F2R1_FB24_Msk      (0x1UL << CAN_F2R1_FB24_Pos)                     /*!< 0x01000000 */
2474 #define CAN_F2R1_FB24          CAN_F2R1_FB24_Msk                               /*!<Filter bit 24 */
2475 #define CAN_F2R1_FB25_Pos      (25U)
2476 #define CAN_F2R1_FB25_Msk      (0x1UL << CAN_F2R1_FB25_Pos)                     /*!< 0x02000000 */
2477 #define CAN_F2R1_FB25          CAN_F2R1_FB25_Msk                               /*!<Filter bit 25 */
2478 #define CAN_F2R1_FB26_Pos      (26U)
2479 #define CAN_F2R1_FB26_Msk      (0x1UL << CAN_F2R1_FB26_Pos)                     /*!< 0x04000000 */
2480 #define CAN_F2R1_FB26          CAN_F2R1_FB26_Msk                               /*!<Filter bit 26 */
2481 #define CAN_F2R1_FB27_Pos      (27U)
2482 #define CAN_F2R1_FB27_Msk      (0x1UL << CAN_F2R1_FB27_Pos)                     /*!< 0x08000000 */
2483 #define CAN_F2R1_FB27          CAN_F2R1_FB27_Msk                               /*!<Filter bit 27 */
2484 #define CAN_F2R1_FB28_Pos      (28U)
2485 #define CAN_F2R1_FB28_Msk      (0x1UL << CAN_F2R1_FB28_Pos)                     /*!< 0x10000000 */
2486 #define CAN_F2R1_FB28          CAN_F2R1_FB28_Msk                               /*!<Filter bit 28 */
2487 #define CAN_F2R1_FB29_Pos      (29U)
2488 #define CAN_F2R1_FB29_Msk      (0x1UL << CAN_F2R1_FB29_Pos)                     /*!< 0x20000000 */
2489 #define CAN_F2R1_FB29          CAN_F2R1_FB29_Msk                               /*!<Filter bit 29 */
2490 #define CAN_F2R1_FB30_Pos      (30U)
2491 #define CAN_F2R1_FB30_Msk      (0x1UL << CAN_F2R1_FB30_Pos)                     /*!< 0x40000000 */
2492 #define CAN_F2R1_FB30          CAN_F2R1_FB30_Msk                               /*!<Filter bit 30 */
2493 #define CAN_F2R1_FB31_Pos      (31U)
2494 #define CAN_F2R1_FB31_Msk      (0x1UL << CAN_F2R1_FB31_Pos)                     /*!< 0x80000000 */
2495 #define CAN_F2R1_FB31          CAN_F2R1_FB31_Msk                               /*!<Filter bit 31 */
2496 
2497 /*******************  Bit definition for CAN_F3R1 register  *******************/
2498 #define CAN_F3R1_FB0_Pos       (0U)
2499 #define CAN_F3R1_FB0_Msk       (0x1UL << CAN_F3R1_FB0_Pos)                      /*!< 0x00000001 */
2500 #define CAN_F3R1_FB0           CAN_F3R1_FB0_Msk                                /*!<Filter bit 0 */
2501 #define CAN_F3R1_FB1_Pos       (1U)
2502 #define CAN_F3R1_FB1_Msk       (0x1UL << CAN_F3R1_FB1_Pos)                      /*!< 0x00000002 */
2503 #define CAN_F3R1_FB1           CAN_F3R1_FB1_Msk                                /*!<Filter bit 1 */
2504 #define CAN_F3R1_FB2_Pos       (2U)
2505 #define CAN_F3R1_FB2_Msk       (0x1UL << CAN_F3R1_FB2_Pos)                      /*!< 0x00000004 */
2506 #define CAN_F3R1_FB2           CAN_F3R1_FB2_Msk                                /*!<Filter bit 2 */
2507 #define CAN_F3R1_FB3_Pos       (3U)
2508 #define CAN_F3R1_FB3_Msk       (0x1UL << CAN_F3R1_FB3_Pos)                      /*!< 0x00000008 */
2509 #define CAN_F3R1_FB3           CAN_F3R1_FB3_Msk                                /*!<Filter bit 3 */
2510 #define CAN_F3R1_FB4_Pos       (4U)
2511 #define CAN_F3R1_FB4_Msk       (0x1UL << CAN_F3R1_FB4_Pos)                      /*!< 0x00000010 */
2512 #define CAN_F3R1_FB4           CAN_F3R1_FB4_Msk                                /*!<Filter bit 4 */
2513 #define CAN_F3R1_FB5_Pos       (5U)
2514 #define CAN_F3R1_FB5_Msk       (0x1UL << CAN_F3R1_FB5_Pos)                      /*!< 0x00000020 */
2515 #define CAN_F3R1_FB5           CAN_F3R1_FB5_Msk                                /*!<Filter bit 5 */
2516 #define CAN_F3R1_FB6_Pos       (6U)
2517 #define CAN_F3R1_FB6_Msk       (0x1UL << CAN_F3R1_FB6_Pos)                      /*!< 0x00000040 */
2518 #define CAN_F3R1_FB6           CAN_F3R1_FB6_Msk                                /*!<Filter bit 6 */
2519 #define CAN_F3R1_FB7_Pos       (7U)
2520 #define CAN_F3R1_FB7_Msk       (0x1UL << CAN_F3R1_FB7_Pos)                      /*!< 0x00000080 */
2521 #define CAN_F3R1_FB7           CAN_F3R1_FB7_Msk                                /*!<Filter bit 7 */
2522 #define CAN_F3R1_FB8_Pos       (8U)
2523 #define CAN_F3R1_FB8_Msk       (0x1UL << CAN_F3R1_FB8_Pos)                      /*!< 0x00000100 */
2524 #define CAN_F3R1_FB8           CAN_F3R1_FB8_Msk                                /*!<Filter bit 8 */
2525 #define CAN_F3R1_FB9_Pos       (9U)
2526 #define CAN_F3R1_FB9_Msk       (0x1UL << CAN_F3R1_FB9_Pos)                      /*!< 0x00000200 */
2527 #define CAN_F3R1_FB9           CAN_F3R1_FB9_Msk                                /*!<Filter bit 9 */
2528 #define CAN_F3R1_FB10_Pos      (10U)
2529 #define CAN_F3R1_FB10_Msk      (0x1UL << CAN_F3R1_FB10_Pos)                     /*!< 0x00000400 */
2530 #define CAN_F3R1_FB10          CAN_F3R1_FB10_Msk                               /*!<Filter bit 10 */
2531 #define CAN_F3R1_FB11_Pos      (11U)
2532 #define CAN_F3R1_FB11_Msk      (0x1UL << CAN_F3R1_FB11_Pos)                     /*!< 0x00000800 */
2533 #define CAN_F3R1_FB11          CAN_F3R1_FB11_Msk                               /*!<Filter bit 11 */
2534 #define CAN_F3R1_FB12_Pos      (12U)
2535 #define CAN_F3R1_FB12_Msk      (0x1UL << CAN_F3R1_FB12_Pos)                     /*!< 0x00001000 */
2536 #define CAN_F3R1_FB12          CAN_F3R1_FB12_Msk                               /*!<Filter bit 12 */
2537 #define CAN_F3R1_FB13_Pos      (13U)
2538 #define CAN_F3R1_FB13_Msk      (0x1UL << CAN_F3R1_FB13_Pos)                     /*!< 0x00002000 */
2539 #define CAN_F3R1_FB13          CAN_F3R1_FB13_Msk                               /*!<Filter bit 13 */
2540 #define CAN_F3R1_FB14_Pos      (14U)
2541 #define CAN_F3R1_FB14_Msk      (0x1UL << CAN_F3R1_FB14_Pos)                     /*!< 0x00004000 */
2542 #define CAN_F3R1_FB14          CAN_F3R1_FB14_Msk                               /*!<Filter bit 14 */
2543 #define CAN_F3R1_FB15_Pos      (15U)
2544 #define CAN_F3R1_FB15_Msk      (0x1UL << CAN_F3R1_FB15_Pos)                     /*!< 0x00008000 */
2545 #define CAN_F3R1_FB15          CAN_F3R1_FB15_Msk                               /*!<Filter bit 15 */
2546 #define CAN_F3R1_FB16_Pos      (16U)
2547 #define CAN_F3R1_FB16_Msk      (0x1UL << CAN_F3R1_FB16_Pos)                     /*!< 0x00010000 */
2548 #define CAN_F3R1_FB16          CAN_F3R1_FB16_Msk                               /*!<Filter bit 16 */
2549 #define CAN_F3R1_FB17_Pos      (17U)
2550 #define CAN_F3R1_FB17_Msk      (0x1UL << CAN_F3R1_FB17_Pos)                     /*!< 0x00020000 */
2551 #define CAN_F3R1_FB17          CAN_F3R1_FB17_Msk                               /*!<Filter bit 17 */
2552 #define CAN_F3R1_FB18_Pos      (18U)
2553 #define CAN_F3R1_FB18_Msk      (0x1UL << CAN_F3R1_FB18_Pos)                     /*!< 0x00040000 */
2554 #define CAN_F3R1_FB18          CAN_F3R1_FB18_Msk                               /*!<Filter bit 18 */
2555 #define CAN_F3R1_FB19_Pos      (19U)
2556 #define CAN_F3R1_FB19_Msk      (0x1UL << CAN_F3R1_FB19_Pos)                     /*!< 0x00080000 */
2557 #define CAN_F3R1_FB19          CAN_F3R1_FB19_Msk                               /*!<Filter bit 19 */
2558 #define CAN_F3R1_FB20_Pos      (20U)
2559 #define CAN_F3R1_FB20_Msk      (0x1UL << CAN_F3R1_FB20_Pos)                     /*!< 0x00100000 */
2560 #define CAN_F3R1_FB20          CAN_F3R1_FB20_Msk                               /*!<Filter bit 20 */
2561 #define CAN_F3R1_FB21_Pos      (21U)
2562 #define CAN_F3R1_FB21_Msk      (0x1UL << CAN_F3R1_FB21_Pos)                     /*!< 0x00200000 */
2563 #define CAN_F3R1_FB21          CAN_F3R1_FB21_Msk                               /*!<Filter bit 21 */
2564 #define CAN_F3R1_FB22_Pos      (22U)
2565 #define CAN_F3R1_FB22_Msk      (0x1UL << CAN_F3R1_FB22_Pos)                     /*!< 0x00400000 */
2566 #define CAN_F3R1_FB22          CAN_F3R1_FB22_Msk                               /*!<Filter bit 22 */
2567 #define CAN_F3R1_FB23_Pos      (23U)
2568 #define CAN_F3R1_FB23_Msk      (0x1UL << CAN_F3R1_FB23_Pos)                     /*!< 0x00800000 */
2569 #define CAN_F3R1_FB23          CAN_F3R1_FB23_Msk                               /*!<Filter bit 23 */
2570 #define CAN_F3R1_FB24_Pos      (24U)
2571 #define CAN_F3R1_FB24_Msk      (0x1UL << CAN_F3R1_FB24_Pos)                     /*!< 0x01000000 */
2572 #define CAN_F3R1_FB24          CAN_F3R1_FB24_Msk                               /*!<Filter bit 24 */
2573 #define CAN_F3R1_FB25_Pos      (25U)
2574 #define CAN_F3R1_FB25_Msk      (0x1UL << CAN_F3R1_FB25_Pos)                     /*!< 0x02000000 */
2575 #define CAN_F3R1_FB25          CAN_F3R1_FB25_Msk                               /*!<Filter bit 25 */
2576 #define CAN_F3R1_FB26_Pos      (26U)
2577 #define CAN_F3R1_FB26_Msk      (0x1UL << CAN_F3R1_FB26_Pos)                     /*!< 0x04000000 */
2578 #define CAN_F3R1_FB26          CAN_F3R1_FB26_Msk                               /*!<Filter bit 26 */
2579 #define CAN_F3R1_FB27_Pos      (27U)
2580 #define CAN_F3R1_FB27_Msk      (0x1UL << CAN_F3R1_FB27_Pos)                     /*!< 0x08000000 */
2581 #define CAN_F3R1_FB27          CAN_F3R1_FB27_Msk                               /*!<Filter bit 27 */
2582 #define CAN_F3R1_FB28_Pos      (28U)
2583 #define CAN_F3R1_FB28_Msk      (0x1UL << CAN_F3R1_FB28_Pos)                     /*!< 0x10000000 */
2584 #define CAN_F3R1_FB28          CAN_F3R1_FB28_Msk                               /*!<Filter bit 28 */
2585 #define CAN_F3R1_FB29_Pos      (29U)
2586 #define CAN_F3R1_FB29_Msk      (0x1UL << CAN_F3R1_FB29_Pos)                     /*!< 0x20000000 */
2587 #define CAN_F3R1_FB29          CAN_F3R1_FB29_Msk                               /*!<Filter bit 29 */
2588 #define CAN_F3R1_FB30_Pos      (30U)
2589 #define CAN_F3R1_FB30_Msk      (0x1UL << CAN_F3R1_FB30_Pos)                     /*!< 0x40000000 */
2590 #define CAN_F3R1_FB30          CAN_F3R1_FB30_Msk                               /*!<Filter bit 30 */
2591 #define CAN_F3R1_FB31_Pos      (31U)
2592 #define CAN_F3R1_FB31_Msk      (0x1UL << CAN_F3R1_FB31_Pos)                     /*!< 0x80000000 */
2593 #define CAN_F3R1_FB31          CAN_F3R1_FB31_Msk                               /*!<Filter bit 31 */
2594 
2595 /*******************  Bit definition for CAN_F4R1 register  *******************/
2596 #define CAN_F4R1_FB0_Pos       (0U)
2597 #define CAN_F4R1_FB0_Msk       (0x1UL << CAN_F4R1_FB0_Pos)                      /*!< 0x00000001 */
2598 #define CAN_F4R1_FB0           CAN_F4R1_FB0_Msk                                /*!<Filter bit 0 */
2599 #define CAN_F4R1_FB1_Pos       (1U)
2600 #define CAN_F4R1_FB1_Msk       (0x1UL << CAN_F4R1_FB1_Pos)                      /*!< 0x00000002 */
2601 #define CAN_F4R1_FB1           CAN_F4R1_FB1_Msk                                /*!<Filter bit 1 */
2602 #define CAN_F4R1_FB2_Pos       (2U)
2603 #define CAN_F4R1_FB2_Msk       (0x1UL << CAN_F4R1_FB2_Pos)                      /*!< 0x00000004 */
2604 #define CAN_F4R1_FB2           CAN_F4R1_FB2_Msk                                /*!<Filter bit 2 */
2605 #define CAN_F4R1_FB3_Pos       (3U)
2606 #define CAN_F4R1_FB3_Msk       (0x1UL << CAN_F4R1_FB3_Pos)                      /*!< 0x00000008 */
2607 #define CAN_F4R1_FB3           CAN_F4R1_FB3_Msk                                /*!<Filter bit 3 */
2608 #define CAN_F4R1_FB4_Pos       (4U)
2609 #define CAN_F4R1_FB4_Msk       (0x1UL << CAN_F4R1_FB4_Pos)                      /*!< 0x00000010 */
2610 #define CAN_F4R1_FB4           CAN_F4R1_FB4_Msk                                /*!<Filter bit 4 */
2611 #define CAN_F4R1_FB5_Pos       (5U)
2612 #define CAN_F4R1_FB5_Msk       (0x1UL << CAN_F4R1_FB5_Pos)                      /*!< 0x00000020 */
2613 #define CAN_F4R1_FB5           CAN_F4R1_FB5_Msk                                /*!<Filter bit 5 */
2614 #define CAN_F4R1_FB6_Pos       (6U)
2615 #define CAN_F4R1_FB6_Msk       (0x1UL << CAN_F4R1_FB6_Pos)                      /*!< 0x00000040 */
2616 #define CAN_F4R1_FB6           CAN_F4R1_FB6_Msk                                /*!<Filter bit 6 */
2617 #define CAN_F4R1_FB7_Pos       (7U)
2618 #define CAN_F4R1_FB7_Msk       (0x1UL << CAN_F4R1_FB7_Pos)                      /*!< 0x00000080 */
2619 #define CAN_F4R1_FB7           CAN_F4R1_FB7_Msk                                /*!<Filter bit 7 */
2620 #define CAN_F4R1_FB8_Pos       (8U)
2621 #define CAN_F4R1_FB8_Msk       (0x1UL << CAN_F4R1_FB8_Pos)                      /*!< 0x00000100 */
2622 #define CAN_F4R1_FB8           CAN_F4R1_FB8_Msk                                /*!<Filter bit 8 */
2623 #define CAN_F4R1_FB9_Pos       (9U)
2624 #define CAN_F4R1_FB9_Msk       (0x1UL << CAN_F4R1_FB9_Pos)                      /*!< 0x00000200 */
2625 #define CAN_F4R1_FB9           CAN_F4R1_FB9_Msk                                /*!<Filter bit 9 */
2626 #define CAN_F4R1_FB10_Pos      (10U)
2627 #define CAN_F4R1_FB10_Msk      (0x1UL << CAN_F4R1_FB10_Pos)                     /*!< 0x00000400 */
2628 #define CAN_F4R1_FB10          CAN_F4R1_FB10_Msk                               /*!<Filter bit 10 */
2629 #define CAN_F4R1_FB11_Pos      (11U)
2630 #define CAN_F4R1_FB11_Msk      (0x1UL << CAN_F4R1_FB11_Pos)                     /*!< 0x00000800 */
2631 #define CAN_F4R1_FB11          CAN_F4R1_FB11_Msk                               /*!<Filter bit 11 */
2632 #define CAN_F4R1_FB12_Pos      (12U)
2633 #define CAN_F4R1_FB12_Msk      (0x1UL << CAN_F4R1_FB12_Pos)                     /*!< 0x00001000 */
2634 #define CAN_F4R1_FB12          CAN_F4R1_FB12_Msk                               /*!<Filter bit 12 */
2635 #define CAN_F4R1_FB13_Pos      (13U)
2636 #define CAN_F4R1_FB13_Msk      (0x1UL << CAN_F4R1_FB13_Pos)                     /*!< 0x00002000 */
2637 #define CAN_F4R1_FB13          CAN_F4R1_FB13_Msk                               /*!<Filter bit 13 */
2638 #define CAN_F4R1_FB14_Pos      (14U)
2639 #define CAN_F4R1_FB14_Msk      (0x1UL << CAN_F4R1_FB14_Pos)                     /*!< 0x00004000 */
2640 #define CAN_F4R1_FB14          CAN_F4R1_FB14_Msk                               /*!<Filter bit 14 */
2641 #define CAN_F4R1_FB15_Pos      (15U)
2642 #define CAN_F4R1_FB15_Msk      (0x1UL << CAN_F4R1_FB15_Pos)                     /*!< 0x00008000 */
2643 #define CAN_F4R1_FB15          CAN_F4R1_FB15_Msk                               /*!<Filter bit 15 */
2644 #define CAN_F4R1_FB16_Pos      (16U)
2645 #define CAN_F4R1_FB16_Msk      (0x1UL << CAN_F4R1_FB16_Pos)                     /*!< 0x00010000 */
2646 #define CAN_F4R1_FB16          CAN_F4R1_FB16_Msk                               /*!<Filter bit 16 */
2647 #define CAN_F4R1_FB17_Pos      (17U)
2648 #define CAN_F4R1_FB17_Msk      (0x1UL << CAN_F4R1_FB17_Pos)                     /*!< 0x00020000 */
2649 #define CAN_F4R1_FB17          CAN_F4R1_FB17_Msk                               /*!<Filter bit 17 */
2650 #define CAN_F4R1_FB18_Pos      (18U)
2651 #define CAN_F4R1_FB18_Msk      (0x1UL << CAN_F4R1_FB18_Pos)                     /*!< 0x00040000 */
2652 #define CAN_F4R1_FB18          CAN_F4R1_FB18_Msk                               /*!<Filter bit 18 */
2653 #define CAN_F4R1_FB19_Pos      (19U)
2654 #define CAN_F4R1_FB19_Msk      (0x1UL << CAN_F4R1_FB19_Pos)                     /*!< 0x00080000 */
2655 #define CAN_F4R1_FB19          CAN_F4R1_FB19_Msk                               /*!<Filter bit 19 */
2656 #define CAN_F4R1_FB20_Pos      (20U)
2657 #define CAN_F4R1_FB20_Msk      (0x1UL << CAN_F4R1_FB20_Pos)                     /*!< 0x00100000 */
2658 #define CAN_F4R1_FB20          CAN_F4R1_FB20_Msk                               /*!<Filter bit 20 */
2659 #define CAN_F4R1_FB21_Pos      (21U)
2660 #define CAN_F4R1_FB21_Msk      (0x1UL << CAN_F4R1_FB21_Pos)                     /*!< 0x00200000 */
2661 #define CAN_F4R1_FB21          CAN_F4R1_FB21_Msk                               /*!<Filter bit 21 */
2662 #define CAN_F4R1_FB22_Pos      (22U)
2663 #define CAN_F4R1_FB22_Msk      (0x1UL << CAN_F4R1_FB22_Pos)                     /*!< 0x00400000 */
2664 #define CAN_F4R1_FB22          CAN_F4R1_FB22_Msk                               /*!<Filter bit 22 */
2665 #define CAN_F4R1_FB23_Pos      (23U)
2666 #define CAN_F4R1_FB23_Msk      (0x1UL << CAN_F4R1_FB23_Pos)                     /*!< 0x00800000 */
2667 #define CAN_F4R1_FB23          CAN_F4R1_FB23_Msk                               /*!<Filter bit 23 */
2668 #define CAN_F4R1_FB24_Pos      (24U)
2669 #define CAN_F4R1_FB24_Msk      (0x1UL << CAN_F4R1_FB24_Pos)                     /*!< 0x01000000 */
2670 #define CAN_F4R1_FB24          CAN_F4R1_FB24_Msk                               /*!<Filter bit 24 */
2671 #define CAN_F4R1_FB25_Pos      (25U)
2672 #define CAN_F4R1_FB25_Msk      (0x1UL << CAN_F4R1_FB25_Pos)                     /*!< 0x02000000 */
2673 #define CAN_F4R1_FB25          CAN_F4R1_FB25_Msk                               /*!<Filter bit 25 */
2674 #define CAN_F4R1_FB26_Pos      (26U)
2675 #define CAN_F4R1_FB26_Msk      (0x1UL << CAN_F4R1_FB26_Pos)                     /*!< 0x04000000 */
2676 #define CAN_F4R1_FB26          CAN_F4R1_FB26_Msk                               /*!<Filter bit 26 */
2677 #define CAN_F4R1_FB27_Pos      (27U)
2678 #define CAN_F4R1_FB27_Msk      (0x1UL << CAN_F4R1_FB27_Pos)                     /*!< 0x08000000 */
2679 #define CAN_F4R1_FB27          CAN_F4R1_FB27_Msk                               /*!<Filter bit 27 */
2680 #define CAN_F4R1_FB28_Pos      (28U)
2681 #define CAN_F4R1_FB28_Msk      (0x1UL << CAN_F4R1_FB28_Pos)                     /*!< 0x10000000 */
2682 #define CAN_F4R1_FB28          CAN_F4R1_FB28_Msk                               /*!<Filter bit 28 */
2683 #define CAN_F4R1_FB29_Pos      (29U)
2684 #define CAN_F4R1_FB29_Msk      (0x1UL << CAN_F4R1_FB29_Pos)                     /*!< 0x20000000 */
2685 #define CAN_F4R1_FB29          CAN_F4R1_FB29_Msk                               /*!<Filter bit 29 */
2686 #define CAN_F4R1_FB30_Pos      (30U)
2687 #define CAN_F4R1_FB30_Msk      (0x1UL << CAN_F4R1_FB30_Pos)                     /*!< 0x40000000 */
2688 #define CAN_F4R1_FB30          CAN_F4R1_FB30_Msk                               /*!<Filter bit 30 */
2689 #define CAN_F4R1_FB31_Pos      (31U)
2690 #define CAN_F4R1_FB31_Msk      (0x1UL << CAN_F4R1_FB31_Pos)                     /*!< 0x80000000 */
2691 #define CAN_F4R1_FB31          CAN_F4R1_FB31_Msk                               /*!<Filter bit 31 */
2692 
2693 /*******************  Bit definition for CAN_F5R1 register  *******************/
2694 #define CAN_F5R1_FB0_Pos       (0U)
2695 #define CAN_F5R1_FB0_Msk       (0x1UL << CAN_F5R1_FB0_Pos)                      /*!< 0x00000001 */
2696 #define CAN_F5R1_FB0           CAN_F5R1_FB0_Msk                                /*!<Filter bit 0 */
2697 #define CAN_F5R1_FB1_Pos       (1U)
2698 #define CAN_F5R1_FB1_Msk       (0x1UL << CAN_F5R1_FB1_Pos)                      /*!< 0x00000002 */
2699 #define CAN_F5R1_FB1           CAN_F5R1_FB1_Msk                                /*!<Filter bit 1 */
2700 #define CAN_F5R1_FB2_Pos       (2U)
2701 #define CAN_F5R1_FB2_Msk       (0x1UL << CAN_F5R1_FB2_Pos)                      /*!< 0x00000004 */
2702 #define CAN_F5R1_FB2           CAN_F5R1_FB2_Msk                                /*!<Filter bit 2 */
2703 #define CAN_F5R1_FB3_Pos       (3U)
2704 #define CAN_F5R1_FB3_Msk       (0x1UL << CAN_F5R1_FB3_Pos)                      /*!< 0x00000008 */
2705 #define CAN_F5R1_FB3           CAN_F5R1_FB3_Msk                                /*!<Filter bit 3 */
2706 #define CAN_F5R1_FB4_Pos       (4U)
2707 #define CAN_F5R1_FB4_Msk       (0x1UL << CAN_F5R1_FB4_Pos)                      /*!< 0x00000010 */
2708 #define CAN_F5R1_FB4           CAN_F5R1_FB4_Msk                                /*!<Filter bit 4 */
2709 #define CAN_F5R1_FB5_Pos       (5U)
2710 #define CAN_F5R1_FB5_Msk       (0x1UL << CAN_F5R1_FB5_Pos)                      /*!< 0x00000020 */
2711 #define CAN_F5R1_FB5           CAN_F5R1_FB5_Msk                                /*!<Filter bit 5 */
2712 #define CAN_F5R1_FB6_Pos       (6U)
2713 #define CAN_F5R1_FB6_Msk       (0x1UL << CAN_F5R1_FB6_Pos)                      /*!< 0x00000040 */
2714 #define CAN_F5R1_FB6           CAN_F5R1_FB6_Msk                                /*!<Filter bit 6 */
2715 #define CAN_F5R1_FB7_Pos       (7U)
2716 #define CAN_F5R1_FB7_Msk       (0x1UL << CAN_F5R1_FB7_Pos)                      /*!< 0x00000080 */
2717 #define CAN_F5R1_FB7           CAN_F5R1_FB7_Msk                                /*!<Filter bit 7 */
2718 #define CAN_F5R1_FB8_Pos       (8U)
2719 #define CAN_F5R1_FB8_Msk       (0x1UL << CAN_F5R1_FB8_Pos)                      /*!< 0x00000100 */
2720 #define CAN_F5R1_FB8           CAN_F5R1_FB8_Msk                                /*!<Filter bit 8 */
2721 #define CAN_F5R1_FB9_Pos       (9U)
2722 #define CAN_F5R1_FB9_Msk       (0x1UL << CAN_F5R1_FB9_Pos)                      /*!< 0x00000200 */
2723 #define CAN_F5R1_FB9           CAN_F5R1_FB9_Msk                                /*!<Filter bit 9 */
2724 #define CAN_F5R1_FB10_Pos      (10U)
2725 #define CAN_F5R1_FB10_Msk      (0x1UL << CAN_F5R1_FB10_Pos)                     /*!< 0x00000400 */
2726 #define CAN_F5R1_FB10          CAN_F5R1_FB10_Msk                               /*!<Filter bit 10 */
2727 #define CAN_F5R1_FB11_Pos      (11U)
2728 #define CAN_F5R1_FB11_Msk      (0x1UL << CAN_F5R1_FB11_Pos)                     /*!< 0x00000800 */
2729 #define CAN_F5R1_FB11          CAN_F5R1_FB11_Msk                               /*!<Filter bit 11 */
2730 #define CAN_F5R1_FB12_Pos      (12U)
2731 #define CAN_F5R1_FB12_Msk      (0x1UL << CAN_F5R1_FB12_Pos)                     /*!< 0x00001000 */
2732 #define CAN_F5R1_FB12          CAN_F5R1_FB12_Msk                               /*!<Filter bit 12 */
2733 #define CAN_F5R1_FB13_Pos      (13U)
2734 #define CAN_F5R1_FB13_Msk      (0x1UL << CAN_F5R1_FB13_Pos)                     /*!< 0x00002000 */
2735 #define CAN_F5R1_FB13          CAN_F5R1_FB13_Msk                               /*!<Filter bit 13 */
2736 #define CAN_F5R1_FB14_Pos      (14U)
2737 #define CAN_F5R1_FB14_Msk      (0x1UL << CAN_F5R1_FB14_Pos)                     /*!< 0x00004000 */
2738 #define CAN_F5R1_FB14          CAN_F5R1_FB14_Msk                               /*!<Filter bit 14 */
2739 #define CAN_F5R1_FB15_Pos      (15U)
2740 #define CAN_F5R1_FB15_Msk      (0x1UL << CAN_F5R1_FB15_Pos)                     /*!< 0x00008000 */
2741 #define CAN_F5R1_FB15          CAN_F5R1_FB15_Msk                               /*!<Filter bit 15 */
2742 #define CAN_F5R1_FB16_Pos      (16U)
2743 #define CAN_F5R1_FB16_Msk      (0x1UL << CAN_F5R1_FB16_Pos)                     /*!< 0x00010000 */
2744 #define CAN_F5R1_FB16          CAN_F5R1_FB16_Msk                               /*!<Filter bit 16 */
2745 #define CAN_F5R1_FB17_Pos      (17U)
2746 #define CAN_F5R1_FB17_Msk      (0x1UL << CAN_F5R1_FB17_Pos)                     /*!< 0x00020000 */
2747 #define CAN_F5R1_FB17          CAN_F5R1_FB17_Msk                               /*!<Filter bit 17 */
2748 #define CAN_F5R1_FB18_Pos      (18U)
2749 #define CAN_F5R1_FB18_Msk      (0x1UL << CAN_F5R1_FB18_Pos)                     /*!< 0x00040000 */
2750 #define CAN_F5R1_FB18          CAN_F5R1_FB18_Msk                               /*!<Filter bit 18 */
2751 #define CAN_F5R1_FB19_Pos      (19U)
2752 #define CAN_F5R1_FB19_Msk      (0x1UL << CAN_F5R1_FB19_Pos)                     /*!< 0x00080000 */
2753 #define CAN_F5R1_FB19          CAN_F5R1_FB19_Msk                               /*!<Filter bit 19 */
2754 #define CAN_F5R1_FB20_Pos      (20U)
2755 #define CAN_F5R1_FB20_Msk      (0x1UL << CAN_F5R1_FB20_Pos)                     /*!< 0x00100000 */
2756 #define CAN_F5R1_FB20          CAN_F5R1_FB20_Msk                               /*!<Filter bit 20 */
2757 #define CAN_F5R1_FB21_Pos      (21U)
2758 #define CAN_F5R1_FB21_Msk      (0x1UL << CAN_F5R1_FB21_Pos)                     /*!< 0x00200000 */
2759 #define CAN_F5R1_FB21          CAN_F5R1_FB21_Msk                               /*!<Filter bit 21 */
2760 #define CAN_F5R1_FB22_Pos      (22U)
2761 #define CAN_F5R1_FB22_Msk      (0x1UL << CAN_F5R1_FB22_Pos)                     /*!< 0x00400000 */
2762 #define CAN_F5R1_FB22          CAN_F5R1_FB22_Msk                               /*!<Filter bit 22 */
2763 #define CAN_F5R1_FB23_Pos      (23U)
2764 #define CAN_F5R1_FB23_Msk      (0x1UL << CAN_F5R1_FB23_Pos)                     /*!< 0x00800000 */
2765 #define CAN_F5R1_FB23          CAN_F5R1_FB23_Msk                               /*!<Filter bit 23 */
2766 #define CAN_F5R1_FB24_Pos      (24U)
2767 #define CAN_F5R1_FB24_Msk      (0x1UL << CAN_F5R1_FB24_Pos)                     /*!< 0x01000000 */
2768 #define CAN_F5R1_FB24          CAN_F5R1_FB24_Msk                               /*!<Filter bit 24 */
2769 #define CAN_F5R1_FB25_Pos      (25U)
2770 #define CAN_F5R1_FB25_Msk      (0x1UL << CAN_F5R1_FB25_Pos)                     /*!< 0x02000000 */
2771 #define CAN_F5R1_FB25          CAN_F5R1_FB25_Msk                               /*!<Filter bit 25 */
2772 #define CAN_F5R1_FB26_Pos      (26U)
2773 #define CAN_F5R1_FB26_Msk      (0x1UL << CAN_F5R1_FB26_Pos)                     /*!< 0x04000000 */
2774 #define CAN_F5R1_FB26          CAN_F5R1_FB26_Msk                               /*!<Filter bit 26 */
2775 #define CAN_F5R1_FB27_Pos      (27U)
2776 #define CAN_F5R1_FB27_Msk      (0x1UL << CAN_F5R1_FB27_Pos)                     /*!< 0x08000000 */
2777 #define CAN_F5R1_FB27          CAN_F5R1_FB27_Msk                               /*!<Filter bit 27 */
2778 #define CAN_F5R1_FB28_Pos      (28U)
2779 #define CAN_F5R1_FB28_Msk      (0x1UL << CAN_F5R1_FB28_Pos)                     /*!< 0x10000000 */
2780 #define CAN_F5R1_FB28          CAN_F5R1_FB28_Msk                               /*!<Filter bit 28 */
2781 #define CAN_F5R1_FB29_Pos      (29U)
2782 #define CAN_F5R1_FB29_Msk      (0x1UL << CAN_F5R1_FB29_Pos)                     /*!< 0x20000000 */
2783 #define CAN_F5R1_FB29          CAN_F5R1_FB29_Msk                               /*!<Filter bit 29 */
2784 #define CAN_F5R1_FB30_Pos      (30U)
2785 #define CAN_F5R1_FB30_Msk      (0x1UL << CAN_F5R1_FB30_Pos)                     /*!< 0x40000000 */
2786 #define CAN_F5R1_FB30          CAN_F5R1_FB30_Msk                               /*!<Filter bit 30 */
2787 #define CAN_F5R1_FB31_Pos      (31U)
2788 #define CAN_F5R1_FB31_Msk      (0x1UL << CAN_F5R1_FB31_Pos)                     /*!< 0x80000000 */
2789 #define CAN_F5R1_FB31          CAN_F5R1_FB31_Msk                               /*!<Filter bit 31 */
2790 
2791 /*******************  Bit definition for CAN_F6R1 register  *******************/
2792 #define CAN_F6R1_FB0_Pos       (0U)
2793 #define CAN_F6R1_FB0_Msk       (0x1UL << CAN_F6R1_FB0_Pos)                      /*!< 0x00000001 */
2794 #define CAN_F6R1_FB0           CAN_F6R1_FB0_Msk                                /*!<Filter bit 0 */
2795 #define CAN_F6R1_FB1_Pos       (1U)
2796 #define CAN_F6R1_FB1_Msk       (0x1UL << CAN_F6R1_FB1_Pos)                      /*!< 0x00000002 */
2797 #define CAN_F6R1_FB1           CAN_F6R1_FB1_Msk                                /*!<Filter bit 1 */
2798 #define CAN_F6R1_FB2_Pos       (2U)
2799 #define CAN_F6R1_FB2_Msk       (0x1UL << CAN_F6R1_FB2_Pos)                      /*!< 0x00000004 */
2800 #define CAN_F6R1_FB2           CAN_F6R1_FB2_Msk                                /*!<Filter bit 2 */
2801 #define CAN_F6R1_FB3_Pos       (3U)
2802 #define CAN_F6R1_FB3_Msk       (0x1UL << CAN_F6R1_FB3_Pos)                      /*!< 0x00000008 */
2803 #define CAN_F6R1_FB3           CAN_F6R1_FB3_Msk                                /*!<Filter bit 3 */
2804 #define CAN_F6R1_FB4_Pos       (4U)
2805 #define CAN_F6R1_FB4_Msk       (0x1UL << CAN_F6R1_FB4_Pos)                      /*!< 0x00000010 */
2806 #define CAN_F6R1_FB4           CAN_F6R1_FB4_Msk                                /*!<Filter bit 4 */
2807 #define CAN_F6R1_FB5_Pos       (5U)
2808 #define CAN_F6R1_FB5_Msk       (0x1UL << CAN_F6R1_FB5_Pos)                      /*!< 0x00000020 */
2809 #define CAN_F6R1_FB5           CAN_F6R1_FB5_Msk                                /*!<Filter bit 5 */
2810 #define CAN_F6R1_FB6_Pos       (6U)
2811 #define CAN_F6R1_FB6_Msk       (0x1UL << CAN_F6R1_FB6_Pos)                      /*!< 0x00000040 */
2812 #define CAN_F6R1_FB6           CAN_F6R1_FB6_Msk                                /*!<Filter bit 6 */
2813 #define CAN_F6R1_FB7_Pos       (7U)
2814 #define CAN_F6R1_FB7_Msk       (0x1UL << CAN_F6R1_FB7_Pos)                      /*!< 0x00000080 */
2815 #define CAN_F6R1_FB7           CAN_F6R1_FB7_Msk                                /*!<Filter bit 7 */
2816 #define CAN_F6R1_FB8_Pos       (8U)
2817 #define CAN_F6R1_FB8_Msk       (0x1UL << CAN_F6R1_FB8_Pos)                      /*!< 0x00000100 */
2818 #define CAN_F6R1_FB8           CAN_F6R1_FB8_Msk                                /*!<Filter bit 8 */
2819 #define CAN_F6R1_FB9_Pos       (9U)
2820 #define CAN_F6R1_FB9_Msk       (0x1UL << CAN_F6R1_FB9_Pos)                      /*!< 0x00000200 */
2821 #define CAN_F6R1_FB9           CAN_F6R1_FB9_Msk                                /*!<Filter bit 9 */
2822 #define CAN_F6R1_FB10_Pos      (10U)
2823 #define CAN_F6R1_FB10_Msk      (0x1UL << CAN_F6R1_FB10_Pos)                     /*!< 0x00000400 */
2824 #define CAN_F6R1_FB10          CAN_F6R1_FB10_Msk                               /*!<Filter bit 10 */
2825 #define CAN_F6R1_FB11_Pos      (11U)
2826 #define CAN_F6R1_FB11_Msk      (0x1UL << CAN_F6R1_FB11_Pos)                     /*!< 0x00000800 */
2827 #define CAN_F6R1_FB11          CAN_F6R1_FB11_Msk                               /*!<Filter bit 11 */
2828 #define CAN_F6R1_FB12_Pos      (12U)
2829 #define CAN_F6R1_FB12_Msk      (0x1UL << CAN_F6R1_FB12_Pos)                     /*!< 0x00001000 */
2830 #define CAN_F6R1_FB12          CAN_F6R1_FB12_Msk                               /*!<Filter bit 12 */
2831 #define CAN_F6R1_FB13_Pos      (13U)
2832 #define CAN_F6R1_FB13_Msk      (0x1UL << CAN_F6R1_FB13_Pos)                     /*!< 0x00002000 */
2833 #define CAN_F6R1_FB13          CAN_F6R1_FB13_Msk                               /*!<Filter bit 13 */
2834 #define CAN_F6R1_FB14_Pos      (14U)
2835 #define CAN_F6R1_FB14_Msk      (0x1UL << CAN_F6R1_FB14_Pos)                     /*!< 0x00004000 */
2836 #define CAN_F6R1_FB14          CAN_F6R1_FB14_Msk                               /*!<Filter bit 14 */
2837 #define CAN_F6R1_FB15_Pos      (15U)
2838 #define CAN_F6R1_FB15_Msk      (0x1UL << CAN_F6R1_FB15_Pos)                     /*!< 0x00008000 */
2839 #define CAN_F6R1_FB15          CAN_F6R1_FB15_Msk                               /*!<Filter bit 15 */
2840 #define CAN_F6R1_FB16_Pos      (16U)
2841 #define CAN_F6R1_FB16_Msk      (0x1UL << CAN_F6R1_FB16_Pos)                     /*!< 0x00010000 */
2842 #define CAN_F6R1_FB16          CAN_F6R1_FB16_Msk                               /*!<Filter bit 16 */
2843 #define CAN_F6R1_FB17_Pos      (17U)
2844 #define CAN_F6R1_FB17_Msk      (0x1UL << CAN_F6R1_FB17_Pos)                     /*!< 0x00020000 */
2845 #define CAN_F6R1_FB17          CAN_F6R1_FB17_Msk                               /*!<Filter bit 17 */
2846 #define CAN_F6R1_FB18_Pos      (18U)
2847 #define CAN_F6R1_FB18_Msk      (0x1UL << CAN_F6R1_FB18_Pos)                     /*!< 0x00040000 */
2848 #define CAN_F6R1_FB18          CAN_F6R1_FB18_Msk                               /*!<Filter bit 18 */
2849 #define CAN_F6R1_FB19_Pos      (19U)
2850 #define CAN_F6R1_FB19_Msk      (0x1UL << CAN_F6R1_FB19_Pos)                     /*!< 0x00080000 */
2851 #define CAN_F6R1_FB19          CAN_F6R1_FB19_Msk                               /*!<Filter bit 19 */
2852 #define CAN_F6R1_FB20_Pos      (20U)
2853 #define CAN_F6R1_FB20_Msk      (0x1UL << CAN_F6R1_FB20_Pos)                     /*!< 0x00100000 */
2854 #define CAN_F6R1_FB20          CAN_F6R1_FB20_Msk                               /*!<Filter bit 20 */
2855 #define CAN_F6R1_FB21_Pos      (21U)
2856 #define CAN_F6R1_FB21_Msk      (0x1UL << CAN_F6R1_FB21_Pos)                     /*!< 0x00200000 */
2857 #define CAN_F6R1_FB21          CAN_F6R1_FB21_Msk                               /*!<Filter bit 21 */
2858 #define CAN_F6R1_FB22_Pos      (22U)
2859 #define CAN_F6R1_FB22_Msk      (0x1UL << CAN_F6R1_FB22_Pos)                     /*!< 0x00400000 */
2860 #define CAN_F6R1_FB22          CAN_F6R1_FB22_Msk                               /*!<Filter bit 22 */
2861 #define CAN_F6R1_FB23_Pos      (23U)
2862 #define CAN_F6R1_FB23_Msk      (0x1UL << CAN_F6R1_FB23_Pos)                     /*!< 0x00800000 */
2863 #define CAN_F6R1_FB23          CAN_F6R1_FB23_Msk                               /*!<Filter bit 23 */
2864 #define CAN_F6R1_FB24_Pos      (24U)
2865 #define CAN_F6R1_FB24_Msk      (0x1UL << CAN_F6R1_FB24_Pos)                     /*!< 0x01000000 */
2866 #define CAN_F6R1_FB24          CAN_F6R1_FB24_Msk                               /*!<Filter bit 24 */
2867 #define CAN_F6R1_FB25_Pos      (25U)
2868 #define CAN_F6R1_FB25_Msk      (0x1UL << CAN_F6R1_FB25_Pos)                     /*!< 0x02000000 */
2869 #define CAN_F6R1_FB25          CAN_F6R1_FB25_Msk                               /*!<Filter bit 25 */
2870 #define CAN_F6R1_FB26_Pos      (26U)
2871 #define CAN_F6R1_FB26_Msk      (0x1UL << CAN_F6R1_FB26_Pos)                     /*!< 0x04000000 */
2872 #define CAN_F6R1_FB26          CAN_F6R1_FB26_Msk                               /*!<Filter bit 26 */
2873 #define CAN_F6R1_FB27_Pos      (27U)
2874 #define CAN_F6R1_FB27_Msk      (0x1UL << CAN_F6R1_FB27_Pos)                     /*!< 0x08000000 */
2875 #define CAN_F6R1_FB27          CAN_F6R1_FB27_Msk                               /*!<Filter bit 27 */
2876 #define CAN_F6R1_FB28_Pos      (28U)
2877 #define CAN_F6R1_FB28_Msk      (0x1UL << CAN_F6R1_FB28_Pos)                     /*!< 0x10000000 */
2878 #define CAN_F6R1_FB28          CAN_F6R1_FB28_Msk                               /*!<Filter bit 28 */
2879 #define CAN_F6R1_FB29_Pos      (29U)
2880 #define CAN_F6R1_FB29_Msk      (0x1UL << CAN_F6R1_FB29_Pos)                     /*!< 0x20000000 */
2881 #define CAN_F6R1_FB29          CAN_F6R1_FB29_Msk                               /*!<Filter bit 29 */
2882 #define CAN_F6R1_FB30_Pos      (30U)
2883 #define CAN_F6R1_FB30_Msk      (0x1UL << CAN_F6R1_FB30_Pos)                     /*!< 0x40000000 */
2884 #define CAN_F6R1_FB30          CAN_F6R1_FB30_Msk                               /*!<Filter bit 30 */
2885 #define CAN_F6R1_FB31_Pos      (31U)
2886 #define CAN_F6R1_FB31_Msk      (0x1UL << CAN_F6R1_FB31_Pos)                     /*!< 0x80000000 */
2887 #define CAN_F6R1_FB31          CAN_F6R1_FB31_Msk                               /*!<Filter bit 31 */
2888 
2889 /*******************  Bit definition for CAN_F7R1 register  *******************/
2890 #define CAN_F7R1_FB0_Pos       (0U)
2891 #define CAN_F7R1_FB0_Msk       (0x1UL << CAN_F7R1_FB0_Pos)                      /*!< 0x00000001 */
2892 #define CAN_F7R1_FB0           CAN_F7R1_FB0_Msk                                /*!<Filter bit 0 */
2893 #define CAN_F7R1_FB1_Pos       (1U)
2894 #define CAN_F7R1_FB1_Msk       (0x1UL << CAN_F7R1_FB1_Pos)                      /*!< 0x00000002 */
2895 #define CAN_F7R1_FB1           CAN_F7R1_FB1_Msk                                /*!<Filter bit 1 */
2896 #define CAN_F7R1_FB2_Pos       (2U)
2897 #define CAN_F7R1_FB2_Msk       (0x1UL << CAN_F7R1_FB2_Pos)                      /*!< 0x00000004 */
2898 #define CAN_F7R1_FB2           CAN_F7R1_FB2_Msk                                /*!<Filter bit 2 */
2899 #define CAN_F7R1_FB3_Pos       (3U)
2900 #define CAN_F7R1_FB3_Msk       (0x1UL << CAN_F7R1_FB3_Pos)                      /*!< 0x00000008 */
2901 #define CAN_F7R1_FB3           CAN_F7R1_FB3_Msk                                /*!<Filter bit 3 */
2902 #define CAN_F7R1_FB4_Pos       (4U)
2903 #define CAN_F7R1_FB4_Msk       (0x1UL << CAN_F7R1_FB4_Pos)                      /*!< 0x00000010 */
2904 #define CAN_F7R1_FB4           CAN_F7R1_FB4_Msk                                /*!<Filter bit 4 */
2905 #define CAN_F7R1_FB5_Pos       (5U)
2906 #define CAN_F7R1_FB5_Msk       (0x1UL << CAN_F7R1_FB5_Pos)                      /*!< 0x00000020 */
2907 #define CAN_F7R1_FB5           CAN_F7R1_FB5_Msk                                /*!<Filter bit 5 */
2908 #define CAN_F7R1_FB6_Pos       (6U)
2909 #define CAN_F7R1_FB6_Msk       (0x1UL << CAN_F7R1_FB6_Pos)                      /*!< 0x00000040 */
2910 #define CAN_F7R1_FB6           CAN_F7R1_FB6_Msk                                /*!<Filter bit 6 */
2911 #define CAN_F7R1_FB7_Pos       (7U)
2912 #define CAN_F7R1_FB7_Msk       (0x1UL << CAN_F7R1_FB7_Pos)                      /*!< 0x00000080 */
2913 #define CAN_F7R1_FB7           CAN_F7R1_FB7_Msk                                /*!<Filter bit 7 */
2914 #define CAN_F7R1_FB8_Pos       (8U)
2915 #define CAN_F7R1_FB8_Msk       (0x1UL << CAN_F7R1_FB8_Pos)                      /*!< 0x00000100 */
2916 #define CAN_F7R1_FB8           CAN_F7R1_FB8_Msk                                /*!<Filter bit 8 */
2917 #define CAN_F7R1_FB9_Pos       (9U)
2918 #define CAN_F7R1_FB9_Msk       (0x1UL << CAN_F7R1_FB9_Pos)                      /*!< 0x00000200 */
2919 #define CAN_F7R1_FB9           CAN_F7R1_FB9_Msk                                /*!<Filter bit 9 */
2920 #define CAN_F7R1_FB10_Pos      (10U)
2921 #define CAN_F7R1_FB10_Msk      (0x1UL << CAN_F7R1_FB10_Pos)                     /*!< 0x00000400 */
2922 #define CAN_F7R1_FB10          CAN_F7R1_FB10_Msk                               /*!<Filter bit 10 */
2923 #define CAN_F7R1_FB11_Pos      (11U)
2924 #define CAN_F7R1_FB11_Msk      (0x1UL << CAN_F7R1_FB11_Pos)                     /*!< 0x00000800 */
2925 #define CAN_F7R1_FB11          CAN_F7R1_FB11_Msk                               /*!<Filter bit 11 */
2926 #define CAN_F7R1_FB12_Pos      (12U)
2927 #define CAN_F7R1_FB12_Msk      (0x1UL << CAN_F7R1_FB12_Pos)                     /*!< 0x00001000 */
2928 #define CAN_F7R1_FB12          CAN_F7R1_FB12_Msk                               /*!<Filter bit 12 */
2929 #define CAN_F7R1_FB13_Pos      (13U)
2930 #define CAN_F7R1_FB13_Msk      (0x1UL << CAN_F7R1_FB13_Pos)                     /*!< 0x00002000 */
2931 #define CAN_F7R1_FB13          CAN_F7R1_FB13_Msk                               /*!<Filter bit 13 */
2932 #define CAN_F7R1_FB14_Pos      (14U)
2933 #define CAN_F7R1_FB14_Msk      (0x1UL << CAN_F7R1_FB14_Pos)                     /*!< 0x00004000 */
2934 #define CAN_F7R1_FB14          CAN_F7R1_FB14_Msk                               /*!<Filter bit 14 */
2935 #define CAN_F7R1_FB15_Pos      (15U)
2936 #define CAN_F7R1_FB15_Msk      (0x1UL << CAN_F7R1_FB15_Pos)                     /*!< 0x00008000 */
2937 #define CAN_F7R1_FB15          CAN_F7R1_FB15_Msk                               /*!<Filter bit 15 */
2938 #define CAN_F7R1_FB16_Pos      (16U)
2939 #define CAN_F7R1_FB16_Msk      (0x1UL << CAN_F7R1_FB16_Pos)                     /*!< 0x00010000 */
2940 #define CAN_F7R1_FB16          CAN_F7R1_FB16_Msk                               /*!<Filter bit 16 */
2941 #define CAN_F7R1_FB17_Pos      (17U)
2942 #define CAN_F7R1_FB17_Msk      (0x1UL << CAN_F7R1_FB17_Pos)                     /*!< 0x00020000 */
2943 #define CAN_F7R1_FB17          CAN_F7R1_FB17_Msk                               /*!<Filter bit 17 */
2944 #define CAN_F7R1_FB18_Pos      (18U)
2945 #define CAN_F7R1_FB18_Msk      (0x1UL << CAN_F7R1_FB18_Pos)                     /*!< 0x00040000 */
2946 #define CAN_F7R1_FB18          CAN_F7R1_FB18_Msk                               /*!<Filter bit 18 */
2947 #define CAN_F7R1_FB19_Pos      (19U)
2948 #define CAN_F7R1_FB19_Msk      (0x1UL << CAN_F7R1_FB19_Pos)                     /*!< 0x00080000 */
2949 #define CAN_F7R1_FB19          CAN_F7R1_FB19_Msk                               /*!<Filter bit 19 */
2950 #define CAN_F7R1_FB20_Pos      (20U)
2951 #define CAN_F7R1_FB20_Msk      (0x1UL << CAN_F7R1_FB20_Pos)                     /*!< 0x00100000 */
2952 #define CAN_F7R1_FB20          CAN_F7R1_FB20_Msk                               /*!<Filter bit 20 */
2953 #define CAN_F7R1_FB21_Pos      (21U)
2954 #define CAN_F7R1_FB21_Msk      (0x1UL << CAN_F7R1_FB21_Pos)                     /*!< 0x00200000 */
2955 #define CAN_F7R1_FB21          CAN_F7R1_FB21_Msk                               /*!<Filter bit 21 */
2956 #define CAN_F7R1_FB22_Pos      (22U)
2957 #define CAN_F7R1_FB22_Msk      (0x1UL << CAN_F7R1_FB22_Pos)                     /*!< 0x00400000 */
2958 #define CAN_F7R1_FB22          CAN_F7R1_FB22_Msk                               /*!<Filter bit 22 */
2959 #define CAN_F7R1_FB23_Pos      (23U)
2960 #define CAN_F7R1_FB23_Msk      (0x1UL << CAN_F7R1_FB23_Pos)                     /*!< 0x00800000 */
2961 #define CAN_F7R1_FB23          CAN_F7R1_FB23_Msk                               /*!<Filter bit 23 */
2962 #define CAN_F7R1_FB24_Pos      (24U)
2963 #define CAN_F7R1_FB24_Msk      (0x1UL << CAN_F7R1_FB24_Pos)                     /*!< 0x01000000 */
2964 #define CAN_F7R1_FB24          CAN_F7R1_FB24_Msk                               /*!<Filter bit 24 */
2965 #define CAN_F7R1_FB25_Pos      (25U)
2966 #define CAN_F7R1_FB25_Msk      (0x1UL << CAN_F7R1_FB25_Pos)                     /*!< 0x02000000 */
2967 #define CAN_F7R1_FB25          CAN_F7R1_FB25_Msk                               /*!<Filter bit 25 */
2968 #define CAN_F7R1_FB26_Pos      (26U)
2969 #define CAN_F7R1_FB26_Msk      (0x1UL << CAN_F7R1_FB26_Pos)                     /*!< 0x04000000 */
2970 #define CAN_F7R1_FB26          CAN_F7R1_FB26_Msk                               /*!<Filter bit 26 */
2971 #define CAN_F7R1_FB27_Pos      (27U)
2972 #define CAN_F7R1_FB27_Msk      (0x1UL << CAN_F7R1_FB27_Pos)                     /*!< 0x08000000 */
2973 #define CAN_F7R1_FB27          CAN_F7R1_FB27_Msk                               /*!<Filter bit 27 */
2974 #define CAN_F7R1_FB28_Pos      (28U)
2975 #define CAN_F7R1_FB28_Msk      (0x1UL << CAN_F7R1_FB28_Pos)                     /*!< 0x10000000 */
2976 #define CAN_F7R1_FB28          CAN_F7R1_FB28_Msk                               /*!<Filter bit 28 */
2977 #define CAN_F7R1_FB29_Pos      (29U)
2978 #define CAN_F7R1_FB29_Msk      (0x1UL << CAN_F7R1_FB29_Pos)                     /*!< 0x20000000 */
2979 #define CAN_F7R1_FB29          CAN_F7R1_FB29_Msk                               /*!<Filter bit 29 */
2980 #define CAN_F7R1_FB30_Pos      (30U)
2981 #define CAN_F7R1_FB30_Msk      (0x1UL << CAN_F7R1_FB30_Pos)                     /*!< 0x40000000 */
2982 #define CAN_F7R1_FB30          CAN_F7R1_FB30_Msk                               /*!<Filter bit 30 */
2983 #define CAN_F7R1_FB31_Pos      (31U)
2984 #define CAN_F7R1_FB31_Msk      (0x1UL << CAN_F7R1_FB31_Pos)                     /*!< 0x80000000 */
2985 #define CAN_F7R1_FB31          CAN_F7R1_FB31_Msk                               /*!<Filter bit 31 */
2986 
2987 /*******************  Bit definition for CAN_F8R1 register  *******************/
2988 #define CAN_F8R1_FB0_Pos       (0U)
2989 #define CAN_F8R1_FB0_Msk       (0x1UL << CAN_F8R1_FB0_Pos)                      /*!< 0x00000001 */
2990 #define CAN_F8R1_FB0           CAN_F8R1_FB0_Msk                                /*!<Filter bit 0 */
2991 #define CAN_F8R1_FB1_Pos       (1U)
2992 #define CAN_F8R1_FB1_Msk       (0x1UL << CAN_F8R1_FB1_Pos)                      /*!< 0x00000002 */
2993 #define CAN_F8R1_FB1           CAN_F8R1_FB1_Msk                                /*!<Filter bit 1 */
2994 #define CAN_F8R1_FB2_Pos       (2U)
2995 #define CAN_F8R1_FB2_Msk       (0x1UL << CAN_F8R1_FB2_Pos)                      /*!< 0x00000004 */
2996 #define CAN_F8R1_FB2           CAN_F8R1_FB2_Msk                                /*!<Filter bit 2 */
2997 #define CAN_F8R1_FB3_Pos       (3U)
2998 #define CAN_F8R1_FB3_Msk       (0x1UL << CAN_F8R1_FB3_Pos)                      /*!< 0x00000008 */
2999 #define CAN_F8R1_FB3           CAN_F8R1_FB3_Msk                                /*!<Filter bit 3 */
3000 #define CAN_F8R1_FB4_Pos       (4U)
3001 #define CAN_F8R1_FB4_Msk       (0x1UL << CAN_F8R1_FB4_Pos)                      /*!< 0x00000010 */
3002 #define CAN_F8R1_FB4           CAN_F8R1_FB4_Msk                                /*!<Filter bit 4 */
3003 #define CAN_F8R1_FB5_Pos       (5U)
3004 #define CAN_F8R1_FB5_Msk       (0x1UL << CAN_F8R1_FB5_Pos)                      /*!< 0x00000020 */
3005 #define CAN_F8R1_FB5           CAN_F8R1_FB5_Msk                                /*!<Filter bit 5 */
3006 #define CAN_F8R1_FB6_Pos       (6U)
3007 #define CAN_F8R1_FB6_Msk       (0x1UL << CAN_F8R1_FB6_Pos)                      /*!< 0x00000040 */
3008 #define CAN_F8R1_FB6           CAN_F8R1_FB6_Msk                                /*!<Filter bit 6 */
3009 #define CAN_F8R1_FB7_Pos       (7U)
3010 #define CAN_F8R1_FB7_Msk       (0x1UL << CAN_F8R1_FB7_Pos)                      /*!< 0x00000080 */
3011 #define CAN_F8R1_FB7           CAN_F8R1_FB7_Msk                                /*!<Filter bit 7 */
3012 #define CAN_F8R1_FB8_Pos       (8U)
3013 #define CAN_F8R1_FB8_Msk       (0x1UL << CAN_F8R1_FB8_Pos)                      /*!< 0x00000100 */
3014 #define CAN_F8R1_FB8           CAN_F8R1_FB8_Msk                                /*!<Filter bit 8 */
3015 #define CAN_F8R1_FB9_Pos       (9U)
3016 #define CAN_F8R1_FB9_Msk       (0x1UL << CAN_F8R1_FB9_Pos)                      /*!< 0x00000200 */
3017 #define CAN_F8R1_FB9           CAN_F8R1_FB9_Msk                                /*!<Filter bit 9 */
3018 #define CAN_F8R1_FB10_Pos      (10U)
3019 #define CAN_F8R1_FB10_Msk      (0x1UL << CAN_F8R1_FB10_Pos)                     /*!< 0x00000400 */
3020 #define CAN_F8R1_FB10          CAN_F8R1_FB10_Msk                               /*!<Filter bit 10 */
3021 #define CAN_F8R1_FB11_Pos      (11U)
3022 #define CAN_F8R1_FB11_Msk      (0x1UL << CAN_F8R1_FB11_Pos)                     /*!< 0x00000800 */
3023 #define CAN_F8R1_FB11          CAN_F8R1_FB11_Msk                               /*!<Filter bit 11 */
3024 #define CAN_F8R1_FB12_Pos      (12U)
3025 #define CAN_F8R1_FB12_Msk      (0x1UL << CAN_F8R1_FB12_Pos)                     /*!< 0x00001000 */
3026 #define CAN_F8R1_FB12          CAN_F8R1_FB12_Msk                               /*!<Filter bit 12 */
3027 #define CAN_F8R1_FB13_Pos      (13U)
3028 #define CAN_F8R1_FB13_Msk      (0x1UL << CAN_F8R1_FB13_Pos)                     /*!< 0x00002000 */
3029 #define CAN_F8R1_FB13          CAN_F8R1_FB13_Msk                               /*!<Filter bit 13 */
3030 #define CAN_F8R1_FB14_Pos      (14U)
3031 #define CAN_F8R1_FB14_Msk      (0x1UL << CAN_F8R1_FB14_Pos)                     /*!< 0x00004000 */
3032 #define CAN_F8R1_FB14          CAN_F8R1_FB14_Msk                               /*!<Filter bit 14 */
3033 #define CAN_F8R1_FB15_Pos      (15U)
3034 #define CAN_F8R1_FB15_Msk      (0x1UL << CAN_F8R1_FB15_Pos)                     /*!< 0x00008000 */
3035 #define CAN_F8R1_FB15          CAN_F8R1_FB15_Msk                               /*!<Filter bit 15 */
3036 #define CAN_F8R1_FB16_Pos      (16U)
3037 #define CAN_F8R1_FB16_Msk      (0x1UL << CAN_F8R1_FB16_Pos)                     /*!< 0x00010000 */
3038 #define CAN_F8R1_FB16          CAN_F8R1_FB16_Msk                               /*!<Filter bit 16 */
3039 #define CAN_F8R1_FB17_Pos      (17U)
3040 #define CAN_F8R1_FB17_Msk      (0x1UL << CAN_F8R1_FB17_Pos)                     /*!< 0x00020000 */
3041 #define CAN_F8R1_FB17          CAN_F8R1_FB17_Msk                               /*!<Filter bit 17 */
3042 #define CAN_F8R1_FB18_Pos      (18U)
3043 #define CAN_F8R1_FB18_Msk      (0x1UL << CAN_F8R1_FB18_Pos)                     /*!< 0x00040000 */
3044 #define CAN_F8R1_FB18          CAN_F8R1_FB18_Msk                               /*!<Filter bit 18 */
3045 #define CAN_F8R1_FB19_Pos      (19U)
3046 #define CAN_F8R1_FB19_Msk      (0x1UL << CAN_F8R1_FB19_Pos)                     /*!< 0x00080000 */
3047 #define CAN_F8R1_FB19          CAN_F8R1_FB19_Msk                               /*!<Filter bit 19 */
3048 #define CAN_F8R1_FB20_Pos      (20U)
3049 #define CAN_F8R1_FB20_Msk      (0x1UL << CAN_F8R1_FB20_Pos)                     /*!< 0x00100000 */
3050 #define CAN_F8R1_FB20          CAN_F8R1_FB20_Msk                               /*!<Filter bit 20 */
3051 #define CAN_F8R1_FB21_Pos      (21U)
3052 #define CAN_F8R1_FB21_Msk      (0x1UL << CAN_F8R1_FB21_Pos)                     /*!< 0x00200000 */
3053 #define CAN_F8R1_FB21          CAN_F8R1_FB21_Msk                               /*!<Filter bit 21 */
3054 #define CAN_F8R1_FB22_Pos      (22U)
3055 #define CAN_F8R1_FB22_Msk      (0x1UL << CAN_F8R1_FB22_Pos)                     /*!< 0x00400000 */
3056 #define CAN_F8R1_FB22          CAN_F8R1_FB22_Msk                               /*!<Filter bit 22 */
3057 #define CAN_F8R1_FB23_Pos      (23U)
3058 #define CAN_F8R1_FB23_Msk      (0x1UL << CAN_F8R1_FB23_Pos)                     /*!< 0x00800000 */
3059 #define CAN_F8R1_FB23          CAN_F8R1_FB23_Msk                               /*!<Filter bit 23 */
3060 #define CAN_F8R1_FB24_Pos      (24U)
3061 #define CAN_F8R1_FB24_Msk      (0x1UL << CAN_F8R1_FB24_Pos)                     /*!< 0x01000000 */
3062 #define CAN_F8R1_FB24          CAN_F8R1_FB24_Msk                               /*!<Filter bit 24 */
3063 #define CAN_F8R1_FB25_Pos      (25U)
3064 #define CAN_F8R1_FB25_Msk      (0x1UL << CAN_F8R1_FB25_Pos)                     /*!< 0x02000000 */
3065 #define CAN_F8R1_FB25          CAN_F8R1_FB25_Msk                               /*!<Filter bit 25 */
3066 #define CAN_F8R1_FB26_Pos      (26U)
3067 #define CAN_F8R1_FB26_Msk      (0x1UL << CAN_F8R1_FB26_Pos)                     /*!< 0x04000000 */
3068 #define CAN_F8R1_FB26          CAN_F8R1_FB26_Msk                               /*!<Filter bit 26 */
3069 #define CAN_F8R1_FB27_Pos      (27U)
3070 #define CAN_F8R1_FB27_Msk      (0x1UL << CAN_F8R1_FB27_Pos)                     /*!< 0x08000000 */
3071 #define CAN_F8R1_FB27          CAN_F8R1_FB27_Msk                               /*!<Filter bit 27 */
3072 #define CAN_F8R1_FB28_Pos      (28U)
3073 #define CAN_F8R1_FB28_Msk      (0x1UL << CAN_F8R1_FB28_Pos)                     /*!< 0x10000000 */
3074 #define CAN_F8R1_FB28          CAN_F8R1_FB28_Msk                               /*!<Filter bit 28 */
3075 #define CAN_F8R1_FB29_Pos      (29U)
3076 #define CAN_F8R1_FB29_Msk      (0x1UL << CAN_F8R1_FB29_Pos)                     /*!< 0x20000000 */
3077 #define CAN_F8R1_FB29          CAN_F8R1_FB29_Msk                               /*!<Filter bit 29 */
3078 #define CAN_F8R1_FB30_Pos      (30U)
3079 #define CAN_F8R1_FB30_Msk      (0x1UL << CAN_F8R1_FB30_Pos)                     /*!< 0x40000000 */
3080 #define CAN_F8R1_FB30          CAN_F8R1_FB30_Msk                               /*!<Filter bit 30 */
3081 #define CAN_F8R1_FB31_Pos      (31U)
3082 #define CAN_F8R1_FB31_Msk      (0x1UL << CAN_F8R1_FB31_Pos)                     /*!< 0x80000000 */
3083 #define CAN_F8R1_FB31          CAN_F8R1_FB31_Msk                               /*!<Filter bit 31 */
3084 
3085 /*******************  Bit definition for CAN_F9R1 register  *******************/
3086 #define CAN_F9R1_FB0_Pos       (0U)
3087 #define CAN_F9R1_FB0_Msk       (0x1UL << CAN_F9R1_FB0_Pos)                      /*!< 0x00000001 */
3088 #define CAN_F9R1_FB0           CAN_F9R1_FB0_Msk                                /*!<Filter bit 0 */
3089 #define CAN_F9R1_FB1_Pos       (1U)
3090 #define CAN_F9R1_FB1_Msk       (0x1UL << CAN_F9R1_FB1_Pos)                      /*!< 0x00000002 */
3091 #define CAN_F9R1_FB1           CAN_F9R1_FB1_Msk                                /*!<Filter bit 1 */
3092 #define CAN_F9R1_FB2_Pos       (2U)
3093 #define CAN_F9R1_FB2_Msk       (0x1UL << CAN_F9R1_FB2_Pos)                      /*!< 0x00000004 */
3094 #define CAN_F9R1_FB2           CAN_F9R1_FB2_Msk                                /*!<Filter bit 2 */
3095 #define CAN_F9R1_FB3_Pos       (3U)
3096 #define CAN_F9R1_FB3_Msk       (0x1UL << CAN_F9R1_FB3_Pos)                      /*!< 0x00000008 */
3097 #define CAN_F9R1_FB3           CAN_F9R1_FB3_Msk                                /*!<Filter bit 3 */
3098 #define CAN_F9R1_FB4_Pos       (4U)
3099 #define CAN_F9R1_FB4_Msk       (0x1UL << CAN_F9R1_FB4_Pos)                      /*!< 0x00000010 */
3100 #define CAN_F9R1_FB4           CAN_F9R1_FB4_Msk                                /*!<Filter bit 4 */
3101 #define CAN_F9R1_FB5_Pos       (5U)
3102 #define CAN_F9R1_FB5_Msk       (0x1UL << CAN_F9R1_FB5_Pos)                      /*!< 0x00000020 */
3103 #define CAN_F9R1_FB5           CAN_F9R1_FB5_Msk                                /*!<Filter bit 5 */
3104 #define CAN_F9R1_FB6_Pos       (6U)
3105 #define CAN_F9R1_FB6_Msk       (0x1UL << CAN_F9R1_FB6_Pos)                      /*!< 0x00000040 */
3106 #define CAN_F9R1_FB6           CAN_F9R1_FB6_Msk                                /*!<Filter bit 6 */
3107 #define CAN_F9R1_FB7_Pos       (7U)
3108 #define CAN_F9R1_FB7_Msk       (0x1UL << CAN_F9R1_FB7_Pos)                      /*!< 0x00000080 */
3109 #define CAN_F9R1_FB7           CAN_F9R1_FB7_Msk                                /*!<Filter bit 7 */
3110 #define CAN_F9R1_FB8_Pos       (8U)
3111 #define CAN_F9R1_FB8_Msk       (0x1UL << CAN_F9R1_FB8_Pos)                      /*!< 0x00000100 */
3112 #define CAN_F9R1_FB8           CAN_F9R1_FB8_Msk                                /*!<Filter bit 8 */
3113 #define CAN_F9R1_FB9_Pos       (9U)
3114 #define CAN_F9R1_FB9_Msk       (0x1UL << CAN_F9R1_FB9_Pos)                      /*!< 0x00000200 */
3115 #define CAN_F9R1_FB9           CAN_F9R1_FB9_Msk                                /*!<Filter bit 9 */
3116 #define CAN_F9R1_FB10_Pos      (10U)
3117 #define CAN_F9R1_FB10_Msk      (0x1UL << CAN_F9R1_FB10_Pos)                     /*!< 0x00000400 */
3118 #define CAN_F9R1_FB10          CAN_F9R1_FB10_Msk                               /*!<Filter bit 10 */
3119 #define CAN_F9R1_FB11_Pos      (11U)
3120 #define CAN_F9R1_FB11_Msk      (0x1UL << CAN_F9R1_FB11_Pos)                     /*!< 0x00000800 */
3121 #define CAN_F9R1_FB11          CAN_F9R1_FB11_Msk                               /*!<Filter bit 11 */
3122 #define CAN_F9R1_FB12_Pos      (12U)
3123 #define CAN_F9R1_FB12_Msk      (0x1UL << CAN_F9R1_FB12_Pos)                     /*!< 0x00001000 */
3124 #define CAN_F9R1_FB12          CAN_F9R1_FB12_Msk                               /*!<Filter bit 12 */
3125 #define CAN_F9R1_FB13_Pos      (13U)
3126 #define CAN_F9R1_FB13_Msk      (0x1UL << CAN_F9R1_FB13_Pos)                     /*!< 0x00002000 */
3127 #define CAN_F9R1_FB13          CAN_F9R1_FB13_Msk                               /*!<Filter bit 13 */
3128 #define CAN_F9R1_FB14_Pos      (14U)
3129 #define CAN_F9R1_FB14_Msk      (0x1UL << CAN_F9R1_FB14_Pos)                     /*!< 0x00004000 */
3130 #define CAN_F9R1_FB14          CAN_F9R1_FB14_Msk                               /*!<Filter bit 14 */
3131 #define CAN_F9R1_FB15_Pos      (15U)
3132 #define CAN_F9R1_FB15_Msk      (0x1UL << CAN_F9R1_FB15_Pos)                     /*!< 0x00008000 */
3133 #define CAN_F9R1_FB15          CAN_F9R1_FB15_Msk                               /*!<Filter bit 15 */
3134 #define CAN_F9R1_FB16_Pos      (16U)
3135 #define CAN_F9R1_FB16_Msk      (0x1UL << CAN_F9R1_FB16_Pos)                     /*!< 0x00010000 */
3136 #define CAN_F9R1_FB16          CAN_F9R1_FB16_Msk                               /*!<Filter bit 16 */
3137 #define CAN_F9R1_FB17_Pos      (17U)
3138 #define CAN_F9R1_FB17_Msk      (0x1UL << CAN_F9R1_FB17_Pos)                     /*!< 0x00020000 */
3139 #define CAN_F9R1_FB17          CAN_F9R1_FB17_Msk                               /*!<Filter bit 17 */
3140 #define CAN_F9R1_FB18_Pos      (18U)
3141 #define CAN_F9R1_FB18_Msk      (0x1UL << CAN_F9R1_FB18_Pos)                     /*!< 0x00040000 */
3142 #define CAN_F9R1_FB18          CAN_F9R1_FB18_Msk                               /*!<Filter bit 18 */
3143 #define CAN_F9R1_FB19_Pos      (19U)
3144 #define CAN_F9R1_FB19_Msk      (0x1UL << CAN_F9R1_FB19_Pos)                     /*!< 0x00080000 */
3145 #define CAN_F9R1_FB19          CAN_F9R1_FB19_Msk                               /*!<Filter bit 19 */
3146 #define CAN_F9R1_FB20_Pos      (20U)
3147 #define CAN_F9R1_FB20_Msk      (0x1UL << CAN_F9R1_FB20_Pos)                     /*!< 0x00100000 */
3148 #define CAN_F9R1_FB20          CAN_F9R1_FB20_Msk                               /*!<Filter bit 20 */
3149 #define CAN_F9R1_FB21_Pos      (21U)
3150 #define CAN_F9R1_FB21_Msk      (0x1UL << CAN_F9R1_FB21_Pos)                     /*!< 0x00200000 */
3151 #define CAN_F9R1_FB21          CAN_F9R1_FB21_Msk                               /*!<Filter bit 21 */
3152 #define CAN_F9R1_FB22_Pos      (22U)
3153 #define CAN_F9R1_FB22_Msk      (0x1UL << CAN_F9R1_FB22_Pos)                     /*!< 0x00400000 */
3154 #define CAN_F9R1_FB22          CAN_F9R1_FB22_Msk                               /*!<Filter bit 22 */
3155 #define CAN_F9R1_FB23_Pos      (23U)
3156 #define CAN_F9R1_FB23_Msk      (0x1UL << CAN_F9R1_FB23_Pos)                     /*!< 0x00800000 */
3157 #define CAN_F9R1_FB23          CAN_F9R1_FB23_Msk                               /*!<Filter bit 23 */
3158 #define CAN_F9R1_FB24_Pos      (24U)
3159 #define CAN_F9R1_FB24_Msk      (0x1UL << CAN_F9R1_FB24_Pos)                     /*!< 0x01000000 */
3160 #define CAN_F9R1_FB24          CAN_F9R1_FB24_Msk                               /*!<Filter bit 24 */
3161 #define CAN_F9R1_FB25_Pos      (25U)
3162 #define CAN_F9R1_FB25_Msk      (0x1UL << CAN_F9R1_FB25_Pos)                     /*!< 0x02000000 */
3163 #define CAN_F9R1_FB25          CAN_F9R1_FB25_Msk                               /*!<Filter bit 25 */
3164 #define CAN_F9R1_FB26_Pos      (26U)
3165 #define CAN_F9R1_FB26_Msk      (0x1UL << CAN_F9R1_FB26_Pos)                     /*!< 0x04000000 */
3166 #define CAN_F9R1_FB26          CAN_F9R1_FB26_Msk                               /*!<Filter bit 26 */
3167 #define CAN_F9R1_FB27_Pos      (27U)
3168 #define CAN_F9R1_FB27_Msk      (0x1UL << CAN_F9R1_FB27_Pos)                     /*!< 0x08000000 */
3169 #define CAN_F9R1_FB27          CAN_F9R1_FB27_Msk                               /*!<Filter bit 27 */
3170 #define CAN_F9R1_FB28_Pos      (28U)
3171 #define CAN_F9R1_FB28_Msk      (0x1UL << CAN_F9R1_FB28_Pos)                     /*!< 0x10000000 */
3172 #define CAN_F9R1_FB28          CAN_F9R1_FB28_Msk                               /*!<Filter bit 28 */
3173 #define CAN_F9R1_FB29_Pos      (29U)
3174 #define CAN_F9R1_FB29_Msk      (0x1UL << CAN_F9R1_FB29_Pos)                     /*!< 0x20000000 */
3175 #define CAN_F9R1_FB29          CAN_F9R1_FB29_Msk                               /*!<Filter bit 29 */
3176 #define CAN_F9R1_FB30_Pos      (30U)
3177 #define CAN_F9R1_FB30_Msk      (0x1UL << CAN_F9R1_FB30_Pos)                     /*!< 0x40000000 */
3178 #define CAN_F9R1_FB30          CAN_F9R1_FB30_Msk                               /*!<Filter bit 30 */
3179 #define CAN_F9R1_FB31_Pos      (31U)
3180 #define CAN_F9R1_FB31_Msk      (0x1UL << CAN_F9R1_FB31_Pos)                     /*!< 0x80000000 */
3181 #define CAN_F9R1_FB31          CAN_F9R1_FB31_Msk                               /*!<Filter bit 31 */
3182 
3183 /*******************  Bit definition for CAN_F10R1 register  ******************/
3184 #define CAN_F10R1_FB0_Pos      (0U)
3185 #define CAN_F10R1_FB0_Msk      (0x1UL << CAN_F10R1_FB0_Pos)                     /*!< 0x00000001 */
3186 #define CAN_F10R1_FB0          CAN_F10R1_FB0_Msk                               /*!<Filter bit 0 */
3187 #define CAN_F10R1_FB1_Pos      (1U)
3188 #define CAN_F10R1_FB1_Msk      (0x1UL << CAN_F10R1_FB1_Pos)                     /*!< 0x00000002 */
3189 #define CAN_F10R1_FB1          CAN_F10R1_FB1_Msk                               /*!<Filter bit 1 */
3190 #define CAN_F10R1_FB2_Pos      (2U)
3191 #define CAN_F10R1_FB2_Msk      (0x1UL << CAN_F10R1_FB2_Pos)                     /*!< 0x00000004 */
3192 #define CAN_F10R1_FB2          CAN_F10R1_FB2_Msk                               /*!<Filter bit 2 */
3193 #define CAN_F10R1_FB3_Pos      (3U)
3194 #define CAN_F10R1_FB3_Msk      (0x1UL << CAN_F10R1_FB3_Pos)                     /*!< 0x00000008 */
3195 #define CAN_F10R1_FB3          CAN_F10R1_FB3_Msk                               /*!<Filter bit 3 */
3196 #define CAN_F10R1_FB4_Pos      (4U)
3197 #define CAN_F10R1_FB4_Msk      (0x1UL << CAN_F10R1_FB4_Pos)                     /*!< 0x00000010 */
3198 #define CAN_F10R1_FB4          CAN_F10R1_FB4_Msk                               /*!<Filter bit 4 */
3199 #define CAN_F10R1_FB5_Pos      (5U)
3200 #define CAN_F10R1_FB5_Msk      (0x1UL << CAN_F10R1_FB5_Pos)                     /*!< 0x00000020 */
3201 #define CAN_F10R1_FB5          CAN_F10R1_FB5_Msk                               /*!<Filter bit 5 */
3202 #define CAN_F10R1_FB6_Pos      (6U)
3203 #define CAN_F10R1_FB6_Msk      (0x1UL << CAN_F10R1_FB6_Pos)                     /*!< 0x00000040 */
3204 #define CAN_F10R1_FB6          CAN_F10R1_FB6_Msk                               /*!<Filter bit 6 */
3205 #define CAN_F10R1_FB7_Pos      (7U)
3206 #define CAN_F10R1_FB7_Msk      (0x1UL << CAN_F10R1_FB7_Pos)                     /*!< 0x00000080 */
3207 #define CAN_F10R1_FB7          CAN_F10R1_FB7_Msk                               /*!<Filter bit 7 */
3208 #define CAN_F10R1_FB8_Pos      (8U)
3209 #define CAN_F10R1_FB8_Msk      (0x1UL << CAN_F10R1_FB8_Pos)                     /*!< 0x00000100 */
3210 #define CAN_F10R1_FB8          CAN_F10R1_FB8_Msk                               /*!<Filter bit 8 */
3211 #define CAN_F10R1_FB9_Pos      (9U)
3212 #define CAN_F10R1_FB9_Msk      (0x1UL << CAN_F10R1_FB9_Pos)                     /*!< 0x00000200 */
3213 #define CAN_F10R1_FB9          CAN_F10R1_FB9_Msk                               /*!<Filter bit 9 */
3214 #define CAN_F10R1_FB10_Pos     (10U)
3215 #define CAN_F10R1_FB10_Msk     (0x1UL << CAN_F10R1_FB10_Pos)                    /*!< 0x00000400 */
3216 #define CAN_F10R1_FB10         CAN_F10R1_FB10_Msk                              /*!<Filter bit 10 */
3217 #define CAN_F10R1_FB11_Pos     (11U)
3218 #define CAN_F10R1_FB11_Msk     (0x1UL << CAN_F10R1_FB11_Pos)                    /*!< 0x00000800 */
3219 #define CAN_F10R1_FB11         CAN_F10R1_FB11_Msk                              /*!<Filter bit 11 */
3220 #define CAN_F10R1_FB12_Pos     (12U)
3221 #define CAN_F10R1_FB12_Msk     (0x1UL << CAN_F10R1_FB12_Pos)                    /*!< 0x00001000 */
3222 #define CAN_F10R1_FB12         CAN_F10R1_FB12_Msk                              /*!<Filter bit 12 */
3223 #define CAN_F10R1_FB13_Pos     (13U)
3224 #define CAN_F10R1_FB13_Msk     (0x1UL << CAN_F10R1_FB13_Pos)                    /*!< 0x00002000 */
3225 #define CAN_F10R1_FB13         CAN_F10R1_FB13_Msk                              /*!<Filter bit 13 */
3226 #define CAN_F10R1_FB14_Pos     (14U)
3227 #define CAN_F10R1_FB14_Msk     (0x1UL << CAN_F10R1_FB14_Pos)                    /*!< 0x00004000 */
3228 #define CAN_F10R1_FB14         CAN_F10R1_FB14_Msk                              /*!<Filter bit 14 */
3229 #define CAN_F10R1_FB15_Pos     (15U)
3230 #define CAN_F10R1_FB15_Msk     (0x1UL << CAN_F10R1_FB15_Pos)                    /*!< 0x00008000 */
3231 #define CAN_F10R1_FB15         CAN_F10R1_FB15_Msk                              /*!<Filter bit 15 */
3232 #define CAN_F10R1_FB16_Pos     (16U)
3233 #define CAN_F10R1_FB16_Msk     (0x1UL << CAN_F10R1_FB16_Pos)                    /*!< 0x00010000 */
3234 #define CAN_F10R1_FB16         CAN_F10R1_FB16_Msk                              /*!<Filter bit 16 */
3235 #define CAN_F10R1_FB17_Pos     (17U)
3236 #define CAN_F10R1_FB17_Msk     (0x1UL << CAN_F10R1_FB17_Pos)                    /*!< 0x00020000 */
3237 #define CAN_F10R1_FB17         CAN_F10R1_FB17_Msk                              /*!<Filter bit 17 */
3238 #define CAN_F10R1_FB18_Pos     (18U)
3239 #define CAN_F10R1_FB18_Msk     (0x1UL << CAN_F10R1_FB18_Pos)                    /*!< 0x00040000 */
3240 #define CAN_F10R1_FB18         CAN_F10R1_FB18_Msk                              /*!<Filter bit 18 */
3241 #define CAN_F10R1_FB19_Pos     (19U)
3242 #define CAN_F10R1_FB19_Msk     (0x1UL << CAN_F10R1_FB19_Pos)                    /*!< 0x00080000 */
3243 #define CAN_F10R1_FB19         CAN_F10R1_FB19_Msk                              /*!<Filter bit 19 */
3244 #define CAN_F10R1_FB20_Pos     (20U)
3245 #define CAN_F10R1_FB20_Msk     (0x1UL << CAN_F10R1_FB20_Pos)                    /*!< 0x00100000 */
3246 #define CAN_F10R1_FB20         CAN_F10R1_FB20_Msk                              /*!<Filter bit 20 */
3247 #define CAN_F10R1_FB21_Pos     (21U)
3248 #define CAN_F10R1_FB21_Msk     (0x1UL << CAN_F10R1_FB21_Pos)                    /*!< 0x00200000 */
3249 #define CAN_F10R1_FB21         CAN_F10R1_FB21_Msk                              /*!<Filter bit 21 */
3250 #define CAN_F10R1_FB22_Pos     (22U)
3251 #define CAN_F10R1_FB22_Msk     (0x1UL << CAN_F10R1_FB22_Pos)                    /*!< 0x00400000 */
3252 #define CAN_F10R1_FB22         CAN_F10R1_FB22_Msk                              /*!<Filter bit 22 */
3253 #define CAN_F10R1_FB23_Pos     (23U)
3254 #define CAN_F10R1_FB23_Msk     (0x1UL << CAN_F10R1_FB23_Pos)                    /*!< 0x00800000 */
3255 #define CAN_F10R1_FB23         CAN_F10R1_FB23_Msk                              /*!<Filter bit 23 */
3256 #define CAN_F10R1_FB24_Pos     (24U)
3257 #define CAN_F10R1_FB24_Msk     (0x1UL << CAN_F10R1_FB24_Pos)                    /*!< 0x01000000 */
3258 #define CAN_F10R1_FB24         CAN_F10R1_FB24_Msk                              /*!<Filter bit 24 */
3259 #define CAN_F10R1_FB25_Pos     (25U)
3260 #define CAN_F10R1_FB25_Msk     (0x1UL << CAN_F10R1_FB25_Pos)                    /*!< 0x02000000 */
3261 #define CAN_F10R1_FB25         CAN_F10R1_FB25_Msk                              /*!<Filter bit 25 */
3262 #define CAN_F10R1_FB26_Pos     (26U)
3263 #define CAN_F10R1_FB26_Msk     (0x1UL << CAN_F10R1_FB26_Pos)                    /*!< 0x04000000 */
3264 #define CAN_F10R1_FB26         CAN_F10R1_FB26_Msk                              /*!<Filter bit 26 */
3265 #define CAN_F10R1_FB27_Pos     (27U)
3266 #define CAN_F10R1_FB27_Msk     (0x1UL << CAN_F10R1_FB27_Pos)                    /*!< 0x08000000 */
3267 #define CAN_F10R1_FB27         CAN_F10R1_FB27_Msk                              /*!<Filter bit 27 */
3268 #define CAN_F10R1_FB28_Pos     (28U)
3269 #define CAN_F10R1_FB28_Msk     (0x1UL << CAN_F10R1_FB28_Pos)                    /*!< 0x10000000 */
3270 #define CAN_F10R1_FB28         CAN_F10R1_FB28_Msk                              /*!<Filter bit 28 */
3271 #define CAN_F10R1_FB29_Pos     (29U)
3272 #define CAN_F10R1_FB29_Msk     (0x1UL << CAN_F10R1_FB29_Pos)                    /*!< 0x20000000 */
3273 #define CAN_F10R1_FB29         CAN_F10R1_FB29_Msk                              /*!<Filter bit 29 */
3274 #define CAN_F10R1_FB30_Pos     (30U)
3275 #define CAN_F10R1_FB30_Msk     (0x1UL << CAN_F10R1_FB30_Pos)                    /*!< 0x40000000 */
3276 #define CAN_F10R1_FB30         CAN_F10R1_FB30_Msk                              /*!<Filter bit 30 */
3277 #define CAN_F10R1_FB31_Pos     (31U)
3278 #define CAN_F10R1_FB31_Msk     (0x1UL << CAN_F10R1_FB31_Pos)                    /*!< 0x80000000 */
3279 #define CAN_F10R1_FB31         CAN_F10R1_FB31_Msk                              /*!<Filter bit 31 */
3280 
3281 /*******************  Bit definition for CAN_F11R1 register  ******************/
3282 #define CAN_F11R1_FB0_Pos      (0U)
3283 #define CAN_F11R1_FB0_Msk      (0x1UL << CAN_F11R1_FB0_Pos)                     /*!< 0x00000001 */
3284 #define CAN_F11R1_FB0          CAN_F11R1_FB0_Msk                               /*!<Filter bit 0 */
3285 #define CAN_F11R1_FB1_Pos      (1U)
3286 #define CAN_F11R1_FB1_Msk      (0x1UL << CAN_F11R1_FB1_Pos)                     /*!< 0x00000002 */
3287 #define CAN_F11R1_FB1          CAN_F11R1_FB1_Msk                               /*!<Filter bit 1 */
3288 #define CAN_F11R1_FB2_Pos      (2U)
3289 #define CAN_F11R1_FB2_Msk      (0x1UL << CAN_F11R1_FB2_Pos)                     /*!< 0x00000004 */
3290 #define CAN_F11R1_FB2          CAN_F11R1_FB2_Msk                               /*!<Filter bit 2 */
3291 #define CAN_F11R1_FB3_Pos      (3U)
3292 #define CAN_F11R1_FB3_Msk      (0x1UL << CAN_F11R1_FB3_Pos)                     /*!< 0x00000008 */
3293 #define CAN_F11R1_FB3          CAN_F11R1_FB3_Msk                               /*!<Filter bit 3 */
3294 #define CAN_F11R1_FB4_Pos      (4U)
3295 #define CAN_F11R1_FB4_Msk      (0x1UL << CAN_F11R1_FB4_Pos)                     /*!< 0x00000010 */
3296 #define CAN_F11R1_FB4          CAN_F11R1_FB4_Msk                               /*!<Filter bit 4 */
3297 #define CAN_F11R1_FB5_Pos      (5U)
3298 #define CAN_F11R1_FB5_Msk      (0x1UL << CAN_F11R1_FB5_Pos)                     /*!< 0x00000020 */
3299 #define CAN_F11R1_FB5          CAN_F11R1_FB5_Msk                               /*!<Filter bit 5 */
3300 #define CAN_F11R1_FB6_Pos      (6U)
3301 #define CAN_F11R1_FB6_Msk      (0x1UL << CAN_F11R1_FB6_Pos)                     /*!< 0x00000040 */
3302 #define CAN_F11R1_FB6          CAN_F11R1_FB6_Msk                               /*!<Filter bit 6 */
3303 #define CAN_F11R1_FB7_Pos      (7U)
3304 #define CAN_F11R1_FB7_Msk      (0x1UL << CAN_F11R1_FB7_Pos)                     /*!< 0x00000080 */
3305 #define CAN_F11R1_FB7          CAN_F11R1_FB7_Msk                               /*!<Filter bit 7 */
3306 #define CAN_F11R1_FB8_Pos      (8U)
3307 #define CAN_F11R1_FB8_Msk      (0x1UL << CAN_F11R1_FB8_Pos)                     /*!< 0x00000100 */
3308 #define CAN_F11R1_FB8          CAN_F11R1_FB8_Msk                               /*!<Filter bit 8 */
3309 #define CAN_F11R1_FB9_Pos      (9U)
3310 #define CAN_F11R1_FB9_Msk      (0x1UL << CAN_F11R1_FB9_Pos)                     /*!< 0x00000200 */
3311 #define CAN_F11R1_FB9          CAN_F11R1_FB9_Msk                               /*!<Filter bit 9 */
3312 #define CAN_F11R1_FB10_Pos     (10U)
3313 #define CAN_F11R1_FB10_Msk     (0x1UL << CAN_F11R1_FB10_Pos)                    /*!< 0x00000400 */
3314 #define CAN_F11R1_FB10         CAN_F11R1_FB10_Msk                              /*!<Filter bit 10 */
3315 #define CAN_F11R1_FB11_Pos     (11U)
3316 #define CAN_F11R1_FB11_Msk     (0x1UL << CAN_F11R1_FB11_Pos)                    /*!< 0x00000800 */
3317 #define CAN_F11R1_FB11         CAN_F11R1_FB11_Msk                              /*!<Filter bit 11 */
3318 #define CAN_F11R1_FB12_Pos     (12U)
3319 #define CAN_F11R1_FB12_Msk     (0x1UL << CAN_F11R1_FB12_Pos)                    /*!< 0x00001000 */
3320 #define CAN_F11R1_FB12         CAN_F11R1_FB12_Msk                              /*!<Filter bit 12 */
3321 #define CAN_F11R1_FB13_Pos     (13U)
3322 #define CAN_F11R1_FB13_Msk     (0x1UL << CAN_F11R1_FB13_Pos)                    /*!< 0x00002000 */
3323 #define CAN_F11R1_FB13         CAN_F11R1_FB13_Msk                              /*!<Filter bit 13 */
3324 #define CAN_F11R1_FB14_Pos     (14U)
3325 #define CAN_F11R1_FB14_Msk     (0x1UL << CAN_F11R1_FB14_Pos)                    /*!< 0x00004000 */
3326 #define CAN_F11R1_FB14         CAN_F11R1_FB14_Msk                              /*!<Filter bit 14 */
3327 #define CAN_F11R1_FB15_Pos     (15U)
3328 #define CAN_F11R1_FB15_Msk     (0x1UL << CAN_F11R1_FB15_Pos)                    /*!< 0x00008000 */
3329 #define CAN_F11R1_FB15         CAN_F11R1_FB15_Msk                              /*!<Filter bit 15 */
3330 #define CAN_F11R1_FB16_Pos     (16U)
3331 #define CAN_F11R1_FB16_Msk     (0x1UL << CAN_F11R1_FB16_Pos)                    /*!< 0x00010000 */
3332 #define CAN_F11R1_FB16         CAN_F11R1_FB16_Msk                              /*!<Filter bit 16 */
3333 #define CAN_F11R1_FB17_Pos     (17U)
3334 #define CAN_F11R1_FB17_Msk     (0x1UL << CAN_F11R1_FB17_Pos)                    /*!< 0x00020000 */
3335 #define CAN_F11R1_FB17         CAN_F11R1_FB17_Msk                              /*!<Filter bit 17 */
3336 #define CAN_F11R1_FB18_Pos     (18U)
3337 #define CAN_F11R1_FB18_Msk     (0x1UL << CAN_F11R1_FB18_Pos)                    /*!< 0x00040000 */
3338 #define CAN_F11R1_FB18         CAN_F11R1_FB18_Msk                              /*!<Filter bit 18 */
3339 #define CAN_F11R1_FB19_Pos     (19U)
3340 #define CAN_F11R1_FB19_Msk     (0x1UL << CAN_F11R1_FB19_Pos)                    /*!< 0x00080000 */
3341 #define CAN_F11R1_FB19         CAN_F11R1_FB19_Msk                              /*!<Filter bit 19 */
3342 #define CAN_F11R1_FB20_Pos     (20U)
3343 #define CAN_F11R1_FB20_Msk     (0x1UL << CAN_F11R1_FB20_Pos)                    /*!< 0x00100000 */
3344 #define CAN_F11R1_FB20         CAN_F11R1_FB20_Msk                              /*!<Filter bit 20 */
3345 #define CAN_F11R1_FB21_Pos     (21U)
3346 #define CAN_F11R1_FB21_Msk     (0x1UL << CAN_F11R1_FB21_Pos)                    /*!< 0x00200000 */
3347 #define CAN_F11R1_FB21         CAN_F11R1_FB21_Msk                              /*!<Filter bit 21 */
3348 #define CAN_F11R1_FB22_Pos     (22U)
3349 #define CAN_F11R1_FB22_Msk     (0x1UL << CAN_F11R1_FB22_Pos)                    /*!< 0x00400000 */
3350 #define CAN_F11R1_FB22         CAN_F11R1_FB22_Msk                              /*!<Filter bit 22 */
3351 #define CAN_F11R1_FB23_Pos     (23U)
3352 #define CAN_F11R1_FB23_Msk     (0x1UL << CAN_F11R1_FB23_Pos)                    /*!< 0x00800000 */
3353 #define CAN_F11R1_FB23         CAN_F11R1_FB23_Msk                              /*!<Filter bit 23 */
3354 #define CAN_F11R1_FB24_Pos     (24U)
3355 #define CAN_F11R1_FB24_Msk     (0x1UL << CAN_F11R1_FB24_Pos)                    /*!< 0x01000000 */
3356 #define CAN_F11R1_FB24         CAN_F11R1_FB24_Msk                              /*!<Filter bit 24 */
3357 #define CAN_F11R1_FB25_Pos     (25U)
3358 #define CAN_F11R1_FB25_Msk     (0x1UL << CAN_F11R1_FB25_Pos)                    /*!< 0x02000000 */
3359 #define CAN_F11R1_FB25         CAN_F11R1_FB25_Msk                              /*!<Filter bit 25 */
3360 #define CAN_F11R1_FB26_Pos     (26U)
3361 #define CAN_F11R1_FB26_Msk     (0x1UL << CAN_F11R1_FB26_Pos)                    /*!< 0x04000000 */
3362 #define CAN_F11R1_FB26         CAN_F11R1_FB26_Msk                              /*!<Filter bit 26 */
3363 #define CAN_F11R1_FB27_Pos     (27U)
3364 #define CAN_F11R1_FB27_Msk     (0x1UL << CAN_F11R1_FB27_Pos)                    /*!< 0x08000000 */
3365 #define CAN_F11R1_FB27         CAN_F11R1_FB27_Msk                              /*!<Filter bit 27 */
3366 #define CAN_F11R1_FB28_Pos     (28U)
3367 #define CAN_F11R1_FB28_Msk     (0x1UL << CAN_F11R1_FB28_Pos)                    /*!< 0x10000000 */
3368 #define CAN_F11R1_FB28         CAN_F11R1_FB28_Msk                              /*!<Filter bit 28 */
3369 #define CAN_F11R1_FB29_Pos     (29U)
3370 #define CAN_F11R1_FB29_Msk     (0x1UL << CAN_F11R1_FB29_Pos)                    /*!< 0x20000000 */
3371 #define CAN_F11R1_FB29         CAN_F11R1_FB29_Msk                              /*!<Filter bit 29 */
3372 #define CAN_F11R1_FB30_Pos     (30U)
3373 #define CAN_F11R1_FB30_Msk     (0x1UL << CAN_F11R1_FB30_Pos)                    /*!< 0x40000000 */
3374 #define CAN_F11R1_FB30         CAN_F11R1_FB30_Msk                              /*!<Filter bit 30 */
3375 #define CAN_F11R1_FB31_Pos     (31U)
3376 #define CAN_F11R1_FB31_Msk     (0x1UL << CAN_F11R1_FB31_Pos)                    /*!< 0x80000000 */
3377 #define CAN_F11R1_FB31         CAN_F11R1_FB31_Msk                              /*!<Filter bit 31 */
3378 
3379 /*******************  Bit definition for CAN_F12R1 register  ******************/
3380 #define CAN_F12R1_FB0_Pos      (0U)
3381 #define CAN_F12R1_FB0_Msk      (0x1UL << CAN_F12R1_FB0_Pos)                     /*!< 0x00000001 */
3382 #define CAN_F12R1_FB0          CAN_F12R1_FB0_Msk                               /*!<Filter bit 0 */
3383 #define CAN_F12R1_FB1_Pos      (1U)
3384 #define CAN_F12R1_FB1_Msk      (0x1UL << CAN_F12R1_FB1_Pos)                     /*!< 0x00000002 */
3385 #define CAN_F12R1_FB1          CAN_F12R1_FB1_Msk                               /*!<Filter bit 1 */
3386 #define CAN_F12R1_FB2_Pos      (2U)
3387 #define CAN_F12R1_FB2_Msk      (0x1UL << CAN_F12R1_FB2_Pos)                     /*!< 0x00000004 */
3388 #define CAN_F12R1_FB2          CAN_F12R1_FB2_Msk                               /*!<Filter bit 2 */
3389 #define CAN_F12R1_FB3_Pos      (3U)
3390 #define CAN_F12R1_FB3_Msk      (0x1UL << CAN_F12R1_FB3_Pos)                     /*!< 0x00000008 */
3391 #define CAN_F12R1_FB3          CAN_F12R1_FB3_Msk                               /*!<Filter bit 3 */
3392 #define CAN_F12R1_FB4_Pos      (4U)
3393 #define CAN_F12R1_FB4_Msk      (0x1UL << CAN_F12R1_FB4_Pos)                     /*!< 0x00000010 */
3394 #define CAN_F12R1_FB4          CAN_F12R1_FB4_Msk                               /*!<Filter bit 4 */
3395 #define CAN_F12R1_FB5_Pos      (5U)
3396 #define CAN_F12R1_FB5_Msk      (0x1UL << CAN_F12R1_FB5_Pos)                     /*!< 0x00000020 */
3397 #define CAN_F12R1_FB5          CAN_F12R1_FB5_Msk                               /*!<Filter bit 5 */
3398 #define CAN_F12R1_FB6_Pos      (6U)
3399 #define CAN_F12R1_FB6_Msk      (0x1UL << CAN_F12R1_FB6_Pos)                     /*!< 0x00000040 */
3400 #define CAN_F12R1_FB6          CAN_F12R1_FB6_Msk                               /*!<Filter bit 6 */
3401 #define CAN_F12R1_FB7_Pos      (7U)
3402 #define CAN_F12R1_FB7_Msk      (0x1UL << CAN_F12R1_FB7_Pos)                     /*!< 0x00000080 */
3403 #define CAN_F12R1_FB7          CAN_F12R1_FB7_Msk                               /*!<Filter bit 7 */
3404 #define CAN_F12R1_FB8_Pos      (8U)
3405 #define CAN_F12R1_FB8_Msk      (0x1UL << CAN_F12R1_FB8_Pos)                     /*!< 0x00000100 */
3406 #define CAN_F12R1_FB8          CAN_F12R1_FB8_Msk                               /*!<Filter bit 8 */
3407 #define CAN_F12R1_FB9_Pos      (9U)
3408 #define CAN_F12R1_FB9_Msk      (0x1UL << CAN_F12R1_FB9_Pos)                     /*!< 0x00000200 */
3409 #define CAN_F12R1_FB9          CAN_F12R1_FB9_Msk                               /*!<Filter bit 9 */
3410 #define CAN_F12R1_FB10_Pos     (10U)
3411 #define CAN_F12R1_FB10_Msk     (0x1UL << CAN_F12R1_FB10_Pos)                    /*!< 0x00000400 */
3412 #define CAN_F12R1_FB10         CAN_F12R1_FB10_Msk                              /*!<Filter bit 10 */
3413 #define CAN_F12R1_FB11_Pos     (11U)
3414 #define CAN_F12R1_FB11_Msk     (0x1UL << CAN_F12R1_FB11_Pos)                    /*!< 0x00000800 */
3415 #define CAN_F12R1_FB11         CAN_F12R1_FB11_Msk                              /*!<Filter bit 11 */
3416 #define CAN_F12R1_FB12_Pos     (12U)
3417 #define CAN_F12R1_FB12_Msk     (0x1UL << CAN_F12R1_FB12_Pos)                    /*!< 0x00001000 */
3418 #define CAN_F12R1_FB12         CAN_F12R1_FB12_Msk                              /*!<Filter bit 12 */
3419 #define CAN_F12R1_FB13_Pos     (13U)
3420 #define CAN_F12R1_FB13_Msk     (0x1UL << CAN_F12R1_FB13_Pos)                    /*!< 0x00002000 */
3421 #define CAN_F12R1_FB13         CAN_F12R1_FB13_Msk                              /*!<Filter bit 13 */
3422 #define CAN_F12R1_FB14_Pos     (14U)
3423 #define CAN_F12R1_FB14_Msk     (0x1UL << CAN_F12R1_FB14_Pos)                    /*!< 0x00004000 */
3424 #define CAN_F12R1_FB14         CAN_F12R1_FB14_Msk                              /*!<Filter bit 14 */
3425 #define CAN_F12R1_FB15_Pos     (15U)
3426 #define CAN_F12R1_FB15_Msk     (0x1UL << CAN_F12R1_FB15_Pos)                    /*!< 0x00008000 */
3427 #define CAN_F12R1_FB15         CAN_F12R1_FB15_Msk                              /*!<Filter bit 15 */
3428 #define CAN_F12R1_FB16_Pos     (16U)
3429 #define CAN_F12R1_FB16_Msk     (0x1UL << CAN_F12R1_FB16_Pos)                    /*!< 0x00010000 */
3430 #define CAN_F12R1_FB16         CAN_F12R1_FB16_Msk                              /*!<Filter bit 16 */
3431 #define CAN_F12R1_FB17_Pos     (17U)
3432 #define CAN_F12R1_FB17_Msk     (0x1UL << CAN_F12R1_FB17_Pos)                    /*!< 0x00020000 */
3433 #define CAN_F12R1_FB17         CAN_F12R1_FB17_Msk                              /*!<Filter bit 17 */
3434 #define CAN_F12R1_FB18_Pos     (18U)
3435 #define CAN_F12R1_FB18_Msk     (0x1UL << CAN_F12R1_FB18_Pos)                    /*!< 0x00040000 */
3436 #define CAN_F12R1_FB18         CAN_F12R1_FB18_Msk                              /*!<Filter bit 18 */
3437 #define CAN_F12R1_FB19_Pos     (19U)
3438 #define CAN_F12R1_FB19_Msk     (0x1UL << CAN_F12R1_FB19_Pos)                    /*!< 0x00080000 */
3439 #define CAN_F12R1_FB19         CAN_F12R1_FB19_Msk                              /*!<Filter bit 19 */
3440 #define CAN_F12R1_FB20_Pos     (20U)
3441 #define CAN_F12R1_FB20_Msk     (0x1UL << CAN_F12R1_FB20_Pos)                    /*!< 0x00100000 */
3442 #define CAN_F12R1_FB20         CAN_F12R1_FB20_Msk                              /*!<Filter bit 20 */
3443 #define CAN_F12R1_FB21_Pos     (21U)
3444 #define CAN_F12R1_FB21_Msk     (0x1UL << CAN_F12R1_FB21_Pos)                    /*!< 0x00200000 */
3445 #define CAN_F12R1_FB21         CAN_F12R1_FB21_Msk                              /*!<Filter bit 21 */
3446 #define CAN_F12R1_FB22_Pos     (22U)
3447 #define CAN_F12R1_FB22_Msk     (0x1UL << CAN_F12R1_FB22_Pos)                    /*!< 0x00400000 */
3448 #define CAN_F12R1_FB22         CAN_F12R1_FB22_Msk                              /*!<Filter bit 22 */
3449 #define CAN_F12R1_FB23_Pos     (23U)
3450 #define CAN_F12R1_FB23_Msk     (0x1UL << CAN_F12R1_FB23_Pos)                    /*!< 0x00800000 */
3451 #define CAN_F12R1_FB23         CAN_F12R1_FB23_Msk                              /*!<Filter bit 23 */
3452 #define CAN_F12R1_FB24_Pos     (24U)
3453 #define CAN_F12R1_FB24_Msk     (0x1UL << CAN_F12R1_FB24_Pos)                    /*!< 0x01000000 */
3454 #define CAN_F12R1_FB24         CAN_F12R1_FB24_Msk                              /*!<Filter bit 24 */
3455 #define CAN_F12R1_FB25_Pos     (25U)
3456 #define CAN_F12R1_FB25_Msk     (0x1UL << CAN_F12R1_FB25_Pos)                    /*!< 0x02000000 */
3457 #define CAN_F12R1_FB25         CAN_F12R1_FB25_Msk                              /*!<Filter bit 25 */
3458 #define CAN_F12R1_FB26_Pos     (26U)
3459 #define CAN_F12R1_FB26_Msk     (0x1UL << CAN_F12R1_FB26_Pos)                    /*!< 0x04000000 */
3460 #define CAN_F12R1_FB26         CAN_F12R1_FB26_Msk                              /*!<Filter bit 26 */
3461 #define CAN_F12R1_FB27_Pos     (27U)
3462 #define CAN_F12R1_FB27_Msk     (0x1UL << CAN_F12R1_FB27_Pos)                    /*!< 0x08000000 */
3463 #define CAN_F12R1_FB27         CAN_F12R1_FB27_Msk                              /*!<Filter bit 27 */
3464 #define CAN_F12R1_FB28_Pos     (28U)
3465 #define CAN_F12R1_FB28_Msk     (0x1UL << CAN_F12R1_FB28_Pos)                    /*!< 0x10000000 */
3466 #define CAN_F12R1_FB28         CAN_F12R1_FB28_Msk                              /*!<Filter bit 28 */
3467 #define CAN_F12R1_FB29_Pos     (29U)
3468 #define CAN_F12R1_FB29_Msk     (0x1UL << CAN_F12R1_FB29_Pos)                    /*!< 0x20000000 */
3469 #define CAN_F12R1_FB29         CAN_F12R1_FB29_Msk                              /*!<Filter bit 29 */
3470 #define CAN_F12R1_FB30_Pos     (30U)
3471 #define CAN_F12R1_FB30_Msk     (0x1UL << CAN_F12R1_FB30_Pos)                    /*!< 0x40000000 */
3472 #define CAN_F12R1_FB30         CAN_F12R1_FB30_Msk                              /*!<Filter bit 30 */
3473 #define CAN_F12R1_FB31_Pos     (31U)
3474 #define CAN_F12R1_FB31_Msk     (0x1UL << CAN_F12R1_FB31_Pos)                    /*!< 0x80000000 */
3475 #define CAN_F12R1_FB31         CAN_F12R1_FB31_Msk                              /*!<Filter bit 31 */
3476 
3477 /*******************  Bit definition for CAN_F13R1 register  ******************/
3478 #define CAN_F13R1_FB0_Pos      (0U)
3479 #define CAN_F13R1_FB0_Msk      (0x1UL << CAN_F13R1_FB0_Pos)                     /*!< 0x00000001 */
3480 #define CAN_F13R1_FB0          CAN_F13R1_FB0_Msk                               /*!<Filter bit 0 */
3481 #define CAN_F13R1_FB1_Pos      (1U)
3482 #define CAN_F13R1_FB1_Msk      (0x1UL << CAN_F13R1_FB1_Pos)                     /*!< 0x00000002 */
3483 #define CAN_F13R1_FB1          CAN_F13R1_FB1_Msk                               /*!<Filter bit 1 */
3484 #define CAN_F13R1_FB2_Pos      (2U)
3485 #define CAN_F13R1_FB2_Msk      (0x1UL << CAN_F13R1_FB2_Pos)                     /*!< 0x00000004 */
3486 #define CAN_F13R1_FB2          CAN_F13R1_FB2_Msk                               /*!<Filter bit 2 */
3487 #define CAN_F13R1_FB3_Pos      (3U)
3488 #define CAN_F13R1_FB3_Msk      (0x1UL << CAN_F13R1_FB3_Pos)                     /*!< 0x00000008 */
3489 #define CAN_F13R1_FB3          CAN_F13R1_FB3_Msk                               /*!<Filter bit 3 */
3490 #define CAN_F13R1_FB4_Pos      (4U)
3491 #define CAN_F13R1_FB4_Msk      (0x1UL << CAN_F13R1_FB4_Pos)                     /*!< 0x00000010 */
3492 #define CAN_F13R1_FB4          CAN_F13R1_FB4_Msk                               /*!<Filter bit 4 */
3493 #define CAN_F13R1_FB5_Pos      (5U)
3494 #define CAN_F13R1_FB5_Msk      (0x1UL << CAN_F13R1_FB5_Pos)                     /*!< 0x00000020 */
3495 #define CAN_F13R1_FB5          CAN_F13R1_FB5_Msk                               /*!<Filter bit 5 */
3496 #define CAN_F13R1_FB6_Pos      (6U)
3497 #define CAN_F13R1_FB6_Msk      (0x1UL << CAN_F13R1_FB6_Pos)                     /*!< 0x00000040 */
3498 #define CAN_F13R1_FB6          CAN_F13R1_FB6_Msk                               /*!<Filter bit 6 */
3499 #define CAN_F13R1_FB7_Pos      (7U)
3500 #define CAN_F13R1_FB7_Msk      (0x1UL << CAN_F13R1_FB7_Pos)                     /*!< 0x00000080 */
3501 #define CAN_F13R1_FB7          CAN_F13R1_FB7_Msk                               /*!<Filter bit 7 */
3502 #define CAN_F13R1_FB8_Pos      (8U)
3503 #define CAN_F13R1_FB8_Msk      (0x1UL << CAN_F13R1_FB8_Pos)                     /*!< 0x00000100 */
3504 #define CAN_F13R1_FB8          CAN_F13R1_FB8_Msk                               /*!<Filter bit 8 */
3505 #define CAN_F13R1_FB9_Pos      (9U)
3506 #define CAN_F13R1_FB9_Msk      (0x1UL << CAN_F13R1_FB9_Pos)                     /*!< 0x00000200 */
3507 #define CAN_F13R1_FB9          CAN_F13R1_FB9_Msk                               /*!<Filter bit 9 */
3508 #define CAN_F13R1_FB10_Pos     (10U)
3509 #define CAN_F13R1_FB10_Msk     (0x1UL << CAN_F13R1_FB10_Pos)                    /*!< 0x00000400 */
3510 #define CAN_F13R1_FB10         CAN_F13R1_FB10_Msk                              /*!<Filter bit 10 */
3511 #define CAN_F13R1_FB11_Pos     (11U)
3512 #define CAN_F13R1_FB11_Msk     (0x1UL << CAN_F13R1_FB11_Pos)                    /*!< 0x00000800 */
3513 #define CAN_F13R1_FB11         CAN_F13R1_FB11_Msk                              /*!<Filter bit 11 */
3514 #define CAN_F13R1_FB12_Pos     (12U)
3515 #define CAN_F13R1_FB12_Msk     (0x1UL << CAN_F13R1_FB12_Pos)                    /*!< 0x00001000 */
3516 #define CAN_F13R1_FB12         CAN_F13R1_FB12_Msk                              /*!<Filter bit 12 */
3517 #define CAN_F13R1_FB13_Pos     (13U)
3518 #define CAN_F13R1_FB13_Msk     (0x1UL << CAN_F13R1_FB13_Pos)                    /*!< 0x00002000 */
3519 #define CAN_F13R1_FB13         CAN_F13R1_FB13_Msk                              /*!<Filter bit 13 */
3520 #define CAN_F13R1_FB14_Pos     (14U)
3521 #define CAN_F13R1_FB14_Msk     (0x1UL << CAN_F13R1_FB14_Pos)                    /*!< 0x00004000 */
3522 #define CAN_F13R1_FB14         CAN_F13R1_FB14_Msk                              /*!<Filter bit 14 */
3523 #define CAN_F13R1_FB15_Pos     (15U)
3524 #define CAN_F13R1_FB15_Msk     (0x1UL << CAN_F13R1_FB15_Pos)                    /*!< 0x00008000 */
3525 #define CAN_F13R1_FB15         CAN_F13R1_FB15_Msk                              /*!<Filter bit 15 */
3526 #define CAN_F13R1_FB16_Pos     (16U)
3527 #define CAN_F13R1_FB16_Msk     (0x1UL << CAN_F13R1_FB16_Pos)                    /*!< 0x00010000 */
3528 #define CAN_F13R1_FB16         CAN_F13R1_FB16_Msk                              /*!<Filter bit 16 */
3529 #define CAN_F13R1_FB17_Pos     (17U)
3530 #define CAN_F13R1_FB17_Msk     (0x1UL << CAN_F13R1_FB17_Pos)                    /*!< 0x00020000 */
3531 #define CAN_F13R1_FB17         CAN_F13R1_FB17_Msk                              /*!<Filter bit 17 */
3532 #define CAN_F13R1_FB18_Pos     (18U)
3533 #define CAN_F13R1_FB18_Msk     (0x1UL << CAN_F13R1_FB18_Pos)                    /*!< 0x00040000 */
3534 #define CAN_F13R1_FB18         CAN_F13R1_FB18_Msk                              /*!<Filter bit 18 */
3535 #define CAN_F13R1_FB19_Pos     (19U)
3536 #define CAN_F13R1_FB19_Msk     (0x1UL << CAN_F13R1_FB19_Pos)                    /*!< 0x00080000 */
3537 #define CAN_F13R1_FB19         CAN_F13R1_FB19_Msk                              /*!<Filter bit 19 */
3538 #define CAN_F13R1_FB20_Pos     (20U)
3539 #define CAN_F13R1_FB20_Msk     (0x1UL << CAN_F13R1_FB20_Pos)                    /*!< 0x00100000 */
3540 #define CAN_F13R1_FB20         CAN_F13R1_FB20_Msk                              /*!<Filter bit 20 */
3541 #define CAN_F13R1_FB21_Pos     (21U)
3542 #define CAN_F13R1_FB21_Msk     (0x1UL << CAN_F13R1_FB21_Pos)                    /*!< 0x00200000 */
3543 #define CAN_F13R1_FB21         CAN_F13R1_FB21_Msk                              /*!<Filter bit 21 */
3544 #define CAN_F13R1_FB22_Pos     (22U)
3545 #define CAN_F13R1_FB22_Msk     (0x1UL << CAN_F13R1_FB22_Pos)                    /*!< 0x00400000 */
3546 #define CAN_F13R1_FB22         CAN_F13R1_FB22_Msk                              /*!<Filter bit 22 */
3547 #define CAN_F13R1_FB23_Pos     (23U)
3548 #define CAN_F13R1_FB23_Msk     (0x1UL << CAN_F13R1_FB23_Pos)                    /*!< 0x00800000 */
3549 #define CAN_F13R1_FB23         CAN_F13R1_FB23_Msk                              /*!<Filter bit 23 */
3550 #define CAN_F13R1_FB24_Pos     (24U)
3551 #define CAN_F13R1_FB24_Msk     (0x1UL << CAN_F13R1_FB24_Pos)                    /*!< 0x01000000 */
3552 #define CAN_F13R1_FB24         CAN_F13R1_FB24_Msk                              /*!<Filter bit 24 */
3553 #define CAN_F13R1_FB25_Pos     (25U)
3554 #define CAN_F13R1_FB25_Msk     (0x1UL << CAN_F13R1_FB25_Pos)                    /*!< 0x02000000 */
3555 #define CAN_F13R1_FB25         CAN_F13R1_FB25_Msk                              /*!<Filter bit 25 */
3556 #define CAN_F13R1_FB26_Pos     (26U)
3557 #define CAN_F13R1_FB26_Msk     (0x1UL << CAN_F13R1_FB26_Pos)                    /*!< 0x04000000 */
3558 #define CAN_F13R1_FB26         CAN_F13R1_FB26_Msk                              /*!<Filter bit 26 */
3559 #define CAN_F13R1_FB27_Pos     (27U)
3560 #define CAN_F13R1_FB27_Msk     (0x1UL << CAN_F13R1_FB27_Pos)                    /*!< 0x08000000 */
3561 #define CAN_F13R1_FB27         CAN_F13R1_FB27_Msk                              /*!<Filter bit 27 */
3562 #define CAN_F13R1_FB28_Pos     (28U)
3563 #define CAN_F13R1_FB28_Msk     (0x1UL << CAN_F13R1_FB28_Pos)                    /*!< 0x10000000 */
3564 #define CAN_F13R1_FB28         CAN_F13R1_FB28_Msk                              /*!<Filter bit 28 */
3565 #define CAN_F13R1_FB29_Pos     (29U)
3566 #define CAN_F13R1_FB29_Msk     (0x1UL << CAN_F13R1_FB29_Pos)                    /*!< 0x20000000 */
3567 #define CAN_F13R1_FB29         CAN_F13R1_FB29_Msk                              /*!<Filter bit 29 */
3568 #define CAN_F13R1_FB30_Pos     (30U)
3569 #define CAN_F13R1_FB30_Msk     (0x1UL << CAN_F13R1_FB30_Pos)                    /*!< 0x40000000 */
3570 #define CAN_F13R1_FB30         CAN_F13R1_FB30_Msk                              /*!<Filter bit 30 */
3571 #define CAN_F13R1_FB31_Pos     (31U)
3572 #define CAN_F13R1_FB31_Msk     (0x1UL << CAN_F13R1_FB31_Pos)                    /*!< 0x80000000 */
3573 #define CAN_F13R1_FB31         CAN_F13R1_FB31_Msk                              /*!<Filter bit 31 */
3574 
3575 /*******************  Bit definition for CAN_F0R2 register  *******************/
3576 #define CAN_F0R2_FB0_Pos       (0U)
3577 #define CAN_F0R2_FB0_Msk       (0x1UL << CAN_F0R2_FB0_Pos)                      /*!< 0x00000001 */
3578 #define CAN_F0R2_FB0           CAN_F0R2_FB0_Msk                                /*!<Filter bit 0 */
3579 #define CAN_F0R2_FB1_Pos       (1U)
3580 #define CAN_F0R2_FB1_Msk       (0x1UL << CAN_F0R2_FB1_Pos)                      /*!< 0x00000002 */
3581 #define CAN_F0R2_FB1           CAN_F0R2_FB1_Msk                                /*!<Filter bit 1 */
3582 #define CAN_F0R2_FB2_Pos       (2U)
3583 #define CAN_F0R2_FB2_Msk       (0x1UL << CAN_F0R2_FB2_Pos)                      /*!< 0x00000004 */
3584 #define CAN_F0R2_FB2           CAN_F0R2_FB2_Msk                                /*!<Filter bit 2 */
3585 #define CAN_F0R2_FB3_Pos       (3U)
3586 #define CAN_F0R2_FB3_Msk       (0x1UL << CAN_F0R2_FB3_Pos)                      /*!< 0x00000008 */
3587 #define CAN_F0R2_FB3           CAN_F0R2_FB3_Msk                                /*!<Filter bit 3 */
3588 #define CAN_F0R2_FB4_Pos       (4U)
3589 #define CAN_F0R2_FB4_Msk       (0x1UL << CAN_F0R2_FB4_Pos)                      /*!< 0x00000010 */
3590 #define CAN_F0R2_FB4           CAN_F0R2_FB4_Msk                                /*!<Filter bit 4 */
3591 #define CAN_F0R2_FB5_Pos       (5U)
3592 #define CAN_F0R2_FB5_Msk       (0x1UL << CAN_F0R2_FB5_Pos)                      /*!< 0x00000020 */
3593 #define CAN_F0R2_FB5           CAN_F0R2_FB5_Msk                                /*!<Filter bit 5 */
3594 #define CAN_F0R2_FB6_Pos       (6U)
3595 #define CAN_F0R2_FB6_Msk       (0x1UL << CAN_F0R2_FB6_Pos)                      /*!< 0x00000040 */
3596 #define CAN_F0R2_FB6           CAN_F0R2_FB6_Msk                                /*!<Filter bit 6 */
3597 #define CAN_F0R2_FB7_Pos       (7U)
3598 #define CAN_F0R2_FB7_Msk       (0x1UL << CAN_F0R2_FB7_Pos)                      /*!< 0x00000080 */
3599 #define CAN_F0R2_FB7           CAN_F0R2_FB7_Msk                                /*!<Filter bit 7 */
3600 #define CAN_F0R2_FB8_Pos       (8U)
3601 #define CAN_F0R2_FB8_Msk       (0x1UL << CAN_F0R2_FB8_Pos)                      /*!< 0x00000100 */
3602 #define CAN_F0R2_FB8           CAN_F0R2_FB8_Msk                                /*!<Filter bit 8 */
3603 #define CAN_F0R2_FB9_Pos       (9U)
3604 #define CAN_F0R2_FB9_Msk       (0x1UL << CAN_F0R2_FB9_Pos)                      /*!< 0x00000200 */
3605 #define CAN_F0R2_FB9           CAN_F0R2_FB9_Msk                                /*!<Filter bit 9 */
3606 #define CAN_F0R2_FB10_Pos      (10U)
3607 #define CAN_F0R2_FB10_Msk      (0x1UL << CAN_F0R2_FB10_Pos)                     /*!< 0x00000400 */
3608 #define CAN_F0R2_FB10          CAN_F0R2_FB10_Msk                               /*!<Filter bit 10 */
3609 #define CAN_F0R2_FB11_Pos      (11U)
3610 #define CAN_F0R2_FB11_Msk      (0x1UL << CAN_F0R2_FB11_Pos)                     /*!< 0x00000800 */
3611 #define CAN_F0R2_FB11          CAN_F0R2_FB11_Msk                               /*!<Filter bit 11 */
3612 #define CAN_F0R2_FB12_Pos      (12U)
3613 #define CAN_F0R2_FB12_Msk      (0x1UL << CAN_F0R2_FB12_Pos)                     /*!< 0x00001000 */
3614 #define CAN_F0R2_FB12          CAN_F0R2_FB12_Msk                               /*!<Filter bit 12 */
3615 #define CAN_F0R2_FB13_Pos      (13U)
3616 #define CAN_F0R2_FB13_Msk      (0x1UL << CAN_F0R2_FB13_Pos)                     /*!< 0x00002000 */
3617 #define CAN_F0R2_FB13          CAN_F0R2_FB13_Msk                               /*!<Filter bit 13 */
3618 #define CAN_F0R2_FB14_Pos      (14U)
3619 #define CAN_F0R2_FB14_Msk      (0x1UL << CAN_F0R2_FB14_Pos)                     /*!< 0x00004000 */
3620 #define CAN_F0R2_FB14          CAN_F0R2_FB14_Msk                               /*!<Filter bit 14 */
3621 #define CAN_F0R2_FB15_Pos      (15U)
3622 #define CAN_F0R2_FB15_Msk      (0x1UL << CAN_F0R2_FB15_Pos)                     /*!< 0x00008000 */
3623 #define CAN_F0R2_FB15          CAN_F0R2_FB15_Msk                               /*!<Filter bit 15 */
3624 #define CAN_F0R2_FB16_Pos      (16U)
3625 #define CAN_F0R2_FB16_Msk      (0x1UL << CAN_F0R2_FB16_Pos)                     /*!< 0x00010000 */
3626 #define CAN_F0R2_FB16          CAN_F0R2_FB16_Msk                               /*!<Filter bit 16 */
3627 #define CAN_F0R2_FB17_Pos      (17U)
3628 #define CAN_F0R2_FB17_Msk      (0x1UL << CAN_F0R2_FB17_Pos)                     /*!< 0x00020000 */
3629 #define CAN_F0R2_FB17          CAN_F0R2_FB17_Msk                               /*!<Filter bit 17 */
3630 #define CAN_F0R2_FB18_Pos      (18U)
3631 #define CAN_F0R2_FB18_Msk      (0x1UL << CAN_F0R2_FB18_Pos)                     /*!< 0x00040000 */
3632 #define CAN_F0R2_FB18          CAN_F0R2_FB18_Msk                               /*!<Filter bit 18 */
3633 #define CAN_F0R2_FB19_Pos      (19U)
3634 #define CAN_F0R2_FB19_Msk      (0x1UL << CAN_F0R2_FB19_Pos)                     /*!< 0x00080000 */
3635 #define CAN_F0R2_FB19          CAN_F0R2_FB19_Msk                               /*!<Filter bit 19 */
3636 #define CAN_F0R2_FB20_Pos      (20U)
3637 #define CAN_F0R2_FB20_Msk      (0x1UL << CAN_F0R2_FB20_Pos)                     /*!< 0x00100000 */
3638 #define CAN_F0R2_FB20          CAN_F0R2_FB20_Msk                               /*!<Filter bit 20 */
3639 #define CAN_F0R2_FB21_Pos      (21U)
3640 #define CAN_F0R2_FB21_Msk      (0x1UL << CAN_F0R2_FB21_Pos)                     /*!< 0x00200000 */
3641 #define CAN_F0R2_FB21          CAN_F0R2_FB21_Msk                               /*!<Filter bit 21 */
3642 #define CAN_F0R2_FB22_Pos      (22U)
3643 #define CAN_F0R2_FB22_Msk      (0x1UL << CAN_F0R2_FB22_Pos)                     /*!< 0x00400000 */
3644 #define CAN_F0R2_FB22          CAN_F0R2_FB22_Msk                               /*!<Filter bit 22 */
3645 #define CAN_F0R2_FB23_Pos      (23U)
3646 #define CAN_F0R2_FB23_Msk      (0x1UL << CAN_F0R2_FB23_Pos)                     /*!< 0x00800000 */
3647 #define CAN_F0R2_FB23          CAN_F0R2_FB23_Msk                               /*!<Filter bit 23 */
3648 #define CAN_F0R2_FB24_Pos      (24U)
3649 #define CAN_F0R2_FB24_Msk      (0x1UL << CAN_F0R2_FB24_Pos)                     /*!< 0x01000000 */
3650 #define CAN_F0R2_FB24          CAN_F0R2_FB24_Msk                               /*!<Filter bit 24 */
3651 #define CAN_F0R2_FB25_Pos      (25U)
3652 #define CAN_F0R2_FB25_Msk      (0x1UL << CAN_F0R2_FB25_Pos)                     /*!< 0x02000000 */
3653 #define CAN_F0R2_FB25          CAN_F0R2_FB25_Msk                               /*!<Filter bit 25 */
3654 #define CAN_F0R2_FB26_Pos      (26U)
3655 #define CAN_F0R2_FB26_Msk      (0x1UL << CAN_F0R2_FB26_Pos)                     /*!< 0x04000000 */
3656 #define CAN_F0R2_FB26          CAN_F0R2_FB26_Msk                               /*!<Filter bit 26 */
3657 #define CAN_F0R2_FB27_Pos      (27U)
3658 #define CAN_F0R2_FB27_Msk      (0x1UL << CAN_F0R2_FB27_Pos)                     /*!< 0x08000000 */
3659 #define CAN_F0R2_FB27          CAN_F0R2_FB27_Msk                               /*!<Filter bit 27 */
3660 #define CAN_F0R2_FB28_Pos      (28U)
3661 #define CAN_F0R2_FB28_Msk      (0x1UL << CAN_F0R2_FB28_Pos)                     /*!< 0x10000000 */
3662 #define CAN_F0R2_FB28          CAN_F0R2_FB28_Msk                               /*!<Filter bit 28 */
3663 #define CAN_F0R2_FB29_Pos      (29U)
3664 #define CAN_F0R2_FB29_Msk      (0x1UL << CAN_F0R2_FB29_Pos)                     /*!< 0x20000000 */
3665 #define CAN_F0R2_FB29          CAN_F0R2_FB29_Msk                               /*!<Filter bit 29 */
3666 #define CAN_F0R2_FB30_Pos      (30U)
3667 #define CAN_F0R2_FB30_Msk      (0x1UL << CAN_F0R2_FB30_Pos)                     /*!< 0x40000000 */
3668 #define CAN_F0R2_FB30          CAN_F0R2_FB30_Msk                               /*!<Filter bit 30 */
3669 #define CAN_F0R2_FB31_Pos      (31U)
3670 #define CAN_F0R2_FB31_Msk      (0x1UL << CAN_F0R2_FB31_Pos)                     /*!< 0x80000000 */
3671 #define CAN_F0R2_FB31          CAN_F0R2_FB31_Msk                               /*!<Filter bit 31 */
3672 
3673 /*******************  Bit definition for CAN_F1R2 register  *******************/
3674 #define CAN_F1R2_FB0_Pos       (0U)
3675 #define CAN_F1R2_FB0_Msk       (0x1UL << CAN_F1R2_FB0_Pos)                      /*!< 0x00000001 */
3676 #define CAN_F1R2_FB0           CAN_F1R2_FB0_Msk                                /*!<Filter bit 0 */
3677 #define CAN_F1R2_FB1_Pos       (1U)
3678 #define CAN_F1R2_FB1_Msk       (0x1UL << CAN_F1R2_FB1_Pos)                      /*!< 0x00000002 */
3679 #define CAN_F1R2_FB1           CAN_F1R2_FB1_Msk                                /*!<Filter bit 1 */
3680 #define CAN_F1R2_FB2_Pos       (2U)
3681 #define CAN_F1R2_FB2_Msk       (0x1UL << CAN_F1R2_FB2_Pos)                      /*!< 0x00000004 */
3682 #define CAN_F1R2_FB2           CAN_F1R2_FB2_Msk                                /*!<Filter bit 2 */
3683 #define CAN_F1R2_FB3_Pos       (3U)
3684 #define CAN_F1R2_FB3_Msk       (0x1UL << CAN_F1R2_FB3_Pos)                      /*!< 0x00000008 */
3685 #define CAN_F1R2_FB3           CAN_F1R2_FB3_Msk                                /*!<Filter bit 3 */
3686 #define CAN_F1R2_FB4_Pos       (4U)
3687 #define CAN_F1R2_FB4_Msk       (0x1UL << CAN_F1R2_FB4_Pos)                      /*!< 0x00000010 */
3688 #define CAN_F1R2_FB4           CAN_F1R2_FB4_Msk                                /*!<Filter bit 4 */
3689 #define CAN_F1R2_FB5_Pos       (5U)
3690 #define CAN_F1R2_FB5_Msk       (0x1UL << CAN_F1R2_FB5_Pos)                      /*!< 0x00000020 */
3691 #define CAN_F1R2_FB5           CAN_F1R2_FB5_Msk                                /*!<Filter bit 5 */
3692 #define CAN_F1R2_FB6_Pos       (6U)
3693 #define CAN_F1R2_FB6_Msk       (0x1UL << CAN_F1R2_FB6_Pos)                      /*!< 0x00000040 */
3694 #define CAN_F1R2_FB6           CAN_F1R2_FB6_Msk                                /*!<Filter bit 6 */
3695 #define CAN_F1R2_FB7_Pos       (7U)
3696 #define CAN_F1R2_FB7_Msk       (0x1UL << CAN_F1R2_FB7_Pos)                      /*!< 0x00000080 */
3697 #define CAN_F1R2_FB7           CAN_F1R2_FB7_Msk                                /*!<Filter bit 7 */
3698 #define CAN_F1R2_FB8_Pos       (8U)
3699 #define CAN_F1R2_FB8_Msk       (0x1UL << CAN_F1R2_FB8_Pos)                      /*!< 0x00000100 */
3700 #define CAN_F1R2_FB8           CAN_F1R2_FB8_Msk                                /*!<Filter bit 8 */
3701 #define CAN_F1R2_FB9_Pos       (9U)
3702 #define CAN_F1R2_FB9_Msk       (0x1UL << CAN_F1R2_FB9_Pos)                      /*!< 0x00000200 */
3703 #define CAN_F1R2_FB9           CAN_F1R2_FB9_Msk                                /*!<Filter bit 9 */
3704 #define CAN_F1R2_FB10_Pos      (10U)
3705 #define CAN_F1R2_FB10_Msk      (0x1UL << CAN_F1R2_FB10_Pos)                     /*!< 0x00000400 */
3706 #define CAN_F1R2_FB10          CAN_F1R2_FB10_Msk                               /*!<Filter bit 10 */
3707 #define CAN_F1R2_FB11_Pos      (11U)
3708 #define CAN_F1R2_FB11_Msk      (0x1UL << CAN_F1R2_FB11_Pos)                     /*!< 0x00000800 */
3709 #define CAN_F1R2_FB11          CAN_F1R2_FB11_Msk                               /*!<Filter bit 11 */
3710 #define CAN_F1R2_FB12_Pos      (12U)
3711 #define CAN_F1R2_FB12_Msk      (0x1UL << CAN_F1R2_FB12_Pos)                     /*!< 0x00001000 */
3712 #define CAN_F1R2_FB12          CAN_F1R2_FB12_Msk                               /*!<Filter bit 12 */
3713 #define CAN_F1R2_FB13_Pos      (13U)
3714 #define CAN_F1R2_FB13_Msk      (0x1UL << CAN_F1R2_FB13_Pos)                     /*!< 0x00002000 */
3715 #define CAN_F1R2_FB13          CAN_F1R2_FB13_Msk                               /*!<Filter bit 13 */
3716 #define CAN_F1R2_FB14_Pos      (14U)
3717 #define CAN_F1R2_FB14_Msk      (0x1UL << CAN_F1R2_FB14_Pos)                     /*!< 0x00004000 */
3718 #define CAN_F1R2_FB14          CAN_F1R2_FB14_Msk                               /*!<Filter bit 14 */
3719 #define CAN_F1R2_FB15_Pos      (15U)
3720 #define CAN_F1R2_FB15_Msk      (0x1UL << CAN_F1R2_FB15_Pos)                     /*!< 0x00008000 */
3721 #define CAN_F1R2_FB15          CAN_F1R2_FB15_Msk                               /*!<Filter bit 15 */
3722 #define CAN_F1R2_FB16_Pos      (16U)
3723 #define CAN_F1R2_FB16_Msk      (0x1UL << CAN_F1R2_FB16_Pos)                     /*!< 0x00010000 */
3724 #define CAN_F1R2_FB16          CAN_F1R2_FB16_Msk                               /*!<Filter bit 16 */
3725 #define CAN_F1R2_FB17_Pos      (17U)
3726 #define CAN_F1R2_FB17_Msk      (0x1UL << CAN_F1R2_FB17_Pos)                     /*!< 0x00020000 */
3727 #define CAN_F1R2_FB17          CAN_F1R2_FB17_Msk                               /*!<Filter bit 17 */
3728 #define CAN_F1R2_FB18_Pos      (18U)
3729 #define CAN_F1R2_FB18_Msk      (0x1UL << CAN_F1R2_FB18_Pos)                     /*!< 0x00040000 */
3730 #define CAN_F1R2_FB18          CAN_F1R2_FB18_Msk                               /*!<Filter bit 18 */
3731 #define CAN_F1R2_FB19_Pos      (19U)
3732 #define CAN_F1R2_FB19_Msk      (0x1UL << CAN_F1R2_FB19_Pos)                     /*!< 0x00080000 */
3733 #define CAN_F1R2_FB19          CAN_F1R2_FB19_Msk                               /*!<Filter bit 19 */
3734 #define CAN_F1R2_FB20_Pos      (20U)
3735 #define CAN_F1R2_FB20_Msk      (0x1UL << CAN_F1R2_FB20_Pos)                     /*!< 0x00100000 */
3736 #define CAN_F1R2_FB20          CAN_F1R2_FB20_Msk                               /*!<Filter bit 20 */
3737 #define CAN_F1R2_FB21_Pos      (21U)
3738 #define CAN_F1R2_FB21_Msk      (0x1UL << CAN_F1R2_FB21_Pos)                     /*!< 0x00200000 */
3739 #define CAN_F1R2_FB21          CAN_F1R2_FB21_Msk                               /*!<Filter bit 21 */
3740 #define CAN_F1R2_FB22_Pos      (22U)
3741 #define CAN_F1R2_FB22_Msk      (0x1UL << CAN_F1R2_FB22_Pos)                     /*!< 0x00400000 */
3742 #define CAN_F1R2_FB22          CAN_F1R2_FB22_Msk                               /*!<Filter bit 22 */
3743 #define CAN_F1R2_FB23_Pos      (23U)
3744 #define CAN_F1R2_FB23_Msk      (0x1UL << CAN_F1R2_FB23_Pos)                     /*!< 0x00800000 */
3745 #define CAN_F1R2_FB23          CAN_F1R2_FB23_Msk                               /*!<Filter bit 23 */
3746 #define CAN_F1R2_FB24_Pos      (24U)
3747 #define CAN_F1R2_FB24_Msk      (0x1UL << CAN_F1R2_FB24_Pos)                     /*!< 0x01000000 */
3748 #define CAN_F1R2_FB24          CAN_F1R2_FB24_Msk                               /*!<Filter bit 24 */
3749 #define CAN_F1R2_FB25_Pos      (25U)
3750 #define CAN_F1R2_FB25_Msk      (0x1UL << CAN_F1R2_FB25_Pos)                     /*!< 0x02000000 */
3751 #define CAN_F1R2_FB25          CAN_F1R2_FB25_Msk                               /*!<Filter bit 25 */
3752 #define CAN_F1R2_FB26_Pos      (26U)
3753 #define CAN_F1R2_FB26_Msk      (0x1UL << CAN_F1R2_FB26_Pos)                     /*!< 0x04000000 */
3754 #define CAN_F1R2_FB26          CAN_F1R2_FB26_Msk                               /*!<Filter bit 26 */
3755 #define CAN_F1R2_FB27_Pos      (27U)
3756 #define CAN_F1R2_FB27_Msk      (0x1UL << CAN_F1R2_FB27_Pos)                     /*!< 0x08000000 */
3757 #define CAN_F1R2_FB27          CAN_F1R2_FB27_Msk                               /*!<Filter bit 27 */
3758 #define CAN_F1R2_FB28_Pos      (28U)
3759 #define CAN_F1R2_FB28_Msk      (0x1UL << CAN_F1R2_FB28_Pos)                     /*!< 0x10000000 */
3760 #define CAN_F1R2_FB28          CAN_F1R2_FB28_Msk                               /*!<Filter bit 28 */
3761 #define CAN_F1R2_FB29_Pos      (29U)
3762 #define CAN_F1R2_FB29_Msk      (0x1UL << CAN_F1R2_FB29_Pos)                     /*!< 0x20000000 */
3763 #define CAN_F1R2_FB29          CAN_F1R2_FB29_Msk                               /*!<Filter bit 29 */
3764 #define CAN_F1R2_FB30_Pos      (30U)
3765 #define CAN_F1R2_FB30_Msk      (0x1UL << CAN_F1R2_FB30_Pos)                     /*!< 0x40000000 */
3766 #define CAN_F1R2_FB30          CAN_F1R2_FB30_Msk                               /*!<Filter bit 30 */
3767 #define CAN_F1R2_FB31_Pos      (31U)
3768 #define CAN_F1R2_FB31_Msk      (0x1UL << CAN_F1R2_FB31_Pos)                     /*!< 0x80000000 */
3769 #define CAN_F1R2_FB31          CAN_F1R2_FB31_Msk                               /*!<Filter bit 31 */
3770 
3771 /*******************  Bit definition for CAN_F2R2 register  *******************/
3772 #define CAN_F2R2_FB0_Pos       (0U)
3773 #define CAN_F2R2_FB0_Msk       (0x1UL << CAN_F2R2_FB0_Pos)                      /*!< 0x00000001 */
3774 #define CAN_F2R2_FB0           CAN_F2R2_FB0_Msk                                /*!<Filter bit 0 */
3775 #define CAN_F2R2_FB1_Pos       (1U)
3776 #define CAN_F2R2_FB1_Msk       (0x1UL << CAN_F2R2_FB1_Pos)                      /*!< 0x00000002 */
3777 #define CAN_F2R2_FB1           CAN_F2R2_FB1_Msk                                /*!<Filter bit 1 */
3778 #define CAN_F2R2_FB2_Pos       (2U)
3779 #define CAN_F2R2_FB2_Msk       (0x1UL << CAN_F2R2_FB2_Pos)                      /*!< 0x00000004 */
3780 #define CAN_F2R2_FB2           CAN_F2R2_FB2_Msk                                /*!<Filter bit 2 */
3781 #define CAN_F2R2_FB3_Pos       (3U)
3782 #define CAN_F2R2_FB3_Msk       (0x1UL << CAN_F2R2_FB3_Pos)                      /*!< 0x00000008 */
3783 #define CAN_F2R2_FB3           CAN_F2R2_FB3_Msk                                /*!<Filter bit 3 */
3784 #define CAN_F2R2_FB4_Pos       (4U)
3785 #define CAN_F2R2_FB4_Msk       (0x1UL << CAN_F2R2_FB4_Pos)                      /*!< 0x00000010 */
3786 #define CAN_F2R2_FB4           CAN_F2R2_FB4_Msk                                /*!<Filter bit 4 */
3787 #define CAN_F2R2_FB5_Pos       (5U)
3788 #define CAN_F2R2_FB5_Msk       (0x1UL << CAN_F2R2_FB5_Pos)                      /*!< 0x00000020 */
3789 #define CAN_F2R2_FB5           CAN_F2R2_FB5_Msk                                /*!<Filter bit 5 */
3790 #define CAN_F2R2_FB6_Pos       (6U)
3791 #define CAN_F2R2_FB6_Msk       (0x1UL << CAN_F2R2_FB6_Pos)                      /*!< 0x00000040 */
3792 #define CAN_F2R2_FB6           CAN_F2R2_FB6_Msk                                /*!<Filter bit 6 */
3793 #define CAN_F2R2_FB7_Pos       (7U)
3794 #define CAN_F2R2_FB7_Msk       (0x1UL << CAN_F2R2_FB7_Pos)                      /*!< 0x00000080 */
3795 #define CAN_F2R2_FB7           CAN_F2R2_FB7_Msk                                /*!<Filter bit 7 */
3796 #define CAN_F2R2_FB8_Pos       (8U)
3797 #define CAN_F2R2_FB8_Msk       (0x1UL << CAN_F2R2_FB8_Pos)                      /*!< 0x00000100 */
3798 #define CAN_F2R2_FB8           CAN_F2R2_FB8_Msk                                /*!<Filter bit 8 */
3799 #define CAN_F2R2_FB9_Pos       (9U)
3800 #define CAN_F2R2_FB9_Msk       (0x1UL << CAN_F2R2_FB9_Pos)                      /*!< 0x00000200 */
3801 #define CAN_F2R2_FB9           CAN_F2R2_FB9_Msk                                /*!<Filter bit 9 */
3802 #define CAN_F2R2_FB10_Pos      (10U)
3803 #define CAN_F2R2_FB10_Msk      (0x1UL << CAN_F2R2_FB10_Pos)                     /*!< 0x00000400 */
3804 #define CAN_F2R2_FB10          CAN_F2R2_FB10_Msk                               /*!<Filter bit 10 */
3805 #define CAN_F2R2_FB11_Pos      (11U)
3806 #define CAN_F2R2_FB11_Msk      (0x1UL << CAN_F2R2_FB11_Pos)                     /*!< 0x00000800 */
3807 #define CAN_F2R2_FB11          CAN_F2R2_FB11_Msk                               /*!<Filter bit 11 */
3808 #define CAN_F2R2_FB12_Pos      (12U)
3809 #define CAN_F2R2_FB12_Msk      (0x1UL << CAN_F2R2_FB12_Pos)                     /*!< 0x00001000 */
3810 #define CAN_F2R2_FB12          CAN_F2R2_FB12_Msk                               /*!<Filter bit 12 */
3811 #define CAN_F2R2_FB13_Pos      (13U)
3812 #define CAN_F2R2_FB13_Msk      (0x1UL << CAN_F2R2_FB13_Pos)                     /*!< 0x00002000 */
3813 #define CAN_F2R2_FB13          CAN_F2R2_FB13_Msk                               /*!<Filter bit 13 */
3814 #define CAN_F2R2_FB14_Pos      (14U)
3815 #define CAN_F2R2_FB14_Msk      (0x1UL << CAN_F2R2_FB14_Pos)                     /*!< 0x00004000 */
3816 #define CAN_F2R2_FB14          CAN_F2R2_FB14_Msk                               /*!<Filter bit 14 */
3817 #define CAN_F2R2_FB15_Pos      (15U)
3818 #define CAN_F2R2_FB15_Msk      (0x1UL << CAN_F2R2_FB15_Pos)                     /*!< 0x00008000 */
3819 #define CAN_F2R2_FB15          CAN_F2R2_FB15_Msk                               /*!<Filter bit 15 */
3820 #define CAN_F2R2_FB16_Pos      (16U)
3821 #define CAN_F2R2_FB16_Msk      (0x1UL << CAN_F2R2_FB16_Pos)                     /*!< 0x00010000 */
3822 #define CAN_F2R2_FB16          CAN_F2R2_FB16_Msk                               /*!<Filter bit 16 */
3823 #define CAN_F2R2_FB17_Pos      (17U)
3824 #define CAN_F2R2_FB17_Msk      (0x1UL << CAN_F2R2_FB17_Pos)                     /*!< 0x00020000 */
3825 #define CAN_F2R2_FB17          CAN_F2R2_FB17_Msk                               /*!<Filter bit 17 */
3826 #define CAN_F2R2_FB18_Pos      (18U)
3827 #define CAN_F2R2_FB18_Msk      (0x1UL << CAN_F2R2_FB18_Pos)                     /*!< 0x00040000 */
3828 #define CAN_F2R2_FB18          CAN_F2R2_FB18_Msk                               /*!<Filter bit 18 */
3829 #define CAN_F2R2_FB19_Pos      (19U)
3830 #define CAN_F2R2_FB19_Msk      (0x1UL << CAN_F2R2_FB19_Pos)                     /*!< 0x00080000 */
3831 #define CAN_F2R2_FB19          CAN_F2R2_FB19_Msk                               /*!<Filter bit 19 */
3832 #define CAN_F2R2_FB20_Pos      (20U)
3833 #define CAN_F2R2_FB20_Msk      (0x1UL << CAN_F2R2_FB20_Pos)                     /*!< 0x00100000 */
3834 #define CAN_F2R2_FB20          CAN_F2R2_FB20_Msk                               /*!<Filter bit 20 */
3835 #define CAN_F2R2_FB21_Pos      (21U)
3836 #define CAN_F2R2_FB21_Msk      (0x1UL << CAN_F2R2_FB21_Pos)                     /*!< 0x00200000 */
3837 #define CAN_F2R2_FB21          CAN_F2R2_FB21_Msk                               /*!<Filter bit 21 */
3838 #define CAN_F2R2_FB22_Pos      (22U)
3839 #define CAN_F2R2_FB22_Msk      (0x1UL << CAN_F2R2_FB22_Pos)                     /*!< 0x00400000 */
3840 #define CAN_F2R2_FB22          CAN_F2R2_FB22_Msk                               /*!<Filter bit 22 */
3841 #define CAN_F2R2_FB23_Pos      (23U)
3842 #define CAN_F2R2_FB23_Msk      (0x1UL << CAN_F2R2_FB23_Pos)                     /*!< 0x00800000 */
3843 #define CAN_F2R2_FB23          CAN_F2R2_FB23_Msk                               /*!<Filter bit 23 */
3844 #define CAN_F2R2_FB24_Pos      (24U)
3845 #define CAN_F2R2_FB24_Msk      (0x1UL << CAN_F2R2_FB24_Pos)                     /*!< 0x01000000 */
3846 #define CAN_F2R2_FB24          CAN_F2R2_FB24_Msk                               /*!<Filter bit 24 */
3847 #define CAN_F2R2_FB25_Pos      (25U)
3848 #define CAN_F2R2_FB25_Msk      (0x1UL << CAN_F2R2_FB25_Pos)                     /*!< 0x02000000 */
3849 #define CAN_F2R2_FB25          CAN_F2R2_FB25_Msk                               /*!<Filter bit 25 */
3850 #define CAN_F2R2_FB26_Pos      (26U)
3851 #define CAN_F2R2_FB26_Msk      (0x1UL << CAN_F2R2_FB26_Pos)                     /*!< 0x04000000 */
3852 #define CAN_F2R2_FB26          CAN_F2R2_FB26_Msk                               /*!<Filter bit 26 */
3853 #define CAN_F2R2_FB27_Pos      (27U)
3854 #define CAN_F2R2_FB27_Msk      (0x1UL << CAN_F2R2_FB27_Pos)                     /*!< 0x08000000 */
3855 #define CAN_F2R2_FB27          CAN_F2R2_FB27_Msk                               /*!<Filter bit 27 */
3856 #define CAN_F2R2_FB28_Pos      (28U)
3857 #define CAN_F2R2_FB28_Msk      (0x1UL << CAN_F2R2_FB28_Pos)                     /*!< 0x10000000 */
3858 #define CAN_F2R2_FB28          CAN_F2R2_FB28_Msk                               /*!<Filter bit 28 */
3859 #define CAN_F2R2_FB29_Pos      (29U)
3860 #define CAN_F2R2_FB29_Msk      (0x1UL << CAN_F2R2_FB29_Pos)                     /*!< 0x20000000 */
3861 #define CAN_F2R2_FB29          CAN_F2R2_FB29_Msk                               /*!<Filter bit 29 */
3862 #define CAN_F2R2_FB30_Pos      (30U)
3863 #define CAN_F2R2_FB30_Msk      (0x1UL << CAN_F2R2_FB30_Pos)                     /*!< 0x40000000 */
3864 #define CAN_F2R2_FB30          CAN_F2R2_FB30_Msk                               /*!<Filter bit 30 */
3865 #define CAN_F2R2_FB31_Pos      (31U)
3866 #define CAN_F2R2_FB31_Msk      (0x1UL << CAN_F2R2_FB31_Pos)                     /*!< 0x80000000 */
3867 #define CAN_F2R2_FB31          CAN_F2R2_FB31_Msk                               /*!<Filter bit 31 */
3868 
3869 /*******************  Bit definition for CAN_F3R2 register  *******************/
3870 #define CAN_F3R2_FB0_Pos       (0U)
3871 #define CAN_F3R2_FB0_Msk       (0x1UL << CAN_F3R2_FB0_Pos)                      /*!< 0x00000001 */
3872 #define CAN_F3R2_FB0           CAN_F3R2_FB0_Msk                                /*!<Filter bit 0 */
3873 #define CAN_F3R2_FB1_Pos       (1U)
3874 #define CAN_F3R2_FB1_Msk       (0x1UL << CAN_F3R2_FB1_Pos)                      /*!< 0x00000002 */
3875 #define CAN_F3R2_FB1           CAN_F3R2_FB1_Msk                                /*!<Filter bit 1 */
3876 #define CAN_F3R2_FB2_Pos       (2U)
3877 #define CAN_F3R2_FB2_Msk       (0x1UL << CAN_F3R2_FB2_Pos)                      /*!< 0x00000004 */
3878 #define CAN_F3R2_FB2           CAN_F3R2_FB2_Msk                                /*!<Filter bit 2 */
3879 #define CAN_F3R2_FB3_Pos       (3U)
3880 #define CAN_F3R2_FB3_Msk       (0x1UL << CAN_F3R2_FB3_Pos)                      /*!< 0x00000008 */
3881 #define CAN_F3R2_FB3           CAN_F3R2_FB3_Msk                                /*!<Filter bit 3 */
3882 #define CAN_F3R2_FB4_Pos       (4U)
3883 #define CAN_F3R2_FB4_Msk       (0x1UL << CAN_F3R2_FB4_Pos)                      /*!< 0x00000010 */
3884 #define CAN_F3R2_FB4           CAN_F3R2_FB4_Msk                                /*!<Filter bit 4 */
3885 #define CAN_F3R2_FB5_Pos       (5U)
3886 #define CAN_F3R2_FB5_Msk       (0x1UL << CAN_F3R2_FB5_Pos)                      /*!< 0x00000020 */
3887 #define CAN_F3R2_FB5           CAN_F3R2_FB5_Msk                                /*!<Filter bit 5 */
3888 #define CAN_F3R2_FB6_Pos       (6U)
3889 #define CAN_F3R2_FB6_Msk       (0x1UL << CAN_F3R2_FB6_Pos)                      /*!< 0x00000040 */
3890 #define CAN_F3R2_FB6           CAN_F3R2_FB6_Msk                                /*!<Filter bit 6 */
3891 #define CAN_F3R2_FB7_Pos       (7U)
3892 #define CAN_F3R2_FB7_Msk       (0x1UL << CAN_F3R2_FB7_Pos)                      /*!< 0x00000080 */
3893 #define CAN_F3R2_FB7           CAN_F3R2_FB7_Msk                                /*!<Filter bit 7 */
3894 #define CAN_F3R2_FB8_Pos       (8U)
3895 #define CAN_F3R2_FB8_Msk       (0x1UL << CAN_F3R2_FB8_Pos)                      /*!< 0x00000100 */
3896 #define CAN_F3R2_FB8           CAN_F3R2_FB8_Msk                                /*!<Filter bit 8 */
3897 #define CAN_F3R2_FB9_Pos       (9U)
3898 #define CAN_F3R2_FB9_Msk       (0x1UL << CAN_F3R2_FB9_Pos)                      /*!< 0x00000200 */
3899 #define CAN_F3R2_FB9           CAN_F3R2_FB9_Msk                                /*!<Filter bit 9 */
3900 #define CAN_F3R2_FB10_Pos      (10U)
3901 #define CAN_F3R2_FB10_Msk      (0x1UL << CAN_F3R2_FB10_Pos)                     /*!< 0x00000400 */
3902 #define CAN_F3R2_FB10          CAN_F3R2_FB10_Msk                               /*!<Filter bit 10 */
3903 #define CAN_F3R2_FB11_Pos      (11U)
3904 #define CAN_F3R2_FB11_Msk      (0x1UL << CAN_F3R2_FB11_Pos)                     /*!< 0x00000800 */
3905 #define CAN_F3R2_FB11          CAN_F3R2_FB11_Msk                               /*!<Filter bit 11 */
3906 #define CAN_F3R2_FB12_Pos      (12U)
3907 #define CAN_F3R2_FB12_Msk      (0x1UL << CAN_F3R2_FB12_Pos)                     /*!< 0x00001000 */
3908 #define CAN_F3R2_FB12          CAN_F3R2_FB12_Msk                               /*!<Filter bit 12 */
3909 #define CAN_F3R2_FB13_Pos      (13U)
3910 #define CAN_F3R2_FB13_Msk      (0x1UL << CAN_F3R2_FB13_Pos)                     /*!< 0x00002000 */
3911 #define CAN_F3R2_FB13          CAN_F3R2_FB13_Msk                               /*!<Filter bit 13 */
3912 #define CAN_F3R2_FB14_Pos      (14U)
3913 #define CAN_F3R2_FB14_Msk      (0x1UL << CAN_F3R2_FB14_Pos)                     /*!< 0x00004000 */
3914 #define CAN_F3R2_FB14          CAN_F3R2_FB14_Msk                               /*!<Filter bit 14 */
3915 #define CAN_F3R2_FB15_Pos      (15U)
3916 #define CAN_F3R2_FB15_Msk      (0x1UL << CAN_F3R2_FB15_Pos)                     /*!< 0x00008000 */
3917 #define CAN_F3R2_FB15          CAN_F3R2_FB15_Msk                               /*!<Filter bit 15 */
3918 #define CAN_F3R2_FB16_Pos      (16U)
3919 #define CAN_F3R2_FB16_Msk      (0x1UL << CAN_F3R2_FB16_Pos)                     /*!< 0x00010000 */
3920 #define CAN_F3R2_FB16          CAN_F3R2_FB16_Msk                               /*!<Filter bit 16 */
3921 #define CAN_F3R2_FB17_Pos      (17U)
3922 #define CAN_F3R2_FB17_Msk      (0x1UL << CAN_F3R2_FB17_Pos)                     /*!< 0x00020000 */
3923 #define CAN_F3R2_FB17          CAN_F3R2_FB17_Msk                               /*!<Filter bit 17 */
3924 #define CAN_F3R2_FB18_Pos      (18U)
3925 #define CAN_F3R2_FB18_Msk      (0x1UL << CAN_F3R2_FB18_Pos)                     /*!< 0x00040000 */
3926 #define CAN_F3R2_FB18          CAN_F3R2_FB18_Msk                               /*!<Filter bit 18 */
3927 #define CAN_F3R2_FB19_Pos      (19U)
3928 #define CAN_F3R2_FB19_Msk      (0x1UL << CAN_F3R2_FB19_Pos)                     /*!< 0x00080000 */
3929 #define CAN_F3R2_FB19          CAN_F3R2_FB19_Msk                               /*!<Filter bit 19 */
3930 #define CAN_F3R2_FB20_Pos      (20U)
3931 #define CAN_F3R2_FB20_Msk      (0x1UL << CAN_F3R2_FB20_Pos)                     /*!< 0x00100000 */
3932 #define CAN_F3R2_FB20          CAN_F3R2_FB20_Msk                               /*!<Filter bit 20 */
3933 #define CAN_F3R2_FB21_Pos      (21U)
3934 #define CAN_F3R2_FB21_Msk      (0x1UL << CAN_F3R2_FB21_Pos)                     /*!< 0x00200000 */
3935 #define CAN_F3R2_FB21          CAN_F3R2_FB21_Msk                               /*!<Filter bit 21 */
3936 #define CAN_F3R2_FB22_Pos      (22U)
3937 #define CAN_F3R2_FB22_Msk      (0x1UL << CAN_F3R2_FB22_Pos)                     /*!< 0x00400000 */
3938 #define CAN_F3R2_FB22          CAN_F3R2_FB22_Msk                               /*!<Filter bit 22 */
3939 #define CAN_F3R2_FB23_Pos      (23U)
3940 #define CAN_F3R2_FB23_Msk      (0x1UL << CAN_F3R2_FB23_Pos)                     /*!< 0x00800000 */
3941 #define CAN_F3R2_FB23          CAN_F3R2_FB23_Msk                               /*!<Filter bit 23 */
3942 #define CAN_F3R2_FB24_Pos      (24U)
3943 #define CAN_F3R2_FB24_Msk      (0x1UL << CAN_F3R2_FB24_Pos)                     /*!< 0x01000000 */
3944 #define CAN_F3R2_FB24          CAN_F3R2_FB24_Msk                               /*!<Filter bit 24 */
3945 #define CAN_F3R2_FB25_Pos      (25U)
3946 #define CAN_F3R2_FB25_Msk      (0x1UL << CAN_F3R2_FB25_Pos)                     /*!< 0x02000000 */
3947 #define CAN_F3R2_FB25          CAN_F3R2_FB25_Msk                               /*!<Filter bit 25 */
3948 #define CAN_F3R2_FB26_Pos      (26U)
3949 #define CAN_F3R2_FB26_Msk      (0x1UL << CAN_F3R2_FB26_Pos)                     /*!< 0x04000000 */
3950 #define CAN_F3R2_FB26          CAN_F3R2_FB26_Msk                               /*!<Filter bit 26 */
3951 #define CAN_F3R2_FB27_Pos      (27U)
3952 #define CAN_F3R2_FB27_Msk      (0x1UL << CAN_F3R2_FB27_Pos)                     /*!< 0x08000000 */
3953 #define CAN_F3R2_FB27          CAN_F3R2_FB27_Msk                               /*!<Filter bit 27 */
3954 #define CAN_F3R2_FB28_Pos      (28U)
3955 #define CAN_F3R2_FB28_Msk      (0x1UL << CAN_F3R2_FB28_Pos)                     /*!< 0x10000000 */
3956 #define CAN_F3R2_FB28          CAN_F3R2_FB28_Msk                               /*!<Filter bit 28 */
3957 #define CAN_F3R2_FB29_Pos      (29U)
3958 #define CAN_F3R2_FB29_Msk      (0x1UL << CAN_F3R2_FB29_Pos)                     /*!< 0x20000000 */
3959 #define CAN_F3R2_FB29          CAN_F3R2_FB29_Msk                               /*!<Filter bit 29 */
3960 #define CAN_F3R2_FB30_Pos      (30U)
3961 #define CAN_F3R2_FB30_Msk      (0x1UL << CAN_F3R2_FB30_Pos)                     /*!< 0x40000000 */
3962 #define CAN_F3R2_FB30          CAN_F3R2_FB30_Msk                               /*!<Filter bit 30 */
3963 #define CAN_F3R2_FB31_Pos      (31U)
3964 #define CAN_F3R2_FB31_Msk      (0x1UL << CAN_F3R2_FB31_Pos)                     /*!< 0x80000000 */
3965 #define CAN_F3R2_FB31          CAN_F3R2_FB31_Msk                               /*!<Filter bit 31 */
3966 
3967 /*******************  Bit definition for CAN_F4R2 register  *******************/
3968 #define CAN_F4R2_FB0_Pos       (0U)
3969 #define CAN_F4R2_FB0_Msk       (0x1UL << CAN_F4R2_FB0_Pos)                      /*!< 0x00000001 */
3970 #define CAN_F4R2_FB0           CAN_F4R2_FB0_Msk                                /*!<Filter bit 0 */
3971 #define CAN_F4R2_FB1_Pos       (1U)
3972 #define CAN_F4R2_FB1_Msk       (0x1UL << CAN_F4R2_FB1_Pos)                      /*!< 0x00000002 */
3973 #define CAN_F4R2_FB1           CAN_F4R2_FB1_Msk                                /*!<Filter bit 1 */
3974 #define CAN_F4R2_FB2_Pos       (2U)
3975 #define CAN_F4R2_FB2_Msk       (0x1UL << CAN_F4R2_FB2_Pos)                      /*!< 0x00000004 */
3976 #define CAN_F4R2_FB2           CAN_F4R2_FB2_Msk                                /*!<Filter bit 2 */
3977 #define CAN_F4R2_FB3_Pos       (3U)
3978 #define CAN_F4R2_FB3_Msk       (0x1UL << CAN_F4R2_FB3_Pos)                      /*!< 0x00000008 */
3979 #define CAN_F4R2_FB3           CAN_F4R2_FB3_Msk                                /*!<Filter bit 3 */
3980 #define CAN_F4R2_FB4_Pos       (4U)
3981 #define CAN_F4R2_FB4_Msk       (0x1UL << CAN_F4R2_FB4_Pos)                      /*!< 0x00000010 */
3982 #define CAN_F4R2_FB4           CAN_F4R2_FB4_Msk                                /*!<Filter bit 4 */
3983 #define CAN_F4R2_FB5_Pos       (5U)
3984 #define CAN_F4R2_FB5_Msk       (0x1UL << CAN_F4R2_FB5_Pos)                      /*!< 0x00000020 */
3985 #define CAN_F4R2_FB5           CAN_F4R2_FB5_Msk                                /*!<Filter bit 5 */
3986 #define CAN_F4R2_FB6_Pos       (6U)
3987 #define CAN_F4R2_FB6_Msk       (0x1UL << CAN_F4R2_FB6_Pos)                      /*!< 0x00000040 */
3988 #define CAN_F4R2_FB6           CAN_F4R2_FB6_Msk                                /*!<Filter bit 6 */
3989 #define CAN_F4R2_FB7_Pos       (7U)
3990 #define CAN_F4R2_FB7_Msk       (0x1UL << CAN_F4R2_FB7_Pos)                      /*!< 0x00000080 */
3991 #define CAN_F4R2_FB7           CAN_F4R2_FB7_Msk                                /*!<Filter bit 7 */
3992 #define CAN_F4R2_FB8_Pos       (8U)
3993 #define CAN_F4R2_FB8_Msk       (0x1UL << CAN_F4R2_FB8_Pos)                      /*!< 0x00000100 */
3994 #define CAN_F4R2_FB8           CAN_F4R2_FB8_Msk                                /*!<Filter bit 8 */
3995 #define CAN_F4R2_FB9_Pos       (9U)
3996 #define CAN_F4R2_FB9_Msk       (0x1UL << CAN_F4R2_FB9_Pos)                      /*!< 0x00000200 */
3997 #define CAN_F4R2_FB9           CAN_F4R2_FB9_Msk                                /*!<Filter bit 9 */
3998 #define CAN_F4R2_FB10_Pos      (10U)
3999 #define CAN_F4R2_FB10_Msk      (0x1UL << CAN_F4R2_FB10_Pos)                     /*!< 0x00000400 */
4000 #define CAN_F4R2_FB10          CAN_F4R2_FB10_Msk                               /*!<Filter bit 10 */
4001 #define CAN_F4R2_FB11_Pos      (11U)
4002 #define CAN_F4R2_FB11_Msk      (0x1UL << CAN_F4R2_FB11_Pos)                     /*!< 0x00000800 */
4003 #define CAN_F4R2_FB11          CAN_F4R2_FB11_Msk                               /*!<Filter bit 11 */
4004 #define CAN_F4R2_FB12_Pos      (12U)
4005 #define CAN_F4R2_FB12_Msk      (0x1UL << CAN_F4R2_FB12_Pos)                     /*!< 0x00001000 */
4006 #define CAN_F4R2_FB12          CAN_F4R2_FB12_Msk                               /*!<Filter bit 12 */
4007 #define CAN_F4R2_FB13_Pos      (13U)
4008 #define CAN_F4R2_FB13_Msk      (0x1UL << CAN_F4R2_FB13_Pos)                     /*!< 0x00002000 */
4009 #define CAN_F4R2_FB13          CAN_F4R2_FB13_Msk                               /*!<Filter bit 13 */
4010 #define CAN_F4R2_FB14_Pos      (14U)
4011 #define CAN_F4R2_FB14_Msk      (0x1UL << CAN_F4R2_FB14_Pos)                     /*!< 0x00004000 */
4012 #define CAN_F4R2_FB14          CAN_F4R2_FB14_Msk                               /*!<Filter bit 14 */
4013 #define CAN_F4R2_FB15_Pos      (15U)
4014 #define CAN_F4R2_FB15_Msk      (0x1UL << CAN_F4R2_FB15_Pos)                     /*!< 0x00008000 */
4015 #define CAN_F4R2_FB15          CAN_F4R2_FB15_Msk                               /*!<Filter bit 15 */
4016 #define CAN_F4R2_FB16_Pos      (16U)
4017 #define CAN_F4R2_FB16_Msk      (0x1UL << CAN_F4R2_FB16_Pos)                     /*!< 0x00010000 */
4018 #define CAN_F4R2_FB16          CAN_F4R2_FB16_Msk                               /*!<Filter bit 16 */
4019 #define CAN_F4R2_FB17_Pos      (17U)
4020 #define CAN_F4R2_FB17_Msk      (0x1UL << CAN_F4R2_FB17_Pos)                     /*!< 0x00020000 */
4021 #define CAN_F4R2_FB17          CAN_F4R2_FB17_Msk                               /*!<Filter bit 17 */
4022 #define CAN_F4R2_FB18_Pos      (18U)
4023 #define CAN_F4R2_FB18_Msk      (0x1UL << CAN_F4R2_FB18_Pos)                     /*!< 0x00040000 */
4024 #define CAN_F4R2_FB18          CAN_F4R2_FB18_Msk                               /*!<Filter bit 18 */
4025 #define CAN_F4R2_FB19_Pos      (19U)
4026 #define CAN_F4R2_FB19_Msk      (0x1UL << CAN_F4R2_FB19_Pos)                     /*!< 0x00080000 */
4027 #define CAN_F4R2_FB19          CAN_F4R2_FB19_Msk                               /*!<Filter bit 19 */
4028 #define CAN_F4R2_FB20_Pos      (20U)
4029 #define CAN_F4R2_FB20_Msk      (0x1UL << CAN_F4R2_FB20_Pos)                     /*!< 0x00100000 */
4030 #define CAN_F4R2_FB20          CAN_F4R2_FB20_Msk                               /*!<Filter bit 20 */
4031 #define CAN_F4R2_FB21_Pos      (21U)
4032 #define CAN_F4R2_FB21_Msk      (0x1UL << CAN_F4R2_FB21_Pos)                     /*!< 0x00200000 */
4033 #define CAN_F4R2_FB21          CAN_F4R2_FB21_Msk                               /*!<Filter bit 21 */
4034 #define CAN_F4R2_FB22_Pos      (22U)
4035 #define CAN_F4R2_FB22_Msk      (0x1UL << CAN_F4R2_FB22_Pos)                     /*!< 0x00400000 */
4036 #define CAN_F4R2_FB22          CAN_F4R2_FB22_Msk                               /*!<Filter bit 22 */
4037 #define CAN_F4R2_FB23_Pos      (23U)
4038 #define CAN_F4R2_FB23_Msk      (0x1UL << CAN_F4R2_FB23_Pos)                     /*!< 0x00800000 */
4039 #define CAN_F4R2_FB23          CAN_F4R2_FB23_Msk                               /*!<Filter bit 23 */
4040 #define CAN_F4R2_FB24_Pos      (24U)
4041 #define CAN_F4R2_FB24_Msk      (0x1UL << CAN_F4R2_FB24_Pos)                     /*!< 0x01000000 */
4042 #define CAN_F4R2_FB24          CAN_F4R2_FB24_Msk                               /*!<Filter bit 24 */
4043 #define CAN_F4R2_FB25_Pos      (25U)
4044 #define CAN_F4R2_FB25_Msk      (0x1UL << CAN_F4R2_FB25_Pos)                     /*!< 0x02000000 */
4045 #define CAN_F4R2_FB25          CAN_F4R2_FB25_Msk                               /*!<Filter bit 25 */
4046 #define CAN_F4R2_FB26_Pos      (26U)
4047 #define CAN_F4R2_FB26_Msk      (0x1UL << CAN_F4R2_FB26_Pos)                     /*!< 0x04000000 */
4048 #define CAN_F4R2_FB26          CAN_F4R2_FB26_Msk                               /*!<Filter bit 26 */
4049 #define CAN_F4R2_FB27_Pos      (27U)
4050 #define CAN_F4R2_FB27_Msk      (0x1UL << CAN_F4R2_FB27_Pos)                     /*!< 0x08000000 */
4051 #define CAN_F4R2_FB27          CAN_F4R2_FB27_Msk                               /*!<Filter bit 27 */
4052 #define CAN_F4R2_FB28_Pos      (28U)
4053 #define CAN_F4R2_FB28_Msk      (0x1UL << CAN_F4R2_FB28_Pos)                     /*!< 0x10000000 */
4054 #define CAN_F4R2_FB28          CAN_F4R2_FB28_Msk                               /*!<Filter bit 28 */
4055 #define CAN_F4R2_FB29_Pos      (29U)
4056 #define CAN_F4R2_FB29_Msk      (0x1UL << CAN_F4R2_FB29_Pos)                     /*!< 0x20000000 */
4057 #define CAN_F4R2_FB29          CAN_F4R2_FB29_Msk                               /*!<Filter bit 29 */
4058 #define CAN_F4R2_FB30_Pos      (30U)
4059 #define CAN_F4R2_FB30_Msk      (0x1UL << CAN_F4R2_FB30_Pos)                     /*!< 0x40000000 */
4060 #define CAN_F4R2_FB30          CAN_F4R2_FB30_Msk                               /*!<Filter bit 30 */
4061 #define CAN_F4R2_FB31_Pos      (31U)
4062 #define CAN_F4R2_FB31_Msk      (0x1UL << CAN_F4R2_FB31_Pos)                     /*!< 0x80000000 */
4063 #define CAN_F4R2_FB31          CAN_F4R2_FB31_Msk                               /*!<Filter bit 31 */
4064 
4065 /*******************  Bit definition for CAN_F5R2 register  *******************/
4066 #define CAN_F5R2_FB0_Pos       (0U)
4067 #define CAN_F5R2_FB0_Msk       (0x1UL << CAN_F5R2_FB0_Pos)                      /*!< 0x00000001 */
4068 #define CAN_F5R2_FB0           CAN_F5R2_FB0_Msk                                /*!<Filter bit 0 */
4069 #define CAN_F5R2_FB1_Pos       (1U)
4070 #define CAN_F5R2_FB1_Msk       (0x1UL << CAN_F5R2_FB1_Pos)                      /*!< 0x00000002 */
4071 #define CAN_F5R2_FB1           CAN_F5R2_FB1_Msk                                /*!<Filter bit 1 */
4072 #define CAN_F5R2_FB2_Pos       (2U)
4073 #define CAN_F5R2_FB2_Msk       (0x1UL << CAN_F5R2_FB2_Pos)                      /*!< 0x00000004 */
4074 #define CAN_F5R2_FB2           CAN_F5R2_FB2_Msk                                /*!<Filter bit 2 */
4075 #define CAN_F5R2_FB3_Pos       (3U)
4076 #define CAN_F5R2_FB3_Msk       (0x1UL << CAN_F5R2_FB3_Pos)                      /*!< 0x00000008 */
4077 #define CAN_F5R2_FB3           CAN_F5R2_FB3_Msk                                /*!<Filter bit 3 */
4078 #define CAN_F5R2_FB4_Pos       (4U)
4079 #define CAN_F5R2_FB4_Msk       (0x1UL << CAN_F5R2_FB4_Pos)                      /*!< 0x00000010 */
4080 #define CAN_F5R2_FB4           CAN_F5R2_FB4_Msk                                /*!<Filter bit 4 */
4081 #define CAN_F5R2_FB5_Pos       (5U)
4082 #define CAN_F5R2_FB5_Msk       (0x1UL << CAN_F5R2_FB5_Pos)                      /*!< 0x00000020 */
4083 #define CAN_F5R2_FB5           CAN_F5R2_FB5_Msk                                /*!<Filter bit 5 */
4084 #define CAN_F5R2_FB6_Pos       (6U)
4085 #define CAN_F5R2_FB6_Msk       (0x1UL << CAN_F5R2_FB6_Pos)                      /*!< 0x00000040 */
4086 #define CAN_F5R2_FB6           CAN_F5R2_FB6_Msk                                /*!<Filter bit 6 */
4087 #define CAN_F5R2_FB7_Pos       (7U)
4088 #define CAN_F5R2_FB7_Msk       (0x1UL << CAN_F5R2_FB7_Pos)                      /*!< 0x00000080 */
4089 #define CAN_F5R2_FB7           CAN_F5R2_FB7_Msk                                /*!<Filter bit 7 */
4090 #define CAN_F5R2_FB8_Pos       (8U)
4091 #define CAN_F5R2_FB8_Msk       (0x1UL << CAN_F5R2_FB8_Pos)                      /*!< 0x00000100 */
4092 #define CAN_F5R2_FB8           CAN_F5R2_FB8_Msk                                /*!<Filter bit 8 */
4093 #define CAN_F5R2_FB9_Pos       (9U)
4094 #define CAN_F5R2_FB9_Msk       (0x1UL << CAN_F5R2_FB9_Pos)                      /*!< 0x00000200 */
4095 #define CAN_F5R2_FB9           CAN_F5R2_FB9_Msk                                /*!<Filter bit 9 */
4096 #define CAN_F5R2_FB10_Pos      (10U)
4097 #define CAN_F5R2_FB10_Msk      (0x1UL << CAN_F5R2_FB10_Pos)                     /*!< 0x00000400 */
4098 #define CAN_F5R2_FB10          CAN_F5R2_FB10_Msk                               /*!<Filter bit 10 */
4099 #define CAN_F5R2_FB11_Pos      (11U)
4100 #define CAN_F5R2_FB11_Msk      (0x1UL << CAN_F5R2_FB11_Pos)                     /*!< 0x00000800 */
4101 #define CAN_F5R2_FB11          CAN_F5R2_FB11_Msk                               /*!<Filter bit 11 */
4102 #define CAN_F5R2_FB12_Pos      (12U)
4103 #define CAN_F5R2_FB12_Msk      (0x1UL << CAN_F5R2_FB12_Pos)                     /*!< 0x00001000 */
4104 #define CAN_F5R2_FB12          CAN_F5R2_FB12_Msk                               /*!<Filter bit 12 */
4105 #define CAN_F5R2_FB13_Pos      (13U)
4106 #define CAN_F5R2_FB13_Msk      (0x1UL << CAN_F5R2_FB13_Pos)                     /*!< 0x00002000 */
4107 #define CAN_F5R2_FB13          CAN_F5R2_FB13_Msk                               /*!<Filter bit 13 */
4108 #define CAN_F5R2_FB14_Pos      (14U)
4109 #define CAN_F5R2_FB14_Msk      (0x1UL << CAN_F5R2_FB14_Pos)                     /*!< 0x00004000 */
4110 #define CAN_F5R2_FB14          CAN_F5R2_FB14_Msk                               /*!<Filter bit 14 */
4111 #define CAN_F5R2_FB15_Pos      (15U)
4112 #define CAN_F5R2_FB15_Msk      (0x1UL << CAN_F5R2_FB15_Pos)                     /*!< 0x00008000 */
4113 #define CAN_F5R2_FB15          CAN_F5R2_FB15_Msk                               /*!<Filter bit 15 */
4114 #define CAN_F5R2_FB16_Pos      (16U)
4115 #define CAN_F5R2_FB16_Msk      (0x1UL << CAN_F5R2_FB16_Pos)                     /*!< 0x00010000 */
4116 #define CAN_F5R2_FB16          CAN_F5R2_FB16_Msk                               /*!<Filter bit 16 */
4117 #define CAN_F5R2_FB17_Pos      (17U)
4118 #define CAN_F5R2_FB17_Msk      (0x1UL << CAN_F5R2_FB17_Pos)                     /*!< 0x00020000 */
4119 #define CAN_F5R2_FB17          CAN_F5R2_FB17_Msk                               /*!<Filter bit 17 */
4120 #define CAN_F5R2_FB18_Pos      (18U)
4121 #define CAN_F5R2_FB18_Msk      (0x1UL << CAN_F5R2_FB18_Pos)                     /*!< 0x00040000 */
4122 #define CAN_F5R2_FB18          CAN_F5R2_FB18_Msk                               /*!<Filter bit 18 */
4123 #define CAN_F5R2_FB19_Pos      (19U)
4124 #define CAN_F5R2_FB19_Msk      (0x1UL << CAN_F5R2_FB19_Pos)                     /*!< 0x00080000 */
4125 #define CAN_F5R2_FB19          CAN_F5R2_FB19_Msk                               /*!<Filter bit 19 */
4126 #define CAN_F5R2_FB20_Pos      (20U)
4127 #define CAN_F5R2_FB20_Msk      (0x1UL << CAN_F5R2_FB20_Pos)                     /*!< 0x00100000 */
4128 #define CAN_F5R2_FB20          CAN_F5R2_FB20_Msk                               /*!<Filter bit 20 */
4129 #define CAN_F5R2_FB21_Pos      (21U)
4130 #define CAN_F5R2_FB21_Msk      (0x1UL << CAN_F5R2_FB21_Pos)                     /*!< 0x00200000 */
4131 #define CAN_F5R2_FB21          CAN_F5R2_FB21_Msk                               /*!<Filter bit 21 */
4132 #define CAN_F5R2_FB22_Pos      (22U)
4133 #define CAN_F5R2_FB22_Msk      (0x1UL << CAN_F5R2_FB22_Pos)                     /*!< 0x00400000 */
4134 #define CAN_F5R2_FB22          CAN_F5R2_FB22_Msk                               /*!<Filter bit 22 */
4135 #define CAN_F5R2_FB23_Pos      (23U)
4136 #define CAN_F5R2_FB23_Msk      (0x1UL << CAN_F5R2_FB23_Pos)                     /*!< 0x00800000 */
4137 #define CAN_F5R2_FB23          CAN_F5R2_FB23_Msk                               /*!<Filter bit 23 */
4138 #define CAN_F5R2_FB24_Pos      (24U)
4139 #define CAN_F5R2_FB24_Msk      (0x1UL << CAN_F5R2_FB24_Pos)                     /*!< 0x01000000 */
4140 #define CAN_F5R2_FB24          CAN_F5R2_FB24_Msk                               /*!<Filter bit 24 */
4141 #define CAN_F5R2_FB25_Pos      (25U)
4142 #define CAN_F5R2_FB25_Msk      (0x1UL << CAN_F5R2_FB25_Pos)                     /*!< 0x02000000 */
4143 #define CAN_F5R2_FB25          CAN_F5R2_FB25_Msk                               /*!<Filter bit 25 */
4144 #define CAN_F5R2_FB26_Pos      (26U)
4145 #define CAN_F5R2_FB26_Msk      (0x1UL << CAN_F5R2_FB26_Pos)                     /*!< 0x04000000 */
4146 #define CAN_F5R2_FB26          CAN_F5R2_FB26_Msk                               /*!<Filter bit 26 */
4147 #define CAN_F5R2_FB27_Pos      (27U)
4148 #define CAN_F5R2_FB27_Msk      (0x1UL << CAN_F5R2_FB27_Pos)                     /*!< 0x08000000 */
4149 #define CAN_F5R2_FB27          CAN_F5R2_FB27_Msk                               /*!<Filter bit 27 */
4150 #define CAN_F5R2_FB28_Pos      (28U)
4151 #define CAN_F5R2_FB28_Msk      (0x1UL << CAN_F5R2_FB28_Pos)                     /*!< 0x10000000 */
4152 #define CAN_F5R2_FB28          CAN_F5R2_FB28_Msk                               /*!<Filter bit 28 */
4153 #define CAN_F5R2_FB29_Pos      (29U)
4154 #define CAN_F5R2_FB29_Msk      (0x1UL << CAN_F5R2_FB29_Pos)                     /*!< 0x20000000 */
4155 #define CAN_F5R2_FB29          CAN_F5R2_FB29_Msk                               /*!<Filter bit 29 */
4156 #define CAN_F5R2_FB30_Pos      (30U)
4157 #define CAN_F5R2_FB30_Msk      (0x1UL << CAN_F5R2_FB30_Pos)                     /*!< 0x40000000 */
4158 #define CAN_F5R2_FB30          CAN_F5R2_FB30_Msk                               /*!<Filter bit 30 */
4159 #define CAN_F5R2_FB31_Pos      (31U)
4160 #define CAN_F5R2_FB31_Msk      (0x1UL << CAN_F5R2_FB31_Pos)                     /*!< 0x80000000 */
4161 #define CAN_F5R2_FB31          CAN_F5R2_FB31_Msk                               /*!<Filter bit 31 */
4162 
4163 /*******************  Bit definition for CAN_F6R2 register  *******************/
4164 #define CAN_F6R2_FB0_Pos       (0U)
4165 #define CAN_F6R2_FB0_Msk       (0x1UL << CAN_F6R2_FB0_Pos)                      /*!< 0x00000001 */
4166 #define CAN_F6R2_FB0           CAN_F6R2_FB0_Msk                                /*!<Filter bit 0 */
4167 #define CAN_F6R2_FB1_Pos       (1U)
4168 #define CAN_F6R2_FB1_Msk       (0x1UL << CAN_F6R2_FB1_Pos)                      /*!< 0x00000002 */
4169 #define CAN_F6R2_FB1           CAN_F6R2_FB1_Msk                                /*!<Filter bit 1 */
4170 #define CAN_F6R2_FB2_Pos       (2U)
4171 #define CAN_F6R2_FB2_Msk       (0x1UL << CAN_F6R2_FB2_Pos)                      /*!< 0x00000004 */
4172 #define CAN_F6R2_FB2           CAN_F6R2_FB2_Msk                                /*!<Filter bit 2 */
4173 #define CAN_F6R2_FB3_Pos       (3U)
4174 #define CAN_F6R2_FB3_Msk       (0x1UL << CAN_F6R2_FB3_Pos)                      /*!< 0x00000008 */
4175 #define CAN_F6R2_FB3           CAN_F6R2_FB3_Msk                                /*!<Filter bit 3 */
4176 #define CAN_F6R2_FB4_Pos       (4U)
4177 #define CAN_F6R2_FB4_Msk       (0x1UL << CAN_F6R2_FB4_Pos)                      /*!< 0x00000010 */
4178 #define CAN_F6R2_FB4           CAN_F6R2_FB4_Msk                                /*!<Filter bit 4 */
4179 #define CAN_F6R2_FB5_Pos       (5U)
4180 #define CAN_F6R2_FB5_Msk       (0x1UL << CAN_F6R2_FB5_Pos)                      /*!< 0x00000020 */
4181 #define CAN_F6R2_FB5           CAN_F6R2_FB5_Msk                                /*!<Filter bit 5 */
4182 #define CAN_F6R2_FB6_Pos       (6U)
4183 #define CAN_F6R2_FB6_Msk       (0x1UL << CAN_F6R2_FB6_Pos)                      /*!< 0x00000040 */
4184 #define CAN_F6R2_FB6           CAN_F6R2_FB6_Msk                                /*!<Filter bit 6 */
4185 #define CAN_F6R2_FB7_Pos       (7U)
4186 #define CAN_F6R2_FB7_Msk       (0x1UL << CAN_F6R2_FB7_Pos)                      /*!< 0x00000080 */
4187 #define CAN_F6R2_FB7           CAN_F6R2_FB7_Msk                                /*!<Filter bit 7 */
4188 #define CAN_F6R2_FB8_Pos       (8U)
4189 #define CAN_F6R2_FB8_Msk       (0x1UL << CAN_F6R2_FB8_Pos)                      /*!< 0x00000100 */
4190 #define CAN_F6R2_FB8           CAN_F6R2_FB8_Msk                                /*!<Filter bit 8 */
4191 #define CAN_F6R2_FB9_Pos       (9U)
4192 #define CAN_F6R2_FB9_Msk       (0x1UL << CAN_F6R2_FB9_Pos)                      /*!< 0x00000200 */
4193 #define CAN_F6R2_FB9           CAN_F6R2_FB9_Msk                                /*!<Filter bit 9 */
4194 #define CAN_F6R2_FB10_Pos      (10U)
4195 #define CAN_F6R2_FB10_Msk      (0x1UL << CAN_F6R2_FB10_Pos)                     /*!< 0x00000400 */
4196 #define CAN_F6R2_FB10          CAN_F6R2_FB10_Msk                               /*!<Filter bit 10 */
4197 #define CAN_F6R2_FB11_Pos      (11U)
4198 #define CAN_F6R2_FB11_Msk      (0x1UL << CAN_F6R2_FB11_Pos)                     /*!< 0x00000800 */
4199 #define CAN_F6R2_FB11          CAN_F6R2_FB11_Msk                               /*!<Filter bit 11 */
4200 #define CAN_F6R2_FB12_Pos      (12U)
4201 #define CAN_F6R2_FB12_Msk      (0x1UL << CAN_F6R2_FB12_Pos)                     /*!< 0x00001000 */
4202 #define CAN_F6R2_FB12          CAN_F6R2_FB12_Msk                               /*!<Filter bit 12 */
4203 #define CAN_F6R2_FB13_Pos      (13U)
4204 #define CAN_F6R2_FB13_Msk      (0x1UL << CAN_F6R2_FB13_Pos)                     /*!< 0x00002000 */
4205 #define CAN_F6R2_FB13          CAN_F6R2_FB13_Msk                               /*!<Filter bit 13 */
4206 #define CAN_F6R2_FB14_Pos      (14U)
4207 #define CAN_F6R2_FB14_Msk      (0x1UL << CAN_F6R2_FB14_Pos)                     /*!< 0x00004000 */
4208 #define CAN_F6R2_FB14          CAN_F6R2_FB14_Msk                               /*!<Filter bit 14 */
4209 #define CAN_F6R2_FB15_Pos      (15U)
4210 #define CAN_F6R2_FB15_Msk      (0x1UL << CAN_F6R2_FB15_Pos)                     /*!< 0x00008000 */
4211 #define CAN_F6R2_FB15          CAN_F6R2_FB15_Msk                               /*!<Filter bit 15 */
4212 #define CAN_F6R2_FB16_Pos      (16U)
4213 #define CAN_F6R2_FB16_Msk      (0x1UL << CAN_F6R2_FB16_Pos)                     /*!< 0x00010000 */
4214 #define CAN_F6R2_FB16          CAN_F6R2_FB16_Msk                               /*!<Filter bit 16 */
4215 #define CAN_F6R2_FB17_Pos      (17U)
4216 #define CAN_F6R2_FB17_Msk      (0x1UL << CAN_F6R2_FB17_Pos)                     /*!< 0x00020000 */
4217 #define CAN_F6R2_FB17          CAN_F6R2_FB17_Msk                               /*!<Filter bit 17 */
4218 #define CAN_F6R2_FB18_Pos      (18U)
4219 #define CAN_F6R2_FB18_Msk      (0x1UL << CAN_F6R2_FB18_Pos)                     /*!< 0x00040000 */
4220 #define CAN_F6R2_FB18          CAN_F6R2_FB18_Msk                               /*!<Filter bit 18 */
4221 #define CAN_F6R2_FB19_Pos      (19U)
4222 #define CAN_F6R2_FB19_Msk      (0x1UL << CAN_F6R2_FB19_Pos)                     /*!< 0x00080000 */
4223 #define CAN_F6R2_FB19          CAN_F6R2_FB19_Msk                               /*!<Filter bit 19 */
4224 #define CAN_F6R2_FB20_Pos      (20U)
4225 #define CAN_F6R2_FB20_Msk      (0x1UL << CAN_F6R2_FB20_Pos)                     /*!< 0x00100000 */
4226 #define CAN_F6R2_FB20          CAN_F6R2_FB20_Msk                               /*!<Filter bit 20 */
4227 #define CAN_F6R2_FB21_Pos      (21U)
4228 #define CAN_F6R2_FB21_Msk      (0x1UL << CAN_F6R2_FB21_Pos)                     /*!< 0x00200000 */
4229 #define CAN_F6R2_FB21          CAN_F6R2_FB21_Msk                               /*!<Filter bit 21 */
4230 #define CAN_F6R2_FB22_Pos      (22U)
4231 #define CAN_F6R2_FB22_Msk      (0x1UL << CAN_F6R2_FB22_Pos)                     /*!< 0x00400000 */
4232 #define CAN_F6R2_FB22          CAN_F6R2_FB22_Msk                               /*!<Filter bit 22 */
4233 #define CAN_F6R2_FB23_Pos      (23U)
4234 #define CAN_F6R2_FB23_Msk      (0x1UL << CAN_F6R2_FB23_Pos)                     /*!< 0x00800000 */
4235 #define CAN_F6R2_FB23          CAN_F6R2_FB23_Msk                               /*!<Filter bit 23 */
4236 #define CAN_F6R2_FB24_Pos      (24U)
4237 #define CAN_F6R2_FB24_Msk      (0x1UL << CAN_F6R2_FB24_Pos)                     /*!< 0x01000000 */
4238 #define CAN_F6R2_FB24          CAN_F6R2_FB24_Msk                               /*!<Filter bit 24 */
4239 #define CAN_F6R2_FB25_Pos      (25U)
4240 #define CAN_F6R2_FB25_Msk      (0x1UL << CAN_F6R2_FB25_Pos)                     /*!< 0x02000000 */
4241 #define CAN_F6R2_FB25          CAN_F6R2_FB25_Msk                               /*!<Filter bit 25 */
4242 #define CAN_F6R2_FB26_Pos      (26U)
4243 #define CAN_F6R2_FB26_Msk      (0x1UL << CAN_F6R2_FB26_Pos)                     /*!< 0x04000000 */
4244 #define CAN_F6R2_FB26          CAN_F6R2_FB26_Msk                               /*!<Filter bit 26 */
4245 #define CAN_F6R2_FB27_Pos      (27U)
4246 #define CAN_F6R2_FB27_Msk      (0x1UL << CAN_F6R2_FB27_Pos)                     /*!< 0x08000000 */
4247 #define CAN_F6R2_FB27          CAN_F6R2_FB27_Msk                               /*!<Filter bit 27 */
4248 #define CAN_F6R2_FB28_Pos      (28U)
4249 #define CAN_F6R2_FB28_Msk      (0x1UL << CAN_F6R2_FB28_Pos)                     /*!< 0x10000000 */
4250 #define CAN_F6R2_FB28          CAN_F6R2_FB28_Msk                               /*!<Filter bit 28 */
4251 #define CAN_F6R2_FB29_Pos      (29U)
4252 #define CAN_F6R2_FB29_Msk      (0x1UL << CAN_F6R2_FB29_Pos)                     /*!< 0x20000000 */
4253 #define CAN_F6R2_FB29          CAN_F6R2_FB29_Msk                               /*!<Filter bit 29 */
4254 #define CAN_F6R2_FB30_Pos      (30U)
4255 #define CAN_F6R2_FB30_Msk      (0x1UL << CAN_F6R2_FB30_Pos)                     /*!< 0x40000000 */
4256 #define CAN_F6R2_FB30          CAN_F6R2_FB30_Msk                               /*!<Filter bit 30 */
4257 #define CAN_F6R2_FB31_Pos      (31U)
4258 #define CAN_F6R2_FB31_Msk      (0x1UL << CAN_F6R2_FB31_Pos)                     /*!< 0x80000000 */
4259 #define CAN_F6R2_FB31          CAN_F6R2_FB31_Msk                               /*!<Filter bit 31 */
4260 
4261 /*******************  Bit definition for CAN_F7R2 register  *******************/
4262 #define CAN_F7R2_FB0_Pos       (0U)
4263 #define CAN_F7R2_FB0_Msk       (0x1UL << CAN_F7R2_FB0_Pos)                      /*!< 0x00000001 */
4264 #define CAN_F7R2_FB0           CAN_F7R2_FB0_Msk                                /*!<Filter bit 0 */
4265 #define CAN_F7R2_FB1_Pos       (1U)
4266 #define CAN_F7R2_FB1_Msk       (0x1UL << CAN_F7R2_FB1_Pos)                      /*!< 0x00000002 */
4267 #define CAN_F7R2_FB1           CAN_F7R2_FB1_Msk                                /*!<Filter bit 1 */
4268 #define CAN_F7R2_FB2_Pos       (2U)
4269 #define CAN_F7R2_FB2_Msk       (0x1UL << CAN_F7R2_FB2_Pos)                      /*!< 0x00000004 */
4270 #define CAN_F7R2_FB2           CAN_F7R2_FB2_Msk                                /*!<Filter bit 2 */
4271 #define CAN_F7R2_FB3_Pos       (3U)
4272 #define CAN_F7R2_FB3_Msk       (0x1UL << CAN_F7R2_FB3_Pos)                      /*!< 0x00000008 */
4273 #define CAN_F7R2_FB3           CAN_F7R2_FB3_Msk                                /*!<Filter bit 3 */
4274 #define CAN_F7R2_FB4_Pos       (4U)
4275 #define CAN_F7R2_FB4_Msk       (0x1UL << CAN_F7R2_FB4_Pos)                      /*!< 0x00000010 */
4276 #define CAN_F7R2_FB4           CAN_F7R2_FB4_Msk                                /*!<Filter bit 4 */
4277 #define CAN_F7R2_FB5_Pos       (5U)
4278 #define CAN_F7R2_FB5_Msk       (0x1UL << CAN_F7R2_FB5_Pos)                      /*!< 0x00000020 */
4279 #define CAN_F7R2_FB5           CAN_F7R2_FB5_Msk                                /*!<Filter bit 5 */
4280 #define CAN_F7R2_FB6_Pos       (6U)
4281 #define CAN_F7R2_FB6_Msk       (0x1UL << CAN_F7R2_FB6_Pos)                      /*!< 0x00000040 */
4282 #define CAN_F7R2_FB6           CAN_F7R2_FB6_Msk                                /*!<Filter bit 6 */
4283 #define CAN_F7R2_FB7_Pos       (7U)
4284 #define CAN_F7R2_FB7_Msk       (0x1UL << CAN_F7R2_FB7_Pos)                      /*!< 0x00000080 */
4285 #define CAN_F7R2_FB7           CAN_F7R2_FB7_Msk                                /*!<Filter bit 7 */
4286 #define CAN_F7R2_FB8_Pos       (8U)
4287 #define CAN_F7R2_FB8_Msk       (0x1UL << CAN_F7R2_FB8_Pos)                      /*!< 0x00000100 */
4288 #define CAN_F7R2_FB8           CAN_F7R2_FB8_Msk                                /*!<Filter bit 8 */
4289 #define CAN_F7R2_FB9_Pos       (9U)
4290 #define CAN_F7R2_FB9_Msk       (0x1UL << CAN_F7R2_FB9_Pos)                      /*!< 0x00000200 */
4291 #define CAN_F7R2_FB9           CAN_F7R2_FB9_Msk                                /*!<Filter bit 9 */
4292 #define CAN_F7R2_FB10_Pos      (10U)
4293 #define CAN_F7R2_FB10_Msk      (0x1UL << CAN_F7R2_FB10_Pos)                     /*!< 0x00000400 */
4294 #define CAN_F7R2_FB10          CAN_F7R2_FB10_Msk                               /*!<Filter bit 10 */
4295 #define CAN_F7R2_FB11_Pos      (11U)
4296 #define CAN_F7R2_FB11_Msk      (0x1UL << CAN_F7R2_FB11_Pos)                     /*!< 0x00000800 */
4297 #define CAN_F7R2_FB11          CAN_F7R2_FB11_Msk                               /*!<Filter bit 11 */
4298 #define CAN_F7R2_FB12_Pos      (12U)
4299 #define CAN_F7R2_FB12_Msk      (0x1UL << CAN_F7R2_FB12_Pos)                     /*!< 0x00001000 */
4300 #define CAN_F7R2_FB12          CAN_F7R2_FB12_Msk                               /*!<Filter bit 12 */
4301 #define CAN_F7R2_FB13_Pos      (13U)
4302 #define CAN_F7R2_FB13_Msk      (0x1UL << CAN_F7R2_FB13_Pos)                     /*!< 0x00002000 */
4303 #define CAN_F7R2_FB13          CAN_F7R2_FB13_Msk                               /*!<Filter bit 13 */
4304 #define CAN_F7R2_FB14_Pos      (14U)
4305 #define CAN_F7R2_FB14_Msk      (0x1UL << CAN_F7R2_FB14_Pos)                     /*!< 0x00004000 */
4306 #define CAN_F7R2_FB14          CAN_F7R2_FB14_Msk                               /*!<Filter bit 14 */
4307 #define CAN_F7R2_FB15_Pos      (15U)
4308 #define CAN_F7R2_FB15_Msk      (0x1UL << CAN_F7R2_FB15_Pos)                     /*!< 0x00008000 */
4309 #define CAN_F7R2_FB15          CAN_F7R2_FB15_Msk                               /*!<Filter bit 15 */
4310 #define CAN_F7R2_FB16_Pos      (16U)
4311 #define CAN_F7R2_FB16_Msk      (0x1UL << CAN_F7R2_FB16_Pos)                     /*!< 0x00010000 */
4312 #define CAN_F7R2_FB16          CAN_F7R2_FB16_Msk                               /*!<Filter bit 16 */
4313 #define CAN_F7R2_FB17_Pos      (17U)
4314 #define CAN_F7R2_FB17_Msk      (0x1UL << CAN_F7R2_FB17_Pos)                     /*!< 0x00020000 */
4315 #define CAN_F7R2_FB17          CAN_F7R2_FB17_Msk                               /*!<Filter bit 17 */
4316 #define CAN_F7R2_FB18_Pos      (18U)
4317 #define CAN_F7R2_FB18_Msk      (0x1UL << CAN_F7R2_FB18_Pos)                     /*!< 0x00040000 */
4318 #define CAN_F7R2_FB18          CAN_F7R2_FB18_Msk                               /*!<Filter bit 18 */
4319 #define CAN_F7R2_FB19_Pos      (19U)
4320 #define CAN_F7R2_FB19_Msk      (0x1UL << CAN_F7R2_FB19_Pos)                     /*!< 0x00080000 */
4321 #define CAN_F7R2_FB19          CAN_F7R2_FB19_Msk                               /*!<Filter bit 19 */
4322 #define CAN_F7R2_FB20_Pos      (20U)
4323 #define CAN_F7R2_FB20_Msk      (0x1UL << CAN_F7R2_FB20_Pos)                     /*!< 0x00100000 */
4324 #define CAN_F7R2_FB20          CAN_F7R2_FB20_Msk                               /*!<Filter bit 20 */
4325 #define CAN_F7R2_FB21_Pos      (21U)
4326 #define CAN_F7R2_FB21_Msk      (0x1UL << CAN_F7R2_FB21_Pos)                     /*!< 0x00200000 */
4327 #define CAN_F7R2_FB21          CAN_F7R2_FB21_Msk                               /*!<Filter bit 21 */
4328 #define CAN_F7R2_FB22_Pos      (22U)
4329 #define CAN_F7R2_FB22_Msk      (0x1UL << CAN_F7R2_FB22_Pos)                     /*!< 0x00400000 */
4330 #define CAN_F7R2_FB22          CAN_F7R2_FB22_Msk                               /*!<Filter bit 22 */
4331 #define CAN_F7R2_FB23_Pos      (23U)
4332 #define CAN_F7R2_FB23_Msk      (0x1UL << CAN_F7R2_FB23_Pos)                     /*!< 0x00800000 */
4333 #define CAN_F7R2_FB23          CAN_F7R2_FB23_Msk                               /*!<Filter bit 23 */
4334 #define CAN_F7R2_FB24_Pos      (24U)
4335 #define CAN_F7R2_FB24_Msk      (0x1UL << CAN_F7R2_FB24_Pos)                     /*!< 0x01000000 */
4336 #define CAN_F7R2_FB24          CAN_F7R2_FB24_Msk                               /*!<Filter bit 24 */
4337 #define CAN_F7R2_FB25_Pos      (25U)
4338 #define CAN_F7R2_FB25_Msk      (0x1UL << CAN_F7R2_FB25_Pos)                     /*!< 0x02000000 */
4339 #define CAN_F7R2_FB25          CAN_F7R2_FB25_Msk                               /*!<Filter bit 25 */
4340 #define CAN_F7R2_FB26_Pos      (26U)
4341 #define CAN_F7R2_FB26_Msk      (0x1UL << CAN_F7R2_FB26_Pos)                     /*!< 0x04000000 */
4342 #define CAN_F7R2_FB26          CAN_F7R2_FB26_Msk                               /*!<Filter bit 26 */
4343 #define CAN_F7R2_FB27_Pos      (27U)
4344 #define CAN_F7R2_FB27_Msk      (0x1UL << CAN_F7R2_FB27_Pos)                     /*!< 0x08000000 */
4345 #define CAN_F7R2_FB27          CAN_F7R2_FB27_Msk                               /*!<Filter bit 27 */
4346 #define CAN_F7R2_FB28_Pos      (28U)
4347 #define CAN_F7R2_FB28_Msk      (0x1UL << CAN_F7R2_FB28_Pos)                     /*!< 0x10000000 */
4348 #define CAN_F7R2_FB28          CAN_F7R2_FB28_Msk                               /*!<Filter bit 28 */
4349 #define CAN_F7R2_FB29_Pos      (29U)
4350 #define CAN_F7R2_FB29_Msk      (0x1UL << CAN_F7R2_FB29_Pos)                     /*!< 0x20000000 */
4351 #define CAN_F7R2_FB29          CAN_F7R2_FB29_Msk                               /*!<Filter bit 29 */
4352 #define CAN_F7R2_FB30_Pos      (30U)
4353 #define CAN_F7R2_FB30_Msk      (0x1UL << CAN_F7R2_FB30_Pos)                     /*!< 0x40000000 */
4354 #define CAN_F7R2_FB30          CAN_F7R2_FB30_Msk                               /*!<Filter bit 30 */
4355 #define CAN_F7R2_FB31_Pos      (31U)
4356 #define CAN_F7R2_FB31_Msk      (0x1UL << CAN_F7R2_FB31_Pos)                     /*!< 0x80000000 */
4357 #define CAN_F7R2_FB31          CAN_F7R2_FB31_Msk                               /*!<Filter bit 31 */
4358 
4359 /*******************  Bit definition for CAN_F8R2 register  *******************/
4360 #define CAN_F8R2_FB0_Pos       (0U)
4361 #define CAN_F8R2_FB0_Msk       (0x1UL << CAN_F8R2_FB0_Pos)                      /*!< 0x00000001 */
4362 #define CAN_F8R2_FB0           CAN_F8R2_FB0_Msk                                /*!<Filter bit 0 */
4363 #define CAN_F8R2_FB1_Pos       (1U)
4364 #define CAN_F8R2_FB1_Msk       (0x1UL << CAN_F8R2_FB1_Pos)                      /*!< 0x00000002 */
4365 #define CAN_F8R2_FB1           CAN_F8R2_FB1_Msk                                /*!<Filter bit 1 */
4366 #define CAN_F8R2_FB2_Pos       (2U)
4367 #define CAN_F8R2_FB2_Msk       (0x1UL << CAN_F8R2_FB2_Pos)                      /*!< 0x00000004 */
4368 #define CAN_F8R2_FB2           CAN_F8R2_FB2_Msk                                /*!<Filter bit 2 */
4369 #define CAN_F8R2_FB3_Pos       (3U)
4370 #define CAN_F8R2_FB3_Msk       (0x1UL << CAN_F8R2_FB3_Pos)                      /*!< 0x00000008 */
4371 #define CAN_F8R2_FB3           CAN_F8R2_FB3_Msk                                /*!<Filter bit 3 */
4372 #define CAN_F8R2_FB4_Pos       (4U)
4373 #define CAN_F8R2_FB4_Msk       (0x1UL << CAN_F8R2_FB4_Pos)                      /*!< 0x00000010 */
4374 #define CAN_F8R2_FB4           CAN_F8R2_FB4_Msk                                /*!<Filter bit 4 */
4375 #define CAN_F8R2_FB5_Pos       (5U)
4376 #define CAN_F8R2_FB5_Msk       (0x1UL << CAN_F8R2_FB5_Pos)                      /*!< 0x00000020 */
4377 #define CAN_F8R2_FB5           CAN_F8R2_FB5_Msk                                /*!<Filter bit 5 */
4378 #define CAN_F8R2_FB6_Pos       (6U)
4379 #define CAN_F8R2_FB6_Msk       (0x1UL << CAN_F8R2_FB6_Pos)                      /*!< 0x00000040 */
4380 #define CAN_F8R2_FB6           CAN_F8R2_FB6_Msk                                /*!<Filter bit 6 */
4381 #define CAN_F8R2_FB7_Pos       (7U)
4382 #define CAN_F8R2_FB7_Msk       (0x1UL << CAN_F8R2_FB7_Pos)                      /*!< 0x00000080 */
4383 #define CAN_F8R2_FB7           CAN_F8R2_FB7_Msk                                /*!<Filter bit 7 */
4384 #define CAN_F8R2_FB8_Pos       (8U)
4385 #define CAN_F8R2_FB8_Msk       (0x1UL << CAN_F8R2_FB8_Pos)                      /*!< 0x00000100 */
4386 #define CAN_F8R2_FB8           CAN_F8R2_FB8_Msk                                /*!<Filter bit 8 */
4387 #define CAN_F8R2_FB9_Pos       (9U)
4388 #define CAN_F8R2_FB9_Msk       (0x1UL << CAN_F8R2_FB9_Pos)                      /*!< 0x00000200 */
4389 #define CAN_F8R2_FB9           CAN_F8R2_FB9_Msk                                /*!<Filter bit 9 */
4390 #define CAN_F8R2_FB10_Pos      (10U)
4391 #define CAN_F8R2_FB10_Msk      (0x1UL << CAN_F8R2_FB10_Pos)                     /*!< 0x00000400 */
4392 #define CAN_F8R2_FB10          CAN_F8R2_FB10_Msk                               /*!<Filter bit 10 */
4393 #define CAN_F8R2_FB11_Pos      (11U)
4394 #define CAN_F8R2_FB11_Msk      (0x1UL << CAN_F8R2_FB11_Pos)                     /*!< 0x00000800 */
4395 #define CAN_F8R2_FB11          CAN_F8R2_FB11_Msk                               /*!<Filter bit 11 */
4396 #define CAN_F8R2_FB12_Pos      (12U)
4397 #define CAN_F8R2_FB12_Msk      (0x1UL << CAN_F8R2_FB12_Pos)                     /*!< 0x00001000 */
4398 #define CAN_F8R2_FB12          CAN_F8R2_FB12_Msk                               /*!<Filter bit 12 */
4399 #define CAN_F8R2_FB13_Pos      (13U)
4400 #define CAN_F8R2_FB13_Msk      (0x1UL << CAN_F8R2_FB13_Pos)                     /*!< 0x00002000 */
4401 #define CAN_F8R2_FB13          CAN_F8R2_FB13_Msk                               /*!<Filter bit 13 */
4402 #define CAN_F8R2_FB14_Pos      (14U)
4403 #define CAN_F8R2_FB14_Msk      (0x1UL << CAN_F8R2_FB14_Pos)                     /*!< 0x00004000 */
4404 #define CAN_F8R2_FB14          CAN_F8R2_FB14_Msk                               /*!<Filter bit 14 */
4405 #define CAN_F8R2_FB15_Pos      (15U)
4406 #define CAN_F8R2_FB15_Msk      (0x1UL << CAN_F8R2_FB15_Pos)                     /*!< 0x00008000 */
4407 #define CAN_F8R2_FB15          CAN_F8R2_FB15_Msk                               /*!<Filter bit 15 */
4408 #define CAN_F8R2_FB16_Pos      (16U)
4409 #define CAN_F8R2_FB16_Msk      (0x1UL << CAN_F8R2_FB16_Pos)                     /*!< 0x00010000 */
4410 #define CAN_F8R2_FB16          CAN_F8R2_FB16_Msk                               /*!<Filter bit 16 */
4411 #define CAN_F8R2_FB17_Pos      (17U)
4412 #define CAN_F8R2_FB17_Msk      (0x1UL << CAN_F8R2_FB17_Pos)                     /*!< 0x00020000 */
4413 #define CAN_F8R2_FB17          CAN_F8R2_FB17_Msk                               /*!<Filter bit 17 */
4414 #define CAN_F8R2_FB18_Pos      (18U)
4415 #define CAN_F8R2_FB18_Msk      (0x1UL << CAN_F8R2_FB18_Pos)                     /*!< 0x00040000 */
4416 #define CAN_F8R2_FB18          CAN_F8R2_FB18_Msk                               /*!<Filter bit 18 */
4417 #define CAN_F8R2_FB19_Pos      (19U)
4418 #define CAN_F8R2_FB19_Msk      (0x1UL << CAN_F8R2_FB19_Pos)                     /*!< 0x00080000 */
4419 #define CAN_F8R2_FB19          CAN_F8R2_FB19_Msk                               /*!<Filter bit 19 */
4420 #define CAN_F8R2_FB20_Pos      (20U)
4421 #define CAN_F8R2_FB20_Msk      (0x1UL << CAN_F8R2_FB20_Pos)                     /*!< 0x00100000 */
4422 #define CAN_F8R2_FB20          CAN_F8R2_FB20_Msk                               /*!<Filter bit 20 */
4423 #define CAN_F8R2_FB21_Pos      (21U)
4424 #define CAN_F8R2_FB21_Msk      (0x1UL << CAN_F8R2_FB21_Pos)                     /*!< 0x00200000 */
4425 #define CAN_F8R2_FB21          CAN_F8R2_FB21_Msk                               /*!<Filter bit 21 */
4426 #define CAN_F8R2_FB22_Pos      (22U)
4427 #define CAN_F8R2_FB22_Msk      (0x1UL << CAN_F8R2_FB22_Pos)                     /*!< 0x00400000 */
4428 #define CAN_F8R2_FB22          CAN_F8R2_FB22_Msk                               /*!<Filter bit 22 */
4429 #define CAN_F8R2_FB23_Pos      (23U)
4430 #define CAN_F8R2_FB23_Msk      (0x1UL << CAN_F8R2_FB23_Pos)                     /*!< 0x00800000 */
4431 #define CAN_F8R2_FB23          CAN_F8R2_FB23_Msk                               /*!<Filter bit 23 */
4432 #define CAN_F8R2_FB24_Pos      (24U)
4433 #define CAN_F8R2_FB24_Msk      (0x1UL << CAN_F8R2_FB24_Pos)                     /*!< 0x01000000 */
4434 #define CAN_F8R2_FB24          CAN_F8R2_FB24_Msk                               /*!<Filter bit 24 */
4435 #define CAN_F8R2_FB25_Pos      (25U)
4436 #define CAN_F8R2_FB25_Msk      (0x1UL << CAN_F8R2_FB25_Pos)                     /*!< 0x02000000 */
4437 #define CAN_F8R2_FB25          CAN_F8R2_FB25_Msk                               /*!<Filter bit 25 */
4438 #define CAN_F8R2_FB26_Pos      (26U)
4439 #define CAN_F8R2_FB26_Msk      (0x1UL << CAN_F8R2_FB26_Pos)                     /*!< 0x04000000 */
4440 #define CAN_F8R2_FB26          CAN_F8R2_FB26_Msk                               /*!<Filter bit 26 */
4441 #define CAN_F8R2_FB27_Pos      (27U)
4442 #define CAN_F8R2_FB27_Msk      (0x1UL << CAN_F8R2_FB27_Pos)                     /*!< 0x08000000 */
4443 #define CAN_F8R2_FB27          CAN_F8R2_FB27_Msk                               /*!<Filter bit 27 */
4444 #define CAN_F8R2_FB28_Pos      (28U)
4445 #define CAN_F8R2_FB28_Msk      (0x1UL << CAN_F8R2_FB28_Pos)                     /*!< 0x10000000 */
4446 #define CAN_F8R2_FB28          CAN_F8R2_FB28_Msk                               /*!<Filter bit 28 */
4447 #define CAN_F8R2_FB29_Pos      (29U)
4448 #define CAN_F8R2_FB29_Msk      (0x1UL << CAN_F8R2_FB29_Pos)                     /*!< 0x20000000 */
4449 #define CAN_F8R2_FB29          CAN_F8R2_FB29_Msk                               /*!<Filter bit 29 */
4450 #define CAN_F8R2_FB30_Pos      (30U)
4451 #define CAN_F8R2_FB30_Msk      (0x1UL << CAN_F8R2_FB30_Pos)                     /*!< 0x40000000 */
4452 #define CAN_F8R2_FB30          CAN_F8R2_FB30_Msk                               /*!<Filter bit 30 */
4453 #define CAN_F8R2_FB31_Pos      (31U)
4454 #define CAN_F8R2_FB31_Msk      (0x1UL << CAN_F8R2_FB31_Pos)                     /*!< 0x80000000 */
4455 #define CAN_F8R2_FB31          CAN_F8R2_FB31_Msk                               /*!<Filter bit 31 */
4456 
4457 /*******************  Bit definition for CAN_F9R2 register  *******************/
4458 #define CAN_F9R2_FB0_Pos       (0U)
4459 #define CAN_F9R2_FB0_Msk       (0x1UL << CAN_F9R2_FB0_Pos)                      /*!< 0x00000001 */
4460 #define CAN_F9R2_FB0           CAN_F9R2_FB0_Msk                                /*!<Filter bit 0 */
4461 #define CAN_F9R2_FB1_Pos       (1U)
4462 #define CAN_F9R2_FB1_Msk       (0x1UL << CAN_F9R2_FB1_Pos)                      /*!< 0x00000002 */
4463 #define CAN_F9R2_FB1           CAN_F9R2_FB1_Msk                                /*!<Filter bit 1 */
4464 #define CAN_F9R2_FB2_Pos       (2U)
4465 #define CAN_F9R2_FB2_Msk       (0x1UL << CAN_F9R2_FB2_Pos)                      /*!< 0x00000004 */
4466 #define CAN_F9R2_FB2           CAN_F9R2_FB2_Msk                                /*!<Filter bit 2 */
4467 #define CAN_F9R2_FB3_Pos       (3U)
4468 #define CAN_F9R2_FB3_Msk       (0x1UL << CAN_F9R2_FB3_Pos)                      /*!< 0x00000008 */
4469 #define CAN_F9R2_FB3           CAN_F9R2_FB3_Msk                                /*!<Filter bit 3 */
4470 #define CAN_F9R2_FB4_Pos       (4U)
4471 #define CAN_F9R2_FB4_Msk       (0x1UL << CAN_F9R2_FB4_Pos)                      /*!< 0x00000010 */
4472 #define CAN_F9R2_FB4           CAN_F9R2_FB4_Msk                                /*!<Filter bit 4 */
4473 #define CAN_F9R2_FB5_Pos       (5U)
4474 #define CAN_F9R2_FB5_Msk       (0x1UL << CAN_F9R2_FB5_Pos)                      /*!< 0x00000020 */
4475 #define CAN_F9R2_FB5           CAN_F9R2_FB5_Msk                                /*!<Filter bit 5 */
4476 #define CAN_F9R2_FB6_Pos       (6U)
4477 #define CAN_F9R2_FB6_Msk       (0x1UL << CAN_F9R2_FB6_Pos)                      /*!< 0x00000040 */
4478 #define CAN_F9R2_FB6           CAN_F9R2_FB6_Msk                                /*!<Filter bit 6 */
4479 #define CAN_F9R2_FB7_Pos       (7U)
4480 #define CAN_F9R2_FB7_Msk       (0x1UL << CAN_F9R2_FB7_Pos)                      /*!< 0x00000080 */
4481 #define CAN_F9R2_FB7           CAN_F9R2_FB7_Msk                                /*!<Filter bit 7 */
4482 #define CAN_F9R2_FB8_Pos       (8U)
4483 #define CAN_F9R2_FB8_Msk       (0x1UL << CAN_F9R2_FB8_Pos)                      /*!< 0x00000100 */
4484 #define CAN_F9R2_FB8           CAN_F9R2_FB8_Msk                                /*!<Filter bit 8 */
4485 #define CAN_F9R2_FB9_Pos       (9U)
4486 #define CAN_F9R2_FB9_Msk       (0x1UL << CAN_F9R2_FB9_Pos)                      /*!< 0x00000200 */
4487 #define CAN_F9R2_FB9           CAN_F9R2_FB9_Msk                                /*!<Filter bit 9 */
4488 #define CAN_F9R2_FB10_Pos      (10U)
4489 #define CAN_F9R2_FB10_Msk      (0x1UL << CAN_F9R2_FB10_Pos)                     /*!< 0x00000400 */
4490 #define CAN_F9R2_FB10          CAN_F9R2_FB10_Msk                               /*!<Filter bit 10 */
4491 #define CAN_F9R2_FB11_Pos      (11U)
4492 #define CAN_F9R2_FB11_Msk      (0x1UL << CAN_F9R2_FB11_Pos)                     /*!< 0x00000800 */
4493 #define CAN_F9R2_FB11          CAN_F9R2_FB11_Msk                               /*!<Filter bit 11 */
4494 #define CAN_F9R2_FB12_Pos      (12U)
4495 #define CAN_F9R2_FB12_Msk      (0x1UL << CAN_F9R2_FB12_Pos)                     /*!< 0x00001000 */
4496 #define CAN_F9R2_FB12          CAN_F9R2_FB12_Msk                               /*!<Filter bit 12 */
4497 #define CAN_F9R2_FB13_Pos      (13U)
4498 #define CAN_F9R2_FB13_Msk      (0x1UL << CAN_F9R2_FB13_Pos)                     /*!< 0x00002000 */
4499 #define CAN_F9R2_FB13          CAN_F9R2_FB13_Msk                               /*!<Filter bit 13 */
4500 #define CAN_F9R2_FB14_Pos      (14U)
4501 #define CAN_F9R2_FB14_Msk      (0x1UL << CAN_F9R2_FB14_Pos)                     /*!< 0x00004000 */
4502 #define CAN_F9R2_FB14          CAN_F9R2_FB14_Msk                               /*!<Filter bit 14 */
4503 #define CAN_F9R2_FB15_Pos      (15U)
4504 #define CAN_F9R2_FB15_Msk      (0x1UL << CAN_F9R2_FB15_Pos)                     /*!< 0x00008000 */
4505 #define CAN_F9R2_FB15          CAN_F9R2_FB15_Msk                               /*!<Filter bit 15 */
4506 #define CAN_F9R2_FB16_Pos      (16U)
4507 #define CAN_F9R2_FB16_Msk      (0x1UL << CAN_F9R2_FB16_Pos)                     /*!< 0x00010000 */
4508 #define CAN_F9R2_FB16          CAN_F9R2_FB16_Msk                               /*!<Filter bit 16 */
4509 #define CAN_F9R2_FB17_Pos      (17U)
4510 #define CAN_F9R2_FB17_Msk      (0x1UL << CAN_F9R2_FB17_Pos)                     /*!< 0x00020000 */
4511 #define CAN_F9R2_FB17          CAN_F9R2_FB17_Msk                               /*!<Filter bit 17 */
4512 #define CAN_F9R2_FB18_Pos      (18U)
4513 #define CAN_F9R2_FB18_Msk      (0x1UL << CAN_F9R2_FB18_Pos)                     /*!< 0x00040000 */
4514 #define CAN_F9R2_FB18          CAN_F9R2_FB18_Msk                               /*!<Filter bit 18 */
4515 #define CAN_F9R2_FB19_Pos      (19U)
4516 #define CAN_F9R2_FB19_Msk      (0x1UL << CAN_F9R2_FB19_Pos)                     /*!< 0x00080000 */
4517 #define CAN_F9R2_FB19          CAN_F9R2_FB19_Msk                               /*!<Filter bit 19 */
4518 #define CAN_F9R2_FB20_Pos      (20U)
4519 #define CAN_F9R2_FB20_Msk      (0x1UL << CAN_F9R2_FB20_Pos)                     /*!< 0x00100000 */
4520 #define CAN_F9R2_FB20          CAN_F9R2_FB20_Msk                               /*!<Filter bit 20 */
4521 #define CAN_F9R2_FB21_Pos      (21U)
4522 #define CAN_F9R2_FB21_Msk      (0x1UL << CAN_F9R2_FB21_Pos)                     /*!< 0x00200000 */
4523 #define CAN_F9R2_FB21          CAN_F9R2_FB21_Msk                               /*!<Filter bit 21 */
4524 #define CAN_F9R2_FB22_Pos      (22U)
4525 #define CAN_F9R2_FB22_Msk      (0x1UL << CAN_F9R2_FB22_Pos)                     /*!< 0x00400000 */
4526 #define CAN_F9R2_FB22          CAN_F9R2_FB22_Msk                               /*!<Filter bit 22 */
4527 #define CAN_F9R2_FB23_Pos      (23U)
4528 #define CAN_F9R2_FB23_Msk      (0x1UL << CAN_F9R2_FB23_Pos)                     /*!< 0x00800000 */
4529 #define CAN_F9R2_FB23          CAN_F9R2_FB23_Msk                               /*!<Filter bit 23 */
4530 #define CAN_F9R2_FB24_Pos      (24U)
4531 #define CAN_F9R2_FB24_Msk      (0x1UL << CAN_F9R2_FB24_Pos)                     /*!< 0x01000000 */
4532 #define CAN_F9R2_FB24          CAN_F9R2_FB24_Msk                               /*!<Filter bit 24 */
4533 #define CAN_F9R2_FB25_Pos      (25U)
4534 #define CAN_F9R2_FB25_Msk      (0x1UL << CAN_F9R2_FB25_Pos)                     /*!< 0x02000000 */
4535 #define CAN_F9R2_FB25          CAN_F9R2_FB25_Msk                               /*!<Filter bit 25 */
4536 #define CAN_F9R2_FB26_Pos      (26U)
4537 #define CAN_F9R2_FB26_Msk      (0x1UL << CAN_F9R2_FB26_Pos)                     /*!< 0x04000000 */
4538 #define CAN_F9R2_FB26          CAN_F9R2_FB26_Msk                               /*!<Filter bit 26 */
4539 #define CAN_F9R2_FB27_Pos      (27U)
4540 #define CAN_F9R2_FB27_Msk      (0x1UL << CAN_F9R2_FB27_Pos)                     /*!< 0x08000000 */
4541 #define CAN_F9R2_FB27          CAN_F9R2_FB27_Msk                               /*!<Filter bit 27 */
4542 #define CAN_F9R2_FB28_Pos      (28U)
4543 #define CAN_F9R2_FB28_Msk      (0x1UL << CAN_F9R2_FB28_Pos)                     /*!< 0x10000000 */
4544 #define CAN_F9R2_FB28          CAN_F9R2_FB28_Msk                               /*!<Filter bit 28 */
4545 #define CAN_F9R2_FB29_Pos      (29U)
4546 #define CAN_F9R2_FB29_Msk      (0x1UL << CAN_F9R2_FB29_Pos)                     /*!< 0x20000000 */
4547 #define CAN_F9R2_FB29          CAN_F9R2_FB29_Msk                               /*!<Filter bit 29 */
4548 #define CAN_F9R2_FB30_Pos      (30U)
4549 #define CAN_F9R2_FB30_Msk      (0x1UL << CAN_F9R2_FB30_Pos)                     /*!< 0x40000000 */
4550 #define CAN_F9R2_FB30          CAN_F9R2_FB30_Msk                               /*!<Filter bit 30 */
4551 #define CAN_F9R2_FB31_Pos      (31U)
4552 #define CAN_F9R2_FB31_Msk      (0x1UL << CAN_F9R2_FB31_Pos)                     /*!< 0x80000000 */
4553 #define CAN_F9R2_FB31          CAN_F9R2_FB31_Msk                               /*!<Filter bit 31 */
4554 
4555 /*******************  Bit definition for CAN_F10R2 register  ******************/
4556 #define CAN_F10R2_FB0_Pos      (0U)
4557 #define CAN_F10R2_FB0_Msk      (0x1UL << CAN_F10R2_FB0_Pos)                     /*!< 0x00000001 */
4558 #define CAN_F10R2_FB0          CAN_F10R2_FB0_Msk                               /*!<Filter bit 0 */
4559 #define CAN_F10R2_FB1_Pos      (1U)
4560 #define CAN_F10R2_FB1_Msk      (0x1UL << CAN_F10R2_FB1_Pos)                     /*!< 0x00000002 */
4561 #define CAN_F10R2_FB1          CAN_F10R2_FB1_Msk                               /*!<Filter bit 1 */
4562 #define CAN_F10R2_FB2_Pos      (2U)
4563 #define CAN_F10R2_FB2_Msk      (0x1UL << CAN_F10R2_FB2_Pos)                     /*!< 0x00000004 */
4564 #define CAN_F10R2_FB2          CAN_F10R2_FB2_Msk                               /*!<Filter bit 2 */
4565 #define CAN_F10R2_FB3_Pos      (3U)
4566 #define CAN_F10R2_FB3_Msk      (0x1UL << CAN_F10R2_FB3_Pos)                     /*!< 0x00000008 */
4567 #define CAN_F10R2_FB3          CAN_F10R2_FB3_Msk                               /*!<Filter bit 3 */
4568 #define CAN_F10R2_FB4_Pos      (4U)
4569 #define CAN_F10R2_FB4_Msk      (0x1UL << CAN_F10R2_FB4_Pos)                     /*!< 0x00000010 */
4570 #define CAN_F10R2_FB4          CAN_F10R2_FB4_Msk                               /*!<Filter bit 4 */
4571 #define CAN_F10R2_FB5_Pos      (5U)
4572 #define CAN_F10R2_FB5_Msk      (0x1UL << CAN_F10R2_FB5_Pos)                     /*!< 0x00000020 */
4573 #define CAN_F10R2_FB5          CAN_F10R2_FB5_Msk                               /*!<Filter bit 5 */
4574 #define CAN_F10R2_FB6_Pos      (6U)
4575 #define CAN_F10R2_FB6_Msk      (0x1UL << CAN_F10R2_FB6_Pos)                     /*!< 0x00000040 */
4576 #define CAN_F10R2_FB6          CAN_F10R2_FB6_Msk                               /*!<Filter bit 6 */
4577 #define CAN_F10R2_FB7_Pos      (7U)
4578 #define CAN_F10R2_FB7_Msk      (0x1UL << CAN_F10R2_FB7_Pos)                     /*!< 0x00000080 */
4579 #define CAN_F10R2_FB7          CAN_F10R2_FB7_Msk                               /*!<Filter bit 7 */
4580 #define CAN_F10R2_FB8_Pos      (8U)
4581 #define CAN_F10R2_FB8_Msk      (0x1UL << CAN_F10R2_FB8_Pos)                     /*!< 0x00000100 */
4582 #define CAN_F10R2_FB8          CAN_F10R2_FB8_Msk                               /*!<Filter bit 8 */
4583 #define CAN_F10R2_FB9_Pos      (9U)
4584 #define CAN_F10R2_FB9_Msk      (0x1UL << CAN_F10R2_FB9_Pos)                     /*!< 0x00000200 */
4585 #define CAN_F10R2_FB9          CAN_F10R2_FB9_Msk                               /*!<Filter bit 9 */
4586 #define CAN_F10R2_FB10_Pos     (10U)
4587 #define CAN_F10R2_FB10_Msk     (0x1UL << CAN_F10R2_FB10_Pos)                    /*!< 0x00000400 */
4588 #define CAN_F10R2_FB10         CAN_F10R2_FB10_Msk                              /*!<Filter bit 10 */
4589 #define CAN_F10R2_FB11_Pos     (11U)
4590 #define CAN_F10R2_FB11_Msk     (0x1UL << CAN_F10R2_FB11_Pos)                    /*!< 0x00000800 */
4591 #define CAN_F10R2_FB11         CAN_F10R2_FB11_Msk                              /*!<Filter bit 11 */
4592 #define CAN_F10R2_FB12_Pos     (12U)
4593 #define CAN_F10R2_FB12_Msk     (0x1UL << CAN_F10R2_FB12_Pos)                    /*!< 0x00001000 */
4594 #define CAN_F10R2_FB12         CAN_F10R2_FB12_Msk                              /*!<Filter bit 12 */
4595 #define CAN_F10R2_FB13_Pos     (13U)
4596 #define CAN_F10R2_FB13_Msk     (0x1UL << CAN_F10R2_FB13_Pos)                    /*!< 0x00002000 */
4597 #define CAN_F10R2_FB13         CAN_F10R2_FB13_Msk                              /*!<Filter bit 13 */
4598 #define CAN_F10R2_FB14_Pos     (14U)
4599 #define CAN_F10R2_FB14_Msk     (0x1UL << CAN_F10R2_FB14_Pos)                    /*!< 0x00004000 */
4600 #define CAN_F10R2_FB14         CAN_F10R2_FB14_Msk                              /*!<Filter bit 14 */
4601 #define CAN_F10R2_FB15_Pos     (15U)
4602 #define CAN_F10R2_FB15_Msk     (0x1UL << CAN_F10R2_FB15_Pos)                    /*!< 0x00008000 */
4603 #define CAN_F10R2_FB15         CAN_F10R2_FB15_Msk                              /*!<Filter bit 15 */
4604 #define CAN_F10R2_FB16_Pos     (16U)
4605 #define CAN_F10R2_FB16_Msk     (0x1UL << CAN_F10R2_FB16_Pos)                    /*!< 0x00010000 */
4606 #define CAN_F10R2_FB16         CAN_F10R2_FB16_Msk                              /*!<Filter bit 16 */
4607 #define CAN_F10R2_FB17_Pos     (17U)
4608 #define CAN_F10R2_FB17_Msk     (0x1UL << CAN_F10R2_FB17_Pos)                    /*!< 0x00020000 */
4609 #define CAN_F10R2_FB17         CAN_F10R2_FB17_Msk                              /*!<Filter bit 17 */
4610 #define CAN_F10R2_FB18_Pos     (18U)
4611 #define CAN_F10R2_FB18_Msk     (0x1UL << CAN_F10R2_FB18_Pos)                    /*!< 0x00040000 */
4612 #define CAN_F10R2_FB18         CAN_F10R2_FB18_Msk                              /*!<Filter bit 18 */
4613 #define CAN_F10R2_FB19_Pos     (19U)
4614 #define CAN_F10R2_FB19_Msk     (0x1UL << CAN_F10R2_FB19_Pos)                    /*!< 0x00080000 */
4615 #define CAN_F10R2_FB19         CAN_F10R2_FB19_Msk                              /*!<Filter bit 19 */
4616 #define CAN_F10R2_FB20_Pos     (20U)
4617 #define CAN_F10R2_FB20_Msk     (0x1UL << CAN_F10R2_FB20_Pos)                    /*!< 0x00100000 */
4618 #define CAN_F10R2_FB20         CAN_F10R2_FB20_Msk                              /*!<Filter bit 20 */
4619 #define CAN_F10R2_FB21_Pos     (21U)
4620 #define CAN_F10R2_FB21_Msk     (0x1UL << CAN_F10R2_FB21_Pos)                    /*!< 0x00200000 */
4621 #define CAN_F10R2_FB21         CAN_F10R2_FB21_Msk                              /*!<Filter bit 21 */
4622 #define CAN_F10R2_FB22_Pos     (22U)
4623 #define CAN_F10R2_FB22_Msk     (0x1UL << CAN_F10R2_FB22_Pos)                    /*!< 0x00400000 */
4624 #define CAN_F10R2_FB22         CAN_F10R2_FB22_Msk                              /*!<Filter bit 22 */
4625 #define CAN_F10R2_FB23_Pos     (23U)
4626 #define CAN_F10R2_FB23_Msk     (0x1UL << CAN_F10R2_FB23_Pos)                    /*!< 0x00800000 */
4627 #define CAN_F10R2_FB23         CAN_F10R2_FB23_Msk                              /*!<Filter bit 23 */
4628 #define CAN_F10R2_FB24_Pos     (24U)
4629 #define CAN_F10R2_FB24_Msk     (0x1UL << CAN_F10R2_FB24_Pos)                    /*!< 0x01000000 */
4630 #define CAN_F10R2_FB24         CAN_F10R2_FB24_Msk                              /*!<Filter bit 24 */
4631 #define CAN_F10R2_FB25_Pos     (25U)
4632 #define CAN_F10R2_FB25_Msk     (0x1UL << CAN_F10R2_FB25_Pos)                    /*!< 0x02000000 */
4633 #define CAN_F10R2_FB25         CAN_F10R2_FB25_Msk                              /*!<Filter bit 25 */
4634 #define CAN_F10R2_FB26_Pos     (26U)
4635 #define CAN_F10R2_FB26_Msk     (0x1UL << CAN_F10R2_FB26_Pos)                    /*!< 0x04000000 */
4636 #define CAN_F10R2_FB26         CAN_F10R2_FB26_Msk                              /*!<Filter bit 26 */
4637 #define CAN_F10R2_FB27_Pos     (27U)
4638 #define CAN_F10R2_FB27_Msk     (0x1UL << CAN_F10R2_FB27_Pos)                    /*!< 0x08000000 */
4639 #define CAN_F10R2_FB27         CAN_F10R2_FB27_Msk                              /*!<Filter bit 27 */
4640 #define CAN_F10R2_FB28_Pos     (28U)
4641 #define CAN_F10R2_FB28_Msk     (0x1UL << CAN_F10R2_FB28_Pos)                    /*!< 0x10000000 */
4642 #define CAN_F10R2_FB28         CAN_F10R2_FB28_Msk                              /*!<Filter bit 28 */
4643 #define CAN_F10R2_FB29_Pos     (29U)
4644 #define CAN_F10R2_FB29_Msk     (0x1UL << CAN_F10R2_FB29_Pos)                    /*!< 0x20000000 */
4645 #define CAN_F10R2_FB29         CAN_F10R2_FB29_Msk                              /*!<Filter bit 29 */
4646 #define CAN_F10R2_FB30_Pos     (30U)
4647 #define CAN_F10R2_FB30_Msk     (0x1UL << CAN_F10R2_FB30_Pos)                    /*!< 0x40000000 */
4648 #define CAN_F10R2_FB30         CAN_F10R2_FB30_Msk                              /*!<Filter bit 30 */
4649 #define CAN_F10R2_FB31_Pos     (31U)
4650 #define CAN_F10R2_FB31_Msk     (0x1UL << CAN_F10R2_FB31_Pos)                    /*!< 0x80000000 */
4651 #define CAN_F10R2_FB31         CAN_F10R2_FB31_Msk                              /*!<Filter bit 31 */
4652 
4653 /*******************  Bit definition for CAN_F11R2 register  ******************/
4654 #define CAN_F11R2_FB0_Pos      (0U)
4655 #define CAN_F11R2_FB0_Msk      (0x1UL << CAN_F11R2_FB0_Pos)                     /*!< 0x00000001 */
4656 #define CAN_F11R2_FB0          CAN_F11R2_FB0_Msk                               /*!<Filter bit 0 */
4657 #define CAN_F11R2_FB1_Pos      (1U)
4658 #define CAN_F11R2_FB1_Msk      (0x1UL << CAN_F11R2_FB1_Pos)                     /*!< 0x00000002 */
4659 #define CAN_F11R2_FB1          CAN_F11R2_FB1_Msk                               /*!<Filter bit 1 */
4660 #define CAN_F11R2_FB2_Pos      (2U)
4661 #define CAN_F11R2_FB2_Msk      (0x1UL << CAN_F11R2_FB2_Pos)                     /*!< 0x00000004 */
4662 #define CAN_F11R2_FB2          CAN_F11R2_FB2_Msk                               /*!<Filter bit 2 */
4663 #define CAN_F11R2_FB3_Pos      (3U)
4664 #define CAN_F11R2_FB3_Msk      (0x1UL << CAN_F11R2_FB3_Pos)                     /*!< 0x00000008 */
4665 #define CAN_F11R2_FB3          CAN_F11R2_FB3_Msk                               /*!<Filter bit 3 */
4666 #define CAN_F11R2_FB4_Pos      (4U)
4667 #define CAN_F11R2_FB4_Msk      (0x1UL << CAN_F11R2_FB4_Pos)                     /*!< 0x00000010 */
4668 #define CAN_F11R2_FB4          CAN_F11R2_FB4_Msk                               /*!<Filter bit 4 */
4669 #define CAN_F11R2_FB5_Pos      (5U)
4670 #define CAN_F11R2_FB5_Msk      (0x1UL << CAN_F11R2_FB5_Pos)                     /*!< 0x00000020 */
4671 #define CAN_F11R2_FB5          CAN_F11R2_FB5_Msk                               /*!<Filter bit 5 */
4672 #define CAN_F11R2_FB6_Pos      (6U)
4673 #define CAN_F11R2_FB6_Msk      (0x1UL << CAN_F11R2_FB6_Pos)                     /*!< 0x00000040 */
4674 #define CAN_F11R2_FB6          CAN_F11R2_FB6_Msk                               /*!<Filter bit 6 */
4675 #define CAN_F11R2_FB7_Pos      (7U)
4676 #define CAN_F11R2_FB7_Msk      (0x1UL << CAN_F11R2_FB7_Pos)                     /*!< 0x00000080 */
4677 #define CAN_F11R2_FB7          CAN_F11R2_FB7_Msk                               /*!<Filter bit 7 */
4678 #define CAN_F11R2_FB8_Pos      (8U)
4679 #define CAN_F11R2_FB8_Msk      (0x1UL << CAN_F11R2_FB8_Pos)                     /*!< 0x00000100 */
4680 #define CAN_F11R2_FB8          CAN_F11R2_FB8_Msk                               /*!<Filter bit 8 */
4681 #define CAN_F11R2_FB9_Pos      (9U)
4682 #define CAN_F11R2_FB9_Msk      (0x1UL << CAN_F11R2_FB9_Pos)                     /*!< 0x00000200 */
4683 #define CAN_F11R2_FB9          CAN_F11R2_FB9_Msk                               /*!<Filter bit 9 */
4684 #define CAN_F11R2_FB10_Pos     (10U)
4685 #define CAN_F11R2_FB10_Msk     (0x1UL << CAN_F11R2_FB10_Pos)                    /*!< 0x00000400 */
4686 #define CAN_F11R2_FB10         CAN_F11R2_FB10_Msk                              /*!<Filter bit 10 */
4687 #define CAN_F11R2_FB11_Pos     (11U)
4688 #define CAN_F11R2_FB11_Msk     (0x1UL << CAN_F11R2_FB11_Pos)                    /*!< 0x00000800 */
4689 #define CAN_F11R2_FB11         CAN_F11R2_FB11_Msk                              /*!<Filter bit 11 */
4690 #define CAN_F11R2_FB12_Pos     (12U)
4691 #define CAN_F11R2_FB12_Msk     (0x1UL << CAN_F11R2_FB12_Pos)                    /*!< 0x00001000 */
4692 #define CAN_F11R2_FB12         CAN_F11R2_FB12_Msk                              /*!<Filter bit 12 */
4693 #define CAN_F11R2_FB13_Pos     (13U)
4694 #define CAN_F11R2_FB13_Msk     (0x1UL << CAN_F11R2_FB13_Pos)                    /*!< 0x00002000 */
4695 #define CAN_F11R2_FB13         CAN_F11R2_FB13_Msk                              /*!<Filter bit 13 */
4696 #define CAN_F11R2_FB14_Pos     (14U)
4697 #define CAN_F11R2_FB14_Msk     (0x1UL << CAN_F11R2_FB14_Pos)                    /*!< 0x00004000 */
4698 #define CAN_F11R2_FB14         CAN_F11R2_FB14_Msk                              /*!<Filter bit 14 */
4699 #define CAN_F11R2_FB15_Pos     (15U)
4700 #define CAN_F11R2_FB15_Msk     (0x1UL << CAN_F11R2_FB15_Pos)                    /*!< 0x00008000 */
4701 #define CAN_F11R2_FB15         CAN_F11R2_FB15_Msk                              /*!<Filter bit 15 */
4702 #define CAN_F11R2_FB16_Pos     (16U)
4703 #define CAN_F11R2_FB16_Msk     (0x1UL << CAN_F11R2_FB16_Pos)                    /*!< 0x00010000 */
4704 #define CAN_F11R2_FB16         CAN_F11R2_FB16_Msk                              /*!<Filter bit 16 */
4705 #define CAN_F11R2_FB17_Pos     (17U)
4706 #define CAN_F11R2_FB17_Msk     (0x1UL << CAN_F11R2_FB17_Pos)                    /*!< 0x00020000 */
4707 #define CAN_F11R2_FB17         CAN_F11R2_FB17_Msk                              /*!<Filter bit 17 */
4708 #define CAN_F11R2_FB18_Pos     (18U)
4709 #define CAN_F11R2_FB18_Msk     (0x1UL << CAN_F11R2_FB18_Pos)                    /*!< 0x00040000 */
4710 #define CAN_F11R2_FB18         CAN_F11R2_FB18_Msk                              /*!<Filter bit 18 */
4711 #define CAN_F11R2_FB19_Pos     (19U)
4712 #define CAN_F11R2_FB19_Msk     (0x1UL << CAN_F11R2_FB19_Pos)                    /*!< 0x00080000 */
4713 #define CAN_F11R2_FB19         CAN_F11R2_FB19_Msk                              /*!<Filter bit 19 */
4714 #define CAN_F11R2_FB20_Pos     (20U)
4715 #define CAN_F11R2_FB20_Msk     (0x1UL << CAN_F11R2_FB20_Pos)                    /*!< 0x00100000 */
4716 #define CAN_F11R2_FB20         CAN_F11R2_FB20_Msk                              /*!<Filter bit 20 */
4717 #define CAN_F11R2_FB21_Pos     (21U)
4718 #define CAN_F11R2_FB21_Msk     (0x1UL << CAN_F11R2_FB21_Pos)                    /*!< 0x00200000 */
4719 #define CAN_F11R2_FB21         CAN_F11R2_FB21_Msk                              /*!<Filter bit 21 */
4720 #define CAN_F11R2_FB22_Pos     (22U)
4721 #define CAN_F11R2_FB22_Msk     (0x1UL << CAN_F11R2_FB22_Pos)                    /*!< 0x00400000 */
4722 #define CAN_F11R2_FB22         CAN_F11R2_FB22_Msk                              /*!<Filter bit 22 */
4723 #define CAN_F11R2_FB23_Pos     (23U)
4724 #define CAN_F11R2_FB23_Msk     (0x1UL << CAN_F11R2_FB23_Pos)                    /*!< 0x00800000 */
4725 #define CAN_F11R2_FB23         CAN_F11R2_FB23_Msk                              /*!<Filter bit 23 */
4726 #define CAN_F11R2_FB24_Pos     (24U)
4727 #define CAN_F11R2_FB24_Msk     (0x1UL << CAN_F11R2_FB24_Pos)                    /*!< 0x01000000 */
4728 #define CAN_F11R2_FB24         CAN_F11R2_FB24_Msk                              /*!<Filter bit 24 */
4729 #define CAN_F11R2_FB25_Pos     (25U)
4730 #define CAN_F11R2_FB25_Msk     (0x1UL << CAN_F11R2_FB25_Pos)                    /*!< 0x02000000 */
4731 #define CAN_F11R2_FB25         CAN_F11R2_FB25_Msk                              /*!<Filter bit 25 */
4732 #define CAN_F11R2_FB26_Pos     (26U)
4733 #define CAN_F11R2_FB26_Msk     (0x1UL << CAN_F11R2_FB26_Pos)                    /*!< 0x04000000 */
4734 #define CAN_F11R2_FB26         CAN_F11R2_FB26_Msk                              /*!<Filter bit 26 */
4735 #define CAN_F11R2_FB27_Pos     (27U)
4736 #define CAN_F11R2_FB27_Msk     (0x1UL << CAN_F11R2_FB27_Pos)                    /*!< 0x08000000 */
4737 #define CAN_F11R2_FB27         CAN_F11R2_FB27_Msk                              /*!<Filter bit 27 */
4738 #define CAN_F11R2_FB28_Pos     (28U)
4739 #define CAN_F11R2_FB28_Msk     (0x1UL << CAN_F11R2_FB28_Pos)                    /*!< 0x10000000 */
4740 #define CAN_F11R2_FB28         CAN_F11R2_FB28_Msk                              /*!<Filter bit 28 */
4741 #define CAN_F11R2_FB29_Pos     (29U)
4742 #define CAN_F11R2_FB29_Msk     (0x1UL << CAN_F11R2_FB29_Pos)                    /*!< 0x20000000 */
4743 #define CAN_F11R2_FB29         CAN_F11R2_FB29_Msk                              /*!<Filter bit 29 */
4744 #define CAN_F11R2_FB30_Pos     (30U)
4745 #define CAN_F11R2_FB30_Msk     (0x1UL << CAN_F11R2_FB30_Pos)                    /*!< 0x40000000 */
4746 #define CAN_F11R2_FB30         CAN_F11R2_FB30_Msk                              /*!<Filter bit 30 */
4747 #define CAN_F11R2_FB31_Pos     (31U)
4748 #define CAN_F11R2_FB31_Msk     (0x1UL << CAN_F11R2_FB31_Pos)                    /*!< 0x80000000 */
4749 #define CAN_F11R2_FB31         CAN_F11R2_FB31_Msk                              /*!<Filter bit 31 */
4750 
4751 /*******************  Bit definition for CAN_F12R2 register  ******************/
4752 #define CAN_F12R2_FB0_Pos      (0U)
4753 #define CAN_F12R2_FB0_Msk      (0x1UL << CAN_F12R2_FB0_Pos)                     /*!< 0x00000001 */
4754 #define CAN_F12R2_FB0          CAN_F12R2_FB0_Msk                               /*!<Filter bit 0 */
4755 #define CAN_F12R2_FB1_Pos      (1U)
4756 #define CAN_F12R2_FB1_Msk      (0x1UL << CAN_F12R2_FB1_Pos)                     /*!< 0x00000002 */
4757 #define CAN_F12R2_FB1          CAN_F12R2_FB1_Msk                               /*!<Filter bit 1 */
4758 #define CAN_F12R2_FB2_Pos      (2U)
4759 #define CAN_F12R2_FB2_Msk      (0x1UL << CAN_F12R2_FB2_Pos)                     /*!< 0x00000004 */
4760 #define CAN_F12R2_FB2          CAN_F12R2_FB2_Msk                               /*!<Filter bit 2 */
4761 #define CAN_F12R2_FB3_Pos      (3U)
4762 #define CAN_F12R2_FB3_Msk      (0x1UL << CAN_F12R2_FB3_Pos)                     /*!< 0x00000008 */
4763 #define CAN_F12R2_FB3          CAN_F12R2_FB3_Msk                               /*!<Filter bit 3 */
4764 #define CAN_F12R2_FB4_Pos      (4U)
4765 #define CAN_F12R2_FB4_Msk      (0x1UL << CAN_F12R2_FB4_Pos)                     /*!< 0x00000010 */
4766 #define CAN_F12R2_FB4          CAN_F12R2_FB4_Msk                               /*!<Filter bit 4 */
4767 #define CAN_F12R2_FB5_Pos      (5U)
4768 #define CAN_F12R2_FB5_Msk      (0x1UL << CAN_F12R2_FB5_Pos)                     /*!< 0x00000020 */
4769 #define CAN_F12R2_FB5          CAN_F12R2_FB5_Msk                               /*!<Filter bit 5 */
4770 #define CAN_F12R2_FB6_Pos      (6U)
4771 #define CAN_F12R2_FB6_Msk      (0x1UL << CAN_F12R2_FB6_Pos)                     /*!< 0x00000040 */
4772 #define CAN_F12R2_FB6          CAN_F12R2_FB6_Msk                               /*!<Filter bit 6 */
4773 #define CAN_F12R2_FB7_Pos      (7U)
4774 #define CAN_F12R2_FB7_Msk      (0x1UL << CAN_F12R2_FB7_Pos)                     /*!< 0x00000080 */
4775 #define CAN_F12R2_FB7          CAN_F12R2_FB7_Msk                               /*!<Filter bit 7 */
4776 #define CAN_F12R2_FB8_Pos      (8U)
4777 #define CAN_F12R2_FB8_Msk      (0x1UL << CAN_F12R2_FB8_Pos)                     /*!< 0x00000100 */
4778 #define CAN_F12R2_FB8          CAN_F12R2_FB8_Msk                               /*!<Filter bit 8 */
4779 #define CAN_F12R2_FB9_Pos      (9U)
4780 #define CAN_F12R2_FB9_Msk      (0x1UL << CAN_F12R2_FB9_Pos)                     /*!< 0x00000200 */
4781 #define CAN_F12R2_FB9          CAN_F12R2_FB9_Msk                               /*!<Filter bit 9 */
4782 #define CAN_F12R2_FB10_Pos     (10U)
4783 #define CAN_F12R2_FB10_Msk     (0x1UL << CAN_F12R2_FB10_Pos)                    /*!< 0x00000400 */
4784 #define CAN_F12R2_FB10         CAN_F12R2_FB10_Msk                              /*!<Filter bit 10 */
4785 #define CAN_F12R2_FB11_Pos     (11U)
4786 #define CAN_F12R2_FB11_Msk     (0x1UL << CAN_F12R2_FB11_Pos)                    /*!< 0x00000800 */
4787 #define CAN_F12R2_FB11         CAN_F12R2_FB11_Msk                              /*!<Filter bit 11 */
4788 #define CAN_F12R2_FB12_Pos     (12U)
4789 #define CAN_F12R2_FB12_Msk     (0x1UL << CAN_F12R2_FB12_Pos)                    /*!< 0x00001000 */
4790 #define CAN_F12R2_FB12         CAN_F12R2_FB12_Msk                              /*!<Filter bit 12 */
4791 #define CAN_F12R2_FB13_Pos     (13U)
4792 #define CAN_F12R2_FB13_Msk     (0x1UL << CAN_F12R2_FB13_Pos)                    /*!< 0x00002000 */
4793 #define CAN_F12R2_FB13         CAN_F12R2_FB13_Msk                              /*!<Filter bit 13 */
4794 #define CAN_F12R2_FB14_Pos     (14U)
4795 #define CAN_F12R2_FB14_Msk     (0x1UL << CAN_F12R2_FB14_Pos)                    /*!< 0x00004000 */
4796 #define CAN_F12R2_FB14         CAN_F12R2_FB14_Msk                              /*!<Filter bit 14 */
4797 #define CAN_F12R2_FB15_Pos     (15U)
4798 #define CAN_F12R2_FB15_Msk     (0x1UL << CAN_F12R2_FB15_Pos)                    /*!< 0x00008000 */
4799 #define CAN_F12R2_FB15         CAN_F12R2_FB15_Msk                              /*!<Filter bit 15 */
4800 #define CAN_F12R2_FB16_Pos     (16U)
4801 #define CAN_F12R2_FB16_Msk     (0x1UL << CAN_F12R2_FB16_Pos)                    /*!< 0x00010000 */
4802 #define CAN_F12R2_FB16         CAN_F12R2_FB16_Msk                              /*!<Filter bit 16 */
4803 #define CAN_F12R2_FB17_Pos     (17U)
4804 #define CAN_F12R2_FB17_Msk     (0x1UL << CAN_F12R2_FB17_Pos)                    /*!< 0x00020000 */
4805 #define CAN_F12R2_FB17         CAN_F12R2_FB17_Msk                              /*!<Filter bit 17 */
4806 #define CAN_F12R2_FB18_Pos     (18U)
4807 #define CAN_F12R2_FB18_Msk     (0x1UL << CAN_F12R2_FB18_Pos)                    /*!< 0x00040000 */
4808 #define CAN_F12R2_FB18         CAN_F12R2_FB18_Msk                              /*!<Filter bit 18 */
4809 #define CAN_F12R2_FB19_Pos     (19U)
4810 #define CAN_F12R2_FB19_Msk     (0x1UL << CAN_F12R2_FB19_Pos)                    /*!< 0x00080000 */
4811 #define CAN_F12R2_FB19         CAN_F12R2_FB19_Msk                              /*!<Filter bit 19 */
4812 #define CAN_F12R2_FB20_Pos     (20U)
4813 #define CAN_F12R2_FB20_Msk     (0x1UL << CAN_F12R2_FB20_Pos)                    /*!< 0x00100000 */
4814 #define CAN_F12R2_FB20         CAN_F12R2_FB20_Msk                              /*!<Filter bit 20 */
4815 #define CAN_F12R2_FB21_Pos     (21U)
4816 #define CAN_F12R2_FB21_Msk     (0x1UL << CAN_F12R2_FB21_Pos)                    /*!< 0x00200000 */
4817 #define CAN_F12R2_FB21         CAN_F12R2_FB21_Msk                              /*!<Filter bit 21 */
4818 #define CAN_F12R2_FB22_Pos     (22U)
4819 #define CAN_F12R2_FB22_Msk     (0x1UL << CAN_F12R2_FB22_Pos)                    /*!< 0x00400000 */
4820 #define CAN_F12R2_FB22         CAN_F12R2_FB22_Msk                              /*!<Filter bit 22 */
4821 #define CAN_F12R2_FB23_Pos     (23U)
4822 #define CAN_F12R2_FB23_Msk     (0x1UL << CAN_F12R2_FB23_Pos)                    /*!< 0x00800000 */
4823 #define CAN_F12R2_FB23         CAN_F12R2_FB23_Msk                              /*!<Filter bit 23 */
4824 #define CAN_F12R2_FB24_Pos     (24U)
4825 #define CAN_F12R2_FB24_Msk     (0x1UL << CAN_F12R2_FB24_Pos)                    /*!< 0x01000000 */
4826 #define CAN_F12R2_FB24         CAN_F12R2_FB24_Msk                              /*!<Filter bit 24 */
4827 #define CAN_F12R2_FB25_Pos     (25U)
4828 #define CAN_F12R2_FB25_Msk     (0x1UL << CAN_F12R2_FB25_Pos)                    /*!< 0x02000000 */
4829 #define CAN_F12R2_FB25         CAN_F12R2_FB25_Msk                              /*!<Filter bit 25 */
4830 #define CAN_F12R2_FB26_Pos     (26U)
4831 #define CAN_F12R2_FB26_Msk     (0x1UL << CAN_F12R2_FB26_Pos)                    /*!< 0x04000000 */
4832 #define CAN_F12R2_FB26         CAN_F12R2_FB26_Msk                              /*!<Filter bit 26 */
4833 #define CAN_F12R2_FB27_Pos     (27U)
4834 #define CAN_F12R2_FB27_Msk     (0x1UL << CAN_F12R2_FB27_Pos)                    /*!< 0x08000000 */
4835 #define CAN_F12R2_FB27         CAN_F12R2_FB27_Msk                              /*!<Filter bit 27 */
4836 #define CAN_F12R2_FB28_Pos     (28U)
4837 #define CAN_F12R2_FB28_Msk     (0x1UL << CAN_F12R2_FB28_Pos)                    /*!< 0x10000000 */
4838 #define CAN_F12R2_FB28         CAN_F12R2_FB28_Msk                              /*!<Filter bit 28 */
4839 #define CAN_F12R2_FB29_Pos     (29U)
4840 #define CAN_F12R2_FB29_Msk     (0x1UL << CAN_F12R2_FB29_Pos)                    /*!< 0x20000000 */
4841 #define CAN_F12R2_FB29         CAN_F12R2_FB29_Msk                              /*!<Filter bit 29 */
4842 #define CAN_F12R2_FB30_Pos     (30U)
4843 #define CAN_F12R2_FB30_Msk     (0x1UL << CAN_F12R2_FB30_Pos)                    /*!< 0x40000000 */
4844 #define CAN_F12R2_FB30         CAN_F12R2_FB30_Msk                              /*!<Filter bit 30 */
4845 #define CAN_F12R2_FB31_Pos     (31U)
4846 #define CAN_F12R2_FB31_Msk     (0x1UL << CAN_F12R2_FB31_Pos)                    /*!< 0x80000000 */
4847 #define CAN_F12R2_FB31         CAN_F12R2_FB31_Msk                              /*!<Filter bit 31 */
4848 
4849 /*******************  Bit definition for CAN_F13R2 register  ******************/
4850 #define CAN_F13R2_FB0_Pos      (0U)
4851 #define CAN_F13R2_FB0_Msk      (0x1UL << CAN_F13R2_FB0_Pos)                     /*!< 0x00000001 */
4852 #define CAN_F13R2_FB0          CAN_F13R2_FB0_Msk                               /*!<Filter bit 0 */
4853 #define CAN_F13R2_FB1_Pos      (1U)
4854 #define CAN_F13R2_FB1_Msk      (0x1UL << CAN_F13R2_FB1_Pos)                     /*!< 0x00000002 */
4855 #define CAN_F13R2_FB1          CAN_F13R2_FB1_Msk                               /*!<Filter bit 1 */
4856 #define CAN_F13R2_FB2_Pos      (2U)
4857 #define CAN_F13R2_FB2_Msk      (0x1UL << CAN_F13R2_FB2_Pos)                     /*!< 0x00000004 */
4858 #define CAN_F13R2_FB2          CAN_F13R2_FB2_Msk                               /*!<Filter bit 2 */
4859 #define CAN_F13R2_FB3_Pos      (3U)
4860 #define CAN_F13R2_FB3_Msk      (0x1UL << CAN_F13R2_FB3_Pos)                     /*!< 0x00000008 */
4861 #define CAN_F13R2_FB3          CAN_F13R2_FB3_Msk                               /*!<Filter bit 3 */
4862 #define CAN_F13R2_FB4_Pos      (4U)
4863 #define CAN_F13R2_FB4_Msk      (0x1UL << CAN_F13R2_FB4_Pos)                     /*!< 0x00000010 */
4864 #define CAN_F13R2_FB4          CAN_F13R2_FB4_Msk                               /*!<Filter bit 4 */
4865 #define CAN_F13R2_FB5_Pos      (5U)
4866 #define CAN_F13R2_FB5_Msk      (0x1UL << CAN_F13R2_FB5_Pos)                     /*!< 0x00000020 */
4867 #define CAN_F13R2_FB5          CAN_F13R2_FB5_Msk                               /*!<Filter bit 5 */
4868 #define CAN_F13R2_FB6_Pos      (6U)
4869 #define CAN_F13R2_FB6_Msk      (0x1UL << CAN_F13R2_FB6_Pos)                     /*!< 0x00000040 */
4870 #define CAN_F13R2_FB6          CAN_F13R2_FB6_Msk                               /*!<Filter bit 6 */
4871 #define CAN_F13R2_FB7_Pos      (7U)
4872 #define CAN_F13R2_FB7_Msk      (0x1UL << CAN_F13R2_FB7_Pos)                     /*!< 0x00000080 */
4873 #define CAN_F13R2_FB7          CAN_F13R2_FB7_Msk                               /*!<Filter bit 7 */
4874 #define CAN_F13R2_FB8_Pos      (8U)
4875 #define CAN_F13R2_FB8_Msk      (0x1UL << CAN_F13R2_FB8_Pos)                     /*!< 0x00000100 */
4876 #define CAN_F13R2_FB8          CAN_F13R2_FB8_Msk                               /*!<Filter bit 8 */
4877 #define CAN_F13R2_FB9_Pos      (9U)
4878 #define CAN_F13R2_FB9_Msk      (0x1UL << CAN_F13R2_FB9_Pos)                     /*!< 0x00000200 */
4879 #define CAN_F13R2_FB9          CAN_F13R2_FB9_Msk                               /*!<Filter bit 9 */
4880 #define CAN_F13R2_FB10_Pos     (10U)
4881 #define CAN_F13R2_FB10_Msk     (0x1UL << CAN_F13R2_FB10_Pos)                    /*!< 0x00000400 */
4882 #define CAN_F13R2_FB10         CAN_F13R2_FB10_Msk                              /*!<Filter bit 10 */
4883 #define CAN_F13R2_FB11_Pos     (11U)
4884 #define CAN_F13R2_FB11_Msk     (0x1UL << CAN_F13R2_FB11_Pos)                    /*!< 0x00000800 */
4885 #define CAN_F13R2_FB11         CAN_F13R2_FB11_Msk                              /*!<Filter bit 11 */
4886 #define CAN_F13R2_FB12_Pos     (12U)
4887 #define CAN_F13R2_FB12_Msk     (0x1UL << CAN_F13R2_FB12_Pos)                    /*!< 0x00001000 */
4888 #define CAN_F13R2_FB12         CAN_F13R2_FB12_Msk                              /*!<Filter bit 12 */
4889 #define CAN_F13R2_FB13_Pos     (13U)
4890 #define CAN_F13R2_FB13_Msk     (0x1UL << CAN_F13R2_FB13_Pos)                    /*!< 0x00002000 */
4891 #define CAN_F13R2_FB13         CAN_F13R2_FB13_Msk                              /*!<Filter bit 13 */
4892 #define CAN_F13R2_FB14_Pos     (14U)
4893 #define CAN_F13R2_FB14_Msk     (0x1UL << CAN_F13R2_FB14_Pos)                    /*!< 0x00004000 */
4894 #define CAN_F13R2_FB14         CAN_F13R2_FB14_Msk                              /*!<Filter bit 14 */
4895 #define CAN_F13R2_FB15_Pos     (15U)
4896 #define CAN_F13R2_FB15_Msk     (0x1UL << CAN_F13R2_FB15_Pos)                    /*!< 0x00008000 */
4897 #define CAN_F13R2_FB15         CAN_F13R2_FB15_Msk                              /*!<Filter bit 15 */
4898 #define CAN_F13R2_FB16_Pos     (16U)
4899 #define CAN_F13R2_FB16_Msk     (0x1UL << CAN_F13R2_FB16_Pos)                    /*!< 0x00010000 */
4900 #define CAN_F13R2_FB16         CAN_F13R2_FB16_Msk                              /*!<Filter bit 16 */
4901 #define CAN_F13R2_FB17_Pos     (17U)
4902 #define CAN_F13R2_FB17_Msk     (0x1UL << CAN_F13R2_FB17_Pos)                    /*!< 0x00020000 */
4903 #define CAN_F13R2_FB17         CAN_F13R2_FB17_Msk                              /*!<Filter bit 17 */
4904 #define CAN_F13R2_FB18_Pos     (18U)
4905 #define CAN_F13R2_FB18_Msk     (0x1UL << CAN_F13R2_FB18_Pos)                    /*!< 0x00040000 */
4906 #define CAN_F13R2_FB18         CAN_F13R2_FB18_Msk                              /*!<Filter bit 18 */
4907 #define CAN_F13R2_FB19_Pos     (19U)
4908 #define CAN_F13R2_FB19_Msk     (0x1UL << CAN_F13R2_FB19_Pos)                    /*!< 0x00080000 */
4909 #define CAN_F13R2_FB19         CAN_F13R2_FB19_Msk                              /*!<Filter bit 19 */
4910 #define CAN_F13R2_FB20_Pos     (20U)
4911 #define CAN_F13R2_FB20_Msk     (0x1UL << CAN_F13R2_FB20_Pos)                    /*!< 0x00100000 */
4912 #define CAN_F13R2_FB20         CAN_F13R2_FB20_Msk                              /*!<Filter bit 20 */
4913 #define CAN_F13R2_FB21_Pos     (21U)
4914 #define CAN_F13R2_FB21_Msk     (0x1UL << CAN_F13R2_FB21_Pos)                    /*!< 0x00200000 */
4915 #define CAN_F13R2_FB21         CAN_F13R2_FB21_Msk                              /*!<Filter bit 21 */
4916 #define CAN_F13R2_FB22_Pos     (22U)
4917 #define CAN_F13R2_FB22_Msk     (0x1UL << CAN_F13R2_FB22_Pos)                    /*!< 0x00400000 */
4918 #define CAN_F13R2_FB22         CAN_F13R2_FB22_Msk                              /*!<Filter bit 22 */
4919 #define CAN_F13R2_FB23_Pos     (23U)
4920 #define CAN_F13R2_FB23_Msk     (0x1UL << CAN_F13R2_FB23_Pos)                    /*!< 0x00800000 */
4921 #define CAN_F13R2_FB23         CAN_F13R2_FB23_Msk                              /*!<Filter bit 23 */
4922 #define CAN_F13R2_FB24_Pos     (24U)
4923 #define CAN_F13R2_FB24_Msk     (0x1UL << CAN_F13R2_FB24_Pos)                    /*!< 0x01000000 */
4924 #define CAN_F13R2_FB24         CAN_F13R2_FB24_Msk                              /*!<Filter bit 24 */
4925 #define CAN_F13R2_FB25_Pos     (25U)
4926 #define CAN_F13R2_FB25_Msk     (0x1UL << CAN_F13R2_FB25_Pos)                    /*!< 0x02000000 */
4927 #define CAN_F13R2_FB25         CAN_F13R2_FB25_Msk                              /*!<Filter bit 25 */
4928 #define CAN_F13R2_FB26_Pos     (26U)
4929 #define CAN_F13R2_FB26_Msk     (0x1UL << CAN_F13R2_FB26_Pos)                    /*!< 0x04000000 */
4930 #define CAN_F13R2_FB26         CAN_F13R2_FB26_Msk                              /*!<Filter bit 26 */
4931 #define CAN_F13R2_FB27_Pos     (27U)
4932 #define CAN_F13R2_FB27_Msk     (0x1UL << CAN_F13R2_FB27_Pos)                    /*!< 0x08000000 */
4933 #define CAN_F13R2_FB27         CAN_F13R2_FB27_Msk                              /*!<Filter bit 27 */
4934 #define CAN_F13R2_FB28_Pos     (28U)
4935 #define CAN_F13R2_FB28_Msk     (0x1UL << CAN_F13R2_FB28_Pos)                    /*!< 0x10000000 */
4936 #define CAN_F13R2_FB28         CAN_F13R2_FB28_Msk                              /*!<Filter bit 28 */
4937 #define CAN_F13R2_FB29_Pos     (29U)
4938 #define CAN_F13R2_FB29_Msk     (0x1UL << CAN_F13R2_FB29_Pos)                    /*!< 0x20000000 */
4939 #define CAN_F13R2_FB29         CAN_F13R2_FB29_Msk                              /*!<Filter bit 29 */
4940 #define CAN_F13R2_FB30_Pos     (30U)
4941 #define CAN_F13R2_FB30_Msk     (0x1UL << CAN_F13R2_FB30_Pos)                    /*!< 0x40000000 */
4942 #define CAN_F13R2_FB30         CAN_F13R2_FB30_Msk                              /*!<Filter bit 30 */
4943 #define CAN_F13R2_FB31_Pos     (31U)
4944 #define CAN_F13R2_FB31_Msk     (0x1UL << CAN_F13R2_FB31_Pos)                    /*!< 0x80000000 */
4945 #define CAN_F13R2_FB31         CAN_F13R2_FB31_Msk                              /*!<Filter bit 31 */
4946 
4947 /******************************************************************************/
4948 /*                                                                            */
4949 /*                     CRC calculation unit (CRC)                             */
4950 /*                                                                            */
4951 /******************************************************************************/
4952 /*******************  Bit definition for CRC_DR register  *********************/
4953 #define CRC_DR_DR_Pos            (0U)
4954 #define CRC_DR_DR_Msk            (0xFFFFFFFFUL << CRC_DR_DR_Pos)                /*!< 0xFFFFFFFF */
4955 #define CRC_DR_DR                CRC_DR_DR_Msk                                 /*!< Data register bits */
4956 
4957 /*******************  Bit definition for CRC_IDR register  ********************/
4958 #define CRC_IDR_IDR              ((uint8_t)0xFFU)                              /*!< General-purpose 8-bit data register bits */
4959 
4960 /********************  Bit definition for CRC_CR register  ********************/
4961 #define CRC_CR_RESET_Pos         (0U)
4962 #define CRC_CR_RESET_Msk         (0x1UL << CRC_CR_RESET_Pos)                    /*!< 0x00000001 */
4963 #define CRC_CR_RESET             CRC_CR_RESET_Msk                              /*!< RESET the CRC computation unit bit */
4964 #define CRC_CR_POLYSIZE_Pos      (3U)
4965 #define CRC_CR_POLYSIZE_Msk      (0x3UL << CRC_CR_POLYSIZE_Pos)                 /*!< 0x00000018 */
4966 #define CRC_CR_POLYSIZE          CRC_CR_POLYSIZE_Msk                           /*!< Polynomial size bits */
4967 #define CRC_CR_POLYSIZE_0        (0x1UL << CRC_CR_POLYSIZE_Pos)                 /*!< 0x00000008 */
4968 #define CRC_CR_POLYSIZE_1        (0x2UL << CRC_CR_POLYSIZE_Pos)                 /*!< 0x00000010 */
4969 #define CRC_CR_REV_IN_Pos        (5U)
4970 #define CRC_CR_REV_IN_Msk        (0x3UL << CRC_CR_REV_IN_Pos)                   /*!< 0x00000060 */
4971 #define CRC_CR_REV_IN            CRC_CR_REV_IN_Msk                             /*!< REV_IN Reverse Input Data bits */
4972 #define CRC_CR_REV_IN_0          (0x1UL << CRC_CR_REV_IN_Pos)                   /*!< 0x00000020 */
4973 #define CRC_CR_REV_IN_1          (0x2UL << CRC_CR_REV_IN_Pos)                   /*!< 0x00000040 */
4974 #define CRC_CR_REV_OUT_Pos       (7U)
4975 #define CRC_CR_REV_OUT_Msk       (0x1UL << CRC_CR_REV_OUT_Pos)                  /*!< 0x00000080 */
4976 #define CRC_CR_REV_OUT           CRC_CR_REV_OUT_Msk                            /*!< REV_OUT Reverse Output Data bits */
4977 
4978 /*******************  Bit definition for CRC_INIT register  *******************/
4979 #define CRC_INIT_INIT_Pos        (0U)
4980 #define CRC_INIT_INIT_Msk        (0xFFFFFFFFUL << CRC_INIT_INIT_Pos)            /*!< 0xFFFFFFFF */
4981 #define CRC_INIT_INIT            CRC_INIT_INIT_Msk                             /*!< Initial CRC value bits */
4982 
4983 /*******************  Bit definition for CRC_POL register  ********************/
4984 #define CRC_POL_POL_Pos          (0U)
4985 #define CRC_POL_POL_Msk          (0xFFFFFFFFUL << CRC_POL_POL_Pos)              /*!< 0xFFFFFFFF */
4986 #define CRC_POL_POL              CRC_POL_POL_Msk                               /*!< Coefficients of the polynomial */
4987 
4988 /******************************************************************************/
4989 /*                                                                            */
4990 /*                 Digital to Analog Converter (DAC)                          */
4991 /*                                                                            */
4992 /******************************************************************************/
4993 
4994 /*
4995  * @brief Specific device feature definitions (not present on all devices in the STM32F3 series)
4996  */
4997 #define DAC_CHANNEL2_SUPPORT                           /*!< DAC feature available only on specific devices: DAC channel 2 available (may not be available on all DAC instances DACx) */
4998 
4999 
5000 /********************  Bit definition for DAC_CR register  ********************/
5001 #define DAC_CR_EN1_Pos              (0U)
5002 #define DAC_CR_EN1_Msk              (0x1UL << DAC_CR_EN1_Pos)                   /*!< 0x00000001 */
5003 #define DAC_CR_EN1                  DAC_CR_EN1_Msk                             /*!< DAC channel1 enable */
5004 #define DAC_CR_BOFF1_Pos            (1U)
5005 #define DAC_CR_BOFF1_Msk            (0x1UL << DAC_CR_BOFF1_Pos)                 /*!< 0x00000002 */
5006 #define DAC_CR_BOFF1                DAC_CR_BOFF1_Msk                           /*!< DAC channel1 output buffer disable */
5007 #define DAC_CR_TEN1_Pos             (2U)
5008 #define DAC_CR_TEN1_Msk             (0x1UL << DAC_CR_TEN1_Pos)                  /*!< 0x00000004 */
5009 #define DAC_CR_TEN1                 DAC_CR_TEN1_Msk                            /*!< DAC channel1 Trigger enable */
5010 
5011 #define DAC_CR_TSEL1_Pos            (3U)
5012 #define DAC_CR_TSEL1_Msk            (0x7UL << DAC_CR_TSEL1_Pos)                 /*!< 0x00000038 */
5013 #define DAC_CR_TSEL1                DAC_CR_TSEL1_Msk                           /*!< TSEL1[2:0] (DAC channel1 Trigger selection) */
5014 #define DAC_CR_TSEL1_0              (0x1UL << DAC_CR_TSEL1_Pos)                 /*!< 0x00000008 */
5015 #define DAC_CR_TSEL1_1              (0x2UL << DAC_CR_TSEL1_Pos)                 /*!< 0x00000010 */
5016 #define DAC_CR_TSEL1_2              (0x4UL << DAC_CR_TSEL1_Pos)                 /*!< 0x00000020 */
5017 
5018 #define DAC_CR_WAVE1_Pos            (6U)
5019 #define DAC_CR_WAVE1_Msk            (0x3UL << DAC_CR_WAVE1_Pos)                 /*!< 0x000000C0 */
5020 #define DAC_CR_WAVE1                DAC_CR_WAVE1_Msk                           /*!< WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */
5021 #define DAC_CR_WAVE1_0              (0x1UL << DAC_CR_WAVE1_Pos)                 /*!< 0x00000040 */
5022 #define DAC_CR_WAVE1_1              (0x2UL << DAC_CR_WAVE1_Pos)                 /*!< 0x00000080 */
5023 
5024 #define DAC_CR_MAMP1_Pos            (8U)
5025 #define DAC_CR_MAMP1_Msk            (0xFUL << DAC_CR_MAMP1_Pos)                 /*!< 0x00000F00 */
5026 #define DAC_CR_MAMP1                DAC_CR_MAMP1_Msk                           /*!< MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
5027 #define DAC_CR_MAMP1_0              (0x1UL << DAC_CR_MAMP1_Pos)                 /*!< 0x00000100 */
5028 #define DAC_CR_MAMP1_1              (0x2UL << DAC_CR_MAMP1_Pos)                 /*!< 0x00000200 */
5029 #define DAC_CR_MAMP1_2              (0x4UL << DAC_CR_MAMP1_Pos)                 /*!< 0x00000400 */
5030 #define DAC_CR_MAMP1_3              (0x8UL << DAC_CR_MAMP1_Pos)                 /*!< 0x00000800 */
5031 
5032 #define DAC_CR_DMAEN1_Pos           (12U)
5033 #define DAC_CR_DMAEN1_Msk           (0x1UL << DAC_CR_DMAEN1_Pos)                /*!< 0x00001000 */
5034 #define DAC_CR_DMAEN1               DAC_CR_DMAEN1_Msk                          /*!< DAC channel1 DMA enable */
5035 #define DAC_CR_DMAUDRIE1_Pos        (13U)
5036 #define DAC_CR_DMAUDRIE1_Msk        (0x1UL << DAC_CR_DMAUDRIE1_Pos)             /*!< 0x00002000 */
5037 #define DAC_CR_DMAUDRIE1            DAC_CR_DMAUDRIE1_Msk                       /*!< DAC channel1 DMA underrun IT enable */
5038 #define DAC_CR_EN2_Pos              (16U)
5039 #define DAC_CR_EN2_Msk              (0x1UL << DAC_CR_EN2_Pos)                   /*!< 0x00010000 */
5040 #define DAC_CR_EN2                  DAC_CR_EN2_Msk                             /*!< DAC channel2 enable */
5041 #define DAC_CR_BOFF2_Pos            (17U)
5042 #define DAC_CR_BOFF2_Msk            (0x1UL << DAC_CR_BOFF2_Pos)                 /*!< 0x00020000 */
5043 #define DAC_CR_BOFF2                DAC_CR_BOFF2_Msk                           /*!< DAC channel2 output buffer disable */
5044 #define DAC_CR_TEN2_Pos             (18U)
5045 #define DAC_CR_TEN2_Msk             (0x1UL << DAC_CR_TEN2_Pos)                  /*!< 0x00040000 */
5046 #define DAC_CR_TEN2                 DAC_CR_TEN2_Msk                            /*!< DAC channel2 Trigger enable */
5047 
5048 #define DAC_CR_TSEL2_Pos            (19U)
5049 #define DAC_CR_TSEL2_Msk            (0x7UL << DAC_CR_TSEL2_Pos)                 /*!< 0x00380000 */
5050 #define DAC_CR_TSEL2                DAC_CR_TSEL2_Msk                           /*!< TSEL2[2:0] (DAC channel2 Trigger selection) */
5051 #define DAC_CR_TSEL2_0              (0x1UL << DAC_CR_TSEL2_Pos)                 /*!< 0x00080000 */
5052 #define DAC_CR_TSEL2_1              (0x2UL << DAC_CR_TSEL2_Pos)                 /*!< 0x00100000 */
5053 #define DAC_CR_TSEL2_2              (0x4UL << DAC_CR_TSEL2_Pos)                 /*!< 0x00200000 */
5054 
5055 #define DAC_CR_WAVE2_Pos            (22U)
5056 #define DAC_CR_WAVE2_Msk            (0x3UL << DAC_CR_WAVE2_Pos)                 /*!< 0x00C00000 */
5057 #define DAC_CR_WAVE2                DAC_CR_WAVE2_Msk                           /*!< WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */
5058 #define DAC_CR_WAVE2_0              (0x1UL << DAC_CR_WAVE2_Pos)                 /*!< 0x00400000 */
5059 #define DAC_CR_WAVE2_1              (0x2UL << DAC_CR_WAVE2_Pos)                 /*!< 0x00800000 */
5060 
5061 #define DAC_CR_MAMP2_Pos            (24U)
5062 #define DAC_CR_MAMP2_Msk            (0xFUL << DAC_CR_MAMP2_Pos)                 /*!< 0x0F000000 */
5063 #define DAC_CR_MAMP2                DAC_CR_MAMP2_Msk                           /*!< MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */
5064 #define DAC_CR_MAMP2_0              (0x1UL << DAC_CR_MAMP2_Pos)                 /*!< 0x01000000 */
5065 #define DAC_CR_MAMP2_1              (0x2UL << DAC_CR_MAMP2_Pos)                 /*!< 0x02000000 */
5066 #define DAC_CR_MAMP2_2              (0x4UL << DAC_CR_MAMP2_Pos)                 /*!< 0x04000000 */
5067 #define DAC_CR_MAMP2_3              (0x8UL << DAC_CR_MAMP2_Pos)                 /*!< 0x08000000 */
5068 
5069 #define DAC_CR_DMAEN2_Pos           (28U)
5070 #define DAC_CR_DMAEN2_Msk           (0x1UL << DAC_CR_DMAEN2_Pos)                /*!< 0x10000000 */
5071 #define DAC_CR_DMAEN2               DAC_CR_DMAEN2_Msk                          /*!< DAC channel2 DMA enabled */
5072 #define DAC_CR_DMAUDRIE2_Pos        (29U)
5073 #define DAC_CR_DMAUDRIE2_Msk        (0x1UL << DAC_CR_DMAUDRIE2_Pos)             /*!< 0x20000000 */
5074 #define DAC_CR_DMAUDRIE2            DAC_CR_DMAUDRIE2_Msk                       /*!< DAC channel2 DMA underrun IT enable */
5075 
5076 /*****************  Bit definition for DAC_SWTRIGR register  ******************/
5077 #define DAC_SWTRIGR_SWTRIG1_Pos     (0U)
5078 #define DAC_SWTRIGR_SWTRIG1_Msk     (0x1UL << DAC_SWTRIGR_SWTRIG1_Pos)          /*!< 0x00000001 */
5079 #define DAC_SWTRIGR_SWTRIG1         DAC_SWTRIGR_SWTRIG1_Msk                    /*!< DAC channel1 software trigger */
5080 #define DAC_SWTRIGR_SWTRIG2_Pos     (1U)
5081 #define DAC_SWTRIGR_SWTRIG2_Msk     (0x1UL << DAC_SWTRIGR_SWTRIG2_Pos)          /*!< 0x00000002 */
5082 #define DAC_SWTRIGR_SWTRIG2         DAC_SWTRIGR_SWTRIG2_Msk                    /*!< DAC channel2 software trigger */
5083 
5084 /*****************  Bit definition for DAC_DHR12R1 register  ******************/
5085 #define DAC_DHR12R1_DACC1DHR_Pos    (0U)
5086 #define DAC_DHR12R1_DACC1DHR_Msk    (0xFFFUL << DAC_DHR12R1_DACC1DHR_Pos)       /*!< 0x00000FFF */
5087 #define DAC_DHR12R1_DACC1DHR        DAC_DHR12R1_DACC1DHR_Msk                   /*!< DAC channel1 12-bit Right aligned data */
5088 
5089 /*****************  Bit definition for DAC_DHR12L1 register  ******************/
5090 #define DAC_DHR12L1_DACC1DHR_Pos    (4U)
5091 #define DAC_DHR12L1_DACC1DHR_Msk    (0xFFFUL << DAC_DHR12L1_DACC1DHR_Pos)       /*!< 0x0000FFF0 */
5092 #define DAC_DHR12L1_DACC1DHR        DAC_DHR12L1_DACC1DHR_Msk                   /*!< DAC channel1 12-bit Left aligned data */
5093 
5094 /******************  Bit definition for DAC_DHR8R1 register  ******************/
5095 #define DAC_DHR8R1_DACC1DHR_Pos     (0U)
5096 #define DAC_DHR8R1_DACC1DHR_Msk     (0xFFUL << DAC_DHR8R1_DACC1DHR_Pos)         /*!< 0x000000FF */
5097 #define DAC_DHR8R1_DACC1DHR         DAC_DHR8R1_DACC1DHR_Msk                    /*!< DAC channel1 8-bit Right aligned data */
5098 
5099 /*****************  Bit definition for DAC_DHR12R2 register  ******************/
5100 #define DAC_DHR12R2_DACC2DHR_Pos    (0U)
5101 #define DAC_DHR12R2_DACC2DHR_Msk    (0xFFFUL << DAC_DHR12R2_DACC2DHR_Pos)       /*!< 0x00000FFF */
5102 #define DAC_DHR12R2_DACC2DHR        DAC_DHR12R2_DACC2DHR_Msk                   /*!< DAC channel2 12-bit Right aligned data */
5103 
5104 /*****************  Bit definition for DAC_DHR12L2 register  ******************/
5105 #define DAC_DHR12L2_DACC2DHR_Pos    (4U)
5106 #define DAC_DHR12L2_DACC2DHR_Msk    (0xFFFUL << DAC_DHR12L2_DACC2DHR_Pos)       /*!< 0x0000FFF0 */
5107 #define DAC_DHR12L2_DACC2DHR        DAC_DHR12L2_DACC2DHR_Msk                   /*!< DAC channel2 12-bit Left aligned data */
5108 
5109 /******************  Bit definition for DAC_DHR8R2 register  ******************/
5110 #define DAC_DHR8R2_DACC2DHR_Pos     (0U)
5111 #define DAC_DHR8R2_DACC2DHR_Msk     (0xFFUL << DAC_DHR8R2_DACC2DHR_Pos)         /*!< 0x000000FF */
5112 #define DAC_DHR8R2_DACC2DHR         DAC_DHR8R2_DACC2DHR_Msk                    /*!< DAC channel2 8-bit Right aligned data */
5113 
5114 /*****************  Bit definition for DAC_DHR12RD register  ******************/
5115 #define DAC_DHR12RD_DACC1DHR_Pos    (0U)
5116 #define DAC_DHR12RD_DACC1DHR_Msk    (0xFFFUL << DAC_DHR12RD_DACC1DHR_Pos)       /*!< 0x00000FFF */
5117 #define DAC_DHR12RD_DACC1DHR        DAC_DHR12RD_DACC1DHR_Msk                   /*!< DAC channel1 12-bit Right aligned data */
5118 #define DAC_DHR12RD_DACC2DHR_Pos    (16U)
5119 #define DAC_DHR12RD_DACC2DHR_Msk    (0xFFFUL << DAC_DHR12RD_DACC2DHR_Pos)       /*!< 0x0FFF0000 */
5120 #define DAC_DHR12RD_DACC2DHR        DAC_DHR12RD_DACC2DHR_Msk                   /*!< DAC channel2 12-bit Right aligned data */
5121 
5122 /*****************  Bit definition for DAC_DHR12LD register  ******************/
5123 #define DAC_DHR12LD_DACC1DHR_Pos    (4U)
5124 #define DAC_DHR12LD_DACC1DHR_Msk    (0xFFFUL << DAC_DHR12LD_DACC1DHR_Pos)       /*!< 0x0000FFF0 */
5125 #define DAC_DHR12LD_DACC1DHR        DAC_DHR12LD_DACC1DHR_Msk                   /*!< DAC channel1 12-bit Left aligned data */
5126 #define DAC_DHR12LD_DACC2DHR_Pos    (20U)
5127 #define DAC_DHR12LD_DACC2DHR_Msk    (0xFFFUL << DAC_DHR12LD_DACC2DHR_Pos)       /*!< 0xFFF00000 */
5128 #define DAC_DHR12LD_DACC2DHR        DAC_DHR12LD_DACC2DHR_Msk                   /*!< DAC channel2 12-bit Left aligned data */
5129 
5130 /******************  Bit definition for DAC_DHR8RD register  ******************/
5131 #define DAC_DHR8RD_DACC1DHR_Pos     (0U)
5132 #define DAC_DHR8RD_DACC1DHR_Msk     (0xFFUL << DAC_DHR8RD_DACC1DHR_Pos)         /*!< 0x000000FF */
5133 #define DAC_DHR8RD_DACC1DHR         DAC_DHR8RD_DACC1DHR_Msk                    /*!< DAC channel1 8-bit Right aligned data */
5134 #define DAC_DHR8RD_DACC2DHR_Pos     (8U)
5135 #define DAC_DHR8RD_DACC2DHR_Msk     (0xFFUL << DAC_DHR8RD_DACC2DHR_Pos)         /*!< 0x0000FF00 */
5136 #define DAC_DHR8RD_DACC2DHR         DAC_DHR8RD_DACC2DHR_Msk                    /*!< DAC channel2 8-bit Right aligned data */
5137 
5138 /*******************  Bit definition for DAC_DOR1 register  *******************/
5139 #define DAC_DOR1_DACC1DOR_Pos       (0U)
5140 #define DAC_DOR1_DACC1DOR_Msk       (0xFFFUL << DAC_DOR1_DACC1DOR_Pos)          /*!< 0x00000FFF */
5141 #define DAC_DOR1_DACC1DOR           DAC_DOR1_DACC1DOR_Msk                      /*!< DAC channel1 data output */
5142 
5143 /*******************  Bit definition for DAC_DOR2 register  *******************/
5144 #define DAC_DOR2_DACC2DOR_Pos       (0U)
5145 #define DAC_DOR2_DACC2DOR_Msk       (0xFFFUL << DAC_DOR2_DACC2DOR_Pos)          /*!< 0x00000FFF */
5146 #define DAC_DOR2_DACC2DOR           DAC_DOR2_DACC2DOR_Msk                      /*!< DAC channel2 data output */
5147 
5148 /********************  Bit definition for DAC_SR register  ********************/
5149 #define DAC_SR_DMAUDR1_Pos          (13U)
5150 #define DAC_SR_DMAUDR1_Msk          (0x1UL << DAC_SR_DMAUDR1_Pos)               /*!< 0x00002000 */
5151 #define DAC_SR_DMAUDR1              DAC_SR_DMAUDR1_Msk                         /*!< DAC channel1 DMA underrun flag */
5152 #define DAC_SR_DMAUDR2_Pos          (29U)
5153 #define DAC_SR_DMAUDR2_Msk          (0x1UL << DAC_SR_DMAUDR2_Pos)               /*!< 0x20000000 */
5154 #define DAC_SR_DMAUDR2              DAC_SR_DMAUDR2_Msk                         /*!< DAC channel2 DMA underrun flag */
5155 
5156 /******************************************************************************/
5157 /*                                                                            */
5158 /*                                 Debug MCU (DBGMCU)                         */
5159 /*                                                                            */
5160 /******************************************************************************/
5161 /********************  Bit definition for DBGMCU_IDCODE register  *************/
5162 #define DBGMCU_IDCODE_DEV_ID_Pos                     (0U)
5163 #define DBGMCU_IDCODE_DEV_ID_Msk                     (0xFFFUL << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */
5164 #define DBGMCU_IDCODE_DEV_ID                         DBGMCU_IDCODE_DEV_ID_Msk
5165 #define DBGMCU_IDCODE_REV_ID_Pos                     (16U)
5166 #define DBGMCU_IDCODE_REV_ID_Msk                     (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */
5167 #define DBGMCU_IDCODE_REV_ID                         DBGMCU_IDCODE_REV_ID_Msk
5168 
5169 /********************  Bit definition for DBGMCU_CR register  *****************/
5170 #define DBGMCU_CR_DBG_SLEEP_Pos                      (0U)
5171 #define DBGMCU_CR_DBG_SLEEP_Msk                      (0x1UL << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */
5172 #define DBGMCU_CR_DBG_SLEEP                          DBGMCU_CR_DBG_SLEEP_Msk
5173 #define DBGMCU_CR_DBG_STOP_Pos                       (1U)
5174 #define DBGMCU_CR_DBG_STOP_Msk                       (0x1UL << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */
5175 #define DBGMCU_CR_DBG_STOP                           DBGMCU_CR_DBG_STOP_Msk
5176 #define DBGMCU_CR_DBG_STANDBY_Pos                    (2U)
5177 #define DBGMCU_CR_DBG_STANDBY_Msk                    (0x1UL << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */
5178 #define DBGMCU_CR_DBG_STANDBY                        DBGMCU_CR_DBG_STANDBY_Msk
5179 #define DBGMCU_CR_TRACE_IOEN_Pos                     (5U)
5180 #define DBGMCU_CR_TRACE_IOEN_Msk                     (0x1UL << DBGMCU_CR_TRACE_IOEN_Pos) /*!< 0x00000020 */
5181 #define DBGMCU_CR_TRACE_IOEN                         DBGMCU_CR_TRACE_IOEN_Msk
5182 
5183 #define DBGMCU_CR_TRACE_MODE_Pos                     (6U)
5184 #define DBGMCU_CR_TRACE_MODE_Msk                     (0x3UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x000000C0 */
5185 #define DBGMCU_CR_TRACE_MODE                         DBGMCU_CR_TRACE_MODE_Msk
5186 #define DBGMCU_CR_TRACE_MODE_0                       (0x1UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000040 */
5187 #define DBGMCU_CR_TRACE_MODE_1                       (0x2UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000080 */
5188 
5189 /********************  Bit definition for DBGMCU_APB1_FZ register  ************/
5190 #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos             (0U)
5191 #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk             (0x1UL << DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */
5192 #define DBGMCU_APB1_FZ_DBG_TIM2_STOP                 DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk
5193 #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos             (1U)
5194 #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk             (0x1UL << DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos) /*!< 0x00000002 */
5195 #define DBGMCU_APB1_FZ_DBG_TIM3_STOP                 DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk
5196 #define DBGMCU_APB1_FZ_DBG_TIM4_STOP_Pos             (2U)
5197 #define DBGMCU_APB1_FZ_DBG_TIM4_STOP_Msk             (0x1UL << DBGMCU_APB1_FZ_DBG_TIM4_STOP_Pos) /*!< 0x00000004 */
5198 #define DBGMCU_APB1_FZ_DBG_TIM4_STOP                 DBGMCU_APB1_FZ_DBG_TIM4_STOP_Msk
5199 #define DBGMCU_APB1_FZ_DBG_TIM5_STOP_Pos             (3U)
5200 #define DBGMCU_APB1_FZ_DBG_TIM5_STOP_Msk             (0x1UL << DBGMCU_APB1_FZ_DBG_TIM5_STOP_Pos) /*!< 0x00000008 */
5201 #define DBGMCU_APB1_FZ_DBG_TIM5_STOP                 DBGMCU_APB1_FZ_DBG_TIM5_STOP_Msk
5202 #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos             (4U)
5203 #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk             (0x1UL << DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos) /*!< 0x00000010 */
5204 #define DBGMCU_APB1_FZ_DBG_TIM6_STOP                 DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk
5205 #define DBGMCU_APB1_FZ_DBG_TIM7_STOP_Pos             (5U)
5206 #define DBGMCU_APB1_FZ_DBG_TIM7_STOP_Msk             (0x1UL << DBGMCU_APB1_FZ_DBG_TIM7_STOP_Pos) /*!< 0x00000020 */
5207 #define DBGMCU_APB1_FZ_DBG_TIM7_STOP                 DBGMCU_APB1_FZ_DBG_TIM7_STOP_Msk
5208 #define DBGMCU_APB1_FZ_DBG_TIM12_STOP_Pos            (6U)
5209 #define DBGMCU_APB1_FZ_DBG_TIM12_STOP_Msk            (0x1UL << DBGMCU_APB1_FZ_DBG_TIM12_STOP_Pos) /*!< 0x00000040 */
5210 #define DBGMCU_APB1_FZ_DBG_TIM12_STOP                DBGMCU_APB1_FZ_DBG_TIM12_STOP_Msk
5211 #define DBGMCU_APB1_FZ_DBG_TIM13_STOP_Pos            (7U)
5212 #define DBGMCU_APB1_FZ_DBG_TIM13_STOP_Msk            (0x1UL << DBGMCU_APB1_FZ_DBG_TIM13_STOP_Pos) /*!< 0x00000080 */
5213 #define DBGMCU_APB1_FZ_DBG_TIM13_STOP                DBGMCU_APB1_FZ_DBG_TIM13_STOP_Msk
5214 #define DBGMCU_APB1_FZ_DBG_TIM14_STOP_Pos            (8U)
5215 #define DBGMCU_APB1_FZ_DBG_TIM14_STOP_Msk            (0x1UL << DBGMCU_APB1_FZ_DBG_TIM14_STOP_Pos) /*!< 0x00000100 */
5216 #define DBGMCU_APB1_FZ_DBG_TIM14_STOP                DBGMCU_APB1_FZ_DBG_TIM14_STOP_Msk
5217 #define DBGMCU_APB1_FZ_DBG_TIM18_STOP_Pos            (9U)
5218 #define DBGMCU_APB1_FZ_DBG_TIM18_STOP_Msk            (0x1UL << DBGMCU_APB1_FZ_DBG_TIM18_STOP_Pos) /*!< 0x00000200 */
5219 #define DBGMCU_APB1_FZ_DBG_TIM18_STOP                DBGMCU_APB1_FZ_DBG_TIM18_STOP_Msk
5220 #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos              (10U)
5221 #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk              (0x1UL << DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos) /*!< 0x00000400 */
5222 #define DBGMCU_APB1_FZ_DBG_RTC_STOP                  DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk
5223 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos             (11U)
5224 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk             (0x1UL << DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */
5225 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP                 DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk
5226 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos             (12U)
5227 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk             (0x1UL << DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */
5228 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP                 DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk
5229 #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Pos    (21U)
5230 #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Msk    (0x1UL << DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Pos) /*!< 0x00200000 */
5231 #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT        DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Msk
5232 #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Pos    (22U)
5233 #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Msk    (0x1UL << DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Pos) /*!< 0x00400000 */
5234 #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT        DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Msk
5235 #define DBGMCU_APB1_FZ_DBG_CAN_STOP_Pos              (25U)
5236 #define DBGMCU_APB1_FZ_DBG_CAN_STOP_Msk              (0x1UL << DBGMCU_APB1_FZ_DBG_CAN_STOP_Pos) /*!< 0x02000000 */
5237 #define DBGMCU_APB1_FZ_DBG_CAN_STOP                  DBGMCU_APB1_FZ_DBG_CAN_STOP_Msk
5238 
5239 /********************  Bit definition for DBGMCU_APB2_FZ register  ************/
5240 #define DBGMCU_APB2_FZ_DBG_TIM15_STOP_Pos            (2U)
5241 #define DBGMCU_APB2_FZ_DBG_TIM15_STOP_Msk            (0x1UL << DBGMCU_APB2_FZ_DBG_TIM15_STOP_Pos) /*!< 0x00000004 */
5242 #define DBGMCU_APB2_FZ_DBG_TIM15_STOP                DBGMCU_APB2_FZ_DBG_TIM15_STOP_Msk
5243 #define DBGMCU_APB2_FZ_DBG_TIM16_STOP_Pos            (3U)
5244 #define DBGMCU_APB2_FZ_DBG_TIM16_STOP_Msk            (0x1UL << DBGMCU_APB2_FZ_DBG_TIM16_STOP_Pos) /*!< 0x00000008 */
5245 #define DBGMCU_APB2_FZ_DBG_TIM16_STOP                DBGMCU_APB2_FZ_DBG_TIM16_STOP_Msk
5246 #define DBGMCU_APB2_FZ_DBG_TIM17_STOP_Pos            (4U)
5247 #define DBGMCU_APB2_FZ_DBG_TIM17_STOP_Msk            (0x1UL << DBGMCU_APB2_FZ_DBG_TIM17_STOP_Pos) /*!< 0x00000010 */
5248 #define DBGMCU_APB2_FZ_DBG_TIM17_STOP                DBGMCU_APB2_FZ_DBG_TIM17_STOP_Msk
5249 #define DBGMCU_APB2_FZ_DBG_TIM19_STOP_Pos            (5U)
5250 #define DBGMCU_APB2_FZ_DBG_TIM19_STOP_Msk            (0x1UL << DBGMCU_APB2_FZ_DBG_TIM19_STOP_Pos) /*!< 0x00000020 */
5251 #define DBGMCU_APB2_FZ_DBG_TIM19_STOP                DBGMCU_APB2_FZ_DBG_TIM19_STOP_Msk
5252 
5253 /******************************************************************************/
5254 /*                                                                            */
5255 /*                             DMA Controller (DMA)                           */
5256 /*                                                                            */
5257 /******************************************************************************/
5258 /*******************  Bit definition for DMA_ISR register  ********************/
5259 #define DMA_ISR_GIF1_Pos       (0U)
5260 #define DMA_ISR_GIF1_Msk       (0x1UL << DMA_ISR_GIF1_Pos)                      /*!< 0x00000001 */
5261 #define DMA_ISR_GIF1           DMA_ISR_GIF1_Msk                                /*!< Channel 1 Global interrupt flag */
5262 #define DMA_ISR_TCIF1_Pos      (1U)
5263 #define DMA_ISR_TCIF1_Msk      (0x1UL << DMA_ISR_TCIF1_Pos)                     /*!< 0x00000002 */
5264 #define DMA_ISR_TCIF1          DMA_ISR_TCIF1_Msk                               /*!< Channel 1 Transfer Complete flag */
5265 #define DMA_ISR_HTIF1_Pos      (2U)
5266 #define DMA_ISR_HTIF1_Msk      (0x1UL << DMA_ISR_HTIF1_Pos)                     /*!< 0x00000004 */
5267 #define DMA_ISR_HTIF1          DMA_ISR_HTIF1_Msk                               /*!< Channel 1 Half Transfer flag */
5268 #define DMA_ISR_TEIF1_Pos      (3U)
5269 #define DMA_ISR_TEIF1_Msk      (0x1UL << DMA_ISR_TEIF1_Pos)                     /*!< 0x00000008 */
5270 #define DMA_ISR_TEIF1          DMA_ISR_TEIF1_Msk                               /*!< Channel 1 Transfer Error flag */
5271 #define DMA_ISR_GIF2_Pos       (4U)
5272 #define DMA_ISR_GIF2_Msk       (0x1UL << DMA_ISR_GIF2_Pos)                      /*!< 0x00000010 */
5273 #define DMA_ISR_GIF2           DMA_ISR_GIF2_Msk                                /*!< Channel 2 Global interrupt flag */
5274 #define DMA_ISR_TCIF2_Pos      (5U)
5275 #define DMA_ISR_TCIF2_Msk      (0x1UL << DMA_ISR_TCIF2_Pos)                     /*!< 0x00000020 */
5276 #define DMA_ISR_TCIF2          DMA_ISR_TCIF2_Msk                               /*!< Channel 2 Transfer Complete flag */
5277 #define DMA_ISR_HTIF2_Pos      (6U)
5278 #define DMA_ISR_HTIF2_Msk      (0x1UL << DMA_ISR_HTIF2_Pos)                     /*!< 0x00000040 */
5279 #define DMA_ISR_HTIF2          DMA_ISR_HTIF2_Msk                               /*!< Channel 2 Half Transfer flag */
5280 #define DMA_ISR_TEIF2_Pos      (7U)
5281 #define DMA_ISR_TEIF2_Msk      (0x1UL << DMA_ISR_TEIF2_Pos)                     /*!< 0x00000080 */
5282 #define DMA_ISR_TEIF2          DMA_ISR_TEIF2_Msk                               /*!< Channel 2 Transfer Error flag */
5283 #define DMA_ISR_GIF3_Pos       (8U)
5284 #define DMA_ISR_GIF3_Msk       (0x1UL << DMA_ISR_GIF3_Pos)                      /*!< 0x00000100 */
5285 #define DMA_ISR_GIF3           DMA_ISR_GIF3_Msk                                /*!< Channel 3 Global interrupt flag */
5286 #define DMA_ISR_TCIF3_Pos      (9U)
5287 #define DMA_ISR_TCIF3_Msk      (0x1UL << DMA_ISR_TCIF3_Pos)                     /*!< 0x00000200 */
5288 #define DMA_ISR_TCIF3          DMA_ISR_TCIF3_Msk                               /*!< Channel 3 Transfer Complete flag */
5289 #define DMA_ISR_HTIF3_Pos      (10U)
5290 #define DMA_ISR_HTIF3_Msk      (0x1UL << DMA_ISR_HTIF3_Pos)                     /*!< 0x00000400 */
5291 #define DMA_ISR_HTIF3          DMA_ISR_HTIF3_Msk                               /*!< Channel 3 Half Transfer flag */
5292 #define DMA_ISR_TEIF3_Pos      (11U)
5293 #define DMA_ISR_TEIF3_Msk      (0x1UL << DMA_ISR_TEIF3_Pos)                     /*!< 0x00000800 */
5294 #define DMA_ISR_TEIF3          DMA_ISR_TEIF3_Msk                               /*!< Channel 3 Transfer Error flag */
5295 #define DMA_ISR_GIF4_Pos       (12U)
5296 #define DMA_ISR_GIF4_Msk       (0x1UL << DMA_ISR_GIF4_Pos)                      /*!< 0x00001000 */
5297 #define DMA_ISR_GIF4           DMA_ISR_GIF4_Msk                                /*!< Channel 4 Global interrupt flag */
5298 #define DMA_ISR_TCIF4_Pos      (13U)
5299 #define DMA_ISR_TCIF4_Msk      (0x1UL << DMA_ISR_TCIF4_Pos)                     /*!< 0x00002000 */
5300 #define DMA_ISR_TCIF4          DMA_ISR_TCIF4_Msk                               /*!< Channel 4 Transfer Complete flag */
5301 #define DMA_ISR_HTIF4_Pos      (14U)
5302 #define DMA_ISR_HTIF4_Msk      (0x1UL << DMA_ISR_HTIF4_Pos)                     /*!< 0x00004000 */
5303 #define DMA_ISR_HTIF4          DMA_ISR_HTIF4_Msk                               /*!< Channel 4 Half Transfer flag */
5304 #define DMA_ISR_TEIF4_Pos      (15U)
5305 #define DMA_ISR_TEIF4_Msk      (0x1UL << DMA_ISR_TEIF4_Pos)                     /*!< 0x00008000 */
5306 #define DMA_ISR_TEIF4          DMA_ISR_TEIF4_Msk                               /*!< Channel 4 Transfer Error flag */
5307 #define DMA_ISR_GIF5_Pos       (16U)
5308 #define DMA_ISR_GIF5_Msk       (0x1UL << DMA_ISR_GIF5_Pos)                      /*!< 0x00010000 */
5309 #define DMA_ISR_GIF5           DMA_ISR_GIF5_Msk                                /*!< Channel 5 Global interrupt flag */
5310 #define DMA_ISR_TCIF5_Pos      (17U)
5311 #define DMA_ISR_TCIF5_Msk      (0x1UL << DMA_ISR_TCIF5_Pos)                     /*!< 0x00020000 */
5312 #define DMA_ISR_TCIF5          DMA_ISR_TCIF5_Msk                               /*!< Channel 5 Transfer Complete flag */
5313 #define DMA_ISR_HTIF5_Pos      (18U)
5314 #define DMA_ISR_HTIF5_Msk      (0x1UL << DMA_ISR_HTIF5_Pos)                     /*!< 0x00040000 */
5315 #define DMA_ISR_HTIF5          DMA_ISR_HTIF5_Msk                               /*!< Channel 5 Half Transfer flag */
5316 #define DMA_ISR_TEIF5_Pos      (19U)
5317 #define DMA_ISR_TEIF5_Msk      (0x1UL << DMA_ISR_TEIF5_Pos)                     /*!< 0x00080000 */
5318 #define DMA_ISR_TEIF5          DMA_ISR_TEIF5_Msk                               /*!< Channel 5 Transfer Error flag */
5319 #define DMA_ISR_GIF6_Pos       (20U)
5320 #define DMA_ISR_GIF6_Msk       (0x1UL << DMA_ISR_GIF6_Pos)                      /*!< 0x00100000 */
5321 #define DMA_ISR_GIF6           DMA_ISR_GIF6_Msk                                /*!< Channel 6 Global interrupt flag */
5322 #define DMA_ISR_TCIF6_Pos      (21U)
5323 #define DMA_ISR_TCIF6_Msk      (0x1UL << DMA_ISR_TCIF6_Pos)                     /*!< 0x00200000 */
5324 #define DMA_ISR_TCIF6          DMA_ISR_TCIF6_Msk                               /*!< Channel 6 Transfer Complete flag */
5325 #define DMA_ISR_HTIF6_Pos      (22U)
5326 #define DMA_ISR_HTIF6_Msk      (0x1UL << DMA_ISR_HTIF6_Pos)                     /*!< 0x00400000 */
5327 #define DMA_ISR_HTIF6          DMA_ISR_HTIF6_Msk                               /*!< Channel 6 Half Transfer flag */
5328 #define DMA_ISR_TEIF6_Pos      (23U)
5329 #define DMA_ISR_TEIF6_Msk      (0x1UL << DMA_ISR_TEIF6_Pos)                     /*!< 0x00800000 */
5330 #define DMA_ISR_TEIF6          DMA_ISR_TEIF6_Msk                               /*!< Channel 6 Transfer Error flag */
5331 #define DMA_ISR_GIF7_Pos       (24U)
5332 #define DMA_ISR_GIF7_Msk       (0x1UL << DMA_ISR_GIF7_Pos)                      /*!< 0x01000000 */
5333 #define DMA_ISR_GIF7           DMA_ISR_GIF7_Msk                                /*!< Channel 7 Global interrupt flag */
5334 #define DMA_ISR_TCIF7_Pos      (25U)
5335 #define DMA_ISR_TCIF7_Msk      (0x1UL << DMA_ISR_TCIF7_Pos)                     /*!< 0x02000000 */
5336 #define DMA_ISR_TCIF7          DMA_ISR_TCIF7_Msk                               /*!< Channel 7 Transfer Complete flag */
5337 #define DMA_ISR_HTIF7_Pos      (26U)
5338 #define DMA_ISR_HTIF7_Msk      (0x1UL << DMA_ISR_HTIF7_Pos)                     /*!< 0x04000000 */
5339 #define DMA_ISR_HTIF7          DMA_ISR_HTIF7_Msk                               /*!< Channel 7 Half Transfer flag */
5340 #define DMA_ISR_TEIF7_Pos      (27U)
5341 #define DMA_ISR_TEIF7_Msk      (0x1UL << DMA_ISR_TEIF7_Pos)                     /*!< 0x08000000 */
5342 #define DMA_ISR_TEIF7          DMA_ISR_TEIF7_Msk                               /*!< Channel 7 Transfer Error flag */
5343 
5344 /*******************  Bit definition for DMA_IFCR register  *******************/
5345 #define DMA_IFCR_CGIF1_Pos     (0U)
5346 #define DMA_IFCR_CGIF1_Msk     (0x1UL << DMA_IFCR_CGIF1_Pos)                    /*!< 0x00000001 */
5347 #define DMA_IFCR_CGIF1         DMA_IFCR_CGIF1_Msk                              /*!< Channel 1 Global interrupt clear */
5348 #define DMA_IFCR_CTCIF1_Pos    (1U)
5349 #define DMA_IFCR_CTCIF1_Msk    (0x1UL << DMA_IFCR_CTCIF1_Pos)                   /*!< 0x00000002 */
5350 #define DMA_IFCR_CTCIF1        DMA_IFCR_CTCIF1_Msk                             /*!< Channel 1 Transfer Complete clear */
5351 #define DMA_IFCR_CHTIF1_Pos    (2U)
5352 #define DMA_IFCR_CHTIF1_Msk    (0x1UL << DMA_IFCR_CHTIF1_Pos)                   /*!< 0x00000004 */
5353 #define DMA_IFCR_CHTIF1        DMA_IFCR_CHTIF1_Msk                             /*!< Channel 1 Half Transfer clear */
5354 #define DMA_IFCR_CTEIF1_Pos    (3U)
5355 #define DMA_IFCR_CTEIF1_Msk    (0x1UL << DMA_IFCR_CTEIF1_Pos)                   /*!< 0x00000008 */
5356 #define DMA_IFCR_CTEIF1        DMA_IFCR_CTEIF1_Msk                             /*!< Channel 1 Transfer Error clear */
5357 #define DMA_IFCR_CGIF2_Pos     (4U)
5358 #define DMA_IFCR_CGIF2_Msk     (0x1UL << DMA_IFCR_CGIF2_Pos)                    /*!< 0x00000010 */
5359 #define DMA_IFCR_CGIF2         DMA_IFCR_CGIF2_Msk                              /*!< Channel 2 Global interrupt clear */
5360 #define DMA_IFCR_CTCIF2_Pos    (5U)
5361 #define DMA_IFCR_CTCIF2_Msk    (0x1UL << DMA_IFCR_CTCIF2_Pos)                   /*!< 0x00000020 */
5362 #define DMA_IFCR_CTCIF2        DMA_IFCR_CTCIF2_Msk                             /*!< Channel 2 Transfer Complete clear */
5363 #define DMA_IFCR_CHTIF2_Pos    (6U)
5364 #define DMA_IFCR_CHTIF2_Msk    (0x1UL << DMA_IFCR_CHTIF2_Pos)                   /*!< 0x00000040 */
5365 #define DMA_IFCR_CHTIF2        DMA_IFCR_CHTIF2_Msk                             /*!< Channel 2 Half Transfer clear */
5366 #define DMA_IFCR_CTEIF2_Pos    (7U)
5367 #define DMA_IFCR_CTEIF2_Msk    (0x1UL << DMA_IFCR_CTEIF2_Pos)                   /*!< 0x00000080 */
5368 #define DMA_IFCR_CTEIF2        DMA_IFCR_CTEIF2_Msk                             /*!< Channel 2 Transfer Error clear */
5369 #define DMA_IFCR_CGIF3_Pos     (8U)
5370 #define DMA_IFCR_CGIF3_Msk     (0x1UL << DMA_IFCR_CGIF3_Pos)                    /*!< 0x00000100 */
5371 #define DMA_IFCR_CGIF3         DMA_IFCR_CGIF3_Msk                              /*!< Channel 3 Global interrupt clear */
5372 #define DMA_IFCR_CTCIF3_Pos    (9U)
5373 #define DMA_IFCR_CTCIF3_Msk    (0x1UL << DMA_IFCR_CTCIF3_Pos)                   /*!< 0x00000200 */
5374 #define DMA_IFCR_CTCIF3        DMA_IFCR_CTCIF3_Msk                             /*!< Channel 3 Transfer Complete clear */
5375 #define DMA_IFCR_CHTIF3_Pos    (10U)
5376 #define DMA_IFCR_CHTIF3_Msk    (0x1UL << DMA_IFCR_CHTIF3_Pos)                   /*!< 0x00000400 */
5377 #define DMA_IFCR_CHTIF3        DMA_IFCR_CHTIF3_Msk                             /*!< Channel 3 Half Transfer clear */
5378 #define DMA_IFCR_CTEIF3_Pos    (11U)
5379 #define DMA_IFCR_CTEIF3_Msk    (0x1UL << DMA_IFCR_CTEIF3_Pos)                   /*!< 0x00000800 */
5380 #define DMA_IFCR_CTEIF3        DMA_IFCR_CTEIF3_Msk                             /*!< Channel 3 Transfer Error clear */
5381 #define DMA_IFCR_CGIF4_Pos     (12U)
5382 #define DMA_IFCR_CGIF4_Msk     (0x1UL << DMA_IFCR_CGIF4_Pos)                    /*!< 0x00001000 */
5383 #define DMA_IFCR_CGIF4         DMA_IFCR_CGIF4_Msk                              /*!< Channel 4 Global interrupt clear */
5384 #define DMA_IFCR_CTCIF4_Pos    (13U)
5385 #define DMA_IFCR_CTCIF4_Msk    (0x1UL << DMA_IFCR_CTCIF4_Pos)                   /*!< 0x00002000 */
5386 #define DMA_IFCR_CTCIF4        DMA_IFCR_CTCIF4_Msk                             /*!< Channel 4 Transfer Complete clear */
5387 #define DMA_IFCR_CHTIF4_Pos    (14U)
5388 #define DMA_IFCR_CHTIF4_Msk    (0x1UL << DMA_IFCR_CHTIF4_Pos)                   /*!< 0x00004000 */
5389 #define DMA_IFCR_CHTIF4        DMA_IFCR_CHTIF4_Msk                             /*!< Channel 4 Half Transfer clear */
5390 #define DMA_IFCR_CTEIF4_Pos    (15U)
5391 #define DMA_IFCR_CTEIF4_Msk    (0x1UL << DMA_IFCR_CTEIF4_Pos)                   /*!< 0x00008000 */
5392 #define DMA_IFCR_CTEIF4        DMA_IFCR_CTEIF4_Msk                             /*!< Channel 4 Transfer Error clear */
5393 #define DMA_IFCR_CGIF5_Pos     (16U)
5394 #define DMA_IFCR_CGIF5_Msk     (0x1UL << DMA_IFCR_CGIF5_Pos)                    /*!< 0x00010000 */
5395 #define DMA_IFCR_CGIF5         DMA_IFCR_CGIF5_Msk                              /*!< Channel 5 Global interrupt clear */
5396 #define DMA_IFCR_CTCIF5_Pos    (17U)
5397 #define DMA_IFCR_CTCIF5_Msk    (0x1UL << DMA_IFCR_CTCIF5_Pos)                   /*!< 0x00020000 */
5398 #define DMA_IFCR_CTCIF5        DMA_IFCR_CTCIF5_Msk                             /*!< Channel 5 Transfer Complete clear */
5399 #define DMA_IFCR_CHTIF5_Pos    (18U)
5400 #define DMA_IFCR_CHTIF5_Msk    (0x1UL << DMA_IFCR_CHTIF5_Pos)                   /*!< 0x00040000 */
5401 #define DMA_IFCR_CHTIF5        DMA_IFCR_CHTIF5_Msk                             /*!< Channel 5 Half Transfer clear */
5402 #define DMA_IFCR_CTEIF5_Pos    (19U)
5403 #define DMA_IFCR_CTEIF5_Msk    (0x1UL << DMA_IFCR_CTEIF5_Pos)                   /*!< 0x00080000 */
5404 #define DMA_IFCR_CTEIF5        DMA_IFCR_CTEIF5_Msk                             /*!< Channel 5 Transfer Error clear */
5405 #define DMA_IFCR_CGIF6_Pos     (20U)
5406 #define DMA_IFCR_CGIF6_Msk     (0x1UL << DMA_IFCR_CGIF6_Pos)                    /*!< 0x00100000 */
5407 #define DMA_IFCR_CGIF6         DMA_IFCR_CGIF6_Msk                              /*!< Channel 6 Global interrupt clear */
5408 #define DMA_IFCR_CTCIF6_Pos    (21U)
5409 #define DMA_IFCR_CTCIF6_Msk    (0x1UL << DMA_IFCR_CTCIF6_Pos)                   /*!< 0x00200000 */
5410 #define DMA_IFCR_CTCIF6        DMA_IFCR_CTCIF6_Msk                             /*!< Channel 6 Transfer Complete clear */
5411 #define DMA_IFCR_CHTIF6_Pos    (22U)
5412 #define DMA_IFCR_CHTIF6_Msk    (0x1UL << DMA_IFCR_CHTIF6_Pos)                   /*!< 0x00400000 */
5413 #define DMA_IFCR_CHTIF6        DMA_IFCR_CHTIF6_Msk                             /*!< Channel 6 Half Transfer clear */
5414 #define DMA_IFCR_CTEIF6_Pos    (23U)
5415 #define DMA_IFCR_CTEIF6_Msk    (0x1UL << DMA_IFCR_CTEIF6_Pos)                   /*!< 0x00800000 */
5416 #define DMA_IFCR_CTEIF6        DMA_IFCR_CTEIF6_Msk                             /*!< Channel 6 Transfer Error clear */
5417 #define DMA_IFCR_CGIF7_Pos     (24U)
5418 #define DMA_IFCR_CGIF7_Msk     (0x1UL << DMA_IFCR_CGIF7_Pos)                    /*!< 0x01000000 */
5419 #define DMA_IFCR_CGIF7         DMA_IFCR_CGIF7_Msk                              /*!< Channel 7 Global interrupt clear */
5420 #define DMA_IFCR_CTCIF7_Pos    (25U)
5421 #define DMA_IFCR_CTCIF7_Msk    (0x1UL << DMA_IFCR_CTCIF7_Pos)                   /*!< 0x02000000 */
5422 #define DMA_IFCR_CTCIF7        DMA_IFCR_CTCIF7_Msk                             /*!< Channel 7 Transfer Complete clear */
5423 #define DMA_IFCR_CHTIF7_Pos    (26U)
5424 #define DMA_IFCR_CHTIF7_Msk    (0x1UL << DMA_IFCR_CHTIF7_Pos)                   /*!< 0x04000000 */
5425 #define DMA_IFCR_CHTIF7        DMA_IFCR_CHTIF7_Msk                             /*!< Channel 7 Half Transfer clear */
5426 #define DMA_IFCR_CTEIF7_Pos    (27U)
5427 #define DMA_IFCR_CTEIF7_Msk    (0x1UL << DMA_IFCR_CTEIF7_Pos)                   /*!< 0x08000000 */
5428 #define DMA_IFCR_CTEIF7        DMA_IFCR_CTEIF7_Msk                             /*!< Channel 7 Transfer Error clear */
5429 
5430 /*******************  Bit definition for DMA_CCR register  ********************/
5431 #define DMA_CCR_EN_Pos         (0U)
5432 #define DMA_CCR_EN_Msk         (0x1UL << DMA_CCR_EN_Pos)                        /*!< 0x00000001 */
5433 #define DMA_CCR_EN             DMA_CCR_EN_Msk                                  /*!< Channel enable                      */
5434 #define DMA_CCR_TCIE_Pos       (1U)
5435 #define DMA_CCR_TCIE_Msk       (0x1UL << DMA_CCR_TCIE_Pos)                      /*!< 0x00000002 */
5436 #define DMA_CCR_TCIE           DMA_CCR_TCIE_Msk                                /*!< Transfer complete interrupt enable  */
5437 #define DMA_CCR_HTIE_Pos       (2U)
5438 #define DMA_CCR_HTIE_Msk       (0x1UL << DMA_CCR_HTIE_Pos)                      /*!< 0x00000004 */
5439 #define DMA_CCR_HTIE           DMA_CCR_HTIE_Msk                                /*!< Half Transfer interrupt enable      */
5440 #define DMA_CCR_TEIE_Pos       (3U)
5441 #define DMA_CCR_TEIE_Msk       (0x1UL << DMA_CCR_TEIE_Pos)                      /*!< 0x00000008 */
5442 #define DMA_CCR_TEIE           DMA_CCR_TEIE_Msk                                /*!< Transfer error interrupt enable     */
5443 #define DMA_CCR_DIR_Pos        (4U)
5444 #define DMA_CCR_DIR_Msk        (0x1UL << DMA_CCR_DIR_Pos)                       /*!< 0x00000010 */
5445 #define DMA_CCR_DIR            DMA_CCR_DIR_Msk                                 /*!< Data transfer direction             */
5446 #define DMA_CCR_CIRC_Pos       (5U)
5447 #define DMA_CCR_CIRC_Msk       (0x1UL << DMA_CCR_CIRC_Pos)                      /*!< 0x00000020 */
5448 #define DMA_CCR_CIRC           DMA_CCR_CIRC_Msk                                /*!< Circular mode                       */
5449 #define DMA_CCR_PINC_Pos       (6U)
5450 #define DMA_CCR_PINC_Msk       (0x1UL << DMA_CCR_PINC_Pos)                      /*!< 0x00000040 */
5451 #define DMA_CCR_PINC           DMA_CCR_PINC_Msk                                /*!< Peripheral increment mode           */
5452 #define DMA_CCR_MINC_Pos       (7U)
5453 #define DMA_CCR_MINC_Msk       (0x1UL << DMA_CCR_MINC_Pos)                      /*!< 0x00000080 */
5454 #define DMA_CCR_MINC           DMA_CCR_MINC_Msk                                /*!< Memory increment mode               */
5455 
5456 #define DMA_CCR_PSIZE_Pos      (8U)
5457 #define DMA_CCR_PSIZE_Msk      (0x3UL << DMA_CCR_PSIZE_Pos)                     /*!< 0x00000300 */
5458 #define DMA_CCR_PSIZE          DMA_CCR_PSIZE_Msk                               /*!< PSIZE[1:0] bits (Peripheral size)   */
5459 #define DMA_CCR_PSIZE_0        (0x1UL << DMA_CCR_PSIZE_Pos)                     /*!< 0x00000100 */
5460 #define DMA_CCR_PSIZE_1        (0x2UL << DMA_CCR_PSIZE_Pos)                     /*!< 0x00000200 */
5461 
5462 #define DMA_CCR_MSIZE_Pos      (10U)
5463 #define DMA_CCR_MSIZE_Msk      (0x3UL << DMA_CCR_MSIZE_Pos)                     /*!< 0x00000C00 */
5464 #define DMA_CCR_MSIZE          DMA_CCR_MSIZE_Msk                               /*!< MSIZE[1:0] bits (Memory size)       */
5465 #define DMA_CCR_MSIZE_0        (0x1UL << DMA_CCR_MSIZE_Pos)                     /*!< 0x00000400 */
5466 #define DMA_CCR_MSIZE_1        (0x2UL << DMA_CCR_MSIZE_Pos)                     /*!< 0x00000800 */
5467 
5468 #define DMA_CCR_PL_Pos         (12U)
5469 #define DMA_CCR_PL_Msk         (0x3UL << DMA_CCR_PL_Pos)                        /*!< 0x00003000 */
5470 #define DMA_CCR_PL             DMA_CCR_PL_Msk                                  /*!< PL[1:0] bits(Channel Priority level)*/
5471 #define DMA_CCR_PL_0           (0x1UL << DMA_CCR_PL_Pos)                        /*!< 0x00001000 */
5472 #define DMA_CCR_PL_1           (0x2UL << DMA_CCR_PL_Pos)                        /*!< 0x00002000 */
5473 
5474 #define DMA_CCR_MEM2MEM_Pos    (14U)
5475 #define DMA_CCR_MEM2MEM_Msk    (0x1UL << DMA_CCR_MEM2MEM_Pos)                   /*!< 0x00004000 */
5476 #define DMA_CCR_MEM2MEM        DMA_CCR_MEM2MEM_Msk                             /*!< Memory to memory mode               */
5477 
5478 /******************  Bit definition for DMA_CNDTR register  *******************/
5479 #define DMA_CNDTR_NDT_Pos      (0U)
5480 #define DMA_CNDTR_NDT_Msk      (0xFFFFUL << DMA_CNDTR_NDT_Pos)                  /*!< 0x0000FFFF */
5481 #define DMA_CNDTR_NDT          DMA_CNDTR_NDT_Msk                               /*!< Number of data to Transfer          */
5482 
5483 /******************  Bit definition for DMA_CPAR register  ********************/
5484 #define DMA_CPAR_PA_Pos        (0U)
5485 #define DMA_CPAR_PA_Msk        (0xFFFFFFFFUL << DMA_CPAR_PA_Pos)                /*!< 0xFFFFFFFF */
5486 #define DMA_CPAR_PA            DMA_CPAR_PA_Msk                                 /*!< Peripheral Address                  */
5487 
5488 /******************  Bit definition for DMA_CMAR register  ********************/
5489 #define DMA_CMAR_MA_Pos        (0U)
5490 #define DMA_CMAR_MA_Msk        (0xFFFFFFFFUL << DMA_CMAR_MA_Pos)                /*!< 0xFFFFFFFF */
5491 #define DMA_CMAR_MA            DMA_CMAR_MA_Msk                                 /*!< Memory Address                      */
5492 
5493 /******************************************************************************/
5494 /*                                                                            */
5495 /*                    External Interrupt/Event Controller (EXTI)              */
5496 /*                                                                            */
5497 /******************************************************************************/
5498 /*******************  Bit definition for EXTI_IMR register  *******************/
5499 #define EXTI_IMR_MR0_Pos           (0U)
5500 #define EXTI_IMR_MR0_Msk           (0x1UL << EXTI_IMR_MR0_Pos)                  /*!< 0x00000001 */
5501 #define EXTI_IMR_MR0               EXTI_IMR_MR0_Msk                            /*!< Interrupt Mask on line 0 */
5502 #define EXTI_IMR_MR1_Pos           (1U)
5503 #define EXTI_IMR_MR1_Msk           (0x1UL << EXTI_IMR_MR1_Pos)                  /*!< 0x00000002 */
5504 #define EXTI_IMR_MR1               EXTI_IMR_MR1_Msk                            /*!< Interrupt Mask on line 1 */
5505 #define EXTI_IMR_MR2_Pos           (2U)
5506 #define EXTI_IMR_MR2_Msk           (0x1UL << EXTI_IMR_MR2_Pos)                  /*!< 0x00000004 */
5507 #define EXTI_IMR_MR2               EXTI_IMR_MR2_Msk                            /*!< Interrupt Mask on line 2 */
5508 #define EXTI_IMR_MR3_Pos           (3U)
5509 #define EXTI_IMR_MR3_Msk           (0x1UL << EXTI_IMR_MR3_Pos)                  /*!< 0x00000008 */
5510 #define EXTI_IMR_MR3               EXTI_IMR_MR3_Msk                            /*!< Interrupt Mask on line 3 */
5511 #define EXTI_IMR_MR4_Pos           (4U)
5512 #define EXTI_IMR_MR4_Msk           (0x1UL << EXTI_IMR_MR4_Pos)                  /*!< 0x00000010 */
5513 #define EXTI_IMR_MR4               EXTI_IMR_MR4_Msk                            /*!< Interrupt Mask on line 4 */
5514 #define EXTI_IMR_MR5_Pos           (5U)
5515 #define EXTI_IMR_MR5_Msk           (0x1UL << EXTI_IMR_MR5_Pos)                  /*!< 0x00000020 */
5516 #define EXTI_IMR_MR5               EXTI_IMR_MR5_Msk                            /*!< Interrupt Mask on line 5 */
5517 #define EXTI_IMR_MR6_Pos           (6U)
5518 #define EXTI_IMR_MR6_Msk           (0x1UL << EXTI_IMR_MR6_Pos)                  /*!< 0x00000040 */
5519 #define EXTI_IMR_MR6               EXTI_IMR_MR6_Msk                            /*!< Interrupt Mask on line 6 */
5520 #define EXTI_IMR_MR7_Pos           (7U)
5521 #define EXTI_IMR_MR7_Msk           (0x1UL << EXTI_IMR_MR7_Pos)                  /*!< 0x00000080 */
5522 #define EXTI_IMR_MR7               EXTI_IMR_MR7_Msk                            /*!< Interrupt Mask on line 7 */
5523 #define EXTI_IMR_MR8_Pos           (8U)
5524 #define EXTI_IMR_MR8_Msk           (0x1UL << EXTI_IMR_MR8_Pos)                  /*!< 0x00000100 */
5525 #define EXTI_IMR_MR8               EXTI_IMR_MR8_Msk                            /*!< Interrupt Mask on line 8 */
5526 #define EXTI_IMR_MR9_Pos           (9U)
5527 #define EXTI_IMR_MR9_Msk           (0x1UL << EXTI_IMR_MR9_Pos)                  /*!< 0x00000200 */
5528 #define EXTI_IMR_MR9               EXTI_IMR_MR9_Msk                            /*!< Interrupt Mask on line 9 */
5529 #define EXTI_IMR_MR10_Pos          (10U)
5530 #define EXTI_IMR_MR10_Msk          (0x1UL << EXTI_IMR_MR10_Pos)                 /*!< 0x00000400 */
5531 #define EXTI_IMR_MR10              EXTI_IMR_MR10_Msk                           /*!< Interrupt Mask on line 10 */
5532 #define EXTI_IMR_MR11_Pos          (11U)
5533 #define EXTI_IMR_MR11_Msk          (0x1UL << EXTI_IMR_MR11_Pos)                 /*!< 0x00000800 */
5534 #define EXTI_IMR_MR11              EXTI_IMR_MR11_Msk                           /*!< Interrupt Mask on line 11 */
5535 #define EXTI_IMR_MR12_Pos          (12U)
5536 #define EXTI_IMR_MR12_Msk          (0x1UL << EXTI_IMR_MR12_Pos)                 /*!< 0x00001000 */
5537 #define EXTI_IMR_MR12              EXTI_IMR_MR12_Msk                           /*!< Interrupt Mask on line 12 */
5538 #define EXTI_IMR_MR13_Pos          (13U)
5539 #define EXTI_IMR_MR13_Msk          (0x1UL << EXTI_IMR_MR13_Pos)                 /*!< 0x00002000 */
5540 #define EXTI_IMR_MR13              EXTI_IMR_MR13_Msk                           /*!< Interrupt Mask on line 13 */
5541 #define EXTI_IMR_MR14_Pos          (14U)
5542 #define EXTI_IMR_MR14_Msk          (0x1UL << EXTI_IMR_MR14_Pos)                 /*!< 0x00004000 */
5543 #define EXTI_IMR_MR14              EXTI_IMR_MR14_Msk                           /*!< Interrupt Mask on line 14 */
5544 #define EXTI_IMR_MR15_Pos          (15U)
5545 #define EXTI_IMR_MR15_Msk          (0x1UL << EXTI_IMR_MR15_Pos)                 /*!< 0x00008000 */
5546 #define EXTI_IMR_MR15              EXTI_IMR_MR15_Msk                           /*!< Interrupt Mask on line 15 */
5547 #define EXTI_IMR_MR16_Pos          (16U)
5548 #define EXTI_IMR_MR16_Msk          (0x1UL << EXTI_IMR_MR16_Pos)                 /*!< 0x00010000 */
5549 #define EXTI_IMR_MR16              EXTI_IMR_MR16_Msk                           /*!< Interrupt Mask on line 16 */
5550 #define EXTI_IMR_MR17_Pos          (17U)
5551 #define EXTI_IMR_MR17_Msk          (0x1UL << EXTI_IMR_MR17_Pos)                 /*!< 0x00020000 */
5552 #define EXTI_IMR_MR17              EXTI_IMR_MR17_Msk                           /*!< Interrupt Mask on line 17 */
5553 #define EXTI_IMR_MR19_Pos          (19U)
5554 #define EXTI_IMR_MR19_Msk          (0x1UL << EXTI_IMR_MR19_Pos)                 /*!< 0x00080000 */
5555 #define EXTI_IMR_MR19              EXTI_IMR_MR19_Msk                           /*!< Interrupt Mask on line 19 */
5556 #define EXTI_IMR_MR20_Pos          (20U)
5557 #define EXTI_IMR_MR20_Msk          (0x1UL << EXTI_IMR_MR20_Pos)                 /*!< 0x00100000 */
5558 #define EXTI_IMR_MR20              EXTI_IMR_MR20_Msk                           /*!< Interrupt Mask on line 20 */
5559 #define EXTI_IMR_MR21_Pos          (21U)
5560 #define EXTI_IMR_MR21_Msk          (0x1UL << EXTI_IMR_MR21_Pos)                 /*!< 0x00200000 */
5561 #define EXTI_IMR_MR21              EXTI_IMR_MR21_Msk                           /*!< Interrupt Mask on line 21 */
5562 #define EXTI_IMR_MR22_Pos          (22U)
5563 #define EXTI_IMR_MR22_Msk          (0x1UL << EXTI_IMR_MR22_Pos)                 /*!< 0x00400000 */
5564 #define EXTI_IMR_MR22              EXTI_IMR_MR22_Msk                           /*!< Interrupt Mask on line 22 */
5565 #define EXTI_IMR_MR23_Pos          (23U)
5566 #define EXTI_IMR_MR23_Msk          (0x1UL << EXTI_IMR_MR23_Pos)                 /*!< 0x00800000 */
5567 #define EXTI_IMR_MR23              EXTI_IMR_MR23_Msk                           /*!< Interrupt Mask on line 23 */
5568 #define EXTI_IMR_MR24_Pos          (24U)
5569 #define EXTI_IMR_MR24_Msk          (0x1UL << EXTI_IMR_MR24_Pos)                 /*!< 0x01000000 */
5570 #define EXTI_IMR_MR24              EXTI_IMR_MR24_Msk                           /*!< Interrupt Mask on line 24 */
5571 #define EXTI_IMR_MR25_Pos          (25U)
5572 #define EXTI_IMR_MR25_Msk          (0x1UL << EXTI_IMR_MR25_Pos)                 /*!< 0x02000000 */
5573 #define EXTI_IMR_MR25              EXTI_IMR_MR25_Msk                           /*!< Interrupt Mask on line 25 */
5574 #define EXTI_IMR_MR26_Pos          (26U)
5575 #define EXTI_IMR_MR26_Msk          (0x1UL << EXTI_IMR_MR26_Pos)                 /*!< 0x04000000 */
5576 #define EXTI_IMR_MR26              EXTI_IMR_MR26_Msk                           /*!< Interrupt Mask on line 26 */
5577 #define EXTI_IMR_MR27_Pos          (27U)
5578 #define EXTI_IMR_MR27_Msk          (0x1UL << EXTI_IMR_MR27_Pos)                 /*!< 0x08000000 */
5579 #define EXTI_IMR_MR27              EXTI_IMR_MR27_Msk                           /*!< Interrupt Mask on line 27 */
5580 #define EXTI_IMR_MR28_Pos          (28U)
5581 #define EXTI_IMR_MR28_Msk          (0x1UL << EXTI_IMR_MR28_Pos)                 /*!< 0x10000000 */
5582 #define EXTI_IMR_MR28              EXTI_IMR_MR28_Msk                           /*!< Interrupt Mask on line 28 */
5583 
5584 /* References Defines */
5585 #define  EXTI_IMR_IM0 EXTI_IMR_MR0
5586 #define  EXTI_IMR_IM1 EXTI_IMR_MR1
5587 #define  EXTI_IMR_IM2 EXTI_IMR_MR2
5588 #define  EXTI_IMR_IM3 EXTI_IMR_MR3
5589 #define  EXTI_IMR_IM4 EXTI_IMR_MR4
5590 #define  EXTI_IMR_IM5 EXTI_IMR_MR5
5591 #define  EXTI_IMR_IM6 EXTI_IMR_MR6
5592 #define  EXTI_IMR_IM7 EXTI_IMR_MR7
5593 #define  EXTI_IMR_IM8 EXTI_IMR_MR8
5594 #define  EXTI_IMR_IM9 EXTI_IMR_MR9
5595 #define  EXTI_IMR_IM10 EXTI_IMR_MR10
5596 #define  EXTI_IMR_IM11 EXTI_IMR_MR11
5597 #define  EXTI_IMR_IM12 EXTI_IMR_MR12
5598 #define  EXTI_IMR_IM13 EXTI_IMR_MR13
5599 #define  EXTI_IMR_IM14 EXTI_IMR_MR14
5600 #define  EXTI_IMR_IM15 EXTI_IMR_MR15
5601 #define  EXTI_IMR_IM16 EXTI_IMR_MR16
5602 #define  EXTI_IMR_IM17 EXTI_IMR_MR17
5603 #if defined(EXTI_IMR_MR18)
5604 #define  EXTI_IMR_IM18 EXTI_IMR_MR18
5605 #endif
5606 #define  EXTI_IMR_IM19 EXTI_IMR_MR19
5607 #define  EXTI_IMR_IM20 EXTI_IMR_MR20
5608 #if defined(EXTI_IMR_MR21)
5609 #define  EXTI_IMR_IM21 EXTI_IMR_MR21
5610 #endif
5611 #define  EXTI_IMR_IM22 EXTI_IMR_MR22
5612 #define  EXTI_IMR_IM23 EXTI_IMR_MR23
5613 #if defined(EXTI_IMR_MR24)
5614 #define  EXTI_IMR_IM24 EXTI_IMR_MR24
5615 #endif
5616 #define  EXTI_IMR_IM25 EXTI_IMR_MR25
5617 #if defined(EXTI_IMR_MR26)
5618 #define  EXTI_IMR_IM26 EXTI_IMR_MR26
5619 #endif
5620 #if defined(EXTI_IMR_MR27)
5621 #define  EXTI_IMR_IM27 EXTI_IMR_MR27
5622 #endif
5623 #if defined(EXTI_IMR_MR28)
5624 #define  EXTI_IMR_IM28 EXTI_IMR_MR28
5625 #endif
5626 #if defined(EXTI_IMR_MR29)
5627 #define  EXTI_IMR_IM29 EXTI_IMR_MR29
5628 #endif
5629 #if defined(EXTI_IMR_MR30)
5630 #define  EXTI_IMR_IM30 EXTI_IMR_MR30
5631 #endif
5632 #if defined(EXTI_IMR_MR31)
5633 #define  EXTI_IMR_IM31 EXTI_IMR_MR31
5634 #endif
5635 
5636 #define EXTI_IMR_IM_Pos            (0U)
5637 #define EXTI_IMR_IM_Msk            (0x1FFFFFFFUL << EXTI_IMR_IM_Pos)            /*!< 0x1FFFFFFF */
5638 #define EXTI_IMR_IM                EXTI_IMR_IM_Msk                             /*!< Interrupt Mask All */
5639 
5640 /*******************  Bit definition for EXTI_EMR register  *******************/
5641 #define EXTI_EMR_MR0_Pos           (0U)
5642 #define EXTI_EMR_MR0_Msk           (0x1UL << EXTI_EMR_MR0_Pos)                  /*!< 0x00000001 */
5643 #define EXTI_EMR_MR0               EXTI_EMR_MR0_Msk                            /*!< Event Mask on line 0 */
5644 #define EXTI_EMR_MR1_Pos           (1U)
5645 #define EXTI_EMR_MR1_Msk           (0x1UL << EXTI_EMR_MR1_Pos)                  /*!< 0x00000002 */
5646 #define EXTI_EMR_MR1               EXTI_EMR_MR1_Msk                            /*!< Event Mask on line 1 */
5647 #define EXTI_EMR_MR2_Pos           (2U)
5648 #define EXTI_EMR_MR2_Msk           (0x1UL << EXTI_EMR_MR2_Pos)                  /*!< 0x00000004 */
5649 #define EXTI_EMR_MR2               EXTI_EMR_MR2_Msk                            /*!< Event Mask on line 2 */
5650 #define EXTI_EMR_MR3_Pos           (3U)
5651 #define EXTI_EMR_MR3_Msk           (0x1UL << EXTI_EMR_MR3_Pos)                  /*!< 0x00000008 */
5652 #define EXTI_EMR_MR3               EXTI_EMR_MR3_Msk                            /*!< Event Mask on line 3 */
5653 #define EXTI_EMR_MR4_Pos           (4U)
5654 #define EXTI_EMR_MR4_Msk           (0x1UL << EXTI_EMR_MR4_Pos)                  /*!< 0x00000010 */
5655 #define EXTI_EMR_MR4               EXTI_EMR_MR4_Msk                            /*!< Event Mask on line 4 */
5656 #define EXTI_EMR_MR5_Pos           (5U)
5657 #define EXTI_EMR_MR5_Msk           (0x1UL << EXTI_EMR_MR5_Pos)                  /*!< 0x00000020 */
5658 #define EXTI_EMR_MR5               EXTI_EMR_MR5_Msk                            /*!< Event Mask on line 5 */
5659 #define EXTI_EMR_MR6_Pos           (6U)
5660 #define EXTI_EMR_MR6_Msk           (0x1UL << EXTI_EMR_MR6_Pos)                  /*!< 0x00000040 */
5661 #define EXTI_EMR_MR6               EXTI_EMR_MR6_Msk                            /*!< Event Mask on line 6 */
5662 #define EXTI_EMR_MR7_Pos           (7U)
5663 #define EXTI_EMR_MR7_Msk           (0x1UL << EXTI_EMR_MR7_Pos)                  /*!< 0x00000080 */
5664 #define EXTI_EMR_MR7               EXTI_EMR_MR7_Msk                            /*!< Event Mask on line 7 */
5665 #define EXTI_EMR_MR8_Pos           (8U)
5666 #define EXTI_EMR_MR8_Msk           (0x1UL << EXTI_EMR_MR8_Pos)                  /*!< 0x00000100 */
5667 #define EXTI_EMR_MR8               EXTI_EMR_MR8_Msk                            /*!< Event Mask on line 8 */
5668 #define EXTI_EMR_MR9_Pos           (9U)
5669 #define EXTI_EMR_MR9_Msk           (0x1UL << EXTI_EMR_MR9_Pos)                  /*!< 0x00000200 */
5670 #define EXTI_EMR_MR9               EXTI_EMR_MR9_Msk                            /*!< Event Mask on line 9 */
5671 #define EXTI_EMR_MR10_Pos          (10U)
5672 #define EXTI_EMR_MR10_Msk          (0x1UL << EXTI_EMR_MR10_Pos)                 /*!< 0x00000400 */
5673 #define EXTI_EMR_MR10              EXTI_EMR_MR10_Msk                           /*!< Event Mask on line 10 */
5674 #define EXTI_EMR_MR11_Pos          (11U)
5675 #define EXTI_EMR_MR11_Msk          (0x1UL << EXTI_EMR_MR11_Pos)                 /*!< 0x00000800 */
5676 #define EXTI_EMR_MR11              EXTI_EMR_MR11_Msk                           /*!< Event Mask on line 11 */
5677 #define EXTI_EMR_MR12_Pos          (12U)
5678 #define EXTI_EMR_MR12_Msk          (0x1UL << EXTI_EMR_MR12_Pos)                 /*!< 0x00001000 */
5679 #define EXTI_EMR_MR12              EXTI_EMR_MR12_Msk                           /*!< Event Mask on line 12 */
5680 #define EXTI_EMR_MR13_Pos          (13U)
5681 #define EXTI_EMR_MR13_Msk          (0x1UL << EXTI_EMR_MR13_Pos)                 /*!< 0x00002000 */
5682 #define EXTI_EMR_MR13              EXTI_EMR_MR13_Msk                           /*!< Event Mask on line 13 */
5683 #define EXTI_EMR_MR14_Pos          (14U)
5684 #define EXTI_EMR_MR14_Msk          (0x1UL << EXTI_EMR_MR14_Pos)                 /*!< 0x00004000 */
5685 #define EXTI_EMR_MR14              EXTI_EMR_MR14_Msk                           /*!< Event Mask on line 14 */
5686 #define EXTI_EMR_MR15_Pos          (15U)
5687 #define EXTI_EMR_MR15_Msk          (0x1UL << EXTI_EMR_MR15_Pos)                 /*!< 0x00008000 */
5688 #define EXTI_EMR_MR15              EXTI_EMR_MR15_Msk                           /*!< Event Mask on line 15 */
5689 #define EXTI_EMR_MR16_Pos          (16U)
5690 #define EXTI_EMR_MR16_Msk          (0x1UL << EXTI_EMR_MR16_Pos)                 /*!< 0x00010000 */
5691 #define EXTI_EMR_MR16              EXTI_EMR_MR16_Msk                           /*!< Event Mask on line 16 */
5692 #define EXTI_EMR_MR17_Pos          (17U)
5693 #define EXTI_EMR_MR17_Msk          (0x1UL << EXTI_EMR_MR17_Pos)                 /*!< 0x00020000 */
5694 #define EXTI_EMR_MR17              EXTI_EMR_MR17_Msk                           /*!< Event Mask on line 17 */
5695 #define EXTI_EMR_MR19_Pos          (19U)
5696 #define EXTI_EMR_MR19_Msk          (0x1UL << EXTI_EMR_MR19_Pos)                 /*!< 0x00080000 */
5697 #define EXTI_EMR_MR19              EXTI_EMR_MR19_Msk                           /*!< Event Mask on line 19 */
5698 #define EXTI_EMR_MR20_Pos          (20U)
5699 #define EXTI_EMR_MR20_Msk          (0x1UL << EXTI_EMR_MR20_Pos)                 /*!< 0x00100000 */
5700 #define EXTI_EMR_MR20              EXTI_EMR_MR20_Msk                           /*!< Event Mask on line 20 */
5701 #define EXTI_EMR_MR21_Pos          (21U)
5702 #define EXTI_EMR_MR21_Msk          (0x1UL << EXTI_EMR_MR21_Pos)                 /*!< 0x00200000 */
5703 #define EXTI_EMR_MR21              EXTI_EMR_MR21_Msk                           /*!< Event Mask on line 21 */
5704 #define EXTI_EMR_MR22_Pos          (22U)
5705 #define EXTI_EMR_MR22_Msk          (0x1UL << EXTI_EMR_MR22_Pos)                 /*!< 0x00400000 */
5706 #define EXTI_EMR_MR22              EXTI_EMR_MR22_Msk                           /*!< Event Mask on line 22 */
5707 #define EXTI_EMR_MR23_Pos          (23U)
5708 #define EXTI_EMR_MR23_Msk          (0x1UL << EXTI_EMR_MR23_Pos)                 /*!< 0x00800000 */
5709 #define EXTI_EMR_MR23              EXTI_EMR_MR23_Msk                           /*!< Event Mask on line 23 */
5710 #define EXTI_EMR_MR24_Pos          (24U)
5711 #define EXTI_EMR_MR24_Msk          (0x1UL << EXTI_EMR_MR24_Pos)                 /*!< 0x01000000 */
5712 #define EXTI_EMR_MR24              EXTI_EMR_MR24_Msk                           /*!< Event Mask on line 24 */
5713 #define EXTI_EMR_MR25_Pos          (25U)
5714 #define EXTI_EMR_MR25_Msk          (0x1UL << EXTI_EMR_MR25_Pos)                 /*!< 0x02000000 */
5715 #define EXTI_EMR_MR25              EXTI_EMR_MR25_Msk                           /*!< Event Mask on line 25 */
5716 #define EXTI_EMR_MR26_Pos          (26U)
5717 #define EXTI_EMR_MR26_Msk          (0x1UL << EXTI_EMR_MR26_Pos)                 /*!< 0x04000000 */
5718 #define EXTI_EMR_MR26              EXTI_EMR_MR26_Msk                           /*!< Event Mask on line 26 */
5719 #define EXTI_EMR_MR27_Pos          (27U)
5720 #define EXTI_EMR_MR27_Msk          (0x1UL << EXTI_EMR_MR27_Pos)                 /*!< 0x08000000 */
5721 #define EXTI_EMR_MR27              EXTI_EMR_MR27_Msk                           /*!< Event Mask on line 27 */
5722 #define EXTI_EMR_MR28_Pos          (28U)
5723 #define EXTI_EMR_MR28_Msk          (0x1UL << EXTI_EMR_MR28_Pos)                 /*!< 0x10000000 */
5724 #define EXTI_EMR_MR28              EXTI_EMR_MR28_Msk                           /*!< Event Mask on line 28 */
5725 
5726 /* References Defines */
5727 #define  EXTI_EMR_EM0 EXTI_EMR_MR0
5728 #define  EXTI_EMR_EM1 EXTI_EMR_MR1
5729 #define  EXTI_EMR_EM2 EXTI_EMR_MR2
5730 #define  EXTI_EMR_EM3 EXTI_EMR_MR3
5731 #define  EXTI_EMR_EM4 EXTI_EMR_MR4
5732 #define  EXTI_EMR_EM5 EXTI_EMR_MR5
5733 #define  EXTI_EMR_EM6 EXTI_EMR_MR6
5734 #define  EXTI_EMR_EM7 EXTI_EMR_MR7
5735 #define  EXTI_EMR_EM8 EXTI_EMR_MR8
5736 #define  EXTI_EMR_EM9 EXTI_EMR_MR9
5737 #define  EXTI_EMR_EM10 EXTI_EMR_MR10
5738 #define  EXTI_EMR_EM11 EXTI_EMR_MR11
5739 #define  EXTI_EMR_EM12 EXTI_EMR_MR12
5740 #define  EXTI_EMR_EM13 EXTI_EMR_MR13
5741 #define  EXTI_EMR_EM14 EXTI_EMR_MR14
5742 #define  EXTI_EMR_EM15 EXTI_EMR_MR15
5743 #define  EXTI_EMR_EM16 EXTI_EMR_MR16
5744 #define  EXTI_EMR_EM17 EXTI_EMR_MR17
5745 #if defined(EXTI_EMR_MR18)
5746 #define  EXTI_EMR_EM18 EXTI_EMR_MR18
5747 #endif
5748 #define  EXTI_EMR_EM19 EXTI_EMR_MR19
5749 #define  EXTI_EMR_EM20 EXTI_EMR_MR20
5750 #if defined(EXTI_EMR_MR21)
5751 #define  EXTI_EMR_EM21 EXTI_EMR_MR21
5752 #endif
5753 #define  EXTI_EMR_EM22 EXTI_EMR_MR22
5754 #define  EXTI_EMR_EM23 EXTI_EMR_MR23
5755 #if defined(EXTI_EMR_MR24)
5756 #define  EXTI_EMR_EM24 EXTI_EMR_MR24
5757 #endif
5758 #define  EXTI_EMR_EM25 EXTI_EMR_MR25
5759 #if defined(EXTI_EMR_MR26)
5760 #define  EXTI_EMR_EM26 EXTI_EMR_MR26
5761 #endif
5762 #if defined(EXTI_EMR_MR27)
5763 #define  EXTI_EMR_EM27 EXTI_EMR_MR27
5764 #endif
5765 #if defined(EXTI_EMR_MR28)
5766 #define  EXTI_EMR_EM28 EXTI_EMR_MR28
5767 #endif
5768 #if defined(EXTI_EMR_MR29)
5769 #define  EXTI_EMR_EM29 EXTI_EMR_MR29
5770 #endif
5771 #if defined(EXTI_EMR_MR30)
5772 #define  EXTI_EMR_EM30 EXTI_EMR_MR30
5773 #endif
5774 #if defined(EXTI_EMR_MR31)
5775 #define  EXTI_EMR_EM31 EXTI_EMR_MR31
5776 #endif
5777 
5778 /******************  Bit definition for EXTI_RTSR register  *******************/
5779 #define EXTI_RTSR_TR0_Pos          (0U)
5780 #define EXTI_RTSR_TR0_Msk          (0x1UL << EXTI_RTSR_TR0_Pos)                 /*!< 0x00000001 */
5781 #define EXTI_RTSR_TR0              EXTI_RTSR_TR0_Msk                           /*!< Rising trigger event configuration bit of line 0 */
5782 #define EXTI_RTSR_TR1_Pos          (1U)
5783 #define EXTI_RTSR_TR1_Msk          (0x1UL << EXTI_RTSR_TR1_Pos)                 /*!< 0x00000002 */
5784 #define EXTI_RTSR_TR1              EXTI_RTSR_TR1_Msk                           /*!< Rising trigger event configuration bit of line 1 */
5785 #define EXTI_RTSR_TR2_Pos          (2U)
5786 #define EXTI_RTSR_TR2_Msk          (0x1UL << EXTI_RTSR_TR2_Pos)                 /*!< 0x00000004 */
5787 #define EXTI_RTSR_TR2              EXTI_RTSR_TR2_Msk                           /*!< Rising trigger event configuration bit of line 2 */
5788 #define EXTI_RTSR_TR3_Pos          (3U)
5789 #define EXTI_RTSR_TR3_Msk          (0x1UL << EXTI_RTSR_TR3_Pos)                 /*!< 0x00000008 */
5790 #define EXTI_RTSR_TR3              EXTI_RTSR_TR3_Msk                           /*!< Rising trigger event configuration bit of line 3 */
5791 #define EXTI_RTSR_TR4_Pos          (4U)
5792 #define EXTI_RTSR_TR4_Msk          (0x1UL << EXTI_RTSR_TR4_Pos)                 /*!< 0x00000010 */
5793 #define EXTI_RTSR_TR4              EXTI_RTSR_TR4_Msk                           /*!< Rising trigger event configuration bit of line 4 */
5794 #define EXTI_RTSR_TR5_Pos          (5U)
5795 #define EXTI_RTSR_TR5_Msk          (0x1UL << EXTI_RTSR_TR5_Pos)                 /*!< 0x00000020 */
5796 #define EXTI_RTSR_TR5              EXTI_RTSR_TR5_Msk                           /*!< Rising trigger event configuration bit of line 5 */
5797 #define EXTI_RTSR_TR6_Pos          (6U)
5798 #define EXTI_RTSR_TR6_Msk          (0x1UL << EXTI_RTSR_TR6_Pos)                 /*!< 0x00000040 */
5799 #define EXTI_RTSR_TR6              EXTI_RTSR_TR6_Msk                           /*!< Rising trigger event configuration bit of line 6 */
5800 #define EXTI_RTSR_TR7_Pos          (7U)
5801 #define EXTI_RTSR_TR7_Msk          (0x1UL << EXTI_RTSR_TR7_Pos)                 /*!< 0x00000080 */
5802 #define EXTI_RTSR_TR7              EXTI_RTSR_TR7_Msk                           /*!< Rising trigger event configuration bit of line 7 */
5803 #define EXTI_RTSR_TR8_Pos          (8U)
5804 #define EXTI_RTSR_TR8_Msk          (0x1UL << EXTI_RTSR_TR8_Pos)                 /*!< 0x00000100 */
5805 #define EXTI_RTSR_TR8              EXTI_RTSR_TR8_Msk                           /*!< Rising trigger event configuration bit of line 8 */
5806 #define EXTI_RTSR_TR9_Pos          (9U)
5807 #define EXTI_RTSR_TR9_Msk          (0x1UL << EXTI_RTSR_TR9_Pos)                 /*!< 0x00000200 */
5808 #define EXTI_RTSR_TR9              EXTI_RTSR_TR9_Msk                           /*!< Rising trigger event configuration bit of line 9 */
5809 #define EXTI_RTSR_TR10_Pos         (10U)
5810 #define EXTI_RTSR_TR10_Msk         (0x1UL << EXTI_RTSR_TR10_Pos)                /*!< 0x00000400 */
5811 #define EXTI_RTSR_TR10             EXTI_RTSR_TR10_Msk                          /*!< Rising trigger event configuration bit of line 10 */
5812 #define EXTI_RTSR_TR11_Pos         (11U)
5813 #define EXTI_RTSR_TR11_Msk         (0x1UL << EXTI_RTSR_TR11_Pos)                /*!< 0x00000800 */
5814 #define EXTI_RTSR_TR11             EXTI_RTSR_TR11_Msk                          /*!< Rising trigger event configuration bit of line 11 */
5815 #define EXTI_RTSR_TR12_Pos         (12U)
5816 #define EXTI_RTSR_TR12_Msk         (0x1UL << EXTI_RTSR_TR12_Pos)                /*!< 0x00001000 */
5817 #define EXTI_RTSR_TR12             EXTI_RTSR_TR12_Msk                          /*!< Rising trigger event configuration bit of line 12 */
5818 #define EXTI_RTSR_TR13_Pos         (13U)
5819 #define EXTI_RTSR_TR13_Msk         (0x1UL << EXTI_RTSR_TR13_Pos)                /*!< 0x00002000 */
5820 #define EXTI_RTSR_TR13             EXTI_RTSR_TR13_Msk                          /*!< Rising trigger event configuration bit of line 13 */
5821 #define EXTI_RTSR_TR14_Pos         (14U)
5822 #define EXTI_RTSR_TR14_Msk         (0x1UL << EXTI_RTSR_TR14_Pos)                /*!< 0x00004000 */
5823 #define EXTI_RTSR_TR14             EXTI_RTSR_TR14_Msk                          /*!< Rising trigger event configuration bit of line 14 */
5824 #define EXTI_RTSR_TR15_Pos         (15U)
5825 #define EXTI_RTSR_TR15_Msk         (0x1UL << EXTI_RTSR_TR15_Pos)                /*!< 0x00008000 */
5826 #define EXTI_RTSR_TR15             EXTI_RTSR_TR15_Msk                          /*!< Rising trigger event configuration bit of line 15 */
5827 #define EXTI_RTSR_TR16_Pos         (16U)
5828 #define EXTI_RTSR_TR16_Msk         (0x1UL << EXTI_RTSR_TR16_Pos)                /*!< 0x00010000 */
5829 #define EXTI_RTSR_TR16             EXTI_RTSR_TR16_Msk                          /*!< Rising trigger event configuration bit of line 16 */
5830 #define EXTI_RTSR_TR17_Pos         (17U)
5831 #define EXTI_RTSR_TR17_Msk         (0x1UL << EXTI_RTSR_TR17_Pos)                /*!< 0x00020000 */
5832 #define EXTI_RTSR_TR17             EXTI_RTSR_TR17_Msk                          /*!< Rising trigger event configuration bit of line 17 */
5833 #define EXTI_RTSR_TR19_Pos         (19U)
5834 #define EXTI_RTSR_TR19_Msk         (0x1UL << EXTI_RTSR_TR19_Pos)                /*!< 0x00080000 */
5835 #define EXTI_RTSR_TR19             EXTI_RTSR_TR19_Msk                          /*!< Rising trigger event configuration bit of line 19 */
5836 #define EXTI_RTSR_TR20_Pos         (20U)
5837 #define EXTI_RTSR_TR20_Msk         (0x1UL << EXTI_RTSR_TR20_Pos)                /*!< 0x00100000 */
5838 #define EXTI_RTSR_TR20             EXTI_RTSR_TR20_Msk                          /*!< Rising trigger event configuration bit of line 20 */
5839 #define EXTI_RTSR_TR21_Pos         (21U)
5840 #define EXTI_RTSR_TR21_Msk         (0x1UL << EXTI_RTSR_TR21_Pos)                /*!< 0x00200000 */
5841 #define EXTI_RTSR_TR21             EXTI_RTSR_TR21_Msk                          /*!< Rising trigger event configuration bit of line 21 */
5842 #define EXTI_RTSR_TR22_Pos         (22U)
5843 #define EXTI_RTSR_TR22_Msk         (0x1UL << EXTI_RTSR_TR22_Pos)                /*!< 0x00400000 */
5844 #define EXTI_RTSR_TR22             EXTI_RTSR_TR22_Msk                          /*!< Rising trigger event configuration bit of line 22 */
5845 
5846 /* References Defines */
5847 #define EXTI_RTSR_RT0 EXTI_RTSR_TR0
5848 #define EXTI_RTSR_RT1 EXTI_RTSR_TR1
5849 #define EXTI_RTSR_RT2 EXTI_RTSR_TR2
5850 #define EXTI_RTSR_RT3 EXTI_RTSR_TR3
5851 #define EXTI_RTSR_RT4 EXTI_RTSR_TR4
5852 #define EXTI_RTSR_RT5 EXTI_RTSR_TR5
5853 #define EXTI_RTSR_RT6 EXTI_RTSR_TR6
5854 #define EXTI_RTSR_RT7 EXTI_RTSR_TR7
5855 #define EXTI_RTSR_RT8 EXTI_RTSR_TR8
5856 #define EXTI_RTSR_RT9 EXTI_RTSR_TR9
5857 #define EXTI_RTSR_RT10 EXTI_RTSR_TR10
5858 #define EXTI_RTSR_RT11 EXTI_RTSR_TR11
5859 #define EXTI_RTSR_RT12 EXTI_RTSR_TR12
5860 #define EXTI_RTSR_RT13 EXTI_RTSR_TR13
5861 #define EXTI_RTSR_RT14 EXTI_RTSR_TR14
5862 #define EXTI_RTSR_RT15 EXTI_RTSR_TR15
5863 #define EXTI_RTSR_RT16 EXTI_RTSR_TR16
5864 #define EXTI_RTSR_RT17 EXTI_RTSR_TR17
5865 #if defined(EXTI_RTSR_TR18)
5866 #define EXTI_RTSR_RT18 EXTI_RTSR_TR18
5867 #endif
5868 #define EXTI_RTSR_RT19 EXTI_RTSR_TR19
5869 #define EXTI_RTSR_RT20 EXTI_RTSR_TR20
5870 #if defined(EXTI_RTSR_TR21)
5871 #define EXTI_RTSR_RT21 EXTI_RTSR_TR21
5872 #endif
5873 #define EXTI_RTSR_RT22 EXTI_RTSR_TR22
5874 #if defined(EXTI_RTSR_TR23)
5875 #define EXTI_RTSR_RT23 EXTI_RTSR_TR23
5876 #endif
5877 #if defined(EXTI_RTSR_TR24)
5878 #define EXTI_RTSR_RT24 EXTI_RTSR_TR24
5879 #endif
5880 #if defined(EXTI_RTSR_TR25)
5881 #define EXTI_RTSR_RT25 EXTI_RTSR_TR25
5882 #endif
5883 #if defined(EXTI_RTSR_TR26)
5884 #define EXTI_RTSR_RT26 EXTI_RTSR_TR26
5885 #endif
5886 #if defined(EXTI_RTSR_TR27)
5887 #define EXTI_RTSR_RT27 EXTI_RTSR_TR27
5888 #endif
5889 #if defined(EXTI_RTSR_TR28)
5890 #define EXTI_RTSR_RT28 EXTI_RTSR_TR28
5891 #endif
5892 #if defined(EXTI_RTSR_TR29)
5893 #define EXTI_RTSR_RT29 EXTI_RTSR_TR29
5894 #endif
5895 #if defined(EXTI_RTSR_TR30)
5896 #define EXTI_RTSR_RT30 EXTI_RTSR_TR30
5897 #endif
5898 #if defined(EXTI_RTSR_TR31)
5899 #define EXTI_RTSR_RT31 EXTI_RTSR_TR31
5900 #endif
5901 
5902 /******************  Bit definition for EXTI_FTSR register  *******************/
5903 #define EXTI_FTSR_TR0_Pos          (0U)
5904 #define EXTI_FTSR_TR0_Msk          (0x1UL << EXTI_FTSR_TR0_Pos)                 /*!< 0x00000001 */
5905 #define EXTI_FTSR_TR0              EXTI_FTSR_TR0_Msk                           /*!< Falling trigger event configuration bit of line 0 */
5906 #define EXTI_FTSR_TR1_Pos          (1U)
5907 #define EXTI_FTSR_TR1_Msk          (0x1UL << EXTI_FTSR_TR1_Pos)                 /*!< 0x00000002 */
5908 #define EXTI_FTSR_TR1              EXTI_FTSR_TR1_Msk                           /*!< Falling trigger event configuration bit of line 1 */
5909 #define EXTI_FTSR_TR2_Pos          (2U)
5910 #define EXTI_FTSR_TR2_Msk          (0x1UL << EXTI_FTSR_TR2_Pos)                 /*!< 0x00000004 */
5911 #define EXTI_FTSR_TR2              EXTI_FTSR_TR2_Msk                           /*!< Falling trigger event configuration bit of line 2 */
5912 #define EXTI_FTSR_TR3_Pos          (3U)
5913 #define EXTI_FTSR_TR3_Msk          (0x1UL << EXTI_FTSR_TR3_Pos)                 /*!< 0x00000008 */
5914 #define EXTI_FTSR_TR3              EXTI_FTSR_TR3_Msk                           /*!< Falling trigger event configuration bit of line 3 */
5915 #define EXTI_FTSR_TR4_Pos          (4U)
5916 #define EXTI_FTSR_TR4_Msk          (0x1UL << EXTI_FTSR_TR4_Pos)                 /*!< 0x00000010 */
5917 #define EXTI_FTSR_TR4              EXTI_FTSR_TR4_Msk                           /*!< Falling trigger event configuration bit of line 4 */
5918 #define EXTI_FTSR_TR5_Pos          (5U)
5919 #define EXTI_FTSR_TR5_Msk          (0x1UL << EXTI_FTSR_TR5_Pos)                 /*!< 0x00000020 */
5920 #define EXTI_FTSR_TR5              EXTI_FTSR_TR5_Msk                           /*!< Falling trigger event configuration bit of line 5 */
5921 #define EXTI_FTSR_TR6_Pos          (6U)
5922 #define EXTI_FTSR_TR6_Msk          (0x1UL << EXTI_FTSR_TR6_Pos)                 /*!< 0x00000040 */
5923 #define EXTI_FTSR_TR6              EXTI_FTSR_TR6_Msk                           /*!< Falling trigger event configuration bit of line 6 */
5924 #define EXTI_FTSR_TR7_Pos          (7U)
5925 #define EXTI_FTSR_TR7_Msk          (0x1UL << EXTI_FTSR_TR7_Pos)                 /*!< 0x00000080 */
5926 #define EXTI_FTSR_TR7              EXTI_FTSR_TR7_Msk                           /*!< Falling trigger event configuration bit of line 7 */
5927 #define EXTI_FTSR_TR8_Pos          (8U)
5928 #define EXTI_FTSR_TR8_Msk          (0x1UL << EXTI_FTSR_TR8_Pos)                 /*!< 0x00000100 */
5929 #define EXTI_FTSR_TR8              EXTI_FTSR_TR8_Msk                           /*!< Falling trigger event configuration bit of line 8 */
5930 #define EXTI_FTSR_TR9_Pos          (9U)
5931 #define EXTI_FTSR_TR9_Msk          (0x1UL << EXTI_FTSR_TR9_Pos)                 /*!< 0x00000200 */
5932 #define EXTI_FTSR_TR9              EXTI_FTSR_TR9_Msk                           /*!< Falling trigger event configuration bit of line 9 */
5933 #define EXTI_FTSR_TR10_Pos         (10U)
5934 #define EXTI_FTSR_TR10_Msk         (0x1UL << EXTI_FTSR_TR10_Pos)                /*!< 0x00000400 */
5935 #define EXTI_FTSR_TR10             EXTI_FTSR_TR10_Msk                          /*!< Falling trigger event configuration bit of line 10 */
5936 #define EXTI_FTSR_TR11_Pos         (11U)
5937 #define EXTI_FTSR_TR11_Msk         (0x1UL << EXTI_FTSR_TR11_Pos)                /*!< 0x00000800 */
5938 #define EXTI_FTSR_TR11             EXTI_FTSR_TR11_Msk                          /*!< Falling trigger event configuration bit of line 11 */
5939 #define EXTI_FTSR_TR12_Pos         (12U)
5940 #define EXTI_FTSR_TR12_Msk         (0x1UL << EXTI_FTSR_TR12_Pos)                /*!< 0x00001000 */
5941 #define EXTI_FTSR_TR12             EXTI_FTSR_TR12_Msk                          /*!< Falling trigger event configuration bit of line 12 */
5942 #define EXTI_FTSR_TR13_Pos         (13U)
5943 #define EXTI_FTSR_TR13_Msk         (0x1UL << EXTI_FTSR_TR13_Pos)                /*!< 0x00002000 */
5944 #define EXTI_FTSR_TR13             EXTI_FTSR_TR13_Msk                          /*!< Falling trigger event configuration bit of line 13 */
5945 #define EXTI_FTSR_TR14_Pos         (14U)
5946 #define EXTI_FTSR_TR14_Msk         (0x1UL << EXTI_FTSR_TR14_Pos)                /*!< 0x00004000 */
5947 #define EXTI_FTSR_TR14             EXTI_FTSR_TR14_Msk                          /*!< Falling trigger event configuration bit of line 14 */
5948 #define EXTI_FTSR_TR15_Pos         (15U)
5949 #define EXTI_FTSR_TR15_Msk         (0x1UL << EXTI_FTSR_TR15_Pos)                /*!< 0x00008000 */
5950 #define EXTI_FTSR_TR15             EXTI_FTSR_TR15_Msk                          /*!< Falling trigger event configuration bit of line 15 */
5951 #define EXTI_FTSR_TR16_Pos         (16U)
5952 #define EXTI_FTSR_TR16_Msk         (0x1UL << EXTI_FTSR_TR16_Pos)                /*!< 0x00010000 */
5953 #define EXTI_FTSR_TR16             EXTI_FTSR_TR16_Msk                          /*!< Falling trigger event configuration bit of line 16 */
5954 #define EXTI_FTSR_TR17_Pos         (17U)
5955 #define EXTI_FTSR_TR17_Msk         (0x1UL << EXTI_FTSR_TR17_Pos)                /*!< 0x00020000 */
5956 #define EXTI_FTSR_TR17             EXTI_FTSR_TR17_Msk                          /*!< Falling trigger event configuration bit of line 17 */
5957 #define EXTI_FTSR_TR19_Pos         (19U)
5958 #define EXTI_FTSR_TR19_Msk         (0x1UL << EXTI_FTSR_TR19_Pos)                /*!< 0x00080000 */
5959 #define EXTI_FTSR_TR19             EXTI_FTSR_TR19_Msk                          /*!< Falling trigger event configuration bit of line 19 */
5960 #define EXTI_FTSR_TR20_Pos         (20U)
5961 #define EXTI_FTSR_TR20_Msk         (0x1UL << EXTI_FTSR_TR20_Pos)                /*!< 0x00100000 */
5962 #define EXTI_FTSR_TR20             EXTI_FTSR_TR20_Msk                          /*!< Falling trigger event configuration bit of line 20 */
5963 #define EXTI_FTSR_TR21_Pos         (21U)
5964 #define EXTI_FTSR_TR21_Msk         (0x1UL << EXTI_FTSR_TR21_Pos)                /*!< 0x00200000 */
5965 #define EXTI_FTSR_TR21             EXTI_FTSR_TR21_Msk                          /*!< Falling trigger event configuration bit of line 21 */
5966 #define EXTI_FTSR_TR22_Pos         (22U)
5967 #define EXTI_FTSR_TR22_Msk         (0x1UL << EXTI_FTSR_TR22_Pos)                /*!< 0x00400000 */
5968 #define EXTI_FTSR_TR22             EXTI_FTSR_TR22_Msk                          /*!< Falling trigger event configuration bit of line 22 */
5969 
5970 /* References Defines */
5971 #define EXTI_FTSR_FT0 EXTI_FTSR_TR0
5972 #define EXTI_FTSR_FT1 EXTI_FTSR_TR1
5973 #define EXTI_FTSR_FT2 EXTI_FTSR_TR2
5974 #define EXTI_FTSR_FT3 EXTI_FTSR_TR3
5975 #define EXTI_FTSR_FT4 EXTI_FTSR_TR4
5976 #define EXTI_FTSR_FT5 EXTI_FTSR_TR5
5977 #define EXTI_FTSR_FT6 EXTI_FTSR_TR6
5978 #define EXTI_FTSR_FT7 EXTI_FTSR_TR7
5979 #define EXTI_FTSR_FT8 EXTI_FTSR_TR8
5980 #define EXTI_FTSR_FT9 EXTI_FTSR_TR9
5981 #define EXTI_FTSR_FT10 EXTI_FTSR_TR10
5982 #define EXTI_FTSR_FT11 EXTI_FTSR_TR11
5983 #define EXTI_FTSR_FT12 EXTI_FTSR_TR12
5984 #define EXTI_FTSR_FT13 EXTI_FTSR_TR13
5985 #define EXTI_FTSR_FT14 EXTI_FTSR_TR14
5986 #define EXTI_FTSR_FT15 EXTI_FTSR_TR15
5987 #define EXTI_FTSR_FT16 EXTI_FTSR_TR16
5988 #define EXTI_FTSR_FT17 EXTI_FTSR_TR17
5989 #if defined(EXTI_FTSR_TR18)
5990 #define EXTI_FTSR_FT18 EXTI_FTSR_TR18
5991 #endif
5992 #define EXTI_FTSR_FT19 EXTI_FTSR_TR19
5993 #define EXTI_FTSR_FT20 EXTI_FTSR_TR20
5994 #if defined(EXTI_FTSR_TR21)
5995 #define EXTI_FTSR_FT21 EXTI_FTSR_TR21
5996 #endif
5997 #define EXTI_FTSR_FT22 EXTI_FTSR_TR22
5998 #if defined(EXTI_FTSR_TR23)
5999 #define EXTI_FTSR_FT23 EXTI_FTSR_TR23
6000 #endif
6001 #if defined(EXTI_FTSR_TR24)
6002 #define EXTI_FTSR_FT24 EXTI_FTSR_TR24
6003 #endif
6004 #if defined(EXTI_FTSR_TR25)
6005 #define EXTI_FTSR_FT25 EXTI_FTSR_TR25
6006 #endif
6007 #if defined(EXTI_FTSR_TR26)
6008 #define EXTI_FTSR_FT26 EXTI_FTSR_TR26
6009 #endif
6010 #if defined(EXTI_FTSR_TR27)
6011 #define EXTI_FTSR_FT27 EXTI_FTSR_TR27
6012 #endif
6013 #if defined(EXTI_FTSR_TR28)
6014 #define EXTI_FTSR_FT28 EXTI_FTSR_TR28
6015 #endif
6016 #if defined(EXTI_FTSR_TR29)
6017 #define EXTI_FTSR_FT29 EXTI_FTSR_TR29
6018 #endif
6019 #if defined(EXTI_FTSR_TR30)
6020 #define EXTI_FTSR_FT30 EXTI_FTSR_TR30
6021 #endif
6022 #if defined(EXTI_FTSR_TR31)
6023 #define EXTI_FTSR_FT31 EXTI_FTSR_TR31
6024 #endif
6025 
6026 /******************  Bit definition for EXTI_SWIER register  ******************/
6027 #define EXTI_SWIER_SWIER0_Pos      (0U)
6028 #define EXTI_SWIER_SWIER0_Msk      (0x1UL << EXTI_SWIER_SWIER0_Pos)             /*!< 0x00000001 */
6029 #define EXTI_SWIER_SWIER0          EXTI_SWIER_SWIER0_Msk                       /*!< Software Interrupt on line 0 */
6030 #define EXTI_SWIER_SWIER1_Pos      (1U)
6031 #define EXTI_SWIER_SWIER1_Msk      (0x1UL << EXTI_SWIER_SWIER1_Pos)             /*!< 0x00000002 */
6032 #define EXTI_SWIER_SWIER1          EXTI_SWIER_SWIER1_Msk                       /*!< Software Interrupt on line 1 */
6033 #define EXTI_SWIER_SWIER2_Pos      (2U)
6034 #define EXTI_SWIER_SWIER2_Msk      (0x1UL << EXTI_SWIER_SWIER2_Pos)             /*!< 0x00000004 */
6035 #define EXTI_SWIER_SWIER2          EXTI_SWIER_SWIER2_Msk                       /*!< Software Interrupt on line 2 */
6036 #define EXTI_SWIER_SWIER3_Pos      (3U)
6037 #define EXTI_SWIER_SWIER3_Msk      (0x1UL << EXTI_SWIER_SWIER3_Pos)             /*!< 0x00000008 */
6038 #define EXTI_SWIER_SWIER3          EXTI_SWIER_SWIER3_Msk                       /*!< Software Interrupt on line 3 */
6039 #define EXTI_SWIER_SWIER4_Pos      (4U)
6040 #define EXTI_SWIER_SWIER4_Msk      (0x1UL << EXTI_SWIER_SWIER4_Pos)             /*!< 0x00000010 */
6041 #define EXTI_SWIER_SWIER4          EXTI_SWIER_SWIER4_Msk                       /*!< Software Interrupt on line 4 */
6042 #define EXTI_SWIER_SWIER5_Pos      (5U)
6043 #define EXTI_SWIER_SWIER5_Msk      (0x1UL << EXTI_SWIER_SWIER5_Pos)             /*!< 0x00000020 */
6044 #define EXTI_SWIER_SWIER5          EXTI_SWIER_SWIER5_Msk                       /*!< Software Interrupt on line 5 */
6045 #define EXTI_SWIER_SWIER6_Pos      (6U)
6046 #define EXTI_SWIER_SWIER6_Msk      (0x1UL << EXTI_SWIER_SWIER6_Pos)             /*!< 0x00000040 */
6047 #define EXTI_SWIER_SWIER6          EXTI_SWIER_SWIER6_Msk                       /*!< Software Interrupt on line 6 */
6048 #define EXTI_SWIER_SWIER7_Pos      (7U)
6049 #define EXTI_SWIER_SWIER7_Msk      (0x1UL << EXTI_SWIER_SWIER7_Pos)             /*!< 0x00000080 */
6050 #define EXTI_SWIER_SWIER7          EXTI_SWIER_SWIER7_Msk                       /*!< Software Interrupt on line 7 */
6051 #define EXTI_SWIER_SWIER8_Pos      (8U)
6052 #define EXTI_SWIER_SWIER8_Msk      (0x1UL << EXTI_SWIER_SWIER8_Pos)             /*!< 0x00000100 */
6053 #define EXTI_SWIER_SWIER8          EXTI_SWIER_SWIER8_Msk                       /*!< Software Interrupt on line 8 */
6054 #define EXTI_SWIER_SWIER9_Pos      (9U)
6055 #define EXTI_SWIER_SWIER9_Msk      (0x1UL << EXTI_SWIER_SWIER9_Pos)             /*!< 0x00000200 */
6056 #define EXTI_SWIER_SWIER9          EXTI_SWIER_SWIER9_Msk                       /*!< Software Interrupt on line 9 */
6057 #define EXTI_SWIER_SWIER10_Pos     (10U)
6058 #define EXTI_SWIER_SWIER10_Msk     (0x1UL << EXTI_SWIER_SWIER10_Pos)            /*!< 0x00000400 */
6059 #define EXTI_SWIER_SWIER10         EXTI_SWIER_SWIER10_Msk                      /*!< Software Interrupt on line 10 */
6060 #define EXTI_SWIER_SWIER11_Pos     (11U)
6061 #define EXTI_SWIER_SWIER11_Msk     (0x1UL << EXTI_SWIER_SWIER11_Pos)            /*!< 0x00000800 */
6062 #define EXTI_SWIER_SWIER11         EXTI_SWIER_SWIER11_Msk                      /*!< Software Interrupt on line 11 */
6063 #define EXTI_SWIER_SWIER12_Pos     (12U)
6064 #define EXTI_SWIER_SWIER12_Msk     (0x1UL << EXTI_SWIER_SWIER12_Pos)            /*!< 0x00001000 */
6065 #define EXTI_SWIER_SWIER12         EXTI_SWIER_SWIER12_Msk                      /*!< Software Interrupt on line 12 */
6066 #define EXTI_SWIER_SWIER13_Pos     (13U)
6067 #define EXTI_SWIER_SWIER13_Msk     (0x1UL << EXTI_SWIER_SWIER13_Pos)            /*!< 0x00002000 */
6068 #define EXTI_SWIER_SWIER13         EXTI_SWIER_SWIER13_Msk                      /*!< Software Interrupt on line 13 */
6069 #define EXTI_SWIER_SWIER14_Pos     (14U)
6070 #define EXTI_SWIER_SWIER14_Msk     (0x1UL << EXTI_SWIER_SWIER14_Pos)            /*!< 0x00004000 */
6071 #define EXTI_SWIER_SWIER14         EXTI_SWIER_SWIER14_Msk                      /*!< Software Interrupt on line 14 */
6072 #define EXTI_SWIER_SWIER15_Pos     (15U)
6073 #define EXTI_SWIER_SWIER15_Msk     (0x1UL << EXTI_SWIER_SWIER15_Pos)            /*!< 0x00008000 */
6074 #define EXTI_SWIER_SWIER15         EXTI_SWIER_SWIER15_Msk                      /*!< Software Interrupt on line 15 */
6075 #define EXTI_SWIER_SWIER16_Pos     (16U)
6076 #define EXTI_SWIER_SWIER16_Msk     (0x1UL << EXTI_SWIER_SWIER16_Pos)            /*!< 0x00010000 */
6077 #define EXTI_SWIER_SWIER16         EXTI_SWIER_SWIER16_Msk                      /*!< Software Interrupt on line 16 */
6078 #define EXTI_SWIER_SWIER17_Pos     (17U)
6079 #define EXTI_SWIER_SWIER17_Msk     (0x1UL << EXTI_SWIER_SWIER17_Pos)            /*!< 0x00020000 */
6080 #define EXTI_SWIER_SWIER17         EXTI_SWIER_SWIER17_Msk                      /*!< Software Interrupt on line 17 */
6081 #define EXTI_SWIER_SWIER19_Pos     (19U)
6082 #define EXTI_SWIER_SWIER19_Msk     (0x1UL << EXTI_SWIER_SWIER19_Pos)            /*!< 0x00080000 */
6083 #define EXTI_SWIER_SWIER19         EXTI_SWIER_SWIER19_Msk                      /*!< Software Interrupt on line 19 */
6084 #define EXTI_SWIER_SWIER20_Pos     (20U)
6085 #define EXTI_SWIER_SWIER20_Msk     (0x1UL << EXTI_SWIER_SWIER20_Pos)            /*!< 0x00100000 */
6086 #define EXTI_SWIER_SWIER20         EXTI_SWIER_SWIER20_Msk                      /*!< Software Interrupt on line 20 */
6087 #define EXTI_SWIER_SWIER21_Pos     (21U)
6088 #define EXTI_SWIER_SWIER21_Msk     (0x1UL << EXTI_SWIER_SWIER21_Pos)            /*!< 0x00200000 */
6089 #define EXTI_SWIER_SWIER21         EXTI_SWIER_SWIER21_Msk                      /*!< Software Interrupt on line 21 */
6090 #define EXTI_SWIER_SWIER22_Pos     (22U)
6091 #define EXTI_SWIER_SWIER22_Msk     (0x1UL << EXTI_SWIER_SWIER22_Pos)            /*!< 0x00400000 */
6092 #define EXTI_SWIER_SWIER22         EXTI_SWIER_SWIER22_Msk                      /*!< Software Interrupt on line 22 */
6093 
6094 /* References Defines */
6095 #define EXTI_SWIER_SWI0 EXTI_SWIER_SWIER0
6096 #define EXTI_SWIER_SWI1 EXTI_SWIER_SWIER1
6097 #define EXTI_SWIER_SWI2 EXTI_SWIER_SWIER2
6098 #define EXTI_SWIER_SWI3 EXTI_SWIER_SWIER3
6099 #define EXTI_SWIER_SWI4 EXTI_SWIER_SWIER4
6100 #define EXTI_SWIER_SWI5 EXTI_SWIER_SWIER5
6101 #define EXTI_SWIER_SWI6 EXTI_SWIER_SWIER6
6102 #define EXTI_SWIER_SWI7 EXTI_SWIER_SWIER7
6103 #define EXTI_SWIER_SWI8 EXTI_SWIER_SWIER8
6104 #define EXTI_SWIER_SWI9 EXTI_SWIER_SWIER9
6105 #define EXTI_SWIER_SWI10 EXTI_SWIER_SWIER10
6106 #define EXTI_SWIER_SWI11 EXTI_SWIER_SWIER11
6107 #define EXTI_SWIER_SWI12 EXTI_SWIER_SWIER12
6108 #define EXTI_SWIER_SWI13 EXTI_SWIER_SWIER13
6109 #define EXTI_SWIER_SWI14 EXTI_SWIER_SWIER14
6110 #define EXTI_SWIER_SWI15 EXTI_SWIER_SWIER15
6111 #define EXTI_SWIER_SWI16 EXTI_SWIER_SWIER16
6112 #define EXTI_SWIER_SWI17 EXTI_SWIER_SWIER17
6113 #if defined(EXTI_SWIER_SWIER18)
6114 #define EXTI_SWIER_SWI18 EXTI_SWIER_SWIER18
6115 #endif
6116 #define EXTI_SWIER_SWI19 EXTI_SWIER_SWIER19
6117 #define EXTI_SWIER_SWI20 EXTI_SWIER_SWIER20
6118 #if defined(EXTI_SWIER_SWIER21)
6119 #define EXTI_SWIER_SWI21 EXTI_SWIER_SWIER21
6120 #endif
6121 #define EXTI_SWIER_SWI22 EXTI_SWIER_SWIER22
6122 #if defined(EXTI_SWIER_SWIER23)
6123 #define EXTI_SWIER_SWI23 EXTI_SWIER_SWIER23
6124 #endif
6125 #if defined(EXTI_SWIER_SWIER24)
6126 #define EXTI_SWIER_SWI24 EXTI_SWIER_SWIER24
6127 #endif
6128 #if defined(EXTI_SWIER_SWIER25)
6129 #define EXTI_SWIER_SWI25 EXTI_SWIER_SWIER25
6130 #endif
6131 #if defined(EXTI_SWIER_SWIER26)
6132 #define EXTI_SWIER_SWI26 EXTI_SWIER_SWIER26
6133 #endif
6134 #if defined(EXTI_SWIER_SWIER27)
6135 #define EXTI_SWIER_SWI27 EXTI_SWIER_SWIER27
6136 #endif
6137 #if defined(EXTI_SWIER_SWIER28)
6138 #define EXTI_SWIER_SWI28 EXTI_SWIER_SWIER28
6139 #endif
6140 #if defined(EXTI_SWIER_SWIER29)
6141 #define EXTI_SWIER_SWI29 EXTI_SWIER_SWIER29
6142 #endif
6143 #if defined(EXTI_SWIER_SWIER30)
6144 #define EXTI_SWIER_SWI30 EXTI_SWIER_SWIER30
6145 #endif
6146 #if defined(EXTI_SWIER_SWIER31)
6147 #define EXTI_SWIER_SWI31 EXTI_SWIER_SWIER31
6148 #endif
6149 
6150 /*******************  Bit definition for EXTI_PR register  ********************/
6151 #define EXTI_PR_PR0_Pos            (0U)
6152 #define EXTI_PR_PR0_Msk            (0x1UL << EXTI_PR_PR0_Pos)                   /*!< 0x00000001 */
6153 #define EXTI_PR_PR0                EXTI_PR_PR0_Msk                             /*!< Pending bit for line 0 */
6154 #define EXTI_PR_PR1_Pos            (1U)
6155 #define EXTI_PR_PR1_Msk            (0x1UL << EXTI_PR_PR1_Pos)                   /*!< 0x00000002 */
6156 #define EXTI_PR_PR1                EXTI_PR_PR1_Msk                             /*!< Pending bit for line 1 */
6157 #define EXTI_PR_PR2_Pos            (2U)
6158 #define EXTI_PR_PR2_Msk            (0x1UL << EXTI_PR_PR2_Pos)                   /*!< 0x00000004 */
6159 #define EXTI_PR_PR2                EXTI_PR_PR2_Msk                             /*!< Pending bit for line 2 */
6160 #define EXTI_PR_PR3_Pos            (3U)
6161 #define EXTI_PR_PR3_Msk            (0x1UL << EXTI_PR_PR3_Pos)                   /*!< 0x00000008 */
6162 #define EXTI_PR_PR3                EXTI_PR_PR3_Msk                             /*!< Pending bit for line 3 */
6163 #define EXTI_PR_PR4_Pos            (4U)
6164 #define EXTI_PR_PR4_Msk            (0x1UL << EXTI_PR_PR4_Pos)                   /*!< 0x00000010 */
6165 #define EXTI_PR_PR4                EXTI_PR_PR4_Msk                             /*!< Pending bit for line 4 */
6166 #define EXTI_PR_PR5_Pos            (5U)
6167 #define EXTI_PR_PR5_Msk            (0x1UL << EXTI_PR_PR5_Pos)                   /*!< 0x00000020 */
6168 #define EXTI_PR_PR5                EXTI_PR_PR5_Msk                             /*!< Pending bit for line 5 */
6169 #define EXTI_PR_PR6_Pos            (6U)
6170 #define EXTI_PR_PR6_Msk            (0x1UL << EXTI_PR_PR6_Pos)                   /*!< 0x00000040 */
6171 #define EXTI_PR_PR6                EXTI_PR_PR6_Msk                             /*!< Pending bit for line 6 */
6172 #define EXTI_PR_PR7_Pos            (7U)
6173 #define EXTI_PR_PR7_Msk            (0x1UL << EXTI_PR_PR7_Pos)                   /*!< 0x00000080 */
6174 #define EXTI_PR_PR7                EXTI_PR_PR7_Msk                             /*!< Pending bit for line 7 */
6175 #define EXTI_PR_PR8_Pos            (8U)
6176 #define EXTI_PR_PR8_Msk            (0x1UL << EXTI_PR_PR8_Pos)                   /*!< 0x00000100 */
6177 #define EXTI_PR_PR8                EXTI_PR_PR8_Msk                             /*!< Pending bit for line 8 */
6178 #define EXTI_PR_PR9_Pos            (9U)
6179 #define EXTI_PR_PR9_Msk            (0x1UL << EXTI_PR_PR9_Pos)                   /*!< 0x00000200 */
6180 #define EXTI_PR_PR9                EXTI_PR_PR9_Msk                             /*!< Pending bit for line 9 */
6181 #define EXTI_PR_PR10_Pos           (10U)
6182 #define EXTI_PR_PR10_Msk           (0x1UL << EXTI_PR_PR10_Pos)                  /*!< 0x00000400 */
6183 #define EXTI_PR_PR10               EXTI_PR_PR10_Msk                            /*!< Pending bit for line 10 */
6184 #define EXTI_PR_PR11_Pos           (11U)
6185 #define EXTI_PR_PR11_Msk           (0x1UL << EXTI_PR_PR11_Pos)                  /*!< 0x00000800 */
6186 #define EXTI_PR_PR11               EXTI_PR_PR11_Msk                            /*!< Pending bit for line 11 */
6187 #define EXTI_PR_PR12_Pos           (12U)
6188 #define EXTI_PR_PR12_Msk           (0x1UL << EXTI_PR_PR12_Pos)                  /*!< 0x00001000 */
6189 #define EXTI_PR_PR12               EXTI_PR_PR12_Msk                            /*!< Pending bit for line 12 */
6190 #define EXTI_PR_PR13_Pos           (13U)
6191 #define EXTI_PR_PR13_Msk           (0x1UL << EXTI_PR_PR13_Pos)                  /*!< 0x00002000 */
6192 #define EXTI_PR_PR13               EXTI_PR_PR13_Msk                            /*!< Pending bit for line 13 */
6193 #define EXTI_PR_PR14_Pos           (14U)
6194 #define EXTI_PR_PR14_Msk           (0x1UL << EXTI_PR_PR14_Pos)                  /*!< 0x00004000 */
6195 #define EXTI_PR_PR14               EXTI_PR_PR14_Msk                            /*!< Pending bit for line 14 */
6196 #define EXTI_PR_PR15_Pos           (15U)
6197 #define EXTI_PR_PR15_Msk           (0x1UL << EXTI_PR_PR15_Pos)                  /*!< 0x00008000 */
6198 #define EXTI_PR_PR15               EXTI_PR_PR15_Msk                            /*!< Pending bit for line 15 */
6199 #define EXTI_PR_PR16_Pos           (16U)
6200 #define EXTI_PR_PR16_Msk           (0x1UL << EXTI_PR_PR16_Pos)                  /*!< 0x00010000 */
6201 #define EXTI_PR_PR16               EXTI_PR_PR16_Msk                            /*!< Pending bit for line 16 */
6202 #define EXTI_PR_PR17_Pos           (17U)
6203 #define EXTI_PR_PR17_Msk           (0x1UL << EXTI_PR_PR17_Pos)                  /*!< 0x00020000 */
6204 #define EXTI_PR_PR17               EXTI_PR_PR17_Msk                            /*!< Pending bit for line 17 */
6205 #define EXTI_PR_PR19_Pos           (19U)
6206 #define EXTI_PR_PR19_Msk           (0x1UL << EXTI_PR_PR19_Pos)                  /*!< 0x00080000 */
6207 #define EXTI_PR_PR19               EXTI_PR_PR19_Msk                            /*!< Pending bit for line 19 */
6208 #define EXTI_PR_PR20_Pos           (20U)
6209 #define EXTI_PR_PR20_Msk           (0x1UL << EXTI_PR_PR20_Pos)                  /*!< 0x00100000 */
6210 #define EXTI_PR_PR20               EXTI_PR_PR20_Msk                            /*!< Pending bit for line 20 */
6211 #define EXTI_PR_PR21_Pos           (21U)
6212 #define EXTI_PR_PR21_Msk           (0x1UL << EXTI_PR_PR21_Pos)                  /*!< 0x00200000 */
6213 #define EXTI_PR_PR21               EXTI_PR_PR21_Msk                            /*!< Pending bit for line 21 */
6214 #define EXTI_PR_PR22_Pos           (22U)
6215 #define EXTI_PR_PR22_Msk           (0x1UL << EXTI_PR_PR22_Pos)                  /*!< 0x00400000 */
6216 #define EXTI_PR_PR22               EXTI_PR_PR22_Msk                            /*!< Pending bit for line 22 */
6217 
6218 /* References Defines */
6219 #define EXTI_PR_PIF0 EXTI_PR_PR0
6220 #define EXTI_PR_PIF1 EXTI_PR_PR1
6221 #define EXTI_PR_PIF2 EXTI_PR_PR2
6222 #define EXTI_PR_PIF3 EXTI_PR_PR3
6223 #define EXTI_PR_PIF4 EXTI_PR_PR4
6224 #define EXTI_PR_PIF5 EXTI_PR_PR5
6225 #define EXTI_PR_PIF6 EXTI_PR_PR6
6226 #define EXTI_PR_PIF6 EXTI_PR_PR6
6227 #define EXTI_PR_PIF7 EXTI_PR_PR7
6228 #define EXTI_PR_PIF8 EXTI_PR_PR8
6229 #define EXTI_PR_PIF9 EXTI_PR_PR9
6230 #define EXTI_PR_PIF10 EXTI_PR_PR10
6231 #define EXTI_PR_PIF11 EXTI_PR_PR11
6232 #define EXTI_PR_PIF12 EXTI_PR_PR12
6233 #define EXTI_PR_PIF13 EXTI_PR_PR13
6234 #define EXTI_PR_PIF14 EXTI_PR_PR14
6235 #define EXTI_PR_PIF15 EXTI_PR_PR15
6236 #define EXTI_PR_PIF16 EXTI_PR_PR16
6237 #define EXTI_PR_PIF17 EXTI_PR_PR17
6238 #if defined(EXTI_PR_PR18)
6239 #define EXTI_PR_PIF18 EXTI_PR_PR18
6240 #endif
6241 #define EXTI_PR_PIF19 EXTI_PR_PR19
6242 #define EXTI_PR_PIF20 EXTI_PR_PR20
6243 #if defined(EXTI_PR_PR21)
6244 #define EXTI_PR_PIF21 EXTI_PR_PR21
6245 #endif
6246 #define EXTI_PR_PIF22 EXTI_PR_PR22
6247 #if defined(EXTI_PR_PR23)
6248 #define EXTI_PR_PIF23 EXTI_PR_PR23
6249 #endif
6250 #if defined(EXTI_PR_PR24)
6251 #define EXTI_PR_PIF24 EXTI_PR_PR24
6252 #endif
6253 #if defined(EXTI_PR_PR25)
6254 #define EXTI_PR_PIF25 EXTI_PR_PR25
6255 #endif
6256 #if defined(EXTI_PR_PR26)
6257 #define EXTI_PR_PIF26 EXTI_PR_PR26
6258 #endif
6259 #if defined(EXTI_PR_PR27)
6260 #define EXTI_PR_PIF27 EXTI_PR_PR27
6261 #endif
6262 #if defined(EXTI_PR_PR28)
6263 #define EXTI_PR_PIF28 EXTI_PR_PR28
6264 #endif
6265 #if defined(EXTI_PR_PR29)
6266 #define EXTI_PR_PIF29 EXTI_PR_PR29
6267 #endif
6268 #if defined(EXTI_PR_PR30)
6269 #define EXTI_PR_PIF30 EXTI_PR_PR30
6270 #endif
6271 #if defined(EXTI_PR_PR31)
6272 #define EXTI_PR_PIF31 EXTI_PR_PR31
6273 #endif
6274 
6275 
6276 /******************************************************************************/
6277 /*                                                                            */
6278 /*                                    FLASH                                   */
6279 /*                                                                            */
6280 /******************************************************************************/
6281 /*******************  Bit definition for FLASH_ACR register  ******************/
6282 #define FLASH_ACR_LATENCY_Pos                (0U)
6283 #define FLASH_ACR_LATENCY_Msk                (0x7UL << FLASH_ACR_LATENCY_Pos)   /*!< 0x00000007 */
6284 #define FLASH_ACR_LATENCY                    FLASH_ACR_LATENCY_Msk             /*!< LATENCY[2:0] bits (Latency) */
6285 #define FLASH_ACR_LATENCY_0                  (0x1UL << FLASH_ACR_LATENCY_Pos)   /*!< 0x00000001 */
6286 #define FLASH_ACR_LATENCY_1                  (0x2UL << FLASH_ACR_LATENCY_Pos)   /*!< 0x00000002 */
6287 #define FLASH_ACR_LATENCY_2                  (0x4UL << FLASH_ACR_LATENCY_Pos)   /*!< 0x00000004 */
6288 
6289 #define FLASH_ACR_PRFTBE_Pos                 (4U)
6290 #define FLASH_ACR_PRFTBE_Msk                 (0x1UL << FLASH_ACR_PRFTBE_Pos)    /*!< 0x00000010 */
6291 #define FLASH_ACR_PRFTBE                     FLASH_ACR_PRFTBE_Msk              /*!< Prefetch Buffer Enable */
6292 #define FLASH_ACR_PRFTBS_Pos                 (5U)
6293 #define FLASH_ACR_PRFTBS_Msk                 (0x1UL << FLASH_ACR_PRFTBS_Pos)    /*!< 0x00000020 */
6294 #define FLASH_ACR_PRFTBS                     FLASH_ACR_PRFTBS_Msk              /*!< Prefetch Buffer Status */
6295 
6296 /******************  Bit definition for FLASH_KEYR register  ******************/
6297 #define FLASH_KEYR_FKEYR_Pos                 (0U)
6298 #define FLASH_KEYR_FKEYR_Msk                 (0xFFFFFFFFUL << FLASH_KEYR_FKEYR_Pos) /*!< 0xFFFFFFFF */
6299 #define FLASH_KEYR_FKEYR                     FLASH_KEYR_FKEYR_Msk              /*!< FPEC Key */
6300 
6301 #define FLASH_KEY1_Pos                       (0U)
6302 #define FLASH_KEY1_Msk                       (0x45670123UL << FLASH_KEY1_Pos)   /*!< 0x45670123 */
6303 #define FLASH_KEY1                           FLASH_KEY1_Msk                    /*!< FPEC Key1 */
6304 #define FLASH_KEY2_Pos                       (0U)
6305 #define FLASH_KEY2_Msk                       (0xCDEF89ABUL << FLASH_KEY2_Pos)   /*!< 0xCDEF89AB */
6306 #define FLASH_KEY2                           FLASH_KEY2_Msk                    /*!< FPEC Key2 */
6307 
6308 /*****************  Bit definition for FLASH_OPTKEYR register  ****************/
6309 #define FLASH_OPTKEYR_OPTKEYR_Pos            (0U)
6310 #define FLASH_OPTKEYR_OPTKEYR_Msk            (0xFFFFFFFFUL << FLASH_OPTKEYR_OPTKEYR_Pos) /*!< 0xFFFFFFFF */
6311 #define FLASH_OPTKEYR_OPTKEYR                FLASH_OPTKEYR_OPTKEYR_Msk         /*!< Option Byte Key */
6312 
6313 #define  FLASH_OPTKEY1                       FLASH_KEY1                    /*!< Option Byte Key1 */
6314 #define  FLASH_OPTKEY2                       FLASH_KEY2                    /*!< Option Byte Key2 */
6315 
6316 /******************  Bit definition for FLASH_SR register  *******************/
6317 #define FLASH_SR_BSY_Pos                     (0U)
6318 #define FLASH_SR_BSY_Msk                     (0x1UL << FLASH_SR_BSY_Pos)        /*!< 0x00000001 */
6319 #define FLASH_SR_BSY                         FLASH_SR_BSY_Msk                  /*!< Busy */
6320 #define FLASH_SR_PGERR_Pos                   (2U)
6321 #define FLASH_SR_PGERR_Msk                   (0x1UL << FLASH_SR_PGERR_Pos)      /*!< 0x00000004 */
6322 #define FLASH_SR_PGERR                       FLASH_SR_PGERR_Msk                /*!< Programming Error */
6323 #define FLASH_SR_WRPERR_Pos                  (4U)
6324 #define FLASH_SR_WRPERR_Msk                  (0x1UL << FLASH_SR_WRPERR_Pos)     /*!< 0x00000010 */
6325 #define FLASH_SR_WRPERR                      FLASH_SR_WRPERR_Msk               /*!< Write Protection Error */
6326 #define FLASH_SR_EOP_Pos                     (5U)
6327 #define FLASH_SR_EOP_Msk                     (0x1UL << FLASH_SR_EOP_Pos)        /*!< 0x00000020 */
6328 #define FLASH_SR_EOP                         FLASH_SR_EOP_Msk                  /*!< End of operation */
6329 
6330 /*******************  Bit definition for FLASH_CR register  *******************/
6331 #define FLASH_CR_PG_Pos                      (0U)
6332 #define FLASH_CR_PG_Msk                      (0x1UL << FLASH_CR_PG_Pos)         /*!< 0x00000001 */
6333 #define FLASH_CR_PG                          FLASH_CR_PG_Msk                   /*!< Programming */
6334 #define FLASH_CR_PER_Pos                     (1U)
6335 #define FLASH_CR_PER_Msk                     (0x1UL << FLASH_CR_PER_Pos)        /*!< 0x00000002 */
6336 #define FLASH_CR_PER                         FLASH_CR_PER_Msk                  /*!< Page Erase */
6337 #define FLASH_CR_MER_Pos                     (2U)
6338 #define FLASH_CR_MER_Msk                     (0x1UL << FLASH_CR_MER_Pos)        /*!< 0x00000004 */
6339 #define FLASH_CR_MER                         FLASH_CR_MER_Msk                  /*!< Mass Erase */
6340 #define FLASH_CR_OPTPG_Pos                   (4U)
6341 #define FLASH_CR_OPTPG_Msk                   (0x1UL << FLASH_CR_OPTPG_Pos)      /*!< 0x00000010 */
6342 #define FLASH_CR_OPTPG                       FLASH_CR_OPTPG_Msk                /*!< Option Byte Programming */
6343 #define FLASH_CR_OPTER_Pos                   (5U)
6344 #define FLASH_CR_OPTER_Msk                   (0x1UL << FLASH_CR_OPTER_Pos)      /*!< 0x00000020 */
6345 #define FLASH_CR_OPTER                       FLASH_CR_OPTER_Msk                /*!< Option Byte Erase */
6346 #define FLASH_CR_STRT_Pos                    (6U)
6347 #define FLASH_CR_STRT_Msk                    (0x1UL << FLASH_CR_STRT_Pos)       /*!< 0x00000040 */
6348 #define FLASH_CR_STRT                        FLASH_CR_STRT_Msk                 /*!< Start */
6349 #define FLASH_CR_LOCK_Pos                    (7U)
6350 #define FLASH_CR_LOCK_Msk                    (0x1UL << FLASH_CR_LOCK_Pos)       /*!< 0x00000080 */
6351 #define FLASH_CR_LOCK                        FLASH_CR_LOCK_Msk                 /*!< Lock */
6352 #define FLASH_CR_OPTWRE_Pos                  (9U)
6353 #define FLASH_CR_OPTWRE_Msk                  (0x1UL << FLASH_CR_OPTWRE_Pos)     /*!< 0x00000200 */
6354 #define FLASH_CR_OPTWRE                      FLASH_CR_OPTWRE_Msk               /*!< Option Bytes Write Enable */
6355 #define FLASH_CR_ERRIE_Pos                   (10U)
6356 #define FLASH_CR_ERRIE_Msk                   (0x1UL << FLASH_CR_ERRIE_Pos)      /*!< 0x00000400 */
6357 #define FLASH_CR_ERRIE                       FLASH_CR_ERRIE_Msk                /*!< Error Interrupt Enable */
6358 #define FLASH_CR_EOPIE_Pos                   (12U)
6359 #define FLASH_CR_EOPIE_Msk                   (0x1UL << FLASH_CR_EOPIE_Pos)      /*!< 0x00001000 */
6360 #define FLASH_CR_EOPIE                       FLASH_CR_EOPIE_Msk                /*!< End of operation interrupt enable */
6361 #define FLASH_CR_OBL_LAUNCH_Pos              (13U)
6362 #define FLASH_CR_OBL_LAUNCH_Msk              (0x1UL << FLASH_CR_OBL_LAUNCH_Pos) /*!< 0x00002000 */
6363 #define FLASH_CR_OBL_LAUNCH                  FLASH_CR_OBL_LAUNCH_Msk           /*!< OptionBytes Loader Launch */
6364 
6365 /*******************  Bit definition for FLASH_AR register  *******************/
6366 #define FLASH_AR_FAR_Pos                     (0U)
6367 #define FLASH_AR_FAR_Msk                     (0xFFFFFFFFUL << FLASH_AR_FAR_Pos) /*!< 0xFFFFFFFF */
6368 #define FLASH_AR_FAR                         FLASH_AR_FAR_Msk                  /*!< Flash Address */
6369 
6370 /******************  Bit definition for FLASH_OBR register  *******************/
6371 #define FLASH_OBR_OPTERR_Pos                 (0U)
6372 #define FLASH_OBR_OPTERR_Msk                 (0x1UL << FLASH_OBR_OPTERR_Pos)    /*!< 0x00000001 */
6373 #define FLASH_OBR_OPTERR                     FLASH_OBR_OPTERR_Msk              /*!< Option Byte Error */
6374 #define FLASH_OBR_LEVEL1_PROT_Pos            (1U)
6375 #define FLASH_OBR_LEVEL1_PROT_Msk            (0x1UL << FLASH_OBR_LEVEL1_PROT_Pos) /*!< 0x00000002 */
6376 #define FLASH_OBR_LEVEL1_PROT                FLASH_OBR_LEVEL1_PROT_Msk         /*!< Level 1 Read protection status */
6377 #define FLASH_OBR_LEVEL2_PROT_Pos            (2U)
6378 #define FLASH_OBR_LEVEL2_PROT_Msk            (0x1UL << FLASH_OBR_LEVEL2_PROT_Pos) /*!< 0x00000004 */
6379 #define FLASH_OBR_LEVEL2_PROT                FLASH_OBR_LEVEL2_PROT_Msk         /*!< Level 2 Read protection status */
6380 
6381 #define FLASH_OBR_USER_Pos                   (8U)
6382 #define FLASH_OBR_USER_Msk                   (0xF7UL << FLASH_OBR_USER_Pos)     /*!< 0x0000F700 */
6383 #define FLASH_OBR_USER                       FLASH_OBR_USER_Msk                /*!< User Option Bytes */
6384 #define FLASH_OBR_IWDG_SW_Pos                (8U)
6385 #define FLASH_OBR_IWDG_SW_Msk                (0x1UL << FLASH_OBR_IWDG_SW_Pos)   /*!< 0x00000100 */
6386 #define FLASH_OBR_IWDG_SW                    FLASH_OBR_IWDG_SW_Msk             /*!< IWDG SW */
6387 #define FLASH_OBR_nRST_STOP_Pos              (9U)
6388 #define FLASH_OBR_nRST_STOP_Msk              (0x1UL << FLASH_OBR_nRST_STOP_Pos) /*!< 0x00000200 */
6389 #define FLASH_OBR_nRST_STOP                  FLASH_OBR_nRST_STOP_Msk           /*!< nRST_STOP */
6390 #define FLASH_OBR_nRST_STDBY_Pos             (10U)
6391 #define FLASH_OBR_nRST_STDBY_Msk             (0x1UL << FLASH_OBR_nRST_STDBY_Pos) /*!< 0x00000400 */
6392 #define FLASH_OBR_nRST_STDBY                 FLASH_OBR_nRST_STDBY_Msk          /*!< nRST_STDBY */
6393 #define FLASH_OBR_nBOOT1_Pos                 (12U)
6394 #define FLASH_OBR_nBOOT1_Msk                 (0x1UL << FLASH_OBR_nBOOT1_Pos)    /*!< 0x00001000 */
6395 #define FLASH_OBR_nBOOT1                     FLASH_OBR_nBOOT1_Msk              /*!< nBOOT1 */
6396 #define FLASH_OBR_VDDA_MONITOR_Pos           (13U)
6397 #define FLASH_OBR_VDDA_MONITOR_Msk           (0x1UL << FLASH_OBR_VDDA_MONITOR_Pos) /*!< 0x00002000 */
6398 #define FLASH_OBR_VDDA_MONITOR               FLASH_OBR_VDDA_MONITOR_Msk        /*!< VDDA_MONITOR */
6399 #define FLASH_OBR_SRAM_PE_Pos                (14U)
6400 #define FLASH_OBR_SRAM_PE_Msk                (0x1UL << FLASH_OBR_SRAM_PE_Pos)   /*!< 0x00004000 */
6401 #define FLASH_OBR_SRAM_PE                    FLASH_OBR_SRAM_PE_Msk             /*!< SRAM_PE */
6402 #define FLASH_OBR_SDADC12_VDD_MONITOR_Pos    (15U)
6403 #define FLASH_OBR_SDADC12_VDD_MONITOR_Msk    (0x1UL << FLASH_OBR_SDADC12_VDD_MONITOR_Pos) /*!< 0x00008000 */
6404 #define FLASH_OBR_SDADC12_VDD_MONITOR        FLASH_OBR_SDADC12_VDD_MONITOR_Msk /*!< SDADC12_VDD_MONITOR */
6405 #define FLASH_OBR_DATA0_Pos                  (16U)
6406 #define FLASH_OBR_DATA0_Msk                  (0xFFUL << FLASH_OBR_DATA0_Pos)    /*!< 0x00FF0000 */
6407 #define FLASH_OBR_DATA0                      FLASH_OBR_DATA0_Msk               /*!< Data0 */
6408 #define FLASH_OBR_DATA1_Pos                  (24U)
6409 #define FLASH_OBR_DATA1_Msk                  (0xFFUL << FLASH_OBR_DATA1_Pos)    /*!< 0xFF000000 */
6410 #define FLASH_OBR_DATA1                      FLASH_OBR_DATA1_Msk               /*!< Data1 */
6411 
6412 /* Legacy defines */
6413 #define FLASH_OBR_WDG_SW FLASH_OBR_IWDG_SW
6414 
6415 /******************  Bit definition for FLASH_WRPR register  ******************/
6416 #define FLASH_WRPR_WRP_Pos                   (0U)
6417 #define FLASH_WRPR_WRP_Msk                   (0xFFFFFFFFUL << FLASH_WRPR_WRP_Pos) /*!< 0xFFFFFFFF */
6418 #define FLASH_WRPR_WRP                       FLASH_WRPR_WRP_Msk                /*!< Write Protect */
6419 
6420 /*----------------------------------------------------------------------------*/
6421 
6422 /******************  Bit definition for OB_RDP register  **********************/
6423 #define OB_RDP_RDP_Pos       (0U)
6424 #define OB_RDP_RDP_Msk       (0xFFUL << OB_RDP_RDP_Pos)                         /*!< 0x000000FF */
6425 #define OB_RDP_RDP           OB_RDP_RDP_Msk                                    /*!< Read protection option byte */
6426 #define OB_RDP_nRDP_Pos      (8U)
6427 #define OB_RDP_nRDP_Msk      (0xFFUL << OB_RDP_nRDP_Pos)                        /*!< 0x0000FF00 */
6428 #define OB_RDP_nRDP          OB_RDP_nRDP_Msk                                   /*!< Read protection complemented option byte */
6429 
6430 /******************  Bit definition for OB_USER register  *********************/
6431 #define OB_USER_USER_Pos     (16U)
6432 #define OB_USER_USER_Msk     (0xFFUL << OB_USER_USER_Pos)                       /*!< 0x00FF0000 */
6433 #define OB_USER_USER         OB_USER_USER_Msk                                  /*!< User option byte */
6434 #define OB_USER_nUSER_Pos    (24U)
6435 #define OB_USER_nUSER_Msk    (0xFFUL << OB_USER_nUSER_Pos)                      /*!< 0xFF000000 */
6436 #define OB_USER_nUSER        OB_USER_nUSER_Msk                                 /*!< User complemented option byte */
6437 
6438 /******************  Bit definition for FLASH_WRP0 register  ******************/
6439 #define OB_WRP0_WRP0_Pos     (0U)
6440 #define OB_WRP0_WRP0_Msk     (0xFFUL << OB_WRP0_WRP0_Pos)                       /*!< 0x000000FF */
6441 #define OB_WRP0_WRP0         OB_WRP0_WRP0_Msk                                  /*!< Flash memory write protection option bytes */
6442 #define OB_WRP0_nWRP0_Pos    (8U)
6443 #define OB_WRP0_nWRP0_Msk    (0xFFUL << OB_WRP0_nWRP0_Pos)                      /*!< 0x0000FF00 */
6444 #define OB_WRP0_nWRP0        OB_WRP0_nWRP0_Msk                                 /*!< Flash memory write protection complemented option bytes */
6445 
6446 /******************  Bit definition for FLASH_WRP1 register  ******************/
6447 #define OB_WRP1_WRP1_Pos     (16U)
6448 #define OB_WRP1_WRP1_Msk     (0xFFUL << OB_WRP1_WRP1_Pos)                       /*!< 0x00FF0000 */
6449 #define OB_WRP1_WRP1         OB_WRP1_WRP1_Msk                                  /*!< Flash memory write protection option bytes */
6450 #define OB_WRP1_nWRP1_Pos    (24U)
6451 #define OB_WRP1_nWRP1_Msk    (0xFFUL << OB_WRP1_nWRP1_Pos)                      /*!< 0xFF000000 */
6452 #define OB_WRP1_nWRP1        OB_WRP1_nWRP1_Msk                                 /*!< Flash memory write protection complemented option bytes */
6453 
6454 /******************  Bit definition for FLASH_WRP2 register  ******************/
6455 #define OB_WRP2_WRP2_Pos     (0U)
6456 #define OB_WRP2_WRP2_Msk     (0xFFUL << OB_WRP2_WRP2_Pos)                       /*!< 0x000000FF */
6457 #define OB_WRP2_WRP2         OB_WRP2_WRP2_Msk                                  /*!< Flash memory write protection option bytes */
6458 #define OB_WRP2_nWRP2_Pos    (8U)
6459 #define OB_WRP2_nWRP2_Msk    (0xFFUL << OB_WRP2_nWRP2_Pos)                      /*!< 0x0000FF00 */
6460 #define OB_WRP2_nWRP2        OB_WRP2_nWRP2_Msk                                 /*!< Flash memory write protection complemented option bytes */
6461 
6462 /******************  Bit definition for FLASH_WRP3 register  ******************/
6463 #define OB_WRP3_WRP3_Pos     (16U)
6464 #define OB_WRP3_WRP3_Msk     (0xFFUL << OB_WRP3_WRP3_Pos)                       /*!< 0x00FF0000 */
6465 #define OB_WRP3_WRP3         OB_WRP3_WRP3_Msk                                  /*!< Flash memory write protection option bytes */
6466 #define OB_WRP3_nWRP3_Pos    (24U)
6467 #define OB_WRP3_nWRP3_Msk    (0xFFUL << OB_WRP3_nWRP3_Pos)                      /*!< 0xFF000000 */
6468 #define OB_WRP3_nWRP3        OB_WRP3_nWRP3_Msk                                 /*!< Flash memory write protection complemented option bytes */
6469 
6470 /******************************************************************************/
6471 /*                                                                            */
6472 /*                            General Purpose I/O (GPIO)                      */
6473 /*                                                                            */
6474 /******************************************************************************/
6475 /*******************  Bit definition for GPIO_MODER register  *****************/
6476 #define GPIO_MODER_MODER0_Pos            (0U)
6477 #define GPIO_MODER_MODER0_Msk            (0x3UL << GPIO_MODER_MODER0_Pos)       /*!< 0x00000003 */
6478 #define GPIO_MODER_MODER0                GPIO_MODER_MODER0_Msk
6479 #define GPIO_MODER_MODER0_0              (0x1UL << GPIO_MODER_MODER0_Pos)       /*!< 0x00000001 */
6480 #define GPIO_MODER_MODER0_1              (0x2UL << GPIO_MODER_MODER0_Pos)       /*!< 0x00000002 */
6481 #define GPIO_MODER_MODER1_Pos            (2U)
6482 #define GPIO_MODER_MODER1_Msk            (0x3UL << GPIO_MODER_MODER1_Pos)       /*!< 0x0000000C */
6483 #define GPIO_MODER_MODER1                GPIO_MODER_MODER1_Msk
6484 #define GPIO_MODER_MODER1_0              (0x1UL << GPIO_MODER_MODER1_Pos)       /*!< 0x00000004 */
6485 #define GPIO_MODER_MODER1_1              (0x2UL << GPIO_MODER_MODER1_Pos)       /*!< 0x00000008 */
6486 #define GPIO_MODER_MODER2_Pos            (4U)
6487 #define GPIO_MODER_MODER2_Msk            (0x3UL << GPIO_MODER_MODER2_Pos)       /*!< 0x00000030 */
6488 #define GPIO_MODER_MODER2                GPIO_MODER_MODER2_Msk
6489 #define GPIO_MODER_MODER2_0              (0x1UL << GPIO_MODER_MODER2_Pos)       /*!< 0x00000010 */
6490 #define GPIO_MODER_MODER2_1              (0x2UL << GPIO_MODER_MODER2_Pos)       /*!< 0x00000020 */
6491 #define GPIO_MODER_MODER3_Pos            (6U)
6492 #define GPIO_MODER_MODER3_Msk            (0x3UL << GPIO_MODER_MODER3_Pos)       /*!< 0x000000C0 */
6493 #define GPIO_MODER_MODER3                GPIO_MODER_MODER3_Msk
6494 #define GPIO_MODER_MODER3_0              (0x1UL << GPIO_MODER_MODER3_Pos)       /*!< 0x00000040 */
6495 #define GPIO_MODER_MODER3_1              (0x2UL << GPIO_MODER_MODER3_Pos)       /*!< 0x00000080 */
6496 #define GPIO_MODER_MODER4_Pos            (8U)
6497 #define GPIO_MODER_MODER4_Msk            (0x3UL << GPIO_MODER_MODER4_Pos)       /*!< 0x00000300 */
6498 #define GPIO_MODER_MODER4                GPIO_MODER_MODER4_Msk
6499 #define GPIO_MODER_MODER4_0              (0x1UL << GPIO_MODER_MODER4_Pos)       /*!< 0x00000100 */
6500 #define GPIO_MODER_MODER4_1              (0x2UL << GPIO_MODER_MODER4_Pos)       /*!< 0x00000200 */
6501 #define GPIO_MODER_MODER5_Pos            (10U)
6502 #define GPIO_MODER_MODER5_Msk            (0x3UL << GPIO_MODER_MODER5_Pos)       /*!< 0x00000C00 */
6503 #define GPIO_MODER_MODER5                GPIO_MODER_MODER5_Msk
6504 #define GPIO_MODER_MODER5_0              (0x1UL << GPIO_MODER_MODER5_Pos)       /*!< 0x00000400 */
6505 #define GPIO_MODER_MODER5_1              (0x2UL << GPIO_MODER_MODER5_Pos)       /*!< 0x00000800 */
6506 #define GPIO_MODER_MODER6_Pos            (12U)
6507 #define GPIO_MODER_MODER6_Msk            (0x3UL << GPIO_MODER_MODER6_Pos)       /*!< 0x00003000 */
6508 #define GPIO_MODER_MODER6                GPIO_MODER_MODER6_Msk
6509 #define GPIO_MODER_MODER6_0              (0x1UL << GPIO_MODER_MODER6_Pos)       /*!< 0x00001000 */
6510 #define GPIO_MODER_MODER6_1              (0x2UL << GPIO_MODER_MODER6_Pos)       /*!< 0x00002000 */
6511 #define GPIO_MODER_MODER7_Pos            (14U)
6512 #define GPIO_MODER_MODER7_Msk            (0x3UL << GPIO_MODER_MODER7_Pos)       /*!< 0x0000C000 */
6513 #define GPIO_MODER_MODER7                GPIO_MODER_MODER7_Msk
6514 #define GPIO_MODER_MODER7_0              (0x1UL << GPIO_MODER_MODER7_Pos)       /*!< 0x00004000 */
6515 #define GPIO_MODER_MODER7_1              (0x2UL << GPIO_MODER_MODER7_Pos)       /*!< 0x00008000 */
6516 #define GPIO_MODER_MODER8_Pos            (16U)
6517 #define GPIO_MODER_MODER8_Msk            (0x3UL << GPIO_MODER_MODER8_Pos)       /*!< 0x00030000 */
6518 #define GPIO_MODER_MODER8                GPIO_MODER_MODER8_Msk
6519 #define GPIO_MODER_MODER8_0              (0x1UL << GPIO_MODER_MODER8_Pos)       /*!< 0x00010000 */
6520 #define GPIO_MODER_MODER8_1              (0x2UL << GPIO_MODER_MODER8_Pos)       /*!< 0x00020000 */
6521 #define GPIO_MODER_MODER9_Pos            (18U)
6522 #define GPIO_MODER_MODER9_Msk            (0x3UL << GPIO_MODER_MODER9_Pos)       /*!< 0x000C0000 */
6523 #define GPIO_MODER_MODER9                GPIO_MODER_MODER9_Msk
6524 #define GPIO_MODER_MODER9_0              (0x1UL << GPIO_MODER_MODER9_Pos)       /*!< 0x00040000 */
6525 #define GPIO_MODER_MODER9_1              (0x2UL << GPIO_MODER_MODER9_Pos)       /*!< 0x00080000 */
6526 #define GPIO_MODER_MODER10_Pos           (20U)
6527 #define GPIO_MODER_MODER10_Msk           (0x3UL << GPIO_MODER_MODER10_Pos)      /*!< 0x00300000 */
6528 #define GPIO_MODER_MODER10               GPIO_MODER_MODER10_Msk
6529 #define GPIO_MODER_MODER10_0             (0x1UL << GPIO_MODER_MODER10_Pos)      /*!< 0x00100000 */
6530 #define GPIO_MODER_MODER10_1             (0x2UL << GPIO_MODER_MODER10_Pos)      /*!< 0x00200000 */
6531 #define GPIO_MODER_MODER11_Pos           (22U)
6532 #define GPIO_MODER_MODER11_Msk           (0x3UL << GPIO_MODER_MODER11_Pos)      /*!< 0x00C00000 */
6533 #define GPIO_MODER_MODER11               GPIO_MODER_MODER11_Msk
6534 #define GPIO_MODER_MODER11_0             (0x1UL << GPIO_MODER_MODER11_Pos)      /*!< 0x00400000 */
6535 #define GPIO_MODER_MODER11_1             (0x2UL << GPIO_MODER_MODER11_Pos)      /*!< 0x00800000 */
6536 #define GPIO_MODER_MODER12_Pos           (24U)
6537 #define GPIO_MODER_MODER12_Msk           (0x3UL << GPIO_MODER_MODER12_Pos)      /*!< 0x03000000 */
6538 #define GPIO_MODER_MODER12               GPIO_MODER_MODER12_Msk
6539 #define GPIO_MODER_MODER12_0             (0x1UL << GPIO_MODER_MODER12_Pos)      /*!< 0x01000000 */
6540 #define GPIO_MODER_MODER12_1             (0x2UL << GPIO_MODER_MODER12_Pos)      /*!< 0x02000000 */
6541 #define GPIO_MODER_MODER13_Pos           (26U)
6542 #define GPIO_MODER_MODER13_Msk           (0x3UL << GPIO_MODER_MODER13_Pos)      /*!< 0x0C000000 */
6543 #define GPIO_MODER_MODER13               GPIO_MODER_MODER13_Msk
6544 #define GPIO_MODER_MODER13_0             (0x1UL << GPIO_MODER_MODER13_Pos)      /*!< 0x04000000 */
6545 #define GPIO_MODER_MODER13_1             (0x2UL << GPIO_MODER_MODER13_Pos)      /*!< 0x08000000 */
6546 #define GPIO_MODER_MODER14_Pos           (28U)
6547 #define GPIO_MODER_MODER14_Msk           (0x3UL << GPIO_MODER_MODER14_Pos)      /*!< 0x30000000 */
6548 #define GPIO_MODER_MODER14               GPIO_MODER_MODER14_Msk
6549 #define GPIO_MODER_MODER14_0             (0x1UL << GPIO_MODER_MODER14_Pos)      /*!< 0x10000000 */
6550 #define GPIO_MODER_MODER14_1             (0x2UL << GPIO_MODER_MODER14_Pos)      /*!< 0x20000000 */
6551 #define GPIO_MODER_MODER15_Pos           (30U)
6552 #define GPIO_MODER_MODER15_Msk           (0x3UL << GPIO_MODER_MODER15_Pos)      /*!< 0xC0000000 */
6553 #define GPIO_MODER_MODER15               GPIO_MODER_MODER15_Msk
6554 #define GPIO_MODER_MODER15_0             (0x1UL << GPIO_MODER_MODER15_Pos)      /*!< 0x40000000 */
6555 #define GPIO_MODER_MODER15_1             (0x2UL << GPIO_MODER_MODER15_Pos)      /*!< 0x80000000 */
6556 
6557 /******************  Bit definition for GPIO_OTYPER register  *****************/
6558 #define GPIO_OTYPER_OT_0                 (0x00000001U)
6559 #define GPIO_OTYPER_OT_1                 (0x00000002U)
6560 #define GPIO_OTYPER_OT_2                 (0x00000004U)
6561 #define GPIO_OTYPER_OT_3                 (0x00000008U)
6562 #define GPIO_OTYPER_OT_4                 (0x00000010U)
6563 #define GPIO_OTYPER_OT_5                 (0x00000020U)
6564 #define GPIO_OTYPER_OT_6                 (0x00000040U)
6565 #define GPIO_OTYPER_OT_7                 (0x00000080U)
6566 #define GPIO_OTYPER_OT_8                 (0x00000100U)
6567 #define GPIO_OTYPER_OT_9                 (0x00000200U)
6568 #define GPIO_OTYPER_OT_10                (0x00000400U)
6569 #define GPIO_OTYPER_OT_11                (0x00000800U)
6570 #define GPIO_OTYPER_OT_12                (0x00001000U)
6571 #define GPIO_OTYPER_OT_13                (0x00002000U)
6572 #define GPIO_OTYPER_OT_14                (0x00004000U)
6573 #define GPIO_OTYPER_OT_15                (0x00008000U)
6574 
6575 /****************  Bit definition for GPIO_OSPEEDR register  ******************/
6576 #define GPIO_OSPEEDER_OSPEEDR0_Pos       (0U)
6577 #define GPIO_OSPEEDER_OSPEEDR0_Msk       (0x3UL << GPIO_OSPEEDER_OSPEEDR0_Pos)  /*!< 0x00000003 */
6578 #define GPIO_OSPEEDER_OSPEEDR0           GPIO_OSPEEDER_OSPEEDR0_Msk
6579 #define GPIO_OSPEEDER_OSPEEDR0_0         (0x1UL << GPIO_OSPEEDER_OSPEEDR0_Pos)  /*!< 0x00000001 */
6580 #define GPIO_OSPEEDER_OSPEEDR0_1         (0x2UL << GPIO_OSPEEDER_OSPEEDR0_Pos)  /*!< 0x00000002 */
6581 #define GPIO_OSPEEDER_OSPEEDR1_Pos       (2U)
6582 #define GPIO_OSPEEDER_OSPEEDR1_Msk       (0x3UL << GPIO_OSPEEDER_OSPEEDR1_Pos)  /*!< 0x0000000C */
6583 #define GPIO_OSPEEDER_OSPEEDR1           GPIO_OSPEEDER_OSPEEDR1_Msk
6584 #define GPIO_OSPEEDER_OSPEEDR1_0         (0x1UL << GPIO_OSPEEDER_OSPEEDR1_Pos)  /*!< 0x00000004 */
6585 #define GPIO_OSPEEDER_OSPEEDR1_1         (0x2UL << GPIO_OSPEEDER_OSPEEDR1_Pos)  /*!< 0x00000008 */
6586 #define GPIO_OSPEEDER_OSPEEDR2_Pos       (4U)
6587 #define GPIO_OSPEEDER_OSPEEDR2_Msk       (0x3UL << GPIO_OSPEEDER_OSPEEDR2_Pos)  /*!< 0x00000030 */
6588 #define GPIO_OSPEEDER_OSPEEDR2           GPIO_OSPEEDER_OSPEEDR2_Msk
6589 #define GPIO_OSPEEDER_OSPEEDR2_0         (0x1UL << GPIO_OSPEEDER_OSPEEDR2_Pos)  /*!< 0x00000010 */
6590 #define GPIO_OSPEEDER_OSPEEDR2_1         (0x2UL << GPIO_OSPEEDER_OSPEEDR2_Pos)  /*!< 0x00000020 */
6591 #define GPIO_OSPEEDER_OSPEEDR3_Pos       (6U)
6592 #define GPIO_OSPEEDER_OSPEEDR3_Msk       (0x3UL << GPIO_OSPEEDER_OSPEEDR3_Pos)  /*!< 0x000000C0 */
6593 #define GPIO_OSPEEDER_OSPEEDR3           GPIO_OSPEEDER_OSPEEDR3_Msk
6594 #define GPIO_OSPEEDER_OSPEEDR3_0         (0x1UL << GPIO_OSPEEDER_OSPEEDR3_Pos)  /*!< 0x00000040 */
6595 #define GPIO_OSPEEDER_OSPEEDR3_1         (0x2UL << GPIO_OSPEEDER_OSPEEDR3_Pos)  /*!< 0x00000080 */
6596 #define GPIO_OSPEEDER_OSPEEDR4_Pos       (8U)
6597 #define GPIO_OSPEEDER_OSPEEDR4_Msk       (0x3UL << GPIO_OSPEEDER_OSPEEDR4_Pos)  /*!< 0x00000300 */
6598 #define GPIO_OSPEEDER_OSPEEDR4           GPIO_OSPEEDER_OSPEEDR4_Msk
6599 #define GPIO_OSPEEDER_OSPEEDR4_0         (0x1UL << GPIO_OSPEEDER_OSPEEDR4_Pos)  /*!< 0x00000100 */
6600 #define GPIO_OSPEEDER_OSPEEDR4_1         (0x2UL << GPIO_OSPEEDER_OSPEEDR4_Pos)  /*!< 0x00000200 */
6601 #define GPIO_OSPEEDER_OSPEEDR5_Pos       (10U)
6602 #define GPIO_OSPEEDER_OSPEEDR5_Msk       (0x3UL << GPIO_OSPEEDER_OSPEEDR5_Pos)  /*!< 0x00000C00 */
6603 #define GPIO_OSPEEDER_OSPEEDR5           GPIO_OSPEEDER_OSPEEDR5_Msk
6604 #define GPIO_OSPEEDER_OSPEEDR5_0         (0x1UL << GPIO_OSPEEDER_OSPEEDR5_Pos)  /*!< 0x00000400 */
6605 #define GPIO_OSPEEDER_OSPEEDR5_1         (0x2UL << GPIO_OSPEEDER_OSPEEDR5_Pos)  /*!< 0x00000800 */
6606 #define GPIO_OSPEEDER_OSPEEDR6_Pos       (12U)
6607 #define GPIO_OSPEEDER_OSPEEDR6_Msk       (0x3UL << GPIO_OSPEEDER_OSPEEDR6_Pos)  /*!< 0x00003000 */
6608 #define GPIO_OSPEEDER_OSPEEDR6           GPIO_OSPEEDER_OSPEEDR6_Msk
6609 #define GPIO_OSPEEDER_OSPEEDR6_0         (0x1UL << GPIO_OSPEEDER_OSPEEDR6_Pos)  /*!< 0x00001000 */
6610 #define GPIO_OSPEEDER_OSPEEDR6_1         (0x2UL << GPIO_OSPEEDER_OSPEEDR6_Pos)  /*!< 0x00002000 */
6611 #define GPIO_OSPEEDER_OSPEEDR7_Pos       (14U)
6612 #define GPIO_OSPEEDER_OSPEEDR7_Msk       (0x3UL << GPIO_OSPEEDER_OSPEEDR7_Pos)  /*!< 0x0000C000 */
6613 #define GPIO_OSPEEDER_OSPEEDR7           GPIO_OSPEEDER_OSPEEDR7_Msk
6614 #define GPIO_OSPEEDER_OSPEEDR7_0         (0x1UL << GPIO_OSPEEDER_OSPEEDR7_Pos)  /*!< 0x00004000 */
6615 #define GPIO_OSPEEDER_OSPEEDR7_1         (0x2UL << GPIO_OSPEEDER_OSPEEDR7_Pos)  /*!< 0x00008000 */
6616 #define GPIO_OSPEEDER_OSPEEDR8_Pos       (16U)
6617 #define GPIO_OSPEEDER_OSPEEDR8_Msk       (0x3UL << GPIO_OSPEEDER_OSPEEDR8_Pos)  /*!< 0x00030000 */
6618 #define GPIO_OSPEEDER_OSPEEDR8           GPIO_OSPEEDER_OSPEEDR8_Msk
6619 #define GPIO_OSPEEDER_OSPEEDR8_0         (0x1UL << GPIO_OSPEEDER_OSPEEDR8_Pos)  /*!< 0x00010000 */
6620 #define GPIO_OSPEEDER_OSPEEDR8_1         (0x2UL << GPIO_OSPEEDER_OSPEEDR8_Pos)  /*!< 0x00020000 */
6621 #define GPIO_OSPEEDER_OSPEEDR9_Pos       (18U)
6622 #define GPIO_OSPEEDER_OSPEEDR9_Msk       (0x3UL << GPIO_OSPEEDER_OSPEEDR9_Pos)  /*!< 0x000C0000 */
6623 #define GPIO_OSPEEDER_OSPEEDR9           GPIO_OSPEEDER_OSPEEDR9_Msk
6624 #define GPIO_OSPEEDER_OSPEEDR9_0         (0x1UL << GPIO_OSPEEDER_OSPEEDR9_Pos)  /*!< 0x00040000 */
6625 #define GPIO_OSPEEDER_OSPEEDR9_1         (0x2UL << GPIO_OSPEEDER_OSPEEDR9_Pos)  /*!< 0x00080000 */
6626 #define GPIO_OSPEEDER_OSPEEDR10_Pos      (20U)
6627 #define GPIO_OSPEEDER_OSPEEDR10_Msk      (0x3UL << GPIO_OSPEEDER_OSPEEDR10_Pos) /*!< 0x00300000 */
6628 #define GPIO_OSPEEDER_OSPEEDR10          GPIO_OSPEEDER_OSPEEDR10_Msk
6629 #define GPIO_OSPEEDER_OSPEEDR10_0        (0x1UL << GPIO_OSPEEDER_OSPEEDR10_Pos) /*!< 0x00100000 */
6630 #define GPIO_OSPEEDER_OSPEEDR10_1        (0x2UL << GPIO_OSPEEDER_OSPEEDR10_Pos) /*!< 0x00200000 */
6631 #define GPIO_OSPEEDER_OSPEEDR11_Pos      (22U)
6632 #define GPIO_OSPEEDER_OSPEEDR11_Msk      (0x3UL << GPIO_OSPEEDER_OSPEEDR11_Pos) /*!< 0x00C00000 */
6633 #define GPIO_OSPEEDER_OSPEEDR11          GPIO_OSPEEDER_OSPEEDR11_Msk
6634 #define GPIO_OSPEEDER_OSPEEDR11_0        (0x1UL << GPIO_OSPEEDER_OSPEEDR11_Pos) /*!< 0x00400000 */
6635 #define GPIO_OSPEEDER_OSPEEDR11_1        (0x2UL << GPIO_OSPEEDER_OSPEEDR11_Pos) /*!< 0x00800000 */
6636 #define GPIO_OSPEEDER_OSPEEDR12_Pos      (24U)
6637 #define GPIO_OSPEEDER_OSPEEDR12_Msk      (0x3UL << GPIO_OSPEEDER_OSPEEDR12_Pos) /*!< 0x03000000 */
6638 #define GPIO_OSPEEDER_OSPEEDR12          GPIO_OSPEEDER_OSPEEDR12_Msk
6639 #define GPIO_OSPEEDER_OSPEEDR12_0        (0x1UL << GPIO_OSPEEDER_OSPEEDR12_Pos) /*!< 0x01000000 */
6640 #define GPIO_OSPEEDER_OSPEEDR12_1        (0x2UL << GPIO_OSPEEDER_OSPEEDR12_Pos) /*!< 0x02000000 */
6641 #define GPIO_OSPEEDER_OSPEEDR13_Pos      (26U)
6642 #define GPIO_OSPEEDER_OSPEEDR13_Msk      (0x3UL << GPIO_OSPEEDER_OSPEEDR13_Pos) /*!< 0x0C000000 */
6643 #define GPIO_OSPEEDER_OSPEEDR13          GPIO_OSPEEDER_OSPEEDR13_Msk
6644 #define GPIO_OSPEEDER_OSPEEDR13_0        (0x1UL << GPIO_OSPEEDER_OSPEEDR13_Pos) /*!< 0x04000000 */
6645 #define GPIO_OSPEEDER_OSPEEDR13_1        (0x2UL << GPIO_OSPEEDER_OSPEEDR13_Pos) /*!< 0x08000000 */
6646 #define GPIO_OSPEEDER_OSPEEDR14_Pos      (28U)
6647 #define GPIO_OSPEEDER_OSPEEDR14_Msk      (0x3UL << GPIO_OSPEEDER_OSPEEDR14_Pos) /*!< 0x30000000 */
6648 #define GPIO_OSPEEDER_OSPEEDR14          GPIO_OSPEEDER_OSPEEDR14_Msk
6649 #define GPIO_OSPEEDER_OSPEEDR14_0        (0x1UL << GPIO_OSPEEDER_OSPEEDR14_Pos) /*!< 0x10000000 */
6650 #define GPIO_OSPEEDER_OSPEEDR14_1        (0x2UL << GPIO_OSPEEDER_OSPEEDR14_Pos) /*!< 0x20000000 */
6651 #define GPIO_OSPEEDER_OSPEEDR15_Pos      (30U)
6652 #define GPIO_OSPEEDER_OSPEEDR15_Msk      (0x3UL << GPIO_OSPEEDER_OSPEEDR15_Pos) /*!< 0xC0000000 */
6653 #define GPIO_OSPEEDER_OSPEEDR15          GPIO_OSPEEDER_OSPEEDR15_Msk
6654 #define GPIO_OSPEEDER_OSPEEDR15_0        (0x1UL << GPIO_OSPEEDER_OSPEEDR15_Pos) /*!< 0x40000000 */
6655 #define GPIO_OSPEEDER_OSPEEDR15_1        (0x2UL << GPIO_OSPEEDER_OSPEEDR15_Pos) /*!< 0x80000000 */
6656 
6657 /*******************  Bit definition for GPIO_PUPDR register ******************/
6658 #define GPIO_PUPDR_PUPDR0_Pos            (0U)
6659 #define GPIO_PUPDR_PUPDR0_Msk            (0x3UL << GPIO_PUPDR_PUPDR0_Pos)       /*!< 0x00000003 */
6660 #define GPIO_PUPDR_PUPDR0                GPIO_PUPDR_PUPDR0_Msk
6661 #define GPIO_PUPDR_PUPDR0_0              (0x1UL << GPIO_PUPDR_PUPDR0_Pos)       /*!< 0x00000001 */
6662 #define GPIO_PUPDR_PUPDR0_1              (0x2UL << GPIO_PUPDR_PUPDR0_Pos)       /*!< 0x00000002 */
6663 #define GPIO_PUPDR_PUPDR1_Pos            (2U)
6664 #define GPIO_PUPDR_PUPDR1_Msk            (0x3UL << GPIO_PUPDR_PUPDR1_Pos)       /*!< 0x0000000C */
6665 #define GPIO_PUPDR_PUPDR1                GPIO_PUPDR_PUPDR1_Msk
6666 #define GPIO_PUPDR_PUPDR1_0              (0x1UL << GPIO_PUPDR_PUPDR1_Pos)       /*!< 0x00000004 */
6667 #define GPIO_PUPDR_PUPDR1_1              (0x2UL << GPIO_PUPDR_PUPDR1_Pos)       /*!< 0x00000008 */
6668 #define GPIO_PUPDR_PUPDR2_Pos            (4U)
6669 #define GPIO_PUPDR_PUPDR2_Msk            (0x3UL << GPIO_PUPDR_PUPDR2_Pos)       /*!< 0x00000030 */
6670 #define GPIO_PUPDR_PUPDR2                GPIO_PUPDR_PUPDR2_Msk
6671 #define GPIO_PUPDR_PUPDR2_0              (0x1UL << GPIO_PUPDR_PUPDR2_Pos)       /*!< 0x00000010 */
6672 #define GPIO_PUPDR_PUPDR2_1              (0x2UL << GPIO_PUPDR_PUPDR2_Pos)       /*!< 0x00000020 */
6673 #define GPIO_PUPDR_PUPDR3_Pos            (6U)
6674 #define GPIO_PUPDR_PUPDR3_Msk            (0x3UL << GPIO_PUPDR_PUPDR3_Pos)       /*!< 0x000000C0 */
6675 #define GPIO_PUPDR_PUPDR3                GPIO_PUPDR_PUPDR3_Msk
6676 #define GPIO_PUPDR_PUPDR3_0              (0x1UL << GPIO_PUPDR_PUPDR3_Pos)       /*!< 0x00000040 */
6677 #define GPIO_PUPDR_PUPDR3_1              (0x2UL << GPIO_PUPDR_PUPDR3_Pos)       /*!< 0x00000080 */
6678 #define GPIO_PUPDR_PUPDR4_Pos            (8U)
6679 #define GPIO_PUPDR_PUPDR4_Msk            (0x3UL << GPIO_PUPDR_PUPDR4_Pos)       /*!< 0x00000300 */
6680 #define GPIO_PUPDR_PUPDR4                GPIO_PUPDR_PUPDR4_Msk
6681 #define GPIO_PUPDR_PUPDR4_0              (0x1UL << GPIO_PUPDR_PUPDR4_Pos)       /*!< 0x00000100 */
6682 #define GPIO_PUPDR_PUPDR4_1              (0x2UL << GPIO_PUPDR_PUPDR4_Pos)       /*!< 0x00000200 */
6683 #define GPIO_PUPDR_PUPDR5_Pos            (10U)
6684 #define GPIO_PUPDR_PUPDR5_Msk            (0x3UL << GPIO_PUPDR_PUPDR5_Pos)       /*!< 0x00000C00 */
6685 #define GPIO_PUPDR_PUPDR5                GPIO_PUPDR_PUPDR5_Msk
6686 #define GPIO_PUPDR_PUPDR5_0              (0x1UL << GPIO_PUPDR_PUPDR5_Pos)       /*!< 0x00000400 */
6687 #define GPIO_PUPDR_PUPDR5_1              (0x2UL << GPIO_PUPDR_PUPDR5_Pos)       /*!< 0x00000800 */
6688 #define GPIO_PUPDR_PUPDR6_Pos            (12U)
6689 #define GPIO_PUPDR_PUPDR6_Msk            (0x3UL << GPIO_PUPDR_PUPDR6_Pos)       /*!< 0x00003000 */
6690 #define GPIO_PUPDR_PUPDR6                GPIO_PUPDR_PUPDR6_Msk
6691 #define GPIO_PUPDR_PUPDR6_0              (0x1UL << GPIO_PUPDR_PUPDR6_Pos)       /*!< 0x00001000 */
6692 #define GPIO_PUPDR_PUPDR6_1              (0x2UL << GPIO_PUPDR_PUPDR6_Pos)       /*!< 0x00002000 */
6693 #define GPIO_PUPDR_PUPDR7_Pos            (14U)
6694 #define GPIO_PUPDR_PUPDR7_Msk            (0x3UL << GPIO_PUPDR_PUPDR7_Pos)       /*!< 0x0000C000 */
6695 #define GPIO_PUPDR_PUPDR7                GPIO_PUPDR_PUPDR7_Msk
6696 #define GPIO_PUPDR_PUPDR7_0              (0x1UL << GPIO_PUPDR_PUPDR7_Pos)       /*!< 0x00004000 */
6697 #define GPIO_PUPDR_PUPDR7_1              (0x2UL << GPIO_PUPDR_PUPDR7_Pos)       /*!< 0x00008000 */
6698 #define GPIO_PUPDR_PUPDR8_Pos            (16U)
6699 #define GPIO_PUPDR_PUPDR8_Msk            (0x3UL << GPIO_PUPDR_PUPDR8_Pos)       /*!< 0x00030000 */
6700 #define GPIO_PUPDR_PUPDR8                GPIO_PUPDR_PUPDR8_Msk
6701 #define GPIO_PUPDR_PUPDR8_0              (0x1UL << GPIO_PUPDR_PUPDR8_Pos)       /*!< 0x00010000 */
6702 #define GPIO_PUPDR_PUPDR8_1              (0x2UL << GPIO_PUPDR_PUPDR8_Pos)       /*!< 0x00020000 */
6703 #define GPIO_PUPDR_PUPDR9_Pos            (18U)
6704 #define GPIO_PUPDR_PUPDR9_Msk            (0x3UL << GPIO_PUPDR_PUPDR9_Pos)       /*!< 0x000C0000 */
6705 #define GPIO_PUPDR_PUPDR9                GPIO_PUPDR_PUPDR9_Msk
6706 #define GPIO_PUPDR_PUPDR9_0              (0x1UL << GPIO_PUPDR_PUPDR9_Pos)       /*!< 0x00040000 */
6707 #define GPIO_PUPDR_PUPDR9_1              (0x2UL << GPIO_PUPDR_PUPDR9_Pos)       /*!< 0x00080000 */
6708 #define GPIO_PUPDR_PUPDR10_Pos           (20U)
6709 #define GPIO_PUPDR_PUPDR10_Msk           (0x3UL << GPIO_PUPDR_PUPDR10_Pos)      /*!< 0x00300000 */
6710 #define GPIO_PUPDR_PUPDR10               GPIO_PUPDR_PUPDR10_Msk
6711 #define GPIO_PUPDR_PUPDR10_0             (0x1UL << GPIO_PUPDR_PUPDR10_Pos)      /*!< 0x00100000 */
6712 #define GPIO_PUPDR_PUPDR10_1             (0x2UL << GPIO_PUPDR_PUPDR10_Pos)      /*!< 0x00200000 */
6713 #define GPIO_PUPDR_PUPDR11_Pos           (22U)
6714 #define GPIO_PUPDR_PUPDR11_Msk           (0x3UL << GPIO_PUPDR_PUPDR11_Pos)      /*!< 0x00C00000 */
6715 #define GPIO_PUPDR_PUPDR11               GPIO_PUPDR_PUPDR11_Msk
6716 #define GPIO_PUPDR_PUPDR11_0             (0x1UL << GPIO_PUPDR_PUPDR11_Pos)      /*!< 0x00400000 */
6717 #define GPIO_PUPDR_PUPDR11_1             (0x2UL << GPIO_PUPDR_PUPDR11_Pos)      /*!< 0x00800000 */
6718 #define GPIO_PUPDR_PUPDR12_Pos           (24U)
6719 #define GPIO_PUPDR_PUPDR12_Msk           (0x3UL << GPIO_PUPDR_PUPDR12_Pos)      /*!< 0x03000000 */
6720 #define GPIO_PUPDR_PUPDR12               GPIO_PUPDR_PUPDR12_Msk
6721 #define GPIO_PUPDR_PUPDR12_0             (0x1UL << GPIO_PUPDR_PUPDR12_Pos)      /*!< 0x01000000 */
6722 #define GPIO_PUPDR_PUPDR12_1             (0x2UL << GPIO_PUPDR_PUPDR12_Pos)      /*!< 0x02000000 */
6723 #define GPIO_PUPDR_PUPDR13_Pos           (26U)
6724 #define GPIO_PUPDR_PUPDR13_Msk           (0x3UL << GPIO_PUPDR_PUPDR13_Pos)      /*!< 0x0C000000 */
6725 #define GPIO_PUPDR_PUPDR13               GPIO_PUPDR_PUPDR13_Msk
6726 #define GPIO_PUPDR_PUPDR13_0             (0x1UL << GPIO_PUPDR_PUPDR13_Pos)      /*!< 0x04000000 */
6727 #define GPIO_PUPDR_PUPDR13_1             (0x2UL << GPIO_PUPDR_PUPDR13_Pos)      /*!< 0x08000000 */
6728 #define GPIO_PUPDR_PUPDR14_Pos           (28U)
6729 #define GPIO_PUPDR_PUPDR14_Msk           (0x3UL << GPIO_PUPDR_PUPDR14_Pos)      /*!< 0x30000000 */
6730 #define GPIO_PUPDR_PUPDR14               GPIO_PUPDR_PUPDR14_Msk
6731 #define GPIO_PUPDR_PUPDR14_0             (0x1UL << GPIO_PUPDR_PUPDR14_Pos)      /*!< 0x10000000 */
6732 #define GPIO_PUPDR_PUPDR14_1             (0x2UL << GPIO_PUPDR_PUPDR14_Pos)      /*!< 0x20000000 */
6733 #define GPIO_PUPDR_PUPDR15_Pos           (30U)
6734 #define GPIO_PUPDR_PUPDR15_Msk           (0x3UL << GPIO_PUPDR_PUPDR15_Pos)      /*!< 0xC0000000 */
6735 #define GPIO_PUPDR_PUPDR15               GPIO_PUPDR_PUPDR15_Msk
6736 #define GPIO_PUPDR_PUPDR15_0             (0x1UL << GPIO_PUPDR_PUPDR15_Pos)      /*!< 0x40000000 */
6737 #define GPIO_PUPDR_PUPDR15_1             (0x2UL << GPIO_PUPDR_PUPDR15_Pos)      /*!< 0x80000000 */
6738 
6739 /*******************  Bit definition for GPIO_IDR register  *******************/
6740 #define GPIO_IDR_0                       (0x00000001U)
6741 #define GPIO_IDR_1                       (0x00000002U)
6742 #define GPIO_IDR_2                       (0x00000004U)
6743 #define GPIO_IDR_3                       (0x00000008U)
6744 #define GPIO_IDR_4                       (0x00000010U)
6745 #define GPIO_IDR_5                       (0x00000020U)
6746 #define GPIO_IDR_6                       (0x00000040U)
6747 #define GPIO_IDR_7                       (0x00000080U)
6748 #define GPIO_IDR_8                       (0x00000100U)
6749 #define GPIO_IDR_9                       (0x00000200U)
6750 #define GPIO_IDR_10                      (0x00000400U)
6751 #define GPIO_IDR_11                      (0x00000800U)
6752 #define GPIO_IDR_12                      (0x00001000U)
6753 #define GPIO_IDR_13                      (0x00002000U)
6754 #define GPIO_IDR_14                      (0x00004000U)
6755 #define GPIO_IDR_15                      (0x00008000U)
6756 
6757 /******************  Bit definition for GPIO_ODR register  ********************/
6758 #define GPIO_ODR_0                       (0x00000001U)
6759 #define GPIO_ODR_1                       (0x00000002U)
6760 #define GPIO_ODR_2                       (0x00000004U)
6761 #define GPIO_ODR_3                       (0x00000008U)
6762 #define GPIO_ODR_4                       (0x00000010U)
6763 #define GPIO_ODR_5                       (0x00000020U)
6764 #define GPIO_ODR_6                       (0x00000040U)
6765 #define GPIO_ODR_7                       (0x00000080U)
6766 #define GPIO_ODR_8                       (0x00000100U)
6767 #define GPIO_ODR_9                       (0x00000200U)
6768 #define GPIO_ODR_10                      (0x00000400U)
6769 #define GPIO_ODR_11                      (0x00000800U)
6770 #define GPIO_ODR_12                      (0x00001000U)
6771 #define GPIO_ODR_13                      (0x00002000U)
6772 #define GPIO_ODR_14                      (0x00004000U)
6773 #define GPIO_ODR_15                      (0x00008000U)
6774 
6775 /****************** Bit definition for GPIO_BSRR register  ********************/
6776 #define GPIO_BSRR_BS_0                   (0x00000001U)
6777 #define GPIO_BSRR_BS_1                   (0x00000002U)
6778 #define GPIO_BSRR_BS_2                   (0x00000004U)
6779 #define GPIO_BSRR_BS_3                   (0x00000008U)
6780 #define GPIO_BSRR_BS_4                   (0x00000010U)
6781 #define GPIO_BSRR_BS_5                   (0x00000020U)
6782 #define GPIO_BSRR_BS_6                   (0x00000040U)
6783 #define GPIO_BSRR_BS_7                   (0x00000080U)
6784 #define GPIO_BSRR_BS_8                   (0x00000100U)
6785 #define GPIO_BSRR_BS_9                   (0x00000200U)
6786 #define GPIO_BSRR_BS_10                  (0x00000400U)
6787 #define GPIO_BSRR_BS_11                  (0x00000800U)
6788 #define GPIO_BSRR_BS_12                  (0x00001000U)
6789 #define GPIO_BSRR_BS_13                  (0x00002000U)
6790 #define GPIO_BSRR_BS_14                  (0x00004000U)
6791 #define GPIO_BSRR_BS_15                  (0x00008000U)
6792 #define GPIO_BSRR_BR_0                   (0x00010000U)
6793 #define GPIO_BSRR_BR_1                   (0x00020000U)
6794 #define GPIO_BSRR_BR_2                   (0x00040000U)
6795 #define GPIO_BSRR_BR_3                   (0x00080000U)
6796 #define GPIO_BSRR_BR_4                   (0x00100000U)
6797 #define GPIO_BSRR_BR_5                   (0x00200000U)
6798 #define GPIO_BSRR_BR_6                   (0x00400000U)
6799 #define GPIO_BSRR_BR_7                   (0x00800000U)
6800 #define GPIO_BSRR_BR_8                   (0x01000000U)
6801 #define GPIO_BSRR_BR_9                   (0x02000000U)
6802 #define GPIO_BSRR_BR_10                  (0x04000000U)
6803 #define GPIO_BSRR_BR_11                  (0x08000000U)
6804 #define GPIO_BSRR_BR_12                  (0x10000000U)
6805 #define GPIO_BSRR_BR_13                  (0x20000000U)
6806 #define GPIO_BSRR_BR_14                  (0x40000000U)
6807 #define GPIO_BSRR_BR_15                  (0x80000000U)
6808 
6809 /****************** Bit definition for GPIO_LCKR register  ********************/
6810 #define GPIO_LCKR_LCK0_Pos               (0U)
6811 #define GPIO_LCKR_LCK0_Msk               (0x1UL << GPIO_LCKR_LCK0_Pos)          /*!< 0x00000001 */
6812 #define GPIO_LCKR_LCK0                   GPIO_LCKR_LCK0_Msk
6813 #define GPIO_LCKR_LCK1_Pos               (1U)
6814 #define GPIO_LCKR_LCK1_Msk               (0x1UL << GPIO_LCKR_LCK1_Pos)          /*!< 0x00000002 */
6815 #define GPIO_LCKR_LCK1                   GPIO_LCKR_LCK1_Msk
6816 #define GPIO_LCKR_LCK2_Pos               (2U)
6817 #define GPIO_LCKR_LCK2_Msk               (0x1UL << GPIO_LCKR_LCK2_Pos)          /*!< 0x00000004 */
6818 #define GPIO_LCKR_LCK2                   GPIO_LCKR_LCK2_Msk
6819 #define GPIO_LCKR_LCK3_Pos               (3U)
6820 #define GPIO_LCKR_LCK3_Msk               (0x1UL << GPIO_LCKR_LCK3_Pos)          /*!< 0x00000008 */
6821 #define GPIO_LCKR_LCK3                   GPIO_LCKR_LCK3_Msk
6822 #define GPIO_LCKR_LCK4_Pos               (4U)
6823 #define GPIO_LCKR_LCK4_Msk               (0x1UL << GPIO_LCKR_LCK4_Pos)          /*!< 0x00000010 */
6824 #define GPIO_LCKR_LCK4                   GPIO_LCKR_LCK4_Msk
6825 #define GPIO_LCKR_LCK5_Pos               (5U)
6826 #define GPIO_LCKR_LCK5_Msk               (0x1UL << GPIO_LCKR_LCK5_Pos)          /*!< 0x00000020 */
6827 #define GPIO_LCKR_LCK5                   GPIO_LCKR_LCK5_Msk
6828 #define GPIO_LCKR_LCK6_Pos               (6U)
6829 #define GPIO_LCKR_LCK6_Msk               (0x1UL << GPIO_LCKR_LCK6_Pos)          /*!< 0x00000040 */
6830 #define GPIO_LCKR_LCK6                   GPIO_LCKR_LCK6_Msk
6831 #define GPIO_LCKR_LCK7_Pos               (7U)
6832 #define GPIO_LCKR_LCK7_Msk               (0x1UL << GPIO_LCKR_LCK7_Pos)          /*!< 0x00000080 */
6833 #define GPIO_LCKR_LCK7                   GPIO_LCKR_LCK7_Msk
6834 #define GPIO_LCKR_LCK8_Pos               (8U)
6835 #define GPIO_LCKR_LCK8_Msk               (0x1UL << GPIO_LCKR_LCK8_Pos)          /*!< 0x00000100 */
6836 #define GPIO_LCKR_LCK8                   GPIO_LCKR_LCK8_Msk
6837 #define GPIO_LCKR_LCK9_Pos               (9U)
6838 #define GPIO_LCKR_LCK9_Msk               (0x1UL << GPIO_LCKR_LCK9_Pos)          /*!< 0x00000200 */
6839 #define GPIO_LCKR_LCK9                   GPIO_LCKR_LCK9_Msk
6840 #define GPIO_LCKR_LCK10_Pos              (10U)
6841 #define GPIO_LCKR_LCK10_Msk              (0x1UL << GPIO_LCKR_LCK10_Pos)         /*!< 0x00000400 */
6842 #define GPIO_LCKR_LCK10                  GPIO_LCKR_LCK10_Msk
6843 #define GPIO_LCKR_LCK11_Pos              (11U)
6844 #define GPIO_LCKR_LCK11_Msk              (0x1UL << GPIO_LCKR_LCK11_Pos)         /*!< 0x00000800 */
6845 #define GPIO_LCKR_LCK11                  GPIO_LCKR_LCK11_Msk
6846 #define GPIO_LCKR_LCK12_Pos              (12U)
6847 #define GPIO_LCKR_LCK12_Msk              (0x1UL << GPIO_LCKR_LCK12_Pos)         /*!< 0x00001000 */
6848 #define GPIO_LCKR_LCK12                  GPIO_LCKR_LCK12_Msk
6849 #define GPIO_LCKR_LCK13_Pos              (13U)
6850 #define GPIO_LCKR_LCK13_Msk              (0x1UL << GPIO_LCKR_LCK13_Pos)         /*!< 0x00002000 */
6851 #define GPIO_LCKR_LCK13                  GPIO_LCKR_LCK13_Msk
6852 #define GPIO_LCKR_LCK14_Pos              (14U)
6853 #define GPIO_LCKR_LCK14_Msk              (0x1UL << GPIO_LCKR_LCK14_Pos)         /*!< 0x00004000 */
6854 #define GPIO_LCKR_LCK14                  GPIO_LCKR_LCK14_Msk
6855 #define GPIO_LCKR_LCK15_Pos              (15U)
6856 #define GPIO_LCKR_LCK15_Msk              (0x1UL << GPIO_LCKR_LCK15_Pos)         /*!< 0x00008000 */
6857 #define GPIO_LCKR_LCK15                  GPIO_LCKR_LCK15_Msk
6858 #define GPIO_LCKR_LCKK_Pos               (16U)
6859 #define GPIO_LCKR_LCKK_Msk               (0x1UL << GPIO_LCKR_LCKK_Pos)          /*!< 0x00010000 */
6860 #define GPIO_LCKR_LCKK                   GPIO_LCKR_LCKK_Msk
6861 
6862 /****************** Bit definition for GPIO_AFRL register  ********************/
6863 #define GPIO_AFRL_AFRL0_Pos              (0U)
6864 #define GPIO_AFRL_AFRL0_Msk              (0xFUL << GPIO_AFRL_AFRL0_Pos)         /*!< 0x0000000F */
6865 #define GPIO_AFRL_AFRL0                  GPIO_AFRL_AFRL0_Msk
6866 #define GPIO_AFRL_AFRL1_Pos              (4U)
6867 #define GPIO_AFRL_AFRL1_Msk              (0xFUL << GPIO_AFRL_AFRL1_Pos)         /*!< 0x000000F0 */
6868 #define GPIO_AFRL_AFRL1                  GPIO_AFRL_AFRL1_Msk
6869 #define GPIO_AFRL_AFRL2_Pos              (8U)
6870 #define GPIO_AFRL_AFRL2_Msk              (0xFUL << GPIO_AFRL_AFRL2_Pos)         /*!< 0x00000F00 */
6871 #define GPIO_AFRL_AFRL2                  GPIO_AFRL_AFRL2_Msk
6872 #define GPIO_AFRL_AFRL3_Pos              (12U)
6873 #define GPIO_AFRL_AFRL3_Msk              (0xFUL << GPIO_AFRL_AFRL3_Pos)         /*!< 0x0000F000 */
6874 #define GPIO_AFRL_AFRL3                  GPIO_AFRL_AFRL3_Msk
6875 #define GPIO_AFRL_AFRL4_Pos              (16U)
6876 #define GPIO_AFRL_AFRL4_Msk              (0xFUL << GPIO_AFRL_AFRL4_Pos)         /*!< 0x000F0000 */
6877 #define GPIO_AFRL_AFRL4                  GPIO_AFRL_AFRL4_Msk
6878 #define GPIO_AFRL_AFRL5_Pos              (20U)
6879 #define GPIO_AFRL_AFRL5_Msk              (0xFUL << GPIO_AFRL_AFRL5_Pos)         /*!< 0x00F00000 */
6880 #define GPIO_AFRL_AFRL5                  GPIO_AFRL_AFRL5_Msk
6881 #define GPIO_AFRL_AFRL6_Pos              (24U)
6882 #define GPIO_AFRL_AFRL6_Msk              (0xFUL << GPIO_AFRL_AFRL6_Pos)         /*!< 0x0F000000 */
6883 #define GPIO_AFRL_AFRL6                  GPIO_AFRL_AFRL6_Msk
6884 #define GPIO_AFRL_AFRL7_Pos              (28U)
6885 #define GPIO_AFRL_AFRL7_Msk              (0xFUL << GPIO_AFRL_AFRL7_Pos)         /*!< 0xF0000000 */
6886 #define GPIO_AFRL_AFRL7                  GPIO_AFRL_AFRL7_Msk
6887 
6888 /****************** Bit definition for GPIO_AFRH register  ********************/
6889 #define GPIO_AFRH_AFRH0_Pos              (0U)
6890 #define GPIO_AFRH_AFRH0_Msk              (0xFUL << GPIO_AFRH_AFRH0_Pos)         /*!< 0x0000000F */
6891 #define GPIO_AFRH_AFRH0                  GPIO_AFRH_AFRH0_Msk
6892 #define GPIO_AFRH_AFRH1_Pos              (4U)
6893 #define GPIO_AFRH_AFRH1_Msk              (0xFUL << GPIO_AFRH_AFRH1_Pos)         /*!< 0x000000F0 */
6894 #define GPIO_AFRH_AFRH1                  GPIO_AFRH_AFRH1_Msk
6895 #define GPIO_AFRH_AFRH2_Pos              (8U)
6896 #define GPIO_AFRH_AFRH2_Msk              (0xFUL << GPIO_AFRH_AFRH2_Pos)         /*!< 0x00000F00 */
6897 #define GPIO_AFRH_AFRH2                  GPIO_AFRH_AFRH2_Msk
6898 #define GPIO_AFRH_AFRH3_Pos              (12U)
6899 #define GPIO_AFRH_AFRH3_Msk              (0xFUL << GPIO_AFRH_AFRH3_Pos)         /*!< 0x0000F000 */
6900 #define GPIO_AFRH_AFRH3                  GPIO_AFRH_AFRH3_Msk
6901 #define GPIO_AFRH_AFRH4_Pos              (16U)
6902 #define GPIO_AFRH_AFRH4_Msk              (0xFUL << GPIO_AFRH_AFRH4_Pos)         /*!< 0x000F0000 */
6903 #define GPIO_AFRH_AFRH4                  GPIO_AFRH_AFRH4_Msk
6904 #define GPIO_AFRH_AFRH5_Pos              (20U)
6905 #define GPIO_AFRH_AFRH5_Msk              (0xFUL << GPIO_AFRH_AFRH5_Pos)         /*!< 0x00F00000 */
6906 #define GPIO_AFRH_AFRH5                  GPIO_AFRH_AFRH5_Msk
6907 #define GPIO_AFRH_AFRH6_Pos              (24U)
6908 #define GPIO_AFRH_AFRH6_Msk              (0xFUL << GPIO_AFRH_AFRH6_Pos)         /*!< 0x0F000000 */
6909 #define GPIO_AFRH_AFRH6                  GPIO_AFRH_AFRH6_Msk
6910 #define GPIO_AFRH_AFRH7_Pos              (28U)
6911 #define GPIO_AFRH_AFRH7_Msk              (0xFUL << GPIO_AFRH_AFRH7_Pos)         /*!< 0xF0000000 */
6912 #define GPIO_AFRH_AFRH7                  GPIO_AFRH_AFRH7_Msk
6913 
6914 /****************** Bit definition for GPIO_BRR register  *********************/
6915 #define GPIO_BRR_BR_0                    (0x00000001U)
6916 #define GPIO_BRR_BR_1                    (0x00000002U)
6917 #define GPIO_BRR_BR_2                    (0x00000004U)
6918 #define GPIO_BRR_BR_3                    (0x00000008U)
6919 #define GPIO_BRR_BR_4                    (0x00000010U)
6920 #define GPIO_BRR_BR_5                    (0x00000020U)
6921 #define GPIO_BRR_BR_6                    (0x00000040U)
6922 #define GPIO_BRR_BR_7                    (0x00000080U)
6923 #define GPIO_BRR_BR_8                    (0x00000100U)
6924 #define GPIO_BRR_BR_9                    (0x00000200U)
6925 #define GPIO_BRR_BR_10                   (0x00000400U)
6926 #define GPIO_BRR_BR_11                   (0x00000800U)
6927 #define GPIO_BRR_BR_12                   (0x00001000U)
6928 #define GPIO_BRR_BR_13                   (0x00002000U)
6929 #define GPIO_BRR_BR_14                   (0x00004000U)
6930 #define GPIO_BRR_BR_15                   (0x00008000U)
6931 
6932 /******************************************************************************/
6933 /*                                                                            */
6934 /*                      Inter-integrated Circuit Interface (I2C)              */
6935 /*                                                                            */
6936 /******************************************************************************/
6937 /*******************  Bit definition for I2C_CR1 register  *******************/
6938 #define I2C_CR1_PE_Pos               (0U)
6939 #define I2C_CR1_PE_Msk               (0x1UL << I2C_CR1_PE_Pos)                  /*!< 0x00000001 */
6940 #define I2C_CR1_PE                   I2C_CR1_PE_Msk                            /*!< Peripheral enable */
6941 #define I2C_CR1_TXIE_Pos             (1U)
6942 #define I2C_CR1_TXIE_Msk             (0x1UL << I2C_CR1_TXIE_Pos)                /*!< 0x00000002 */
6943 #define I2C_CR1_TXIE                 I2C_CR1_TXIE_Msk                          /*!< TX interrupt enable */
6944 #define I2C_CR1_RXIE_Pos             (2U)
6945 #define I2C_CR1_RXIE_Msk             (0x1UL << I2C_CR1_RXIE_Pos)                /*!< 0x00000004 */
6946 #define I2C_CR1_RXIE                 I2C_CR1_RXIE_Msk                          /*!< RX interrupt enable */
6947 #define I2C_CR1_ADDRIE_Pos           (3U)
6948 #define I2C_CR1_ADDRIE_Msk           (0x1UL << I2C_CR1_ADDRIE_Pos)              /*!< 0x00000008 */
6949 #define I2C_CR1_ADDRIE               I2C_CR1_ADDRIE_Msk                        /*!< Address match interrupt enable */
6950 #define I2C_CR1_NACKIE_Pos           (4U)
6951 #define I2C_CR1_NACKIE_Msk           (0x1UL << I2C_CR1_NACKIE_Pos)              /*!< 0x00000010 */
6952 #define I2C_CR1_NACKIE               I2C_CR1_NACKIE_Msk                        /*!< NACK received interrupt enable */
6953 #define I2C_CR1_STOPIE_Pos           (5U)
6954 #define I2C_CR1_STOPIE_Msk           (0x1UL << I2C_CR1_STOPIE_Pos)              /*!< 0x00000020 */
6955 #define I2C_CR1_STOPIE               I2C_CR1_STOPIE_Msk                        /*!< STOP detection interrupt enable */
6956 #define I2C_CR1_TCIE_Pos             (6U)
6957 #define I2C_CR1_TCIE_Msk             (0x1UL << I2C_CR1_TCIE_Pos)                /*!< 0x00000040 */
6958 #define I2C_CR1_TCIE                 I2C_CR1_TCIE_Msk                          /*!< Transfer complete interrupt enable */
6959 #define I2C_CR1_ERRIE_Pos            (7U)
6960 #define I2C_CR1_ERRIE_Msk            (0x1UL << I2C_CR1_ERRIE_Pos)               /*!< 0x00000080 */
6961 #define I2C_CR1_ERRIE                I2C_CR1_ERRIE_Msk                         /*!< Errors interrupt enable */
6962 #define I2C_CR1_DNF_Pos              (8U)
6963 #define I2C_CR1_DNF_Msk              (0xFUL << I2C_CR1_DNF_Pos)                 /*!< 0x00000F00 */
6964 #define I2C_CR1_DNF                  I2C_CR1_DNF_Msk                           /*!< Digital noise filter */
6965 #define I2C_CR1_ANFOFF_Pos           (12U)
6966 #define I2C_CR1_ANFOFF_Msk           (0x1UL << I2C_CR1_ANFOFF_Pos)              /*!< 0x00001000 */
6967 #define I2C_CR1_ANFOFF               I2C_CR1_ANFOFF_Msk                        /*!< Analog noise filter OFF */
6968 #define I2C_CR1_SWRST_Pos            (13U)
6969 #define I2C_CR1_SWRST_Msk            (0x1UL << I2C_CR1_SWRST_Pos)               /*!< 0x00002000 */
6970 #define I2C_CR1_SWRST                I2C_CR1_SWRST_Msk                         /*!< Software reset */
6971 #define I2C_CR1_TXDMAEN_Pos          (14U)
6972 #define I2C_CR1_TXDMAEN_Msk          (0x1UL << I2C_CR1_TXDMAEN_Pos)             /*!< 0x00004000 */
6973 #define I2C_CR1_TXDMAEN              I2C_CR1_TXDMAEN_Msk                       /*!< DMA transmission requests enable */
6974 #define I2C_CR1_RXDMAEN_Pos          (15U)
6975 #define I2C_CR1_RXDMAEN_Msk          (0x1UL << I2C_CR1_RXDMAEN_Pos)             /*!< 0x00008000 */
6976 #define I2C_CR1_RXDMAEN              I2C_CR1_RXDMAEN_Msk                       /*!< DMA reception requests enable */
6977 #define I2C_CR1_SBC_Pos              (16U)
6978 #define I2C_CR1_SBC_Msk              (0x1UL << I2C_CR1_SBC_Pos)                 /*!< 0x00010000 */
6979 #define I2C_CR1_SBC                  I2C_CR1_SBC_Msk                           /*!< Slave byte control */
6980 #define I2C_CR1_NOSTRETCH_Pos        (17U)
6981 #define I2C_CR1_NOSTRETCH_Msk        (0x1UL << I2C_CR1_NOSTRETCH_Pos)           /*!< 0x00020000 */
6982 #define I2C_CR1_NOSTRETCH            I2C_CR1_NOSTRETCH_Msk                     /*!< Clock stretching disable */
6983 #define I2C_CR1_WUPEN_Pos            (18U)
6984 #define I2C_CR1_WUPEN_Msk            (0x1UL << I2C_CR1_WUPEN_Pos)               /*!< 0x00040000 */
6985 #define I2C_CR1_WUPEN                I2C_CR1_WUPEN_Msk                         /*!< Wakeup from STOP enable */
6986 #define I2C_CR1_GCEN_Pos             (19U)
6987 #define I2C_CR1_GCEN_Msk             (0x1UL << I2C_CR1_GCEN_Pos)                /*!< 0x00080000 */
6988 #define I2C_CR1_GCEN                 I2C_CR1_GCEN_Msk                          /*!< General call enable */
6989 #define I2C_CR1_SMBHEN_Pos           (20U)
6990 #define I2C_CR1_SMBHEN_Msk           (0x1UL << I2C_CR1_SMBHEN_Pos)              /*!< 0x00100000 */
6991 #define I2C_CR1_SMBHEN               I2C_CR1_SMBHEN_Msk                        /*!< SMBus host address enable */
6992 #define I2C_CR1_SMBDEN_Pos           (21U)
6993 #define I2C_CR1_SMBDEN_Msk           (0x1UL << I2C_CR1_SMBDEN_Pos)              /*!< 0x00200000 */
6994 #define I2C_CR1_SMBDEN               I2C_CR1_SMBDEN_Msk                        /*!< SMBus device default address enable */
6995 #define I2C_CR1_ALERTEN_Pos          (22U)
6996 #define I2C_CR1_ALERTEN_Msk          (0x1UL << I2C_CR1_ALERTEN_Pos)             /*!< 0x00400000 */
6997 #define I2C_CR1_ALERTEN              I2C_CR1_ALERTEN_Msk                       /*!< SMBus alert enable */
6998 #define I2C_CR1_PECEN_Pos            (23U)
6999 #define I2C_CR1_PECEN_Msk            (0x1UL << I2C_CR1_PECEN_Pos)               /*!< 0x00800000 */
7000 #define I2C_CR1_PECEN                I2C_CR1_PECEN_Msk                         /*!< PEC enable */
7001 
7002 /* Legacy defines */
7003 #define I2C_CR1_DFN I2C_CR1_DNF
7004 
7005 /******************  Bit definition for I2C_CR2 register  ********************/
7006 #define I2C_CR2_SADD_Pos             (0U)
7007 #define I2C_CR2_SADD_Msk             (0x3FFUL << I2C_CR2_SADD_Pos)              /*!< 0x000003FF */
7008 #define I2C_CR2_SADD                 I2C_CR2_SADD_Msk                          /*!< Slave address (master mode) */
7009 #define I2C_CR2_RD_WRN_Pos           (10U)
7010 #define I2C_CR2_RD_WRN_Msk           (0x1UL << I2C_CR2_RD_WRN_Pos)              /*!< 0x00000400 */
7011 #define I2C_CR2_RD_WRN               I2C_CR2_RD_WRN_Msk                        /*!< Transfer direction (master mode) */
7012 #define I2C_CR2_ADD10_Pos            (11U)
7013 #define I2C_CR2_ADD10_Msk            (0x1UL << I2C_CR2_ADD10_Pos)               /*!< 0x00000800 */
7014 #define I2C_CR2_ADD10                I2C_CR2_ADD10_Msk                         /*!< 10-bit addressing mode (master mode) */
7015 #define I2C_CR2_HEAD10R_Pos          (12U)
7016 #define I2C_CR2_HEAD10R_Msk          (0x1UL << I2C_CR2_HEAD10R_Pos)             /*!< 0x00001000 */
7017 #define I2C_CR2_HEAD10R              I2C_CR2_HEAD10R_Msk                       /*!< 10-bit address header only read direction (master mode) */
7018 #define I2C_CR2_START_Pos            (13U)
7019 #define I2C_CR2_START_Msk            (0x1UL << I2C_CR2_START_Pos)               /*!< 0x00002000 */
7020 #define I2C_CR2_START                I2C_CR2_START_Msk                         /*!< START generation */
7021 #define I2C_CR2_STOP_Pos             (14U)
7022 #define I2C_CR2_STOP_Msk             (0x1UL << I2C_CR2_STOP_Pos)                /*!< 0x00004000 */
7023 #define I2C_CR2_STOP                 I2C_CR2_STOP_Msk                          /*!< STOP generation (master mode) */
7024 #define I2C_CR2_NACK_Pos             (15U)
7025 #define I2C_CR2_NACK_Msk             (0x1UL << I2C_CR2_NACK_Pos)                /*!< 0x00008000 */
7026 #define I2C_CR2_NACK                 I2C_CR2_NACK_Msk                          /*!< NACK generation (slave mode) */
7027 #define I2C_CR2_NBYTES_Pos           (16U)
7028 #define I2C_CR2_NBYTES_Msk           (0xFFUL << I2C_CR2_NBYTES_Pos)             /*!< 0x00FF0000 */
7029 #define I2C_CR2_NBYTES               I2C_CR2_NBYTES_Msk                        /*!< Number of bytes */
7030 #define I2C_CR2_RELOAD_Pos           (24U)
7031 #define I2C_CR2_RELOAD_Msk           (0x1UL << I2C_CR2_RELOAD_Pos)              /*!< 0x01000000 */
7032 #define I2C_CR2_RELOAD               I2C_CR2_RELOAD_Msk                        /*!< NBYTES reload mode */
7033 #define I2C_CR2_AUTOEND_Pos          (25U)
7034 #define I2C_CR2_AUTOEND_Msk          (0x1UL << I2C_CR2_AUTOEND_Pos)             /*!< 0x02000000 */
7035 #define I2C_CR2_AUTOEND              I2C_CR2_AUTOEND_Msk                       /*!< Automatic end mode (master mode) */
7036 #define I2C_CR2_PECBYTE_Pos          (26U)
7037 #define I2C_CR2_PECBYTE_Msk          (0x1UL << I2C_CR2_PECBYTE_Pos)             /*!< 0x04000000 */
7038 #define I2C_CR2_PECBYTE              I2C_CR2_PECBYTE_Msk                       /*!< Packet error checking byte */
7039 
7040 /*******************  Bit definition for I2C_OAR1 register  ******************/
7041 #define I2C_OAR1_OA1_Pos             (0U)
7042 #define I2C_OAR1_OA1_Msk             (0x3FFUL << I2C_OAR1_OA1_Pos)              /*!< 0x000003FF */
7043 #define I2C_OAR1_OA1                 I2C_OAR1_OA1_Msk                          /*!< Interface own address 1 */
7044 #define I2C_OAR1_OA1MODE_Pos         (10U)
7045 #define I2C_OAR1_OA1MODE_Msk         (0x1UL << I2C_OAR1_OA1MODE_Pos)            /*!< 0x00000400 */
7046 #define I2C_OAR1_OA1MODE             I2C_OAR1_OA1MODE_Msk                      /*!< Own address 1 10-bit mode */
7047 #define I2C_OAR1_OA1EN_Pos           (15U)
7048 #define I2C_OAR1_OA1EN_Msk           (0x1UL << I2C_OAR1_OA1EN_Pos)              /*!< 0x00008000 */
7049 #define I2C_OAR1_OA1EN               I2C_OAR1_OA1EN_Msk                        /*!< Own address 1 enable */
7050 
7051 /*******************  Bit definition for I2C_OAR2 register  *******************/
7052 #define I2C_OAR2_OA2_Pos             (1U)
7053 #define I2C_OAR2_OA2_Msk             (0x7FUL << I2C_OAR2_OA2_Pos)               /*!< 0x000000FE */
7054 #define I2C_OAR2_OA2                 I2C_OAR2_OA2_Msk                          /*!< Interface own address 2                        */
7055 #define I2C_OAR2_OA2MSK_Pos          (8U)
7056 #define I2C_OAR2_OA2MSK_Msk          (0x7UL << I2C_OAR2_OA2MSK_Pos)             /*!< 0x00000700 */
7057 #define I2C_OAR2_OA2MSK              I2C_OAR2_OA2MSK_Msk                       /*!< Own address 2 masks                            */
7058 #define I2C_OAR2_OA2NOMASK           (0x00000000U)                             /*!< No mask                                        */
7059 #define I2C_OAR2_OA2MASK01_Pos       (8U)
7060 #define I2C_OAR2_OA2MASK01_Msk       (0x1UL << I2C_OAR2_OA2MASK01_Pos)          /*!< 0x00000100 */
7061 #define I2C_OAR2_OA2MASK01           I2C_OAR2_OA2MASK01_Msk                    /*!< OA2[1] is masked, Only OA2[7:2] are compared   */
7062 #define I2C_OAR2_OA2MASK02_Pos       (9U)
7063 #define I2C_OAR2_OA2MASK02_Msk       (0x1UL << I2C_OAR2_OA2MASK02_Pos)          /*!< 0x00000200 */
7064 #define I2C_OAR2_OA2MASK02           I2C_OAR2_OA2MASK02_Msk                    /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */
7065 #define I2C_OAR2_OA2MASK03_Pos       (8U)
7066 #define I2C_OAR2_OA2MASK03_Msk       (0x3UL << I2C_OAR2_OA2MASK03_Pos)          /*!< 0x00000300 */
7067 #define I2C_OAR2_OA2MASK03           I2C_OAR2_OA2MASK03_Msk                    /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */
7068 #define I2C_OAR2_OA2MASK04_Pos       (10U)
7069 #define I2C_OAR2_OA2MASK04_Msk       (0x1UL << I2C_OAR2_OA2MASK04_Pos)          /*!< 0x00000400 */
7070 #define I2C_OAR2_OA2MASK04           I2C_OAR2_OA2MASK04_Msk                    /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */
7071 #define I2C_OAR2_OA2MASK05_Pos       (8U)
7072 #define I2C_OAR2_OA2MASK05_Msk       (0x5UL << I2C_OAR2_OA2MASK05_Pos)          /*!< 0x00000500 */
7073 #define I2C_OAR2_OA2MASK05           I2C_OAR2_OA2MASK05_Msk                    /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */
7074 #define I2C_OAR2_OA2MASK06_Pos       (9U)
7075 #define I2C_OAR2_OA2MASK06_Msk       (0x3UL << I2C_OAR2_OA2MASK06_Pos)          /*!< 0x00000600 */
7076 #define I2C_OAR2_OA2MASK06           I2C_OAR2_OA2MASK06_Msk                    /*!< OA2[6:1] is masked, Only OA2[7] are compared   */
7077 #define I2C_OAR2_OA2MASK07_Pos       (8U)
7078 #define I2C_OAR2_OA2MASK07_Msk       (0x7UL << I2C_OAR2_OA2MASK07_Pos)          /*!< 0x00000700 */
7079 #define I2C_OAR2_OA2MASK07           I2C_OAR2_OA2MASK07_Msk                    /*!< OA2[7:1] is masked, No comparison is done      */
7080 #define I2C_OAR2_OA2EN_Pos           (15U)
7081 #define I2C_OAR2_OA2EN_Msk           (0x1UL << I2C_OAR2_OA2EN_Pos)              /*!< 0x00008000 */
7082 #define I2C_OAR2_OA2EN               I2C_OAR2_OA2EN_Msk                        /*!< Own address 2 enable                           */
7083 
7084 /*******************  Bit definition for I2C_TIMINGR register *****************/
7085 #define I2C_TIMINGR_SCLL_Pos         (0U)
7086 #define I2C_TIMINGR_SCLL_Msk         (0xFFUL << I2C_TIMINGR_SCLL_Pos)           /*!< 0x000000FF */
7087 #define I2C_TIMINGR_SCLL             I2C_TIMINGR_SCLL_Msk                      /*!< SCL low period (master mode) */
7088 #define I2C_TIMINGR_SCLH_Pos         (8U)
7089 #define I2C_TIMINGR_SCLH_Msk         (0xFFUL << I2C_TIMINGR_SCLH_Pos)           /*!< 0x0000FF00 */
7090 #define I2C_TIMINGR_SCLH             I2C_TIMINGR_SCLH_Msk                      /*!< SCL high period (master mode) */
7091 #define I2C_TIMINGR_SDADEL_Pos       (16U)
7092 #define I2C_TIMINGR_SDADEL_Msk       (0xFUL << I2C_TIMINGR_SDADEL_Pos)          /*!< 0x000F0000 */
7093 #define I2C_TIMINGR_SDADEL           I2C_TIMINGR_SDADEL_Msk                    /*!< Data hold time */
7094 #define I2C_TIMINGR_SCLDEL_Pos       (20U)
7095 #define I2C_TIMINGR_SCLDEL_Msk       (0xFUL << I2C_TIMINGR_SCLDEL_Pos)          /*!< 0x00F00000 */
7096 #define I2C_TIMINGR_SCLDEL           I2C_TIMINGR_SCLDEL_Msk                    /*!< Data setup time */
7097 #define I2C_TIMINGR_PRESC_Pos        (28U)
7098 #define I2C_TIMINGR_PRESC_Msk        (0xFUL << I2C_TIMINGR_PRESC_Pos)           /*!< 0xF0000000 */
7099 #define I2C_TIMINGR_PRESC            I2C_TIMINGR_PRESC_Msk                     /*!< Timings prescaler */
7100 
7101 /******************* Bit definition for I2C_TIMEOUTR register *****************/
7102 #define I2C_TIMEOUTR_TIMEOUTA_Pos    (0U)
7103 #define I2C_TIMEOUTR_TIMEOUTA_Msk    (0xFFFUL << I2C_TIMEOUTR_TIMEOUTA_Pos)     /*!< 0x00000FFF */
7104 #define I2C_TIMEOUTR_TIMEOUTA        I2C_TIMEOUTR_TIMEOUTA_Msk                 /*!< Bus timeout A */
7105 #define I2C_TIMEOUTR_TIDLE_Pos       (12U)
7106 #define I2C_TIMEOUTR_TIDLE_Msk       (0x1UL << I2C_TIMEOUTR_TIDLE_Pos)          /*!< 0x00001000 */
7107 #define I2C_TIMEOUTR_TIDLE           I2C_TIMEOUTR_TIDLE_Msk                    /*!< Idle clock timeout detection */
7108 #define I2C_TIMEOUTR_TIMOUTEN_Pos    (15U)
7109 #define I2C_TIMEOUTR_TIMOUTEN_Msk    (0x1UL << I2C_TIMEOUTR_TIMOUTEN_Pos)       /*!< 0x00008000 */
7110 #define I2C_TIMEOUTR_TIMOUTEN        I2C_TIMEOUTR_TIMOUTEN_Msk                 /*!< Clock timeout enable */
7111 #define I2C_TIMEOUTR_TIMEOUTB_Pos    (16U)
7112 #define I2C_TIMEOUTR_TIMEOUTB_Msk    (0xFFFUL << I2C_TIMEOUTR_TIMEOUTB_Pos)     /*!< 0x0FFF0000 */
7113 #define I2C_TIMEOUTR_TIMEOUTB        I2C_TIMEOUTR_TIMEOUTB_Msk                 /*!< Bus timeout B*/
7114 #define I2C_TIMEOUTR_TEXTEN_Pos      (31U)
7115 #define I2C_TIMEOUTR_TEXTEN_Msk      (0x1UL << I2C_TIMEOUTR_TEXTEN_Pos)         /*!< 0x80000000 */
7116 #define I2C_TIMEOUTR_TEXTEN          I2C_TIMEOUTR_TEXTEN_Msk                   /*!< Extended clock timeout enable */
7117 
7118 /******************  Bit definition for I2C_ISR register  *********************/
7119 #define I2C_ISR_TXE_Pos              (0U)
7120 #define I2C_ISR_TXE_Msk              (0x1UL << I2C_ISR_TXE_Pos)                 /*!< 0x00000001 */
7121 #define I2C_ISR_TXE                  I2C_ISR_TXE_Msk                           /*!< Transmit data register empty */
7122 #define I2C_ISR_TXIS_Pos             (1U)
7123 #define I2C_ISR_TXIS_Msk             (0x1UL << I2C_ISR_TXIS_Pos)                /*!< 0x00000002 */
7124 #define I2C_ISR_TXIS                 I2C_ISR_TXIS_Msk                          /*!< Transmit interrupt status */
7125 #define I2C_ISR_RXNE_Pos             (2U)
7126 #define I2C_ISR_RXNE_Msk             (0x1UL << I2C_ISR_RXNE_Pos)                /*!< 0x00000004 */
7127 #define I2C_ISR_RXNE                 I2C_ISR_RXNE_Msk                          /*!< Receive data register not empty */
7128 #define I2C_ISR_ADDR_Pos             (3U)
7129 #define I2C_ISR_ADDR_Msk             (0x1UL << I2C_ISR_ADDR_Pos)                /*!< 0x00000008 */
7130 #define I2C_ISR_ADDR                 I2C_ISR_ADDR_Msk                          /*!< Address matched (slave mode)*/
7131 #define I2C_ISR_NACKF_Pos            (4U)
7132 #define I2C_ISR_NACKF_Msk            (0x1UL << I2C_ISR_NACKF_Pos)               /*!< 0x00000010 */
7133 #define I2C_ISR_NACKF                I2C_ISR_NACKF_Msk                         /*!< NACK received flag */
7134 #define I2C_ISR_STOPF_Pos            (5U)
7135 #define I2C_ISR_STOPF_Msk            (0x1UL << I2C_ISR_STOPF_Pos)               /*!< 0x00000020 */
7136 #define I2C_ISR_STOPF                I2C_ISR_STOPF_Msk                         /*!< STOP detection flag */
7137 #define I2C_ISR_TC_Pos               (6U)
7138 #define I2C_ISR_TC_Msk               (0x1UL << I2C_ISR_TC_Pos)                  /*!< 0x00000040 */
7139 #define I2C_ISR_TC                   I2C_ISR_TC_Msk                            /*!< Transfer complete (master mode) */
7140 #define I2C_ISR_TCR_Pos              (7U)
7141 #define I2C_ISR_TCR_Msk              (0x1UL << I2C_ISR_TCR_Pos)                 /*!< 0x00000080 */
7142 #define I2C_ISR_TCR                  I2C_ISR_TCR_Msk                           /*!< Transfer complete reload */
7143 #define I2C_ISR_BERR_Pos             (8U)
7144 #define I2C_ISR_BERR_Msk             (0x1UL << I2C_ISR_BERR_Pos)                /*!< 0x00000100 */
7145 #define I2C_ISR_BERR                 I2C_ISR_BERR_Msk                          /*!< Bus error */
7146 #define I2C_ISR_ARLO_Pos             (9U)
7147 #define I2C_ISR_ARLO_Msk             (0x1UL << I2C_ISR_ARLO_Pos)                /*!< 0x00000200 */
7148 #define I2C_ISR_ARLO                 I2C_ISR_ARLO_Msk                          /*!< Arbitration lost */
7149 #define I2C_ISR_OVR_Pos              (10U)
7150 #define I2C_ISR_OVR_Msk              (0x1UL << I2C_ISR_OVR_Pos)                 /*!< 0x00000400 */
7151 #define I2C_ISR_OVR                  I2C_ISR_OVR_Msk                           /*!< Overrun/Underrun */
7152 #define I2C_ISR_PECERR_Pos           (11U)
7153 #define I2C_ISR_PECERR_Msk           (0x1UL << I2C_ISR_PECERR_Pos)              /*!< 0x00000800 */
7154 #define I2C_ISR_PECERR               I2C_ISR_PECERR_Msk                        /*!< PEC error in reception */
7155 #define I2C_ISR_TIMEOUT_Pos          (12U)
7156 #define I2C_ISR_TIMEOUT_Msk          (0x1UL << I2C_ISR_TIMEOUT_Pos)             /*!< 0x00001000 */
7157 #define I2C_ISR_TIMEOUT              I2C_ISR_TIMEOUT_Msk                       /*!< Timeout or Tlow detection flag */
7158 #define I2C_ISR_ALERT_Pos            (13U)
7159 #define I2C_ISR_ALERT_Msk            (0x1UL << I2C_ISR_ALERT_Pos)               /*!< 0x00002000 */
7160 #define I2C_ISR_ALERT                I2C_ISR_ALERT_Msk                         /*!< SMBus alert */
7161 #define I2C_ISR_BUSY_Pos             (15U)
7162 #define I2C_ISR_BUSY_Msk             (0x1UL << I2C_ISR_BUSY_Pos)                /*!< 0x00008000 */
7163 #define I2C_ISR_BUSY                 I2C_ISR_BUSY_Msk                          /*!< Bus busy */
7164 #define I2C_ISR_DIR_Pos              (16U)
7165 #define I2C_ISR_DIR_Msk              (0x1UL << I2C_ISR_DIR_Pos)                 /*!< 0x00010000 */
7166 #define I2C_ISR_DIR                  I2C_ISR_DIR_Msk                           /*!< Transfer direction (slave mode) */
7167 #define I2C_ISR_ADDCODE_Pos          (17U)
7168 #define I2C_ISR_ADDCODE_Msk          (0x7FUL << I2C_ISR_ADDCODE_Pos)            /*!< 0x00FE0000 */
7169 #define I2C_ISR_ADDCODE              I2C_ISR_ADDCODE_Msk                       /*!< Address match code (slave mode) */
7170 
7171 /******************  Bit definition for I2C_ICR register  *********************/
7172 #define I2C_ICR_ADDRCF_Pos           (3U)
7173 #define I2C_ICR_ADDRCF_Msk           (0x1UL << I2C_ICR_ADDRCF_Pos)              /*!< 0x00000008 */
7174 #define I2C_ICR_ADDRCF               I2C_ICR_ADDRCF_Msk                        /*!< Address matched clear flag */
7175 #define I2C_ICR_NACKCF_Pos           (4U)
7176 #define I2C_ICR_NACKCF_Msk           (0x1UL << I2C_ICR_NACKCF_Pos)              /*!< 0x00000010 */
7177 #define I2C_ICR_NACKCF               I2C_ICR_NACKCF_Msk                        /*!< NACK clear flag */
7178 #define I2C_ICR_STOPCF_Pos           (5U)
7179 #define I2C_ICR_STOPCF_Msk           (0x1UL << I2C_ICR_STOPCF_Pos)              /*!< 0x00000020 */
7180 #define I2C_ICR_STOPCF               I2C_ICR_STOPCF_Msk                        /*!< STOP detection clear flag */
7181 #define I2C_ICR_BERRCF_Pos           (8U)
7182 #define I2C_ICR_BERRCF_Msk           (0x1UL << I2C_ICR_BERRCF_Pos)              /*!< 0x00000100 */
7183 #define I2C_ICR_BERRCF               I2C_ICR_BERRCF_Msk                        /*!< Bus error clear flag */
7184 #define I2C_ICR_ARLOCF_Pos           (9U)
7185 #define I2C_ICR_ARLOCF_Msk           (0x1UL << I2C_ICR_ARLOCF_Pos)              /*!< 0x00000200 */
7186 #define I2C_ICR_ARLOCF               I2C_ICR_ARLOCF_Msk                        /*!< Arbitration lost clear flag */
7187 #define I2C_ICR_OVRCF_Pos            (10U)
7188 #define I2C_ICR_OVRCF_Msk            (0x1UL << I2C_ICR_OVRCF_Pos)               /*!< 0x00000400 */
7189 #define I2C_ICR_OVRCF                I2C_ICR_OVRCF_Msk                         /*!< Overrun/Underrun clear flag */
7190 #define I2C_ICR_PECCF_Pos            (11U)
7191 #define I2C_ICR_PECCF_Msk            (0x1UL << I2C_ICR_PECCF_Pos)               /*!< 0x00000800 */
7192 #define I2C_ICR_PECCF                I2C_ICR_PECCF_Msk                         /*!< PAC error clear flag */
7193 #define I2C_ICR_TIMOUTCF_Pos         (12U)
7194 #define I2C_ICR_TIMOUTCF_Msk         (0x1UL << I2C_ICR_TIMOUTCF_Pos)            /*!< 0x00001000 */
7195 #define I2C_ICR_TIMOUTCF             I2C_ICR_TIMOUTCF_Msk                      /*!< Timeout clear flag */
7196 #define I2C_ICR_ALERTCF_Pos          (13U)
7197 #define I2C_ICR_ALERTCF_Msk          (0x1UL << I2C_ICR_ALERTCF_Pos)             /*!< 0x00002000 */
7198 #define I2C_ICR_ALERTCF              I2C_ICR_ALERTCF_Msk                       /*!< Alert clear flag */
7199 
7200 /******************  Bit definition for I2C_PECR register  ********************/
7201 #define I2C_PECR_PEC_Pos             (0U)
7202 #define I2C_PECR_PEC_Msk             (0xFFUL << I2C_PECR_PEC_Pos)               /*!< 0x000000FF */
7203 #define I2C_PECR_PEC                 I2C_PECR_PEC_Msk                          /*!< PEC register */
7204 
7205 /******************  Bit definition for I2C_RXDR register  *********************/
7206 #define I2C_RXDR_RXDATA_Pos          (0U)
7207 #define I2C_RXDR_RXDATA_Msk          (0xFFUL << I2C_RXDR_RXDATA_Pos)            /*!< 0x000000FF */
7208 #define I2C_RXDR_RXDATA              I2C_RXDR_RXDATA_Msk                       /*!< 8-bit receive data */
7209 
7210 /******************  Bit definition for I2C_TXDR register  *********************/
7211 #define I2C_TXDR_TXDATA_Pos          (0U)
7212 #define I2C_TXDR_TXDATA_Msk          (0xFFUL << I2C_TXDR_TXDATA_Pos)            /*!< 0x000000FF */
7213 #define I2C_TXDR_TXDATA              I2C_TXDR_TXDATA_Msk                       /*!< 8-bit transmit data */
7214 
7215 
7216 /******************************************************************************/
7217 /*                                                                            */
7218 /*                           Independent WATCHDOG (IWDG)                      */
7219 /*                                                                            */
7220 /******************************************************************************/
7221 /*******************  Bit definition for IWDG_KR register  ********************/
7222 #define IWDG_KR_KEY_Pos      (0U)
7223 #define IWDG_KR_KEY_Msk      (0xFFFFUL << IWDG_KR_KEY_Pos)                      /*!< 0x0000FFFF */
7224 #define IWDG_KR_KEY          IWDG_KR_KEY_Msk                                   /*!< Key value (write only, read 0000h) */
7225 
7226 /*******************  Bit definition for IWDG_PR register  ********************/
7227 #define IWDG_PR_PR_Pos       (0U)
7228 #define IWDG_PR_PR_Msk       (0x7UL << IWDG_PR_PR_Pos)                          /*!< 0x00000007 */
7229 #define IWDG_PR_PR           IWDG_PR_PR_Msk                                    /*!< PR[2:0] (Prescaler divider) */
7230 #define IWDG_PR_PR_0         (0x1UL << IWDG_PR_PR_Pos)                          /*!< 0x00000001 */
7231 #define IWDG_PR_PR_1         (0x2UL << IWDG_PR_PR_Pos)                          /*!< 0x00000002 */
7232 #define IWDG_PR_PR_2         (0x4UL << IWDG_PR_PR_Pos)                          /*!< 0x00000004 */
7233 
7234 /*******************  Bit definition for IWDG_RLR register  *******************/
7235 #define IWDG_RLR_RL_Pos      (0U)
7236 #define IWDG_RLR_RL_Msk      (0xFFFUL << IWDG_RLR_RL_Pos)                       /*!< 0x00000FFF */
7237 #define IWDG_RLR_RL          IWDG_RLR_RL_Msk                                   /*!< Watchdog counter reload value */
7238 
7239 /*******************  Bit definition for IWDG_SR register  ********************/
7240 #define IWDG_SR_PVU_Pos      (0U)
7241 #define IWDG_SR_PVU_Msk      (0x1UL << IWDG_SR_PVU_Pos)                         /*!< 0x00000001 */
7242 #define IWDG_SR_PVU          IWDG_SR_PVU_Msk                                   /*!< Watchdog prescaler value update */
7243 #define IWDG_SR_RVU_Pos      (1U)
7244 #define IWDG_SR_RVU_Msk      (0x1UL << IWDG_SR_RVU_Pos)                         /*!< 0x00000002 */
7245 #define IWDG_SR_RVU          IWDG_SR_RVU_Msk                                   /*!< Watchdog counter reload value update */
7246 #define IWDG_SR_WVU_Pos      (2U)
7247 #define IWDG_SR_WVU_Msk      (0x1UL << IWDG_SR_WVU_Pos)                         /*!< 0x00000004 */
7248 #define IWDG_SR_WVU          IWDG_SR_WVU_Msk                                   /*!< Watchdog counter window value update */
7249 
7250 /*******************  Bit definition for IWDG_KR register  ********************/
7251 #define IWDG_WINR_WIN_Pos    (0U)
7252 #define IWDG_WINR_WIN_Msk    (0xFFFUL << IWDG_WINR_WIN_Pos)                     /*!< 0x00000FFF */
7253 #define IWDG_WINR_WIN        IWDG_WINR_WIN_Msk                                 /*!< Watchdog counter window value */
7254 
7255 /******************************************************************************/
7256 /*                                                                            */
7257 /*                          HDMI-CEC (CEC)                                    */
7258 /*                                                                            */
7259 /******************************************************************************/
7260 
7261 /*******************  Bit definition for CEC_CR register  *********************/
7262 #define CEC_CR_CECEN_Pos         (0U)
7263 #define CEC_CR_CECEN_Msk         (0x1UL << CEC_CR_CECEN_Pos)                    /*!< 0x00000001 */
7264 #define CEC_CR_CECEN             CEC_CR_CECEN_Msk                              /*!< CEC Enable                              */
7265 #define CEC_CR_TXSOM_Pos         (1U)
7266 #define CEC_CR_TXSOM_Msk         (0x1UL << CEC_CR_TXSOM_Pos)                    /*!< 0x00000002 */
7267 #define CEC_CR_TXSOM             CEC_CR_TXSOM_Msk                              /*!< CEC Tx Start Of Message                 */
7268 #define CEC_CR_TXEOM_Pos         (2U)
7269 #define CEC_CR_TXEOM_Msk         (0x1UL << CEC_CR_TXEOM_Pos)                    /*!< 0x00000004 */
7270 #define CEC_CR_TXEOM             CEC_CR_TXEOM_Msk                              /*!< CEC Tx End Of Message                   */
7271 
7272 /*******************  Bit definition for CEC_CFGR register  *******************/
7273 #define CEC_CFGR_SFT_Pos         (0U)
7274 #define CEC_CFGR_SFT_Msk         (0x7UL << CEC_CFGR_SFT_Pos)                    /*!< 0x00000007 */
7275 #define CEC_CFGR_SFT             CEC_CFGR_SFT_Msk                              /*!< CEC Signal Free Time                    */
7276 #define CEC_CFGR_RXTOL_Pos       (3U)
7277 #define CEC_CFGR_RXTOL_Msk       (0x1UL << CEC_CFGR_RXTOL_Pos)                  /*!< 0x00000008 */
7278 #define CEC_CFGR_RXTOL           CEC_CFGR_RXTOL_Msk                            /*!< CEC Tolerance                           */
7279 #define CEC_CFGR_BRESTP_Pos      (4U)
7280 #define CEC_CFGR_BRESTP_Msk      (0x1UL << CEC_CFGR_BRESTP_Pos)                 /*!< 0x00000010 */
7281 #define CEC_CFGR_BRESTP          CEC_CFGR_BRESTP_Msk                           /*!< CEC Rx Stop                             */
7282 #define CEC_CFGR_BREGEN_Pos      (5U)
7283 #define CEC_CFGR_BREGEN_Msk      (0x1UL << CEC_CFGR_BREGEN_Pos)                 /*!< 0x00000020 */
7284 #define CEC_CFGR_BREGEN          CEC_CFGR_BREGEN_Msk                           /*!< CEC Bit Rising Error generation         */
7285 #define CEC_CFGR_LBPEGEN_Pos     (6U)
7286 #define CEC_CFGR_LBPEGEN_Msk     (0x1UL << CEC_CFGR_LBPEGEN_Pos)                /*!< 0x00000040 */
7287 #define CEC_CFGR_LBPEGEN         CEC_CFGR_LBPEGEN_Msk                          /*!< CEC Long Bit Period Error generation    */
7288 #define CEC_CFGR_SFTOPT_Pos      (8U)
7289 #define CEC_CFGR_SFTOPT_Msk      (0x1UL << CEC_CFGR_SFTOPT_Pos)                 /*!< 0x00000100 */
7290 #define CEC_CFGR_SFTOPT          CEC_CFGR_SFTOPT_Msk                           /*!< CEC Signal Free Time optional           */
7291 #define CEC_CFGR_BRDNOGEN_Pos    (7U)
7292 #define CEC_CFGR_BRDNOGEN_Msk    (0x1UL << CEC_CFGR_BRDNOGEN_Pos)               /*!< 0x00000080 */
7293 #define CEC_CFGR_BRDNOGEN        CEC_CFGR_BRDNOGEN_Msk                         /*!< CEC Broadcast No error generation       */
7294 #define CEC_CFGR_OAR_Pos         (16U)
7295 #define CEC_CFGR_OAR_Msk         (0x7FFFUL << CEC_CFGR_OAR_Pos)                 /*!< 0x7FFF0000 */
7296 #define CEC_CFGR_OAR             CEC_CFGR_OAR_Msk                              /*!< CEC Own Address                         */
7297 #define CEC_CFGR_LSTN_Pos        (31U)
7298 #define CEC_CFGR_LSTN_Msk        (0x1UL << CEC_CFGR_LSTN_Pos)                   /*!< 0x80000000 */
7299 #define CEC_CFGR_LSTN            CEC_CFGR_LSTN_Msk                             /*!< CEC Listen mode                         */
7300 
7301 /*******************  Bit definition for CEC_TXDR register  *******************/
7302 #define CEC_TXDR_TXD_Pos         (0U)
7303 #define CEC_TXDR_TXD_Msk         (0xFFUL << CEC_TXDR_TXD_Pos)                   /*!< 0x000000FF */
7304 #define CEC_TXDR_TXD             CEC_TXDR_TXD_Msk                              /*!< CEC Tx Data                              */
7305 
7306 /*******************  Bit definition for CEC_RXDR register  *******************/
7307 #define CEC_RXDR_RXD_Pos         (0U)
7308 #define CEC_RXDR_RXD_Msk         (0xFFUL << CEC_RXDR_RXD_Pos)                   /*!< 0x000000FF */
7309 #define CEC_RXDR_RXD             CEC_RXDR_RXD_Msk                              /*!< CEC Rx Data                              */
7310 /* Legacy aliases */
7311 #define CEC_TXDR_RXD_Pos         CEC_RXDR_RXD_Pos
7312 #define CEC_TXDR_RXD_Msk         CEC_RXDR_RXD_Msk
7313 #define CEC_TXDR_RXD             CEC_RXDR_RXD
7314 
7315 /*******************  Bit definition for CEC_ISR register  ********************/
7316 #define CEC_ISR_RXBR_Pos         (0U)
7317 #define CEC_ISR_RXBR_Msk         (0x1UL << CEC_ISR_RXBR_Pos)                    /*!< 0x00000001 */
7318 #define CEC_ISR_RXBR             CEC_ISR_RXBR_Msk                              /*!< CEC Rx-Byte Received                      */
7319 #define CEC_ISR_RXEND_Pos        (1U)
7320 #define CEC_ISR_RXEND_Msk        (0x1UL << CEC_ISR_RXEND_Pos)                   /*!< 0x00000002 */
7321 #define CEC_ISR_RXEND            CEC_ISR_RXEND_Msk                             /*!< CEC End Of Reception                      */
7322 #define CEC_ISR_RXOVR_Pos        (2U)
7323 #define CEC_ISR_RXOVR_Msk        (0x1UL << CEC_ISR_RXOVR_Pos)                   /*!< 0x00000004 */
7324 #define CEC_ISR_RXOVR            CEC_ISR_RXOVR_Msk                             /*!< CEC Rx-Overrun                            */
7325 #define CEC_ISR_BRE_Pos          (3U)
7326 #define CEC_ISR_BRE_Msk          (0x1UL << CEC_ISR_BRE_Pos)                     /*!< 0x00000008 */
7327 #define CEC_ISR_BRE              CEC_ISR_BRE_Msk                               /*!< CEC Rx Bit Rising Error                   */
7328 #define CEC_ISR_SBPE_Pos         (4U)
7329 #define CEC_ISR_SBPE_Msk         (0x1UL << CEC_ISR_SBPE_Pos)                    /*!< 0x00000010 */
7330 #define CEC_ISR_SBPE             CEC_ISR_SBPE_Msk                              /*!< CEC Rx Short Bit period Error             */
7331 #define CEC_ISR_LBPE_Pos         (5U)
7332 #define CEC_ISR_LBPE_Msk         (0x1UL << CEC_ISR_LBPE_Pos)                    /*!< 0x00000020 */
7333 #define CEC_ISR_LBPE             CEC_ISR_LBPE_Msk                              /*!< CEC Rx Long Bit period Error              */
7334 #define CEC_ISR_RXACKE_Pos       (6U)
7335 #define CEC_ISR_RXACKE_Msk       (0x1UL << CEC_ISR_RXACKE_Pos)                  /*!< 0x00000040 */
7336 #define CEC_ISR_RXACKE           CEC_ISR_RXACKE_Msk                            /*!< CEC Rx Missing Acknowledge                */
7337 #define CEC_ISR_ARBLST_Pos       (7U)
7338 #define CEC_ISR_ARBLST_Msk       (0x1UL << CEC_ISR_ARBLST_Pos)                  /*!< 0x00000080 */
7339 #define CEC_ISR_ARBLST           CEC_ISR_ARBLST_Msk                            /*!< CEC Arbitration Lost                      */
7340 #define CEC_ISR_TXBR_Pos         (8U)
7341 #define CEC_ISR_TXBR_Msk         (0x1UL << CEC_ISR_TXBR_Pos)                    /*!< 0x00000100 */
7342 #define CEC_ISR_TXBR             CEC_ISR_TXBR_Msk                              /*!< CEC Tx Byte Request                       */
7343 #define CEC_ISR_TXEND_Pos        (9U)
7344 #define CEC_ISR_TXEND_Msk        (0x1UL << CEC_ISR_TXEND_Pos)                   /*!< 0x00000200 */
7345 #define CEC_ISR_TXEND            CEC_ISR_TXEND_Msk                             /*!< CEC End of Transmission                   */
7346 #define CEC_ISR_TXUDR_Pos        (10U)
7347 #define CEC_ISR_TXUDR_Msk        (0x1UL << CEC_ISR_TXUDR_Pos)                   /*!< 0x00000400 */
7348 #define CEC_ISR_TXUDR            CEC_ISR_TXUDR_Msk                             /*!< CEC Tx-Buffer Underrun                    */
7349 #define CEC_ISR_TXERR_Pos        (11U)
7350 #define CEC_ISR_TXERR_Msk        (0x1UL << CEC_ISR_TXERR_Pos)                   /*!< 0x00000800 */
7351 #define CEC_ISR_TXERR            CEC_ISR_TXERR_Msk                             /*!< CEC Tx-Error                              */
7352 #define CEC_ISR_TXACKE_Pos       (12U)
7353 #define CEC_ISR_TXACKE_Msk       (0x1UL << CEC_ISR_TXACKE_Pos)                  /*!< 0x00001000 */
7354 #define CEC_ISR_TXACKE           CEC_ISR_TXACKE_Msk                            /*!< CEC Tx Missing Acknowledge                */
7355 
7356 /*******************  Bit definition for CEC_IER register  ********************/
7357 #define CEC_IER_RXBRIE_Pos       (0U)
7358 #define CEC_IER_RXBRIE_Msk       (0x1UL << CEC_IER_RXBRIE_Pos)                  /*!< 0x00000001 */
7359 #define CEC_IER_RXBRIE           CEC_IER_RXBRIE_Msk                            /*!< CEC Rx-Byte Received IT Enable            */
7360 #define CEC_IER_RXENDIE_Pos      (1U)
7361 #define CEC_IER_RXENDIE_Msk      (0x1UL << CEC_IER_RXENDIE_Pos)                 /*!< 0x00000002 */
7362 #define CEC_IER_RXENDIE          CEC_IER_RXENDIE_Msk                           /*!< CEC End Of Reception IT Enable            */
7363 #define CEC_IER_RXOVRIE_Pos      (2U)
7364 #define CEC_IER_RXOVRIE_Msk      (0x1UL << CEC_IER_RXOVRIE_Pos)                 /*!< 0x00000004 */
7365 #define CEC_IER_RXOVRIE          CEC_IER_RXOVRIE_Msk                           /*!< CEC Rx-Overrun IT Enable                  */
7366 #define CEC_IER_BREIE_Pos        (3U)
7367 #define CEC_IER_BREIE_Msk        (0x1UL << CEC_IER_BREIE_Pos)                   /*!< 0x00000008 */
7368 #define CEC_IER_BREIE            CEC_IER_BREIE_Msk                             /*!< CEC Rx Bit Rising Error IT Enable         */
7369 #define CEC_IER_SBPEIE_Pos       (4U)
7370 #define CEC_IER_SBPEIE_Msk       (0x1UL << CEC_IER_SBPEIE_Pos)                  /*!< 0x00000010 */
7371 #define CEC_IER_SBPEIE           CEC_IER_SBPEIE_Msk                            /*!< CEC Rx Short Bit period Error IT Enable   */
7372 #define CEC_IER_LBPEIE_Pos       (5U)
7373 #define CEC_IER_LBPEIE_Msk       (0x1UL << CEC_IER_LBPEIE_Pos)                  /*!< 0x00000020 */
7374 #define CEC_IER_LBPEIE           CEC_IER_LBPEIE_Msk                            /*!< CEC Rx Long Bit period Error IT Enable    */
7375 #define CEC_IER_RXACKEIE_Pos     (6U)
7376 #define CEC_IER_RXACKEIE_Msk     (0x1UL << CEC_IER_RXACKEIE_Pos)                /*!< 0x00000040 */
7377 #define CEC_IER_RXACKEIE         CEC_IER_RXACKEIE_Msk                          /*!< CEC Rx Missing Acknowledge IT Enable      */
7378 #define CEC_IER_ARBLSTIE_Pos     (7U)
7379 #define CEC_IER_ARBLSTIE_Msk     (0x1UL << CEC_IER_ARBLSTIE_Pos)                /*!< 0x00000080 */
7380 #define CEC_IER_ARBLSTIE         CEC_IER_ARBLSTIE_Msk                          /*!< CEC Arbitration Lost IT Enable            */
7381 #define CEC_IER_TXBRIE_Pos       (8U)
7382 #define CEC_IER_TXBRIE_Msk       (0x1UL << CEC_IER_TXBRIE_Pos)                  /*!< 0x00000100 */
7383 #define CEC_IER_TXBRIE           CEC_IER_TXBRIE_Msk                            /*!< CEC Tx Byte Request  IT Enable            */
7384 #define CEC_IER_TXENDIE_Pos      (9U)
7385 #define CEC_IER_TXENDIE_Msk      (0x1UL << CEC_IER_TXENDIE_Pos)                 /*!< 0x00000200 */
7386 #define CEC_IER_TXENDIE          CEC_IER_TXENDIE_Msk                           /*!< CEC End of Transmission IT Enable         */
7387 #define CEC_IER_TXUDRIE_Pos      (10U)
7388 #define CEC_IER_TXUDRIE_Msk      (0x1UL << CEC_IER_TXUDRIE_Pos)                 /*!< 0x00000400 */
7389 #define CEC_IER_TXUDRIE          CEC_IER_TXUDRIE_Msk                           /*!< CEC Tx-Buffer Underrun IT Enable          */
7390 #define CEC_IER_TXERRIE_Pos      (11U)
7391 #define CEC_IER_TXERRIE_Msk      (0x1UL << CEC_IER_TXERRIE_Pos)                 /*!< 0x00000800 */
7392 #define CEC_IER_TXERRIE          CEC_IER_TXERRIE_Msk                           /*!< CEC Tx-Error IT Enable                    */
7393 #define CEC_IER_TXACKEIE_Pos     (12U)
7394 #define CEC_IER_TXACKEIE_Msk     (0x1UL << CEC_IER_TXACKEIE_Pos)                /*!< 0x00001000 */
7395 #define CEC_IER_TXACKEIE         CEC_IER_TXACKEIE_Msk                          /*!< CEC Tx Missing Acknowledge IT Enable      */
7396 
7397 /******************************************************************************/
7398 /*                                                                            */
7399 /*                             Power Control                                  */
7400 /*                                                                            */
7401 /******************************************************************************/
7402 /* Note: No specific macro feature on this device */
7403 /********************  Bit definition for PWR_CR register  ********************/
7404 #define PWR_CR_LPDS_Pos            (0U)
7405 #define PWR_CR_LPDS_Msk            (0x1UL << PWR_CR_LPDS_Pos)                   /*!< 0x00000001 */
7406 #define PWR_CR_LPDS                PWR_CR_LPDS_Msk                             /*!< Low-power Deepsleep */
7407 #define PWR_CR_PDDS_Pos            (1U)
7408 #define PWR_CR_PDDS_Msk            (0x1UL << PWR_CR_PDDS_Pos)                   /*!< 0x00000002 */
7409 #define PWR_CR_PDDS                PWR_CR_PDDS_Msk                             /*!< Power Down Deepsleep */
7410 #define PWR_CR_CWUF_Pos            (2U)
7411 #define PWR_CR_CWUF_Msk            (0x1UL << PWR_CR_CWUF_Pos)                   /*!< 0x00000004 */
7412 #define PWR_CR_CWUF                PWR_CR_CWUF_Msk                             /*!< Clear Wakeup Flag */
7413 #define PWR_CR_CSBF_Pos            (3U)
7414 #define PWR_CR_CSBF_Msk            (0x1UL << PWR_CR_CSBF_Pos)                   /*!< 0x00000008 */
7415 #define PWR_CR_CSBF                PWR_CR_CSBF_Msk                             /*!< Clear Standby Flag */
7416 
7417 #define PWR_CR_DBP_Pos             (8U)
7418 #define PWR_CR_DBP_Msk             (0x1UL << PWR_CR_DBP_Pos)                    /*!< 0x00000100 */
7419 #define PWR_CR_DBP                 PWR_CR_DBP_Msk                              /*!< Disable Backup Domain write protection */
7420 #define PWR_CR_ENSD1_Pos           (9U)
7421 #define PWR_CR_ENSD1_Msk           (0x1UL << PWR_CR_ENSD1_Pos)               /*!< 0x00000200 */
7422 #define PWR_CR_ENSD1               PWR_CR_ENSD1_Msk                         /*!< Enable Analog part of the SDADC1 */
7423 #define PWR_CR_ENSD2_Pos           (10U)
7424 #define PWR_CR_ENSD2_Msk           (0x1UL << PWR_CR_ENSD2_Pos)               /*!< 0x00000400 */
7425 #define PWR_CR_ENSD2               PWR_CR_ENSD2_Msk                         /*!< Enable Analog part of the SDADC2 */
7426 #define PWR_CR_ENSD3_Pos           (11U)
7427 #define PWR_CR_ENSD3_Msk           (0x1UL << PWR_CR_ENSD3_Pos)               /*!< 0x00000800 */
7428 #define PWR_CR_ENSD3               PWR_CR_ENSD3_Msk                         /*!< Enable Analog part of the SDADC3 */
7429 /* Legacy aliases */
7430 #define PWR_CR_SDADC1EN_Pos        PWR_CR_ENSD1_Pos
7431 #define PWR_CR_SDADC1EN_Msk        PWR_CR_ENSD1_Msk
7432 #define PWR_CR_SDADC1EN            PWR_CR_ENSD1
7433 #define PWR_CR_SDADC2EN_Pos        PWR_CR_ENSD2_Pos
7434 #define PWR_CR_SDADC2EN_Msk        PWR_CR_ENSD2_Msk
7435 #define PWR_CR_SDADC2EN            PWR_CR_ENSD2
7436 #define PWR_CR_SDADC3EN_Pos        PWR_CR_ENSD3_Pos
7437 #define PWR_CR_SDADC3EN_Msk        PWR_CR_ENSD3_Msk
7438 #define PWR_CR_SDADC3EN            PWR_CR_ENSD3
7439 
7440 /*******************  Bit definition for PWR_CSR register  ********************/
7441 #define PWR_CSR_WUF_Pos            (0U)
7442 #define PWR_CSR_WUF_Msk            (0x1UL << PWR_CSR_WUF_Pos)                   /*!< 0x00000001 */
7443 #define PWR_CSR_WUF                PWR_CSR_WUF_Msk                             /*!< Wakeup Flag */
7444 #define PWR_CSR_SBF_Pos            (1U)
7445 #define PWR_CSR_SBF_Msk            (0x1UL << PWR_CSR_SBF_Pos)                   /*!< 0x00000002 */
7446 #define PWR_CSR_SBF                PWR_CSR_SBF_Msk                             /*!< Standby Flag */
7447 #define PWR_CSR_VREFINTRDYF_Pos    (3U)
7448 #define PWR_CSR_VREFINTRDYF_Msk    (0x1UL << PWR_CSR_VREFINTRDYF_Pos)           /*!< 0x00000008 */
7449 #define PWR_CSR_VREFINTRDYF        PWR_CSR_VREFINTRDYF_Msk                     /*!< Internal voltage reference (VREFINT) ready flag */
7450 
7451 #define PWR_CSR_EWUP1_Pos          (8U)
7452 #define PWR_CSR_EWUP1_Msk          (0x1UL << PWR_CSR_EWUP1_Pos)                 /*!< 0x00000100 */
7453 #define PWR_CSR_EWUP1              PWR_CSR_EWUP1_Msk                           /*!< Enable WKUP pin 1 */
7454 #define PWR_CSR_EWUP2_Pos          (9U)
7455 #define PWR_CSR_EWUP2_Msk          (0x1UL << PWR_CSR_EWUP2_Pos)                 /*!< 0x00000200 */
7456 #define PWR_CSR_EWUP2              PWR_CSR_EWUP2_Msk                           /*!< Enable WKUP pin 2 */
7457 #define PWR_CSR_EWUP3_Pos          (10U)
7458 #define PWR_CSR_EWUP3_Msk          (0x1UL << PWR_CSR_EWUP3_Pos)                 /*!< 0x00000400 */
7459 #define PWR_CSR_EWUP3              PWR_CSR_EWUP3_Msk                           /*!< Enable WKUP pin 3 */
7460 
7461 /******************************************************************************/
7462 /*                                                                            */
7463 /*                         Reset and Clock Control                            */
7464 /*                                                                            */
7465 /******************************************************************************/
7466 /********************  Bit definition for RCC_CR register  ********************/
7467 #define RCC_CR_HSION_Pos                         (0U)
7468 #define RCC_CR_HSION_Msk                         (0x1UL << RCC_CR_HSION_Pos)    /*!< 0x00000001 */
7469 #define RCC_CR_HSION                             RCC_CR_HSION_Msk
7470 #define RCC_CR_HSIRDY_Pos                        (1U)
7471 #define RCC_CR_HSIRDY_Msk                        (0x1UL << RCC_CR_HSIRDY_Pos)   /*!< 0x00000002 */
7472 #define RCC_CR_HSIRDY                            RCC_CR_HSIRDY_Msk
7473 
7474 #define RCC_CR_HSITRIM_Pos                       (3U)
7475 #define RCC_CR_HSITRIM_Msk                       (0x1FUL << RCC_CR_HSITRIM_Pos) /*!< 0x000000F8 */
7476 #define RCC_CR_HSITRIM                           RCC_CR_HSITRIM_Msk
7477 #define RCC_CR_HSITRIM_0                         (0x01UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000008 */
7478 #define RCC_CR_HSITRIM_1                         (0x02UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000010 */
7479 #define RCC_CR_HSITRIM_2                         (0x04UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000020 */
7480 #define RCC_CR_HSITRIM_3                         (0x08UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000040 */
7481 #define RCC_CR_HSITRIM_4                         (0x10UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000080 */
7482 
7483 #define RCC_CR_HSICAL_Pos                        (8U)
7484 #define RCC_CR_HSICAL_Msk                        (0xFFUL << RCC_CR_HSICAL_Pos)  /*!< 0x0000FF00 */
7485 #define RCC_CR_HSICAL                            RCC_CR_HSICAL_Msk
7486 #define RCC_CR_HSICAL_0                          (0x01UL << RCC_CR_HSICAL_Pos)  /*!< 0x00000100 */
7487 #define RCC_CR_HSICAL_1                          (0x02UL << RCC_CR_HSICAL_Pos)  /*!< 0x00000200 */
7488 #define RCC_CR_HSICAL_2                          (0x04UL << RCC_CR_HSICAL_Pos)  /*!< 0x00000400 */
7489 #define RCC_CR_HSICAL_3                          (0x08UL << RCC_CR_HSICAL_Pos)  /*!< 0x00000800 */
7490 #define RCC_CR_HSICAL_4                          (0x10UL << RCC_CR_HSICAL_Pos)  /*!< 0x00001000 */
7491 #define RCC_CR_HSICAL_5                          (0x20UL << RCC_CR_HSICAL_Pos)  /*!< 0x00002000 */
7492 #define RCC_CR_HSICAL_6                          (0x40UL << RCC_CR_HSICAL_Pos)  /*!< 0x00004000 */
7493 #define RCC_CR_HSICAL_7                          (0x80UL << RCC_CR_HSICAL_Pos)  /*!< 0x00008000 */
7494 
7495 #define RCC_CR_HSEON_Pos                         (16U)
7496 #define RCC_CR_HSEON_Msk                         (0x1UL << RCC_CR_HSEON_Pos)    /*!< 0x00010000 */
7497 #define RCC_CR_HSEON                             RCC_CR_HSEON_Msk
7498 #define RCC_CR_HSERDY_Pos                        (17U)
7499 #define RCC_CR_HSERDY_Msk                        (0x1UL << RCC_CR_HSERDY_Pos)   /*!< 0x00020000 */
7500 #define RCC_CR_HSERDY                            RCC_CR_HSERDY_Msk
7501 #define RCC_CR_HSEBYP_Pos                        (18U)
7502 #define RCC_CR_HSEBYP_Msk                        (0x1UL << RCC_CR_HSEBYP_Pos)   /*!< 0x00040000 */
7503 #define RCC_CR_HSEBYP                            RCC_CR_HSEBYP_Msk
7504 #define RCC_CR_CSSON_Pos                         (19U)
7505 #define RCC_CR_CSSON_Msk                         (0x1UL << RCC_CR_CSSON_Pos)    /*!< 0x00080000 */
7506 #define RCC_CR_CSSON                             RCC_CR_CSSON_Msk
7507 #define RCC_CR_PLLON_Pos                         (24U)
7508 #define RCC_CR_PLLON_Msk                         (0x1UL << RCC_CR_PLLON_Pos)    /*!< 0x01000000 */
7509 #define RCC_CR_PLLON                             RCC_CR_PLLON_Msk
7510 #define RCC_CR_PLLRDY_Pos                        (25U)
7511 #define RCC_CR_PLLRDY_Msk                        (0x1UL << RCC_CR_PLLRDY_Pos)   /*!< 0x02000000 */
7512 #define RCC_CR_PLLRDY                            RCC_CR_PLLRDY_Msk
7513 
7514 /********************  Bit definition for RCC_CFGR register  ******************/
7515 /*!< SW configuration */
7516 #define RCC_CFGR_SW_Pos                          (0U)
7517 #define RCC_CFGR_SW_Msk                          (0x3UL << RCC_CFGR_SW_Pos)     /*!< 0x00000003 */
7518 #define RCC_CFGR_SW                              RCC_CFGR_SW_Msk               /*!< SW[1:0] bits (System clock Switch) */
7519 #define RCC_CFGR_SW_0                            (0x1UL << RCC_CFGR_SW_Pos)     /*!< 0x00000001 */
7520 #define RCC_CFGR_SW_1                            (0x2UL << RCC_CFGR_SW_Pos)     /*!< 0x00000002 */
7521 
7522 #define RCC_CFGR_SW_HSI                          (0x00000000U)                 /*!< HSI selected as system clock */
7523 #define RCC_CFGR_SW_HSE                          (0x00000001U)                 /*!< HSE selected as system clock */
7524 #define RCC_CFGR_SW_PLL                          (0x00000002U)                 /*!< PLL selected as system clock */
7525 
7526 /*!< SWS configuration */
7527 #define RCC_CFGR_SWS_Pos                         (2U)
7528 #define RCC_CFGR_SWS_Msk                         (0x3UL << RCC_CFGR_SWS_Pos)    /*!< 0x0000000C */
7529 #define RCC_CFGR_SWS                             RCC_CFGR_SWS_Msk              /*!< SWS[1:0] bits (System Clock Switch Status) */
7530 #define RCC_CFGR_SWS_0                           (0x1UL << RCC_CFGR_SWS_Pos)    /*!< 0x00000004 */
7531 #define RCC_CFGR_SWS_1                           (0x2UL << RCC_CFGR_SWS_Pos)    /*!< 0x00000008 */
7532 
7533 #define RCC_CFGR_SWS_HSI                         (0x00000000U)                 /*!< HSI oscillator used as system clock */
7534 #define RCC_CFGR_SWS_HSE                         (0x00000004U)                 /*!< HSE oscillator used as system clock */
7535 #define RCC_CFGR_SWS_PLL                         (0x00000008U)                 /*!< PLL used as system clock */
7536 
7537 /*!< HPRE configuration */
7538 #define RCC_CFGR_HPRE_Pos                        (4U)
7539 #define RCC_CFGR_HPRE_Msk                        (0xFUL << RCC_CFGR_HPRE_Pos)   /*!< 0x000000F0 */
7540 #define RCC_CFGR_HPRE                            RCC_CFGR_HPRE_Msk             /*!< HPRE[3:0] bits (AHB prescaler) */
7541 #define RCC_CFGR_HPRE_0                          (0x1UL << RCC_CFGR_HPRE_Pos)   /*!< 0x00000010 */
7542 #define RCC_CFGR_HPRE_1                          (0x2UL << RCC_CFGR_HPRE_Pos)   /*!< 0x00000020 */
7543 #define RCC_CFGR_HPRE_2                          (0x4UL << RCC_CFGR_HPRE_Pos)   /*!< 0x00000040 */
7544 #define RCC_CFGR_HPRE_3                          (0x8UL << RCC_CFGR_HPRE_Pos)   /*!< 0x00000080 */
7545 
7546 #define RCC_CFGR_HPRE_DIV1                       (0x00000000U)                 /*!< SYSCLK not divided */
7547 #define RCC_CFGR_HPRE_DIV2                       (0x00000080U)                 /*!< SYSCLK divided by 2 */
7548 #define RCC_CFGR_HPRE_DIV4                       (0x00000090U)                 /*!< SYSCLK divided by 4 */
7549 #define RCC_CFGR_HPRE_DIV8                       (0x000000A0U)                 /*!< SYSCLK divided by 8 */
7550 #define RCC_CFGR_HPRE_DIV16                      (0x000000B0U)                 /*!< SYSCLK divided by 16 */
7551 #define RCC_CFGR_HPRE_DIV64                      (0x000000C0U)                 /*!< SYSCLK divided by 64 */
7552 #define RCC_CFGR_HPRE_DIV128                     (0x000000D0U)                 /*!< SYSCLK divided by 128 */
7553 #define RCC_CFGR_HPRE_DIV256                     (0x000000E0U)                 /*!< SYSCLK divided by 256 */
7554 #define RCC_CFGR_HPRE_DIV512                     (0x000000F0U)                 /*!< SYSCLK divided by 512 */
7555 
7556 /*!< PPRE1 configuration */
7557 #define RCC_CFGR_PPRE1_Pos                       (8U)
7558 #define RCC_CFGR_PPRE1_Msk                       (0x7UL << RCC_CFGR_PPRE1_Pos)  /*!< 0x00000700 */
7559 #define RCC_CFGR_PPRE1                           RCC_CFGR_PPRE1_Msk            /*!< PRE1[2:0] bits (APB1 prescaler) */
7560 #define RCC_CFGR_PPRE1_0                         (0x1UL << RCC_CFGR_PPRE1_Pos)  /*!< 0x00000100 */
7561 #define RCC_CFGR_PPRE1_1                         (0x2UL << RCC_CFGR_PPRE1_Pos)  /*!< 0x00000200 */
7562 #define RCC_CFGR_PPRE1_2                         (0x4UL << RCC_CFGR_PPRE1_Pos)  /*!< 0x00000400 */
7563 
7564 #define RCC_CFGR_PPRE1_DIV1                      (0x00000000U)                 /*!< HCLK not divided */
7565 #define RCC_CFGR_PPRE1_DIV2                      (0x00000400U)                 /*!< HCLK divided by 2 */
7566 #define RCC_CFGR_PPRE1_DIV4                      (0x00000500U)                 /*!< HCLK divided by 4 */
7567 #define RCC_CFGR_PPRE1_DIV8                      (0x00000600U)                 /*!< HCLK divided by 8 */
7568 #define RCC_CFGR_PPRE1_DIV16                     (0x00000700U)                 /*!< HCLK divided by 16 */
7569 
7570 /*!< PPRE2 configuration */
7571 #define RCC_CFGR_PPRE2_Pos                       (11U)
7572 #define RCC_CFGR_PPRE2_Msk                       (0x7UL << RCC_CFGR_PPRE2_Pos)  /*!< 0x00003800 */
7573 #define RCC_CFGR_PPRE2                           RCC_CFGR_PPRE2_Msk            /*!< PRE2[2:0] bits (APB2 prescaler) */
7574 #define RCC_CFGR_PPRE2_0                         (0x1UL << RCC_CFGR_PPRE2_Pos)  /*!< 0x00000800 */
7575 #define RCC_CFGR_PPRE2_1                         (0x2UL << RCC_CFGR_PPRE2_Pos)  /*!< 0x00001000 */
7576 #define RCC_CFGR_PPRE2_2                         (0x4UL << RCC_CFGR_PPRE2_Pos)  /*!< 0x00002000 */
7577 
7578 #define RCC_CFGR_PPRE2_DIV1                      (0x00000000U)                 /*!< HCLK not divided */
7579 #define RCC_CFGR_PPRE2_DIV2                      (0x00002000U)                 /*!< HCLK divided by 2 */
7580 #define RCC_CFGR_PPRE2_DIV4                      (0x00002800U)                 /*!< HCLK divided by 4 */
7581 #define RCC_CFGR_PPRE2_DIV8                      (0x00003000U)                 /*!< HCLK divided by 8 */
7582 #define RCC_CFGR_PPRE2_DIV16                     (0x00003800U)                 /*!< HCLK divided by 16 */
7583 
7584 /*!< ADCPRE configuration */
7585 #define RCC_CFGR_ADCPRE_Pos                      (14U)
7586 #define RCC_CFGR_ADCPRE_Msk                      (0x3UL << RCC_CFGR_ADCPRE_Pos) /*!< 0x0000C000 */
7587 #define RCC_CFGR_ADCPRE                          RCC_CFGR_ADCPRE_Msk
7588 #define RCC_CFGR_ADCPRE_0                        (0x1UL << RCC_CFGR_ADCPRE_Pos) /*!< 0x00004000 */
7589 #define RCC_CFGR_ADCPRE_1                        (0x2UL << RCC_CFGR_ADCPRE_Pos) /*!< 0x00008000 */
7590 
7591 #define RCC_CFGR_ADCPRE_DIV2                     (0x00000000U)                 /*!< ADC CLK divided by 2 */
7592 #define RCC_CFGR_ADCPRE_DIV4                     (0x00004000U)                 /*!< ADC CLK divided by 4 */
7593 #define RCC_CFGR_ADCPRE_DIV6                     (0x00008000U)                 /*!< ADC CLK divided by 6 */
7594 #define RCC_CFGR_ADCPRE_DIV8                     (0x0000C000U)                 /*!< ADC CLK divided by 8 */
7595 
7596 #define RCC_CFGR_PLLSRC_Pos                      (16U)
7597 #define RCC_CFGR_PLLSRC_Msk                      (0x1UL << RCC_CFGR_PLLSRC_Pos) /*!< 0x00010000 */
7598 #define RCC_CFGR_PLLSRC                          RCC_CFGR_PLLSRC_Msk           /*!< PLL entry clock source */
7599 #define RCC_CFGR_PLLSRC_HSI_DIV2                 (0x00000000U)                 /*!< HSI clock divided by 2 selected as PLL entry clock source */
7600 #define RCC_CFGR_PLLSRC_HSE_PREDIV               (0x00010000U)                 /*!< HSE/PREDIV clock selected as PLL entry clock source */
7601 
7602 #define RCC_CFGR_PLLXTPRE_Pos                    (17U)
7603 #define RCC_CFGR_PLLXTPRE_Msk                    (0x1UL << RCC_CFGR_PLLXTPRE_Pos) /*!< 0x00020000 */
7604 #define RCC_CFGR_PLLXTPRE                        RCC_CFGR_PLLXTPRE_Msk         /*!< HSE divider for PLL entry */
7605 #define RCC_CFGR_PLLXTPRE_HSE_PREDIV_DIV1        (0x00000000U)                 /*!< HSE/PREDIV clock not divided for PLL entry */
7606 #define RCC_CFGR_PLLXTPRE_HSE_PREDIV_DIV2        (0x00020000U)                 /*!< HSE/PREDIV clock divided by 2 for PLL entry */
7607 
7608 /*!< PLLMUL configuration */
7609 #define RCC_CFGR_PLLMUL_Pos                      (18U)
7610 #define RCC_CFGR_PLLMUL_Msk                      (0xFUL << RCC_CFGR_PLLMUL_Pos) /*!< 0x003C0000 */
7611 #define RCC_CFGR_PLLMUL                          RCC_CFGR_PLLMUL_Msk           /*!< PLLMUL[3:0] bits (PLL multiplication factor) */
7612 #define RCC_CFGR_PLLMUL_0                        (0x1UL << RCC_CFGR_PLLMUL_Pos) /*!< 0x00040000 */
7613 #define RCC_CFGR_PLLMUL_1                        (0x2UL << RCC_CFGR_PLLMUL_Pos) /*!< 0x00080000 */
7614 #define RCC_CFGR_PLLMUL_2                        (0x4UL << RCC_CFGR_PLLMUL_Pos) /*!< 0x00100000 */
7615 #define RCC_CFGR_PLLMUL_3                        (0x8UL << RCC_CFGR_PLLMUL_Pos) /*!< 0x00200000 */
7616 
7617 #define RCC_CFGR_PLLMUL2                         (0x00000000U)                 /*!< PLL input clock*2 */
7618 #define RCC_CFGR_PLLMUL3                         (0x00040000U)                 /*!< PLL input clock*3 */
7619 #define RCC_CFGR_PLLMUL4                         (0x00080000U)                 /*!< PLL input clock*4 */
7620 #define RCC_CFGR_PLLMUL5                         (0x000C0000U)                 /*!< PLL input clock*5 */
7621 #define RCC_CFGR_PLLMUL6                         (0x00100000U)                 /*!< PLL input clock*6 */
7622 #define RCC_CFGR_PLLMUL7                         (0x00140000U)                 /*!< PLL input clock*7 */
7623 #define RCC_CFGR_PLLMUL8                         (0x00180000U)                 /*!< PLL input clock*8 */
7624 #define RCC_CFGR_PLLMUL9                         (0x001C0000U)                 /*!< PLL input clock*9 */
7625 #define RCC_CFGR_PLLMUL10                        (0x00200000U)                 /*!< PLL input clock10 */
7626 #define RCC_CFGR_PLLMUL11                        (0x00240000U)                 /*!< PLL input clock*11 */
7627 #define RCC_CFGR_PLLMUL12                        (0x00280000U)                 /*!< PLL input clock*12 */
7628 #define RCC_CFGR_PLLMUL13                        (0x002C0000U)                 /*!< PLL input clock*13 */
7629 #define RCC_CFGR_PLLMUL14                        (0x00300000U)                 /*!< PLL input clock*14 */
7630 #define RCC_CFGR_PLLMUL15                        (0x00340000U)                 /*!< PLL input clock*15 */
7631 #define RCC_CFGR_PLLMUL16                        (0x00380000U)                 /*!< PLL input clock*16 */
7632 
7633 /*!< MCO configuration */
7634 #define RCC_CFGR_MCO_Pos                         (24U)
7635 #define RCC_CFGR_MCO_Msk                         (0x7UL << RCC_CFGR_MCO_Pos)    /*!< 0x07000000 */
7636 #define RCC_CFGR_MCO                             RCC_CFGR_MCO_Msk              /*!< MCO[2:0] bits (Microcontroller Clock Output) */
7637 #define RCC_CFGR_MCO_0                           (0x1UL << RCC_CFGR_MCO_Pos)    /*!< 0x01000000 */
7638 #define RCC_CFGR_MCO_1                           (0x2UL << RCC_CFGR_MCO_Pos)    /*!< 0x02000000 */
7639 #define RCC_CFGR_MCO_2                           (0x4UL << RCC_CFGR_MCO_Pos)    /*!< 0x04000000 */
7640 
7641 #define RCC_CFGR_MCO_NOCLOCK                     (0x00000000U)                 /*!< No clock */
7642 #define RCC_CFGR_MCO_LSI                         (0x02000000U)                 /*!< LSI clock selected as MCO source */
7643 #define RCC_CFGR_MCO_LSE                         (0x03000000U)                 /*!< LSE clock selected as MCO source */
7644 #define RCC_CFGR_MCO_SYSCLK                      (0x04000000U)                 /*!< System clock selected as MCO source */
7645 #define RCC_CFGR_MCO_HSI                         (0x05000000U)                 /*!< HSI clock selected as MCO source */
7646 #define RCC_CFGR_MCO_HSE                         (0x06000000U)                 /*!< HSE clock selected as MCO source  */
7647 #define RCC_CFGR_MCO_PLL                         (0x07000000U)                 /*!< PLL clock divided by 2 selected as MCO source */
7648 
7649 /* Reference defines */
7650 #define RCC_CFGR_MCOSEL                      RCC_CFGR_MCO
7651 #define RCC_CFGR_MCOSEL_0                    RCC_CFGR_MCO_0
7652 #define RCC_CFGR_MCOSEL_1                    RCC_CFGR_MCO_1
7653 #define RCC_CFGR_MCOSEL_2                    RCC_CFGR_MCO_2
7654 #define RCC_CFGR_MCOSEL_NOCLOCK              RCC_CFGR_MCO_NOCLOCK
7655 #define RCC_CFGR_MCOSEL_LSI                  RCC_CFGR_MCO_LSI
7656 #define RCC_CFGR_MCOSEL_LSE                  RCC_CFGR_MCO_LSE
7657 #define RCC_CFGR_MCOSEL_SYSCLK               RCC_CFGR_MCO_SYSCLK
7658 #define RCC_CFGR_MCOSEL_HSI                  RCC_CFGR_MCO_HSI
7659 #define RCC_CFGR_MCOSEL_HSE                  RCC_CFGR_MCO_HSE
7660 #define RCC_CFGR_MCOSEL_PLL_DIV2             RCC_CFGR_MCO_PLL
7661 
7662 /*!< SDPRE configuration */
7663 #define RCC_CFGR_SDPRE_Pos                    (27U)
7664 #define RCC_CFGR_SDPRE_Msk                    (0x1FUL << RCC_CFGR_SDPRE_Pos) /*!< 0xF8000000 */
7665 #define RCC_CFGR_SDPRE                        RCC_CFGR_SDPRE_Msk         /*!< SDPRE[4:0] bits (Sigma Delta ADC prescaler) */
7666 #define RCC_CFGR_SDPRE_0                      (0x01UL << RCC_CFGR_SDPRE_Pos) /*!< 0x08000000 */
7667 #define RCC_CFGR_SDPRE_1                      (0x02UL << RCC_CFGR_SDPRE_Pos) /*!< 0x10000000 */
7668 #define RCC_CFGR_SDPRE_2                      (0x04UL << RCC_CFGR_SDPRE_Pos) /*!< 0x20000000 */
7669 #define RCC_CFGR_SDPRE_3                      (0x08UL << RCC_CFGR_SDPRE_Pos) /*!< 0x40000000 */
7670 #define RCC_CFGR_SDPRE_4                      (0x10UL << RCC_CFGR_SDPRE_Pos) /*!< 0x80000000 */
7671 
7672 #define RCC_CFGR_SDPRE_DIV1                   (0x00000000U)                 /*!< SDADC CLK not divided */
7673 #define RCC_CFGR_SDPRE_DIV2                   (0x80000000U)                 /*!< SDADC CLK divided by 2 */
7674 #define RCC_CFGR_SDPRE_DIV4                   (0x88000000U)                 /*!< SDADC CLK divided by 4 */
7675 #define RCC_CFGR_SDPRE_DIV6                   (0x90000000U)                 /*!< SDADC CLK divided by 6 */
7676 #define RCC_CFGR_SDPRE_DIV8                   (0x98000000U)                 /*!< SDADC CLK divided by 8 */
7677 #define RCC_CFGR_SDPRE_DIV10                  (0xA0000000U)                 /*!< SDADC CLK divided by 10 */
7678 #define RCC_CFGR_SDPRE_DIV12                  (0xA8000000U)                 /*!< SDADC CLK divided by 12 */
7679 #define RCC_CFGR_SDPRE_DIV14                  (0xB0000000U)                 /*!< SDADC CLK divided by 14 */
7680 #define RCC_CFGR_SDPRE_DIV16                  (0xB8000000U)                 /*!< SDADC CLK divided by 16 */
7681 #define RCC_CFGR_SDPRE_DIV20                  (0xC0000000U)                 /*!< SDADC CLK divided by 20 */
7682 #define RCC_CFGR_SDPRE_DIV24                  (0xC8000000U)                 /*!< SDADC CLK divided by 24 */
7683 #define RCC_CFGR_SDPRE_DIV28                  (0xD0000000U)                 /*!< SDADC CLK divided by 28 */
7684 #define RCC_CFGR_SDPRE_DIV32                  (0xD8000000U)                 /*!< SDADC CLK divided by 32 */
7685 #define RCC_CFGR_SDPRE_DIV36                  (0xE0000000U)                 /*!< SDADC CLK divided by 36 */
7686 #define RCC_CFGR_SDPRE_DIV40                  (0xE8000000U)                 /*!< SDADC CLK divided by 40 */
7687 #define RCC_CFGR_SDPRE_DIV44                  (0xF0000000U)                 /*!< SDADC CLK divided by 44 */
7688 #define RCC_CFGR_SDPRE_DIV48                  (0xF8000000U)                 /*!< SDADC CLK divided by 48 */
7689 
7690 /* Legacy aliases */
7691 #define RCC_CFGR_SDADCPRE_Pos                  RCC_CFGR_SDPRE_Pos
7692 #define RCC_CFGR_SDADCPRE_Msk                  RCC_CFGR_SDPRE_Msk
7693 #define RCC_CFGR_SDADCPRE                      RCC_CFGR_SDPRE
7694 #define RCC_CFGR_SDADCPRE_0                    RCC_CFGR_SDPRE_0
7695 #define RCC_CFGR_SDADCPRE_1                    RCC_CFGR_SDPRE_1
7696 #define RCC_CFGR_SDADCPRE_2                    RCC_CFGR_SDPRE_2
7697 #define RCC_CFGR_SDADCPRE_3                    RCC_CFGR_SDPRE_3
7698 #define RCC_CFGR_SDADCPRE_4                    RCC_CFGR_SDPRE_4
7699 
7700 #define RCC_CFGR_SDADCPRE_DIV1                 RCC_CFGR_SDPRE_DIV1
7701 #define RCC_CFGR_SDADCPRE_DIV2                 RCC_CFGR_SDPRE_DIV2
7702 #define RCC_CFGR_SDADCPRE_DIV4                 RCC_CFGR_SDPRE_DIV4
7703 #define RCC_CFGR_SDADCPRE_DIV6                 RCC_CFGR_SDPRE_DIV6
7704 #define RCC_CFGR_SDADCPRE_DIV8                 RCC_CFGR_SDPRE_DIV8
7705 #define RCC_CFGR_SDADCPRE_DIV10                RCC_CFGR_SDPRE_DIV10
7706 #define RCC_CFGR_SDADCPRE_DIV12                RCC_CFGR_SDPRE_DIV12
7707 #define RCC_CFGR_SDADCPRE_DIV14                RCC_CFGR_SDPRE_DIV14
7708 #define RCC_CFGR_SDADCPRE_DIV16                RCC_CFGR_SDPRE_DIV16
7709 #define RCC_CFGR_SDADCPRE_DIV20                RCC_CFGR_SDPRE_DIV20
7710 #define RCC_CFGR_SDADCPRE_DIV24                RCC_CFGR_SDPRE_DIV24
7711 #define RCC_CFGR_SDADCPRE_DIV28                RCC_CFGR_SDPRE_DIV28
7712 #define RCC_CFGR_SDADCPRE_DIV32                RCC_CFGR_SDPRE_DIV32
7713 #define RCC_CFGR_SDADCPRE_DIV36                RCC_CFGR_SDPRE_DIV36
7714 #define RCC_CFGR_SDADCPRE_DIV40                RCC_CFGR_SDPRE_DIV40
7715 #define RCC_CFGR_SDADCPRE_DIV44                RCC_CFGR_SDPRE_DIV44
7716 #define RCC_CFGR_SDADCPRE_DIV48                RCC_CFGR_SDPRE_DIV48
7717 
7718 /*********************  Bit definition for RCC_CIR register  ********************/
7719 #define RCC_CIR_LSIRDYF_Pos                      (0U)
7720 #define RCC_CIR_LSIRDYF_Msk                      (0x1UL << RCC_CIR_LSIRDYF_Pos) /*!< 0x00000001 */
7721 #define RCC_CIR_LSIRDYF                          RCC_CIR_LSIRDYF_Msk           /*!< LSI Ready Interrupt flag */
7722 #define RCC_CIR_LSERDYF_Pos                      (1U)
7723 #define RCC_CIR_LSERDYF_Msk                      (0x1UL << RCC_CIR_LSERDYF_Pos) /*!< 0x00000002 */
7724 #define RCC_CIR_LSERDYF                          RCC_CIR_LSERDYF_Msk           /*!< LSE Ready Interrupt flag */
7725 #define RCC_CIR_HSIRDYF_Pos                      (2U)
7726 #define RCC_CIR_HSIRDYF_Msk                      (0x1UL << RCC_CIR_HSIRDYF_Pos) /*!< 0x00000004 */
7727 #define RCC_CIR_HSIRDYF                          RCC_CIR_HSIRDYF_Msk           /*!< HSI Ready Interrupt flag */
7728 #define RCC_CIR_HSERDYF_Pos                      (3U)
7729 #define RCC_CIR_HSERDYF_Msk                      (0x1UL << RCC_CIR_HSERDYF_Pos) /*!< 0x00000008 */
7730 #define RCC_CIR_HSERDYF                          RCC_CIR_HSERDYF_Msk           /*!< HSE Ready Interrupt flag */
7731 #define RCC_CIR_PLLRDYF_Pos                      (4U)
7732 #define RCC_CIR_PLLRDYF_Msk                      (0x1UL << RCC_CIR_PLLRDYF_Pos) /*!< 0x00000010 */
7733 #define RCC_CIR_PLLRDYF                          RCC_CIR_PLLRDYF_Msk           /*!< PLL Ready Interrupt flag */
7734 #define RCC_CIR_CSSF_Pos                         (7U)
7735 #define RCC_CIR_CSSF_Msk                         (0x1UL << RCC_CIR_CSSF_Pos)    /*!< 0x00000080 */
7736 #define RCC_CIR_CSSF                             RCC_CIR_CSSF_Msk              /*!< Clock Security System Interrupt flag */
7737 #define RCC_CIR_LSIRDYIE_Pos                     (8U)
7738 #define RCC_CIR_LSIRDYIE_Msk                     (0x1UL << RCC_CIR_LSIRDYIE_Pos) /*!< 0x00000100 */
7739 #define RCC_CIR_LSIRDYIE                         RCC_CIR_LSIRDYIE_Msk          /*!< LSI Ready Interrupt Enable */
7740 #define RCC_CIR_LSERDYIE_Pos                     (9U)
7741 #define RCC_CIR_LSERDYIE_Msk                     (0x1UL << RCC_CIR_LSERDYIE_Pos) /*!< 0x00000200 */
7742 #define RCC_CIR_LSERDYIE                         RCC_CIR_LSERDYIE_Msk          /*!< LSE Ready Interrupt Enable */
7743 #define RCC_CIR_HSIRDYIE_Pos                     (10U)
7744 #define RCC_CIR_HSIRDYIE_Msk                     (0x1UL << RCC_CIR_HSIRDYIE_Pos) /*!< 0x00000400 */
7745 #define RCC_CIR_HSIRDYIE                         RCC_CIR_HSIRDYIE_Msk          /*!< HSI Ready Interrupt Enable */
7746 #define RCC_CIR_HSERDYIE_Pos                     (11U)
7747 #define RCC_CIR_HSERDYIE_Msk                     (0x1UL << RCC_CIR_HSERDYIE_Pos) /*!< 0x00000800 */
7748 #define RCC_CIR_HSERDYIE                         RCC_CIR_HSERDYIE_Msk          /*!< HSE Ready Interrupt Enable */
7749 #define RCC_CIR_PLLRDYIE_Pos                     (12U)
7750 #define RCC_CIR_PLLRDYIE_Msk                     (0x1UL << RCC_CIR_PLLRDYIE_Pos) /*!< 0x00001000 */
7751 #define RCC_CIR_PLLRDYIE                         RCC_CIR_PLLRDYIE_Msk          /*!< PLL Ready Interrupt Enable */
7752 #define RCC_CIR_LSIRDYC_Pos                      (16U)
7753 #define RCC_CIR_LSIRDYC_Msk                      (0x1UL << RCC_CIR_LSIRDYC_Pos) /*!< 0x00010000 */
7754 #define RCC_CIR_LSIRDYC                          RCC_CIR_LSIRDYC_Msk           /*!< LSI Ready Interrupt Clear */
7755 #define RCC_CIR_LSERDYC_Pos                      (17U)
7756 #define RCC_CIR_LSERDYC_Msk                      (0x1UL << RCC_CIR_LSERDYC_Pos) /*!< 0x00020000 */
7757 #define RCC_CIR_LSERDYC                          RCC_CIR_LSERDYC_Msk           /*!< LSE Ready Interrupt Clear */
7758 #define RCC_CIR_HSIRDYC_Pos                      (18U)
7759 #define RCC_CIR_HSIRDYC_Msk                      (0x1UL << RCC_CIR_HSIRDYC_Pos) /*!< 0x00040000 */
7760 #define RCC_CIR_HSIRDYC                          RCC_CIR_HSIRDYC_Msk           /*!< HSI Ready Interrupt Clear */
7761 #define RCC_CIR_HSERDYC_Pos                      (19U)
7762 #define RCC_CIR_HSERDYC_Msk                      (0x1UL << RCC_CIR_HSERDYC_Pos) /*!< 0x00080000 */
7763 #define RCC_CIR_HSERDYC                          RCC_CIR_HSERDYC_Msk           /*!< HSE Ready Interrupt Clear */
7764 #define RCC_CIR_PLLRDYC_Pos                      (20U)
7765 #define RCC_CIR_PLLRDYC_Msk                      (0x1UL << RCC_CIR_PLLRDYC_Pos) /*!< 0x00100000 */
7766 #define RCC_CIR_PLLRDYC                          RCC_CIR_PLLRDYC_Msk           /*!< PLL Ready Interrupt Clear */
7767 #define RCC_CIR_CSSC_Pos                         (23U)
7768 #define RCC_CIR_CSSC_Msk                         (0x1UL << RCC_CIR_CSSC_Pos)    /*!< 0x00800000 */
7769 #define RCC_CIR_CSSC                             RCC_CIR_CSSC_Msk              /*!< Clock Security System Interrupt Clear */
7770 
7771 /******************  Bit definition for RCC_APB2RSTR register  *****************/
7772 #define RCC_APB2RSTR_SYSCFGRST_Pos               (0U)
7773 #define RCC_APB2RSTR_SYSCFGRST_Msk               (0x1UL << RCC_APB2RSTR_SYSCFGRST_Pos) /*!< 0x00000001 */
7774 #define RCC_APB2RSTR_SYSCFGRST                   RCC_APB2RSTR_SYSCFGRST_Msk    /*!< SYSCFG reset */
7775 #define RCC_APB2RSTR_ADC1RST_Pos                 (9U)
7776 #define RCC_APB2RSTR_ADC1RST_Msk                 (0x1UL << RCC_APB2RSTR_ADC1RST_Pos) /*!< 0x00000200 */
7777 #define RCC_APB2RSTR_ADC1RST                     RCC_APB2RSTR_ADC1RST_Msk      /*!< ADC1 reset */
7778 #define RCC_APB2RSTR_SPI1RST_Pos                 (12U)
7779 #define RCC_APB2RSTR_SPI1RST_Msk                 (0x1UL << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */
7780 #define RCC_APB2RSTR_SPI1RST                     RCC_APB2RSTR_SPI1RST_Msk      /*!< SPI1 reset */
7781 #define RCC_APB2RSTR_USART1RST_Pos               (14U)
7782 #define RCC_APB2RSTR_USART1RST_Msk               (0x1UL << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00004000 */
7783 #define RCC_APB2RSTR_USART1RST                   RCC_APB2RSTR_USART1RST_Msk    /*!< USART1 reset */
7784 #define RCC_APB2RSTR_TIM15RST_Pos                (16U)
7785 #define RCC_APB2RSTR_TIM15RST_Msk                (0x1UL << RCC_APB2RSTR_TIM15RST_Pos) /*!< 0x00010000 */
7786 #define RCC_APB2RSTR_TIM15RST                    RCC_APB2RSTR_TIM15RST_Msk     /*!< TIM15 reset */
7787 #define RCC_APB2RSTR_TIM16RST_Pos                (17U)
7788 #define RCC_APB2RSTR_TIM16RST_Msk                (0x1UL << RCC_APB2RSTR_TIM16RST_Pos) /*!< 0x00020000 */
7789 #define RCC_APB2RSTR_TIM16RST                    RCC_APB2RSTR_TIM16RST_Msk     /*!< TIM16 reset */
7790 #define RCC_APB2RSTR_TIM17RST_Pos                (18U)
7791 #define RCC_APB2RSTR_TIM17RST_Msk                (0x1UL << RCC_APB2RSTR_TIM17RST_Pos) /*!< 0x00040000 */
7792 #define RCC_APB2RSTR_TIM17RST                    RCC_APB2RSTR_TIM17RST_Msk     /*!< TIM17 reset */
7793 #define RCC_APB2RSTR_TIM19RST_Pos                (19U)
7794 #define RCC_APB2RSTR_TIM19RST_Msk                (0x1UL << RCC_APB2RSTR_TIM19RST_Pos) /*!< 0x00080000 */
7795 #define RCC_APB2RSTR_TIM19RST                    RCC_APB2RSTR_TIM19RST_Msk     /*!< TIM19 reset */
7796 #define RCC_APB2RSTR_SDADC1RST_Pos               (24U)
7797 #define RCC_APB2RSTR_SDADC1RST_Msk               (0x1UL << RCC_APB2RSTR_SDADC1RST_Pos) /*!< 0x01000000 */
7798 #define RCC_APB2RSTR_SDADC1RST                   RCC_APB2RSTR_SDADC1RST_Msk    /*!< SDADC1 reset */
7799 #define RCC_APB2RSTR_SDADC2RST_Pos               (25U)
7800 #define RCC_APB2RSTR_SDADC2RST_Msk               (0x1UL << RCC_APB2RSTR_SDADC2RST_Pos) /*!< 0x02000000 */
7801 #define RCC_APB2RSTR_SDADC2RST                   RCC_APB2RSTR_SDADC2RST_Msk    /*!< SDADC2 reset */
7802 #define RCC_APB2RSTR_SDADC3RST_Pos               (26U)
7803 #define RCC_APB2RSTR_SDADC3RST_Msk               (0x1UL << RCC_APB2RSTR_SDADC3RST_Pos) /*!< 0x04000000 */
7804 #define RCC_APB2RSTR_SDADC3RST                   RCC_APB2RSTR_SDADC3RST_Msk    /*!< SDADC3 reset */
7805 
7806 /******************  Bit definition for RCC_APB1RSTR register  ******************/
7807 #define RCC_APB1RSTR_TIM2RST_Pos                 (0U)
7808 #define RCC_APB1RSTR_TIM2RST_Msk                 (0x1UL << RCC_APB1RSTR_TIM2RST_Pos) /*!< 0x00000001 */
7809 #define RCC_APB1RSTR_TIM2RST                     RCC_APB1RSTR_TIM2RST_Msk      /*!< Timer 2 reset */
7810 #define RCC_APB1RSTR_TIM3RST_Pos                 (1U)
7811 #define RCC_APB1RSTR_TIM3RST_Msk                 (0x1UL << RCC_APB1RSTR_TIM3RST_Pos) /*!< 0x00000002 */
7812 #define RCC_APB1RSTR_TIM3RST                     RCC_APB1RSTR_TIM3RST_Msk      /*!< Timer 3 reset */
7813 #define RCC_APB1RSTR_TIM4RST_Pos                 (2U)
7814 #define RCC_APB1RSTR_TIM4RST_Msk                 (0x1UL << RCC_APB1RSTR_TIM4RST_Pos) /*!< 0x00000004 */
7815 #define RCC_APB1RSTR_TIM4RST                     RCC_APB1RSTR_TIM4RST_Msk      /*!< Timer 4 reset */
7816 #define RCC_APB1RSTR_TIM5RST_Pos                 (3U)
7817 #define RCC_APB1RSTR_TIM5RST_Msk                 (0x1UL << RCC_APB1RSTR_TIM5RST_Pos) /*!< 0x00000008 */
7818 #define RCC_APB1RSTR_TIM5RST                     RCC_APB1RSTR_TIM5RST_Msk      /*!< Timer 5 reset */
7819 #define RCC_APB1RSTR_TIM6RST_Pos                 (4U)
7820 #define RCC_APB1RSTR_TIM6RST_Msk                 (0x1UL << RCC_APB1RSTR_TIM6RST_Pos) /*!< 0x00000010 */
7821 #define RCC_APB1RSTR_TIM6RST                     RCC_APB1RSTR_TIM6RST_Msk      /*!< Timer 6 reset */
7822 #define RCC_APB1RSTR_TIM7RST_Pos                 (5U)
7823 #define RCC_APB1RSTR_TIM7RST_Msk                 (0x1UL << RCC_APB1RSTR_TIM7RST_Pos) /*!< 0x00000020 */
7824 #define RCC_APB1RSTR_TIM7RST                     RCC_APB1RSTR_TIM7RST_Msk      /*!< Timer 7 reset */
7825 #define RCC_APB1RSTR_TIM12RST_Pos                (6U)
7826 #define RCC_APB1RSTR_TIM12RST_Msk                (0x1UL << RCC_APB1RSTR_TIM12RST_Pos) /*!< 0x00000040 */
7827 #define RCC_APB1RSTR_TIM12RST                    RCC_APB1RSTR_TIM12RST_Msk     /*!< Timer 12 reset */
7828 #define RCC_APB1RSTR_TIM13RST_Pos                (7U)
7829 #define RCC_APB1RSTR_TIM13RST_Msk                (0x1UL << RCC_APB1RSTR_TIM13RST_Pos) /*!< 0x00000080 */
7830 #define RCC_APB1RSTR_TIM13RST                    RCC_APB1RSTR_TIM13RST_Msk     /*!< Timer 13 reset */
7831 #define RCC_APB1RSTR_TIM14RST_Pos                (8U)
7832 #define RCC_APB1RSTR_TIM14RST_Msk                (0x1UL << RCC_APB1RSTR_TIM14RST_Pos) /*!< 0x00000100 */
7833 #define RCC_APB1RSTR_TIM14RST                    RCC_APB1RSTR_TIM14RST_Msk     /*!< Timer 14 reset */
7834 #define RCC_APB1RSTR_TIM18RST_Pos                (9U)
7835 #define RCC_APB1RSTR_TIM18RST_Msk                (0x1UL << RCC_APB1RSTR_TIM18RST_Pos) /*!< 0x00000200 */
7836 #define RCC_APB1RSTR_TIM18RST                    RCC_APB1RSTR_TIM18RST_Msk     /*!< Timer 18 reset */
7837 #define RCC_APB1RSTR_WWDGRST_Pos                 (11U)
7838 #define RCC_APB1RSTR_WWDGRST_Msk                 (0x1UL << RCC_APB1RSTR_WWDGRST_Pos) /*!< 0x00000800 */
7839 #define RCC_APB1RSTR_WWDGRST                     RCC_APB1RSTR_WWDGRST_Msk      /*!< Window Watchdog reset */
7840 #define RCC_APB1RSTR_SPI2RST_Pos                 (14U)
7841 #define RCC_APB1RSTR_SPI2RST_Msk                 (0x1UL << RCC_APB1RSTR_SPI2RST_Pos) /*!< 0x00004000 */
7842 #define RCC_APB1RSTR_SPI2RST                     RCC_APB1RSTR_SPI2RST_Msk      /*!< SPI2 reset */
7843 #define RCC_APB1RSTR_SPI3RST_Pos                 (15U)
7844 #define RCC_APB1RSTR_SPI3RST_Msk                 (0x1UL << RCC_APB1RSTR_SPI3RST_Pos) /*!< 0x00008000 */
7845 #define RCC_APB1RSTR_SPI3RST                     RCC_APB1RSTR_SPI3RST_Msk      /*!< SPI3 reset */
7846 #define RCC_APB1RSTR_USART2RST_Pos               (17U)
7847 #define RCC_APB1RSTR_USART2RST_Msk               (0x1UL << RCC_APB1RSTR_USART2RST_Pos) /*!< 0x00020000 */
7848 #define RCC_APB1RSTR_USART2RST                   RCC_APB1RSTR_USART2RST_Msk    /*!< USART 2 reset */
7849 #define RCC_APB1RSTR_USART3RST_Pos               (18U)
7850 #define RCC_APB1RSTR_USART3RST_Msk               (0x1UL << RCC_APB1RSTR_USART3RST_Pos) /*!< 0x00040000 */
7851 #define RCC_APB1RSTR_USART3RST                   RCC_APB1RSTR_USART3RST_Msk    /*!< USART 3 reset */
7852 #define RCC_APB1RSTR_I2C1RST_Pos                 (21U)
7853 #define RCC_APB1RSTR_I2C1RST_Msk                 (0x1UL << RCC_APB1RSTR_I2C1RST_Pos) /*!< 0x00200000 */
7854 #define RCC_APB1RSTR_I2C1RST                     RCC_APB1RSTR_I2C1RST_Msk      /*!< I2C 1 reset */
7855 #define RCC_APB1RSTR_I2C2RST_Pos                 (22U)
7856 #define RCC_APB1RSTR_I2C2RST_Msk                 (0x1UL << RCC_APB1RSTR_I2C2RST_Pos) /*!< 0x00400000 */
7857 #define RCC_APB1RSTR_I2C2RST                     RCC_APB1RSTR_I2C2RST_Msk      /*!< I2C 2 reset */
7858 #define RCC_APB1RSTR_CANRST_Pos                  (25U)
7859 #define RCC_APB1RSTR_CANRST_Msk                  (0x1UL << RCC_APB1RSTR_CANRST_Pos) /*!< 0x02000000 */
7860 #define RCC_APB1RSTR_CANRST                      RCC_APB1RSTR_CANRST_Msk       /*!< CAN reset */
7861 #define RCC_APB1RSTR_DAC2RST_Pos                 (26U)
7862 #define RCC_APB1RSTR_DAC2RST_Msk                 (0x1UL << RCC_APB1RSTR_DAC2RST_Pos) /*!< 0x04000000 */
7863 #define RCC_APB1RSTR_DAC2RST                     RCC_APB1RSTR_DAC2RST_Msk      /*!< DAC 2 reset */
7864 #define RCC_APB1RSTR_PWRRST_Pos                  (28U)
7865 #define RCC_APB1RSTR_PWRRST_Msk                  (0x1UL << RCC_APB1RSTR_PWRRST_Pos) /*!< 0x10000000 */
7866 #define RCC_APB1RSTR_PWRRST                      RCC_APB1RSTR_PWRRST_Msk       /*!< PWR reset */
7867 #define RCC_APB1RSTR_DAC1RST_Pos                 (29U)
7868 #define RCC_APB1RSTR_DAC1RST_Msk                 (0x1UL << RCC_APB1RSTR_DAC1RST_Pos) /*!< 0x20000000 */
7869 #define RCC_APB1RSTR_DAC1RST                     RCC_APB1RSTR_DAC1RST_Msk      /*!< DAC 1 reset */
7870 #define RCC_APB1RSTR_CECRST_Pos                  (30U)
7871 #define RCC_APB1RSTR_CECRST_Msk                  (0x1UL << RCC_APB1RSTR_CECRST_Pos) /*!< 0x40000000 */
7872 #define RCC_APB1RSTR_CECRST                      RCC_APB1RSTR_CECRST_Msk       /*!< CEC reset */
7873 
7874 /******************  Bit definition for RCC_AHBENR register  ******************/
7875 #define RCC_AHBENR_DMA1EN_Pos                    (0U)
7876 #define RCC_AHBENR_DMA1EN_Msk                    (0x1UL << RCC_AHBENR_DMA1EN_Pos) /*!< 0x00000001 */
7877 #define RCC_AHBENR_DMA1EN                        RCC_AHBENR_DMA1EN_Msk         /*!< DMA1 clock enable */
7878 #define RCC_AHBENR_DMA2EN_Pos                    (1U)
7879 #define RCC_AHBENR_DMA2EN_Msk                    (0x1UL << RCC_AHBENR_DMA2EN_Pos) /*!< 0x00000002 */
7880 #define RCC_AHBENR_DMA2EN                        RCC_AHBENR_DMA2EN_Msk         /*!< DMA2 clock enable */
7881 #define RCC_AHBENR_SRAMEN_Pos                    (2U)
7882 #define RCC_AHBENR_SRAMEN_Msk                    (0x1UL << RCC_AHBENR_SRAMEN_Pos) /*!< 0x00000004 */
7883 #define RCC_AHBENR_SRAMEN                        RCC_AHBENR_SRAMEN_Msk         /*!< SRAM interface clock enable */
7884 #define RCC_AHBENR_FLITFEN_Pos                   (4U)
7885 #define RCC_AHBENR_FLITFEN_Msk                   (0x1UL << RCC_AHBENR_FLITFEN_Pos) /*!< 0x00000010 */
7886 #define RCC_AHBENR_FLITFEN                       RCC_AHBENR_FLITFEN_Msk        /*!< FLITF clock enable */
7887 #define RCC_AHBENR_CRCEN_Pos                     (6U)
7888 #define RCC_AHBENR_CRCEN_Msk                     (0x1UL << RCC_AHBENR_CRCEN_Pos) /*!< 0x00000040 */
7889 #define RCC_AHBENR_CRCEN                         RCC_AHBENR_CRCEN_Msk          /*!< CRC clock enable */
7890 #define RCC_AHBENR_GPIOAEN_Pos                   (17U)
7891 #define RCC_AHBENR_GPIOAEN_Msk                   (0x1UL << RCC_AHBENR_GPIOAEN_Pos) /*!< 0x00020000 */
7892 #define RCC_AHBENR_GPIOAEN                       RCC_AHBENR_GPIOAEN_Msk        /*!< GPIOA clock enable */
7893 #define RCC_AHBENR_GPIOBEN_Pos                   (18U)
7894 #define RCC_AHBENR_GPIOBEN_Msk                   (0x1UL << RCC_AHBENR_GPIOBEN_Pos) /*!< 0x00040000 */
7895 #define RCC_AHBENR_GPIOBEN                       RCC_AHBENR_GPIOBEN_Msk        /*!< GPIOB clock enable */
7896 #define RCC_AHBENR_GPIOCEN_Pos                   (19U)
7897 #define RCC_AHBENR_GPIOCEN_Msk                   (0x1UL << RCC_AHBENR_GPIOCEN_Pos) /*!< 0x00080000 */
7898 #define RCC_AHBENR_GPIOCEN                       RCC_AHBENR_GPIOCEN_Msk        /*!< GPIOC clock enable */
7899 #define RCC_AHBENR_GPIODEN_Pos                   (20U)
7900 #define RCC_AHBENR_GPIODEN_Msk                   (0x1UL << RCC_AHBENR_GPIODEN_Pos) /*!< 0x00100000 */
7901 #define RCC_AHBENR_GPIODEN                       RCC_AHBENR_GPIODEN_Msk        /*!< GPIOD clock enable */
7902 #define RCC_AHBENR_GPIOEEN_Pos                   (21U)
7903 #define RCC_AHBENR_GPIOEEN_Msk                   (0x1UL << RCC_AHBENR_GPIOEEN_Pos) /*!< 0x00200000 */
7904 #define RCC_AHBENR_GPIOEEN                       RCC_AHBENR_GPIOEEN_Msk        /*!< GPIOE clock enable */
7905 #define RCC_AHBENR_GPIOFEN_Pos                   (22U)
7906 #define RCC_AHBENR_GPIOFEN_Msk                   (0x1UL << RCC_AHBENR_GPIOFEN_Pos) /*!< 0x00400000 */
7907 #define RCC_AHBENR_GPIOFEN                       RCC_AHBENR_GPIOFEN_Msk        /*!< GPIOF clock enable */
7908 #define RCC_AHBENR_TSCEN_Pos                     (24U)
7909 #define RCC_AHBENR_TSCEN_Msk                     (0x1UL << RCC_AHBENR_TSCEN_Pos) /*!< 0x01000000 */
7910 #define RCC_AHBENR_TSCEN                         RCC_AHBENR_TSCEN_Msk          /*!< TS clock enable */
7911 
7912 /*****************  Bit definition for RCC_APB2ENR register  ******************/
7913 #define RCC_APB2ENR_SYSCFGEN_Pos                 (0U)
7914 #define RCC_APB2ENR_SYSCFGEN_Msk                 (0x1UL << RCC_APB2ENR_SYSCFGEN_Pos) /*!< 0x00000001 */
7915 #define RCC_APB2ENR_SYSCFGEN                     RCC_APB2ENR_SYSCFGEN_Msk      /*!< SYSCFG clock enable */
7916 #define RCC_APB2ENR_ADC1EN_Pos                   (9U)
7917 #define RCC_APB2ENR_ADC1EN_Msk                   (0x1UL << RCC_APB2ENR_ADC1EN_Pos) /*!< 0x00000200 */
7918 #define RCC_APB2ENR_ADC1EN                       RCC_APB2ENR_ADC1EN_Msk        /*!< ADC1 clock enable */
7919 #define RCC_APB2ENR_SPI1EN_Pos                   (12U)
7920 #define RCC_APB2ENR_SPI1EN_Msk                   (0x1UL << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */
7921 #define RCC_APB2ENR_SPI1EN                       RCC_APB2ENR_SPI1EN_Msk        /*!< SPI1 clock enable */
7922 #define RCC_APB2ENR_USART1EN_Pos                 (14U)
7923 #define RCC_APB2ENR_USART1EN_Msk                 (0x1UL << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00004000 */
7924 #define RCC_APB2ENR_USART1EN                     RCC_APB2ENR_USART1EN_Msk      /*!< USART1 clock enable */
7925 #define RCC_APB2ENR_TIM15EN_Pos                  (16U)
7926 #define RCC_APB2ENR_TIM15EN_Msk                  (0x1UL << RCC_APB2ENR_TIM15EN_Pos) /*!< 0x00010000 */
7927 #define RCC_APB2ENR_TIM15EN                      RCC_APB2ENR_TIM15EN_Msk       /*!< TIM15 clock enable */
7928 #define RCC_APB2ENR_TIM16EN_Pos                  (17U)
7929 #define RCC_APB2ENR_TIM16EN_Msk                  (0x1UL << RCC_APB2ENR_TIM16EN_Pos) /*!< 0x00020000 */
7930 #define RCC_APB2ENR_TIM16EN                      RCC_APB2ENR_TIM16EN_Msk       /*!< TIM16 clock enable */
7931 #define RCC_APB2ENR_TIM17EN_Pos                  (18U)
7932 #define RCC_APB2ENR_TIM17EN_Msk                  (0x1UL << RCC_APB2ENR_TIM17EN_Pos) /*!< 0x00040000 */
7933 #define RCC_APB2ENR_TIM17EN                      RCC_APB2ENR_TIM17EN_Msk       /*!< TIM17 clock enable */
7934 #define RCC_APB2ENR_TIM19EN_Pos                  (19U)
7935 #define RCC_APB2ENR_TIM19EN_Msk                  (0x1UL << RCC_APB2ENR_TIM19EN_Pos) /*!< 0x00080000 */
7936 #define RCC_APB2ENR_TIM19EN                      RCC_APB2ENR_TIM19EN_Msk       /*!< TIM19 clock enable */
7937 #define RCC_APB2ENR_SDADC1EN_Pos                 (24U)
7938 #define RCC_APB2ENR_SDADC1EN_Msk                 (0x1UL << RCC_APB2ENR_SDADC1EN_Pos) /*!< 0x01000000 */
7939 #define RCC_APB2ENR_SDADC1EN                     RCC_APB2ENR_SDADC1EN_Msk      /*!< SDADC1 clock enable */
7940 #define RCC_APB2ENR_SDADC2EN_Pos                 (25U)
7941 #define RCC_APB2ENR_SDADC2EN_Msk                 (0x1UL << RCC_APB2ENR_SDADC2EN_Pos) /*!< 0x02000000 */
7942 #define RCC_APB2ENR_SDADC2EN                     RCC_APB2ENR_SDADC2EN_Msk      /*!< SDADC2 clock enable */
7943 #define RCC_APB2ENR_SDADC3EN_Pos                 (26U)
7944 #define RCC_APB2ENR_SDADC3EN_Msk                 (0x1UL << RCC_APB2ENR_SDADC3EN_Pos) /*!< 0x04000000 */
7945 #define RCC_APB2ENR_SDADC3EN                     RCC_APB2ENR_SDADC3EN_Msk      /*!< SDADC3 clock enable */
7946 
7947 /******************  Bit definition for RCC_APB1ENR register  ******************/
7948 #define RCC_APB1ENR_TIM2EN_Pos                   (0U)
7949 #define RCC_APB1ENR_TIM2EN_Msk                   (0x1UL << RCC_APB1ENR_TIM2EN_Pos) /*!< 0x00000001 */
7950 #define RCC_APB1ENR_TIM2EN                       RCC_APB1ENR_TIM2EN_Msk        /*!< Timer 2 clock enable */
7951 #define RCC_APB1ENR_TIM3EN_Pos                   (1U)
7952 #define RCC_APB1ENR_TIM3EN_Msk                   (0x1UL << RCC_APB1ENR_TIM3EN_Pos) /*!< 0x00000002 */
7953 #define RCC_APB1ENR_TIM3EN                       RCC_APB1ENR_TIM3EN_Msk        /*!< Timer 3 clock enable */
7954 #define RCC_APB1ENR_TIM4EN_Pos                   (2U)
7955 #define RCC_APB1ENR_TIM4EN_Msk                   (0x1UL << RCC_APB1ENR_TIM4EN_Pos) /*!< 0x00000004 */
7956 #define RCC_APB1ENR_TIM4EN                       RCC_APB1ENR_TIM4EN_Msk        /*!< Timer 4 clock enable */
7957 #define RCC_APB1ENR_TIM5EN_Pos                   (3U)
7958 #define RCC_APB1ENR_TIM5EN_Msk                   (0x1UL << RCC_APB1ENR_TIM5EN_Pos) /*!< 0x00000008 */
7959 #define RCC_APB1ENR_TIM5EN                       RCC_APB1ENR_TIM5EN_Msk        /*!< Timer 5 clock enable */
7960 #define RCC_APB1ENR_TIM6EN_Pos                   (4U)
7961 #define RCC_APB1ENR_TIM6EN_Msk                   (0x1UL << RCC_APB1ENR_TIM6EN_Pos) /*!< 0x00000010 */
7962 #define RCC_APB1ENR_TIM6EN                       RCC_APB1ENR_TIM6EN_Msk        /*!< Timer 6 clock enable */
7963 #define RCC_APB1ENR_TIM7EN_Pos                   (5U)
7964 #define RCC_APB1ENR_TIM7EN_Msk                   (0x1UL << RCC_APB1ENR_TIM7EN_Pos) /*!< 0x00000020 */
7965 #define RCC_APB1ENR_TIM7EN                       RCC_APB1ENR_TIM7EN_Msk        /*!< Timer 7 clock enable */
7966 #define RCC_APB1ENR_TIM12EN_Pos                  (6U)
7967 #define RCC_APB1ENR_TIM12EN_Msk                  (0x1UL << RCC_APB1ENR_TIM12EN_Pos) /*!< 0x00000040 */
7968 #define RCC_APB1ENR_TIM12EN                      RCC_APB1ENR_TIM12EN_Msk       /*!< Timer 12 clock enable */
7969 #define RCC_APB1ENR_TIM13EN_Pos                  (7U)
7970 #define RCC_APB1ENR_TIM13EN_Msk                  (0x1UL << RCC_APB1ENR_TIM13EN_Pos) /*!< 0x00000080 */
7971 #define RCC_APB1ENR_TIM13EN                      RCC_APB1ENR_TIM13EN_Msk       /*!< Timer 13 clock enable */
7972 #define RCC_APB1ENR_TIM14EN_Pos                  (8U)
7973 #define RCC_APB1ENR_TIM14EN_Msk                  (0x1UL << RCC_APB1ENR_TIM14EN_Pos) /*!< 0x00000100 */
7974 #define RCC_APB1ENR_TIM14EN                      RCC_APB1ENR_TIM14EN_Msk       /*!< Timer 14 clock enable */
7975 #define RCC_APB1ENR_TIM18EN_Pos                  (9U)
7976 #define RCC_APB1ENR_TIM18EN_Msk                  (0x1UL << RCC_APB1ENR_TIM18EN_Pos) /*!< 0x00000200 */
7977 #define RCC_APB1ENR_TIM18EN                      RCC_APB1ENR_TIM18EN_Msk       /*!< Timer 18 clock enable */
7978 #define RCC_APB1ENR_WWDGEN_Pos                   (11U)
7979 #define RCC_APB1ENR_WWDGEN_Msk                   (0x1UL << RCC_APB1ENR_WWDGEN_Pos) /*!< 0x00000800 */
7980 #define RCC_APB1ENR_WWDGEN                       RCC_APB1ENR_WWDGEN_Msk        /*!< Window Watchdog clock enable */
7981 #define RCC_APB1ENR_SPI2EN_Pos                   (14U)
7982 #define RCC_APB1ENR_SPI2EN_Msk                   (0x1UL << RCC_APB1ENR_SPI2EN_Pos) /*!< 0x00004000 */
7983 #define RCC_APB1ENR_SPI2EN                       RCC_APB1ENR_SPI2EN_Msk        /*!< SPI2 clock enable */
7984 #define RCC_APB1ENR_SPI3EN_Pos                   (15U)
7985 #define RCC_APB1ENR_SPI3EN_Msk                   (0x1UL << RCC_APB1ENR_SPI3EN_Pos) /*!< 0x00008000 */
7986 #define RCC_APB1ENR_SPI3EN                       RCC_APB1ENR_SPI3EN_Msk        /*!< SPI3 clock enable */
7987 #define RCC_APB1ENR_USART2EN_Pos                 (17U)
7988 #define RCC_APB1ENR_USART2EN_Msk                 (0x1UL << RCC_APB1ENR_USART2EN_Pos) /*!< 0x00020000 */
7989 #define RCC_APB1ENR_USART2EN                     RCC_APB1ENR_USART2EN_Msk      /*!< USART 2 clock enable */
7990 #define RCC_APB1ENR_USART3EN_Pos                 (18U)
7991 #define RCC_APB1ENR_USART3EN_Msk                 (0x1UL << RCC_APB1ENR_USART3EN_Pos) /*!< 0x00040000 */
7992 #define RCC_APB1ENR_USART3EN                     RCC_APB1ENR_USART3EN_Msk      /*!< USART 3 clock enable */
7993 #define RCC_APB1ENR_I2C1EN_Pos                   (21U)
7994 #define RCC_APB1ENR_I2C1EN_Msk                   (0x1UL << RCC_APB1ENR_I2C1EN_Pos) /*!< 0x00200000 */
7995 #define RCC_APB1ENR_I2C1EN                       RCC_APB1ENR_I2C1EN_Msk        /*!< I2C 1 clock enable */
7996 #define RCC_APB1ENR_I2C2EN_Pos                   (22U)
7997 #define RCC_APB1ENR_I2C2EN_Msk                   (0x1UL << RCC_APB1ENR_I2C2EN_Pos) /*!< 0x00400000 */
7998 #define RCC_APB1ENR_I2C2EN                       RCC_APB1ENR_I2C2EN_Msk        /*!< I2C 2 clock enable */
7999 #define RCC_APB1ENR_CANEN_Pos                    (25U)
8000 #define RCC_APB1ENR_CANEN_Msk                    (0x1UL << RCC_APB1ENR_CANEN_Pos) /*!< 0x02000000 */
8001 #define RCC_APB1ENR_CANEN                        RCC_APB1ENR_CANEN_Msk         /*!< CAN clock enable */
8002 #define RCC_APB1ENR_DAC2EN_Pos                   (26U)
8003 #define RCC_APB1ENR_DAC2EN_Msk                   (0x1UL << RCC_APB1ENR_DAC2EN_Pos) /*!< 0x04000000 */
8004 #define RCC_APB1ENR_DAC2EN                       RCC_APB1ENR_DAC2EN_Msk        /*!< DAC 2 clock enable */
8005 #define RCC_APB1ENR_PWREN_Pos                    (28U)
8006 #define RCC_APB1ENR_PWREN_Msk                    (0x1UL << RCC_APB1ENR_PWREN_Pos) /*!< 0x10000000 */
8007 #define RCC_APB1ENR_PWREN                        RCC_APB1ENR_PWREN_Msk         /*!< PWR clock enable */
8008 #define RCC_APB1ENR_DAC1EN_Pos                   (29U)
8009 #define RCC_APB1ENR_DAC1EN_Msk                   (0x1UL << RCC_APB1ENR_DAC1EN_Pos) /*!< 0x20000000 */
8010 #define RCC_APB1ENR_DAC1EN                       RCC_APB1ENR_DAC1EN_Msk        /*!< DAC 1 clock enable */
8011 #define RCC_APB1ENR_CECEN_Pos                    (30U)
8012 #define RCC_APB1ENR_CECEN_Msk                    (0x1UL << RCC_APB1ENR_CECEN_Pos) /*!< 0x40000000 */
8013 #define RCC_APB1ENR_CECEN                        RCC_APB1ENR_CECEN_Msk         /*!< CEC clock enable */
8014 
8015 /********************  Bit definition for RCC_BDCR register  ******************/
8016 #define RCC_BDCR_LSE_Pos                         (0U)
8017 #define RCC_BDCR_LSE_Msk                         (0x7UL << RCC_BDCR_LSE_Pos)    /*!< 0x00000007 */
8018 #define RCC_BDCR_LSE                             RCC_BDCR_LSE_Msk              /*!< External Low Speed oscillator [2:0] bits */
8019 #define RCC_BDCR_LSEON_Pos                       (0U)
8020 #define RCC_BDCR_LSEON_Msk                       (0x1UL << RCC_BDCR_LSEON_Pos)  /*!< 0x00000001 */
8021 #define RCC_BDCR_LSEON                           RCC_BDCR_LSEON_Msk            /*!< External Low Speed oscillator enable */
8022 #define RCC_BDCR_LSERDY_Pos                      (1U)
8023 #define RCC_BDCR_LSERDY_Msk                      (0x1UL << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */
8024 #define RCC_BDCR_LSERDY                          RCC_BDCR_LSERDY_Msk           /*!< External Low Speed oscillator Ready */
8025 #define RCC_BDCR_LSEBYP_Pos                      (2U)
8026 #define RCC_BDCR_LSEBYP_Msk                      (0x1UL << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */
8027 #define RCC_BDCR_LSEBYP                          RCC_BDCR_LSEBYP_Msk           /*!< External Low Speed oscillator Bypass */
8028 
8029 #define RCC_BDCR_LSEDRV_Pos                      (3U)
8030 #define RCC_BDCR_LSEDRV_Msk                      (0x3UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000018 */
8031 #define RCC_BDCR_LSEDRV                          RCC_BDCR_LSEDRV_Msk           /*!< LSEDRV[1:0] bits (LSE Osc. drive capability) */
8032 #define RCC_BDCR_LSEDRV_0                        (0x1UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000008 */
8033 #define RCC_BDCR_LSEDRV_1                        (0x2UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000010 */
8034 
8035 #define RCC_BDCR_RTCSEL_Pos                      (8U)
8036 #define RCC_BDCR_RTCSEL_Msk                      (0x3UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */
8037 #define RCC_BDCR_RTCSEL                          RCC_BDCR_RTCSEL_Msk           /*!< RTCSEL[1:0] bits (RTC clock source selection) */
8038 #define RCC_BDCR_RTCSEL_0                        (0x1UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */
8039 #define RCC_BDCR_RTCSEL_1                        (0x2UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */
8040 
8041 /*!< RTC configuration */
8042 #define RCC_BDCR_RTCSEL_NOCLOCK                  (0x00000000U)                 /*!< No clock */
8043 #define RCC_BDCR_RTCSEL_LSE                      (0x00000100U)                 /*!< LSE oscillator clock used as RTC clock */
8044 #define RCC_BDCR_RTCSEL_LSI                      (0x00000200U)                 /*!< LSI oscillator clock used as RTC clock */
8045 #define RCC_BDCR_RTCSEL_HSE                      (0x00000300U)                 /*!< HSE oscillator clock divided by 32 used as RTC clock */
8046 
8047 #define RCC_BDCR_RTCEN_Pos                       (15U)
8048 #define RCC_BDCR_RTCEN_Msk                       (0x1UL << RCC_BDCR_RTCEN_Pos)  /*!< 0x00008000 */
8049 #define RCC_BDCR_RTCEN                           RCC_BDCR_RTCEN_Msk            /*!< RTC clock enable */
8050 #define RCC_BDCR_BDRST_Pos                       (16U)
8051 #define RCC_BDCR_BDRST_Msk                       (0x1UL << RCC_BDCR_BDRST_Pos)  /*!< 0x00010000 */
8052 #define RCC_BDCR_BDRST                           RCC_BDCR_BDRST_Msk            /*!< Backup domain software reset  */
8053 
8054 /********************  Bit definition for RCC_CSR register  *******************/
8055 #define RCC_CSR_LSION_Pos                        (0U)
8056 #define RCC_CSR_LSION_Msk                        (0x1UL << RCC_CSR_LSION_Pos)   /*!< 0x00000001 */
8057 #define RCC_CSR_LSION                            RCC_CSR_LSION_Msk             /*!< Internal Low Speed oscillator enable */
8058 #define RCC_CSR_LSIRDY_Pos                       (1U)
8059 #define RCC_CSR_LSIRDY_Msk                       (0x1UL << RCC_CSR_LSIRDY_Pos)  /*!< 0x00000002 */
8060 #define RCC_CSR_LSIRDY                           RCC_CSR_LSIRDY_Msk            /*!< Internal Low Speed oscillator Ready */
8061 #define RCC_CSR_RMVF_Pos                         (24U)
8062 #define RCC_CSR_RMVF_Msk                         (0x1UL << RCC_CSR_RMVF_Pos)    /*!< 0x01000000 */
8063 #define RCC_CSR_RMVF                             RCC_CSR_RMVF_Msk              /*!< Remove reset flag */
8064 #define RCC_CSR_OBLRSTF_Pos                      (25U)
8065 #define RCC_CSR_OBLRSTF_Msk                      (0x1UL << RCC_CSR_OBLRSTF_Pos) /*!< 0x02000000 */
8066 #define RCC_CSR_OBLRSTF                          RCC_CSR_OBLRSTF_Msk           /*!< OBL reset flag */
8067 #define RCC_CSR_PINRSTF_Pos                      (26U)
8068 #define RCC_CSR_PINRSTF_Msk                      (0x1UL << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */
8069 #define RCC_CSR_PINRSTF                          RCC_CSR_PINRSTF_Msk           /*!< PIN reset flag */
8070 #define RCC_CSR_PORRSTF_Pos                      (27U)
8071 #define RCC_CSR_PORRSTF_Msk                      (0x1UL << RCC_CSR_PORRSTF_Pos) /*!< 0x08000000 */
8072 #define RCC_CSR_PORRSTF                          RCC_CSR_PORRSTF_Msk           /*!< POR/PDR reset flag */
8073 #define RCC_CSR_SFTRSTF_Pos                      (28U)
8074 #define RCC_CSR_SFTRSTF_Msk                      (0x1UL << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */
8075 #define RCC_CSR_SFTRSTF                          RCC_CSR_SFTRSTF_Msk           /*!< Software Reset flag */
8076 #define RCC_CSR_IWDGRSTF_Pos                     (29U)
8077 #define RCC_CSR_IWDGRSTF_Msk                     (0x1UL << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */
8078 #define RCC_CSR_IWDGRSTF                         RCC_CSR_IWDGRSTF_Msk          /*!< Independent Watchdog reset flag */
8079 #define RCC_CSR_WWDGRSTF_Pos                     (30U)
8080 #define RCC_CSR_WWDGRSTF_Msk                     (0x1UL << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */
8081 #define RCC_CSR_WWDGRSTF                         RCC_CSR_WWDGRSTF_Msk          /*!< Window watchdog reset flag */
8082 #define RCC_CSR_LPWRRSTF_Pos                     (31U)
8083 #define RCC_CSR_LPWRRSTF_Msk                     (0x1UL << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */
8084 #define RCC_CSR_LPWRRSTF                         RCC_CSR_LPWRRSTF_Msk          /*!< Low-Power reset flag */
8085 
8086 /*******************  Bit definition for RCC_AHBRSTR register  ****************/
8087 #define RCC_AHBRSTR_GPIOARST_Pos                 (17U)
8088 #define RCC_AHBRSTR_GPIOARST_Msk                 (0x1UL << RCC_AHBRSTR_GPIOARST_Pos) /*!< 0x00020000 */
8089 #define RCC_AHBRSTR_GPIOARST                     RCC_AHBRSTR_GPIOARST_Msk      /*!< GPIOA reset */
8090 #define RCC_AHBRSTR_GPIOBRST_Pos                 (18U)
8091 #define RCC_AHBRSTR_GPIOBRST_Msk                 (0x1UL << RCC_AHBRSTR_GPIOBRST_Pos) /*!< 0x00040000 */
8092 #define RCC_AHBRSTR_GPIOBRST                     RCC_AHBRSTR_GPIOBRST_Msk      /*!< GPIOB reset */
8093 #define RCC_AHBRSTR_GPIOCRST_Pos                 (19U)
8094 #define RCC_AHBRSTR_GPIOCRST_Msk                 (0x1UL << RCC_AHBRSTR_GPIOCRST_Pos) /*!< 0x00080000 */
8095 #define RCC_AHBRSTR_GPIOCRST                     RCC_AHBRSTR_GPIOCRST_Msk      /*!< GPIOC reset */
8096 #define RCC_AHBRSTR_GPIODRST_Pos                 (20U)
8097 #define RCC_AHBRSTR_GPIODRST_Msk                 (0x1UL << RCC_AHBRSTR_GPIODRST_Pos) /*!< 0x00100000 */
8098 #define RCC_AHBRSTR_GPIODRST                     RCC_AHBRSTR_GPIODRST_Msk      /*!< GPIOD reset */
8099 #define RCC_AHBRSTR_GPIOERST_Pos                 (21U)
8100 #define RCC_AHBRSTR_GPIOERST_Msk                 (0x1UL << RCC_AHBRSTR_GPIOERST_Pos) /*!< 0x00200000 */
8101 #define RCC_AHBRSTR_GPIOERST                     RCC_AHBRSTR_GPIOERST_Msk      /*!< GPIOE reset */
8102 #define RCC_AHBRSTR_GPIOFRST_Pos                 (22U)
8103 #define RCC_AHBRSTR_GPIOFRST_Msk                 (0x1UL << RCC_AHBRSTR_GPIOFRST_Pos) /*!< 0x00400000 */
8104 #define RCC_AHBRSTR_GPIOFRST                     RCC_AHBRSTR_GPIOFRST_Msk      /*!< GPIOF reset */
8105 #define RCC_AHBRSTR_TSCRST_Pos                   (24U)
8106 #define RCC_AHBRSTR_TSCRST_Msk                   (0x1UL << RCC_AHBRSTR_TSCRST_Pos) /*!< 0x01000000 */
8107 #define RCC_AHBRSTR_TSCRST                       RCC_AHBRSTR_TSCRST_Msk        /*!< TSC reset */
8108 
8109 /*******************  Bit definition for RCC_CFGR2 register  ******************/
8110 /*!< PREDIV configuration */
8111 #define RCC_CFGR2_PREDIV_Pos                     (0U)
8112 #define RCC_CFGR2_PREDIV_Msk                     (0xFUL << RCC_CFGR2_PREDIV_Pos) /*!< 0x0000000F */
8113 #define RCC_CFGR2_PREDIV                         RCC_CFGR2_PREDIV_Msk          /*!< PREDIV[3:0] bits */
8114 #define RCC_CFGR2_PREDIV_0                       (0x1UL << RCC_CFGR2_PREDIV_Pos) /*!< 0x00000001 */
8115 #define RCC_CFGR2_PREDIV_1                       (0x2UL << RCC_CFGR2_PREDIV_Pos) /*!< 0x00000002 */
8116 #define RCC_CFGR2_PREDIV_2                       (0x4UL << RCC_CFGR2_PREDIV_Pos) /*!< 0x00000004 */
8117 #define RCC_CFGR2_PREDIV_3                       (0x8UL << RCC_CFGR2_PREDIV_Pos) /*!< 0x00000008 */
8118 
8119 #define RCC_CFGR2_PREDIV_DIV1                    (0x00000000U)                 /*!< PREDIV input clock not divided */
8120 #define RCC_CFGR2_PREDIV_DIV2                    (0x00000001U)                 /*!< PREDIV input clock divided by 2 */
8121 #define RCC_CFGR2_PREDIV_DIV3                    (0x00000002U)                 /*!< PREDIV input clock divided by 3 */
8122 #define RCC_CFGR2_PREDIV_DIV4                    (0x00000003U)                 /*!< PREDIV input clock divided by 4 */
8123 #define RCC_CFGR2_PREDIV_DIV5                    (0x00000004U)                 /*!< PREDIV input clock divided by 5 */
8124 #define RCC_CFGR2_PREDIV_DIV6                    (0x00000005U)                 /*!< PREDIV input clock divided by 6 */
8125 #define RCC_CFGR2_PREDIV_DIV7                    (0x00000006U)                 /*!< PREDIV input clock divided by 7 */
8126 #define RCC_CFGR2_PREDIV_DIV8                    (0x00000007U)                 /*!< PREDIV input clock divided by 8 */
8127 #define RCC_CFGR2_PREDIV_DIV9                    (0x00000008U)                 /*!< PREDIV input clock divided by 9 */
8128 #define RCC_CFGR2_PREDIV_DIV10                   (0x00000009U)                 /*!< PREDIV input clock divided by 10 */
8129 #define RCC_CFGR2_PREDIV_DIV11                   (0x0000000AU)                 /*!< PREDIV input clock divided by 11 */
8130 #define RCC_CFGR2_PREDIV_DIV12                   (0x0000000BU)                 /*!< PREDIV input clock divided by 12 */
8131 #define RCC_CFGR2_PREDIV_DIV13                   (0x0000000CU)                 /*!< PREDIV input clock divided by 13 */
8132 #define RCC_CFGR2_PREDIV_DIV14                   (0x0000000DU)                 /*!< PREDIV input clock divided by 14 */
8133 #define RCC_CFGR2_PREDIV_DIV15                   (0x0000000EU)                 /*!< PREDIV input clock divided by 15 */
8134 #define RCC_CFGR2_PREDIV_DIV16                   (0x0000000FU)                 /*!< PREDIV input clock divided by 16 */
8135 
8136 /*******************  Bit definition for RCC_CFGR3 register  ******************/
8137 #define RCC_CFGR3_USART1SW_Pos                   (0U)
8138 #define RCC_CFGR3_USART1SW_Msk                   (0x3UL << RCC_CFGR3_USART1SW_Pos) /*!< 0x00000003 */
8139 #define RCC_CFGR3_USART1SW                       RCC_CFGR3_USART1SW_Msk        /*!< USART1SW[1:0] bits */
8140 #define RCC_CFGR3_USART1SW_0                     (0x1UL << RCC_CFGR3_USART1SW_Pos) /*!< 0x00000001 */
8141 #define RCC_CFGR3_USART1SW_1                     (0x2UL << RCC_CFGR3_USART1SW_Pos) /*!< 0x00000002 */
8142 
8143 #define RCC_CFGR3_USART1SW_PCLK2                 (0x00000000U)                 /*!< PCLK2 clock used as USART1 clock source */
8144 #define RCC_CFGR3_USART1SW_SYSCLK                (0x00000001U)                 /*!< System clock selected as USART1 clock source */
8145 #define RCC_CFGR3_USART1SW_LSE                   (0x00000002U)                 /*!< LSE oscillator clock used as USART1 clock source */
8146 #define RCC_CFGR3_USART1SW_HSI                   (0x00000003U)                 /*!< HSI oscillator clock used as USART1 clock source */
8147 /* Legacy defines */
8148 #define  RCC_CFGR3_USART1SW_PCLK             RCC_CFGR3_USART1SW_PCLK2
8149 
8150 #define RCC_CFGR3_I2CSW_Pos                      (4U)
8151 #define RCC_CFGR3_I2CSW_Msk                      (0x3UL << RCC_CFGR3_I2CSW_Pos) /*!< 0x00000030 */
8152 #define RCC_CFGR3_I2CSW                          RCC_CFGR3_I2CSW_Msk           /*!< I2CSW bits */
8153 #define RCC_CFGR3_I2C1SW_Pos                     (4U)
8154 #define RCC_CFGR3_I2C1SW_Msk                     (0x1UL << RCC_CFGR3_I2C1SW_Pos) /*!< 0x00000010 */
8155 #define RCC_CFGR3_I2C1SW                         RCC_CFGR3_I2C1SW_Msk          /*!< I2C1SW bits */
8156 #define RCC_CFGR3_I2C2SW_Pos                     (5U)
8157 #define RCC_CFGR3_I2C2SW_Msk                     (0x1UL << RCC_CFGR3_I2C2SW_Pos) /*!< 0x00000020 */
8158 #define RCC_CFGR3_I2C2SW                         RCC_CFGR3_I2C2SW_Msk          /*!< I2C2SW bits */
8159 
8160 #define RCC_CFGR3_I2C1SW_HSI                     (0x00000000U)                 /*!< HSI oscillator clock used as I2C1 clock source */
8161 #define RCC_CFGR3_I2C1SW_SYSCLK_Pos              (4U)
8162 #define RCC_CFGR3_I2C1SW_SYSCLK_Msk              (0x1UL << RCC_CFGR3_I2C1SW_SYSCLK_Pos) /*!< 0x00000010 */
8163 #define RCC_CFGR3_I2C1SW_SYSCLK                  RCC_CFGR3_I2C1SW_SYSCLK_Msk   /*!< System clock selected as I2C1 clock source */
8164 #define RCC_CFGR3_I2C2SW_HSI                     (0x00000000U)                 /*!< HSI oscillator clock used as I2C2 clock source */
8165 #define RCC_CFGR3_I2C2SW_SYSCLK_Pos              (5U)
8166 #define RCC_CFGR3_I2C2SW_SYSCLK_Msk              (0x1UL << RCC_CFGR3_I2C2SW_SYSCLK_Pos) /*!< 0x00000020 */
8167 #define RCC_CFGR3_I2C2SW_SYSCLK                  RCC_CFGR3_I2C2SW_SYSCLK_Msk   /*!< System clock selected as I2C2 clock source */
8168 
8169 #define RCC_CFGR3_CECSW_Pos                      (6U)
8170 #define RCC_CFGR3_CECSW_Msk                      (0x1UL << RCC_CFGR3_CECSW_Pos) /*!< 0x00000040 */
8171 #define RCC_CFGR3_CECSW                          RCC_CFGR3_CECSW_Msk           /*!< CECSW bits */
8172 
8173 #define RCC_CFGR3_CECSW_HSI_DIV244               (0x00000000U)                 /*!< HSI clock divided by 244 selected as HDMI CEC entry clock source */
8174 #define RCC_CFGR3_CECSW_LSE_Pos                  (6U)
8175 #define RCC_CFGR3_CECSW_LSE_Msk                  (0x1UL << RCC_CFGR3_CECSW_LSE_Pos) /*!< 0x00000040 */
8176 #define RCC_CFGR3_CECSW_LSE                      RCC_CFGR3_CECSW_LSE_Msk       /*!< LSE clock selected as HDMI CEC entry clock source */
8177 
8178 #define RCC_CFGR3_USART2SW_Pos                   (16U)
8179 #define RCC_CFGR3_USART2SW_Msk                   (0x3UL << RCC_CFGR3_USART2SW_Pos) /*!< 0x00030000 */
8180 #define RCC_CFGR3_USART2SW                       RCC_CFGR3_USART2SW_Msk        /*!< USART2SW[1:0] bits */
8181 #define RCC_CFGR3_USART2SW_0                     (0x1UL << RCC_CFGR3_USART2SW_Pos) /*!< 0x00010000 */
8182 #define RCC_CFGR3_USART2SW_1                     (0x2UL << RCC_CFGR3_USART2SW_Pos) /*!< 0x00020000 */
8183 
8184 #define RCC_CFGR3_USART2SW_PCLK                  (0x00000000U)                 /*!< PCLK1 clock used as USART2 clock source */
8185 #define RCC_CFGR3_USART2SW_SYSCLK                (0x00010000U)                 /*!< System clock selected as USART2 clock source */
8186 #define RCC_CFGR3_USART2SW_LSE                   (0x00020000U)                 /*!< LSE oscillator clock used as USART2 clock source */
8187 #define RCC_CFGR3_USART2SW_HSI                   (0x00030000U)                 /*!< HSI oscillator clock used as USART2 clock source */
8188 
8189 #define RCC_CFGR3_USART3SW_Pos                   (18U)
8190 #define RCC_CFGR3_USART3SW_Msk                   (0x3UL << RCC_CFGR3_USART3SW_Pos) /*!< 0x000C0000 */
8191 #define RCC_CFGR3_USART3SW                       RCC_CFGR3_USART3SW_Msk        /*!< USART3SW[1:0] bits */
8192 #define RCC_CFGR3_USART3SW_0                     (0x1UL << RCC_CFGR3_USART3SW_Pos) /*!< 0x00040000 */
8193 #define RCC_CFGR3_USART3SW_1                     (0x2UL << RCC_CFGR3_USART3SW_Pos) /*!< 0x00080000 */
8194 
8195 #define RCC_CFGR3_USART3SW_PCLK                  (0x00000000U)                 /*!< PCLK1 clock used as USART3 clock source */
8196 #define RCC_CFGR3_USART3SW_SYSCLK                (0x00040000U)                 /*!< System clock selected as USART3 clock source */
8197 #define RCC_CFGR3_USART3SW_LSE                   (0x00080000U)                 /*!< LSE oscillator clock used as USART3 clock source */
8198 #define RCC_CFGR3_USART3SW_HSI                   (0x000C0000U)                 /*!< HSI oscillator clock used as USART3 clock source */
8199 
8200 /******************************************************************************/
8201 /*                                                                            */
8202 /*                           Real-Time Clock (RTC)                            */
8203 /*                                                                            */
8204 /******************************************************************************/
8205 /*
8206 * @brief Specific device feature definitions  (not present on all devices in the STM32F3 series)
8207 */
8208 #define RTC_TAMPER1_SUPPORT  /*!< TAMPER 1 feature support */
8209 #define RTC_TAMPER2_SUPPORT  /*!< TAMPER 2 feature support */
8210 #define RTC_TAMPER3_SUPPORT  /*!< TAMPER 3 feature support */
8211 #define RTC_BACKUP_SUPPORT   /*!< BACKUP register feature support */
8212 #define RTC_WAKEUP_SUPPORT   /*!< WAKEUP feature support */
8213 
8214 /********************  Bits definition for RTC_TR register  *******************/
8215 #define RTC_TR_PM_Pos                (22U)
8216 #define RTC_TR_PM_Msk                (0x1UL << RTC_TR_PM_Pos)                   /*!< 0x00400000 */
8217 #define RTC_TR_PM                    RTC_TR_PM_Msk
8218 #define RTC_TR_HT_Pos                (20U)
8219 #define RTC_TR_HT_Msk                (0x3UL << RTC_TR_HT_Pos)                   /*!< 0x00300000 */
8220 #define RTC_TR_HT                    RTC_TR_HT_Msk
8221 #define RTC_TR_HT_0                  (0x1UL << RTC_TR_HT_Pos)                   /*!< 0x00100000 */
8222 #define RTC_TR_HT_1                  (0x2UL << RTC_TR_HT_Pos)                   /*!< 0x00200000 */
8223 #define RTC_TR_HU_Pos                (16U)
8224 #define RTC_TR_HU_Msk                (0xFUL << RTC_TR_HU_Pos)                   /*!< 0x000F0000 */
8225 #define RTC_TR_HU                    RTC_TR_HU_Msk
8226 #define RTC_TR_HU_0                  (0x1UL << RTC_TR_HU_Pos)                   /*!< 0x00010000 */
8227 #define RTC_TR_HU_1                  (0x2UL << RTC_TR_HU_Pos)                   /*!< 0x00020000 */
8228 #define RTC_TR_HU_2                  (0x4UL << RTC_TR_HU_Pos)                   /*!< 0x00040000 */
8229 #define RTC_TR_HU_3                  (0x8UL << RTC_TR_HU_Pos)                   /*!< 0x00080000 */
8230 #define RTC_TR_MNT_Pos               (12U)
8231 #define RTC_TR_MNT_Msk               (0x7UL << RTC_TR_MNT_Pos)                  /*!< 0x00007000 */
8232 #define RTC_TR_MNT                   RTC_TR_MNT_Msk
8233 #define RTC_TR_MNT_0                 (0x1UL << RTC_TR_MNT_Pos)                  /*!< 0x00001000 */
8234 #define RTC_TR_MNT_1                 (0x2UL << RTC_TR_MNT_Pos)                  /*!< 0x00002000 */
8235 #define RTC_TR_MNT_2                 (0x4UL << RTC_TR_MNT_Pos)                  /*!< 0x00004000 */
8236 #define RTC_TR_MNU_Pos               (8U)
8237 #define RTC_TR_MNU_Msk               (0xFUL << RTC_TR_MNU_Pos)                  /*!< 0x00000F00 */
8238 #define RTC_TR_MNU                   RTC_TR_MNU_Msk
8239 #define RTC_TR_MNU_0                 (0x1UL << RTC_TR_MNU_Pos)                  /*!< 0x00000100 */
8240 #define RTC_TR_MNU_1                 (0x2UL << RTC_TR_MNU_Pos)                  /*!< 0x00000200 */
8241 #define RTC_TR_MNU_2                 (0x4UL << RTC_TR_MNU_Pos)                  /*!< 0x00000400 */
8242 #define RTC_TR_MNU_3                 (0x8UL << RTC_TR_MNU_Pos)                  /*!< 0x00000800 */
8243 #define RTC_TR_ST_Pos                (4U)
8244 #define RTC_TR_ST_Msk                (0x7UL << RTC_TR_ST_Pos)                   /*!< 0x00000070 */
8245 #define RTC_TR_ST                    RTC_TR_ST_Msk
8246 #define RTC_TR_ST_0                  (0x1UL << RTC_TR_ST_Pos)                   /*!< 0x00000010 */
8247 #define RTC_TR_ST_1                  (0x2UL << RTC_TR_ST_Pos)                   /*!< 0x00000020 */
8248 #define RTC_TR_ST_2                  (0x4UL << RTC_TR_ST_Pos)                   /*!< 0x00000040 */
8249 #define RTC_TR_SU_Pos                (0U)
8250 #define RTC_TR_SU_Msk                (0xFUL << RTC_TR_SU_Pos)                   /*!< 0x0000000F */
8251 #define RTC_TR_SU                    RTC_TR_SU_Msk
8252 #define RTC_TR_SU_0                  (0x1UL << RTC_TR_SU_Pos)                   /*!< 0x00000001 */
8253 #define RTC_TR_SU_1                  (0x2UL << RTC_TR_SU_Pos)                   /*!< 0x00000002 */
8254 #define RTC_TR_SU_2                  (0x4UL << RTC_TR_SU_Pos)                   /*!< 0x00000004 */
8255 #define RTC_TR_SU_3                  (0x8UL << RTC_TR_SU_Pos)                   /*!< 0x00000008 */
8256 
8257 /********************  Bits definition for RTC_DR register  *******************/
8258 #define RTC_DR_YT_Pos                (20U)
8259 #define RTC_DR_YT_Msk                (0xFUL << RTC_DR_YT_Pos)                   /*!< 0x00F00000 */
8260 #define RTC_DR_YT                    RTC_DR_YT_Msk
8261 #define RTC_DR_YT_0                  (0x1UL << RTC_DR_YT_Pos)                   /*!< 0x00100000 */
8262 #define RTC_DR_YT_1                  (0x2UL << RTC_DR_YT_Pos)                   /*!< 0x00200000 */
8263 #define RTC_DR_YT_2                  (0x4UL << RTC_DR_YT_Pos)                   /*!< 0x00400000 */
8264 #define RTC_DR_YT_3                  (0x8UL << RTC_DR_YT_Pos)                   /*!< 0x00800000 */
8265 #define RTC_DR_YU_Pos                (16U)
8266 #define RTC_DR_YU_Msk                (0xFUL << RTC_DR_YU_Pos)                   /*!< 0x000F0000 */
8267 #define RTC_DR_YU                    RTC_DR_YU_Msk
8268 #define RTC_DR_YU_0                  (0x1UL << RTC_DR_YU_Pos)                   /*!< 0x00010000 */
8269 #define RTC_DR_YU_1                  (0x2UL << RTC_DR_YU_Pos)                   /*!< 0x00020000 */
8270 #define RTC_DR_YU_2                  (0x4UL << RTC_DR_YU_Pos)                   /*!< 0x00040000 */
8271 #define RTC_DR_YU_3                  (0x8UL << RTC_DR_YU_Pos)                   /*!< 0x00080000 */
8272 #define RTC_DR_WDU_Pos               (13U)
8273 #define RTC_DR_WDU_Msk               (0x7UL << RTC_DR_WDU_Pos)                  /*!< 0x0000E000 */
8274 #define RTC_DR_WDU                   RTC_DR_WDU_Msk
8275 #define RTC_DR_WDU_0                 (0x1UL << RTC_DR_WDU_Pos)                  /*!< 0x00002000 */
8276 #define RTC_DR_WDU_1                 (0x2UL << RTC_DR_WDU_Pos)                  /*!< 0x00004000 */
8277 #define RTC_DR_WDU_2                 (0x4UL << RTC_DR_WDU_Pos)                  /*!< 0x00008000 */
8278 #define RTC_DR_MT_Pos                (12U)
8279 #define RTC_DR_MT_Msk                (0x1UL << RTC_DR_MT_Pos)                   /*!< 0x00001000 */
8280 #define RTC_DR_MT                    RTC_DR_MT_Msk
8281 #define RTC_DR_MU_Pos                (8U)
8282 #define RTC_DR_MU_Msk                (0xFUL << RTC_DR_MU_Pos)                   /*!< 0x00000F00 */
8283 #define RTC_DR_MU                    RTC_DR_MU_Msk
8284 #define RTC_DR_MU_0                  (0x1UL << RTC_DR_MU_Pos)                   /*!< 0x00000100 */
8285 #define RTC_DR_MU_1                  (0x2UL << RTC_DR_MU_Pos)                   /*!< 0x00000200 */
8286 #define RTC_DR_MU_2                  (0x4UL << RTC_DR_MU_Pos)                   /*!< 0x00000400 */
8287 #define RTC_DR_MU_3                  (0x8UL << RTC_DR_MU_Pos)                   /*!< 0x00000800 */
8288 #define RTC_DR_DT_Pos                (4U)
8289 #define RTC_DR_DT_Msk                (0x3UL << RTC_DR_DT_Pos)                   /*!< 0x00000030 */
8290 #define RTC_DR_DT                    RTC_DR_DT_Msk
8291 #define RTC_DR_DT_0                  (0x1UL << RTC_DR_DT_Pos)                   /*!< 0x00000010 */
8292 #define RTC_DR_DT_1                  (0x2UL << RTC_DR_DT_Pos)                   /*!< 0x00000020 */
8293 #define RTC_DR_DU_Pos                (0U)
8294 #define RTC_DR_DU_Msk                (0xFUL << RTC_DR_DU_Pos)                   /*!< 0x0000000F */
8295 #define RTC_DR_DU                    RTC_DR_DU_Msk
8296 #define RTC_DR_DU_0                  (0x1UL << RTC_DR_DU_Pos)                   /*!< 0x00000001 */
8297 #define RTC_DR_DU_1                  (0x2UL << RTC_DR_DU_Pos)                   /*!< 0x00000002 */
8298 #define RTC_DR_DU_2                  (0x4UL << RTC_DR_DU_Pos)                   /*!< 0x00000004 */
8299 #define RTC_DR_DU_3                  (0x8UL << RTC_DR_DU_Pos)                   /*!< 0x00000008 */
8300 
8301 /********************  Bits definition for RTC_CR register  *******************/
8302 #define RTC_CR_COE_Pos               (23U)
8303 #define RTC_CR_COE_Msk               (0x1UL << RTC_CR_COE_Pos)                  /*!< 0x00800000 */
8304 #define RTC_CR_COE                   RTC_CR_COE_Msk
8305 #define RTC_CR_OSEL_Pos              (21U)
8306 #define RTC_CR_OSEL_Msk              (0x3UL << RTC_CR_OSEL_Pos)                 /*!< 0x00600000 */
8307 #define RTC_CR_OSEL                  RTC_CR_OSEL_Msk
8308 #define RTC_CR_OSEL_0                (0x1UL << RTC_CR_OSEL_Pos)                 /*!< 0x00200000 */
8309 #define RTC_CR_OSEL_1                (0x2UL << RTC_CR_OSEL_Pos)                 /*!< 0x00400000 */
8310 #define RTC_CR_POL_Pos               (20U)
8311 #define RTC_CR_POL_Msk               (0x1UL << RTC_CR_POL_Pos)                  /*!< 0x00100000 */
8312 #define RTC_CR_POL                   RTC_CR_POL_Msk
8313 #define RTC_CR_COSEL_Pos             (19U)
8314 #define RTC_CR_COSEL_Msk             (0x1UL << RTC_CR_COSEL_Pos)                /*!< 0x00080000 */
8315 #define RTC_CR_COSEL                 RTC_CR_COSEL_Msk
8316 #define RTC_CR_BKP_Pos               (18U)
8317 #define RTC_CR_BKP_Msk               (0x1UL << RTC_CR_BKP_Pos)                  /*!< 0x00040000 */
8318 #define RTC_CR_BKP                   RTC_CR_BKP_Msk
8319 #define RTC_CR_SUB1H_Pos             (17U)
8320 #define RTC_CR_SUB1H_Msk             (0x1UL << RTC_CR_SUB1H_Pos)                /*!< 0x00020000 */
8321 #define RTC_CR_SUB1H                 RTC_CR_SUB1H_Msk
8322 #define RTC_CR_ADD1H_Pos             (16U)
8323 #define RTC_CR_ADD1H_Msk             (0x1UL << RTC_CR_ADD1H_Pos)                /*!< 0x00010000 */
8324 #define RTC_CR_ADD1H                 RTC_CR_ADD1H_Msk
8325 #define RTC_CR_TSIE_Pos              (15U)
8326 #define RTC_CR_TSIE_Msk              (0x1UL << RTC_CR_TSIE_Pos)                 /*!< 0x00008000 */
8327 #define RTC_CR_TSIE                  RTC_CR_TSIE_Msk
8328 #define RTC_CR_WUTIE_Pos             (14U)
8329 #define RTC_CR_WUTIE_Msk             (0x1UL << RTC_CR_WUTIE_Pos)                /*!< 0x00004000 */
8330 #define RTC_CR_WUTIE                 RTC_CR_WUTIE_Msk
8331 #define RTC_CR_ALRBIE_Pos            (13U)
8332 #define RTC_CR_ALRBIE_Msk            (0x1UL << RTC_CR_ALRBIE_Pos)               /*!< 0x00002000 */
8333 #define RTC_CR_ALRBIE                RTC_CR_ALRBIE_Msk
8334 #define RTC_CR_ALRAIE_Pos            (12U)
8335 #define RTC_CR_ALRAIE_Msk            (0x1UL << RTC_CR_ALRAIE_Pos)               /*!< 0x00001000 */
8336 #define RTC_CR_ALRAIE                RTC_CR_ALRAIE_Msk
8337 #define RTC_CR_TSE_Pos               (11U)
8338 #define RTC_CR_TSE_Msk               (0x1UL << RTC_CR_TSE_Pos)                  /*!< 0x00000800 */
8339 #define RTC_CR_TSE                   RTC_CR_TSE_Msk
8340 #define RTC_CR_WUTE_Pos              (10U)
8341 #define RTC_CR_WUTE_Msk              (0x1UL << RTC_CR_WUTE_Pos)                 /*!< 0x00000400 */
8342 #define RTC_CR_WUTE                  RTC_CR_WUTE_Msk
8343 #define RTC_CR_ALRBE_Pos             (9U)
8344 #define RTC_CR_ALRBE_Msk             (0x1UL << RTC_CR_ALRBE_Pos)                /*!< 0x00000200 */
8345 #define RTC_CR_ALRBE                 RTC_CR_ALRBE_Msk
8346 #define RTC_CR_ALRAE_Pos             (8U)
8347 #define RTC_CR_ALRAE_Msk             (0x1UL << RTC_CR_ALRAE_Pos)                /*!< 0x00000100 */
8348 #define RTC_CR_ALRAE                 RTC_CR_ALRAE_Msk
8349 #define RTC_CR_FMT_Pos               (6U)
8350 #define RTC_CR_FMT_Msk               (0x1UL << RTC_CR_FMT_Pos)                  /*!< 0x00000040 */
8351 #define RTC_CR_FMT                   RTC_CR_FMT_Msk
8352 #define RTC_CR_BYPSHAD_Pos           (5U)
8353 #define RTC_CR_BYPSHAD_Msk           (0x1UL << RTC_CR_BYPSHAD_Pos)              /*!< 0x00000020 */
8354 #define RTC_CR_BYPSHAD               RTC_CR_BYPSHAD_Msk
8355 #define RTC_CR_REFCKON_Pos           (4U)
8356 #define RTC_CR_REFCKON_Msk           (0x1UL << RTC_CR_REFCKON_Pos)              /*!< 0x00000010 */
8357 #define RTC_CR_REFCKON               RTC_CR_REFCKON_Msk
8358 #define RTC_CR_TSEDGE_Pos            (3U)
8359 #define RTC_CR_TSEDGE_Msk            (0x1UL << RTC_CR_TSEDGE_Pos)               /*!< 0x00000008 */
8360 #define RTC_CR_TSEDGE                RTC_CR_TSEDGE_Msk
8361 #define RTC_CR_WUCKSEL_Pos           (0U)
8362 #define RTC_CR_WUCKSEL_Msk           (0x7UL << RTC_CR_WUCKSEL_Pos)              /*!< 0x00000007 */
8363 #define RTC_CR_WUCKSEL               RTC_CR_WUCKSEL_Msk
8364 #define RTC_CR_WUCKSEL_0             (0x1UL << RTC_CR_WUCKSEL_Pos)              /*!< 0x00000001 */
8365 #define RTC_CR_WUCKSEL_1             (0x2UL << RTC_CR_WUCKSEL_Pos)              /*!< 0x00000002 */
8366 #define RTC_CR_WUCKSEL_2             (0x4UL << RTC_CR_WUCKSEL_Pos)              /*!< 0x00000004 */
8367 
8368 /* Legacy defines */
8369 #define RTC_CR_BCK_Pos               RTC_CR_BKP_Pos
8370 #define RTC_CR_BCK_Msk               RTC_CR_BKP_Msk
8371 #define RTC_CR_BCK                   RTC_CR_BKP
8372 
8373 /********************  Bits definition for RTC_ISR register  ******************/
8374 #define RTC_ISR_RECALPF_Pos          (16U)
8375 #define RTC_ISR_RECALPF_Msk          (0x1UL << RTC_ISR_RECALPF_Pos)             /*!< 0x00010000 */
8376 #define RTC_ISR_RECALPF              RTC_ISR_RECALPF_Msk
8377 #define RTC_ISR_TAMP3F_Pos           (15U)
8378 #define RTC_ISR_TAMP3F_Msk           (0x1UL << RTC_ISR_TAMP3F_Pos)              /*!< 0x00008000 */
8379 #define RTC_ISR_TAMP3F               RTC_ISR_TAMP3F_Msk
8380 #define RTC_ISR_TAMP2F_Pos           (14U)
8381 #define RTC_ISR_TAMP2F_Msk           (0x1UL << RTC_ISR_TAMP2F_Pos)              /*!< 0x00004000 */
8382 #define RTC_ISR_TAMP2F               RTC_ISR_TAMP2F_Msk
8383 #define RTC_ISR_TAMP1F_Pos           (13U)
8384 #define RTC_ISR_TAMP1F_Msk           (0x1UL << RTC_ISR_TAMP1F_Pos)              /*!< 0x00002000 */
8385 #define RTC_ISR_TAMP1F               RTC_ISR_TAMP1F_Msk
8386 #define RTC_ISR_TSOVF_Pos            (12U)
8387 #define RTC_ISR_TSOVF_Msk            (0x1UL << RTC_ISR_TSOVF_Pos)               /*!< 0x00001000 */
8388 #define RTC_ISR_TSOVF                RTC_ISR_TSOVF_Msk
8389 #define RTC_ISR_TSF_Pos              (11U)
8390 #define RTC_ISR_TSF_Msk              (0x1UL << RTC_ISR_TSF_Pos)                 /*!< 0x00000800 */
8391 #define RTC_ISR_TSF                  RTC_ISR_TSF_Msk
8392 #define RTC_ISR_WUTF_Pos             (10U)
8393 #define RTC_ISR_WUTF_Msk             (0x1UL << RTC_ISR_WUTF_Pos)                /*!< 0x00000400 */
8394 #define RTC_ISR_WUTF                 RTC_ISR_WUTF_Msk
8395 #define RTC_ISR_ALRBF_Pos            (9U)
8396 #define RTC_ISR_ALRBF_Msk            (0x1UL << RTC_ISR_ALRBF_Pos)               /*!< 0x00000200 */
8397 #define RTC_ISR_ALRBF                RTC_ISR_ALRBF_Msk
8398 #define RTC_ISR_ALRAF_Pos            (8U)
8399 #define RTC_ISR_ALRAF_Msk            (0x1UL << RTC_ISR_ALRAF_Pos)               /*!< 0x00000100 */
8400 #define RTC_ISR_ALRAF                RTC_ISR_ALRAF_Msk
8401 #define RTC_ISR_INIT_Pos             (7U)
8402 #define RTC_ISR_INIT_Msk             (0x1UL << RTC_ISR_INIT_Pos)                /*!< 0x00000080 */
8403 #define RTC_ISR_INIT                 RTC_ISR_INIT_Msk
8404 #define RTC_ISR_INITF_Pos            (6U)
8405 #define RTC_ISR_INITF_Msk            (0x1UL << RTC_ISR_INITF_Pos)               /*!< 0x00000040 */
8406 #define RTC_ISR_INITF                RTC_ISR_INITF_Msk
8407 #define RTC_ISR_RSF_Pos              (5U)
8408 #define RTC_ISR_RSF_Msk              (0x1UL << RTC_ISR_RSF_Pos)                 /*!< 0x00000020 */
8409 #define RTC_ISR_RSF                  RTC_ISR_RSF_Msk
8410 #define RTC_ISR_INITS_Pos            (4U)
8411 #define RTC_ISR_INITS_Msk            (0x1UL << RTC_ISR_INITS_Pos)               /*!< 0x00000010 */
8412 #define RTC_ISR_INITS                RTC_ISR_INITS_Msk
8413 #define RTC_ISR_SHPF_Pos             (3U)
8414 #define RTC_ISR_SHPF_Msk             (0x1UL << RTC_ISR_SHPF_Pos)                /*!< 0x00000008 */
8415 #define RTC_ISR_SHPF                 RTC_ISR_SHPF_Msk
8416 #define RTC_ISR_WUTWF_Pos            (2U)
8417 #define RTC_ISR_WUTWF_Msk            (0x1UL << RTC_ISR_WUTWF_Pos)               /*!< 0x00000004 */
8418 #define RTC_ISR_WUTWF                RTC_ISR_WUTWF_Msk
8419 #define RTC_ISR_ALRBWF_Pos           (1U)
8420 #define RTC_ISR_ALRBWF_Msk           (0x1UL << RTC_ISR_ALRBWF_Pos)              /*!< 0x00000002 */
8421 #define RTC_ISR_ALRBWF               RTC_ISR_ALRBWF_Msk
8422 #define RTC_ISR_ALRAWF_Pos           (0U)
8423 #define RTC_ISR_ALRAWF_Msk           (0x1UL << RTC_ISR_ALRAWF_Pos)              /*!< 0x00000001 */
8424 #define RTC_ISR_ALRAWF               RTC_ISR_ALRAWF_Msk
8425 
8426 /********************  Bits definition for RTC_PRER register  *****************/
8427 #define RTC_PRER_PREDIV_A_Pos        (16U)
8428 #define RTC_PRER_PREDIV_A_Msk        (0x7FUL << RTC_PRER_PREDIV_A_Pos)          /*!< 0x007F0000 */
8429 #define RTC_PRER_PREDIV_A            RTC_PRER_PREDIV_A_Msk
8430 #define RTC_PRER_PREDIV_S_Pos        (0U)
8431 #define RTC_PRER_PREDIV_S_Msk        (0x7FFFUL << RTC_PRER_PREDIV_S_Pos)        /*!< 0x00007FFF */
8432 #define RTC_PRER_PREDIV_S            RTC_PRER_PREDIV_S_Msk
8433 
8434 /********************  Bits definition for RTC_WUTR register  *****************/
8435 #define RTC_WUTR_WUT_Pos             (0U)
8436 #define RTC_WUTR_WUT_Msk             (0xFFFFUL << RTC_WUTR_WUT_Pos)             /*!< 0x0000FFFF */
8437 #define RTC_WUTR_WUT                 RTC_WUTR_WUT_Msk
8438 
8439 /********************  Bits definition for RTC_ALRMAR register  ***************/
8440 #define RTC_ALRMAR_MSK4_Pos          (31U)
8441 #define RTC_ALRMAR_MSK4_Msk          (0x1UL << RTC_ALRMAR_MSK4_Pos)             /*!< 0x80000000 */
8442 #define RTC_ALRMAR_MSK4              RTC_ALRMAR_MSK4_Msk
8443 #define RTC_ALRMAR_WDSEL_Pos         (30U)
8444 #define RTC_ALRMAR_WDSEL_Msk         (0x1UL << RTC_ALRMAR_WDSEL_Pos)            /*!< 0x40000000 */
8445 #define RTC_ALRMAR_WDSEL             RTC_ALRMAR_WDSEL_Msk
8446 #define RTC_ALRMAR_DT_Pos            (28U)
8447 #define RTC_ALRMAR_DT_Msk            (0x3UL << RTC_ALRMAR_DT_Pos)               /*!< 0x30000000 */
8448 #define RTC_ALRMAR_DT                RTC_ALRMAR_DT_Msk
8449 #define RTC_ALRMAR_DT_0              (0x1UL << RTC_ALRMAR_DT_Pos)               /*!< 0x10000000 */
8450 #define RTC_ALRMAR_DT_1              (0x2UL << RTC_ALRMAR_DT_Pos)               /*!< 0x20000000 */
8451 #define RTC_ALRMAR_DU_Pos            (24U)
8452 #define RTC_ALRMAR_DU_Msk            (0xFUL << RTC_ALRMAR_DU_Pos)               /*!< 0x0F000000 */
8453 #define RTC_ALRMAR_DU                RTC_ALRMAR_DU_Msk
8454 #define RTC_ALRMAR_DU_0              (0x1UL << RTC_ALRMAR_DU_Pos)               /*!< 0x01000000 */
8455 #define RTC_ALRMAR_DU_1              (0x2UL << RTC_ALRMAR_DU_Pos)               /*!< 0x02000000 */
8456 #define RTC_ALRMAR_DU_2              (0x4UL << RTC_ALRMAR_DU_Pos)               /*!< 0x04000000 */
8457 #define RTC_ALRMAR_DU_3              (0x8UL << RTC_ALRMAR_DU_Pos)               /*!< 0x08000000 */
8458 #define RTC_ALRMAR_MSK3_Pos          (23U)
8459 #define RTC_ALRMAR_MSK3_Msk          (0x1UL << RTC_ALRMAR_MSK3_Pos)             /*!< 0x00800000 */
8460 #define RTC_ALRMAR_MSK3              RTC_ALRMAR_MSK3_Msk
8461 #define RTC_ALRMAR_PM_Pos            (22U)
8462 #define RTC_ALRMAR_PM_Msk            (0x1UL << RTC_ALRMAR_PM_Pos)               /*!< 0x00400000 */
8463 #define RTC_ALRMAR_PM                RTC_ALRMAR_PM_Msk
8464 #define RTC_ALRMAR_HT_Pos            (20U)
8465 #define RTC_ALRMAR_HT_Msk            (0x3UL << RTC_ALRMAR_HT_Pos)               /*!< 0x00300000 */
8466 #define RTC_ALRMAR_HT                RTC_ALRMAR_HT_Msk
8467 #define RTC_ALRMAR_HT_0              (0x1UL << RTC_ALRMAR_HT_Pos)               /*!< 0x00100000 */
8468 #define RTC_ALRMAR_HT_1              (0x2UL << RTC_ALRMAR_HT_Pos)               /*!< 0x00200000 */
8469 #define RTC_ALRMAR_HU_Pos            (16U)
8470 #define RTC_ALRMAR_HU_Msk            (0xFUL << RTC_ALRMAR_HU_Pos)               /*!< 0x000F0000 */
8471 #define RTC_ALRMAR_HU                RTC_ALRMAR_HU_Msk
8472 #define RTC_ALRMAR_HU_0              (0x1UL << RTC_ALRMAR_HU_Pos)               /*!< 0x00010000 */
8473 #define RTC_ALRMAR_HU_1              (0x2UL << RTC_ALRMAR_HU_Pos)               /*!< 0x00020000 */
8474 #define RTC_ALRMAR_HU_2              (0x4UL << RTC_ALRMAR_HU_Pos)               /*!< 0x00040000 */
8475 #define RTC_ALRMAR_HU_3              (0x8UL << RTC_ALRMAR_HU_Pos)               /*!< 0x00080000 */
8476 #define RTC_ALRMAR_MSK2_Pos          (15U)
8477 #define RTC_ALRMAR_MSK2_Msk          (0x1UL << RTC_ALRMAR_MSK2_Pos)             /*!< 0x00008000 */
8478 #define RTC_ALRMAR_MSK2              RTC_ALRMAR_MSK2_Msk
8479 #define RTC_ALRMAR_MNT_Pos           (12U)
8480 #define RTC_ALRMAR_MNT_Msk           (0x7UL << RTC_ALRMAR_MNT_Pos)              /*!< 0x00007000 */
8481 #define RTC_ALRMAR_MNT               RTC_ALRMAR_MNT_Msk
8482 #define RTC_ALRMAR_MNT_0             (0x1UL << RTC_ALRMAR_MNT_Pos)              /*!< 0x00001000 */
8483 #define RTC_ALRMAR_MNT_1             (0x2UL << RTC_ALRMAR_MNT_Pos)              /*!< 0x00002000 */
8484 #define RTC_ALRMAR_MNT_2             (0x4UL << RTC_ALRMAR_MNT_Pos)              /*!< 0x00004000 */
8485 #define RTC_ALRMAR_MNU_Pos           (8U)
8486 #define RTC_ALRMAR_MNU_Msk           (0xFUL << RTC_ALRMAR_MNU_Pos)              /*!< 0x00000F00 */
8487 #define RTC_ALRMAR_MNU               RTC_ALRMAR_MNU_Msk
8488 #define RTC_ALRMAR_MNU_0             (0x1UL << RTC_ALRMAR_MNU_Pos)              /*!< 0x00000100 */
8489 #define RTC_ALRMAR_MNU_1             (0x2UL << RTC_ALRMAR_MNU_Pos)              /*!< 0x00000200 */
8490 #define RTC_ALRMAR_MNU_2             (0x4UL << RTC_ALRMAR_MNU_Pos)              /*!< 0x00000400 */
8491 #define RTC_ALRMAR_MNU_3             (0x8UL << RTC_ALRMAR_MNU_Pos)              /*!< 0x00000800 */
8492 #define RTC_ALRMAR_MSK1_Pos          (7U)
8493 #define RTC_ALRMAR_MSK1_Msk          (0x1UL << RTC_ALRMAR_MSK1_Pos)             /*!< 0x00000080 */
8494 #define RTC_ALRMAR_MSK1              RTC_ALRMAR_MSK1_Msk
8495 #define RTC_ALRMAR_ST_Pos            (4U)
8496 #define RTC_ALRMAR_ST_Msk            (0x7UL << RTC_ALRMAR_ST_Pos)               /*!< 0x00000070 */
8497 #define RTC_ALRMAR_ST                RTC_ALRMAR_ST_Msk
8498 #define RTC_ALRMAR_ST_0              (0x1UL << RTC_ALRMAR_ST_Pos)               /*!< 0x00000010 */
8499 #define RTC_ALRMAR_ST_1              (0x2UL << RTC_ALRMAR_ST_Pos)               /*!< 0x00000020 */
8500 #define RTC_ALRMAR_ST_2              (0x4UL << RTC_ALRMAR_ST_Pos)               /*!< 0x00000040 */
8501 #define RTC_ALRMAR_SU_Pos            (0U)
8502 #define RTC_ALRMAR_SU_Msk            (0xFUL << RTC_ALRMAR_SU_Pos)               /*!< 0x0000000F */
8503 #define RTC_ALRMAR_SU                RTC_ALRMAR_SU_Msk
8504 #define RTC_ALRMAR_SU_0              (0x1UL << RTC_ALRMAR_SU_Pos)               /*!< 0x00000001 */
8505 #define RTC_ALRMAR_SU_1              (0x2UL << RTC_ALRMAR_SU_Pos)               /*!< 0x00000002 */
8506 #define RTC_ALRMAR_SU_2              (0x4UL << RTC_ALRMAR_SU_Pos)               /*!< 0x00000004 */
8507 #define RTC_ALRMAR_SU_3              (0x8UL << RTC_ALRMAR_SU_Pos)               /*!< 0x00000008 */
8508 
8509 /********************  Bits definition for RTC_ALRMBR register  ***************/
8510 #define RTC_ALRMBR_MSK4_Pos          (31U)
8511 #define RTC_ALRMBR_MSK4_Msk          (0x1UL << RTC_ALRMBR_MSK4_Pos)             /*!< 0x80000000 */
8512 #define RTC_ALRMBR_MSK4              RTC_ALRMBR_MSK4_Msk
8513 #define RTC_ALRMBR_WDSEL_Pos         (30U)
8514 #define RTC_ALRMBR_WDSEL_Msk         (0x1UL << RTC_ALRMBR_WDSEL_Pos)            /*!< 0x40000000 */
8515 #define RTC_ALRMBR_WDSEL             RTC_ALRMBR_WDSEL_Msk
8516 #define RTC_ALRMBR_DT_Pos            (28U)
8517 #define RTC_ALRMBR_DT_Msk            (0x3UL << RTC_ALRMBR_DT_Pos)               /*!< 0x30000000 */
8518 #define RTC_ALRMBR_DT                RTC_ALRMBR_DT_Msk
8519 #define RTC_ALRMBR_DT_0              (0x1UL << RTC_ALRMBR_DT_Pos)               /*!< 0x10000000 */
8520 #define RTC_ALRMBR_DT_1              (0x2UL << RTC_ALRMBR_DT_Pos)               /*!< 0x20000000 */
8521 #define RTC_ALRMBR_DU_Pos            (24U)
8522 #define RTC_ALRMBR_DU_Msk            (0xFUL << RTC_ALRMBR_DU_Pos)               /*!< 0x0F000000 */
8523 #define RTC_ALRMBR_DU                RTC_ALRMBR_DU_Msk
8524 #define RTC_ALRMBR_DU_0              (0x1UL << RTC_ALRMBR_DU_Pos)               /*!< 0x01000000 */
8525 #define RTC_ALRMBR_DU_1              (0x2UL << RTC_ALRMBR_DU_Pos)               /*!< 0x02000000 */
8526 #define RTC_ALRMBR_DU_2              (0x4UL << RTC_ALRMBR_DU_Pos)               /*!< 0x04000000 */
8527 #define RTC_ALRMBR_DU_3              (0x8UL << RTC_ALRMBR_DU_Pos)               /*!< 0x08000000 */
8528 #define RTC_ALRMBR_MSK3_Pos          (23U)
8529 #define RTC_ALRMBR_MSK3_Msk          (0x1UL << RTC_ALRMBR_MSK3_Pos)             /*!< 0x00800000 */
8530 #define RTC_ALRMBR_MSK3              RTC_ALRMBR_MSK3_Msk
8531 #define RTC_ALRMBR_PM_Pos            (22U)
8532 #define RTC_ALRMBR_PM_Msk            (0x1UL << RTC_ALRMBR_PM_Pos)               /*!< 0x00400000 */
8533 #define RTC_ALRMBR_PM                RTC_ALRMBR_PM_Msk
8534 #define RTC_ALRMBR_HT_Pos            (20U)
8535 #define RTC_ALRMBR_HT_Msk            (0x3UL << RTC_ALRMBR_HT_Pos)               /*!< 0x00300000 */
8536 #define RTC_ALRMBR_HT                RTC_ALRMBR_HT_Msk
8537 #define RTC_ALRMBR_HT_0              (0x1UL << RTC_ALRMBR_HT_Pos)               /*!< 0x00100000 */
8538 #define RTC_ALRMBR_HT_1              (0x2UL << RTC_ALRMBR_HT_Pos)               /*!< 0x00200000 */
8539 #define RTC_ALRMBR_HU_Pos            (16U)
8540 #define RTC_ALRMBR_HU_Msk            (0xFUL << RTC_ALRMBR_HU_Pos)               /*!< 0x000F0000 */
8541 #define RTC_ALRMBR_HU                RTC_ALRMBR_HU_Msk
8542 #define RTC_ALRMBR_HU_0              (0x1UL << RTC_ALRMBR_HU_Pos)               /*!< 0x00010000 */
8543 #define RTC_ALRMBR_HU_1              (0x2UL << RTC_ALRMBR_HU_Pos)               /*!< 0x00020000 */
8544 #define RTC_ALRMBR_HU_2              (0x4UL << RTC_ALRMBR_HU_Pos)               /*!< 0x00040000 */
8545 #define RTC_ALRMBR_HU_3              (0x8UL << RTC_ALRMBR_HU_Pos)               /*!< 0x00080000 */
8546 #define RTC_ALRMBR_MSK2_Pos          (15U)
8547 #define RTC_ALRMBR_MSK2_Msk          (0x1UL << RTC_ALRMBR_MSK2_Pos)             /*!< 0x00008000 */
8548 #define RTC_ALRMBR_MSK2              RTC_ALRMBR_MSK2_Msk
8549 #define RTC_ALRMBR_MNT_Pos           (12U)
8550 #define RTC_ALRMBR_MNT_Msk           (0x7UL << RTC_ALRMBR_MNT_Pos)              /*!< 0x00007000 */
8551 #define RTC_ALRMBR_MNT               RTC_ALRMBR_MNT_Msk
8552 #define RTC_ALRMBR_MNT_0             (0x1UL << RTC_ALRMBR_MNT_Pos)              /*!< 0x00001000 */
8553 #define RTC_ALRMBR_MNT_1             (0x2UL << RTC_ALRMBR_MNT_Pos)              /*!< 0x00002000 */
8554 #define RTC_ALRMBR_MNT_2             (0x4UL << RTC_ALRMBR_MNT_Pos)              /*!< 0x00004000 */
8555 #define RTC_ALRMBR_MNU_Pos           (8U)
8556 #define RTC_ALRMBR_MNU_Msk           (0xFUL << RTC_ALRMBR_MNU_Pos)              /*!< 0x00000F00 */
8557 #define RTC_ALRMBR_MNU               RTC_ALRMBR_MNU_Msk
8558 #define RTC_ALRMBR_MNU_0             (0x1UL << RTC_ALRMBR_MNU_Pos)              /*!< 0x00000100 */
8559 #define RTC_ALRMBR_MNU_1             (0x2UL << RTC_ALRMBR_MNU_Pos)              /*!< 0x00000200 */
8560 #define RTC_ALRMBR_MNU_2             (0x4UL << RTC_ALRMBR_MNU_Pos)              /*!< 0x00000400 */
8561 #define RTC_ALRMBR_MNU_3             (0x8UL << RTC_ALRMBR_MNU_Pos)              /*!< 0x00000800 */
8562 #define RTC_ALRMBR_MSK1_Pos          (7U)
8563 #define RTC_ALRMBR_MSK1_Msk          (0x1UL << RTC_ALRMBR_MSK1_Pos)             /*!< 0x00000080 */
8564 #define RTC_ALRMBR_MSK1              RTC_ALRMBR_MSK1_Msk
8565 #define RTC_ALRMBR_ST_Pos            (4U)
8566 #define RTC_ALRMBR_ST_Msk            (0x7UL << RTC_ALRMBR_ST_Pos)               /*!< 0x00000070 */
8567 #define RTC_ALRMBR_ST                RTC_ALRMBR_ST_Msk
8568 #define RTC_ALRMBR_ST_0              (0x1UL << RTC_ALRMBR_ST_Pos)               /*!< 0x00000010 */
8569 #define RTC_ALRMBR_ST_1              (0x2UL << RTC_ALRMBR_ST_Pos)               /*!< 0x00000020 */
8570 #define RTC_ALRMBR_ST_2              (0x4UL << RTC_ALRMBR_ST_Pos)               /*!< 0x00000040 */
8571 #define RTC_ALRMBR_SU_Pos            (0U)
8572 #define RTC_ALRMBR_SU_Msk            (0xFUL << RTC_ALRMBR_SU_Pos)               /*!< 0x0000000F */
8573 #define RTC_ALRMBR_SU                RTC_ALRMBR_SU_Msk
8574 #define RTC_ALRMBR_SU_0              (0x1UL << RTC_ALRMBR_SU_Pos)               /*!< 0x00000001 */
8575 #define RTC_ALRMBR_SU_1              (0x2UL << RTC_ALRMBR_SU_Pos)               /*!< 0x00000002 */
8576 #define RTC_ALRMBR_SU_2              (0x4UL << RTC_ALRMBR_SU_Pos)               /*!< 0x00000004 */
8577 #define RTC_ALRMBR_SU_3              (0x8UL << RTC_ALRMBR_SU_Pos)               /*!< 0x00000008 */
8578 
8579 /********************  Bits definition for RTC_WPR register  ******************/
8580 #define RTC_WPR_KEY_Pos              (0U)
8581 #define RTC_WPR_KEY_Msk              (0xFFUL << RTC_WPR_KEY_Pos)                /*!< 0x000000FF */
8582 #define RTC_WPR_KEY                  RTC_WPR_KEY_Msk
8583 
8584 /********************  Bits definition for RTC_SSR register  ******************/
8585 #define RTC_SSR_SS_Pos               (0U)
8586 #define RTC_SSR_SS_Msk               (0xFFFFUL << RTC_SSR_SS_Pos)               /*!< 0x0000FFFF */
8587 #define RTC_SSR_SS                   RTC_SSR_SS_Msk
8588 
8589 /********************  Bits definition for RTC_SHIFTR register  ***************/
8590 #define RTC_SHIFTR_SUBFS_Pos         (0U)
8591 #define RTC_SHIFTR_SUBFS_Msk         (0x7FFFUL << RTC_SHIFTR_SUBFS_Pos)         /*!< 0x00007FFF */
8592 #define RTC_SHIFTR_SUBFS             RTC_SHIFTR_SUBFS_Msk
8593 #define RTC_SHIFTR_ADD1S_Pos         (31U)
8594 #define RTC_SHIFTR_ADD1S_Msk         (0x1UL << RTC_SHIFTR_ADD1S_Pos)            /*!< 0x80000000 */
8595 #define RTC_SHIFTR_ADD1S             RTC_SHIFTR_ADD1S_Msk
8596 
8597 /********************  Bits definition for RTC_TSTR register  *****************/
8598 #define RTC_TSTR_PM_Pos              (22U)
8599 #define RTC_TSTR_PM_Msk              (0x1UL << RTC_TSTR_PM_Pos)                 /*!< 0x00400000 */
8600 #define RTC_TSTR_PM                  RTC_TSTR_PM_Msk
8601 #define RTC_TSTR_HT_Pos              (20U)
8602 #define RTC_TSTR_HT_Msk              (0x3UL << RTC_TSTR_HT_Pos)                 /*!< 0x00300000 */
8603 #define RTC_TSTR_HT                  RTC_TSTR_HT_Msk
8604 #define RTC_TSTR_HT_0                (0x1UL << RTC_TSTR_HT_Pos)                 /*!< 0x00100000 */
8605 #define RTC_TSTR_HT_1                (0x2UL << RTC_TSTR_HT_Pos)                 /*!< 0x00200000 */
8606 #define RTC_TSTR_HU_Pos              (16U)
8607 #define RTC_TSTR_HU_Msk              (0xFUL << RTC_TSTR_HU_Pos)                 /*!< 0x000F0000 */
8608 #define RTC_TSTR_HU                  RTC_TSTR_HU_Msk
8609 #define RTC_TSTR_HU_0                (0x1UL << RTC_TSTR_HU_Pos)                 /*!< 0x00010000 */
8610 #define RTC_TSTR_HU_1                (0x2UL << RTC_TSTR_HU_Pos)                 /*!< 0x00020000 */
8611 #define RTC_TSTR_HU_2                (0x4UL << RTC_TSTR_HU_Pos)                 /*!< 0x00040000 */
8612 #define RTC_TSTR_HU_3                (0x8UL << RTC_TSTR_HU_Pos)                 /*!< 0x00080000 */
8613 #define RTC_TSTR_MNT_Pos             (12U)
8614 #define RTC_TSTR_MNT_Msk             (0x7UL << RTC_TSTR_MNT_Pos)                /*!< 0x00007000 */
8615 #define RTC_TSTR_MNT                 RTC_TSTR_MNT_Msk
8616 #define RTC_TSTR_MNT_0               (0x1UL << RTC_TSTR_MNT_Pos)                /*!< 0x00001000 */
8617 #define RTC_TSTR_MNT_1               (0x2UL << RTC_TSTR_MNT_Pos)                /*!< 0x00002000 */
8618 #define RTC_TSTR_MNT_2               (0x4UL << RTC_TSTR_MNT_Pos)                /*!< 0x00004000 */
8619 #define RTC_TSTR_MNU_Pos             (8U)
8620 #define RTC_TSTR_MNU_Msk             (0xFUL << RTC_TSTR_MNU_Pos)                /*!< 0x00000F00 */
8621 #define RTC_TSTR_MNU                 RTC_TSTR_MNU_Msk
8622 #define RTC_TSTR_MNU_0               (0x1UL << RTC_TSTR_MNU_Pos)                /*!< 0x00000100 */
8623 #define RTC_TSTR_MNU_1               (0x2UL << RTC_TSTR_MNU_Pos)                /*!< 0x00000200 */
8624 #define RTC_TSTR_MNU_2               (0x4UL << RTC_TSTR_MNU_Pos)                /*!< 0x00000400 */
8625 #define RTC_TSTR_MNU_3               (0x8UL << RTC_TSTR_MNU_Pos)                /*!< 0x00000800 */
8626 #define RTC_TSTR_ST_Pos              (4U)
8627 #define RTC_TSTR_ST_Msk              (0x7UL << RTC_TSTR_ST_Pos)                 /*!< 0x00000070 */
8628 #define RTC_TSTR_ST                  RTC_TSTR_ST_Msk
8629 #define RTC_TSTR_ST_0                (0x1UL << RTC_TSTR_ST_Pos)                 /*!< 0x00000010 */
8630 #define RTC_TSTR_ST_1                (0x2UL << RTC_TSTR_ST_Pos)                 /*!< 0x00000020 */
8631 #define RTC_TSTR_ST_2                (0x4UL << RTC_TSTR_ST_Pos)                 /*!< 0x00000040 */
8632 #define RTC_TSTR_SU_Pos              (0U)
8633 #define RTC_TSTR_SU_Msk              (0xFUL << RTC_TSTR_SU_Pos)                 /*!< 0x0000000F */
8634 #define RTC_TSTR_SU                  RTC_TSTR_SU_Msk
8635 #define RTC_TSTR_SU_0                (0x1UL << RTC_TSTR_SU_Pos)                 /*!< 0x00000001 */
8636 #define RTC_TSTR_SU_1                (0x2UL << RTC_TSTR_SU_Pos)                 /*!< 0x00000002 */
8637 #define RTC_TSTR_SU_2                (0x4UL << RTC_TSTR_SU_Pos)                 /*!< 0x00000004 */
8638 #define RTC_TSTR_SU_3                (0x8UL << RTC_TSTR_SU_Pos)                 /*!< 0x00000008 */
8639 
8640 /********************  Bits definition for RTC_TSDR register  *****************/
8641 #define RTC_TSDR_WDU_Pos             (13U)
8642 #define RTC_TSDR_WDU_Msk             (0x7UL << RTC_TSDR_WDU_Pos)                /*!< 0x0000E000 */
8643 #define RTC_TSDR_WDU                 RTC_TSDR_WDU_Msk
8644 #define RTC_TSDR_WDU_0               (0x1UL << RTC_TSDR_WDU_Pos)                /*!< 0x00002000 */
8645 #define RTC_TSDR_WDU_1               (0x2UL << RTC_TSDR_WDU_Pos)                /*!< 0x00004000 */
8646 #define RTC_TSDR_WDU_2               (0x4UL << RTC_TSDR_WDU_Pos)                /*!< 0x00008000 */
8647 #define RTC_TSDR_MT_Pos              (12U)
8648 #define RTC_TSDR_MT_Msk              (0x1UL << RTC_TSDR_MT_Pos)                 /*!< 0x00001000 */
8649 #define RTC_TSDR_MT                  RTC_TSDR_MT_Msk
8650 #define RTC_TSDR_MU_Pos              (8U)
8651 #define RTC_TSDR_MU_Msk              (0xFUL << RTC_TSDR_MU_Pos)                 /*!< 0x00000F00 */
8652 #define RTC_TSDR_MU                  RTC_TSDR_MU_Msk
8653 #define RTC_TSDR_MU_0                (0x1UL << RTC_TSDR_MU_Pos)                 /*!< 0x00000100 */
8654 #define RTC_TSDR_MU_1                (0x2UL << RTC_TSDR_MU_Pos)                 /*!< 0x00000200 */
8655 #define RTC_TSDR_MU_2                (0x4UL << RTC_TSDR_MU_Pos)                 /*!< 0x00000400 */
8656 #define RTC_TSDR_MU_3                (0x8UL << RTC_TSDR_MU_Pos)                 /*!< 0x00000800 */
8657 #define RTC_TSDR_DT_Pos              (4U)
8658 #define RTC_TSDR_DT_Msk              (0x3UL << RTC_TSDR_DT_Pos)                 /*!< 0x00000030 */
8659 #define RTC_TSDR_DT                  RTC_TSDR_DT_Msk
8660 #define RTC_TSDR_DT_0                (0x1UL << RTC_TSDR_DT_Pos)                 /*!< 0x00000010 */
8661 #define RTC_TSDR_DT_1                (0x2UL << RTC_TSDR_DT_Pos)                 /*!< 0x00000020 */
8662 #define RTC_TSDR_DU_Pos              (0U)
8663 #define RTC_TSDR_DU_Msk              (0xFUL << RTC_TSDR_DU_Pos)                 /*!< 0x0000000F */
8664 #define RTC_TSDR_DU                  RTC_TSDR_DU_Msk
8665 #define RTC_TSDR_DU_0                (0x1UL << RTC_TSDR_DU_Pos)                 /*!< 0x00000001 */
8666 #define RTC_TSDR_DU_1                (0x2UL << RTC_TSDR_DU_Pos)                 /*!< 0x00000002 */
8667 #define RTC_TSDR_DU_2                (0x4UL << RTC_TSDR_DU_Pos)                 /*!< 0x00000004 */
8668 #define RTC_TSDR_DU_3                (0x8UL << RTC_TSDR_DU_Pos)                 /*!< 0x00000008 */
8669 
8670 /********************  Bits definition for RTC_TSSSR register  ****************/
8671 #define RTC_TSSSR_SS_Pos             (0U)
8672 #define RTC_TSSSR_SS_Msk             (0xFFFFUL << RTC_TSSSR_SS_Pos)             /*!< 0x0000FFFF */
8673 #define RTC_TSSSR_SS                 RTC_TSSSR_SS_Msk
8674 
8675 /********************  Bits definition for RTC_CAL register  *****************/
8676 #define RTC_CALR_CALP_Pos            (15U)
8677 #define RTC_CALR_CALP_Msk            (0x1UL << RTC_CALR_CALP_Pos)               /*!< 0x00008000 */
8678 #define RTC_CALR_CALP                RTC_CALR_CALP_Msk
8679 #define RTC_CALR_CALW8_Pos           (14U)
8680 #define RTC_CALR_CALW8_Msk           (0x1UL << RTC_CALR_CALW8_Pos)              /*!< 0x00004000 */
8681 #define RTC_CALR_CALW8               RTC_CALR_CALW8_Msk
8682 #define RTC_CALR_CALW16_Pos          (13U)
8683 #define RTC_CALR_CALW16_Msk          (0x1UL << RTC_CALR_CALW16_Pos)             /*!< 0x00002000 */
8684 #define RTC_CALR_CALW16              RTC_CALR_CALW16_Msk
8685 #define RTC_CALR_CALM_Pos            (0U)
8686 #define RTC_CALR_CALM_Msk            (0x1FFUL << RTC_CALR_CALM_Pos)             /*!< 0x000001FF */
8687 #define RTC_CALR_CALM                RTC_CALR_CALM_Msk
8688 #define RTC_CALR_CALM_0              (0x001UL << RTC_CALR_CALM_Pos)             /*!< 0x00000001 */
8689 #define RTC_CALR_CALM_1              (0x002UL << RTC_CALR_CALM_Pos)             /*!< 0x00000002 */
8690 #define RTC_CALR_CALM_2              (0x004UL << RTC_CALR_CALM_Pos)             /*!< 0x00000004 */
8691 #define RTC_CALR_CALM_3              (0x008UL << RTC_CALR_CALM_Pos)             /*!< 0x00000008 */
8692 #define RTC_CALR_CALM_4              (0x010UL << RTC_CALR_CALM_Pos)             /*!< 0x00000010 */
8693 #define RTC_CALR_CALM_5              (0x020UL << RTC_CALR_CALM_Pos)             /*!< 0x00000020 */
8694 #define RTC_CALR_CALM_6              (0x040UL << RTC_CALR_CALM_Pos)             /*!< 0x00000040 */
8695 #define RTC_CALR_CALM_7              (0x080UL << RTC_CALR_CALM_Pos)             /*!< 0x00000080 */
8696 #define RTC_CALR_CALM_8              (0x100UL << RTC_CALR_CALM_Pos)             /*!< 0x00000100 */
8697 
8698 /********************  Bits definition for RTC_TAFCR register  ****************/
8699 #define RTC_TAFCR_PC15MODE_Pos       (23U)
8700 #define RTC_TAFCR_PC15MODE_Msk       (0x1UL << RTC_TAFCR_PC15MODE_Pos)          /*!< 0x00800000 */
8701 #define RTC_TAFCR_PC15MODE           RTC_TAFCR_PC15MODE_Msk
8702 #define RTC_TAFCR_PC15VALUE_Pos      (22U)
8703 #define RTC_TAFCR_PC15VALUE_Msk      (0x1UL << RTC_TAFCR_PC15VALUE_Pos)         /*!< 0x00400000 */
8704 #define RTC_TAFCR_PC15VALUE          RTC_TAFCR_PC15VALUE_Msk
8705 #define RTC_TAFCR_PC14MODE_Pos       (21U)
8706 #define RTC_TAFCR_PC14MODE_Msk       (0x1UL << RTC_TAFCR_PC14MODE_Pos)          /*!< 0x00200000 */
8707 #define RTC_TAFCR_PC14MODE           RTC_TAFCR_PC14MODE_Msk
8708 #define RTC_TAFCR_PC14VALUE_Pos      (20U)
8709 #define RTC_TAFCR_PC14VALUE_Msk      (0x1UL << RTC_TAFCR_PC14VALUE_Pos)         /*!< 0x00100000 */
8710 #define RTC_TAFCR_PC14VALUE          RTC_TAFCR_PC14VALUE_Msk
8711 #define RTC_TAFCR_PC13MODE_Pos       (19U)
8712 #define RTC_TAFCR_PC13MODE_Msk       (0x1UL << RTC_TAFCR_PC13MODE_Pos)          /*!< 0x00080000 */
8713 #define RTC_TAFCR_PC13MODE           RTC_TAFCR_PC13MODE_Msk
8714 #define RTC_TAFCR_PC13VALUE_Pos      (18U)
8715 #define RTC_TAFCR_PC13VALUE_Msk      (0x1UL << RTC_TAFCR_PC13VALUE_Pos)         /*!< 0x00040000 */
8716 #define RTC_TAFCR_PC13VALUE          RTC_TAFCR_PC13VALUE_Msk
8717 #define RTC_TAFCR_TAMPPUDIS_Pos      (15U)
8718 #define RTC_TAFCR_TAMPPUDIS_Msk      (0x1UL << RTC_TAFCR_TAMPPUDIS_Pos)         /*!< 0x00008000 */
8719 #define RTC_TAFCR_TAMPPUDIS          RTC_TAFCR_TAMPPUDIS_Msk
8720 #define RTC_TAFCR_TAMPPRCH_Pos       (13U)
8721 #define RTC_TAFCR_TAMPPRCH_Msk       (0x3UL << RTC_TAFCR_TAMPPRCH_Pos)          /*!< 0x00006000 */
8722 #define RTC_TAFCR_TAMPPRCH           RTC_TAFCR_TAMPPRCH_Msk
8723 #define RTC_TAFCR_TAMPPRCH_0         (0x1UL << RTC_TAFCR_TAMPPRCH_Pos)          /*!< 0x00002000 */
8724 #define RTC_TAFCR_TAMPPRCH_1         (0x2UL << RTC_TAFCR_TAMPPRCH_Pos)          /*!< 0x00004000 */
8725 #define RTC_TAFCR_TAMPFLT_Pos        (11U)
8726 #define RTC_TAFCR_TAMPFLT_Msk        (0x3UL << RTC_TAFCR_TAMPFLT_Pos)           /*!< 0x00001800 */
8727 #define RTC_TAFCR_TAMPFLT            RTC_TAFCR_TAMPFLT_Msk
8728 #define RTC_TAFCR_TAMPFLT_0          (0x1UL << RTC_TAFCR_TAMPFLT_Pos)           /*!< 0x00000800 */
8729 #define RTC_TAFCR_TAMPFLT_1          (0x2UL << RTC_TAFCR_TAMPFLT_Pos)           /*!< 0x00001000 */
8730 #define RTC_TAFCR_TAMPFREQ_Pos       (8U)
8731 #define RTC_TAFCR_TAMPFREQ_Msk       (0x7UL << RTC_TAFCR_TAMPFREQ_Pos)          /*!< 0x00000700 */
8732 #define RTC_TAFCR_TAMPFREQ           RTC_TAFCR_TAMPFREQ_Msk
8733 #define RTC_TAFCR_TAMPFREQ_0         (0x1UL << RTC_TAFCR_TAMPFREQ_Pos)          /*!< 0x00000100 */
8734 #define RTC_TAFCR_TAMPFREQ_1         (0x2UL << RTC_TAFCR_TAMPFREQ_Pos)          /*!< 0x00000200 */
8735 #define RTC_TAFCR_TAMPFREQ_2         (0x4UL << RTC_TAFCR_TAMPFREQ_Pos)          /*!< 0x00000400 */
8736 #define RTC_TAFCR_TAMPTS_Pos         (7U)
8737 #define RTC_TAFCR_TAMPTS_Msk         (0x1UL << RTC_TAFCR_TAMPTS_Pos)            /*!< 0x00000080 */
8738 #define RTC_TAFCR_TAMPTS             RTC_TAFCR_TAMPTS_Msk
8739 #define RTC_TAFCR_TAMP3TRG_Pos       (6U)
8740 #define RTC_TAFCR_TAMP3TRG_Msk       (0x1UL << RTC_TAFCR_TAMP3TRG_Pos)          /*!< 0x00000040 */
8741 #define RTC_TAFCR_TAMP3TRG           RTC_TAFCR_TAMP3TRG_Msk
8742 #define RTC_TAFCR_TAMP3E_Pos         (5U)
8743 #define RTC_TAFCR_TAMP3E_Msk         (0x1UL << RTC_TAFCR_TAMP3E_Pos)            /*!< 0x00000020 */
8744 #define RTC_TAFCR_TAMP3E             RTC_TAFCR_TAMP3E_Msk
8745 #define RTC_TAFCR_TAMP2TRG_Pos       (4U)
8746 #define RTC_TAFCR_TAMP2TRG_Msk       (0x1UL << RTC_TAFCR_TAMP2TRG_Pos)          /*!< 0x00000010 */
8747 #define RTC_TAFCR_TAMP2TRG           RTC_TAFCR_TAMP2TRG_Msk
8748 #define RTC_TAFCR_TAMP2E_Pos         (3U)
8749 #define RTC_TAFCR_TAMP2E_Msk         (0x1UL << RTC_TAFCR_TAMP2E_Pos)            /*!< 0x00000008 */
8750 #define RTC_TAFCR_TAMP2E             RTC_TAFCR_TAMP2E_Msk
8751 #define RTC_TAFCR_TAMPIE_Pos         (2U)
8752 #define RTC_TAFCR_TAMPIE_Msk         (0x1UL << RTC_TAFCR_TAMPIE_Pos)            /*!< 0x00000004 */
8753 #define RTC_TAFCR_TAMPIE             RTC_TAFCR_TAMPIE_Msk
8754 #define RTC_TAFCR_TAMP1TRG_Pos       (1U)
8755 #define RTC_TAFCR_TAMP1TRG_Msk       (0x1UL << RTC_TAFCR_TAMP1TRG_Pos)          /*!< 0x00000002 */
8756 #define RTC_TAFCR_TAMP1TRG           RTC_TAFCR_TAMP1TRG_Msk
8757 #define RTC_TAFCR_TAMP1E_Pos         (0U)
8758 #define RTC_TAFCR_TAMP1E_Msk         (0x1UL << RTC_TAFCR_TAMP1E_Pos)            /*!< 0x00000001 */
8759 #define RTC_TAFCR_TAMP1E             RTC_TAFCR_TAMP1E_Msk
8760 
8761 /* Reference defines */
8762 #define RTC_TAFCR_ALARMOUTTYPE               RTC_TAFCR_PC13VALUE
8763 
8764 /********************  Bits definition for RTC_ALRMASSR register  *************/
8765 #define RTC_ALRMASSR_MASKSS_Pos      (24U)
8766 #define RTC_ALRMASSR_MASKSS_Msk      (0xFUL << RTC_ALRMASSR_MASKSS_Pos)         /*!< 0x0F000000 */
8767 #define RTC_ALRMASSR_MASKSS          RTC_ALRMASSR_MASKSS_Msk
8768 #define RTC_ALRMASSR_MASKSS_0        (0x1UL << RTC_ALRMASSR_MASKSS_Pos)         /*!< 0x01000000 */
8769 #define RTC_ALRMASSR_MASKSS_1        (0x2UL << RTC_ALRMASSR_MASKSS_Pos)         /*!< 0x02000000 */
8770 #define RTC_ALRMASSR_MASKSS_2        (0x4UL << RTC_ALRMASSR_MASKSS_Pos)         /*!< 0x04000000 */
8771 #define RTC_ALRMASSR_MASKSS_3        (0x8UL << RTC_ALRMASSR_MASKSS_Pos)         /*!< 0x08000000 */
8772 #define RTC_ALRMASSR_SS_Pos          (0U)
8773 #define RTC_ALRMASSR_SS_Msk          (0x7FFFUL << RTC_ALRMASSR_SS_Pos)          /*!< 0x00007FFF */
8774 #define RTC_ALRMASSR_SS              RTC_ALRMASSR_SS_Msk
8775 
8776 /********************  Bits definition for RTC_ALRMBSSR register  *************/
8777 #define RTC_ALRMBSSR_MASKSS_Pos      (24U)
8778 #define RTC_ALRMBSSR_MASKSS_Msk      (0xFUL << RTC_ALRMBSSR_MASKSS_Pos)         /*!< 0x0F000000 */
8779 #define RTC_ALRMBSSR_MASKSS          RTC_ALRMBSSR_MASKSS_Msk
8780 #define RTC_ALRMBSSR_MASKSS_0        (0x1UL << RTC_ALRMBSSR_MASKSS_Pos)         /*!< 0x01000000 */
8781 #define RTC_ALRMBSSR_MASKSS_1        (0x2UL << RTC_ALRMBSSR_MASKSS_Pos)         /*!< 0x02000000 */
8782 #define RTC_ALRMBSSR_MASKSS_2        (0x4UL << RTC_ALRMBSSR_MASKSS_Pos)         /*!< 0x04000000 */
8783 #define RTC_ALRMBSSR_MASKSS_3        (0x8UL << RTC_ALRMBSSR_MASKSS_Pos)         /*!< 0x08000000 */
8784 #define RTC_ALRMBSSR_SS_Pos          (0U)
8785 #define RTC_ALRMBSSR_SS_Msk          (0x7FFFUL << RTC_ALRMBSSR_SS_Pos)          /*!< 0x00007FFF */
8786 #define RTC_ALRMBSSR_SS              RTC_ALRMBSSR_SS_Msk
8787 
8788 /********************  Bits definition for RTC_BKP0R register  ****************/
8789 #define RTC_BKP0R_Pos                (0U)
8790 #define RTC_BKP0R_Msk                (0xFFFFFFFFUL << RTC_BKP0R_Pos)            /*!< 0xFFFFFFFF */
8791 #define RTC_BKP0R                    RTC_BKP0R_Msk
8792 
8793 /********************  Bits definition for RTC_BKP1R register  ****************/
8794 #define RTC_BKP1R_Pos                (0U)
8795 #define RTC_BKP1R_Msk                (0xFFFFFFFFUL << RTC_BKP1R_Pos)            /*!< 0xFFFFFFFF */
8796 #define RTC_BKP1R                    RTC_BKP1R_Msk
8797 
8798 /********************  Bits definition for RTC_BKP2R register  ****************/
8799 #define RTC_BKP2R_Pos                (0U)
8800 #define RTC_BKP2R_Msk                (0xFFFFFFFFUL << RTC_BKP2R_Pos)            /*!< 0xFFFFFFFF */
8801 #define RTC_BKP2R                    RTC_BKP2R_Msk
8802 
8803 /********************  Bits definition for RTC_BKP3R register  ****************/
8804 #define RTC_BKP3R_Pos                (0U)
8805 #define RTC_BKP3R_Msk                (0xFFFFFFFFUL << RTC_BKP3R_Pos)            /*!< 0xFFFFFFFF */
8806 #define RTC_BKP3R                    RTC_BKP3R_Msk
8807 
8808 /********************  Bits definition for RTC_BKP4R register  ****************/
8809 #define RTC_BKP4R_Pos                (0U)
8810 #define RTC_BKP4R_Msk                (0xFFFFFFFFUL << RTC_BKP4R_Pos)            /*!< 0xFFFFFFFF */
8811 #define RTC_BKP4R                    RTC_BKP4R_Msk
8812 
8813 /********************  Bits definition for RTC_BKP5R register  ****************/
8814 #define RTC_BKP5R_Pos                (0U)
8815 #define RTC_BKP5R_Msk                (0xFFFFFFFFUL << RTC_BKP5R_Pos)            /*!< 0xFFFFFFFF */
8816 #define RTC_BKP5R                    RTC_BKP5R_Msk
8817 
8818 /********************  Bits definition for RTC_BKP6R register  ****************/
8819 #define RTC_BKP6R_Pos                (0U)
8820 #define RTC_BKP6R_Msk                (0xFFFFFFFFUL << RTC_BKP6R_Pos)            /*!< 0xFFFFFFFF */
8821 #define RTC_BKP6R                    RTC_BKP6R_Msk
8822 
8823 /********************  Bits definition for RTC_BKP7R register  ****************/
8824 #define RTC_BKP7R_Pos                (0U)
8825 #define RTC_BKP7R_Msk                (0xFFFFFFFFUL << RTC_BKP7R_Pos)            /*!< 0xFFFFFFFF */
8826 #define RTC_BKP7R                    RTC_BKP7R_Msk
8827 
8828 /********************  Bits definition for RTC_BKP8R register  ****************/
8829 #define RTC_BKP8R_Pos                (0U)
8830 #define RTC_BKP8R_Msk                (0xFFFFFFFFUL << RTC_BKP8R_Pos)            /*!< 0xFFFFFFFF */
8831 #define RTC_BKP8R                    RTC_BKP8R_Msk
8832 
8833 /********************  Bits definition for RTC_BKP9R register  ****************/
8834 #define RTC_BKP9R_Pos                (0U)
8835 #define RTC_BKP9R_Msk                (0xFFFFFFFFUL << RTC_BKP9R_Pos)            /*!< 0xFFFFFFFF */
8836 #define RTC_BKP9R                    RTC_BKP9R_Msk
8837 
8838 /********************  Bits definition for RTC_BKP10R register  ***************/
8839 #define RTC_BKP10R_Pos               (0U)
8840 #define RTC_BKP10R_Msk               (0xFFFFFFFFUL << RTC_BKP10R_Pos)           /*!< 0xFFFFFFFF */
8841 #define RTC_BKP10R                   RTC_BKP10R_Msk
8842 
8843 /********************  Bits definition for RTC_BKP11R register  ***************/
8844 #define RTC_BKP11R_Pos               (0U)
8845 #define RTC_BKP11R_Msk               (0xFFFFFFFFUL << RTC_BKP11R_Pos)           /*!< 0xFFFFFFFF */
8846 #define RTC_BKP11R                   RTC_BKP11R_Msk
8847 
8848 /********************  Bits definition for RTC_BKP12R register  ***************/
8849 #define RTC_BKP12R_Pos               (0U)
8850 #define RTC_BKP12R_Msk               (0xFFFFFFFFUL << RTC_BKP12R_Pos)           /*!< 0xFFFFFFFF */
8851 #define RTC_BKP12R                   RTC_BKP12R_Msk
8852 
8853 /********************  Bits definition for RTC_BKP13R register  ***************/
8854 #define RTC_BKP13R_Pos               (0U)
8855 #define RTC_BKP13R_Msk               (0xFFFFFFFFUL << RTC_BKP13R_Pos)           /*!< 0xFFFFFFFF */
8856 #define RTC_BKP13R                   RTC_BKP13R_Msk
8857 
8858 /********************  Bits definition for RTC_BKP14R register  ***************/
8859 #define RTC_BKP14R_Pos               (0U)
8860 #define RTC_BKP14R_Msk               (0xFFFFFFFFUL << RTC_BKP14R_Pos)           /*!< 0xFFFFFFFF */
8861 #define RTC_BKP14R                   RTC_BKP14R_Msk
8862 
8863 /********************  Bits definition for RTC_BKP15R register  ***************/
8864 #define RTC_BKP15R_Pos               (0U)
8865 #define RTC_BKP15R_Msk               (0xFFFFFFFFUL << RTC_BKP15R_Pos)           /*!< 0xFFFFFFFF */
8866 #define RTC_BKP15R                   RTC_BKP15R_Msk
8867 
8868 /********************  Bits definition for RTC_BKP16R register  ***************/
8869 #define RTC_BKP16R_Pos               (0U)
8870 #define RTC_BKP16R_Msk               (0xFFFFFFFFUL << RTC_BKP16R_Pos)           /*!< 0xFFFFFFFF */
8871 #define RTC_BKP16R                   RTC_BKP16R_Msk
8872 
8873 /********************  Bits definition for RTC_BKP17R register  ***************/
8874 #define RTC_BKP17R_Pos               (0U)
8875 #define RTC_BKP17R_Msk               (0xFFFFFFFFUL << RTC_BKP17R_Pos)           /*!< 0xFFFFFFFF */
8876 #define RTC_BKP17R                   RTC_BKP17R_Msk
8877 
8878 /********************  Bits definition for RTC_BKP18R register  ***************/
8879 #define RTC_BKP18R_Pos               (0U)
8880 #define RTC_BKP18R_Msk               (0xFFFFFFFFUL << RTC_BKP18R_Pos)           /*!< 0xFFFFFFFF */
8881 #define RTC_BKP18R                   RTC_BKP18R_Msk
8882 
8883 /********************  Bits definition for RTC_BKP19R register  ***************/
8884 #define RTC_BKP19R_Pos               (0U)
8885 #define RTC_BKP19R_Msk               (0xFFFFFFFFUL << RTC_BKP19R_Pos)           /*!< 0xFFFFFFFF */
8886 #define RTC_BKP19R                   RTC_BKP19R_Msk
8887 
8888 /********************  Bits definition for RTC_BKP20R register  ***************/
8889 #define RTC_BKP20R_Pos               (0U)
8890 #define RTC_BKP20R_Msk               (0xFFFFFFFFUL << RTC_BKP20R_Pos)           /*!< 0xFFFFFFFF */
8891 #define RTC_BKP20R                   RTC_BKP20R_Msk
8892 
8893 /********************  Bits definition for RTC_BKP21R register  ***************/
8894 #define RTC_BKP21R_Pos               (0U)
8895 #define RTC_BKP21R_Msk               (0xFFFFFFFFUL << RTC_BKP21R_Pos)           /*!< 0xFFFFFFFF */
8896 #define RTC_BKP21R                   RTC_BKP21R_Msk
8897 
8898 /********************  Bits definition for RTC_BKP22R register  ***************/
8899 #define RTC_BKP22R_Pos               (0U)
8900 #define RTC_BKP22R_Msk               (0xFFFFFFFFUL << RTC_BKP22R_Pos)           /*!< 0xFFFFFFFF */
8901 #define RTC_BKP22R                   RTC_BKP22R_Msk
8902 
8903 /********************  Bits definition for RTC_BKP23R register  ***************/
8904 #define RTC_BKP23R_Pos               (0U)
8905 #define RTC_BKP23R_Msk               (0xFFFFFFFFUL << RTC_BKP23R_Pos)           /*!< 0xFFFFFFFF */
8906 #define RTC_BKP23R                   RTC_BKP23R_Msk
8907 
8908 /********************  Bits definition for RTC_BKP24R register  ***************/
8909 #define RTC_BKP24R_Pos               (0U)
8910 #define RTC_BKP24R_Msk               (0xFFFFFFFFUL << RTC_BKP24R_Pos)           /*!< 0xFFFFFFFF */
8911 #define RTC_BKP24R                   RTC_BKP24R_Msk
8912 
8913 /********************  Bits definition for RTC_BKP25R register  ***************/
8914 #define RTC_BKP25R_Pos               (0U)
8915 #define RTC_BKP25R_Msk               (0xFFFFFFFFUL << RTC_BKP25R_Pos)           /*!< 0xFFFFFFFF */
8916 #define RTC_BKP25R                   RTC_BKP25R_Msk
8917 
8918 /********************  Bits definition for RTC_BKP26R register  ***************/
8919 #define RTC_BKP26R_Pos               (0U)
8920 #define RTC_BKP26R_Msk               (0xFFFFFFFFUL << RTC_BKP26R_Pos)           /*!< 0xFFFFFFFF */
8921 #define RTC_BKP26R                   RTC_BKP26R_Msk
8922 
8923 /********************  Bits definition for RTC_BKP27R register  ***************/
8924 #define RTC_BKP27R_Pos               (0U)
8925 #define RTC_BKP27R_Msk               (0xFFFFFFFFUL << RTC_BKP27R_Pos)           /*!< 0xFFFFFFFF */
8926 #define RTC_BKP27R                   RTC_BKP27R_Msk
8927 
8928 /********************  Bits definition for RTC_BKP28R register  ***************/
8929 #define RTC_BKP28R_Pos               (0U)
8930 #define RTC_BKP28R_Msk               (0xFFFFFFFFUL << RTC_BKP28R_Pos)           /*!< 0xFFFFFFFF */
8931 #define RTC_BKP28R                   RTC_BKP28R_Msk
8932 
8933 /********************  Bits definition for RTC_BKP29R register  ***************/
8934 #define RTC_BKP29R_Pos               (0U)
8935 #define RTC_BKP29R_Msk               (0xFFFFFFFFUL << RTC_BKP29R_Pos)           /*!< 0xFFFFFFFF */
8936 #define RTC_BKP29R                   RTC_BKP29R_Msk
8937 
8938 /********************  Bits definition for RTC_BKP30R register  ***************/
8939 #define RTC_BKP30R_Pos               (0U)
8940 #define RTC_BKP30R_Msk               (0xFFFFFFFFUL << RTC_BKP30R_Pos)           /*!< 0xFFFFFFFF */
8941 #define RTC_BKP30R                   RTC_BKP30R_Msk
8942 
8943 /********************  Bits definition for RTC_BKP31R register  ***************/
8944 #define RTC_BKP31R_Pos               (0U)
8945 #define RTC_BKP31R_Msk               (0xFFFFFFFFUL << RTC_BKP31R_Pos)           /*!< 0xFFFFFFFF */
8946 #define RTC_BKP31R                   RTC_BKP31R_Msk
8947 
8948 /******************** Number of backup registers ******************************/
8949 #define RTC_BKP_NUMBER                       32
8950 
8951 /******************************************************************************/
8952 /*                                                                            */
8953 /*             Sigma-Delta Analog to Digital Converter (SDADC)                */
8954 /*                                                                            */
8955 /******************************************************************************/
8956 
8957 /*****************  Bit definition for SDADC_CR1 register  ********************/
8958 #define SDADC_CR1_EOCALIE_Pos         (0U)
8959 #define SDADC_CR1_EOCALIE_Msk         (0x1UL << SDADC_CR1_EOCALIE_Pos)          /*!< 0x00000001 */
8960 #define SDADC_CR1_EOCALIE             SDADC_CR1_EOCALIE_Msk                    /*!< End of calibration interrupt enable */
8961 #define SDADC_CR1_JEOCIE_Pos          (1U)
8962 #define SDADC_CR1_JEOCIE_Msk          (0x1UL << SDADC_CR1_JEOCIE_Pos)           /*!< 0x00000002 */
8963 #define SDADC_CR1_JEOCIE              SDADC_CR1_JEOCIE_Msk                     /*!< Injected end of conversion interrupt enable */
8964 #define SDADC_CR1_JOVRIE_Pos          (2U)
8965 #define SDADC_CR1_JOVRIE_Msk          (0x1UL << SDADC_CR1_JOVRIE_Pos)           /*!< 0x00000004 */
8966 #define SDADC_CR1_JOVRIE              SDADC_CR1_JOVRIE_Msk                     /*!< Injected data overrun interrupt enable */
8967 #define SDADC_CR1_REOCIE_Pos          (3U)
8968 #define SDADC_CR1_REOCIE_Msk          (0x1UL << SDADC_CR1_REOCIE_Pos)           /*!< 0x00000008 */
8969 #define SDADC_CR1_REOCIE              SDADC_CR1_REOCIE_Msk                     /*!< Regular end of conversion interrupt enable */
8970 #define SDADC_CR1_ROVRIE_Pos          (4U)
8971 #define SDADC_CR1_ROVRIE_Msk          (0x1UL << SDADC_CR1_ROVRIE_Pos)           /*!< 0x00000010 */
8972 #define SDADC_CR1_ROVRIE              SDADC_CR1_ROVRIE_Msk                     /*!< Regular data overrun interrupt enable */
8973 #define SDADC_CR1_REFV_Pos            (8U)
8974 #define SDADC_CR1_REFV_Msk            (0x3UL << SDADC_CR1_REFV_Pos)             /*!< 0x00000300 */
8975 #define SDADC_CR1_REFV                SDADC_CR1_REFV_Msk                       /*!< Reference voltage selection */
8976 #define SDADC_CR1_REFV_0              (0x1UL << SDADC_CR1_REFV_Pos)             /*!< 0x00000100 */
8977 #define SDADC_CR1_REFV_1              (0x2UL << SDADC_CR1_REFV_Pos)             /*!< 0x00000200 */
8978 #define SDADC_CR1_SLOWCK_Pos          (10U)
8979 #define SDADC_CR1_SLOWCK_Msk          (0x1UL << SDADC_CR1_SLOWCK_Pos)           /*!< 0x00000400 */
8980 #define SDADC_CR1_SLOWCK              SDADC_CR1_SLOWCK_Msk                     /*!< Slow clock mode enable */
8981 #define SDADC_CR1_SBI_Pos             (11U)
8982 #define SDADC_CR1_SBI_Msk             (0x1UL << SDADC_CR1_SBI_Pos)              /*!< 0x00000800 */
8983 #define SDADC_CR1_SBI                 SDADC_CR1_SBI_Msk                        /*!< Enter standby mode when idle */
8984 #define SDADC_CR1_PDI_Pos             (12U)
8985 #define SDADC_CR1_PDI_Msk             (0x1UL << SDADC_CR1_PDI_Pos)              /*!< 0x00001000 */
8986 #define SDADC_CR1_PDI                 SDADC_CR1_PDI_Msk                        /*!< Enter power down mode when idle */
8987 #define SDADC_CR1_JSYNC_Pos           (14U)
8988 #define SDADC_CR1_JSYNC_Msk           (0x1UL << SDADC_CR1_JSYNC_Pos)            /*!< 0x00004000 */
8989 #define SDADC_CR1_JSYNC               SDADC_CR1_JSYNC_Msk                      /*!< Launch a injected conversion synchronously with SDADC1 */
8990 #define SDADC_CR1_RSYNC_Pos           (15U)
8991 #define SDADC_CR1_RSYNC_Msk           (0x1UL << SDADC_CR1_RSYNC_Pos)            /*!< 0x00008000 */
8992 #define SDADC_CR1_RSYNC               SDADC_CR1_RSYNC_Msk                      /*!< Launch regular conversion synchronously with SDADC1 */
8993 #define SDADC_CR1_JDMAEN_Pos          (16U)
8994 #define SDADC_CR1_JDMAEN_Msk          (0x1UL << SDADC_CR1_JDMAEN_Pos)           /*!< 0x00010000 */
8995 #define SDADC_CR1_JDMAEN              SDADC_CR1_JDMAEN_Msk                     /*!< DMA channel enabled to read data for the injected channel group */
8996 #define SDADC_CR1_RDMAEN_Pos          (17U)
8997 #define SDADC_CR1_RDMAEN_Msk          (0x1UL << SDADC_CR1_RDMAEN_Pos)           /*!< 0x00020000 */
8998 #define SDADC_CR1_RDMAEN              SDADC_CR1_RDMAEN_Msk                     /*!< DMA channel enabled to read data for the regular channel */
8999 #define SDADC_CR1_INIT_Pos            (31U)
9000 #define SDADC_CR1_INIT_Msk            (0x1UL << SDADC_CR1_INIT_Pos)             /*!< 0x80000000 */
9001 #define SDADC_CR1_INIT                SDADC_CR1_INIT_Msk                       /*!< Initialization mode request */
9002 
9003 /*****************  Bit definition for SDADC_CR2 register  ********************/
9004 #define SDADC_CR2_ADON_Pos            (0U)
9005 #define SDADC_CR2_ADON_Msk            (0x1UL << SDADC_CR2_ADON_Pos)             /*!< 0x00000001 */
9006 #define SDADC_CR2_ADON                SDADC_CR2_ADON_Msk                       /*!< SDADC enable */
9007 #define SDADC_CR2_CALIBCNT_Pos        (1U)
9008 #define SDADC_CR2_CALIBCNT_Msk        (0x3UL << SDADC_CR2_CALIBCNT_Pos)         /*!< 0x00000006 */
9009 #define SDADC_CR2_CALIBCNT            SDADC_CR2_CALIBCNT_Msk                   /*!< Number of calibration sequences to be performed */
9010 #define SDADC_CR2_CALIBCNT_0          (0x1UL << SDADC_CR2_CALIBCNT_Pos)         /*!< 0x00000002 */
9011 #define SDADC_CR2_CALIBCNT_1          (0x2UL << SDADC_CR2_CALIBCNT_Pos)         /*!< 0x00000004 */
9012 #define SDADC_CR2_STARTCALIB_Pos      (4U)
9013 #define SDADC_CR2_STARTCALIB_Msk      (0x1UL << SDADC_CR2_STARTCALIB_Pos)       /*!< 0x00000010 */
9014 #define SDADC_CR2_STARTCALIB          SDADC_CR2_STARTCALIB_Msk                 /*!< Start calibration */
9015 #define SDADC_CR2_JCONT_Pos           (5U)
9016 #define SDADC_CR2_JCONT_Msk           (0x1UL << SDADC_CR2_JCONT_Pos)            /*!< 0x00000020 */
9017 #define SDADC_CR2_JCONT               SDADC_CR2_JCONT_Msk                      /*!< Continuous mode selection for injected conversions */
9018 #define SDADC_CR2_JDS_Pos             (6U)
9019 #define SDADC_CR2_JDS_Msk             (0x1UL << SDADC_CR2_JDS_Pos)              /*!< 0x00000040 */
9020 #define SDADC_CR2_JDS                 SDADC_CR2_JDS_Msk                        /*!< Delay start of injected conversions */
9021 #define SDADC_CR2_JEXTSEL_Pos         (8U)
9022 #define SDADC_CR2_JEXTSEL_Msk         (0xFUL << SDADC_CR2_JEXTSEL_Pos)          /*!< 0x00000F00 */
9023 #define SDADC_CR2_JEXTSEL             SDADC_CR2_JEXTSEL_Msk                    /*!< Trigger signal selection for launching injected conversions */
9024 #define SDADC_CR2_JEXTSEL_0           (0x1UL << SDADC_CR2_JEXTSEL_Pos)          /*!< 0x00000100 */
9025 #define SDADC_CR2_JEXTSEL_1           (0x2UL << SDADC_CR2_JEXTSEL_Pos)          /*!< 0x00000200 */
9026 #define SDADC_CR2_JEXTSEL_2           (0x4UL << SDADC_CR2_JEXTSEL_Pos)          /*!< 0x00000400 */
9027 #define SDADC_CR2_JEXTSEL_3           (0x8UL << SDADC_CR2_JEXTSEL_Pos)          /*!< 0x00000800 */
9028 #define SDADC_CR2_JEXTEN_Pos          (13U)
9029 #define SDADC_CR2_JEXTEN_Msk          (0x3UL << SDADC_CR2_JEXTEN_Pos)           /*!< 0x00006000 */
9030 #define SDADC_CR2_JEXTEN              SDADC_CR2_JEXTEN_Msk                     /*!< Trigger enable and trigger edge selection for injected conversions */
9031 #define SDADC_CR2_JEXTEN_0            (0x1UL << SDADC_CR2_JEXTEN_Pos)           /*!< 0x00002000 */
9032 #define SDADC_CR2_JEXTEN_1            (0x2UL << SDADC_CR2_JEXTEN_Pos)           /*!< 0x00004000 */
9033 #define SDADC_CR2_JSWSTART_Pos        (15U)
9034 #define SDADC_CR2_JSWSTART_Msk        (0x1UL << SDADC_CR2_JSWSTART_Pos)         /*!< 0x00008000 */
9035 #define SDADC_CR2_JSWSTART            SDADC_CR2_JSWSTART_Msk                   /*!< Start a conversion of the injected group of channels */
9036 #define SDADC_CR2_RCH_Pos             (16U)
9037 #define SDADC_CR2_RCH_Msk             (0xFUL << SDADC_CR2_RCH_Pos)              /*!< 0x000F0000 */
9038 #define SDADC_CR2_RCH                 SDADC_CR2_RCH_Msk                        /*!< Regular channel selection */
9039 #define SDADC_CR2_RCH_0               (0x1UL << SDADC_CR2_RCH_Pos)              /*!< 0x00010000 */
9040 #define SDADC_CR2_RCH_1               (0x2UL << SDADC_CR2_RCH_Pos)              /*!< 0x00020000 */
9041 #define SDADC_CR2_RCH_2               (0x4UL << SDADC_CR2_RCH_Pos)              /*!< 0x00040000 */
9042 #define SDADC_CR2_RCH_3               (0x8UL << SDADC_CR2_RCH_Pos)              /*!< 0x00080000 */
9043 #define SDADC_CR2_RCONT_Pos           (22U)
9044 #define SDADC_CR2_RCONT_Msk           (0x1UL << SDADC_CR2_RCONT_Pos)            /*!< 0x00400000 */
9045 #define SDADC_CR2_RCONT               SDADC_CR2_RCONT_Msk                      /*!< Continuous mode selection for regular conversions */
9046 #define SDADC_CR2_RSWSTART_Pos        (23U)
9047 #define SDADC_CR2_RSWSTART_Msk        (0x1UL << SDADC_CR2_RSWSTART_Pos)         /*!< 0x00800000 */
9048 #define SDADC_CR2_RSWSTART            SDADC_CR2_RSWSTART_Msk                   /*!< Software start of a conversion on the regular channel */
9049 #define SDADC_CR2_FAST_Pos            (24U)
9050 #define SDADC_CR2_FAST_Msk            (0x1UL << SDADC_CR2_FAST_Pos)             /*!< 0x01000000 */
9051 #define SDADC_CR2_FAST                SDADC_CR2_FAST_Msk                       /*!< Fast conversion mode selection */
9052 
9053 /********************  Bit definition for SDADC_ISR register  *****************/
9054 #define SDADC_ISR_EOCALF_Pos          (0U)
9055 #define SDADC_ISR_EOCALF_Msk          (0x1UL << SDADC_ISR_EOCALF_Pos)           /*!< 0x00000001 */
9056 #define SDADC_ISR_EOCALF              SDADC_ISR_EOCALF_Msk                     /*!< End of calibration flag */
9057 #define SDADC_ISR_JEOCF_Pos           (1U)
9058 #define SDADC_ISR_JEOCF_Msk           (0x1UL << SDADC_ISR_JEOCF_Pos)            /*!< 0x00000002 */
9059 #define SDADC_ISR_JEOCF               SDADC_ISR_JEOCF_Msk                      /*!< End of injected conversion flag */
9060 #define SDADC_ISR_JOVRF_Pos           (2U)
9061 #define SDADC_ISR_JOVRF_Msk           (0x1UL << SDADC_ISR_JOVRF_Pos)            /*!< 0x00000004 */
9062 #define SDADC_ISR_JOVRF               SDADC_ISR_JOVRF_Msk                      /*!< Injected conversion overrun flag */
9063 #define SDADC_ISR_REOCF_Pos           (3U)
9064 #define SDADC_ISR_REOCF_Msk           (0x1UL << SDADC_ISR_REOCF_Pos)            /*!< 0x00000008 */
9065 #define SDADC_ISR_REOCF               SDADC_ISR_REOCF_Msk                      /*!< End of regular conversion flag */
9066 #define SDADC_ISR_ROVRF_Pos           (4U)
9067 #define SDADC_ISR_ROVRF_Msk           (0x1UL << SDADC_ISR_ROVRF_Pos)            /*!< 0x00000010 */
9068 #define SDADC_ISR_ROVRF               SDADC_ISR_ROVRF_Msk                      /*!< Regular conversion overrun flag */
9069 #define SDADC_ISR_CALIBIP_Pos         (12U)
9070 #define SDADC_ISR_CALIBIP_Msk         (0x1UL << SDADC_ISR_CALIBIP_Pos)          /*!< 0x00001000 */
9071 #define SDADC_ISR_CALIBIP             SDADC_ISR_CALIBIP_Msk                    /*!< Calibration in progress status */
9072 #define SDADC_ISR_JCIP_Pos            (13U)
9073 #define SDADC_ISR_JCIP_Msk            (0x1UL << SDADC_ISR_JCIP_Pos)             /*!< 0x00002000 */
9074 #define SDADC_ISR_JCIP                SDADC_ISR_JCIP_Msk                       /*!< Injected conversion in progress status */
9075 #define SDADC_ISR_RCIP_Pos            (14U)
9076 #define SDADC_ISR_RCIP_Msk            (0x1UL << SDADC_ISR_RCIP_Pos)             /*!< 0x00004000 */
9077 #define SDADC_ISR_RCIP                SDADC_ISR_RCIP_Msk                       /*!< Regular conversion in progress status */
9078 #define SDADC_ISR_STABIP_Pos          (15U)
9079 #define SDADC_ISR_STABIP_Msk          (0x1UL << SDADC_ISR_STABIP_Pos)           /*!< 0x00008000 */
9080 #define SDADC_ISR_STABIP              SDADC_ISR_STABIP_Msk                     /*!< Stabilization in progress status */
9081 #define SDADC_ISR_INITRDY_Pos         (31U)
9082 #define SDADC_ISR_INITRDY_Msk         (0x1UL << SDADC_ISR_INITRDY_Pos)          /*!< 0x80000000 */
9083 #define SDADC_ISR_INITRDY             SDADC_ISR_INITRDY_Msk                    /*!< Initialization mode is ready */
9084 
9085 /******************  Bit definition for SDADC_CLRISR register  ****************/
9086 #define SDADC_ISR_CLREOCALF_Pos       (0U)
9087 #define SDADC_ISR_CLREOCALF_Msk       (0x1UL << SDADC_ISR_CLREOCALF_Pos)        /*!< 0x00000001 */
9088 #define SDADC_ISR_CLREOCALF           SDADC_ISR_CLREOCALF_Msk                  /*!< Clear the end of calibration flag */
9089 #define SDADC_ISR_CLRJOVRF_Pos        (2U)
9090 #define SDADC_ISR_CLRJOVRF_Msk        (0x1UL << SDADC_ISR_CLRJOVRF_Pos)         /*!< 0x00000004 */
9091 #define SDADC_ISR_CLRJOVRF            SDADC_ISR_CLRJOVRF_Msk                   /*!< Clear the injected conversion overrun flag */
9092 #define SDADC_ISR_CLRROVRF_Pos        (4U)
9093 #define SDADC_ISR_CLRROVRF_Msk        (0x1UL << SDADC_ISR_CLRROVRF_Pos)         /*!< 0x00000010 */
9094 #define SDADC_ISR_CLRROVRF            SDADC_ISR_CLRROVRF_Msk                   /*!< Clear the regular conversion overrun flag */
9095 
9096 /******************  Bit definition for SDADC_JCHGR register  *****************/
9097 #define SDADC_JCHGR_JCHG_Pos          (0U)
9098 #define SDADC_JCHGR_JCHG_Msk          (0x1FFUL << SDADC_JCHGR_JCHG_Pos)         /*!< 0x000001FF */
9099 #define SDADC_JCHGR_JCHG              SDADC_JCHGR_JCHG_Msk                     /*!< Injected channel group selection */
9100 #define SDADC_JCHGR_JCHG_0            (0x001UL << SDADC_JCHGR_JCHG_Pos)         /*!< 0x00000001 */
9101 #define SDADC_JCHGR_JCHG_1            (0x002UL << SDADC_JCHGR_JCHG_Pos)         /*!< 0x00000002 */
9102 #define SDADC_JCHGR_JCHG_2            (0x004UL << SDADC_JCHGR_JCHG_Pos)         /*!< 0x00000004 */
9103 #define SDADC_JCHGR_JCHG_3            (0x008UL << SDADC_JCHGR_JCHG_Pos)         /*!< 0x00000008 */
9104 #define SDADC_JCHGR_JCHG_4            (0x010UL << SDADC_JCHGR_JCHG_Pos)         /*!< 0x00000010 */
9105 #define SDADC_JCHGR_JCHG_5            (0x020UL << SDADC_JCHGR_JCHG_Pos)         /*!< 0x00000020 */
9106 #define SDADC_JCHGR_JCHG_6            (0x040UL << SDADC_JCHGR_JCHG_Pos)         /*!< 0x00000040 */
9107 #define SDADC_JCHGR_JCHG_7            (0x080UL << SDADC_JCHGR_JCHG_Pos)         /*!< 0x00000080 */
9108 #define SDADC_JCHGR_JCHG_8            (0x100UL << SDADC_JCHGR_JCHG_Pos)         /*!< 0x00000100 */
9109 
9110 /******************  Bit definition for SDADC_CONF0R register  ****************/
9111 #define SDADC_CONF0R_OFFSET0_Pos      (0U)
9112 #define SDADC_CONF0R_OFFSET0_Msk      (0xFFFUL << SDADC_CONF0R_OFFSET0_Pos)     /*!< 0x00000FFF */
9113 #define SDADC_CONF0R_OFFSET0          SDADC_CONF0R_OFFSET0_Msk                 /*!< 12-bit calibration offset for configuration 0 */
9114 #define SDADC_CONF0R_GAIN0_Pos        (20U)
9115 #define SDADC_CONF0R_GAIN0_Msk        (0x7UL << SDADC_CONF0R_GAIN0_Pos)         /*!< 0x00700000 */
9116 #define SDADC_CONF0R_GAIN0            SDADC_CONF0R_GAIN0_Msk                   /*!< Gain setting for configuration 0 */
9117 #define SDADC_CONF0R_GAIN0_0          (0x1UL << SDADC_CONF0R_GAIN0_Pos)         /*!< 0x00100000 */
9118 #define SDADC_CONF0R_GAIN0_1          (0x2UL << SDADC_CONF0R_GAIN0_Pos)         /*!< 0x00200000 */
9119 #define SDADC_CONF0R_GAIN0_2          (0x4UL << SDADC_CONF0R_GAIN0_Pos)         /*!< 0x00400000 */
9120 #define SDADC_CONF0R_SE0_Pos          (26U)
9121 #define SDADC_CONF0R_SE0_Msk          (0x3UL << SDADC_CONF0R_SE0_Pos)           /*!< 0x0C000000 */
9122 #define SDADC_CONF0R_SE0              SDADC_CONF0R_SE0_Msk                     /*!< Single ended mode for configuration 0 */
9123 #define SDADC_CONF0R_SE0_0            (0x1UL << SDADC_CONF0R_SE0_Pos)           /*!< 0x04000000 */
9124 #define SDADC_CONF0R_SE0_1            (0x2UL << SDADC_CONF0R_SE0_Pos)           /*!< 0x08000000 */
9125 #define SDADC_CONF0R_COMMON0_Pos      (30U)
9126 #define SDADC_CONF0R_COMMON0_Msk      (0x3UL << SDADC_CONF0R_COMMON0_Pos)       /*!< 0xC0000000 */
9127 #define SDADC_CONF0R_COMMON0          SDADC_CONF0R_COMMON0_Msk                 /*!< Common mode for configuration 0 */
9128 #define SDADC_CONF0R_COMMON0_0        (0x1UL << SDADC_CONF0R_COMMON0_Pos)       /*!< 0x40000000 */
9129 #define SDADC_CONF0R_COMMON0_1        (0x2UL << SDADC_CONF0R_COMMON0_Pos)       /*!< 0x80000000 */
9130 
9131 /******************  Bit definition for SDADC_CONF1R register  ****************/
9132 #define SDADC_CONF1R_OFFSET1_Pos      (0U)
9133 #define SDADC_CONF1R_OFFSET1_Msk      (0xFFFUL << SDADC_CONF1R_OFFSET1_Pos)     /*!< 0x00000FFF */
9134 #define SDADC_CONF1R_OFFSET1          SDADC_CONF1R_OFFSET1_Msk                 /*!< 12-bit calibration offset for configuration 1 */
9135 #define SDADC_CONF1R_GAIN1_Pos        (20U)
9136 #define SDADC_CONF1R_GAIN1_Msk        (0x7UL << SDADC_CONF1R_GAIN1_Pos)         /*!< 0x00700000 */
9137 #define SDADC_CONF1R_GAIN1            SDADC_CONF1R_GAIN1_Msk                   /*!< Gain setting for configuration 1 */
9138 #define SDADC_CONF1R_GAIN1_0          (0x1UL << SDADC_CONF1R_GAIN1_Pos)         /*!< 0x00100000 */
9139 #define SDADC_CONF1R_GAIN1_1          (0x2UL << SDADC_CONF1R_GAIN1_Pos)         /*!< 0x00200000 */
9140 #define SDADC_CONF1R_GAIN1_2          (0x4UL << SDADC_CONF1R_GAIN1_Pos)         /*!< 0x00400000 */
9141 #define SDADC_CONF1R_SE1_Pos          (26U)
9142 #define SDADC_CONF1R_SE1_Msk          (0x3UL << SDADC_CONF1R_SE1_Pos)           /*!< 0x0C000000 */
9143 #define SDADC_CONF1R_SE1              SDADC_CONF1R_SE1_Msk                     /*!< Single ended mode for configuration 1 */
9144 #define SDADC_CONF1R_SE1_0            (0x1UL << SDADC_CONF1R_SE1_Pos)           /*!< 0x04000000 */
9145 #define SDADC_CONF1R_SE1_1            (0x2UL << SDADC_CONF1R_SE1_Pos)           /*!< 0x08000000 */
9146 #define SDADC_CONF1R_COMMON1_Pos      (30U)
9147 #define SDADC_CONF1R_COMMON1_Msk      (0x3UL << SDADC_CONF1R_COMMON1_Pos)       /*!< 0xC0000000 */
9148 #define SDADC_CONF1R_COMMON1          SDADC_CONF1R_COMMON1_Msk                 /*!< Common mode for configuration 1 */
9149 #define SDADC_CONF1R_COMMON1_0        (0x1UL << SDADC_CONF1R_COMMON1_Pos)       /*!< 0x40000000 */
9150 #define SDADC_CONF1R_COMMON1_1        (0x2UL << SDADC_CONF1R_COMMON1_Pos)       /*!< 0x80000000 */
9151 
9152 /******************  Bit definition for SDADC_CONF2R register  ****************/
9153 #define SDADC_CONF2R_OFFSET2_Pos      (0U)
9154 #define SDADC_CONF2R_OFFSET2_Msk      (0xFFFUL << SDADC_CONF2R_OFFSET2_Pos)     /*!< 0x00000FFF */
9155 #define SDADC_CONF2R_OFFSET2          SDADC_CONF2R_OFFSET2_Msk                 /*!< 12-bit calibration offset for configuration 2 */
9156 #define SDADC_CONF2R_GAIN2_Pos        (20U)
9157 #define SDADC_CONF2R_GAIN2_Msk        (0x7UL << SDADC_CONF2R_GAIN2_Pos)         /*!< 0x00700000 */
9158 #define SDADC_CONF2R_GAIN2            SDADC_CONF2R_GAIN2_Msk                   /*!< Gain setting for configuration 2 */
9159 #define SDADC_CONF2R_GAIN2_0          (0x1UL << SDADC_CONF2R_GAIN2_Pos)         /*!< 0x00100000 */
9160 #define SDADC_CONF2R_GAIN2_1          (0x2UL << SDADC_CONF2R_GAIN2_Pos)         /*!< 0x00200000 */
9161 #define SDADC_CONF2R_GAIN2_2          (0x4UL << SDADC_CONF2R_GAIN2_Pos)         /*!< 0x00400000 */
9162 #define SDADC_CONF2R_SE2_Pos          (26U)
9163 #define SDADC_CONF2R_SE2_Msk          (0x3UL << SDADC_CONF2R_SE2_Pos)           /*!< 0x0C000000 */
9164 #define SDADC_CONF2R_SE2              SDADC_CONF2R_SE2_Msk                     /*!< Single ended mode for configuration 2 */
9165 #define SDADC_CONF2R_SE2_0            (0x1UL << SDADC_CONF2R_SE2_Pos)           /*!< 0x04000000 */
9166 #define SDADC_CONF2R_SE2_1            (0x2UL << SDADC_CONF2R_SE2_Pos)           /*!< 0x08000000 */
9167 #define SDADC_CONF2R_COMMON2_Pos      (30U)
9168 #define SDADC_CONF2R_COMMON2_Msk      (0x3UL << SDADC_CONF2R_COMMON2_Pos)       /*!< 0xC0000000 */
9169 #define SDADC_CONF2R_COMMON2          SDADC_CONF2R_COMMON2_Msk                 /*!< Common mode for configuration 2 */
9170 #define SDADC_CONF2R_COMMON2_0        (0x1UL << SDADC_CONF2R_COMMON2_Pos)       /*!< 0x40000000 */
9171 #define SDADC_CONF2R_COMMON2_1        (0x2UL << SDADC_CONF2R_COMMON2_Pos)       /*!< 0x80000000 */
9172 
9173 /*****************  Bit definition for SDADC_CONFCHR1 register  ***************/
9174 #define SDADC_CONFCHR1_CONFCH0_Pos    (0U)
9175 #define SDADC_CONFCHR1_CONFCH0_Msk    (0x3UL << SDADC_CONFCHR1_CONFCH0_Pos)     /*!< 0x00000003 */
9176 #define SDADC_CONFCHR1_CONFCH0        SDADC_CONFCHR1_CONFCH0_Msk               /*!< Channel 0 configuration */
9177 #define SDADC_CONFCHR1_CONFCH1_Pos    (4U)
9178 #define SDADC_CONFCHR1_CONFCH1_Msk    (0x3UL << SDADC_CONFCHR1_CONFCH1_Pos)     /*!< 0x00000030 */
9179 #define SDADC_CONFCHR1_CONFCH1        SDADC_CONFCHR1_CONFCH1_Msk               /*!< Channel 1 configuration */
9180 #define SDADC_CONFCHR1_CONFCH2_Pos    (8U)
9181 #define SDADC_CONFCHR1_CONFCH2_Msk    (0x3UL << SDADC_CONFCHR1_CONFCH2_Pos)     /*!< 0x00000300 */
9182 #define SDADC_CONFCHR1_CONFCH2        SDADC_CONFCHR1_CONFCH2_Msk               /*!< Channel 2 configuration */
9183 #define SDADC_CONFCHR1_CONFCH3_Pos    (12U)
9184 #define SDADC_CONFCHR1_CONFCH3_Msk    (0x3UL << SDADC_CONFCHR1_CONFCH3_Pos)     /*!< 0x00003000 */
9185 #define SDADC_CONFCHR1_CONFCH3        SDADC_CONFCHR1_CONFCH3_Msk               /*!< Channel 3 configuration */
9186 #define SDADC_CONFCHR1_CONFCH4_Pos    (16U)
9187 #define SDADC_CONFCHR1_CONFCH4_Msk    (0x3UL << SDADC_CONFCHR1_CONFCH4_Pos)     /*!< 0x00030000 */
9188 #define SDADC_CONFCHR1_CONFCH4        SDADC_CONFCHR1_CONFCH4_Msk               /*!< Channel 4 configuration */
9189 #define SDADC_CONFCHR1_CONFCH5_Pos    (20U)
9190 #define SDADC_CONFCHR1_CONFCH5_Msk    (0x3UL << SDADC_CONFCHR1_CONFCH5_Pos)     /*!< 0x00300000 */
9191 #define SDADC_CONFCHR1_CONFCH5        SDADC_CONFCHR1_CONFCH5_Msk               /*!< Channel 5 configuration */
9192 #define SDADC_CONFCHR1_CONFCH6_Pos    (24U)
9193 #define SDADC_CONFCHR1_CONFCH6_Msk    (0x3UL << SDADC_CONFCHR1_CONFCH6_Pos)     /*!< 0x03000000 */
9194 #define SDADC_CONFCHR1_CONFCH6        SDADC_CONFCHR1_CONFCH6_Msk               /*!< Channel 6 configuration */
9195 #define SDADC_CONFCHR1_CONFCH7_Pos    (28U)
9196 #define SDADC_CONFCHR1_CONFCH7_Msk    (0x3UL << SDADC_CONFCHR1_CONFCH7_Pos)     /*!< 0x30000000 */
9197 #define SDADC_CONFCHR1_CONFCH7        SDADC_CONFCHR1_CONFCH7_Msk               /*!< Channel 7 configuration */
9198 
9199 /*****************  Bit definition for SDADC_CONFCHR2 register  ***************/
9200 #define SDADC_CONFCHR2_CONFCH8_Pos    (0U)
9201 #define SDADC_CONFCHR2_CONFCH8_Msk    (0x3UL << SDADC_CONFCHR2_CONFCH8_Pos)     /*!< 0x00000003 */
9202 #define SDADC_CONFCHR2_CONFCH8        SDADC_CONFCHR2_CONFCH8_Msk               /*!< Channel 8 configuration */
9203 
9204 /*****************  Bit definition for SDADC_JDATAR register  ***************/
9205 #define SDADC_JDATAR_JDATA_Pos        (0U)
9206 #define SDADC_JDATAR_JDATA_Msk        (0xFFFFUL << SDADC_JDATAR_JDATA_Pos)      /*!< 0x0000FFFF */
9207 #define SDADC_JDATAR_JDATA            SDADC_JDATAR_JDATA_Msk                   /*!< Injected group conversion data */
9208 #define SDADC_JDATAR_JDATACH_Pos      (24U)
9209 #define SDADC_JDATAR_JDATACH_Msk      (0xFUL << SDADC_JDATAR_JDATACH_Pos)       /*!< 0x0F000000 */
9210 #define SDADC_JDATAR_JDATACH          SDADC_JDATAR_JDATACH_Msk                 /*!< Injected channel most recently converted */
9211 #define SDADC_JDATAR_JDATACH_0        (0x1UL << SDADC_JDATAR_JDATACH_Pos)       /*!< 0x01000000 */
9212 #define SDADC_JDATAR_JDATACH_1        (0x2UL << SDADC_JDATAR_JDATACH_Pos)       /*!< 0x02000000 */
9213 #define SDADC_JDATAR_JDATACH_2        (0x4UL << SDADC_JDATAR_JDATACH_Pos)       /*!< 0x04000000 */
9214 #define SDADC_JDATAR_JDATACH_3        (0x8UL << SDADC_JDATAR_JDATACH_Pos)       /*!< 0x08000000 */
9215 
9216 /*****************  Bit definition for SDADC_RDATAR register  ***************/
9217 #define SDADC_RDATAR_RDATA_Pos        (0U)
9218 #define SDADC_RDATAR_RDATA_Msk        (0xFFFFUL << SDADC_RDATAR_RDATA_Pos)      /*!< 0x0000FFFF */
9219 #define SDADC_RDATAR_RDATA            SDADC_RDATAR_RDATA_Msk                   /*!< Injected group conversion data */
9220 
9221 /*****************  Bit definition for SDADC_JDATA12R register  ***************/
9222 #define SDADC_JDATA12R_JDATA2_Pos     (16U)
9223 #define SDADC_JDATA12R_JDATA2_Msk     (0xFFFFUL << SDADC_JDATA12R_JDATA2_Pos)   /*!< 0xFFFF0000 */
9224 #define SDADC_JDATA12R_JDATA2         SDADC_JDATA12R_JDATA2_Msk                /*!< Injected group conversion data for SDADC2 */
9225 #define SDADC_JDATA12R_JDATA1_Pos     (0U)
9226 #define SDADC_JDATA12R_JDATA1_Msk     (0xFFFFUL << SDADC_JDATA12R_JDATA1_Pos)   /*!< 0x0000FFFF */
9227 #define SDADC_JDATA12R_JDATA1         SDADC_JDATA12R_JDATA1_Msk                /*!< Injected group conversion data for SDADC1 */
9228 
9229 /*****************  Bit definition for SDADC_RDATA12R register  ***************/
9230 #define SDADC_RDATA12R_RDATA2_Pos     (16U)
9231 #define SDADC_RDATA12R_RDATA2_Msk     (0xFFFFUL << SDADC_RDATA12R_RDATA2_Pos)   /*!< 0xFFFF0000 */
9232 #define SDADC_RDATA12R_RDATA2         SDADC_RDATA12R_RDATA2_Msk                /*!< Regular conversion data for SDADC2 */
9233 #define SDADC_RDATA12R_RDATA1_Pos     (0U)
9234 #define SDADC_RDATA12R_RDATA1_Msk     (0xFFFFUL << SDADC_RDATA12R_RDATA1_Pos)   /*!< 0x0000FFFF */
9235 #define SDADC_RDATA12R_RDATA1         SDADC_RDATA12R_RDATA1_Msk                /*!< Regular conversion data for SDADC1 */
9236 
9237 /*****************  Bit definition for SDADC_JDATA13R register  ***************/
9238 #define SDADC_JDATA13R_JDATA3_Pos     (16U)
9239 #define SDADC_JDATA13R_JDATA3_Msk     (0xFFFFUL << SDADC_JDATA13R_JDATA3_Pos)   /*!< 0xFFFF0000 */
9240 #define SDADC_JDATA13R_JDATA3         SDADC_JDATA13R_JDATA3_Msk                /*!< Injected group conversion data for SDADC3 */
9241 #define SDADC_JDATA13R_JDATA1_Pos     (0U)
9242 #define SDADC_JDATA13R_JDATA1_Msk     (0xFFFFUL << SDADC_JDATA13R_JDATA1_Pos)   /*!< 0x0000FFFF */
9243 #define SDADC_JDATA13R_JDATA1         SDADC_JDATA13R_JDATA1_Msk                /*!< Injected group conversion data for SDADC1 */
9244 
9245 /*****************  Bit definition for SDADC_RDATA13R register  ***************/
9246 #define SDADC_RDATA13R_RDATA3_Pos     (16U)
9247 #define SDADC_RDATA13R_RDATA3_Msk     (0xFFFFUL << SDADC_RDATA13R_RDATA3_Pos)   /*!< 0xFFFF0000 */
9248 #define SDADC_RDATA13R_RDATA3         SDADC_RDATA13R_RDATA3_Msk                /*!< Regular conversion data for SDADC3 */
9249 #define SDADC_RDATA13R_RDATA1_Pos     (0U)
9250 #define SDADC_RDATA13R_RDATA1_Msk     (0xFFFFUL << SDADC_RDATA13R_RDATA1_Pos)   /*!< 0x0000FFFF */
9251 #define SDADC_RDATA13R_RDATA1         SDADC_RDATA13R_RDATA1_Msk                /*!< Regular conversion data for SDADC1 */
9252 
9253 /******************************************************************************/
9254 /*                                                                            */
9255 /*                        Serial Peripheral Interface (SPI)                   */
9256 /*                                                                            */
9257 /******************************************************************************/
9258 
9259 /*
9260  * @brief Specific device feature definitions (not present on all devices in the STM32F3 series)
9261  */
9262 #define SPI_I2S_SUPPORT                       /*!< I2S support */
9263 
9264 /*******************  Bit definition for SPI_CR1 register  ********************/
9265 #define SPI_CR1_CPHA_Pos            (0U)
9266 #define SPI_CR1_CPHA_Msk            (0x1UL << SPI_CR1_CPHA_Pos)                 /*!< 0x00000001 */
9267 #define SPI_CR1_CPHA                SPI_CR1_CPHA_Msk                           /*!< Clock Phase */
9268 #define SPI_CR1_CPOL_Pos            (1U)
9269 #define SPI_CR1_CPOL_Msk            (0x1UL << SPI_CR1_CPOL_Pos)                 /*!< 0x00000002 */
9270 #define SPI_CR1_CPOL                SPI_CR1_CPOL_Msk                           /*!< Clock Polarity */
9271 #define SPI_CR1_MSTR_Pos            (2U)
9272 #define SPI_CR1_MSTR_Msk            (0x1UL << SPI_CR1_MSTR_Pos)                 /*!< 0x00000004 */
9273 #define SPI_CR1_MSTR                SPI_CR1_MSTR_Msk                           /*!< Master Selection */
9274 #define SPI_CR1_BR_Pos              (3U)
9275 #define SPI_CR1_BR_Msk              (0x7UL << SPI_CR1_BR_Pos)                   /*!< 0x00000038 */
9276 #define SPI_CR1_BR                  SPI_CR1_BR_Msk                             /*!< BR[2:0] bits (Baud Rate Control) */
9277 #define SPI_CR1_BR_0                (0x1UL << SPI_CR1_BR_Pos)                   /*!< 0x00000008 */
9278 #define SPI_CR1_BR_1                (0x2UL << SPI_CR1_BR_Pos)                   /*!< 0x00000010 */
9279 #define SPI_CR1_BR_2                (0x4UL << SPI_CR1_BR_Pos)                   /*!< 0x00000020 */
9280 #define SPI_CR1_SPE_Pos             (6U)
9281 #define SPI_CR1_SPE_Msk             (0x1UL << SPI_CR1_SPE_Pos)                  /*!< 0x00000040 */
9282 #define SPI_CR1_SPE                 SPI_CR1_SPE_Msk                            /*!< SPI Enable */
9283 #define SPI_CR1_LSBFIRST_Pos        (7U)
9284 #define SPI_CR1_LSBFIRST_Msk        (0x1UL << SPI_CR1_LSBFIRST_Pos)             /*!< 0x00000080 */
9285 #define SPI_CR1_LSBFIRST            SPI_CR1_LSBFIRST_Msk                       /*!< Frame Format */
9286 #define SPI_CR1_SSI_Pos             (8U)
9287 #define SPI_CR1_SSI_Msk             (0x1UL << SPI_CR1_SSI_Pos)                  /*!< 0x00000100 */
9288 #define SPI_CR1_SSI                 SPI_CR1_SSI_Msk                            /*!< Internal slave select */
9289 #define SPI_CR1_SSM_Pos             (9U)
9290 #define SPI_CR1_SSM_Msk             (0x1UL << SPI_CR1_SSM_Pos)                  /*!< 0x00000200 */
9291 #define SPI_CR1_SSM                 SPI_CR1_SSM_Msk                            /*!< Software slave management */
9292 #define SPI_CR1_RXONLY_Pos          (10U)
9293 #define SPI_CR1_RXONLY_Msk          (0x1UL << SPI_CR1_RXONLY_Pos)               /*!< 0x00000400 */
9294 #define SPI_CR1_RXONLY              SPI_CR1_RXONLY_Msk                         /*!< Receive only */
9295 #define SPI_CR1_CRCL_Pos            (11U)
9296 #define SPI_CR1_CRCL_Msk            (0x1UL << SPI_CR1_CRCL_Pos)                 /*!< 0x00000800 */
9297 #define SPI_CR1_CRCL                SPI_CR1_CRCL_Msk                           /*!< CRC Length */
9298 #define SPI_CR1_CRCNEXT_Pos         (12U)
9299 #define SPI_CR1_CRCNEXT_Msk         (0x1UL << SPI_CR1_CRCNEXT_Pos)              /*!< 0x00001000 */
9300 #define SPI_CR1_CRCNEXT             SPI_CR1_CRCNEXT_Msk                        /*!< Transmit CRC next */
9301 #define SPI_CR1_CRCEN_Pos           (13U)
9302 #define SPI_CR1_CRCEN_Msk           (0x1UL << SPI_CR1_CRCEN_Pos)                /*!< 0x00002000 */
9303 #define SPI_CR1_CRCEN               SPI_CR1_CRCEN_Msk                          /*!< Hardware CRC calculation enable */
9304 #define SPI_CR1_BIDIOE_Pos          (14U)
9305 #define SPI_CR1_BIDIOE_Msk          (0x1UL << SPI_CR1_BIDIOE_Pos)               /*!< 0x00004000 */
9306 #define SPI_CR1_BIDIOE              SPI_CR1_BIDIOE_Msk                         /*!< Output enable in bidirectional mode */
9307 #define SPI_CR1_BIDIMODE_Pos        (15U)
9308 #define SPI_CR1_BIDIMODE_Msk        (0x1UL << SPI_CR1_BIDIMODE_Pos)             /*!< 0x00008000 */
9309 #define SPI_CR1_BIDIMODE            SPI_CR1_BIDIMODE_Msk                       /*!< Bidirectional data mode enable */
9310 
9311 /*******************  Bit definition for SPI_CR2 register  ********************/
9312 #define SPI_CR2_RXDMAEN_Pos         (0U)
9313 #define SPI_CR2_RXDMAEN_Msk         (0x1UL << SPI_CR2_RXDMAEN_Pos)              /*!< 0x00000001 */
9314 #define SPI_CR2_RXDMAEN             SPI_CR2_RXDMAEN_Msk                        /*!< Rx Buffer DMA Enable */
9315 #define SPI_CR2_TXDMAEN_Pos         (1U)
9316 #define SPI_CR2_TXDMAEN_Msk         (0x1UL << SPI_CR2_TXDMAEN_Pos)              /*!< 0x00000002 */
9317 #define SPI_CR2_TXDMAEN             SPI_CR2_TXDMAEN_Msk                        /*!< Tx Buffer DMA Enable */
9318 #define SPI_CR2_SSOE_Pos            (2U)
9319 #define SPI_CR2_SSOE_Msk            (0x1UL << SPI_CR2_SSOE_Pos)                 /*!< 0x00000004 */
9320 #define SPI_CR2_SSOE                SPI_CR2_SSOE_Msk                           /*!< SS Output Enable */
9321 #define SPI_CR2_NSSP_Pos            (3U)
9322 #define SPI_CR2_NSSP_Msk            (0x1UL << SPI_CR2_NSSP_Pos)                 /*!< 0x00000008 */
9323 #define SPI_CR2_NSSP                SPI_CR2_NSSP_Msk                           /*!< NSS pulse management Enable */
9324 #define SPI_CR2_FRF_Pos             (4U)
9325 #define SPI_CR2_FRF_Msk             (0x1UL << SPI_CR2_FRF_Pos)                  /*!< 0x00000010 */
9326 #define SPI_CR2_FRF                 SPI_CR2_FRF_Msk                            /*!< Frame Format Enable */
9327 #define SPI_CR2_ERRIE_Pos           (5U)
9328 #define SPI_CR2_ERRIE_Msk           (0x1UL << SPI_CR2_ERRIE_Pos)                /*!< 0x00000020 */
9329 #define SPI_CR2_ERRIE               SPI_CR2_ERRIE_Msk                          /*!< Error Interrupt Enable */
9330 #define SPI_CR2_RXNEIE_Pos          (6U)
9331 #define SPI_CR2_RXNEIE_Msk          (0x1UL << SPI_CR2_RXNEIE_Pos)               /*!< 0x00000040 */
9332 #define SPI_CR2_RXNEIE              SPI_CR2_RXNEIE_Msk                         /*!< RX buffer Not Empty Interrupt Enable */
9333 #define SPI_CR2_TXEIE_Pos           (7U)
9334 #define SPI_CR2_TXEIE_Msk           (0x1UL << SPI_CR2_TXEIE_Pos)                /*!< 0x00000080 */
9335 #define SPI_CR2_TXEIE               SPI_CR2_TXEIE_Msk                          /*!< Tx buffer Empty Interrupt Enable */
9336 #define SPI_CR2_DS_Pos              (8U)
9337 #define SPI_CR2_DS_Msk              (0xFUL << SPI_CR2_DS_Pos)                   /*!< 0x00000F00 */
9338 #define SPI_CR2_DS                  SPI_CR2_DS_Msk                             /*!< DS[3:0] Data Size */
9339 #define SPI_CR2_DS_0                (0x1UL << SPI_CR2_DS_Pos)                   /*!< 0x00000100 */
9340 #define SPI_CR2_DS_1                (0x2UL << SPI_CR2_DS_Pos)                   /*!< 0x00000200 */
9341 #define SPI_CR2_DS_2                (0x4UL << SPI_CR2_DS_Pos)                   /*!< 0x00000400 */
9342 #define SPI_CR2_DS_3                (0x8UL << SPI_CR2_DS_Pos)                   /*!< 0x00000800 */
9343 #define SPI_CR2_FRXTH_Pos           (12U)
9344 #define SPI_CR2_FRXTH_Msk           (0x1UL << SPI_CR2_FRXTH_Pos)                /*!< 0x00001000 */
9345 #define SPI_CR2_FRXTH               SPI_CR2_FRXTH_Msk                          /*!< FIFO reception Threshold */
9346 #define SPI_CR2_LDMARX_Pos          (13U)
9347 #define SPI_CR2_LDMARX_Msk          (0x1UL << SPI_CR2_LDMARX_Pos)               /*!< 0x00002000 */
9348 #define SPI_CR2_LDMARX              SPI_CR2_LDMARX_Msk                         /*!< Last DMA transfer for reception */
9349 #define SPI_CR2_LDMATX_Pos          (14U)
9350 #define SPI_CR2_LDMATX_Msk          (0x1UL << SPI_CR2_LDMATX_Pos)               /*!< 0x00004000 */
9351 #define SPI_CR2_LDMATX              SPI_CR2_LDMATX_Msk                         /*!< Last DMA transfer for transmission */
9352 
9353 /********************  Bit definition for SPI_SR register  ********************/
9354 #define SPI_SR_RXNE_Pos             (0U)
9355 #define SPI_SR_RXNE_Msk             (0x1UL << SPI_SR_RXNE_Pos)                  /*!< 0x00000001 */
9356 #define SPI_SR_RXNE                 SPI_SR_RXNE_Msk                            /*!< Receive buffer Not Empty */
9357 #define SPI_SR_TXE_Pos              (1U)
9358 #define SPI_SR_TXE_Msk              (0x1UL << SPI_SR_TXE_Pos)                   /*!< 0x00000002 */
9359 #define SPI_SR_TXE                  SPI_SR_TXE_Msk                             /*!< Transmit buffer Empty */
9360 #define SPI_SR_CHSIDE_Pos           (2U)
9361 #define SPI_SR_CHSIDE_Msk           (0x1UL << SPI_SR_CHSIDE_Pos)                /*!< 0x00000004 */
9362 #define SPI_SR_CHSIDE               SPI_SR_CHSIDE_Msk                          /*!< Channel side */
9363 #define SPI_SR_UDR_Pos              (3U)
9364 #define SPI_SR_UDR_Msk              (0x1UL << SPI_SR_UDR_Pos)                   /*!< 0x00000008 */
9365 #define SPI_SR_UDR                  SPI_SR_UDR_Msk                             /*!< Underrun flag */
9366 #define SPI_SR_CRCERR_Pos           (4U)
9367 #define SPI_SR_CRCERR_Msk           (0x1UL << SPI_SR_CRCERR_Pos)                /*!< 0x00000010 */
9368 #define SPI_SR_CRCERR               SPI_SR_CRCERR_Msk                          /*!< CRC Error flag */
9369 #define SPI_SR_MODF_Pos             (5U)
9370 #define SPI_SR_MODF_Msk             (0x1UL << SPI_SR_MODF_Pos)                  /*!< 0x00000020 */
9371 #define SPI_SR_MODF                 SPI_SR_MODF_Msk                            /*!< Mode fault */
9372 #define SPI_SR_OVR_Pos              (6U)
9373 #define SPI_SR_OVR_Msk              (0x1UL << SPI_SR_OVR_Pos)                   /*!< 0x00000040 */
9374 #define SPI_SR_OVR                  SPI_SR_OVR_Msk                             /*!< Overrun flag */
9375 #define SPI_SR_BSY_Pos              (7U)
9376 #define SPI_SR_BSY_Msk              (0x1UL << SPI_SR_BSY_Pos)                   /*!< 0x00000080 */
9377 #define SPI_SR_BSY                  SPI_SR_BSY_Msk                             /*!< Busy flag */
9378 #define SPI_SR_FRE_Pos              (8U)
9379 #define SPI_SR_FRE_Msk              (0x1UL << SPI_SR_FRE_Pos)                   /*!< 0x00000100 */
9380 #define SPI_SR_FRE                  SPI_SR_FRE_Msk                             /*!< TI frame format error */
9381 #define SPI_SR_FRLVL_Pos            (9U)
9382 #define SPI_SR_FRLVL_Msk            (0x3UL << SPI_SR_FRLVL_Pos)                 /*!< 0x00000600 */
9383 #define SPI_SR_FRLVL                SPI_SR_FRLVL_Msk                           /*!< FIFO Reception Level */
9384 #define SPI_SR_FRLVL_0              (0x1UL << SPI_SR_FRLVL_Pos)                 /*!< 0x00000200 */
9385 #define SPI_SR_FRLVL_1              (0x2UL << SPI_SR_FRLVL_Pos)                 /*!< 0x00000400 */
9386 #define SPI_SR_FTLVL_Pos            (11U)
9387 #define SPI_SR_FTLVL_Msk            (0x3UL << SPI_SR_FTLVL_Pos)                 /*!< 0x00001800 */
9388 #define SPI_SR_FTLVL                SPI_SR_FTLVL_Msk                           /*!< FIFO Transmission Level */
9389 #define SPI_SR_FTLVL_0              (0x1UL << SPI_SR_FTLVL_Pos)                 /*!< 0x00000800 */
9390 #define SPI_SR_FTLVL_1              (0x2UL << SPI_SR_FTLVL_Pos)                 /*!< 0x00001000 */
9391 
9392 /********************  Bit definition for SPI_DR register  ********************/
9393 #define SPI_DR_DR_Pos               (0U)
9394 #define SPI_DR_DR_Msk               (0xFFFFUL << SPI_DR_DR_Pos)                 /*!< 0x0000FFFF */
9395 #define SPI_DR_DR                   SPI_DR_DR_Msk                              /*!< Data Register */
9396 
9397 /*******************  Bit definition for SPI_CRCPR register  ******************/
9398 #define SPI_CRCPR_CRCPOLY_Pos       (0U)
9399 #define SPI_CRCPR_CRCPOLY_Msk       (0xFFFFUL << SPI_CRCPR_CRCPOLY_Pos)         /*!< 0x0000FFFF */
9400 #define SPI_CRCPR_CRCPOLY           SPI_CRCPR_CRCPOLY_Msk                      /*!< CRC polynomial register */
9401 
9402 /******************  Bit definition for SPI_RXCRCR register  ******************/
9403 #define SPI_RXCRCR_RXCRC_Pos        (0U)
9404 #define SPI_RXCRCR_RXCRC_Msk        (0xFFFFUL << SPI_RXCRCR_RXCRC_Pos)          /*!< 0x0000FFFF */
9405 #define SPI_RXCRCR_RXCRC            SPI_RXCRCR_RXCRC_Msk                       /*!< Rx CRC Register */
9406 
9407 /******************  Bit definition for SPI_TXCRCR register  ******************/
9408 #define SPI_TXCRCR_TXCRC_Pos        (0U)
9409 #define SPI_TXCRCR_TXCRC_Msk        (0xFFFFUL << SPI_TXCRCR_TXCRC_Pos)          /*!< 0x0000FFFF */
9410 #define SPI_TXCRCR_TXCRC            SPI_TXCRCR_TXCRC_Msk                       /*!< Tx CRC Register */
9411 
9412 /******************  Bit definition for SPI_I2SCFGR register  *****************/
9413 #define SPI_I2SCFGR_CHLEN_Pos       (0U)
9414 #define SPI_I2SCFGR_CHLEN_Msk       (0x1UL << SPI_I2SCFGR_CHLEN_Pos)            /*!< 0x00000001 */
9415 #define SPI_I2SCFGR_CHLEN           SPI_I2SCFGR_CHLEN_Msk                      /*!<Channel length (number of bits per audio channel) */
9416 #define SPI_I2SCFGR_DATLEN_Pos      (1U)
9417 #define SPI_I2SCFGR_DATLEN_Msk      (0x3UL << SPI_I2SCFGR_DATLEN_Pos)           /*!< 0x00000006 */
9418 #define SPI_I2SCFGR_DATLEN          SPI_I2SCFGR_DATLEN_Msk                     /*!<DATLEN[1:0] bits (Data length to be transferred) */
9419 #define SPI_I2SCFGR_DATLEN_0        (0x1UL << SPI_I2SCFGR_DATLEN_Pos)           /*!< 0x00000002 */
9420 #define SPI_I2SCFGR_DATLEN_1        (0x2UL << SPI_I2SCFGR_DATLEN_Pos)           /*!< 0x00000004 */
9421 #define SPI_I2SCFGR_CKPOL_Pos       (3U)
9422 #define SPI_I2SCFGR_CKPOL_Msk       (0x1UL << SPI_I2SCFGR_CKPOL_Pos)            /*!< 0x00000008 */
9423 #define SPI_I2SCFGR_CKPOL           SPI_I2SCFGR_CKPOL_Msk                      /*!<steady state clock polarity */
9424 #define SPI_I2SCFGR_I2SSTD_Pos      (4U)
9425 #define SPI_I2SCFGR_I2SSTD_Msk      (0x3UL << SPI_I2SCFGR_I2SSTD_Pos)           /*!< 0x00000030 */
9426 #define SPI_I2SCFGR_I2SSTD          SPI_I2SCFGR_I2SSTD_Msk                     /*!<I2SSTD[1:0] bits (I2S standard selection) */
9427 #define SPI_I2SCFGR_I2SSTD_0        (0x1UL << SPI_I2SCFGR_I2SSTD_Pos)           /*!< 0x00000010 */
9428 #define SPI_I2SCFGR_I2SSTD_1        (0x2UL << SPI_I2SCFGR_I2SSTD_Pos)           /*!< 0x00000020 */
9429 #define SPI_I2SCFGR_PCMSYNC_Pos     (7U)
9430 #define SPI_I2SCFGR_PCMSYNC_Msk     (0x1UL << SPI_I2SCFGR_PCMSYNC_Pos)          /*!< 0x00000080 */
9431 #define SPI_I2SCFGR_PCMSYNC         SPI_I2SCFGR_PCMSYNC_Msk                    /*!<PCM frame synchronization */
9432 #define SPI_I2SCFGR_I2SCFG_Pos      (8U)
9433 #define SPI_I2SCFGR_I2SCFG_Msk      (0x3UL << SPI_I2SCFGR_I2SCFG_Pos)           /*!< 0x00000300 */
9434 #define SPI_I2SCFGR_I2SCFG          SPI_I2SCFGR_I2SCFG_Msk                     /*!<I2SCFG[1:0] bits (I2S configuration mode) */
9435 #define SPI_I2SCFGR_I2SCFG_0        (0x1UL << SPI_I2SCFGR_I2SCFG_Pos)           /*!< 0x00000100 */
9436 #define SPI_I2SCFGR_I2SCFG_1        (0x2UL << SPI_I2SCFGR_I2SCFG_Pos)           /*!< 0x00000200 */
9437 #define SPI_I2SCFGR_I2SE_Pos        (10U)
9438 #define SPI_I2SCFGR_I2SE_Msk        (0x1UL << SPI_I2SCFGR_I2SE_Pos)             /*!< 0x00000400 */
9439 #define SPI_I2SCFGR_I2SE            SPI_I2SCFGR_I2SE_Msk                       /*!<I2S Enable */
9440 #define SPI_I2SCFGR_I2SMOD_Pos      (11U)
9441 #define SPI_I2SCFGR_I2SMOD_Msk      (0x1UL << SPI_I2SCFGR_I2SMOD_Pos)           /*!< 0x00000800 */
9442 #define SPI_I2SCFGR_I2SMOD          SPI_I2SCFGR_I2SMOD_Msk                     /*!<I2S mode selection */
9443 
9444 /******************  Bit definition for SPI_I2SPR register  *******************/
9445 #define SPI_I2SPR_I2SDIV_Pos        (0U)
9446 #define SPI_I2SPR_I2SDIV_Msk        (0xFFUL << SPI_I2SPR_I2SDIV_Pos)            /*!< 0x000000FF */
9447 #define SPI_I2SPR_I2SDIV            SPI_I2SPR_I2SDIV_Msk                       /*!<I2S Linear prescaler */
9448 #define SPI_I2SPR_ODD_Pos           (8U)
9449 #define SPI_I2SPR_ODD_Msk           (0x1UL << SPI_I2SPR_ODD_Pos)                /*!< 0x00000100 */
9450 #define SPI_I2SPR_ODD               SPI_I2SPR_ODD_Msk                          /*!<Odd factor for the prescaler */
9451 #define SPI_I2SPR_MCKOE_Pos         (9U)
9452 #define SPI_I2SPR_MCKOE_Msk         (0x1UL << SPI_I2SPR_MCKOE_Pos)              /*!< 0x00000200 */
9453 #define SPI_I2SPR_MCKOE             SPI_I2SPR_MCKOE_Msk                        /*!<Master Clock Output Enable */
9454 
9455 /******************************************************************************/
9456 /*                                                                            */
9457 /*                        System Configuration(SYSCFG)                        */
9458 /*                                                                            */
9459 /******************************************************************************/
9460 /*****************  Bit definition for SYSCFG_CFGR1 register  ****************/
9461 #define SYSCFG_CFGR1_MEM_MODE_Pos                (0U)
9462 #define SYSCFG_CFGR1_MEM_MODE_Msk                (0x3UL << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000003 */
9463 #define SYSCFG_CFGR1_MEM_MODE                    SYSCFG_CFGR1_MEM_MODE_Msk     /*!< SYSCFG_Memory Remap Config */
9464 #define SYSCFG_CFGR1_MEM_MODE_0                  (0x00000001U)                 /*!< Bit 0 */
9465 #define SYSCFG_CFGR1_MEM_MODE_1                  (0x00000002U)                 /*!< Bit 1 */
9466 #define SYSCFG_CFGR1_DMA_RMP_Pos                 (11U)
9467 #define SYSCFG_CFGR1_DMA_RMP_Msk                 (0x1FUL << SYSCFG_CFGR1_DMA_RMP_Pos) /*!< 0x0000F800 */
9468 #define SYSCFG_CFGR1_DMA_RMP                     SYSCFG_CFGR1_DMA_RMP_Msk      /*!< DMA remap mask */
9469 #define SYSCFG_CFGR1_TIM16_DMA_RMP_Pos           (11U)
9470 #define SYSCFG_CFGR1_TIM16_DMA_RMP_Msk           (0x1UL << SYSCFG_CFGR1_TIM16_DMA_RMP_Pos) /*!< 0x00000800 */
9471 #define SYSCFG_CFGR1_TIM16_DMA_RMP               SYSCFG_CFGR1_TIM16_DMA_RMP_Msk /*!< Timer 16 DMA remap */
9472 #define SYSCFG_CFGR1_TIM17_DMA_RMP_Pos           (12U)
9473 #define SYSCFG_CFGR1_TIM17_DMA_RMP_Msk           (0x1UL << SYSCFG_CFGR1_TIM17_DMA_RMP_Pos) /*!< 0x00001000 */
9474 #define SYSCFG_CFGR1_TIM17_DMA_RMP               SYSCFG_CFGR1_TIM17_DMA_RMP_Msk /*!< Timer 17 DMA remap */
9475 #define SYSCFG_CFGR1_TIM6DAC1Ch1_DMA_RMP_Pos     (13U)
9476 #define SYSCFG_CFGR1_TIM6DAC1Ch1_DMA_RMP_Msk     (0x1UL << SYSCFG_CFGR1_TIM6DAC1Ch1_DMA_RMP_Pos) /*!< 0x00002000 */
9477 #define SYSCFG_CFGR1_TIM6DAC1Ch1_DMA_RMP         SYSCFG_CFGR1_TIM6DAC1Ch1_DMA_RMP_Msk /*!< Timer 6 / DAC1 Ch1 DMA remap */
9478 #define SYSCFG_CFGR1_TIM7DAC1Ch2_DMA_RMP_Pos     (14U)
9479 #define SYSCFG_CFGR1_TIM7DAC1Ch2_DMA_RMP_Msk     (0x1UL << SYSCFG_CFGR1_TIM7DAC1Ch2_DMA_RMP_Pos) /*!< 0x00004000 */
9480 #define SYSCFG_CFGR1_TIM7DAC1Ch2_DMA_RMP         SYSCFG_CFGR1_TIM7DAC1Ch2_DMA_RMP_Msk /*!< Timer 7 / DAC1 Ch2 DMA remap */
9481 #define SYSCFG_CFGR1_TIM18DAC2Ch1_DMA_RMP_Pos    (15U)
9482 #define SYSCFG_CFGR1_TIM18DAC2Ch1_DMA_RMP_Msk    (0x1UL << SYSCFG_CFGR1_TIM18DAC2Ch1_DMA_RMP_Pos) /*!< 0x00008000 */
9483 #define SYSCFG_CFGR1_TIM18DAC2Ch1_DMA_RMP        SYSCFG_CFGR1_TIM18DAC2Ch1_DMA_RMP_Msk /*!< Timer 18 / DAC2 Ch1 DMA remap */
9484 #define SYSCFG_CFGR1_I2C_PB6_FMP_Pos             (16U)
9485 #define SYSCFG_CFGR1_I2C_PB6_FMP_Msk             (0x1UL << SYSCFG_CFGR1_I2C_PB6_FMP_Pos) /*!< 0x00010000 */
9486 #define SYSCFG_CFGR1_I2C_PB6_FMP                 SYSCFG_CFGR1_I2C_PB6_FMP_Msk  /*!< I2C PB6 Fast mode plus */
9487 #define SYSCFG_CFGR1_I2C_PB7_FMP_Pos             (17U)
9488 #define SYSCFG_CFGR1_I2C_PB7_FMP_Msk             (0x1UL << SYSCFG_CFGR1_I2C_PB7_FMP_Pos) /*!< 0x00020000 */
9489 #define SYSCFG_CFGR1_I2C_PB7_FMP                 SYSCFG_CFGR1_I2C_PB7_FMP_Msk  /*!< I2C PB7 Fast mode plus */
9490 #define SYSCFG_CFGR1_I2C_PB8_FMP_Pos             (18U)
9491 #define SYSCFG_CFGR1_I2C_PB8_FMP_Msk             (0x1UL << SYSCFG_CFGR1_I2C_PB8_FMP_Pos) /*!< 0x00040000 */
9492 #define SYSCFG_CFGR1_I2C_PB8_FMP                 SYSCFG_CFGR1_I2C_PB8_FMP_Msk  /*!< I2C PB8 Fast mode plus */
9493 #define SYSCFG_CFGR1_I2C_PB9_FMP_Pos             (19U)
9494 #define SYSCFG_CFGR1_I2C_PB9_FMP_Msk             (0x1UL << SYSCFG_CFGR1_I2C_PB9_FMP_Pos) /*!< 0x00080000 */
9495 #define SYSCFG_CFGR1_I2C_PB9_FMP                 SYSCFG_CFGR1_I2C_PB9_FMP_Msk  /*!< I2C PB9 Fast mode plus */
9496 #define SYSCFG_CFGR1_I2C1_FMP_Pos                (20U)
9497 #define SYSCFG_CFGR1_I2C1_FMP_Msk                (0x1UL << SYSCFG_CFGR1_I2C1_FMP_Pos) /*!< 0x00100000 */
9498 #define SYSCFG_CFGR1_I2C1_FMP                    SYSCFG_CFGR1_I2C1_FMP_Msk     /*!< I2C1 Fast mode plus */
9499 #define SYSCFG_CFGR1_I2C2_FMP_Pos                (21U)
9500 #define SYSCFG_CFGR1_I2C2_FMP_Msk                (0x1UL << SYSCFG_CFGR1_I2C2_FMP_Pos) /*!< 0x00200000 */
9501 #define SYSCFG_CFGR1_I2C2_FMP                    SYSCFG_CFGR1_I2C2_FMP_Msk     /*!< I2C2 Fast mode plus */
9502 #define SYSCFG_CFGR1_VBAT_Pos                    (24U)
9503 #define SYSCFG_CFGR1_VBAT_Msk                    (0x1UL << SYSCFG_CFGR1_VBAT_Pos) /*!< 0x01000000 */
9504 #define SYSCFG_CFGR1_VBAT                        SYSCFG_CFGR1_VBAT_Msk         /*!< VBAT monitoring */
9505 #define SYSCFG_CFGR1_FPU_IE_Pos                  (26U)
9506 #define SYSCFG_CFGR1_FPU_IE_Msk                  (0x3FUL << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0xFC000000 */
9507 #define SYSCFG_CFGR1_FPU_IE                      SYSCFG_CFGR1_FPU_IE_Msk       /*!< Floating Point Unit Interrupt Enable */
9508 #define SYSCFG_CFGR1_FPU_IE_0                    (0x01UL << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0x04000000 */
9509 #define SYSCFG_CFGR1_FPU_IE_1                    (0x02UL << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0x08000000 */
9510 #define SYSCFG_CFGR1_FPU_IE_2                    (0x04UL << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0x10000000 */
9511 #define SYSCFG_CFGR1_FPU_IE_3                    (0x08UL << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0x20000000 */
9512 #define SYSCFG_CFGR1_FPU_IE_4                    (0x10UL << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0x40000000 */
9513 #define SYSCFG_CFGR1_FPU_IE_5                    (0x20UL << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0x80000000 */
9514 
9515 /*****************  Bit definition for SYSCFG_EXTICR1 register  ***************/
9516 #define SYSCFG_EXTICR1_EXTI0_Pos                 (0U)
9517 #define SYSCFG_EXTICR1_EXTI0_Msk                 (0xFUL << SYSCFG_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */
9518 #define SYSCFG_EXTICR1_EXTI0                     SYSCFG_EXTICR1_EXTI0_Msk      /*!< EXTI 0 configuration */
9519 #define SYSCFG_EXTICR1_EXTI1_Pos                 (4U)
9520 #define SYSCFG_EXTICR1_EXTI1_Msk                 (0xFUL << SYSCFG_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */
9521 #define SYSCFG_EXTICR1_EXTI1                     SYSCFG_EXTICR1_EXTI1_Msk      /*!< EXTI 1 configuration */
9522 #define SYSCFG_EXTICR1_EXTI2_Pos                 (8U)
9523 #define SYSCFG_EXTICR1_EXTI2_Msk                 (0xFUL << SYSCFG_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */
9524 #define SYSCFG_EXTICR1_EXTI2                     SYSCFG_EXTICR1_EXTI2_Msk      /*!< EXTI 2 configuration */
9525 #define SYSCFG_EXTICR1_EXTI3_Pos                 (12U)
9526 #define SYSCFG_EXTICR1_EXTI3_Msk                 (0xFUL << SYSCFG_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */
9527 #define SYSCFG_EXTICR1_EXTI3                     SYSCFG_EXTICR1_EXTI3_Msk      /*!< EXTI 3 configuration */
9528 
9529 /*!<*
9530   * @brief  EXTI0 configuration
9531   */
9532 #define SYSCFG_EXTICR1_EXTI0_PA                  (0x00000000U)                 /*!< PA[0] pin */
9533 #define SYSCFG_EXTICR1_EXTI0_PB                  (0x00000001U)                 /*!< PB[0] pin */
9534 #define SYSCFG_EXTICR1_EXTI0_PC                  (0x00000002U)                 /*!< PC[0] pin */
9535 #define SYSCFG_EXTICR1_EXTI0_PD                  (0x00000003U)                 /*!< PD[0] pin */
9536 #define SYSCFG_EXTICR1_EXTI0_PE                  (0x00000004U)                 /*!< PE[0] pin */
9537 #define SYSCFG_EXTICR1_EXTI0_PF                  (0x00000005U)                 /*!< PF[0] pin */
9538 
9539 /*!<*
9540   * @brief  EXTI1 configuration
9541   */
9542 #define SYSCFG_EXTICR1_EXTI1_PA                  (0x00000000U)                 /*!< PA[1] pin */
9543 #define SYSCFG_EXTICR1_EXTI1_PB                  (0x00000010U)                 /*!< PB[1] pin */
9544 #define SYSCFG_EXTICR1_EXTI1_PC                  (0x00000020U)                 /*!< PC[1] pin */
9545 #define SYSCFG_EXTICR1_EXTI1_PD                  (0x00000030U)                 /*!< PD[1] pin */
9546 #define SYSCFG_EXTICR1_EXTI1_PE                  (0x00000040U)                 /*!< PE[1] pin */
9547 #define SYSCFG_EXTICR1_EXTI1_PF                  (0x00000050U)                 /*!< PF[1] pin */
9548 
9549 /*!<*
9550   * @brief  EXTI2 configuration
9551   */
9552 #define SYSCFG_EXTICR1_EXTI2_PA                  (0x00000000U)                 /*!< PA[2] pin */
9553 #define SYSCFG_EXTICR1_EXTI2_PB                  (0x00000100U)                 /*!< PB[2] pin */
9554 #define SYSCFG_EXTICR1_EXTI2_PC                  (0x00000200U)                 /*!< PC[2] pin */
9555 #define SYSCFG_EXTICR1_EXTI2_PD                  (0x00000300U)                 /*!< PD[2] pin */
9556 #define SYSCFG_EXTICR1_EXTI2_PE                  (0x00000400U)                 /*!< PE[2] pin */
9557 #define SYSCFG_EXTICR1_EXTI2_PF                  (0x00000500U)                 /*!< PF[2] pin */
9558 
9559 /*!<*
9560   * @brief  EXTI3 configuration
9561   */
9562 #define SYSCFG_EXTICR1_EXTI3_PA                  (0x00000000U)                 /*!< PA[3] pin */
9563 #define SYSCFG_EXTICR1_EXTI3_PB                  (0x00001000U)                 /*!< PB[3] pin */
9564 #define SYSCFG_EXTICR1_EXTI3_PC                  (0x00002000U)                 /*!< PC[3] pin */
9565 #define SYSCFG_EXTICR1_EXTI3_PD                  (0x00003000U)                 /*!< PD[3] pin */
9566 #define SYSCFG_EXTICR1_EXTI3_PE                  (0x00004000U)                 /*!< PE[3] pin */
9567 
9568 /*****************  Bit definition for SYSCFG_EXTICR2 register  ***************/
9569 #define SYSCFG_EXTICR2_EXTI4_Pos                 (0U)
9570 #define SYSCFG_EXTICR2_EXTI4_Msk                 (0xFUL << SYSCFG_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */
9571 #define SYSCFG_EXTICR2_EXTI4                     SYSCFG_EXTICR2_EXTI4_Msk      /*!< EXTI 4 configuration */
9572 #define SYSCFG_EXTICR2_EXTI5_Pos                 (4U)
9573 #define SYSCFG_EXTICR2_EXTI5_Msk                 (0xFUL << SYSCFG_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */
9574 #define SYSCFG_EXTICR2_EXTI5                     SYSCFG_EXTICR2_EXTI5_Msk      /*!< EXTI 5 configuration */
9575 #define SYSCFG_EXTICR2_EXTI6_Pos                 (8U)
9576 #define SYSCFG_EXTICR2_EXTI6_Msk                 (0xFUL << SYSCFG_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */
9577 #define SYSCFG_EXTICR2_EXTI6                     SYSCFG_EXTICR2_EXTI6_Msk      /*!< EXTI 6 configuration */
9578 #define SYSCFG_EXTICR2_EXTI7_Pos                 (12U)
9579 #define SYSCFG_EXTICR2_EXTI7_Msk                 (0xFUL << SYSCFG_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */
9580 #define SYSCFG_EXTICR2_EXTI7                     SYSCFG_EXTICR2_EXTI7_Msk      /*!< EXTI 7 configuration */
9581 
9582 /*!<*
9583   * @brief  EXTI4 configuration
9584   */
9585 #define SYSCFG_EXTICR2_EXTI4_PA                  (0x00000000U)                 /*!< PA[4] pin */
9586 #define SYSCFG_EXTICR2_EXTI4_PB                  (0x00000001U)                 /*!< PB[4] pin */
9587 #define SYSCFG_EXTICR2_EXTI4_PC                  (0x00000002U)                 /*!< PC[4] pin */
9588 #define SYSCFG_EXTICR2_EXTI4_PD                  (0x00000003U)                 /*!< PD[4] pin */
9589 #define SYSCFG_EXTICR2_EXTI4_PE                  (0x00000004U)                 /*!< PE[4] pin */
9590 #define SYSCFG_EXTICR2_EXTI4_PF                  (0x00000005U)                 /*!< PF[4] pin */
9591 
9592 /*!<*
9593   * @brief  EXTI5 configuration
9594   */
9595 #define SYSCFG_EXTICR2_EXTI5_PA                  (0x00000000U)                 /*!< PA[5] pin */
9596 #define SYSCFG_EXTICR2_EXTI5_PB                  (0x00000010U)                 /*!< PB[5] pin */
9597 #define SYSCFG_EXTICR2_EXTI5_PC                  (0x00000020U)                 /*!< PC[5] pin */
9598 #define SYSCFG_EXTICR2_EXTI5_PD                  (0x00000030U)                 /*!< PD[5] pin */
9599 #define SYSCFG_EXTICR2_EXTI5_PE                  (0x00000040U)                 /*!< PE[5] pin */
9600 
9601 /*!<*
9602   * @brief  EXTI6 configuration
9603   */
9604 #define SYSCFG_EXTICR2_EXTI6_PA                  (0x00000000U)                 /*!< PA[6] pin */
9605 #define SYSCFG_EXTICR2_EXTI6_PB                  (0x00000100U)                 /*!< PB[6] pin */
9606 #define SYSCFG_EXTICR2_EXTI6_PC                  (0x00000200U)                 /*!< PC[6] pin */
9607 #define SYSCFG_EXTICR2_EXTI6_PD                  (0x00000300U)                 /*!< PD[6] pin */
9608 #define SYSCFG_EXTICR2_EXTI6_PE                  (0x00000400U)                 /*!< PE[6] pin */
9609 #define SYSCFG_EXTICR2_EXTI6_PF                  (0x00000500U)                 /*!< PF[6] pin */
9610 
9611 /*!<*
9612   * @brief  EXTI7 configuration
9613   */
9614 #define SYSCFG_EXTICR2_EXTI7_PA                  (0x00000000U)                 /*!< PA[7] pin */
9615 #define SYSCFG_EXTICR2_EXTI7_PB                  (0x00001000U)                 /*!< PB[7] pin */
9616 #define SYSCFG_EXTICR2_EXTI7_PC                  (0x00002000U)                 /*!< PC[7] pin */
9617 #define SYSCFG_EXTICR2_EXTI7_PD                  (0x00003000U)                 /*!< PD[7] pin */
9618 #define SYSCFG_EXTICR2_EXTI7_PE                  (0x00004000U)                 /*!< PE[7] pin */
9619 #define SYSCFG_EXTICR2_EXTI7_PF                  (0x00005000U)                 /*!< PF[7] pin */
9620 
9621 /*****************  Bit definition for SYSCFG_EXTICR3 register  ***************/
9622 #define SYSCFG_EXTICR3_EXTI8_Pos                 (0U)
9623 #define SYSCFG_EXTICR3_EXTI8_Msk                 (0xFUL << SYSCFG_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */
9624 #define SYSCFG_EXTICR3_EXTI8                     SYSCFG_EXTICR3_EXTI8_Msk      /*!< EXTI 8 configuration */
9625 #define SYSCFG_EXTICR3_EXTI9_Pos                 (4U)
9626 #define SYSCFG_EXTICR3_EXTI9_Msk                 (0xFUL << SYSCFG_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */
9627 #define SYSCFG_EXTICR3_EXTI9                     SYSCFG_EXTICR3_EXTI9_Msk      /*!< EXTI 9 configuration */
9628 #define SYSCFG_EXTICR3_EXTI10_Pos                (8U)
9629 #define SYSCFG_EXTICR3_EXTI10_Msk                (0xFUL << SYSCFG_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */
9630 #define SYSCFG_EXTICR3_EXTI10                    SYSCFG_EXTICR3_EXTI10_Msk     /*!< EXTI 10 configuration */
9631 #define SYSCFG_EXTICR3_EXTI11_Pos                (12U)
9632 #define SYSCFG_EXTICR3_EXTI11_Msk                (0xFUL << SYSCFG_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */
9633 #define SYSCFG_EXTICR3_EXTI11                    SYSCFG_EXTICR3_EXTI11_Msk     /*!< EXTI 11 configuration */
9634 
9635 /*!<*
9636   * @brief  EXTI8 configuration
9637   */
9638 #define SYSCFG_EXTICR3_EXTI8_PA                  (0x00000000U)                 /*!< PA[8] pin */
9639 #define SYSCFG_EXTICR3_EXTI8_PB                  (0x00000001U)                 /*!< PB[8] pin */
9640 #define SYSCFG_EXTICR3_EXTI8_PC                  (0x00000002U)                 /*!< PC[8] pin */
9641 #define SYSCFG_EXTICR3_EXTI8_PD                  (0x00000003U)                 /*!< PD[8] pin */
9642 #define SYSCFG_EXTICR3_EXTI8_PE                  (0x00000004U)                 /*!< PE[8] pin */
9643 
9644 /*!<*
9645   * @brief  EXTI9 configuration
9646   */
9647 #define SYSCFG_EXTICR3_EXTI9_PA                  (0x00000000U)                 /*!< PA[9] pin */
9648 #define SYSCFG_EXTICR3_EXTI9_PB                  (0x00000010U)                 /*!< PB[9] pin */
9649 #define SYSCFG_EXTICR3_EXTI9_PC                  (0x00000020U)                 /*!< PC[9] pin */
9650 #define SYSCFG_EXTICR3_EXTI9_PD                  (0x00000030U)                 /*!< PD[9] pin */
9651 #define SYSCFG_EXTICR3_EXTI9_PE                  (0x00000040U)                 /*!< PE[9] pin */
9652 #define SYSCFG_EXTICR3_EXTI9_PF                  (0x00000050U)                 /*!< PF[9] pin */
9653 
9654 /*!<*
9655   * @brief  EXTI10 configuration
9656   */
9657 #define SYSCFG_EXTICR3_EXTI10_PA                 (0x00000000U)                 /*!< PA[10] pin */
9658 #define SYSCFG_EXTICR3_EXTI10_PB                 (0x00000100U)                 /*!< PB[10] pin */
9659 #define SYSCFG_EXTICR3_EXTI10_PC                 (0x00000200U)                 /*!< PC[10] pin */
9660 #define SYSCFG_EXTICR3_EXTI10_PD                 (0x00000300U)                 /*!< PD[10] pin */
9661 #define SYSCFG_EXTICR3_EXTI10_PE                 (0x00000400U)                 /*!< PE[10] pin */
9662 #define SYSCFG_EXTICR3_EXTI10_PF                 (0x00000500U)                 /*!< PF[10] pin */
9663 
9664 /*!<*
9665   * @brief  EXTI11 configuration
9666   */
9667 #define SYSCFG_EXTICR3_EXTI11_PA                 (0x00000000U)                 /*!< PA[11] pin */
9668 #define SYSCFG_EXTICR3_EXTI11_PB                 (0x00001000U)                 /*!< PB[11] pin */
9669 #define SYSCFG_EXTICR3_EXTI11_PC                 (0x00002000U)                 /*!< PC[11] pin */
9670 #define SYSCFG_EXTICR3_EXTI11_PD                 (0x00003000U)                 /*!< PD[11] pin */
9671 #define SYSCFG_EXTICR3_EXTI11_PE                 (0x00004000U)                 /*!< PE[11] pin */
9672 
9673 /*****************  Bit definition for SYSCFG_EXTICR4 register  *****************/
9674 #define SYSCFG_EXTICR4_EXTI12_Pos                (0U)
9675 #define SYSCFG_EXTICR4_EXTI12_Msk                (0xFUL << SYSCFG_EXTICR4_EXTI12_Pos) /*!< 0x0000000F */
9676 #define SYSCFG_EXTICR4_EXTI12                    SYSCFG_EXTICR4_EXTI12_Msk     /*!< EXTI 12 configuration */
9677 #define SYSCFG_EXTICR4_EXTI13_Pos                (4U)
9678 #define SYSCFG_EXTICR4_EXTI13_Msk                (0xFUL << SYSCFG_EXTICR4_EXTI13_Pos) /*!< 0x000000F0 */
9679 #define SYSCFG_EXTICR4_EXTI13                    SYSCFG_EXTICR4_EXTI13_Msk     /*!< EXTI 13 configuration */
9680 #define SYSCFG_EXTICR4_EXTI14_Pos                (8U)
9681 #define SYSCFG_EXTICR4_EXTI14_Msk                (0xFUL << SYSCFG_EXTICR4_EXTI14_Pos) /*!< 0x00000F00 */
9682 #define SYSCFG_EXTICR4_EXTI14                    SYSCFG_EXTICR4_EXTI14_Msk     /*!< EXTI 14 configuration */
9683 #define SYSCFG_EXTICR4_EXTI15_Pos                (12U)
9684 #define SYSCFG_EXTICR4_EXTI15_Msk                (0xFUL << SYSCFG_EXTICR4_EXTI15_Pos) /*!< 0x0000F000 */
9685 #define SYSCFG_EXTICR4_EXTI15                    SYSCFG_EXTICR4_EXTI15_Msk     /*!< EXTI 15 configuration */
9686 
9687 /*!<*
9688   * @brief  EXTI12 configuration
9689   */
9690 #define SYSCFG_EXTICR4_EXTI12_PA                 (0x00000000U)                 /*!< PA[12] pin */
9691 #define SYSCFG_EXTICR4_EXTI12_PC                 (0x00000002U)                 /*!< PC[12] pin */
9692 #define SYSCFG_EXTICR4_EXTI12_PD                 (0x00000003U)                 /*!< PD[12] pin */
9693 #define SYSCFG_EXTICR4_EXTI12_PE                 (0x00000004U)                 /*!< PE[12] pin */
9694 
9695 /*!<*
9696   * @brief  EXTI13 configuration
9697   */
9698 #define SYSCFG_EXTICR4_EXTI13_PA                 (0x00000000U)                 /*!< PA[13] pin */
9699 #define SYSCFG_EXTICR4_EXTI13_PC                 (0x00000020U)                 /*!< PC[13] pin */
9700 #define SYSCFG_EXTICR4_EXTI13_PD                 (0x00000030U)                 /*!< PD[13] pin */
9701 #define SYSCFG_EXTICR4_EXTI13_PE                 (0x00000040U)                 /*!< PE[13] pin */
9702 
9703 /*!<*
9704   * @brief  EXTI14 configuration
9705   */
9706 #define SYSCFG_EXTICR4_EXTI14_PA                 (0x00000000U)                 /*!< PA[14] pin */
9707 #define SYSCFG_EXTICR4_EXTI14_PB                 (0x00000100U)                 /*!< PB[14] pin */
9708 #define SYSCFG_EXTICR4_EXTI14_PC                 (0x00000200U)                 /*!< PC[14] pin */
9709 #define SYSCFG_EXTICR4_EXTI14_PD                 (0x00000300U)                 /*!< PD[14] pin */
9710 #define SYSCFG_EXTICR4_EXTI14_PE                 (0x00000400U)                 /*!< PE[14] pin */
9711 
9712 /*!<*
9713   * @brief  EXTI15 configuration
9714   */
9715 #define SYSCFG_EXTICR4_EXTI15_PA                 (0x00000000U)                 /*!< PA[15] pin */
9716 #define SYSCFG_EXTICR4_EXTI15_PB                 (0x00001000U)                 /*!< PB[15] pin */
9717 #define SYSCFG_EXTICR4_EXTI15_PC                 (0x00002000U)                 /*!< PC[15] pin */
9718 #define SYSCFG_EXTICR4_EXTI15_PD                 (0x00003000U)                 /*!< PD[15] pin */
9719 #define SYSCFG_EXTICR4_EXTI15_PE                 (0x00004000U)                 /*!< PE[15] pin */
9720 
9721 /*****************  Bit definition for SYSCFG_CFGR2 register  ****************/
9722 #define SYSCFG_CFGR2_LOCKUP_LOCK_Pos             (0U)
9723 #define SYSCFG_CFGR2_LOCKUP_LOCK_Msk             (0x1UL << SYSCFG_CFGR2_LOCKUP_LOCK_Pos) /*!< 0x00000001 */
9724 #define SYSCFG_CFGR2_LOCKUP_LOCK                 SYSCFG_CFGR2_LOCKUP_LOCK_Msk  /*!< Enables and locks the LOCKUP (Hardfault) output of CortexM4 with Break Input of TIMx */
9725 #define SYSCFG_CFGR2_SRAM_PARITY_LOCK_Pos        (1U)
9726 #define SYSCFG_CFGR2_SRAM_PARITY_LOCK_Msk        (0x1UL << SYSCFG_CFGR2_SRAM_PARITY_LOCK_Pos) /*!< 0x00000002 */
9727 #define SYSCFG_CFGR2_SRAM_PARITY_LOCK            SYSCFG_CFGR2_SRAM_PARITY_LOCK_Msk /*!< Enables and locks the SRAM_PARITY error signal with Break Input of TIMx */
9728 #define SYSCFG_CFGR2_SRAM_PE_Pos                 (8U)
9729 #define SYSCFG_CFGR2_SRAM_PE_Msk                 (0x1UL << SYSCFG_CFGR2_SRAM_PE_Pos) /*!< 0x00000100 */
9730 #define SYSCFG_CFGR2_SRAM_PE                     SYSCFG_CFGR2_SRAM_PE_Msk      /*!< SRAM Parity error flag */
9731 
9732 /******************************************************************************/
9733 /*                                                                            */
9734 /*                                    TIM                                     */
9735 /*                                                                            */
9736 /******************************************************************************/
9737 /*******************  Bit definition for TIM_CR1 register  ********************/
9738 #define TIM_IP_V2_1                                      /*!< TIM IP version */
9739 #define TIM_CR1_CEN_Pos           (0U)
9740 #define TIM_CR1_CEN_Msk           (0x1UL << TIM_CR1_CEN_Pos)                    /*!< 0x00000001 */
9741 #define TIM_CR1_CEN               TIM_CR1_CEN_Msk                              /*!<Counter enable */
9742 #define TIM_CR1_UDIS_Pos          (1U)
9743 #define TIM_CR1_UDIS_Msk          (0x1UL << TIM_CR1_UDIS_Pos)                   /*!< 0x00000002 */
9744 #define TIM_CR1_UDIS              TIM_CR1_UDIS_Msk                             /*!<Update disable */
9745 #define TIM_CR1_URS_Pos           (2U)
9746 #define TIM_CR1_URS_Msk           (0x1UL << TIM_CR1_URS_Pos)                    /*!< 0x00000004 */
9747 #define TIM_CR1_URS               TIM_CR1_URS_Msk                              /*!<Update request source */
9748 #define TIM_CR1_OPM_Pos           (3U)
9749 #define TIM_CR1_OPM_Msk           (0x1UL << TIM_CR1_OPM_Pos)                    /*!< 0x00000008 */
9750 #define TIM_CR1_OPM               TIM_CR1_OPM_Msk                              /*!<One pulse mode */
9751 #define TIM_CR1_DIR_Pos           (4U)
9752 #define TIM_CR1_DIR_Msk           (0x1UL << TIM_CR1_DIR_Pos)                    /*!< 0x00000010 */
9753 #define TIM_CR1_DIR               TIM_CR1_DIR_Msk                              /*!<Direction */
9754 
9755 #define TIM_CR1_CMS_Pos           (5U)
9756 #define TIM_CR1_CMS_Msk           (0x3UL << TIM_CR1_CMS_Pos)                    /*!< 0x00000060 */
9757 #define TIM_CR1_CMS               TIM_CR1_CMS_Msk                              /*!<CMS[1:0] bits (Center-aligned mode selection) */
9758 #define TIM_CR1_CMS_0             (0x1UL << TIM_CR1_CMS_Pos)                    /*!< 0x00000020 */
9759 #define TIM_CR1_CMS_1             (0x2UL << TIM_CR1_CMS_Pos)                    /*!< 0x00000040 */
9760 
9761 #define TIM_CR1_ARPE_Pos          (7U)
9762 #define TIM_CR1_ARPE_Msk          (0x1UL << TIM_CR1_ARPE_Pos)                   /*!< 0x00000080 */
9763 #define TIM_CR1_ARPE              TIM_CR1_ARPE_Msk                             /*!<Auto-reload preload enable */
9764 
9765 #define TIM_CR1_CKD_Pos           (8U)
9766 #define TIM_CR1_CKD_Msk           (0x3UL << TIM_CR1_CKD_Pos)                    /*!< 0x00000300 */
9767 #define TIM_CR1_CKD               TIM_CR1_CKD_Msk                              /*!<CKD[1:0] bits (clock division) */
9768 #define TIM_CR1_CKD_0             (0x1UL << TIM_CR1_CKD_Pos)                    /*!< 0x00000100 */
9769 #define TIM_CR1_CKD_1             (0x2UL << TIM_CR1_CKD_Pos)                    /*!< 0x00000200 */
9770 
9771 /*******************  Bit definition for TIM_CR2 register  ********************/
9772 #define TIM_CR2_CCPC_Pos          (0U)
9773 #define TIM_CR2_CCPC_Msk          (0x1UL << TIM_CR2_CCPC_Pos)                   /*!< 0x00000001 */
9774 #define TIM_CR2_CCPC              TIM_CR2_CCPC_Msk                             /*!<Capture/Compare Preloaded Control */
9775 #define TIM_CR2_CCUS_Pos          (2U)
9776 #define TIM_CR2_CCUS_Msk          (0x1UL << TIM_CR2_CCUS_Pos)                   /*!< 0x00000004 */
9777 #define TIM_CR2_CCUS              TIM_CR2_CCUS_Msk                             /*!<Capture/Compare Control Update Selection */
9778 #define TIM_CR2_CCDS_Pos          (3U)
9779 #define TIM_CR2_CCDS_Msk          (0x1UL << TIM_CR2_CCDS_Pos)                   /*!< 0x00000008 */
9780 #define TIM_CR2_CCDS              TIM_CR2_CCDS_Msk                             /*!<Capture/Compare DMA Selection */
9781 
9782 #define TIM_CR2_MMS_Pos           (4U)
9783 #define TIM_CR2_MMS_Msk           (0x7UL << TIM_CR2_MMS_Pos)                    /*!< 0x00000070 */
9784 #define TIM_CR2_MMS               TIM_CR2_MMS_Msk                              /*!<MMS[2:0] bits (Master Mode Selection) */
9785 #define TIM_CR2_MMS_0             (0x1UL << TIM_CR2_MMS_Pos)                    /*!< 0x00000010 */
9786 #define TIM_CR2_MMS_1             (0x2UL << TIM_CR2_MMS_Pos)                    /*!< 0x00000020 */
9787 #define TIM_CR2_MMS_2             (0x4UL << TIM_CR2_MMS_Pos)                    /*!< 0x00000040 */
9788 
9789 #define TIM_CR2_TI1S_Pos          (7U)
9790 #define TIM_CR2_TI1S_Msk          (0x1UL << TIM_CR2_TI1S_Pos)                   /*!< 0x00000080 */
9791 #define TIM_CR2_TI1S              TIM_CR2_TI1S_Msk                             /*!<TI1 Selection */
9792 #define TIM_CR2_OIS1_Pos          (8U)
9793 #define TIM_CR2_OIS1_Msk          (0x1UL << TIM_CR2_OIS1_Pos)                   /*!< 0x00000100 */
9794 #define TIM_CR2_OIS1              TIM_CR2_OIS1_Msk                             /*!<Output Idle state 1 (OC1 output) */
9795 #define TIM_CR2_OIS1N_Pos         (9U)
9796 #define TIM_CR2_OIS1N_Msk         (0x1UL << TIM_CR2_OIS1N_Pos)                  /*!< 0x00000200 */
9797 #define TIM_CR2_OIS1N             TIM_CR2_OIS1N_Msk                            /*!<Output Idle state 1 (OC1N output) */
9798 #define TIM_CR2_OIS2_Pos          (10U)
9799 #define TIM_CR2_OIS2_Msk          (0x1UL << TIM_CR2_OIS2_Pos)                   /*!< 0x00000400 */
9800 #define TIM_CR2_OIS2              TIM_CR2_OIS2_Msk                             /*!<Output Idle state 2 (OC2 output) */
9801 
9802 /*******************  Bit definition for TIM_SMCR register  *******************/
9803 #define TIM_SMCR_SMS_Pos          (0U)
9804 #define TIM_SMCR_SMS_Msk          (0x7UL << TIM_SMCR_SMS_Pos)                   /*!< 0x00000007 */
9805 #define TIM_SMCR_SMS              TIM_SMCR_SMS_Msk                             /*!<SMS[2:0] bits (Slave mode selection) */
9806 #define TIM_SMCR_SMS_0            (0x00000001U)                                /*!<Bit 0 */
9807 #define TIM_SMCR_SMS_1            (0x00000002U)                                /*!<Bit 1 */
9808 #define TIM_SMCR_SMS_2            (0x00000004U)                                /*!<Bit 2 */
9809 
9810 #define TIM_SMCR_TS_Pos           (4U)
9811 #define TIM_SMCR_TS_Msk           (0x7UL << TIM_SMCR_TS_Pos)                    /*!< 0x00000070 */
9812 #define TIM_SMCR_TS               TIM_SMCR_TS_Msk                              /*!<TS[2:0] bits (Trigger selection) */
9813 #define TIM_SMCR_TS_0             (0x1UL << TIM_SMCR_TS_Pos)                    /*!< 0x00000010 */
9814 #define TIM_SMCR_TS_1             (0x2UL << TIM_SMCR_TS_Pos)                    /*!< 0x00000020 */
9815 #define TIM_SMCR_TS_2             (0x4UL << TIM_SMCR_TS_Pos)                    /*!< 0x00000040 */
9816 
9817 #define TIM_SMCR_MSM_Pos          (7U)
9818 #define TIM_SMCR_MSM_Msk          (0x1UL << TIM_SMCR_MSM_Pos)                   /*!< 0x00000080 */
9819 #define TIM_SMCR_MSM              TIM_SMCR_MSM_Msk                             /*!<Master/slave mode */
9820 
9821 #define TIM_SMCR_ETF_Pos          (8U)
9822 #define TIM_SMCR_ETF_Msk          (0xFUL << TIM_SMCR_ETF_Pos)                   /*!< 0x00000F00 */
9823 #define TIM_SMCR_ETF              TIM_SMCR_ETF_Msk                             /*!<ETF[3:0] bits (External trigger filter) */
9824 #define TIM_SMCR_ETF_0            (0x1UL << TIM_SMCR_ETF_Pos)                   /*!< 0x00000100 */
9825 #define TIM_SMCR_ETF_1            (0x2UL << TIM_SMCR_ETF_Pos)                   /*!< 0x00000200 */
9826 #define TIM_SMCR_ETF_2            (0x4UL << TIM_SMCR_ETF_Pos)                   /*!< 0x00000400 */
9827 #define TIM_SMCR_ETF_3            (0x8UL << TIM_SMCR_ETF_Pos)                   /*!< 0x00000800 */
9828 
9829 #define TIM_SMCR_ETPS_Pos         (12U)
9830 #define TIM_SMCR_ETPS_Msk         (0x3UL << TIM_SMCR_ETPS_Pos)                  /*!< 0x00003000 */
9831 #define TIM_SMCR_ETPS             TIM_SMCR_ETPS_Msk                            /*!<ETPS[1:0] bits (External trigger prescaler) */
9832 #define TIM_SMCR_ETPS_0           (0x1UL << TIM_SMCR_ETPS_Pos)                  /*!< 0x00001000 */
9833 #define TIM_SMCR_ETPS_1           (0x2UL << TIM_SMCR_ETPS_Pos)                  /*!< 0x00002000 */
9834 
9835 #define TIM_SMCR_ECE_Pos          (14U)
9836 #define TIM_SMCR_ECE_Msk          (0x1UL << TIM_SMCR_ECE_Pos)                   /*!< 0x00004000 */
9837 #define TIM_SMCR_ECE              TIM_SMCR_ECE_Msk                             /*!<External clock enable */
9838 #define TIM_SMCR_ETP_Pos          (15U)
9839 #define TIM_SMCR_ETP_Msk          (0x1UL << TIM_SMCR_ETP_Pos)                   /*!< 0x00008000 */
9840 #define TIM_SMCR_ETP              TIM_SMCR_ETP_Msk                             /*!<External trigger polarity */
9841 
9842 /*******************  Bit definition for TIM_DIER register  *******************/
9843 #define TIM_DIER_UIE_Pos          (0U)
9844 #define TIM_DIER_UIE_Msk          (0x1UL << TIM_DIER_UIE_Pos)                   /*!< 0x00000001 */
9845 #define TIM_DIER_UIE              TIM_DIER_UIE_Msk                             /*!<Update interrupt enable */
9846 #define TIM_DIER_CC1IE_Pos        (1U)
9847 #define TIM_DIER_CC1IE_Msk        (0x1UL << TIM_DIER_CC1IE_Pos)                 /*!< 0x00000002 */
9848 #define TIM_DIER_CC1IE            TIM_DIER_CC1IE_Msk                           /*!<Capture/Compare 1 interrupt enable */
9849 #define TIM_DIER_CC2IE_Pos        (2U)
9850 #define TIM_DIER_CC2IE_Msk        (0x1UL << TIM_DIER_CC2IE_Pos)                 /*!< 0x00000004 */
9851 #define TIM_DIER_CC2IE            TIM_DIER_CC2IE_Msk                           /*!<Capture/Compare 2 interrupt enable */
9852 #define TIM_DIER_CC3IE_Pos        (3U)
9853 #define TIM_DIER_CC3IE_Msk        (0x1UL << TIM_DIER_CC3IE_Pos)                 /*!< 0x00000008 */
9854 #define TIM_DIER_CC3IE            TIM_DIER_CC3IE_Msk                           /*!<Capture/Compare 3 interrupt enable */
9855 #define TIM_DIER_CC4IE_Pos        (4U)
9856 #define TIM_DIER_CC4IE_Msk        (0x1UL << TIM_DIER_CC4IE_Pos)                 /*!< 0x00000010 */
9857 #define TIM_DIER_CC4IE            TIM_DIER_CC4IE_Msk                           /*!<Capture/Compare 4 interrupt enable */
9858 #define TIM_DIER_COMIE_Pos        (5U)
9859 #define TIM_DIER_COMIE_Msk        (0x1UL << TIM_DIER_COMIE_Pos)                 /*!< 0x00000020 */
9860 #define TIM_DIER_COMIE            TIM_DIER_COMIE_Msk                           /*!<COM interrupt enable */
9861 #define TIM_DIER_TIE_Pos          (6U)
9862 #define TIM_DIER_TIE_Msk          (0x1UL << TIM_DIER_TIE_Pos)                   /*!< 0x00000040 */
9863 #define TIM_DIER_TIE              TIM_DIER_TIE_Msk                             /*!<Trigger interrupt enable */
9864 #define TIM_DIER_BIE_Pos          (7U)
9865 #define TIM_DIER_BIE_Msk          (0x1UL << TIM_DIER_BIE_Pos)                   /*!< 0x00000080 */
9866 #define TIM_DIER_BIE              TIM_DIER_BIE_Msk                             /*!<Break interrupt enable */
9867 #define TIM_DIER_UDE_Pos          (8U)
9868 #define TIM_DIER_UDE_Msk          (0x1UL << TIM_DIER_UDE_Pos)                   /*!< 0x00000100 */
9869 #define TIM_DIER_UDE              TIM_DIER_UDE_Msk                             /*!<Update DMA request enable */
9870 #define TIM_DIER_CC1DE_Pos        (9U)
9871 #define TIM_DIER_CC1DE_Msk        (0x1UL << TIM_DIER_CC1DE_Pos)                 /*!< 0x00000200 */
9872 #define TIM_DIER_CC1DE            TIM_DIER_CC1DE_Msk                           /*!<Capture/Compare 1 DMA request enable */
9873 #define TIM_DIER_CC2DE_Pos        (10U)
9874 #define TIM_DIER_CC2DE_Msk        (0x1UL << TIM_DIER_CC2DE_Pos)                 /*!< 0x00000400 */
9875 #define TIM_DIER_CC2DE            TIM_DIER_CC2DE_Msk                           /*!<Capture/Compare 2 DMA request enable */
9876 #define TIM_DIER_CC3DE_Pos        (11U)
9877 #define TIM_DIER_CC3DE_Msk        (0x1UL << TIM_DIER_CC3DE_Pos)                 /*!< 0x00000800 */
9878 #define TIM_DIER_CC3DE            TIM_DIER_CC3DE_Msk                           /*!<Capture/Compare 3 DMA request enable */
9879 #define TIM_DIER_CC4DE_Pos        (12U)
9880 #define TIM_DIER_CC4DE_Msk        (0x1UL << TIM_DIER_CC4DE_Pos)                 /*!< 0x00001000 */
9881 #define TIM_DIER_CC4DE            TIM_DIER_CC4DE_Msk                           /*!<Capture/Compare 4 DMA request enable */
9882 #define TIM_DIER_COMDE_Pos        (13U)
9883 #define TIM_DIER_COMDE_Msk        (0x1UL << TIM_DIER_COMDE_Pos)                 /*!< 0x00002000 */
9884 #define TIM_DIER_COMDE            TIM_DIER_COMDE_Msk                           /*!<COM DMA request enable */
9885 #define TIM_DIER_TDE_Pos          (14U)
9886 #define TIM_DIER_TDE_Msk          (0x1UL << TIM_DIER_TDE_Pos)                   /*!< 0x00004000 */
9887 #define TIM_DIER_TDE              TIM_DIER_TDE_Msk                             /*!<Trigger DMA request enable */
9888 
9889 /********************  Bit definition for TIM_SR register  ********************/
9890 #define TIM_SR_UIF_Pos            (0U)
9891 #define TIM_SR_UIF_Msk            (0x1UL << TIM_SR_UIF_Pos)                     /*!< 0x00000001 */
9892 #define TIM_SR_UIF                TIM_SR_UIF_Msk                               /*!<Update interrupt Flag */
9893 #define TIM_SR_CC1IF_Pos          (1U)
9894 #define TIM_SR_CC1IF_Msk          (0x1UL << TIM_SR_CC1IF_Pos)                   /*!< 0x00000002 */
9895 #define TIM_SR_CC1IF              TIM_SR_CC1IF_Msk                             /*!<Capture/Compare 1 interrupt Flag */
9896 #define TIM_SR_CC2IF_Pos          (2U)
9897 #define TIM_SR_CC2IF_Msk          (0x1UL << TIM_SR_CC2IF_Pos)                   /*!< 0x00000004 */
9898 #define TIM_SR_CC2IF              TIM_SR_CC2IF_Msk                             /*!<Capture/Compare 2 interrupt Flag */
9899 #define TIM_SR_CC3IF_Pos          (3U)
9900 #define TIM_SR_CC3IF_Msk          (0x1UL << TIM_SR_CC3IF_Pos)                   /*!< 0x00000008 */
9901 #define TIM_SR_CC3IF              TIM_SR_CC3IF_Msk                             /*!<Capture/Compare 3 interrupt Flag */
9902 #define TIM_SR_CC4IF_Pos          (4U)
9903 #define TIM_SR_CC4IF_Msk          (0x1UL << TIM_SR_CC4IF_Pos)                   /*!< 0x00000010 */
9904 #define TIM_SR_CC4IF              TIM_SR_CC4IF_Msk                             /*!<Capture/Compare 4 interrupt Flag */
9905 #define TIM_SR_COMIF_Pos          (5U)
9906 #define TIM_SR_COMIF_Msk          (0x1UL << TIM_SR_COMIF_Pos)                   /*!< 0x00000020 */
9907 #define TIM_SR_COMIF              TIM_SR_COMIF_Msk                             /*!<COM interrupt Flag */
9908 #define TIM_SR_TIF_Pos            (6U)
9909 #define TIM_SR_TIF_Msk            (0x1UL << TIM_SR_TIF_Pos)                     /*!< 0x00000040 */
9910 #define TIM_SR_TIF                TIM_SR_TIF_Msk                               /*!<Trigger interrupt Flag */
9911 #define TIM_SR_BIF_Pos            (7U)
9912 #define TIM_SR_BIF_Msk            (0x1UL << TIM_SR_BIF_Pos)                     /*!< 0x00000080 */
9913 #define TIM_SR_BIF                TIM_SR_BIF_Msk                               /*!<Break interrupt Flag */
9914 #define TIM_SR_CC1OF_Pos          (9U)
9915 #define TIM_SR_CC1OF_Msk          (0x1UL << TIM_SR_CC1OF_Pos)                   /*!< 0x00000200 */
9916 #define TIM_SR_CC1OF              TIM_SR_CC1OF_Msk                             /*!<Capture/Compare 1 Overcapture Flag */
9917 #define TIM_SR_CC2OF_Pos          (10U)
9918 #define TIM_SR_CC2OF_Msk          (0x1UL << TIM_SR_CC2OF_Pos)                   /*!< 0x00000400 */
9919 #define TIM_SR_CC2OF              TIM_SR_CC2OF_Msk                             /*!<Capture/Compare 2 Overcapture Flag */
9920 #define TIM_SR_CC3OF_Pos          (11U)
9921 #define TIM_SR_CC3OF_Msk          (0x1UL << TIM_SR_CC3OF_Pos)                   /*!< 0x00000800 */
9922 #define TIM_SR_CC3OF              TIM_SR_CC3OF_Msk                             /*!<Capture/Compare 3 Overcapture Flag */
9923 #define TIM_SR_CC4OF_Pos          (12U)
9924 #define TIM_SR_CC4OF_Msk          (0x1UL << TIM_SR_CC4OF_Pos)                   /*!< 0x00001000 */
9925 #define TIM_SR_CC4OF              TIM_SR_CC4OF_Msk                             /*!<Capture/Compare 4 Overcapture Flag */
9926 
9927 /*******************  Bit definition for TIM_EGR register  ********************/
9928 #define TIM_EGR_UG_Pos            (0U)
9929 #define TIM_EGR_UG_Msk            (0x1UL << TIM_EGR_UG_Pos)                     /*!< 0x00000001 */
9930 #define TIM_EGR_UG                TIM_EGR_UG_Msk                               /*!<Update Generation */
9931 #define TIM_EGR_CC1G_Pos          (1U)
9932 #define TIM_EGR_CC1G_Msk          (0x1UL << TIM_EGR_CC1G_Pos)                   /*!< 0x00000002 */
9933 #define TIM_EGR_CC1G              TIM_EGR_CC1G_Msk                             /*!<Capture/Compare 1 Generation */
9934 #define TIM_EGR_CC2G_Pos          (2U)
9935 #define TIM_EGR_CC2G_Msk          (0x1UL << TIM_EGR_CC2G_Pos)                   /*!< 0x00000004 */
9936 #define TIM_EGR_CC2G              TIM_EGR_CC2G_Msk                             /*!<Capture/Compare 2 Generation */
9937 #define TIM_EGR_CC3G_Pos          (3U)
9938 #define TIM_EGR_CC3G_Msk          (0x1UL << TIM_EGR_CC3G_Pos)                   /*!< 0x00000008 */
9939 #define TIM_EGR_CC3G              TIM_EGR_CC3G_Msk                             /*!<Capture/Compare 3 Generation */
9940 #define TIM_EGR_CC4G_Pos          (4U)
9941 #define TIM_EGR_CC4G_Msk          (0x1UL << TIM_EGR_CC4G_Pos)                   /*!< 0x00000010 */
9942 #define TIM_EGR_CC4G              TIM_EGR_CC4G_Msk                             /*!<Capture/Compare 4 Generation */
9943 #define TIM_EGR_COMG_Pos          (5U)
9944 #define TIM_EGR_COMG_Msk          (0x1UL << TIM_EGR_COMG_Pos)                   /*!< 0x00000020 */
9945 #define TIM_EGR_COMG              TIM_EGR_COMG_Msk                             /*!<Capture/Compare Control Update Generation */
9946 #define TIM_EGR_TG_Pos            (6U)
9947 #define TIM_EGR_TG_Msk            (0x1UL << TIM_EGR_TG_Pos)                     /*!< 0x00000040 */
9948 #define TIM_EGR_TG                TIM_EGR_TG_Msk                               /*!<Trigger Generation */
9949 #define TIM_EGR_BG_Pos            (7U)
9950 #define TIM_EGR_BG_Msk            (0x1UL << TIM_EGR_BG_Pos)                     /*!< 0x00000080 */
9951 #define TIM_EGR_BG                TIM_EGR_BG_Msk                               /*!<Break Generation */
9952 
9953 /******************  Bit definition for TIM_CCMR1 register  *******************/
9954 #define TIM_CCMR1_CC1S_Pos        (0U)
9955 #define TIM_CCMR1_CC1S_Msk        (0x3UL << TIM_CCMR1_CC1S_Pos)                 /*!< 0x00000003 */
9956 #define TIM_CCMR1_CC1S            TIM_CCMR1_CC1S_Msk                           /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
9957 #define TIM_CCMR1_CC1S_0          (0x1UL << TIM_CCMR1_CC1S_Pos)                 /*!< 0x00000001 */
9958 #define TIM_CCMR1_CC1S_1          (0x2UL << TIM_CCMR1_CC1S_Pos)                 /*!< 0x00000002 */
9959 
9960 #define TIM_CCMR1_OC1FE_Pos       (2U)
9961 #define TIM_CCMR1_OC1FE_Msk       (0x1UL << TIM_CCMR1_OC1FE_Pos)                /*!< 0x00000004 */
9962 #define TIM_CCMR1_OC1FE           TIM_CCMR1_OC1FE_Msk                          /*!<Output Compare 1 Fast enable */
9963 #define TIM_CCMR1_OC1PE_Pos       (3U)
9964 #define TIM_CCMR1_OC1PE_Msk       (0x1UL << TIM_CCMR1_OC1PE_Pos)                /*!< 0x00000008 */
9965 #define TIM_CCMR1_OC1PE           TIM_CCMR1_OC1PE_Msk                          /*!<Output Compare 1 Preload enable */
9966 
9967 #define TIM_CCMR1_OC1M_Pos        (4U)
9968 #define TIM_CCMR1_OC1M_Msk        (0x7UL << TIM_CCMR1_OC1M_Pos)                 /*!< 0x00000070 */
9969 #define TIM_CCMR1_OC1M            TIM_CCMR1_OC1M_Msk                           /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
9970 #define TIM_CCMR1_OC1M_0          (0x00000010U)                                /*!<Bit 0 */
9971 #define TIM_CCMR1_OC1M_1          (0x00000020U)                                /*!<Bit 1 */
9972 #define TIM_CCMR1_OC1M_2          (0x00000040U)                                /*!<Bit 2 */
9973 
9974 #define TIM_CCMR1_OC1CE_Pos       (7U)
9975 #define TIM_CCMR1_OC1CE_Msk       (0x1UL << TIM_CCMR1_OC1CE_Pos)                /*!< 0x00000080 */
9976 #define TIM_CCMR1_OC1CE           TIM_CCMR1_OC1CE_Msk                          /*!<Output Compare 1Clear Enable */
9977 
9978 #define TIM_CCMR1_CC2S_Pos        (8U)
9979 #define TIM_CCMR1_CC2S_Msk        (0x3UL << TIM_CCMR1_CC2S_Pos)                 /*!< 0x00000300 */
9980 #define TIM_CCMR1_CC2S            TIM_CCMR1_CC2S_Msk                           /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
9981 #define TIM_CCMR1_CC2S_0          (0x1UL << TIM_CCMR1_CC2S_Pos)                 /*!< 0x00000100 */
9982 #define TIM_CCMR1_CC2S_1          (0x2UL << TIM_CCMR1_CC2S_Pos)                 /*!< 0x00000200 */
9983 
9984 #define TIM_CCMR1_OC2FE_Pos       (10U)
9985 #define TIM_CCMR1_OC2FE_Msk       (0x1UL << TIM_CCMR1_OC2FE_Pos)                /*!< 0x00000400 */
9986 #define TIM_CCMR1_OC2FE           TIM_CCMR1_OC2FE_Msk                          /*!<Output Compare 2 Fast enable */
9987 #define TIM_CCMR1_OC2PE_Pos       (11U)
9988 #define TIM_CCMR1_OC2PE_Msk       (0x1UL << TIM_CCMR1_OC2PE_Pos)                /*!< 0x00000800 */
9989 #define TIM_CCMR1_OC2PE           TIM_CCMR1_OC2PE_Msk                          /*!<Output Compare 2 Preload enable */
9990 
9991 #define TIM_CCMR1_OC2M_Pos        (12U)
9992 #define TIM_CCMR1_OC2M_Msk        (0x7UL << TIM_CCMR1_OC2M_Pos)                 /*!< 0x00007000 */
9993 #define TIM_CCMR1_OC2M            TIM_CCMR1_OC2M_Msk                           /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
9994 #define TIM_CCMR1_OC2M_0          (0x00001000U)                                /*!<Bit 0 */
9995 #define TIM_CCMR1_OC2M_1          (0x00002000U)                                /*!<Bit 1 */
9996 #define TIM_CCMR1_OC2M_2          (0x00004000U)                                /*!<Bit 2 */
9997 
9998 #define TIM_CCMR1_OC2CE_Pos       (15U)
9999 #define TIM_CCMR1_OC2CE_Msk       (0x1UL << TIM_CCMR1_OC2CE_Pos)                /*!< 0x00008000 */
10000 #define TIM_CCMR1_OC2CE           TIM_CCMR1_OC2CE_Msk                          /*!<Output Compare 2 Clear Enable */
10001 
10002 /*----------------------------------------------------------------------------*/
10003 
10004 #define TIM_CCMR1_IC1PSC_Pos      (2U)
10005 #define TIM_CCMR1_IC1PSC_Msk      (0x3UL << TIM_CCMR1_IC1PSC_Pos)               /*!< 0x0000000C */
10006 #define TIM_CCMR1_IC1PSC          TIM_CCMR1_IC1PSC_Msk                         /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
10007 #define TIM_CCMR1_IC1PSC_0        (0x1UL << TIM_CCMR1_IC1PSC_Pos)               /*!< 0x00000004 */
10008 #define TIM_CCMR1_IC1PSC_1        (0x2UL << TIM_CCMR1_IC1PSC_Pos)               /*!< 0x00000008 */
10009 
10010 #define TIM_CCMR1_IC1F_Pos        (4U)
10011 #define TIM_CCMR1_IC1F_Msk        (0xFUL << TIM_CCMR1_IC1F_Pos)                 /*!< 0x000000F0 */
10012 #define TIM_CCMR1_IC1F            TIM_CCMR1_IC1F_Msk                           /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
10013 #define TIM_CCMR1_IC1F_0          (0x1UL << TIM_CCMR1_IC1F_Pos)                 /*!< 0x00000010 */
10014 #define TIM_CCMR1_IC1F_1          (0x2UL << TIM_CCMR1_IC1F_Pos)                 /*!< 0x00000020 */
10015 #define TIM_CCMR1_IC1F_2          (0x4UL << TIM_CCMR1_IC1F_Pos)                 /*!< 0x00000040 */
10016 #define TIM_CCMR1_IC1F_3          (0x8UL << TIM_CCMR1_IC1F_Pos)                 /*!< 0x00000080 */
10017 
10018 #define TIM_CCMR1_IC2PSC_Pos      (10U)
10019 #define TIM_CCMR1_IC2PSC_Msk      (0x3UL << TIM_CCMR1_IC2PSC_Pos)               /*!< 0x00000C00 */
10020 #define TIM_CCMR1_IC2PSC          TIM_CCMR1_IC2PSC_Msk                         /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
10021 #define TIM_CCMR1_IC2PSC_0        (0x1UL << TIM_CCMR1_IC2PSC_Pos)               /*!< 0x00000400 */
10022 #define TIM_CCMR1_IC2PSC_1        (0x2UL << TIM_CCMR1_IC2PSC_Pos)               /*!< 0x00000800 */
10023 
10024 #define TIM_CCMR1_IC2F_Pos        (12U)
10025 #define TIM_CCMR1_IC2F_Msk        (0xFUL << TIM_CCMR1_IC2F_Pos)                 /*!< 0x0000F000 */
10026 #define TIM_CCMR1_IC2F            TIM_CCMR1_IC2F_Msk                           /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
10027 #define TIM_CCMR1_IC2F_0          (0x1UL << TIM_CCMR1_IC2F_Pos)                 /*!< 0x00001000 */
10028 #define TIM_CCMR1_IC2F_1          (0x2UL << TIM_CCMR1_IC2F_Pos)                 /*!< 0x00002000 */
10029 #define TIM_CCMR1_IC2F_2          (0x4UL << TIM_CCMR1_IC2F_Pos)                 /*!< 0x00004000 */
10030 #define TIM_CCMR1_IC2F_3          (0x8UL << TIM_CCMR1_IC2F_Pos)                 /*!< 0x00008000 */
10031 
10032 /******************  Bit definition for TIM_CCMR2 register  *******************/
10033 #define TIM_CCMR2_CC3S_Pos        (0U)
10034 #define TIM_CCMR2_CC3S_Msk        (0x3UL << TIM_CCMR2_CC3S_Pos)                 /*!< 0x00000003 */
10035 #define TIM_CCMR2_CC3S            TIM_CCMR2_CC3S_Msk                           /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
10036 #define TIM_CCMR2_CC3S_0          (0x1UL << TIM_CCMR2_CC3S_Pos)                 /*!< 0x00000001 */
10037 #define TIM_CCMR2_CC3S_1          (0x2UL << TIM_CCMR2_CC3S_Pos)                 /*!< 0x00000002 */
10038 
10039 #define TIM_CCMR2_OC3FE_Pos       (2U)
10040 #define TIM_CCMR2_OC3FE_Msk       (0x1UL << TIM_CCMR2_OC3FE_Pos)                /*!< 0x00000004 */
10041 #define TIM_CCMR2_OC3FE           TIM_CCMR2_OC3FE_Msk                          /*!<Output Compare 3 Fast enable */
10042 #define TIM_CCMR2_OC3PE_Pos       (3U)
10043 #define TIM_CCMR2_OC3PE_Msk       (0x1UL << TIM_CCMR2_OC3PE_Pos)                /*!< 0x00000008 */
10044 #define TIM_CCMR2_OC3PE           TIM_CCMR2_OC3PE_Msk                          /*!<Output Compare 3 Preload enable */
10045 
10046 #define TIM_CCMR2_OC3M_Pos        (4U)
10047 #define TIM_CCMR2_OC3M_Msk        (0x7UL << TIM_CCMR2_OC3M_Pos)                 /*!< 0x00000070 */
10048 #define TIM_CCMR2_OC3M            TIM_CCMR2_OC3M_Msk                           /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
10049 #define TIM_CCMR2_OC3M_0          (0x00000010U)                                /*!<Bit 0 */
10050 #define TIM_CCMR2_OC3M_1          (0x00000020U)                                /*!<Bit 1 */
10051 #define TIM_CCMR2_OC3M_2          (0x00000040U)                                /*!<Bit 2 */
10052 
10053 #define TIM_CCMR2_OC3CE_Pos       (7U)
10054 #define TIM_CCMR2_OC3CE_Msk       (0x1UL << TIM_CCMR2_OC3CE_Pos)                /*!< 0x00000080 */
10055 #define TIM_CCMR2_OC3CE           TIM_CCMR2_OC3CE_Msk                          /*!<Output Compare 3 Clear Enable */
10056 
10057 #define TIM_CCMR2_CC4S_Pos        (8U)
10058 #define TIM_CCMR2_CC4S_Msk        (0x3UL << TIM_CCMR2_CC4S_Pos)                 /*!< 0x00000300 */
10059 #define TIM_CCMR2_CC4S            TIM_CCMR2_CC4S_Msk                           /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
10060 #define TIM_CCMR2_CC4S_0          (0x1UL << TIM_CCMR2_CC4S_Pos)                 /*!< 0x00000100 */
10061 #define TIM_CCMR2_CC4S_1          (0x2UL << TIM_CCMR2_CC4S_Pos)                 /*!< 0x00000200 */
10062 
10063 #define TIM_CCMR2_OC4FE_Pos       (10U)
10064 #define TIM_CCMR2_OC4FE_Msk       (0x1UL << TIM_CCMR2_OC4FE_Pos)                /*!< 0x00000400 */
10065 #define TIM_CCMR2_OC4FE           TIM_CCMR2_OC4FE_Msk                          /*!<Output Compare 4 Fast enable */
10066 #define TIM_CCMR2_OC4PE_Pos       (11U)
10067 #define TIM_CCMR2_OC4PE_Msk       (0x1UL << TIM_CCMR2_OC4PE_Pos)                /*!< 0x00000800 */
10068 #define TIM_CCMR2_OC4PE           TIM_CCMR2_OC4PE_Msk                          /*!<Output Compare 4 Preload enable */
10069 
10070 #define TIM_CCMR2_OC4M_Pos        (12U)
10071 #define TIM_CCMR2_OC4M_Msk        (0x7UL << TIM_CCMR2_OC4M_Pos)                 /*!< 0x00007000 */
10072 #define TIM_CCMR2_OC4M            TIM_CCMR2_OC4M_Msk                           /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
10073 #define TIM_CCMR2_OC4M_0          (0x00001000U)                                /*!<Bit 0 */
10074 #define TIM_CCMR2_OC4M_1          (0x00002000U)                                /*!<Bit 1 */
10075 #define TIM_CCMR2_OC4M_2          (0x00004000U)                                /*!<Bit 2 */
10076 
10077 #define TIM_CCMR2_OC4CE_Pos       (15U)
10078 #define TIM_CCMR2_OC4CE_Msk       (0x1UL << TIM_CCMR2_OC4CE_Pos)                /*!< 0x00008000 */
10079 #define TIM_CCMR2_OC4CE           TIM_CCMR2_OC4CE_Msk                          /*!<Output Compare 4 Clear Enable */
10080 
10081 /*----------------------------------------------------------------------------*/
10082 
10083 #define TIM_CCMR2_IC3PSC_Pos      (2U)
10084 #define TIM_CCMR2_IC3PSC_Msk      (0x3UL << TIM_CCMR2_IC3PSC_Pos)               /*!< 0x0000000C */
10085 #define TIM_CCMR2_IC3PSC          TIM_CCMR2_IC3PSC_Msk                         /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
10086 #define TIM_CCMR2_IC3PSC_0        (0x1UL << TIM_CCMR2_IC3PSC_Pos)               /*!< 0x00000004 */
10087 #define TIM_CCMR2_IC3PSC_1        (0x2UL << TIM_CCMR2_IC3PSC_Pos)               /*!< 0x00000008 */
10088 
10089 #define TIM_CCMR2_IC3F_Pos        (4U)
10090 #define TIM_CCMR2_IC3F_Msk        (0xFUL << TIM_CCMR2_IC3F_Pos)                 /*!< 0x000000F0 */
10091 #define TIM_CCMR2_IC3F            TIM_CCMR2_IC3F_Msk                           /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
10092 #define TIM_CCMR2_IC3F_0          (0x1UL << TIM_CCMR2_IC3F_Pos)                 /*!< 0x00000010 */
10093 #define TIM_CCMR2_IC3F_1          (0x2UL << TIM_CCMR2_IC3F_Pos)                 /*!< 0x00000020 */
10094 #define TIM_CCMR2_IC3F_2          (0x4UL << TIM_CCMR2_IC3F_Pos)                 /*!< 0x00000040 */
10095 #define TIM_CCMR2_IC3F_3          (0x8UL << TIM_CCMR2_IC3F_Pos)                 /*!< 0x00000080 */
10096 
10097 #define TIM_CCMR2_IC4PSC_Pos      (10U)
10098 #define TIM_CCMR2_IC4PSC_Msk      (0x3UL << TIM_CCMR2_IC4PSC_Pos)               /*!< 0x00000C00 */
10099 #define TIM_CCMR2_IC4PSC          TIM_CCMR2_IC4PSC_Msk                         /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
10100 #define TIM_CCMR2_IC4PSC_0        (0x1UL << TIM_CCMR2_IC4PSC_Pos)               /*!< 0x00000400 */
10101 #define TIM_CCMR2_IC4PSC_1        (0x2UL << TIM_CCMR2_IC4PSC_Pos)               /*!< 0x00000800 */
10102 
10103 #define TIM_CCMR2_IC4F_Pos        (12U)
10104 #define TIM_CCMR2_IC4F_Msk        (0xFUL << TIM_CCMR2_IC4F_Pos)                 /*!< 0x0000F000 */
10105 #define TIM_CCMR2_IC4F            TIM_CCMR2_IC4F_Msk                           /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
10106 #define TIM_CCMR2_IC4F_0          (0x1UL << TIM_CCMR2_IC4F_Pos)                 /*!< 0x00001000 */
10107 #define TIM_CCMR2_IC4F_1          (0x2UL << TIM_CCMR2_IC4F_Pos)                 /*!< 0x00002000 */
10108 #define TIM_CCMR2_IC4F_2          (0x4UL << TIM_CCMR2_IC4F_Pos)                 /*!< 0x00004000 */
10109 #define TIM_CCMR2_IC4F_3          (0x8UL << TIM_CCMR2_IC4F_Pos)                 /*!< 0x00008000 */
10110 
10111 /*******************  Bit definition for TIM_CCER register  *******************/
10112 #define TIM_CCER_CC1E_Pos         (0U)
10113 #define TIM_CCER_CC1E_Msk         (0x1UL << TIM_CCER_CC1E_Pos)                  /*!< 0x00000001 */
10114 #define TIM_CCER_CC1E             TIM_CCER_CC1E_Msk                            /*!<Capture/Compare 1 output enable */
10115 #define TIM_CCER_CC1P_Pos         (1U)
10116 #define TIM_CCER_CC1P_Msk         (0x1UL << TIM_CCER_CC1P_Pos)                  /*!< 0x00000002 */
10117 #define TIM_CCER_CC1P             TIM_CCER_CC1P_Msk                            /*!<Capture/Compare 1 output Polarity */
10118 #define TIM_CCER_CC1NE_Pos        (2U)
10119 #define TIM_CCER_CC1NE_Msk        (0x1UL << TIM_CCER_CC1NE_Pos)                 /*!< 0x00000004 */
10120 #define TIM_CCER_CC1NE            TIM_CCER_CC1NE_Msk                           /*!<Capture/Compare 1 Complementary output enable */
10121 #define TIM_CCER_CC1NP_Pos        (3U)
10122 #define TIM_CCER_CC1NP_Msk        (0x1UL << TIM_CCER_CC1NP_Pos)                 /*!< 0x00000008 */
10123 #define TIM_CCER_CC1NP            TIM_CCER_CC1NP_Msk                           /*!<Capture/Compare 1 Complementary output Polarity */
10124 #define TIM_CCER_CC2E_Pos         (4U)
10125 #define TIM_CCER_CC2E_Msk         (0x1UL << TIM_CCER_CC2E_Pos)                  /*!< 0x00000010 */
10126 #define TIM_CCER_CC2E             TIM_CCER_CC2E_Msk                            /*!<Capture/Compare 2 output enable */
10127 #define TIM_CCER_CC2P_Pos         (5U)
10128 #define TIM_CCER_CC2P_Msk         (0x1UL << TIM_CCER_CC2P_Pos)                  /*!< 0x00000020 */
10129 #define TIM_CCER_CC2P             TIM_CCER_CC2P_Msk                            /*!<Capture/Compare 2 output Polarity */
10130 #define TIM_CCER_CC2NE_Pos        (6U)
10131 #define TIM_CCER_CC2NE_Msk        (0x1UL << TIM_CCER_CC2NE_Pos)                 /*!< 0x00000040 */
10132 #define TIM_CCER_CC2NE            TIM_CCER_CC2NE_Msk                           /*!<Capture/Compare 2 Complementary output enable */
10133 #define TIM_CCER_CC2NP_Pos        (7U)
10134 #define TIM_CCER_CC2NP_Msk        (0x1UL << TIM_CCER_CC2NP_Pos)                 /*!< 0x00000080 */
10135 #define TIM_CCER_CC2NP            TIM_CCER_CC2NP_Msk                           /*!<Capture/Compare 2 Complementary output Polarity */
10136 #define TIM_CCER_CC3E_Pos         (8U)
10137 #define TIM_CCER_CC3E_Msk         (0x1UL << TIM_CCER_CC3E_Pos)                  /*!< 0x00000100 */
10138 #define TIM_CCER_CC3E             TIM_CCER_CC3E_Msk                            /*!<Capture/Compare 3 output enable */
10139 #define TIM_CCER_CC3P_Pos         (9U)
10140 #define TIM_CCER_CC3P_Msk         (0x1UL << TIM_CCER_CC3P_Pos)                  /*!< 0x00000200 */
10141 #define TIM_CCER_CC3P             TIM_CCER_CC3P_Msk                            /*!<Capture/Compare 3 output Polarity */
10142 #define TIM_CCER_CC3NE_Pos        (10U)
10143 #define TIM_CCER_CC3NE_Msk        (0x1UL << TIM_CCER_CC3NE_Pos)                 /*!< 0x00000400 */
10144 #define TIM_CCER_CC3NE            TIM_CCER_CC3NE_Msk                           /*!<Capture/Compare 3 Complementary output enable */
10145 #define TIM_CCER_CC3NP_Pos        (11U)
10146 #define TIM_CCER_CC3NP_Msk        (0x1UL << TIM_CCER_CC3NP_Pos)                 /*!< 0x00000800 */
10147 #define TIM_CCER_CC3NP            TIM_CCER_CC3NP_Msk                           /*!<Capture/Compare 3 Complementary output Polarity */
10148 #define TIM_CCER_CC4E_Pos         (12U)
10149 #define TIM_CCER_CC4E_Msk         (0x1UL << TIM_CCER_CC4E_Pos)                  /*!< 0x00001000 */
10150 #define TIM_CCER_CC4E             TIM_CCER_CC4E_Msk                            /*!<Capture/Compare 4 output enable */
10151 #define TIM_CCER_CC4P_Pos         (13U)
10152 #define TIM_CCER_CC4P_Msk         (0x1UL << TIM_CCER_CC4P_Pos)                  /*!< 0x00002000 */
10153 #define TIM_CCER_CC4P             TIM_CCER_CC4P_Msk                            /*!<Capture/Compare 4 output Polarity */
10154 #define TIM_CCER_CC4NP_Pos        (15U)
10155 #define TIM_CCER_CC4NP_Msk        (0x1UL << TIM_CCER_CC4NP_Pos)                 /*!< 0x00008000 */
10156 #define TIM_CCER_CC4NP            TIM_CCER_CC4NP_Msk                           /*!<Capture/Compare 4 Complementary output Polarity */
10157 
10158 /*******************  Bit definition for TIM_CNT register  ********************/
10159 #define TIM_CNT_CNT_Pos           (0U)
10160 #define TIM_CNT_CNT_Msk           (0xFFFFFFFFUL << TIM_CNT_CNT_Pos)             /*!< 0xFFFFFFFF */
10161 #define TIM_CNT_CNT               TIM_CNT_CNT_Msk                              /*!<Counter Value */
10162 
10163 /*******************  Bit definition for TIM_PSC register  ********************/
10164 #define TIM_PSC_PSC_Pos           (0U)
10165 #define TIM_PSC_PSC_Msk           (0xFFFFUL << TIM_PSC_PSC_Pos)                 /*!< 0x0000FFFF */
10166 #define TIM_PSC_PSC               TIM_PSC_PSC_Msk                              /*!<Prescaler Value */
10167 
10168 /*******************  Bit definition for TIM_ARR register  ********************/
10169 #define TIM_ARR_ARR_Pos           (0U)
10170 #define TIM_ARR_ARR_Msk           (0xFFFFFFFFUL << TIM_ARR_ARR_Pos)             /*!< 0xFFFFFFFF */
10171 #define TIM_ARR_ARR               TIM_ARR_ARR_Msk                              /*!<actual auto-reload Value */
10172 
10173 /*******************  Bit definition for TIM_RCR register  ********************/
10174 #define TIM_RCR_REP_Pos           (0U)
10175 #define TIM_RCR_REP_Msk           (0xFFUL << TIM_RCR_REP_Pos)                   /*!< 0x000000FF */
10176 #define TIM_RCR_REP               TIM_RCR_REP_Msk                              /*!<Repetition Counter Value */
10177 
10178 /*******************  Bit definition for TIM_CCR1 register  *******************/
10179 #define TIM_CCR1_CCR1_Pos         (0U)
10180 #define TIM_CCR1_CCR1_Msk         (0xFFFFUL << TIM_CCR1_CCR1_Pos)               /*!< 0x0000FFFF */
10181 #define TIM_CCR1_CCR1             TIM_CCR1_CCR1_Msk                            /*!<Capture/Compare 1 Value */
10182 
10183 /*******************  Bit definition for TIM_CCR2 register  *******************/
10184 #define TIM_CCR2_CCR2_Pos         (0U)
10185 #define TIM_CCR2_CCR2_Msk         (0xFFFFUL << TIM_CCR2_CCR2_Pos)               /*!< 0x0000FFFF */
10186 #define TIM_CCR2_CCR2             TIM_CCR2_CCR2_Msk                            /*!<Capture/Compare 2 Value */
10187 
10188 /*******************  Bit definition for TIM_CCR3 register  *******************/
10189 #define TIM_CCR3_CCR3_Pos         (0U)
10190 #define TIM_CCR3_CCR3_Msk         (0xFFFFUL << TIM_CCR3_CCR3_Pos)               /*!< 0x0000FFFF */
10191 #define TIM_CCR3_CCR3             TIM_CCR3_CCR3_Msk                            /*!<Capture/Compare 3 Value */
10192 
10193 /*******************  Bit definition for TIM_CCR4 register  *******************/
10194 #define TIM_CCR4_CCR4_Pos         (0U)
10195 #define TIM_CCR4_CCR4_Msk         (0xFFFFUL << TIM_CCR4_CCR4_Pos)               /*!< 0x0000FFFF */
10196 #define TIM_CCR4_CCR4             TIM_CCR4_CCR4_Msk                            /*!<Capture/Compare 4 Value */
10197 
10198 /*******************  Bit definition for TIM_BDTR register  *******************/
10199 #define TIM_BDTR_DTG_Pos          (0U)
10200 #define TIM_BDTR_DTG_Msk          (0xFFUL << TIM_BDTR_DTG_Pos)                  /*!< 0x000000FF */
10201 #define TIM_BDTR_DTG              TIM_BDTR_DTG_Msk                             /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
10202 #define TIM_BDTR_DTG_0            (0x01UL << TIM_BDTR_DTG_Pos)                  /*!< 0x00000001 */
10203 #define TIM_BDTR_DTG_1            (0x02UL << TIM_BDTR_DTG_Pos)                  /*!< 0x00000002 */
10204 #define TIM_BDTR_DTG_2            (0x04UL << TIM_BDTR_DTG_Pos)                  /*!< 0x00000004 */
10205 #define TIM_BDTR_DTG_3            (0x08UL << TIM_BDTR_DTG_Pos)                  /*!< 0x00000008 */
10206 #define TIM_BDTR_DTG_4            (0x10UL << TIM_BDTR_DTG_Pos)                  /*!< 0x00000010 */
10207 #define TIM_BDTR_DTG_5            (0x20UL << TIM_BDTR_DTG_Pos)                  /*!< 0x00000020 */
10208 #define TIM_BDTR_DTG_6            (0x40UL << TIM_BDTR_DTG_Pos)                  /*!< 0x00000040 */
10209 #define TIM_BDTR_DTG_7            (0x80UL << TIM_BDTR_DTG_Pos)                  /*!< 0x00000080 */
10210 
10211 #define TIM_BDTR_LOCK_Pos         (8U)
10212 #define TIM_BDTR_LOCK_Msk         (0x3UL << TIM_BDTR_LOCK_Pos)                  /*!< 0x00000300 */
10213 #define TIM_BDTR_LOCK             TIM_BDTR_LOCK_Msk                            /*!<LOCK[1:0] bits (Lock Configuration) */
10214 #define TIM_BDTR_LOCK_0           (0x1UL << TIM_BDTR_LOCK_Pos)                  /*!< 0x00000100 */
10215 #define TIM_BDTR_LOCK_1           (0x2UL << TIM_BDTR_LOCK_Pos)                  /*!< 0x00000200 */
10216 
10217 #define TIM_BDTR_OSSI_Pos         (10U)
10218 #define TIM_BDTR_OSSI_Msk         (0x1UL << TIM_BDTR_OSSI_Pos)                  /*!< 0x00000400 */
10219 #define TIM_BDTR_OSSI             TIM_BDTR_OSSI_Msk                            /*!<Off-State Selection for Idle mode */
10220 #define TIM_BDTR_OSSR_Pos         (11U)
10221 #define TIM_BDTR_OSSR_Msk         (0x1UL << TIM_BDTR_OSSR_Pos)                  /*!< 0x00000800 */
10222 #define TIM_BDTR_OSSR             TIM_BDTR_OSSR_Msk                            /*!<Off-State Selection for Run mode */
10223 #define TIM_BDTR_BKE_Pos          (12U)
10224 #define TIM_BDTR_BKE_Msk          (0x1UL << TIM_BDTR_BKE_Pos)                   /*!< 0x00001000 */
10225 #define TIM_BDTR_BKE              TIM_BDTR_BKE_Msk                             /*!<Break enable for Break1 */
10226 #define TIM_BDTR_BKP_Pos          (13U)
10227 #define TIM_BDTR_BKP_Msk          (0x1UL << TIM_BDTR_BKP_Pos)                   /*!< 0x00002000 */
10228 #define TIM_BDTR_BKP              TIM_BDTR_BKP_Msk                             /*!<Break Polarity for Break1 */
10229 #define TIM_BDTR_AOE_Pos          (14U)
10230 #define TIM_BDTR_AOE_Msk          (0x1UL << TIM_BDTR_AOE_Pos)                   /*!< 0x00004000 */
10231 #define TIM_BDTR_AOE              TIM_BDTR_AOE_Msk                             /*!<Automatic Output enable */
10232 #define TIM_BDTR_MOE_Pos          (15U)
10233 #define TIM_BDTR_MOE_Msk          (0x1UL << TIM_BDTR_MOE_Pos)                   /*!< 0x00008000 */
10234 #define TIM_BDTR_MOE              TIM_BDTR_MOE_Msk                             /*!<Main Output enable */
10235 
10236 /*******************  Bit definition for TIM_DCR register  ********************/
10237 #define TIM_DCR_DBA_Pos           (0U)
10238 #define TIM_DCR_DBA_Msk           (0x1FUL << TIM_DCR_DBA_Pos)                   /*!< 0x0000001F */
10239 #define TIM_DCR_DBA               TIM_DCR_DBA_Msk                              /*!<DBA[4:0] bits (DMA Base Address) */
10240 #define TIM_DCR_DBA_0             (0x01UL << TIM_DCR_DBA_Pos)                   /*!< 0x00000001 */
10241 #define TIM_DCR_DBA_1             (0x02UL << TIM_DCR_DBA_Pos)                   /*!< 0x00000002 */
10242 #define TIM_DCR_DBA_2             (0x04UL << TIM_DCR_DBA_Pos)                   /*!< 0x00000004 */
10243 #define TIM_DCR_DBA_3             (0x08UL << TIM_DCR_DBA_Pos)                   /*!< 0x00000008 */
10244 #define TIM_DCR_DBA_4             (0x10UL << TIM_DCR_DBA_Pos)                   /*!< 0x00000010 */
10245 
10246 #define TIM_DCR_DBL_Pos           (8U)
10247 #define TIM_DCR_DBL_Msk           (0x1FUL << TIM_DCR_DBL_Pos)                   /*!< 0x00001F00 */
10248 #define TIM_DCR_DBL               TIM_DCR_DBL_Msk                              /*!<DBL[4:0] bits (DMA Burst Length) */
10249 #define TIM_DCR_DBL_0             (0x01UL << TIM_DCR_DBL_Pos)                   /*!< 0x00000100 */
10250 #define TIM_DCR_DBL_1             (0x02UL << TIM_DCR_DBL_Pos)                   /*!< 0x00000200 */
10251 #define TIM_DCR_DBL_2             (0x04UL << TIM_DCR_DBL_Pos)                   /*!< 0x00000400 */
10252 #define TIM_DCR_DBL_3             (0x08UL << TIM_DCR_DBL_Pos)                   /*!< 0x00000800 */
10253 #define TIM_DCR_DBL_4             (0x10UL << TIM_DCR_DBL_Pos)                   /*!< 0x00001000 */
10254 
10255 /*******************  Bit definition for TIM_DMAR register  *******************/
10256 #define TIM_DMAR_DMAB_Pos         (0U)
10257 #define TIM_DMAR_DMAB_Msk         (0xFFFFUL << TIM_DMAR_DMAB_Pos)               /*!< 0x0000FFFF */
10258 #define TIM_DMAR_DMAB             TIM_DMAR_DMAB_Msk                            /*!<DMA register for burst accesses */
10259 
10260 /*******************  Bit definition for TIM14_OR register  *********************/
10261 #define TIM14_OR_TI1_RMP_Pos      (0U)
10262 #define TIM14_OR_TI1_RMP_Msk      (0x3UL << TIM14_OR_TI1_RMP_Pos)               /*!< 0x00000003 */
10263 #define TIM14_OR_TI1_RMP          TIM14_OR_TI1_RMP_Msk                         /*!<TI1_RMP[1:0] bits (TIM14 Input 4 remap) */
10264 #define TIM14_OR_TI1_RMP_0        (0x1UL << TIM14_OR_TI1_RMP_Pos)               /*!< 0x00000001 */
10265 #define TIM14_OR_TI1_RMP_1        (0x2UL << TIM14_OR_TI1_RMP_Pos)               /*!< 0x00000002 */
10266 
10267 /*******************  Bit definition for TIM2_OR register  *********************/
10268 #define TIM2_OR_ITR1_RMP_Pos      (10U)
10269 #define TIM2_OR_ITR1_RMP_Msk      (0x3UL << TIM2_OR_ITR1_RMP_Pos)               /*!< 0x00000C00 */
10270 #define TIM2_OR_ITR1_RMP          TIM2_OR_ITR1_RMP_Msk                         /*!<TI1_RMP[1:0] bits (TIM14 Input 4 remap) */
10271 #define TIM2_OR_ITR1_RMP_0        (0x1UL << TIM2_OR_ITR1_RMP_Pos)               /*!< 0x00000400 */
10272 #define TIM2_OR_ITR1_RMP_1        (0x2UL << TIM2_OR_ITR1_RMP_Pos)               /*!< 0x00000800 */
10273 
10274 /******************************************************************************/
10275 /*                                                                            */
10276 /*                          Touch Sensing Controller (TSC)                    */
10277 /*                                                                            */
10278 /******************************************************************************/
10279 /*******************  Bit definition for TSC_CR register  *********************/
10280 #define TSC_CR_TSCE_Pos          (0U)
10281 #define TSC_CR_TSCE_Msk          (0x1UL << TSC_CR_TSCE_Pos)                     /*!< 0x00000001 */
10282 #define TSC_CR_TSCE              TSC_CR_TSCE_Msk                               /*!<Touch sensing controller enable */
10283 #define TSC_CR_START_Pos         (1U)
10284 #define TSC_CR_START_Msk         (0x1UL << TSC_CR_START_Pos)                    /*!< 0x00000002 */
10285 #define TSC_CR_START             TSC_CR_START_Msk                              /*!<Start acquisition */
10286 #define TSC_CR_AM_Pos            (2U)
10287 #define TSC_CR_AM_Msk            (0x1UL << TSC_CR_AM_Pos)                       /*!< 0x00000004 */
10288 #define TSC_CR_AM                TSC_CR_AM_Msk                                 /*!<Acquisition mode */
10289 #define TSC_CR_SYNCPOL_Pos       (3U)
10290 #define TSC_CR_SYNCPOL_Msk       (0x1UL << TSC_CR_SYNCPOL_Pos)                  /*!< 0x00000008 */
10291 #define TSC_CR_SYNCPOL           TSC_CR_SYNCPOL_Msk                            /*!<Synchronization pin polarity */
10292 #define TSC_CR_IODEF_Pos         (4U)
10293 #define TSC_CR_IODEF_Msk         (0x1UL << TSC_CR_IODEF_Pos)                    /*!< 0x00000010 */
10294 #define TSC_CR_IODEF             TSC_CR_IODEF_Msk                              /*!<IO default mode */
10295 
10296 #define TSC_CR_MCV_Pos           (5U)
10297 #define TSC_CR_MCV_Msk           (0x7UL << TSC_CR_MCV_Pos)                      /*!< 0x000000E0 */
10298 #define TSC_CR_MCV               TSC_CR_MCV_Msk                                /*!<MCV[2:0] bits (Max Count Value) */
10299 #define TSC_CR_MCV_0             (0x1UL << TSC_CR_MCV_Pos)                      /*!< 0x00000020 */
10300 #define TSC_CR_MCV_1             (0x2UL << TSC_CR_MCV_Pos)                      /*!< 0x00000040 */
10301 #define TSC_CR_MCV_2             (0x4UL << TSC_CR_MCV_Pos)                      /*!< 0x00000080 */
10302 
10303 #define TSC_CR_PGPSC_Pos         (12U)
10304 #define TSC_CR_PGPSC_Msk         (0x7UL << TSC_CR_PGPSC_Pos)                    /*!< 0x00007000 */
10305 #define TSC_CR_PGPSC             TSC_CR_PGPSC_Msk                              /*!<PGPSC[2:0] bits (Pulse Generator Prescaler) */
10306 #define TSC_CR_PGPSC_0           (0x1UL << TSC_CR_PGPSC_Pos)                    /*!< 0x00001000 */
10307 #define TSC_CR_PGPSC_1           (0x2UL << TSC_CR_PGPSC_Pos)                    /*!< 0x00002000 */
10308 #define TSC_CR_PGPSC_2           (0x4UL << TSC_CR_PGPSC_Pos)                    /*!< 0x00004000 */
10309 
10310 #define TSC_CR_SSPSC_Pos         (15U)
10311 #define TSC_CR_SSPSC_Msk         (0x1UL << TSC_CR_SSPSC_Pos)                    /*!< 0x00008000 */
10312 #define TSC_CR_SSPSC             TSC_CR_SSPSC_Msk                              /*!<Spread Spectrum Prescaler */
10313 #define TSC_CR_SSE_Pos           (16U)
10314 #define TSC_CR_SSE_Msk           (0x1UL << TSC_CR_SSE_Pos)                      /*!< 0x00010000 */
10315 #define TSC_CR_SSE               TSC_CR_SSE_Msk                                /*!<Spread Spectrum Enable */
10316 
10317 #define TSC_CR_SSD_Pos           (17U)
10318 #define TSC_CR_SSD_Msk           (0x7FUL << TSC_CR_SSD_Pos)                     /*!< 0x00FE0000 */
10319 #define TSC_CR_SSD               TSC_CR_SSD_Msk                                /*!<SSD[6:0] bits (Spread Spectrum Deviation) */
10320 #define TSC_CR_SSD_0             (0x01UL << TSC_CR_SSD_Pos)                     /*!< 0x00020000 */
10321 #define TSC_CR_SSD_1             (0x02UL << TSC_CR_SSD_Pos)                     /*!< 0x00040000 */
10322 #define TSC_CR_SSD_2             (0x04UL << TSC_CR_SSD_Pos)                     /*!< 0x00080000 */
10323 #define TSC_CR_SSD_3             (0x08UL << TSC_CR_SSD_Pos)                     /*!< 0x00100000 */
10324 #define TSC_CR_SSD_4             (0x10UL << TSC_CR_SSD_Pos)                     /*!< 0x00200000 */
10325 #define TSC_CR_SSD_5             (0x20UL << TSC_CR_SSD_Pos)                     /*!< 0x00400000 */
10326 #define TSC_CR_SSD_6             (0x40UL << TSC_CR_SSD_Pos)                     /*!< 0x00800000 */
10327 
10328 #define TSC_CR_CTPL_Pos          (24U)
10329 #define TSC_CR_CTPL_Msk          (0xFUL << TSC_CR_CTPL_Pos)                     /*!< 0x0F000000 */
10330 #define TSC_CR_CTPL              TSC_CR_CTPL_Msk                               /*!<CTPL[3:0] bits (Charge Transfer pulse low) */
10331 #define TSC_CR_CTPL_0            (0x1UL << TSC_CR_CTPL_Pos)                     /*!< 0x01000000 */
10332 #define TSC_CR_CTPL_1            (0x2UL << TSC_CR_CTPL_Pos)                     /*!< 0x02000000 */
10333 #define TSC_CR_CTPL_2            (0x4UL << TSC_CR_CTPL_Pos)                     /*!< 0x04000000 */
10334 #define TSC_CR_CTPL_3            (0x8UL << TSC_CR_CTPL_Pos)                     /*!< 0x08000000 */
10335 
10336 #define TSC_CR_CTPH_Pos          (28U)
10337 #define TSC_CR_CTPH_Msk          (0xFUL << TSC_CR_CTPH_Pos)                     /*!< 0xF0000000 */
10338 #define TSC_CR_CTPH              TSC_CR_CTPH_Msk                               /*!<CTPH[3:0] bits (Charge Transfer pulse high) */
10339 #define TSC_CR_CTPH_0            (0x1UL << TSC_CR_CTPH_Pos)                     /*!< 0x10000000 */
10340 #define TSC_CR_CTPH_1            (0x2UL << TSC_CR_CTPH_Pos)                     /*!< 0x20000000 */
10341 #define TSC_CR_CTPH_2            (0x4UL << TSC_CR_CTPH_Pos)                     /*!< 0x40000000 */
10342 #define TSC_CR_CTPH_3            (0x8UL << TSC_CR_CTPH_Pos)                     /*!< 0x80000000 */
10343 
10344 /*******************  Bit definition for TSC_IER register  ********************/
10345 #define TSC_IER_EOAIE_Pos        (0U)
10346 #define TSC_IER_EOAIE_Msk        (0x1UL << TSC_IER_EOAIE_Pos)                   /*!< 0x00000001 */
10347 #define TSC_IER_EOAIE            TSC_IER_EOAIE_Msk                             /*!<End of acquisition interrupt enable */
10348 #define TSC_IER_MCEIE_Pos        (1U)
10349 #define TSC_IER_MCEIE_Msk        (0x1UL << TSC_IER_MCEIE_Pos)                   /*!< 0x00000002 */
10350 #define TSC_IER_MCEIE            TSC_IER_MCEIE_Msk                             /*!<Max count error interrupt enable */
10351 
10352 /*******************  Bit definition for TSC_ICR register  ********************/
10353 #define TSC_ICR_EOAIC_Pos        (0U)
10354 #define TSC_ICR_EOAIC_Msk        (0x1UL << TSC_ICR_EOAIC_Pos)                   /*!< 0x00000001 */
10355 #define TSC_ICR_EOAIC            TSC_ICR_EOAIC_Msk                             /*!<End of acquisition interrupt clear */
10356 #define TSC_ICR_MCEIC_Pos        (1U)
10357 #define TSC_ICR_MCEIC_Msk        (0x1UL << TSC_ICR_MCEIC_Pos)                   /*!< 0x00000002 */
10358 #define TSC_ICR_MCEIC            TSC_ICR_MCEIC_Msk                             /*!<Max count error interrupt clear */
10359 
10360 /*******************  Bit definition for TSC_ISR register  ********************/
10361 #define TSC_ISR_EOAF_Pos         (0U)
10362 #define TSC_ISR_EOAF_Msk         (0x1UL << TSC_ISR_EOAF_Pos)                    /*!< 0x00000001 */
10363 #define TSC_ISR_EOAF             TSC_ISR_EOAF_Msk                              /*!<End of acquisition flag */
10364 #define TSC_ISR_MCEF_Pos         (1U)
10365 #define TSC_ISR_MCEF_Msk         (0x1UL << TSC_ISR_MCEF_Pos)                    /*!< 0x00000002 */
10366 #define TSC_ISR_MCEF             TSC_ISR_MCEF_Msk                              /*!<Max count error flag */
10367 
10368 /*******************  Bit definition for TSC_IOHCR register  ******************/
10369 #define TSC_IOHCR_G1_IO1_Pos     (0U)
10370 #define TSC_IOHCR_G1_IO1_Msk     (0x1UL << TSC_IOHCR_G1_IO1_Pos)                /*!< 0x00000001 */
10371 #define TSC_IOHCR_G1_IO1         TSC_IOHCR_G1_IO1_Msk                          /*!<GROUP1_IO1 schmitt trigger hysteresis mode */
10372 #define TSC_IOHCR_G1_IO2_Pos     (1U)
10373 #define TSC_IOHCR_G1_IO2_Msk     (0x1UL << TSC_IOHCR_G1_IO2_Pos)                /*!< 0x00000002 */
10374 #define TSC_IOHCR_G1_IO2         TSC_IOHCR_G1_IO2_Msk                          /*!<GROUP1_IO2 schmitt trigger hysteresis mode */
10375 #define TSC_IOHCR_G1_IO3_Pos     (2U)
10376 #define TSC_IOHCR_G1_IO3_Msk     (0x1UL << TSC_IOHCR_G1_IO3_Pos)                /*!< 0x00000004 */
10377 #define TSC_IOHCR_G1_IO3         TSC_IOHCR_G1_IO3_Msk                          /*!<GROUP1_IO3 schmitt trigger hysteresis mode */
10378 #define TSC_IOHCR_G1_IO4_Pos     (3U)
10379 #define TSC_IOHCR_G1_IO4_Msk     (0x1UL << TSC_IOHCR_G1_IO4_Pos)                /*!< 0x00000008 */
10380 #define TSC_IOHCR_G1_IO4         TSC_IOHCR_G1_IO4_Msk                          /*!<GROUP1_IO4 schmitt trigger hysteresis mode */
10381 #define TSC_IOHCR_G2_IO1_Pos     (4U)
10382 #define TSC_IOHCR_G2_IO1_Msk     (0x1UL << TSC_IOHCR_G2_IO1_Pos)                /*!< 0x00000010 */
10383 #define TSC_IOHCR_G2_IO1         TSC_IOHCR_G2_IO1_Msk                          /*!<GROUP2_IO1 schmitt trigger hysteresis mode */
10384 #define TSC_IOHCR_G2_IO2_Pos     (5U)
10385 #define TSC_IOHCR_G2_IO2_Msk     (0x1UL << TSC_IOHCR_G2_IO2_Pos)                /*!< 0x00000020 */
10386 #define TSC_IOHCR_G2_IO2         TSC_IOHCR_G2_IO2_Msk                          /*!<GROUP2_IO2 schmitt trigger hysteresis mode */
10387 #define TSC_IOHCR_G2_IO3_Pos     (6U)
10388 #define TSC_IOHCR_G2_IO3_Msk     (0x1UL << TSC_IOHCR_G2_IO3_Pos)                /*!< 0x00000040 */
10389 #define TSC_IOHCR_G2_IO3         TSC_IOHCR_G2_IO3_Msk                          /*!<GROUP2_IO3 schmitt trigger hysteresis mode */
10390 #define TSC_IOHCR_G2_IO4_Pos     (7U)
10391 #define TSC_IOHCR_G2_IO4_Msk     (0x1UL << TSC_IOHCR_G2_IO4_Pos)                /*!< 0x00000080 */
10392 #define TSC_IOHCR_G2_IO4         TSC_IOHCR_G2_IO4_Msk                          /*!<GROUP2_IO4 schmitt trigger hysteresis mode */
10393 #define TSC_IOHCR_G3_IO1_Pos     (8U)
10394 #define TSC_IOHCR_G3_IO1_Msk     (0x1UL << TSC_IOHCR_G3_IO1_Pos)                /*!< 0x00000100 */
10395 #define TSC_IOHCR_G3_IO1         TSC_IOHCR_G3_IO1_Msk                          /*!<GROUP3_IO1 schmitt trigger hysteresis mode */
10396 #define TSC_IOHCR_G3_IO2_Pos     (9U)
10397 #define TSC_IOHCR_G3_IO2_Msk     (0x1UL << TSC_IOHCR_G3_IO2_Pos)                /*!< 0x00000200 */
10398 #define TSC_IOHCR_G3_IO2         TSC_IOHCR_G3_IO2_Msk                          /*!<GROUP3_IO2 schmitt trigger hysteresis mode */
10399 #define TSC_IOHCR_G3_IO3_Pos     (10U)
10400 #define TSC_IOHCR_G3_IO3_Msk     (0x1UL << TSC_IOHCR_G3_IO3_Pos)                /*!< 0x00000400 */
10401 #define TSC_IOHCR_G3_IO3         TSC_IOHCR_G3_IO3_Msk                          /*!<GROUP3_IO3 schmitt trigger hysteresis mode */
10402 #define TSC_IOHCR_G3_IO4_Pos     (11U)
10403 #define TSC_IOHCR_G3_IO4_Msk     (0x1UL << TSC_IOHCR_G3_IO4_Pos)                /*!< 0x00000800 */
10404 #define TSC_IOHCR_G3_IO4         TSC_IOHCR_G3_IO4_Msk                          /*!<GROUP3_IO4 schmitt trigger hysteresis mode */
10405 #define TSC_IOHCR_G4_IO1_Pos     (12U)
10406 #define TSC_IOHCR_G4_IO1_Msk     (0x1UL << TSC_IOHCR_G4_IO1_Pos)                /*!< 0x00001000 */
10407 #define TSC_IOHCR_G4_IO1         TSC_IOHCR_G4_IO1_Msk                          /*!<GROUP4_IO1 schmitt trigger hysteresis mode */
10408 #define TSC_IOHCR_G4_IO2_Pos     (13U)
10409 #define TSC_IOHCR_G4_IO2_Msk     (0x1UL << TSC_IOHCR_G4_IO2_Pos)                /*!< 0x00002000 */
10410 #define TSC_IOHCR_G4_IO2         TSC_IOHCR_G4_IO2_Msk                          /*!<GROUP4_IO2 schmitt trigger hysteresis mode */
10411 #define TSC_IOHCR_G4_IO3_Pos     (14U)
10412 #define TSC_IOHCR_G4_IO3_Msk     (0x1UL << TSC_IOHCR_G4_IO3_Pos)                /*!< 0x00004000 */
10413 #define TSC_IOHCR_G4_IO3         TSC_IOHCR_G4_IO3_Msk                          /*!<GROUP4_IO3 schmitt trigger hysteresis mode */
10414 #define TSC_IOHCR_G4_IO4_Pos     (15U)
10415 #define TSC_IOHCR_G4_IO4_Msk     (0x1UL << TSC_IOHCR_G4_IO4_Pos)                /*!< 0x00008000 */
10416 #define TSC_IOHCR_G4_IO4         TSC_IOHCR_G4_IO4_Msk                          /*!<GROUP4_IO4 schmitt trigger hysteresis mode */
10417 #define TSC_IOHCR_G5_IO1_Pos     (16U)
10418 #define TSC_IOHCR_G5_IO1_Msk     (0x1UL << TSC_IOHCR_G5_IO1_Pos)                /*!< 0x00010000 */
10419 #define TSC_IOHCR_G5_IO1         TSC_IOHCR_G5_IO1_Msk                          /*!<GROUP5_IO1 schmitt trigger hysteresis mode */
10420 #define TSC_IOHCR_G5_IO2_Pos     (17U)
10421 #define TSC_IOHCR_G5_IO2_Msk     (0x1UL << TSC_IOHCR_G5_IO2_Pos)                /*!< 0x00020000 */
10422 #define TSC_IOHCR_G5_IO2         TSC_IOHCR_G5_IO2_Msk                          /*!<GROUP5_IO2 schmitt trigger hysteresis mode */
10423 #define TSC_IOHCR_G5_IO3_Pos     (18U)
10424 #define TSC_IOHCR_G5_IO3_Msk     (0x1UL << TSC_IOHCR_G5_IO3_Pos)                /*!< 0x00040000 */
10425 #define TSC_IOHCR_G5_IO3         TSC_IOHCR_G5_IO3_Msk                          /*!<GROUP5_IO3 schmitt trigger hysteresis mode */
10426 #define TSC_IOHCR_G5_IO4_Pos     (19U)
10427 #define TSC_IOHCR_G5_IO4_Msk     (0x1UL << TSC_IOHCR_G5_IO4_Pos)                /*!< 0x00080000 */
10428 #define TSC_IOHCR_G5_IO4         TSC_IOHCR_G5_IO4_Msk                          /*!<GROUP5_IO4 schmitt trigger hysteresis mode */
10429 #define TSC_IOHCR_G6_IO1_Pos     (20U)
10430 #define TSC_IOHCR_G6_IO1_Msk     (0x1UL << TSC_IOHCR_G6_IO1_Pos)                /*!< 0x00100000 */
10431 #define TSC_IOHCR_G6_IO1         TSC_IOHCR_G6_IO1_Msk                          /*!<GROUP6_IO1 schmitt trigger hysteresis mode */
10432 #define TSC_IOHCR_G6_IO2_Pos     (21U)
10433 #define TSC_IOHCR_G6_IO2_Msk     (0x1UL << TSC_IOHCR_G6_IO2_Pos)                /*!< 0x00200000 */
10434 #define TSC_IOHCR_G6_IO2         TSC_IOHCR_G6_IO2_Msk                          /*!<GROUP6_IO2 schmitt trigger hysteresis mode */
10435 #define TSC_IOHCR_G6_IO3_Pos     (22U)
10436 #define TSC_IOHCR_G6_IO3_Msk     (0x1UL << TSC_IOHCR_G6_IO3_Pos)                /*!< 0x00400000 */
10437 #define TSC_IOHCR_G6_IO3         TSC_IOHCR_G6_IO3_Msk                          /*!<GROUP6_IO3 schmitt trigger hysteresis mode */
10438 #define TSC_IOHCR_G6_IO4_Pos     (23U)
10439 #define TSC_IOHCR_G6_IO4_Msk     (0x1UL << TSC_IOHCR_G6_IO4_Pos)                /*!< 0x00800000 */
10440 #define TSC_IOHCR_G6_IO4         TSC_IOHCR_G6_IO4_Msk                          /*!<GROUP6_IO4 schmitt trigger hysteresis mode */
10441 #define TSC_IOHCR_G7_IO1_Pos     (24U)
10442 #define TSC_IOHCR_G7_IO1_Msk     (0x1UL << TSC_IOHCR_G7_IO1_Pos)                /*!< 0x01000000 */
10443 #define TSC_IOHCR_G7_IO1         TSC_IOHCR_G7_IO1_Msk                          /*!<GROUP7_IO1 schmitt trigger hysteresis mode */
10444 #define TSC_IOHCR_G7_IO2_Pos     (25U)
10445 #define TSC_IOHCR_G7_IO2_Msk     (0x1UL << TSC_IOHCR_G7_IO2_Pos)                /*!< 0x02000000 */
10446 #define TSC_IOHCR_G7_IO2         TSC_IOHCR_G7_IO2_Msk                          /*!<GROUP7_IO2 schmitt trigger hysteresis mode */
10447 #define TSC_IOHCR_G7_IO3_Pos     (26U)
10448 #define TSC_IOHCR_G7_IO3_Msk     (0x1UL << TSC_IOHCR_G7_IO3_Pos)                /*!< 0x04000000 */
10449 #define TSC_IOHCR_G7_IO3         TSC_IOHCR_G7_IO3_Msk                          /*!<GROUP7_IO3 schmitt trigger hysteresis mode */
10450 #define TSC_IOHCR_G7_IO4_Pos     (27U)
10451 #define TSC_IOHCR_G7_IO4_Msk     (0x1UL << TSC_IOHCR_G7_IO4_Pos)                /*!< 0x08000000 */
10452 #define TSC_IOHCR_G7_IO4         TSC_IOHCR_G7_IO4_Msk                          /*!<GROUP7_IO4 schmitt trigger hysteresis mode */
10453 #define TSC_IOHCR_G8_IO1_Pos     (28U)
10454 #define TSC_IOHCR_G8_IO1_Msk     (0x1UL << TSC_IOHCR_G8_IO1_Pos)                /*!< 0x10000000 */
10455 #define TSC_IOHCR_G8_IO1         TSC_IOHCR_G8_IO1_Msk                          /*!<GROUP8_IO1 schmitt trigger hysteresis mode */
10456 #define TSC_IOHCR_G8_IO2_Pos     (29U)
10457 #define TSC_IOHCR_G8_IO2_Msk     (0x1UL << TSC_IOHCR_G8_IO2_Pos)                /*!< 0x20000000 */
10458 #define TSC_IOHCR_G8_IO2         TSC_IOHCR_G8_IO2_Msk                          /*!<GROUP8_IO2 schmitt trigger hysteresis mode */
10459 #define TSC_IOHCR_G8_IO3_Pos     (30U)
10460 #define TSC_IOHCR_G8_IO3_Msk     (0x1UL << TSC_IOHCR_G8_IO3_Pos)                /*!< 0x40000000 */
10461 #define TSC_IOHCR_G8_IO3         TSC_IOHCR_G8_IO3_Msk                          /*!<GROUP8_IO3 schmitt trigger hysteresis mode */
10462 #define TSC_IOHCR_G8_IO4_Pos     (31U)
10463 #define TSC_IOHCR_G8_IO4_Msk     (0x1UL << TSC_IOHCR_G8_IO4_Pos)                /*!< 0x80000000 */
10464 #define TSC_IOHCR_G8_IO4         TSC_IOHCR_G8_IO4_Msk                          /*!<GROUP8_IO4 schmitt trigger hysteresis mode */
10465 
10466 /*******************  Bit definition for TSC_IOASCR register  *****************/
10467 #define TSC_IOASCR_G1_IO1_Pos    (0U)
10468 #define TSC_IOASCR_G1_IO1_Msk    (0x1UL << TSC_IOASCR_G1_IO1_Pos)               /*!< 0x00000001 */
10469 #define TSC_IOASCR_G1_IO1        TSC_IOASCR_G1_IO1_Msk                         /*!<GROUP1_IO1 analog switch enable */
10470 #define TSC_IOASCR_G1_IO2_Pos    (1U)
10471 #define TSC_IOASCR_G1_IO2_Msk    (0x1UL << TSC_IOASCR_G1_IO2_Pos)               /*!< 0x00000002 */
10472 #define TSC_IOASCR_G1_IO2        TSC_IOASCR_G1_IO2_Msk                         /*!<GROUP1_IO2 analog switch enable */
10473 #define TSC_IOASCR_G1_IO3_Pos    (2U)
10474 #define TSC_IOASCR_G1_IO3_Msk    (0x1UL << TSC_IOASCR_G1_IO3_Pos)               /*!< 0x00000004 */
10475 #define TSC_IOASCR_G1_IO3        TSC_IOASCR_G1_IO3_Msk                         /*!<GROUP1_IO3 analog switch enable */
10476 #define TSC_IOASCR_G1_IO4_Pos    (3U)
10477 #define TSC_IOASCR_G1_IO4_Msk    (0x1UL << TSC_IOASCR_G1_IO4_Pos)               /*!< 0x00000008 */
10478 #define TSC_IOASCR_G1_IO4        TSC_IOASCR_G1_IO4_Msk                         /*!<GROUP1_IO4 analog switch enable */
10479 #define TSC_IOASCR_G2_IO1_Pos    (4U)
10480 #define TSC_IOASCR_G2_IO1_Msk    (0x1UL << TSC_IOASCR_G2_IO1_Pos)               /*!< 0x00000010 */
10481 #define TSC_IOASCR_G2_IO1        TSC_IOASCR_G2_IO1_Msk                         /*!<GROUP2_IO1 analog switch enable */
10482 #define TSC_IOASCR_G2_IO2_Pos    (5U)
10483 #define TSC_IOASCR_G2_IO2_Msk    (0x1UL << TSC_IOASCR_G2_IO2_Pos)               /*!< 0x00000020 */
10484 #define TSC_IOASCR_G2_IO2        TSC_IOASCR_G2_IO2_Msk                         /*!<GROUP2_IO2 analog switch enable */
10485 #define TSC_IOASCR_G2_IO3_Pos    (6U)
10486 #define TSC_IOASCR_G2_IO3_Msk    (0x1UL << TSC_IOASCR_G2_IO3_Pos)               /*!< 0x00000040 */
10487 #define TSC_IOASCR_G2_IO3        TSC_IOASCR_G2_IO3_Msk                         /*!<GROUP2_IO3 analog switch enable */
10488 #define TSC_IOASCR_G2_IO4_Pos    (7U)
10489 #define TSC_IOASCR_G2_IO4_Msk    (0x1UL << TSC_IOASCR_G2_IO4_Pos)               /*!< 0x00000080 */
10490 #define TSC_IOASCR_G2_IO4        TSC_IOASCR_G2_IO4_Msk                         /*!<GROUP2_IO4 analog switch enable */
10491 #define TSC_IOASCR_G3_IO1_Pos    (8U)
10492 #define TSC_IOASCR_G3_IO1_Msk    (0x1UL << TSC_IOASCR_G3_IO1_Pos)               /*!< 0x00000100 */
10493 #define TSC_IOASCR_G3_IO1        TSC_IOASCR_G3_IO1_Msk                         /*!<GROUP3_IO1 analog switch enable */
10494 #define TSC_IOASCR_G3_IO2_Pos    (9U)
10495 #define TSC_IOASCR_G3_IO2_Msk    (0x1UL << TSC_IOASCR_G3_IO2_Pos)               /*!< 0x00000200 */
10496 #define TSC_IOASCR_G3_IO2        TSC_IOASCR_G3_IO2_Msk                         /*!<GROUP3_IO2 analog switch enable */
10497 #define TSC_IOASCR_G3_IO3_Pos    (10U)
10498 #define TSC_IOASCR_G3_IO3_Msk    (0x1UL << TSC_IOASCR_G3_IO3_Pos)               /*!< 0x00000400 */
10499 #define TSC_IOASCR_G3_IO3        TSC_IOASCR_G3_IO3_Msk                         /*!<GROUP3_IO3 analog switch enable */
10500 #define TSC_IOASCR_G3_IO4_Pos    (11U)
10501 #define TSC_IOASCR_G3_IO4_Msk    (0x1UL << TSC_IOASCR_G3_IO4_Pos)               /*!< 0x00000800 */
10502 #define TSC_IOASCR_G3_IO4        TSC_IOASCR_G3_IO4_Msk                         /*!<GROUP3_IO4 analog switch enable */
10503 #define TSC_IOASCR_G4_IO1_Pos    (12U)
10504 #define TSC_IOASCR_G4_IO1_Msk    (0x1UL << TSC_IOASCR_G4_IO1_Pos)               /*!< 0x00001000 */
10505 #define TSC_IOASCR_G4_IO1        TSC_IOASCR_G4_IO1_Msk                         /*!<GROUP4_IO1 analog switch enable */
10506 #define TSC_IOASCR_G4_IO2_Pos    (13U)
10507 #define TSC_IOASCR_G4_IO2_Msk    (0x1UL << TSC_IOASCR_G4_IO2_Pos)               /*!< 0x00002000 */
10508 #define TSC_IOASCR_G4_IO2        TSC_IOASCR_G4_IO2_Msk                         /*!<GROUP4_IO2 analog switch enable */
10509 #define TSC_IOASCR_G4_IO3_Pos    (14U)
10510 #define TSC_IOASCR_G4_IO3_Msk    (0x1UL << TSC_IOASCR_G4_IO3_Pos)               /*!< 0x00004000 */
10511 #define TSC_IOASCR_G4_IO3        TSC_IOASCR_G4_IO3_Msk                         /*!<GROUP4_IO3 analog switch enable */
10512 #define TSC_IOASCR_G4_IO4_Pos    (15U)
10513 #define TSC_IOASCR_G4_IO4_Msk    (0x1UL << TSC_IOASCR_G4_IO4_Pos)               /*!< 0x00008000 */
10514 #define TSC_IOASCR_G4_IO4        TSC_IOASCR_G4_IO4_Msk                         /*!<GROUP4_IO4 analog switch enable */
10515 #define TSC_IOASCR_G5_IO1_Pos    (16U)
10516 #define TSC_IOASCR_G5_IO1_Msk    (0x1UL << TSC_IOASCR_G5_IO1_Pos)               /*!< 0x00010000 */
10517 #define TSC_IOASCR_G5_IO1        TSC_IOASCR_G5_IO1_Msk                         /*!<GROUP5_IO1 analog switch enable */
10518 #define TSC_IOASCR_G5_IO2_Pos    (17U)
10519 #define TSC_IOASCR_G5_IO2_Msk    (0x1UL << TSC_IOASCR_G5_IO2_Pos)               /*!< 0x00020000 */
10520 #define TSC_IOASCR_G5_IO2        TSC_IOASCR_G5_IO2_Msk                         /*!<GROUP5_IO2 analog switch enable */
10521 #define TSC_IOASCR_G5_IO3_Pos    (18U)
10522 #define TSC_IOASCR_G5_IO3_Msk    (0x1UL << TSC_IOASCR_G5_IO3_Pos)               /*!< 0x00040000 */
10523 #define TSC_IOASCR_G5_IO3        TSC_IOASCR_G5_IO3_Msk                         /*!<GROUP5_IO3 analog switch enable */
10524 #define TSC_IOASCR_G5_IO4_Pos    (19U)
10525 #define TSC_IOASCR_G5_IO4_Msk    (0x1UL << TSC_IOASCR_G5_IO4_Pos)               /*!< 0x00080000 */
10526 #define TSC_IOASCR_G5_IO4        TSC_IOASCR_G5_IO4_Msk                         /*!<GROUP5_IO4 analog switch enable */
10527 #define TSC_IOASCR_G6_IO1_Pos    (20U)
10528 #define TSC_IOASCR_G6_IO1_Msk    (0x1UL << TSC_IOASCR_G6_IO1_Pos)               /*!< 0x00100000 */
10529 #define TSC_IOASCR_G6_IO1        TSC_IOASCR_G6_IO1_Msk                         /*!<GROUP6_IO1 analog switch enable */
10530 #define TSC_IOASCR_G6_IO2_Pos    (21U)
10531 #define TSC_IOASCR_G6_IO2_Msk    (0x1UL << TSC_IOASCR_G6_IO2_Pos)               /*!< 0x00200000 */
10532 #define TSC_IOASCR_G6_IO2        TSC_IOASCR_G6_IO2_Msk                         /*!<GROUP6_IO2 analog switch enable */
10533 #define TSC_IOASCR_G6_IO3_Pos    (22U)
10534 #define TSC_IOASCR_G6_IO3_Msk    (0x1UL << TSC_IOASCR_G6_IO3_Pos)               /*!< 0x00400000 */
10535 #define TSC_IOASCR_G6_IO3        TSC_IOASCR_G6_IO3_Msk                         /*!<GROUP6_IO3 analog switch enable */
10536 #define TSC_IOASCR_G6_IO4_Pos    (23U)
10537 #define TSC_IOASCR_G6_IO4_Msk    (0x1UL << TSC_IOASCR_G6_IO4_Pos)               /*!< 0x00800000 */
10538 #define TSC_IOASCR_G6_IO4        TSC_IOASCR_G6_IO4_Msk                         /*!<GROUP6_IO4 analog switch enable */
10539 #define TSC_IOASCR_G7_IO1_Pos    (24U)
10540 #define TSC_IOASCR_G7_IO1_Msk    (0x1UL << TSC_IOASCR_G7_IO1_Pos)               /*!< 0x01000000 */
10541 #define TSC_IOASCR_G7_IO1        TSC_IOASCR_G7_IO1_Msk                         /*!<GROUP7_IO1 analog switch enable */
10542 #define TSC_IOASCR_G7_IO2_Pos    (25U)
10543 #define TSC_IOASCR_G7_IO2_Msk    (0x1UL << TSC_IOASCR_G7_IO2_Pos)               /*!< 0x02000000 */
10544 #define TSC_IOASCR_G7_IO2        TSC_IOASCR_G7_IO2_Msk                         /*!<GROUP7_IO2 analog switch enable */
10545 #define TSC_IOASCR_G7_IO3_Pos    (26U)
10546 #define TSC_IOASCR_G7_IO3_Msk    (0x1UL << TSC_IOASCR_G7_IO3_Pos)               /*!< 0x04000000 */
10547 #define TSC_IOASCR_G7_IO3        TSC_IOASCR_G7_IO3_Msk                         /*!<GROUP7_IO3 analog switch enable */
10548 #define TSC_IOASCR_G7_IO4_Pos    (27U)
10549 #define TSC_IOASCR_G7_IO4_Msk    (0x1UL << TSC_IOASCR_G7_IO4_Pos)               /*!< 0x08000000 */
10550 #define TSC_IOASCR_G7_IO4        TSC_IOASCR_G7_IO4_Msk                         /*!<GROUP7_IO4 analog switch enable */
10551 #define TSC_IOASCR_G8_IO1_Pos    (28U)
10552 #define TSC_IOASCR_G8_IO1_Msk    (0x1UL << TSC_IOASCR_G8_IO1_Pos)               /*!< 0x10000000 */
10553 #define TSC_IOASCR_G8_IO1        TSC_IOASCR_G8_IO1_Msk                         /*!<GROUP8_IO1 analog switch enable */
10554 #define TSC_IOASCR_G8_IO2_Pos    (29U)
10555 #define TSC_IOASCR_G8_IO2_Msk    (0x1UL << TSC_IOASCR_G8_IO2_Pos)               /*!< 0x20000000 */
10556 #define TSC_IOASCR_G8_IO2        TSC_IOASCR_G8_IO2_Msk                         /*!<GROUP8_IO2 analog switch enable */
10557 #define TSC_IOASCR_G8_IO3_Pos    (30U)
10558 #define TSC_IOASCR_G8_IO3_Msk    (0x1UL << TSC_IOASCR_G8_IO3_Pos)               /*!< 0x40000000 */
10559 #define TSC_IOASCR_G8_IO3        TSC_IOASCR_G8_IO3_Msk                         /*!<GROUP8_IO3 analog switch enable */
10560 #define TSC_IOASCR_G8_IO4_Pos    (31U)
10561 #define TSC_IOASCR_G8_IO4_Msk    (0x1UL << TSC_IOASCR_G8_IO4_Pos)               /*!< 0x80000000 */
10562 #define TSC_IOASCR_G8_IO4        TSC_IOASCR_G8_IO4_Msk                         /*!<GROUP8_IO4 analog switch enable */
10563 
10564 /*******************  Bit definition for TSC_IOSCR register  ******************/
10565 #define TSC_IOSCR_G1_IO1_Pos     (0U)
10566 #define TSC_IOSCR_G1_IO1_Msk     (0x1UL << TSC_IOSCR_G1_IO1_Pos)                /*!< 0x00000001 */
10567 #define TSC_IOSCR_G1_IO1         TSC_IOSCR_G1_IO1_Msk                          /*!<GROUP1_IO1 sampling mode */
10568 #define TSC_IOSCR_G1_IO2_Pos     (1U)
10569 #define TSC_IOSCR_G1_IO2_Msk     (0x1UL << TSC_IOSCR_G1_IO2_Pos)                /*!< 0x00000002 */
10570 #define TSC_IOSCR_G1_IO2         TSC_IOSCR_G1_IO2_Msk                          /*!<GROUP1_IO2 sampling mode */
10571 #define TSC_IOSCR_G1_IO3_Pos     (2U)
10572 #define TSC_IOSCR_G1_IO3_Msk     (0x1UL << TSC_IOSCR_G1_IO3_Pos)                /*!< 0x00000004 */
10573 #define TSC_IOSCR_G1_IO3         TSC_IOSCR_G1_IO3_Msk                          /*!<GROUP1_IO3 sampling mode */
10574 #define TSC_IOSCR_G1_IO4_Pos     (3U)
10575 #define TSC_IOSCR_G1_IO4_Msk     (0x1UL << TSC_IOSCR_G1_IO4_Pos)                /*!< 0x00000008 */
10576 #define TSC_IOSCR_G1_IO4         TSC_IOSCR_G1_IO4_Msk                          /*!<GROUP1_IO4 sampling mode */
10577 #define TSC_IOSCR_G2_IO1_Pos     (4U)
10578 #define TSC_IOSCR_G2_IO1_Msk     (0x1UL << TSC_IOSCR_G2_IO1_Pos)                /*!< 0x00000010 */
10579 #define TSC_IOSCR_G2_IO1         TSC_IOSCR_G2_IO1_Msk                          /*!<GROUP2_IO1 sampling mode */
10580 #define TSC_IOSCR_G2_IO2_Pos     (5U)
10581 #define TSC_IOSCR_G2_IO2_Msk     (0x1UL << TSC_IOSCR_G2_IO2_Pos)                /*!< 0x00000020 */
10582 #define TSC_IOSCR_G2_IO2         TSC_IOSCR_G2_IO2_Msk                          /*!<GROUP2_IO2 sampling mode */
10583 #define TSC_IOSCR_G2_IO3_Pos     (6U)
10584 #define TSC_IOSCR_G2_IO3_Msk     (0x1UL << TSC_IOSCR_G2_IO3_Pos)                /*!< 0x00000040 */
10585 #define TSC_IOSCR_G2_IO3         TSC_IOSCR_G2_IO3_Msk                          /*!<GROUP2_IO3 sampling mode */
10586 #define TSC_IOSCR_G2_IO4_Pos     (7U)
10587 #define TSC_IOSCR_G2_IO4_Msk     (0x1UL << TSC_IOSCR_G2_IO4_Pos)                /*!< 0x00000080 */
10588 #define TSC_IOSCR_G2_IO4         TSC_IOSCR_G2_IO4_Msk                          /*!<GROUP2_IO4 sampling mode */
10589 #define TSC_IOSCR_G3_IO1_Pos     (8U)
10590 #define TSC_IOSCR_G3_IO1_Msk     (0x1UL << TSC_IOSCR_G3_IO1_Pos)                /*!< 0x00000100 */
10591 #define TSC_IOSCR_G3_IO1         TSC_IOSCR_G3_IO1_Msk                          /*!<GROUP3_IO1 sampling mode */
10592 #define TSC_IOSCR_G3_IO2_Pos     (9U)
10593 #define TSC_IOSCR_G3_IO2_Msk     (0x1UL << TSC_IOSCR_G3_IO2_Pos)                /*!< 0x00000200 */
10594 #define TSC_IOSCR_G3_IO2         TSC_IOSCR_G3_IO2_Msk                          /*!<GROUP3_IO2 sampling mode */
10595 #define TSC_IOSCR_G3_IO3_Pos     (10U)
10596 #define TSC_IOSCR_G3_IO3_Msk     (0x1UL << TSC_IOSCR_G3_IO3_Pos)                /*!< 0x00000400 */
10597 #define TSC_IOSCR_G3_IO3         TSC_IOSCR_G3_IO3_Msk                          /*!<GROUP3_IO3 sampling mode */
10598 #define TSC_IOSCR_G3_IO4_Pos     (11U)
10599 #define TSC_IOSCR_G3_IO4_Msk     (0x1UL << TSC_IOSCR_G3_IO4_Pos)                /*!< 0x00000800 */
10600 #define TSC_IOSCR_G3_IO4         TSC_IOSCR_G3_IO4_Msk                          /*!<GROUP3_IO4 sampling mode */
10601 #define TSC_IOSCR_G4_IO1_Pos     (12U)
10602 #define TSC_IOSCR_G4_IO1_Msk     (0x1UL << TSC_IOSCR_G4_IO1_Pos)                /*!< 0x00001000 */
10603 #define TSC_IOSCR_G4_IO1         TSC_IOSCR_G4_IO1_Msk                          /*!<GROUP4_IO1 sampling mode */
10604 #define TSC_IOSCR_G4_IO2_Pos     (13U)
10605 #define TSC_IOSCR_G4_IO2_Msk     (0x1UL << TSC_IOSCR_G4_IO2_Pos)                /*!< 0x00002000 */
10606 #define TSC_IOSCR_G4_IO2         TSC_IOSCR_G4_IO2_Msk                          /*!<GROUP4_IO2 sampling mode */
10607 #define TSC_IOSCR_G4_IO3_Pos     (14U)
10608 #define TSC_IOSCR_G4_IO3_Msk     (0x1UL << TSC_IOSCR_G4_IO3_Pos)                /*!< 0x00004000 */
10609 #define TSC_IOSCR_G4_IO3         TSC_IOSCR_G4_IO3_Msk                          /*!<GROUP4_IO3 sampling mode */
10610 #define TSC_IOSCR_G4_IO4_Pos     (15U)
10611 #define TSC_IOSCR_G4_IO4_Msk     (0x1UL << TSC_IOSCR_G4_IO4_Pos)                /*!< 0x00008000 */
10612 #define TSC_IOSCR_G4_IO4         TSC_IOSCR_G4_IO4_Msk                          /*!<GROUP4_IO4 sampling mode */
10613 #define TSC_IOSCR_G5_IO1_Pos     (16U)
10614 #define TSC_IOSCR_G5_IO1_Msk     (0x1UL << TSC_IOSCR_G5_IO1_Pos)                /*!< 0x00010000 */
10615 #define TSC_IOSCR_G5_IO1         TSC_IOSCR_G5_IO1_Msk                          /*!<GROUP5_IO1 sampling mode */
10616 #define TSC_IOSCR_G5_IO2_Pos     (17U)
10617 #define TSC_IOSCR_G5_IO2_Msk     (0x1UL << TSC_IOSCR_G5_IO2_Pos)                /*!< 0x00020000 */
10618 #define TSC_IOSCR_G5_IO2         TSC_IOSCR_G5_IO2_Msk                          /*!<GROUP5_IO2 sampling mode */
10619 #define TSC_IOSCR_G5_IO3_Pos     (18U)
10620 #define TSC_IOSCR_G5_IO3_Msk     (0x1UL << TSC_IOSCR_G5_IO3_Pos)                /*!< 0x00040000 */
10621 #define TSC_IOSCR_G5_IO3         TSC_IOSCR_G5_IO3_Msk                          /*!<GROUP5_IO3 sampling mode */
10622 #define TSC_IOSCR_G5_IO4_Pos     (19U)
10623 #define TSC_IOSCR_G5_IO4_Msk     (0x1UL << TSC_IOSCR_G5_IO4_Pos)                /*!< 0x00080000 */
10624 #define TSC_IOSCR_G5_IO4         TSC_IOSCR_G5_IO4_Msk                          /*!<GROUP5_IO4 sampling mode */
10625 #define TSC_IOSCR_G6_IO1_Pos     (20U)
10626 #define TSC_IOSCR_G6_IO1_Msk     (0x1UL << TSC_IOSCR_G6_IO1_Pos)                /*!< 0x00100000 */
10627 #define TSC_IOSCR_G6_IO1         TSC_IOSCR_G6_IO1_Msk                          /*!<GROUP6_IO1 sampling mode */
10628 #define TSC_IOSCR_G6_IO2_Pos     (21U)
10629 #define TSC_IOSCR_G6_IO2_Msk     (0x1UL << TSC_IOSCR_G6_IO2_Pos)                /*!< 0x00200000 */
10630 #define TSC_IOSCR_G6_IO2         TSC_IOSCR_G6_IO2_Msk                          /*!<GROUP6_IO2 sampling mode */
10631 #define TSC_IOSCR_G6_IO3_Pos     (22U)
10632 #define TSC_IOSCR_G6_IO3_Msk     (0x1UL << TSC_IOSCR_G6_IO3_Pos)                /*!< 0x00400000 */
10633 #define TSC_IOSCR_G6_IO3         TSC_IOSCR_G6_IO3_Msk                          /*!<GROUP6_IO3 sampling mode */
10634 #define TSC_IOSCR_G6_IO4_Pos     (23U)
10635 #define TSC_IOSCR_G6_IO4_Msk     (0x1UL << TSC_IOSCR_G6_IO4_Pos)                /*!< 0x00800000 */
10636 #define TSC_IOSCR_G6_IO4         TSC_IOSCR_G6_IO4_Msk                          /*!<GROUP6_IO4 sampling mode */
10637 #define TSC_IOSCR_G7_IO1_Pos     (24U)
10638 #define TSC_IOSCR_G7_IO1_Msk     (0x1UL << TSC_IOSCR_G7_IO1_Pos)                /*!< 0x01000000 */
10639 #define TSC_IOSCR_G7_IO1         TSC_IOSCR_G7_IO1_Msk                          /*!<GROUP7_IO1 sampling mode */
10640 #define TSC_IOSCR_G7_IO2_Pos     (25U)
10641 #define TSC_IOSCR_G7_IO2_Msk     (0x1UL << TSC_IOSCR_G7_IO2_Pos)                /*!< 0x02000000 */
10642 #define TSC_IOSCR_G7_IO2         TSC_IOSCR_G7_IO2_Msk                          /*!<GROUP7_IO2 sampling mode */
10643 #define TSC_IOSCR_G7_IO3_Pos     (26U)
10644 #define TSC_IOSCR_G7_IO3_Msk     (0x1UL << TSC_IOSCR_G7_IO3_Pos)                /*!< 0x04000000 */
10645 #define TSC_IOSCR_G7_IO3         TSC_IOSCR_G7_IO3_Msk                          /*!<GROUP7_IO3 sampling mode */
10646 #define TSC_IOSCR_G7_IO4_Pos     (27U)
10647 #define TSC_IOSCR_G7_IO4_Msk     (0x1UL << TSC_IOSCR_G7_IO4_Pos)                /*!< 0x08000000 */
10648 #define TSC_IOSCR_G7_IO4         TSC_IOSCR_G7_IO4_Msk                          /*!<GROUP7_IO4 sampling mode */
10649 #define TSC_IOSCR_G8_IO1_Pos     (28U)
10650 #define TSC_IOSCR_G8_IO1_Msk     (0x1UL << TSC_IOSCR_G8_IO1_Pos)                /*!< 0x10000000 */
10651 #define TSC_IOSCR_G8_IO1         TSC_IOSCR_G8_IO1_Msk                          /*!<GROUP8_IO1 sampling mode */
10652 #define TSC_IOSCR_G8_IO2_Pos     (29U)
10653 #define TSC_IOSCR_G8_IO2_Msk     (0x1UL << TSC_IOSCR_G8_IO2_Pos)                /*!< 0x20000000 */
10654 #define TSC_IOSCR_G8_IO2         TSC_IOSCR_G8_IO2_Msk                          /*!<GROUP8_IO2 sampling mode */
10655 #define TSC_IOSCR_G8_IO3_Pos     (30U)
10656 #define TSC_IOSCR_G8_IO3_Msk     (0x1UL << TSC_IOSCR_G8_IO3_Pos)                /*!< 0x40000000 */
10657 #define TSC_IOSCR_G8_IO3         TSC_IOSCR_G8_IO3_Msk                          /*!<GROUP8_IO3 sampling mode */
10658 #define TSC_IOSCR_G8_IO4_Pos     (31U)
10659 #define TSC_IOSCR_G8_IO4_Msk     (0x1UL << TSC_IOSCR_G8_IO4_Pos)                /*!< 0x80000000 */
10660 #define TSC_IOSCR_G8_IO4         TSC_IOSCR_G8_IO4_Msk                          /*!<GROUP8_IO4 sampling mode */
10661 
10662 /*******************  Bit definition for TSC_IOCCR register  ******************/
10663 #define TSC_IOCCR_G1_IO1_Pos     (0U)
10664 #define TSC_IOCCR_G1_IO1_Msk     (0x1UL << TSC_IOCCR_G1_IO1_Pos)                /*!< 0x00000001 */
10665 #define TSC_IOCCR_G1_IO1         TSC_IOCCR_G1_IO1_Msk                          /*!<GROUP1_IO1 channel mode */
10666 #define TSC_IOCCR_G1_IO2_Pos     (1U)
10667 #define TSC_IOCCR_G1_IO2_Msk     (0x1UL << TSC_IOCCR_G1_IO2_Pos)                /*!< 0x00000002 */
10668 #define TSC_IOCCR_G1_IO2         TSC_IOCCR_G1_IO2_Msk                          /*!<GROUP1_IO2 channel mode */
10669 #define TSC_IOCCR_G1_IO3_Pos     (2U)
10670 #define TSC_IOCCR_G1_IO3_Msk     (0x1UL << TSC_IOCCR_G1_IO3_Pos)                /*!< 0x00000004 */
10671 #define TSC_IOCCR_G1_IO3         TSC_IOCCR_G1_IO3_Msk                          /*!<GROUP1_IO3 channel mode */
10672 #define TSC_IOCCR_G1_IO4_Pos     (3U)
10673 #define TSC_IOCCR_G1_IO4_Msk     (0x1UL << TSC_IOCCR_G1_IO4_Pos)                /*!< 0x00000008 */
10674 #define TSC_IOCCR_G1_IO4         TSC_IOCCR_G1_IO4_Msk                          /*!<GROUP1_IO4 channel mode */
10675 #define TSC_IOCCR_G2_IO1_Pos     (4U)
10676 #define TSC_IOCCR_G2_IO1_Msk     (0x1UL << TSC_IOCCR_G2_IO1_Pos)                /*!< 0x00000010 */
10677 #define TSC_IOCCR_G2_IO1         TSC_IOCCR_G2_IO1_Msk                          /*!<GROUP2_IO1 channel mode */
10678 #define TSC_IOCCR_G2_IO2_Pos     (5U)
10679 #define TSC_IOCCR_G2_IO2_Msk     (0x1UL << TSC_IOCCR_G2_IO2_Pos)                /*!< 0x00000020 */
10680 #define TSC_IOCCR_G2_IO2         TSC_IOCCR_G2_IO2_Msk                          /*!<GROUP2_IO2 channel mode */
10681 #define TSC_IOCCR_G2_IO3_Pos     (6U)
10682 #define TSC_IOCCR_G2_IO3_Msk     (0x1UL << TSC_IOCCR_G2_IO3_Pos)                /*!< 0x00000040 */
10683 #define TSC_IOCCR_G2_IO3         TSC_IOCCR_G2_IO3_Msk                          /*!<GROUP2_IO3 channel mode */
10684 #define TSC_IOCCR_G2_IO4_Pos     (7U)
10685 #define TSC_IOCCR_G2_IO4_Msk     (0x1UL << TSC_IOCCR_G2_IO4_Pos)                /*!< 0x00000080 */
10686 #define TSC_IOCCR_G2_IO4         TSC_IOCCR_G2_IO4_Msk                          /*!<GROUP2_IO4 channel mode */
10687 #define TSC_IOCCR_G3_IO1_Pos     (8U)
10688 #define TSC_IOCCR_G3_IO1_Msk     (0x1UL << TSC_IOCCR_G3_IO1_Pos)                /*!< 0x00000100 */
10689 #define TSC_IOCCR_G3_IO1         TSC_IOCCR_G3_IO1_Msk                          /*!<GROUP3_IO1 channel mode */
10690 #define TSC_IOCCR_G3_IO2_Pos     (9U)
10691 #define TSC_IOCCR_G3_IO2_Msk     (0x1UL << TSC_IOCCR_G3_IO2_Pos)                /*!< 0x00000200 */
10692 #define TSC_IOCCR_G3_IO2         TSC_IOCCR_G3_IO2_Msk                          /*!<GROUP3_IO2 channel mode */
10693 #define TSC_IOCCR_G3_IO3_Pos     (10U)
10694 #define TSC_IOCCR_G3_IO3_Msk     (0x1UL << TSC_IOCCR_G3_IO3_Pos)                /*!< 0x00000400 */
10695 #define TSC_IOCCR_G3_IO3         TSC_IOCCR_G3_IO3_Msk                          /*!<GROUP3_IO3 channel mode */
10696 #define TSC_IOCCR_G3_IO4_Pos     (11U)
10697 #define TSC_IOCCR_G3_IO4_Msk     (0x1UL << TSC_IOCCR_G3_IO4_Pos)                /*!< 0x00000800 */
10698 #define TSC_IOCCR_G3_IO4         TSC_IOCCR_G3_IO4_Msk                          /*!<GROUP3_IO4 channel mode */
10699 #define TSC_IOCCR_G4_IO1_Pos     (12U)
10700 #define TSC_IOCCR_G4_IO1_Msk     (0x1UL << TSC_IOCCR_G4_IO1_Pos)                /*!< 0x00001000 */
10701 #define TSC_IOCCR_G4_IO1         TSC_IOCCR_G4_IO1_Msk                          /*!<GROUP4_IO1 channel mode */
10702 #define TSC_IOCCR_G4_IO2_Pos     (13U)
10703 #define TSC_IOCCR_G4_IO2_Msk     (0x1UL << TSC_IOCCR_G4_IO2_Pos)                /*!< 0x00002000 */
10704 #define TSC_IOCCR_G4_IO2         TSC_IOCCR_G4_IO2_Msk                          /*!<GROUP4_IO2 channel mode */
10705 #define TSC_IOCCR_G4_IO3_Pos     (14U)
10706 #define TSC_IOCCR_G4_IO3_Msk     (0x1UL << TSC_IOCCR_G4_IO3_Pos)                /*!< 0x00004000 */
10707 #define TSC_IOCCR_G4_IO3         TSC_IOCCR_G4_IO3_Msk                          /*!<GROUP4_IO3 channel mode */
10708 #define TSC_IOCCR_G4_IO4_Pos     (15U)
10709 #define TSC_IOCCR_G4_IO4_Msk     (0x1UL << TSC_IOCCR_G4_IO4_Pos)                /*!< 0x00008000 */
10710 #define TSC_IOCCR_G4_IO4         TSC_IOCCR_G4_IO4_Msk                          /*!<GROUP4_IO4 channel mode */
10711 #define TSC_IOCCR_G5_IO1_Pos     (16U)
10712 #define TSC_IOCCR_G5_IO1_Msk     (0x1UL << TSC_IOCCR_G5_IO1_Pos)                /*!< 0x00010000 */
10713 #define TSC_IOCCR_G5_IO1         TSC_IOCCR_G5_IO1_Msk                          /*!<GROUP5_IO1 channel mode */
10714 #define TSC_IOCCR_G5_IO2_Pos     (17U)
10715 #define TSC_IOCCR_G5_IO2_Msk     (0x1UL << TSC_IOCCR_G5_IO2_Pos)                /*!< 0x00020000 */
10716 #define TSC_IOCCR_G5_IO2         TSC_IOCCR_G5_IO2_Msk                          /*!<GROUP5_IO2 channel mode */
10717 #define TSC_IOCCR_G5_IO3_Pos     (18U)
10718 #define TSC_IOCCR_G5_IO3_Msk     (0x1UL << TSC_IOCCR_G5_IO3_Pos)                /*!< 0x00040000 */
10719 #define TSC_IOCCR_G5_IO3         TSC_IOCCR_G5_IO3_Msk                          /*!<GROUP5_IO3 channel mode */
10720 #define TSC_IOCCR_G5_IO4_Pos     (19U)
10721 #define TSC_IOCCR_G5_IO4_Msk     (0x1UL << TSC_IOCCR_G5_IO4_Pos)                /*!< 0x00080000 */
10722 #define TSC_IOCCR_G5_IO4         TSC_IOCCR_G5_IO4_Msk                          /*!<GROUP5_IO4 channel mode */
10723 #define TSC_IOCCR_G6_IO1_Pos     (20U)
10724 #define TSC_IOCCR_G6_IO1_Msk     (0x1UL << TSC_IOCCR_G6_IO1_Pos)                /*!< 0x00100000 */
10725 #define TSC_IOCCR_G6_IO1         TSC_IOCCR_G6_IO1_Msk                          /*!<GROUP6_IO1 channel mode */
10726 #define TSC_IOCCR_G6_IO2_Pos     (21U)
10727 #define TSC_IOCCR_G6_IO2_Msk     (0x1UL << TSC_IOCCR_G6_IO2_Pos)                /*!< 0x00200000 */
10728 #define TSC_IOCCR_G6_IO2         TSC_IOCCR_G6_IO2_Msk                          /*!<GROUP6_IO2 channel mode */
10729 #define TSC_IOCCR_G6_IO3_Pos     (22U)
10730 #define TSC_IOCCR_G6_IO3_Msk     (0x1UL << TSC_IOCCR_G6_IO3_Pos)                /*!< 0x00400000 */
10731 #define TSC_IOCCR_G6_IO3         TSC_IOCCR_G6_IO3_Msk                          /*!<GROUP6_IO3 channel mode */
10732 #define TSC_IOCCR_G6_IO4_Pos     (23U)
10733 #define TSC_IOCCR_G6_IO4_Msk     (0x1UL << TSC_IOCCR_G6_IO4_Pos)                /*!< 0x00800000 */
10734 #define TSC_IOCCR_G6_IO4         TSC_IOCCR_G6_IO4_Msk                          /*!<GROUP6_IO4 channel mode */
10735 #define TSC_IOCCR_G7_IO1_Pos     (24U)
10736 #define TSC_IOCCR_G7_IO1_Msk     (0x1UL << TSC_IOCCR_G7_IO1_Pos)                /*!< 0x01000000 */
10737 #define TSC_IOCCR_G7_IO1         TSC_IOCCR_G7_IO1_Msk                          /*!<GROUP7_IO1 channel mode */
10738 #define TSC_IOCCR_G7_IO2_Pos     (25U)
10739 #define TSC_IOCCR_G7_IO2_Msk     (0x1UL << TSC_IOCCR_G7_IO2_Pos)                /*!< 0x02000000 */
10740 #define TSC_IOCCR_G7_IO2         TSC_IOCCR_G7_IO2_Msk                          /*!<GROUP7_IO2 channel mode */
10741 #define TSC_IOCCR_G7_IO3_Pos     (26U)
10742 #define TSC_IOCCR_G7_IO3_Msk     (0x1UL << TSC_IOCCR_G7_IO3_Pos)                /*!< 0x04000000 */
10743 #define TSC_IOCCR_G7_IO3         TSC_IOCCR_G7_IO3_Msk                          /*!<GROUP7_IO3 channel mode */
10744 #define TSC_IOCCR_G7_IO4_Pos     (27U)
10745 #define TSC_IOCCR_G7_IO4_Msk     (0x1UL << TSC_IOCCR_G7_IO4_Pos)                /*!< 0x08000000 */
10746 #define TSC_IOCCR_G7_IO4         TSC_IOCCR_G7_IO4_Msk                          /*!<GROUP7_IO4 channel mode */
10747 #define TSC_IOCCR_G8_IO1_Pos     (28U)
10748 #define TSC_IOCCR_G8_IO1_Msk     (0x1UL << TSC_IOCCR_G8_IO1_Pos)                /*!< 0x10000000 */
10749 #define TSC_IOCCR_G8_IO1         TSC_IOCCR_G8_IO1_Msk                          /*!<GROUP8_IO1 channel mode */
10750 #define TSC_IOCCR_G8_IO2_Pos     (29U)
10751 #define TSC_IOCCR_G8_IO2_Msk     (0x1UL << TSC_IOCCR_G8_IO2_Pos)                /*!< 0x20000000 */
10752 #define TSC_IOCCR_G8_IO2         TSC_IOCCR_G8_IO2_Msk                          /*!<GROUP8_IO2 channel mode */
10753 #define TSC_IOCCR_G8_IO3_Pos     (30U)
10754 #define TSC_IOCCR_G8_IO3_Msk     (0x1UL << TSC_IOCCR_G8_IO3_Pos)                /*!< 0x40000000 */
10755 #define TSC_IOCCR_G8_IO3         TSC_IOCCR_G8_IO3_Msk                          /*!<GROUP8_IO3 channel mode */
10756 #define TSC_IOCCR_G8_IO4_Pos     (31U)
10757 #define TSC_IOCCR_G8_IO4_Msk     (0x1UL << TSC_IOCCR_G8_IO4_Pos)                /*!< 0x80000000 */
10758 #define TSC_IOCCR_G8_IO4         TSC_IOCCR_G8_IO4_Msk                          /*!<GROUP8_IO4 channel mode */
10759 
10760 /*******************  Bit definition for TSC_IOGCSR register  *****************/
10761 #define TSC_IOGCSR_G1E_Pos       (0U)
10762 #define TSC_IOGCSR_G1E_Msk       (0x1UL << TSC_IOGCSR_G1E_Pos)                  /*!< 0x00000001 */
10763 #define TSC_IOGCSR_G1E           TSC_IOGCSR_G1E_Msk                            /*!<Analog IO GROUP1 enable */
10764 #define TSC_IOGCSR_G2E_Pos       (1U)
10765 #define TSC_IOGCSR_G2E_Msk       (0x1UL << TSC_IOGCSR_G2E_Pos)                  /*!< 0x00000002 */
10766 #define TSC_IOGCSR_G2E           TSC_IOGCSR_G2E_Msk                            /*!<Analog IO GROUP2 enable */
10767 #define TSC_IOGCSR_G3E_Pos       (2U)
10768 #define TSC_IOGCSR_G3E_Msk       (0x1UL << TSC_IOGCSR_G3E_Pos)                  /*!< 0x00000004 */
10769 #define TSC_IOGCSR_G3E           TSC_IOGCSR_G3E_Msk                            /*!<Analog IO GROUP3 enable */
10770 #define TSC_IOGCSR_G4E_Pos       (3U)
10771 #define TSC_IOGCSR_G4E_Msk       (0x1UL << TSC_IOGCSR_G4E_Pos)                  /*!< 0x00000008 */
10772 #define TSC_IOGCSR_G4E           TSC_IOGCSR_G4E_Msk                            /*!<Analog IO GROUP4 enable */
10773 #define TSC_IOGCSR_G5E_Pos       (4U)
10774 #define TSC_IOGCSR_G5E_Msk       (0x1UL << TSC_IOGCSR_G5E_Pos)                  /*!< 0x00000010 */
10775 #define TSC_IOGCSR_G5E           TSC_IOGCSR_G5E_Msk                            /*!<Analog IO GROUP5 enable */
10776 #define TSC_IOGCSR_G6E_Pos       (5U)
10777 #define TSC_IOGCSR_G6E_Msk       (0x1UL << TSC_IOGCSR_G6E_Pos)                  /*!< 0x00000020 */
10778 #define TSC_IOGCSR_G6E           TSC_IOGCSR_G6E_Msk                            /*!<Analog IO GROUP6 enable */
10779 #define TSC_IOGCSR_G7E_Pos       (6U)
10780 #define TSC_IOGCSR_G7E_Msk       (0x1UL << TSC_IOGCSR_G7E_Pos)                  /*!< 0x00000040 */
10781 #define TSC_IOGCSR_G7E           TSC_IOGCSR_G7E_Msk                            /*!<Analog IO GROUP7 enable */
10782 #define TSC_IOGCSR_G8E_Pos       (7U)
10783 #define TSC_IOGCSR_G8E_Msk       (0x1UL << TSC_IOGCSR_G8E_Pos)                  /*!< 0x00000080 */
10784 #define TSC_IOGCSR_G8E           TSC_IOGCSR_G8E_Msk                            /*!<Analog IO GROUP8 enable */
10785 #define TSC_IOGCSR_G1S_Pos       (16U)
10786 #define TSC_IOGCSR_G1S_Msk       (0x1UL << TSC_IOGCSR_G1S_Pos)                  /*!< 0x00010000 */
10787 #define TSC_IOGCSR_G1S           TSC_IOGCSR_G1S_Msk                            /*!<Analog IO GROUP1 status */
10788 #define TSC_IOGCSR_G2S_Pos       (17U)
10789 #define TSC_IOGCSR_G2S_Msk       (0x1UL << TSC_IOGCSR_G2S_Pos)                  /*!< 0x00020000 */
10790 #define TSC_IOGCSR_G2S           TSC_IOGCSR_G2S_Msk                            /*!<Analog IO GROUP2 status */
10791 #define TSC_IOGCSR_G3S_Pos       (18U)
10792 #define TSC_IOGCSR_G3S_Msk       (0x1UL << TSC_IOGCSR_G3S_Pos)                  /*!< 0x00040000 */
10793 #define TSC_IOGCSR_G3S           TSC_IOGCSR_G3S_Msk                            /*!<Analog IO GROUP3 status */
10794 #define TSC_IOGCSR_G4S_Pos       (19U)
10795 #define TSC_IOGCSR_G4S_Msk       (0x1UL << TSC_IOGCSR_G4S_Pos)                  /*!< 0x00080000 */
10796 #define TSC_IOGCSR_G4S           TSC_IOGCSR_G4S_Msk                            /*!<Analog IO GROUP4 status */
10797 #define TSC_IOGCSR_G5S_Pos       (20U)
10798 #define TSC_IOGCSR_G5S_Msk       (0x1UL << TSC_IOGCSR_G5S_Pos)                  /*!< 0x00100000 */
10799 #define TSC_IOGCSR_G5S           TSC_IOGCSR_G5S_Msk                            /*!<Analog IO GROUP5 status */
10800 #define TSC_IOGCSR_G6S_Pos       (21U)
10801 #define TSC_IOGCSR_G6S_Msk       (0x1UL << TSC_IOGCSR_G6S_Pos)                  /*!< 0x00200000 */
10802 #define TSC_IOGCSR_G6S           TSC_IOGCSR_G6S_Msk                            /*!<Analog IO GROUP6 status */
10803 #define TSC_IOGCSR_G7S_Pos       (22U)
10804 #define TSC_IOGCSR_G7S_Msk       (0x1UL << TSC_IOGCSR_G7S_Pos)                  /*!< 0x00400000 */
10805 #define TSC_IOGCSR_G7S           TSC_IOGCSR_G7S_Msk                            /*!<Analog IO GROUP7 status */
10806 #define TSC_IOGCSR_G8S_Pos       (23U)
10807 #define TSC_IOGCSR_G8S_Msk       (0x1UL << TSC_IOGCSR_G8S_Pos)                  /*!< 0x00800000 */
10808 #define TSC_IOGCSR_G8S           TSC_IOGCSR_G8S_Msk                            /*!<Analog IO GROUP8 status */
10809 
10810 /*******************  Bit definition for TSC_IOGXCR register  *****************/
10811 #define TSC_IOGXCR_CNT_Pos       (0U)
10812 #define TSC_IOGXCR_CNT_Msk       (0x3FFFUL << TSC_IOGXCR_CNT_Pos)               /*!< 0x00003FFF */
10813 #define TSC_IOGXCR_CNT           TSC_IOGXCR_CNT_Msk                            /*!<CNT[13:0] bits (Counter value) */
10814 
10815 /******************************************************************************/
10816 /*                                                                            */
10817 /*      Universal Synchronous Asynchronous Receiver Transmitter (USART)       */
10818 /*                                                                            */
10819 /******************************************************************************/
10820 /******************  Bit definition for USART_CR1 register  *******************/
10821 #define USART_CR1_UE_Pos              (0U)
10822 #define USART_CR1_UE_Msk              (0x1UL << USART_CR1_UE_Pos)               /*!< 0x00000001 */
10823 #define USART_CR1_UE                  USART_CR1_UE_Msk                         /*!< USART Enable */
10824 #define USART_CR1_UESM_Pos            (1U)
10825 #define USART_CR1_UESM_Msk            (0x1UL << USART_CR1_UESM_Pos)             /*!< 0x00000002 */
10826 #define USART_CR1_UESM                USART_CR1_UESM_Msk                       /*!< USART Enable in STOP Mode */
10827 #define USART_CR1_RE_Pos              (2U)
10828 #define USART_CR1_RE_Msk              (0x1UL << USART_CR1_RE_Pos)               /*!< 0x00000004 */
10829 #define USART_CR1_RE                  USART_CR1_RE_Msk                         /*!< Receiver Enable */
10830 #define USART_CR1_TE_Pos              (3U)
10831 #define USART_CR1_TE_Msk              (0x1UL << USART_CR1_TE_Pos)               /*!< 0x00000008 */
10832 #define USART_CR1_TE                  USART_CR1_TE_Msk                         /*!< Transmitter Enable */
10833 #define USART_CR1_IDLEIE_Pos          (4U)
10834 #define USART_CR1_IDLEIE_Msk          (0x1UL << USART_CR1_IDLEIE_Pos)           /*!< 0x00000010 */
10835 #define USART_CR1_IDLEIE              USART_CR1_IDLEIE_Msk                     /*!< IDLE Interrupt Enable */
10836 #define USART_CR1_RXNEIE_Pos          (5U)
10837 #define USART_CR1_RXNEIE_Msk          (0x1UL << USART_CR1_RXNEIE_Pos)           /*!< 0x00000020 */
10838 #define USART_CR1_RXNEIE              USART_CR1_RXNEIE_Msk                     /*!< RXNE Interrupt Enable */
10839 #define USART_CR1_TCIE_Pos            (6U)
10840 #define USART_CR1_TCIE_Msk            (0x1UL << USART_CR1_TCIE_Pos)             /*!< 0x00000040 */
10841 #define USART_CR1_TCIE                USART_CR1_TCIE_Msk                       /*!< Transmission Complete Interrupt Enable */
10842 #define USART_CR1_TXEIE_Pos           (7U)
10843 #define USART_CR1_TXEIE_Msk           (0x1UL << USART_CR1_TXEIE_Pos)            /*!< 0x00000080 */
10844 #define USART_CR1_TXEIE               USART_CR1_TXEIE_Msk                      /*!< TXE Interrupt Enable */
10845 #define USART_CR1_PEIE_Pos            (8U)
10846 #define USART_CR1_PEIE_Msk            (0x1UL << USART_CR1_PEIE_Pos)             /*!< 0x00000100 */
10847 #define USART_CR1_PEIE                USART_CR1_PEIE_Msk                       /*!< PE Interrupt Enable */
10848 #define USART_CR1_PS_Pos              (9U)
10849 #define USART_CR1_PS_Msk              (0x1UL << USART_CR1_PS_Pos)               /*!< 0x00000200 */
10850 #define USART_CR1_PS                  USART_CR1_PS_Msk                         /*!< Parity Selection */
10851 #define USART_CR1_PCE_Pos             (10U)
10852 #define USART_CR1_PCE_Msk             (0x1UL << USART_CR1_PCE_Pos)              /*!< 0x00000400 */
10853 #define USART_CR1_PCE                 USART_CR1_PCE_Msk                        /*!< Parity Control Enable */
10854 #define USART_CR1_WAKE_Pos            (11U)
10855 #define USART_CR1_WAKE_Msk            (0x1UL << USART_CR1_WAKE_Pos)             /*!< 0x00000800 */
10856 #define USART_CR1_WAKE                USART_CR1_WAKE_Msk                       /*!< Receiver Wakeup method */
10857 #define USART_CR1_M_Pos               (12U)
10858 #define USART_CR1_M_Msk               (0x1UL << USART_CR1_M_Pos)                /*!< 0x00001000 */
10859 #define USART_CR1_M                   USART_CR1_M_Msk                          /*!< Word length */
10860 #define USART_CR1_M0_Pos              (12U)
10861 #define USART_CR1_M0_Msk              (0x1UL << USART_CR1_M0_Pos)               /*!< 0x00001000 */
10862 #define USART_CR1_M0                  USART_CR1_M0_Msk                         /*!< SmartCard Word length */
10863 #define USART_CR1_MME_Pos             (13U)
10864 #define USART_CR1_MME_Msk             (0x1UL << USART_CR1_MME_Pos)              /*!< 0x00002000 */
10865 #define USART_CR1_MME                 USART_CR1_MME_Msk                        /*!< Mute Mode Enable */
10866 #define USART_CR1_CMIE_Pos            (14U)
10867 #define USART_CR1_CMIE_Msk            (0x1UL << USART_CR1_CMIE_Pos)             /*!< 0x00004000 */
10868 #define USART_CR1_CMIE                USART_CR1_CMIE_Msk                       /*!< Character match interrupt enable */
10869 #define USART_CR1_OVER8_Pos           (15U)
10870 #define USART_CR1_OVER8_Msk           (0x1UL << USART_CR1_OVER8_Pos)            /*!< 0x00008000 */
10871 #define USART_CR1_OVER8               USART_CR1_OVER8_Msk                      /*!< Oversampling by 8-bit or 16-bit mode */
10872 #define USART_CR1_DEDT_Pos            (16U)
10873 #define USART_CR1_DEDT_Msk            (0x1FUL << USART_CR1_DEDT_Pos)            /*!< 0x001F0000 */
10874 #define USART_CR1_DEDT                USART_CR1_DEDT_Msk                       /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */
10875 #define USART_CR1_DEDT_0              (0x01UL << USART_CR1_DEDT_Pos)            /*!< 0x00010000 */
10876 #define USART_CR1_DEDT_1              (0x02UL << USART_CR1_DEDT_Pos)            /*!< 0x00020000 */
10877 #define USART_CR1_DEDT_2              (0x04UL << USART_CR1_DEDT_Pos)            /*!< 0x00040000 */
10878 #define USART_CR1_DEDT_3              (0x08UL << USART_CR1_DEDT_Pos)            /*!< 0x00080000 */
10879 #define USART_CR1_DEDT_4              (0x10UL << USART_CR1_DEDT_Pos)            /*!< 0x00100000 */
10880 #define USART_CR1_DEAT_Pos            (21U)
10881 #define USART_CR1_DEAT_Msk            (0x1FUL << USART_CR1_DEAT_Pos)            /*!< 0x03E00000 */
10882 #define USART_CR1_DEAT                USART_CR1_DEAT_Msk                       /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */
10883 #define USART_CR1_DEAT_0              (0x01UL << USART_CR1_DEAT_Pos)            /*!< 0x00200000 */
10884 #define USART_CR1_DEAT_1              (0x02UL << USART_CR1_DEAT_Pos)            /*!< 0x00400000 */
10885 #define USART_CR1_DEAT_2              (0x04UL << USART_CR1_DEAT_Pos)            /*!< 0x00800000 */
10886 #define USART_CR1_DEAT_3              (0x08UL << USART_CR1_DEAT_Pos)            /*!< 0x01000000 */
10887 #define USART_CR1_DEAT_4              (0x10UL << USART_CR1_DEAT_Pos)            /*!< 0x02000000 */
10888 #define USART_CR1_RTOIE_Pos           (26U)
10889 #define USART_CR1_RTOIE_Msk           (0x1UL << USART_CR1_RTOIE_Pos)            /*!< 0x04000000 */
10890 #define USART_CR1_RTOIE               USART_CR1_RTOIE_Msk                      /*!< Receive Time Out interrupt enable */
10891 #define USART_CR1_EOBIE_Pos           (27U)
10892 #define USART_CR1_EOBIE_Msk           (0x1UL << USART_CR1_EOBIE_Pos)            /*!< 0x08000000 */
10893 #define USART_CR1_EOBIE               USART_CR1_EOBIE_Msk                      /*!< End of Block interrupt enable */
10894 
10895 /******************  Bit definition for USART_CR2 register  *******************/
10896 #define USART_CR2_ADDM7_Pos           (4U)
10897 #define USART_CR2_ADDM7_Msk           (0x1UL << USART_CR2_ADDM7_Pos)            /*!< 0x00000010 */
10898 #define USART_CR2_ADDM7               USART_CR2_ADDM7_Msk                      /*!< 7-bit or 4-bit Address Detection */
10899 #define USART_CR2_LBDL_Pos            (5U)
10900 #define USART_CR2_LBDL_Msk            (0x1UL << USART_CR2_LBDL_Pos)             /*!< 0x00000020 */
10901 #define USART_CR2_LBDL                USART_CR2_LBDL_Msk                       /*!< LIN Break Detection Length */
10902 #define USART_CR2_LBDIE_Pos           (6U)
10903 #define USART_CR2_LBDIE_Msk           (0x1UL << USART_CR2_LBDIE_Pos)            /*!< 0x00000040 */
10904 #define USART_CR2_LBDIE               USART_CR2_LBDIE_Msk                      /*!< LIN Break Detection Interrupt Enable */
10905 #define USART_CR2_LBCL_Pos            (8U)
10906 #define USART_CR2_LBCL_Msk            (0x1UL << USART_CR2_LBCL_Pos)             /*!< 0x00000100 */
10907 #define USART_CR2_LBCL                USART_CR2_LBCL_Msk                       /*!< Last Bit Clock pulse */
10908 #define USART_CR2_CPHA_Pos            (9U)
10909 #define USART_CR2_CPHA_Msk            (0x1UL << USART_CR2_CPHA_Pos)             /*!< 0x00000200 */
10910 #define USART_CR2_CPHA                USART_CR2_CPHA_Msk                       /*!< Clock Phase */
10911 #define USART_CR2_CPOL_Pos            (10U)
10912 #define USART_CR2_CPOL_Msk            (0x1UL << USART_CR2_CPOL_Pos)             /*!< 0x00000400 */
10913 #define USART_CR2_CPOL                USART_CR2_CPOL_Msk                       /*!< Clock Polarity */
10914 #define USART_CR2_CLKEN_Pos           (11U)
10915 #define USART_CR2_CLKEN_Msk           (0x1UL << USART_CR2_CLKEN_Pos)            /*!< 0x00000800 */
10916 #define USART_CR2_CLKEN               USART_CR2_CLKEN_Msk                      /*!< Clock Enable */
10917 #define USART_CR2_STOP_Pos            (12U)
10918 #define USART_CR2_STOP_Msk            (0x3UL << USART_CR2_STOP_Pos)             /*!< 0x00003000 */
10919 #define USART_CR2_STOP                USART_CR2_STOP_Msk                       /*!< STOP[1:0] bits (STOP bits) */
10920 #define USART_CR2_STOP_0              (0x1UL << USART_CR2_STOP_Pos)             /*!< 0x00001000 */
10921 #define USART_CR2_STOP_1              (0x2UL << USART_CR2_STOP_Pos)             /*!< 0x00002000 */
10922 #define USART_CR2_LINEN_Pos           (14U)
10923 #define USART_CR2_LINEN_Msk           (0x1UL << USART_CR2_LINEN_Pos)            /*!< 0x00004000 */
10924 #define USART_CR2_LINEN               USART_CR2_LINEN_Msk                      /*!< LIN mode enable */
10925 #define USART_CR2_SWAP_Pos            (15U)
10926 #define USART_CR2_SWAP_Msk            (0x1UL << USART_CR2_SWAP_Pos)             /*!< 0x00008000 */
10927 #define USART_CR2_SWAP                USART_CR2_SWAP_Msk                       /*!< SWAP TX/RX pins */
10928 #define USART_CR2_RXINV_Pos           (16U)
10929 #define USART_CR2_RXINV_Msk           (0x1UL << USART_CR2_RXINV_Pos)            /*!< 0x00010000 */
10930 #define USART_CR2_RXINV               USART_CR2_RXINV_Msk                      /*!< RX pin active level inversion */
10931 #define USART_CR2_TXINV_Pos           (17U)
10932 #define USART_CR2_TXINV_Msk           (0x1UL << USART_CR2_TXINV_Pos)            /*!< 0x00020000 */
10933 #define USART_CR2_TXINV               USART_CR2_TXINV_Msk                      /*!< TX pin active level inversion */
10934 #define USART_CR2_DATAINV_Pos         (18U)
10935 #define USART_CR2_DATAINV_Msk         (0x1UL << USART_CR2_DATAINV_Pos)          /*!< 0x00040000 */
10936 #define USART_CR2_DATAINV             USART_CR2_DATAINV_Msk                    /*!< Binary data inversion */
10937 #define USART_CR2_MSBFIRST_Pos        (19U)
10938 #define USART_CR2_MSBFIRST_Msk        (0x1UL << USART_CR2_MSBFIRST_Pos)         /*!< 0x00080000 */
10939 #define USART_CR2_MSBFIRST            USART_CR2_MSBFIRST_Msk                   /*!< Most Significant Bit First */
10940 #define USART_CR2_ABREN_Pos           (20U)
10941 #define USART_CR2_ABREN_Msk           (0x1UL << USART_CR2_ABREN_Pos)            /*!< 0x00100000 */
10942 #define USART_CR2_ABREN               USART_CR2_ABREN_Msk                      /*!< Auto Baud-Rate Enable*/
10943 #define USART_CR2_ABRMODE_Pos         (21U)
10944 #define USART_CR2_ABRMODE_Msk         (0x3UL << USART_CR2_ABRMODE_Pos)          /*!< 0x00600000 */
10945 #define USART_CR2_ABRMODE             USART_CR2_ABRMODE_Msk                    /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */
10946 #define USART_CR2_ABRMODE_0           (0x1UL << USART_CR2_ABRMODE_Pos)          /*!< 0x00200000 */
10947 #define USART_CR2_ABRMODE_1           (0x2UL << USART_CR2_ABRMODE_Pos)          /*!< 0x00400000 */
10948 #define USART_CR2_RTOEN_Pos           (23U)
10949 #define USART_CR2_RTOEN_Msk           (0x1UL << USART_CR2_RTOEN_Pos)            /*!< 0x00800000 */
10950 #define USART_CR2_RTOEN               USART_CR2_RTOEN_Msk                      /*!< Receiver Time-Out enable */
10951 #define USART_CR2_ADD_Pos             (24U)
10952 #define USART_CR2_ADD_Msk             (0xFFUL << USART_CR2_ADD_Pos)             /*!< 0xFF000000 */
10953 #define USART_CR2_ADD                 USART_CR2_ADD_Msk                        /*!< Address of the USART node */
10954 
10955 /******************  Bit definition for USART_CR3 register  *******************/
10956 #define USART_CR3_EIE_Pos             (0U)
10957 #define USART_CR3_EIE_Msk             (0x1UL << USART_CR3_EIE_Pos)              /*!< 0x00000001 */
10958 #define USART_CR3_EIE                 USART_CR3_EIE_Msk                        /*!< Error Interrupt Enable */
10959 #define USART_CR3_IREN_Pos            (1U)
10960 #define USART_CR3_IREN_Msk            (0x1UL << USART_CR3_IREN_Pos)             /*!< 0x00000002 */
10961 #define USART_CR3_IREN                USART_CR3_IREN_Msk                       /*!< IrDA mode Enable */
10962 #define USART_CR3_IRLP_Pos            (2U)
10963 #define USART_CR3_IRLP_Msk            (0x1UL << USART_CR3_IRLP_Pos)             /*!< 0x00000004 */
10964 #define USART_CR3_IRLP                USART_CR3_IRLP_Msk                       /*!< IrDA Low-Power */
10965 #define USART_CR3_HDSEL_Pos           (3U)
10966 #define USART_CR3_HDSEL_Msk           (0x1UL << USART_CR3_HDSEL_Pos)            /*!< 0x00000008 */
10967 #define USART_CR3_HDSEL               USART_CR3_HDSEL_Msk                      /*!< Half-Duplex Selection */
10968 #define USART_CR3_NACK_Pos            (4U)
10969 #define USART_CR3_NACK_Msk            (0x1UL << USART_CR3_NACK_Pos)             /*!< 0x00000010 */
10970 #define USART_CR3_NACK                USART_CR3_NACK_Msk                       /*!< SmartCard NACK enable */
10971 #define USART_CR3_SCEN_Pos            (5U)
10972 #define USART_CR3_SCEN_Msk            (0x1UL << USART_CR3_SCEN_Pos)             /*!< 0x00000020 */
10973 #define USART_CR3_SCEN                USART_CR3_SCEN_Msk                       /*!< SmartCard mode enable */
10974 #define USART_CR3_DMAR_Pos            (6U)
10975 #define USART_CR3_DMAR_Msk            (0x1UL << USART_CR3_DMAR_Pos)             /*!< 0x00000040 */
10976 #define USART_CR3_DMAR                USART_CR3_DMAR_Msk                       /*!< DMA Enable Receiver */
10977 #define USART_CR3_DMAT_Pos            (7U)
10978 #define USART_CR3_DMAT_Msk            (0x1UL << USART_CR3_DMAT_Pos)             /*!< 0x00000080 */
10979 #define USART_CR3_DMAT                USART_CR3_DMAT_Msk                       /*!< DMA Enable Transmitter */
10980 #define USART_CR3_RTSE_Pos            (8U)
10981 #define USART_CR3_RTSE_Msk            (0x1UL << USART_CR3_RTSE_Pos)             /*!< 0x00000100 */
10982 #define USART_CR3_RTSE                USART_CR3_RTSE_Msk                       /*!< RTS Enable */
10983 #define USART_CR3_CTSE_Pos            (9U)
10984 #define USART_CR3_CTSE_Msk            (0x1UL << USART_CR3_CTSE_Pos)             /*!< 0x00000200 */
10985 #define USART_CR3_CTSE                USART_CR3_CTSE_Msk                       /*!< CTS Enable */
10986 #define USART_CR3_CTSIE_Pos           (10U)
10987 #define USART_CR3_CTSIE_Msk           (0x1UL << USART_CR3_CTSIE_Pos)            /*!< 0x00000400 */
10988 #define USART_CR3_CTSIE               USART_CR3_CTSIE_Msk                      /*!< CTS Interrupt Enable */
10989 #define USART_CR3_ONEBIT_Pos          (11U)
10990 #define USART_CR3_ONEBIT_Msk          (0x1UL << USART_CR3_ONEBIT_Pos)           /*!< 0x00000800 */
10991 #define USART_CR3_ONEBIT              USART_CR3_ONEBIT_Msk                     /*!< One sample bit method enable */
10992 #define USART_CR3_OVRDIS_Pos          (12U)
10993 #define USART_CR3_OVRDIS_Msk          (0x1UL << USART_CR3_OVRDIS_Pos)           /*!< 0x00001000 */
10994 #define USART_CR3_OVRDIS              USART_CR3_OVRDIS_Msk                     /*!< Overrun Disable */
10995 #define USART_CR3_DDRE_Pos            (13U)
10996 #define USART_CR3_DDRE_Msk            (0x1UL << USART_CR3_DDRE_Pos)             /*!< 0x00002000 */
10997 #define USART_CR3_DDRE                USART_CR3_DDRE_Msk                       /*!< DMA Disable on Reception Error */
10998 #define USART_CR3_DEM_Pos             (14U)
10999 #define USART_CR3_DEM_Msk             (0x1UL << USART_CR3_DEM_Pos)              /*!< 0x00004000 */
11000 #define USART_CR3_DEM                 USART_CR3_DEM_Msk                        /*!< Driver Enable Mode */
11001 #define USART_CR3_DEP_Pos             (15U)
11002 #define USART_CR3_DEP_Msk             (0x1UL << USART_CR3_DEP_Pos)              /*!< 0x00008000 */
11003 #define USART_CR3_DEP                 USART_CR3_DEP_Msk                        /*!< Driver Enable Polarity Selection */
11004 #define USART_CR3_SCARCNT_Pos         (17U)
11005 #define USART_CR3_SCARCNT_Msk         (0x7UL << USART_CR3_SCARCNT_Pos)          /*!< 0x000E0000 */
11006 #define USART_CR3_SCARCNT             USART_CR3_SCARCNT_Msk                    /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */
11007 #define USART_CR3_SCARCNT_0           (0x1UL << USART_CR3_SCARCNT_Pos)          /*!< 0x00020000 */
11008 #define USART_CR3_SCARCNT_1           (0x2UL << USART_CR3_SCARCNT_Pos)          /*!< 0x00040000 */
11009 #define USART_CR3_SCARCNT_2           (0x4UL << USART_CR3_SCARCNT_Pos)          /*!< 0x00080000 */
11010 #define USART_CR3_WUS_Pos             (20U)
11011 #define USART_CR3_WUS_Msk             (0x3UL << USART_CR3_WUS_Pos)              /*!< 0x00300000 */
11012 #define USART_CR3_WUS                 USART_CR3_WUS_Msk                        /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */
11013 #define USART_CR3_WUS_0               (0x1UL << USART_CR3_WUS_Pos)              /*!< 0x00100000 */
11014 #define USART_CR3_WUS_1               (0x2UL << USART_CR3_WUS_Pos)              /*!< 0x00200000 */
11015 #define USART_CR3_WUFIE_Pos           (22U)
11016 #define USART_CR3_WUFIE_Msk           (0x1UL << USART_CR3_WUFIE_Pos)            /*!< 0x00400000 */
11017 #define USART_CR3_WUFIE               USART_CR3_WUFIE_Msk                      /*!< Wake Up Interrupt Enable */
11018 
11019 /******************  Bit definition for USART_BRR register  *******************/
11020 #define USART_BRR_DIV_FRACTION_Pos    (0U)
11021 #define USART_BRR_DIV_FRACTION_Msk    (0xFUL << USART_BRR_DIV_FRACTION_Pos)     /*!< 0x0000000F */
11022 #define USART_BRR_DIV_FRACTION        USART_BRR_DIV_FRACTION_Msk               /*!< Fraction of USARTDIV */
11023 #define USART_BRR_DIV_MANTISSA_Pos    (4U)
11024 #define USART_BRR_DIV_MANTISSA_Msk    (0xFFFUL << USART_BRR_DIV_MANTISSA_Pos)   /*!< 0x0000FFF0 */
11025 #define USART_BRR_DIV_MANTISSA        USART_BRR_DIV_MANTISSA_Msk               /*!< Mantissa of USARTDIV */
11026 
11027 /******************  Bit definition for USART_GTPR register  ******************/
11028 #define USART_GTPR_PSC_Pos            (0U)
11029 #define USART_GTPR_PSC_Msk            (0xFFUL << USART_GTPR_PSC_Pos)            /*!< 0x000000FF */
11030 #define USART_GTPR_PSC                USART_GTPR_PSC_Msk                       /*!< PSC[7:0] bits (Prescaler value) */
11031 #define USART_GTPR_GT_Pos             (8U)
11032 #define USART_GTPR_GT_Msk             (0xFFUL << USART_GTPR_GT_Pos)             /*!< 0x0000FF00 */
11033 #define USART_GTPR_GT                 USART_GTPR_GT_Msk                        /*!< GT[7:0] bits (Guard time value) */
11034 
11035 
11036 /*******************  Bit definition for USART_RTOR register  *****************/
11037 #define USART_RTOR_RTO_Pos            (0U)
11038 #define USART_RTOR_RTO_Msk            (0xFFFFFFUL << USART_RTOR_RTO_Pos)        /*!< 0x00FFFFFF */
11039 #define USART_RTOR_RTO                USART_RTOR_RTO_Msk                       /*!< Receiver Time Out Value */
11040 #define USART_RTOR_BLEN_Pos           (24U)
11041 #define USART_RTOR_BLEN_Msk           (0xFFUL << USART_RTOR_BLEN_Pos)           /*!< 0xFF000000 */
11042 #define USART_RTOR_BLEN               USART_RTOR_BLEN_Msk                      /*!< Block Length */
11043 
11044 /*******************  Bit definition for USART_RQR register  ******************/
11045 #define USART_RQR_ABRRQ_Pos           (0U)
11046 #define USART_RQR_ABRRQ_Msk           (0x1UL << USART_RQR_ABRRQ_Pos)            /*!< 0x00000001 */
11047 #define USART_RQR_ABRRQ               USART_RQR_ABRRQ_Msk                      /*!< Auto-Baud Rate Request */
11048 #define USART_RQR_SBKRQ_Pos           (1U)
11049 #define USART_RQR_SBKRQ_Msk           (0x1UL << USART_RQR_SBKRQ_Pos)            /*!< 0x00000002 */
11050 #define USART_RQR_SBKRQ               USART_RQR_SBKRQ_Msk                      /*!< Send Break Request */
11051 #define USART_RQR_MMRQ_Pos            (2U)
11052 #define USART_RQR_MMRQ_Msk            (0x1UL << USART_RQR_MMRQ_Pos)             /*!< 0x00000004 */
11053 #define USART_RQR_MMRQ                USART_RQR_MMRQ_Msk                       /*!< Mute Mode Request */
11054 #define USART_RQR_RXFRQ_Pos           (3U)
11055 #define USART_RQR_RXFRQ_Msk           (0x1UL << USART_RQR_RXFRQ_Pos)            /*!< 0x00000008 */
11056 #define USART_RQR_RXFRQ               USART_RQR_RXFRQ_Msk                      /*!< Receive Data flush Request */
11057 #define USART_RQR_TXFRQ_Pos           (4U)
11058 #define USART_RQR_TXFRQ_Msk           (0x1UL << USART_RQR_TXFRQ_Pos)            /*!< 0x00000010 */
11059 #define USART_RQR_TXFRQ               USART_RQR_TXFRQ_Msk                      /*!< Transmit data flush Request */
11060 
11061 /*******************  Bit definition for USART_ISR register  ******************/
11062 #define USART_ISR_PE_Pos              (0U)
11063 #define USART_ISR_PE_Msk              (0x1UL << USART_ISR_PE_Pos)               /*!< 0x00000001 */
11064 #define USART_ISR_PE                  USART_ISR_PE_Msk                         /*!< Parity Error */
11065 #define USART_ISR_FE_Pos              (1U)
11066 #define USART_ISR_FE_Msk              (0x1UL << USART_ISR_FE_Pos)               /*!< 0x00000002 */
11067 #define USART_ISR_FE                  USART_ISR_FE_Msk                         /*!< Framing Error */
11068 #define USART_ISR_NE_Pos              (2U)
11069 #define USART_ISR_NE_Msk              (0x1UL << USART_ISR_NE_Pos)               /*!< 0x00000004 */
11070 #define USART_ISR_NE                  USART_ISR_NE_Msk                         /*!< Noise detected Flag */
11071 #define USART_ISR_ORE_Pos             (3U)
11072 #define USART_ISR_ORE_Msk             (0x1UL << USART_ISR_ORE_Pos)              /*!< 0x00000008 */
11073 #define USART_ISR_ORE                 USART_ISR_ORE_Msk                        /*!< OverRun Error */
11074 #define USART_ISR_IDLE_Pos            (4U)
11075 #define USART_ISR_IDLE_Msk            (0x1UL << USART_ISR_IDLE_Pos)             /*!< 0x00000010 */
11076 #define USART_ISR_IDLE                USART_ISR_IDLE_Msk                       /*!< IDLE line detected */
11077 #define USART_ISR_RXNE_Pos            (5U)
11078 #define USART_ISR_RXNE_Msk            (0x1UL << USART_ISR_RXNE_Pos)             /*!< 0x00000020 */
11079 #define USART_ISR_RXNE                USART_ISR_RXNE_Msk                       /*!< Read Data Register Not Empty */
11080 #define USART_ISR_TC_Pos              (6U)
11081 #define USART_ISR_TC_Msk              (0x1UL << USART_ISR_TC_Pos)               /*!< 0x00000040 */
11082 #define USART_ISR_TC                  USART_ISR_TC_Msk                         /*!< Transmission Complete */
11083 #define USART_ISR_TXE_Pos             (7U)
11084 #define USART_ISR_TXE_Msk             (0x1UL << USART_ISR_TXE_Pos)              /*!< 0x00000080 */
11085 #define USART_ISR_TXE                 USART_ISR_TXE_Msk                        /*!< Transmit Data Register Empty */
11086 #define USART_ISR_LBDF_Pos            (8U)
11087 #define USART_ISR_LBDF_Msk            (0x1UL << USART_ISR_LBDF_Pos)             /*!< 0x00000100 */
11088 #define USART_ISR_LBDF                USART_ISR_LBDF_Msk                       /*!< LIN Break Detection Flag */
11089 #define USART_ISR_CTSIF_Pos           (9U)
11090 #define USART_ISR_CTSIF_Msk           (0x1UL << USART_ISR_CTSIF_Pos)            /*!< 0x00000200 */
11091 #define USART_ISR_CTSIF               USART_ISR_CTSIF_Msk                      /*!< CTS interrupt flag */
11092 #define USART_ISR_CTS_Pos             (10U)
11093 #define USART_ISR_CTS_Msk             (0x1UL << USART_ISR_CTS_Pos)              /*!< 0x00000400 */
11094 #define USART_ISR_CTS                 USART_ISR_CTS_Msk                        /*!< CTS flag */
11095 #define USART_ISR_RTOF_Pos            (11U)
11096 #define USART_ISR_RTOF_Msk            (0x1UL << USART_ISR_RTOF_Pos)             /*!< 0x00000800 */
11097 #define USART_ISR_RTOF                USART_ISR_RTOF_Msk                       /*!< Receiver Time Out */
11098 #define USART_ISR_EOBF_Pos            (12U)
11099 #define USART_ISR_EOBF_Msk            (0x1UL << USART_ISR_EOBF_Pos)             /*!< 0x00001000 */
11100 #define USART_ISR_EOBF                USART_ISR_EOBF_Msk                       /*!< End Of Block Flag */
11101 #define USART_ISR_ABRE_Pos            (14U)
11102 #define USART_ISR_ABRE_Msk            (0x1UL << USART_ISR_ABRE_Pos)             /*!< 0x00004000 */
11103 #define USART_ISR_ABRE                USART_ISR_ABRE_Msk                       /*!< Auto-Baud Rate Error */
11104 #define USART_ISR_ABRF_Pos            (15U)
11105 #define USART_ISR_ABRF_Msk            (0x1UL << USART_ISR_ABRF_Pos)             /*!< 0x00008000 */
11106 #define USART_ISR_ABRF                USART_ISR_ABRF_Msk                       /*!< Auto-Baud Rate Flag */
11107 #define USART_ISR_BUSY_Pos            (16U)
11108 #define USART_ISR_BUSY_Msk            (0x1UL << USART_ISR_BUSY_Pos)             /*!< 0x00010000 */
11109 #define USART_ISR_BUSY                USART_ISR_BUSY_Msk                       /*!< Busy Flag */
11110 #define USART_ISR_CMF_Pos             (17U)
11111 #define USART_ISR_CMF_Msk             (0x1UL << USART_ISR_CMF_Pos)              /*!< 0x00020000 */
11112 #define USART_ISR_CMF                 USART_ISR_CMF_Msk                        /*!< Character Match Flag */
11113 #define USART_ISR_SBKF_Pos            (18U)
11114 #define USART_ISR_SBKF_Msk            (0x1UL << USART_ISR_SBKF_Pos)             /*!< 0x00040000 */
11115 #define USART_ISR_SBKF                USART_ISR_SBKF_Msk                       /*!< Send Break Flag */
11116 #define USART_ISR_RWU_Pos             (19U)
11117 #define USART_ISR_RWU_Msk             (0x1UL << USART_ISR_RWU_Pos)              /*!< 0x00080000 */
11118 #define USART_ISR_RWU                 USART_ISR_RWU_Msk                        /*!< Receive Wake Up from mute mode Flag */
11119 #define USART_ISR_WUF_Pos             (20U)
11120 #define USART_ISR_WUF_Msk             (0x1UL << USART_ISR_WUF_Pos)              /*!< 0x00100000 */
11121 #define USART_ISR_WUF                 USART_ISR_WUF_Msk                        /*!< Wake Up from stop mode Flag */
11122 #define USART_ISR_TEACK_Pos           (21U)
11123 #define USART_ISR_TEACK_Msk           (0x1UL << USART_ISR_TEACK_Pos)            /*!< 0x00200000 */
11124 #define USART_ISR_TEACK               USART_ISR_TEACK_Msk                      /*!< Transmit Enable Acknowledge Flag */
11125 #define USART_ISR_REACK_Pos           (22U)
11126 #define USART_ISR_REACK_Msk           (0x1UL << USART_ISR_REACK_Pos)            /*!< 0x00400000 */
11127 #define USART_ISR_REACK               USART_ISR_REACK_Msk                      /*!< Receive Enable Acknowledge Flag */
11128 
11129 /*******************  Bit definition for USART_ICR register  ******************/
11130 #define USART_ICR_PECF_Pos            (0U)
11131 #define USART_ICR_PECF_Msk            (0x1UL << USART_ICR_PECF_Pos)             /*!< 0x00000001 */
11132 #define USART_ICR_PECF                USART_ICR_PECF_Msk                       /*!< Parity Error Clear Flag */
11133 #define USART_ICR_FECF_Pos            (1U)
11134 #define USART_ICR_FECF_Msk            (0x1UL << USART_ICR_FECF_Pos)             /*!< 0x00000002 */
11135 #define USART_ICR_FECF                USART_ICR_FECF_Msk                       /*!< Framing Error Clear Flag */
11136 #define USART_ICR_NCF_Pos             (2U)
11137 #define USART_ICR_NCF_Msk             (0x1UL << USART_ICR_NCF_Pos)              /*!< 0x00000004 */
11138 #define USART_ICR_NCF                 USART_ICR_NCF_Msk                        /*!< Noise detected Clear Flag */
11139 #define USART_ICR_ORECF_Pos           (3U)
11140 #define USART_ICR_ORECF_Msk           (0x1UL << USART_ICR_ORECF_Pos)            /*!< 0x00000008 */
11141 #define USART_ICR_ORECF               USART_ICR_ORECF_Msk                      /*!< OverRun Error Clear Flag */
11142 #define USART_ICR_IDLECF_Pos          (4U)
11143 #define USART_ICR_IDLECF_Msk          (0x1UL << USART_ICR_IDLECF_Pos)           /*!< 0x00000010 */
11144 #define USART_ICR_IDLECF              USART_ICR_IDLECF_Msk                     /*!< IDLE line detected Clear Flag */
11145 #define USART_ICR_TCCF_Pos            (6U)
11146 #define USART_ICR_TCCF_Msk            (0x1UL << USART_ICR_TCCF_Pos)             /*!< 0x00000040 */
11147 #define USART_ICR_TCCF                USART_ICR_TCCF_Msk                       /*!< Transmission Complete Clear Flag */
11148 #define USART_ICR_LBDCF_Pos           (8U)
11149 #define USART_ICR_LBDCF_Msk           (0x1UL << USART_ICR_LBDCF_Pos)            /*!< 0x00000100 */
11150 #define USART_ICR_LBDCF               USART_ICR_LBDCF_Msk                      /*!< LIN Break Detection Clear Flag */
11151 #define USART_ICR_CTSCF_Pos           (9U)
11152 #define USART_ICR_CTSCF_Msk           (0x1UL << USART_ICR_CTSCF_Pos)            /*!< 0x00000200 */
11153 #define USART_ICR_CTSCF               USART_ICR_CTSCF_Msk                      /*!< CTS Interrupt Clear Flag */
11154 #define USART_ICR_RTOCF_Pos           (11U)
11155 #define USART_ICR_RTOCF_Msk           (0x1UL << USART_ICR_RTOCF_Pos)            /*!< 0x00000800 */
11156 #define USART_ICR_RTOCF               USART_ICR_RTOCF_Msk                      /*!< Receiver Time Out Clear Flag */
11157 #define USART_ICR_EOBCF_Pos           (12U)
11158 #define USART_ICR_EOBCF_Msk           (0x1UL << USART_ICR_EOBCF_Pos)            /*!< 0x00001000 */
11159 #define USART_ICR_EOBCF               USART_ICR_EOBCF_Msk                      /*!< End Of Block Clear Flag */
11160 #define USART_ICR_CMCF_Pos            (17U)
11161 #define USART_ICR_CMCF_Msk            (0x1UL << USART_ICR_CMCF_Pos)             /*!< 0x00020000 */
11162 #define USART_ICR_CMCF                USART_ICR_CMCF_Msk                       /*!< Character Match Clear Flag */
11163 #define USART_ICR_WUCF_Pos            (20U)
11164 #define USART_ICR_WUCF_Msk            (0x1UL << USART_ICR_WUCF_Pos)             /*!< 0x00100000 */
11165 #define USART_ICR_WUCF                USART_ICR_WUCF_Msk                       /*!< Wake Up from stop mode Clear Flag */
11166 
11167 /*******************  Bit definition for USART_RDR register  ******************/
11168 #define USART_RDR_RDR_Pos             (0U)
11169 #define USART_RDR_RDR_Msk             (0x1FFUL << USART_RDR_RDR_Pos)            /*!< 0x000001FF */
11170 #define USART_RDR_RDR                 USART_RDR_RDR_Msk                        /*!< RDR[8:0] bits (Receive Data value) */
11171 
11172 /*******************  Bit definition for USART_TDR register  ******************/
11173 #define USART_TDR_TDR_Pos             (0U)
11174 #define USART_TDR_TDR_Msk             (0x1FFUL << USART_TDR_TDR_Pos)            /*!< 0x000001FF */
11175 #define USART_TDR_TDR                 USART_TDR_TDR_Msk                        /*!< TDR[8:0] bits (Transmit Data value) */
11176 
11177 /******************************************************************************/
11178 /*                                                                            */
11179 /*                            Window WATCHDOG                                 */
11180 /*                                                                            */
11181 /******************************************************************************/
11182 /*******************  Bit definition for WWDG_CR register  ********************/
11183 #define WWDG_CR_T_Pos           (0U)
11184 #define WWDG_CR_T_Msk           (0x7FUL << WWDG_CR_T_Pos)                       /*!< 0x0000007F */
11185 #define WWDG_CR_T               WWDG_CR_T_Msk                                  /*!< T[6:0] bits (7-Bit counter (MSB to LSB)) */
11186 #define WWDG_CR_T_0             (0x01UL << WWDG_CR_T_Pos)                       /*!< 0x00000001 */
11187 #define WWDG_CR_T_1             (0x02UL << WWDG_CR_T_Pos)                       /*!< 0x00000002 */
11188 #define WWDG_CR_T_2             (0x04UL << WWDG_CR_T_Pos)                       /*!< 0x00000004 */
11189 #define WWDG_CR_T_3             (0x08UL << WWDG_CR_T_Pos)                       /*!< 0x00000008 */
11190 #define WWDG_CR_T_4             (0x10UL << WWDG_CR_T_Pos)                       /*!< 0x00000010 */
11191 #define WWDG_CR_T_5             (0x20UL << WWDG_CR_T_Pos)                       /*!< 0x00000020 */
11192 #define WWDG_CR_T_6             (0x40UL << WWDG_CR_T_Pos)                       /*!< 0x00000040 */
11193 
11194 /* Legacy defines */
11195 #define  WWDG_CR_T0 WWDG_CR_T_0
11196 #define  WWDG_CR_T1 WWDG_CR_T_1
11197 #define  WWDG_CR_T2 WWDG_CR_T_2
11198 #define  WWDG_CR_T3 WWDG_CR_T_3
11199 #define  WWDG_CR_T4 WWDG_CR_T_4
11200 #define  WWDG_CR_T5 WWDG_CR_T_5
11201 #define  WWDG_CR_T6 WWDG_CR_T_6
11202 
11203 #define WWDG_CR_WDGA_Pos        (7U)
11204 #define WWDG_CR_WDGA_Msk        (0x1UL << WWDG_CR_WDGA_Pos)                     /*!< 0x00000080 */
11205 #define WWDG_CR_WDGA            WWDG_CR_WDGA_Msk                               /*!<Activation bit */
11206 
11207 /*******************  Bit definition for WWDG_CFR register  *******************/
11208 #define WWDG_CFR_W_Pos          (0U)
11209 #define WWDG_CFR_W_Msk          (0x7FUL << WWDG_CFR_W_Pos)                      /*!< 0x0000007F */
11210 #define WWDG_CFR_W              WWDG_CFR_W_Msk                                 /*!< W[6:0] bits (7-bit window value) */
11211 #define WWDG_CFR_W_0            (0x01UL << WWDG_CFR_W_Pos)                      /*!< 0x00000001 */
11212 #define WWDG_CFR_W_1            (0x02UL << WWDG_CFR_W_Pos)                      /*!< 0x00000002 */
11213 #define WWDG_CFR_W_2            (0x04UL << WWDG_CFR_W_Pos)                      /*!< 0x00000004 */
11214 #define WWDG_CFR_W_3            (0x08UL << WWDG_CFR_W_Pos)                      /*!< 0x00000008 */
11215 #define WWDG_CFR_W_4            (0x10UL << WWDG_CFR_W_Pos)                      /*!< 0x00000010 */
11216 #define WWDG_CFR_W_5            (0x20UL << WWDG_CFR_W_Pos)                      /*!< 0x00000020 */
11217 #define WWDG_CFR_W_6            (0x40UL << WWDG_CFR_W_Pos)                      /*!< 0x00000040 */
11218 
11219 /* Legacy defines */
11220 #define  WWDG_CFR_W0 WWDG_CFR_W_0
11221 #define  WWDG_CFR_W1 WWDG_CFR_W_1
11222 #define  WWDG_CFR_W2 WWDG_CFR_W_2
11223 #define  WWDG_CFR_W3 WWDG_CFR_W_3
11224 #define  WWDG_CFR_W4 WWDG_CFR_W_4
11225 #define  WWDG_CFR_W5 WWDG_CFR_W_5
11226 #define  WWDG_CFR_W6 WWDG_CFR_W_6
11227 
11228 #define WWDG_CFR_WDGTB_Pos      (7U)
11229 #define WWDG_CFR_WDGTB_Msk      (0x3UL << WWDG_CFR_WDGTB_Pos)                   /*!< 0x00000180 */
11230 #define WWDG_CFR_WDGTB          WWDG_CFR_WDGTB_Msk                             /*!< WDGTB[1:0] bits (Timer Base) */
11231 #define WWDG_CFR_WDGTB_0        (0x1UL << WWDG_CFR_WDGTB_Pos)                   /*!< 0x00000080 */
11232 #define WWDG_CFR_WDGTB_1        (0x2UL << WWDG_CFR_WDGTB_Pos)                   /*!< 0x00000100 */
11233 
11234 /* Legacy defines */
11235 #define  WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0
11236 #define  WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1
11237 
11238 #define WWDG_CFR_EWI_Pos        (9U)
11239 #define WWDG_CFR_EWI_Msk        (0x1UL << WWDG_CFR_EWI_Pos)                     /*!< 0x00000200 */
11240 #define WWDG_CFR_EWI            WWDG_CFR_EWI_Msk                               /*!<Early Wakeup Interrupt */
11241 
11242 /*******************  Bit definition for WWDG_SR register  ********************/
11243 #define WWDG_SR_EWIF_Pos        (0U)
11244 #define WWDG_SR_EWIF_Msk        (0x1UL << WWDG_SR_EWIF_Pos)                     /*!< 0x00000001 */
11245 #define WWDG_SR_EWIF            WWDG_SR_EWIF_Msk                               /*!<Early Wakeup Interrupt Flag */
11246 
11247 /**
11248   * @}
11249   */
11250 
11251  /**
11252   * @}
11253   */
11254 
11255 /** @addtogroup Exported_macros
11256   * @{
11257   */
11258 
11259 /****************************** ADC Instances *********************************/
11260 #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
11261 
11262 #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON)
11263 
11264 /****************************** CAN Instances *********************************/
11265 #define IS_CAN_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CAN)
11266 
11267 /****************************** CEC Instances *********************************/
11268 #define IS_CEC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CEC)
11269 
11270 /****************************** COMP Instances ********************************/
11271 #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \
11272                                         ((INSTANCE) == COMP2))
11273 
11274 #define IS_COMP_COMMON_INSTANCE(COMMON_INSTANCE) ((COMMON_INSTANCE) == COMP12_COMMON)
11275 
11276 /******************** COMP Instances with switch on DAC1 Channel1 output ******/
11277 #define IS_COMP_DAC1SWITCH_INSTANCE(INSTANCE) ((INSTANCE) == COMP1)
11278 
11279 /******************** COMP Instances with window mode capability **************/
11280 #define IS_COMP_WINDOWMODE_INSTANCE(INSTANCE) ((INSTANCE) == COMP2)
11281 
11282 /****************************** CRC Instances *********************************/
11283 #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
11284 
11285 /****************************** DAC Instances *********************************/
11286 #define IS_DAC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DAC1) || \
11287                                        ((INSTANCE) == DAC2))
11288 
11289 #define IS_DAC_CHANNEL_INSTANCE(INSTANCE, CHANNEL) \
11290     ((((INSTANCE) == DAC1) &&                   \
11291      (((CHANNEL) == DAC_CHANNEL_1) ||          \
11292       ((CHANNEL) == DAC_CHANNEL_2)))           \
11293     ||                                          \
11294     (((INSTANCE) == DAC2) &&                    \
11295      (((CHANNEL) == DAC_CHANNEL_1))))
11296 
11297 /****************************** DMA Instances *********************************/
11298 #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \
11299                                        ((INSTANCE) == DMA1_Channel2) || \
11300                                        ((INSTANCE) == DMA1_Channel3) || \
11301                                        ((INSTANCE) == DMA1_Channel4) || \
11302                                        ((INSTANCE) == DMA1_Channel5) || \
11303                                        ((INSTANCE) == DMA1_Channel6) || \
11304                                        ((INSTANCE) == DMA1_Channel7) || \
11305                                        ((INSTANCE) == DMA2_Channel1) || \
11306                                        ((INSTANCE) == DMA2_Channel2) || \
11307                                        ((INSTANCE) == DMA2_Channel3) || \
11308                                        ((INSTANCE) == DMA2_Channel4) || \
11309                                        ((INSTANCE) == DMA2_Channel5))
11310 
11311 /****************************** GPIO Instances ********************************/
11312 #define IS_GPIO_ALL_INSTANCE(INSTANCE)  (((INSTANCE) == GPIOA) || \
11313                                          ((INSTANCE) == GPIOB) || \
11314                                          ((INSTANCE) == GPIOC) || \
11315                                          ((INSTANCE) == GPIOD) || \
11316                                          ((INSTANCE) == GPIOE) || \
11317                                          ((INSTANCE) == GPIOF))
11318 
11319 #define IS_GPIO_AF_INSTANCE(INSTANCE)   (((INSTANCE) == GPIOA) || \
11320                                          ((INSTANCE) == GPIOB) || \
11321                                          ((INSTANCE) == GPIOC) || \
11322                                          ((INSTANCE) == GPIOD) || \
11323                                          ((INSTANCE) == GPIOE) || \
11324                                          ((INSTANCE) == GPIOF))
11325 
11326 #define IS_GPIO_LOCK_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
11327                                          ((INSTANCE) == GPIOB) || \
11328                                          ((INSTANCE) == GPIOD))
11329 
11330 /****************************** I2C Instances *********************************/
11331 #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
11332                                        ((INSTANCE) == I2C2))
11333 
11334 /****************** I2C Instances : wakeup capability from stop modes *********/
11335 #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) IS_I2C_ALL_INSTANCE(INSTANCE)
11336 
11337 /****************************** I2S Instances *********************************/
11338 #define IS_I2S_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
11339                                        ((INSTANCE) == SPI2) || \
11340                                        ((INSTANCE) == SPI3))
11341 
11342 /****************************** IWDG Instances ********************************/
11343 #define IS_IWDG_ALL_INSTANCE(INSTANCE)  ((INSTANCE) == IWDG)
11344 
11345 /****************************** RTC Instances *********************************/
11346 #define IS_RTC_ALL_INSTANCE(INSTANCE)  ((INSTANCE) == RTC)
11347 
11348 /****************************** SDADC Instances *******************************/
11349 #define IS_SDADC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SDADC1) || \
11350                                          ((INSTANCE) == SDADC2) || \
11351                                          ((INSTANCE) == SDADC3))
11352 
11353 /****************************** SMBUS Instances *******************************/
11354 #define IS_SMBUS_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
11355                                          ((INSTANCE) == I2C2))
11356 
11357 /****************************** SPI Instances *********************************/
11358 #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
11359                                        ((INSTANCE) == SPI2) || \
11360                                        ((INSTANCE) == SPI3))
11361 
11362 /******************* TIM Instances : All supported instances ******************/
11363 #define IS_TIM_INSTANCE(INSTANCE)\
11364   (((INSTANCE) == TIM2)    || \
11365    ((INSTANCE) == TIM3)    || \
11366    ((INSTANCE) == TIM4)    || \
11367    ((INSTANCE) == TIM5)    || \
11368    ((INSTANCE) == TIM6)    || \
11369    ((INSTANCE) == TIM7)    || \
11370    ((INSTANCE) == TIM12)   || \
11371    ((INSTANCE) == TIM13)   || \
11372    ((INSTANCE) == TIM14)   || \
11373    ((INSTANCE) == TIM15)   || \
11374    ((INSTANCE) == TIM16)   || \
11375    ((INSTANCE) == TIM17)   || \
11376    ((INSTANCE) == TIM18)   || \
11377    ((INSTANCE) == TIM19))
11378 
11379 /******************* TIM Instances : at least 1 capture/compare channel *******/
11380 #define IS_TIM_CC1_INSTANCE(INSTANCE)\
11381   (((INSTANCE) == TIM2)    || \
11382    ((INSTANCE) == TIM3)    || \
11383    ((INSTANCE) == TIM4)    || \
11384    ((INSTANCE) == TIM5)    || \
11385    ((INSTANCE) == TIM12)   || \
11386    ((INSTANCE) == TIM13)   || \
11387    ((INSTANCE) == TIM14)   || \
11388    ((INSTANCE) == TIM15)   || \
11389    ((INSTANCE) == TIM16)   || \
11390    ((INSTANCE) == TIM17)   || \
11391    ((INSTANCE) == TIM19))
11392 
11393 /****************** TIM Instances : at least 2 capture/compare channels *******/
11394 #define IS_TIM_CC2_INSTANCE(INSTANCE)\
11395   (((INSTANCE) == TIM2)    || \
11396    ((INSTANCE) == TIM3)    || \
11397    ((INSTANCE) == TIM4)    || \
11398    ((INSTANCE) == TIM5)    || \
11399    ((INSTANCE) == TIM12)   || \
11400    ((INSTANCE) == TIM15)   || \
11401    ((INSTANCE) == TIM19))
11402 
11403 /**************** TIM Instances : external trigger input available ************/
11404 #define IS_TIM_ETR_INSTANCE(INSTANCE)      (((INSTANCE) == TIM2)  || \
11405                                             ((INSTANCE) == TIM3)  || \
11406                                             ((INSTANCE) == TIM4)  || \
11407                                             ((INSTANCE) == TIM5)  || \
11408                                             ((INSTANCE) == TIM19))
11409 
11410 /****************** TIM Instances : at least 3 capture/compare channels *******/
11411 #define IS_TIM_CC3_INSTANCE(INSTANCE)\
11412   (((INSTANCE) == TIM2)    || \
11413    ((INSTANCE) == TIM3)    || \
11414    ((INSTANCE) == TIM4)    || \
11415    ((INSTANCE) == TIM5)    || \
11416    ((INSTANCE) == TIM19))
11417 
11418 /****************** TIM Instances : at least 4 capture/compare channels *******/
11419 #define IS_TIM_CC4_INSTANCE(INSTANCE)\
11420   (((INSTANCE) == TIM2)    || \
11421    ((INSTANCE) == TIM3)    || \
11422    ((INSTANCE) == TIM4)    || \
11423    ((INSTANCE) == TIM5)    || \
11424    ((INSTANCE) == TIM19))
11425 
11426 /************************** TIM Instances : Advanced-control timers ***********/
11427 
11428 /****************** TIM Instances : Advanced timer instances *******************/
11429 #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) (0U)
11430 
11431 /****************** TIM Instances : supporting clock selection ****************/
11432 #define IS_TIM_CLOCK_SELECT_INSTANCE(INSTANCE)\
11433   (((INSTANCE) == TIM2)    || \
11434    ((INSTANCE) == TIM3)    || \
11435    ((INSTANCE) == TIM4)    || \
11436    ((INSTANCE) == TIM5)    || \
11437    ((INSTANCE) == TIM12)   || \
11438    ((INSTANCE) == TIM15)   || \
11439    ((INSTANCE) == TIM19))
11440 
11441 /****************** TIM Instances : supporting external clock mode 1 for ETRF input */
11442 #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE)\
11443   (((INSTANCE) == TIM2)    || \
11444    ((INSTANCE) == TIM3)    || \
11445    ((INSTANCE) == TIM4)    || \
11446    ((INSTANCE) == TIM5)    || \
11447    ((INSTANCE) == TIM19))
11448 
11449 /****************** TIM Instances : supporting external clock mode 2 **********/
11450 #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE)\
11451   (((INSTANCE) == TIM2)    || \
11452    ((INSTANCE) == TIM3)    || \
11453    ((INSTANCE) == TIM4)    || \
11454    ((INSTANCE) == TIM5)    || \
11455    ((INSTANCE) == TIM19))
11456 
11457 /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/
11458 #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE)\
11459   (((INSTANCE) == TIM2)    || \
11460    ((INSTANCE) == TIM3)    || \
11461    ((INSTANCE) == TIM4)    || \
11462    ((INSTANCE) == TIM5)    || \
11463    ((INSTANCE) == TIM12)   || \
11464    ((INSTANCE) == TIM15)   || \
11465    ((INSTANCE) == TIM19))
11466 
11467 /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/
11468 #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE)\
11469   (((INSTANCE) == TIM2)    || \
11470    ((INSTANCE) == TIM3)    || \
11471    ((INSTANCE) == TIM4)    || \
11472    ((INSTANCE) == TIM5)    || \
11473    ((INSTANCE) == TIM12)   || \
11474    ((INSTANCE) == TIM15)   || \
11475    ((INSTANCE) == TIM19))
11476 
11477 /****************** TIM Instances : supporting OCxREF clear *******************/
11478 #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE)\
11479   (((INSTANCE) == TIM2)    || \
11480    ((INSTANCE) == TIM3)    || \
11481    ((INSTANCE) == TIM4)    || \
11482    ((INSTANCE) == TIM5)    || \
11483    ((INSTANCE) == TIM19))
11484 
11485 /****************** TIM Instances : supporting encoder interface **************/
11486 #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE)\
11487   (((INSTANCE) == TIM2)    || \
11488    ((INSTANCE) == TIM3)    || \
11489    ((INSTANCE) == TIM4)    || \
11490    ((INSTANCE) == TIM5)    || \
11491    ((INSTANCE) == TIM19))
11492 
11493 /****************** TIM Instances : supporting Hall interface *****************/
11494 #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (0)
11495 
11496 /****************** TIM Instances : supporting input XOR function *************/
11497 #define IS_TIM_XOR_INSTANCE(INSTANCE)\
11498   (((INSTANCE) == TIM2)    || \
11499    ((INSTANCE) == TIM3)    || \
11500    ((INSTANCE) == TIM4)    || \
11501    ((INSTANCE) == TIM5)    || \
11502    ((INSTANCE) == TIM19))
11503 
11504 /****************** TIM Instances : supporting master mode ********************/
11505 #define IS_TIM_MASTER_INSTANCE(INSTANCE)\
11506   (((INSTANCE) == TIM2)    || \
11507    ((INSTANCE) == TIM3)    || \
11508    ((INSTANCE) == TIM4)    || \
11509    ((INSTANCE) == TIM5)    || \
11510    ((INSTANCE) == TIM6)    || \
11511    ((INSTANCE) == TIM7)    || \
11512    ((INSTANCE) == TIM15)   || \
11513    ((INSTANCE) == TIM18)   || \
11514    ((INSTANCE) == TIM19))
11515 
11516 /****************** TIM Instances : supporting slave mode *********************/
11517 #define IS_TIM_SLAVE_INSTANCE(INSTANCE)\
11518   (((INSTANCE) == TIM2)    || \
11519    ((INSTANCE) == TIM3)    || \
11520    ((INSTANCE) == TIM4)    || \
11521    ((INSTANCE) == TIM5)    || \
11522    ((INSTANCE) == TIM12)   || \
11523    ((INSTANCE) == TIM15)   || \
11524    ((INSTANCE) == TIM19))
11525 
11526 /****************** TIM Instances : supporting 32 bits counter ****************/
11527 #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE)\
11528   (((INSTANCE) == TIM2)    || \
11529    ((INSTANCE) == TIM5))
11530 
11531 /****************** TIM Instances : supporting DMA burst **********************/
11532 #define IS_TIM_DMABURST_INSTANCE(INSTANCE)\
11533   (((INSTANCE) == TIM2)    || \
11534    ((INSTANCE) == TIM3)    || \
11535    ((INSTANCE) == TIM4)    || \
11536    ((INSTANCE) == TIM5)    || \
11537    ((INSTANCE) == TIM15)   || \
11538    ((INSTANCE) == TIM16)   || \
11539    ((INSTANCE) == TIM17)   || \
11540    ((INSTANCE) == TIM19))
11541 
11542 /****************** TIM Instances : supporting the break function *************/
11543 #define IS_TIM_BREAK_INSTANCE(INSTANCE)\
11544       (((INSTANCE) == TIM15)   || \
11545        ((INSTANCE) == TIM16)   || \
11546        ((INSTANCE) == TIM17))
11547 
11548 /****************** TIM Instances : supporting input/output channel(s) ********/
11549 #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
11550     ((((INSTANCE) == TIM2) &&                  \
11551      (((CHANNEL) == TIM_CHANNEL_1) ||          \
11552       ((CHANNEL) == TIM_CHANNEL_2) ||          \
11553       ((CHANNEL) == TIM_CHANNEL_3) ||          \
11554       ((CHANNEL) == TIM_CHANNEL_4)))           \
11555     ||                                         \
11556     (((INSTANCE) == TIM3) &&                   \
11557      (((CHANNEL) == TIM_CHANNEL_1) ||          \
11558       ((CHANNEL) == TIM_CHANNEL_2) ||          \
11559       ((CHANNEL) == TIM_CHANNEL_3) ||          \
11560       ((CHANNEL) == TIM_CHANNEL_4)))           \
11561     ||                                         \
11562     (((INSTANCE) == TIM4) &&                   \
11563      (((CHANNEL) == TIM_CHANNEL_1) ||          \
11564       ((CHANNEL) == TIM_CHANNEL_2) ||          \
11565       ((CHANNEL) == TIM_CHANNEL_3) ||          \
11566       ((CHANNEL) == TIM_CHANNEL_4)))           \
11567     ||                                         \
11568     (((INSTANCE) == TIM5) &&                   \
11569      (((CHANNEL) == TIM_CHANNEL_1) ||          \
11570       ((CHANNEL) == TIM_CHANNEL_2) ||          \
11571       ((CHANNEL) == TIM_CHANNEL_3) ||          \
11572       ((CHANNEL) == TIM_CHANNEL_4)))           \
11573     ||                                         \
11574     (((INSTANCE) == TIM12) &&                  \
11575      (((CHANNEL) == TIM_CHANNEL_1) ||          \
11576       ((CHANNEL) == TIM_CHANNEL_2)))           \
11577     ||                                         \
11578     (((INSTANCE) == TIM13) &&                  \
11579      (((CHANNEL) == TIM_CHANNEL_1)))           \
11580     ||                                         \
11581     (((INSTANCE) == TIM14) &&                  \
11582      (((CHANNEL) == TIM_CHANNEL_1)))           \
11583     ||                                         \
11584     (((INSTANCE) == TIM15) &&                  \
11585      (((CHANNEL) == TIM_CHANNEL_1) ||          \
11586       ((CHANNEL) == TIM_CHANNEL_2)))           \
11587     ||                                         \
11588     (((INSTANCE) == TIM16) &&                  \
11589      (((CHANNEL) == TIM_CHANNEL_1)))           \
11590     ||                                         \
11591     (((INSTANCE) == TIM17) &&                  \
11592      (((CHANNEL) == TIM_CHANNEL_1)))           \
11593     ||                                         \
11594     (((INSTANCE) == TIM19) &&                  \
11595      (((CHANNEL) == TIM_CHANNEL_1) ||          \
11596       ((CHANNEL) == TIM_CHANNEL_2) ||          \
11597       ((CHANNEL) == TIM_CHANNEL_3) ||          \
11598       ((CHANNEL) == TIM_CHANNEL_4))))
11599 
11600 /****************** TIM Instances : supporting complementary output(s) ********/
11601 #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
11602    ((((INSTANCE) == TIM15) &&                   \
11603      (((CHANNEL) == TIM_CHANNEL_1)))            \
11604     ||                                          \
11605     (((INSTANCE) == TIM16) &&                   \
11606      (((CHANNEL) == TIM_CHANNEL_1)))            \
11607     ||                                          \
11608     (((INSTANCE) == TIM17) &&                   \
11609      ((CHANNEL) == TIM_CHANNEL_1)))
11610 
11611 /****************** TIM Instances : supporting counting mode selection ********/
11612 #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE)\
11613   (((INSTANCE) == TIM2)    || \
11614    ((INSTANCE) == TIM3)    || \
11615    ((INSTANCE) == TIM4)    || \
11616    ((INSTANCE) == TIM5)    || \
11617    ((INSTANCE) == TIM19))
11618 
11619 /****************** TIM Instances : supporting repetition counter *************/
11620 #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE)\
11621   (((INSTANCE) == TIM15)   || \
11622    ((INSTANCE) == TIM16)   || \
11623    ((INSTANCE) == TIM17))
11624 
11625 /****************** TIM Instances : supporting clock division *****************/
11626 #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE)\
11627   (((INSTANCE) == TIM2)    || \
11628    ((INSTANCE) == TIM3)    || \
11629    ((INSTANCE) == TIM4)    || \
11630    ((INSTANCE) == TIM5)    || \
11631    ((INSTANCE) == TIM12)   || \
11632    ((INSTANCE) == TIM13)   || \
11633    ((INSTANCE) == TIM14)   || \
11634    ((INSTANCE) == TIM15)   || \
11635    ((INSTANCE) == TIM16)   || \
11636    ((INSTANCE) == TIM17)   || \
11637    ((INSTANCE) == TIM19))
11638 
11639 /****************** TIM Instances : supporting 2 break inputs *****************/
11640 #define IS_TIM_BKIN2_INSTANCE(INSTANCE) (0)
11641 
11642 /****************** TIM Instances : supporting ADC triggering through TRGO2 ***/
11643 #define IS_TIM_TRGO2_INSTANCE(INSTANCE) (0)
11644 
11645 /****************** TIM Instances : supporting DMA generation on Update events*/
11646 #define IS_TIM_DMA_INSTANCE(INSTANCE)\
11647   (((INSTANCE) == TIM2)    || \
11648    ((INSTANCE) == TIM3)    || \
11649    ((INSTANCE) == TIM4)    || \
11650    ((INSTANCE) == TIM5)    || \
11651    ((INSTANCE) == TIM6)    || \
11652    ((INSTANCE) == TIM7)    || \
11653    ((INSTANCE) == TIM15)   || \
11654    ((INSTANCE) == TIM16)   || \
11655    ((INSTANCE) == TIM17)   || \
11656    ((INSTANCE) == TIM18)   || \
11657    ((INSTANCE) == TIM19))
11658 
11659 /****************** TIM Instances : supporting DMA generation on Capture/Compare events */
11660 #define IS_TIM_DMA_CC_INSTANCE(INSTANCE)\
11661   (((INSTANCE) == TIM2)    || \
11662    ((INSTANCE) == TIM3)    || \
11663    ((INSTANCE) == TIM4)    || \
11664    ((INSTANCE) == TIM5)    || \
11665    ((INSTANCE) == TIM6)    || \
11666    ((INSTANCE) == TIM7)    || \
11667    ((INSTANCE) == TIM15)   || \
11668    ((INSTANCE) == TIM16)   || \
11669    ((INSTANCE) == TIM17)   || \
11670    ((INSTANCE) == TIM18)   || \
11671    ((INSTANCE) == TIM19))
11672 
11673 /****************** TIM Instances : supporting commutation event generation ***/
11674 #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) (0)
11675 
11676 /****************** TIM Instances : supporting remapping capability ***********/
11677 #define IS_TIM_REMAP_INSTANCE(INSTANCE)\
11678   ((INSTANCE) == TIM14)
11679 
11680 /****************************** TSC Instances *********************************/
11681 #define IS_TSC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == TSC)
11682 
11683 /******************** USART Instances : Synchronous mode **********************/
11684 #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
11685                                      ((INSTANCE) == USART2) || \
11686                                      ((INSTANCE) == USART3))
11687 
11688 /****************** USART Instances : Auto Baud Rate detection ****************/
11689 #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
11690                                                             ((INSTANCE) == USART2) || \
11691                                                             ((INSTANCE) == USART3))
11692 
11693 /******************** UART Instances : Asynchronous mode **********************/
11694 #define IS_UART_INSTANCE(INSTANCE)   (((INSTANCE) == USART1) || \
11695                                       ((INSTANCE) == USART2) || \
11696                                       ((INSTANCE) == USART3))
11697 
11698 /******************** UART Instances : Half-Duplex mode **********************/
11699 #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE)   (((INSTANCE) == USART1) || \
11700                                                  ((INSTANCE) == USART2) || \
11701                                                  ((INSTANCE) == USART3))
11702 
11703 /******************** UART Instances : LIN mode **********************/
11704 #define IS_UART_LIN_INSTANCE(INSTANCE)   (((INSTANCE) == USART1) || \
11705                                           ((INSTANCE) == USART2) || \
11706                                           ((INSTANCE) == USART3))
11707 
11708 /******************** UART Instances : Wake-up from Stop mode **********************/
11709 #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE)   (((INSTANCE) == USART1) || \
11710                                                       ((INSTANCE) == USART2) || \
11711                                                       ((INSTANCE) == USART3))
11712 
11713 /****************** UART Instances : Hardware Flow control ********************/
11714 #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
11715                                            ((INSTANCE) == USART2) || \
11716                                            ((INSTANCE) == USART3))
11717 
11718 /****************** UART Instances : Auto Baud Rate detection *****************/
11719 #define IS_UART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
11720                                                            ((INSTANCE) == USART2) || \
11721                                                            ((INSTANCE) == USART3))
11722 
11723 /****************** UART Instances : Driver Enable ****************************/
11724 #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
11725                                                   ((INSTANCE) == USART2) || \
11726                                                   ((INSTANCE) == USART3))
11727 
11728 /********************* UART Instances : Smard card mode ***********************/
11729 #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
11730                                          ((INSTANCE) == USART2) || \
11731                                          ((INSTANCE) == USART3))
11732 
11733 /*********************** UART Instances : IRDA mode ***************************/
11734 #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
11735                                     ((INSTANCE) == USART2) || \
11736                                     ((INSTANCE) == USART3))
11737 
11738 /******************** UART Instances : Support of continuous communication using DMA ****/
11739 #define IS_UART_DMA_INSTANCE(INSTANCE) (1)
11740 
11741 /****************************** WWDG Instances ********************************/
11742 #define IS_WWDG_ALL_INSTANCE(INSTANCE)  ((INSTANCE) == WWDG)
11743 
11744 /**
11745   * @}
11746   */
11747 
11748 
11749 /******************************************************************************/
11750 /*  For a painless codes migration between the STM32F3xx device product       */
11751 /*  lines, the aliases defined below are put in place to overcome the         */
11752 /*  differences in the interrupt handlers and IRQn definitions.               */
11753 /*  No need to update developed interrupt code when moving across             */
11754 /*  product lines within the same STM32F3 Family                              */
11755 /******************************************************************************/
11756 
11757 /* Aliases for __IRQn */
11758 #define ADC1_2_IRQn             ADC1_IRQn
11759 #define USB_LP_CAN_RX0_IRQn     CAN_RX0_IRQn
11760 #define USB_HP_CAN_TX_IRQn      CAN_TX_IRQn
11761 #define USBWakeUp_IRQn          CEC_IRQn
11762 #define COMP2_IRQn              COMP_IRQn
11763 #define COMP1_2_3_IRQn          COMP_IRQn
11764 #define COMP1_2_IRQn            COMP_IRQn
11765 #define ADC4_IRQn               SDADC1_IRQn
11766 #define TIM8_BRK_IRQn           TIM12_IRQn
11767 #define TIM8_UP_IRQn            TIM13_IRQn
11768 #define TIM8_TRG_COM_IRQn       TIM14_IRQn
11769 #define TIM1_BRK_TIM15_IRQn     TIM15_IRQn
11770 #define TIM1_UP_TIM16_IRQn      TIM16_IRQn
11771 #define TIM1_TRG_COM_TIM17_IRQn TIM17_IRQn
11772 #define TIM1_CC_IRQn            TIM18_DAC2_IRQn
11773 #define TIM20_UP_IRQn           TIM19_IRQn
11774 #define TIM6_DAC_IRQn           TIM6_DAC1_IRQn
11775 #define TIM7_DAC2_IRQn          TIM7_IRQn
11776 
11777 
11778 /* Aliases for __IRQHandler */
11779 #define ADC1_2_IRQHandler             ADC1_IRQHandler
11780 #define USB_LP_CAN_RX0_IRQHandler     CAN_RX0_IRQHandler
11781 #define USB_HP_CAN_TX_IRQHandler      CAN_TX_IRQHandler
11782 #define USBWakeUp_IRQHandler          CEC_IRQHandler
11783 #define COMP2_IRQHandler              COMP_IRQHandler
11784 #define COMP1_2_3_IRQHandler          COMP_IRQHandler
11785 #define COMP1_2_IRQHandler            COMP_IRQHandler
11786 #define ADC4_IRQHandler               SDADC1_IRQHandler
11787 #define TIM8_BRK_IRQHandler           TIM12_IRQHandler
11788 #define TIM8_UP_IRQHandler            TIM13_IRQHandler
11789 #define TIM8_TRG_COM_IRQHandler       TIM14_IRQHandler
11790 #define TIM1_BRK_TIM15_IRQHandler     TIM15_IRQHandler
11791 #define TIM1_UP_TIM16_IRQHandler      TIM16_IRQHandler
11792 #define TIM1_TRG_COM_TIM17_IRQHandler TIM17_IRQHandler
11793 #define TIM1_CC_IRQHandler            TIM18_DAC2_IRQHandler
11794 #define TIM20_UP_IRQHandler           TIM19_IRQHandler
11795 #define TIM6_DAC_IRQHandler           TIM6_DAC1_IRQHandler
11796 #define TIM7_DAC2_IRQHandler          TIM7_IRQHandler
11797 
11798 
11799 #ifdef __cplusplus
11800 }
11801 #endif /* __cplusplus */
11802 
11803 #endif /* __STM32F378xx_H */
11804 
11805 /**
11806   * @}
11807   */
11808 
11809 /**
11810   * @}
11811   */
11812