1 /** 2 ****************************************************************************** 3 * @file stm32f373xc.h 4 * @author MCD Application Team 5 * @brief CMSIS STM32F373xC Devices Peripheral Access Layer Header File. 6 * 7 * This file contains: 8 * - Data structures and the address mapping for all peripherals 9 * - Peripheral's registers declarations and bits definition 10 * - Macros to access peripheral's registers hardware 11 * 12 ****************************************************************************** 13 * @attention 14 * 15 * Copyright (c) 2016 STMicroelectronics. 16 * All rights reserved. 17 * 18 * This software is licensed under terms that can be found in the LICENSE file 19 * in the root directory of this software component. 20 * If no LICENSE file comes with this software, it is provided AS-IS. 21 * 22 ****************************************************************************** 23 */ 24 25 /** @addtogroup CMSIS_Device 26 * @{ 27 */ 28 29 /** @addtogroup stm32f373xc 30 * @{ 31 */ 32 33 #ifndef __STM32F373xC_H 34 #define __STM32F373xC_H 35 36 #ifdef __cplusplus 37 extern "C" { 38 #endif /* __cplusplus */ 39 40 /** @addtogroup Configuration_section_for_CMSIS 41 * @{ 42 */ 43 44 /** 45 * @brief Configuration of the Cortex-M4 Processor and Core Peripherals 46 */ 47 #define __CM4_REV 0x0001U /*!< Core revision r0p1 */ 48 #define __MPU_PRESENT 1U /*!< STM32F373xC devices provide an MPU */ 49 #define __NVIC_PRIO_BITS 4U /*!< STM32F373xC devices use 4 Bits for the Priority Levels */ 50 #define __Vendor_SysTickConfig 0U /*!< Set to 1 if different SysTick Config is used */ 51 #define __FPU_PRESENT 1U /*!< STM32F373xC devices provide an FPU */ 52 53 /** 54 * @} 55 */ 56 57 /** @addtogroup Peripheral_interrupt_number_definition 58 * @{ 59 */ 60 61 /** 62 * @brief STM32F373xC devices Interrupt Number Definition, according to the selected device 63 * in @ref Library_configuration_section 64 */ 65 typedef enum 66 { 67 /****** Cortex-M4 Processor Exceptions Numbers ****************************************************************/ 68 NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */ 69 HardFault_IRQn = -13, /*!< 3 Cortex-M4 Hard Fault Interrupt */ 70 MemoryManagement_IRQn = -12, /*!< 4 Cortex-M4 Memory Management Interrupt */ 71 BusFault_IRQn = -11, /*!< 5 Cortex-M4 Bus Fault Interrupt */ 72 UsageFault_IRQn = -10, /*!< 6 Cortex-M4 Usage Fault Interrupt */ 73 SVCall_IRQn = -5, /*!< 11 Cortex-M4 SV Call Interrupt */ 74 DebugMonitor_IRQn = -4, /*!< 12 Cortex-M4 Debug Monitor Interrupt */ 75 PendSV_IRQn = -2, /*!< 14 Cortex-M4 Pend SV Interrupt */ 76 SysTick_IRQn = -1, /*!< 15 Cortex-M4 System Tick Interrupt */ 77 /****** STM32 specific Interrupt Numbers **********************************************************************/ 78 WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */ 79 PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt */ 80 TAMP_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts through the EXTI line 19 */ 81 RTC_WKUP_IRQn = 3, /*!< RTC Wakeup interrupt through the EXTI line 20 */ 82 FLASH_IRQn = 4, /*!< FLASH global Interrupt */ 83 RCC_IRQn = 5, /*!< RCC global Interrupt */ 84 EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */ 85 EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */ 86 EXTI2_TSC_IRQn = 8, /*!< EXTI Line2 Interrupt and Touch Sense Controller Interrupt */ 87 EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */ 88 EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */ 89 DMA1_Channel1_IRQn = 11, /*!< DMA1 Channel 1 Interrupt */ 90 DMA1_Channel2_IRQn = 12, /*!< DMA1 Channel 2 Interrupt */ 91 DMA1_Channel3_IRQn = 13, /*!< DMA1 Channel 3 Interrupt */ 92 DMA1_Channel4_IRQn = 14, /*!< DMA1 Channel 4 Interrupt */ 93 DMA1_Channel5_IRQn = 15, /*!< DMA1 Channel 5 Interrupt */ 94 DMA1_Channel6_IRQn = 16, /*!< DMA1 Channel 6 Interrupt */ 95 DMA1_Channel7_IRQn = 17, /*!< DMA1 Channel 7 Interrupt */ 96 ADC1_IRQn = 18, /*!< ADC1 Interrupts */ 97 CAN_TX_IRQn = 19, /*!< CAN TX Interrupt */ 98 CAN_RX0_IRQn = 20, /*!< CAN RX0 Interrupt */ 99 CAN_RX1_IRQn = 21, /*!< CAN RX1 Interrupt */ 100 CAN_SCE_IRQn = 22, /*!< CAN SCE Interrupt */ 101 EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */ 102 TIM15_IRQn = 24, /*!< TIM15 global Interrupt */ 103 TIM16_IRQn = 25, /*!< TIM16 global Interrupt */ 104 TIM17_IRQn = 26, /*!< TIM17 global Interrupt */ 105 TIM18_DAC2_IRQn = 27, /*!< TIM18 global Interrupt and DAC2 underrun Interrupt */ 106 TIM2_IRQn = 28, /*!< TIM2 global Interrupt */ 107 TIM3_IRQn = 29, /*!< TIM3 global Interrupt */ 108 TIM4_IRQn = 30, /*!< TIM4 global Interrupt */ 109 I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt & EXTI Line23 Interrupt (I2C1 wakeup) */ 110 I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */ 111 I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt & EXTI Line24 Interrupt (I2C2 wakeup) */ 112 I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */ 113 SPI1_IRQn = 35, /*!< SPI1 global Interrupt */ 114 SPI2_IRQn = 36, /*!< SPI2 global Interrupt */ 115 USART1_IRQn = 37, /*!< USART1 global Interrupt & EXTI Line25 Interrupt (USART1 wakeup) */ 116 USART2_IRQn = 38, /*!< USART2 global Interrupt & EXTI Line26 Interrupt (USART2 wakeup) */ 117 USART3_IRQn = 39, /*!< USART3 global Interrupt & EXTI Line28 Interrupt (USART3 wakeup) */ 118 EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */ 119 RTC_Alarm_IRQn = 41, /*!< RTC Alarm (A and B) through EXTI Line 17 Interrupt */ 120 CEC_IRQn = 42, /*!< CEC Interrupt & EXTI Line27 Interrupt (CEC wakeup) */ 121 TIM12_IRQn = 43, /*!< TIM12 global interrupt */ 122 TIM13_IRQn = 44, /*!< TIM13 global interrupt */ 123 TIM14_IRQn = 45, /*!< TIM14 global interrupt */ 124 TIM5_IRQn = 50, /*!< TIM5 global Interrupt */ 125 SPI3_IRQn = 51, /*!< SPI3 global Interrupt */ 126 TIM6_DAC1_IRQn = 54, /*!< TIM6 global and DAC1 underrun error Interrupts*/ 127 TIM7_IRQn = 55, /*!< TIM7 global Interrupt */ 128 DMA2_Channel1_IRQn = 56, /*!< DMA2 Channel 1 global Interrupt */ 129 DMA2_Channel2_IRQn = 57, /*!< DMA2 Channel 2 global Interrupt */ 130 DMA2_Channel3_IRQn = 58, /*!< DMA2 Channel 3 global Interrupt */ 131 DMA2_Channel4_IRQn = 59, /*!< DMA2 Channel 4 global Interrupt */ 132 DMA2_Channel5_IRQn = 60, /*!< DMA2 Channel 5 global Interrupt */ 133 SDADC1_IRQn = 61, /*!< ADC Sigma Delta 1 global Interrupt */ 134 SDADC2_IRQn = 62, /*!< ADC Sigma Delta 2 global Interrupt */ 135 SDADC3_IRQn = 63, /*!< ADC Sigma Delta 1 global Interrupt */ 136 COMP_IRQn = 64, /*!< COMP1 and COMP2 global Interrupt */ 137 USB_HP_IRQn = 74, /*!< USB High Priority global Interrupt */ 138 USB_LP_IRQn = 75, /*!< USB Low Priority global Interrupt */ 139 USBWakeUp_IRQn = 76, /*!< USB Wakeup Interrupt */ 140 TIM19_IRQn = 78, /*!< TIM19 global Interrupt */ 141 FPU_IRQn = 81, /*!< Floating point Interrupt */ 142 } IRQn_Type; 143 144 /** 145 * @} 146 */ 147 148 #include "core_cm4.h" /* Cortex-M4 processor and core peripherals */ 149 #include "system_stm32f3xx.h" /* STM32F3xx System Header */ 150 #include <stdint.h> 151 152 /** @addtogroup Peripheral_registers_structures 153 * @{ 154 */ 155 156 /** 157 * @brief Analog to Digital Converter 158 */ 159 160 typedef struct 161 { 162 __IO uint32_t SR; /*!< ADC status register, Address offset: 0x00 */ 163 __IO uint32_t CR1; /*!< ADC control register 1, Address offset: 0x04 */ 164 __IO uint32_t CR2; /*!< ADC control register 2, Address offset: 0x08 */ 165 __IO uint32_t SMPR1; /*!< ADC sample time register 1, Address offset: 0x0C */ 166 __IO uint32_t SMPR2; /*!< ADC sample time register 2, Address offset: 0x10 */ 167 __IO uint32_t JOFR1; /*!< ADC injected channel data offset register 1, Address offset: 0x14 */ 168 __IO uint32_t JOFR2; /*!< ADC injected channel data offset register 2, Address offset: 0x18 */ 169 __IO uint32_t JOFR3; /*!< ADC injected channel data offset register 3, Address offset: 0x1C */ 170 __IO uint32_t JOFR4; /*!< ADC injected channel data offset register 4, Address offset: 0x20 */ 171 __IO uint32_t HTR; /*!< ADC watchdog higher threshold register, Address offset: 0x24 */ 172 __IO uint32_t LTR; /*!< ADC watchdog lower threshold register, Address offset: 0x28 */ 173 __IO uint32_t SQR1; /*!< ADC regular sequence register 1, Address offset: 0x2C */ 174 __IO uint32_t SQR2; /*!< ADC regular sequence register 2, Address offset: 0x30 */ 175 __IO uint32_t SQR3; /*!< ADC regular sequence register 3, Address offset: 0x34 */ 176 __IO uint32_t JSQR; /*!< ADC injected sequence register, Address offset: 0x38 */ 177 __IO uint32_t JDR1; /*!< ADC injected data register 1, Address offset: 0x3C */ 178 __IO uint32_t JDR2; /*!< ADC injected data register 2, Address offset: 0x40 */ 179 __IO uint32_t JDR3; /*!< ADC injected data register 3, Address offset: 0x44 */ 180 __IO uint32_t JDR4; /*!< ADC injected data register 4, Address offset: 0x48 */ 181 __IO uint32_t DR; /*!< ADC regular data register, Address offset: 0x4C */ 182 } ADC_TypeDef; 183 184 typedef struct 185 { 186 __IO uint32_t SR; /*!< ADC status register, used for ADC multimode (bits common to several ADC instances). Address offset: ADC1 base address */ 187 __IO uint32_t CR1; /*!< ADC control register 1, used for ADC multimode (bits common to several ADC instances). Address offset: ADC1 base address + 0x04 */ 188 __IO uint32_t CR2; /*!< ADC control register 2, used for ADC multimode (bits common to several ADC instances). Address offset: ADC1 base address + 0x08 */ 189 uint32_t RESERVED[16]; 190 __IO uint32_t DR; /*!< ADC data register, used for ADC multimode (bits common to several ADC instances). Address offset: ADC1 base address + 0x4C */ 191 } ADC_Common_TypeDef; 192 193 /** 194 * @brief Controller Area Network TxMailBox 195 */ 196 typedef struct 197 { 198 __IO uint32_t TIR; /*!< CAN TX mailbox identifier register */ 199 __IO uint32_t TDTR; /*!< CAN mailbox data length control and time stamp register */ 200 __IO uint32_t TDLR; /*!< CAN mailbox data low register */ 201 __IO uint32_t TDHR; /*!< CAN mailbox data high register */ 202 } CAN_TxMailBox_TypeDef; 203 204 /** 205 * @brief Controller Area Network FIFOMailBox 206 */ 207 typedef struct 208 { 209 __IO uint32_t RIR; /*!< CAN receive FIFO mailbox identifier register */ 210 __IO uint32_t RDTR; /*!< CAN receive FIFO mailbox data length control and time stamp register */ 211 __IO uint32_t RDLR; /*!< CAN receive FIFO mailbox data low register */ 212 __IO uint32_t RDHR; /*!< CAN receive FIFO mailbox data high register */ 213 } CAN_FIFOMailBox_TypeDef; 214 215 /** 216 * @brief Controller Area Network FilterRegister 217 */ 218 typedef struct 219 { 220 __IO uint32_t FR1; /*!< CAN Filter bank register 1 */ 221 __IO uint32_t FR2; /*!< CAN Filter bank register 1 */ 222 } CAN_FilterRegister_TypeDef; 223 224 /** 225 * @brief Controller Area Network 226 */ 227 typedef struct 228 { 229 __IO uint32_t MCR; /*!< CAN master control register, Address offset: 0x00 */ 230 __IO uint32_t MSR; /*!< CAN master status register, Address offset: 0x04 */ 231 __IO uint32_t TSR; /*!< CAN transmit status register, Address offset: 0x08 */ 232 __IO uint32_t RF0R; /*!< CAN receive FIFO 0 register, Address offset: 0x0C */ 233 __IO uint32_t RF1R; /*!< CAN receive FIFO 1 register, Address offset: 0x10 */ 234 __IO uint32_t IER; /*!< CAN interrupt enable register, Address offset: 0x14 */ 235 __IO uint32_t ESR; /*!< CAN error status register, Address offset: 0x18 */ 236 __IO uint32_t BTR; /*!< CAN bit timing register, Address offset: 0x1C */ 237 uint32_t RESERVED0[88]; /*!< Reserved, 0x020 - 0x17F */ 238 CAN_TxMailBox_TypeDef sTxMailBox[3]; /*!< CAN Tx MailBox, Address offset: 0x180 - 0x1AC */ 239 CAN_FIFOMailBox_TypeDef sFIFOMailBox[2]; /*!< CAN FIFO MailBox, Address offset: 0x1B0 - 0x1CC */ 240 uint32_t RESERVED1[12]; /*!< Reserved, 0x1D0 - 0x1FF */ 241 __IO uint32_t FMR; /*!< CAN filter master register, Address offset: 0x200 */ 242 __IO uint32_t FM1R; /*!< CAN filter mode register, Address offset: 0x204 */ 243 uint32_t RESERVED2; /*!< Reserved, 0x208 */ 244 __IO uint32_t FS1R; /*!< CAN filter scale register, Address offset: 0x20C */ 245 uint32_t RESERVED3; /*!< Reserved, 0x210 */ 246 __IO uint32_t FFA1R; /*!< CAN filter FIFO assignment register, Address offset: 0x214 */ 247 uint32_t RESERVED4; /*!< Reserved, 0x218 */ 248 __IO uint32_t FA1R; /*!< CAN filter activation register, Address offset: 0x21C */ 249 uint32_t RESERVED5[8]; /*!< Reserved, 0x220-0x23F */ 250 CAN_FilterRegister_TypeDef sFilterRegister[28]; /*!< CAN Filter Register, Address offset: 0x240-0x31C */ 251 } CAN_TypeDef; 252 253 /** 254 * @brief Consumer Electronics Control 255 */ 256 257 typedef struct 258 { 259 __IO uint32_t CR; /*!< CEC control register, Address offset:0x00 */ 260 __IO uint32_t CFGR; /*!< CEC configuration register, Address offset:0x04 */ 261 __IO uint32_t TXDR; /*!< CEC Tx data register , Address offset:0x08 */ 262 __IO uint32_t RXDR; /*!< CEC Rx Data Register, Address offset:0x0C */ 263 __IO uint32_t ISR; /*!< CEC Interrupt and Status Register, Address offset:0x10 */ 264 __IO uint32_t IER; /*!< CEC interrupt enable register, Address offset:0x14 */ 265 }CEC_TypeDef; 266 267 /** 268 * @brief Analog Comparators 269 */ 270 typedef struct 271 { 272 __IO uint32_t CSR; /*!< COMP control and status register, Address offset: 0x00 */ 273 } COMP_TypeDef; 274 275 typedef struct 276 { 277 __IO uint32_t CSR; /*!< COMP control and status register, used for bits common to several COMP instances, Address offset: 0x00 */ 278 } COMP_Common_TypeDef; 279 280 /* Legacy define */ 281 typedef struct 282 { 283 __IO uint32_t CSR; /*!< Comparator 1 & 2 control Status register, Address offset: 0x00 */ 284 } COMP1_2_TypeDef; 285 286 /** 287 * @brief CRC calculation unit 288 */ 289 290 typedef struct 291 { 292 __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */ 293 __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */ 294 uint8_t RESERVED0; /*!< Reserved, 0x05 */ 295 uint16_t RESERVED1; /*!< Reserved, 0x06 */ 296 __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */ 297 uint32_t RESERVED2; /*!< Reserved, 0x0C */ 298 __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */ 299 __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */ 300 } CRC_TypeDef; 301 302 /** 303 * @brief Digital to Analog Converter 304 */ 305 306 typedef struct 307 { 308 __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */ 309 __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */ 310 __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */ 311 __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */ 312 __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */ 313 __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */ 314 __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */ 315 __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */ 316 __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */ 317 __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */ 318 __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */ 319 __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */ 320 __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */ 321 __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */ 322 } DAC_TypeDef; 323 324 /** 325 * @brief Debug MCU 326 */ 327 328 typedef struct 329 { 330 __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */ 331 __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */ 332 __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */ 333 __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */ 334 }DBGMCU_TypeDef; 335 336 /** 337 * @brief DMA Controller 338 */ 339 340 typedef struct 341 { 342 __IO uint32_t CCR; /*!< DMA channel x configuration register */ 343 __IO uint32_t CNDTR; /*!< DMA channel x number of data register */ 344 __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */ 345 __IO uint32_t CMAR; /*!< DMA channel x memory address register */ 346 } DMA_Channel_TypeDef; 347 348 typedef struct 349 { 350 __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */ 351 __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */ 352 } DMA_TypeDef; 353 354 /** 355 * @brief External Interrupt/Event Controller 356 */ 357 358 typedef struct 359 { 360 __IO uint32_t IMR; /*!<EXTI Interrupt mask register, Address offset: 0x00 */ 361 __IO uint32_t EMR; /*!<EXTI Event mask register, Address offset: 0x04 */ 362 __IO uint32_t RTSR; /*!<EXTI Rising trigger selection register , Address offset: 0x08 */ 363 __IO uint32_t FTSR; /*!<EXTI Falling trigger selection register, Address offset: 0x0C */ 364 __IO uint32_t SWIER; /*!<EXTI Software interrupt event register, Address offset: 0x10 */ 365 __IO uint32_t PR; /*!<EXTI Pending register, Address offset: 0x14 */ 366 }EXTI_TypeDef; 367 368 /** 369 * @brief FLASH Registers 370 */ 371 372 typedef struct 373 { 374 __IO uint32_t ACR; /*!< FLASH access control register, Address offset: 0x00 */ 375 __IO uint32_t KEYR; /*!< FLASH key register, Address offset: 0x04 */ 376 __IO uint32_t OPTKEYR; /*!< FLASH option key register, Address offset: 0x08 */ 377 __IO uint32_t SR; /*!< FLASH status register, Address offset: 0x0C */ 378 __IO uint32_t CR; /*!< FLASH control register, Address offset: 0x10 */ 379 __IO uint32_t AR; /*!< FLASH address register, Address offset: 0x14 */ 380 uint32_t RESERVED; /*!< Reserved, 0x18 */ 381 __IO uint32_t OBR; /*!< FLASH Option byte register, Address offset: 0x1C */ 382 __IO uint32_t WRPR; /*!< FLASH Write register, Address offset: 0x20 */ 383 384 } FLASH_TypeDef; 385 386 /** 387 * @brief Option Bytes Registers 388 */ 389 typedef struct 390 { 391 __IO uint16_t RDP; /*!<FLASH option byte Read protection, Address offset: 0x00 */ 392 __IO uint16_t USER; /*!<FLASH option byte user options, Address offset: 0x02 */ 393 __IO uint16_t Data0; /*!<FLASH option byte Data0 options, Address offset: 0x04 */ 394 __IO uint16_t Data1; /*!<FLASH option byte Data1 options, Address offset: 0x06 */ 395 __IO uint16_t WRP0; /*!<FLASH option byte write protection 0, Address offset: 0x08 */ 396 __IO uint16_t WRP1; /*!<FLASH option byte write protection 1, Address offset: 0x0C */ 397 __IO uint16_t WRP2; /*!<FLASH option byte write protection 2, Address offset: 0x10 */ 398 __IO uint16_t WRP3; /*!<FLASH option byte write protection 3, Address offset: 0x12 */ 399 } OB_TypeDef; 400 401 /** 402 * @brief General Purpose I/O 403 */ 404 405 typedef struct 406 { 407 __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */ 408 __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */ 409 __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */ 410 __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */ 411 __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */ 412 __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */ 413 __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x1A */ 414 __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */ 415 __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */ 416 __IO uint32_t BRR; /*!< GPIO bit reset register, Address offset: 0x28 */ 417 }GPIO_TypeDef; 418 419 /** 420 * @brief System configuration controller 421 */ 422 423 typedef struct 424 { 425 __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x00 */ 426 uint32_t RESERVED; /*!< Reserved, 0x04 */ 427 __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x14-0x08 */ 428 __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x18 */ 429 } SYSCFG_TypeDef; 430 431 /** 432 * @brief Inter-integrated Circuit Interface 433 */ 434 435 typedef struct 436 { 437 __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */ 438 __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */ 439 __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */ 440 __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */ 441 __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */ 442 __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */ 443 __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */ 444 __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */ 445 __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */ 446 __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */ 447 __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */ 448 }I2C_TypeDef; 449 450 /** 451 * @brief Independent WATCHDOG 452 */ 453 454 typedef struct 455 { 456 __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */ 457 __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */ 458 __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */ 459 __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */ 460 __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */ 461 } IWDG_TypeDef; 462 463 /** 464 * @brief Power Control 465 */ 466 467 typedef struct 468 { 469 __IO uint32_t CR; /*!< PWR power control register, Address offset: 0x00 */ 470 __IO uint32_t CSR; /*!< PWR power control/status register, Address offset: 0x04 */ 471 } PWR_TypeDef; 472 473 /** 474 * @brief Reset and Clock Control 475 */ 476 typedef struct 477 { 478 __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */ 479 __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x04 */ 480 __IO uint32_t CIR; /*!< RCC clock interrupt register, Address offset: 0x08 */ 481 __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x0C */ 482 __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x10 */ 483 __IO uint32_t AHBENR; /*!< RCC AHB peripheral clock register, Address offset: 0x14 */ 484 __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clock enable register, Address offset: 0x18 */ 485 __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral clock enable register, Address offset: 0x1C */ 486 __IO uint32_t BDCR; /*!< RCC Backup domain control register, Address offset: 0x20 */ 487 __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x24 */ 488 __IO uint32_t AHBRSTR; /*!< RCC AHB peripheral reset register, Address offset: 0x28 */ 489 __IO uint32_t CFGR2; /*!< RCC clock configuration register 2, Address offset: 0x2C */ 490 __IO uint32_t CFGR3; /*!< RCC clock configuration register 3, Address offset: 0x30 */ 491 } RCC_TypeDef; 492 493 /** 494 * @brief Real-Time Clock 495 */ 496 497 typedef struct 498 { 499 __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */ 500 __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */ 501 __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */ 502 __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */ 503 __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */ 504 __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */ 505 uint32_t RESERVED0; /*!< Reserved, 0x18 */ 506 __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */ 507 __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */ 508 __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */ 509 __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */ 510 __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */ 511 __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */ 512 __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */ 513 __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */ 514 __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */ 515 __IO uint32_t TAFCR; /*!< RTC tamper and alternate function configuration register, Address offset: 0x40 */ 516 __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */ 517 __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x48 */ 518 uint32_t RESERVED7; /*!< Reserved, 0x4C */ 519 __IO uint32_t BKP0R; /*!< RTC backup register 0, Address offset: 0x50 */ 520 __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */ 521 __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */ 522 __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */ 523 __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */ 524 __IO uint32_t BKP5R; /*!< RTC backup register 5, Address offset: 0x64 */ 525 __IO uint32_t BKP6R; /*!< RTC backup register 6, Address offset: 0x68 */ 526 __IO uint32_t BKP7R; /*!< RTC backup register 7, Address offset: 0x6C */ 527 __IO uint32_t BKP8R; /*!< RTC backup register 8, Address offset: 0x70 */ 528 __IO uint32_t BKP9R; /*!< RTC backup register 9, Address offset: 0x74 */ 529 __IO uint32_t BKP10R; /*!< RTC backup register 10, Address offset: 0x78 */ 530 __IO uint32_t BKP11R; /*!< RTC backup register 11, Address offset: 0x7C */ 531 __IO uint32_t BKP12R; /*!< RTC backup register 12, Address offset: 0x80 */ 532 __IO uint32_t BKP13R; /*!< RTC backup register 13, Address offset: 0x84 */ 533 __IO uint32_t BKP14R; /*!< RTC backup register 14, Address offset: 0x88 */ 534 __IO uint32_t BKP15R; /*!< RTC backup register 15, Address offset: 0x8C */ 535 __IO uint32_t BKP16R; /*!< RTC backup register 16, Address offset: 0x90 */ 536 __IO uint32_t BKP17R; /*!< RTC backup register 17, Address offset: 0x94 */ 537 __IO uint32_t BKP18R; /*!< RTC backup register 18, Address offset: 0x98 */ 538 __IO uint32_t BKP19R; /*!< RTC backup register 19, Address offset: 0x9C */ 539 __IO uint32_t BKP20R; /*!< RTC backup register 20, Address offset: 0xA0 */ 540 __IO uint32_t BKP21R; /*!< RTC backup register 21, Address offset: 0xA4 */ 541 __IO uint32_t BKP22R; /*!< RTC backup register 22, Address offset: 0xA8 */ 542 __IO uint32_t BKP23R; /*!< RTC backup register 23, Address offset: 0xAC */ 543 __IO uint32_t BKP24R; /*!< RTC backup register 24, Address offset: 0xB0 */ 544 __IO uint32_t BKP25R; /*!< RTC backup register 25, Address offset: 0xB4 */ 545 __IO uint32_t BKP26R; /*!< RTC backup register 26, Address offset: 0xB8 */ 546 __IO uint32_t BKP27R; /*!< RTC backup register 27, Address offset: 0xBC */ 547 __IO uint32_t BKP28R; /*!< RTC backup register 28, Address offset: 0xC0 */ 548 __IO uint32_t BKP29R; /*!< RTC backup register 29, Address offset: 0xC4 */ 549 __IO uint32_t BKP30R; /*!< RTC backup register 30, Address offset: 0xC8 */ 550 __IO uint32_t BKP31R; /*!< RTC backup register 31, Address offset: 0xCC */ 551 } RTC_TypeDef; 552 553 554 /** 555 * @brief Sigma-Delta Analog to Digital Converter (SDADC) 556 */ 557 558 typedef struct 559 { 560 __IO uint32_t CR1; /*!< SDADC control register 1, Address offset: 0x00 */ 561 __IO uint32_t CR2; /*!< SDADC control register 2, Address offset: 0x04 */ 562 __IO uint32_t ISR; /*!< SDADC interrupt and status register, Address offset: 0x08 */ 563 __IO uint32_t CLRISR; /*!< SDADC clear interrupt and status register, Address offset: 0x0C */ 564 __IO uint32_t RESERVED0; /*!< Reserved, 0x10 */ 565 __IO uint32_t JCHGR; /*!< SDADC injected channel group selection register, Address offset: 0x14 */ 566 __IO uint32_t RESERVED1; /*!< Reserved, 0x18 */ 567 __IO uint32_t RESERVED2; /*!< Reserved, 0x1C */ 568 __IO uint32_t CONF0R; /*!< SDADC configuration 0 register, Address offset: 0x20 */ 569 __IO uint32_t CONF1R; /*!< SDADC configuration 1 register, Address offset: 0x24 */ 570 __IO uint32_t CONF2R; /*!< SDADC configuration 2 register, Address offset: 0x28 */ 571 __IO uint32_t RESERVED3[5]; /*!< Reserved, 0x2C - 0x3C */ 572 __IO uint32_t CONFCHR1; /*!< SDADC channel configuration register 1, Address offset: 0x40 */ 573 __IO uint32_t CONFCHR2; /*!< SDADC channel configuration register 2, Address offset: 0x44 */ 574 __IO uint32_t RESERVED4[6]; /*!< Reserved, 0x48 - 0x5C */ 575 __IO uint32_t JDATAR; /*!< SDADC data register for injected group, Address offset: 0x60 */ 576 __IO uint32_t RDATAR; /*!< SDADC data register for the regular channel, Address offset: 0x64 */ 577 __IO uint32_t RESERVED5[2]; /*!< Reserved, 0x68 - 0x6C */ 578 __IO uint32_t JDATA12R; /*!< SDADC1 and SDADC2 injected data register, Address offset: 0x70 */ 579 __IO uint32_t RDATA12R; /*!< SDADC1 and SDADC2 regular data register, Address offset: 0x74 */ 580 __IO uint32_t JDATA13R; /*!< SDADC1 and SDADC3 injected data register, Address offset: 0x78 */ 581 __IO uint32_t RDATA13R; /*!< SDADC1 and SDADC3 regular data register, Address offset: 0x7C */ 582 } SDADC_TypeDef; 583 584 /** 585 * @brief Serial Peripheral Interface 586 */ 587 588 typedef struct 589 { 590 __IO uint32_t CR1; /*!< SPI Control register 1, Address offset: 0x00 */ 591 __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */ 592 __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */ 593 __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */ 594 __IO uint32_t CRCPR; /*!< SPI CRC polynomial register, Address offset: 0x10 */ 595 __IO uint32_t RXCRCR; /*!< SPI Rx CRC register, Address offset: 0x14 */ 596 __IO uint32_t TXCRCR; /*!< SPI Tx CRC register, Address offset: 0x18 */ 597 __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */ 598 __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */ 599 } SPI_TypeDef; 600 601 /** 602 * @brief TIM 603 */ 604 typedef struct 605 { 606 __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */ 607 __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */ 608 __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */ 609 __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */ 610 __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */ 611 __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */ 612 __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */ 613 __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */ 614 __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */ 615 __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */ 616 __IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */ 617 __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */ 618 __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */ 619 __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */ 620 __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */ 621 __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */ 622 __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */ 623 __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */ 624 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ 625 __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */ 626 __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */ 627 } TIM_TypeDef; 628 629 /** 630 * @brief Touch Sensing Controller (TSC) 631 */ 632 typedef struct 633 { 634 __IO uint32_t CR; /*!< TSC control register, Address offset: 0x00 */ 635 __IO uint32_t IER; /*!< TSC interrupt enable register, Address offset: 0x04 */ 636 __IO uint32_t ICR; /*!< TSC interrupt clear register, Address offset: 0x08 */ 637 __IO uint32_t ISR; /*!< TSC interrupt status register, Address offset: 0x0C */ 638 __IO uint32_t IOHCR; /*!< TSC I/O hysteresis control register, Address offset: 0x10 */ 639 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x14 */ 640 __IO uint32_t IOASCR; /*!< TSC I/O analog switch control register, Address offset: 0x18 */ 641 uint32_t RESERVED2; /*!< Reserved, Address offset: 0x1C */ 642 __IO uint32_t IOSCR; /*!< TSC I/O sampling control register, Address offset: 0x20 */ 643 uint32_t RESERVED3; /*!< Reserved, Address offset: 0x24 */ 644 __IO uint32_t IOCCR; /*!< TSC I/O channel control register, Address offset: 0x28 */ 645 uint32_t RESERVED4; /*!< Reserved, Address offset: 0x2C */ 646 __IO uint32_t IOGCSR; /*!< TSC I/O group control status register, Address offset: 0x30 */ 647 __IO uint32_t IOGXCR[8]; /*!< TSC I/O group x counter register, Address offset: 0x34-50 */ 648 } TSC_TypeDef; 649 650 /** 651 * @brief Universal Synchronous Asynchronous Receiver Transmitter 652 */ 653 654 typedef struct 655 { 656 __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */ 657 __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */ 658 __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */ 659 __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */ 660 __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */ 661 __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */ 662 __IO uint32_t RQR; /*!< USART Request register, Address offset: 0x18 */ 663 __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */ 664 __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */ 665 __IO uint16_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */ 666 uint16_t RESERVED1; /*!< Reserved, 0x26 */ 667 __IO uint16_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */ 668 uint16_t RESERVED2; /*!< Reserved, 0x2A */ 669 } USART_TypeDef; 670 671 /** 672 * @brief Universal Serial Bus Full Speed Device 673 */ 674 675 typedef struct 676 { 677 __IO uint16_t EP0R; /*!< USB Endpoint 0 register, Address offset: 0x00 */ 678 __IO uint16_t RESERVED0; /*!< Reserved */ 679 __IO uint16_t EP1R; /*!< USB Endpoint 1 register, Address offset: 0x04 */ 680 __IO uint16_t RESERVED1; /*!< Reserved */ 681 __IO uint16_t EP2R; /*!< USB Endpoint 2 register, Address offset: 0x08 */ 682 __IO uint16_t RESERVED2; /*!< Reserved */ 683 __IO uint16_t EP3R; /*!< USB Endpoint 3 register, Address offset: 0x0C */ 684 __IO uint16_t RESERVED3; /*!< Reserved */ 685 __IO uint16_t EP4R; /*!< USB Endpoint 4 register, Address offset: 0x10 */ 686 __IO uint16_t RESERVED4; /*!< Reserved */ 687 __IO uint16_t EP5R; /*!< USB Endpoint 5 register, Address offset: 0x14 */ 688 __IO uint16_t RESERVED5; /*!< Reserved */ 689 __IO uint16_t EP6R; /*!< USB Endpoint 6 register, Address offset: 0x18 */ 690 __IO uint16_t RESERVED6; /*!< Reserved */ 691 __IO uint16_t EP7R; /*!< USB Endpoint 7 register, Address offset: 0x1C */ 692 __IO uint16_t RESERVED7[17]; /*!< Reserved */ 693 __IO uint16_t CNTR; /*!< Control register, Address offset: 0x40 */ 694 __IO uint16_t RESERVED8; /*!< Reserved */ 695 __IO uint16_t ISTR; /*!< Interrupt status register, Address offset: 0x44 */ 696 __IO uint16_t RESERVED9; /*!< Reserved */ 697 __IO uint16_t FNR; /*!< Frame number register, Address offset: 0x48 */ 698 __IO uint16_t RESERVEDA; /*!< Reserved */ 699 __IO uint16_t DADDR; /*!< Device address register, Address offset: 0x4C */ 700 __IO uint16_t RESERVEDB; /*!< Reserved */ 701 __IO uint16_t BTABLE; /*!< Buffer Table address register, Address offset: 0x50 */ 702 __IO uint16_t RESERVEDC; /*!< Reserved */ 703 } USB_TypeDef; 704 705 /** 706 * @brief Window WATCHDOG 707 */ 708 typedef struct 709 { 710 __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */ 711 __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */ 712 __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */ 713 } WWDG_TypeDef; 714 715 /** 716 * @} 717 */ 718 719 /** @addtogroup Peripheral_memory_map 720 * @{ 721 */ 722 723 #define FLASH_BASE 0x08000000UL /*!< FLASH base address in the alias region */ 724 #define SRAM_BASE 0x20000000UL /*!< SRAM base address in the alias region */ 725 #define PERIPH_BASE 0x40000000UL /*!< Peripheral base address in the alias region */ 726 #define SRAM_BB_BASE 0x22000000UL /*!< SRAM base address in the bit-band region */ 727 #define PERIPH_BB_BASE 0x42000000UL /*!< Peripheral base address in the bit-band region */ 728 729 730 /*!< Peripheral memory map */ 731 #define APB1PERIPH_BASE PERIPH_BASE 732 #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) 733 #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) 734 #define AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000UL) 735 736 /*!< APB1 peripherals */ 737 #define TIM2_BASE (APB1PERIPH_BASE + 0x00000000UL) 738 #define TIM3_BASE (APB1PERIPH_BASE + 0x00000400UL) 739 #define TIM4_BASE (APB1PERIPH_BASE + 0x00000800UL) 740 #define TIM5_BASE (APB1PERIPH_BASE + 0x00000C00UL) 741 #define TIM6_BASE (APB1PERIPH_BASE + 0x00001000UL) 742 #define TIM7_BASE (APB1PERIPH_BASE + 0x00001400UL) 743 #define TIM12_BASE (APB1PERIPH_BASE + 0x00001800UL) 744 #define TIM13_BASE (APB1PERIPH_BASE + 0x00001C00UL) 745 #define TIM14_BASE (APB1PERIPH_BASE + 0x00002000UL) 746 #define RTC_BASE (APB1PERIPH_BASE + 0x00002800UL) 747 #define WWDG_BASE (APB1PERIPH_BASE + 0x00002C00UL) 748 #define IWDG_BASE (APB1PERIPH_BASE + 0x00003000UL) 749 #define SPI2_BASE (APB1PERIPH_BASE + 0x00003800UL) 750 #define SPI3_BASE (APB1PERIPH_BASE + 0x00003C00UL) 751 #define USART2_BASE (APB1PERIPH_BASE + 0x00004400UL) 752 #define USART3_BASE (APB1PERIPH_BASE + 0x00004800UL) 753 #define I2C1_BASE (APB1PERIPH_BASE + 0x00005400UL) 754 #define I2C2_BASE (APB1PERIPH_BASE + 0x00005800UL) 755 #define USB_BASE (APB1PERIPH_BASE + 0x00005C00UL) /*!< USB_IP Peripheral Registers base address */ 756 #define USB_PMAADDR (APB1PERIPH_BASE + 0x00006000UL) /*!< USB_IP Packet Memory Area base address */ 757 #define CAN_BASE (APB1PERIPH_BASE + 0x00006400UL) 758 #define PWR_BASE (APB1PERIPH_BASE + 0x00007000UL) 759 #define DAC1_BASE (APB1PERIPH_BASE + 0x00007400UL) 760 #define DAC2_BASE (APB1PERIPH_BASE + 0x00009800UL) 761 #define DAC_BASE DAC1_BASE 762 #define CEC_BASE (APB1PERIPH_BASE + 0x00007800UL) 763 #define TIM18_BASE (APB1PERIPH_BASE + 0x00009C00UL) 764 765 /*!< APB2 peripherals */ 766 #define SYSCFG_BASE (APB2PERIPH_BASE + 0x00000000UL) 767 #define COMP_BASE (APB2PERIPH_BASE + 0x0000001CUL) 768 #define EXTI_BASE (APB2PERIPH_BASE + 0x00000400UL) 769 #define ADC1_BASE (APB2PERIPH_BASE + 0x00002400UL) 770 #define SPI1_BASE (APB2PERIPH_BASE + 0x00003000UL) 771 #define USART1_BASE (APB2PERIPH_BASE + 0x00003800UL) 772 #define TIM15_BASE (APB2PERIPH_BASE + 0x00004000UL) 773 #define TIM16_BASE (APB2PERIPH_BASE + 0x00004400UL) 774 #define TIM17_BASE (APB2PERIPH_BASE + 0x00004800UL) 775 #define TIM19_BASE (APB2PERIPH_BASE + 0x00005C00UL) 776 #define SDADC1_BASE (APB2PERIPH_BASE + 0x00006000UL) 777 #define SDADC2_BASE (APB2PERIPH_BASE + 0x00006400UL) 778 #define SDADC3_BASE (APB2PERIPH_BASE + 0x00006800UL) 779 780 /*!< AHB1 peripherals */ 781 #define DMA1_BASE (AHB1PERIPH_BASE + 0x00000000UL) 782 #define DMA1_Channel1_BASE (AHB1PERIPH_BASE + 0x00000008UL) 783 #define DMA1_Channel2_BASE (AHB1PERIPH_BASE + 0x0000001CUL) 784 #define DMA1_Channel3_BASE (AHB1PERIPH_BASE + 0x00000030UL) 785 #define DMA1_Channel4_BASE (AHB1PERIPH_BASE + 0x00000044UL) 786 #define DMA1_Channel5_BASE (AHB1PERIPH_BASE + 0x00000058UL) 787 #define DMA1_Channel6_BASE (AHB1PERIPH_BASE + 0x0000006CUL) 788 #define DMA1_Channel7_BASE (AHB1PERIPH_BASE + 0x00000080UL) 789 #define DMA2_BASE (AHB1PERIPH_BASE + 0x00000400UL) 790 #define DMA2_Channel1_BASE (AHB1PERIPH_BASE + 0x00000408UL) 791 #define DMA2_Channel2_BASE (AHB1PERIPH_BASE + 0x0000041CUL) 792 #define DMA2_Channel3_BASE (AHB1PERIPH_BASE + 0x00000430UL) 793 #define DMA2_Channel4_BASE (AHB1PERIPH_BASE + 0x00000444UL) 794 #define DMA2_Channel5_BASE (AHB1PERIPH_BASE + 0x00000458UL) 795 #define RCC_BASE (AHB1PERIPH_BASE + 0x00001000UL) 796 #define FLASH_R_BASE (AHB1PERIPH_BASE + 0x00002000UL) /*!< Flash registers base address */ 797 #define OB_BASE 0x1FFFF800UL /*!< Flash Option Bytes base address */ 798 #define FLASHSIZE_BASE 0x1FFFF7CCUL /*!< FLASH Size register base address */ 799 #define UID_BASE 0x1FFFF7ACUL /*!< Unique device ID register base address */ 800 #define CRC_BASE (AHB1PERIPH_BASE + 0x00003000UL) 801 #define TSC_BASE (AHB1PERIPH_BASE + 0x00004000UL) 802 803 /*!< AHB2 peripherals */ 804 #define GPIOA_BASE (AHB2PERIPH_BASE + 0x00000000UL) 805 #define GPIOB_BASE (AHB2PERIPH_BASE + 0x00000400UL) 806 #define GPIOC_BASE (AHB2PERIPH_BASE + 0x00000800UL) 807 #define GPIOD_BASE (AHB2PERIPH_BASE + 0x00000C00UL) 808 #define GPIOE_BASE (AHB2PERIPH_BASE + 0x00001000UL) 809 #define GPIOF_BASE (AHB2PERIPH_BASE + 0x00001400UL) 810 811 #define DBGMCU_BASE 0xE0042000UL /*!< Debug MCU registers base address */ 812 /** 813 * @} 814 */ 815 816 /** @addtogroup Peripheral_declaration 817 * @{ 818 */ 819 #define TIM2 ((TIM_TypeDef *) TIM2_BASE) 820 #define TIM3 ((TIM_TypeDef *) TIM3_BASE) 821 #define TIM4 ((TIM_TypeDef *) TIM4_BASE) 822 #define TIM5 ((TIM_TypeDef *) TIM5_BASE) 823 #define TIM6 ((TIM_TypeDef *) TIM6_BASE) 824 #define TIM7 ((TIM_TypeDef *) TIM7_BASE) 825 #define TIM12 ((TIM_TypeDef *) TIM12_BASE) 826 #define TIM13 ((TIM_TypeDef *) TIM13_BASE) 827 #define TIM14 ((TIM_TypeDef *) TIM14_BASE) 828 #define RTC ((RTC_TypeDef *) RTC_BASE) 829 #define WWDG ((WWDG_TypeDef *) WWDG_BASE) 830 #define IWDG ((IWDG_TypeDef *) IWDG_BASE) 831 #define SPI2 ((SPI_TypeDef *) SPI2_BASE) 832 #define SPI3 ((SPI_TypeDef *) SPI3_BASE) 833 #define USART2 ((USART_TypeDef *) USART2_BASE) 834 #define USART3 ((USART_TypeDef *) USART3_BASE) 835 #define I2C1 ((I2C_TypeDef *) I2C1_BASE) 836 #define I2C2 ((I2C_TypeDef *) I2C2_BASE) 837 #define CAN ((CAN_TypeDef *) CAN_BASE) 838 #define PWR ((PWR_TypeDef *) PWR_BASE) 839 #define DAC ((DAC_TypeDef *) DAC_BASE) 840 #define DAC1 ((DAC_TypeDef *) DAC1_BASE) 841 #define DAC2 ((DAC_TypeDef *) DAC2_BASE) 842 #define CEC ((CEC_TypeDef *) CEC_BASE) 843 #define COMP1 ((COMP_TypeDef *) COMP_BASE) 844 #define COMP2 ((COMP_TypeDef *) (COMP_BASE + 0x00000002UL)) 845 #define COMP12_COMMON ((COMP_Common_TypeDef *) COMP_BASE) 846 /* Legacy define */ 847 #define COMP ((COMP1_2_TypeDef *) COMP_BASE) 848 #define TIM18 ((TIM_TypeDef *) TIM18_BASE) 849 #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE) 850 #define EXTI ((EXTI_TypeDef *) EXTI_BASE) 851 #define SPI1 ((SPI_TypeDef *) SPI1_BASE) 852 #define USART1 ((USART_TypeDef *) USART1_BASE) 853 #define TIM15 ((TIM_TypeDef *) TIM15_BASE) 854 #define TIM16 ((TIM_TypeDef *) TIM16_BASE) 855 #define TIM17 ((TIM_TypeDef *) TIM17_BASE) 856 #define TIM19 ((TIM_TypeDef *) TIM19_BASE) 857 #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE) 858 #define SDADC1 ((SDADC_TypeDef *) SDADC1_BASE) 859 #define SDADC2 ((SDADC_TypeDef *) SDADC2_BASE) 860 #define SDADC3 ((SDADC_TypeDef *) SDADC3_BASE) 861 #define DMA1 ((DMA_TypeDef *) DMA1_BASE) 862 #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE) 863 #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE) 864 #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE) 865 #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE) 866 #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE) 867 #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE) 868 #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE) 869 #define DMA2 ((DMA_TypeDef *) DMA2_BASE) 870 #define DMA2_Channel1 ((DMA_Channel_TypeDef *) DMA2_Channel1_BASE) 871 #define DMA2_Channel2 ((DMA_Channel_TypeDef *) DMA2_Channel2_BASE) 872 #define DMA2_Channel3 ((DMA_Channel_TypeDef *) DMA2_Channel3_BASE) 873 #define DMA2_Channel4 ((DMA_Channel_TypeDef *) DMA2_Channel4_BASE) 874 #define DMA2_Channel5 ((DMA_Channel_TypeDef *) DMA2_Channel5_BASE) 875 #define RCC ((RCC_TypeDef *) RCC_BASE) 876 #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE) 877 #define OB ((OB_TypeDef *) OB_BASE) 878 #define CRC ((CRC_TypeDef *) CRC_BASE) 879 #define TSC ((TSC_TypeDef *) TSC_BASE) 880 #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE) 881 #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE) 882 #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE) 883 #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE) 884 #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE) 885 #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE) 886 #define ADC1 ((ADC_TypeDef *) ADC1_BASE) 887 #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC1_BASE) 888 #define USB ((USB_TypeDef *) USB_BASE) 889 890 /** 891 * @} 892 */ 893 894 /** @addtogroup Exported_constants 895 * @{ 896 */ 897 898 /** @addtogroup Hardware_Constant_Definition 899 * @{ 900 */ 901 #define LSI_STARTUP_TIME 85U /*!< LSI Maximum startup time in us */ 902 903 /** 904 * @} 905 */ 906 907 /** @addtogroup Peripheral_Registers_Bits_Definition 908 * @{ 909 */ 910 911 /******************************************************************************/ 912 /* Peripheral Registers_Bits_Definition */ 913 /******************************************************************************/ 914 915 /******************************************************************************/ 916 /* */ 917 /* Analog to Digital Converter SAR (ADC) */ 918 /* */ 919 /******************************************************************************/ 920 921 #define ADC1_V2_5 /*!< ADC IP version */ 922 923 /* 924 * @brief Specific device feature definitions (not present on all devices in the STM32F3 series) 925 */ 926 /* Note: No specific macro feature on this device */ 927 928 /******************** Bit definition for ADC_SR register ********************/ 929 #define ADC_SR_AWD_Pos (0U) 930 #define ADC_SR_AWD_Msk (0x1UL << ADC_SR_AWD_Pos) /*!< 0x00000001 */ 931 #define ADC_SR_AWD ADC_SR_AWD_Msk /*!< Analog watchdog flag */ 932 #define ADC_SR_EOC_Pos (1U) 933 #define ADC_SR_EOC_Msk (0x1UL << ADC_SR_EOC_Pos) /*!< 0x00000002 */ 934 #define ADC_SR_EOC ADC_SR_EOC_Msk /*!< End of conversion */ 935 #define ADC_SR_JEOC_Pos (2U) 936 #define ADC_SR_JEOC_Msk (0x1UL << ADC_SR_JEOC_Pos) /*!< 0x00000004 */ 937 #define ADC_SR_JEOC ADC_SR_JEOC_Msk /*!< Injected channel end of conversion */ 938 #define ADC_SR_JSTRT_Pos (3U) 939 #define ADC_SR_JSTRT_Msk (0x1UL << ADC_SR_JSTRT_Pos) /*!< 0x00000008 */ 940 #define ADC_SR_JSTRT ADC_SR_JSTRT_Msk /*!< Injected channel Start flag */ 941 #define ADC_SR_STRT_Pos (4U) 942 #define ADC_SR_STRT_Msk (0x1UL << ADC_SR_STRT_Pos) /*!< 0x00000010 */ 943 #define ADC_SR_STRT ADC_SR_STRT_Msk /*!< Regular channel Start flag */ 944 945 /******************* Bit definition for ADC_CR1 register ********************/ 946 #define ADC_CR1_AWDCH_Pos (0U) 947 #define ADC_CR1_AWDCH_Msk (0x1FUL << ADC_CR1_AWDCH_Pos) /*!< 0x0000001F */ 948 #define ADC_CR1_AWDCH ADC_CR1_AWDCH_Msk /*!< AWDCH[4:0] bits (Analog watchdog channel select bits) */ 949 #define ADC_CR1_AWDCH_0 (0x01UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000001 */ 950 #define ADC_CR1_AWDCH_1 (0x02UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000002 */ 951 #define ADC_CR1_AWDCH_2 (0x04UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000004 */ 952 #define ADC_CR1_AWDCH_3 (0x08UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000008 */ 953 #define ADC_CR1_AWDCH_4 (0x10UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000010 */ 954 #define ADC_CR1_EOCIE_Pos (5U) 955 #define ADC_CR1_EOCIE_Msk (0x1UL << ADC_CR1_EOCIE_Pos) /*!< 0x00000020 */ 956 #define ADC_CR1_EOCIE ADC_CR1_EOCIE_Msk /*!< Interrupt enable for EOC */ 957 #define ADC_CR1_AWDIE_Pos (6U) 958 #define ADC_CR1_AWDIE_Msk (0x1UL << ADC_CR1_AWDIE_Pos) /*!< 0x00000040 */ 959 #define ADC_CR1_AWDIE ADC_CR1_AWDIE_Msk /*!< Analog Watchdog interrupt enable */ 960 #define ADC_CR1_JEOCIE_Pos (7U) 961 #define ADC_CR1_JEOCIE_Msk (0x1UL << ADC_CR1_JEOCIE_Pos) /*!< 0x00000080 */ 962 #define ADC_CR1_JEOCIE ADC_CR1_JEOCIE_Msk /*!< Interrupt enable for injected channels */ 963 #define ADC_CR1_SCAN_Pos (8U) 964 #define ADC_CR1_SCAN_Msk (0x1UL << ADC_CR1_SCAN_Pos) /*!< 0x00000100 */ 965 #define ADC_CR1_SCAN ADC_CR1_SCAN_Msk /*!< Scan mode */ 966 #define ADC_CR1_AWDSGL_Pos (9U) 967 #define ADC_CR1_AWDSGL_Msk (0x1UL << ADC_CR1_AWDSGL_Pos) /*!< 0x00000200 */ 968 #define ADC_CR1_AWDSGL ADC_CR1_AWDSGL_Msk /*!< Enable the watchdog on a single channel in scan mode */ 969 #define ADC_CR1_JAUTO_Pos (10U) 970 #define ADC_CR1_JAUTO_Msk (0x1UL << ADC_CR1_JAUTO_Pos) /*!< 0x00000400 */ 971 #define ADC_CR1_JAUTO ADC_CR1_JAUTO_Msk /*!< Automatic injected group conversion */ 972 #define ADC_CR1_DISCEN_Pos (11U) 973 #define ADC_CR1_DISCEN_Msk (0x1UL << ADC_CR1_DISCEN_Pos) /*!< 0x00000800 */ 974 #define ADC_CR1_DISCEN ADC_CR1_DISCEN_Msk /*!< Discontinuous mode on regular channels */ 975 #define ADC_CR1_JDISCEN_Pos (12U) 976 #define ADC_CR1_JDISCEN_Msk (0x1UL << ADC_CR1_JDISCEN_Pos) /*!< 0x00001000 */ 977 #define ADC_CR1_JDISCEN ADC_CR1_JDISCEN_Msk /*!< Discontinuous mode on injected channels */ 978 #define ADC_CR1_DISCNUM_Pos (13U) 979 #define ADC_CR1_DISCNUM_Msk (0x7UL << ADC_CR1_DISCNUM_Pos) /*!< 0x0000E000 */ 980 #define ADC_CR1_DISCNUM ADC_CR1_DISCNUM_Msk /*!< DISCNUM[2:0] bits (Discontinuous mode channel count) */ 981 #define ADC_CR1_DISCNUM_0 (0x1UL << ADC_CR1_DISCNUM_Pos) /*!< 0x00002000 */ 982 #define ADC_CR1_DISCNUM_1 (0x2UL << ADC_CR1_DISCNUM_Pos) /*!< 0x00004000 */ 983 #define ADC_CR1_DISCNUM_2 (0x4UL << ADC_CR1_DISCNUM_Pos) /*!< 0x00008000 */ 984 #define ADC_CR1_JAWDEN_Pos (22U) 985 #define ADC_CR1_JAWDEN_Msk (0x1UL << ADC_CR1_JAWDEN_Pos) /*!< 0x00400000 */ 986 #define ADC_CR1_JAWDEN ADC_CR1_JAWDEN_Msk /*!< Analog watchdog enable on injected channels */ 987 #define ADC_CR1_AWDEN_Pos (23U) 988 #define ADC_CR1_AWDEN_Msk (0x1UL << ADC_CR1_AWDEN_Pos) /*!< 0x00800000 */ 989 #define ADC_CR1_AWDEN ADC_CR1_AWDEN_Msk /*!< Analog watchdog enable on regular channels */ 990 991 /******************* Bit definition for ADC_CR2 register ********************/ 992 #define ADC_CR2_ADON_Pos (0U) 993 #define ADC_CR2_ADON_Msk (0x1UL << ADC_CR2_ADON_Pos) /*!< 0x00000001 */ 994 #define ADC_CR2_ADON ADC_CR2_ADON_Msk /*!< A/D Converter ON / OFF */ 995 #define ADC_CR2_CONT_Pos (1U) 996 #define ADC_CR2_CONT_Msk (0x1UL << ADC_CR2_CONT_Pos) /*!< 0x00000002 */ 997 #define ADC_CR2_CONT ADC_CR2_CONT_Msk /*!< Continuous Conversion */ 998 #define ADC_CR2_CAL_Pos (2U) 999 #define ADC_CR2_CAL_Msk (0x1UL << ADC_CR2_CAL_Pos) /*!< 0x00000004 */ 1000 #define ADC_CR2_CAL ADC_CR2_CAL_Msk /*!< A/D Calibration */ 1001 #define ADC_CR2_RSTCAL_Pos (3U) 1002 #define ADC_CR2_RSTCAL_Msk (0x1UL << ADC_CR2_RSTCAL_Pos) /*!< 0x00000008 */ 1003 #define ADC_CR2_RSTCAL ADC_CR2_RSTCAL_Msk /*!< Reset Calibration */ 1004 #define ADC_CR2_DMA_Pos (8U) 1005 #define ADC_CR2_DMA_Msk (0x1UL << ADC_CR2_DMA_Pos) /*!< 0x00000100 */ 1006 #define ADC_CR2_DMA ADC_CR2_DMA_Msk /*!< Direct Memory access mode */ 1007 #define ADC_CR2_ALIGN_Pos (11U) 1008 #define ADC_CR2_ALIGN_Msk (0x1UL << ADC_CR2_ALIGN_Pos) /*!< 0x00000800 */ 1009 #define ADC_CR2_ALIGN ADC_CR2_ALIGN_Msk /*!< Data Alignment */ 1010 #define ADC_CR2_JEXTSEL_Pos (12U) 1011 #define ADC_CR2_JEXTSEL_Msk (0x7UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00007000 */ 1012 #define ADC_CR2_JEXTSEL ADC_CR2_JEXTSEL_Msk /*!< JEXTSEL[2:0] bits (External event select for injected group) */ 1013 #define ADC_CR2_JEXTSEL_0 (0x1UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00001000 */ 1014 #define ADC_CR2_JEXTSEL_1 (0x2UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00002000 */ 1015 #define ADC_CR2_JEXTSEL_2 (0x4UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00004000 */ 1016 #define ADC_CR2_JEXTTRIG_Pos (15U) 1017 #define ADC_CR2_JEXTTRIG_Msk (0x1UL << ADC_CR2_JEXTTRIG_Pos) /*!< 0x00008000 */ 1018 #define ADC_CR2_JEXTTRIG ADC_CR2_JEXTTRIG_Msk /*!< External Trigger Conversion mode for injected channels */ 1019 #define ADC_CR2_EXTSEL_Pos (17U) 1020 #define ADC_CR2_EXTSEL_Msk (0x7UL << ADC_CR2_EXTSEL_Pos) /*!< 0x000E0000 */ 1021 #define ADC_CR2_EXTSEL ADC_CR2_EXTSEL_Msk /*!< EXTSEL[2:0] bits (External Event Select for regular group) */ 1022 #define ADC_CR2_EXTSEL_0 (0x1UL << ADC_CR2_EXTSEL_Pos) /*!< 0x00020000 */ 1023 #define ADC_CR2_EXTSEL_1 (0x2UL << ADC_CR2_EXTSEL_Pos) /*!< 0x00040000 */ 1024 #define ADC_CR2_EXTSEL_2 (0x4UL << ADC_CR2_EXTSEL_Pos) /*!< 0x00080000 */ 1025 #define ADC_CR2_EXTTRIG_Pos (20U) 1026 #define ADC_CR2_EXTTRIG_Msk (0x1UL << ADC_CR2_EXTTRIG_Pos) /*!< 0x00100000 */ 1027 #define ADC_CR2_EXTTRIG ADC_CR2_EXTTRIG_Msk /*!< External Trigger Conversion mode for regular channels */ 1028 #define ADC_CR2_JSWSTART_Pos (21U) 1029 #define ADC_CR2_JSWSTART_Msk (0x1UL << ADC_CR2_JSWSTART_Pos) /*!< 0x00200000 */ 1030 #define ADC_CR2_JSWSTART ADC_CR2_JSWSTART_Msk /*!< Start Conversion of injected channels */ 1031 #define ADC_CR2_SWSTART_Pos (22U) 1032 #define ADC_CR2_SWSTART_Msk (0x1UL << ADC_CR2_SWSTART_Pos) /*!< 0x00400000 */ 1033 #define ADC_CR2_SWSTART ADC_CR2_SWSTART_Msk /*!< Start Conversion of regular channels */ 1034 #define ADC_CR2_TSVREFE_Pos (23U) 1035 #define ADC_CR2_TSVREFE_Msk (0x1UL << ADC_CR2_TSVREFE_Pos) /*!< 0x00800000 */ 1036 #define ADC_CR2_TSVREFE ADC_CR2_TSVREFE_Msk /*!< Temperature Sensor and VREFINT Enable */ 1037 1038 /****************** Bit definition for ADC_SMPR1 register *******************/ 1039 #define ADC_SMPR1_SMP10_Pos (0U) 1040 #define ADC_SMPR1_SMP10_Msk (0x7UL << ADC_SMPR1_SMP10_Pos) /*!< 0x00000007 */ 1041 #define ADC_SMPR1_SMP10 ADC_SMPR1_SMP10_Msk /*!< SMP10[2:0] bits (Channel 10 Sample time selection) */ 1042 #define ADC_SMPR1_SMP10_0 (0x1UL << ADC_SMPR1_SMP10_Pos) /*!< 0x00000001 */ 1043 #define ADC_SMPR1_SMP10_1 (0x2UL << ADC_SMPR1_SMP10_Pos) /*!< 0x00000002 */ 1044 #define ADC_SMPR1_SMP10_2 (0x4UL << ADC_SMPR1_SMP10_Pos) /*!< 0x00000004 */ 1045 #define ADC_SMPR1_SMP11_Pos (3U) 1046 #define ADC_SMPR1_SMP11_Msk (0x7UL << ADC_SMPR1_SMP11_Pos) /*!< 0x00000038 */ 1047 #define ADC_SMPR1_SMP11 ADC_SMPR1_SMP11_Msk /*!< SMP11[2:0] bits (Channel 11 Sample time selection) */ 1048 #define ADC_SMPR1_SMP11_0 (0x1UL << ADC_SMPR1_SMP11_Pos) /*!< 0x00000008 */ 1049 #define ADC_SMPR1_SMP11_1 (0x2UL << ADC_SMPR1_SMP11_Pos) /*!< 0x00000010 */ 1050 #define ADC_SMPR1_SMP11_2 (0x4UL << ADC_SMPR1_SMP11_Pos) /*!< 0x00000020 */ 1051 #define ADC_SMPR1_SMP12_Pos (6U) 1052 #define ADC_SMPR1_SMP12_Msk (0x7UL << ADC_SMPR1_SMP12_Pos) /*!< 0x000001C0 */ 1053 #define ADC_SMPR1_SMP12 ADC_SMPR1_SMP12_Msk /*!< SMP12[2:0] bits (Channel 12 Sample time selection) */ 1054 #define ADC_SMPR1_SMP12_0 (0x1UL << ADC_SMPR1_SMP12_Pos) /*!< 0x00000040 */ 1055 #define ADC_SMPR1_SMP12_1 (0x2UL << ADC_SMPR1_SMP12_Pos) /*!< 0x00000080 */ 1056 #define ADC_SMPR1_SMP12_2 (0x4UL << ADC_SMPR1_SMP12_Pos) /*!< 0x00000100 */ 1057 #define ADC_SMPR1_SMP13_Pos (9U) 1058 #define ADC_SMPR1_SMP13_Msk (0x7UL << ADC_SMPR1_SMP13_Pos) /*!< 0x00000E00 */ 1059 #define ADC_SMPR1_SMP13 ADC_SMPR1_SMP13_Msk /*!< SMP13[2:0] bits (Channel 13 Sample time selection) */ 1060 #define ADC_SMPR1_SMP13_0 (0x1UL << ADC_SMPR1_SMP13_Pos) /*!< 0x00000200 */ 1061 #define ADC_SMPR1_SMP13_1 (0x2UL << ADC_SMPR1_SMP13_Pos) /*!< 0x00000400 */ 1062 #define ADC_SMPR1_SMP13_2 (0x4UL << ADC_SMPR1_SMP13_Pos) /*!< 0x00000800 */ 1063 #define ADC_SMPR1_SMP14_Pos (12U) 1064 #define ADC_SMPR1_SMP14_Msk (0x7UL << ADC_SMPR1_SMP14_Pos) /*!< 0x00007000 */ 1065 #define ADC_SMPR1_SMP14 ADC_SMPR1_SMP14_Msk /*!< SMP14[2:0] bits (Channel 14 Sample time selection) */ 1066 #define ADC_SMPR1_SMP14_0 (0x1UL << ADC_SMPR1_SMP14_Pos) /*!< 0x00001000 */ 1067 #define ADC_SMPR1_SMP14_1 (0x2UL << ADC_SMPR1_SMP14_Pos) /*!< 0x00002000 */ 1068 #define ADC_SMPR1_SMP14_2 (0x4UL << ADC_SMPR1_SMP14_Pos) /*!< 0x00004000 */ 1069 #define ADC_SMPR1_SMP15_Pos (15U) 1070 #define ADC_SMPR1_SMP15_Msk (0x7UL << ADC_SMPR1_SMP15_Pos) /*!< 0x00038000 */ 1071 #define ADC_SMPR1_SMP15 ADC_SMPR1_SMP15_Msk /*!< SMP15[2:0] bits (Channel 15 Sample time selection) */ 1072 #define ADC_SMPR1_SMP15_0 (0x1UL << ADC_SMPR1_SMP15_Pos) /*!< 0x00008000 */ 1073 #define ADC_SMPR1_SMP15_1 (0x2UL << ADC_SMPR1_SMP15_Pos) /*!< 0x00010000 */ 1074 #define ADC_SMPR1_SMP15_2 (0x4UL << ADC_SMPR1_SMP15_Pos) /*!< 0x00020000 */ 1075 #define ADC_SMPR1_SMP16_Pos (18U) 1076 #define ADC_SMPR1_SMP16_Msk (0x7UL << ADC_SMPR1_SMP16_Pos) /*!< 0x001C0000 */ 1077 #define ADC_SMPR1_SMP16 ADC_SMPR1_SMP16_Msk /*!< SMP16[2:0] bits (Channel 16 Sample time selection) */ 1078 #define ADC_SMPR1_SMP16_0 (0x1UL << ADC_SMPR1_SMP16_Pos) /*!< 0x00040000 */ 1079 #define ADC_SMPR1_SMP16_1 (0x2UL << ADC_SMPR1_SMP16_Pos) /*!< 0x00080000 */ 1080 #define ADC_SMPR1_SMP16_2 (0x4UL << ADC_SMPR1_SMP16_Pos) /*!< 0x00100000 */ 1081 #define ADC_SMPR1_SMP17_Pos (21U) 1082 #define ADC_SMPR1_SMP17_Msk (0x7UL << ADC_SMPR1_SMP17_Pos) /*!< 0x00E00000 */ 1083 #define ADC_SMPR1_SMP17 ADC_SMPR1_SMP17_Msk /*!< SMP17[2:0] bits (Channel 17 Sample time selection) */ 1084 #define ADC_SMPR1_SMP17_0 (0x1UL << ADC_SMPR1_SMP17_Pos) /*!< 0x00200000 */ 1085 #define ADC_SMPR1_SMP17_1 (0x2UL << ADC_SMPR1_SMP17_Pos) /*!< 0x00400000 */ 1086 #define ADC_SMPR1_SMP17_2 (0x4UL << ADC_SMPR1_SMP17_Pos) /*!< 0x00800000 */ 1087 #define ADC_SMPR1_SMP18_Pos (24U) 1088 #define ADC_SMPR1_SMP18_Msk (0x7UL << ADC_SMPR1_SMP18_Pos) /*!< 0x07000000 */ 1089 #define ADC_SMPR1_SMP18 ADC_SMPR1_SMP18_Msk /*!< SMP18[2:0] bits (Channel 18 Sample time selection) */ 1090 #define ADC_SMPR1_SMP18_0 (0x1UL << ADC_SMPR1_SMP18_Pos) /*!< 0x01000000 */ 1091 #define ADC_SMPR1_SMP18_1 (0x2UL << ADC_SMPR1_SMP18_Pos) /*!< 0x02000000 */ 1092 #define ADC_SMPR1_SMP18_2 (0x4UL << ADC_SMPR1_SMP18_Pos) /*!< 0x04000000 */ 1093 1094 /****************** Bit definition for ADC_SMPR2 register *******************/ 1095 #define ADC_SMPR2_SMP0_Pos (0U) 1096 #define ADC_SMPR2_SMP0_Msk (0x7UL << ADC_SMPR2_SMP0_Pos) /*!< 0x00000007 */ 1097 #define ADC_SMPR2_SMP0 ADC_SMPR2_SMP0_Msk /*!< SMP0[2:0] bits (Channel 0 Sample time selection) */ 1098 #define ADC_SMPR2_SMP0_0 (0x1UL << ADC_SMPR2_SMP0_Pos) /*!< 0x00000001 */ 1099 #define ADC_SMPR2_SMP0_1 (0x2UL << ADC_SMPR2_SMP0_Pos) /*!< 0x00000002 */ 1100 #define ADC_SMPR2_SMP0_2 (0x4UL << ADC_SMPR2_SMP0_Pos) /*!< 0x00000004 */ 1101 #define ADC_SMPR2_SMP1_Pos (3U) 1102 #define ADC_SMPR2_SMP1_Msk (0x7UL << ADC_SMPR2_SMP1_Pos) /*!< 0x00000038 */ 1103 #define ADC_SMPR2_SMP1 ADC_SMPR2_SMP1_Msk /*!< SMP1[2:0] bits (Channel 1 Sample time selection) */ 1104 #define ADC_SMPR2_SMP1_0 (0x1UL << ADC_SMPR2_SMP1_Pos) /*!< 0x00000008 */ 1105 #define ADC_SMPR2_SMP1_1 (0x2UL << ADC_SMPR2_SMP1_Pos) /*!< 0x00000010 */ 1106 #define ADC_SMPR2_SMP1_2 (0x4UL << ADC_SMPR2_SMP1_Pos) /*!< 0x00000020 */ 1107 #define ADC_SMPR2_SMP2_Pos (6U) 1108 #define ADC_SMPR2_SMP2_Msk (0x7UL << ADC_SMPR2_SMP2_Pos) /*!< 0x000001C0 */ 1109 #define ADC_SMPR2_SMP2 ADC_SMPR2_SMP2_Msk /*!< SMP2[2:0] bits (Channel 2 Sample time selection) */ 1110 #define ADC_SMPR2_SMP2_0 (0x1UL << ADC_SMPR2_SMP2_Pos) /*!< 0x00000040 */ 1111 #define ADC_SMPR2_SMP2_1 (0x2UL << ADC_SMPR2_SMP2_Pos) /*!< 0x00000080 */ 1112 #define ADC_SMPR2_SMP2_2 (0x4UL << ADC_SMPR2_SMP2_Pos) /*!< 0x00000100 */ 1113 #define ADC_SMPR2_SMP3_Pos (9U) 1114 #define ADC_SMPR2_SMP3_Msk (0x7UL << ADC_SMPR2_SMP3_Pos) /*!< 0x00000E00 */ 1115 #define ADC_SMPR2_SMP3 ADC_SMPR2_SMP3_Msk /*!< SMP3[2:0] bits (Channel 3 Sample time selection) */ 1116 #define ADC_SMPR2_SMP3_0 (0x1UL << ADC_SMPR2_SMP3_Pos) /*!< 0x00000200 */ 1117 #define ADC_SMPR2_SMP3_1 (0x2UL << ADC_SMPR2_SMP3_Pos) /*!< 0x00000400 */ 1118 #define ADC_SMPR2_SMP3_2 (0x4UL << ADC_SMPR2_SMP3_Pos) /*!< 0x00000800 */ 1119 #define ADC_SMPR2_SMP4_Pos (12U) 1120 #define ADC_SMPR2_SMP4_Msk (0x7UL << ADC_SMPR2_SMP4_Pos) /*!< 0x00007000 */ 1121 #define ADC_SMPR2_SMP4 ADC_SMPR2_SMP4_Msk /*!< SMP4[2:0] bits (Channel 4 Sample time selection) */ 1122 #define ADC_SMPR2_SMP4_0 (0x1UL << ADC_SMPR2_SMP4_Pos) /*!< 0x00001000 */ 1123 #define ADC_SMPR2_SMP4_1 (0x2UL << ADC_SMPR2_SMP4_Pos) /*!< 0x00002000 */ 1124 #define ADC_SMPR2_SMP4_2 (0x4UL << ADC_SMPR2_SMP4_Pos) /*!< 0x00004000 */ 1125 #define ADC_SMPR2_SMP5_Pos (15U) 1126 #define ADC_SMPR2_SMP5_Msk (0x7UL << ADC_SMPR2_SMP5_Pos) /*!< 0x00038000 */ 1127 #define ADC_SMPR2_SMP5 ADC_SMPR2_SMP5_Msk /*!< SMP5[2:0] bits (Channel 5 Sample time selection) */ 1128 #define ADC_SMPR2_SMP5_0 (0x1UL << ADC_SMPR2_SMP5_Pos) /*!< 0x00008000 */ 1129 #define ADC_SMPR2_SMP5_1 (0x2UL << ADC_SMPR2_SMP5_Pos) /*!< 0x00010000 */ 1130 #define ADC_SMPR2_SMP5_2 (0x4UL << ADC_SMPR2_SMP5_Pos) /*!< 0x00020000 */ 1131 #define ADC_SMPR2_SMP6_Pos (18U) 1132 #define ADC_SMPR2_SMP6_Msk (0x7UL << ADC_SMPR2_SMP6_Pos) /*!< 0x001C0000 */ 1133 #define ADC_SMPR2_SMP6 ADC_SMPR2_SMP6_Msk /*!< SMP6[2:0] bits (Channel 6 Sample time selection) */ 1134 #define ADC_SMPR2_SMP6_0 (0x1UL << ADC_SMPR2_SMP6_Pos) /*!< 0x00040000 */ 1135 #define ADC_SMPR2_SMP6_1 (0x2UL << ADC_SMPR2_SMP6_Pos) /*!< 0x00080000 */ 1136 #define ADC_SMPR2_SMP6_2 (0x4UL << ADC_SMPR2_SMP6_Pos) /*!< 0x00100000 */ 1137 #define ADC_SMPR2_SMP7_Pos (21U) 1138 #define ADC_SMPR2_SMP7_Msk (0x7UL << ADC_SMPR2_SMP7_Pos) /*!< 0x00E00000 */ 1139 #define ADC_SMPR2_SMP7 ADC_SMPR2_SMP7_Msk /*!< SMP7[2:0] bits (Channel 7 Sample time selection) */ 1140 #define ADC_SMPR2_SMP7_0 (0x1UL << ADC_SMPR2_SMP7_Pos) /*!< 0x00200000 */ 1141 #define ADC_SMPR2_SMP7_1 (0x2UL << ADC_SMPR2_SMP7_Pos) /*!< 0x00400000 */ 1142 #define ADC_SMPR2_SMP7_2 (0x4UL << ADC_SMPR2_SMP7_Pos) /*!< 0x00800000 */ 1143 #define ADC_SMPR2_SMP8_Pos (24U) 1144 #define ADC_SMPR2_SMP8_Msk (0x7UL << ADC_SMPR2_SMP8_Pos) /*!< 0x07000000 */ 1145 #define ADC_SMPR2_SMP8 ADC_SMPR2_SMP8_Msk /*!< SMP8[2:0] bits (Channel 8 Sample time selection) */ 1146 #define ADC_SMPR2_SMP8_0 (0x1UL << ADC_SMPR2_SMP8_Pos) /*!< 0x01000000 */ 1147 #define ADC_SMPR2_SMP8_1 (0x2UL << ADC_SMPR2_SMP8_Pos) /*!< 0x02000000 */ 1148 #define ADC_SMPR2_SMP8_2 (0x4UL << ADC_SMPR2_SMP8_Pos) /*!< 0x04000000 */ 1149 #define ADC_SMPR2_SMP9_Pos (27U) 1150 #define ADC_SMPR2_SMP9_Msk (0x7UL << ADC_SMPR2_SMP9_Pos) /*!< 0x38000000 */ 1151 #define ADC_SMPR2_SMP9 ADC_SMPR2_SMP9_Msk /*!< SMP9[2:0] bits (Channel 9 Sample time selection) */ 1152 #define ADC_SMPR2_SMP9_0 (0x1UL << ADC_SMPR2_SMP9_Pos) /*!< 0x08000000 */ 1153 #define ADC_SMPR2_SMP9_1 (0x2UL << ADC_SMPR2_SMP9_Pos) /*!< 0x10000000 */ 1154 #define ADC_SMPR2_SMP9_2 (0x4UL << ADC_SMPR2_SMP9_Pos) /*!< 0x20000000 */ 1155 1156 /****************** Bit definition for ADC_JOFR1 register *******************/ 1157 #define ADC_JOFR1_JOFFSET1_Pos (0U) 1158 #define ADC_JOFR1_JOFFSET1_Msk (0xFFFUL << ADC_JOFR1_JOFFSET1_Pos) /*!< 0x00000FFF */ 1159 #define ADC_JOFR1_JOFFSET1 ADC_JOFR1_JOFFSET1_Msk /*!< Data offset for injected channel 1 */ 1160 1161 /****************** Bit definition for ADC_JOFR2 register *******************/ 1162 #define ADC_JOFR2_JOFFSET2_Pos (0U) 1163 #define ADC_JOFR2_JOFFSET2_Msk (0xFFFUL << ADC_JOFR2_JOFFSET2_Pos) /*!< 0x00000FFF */ 1164 #define ADC_JOFR2_JOFFSET2 ADC_JOFR2_JOFFSET2_Msk /*!< Data offset for injected channel 2 */ 1165 1166 /****************** Bit definition for ADC_JOFR3 register *******************/ 1167 #define ADC_JOFR3_JOFFSET3_Pos (0U) 1168 #define ADC_JOFR3_JOFFSET3_Msk (0xFFFUL << ADC_JOFR3_JOFFSET3_Pos) /*!< 0x00000FFF */ 1169 #define ADC_JOFR3_JOFFSET3 ADC_JOFR3_JOFFSET3_Msk /*!< Data offset for injected channel 3 */ 1170 1171 /****************** Bit definition for ADC_JOFR4 register *******************/ 1172 #define ADC_JOFR4_JOFFSET4_Pos (0U) 1173 #define ADC_JOFR4_JOFFSET4_Msk (0xFFFUL << ADC_JOFR4_JOFFSET4_Pos) /*!< 0x00000FFF */ 1174 #define ADC_JOFR4_JOFFSET4 ADC_JOFR4_JOFFSET4_Msk /*!< Data offset for injected channel 4 */ 1175 1176 /******************* Bit definition for ADC_HTR register ********************/ 1177 #define ADC_HTR_HT_Pos (0U) 1178 #define ADC_HTR_HT_Msk (0xFFFUL << ADC_HTR_HT_Pos) /*!< 0x00000FFF */ 1179 #define ADC_HTR_HT ADC_HTR_HT_Msk /*!< Analog watchdog high threshold */ 1180 1181 /******************* Bit definition for ADC_LTR register ********************/ 1182 #define ADC_LTR_LT_Pos (0U) 1183 #define ADC_LTR_LT_Msk (0xFFFUL << ADC_LTR_LT_Pos) /*!< 0x00000FFF */ 1184 #define ADC_LTR_LT ADC_LTR_LT_Msk /*!< Analog watchdog low threshold */ 1185 1186 /******************* Bit definition for ADC_SQR1 register *******************/ 1187 #define ADC_SQR1_SQ13_Pos (0U) 1188 #define ADC_SQR1_SQ13_Msk (0x1FUL << ADC_SQR1_SQ13_Pos) /*!< 0x0000001F */ 1189 #define ADC_SQR1_SQ13 ADC_SQR1_SQ13_Msk /*!< SQ13[4:0] bits (13th conversion in regular sequence) */ 1190 #define ADC_SQR1_SQ13_0 (0x01UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000001 */ 1191 #define ADC_SQR1_SQ13_1 (0x02UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000002 */ 1192 #define ADC_SQR1_SQ13_2 (0x04UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000004 */ 1193 #define ADC_SQR1_SQ13_3 (0x08UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000008 */ 1194 #define ADC_SQR1_SQ13_4 (0x10UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000010 */ 1195 #define ADC_SQR1_SQ14_Pos (5U) 1196 #define ADC_SQR1_SQ14_Msk (0x1FUL << ADC_SQR1_SQ14_Pos) /*!< 0x000003E0 */ 1197 #define ADC_SQR1_SQ14 ADC_SQR1_SQ14_Msk /*!< SQ14[4:0] bits (14th conversion in regular sequence) */ 1198 #define ADC_SQR1_SQ14_0 (0x01UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000020 */ 1199 #define ADC_SQR1_SQ14_1 (0x02UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000040 */ 1200 #define ADC_SQR1_SQ14_2 (0x04UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000080 */ 1201 #define ADC_SQR1_SQ14_3 (0x08UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000100 */ 1202 #define ADC_SQR1_SQ14_4 (0x10UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000200 */ 1203 #define ADC_SQR1_SQ15_Pos (10U) 1204 #define ADC_SQR1_SQ15_Msk (0x1FUL << ADC_SQR1_SQ15_Pos) /*!< 0x00007C00 */ 1205 #define ADC_SQR1_SQ15 ADC_SQR1_SQ15_Msk /*!< SQ15[4:0] bits (15th conversion in regular sequence) */ 1206 #define ADC_SQR1_SQ15_0 (0x01UL << ADC_SQR1_SQ15_Pos) /*!< 0x00000400 */ 1207 #define ADC_SQR1_SQ15_1 (0x02UL << ADC_SQR1_SQ15_Pos) /*!< 0x00000800 */ 1208 #define ADC_SQR1_SQ15_2 (0x04UL << ADC_SQR1_SQ15_Pos) /*!< 0x00001000 */ 1209 #define ADC_SQR1_SQ15_3 (0x08UL << ADC_SQR1_SQ15_Pos) /*!< 0x00002000 */ 1210 #define ADC_SQR1_SQ15_4 (0x10UL << ADC_SQR1_SQ15_Pos) /*!< 0x00004000 */ 1211 #define ADC_SQR1_SQ16_Pos (15U) 1212 #define ADC_SQR1_SQ16_Msk (0x1FUL << ADC_SQR1_SQ16_Pos) /*!< 0x000F8000 */ 1213 #define ADC_SQR1_SQ16 ADC_SQR1_SQ16_Msk /*!< SQ16[4:0] bits (16th conversion in regular sequence) */ 1214 #define ADC_SQR1_SQ16_0 (0x01UL << ADC_SQR1_SQ16_Pos) /*!< 0x00008000 */ 1215 #define ADC_SQR1_SQ16_1 (0x02UL << ADC_SQR1_SQ16_Pos) /*!< 0x00010000 */ 1216 #define ADC_SQR1_SQ16_2 (0x04UL << ADC_SQR1_SQ16_Pos) /*!< 0x00020000 */ 1217 #define ADC_SQR1_SQ16_3 (0x08UL << ADC_SQR1_SQ16_Pos) /*!< 0x00040000 */ 1218 #define ADC_SQR1_SQ16_4 (0x10UL << ADC_SQR1_SQ16_Pos) /*!< 0x00080000 */ 1219 #define ADC_SQR1_L_Pos (20U) 1220 #define ADC_SQR1_L_Msk (0xFUL << ADC_SQR1_L_Pos) /*!< 0x00F00000 */ 1221 #define ADC_SQR1_L ADC_SQR1_L_Msk /*!< L[3:0] bits (Regular channel sequence length) */ 1222 #define ADC_SQR1_L_0 (0x1UL << ADC_SQR1_L_Pos) /*!< 0x00100000 */ 1223 #define ADC_SQR1_L_1 (0x2UL << ADC_SQR1_L_Pos) /*!< 0x00200000 */ 1224 #define ADC_SQR1_L_2 (0x4UL << ADC_SQR1_L_Pos) /*!< 0x00400000 */ 1225 #define ADC_SQR1_L_3 (0x8UL << ADC_SQR1_L_Pos) /*!< 0x00800000 */ 1226 1227 /******************* Bit definition for ADC_SQR2 register *******************/ 1228 #define ADC_SQR2_SQ7_Pos (0U) 1229 #define ADC_SQR2_SQ7_Msk (0x1FUL << ADC_SQR2_SQ7_Pos) /*!< 0x0000001F */ 1230 #define ADC_SQR2_SQ7 ADC_SQR2_SQ7_Msk /*!< SQ7[4:0] bits (7th conversion in regular sequence) */ 1231 #define ADC_SQR2_SQ7_0 (0x01UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000001 */ 1232 #define ADC_SQR2_SQ7_1 (0x02UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000002 */ 1233 #define ADC_SQR2_SQ7_2 (0x04UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000004 */ 1234 #define ADC_SQR2_SQ7_3 (0x08UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000008 */ 1235 #define ADC_SQR2_SQ7_4 (0x10UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000010 */ 1236 #define ADC_SQR2_SQ8_Pos (5U) 1237 #define ADC_SQR2_SQ8_Msk (0x1FUL << ADC_SQR2_SQ8_Pos) /*!< 0x000003E0 */ 1238 #define ADC_SQR2_SQ8 ADC_SQR2_SQ8_Msk /*!< SQ8[4:0] bits (8th conversion in regular sequence) */ 1239 #define ADC_SQR2_SQ8_0 (0x01UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000020 */ 1240 #define ADC_SQR2_SQ8_1 (0x02UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000040 */ 1241 #define ADC_SQR2_SQ8_2 (0x04UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000080 */ 1242 #define ADC_SQR2_SQ8_3 (0x08UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000100 */ 1243 #define ADC_SQR2_SQ8_4 (0x10UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000200 */ 1244 #define ADC_SQR2_SQ9_Pos (10U) 1245 #define ADC_SQR2_SQ9_Msk (0x1FUL << ADC_SQR2_SQ9_Pos) /*!< 0x00007C00 */ 1246 #define ADC_SQR2_SQ9 ADC_SQR2_SQ9_Msk /*!< SQ9[4:0] bits (9th conversion in regular sequence) */ 1247 #define ADC_SQR2_SQ9_0 (0x01UL << ADC_SQR2_SQ9_Pos) /*!< 0x00000400 */ 1248 #define ADC_SQR2_SQ9_1 (0x02UL << ADC_SQR2_SQ9_Pos) /*!< 0x00000800 */ 1249 #define ADC_SQR2_SQ9_2 (0x04UL << ADC_SQR2_SQ9_Pos) /*!< 0x00001000 */ 1250 #define ADC_SQR2_SQ9_3 (0x08UL << ADC_SQR2_SQ9_Pos) /*!< 0x00002000 */ 1251 #define ADC_SQR2_SQ9_4 (0x10UL << ADC_SQR2_SQ9_Pos) /*!< 0x00004000 */ 1252 #define ADC_SQR2_SQ10_Pos (15U) 1253 #define ADC_SQR2_SQ10_Msk (0x1FUL << ADC_SQR2_SQ10_Pos) /*!< 0x000F8000 */ 1254 #define ADC_SQR2_SQ10 ADC_SQR2_SQ10_Msk /*!< SQ10[4:0] bits (10th conversion in regular sequence) */ 1255 #define ADC_SQR2_SQ10_0 (0x01UL << ADC_SQR2_SQ10_Pos) /*!< 0x00008000 */ 1256 #define ADC_SQR2_SQ10_1 (0x02UL << ADC_SQR2_SQ10_Pos) /*!< 0x00010000 */ 1257 #define ADC_SQR2_SQ10_2 (0x04UL << ADC_SQR2_SQ10_Pos) /*!< 0x00020000 */ 1258 #define ADC_SQR2_SQ10_3 (0x08UL << ADC_SQR2_SQ10_Pos) /*!< 0x00040000 */ 1259 #define ADC_SQR2_SQ10_4 (0x10UL << ADC_SQR2_SQ10_Pos) /*!< 0x00080000 */ 1260 #define ADC_SQR2_SQ11_Pos (20U) 1261 #define ADC_SQR2_SQ11_Msk (0x1FUL << ADC_SQR2_SQ11_Pos) /*!< 0x01F00000 */ 1262 #define ADC_SQR2_SQ11 ADC_SQR2_SQ11_Msk /*!< SQ11[4:0] bits (11th conversion in regular sequence) */ 1263 #define ADC_SQR2_SQ11_0 (0x01UL << ADC_SQR2_SQ11_Pos) /*!< 0x00100000 */ 1264 #define ADC_SQR2_SQ11_1 (0x02UL << ADC_SQR2_SQ11_Pos) /*!< 0x00200000 */ 1265 #define ADC_SQR2_SQ11_2 (0x04UL << ADC_SQR2_SQ11_Pos) /*!< 0x00400000 */ 1266 #define ADC_SQR2_SQ11_3 (0x08UL << ADC_SQR2_SQ11_Pos) /*!< 0x00800000 */ 1267 #define ADC_SQR2_SQ11_4 (0x10UL << ADC_SQR2_SQ11_Pos) /*!< 0x01000000 */ 1268 #define ADC_SQR2_SQ12_Pos (25U) 1269 #define ADC_SQR2_SQ12_Msk (0x1FUL << ADC_SQR2_SQ12_Pos) /*!< 0x3E000000 */ 1270 #define ADC_SQR2_SQ12 ADC_SQR2_SQ12_Msk /*!< SQ12[4:0] bits (12th conversion in regular sequence) */ 1271 #define ADC_SQR2_SQ12_0 (0x01UL << ADC_SQR2_SQ12_Pos) /*!< 0x02000000 */ 1272 #define ADC_SQR2_SQ12_1 (0x02UL << ADC_SQR2_SQ12_Pos) /*!< 0x04000000 */ 1273 #define ADC_SQR2_SQ12_2 (0x04UL << ADC_SQR2_SQ12_Pos) /*!< 0x08000000 */ 1274 #define ADC_SQR2_SQ12_3 (0x08UL << ADC_SQR2_SQ12_Pos) /*!< 0x10000000 */ 1275 #define ADC_SQR2_SQ12_4 (0x10UL << ADC_SQR2_SQ12_Pos) /*!< 0x20000000 */ 1276 1277 /******************* Bit definition for ADC_SQR3 register *******************/ 1278 #define ADC_SQR3_SQ1_Pos (0U) 1279 #define ADC_SQR3_SQ1_Msk (0x1FUL << ADC_SQR3_SQ1_Pos) /*!< 0x0000001F */ 1280 #define ADC_SQR3_SQ1 ADC_SQR3_SQ1_Msk /*!< SQ1[4:0] bits (1st conversion in regular sequence) */ 1281 #define ADC_SQR3_SQ1_0 (0x01UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000001 */ 1282 #define ADC_SQR3_SQ1_1 (0x02UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000002 */ 1283 #define ADC_SQR3_SQ1_2 (0x04UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000004 */ 1284 #define ADC_SQR3_SQ1_3 (0x08UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000008 */ 1285 #define ADC_SQR3_SQ1_4 (0x10UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000010 */ 1286 #define ADC_SQR3_SQ2_Pos (5U) 1287 #define ADC_SQR3_SQ2_Msk (0x1FUL << ADC_SQR3_SQ2_Pos) /*!< 0x000003E0 */ 1288 #define ADC_SQR3_SQ2 ADC_SQR3_SQ2_Msk /*!< SQ2[4:0] bits (2nd conversion in regular sequence) */ 1289 #define ADC_SQR3_SQ2_0 (0x01UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000020 */ 1290 #define ADC_SQR3_SQ2_1 (0x02UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000040 */ 1291 #define ADC_SQR3_SQ2_2 (0x04UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000080 */ 1292 #define ADC_SQR3_SQ2_3 (0x08UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000100 */ 1293 #define ADC_SQR3_SQ2_4 (0x10UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000200 */ 1294 #define ADC_SQR3_SQ3_Pos (10U) 1295 #define ADC_SQR3_SQ3_Msk (0x1FUL << ADC_SQR3_SQ3_Pos) /*!< 0x00007C00 */ 1296 #define ADC_SQR3_SQ3 ADC_SQR3_SQ3_Msk /*!< SQ3[4:0] bits (3rd conversion in regular sequence) */ 1297 #define ADC_SQR3_SQ3_0 (0x01UL << ADC_SQR3_SQ3_Pos) /*!< 0x00000400 */ 1298 #define ADC_SQR3_SQ3_1 (0x02UL << ADC_SQR3_SQ3_Pos) /*!< 0x00000800 */ 1299 #define ADC_SQR3_SQ3_2 (0x04UL << ADC_SQR3_SQ3_Pos) /*!< 0x00001000 */ 1300 #define ADC_SQR3_SQ3_3 (0x08UL << ADC_SQR3_SQ3_Pos) /*!< 0x00002000 */ 1301 #define ADC_SQR3_SQ3_4 (0x10UL << ADC_SQR3_SQ3_Pos) /*!< 0x00004000 */ 1302 #define ADC_SQR3_SQ4_Pos (15U) 1303 #define ADC_SQR3_SQ4_Msk (0x1FUL << ADC_SQR3_SQ4_Pos) /*!< 0x000F8000 */ 1304 #define ADC_SQR3_SQ4 ADC_SQR3_SQ4_Msk /*!< SQ4[4:0] bits (4th conversion in regular sequence) */ 1305 #define ADC_SQR3_SQ4_0 (0x01UL << ADC_SQR3_SQ4_Pos) /*!< 0x00008000 */ 1306 #define ADC_SQR3_SQ4_1 (0x02UL << ADC_SQR3_SQ4_Pos) /*!< 0x00010000 */ 1307 #define ADC_SQR3_SQ4_2 (0x04UL << ADC_SQR3_SQ4_Pos) /*!< 0x00020000 */ 1308 #define ADC_SQR3_SQ4_3 (0x08UL << ADC_SQR3_SQ4_Pos) /*!< 0x00040000 */ 1309 #define ADC_SQR3_SQ4_4 (0x10UL << ADC_SQR3_SQ4_Pos) /*!< 0x00080000 */ 1310 #define ADC_SQR3_SQ5_Pos (20U) 1311 #define ADC_SQR3_SQ5_Msk (0x1FUL << ADC_SQR3_SQ5_Pos) /*!< 0x01F00000 */ 1312 #define ADC_SQR3_SQ5 ADC_SQR3_SQ5_Msk /*!< SQ5[4:0] bits (5th conversion in regular sequence) */ 1313 #define ADC_SQR3_SQ5_0 (0x01UL << ADC_SQR3_SQ5_Pos) /*!< 0x00100000 */ 1314 #define ADC_SQR3_SQ5_1 (0x02UL << ADC_SQR3_SQ5_Pos) /*!< 0x00200000 */ 1315 #define ADC_SQR3_SQ5_2 (0x04UL << ADC_SQR3_SQ5_Pos) /*!< 0x00400000 */ 1316 #define ADC_SQR3_SQ5_3 (0x08UL << ADC_SQR3_SQ5_Pos) /*!< 0x00800000 */ 1317 #define ADC_SQR3_SQ5_4 (0x10UL << ADC_SQR3_SQ5_Pos) /*!< 0x01000000 */ 1318 #define ADC_SQR3_SQ6_Pos (25U) 1319 #define ADC_SQR3_SQ6_Msk (0x1FUL << ADC_SQR3_SQ6_Pos) /*!< 0x3E000000 */ 1320 #define ADC_SQR3_SQ6 ADC_SQR3_SQ6_Msk /*!< SQ6[4:0] bits (6th conversion in regular sequence) */ 1321 #define ADC_SQR3_SQ6_0 (0x01UL << ADC_SQR3_SQ6_Pos) /*!< 0x02000000 */ 1322 #define ADC_SQR3_SQ6_1 (0x02UL << ADC_SQR3_SQ6_Pos) /*!< 0x04000000 */ 1323 #define ADC_SQR3_SQ6_2 (0x04UL << ADC_SQR3_SQ6_Pos) /*!< 0x08000000 */ 1324 #define ADC_SQR3_SQ6_3 (0x08UL << ADC_SQR3_SQ6_Pos) /*!< 0x10000000 */ 1325 #define ADC_SQR3_SQ6_4 (0x10UL << ADC_SQR3_SQ6_Pos) /*!< 0x20000000 */ 1326 1327 /******************* Bit definition for ADC_JSQR register *******************/ 1328 #define ADC_JSQR_JSQ1_Pos (0U) 1329 #define ADC_JSQR_JSQ1_Msk (0x1FUL << ADC_JSQR_JSQ1_Pos) /*!< 0x0000001F */ 1330 #define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk /*!< JSQ1[4:0] bits (1st conversion in injected sequence) */ 1331 #define ADC_JSQR_JSQ1_0 (0x01UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000001 */ 1332 #define ADC_JSQR_JSQ1_1 (0x02UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000002 */ 1333 #define ADC_JSQR_JSQ1_2 (0x04UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000004 */ 1334 #define ADC_JSQR_JSQ1_3 (0x08UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000008 */ 1335 #define ADC_JSQR_JSQ1_4 (0x10UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000010 */ 1336 #define ADC_JSQR_JSQ2_Pos (5U) 1337 #define ADC_JSQR_JSQ2_Msk (0x1FUL << ADC_JSQR_JSQ2_Pos) /*!< 0x000003E0 */ 1338 #define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk /*!< JSQ2[4:0] bits (2nd conversion in injected sequence) */ 1339 #define ADC_JSQR_JSQ2_0 (0x01UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000020 */ 1340 #define ADC_JSQR_JSQ2_1 (0x02UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000040 */ 1341 #define ADC_JSQR_JSQ2_2 (0x04UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000080 */ 1342 #define ADC_JSQR_JSQ2_3 (0x08UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000100 */ 1343 #define ADC_JSQR_JSQ2_4 (0x10UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000200 */ 1344 #define ADC_JSQR_JSQ3_Pos (10U) 1345 #define ADC_JSQR_JSQ3_Msk (0x1FUL << ADC_JSQR_JSQ3_Pos) /*!< 0x00007C00 */ 1346 #define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk /*!< JSQ3[4:0] bits (3rd conversion in injected sequence) */ 1347 #define ADC_JSQR_JSQ3_0 (0x01UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00000400 */ 1348 #define ADC_JSQR_JSQ3_1 (0x02UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00000800 */ 1349 #define ADC_JSQR_JSQ3_2 (0x04UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00001000 */ 1350 #define ADC_JSQR_JSQ3_3 (0x08UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00002000 */ 1351 #define ADC_JSQR_JSQ3_4 (0x10UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00004000 */ 1352 #define ADC_JSQR_JSQ4_Pos (15U) 1353 #define ADC_JSQR_JSQ4_Msk (0x1FUL << ADC_JSQR_JSQ4_Pos) /*!< 0x000F8000 */ 1354 #define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk /*!< JSQ4[4:0] bits (4th conversion in injected sequence) */ 1355 #define ADC_JSQR_JSQ4_0 (0x01UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00008000 */ 1356 #define ADC_JSQR_JSQ4_1 (0x02UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00010000 */ 1357 #define ADC_JSQR_JSQ4_2 (0x04UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00020000 */ 1358 #define ADC_JSQR_JSQ4_3 (0x08UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00040000 */ 1359 #define ADC_JSQR_JSQ4_4 (0x10UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00080000 */ 1360 #define ADC_JSQR_JL_Pos (20U) 1361 #define ADC_JSQR_JL_Msk (0x3UL << ADC_JSQR_JL_Pos) /*!< 0x00300000 */ 1362 #define ADC_JSQR_JL ADC_JSQR_JL_Msk /*!< JL[1:0] bits (Injected Sequence length) */ 1363 #define ADC_JSQR_JL_0 (0x1UL << ADC_JSQR_JL_Pos) /*!< 0x00100000 */ 1364 #define ADC_JSQR_JL_1 (0x2UL << ADC_JSQR_JL_Pos) /*!< 0x00200000 */ 1365 1366 /******************* Bit definition for ADC_JDR1 register *******************/ 1367 #define ADC_JDR1_JDATA ((uint16_t)0xFFFFU) /*!< Injected data */ 1368 1369 /******************* Bit definition for ADC_JDR2 register *******************/ 1370 #define ADC_JDR2_JDATA ((uint16_t)0xFFFFU) /*!< Injected data */ 1371 1372 /******************* Bit definition for ADC_JDR3 register *******************/ 1373 #define ADC_JDR3_JDATA ((uint16_t)0xFFFFU) /*!< Injected data */ 1374 1375 /******************* Bit definition for ADC_JDR4 register *******************/ 1376 #define ADC_JDR4_JDATA ((uint16_t)0xFFFFU) /*!< Injected data */ 1377 1378 /******************** Bit definition for ADC_DR register ********************/ 1379 #define ADC_DR_DATA_Pos (0U) 1380 #define ADC_DR_DATA_Msk (0xFFFFUL << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */ 1381 #define ADC_DR_DATA ADC_DR_DATA_Msk /*!< Regular data */ 1382 1383 /******************************************************************************/ 1384 /* */ 1385 /* Analog Comparators (COMP) */ 1386 /* */ 1387 /******************************************************************************/ 1388 1389 #define COMP_V1_1_0_0 /*!< Comparator IP version */ 1390 1391 /*********************** Bit definition for COMP_CSR register ***************/ 1392 /* COMP1 bits definition */ 1393 #define COMP_CSR_COMP1EN_Pos (0U) 1394 #define COMP_CSR_COMP1EN_Msk (0x1UL << COMP_CSR_COMP1EN_Pos) /*!< 0x00000001 */ 1395 #define COMP_CSR_COMP1EN COMP_CSR_COMP1EN_Msk /*!< COMP1 enable */ 1396 #define COMP_CSR_COMP1SW1_Pos (1U) 1397 #define COMP_CSR_COMP1SW1_Msk (0x1UL << COMP_CSR_COMP1SW1_Pos) /*!< 0x00000002 */ 1398 #define COMP_CSR_COMP1SW1 COMP_CSR_COMP1SW1_Msk /*!< SW1 switch control */ 1399 #define COMP_CSR_COMP1MODE_Pos (2U) 1400 #define COMP_CSR_COMP1MODE_Msk (0x3UL << COMP_CSR_COMP1MODE_Pos) /*!< 0x0000000C */ 1401 #define COMP_CSR_COMP1MODE COMP_CSR_COMP1MODE_Msk /*!< COMP1 power mode */ 1402 #define COMP_CSR_COMP1MODE_0 (0x1UL << COMP_CSR_COMP1MODE_Pos) /*!< 0x00000004 */ 1403 #define COMP_CSR_COMP1MODE_1 (0x2UL << COMP_CSR_COMP1MODE_Pos) /*!< 0x00000008 */ 1404 #define COMP_CSR_COMP1INSEL_Pos (4U) 1405 #define COMP_CSR_COMP1INSEL_Msk (0x7UL << COMP_CSR_COMP1INSEL_Pos) /*!< 0x00000070 */ 1406 #define COMP_CSR_COMP1INSEL COMP_CSR_COMP1INSEL_Msk /*!< COMP1 inverting input select */ 1407 #define COMP_CSR_COMP1INSEL_0 (0x1UL << COMP_CSR_COMP1INSEL_Pos) /*!< 0x00000010 */ 1408 #define COMP_CSR_COMP1INSEL_1 (0x2UL << COMP_CSR_COMP1INSEL_Pos) /*!< 0x00000020 */ 1409 #define COMP_CSR_COMP1INSEL_2 (0x4UL << COMP_CSR_COMP1INSEL_Pos) /*!< 0x00000040 */ 1410 #define COMP_CSR_COMP1OUTSEL_Pos (8U) 1411 #define COMP_CSR_COMP1OUTSEL_Msk (0x7UL << COMP_CSR_COMP1OUTSEL_Pos) /*!< 0x00000700 */ 1412 #define COMP_CSR_COMP1OUTSEL COMP_CSR_COMP1OUTSEL_Msk /*!< COMP1 output select */ 1413 #define COMP_CSR_COMP1OUTSEL_0 (0x1UL << COMP_CSR_COMP1OUTSEL_Pos) /*!< 0x00000100 */ 1414 #define COMP_CSR_COMP1OUTSEL_1 (0x2UL << COMP_CSR_COMP1OUTSEL_Pos) /*!< 0x00000200 */ 1415 #define COMP_CSR_COMP1OUTSEL_2 (0x4UL << COMP_CSR_COMP1OUTSEL_Pos) /*!< 0x00000400 */ 1416 #define COMP_CSR_COMP1POL_Pos (11U) 1417 #define COMP_CSR_COMP1POL_Msk (0x1UL << COMP_CSR_COMP1POL_Pos) /*!< 0x00000800 */ 1418 #define COMP_CSR_COMP1POL COMP_CSR_COMP1POL_Msk /*!< COMP1 output polarity */ 1419 #define COMP_CSR_COMP1HYST_Pos (12U) 1420 #define COMP_CSR_COMP1HYST_Msk (0x3UL << COMP_CSR_COMP1HYST_Pos) /*!< 0x00003000 */ 1421 #define COMP_CSR_COMP1HYST COMP_CSR_COMP1HYST_Msk /*!< COMP1 hysteresis */ 1422 #define COMP_CSR_COMP1HYST_0 (0x1UL << COMP_CSR_COMP1HYST_Pos) /*!< 0x00001000 */ 1423 #define COMP_CSR_COMP1HYST_1 (0x2UL << COMP_CSR_COMP1HYST_Pos) /*!< 0x00002000 */ 1424 #define COMP_CSR_COMP1OUT_Pos (14U) 1425 #define COMP_CSR_COMP1OUT_Msk (0x1UL << COMP_CSR_COMP1OUT_Pos) /*!< 0x00004000 */ 1426 #define COMP_CSR_COMP1OUT COMP_CSR_COMP1OUT_Msk /*!< COMP1 output level */ 1427 #define COMP_CSR_COMP1LOCK_Pos (15U) 1428 #define COMP_CSR_COMP1LOCK_Msk (0x1UL << COMP_CSR_COMP1LOCK_Pos) /*!< 0x00008000 */ 1429 #define COMP_CSR_COMP1LOCK COMP_CSR_COMP1LOCK_Msk /*!< COMP1 lock */ 1430 /* COMP2 bits definition */ 1431 #define COMP_CSR_COMP2EN_Pos (16U) 1432 #define COMP_CSR_COMP2EN_Msk (0x1UL << COMP_CSR_COMP2EN_Pos) /*!< 0x00010000 */ 1433 #define COMP_CSR_COMP2EN COMP_CSR_COMP2EN_Msk /*!< COMP2 enable */ 1434 #define COMP_CSR_COMP2MODE_Pos (18U) 1435 #define COMP_CSR_COMP2MODE_Msk (0x3UL << COMP_CSR_COMP2MODE_Pos) /*!< 0x000C0000 */ 1436 #define COMP_CSR_COMP2MODE COMP_CSR_COMP2MODE_Msk /*!< COMP2 power mode */ 1437 #define COMP_CSR_COMP2MODE_0 (0x1UL << COMP_CSR_COMP2MODE_Pos) /*!< 0x00040000 */ 1438 #define COMP_CSR_COMP2MODE_1 (0x2UL << COMP_CSR_COMP2MODE_Pos) /*!< 0x00080000 */ 1439 #define COMP_CSR_COMP2INSEL_Pos (20U) 1440 #define COMP_CSR_COMP2INSEL_Msk (0x7UL << COMP_CSR_COMP2INSEL_Pos) /*!< 0x00700000 */ 1441 #define COMP_CSR_COMP2INSEL COMP_CSR_COMP2INSEL_Msk /*!< COMP2 inverting input select */ 1442 #define COMP_CSR_COMP2INSEL_0 (0x1UL << COMP_CSR_COMP2INSEL_Pos) /*!< 0x00100000 */ 1443 #define COMP_CSR_COMP2INSEL_1 (0x2UL << COMP_CSR_COMP2INSEL_Pos) /*!< 0x00200000 */ 1444 #define COMP_CSR_COMP2INSEL_2 (0x4UL << COMP_CSR_COMP2INSEL_Pos) /*!< 0x00400000 */ 1445 #define COMP_CSR_WNDWEN_Pos (23U) 1446 #define COMP_CSR_WNDWEN_Msk (0x1UL << COMP_CSR_WNDWEN_Pos) /*!< 0x00800000 */ 1447 #define COMP_CSR_WNDWEN COMP_CSR_WNDWEN_Msk /*!< Comparators window mode enable */ 1448 #define COMP_CSR_COMP2OUTSEL_Pos (24U) 1449 #define COMP_CSR_COMP2OUTSEL_Msk (0x7UL << COMP_CSR_COMP2OUTSEL_Pos) /*!< 0x07000000 */ 1450 #define COMP_CSR_COMP2OUTSEL COMP_CSR_COMP2OUTSEL_Msk /*!< COMP2 output select */ 1451 #define COMP_CSR_COMP2OUTSEL_0 (0x1UL << COMP_CSR_COMP2OUTSEL_Pos) /*!< 0x01000000 */ 1452 #define COMP_CSR_COMP2OUTSEL_1 (0x2UL << COMP_CSR_COMP2OUTSEL_Pos) /*!< 0x02000000 */ 1453 #define COMP_CSR_COMP2OUTSEL_2 (0x4UL << COMP_CSR_COMP2OUTSEL_Pos) /*!< 0x04000000 */ 1454 #define COMP_CSR_COMP2POL_Pos (27U) 1455 #define COMP_CSR_COMP2POL_Msk (0x1UL << COMP_CSR_COMP2POL_Pos) /*!< 0x08000000 */ 1456 #define COMP_CSR_COMP2POL COMP_CSR_COMP2POL_Msk /*!< COMP2 output polarity */ 1457 #define COMP_CSR_COMP2HYST_Pos (28U) 1458 #define COMP_CSR_COMP2HYST_Msk (0x3UL << COMP_CSR_COMP2HYST_Pos) /*!< 0x30000000 */ 1459 #define COMP_CSR_COMP2HYST COMP_CSR_COMP2HYST_Msk /*!< COMP2 hysteresis */ 1460 #define COMP_CSR_COMP2HYST_0 (0x1UL << COMP_CSR_COMP2HYST_Pos) /*!< 0x10000000 */ 1461 #define COMP_CSR_COMP2HYST_1 (0x2UL << COMP_CSR_COMP2HYST_Pos) /*!< 0x20000000 */ 1462 #define COMP_CSR_COMP2OUT_Pos (30U) 1463 #define COMP_CSR_COMP2OUT_Msk (0x1UL << COMP_CSR_COMP2OUT_Pos) /*!< 0x40000000 */ 1464 #define COMP_CSR_COMP2OUT COMP_CSR_COMP2OUT_Msk /*!< COMP2 output level */ 1465 #define COMP_CSR_COMP2LOCK_Pos (31U) 1466 #define COMP_CSR_COMP2LOCK_Msk (0x1UL << COMP_CSR_COMP2LOCK_Pos) /*!< 0x80000000 */ 1467 #define COMP_CSR_COMP2LOCK COMP_CSR_COMP2LOCK_Msk /*!< COMP2 lock */ 1468 /* COMPx bits definition */ 1469 #define COMP_CSR_COMPxEN_Pos (0U) 1470 #define COMP_CSR_COMPxEN_Msk (0x1UL << COMP_CSR_COMPxEN_Pos) /*!< 0x00000001 */ 1471 #define COMP_CSR_COMPxEN COMP_CSR_COMPxEN_Msk /*!< COMPx enable */ 1472 #define COMP_CSR_COMPxSW1_Pos (1U) 1473 #define COMP_CSR_COMPxSW1_Msk (0x1UL << COMP_CSR_COMPxSW1_Pos) /*!< 0x00000002 */ 1474 #define COMP_CSR_COMPxSW1 COMP_CSR_COMPxSW1_Msk /*!< COMPx SW1 switch control */ 1475 #define COMP_CSR_COMPxMODE_Pos (2U) 1476 #define COMP_CSR_COMPxMODE_Msk (0x3UL << COMP_CSR_COMPxMODE_Pos) /*!< 0x0000000C */ 1477 #define COMP_CSR_COMPxMODE COMP_CSR_COMPxMODE_Msk /*!< COMPx power mode */ 1478 #define COMP_CSR_COMPxMODE_0 (0x1UL << COMP_CSR_COMPxMODE_Pos) /*!< 0x00000004 */ 1479 #define COMP_CSR_COMPxMODE_1 (0x2UL << COMP_CSR_COMPxMODE_Pos) /*!< 0x00000008 */ 1480 #define COMP_CSR_COMPxINSEL_Pos (4U) 1481 #define COMP_CSR_COMPxINSEL_Msk (0x7UL << COMP_CSR_COMPxINSEL_Pos) /*!< 0x00000070 */ 1482 #define COMP_CSR_COMPxINSEL COMP_CSR_COMPxINSEL_Msk /*!< COMPx inverting input select */ 1483 #define COMP_CSR_COMPxINSEL_0 (0x1UL << COMP_CSR_COMPxINSEL_Pos) /*!< 0x00000010 */ 1484 #define COMP_CSR_COMPxINSEL_1 (0x2UL << COMP_CSR_COMPxINSEL_Pos) /*!< 0x00000020 */ 1485 #define COMP_CSR_COMPxINSEL_2 (0x4UL << COMP_CSR_COMPxINSEL_Pos) /*!< 0x00000040 */ 1486 #define COMP_CSR_COMPxWNDWEN_Pos (7U) 1487 #define COMP_CSR_COMPxWNDWEN_Msk (0x1UL << COMP_CSR_COMPxWNDWEN_Pos) /*!< 0x00000080 */ 1488 #define COMP_CSR_COMPxWNDWEN COMP_CSR_COMPxWNDWEN_Msk /*!< COMPx window mode enable */ 1489 #define COMP_CSR_COMPxOUTSEL_Pos (8U) 1490 #define COMP_CSR_COMPxOUTSEL_Msk (0x7UL << COMP_CSR_COMPxOUTSEL_Pos) /*!< 0x00000700 */ 1491 #define COMP_CSR_COMPxOUTSEL COMP_CSR_COMPxOUTSEL_Msk /*!< COMPx output select */ 1492 #define COMP_CSR_COMPxOUTSEL_0 (0x1UL << COMP_CSR_COMPxOUTSEL_Pos) /*!< 0x00000100 */ 1493 #define COMP_CSR_COMPxOUTSEL_1 (0x2UL << COMP_CSR_COMPxOUTSEL_Pos) /*!< 0x00000200 */ 1494 #define COMP_CSR_COMPxOUTSEL_2 (0x4UL << COMP_CSR_COMPxOUTSEL_Pos) /*!< 0x00000400 */ 1495 #define COMP_CSR_COMPxPOL_Pos (11U) 1496 #define COMP_CSR_COMPxPOL_Msk (0x1UL << COMP_CSR_COMPxPOL_Pos) /*!< 0x00000800 */ 1497 #define COMP_CSR_COMPxPOL COMP_CSR_COMPxPOL_Msk /*!< COMPx output polarity */ 1498 #define COMP_CSR_COMPxHYST_Pos (12U) 1499 #define COMP_CSR_COMPxHYST_Msk (0x3UL << COMP_CSR_COMPxHYST_Pos) /*!< 0x00003000 */ 1500 #define COMP_CSR_COMPxHYST COMP_CSR_COMPxHYST_Msk /*!< COMPx hysteresis */ 1501 #define COMP_CSR_COMPxHYST_0 (0x1UL << COMP_CSR_COMPxHYST_Pos) /*!< 0x00001000 */ 1502 #define COMP_CSR_COMPxHYST_1 (0x2UL << COMP_CSR_COMPxHYST_Pos) /*!< 0x00002000 */ 1503 #define COMP_CSR_COMPxOUT_Pos (14U) 1504 #define COMP_CSR_COMPxOUT_Msk (0x1UL << COMP_CSR_COMPxOUT_Pos) /*!< 0x00004000 */ 1505 #define COMP_CSR_COMPxOUT COMP_CSR_COMPxOUT_Msk /*!< COMPx output level */ 1506 #define COMP_CSR_COMPxLOCK_Pos (15U) 1507 #define COMP_CSR_COMPxLOCK_Msk (0x1UL << COMP_CSR_COMPxLOCK_Pos) /*!< 0x00008000 */ 1508 #define COMP_CSR_COMPxLOCK COMP_CSR_COMPxLOCK_Msk /*!< COMPx lock */ 1509 1510 /******************************************************************************/ 1511 /* */ 1512 /* Controller Area Network (CAN ) */ 1513 /* */ 1514 /******************************************************************************/ 1515 /******************* Bit definition for CAN_MCR register ********************/ 1516 #define CAN_MCR_INRQ_Pos (0U) 1517 #define CAN_MCR_INRQ_Msk (0x1UL << CAN_MCR_INRQ_Pos) /*!< 0x00000001 */ 1518 #define CAN_MCR_INRQ CAN_MCR_INRQ_Msk /*!<Initialization Request */ 1519 #define CAN_MCR_SLEEP_Pos (1U) 1520 #define CAN_MCR_SLEEP_Msk (0x1UL << CAN_MCR_SLEEP_Pos) /*!< 0x00000002 */ 1521 #define CAN_MCR_SLEEP CAN_MCR_SLEEP_Msk /*!<Sleep Mode Request */ 1522 #define CAN_MCR_TXFP_Pos (2U) 1523 #define CAN_MCR_TXFP_Msk (0x1UL << CAN_MCR_TXFP_Pos) /*!< 0x00000004 */ 1524 #define CAN_MCR_TXFP CAN_MCR_TXFP_Msk /*!<Transmit FIFO Priority */ 1525 #define CAN_MCR_RFLM_Pos (3U) 1526 #define CAN_MCR_RFLM_Msk (0x1UL << CAN_MCR_RFLM_Pos) /*!< 0x00000008 */ 1527 #define CAN_MCR_RFLM CAN_MCR_RFLM_Msk /*!<Receive FIFO Locked Mode */ 1528 #define CAN_MCR_NART_Pos (4U) 1529 #define CAN_MCR_NART_Msk (0x1UL << CAN_MCR_NART_Pos) /*!< 0x00000010 */ 1530 #define CAN_MCR_NART CAN_MCR_NART_Msk /*!<No Automatic Retransmission */ 1531 #define CAN_MCR_AWUM_Pos (5U) 1532 #define CAN_MCR_AWUM_Msk (0x1UL << CAN_MCR_AWUM_Pos) /*!< 0x00000020 */ 1533 #define CAN_MCR_AWUM CAN_MCR_AWUM_Msk /*!<Automatic Wakeup Mode */ 1534 #define CAN_MCR_ABOM_Pos (6U) 1535 #define CAN_MCR_ABOM_Msk (0x1UL << CAN_MCR_ABOM_Pos) /*!< 0x00000040 */ 1536 #define CAN_MCR_ABOM CAN_MCR_ABOM_Msk /*!<Automatic Bus-Off Management */ 1537 #define CAN_MCR_TTCM_Pos (7U) 1538 #define CAN_MCR_TTCM_Msk (0x1UL << CAN_MCR_TTCM_Pos) /*!< 0x00000080 */ 1539 #define CAN_MCR_TTCM CAN_MCR_TTCM_Msk /*!<Time Triggered Communication Mode */ 1540 #define CAN_MCR_RESET_Pos (15U) 1541 #define CAN_MCR_RESET_Msk (0x1UL << CAN_MCR_RESET_Pos) /*!< 0x00008000 */ 1542 #define CAN_MCR_RESET CAN_MCR_RESET_Msk /*!<bxCAN software master reset */ 1543 1544 /******************* Bit definition for CAN_MSR register ********************/ 1545 #define CAN_MSR_INAK_Pos (0U) 1546 #define CAN_MSR_INAK_Msk (0x1UL << CAN_MSR_INAK_Pos) /*!< 0x00000001 */ 1547 #define CAN_MSR_INAK CAN_MSR_INAK_Msk /*!<Initialization Acknowledge */ 1548 #define CAN_MSR_SLAK_Pos (1U) 1549 #define CAN_MSR_SLAK_Msk (0x1UL << CAN_MSR_SLAK_Pos) /*!< 0x00000002 */ 1550 #define CAN_MSR_SLAK CAN_MSR_SLAK_Msk /*!<Sleep Acknowledge */ 1551 #define CAN_MSR_ERRI_Pos (2U) 1552 #define CAN_MSR_ERRI_Msk (0x1UL << CAN_MSR_ERRI_Pos) /*!< 0x00000004 */ 1553 #define CAN_MSR_ERRI CAN_MSR_ERRI_Msk /*!<Error Interrupt */ 1554 #define CAN_MSR_WKUI_Pos (3U) 1555 #define CAN_MSR_WKUI_Msk (0x1UL << CAN_MSR_WKUI_Pos) /*!< 0x00000008 */ 1556 #define CAN_MSR_WKUI CAN_MSR_WKUI_Msk /*!<Wakeup Interrupt */ 1557 #define CAN_MSR_SLAKI_Pos (4U) 1558 #define CAN_MSR_SLAKI_Msk (0x1UL << CAN_MSR_SLAKI_Pos) /*!< 0x00000010 */ 1559 #define CAN_MSR_SLAKI CAN_MSR_SLAKI_Msk /*!<Sleep Acknowledge Interrupt */ 1560 #define CAN_MSR_TXM_Pos (8U) 1561 #define CAN_MSR_TXM_Msk (0x1UL << CAN_MSR_TXM_Pos) /*!< 0x00000100 */ 1562 #define CAN_MSR_TXM CAN_MSR_TXM_Msk /*!<Transmit Mode */ 1563 #define CAN_MSR_RXM_Pos (9U) 1564 #define CAN_MSR_RXM_Msk (0x1UL << CAN_MSR_RXM_Pos) /*!< 0x00000200 */ 1565 #define CAN_MSR_RXM CAN_MSR_RXM_Msk /*!<Receive Mode */ 1566 #define CAN_MSR_SAMP_Pos (10U) 1567 #define CAN_MSR_SAMP_Msk (0x1UL << CAN_MSR_SAMP_Pos) /*!< 0x00000400 */ 1568 #define CAN_MSR_SAMP CAN_MSR_SAMP_Msk /*!<Last Sample Point */ 1569 #define CAN_MSR_RX_Pos (11U) 1570 #define CAN_MSR_RX_Msk (0x1UL << CAN_MSR_RX_Pos) /*!< 0x00000800 */ 1571 #define CAN_MSR_RX CAN_MSR_RX_Msk /*!<CAN Rx Signal */ 1572 1573 /******************* Bit definition for CAN_TSR register ********************/ 1574 #define CAN_TSR_RQCP0_Pos (0U) 1575 #define CAN_TSR_RQCP0_Msk (0x1UL << CAN_TSR_RQCP0_Pos) /*!< 0x00000001 */ 1576 #define CAN_TSR_RQCP0 CAN_TSR_RQCP0_Msk /*!<Request Completed Mailbox0 */ 1577 #define CAN_TSR_TXOK0_Pos (1U) 1578 #define CAN_TSR_TXOK0_Msk (0x1UL << CAN_TSR_TXOK0_Pos) /*!< 0x00000002 */ 1579 #define CAN_TSR_TXOK0 CAN_TSR_TXOK0_Msk /*!<Transmission OK of Mailbox0 */ 1580 #define CAN_TSR_ALST0_Pos (2U) 1581 #define CAN_TSR_ALST0_Msk (0x1UL << CAN_TSR_ALST0_Pos) /*!< 0x00000004 */ 1582 #define CAN_TSR_ALST0 CAN_TSR_ALST0_Msk /*!<Arbitration Lost for Mailbox0 */ 1583 #define CAN_TSR_TERR0_Pos (3U) 1584 #define CAN_TSR_TERR0_Msk (0x1UL << CAN_TSR_TERR0_Pos) /*!< 0x00000008 */ 1585 #define CAN_TSR_TERR0 CAN_TSR_TERR0_Msk /*!<Transmission Error of Mailbox0 */ 1586 #define CAN_TSR_ABRQ0_Pos (7U) 1587 #define CAN_TSR_ABRQ0_Msk (0x1UL << CAN_TSR_ABRQ0_Pos) /*!< 0x00000080 */ 1588 #define CAN_TSR_ABRQ0 CAN_TSR_ABRQ0_Msk /*!<Abort Request for Mailbox0 */ 1589 #define CAN_TSR_RQCP1_Pos (8U) 1590 #define CAN_TSR_RQCP1_Msk (0x1UL << CAN_TSR_RQCP1_Pos) /*!< 0x00000100 */ 1591 #define CAN_TSR_RQCP1 CAN_TSR_RQCP1_Msk /*!<Request Completed Mailbox1 */ 1592 #define CAN_TSR_TXOK1_Pos (9U) 1593 #define CAN_TSR_TXOK1_Msk (0x1UL << CAN_TSR_TXOK1_Pos) /*!< 0x00000200 */ 1594 #define CAN_TSR_TXOK1 CAN_TSR_TXOK1_Msk /*!<Transmission OK of Mailbox1 */ 1595 #define CAN_TSR_ALST1_Pos (10U) 1596 #define CAN_TSR_ALST1_Msk (0x1UL << CAN_TSR_ALST1_Pos) /*!< 0x00000400 */ 1597 #define CAN_TSR_ALST1 CAN_TSR_ALST1_Msk /*!<Arbitration Lost for Mailbox1 */ 1598 #define CAN_TSR_TERR1_Pos (11U) 1599 #define CAN_TSR_TERR1_Msk (0x1UL << CAN_TSR_TERR1_Pos) /*!< 0x00000800 */ 1600 #define CAN_TSR_TERR1 CAN_TSR_TERR1_Msk /*!<Transmission Error of Mailbox1 */ 1601 #define CAN_TSR_ABRQ1_Pos (15U) 1602 #define CAN_TSR_ABRQ1_Msk (0x1UL << CAN_TSR_ABRQ1_Pos) /*!< 0x00008000 */ 1603 #define CAN_TSR_ABRQ1 CAN_TSR_ABRQ1_Msk /*!<Abort Request for Mailbox 1 */ 1604 #define CAN_TSR_RQCP2_Pos (16U) 1605 #define CAN_TSR_RQCP2_Msk (0x1UL << CAN_TSR_RQCP2_Pos) /*!< 0x00010000 */ 1606 #define CAN_TSR_RQCP2 CAN_TSR_RQCP2_Msk /*!<Request Completed Mailbox2 */ 1607 #define CAN_TSR_TXOK2_Pos (17U) 1608 #define CAN_TSR_TXOK2_Msk (0x1UL << CAN_TSR_TXOK2_Pos) /*!< 0x00020000 */ 1609 #define CAN_TSR_TXOK2 CAN_TSR_TXOK2_Msk /*!<Transmission OK of Mailbox 2 */ 1610 #define CAN_TSR_ALST2_Pos (18U) 1611 #define CAN_TSR_ALST2_Msk (0x1UL << CAN_TSR_ALST2_Pos) /*!< 0x00040000 */ 1612 #define CAN_TSR_ALST2 CAN_TSR_ALST2_Msk /*!<Arbitration Lost for mailbox 2 */ 1613 #define CAN_TSR_TERR2_Pos (19U) 1614 #define CAN_TSR_TERR2_Msk (0x1UL << CAN_TSR_TERR2_Pos) /*!< 0x00080000 */ 1615 #define CAN_TSR_TERR2 CAN_TSR_TERR2_Msk /*!<Transmission Error of Mailbox 2 */ 1616 #define CAN_TSR_ABRQ2_Pos (23U) 1617 #define CAN_TSR_ABRQ2_Msk (0x1UL << CAN_TSR_ABRQ2_Pos) /*!< 0x00800000 */ 1618 #define CAN_TSR_ABRQ2 CAN_TSR_ABRQ2_Msk /*!<Abort Request for Mailbox 2 */ 1619 #define CAN_TSR_CODE_Pos (24U) 1620 #define CAN_TSR_CODE_Msk (0x3UL << CAN_TSR_CODE_Pos) /*!< 0x03000000 */ 1621 #define CAN_TSR_CODE CAN_TSR_CODE_Msk /*!<Mailbox Code */ 1622 1623 #define CAN_TSR_TME_Pos (26U) 1624 #define CAN_TSR_TME_Msk (0x7UL << CAN_TSR_TME_Pos) /*!< 0x1C000000 */ 1625 #define CAN_TSR_TME CAN_TSR_TME_Msk /*!<TME[2:0] bits */ 1626 #define CAN_TSR_TME0_Pos (26U) 1627 #define CAN_TSR_TME0_Msk (0x1UL << CAN_TSR_TME0_Pos) /*!< 0x04000000 */ 1628 #define CAN_TSR_TME0 CAN_TSR_TME0_Msk /*!<Transmit Mailbox 0 Empty */ 1629 #define CAN_TSR_TME1_Pos (27U) 1630 #define CAN_TSR_TME1_Msk (0x1UL << CAN_TSR_TME1_Pos) /*!< 0x08000000 */ 1631 #define CAN_TSR_TME1 CAN_TSR_TME1_Msk /*!<Transmit Mailbox 1 Empty */ 1632 #define CAN_TSR_TME2_Pos (28U) 1633 #define CAN_TSR_TME2_Msk (0x1UL << CAN_TSR_TME2_Pos) /*!< 0x10000000 */ 1634 #define CAN_TSR_TME2 CAN_TSR_TME2_Msk /*!<Transmit Mailbox 2 Empty */ 1635 1636 #define CAN_TSR_LOW_Pos (29U) 1637 #define CAN_TSR_LOW_Msk (0x7UL << CAN_TSR_LOW_Pos) /*!< 0xE0000000 */ 1638 #define CAN_TSR_LOW CAN_TSR_LOW_Msk /*!<LOW[2:0] bits */ 1639 #define CAN_TSR_LOW0_Pos (29U) 1640 #define CAN_TSR_LOW0_Msk (0x1UL << CAN_TSR_LOW0_Pos) /*!< 0x20000000 */ 1641 #define CAN_TSR_LOW0 CAN_TSR_LOW0_Msk /*!<Lowest Priority Flag for Mailbox 0 */ 1642 #define CAN_TSR_LOW1_Pos (30U) 1643 #define CAN_TSR_LOW1_Msk (0x1UL << CAN_TSR_LOW1_Pos) /*!< 0x40000000 */ 1644 #define CAN_TSR_LOW1 CAN_TSR_LOW1_Msk /*!<Lowest Priority Flag for Mailbox 1 */ 1645 #define CAN_TSR_LOW2_Pos (31U) 1646 #define CAN_TSR_LOW2_Msk (0x1UL << CAN_TSR_LOW2_Pos) /*!< 0x80000000 */ 1647 #define CAN_TSR_LOW2 CAN_TSR_LOW2_Msk /*!<Lowest Priority Flag for Mailbox 2 */ 1648 1649 /******************* Bit definition for CAN_RF0R register *******************/ 1650 #define CAN_RF0R_FMP0_Pos (0U) 1651 #define CAN_RF0R_FMP0_Msk (0x3UL << CAN_RF0R_FMP0_Pos) /*!< 0x00000003 */ 1652 #define CAN_RF0R_FMP0 CAN_RF0R_FMP0_Msk /*!<FIFO 0 Message Pending */ 1653 #define CAN_RF0R_FULL0_Pos (3U) 1654 #define CAN_RF0R_FULL0_Msk (0x1UL << CAN_RF0R_FULL0_Pos) /*!< 0x00000008 */ 1655 #define CAN_RF0R_FULL0 CAN_RF0R_FULL0_Msk /*!<FIFO 0 Full */ 1656 #define CAN_RF0R_FOVR0_Pos (4U) 1657 #define CAN_RF0R_FOVR0_Msk (0x1UL << CAN_RF0R_FOVR0_Pos) /*!< 0x00000010 */ 1658 #define CAN_RF0R_FOVR0 CAN_RF0R_FOVR0_Msk /*!<FIFO 0 Overrun */ 1659 #define CAN_RF0R_RFOM0_Pos (5U) 1660 #define CAN_RF0R_RFOM0_Msk (0x1UL << CAN_RF0R_RFOM0_Pos) /*!< 0x00000020 */ 1661 #define CAN_RF0R_RFOM0 CAN_RF0R_RFOM0_Msk /*!<Release FIFO 0 Output Mailbox */ 1662 1663 /******************* Bit definition for CAN_RF1R register *******************/ 1664 #define CAN_RF1R_FMP1_Pos (0U) 1665 #define CAN_RF1R_FMP1_Msk (0x3UL << CAN_RF1R_FMP1_Pos) /*!< 0x00000003 */ 1666 #define CAN_RF1R_FMP1 CAN_RF1R_FMP1_Msk /*!<FIFO 1 Message Pending */ 1667 #define CAN_RF1R_FULL1_Pos (3U) 1668 #define CAN_RF1R_FULL1_Msk (0x1UL << CAN_RF1R_FULL1_Pos) /*!< 0x00000008 */ 1669 #define CAN_RF1R_FULL1 CAN_RF1R_FULL1_Msk /*!<FIFO 1 Full */ 1670 #define CAN_RF1R_FOVR1_Pos (4U) 1671 #define CAN_RF1R_FOVR1_Msk (0x1UL << CAN_RF1R_FOVR1_Pos) /*!< 0x00000010 */ 1672 #define CAN_RF1R_FOVR1 CAN_RF1R_FOVR1_Msk /*!<FIFO 1 Overrun */ 1673 #define CAN_RF1R_RFOM1_Pos (5U) 1674 #define CAN_RF1R_RFOM1_Msk (0x1UL << CAN_RF1R_RFOM1_Pos) /*!< 0x00000020 */ 1675 #define CAN_RF1R_RFOM1 CAN_RF1R_RFOM1_Msk /*!<Release FIFO 1 Output Mailbox */ 1676 1677 /******************** Bit definition for CAN_IER register *******************/ 1678 #define CAN_IER_TMEIE_Pos (0U) 1679 #define CAN_IER_TMEIE_Msk (0x1UL << CAN_IER_TMEIE_Pos) /*!< 0x00000001 */ 1680 #define CAN_IER_TMEIE CAN_IER_TMEIE_Msk /*!<Transmit Mailbox Empty Interrupt Enable */ 1681 #define CAN_IER_FMPIE0_Pos (1U) 1682 #define CAN_IER_FMPIE0_Msk (0x1UL << CAN_IER_FMPIE0_Pos) /*!< 0x00000002 */ 1683 #define CAN_IER_FMPIE0 CAN_IER_FMPIE0_Msk /*!<FIFO Message Pending Interrupt Enable */ 1684 #define CAN_IER_FFIE0_Pos (2U) 1685 #define CAN_IER_FFIE0_Msk (0x1UL << CAN_IER_FFIE0_Pos) /*!< 0x00000004 */ 1686 #define CAN_IER_FFIE0 CAN_IER_FFIE0_Msk /*!<FIFO Full Interrupt Enable */ 1687 #define CAN_IER_FOVIE0_Pos (3U) 1688 #define CAN_IER_FOVIE0_Msk (0x1UL << CAN_IER_FOVIE0_Pos) /*!< 0x00000008 */ 1689 #define CAN_IER_FOVIE0 CAN_IER_FOVIE0_Msk /*!<FIFO Overrun Interrupt Enable */ 1690 #define CAN_IER_FMPIE1_Pos (4U) 1691 #define CAN_IER_FMPIE1_Msk (0x1UL << CAN_IER_FMPIE1_Pos) /*!< 0x00000010 */ 1692 #define CAN_IER_FMPIE1 CAN_IER_FMPIE1_Msk /*!<FIFO Message Pending Interrupt Enable */ 1693 #define CAN_IER_FFIE1_Pos (5U) 1694 #define CAN_IER_FFIE1_Msk (0x1UL << CAN_IER_FFIE1_Pos) /*!< 0x00000020 */ 1695 #define CAN_IER_FFIE1 CAN_IER_FFIE1_Msk /*!<FIFO Full Interrupt Enable */ 1696 #define CAN_IER_FOVIE1_Pos (6U) 1697 #define CAN_IER_FOVIE1_Msk (0x1UL << CAN_IER_FOVIE1_Pos) /*!< 0x00000040 */ 1698 #define CAN_IER_FOVIE1 CAN_IER_FOVIE1_Msk /*!<FIFO Overrun Interrupt Enable */ 1699 #define CAN_IER_EWGIE_Pos (8U) 1700 #define CAN_IER_EWGIE_Msk (0x1UL << CAN_IER_EWGIE_Pos) /*!< 0x00000100 */ 1701 #define CAN_IER_EWGIE CAN_IER_EWGIE_Msk /*!<Error Warning Interrupt Enable */ 1702 #define CAN_IER_EPVIE_Pos (9U) 1703 #define CAN_IER_EPVIE_Msk (0x1UL << CAN_IER_EPVIE_Pos) /*!< 0x00000200 */ 1704 #define CAN_IER_EPVIE CAN_IER_EPVIE_Msk /*!<Error Passive Interrupt Enable */ 1705 #define CAN_IER_BOFIE_Pos (10U) 1706 #define CAN_IER_BOFIE_Msk (0x1UL << CAN_IER_BOFIE_Pos) /*!< 0x00000400 */ 1707 #define CAN_IER_BOFIE CAN_IER_BOFIE_Msk /*!<Bus-Off Interrupt Enable */ 1708 #define CAN_IER_LECIE_Pos (11U) 1709 #define CAN_IER_LECIE_Msk (0x1UL << CAN_IER_LECIE_Pos) /*!< 0x00000800 */ 1710 #define CAN_IER_LECIE CAN_IER_LECIE_Msk /*!<Last Error Code Interrupt Enable */ 1711 #define CAN_IER_ERRIE_Pos (15U) 1712 #define CAN_IER_ERRIE_Msk (0x1UL << CAN_IER_ERRIE_Pos) /*!< 0x00008000 */ 1713 #define CAN_IER_ERRIE CAN_IER_ERRIE_Msk /*!<Error Interrupt Enable */ 1714 #define CAN_IER_WKUIE_Pos (16U) 1715 #define CAN_IER_WKUIE_Msk (0x1UL << CAN_IER_WKUIE_Pos) /*!< 0x00010000 */ 1716 #define CAN_IER_WKUIE CAN_IER_WKUIE_Msk /*!<Wakeup Interrupt Enable */ 1717 #define CAN_IER_SLKIE_Pos (17U) 1718 #define CAN_IER_SLKIE_Msk (0x1UL << CAN_IER_SLKIE_Pos) /*!< 0x00020000 */ 1719 #define CAN_IER_SLKIE CAN_IER_SLKIE_Msk /*!<Sleep Interrupt Enable */ 1720 1721 /******************** Bit definition for CAN_ESR register *******************/ 1722 #define CAN_ESR_EWGF_Pos (0U) 1723 #define CAN_ESR_EWGF_Msk (0x1UL << CAN_ESR_EWGF_Pos) /*!< 0x00000001 */ 1724 #define CAN_ESR_EWGF CAN_ESR_EWGF_Msk /*!<Error Warning Flag */ 1725 #define CAN_ESR_EPVF_Pos (1U) 1726 #define CAN_ESR_EPVF_Msk (0x1UL << CAN_ESR_EPVF_Pos) /*!< 0x00000002 */ 1727 #define CAN_ESR_EPVF CAN_ESR_EPVF_Msk /*!<Error Passive Flag */ 1728 #define CAN_ESR_BOFF_Pos (2U) 1729 #define CAN_ESR_BOFF_Msk (0x1UL << CAN_ESR_BOFF_Pos) /*!< 0x00000004 */ 1730 #define CAN_ESR_BOFF CAN_ESR_BOFF_Msk /*!<Bus-Off Flag */ 1731 1732 #define CAN_ESR_LEC_Pos (4U) 1733 #define CAN_ESR_LEC_Msk (0x7UL << CAN_ESR_LEC_Pos) /*!< 0x00000070 */ 1734 #define CAN_ESR_LEC CAN_ESR_LEC_Msk /*!<LEC[2:0] bits (Last Error Code) */ 1735 #define CAN_ESR_LEC_0 (0x1UL << CAN_ESR_LEC_Pos) /*!< 0x00000010 */ 1736 #define CAN_ESR_LEC_1 (0x2UL << CAN_ESR_LEC_Pos) /*!< 0x00000020 */ 1737 #define CAN_ESR_LEC_2 (0x4UL << CAN_ESR_LEC_Pos) /*!< 0x00000040 */ 1738 1739 #define CAN_ESR_TEC_Pos (16U) 1740 #define CAN_ESR_TEC_Msk (0xFFUL << CAN_ESR_TEC_Pos) /*!< 0x00FF0000 */ 1741 #define CAN_ESR_TEC CAN_ESR_TEC_Msk /*!<Least significant byte of the 9-bit Transmit Error Counter */ 1742 #define CAN_ESR_REC_Pos (24U) 1743 #define CAN_ESR_REC_Msk (0xFFUL << CAN_ESR_REC_Pos) /*!< 0xFF000000 */ 1744 #define CAN_ESR_REC CAN_ESR_REC_Msk /*!<Receive Error Counter */ 1745 1746 /******************* Bit definition for CAN_BTR register ********************/ 1747 #define CAN_BTR_BRP_Pos (0U) 1748 #define CAN_BTR_BRP_Msk (0x3FFUL << CAN_BTR_BRP_Pos) /*!< 0x000003FF */ 1749 #define CAN_BTR_BRP CAN_BTR_BRP_Msk /*!<Baud Rate Prescaler */ 1750 #define CAN_BTR_TS1_Pos (16U) 1751 #define CAN_BTR_TS1_Msk (0xFUL << CAN_BTR_TS1_Pos) /*!< 0x000F0000 */ 1752 #define CAN_BTR_TS1 CAN_BTR_TS1_Msk /*!<Time Segment 1 */ 1753 #define CAN_BTR_TS1_0 (0x1UL << CAN_BTR_TS1_Pos) /*!< 0x00010000 */ 1754 #define CAN_BTR_TS1_1 (0x2UL << CAN_BTR_TS1_Pos) /*!< 0x00020000 */ 1755 #define CAN_BTR_TS1_2 (0x4UL << CAN_BTR_TS1_Pos) /*!< 0x00040000 */ 1756 #define CAN_BTR_TS1_3 (0x8UL << CAN_BTR_TS1_Pos) /*!< 0x00080000 */ 1757 #define CAN_BTR_TS2_Pos (20U) 1758 #define CAN_BTR_TS2_Msk (0x7UL << CAN_BTR_TS2_Pos) /*!< 0x00700000 */ 1759 #define CAN_BTR_TS2 CAN_BTR_TS2_Msk /*!<Time Segment 2 */ 1760 #define CAN_BTR_TS2_0 (0x1UL << CAN_BTR_TS2_Pos) /*!< 0x00100000 */ 1761 #define CAN_BTR_TS2_1 (0x2UL << CAN_BTR_TS2_Pos) /*!< 0x00200000 */ 1762 #define CAN_BTR_TS2_2 (0x4UL << CAN_BTR_TS2_Pos) /*!< 0x00400000 */ 1763 #define CAN_BTR_SJW_Pos (24U) 1764 #define CAN_BTR_SJW_Msk (0x3UL << CAN_BTR_SJW_Pos) /*!< 0x03000000 */ 1765 #define CAN_BTR_SJW CAN_BTR_SJW_Msk /*!<Resynchronization Jump Width */ 1766 #define CAN_BTR_SJW_0 (0x1UL << CAN_BTR_SJW_Pos) /*!< 0x01000000 */ 1767 #define CAN_BTR_SJW_1 (0x2UL << CAN_BTR_SJW_Pos) /*!< 0x02000000 */ 1768 #define CAN_BTR_LBKM_Pos (30U) 1769 #define CAN_BTR_LBKM_Msk (0x1UL << CAN_BTR_LBKM_Pos) /*!< 0x40000000 */ 1770 #define CAN_BTR_LBKM CAN_BTR_LBKM_Msk /*!<Loop Back Mode (Debug) */ 1771 #define CAN_BTR_SILM_Pos (31U) 1772 #define CAN_BTR_SILM_Msk (0x1UL << CAN_BTR_SILM_Pos) /*!< 0x80000000 */ 1773 #define CAN_BTR_SILM CAN_BTR_SILM_Msk /*!<Silent Mode */ 1774 1775 /*!<Mailbox registers */ 1776 /****************** Bit definition for CAN_TI0R register ********************/ 1777 #define CAN_TI0R_TXRQ_Pos (0U) 1778 #define CAN_TI0R_TXRQ_Msk (0x1UL << CAN_TI0R_TXRQ_Pos) /*!< 0x00000001 */ 1779 #define CAN_TI0R_TXRQ CAN_TI0R_TXRQ_Msk /*!<Transmit Mailbox Request */ 1780 #define CAN_TI0R_RTR_Pos (1U) 1781 #define CAN_TI0R_RTR_Msk (0x1UL << CAN_TI0R_RTR_Pos) /*!< 0x00000002 */ 1782 #define CAN_TI0R_RTR CAN_TI0R_RTR_Msk /*!<Remote Transmission Request */ 1783 #define CAN_TI0R_IDE_Pos (2U) 1784 #define CAN_TI0R_IDE_Msk (0x1UL << CAN_TI0R_IDE_Pos) /*!< 0x00000004 */ 1785 #define CAN_TI0R_IDE CAN_TI0R_IDE_Msk /*!<Identifier Extension */ 1786 #define CAN_TI0R_EXID_Pos (3U) 1787 #define CAN_TI0R_EXID_Msk (0x3FFFFUL << CAN_TI0R_EXID_Pos) /*!< 0x001FFFF8 */ 1788 #define CAN_TI0R_EXID CAN_TI0R_EXID_Msk /*!<Extended Identifier */ 1789 #define CAN_TI0R_STID_Pos (21U) 1790 #define CAN_TI0R_STID_Msk (0x7FFUL << CAN_TI0R_STID_Pos) /*!< 0xFFE00000 */ 1791 #define CAN_TI0R_STID CAN_TI0R_STID_Msk /*!<Standard Identifier or Extended Identifier */ 1792 1793 /****************** Bit definition for CAN_TDT0R register *******************/ 1794 #define CAN_TDT0R_DLC_Pos (0U) 1795 #define CAN_TDT0R_DLC_Msk (0xFUL << CAN_TDT0R_DLC_Pos) /*!< 0x0000000F */ 1796 #define CAN_TDT0R_DLC CAN_TDT0R_DLC_Msk /*!<Data Length Code */ 1797 #define CAN_TDT0R_TGT_Pos (8U) 1798 #define CAN_TDT0R_TGT_Msk (0x1UL << CAN_TDT0R_TGT_Pos) /*!< 0x00000100 */ 1799 #define CAN_TDT0R_TGT CAN_TDT0R_TGT_Msk /*!<Transmit Global Time */ 1800 #define CAN_TDT0R_TIME_Pos (16U) 1801 #define CAN_TDT0R_TIME_Msk (0xFFFFUL << CAN_TDT0R_TIME_Pos) /*!< 0xFFFF0000 */ 1802 #define CAN_TDT0R_TIME CAN_TDT0R_TIME_Msk /*!<Message Time Stamp */ 1803 1804 /****************** Bit definition for CAN_TDL0R register *******************/ 1805 #define CAN_TDL0R_DATA0_Pos (0U) 1806 #define CAN_TDL0R_DATA0_Msk (0xFFUL << CAN_TDL0R_DATA0_Pos) /*!< 0x000000FF */ 1807 #define CAN_TDL0R_DATA0 CAN_TDL0R_DATA0_Msk /*!<Data byte 0 */ 1808 #define CAN_TDL0R_DATA1_Pos (8U) 1809 #define CAN_TDL0R_DATA1_Msk (0xFFUL << CAN_TDL0R_DATA1_Pos) /*!< 0x0000FF00 */ 1810 #define CAN_TDL0R_DATA1 CAN_TDL0R_DATA1_Msk /*!<Data byte 1 */ 1811 #define CAN_TDL0R_DATA2_Pos (16U) 1812 #define CAN_TDL0R_DATA2_Msk (0xFFUL << CAN_TDL0R_DATA2_Pos) /*!< 0x00FF0000 */ 1813 #define CAN_TDL0R_DATA2 CAN_TDL0R_DATA2_Msk /*!<Data byte 2 */ 1814 #define CAN_TDL0R_DATA3_Pos (24U) 1815 #define CAN_TDL0R_DATA3_Msk (0xFFUL << CAN_TDL0R_DATA3_Pos) /*!< 0xFF000000 */ 1816 #define CAN_TDL0R_DATA3 CAN_TDL0R_DATA3_Msk /*!<Data byte 3 */ 1817 1818 /****************** Bit definition for CAN_TDH0R register *******************/ 1819 #define CAN_TDH0R_DATA4_Pos (0U) 1820 #define CAN_TDH0R_DATA4_Msk (0xFFUL << CAN_TDH0R_DATA4_Pos) /*!< 0x000000FF */ 1821 #define CAN_TDH0R_DATA4 CAN_TDH0R_DATA4_Msk /*!<Data byte 4 */ 1822 #define CAN_TDH0R_DATA5_Pos (8U) 1823 #define CAN_TDH0R_DATA5_Msk (0xFFUL << CAN_TDH0R_DATA5_Pos) /*!< 0x0000FF00 */ 1824 #define CAN_TDH0R_DATA5 CAN_TDH0R_DATA5_Msk /*!<Data byte 5 */ 1825 #define CAN_TDH0R_DATA6_Pos (16U) 1826 #define CAN_TDH0R_DATA6_Msk (0xFFUL << CAN_TDH0R_DATA6_Pos) /*!< 0x00FF0000 */ 1827 #define CAN_TDH0R_DATA6 CAN_TDH0R_DATA6_Msk /*!<Data byte 6 */ 1828 #define CAN_TDH0R_DATA7_Pos (24U) 1829 #define CAN_TDH0R_DATA7_Msk (0xFFUL << CAN_TDH0R_DATA7_Pos) /*!< 0xFF000000 */ 1830 #define CAN_TDH0R_DATA7 CAN_TDH0R_DATA7_Msk /*!<Data byte 7 */ 1831 1832 /******************* Bit definition for CAN_TI1R register *******************/ 1833 #define CAN_TI1R_TXRQ_Pos (0U) 1834 #define CAN_TI1R_TXRQ_Msk (0x1UL << CAN_TI1R_TXRQ_Pos) /*!< 0x00000001 */ 1835 #define CAN_TI1R_TXRQ CAN_TI1R_TXRQ_Msk /*!<Transmit Mailbox Request */ 1836 #define CAN_TI1R_RTR_Pos (1U) 1837 #define CAN_TI1R_RTR_Msk (0x1UL << CAN_TI1R_RTR_Pos) /*!< 0x00000002 */ 1838 #define CAN_TI1R_RTR CAN_TI1R_RTR_Msk /*!<Remote Transmission Request */ 1839 #define CAN_TI1R_IDE_Pos (2U) 1840 #define CAN_TI1R_IDE_Msk (0x1UL << CAN_TI1R_IDE_Pos) /*!< 0x00000004 */ 1841 #define CAN_TI1R_IDE CAN_TI1R_IDE_Msk /*!<Identifier Extension */ 1842 #define CAN_TI1R_EXID_Pos (3U) 1843 #define CAN_TI1R_EXID_Msk (0x3FFFFUL << CAN_TI1R_EXID_Pos) /*!< 0x001FFFF8 */ 1844 #define CAN_TI1R_EXID CAN_TI1R_EXID_Msk /*!<Extended Identifier */ 1845 #define CAN_TI1R_STID_Pos (21U) 1846 #define CAN_TI1R_STID_Msk (0x7FFUL << CAN_TI1R_STID_Pos) /*!< 0xFFE00000 */ 1847 #define CAN_TI1R_STID CAN_TI1R_STID_Msk /*!<Standard Identifier or Extended Identifier */ 1848 1849 /******************* Bit definition for CAN_TDT1R register ******************/ 1850 #define CAN_TDT1R_DLC_Pos (0U) 1851 #define CAN_TDT1R_DLC_Msk (0xFUL << CAN_TDT1R_DLC_Pos) /*!< 0x0000000F */ 1852 #define CAN_TDT1R_DLC CAN_TDT1R_DLC_Msk /*!<Data Length Code */ 1853 #define CAN_TDT1R_TGT_Pos (8U) 1854 #define CAN_TDT1R_TGT_Msk (0x1UL << CAN_TDT1R_TGT_Pos) /*!< 0x00000100 */ 1855 #define CAN_TDT1R_TGT CAN_TDT1R_TGT_Msk /*!<Transmit Global Time */ 1856 #define CAN_TDT1R_TIME_Pos (16U) 1857 #define CAN_TDT1R_TIME_Msk (0xFFFFUL << CAN_TDT1R_TIME_Pos) /*!< 0xFFFF0000 */ 1858 #define CAN_TDT1R_TIME CAN_TDT1R_TIME_Msk /*!<Message Time Stamp */ 1859 1860 /******************* Bit definition for CAN_TDL1R register ******************/ 1861 #define CAN_TDL1R_DATA0_Pos (0U) 1862 #define CAN_TDL1R_DATA0_Msk (0xFFUL << CAN_TDL1R_DATA0_Pos) /*!< 0x000000FF */ 1863 #define CAN_TDL1R_DATA0 CAN_TDL1R_DATA0_Msk /*!<Data byte 0 */ 1864 #define CAN_TDL1R_DATA1_Pos (8U) 1865 #define CAN_TDL1R_DATA1_Msk (0xFFUL << CAN_TDL1R_DATA1_Pos) /*!< 0x0000FF00 */ 1866 #define CAN_TDL1R_DATA1 CAN_TDL1R_DATA1_Msk /*!<Data byte 1 */ 1867 #define CAN_TDL1R_DATA2_Pos (16U) 1868 #define CAN_TDL1R_DATA2_Msk (0xFFUL << CAN_TDL1R_DATA2_Pos) /*!< 0x00FF0000 */ 1869 #define CAN_TDL1R_DATA2 CAN_TDL1R_DATA2_Msk /*!<Data byte 2 */ 1870 #define CAN_TDL1R_DATA3_Pos (24U) 1871 #define CAN_TDL1R_DATA3_Msk (0xFFUL << CAN_TDL1R_DATA3_Pos) /*!< 0xFF000000 */ 1872 #define CAN_TDL1R_DATA3 CAN_TDL1R_DATA3_Msk /*!<Data byte 3 */ 1873 1874 /******************* Bit definition for CAN_TDH1R register ******************/ 1875 #define CAN_TDH1R_DATA4_Pos (0U) 1876 #define CAN_TDH1R_DATA4_Msk (0xFFUL << CAN_TDH1R_DATA4_Pos) /*!< 0x000000FF */ 1877 #define CAN_TDH1R_DATA4 CAN_TDH1R_DATA4_Msk /*!<Data byte 4 */ 1878 #define CAN_TDH1R_DATA5_Pos (8U) 1879 #define CAN_TDH1R_DATA5_Msk (0xFFUL << CAN_TDH1R_DATA5_Pos) /*!< 0x0000FF00 */ 1880 #define CAN_TDH1R_DATA5 CAN_TDH1R_DATA5_Msk /*!<Data byte 5 */ 1881 #define CAN_TDH1R_DATA6_Pos (16U) 1882 #define CAN_TDH1R_DATA6_Msk (0xFFUL << CAN_TDH1R_DATA6_Pos) /*!< 0x00FF0000 */ 1883 #define CAN_TDH1R_DATA6 CAN_TDH1R_DATA6_Msk /*!<Data byte 6 */ 1884 #define CAN_TDH1R_DATA7_Pos (24U) 1885 #define CAN_TDH1R_DATA7_Msk (0xFFUL << CAN_TDH1R_DATA7_Pos) /*!< 0xFF000000 */ 1886 #define CAN_TDH1R_DATA7 CAN_TDH1R_DATA7_Msk /*!<Data byte 7 */ 1887 1888 /******************* Bit definition for CAN_TI2R register *******************/ 1889 #define CAN_TI2R_TXRQ_Pos (0U) 1890 #define CAN_TI2R_TXRQ_Msk (0x1UL << CAN_TI2R_TXRQ_Pos) /*!< 0x00000001 */ 1891 #define CAN_TI2R_TXRQ CAN_TI2R_TXRQ_Msk /*!<Transmit Mailbox Request */ 1892 #define CAN_TI2R_RTR_Pos (1U) 1893 #define CAN_TI2R_RTR_Msk (0x1UL << CAN_TI2R_RTR_Pos) /*!< 0x00000002 */ 1894 #define CAN_TI2R_RTR CAN_TI2R_RTR_Msk /*!<Remote Transmission Request */ 1895 #define CAN_TI2R_IDE_Pos (2U) 1896 #define CAN_TI2R_IDE_Msk (0x1UL << CAN_TI2R_IDE_Pos) /*!< 0x00000004 */ 1897 #define CAN_TI2R_IDE CAN_TI2R_IDE_Msk /*!<Identifier Extension */ 1898 #define CAN_TI2R_EXID_Pos (3U) 1899 #define CAN_TI2R_EXID_Msk (0x3FFFFUL << CAN_TI2R_EXID_Pos) /*!< 0x001FFFF8 */ 1900 #define CAN_TI2R_EXID CAN_TI2R_EXID_Msk /*!<Extended identifier */ 1901 #define CAN_TI2R_STID_Pos (21U) 1902 #define CAN_TI2R_STID_Msk (0x7FFUL << CAN_TI2R_STID_Pos) /*!< 0xFFE00000 */ 1903 #define CAN_TI2R_STID CAN_TI2R_STID_Msk /*!<Standard Identifier or Extended Identifier */ 1904 1905 /******************* Bit definition for CAN_TDT2R register ******************/ 1906 #define CAN_TDT2R_DLC_Pos (0U) 1907 #define CAN_TDT2R_DLC_Msk (0xFUL << CAN_TDT2R_DLC_Pos) /*!< 0x0000000F */ 1908 #define CAN_TDT2R_DLC CAN_TDT2R_DLC_Msk /*!<Data Length Code */ 1909 #define CAN_TDT2R_TGT_Pos (8U) 1910 #define CAN_TDT2R_TGT_Msk (0x1UL << CAN_TDT2R_TGT_Pos) /*!< 0x00000100 */ 1911 #define CAN_TDT2R_TGT CAN_TDT2R_TGT_Msk /*!<Transmit Global Time */ 1912 #define CAN_TDT2R_TIME_Pos (16U) 1913 #define CAN_TDT2R_TIME_Msk (0xFFFFUL << CAN_TDT2R_TIME_Pos) /*!< 0xFFFF0000 */ 1914 #define CAN_TDT2R_TIME CAN_TDT2R_TIME_Msk /*!<Message Time Stamp */ 1915 1916 /******************* Bit definition for CAN_TDL2R register ******************/ 1917 #define CAN_TDL2R_DATA0_Pos (0U) 1918 #define CAN_TDL2R_DATA0_Msk (0xFFUL << CAN_TDL2R_DATA0_Pos) /*!< 0x000000FF */ 1919 #define CAN_TDL2R_DATA0 CAN_TDL2R_DATA0_Msk /*!<Data byte 0 */ 1920 #define CAN_TDL2R_DATA1_Pos (8U) 1921 #define CAN_TDL2R_DATA1_Msk (0xFFUL << CAN_TDL2R_DATA1_Pos) /*!< 0x0000FF00 */ 1922 #define CAN_TDL2R_DATA1 CAN_TDL2R_DATA1_Msk /*!<Data byte 1 */ 1923 #define CAN_TDL2R_DATA2_Pos (16U) 1924 #define CAN_TDL2R_DATA2_Msk (0xFFUL << CAN_TDL2R_DATA2_Pos) /*!< 0x00FF0000 */ 1925 #define CAN_TDL2R_DATA2 CAN_TDL2R_DATA2_Msk /*!<Data byte 2 */ 1926 #define CAN_TDL2R_DATA3_Pos (24U) 1927 #define CAN_TDL2R_DATA3_Msk (0xFFUL << CAN_TDL2R_DATA3_Pos) /*!< 0xFF000000 */ 1928 #define CAN_TDL2R_DATA3 CAN_TDL2R_DATA3_Msk /*!<Data byte 3 */ 1929 1930 /******************* Bit definition for CAN_TDH2R register ******************/ 1931 #define CAN_TDH2R_DATA4_Pos (0U) 1932 #define CAN_TDH2R_DATA4_Msk (0xFFUL << CAN_TDH2R_DATA4_Pos) /*!< 0x000000FF */ 1933 #define CAN_TDH2R_DATA4 CAN_TDH2R_DATA4_Msk /*!<Data byte 4 */ 1934 #define CAN_TDH2R_DATA5_Pos (8U) 1935 #define CAN_TDH2R_DATA5_Msk (0xFFUL << CAN_TDH2R_DATA5_Pos) /*!< 0x0000FF00 */ 1936 #define CAN_TDH2R_DATA5 CAN_TDH2R_DATA5_Msk /*!<Data byte 5 */ 1937 #define CAN_TDH2R_DATA6_Pos (16U) 1938 #define CAN_TDH2R_DATA6_Msk (0xFFUL << CAN_TDH2R_DATA6_Pos) /*!< 0x00FF0000 */ 1939 #define CAN_TDH2R_DATA6 CAN_TDH2R_DATA6_Msk /*!<Data byte 6 */ 1940 #define CAN_TDH2R_DATA7_Pos (24U) 1941 #define CAN_TDH2R_DATA7_Msk (0xFFUL << CAN_TDH2R_DATA7_Pos) /*!< 0xFF000000 */ 1942 #define CAN_TDH2R_DATA7 CAN_TDH2R_DATA7_Msk /*!<Data byte 7 */ 1943 1944 /******************* Bit definition for CAN_RI0R register *******************/ 1945 #define CAN_RI0R_RTR_Pos (1U) 1946 #define CAN_RI0R_RTR_Msk (0x1UL << CAN_RI0R_RTR_Pos) /*!< 0x00000002 */ 1947 #define CAN_RI0R_RTR CAN_RI0R_RTR_Msk /*!<Remote Transmission Request */ 1948 #define CAN_RI0R_IDE_Pos (2U) 1949 #define CAN_RI0R_IDE_Msk (0x1UL << CAN_RI0R_IDE_Pos) /*!< 0x00000004 */ 1950 #define CAN_RI0R_IDE CAN_RI0R_IDE_Msk /*!<Identifier Extension */ 1951 #define CAN_RI0R_EXID_Pos (3U) 1952 #define CAN_RI0R_EXID_Msk (0x3FFFFUL << CAN_RI0R_EXID_Pos) /*!< 0x001FFFF8 */ 1953 #define CAN_RI0R_EXID CAN_RI0R_EXID_Msk /*!<Extended Identifier */ 1954 #define CAN_RI0R_STID_Pos (21U) 1955 #define CAN_RI0R_STID_Msk (0x7FFUL << CAN_RI0R_STID_Pos) /*!< 0xFFE00000 */ 1956 #define CAN_RI0R_STID CAN_RI0R_STID_Msk /*!<Standard Identifier or Extended Identifier */ 1957 1958 /******************* Bit definition for CAN_RDT0R register ******************/ 1959 #define CAN_RDT0R_DLC_Pos (0U) 1960 #define CAN_RDT0R_DLC_Msk (0xFUL << CAN_RDT0R_DLC_Pos) /*!< 0x0000000F */ 1961 #define CAN_RDT0R_DLC CAN_RDT0R_DLC_Msk /*!<Data Length Code */ 1962 #define CAN_RDT0R_FMI_Pos (8U) 1963 #define CAN_RDT0R_FMI_Msk (0xFFUL << CAN_RDT0R_FMI_Pos) /*!< 0x0000FF00 */ 1964 #define CAN_RDT0R_FMI CAN_RDT0R_FMI_Msk /*!<Filter Match Index */ 1965 #define CAN_RDT0R_TIME_Pos (16U) 1966 #define CAN_RDT0R_TIME_Msk (0xFFFFUL << CAN_RDT0R_TIME_Pos) /*!< 0xFFFF0000 */ 1967 #define CAN_RDT0R_TIME CAN_RDT0R_TIME_Msk /*!<Message Time Stamp */ 1968 1969 /******************* Bit definition for CAN_RDL0R register ******************/ 1970 #define CAN_RDL0R_DATA0_Pos (0U) 1971 #define CAN_RDL0R_DATA0_Msk (0xFFUL << CAN_RDL0R_DATA0_Pos) /*!< 0x000000FF */ 1972 #define CAN_RDL0R_DATA0 CAN_RDL0R_DATA0_Msk /*!<Data byte 0 */ 1973 #define CAN_RDL0R_DATA1_Pos (8U) 1974 #define CAN_RDL0R_DATA1_Msk (0xFFUL << CAN_RDL0R_DATA1_Pos) /*!< 0x0000FF00 */ 1975 #define CAN_RDL0R_DATA1 CAN_RDL0R_DATA1_Msk /*!<Data byte 1 */ 1976 #define CAN_RDL0R_DATA2_Pos (16U) 1977 #define CAN_RDL0R_DATA2_Msk (0xFFUL << CAN_RDL0R_DATA2_Pos) /*!< 0x00FF0000 */ 1978 #define CAN_RDL0R_DATA2 CAN_RDL0R_DATA2_Msk /*!<Data byte 2 */ 1979 #define CAN_RDL0R_DATA3_Pos (24U) 1980 #define CAN_RDL0R_DATA3_Msk (0xFFUL << CAN_RDL0R_DATA3_Pos) /*!< 0xFF000000 */ 1981 #define CAN_RDL0R_DATA3 CAN_RDL0R_DATA3_Msk /*!<Data byte 3 */ 1982 1983 /******************* Bit definition for CAN_RDH0R register ******************/ 1984 #define CAN_RDH0R_DATA4_Pos (0U) 1985 #define CAN_RDH0R_DATA4_Msk (0xFFUL << CAN_RDH0R_DATA4_Pos) /*!< 0x000000FF */ 1986 #define CAN_RDH0R_DATA4 CAN_RDH0R_DATA4_Msk /*!<Data byte 4 */ 1987 #define CAN_RDH0R_DATA5_Pos (8U) 1988 #define CAN_RDH0R_DATA5_Msk (0xFFUL << CAN_RDH0R_DATA5_Pos) /*!< 0x0000FF00 */ 1989 #define CAN_RDH0R_DATA5 CAN_RDH0R_DATA5_Msk /*!<Data byte 5 */ 1990 #define CAN_RDH0R_DATA6_Pos (16U) 1991 #define CAN_RDH0R_DATA6_Msk (0xFFUL << CAN_RDH0R_DATA6_Pos) /*!< 0x00FF0000 */ 1992 #define CAN_RDH0R_DATA6 CAN_RDH0R_DATA6_Msk /*!<Data byte 6 */ 1993 #define CAN_RDH0R_DATA7_Pos (24U) 1994 #define CAN_RDH0R_DATA7_Msk (0xFFUL << CAN_RDH0R_DATA7_Pos) /*!< 0xFF000000 */ 1995 #define CAN_RDH0R_DATA7 CAN_RDH0R_DATA7_Msk /*!<Data byte 7 */ 1996 1997 /******************* Bit definition for CAN_RI1R register *******************/ 1998 #define CAN_RI1R_RTR_Pos (1U) 1999 #define CAN_RI1R_RTR_Msk (0x1UL << CAN_RI1R_RTR_Pos) /*!< 0x00000002 */ 2000 #define CAN_RI1R_RTR CAN_RI1R_RTR_Msk /*!<Remote Transmission Request */ 2001 #define CAN_RI1R_IDE_Pos (2U) 2002 #define CAN_RI1R_IDE_Msk (0x1UL << CAN_RI1R_IDE_Pos) /*!< 0x00000004 */ 2003 #define CAN_RI1R_IDE CAN_RI1R_IDE_Msk /*!<Identifier Extension */ 2004 #define CAN_RI1R_EXID_Pos (3U) 2005 #define CAN_RI1R_EXID_Msk (0x3FFFFUL << CAN_RI1R_EXID_Pos) /*!< 0x001FFFF8 */ 2006 #define CAN_RI1R_EXID CAN_RI1R_EXID_Msk /*!<Extended identifier */ 2007 #define CAN_RI1R_STID_Pos (21U) 2008 #define CAN_RI1R_STID_Msk (0x7FFUL << CAN_RI1R_STID_Pos) /*!< 0xFFE00000 */ 2009 #define CAN_RI1R_STID CAN_RI1R_STID_Msk /*!<Standard Identifier or Extended Identifier */ 2010 2011 /******************* Bit definition for CAN_RDT1R register ******************/ 2012 #define CAN_RDT1R_DLC_Pos (0U) 2013 #define CAN_RDT1R_DLC_Msk (0xFUL << CAN_RDT1R_DLC_Pos) /*!< 0x0000000F */ 2014 #define CAN_RDT1R_DLC CAN_RDT1R_DLC_Msk /*!<Data Length Code */ 2015 #define CAN_RDT1R_FMI_Pos (8U) 2016 #define CAN_RDT1R_FMI_Msk (0xFFUL << CAN_RDT1R_FMI_Pos) /*!< 0x0000FF00 */ 2017 #define CAN_RDT1R_FMI CAN_RDT1R_FMI_Msk /*!<Filter Match Index */ 2018 #define CAN_RDT1R_TIME_Pos (16U) 2019 #define CAN_RDT1R_TIME_Msk (0xFFFFUL << CAN_RDT1R_TIME_Pos) /*!< 0xFFFF0000 */ 2020 #define CAN_RDT1R_TIME CAN_RDT1R_TIME_Msk /*!<Message Time Stamp */ 2021 2022 /******************* Bit definition for CAN_RDL1R register ******************/ 2023 #define CAN_RDL1R_DATA0_Pos (0U) 2024 #define CAN_RDL1R_DATA0_Msk (0xFFUL << CAN_RDL1R_DATA0_Pos) /*!< 0x000000FF */ 2025 #define CAN_RDL1R_DATA0 CAN_RDL1R_DATA0_Msk /*!<Data byte 0 */ 2026 #define CAN_RDL1R_DATA1_Pos (8U) 2027 #define CAN_RDL1R_DATA1_Msk (0xFFUL << CAN_RDL1R_DATA1_Pos) /*!< 0x0000FF00 */ 2028 #define CAN_RDL1R_DATA1 CAN_RDL1R_DATA1_Msk /*!<Data byte 1 */ 2029 #define CAN_RDL1R_DATA2_Pos (16U) 2030 #define CAN_RDL1R_DATA2_Msk (0xFFUL << CAN_RDL1R_DATA2_Pos) /*!< 0x00FF0000 */ 2031 #define CAN_RDL1R_DATA2 CAN_RDL1R_DATA2_Msk /*!<Data byte 2 */ 2032 #define CAN_RDL1R_DATA3_Pos (24U) 2033 #define CAN_RDL1R_DATA3_Msk (0xFFUL << CAN_RDL1R_DATA3_Pos) /*!< 0xFF000000 */ 2034 #define CAN_RDL1R_DATA3 CAN_RDL1R_DATA3_Msk /*!<Data byte 3 */ 2035 2036 /******************* Bit definition for CAN_RDH1R register ******************/ 2037 #define CAN_RDH1R_DATA4_Pos (0U) 2038 #define CAN_RDH1R_DATA4_Msk (0xFFUL << CAN_RDH1R_DATA4_Pos) /*!< 0x000000FF */ 2039 #define CAN_RDH1R_DATA4 CAN_RDH1R_DATA4_Msk /*!<Data byte 4 */ 2040 #define CAN_RDH1R_DATA5_Pos (8U) 2041 #define CAN_RDH1R_DATA5_Msk (0xFFUL << CAN_RDH1R_DATA5_Pos) /*!< 0x0000FF00 */ 2042 #define CAN_RDH1R_DATA5 CAN_RDH1R_DATA5_Msk /*!<Data byte 5 */ 2043 #define CAN_RDH1R_DATA6_Pos (16U) 2044 #define CAN_RDH1R_DATA6_Msk (0xFFUL << CAN_RDH1R_DATA6_Pos) /*!< 0x00FF0000 */ 2045 #define CAN_RDH1R_DATA6 CAN_RDH1R_DATA6_Msk /*!<Data byte 6 */ 2046 #define CAN_RDH1R_DATA7_Pos (24U) 2047 #define CAN_RDH1R_DATA7_Msk (0xFFUL << CAN_RDH1R_DATA7_Pos) /*!< 0xFF000000 */ 2048 #define CAN_RDH1R_DATA7 CAN_RDH1R_DATA7_Msk /*!<Data byte 7 */ 2049 2050 /*!<CAN filter registers */ 2051 /******************* Bit definition for CAN_FMR register ********************/ 2052 #define CAN_FMR_FINIT_Pos (0U) 2053 #define CAN_FMR_FINIT_Msk (0x1UL << CAN_FMR_FINIT_Pos) /*!< 0x00000001 */ 2054 #define CAN_FMR_FINIT CAN_FMR_FINIT_Msk /*!<Filter Init Mode */ 2055 2056 /******************* Bit definition for CAN_FM1R register *******************/ 2057 #define CAN_FM1R_FBM_Pos (0U) 2058 #define CAN_FM1R_FBM_Msk (0x3FFFUL << CAN_FM1R_FBM_Pos) /*!< 0x00003FFF */ 2059 #define CAN_FM1R_FBM CAN_FM1R_FBM_Msk /*!<Filter Mode */ 2060 #define CAN_FM1R_FBM0_Pos (0U) 2061 #define CAN_FM1R_FBM0_Msk (0x1UL << CAN_FM1R_FBM0_Pos) /*!< 0x00000001 */ 2062 #define CAN_FM1R_FBM0 CAN_FM1R_FBM0_Msk /*!<Filter Init Mode bit 0 */ 2063 #define CAN_FM1R_FBM1_Pos (1U) 2064 #define CAN_FM1R_FBM1_Msk (0x1UL << CAN_FM1R_FBM1_Pos) /*!< 0x00000002 */ 2065 #define CAN_FM1R_FBM1 CAN_FM1R_FBM1_Msk /*!<Filter Init Mode bit 1 */ 2066 #define CAN_FM1R_FBM2_Pos (2U) 2067 #define CAN_FM1R_FBM2_Msk (0x1UL << CAN_FM1R_FBM2_Pos) /*!< 0x00000004 */ 2068 #define CAN_FM1R_FBM2 CAN_FM1R_FBM2_Msk /*!<Filter Init Mode bit 2 */ 2069 #define CAN_FM1R_FBM3_Pos (3U) 2070 #define CAN_FM1R_FBM3_Msk (0x1UL << CAN_FM1R_FBM3_Pos) /*!< 0x00000008 */ 2071 #define CAN_FM1R_FBM3 CAN_FM1R_FBM3_Msk /*!<Filter Init Mode bit 3 */ 2072 #define CAN_FM1R_FBM4_Pos (4U) 2073 #define CAN_FM1R_FBM4_Msk (0x1UL << CAN_FM1R_FBM4_Pos) /*!< 0x00000010 */ 2074 #define CAN_FM1R_FBM4 CAN_FM1R_FBM4_Msk /*!<Filter Init Mode bit 4 */ 2075 #define CAN_FM1R_FBM5_Pos (5U) 2076 #define CAN_FM1R_FBM5_Msk (0x1UL << CAN_FM1R_FBM5_Pos) /*!< 0x00000020 */ 2077 #define CAN_FM1R_FBM5 CAN_FM1R_FBM5_Msk /*!<Filter Init Mode bit 5 */ 2078 #define CAN_FM1R_FBM6_Pos (6U) 2079 #define CAN_FM1R_FBM6_Msk (0x1UL << CAN_FM1R_FBM6_Pos) /*!< 0x00000040 */ 2080 #define CAN_FM1R_FBM6 CAN_FM1R_FBM6_Msk /*!<Filter Init Mode bit 6 */ 2081 #define CAN_FM1R_FBM7_Pos (7U) 2082 #define CAN_FM1R_FBM7_Msk (0x1UL << CAN_FM1R_FBM7_Pos) /*!< 0x00000080 */ 2083 #define CAN_FM1R_FBM7 CAN_FM1R_FBM7_Msk /*!<Filter Init Mode bit 7 */ 2084 #define CAN_FM1R_FBM8_Pos (8U) 2085 #define CAN_FM1R_FBM8_Msk (0x1UL << CAN_FM1R_FBM8_Pos) /*!< 0x00000100 */ 2086 #define CAN_FM1R_FBM8 CAN_FM1R_FBM8_Msk /*!<Filter Init Mode bit 8 */ 2087 #define CAN_FM1R_FBM9_Pos (9U) 2088 #define CAN_FM1R_FBM9_Msk (0x1UL << CAN_FM1R_FBM9_Pos) /*!< 0x00000200 */ 2089 #define CAN_FM1R_FBM9 CAN_FM1R_FBM9_Msk /*!<Filter Init Mode bit 9 */ 2090 #define CAN_FM1R_FBM10_Pos (10U) 2091 #define CAN_FM1R_FBM10_Msk (0x1UL << CAN_FM1R_FBM10_Pos) /*!< 0x00000400 */ 2092 #define CAN_FM1R_FBM10 CAN_FM1R_FBM10_Msk /*!<Filter Init Mode bit 10 */ 2093 #define CAN_FM1R_FBM11_Pos (11U) 2094 #define CAN_FM1R_FBM11_Msk (0x1UL << CAN_FM1R_FBM11_Pos) /*!< 0x00000800 */ 2095 #define CAN_FM1R_FBM11 CAN_FM1R_FBM11_Msk /*!<Filter Init Mode bit 11 */ 2096 #define CAN_FM1R_FBM12_Pos (12U) 2097 #define CAN_FM1R_FBM12_Msk (0x1UL << CAN_FM1R_FBM12_Pos) /*!< 0x00001000 */ 2098 #define CAN_FM1R_FBM12 CAN_FM1R_FBM12_Msk /*!<Filter Init Mode bit 12 */ 2099 #define CAN_FM1R_FBM13_Pos (13U) 2100 #define CAN_FM1R_FBM13_Msk (0x1UL << CAN_FM1R_FBM13_Pos) /*!< 0x00002000 */ 2101 #define CAN_FM1R_FBM13 CAN_FM1R_FBM13_Msk /*!<Filter Init Mode bit 13 */ 2102 2103 /******************* Bit definition for CAN_FS1R register *******************/ 2104 #define CAN_FS1R_FSC_Pos (0U) 2105 #define CAN_FS1R_FSC_Msk (0x3FFFUL << CAN_FS1R_FSC_Pos) /*!< 0x00003FFF */ 2106 #define CAN_FS1R_FSC CAN_FS1R_FSC_Msk /*!<Filter Scale Configuration */ 2107 #define CAN_FS1R_FSC0_Pos (0U) 2108 #define CAN_FS1R_FSC0_Msk (0x1UL << CAN_FS1R_FSC0_Pos) /*!< 0x00000001 */ 2109 #define CAN_FS1R_FSC0 CAN_FS1R_FSC0_Msk /*!<Filter Scale Configuration bit 0 */ 2110 #define CAN_FS1R_FSC1_Pos (1U) 2111 #define CAN_FS1R_FSC1_Msk (0x1UL << CAN_FS1R_FSC1_Pos) /*!< 0x00000002 */ 2112 #define CAN_FS1R_FSC1 CAN_FS1R_FSC1_Msk /*!<Filter Scale Configuration bit 1 */ 2113 #define CAN_FS1R_FSC2_Pos (2U) 2114 #define CAN_FS1R_FSC2_Msk (0x1UL << CAN_FS1R_FSC2_Pos) /*!< 0x00000004 */ 2115 #define CAN_FS1R_FSC2 CAN_FS1R_FSC2_Msk /*!<Filter Scale Configuration bit 2 */ 2116 #define CAN_FS1R_FSC3_Pos (3U) 2117 #define CAN_FS1R_FSC3_Msk (0x1UL << CAN_FS1R_FSC3_Pos) /*!< 0x00000008 */ 2118 #define CAN_FS1R_FSC3 CAN_FS1R_FSC3_Msk /*!<Filter Scale Configuration bit 3 */ 2119 #define CAN_FS1R_FSC4_Pos (4U) 2120 #define CAN_FS1R_FSC4_Msk (0x1UL << CAN_FS1R_FSC4_Pos) /*!< 0x00000010 */ 2121 #define CAN_FS1R_FSC4 CAN_FS1R_FSC4_Msk /*!<Filter Scale Configuration bit 4 */ 2122 #define CAN_FS1R_FSC5_Pos (5U) 2123 #define CAN_FS1R_FSC5_Msk (0x1UL << CAN_FS1R_FSC5_Pos) /*!< 0x00000020 */ 2124 #define CAN_FS1R_FSC5 CAN_FS1R_FSC5_Msk /*!<Filter Scale Configuration bit 5 */ 2125 #define CAN_FS1R_FSC6_Pos (6U) 2126 #define CAN_FS1R_FSC6_Msk (0x1UL << CAN_FS1R_FSC6_Pos) /*!< 0x00000040 */ 2127 #define CAN_FS1R_FSC6 CAN_FS1R_FSC6_Msk /*!<Filter Scale Configuration bit 6 */ 2128 #define CAN_FS1R_FSC7_Pos (7U) 2129 #define CAN_FS1R_FSC7_Msk (0x1UL << CAN_FS1R_FSC7_Pos) /*!< 0x00000080 */ 2130 #define CAN_FS1R_FSC7 CAN_FS1R_FSC7_Msk /*!<Filter Scale Configuration bit 7 */ 2131 #define CAN_FS1R_FSC8_Pos (8U) 2132 #define CAN_FS1R_FSC8_Msk (0x1UL << CAN_FS1R_FSC8_Pos) /*!< 0x00000100 */ 2133 #define CAN_FS1R_FSC8 CAN_FS1R_FSC8_Msk /*!<Filter Scale Configuration bit 8 */ 2134 #define CAN_FS1R_FSC9_Pos (9U) 2135 #define CAN_FS1R_FSC9_Msk (0x1UL << CAN_FS1R_FSC9_Pos) /*!< 0x00000200 */ 2136 #define CAN_FS1R_FSC9 CAN_FS1R_FSC9_Msk /*!<Filter Scale Configuration bit 9 */ 2137 #define CAN_FS1R_FSC10_Pos (10U) 2138 #define CAN_FS1R_FSC10_Msk (0x1UL << CAN_FS1R_FSC10_Pos) /*!< 0x00000400 */ 2139 #define CAN_FS1R_FSC10 CAN_FS1R_FSC10_Msk /*!<Filter Scale Configuration bit 10 */ 2140 #define CAN_FS1R_FSC11_Pos (11U) 2141 #define CAN_FS1R_FSC11_Msk (0x1UL << CAN_FS1R_FSC11_Pos) /*!< 0x00000800 */ 2142 #define CAN_FS1R_FSC11 CAN_FS1R_FSC11_Msk /*!<Filter Scale Configuration bit 11 */ 2143 #define CAN_FS1R_FSC12_Pos (12U) 2144 #define CAN_FS1R_FSC12_Msk (0x1UL << CAN_FS1R_FSC12_Pos) /*!< 0x00001000 */ 2145 #define CAN_FS1R_FSC12 CAN_FS1R_FSC12_Msk /*!<Filter Scale Configuration bit 12 */ 2146 #define CAN_FS1R_FSC13_Pos (13U) 2147 #define CAN_FS1R_FSC13_Msk (0x1UL << CAN_FS1R_FSC13_Pos) /*!< 0x00002000 */ 2148 #define CAN_FS1R_FSC13 CAN_FS1R_FSC13_Msk /*!<Filter Scale Configuration bit 13 */ 2149 2150 /****************** Bit definition for CAN_FFA1R register *******************/ 2151 #define CAN_FFA1R_FFA_Pos (0U) 2152 #define CAN_FFA1R_FFA_Msk (0x3FFFUL << CAN_FFA1R_FFA_Pos) /*!< 0x00003FFF */ 2153 #define CAN_FFA1R_FFA CAN_FFA1R_FFA_Msk /*!<Filter FIFO Assignment */ 2154 #define CAN_FFA1R_FFA0_Pos (0U) 2155 #define CAN_FFA1R_FFA0_Msk (0x1UL << CAN_FFA1R_FFA0_Pos) /*!< 0x00000001 */ 2156 #define CAN_FFA1R_FFA0 CAN_FFA1R_FFA0_Msk /*!<Filter FIFO Assignment for Filter 0 */ 2157 #define CAN_FFA1R_FFA1_Pos (1U) 2158 #define CAN_FFA1R_FFA1_Msk (0x1UL << CAN_FFA1R_FFA1_Pos) /*!< 0x00000002 */ 2159 #define CAN_FFA1R_FFA1 CAN_FFA1R_FFA1_Msk /*!<Filter FIFO Assignment for Filter 1 */ 2160 #define CAN_FFA1R_FFA2_Pos (2U) 2161 #define CAN_FFA1R_FFA2_Msk (0x1UL << CAN_FFA1R_FFA2_Pos) /*!< 0x00000004 */ 2162 #define CAN_FFA1R_FFA2 CAN_FFA1R_FFA2_Msk /*!<Filter FIFO Assignment for Filter 2 */ 2163 #define CAN_FFA1R_FFA3_Pos (3U) 2164 #define CAN_FFA1R_FFA3_Msk (0x1UL << CAN_FFA1R_FFA3_Pos) /*!< 0x00000008 */ 2165 #define CAN_FFA1R_FFA3 CAN_FFA1R_FFA3_Msk /*!<Filter FIFO Assignment for Filter 3 */ 2166 #define CAN_FFA1R_FFA4_Pos (4U) 2167 #define CAN_FFA1R_FFA4_Msk (0x1UL << CAN_FFA1R_FFA4_Pos) /*!< 0x00000010 */ 2168 #define CAN_FFA1R_FFA4 CAN_FFA1R_FFA4_Msk /*!<Filter FIFO Assignment for Filter 4 */ 2169 #define CAN_FFA1R_FFA5_Pos (5U) 2170 #define CAN_FFA1R_FFA5_Msk (0x1UL << CAN_FFA1R_FFA5_Pos) /*!< 0x00000020 */ 2171 #define CAN_FFA1R_FFA5 CAN_FFA1R_FFA5_Msk /*!<Filter FIFO Assignment for Filter 5 */ 2172 #define CAN_FFA1R_FFA6_Pos (6U) 2173 #define CAN_FFA1R_FFA6_Msk (0x1UL << CAN_FFA1R_FFA6_Pos) /*!< 0x00000040 */ 2174 #define CAN_FFA1R_FFA6 CAN_FFA1R_FFA6_Msk /*!<Filter FIFO Assignment for Filter 6 */ 2175 #define CAN_FFA1R_FFA7_Pos (7U) 2176 #define CAN_FFA1R_FFA7_Msk (0x1UL << CAN_FFA1R_FFA7_Pos) /*!< 0x00000080 */ 2177 #define CAN_FFA1R_FFA7 CAN_FFA1R_FFA7_Msk /*!<Filter FIFO Assignment for Filter 7 */ 2178 #define CAN_FFA1R_FFA8_Pos (8U) 2179 #define CAN_FFA1R_FFA8_Msk (0x1UL << CAN_FFA1R_FFA8_Pos) /*!< 0x00000100 */ 2180 #define CAN_FFA1R_FFA8 CAN_FFA1R_FFA8_Msk /*!<Filter FIFO Assignment for Filter 8 */ 2181 #define CAN_FFA1R_FFA9_Pos (9U) 2182 #define CAN_FFA1R_FFA9_Msk (0x1UL << CAN_FFA1R_FFA9_Pos) /*!< 0x00000200 */ 2183 #define CAN_FFA1R_FFA9 CAN_FFA1R_FFA9_Msk /*!<Filter FIFO Assignment for Filter 9 */ 2184 #define CAN_FFA1R_FFA10_Pos (10U) 2185 #define CAN_FFA1R_FFA10_Msk (0x1UL << CAN_FFA1R_FFA10_Pos) /*!< 0x00000400 */ 2186 #define CAN_FFA1R_FFA10 CAN_FFA1R_FFA10_Msk /*!<Filter FIFO Assignment for Filter 10 */ 2187 #define CAN_FFA1R_FFA11_Pos (11U) 2188 #define CAN_FFA1R_FFA11_Msk (0x1UL << CAN_FFA1R_FFA11_Pos) /*!< 0x00000800 */ 2189 #define CAN_FFA1R_FFA11 CAN_FFA1R_FFA11_Msk /*!<Filter FIFO Assignment for Filter 11 */ 2190 #define CAN_FFA1R_FFA12_Pos (12U) 2191 #define CAN_FFA1R_FFA12_Msk (0x1UL << CAN_FFA1R_FFA12_Pos) /*!< 0x00001000 */ 2192 #define CAN_FFA1R_FFA12 CAN_FFA1R_FFA12_Msk /*!<Filter FIFO Assignment for Filter 12 */ 2193 #define CAN_FFA1R_FFA13_Pos (13U) 2194 #define CAN_FFA1R_FFA13_Msk (0x1UL << CAN_FFA1R_FFA13_Pos) /*!< 0x00002000 */ 2195 #define CAN_FFA1R_FFA13 CAN_FFA1R_FFA13_Msk /*!<Filter FIFO Assignment for Filter 13 */ 2196 2197 /******************* Bit definition for CAN_FA1R register *******************/ 2198 #define CAN_FA1R_FACT_Pos (0U) 2199 #define CAN_FA1R_FACT_Msk (0x3FFFUL << CAN_FA1R_FACT_Pos) /*!< 0x00003FFF */ 2200 #define CAN_FA1R_FACT CAN_FA1R_FACT_Msk /*!<Filter Active */ 2201 #define CAN_FA1R_FACT0_Pos (0U) 2202 #define CAN_FA1R_FACT0_Msk (0x1UL << CAN_FA1R_FACT0_Pos) /*!< 0x00000001 */ 2203 #define CAN_FA1R_FACT0 CAN_FA1R_FACT0_Msk /*!<Filter 0 Active */ 2204 #define CAN_FA1R_FACT1_Pos (1U) 2205 #define CAN_FA1R_FACT1_Msk (0x1UL << CAN_FA1R_FACT1_Pos) /*!< 0x00000002 */ 2206 #define CAN_FA1R_FACT1 CAN_FA1R_FACT1_Msk /*!<Filter 1 Active */ 2207 #define CAN_FA1R_FACT2_Pos (2U) 2208 #define CAN_FA1R_FACT2_Msk (0x1UL << CAN_FA1R_FACT2_Pos) /*!< 0x00000004 */ 2209 #define CAN_FA1R_FACT2 CAN_FA1R_FACT2_Msk /*!<Filter 2 Active */ 2210 #define CAN_FA1R_FACT3_Pos (3U) 2211 #define CAN_FA1R_FACT3_Msk (0x1UL << CAN_FA1R_FACT3_Pos) /*!< 0x00000008 */ 2212 #define CAN_FA1R_FACT3 CAN_FA1R_FACT3_Msk /*!<Filter 3 Active */ 2213 #define CAN_FA1R_FACT4_Pos (4U) 2214 #define CAN_FA1R_FACT4_Msk (0x1UL << CAN_FA1R_FACT4_Pos) /*!< 0x00000010 */ 2215 #define CAN_FA1R_FACT4 CAN_FA1R_FACT4_Msk /*!<Filter 4 Active */ 2216 #define CAN_FA1R_FACT5_Pos (5U) 2217 #define CAN_FA1R_FACT5_Msk (0x1UL << CAN_FA1R_FACT5_Pos) /*!< 0x00000020 */ 2218 #define CAN_FA1R_FACT5 CAN_FA1R_FACT5_Msk /*!<Filter 5 Active */ 2219 #define CAN_FA1R_FACT6_Pos (6U) 2220 #define CAN_FA1R_FACT6_Msk (0x1UL << CAN_FA1R_FACT6_Pos) /*!< 0x00000040 */ 2221 #define CAN_FA1R_FACT6 CAN_FA1R_FACT6_Msk /*!<Filter 6 Active */ 2222 #define CAN_FA1R_FACT7_Pos (7U) 2223 #define CAN_FA1R_FACT7_Msk (0x1UL << CAN_FA1R_FACT7_Pos) /*!< 0x00000080 */ 2224 #define CAN_FA1R_FACT7 CAN_FA1R_FACT7_Msk /*!<Filter 7 Active */ 2225 #define CAN_FA1R_FACT8_Pos (8U) 2226 #define CAN_FA1R_FACT8_Msk (0x1UL << CAN_FA1R_FACT8_Pos) /*!< 0x00000100 */ 2227 #define CAN_FA1R_FACT8 CAN_FA1R_FACT8_Msk /*!<Filter 8 Active */ 2228 #define CAN_FA1R_FACT9_Pos (9U) 2229 #define CAN_FA1R_FACT9_Msk (0x1UL << CAN_FA1R_FACT9_Pos) /*!< 0x00000200 */ 2230 #define CAN_FA1R_FACT9 CAN_FA1R_FACT9_Msk /*!<Filter 9 Active */ 2231 #define CAN_FA1R_FACT10_Pos (10U) 2232 #define CAN_FA1R_FACT10_Msk (0x1UL << CAN_FA1R_FACT10_Pos) /*!< 0x00000400 */ 2233 #define CAN_FA1R_FACT10 CAN_FA1R_FACT10_Msk /*!<Filter 10 Active */ 2234 #define CAN_FA1R_FACT11_Pos (11U) 2235 #define CAN_FA1R_FACT11_Msk (0x1UL << CAN_FA1R_FACT11_Pos) /*!< 0x00000800 */ 2236 #define CAN_FA1R_FACT11 CAN_FA1R_FACT11_Msk /*!<Filter 11 Active */ 2237 #define CAN_FA1R_FACT12_Pos (12U) 2238 #define CAN_FA1R_FACT12_Msk (0x1UL << CAN_FA1R_FACT12_Pos) /*!< 0x00001000 */ 2239 #define CAN_FA1R_FACT12 CAN_FA1R_FACT12_Msk /*!<Filter 12 Active */ 2240 #define CAN_FA1R_FACT13_Pos (13U) 2241 #define CAN_FA1R_FACT13_Msk (0x1UL << CAN_FA1R_FACT13_Pos) /*!< 0x00002000 */ 2242 #define CAN_FA1R_FACT13 CAN_FA1R_FACT13_Msk /*!<Filter 13 Active */ 2243 2244 /******************* Bit definition for CAN_F0R1 register *******************/ 2245 #define CAN_F0R1_FB0_Pos (0U) 2246 #define CAN_F0R1_FB0_Msk (0x1UL << CAN_F0R1_FB0_Pos) /*!< 0x00000001 */ 2247 #define CAN_F0R1_FB0 CAN_F0R1_FB0_Msk /*!<Filter bit 0 */ 2248 #define CAN_F0R1_FB1_Pos (1U) 2249 #define CAN_F0R1_FB1_Msk (0x1UL << CAN_F0R1_FB1_Pos) /*!< 0x00000002 */ 2250 #define CAN_F0R1_FB1 CAN_F0R1_FB1_Msk /*!<Filter bit 1 */ 2251 #define CAN_F0R1_FB2_Pos (2U) 2252 #define CAN_F0R1_FB2_Msk (0x1UL << CAN_F0R1_FB2_Pos) /*!< 0x00000004 */ 2253 #define CAN_F0R1_FB2 CAN_F0R1_FB2_Msk /*!<Filter bit 2 */ 2254 #define CAN_F0R1_FB3_Pos (3U) 2255 #define CAN_F0R1_FB3_Msk (0x1UL << CAN_F0R1_FB3_Pos) /*!< 0x00000008 */ 2256 #define CAN_F0R1_FB3 CAN_F0R1_FB3_Msk /*!<Filter bit 3 */ 2257 #define CAN_F0R1_FB4_Pos (4U) 2258 #define CAN_F0R1_FB4_Msk (0x1UL << CAN_F0R1_FB4_Pos) /*!< 0x00000010 */ 2259 #define CAN_F0R1_FB4 CAN_F0R1_FB4_Msk /*!<Filter bit 4 */ 2260 #define CAN_F0R1_FB5_Pos (5U) 2261 #define CAN_F0R1_FB5_Msk (0x1UL << CAN_F0R1_FB5_Pos) /*!< 0x00000020 */ 2262 #define CAN_F0R1_FB5 CAN_F0R1_FB5_Msk /*!<Filter bit 5 */ 2263 #define CAN_F0R1_FB6_Pos (6U) 2264 #define CAN_F0R1_FB6_Msk (0x1UL << CAN_F0R1_FB6_Pos) /*!< 0x00000040 */ 2265 #define CAN_F0R1_FB6 CAN_F0R1_FB6_Msk /*!<Filter bit 6 */ 2266 #define CAN_F0R1_FB7_Pos (7U) 2267 #define CAN_F0R1_FB7_Msk (0x1UL << CAN_F0R1_FB7_Pos) /*!< 0x00000080 */ 2268 #define CAN_F0R1_FB7 CAN_F0R1_FB7_Msk /*!<Filter bit 7 */ 2269 #define CAN_F0R1_FB8_Pos (8U) 2270 #define CAN_F0R1_FB8_Msk (0x1UL << CAN_F0R1_FB8_Pos) /*!< 0x00000100 */ 2271 #define CAN_F0R1_FB8 CAN_F0R1_FB8_Msk /*!<Filter bit 8 */ 2272 #define CAN_F0R1_FB9_Pos (9U) 2273 #define CAN_F0R1_FB9_Msk (0x1UL << CAN_F0R1_FB9_Pos) /*!< 0x00000200 */ 2274 #define CAN_F0R1_FB9 CAN_F0R1_FB9_Msk /*!<Filter bit 9 */ 2275 #define CAN_F0R1_FB10_Pos (10U) 2276 #define CAN_F0R1_FB10_Msk (0x1UL << CAN_F0R1_FB10_Pos) /*!< 0x00000400 */ 2277 #define CAN_F0R1_FB10 CAN_F0R1_FB10_Msk /*!<Filter bit 10 */ 2278 #define CAN_F0R1_FB11_Pos (11U) 2279 #define CAN_F0R1_FB11_Msk (0x1UL << CAN_F0R1_FB11_Pos) /*!< 0x00000800 */ 2280 #define CAN_F0R1_FB11 CAN_F0R1_FB11_Msk /*!<Filter bit 11 */ 2281 #define CAN_F0R1_FB12_Pos (12U) 2282 #define CAN_F0R1_FB12_Msk (0x1UL << CAN_F0R1_FB12_Pos) /*!< 0x00001000 */ 2283 #define CAN_F0R1_FB12 CAN_F0R1_FB12_Msk /*!<Filter bit 12 */ 2284 #define CAN_F0R1_FB13_Pos (13U) 2285 #define CAN_F0R1_FB13_Msk (0x1UL << CAN_F0R1_FB13_Pos) /*!< 0x00002000 */ 2286 #define CAN_F0R1_FB13 CAN_F0R1_FB13_Msk /*!<Filter bit 13 */ 2287 #define CAN_F0R1_FB14_Pos (14U) 2288 #define CAN_F0R1_FB14_Msk (0x1UL << CAN_F0R1_FB14_Pos) /*!< 0x00004000 */ 2289 #define CAN_F0R1_FB14 CAN_F0R1_FB14_Msk /*!<Filter bit 14 */ 2290 #define CAN_F0R1_FB15_Pos (15U) 2291 #define CAN_F0R1_FB15_Msk (0x1UL << CAN_F0R1_FB15_Pos) /*!< 0x00008000 */ 2292 #define CAN_F0R1_FB15 CAN_F0R1_FB15_Msk /*!<Filter bit 15 */ 2293 #define CAN_F0R1_FB16_Pos (16U) 2294 #define CAN_F0R1_FB16_Msk (0x1UL << CAN_F0R1_FB16_Pos) /*!< 0x00010000 */ 2295 #define CAN_F0R1_FB16 CAN_F0R1_FB16_Msk /*!<Filter bit 16 */ 2296 #define CAN_F0R1_FB17_Pos (17U) 2297 #define CAN_F0R1_FB17_Msk (0x1UL << CAN_F0R1_FB17_Pos) /*!< 0x00020000 */ 2298 #define CAN_F0R1_FB17 CAN_F0R1_FB17_Msk /*!<Filter bit 17 */ 2299 #define CAN_F0R1_FB18_Pos (18U) 2300 #define CAN_F0R1_FB18_Msk (0x1UL << CAN_F0R1_FB18_Pos) /*!< 0x00040000 */ 2301 #define CAN_F0R1_FB18 CAN_F0R1_FB18_Msk /*!<Filter bit 18 */ 2302 #define CAN_F0R1_FB19_Pos (19U) 2303 #define CAN_F0R1_FB19_Msk (0x1UL << CAN_F0R1_FB19_Pos) /*!< 0x00080000 */ 2304 #define CAN_F0R1_FB19 CAN_F0R1_FB19_Msk /*!<Filter bit 19 */ 2305 #define CAN_F0R1_FB20_Pos (20U) 2306 #define CAN_F0R1_FB20_Msk (0x1UL << CAN_F0R1_FB20_Pos) /*!< 0x00100000 */ 2307 #define CAN_F0R1_FB20 CAN_F0R1_FB20_Msk /*!<Filter bit 20 */ 2308 #define CAN_F0R1_FB21_Pos (21U) 2309 #define CAN_F0R1_FB21_Msk (0x1UL << CAN_F0R1_FB21_Pos) /*!< 0x00200000 */ 2310 #define CAN_F0R1_FB21 CAN_F0R1_FB21_Msk /*!<Filter bit 21 */ 2311 #define CAN_F0R1_FB22_Pos (22U) 2312 #define CAN_F0R1_FB22_Msk (0x1UL << CAN_F0R1_FB22_Pos) /*!< 0x00400000 */ 2313 #define CAN_F0R1_FB22 CAN_F0R1_FB22_Msk /*!<Filter bit 22 */ 2314 #define CAN_F0R1_FB23_Pos (23U) 2315 #define CAN_F0R1_FB23_Msk (0x1UL << CAN_F0R1_FB23_Pos) /*!< 0x00800000 */ 2316 #define CAN_F0R1_FB23 CAN_F0R1_FB23_Msk /*!<Filter bit 23 */ 2317 #define CAN_F0R1_FB24_Pos (24U) 2318 #define CAN_F0R1_FB24_Msk (0x1UL << CAN_F0R1_FB24_Pos) /*!< 0x01000000 */ 2319 #define CAN_F0R1_FB24 CAN_F0R1_FB24_Msk /*!<Filter bit 24 */ 2320 #define CAN_F0R1_FB25_Pos (25U) 2321 #define CAN_F0R1_FB25_Msk (0x1UL << CAN_F0R1_FB25_Pos) /*!< 0x02000000 */ 2322 #define CAN_F0R1_FB25 CAN_F0R1_FB25_Msk /*!<Filter bit 25 */ 2323 #define CAN_F0R1_FB26_Pos (26U) 2324 #define CAN_F0R1_FB26_Msk (0x1UL << CAN_F0R1_FB26_Pos) /*!< 0x04000000 */ 2325 #define CAN_F0R1_FB26 CAN_F0R1_FB26_Msk /*!<Filter bit 26 */ 2326 #define CAN_F0R1_FB27_Pos (27U) 2327 #define CAN_F0R1_FB27_Msk (0x1UL << CAN_F0R1_FB27_Pos) /*!< 0x08000000 */ 2328 #define CAN_F0R1_FB27 CAN_F0R1_FB27_Msk /*!<Filter bit 27 */ 2329 #define CAN_F0R1_FB28_Pos (28U) 2330 #define CAN_F0R1_FB28_Msk (0x1UL << CAN_F0R1_FB28_Pos) /*!< 0x10000000 */ 2331 #define CAN_F0R1_FB28 CAN_F0R1_FB28_Msk /*!<Filter bit 28 */ 2332 #define CAN_F0R1_FB29_Pos (29U) 2333 #define CAN_F0R1_FB29_Msk (0x1UL << CAN_F0R1_FB29_Pos) /*!< 0x20000000 */ 2334 #define CAN_F0R1_FB29 CAN_F0R1_FB29_Msk /*!<Filter bit 29 */ 2335 #define CAN_F0R1_FB30_Pos (30U) 2336 #define CAN_F0R1_FB30_Msk (0x1UL << CAN_F0R1_FB30_Pos) /*!< 0x40000000 */ 2337 #define CAN_F0R1_FB30 CAN_F0R1_FB30_Msk /*!<Filter bit 30 */ 2338 #define CAN_F0R1_FB31_Pos (31U) 2339 #define CAN_F0R1_FB31_Msk (0x1UL << CAN_F0R1_FB31_Pos) /*!< 0x80000000 */ 2340 #define CAN_F0R1_FB31 CAN_F0R1_FB31_Msk /*!<Filter bit 31 */ 2341 2342 /******************* Bit definition for CAN_F1R1 register *******************/ 2343 #define CAN_F1R1_FB0_Pos (0U) 2344 #define CAN_F1R1_FB0_Msk (0x1UL << CAN_F1R1_FB0_Pos) /*!< 0x00000001 */ 2345 #define CAN_F1R1_FB0 CAN_F1R1_FB0_Msk /*!<Filter bit 0 */ 2346 #define CAN_F1R1_FB1_Pos (1U) 2347 #define CAN_F1R1_FB1_Msk (0x1UL << CAN_F1R1_FB1_Pos) /*!< 0x00000002 */ 2348 #define CAN_F1R1_FB1 CAN_F1R1_FB1_Msk /*!<Filter bit 1 */ 2349 #define CAN_F1R1_FB2_Pos (2U) 2350 #define CAN_F1R1_FB2_Msk (0x1UL << CAN_F1R1_FB2_Pos) /*!< 0x00000004 */ 2351 #define CAN_F1R1_FB2 CAN_F1R1_FB2_Msk /*!<Filter bit 2 */ 2352 #define CAN_F1R1_FB3_Pos (3U) 2353 #define CAN_F1R1_FB3_Msk (0x1UL << CAN_F1R1_FB3_Pos) /*!< 0x00000008 */ 2354 #define CAN_F1R1_FB3 CAN_F1R1_FB3_Msk /*!<Filter bit 3 */ 2355 #define CAN_F1R1_FB4_Pos (4U) 2356 #define CAN_F1R1_FB4_Msk (0x1UL << CAN_F1R1_FB4_Pos) /*!< 0x00000010 */ 2357 #define CAN_F1R1_FB4 CAN_F1R1_FB4_Msk /*!<Filter bit 4 */ 2358 #define CAN_F1R1_FB5_Pos (5U) 2359 #define CAN_F1R1_FB5_Msk (0x1UL << CAN_F1R1_FB5_Pos) /*!< 0x00000020 */ 2360 #define CAN_F1R1_FB5 CAN_F1R1_FB5_Msk /*!<Filter bit 5 */ 2361 #define CAN_F1R1_FB6_Pos (6U) 2362 #define CAN_F1R1_FB6_Msk (0x1UL << CAN_F1R1_FB6_Pos) /*!< 0x00000040 */ 2363 #define CAN_F1R1_FB6 CAN_F1R1_FB6_Msk /*!<Filter bit 6 */ 2364 #define CAN_F1R1_FB7_Pos (7U) 2365 #define CAN_F1R1_FB7_Msk (0x1UL << CAN_F1R1_FB7_Pos) /*!< 0x00000080 */ 2366 #define CAN_F1R1_FB7 CAN_F1R1_FB7_Msk /*!<Filter bit 7 */ 2367 #define CAN_F1R1_FB8_Pos (8U) 2368 #define CAN_F1R1_FB8_Msk (0x1UL << CAN_F1R1_FB8_Pos) /*!< 0x00000100 */ 2369 #define CAN_F1R1_FB8 CAN_F1R1_FB8_Msk /*!<Filter bit 8 */ 2370 #define CAN_F1R1_FB9_Pos (9U) 2371 #define CAN_F1R1_FB9_Msk (0x1UL << CAN_F1R1_FB9_Pos) /*!< 0x00000200 */ 2372 #define CAN_F1R1_FB9 CAN_F1R1_FB9_Msk /*!<Filter bit 9 */ 2373 #define CAN_F1R1_FB10_Pos (10U) 2374 #define CAN_F1R1_FB10_Msk (0x1UL << CAN_F1R1_FB10_Pos) /*!< 0x00000400 */ 2375 #define CAN_F1R1_FB10 CAN_F1R1_FB10_Msk /*!<Filter bit 10 */ 2376 #define CAN_F1R1_FB11_Pos (11U) 2377 #define CAN_F1R1_FB11_Msk (0x1UL << CAN_F1R1_FB11_Pos) /*!< 0x00000800 */ 2378 #define CAN_F1R1_FB11 CAN_F1R1_FB11_Msk /*!<Filter bit 11 */ 2379 #define CAN_F1R1_FB12_Pos (12U) 2380 #define CAN_F1R1_FB12_Msk (0x1UL << CAN_F1R1_FB12_Pos) /*!< 0x00001000 */ 2381 #define CAN_F1R1_FB12 CAN_F1R1_FB12_Msk /*!<Filter bit 12 */ 2382 #define CAN_F1R1_FB13_Pos (13U) 2383 #define CAN_F1R1_FB13_Msk (0x1UL << CAN_F1R1_FB13_Pos) /*!< 0x00002000 */ 2384 #define CAN_F1R1_FB13 CAN_F1R1_FB13_Msk /*!<Filter bit 13 */ 2385 #define CAN_F1R1_FB14_Pos (14U) 2386 #define CAN_F1R1_FB14_Msk (0x1UL << CAN_F1R1_FB14_Pos) /*!< 0x00004000 */ 2387 #define CAN_F1R1_FB14 CAN_F1R1_FB14_Msk /*!<Filter bit 14 */ 2388 #define CAN_F1R1_FB15_Pos (15U) 2389 #define CAN_F1R1_FB15_Msk (0x1UL << CAN_F1R1_FB15_Pos) /*!< 0x00008000 */ 2390 #define CAN_F1R1_FB15 CAN_F1R1_FB15_Msk /*!<Filter bit 15 */ 2391 #define CAN_F1R1_FB16_Pos (16U) 2392 #define CAN_F1R1_FB16_Msk (0x1UL << CAN_F1R1_FB16_Pos) /*!< 0x00010000 */ 2393 #define CAN_F1R1_FB16 CAN_F1R1_FB16_Msk /*!<Filter bit 16 */ 2394 #define CAN_F1R1_FB17_Pos (17U) 2395 #define CAN_F1R1_FB17_Msk (0x1UL << CAN_F1R1_FB17_Pos) /*!< 0x00020000 */ 2396 #define CAN_F1R1_FB17 CAN_F1R1_FB17_Msk /*!<Filter bit 17 */ 2397 #define CAN_F1R1_FB18_Pos (18U) 2398 #define CAN_F1R1_FB18_Msk (0x1UL << CAN_F1R1_FB18_Pos) /*!< 0x00040000 */ 2399 #define CAN_F1R1_FB18 CAN_F1R1_FB18_Msk /*!<Filter bit 18 */ 2400 #define CAN_F1R1_FB19_Pos (19U) 2401 #define CAN_F1R1_FB19_Msk (0x1UL << CAN_F1R1_FB19_Pos) /*!< 0x00080000 */ 2402 #define CAN_F1R1_FB19 CAN_F1R1_FB19_Msk /*!<Filter bit 19 */ 2403 #define CAN_F1R1_FB20_Pos (20U) 2404 #define CAN_F1R1_FB20_Msk (0x1UL << CAN_F1R1_FB20_Pos) /*!< 0x00100000 */ 2405 #define CAN_F1R1_FB20 CAN_F1R1_FB20_Msk /*!<Filter bit 20 */ 2406 #define CAN_F1R1_FB21_Pos (21U) 2407 #define CAN_F1R1_FB21_Msk (0x1UL << CAN_F1R1_FB21_Pos) /*!< 0x00200000 */ 2408 #define CAN_F1R1_FB21 CAN_F1R1_FB21_Msk /*!<Filter bit 21 */ 2409 #define CAN_F1R1_FB22_Pos (22U) 2410 #define CAN_F1R1_FB22_Msk (0x1UL << CAN_F1R1_FB22_Pos) /*!< 0x00400000 */ 2411 #define CAN_F1R1_FB22 CAN_F1R1_FB22_Msk /*!<Filter bit 22 */ 2412 #define CAN_F1R1_FB23_Pos (23U) 2413 #define CAN_F1R1_FB23_Msk (0x1UL << CAN_F1R1_FB23_Pos) /*!< 0x00800000 */ 2414 #define CAN_F1R1_FB23 CAN_F1R1_FB23_Msk /*!<Filter bit 23 */ 2415 #define CAN_F1R1_FB24_Pos (24U) 2416 #define CAN_F1R1_FB24_Msk (0x1UL << CAN_F1R1_FB24_Pos) /*!< 0x01000000 */ 2417 #define CAN_F1R1_FB24 CAN_F1R1_FB24_Msk /*!<Filter bit 24 */ 2418 #define CAN_F1R1_FB25_Pos (25U) 2419 #define CAN_F1R1_FB25_Msk (0x1UL << CAN_F1R1_FB25_Pos) /*!< 0x02000000 */ 2420 #define CAN_F1R1_FB25 CAN_F1R1_FB25_Msk /*!<Filter bit 25 */ 2421 #define CAN_F1R1_FB26_Pos (26U) 2422 #define CAN_F1R1_FB26_Msk (0x1UL << CAN_F1R1_FB26_Pos) /*!< 0x04000000 */ 2423 #define CAN_F1R1_FB26 CAN_F1R1_FB26_Msk /*!<Filter bit 26 */ 2424 #define CAN_F1R1_FB27_Pos (27U) 2425 #define CAN_F1R1_FB27_Msk (0x1UL << CAN_F1R1_FB27_Pos) /*!< 0x08000000 */ 2426 #define CAN_F1R1_FB27 CAN_F1R1_FB27_Msk /*!<Filter bit 27 */ 2427 #define CAN_F1R1_FB28_Pos (28U) 2428 #define CAN_F1R1_FB28_Msk (0x1UL << CAN_F1R1_FB28_Pos) /*!< 0x10000000 */ 2429 #define CAN_F1R1_FB28 CAN_F1R1_FB28_Msk /*!<Filter bit 28 */ 2430 #define CAN_F1R1_FB29_Pos (29U) 2431 #define CAN_F1R1_FB29_Msk (0x1UL << CAN_F1R1_FB29_Pos) /*!< 0x20000000 */ 2432 #define CAN_F1R1_FB29 CAN_F1R1_FB29_Msk /*!<Filter bit 29 */ 2433 #define CAN_F1R1_FB30_Pos (30U) 2434 #define CAN_F1R1_FB30_Msk (0x1UL << CAN_F1R1_FB30_Pos) /*!< 0x40000000 */ 2435 #define CAN_F1R1_FB30 CAN_F1R1_FB30_Msk /*!<Filter bit 30 */ 2436 #define CAN_F1R1_FB31_Pos (31U) 2437 #define CAN_F1R1_FB31_Msk (0x1UL << CAN_F1R1_FB31_Pos) /*!< 0x80000000 */ 2438 #define CAN_F1R1_FB31 CAN_F1R1_FB31_Msk /*!<Filter bit 31 */ 2439 2440 /******************* Bit definition for CAN_F2R1 register *******************/ 2441 #define CAN_F2R1_FB0_Pos (0U) 2442 #define CAN_F2R1_FB0_Msk (0x1UL << CAN_F2R1_FB0_Pos) /*!< 0x00000001 */ 2443 #define CAN_F2R1_FB0 CAN_F2R1_FB0_Msk /*!<Filter bit 0 */ 2444 #define CAN_F2R1_FB1_Pos (1U) 2445 #define CAN_F2R1_FB1_Msk (0x1UL << CAN_F2R1_FB1_Pos) /*!< 0x00000002 */ 2446 #define CAN_F2R1_FB1 CAN_F2R1_FB1_Msk /*!<Filter bit 1 */ 2447 #define CAN_F2R1_FB2_Pos (2U) 2448 #define CAN_F2R1_FB2_Msk (0x1UL << CAN_F2R1_FB2_Pos) /*!< 0x00000004 */ 2449 #define CAN_F2R1_FB2 CAN_F2R1_FB2_Msk /*!<Filter bit 2 */ 2450 #define CAN_F2R1_FB3_Pos (3U) 2451 #define CAN_F2R1_FB3_Msk (0x1UL << CAN_F2R1_FB3_Pos) /*!< 0x00000008 */ 2452 #define CAN_F2R1_FB3 CAN_F2R1_FB3_Msk /*!<Filter bit 3 */ 2453 #define CAN_F2R1_FB4_Pos (4U) 2454 #define CAN_F2R1_FB4_Msk (0x1UL << CAN_F2R1_FB4_Pos) /*!< 0x00000010 */ 2455 #define CAN_F2R1_FB4 CAN_F2R1_FB4_Msk /*!<Filter bit 4 */ 2456 #define CAN_F2R1_FB5_Pos (5U) 2457 #define CAN_F2R1_FB5_Msk (0x1UL << CAN_F2R1_FB5_Pos) /*!< 0x00000020 */ 2458 #define CAN_F2R1_FB5 CAN_F2R1_FB5_Msk /*!<Filter bit 5 */ 2459 #define CAN_F2R1_FB6_Pos (6U) 2460 #define CAN_F2R1_FB6_Msk (0x1UL << CAN_F2R1_FB6_Pos) /*!< 0x00000040 */ 2461 #define CAN_F2R1_FB6 CAN_F2R1_FB6_Msk /*!<Filter bit 6 */ 2462 #define CAN_F2R1_FB7_Pos (7U) 2463 #define CAN_F2R1_FB7_Msk (0x1UL << CAN_F2R1_FB7_Pos) /*!< 0x00000080 */ 2464 #define CAN_F2R1_FB7 CAN_F2R1_FB7_Msk /*!<Filter bit 7 */ 2465 #define CAN_F2R1_FB8_Pos (8U) 2466 #define CAN_F2R1_FB8_Msk (0x1UL << CAN_F2R1_FB8_Pos) /*!< 0x00000100 */ 2467 #define CAN_F2R1_FB8 CAN_F2R1_FB8_Msk /*!<Filter bit 8 */ 2468 #define CAN_F2R1_FB9_Pos (9U) 2469 #define CAN_F2R1_FB9_Msk (0x1UL << CAN_F2R1_FB9_Pos) /*!< 0x00000200 */ 2470 #define CAN_F2R1_FB9 CAN_F2R1_FB9_Msk /*!<Filter bit 9 */ 2471 #define CAN_F2R1_FB10_Pos (10U) 2472 #define CAN_F2R1_FB10_Msk (0x1UL << CAN_F2R1_FB10_Pos) /*!< 0x00000400 */ 2473 #define CAN_F2R1_FB10 CAN_F2R1_FB10_Msk /*!<Filter bit 10 */ 2474 #define CAN_F2R1_FB11_Pos (11U) 2475 #define CAN_F2R1_FB11_Msk (0x1UL << CAN_F2R1_FB11_Pos) /*!< 0x00000800 */ 2476 #define CAN_F2R1_FB11 CAN_F2R1_FB11_Msk /*!<Filter bit 11 */ 2477 #define CAN_F2R1_FB12_Pos (12U) 2478 #define CAN_F2R1_FB12_Msk (0x1UL << CAN_F2R1_FB12_Pos) /*!< 0x00001000 */ 2479 #define CAN_F2R1_FB12 CAN_F2R1_FB12_Msk /*!<Filter bit 12 */ 2480 #define CAN_F2R1_FB13_Pos (13U) 2481 #define CAN_F2R1_FB13_Msk (0x1UL << CAN_F2R1_FB13_Pos) /*!< 0x00002000 */ 2482 #define CAN_F2R1_FB13 CAN_F2R1_FB13_Msk /*!<Filter bit 13 */ 2483 #define CAN_F2R1_FB14_Pos (14U) 2484 #define CAN_F2R1_FB14_Msk (0x1UL << CAN_F2R1_FB14_Pos) /*!< 0x00004000 */ 2485 #define CAN_F2R1_FB14 CAN_F2R1_FB14_Msk /*!<Filter bit 14 */ 2486 #define CAN_F2R1_FB15_Pos (15U) 2487 #define CAN_F2R1_FB15_Msk (0x1UL << CAN_F2R1_FB15_Pos) /*!< 0x00008000 */ 2488 #define CAN_F2R1_FB15 CAN_F2R1_FB15_Msk /*!<Filter bit 15 */ 2489 #define CAN_F2R1_FB16_Pos (16U) 2490 #define CAN_F2R1_FB16_Msk (0x1UL << CAN_F2R1_FB16_Pos) /*!< 0x00010000 */ 2491 #define CAN_F2R1_FB16 CAN_F2R1_FB16_Msk /*!<Filter bit 16 */ 2492 #define CAN_F2R1_FB17_Pos (17U) 2493 #define CAN_F2R1_FB17_Msk (0x1UL << CAN_F2R1_FB17_Pos) /*!< 0x00020000 */ 2494 #define CAN_F2R1_FB17 CAN_F2R1_FB17_Msk /*!<Filter bit 17 */ 2495 #define CAN_F2R1_FB18_Pos (18U) 2496 #define CAN_F2R1_FB18_Msk (0x1UL << CAN_F2R1_FB18_Pos) /*!< 0x00040000 */ 2497 #define CAN_F2R1_FB18 CAN_F2R1_FB18_Msk /*!<Filter bit 18 */ 2498 #define CAN_F2R1_FB19_Pos (19U) 2499 #define CAN_F2R1_FB19_Msk (0x1UL << CAN_F2R1_FB19_Pos) /*!< 0x00080000 */ 2500 #define CAN_F2R1_FB19 CAN_F2R1_FB19_Msk /*!<Filter bit 19 */ 2501 #define CAN_F2R1_FB20_Pos (20U) 2502 #define CAN_F2R1_FB20_Msk (0x1UL << CAN_F2R1_FB20_Pos) /*!< 0x00100000 */ 2503 #define CAN_F2R1_FB20 CAN_F2R1_FB20_Msk /*!<Filter bit 20 */ 2504 #define CAN_F2R1_FB21_Pos (21U) 2505 #define CAN_F2R1_FB21_Msk (0x1UL << CAN_F2R1_FB21_Pos) /*!< 0x00200000 */ 2506 #define CAN_F2R1_FB21 CAN_F2R1_FB21_Msk /*!<Filter bit 21 */ 2507 #define CAN_F2R1_FB22_Pos (22U) 2508 #define CAN_F2R1_FB22_Msk (0x1UL << CAN_F2R1_FB22_Pos) /*!< 0x00400000 */ 2509 #define CAN_F2R1_FB22 CAN_F2R1_FB22_Msk /*!<Filter bit 22 */ 2510 #define CAN_F2R1_FB23_Pos (23U) 2511 #define CAN_F2R1_FB23_Msk (0x1UL << CAN_F2R1_FB23_Pos) /*!< 0x00800000 */ 2512 #define CAN_F2R1_FB23 CAN_F2R1_FB23_Msk /*!<Filter bit 23 */ 2513 #define CAN_F2R1_FB24_Pos (24U) 2514 #define CAN_F2R1_FB24_Msk (0x1UL << CAN_F2R1_FB24_Pos) /*!< 0x01000000 */ 2515 #define CAN_F2R1_FB24 CAN_F2R1_FB24_Msk /*!<Filter bit 24 */ 2516 #define CAN_F2R1_FB25_Pos (25U) 2517 #define CAN_F2R1_FB25_Msk (0x1UL << CAN_F2R1_FB25_Pos) /*!< 0x02000000 */ 2518 #define CAN_F2R1_FB25 CAN_F2R1_FB25_Msk /*!<Filter bit 25 */ 2519 #define CAN_F2R1_FB26_Pos (26U) 2520 #define CAN_F2R1_FB26_Msk (0x1UL << CAN_F2R1_FB26_Pos) /*!< 0x04000000 */ 2521 #define CAN_F2R1_FB26 CAN_F2R1_FB26_Msk /*!<Filter bit 26 */ 2522 #define CAN_F2R1_FB27_Pos (27U) 2523 #define CAN_F2R1_FB27_Msk (0x1UL << CAN_F2R1_FB27_Pos) /*!< 0x08000000 */ 2524 #define CAN_F2R1_FB27 CAN_F2R1_FB27_Msk /*!<Filter bit 27 */ 2525 #define CAN_F2R1_FB28_Pos (28U) 2526 #define CAN_F2R1_FB28_Msk (0x1UL << CAN_F2R1_FB28_Pos) /*!< 0x10000000 */ 2527 #define CAN_F2R1_FB28 CAN_F2R1_FB28_Msk /*!<Filter bit 28 */ 2528 #define CAN_F2R1_FB29_Pos (29U) 2529 #define CAN_F2R1_FB29_Msk (0x1UL << CAN_F2R1_FB29_Pos) /*!< 0x20000000 */ 2530 #define CAN_F2R1_FB29 CAN_F2R1_FB29_Msk /*!<Filter bit 29 */ 2531 #define CAN_F2R1_FB30_Pos (30U) 2532 #define CAN_F2R1_FB30_Msk (0x1UL << CAN_F2R1_FB30_Pos) /*!< 0x40000000 */ 2533 #define CAN_F2R1_FB30 CAN_F2R1_FB30_Msk /*!<Filter bit 30 */ 2534 #define CAN_F2R1_FB31_Pos (31U) 2535 #define CAN_F2R1_FB31_Msk (0x1UL << CAN_F2R1_FB31_Pos) /*!< 0x80000000 */ 2536 #define CAN_F2R1_FB31 CAN_F2R1_FB31_Msk /*!<Filter bit 31 */ 2537 2538 /******************* Bit definition for CAN_F3R1 register *******************/ 2539 #define CAN_F3R1_FB0_Pos (0U) 2540 #define CAN_F3R1_FB0_Msk (0x1UL << CAN_F3R1_FB0_Pos) /*!< 0x00000001 */ 2541 #define CAN_F3R1_FB0 CAN_F3R1_FB0_Msk /*!<Filter bit 0 */ 2542 #define CAN_F3R1_FB1_Pos (1U) 2543 #define CAN_F3R1_FB1_Msk (0x1UL << CAN_F3R1_FB1_Pos) /*!< 0x00000002 */ 2544 #define CAN_F3R1_FB1 CAN_F3R1_FB1_Msk /*!<Filter bit 1 */ 2545 #define CAN_F3R1_FB2_Pos (2U) 2546 #define CAN_F3R1_FB2_Msk (0x1UL << CAN_F3R1_FB2_Pos) /*!< 0x00000004 */ 2547 #define CAN_F3R1_FB2 CAN_F3R1_FB2_Msk /*!<Filter bit 2 */ 2548 #define CAN_F3R1_FB3_Pos (3U) 2549 #define CAN_F3R1_FB3_Msk (0x1UL << CAN_F3R1_FB3_Pos) /*!< 0x00000008 */ 2550 #define CAN_F3R1_FB3 CAN_F3R1_FB3_Msk /*!<Filter bit 3 */ 2551 #define CAN_F3R1_FB4_Pos (4U) 2552 #define CAN_F3R1_FB4_Msk (0x1UL << CAN_F3R1_FB4_Pos) /*!< 0x00000010 */ 2553 #define CAN_F3R1_FB4 CAN_F3R1_FB4_Msk /*!<Filter bit 4 */ 2554 #define CAN_F3R1_FB5_Pos (5U) 2555 #define CAN_F3R1_FB5_Msk (0x1UL << CAN_F3R1_FB5_Pos) /*!< 0x00000020 */ 2556 #define CAN_F3R1_FB5 CAN_F3R1_FB5_Msk /*!<Filter bit 5 */ 2557 #define CAN_F3R1_FB6_Pos (6U) 2558 #define CAN_F3R1_FB6_Msk (0x1UL << CAN_F3R1_FB6_Pos) /*!< 0x00000040 */ 2559 #define CAN_F3R1_FB6 CAN_F3R1_FB6_Msk /*!<Filter bit 6 */ 2560 #define CAN_F3R1_FB7_Pos (7U) 2561 #define CAN_F3R1_FB7_Msk (0x1UL << CAN_F3R1_FB7_Pos) /*!< 0x00000080 */ 2562 #define CAN_F3R1_FB7 CAN_F3R1_FB7_Msk /*!<Filter bit 7 */ 2563 #define CAN_F3R1_FB8_Pos (8U) 2564 #define CAN_F3R1_FB8_Msk (0x1UL << CAN_F3R1_FB8_Pos) /*!< 0x00000100 */ 2565 #define CAN_F3R1_FB8 CAN_F3R1_FB8_Msk /*!<Filter bit 8 */ 2566 #define CAN_F3R1_FB9_Pos (9U) 2567 #define CAN_F3R1_FB9_Msk (0x1UL << CAN_F3R1_FB9_Pos) /*!< 0x00000200 */ 2568 #define CAN_F3R1_FB9 CAN_F3R1_FB9_Msk /*!<Filter bit 9 */ 2569 #define CAN_F3R1_FB10_Pos (10U) 2570 #define CAN_F3R1_FB10_Msk (0x1UL << CAN_F3R1_FB10_Pos) /*!< 0x00000400 */ 2571 #define CAN_F3R1_FB10 CAN_F3R1_FB10_Msk /*!<Filter bit 10 */ 2572 #define CAN_F3R1_FB11_Pos (11U) 2573 #define CAN_F3R1_FB11_Msk (0x1UL << CAN_F3R1_FB11_Pos) /*!< 0x00000800 */ 2574 #define CAN_F3R1_FB11 CAN_F3R1_FB11_Msk /*!<Filter bit 11 */ 2575 #define CAN_F3R1_FB12_Pos (12U) 2576 #define CAN_F3R1_FB12_Msk (0x1UL << CAN_F3R1_FB12_Pos) /*!< 0x00001000 */ 2577 #define CAN_F3R1_FB12 CAN_F3R1_FB12_Msk /*!<Filter bit 12 */ 2578 #define CAN_F3R1_FB13_Pos (13U) 2579 #define CAN_F3R1_FB13_Msk (0x1UL << CAN_F3R1_FB13_Pos) /*!< 0x00002000 */ 2580 #define CAN_F3R1_FB13 CAN_F3R1_FB13_Msk /*!<Filter bit 13 */ 2581 #define CAN_F3R1_FB14_Pos (14U) 2582 #define CAN_F3R1_FB14_Msk (0x1UL << CAN_F3R1_FB14_Pos) /*!< 0x00004000 */ 2583 #define CAN_F3R1_FB14 CAN_F3R1_FB14_Msk /*!<Filter bit 14 */ 2584 #define CAN_F3R1_FB15_Pos (15U) 2585 #define CAN_F3R1_FB15_Msk (0x1UL << CAN_F3R1_FB15_Pos) /*!< 0x00008000 */ 2586 #define CAN_F3R1_FB15 CAN_F3R1_FB15_Msk /*!<Filter bit 15 */ 2587 #define CAN_F3R1_FB16_Pos (16U) 2588 #define CAN_F3R1_FB16_Msk (0x1UL << CAN_F3R1_FB16_Pos) /*!< 0x00010000 */ 2589 #define CAN_F3R1_FB16 CAN_F3R1_FB16_Msk /*!<Filter bit 16 */ 2590 #define CAN_F3R1_FB17_Pos (17U) 2591 #define CAN_F3R1_FB17_Msk (0x1UL << CAN_F3R1_FB17_Pos) /*!< 0x00020000 */ 2592 #define CAN_F3R1_FB17 CAN_F3R1_FB17_Msk /*!<Filter bit 17 */ 2593 #define CAN_F3R1_FB18_Pos (18U) 2594 #define CAN_F3R1_FB18_Msk (0x1UL << CAN_F3R1_FB18_Pos) /*!< 0x00040000 */ 2595 #define CAN_F3R1_FB18 CAN_F3R1_FB18_Msk /*!<Filter bit 18 */ 2596 #define CAN_F3R1_FB19_Pos (19U) 2597 #define CAN_F3R1_FB19_Msk (0x1UL << CAN_F3R1_FB19_Pos) /*!< 0x00080000 */ 2598 #define CAN_F3R1_FB19 CAN_F3R1_FB19_Msk /*!<Filter bit 19 */ 2599 #define CAN_F3R1_FB20_Pos (20U) 2600 #define CAN_F3R1_FB20_Msk (0x1UL << CAN_F3R1_FB20_Pos) /*!< 0x00100000 */ 2601 #define CAN_F3R1_FB20 CAN_F3R1_FB20_Msk /*!<Filter bit 20 */ 2602 #define CAN_F3R1_FB21_Pos (21U) 2603 #define CAN_F3R1_FB21_Msk (0x1UL << CAN_F3R1_FB21_Pos) /*!< 0x00200000 */ 2604 #define CAN_F3R1_FB21 CAN_F3R1_FB21_Msk /*!<Filter bit 21 */ 2605 #define CAN_F3R1_FB22_Pos (22U) 2606 #define CAN_F3R1_FB22_Msk (0x1UL << CAN_F3R1_FB22_Pos) /*!< 0x00400000 */ 2607 #define CAN_F3R1_FB22 CAN_F3R1_FB22_Msk /*!<Filter bit 22 */ 2608 #define CAN_F3R1_FB23_Pos (23U) 2609 #define CAN_F3R1_FB23_Msk (0x1UL << CAN_F3R1_FB23_Pos) /*!< 0x00800000 */ 2610 #define CAN_F3R1_FB23 CAN_F3R1_FB23_Msk /*!<Filter bit 23 */ 2611 #define CAN_F3R1_FB24_Pos (24U) 2612 #define CAN_F3R1_FB24_Msk (0x1UL << CAN_F3R1_FB24_Pos) /*!< 0x01000000 */ 2613 #define CAN_F3R1_FB24 CAN_F3R1_FB24_Msk /*!<Filter bit 24 */ 2614 #define CAN_F3R1_FB25_Pos (25U) 2615 #define CAN_F3R1_FB25_Msk (0x1UL << CAN_F3R1_FB25_Pos) /*!< 0x02000000 */ 2616 #define CAN_F3R1_FB25 CAN_F3R1_FB25_Msk /*!<Filter bit 25 */ 2617 #define CAN_F3R1_FB26_Pos (26U) 2618 #define CAN_F3R1_FB26_Msk (0x1UL << CAN_F3R1_FB26_Pos) /*!< 0x04000000 */ 2619 #define CAN_F3R1_FB26 CAN_F3R1_FB26_Msk /*!<Filter bit 26 */ 2620 #define CAN_F3R1_FB27_Pos (27U) 2621 #define CAN_F3R1_FB27_Msk (0x1UL << CAN_F3R1_FB27_Pos) /*!< 0x08000000 */ 2622 #define CAN_F3R1_FB27 CAN_F3R1_FB27_Msk /*!<Filter bit 27 */ 2623 #define CAN_F3R1_FB28_Pos (28U) 2624 #define CAN_F3R1_FB28_Msk (0x1UL << CAN_F3R1_FB28_Pos) /*!< 0x10000000 */ 2625 #define CAN_F3R1_FB28 CAN_F3R1_FB28_Msk /*!<Filter bit 28 */ 2626 #define CAN_F3R1_FB29_Pos (29U) 2627 #define CAN_F3R1_FB29_Msk (0x1UL << CAN_F3R1_FB29_Pos) /*!< 0x20000000 */ 2628 #define CAN_F3R1_FB29 CAN_F3R1_FB29_Msk /*!<Filter bit 29 */ 2629 #define CAN_F3R1_FB30_Pos (30U) 2630 #define CAN_F3R1_FB30_Msk (0x1UL << CAN_F3R1_FB30_Pos) /*!< 0x40000000 */ 2631 #define CAN_F3R1_FB30 CAN_F3R1_FB30_Msk /*!<Filter bit 30 */ 2632 #define CAN_F3R1_FB31_Pos (31U) 2633 #define CAN_F3R1_FB31_Msk (0x1UL << CAN_F3R1_FB31_Pos) /*!< 0x80000000 */ 2634 #define CAN_F3R1_FB31 CAN_F3R1_FB31_Msk /*!<Filter bit 31 */ 2635 2636 /******************* Bit definition for CAN_F4R1 register *******************/ 2637 #define CAN_F4R1_FB0_Pos (0U) 2638 #define CAN_F4R1_FB0_Msk (0x1UL << CAN_F4R1_FB0_Pos) /*!< 0x00000001 */ 2639 #define CAN_F4R1_FB0 CAN_F4R1_FB0_Msk /*!<Filter bit 0 */ 2640 #define CAN_F4R1_FB1_Pos (1U) 2641 #define CAN_F4R1_FB1_Msk (0x1UL << CAN_F4R1_FB1_Pos) /*!< 0x00000002 */ 2642 #define CAN_F4R1_FB1 CAN_F4R1_FB1_Msk /*!<Filter bit 1 */ 2643 #define CAN_F4R1_FB2_Pos (2U) 2644 #define CAN_F4R1_FB2_Msk (0x1UL << CAN_F4R1_FB2_Pos) /*!< 0x00000004 */ 2645 #define CAN_F4R1_FB2 CAN_F4R1_FB2_Msk /*!<Filter bit 2 */ 2646 #define CAN_F4R1_FB3_Pos (3U) 2647 #define CAN_F4R1_FB3_Msk (0x1UL << CAN_F4R1_FB3_Pos) /*!< 0x00000008 */ 2648 #define CAN_F4R1_FB3 CAN_F4R1_FB3_Msk /*!<Filter bit 3 */ 2649 #define CAN_F4R1_FB4_Pos (4U) 2650 #define CAN_F4R1_FB4_Msk (0x1UL << CAN_F4R1_FB4_Pos) /*!< 0x00000010 */ 2651 #define CAN_F4R1_FB4 CAN_F4R1_FB4_Msk /*!<Filter bit 4 */ 2652 #define CAN_F4R1_FB5_Pos (5U) 2653 #define CAN_F4R1_FB5_Msk (0x1UL << CAN_F4R1_FB5_Pos) /*!< 0x00000020 */ 2654 #define CAN_F4R1_FB5 CAN_F4R1_FB5_Msk /*!<Filter bit 5 */ 2655 #define CAN_F4R1_FB6_Pos (6U) 2656 #define CAN_F4R1_FB6_Msk (0x1UL << CAN_F4R1_FB6_Pos) /*!< 0x00000040 */ 2657 #define CAN_F4R1_FB6 CAN_F4R1_FB6_Msk /*!<Filter bit 6 */ 2658 #define CAN_F4R1_FB7_Pos (7U) 2659 #define CAN_F4R1_FB7_Msk (0x1UL << CAN_F4R1_FB7_Pos) /*!< 0x00000080 */ 2660 #define CAN_F4R1_FB7 CAN_F4R1_FB7_Msk /*!<Filter bit 7 */ 2661 #define CAN_F4R1_FB8_Pos (8U) 2662 #define CAN_F4R1_FB8_Msk (0x1UL << CAN_F4R1_FB8_Pos) /*!< 0x00000100 */ 2663 #define CAN_F4R1_FB8 CAN_F4R1_FB8_Msk /*!<Filter bit 8 */ 2664 #define CAN_F4R1_FB9_Pos (9U) 2665 #define CAN_F4R1_FB9_Msk (0x1UL << CAN_F4R1_FB9_Pos) /*!< 0x00000200 */ 2666 #define CAN_F4R1_FB9 CAN_F4R1_FB9_Msk /*!<Filter bit 9 */ 2667 #define CAN_F4R1_FB10_Pos (10U) 2668 #define CAN_F4R1_FB10_Msk (0x1UL << CAN_F4R1_FB10_Pos) /*!< 0x00000400 */ 2669 #define CAN_F4R1_FB10 CAN_F4R1_FB10_Msk /*!<Filter bit 10 */ 2670 #define CAN_F4R1_FB11_Pos (11U) 2671 #define CAN_F4R1_FB11_Msk (0x1UL << CAN_F4R1_FB11_Pos) /*!< 0x00000800 */ 2672 #define CAN_F4R1_FB11 CAN_F4R1_FB11_Msk /*!<Filter bit 11 */ 2673 #define CAN_F4R1_FB12_Pos (12U) 2674 #define CAN_F4R1_FB12_Msk (0x1UL << CAN_F4R1_FB12_Pos) /*!< 0x00001000 */ 2675 #define CAN_F4R1_FB12 CAN_F4R1_FB12_Msk /*!<Filter bit 12 */ 2676 #define CAN_F4R1_FB13_Pos (13U) 2677 #define CAN_F4R1_FB13_Msk (0x1UL << CAN_F4R1_FB13_Pos) /*!< 0x00002000 */ 2678 #define CAN_F4R1_FB13 CAN_F4R1_FB13_Msk /*!<Filter bit 13 */ 2679 #define CAN_F4R1_FB14_Pos (14U) 2680 #define CAN_F4R1_FB14_Msk (0x1UL << CAN_F4R1_FB14_Pos) /*!< 0x00004000 */ 2681 #define CAN_F4R1_FB14 CAN_F4R1_FB14_Msk /*!<Filter bit 14 */ 2682 #define CAN_F4R1_FB15_Pos (15U) 2683 #define CAN_F4R1_FB15_Msk (0x1UL << CAN_F4R1_FB15_Pos) /*!< 0x00008000 */ 2684 #define CAN_F4R1_FB15 CAN_F4R1_FB15_Msk /*!<Filter bit 15 */ 2685 #define CAN_F4R1_FB16_Pos (16U) 2686 #define CAN_F4R1_FB16_Msk (0x1UL << CAN_F4R1_FB16_Pos) /*!< 0x00010000 */ 2687 #define CAN_F4R1_FB16 CAN_F4R1_FB16_Msk /*!<Filter bit 16 */ 2688 #define CAN_F4R1_FB17_Pos (17U) 2689 #define CAN_F4R1_FB17_Msk (0x1UL << CAN_F4R1_FB17_Pos) /*!< 0x00020000 */ 2690 #define CAN_F4R1_FB17 CAN_F4R1_FB17_Msk /*!<Filter bit 17 */ 2691 #define CAN_F4R1_FB18_Pos (18U) 2692 #define CAN_F4R1_FB18_Msk (0x1UL << CAN_F4R1_FB18_Pos) /*!< 0x00040000 */ 2693 #define CAN_F4R1_FB18 CAN_F4R1_FB18_Msk /*!<Filter bit 18 */ 2694 #define CAN_F4R1_FB19_Pos (19U) 2695 #define CAN_F4R1_FB19_Msk (0x1UL << CAN_F4R1_FB19_Pos) /*!< 0x00080000 */ 2696 #define CAN_F4R1_FB19 CAN_F4R1_FB19_Msk /*!<Filter bit 19 */ 2697 #define CAN_F4R1_FB20_Pos (20U) 2698 #define CAN_F4R1_FB20_Msk (0x1UL << CAN_F4R1_FB20_Pos) /*!< 0x00100000 */ 2699 #define CAN_F4R1_FB20 CAN_F4R1_FB20_Msk /*!<Filter bit 20 */ 2700 #define CAN_F4R1_FB21_Pos (21U) 2701 #define CAN_F4R1_FB21_Msk (0x1UL << CAN_F4R1_FB21_Pos) /*!< 0x00200000 */ 2702 #define CAN_F4R1_FB21 CAN_F4R1_FB21_Msk /*!<Filter bit 21 */ 2703 #define CAN_F4R1_FB22_Pos (22U) 2704 #define CAN_F4R1_FB22_Msk (0x1UL << CAN_F4R1_FB22_Pos) /*!< 0x00400000 */ 2705 #define CAN_F4R1_FB22 CAN_F4R1_FB22_Msk /*!<Filter bit 22 */ 2706 #define CAN_F4R1_FB23_Pos (23U) 2707 #define CAN_F4R1_FB23_Msk (0x1UL << CAN_F4R1_FB23_Pos) /*!< 0x00800000 */ 2708 #define CAN_F4R1_FB23 CAN_F4R1_FB23_Msk /*!<Filter bit 23 */ 2709 #define CAN_F4R1_FB24_Pos (24U) 2710 #define CAN_F4R1_FB24_Msk (0x1UL << CAN_F4R1_FB24_Pos) /*!< 0x01000000 */ 2711 #define CAN_F4R1_FB24 CAN_F4R1_FB24_Msk /*!<Filter bit 24 */ 2712 #define CAN_F4R1_FB25_Pos (25U) 2713 #define CAN_F4R1_FB25_Msk (0x1UL << CAN_F4R1_FB25_Pos) /*!< 0x02000000 */ 2714 #define CAN_F4R1_FB25 CAN_F4R1_FB25_Msk /*!<Filter bit 25 */ 2715 #define CAN_F4R1_FB26_Pos (26U) 2716 #define CAN_F4R1_FB26_Msk (0x1UL << CAN_F4R1_FB26_Pos) /*!< 0x04000000 */ 2717 #define CAN_F4R1_FB26 CAN_F4R1_FB26_Msk /*!<Filter bit 26 */ 2718 #define CAN_F4R1_FB27_Pos (27U) 2719 #define CAN_F4R1_FB27_Msk (0x1UL << CAN_F4R1_FB27_Pos) /*!< 0x08000000 */ 2720 #define CAN_F4R1_FB27 CAN_F4R1_FB27_Msk /*!<Filter bit 27 */ 2721 #define CAN_F4R1_FB28_Pos (28U) 2722 #define CAN_F4R1_FB28_Msk (0x1UL << CAN_F4R1_FB28_Pos) /*!< 0x10000000 */ 2723 #define CAN_F4R1_FB28 CAN_F4R1_FB28_Msk /*!<Filter bit 28 */ 2724 #define CAN_F4R1_FB29_Pos (29U) 2725 #define CAN_F4R1_FB29_Msk (0x1UL << CAN_F4R1_FB29_Pos) /*!< 0x20000000 */ 2726 #define CAN_F4R1_FB29 CAN_F4R1_FB29_Msk /*!<Filter bit 29 */ 2727 #define CAN_F4R1_FB30_Pos (30U) 2728 #define CAN_F4R1_FB30_Msk (0x1UL << CAN_F4R1_FB30_Pos) /*!< 0x40000000 */ 2729 #define CAN_F4R1_FB30 CAN_F4R1_FB30_Msk /*!<Filter bit 30 */ 2730 #define CAN_F4R1_FB31_Pos (31U) 2731 #define CAN_F4R1_FB31_Msk (0x1UL << CAN_F4R1_FB31_Pos) /*!< 0x80000000 */ 2732 #define CAN_F4R1_FB31 CAN_F4R1_FB31_Msk /*!<Filter bit 31 */ 2733 2734 /******************* Bit definition for CAN_F5R1 register *******************/ 2735 #define CAN_F5R1_FB0_Pos (0U) 2736 #define CAN_F5R1_FB0_Msk (0x1UL << CAN_F5R1_FB0_Pos) /*!< 0x00000001 */ 2737 #define CAN_F5R1_FB0 CAN_F5R1_FB0_Msk /*!<Filter bit 0 */ 2738 #define CAN_F5R1_FB1_Pos (1U) 2739 #define CAN_F5R1_FB1_Msk (0x1UL << CAN_F5R1_FB1_Pos) /*!< 0x00000002 */ 2740 #define CAN_F5R1_FB1 CAN_F5R1_FB1_Msk /*!<Filter bit 1 */ 2741 #define CAN_F5R1_FB2_Pos (2U) 2742 #define CAN_F5R1_FB2_Msk (0x1UL << CAN_F5R1_FB2_Pos) /*!< 0x00000004 */ 2743 #define CAN_F5R1_FB2 CAN_F5R1_FB2_Msk /*!<Filter bit 2 */ 2744 #define CAN_F5R1_FB3_Pos (3U) 2745 #define CAN_F5R1_FB3_Msk (0x1UL << CAN_F5R1_FB3_Pos) /*!< 0x00000008 */ 2746 #define CAN_F5R1_FB3 CAN_F5R1_FB3_Msk /*!<Filter bit 3 */ 2747 #define CAN_F5R1_FB4_Pos (4U) 2748 #define CAN_F5R1_FB4_Msk (0x1UL << CAN_F5R1_FB4_Pos) /*!< 0x00000010 */ 2749 #define CAN_F5R1_FB4 CAN_F5R1_FB4_Msk /*!<Filter bit 4 */ 2750 #define CAN_F5R1_FB5_Pos (5U) 2751 #define CAN_F5R1_FB5_Msk (0x1UL << CAN_F5R1_FB5_Pos) /*!< 0x00000020 */ 2752 #define CAN_F5R1_FB5 CAN_F5R1_FB5_Msk /*!<Filter bit 5 */ 2753 #define CAN_F5R1_FB6_Pos (6U) 2754 #define CAN_F5R1_FB6_Msk (0x1UL << CAN_F5R1_FB6_Pos) /*!< 0x00000040 */ 2755 #define CAN_F5R1_FB6 CAN_F5R1_FB6_Msk /*!<Filter bit 6 */ 2756 #define CAN_F5R1_FB7_Pos (7U) 2757 #define CAN_F5R1_FB7_Msk (0x1UL << CAN_F5R1_FB7_Pos) /*!< 0x00000080 */ 2758 #define CAN_F5R1_FB7 CAN_F5R1_FB7_Msk /*!<Filter bit 7 */ 2759 #define CAN_F5R1_FB8_Pos (8U) 2760 #define CAN_F5R1_FB8_Msk (0x1UL << CAN_F5R1_FB8_Pos) /*!< 0x00000100 */ 2761 #define CAN_F5R1_FB8 CAN_F5R1_FB8_Msk /*!<Filter bit 8 */ 2762 #define CAN_F5R1_FB9_Pos (9U) 2763 #define CAN_F5R1_FB9_Msk (0x1UL << CAN_F5R1_FB9_Pos) /*!< 0x00000200 */ 2764 #define CAN_F5R1_FB9 CAN_F5R1_FB9_Msk /*!<Filter bit 9 */ 2765 #define CAN_F5R1_FB10_Pos (10U) 2766 #define CAN_F5R1_FB10_Msk (0x1UL << CAN_F5R1_FB10_Pos) /*!< 0x00000400 */ 2767 #define CAN_F5R1_FB10 CAN_F5R1_FB10_Msk /*!<Filter bit 10 */ 2768 #define CAN_F5R1_FB11_Pos (11U) 2769 #define CAN_F5R1_FB11_Msk (0x1UL << CAN_F5R1_FB11_Pos) /*!< 0x00000800 */ 2770 #define CAN_F5R1_FB11 CAN_F5R1_FB11_Msk /*!<Filter bit 11 */ 2771 #define CAN_F5R1_FB12_Pos (12U) 2772 #define CAN_F5R1_FB12_Msk (0x1UL << CAN_F5R1_FB12_Pos) /*!< 0x00001000 */ 2773 #define CAN_F5R1_FB12 CAN_F5R1_FB12_Msk /*!<Filter bit 12 */ 2774 #define CAN_F5R1_FB13_Pos (13U) 2775 #define CAN_F5R1_FB13_Msk (0x1UL << CAN_F5R1_FB13_Pos) /*!< 0x00002000 */ 2776 #define CAN_F5R1_FB13 CAN_F5R1_FB13_Msk /*!<Filter bit 13 */ 2777 #define CAN_F5R1_FB14_Pos (14U) 2778 #define CAN_F5R1_FB14_Msk (0x1UL << CAN_F5R1_FB14_Pos) /*!< 0x00004000 */ 2779 #define CAN_F5R1_FB14 CAN_F5R1_FB14_Msk /*!<Filter bit 14 */ 2780 #define CAN_F5R1_FB15_Pos (15U) 2781 #define CAN_F5R1_FB15_Msk (0x1UL << CAN_F5R1_FB15_Pos) /*!< 0x00008000 */ 2782 #define CAN_F5R1_FB15 CAN_F5R1_FB15_Msk /*!<Filter bit 15 */ 2783 #define CAN_F5R1_FB16_Pos (16U) 2784 #define CAN_F5R1_FB16_Msk (0x1UL << CAN_F5R1_FB16_Pos) /*!< 0x00010000 */ 2785 #define CAN_F5R1_FB16 CAN_F5R1_FB16_Msk /*!<Filter bit 16 */ 2786 #define CAN_F5R1_FB17_Pos (17U) 2787 #define CAN_F5R1_FB17_Msk (0x1UL << CAN_F5R1_FB17_Pos) /*!< 0x00020000 */ 2788 #define CAN_F5R1_FB17 CAN_F5R1_FB17_Msk /*!<Filter bit 17 */ 2789 #define CAN_F5R1_FB18_Pos (18U) 2790 #define CAN_F5R1_FB18_Msk (0x1UL << CAN_F5R1_FB18_Pos) /*!< 0x00040000 */ 2791 #define CAN_F5R1_FB18 CAN_F5R1_FB18_Msk /*!<Filter bit 18 */ 2792 #define CAN_F5R1_FB19_Pos (19U) 2793 #define CAN_F5R1_FB19_Msk (0x1UL << CAN_F5R1_FB19_Pos) /*!< 0x00080000 */ 2794 #define CAN_F5R1_FB19 CAN_F5R1_FB19_Msk /*!<Filter bit 19 */ 2795 #define CAN_F5R1_FB20_Pos (20U) 2796 #define CAN_F5R1_FB20_Msk (0x1UL << CAN_F5R1_FB20_Pos) /*!< 0x00100000 */ 2797 #define CAN_F5R1_FB20 CAN_F5R1_FB20_Msk /*!<Filter bit 20 */ 2798 #define CAN_F5R1_FB21_Pos (21U) 2799 #define CAN_F5R1_FB21_Msk (0x1UL << CAN_F5R1_FB21_Pos) /*!< 0x00200000 */ 2800 #define CAN_F5R1_FB21 CAN_F5R1_FB21_Msk /*!<Filter bit 21 */ 2801 #define CAN_F5R1_FB22_Pos (22U) 2802 #define CAN_F5R1_FB22_Msk (0x1UL << CAN_F5R1_FB22_Pos) /*!< 0x00400000 */ 2803 #define CAN_F5R1_FB22 CAN_F5R1_FB22_Msk /*!<Filter bit 22 */ 2804 #define CAN_F5R1_FB23_Pos (23U) 2805 #define CAN_F5R1_FB23_Msk (0x1UL << CAN_F5R1_FB23_Pos) /*!< 0x00800000 */ 2806 #define CAN_F5R1_FB23 CAN_F5R1_FB23_Msk /*!<Filter bit 23 */ 2807 #define CAN_F5R1_FB24_Pos (24U) 2808 #define CAN_F5R1_FB24_Msk (0x1UL << CAN_F5R1_FB24_Pos) /*!< 0x01000000 */ 2809 #define CAN_F5R1_FB24 CAN_F5R1_FB24_Msk /*!<Filter bit 24 */ 2810 #define CAN_F5R1_FB25_Pos (25U) 2811 #define CAN_F5R1_FB25_Msk (0x1UL << CAN_F5R1_FB25_Pos) /*!< 0x02000000 */ 2812 #define CAN_F5R1_FB25 CAN_F5R1_FB25_Msk /*!<Filter bit 25 */ 2813 #define CAN_F5R1_FB26_Pos (26U) 2814 #define CAN_F5R1_FB26_Msk (0x1UL << CAN_F5R1_FB26_Pos) /*!< 0x04000000 */ 2815 #define CAN_F5R1_FB26 CAN_F5R1_FB26_Msk /*!<Filter bit 26 */ 2816 #define CAN_F5R1_FB27_Pos (27U) 2817 #define CAN_F5R1_FB27_Msk (0x1UL << CAN_F5R1_FB27_Pos) /*!< 0x08000000 */ 2818 #define CAN_F5R1_FB27 CAN_F5R1_FB27_Msk /*!<Filter bit 27 */ 2819 #define CAN_F5R1_FB28_Pos (28U) 2820 #define CAN_F5R1_FB28_Msk (0x1UL << CAN_F5R1_FB28_Pos) /*!< 0x10000000 */ 2821 #define CAN_F5R1_FB28 CAN_F5R1_FB28_Msk /*!<Filter bit 28 */ 2822 #define CAN_F5R1_FB29_Pos (29U) 2823 #define CAN_F5R1_FB29_Msk (0x1UL << CAN_F5R1_FB29_Pos) /*!< 0x20000000 */ 2824 #define CAN_F5R1_FB29 CAN_F5R1_FB29_Msk /*!<Filter bit 29 */ 2825 #define CAN_F5R1_FB30_Pos (30U) 2826 #define CAN_F5R1_FB30_Msk (0x1UL << CAN_F5R1_FB30_Pos) /*!< 0x40000000 */ 2827 #define CAN_F5R1_FB30 CAN_F5R1_FB30_Msk /*!<Filter bit 30 */ 2828 #define CAN_F5R1_FB31_Pos (31U) 2829 #define CAN_F5R1_FB31_Msk (0x1UL << CAN_F5R1_FB31_Pos) /*!< 0x80000000 */ 2830 #define CAN_F5R1_FB31 CAN_F5R1_FB31_Msk /*!<Filter bit 31 */ 2831 2832 /******************* Bit definition for CAN_F6R1 register *******************/ 2833 #define CAN_F6R1_FB0_Pos (0U) 2834 #define CAN_F6R1_FB0_Msk (0x1UL << CAN_F6R1_FB0_Pos) /*!< 0x00000001 */ 2835 #define CAN_F6R1_FB0 CAN_F6R1_FB0_Msk /*!<Filter bit 0 */ 2836 #define CAN_F6R1_FB1_Pos (1U) 2837 #define CAN_F6R1_FB1_Msk (0x1UL << CAN_F6R1_FB1_Pos) /*!< 0x00000002 */ 2838 #define CAN_F6R1_FB1 CAN_F6R1_FB1_Msk /*!<Filter bit 1 */ 2839 #define CAN_F6R1_FB2_Pos (2U) 2840 #define CAN_F6R1_FB2_Msk (0x1UL << CAN_F6R1_FB2_Pos) /*!< 0x00000004 */ 2841 #define CAN_F6R1_FB2 CAN_F6R1_FB2_Msk /*!<Filter bit 2 */ 2842 #define CAN_F6R1_FB3_Pos (3U) 2843 #define CAN_F6R1_FB3_Msk (0x1UL << CAN_F6R1_FB3_Pos) /*!< 0x00000008 */ 2844 #define CAN_F6R1_FB3 CAN_F6R1_FB3_Msk /*!<Filter bit 3 */ 2845 #define CAN_F6R1_FB4_Pos (4U) 2846 #define CAN_F6R1_FB4_Msk (0x1UL << CAN_F6R1_FB4_Pos) /*!< 0x00000010 */ 2847 #define CAN_F6R1_FB4 CAN_F6R1_FB4_Msk /*!<Filter bit 4 */ 2848 #define CAN_F6R1_FB5_Pos (5U) 2849 #define CAN_F6R1_FB5_Msk (0x1UL << CAN_F6R1_FB5_Pos) /*!< 0x00000020 */ 2850 #define CAN_F6R1_FB5 CAN_F6R1_FB5_Msk /*!<Filter bit 5 */ 2851 #define CAN_F6R1_FB6_Pos (6U) 2852 #define CAN_F6R1_FB6_Msk (0x1UL << CAN_F6R1_FB6_Pos) /*!< 0x00000040 */ 2853 #define CAN_F6R1_FB6 CAN_F6R1_FB6_Msk /*!<Filter bit 6 */ 2854 #define CAN_F6R1_FB7_Pos (7U) 2855 #define CAN_F6R1_FB7_Msk (0x1UL << CAN_F6R1_FB7_Pos) /*!< 0x00000080 */ 2856 #define CAN_F6R1_FB7 CAN_F6R1_FB7_Msk /*!<Filter bit 7 */ 2857 #define CAN_F6R1_FB8_Pos (8U) 2858 #define CAN_F6R1_FB8_Msk (0x1UL << CAN_F6R1_FB8_Pos) /*!< 0x00000100 */ 2859 #define CAN_F6R1_FB8 CAN_F6R1_FB8_Msk /*!<Filter bit 8 */ 2860 #define CAN_F6R1_FB9_Pos (9U) 2861 #define CAN_F6R1_FB9_Msk (0x1UL << CAN_F6R1_FB9_Pos) /*!< 0x00000200 */ 2862 #define CAN_F6R1_FB9 CAN_F6R1_FB9_Msk /*!<Filter bit 9 */ 2863 #define CAN_F6R1_FB10_Pos (10U) 2864 #define CAN_F6R1_FB10_Msk (0x1UL << CAN_F6R1_FB10_Pos) /*!< 0x00000400 */ 2865 #define CAN_F6R1_FB10 CAN_F6R1_FB10_Msk /*!<Filter bit 10 */ 2866 #define CAN_F6R1_FB11_Pos (11U) 2867 #define CAN_F6R1_FB11_Msk (0x1UL << CAN_F6R1_FB11_Pos) /*!< 0x00000800 */ 2868 #define CAN_F6R1_FB11 CAN_F6R1_FB11_Msk /*!<Filter bit 11 */ 2869 #define CAN_F6R1_FB12_Pos (12U) 2870 #define CAN_F6R1_FB12_Msk (0x1UL << CAN_F6R1_FB12_Pos) /*!< 0x00001000 */ 2871 #define CAN_F6R1_FB12 CAN_F6R1_FB12_Msk /*!<Filter bit 12 */ 2872 #define CAN_F6R1_FB13_Pos (13U) 2873 #define CAN_F6R1_FB13_Msk (0x1UL << CAN_F6R1_FB13_Pos) /*!< 0x00002000 */ 2874 #define CAN_F6R1_FB13 CAN_F6R1_FB13_Msk /*!<Filter bit 13 */ 2875 #define CAN_F6R1_FB14_Pos (14U) 2876 #define CAN_F6R1_FB14_Msk (0x1UL << CAN_F6R1_FB14_Pos) /*!< 0x00004000 */ 2877 #define CAN_F6R1_FB14 CAN_F6R1_FB14_Msk /*!<Filter bit 14 */ 2878 #define CAN_F6R1_FB15_Pos (15U) 2879 #define CAN_F6R1_FB15_Msk (0x1UL << CAN_F6R1_FB15_Pos) /*!< 0x00008000 */ 2880 #define CAN_F6R1_FB15 CAN_F6R1_FB15_Msk /*!<Filter bit 15 */ 2881 #define CAN_F6R1_FB16_Pos (16U) 2882 #define CAN_F6R1_FB16_Msk (0x1UL << CAN_F6R1_FB16_Pos) /*!< 0x00010000 */ 2883 #define CAN_F6R1_FB16 CAN_F6R1_FB16_Msk /*!<Filter bit 16 */ 2884 #define CAN_F6R1_FB17_Pos (17U) 2885 #define CAN_F6R1_FB17_Msk (0x1UL << CAN_F6R1_FB17_Pos) /*!< 0x00020000 */ 2886 #define CAN_F6R1_FB17 CAN_F6R1_FB17_Msk /*!<Filter bit 17 */ 2887 #define CAN_F6R1_FB18_Pos (18U) 2888 #define CAN_F6R1_FB18_Msk (0x1UL << CAN_F6R1_FB18_Pos) /*!< 0x00040000 */ 2889 #define CAN_F6R1_FB18 CAN_F6R1_FB18_Msk /*!<Filter bit 18 */ 2890 #define CAN_F6R1_FB19_Pos (19U) 2891 #define CAN_F6R1_FB19_Msk (0x1UL << CAN_F6R1_FB19_Pos) /*!< 0x00080000 */ 2892 #define CAN_F6R1_FB19 CAN_F6R1_FB19_Msk /*!<Filter bit 19 */ 2893 #define CAN_F6R1_FB20_Pos (20U) 2894 #define CAN_F6R1_FB20_Msk (0x1UL << CAN_F6R1_FB20_Pos) /*!< 0x00100000 */ 2895 #define CAN_F6R1_FB20 CAN_F6R1_FB20_Msk /*!<Filter bit 20 */ 2896 #define CAN_F6R1_FB21_Pos (21U) 2897 #define CAN_F6R1_FB21_Msk (0x1UL << CAN_F6R1_FB21_Pos) /*!< 0x00200000 */ 2898 #define CAN_F6R1_FB21 CAN_F6R1_FB21_Msk /*!<Filter bit 21 */ 2899 #define CAN_F6R1_FB22_Pos (22U) 2900 #define CAN_F6R1_FB22_Msk (0x1UL << CAN_F6R1_FB22_Pos) /*!< 0x00400000 */ 2901 #define CAN_F6R1_FB22 CAN_F6R1_FB22_Msk /*!<Filter bit 22 */ 2902 #define CAN_F6R1_FB23_Pos (23U) 2903 #define CAN_F6R1_FB23_Msk (0x1UL << CAN_F6R1_FB23_Pos) /*!< 0x00800000 */ 2904 #define CAN_F6R1_FB23 CAN_F6R1_FB23_Msk /*!<Filter bit 23 */ 2905 #define CAN_F6R1_FB24_Pos (24U) 2906 #define CAN_F6R1_FB24_Msk (0x1UL << CAN_F6R1_FB24_Pos) /*!< 0x01000000 */ 2907 #define CAN_F6R1_FB24 CAN_F6R1_FB24_Msk /*!<Filter bit 24 */ 2908 #define CAN_F6R1_FB25_Pos (25U) 2909 #define CAN_F6R1_FB25_Msk (0x1UL << CAN_F6R1_FB25_Pos) /*!< 0x02000000 */ 2910 #define CAN_F6R1_FB25 CAN_F6R1_FB25_Msk /*!<Filter bit 25 */ 2911 #define CAN_F6R1_FB26_Pos (26U) 2912 #define CAN_F6R1_FB26_Msk (0x1UL << CAN_F6R1_FB26_Pos) /*!< 0x04000000 */ 2913 #define CAN_F6R1_FB26 CAN_F6R1_FB26_Msk /*!<Filter bit 26 */ 2914 #define CAN_F6R1_FB27_Pos (27U) 2915 #define CAN_F6R1_FB27_Msk (0x1UL << CAN_F6R1_FB27_Pos) /*!< 0x08000000 */ 2916 #define CAN_F6R1_FB27 CAN_F6R1_FB27_Msk /*!<Filter bit 27 */ 2917 #define CAN_F6R1_FB28_Pos (28U) 2918 #define CAN_F6R1_FB28_Msk (0x1UL << CAN_F6R1_FB28_Pos) /*!< 0x10000000 */ 2919 #define CAN_F6R1_FB28 CAN_F6R1_FB28_Msk /*!<Filter bit 28 */ 2920 #define CAN_F6R1_FB29_Pos (29U) 2921 #define CAN_F6R1_FB29_Msk (0x1UL << CAN_F6R1_FB29_Pos) /*!< 0x20000000 */ 2922 #define CAN_F6R1_FB29 CAN_F6R1_FB29_Msk /*!<Filter bit 29 */ 2923 #define CAN_F6R1_FB30_Pos (30U) 2924 #define CAN_F6R1_FB30_Msk (0x1UL << CAN_F6R1_FB30_Pos) /*!< 0x40000000 */ 2925 #define CAN_F6R1_FB30 CAN_F6R1_FB30_Msk /*!<Filter bit 30 */ 2926 #define CAN_F6R1_FB31_Pos (31U) 2927 #define CAN_F6R1_FB31_Msk (0x1UL << CAN_F6R1_FB31_Pos) /*!< 0x80000000 */ 2928 #define CAN_F6R1_FB31 CAN_F6R1_FB31_Msk /*!<Filter bit 31 */ 2929 2930 /******************* Bit definition for CAN_F7R1 register *******************/ 2931 #define CAN_F7R1_FB0_Pos (0U) 2932 #define CAN_F7R1_FB0_Msk (0x1UL << CAN_F7R1_FB0_Pos) /*!< 0x00000001 */ 2933 #define CAN_F7R1_FB0 CAN_F7R1_FB0_Msk /*!<Filter bit 0 */ 2934 #define CAN_F7R1_FB1_Pos (1U) 2935 #define CAN_F7R1_FB1_Msk (0x1UL << CAN_F7R1_FB1_Pos) /*!< 0x00000002 */ 2936 #define CAN_F7R1_FB1 CAN_F7R1_FB1_Msk /*!<Filter bit 1 */ 2937 #define CAN_F7R1_FB2_Pos (2U) 2938 #define CAN_F7R1_FB2_Msk (0x1UL << CAN_F7R1_FB2_Pos) /*!< 0x00000004 */ 2939 #define CAN_F7R1_FB2 CAN_F7R1_FB2_Msk /*!<Filter bit 2 */ 2940 #define CAN_F7R1_FB3_Pos (3U) 2941 #define CAN_F7R1_FB3_Msk (0x1UL << CAN_F7R1_FB3_Pos) /*!< 0x00000008 */ 2942 #define CAN_F7R1_FB3 CAN_F7R1_FB3_Msk /*!<Filter bit 3 */ 2943 #define CAN_F7R1_FB4_Pos (4U) 2944 #define CAN_F7R1_FB4_Msk (0x1UL << CAN_F7R1_FB4_Pos) /*!< 0x00000010 */ 2945 #define CAN_F7R1_FB4 CAN_F7R1_FB4_Msk /*!<Filter bit 4 */ 2946 #define CAN_F7R1_FB5_Pos (5U) 2947 #define CAN_F7R1_FB5_Msk (0x1UL << CAN_F7R1_FB5_Pos) /*!< 0x00000020 */ 2948 #define CAN_F7R1_FB5 CAN_F7R1_FB5_Msk /*!<Filter bit 5 */ 2949 #define CAN_F7R1_FB6_Pos (6U) 2950 #define CAN_F7R1_FB6_Msk (0x1UL << CAN_F7R1_FB6_Pos) /*!< 0x00000040 */ 2951 #define CAN_F7R1_FB6 CAN_F7R1_FB6_Msk /*!<Filter bit 6 */ 2952 #define CAN_F7R1_FB7_Pos (7U) 2953 #define CAN_F7R1_FB7_Msk (0x1UL << CAN_F7R1_FB7_Pos) /*!< 0x00000080 */ 2954 #define CAN_F7R1_FB7 CAN_F7R1_FB7_Msk /*!<Filter bit 7 */ 2955 #define CAN_F7R1_FB8_Pos (8U) 2956 #define CAN_F7R1_FB8_Msk (0x1UL << CAN_F7R1_FB8_Pos) /*!< 0x00000100 */ 2957 #define CAN_F7R1_FB8 CAN_F7R1_FB8_Msk /*!<Filter bit 8 */ 2958 #define CAN_F7R1_FB9_Pos (9U) 2959 #define CAN_F7R1_FB9_Msk (0x1UL << CAN_F7R1_FB9_Pos) /*!< 0x00000200 */ 2960 #define CAN_F7R1_FB9 CAN_F7R1_FB9_Msk /*!<Filter bit 9 */ 2961 #define CAN_F7R1_FB10_Pos (10U) 2962 #define CAN_F7R1_FB10_Msk (0x1UL << CAN_F7R1_FB10_Pos) /*!< 0x00000400 */ 2963 #define CAN_F7R1_FB10 CAN_F7R1_FB10_Msk /*!<Filter bit 10 */ 2964 #define CAN_F7R1_FB11_Pos (11U) 2965 #define CAN_F7R1_FB11_Msk (0x1UL << CAN_F7R1_FB11_Pos) /*!< 0x00000800 */ 2966 #define CAN_F7R1_FB11 CAN_F7R1_FB11_Msk /*!<Filter bit 11 */ 2967 #define CAN_F7R1_FB12_Pos (12U) 2968 #define CAN_F7R1_FB12_Msk (0x1UL << CAN_F7R1_FB12_Pos) /*!< 0x00001000 */ 2969 #define CAN_F7R1_FB12 CAN_F7R1_FB12_Msk /*!<Filter bit 12 */ 2970 #define CAN_F7R1_FB13_Pos (13U) 2971 #define CAN_F7R1_FB13_Msk (0x1UL << CAN_F7R1_FB13_Pos) /*!< 0x00002000 */ 2972 #define CAN_F7R1_FB13 CAN_F7R1_FB13_Msk /*!<Filter bit 13 */ 2973 #define CAN_F7R1_FB14_Pos (14U) 2974 #define CAN_F7R1_FB14_Msk (0x1UL << CAN_F7R1_FB14_Pos) /*!< 0x00004000 */ 2975 #define CAN_F7R1_FB14 CAN_F7R1_FB14_Msk /*!<Filter bit 14 */ 2976 #define CAN_F7R1_FB15_Pos (15U) 2977 #define CAN_F7R1_FB15_Msk (0x1UL << CAN_F7R1_FB15_Pos) /*!< 0x00008000 */ 2978 #define CAN_F7R1_FB15 CAN_F7R1_FB15_Msk /*!<Filter bit 15 */ 2979 #define CAN_F7R1_FB16_Pos (16U) 2980 #define CAN_F7R1_FB16_Msk (0x1UL << CAN_F7R1_FB16_Pos) /*!< 0x00010000 */ 2981 #define CAN_F7R1_FB16 CAN_F7R1_FB16_Msk /*!<Filter bit 16 */ 2982 #define CAN_F7R1_FB17_Pos (17U) 2983 #define CAN_F7R1_FB17_Msk (0x1UL << CAN_F7R1_FB17_Pos) /*!< 0x00020000 */ 2984 #define CAN_F7R1_FB17 CAN_F7R1_FB17_Msk /*!<Filter bit 17 */ 2985 #define CAN_F7R1_FB18_Pos (18U) 2986 #define CAN_F7R1_FB18_Msk (0x1UL << CAN_F7R1_FB18_Pos) /*!< 0x00040000 */ 2987 #define CAN_F7R1_FB18 CAN_F7R1_FB18_Msk /*!<Filter bit 18 */ 2988 #define CAN_F7R1_FB19_Pos (19U) 2989 #define CAN_F7R1_FB19_Msk (0x1UL << CAN_F7R1_FB19_Pos) /*!< 0x00080000 */ 2990 #define CAN_F7R1_FB19 CAN_F7R1_FB19_Msk /*!<Filter bit 19 */ 2991 #define CAN_F7R1_FB20_Pos (20U) 2992 #define CAN_F7R1_FB20_Msk (0x1UL << CAN_F7R1_FB20_Pos) /*!< 0x00100000 */ 2993 #define CAN_F7R1_FB20 CAN_F7R1_FB20_Msk /*!<Filter bit 20 */ 2994 #define CAN_F7R1_FB21_Pos (21U) 2995 #define CAN_F7R1_FB21_Msk (0x1UL << CAN_F7R1_FB21_Pos) /*!< 0x00200000 */ 2996 #define CAN_F7R1_FB21 CAN_F7R1_FB21_Msk /*!<Filter bit 21 */ 2997 #define CAN_F7R1_FB22_Pos (22U) 2998 #define CAN_F7R1_FB22_Msk (0x1UL << CAN_F7R1_FB22_Pos) /*!< 0x00400000 */ 2999 #define CAN_F7R1_FB22 CAN_F7R1_FB22_Msk /*!<Filter bit 22 */ 3000 #define CAN_F7R1_FB23_Pos (23U) 3001 #define CAN_F7R1_FB23_Msk (0x1UL << CAN_F7R1_FB23_Pos) /*!< 0x00800000 */ 3002 #define CAN_F7R1_FB23 CAN_F7R1_FB23_Msk /*!<Filter bit 23 */ 3003 #define CAN_F7R1_FB24_Pos (24U) 3004 #define CAN_F7R1_FB24_Msk (0x1UL << CAN_F7R1_FB24_Pos) /*!< 0x01000000 */ 3005 #define CAN_F7R1_FB24 CAN_F7R1_FB24_Msk /*!<Filter bit 24 */ 3006 #define CAN_F7R1_FB25_Pos (25U) 3007 #define CAN_F7R1_FB25_Msk (0x1UL << CAN_F7R1_FB25_Pos) /*!< 0x02000000 */ 3008 #define CAN_F7R1_FB25 CAN_F7R1_FB25_Msk /*!<Filter bit 25 */ 3009 #define CAN_F7R1_FB26_Pos (26U) 3010 #define CAN_F7R1_FB26_Msk (0x1UL << CAN_F7R1_FB26_Pos) /*!< 0x04000000 */ 3011 #define CAN_F7R1_FB26 CAN_F7R1_FB26_Msk /*!<Filter bit 26 */ 3012 #define CAN_F7R1_FB27_Pos (27U) 3013 #define CAN_F7R1_FB27_Msk (0x1UL << CAN_F7R1_FB27_Pos) /*!< 0x08000000 */ 3014 #define CAN_F7R1_FB27 CAN_F7R1_FB27_Msk /*!<Filter bit 27 */ 3015 #define CAN_F7R1_FB28_Pos (28U) 3016 #define CAN_F7R1_FB28_Msk (0x1UL << CAN_F7R1_FB28_Pos) /*!< 0x10000000 */ 3017 #define CAN_F7R1_FB28 CAN_F7R1_FB28_Msk /*!<Filter bit 28 */ 3018 #define CAN_F7R1_FB29_Pos (29U) 3019 #define CAN_F7R1_FB29_Msk (0x1UL << CAN_F7R1_FB29_Pos) /*!< 0x20000000 */ 3020 #define CAN_F7R1_FB29 CAN_F7R1_FB29_Msk /*!<Filter bit 29 */ 3021 #define CAN_F7R1_FB30_Pos (30U) 3022 #define CAN_F7R1_FB30_Msk (0x1UL << CAN_F7R1_FB30_Pos) /*!< 0x40000000 */ 3023 #define CAN_F7R1_FB30 CAN_F7R1_FB30_Msk /*!<Filter bit 30 */ 3024 #define CAN_F7R1_FB31_Pos (31U) 3025 #define CAN_F7R1_FB31_Msk (0x1UL << CAN_F7R1_FB31_Pos) /*!< 0x80000000 */ 3026 #define CAN_F7R1_FB31 CAN_F7R1_FB31_Msk /*!<Filter bit 31 */ 3027 3028 /******************* Bit definition for CAN_F8R1 register *******************/ 3029 #define CAN_F8R1_FB0_Pos (0U) 3030 #define CAN_F8R1_FB0_Msk (0x1UL << CAN_F8R1_FB0_Pos) /*!< 0x00000001 */ 3031 #define CAN_F8R1_FB0 CAN_F8R1_FB0_Msk /*!<Filter bit 0 */ 3032 #define CAN_F8R1_FB1_Pos (1U) 3033 #define CAN_F8R1_FB1_Msk (0x1UL << CAN_F8R1_FB1_Pos) /*!< 0x00000002 */ 3034 #define CAN_F8R1_FB1 CAN_F8R1_FB1_Msk /*!<Filter bit 1 */ 3035 #define CAN_F8R1_FB2_Pos (2U) 3036 #define CAN_F8R1_FB2_Msk (0x1UL << CAN_F8R1_FB2_Pos) /*!< 0x00000004 */ 3037 #define CAN_F8R1_FB2 CAN_F8R1_FB2_Msk /*!<Filter bit 2 */ 3038 #define CAN_F8R1_FB3_Pos (3U) 3039 #define CAN_F8R1_FB3_Msk (0x1UL << CAN_F8R1_FB3_Pos) /*!< 0x00000008 */ 3040 #define CAN_F8R1_FB3 CAN_F8R1_FB3_Msk /*!<Filter bit 3 */ 3041 #define CAN_F8R1_FB4_Pos (4U) 3042 #define CAN_F8R1_FB4_Msk (0x1UL << CAN_F8R1_FB4_Pos) /*!< 0x00000010 */ 3043 #define CAN_F8R1_FB4 CAN_F8R1_FB4_Msk /*!<Filter bit 4 */ 3044 #define CAN_F8R1_FB5_Pos (5U) 3045 #define CAN_F8R1_FB5_Msk (0x1UL << CAN_F8R1_FB5_Pos) /*!< 0x00000020 */ 3046 #define CAN_F8R1_FB5 CAN_F8R1_FB5_Msk /*!<Filter bit 5 */ 3047 #define CAN_F8R1_FB6_Pos (6U) 3048 #define CAN_F8R1_FB6_Msk (0x1UL << CAN_F8R1_FB6_Pos) /*!< 0x00000040 */ 3049 #define CAN_F8R1_FB6 CAN_F8R1_FB6_Msk /*!<Filter bit 6 */ 3050 #define CAN_F8R1_FB7_Pos (7U) 3051 #define CAN_F8R1_FB7_Msk (0x1UL << CAN_F8R1_FB7_Pos) /*!< 0x00000080 */ 3052 #define CAN_F8R1_FB7 CAN_F8R1_FB7_Msk /*!<Filter bit 7 */ 3053 #define CAN_F8R1_FB8_Pos (8U) 3054 #define CAN_F8R1_FB8_Msk (0x1UL << CAN_F8R1_FB8_Pos) /*!< 0x00000100 */ 3055 #define CAN_F8R1_FB8 CAN_F8R1_FB8_Msk /*!<Filter bit 8 */ 3056 #define CAN_F8R1_FB9_Pos (9U) 3057 #define CAN_F8R1_FB9_Msk (0x1UL << CAN_F8R1_FB9_Pos) /*!< 0x00000200 */ 3058 #define CAN_F8R1_FB9 CAN_F8R1_FB9_Msk /*!<Filter bit 9 */ 3059 #define CAN_F8R1_FB10_Pos (10U) 3060 #define CAN_F8R1_FB10_Msk (0x1UL << CAN_F8R1_FB10_Pos) /*!< 0x00000400 */ 3061 #define CAN_F8R1_FB10 CAN_F8R1_FB10_Msk /*!<Filter bit 10 */ 3062 #define CAN_F8R1_FB11_Pos (11U) 3063 #define CAN_F8R1_FB11_Msk (0x1UL << CAN_F8R1_FB11_Pos) /*!< 0x00000800 */ 3064 #define CAN_F8R1_FB11 CAN_F8R1_FB11_Msk /*!<Filter bit 11 */ 3065 #define CAN_F8R1_FB12_Pos (12U) 3066 #define CAN_F8R1_FB12_Msk (0x1UL << CAN_F8R1_FB12_Pos) /*!< 0x00001000 */ 3067 #define CAN_F8R1_FB12 CAN_F8R1_FB12_Msk /*!<Filter bit 12 */ 3068 #define CAN_F8R1_FB13_Pos (13U) 3069 #define CAN_F8R1_FB13_Msk (0x1UL << CAN_F8R1_FB13_Pos) /*!< 0x00002000 */ 3070 #define CAN_F8R1_FB13 CAN_F8R1_FB13_Msk /*!<Filter bit 13 */ 3071 #define CAN_F8R1_FB14_Pos (14U) 3072 #define CAN_F8R1_FB14_Msk (0x1UL << CAN_F8R1_FB14_Pos) /*!< 0x00004000 */ 3073 #define CAN_F8R1_FB14 CAN_F8R1_FB14_Msk /*!<Filter bit 14 */ 3074 #define CAN_F8R1_FB15_Pos (15U) 3075 #define CAN_F8R1_FB15_Msk (0x1UL << CAN_F8R1_FB15_Pos) /*!< 0x00008000 */ 3076 #define CAN_F8R1_FB15 CAN_F8R1_FB15_Msk /*!<Filter bit 15 */ 3077 #define CAN_F8R1_FB16_Pos (16U) 3078 #define CAN_F8R1_FB16_Msk (0x1UL << CAN_F8R1_FB16_Pos) /*!< 0x00010000 */ 3079 #define CAN_F8R1_FB16 CAN_F8R1_FB16_Msk /*!<Filter bit 16 */ 3080 #define CAN_F8R1_FB17_Pos (17U) 3081 #define CAN_F8R1_FB17_Msk (0x1UL << CAN_F8R1_FB17_Pos) /*!< 0x00020000 */ 3082 #define CAN_F8R1_FB17 CAN_F8R1_FB17_Msk /*!<Filter bit 17 */ 3083 #define CAN_F8R1_FB18_Pos (18U) 3084 #define CAN_F8R1_FB18_Msk (0x1UL << CAN_F8R1_FB18_Pos) /*!< 0x00040000 */ 3085 #define CAN_F8R1_FB18 CAN_F8R1_FB18_Msk /*!<Filter bit 18 */ 3086 #define CAN_F8R1_FB19_Pos (19U) 3087 #define CAN_F8R1_FB19_Msk (0x1UL << CAN_F8R1_FB19_Pos) /*!< 0x00080000 */ 3088 #define CAN_F8R1_FB19 CAN_F8R1_FB19_Msk /*!<Filter bit 19 */ 3089 #define CAN_F8R1_FB20_Pos (20U) 3090 #define CAN_F8R1_FB20_Msk (0x1UL << CAN_F8R1_FB20_Pos) /*!< 0x00100000 */ 3091 #define CAN_F8R1_FB20 CAN_F8R1_FB20_Msk /*!<Filter bit 20 */ 3092 #define CAN_F8R1_FB21_Pos (21U) 3093 #define CAN_F8R1_FB21_Msk (0x1UL << CAN_F8R1_FB21_Pos) /*!< 0x00200000 */ 3094 #define CAN_F8R1_FB21 CAN_F8R1_FB21_Msk /*!<Filter bit 21 */ 3095 #define CAN_F8R1_FB22_Pos (22U) 3096 #define CAN_F8R1_FB22_Msk (0x1UL << CAN_F8R1_FB22_Pos) /*!< 0x00400000 */ 3097 #define CAN_F8R1_FB22 CAN_F8R1_FB22_Msk /*!<Filter bit 22 */ 3098 #define CAN_F8R1_FB23_Pos (23U) 3099 #define CAN_F8R1_FB23_Msk (0x1UL << CAN_F8R1_FB23_Pos) /*!< 0x00800000 */ 3100 #define CAN_F8R1_FB23 CAN_F8R1_FB23_Msk /*!<Filter bit 23 */ 3101 #define CAN_F8R1_FB24_Pos (24U) 3102 #define CAN_F8R1_FB24_Msk (0x1UL << CAN_F8R1_FB24_Pos) /*!< 0x01000000 */ 3103 #define CAN_F8R1_FB24 CAN_F8R1_FB24_Msk /*!<Filter bit 24 */ 3104 #define CAN_F8R1_FB25_Pos (25U) 3105 #define CAN_F8R1_FB25_Msk (0x1UL << CAN_F8R1_FB25_Pos) /*!< 0x02000000 */ 3106 #define CAN_F8R1_FB25 CAN_F8R1_FB25_Msk /*!<Filter bit 25 */ 3107 #define CAN_F8R1_FB26_Pos (26U) 3108 #define CAN_F8R1_FB26_Msk (0x1UL << CAN_F8R1_FB26_Pos) /*!< 0x04000000 */ 3109 #define CAN_F8R1_FB26 CAN_F8R1_FB26_Msk /*!<Filter bit 26 */ 3110 #define CAN_F8R1_FB27_Pos (27U) 3111 #define CAN_F8R1_FB27_Msk (0x1UL << CAN_F8R1_FB27_Pos) /*!< 0x08000000 */ 3112 #define CAN_F8R1_FB27 CAN_F8R1_FB27_Msk /*!<Filter bit 27 */ 3113 #define CAN_F8R1_FB28_Pos (28U) 3114 #define CAN_F8R1_FB28_Msk (0x1UL << CAN_F8R1_FB28_Pos) /*!< 0x10000000 */ 3115 #define CAN_F8R1_FB28 CAN_F8R1_FB28_Msk /*!<Filter bit 28 */ 3116 #define CAN_F8R1_FB29_Pos (29U) 3117 #define CAN_F8R1_FB29_Msk (0x1UL << CAN_F8R1_FB29_Pos) /*!< 0x20000000 */ 3118 #define CAN_F8R1_FB29 CAN_F8R1_FB29_Msk /*!<Filter bit 29 */ 3119 #define CAN_F8R1_FB30_Pos (30U) 3120 #define CAN_F8R1_FB30_Msk (0x1UL << CAN_F8R1_FB30_Pos) /*!< 0x40000000 */ 3121 #define CAN_F8R1_FB30 CAN_F8R1_FB30_Msk /*!<Filter bit 30 */ 3122 #define CAN_F8R1_FB31_Pos (31U) 3123 #define CAN_F8R1_FB31_Msk (0x1UL << CAN_F8R1_FB31_Pos) /*!< 0x80000000 */ 3124 #define CAN_F8R1_FB31 CAN_F8R1_FB31_Msk /*!<Filter bit 31 */ 3125 3126 /******************* Bit definition for CAN_F9R1 register *******************/ 3127 #define CAN_F9R1_FB0_Pos (0U) 3128 #define CAN_F9R1_FB0_Msk (0x1UL << CAN_F9R1_FB0_Pos) /*!< 0x00000001 */ 3129 #define CAN_F9R1_FB0 CAN_F9R1_FB0_Msk /*!<Filter bit 0 */ 3130 #define CAN_F9R1_FB1_Pos (1U) 3131 #define CAN_F9R1_FB1_Msk (0x1UL << CAN_F9R1_FB1_Pos) /*!< 0x00000002 */ 3132 #define CAN_F9R1_FB1 CAN_F9R1_FB1_Msk /*!<Filter bit 1 */ 3133 #define CAN_F9R1_FB2_Pos (2U) 3134 #define CAN_F9R1_FB2_Msk (0x1UL << CAN_F9R1_FB2_Pos) /*!< 0x00000004 */ 3135 #define CAN_F9R1_FB2 CAN_F9R1_FB2_Msk /*!<Filter bit 2 */ 3136 #define CAN_F9R1_FB3_Pos (3U) 3137 #define CAN_F9R1_FB3_Msk (0x1UL << CAN_F9R1_FB3_Pos) /*!< 0x00000008 */ 3138 #define CAN_F9R1_FB3 CAN_F9R1_FB3_Msk /*!<Filter bit 3 */ 3139 #define CAN_F9R1_FB4_Pos (4U) 3140 #define CAN_F9R1_FB4_Msk (0x1UL << CAN_F9R1_FB4_Pos) /*!< 0x00000010 */ 3141 #define CAN_F9R1_FB4 CAN_F9R1_FB4_Msk /*!<Filter bit 4 */ 3142 #define CAN_F9R1_FB5_Pos (5U) 3143 #define CAN_F9R1_FB5_Msk (0x1UL << CAN_F9R1_FB5_Pos) /*!< 0x00000020 */ 3144 #define CAN_F9R1_FB5 CAN_F9R1_FB5_Msk /*!<Filter bit 5 */ 3145 #define CAN_F9R1_FB6_Pos (6U) 3146 #define CAN_F9R1_FB6_Msk (0x1UL << CAN_F9R1_FB6_Pos) /*!< 0x00000040 */ 3147 #define CAN_F9R1_FB6 CAN_F9R1_FB6_Msk /*!<Filter bit 6 */ 3148 #define CAN_F9R1_FB7_Pos (7U) 3149 #define CAN_F9R1_FB7_Msk (0x1UL << CAN_F9R1_FB7_Pos) /*!< 0x00000080 */ 3150 #define CAN_F9R1_FB7 CAN_F9R1_FB7_Msk /*!<Filter bit 7 */ 3151 #define CAN_F9R1_FB8_Pos (8U) 3152 #define CAN_F9R1_FB8_Msk (0x1UL << CAN_F9R1_FB8_Pos) /*!< 0x00000100 */ 3153 #define CAN_F9R1_FB8 CAN_F9R1_FB8_Msk /*!<Filter bit 8 */ 3154 #define CAN_F9R1_FB9_Pos (9U) 3155 #define CAN_F9R1_FB9_Msk (0x1UL << CAN_F9R1_FB9_Pos) /*!< 0x00000200 */ 3156 #define CAN_F9R1_FB9 CAN_F9R1_FB9_Msk /*!<Filter bit 9 */ 3157 #define CAN_F9R1_FB10_Pos (10U) 3158 #define CAN_F9R1_FB10_Msk (0x1UL << CAN_F9R1_FB10_Pos) /*!< 0x00000400 */ 3159 #define CAN_F9R1_FB10 CAN_F9R1_FB10_Msk /*!<Filter bit 10 */ 3160 #define CAN_F9R1_FB11_Pos (11U) 3161 #define CAN_F9R1_FB11_Msk (0x1UL << CAN_F9R1_FB11_Pos) /*!< 0x00000800 */ 3162 #define CAN_F9R1_FB11 CAN_F9R1_FB11_Msk /*!<Filter bit 11 */ 3163 #define CAN_F9R1_FB12_Pos (12U) 3164 #define CAN_F9R1_FB12_Msk (0x1UL << CAN_F9R1_FB12_Pos) /*!< 0x00001000 */ 3165 #define CAN_F9R1_FB12 CAN_F9R1_FB12_Msk /*!<Filter bit 12 */ 3166 #define CAN_F9R1_FB13_Pos (13U) 3167 #define CAN_F9R1_FB13_Msk (0x1UL << CAN_F9R1_FB13_Pos) /*!< 0x00002000 */ 3168 #define CAN_F9R1_FB13 CAN_F9R1_FB13_Msk /*!<Filter bit 13 */ 3169 #define CAN_F9R1_FB14_Pos (14U) 3170 #define CAN_F9R1_FB14_Msk (0x1UL << CAN_F9R1_FB14_Pos) /*!< 0x00004000 */ 3171 #define CAN_F9R1_FB14 CAN_F9R1_FB14_Msk /*!<Filter bit 14 */ 3172 #define CAN_F9R1_FB15_Pos (15U) 3173 #define CAN_F9R1_FB15_Msk (0x1UL << CAN_F9R1_FB15_Pos) /*!< 0x00008000 */ 3174 #define CAN_F9R1_FB15 CAN_F9R1_FB15_Msk /*!<Filter bit 15 */ 3175 #define CAN_F9R1_FB16_Pos (16U) 3176 #define CAN_F9R1_FB16_Msk (0x1UL << CAN_F9R1_FB16_Pos) /*!< 0x00010000 */ 3177 #define CAN_F9R1_FB16 CAN_F9R1_FB16_Msk /*!<Filter bit 16 */ 3178 #define CAN_F9R1_FB17_Pos (17U) 3179 #define CAN_F9R1_FB17_Msk (0x1UL << CAN_F9R1_FB17_Pos) /*!< 0x00020000 */ 3180 #define CAN_F9R1_FB17 CAN_F9R1_FB17_Msk /*!<Filter bit 17 */ 3181 #define CAN_F9R1_FB18_Pos (18U) 3182 #define CAN_F9R1_FB18_Msk (0x1UL << CAN_F9R1_FB18_Pos) /*!< 0x00040000 */ 3183 #define CAN_F9R1_FB18 CAN_F9R1_FB18_Msk /*!<Filter bit 18 */ 3184 #define CAN_F9R1_FB19_Pos (19U) 3185 #define CAN_F9R1_FB19_Msk (0x1UL << CAN_F9R1_FB19_Pos) /*!< 0x00080000 */ 3186 #define CAN_F9R1_FB19 CAN_F9R1_FB19_Msk /*!<Filter bit 19 */ 3187 #define CAN_F9R1_FB20_Pos (20U) 3188 #define CAN_F9R1_FB20_Msk (0x1UL << CAN_F9R1_FB20_Pos) /*!< 0x00100000 */ 3189 #define CAN_F9R1_FB20 CAN_F9R1_FB20_Msk /*!<Filter bit 20 */ 3190 #define CAN_F9R1_FB21_Pos (21U) 3191 #define CAN_F9R1_FB21_Msk (0x1UL << CAN_F9R1_FB21_Pos) /*!< 0x00200000 */ 3192 #define CAN_F9R1_FB21 CAN_F9R1_FB21_Msk /*!<Filter bit 21 */ 3193 #define CAN_F9R1_FB22_Pos (22U) 3194 #define CAN_F9R1_FB22_Msk (0x1UL << CAN_F9R1_FB22_Pos) /*!< 0x00400000 */ 3195 #define CAN_F9R1_FB22 CAN_F9R1_FB22_Msk /*!<Filter bit 22 */ 3196 #define CAN_F9R1_FB23_Pos (23U) 3197 #define CAN_F9R1_FB23_Msk (0x1UL << CAN_F9R1_FB23_Pos) /*!< 0x00800000 */ 3198 #define CAN_F9R1_FB23 CAN_F9R1_FB23_Msk /*!<Filter bit 23 */ 3199 #define CAN_F9R1_FB24_Pos (24U) 3200 #define CAN_F9R1_FB24_Msk (0x1UL << CAN_F9R1_FB24_Pos) /*!< 0x01000000 */ 3201 #define CAN_F9R1_FB24 CAN_F9R1_FB24_Msk /*!<Filter bit 24 */ 3202 #define CAN_F9R1_FB25_Pos (25U) 3203 #define CAN_F9R1_FB25_Msk (0x1UL << CAN_F9R1_FB25_Pos) /*!< 0x02000000 */ 3204 #define CAN_F9R1_FB25 CAN_F9R1_FB25_Msk /*!<Filter bit 25 */ 3205 #define CAN_F9R1_FB26_Pos (26U) 3206 #define CAN_F9R1_FB26_Msk (0x1UL << CAN_F9R1_FB26_Pos) /*!< 0x04000000 */ 3207 #define CAN_F9R1_FB26 CAN_F9R1_FB26_Msk /*!<Filter bit 26 */ 3208 #define CAN_F9R1_FB27_Pos (27U) 3209 #define CAN_F9R1_FB27_Msk (0x1UL << CAN_F9R1_FB27_Pos) /*!< 0x08000000 */ 3210 #define CAN_F9R1_FB27 CAN_F9R1_FB27_Msk /*!<Filter bit 27 */ 3211 #define CAN_F9R1_FB28_Pos (28U) 3212 #define CAN_F9R1_FB28_Msk (0x1UL << CAN_F9R1_FB28_Pos) /*!< 0x10000000 */ 3213 #define CAN_F9R1_FB28 CAN_F9R1_FB28_Msk /*!<Filter bit 28 */ 3214 #define CAN_F9R1_FB29_Pos (29U) 3215 #define CAN_F9R1_FB29_Msk (0x1UL << CAN_F9R1_FB29_Pos) /*!< 0x20000000 */ 3216 #define CAN_F9R1_FB29 CAN_F9R1_FB29_Msk /*!<Filter bit 29 */ 3217 #define CAN_F9R1_FB30_Pos (30U) 3218 #define CAN_F9R1_FB30_Msk (0x1UL << CAN_F9R1_FB30_Pos) /*!< 0x40000000 */ 3219 #define CAN_F9R1_FB30 CAN_F9R1_FB30_Msk /*!<Filter bit 30 */ 3220 #define CAN_F9R1_FB31_Pos (31U) 3221 #define CAN_F9R1_FB31_Msk (0x1UL << CAN_F9R1_FB31_Pos) /*!< 0x80000000 */ 3222 #define CAN_F9R1_FB31 CAN_F9R1_FB31_Msk /*!<Filter bit 31 */ 3223 3224 /******************* Bit definition for CAN_F10R1 register ******************/ 3225 #define CAN_F10R1_FB0_Pos (0U) 3226 #define CAN_F10R1_FB0_Msk (0x1UL << CAN_F10R1_FB0_Pos) /*!< 0x00000001 */ 3227 #define CAN_F10R1_FB0 CAN_F10R1_FB0_Msk /*!<Filter bit 0 */ 3228 #define CAN_F10R1_FB1_Pos (1U) 3229 #define CAN_F10R1_FB1_Msk (0x1UL << CAN_F10R1_FB1_Pos) /*!< 0x00000002 */ 3230 #define CAN_F10R1_FB1 CAN_F10R1_FB1_Msk /*!<Filter bit 1 */ 3231 #define CAN_F10R1_FB2_Pos (2U) 3232 #define CAN_F10R1_FB2_Msk (0x1UL << CAN_F10R1_FB2_Pos) /*!< 0x00000004 */ 3233 #define CAN_F10R1_FB2 CAN_F10R1_FB2_Msk /*!<Filter bit 2 */ 3234 #define CAN_F10R1_FB3_Pos (3U) 3235 #define CAN_F10R1_FB3_Msk (0x1UL << CAN_F10R1_FB3_Pos) /*!< 0x00000008 */ 3236 #define CAN_F10R1_FB3 CAN_F10R1_FB3_Msk /*!<Filter bit 3 */ 3237 #define CAN_F10R1_FB4_Pos (4U) 3238 #define CAN_F10R1_FB4_Msk (0x1UL << CAN_F10R1_FB4_Pos) /*!< 0x00000010 */ 3239 #define CAN_F10R1_FB4 CAN_F10R1_FB4_Msk /*!<Filter bit 4 */ 3240 #define CAN_F10R1_FB5_Pos (5U) 3241 #define CAN_F10R1_FB5_Msk (0x1UL << CAN_F10R1_FB5_Pos) /*!< 0x00000020 */ 3242 #define CAN_F10R1_FB5 CAN_F10R1_FB5_Msk /*!<Filter bit 5 */ 3243 #define CAN_F10R1_FB6_Pos (6U) 3244 #define CAN_F10R1_FB6_Msk (0x1UL << CAN_F10R1_FB6_Pos) /*!< 0x00000040 */ 3245 #define CAN_F10R1_FB6 CAN_F10R1_FB6_Msk /*!<Filter bit 6 */ 3246 #define CAN_F10R1_FB7_Pos (7U) 3247 #define CAN_F10R1_FB7_Msk (0x1UL << CAN_F10R1_FB7_Pos) /*!< 0x00000080 */ 3248 #define CAN_F10R1_FB7 CAN_F10R1_FB7_Msk /*!<Filter bit 7 */ 3249 #define CAN_F10R1_FB8_Pos (8U) 3250 #define CAN_F10R1_FB8_Msk (0x1UL << CAN_F10R1_FB8_Pos) /*!< 0x00000100 */ 3251 #define CAN_F10R1_FB8 CAN_F10R1_FB8_Msk /*!<Filter bit 8 */ 3252 #define CAN_F10R1_FB9_Pos (9U) 3253 #define CAN_F10R1_FB9_Msk (0x1UL << CAN_F10R1_FB9_Pos) /*!< 0x00000200 */ 3254 #define CAN_F10R1_FB9 CAN_F10R1_FB9_Msk /*!<Filter bit 9 */ 3255 #define CAN_F10R1_FB10_Pos (10U) 3256 #define CAN_F10R1_FB10_Msk (0x1UL << CAN_F10R1_FB10_Pos) /*!< 0x00000400 */ 3257 #define CAN_F10R1_FB10 CAN_F10R1_FB10_Msk /*!<Filter bit 10 */ 3258 #define CAN_F10R1_FB11_Pos (11U) 3259 #define CAN_F10R1_FB11_Msk (0x1UL << CAN_F10R1_FB11_Pos) /*!< 0x00000800 */ 3260 #define CAN_F10R1_FB11 CAN_F10R1_FB11_Msk /*!<Filter bit 11 */ 3261 #define CAN_F10R1_FB12_Pos (12U) 3262 #define CAN_F10R1_FB12_Msk (0x1UL << CAN_F10R1_FB12_Pos) /*!< 0x00001000 */ 3263 #define CAN_F10R1_FB12 CAN_F10R1_FB12_Msk /*!<Filter bit 12 */ 3264 #define CAN_F10R1_FB13_Pos (13U) 3265 #define CAN_F10R1_FB13_Msk (0x1UL << CAN_F10R1_FB13_Pos) /*!< 0x00002000 */ 3266 #define CAN_F10R1_FB13 CAN_F10R1_FB13_Msk /*!<Filter bit 13 */ 3267 #define CAN_F10R1_FB14_Pos (14U) 3268 #define CAN_F10R1_FB14_Msk (0x1UL << CAN_F10R1_FB14_Pos) /*!< 0x00004000 */ 3269 #define CAN_F10R1_FB14 CAN_F10R1_FB14_Msk /*!<Filter bit 14 */ 3270 #define CAN_F10R1_FB15_Pos (15U) 3271 #define CAN_F10R1_FB15_Msk (0x1UL << CAN_F10R1_FB15_Pos) /*!< 0x00008000 */ 3272 #define CAN_F10R1_FB15 CAN_F10R1_FB15_Msk /*!<Filter bit 15 */ 3273 #define CAN_F10R1_FB16_Pos (16U) 3274 #define CAN_F10R1_FB16_Msk (0x1UL << CAN_F10R1_FB16_Pos) /*!< 0x00010000 */ 3275 #define CAN_F10R1_FB16 CAN_F10R1_FB16_Msk /*!<Filter bit 16 */ 3276 #define CAN_F10R1_FB17_Pos (17U) 3277 #define CAN_F10R1_FB17_Msk (0x1UL << CAN_F10R1_FB17_Pos) /*!< 0x00020000 */ 3278 #define CAN_F10R1_FB17 CAN_F10R1_FB17_Msk /*!<Filter bit 17 */ 3279 #define CAN_F10R1_FB18_Pos (18U) 3280 #define CAN_F10R1_FB18_Msk (0x1UL << CAN_F10R1_FB18_Pos) /*!< 0x00040000 */ 3281 #define CAN_F10R1_FB18 CAN_F10R1_FB18_Msk /*!<Filter bit 18 */ 3282 #define CAN_F10R1_FB19_Pos (19U) 3283 #define CAN_F10R1_FB19_Msk (0x1UL << CAN_F10R1_FB19_Pos) /*!< 0x00080000 */ 3284 #define CAN_F10R1_FB19 CAN_F10R1_FB19_Msk /*!<Filter bit 19 */ 3285 #define CAN_F10R1_FB20_Pos (20U) 3286 #define CAN_F10R1_FB20_Msk (0x1UL << CAN_F10R1_FB20_Pos) /*!< 0x00100000 */ 3287 #define CAN_F10R1_FB20 CAN_F10R1_FB20_Msk /*!<Filter bit 20 */ 3288 #define CAN_F10R1_FB21_Pos (21U) 3289 #define CAN_F10R1_FB21_Msk (0x1UL << CAN_F10R1_FB21_Pos) /*!< 0x00200000 */ 3290 #define CAN_F10R1_FB21 CAN_F10R1_FB21_Msk /*!<Filter bit 21 */ 3291 #define CAN_F10R1_FB22_Pos (22U) 3292 #define CAN_F10R1_FB22_Msk (0x1UL << CAN_F10R1_FB22_Pos) /*!< 0x00400000 */ 3293 #define CAN_F10R1_FB22 CAN_F10R1_FB22_Msk /*!<Filter bit 22 */ 3294 #define CAN_F10R1_FB23_Pos (23U) 3295 #define CAN_F10R1_FB23_Msk (0x1UL << CAN_F10R1_FB23_Pos) /*!< 0x00800000 */ 3296 #define CAN_F10R1_FB23 CAN_F10R1_FB23_Msk /*!<Filter bit 23 */ 3297 #define CAN_F10R1_FB24_Pos (24U) 3298 #define CAN_F10R1_FB24_Msk (0x1UL << CAN_F10R1_FB24_Pos) /*!< 0x01000000 */ 3299 #define CAN_F10R1_FB24 CAN_F10R1_FB24_Msk /*!<Filter bit 24 */ 3300 #define CAN_F10R1_FB25_Pos (25U) 3301 #define CAN_F10R1_FB25_Msk (0x1UL << CAN_F10R1_FB25_Pos) /*!< 0x02000000 */ 3302 #define CAN_F10R1_FB25 CAN_F10R1_FB25_Msk /*!<Filter bit 25 */ 3303 #define CAN_F10R1_FB26_Pos (26U) 3304 #define CAN_F10R1_FB26_Msk (0x1UL << CAN_F10R1_FB26_Pos) /*!< 0x04000000 */ 3305 #define CAN_F10R1_FB26 CAN_F10R1_FB26_Msk /*!<Filter bit 26 */ 3306 #define CAN_F10R1_FB27_Pos (27U) 3307 #define CAN_F10R1_FB27_Msk (0x1UL << CAN_F10R1_FB27_Pos) /*!< 0x08000000 */ 3308 #define CAN_F10R1_FB27 CAN_F10R1_FB27_Msk /*!<Filter bit 27 */ 3309 #define CAN_F10R1_FB28_Pos (28U) 3310 #define CAN_F10R1_FB28_Msk (0x1UL << CAN_F10R1_FB28_Pos) /*!< 0x10000000 */ 3311 #define CAN_F10R1_FB28 CAN_F10R1_FB28_Msk /*!<Filter bit 28 */ 3312 #define CAN_F10R1_FB29_Pos (29U) 3313 #define CAN_F10R1_FB29_Msk (0x1UL << CAN_F10R1_FB29_Pos) /*!< 0x20000000 */ 3314 #define CAN_F10R1_FB29 CAN_F10R1_FB29_Msk /*!<Filter bit 29 */ 3315 #define CAN_F10R1_FB30_Pos (30U) 3316 #define CAN_F10R1_FB30_Msk (0x1UL << CAN_F10R1_FB30_Pos) /*!< 0x40000000 */ 3317 #define CAN_F10R1_FB30 CAN_F10R1_FB30_Msk /*!<Filter bit 30 */ 3318 #define CAN_F10R1_FB31_Pos (31U) 3319 #define CAN_F10R1_FB31_Msk (0x1UL << CAN_F10R1_FB31_Pos) /*!< 0x80000000 */ 3320 #define CAN_F10R1_FB31 CAN_F10R1_FB31_Msk /*!<Filter bit 31 */ 3321 3322 /******************* Bit definition for CAN_F11R1 register ******************/ 3323 #define CAN_F11R1_FB0_Pos (0U) 3324 #define CAN_F11R1_FB0_Msk (0x1UL << CAN_F11R1_FB0_Pos) /*!< 0x00000001 */ 3325 #define CAN_F11R1_FB0 CAN_F11R1_FB0_Msk /*!<Filter bit 0 */ 3326 #define CAN_F11R1_FB1_Pos (1U) 3327 #define CAN_F11R1_FB1_Msk (0x1UL << CAN_F11R1_FB1_Pos) /*!< 0x00000002 */ 3328 #define CAN_F11R1_FB1 CAN_F11R1_FB1_Msk /*!<Filter bit 1 */ 3329 #define CAN_F11R1_FB2_Pos (2U) 3330 #define CAN_F11R1_FB2_Msk (0x1UL << CAN_F11R1_FB2_Pos) /*!< 0x00000004 */ 3331 #define CAN_F11R1_FB2 CAN_F11R1_FB2_Msk /*!<Filter bit 2 */ 3332 #define CAN_F11R1_FB3_Pos (3U) 3333 #define CAN_F11R1_FB3_Msk (0x1UL << CAN_F11R1_FB3_Pos) /*!< 0x00000008 */ 3334 #define CAN_F11R1_FB3 CAN_F11R1_FB3_Msk /*!<Filter bit 3 */ 3335 #define CAN_F11R1_FB4_Pos (4U) 3336 #define CAN_F11R1_FB4_Msk (0x1UL << CAN_F11R1_FB4_Pos) /*!< 0x00000010 */ 3337 #define CAN_F11R1_FB4 CAN_F11R1_FB4_Msk /*!<Filter bit 4 */ 3338 #define CAN_F11R1_FB5_Pos (5U) 3339 #define CAN_F11R1_FB5_Msk (0x1UL << CAN_F11R1_FB5_Pos) /*!< 0x00000020 */ 3340 #define CAN_F11R1_FB5 CAN_F11R1_FB5_Msk /*!<Filter bit 5 */ 3341 #define CAN_F11R1_FB6_Pos (6U) 3342 #define CAN_F11R1_FB6_Msk (0x1UL << CAN_F11R1_FB6_Pos) /*!< 0x00000040 */ 3343 #define CAN_F11R1_FB6 CAN_F11R1_FB6_Msk /*!<Filter bit 6 */ 3344 #define CAN_F11R1_FB7_Pos (7U) 3345 #define CAN_F11R1_FB7_Msk (0x1UL << CAN_F11R1_FB7_Pos) /*!< 0x00000080 */ 3346 #define CAN_F11R1_FB7 CAN_F11R1_FB7_Msk /*!<Filter bit 7 */ 3347 #define CAN_F11R1_FB8_Pos (8U) 3348 #define CAN_F11R1_FB8_Msk (0x1UL << CAN_F11R1_FB8_Pos) /*!< 0x00000100 */ 3349 #define CAN_F11R1_FB8 CAN_F11R1_FB8_Msk /*!<Filter bit 8 */ 3350 #define CAN_F11R1_FB9_Pos (9U) 3351 #define CAN_F11R1_FB9_Msk (0x1UL << CAN_F11R1_FB9_Pos) /*!< 0x00000200 */ 3352 #define CAN_F11R1_FB9 CAN_F11R1_FB9_Msk /*!<Filter bit 9 */ 3353 #define CAN_F11R1_FB10_Pos (10U) 3354 #define CAN_F11R1_FB10_Msk (0x1UL << CAN_F11R1_FB10_Pos) /*!< 0x00000400 */ 3355 #define CAN_F11R1_FB10 CAN_F11R1_FB10_Msk /*!<Filter bit 10 */ 3356 #define CAN_F11R1_FB11_Pos (11U) 3357 #define CAN_F11R1_FB11_Msk (0x1UL << CAN_F11R1_FB11_Pos) /*!< 0x00000800 */ 3358 #define CAN_F11R1_FB11 CAN_F11R1_FB11_Msk /*!<Filter bit 11 */ 3359 #define CAN_F11R1_FB12_Pos (12U) 3360 #define CAN_F11R1_FB12_Msk (0x1UL << CAN_F11R1_FB12_Pos) /*!< 0x00001000 */ 3361 #define CAN_F11R1_FB12 CAN_F11R1_FB12_Msk /*!<Filter bit 12 */ 3362 #define CAN_F11R1_FB13_Pos (13U) 3363 #define CAN_F11R1_FB13_Msk (0x1UL << CAN_F11R1_FB13_Pos) /*!< 0x00002000 */ 3364 #define CAN_F11R1_FB13 CAN_F11R1_FB13_Msk /*!<Filter bit 13 */ 3365 #define CAN_F11R1_FB14_Pos (14U) 3366 #define CAN_F11R1_FB14_Msk (0x1UL << CAN_F11R1_FB14_Pos) /*!< 0x00004000 */ 3367 #define CAN_F11R1_FB14 CAN_F11R1_FB14_Msk /*!<Filter bit 14 */ 3368 #define CAN_F11R1_FB15_Pos (15U) 3369 #define CAN_F11R1_FB15_Msk (0x1UL << CAN_F11R1_FB15_Pos) /*!< 0x00008000 */ 3370 #define CAN_F11R1_FB15 CAN_F11R1_FB15_Msk /*!<Filter bit 15 */ 3371 #define CAN_F11R1_FB16_Pos (16U) 3372 #define CAN_F11R1_FB16_Msk (0x1UL << CAN_F11R1_FB16_Pos) /*!< 0x00010000 */ 3373 #define CAN_F11R1_FB16 CAN_F11R1_FB16_Msk /*!<Filter bit 16 */ 3374 #define CAN_F11R1_FB17_Pos (17U) 3375 #define CAN_F11R1_FB17_Msk (0x1UL << CAN_F11R1_FB17_Pos) /*!< 0x00020000 */ 3376 #define CAN_F11R1_FB17 CAN_F11R1_FB17_Msk /*!<Filter bit 17 */ 3377 #define CAN_F11R1_FB18_Pos (18U) 3378 #define CAN_F11R1_FB18_Msk (0x1UL << CAN_F11R1_FB18_Pos) /*!< 0x00040000 */ 3379 #define CAN_F11R1_FB18 CAN_F11R1_FB18_Msk /*!<Filter bit 18 */ 3380 #define CAN_F11R1_FB19_Pos (19U) 3381 #define CAN_F11R1_FB19_Msk (0x1UL << CAN_F11R1_FB19_Pos) /*!< 0x00080000 */ 3382 #define CAN_F11R1_FB19 CAN_F11R1_FB19_Msk /*!<Filter bit 19 */ 3383 #define CAN_F11R1_FB20_Pos (20U) 3384 #define CAN_F11R1_FB20_Msk (0x1UL << CAN_F11R1_FB20_Pos) /*!< 0x00100000 */ 3385 #define CAN_F11R1_FB20 CAN_F11R1_FB20_Msk /*!<Filter bit 20 */ 3386 #define CAN_F11R1_FB21_Pos (21U) 3387 #define CAN_F11R1_FB21_Msk (0x1UL << CAN_F11R1_FB21_Pos) /*!< 0x00200000 */ 3388 #define CAN_F11R1_FB21 CAN_F11R1_FB21_Msk /*!<Filter bit 21 */ 3389 #define CAN_F11R1_FB22_Pos (22U) 3390 #define CAN_F11R1_FB22_Msk (0x1UL << CAN_F11R1_FB22_Pos) /*!< 0x00400000 */ 3391 #define CAN_F11R1_FB22 CAN_F11R1_FB22_Msk /*!<Filter bit 22 */ 3392 #define CAN_F11R1_FB23_Pos (23U) 3393 #define CAN_F11R1_FB23_Msk (0x1UL << CAN_F11R1_FB23_Pos) /*!< 0x00800000 */ 3394 #define CAN_F11R1_FB23 CAN_F11R1_FB23_Msk /*!<Filter bit 23 */ 3395 #define CAN_F11R1_FB24_Pos (24U) 3396 #define CAN_F11R1_FB24_Msk (0x1UL << CAN_F11R1_FB24_Pos) /*!< 0x01000000 */ 3397 #define CAN_F11R1_FB24 CAN_F11R1_FB24_Msk /*!<Filter bit 24 */ 3398 #define CAN_F11R1_FB25_Pos (25U) 3399 #define CAN_F11R1_FB25_Msk (0x1UL << CAN_F11R1_FB25_Pos) /*!< 0x02000000 */ 3400 #define CAN_F11R1_FB25 CAN_F11R1_FB25_Msk /*!<Filter bit 25 */ 3401 #define CAN_F11R1_FB26_Pos (26U) 3402 #define CAN_F11R1_FB26_Msk (0x1UL << CAN_F11R1_FB26_Pos) /*!< 0x04000000 */ 3403 #define CAN_F11R1_FB26 CAN_F11R1_FB26_Msk /*!<Filter bit 26 */ 3404 #define CAN_F11R1_FB27_Pos (27U) 3405 #define CAN_F11R1_FB27_Msk (0x1UL << CAN_F11R1_FB27_Pos) /*!< 0x08000000 */ 3406 #define CAN_F11R1_FB27 CAN_F11R1_FB27_Msk /*!<Filter bit 27 */ 3407 #define CAN_F11R1_FB28_Pos (28U) 3408 #define CAN_F11R1_FB28_Msk (0x1UL << CAN_F11R1_FB28_Pos) /*!< 0x10000000 */ 3409 #define CAN_F11R1_FB28 CAN_F11R1_FB28_Msk /*!<Filter bit 28 */ 3410 #define CAN_F11R1_FB29_Pos (29U) 3411 #define CAN_F11R1_FB29_Msk (0x1UL << CAN_F11R1_FB29_Pos) /*!< 0x20000000 */ 3412 #define CAN_F11R1_FB29 CAN_F11R1_FB29_Msk /*!<Filter bit 29 */ 3413 #define CAN_F11R1_FB30_Pos (30U) 3414 #define CAN_F11R1_FB30_Msk (0x1UL << CAN_F11R1_FB30_Pos) /*!< 0x40000000 */ 3415 #define CAN_F11R1_FB30 CAN_F11R1_FB30_Msk /*!<Filter bit 30 */ 3416 #define CAN_F11R1_FB31_Pos (31U) 3417 #define CAN_F11R1_FB31_Msk (0x1UL << CAN_F11R1_FB31_Pos) /*!< 0x80000000 */ 3418 #define CAN_F11R1_FB31 CAN_F11R1_FB31_Msk /*!<Filter bit 31 */ 3419 3420 /******************* Bit definition for CAN_F12R1 register ******************/ 3421 #define CAN_F12R1_FB0_Pos (0U) 3422 #define CAN_F12R1_FB0_Msk (0x1UL << CAN_F12R1_FB0_Pos) /*!< 0x00000001 */ 3423 #define CAN_F12R1_FB0 CAN_F12R1_FB0_Msk /*!<Filter bit 0 */ 3424 #define CAN_F12R1_FB1_Pos (1U) 3425 #define CAN_F12R1_FB1_Msk (0x1UL << CAN_F12R1_FB1_Pos) /*!< 0x00000002 */ 3426 #define CAN_F12R1_FB1 CAN_F12R1_FB1_Msk /*!<Filter bit 1 */ 3427 #define CAN_F12R1_FB2_Pos (2U) 3428 #define CAN_F12R1_FB2_Msk (0x1UL << CAN_F12R1_FB2_Pos) /*!< 0x00000004 */ 3429 #define CAN_F12R1_FB2 CAN_F12R1_FB2_Msk /*!<Filter bit 2 */ 3430 #define CAN_F12R1_FB3_Pos (3U) 3431 #define CAN_F12R1_FB3_Msk (0x1UL << CAN_F12R1_FB3_Pos) /*!< 0x00000008 */ 3432 #define CAN_F12R1_FB3 CAN_F12R1_FB3_Msk /*!<Filter bit 3 */ 3433 #define CAN_F12R1_FB4_Pos (4U) 3434 #define CAN_F12R1_FB4_Msk (0x1UL << CAN_F12R1_FB4_Pos) /*!< 0x00000010 */ 3435 #define CAN_F12R1_FB4 CAN_F12R1_FB4_Msk /*!<Filter bit 4 */ 3436 #define CAN_F12R1_FB5_Pos (5U) 3437 #define CAN_F12R1_FB5_Msk (0x1UL << CAN_F12R1_FB5_Pos) /*!< 0x00000020 */ 3438 #define CAN_F12R1_FB5 CAN_F12R1_FB5_Msk /*!<Filter bit 5 */ 3439 #define CAN_F12R1_FB6_Pos (6U) 3440 #define CAN_F12R1_FB6_Msk (0x1UL << CAN_F12R1_FB6_Pos) /*!< 0x00000040 */ 3441 #define CAN_F12R1_FB6 CAN_F12R1_FB6_Msk /*!<Filter bit 6 */ 3442 #define CAN_F12R1_FB7_Pos (7U) 3443 #define CAN_F12R1_FB7_Msk (0x1UL << CAN_F12R1_FB7_Pos) /*!< 0x00000080 */ 3444 #define CAN_F12R1_FB7 CAN_F12R1_FB7_Msk /*!<Filter bit 7 */ 3445 #define CAN_F12R1_FB8_Pos (8U) 3446 #define CAN_F12R1_FB8_Msk (0x1UL << CAN_F12R1_FB8_Pos) /*!< 0x00000100 */ 3447 #define CAN_F12R1_FB8 CAN_F12R1_FB8_Msk /*!<Filter bit 8 */ 3448 #define CAN_F12R1_FB9_Pos (9U) 3449 #define CAN_F12R1_FB9_Msk (0x1UL << CAN_F12R1_FB9_Pos) /*!< 0x00000200 */ 3450 #define CAN_F12R1_FB9 CAN_F12R1_FB9_Msk /*!<Filter bit 9 */ 3451 #define CAN_F12R1_FB10_Pos (10U) 3452 #define CAN_F12R1_FB10_Msk (0x1UL << CAN_F12R1_FB10_Pos) /*!< 0x00000400 */ 3453 #define CAN_F12R1_FB10 CAN_F12R1_FB10_Msk /*!<Filter bit 10 */ 3454 #define CAN_F12R1_FB11_Pos (11U) 3455 #define CAN_F12R1_FB11_Msk (0x1UL << CAN_F12R1_FB11_Pos) /*!< 0x00000800 */ 3456 #define CAN_F12R1_FB11 CAN_F12R1_FB11_Msk /*!<Filter bit 11 */ 3457 #define CAN_F12R1_FB12_Pos (12U) 3458 #define CAN_F12R1_FB12_Msk (0x1UL << CAN_F12R1_FB12_Pos) /*!< 0x00001000 */ 3459 #define CAN_F12R1_FB12 CAN_F12R1_FB12_Msk /*!<Filter bit 12 */ 3460 #define CAN_F12R1_FB13_Pos (13U) 3461 #define CAN_F12R1_FB13_Msk (0x1UL << CAN_F12R1_FB13_Pos) /*!< 0x00002000 */ 3462 #define CAN_F12R1_FB13 CAN_F12R1_FB13_Msk /*!<Filter bit 13 */ 3463 #define CAN_F12R1_FB14_Pos (14U) 3464 #define CAN_F12R1_FB14_Msk (0x1UL << CAN_F12R1_FB14_Pos) /*!< 0x00004000 */ 3465 #define CAN_F12R1_FB14 CAN_F12R1_FB14_Msk /*!<Filter bit 14 */ 3466 #define CAN_F12R1_FB15_Pos (15U) 3467 #define CAN_F12R1_FB15_Msk (0x1UL << CAN_F12R1_FB15_Pos) /*!< 0x00008000 */ 3468 #define CAN_F12R1_FB15 CAN_F12R1_FB15_Msk /*!<Filter bit 15 */ 3469 #define CAN_F12R1_FB16_Pos (16U) 3470 #define CAN_F12R1_FB16_Msk (0x1UL << CAN_F12R1_FB16_Pos) /*!< 0x00010000 */ 3471 #define CAN_F12R1_FB16 CAN_F12R1_FB16_Msk /*!<Filter bit 16 */ 3472 #define CAN_F12R1_FB17_Pos (17U) 3473 #define CAN_F12R1_FB17_Msk (0x1UL << CAN_F12R1_FB17_Pos) /*!< 0x00020000 */ 3474 #define CAN_F12R1_FB17 CAN_F12R1_FB17_Msk /*!<Filter bit 17 */ 3475 #define CAN_F12R1_FB18_Pos (18U) 3476 #define CAN_F12R1_FB18_Msk (0x1UL << CAN_F12R1_FB18_Pos) /*!< 0x00040000 */ 3477 #define CAN_F12R1_FB18 CAN_F12R1_FB18_Msk /*!<Filter bit 18 */ 3478 #define CAN_F12R1_FB19_Pos (19U) 3479 #define CAN_F12R1_FB19_Msk (0x1UL << CAN_F12R1_FB19_Pos) /*!< 0x00080000 */ 3480 #define CAN_F12R1_FB19 CAN_F12R1_FB19_Msk /*!<Filter bit 19 */ 3481 #define CAN_F12R1_FB20_Pos (20U) 3482 #define CAN_F12R1_FB20_Msk (0x1UL << CAN_F12R1_FB20_Pos) /*!< 0x00100000 */ 3483 #define CAN_F12R1_FB20 CAN_F12R1_FB20_Msk /*!<Filter bit 20 */ 3484 #define CAN_F12R1_FB21_Pos (21U) 3485 #define CAN_F12R1_FB21_Msk (0x1UL << CAN_F12R1_FB21_Pos) /*!< 0x00200000 */ 3486 #define CAN_F12R1_FB21 CAN_F12R1_FB21_Msk /*!<Filter bit 21 */ 3487 #define CAN_F12R1_FB22_Pos (22U) 3488 #define CAN_F12R1_FB22_Msk (0x1UL << CAN_F12R1_FB22_Pos) /*!< 0x00400000 */ 3489 #define CAN_F12R1_FB22 CAN_F12R1_FB22_Msk /*!<Filter bit 22 */ 3490 #define CAN_F12R1_FB23_Pos (23U) 3491 #define CAN_F12R1_FB23_Msk (0x1UL << CAN_F12R1_FB23_Pos) /*!< 0x00800000 */ 3492 #define CAN_F12R1_FB23 CAN_F12R1_FB23_Msk /*!<Filter bit 23 */ 3493 #define CAN_F12R1_FB24_Pos (24U) 3494 #define CAN_F12R1_FB24_Msk (0x1UL << CAN_F12R1_FB24_Pos) /*!< 0x01000000 */ 3495 #define CAN_F12R1_FB24 CAN_F12R1_FB24_Msk /*!<Filter bit 24 */ 3496 #define CAN_F12R1_FB25_Pos (25U) 3497 #define CAN_F12R1_FB25_Msk (0x1UL << CAN_F12R1_FB25_Pos) /*!< 0x02000000 */ 3498 #define CAN_F12R1_FB25 CAN_F12R1_FB25_Msk /*!<Filter bit 25 */ 3499 #define CAN_F12R1_FB26_Pos (26U) 3500 #define CAN_F12R1_FB26_Msk (0x1UL << CAN_F12R1_FB26_Pos) /*!< 0x04000000 */ 3501 #define CAN_F12R1_FB26 CAN_F12R1_FB26_Msk /*!<Filter bit 26 */ 3502 #define CAN_F12R1_FB27_Pos (27U) 3503 #define CAN_F12R1_FB27_Msk (0x1UL << CAN_F12R1_FB27_Pos) /*!< 0x08000000 */ 3504 #define CAN_F12R1_FB27 CAN_F12R1_FB27_Msk /*!<Filter bit 27 */ 3505 #define CAN_F12R1_FB28_Pos (28U) 3506 #define CAN_F12R1_FB28_Msk (0x1UL << CAN_F12R1_FB28_Pos) /*!< 0x10000000 */ 3507 #define CAN_F12R1_FB28 CAN_F12R1_FB28_Msk /*!<Filter bit 28 */ 3508 #define CAN_F12R1_FB29_Pos (29U) 3509 #define CAN_F12R1_FB29_Msk (0x1UL << CAN_F12R1_FB29_Pos) /*!< 0x20000000 */ 3510 #define CAN_F12R1_FB29 CAN_F12R1_FB29_Msk /*!<Filter bit 29 */ 3511 #define CAN_F12R1_FB30_Pos (30U) 3512 #define CAN_F12R1_FB30_Msk (0x1UL << CAN_F12R1_FB30_Pos) /*!< 0x40000000 */ 3513 #define CAN_F12R1_FB30 CAN_F12R1_FB30_Msk /*!<Filter bit 30 */ 3514 #define CAN_F12R1_FB31_Pos (31U) 3515 #define CAN_F12R1_FB31_Msk (0x1UL << CAN_F12R1_FB31_Pos) /*!< 0x80000000 */ 3516 #define CAN_F12R1_FB31 CAN_F12R1_FB31_Msk /*!<Filter bit 31 */ 3517 3518 /******************* Bit definition for CAN_F13R1 register ******************/ 3519 #define CAN_F13R1_FB0_Pos (0U) 3520 #define CAN_F13R1_FB0_Msk (0x1UL << CAN_F13R1_FB0_Pos) /*!< 0x00000001 */ 3521 #define CAN_F13R1_FB0 CAN_F13R1_FB0_Msk /*!<Filter bit 0 */ 3522 #define CAN_F13R1_FB1_Pos (1U) 3523 #define CAN_F13R1_FB1_Msk (0x1UL << CAN_F13R1_FB1_Pos) /*!< 0x00000002 */ 3524 #define CAN_F13R1_FB1 CAN_F13R1_FB1_Msk /*!<Filter bit 1 */ 3525 #define CAN_F13R1_FB2_Pos (2U) 3526 #define CAN_F13R1_FB2_Msk (0x1UL << CAN_F13R1_FB2_Pos) /*!< 0x00000004 */ 3527 #define CAN_F13R1_FB2 CAN_F13R1_FB2_Msk /*!<Filter bit 2 */ 3528 #define CAN_F13R1_FB3_Pos (3U) 3529 #define CAN_F13R1_FB3_Msk (0x1UL << CAN_F13R1_FB3_Pos) /*!< 0x00000008 */ 3530 #define CAN_F13R1_FB3 CAN_F13R1_FB3_Msk /*!<Filter bit 3 */ 3531 #define CAN_F13R1_FB4_Pos (4U) 3532 #define CAN_F13R1_FB4_Msk (0x1UL << CAN_F13R1_FB4_Pos) /*!< 0x00000010 */ 3533 #define CAN_F13R1_FB4 CAN_F13R1_FB4_Msk /*!<Filter bit 4 */ 3534 #define CAN_F13R1_FB5_Pos (5U) 3535 #define CAN_F13R1_FB5_Msk (0x1UL << CAN_F13R1_FB5_Pos) /*!< 0x00000020 */ 3536 #define CAN_F13R1_FB5 CAN_F13R1_FB5_Msk /*!<Filter bit 5 */ 3537 #define CAN_F13R1_FB6_Pos (6U) 3538 #define CAN_F13R1_FB6_Msk (0x1UL << CAN_F13R1_FB6_Pos) /*!< 0x00000040 */ 3539 #define CAN_F13R1_FB6 CAN_F13R1_FB6_Msk /*!<Filter bit 6 */ 3540 #define CAN_F13R1_FB7_Pos (7U) 3541 #define CAN_F13R1_FB7_Msk (0x1UL << CAN_F13R1_FB7_Pos) /*!< 0x00000080 */ 3542 #define CAN_F13R1_FB7 CAN_F13R1_FB7_Msk /*!<Filter bit 7 */ 3543 #define CAN_F13R1_FB8_Pos (8U) 3544 #define CAN_F13R1_FB8_Msk (0x1UL << CAN_F13R1_FB8_Pos) /*!< 0x00000100 */ 3545 #define CAN_F13R1_FB8 CAN_F13R1_FB8_Msk /*!<Filter bit 8 */ 3546 #define CAN_F13R1_FB9_Pos (9U) 3547 #define CAN_F13R1_FB9_Msk (0x1UL << CAN_F13R1_FB9_Pos) /*!< 0x00000200 */ 3548 #define CAN_F13R1_FB9 CAN_F13R1_FB9_Msk /*!<Filter bit 9 */ 3549 #define CAN_F13R1_FB10_Pos (10U) 3550 #define CAN_F13R1_FB10_Msk (0x1UL << CAN_F13R1_FB10_Pos) /*!< 0x00000400 */ 3551 #define CAN_F13R1_FB10 CAN_F13R1_FB10_Msk /*!<Filter bit 10 */ 3552 #define CAN_F13R1_FB11_Pos (11U) 3553 #define CAN_F13R1_FB11_Msk (0x1UL << CAN_F13R1_FB11_Pos) /*!< 0x00000800 */ 3554 #define CAN_F13R1_FB11 CAN_F13R1_FB11_Msk /*!<Filter bit 11 */ 3555 #define CAN_F13R1_FB12_Pos (12U) 3556 #define CAN_F13R1_FB12_Msk (0x1UL << CAN_F13R1_FB12_Pos) /*!< 0x00001000 */ 3557 #define CAN_F13R1_FB12 CAN_F13R1_FB12_Msk /*!<Filter bit 12 */ 3558 #define CAN_F13R1_FB13_Pos (13U) 3559 #define CAN_F13R1_FB13_Msk (0x1UL << CAN_F13R1_FB13_Pos) /*!< 0x00002000 */ 3560 #define CAN_F13R1_FB13 CAN_F13R1_FB13_Msk /*!<Filter bit 13 */ 3561 #define CAN_F13R1_FB14_Pos (14U) 3562 #define CAN_F13R1_FB14_Msk (0x1UL << CAN_F13R1_FB14_Pos) /*!< 0x00004000 */ 3563 #define CAN_F13R1_FB14 CAN_F13R1_FB14_Msk /*!<Filter bit 14 */ 3564 #define CAN_F13R1_FB15_Pos (15U) 3565 #define CAN_F13R1_FB15_Msk (0x1UL << CAN_F13R1_FB15_Pos) /*!< 0x00008000 */ 3566 #define CAN_F13R1_FB15 CAN_F13R1_FB15_Msk /*!<Filter bit 15 */ 3567 #define CAN_F13R1_FB16_Pos (16U) 3568 #define CAN_F13R1_FB16_Msk (0x1UL << CAN_F13R1_FB16_Pos) /*!< 0x00010000 */ 3569 #define CAN_F13R1_FB16 CAN_F13R1_FB16_Msk /*!<Filter bit 16 */ 3570 #define CAN_F13R1_FB17_Pos (17U) 3571 #define CAN_F13R1_FB17_Msk (0x1UL << CAN_F13R1_FB17_Pos) /*!< 0x00020000 */ 3572 #define CAN_F13R1_FB17 CAN_F13R1_FB17_Msk /*!<Filter bit 17 */ 3573 #define CAN_F13R1_FB18_Pos (18U) 3574 #define CAN_F13R1_FB18_Msk (0x1UL << CAN_F13R1_FB18_Pos) /*!< 0x00040000 */ 3575 #define CAN_F13R1_FB18 CAN_F13R1_FB18_Msk /*!<Filter bit 18 */ 3576 #define CAN_F13R1_FB19_Pos (19U) 3577 #define CAN_F13R1_FB19_Msk (0x1UL << CAN_F13R1_FB19_Pos) /*!< 0x00080000 */ 3578 #define CAN_F13R1_FB19 CAN_F13R1_FB19_Msk /*!<Filter bit 19 */ 3579 #define CAN_F13R1_FB20_Pos (20U) 3580 #define CAN_F13R1_FB20_Msk (0x1UL << CAN_F13R1_FB20_Pos) /*!< 0x00100000 */ 3581 #define CAN_F13R1_FB20 CAN_F13R1_FB20_Msk /*!<Filter bit 20 */ 3582 #define CAN_F13R1_FB21_Pos (21U) 3583 #define CAN_F13R1_FB21_Msk (0x1UL << CAN_F13R1_FB21_Pos) /*!< 0x00200000 */ 3584 #define CAN_F13R1_FB21 CAN_F13R1_FB21_Msk /*!<Filter bit 21 */ 3585 #define CAN_F13R1_FB22_Pos (22U) 3586 #define CAN_F13R1_FB22_Msk (0x1UL << CAN_F13R1_FB22_Pos) /*!< 0x00400000 */ 3587 #define CAN_F13R1_FB22 CAN_F13R1_FB22_Msk /*!<Filter bit 22 */ 3588 #define CAN_F13R1_FB23_Pos (23U) 3589 #define CAN_F13R1_FB23_Msk (0x1UL << CAN_F13R1_FB23_Pos) /*!< 0x00800000 */ 3590 #define CAN_F13R1_FB23 CAN_F13R1_FB23_Msk /*!<Filter bit 23 */ 3591 #define CAN_F13R1_FB24_Pos (24U) 3592 #define CAN_F13R1_FB24_Msk (0x1UL << CAN_F13R1_FB24_Pos) /*!< 0x01000000 */ 3593 #define CAN_F13R1_FB24 CAN_F13R1_FB24_Msk /*!<Filter bit 24 */ 3594 #define CAN_F13R1_FB25_Pos (25U) 3595 #define CAN_F13R1_FB25_Msk (0x1UL << CAN_F13R1_FB25_Pos) /*!< 0x02000000 */ 3596 #define CAN_F13R1_FB25 CAN_F13R1_FB25_Msk /*!<Filter bit 25 */ 3597 #define CAN_F13R1_FB26_Pos (26U) 3598 #define CAN_F13R1_FB26_Msk (0x1UL << CAN_F13R1_FB26_Pos) /*!< 0x04000000 */ 3599 #define CAN_F13R1_FB26 CAN_F13R1_FB26_Msk /*!<Filter bit 26 */ 3600 #define CAN_F13R1_FB27_Pos (27U) 3601 #define CAN_F13R1_FB27_Msk (0x1UL << CAN_F13R1_FB27_Pos) /*!< 0x08000000 */ 3602 #define CAN_F13R1_FB27 CAN_F13R1_FB27_Msk /*!<Filter bit 27 */ 3603 #define CAN_F13R1_FB28_Pos (28U) 3604 #define CAN_F13R1_FB28_Msk (0x1UL << CAN_F13R1_FB28_Pos) /*!< 0x10000000 */ 3605 #define CAN_F13R1_FB28 CAN_F13R1_FB28_Msk /*!<Filter bit 28 */ 3606 #define CAN_F13R1_FB29_Pos (29U) 3607 #define CAN_F13R1_FB29_Msk (0x1UL << CAN_F13R1_FB29_Pos) /*!< 0x20000000 */ 3608 #define CAN_F13R1_FB29 CAN_F13R1_FB29_Msk /*!<Filter bit 29 */ 3609 #define CAN_F13R1_FB30_Pos (30U) 3610 #define CAN_F13R1_FB30_Msk (0x1UL << CAN_F13R1_FB30_Pos) /*!< 0x40000000 */ 3611 #define CAN_F13R1_FB30 CAN_F13R1_FB30_Msk /*!<Filter bit 30 */ 3612 #define CAN_F13R1_FB31_Pos (31U) 3613 #define CAN_F13R1_FB31_Msk (0x1UL << CAN_F13R1_FB31_Pos) /*!< 0x80000000 */ 3614 #define CAN_F13R1_FB31 CAN_F13R1_FB31_Msk /*!<Filter bit 31 */ 3615 3616 /******************* Bit definition for CAN_F0R2 register *******************/ 3617 #define CAN_F0R2_FB0_Pos (0U) 3618 #define CAN_F0R2_FB0_Msk (0x1UL << CAN_F0R2_FB0_Pos) /*!< 0x00000001 */ 3619 #define CAN_F0R2_FB0 CAN_F0R2_FB0_Msk /*!<Filter bit 0 */ 3620 #define CAN_F0R2_FB1_Pos (1U) 3621 #define CAN_F0R2_FB1_Msk (0x1UL << CAN_F0R2_FB1_Pos) /*!< 0x00000002 */ 3622 #define CAN_F0R2_FB1 CAN_F0R2_FB1_Msk /*!<Filter bit 1 */ 3623 #define CAN_F0R2_FB2_Pos (2U) 3624 #define CAN_F0R2_FB2_Msk (0x1UL << CAN_F0R2_FB2_Pos) /*!< 0x00000004 */ 3625 #define CAN_F0R2_FB2 CAN_F0R2_FB2_Msk /*!<Filter bit 2 */ 3626 #define CAN_F0R2_FB3_Pos (3U) 3627 #define CAN_F0R2_FB3_Msk (0x1UL << CAN_F0R2_FB3_Pos) /*!< 0x00000008 */ 3628 #define CAN_F0R2_FB3 CAN_F0R2_FB3_Msk /*!<Filter bit 3 */ 3629 #define CAN_F0R2_FB4_Pos (4U) 3630 #define CAN_F0R2_FB4_Msk (0x1UL << CAN_F0R2_FB4_Pos) /*!< 0x00000010 */ 3631 #define CAN_F0R2_FB4 CAN_F0R2_FB4_Msk /*!<Filter bit 4 */ 3632 #define CAN_F0R2_FB5_Pos (5U) 3633 #define CAN_F0R2_FB5_Msk (0x1UL << CAN_F0R2_FB5_Pos) /*!< 0x00000020 */ 3634 #define CAN_F0R2_FB5 CAN_F0R2_FB5_Msk /*!<Filter bit 5 */ 3635 #define CAN_F0R2_FB6_Pos (6U) 3636 #define CAN_F0R2_FB6_Msk (0x1UL << CAN_F0R2_FB6_Pos) /*!< 0x00000040 */ 3637 #define CAN_F0R2_FB6 CAN_F0R2_FB6_Msk /*!<Filter bit 6 */ 3638 #define CAN_F0R2_FB7_Pos (7U) 3639 #define CAN_F0R2_FB7_Msk (0x1UL << CAN_F0R2_FB7_Pos) /*!< 0x00000080 */ 3640 #define CAN_F0R2_FB7 CAN_F0R2_FB7_Msk /*!<Filter bit 7 */ 3641 #define CAN_F0R2_FB8_Pos (8U) 3642 #define CAN_F0R2_FB8_Msk (0x1UL << CAN_F0R2_FB8_Pos) /*!< 0x00000100 */ 3643 #define CAN_F0R2_FB8 CAN_F0R2_FB8_Msk /*!<Filter bit 8 */ 3644 #define CAN_F0R2_FB9_Pos (9U) 3645 #define CAN_F0R2_FB9_Msk (0x1UL << CAN_F0R2_FB9_Pos) /*!< 0x00000200 */ 3646 #define CAN_F0R2_FB9 CAN_F0R2_FB9_Msk /*!<Filter bit 9 */ 3647 #define CAN_F0R2_FB10_Pos (10U) 3648 #define CAN_F0R2_FB10_Msk (0x1UL << CAN_F0R2_FB10_Pos) /*!< 0x00000400 */ 3649 #define CAN_F0R2_FB10 CAN_F0R2_FB10_Msk /*!<Filter bit 10 */ 3650 #define CAN_F0R2_FB11_Pos (11U) 3651 #define CAN_F0R2_FB11_Msk (0x1UL << CAN_F0R2_FB11_Pos) /*!< 0x00000800 */ 3652 #define CAN_F0R2_FB11 CAN_F0R2_FB11_Msk /*!<Filter bit 11 */ 3653 #define CAN_F0R2_FB12_Pos (12U) 3654 #define CAN_F0R2_FB12_Msk (0x1UL << CAN_F0R2_FB12_Pos) /*!< 0x00001000 */ 3655 #define CAN_F0R2_FB12 CAN_F0R2_FB12_Msk /*!<Filter bit 12 */ 3656 #define CAN_F0R2_FB13_Pos (13U) 3657 #define CAN_F0R2_FB13_Msk (0x1UL << CAN_F0R2_FB13_Pos) /*!< 0x00002000 */ 3658 #define CAN_F0R2_FB13 CAN_F0R2_FB13_Msk /*!<Filter bit 13 */ 3659 #define CAN_F0R2_FB14_Pos (14U) 3660 #define CAN_F0R2_FB14_Msk (0x1UL << CAN_F0R2_FB14_Pos) /*!< 0x00004000 */ 3661 #define CAN_F0R2_FB14 CAN_F0R2_FB14_Msk /*!<Filter bit 14 */ 3662 #define CAN_F0R2_FB15_Pos (15U) 3663 #define CAN_F0R2_FB15_Msk (0x1UL << CAN_F0R2_FB15_Pos) /*!< 0x00008000 */ 3664 #define CAN_F0R2_FB15 CAN_F0R2_FB15_Msk /*!<Filter bit 15 */ 3665 #define CAN_F0R2_FB16_Pos (16U) 3666 #define CAN_F0R2_FB16_Msk (0x1UL << CAN_F0R2_FB16_Pos) /*!< 0x00010000 */ 3667 #define CAN_F0R2_FB16 CAN_F0R2_FB16_Msk /*!<Filter bit 16 */ 3668 #define CAN_F0R2_FB17_Pos (17U) 3669 #define CAN_F0R2_FB17_Msk (0x1UL << CAN_F0R2_FB17_Pos) /*!< 0x00020000 */ 3670 #define CAN_F0R2_FB17 CAN_F0R2_FB17_Msk /*!<Filter bit 17 */ 3671 #define CAN_F0R2_FB18_Pos (18U) 3672 #define CAN_F0R2_FB18_Msk (0x1UL << CAN_F0R2_FB18_Pos) /*!< 0x00040000 */ 3673 #define CAN_F0R2_FB18 CAN_F0R2_FB18_Msk /*!<Filter bit 18 */ 3674 #define CAN_F0R2_FB19_Pos (19U) 3675 #define CAN_F0R2_FB19_Msk (0x1UL << CAN_F0R2_FB19_Pos) /*!< 0x00080000 */ 3676 #define CAN_F0R2_FB19 CAN_F0R2_FB19_Msk /*!<Filter bit 19 */ 3677 #define CAN_F0R2_FB20_Pos (20U) 3678 #define CAN_F0R2_FB20_Msk (0x1UL << CAN_F0R2_FB20_Pos) /*!< 0x00100000 */ 3679 #define CAN_F0R2_FB20 CAN_F0R2_FB20_Msk /*!<Filter bit 20 */ 3680 #define CAN_F0R2_FB21_Pos (21U) 3681 #define CAN_F0R2_FB21_Msk (0x1UL << CAN_F0R2_FB21_Pos) /*!< 0x00200000 */ 3682 #define CAN_F0R2_FB21 CAN_F0R2_FB21_Msk /*!<Filter bit 21 */ 3683 #define CAN_F0R2_FB22_Pos (22U) 3684 #define CAN_F0R2_FB22_Msk (0x1UL << CAN_F0R2_FB22_Pos) /*!< 0x00400000 */ 3685 #define CAN_F0R2_FB22 CAN_F0R2_FB22_Msk /*!<Filter bit 22 */ 3686 #define CAN_F0R2_FB23_Pos (23U) 3687 #define CAN_F0R2_FB23_Msk (0x1UL << CAN_F0R2_FB23_Pos) /*!< 0x00800000 */ 3688 #define CAN_F0R2_FB23 CAN_F0R2_FB23_Msk /*!<Filter bit 23 */ 3689 #define CAN_F0R2_FB24_Pos (24U) 3690 #define CAN_F0R2_FB24_Msk (0x1UL << CAN_F0R2_FB24_Pos) /*!< 0x01000000 */ 3691 #define CAN_F0R2_FB24 CAN_F0R2_FB24_Msk /*!<Filter bit 24 */ 3692 #define CAN_F0R2_FB25_Pos (25U) 3693 #define CAN_F0R2_FB25_Msk (0x1UL << CAN_F0R2_FB25_Pos) /*!< 0x02000000 */ 3694 #define CAN_F0R2_FB25 CAN_F0R2_FB25_Msk /*!<Filter bit 25 */ 3695 #define CAN_F0R2_FB26_Pos (26U) 3696 #define CAN_F0R2_FB26_Msk (0x1UL << CAN_F0R2_FB26_Pos) /*!< 0x04000000 */ 3697 #define CAN_F0R2_FB26 CAN_F0R2_FB26_Msk /*!<Filter bit 26 */ 3698 #define CAN_F0R2_FB27_Pos (27U) 3699 #define CAN_F0R2_FB27_Msk (0x1UL << CAN_F0R2_FB27_Pos) /*!< 0x08000000 */ 3700 #define CAN_F0R2_FB27 CAN_F0R2_FB27_Msk /*!<Filter bit 27 */ 3701 #define CAN_F0R2_FB28_Pos (28U) 3702 #define CAN_F0R2_FB28_Msk (0x1UL << CAN_F0R2_FB28_Pos) /*!< 0x10000000 */ 3703 #define CAN_F0R2_FB28 CAN_F0R2_FB28_Msk /*!<Filter bit 28 */ 3704 #define CAN_F0R2_FB29_Pos (29U) 3705 #define CAN_F0R2_FB29_Msk (0x1UL << CAN_F0R2_FB29_Pos) /*!< 0x20000000 */ 3706 #define CAN_F0R2_FB29 CAN_F0R2_FB29_Msk /*!<Filter bit 29 */ 3707 #define CAN_F0R2_FB30_Pos (30U) 3708 #define CAN_F0R2_FB30_Msk (0x1UL << CAN_F0R2_FB30_Pos) /*!< 0x40000000 */ 3709 #define CAN_F0R2_FB30 CAN_F0R2_FB30_Msk /*!<Filter bit 30 */ 3710 #define CAN_F0R2_FB31_Pos (31U) 3711 #define CAN_F0R2_FB31_Msk (0x1UL << CAN_F0R2_FB31_Pos) /*!< 0x80000000 */ 3712 #define CAN_F0R2_FB31 CAN_F0R2_FB31_Msk /*!<Filter bit 31 */ 3713 3714 /******************* Bit definition for CAN_F1R2 register *******************/ 3715 #define CAN_F1R2_FB0_Pos (0U) 3716 #define CAN_F1R2_FB0_Msk (0x1UL << CAN_F1R2_FB0_Pos) /*!< 0x00000001 */ 3717 #define CAN_F1R2_FB0 CAN_F1R2_FB0_Msk /*!<Filter bit 0 */ 3718 #define CAN_F1R2_FB1_Pos (1U) 3719 #define CAN_F1R2_FB1_Msk (0x1UL << CAN_F1R2_FB1_Pos) /*!< 0x00000002 */ 3720 #define CAN_F1R2_FB1 CAN_F1R2_FB1_Msk /*!<Filter bit 1 */ 3721 #define CAN_F1R2_FB2_Pos (2U) 3722 #define CAN_F1R2_FB2_Msk (0x1UL << CAN_F1R2_FB2_Pos) /*!< 0x00000004 */ 3723 #define CAN_F1R2_FB2 CAN_F1R2_FB2_Msk /*!<Filter bit 2 */ 3724 #define CAN_F1R2_FB3_Pos (3U) 3725 #define CAN_F1R2_FB3_Msk (0x1UL << CAN_F1R2_FB3_Pos) /*!< 0x00000008 */ 3726 #define CAN_F1R2_FB3 CAN_F1R2_FB3_Msk /*!<Filter bit 3 */ 3727 #define CAN_F1R2_FB4_Pos (4U) 3728 #define CAN_F1R2_FB4_Msk (0x1UL << CAN_F1R2_FB4_Pos) /*!< 0x00000010 */ 3729 #define CAN_F1R2_FB4 CAN_F1R2_FB4_Msk /*!<Filter bit 4 */ 3730 #define CAN_F1R2_FB5_Pos (5U) 3731 #define CAN_F1R2_FB5_Msk (0x1UL << CAN_F1R2_FB5_Pos) /*!< 0x00000020 */ 3732 #define CAN_F1R2_FB5 CAN_F1R2_FB5_Msk /*!<Filter bit 5 */ 3733 #define CAN_F1R2_FB6_Pos (6U) 3734 #define CAN_F1R2_FB6_Msk (0x1UL << CAN_F1R2_FB6_Pos) /*!< 0x00000040 */ 3735 #define CAN_F1R2_FB6 CAN_F1R2_FB6_Msk /*!<Filter bit 6 */ 3736 #define CAN_F1R2_FB7_Pos (7U) 3737 #define CAN_F1R2_FB7_Msk (0x1UL << CAN_F1R2_FB7_Pos) /*!< 0x00000080 */ 3738 #define CAN_F1R2_FB7 CAN_F1R2_FB7_Msk /*!<Filter bit 7 */ 3739 #define CAN_F1R2_FB8_Pos (8U) 3740 #define CAN_F1R2_FB8_Msk (0x1UL << CAN_F1R2_FB8_Pos) /*!< 0x00000100 */ 3741 #define CAN_F1R2_FB8 CAN_F1R2_FB8_Msk /*!<Filter bit 8 */ 3742 #define CAN_F1R2_FB9_Pos (9U) 3743 #define CAN_F1R2_FB9_Msk (0x1UL << CAN_F1R2_FB9_Pos) /*!< 0x00000200 */ 3744 #define CAN_F1R2_FB9 CAN_F1R2_FB9_Msk /*!<Filter bit 9 */ 3745 #define CAN_F1R2_FB10_Pos (10U) 3746 #define CAN_F1R2_FB10_Msk (0x1UL << CAN_F1R2_FB10_Pos) /*!< 0x00000400 */ 3747 #define CAN_F1R2_FB10 CAN_F1R2_FB10_Msk /*!<Filter bit 10 */ 3748 #define CAN_F1R2_FB11_Pos (11U) 3749 #define CAN_F1R2_FB11_Msk (0x1UL << CAN_F1R2_FB11_Pos) /*!< 0x00000800 */ 3750 #define CAN_F1R2_FB11 CAN_F1R2_FB11_Msk /*!<Filter bit 11 */ 3751 #define CAN_F1R2_FB12_Pos (12U) 3752 #define CAN_F1R2_FB12_Msk (0x1UL << CAN_F1R2_FB12_Pos) /*!< 0x00001000 */ 3753 #define CAN_F1R2_FB12 CAN_F1R2_FB12_Msk /*!<Filter bit 12 */ 3754 #define CAN_F1R2_FB13_Pos (13U) 3755 #define CAN_F1R2_FB13_Msk (0x1UL << CAN_F1R2_FB13_Pos) /*!< 0x00002000 */ 3756 #define CAN_F1R2_FB13 CAN_F1R2_FB13_Msk /*!<Filter bit 13 */ 3757 #define CAN_F1R2_FB14_Pos (14U) 3758 #define CAN_F1R2_FB14_Msk (0x1UL << CAN_F1R2_FB14_Pos) /*!< 0x00004000 */ 3759 #define CAN_F1R2_FB14 CAN_F1R2_FB14_Msk /*!<Filter bit 14 */ 3760 #define CAN_F1R2_FB15_Pos (15U) 3761 #define CAN_F1R2_FB15_Msk (0x1UL << CAN_F1R2_FB15_Pos) /*!< 0x00008000 */ 3762 #define CAN_F1R2_FB15 CAN_F1R2_FB15_Msk /*!<Filter bit 15 */ 3763 #define CAN_F1R2_FB16_Pos (16U) 3764 #define CAN_F1R2_FB16_Msk (0x1UL << CAN_F1R2_FB16_Pos) /*!< 0x00010000 */ 3765 #define CAN_F1R2_FB16 CAN_F1R2_FB16_Msk /*!<Filter bit 16 */ 3766 #define CAN_F1R2_FB17_Pos (17U) 3767 #define CAN_F1R2_FB17_Msk (0x1UL << CAN_F1R2_FB17_Pos) /*!< 0x00020000 */ 3768 #define CAN_F1R2_FB17 CAN_F1R2_FB17_Msk /*!<Filter bit 17 */ 3769 #define CAN_F1R2_FB18_Pos (18U) 3770 #define CAN_F1R2_FB18_Msk (0x1UL << CAN_F1R2_FB18_Pos) /*!< 0x00040000 */ 3771 #define CAN_F1R2_FB18 CAN_F1R2_FB18_Msk /*!<Filter bit 18 */ 3772 #define CAN_F1R2_FB19_Pos (19U) 3773 #define CAN_F1R2_FB19_Msk (0x1UL << CAN_F1R2_FB19_Pos) /*!< 0x00080000 */ 3774 #define CAN_F1R2_FB19 CAN_F1R2_FB19_Msk /*!<Filter bit 19 */ 3775 #define CAN_F1R2_FB20_Pos (20U) 3776 #define CAN_F1R2_FB20_Msk (0x1UL << CAN_F1R2_FB20_Pos) /*!< 0x00100000 */ 3777 #define CAN_F1R2_FB20 CAN_F1R2_FB20_Msk /*!<Filter bit 20 */ 3778 #define CAN_F1R2_FB21_Pos (21U) 3779 #define CAN_F1R2_FB21_Msk (0x1UL << CAN_F1R2_FB21_Pos) /*!< 0x00200000 */ 3780 #define CAN_F1R2_FB21 CAN_F1R2_FB21_Msk /*!<Filter bit 21 */ 3781 #define CAN_F1R2_FB22_Pos (22U) 3782 #define CAN_F1R2_FB22_Msk (0x1UL << CAN_F1R2_FB22_Pos) /*!< 0x00400000 */ 3783 #define CAN_F1R2_FB22 CAN_F1R2_FB22_Msk /*!<Filter bit 22 */ 3784 #define CAN_F1R2_FB23_Pos (23U) 3785 #define CAN_F1R2_FB23_Msk (0x1UL << CAN_F1R2_FB23_Pos) /*!< 0x00800000 */ 3786 #define CAN_F1R2_FB23 CAN_F1R2_FB23_Msk /*!<Filter bit 23 */ 3787 #define CAN_F1R2_FB24_Pos (24U) 3788 #define CAN_F1R2_FB24_Msk (0x1UL << CAN_F1R2_FB24_Pos) /*!< 0x01000000 */ 3789 #define CAN_F1R2_FB24 CAN_F1R2_FB24_Msk /*!<Filter bit 24 */ 3790 #define CAN_F1R2_FB25_Pos (25U) 3791 #define CAN_F1R2_FB25_Msk (0x1UL << CAN_F1R2_FB25_Pos) /*!< 0x02000000 */ 3792 #define CAN_F1R2_FB25 CAN_F1R2_FB25_Msk /*!<Filter bit 25 */ 3793 #define CAN_F1R2_FB26_Pos (26U) 3794 #define CAN_F1R2_FB26_Msk (0x1UL << CAN_F1R2_FB26_Pos) /*!< 0x04000000 */ 3795 #define CAN_F1R2_FB26 CAN_F1R2_FB26_Msk /*!<Filter bit 26 */ 3796 #define CAN_F1R2_FB27_Pos (27U) 3797 #define CAN_F1R2_FB27_Msk (0x1UL << CAN_F1R2_FB27_Pos) /*!< 0x08000000 */ 3798 #define CAN_F1R2_FB27 CAN_F1R2_FB27_Msk /*!<Filter bit 27 */ 3799 #define CAN_F1R2_FB28_Pos (28U) 3800 #define CAN_F1R2_FB28_Msk (0x1UL << CAN_F1R2_FB28_Pos) /*!< 0x10000000 */ 3801 #define CAN_F1R2_FB28 CAN_F1R2_FB28_Msk /*!<Filter bit 28 */ 3802 #define CAN_F1R2_FB29_Pos (29U) 3803 #define CAN_F1R2_FB29_Msk (0x1UL << CAN_F1R2_FB29_Pos) /*!< 0x20000000 */ 3804 #define CAN_F1R2_FB29 CAN_F1R2_FB29_Msk /*!<Filter bit 29 */ 3805 #define CAN_F1R2_FB30_Pos (30U) 3806 #define CAN_F1R2_FB30_Msk (0x1UL << CAN_F1R2_FB30_Pos) /*!< 0x40000000 */ 3807 #define CAN_F1R2_FB30 CAN_F1R2_FB30_Msk /*!<Filter bit 30 */ 3808 #define CAN_F1R2_FB31_Pos (31U) 3809 #define CAN_F1R2_FB31_Msk (0x1UL << CAN_F1R2_FB31_Pos) /*!< 0x80000000 */ 3810 #define CAN_F1R2_FB31 CAN_F1R2_FB31_Msk /*!<Filter bit 31 */ 3811 3812 /******************* Bit definition for CAN_F2R2 register *******************/ 3813 #define CAN_F2R2_FB0_Pos (0U) 3814 #define CAN_F2R2_FB0_Msk (0x1UL << CAN_F2R2_FB0_Pos) /*!< 0x00000001 */ 3815 #define CAN_F2R2_FB0 CAN_F2R2_FB0_Msk /*!<Filter bit 0 */ 3816 #define CAN_F2R2_FB1_Pos (1U) 3817 #define CAN_F2R2_FB1_Msk (0x1UL << CAN_F2R2_FB1_Pos) /*!< 0x00000002 */ 3818 #define CAN_F2R2_FB1 CAN_F2R2_FB1_Msk /*!<Filter bit 1 */ 3819 #define CAN_F2R2_FB2_Pos (2U) 3820 #define CAN_F2R2_FB2_Msk (0x1UL << CAN_F2R2_FB2_Pos) /*!< 0x00000004 */ 3821 #define CAN_F2R2_FB2 CAN_F2R2_FB2_Msk /*!<Filter bit 2 */ 3822 #define CAN_F2R2_FB3_Pos (3U) 3823 #define CAN_F2R2_FB3_Msk (0x1UL << CAN_F2R2_FB3_Pos) /*!< 0x00000008 */ 3824 #define CAN_F2R2_FB3 CAN_F2R2_FB3_Msk /*!<Filter bit 3 */ 3825 #define CAN_F2R2_FB4_Pos (4U) 3826 #define CAN_F2R2_FB4_Msk (0x1UL << CAN_F2R2_FB4_Pos) /*!< 0x00000010 */ 3827 #define CAN_F2R2_FB4 CAN_F2R2_FB4_Msk /*!<Filter bit 4 */ 3828 #define CAN_F2R2_FB5_Pos (5U) 3829 #define CAN_F2R2_FB5_Msk (0x1UL << CAN_F2R2_FB5_Pos) /*!< 0x00000020 */ 3830 #define CAN_F2R2_FB5 CAN_F2R2_FB5_Msk /*!<Filter bit 5 */ 3831 #define CAN_F2R2_FB6_Pos (6U) 3832 #define CAN_F2R2_FB6_Msk (0x1UL << CAN_F2R2_FB6_Pos) /*!< 0x00000040 */ 3833 #define CAN_F2R2_FB6 CAN_F2R2_FB6_Msk /*!<Filter bit 6 */ 3834 #define CAN_F2R2_FB7_Pos (7U) 3835 #define CAN_F2R2_FB7_Msk (0x1UL << CAN_F2R2_FB7_Pos) /*!< 0x00000080 */ 3836 #define CAN_F2R2_FB7 CAN_F2R2_FB7_Msk /*!<Filter bit 7 */ 3837 #define CAN_F2R2_FB8_Pos (8U) 3838 #define CAN_F2R2_FB8_Msk (0x1UL << CAN_F2R2_FB8_Pos) /*!< 0x00000100 */ 3839 #define CAN_F2R2_FB8 CAN_F2R2_FB8_Msk /*!<Filter bit 8 */ 3840 #define CAN_F2R2_FB9_Pos (9U) 3841 #define CAN_F2R2_FB9_Msk (0x1UL << CAN_F2R2_FB9_Pos) /*!< 0x00000200 */ 3842 #define CAN_F2R2_FB9 CAN_F2R2_FB9_Msk /*!<Filter bit 9 */ 3843 #define CAN_F2R2_FB10_Pos (10U) 3844 #define CAN_F2R2_FB10_Msk (0x1UL << CAN_F2R2_FB10_Pos) /*!< 0x00000400 */ 3845 #define CAN_F2R2_FB10 CAN_F2R2_FB10_Msk /*!<Filter bit 10 */ 3846 #define CAN_F2R2_FB11_Pos (11U) 3847 #define CAN_F2R2_FB11_Msk (0x1UL << CAN_F2R2_FB11_Pos) /*!< 0x00000800 */ 3848 #define CAN_F2R2_FB11 CAN_F2R2_FB11_Msk /*!<Filter bit 11 */ 3849 #define CAN_F2R2_FB12_Pos (12U) 3850 #define CAN_F2R2_FB12_Msk (0x1UL << CAN_F2R2_FB12_Pos) /*!< 0x00001000 */ 3851 #define CAN_F2R2_FB12 CAN_F2R2_FB12_Msk /*!<Filter bit 12 */ 3852 #define CAN_F2R2_FB13_Pos (13U) 3853 #define CAN_F2R2_FB13_Msk (0x1UL << CAN_F2R2_FB13_Pos) /*!< 0x00002000 */ 3854 #define CAN_F2R2_FB13 CAN_F2R2_FB13_Msk /*!<Filter bit 13 */ 3855 #define CAN_F2R2_FB14_Pos (14U) 3856 #define CAN_F2R2_FB14_Msk (0x1UL << CAN_F2R2_FB14_Pos) /*!< 0x00004000 */ 3857 #define CAN_F2R2_FB14 CAN_F2R2_FB14_Msk /*!<Filter bit 14 */ 3858 #define CAN_F2R2_FB15_Pos (15U) 3859 #define CAN_F2R2_FB15_Msk (0x1UL << CAN_F2R2_FB15_Pos) /*!< 0x00008000 */ 3860 #define CAN_F2R2_FB15 CAN_F2R2_FB15_Msk /*!<Filter bit 15 */ 3861 #define CAN_F2R2_FB16_Pos (16U) 3862 #define CAN_F2R2_FB16_Msk (0x1UL << CAN_F2R2_FB16_Pos) /*!< 0x00010000 */ 3863 #define CAN_F2R2_FB16 CAN_F2R2_FB16_Msk /*!<Filter bit 16 */ 3864 #define CAN_F2R2_FB17_Pos (17U) 3865 #define CAN_F2R2_FB17_Msk (0x1UL << CAN_F2R2_FB17_Pos) /*!< 0x00020000 */ 3866 #define CAN_F2R2_FB17 CAN_F2R2_FB17_Msk /*!<Filter bit 17 */ 3867 #define CAN_F2R2_FB18_Pos (18U) 3868 #define CAN_F2R2_FB18_Msk (0x1UL << CAN_F2R2_FB18_Pos) /*!< 0x00040000 */ 3869 #define CAN_F2R2_FB18 CAN_F2R2_FB18_Msk /*!<Filter bit 18 */ 3870 #define CAN_F2R2_FB19_Pos (19U) 3871 #define CAN_F2R2_FB19_Msk (0x1UL << CAN_F2R2_FB19_Pos) /*!< 0x00080000 */ 3872 #define CAN_F2R2_FB19 CAN_F2R2_FB19_Msk /*!<Filter bit 19 */ 3873 #define CAN_F2R2_FB20_Pos (20U) 3874 #define CAN_F2R2_FB20_Msk (0x1UL << CAN_F2R2_FB20_Pos) /*!< 0x00100000 */ 3875 #define CAN_F2R2_FB20 CAN_F2R2_FB20_Msk /*!<Filter bit 20 */ 3876 #define CAN_F2R2_FB21_Pos (21U) 3877 #define CAN_F2R2_FB21_Msk (0x1UL << CAN_F2R2_FB21_Pos) /*!< 0x00200000 */ 3878 #define CAN_F2R2_FB21 CAN_F2R2_FB21_Msk /*!<Filter bit 21 */ 3879 #define CAN_F2R2_FB22_Pos (22U) 3880 #define CAN_F2R2_FB22_Msk (0x1UL << CAN_F2R2_FB22_Pos) /*!< 0x00400000 */ 3881 #define CAN_F2R2_FB22 CAN_F2R2_FB22_Msk /*!<Filter bit 22 */ 3882 #define CAN_F2R2_FB23_Pos (23U) 3883 #define CAN_F2R2_FB23_Msk (0x1UL << CAN_F2R2_FB23_Pos) /*!< 0x00800000 */ 3884 #define CAN_F2R2_FB23 CAN_F2R2_FB23_Msk /*!<Filter bit 23 */ 3885 #define CAN_F2R2_FB24_Pos (24U) 3886 #define CAN_F2R2_FB24_Msk (0x1UL << CAN_F2R2_FB24_Pos) /*!< 0x01000000 */ 3887 #define CAN_F2R2_FB24 CAN_F2R2_FB24_Msk /*!<Filter bit 24 */ 3888 #define CAN_F2R2_FB25_Pos (25U) 3889 #define CAN_F2R2_FB25_Msk (0x1UL << CAN_F2R2_FB25_Pos) /*!< 0x02000000 */ 3890 #define CAN_F2R2_FB25 CAN_F2R2_FB25_Msk /*!<Filter bit 25 */ 3891 #define CAN_F2R2_FB26_Pos (26U) 3892 #define CAN_F2R2_FB26_Msk (0x1UL << CAN_F2R2_FB26_Pos) /*!< 0x04000000 */ 3893 #define CAN_F2R2_FB26 CAN_F2R2_FB26_Msk /*!<Filter bit 26 */ 3894 #define CAN_F2R2_FB27_Pos (27U) 3895 #define CAN_F2R2_FB27_Msk (0x1UL << CAN_F2R2_FB27_Pos) /*!< 0x08000000 */ 3896 #define CAN_F2R2_FB27 CAN_F2R2_FB27_Msk /*!<Filter bit 27 */ 3897 #define CAN_F2R2_FB28_Pos (28U) 3898 #define CAN_F2R2_FB28_Msk (0x1UL << CAN_F2R2_FB28_Pos) /*!< 0x10000000 */ 3899 #define CAN_F2R2_FB28 CAN_F2R2_FB28_Msk /*!<Filter bit 28 */ 3900 #define CAN_F2R2_FB29_Pos (29U) 3901 #define CAN_F2R2_FB29_Msk (0x1UL << CAN_F2R2_FB29_Pos) /*!< 0x20000000 */ 3902 #define CAN_F2R2_FB29 CAN_F2R2_FB29_Msk /*!<Filter bit 29 */ 3903 #define CAN_F2R2_FB30_Pos (30U) 3904 #define CAN_F2R2_FB30_Msk (0x1UL << CAN_F2R2_FB30_Pos) /*!< 0x40000000 */ 3905 #define CAN_F2R2_FB30 CAN_F2R2_FB30_Msk /*!<Filter bit 30 */ 3906 #define CAN_F2R2_FB31_Pos (31U) 3907 #define CAN_F2R2_FB31_Msk (0x1UL << CAN_F2R2_FB31_Pos) /*!< 0x80000000 */ 3908 #define CAN_F2R2_FB31 CAN_F2R2_FB31_Msk /*!<Filter bit 31 */ 3909 3910 /******************* Bit definition for CAN_F3R2 register *******************/ 3911 #define CAN_F3R2_FB0_Pos (0U) 3912 #define CAN_F3R2_FB0_Msk (0x1UL << CAN_F3R2_FB0_Pos) /*!< 0x00000001 */ 3913 #define CAN_F3R2_FB0 CAN_F3R2_FB0_Msk /*!<Filter bit 0 */ 3914 #define CAN_F3R2_FB1_Pos (1U) 3915 #define CAN_F3R2_FB1_Msk (0x1UL << CAN_F3R2_FB1_Pos) /*!< 0x00000002 */ 3916 #define CAN_F3R2_FB1 CAN_F3R2_FB1_Msk /*!<Filter bit 1 */ 3917 #define CAN_F3R2_FB2_Pos (2U) 3918 #define CAN_F3R2_FB2_Msk (0x1UL << CAN_F3R2_FB2_Pos) /*!< 0x00000004 */ 3919 #define CAN_F3R2_FB2 CAN_F3R2_FB2_Msk /*!<Filter bit 2 */ 3920 #define CAN_F3R2_FB3_Pos (3U) 3921 #define CAN_F3R2_FB3_Msk (0x1UL << CAN_F3R2_FB3_Pos) /*!< 0x00000008 */ 3922 #define CAN_F3R2_FB3 CAN_F3R2_FB3_Msk /*!<Filter bit 3 */ 3923 #define CAN_F3R2_FB4_Pos (4U) 3924 #define CAN_F3R2_FB4_Msk (0x1UL << CAN_F3R2_FB4_Pos) /*!< 0x00000010 */ 3925 #define CAN_F3R2_FB4 CAN_F3R2_FB4_Msk /*!<Filter bit 4 */ 3926 #define CAN_F3R2_FB5_Pos (5U) 3927 #define CAN_F3R2_FB5_Msk (0x1UL << CAN_F3R2_FB5_Pos) /*!< 0x00000020 */ 3928 #define CAN_F3R2_FB5 CAN_F3R2_FB5_Msk /*!<Filter bit 5 */ 3929 #define CAN_F3R2_FB6_Pos (6U) 3930 #define CAN_F3R2_FB6_Msk (0x1UL << CAN_F3R2_FB6_Pos) /*!< 0x00000040 */ 3931 #define CAN_F3R2_FB6 CAN_F3R2_FB6_Msk /*!<Filter bit 6 */ 3932 #define CAN_F3R2_FB7_Pos (7U) 3933 #define CAN_F3R2_FB7_Msk (0x1UL << CAN_F3R2_FB7_Pos) /*!< 0x00000080 */ 3934 #define CAN_F3R2_FB7 CAN_F3R2_FB7_Msk /*!<Filter bit 7 */ 3935 #define CAN_F3R2_FB8_Pos (8U) 3936 #define CAN_F3R2_FB8_Msk (0x1UL << CAN_F3R2_FB8_Pos) /*!< 0x00000100 */ 3937 #define CAN_F3R2_FB8 CAN_F3R2_FB8_Msk /*!<Filter bit 8 */ 3938 #define CAN_F3R2_FB9_Pos (9U) 3939 #define CAN_F3R2_FB9_Msk (0x1UL << CAN_F3R2_FB9_Pos) /*!< 0x00000200 */ 3940 #define CAN_F3R2_FB9 CAN_F3R2_FB9_Msk /*!<Filter bit 9 */ 3941 #define CAN_F3R2_FB10_Pos (10U) 3942 #define CAN_F3R2_FB10_Msk (0x1UL << CAN_F3R2_FB10_Pos) /*!< 0x00000400 */ 3943 #define CAN_F3R2_FB10 CAN_F3R2_FB10_Msk /*!<Filter bit 10 */ 3944 #define CAN_F3R2_FB11_Pos (11U) 3945 #define CAN_F3R2_FB11_Msk (0x1UL << CAN_F3R2_FB11_Pos) /*!< 0x00000800 */ 3946 #define CAN_F3R2_FB11 CAN_F3R2_FB11_Msk /*!<Filter bit 11 */ 3947 #define CAN_F3R2_FB12_Pos (12U) 3948 #define CAN_F3R2_FB12_Msk (0x1UL << CAN_F3R2_FB12_Pos) /*!< 0x00001000 */ 3949 #define CAN_F3R2_FB12 CAN_F3R2_FB12_Msk /*!<Filter bit 12 */ 3950 #define CAN_F3R2_FB13_Pos (13U) 3951 #define CAN_F3R2_FB13_Msk (0x1UL << CAN_F3R2_FB13_Pos) /*!< 0x00002000 */ 3952 #define CAN_F3R2_FB13 CAN_F3R2_FB13_Msk /*!<Filter bit 13 */ 3953 #define CAN_F3R2_FB14_Pos (14U) 3954 #define CAN_F3R2_FB14_Msk (0x1UL << CAN_F3R2_FB14_Pos) /*!< 0x00004000 */ 3955 #define CAN_F3R2_FB14 CAN_F3R2_FB14_Msk /*!<Filter bit 14 */ 3956 #define CAN_F3R2_FB15_Pos (15U) 3957 #define CAN_F3R2_FB15_Msk (0x1UL << CAN_F3R2_FB15_Pos) /*!< 0x00008000 */ 3958 #define CAN_F3R2_FB15 CAN_F3R2_FB15_Msk /*!<Filter bit 15 */ 3959 #define CAN_F3R2_FB16_Pos (16U) 3960 #define CAN_F3R2_FB16_Msk (0x1UL << CAN_F3R2_FB16_Pos) /*!< 0x00010000 */ 3961 #define CAN_F3R2_FB16 CAN_F3R2_FB16_Msk /*!<Filter bit 16 */ 3962 #define CAN_F3R2_FB17_Pos (17U) 3963 #define CAN_F3R2_FB17_Msk (0x1UL << CAN_F3R2_FB17_Pos) /*!< 0x00020000 */ 3964 #define CAN_F3R2_FB17 CAN_F3R2_FB17_Msk /*!<Filter bit 17 */ 3965 #define CAN_F3R2_FB18_Pos (18U) 3966 #define CAN_F3R2_FB18_Msk (0x1UL << CAN_F3R2_FB18_Pos) /*!< 0x00040000 */ 3967 #define CAN_F3R2_FB18 CAN_F3R2_FB18_Msk /*!<Filter bit 18 */ 3968 #define CAN_F3R2_FB19_Pos (19U) 3969 #define CAN_F3R2_FB19_Msk (0x1UL << CAN_F3R2_FB19_Pos) /*!< 0x00080000 */ 3970 #define CAN_F3R2_FB19 CAN_F3R2_FB19_Msk /*!<Filter bit 19 */ 3971 #define CAN_F3R2_FB20_Pos (20U) 3972 #define CAN_F3R2_FB20_Msk (0x1UL << CAN_F3R2_FB20_Pos) /*!< 0x00100000 */ 3973 #define CAN_F3R2_FB20 CAN_F3R2_FB20_Msk /*!<Filter bit 20 */ 3974 #define CAN_F3R2_FB21_Pos (21U) 3975 #define CAN_F3R2_FB21_Msk (0x1UL << CAN_F3R2_FB21_Pos) /*!< 0x00200000 */ 3976 #define CAN_F3R2_FB21 CAN_F3R2_FB21_Msk /*!<Filter bit 21 */ 3977 #define CAN_F3R2_FB22_Pos (22U) 3978 #define CAN_F3R2_FB22_Msk (0x1UL << CAN_F3R2_FB22_Pos) /*!< 0x00400000 */ 3979 #define CAN_F3R2_FB22 CAN_F3R2_FB22_Msk /*!<Filter bit 22 */ 3980 #define CAN_F3R2_FB23_Pos (23U) 3981 #define CAN_F3R2_FB23_Msk (0x1UL << CAN_F3R2_FB23_Pos) /*!< 0x00800000 */ 3982 #define CAN_F3R2_FB23 CAN_F3R2_FB23_Msk /*!<Filter bit 23 */ 3983 #define CAN_F3R2_FB24_Pos (24U) 3984 #define CAN_F3R2_FB24_Msk (0x1UL << CAN_F3R2_FB24_Pos) /*!< 0x01000000 */ 3985 #define CAN_F3R2_FB24 CAN_F3R2_FB24_Msk /*!<Filter bit 24 */ 3986 #define CAN_F3R2_FB25_Pos (25U) 3987 #define CAN_F3R2_FB25_Msk (0x1UL << CAN_F3R2_FB25_Pos) /*!< 0x02000000 */ 3988 #define CAN_F3R2_FB25 CAN_F3R2_FB25_Msk /*!<Filter bit 25 */ 3989 #define CAN_F3R2_FB26_Pos (26U) 3990 #define CAN_F3R2_FB26_Msk (0x1UL << CAN_F3R2_FB26_Pos) /*!< 0x04000000 */ 3991 #define CAN_F3R2_FB26 CAN_F3R2_FB26_Msk /*!<Filter bit 26 */ 3992 #define CAN_F3R2_FB27_Pos (27U) 3993 #define CAN_F3R2_FB27_Msk (0x1UL << CAN_F3R2_FB27_Pos) /*!< 0x08000000 */ 3994 #define CAN_F3R2_FB27 CAN_F3R2_FB27_Msk /*!<Filter bit 27 */ 3995 #define CAN_F3R2_FB28_Pos (28U) 3996 #define CAN_F3R2_FB28_Msk (0x1UL << CAN_F3R2_FB28_Pos) /*!< 0x10000000 */ 3997 #define CAN_F3R2_FB28 CAN_F3R2_FB28_Msk /*!<Filter bit 28 */ 3998 #define CAN_F3R2_FB29_Pos (29U) 3999 #define CAN_F3R2_FB29_Msk (0x1UL << CAN_F3R2_FB29_Pos) /*!< 0x20000000 */ 4000 #define CAN_F3R2_FB29 CAN_F3R2_FB29_Msk /*!<Filter bit 29 */ 4001 #define CAN_F3R2_FB30_Pos (30U) 4002 #define CAN_F3R2_FB30_Msk (0x1UL << CAN_F3R2_FB30_Pos) /*!< 0x40000000 */ 4003 #define CAN_F3R2_FB30 CAN_F3R2_FB30_Msk /*!<Filter bit 30 */ 4004 #define CAN_F3R2_FB31_Pos (31U) 4005 #define CAN_F3R2_FB31_Msk (0x1UL << CAN_F3R2_FB31_Pos) /*!< 0x80000000 */ 4006 #define CAN_F3R2_FB31 CAN_F3R2_FB31_Msk /*!<Filter bit 31 */ 4007 4008 /******************* Bit definition for CAN_F4R2 register *******************/ 4009 #define CAN_F4R2_FB0_Pos (0U) 4010 #define CAN_F4R2_FB0_Msk (0x1UL << CAN_F4R2_FB0_Pos) /*!< 0x00000001 */ 4011 #define CAN_F4R2_FB0 CAN_F4R2_FB0_Msk /*!<Filter bit 0 */ 4012 #define CAN_F4R2_FB1_Pos (1U) 4013 #define CAN_F4R2_FB1_Msk (0x1UL << CAN_F4R2_FB1_Pos) /*!< 0x00000002 */ 4014 #define CAN_F4R2_FB1 CAN_F4R2_FB1_Msk /*!<Filter bit 1 */ 4015 #define CAN_F4R2_FB2_Pos (2U) 4016 #define CAN_F4R2_FB2_Msk (0x1UL << CAN_F4R2_FB2_Pos) /*!< 0x00000004 */ 4017 #define CAN_F4R2_FB2 CAN_F4R2_FB2_Msk /*!<Filter bit 2 */ 4018 #define CAN_F4R2_FB3_Pos (3U) 4019 #define CAN_F4R2_FB3_Msk (0x1UL << CAN_F4R2_FB3_Pos) /*!< 0x00000008 */ 4020 #define CAN_F4R2_FB3 CAN_F4R2_FB3_Msk /*!<Filter bit 3 */ 4021 #define CAN_F4R2_FB4_Pos (4U) 4022 #define CAN_F4R2_FB4_Msk (0x1UL << CAN_F4R2_FB4_Pos) /*!< 0x00000010 */ 4023 #define CAN_F4R2_FB4 CAN_F4R2_FB4_Msk /*!<Filter bit 4 */ 4024 #define CAN_F4R2_FB5_Pos (5U) 4025 #define CAN_F4R2_FB5_Msk (0x1UL << CAN_F4R2_FB5_Pos) /*!< 0x00000020 */ 4026 #define CAN_F4R2_FB5 CAN_F4R2_FB5_Msk /*!<Filter bit 5 */ 4027 #define CAN_F4R2_FB6_Pos (6U) 4028 #define CAN_F4R2_FB6_Msk (0x1UL << CAN_F4R2_FB6_Pos) /*!< 0x00000040 */ 4029 #define CAN_F4R2_FB6 CAN_F4R2_FB6_Msk /*!<Filter bit 6 */ 4030 #define CAN_F4R2_FB7_Pos (7U) 4031 #define CAN_F4R2_FB7_Msk (0x1UL << CAN_F4R2_FB7_Pos) /*!< 0x00000080 */ 4032 #define CAN_F4R2_FB7 CAN_F4R2_FB7_Msk /*!<Filter bit 7 */ 4033 #define CAN_F4R2_FB8_Pos (8U) 4034 #define CAN_F4R2_FB8_Msk (0x1UL << CAN_F4R2_FB8_Pos) /*!< 0x00000100 */ 4035 #define CAN_F4R2_FB8 CAN_F4R2_FB8_Msk /*!<Filter bit 8 */ 4036 #define CAN_F4R2_FB9_Pos (9U) 4037 #define CAN_F4R2_FB9_Msk (0x1UL << CAN_F4R2_FB9_Pos) /*!< 0x00000200 */ 4038 #define CAN_F4R2_FB9 CAN_F4R2_FB9_Msk /*!<Filter bit 9 */ 4039 #define CAN_F4R2_FB10_Pos (10U) 4040 #define CAN_F4R2_FB10_Msk (0x1UL << CAN_F4R2_FB10_Pos) /*!< 0x00000400 */ 4041 #define CAN_F4R2_FB10 CAN_F4R2_FB10_Msk /*!<Filter bit 10 */ 4042 #define CAN_F4R2_FB11_Pos (11U) 4043 #define CAN_F4R2_FB11_Msk (0x1UL << CAN_F4R2_FB11_Pos) /*!< 0x00000800 */ 4044 #define CAN_F4R2_FB11 CAN_F4R2_FB11_Msk /*!<Filter bit 11 */ 4045 #define CAN_F4R2_FB12_Pos (12U) 4046 #define CAN_F4R2_FB12_Msk (0x1UL << CAN_F4R2_FB12_Pos) /*!< 0x00001000 */ 4047 #define CAN_F4R2_FB12 CAN_F4R2_FB12_Msk /*!<Filter bit 12 */ 4048 #define CAN_F4R2_FB13_Pos (13U) 4049 #define CAN_F4R2_FB13_Msk (0x1UL << CAN_F4R2_FB13_Pos) /*!< 0x00002000 */ 4050 #define CAN_F4R2_FB13 CAN_F4R2_FB13_Msk /*!<Filter bit 13 */ 4051 #define CAN_F4R2_FB14_Pos (14U) 4052 #define CAN_F4R2_FB14_Msk (0x1UL << CAN_F4R2_FB14_Pos) /*!< 0x00004000 */ 4053 #define CAN_F4R2_FB14 CAN_F4R2_FB14_Msk /*!<Filter bit 14 */ 4054 #define CAN_F4R2_FB15_Pos (15U) 4055 #define CAN_F4R2_FB15_Msk (0x1UL << CAN_F4R2_FB15_Pos) /*!< 0x00008000 */ 4056 #define CAN_F4R2_FB15 CAN_F4R2_FB15_Msk /*!<Filter bit 15 */ 4057 #define CAN_F4R2_FB16_Pos (16U) 4058 #define CAN_F4R2_FB16_Msk (0x1UL << CAN_F4R2_FB16_Pos) /*!< 0x00010000 */ 4059 #define CAN_F4R2_FB16 CAN_F4R2_FB16_Msk /*!<Filter bit 16 */ 4060 #define CAN_F4R2_FB17_Pos (17U) 4061 #define CAN_F4R2_FB17_Msk (0x1UL << CAN_F4R2_FB17_Pos) /*!< 0x00020000 */ 4062 #define CAN_F4R2_FB17 CAN_F4R2_FB17_Msk /*!<Filter bit 17 */ 4063 #define CAN_F4R2_FB18_Pos (18U) 4064 #define CAN_F4R2_FB18_Msk (0x1UL << CAN_F4R2_FB18_Pos) /*!< 0x00040000 */ 4065 #define CAN_F4R2_FB18 CAN_F4R2_FB18_Msk /*!<Filter bit 18 */ 4066 #define CAN_F4R2_FB19_Pos (19U) 4067 #define CAN_F4R2_FB19_Msk (0x1UL << CAN_F4R2_FB19_Pos) /*!< 0x00080000 */ 4068 #define CAN_F4R2_FB19 CAN_F4R2_FB19_Msk /*!<Filter bit 19 */ 4069 #define CAN_F4R2_FB20_Pos (20U) 4070 #define CAN_F4R2_FB20_Msk (0x1UL << CAN_F4R2_FB20_Pos) /*!< 0x00100000 */ 4071 #define CAN_F4R2_FB20 CAN_F4R2_FB20_Msk /*!<Filter bit 20 */ 4072 #define CAN_F4R2_FB21_Pos (21U) 4073 #define CAN_F4R2_FB21_Msk (0x1UL << CAN_F4R2_FB21_Pos) /*!< 0x00200000 */ 4074 #define CAN_F4R2_FB21 CAN_F4R2_FB21_Msk /*!<Filter bit 21 */ 4075 #define CAN_F4R2_FB22_Pos (22U) 4076 #define CAN_F4R2_FB22_Msk (0x1UL << CAN_F4R2_FB22_Pos) /*!< 0x00400000 */ 4077 #define CAN_F4R2_FB22 CAN_F4R2_FB22_Msk /*!<Filter bit 22 */ 4078 #define CAN_F4R2_FB23_Pos (23U) 4079 #define CAN_F4R2_FB23_Msk (0x1UL << CAN_F4R2_FB23_Pos) /*!< 0x00800000 */ 4080 #define CAN_F4R2_FB23 CAN_F4R2_FB23_Msk /*!<Filter bit 23 */ 4081 #define CAN_F4R2_FB24_Pos (24U) 4082 #define CAN_F4R2_FB24_Msk (0x1UL << CAN_F4R2_FB24_Pos) /*!< 0x01000000 */ 4083 #define CAN_F4R2_FB24 CAN_F4R2_FB24_Msk /*!<Filter bit 24 */ 4084 #define CAN_F4R2_FB25_Pos (25U) 4085 #define CAN_F4R2_FB25_Msk (0x1UL << CAN_F4R2_FB25_Pos) /*!< 0x02000000 */ 4086 #define CAN_F4R2_FB25 CAN_F4R2_FB25_Msk /*!<Filter bit 25 */ 4087 #define CAN_F4R2_FB26_Pos (26U) 4088 #define CAN_F4R2_FB26_Msk (0x1UL << CAN_F4R2_FB26_Pos) /*!< 0x04000000 */ 4089 #define CAN_F4R2_FB26 CAN_F4R2_FB26_Msk /*!<Filter bit 26 */ 4090 #define CAN_F4R2_FB27_Pos (27U) 4091 #define CAN_F4R2_FB27_Msk (0x1UL << CAN_F4R2_FB27_Pos) /*!< 0x08000000 */ 4092 #define CAN_F4R2_FB27 CAN_F4R2_FB27_Msk /*!<Filter bit 27 */ 4093 #define CAN_F4R2_FB28_Pos (28U) 4094 #define CAN_F4R2_FB28_Msk (0x1UL << CAN_F4R2_FB28_Pos) /*!< 0x10000000 */ 4095 #define CAN_F4R2_FB28 CAN_F4R2_FB28_Msk /*!<Filter bit 28 */ 4096 #define CAN_F4R2_FB29_Pos (29U) 4097 #define CAN_F4R2_FB29_Msk (0x1UL << CAN_F4R2_FB29_Pos) /*!< 0x20000000 */ 4098 #define CAN_F4R2_FB29 CAN_F4R2_FB29_Msk /*!<Filter bit 29 */ 4099 #define CAN_F4R2_FB30_Pos (30U) 4100 #define CAN_F4R2_FB30_Msk (0x1UL << CAN_F4R2_FB30_Pos) /*!< 0x40000000 */ 4101 #define CAN_F4R2_FB30 CAN_F4R2_FB30_Msk /*!<Filter bit 30 */ 4102 #define CAN_F4R2_FB31_Pos (31U) 4103 #define CAN_F4R2_FB31_Msk (0x1UL << CAN_F4R2_FB31_Pos) /*!< 0x80000000 */ 4104 #define CAN_F4R2_FB31 CAN_F4R2_FB31_Msk /*!<Filter bit 31 */ 4105 4106 /******************* Bit definition for CAN_F5R2 register *******************/ 4107 #define CAN_F5R2_FB0_Pos (0U) 4108 #define CAN_F5R2_FB0_Msk (0x1UL << CAN_F5R2_FB0_Pos) /*!< 0x00000001 */ 4109 #define CAN_F5R2_FB0 CAN_F5R2_FB0_Msk /*!<Filter bit 0 */ 4110 #define CAN_F5R2_FB1_Pos (1U) 4111 #define CAN_F5R2_FB1_Msk (0x1UL << CAN_F5R2_FB1_Pos) /*!< 0x00000002 */ 4112 #define CAN_F5R2_FB1 CAN_F5R2_FB1_Msk /*!<Filter bit 1 */ 4113 #define CAN_F5R2_FB2_Pos (2U) 4114 #define CAN_F5R2_FB2_Msk (0x1UL << CAN_F5R2_FB2_Pos) /*!< 0x00000004 */ 4115 #define CAN_F5R2_FB2 CAN_F5R2_FB2_Msk /*!<Filter bit 2 */ 4116 #define CAN_F5R2_FB3_Pos (3U) 4117 #define CAN_F5R2_FB3_Msk (0x1UL << CAN_F5R2_FB3_Pos) /*!< 0x00000008 */ 4118 #define CAN_F5R2_FB3 CAN_F5R2_FB3_Msk /*!<Filter bit 3 */ 4119 #define CAN_F5R2_FB4_Pos (4U) 4120 #define CAN_F5R2_FB4_Msk (0x1UL << CAN_F5R2_FB4_Pos) /*!< 0x00000010 */ 4121 #define CAN_F5R2_FB4 CAN_F5R2_FB4_Msk /*!<Filter bit 4 */ 4122 #define CAN_F5R2_FB5_Pos (5U) 4123 #define CAN_F5R2_FB5_Msk (0x1UL << CAN_F5R2_FB5_Pos) /*!< 0x00000020 */ 4124 #define CAN_F5R2_FB5 CAN_F5R2_FB5_Msk /*!<Filter bit 5 */ 4125 #define CAN_F5R2_FB6_Pos (6U) 4126 #define CAN_F5R2_FB6_Msk (0x1UL << CAN_F5R2_FB6_Pos) /*!< 0x00000040 */ 4127 #define CAN_F5R2_FB6 CAN_F5R2_FB6_Msk /*!<Filter bit 6 */ 4128 #define CAN_F5R2_FB7_Pos (7U) 4129 #define CAN_F5R2_FB7_Msk (0x1UL << CAN_F5R2_FB7_Pos) /*!< 0x00000080 */ 4130 #define CAN_F5R2_FB7 CAN_F5R2_FB7_Msk /*!<Filter bit 7 */ 4131 #define CAN_F5R2_FB8_Pos (8U) 4132 #define CAN_F5R2_FB8_Msk (0x1UL << CAN_F5R2_FB8_Pos) /*!< 0x00000100 */ 4133 #define CAN_F5R2_FB8 CAN_F5R2_FB8_Msk /*!<Filter bit 8 */ 4134 #define CAN_F5R2_FB9_Pos (9U) 4135 #define CAN_F5R2_FB9_Msk (0x1UL << CAN_F5R2_FB9_Pos) /*!< 0x00000200 */ 4136 #define CAN_F5R2_FB9 CAN_F5R2_FB9_Msk /*!<Filter bit 9 */ 4137 #define CAN_F5R2_FB10_Pos (10U) 4138 #define CAN_F5R2_FB10_Msk (0x1UL << CAN_F5R2_FB10_Pos) /*!< 0x00000400 */ 4139 #define CAN_F5R2_FB10 CAN_F5R2_FB10_Msk /*!<Filter bit 10 */ 4140 #define CAN_F5R2_FB11_Pos (11U) 4141 #define CAN_F5R2_FB11_Msk (0x1UL << CAN_F5R2_FB11_Pos) /*!< 0x00000800 */ 4142 #define CAN_F5R2_FB11 CAN_F5R2_FB11_Msk /*!<Filter bit 11 */ 4143 #define CAN_F5R2_FB12_Pos (12U) 4144 #define CAN_F5R2_FB12_Msk (0x1UL << CAN_F5R2_FB12_Pos) /*!< 0x00001000 */ 4145 #define CAN_F5R2_FB12 CAN_F5R2_FB12_Msk /*!<Filter bit 12 */ 4146 #define CAN_F5R2_FB13_Pos (13U) 4147 #define CAN_F5R2_FB13_Msk (0x1UL << CAN_F5R2_FB13_Pos) /*!< 0x00002000 */ 4148 #define CAN_F5R2_FB13 CAN_F5R2_FB13_Msk /*!<Filter bit 13 */ 4149 #define CAN_F5R2_FB14_Pos (14U) 4150 #define CAN_F5R2_FB14_Msk (0x1UL << CAN_F5R2_FB14_Pos) /*!< 0x00004000 */ 4151 #define CAN_F5R2_FB14 CAN_F5R2_FB14_Msk /*!<Filter bit 14 */ 4152 #define CAN_F5R2_FB15_Pos (15U) 4153 #define CAN_F5R2_FB15_Msk (0x1UL << CAN_F5R2_FB15_Pos) /*!< 0x00008000 */ 4154 #define CAN_F5R2_FB15 CAN_F5R2_FB15_Msk /*!<Filter bit 15 */ 4155 #define CAN_F5R2_FB16_Pos (16U) 4156 #define CAN_F5R2_FB16_Msk (0x1UL << CAN_F5R2_FB16_Pos) /*!< 0x00010000 */ 4157 #define CAN_F5R2_FB16 CAN_F5R2_FB16_Msk /*!<Filter bit 16 */ 4158 #define CAN_F5R2_FB17_Pos (17U) 4159 #define CAN_F5R2_FB17_Msk (0x1UL << CAN_F5R2_FB17_Pos) /*!< 0x00020000 */ 4160 #define CAN_F5R2_FB17 CAN_F5R2_FB17_Msk /*!<Filter bit 17 */ 4161 #define CAN_F5R2_FB18_Pos (18U) 4162 #define CAN_F5R2_FB18_Msk (0x1UL << CAN_F5R2_FB18_Pos) /*!< 0x00040000 */ 4163 #define CAN_F5R2_FB18 CAN_F5R2_FB18_Msk /*!<Filter bit 18 */ 4164 #define CAN_F5R2_FB19_Pos (19U) 4165 #define CAN_F5R2_FB19_Msk (0x1UL << CAN_F5R2_FB19_Pos) /*!< 0x00080000 */ 4166 #define CAN_F5R2_FB19 CAN_F5R2_FB19_Msk /*!<Filter bit 19 */ 4167 #define CAN_F5R2_FB20_Pos (20U) 4168 #define CAN_F5R2_FB20_Msk (0x1UL << CAN_F5R2_FB20_Pos) /*!< 0x00100000 */ 4169 #define CAN_F5R2_FB20 CAN_F5R2_FB20_Msk /*!<Filter bit 20 */ 4170 #define CAN_F5R2_FB21_Pos (21U) 4171 #define CAN_F5R2_FB21_Msk (0x1UL << CAN_F5R2_FB21_Pos) /*!< 0x00200000 */ 4172 #define CAN_F5R2_FB21 CAN_F5R2_FB21_Msk /*!<Filter bit 21 */ 4173 #define CAN_F5R2_FB22_Pos (22U) 4174 #define CAN_F5R2_FB22_Msk (0x1UL << CAN_F5R2_FB22_Pos) /*!< 0x00400000 */ 4175 #define CAN_F5R2_FB22 CAN_F5R2_FB22_Msk /*!<Filter bit 22 */ 4176 #define CAN_F5R2_FB23_Pos (23U) 4177 #define CAN_F5R2_FB23_Msk (0x1UL << CAN_F5R2_FB23_Pos) /*!< 0x00800000 */ 4178 #define CAN_F5R2_FB23 CAN_F5R2_FB23_Msk /*!<Filter bit 23 */ 4179 #define CAN_F5R2_FB24_Pos (24U) 4180 #define CAN_F5R2_FB24_Msk (0x1UL << CAN_F5R2_FB24_Pos) /*!< 0x01000000 */ 4181 #define CAN_F5R2_FB24 CAN_F5R2_FB24_Msk /*!<Filter bit 24 */ 4182 #define CAN_F5R2_FB25_Pos (25U) 4183 #define CAN_F5R2_FB25_Msk (0x1UL << CAN_F5R2_FB25_Pos) /*!< 0x02000000 */ 4184 #define CAN_F5R2_FB25 CAN_F5R2_FB25_Msk /*!<Filter bit 25 */ 4185 #define CAN_F5R2_FB26_Pos (26U) 4186 #define CAN_F5R2_FB26_Msk (0x1UL << CAN_F5R2_FB26_Pos) /*!< 0x04000000 */ 4187 #define CAN_F5R2_FB26 CAN_F5R2_FB26_Msk /*!<Filter bit 26 */ 4188 #define CAN_F5R2_FB27_Pos (27U) 4189 #define CAN_F5R2_FB27_Msk (0x1UL << CAN_F5R2_FB27_Pos) /*!< 0x08000000 */ 4190 #define CAN_F5R2_FB27 CAN_F5R2_FB27_Msk /*!<Filter bit 27 */ 4191 #define CAN_F5R2_FB28_Pos (28U) 4192 #define CAN_F5R2_FB28_Msk (0x1UL << CAN_F5R2_FB28_Pos) /*!< 0x10000000 */ 4193 #define CAN_F5R2_FB28 CAN_F5R2_FB28_Msk /*!<Filter bit 28 */ 4194 #define CAN_F5R2_FB29_Pos (29U) 4195 #define CAN_F5R2_FB29_Msk (0x1UL << CAN_F5R2_FB29_Pos) /*!< 0x20000000 */ 4196 #define CAN_F5R2_FB29 CAN_F5R2_FB29_Msk /*!<Filter bit 29 */ 4197 #define CAN_F5R2_FB30_Pos (30U) 4198 #define CAN_F5R2_FB30_Msk (0x1UL << CAN_F5R2_FB30_Pos) /*!< 0x40000000 */ 4199 #define CAN_F5R2_FB30 CAN_F5R2_FB30_Msk /*!<Filter bit 30 */ 4200 #define CAN_F5R2_FB31_Pos (31U) 4201 #define CAN_F5R2_FB31_Msk (0x1UL << CAN_F5R2_FB31_Pos) /*!< 0x80000000 */ 4202 #define CAN_F5R2_FB31 CAN_F5R2_FB31_Msk /*!<Filter bit 31 */ 4203 4204 /******************* Bit definition for CAN_F6R2 register *******************/ 4205 #define CAN_F6R2_FB0_Pos (0U) 4206 #define CAN_F6R2_FB0_Msk (0x1UL << CAN_F6R2_FB0_Pos) /*!< 0x00000001 */ 4207 #define CAN_F6R2_FB0 CAN_F6R2_FB0_Msk /*!<Filter bit 0 */ 4208 #define CAN_F6R2_FB1_Pos (1U) 4209 #define CAN_F6R2_FB1_Msk (0x1UL << CAN_F6R2_FB1_Pos) /*!< 0x00000002 */ 4210 #define CAN_F6R2_FB1 CAN_F6R2_FB1_Msk /*!<Filter bit 1 */ 4211 #define CAN_F6R2_FB2_Pos (2U) 4212 #define CAN_F6R2_FB2_Msk (0x1UL << CAN_F6R2_FB2_Pos) /*!< 0x00000004 */ 4213 #define CAN_F6R2_FB2 CAN_F6R2_FB2_Msk /*!<Filter bit 2 */ 4214 #define CAN_F6R2_FB3_Pos (3U) 4215 #define CAN_F6R2_FB3_Msk (0x1UL << CAN_F6R2_FB3_Pos) /*!< 0x00000008 */ 4216 #define CAN_F6R2_FB3 CAN_F6R2_FB3_Msk /*!<Filter bit 3 */ 4217 #define CAN_F6R2_FB4_Pos (4U) 4218 #define CAN_F6R2_FB4_Msk (0x1UL << CAN_F6R2_FB4_Pos) /*!< 0x00000010 */ 4219 #define CAN_F6R2_FB4 CAN_F6R2_FB4_Msk /*!<Filter bit 4 */ 4220 #define CAN_F6R2_FB5_Pos (5U) 4221 #define CAN_F6R2_FB5_Msk (0x1UL << CAN_F6R2_FB5_Pos) /*!< 0x00000020 */ 4222 #define CAN_F6R2_FB5 CAN_F6R2_FB5_Msk /*!<Filter bit 5 */ 4223 #define CAN_F6R2_FB6_Pos (6U) 4224 #define CAN_F6R2_FB6_Msk (0x1UL << CAN_F6R2_FB6_Pos) /*!< 0x00000040 */ 4225 #define CAN_F6R2_FB6 CAN_F6R2_FB6_Msk /*!<Filter bit 6 */ 4226 #define CAN_F6R2_FB7_Pos (7U) 4227 #define CAN_F6R2_FB7_Msk (0x1UL << CAN_F6R2_FB7_Pos) /*!< 0x00000080 */ 4228 #define CAN_F6R2_FB7 CAN_F6R2_FB7_Msk /*!<Filter bit 7 */ 4229 #define CAN_F6R2_FB8_Pos (8U) 4230 #define CAN_F6R2_FB8_Msk (0x1UL << CAN_F6R2_FB8_Pos) /*!< 0x00000100 */ 4231 #define CAN_F6R2_FB8 CAN_F6R2_FB8_Msk /*!<Filter bit 8 */ 4232 #define CAN_F6R2_FB9_Pos (9U) 4233 #define CAN_F6R2_FB9_Msk (0x1UL << CAN_F6R2_FB9_Pos) /*!< 0x00000200 */ 4234 #define CAN_F6R2_FB9 CAN_F6R2_FB9_Msk /*!<Filter bit 9 */ 4235 #define CAN_F6R2_FB10_Pos (10U) 4236 #define CAN_F6R2_FB10_Msk (0x1UL << CAN_F6R2_FB10_Pos) /*!< 0x00000400 */ 4237 #define CAN_F6R2_FB10 CAN_F6R2_FB10_Msk /*!<Filter bit 10 */ 4238 #define CAN_F6R2_FB11_Pos (11U) 4239 #define CAN_F6R2_FB11_Msk (0x1UL << CAN_F6R2_FB11_Pos) /*!< 0x00000800 */ 4240 #define CAN_F6R2_FB11 CAN_F6R2_FB11_Msk /*!<Filter bit 11 */ 4241 #define CAN_F6R2_FB12_Pos (12U) 4242 #define CAN_F6R2_FB12_Msk (0x1UL << CAN_F6R2_FB12_Pos) /*!< 0x00001000 */ 4243 #define CAN_F6R2_FB12 CAN_F6R2_FB12_Msk /*!<Filter bit 12 */ 4244 #define CAN_F6R2_FB13_Pos (13U) 4245 #define CAN_F6R2_FB13_Msk (0x1UL << CAN_F6R2_FB13_Pos) /*!< 0x00002000 */ 4246 #define CAN_F6R2_FB13 CAN_F6R2_FB13_Msk /*!<Filter bit 13 */ 4247 #define CAN_F6R2_FB14_Pos (14U) 4248 #define CAN_F6R2_FB14_Msk (0x1UL << CAN_F6R2_FB14_Pos) /*!< 0x00004000 */ 4249 #define CAN_F6R2_FB14 CAN_F6R2_FB14_Msk /*!<Filter bit 14 */ 4250 #define CAN_F6R2_FB15_Pos (15U) 4251 #define CAN_F6R2_FB15_Msk (0x1UL << CAN_F6R2_FB15_Pos) /*!< 0x00008000 */ 4252 #define CAN_F6R2_FB15 CAN_F6R2_FB15_Msk /*!<Filter bit 15 */ 4253 #define CAN_F6R2_FB16_Pos (16U) 4254 #define CAN_F6R2_FB16_Msk (0x1UL << CAN_F6R2_FB16_Pos) /*!< 0x00010000 */ 4255 #define CAN_F6R2_FB16 CAN_F6R2_FB16_Msk /*!<Filter bit 16 */ 4256 #define CAN_F6R2_FB17_Pos (17U) 4257 #define CAN_F6R2_FB17_Msk (0x1UL << CAN_F6R2_FB17_Pos) /*!< 0x00020000 */ 4258 #define CAN_F6R2_FB17 CAN_F6R2_FB17_Msk /*!<Filter bit 17 */ 4259 #define CAN_F6R2_FB18_Pos (18U) 4260 #define CAN_F6R2_FB18_Msk (0x1UL << CAN_F6R2_FB18_Pos) /*!< 0x00040000 */ 4261 #define CAN_F6R2_FB18 CAN_F6R2_FB18_Msk /*!<Filter bit 18 */ 4262 #define CAN_F6R2_FB19_Pos (19U) 4263 #define CAN_F6R2_FB19_Msk (0x1UL << CAN_F6R2_FB19_Pos) /*!< 0x00080000 */ 4264 #define CAN_F6R2_FB19 CAN_F6R2_FB19_Msk /*!<Filter bit 19 */ 4265 #define CAN_F6R2_FB20_Pos (20U) 4266 #define CAN_F6R2_FB20_Msk (0x1UL << CAN_F6R2_FB20_Pos) /*!< 0x00100000 */ 4267 #define CAN_F6R2_FB20 CAN_F6R2_FB20_Msk /*!<Filter bit 20 */ 4268 #define CAN_F6R2_FB21_Pos (21U) 4269 #define CAN_F6R2_FB21_Msk (0x1UL << CAN_F6R2_FB21_Pos) /*!< 0x00200000 */ 4270 #define CAN_F6R2_FB21 CAN_F6R2_FB21_Msk /*!<Filter bit 21 */ 4271 #define CAN_F6R2_FB22_Pos (22U) 4272 #define CAN_F6R2_FB22_Msk (0x1UL << CAN_F6R2_FB22_Pos) /*!< 0x00400000 */ 4273 #define CAN_F6R2_FB22 CAN_F6R2_FB22_Msk /*!<Filter bit 22 */ 4274 #define CAN_F6R2_FB23_Pos (23U) 4275 #define CAN_F6R2_FB23_Msk (0x1UL << CAN_F6R2_FB23_Pos) /*!< 0x00800000 */ 4276 #define CAN_F6R2_FB23 CAN_F6R2_FB23_Msk /*!<Filter bit 23 */ 4277 #define CAN_F6R2_FB24_Pos (24U) 4278 #define CAN_F6R2_FB24_Msk (0x1UL << CAN_F6R2_FB24_Pos) /*!< 0x01000000 */ 4279 #define CAN_F6R2_FB24 CAN_F6R2_FB24_Msk /*!<Filter bit 24 */ 4280 #define CAN_F6R2_FB25_Pos (25U) 4281 #define CAN_F6R2_FB25_Msk (0x1UL << CAN_F6R2_FB25_Pos) /*!< 0x02000000 */ 4282 #define CAN_F6R2_FB25 CAN_F6R2_FB25_Msk /*!<Filter bit 25 */ 4283 #define CAN_F6R2_FB26_Pos (26U) 4284 #define CAN_F6R2_FB26_Msk (0x1UL << CAN_F6R2_FB26_Pos) /*!< 0x04000000 */ 4285 #define CAN_F6R2_FB26 CAN_F6R2_FB26_Msk /*!<Filter bit 26 */ 4286 #define CAN_F6R2_FB27_Pos (27U) 4287 #define CAN_F6R2_FB27_Msk (0x1UL << CAN_F6R2_FB27_Pos) /*!< 0x08000000 */ 4288 #define CAN_F6R2_FB27 CAN_F6R2_FB27_Msk /*!<Filter bit 27 */ 4289 #define CAN_F6R2_FB28_Pos (28U) 4290 #define CAN_F6R2_FB28_Msk (0x1UL << CAN_F6R2_FB28_Pos) /*!< 0x10000000 */ 4291 #define CAN_F6R2_FB28 CAN_F6R2_FB28_Msk /*!<Filter bit 28 */ 4292 #define CAN_F6R2_FB29_Pos (29U) 4293 #define CAN_F6R2_FB29_Msk (0x1UL << CAN_F6R2_FB29_Pos) /*!< 0x20000000 */ 4294 #define CAN_F6R2_FB29 CAN_F6R2_FB29_Msk /*!<Filter bit 29 */ 4295 #define CAN_F6R2_FB30_Pos (30U) 4296 #define CAN_F6R2_FB30_Msk (0x1UL << CAN_F6R2_FB30_Pos) /*!< 0x40000000 */ 4297 #define CAN_F6R2_FB30 CAN_F6R2_FB30_Msk /*!<Filter bit 30 */ 4298 #define CAN_F6R2_FB31_Pos (31U) 4299 #define CAN_F6R2_FB31_Msk (0x1UL << CAN_F6R2_FB31_Pos) /*!< 0x80000000 */ 4300 #define CAN_F6R2_FB31 CAN_F6R2_FB31_Msk /*!<Filter bit 31 */ 4301 4302 /******************* Bit definition for CAN_F7R2 register *******************/ 4303 #define CAN_F7R2_FB0_Pos (0U) 4304 #define CAN_F7R2_FB0_Msk (0x1UL << CAN_F7R2_FB0_Pos) /*!< 0x00000001 */ 4305 #define CAN_F7R2_FB0 CAN_F7R2_FB0_Msk /*!<Filter bit 0 */ 4306 #define CAN_F7R2_FB1_Pos (1U) 4307 #define CAN_F7R2_FB1_Msk (0x1UL << CAN_F7R2_FB1_Pos) /*!< 0x00000002 */ 4308 #define CAN_F7R2_FB1 CAN_F7R2_FB1_Msk /*!<Filter bit 1 */ 4309 #define CAN_F7R2_FB2_Pos (2U) 4310 #define CAN_F7R2_FB2_Msk (0x1UL << CAN_F7R2_FB2_Pos) /*!< 0x00000004 */ 4311 #define CAN_F7R2_FB2 CAN_F7R2_FB2_Msk /*!<Filter bit 2 */ 4312 #define CAN_F7R2_FB3_Pos (3U) 4313 #define CAN_F7R2_FB3_Msk (0x1UL << CAN_F7R2_FB3_Pos) /*!< 0x00000008 */ 4314 #define CAN_F7R2_FB3 CAN_F7R2_FB3_Msk /*!<Filter bit 3 */ 4315 #define CAN_F7R2_FB4_Pos (4U) 4316 #define CAN_F7R2_FB4_Msk (0x1UL << CAN_F7R2_FB4_Pos) /*!< 0x00000010 */ 4317 #define CAN_F7R2_FB4 CAN_F7R2_FB4_Msk /*!<Filter bit 4 */ 4318 #define CAN_F7R2_FB5_Pos (5U) 4319 #define CAN_F7R2_FB5_Msk (0x1UL << CAN_F7R2_FB5_Pos) /*!< 0x00000020 */ 4320 #define CAN_F7R2_FB5 CAN_F7R2_FB5_Msk /*!<Filter bit 5 */ 4321 #define CAN_F7R2_FB6_Pos (6U) 4322 #define CAN_F7R2_FB6_Msk (0x1UL << CAN_F7R2_FB6_Pos) /*!< 0x00000040 */ 4323 #define CAN_F7R2_FB6 CAN_F7R2_FB6_Msk /*!<Filter bit 6 */ 4324 #define CAN_F7R2_FB7_Pos (7U) 4325 #define CAN_F7R2_FB7_Msk (0x1UL << CAN_F7R2_FB7_Pos) /*!< 0x00000080 */ 4326 #define CAN_F7R2_FB7 CAN_F7R2_FB7_Msk /*!<Filter bit 7 */ 4327 #define CAN_F7R2_FB8_Pos (8U) 4328 #define CAN_F7R2_FB8_Msk (0x1UL << CAN_F7R2_FB8_Pos) /*!< 0x00000100 */ 4329 #define CAN_F7R2_FB8 CAN_F7R2_FB8_Msk /*!<Filter bit 8 */ 4330 #define CAN_F7R2_FB9_Pos (9U) 4331 #define CAN_F7R2_FB9_Msk (0x1UL << CAN_F7R2_FB9_Pos) /*!< 0x00000200 */ 4332 #define CAN_F7R2_FB9 CAN_F7R2_FB9_Msk /*!<Filter bit 9 */ 4333 #define CAN_F7R2_FB10_Pos (10U) 4334 #define CAN_F7R2_FB10_Msk (0x1UL << CAN_F7R2_FB10_Pos) /*!< 0x00000400 */ 4335 #define CAN_F7R2_FB10 CAN_F7R2_FB10_Msk /*!<Filter bit 10 */ 4336 #define CAN_F7R2_FB11_Pos (11U) 4337 #define CAN_F7R2_FB11_Msk (0x1UL << CAN_F7R2_FB11_Pos) /*!< 0x00000800 */ 4338 #define CAN_F7R2_FB11 CAN_F7R2_FB11_Msk /*!<Filter bit 11 */ 4339 #define CAN_F7R2_FB12_Pos (12U) 4340 #define CAN_F7R2_FB12_Msk (0x1UL << CAN_F7R2_FB12_Pos) /*!< 0x00001000 */ 4341 #define CAN_F7R2_FB12 CAN_F7R2_FB12_Msk /*!<Filter bit 12 */ 4342 #define CAN_F7R2_FB13_Pos (13U) 4343 #define CAN_F7R2_FB13_Msk (0x1UL << CAN_F7R2_FB13_Pos) /*!< 0x00002000 */ 4344 #define CAN_F7R2_FB13 CAN_F7R2_FB13_Msk /*!<Filter bit 13 */ 4345 #define CAN_F7R2_FB14_Pos (14U) 4346 #define CAN_F7R2_FB14_Msk (0x1UL << CAN_F7R2_FB14_Pos) /*!< 0x00004000 */ 4347 #define CAN_F7R2_FB14 CAN_F7R2_FB14_Msk /*!<Filter bit 14 */ 4348 #define CAN_F7R2_FB15_Pos (15U) 4349 #define CAN_F7R2_FB15_Msk (0x1UL << CAN_F7R2_FB15_Pos) /*!< 0x00008000 */ 4350 #define CAN_F7R2_FB15 CAN_F7R2_FB15_Msk /*!<Filter bit 15 */ 4351 #define CAN_F7R2_FB16_Pos (16U) 4352 #define CAN_F7R2_FB16_Msk (0x1UL << CAN_F7R2_FB16_Pos) /*!< 0x00010000 */ 4353 #define CAN_F7R2_FB16 CAN_F7R2_FB16_Msk /*!<Filter bit 16 */ 4354 #define CAN_F7R2_FB17_Pos (17U) 4355 #define CAN_F7R2_FB17_Msk (0x1UL << CAN_F7R2_FB17_Pos) /*!< 0x00020000 */ 4356 #define CAN_F7R2_FB17 CAN_F7R2_FB17_Msk /*!<Filter bit 17 */ 4357 #define CAN_F7R2_FB18_Pos (18U) 4358 #define CAN_F7R2_FB18_Msk (0x1UL << CAN_F7R2_FB18_Pos) /*!< 0x00040000 */ 4359 #define CAN_F7R2_FB18 CAN_F7R2_FB18_Msk /*!<Filter bit 18 */ 4360 #define CAN_F7R2_FB19_Pos (19U) 4361 #define CAN_F7R2_FB19_Msk (0x1UL << CAN_F7R2_FB19_Pos) /*!< 0x00080000 */ 4362 #define CAN_F7R2_FB19 CAN_F7R2_FB19_Msk /*!<Filter bit 19 */ 4363 #define CAN_F7R2_FB20_Pos (20U) 4364 #define CAN_F7R2_FB20_Msk (0x1UL << CAN_F7R2_FB20_Pos) /*!< 0x00100000 */ 4365 #define CAN_F7R2_FB20 CAN_F7R2_FB20_Msk /*!<Filter bit 20 */ 4366 #define CAN_F7R2_FB21_Pos (21U) 4367 #define CAN_F7R2_FB21_Msk (0x1UL << CAN_F7R2_FB21_Pos) /*!< 0x00200000 */ 4368 #define CAN_F7R2_FB21 CAN_F7R2_FB21_Msk /*!<Filter bit 21 */ 4369 #define CAN_F7R2_FB22_Pos (22U) 4370 #define CAN_F7R2_FB22_Msk (0x1UL << CAN_F7R2_FB22_Pos) /*!< 0x00400000 */ 4371 #define CAN_F7R2_FB22 CAN_F7R2_FB22_Msk /*!<Filter bit 22 */ 4372 #define CAN_F7R2_FB23_Pos (23U) 4373 #define CAN_F7R2_FB23_Msk (0x1UL << CAN_F7R2_FB23_Pos) /*!< 0x00800000 */ 4374 #define CAN_F7R2_FB23 CAN_F7R2_FB23_Msk /*!<Filter bit 23 */ 4375 #define CAN_F7R2_FB24_Pos (24U) 4376 #define CAN_F7R2_FB24_Msk (0x1UL << CAN_F7R2_FB24_Pos) /*!< 0x01000000 */ 4377 #define CAN_F7R2_FB24 CAN_F7R2_FB24_Msk /*!<Filter bit 24 */ 4378 #define CAN_F7R2_FB25_Pos (25U) 4379 #define CAN_F7R2_FB25_Msk (0x1UL << CAN_F7R2_FB25_Pos) /*!< 0x02000000 */ 4380 #define CAN_F7R2_FB25 CAN_F7R2_FB25_Msk /*!<Filter bit 25 */ 4381 #define CAN_F7R2_FB26_Pos (26U) 4382 #define CAN_F7R2_FB26_Msk (0x1UL << CAN_F7R2_FB26_Pos) /*!< 0x04000000 */ 4383 #define CAN_F7R2_FB26 CAN_F7R2_FB26_Msk /*!<Filter bit 26 */ 4384 #define CAN_F7R2_FB27_Pos (27U) 4385 #define CAN_F7R2_FB27_Msk (0x1UL << CAN_F7R2_FB27_Pos) /*!< 0x08000000 */ 4386 #define CAN_F7R2_FB27 CAN_F7R2_FB27_Msk /*!<Filter bit 27 */ 4387 #define CAN_F7R2_FB28_Pos (28U) 4388 #define CAN_F7R2_FB28_Msk (0x1UL << CAN_F7R2_FB28_Pos) /*!< 0x10000000 */ 4389 #define CAN_F7R2_FB28 CAN_F7R2_FB28_Msk /*!<Filter bit 28 */ 4390 #define CAN_F7R2_FB29_Pos (29U) 4391 #define CAN_F7R2_FB29_Msk (0x1UL << CAN_F7R2_FB29_Pos) /*!< 0x20000000 */ 4392 #define CAN_F7R2_FB29 CAN_F7R2_FB29_Msk /*!<Filter bit 29 */ 4393 #define CAN_F7R2_FB30_Pos (30U) 4394 #define CAN_F7R2_FB30_Msk (0x1UL << CAN_F7R2_FB30_Pos) /*!< 0x40000000 */ 4395 #define CAN_F7R2_FB30 CAN_F7R2_FB30_Msk /*!<Filter bit 30 */ 4396 #define CAN_F7R2_FB31_Pos (31U) 4397 #define CAN_F7R2_FB31_Msk (0x1UL << CAN_F7R2_FB31_Pos) /*!< 0x80000000 */ 4398 #define CAN_F7R2_FB31 CAN_F7R2_FB31_Msk /*!<Filter bit 31 */ 4399 4400 /******************* Bit definition for CAN_F8R2 register *******************/ 4401 #define CAN_F8R2_FB0_Pos (0U) 4402 #define CAN_F8R2_FB0_Msk (0x1UL << CAN_F8R2_FB0_Pos) /*!< 0x00000001 */ 4403 #define CAN_F8R2_FB0 CAN_F8R2_FB0_Msk /*!<Filter bit 0 */ 4404 #define CAN_F8R2_FB1_Pos (1U) 4405 #define CAN_F8R2_FB1_Msk (0x1UL << CAN_F8R2_FB1_Pos) /*!< 0x00000002 */ 4406 #define CAN_F8R2_FB1 CAN_F8R2_FB1_Msk /*!<Filter bit 1 */ 4407 #define CAN_F8R2_FB2_Pos (2U) 4408 #define CAN_F8R2_FB2_Msk (0x1UL << CAN_F8R2_FB2_Pos) /*!< 0x00000004 */ 4409 #define CAN_F8R2_FB2 CAN_F8R2_FB2_Msk /*!<Filter bit 2 */ 4410 #define CAN_F8R2_FB3_Pos (3U) 4411 #define CAN_F8R2_FB3_Msk (0x1UL << CAN_F8R2_FB3_Pos) /*!< 0x00000008 */ 4412 #define CAN_F8R2_FB3 CAN_F8R2_FB3_Msk /*!<Filter bit 3 */ 4413 #define CAN_F8R2_FB4_Pos (4U) 4414 #define CAN_F8R2_FB4_Msk (0x1UL << CAN_F8R2_FB4_Pos) /*!< 0x00000010 */ 4415 #define CAN_F8R2_FB4 CAN_F8R2_FB4_Msk /*!<Filter bit 4 */ 4416 #define CAN_F8R2_FB5_Pos (5U) 4417 #define CAN_F8R2_FB5_Msk (0x1UL << CAN_F8R2_FB5_Pos) /*!< 0x00000020 */ 4418 #define CAN_F8R2_FB5 CAN_F8R2_FB5_Msk /*!<Filter bit 5 */ 4419 #define CAN_F8R2_FB6_Pos (6U) 4420 #define CAN_F8R2_FB6_Msk (0x1UL << CAN_F8R2_FB6_Pos) /*!< 0x00000040 */ 4421 #define CAN_F8R2_FB6 CAN_F8R2_FB6_Msk /*!<Filter bit 6 */ 4422 #define CAN_F8R2_FB7_Pos (7U) 4423 #define CAN_F8R2_FB7_Msk (0x1UL << CAN_F8R2_FB7_Pos) /*!< 0x00000080 */ 4424 #define CAN_F8R2_FB7 CAN_F8R2_FB7_Msk /*!<Filter bit 7 */ 4425 #define CAN_F8R2_FB8_Pos (8U) 4426 #define CAN_F8R2_FB8_Msk (0x1UL << CAN_F8R2_FB8_Pos) /*!< 0x00000100 */ 4427 #define CAN_F8R2_FB8 CAN_F8R2_FB8_Msk /*!<Filter bit 8 */ 4428 #define CAN_F8R2_FB9_Pos (9U) 4429 #define CAN_F8R2_FB9_Msk (0x1UL << CAN_F8R2_FB9_Pos) /*!< 0x00000200 */ 4430 #define CAN_F8R2_FB9 CAN_F8R2_FB9_Msk /*!<Filter bit 9 */ 4431 #define CAN_F8R2_FB10_Pos (10U) 4432 #define CAN_F8R2_FB10_Msk (0x1UL << CAN_F8R2_FB10_Pos) /*!< 0x00000400 */ 4433 #define CAN_F8R2_FB10 CAN_F8R2_FB10_Msk /*!<Filter bit 10 */ 4434 #define CAN_F8R2_FB11_Pos (11U) 4435 #define CAN_F8R2_FB11_Msk (0x1UL << CAN_F8R2_FB11_Pos) /*!< 0x00000800 */ 4436 #define CAN_F8R2_FB11 CAN_F8R2_FB11_Msk /*!<Filter bit 11 */ 4437 #define CAN_F8R2_FB12_Pos (12U) 4438 #define CAN_F8R2_FB12_Msk (0x1UL << CAN_F8R2_FB12_Pos) /*!< 0x00001000 */ 4439 #define CAN_F8R2_FB12 CAN_F8R2_FB12_Msk /*!<Filter bit 12 */ 4440 #define CAN_F8R2_FB13_Pos (13U) 4441 #define CAN_F8R2_FB13_Msk (0x1UL << CAN_F8R2_FB13_Pos) /*!< 0x00002000 */ 4442 #define CAN_F8R2_FB13 CAN_F8R2_FB13_Msk /*!<Filter bit 13 */ 4443 #define CAN_F8R2_FB14_Pos (14U) 4444 #define CAN_F8R2_FB14_Msk (0x1UL << CAN_F8R2_FB14_Pos) /*!< 0x00004000 */ 4445 #define CAN_F8R2_FB14 CAN_F8R2_FB14_Msk /*!<Filter bit 14 */ 4446 #define CAN_F8R2_FB15_Pos (15U) 4447 #define CAN_F8R2_FB15_Msk (0x1UL << CAN_F8R2_FB15_Pos) /*!< 0x00008000 */ 4448 #define CAN_F8R2_FB15 CAN_F8R2_FB15_Msk /*!<Filter bit 15 */ 4449 #define CAN_F8R2_FB16_Pos (16U) 4450 #define CAN_F8R2_FB16_Msk (0x1UL << CAN_F8R2_FB16_Pos) /*!< 0x00010000 */ 4451 #define CAN_F8R2_FB16 CAN_F8R2_FB16_Msk /*!<Filter bit 16 */ 4452 #define CAN_F8R2_FB17_Pos (17U) 4453 #define CAN_F8R2_FB17_Msk (0x1UL << CAN_F8R2_FB17_Pos) /*!< 0x00020000 */ 4454 #define CAN_F8R2_FB17 CAN_F8R2_FB17_Msk /*!<Filter bit 17 */ 4455 #define CAN_F8R2_FB18_Pos (18U) 4456 #define CAN_F8R2_FB18_Msk (0x1UL << CAN_F8R2_FB18_Pos) /*!< 0x00040000 */ 4457 #define CAN_F8R2_FB18 CAN_F8R2_FB18_Msk /*!<Filter bit 18 */ 4458 #define CAN_F8R2_FB19_Pos (19U) 4459 #define CAN_F8R2_FB19_Msk (0x1UL << CAN_F8R2_FB19_Pos) /*!< 0x00080000 */ 4460 #define CAN_F8R2_FB19 CAN_F8R2_FB19_Msk /*!<Filter bit 19 */ 4461 #define CAN_F8R2_FB20_Pos (20U) 4462 #define CAN_F8R2_FB20_Msk (0x1UL << CAN_F8R2_FB20_Pos) /*!< 0x00100000 */ 4463 #define CAN_F8R2_FB20 CAN_F8R2_FB20_Msk /*!<Filter bit 20 */ 4464 #define CAN_F8R2_FB21_Pos (21U) 4465 #define CAN_F8R2_FB21_Msk (0x1UL << CAN_F8R2_FB21_Pos) /*!< 0x00200000 */ 4466 #define CAN_F8R2_FB21 CAN_F8R2_FB21_Msk /*!<Filter bit 21 */ 4467 #define CAN_F8R2_FB22_Pos (22U) 4468 #define CAN_F8R2_FB22_Msk (0x1UL << CAN_F8R2_FB22_Pos) /*!< 0x00400000 */ 4469 #define CAN_F8R2_FB22 CAN_F8R2_FB22_Msk /*!<Filter bit 22 */ 4470 #define CAN_F8R2_FB23_Pos (23U) 4471 #define CAN_F8R2_FB23_Msk (0x1UL << CAN_F8R2_FB23_Pos) /*!< 0x00800000 */ 4472 #define CAN_F8R2_FB23 CAN_F8R2_FB23_Msk /*!<Filter bit 23 */ 4473 #define CAN_F8R2_FB24_Pos (24U) 4474 #define CAN_F8R2_FB24_Msk (0x1UL << CAN_F8R2_FB24_Pos) /*!< 0x01000000 */ 4475 #define CAN_F8R2_FB24 CAN_F8R2_FB24_Msk /*!<Filter bit 24 */ 4476 #define CAN_F8R2_FB25_Pos (25U) 4477 #define CAN_F8R2_FB25_Msk (0x1UL << CAN_F8R2_FB25_Pos) /*!< 0x02000000 */ 4478 #define CAN_F8R2_FB25 CAN_F8R2_FB25_Msk /*!<Filter bit 25 */ 4479 #define CAN_F8R2_FB26_Pos (26U) 4480 #define CAN_F8R2_FB26_Msk (0x1UL << CAN_F8R2_FB26_Pos) /*!< 0x04000000 */ 4481 #define CAN_F8R2_FB26 CAN_F8R2_FB26_Msk /*!<Filter bit 26 */ 4482 #define CAN_F8R2_FB27_Pos (27U) 4483 #define CAN_F8R2_FB27_Msk (0x1UL << CAN_F8R2_FB27_Pos) /*!< 0x08000000 */ 4484 #define CAN_F8R2_FB27 CAN_F8R2_FB27_Msk /*!<Filter bit 27 */ 4485 #define CAN_F8R2_FB28_Pos (28U) 4486 #define CAN_F8R2_FB28_Msk (0x1UL << CAN_F8R2_FB28_Pos) /*!< 0x10000000 */ 4487 #define CAN_F8R2_FB28 CAN_F8R2_FB28_Msk /*!<Filter bit 28 */ 4488 #define CAN_F8R2_FB29_Pos (29U) 4489 #define CAN_F8R2_FB29_Msk (0x1UL << CAN_F8R2_FB29_Pos) /*!< 0x20000000 */ 4490 #define CAN_F8R2_FB29 CAN_F8R2_FB29_Msk /*!<Filter bit 29 */ 4491 #define CAN_F8R2_FB30_Pos (30U) 4492 #define CAN_F8R2_FB30_Msk (0x1UL << CAN_F8R2_FB30_Pos) /*!< 0x40000000 */ 4493 #define CAN_F8R2_FB30 CAN_F8R2_FB30_Msk /*!<Filter bit 30 */ 4494 #define CAN_F8R2_FB31_Pos (31U) 4495 #define CAN_F8R2_FB31_Msk (0x1UL << CAN_F8R2_FB31_Pos) /*!< 0x80000000 */ 4496 #define CAN_F8R2_FB31 CAN_F8R2_FB31_Msk /*!<Filter bit 31 */ 4497 4498 /******************* Bit definition for CAN_F9R2 register *******************/ 4499 #define CAN_F9R2_FB0_Pos (0U) 4500 #define CAN_F9R2_FB0_Msk (0x1UL << CAN_F9R2_FB0_Pos) /*!< 0x00000001 */ 4501 #define CAN_F9R2_FB0 CAN_F9R2_FB0_Msk /*!<Filter bit 0 */ 4502 #define CAN_F9R2_FB1_Pos (1U) 4503 #define CAN_F9R2_FB1_Msk (0x1UL << CAN_F9R2_FB1_Pos) /*!< 0x00000002 */ 4504 #define CAN_F9R2_FB1 CAN_F9R2_FB1_Msk /*!<Filter bit 1 */ 4505 #define CAN_F9R2_FB2_Pos (2U) 4506 #define CAN_F9R2_FB2_Msk (0x1UL << CAN_F9R2_FB2_Pos) /*!< 0x00000004 */ 4507 #define CAN_F9R2_FB2 CAN_F9R2_FB2_Msk /*!<Filter bit 2 */ 4508 #define CAN_F9R2_FB3_Pos (3U) 4509 #define CAN_F9R2_FB3_Msk (0x1UL << CAN_F9R2_FB3_Pos) /*!< 0x00000008 */ 4510 #define CAN_F9R2_FB3 CAN_F9R2_FB3_Msk /*!<Filter bit 3 */ 4511 #define CAN_F9R2_FB4_Pos (4U) 4512 #define CAN_F9R2_FB4_Msk (0x1UL << CAN_F9R2_FB4_Pos) /*!< 0x00000010 */ 4513 #define CAN_F9R2_FB4 CAN_F9R2_FB4_Msk /*!<Filter bit 4 */ 4514 #define CAN_F9R2_FB5_Pos (5U) 4515 #define CAN_F9R2_FB5_Msk (0x1UL << CAN_F9R2_FB5_Pos) /*!< 0x00000020 */ 4516 #define CAN_F9R2_FB5 CAN_F9R2_FB5_Msk /*!<Filter bit 5 */ 4517 #define CAN_F9R2_FB6_Pos (6U) 4518 #define CAN_F9R2_FB6_Msk (0x1UL << CAN_F9R2_FB6_Pos) /*!< 0x00000040 */ 4519 #define CAN_F9R2_FB6 CAN_F9R2_FB6_Msk /*!<Filter bit 6 */ 4520 #define CAN_F9R2_FB7_Pos (7U) 4521 #define CAN_F9R2_FB7_Msk (0x1UL << CAN_F9R2_FB7_Pos) /*!< 0x00000080 */ 4522 #define CAN_F9R2_FB7 CAN_F9R2_FB7_Msk /*!<Filter bit 7 */ 4523 #define CAN_F9R2_FB8_Pos (8U) 4524 #define CAN_F9R2_FB8_Msk (0x1UL << CAN_F9R2_FB8_Pos) /*!< 0x00000100 */ 4525 #define CAN_F9R2_FB8 CAN_F9R2_FB8_Msk /*!<Filter bit 8 */ 4526 #define CAN_F9R2_FB9_Pos (9U) 4527 #define CAN_F9R2_FB9_Msk (0x1UL << CAN_F9R2_FB9_Pos) /*!< 0x00000200 */ 4528 #define CAN_F9R2_FB9 CAN_F9R2_FB9_Msk /*!<Filter bit 9 */ 4529 #define CAN_F9R2_FB10_Pos (10U) 4530 #define CAN_F9R2_FB10_Msk (0x1UL << CAN_F9R2_FB10_Pos) /*!< 0x00000400 */ 4531 #define CAN_F9R2_FB10 CAN_F9R2_FB10_Msk /*!<Filter bit 10 */ 4532 #define CAN_F9R2_FB11_Pos (11U) 4533 #define CAN_F9R2_FB11_Msk (0x1UL << CAN_F9R2_FB11_Pos) /*!< 0x00000800 */ 4534 #define CAN_F9R2_FB11 CAN_F9R2_FB11_Msk /*!<Filter bit 11 */ 4535 #define CAN_F9R2_FB12_Pos (12U) 4536 #define CAN_F9R2_FB12_Msk (0x1UL << CAN_F9R2_FB12_Pos) /*!< 0x00001000 */ 4537 #define CAN_F9R2_FB12 CAN_F9R2_FB12_Msk /*!<Filter bit 12 */ 4538 #define CAN_F9R2_FB13_Pos (13U) 4539 #define CAN_F9R2_FB13_Msk (0x1UL << CAN_F9R2_FB13_Pos) /*!< 0x00002000 */ 4540 #define CAN_F9R2_FB13 CAN_F9R2_FB13_Msk /*!<Filter bit 13 */ 4541 #define CAN_F9R2_FB14_Pos (14U) 4542 #define CAN_F9R2_FB14_Msk (0x1UL << CAN_F9R2_FB14_Pos) /*!< 0x00004000 */ 4543 #define CAN_F9R2_FB14 CAN_F9R2_FB14_Msk /*!<Filter bit 14 */ 4544 #define CAN_F9R2_FB15_Pos (15U) 4545 #define CAN_F9R2_FB15_Msk (0x1UL << CAN_F9R2_FB15_Pos) /*!< 0x00008000 */ 4546 #define CAN_F9R2_FB15 CAN_F9R2_FB15_Msk /*!<Filter bit 15 */ 4547 #define CAN_F9R2_FB16_Pos (16U) 4548 #define CAN_F9R2_FB16_Msk (0x1UL << CAN_F9R2_FB16_Pos) /*!< 0x00010000 */ 4549 #define CAN_F9R2_FB16 CAN_F9R2_FB16_Msk /*!<Filter bit 16 */ 4550 #define CAN_F9R2_FB17_Pos (17U) 4551 #define CAN_F9R2_FB17_Msk (0x1UL << CAN_F9R2_FB17_Pos) /*!< 0x00020000 */ 4552 #define CAN_F9R2_FB17 CAN_F9R2_FB17_Msk /*!<Filter bit 17 */ 4553 #define CAN_F9R2_FB18_Pos (18U) 4554 #define CAN_F9R2_FB18_Msk (0x1UL << CAN_F9R2_FB18_Pos) /*!< 0x00040000 */ 4555 #define CAN_F9R2_FB18 CAN_F9R2_FB18_Msk /*!<Filter bit 18 */ 4556 #define CAN_F9R2_FB19_Pos (19U) 4557 #define CAN_F9R2_FB19_Msk (0x1UL << CAN_F9R2_FB19_Pos) /*!< 0x00080000 */ 4558 #define CAN_F9R2_FB19 CAN_F9R2_FB19_Msk /*!<Filter bit 19 */ 4559 #define CAN_F9R2_FB20_Pos (20U) 4560 #define CAN_F9R2_FB20_Msk (0x1UL << CAN_F9R2_FB20_Pos) /*!< 0x00100000 */ 4561 #define CAN_F9R2_FB20 CAN_F9R2_FB20_Msk /*!<Filter bit 20 */ 4562 #define CAN_F9R2_FB21_Pos (21U) 4563 #define CAN_F9R2_FB21_Msk (0x1UL << CAN_F9R2_FB21_Pos) /*!< 0x00200000 */ 4564 #define CAN_F9R2_FB21 CAN_F9R2_FB21_Msk /*!<Filter bit 21 */ 4565 #define CAN_F9R2_FB22_Pos (22U) 4566 #define CAN_F9R2_FB22_Msk (0x1UL << CAN_F9R2_FB22_Pos) /*!< 0x00400000 */ 4567 #define CAN_F9R2_FB22 CAN_F9R2_FB22_Msk /*!<Filter bit 22 */ 4568 #define CAN_F9R2_FB23_Pos (23U) 4569 #define CAN_F9R2_FB23_Msk (0x1UL << CAN_F9R2_FB23_Pos) /*!< 0x00800000 */ 4570 #define CAN_F9R2_FB23 CAN_F9R2_FB23_Msk /*!<Filter bit 23 */ 4571 #define CAN_F9R2_FB24_Pos (24U) 4572 #define CAN_F9R2_FB24_Msk (0x1UL << CAN_F9R2_FB24_Pos) /*!< 0x01000000 */ 4573 #define CAN_F9R2_FB24 CAN_F9R2_FB24_Msk /*!<Filter bit 24 */ 4574 #define CAN_F9R2_FB25_Pos (25U) 4575 #define CAN_F9R2_FB25_Msk (0x1UL << CAN_F9R2_FB25_Pos) /*!< 0x02000000 */ 4576 #define CAN_F9R2_FB25 CAN_F9R2_FB25_Msk /*!<Filter bit 25 */ 4577 #define CAN_F9R2_FB26_Pos (26U) 4578 #define CAN_F9R2_FB26_Msk (0x1UL << CAN_F9R2_FB26_Pos) /*!< 0x04000000 */ 4579 #define CAN_F9R2_FB26 CAN_F9R2_FB26_Msk /*!<Filter bit 26 */ 4580 #define CAN_F9R2_FB27_Pos (27U) 4581 #define CAN_F9R2_FB27_Msk (0x1UL << CAN_F9R2_FB27_Pos) /*!< 0x08000000 */ 4582 #define CAN_F9R2_FB27 CAN_F9R2_FB27_Msk /*!<Filter bit 27 */ 4583 #define CAN_F9R2_FB28_Pos (28U) 4584 #define CAN_F9R2_FB28_Msk (0x1UL << CAN_F9R2_FB28_Pos) /*!< 0x10000000 */ 4585 #define CAN_F9R2_FB28 CAN_F9R2_FB28_Msk /*!<Filter bit 28 */ 4586 #define CAN_F9R2_FB29_Pos (29U) 4587 #define CAN_F9R2_FB29_Msk (0x1UL << CAN_F9R2_FB29_Pos) /*!< 0x20000000 */ 4588 #define CAN_F9R2_FB29 CAN_F9R2_FB29_Msk /*!<Filter bit 29 */ 4589 #define CAN_F9R2_FB30_Pos (30U) 4590 #define CAN_F9R2_FB30_Msk (0x1UL << CAN_F9R2_FB30_Pos) /*!< 0x40000000 */ 4591 #define CAN_F9R2_FB30 CAN_F9R2_FB30_Msk /*!<Filter bit 30 */ 4592 #define CAN_F9R2_FB31_Pos (31U) 4593 #define CAN_F9R2_FB31_Msk (0x1UL << CAN_F9R2_FB31_Pos) /*!< 0x80000000 */ 4594 #define CAN_F9R2_FB31 CAN_F9R2_FB31_Msk /*!<Filter bit 31 */ 4595 4596 /******************* Bit definition for CAN_F10R2 register ******************/ 4597 #define CAN_F10R2_FB0_Pos (0U) 4598 #define CAN_F10R2_FB0_Msk (0x1UL << CAN_F10R2_FB0_Pos) /*!< 0x00000001 */ 4599 #define CAN_F10R2_FB0 CAN_F10R2_FB0_Msk /*!<Filter bit 0 */ 4600 #define CAN_F10R2_FB1_Pos (1U) 4601 #define CAN_F10R2_FB1_Msk (0x1UL << CAN_F10R2_FB1_Pos) /*!< 0x00000002 */ 4602 #define CAN_F10R2_FB1 CAN_F10R2_FB1_Msk /*!<Filter bit 1 */ 4603 #define CAN_F10R2_FB2_Pos (2U) 4604 #define CAN_F10R2_FB2_Msk (0x1UL << CAN_F10R2_FB2_Pos) /*!< 0x00000004 */ 4605 #define CAN_F10R2_FB2 CAN_F10R2_FB2_Msk /*!<Filter bit 2 */ 4606 #define CAN_F10R2_FB3_Pos (3U) 4607 #define CAN_F10R2_FB3_Msk (0x1UL << CAN_F10R2_FB3_Pos) /*!< 0x00000008 */ 4608 #define CAN_F10R2_FB3 CAN_F10R2_FB3_Msk /*!<Filter bit 3 */ 4609 #define CAN_F10R2_FB4_Pos (4U) 4610 #define CAN_F10R2_FB4_Msk (0x1UL << CAN_F10R2_FB4_Pos) /*!< 0x00000010 */ 4611 #define CAN_F10R2_FB4 CAN_F10R2_FB4_Msk /*!<Filter bit 4 */ 4612 #define CAN_F10R2_FB5_Pos (5U) 4613 #define CAN_F10R2_FB5_Msk (0x1UL << CAN_F10R2_FB5_Pos) /*!< 0x00000020 */ 4614 #define CAN_F10R2_FB5 CAN_F10R2_FB5_Msk /*!<Filter bit 5 */ 4615 #define CAN_F10R2_FB6_Pos (6U) 4616 #define CAN_F10R2_FB6_Msk (0x1UL << CAN_F10R2_FB6_Pos) /*!< 0x00000040 */ 4617 #define CAN_F10R2_FB6 CAN_F10R2_FB6_Msk /*!<Filter bit 6 */ 4618 #define CAN_F10R2_FB7_Pos (7U) 4619 #define CAN_F10R2_FB7_Msk (0x1UL << CAN_F10R2_FB7_Pos) /*!< 0x00000080 */ 4620 #define CAN_F10R2_FB7 CAN_F10R2_FB7_Msk /*!<Filter bit 7 */ 4621 #define CAN_F10R2_FB8_Pos (8U) 4622 #define CAN_F10R2_FB8_Msk (0x1UL << CAN_F10R2_FB8_Pos) /*!< 0x00000100 */ 4623 #define CAN_F10R2_FB8 CAN_F10R2_FB8_Msk /*!<Filter bit 8 */ 4624 #define CAN_F10R2_FB9_Pos (9U) 4625 #define CAN_F10R2_FB9_Msk (0x1UL << CAN_F10R2_FB9_Pos) /*!< 0x00000200 */ 4626 #define CAN_F10R2_FB9 CAN_F10R2_FB9_Msk /*!<Filter bit 9 */ 4627 #define CAN_F10R2_FB10_Pos (10U) 4628 #define CAN_F10R2_FB10_Msk (0x1UL << CAN_F10R2_FB10_Pos) /*!< 0x00000400 */ 4629 #define CAN_F10R2_FB10 CAN_F10R2_FB10_Msk /*!<Filter bit 10 */ 4630 #define CAN_F10R2_FB11_Pos (11U) 4631 #define CAN_F10R2_FB11_Msk (0x1UL << CAN_F10R2_FB11_Pos) /*!< 0x00000800 */ 4632 #define CAN_F10R2_FB11 CAN_F10R2_FB11_Msk /*!<Filter bit 11 */ 4633 #define CAN_F10R2_FB12_Pos (12U) 4634 #define CAN_F10R2_FB12_Msk (0x1UL << CAN_F10R2_FB12_Pos) /*!< 0x00001000 */ 4635 #define CAN_F10R2_FB12 CAN_F10R2_FB12_Msk /*!<Filter bit 12 */ 4636 #define CAN_F10R2_FB13_Pos (13U) 4637 #define CAN_F10R2_FB13_Msk (0x1UL << CAN_F10R2_FB13_Pos) /*!< 0x00002000 */ 4638 #define CAN_F10R2_FB13 CAN_F10R2_FB13_Msk /*!<Filter bit 13 */ 4639 #define CAN_F10R2_FB14_Pos (14U) 4640 #define CAN_F10R2_FB14_Msk (0x1UL << CAN_F10R2_FB14_Pos) /*!< 0x00004000 */ 4641 #define CAN_F10R2_FB14 CAN_F10R2_FB14_Msk /*!<Filter bit 14 */ 4642 #define CAN_F10R2_FB15_Pos (15U) 4643 #define CAN_F10R2_FB15_Msk (0x1UL << CAN_F10R2_FB15_Pos) /*!< 0x00008000 */ 4644 #define CAN_F10R2_FB15 CAN_F10R2_FB15_Msk /*!<Filter bit 15 */ 4645 #define CAN_F10R2_FB16_Pos (16U) 4646 #define CAN_F10R2_FB16_Msk (0x1UL << CAN_F10R2_FB16_Pos) /*!< 0x00010000 */ 4647 #define CAN_F10R2_FB16 CAN_F10R2_FB16_Msk /*!<Filter bit 16 */ 4648 #define CAN_F10R2_FB17_Pos (17U) 4649 #define CAN_F10R2_FB17_Msk (0x1UL << CAN_F10R2_FB17_Pos) /*!< 0x00020000 */ 4650 #define CAN_F10R2_FB17 CAN_F10R2_FB17_Msk /*!<Filter bit 17 */ 4651 #define CAN_F10R2_FB18_Pos (18U) 4652 #define CAN_F10R2_FB18_Msk (0x1UL << CAN_F10R2_FB18_Pos) /*!< 0x00040000 */ 4653 #define CAN_F10R2_FB18 CAN_F10R2_FB18_Msk /*!<Filter bit 18 */ 4654 #define CAN_F10R2_FB19_Pos (19U) 4655 #define CAN_F10R2_FB19_Msk (0x1UL << CAN_F10R2_FB19_Pos) /*!< 0x00080000 */ 4656 #define CAN_F10R2_FB19 CAN_F10R2_FB19_Msk /*!<Filter bit 19 */ 4657 #define CAN_F10R2_FB20_Pos (20U) 4658 #define CAN_F10R2_FB20_Msk (0x1UL << CAN_F10R2_FB20_Pos) /*!< 0x00100000 */ 4659 #define CAN_F10R2_FB20 CAN_F10R2_FB20_Msk /*!<Filter bit 20 */ 4660 #define CAN_F10R2_FB21_Pos (21U) 4661 #define CAN_F10R2_FB21_Msk (0x1UL << CAN_F10R2_FB21_Pos) /*!< 0x00200000 */ 4662 #define CAN_F10R2_FB21 CAN_F10R2_FB21_Msk /*!<Filter bit 21 */ 4663 #define CAN_F10R2_FB22_Pos (22U) 4664 #define CAN_F10R2_FB22_Msk (0x1UL << CAN_F10R2_FB22_Pos) /*!< 0x00400000 */ 4665 #define CAN_F10R2_FB22 CAN_F10R2_FB22_Msk /*!<Filter bit 22 */ 4666 #define CAN_F10R2_FB23_Pos (23U) 4667 #define CAN_F10R2_FB23_Msk (0x1UL << CAN_F10R2_FB23_Pos) /*!< 0x00800000 */ 4668 #define CAN_F10R2_FB23 CAN_F10R2_FB23_Msk /*!<Filter bit 23 */ 4669 #define CAN_F10R2_FB24_Pos (24U) 4670 #define CAN_F10R2_FB24_Msk (0x1UL << CAN_F10R2_FB24_Pos) /*!< 0x01000000 */ 4671 #define CAN_F10R2_FB24 CAN_F10R2_FB24_Msk /*!<Filter bit 24 */ 4672 #define CAN_F10R2_FB25_Pos (25U) 4673 #define CAN_F10R2_FB25_Msk (0x1UL << CAN_F10R2_FB25_Pos) /*!< 0x02000000 */ 4674 #define CAN_F10R2_FB25 CAN_F10R2_FB25_Msk /*!<Filter bit 25 */ 4675 #define CAN_F10R2_FB26_Pos (26U) 4676 #define CAN_F10R2_FB26_Msk (0x1UL << CAN_F10R2_FB26_Pos) /*!< 0x04000000 */ 4677 #define CAN_F10R2_FB26 CAN_F10R2_FB26_Msk /*!<Filter bit 26 */ 4678 #define CAN_F10R2_FB27_Pos (27U) 4679 #define CAN_F10R2_FB27_Msk (0x1UL << CAN_F10R2_FB27_Pos) /*!< 0x08000000 */ 4680 #define CAN_F10R2_FB27 CAN_F10R2_FB27_Msk /*!<Filter bit 27 */ 4681 #define CAN_F10R2_FB28_Pos (28U) 4682 #define CAN_F10R2_FB28_Msk (0x1UL << CAN_F10R2_FB28_Pos) /*!< 0x10000000 */ 4683 #define CAN_F10R2_FB28 CAN_F10R2_FB28_Msk /*!<Filter bit 28 */ 4684 #define CAN_F10R2_FB29_Pos (29U) 4685 #define CAN_F10R2_FB29_Msk (0x1UL << CAN_F10R2_FB29_Pos) /*!< 0x20000000 */ 4686 #define CAN_F10R2_FB29 CAN_F10R2_FB29_Msk /*!<Filter bit 29 */ 4687 #define CAN_F10R2_FB30_Pos (30U) 4688 #define CAN_F10R2_FB30_Msk (0x1UL << CAN_F10R2_FB30_Pos) /*!< 0x40000000 */ 4689 #define CAN_F10R2_FB30 CAN_F10R2_FB30_Msk /*!<Filter bit 30 */ 4690 #define CAN_F10R2_FB31_Pos (31U) 4691 #define CAN_F10R2_FB31_Msk (0x1UL << CAN_F10R2_FB31_Pos) /*!< 0x80000000 */ 4692 #define CAN_F10R2_FB31 CAN_F10R2_FB31_Msk /*!<Filter bit 31 */ 4693 4694 /******************* Bit definition for CAN_F11R2 register ******************/ 4695 #define CAN_F11R2_FB0_Pos (0U) 4696 #define CAN_F11R2_FB0_Msk (0x1UL << CAN_F11R2_FB0_Pos) /*!< 0x00000001 */ 4697 #define CAN_F11R2_FB0 CAN_F11R2_FB0_Msk /*!<Filter bit 0 */ 4698 #define CAN_F11R2_FB1_Pos (1U) 4699 #define CAN_F11R2_FB1_Msk (0x1UL << CAN_F11R2_FB1_Pos) /*!< 0x00000002 */ 4700 #define CAN_F11R2_FB1 CAN_F11R2_FB1_Msk /*!<Filter bit 1 */ 4701 #define CAN_F11R2_FB2_Pos (2U) 4702 #define CAN_F11R2_FB2_Msk (0x1UL << CAN_F11R2_FB2_Pos) /*!< 0x00000004 */ 4703 #define CAN_F11R2_FB2 CAN_F11R2_FB2_Msk /*!<Filter bit 2 */ 4704 #define CAN_F11R2_FB3_Pos (3U) 4705 #define CAN_F11R2_FB3_Msk (0x1UL << CAN_F11R2_FB3_Pos) /*!< 0x00000008 */ 4706 #define CAN_F11R2_FB3 CAN_F11R2_FB3_Msk /*!<Filter bit 3 */ 4707 #define CAN_F11R2_FB4_Pos (4U) 4708 #define CAN_F11R2_FB4_Msk (0x1UL << CAN_F11R2_FB4_Pos) /*!< 0x00000010 */ 4709 #define CAN_F11R2_FB4 CAN_F11R2_FB4_Msk /*!<Filter bit 4 */ 4710 #define CAN_F11R2_FB5_Pos (5U) 4711 #define CAN_F11R2_FB5_Msk (0x1UL << CAN_F11R2_FB5_Pos) /*!< 0x00000020 */ 4712 #define CAN_F11R2_FB5 CAN_F11R2_FB5_Msk /*!<Filter bit 5 */ 4713 #define CAN_F11R2_FB6_Pos (6U) 4714 #define CAN_F11R2_FB6_Msk (0x1UL << CAN_F11R2_FB6_Pos) /*!< 0x00000040 */ 4715 #define CAN_F11R2_FB6 CAN_F11R2_FB6_Msk /*!<Filter bit 6 */ 4716 #define CAN_F11R2_FB7_Pos (7U) 4717 #define CAN_F11R2_FB7_Msk (0x1UL << CAN_F11R2_FB7_Pos) /*!< 0x00000080 */ 4718 #define CAN_F11R2_FB7 CAN_F11R2_FB7_Msk /*!<Filter bit 7 */ 4719 #define CAN_F11R2_FB8_Pos (8U) 4720 #define CAN_F11R2_FB8_Msk (0x1UL << CAN_F11R2_FB8_Pos) /*!< 0x00000100 */ 4721 #define CAN_F11R2_FB8 CAN_F11R2_FB8_Msk /*!<Filter bit 8 */ 4722 #define CAN_F11R2_FB9_Pos (9U) 4723 #define CAN_F11R2_FB9_Msk (0x1UL << CAN_F11R2_FB9_Pos) /*!< 0x00000200 */ 4724 #define CAN_F11R2_FB9 CAN_F11R2_FB9_Msk /*!<Filter bit 9 */ 4725 #define CAN_F11R2_FB10_Pos (10U) 4726 #define CAN_F11R2_FB10_Msk (0x1UL << CAN_F11R2_FB10_Pos) /*!< 0x00000400 */ 4727 #define CAN_F11R2_FB10 CAN_F11R2_FB10_Msk /*!<Filter bit 10 */ 4728 #define CAN_F11R2_FB11_Pos (11U) 4729 #define CAN_F11R2_FB11_Msk (0x1UL << CAN_F11R2_FB11_Pos) /*!< 0x00000800 */ 4730 #define CAN_F11R2_FB11 CAN_F11R2_FB11_Msk /*!<Filter bit 11 */ 4731 #define CAN_F11R2_FB12_Pos (12U) 4732 #define CAN_F11R2_FB12_Msk (0x1UL << CAN_F11R2_FB12_Pos) /*!< 0x00001000 */ 4733 #define CAN_F11R2_FB12 CAN_F11R2_FB12_Msk /*!<Filter bit 12 */ 4734 #define CAN_F11R2_FB13_Pos (13U) 4735 #define CAN_F11R2_FB13_Msk (0x1UL << CAN_F11R2_FB13_Pos) /*!< 0x00002000 */ 4736 #define CAN_F11R2_FB13 CAN_F11R2_FB13_Msk /*!<Filter bit 13 */ 4737 #define CAN_F11R2_FB14_Pos (14U) 4738 #define CAN_F11R2_FB14_Msk (0x1UL << CAN_F11R2_FB14_Pos) /*!< 0x00004000 */ 4739 #define CAN_F11R2_FB14 CAN_F11R2_FB14_Msk /*!<Filter bit 14 */ 4740 #define CAN_F11R2_FB15_Pos (15U) 4741 #define CAN_F11R2_FB15_Msk (0x1UL << CAN_F11R2_FB15_Pos) /*!< 0x00008000 */ 4742 #define CAN_F11R2_FB15 CAN_F11R2_FB15_Msk /*!<Filter bit 15 */ 4743 #define CAN_F11R2_FB16_Pos (16U) 4744 #define CAN_F11R2_FB16_Msk (0x1UL << CAN_F11R2_FB16_Pos) /*!< 0x00010000 */ 4745 #define CAN_F11R2_FB16 CAN_F11R2_FB16_Msk /*!<Filter bit 16 */ 4746 #define CAN_F11R2_FB17_Pos (17U) 4747 #define CAN_F11R2_FB17_Msk (0x1UL << CAN_F11R2_FB17_Pos) /*!< 0x00020000 */ 4748 #define CAN_F11R2_FB17 CAN_F11R2_FB17_Msk /*!<Filter bit 17 */ 4749 #define CAN_F11R2_FB18_Pos (18U) 4750 #define CAN_F11R2_FB18_Msk (0x1UL << CAN_F11R2_FB18_Pos) /*!< 0x00040000 */ 4751 #define CAN_F11R2_FB18 CAN_F11R2_FB18_Msk /*!<Filter bit 18 */ 4752 #define CAN_F11R2_FB19_Pos (19U) 4753 #define CAN_F11R2_FB19_Msk (0x1UL << CAN_F11R2_FB19_Pos) /*!< 0x00080000 */ 4754 #define CAN_F11R2_FB19 CAN_F11R2_FB19_Msk /*!<Filter bit 19 */ 4755 #define CAN_F11R2_FB20_Pos (20U) 4756 #define CAN_F11R2_FB20_Msk (0x1UL << CAN_F11R2_FB20_Pos) /*!< 0x00100000 */ 4757 #define CAN_F11R2_FB20 CAN_F11R2_FB20_Msk /*!<Filter bit 20 */ 4758 #define CAN_F11R2_FB21_Pos (21U) 4759 #define CAN_F11R2_FB21_Msk (0x1UL << CAN_F11R2_FB21_Pos) /*!< 0x00200000 */ 4760 #define CAN_F11R2_FB21 CAN_F11R2_FB21_Msk /*!<Filter bit 21 */ 4761 #define CAN_F11R2_FB22_Pos (22U) 4762 #define CAN_F11R2_FB22_Msk (0x1UL << CAN_F11R2_FB22_Pos) /*!< 0x00400000 */ 4763 #define CAN_F11R2_FB22 CAN_F11R2_FB22_Msk /*!<Filter bit 22 */ 4764 #define CAN_F11R2_FB23_Pos (23U) 4765 #define CAN_F11R2_FB23_Msk (0x1UL << CAN_F11R2_FB23_Pos) /*!< 0x00800000 */ 4766 #define CAN_F11R2_FB23 CAN_F11R2_FB23_Msk /*!<Filter bit 23 */ 4767 #define CAN_F11R2_FB24_Pos (24U) 4768 #define CAN_F11R2_FB24_Msk (0x1UL << CAN_F11R2_FB24_Pos) /*!< 0x01000000 */ 4769 #define CAN_F11R2_FB24 CAN_F11R2_FB24_Msk /*!<Filter bit 24 */ 4770 #define CAN_F11R2_FB25_Pos (25U) 4771 #define CAN_F11R2_FB25_Msk (0x1UL << CAN_F11R2_FB25_Pos) /*!< 0x02000000 */ 4772 #define CAN_F11R2_FB25 CAN_F11R2_FB25_Msk /*!<Filter bit 25 */ 4773 #define CAN_F11R2_FB26_Pos (26U) 4774 #define CAN_F11R2_FB26_Msk (0x1UL << CAN_F11R2_FB26_Pos) /*!< 0x04000000 */ 4775 #define CAN_F11R2_FB26 CAN_F11R2_FB26_Msk /*!<Filter bit 26 */ 4776 #define CAN_F11R2_FB27_Pos (27U) 4777 #define CAN_F11R2_FB27_Msk (0x1UL << CAN_F11R2_FB27_Pos) /*!< 0x08000000 */ 4778 #define CAN_F11R2_FB27 CAN_F11R2_FB27_Msk /*!<Filter bit 27 */ 4779 #define CAN_F11R2_FB28_Pos (28U) 4780 #define CAN_F11R2_FB28_Msk (0x1UL << CAN_F11R2_FB28_Pos) /*!< 0x10000000 */ 4781 #define CAN_F11R2_FB28 CAN_F11R2_FB28_Msk /*!<Filter bit 28 */ 4782 #define CAN_F11R2_FB29_Pos (29U) 4783 #define CAN_F11R2_FB29_Msk (0x1UL << CAN_F11R2_FB29_Pos) /*!< 0x20000000 */ 4784 #define CAN_F11R2_FB29 CAN_F11R2_FB29_Msk /*!<Filter bit 29 */ 4785 #define CAN_F11R2_FB30_Pos (30U) 4786 #define CAN_F11R2_FB30_Msk (0x1UL << CAN_F11R2_FB30_Pos) /*!< 0x40000000 */ 4787 #define CAN_F11R2_FB30 CAN_F11R2_FB30_Msk /*!<Filter bit 30 */ 4788 #define CAN_F11R2_FB31_Pos (31U) 4789 #define CAN_F11R2_FB31_Msk (0x1UL << CAN_F11R2_FB31_Pos) /*!< 0x80000000 */ 4790 #define CAN_F11R2_FB31 CAN_F11R2_FB31_Msk /*!<Filter bit 31 */ 4791 4792 /******************* Bit definition for CAN_F12R2 register ******************/ 4793 #define CAN_F12R2_FB0_Pos (0U) 4794 #define CAN_F12R2_FB0_Msk (0x1UL << CAN_F12R2_FB0_Pos) /*!< 0x00000001 */ 4795 #define CAN_F12R2_FB0 CAN_F12R2_FB0_Msk /*!<Filter bit 0 */ 4796 #define CAN_F12R2_FB1_Pos (1U) 4797 #define CAN_F12R2_FB1_Msk (0x1UL << CAN_F12R2_FB1_Pos) /*!< 0x00000002 */ 4798 #define CAN_F12R2_FB1 CAN_F12R2_FB1_Msk /*!<Filter bit 1 */ 4799 #define CAN_F12R2_FB2_Pos (2U) 4800 #define CAN_F12R2_FB2_Msk (0x1UL << CAN_F12R2_FB2_Pos) /*!< 0x00000004 */ 4801 #define CAN_F12R2_FB2 CAN_F12R2_FB2_Msk /*!<Filter bit 2 */ 4802 #define CAN_F12R2_FB3_Pos (3U) 4803 #define CAN_F12R2_FB3_Msk (0x1UL << CAN_F12R2_FB3_Pos) /*!< 0x00000008 */ 4804 #define CAN_F12R2_FB3 CAN_F12R2_FB3_Msk /*!<Filter bit 3 */ 4805 #define CAN_F12R2_FB4_Pos (4U) 4806 #define CAN_F12R2_FB4_Msk (0x1UL << CAN_F12R2_FB4_Pos) /*!< 0x00000010 */ 4807 #define CAN_F12R2_FB4 CAN_F12R2_FB4_Msk /*!<Filter bit 4 */ 4808 #define CAN_F12R2_FB5_Pos (5U) 4809 #define CAN_F12R2_FB5_Msk (0x1UL << CAN_F12R2_FB5_Pos) /*!< 0x00000020 */ 4810 #define CAN_F12R2_FB5 CAN_F12R2_FB5_Msk /*!<Filter bit 5 */ 4811 #define CAN_F12R2_FB6_Pos (6U) 4812 #define CAN_F12R2_FB6_Msk (0x1UL << CAN_F12R2_FB6_Pos) /*!< 0x00000040 */ 4813 #define CAN_F12R2_FB6 CAN_F12R2_FB6_Msk /*!<Filter bit 6 */ 4814 #define CAN_F12R2_FB7_Pos (7U) 4815 #define CAN_F12R2_FB7_Msk (0x1UL << CAN_F12R2_FB7_Pos) /*!< 0x00000080 */ 4816 #define CAN_F12R2_FB7 CAN_F12R2_FB7_Msk /*!<Filter bit 7 */ 4817 #define CAN_F12R2_FB8_Pos (8U) 4818 #define CAN_F12R2_FB8_Msk (0x1UL << CAN_F12R2_FB8_Pos) /*!< 0x00000100 */ 4819 #define CAN_F12R2_FB8 CAN_F12R2_FB8_Msk /*!<Filter bit 8 */ 4820 #define CAN_F12R2_FB9_Pos (9U) 4821 #define CAN_F12R2_FB9_Msk (0x1UL << CAN_F12R2_FB9_Pos) /*!< 0x00000200 */ 4822 #define CAN_F12R2_FB9 CAN_F12R2_FB9_Msk /*!<Filter bit 9 */ 4823 #define CAN_F12R2_FB10_Pos (10U) 4824 #define CAN_F12R2_FB10_Msk (0x1UL << CAN_F12R2_FB10_Pos) /*!< 0x00000400 */ 4825 #define CAN_F12R2_FB10 CAN_F12R2_FB10_Msk /*!<Filter bit 10 */ 4826 #define CAN_F12R2_FB11_Pos (11U) 4827 #define CAN_F12R2_FB11_Msk (0x1UL << CAN_F12R2_FB11_Pos) /*!< 0x00000800 */ 4828 #define CAN_F12R2_FB11 CAN_F12R2_FB11_Msk /*!<Filter bit 11 */ 4829 #define CAN_F12R2_FB12_Pos (12U) 4830 #define CAN_F12R2_FB12_Msk (0x1UL << CAN_F12R2_FB12_Pos) /*!< 0x00001000 */ 4831 #define CAN_F12R2_FB12 CAN_F12R2_FB12_Msk /*!<Filter bit 12 */ 4832 #define CAN_F12R2_FB13_Pos (13U) 4833 #define CAN_F12R2_FB13_Msk (0x1UL << CAN_F12R2_FB13_Pos) /*!< 0x00002000 */ 4834 #define CAN_F12R2_FB13 CAN_F12R2_FB13_Msk /*!<Filter bit 13 */ 4835 #define CAN_F12R2_FB14_Pos (14U) 4836 #define CAN_F12R2_FB14_Msk (0x1UL << CAN_F12R2_FB14_Pos) /*!< 0x00004000 */ 4837 #define CAN_F12R2_FB14 CAN_F12R2_FB14_Msk /*!<Filter bit 14 */ 4838 #define CAN_F12R2_FB15_Pos (15U) 4839 #define CAN_F12R2_FB15_Msk (0x1UL << CAN_F12R2_FB15_Pos) /*!< 0x00008000 */ 4840 #define CAN_F12R2_FB15 CAN_F12R2_FB15_Msk /*!<Filter bit 15 */ 4841 #define CAN_F12R2_FB16_Pos (16U) 4842 #define CAN_F12R2_FB16_Msk (0x1UL << CAN_F12R2_FB16_Pos) /*!< 0x00010000 */ 4843 #define CAN_F12R2_FB16 CAN_F12R2_FB16_Msk /*!<Filter bit 16 */ 4844 #define CAN_F12R2_FB17_Pos (17U) 4845 #define CAN_F12R2_FB17_Msk (0x1UL << CAN_F12R2_FB17_Pos) /*!< 0x00020000 */ 4846 #define CAN_F12R2_FB17 CAN_F12R2_FB17_Msk /*!<Filter bit 17 */ 4847 #define CAN_F12R2_FB18_Pos (18U) 4848 #define CAN_F12R2_FB18_Msk (0x1UL << CAN_F12R2_FB18_Pos) /*!< 0x00040000 */ 4849 #define CAN_F12R2_FB18 CAN_F12R2_FB18_Msk /*!<Filter bit 18 */ 4850 #define CAN_F12R2_FB19_Pos (19U) 4851 #define CAN_F12R2_FB19_Msk (0x1UL << CAN_F12R2_FB19_Pos) /*!< 0x00080000 */ 4852 #define CAN_F12R2_FB19 CAN_F12R2_FB19_Msk /*!<Filter bit 19 */ 4853 #define CAN_F12R2_FB20_Pos (20U) 4854 #define CAN_F12R2_FB20_Msk (0x1UL << CAN_F12R2_FB20_Pos) /*!< 0x00100000 */ 4855 #define CAN_F12R2_FB20 CAN_F12R2_FB20_Msk /*!<Filter bit 20 */ 4856 #define CAN_F12R2_FB21_Pos (21U) 4857 #define CAN_F12R2_FB21_Msk (0x1UL << CAN_F12R2_FB21_Pos) /*!< 0x00200000 */ 4858 #define CAN_F12R2_FB21 CAN_F12R2_FB21_Msk /*!<Filter bit 21 */ 4859 #define CAN_F12R2_FB22_Pos (22U) 4860 #define CAN_F12R2_FB22_Msk (0x1UL << CAN_F12R2_FB22_Pos) /*!< 0x00400000 */ 4861 #define CAN_F12R2_FB22 CAN_F12R2_FB22_Msk /*!<Filter bit 22 */ 4862 #define CAN_F12R2_FB23_Pos (23U) 4863 #define CAN_F12R2_FB23_Msk (0x1UL << CAN_F12R2_FB23_Pos) /*!< 0x00800000 */ 4864 #define CAN_F12R2_FB23 CAN_F12R2_FB23_Msk /*!<Filter bit 23 */ 4865 #define CAN_F12R2_FB24_Pos (24U) 4866 #define CAN_F12R2_FB24_Msk (0x1UL << CAN_F12R2_FB24_Pos) /*!< 0x01000000 */ 4867 #define CAN_F12R2_FB24 CAN_F12R2_FB24_Msk /*!<Filter bit 24 */ 4868 #define CAN_F12R2_FB25_Pos (25U) 4869 #define CAN_F12R2_FB25_Msk (0x1UL << CAN_F12R2_FB25_Pos) /*!< 0x02000000 */ 4870 #define CAN_F12R2_FB25 CAN_F12R2_FB25_Msk /*!<Filter bit 25 */ 4871 #define CAN_F12R2_FB26_Pos (26U) 4872 #define CAN_F12R2_FB26_Msk (0x1UL << CAN_F12R2_FB26_Pos) /*!< 0x04000000 */ 4873 #define CAN_F12R2_FB26 CAN_F12R2_FB26_Msk /*!<Filter bit 26 */ 4874 #define CAN_F12R2_FB27_Pos (27U) 4875 #define CAN_F12R2_FB27_Msk (0x1UL << CAN_F12R2_FB27_Pos) /*!< 0x08000000 */ 4876 #define CAN_F12R2_FB27 CAN_F12R2_FB27_Msk /*!<Filter bit 27 */ 4877 #define CAN_F12R2_FB28_Pos (28U) 4878 #define CAN_F12R2_FB28_Msk (0x1UL << CAN_F12R2_FB28_Pos) /*!< 0x10000000 */ 4879 #define CAN_F12R2_FB28 CAN_F12R2_FB28_Msk /*!<Filter bit 28 */ 4880 #define CAN_F12R2_FB29_Pos (29U) 4881 #define CAN_F12R2_FB29_Msk (0x1UL << CAN_F12R2_FB29_Pos) /*!< 0x20000000 */ 4882 #define CAN_F12R2_FB29 CAN_F12R2_FB29_Msk /*!<Filter bit 29 */ 4883 #define CAN_F12R2_FB30_Pos (30U) 4884 #define CAN_F12R2_FB30_Msk (0x1UL << CAN_F12R2_FB30_Pos) /*!< 0x40000000 */ 4885 #define CAN_F12R2_FB30 CAN_F12R2_FB30_Msk /*!<Filter bit 30 */ 4886 #define CAN_F12R2_FB31_Pos (31U) 4887 #define CAN_F12R2_FB31_Msk (0x1UL << CAN_F12R2_FB31_Pos) /*!< 0x80000000 */ 4888 #define CAN_F12R2_FB31 CAN_F12R2_FB31_Msk /*!<Filter bit 31 */ 4889 4890 /******************* Bit definition for CAN_F13R2 register ******************/ 4891 #define CAN_F13R2_FB0_Pos (0U) 4892 #define CAN_F13R2_FB0_Msk (0x1UL << CAN_F13R2_FB0_Pos) /*!< 0x00000001 */ 4893 #define CAN_F13R2_FB0 CAN_F13R2_FB0_Msk /*!<Filter bit 0 */ 4894 #define CAN_F13R2_FB1_Pos (1U) 4895 #define CAN_F13R2_FB1_Msk (0x1UL << CAN_F13R2_FB1_Pos) /*!< 0x00000002 */ 4896 #define CAN_F13R2_FB1 CAN_F13R2_FB1_Msk /*!<Filter bit 1 */ 4897 #define CAN_F13R2_FB2_Pos (2U) 4898 #define CAN_F13R2_FB2_Msk (0x1UL << CAN_F13R2_FB2_Pos) /*!< 0x00000004 */ 4899 #define CAN_F13R2_FB2 CAN_F13R2_FB2_Msk /*!<Filter bit 2 */ 4900 #define CAN_F13R2_FB3_Pos (3U) 4901 #define CAN_F13R2_FB3_Msk (0x1UL << CAN_F13R2_FB3_Pos) /*!< 0x00000008 */ 4902 #define CAN_F13R2_FB3 CAN_F13R2_FB3_Msk /*!<Filter bit 3 */ 4903 #define CAN_F13R2_FB4_Pos (4U) 4904 #define CAN_F13R2_FB4_Msk (0x1UL << CAN_F13R2_FB4_Pos) /*!< 0x00000010 */ 4905 #define CAN_F13R2_FB4 CAN_F13R2_FB4_Msk /*!<Filter bit 4 */ 4906 #define CAN_F13R2_FB5_Pos (5U) 4907 #define CAN_F13R2_FB5_Msk (0x1UL << CAN_F13R2_FB5_Pos) /*!< 0x00000020 */ 4908 #define CAN_F13R2_FB5 CAN_F13R2_FB5_Msk /*!<Filter bit 5 */ 4909 #define CAN_F13R2_FB6_Pos (6U) 4910 #define CAN_F13R2_FB6_Msk (0x1UL << CAN_F13R2_FB6_Pos) /*!< 0x00000040 */ 4911 #define CAN_F13R2_FB6 CAN_F13R2_FB6_Msk /*!<Filter bit 6 */ 4912 #define CAN_F13R2_FB7_Pos (7U) 4913 #define CAN_F13R2_FB7_Msk (0x1UL << CAN_F13R2_FB7_Pos) /*!< 0x00000080 */ 4914 #define CAN_F13R2_FB7 CAN_F13R2_FB7_Msk /*!<Filter bit 7 */ 4915 #define CAN_F13R2_FB8_Pos (8U) 4916 #define CAN_F13R2_FB8_Msk (0x1UL << CAN_F13R2_FB8_Pos) /*!< 0x00000100 */ 4917 #define CAN_F13R2_FB8 CAN_F13R2_FB8_Msk /*!<Filter bit 8 */ 4918 #define CAN_F13R2_FB9_Pos (9U) 4919 #define CAN_F13R2_FB9_Msk (0x1UL << CAN_F13R2_FB9_Pos) /*!< 0x00000200 */ 4920 #define CAN_F13R2_FB9 CAN_F13R2_FB9_Msk /*!<Filter bit 9 */ 4921 #define CAN_F13R2_FB10_Pos (10U) 4922 #define CAN_F13R2_FB10_Msk (0x1UL << CAN_F13R2_FB10_Pos) /*!< 0x00000400 */ 4923 #define CAN_F13R2_FB10 CAN_F13R2_FB10_Msk /*!<Filter bit 10 */ 4924 #define CAN_F13R2_FB11_Pos (11U) 4925 #define CAN_F13R2_FB11_Msk (0x1UL << CAN_F13R2_FB11_Pos) /*!< 0x00000800 */ 4926 #define CAN_F13R2_FB11 CAN_F13R2_FB11_Msk /*!<Filter bit 11 */ 4927 #define CAN_F13R2_FB12_Pos (12U) 4928 #define CAN_F13R2_FB12_Msk (0x1UL << CAN_F13R2_FB12_Pos) /*!< 0x00001000 */ 4929 #define CAN_F13R2_FB12 CAN_F13R2_FB12_Msk /*!<Filter bit 12 */ 4930 #define CAN_F13R2_FB13_Pos (13U) 4931 #define CAN_F13R2_FB13_Msk (0x1UL << CAN_F13R2_FB13_Pos) /*!< 0x00002000 */ 4932 #define CAN_F13R2_FB13 CAN_F13R2_FB13_Msk /*!<Filter bit 13 */ 4933 #define CAN_F13R2_FB14_Pos (14U) 4934 #define CAN_F13R2_FB14_Msk (0x1UL << CAN_F13R2_FB14_Pos) /*!< 0x00004000 */ 4935 #define CAN_F13R2_FB14 CAN_F13R2_FB14_Msk /*!<Filter bit 14 */ 4936 #define CAN_F13R2_FB15_Pos (15U) 4937 #define CAN_F13R2_FB15_Msk (0x1UL << CAN_F13R2_FB15_Pos) /*!< 0x00008000 */ 4938 #define CAN_F13R2_FB15 CAN_F13R2_FB15_Msk /*!<Filter bit 15 */ 4939 #define CAN_F13R2_FB16_Pos (16U) 4940 #define CAN_F13R2_FB16_Msk (0x1UL << CAN_F13R2_FB16_Pos) /*!< 0x00010000 */ 4941 #define CAN_F13R2_FB16 CAN_F13R2_FB16_Msk /*!<Filter bit 16 */ 4942 #define CAN_F13R2_FB17_Pos (17U) 4943 #define CAN_F13R2_FB17_Msk (0x1UL << CAN_F13R2_FB17_Pos) /*!< 0x00020000 */ 4944 #define CAN_F13R2_FB17 CAN_F13R2_FB17_Msk /*!<Filter bit 17 */ 4945 #define CAN_F13R2_FB18_Pos (18U) 4946 #define CAN_F13R2_FB18_Msk (0x1UL << CAN_F13R2_FB18_Pos) /*!< 0x00040000 */ 4947 #define CAN_F13R2_FB18 CAN_F13R2_FB18_Msk /*!<Filter bit 18 */ 4948 #define CAN_F13R2_FB19_Pos (19U) 4949 #define CAN_F13R2_FB19_Msk (0x1UL << CAN_F13R2_FB19_Pos) /*!< 0x00080000 */ 4950 #define CAN_F13R2_FB19 CAN_F13R2_FB19_Msk /*!<Filter bit 19 */ 4951 #define CAN_F13R2_FB20_Pos (20U) 4952 #define CAN_F13R2_FB20_Msk (0x1UL << CAN_F13R2_FB20_Pos) /*!< 0x00100000 */ 4953 #define CAN_F13R2_FB20 CAN_F13R2_FB20_Msk /*!<Filter bit 20 */ 4954 #define CAN_F13R2_FB21_Pos (21U) 4955 #define CAN_F13R2_FB21_Msk (0x1UL << CAN_F13R2_FB21_Pos) /*!< 0x00200000 */ 4956 #define CAN_F13R2_FB21 CAN_F13R2_FB21_Msk /*!<Filter bit 21 */ 4957 #define CAN_F13R2_FB22_Pos (22U) 4958 #define CAN_F13R2_FB22_Msk (0x1UL << CAN_F13R2_FB22_Pos) /*!< 0x00400000 */ 4959 #define CAN_F13R2_FB22 CAN_F13R2_FB22_Msk /*!<Filter bit 22 */ 4960 #define CAN_F13R2_FB23_Pos (23U) 4961 #define CAN_F13R2_FB23_Msk (0x1UL << CAN_F13R2_FB23_Pos) /*!< 0x00800000 */ 4962 #define CAN_F13R2_FB23 CAN_F13R2_FB23_Msk /*!<Filter bit 23 */ 4963 #define CAN_F13R2_FB24_Pos (24U) 4964 #define CAN_F13R2_FB24_Msk (0x1UL << CAN_F13R2_FB24_Pos) /*!< 0x01000000 */ 4965 #define CAN_F13R2_FB24 CAN_F13R2_FB24_Msk /*!<Filter bit 24 */ 4966 #define CAN_F13R2_FB25_Pos (25U) 4967 #define CAN_F13R2_FB25_Msk (0x1UL << CAN_F13R2_FB25_Pos) /*!< 0x02000000 */ 4968 #define CAN_F13R2_FB25 CAN_F13R2_FB25_Msk /*!<Filter bit 25 */ 4969 #define CAN_F13R2_FB26_Pos (26U) 4970 #define CAN_F13R2_FB26_Msk (0x1UL << CAN_F13R2_FB26_Pos) /*!< 0x04000000 */ 4971 #define CAN_F13R2_FB26 CAN_F13R2_FB26_Msk /*!<Filter bit 26 */ 4972 #define CAN_F13R2_FB27_Pos (27U) 4973 #define CAN_F13R2_FB27_Msk (0x1UL << CAN_F13R2_FB27_Pos) /*!< 0x08000000 */ 4974 #define CAN_F13R2_FB27 CAN_F13R2_FB27_Msk /*!<Filter bit 27 */ 4975 #define CAN_F13R2_FB28_Pos (28U) 4976 #define CAN_F13R2_FB28_Msk (0x1UL << CAN_F13R2_FB28_Pos) /*!< 0x10000000 */ 4977 #define CAN_F13R2_FB28 CAN_F13R2_FB28_Msk /*!<Filter bit 28 */ 4978 #define CAN_F13R2_FB29_Pos (29U) 4979 #define CAN_F13R2_FB29_Msk (0x1UL << CAN_F13R2_FB29_Pos) /*!< 0x20000000 */ 4980 #define CAN_F13R2_FB29 CAN_F13R2_FB29_Msk /*!<Filter bit 29 */ 4981 #define CAN_F13R2_FB30_Pos (30U) 4982 #define CAN_F13R2_FB30_Msk (0x1UL << CAN_F13R2_FB30_Pos) /*!< 0x40000000 */ 4983 #define CAN_F13R2_FB30 CAN_F13R2_FB30_Msk /*!<Filter bit 30 */ 4984 #define CAN_F13R2_FB31_Pos (31U) 4985 #define CAN_F13R2_FB31_Msk (0x1UL << CAN_F13R2_FB31_Pos) /*!< 0x80000000 */ 4986 #define CAN_F13R2_FB31 CAN_F13R2_FB31_Msk /*!<Filter bit 31 */ 4987 4988 /******************************************************************************/ 4989 /* */ 4990 /* CRC calculation unit (CRC) */ 4991 /* */ 4992 /******************************************************************************/ 4993 /******************* Bit definition for CRC_DR register *********************/ 4994 #define CRC_DR_DR_Pos (0U) 4995 #define CRC_DR_DR_Msk (0xFFFFFFFFUL << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */ 4996 #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */ 4997 4998 /******************* Bit definition for CRC_IDR register ********************/ 4999 #define CRC_IDR_IDR ((uint8_t)0xFFU) /*!< General-purpose 8-bit data register bits */ 5000 5001 /******************** Bit definition for CRC_CR register ********************/ 5002 #define CRC_CR_RESET_Pos (0U) 5003 #define CRC_CR_RESET_Msk (0x1UL << CRC_CR_RESET_Pos) /*!< 0x00000001 */ 5004 #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET the CRC computation unit bit */ 5005 #define CRC_CR_POLYSIZE_Pos (3U) 5006 #define CRC_CR_POLYSIZE_Msk (0x3UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000018 */ 5007 #define CRC_CR_POLYSIZE CRC_CR_POLYSIZE_Msk /*!< Polynomial size bits */ 5008 #define CRC_CR_POLYSIZE_0 (0x1UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000008 */ 5009 #define CRC_CR_POLYSIZE_1 (0x2UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000010 */ 5010 #define CRC_CR_REV_IN_Pos (5U) 5011 #define CRC_CR_REV_IN_Msk (0x3UL << CRC_CR_REV_IN_Pos) /*!< 0x00000060 */ 5012 #define CRC_CR_REV_IN CRC_CR_REV_IN_Msk /*!< REV_IN Reverse Input Data bits */ 5013 #define CRC_CR_REV_IN_0 (0x1UL << CRC_CR_REV_IN_Pos) /*!< 0x00000020 */ 5014 #define CRC_CR_REV_IN_1 (0x2UL << CRC_CR_REV_IN_Pos) /*!< 0x00000040 */ 5015 #define CRC_CR_REV_OUT_Pos (7U) 5016 #define CRC_CR_REV_OUT_Msk (0x1UL << CRC_CR_REV_OUT_Pos) /*!< 0x00000080 */ 5017 #define CRC_CR_REV_OUT CRC_CR_REV_OUT_Msk /*!< REV_OUT Reverse Output Data bits */ 5018 5019 /******************* Bit definition for CRC_INIT register *******************/ 5020 #define CRC_INIT_INIT_Pos (0U) 5021 #define CRC_INIT_INIT_Msk (0xFFFFFFFFUL << CRC_INIT_INIT_Pos) /*!< 0xFFFFFFFF */ 5022 #define CRC_INIT_INIT CRC_INIT_INIT_Msk /*!< Initial CRC value bits */ 5023 5024 /******************* Bit definition for CRC_POL register ********************/ 5025 #define CRC_POL_POL_Pos (0U) 5026 #define CRC_POL_POL_Msk (0xFFFFFFFFUL << CRC_POL_POL_Pos) /*!< 0xFFFFFFFF */ 5027 #define CRC_POL_POL CRC_POL_POL_Msk /*!< Coefficients of the polynomial */ 5028 5029 /******************************************************************************/ 5030 /* */ 5031 /* Digital to Analog Converter (DAC) */ 5032 /* */ 5033 /******************************************************************************/ 5034 5035 /* 5036 * @brief Specific device feature definitions (not present on all devices in the STM32F3 series) 5037 */ 5038 #define DAC_CHANNEL2_SUPPORT /*!< DAC feature available only on specific devices: DAC channel 2 available (may not be available on all DAC instances DACx) */ 5039 5040 5041 /******************** Bit definition for DAC_CR register ********************/ 5042 #define DAC_CR_EN1_Pos (0U) 5043 #define DAC_CR_EN1_Msk (0x1UL << DAC_CR_EN1_Pos) /*!< 0x00000001 */ 5044 #define DAC_CR_EN1 DAC_CR_EN1_Msk /*!< DAC channel1 enable */ 5045 #define DAC_CR_BOFF1_Pos (1U) 5046 #define DAC_CR_BOFF1_Msk (0x1UL << DAC_CR_BOFF1_Pos) /*!< 0x00000002 */ 5047 #define DAC_CR_BOFF1 DAC_CR_BOFF1_Msk /*!< DAC channel1 output buffer disable */ 5048 #define DAC_CR_TEN1_Pos (2U) 5049 #define DAC_CR_TEN1_Msk (0x1UL << DAC_CR_TEN1_Pos) /*!< 0x00000004 */ 5050 #define DAC_CR_TEN1 DAC_CR_TEN1_Msk /*!< DAC channel1 Trigger enable */ 5051 5052 #define DAC_CR_TSEL1_Pos (3U) 5053 #define DAC_CR_TSEL1_Msk (0x7UL << DAC_CR_TSEL1_Pos) /*!< 0x00000038 */ 5054 #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk /*!< TSEL1[2:0] (DAC channel1 Trigger selection) */ 5055 #define DAC_CR_TSEL1_0 (0x1UL << DAC_CR_TSEL1_Pos) /*!< 0x00000008 */ 5056 #define DAC_CR_TSEL1_1 (0x2UL << DAC_CR_TSEL1_Pos) /*!< 0x00000010 */ 5057 #define DAC_CR_TSEL1_2 (0x4UL << DAC_CR_TSEL1_Pos) /*!< 0x00000020 */ 5058 5059 #define DAC_CR_WAVE1_Pos (6U) 5060 #define DAC_CR_WAVE1_Msk (0x3UL << DAC_CR_WAVE1_Pos) /*!< 0x000000C0 */ 5061 #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk /*!< WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */ 5062 #define DAC_CR_WAVE1_0 (0x1UL << DAC_CR_WAVE1_Pos) /*!< 0x00000040 */ 5063 #define DAC_CR_WAVE1_1 (0x2UL << DAC_CR_WAVE1_Pos) /*!< 0x00000080 */ 5064 5065 #define DAC_CR_MAMP1_Pos (8U) 5066 #define DAC_CR_MAMP1_Msk (0xFUL << DAC_CR_MAMP1_Pos) /*!< 0x00000F00 */ 5067 #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk /*!< MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */ 5068 #define DAC_CR_MAMP1_0 (0x1UL << DAC_CR_MAMP1_Pos) /*!< 0x00000100 */ 5069 #define DAC_CR_MAMP1_1 (0x2UL << DAC_CR_MAMP1_Pos) /*!< 0x00000200 */ 5070 #define DAC_CR_MAMP1_2 (0x4UL << DAC_CR_MAMP1_Pos) /*!< 0x00000400 */ 5071 #define DAC_CR_MAMP1_3 (0x8UL << DAC_CR_MAMP1_Pos) /*!< 0x00000800 */ 5072 5073 #define DAC_CR_DMAEN1_Pos (12U) 5074 #define DAC_CR_DMAEN1_Msk (0x1UL << DAC_CR_DMAEN1_Pos) /*!< 0x00001000 */ 5075 #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk /*!< DAC channel1 DMA enable */ 5076 #define DAC_CR_DMAUDRIE1_Pos (13U) 5077 #define DAC_CR_DMAUDRIE1_Msk (0x1UL << DAC_CR_DMAUDRIE1_Pos) /*!< 0x00002000 */ 5078 #define DAC_CR_DMAUDRIE1 DAC_CR_DMAUDRIE1_Msk /*!< DAC channel1 DMA underrun IT enable */ 5079 #define DAC_CR_EN2_Pos (16U) 5080 #define DAC_CR_EN2_Msk (0x1UL << DAC_CR_EN2_Pos) /*!< 0x00010000 */ 5081 #define DAC_CR_EN2 DAC_CR_EN2_Msk /*!< DAC channel2 enable */ 5082 #define DAC_CR_BOFF2_Pos (17U) 5083 #define DAC_CR_BOFF2_Msk (0x1UL << DAC_CR_BOFF2_Pos) /*!< 0x00020000 */ 5084 #define DAC_CR_BOFF2 DAC_CR_BOFF2_Msk /*!< DAC channel2 output buffer disable */ 5085 #define DAC_CR_TEN2_Pos (18U) 5086 #define DAC_CR_TEN2_Msk (0x1UL << DAC_CR_TEN2_Pos) /*!< 0x00040000 */ 5087 #define DAC_CR_TEN2 DAC_CR_TEN2_Msk /*!< DAC channel2 Trigger enable */ 5088 5089 #define DAC_CR_TSEL2_Pos (19U) 5090 #define DAC_CR_TSEL2_Msk (0x7UL << DAC_CR_TSEL2_Pos) /*!< 0x00380000 */ 5091 #define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk /*!< TSEL2[2:0] (DAC channel2 Trigger selection) */ 5092 #define DAC_CR_TSEL2_0 (0x1UL << DAC_CR_TSEL2_Pos) /*!< 0x00080000 */ 5093 #define DAC_CR_TSEL2_1 (0x2UL << DAC_CR_TSEL2_Pos) /*!< 0x00100000 */ 5094 #define DAC_CR_TSEL2_2 (0x4UL << DAC_CR_TSEL2_Pos) /*!< 0x00200000 */ 5095 5096 #define DAC_CR_WAVE2_Pos (22U) 5097 #define DAC_CR_WAVE2_Msk (0x3UL << DAC_CR_WAVE2_Pos) /*!< 0x00C00000 */ 5098 #define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk /*!< WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */ 5099 #define DAC_CR_WAVE2_0 (0x1UL << DAC_CR_WAVE2_Pos) /*!< 0x00400000 */ 5100 #define DAC_CR_WAVE2_1 (0x2UL << DAC_CR_WAVE2_Pos) /*!< 0x00800000 */ 5101 5102 #define DAC_CR_MAMP2_Pos (24U) 5103 #define DAC_CR_MAMP2_Msk (0xFUL << DAC_CR_MAMP2_Pos) /*!< 0x0F000000 */ 5104 #define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk /*!< MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */ 5105 #define DAC_CR_MAMP2_0 (0x1UL << DAC_CR_MAMP2_Pos) /*!< 0x01000000 */ 5106 #define DAC_CR_MAMP2_1 (0x2UL << DAC_CR_MAMP2_Pos) /*!< 0x02000000 */ 5107 #define DAC_CR_MAMP2_2 (0x4UL << DAC_CR_MAMP2_Pos) /*!< 0x04000000 */ 5108 #define DAC_CR_MAMP2_3 (0x8UL << DAC_CR_MAMP2_Pos) /*!< 0x08000000 */ 5109 5110 #define DAC_CR_DMAEN2_Pos (28U) 5111 #define DAC_CR_DMAEN2_Msk (0x1UL << DAC_CR_DMAEN2_Pos) /*!< 0x10000000 */ 5112 #define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk /*!< DAC channel2 DMA enabled */ 5113 #define DAC_CR_DMAUDRIE2_Pos (29U) 5114 #define DAC_CR_DMAUDRIE2_Msk (0x1UL << DAC_CR_DMAUDRIE2_Pos) /*!< 0x20000000 */ 5115 #define DAC_CR_DMAUDRIE2 DAC_CR_DMAUDRIE2_Msk /*!< DAC channel2 DMA underrun IT enable */ 5116 5117 /***************** Bit definition for DAC_SWTRIGR register ******************/ 5118 #define DAC_SWTRIGR_SWTRIG1_Pos (0U) 5119 #define DAC_SWTRIGR_SWTRIG1_Msk (0x1UL << DAC_SWTRIGR_SWTRIG1_Pos) /*!< 0x00000001 */ 5120 #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk /*!< DAC channel1 software trigger */ 5121 #define DAC_SWTRIGR_SWTRIG2_Pos (1U) 5122 #define DAC_SWTRIGR_SWTRIG2_Msk (0x1UL << DAC_SWTRIGR_SWTRIG2_Pos) /*!< 0x00000002 */ 5123 #define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk /*!< DAC channel2 software trigger */ 5124 5125 /***************** Bit definition for DAC_DHR12R1 register ******************/ 5126 #define DAC_DHR12R1_DACC1DHR_Pos (0U) 5127 #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12R1_DACC1DHR_Pos) /*!< 0x00000FFF */ 5128 #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk /*!< DAC channel1 12-bit Right aligned data */ 5129 5130 /***************** Bit definition for DAC_DHR12L1 register ******************/ 5131 #define DAC_DHR12L1_DACC1DHR_Pos (4U) 5132 #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12L1_DACC1DHR_Pos) /*!< 0x0000FFF0 */ 5133 #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk /*!< DAC channel1 12-bit Left aligned data */ 5134 5135 /****************** Bit definition for DAC_DHR8R1 register ******************/ 5136 #define DAC_DHR8R1_DACC1DHR_Pos (0U) 5137 #define DAC_DHR8R1_DACC1DHR_Msk (0xFFUL << DAC_DHR8R1_DACC1DHR_Pos) /*!< 0x000000FF */ 5138 #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk /*!< DAC channel1 8-bit Right aligned data */ 5139 5140 /***************** Bit definition for DAC_DHR12R2 register ******************/ 5141 #define DAC_DHR12R2_DACC2DHR_Pos (0U) 5142 #define DAC_DHR12R2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12R2_DACC2DHR_Pos) /*!< 0x00000FFF */ 5143 #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk /*!< DAC channel2 12-bit Right aligned data */ 5144 5145 /***************** Bit definition for DAC_DHR12L2 register ******************/ 5146 #define DAC_DHR12L2_DACC2DHR_Pos (4U) 5147 #define DAC_DHR12L2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12L2_DACC2DHR_Pos) /*!< 0x0000FFF0 */ 5148 #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk /*!< DAC channel2 12-bit Left aligned data */ 5149 5150 /****************** Bit definition for DAC_DHR8R2 register ******************/ 5151 #define DAC_DHR8R2_DACC2DHR_Pos (0U) 5152 #define DAC_DHR8R2_DACC2DHR_Msk (0xFFUL << DAC_DHR8R2_DACC2DHR_Pos) /*!< 0x000000FF */ 5153 #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk /*!< DAC channel2 8-bit Right aligned data */ 5154 5155 /***************** Bit definition for DAC_DHR12RD register ******************/ 5156 #define DAC_DHR12RD_DACC1DHR_Pos (0U) 5157 #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC1DHR_Pos) /*!< 0x00000FFF */ 5158 #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk /*!< DAC channel1 12-bit Right aligned data */ 5159 #define DAC_DHR12RD_DACC2DHR_Pos (16U) 5160 #define DAC_DHR12RD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC2DHR_Pos) /*!< 0x0FFF0000 */ 5161 #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk /*!< DAC channel2 12-bit Right aligned data */ 5162 5163 /***************** Bit definition for DAC_DHR12LD register ******************/ 5164 #define DAC_DHR12LD_DACC1DHR_Pos (4U) 5165 #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC1DHR_Pos) /*!< 0x0000FFF0 */ 5166 #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk /*!< DAC channel1 12-bit Left aligned data */ 5167 #define DAC_DHR12LD_DACC2DHR_Pos (20U) 5168 #define DAC_DHR12LD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC2DHR_Pos) /*!< 0xFFF00000 */ 5169 #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk /*!< DAC channel2 12-bit Left aligned data */ 5170 5171 /****************** Bit definition for DAC_DHR8RD register ******************/ 5172 #define DAC_DHR8RD_DACC1DHR_Pos (0U) 5173 #define DAC_DHR8RD_DACC1DHR_Msk (0xFFUL << DAC_DHR8RD_DACC1DHR_Pos) /*!< 0x000000FF */ 5174 #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk /*!< DAC channel1 8-bit Right aligned data */ 5175 #define DAC_DHR8RD_DACC2DHR_Pos (8U) 5176 #define DAC_DHR8RD_DACC2DHR_Msk (0xFFUL << DAC_DHR8RD_DACC2DHR_Pos) /*!< 0x0000FF00 */ 5177 #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk /*!< DAC channel2 8-bit Right aligned data */ 5178 5179 /******************* Bit definition for DAC_DOR1 register *******************/ 5180 #define DAC_DOR1_DACC1DOR_Pos (0U) 5181 #define DAC_DOR1_DACC1DOR_Msk (0xFFFUL << DAC_DOR1_DACC1DOR_Pos) /*!< 0x00000FFF */ 5182 #define DAC_DOR1_DACC1DOR DAC_DOR1_DACC1DOR_Msk /*!< DAC channel1 data output */ 5183 5184 /******************* Bit definition for DAC_DOR2 register *******************/ 5185 #define DAC_DOR2_DACC2DOR_Pos (0U) 5186 #define DAC_DOR2_DACC2DOR_Msk (0xFFFUL << DAC_DOR2_DACC2DOR_Pos) /*!< 0x00000FFF */ 5187 #define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk /*!< DAC channel2 data output */ 5188 5189 /******************** Bit definition for DAC_SR register ********************/ 5190 #define DAC_SR_DMAUDR1_Pos (13U) 5191 #define DAC_SR_DMAUDR1_Msk (0x1UL << DAC_SR_DMAUDR1_Pos) /*!< 0x00002000 */ 5192 #define DAC_SR_DMAUDR1 DAC_SR_DMAUDR1_Msk /*!< DAC channel1 DMA underrun flag */ 5193 #define DAC_SR_DMAUDR2_Pos (29U) 5194 #define DAC_SR_DMAUDR2_Msk (0x1UL << DAC_SR_DMAUDR2_Pos) /*!< 0x20000000 */ 5195 #define DAC_SR_DMAUDR2 DAC_SR_DMAUDR2_Msk /*!< DAC channel2 DMA underrun flag */ 5196 5197 /******************************************************************************/ 5198 /* */ 5199 /* Debug MCU (DBGMCU) */ 5200 /* */ 5201 /******************************************************************************/ 5202 /******************** Bit definition for DBGMCU_IDCODE register *************/ 5203 #define DBGMCU_IDCODE_DEV_ID_Pos (0U) 5204 #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFUL << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */ 5205 #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk 5206 #define DBGMCU_IDCODE_REV_ID_Pos (16U) 5207 #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */ 5208 #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk 5209 5210 /******************** Bit definition for DBGMCU_CR register *****************/ 5211 #define DBGMCU_CR_DBG_SLEEP_Pos (0U) 5212 #define DBGMCU_CR_DBG_SLEEP_Msk (0x1UL << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */ 5213 #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk 5214 #define DBGMCU_CR_DBG_STOP_Pos (1U) 5215 #define DBGMCU_CR_DBG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */ 5216 #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk 5217 #define DBGMCU_CR_DBG_STANDBY_Pos (2U) 5218 #define DBGMCU_CR_DBG_STANDBY_Msk (0x1UL << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */ 5219 #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk 5220 #define DBGMCU_CR_TRACE_IOEN_Pos (5U) 5221 #define DBGMCU_CR_TRACE_IOEN_Msk (0x1UL << DBGMCU_CR_TRACE_IOEN_Pos) /*!< 0x00000020 */ 5222 #define DBGMCU_CR_TRACE_IOEN DBGMCU_CR_TRACE_IOEN_Msk 5223 5224 #define DBGMCU_CR_TRACE_MODE_Pos (6U) 5225 #define DBGMCU_CR_TRACE_MODE_Msk (0x3UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x000000C0 */ 5226 #define DBGMCU_CR_TRACE_MODE DBGMCU_CR_TRACE_MODE_Msk 5227 #define DBGMCU_CR_TRACE_MODE_0 (0x1UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000040 */ 5228 #define DBGMCU_CR_TRACE_MODE_1 (0x2UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000080 */ 5229 5230 /******************** Bit definition for DBGMCU_APB1_FZ register ************/ 5231 #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos (0U) 5232 #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */ 5233 #define DBGMCU_APB1_FZ_DBG_TIM2_STOP DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk 5234 #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos (1U) 5235 #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos) /*!< 0x00000002 */ 5236 #define DBGMCU_APB1_FZ_DBG_TIM3_STOP DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk 5237 #define DBGMCU_APB1_FZ_DBG_TIM4_STOP_Pos (2U) 5238 #define DBGMCU_APB1_FZ_DBG_TIM4_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM4_STOP_Pos) /*!< 0x00000004 */ 5239 #define DBGMCU_APB1_FZ_DBG_TIM4_STOP DBGMCU_APB1_FZ_DBG_TIM4_STOP_Msk 5240 #define DBGMCU_APB1_FZ_DBG_TIM5_STOP_Pos (3U) 5241 #define DBGMCU_APB1_FZ_DBG_TIM5_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM5_STOP_Pos) /*!< 0x00000008 */ 5242 #define DBGMCU_APB1_FZ_DBG_TIM5_STOP DBGMCU_APB1_FZ_DBG_TIM5_STOP_Msk 5243 #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos (4U) 5244 #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos) /*!< 0x00000010 */ 5245 #define DBGMCU_APB1_FZ_DBG_TIM6_STOP DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk 5246 #define DBGMCU_APB1_FZ_DBG_TIM7_STOP_Pos (5U) 5247 #define DBGMCU_APB1_FZ_DBG_TIM7_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM7_STOP_Pos) /*!< 0x00000020 */ 5248 #define DBGMCU_APB1_FZ_DBG_TIM7_STOP DBGMCU_APB1_FZ_DBG_TIM7_STOP_Msk 5249 #define DBGMCU_APB1_FZ_DBG_TIM12_STOP_Pos (6U) 5250 #define DBGMCU_APB1_FZ_DBG_TIM12_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM12_STOP_Pos) /*!< 0x00000040 */ 5251 #define DBGMCU_APB1_FZ_DBG_TIM12_STOP DBGMCU_APB1_FZ_DBG_TIM12_STOP_Msk 5252 #define DBGMCU_APB1_FZ_DBG_TIM13_STOP_Pos (7U) 5253 #define DBGMCU_APB1_FZ_DBG_TIM13_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM13_STOP_Pos) /*!< 0x00000080 */ 5254 #define DBGMCU_APB1_FZ_DBG_TIM13_STOP DBGMCU_APB1_FZ_DBG_TIM13_STOP_Msk 5255 #define DBGMCU_APB1_FZ_DBG_TIM14_STOP_Pos (8U) 5256 #define DBGMCU_APB1_FZ_DBG_TIM14_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM14_STOP_Pos) /*!< 0x00000100 */ 5257 #define DBGMCU_APB1_FZ_DBG_TIM14_STOP DBGMCU_APB1_FZ_DBG_TIM14_STOP_Msk 5258 #define DBGMCU_APB1_FZ_DBG_TIM18_STOP_Pos (9U) 5259 #define DBGMCU_APB1_FZ_DBG_TIM18_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM18_STOP_Pos) /*!< 0x00000200 */ 5260 #define DBGMCU_APB1_FZ_DBG_TIM18_STOP DBGMCU_APB1_FZ_DBG_TIM18_STOP_Msk 5261 #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos (10U) 5262 #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos) /*!< 0x00000400 */ 5263 #define DBGMCU_APB1_FZ_DBG_RTC_STOP DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk 5264 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos (11U) 5265 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */ 5266 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk 5267 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos (12U) 5268 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */ 5269 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk 5270 #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Pos (21U) 5271 #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Pos) /*!< 0x00200000 */ 5272 #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Msk 5273 #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Pos (22U) 5274 #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Pos) /*!< 0x00400000 */ 5275 #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Msk 5276 #define DBGMCU_APB1_FZ_DBG_CAN_STOP_Pos (25U) 5277 #define DBGMCU_APB1_FZ_DBG_CAN_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_CAN_STOP_Pos) /*!< 0x02000000 */ 5278 #define DBGMCU_APB1_FZ_DBG_CAN_STOP DBGMCU_APB1_FZ_DBG_CAN_STOP_Msk 5279 5280 /******************** Bit definition for DBGMCU_APB2_FZ register ************/ 5281 #define DBGMCU_APB2_FZ_DBG_TIM15_STOP_Pos (2U) 5282 #define DBGMCU_APB2_FZ_DBG_TIM15_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM15_STOP_Pos) /*!< 0x00000004 */ 5283 #define DBGMCU_APB2_FZ_DBG_TIM15_STOP DBGMCU_APB2_FZ_DBG_TIM15_STOP_Msk 5284 #define DBGMCU_APB2_FZ_DBG_TIM16_STOP_Pos (3U) 5285 #define DBGMCU_APB2_FZ_DBG_TIM16_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM16_STOP_Pos) /*!< 0x00000008 */ 5286 #define DBGMCU_APB2_FZ_DBG_TIM16_STOP DBGMCU_APB2_FZ_DBG_TIM16_STOP_Msk 5287 #define DBGMCU_APB2_FZ_DBG_TIM17_STOP_Pos (4U) 5288 #define DBGMCU_APB2_FZ_DBG_TIM17_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM17_STOP_Pos) /*!< 0x00000010 */ 5289 #define DBGMCU_APB2_FZ_DBG_TIM17_STOP DBGMCU_APB2_FZ_DBG_TIM17_STOP_Msk 5290 #define DBGMCU_APB2_FZ_DBG_TIM19_STOP_Pos (5U) 5291 #define DBGMCU_APB2_FZ_DBG_TIM19_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM19_STOP_Pos) /*!< 0x00000020 */ 5292 #define DBGMCU_APB2_FZ_DBG_TIM19_STOP DBGMCU_APB2_FZ_DBG_TIM19_STOP_Msk 5293 5294 /******************************************************************************/ 5295 /* */ 5296 /* DMA Controller (DMA) */ 5297 /* */ 5298 /******************************************************************************/ 5299 /******************* Bit definition for DMA_ISR register ********************/ 5300 #define DMA_ISR_GIF1_Pos (0U) 5301 #define DMA_ISR_GIF1_Msk (0x1UL << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */ 5302 #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */ 5303 #define DMA_ISR_TCIF1_Pos (1U) 5304 #define DMA_ISR_TCIF1_Msk (0x1UL << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */ 5305 #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */ 5306 #define DMA_ISR_HTIF1_Pos (2U) 5307 #define DMA_ISR_HTIF1_Msk (0x1UL << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */ 5308 #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */ 5309 #define DMA_ISR_TEIF1_Pos (3U) 5310 #define DMA_ISR_TEIF1_Msk (0x1UL << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */ 5311 #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */ 5312 #define DMA_ISR_GIF2_Pos (4U) 5313 #define DMA_ISR_GIF2_Msk (0x1UL << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */ 5314 #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */ 5315 #define DMA_ISR_TCIF2_Pos (5U) 5316 #define DMA_ISR_TCIF2_Msk (0x1UL << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */ 5317 #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */ 5318 #define DMA_ISR_HTIF2_Pos (6U) 5319 #define DMA_ISR_HTIF2_Msk (0x1UL << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */ 5320 #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */ 5321 #define DMA_ISR_TEIF2_Pos (7U) 5322 #define DMA_ISR_TEIF2_Msk (0x1UL << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */ 5323 #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */ 5324 #define DMA_ISR_GIF3_Pos (8U) 5325 #define DMA_ISR_GIF3_Msk (0x1UL << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */ 5326 #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */ 5327 #define DMA_ISR_TCIF3_Pos (9U) 5328 #define DMA_ISR_TCIF3_Msk (0x1UL << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */ 5329 #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */ 5330 #define DMA_ISR_HTIF3_Pos (10U) 5331 #define DMA_ISR_HTIF3_Msk (0x1UL << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */ 5332 #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */ 5333 #define DMA_ISR_TEIF3_Pos (11U) 5334 #define DMA_ISR_TEIF3_Msk (0x1UL << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */ 5335 #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */ 5336 #define DMA_ISR_GIF4_Pos (12U) 5337 #define DMA_ISR_GIF4_Msk (0x1UL << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */ 5338 #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */ 5339 #define DMA_ISR_TCIF4_Pos (13U) 5340 #define DMA_ISR_TCIF4_Msk (0x1UL << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */ 5341 #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */ 5342 #define DMA_ISR_HTIF4_Pos (14U) 5343 #define DMA_ISR_HTIF4_Msk (0x1UL << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */ 5344 #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */ 5345 #define DMA_ISR_TEIF4_Pos (15U) 5346 #define DMA_ISR_TEIF4_Msk (0x1UL << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */ 5347 #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */ 5348 #define DMA_ISR_GIF5_Pos (16U) 5349 #define DMA_ISR_GIF5_Msk (0x1UL << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */ 5350 #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */ 5351 #define DMA_ISR_TCIF5_Pos (17U) 5352 #define DMA_ISR_TCIF5_Msk (0x1UL << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */ 5353 #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */ 5354 #define DMA_ISR_HTIF5_Pos (18U) 5355 #define DMA_ISR_HTIF5_Msk (0x1UL << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */ 5356 #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */ 5357 #define DMA_ISR_TEIF5_Pos (19U) 5358 #define DMA_ISR_TEIF5_Msk (0x1UL << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */ 5359 #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */ 5360 #define DMA_ISR_GIF6_Pos (20U) 5361 #define DMA_ISR_GIF6_Msk (0x1UL << DMA_ISR_GIF6_Pos) /*!< 0x00100000 */ 5362 #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */ 5363 #define DMA_ISR_TCIF6_Pos (21U) 5364 #define DMA_ISR_TCIF6_Msk (0x1UL << DMA_ISR_TCIF6_Pos) /*!< 0x00200000 */ 5365 #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */ 5366 #define DMA_ISR_HTIF6_Pos (22U) 5367 #define DMA_ISR_HTIF6_Msk (0x1UL << DMA_ISR_HTIF6_Pos) /*!< 0x00400000 */ 5368 #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */ 5369 #define DMA_ISR_TEIF6_Pos (23U) 5370 #define DMA_ISR_TEIF6_Msk (0x1UL << DMA_ISR_TEIF6_Pos) /*!< 0x00800000 */ 5371 #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */ 5372 #define DMA_ISR_GIF7_Pos (24U) 5373 #define DMA_ISR_GIF7_Msk (0x1UL << DMA_ISR_GIF7_Pos) /*!< 0x01000000 */ 5374 #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */ 5375 #define DMA_ISR_TCIF7_Pos (25U) 5376 #define DMA_ISR_TCIF7_Msk (0x1UL << DMA_ISR_TCIF7_Pos) /*!< 0x02000000 */ 5377 #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */ 5378 #define DMA_ISR_HTIF7_Pos (26U) 5379 #define DMA_ISR_HTIF7_Msk (0x1UL << DMA_ISR_HTIF7_Pos) /*!< 0x04000000 */ 5380 #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */ 5381 #define DMA_ISR_TEIF7_Pos (27U) 5382 #define DMA_ISR_TEIF7_Msk (0x1UL << DMA_ISR_TEIF7_Pos) /*!< 0x08000000 */ 5383 #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */ 5384 5385 /******************* Bit definition for DMA_IFCR register *******************/ 5386 #define DMA_IFCR_CGIF1_Pos (0U) 5387 #define DMA_IFCR_CGIF1_Msk (0x1UL << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */ 5388 #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clear */ 5389 #define DMA_IFCR_CTCIF1_Pos (1U) 5390 #define DMA_IFCR_CTCIF1_Msk (0x1UL << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */ 5391 #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */ 5392 #define DMA_IFCR_CHTIF1_Pos (2U) 5393 #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */ 5394 #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */ 5395 #define DMA_IFCR_CTEIF1_Pos (3U) 5396 #define DMA_IFCR_CTEIF1_Msk (0x1UL << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */ 5397 #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */ 5398 #define DMA_IFCR_CGIF2_Pos (4U) 5399 #define DMA_IFCR_CGIF2_Msk (0x1UL << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */ 5400 #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */ 5401 #define DMA_IFCR_CTCIF2_Pos (5U) 5402 #define DMA_IFCR_CTCIF2_Msk (0x1UL << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */ 5403 #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */ 5404 #define DMA_IFCR_CHTIF2_Pos (6U) 5405 #define DMA_IFCR_CHTIF2_Msk (0x1UL << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */ 5406 #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */ 5407 #define DMA_IFCR_CTEIF2_Pos (7U) 5408 #define DMA_IFCR_CTEIF2_Msk (0x1UL << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */ 5409 #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */ 5410 #define DMA_IFCR_CGIF3_Pos (8U) 5411 #define DMA_IFCR_CGIF3_Msk (0x1UL << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */ 5412 #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */ 5413 #define DMA_IFCR_CTCIF3_Pos (9U) 5414 #define DMA_IFCR_CTCIF3_Msk (0x1UL << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */ 5415 #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */ 5416 #define DMA_IFCR_CHTIF3_Pos (10U) 5417 #define DMA_IFCR_CHTIF3_Msk (0x1UL << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */ 5418 #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */ 5419 #define DMA_IFCR_CTEIF3_Pos (11U) 5420 #define DMA_IFCR_CTEIF3_Msk (0x1UL << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */ 5421 #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */ 5422 #define DMA_IFCR_CGIF4_Pos (12U) 5423 #define DMA_IFCR_CGIF4_Msk (0x1UL << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */ 5424 #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */ 5425 #define DMA_IFCR_CTCIF4_Pos (13U) 5426 #define DMA_IFCR_CTCIF4_Msk (0x1UL << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */ 5427 #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */ 5428 #define DMA_IFCR_CHTIF4_Pos (14U) 5429 #define DMA_IFCR_CHTIF4_Msk (0x1UL << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */ 5430 #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */ 5431 #define DMA_IFCR_CTEIF4_Pos (15U) 5432 #define DMA_IFCR_CTEIF4_Msk (0x1UL << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */ 5433 #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */ 5434 #define DMA_IFCR_CGIF5_Pos (16U) 5435 #define DMA_IFCR_CGIF5_Msk (0x1UL << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */ 5436 #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */ 5437 #define DMA_IFCR_CTCIF5_Pos (17U) 5438 #define DMA_IFCR_CTCIF5_Msk (0x1UL << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */ 5439 #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */ 5440 #define DMA_IFCR_CHTIF5_Pos (18U) 5441 #define DMA_IFCR_CHTIF5_Msk (0x1UL << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */ 5442 #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */ 5443 #define DMA_IFCR_CTEIF5_Pos (19U) 5444 #define DMA_IFCR_CTEIF5_Msk (0x1UL << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */ 5445 #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */ 5446 #define DMA_IFCR_CGIF6_Pos (20U) 5447 #define DMA_IFCR_CGIF6_Msk (0x1UL << DMA_IFCR_CGIF6_Pos) /*!< 0x00100000 */ 5448 #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */ 5449 #define DMA_IFCR_CTCIF6_Pos (21U) 5450 #define DMA_IFCR_CTCIF6_Msk (0x1UL << DMA_IFCR_CTCIF6_Pos) /*!< 0x00200000 */ 5451 #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */ 5452 #define DMA_IFCR_CHTIF6_Pos (22U) 5453 #define DMA_IFCR_CHTIF6_Msk (0x1UL << DMA_IFCR_CHTIF6_Pos) /*!< 0x00400000 */ 5454 #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */ 5455 #define DMA_IFCR_CTEIF6_Pos (23U) 5456 #define DMA_IFCR_CTEIF6_Msk (0x1UL << DMA_IFCR_CTEIF6_Pos) /*!< 0x00800000 */ 5457 #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */ 5458 #define DMA_IFCR_CGIF7_Pos (24U) 5459 #define DMA_IFCR_CGIF7_Msk (0x1UL << DMA_IFCR_CGIF7_Pos) /*!< 0x01000000 */ 5460 #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */ 5461 #define DMA_IFCR_CTCIF7_Pos (25U) 5462 #define DMA_IFCR_CTCIF7_Msk (0x1UL << DMA_IFCR_CTCIF7_Pos) /*!< 0x02000000 */ 5463 #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */ 5464 #define DMA_IFCR_CHTIF7_Pos (26U) 5465 #define DMA_IFCR_CHTIF7_Msk (0x1UL << DMA_IFCR_CHTIF7_Pos) /*!< 0x04000000 */ 5466 #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */ 5467 #define DMA_IFCR_CTEIF7_Pos (27U) 5468 #define DMA_IFCR_CTEIF7_Msk (0x1UL << DMA_IFCR_CTEIF7_Pos) /*!< 0x08000000 */ 5469 #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */ 5470 5471 /******************* Bit definition for DMA_CCR register ********************/ 5472 #define DMA_CCR_EN_Pos (0U) 5473 #define DMA_CCR_EN_Msk (0x1UL << DMA_CCR_EN_Pos) /*!< 0x00000001 */ 5474 #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */ 5475 #define DMA_CCR_TCIE_Pos (1U) 5476 #define DMA_CCR_TCIE_Msk (0x1UL << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */ 5477 #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */ 5478 #define DMA_CCR_HTIE_Pos (2U) 5479 #define DMA_CCR_HTIE_Msk (0x1UL << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */ 5480 #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */ 5481 #define DMA_CCR_TEIE_Pos (3U) 5482 #define DMA_CCR_TEIE_Msk (0x1UL << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */ 5483 #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */ 5484 #define DMA_CCR_DIR_Pos (4U) 5485 #define DMA_CCR_DIR_Msk (0x1UL << DMA_CCR_DIR_Pos) /*!< 0x00000010 */ 5486 #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */ 5487 #define DMA_CCR_CIRC_Pos (5U) 5488 #define DMA_CCR_CIRC_Msk (0x1UL << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */ 5489 #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */ 5490 #define DMA_CCR_PINC_Pos (6U) 5491 #define DMA_CCR_PINC_Msk (0x1UL << DMA_CCR_PINC_Pos) /*!< 0x00000040 */ 5492 #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */ 5493 #define DMA_CCR_MINC_Pos (7U) 5494 #define DMA_CCR_MINC_Msk (0x1UL << DMA_CCR_MINC_Pos) /*!< 0x00000080 */ 5495 #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */ 5496 5497 #define DMA_CCR_PSIZE_Pos (8U) 5498 #define DMA_CCR_PSIZE_Msk (0x3UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */ 5499 #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */ 5500 #define DMA_CCR_PSIZE_0 (0x1UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */ 5501 #define DMA_CCR_PSIZE_1 (0x2UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */ 5502 5503 #define DMA_CCR_MSIZE_Pos (10U) 5504 #define DMA_CCR_MSIZE_Msk (0x3UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */ 5505 #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */ 5506 #define DMA_CCR_MSIZE_0 (0x1UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */ 5507 #define DMA_CCR_MSIZE_1 (0x2UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */ 5508 5509 #define DMA_CCR_PL_Pos (12U) 5510 #define DMA_CCR_PL_Msk (0x3UL << DMA_CCR_PL_Pos) /*!< 0x00003000 */ 5511 #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level)*/ 5512 #define DMA_CCR_PL_0 (0x1UL << DMA_CCR_PL_Pos) /*!< 0x00001000 */ 5513 #define DMA_CCR_PL_1 (0x2UL << DMA_CCR_PL_Pos) /*!< 0x00002000 */ 5514 5515 #define DMA_CCR_MEM2MEM_Pos (14U) 5516 #define DMA_CCR_MEM2MEM_Msk (0x1UL << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */ 5517 #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */ 5518 5519 /****************** Bit definition for DMA_CNDTR register *******************/ 5520 #define DMA_CNDTR_NDT_Pos (0U) 5521 #define DMA_CNDTR_NDT_Msk (0xFFFFUL << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */ 5522 #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */ 5523 5524 /****************** Bit definition for DMA_CPAR register ********************/ 5525 #define DMA_CPAR_PA_Pos (0U) 5526 #define DMA_CPAR_PA_Msk (0xFFFFFFFFUL << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */ 5527 #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */ 5528 5529 /****************** Bit definition for DMA_CMAR register ********************/ 5530 #define DMA_CMAR_MA_Pos (0U) 5531 #define DMA_CMAR_MA_Msk (0xFFFFFFFFUL << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */ 5532 #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */ 5533 5534 /******************************************************************************/ 5535 /* */ 5536 /* External Interrupt/Event Controller (EXTI) */ 5537 /* */ 5538 /******************************************************************************/ 5539 /******************* Bit definition for EXTI_IMR register *******************/ 5540 #define EXTI_IMR_MR0_Pos (0U) 5541 #define EXTI_IMR_MR0_Msk (0x1UL << EXTI_IMR_MR0_Pos) /*!< 0x00000001 */ 5542 #define EXTI_IMR_MR0 EXTI_IMR_MR0_Msk /*!< Interrupt Mask on line 0 */ 5543 #define EXTI_IMR_MR1_Pos (1U) 5544 #define EXTI_IMR_MR1_Msk (0x1UL << EXTI_IMR_MR1_Pos) /*!< 0x00000002 */ 5545 #define EXTI_IMR_MR1 EXTI_IMR_MR1_Msk /*!< Interrupt Mask on line 1 */ 5546 #define EXTI_IMR_MR2_Pos (2U) 5547 #define EXTI_IMR_MR2_Msk (0x1UL << EXTI_IMR_MR2_Pos) /*!< 0x00000004 */ 5548 #define EXTI_IMR_MR2 EXTI_IMR_MR2_Msk /*!< Interrupt Mask on line 2 */ 5549 #define EXTI_IMR_MR3_Pos (3U) 5550 #define EXTI_IMR_MR3_Msk (0x1UL << EXTI_IMR_MR3_Pos) /*!< 0x00000008 */ 5551 #define EXTI_IMR_MR3 EXTI_IMR_MR3_Msk /*!< Interrupt Mask on line 3 */ 5552 #define EXTI_IMR_MR4_Pos (4U) 5553 #define EXTI_IMR_MR4_Msk (0x1UL << EXTI_IMR_MR4_Pos) /*!< 0x00000010 */ 5554 #define EXTI_IMR_MR4 EXTI_IMR_MR4_Msk /*!< Interrupt Mask on line 4 */ 5555 #define EXTI_IMR_MR5_Pos (5U) 5556 #define EXTI_IMR_MR5_Msk (0x1UL << EXTI_IMR_MR5_Pos) /*!< 0x00000020 */ 5557 #define EXTI_IMR_MR5 EXTI_IMR_MR5_Msk /*!< Interrupt Mask on line 5 */ 5558 #define EXTI_IMR_MR6_Pos (6U) 5559 #define EXTI_IMR_MR6_Msk (0x1UL << EXTI_IMR_MR6_Pos) /*!< 0x00000040 */ 5560 #define EXTI_IMR_MR6 EXTI_IMR_MR6_Msk /*!< Interrupt Mask on line 6 */ 5561 #define EXTI_IMR_MR7_Pos (7U) 5562 #define EXTI_IMR_MR7_Msk (0x1UL << EXTI_IMR_MR7_Pos) /*!< 0x00000080 */ 5563 #define EXTI_IMR_MR7 EXTI_IMR_MR7_Msk /*!< Interrupt Mask on line 7 */ 5564 #define EXTI_IMR_MR8_Pos (8U) 5565 #define EXTI_IMR_MR8_Msk (0x1UL << EXTI_IMR_MR8_Pos) /*!< 0x00000100 */ 5566 #define EXTI_IMR_MR8 EXTI_IMR_MR8_Msk /*!< Interrupt Mask on line 8 */ 5567 #define EXTI_IMR_MR9_Pos (9U) 5568 #define EXTI_IMR_MR9_Msk (0x1UL << EXTI_IMR_MR9_Pos) /*!< 0x00000200 */ 5569 #define EXTI_IMR_MR9 EXTI_IMR_MR9_Msk /*!< Interrupt Mask on line 9 */ 5570 #define EXTI_IMR_MR10_Pos (10U) 5571 #define EXTI_IMR_MR10_Msk (0x1UL << EXTI_IMR_MR10_Pos) /*!< 0x00000400 */ 5572 #define EXTI_IMR_MR10 EXTI_IMR_MR10_Msk /*!< Interrupt Mask on line 10 */ 5573 #define EXTI_IMR_MR11_Pos (11U) 5574 #define EXTI_IMR_MR11_Msk (0x1UL << EXTI_IMR_MR11_Pos) /*!< 0x00000800 */ 5575 #define EXTI_IMR_MR11 EXTI_IMR_MR11_Msk /*!< Interrupt Mask on line 11 */ 5576 #define EXTI_IMR_MR12_Pos (12U) 5577 #define EXTI_IMR_MR12_Msk (0x1UL << EXTI_IMR_MR12_Pos) /*!< 0x00001000 */ 5578 #define EXTI_IMR_MR12 EXTI_IMR_MR12_Msk /*!< Interrupt Mask on line 12 */ 5579 #define EXTI_IMR_MR13_Pos (13U) 5580 #define EXTI_IMR_MR13_Msk (0x1UL << EXTI_IMR_MR13_Pos) /*!< 0x00002000 */ 5581 #define EXTI_IMR_MR13 EXTI_IMR_MR13_Msk /*!< Interrupt Mask on line 13 */ 5582 #define EXTI_IMR_MR14_Pos (14U) 5583 #define EXTI_IMR_MR14_Msk (0x1UL << EXTI_IMR_MR14_Pos) /*!< 0x00004000 */ 5584 #define EXTI_IMR_MR14 EXTI_IMR_MR14_Msk /*!< Interrupt Mask on line 14 */ 5585 #define EXTI_IMR_MR15_Pos (15U) 5586 #define EXTI_IMR_MR15_Msk (0x1UL << EXTI_IMR_MR15_Pos) /*!< 0x00008000 */ 5587 #define EXTI_IMR_MR15 EXTI_IMR_MR15_Msk /*!< Interrupt Mask on line 15 */ 5588 #define EXTI_IMR_MR16_Pos (16U) 5589 #define EXTI_IMR_MR16_Msk (0x1UL << EXTI_IMR_MR16_Pos) /*!< 0x00010000 */ 5590 #define EXTI_IMR_MR16 EXTI_IMR_MR16_Msk /*!< Interrupt Mask on line 16 */ 5591 #define EXTI_IMR_MR17_Pos (17U) 5592 #define EXTI_IMR_MR17_Msk (0x1UL << EXTI_IMR_MR17_Pos) /*!< 0x00020000 */ 5593 #define EXTI_IMR_MR17 EXTI_IMR_MR17_Msk /*!< Interrupt Mask on line 17 */ 5594 #define EXTI_IMR_MR18_Pos (18U) 5595 #define EXTI_IMR_MR18_Msk (0x1UL << EXTI_IMR_MR18_Pos) /*!< 0x00040000 */ 5596 #define EXTI_IMR_MR18 EXTI_IMR_MR18_Msk /*!< Interrupt Mask on line 18 */ 5597 #define EXTI_IMR_MR19_Pos (19U) 5598 #define EXTI_IMR_MR19_Msk (0x1UL << EXTI_IMR_MR19_Pos) /*!< 0x00080000 */ 5599 #define EXTI_IMR_MR19 EXTI_IMR_MR19_Msk /*!< Interrupt Mask on line 19 */ 5600 #define EXTI_IMR_MR20_Pos (20U) 5601 #define EXTI_IMR_MR20_Msk (0x1UL << EXTI_IMR_MR20_Pos) /*!< 0x00100000 */ 5602 #define EXTI_IMR_MR20 EXTI_IMR_MR20_Msk /*!< Interrupt Mask on line 20 */ 5603 #define EXTI_IMR_MR21_Pos (21U) 5604 #define EXTI_IMR_MR21_Msk (0x1UL << EXTI_IMR_MR21_Pos) /*!< 0x00200000 */ 5605 #define EXTI_IMR_MR21 EXTI_IMR_MR21_Msk /*!< Interrupt Mask on line 21 */ 5606 #define EXTI_IMR_MR22_Pos (22U) 5607 #define EXTI_IMR_MR22_Msk (0x1UL << EXTI_IMR_MR22_Pos) /*!< 0x00400000 */ 5608 #define EXTI_IMR_MR22 EXTI_IMR_MR22_Msk /*!< Interrupt Mask on line 22 */ 5609 #define EXTI_IMR_MR23_Pos (23U) 5610 #define EXTI_IMR_MR23_Msk (0x1UL << EXTI_IMR_MR23_Pos) /*!< 0x00800000 */ 5611 #define EXTI_IMR_MR23 EXTI_IMR_MR23_Msk /*!< Interrupt Mask on line 23 */ 5612 #define EXTI_IMR_MR24_Pos (24U) 5613 #define EXTI_IMR_MR24_Msk (0x1UL << EXTI_IMR_MR24_Pos) /*!< 0x01000000 */ 5614 #define EXTI_IMR_MR24 EXTI_IMR_MR24_Msk /*!< Interrupt Mask on line 24 */ 5615 #define EXTI_IMR_MR25_Pos (25U) 5616 #define EXTI_IMR_MR25_Msk (0x1UL << EXTI_IMR_MR25_Pos) /*!< 0x02000000 */ 5617 #define EXTI_IMR_MR25 EXTI_IMR_MR25_Msk /*!< Interrupt Mask on line 25 */ 5618 #define EXTI_IMR_MR26_Pos (26U) 5619 #define EXTI_IMR_MR26_Msk (0x1UL << EXTI_IMR_MR26_Pos) /*!< 0x04000000 */ 5620 #define EXTI_IMR_MR26 EXTI_IMR_MR26_Msk /*!< Interrupt Mask on line 26 */ 5621 #define EXTI_IMR_MR27_Pos (27U) 5622 #define EXTI_IMR_MR27_Msk (0x1UL << EXTI_IMR_MR27_Pos) /*!< 0x08000000 */ 5623 #define EXTI_IMR_MR27 EXTI_IMR_MR27_Msk /*!< Interrupt Mask on line 27 */ 5624 #define EXTI_IMR_MR28_Pos (28U) 5625 #define EXTI_IMR_MR28_Msk (0x1UL << EXTI_IMR_MR28_Pos) /*!< 0x10000000 */ 5626 #define EXTI_IMR_MR28 EXTI_IMR_MR28_Msk /*!< Interrupt Mask on line 28 */ 5627 5628 /* References Defines */ 5629 #define EXTI_IMR_IM0 EXTI_IMR_MR0 5630 #define EXTI_IMR_IM1 EXTI_IMR_MR1 5631 #define EXTI_IMR_IM2 EXTI_IMR_MR2 5632 #define EXTI_IMR_IM3 EXTI_IMR_MR3 5633 #define EXTI_IMR_IM4 EXTI_IMR_MR4 5634 #define EXTI_IMR_IM5 EXTI_IMR_MR5 5635 #define EXTI_IMR_IM6 EXTI_IMR_MR6 5636 #define EXTI_IMR_IM7 EXTI_IMR_MR7 5637 #define EXTI_IMR_IM8 EXTI_IMR_MR8 5638 #define EXTI_IMR_IM9 EXTI_IMR_MR9 5639 #define EXTI_IMR_IM10 EXTI_IMR_MR10 5640 #define EXTI_IMR_IM11 EXTI_IMR_MR11 5641 #define EXTI_IMR_IM12 EXTI_IMR_MR12 5642 #define EXTI_IMR_IM13 EXTI_IMR_MR13 5643 #define EXTI_IMR_IM14 EXTI_IMR_MR14 5644 #define EXTI_IMR_IM15 EXTI_IMR_MR15 5645 #define EXTI_IMR_IM16 EXTI_IMR_MR16 5646 #define EXTI_IMR_IM17 EXTI_IMR_MR17 5647 #if defined(EXTI_IMR_MR18) 5648 #define EXTI_IMR_IM18 EXTI_IMR_MR18 5649 #endif 5650 #define EXTI_IMR_IM19 EXTI_IMR_MR19 5651 #define EXTI_IMR_IM20 EXTI_IMR_MR20 5652 #if defined(EXTI_IMR_MR21) 5653 #define EXTI_IMR_IM21 EXTI_IMR_MR21 5654 #endif 5655 #define EXTI_IMR_IM22 EXTI_IMR_MR22 5656 #define EXTI_IMR_IM23 EXTI_IMR_MR23 5657 #if defined(EXTI_IMR_MR24) 5658 #define EXTI_IMR_IM24 EXTI_IMR_MR24 5659 #endif 5660 #define EXTI_IMR_IM25 EXTI_IMR_MR25 5661 #if defined(EXTI_IMR_MR26) 5662 #define EXTI_IMR_IM26 EXTI_IMR_MR26 5663 #endif 5664 #if defined(EXTI_IMR_MR27) 5665 #define EXTI_IMR_IM27 EXTI_IMR_MR27 5666 #endif 5667 #if defined(EXTI_IMR_MR28) 5668 #define EXTI_IMR_IM28 EXTI_IMR_MR28 5669 #endif 5670 #if defined(EXTI_IMR_MR29) 5671 #define EXTI_IMR_IM29 EXTI_IMR_MR29 5672 #endif 5673 #if defined(EXTI_IMR_MR30) 5674 #define EXTI_IMR_IM30 EXTI_IMR_MR30 5675 #endif 5676 #if defined(EXTI_IMR_MR31) 5677 #define EXTI_IMR_IM31 EXTI_IMR_MR31 5678 #endif 5679 5680 #define EXTI_IMR_IM_Pos (0U) 5681 #define EXTI_IMR_IM_Msk (0x1FFFFFFFUL << EXTI_IMR_IM_Pos) /*!< 0x1FFFFFFF */ 5682 #define EXTI_IMR_IM EXTI_IMR_IM_Msk /*!< Interrupt Mask All */ 5683 5684 /******************* Bit definition for EXTI_EMR register *******************/ 5685 #define EXTI_EMR_MR0_Pos (0U) 5686 #define EXTI_EMR_MR0_Msk (0x1UL << EXTI_EMR_MR0_Pos) /*!< 0x00000001 */ 5687 #define EXTI_EMR_MR0 EXTI_EMR_MR0_Msk /*!< Event Mask on line 0 */ 5688 #define EXTI_EMR_MR1_Pos (1U) 5689 #define EXTI_EMR_MR1_Msk (0x1UL << EXTI_EMR_MR1_Pos) /*!< 0x00000002 */ 5690 #define EXTI_EMR_MR1 EXTI_EMR_MR1_Msk /*!< Event Mask on line 1 */ 5691 #define EXTI_EMR_MR2_Pos (2U) 5692 #define EXTI_EMR_MR2_Msk (0x1UL << EXTI_EMR_MR2_Pos) /*!< 0x00000004 */ 5693 #define EXTI_EMR_MR2 EXTI_EMR_MR2_Msk /*!< Event Mask on line 2 */ 5694 #define EXTI_EMR_MR3_Pos (3U) 5695 #define EXTI_EMR_MR3_Msk (0x1UL << EXTI_EMR_MR3_Pos) /*!< 0x00000008 */ 5696 #define EXTI_EMR_MR3 EXTI_EMR_MR3_Msk /*!< Event Mask on line 3 */ 5697 #define EXTI_EMR_MR4_Pos (4U) 5698 #define EXTI_EMR_MR4_Msk (0x1UL << EXTI_EMR_MR4_Pos) /*!< 0x00000010 */ 5699 #define EXTI_EMR_MR4 EXTI_EMR_MR4_Msk /*!< Event Mask on line 4 */ 5700 #define EXTI_EMR_MR5_Pos (5U) 5701 #define EXTI_EMR_MR5_Msk (0x1UL << EXTI_EMR_MR5_Pos) /*!< 0x00000020 */ 5702 #define EXTI_EMR_MR5 EXTI_EMR_MR5_Msk /*!< Event Mask on line 5 */ 5703 #define EXTI_EMR_MR6_Pos (6U) 5704 #define EXTI_EMR_MR6_Msk (0x1UL << EXTI_EMR_MR6_Pos) /*!< 0x00000040 */ 5705 #define EXTI_EMR_MR6 EXTI_EMR_MR6_Msk /*!< Event Mask on line 6 */ 5706 #define EXTI_EMR_MR7_Pos (7U) 5707 #define EXTI_EMR_MR7_Msk (0x1UL << EXTI_EMR_MR7_Pos) /*!< 0x00000080 */ 5708 #define EXTI_EMR_MR7 EXTI_EMR_MR7_Msk /*!< Event Mask on line 7 */ 5709 #define EXTI_EMR_MR8_Pos (8U) 5710 #define EXTI_EMR_MR8_Msk (0x1UL << EXTI_EMR_MR8_Pos) /*!< 0x00000100 */ 5711 #define EXTI_EMR_MR8 EXTI_EMR_MR8_Msk /*!< Event Mask on line 8 */ 5712 #define EXTI_EMR_MR9_Pos (9U) 5713 #define EXTI_EMR_MR9_Msk (0x1UL << EXTI_EMR_MR9_Pos) /*!< 0x00000200 */ 5714 #define EXTI_EMR_MR9 EXTI_EMR_MR9_Msk /*!< Event Mask on line 9 */ 5715 #define EXTI_EMR_MR10_Pos (10U) 5716 #define EXTI_EMR_MR10_Msk (0x1UL << EXTI_EMR_MR10_Pos) /*!< 0x00000400 */ 5717 #define EXTI_EMR_MR10 EXTI_EMR_MR10_Msk /*!< Event Mask on line 10 */ 5718 #define EXTI_EMR_MR11_Pos (11U) 5719 #define EXTI_EMR_MR11_Msk (0x1UL << EXTI_EMR_MR11_Pos) /*!< 0x00000800 */ 5720 #define EXTI_EMR_MR11 EXTI_EMR_MR11_Msk /*!< Event Mask on line 11 */ 5721 #define EXTI_EMR_MR12_Pos (12U) 5722 #define EXTI_EMR_MR12_Msk (0x1UL << EXTI_EMR_MR12_Pos) /*!< 0x00001000 */ 5723 #define EXTI_EMR_MR12 EXTI_EMR_MR12_Msk /*!< Event Mask on line 12 */ 5724 #define EXTI_EMR_MR13_Pos (13U) 5725 #define EXTI_EMR_MR13_Msk (0x1UL << EXTI_EMR_MR13_Pos) /*!< 0x00002000 */ 5726 #define EXTI_EMR_MR13 EXTI_EMR_MR13_Msk /*!< Event Mask on line 13 */ 5727 #define EXTI_EMR_MR14_Pos (14U) 5728 #define EXTI_EMR_MR14_Msk (0x1UL << EXTI_EMR_MR14_Pos) /*!< 0x00004000 */ 5729 #define EXTI_EMR_MR14 EXTI_EMR_MR14_Msk /*!< Event Mask on line 14 */ 5730 #define EXTI_EMR_MR15_Pos (15U) 5731 #define EXTI_EMR_MR15_Msk (0x1UL << EXTI_EMR_MR15_Pos) /*!< 0x00008000 */ 5732 #define EXTI_EMR_MR15 EXTI_EMR_MR15_Msk /*!< Event Mask on line 15 */ 5733 #define EXTI_EMR_MR16_Pos (16U) 5734 #define EXTI_EMR_MR16_Msk (0x1UL << EXTI_EMR_MR16_Pos) /*!< 0x00010000 */ 5735 #define EXTI_EMR_MR16 EXTI_EMR_MR16_Msk /*!< Event Mask on line 16 */ 5736 #define EXTI_EMR_MR17_Pos (17U) 5737 #define EXTI_EMR_MR17_Msk (0x1UL << EXTI_EMR_MR17_Pos) /*!< 0x00020000 */ 5738 #define EXTI_EMR_MR17 EXTI_EMR_MR17_Msk /*!< Event Mask on line 17 */ 5739 #define EXTI_EMR_MR18_Pos (18U) 5740 #define EXTI_EMR_MR18_Msk (0x1UL << EXTI_EMR_MR18_Pos) /*!< 0x00040000 */ 5741 #define EXTI_EMR_MR18 EXTI_EMR_MR18_Msk /*!< Event Mask on line 18 */ 5742 #define EXTI_EMR_MR19_Pos (19U) 5743 #define EXTI_EMR_MR19_Msk (0x1UL << EXTI_EMR_MR19_Pos) /*!< 0x00080000 */ 5744 #define EXTI_EMR_MR19 EXTI_EMR_MR19_Msk /*!< Event Mask on line 19 */ 5745 #define EXTI_EMR_MR20_Pos (20U) 5746 #define EXTI_EMR_MR20_Msk (0x1UL << EXTI_EMR_MR20_Pos) /*!< 0x00100000 */ 5747 #define EXTI_EMR_MR20 EXTI_EMR_MR20_Msk /*!< Event Mask on line 20 */ 5748 #define EXTI_EMR_MR21_Pos (21U) 5749 #define EXTI_EMR_MR21_Msk (0x1UL << EXTI_EMR_MR21_Pos) /*!< 0x00200000 */ 5750 #define EXTI_EMR_MR21 EXTI_EMR_MR21_Msk /*!< Event Mask on line 21 */ 5751 #define EXTI_EMR_MR22_Pos (22U) 5752 #define EXTI_EMR_MR22_Msk (0x1UL << EXTI_EMR_MR22_Pos) /*!< 0x00400000 */ 5753 #define EXTI_EMR_MR22 EXTI_EMR_MR22_Msk /*!< Event Mask on line 22 */ 5754 #define EXTI_EMR_MR23_Pos (23U) 5755 #define EXTI_EMR_MR23_Msk (0x1UL << EXTI_EMR_MR23_Pos) /*!< 0x00800000 */ 5756 #define EXTI_EMR_MR23 EXTI_EMR_MR23_Msk /*!< Event Mask on line 23 */ 5757 #define EXTI_EMR_MR24_Pos (24U) 5758 #define EXTI_EMR_MR24_Msk (0x1UL << EXTI_EMR_MR24_Pos) /*!< 0x01000000 */ 5759 #define EXTI_EMR_MR24 EXTI_EMR_MR24_Msk /*!< Event Mask on line 24 */ 5760 #define EXTI_EMR_MR25_Pos (25U) 5761 #define EXTI_EMR_MR25_Msk (0x1UL << EXTI_EMR_MR25_Pos) /*!< 0x02000000 */ 5762 #define EXTI_EMR_MR25 EXTI_EMR_MR25_Msk /*!< Event Mask on line 25 */ 5763 #define EXTI_EMR_MR26_Pos (26U) 5764 #define EXTI_EMR_MR26_Msk (0x1UL << EXTI_EMR_MR26_Pos) /*!< 0x04000000 */ 5765 #define EXTI_EMR_MR26 EXTI_EMR_MR26_Msk /*!< Event Mask on line 26 */ 5766 #define EXTI_EMR_MR27_Pos (27U) 5767 #define EXTI_EMR_MR27_Msk (0x1UL << EXTI_EMR_MR27_Pos) /*!< 0x08000000 */ 5768 #define EXTI_EMR_MR27 EXTI_EMR_MR27_Msk /*!< Event Mask on line 27 */ 5769 #define EXTI_EMR_MR28_Pos (28U) 5770 #define EXTI_EMR_MR28_Msk (0x1UL << EXTI_EMR_MR28_Pos) /*!< 0x10000000 */ 5771 #define EXTI_EMR_MR28 EXTI_EMR_MR28_Msk /*!< Event Mask on line 28 */ 5772 5773 /* References Defines */ 5774 #define EXTI_EMR_EM0 EXTI_EMR_MR0 5775 #define EXTI_EMR_EM1 EXTI_EMR_MR1 5776 #define EXTI_EMR_EM2 EXTI_EMR_MR2 5777 #define EXTI_EMR_EM3 EXTI_EMR_MR3 5778 #define EXTI_EMR_EM4 EXTI_EMR_MR4 5779 #define EXTI_EMR_EM5 EXTI_EMR_MR5 5780 #define EXTI_EMR_EM6 EXTI_EMR_MR6 5781 #define EXTI_EMR_EM7 EXTI_EMR_MR7 5782 #define EXTI_EMR_EM8 EXTI_EMR_MR8 5783 #define EXTI_EMR_EM9 EXTI_EMR_MR9 5784 #define EXTI_EMR_EM10 EXTI_EMR_MR10 5785 #define EXTI_EMR_EM11 EXTI_EMR_MR11 5786 #define EXTI_EMR_EM12 EXTI_EMR_MR12 5787 #define EXTI_EMR_EM13 EXTI_EMR_MR13 5788 #define EXTI_EMR_EM14 EXTI_EMR_MR14 5789 #define EXTI_EMR_EM15 EXTI_EMR_MR15 5790 #define EXTI_EMR_EM16 EXTI_EMR_MR16 5791 #define EXTI_EMR_EM17 EXTI_EMR_MR17 5792 #if defined(EXTI_EMR_MR18) 5793 #define EXTI_EMR_EM18 EXTI_EMR_MR18 5794 #endif 5795 #define EXTI_EMR_EM19 EXTI_EMR_MR19 5796 #define EXTI_EMR_EM20 EXTI_EMR_MR20 5797 #if defined(EXTI_EMR_MR21) 5798 #define EXTI_EMR_EM21 EXTI_EMR_MR21 5799 #endif 5800 #define EXTI_EMR_EM22 EXTI_EMR_MR22 5801 #define EXTI_EMR_EM23 EXTI_EMR_MR23 5802 #if defined(EXTI_EMR_MR24) 5803 #define EXTI_EMR_EM24 EXTI_EMR_MR24 5804 #endif 5805 #define EXTI_EMR_EM25 EXTI_EMR_MR25 5806 #if defined(EXTI_EMR_MR26) 5807 #define EXTI_EMR_EM26 EXTI_EMR_MR26 5808 #endif 5809 #if defined(EXTI_EMR_MR27) 5810 #define EXTI_EMR_EM27 EXTI_EMR_MR27 5811 #endif 5812 #if defined(EXTI_EMR_MR28) 5813 #define EXTI_EMR_EM28 EXTI_EMR_MR28 5814 #endif 5815 #if defined(EXTI_EMR_MR29) 5816 #define EXTI_EMR_EM29 EXTI_EMR_MR29 5817 #endif 5818 #if defined(EXTI_EMR_MR30) 5819 #define EXTI_EMR_EM30 EXTI_EMR_MR30 5820 #endif 5821 #if defined(EXTI_EMR_MR31) 5822 #define EXTI_EMR_EM31 EXTI_EMR_MR31 5823 #endif 5824 5825 /****************** Bit definition for EXTI_RTSR register *******************/ 5826 #define EXTI_RTSR_TR0_Pos (0U) 5827 #define EXTI_RTSR_TR0_Msk (0x1UL << EXTI_RTSR_TR0_Pos) /*!< 0x00000001 */ 5828 #define EXTI_RTSR_TR0 EXTI_RTSR_TR0_Msk /*!< Rising trigger event configuration bit of line 0 */ 5829 #define EXTI_RTSR_TR1_Pos (1U) 5830 #define EXTI_RTSR_TR1_Msk (0x1UL << EXTI_RTSR_TR1_Pos) /*!< 0x00000002 */ 5831 #define EXTI_RTSR_TR1 EXTI_RTSR_TR1_Msk /*!< Rising trigger event configuration bit of line 1 */ 5832 #define EXTI_RTSR_TR2_Pos (2U) 5833 #define EXTI_RTSR_TR2_Msk (0x1UL << EXTI_RTSR_TR2_Pos) /*!< 0x00000004 */ 5834 #define EXTI_RTSR_TR2 EXTI_RTSR_TR2_Msk /*!< Rising trigger event configuration bit of line 2 */ 5835 #define EXTI_RTSR_TR3_Pos (3U) 5836 #define EXTI_RTSR_TR3_Msk (0x1UL << EXTI_RTSR_TR3_Pos) /*!< 0x00000008 */ 5837 #define EXTI_RTSR_TR3 EXTI_RTSR_TR3_Msk /*!< Rising trigger event configuration bit of line 3 */ 5838 #define EXTI_RTSR_TR4_Pos (4U) 5839 #define EXTI_RTSR_TR4_Msk (0x1UL << EXTI_RTSR_TR4_Pos) /*!< 0x00000010 */ 5840 #define EXTI_RTSR_TR4 EXTI_RTSR_TR4_Msk /*!< Rising trigger event configuration bit of line 4 */ 5841 #define EXTI_RTSR_TR5_Pos (5U) 5842 #define EXTI_RTSR_TR5_Msk (0x1UL << EXTI_RTSR_TR5_Pos) /*!< 0x00000020 */ 5843 #define EXTI_RTSR_TR5 EXTI_RTSR_TR5_Msk /*!< Rising trigger event configuration bit of line 5 */ 5844 #define EXTI_RTSR_TR6_Pos (6U) 5845 #define EXTI_RTSR_TR6_Msk (0x1UL << EXTI_RTSR_TR6_Pos) /*!< 0x00000040 */ 5846 #define EXTI_RTSR_TR6 EXTI_RTSR_TR6_Msk /*!< Rising trigger event configuration bit of line 6 */ 5847 #define EXTI_RTSR_TR7_Pos (7U) 5848 #define EXTI_RTSR_TR7_Msk (0x1UL << EXTI_RTSR_TR7_Pos) /*!< 0x00000080 */ 5849 #define EXTI_RTSR_TR7 EXTI_RTSR_TR7_Msk /*!< Rising trigger event configuration bit of line 7 */ 5850 #define EXTI_RTSR_TR8_Pos (8U) 5851 #define EXTI_RTSR_TR8_Msk (0x1UL << EXTI_RTSR_TR8_Pos) /*!< 0x00000100 */ 5852 #define EXTI_RTSR_TR8 EXTI_RTSR_TR8_Msk /*!< Rising trigger event configuration bit of line 8 */ 5853 #define EXTI_RTSR_TR9_Pos (9U) 5854 #define EXTI_RTSR_TR9_Msk (0x1UL << EXTI_RTSR_TR9_Pos) /*!< 0x00000200 */ 5855 #define EXTI_RTSR_TR9 EXTI_RTSR_TR9_Msk /*!< Rising trigger event configuration bit of line 9 */ 5856 #define EXTI_RTSR_TR10_Pos (10U) 5857 #define EXTI_RTSR_TR10_Msk (0x1UL << EXTI_RTSR_TR10_Pos) /*!< 0x00000400 */ 5858 #define EXTI_RTSR_TR10 EXTI_RTSR_TR10_Msk /*!< Rising trigger event configuration bit of line 10 */ 5859 #define EXTI_RTSR_TR11_Pos (11U) 5860 #define EXTI_RTSR_TR11_Msk (0x1UL << EXTI_RTSR_TR11_Pos) /*!< 0x00000800 */ 5861 #define EXTI_RTSR_TR11 EXTI_RTSR_TR11_Msk /*!< Rising trigger event configuration bit of line 11 */ 5862 #define EXTI_RTSR_TR12_Pos (12U) 5863 #define EXTI_RTSR_TR12_Msk (0x1UL << EXTI_RTSR_TR12_Pos) /*!< 0x00001000 */ 5864 #define EXTI_RTSR_TR12 EXTI_RTSR_TR12_Msk /*!< Rising trigger event configuration bit of line 12 */ 5865 #define EXTI_RTSR_TR13_Pos (13U) 5866 #define EXTI_RTSR_TR13_Msk (0x1UL << EXTI_RTSR_TR13_Pos) /*!< 0x00002000 */ 5867 #define EXTI_RTSR_TR13 EXTI_RTSR_TR13_Msk /*!< Rising trigger event configuration bit of line 13 */ 5868 #define EXTI_RTSR_TR14_Pos (14U) 5869 #define EXTI_RTSR_TR14_Msk (0x1UL << EXTI_RTSR_TR14_Pos) /*!< 0x00004000 */ 5870 #define EXTI_RTSR_TR14 EXTI_RTSR_TR14_Msk /*!< Rising trigger event configuration bit of line 14 */ 5871 #define EXTI_RTSR_TR15_Pos (15U) 5872 #define EXTI_RTSR_TR15_Msk (0x1UL << EXTI_RTSR_TR15_Pos) /*!< 0x00008000 */ 5873 #define EXTI_RTSR_TR15 EXTI_RTSR_TR15_Msk /*!< Rising trigger event configuration bit of line 15 */ 5874 #define EXTI_RTSR_TR16_Pos (16U) 5875 #define EXTI_RTSR_TR16_Msk (0x1UL << EXTI_RTSR_TR16_Pos) /*!< 0x00010000 */ 5876 #define EXTI_RTSR_TR16 EXTI_RTSR_TR16_Msk /*!< Rising trigger event configuration bit of line 16 */ 5877 #define EXTI_RTSR_TR17_Pos (17U) 5878 #define EXTI_RTSR_TR17_Msk (0x1UL << EXTI_RTSR_TR17_Pos) /*!< 0x00020000 */ 5879 #define EXTI_RTSR_TR17 EXTI_RTSR_TR17_Msk /*!< Rising trigger event configuration bit of line 17 */ 5880 #define EXTI_RTSR_TR18_Pos (18U) 5881 #define EXTI_RTSR_TR18_Msk (0x1UL << EXTI_RTSR_TR18_Pos) /*!< 0x00040000 */ 5882 #define EXTI_RTSR_TR18 EXTI_RTSR_TR18_Msk /*!< Rising trigger event configuration bit of line 18 */ 5883 #define EXTI_RTSR_TR19_Pos (19U) 5884 #define EXTI_RTSR_TR19_Msk (0x1UL << EXTI_RTSR_TR19_Pos) /*!< 0x00080000 */ 5885 #define EXTI_RTSR_TR19 EXTI_RTSR_TR19_Msk /*!< Rising trigger event configuration bit of line 19 */ 5886 #define EXTI_RTSR_TR20_Pos (20U) 5887 #define EXTI_RTSR_TR20_Msk (0x1UL << EXTI_RTSR_TR20_Pos) /*!< 0x00100000 */ 5888 #define EXTI_RTSR_TR20 EXTI_RTSR_TR20_Msk /*!< Rising trigger event configuration bit of line 20 */ 5889 #define EXTI_RTSR_TR21_Pos (21U) 5890 #define EXTI_RTSR_TR21_Msk (0x1UL << EXTI_RTSR_TR21_Pos) /*!< 0x00200000 */ 5891 #define EXTI_RTSR_TR21 EXTI_RTSR_TR21_Msk /*!< Rising trigger event configuration bit of line 21 */ 5892 #define EXTI_RTSR_TR22_Pos (22U) 5893 #define EXTI_RTSR_TR22_Msk (0x1UL << EXTI_RTSR_TR22_Pos) /*!< 0x00400000 */ 5894 #define EXTI_RTSR_TR22 EXTI_RTSR_TR22_Msk /*!< Rising trigger event configuration bit of line 22 */ 5895 5896 /* References Defines */ 5897 #define EXTI_RTSR_RT0 EXTI_RTSR_TR0 5898 #define EXTI_RTSR_RT1 EXTI_RTSR_TR1 5899 #define EXTI_RTSR_RT2 EXTI_RTSR_TR2 5900 #define EXTI_RTSR_RT3 EXTI_RTSR_TR3 5901 #define EXTI_RTSR_RT4 EXTI_RTSR_TR4 5902 #define EXTI_RTSR_RT5 EXTI_RTSR_TR5 5903 #define EXTI_RTSR_RT6 EXTI_RTSR_TR6 5904 #define EXTI_RTSR_RT7 EXTI_RTSR_TR7 5905 #define EXTI_RTSR_RT8 EXTI_RTSR_TR8 5906 #define EXTI_RTSR_RT9 EXTI_RTSR_TR9 5907 #define EXTI_RTSR_RT10 EXTI_RTSR_TR10 5908 #define EXTI_RTSR_RT11 EXTI_RTSR_TR11 5909 #define EXTI_RTSR_RT12 EXTI_RTSR_TR12 5910 #define EXTI_RTSR_RT13 EXTI_RTSR_TR13 5911 #define EXTI_RTSR_RT14 EXTI_RTSR_TR14 5912 #define EXTI_RTSR_RT15 EXTI_RTSR_TR15 5913 #define EXTI_RTSR_RT16 EXTI_RTSR_TR16 5914 #define EXTI_RTSR_RT17 EXTI_RTSR_TR17 5915 #if defined(EXTI_RTSR_TR18) 5916 #define EXTI_RTSR_RT18 EXTI_RTSR_TR18 5917 #endif 5918 #define EXTI_RTSR_RT19 EXTI_RTSR_TR19 5919 #define EXTI_RTSR_RT20 EXTI_RTSR_TR20 5920 #if defined(EXTI_RTSR_TR21) 5921 #define EXTI_RTSR_RT21 EXTI_RTSR_TR21 5922 #endif 5923 #define EXTI_RTSR_RT22 EXTI_RTSR_TR22 5924 #if defined(EXTI_RTSR_TR23) 5925 #define EXTI_RTSR_RT23 EXTI_RTSR_TR23 5926 #endif 5927 #if defined(EXTI_RTSR_TR24) 5928 #define EXTI_RTSR_RT24 EXTI_RTSR_TR24 5929 #endif 5930 #if defined(EXTI_RTSR_TR25) 5931 #define EXTI_RTSR_RT25 EXTI_RTSR_TR25 5932 #endif 5933 #if defined(EXTI_RTSR_TR26) 5934 #define EXTI_RTSR_RT26 EXTI_RTSR_TR26 5935 #endif 5936 #if defined(EXTI_RTSR_TR27) 5937 #define EXTI_RTSR_RT27 EXTI_RTSR_TR27 5938 #endif 5939 #if defined(EXTI_RTSR_TR28) 5940 #define EXTI_RTSR_RT28 EXTI_RTSR_TR28 5941 #endif 5942 #if defined(EXTI_RTSR_TR29) 5943 #define EXTI_RTSR_RT29 EXTI_RTSR_TR29 5944 #endif 5945 #if defined(EXTI_RTSR_TR30) 5946 #define EXTI_RTSR_RT30 EXTI_RTSR_TR30 5947 #endif 5948 #if defined(EXTI_RTSR_TR31) 5949 #define EXTI_RTSR_RT31 EXTI_RTSR_TR31 5950 #endif 5951 5952 /****************** Bit definition for EXTI_FTSR register *******************/ 5953 #define EXTI_FTSR_TR0_Pos (0U) 5954 #define EXTI_FTSR_TR0_Msk (0x1UL << EXTI_FTSR_TR0_Pos) /*!< 0x00000001 */ 5955 #define EXTI_FTSR_TR0 EXTI_FTSR_TR0_Msk /*!< Falling trigger event configuration bit of line 0 */ 5956 #define EXTI_FTSR_TR1_Pos (1U) 5957 #define EXTI_FTSR_TR1_Msk (0x1UL << EXTI_FTSR_TR1_Pos) /*!< 0x00000002 */ 5958 #define EXTI_FTSR_TR1 EXTI_FTSR_TR1_Msk /*!< Falling trigger event configuration bit of line 1 */ 5959 #define EXTI_FTSR_TR2_Pos (2U) 5960 #define EXTI_FTSR_TR2_Msk (0x1UL << EXTI_FTSR_TR2_Pos) /*!< 0x00000004 */ 5961 #define EXTI_FTSR_TR2 EXTI_FTSR_TR2_Msk /*!< Falling trigger event configuration bit of line 2 */ 5962 #define EXTI_FTSR_TR3_Pos (3U) 5963 #define EXTI_FTSR_TR3_Msk (0x1UL << EXTI_FTSR_TR3_Pos) /*!< 0x00000008 */ 5964 #define EXTI_FTSR_TR3 EXTI_FTSR_TR3_Msk /*!< Falling trigger event configuration bit of line 3 */ 5965 #define EXTI_FTSR_TR4_Pos (4U) 5966 #define EXTI_FTSR_TR4_Msk (0x1UL << EXTI_FTSR_TR4_Pos) /*!< 0x00000010 */ 5967 #define EXTI_FTSR_TR4 EXTI_FTSR_TR4_Msk /*!< Falling trigger event configuration bit of line 4 */ 5968 #define EXTI_FTSR_TR5_Pos (5U) 5969 #define EXTI_FTSR_TR5_Msk (0x1UL << EXTI_FTSR_TR5_Pos) /*!< 0x00000020 */ 5970 #define EXTI_FTSR_TR5 EXTI_FTSR_TR5_Msk /*!< Falling trigger event configuration bit of line 5 */ 5971 #define EXTI_FTSR_TR6_Pos (6U) 5972 #define EXTI_FTSR_TR6_Msk (0x1UL << EXTI_FTSR_TR6_Pos) /*!< 0x00000040 */ 5973 #define EXTI_FTSR_TR6 EXTI_FTSR_TR6_Msk /*!< Falling trigger event configuration bit of line 6 */ 5974 #define EXTI_FTSR_TR7_Pos (7U) 5975 #define EXTI_FTSR_TR7_Msk (0x1UL << EXTI_FTSR_TR7_Pos) /*!< 0x00000080 */ 5976 #define EXTI_FTSR_TR7 EXTI_FTSR_TR7_Msk /*!< Falling trigger event configuration bit of line 7 */ 5977 #define EXTI_FTSR_TR8_Pos (8U) 5978 #define EXTI_FTSR_TR8_Msk (0x1UL << EXTI_FTSR_TR8_Pos) /*!< 0x00000100 */ 5979 #define EXTI_FTSR_TR8 EXTI_FTSR_TR8_Msk /*!< Falling trigger event configuration bit of line 8 */ 5980 #define EXTI_FTSR_TR9_Pos (9U) 5981 #define EXTI_FTSR_TR9_Msk (0x1UL << EXTI_FTSR_TR9_Pos) /*!< 0x00000200 */ 5982 #define EXTI_FTSR_TR9 EXTI_FTSR_TR9_Msk /*!< Falling trigger event configuration bit of line 9 */ 5983 #define EXTI_FTSR_TR10_Pos (10U) 5984 #define EXTI_FTSR_TR10_Msk (0x1UL << EXTI_FTSR_TR10_Pos) /*!< 0x00000400 */ 5985 #define EXTI_FTSR_TR10 EXTI_FTSR_TR10_Msk /*!< Falling trigger event configuration bit of line 10 */ 5986 #define EXTI_FTSR_TR11_Pos (11U) 5987 #define EXTI_FTSR_TR11_Msk (0x1UL << EXTI_FTSR_TR11_Pos) /*!< 0x00000800 */ 5988 #define EXTI_FTSR_TR11 EXTI_FTSR_TR11_Msk /*!< Falling trigger event configuration bit of line 11 */ 5989 #define EXTI_FTSR_TR12_Pos (12U) 5990 #define EXTI_FTSR_TR12_Msk (0x1UL << EXTI_FTSR_TR12_Pos) /*!< 0x00001000 */ 5991 #define EXTI_FTSR_TR12 EXTI_FTSR_TR12_Msk /*!< Falling trigger event configuration bit of line 12 */ 5992 #define EXTI_FTSR_TR13_Pos (13U) 5993 #define EXTI_FTSR_TR13_Msk (0x1UL << EXTI_FTSR_TR13_Pos) /*!< 0x00002000 */ 5994 #define EXTI_FTSR_TR13 EXTI_FTSR_TR13_Msk /*!< Falling trigger event configuration bit of line 13 */ 5995 #define EXTI_FTSR_TR14_Pos (14U) 5996 #define EXTI_FTSR_TR14_Msk (0x1UL << EXTI_FTSR_TR14_Pos) /*!< 0x00004000 */ 5997 #define EXTI_FTSR_TR14 EXTI_FTSR_TR14_Msk /*!< Falling trigger event configuration bit of line 14 */ 5998 #define EXTI_FTSR_TR15_Pos (15U) 5999 #define EXTI_FTSR_TR15_Msk (0x1UL << EXTI_FTSR_TR15_Pos) /*!< 0x00008000 */ 6000 #define EXTI_FTSR_TR15 EXTI_FTSR_TR15_Msk /*!< Falling trigger event configuration bit of line 15 */ 6001 #define EXTI_FTSR_TR16_Pos (16U) 6002 #define EXTI_FTSR_TR16_Msk (0x1UL << EXTI_FTSR_TR16_Pos) /*!< 0x00010000 */ 6003 #define EXTI_FTSR_TR16 EXTI_FTSR_TR16_Msk /*!< Falling trigger event configuration bit of line 16 */ 6004 #define EXTI_FTSR_TR17_Pos (17U) 6005 #define EXTI_FTSR_TR17_Msk (0x1UL << EXTI_FTSR_TR17_Pos) /*!< 0x00020000 */ 6006 #define EXTI_FTSR_TR17 EXTI_FTSR_TR17_Msk /*!< Falling trigger event configuration bit of line 17 */ 6007 #define EXTI_FTSR_TR18_Pos (18U) 6008 #define EXTI_FTSR_TR18_Msk (0x1UL << EXTI_FTSR_TR18_Pos) /*!< 0x00040000 */ 6009 #define EXTI_FTSR_TR18 EXTI_FTSR_TR18_Msk /*!< Falling trigger event configuration bit of line 18 */ 6010 #define EXTI_FTSR_TR19_Pos (19U) 6011 #define EXTI_FTSR_TR19_Msk (0x1UL << EXTI_FTSR_TR19_Pos) /*!< 0x00080000 */ 6012 #define EXTI_FTSR_TR19 EXTI_FTSR_TR19_Msk /*!< Falling trigger event configuration bit of line 19 */ 6013 #define EXTI_FTSR_TR20_Pos (20U) 6014 #define EXTI_FTSR_TR20_Msk (0x1UL << EXTI_FTSR_TR20_Pos) /*!< 0x00100000 */ 6015 #define EXTI_FTSR_TR20 EXTI_FTSR_TR20_Msk /*!< Falling trigger event configuration bit of line 20 */ 6016 #define EXTI_FTSR_TR21_Pos (21U) 6017 #define EXTI_FTSR_TR21_Msk (0x1UL << EXTI_FTSR_TR21_Pos) /*!< 0x00200000 */ 6018 #define EXTI_FTSR_TR21 EXTI_FTSR_TR21_Msk /*!< Falling trigger event configuration bit of line 21 */ 6019 #define EXTI_FTSR_TR22_Pos (22U) 6020 #define EXTI_FTSR_TR22_Msk (0x1UL << EXTI_FTSR_TR22_Pos) /*!< 0x00400000 */ 6021 #define EXTI_FTSR_TR22 EXTI_FTSR_TR22_Msk /*!< Falling trigger event configuration bit of line 22 */ 6022 6023 /* References Defines */ 6024 #define EXTI_FTSR_FT0 EXTI_FTSR_TR0 6025 #define EXTI_FTSR_FT1 EXTI_FTSR_TR1 6026 #define EXTI_FTSR_FT2 EXTI_FTSR_TR2 6027 #define EXTI_FTSR_FT3 EXTI_FTSR_TR3 6028 #define EXTI_FTSR_FT4 EXTI_FTSR_TR4 6029 #define EXTI_FTSR_FT5 EXTI_FTSR_TR5 6030 #define EXTI_FTSR_FT6 EXTI_FTSR_TR6 6031 #define EXTI_FTSR_FT7 EXTI_FTSR_TR7 6032 #define EXTI_FTSR_FT8 EXTI_FTSR_TR8 6033 #define EXTI_FTSR_FT9 EXTI_FTSR_TR9 6034 #define EXTI_FTSR_FT10 EXTI_FTSR_TR10 6035 #define EXTI_FTSR_FT11 EXTI_FTSR_TR11 6036 #define EXTI_FTSR_FT12 EXTI_FTSR_TR12 6037 #define EXTI_FTSR_FT13 EXTI_FTSR_TR13 6038 #define EXTI_FTSR_FT14 EXTI_FTSR_TR14 6039 #define EXTI_FTSR_FT15 EXTI_FTSR_TR15 6040 #define EXTI_FTSR_FT16 EXTI_FTSR_TR16 6041 #define EXTI_FTSR_FT17 EXTI_FTSR_TR17 6042 #if defined(EXTI_FTSR_TR18) 6043 #define EXTI_FTSR_FT18 EXTI_FTSR_TR18 6044 #endif 6045 #define EXTI_FTSR_FT19 EXTI_FTSR_TR19 6046 #define EXTI_FTSR_FT20 EXTI_FTSR_TR20 6047 #if defined(EXTI_FTSR_TR21) 6048 #define EXTI_FTSR_FT21 EXTI_FTSR_TR21 6049 #endif 6050 #define EXTI_FTSR_FT22 EXTI_FTSR_TR22 6051 #if defined(EXTI_FTSR_TR23) 6052 #define EXTI_FTSR_FT23 EXTI_FTSR_TR23 6053 #endif 6054 #if defined(EXTI_FTSR_TR24) 6055 #define EXTI_FTSR_FT24 EXTI_FTSR_TR24 6056 #endif 6057 #if defined(EXTI_FTSR_TR25) 6058 #define EXTI_FTSR_FT25 EXTI_FTSR_TR25 6059 #endif 6060 #if defined(EXTI_FTSR_TR26) 6061 #define EXTI_FTSR_FT26 EXTI_FTSR_TR26 6062 #endif 6063 #if defined(EXTI_FTSR_TR27) 6064 #define EXTI_FTSR_FT27 EXTI_FTSR_TR27 6065 #endif 6066 #if defined(EXTI_FTSR_TR28) 6067 #define EXTI_FTSR_FT28 EXTI_FTSR_TR28 6068 #endif 6069 #if defined(EXTI_FTSR_TR29) 6070 #define EXTI_FTSR_FT29 EXTI_FTSR_TR29 6071 #endif 6072 #if defined(EXTI_FTSR_TR30) 6073 #define EXTI_FTSR_FT30 EXTI_FTSR_TR30 6074 #endif 6075 #if defined(EXTI_FTSR_TR31) 6076 #define EXTI_FTSR_FT31 EXTI_FTSR_TR31 6077 #endif 6078 6079 /****************** Bit definition for EXTI_SWIER register ******************/ 6080 #define EXTI_SWIER_SWIER0_Pos (0U) 6081 #define EXTI_SWIER_SWIER0_Msk (0x1UL << EXTI_SWIER_SWIER0_Pos) /*!< 0x00000001 */ 6082 #define EXTI_SWIER_SWIER0 EXTI_SWIER_SWIER0_Msk /*!< Software Interrupt on line 0 */ 6083 #define EXTI_SWIER_SWIER1_Pos (1U) 6084 #define EXTI_SWIER_SWIER1_Msk (0x1UL << EXTI_SWIER_SWIER1_Pos) /*!< 0x00000002 */ 6085 #define EXTI_SWIER_SWIER1 EXTI_SWIER_SWIER1_Msk /*!< Software Interrupt on line 1 */ 6086 #define EXTI_SWIER_SWIER2_Pos (2U) 6087 #define EXTI_SWIER_SWIER2_Msk (0x1UL << EXTI_SWIER_SWIER2_Pos) /*!< 0x00000004 */ 6088 #define EXTI_SWIER_SWIER2 EXTI_SWIER_SWIER2_Msk /*!< Software Interrupt on line 2 */ 6089 #define EXTI_SWIER_SWIER3_Pos (3U) 6090 #define EXTI_SWIER_SWIER3_Msk (0x1UL << EXTI_SWIER_SWIER3_Pos) /*!< 0x00000008 */ 6091 #define EXTI_SWIER_SWIER3 EXTI_SWIER_SWIER3_Msk /*!< Software Interrupt on line 3 */ 6092 #define EXTI_SWIER_SWIER4_Pos (4U) 6093 #define EXTI_SWIER_SWIER4_Msk (0x1UL << EXTI_SWIER_SWIER4_Pos) /*!< 0x00000010 */ 6094 #define EXTI_SWIER_SWIER4 EXTI_SWIER_SWIER4_Msk /*!< Software Interrupt on line 4 */ 6095 #define EXTI_SWIER_SWIER5_Pos (5U) 6096 #define EXTI_SWIER_SWIER5_Msk (0x1UL << EXTI_SWIER_SWIER5_Pos) /*!< 0x00000020 */ 6097 #define EXTI_SWIER_SWIER5 EXTI_SWIER_SWIER5_Msk /*!< Software Interrupt on line 5 */ 6098 #define EXTI_SWIER_SWIER6_Pos (6U) 6099 #define EXTI_SWIER_SWIER6_Msk (0x1UL << EXTI_SWIER_SWIER6_Pos) /*!< 0x00000040 */ 6100 #define EXTI_SWIER_SWIER6 EXTI_SWIER_SWIER6_Msk /*!< Software Interrupt on line 6 */ 6101 #define EXTI_SWIER_SWIER7_Pos (7U) 6102 #define EXTI_SWIER_SWIER7_Msk (0x1UL << EXTI_SWIER_SWIER7_Pos) /*!< 0x00000080 */ 6103 #define EXTI_SWIER_SWIER7 EXTI_SWIER_SWIER7_Msk /*!< Software Interrupt on line 7 */ 6104 #define EXTI_SWIER_SWIER8_Pos (8U) 6105 #define EXTI_SWIER_SWIER8_Msk (0x1UL << EXTI_SWIER_SWIER8_Pos) /*!< 0x00000100 */ 6106 #define EXTI_SWIER_SWIER8 EXTI_SWIER_SWIER8_Msk /*!< Software Interrupt on line 8 */ 6107 #define EXTI_SWIER_SWIER9_Pos (9U) 6108 #define EXTI_SWIER_SWIER9_Msk (0x1UL << EXTI_SWIER_SWIER9_Pos) /*!< 0x00000200 */ 6109 #define EXTI_SWIER_SWIER9 EXTI_SWIER_SWIER9_Msk /*!< Software Interrupt on line 9 */ 6110 #define EXTI_SWIER_SWIER10_Pos (10U) 6111 #define EXTI_SWIER_SWIER10_Msk (0x1UL << EXTI_SWIER_SWIER10_Pos) /*!< 0x00000400 */ 6112 #define EXTI_SWIER_SWIER10 EXTI_SWIER_SWIER10_Msk /*!< Software Interrupt on line 10 */ 6113 #define EXTI_SWIER_SWIER11_Pos (11U) 6114 #define EXTI_SWIER_SWIER11_Msk (0x1UL << EXTI_SWIER_SWIER11_Pos) /*!< 0x00000800 */ 6115 #define EXTI_SWIER_SWIER11 EXTI_SWIER_SWIER11_Msk /*!< Software Interrupt on line 11 */ 6116 #define EXTI_SWIER_SWIER12_Pos (12U) 6117 #define EXTI_SWIER_SWIER12_Msk (0x1UL << EXTI_SWIER_SWIER12_Pos) /*!< 0x00001000 */ 6118 #define EXTI_SWIER_SWIER12 EXTI_SWIER_SWIER12_Msk /*!< Software Interrupt on line 12 */ 6119 #define EXTI_SWIER_SWIER13_Pos (13U) 6120 #define EXTI_SWIER_SWIER13_Msk (0x1UL << EXTI_SWIER_SWIER13_Pos) /*!< 0x00002000 */ 6121 #define EXTI_SWIER_SWIER13 EXTI_SWIER_SWIER13_Msk /*!< Software Interrupt on line 13 */ 6122 #define EXTI_SWIER_SWIER14_Pos (14U) 6123 #define EXTI_SWIER_SWIER14_Msk (0x1UL << EXTI_SWIER_SWIER14_Pos) /*!< 0x00004000 */ 6124 #define EXTI_SWIER_SWIER14 EXTI_SWIER_SWIER14_Msk /*!< Software Interrupt on line 14 */ 6125 #define EXTI_SWIER_SWIER15_Pos (15U) 6126 #define EXTI_SWIER_SWIER15_Msk (0x1UL << EXTI_SWIER_SWIER15_Pos) /*!< 0x00008000 */ 6127 #define EXTI_SWIER_SWIER15 EXTI_SWIER_SWIER15_Msk /*!< Software Interrupt on line 15 */ 6128 #define EXTI_SWIER_SWIER16_Pos (16U) 6129 #define EXTI_SWIER_SWIER16_Msk (0x1UL << EXTI_SWIER_SWIER16_Pos) /*!< 0x00010000 */ 6130 #define EXTI_SWIER_SWIER16 EXTI_SWIER_SWIER16_Msk /*!< Software Interrupt on line 16 */ 6131 #define EXTI_SWIER_SWIER17_Pos (17U) 6132 #define EXTI_SWIER_SWIER17_Msk (0x1UL << EXTI_SWIER_SWIER17_Pos) /*!< 0x00020000 */ 6133 #define EXTI_SWIER_SWIER17 EXTI_SWIER_SWIER17_Msk /*!< Software Interrupt on line 17 */ 6134 #define EXTI_SWIER_SWIER18_Pos (18U) 6135 #define EXTI_SWIER_SWIER18_Msk (0x1UL << EXTI_SWIER_SWIER18_Pos) /*!< 0x00040000 */ 6136 #define EXTI_SWIER_SWIER18 EXTI_SWIER_SWIER18_Msk /*!< Software Interrupt on line 18 */ 6137 #define EXTI_SWIER_SWIER19_Pos (19U) 6138 #define EXTI_SWIER_SWIER19_Msk (0x1UL << EXTI_SWIER_SWIER19_Pos) /*!< 0x00080000 */ 6139 #define EXTI_SWIER_SWIER19 EXTI_SWIER_SWIER19_Msk /*!< Software Interrupt on line 19 */ 6140 #define EXTI_SWIER_SWIER20_Pos (20U) 6141 #define EXTI_SWIER_SWIER20_Msk (0x1UL << EXTI_SWIER_SWIER20_Pos) /*!< 0x00100000 */ 6142 #define EXTI_SWIER_SWIER20 EXTI_SWIER_SWIER20_Msk /*!< Software Interrupt on line 20 */ 6143 #define EXTI_SWIER_SWIER21_Pos (21U) 6144 #define EXTI_SWIER_SWIER21_Msk (0x1UL << EXTI_SWIER_SWIER21_Pos) /*!< 0x00200000 */ 6145 #define EXTI_SWIER_SWIER21 EXTI_SWIER_SWIER21_Msk /*!< Software Interrupt on line 21 */ 6146 #define EXTI_SWIER_SWIER22_Pos (22U) 6147 #define EXTI_SWIER_SWIER22_Msk (0x1UL << EXTI_SWIER_SWIER22_Pos) /*!< 0x00400000 */ 6148 #define EXTI_SWIER_SWIER22 EXTI_SWIER_SWIER22_Msk /*!< Software Interrupt on line 22 */ 6149 6150 /* References Defines */ 6151 #define EXTI_SWIER_SWI0 EXTI_SWIER_SWIER0 6152 #define EXTI_SWIER_SWI1 EXTI_SWIER_SWIER1 6153 #define EXTI_SWIER_SWI2 EXTI_SWIER_SWIER2 6154 #define EXTI_SWIER_SWI3 EXTI_SWIER_SWIER3 6155 #define EXTI_SWIER_SWI4 EXTI_SWIER_SWIER4 6156 #define EXTI_SWIER_SWI5 EXTI_SWIER_SWIER5 6157 #define EXTI_SWIER_SWI6 EXTI_SWIER_SWIER6 6158 #define EXTI_SWIER_SWI7 EXTI_SWIER_SWIER7 6159 #define EXTI_SWIER_SWI8 EXTI_SWIER_SWIER8 6160 #define EXTI_SWIER_SWI9 EXTI_SWIER_SWIER9 6161 #define EXTI_SWIER_SWI10 EXTI_SWIER_SWIER10 6162 #define EXTI_SWIER_SWI11 EXTI_SWIER_SWIER11 6163 #define EXTI_SWIER_SWI12 EXTI_SWIER_SWIER12 6164 #define EXTI_SWIER_SWI13 EXTI_SWIER_SWIER13 6165 #define EXTI_SWIER_SWI14 EXTI_SWIER_SWIER14 6166 #define EXTI_SWIER_SWI15 EXTI_SWIER_SWIER15 6167 #define EXTI_SWIER_SWI16 EXTI_SWIER_SWIER16 6168 #define EXTI_SWIER_SWI17 EXTI_SWIER_SWIER17 6169 #if defined(EXTI_SWIER_SWIER18) 6170 #define EXTI_SWIER_SWI18 EXTI_SWIER_SWIER18 6171 #endif 6172 #define EXTI_SWIER_SWI19 EXTI_SWIER_SWIER19 6173 #define EXTI_SWIER_SWI20 EXTI_SWIER_SWIER20 6174 #if defined(EXTI_SWIER_SWIER21) 6175 #define EXTI_SWIER_SWI21 EXTI_SWIER_SWIER21 6176 #endif 6177 #define EXTI_SWIER_SWI22 EXTI_SWIER_SWIER22 6178 #if defined(EXTI_SWIER_SWIER23) 6179 #define EXTI_SWIER_SWI23 EXTI_SWIER_SWIER23 6180 #endif 6181 #if defined(EXTI_SWIER_SWIER24) 6182 #define EXTI_SWIER_SWI24 EXTI_SWIER_SWIER24 6183 #endif 6184 #if defined(EXTI_SWIER_SWIER25) 6185 #define EXTI_SWIER_SWI25 EXTI_SWIER_SWIER25 6186 #endif 6187 #if defined(EXTI_SWIER_SWIER26) 6188 #define EXTI_SWIER_SWI26 EXTI_SWIER_SWIER26 6189 #endif 6190 #if defined(EXTI_SWIER_SWIER27) 6191 #define EXTI_SWIER_SWI27 EXTI_SWIER_SWIER27 6192 #endif 6193 #if defined(EXTI_SWIER_SWIER28) 6194 #define EXTI_SWIER_SWI28 EXTI_SWIER_SWIER28 6195 #endif 6196 #if defined(EXTI_SWIER_SWIER29) 6197 #define EXTI_SWIER_SWI29 EXTI_SWIER_SWIER29 6198 #endif 6199 #if defined(EXTI_SWIER_SWIER30) 6200 #define EXTI_SWIER_SWI30 EXTI_SWIER_SWIER30 6201 #endif 6202 #if defined(EXTI_SWIER_SWIER31) 6203 #define EXTI_SWIER_SWI31 EXTI_SWIER_SWIER31 6204 #endif 6205 6206 /******************* Bit definition for EXTI_PR register ********************/ 6207 #define EXTI_PR_PR0_Pos (0U) 6208 #define EXTI_PR_PR0_Msk (0x1UL << EXTI_PR_PR0_Pos) /*!< 0x00000001 */ 6209 #define EXTI_PR_PR0 EXTI_PR_PR0_Msk /*!< Pending bit for line 0 */ 6210 #define EXTI_PR_PR1_Pos (1U) 6211 #define EXTI_PR_PR1_Msk (0x1UL << EXTI_PR_PR1_Pos) /*!< 0x00000002 */ 6212 #define EXTI_PR_PR1 EXTI_PR_PR1_Msk /*!< Pending bit for line 1 */ 6213 #define EXTI_PR_PR2_Pos (2U) 6214 #define EXTI_PR_PR2_Msk (0x1UL << EXTI_PR_PR2_Pos) /*!< 0x00000004 */ 6215 #define EXTI_PR_PR2 EXTI_PR_PR2_Msk /*!< Pending bit for line 2 */ 6216 #define EXTI_PR_PR3_Pos (3U) 6217 #define EXTI_PR_PR3_Msk (0x1UL << EXTI_PR_PR3_Pos) /*!< 0x00000008 */ 6218 #define EXTI_PR_PR3 EXTI_PR_PR3_Msk /*!< Pending bit for line 3 */ 6219 #define EXTI_PR_PR4_Pos (4U) 6220 #define EXTI_PR_PR4_Msk (0x1UL << EXTI_PR_PR4_Pos) /*!< 0x00000010 */ 6221 #define EXTI_PR_PR4 EXTI_PR_PR4_Msk /*!< Pending bit for line 4 */ 6222 #define EXTI_PR_PR5_Pos (5U) 6223 #define EXTI_PR_PR5_Msk (0x1UL << EXTI_PR_PR5_Pos) /*!< 0x00000020 */ 6224 #define EXTI_PR_PR5 EXTI_PR_PR5_Msk /*!< Pending bit for line 5 */ 6225 #define EXTI_PR_PR6_Pos (6U) 6226 #define EXTI_PR_PR6_Msk (0x1UL << EXTI_PR_PR6_Pos) /*!< 0x00000040 */ 6227 #define EXTI_PR_PR6 EXTI_PR_PR6_Msk /*!< Pending bit for line 6 */ 6228 #define EXTI_PR_PR7_Pos (7U) 6229 #define EXTI_PR_PR7_Msk (0x1UL << EXTI_PR_PR7_Pos) /*!< 0x00000080 */ 6230 #define EXTI_PR_PR7 EXTI_PR_PR7_Msk /*!< Pending bit for line 7 */ 6231 #define EXTI_PR_PR8_Pos (8U) 6232 #define EXTI_PR_PR8_Msk (0x1UL << EXTI_PR_PR8_Pos) /*!< 0x00000100 */ 6233 #define EXTI_PR_PR8 EXTI_PR_PR8_Msk /*!< Pending bit for line 8 */ 6234 #define EXTI_PR_PR9_Pos (9U) 6235 #define EXTI_PR_PR9_Msk (0x1UL << EXTI_PR_PR9_Pos) /*!< 0x00000200 */ 6236 #define EXTI_PR_PR9 EXTI_PR_PR9_Msk /*!< Pending bit for line 9 */ 6237 #define EXTI_PR_PR10_Pos (10U) 6238 #define EXTI_PR_PR10_Msk (0x1UL << EXTI_PR_PR10_Pos) /*!< 0x00000400 */ 6239 #define EXTI_PR_PR10 EXTI_PR_PR10_Msk /*!< Pending bit for line 10 */ 6240 #define EXTI_PR_PR11_Pos (11U) 6241 #define EXTI_PR_PR11_Msk (0x1UL << EXTI_PR_PR11_Pos) /*!< 0x00000800 */ 6242 #define EXTI_PR_PR11 EXTI_PR_PR11_Msk /*!< Pending bit for line 11 */ 6243 #define EXTI_PR_PR12_Pos (12U) 6244 #define EXTI_PR_PR12_Msk (0x1UL << EXTI_PR_PR12_Pos) /*!< 0x00001000 */ 6245 #define EXTI_PR_PR12 EXTI_PR_PR12_Msk /*!< Pending bit for line 12 */ 6246 #define EXTI_PR_PR13_Pos (13U) 6247 #define EXTI_PR_PR13_Msk (0x1UL << EXTI_PR_PR13_Pos) /*!< 0x00002000 */ 6248 #define EXTI_PR_PR13 EXTI_PR_PR13_Msk /*!< Pending bit for line 13 */ 6249 #define EXTI_PR_PR14_Pos (14U) 6250 #define EXTI_PR_PR14_Msk (0x1UL << EXTI_PR_PR14_Pos) /*!< 0x00004000 */ 6251 #define EXTI_PR_PR14 EXTI_PR_PR14_Msk /*!< Pending bit for line 14 */ 6252 #define EXTI_PR_PR15_Pos (15U) 6253 #define EXTI_PR_PR15_Msk (0x1UL << EXTI_PR_PR15_Pos) /*!< 0x00008000 */ 6254 #define EXTI_PR_PR15 EXTI_PR_PR15_Msk /*!< Pending bit for line 15 */ 6255 #define EXTI_PR_PR16_Pos (16U) 6256 #define EXTI_PR_PR16_Msk (0x1UL << EXTI_PR_PR16_Pos) /*!< 0x00010000 */ 6257 #define EXTI_PR_PR16 EXTI_PR_PR16_Msk /*!< Pending bit for line 16 */ 6258 #define EXTI_PR_PR17_Pos (17U) 6259 #define EXTI_PR_PR17_Msk (0x1UL << EXTI_PR_PR17_Pos) /*!< 0x00020000 */ 6260 #define EXTI_PR_PR17 EXTI_PR_PR17_Msk /*!< Pending bit for line 17 */ 6261 #define EXTI_PR_PR18_Pos (18U) 6262 #define EXTI_PR_PR18_Msk (0x1UL << EXTI_PR_PR18_Pos) /*!< 0x00040000 */ 6263 #define EXTI_PR_PR18 EXTI_PR_PR18_Msk /*!< Pending bit for line 18 */ 6264 #define EXTI_PR_PR19_Pos (19U) 6265 #define EXTI_PR_PR19_Msk (0x1UL << EXTI_PR_PR19_Pos) /*!< 0x00080000 */ 6266 #define EXTI_PR_PR19 EXTI_PR_PR19_Msk /*!< Pending bit for line 19 */ 6267 #define EXTI_PR_PR20_Pos (20U) 6268 #define EXTI_PR_PR20_Msk (0x1UL << EXTI_PR_PR20_Pos) /*!< 0x00100000 */ 6269 #define EXTI_PR_PR20 EXTI_PR_PR20_Msk /*!< Pending bit for line 20 */ 6270 #define EXTI_PR_PR21_Pos (21U) 6271 #define EXTI_PR_PR21_Msk (0x1UL << EXTI_PR_PR21_Pos) /*!< 0x00200000 */ 6272 #define EXTI_PR_PR21 EXTI_PR_PR21_Msk /*!< Pending bit for line 21 */ 6273 #define EXTI_PR_PR22_Pos (22U) 6274 #define EXTI_PR_PR22_Msk (0x1UL << EXTI_PR_PR22_Pos) /*!< 0x00400000 */ 6275 #define EXTI_PR_PR22 EXTI_PR_PR22_Msk /*!< Pending bit for line 22 */ 6276 6277 /* References Defines */ 6278 #define EXTI_PR_PIF0 EXTI_PR_PR0 6279 #define EXTI_PR_PIF1 EXTI_PR_PR1 6280 #define EXTI_PR_PIF2 EXTI_PR_PR2 6281 #define EXTI_PR_PIF3 EXTI_PR_PR3 6282 #define EXTI_PR_PIF4 EXTI_PR_PR4 6283 #define EXTI_PR_PIF5 EXTI_PR_PR5 6284 #define EXTI_PR_PIF6 EXTI_PR_PR6 6285 #define EXTI_PR_PIF6 EXTI_PR_PR6 6286 #define EXTI_PR_PIF7 EXTI_PR_PR7 6287 #define EXTI_PR_PIF8 EXTI_PR_PR8 6288 #define EXTI_PR_PIF9 EXTI_PR_PR9 6289 #define EXTI_PR_PIF10 EXTI_PR_PR10 6290 #define EXTI_PR_PIF11 EXTI_PR_PR11 6291 #define EXTI_PR_PIF12 EXTI_PR_PR12 6292 #define EXTI_PR_PIF13 EXTI_PR_PR13 6293 #define EXTI_PR_PIF14 EXTI_PR_PR14 6294 #define EXTI_PR_PIF15 EXTI_PR_PR15 6295 #define EXTI_PR_PIF16 EXTI_PR_PR16 6296 #define EXTI_PR_PIF17 EXTI_PR_PR17 6297 #if defined(EXTI_PR_PR18) 6298 #define EXTI_PR_PIF18 EXTI_PR_PR18 6299 #endif 6300 #define EXTI_PR_PIF19 EXTI_PR_PR19 6301 #define EXTI_PR_PIF20 EXTI_PR_PR20 6302 #if defined(EXTI_PR_PR21) 6303 #define EXTI_PR_PIF21 EXTI_PR_PR21 6304 #endif 6305 #define EXTI_PR_PIF22 EXTI_PR_PR22 6306 #if defined(EXTI_PR_PR23) 6307 #define EXTI_PR_PIF23 EXTI_PR_PR23 6308 #endif 6309 #if defined(EXTI_PR_PR24) 6310 #define EXTI_PR_PIF24 EXTI_PR_PR24 6311 #endif 6312 #if defined(EXTI_PR_PR25) 6313 #define EXTI_PR_PIF25 EXTI_PR_PR25 6314 #endif 6315 #if defined(EXTI_PR_PR26) 6316 #define EXTI_PR_PIF26 EXTI_PR_PR26 6317 #endif 6318 #if defined(EXTI_PR_PR27) 6319 #define EXTI_PR_PIF27 EXTI_PR_PR27 6320 #endif 6321 #if defined(EXTI_PR_PR28) 6322 #define EXTI_PR_PIF28 EXTI_PR_PR28 6323 #endif 6324 #if defined(EXTI_PR_PR29) 6325 #define EXTI_PR_PIF29 EXTI_PR_PR29 6326 #endif 6327 #if defined(EXTI_PR_PR30) 6328 #define EXTI_PR_PIF30 EXTI_PR_PR30 6329 #endif 6330 #if defined(EXTI_PR_PR31) 6331 #define EXTI_PR_PIF31 EXTI_PR_PR31 6332 #endif 6333 6334 6335 /******************************************************************************/ 6336 /* */ 6337 /* FLASH */ 6338 /* */ 6339 /******************************************************************************/ 6340 /******************* Bit definition for FLASH_ACR register ******************/ 6341 #define FLASH_ACR_LATENCY_Pos (0U) 6342 #define FLASH_ACR_LATENCY_Msk (0x7UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000007 */ 6343 #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk /*!< LATENCY[2:0] bits (Latency) */ 6344 #define FLASH_ACR_LATENCY_0 (0x1UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000001 */ 6345 #define FLASH_ACR_LATENCY_1 (0x2UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000002 */ 6346 #define FLASH_ACR_LATENCY_2 (0x4UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000004 */ 6347 6348 #define FLASH_ACR_PRFTBE_Pos (4U) 6349 #define FLASH_ACR_PRFTBE_Msk (0x1UL << FLASH_ACR_PRFTBE_Pos) /*!< 0x00000010 */ 6350 #define FLASH_ACR_PRFTBE FLASH_ACR_PRFTBE_Msk /*!< Prefetch Buffer Enable */ 6351 #define FLASH_ACR_PRFTBS_Pos (5U) 6352 #define FLASH_ACR_PRFTBS_Msk (0x1UL << FLASH_ACR_PRFTBS_Pos) /*!< 0x00000020 */ 6353 #define FLASH_ACR_PRFTBS FLASH_ACR_PRFTBS_Msk /*!< Prefetch Buffer Status */ 6354 6355 /****************** Bit definition for FLASH_KEYR register ******************/ 6356 #define FLASH_KEYR_FKEYR_Pos (0U) 6357 #define FLASH_KEYR_FKEYR_Msk (0xFFFFFFFFUL << FLASH_KEYR_FKEYR_Pos) /*!< 0xFFFFFFFF */ 6358 #define FLASH_KEYR_FKEYR FLASH_KEYR_FKEYR_Msk /*!< FPEC Key */ 6359 6360 #define FLASH_KEY1_Pos (0U) 6361 #define FLASH_KEY1_Msk (0x45670123UL << FLASH_KEY1_Pos) /*!< 0x45670123 */ 6362 #define FLASH_KEY1 FLASH_KEY1_Msk /*!< FPEC Key1 */ 6363 #define FLASH_KEY2_Pos (0U) 6364 #define FLASH_KEY2_Msk (0xCDEF89ABUL << FLASH_KEY2_Pos) /*!< 0xCDEF89AB */ 6365 #define FLASH_KEY2 FLASH_KEY2_Msk /*!< FPEC Key2 */ 6366 6367 /***************** Bit definition for FLASH_OPTKEYR register ****************/ 6368 #define FLASH_OPTKEYR_OPTKEYR_Pos (0U) 6369 #define FLASH_OPTKEYR_OPTKEYR_Msk (0xFFFFFFFFUL << FLASH_OPTKEYR_OPTKEYR_Pos) /*!< 0xFFFFFFFF */ 6370 #define FLASH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk /*!< Option Byte Key */ 6371 6372 #define FLASH_OPTKEY1 FLASH_KEY1 /*!< Option Byte Key1 */ 6373 #define FLASH_OPTKEY2 FLASH_KEY2 /*!< Option Byte Key2 */ 6374 6375 /****************** Bit definition for FLASH_SR register *******************/ 6376 #define FLASH_SR_BSY_Pos (0U) 6377 #define FLASH_SR_BSY_Msk (0x1UL << FLASH_SR_BSY_Pos) /*!< 0x00000001 */ 6378 #define FLASH_SR_BSY FLASH_SR_BSY_Msk /*!< Busy */ 6379 #define FLASH_SR_PGERR_Pos (2U) 6380 #define FLASH_SR_PGERR_Msk (0x1UL << FLASH_SR_PGERR_Pos) /*!< 0x00000004 */ 6381 #define FLASH_SR_PGERR FLASH_SR_PGERR_Msk /*!< Programming Error */ 6382 #define FLASH_SR_WRPERR_Pos (4U) 6383 #define FLASH_SR_WRPERR_Msk (0x1UL << FLASH_SR_WRPERR_Pos) /*!< 0x00000010 */ 6384 #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk /*!< Write Protection Error */ 6385 #define FLASH_SR_EOP_Pos (5U) 6386 #define FLASH_SR_EOP_Msk (0x1UL << FLASH_SR_EOP_Pos) /*!< 0x00000020 */ 6387 #define FLASH_SR_EOP FLASH_SR_EOP_Msk /*!< End of operation */ 6388 6389 /******************* Bit definition for FLASH_CR register *******************/ 6390 #define FLASH_CR_PG_Pos (0U) 6391 #define FLASH_CR_PG_Msk (0x1UL << FLASH_CR_PG_Pos) /*!< 0x00000001 */ 6392 #define FLASH_CR_PG FLASH_CR_PG_Msk /*!< Programming */ 6393 #define FLASH_CR_PER_Pos (1U) 6394 #define FLASH_CR_PER_Msk (0x1UL << FLASH_CR_PER_Pos) /*!< 0x00000002 */ 6395 #define FLASH_CR_PER FLASH_CR_PER_Msk /*!< Page Erase */ 6396 #define FLASH_CR_MER_Pos (2U) 6397 #define FLASH_CR_MER_Msk (0x1UL << FLASH_CR_MER_Pos) /*!< 0x00000004 */ 6398 #define FLASH_CR_MER FLASH_CR_MER_Msk /*!< Mass Erase */ 6399 #define FLASH_CR_OPTPG_Pos (4U) 6400 #define FLASH_CR_OPTPG_Msk (0x1UL << FLASH_CR_OPTPG_Pos) /*!< 0x00000010 */ 6401 #define FLASH_CR_OPTPG FLASH_CR_OPTPG_Msk /*!< Option Byte Programming */ 6402 #define FLASH_CR_OPTER_Pos (5U) 6403 #define FLASH_CR_OPTER_Msk (0x1UL << FLASH_CR_OPTER_Pos) /*!< 0x00000020 */ 6404 #define FLASH_CR_OPTER FLASH_CR_OPTER_Msk /*!< Option Byte Erase */ 6405 #define FLASH_CR_STRT_Pos (6U) 6406 #define FLASH_CR_STRT_Msk (0x1UL << FLASH_CR_STRT_Pos) /*!< 0x00000040 */ 6407 #define FLASH_CR_STRT FLASH_CR_STRT_Msk /*!< Start */ 6408 #define FLASH_CR_LOCK_Pos (7U) 6409 #define FLASH_CR_LOCK_Msk (0x1UL << FLASH_CR_LOCK_Pos) /*!< 0x00000080 */ 6410 #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk /*!< Lock */ 6411 #define FLASH_CR_OPTWRE_Pos (9U) 6412 #define FLASH_CR_OPTWRE_Msk (0x1UL << FLASH_CR_OPTWRE_Pos) /*!< 0x00000200 */ 6413 #define FLASH_CR_OPTWRE FLASH_CR_OPTWRE_Msk /*!< Option Bytes Write Enable */ 6414 #define FLASH_CR_ERRIE_Pos (10U) 6415 #define FLASH_CR_ERRIE_Msk (0x1UL << FLASH_CR_ERRIE_Pos) /*!< 0x00000400 */ 6416 #define FLASH_CR_ERRIE FLASH_CR_ERRIE_Msk /*!< Error Interrupt Enable */ 6417 #define FLASH_CR_EOPIE_Pos (12U) 6418 #define FLASH_CR_EOPIE_Msk (0x1UL << FLASH_CR_EOPIE_Pos) /*!< 0x00001000 */ 6419 #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk /*!< End of operation interrupt enable */ 6420 #define FLASH_CR_OBL_LAUNCH_Pos (13U) 6421 #define FLASH_CR_OBL_LAUNCH_Msk (0x1UL << FLASH_CR_OBL_LAUNCH_Pos) /*!< 0x00002000 */ 6422 #define FLASH_CR_OBL_LAUNCH FLASH_CR_OBL_LAUNCH_Msk /*!< OptionBytes Loader Launch */ 6423 6424 /******************* Bit definition for FLASH_AR register *******************/ 6425 #define FLASH_AR_FAR_Pos (0U) 6426 #define FLASH_AR_FAR_Msk (0xFFFFFFFFUL << FLASH_AR_FAR_Pos) /*!< 0xFFFFFFFF */ 6427 #define FLASH_AR_FAR FLASH_AR_FAR_Msk /*!< Flash Address */ 6428 6429 /****************** Bit definition for FLASH_OBR register *******************/ 6430 #define FLASH_OBR_OPTERR_Pos (0U) 6431 #define FLASH_OBR_OPTERR_Msk (0x1UL << FLASH_OBR_OPTERR_Pos) /*!< 0x00000001 */ 6432 #define FLASH_OBR_OPTERR FLASH_OBR_OPTERR_Msk /*!< Option Byte Error */ 6433 #define FLASH_OBR_LEVEL1_PROT_Pos (1U) 6434 #define FLASH_OBR_LEVEL1_PROT_Msk (0x1UL << FLASH_OBR_LEVEL1_PROT_Pos) /*!< 0x00000002 */ 6435 #define FLASH_OBR_LEVEL1_PROT FLASH_OBR_LEVEL1_PROT_Msk /*!< Level 1 Read protection status */ 6436 #define FLASH_OBR_LEVEL2_PROT_Pos (2U) 6437 #define FLASH_OBR_LEVEL2_PROT_Msk (0x1UL << FLASH_OBR_LEVEL2_PROT_Pos) /*!< 0x00000004 */ 6438 #define FLASH_OBR_LEVEL2_PROT FLASH_OBR_LEVEL2_PROT_Msk /*!< Level 2 Read protection status */ 6439 6440 #define FLASH_OBR_USER_Pos (8U) 6441 #define FLASH_OBR_USER_Msk (0xF7UL << FLASH_OBR_USER_Pos) /*!< 0x0000F700 */ 6442 #define FLASH_OBR_USER FLASH_OBR_USER_Msk /*!< User Option Bytes */ 6443 #define FLASH_OBR_IWDG_SW_Pos (8U) 6444 #define FLASH_OBR_IWDG_SW_Msk (0x1UL << FLASH_OBR_IWDG_SW_Pos) /*!< 0x00000100 */ 6445 #define FLASH_OBR_IWDG_SW FLASH_OBR_IWDG_SW_Msk /*!< IWDG SW */ 6446 #define FLASH_OBR_nRST_STOP_Pos (9U) 6447 #define FLASH_OBR_nRST_STOP_Msk (0x1UL << FLASH_OBR_nRST_STOP_Pos) /*!< 0x00000200 */ 6448 #define FLASH_OBR_nRST_STOP FLASH_OBR_nRST_STOP_Msk /*!< nRST_STOP */ 6449 #define FLASH_OBR_nRST_STDBY_Pos (10U) 6450 #define FLASH_OBR_nRST_STDBY_Msk (0x1UL << FLASH_OBR_nRST_STDBY_Pos) /*!< 0x00000400 */ 6451 #define FLASH_OBR_nRST_STDBY FLASH_OBR_nRST_STDBY_Msk /*!< nRST_STDBY */ 6452 #define FLASH_OBR_nBOOT1_Pos (12U) 6453 #define FLASH_OBR_nBOOT1_Msk (0x1UL << FLASH_OBR_nBOOT1_Pos) /*!< 0x00001000 */ 6454 #define FLASH_OBR_nBOOT1 FLASH_OBR_nBOOT1_Msk /*!< nBOOT1 */ 6455 #define FLASH_OBR_VDDA_MONITOR_Pos (13U) 6456 #define FLASH_OBR_VDDA_MONITOR_Msk (0x1UL << FLASH_OBR_VDDA_MONITOR_Pos) /*!< 0x00002000 */ 6457 #define FLASH_OBR_VDDA_MONITOR FLASH_OBR_VDDA_MONITOR_Msk /*!< VDDA_MONITOR */ 6458 #define FLASH_OBR_SRAM_PE_Pos (14U) 6459 #define FLASH_OBR_SRAM_PE_Msk (0x1UL << FLASH_OBR_SRAM_PE_Pos) /*!< 0x00004000 */ 6460 #define FLASH_OBR_SRAM_PE FLASH_OBR_SRAM_PE_Msk /*!< SRAM_PE */ 6461 #define FLASH_OBR_SDADC12_VDD_MONITOR_Pos (15U) 6462 #define FLASH_OBR_SDADC12_VDD_MONITOR_Msk (0x1UL << FLASH_OBR_SDADC12_VDD_MONITOR_Pos) /*!< 0x00008000 */ 6463 #define FLASH_OBR_SDADC12_VDD_MONITOR FLASH_OBR_SDADC12_VDD_MONITOR_Msk /*!< SDADC12_VDD_MONITOR */ 6464 #define FLASH_OBR_DATA0_Pos (16U) 6465 #define FLASH_OBR_DATA0_Msk (0xFFUL << FLASH_OBR_DATA0_Pos) /*!< 0x00FF0000 */ 6466 #define FLASH_OBR_DATA0 FLASH_OBR_DATA0_Msk /*!< Data0 */ 6467 #define FLASH_OBR_DATA1_Pos (24U) 6468 #define FLASH_OBR_DATA1_Msk (0xFFUL << FLASH_OBR_DATA1_Pos) /*!< 0xFF000000 */ 6469 #define FLASH_OBR_DATA1 FLASH_OBR_DATA1_Msk /*!< Data1 */ 6470 6471 /* Legacy defines */ 6472 #define FLASH_OBR_WDG_SW FLASH_OBR_IWDG_SW 6473 6474 /****************** Bit definition for FLASH_WRPR register ******************/ 6475 #define FLASH_WRPR_WRP_Pos (0U) 6476 #define FLASH_WRPR_WRP_Msk (0xFFFFFFFFUL << FLASH_WRPR_WRP_Pos) /*!< 0xFFFFFFFF */ 6477 #define FLASH_WRPR_WRP FLASH_WRPR_WRP_Msk /*!< Write Protect */ 6478 6479 /*----------------------------------------------------------------------------*/ 6480 6481 /****************** Bit definition for OB_RDP register **********************/ 6482 #define OB_RDP_RDP_Pos (0U) 6483 #define OB_RDP_RDP_Msk (0xFFUL << OB_RDP_RDP_Pos) /*!< 0x000000FF */ 6484 #define OB_RDP_RDP OB_RDP_RDP_Msk /*!< Read protection option byte */ 6485 #define OB_RDP_nRDP_Pos (8U) 6486 #define OB_RDP_nRDP_Msk (0xFFUL << OB_RDP_nRDP_Pos) /*!< 0x0000FF00 */ 6487 #define OB_RDP_nRDP OB_RDP_nRDP_Msk /*!< Read protection complemented option byte */ 6488 6489 /****************** Bit definition for OB_USER register *********************/ 6490 #define OB_USER_USER_Pos (16U) 6491 #define OB_USER_USER_Msk (0xFFUL << OB_USER_USER_Pos) /*!< 0x00FF0000 */ 6492 #define OB_USER_USER OB_USER_USER_Msk /*!< User option byte */ 6493 #define OB_USER_nUSER_Pos (24U) 6494 #define OB_USER_nUSER_Msk (0xFFUL << OB_USER_nUSER_Pos) /*!< 0xFF000000 */ 6495 #define OB_USER_nUSER OB_USER_nUSER_Msk /*!< User complemented option byte */ 6496 6497 /****************** Bit definition for FLASH_WRP0 register ******************/ 6498 #define OB_WRP0_WRP0_Pos (0U) 6499 #define OB_WRP0_WRP0_Msk (0xFFUL << OB_WRP0_WRP0_Pos) /*!< 0x000000FF */ 6500 #define OB_WRP0_WRP0 OB_WRP0_WRP0_Msk /*!< Flash memory write protection option bytes */ 6501 #define OB_WRP0_nWRP0_Pos (8U) 6502 #define OB_WRP0_nWRP0_Msk (0xFFUL << OB_WRP0_nWRP0_Pos) /*!< 0x0000FF00 */ 6503 #define OB_WRP0_nWRP0 OB_WRP0_nWRP0_Msk /*!< Flash memory write protection complemented option bytes */ 6504 6505 /****************** Bit definition for FLASH_WRP1 register ******************/ 6506 #define OB_WRP1_WRP1_Pos (16U) 6507 #define OB_WRP1_WRP1_Msk (0xFFUL << OB_WRP1_WRP1_Pos) /*!< 0x00FF0000 */ 6508 #define OB_WRP1_WRP1 OB_WRP1_WRP1_Msk /*!< Flash memory write protection option bytes */ 6509 #define OB_WRP1_nWRP1_Pos (24U) 6510 #define OB_WRP1_nWRP1_Msk (0xFFUL << OB_WRP1_nWRP1_Pos) /*!< 0xFF000000 */ 6511 #define OB_WRP1_nWRP1 OB_WRP1_nWRP1_Msk /*!< Flash memory write protection complemented option bytes */ 6512 6513 /****************** Bit definition for FLASH_WRP2 register ******************/ 6514 #define OB_WRP2_WRP2_Pos (0U) 6515 #define OB_WRP2_WRP2_Msk (0xFFUL << OB_WRP2_WRP2_Pos) /*!< 0x000000FF */ 6516 #define OB_WRP2_WRP2 OB_WRP2_WRP2_Msk /*!< Flash memory write protection option bytes */ 6517 #define OB_WRP2_nWRP2_Pos (8U) 6518 #define OB_WRP2_nWRP2_Msk (0xFFUL << OB_WRP2_nWRP2_Pos) /*!< 0x0000FF00 */ 6519 #define OB_WRP2_nWRP2 OB_WRP2_nWRP2_Msk /*!< Flash memory write protection complemented option bytes */ 6520 6521 /****************** Bit definition for FLASH_WRP3 register ******************/ 6522 #define OB_WRP3_WRP3_Pos (16U) 6523 #define OB_WRP3_WRP3_Msk (0xFFUL << OB_WRP3_WRP3_Pos) /*!< 0x00FF0000 */ 6524 #define OB_WRP3_WRP3 OB_WRP3_WRP3_Msk /*!< Flash memory write protection option bytes */ 6525 #define OB_WRP3_nWRP3_Pos (24U) 6526 #define OB_WRP3_nWRP3_Msk (0xFFUL << OB_WRP3_nWRP3_Pos) /*!< 0xFF000000 */ 6527 #define OB_WRP3_nWRP3 OB_WRP3_nWRP3_Msk /*!< Flash memory write protection complemented option bytes */ 6528 6529 /******************************************************************************/ 6530 /* */ 6531 /* General Purpose I/O (GPIO) */ 6532 /* */ 6533 /******************************************************************************/ 6534 /******************* Bit definition for GPIO_MODER register *****************/ 6535 #define GPIO_MODER_MODER0_Pos (0U) 6536 #define GPIO_MODER_MODER0_Msk (0x3UL << GPIO_MODER_MODER0_Pos) /*!< 0x00000003 */ 6537 #define GPIO_MODER_MODER0 GPIO_MODER_MODER0_Msk 6538 #define GPIO_MODER_MODER0_0 (0x1UL << GPIO_MODER_MODER0_Pos) /*!< 0x00000001 */ 6539 #define GPIO_MODER_MODER0_1 (0x2UL << GPIO_MODER_MODER0_Pos) /*!< 0x00000002 */ 6540 #define GPIO_MODER_MODER1_Pos (2U) 6541 #define GPIO_MODER_MODER1_Msk (0x3UL << GPIO_MODER_MODER1_Pos) /*!< 0x0000000C */ 6542 #define GPIO_MODER_MODER1 GPIO_MODER_MODER1_Msk 6543 #define GPIO_MODER_MODER1_0 (0x1UL << GPIO_MODER_MODER1_Pos) /*!< 0x00000004 */ 6544 #define GPIO_MODER_MODER1_1 (0x2UL << GPIO_MODER_MODER1_Pos) /*!< 0x00000008 */ 6545 #define GPIO_MODER_MODER2_Pos (4U) 6546 #define GPIO_MODER_MODER2_Msk (0x3UL << GPIO_MODER_MODER2_Pos) /*!< 0x00000030 */ 6547 #define GPIO_MODER_MODER2 GPIO_MODER_MODER2_Msk 6548 #define GPIO_MODER_MODER2_0 (0x1UL << GPIO_MODER_MODER2_Pos) /*!< 0x00000010 */ 6549 #define GPIO_MODER_MODER2_1 (0x2UL << GPIO_MODER_MODER2_Pos) /*!< 0x00000020 */ 6550 #define GPIO_MODER_MODER3_Pos (6U) 6551 #define GPIO_MODER_MODER3_Msk (0x3UL << GPIO_MODER_MODER3_Pos) /*!< 0x000000C0 */ 6552 #define GPIO_MODER_MODER3 GPIO_MODER_MODER3_Msk 6553 #define GPIO_MODER_MODER3_0 (0x1UL << GPIO_MODER_MODER3_Pos) /*!< 0x00000040 */ 6554 #define GPIO_MODER_MODER3_1 (0x2UL << GPIO_MODER_MODER3_Pos) /*!< 0x00000080 */ 6555 #define GPIO_MODER_MODER4_Pos (8U) 6556 #define GPIO_MODER_MODER4_Msk (0x3UL << GPIO_MODER_MODER4_Pos) /*!< 0x00000300 */ 6557 #define GPIO_MODER_MODER4 GPIO_MODER_MODER4_Msk 6558 #define GPIO_MODER_MODER4_0 (0x1UL << GPIO_MODER_MODER4_Pos) /*!< 0x00000100 */ 6559 #define GPIO_MODER_MODER4_1 (0x2UL << GPIO_MODER_MODER4_Pos) /*!< 0x00000200 */ 6560 #define GPIO_MODER_MODER5_Pos (10U) 6561 #define GPIO_MODER_MODER5_Msk (0x3UL << GPIO_MODER_MODER5_Pos) /*!< 0x00000C00 */ 6562 #define GPIO_MODER_MODER5 GPIO_MODER_MODER5_Msk 6563 #define GPIO_MODER_MODER5_0 (0x1UL << GPIO_MODER_MODER5_Pos) /*!< 0x00000400 */ 6564 #define GPIO_MODER_MODER5_1 (0x2UL << GPIO_MODER_MODER5_Pos) /*!< 0x00000800 */ 6565 #define GPIO_MODER_MODER6_Pos (12U) 6566 #define GPIO_MODER_MODER6_Msk (0x3UL << GPIO_MODER_MODER6_Pos) /*!< 0x00003000 */ 6567 #define GPIO_MODER_MODER6 GPIO_MODER_MODER6_Msk 6568 #define GPIO_MODER_MODER6_0 (0x1UL << GPIO_MODER_MODER6_Pos) /*!< 0x00001000 */ 6569 #define GPIO_MODER_MODER6_1 (0x2UL << GPIO_MODER_MODER6_Pos) /*!< 0x00002000 */ 6570 #define GPIO_MODER_MODER7_Pos (14U) 6571 #define GPIO_MODER_MODER7_Msk (0x3UL << GPIO_MODER_MODER7_Pos) /*!< 0x0000C000 */ 6572 #define GPIO_MODER_MODER7 GPIO_MODER_MODER7_Msk 6573 #define GPIO_MODER_MODER7_0 (0x1UL << GPIO_MODER_MODER7_Pos) /*!< 0x00004000 */ 6574 #define GPIO_MODER_MODER7_1 (0x2UL << GPIO_MODER_MODER7_Pos) /*!< 0x00008000 */ 6575 #define GPIO_MODER_MODER8_Pos (16U) 6576 #define GPIO_MODER_MODER8_Msk (0x3UL << GPIO_MODER_MODER8_Pos) /*!< 0x00030000 */ 6577 #define GPIO_MODER_MODER8 GPIO_MODER_MODER8_Msk 6578 #define GPIO_MODER_MODER8_0 (0x1UL << GPIO_MODER_MODER8_Pos) /*!< 0x00010000 */ 6579 #define GPIO_MODER_MODER8_1 (0x2UL << GPIO_MODER_MODER8_Pos) /*!< 0x00020000 */ 6580 #define GPIO_MODER_MODER9_Pos (18U) 6581 #define GPIO_MODER_MODER9_Msk (0x3UL << GPIO_MODER_MODER9_Pos) /*!< 0x000C0000 */ 6582 #define GPIO_MODER_MODER9 GPIO_MODER_MODER9_Msk 6583 #define GPIO_MODER_MODER9_0 (0x1UL << GPIO_MODER_MODER9_Pos) /*!< 0x00040000 */ 6584 #define GPIO_MODER_MODER9_1 (0x2UL << GPIO_MODER_MODER9_Pos) /*!< 0x00080000 */ 6585 #define GPIO_MODER_MODER10_Pos (20U) 6586 #define GPIO_MODER_MODER10_Msk (0x3UL << GPIO_MODER_MODER10_Pos) /*!< 0x00300000 */ 6587 #define GPIO_MODER_MODER10 GPIO_MODER_MODER10_Msk 6588 #define GPIO_MODER_MODER10_0 (0x1UL << GPIO_MODER_MODER10_Pos) /*!< 0x00100000 */ 6589 #define GPIO_MODER_MODER10_1 (0x2UL << GPIO_MODER_MODER10_Pos) /*!< 0x00200000 */ 6590 #define GPIO_MODER_MODER11_Pos (22U) 6591 #define GPIO_MODER_MODER11_Msk (0x3UL << GPIO_MODER_MODER11_Pos) /*!< 0x00C00000 */ 6592 #define GPIO_MODER_MODER11 GPIO_MODER_MODER11_Msk 6593 #define GPIO_MODER_MODER11_0 (0x1UL << GPIO_MODER_MODER11_Pos) /*!< 0x00400000 */ 6594 #define GPIO_MODER_MODER11_1 (0x2UL << GPIO_MODER_MODER11_Pos) /*!< 0x00800000 */ 6595 #define GPIO_MODER_MODER12_Pos (24U) 6596 #define GPIO_MODER_MODER12_Msk (0x3UL << GPIO_MODER_MODER12_Pos) /*!< 0x03000000 */ 6597 #define GPIO_MODER_MODER12 GPIO_MODER_MODER12_Msk 6598 #define GPIO_MODER_MODER12_0 (0x1UL << GPIO_MODER_MODER12_Pos) /*!< 0x01000000 */ 6599 #define GPIO_MODER_MODER12_1 (0x2UL << GPIO_MODER_MODER12_Pos) /*!< 0x02000000 */ 6600 #define GPIO_MODER_MODER13_Pos (26U) 6601 #define GPIO_MODER_MODER13_Msk (0x3UL << GPIO_MODER_MODER13_Pos) /*!< 0x0C000000 */ 6602 #define GPIO_MODER_MODER13 GPIO_MODER_MODER13_Msk 6603 #define GPIO_MODER_MODER13_0 (0x1UL << GPIO_MODER_MODER13_Pos) /*!< 0x04000000 */ 6604 #define GPIO_MODER_MODER13_1 (0x2UL << GPIO_MODER_MODER13_Pos) /*!< 0x08000000 */ 6605 #define GPIO_MODER_MODER14_Pos (28U) 6606 #define GPIO_MODER_MODER14_Msk (0x3UL << GPIO_MODER_MODER14_Pos) /*!< 0x30000000 */ 6607 #define GPIO_MODER_MODER14 GPIO_MODER_MODER14_Msk 6608 #define GPIO_MODER_MODER14_0 (0x1UL << GPIO_MODER_MODER14_Pos) /*!< 0x10000000 */ 6609 #define GPIO_MODER_MODER14_1 (0x2UL << GPIO_MODER_MODER14_Pos) /*!< 0x20000000 */ 6610 #define GPIO_MODER_MODER15_Pos (30U) 6611 #define GPIO_MODER_MODER15_Msk (0x3UL << GPIO_MODER_MODER15_Pos) /*!< 0xC0000000 */ 6612 #define GPIO_MODER_MODER15 GPIO_MODER_MODER15_Msk 6613 #define GPIO_MODER_MODER15_0 (0x1UL << GPIO_MODER_MODER15_Pos) /*!< 0x40000000 */ 6614 #define GPIO_MODER_MODER15_1 (0x2UL << GPIO_MODER_MODER15_Pos) /*!< 0x80000000 */ 6615 6616 /****************** Bit definition for GPIO_OTYPER register *****************/ 6617 #define GPIO_OTYPER_OT_0 (0x00000001U) 6618 #define GPIO_OTYPER_OT_1 (0x00000002U) 6619 #define GPIO_OTYPER_OT_2 (0x00000004U) 6620 #define GPIO_OTYPER_OT_3 (0x00000008U) 6621 #define GPIO_OTYPER_OT_4 (0x00000010U) 6622 #define GPIO_OTYPER_OT_5 (0x00000020U) 6623 #define GPIO_OTYPER_OT_6 (0x00000040U) 6624 #define GPIO_OTYPER_OT_7 (0x00000080U) 6625 #define GPIO_OTYPER_OT_8 (0x00000100U) 6626 #define GPIO_OTYPER_OT_9 (0x00000200U) 6627 #define GPIO_OTYPER_OT_10 (0x00000400U) 6628 #define GPIO_OTYPER_OT_11 (0x00000800U) 6629 #define GPIO_OTYPER_OT_12 (0x00001000U) 6630 #define GPIO_OTYPER_OT_13 (0x00002000U) 6631 #define GPIO_OTYPER_OT_14 (0x00004000U) 6632 #define GPIO_OTYPER_OT_15 (0x00008000U) 6633 6634 /**************** Bit definition for GPIO_OSPEEDR register ******************/ 6635 #define GPIO_OSPEEDER_OSPEEDR0_Pos (0U) 6636 #define GPIO_OSPEEDER_OSPEEDR0_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR0_Pos) /*!< 0x00000003 */ 6637 #define GPIO_OSPEEDER_OSPEEDR0 GPIO_OSPEEDER_OSPEEDR0_Msk 6638 #define GPIO_OSPEEDER_OSPEEDR0_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR0_Pos) /*!< 0x00000001 */ 6639 #define GPIO_OSPEEDER_OSPEEDR0_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR0_Pos) /*!< 0x00000002 */ 6640 #define GPIO_OSPEEDER_OSPEEDR1_Pos (2U) 6641 #define GPIO_OSPEEDER_OSPEEDR1_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR1_Pos) /*!< 0x0000000C */ 6642 #define GPIO_OSPEEDER_OSPEEDR1 GPIO_OSPEEDER_OSPEEDR1_Msk 6643 #define GPIO_OSPEEDER_OSPEEDR1_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR1_Pos) /*!< 0x00000004 */ 6644 #define GPIO_OSPEEDER_OSPEEDR1_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR1_Pos) /*!< 0x00000008 */ 6645 #define GPIO_OSPEEDER_OSPEEDR2_Pos (4U) 6646 #define GPIO_OSPEEDER_OSPEEDR2_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR2_Pos) /*!< 0x00000030 */ 6647 #define GPIO_OSPEEDER_OSPEEDR2 GPIO_OSPEEDER_OSPEEDR2_Msk 6648 #define GPIO_OSPEEDER_OSPEEDR2_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR2_Pos) /*!< 0x00000010 */ 6649 #define GPIO_OSPEEDER_OSPEEDR2_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR2_Pos) /*!< 0x00000020 */ 6650 #define GPIO_OSPEEDER_OSPEEDR3_Pos (6U) 6651 #define GPIO_OSPEEDER_OSPEEDR3_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR3_Pos) /*!< 0x000000C0 */ 6652 #define GPIO_OSPEEDER_OSPEEDR3 GPIO_OSPEEDER_OSPEEDR3_Msk 6653 #define GPIO_OSPEEDER_OSPEEDR3_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR3_Pos) /*!< 0x00000040 */ 6654 #define GPIO_OSPEEDER_OSPEEDR3_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR3_Pos) /*!< 0x00000080 */ 6655 #define GPIO_OSPEEDER_OSPEEDR4_Pos (8U) 6656 #define GPIO_OSPEEDER_OSPEEDR4_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR4_Pos) /*!< 0x00000300 */ 6657 #define GPIO_OSPEEDER_OSPEEDR4 GPIO_OSPEEDER_OSPEEDR4_Msk 6658 #define GPIO_OSPEEDER_OSPEEDR4_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR4_Pos) /*!< 0x00000100 */ 6659 #define GPIO_OSPEEDER_OSPEEDR4_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR4_Pos) /*!< 0x00000200 */ 6660 #define GPIO_OSPEEDER_OSPEEDR5_Pos (10U) 6661 #define GPIO_OSPEEDER_OSPEEDR5_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR5_Pos) /*!< 0x00000C00 */ 6662 #define GPIO_OSPEEDER_OSPEEDR5 GPIO_OSPEEDER_OSPEEDR5_Msk 6663 #define GPIO_OSPEEDER_OSPEEDR5_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR5_Pos) /*!< 0x00000400 */ 6664 #define GPIO_OSPEEDER_OSPEEDR5_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR5_Pos) /*!< 0x00000800 */ 6665 #define GPIO_OSPEEDER_OSPEEDR6_Pos (12U) 6666 #define GPIO_OSPEEDER_OSPEEDR6_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR6_Pos) /*!< 0x00003000 */ 6667 #define GPIO_OSPEEDER_OSPEEDR6 GPIO_OSPEEDER_OSPEEDR6_Msk 6668 #define GPIO_OSPEEDER_OSPEEDR6_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR6_Pos) /*!< 0x00001000 */ 6669 #define GPIO_OSPEEDER_OSPEEDR6_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR6_Pos) /*!< 0x00002000 */ 6670 #define GPIO_OSPEEDER_OSPEEDR7_Pos (14U) 6671 #define GPIO_OSPEEDER_OSPEEDR7_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR7_Pos) /*!< 0x0000C000 */ 6672 #define GPIO_OSPEEDER_OSPEEDR7 GPIO_OSPEEDER_OSPEEDR7_Msk 6673 #define GPIO_OSPEEDER_OSPEEDR7_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR7_Pos) /*!< 0x00004000 */ 6674 #define GPIO_OSPEEDER_OSPEEDR7_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR7_Pos) /*!< 0x00008000 */ 6675 #define GPIO_OSPEEDER_OSPEEDR8_Pos (16U) 6676 #define GPIO_OSPEEDER_OSPEEDR8_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR8_Pos) /*!< 0x00030000 */ 6677 #define GPIO_OSPEEDER_OSPEEDR8 GPIO_OSPEEDER_OSPEEDR8_Msk 6678 #define GPIO_OSPEEDER_OSPEEDR8_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR8_Pos) /*!< 0x00010000 */ 6679 #define GPIO_OSPEEDER_OSPEEDR8_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR8_Pos) /*!< 0x00020000 */ 6680 #define GPIO_OSPEEDER_OSPEEDR9_Pos (18U) 6681 #define GPIO_OSPEEDER_OSPEEDR9_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR9_Pos) /*!< 0x000C0000 */ 6682 #define GPIO_OSPEEDER_OSPEEDR9 GPIO_OSPEEDER_OSPEEDR9_Msk 6683 #define GPIO_OSPEEDER_OSPEEDR9_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR9_Pos) /*!< 0x00040000 */ 6684 #define GPIO_OSPEEDER_OSPEEDR9_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR9_Pos) /*!< 0x00080000 */ 6685 #define GPIO_OSPEEDER_OSPEEDR10_Pos (20U) 6686 #define GPIO_OSPEEDER_OSPEEDR10_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR10_Pos) /*!< 0x00300000 */ 6687 #define GPIO_OSPEEDER_OSPEEDR10 GPIO_OSPEEDER_OSPEEDR10_Msk 6688 #define GPIO_OSPEEDER_OSPEEDR10_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR10_Pos) /*!< 0x00100000 */ 6689 #define GPIO_OSPEEDER_OSPEEDR10_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR10_Pos) /*!< 0x00200000 */ 6690 #define GPIO_OSPEEDER_OSPEEDR11_Pos (22U) 6691 #define GPIO_OSPEEDER_OSPEEDR11_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR11_Pos) /*!< 0x00C00000 */ 6692 #define GPIO_OSPEEDER_OSPEEDR11 GPIO_OSPEEDER_OSPEEDR11_Msk 6693 #define GPIO_OSPEEDER_OSPEEDR11_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR11_Pos) /*!< 0x00400000 */ 6694 #define GPIO_OSPEEDER_OSPEEDR11_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR11_Pos) /*!< 0x00800000 */ 6695 #define GPIO_OSPEEDER_OSPEEDR12_Pos (24U) 6696 #define GPIO_OSPEEDER_OSPEEDR12_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR12_Pos) /*!< 0x03000000 */ 6697 #define GPIO_OSPEEDER_OSPEEDR12 GPIO_OSPEEDER_OSPEEDR12_Msk 6698 #define GPIO_OSPEEDER_OSPEEDR12_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR12_Pos) /*!< 0x01000000 */ 6699 #define GPIO_OSPEEDER_OSPEEDR12_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR12_Pos) /*!< 0x02000000 */ 6700 #define GPIO_OSPEEDER_OSPEEDR13_Pos (26U) 6701 #define GPIO_OSPEEDER_OSPEEDR13_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR13_Pos) /*!< 0x0C000000 */ 6702 #define GPIO_OSPEEDER_OSPEEDR13 GPIO_OSPEEDER_OSPEEDR13_Msk 6703 #define GPIO_OSPEEDER_OSPEEDR13_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR13_Pos) /*!< 0x04000000 */ 6704 #define GPIO_OSPEEDER_OSPEEDR13_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR13_Pos) /*!< 0x08000000 */ 6705 #define GPIO_OSPEEDER_OSPEEDR14_Pos (28U) 6706 #define GPIO_OSPEEDER_OSPEEDR14_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR14_Pos) /*!< 0x30000000 */ 6707 #define GPIO_OSPEEDER_OSPEEDR14 GPIO_OSPEEDER_OSPEEDR14_Msk 6708 #define GPIO_OSPEEDER_OSPEEDR14_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR14_Pos) /*!< 0x10000000 */ 6709 #define GPIO_OSPEEDER_OSPEEDR14_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR14_Pos) /*!< 0x20000000 */ 6710 #define GPIO_OSPEEDER_OSPEEDR15_Pos (30U) 6711 #define GPIO_OSPEEDER_OSPEEDR15_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR15_Pos) /*!< 0xC0000000 */ 6712 #define GPIO_OSPEEDER_OSPEEDR15 GPIO_OSPEEDER_OSPEEDR15_Msk 6713 #define GPIO_OSPEEDER_OSPEEDR15_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR15_Pos) /*!< 0x40000000 */ 6714 #define GPIO_OSPEEDER_OSPEEDR15_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR15_Pos) /*!< 0x80000000 */ 6715 6716 /******************* Bit definition for GPIO_PUPDR register ******************/ 6717 #define GPIO_PUPDR_PUPDR0_Pos (0U) 6718 #define GPIO_PUPDR_PUPDR0_Msk (0x3UL << GPIO_PUPDR_PUPDR0_Pos) /*!< 0x00000003 */ 6719 #define GPIO_PUPDR_PUPDR0 GPIO_PUPDR_PUPDR0_Msk 6720 #define GPIO_PUPDR_PUPDR0_0 (0x1UL << GPIO_PUPDR_PUPDR0_Pos) /*!< 0x00000001 */ 6721 #define GPIO_PUPDR_PUPDR0_1 (0x2UL << GPIO_PUPDR_PUPDR0_Pos) /*!< 0x00000002 */ 6722 #define GPIO_PUPDR_PUPDR1_Pos (2U) 6723 #define GPIO_PUPDR_PUPDR1_Msk (0x3UL << GPIO_PUPDR_PUPDR1_Pos) /*!< 0x0000000C */ 6724 #define GPIO_PUPDR_PUPDR1 GPIO_PUPDR_PUPDR1_Msk 6725 #define GPIO_PUPDR_PUPDR1_0 (0x1UL << GPIO_PUPDR_PUPDR1_Pos) /*!< 0x00000004 */ 6726 #define GPIO_PUPDR_PUPDR1_1 (0x2UL << GPIO_PUPDR_PUPDR1_Pos) /*!< 0x00000008 */ 6727 #define GPIO_PUPDR_PUPDR2_Pos (4U) 6728 #define GPIO_PUPDR_PUPDR2_Msk (0x3UL << GPIO_PUPDR_PUPDR2_Pos) /*!< 0x00000030 */ 6729 #define GPIO_PUPDR_PUPDR2 GPIO_PUPDR_PUPDR2_Msk 6730 #define GPIO_PUPDR_PUPDR2_0 (0x1UL << GPIO_PUPDR_PUPDR2_Pos) /*!< 0x00000010 */ 6731 #define GPIO_PUPDR_PUPDR2_1 (0x2UL << GPIO_PUPDR_PUPDR2_Pos) /*!< 0x00000020 */ 6732 #define GPIO_PUPDR_PUPDR3_Pos (6U) 6733 #define GPIO_PUPDR_PUPDR3_Msk (0x3UL << GPIO_PUPDR_PUPDR3_Pos) /*!< 0x000000C0 */ 6734 #define GPIO_PUPDR_PUPDR3 GPIO_PUPDR_PUPDR3_Msk 6735 #define GPIO_PUPDR_PUPDR3_0 (0x1UL << GPIO_PUPDR_PUPDR3_Pos) /*!< 0x00000040 */ 6736 #define GPIO_PUPDR_PUPDR3_1 (0x2UL << GPIO_PUPDR_PUPDR3_Pos) /*!< 0x00000080 */ 6737 #define GPIO_PUPDR_PUPDR4_Pos (8U) 6738 #define GPIO_PUPDR_PUPDR4_Msk (0x3UL << GPIO_PUPDR_PUPDR4_Pos) /*!< 0x00000300 */ 6739 #define GPIO_PUPDR_PUPDR4 GPIO_PUPDR_PUPDR4_Msk 6740 #define GPIO_PUPDR_PUPDR4_0 (0x1UL << GPIO_PUPDR_PUPDR4_Pos) /*!< 0x00000100 */ 6741 #define GPIO_PUPDR_PUPDR4_1 (0x2UL << GPIO_PUPDR_PUPDR4_Pos) /*!< 0x00000200 */ 6742 #define GPIO_PUPDR_PUPDR5_Pos (10U) 6743 #define GPIO_PUPDR_PUPDR5_Msk (0x3UL << GPIO_PUPDR_PUPDR5_Pos) /*!< 0x00000C00 */ 6744 #define GPIO_PUPDR_PUPDR5 GPIO_PUPDR_PUPDR5_Msk 6745 #define GPIO_PUPDR_PUPDR5_0 (0x1UL << GPIO_PUPDR_PUPDR5_Pos) /*!< 0x00000400 */ 6746 #define GPIO_PUPDR_PUPDR5_1 (0x2UL << GPIO_PUPDR_PUPDR5_Pos) /*!< 0x00000800 */ 6747 #define GPIO_PUPDR_PUPDR6_Pos (12U) 6748 #define GPIO_PUPDR_PUPDR6_Msk (0x3UL << GPIO_PUPDR_PUPDR6_Pos) /*!< 0x00003000 */ 6749 #define GPIO_PUPDR_PUPDR6 GPIO_PUPDR_PUPDR6_Msk 6750 #define GPIO_PUPDR_PUPDR6_0 (0x1UL << GPIO_PUPDR_PUPDR6_Pos) /*!< 0x00001000 */ 6751 #define GPIO_PUPDR_PUPDR6_1 (0x2UL << GPIO_PUPDR_PUPDR6_Pos) /*!< 0x00002000 */ 6752 #define GPIO_PUPDR_PUPDR7_Pos (14U) 6753 #define GPIO_PUPDR_PUPDR7_Msk (0x3UL << GPIO_PUPDR_PUPDR7_Pos) /*!< 0x0000C000 */ 6754 #define GPIO_PUPDR_PUPDR7 GPIO_PUPDR_PUPDR7_Msk 6755 #define GPIO_PUPDR_PUPDR7_0 (0x1UL << GPIO_PUPDR_PUPDR7_Pos) /*!< 0x00004000 */ 6756 #define GPIO_PUPDR_PUPDR7_1 (0x2UL << GPIO_PUPDR_PUPDR7_Pos) /*!< 0x00008000 */ 6757 #define GPIO_PUPDR_PUPDR8_Pos (16U) 6758 #define GPIO_PUPDR_PUPDR8_Msk (0x3UL << GPIO_PUPDR_PUPDR8_Pos) /*!< 0x00030000 */ 6759 #define GPIO_PUPDR_PUPDR8 GPIO_PUPDR_PUPDR8_Msk 6760 #define GPIO_PUPDR_PUPDR8_0 (0x1UL << GPIO_PUPDR_PUPDR8_Pos) /*!< 0x00010000 */ 6761 #define GPIO_PUPDR_PUPDR8_1 (0x2UL << GPIO_PUPDR_PUPDR8_Pos) /*!< 0x00020000 */ 6762 #define GPIO_PUPDR_PUPDR9_Pos (18U) 6763 #define GPIO_PUPDR_PUPDR9_Msk (0x3UL << GPIO_PUPDR_PUPDR9_Pos) /*!< 0x000C0000 */ 6764 #define GPIO_PUPDR_PUPDR9 GPIO_PUPDR_PUPDR9_Msk 6765 #define GPIO_PUPDR_PUPDR9_0 (0x1UL << GPIO_PUPDR_PUPDR9_Pos) /*!< 0x00040000 */ 6766 #define GPIO_PUPDR_PUPDR9_1 (0x2UL << GPIO_PUPDR_PUPDR9_Pos) /*!< 0x00080000 */ 6767 #define GPIO_PUPDR_PUPDR10_Pos (20U) 6768 #define GPIO_PUPDR_PUPDR10_Msk (0x3UL << GPIO_PUPDR_PUPDR10_Pos) /*!< 0x00300000 */ 6769 #define GPIO_PUPDR_PUPDR10 GPIO_PUPDR_PUPDR10_Msk 6770 #define GPIO_PUPDR_PUPDR10_0 (0x1UL << GPIO_PUPDR_PUPDR10_Pos) /*!< 0x00100000 */ 6771 #define GPIO_PUPDR_PUPDR10_1 (0x2UL << GPIO_PUPDR_PUPDR10_Pos) /*!< 0x00200000 */ 6772 #define GPIO_PUPDR_PUPDR11_Pos (22U) 6773 #define GPIO_PUPDR_PUPDR11_Msk (0x3UL << GPIO_PUPDR_PUPDR11_Pos) /*!< 0x00C00000 */ 6774 #define GPIO_PUPDR_PUPDR11 GPIO_PUPDR_PUPDR11_Msk 6775 #define GPIO_PUPDR_PUPDR11_0 (0x1UL << GPIO_PUPDR_PUPDR11_Pos) /*!< 0x00400000 */ 6776 #define GPIO_PUPDR_PUPDR11_1 (0x2UL << GPIO_PUPDR_PUPDR11_Pos) /*!< 0x00800000 */ 6777 #define GPIO_PUPDR_PUPDR12_Pos (24U) 6778 #define GPIO_PUPDR_PUPDR12_Msk (0x3UL << GPIO_PUPDR_PUPDR12_Pos) /*!< 0x03000000 */ 6779 #define GPIO_PUPDR_PUPDR12 GPIO_PUPDR_PUPDR12_Msk 6780 #define GPIO_PUPDR_PUPDR12_0 (0x1UL << GPIO_PUPDR_PUPDR12_Pos) /*!< 0x01000000 */ 6781 #define GPIO_PUPDR_PUPDR12_1 (0x2UL << GPIO_PUPDR_PUPDR12_Pos) /*!< 0x02000000 */ 6782 #define GPIO_PUPDR_PUPDR13_Pos (26U) 6783 #define GPIO_PUPDR_PUPDR13_Msk (0x3UL << GPIO_PUPDR_PUPDR13_Pos) /*!< 0x0C000000 */ 6784 #define GPIO_PUPDR_PUPDR13 GPIO_PUPDR_PUPDR13_Msk 6785 #define GPIO_PUPDR_PUPDR13_0 (0x1UL << GPIO_PUPDR_PUPDR13_Pos) /*!< 0x04000000 */ 6786 #define GPIO_PUPDR_PUPDR13_1 (0x2UL << GPIO_PUPDR_PUPDR13_Pos) /*!< 0x08000000 */ 6787 #define GPIO_PUPDR_PUPDR14_Pos (28U) 6788 #define GPIO_PUPDR_PUPDR14_Msk (0x3UL << GPIO_PUPDR_PUPDR14_Pos) /*!< 0x30000000 */ 6789 #define GPIO_PUPDR_PUPDR14 GPIO_PUPDR_PUPDR14_Msk 6790 #define GPIO_PUPDR_PUPDR14_0 (0x1UL << GPIO_PUPDR_PUPDR14_Pos) /*!< 0x10000000 */ 6791 #define GPIO_PUPDR_PUPDR14_1 (0x2UL << GPIO_PUPDR_PUPDR14_Pos) /*!< 0x20000000 */ 6792 #define GPIO_PUPDR_PUPDR15_Pos (30U) 6793 #define GPIO_PUPDR_PUPDR15_Msk (0x3UL << GPIO_PUPDR_PUPDR15_Pos) /*!< 0xC0000000 */ 6794 #define GPIO_PUPDR_PUPDR15 GPIO_PUPDR_PUPDR15_Msk 6795 #define GPIO_PUPDR_PUPDR15_0 (0x1UL << GPIO_PUPDR_PUPDR15_Pos) /*!< 0x40000000 */ 6796 #define GPIO_PUPDR_PUPDR15_1 (0x2UL << GPIO_PUPDR_PUPDR15_Pos) /*!< 0x80000000 */ 6797 6798 /******************* Bit definition for GPIO_IDR register *******************/ 6799 #define GPIO_IDR_0 (0x00000001U) 6800 #define GPIO_IDR_1 (0x00000002U) 6801 #define GPIO_IDR_2 (0x00000004U) 6802 #define GPIO_IDR_3 (0x00000008U) 6803 #define GPIO_IDR_4 (0x00000010U) 6804 #define GPIO_IDR_5 (0x00000020U) 6805 #define GPIO_IDR_6 (0x00000040U) 6806 #define GPIO_IDR_7 (0x00000080U) 6807 #define GPIO_IDR_8 (0x00000100U) 6808 #define GPIO_IDR_9 (0x00000200U) 6809 #define GPIO_IDR_10 (0x00000400U) 6810 #define GPIO_IDR_11 (0x00000800U) 6811 #define GPIO_IDR_12 (0x00001000U) 6812 #define GPIO_IDR_13 (0x00002000U) 6813 #define GPIO_IDR_14 (0x00004000U) 6814 #define GPIO_IDR_15 (0x00008000U) 6815 6816 /****************** Bit definition for GPIO_ODR register ********************/ 6817 #define GPIO_ODR_0 (0x00000001U) 6818 #define GPIO_ODR_1 (0x00000002U) 6819 #define GPIO_ODR_2 (0x00000004U) 6820 #define GPIO_ODR_3 (0x00000008U) 6821 #define GPIO_ODR_4 (0x00000010U) 6822 #define GPIO_ODR_5 (0x00000020U) 6823 #define GPIO_ODR_6 (0x00000040U) 6824 #define GPIO_ODR_7 (0x00000080U) 6825 #define GPIO_ODR_8 (0x00000100U) 6826 #define GPIO_ODR_9 (0x00000200U) 6827 #define GPIO_ODR_10 (0x00000400U) 6828 #define GPIO_ODR_11 (0x00000800U) 6829 #define GPIO_ODR_12 (0x00001000U) 6830 #define GPIO_ODR_13 (0x00002000U) 6831 #define GPIO_ODR_14 (0x00004000U) 6832 #define GPIO_ODR_15 (0x00008000U) 6833 6834 /****************** Bit definition for GPIO_BSRR register ********************/ 6835 #define GPIO_BSRR_BS_0 (0x00000001U) 6836 #define GPIO_BSRR_BS_1 (0x00000002U) 6837 #define GPIO_BSRR_BS_2 (0x00000004U) 6838 #define GPIO_BSRR_BS_3 (0x00000008U) 6839 #define GPIO_BSRR_BS_4 (0x00000010U) 6840 #define GPIO_BSRR_BS_5 (0x00000020U) 6841 #define GPIO_BSRR_BS_6 (0x00000040U) 6842 #define GPIO_BSRR_BS_7 (0x00000080U) 6843 #define GPIO_BSRR_BS_8 (0x00000100U) 6844 #define GPIO_BSRR_BS_9 (0x00000200U) 6845 #define GPIO_BSRR_BS_10 (0x00000400U) 6846 #define GPIO_BSRR_BS_11 (0x00000800U) 6847 #define GPIO_BSRR_BS_12 (0x00001000U) 6848 #define GPIO_BSRR_BS_13 (0x00002000U) 6849 #define GPIO_BSRR_BS_14 (0x00004000U) 6850 #define GPIO_BSRR_BS_15 (0x00008000U) 6851 #define GPIO_BSRR_BR_0 (0x00010000U) 6852 #define GPIO_BSRR_BR_1 (0x00020000U) 6853 #define GPIO_BSRR_BR_2 (0x00040000U) 6854 #define GPIO_BSRR_BR_3 (0x00080000U) 6855 #define GPIO_BSRR_BR_4 (0x00100000U) 6856 #define GPIO_BSRR_BR_5 (0x00200000U) 6857 #define GPIO_BSRR_BR_6 (0x00400000U) 6858 #define GPIO_BSRR_BR_7 (0x00800000U) 6859 #define GPIO_BSRR_BR_8 (0x01000000U) 6860 #define GPIO_BSRR_BR_9 (0x02000000U) 6861 #define GPIO_BSRR_BR_10 (0x04000000U) 6862 #define GPIO_BSRR_BR_11 (0x08000000U) 6863 #define GPIO_BSRR_BR_12 (0x10000000U) 6864 #define GPIO_BSRR_BR_13 (0x20000000U) 6865 #define GPIO_BSRR_BR_14 (0x40000000U) 6866 #define GPIO_BSRR_BR_15 (0x80000000U) 6867 6868 /****************** Bit definition for GPIO_LCKR register ********************/ 6869 #define GPIO_LCKR_LCK0_Pos (0U) 6870 #define GPIO_LCKR_LCK0_Msk (0x1UL << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */ 6871 #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk 6872 #define GPIO_LCKR_LCK1_Pos (1U) 6873 #define GPIO_LCKR_LCK1_Msk (0x1UL << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */ 6874 #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk 6875 #define GPIO_LCKR_LCK2_Pos (2U) 6876 #define GPIO_LCKR_LCK2_Msk (0x1UL << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */ 6877 #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk 6878 #define GPIO_LCKR_LCK3_Pos (3U) 6879 #define GPIO_LCKR_LCK3_Msk (0x1UL << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */ 6880 #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk 6881 #define GPIO_LCKR_LCK4_Pos (4U) 6882 #define GPIO_LCKR_LCK4_Msk (0x1UL << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */ 6883 #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk 6884 #define GPIO_LCKR_LCK5_Pos (5U) 6885 #define GPIO_LCKR_LCK5_Msk (0x1UL << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */ 6886 #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk 6887 #define GPIO_LCKR_LCK6_Pos (6U) 6888 #define GPIO_LCKR_LCK6_Msk (0x1UL << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */ 6889 #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk 6890 #define GPIO_LCKR_LCK7_Pos (7U) 6891 #define GPIO_LCKR_LCK7_Msk (0x1UL << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */ 6892 #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk 6893 #define GPIO_LCKR_LCK8_Pos (8U) 6894 #define GPIO_LCKR_LCK8_Msk (0x1UL << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */ 6895 #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk 6896 #define GPIO_LCKR_LCK9_Pos (9U) 6897 #define GPIO_LCKR_LCK9_Msk (0x1UL << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */ 6898 #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk 6899 #define GPIO_LCKR_LCK10_Pos (10U) 6900 #define GPIO_LCKR_LCK10_Msk (0x1UL << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */ 6901 #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk 6902 #define GPIO_LCKR_LCK11_Pos (11U) 6903 #define GPIO_LCKR_LCK11_Msk (0x1UL << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */ 6904 #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk 6905 #define GPIO_LCKR_LCK12_Pos (12U) 6906 #define GPIO_LCKR_LCK12_Msk (0x1UL << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */ 6907 #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk 6908 #define GPIO_LCKR_LCK13_Pos (13U) 6909 #define GPIO_LCKR_LCK13_Msk (0x1UL << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */ 6910 #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk 6911 #define GPIO_LCKR_LCK14_Pos (14U) 6912 #define GPIO_LCKR_LCK14_Msk (0x1UL << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */ 6913 #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk 6914 #define GPIO_LCKR_LCK15_Pos (15U) 6915 #define GPIO_LCKR_LCK15_Msk (0x1UL << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */ 6916 #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk 6917 #define GPIO_LCKR_LCKK_Pos (16U) 6918 #define GPIO_LCKR_LCKK_Msk (0x1UL << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */ 6919 #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk 6920 6921 /****************** Bit definition for GPIO_AFRL register ********************/ 6922 #define GPIO_AFRL_AFRL0_Pos (0U) 6923 #define GPIO_AFRL_AFRL0_Msk (0xFUL << GPIO_AFRL_AFRL0_Pos) /*!< 0x0000000F */ 6924 #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFRL0_Msk 6925 #define GPIO_AFRL_AFRL1_Pos (4U) 6926 #define GPIO_AFRL_AFRL1_Msk (0xFUL << GPIO_AFRL_AFRL1_Pos) /*!< 0x000000F0 */ 6927 #define GPIO_AFRL_AFRL1 GPIO_AFRL_AFRL1_Msk 6928 #define GPIO_AFRL_AFRL2_Pos (8U) 6929 #define GPIO_AFRL_AFRL2_Msk (0xFUL << GPIO_AFRL_AFRL2_Pos) /*!< 0x00000F00 */ 6930 #define GPIO_AFRL_AFRL2 GPIO_AFRL_AFRL2_Msk 6931 #define GPIO_AFRL_AFRL3_Pos (12U) 6932 #define GPIO_AFRL_AFRL3_Msk (0xFUL << GPIO_AFRL_AFRL3_Pos) /*!< 0x0000F000 */ 6933 #define GPIO_AFRL_AFRL3 GPIO_AFRL_AFRL3_Msk 6934 #define GPIO_AFRL_AFRL4_Pos (16U) 6935 #define GPIO_AFRL_AFRL4_Msk (0xFUL << GPIO_AFRL_AFRL4_Pos) /*!< 0x000F0000 */ 6936 #define GPIO_AFRL_AFRL4 GPIO_AFRL_AFRL4_Msk 6937 #define GPIO_AFRL_AFRL5_Pos (20U) 6938 #define GPIO_AFRL_AFRL5_Msk (0xFUL << GPIO_AFRL_AFRL5_Pos) /*!< 0x00F00000 */ 6939 #define GPIO_AFRL_AFRL5 GPIO_AFRL_AFRL5_Msk 6940 #define GPIO_AFRL_AFRL6_Pos (24U) 6941 #define GPIO_AFRL_AFRL6_Msk (0xFUL << GPIO_AFRL_AFRL6_Pos) /*!< 0x0F000000 */ 6942 #define GPIO_AFRL_AFRL6 GPIO_AFRL_AFRL6_Msk 6943 #define GPIO_AFRL_AFRL7_Pos (28U) 6944 #define GPIO_AFRL_AFRL7_Msk (0xFUL << GPIO_AFRL_AFRL7_Pos) /*!< 0xF0000000 */ 6945 #define GPIO_AFRL_AFRL7 GPIO_AFRL_AFRL7_Msk 6946 6947 /****************** Bit definition for GPIO_AFRH register ********************/ 6948 #define GPIO_AFRH_AFRH0_Pos (0U) 6949 #define GPIO_AFRH_AFRH0_Msk (0xFUL << GPIO_AFRH_AFRH0_Pos) /*!< 0x0000000F */ 6950 #define GPIO_AFRH_AFRH0 GPIO_AFRH_AFRH0_Msk 6951 #define GPIO_AFRH_AFRH1_Pos (4U) 6952 #define GPIO_AFRH_AFRH1_Msk (0xFUL << GPIO_AFRH_AFRH1_Pos) /*!< 0x000000F0 */ 6953 #define GPIO_AFRH_AFRH1 GPIO_AFRH_AFRH1_Msk 6954 #define GPIO_AFRH_AFRH2_Pos (8U) 6955 #define GPIO_AFRH_AFRH2_Msk (0xFUL << GPIO_AFRH_AFRH2_Pos) /*!< 0x00000F00 */ 6956 #define GPIO_AFRH_AFRH2 GPIO_AFRH_AFRH2_Msk 6957 #define GPIO_AFRH_AFRH3_Pos (12U) 6958 #define GPIO_AFRH_AFRH3_Msk (0xFUL << GPIO_AFRH_AFRH3_Pos) /*!< 0x0000F000 */ 6959 #define GPIO_AFRH_AFRH3 GPIO_AFRH_AFRH3_Msk 6960 #define GPIO_AFRH_AFRH4_Pos (16U) 6961 #define GPIO_AFRH_AFRH4_Msk (0xFUL << GPIO_AFRH_AFRH4_Pos) /*!< 0x000F0000 */ 6962 #define GPIO_AFRH_AFRH4 GPIO_AFRH_AFRH4_Msk 6963 #define GPIO_AFRH_AFRH5_Pos (20U) 6964 #define GPIO_AFRH_AFRH5_Msk (0xFUL << GPIO_AFRH_AFRH5_Pos) /*!< 0x00F00000 */ 6965 #define GPIO_AFRH_AFRH5 GPIO_AFRH_AFRH5_Msk 6966 #define GPIO_AFRH_AFRH6_Pos (24U) 6967 #define GPIO_AFRH_AFRH6_Msk (0xFUL << GPIO_AFRH_AFRH6_Pos) /*!< 0x0F000000 */ 6968 #define GPIO_AFRH_AFRH6 GPIO_AFRH_AFRH6_Msk 6969 #define GPIO_AFRH_AFRH7_Pos (28U) 6970 #define GPIO_AFRH_AFRH7_Msk (0xFUL << GPIO_AFRH_AFRH7_Pos) /*!< 0xF0000000 */ 6971 #define GPIO_AFRH_AFRH7 GPIO_AFRH_AFRH7_Msk 6972 6973 /****************** Bit definition for GPIO_BRR register *********************/ 6974 #define GPIO_BRR_BR_0 (0x00000001U) 6975 #define GPIO_BRR_BR_1 (0x00000002U) 6976 #define GPIO_BRR_BR_2 (0x00000004U) 6977 #define GPIO_BRR_BR_3 (0x00000008U) 6978 #define GPIO_BRR_BR_4 (0x00000010U) 6979 #define GPIO_BRR_BR_5 (0x00000020U) 6980 #define GPIO_BRR_BR_6 (0x00000040U) 6981 #define GPIO_BRR_BR_7 (0x00000080U) 6982 #define GPIO_BRR_BR_8 (0x00000100U) 6983 #define GPIO_BRR_BR_9 (0x00000200U) 6984 #define GPIO_BRR_BR_10 (0x00000400U) 6985 #define GPIO_BRR_BR_11 (0x00000800U) 6986 #define GPIO_BRR_BR_12 (0x00001000U) 6987 #define GPIO_BRR_BR_13 (0x00002000U) 6988 #define GPIO_BRR_BR_14 (0x00004000U) 6989 #define GPIO_BRR_BR_15 (0x00008000U) 6990 6991 /******************************************************************************/ 6992 /* */ 6993 /* Inter-integrated Circuit Interface (I2C) */ 6994 /* */ 6995 /******************************************************************************/ 6996 /******************* Bit definition for I2C_CR1 register *******************/ 6997 #define I2C_CR1_PE_Pos (0U) 6998 #define I2C_CR1_PE_Msk (0x1UL << I2C_CR1_PE_Pos) /*!< 0x00000001 */ 6999 #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral enable */ 7000 #define I2C_CR1_TXIE_Pos (1U) 7001 #define I2C_CR1_TXIE_Msk (0x1UL << I2C_CR1_TXIE_Pos) /*!< 0x00000002 */ 7002 #define I2C_CR1_TXIE I2C_CR1_TXIE_Msk /*!< TX interrupt enable */ 7003 #define I2C_CR1_RXIE_Pos (2U) 7004 #define I2C_CR1_RXIE_Msk (0x1UL << I2C_CR1_RXIE_Pos) /*!< 0x00000004 */ 7005 #define I2C_CR1_RXIE I2C_CR1_RXIE_Msk /*!< RX interrupt enable */ 7006 #define I2C_CR1_ADDRIE_Pos (3U) 7007 #define I2C_CR1_ADDRIE_Msk (0x1UL << I2C_CR1_ADDRIE_Pos) /*!< 0x00000008 */ 7008 #define I2C_CR1_ADDRIE I2C_CR1_ADDRIE_Msk /*!< Address match interrupt enable */ 7009 #define I2C_CR1_NACKIE_Pos (4U) 7010 #define I2C_CR1_NACKIE_Msk (0x1UL << I2C_CR1_NACKIE_Pos) /*!< 0x00000010 */ 7011 #define I2C_CR1_NACKIE I2C_CR1_NACKIE_Msk /*!< NACK received interrupt enable */ 7012 #define I2C_CR1_STOPIE_Pos (5U) 7013 #define I2C_CR1_STOPIE_Msk (0x1UL << I2C_CR1_STOPIE_Pos) /*!< 0x00000020 */ 7014 #define I2C_CR1_STOPIE I2C_CR1_STOPIE_Msk /*!< STOP detection interrupt enable */ 7015 #define I2C_CR1_TCIE_Pos (6U) 7016 #define I2C_CR1_TCIE_Msk (0x1UL << I2C_CR1_TCIE_Pos) /*!< 0x00000040 */ 7017 #define I2C_CR1_TCIE I2C_CR1_TCIE_Msk /*!< Transfer complete interrupt enable */ 7018 #define I2C_CR1_ERRIE_Pos (7U) 7019 #define I2C_CR1_ERRIE_Msk (0x1UL << I2C_CR1_ERRIE_Pos) /*!< 0x00000080 */ 7020 #define I2C_CR1_ERRIE I2C_CR1_ERRIE_Msk /*!< Errors interrupt enable */ 7021 #define I2C_CR1_DNF_Pos (8U) 7022 #define I2C_CR1_DNF_Msk (0xFUL << I2C_CR1_DNF_Pos) /*!< 0x00000F00 */ 7023 #define I2C_CR1_DNF I2C_CR1_DNF_Msk /*!< Digital noise filter */ 7024 #define I2C_CR1_ANFOFF_Pos (12U) 7025 #define I2C_CR1_ANFOFF_Msk (0x1UL << I2C_CR1_ANFOFF_Pos) /*!< 0x00001000 */ 7026 #define I2C_CR1_ANFOFF I2C_CR1_ANFOFF_Msk /*!< Analog noise filter OFF */ 7027 #define I2C_CR1_SWRST_Pos (13U) 7028 #define I2C_CR1_SWRST_Msk (0x1UL << I2C_CR1_SWRST_Pos) /*!< 0x00002000 */ 7029 #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!< Software reset */ 7030 #define I2C_CR1_TXDMAEN_Pos (14U) 7031 #define I2C_CR1_TXDMAEN_Msk (0x1UL << I2C_CR1_TXDMAEN_Pos) /*!< 0x00004000 */ 7032 #define I2C_CR1_TXDMAEN I2C_CR1_TXDMAEN_Msk /*!< DMA transmission requests enable */ 7033 #define I2C_CR1_RXDMAEN_Pos (15U) 7034 #define I2C_CR1_RXDMAEN_Msk (0x1UL << I2C_CR1_RXDMAEN_Pos) /*!< 0x00008000 */ 7035 #define I2C_CR1_RXDMAEN I2C_CR1_RXDMAEN_Msk /*!< DMA reception requests enable */ 7036 #define I2C_CR1_SBC_Pos (16U) 7037 #define I2C_CR1_SBC_Msk (0x1UL << I2C_CR1_SBC_Pos) /*!< 0x00010000 */ 7038 #define I2C_CR1_SBC I2C_CR1_SBC_Msk /*!< Slave byte control */ 7039 #define I2C_CR1_NOSTRETCH_Pos (17U) 7040 #define I2C_CR1_NOSTRETCH_Msk (0x1UL << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00020000 */ 7041 #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock stretching disable */ 7042 #define I2C_CR1_WUPEN_Pos (18U) 7043 #define I2C_CR1_WUPEN_Msk (0x1UL << I2C_CR1_WUPEN_Pos) /*!< 0x00040000 */ 7044 #define I2C_CR1_WUPEN I2C_CR1_WUPEN_Msk /*!< Wakeup from STOP enable */ 7045 #define I2C_CR1_GCEN_Pos (19U) 7046 #define I2C_CR1_GCEN_Msk (0x1UL << I2C_CR1_GCEN_Pos) /*!< 0x00080000 */ 7047 #define I2C_CR1_GCEN I2C_CR1_GCEN_Msk /*!< General call enable */ 7048 #define I2C_CR1_SMBHEN_Pos (20U) 7049 #define I2C_CR1_SMBHEN_Msk (0x1UL << I2C_CR1_SMBHEN_Pos) /*!< 0x00100000 */ 7050 #define I2C_CR1_SMBHEN I2C_CR1_SMBHEN_Msk /*!< SMBus host address enable */ 7051 #define I2C_CR1_SMBDEN_Pos (21U) 7052 #define I2C_CR1_SMBDEN_Msk (0x1UL << I2C_CR1_SMBDEN_Pos) /*!< 0x00200000 */ 7053 #define I2C_CR1_SMBDEN I2C_CR1_SMBDEN_Msk /*!< SMBus device default address enable */ 7054 #define I2C_CR1_ALERTEN_Pos (22U) 7055 #define I2C_CR1_ALERTEN_Msk (0x1UL << I2C_CR1_ALERTEN_Pos) /*!< 0x00400000 */ 7056 #define I2C_CR1_ALERTEN I2C_CR1_ALERTEN_Msk /*!< SMBus alert enable */ 7057 #define I2C_CR1_PECEN_Pos (23U) 7058 #define I2C_CR1_PECEN_Msk (0x1UL << I2C_CR1_PECEN_Pos) /*!< 0x00800000 */ 7059 #define I2C_CR1_PECEN I2C_CR1_PECEN_Msk /*!< PEC enable */ 7060 7061 /* Legacy defines */ 7062 #define I2C_CR1_DFN I2C_CR1_DNF 7063 7064 /****************** Bit definition for I2C_CR2 register ********************/ 7065 #define I2C_CR2_SADD_Pos (0U) 7066 #define I2C_CR2_SADD_Msk (0x3FFUL << I2C_CR2_SADD_Pos) /*!< 0x000003FF */ 7067 #define I2C_CR2_SADD I2C_CR2_SADD_Msk /*!< Slave address (master mode) */ 7068 #define I2C_CR2_RD_WRN_Pos (10U) 7069 #define I2C_CR2_RD_WRN_Msk (0x1UL << I2C_CR2_RD_WRN_Pos) /*!< 0x00000400 */ 7070 #define I2C_CR2_RD_WRN I2C_CR2_RD_WRN_Msk /*!< Transfer direction (master mode) */ 7071 #define I2C_CR2_ADD10_Pos (11U) 7072 #define I2C_CR2_ADD10_Msk (0x1UL << I2C_CR2_ADD10_Pos) /*!< 0x00000800 */ 7073 #define I2C_CR2_ADD10 I2C_CR2_ADD10_Msk /*!< 10-bit addressing mode (master mode) */ 7074 #define I2C_CR2_HEAD10R_Pos (12U) 7075 #define I2C_CR2_HEAD10R_Msk (0x1UL << I2C_CR2_HEAD10R_Pos) /*!< 0x00001000 */ 7076 #define I2C_CR2_HEAD10R I2C_CR2_HEAD10R_Msk /*!< 10-bit address header only read direction (master mode) */ 7077 #define I2C_CR2_START_Pos (13U) 7078 #define I2C_CR2_START_Msk (0x1UL << I2C_CR2_START_Pos) /*!< 0x00002000 */ 7079 #define I2C_CR2_START I2C_CR2_START_Msk /*!< START generation */ 7080 #define I2C_CR2_STOP_Pos (14U) 7081 #define I2C_CR2_STOP_Msk (0x1UL << I2C_CR2_STOP_Pos) /*!< 0x00004000 */ 7082 #define I2C_CR2_STOP I2C_CR2_STOP_Msk /*!< STOP generation (master mode) */ 7083 #define I2C_CR2_NACK_Pos (15U) 7084 #define I2C_CR2_NACK_Msk (0x1UL << I2C_CR2_NACK_Pos) /*!< 0x00008000 */ 7085 #define I2C_CR2_NACK I2C_CR2_NACK_Msk /*!< NACK generation (slave mode) */ 7086 #define I2C_CR2_NBYTES_Pos (16U) 7087 #define I2C_CR2_NBYTES_Msk (0xFFUL << I2C_CR2_NBYTES_Pos) /*!< 0x00FF0000 */ 7088 #define I2C_CR2_NBYTES I2C_CR2_NBYTES_Msk /*!< Number of bytes */ 7089 #define I2C_CR2_RELOAD_Pos (24U) 7090 #define I2C_CR2_RELOAD_Msk (0x1UL << I2C_CR2_RELOAD_Pos) /*!< 0x01000000 */ 7091 #define I2C_CR2_RELOAD I2C_CR2_RELOAD_Msk /*!< NBYTES reload mode */ 7092 #define I2C_CR2_AUTOEND_Pos (25U) 7093 #define I2C_CR2_AUTOEND_Msk (0x1UL << I2C_CR2_AUTOEND_Pos) /*!< 0x02000000 */ 7094 #define I2C_CR2_AUTOEND I2C_CR2_AUTOEND_Msk /*!< Automatic end mode (master mode) */ 7095 #define I2C_CR2_PECBYTE_Pos (26U) 7096 #define I2C_CR2_PECBYTE_Msk (0x1UL << I2C_CR2_PECBYTE_Pos) /*!< 0x04000000 */ 7097 #define I2C_CR2_PECBYTE I2C_CR2_PECBYTE_Msk /*!< Packet error checking byte */ 7098 7099 /******************* Bit definition for I2C_OAR1 register ******************/ 7100 #define I2C_OAR1_OA1_Pos (0U) 7101 #define I2C_OAR1_OA1_Msk (0x3FFUL << I2C_OAR1_OA1_Pos) /*!< 0x000003FF */ 7102 #define I2C_OAR1_OA1 I2C_OAR1_OA1_Msk /*!< Interface own address 1 */ 7103 #define I2C_OAR1_OA1MODE_Pos (10U) 7104 #define I2C_OAR1_OA1MODE_Msk (0x1UL << I2C_OAR1_OA1MODE_Pos) /*!< 0x00000400 */ 7105 #define I2C_OAR1_OA1MODE I2C_OAR1_OA1MODE_Msk /*!< Own address 1 10-bit mode */ 7106 #define I2C_OAR1_OA1EN_Pos (15U) 7107 #define I2C_OAR1_OA1EN_Msk (0x1UL << I2C_OAR1_OA1EN_Pos) /*!< 0x00008000 */ 7108 #define I2C_OAR1_OA1EN I2C_OAR1_OA1EN_Msk /*!< Own address 1 enable */ 7109 7110 /******************* Bit definition for I2C_OAR2 register *******************/ 7111 #define I2C_OAR2_OA2_Pos (1U) 7112 #define I2C_OAR2_OA2_Msk (0x7FUL << I2C_OAR2_OA2_Pos) /*!< 0x000000FE */ 7113 #define I2C_OAR2_OA2 I2C_OAR2_OA2_Msk /*!< Interface own address 2 */ 7114 #define I2C_OAR2_OA2MSK_Pos (8U) 7115 #define I2C_OAR2_OA2MSK_Msk (0x7UL << I2C_OAR2_OA2MSK_Pos) /*!< 0x00000700 */ 7116 #define I2C_OAR2_OA2MSK I2C_OAR2_OA2MSK_Msk /*!< Own address 2 masks */ 7117 #define I2C_OAR2_OA2NOMASK (0x00000000U) /*!< No mask */ 7118 #define I2C_OAR2_OA2MASK01_Pos (8U) 7119 #define I2C_OAR2_OA2MASK01_Msk (0x1UL << I2C_OAR2_OA2MASK01_Pos) /*!< 0x00000100 */ 7120 #define I2C_OAR2_OA2MASK01 I2C_OAR2_OA2MASK01_Msk /*!< OA2[1] is masked, Only OA2[7:2] are compared */ 7121 #define I2C_OAR2_OA2MASK02_Pos (9U) 7122 #define I2C_OAR2_OA2MASK02_Msk (0x1UL << I2C_OAR2_OA2MASK02_Pos) /*!< 0x00000200 */ 7123 #define I2C_OAR2_OA2MASK02 I2C_OAR2_OA2MASK02_Msk /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */ 7124 #define I2C_OAR2_OA2MASK03_Pos (8U) 7125 #define I2C_OAR2_OA2MASK03_Msk (0x3UL << I2C_OAR2_OA2MASK03_Pos) /*!< 0x00000300 */ 7126 #define I2C_OAR2_OA2MASK03 I2C_OAR2_OA2MASK03_Msk /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */ 7127 #define I2C_OAR2_OA2MASK04_Pos (10U) 7128 #define I2C_OAR2_OA2MASK04_Msk (0x1UL << I2C_OAR2_OA2MASK04_Pos) /*!< 0x00000400 */ 7129 #define I2C_OAR2_OA2MASK04 I2C_OAR2_OA2MASK04_Msk /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */ 7130 #define I2C_OAR2_OA2MASK05_Pos (8U) 7131 #define I2C_OAR2_OA2MASK05_Msk (0x5UL << I2C_OAR2_OA2MASK05_Pos) /*!< 0x00000500 */ 7132 #define I2C_OAR2_OA2MASK05 I2C_OAR2_OA2MASK05_Msk /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */ 7133 #define I2C_OAR2_OA2MASK06_Pos (9U) 7134 #define I2C_OAR2_OA2MASK06_Msk (0x3UL << I2C_OAR2_OA2MASK06_Pos) /*!< 0x00000600 */ 7135 #define I2C_OAR2_OA2MASK06 I2C_OAR2_OA2MASK06_Msk /*!< OA2[6:1] is masked, Only OA2[7] are compared */ 7136 #define I2C_OAR2_OA2MASK07_Pos (8U) 7137 #define I2C_OAR2_OA2MASK07_Msk (0x7UL << I2C_OAR2_OA2MASK07_Pos) /*!< 0x00000700 */ 7138 #define I2C_OAR2_OA2MASK07 I2C_OAR2_OA2MASK07_Msk /*!< OA2[7:1] is masked, No comparison is done */ 7139 #define I2C_OAR2_OA2EN_Pos (15U) 7140 #define I2C_OAR2_OA2EN_Msk (0x1UL << I2C_OAR2_OA2EN_Pos) /*!< 0x00008000 */ 7141 #define I2C_OAR2_OA2EN I2C_OAR2_OA2EN_Msk /*!< Own address 2 enable */ 7142 7143 /******************* Bit definition for I2C_TIMINGR register *****************/ 7144 #define I2C_TIMINGR_SCLL_Pos (0U) 7145 #define I2C_TIMINGR_SCLL_Msk (0xFFUL << I2C_TIMINGR_SCLL_Pos) /*!< 0x000000FF */ 7146 #define I2C_TIMINGR_SCLL I2C_TIMINGR_SCLL_Msk /*!< SCL low period (master mode) */ 7147 #define I2C_TIMINGR_SCLH_Pos (8U) 7148 #define I2C_TIMINGR_SCLH_Msk (0xFFUL << I2C_TIMINGR_SCLH_Pos) /*!< 0x0000FF00 */ 7149 #define I2C_TIMINGR_SCLH I2C_TIMINGR_SCLH_Msk /*!< SCL high period (master mode) */ 7150 #define I2C_TIMINGR_SDADEL_Pos (16U) 7151 #define I2C_TIMINGR_SDADEL_Msk (0xFUL << I2C_TIMINGR_SDADEL_Pos) /*!< 0x000F0000 */ 7152 #define I2C_TIMINGR_SDADEL I2C_TIMINGR_SDADEL_Msk /*!< Data hold time */ 7153 #define I2C_TIMINGR_SCLDEL_Pos (20U) 7154 #define I2C_TIMINGR_SCLDEL_Msk (0xFUL << I2C_TIMINGR_SCLDEL_Pos) /*!< 0x00F00000 */ 7155 #define I2C_TIMINGR_SCLDEL I2C_TIMINGR_SCLDEL_Msk /*!< Data setup time */ 7156 #define I2C_TIMINGR_PRESC_Pos (28U) 7157 #define I2C_TIMINGR_PRESC_Msk (0xFUL << I2C_TIMINGR_PRESC_Pos) /*!< 0xF0000000 */ 7158 #define I2C_TIMINGR_PRESC I2C_TIMINGR_PRESC_Msk /*!< Timings prescaler */ 7159 7160 /******************* Bit definition for I2C_TIMEOUTR register *****************/ 7161 #define I2C_TIMEOUTR_TIMEOUTA_Pos (0U) 7162 #define I2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTA_Pos) /*!< 0x00000FFF */ 7163 #define I2C_TIMEOUTR_TIMEOUTA I2C_TIMEOUTR_TIMEOUTA_Msk /*!< Bus timeout A */ 7164 #define I2C_TIMEOUTR_TIDLE_Pos (12U) 7165 #define I2C_TIMEOUTR_TIDLE_Msk (0x1UL << I2C_TIMEOUTR_TIDLE_Pos) /*!< 0x00001000 */ 7166 #define I2C_TIMEOUTR_TIDLE I2C_TIMEOUTR_TIDLE_Msk /*!< Idle clock timeout detection */ 7167 #define I2C_TIMEOUTR_TIMOUTEN_Pos (15U) 7168 #define I2C_TIMEOUTR_TIMOUTEN_Msk (0x1UL << I2C_TIMEOUTR_TIMOUTEN_Pos) /*!< 0x00008000 */ 7169 #define I2C_TIMEOUTR_TIMOUTEN I2C_TIMEOUTR_TIMOUTEN_Msk /*!< Clock timeout enable */ 7170 #define I2C_TIMEOUTR_TIMEOUTB_Pos (16U) 7171 #define I2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTB_Pos) /*!< 0x0FFF0000 */ 7172 #define I2C_TIMEOUTR_TIMEOUTB I2C_TIMEOUTR_TIMEOUTB_Msk /*!< Bus timeout B*/ 7173 #define I2C_TIMEOUTR_TEXTEN_Pos (31U) 7174 #define I2C_TIMEOUTR_TEXTEN_Msk (0x1UL << I2C_TIMEOUTR_TEXTEN_Pos) /*!< 0x80000000 */ 7175 #define I2C_TIMEOUTR_TEXTEN I2C_TIMEOUTR_TEXTEN_Msk /*!< Extended clock timeout enable */ 7176 7177 /****************** Bit definition for I2C_ISR register *********************/ 7178 #define I2C_ISR_TXE_Pos (0U) 7179 #define I2C_ISR_TXE_Msk (0x1UL << I2C_ISR_TXE_Pos) /*!< 0x00000001 */ 7180 #define I2C_ISR_TXE I2C_ISR_TXE_Msk /*!< Transmit data register empty */ 7181 #define I2C_ISR_TXIS_Pos (1U) 7182 #define I2C_ISR_TXIS_Msk (0x1UL << I2C_ISR_TXIS_Pos) /*!< 0x00000002 */ 7183 #define I2C_ISR_TXIS I2C_ISR_TXIS_Msk /*!< Transmit interrupt status */ 7184 #define I2C_ISR_RXNE_Pos (2U) 7185 #define I2C_ISR_RXNE_Msk (0x1UL << I2C_ISR_RXNE_Pos) /*!< 0x00000004 */ 7186 #define I2C_ISR_RXNE I2C_ISR_RXNE_Msk /*!< Receive data register not empty */ 7187 #define I2C_ISR_ADDR_Pos (3U) 7188 #define I2C_ISR_ADDR_Msk (0x1UL << I2C_ISR_ADDR_Pos) /*!< 0x00000008 */ 7189 #define I2C_ISR_ADDR I2C_ISR_ADDR_Msk /*!< Address matched (slave mode)*/ 7190 #define I2C_ISR_NACKF_Pos (4U) 7191 #define I2C_ISR_NACKF_Msk (0x1UL << I2C_ISR_NACKF_Pos) /*!< 0x00000010 */ 7192 #define I2C_ISR_NACKF I2C_ISR_NACKF_Msk /*!< NACK received flag */ 7193 #define I2C_ISR_STOPF_Pos (5U) 7194 #define I2C_ISR_STOPF_Msk (0x1UL << I2C_ISR_STOPF_Pos) /*!< 0x00000020 */ 7195 #define I2C_ISR_STOPF I2C_ISR_STOPF_Msk /*!< STOP detection flag */ 7196 #define I2C_ISR_TC_Pos (6U) 7197 #define I2C_ISR_TC_Msk (0x1UL << I2C_ISR_TC_Pos) /*!< 0x00000040 */ 7198 #define I2C_ISR_TC I2C_ISR_TC_Msk /*!< Transfer complete (master mode) */ 7199 #define I2C_ISR_TCR_Pos (7U) 7200 #define I2C_ISR_TCR_Msk (0x1UL << I2C_ISR_TCR_Pos) /*!< 0x00000080 */ 7201 #define I2C_ISR_TCR I2C_ISR_TCR_Msk /*!< Transfer complete reload */ 7202 #define I2C_ISR_BERR_Pos (8U) 7203 #define I2C_ISR_BERR_Msk (0x1UL << I2C_ISR_BERR_Pos) /*!< 0x00000100 */ 7204 #define I2C_ISR_BERR I2C_ISR_BERR_Msk /*!< Bus error */ 7205 #define I2C_ISR_ARLO_Pos (9U) 7206 #define I2C_ISR_ARLO_Msk (0x1UL << I2C_ISR_ARLO_Pos) /*!< 0x00000200 */ 7207 #define I2C_ISR_ARLO I2C_ISR_ARLO_Msk /*!< Arbitration lost */ 7208 #define I2C_ISR_OVR_Pos (10U) 7209 #define I2C_ISR_OVR_Msk (0x1UL << I2C_ISR_OVR_Pos) /*!< 0x00000400 */ 7210 #define I2C_ISR_OVR I2C_ISR_OVR_Msk /*!< Overrun/Underrun */ 7211 #define I2C_ISR_PECERR_Pos (11U) 7212 #define I2C_ISR_PECERR_Msk (0x1UL << I2C_ISR_PECERR_Pos) /*!< 0x00000800 */ 7213 #define I2C_ISR_PECERR I2C_ISR_PECERR_Msk /*!< PEC error in reception */ 7214 #define I2C_ISR_TIMEOUT_Pos (12U) 7215 #define I2C_ISR_TIMEOUT_Msk (0x1UL << I2C_ISR_TIMEOUT_Pos) /*!< 0x00001000 */ 7216 #define I2C_ISR_TIMEOUT I2C_ISR_TIMEOUT_Msk /*!< Timeout or Tlow detection flag */ 7217 #define I2C_ISR_ALERT_Pos (13U) 7218 #define I2C_ISR_ALERT_Msk (0x1UL << I2C_ISR_ALERT_Pos) /*!< 0x00002000 */ 7219 #define I2C_ISR_ALERT I2C_ISR_ALERT_Msk /*!< SMBus alert */ 7220 #define I2C_ISR_BUSY_Pos (15U) 7221 #define I2C_ISR_BUSY_Msk (0x1UL << I2C_ISR_BUSY_Pos) /*!< 0x00008000 */ 7222 #define I2C_ISR_BUSY I2C_ISR_BUSY_Msk /*!< Bus busy */ 7223 #define I2C_ISR_DIR_Pos (16U) 7224 #define I2C_ISR_DIR_Msk (0x1UL << I2C_ISR_DIR_Pos) /*!< 0x00010000 */ 7225 #define I2C_ISR_DIR I2C_ISR_DIR_Msk /*!< Transfer direction (slave mode) */ 7226 #define I2C_ISR_ADDCODE_Pos (17U) 7227 #define I2C_ISR_ADDCODE_Msk (0x7FUL << I2C_ISR_ADDCODE_Pos) /*!< 0x00FE0000 */ 7228 #define I2C_ISR_ADDCODE I2C_ISR_ADDCODE_Msk /*!< Address match code (slave mode) */ 7229 7230 /****************** Bit definition for I2C_ICR register *********************/ 7231 #define I2C_ICR_ADDRCF_Pos (3U) 7232 #define I2C_ICR_ADDRCF_Msk (0x1UL << I2C_ICR_ADDRCF_Pos) /*!< 0x00000008 */ 7233 #define I2C_ICR_ADDRCF I2C_ICR_ADDRCF_Msk /*!< Address matched clear flag */ 7234 #define I2C_ICR_NACKCF_Pos (4U) 7235 #define I2C_ICR_NACKCF_Msk (0x1UL << I2C_ICR_NACKCF_Pos) /*!< 0x00000010 */ 7236 #define I2C_ICR_NACKCF I2C_ICR_NACKCF_Msk /*!< NACK clear flag */ 7237 #define I2C_ICR_STOPCF_Pos (5U) 7238 #define I2C_ICR_STOPCF_Msk (0x1UL << I2C_ICR_STOPCF_Pos) /*!< 0x00000020 */ 7239 #define I2C_ICR_STOPCF I2C_ICR_STOPCF_Msk /*!< STOP detection clear flag */ 7240 #define I2C_ICR_BERRCF_Pos (8U) 7241 #define I2C_ICR_BERRCF_Msk (0x1UL << I2C_ICR_BERRCF_Pos) /*!< 0x00000100 */ 7242 #define I2C_ICR_BERRCF I2C_ICR_BERRCF_Msk /*!< Bus error clear flag */ 7243 #define I2C_ICR_ARLOCF_Pos (9U) 7244 #define I2C_ICR_ARLOCF_Msk (0x1UL << I2C_ICR_ARLOCF_Pos) /*!< 0x00000200 */ 7245 #define I2C_ICR_ARLOCF I2C_ICR_ARLOCF_Msk /*!< Arbitration lost clear flag */ 7246 #define I2C_ICR_OVRCF_Pos (10U) 7247 #define I2C_ICR_OVRCF_Msk (0x1UL << I2C_ICR_OVRCF_Pos) /*!< 0x00000400 */ 7248 #define I2C_ICR_OVRCF I2C_ICR_OVRCF_Msk /*!< Overrun/Underrun clear flag */ 7249 #define I2C_ICR_PECCF_Pos (11U) 7250 #define I2C_ICR_PECCF_Msk (0x1UL << I2C_ICR_PECCF_Pos) /*!< 0x00000800 */ 7251 #define I2C_ICR_PECCF I2C_ICR_PECCF_Msk /*!< PAC error clear flag */ 7252 #define I2C_ICR_TIMOUTCF_Pos (12U) 7253 #define I2C_ICR_TIMOUTCF_Msk (0x1UL << I2C_ICR_TIMOUTCF_Pos) /*!< 0x00001000 */ 7254 #define I2C_ICR_TIMOUTCF I2C_ICR_TIMOUTCF_Msk /*!< Timeout clear flag */ 7255 #define I2C_ICR_ALERTCF_Pos (13U) 7256 #define I2C_ICR_ALERTCF_Msk (0x1UL << I2C_ICR_ALERTCF_Pos) /*!< 0x00002000 */ 7257 #define I2C_ICR_ALERTCF I2C_ICR_ALERTCF_Msk /*!< Alert clear flag */ 7258 7259 /****************** Bit definition for I2C_PECR register ********************/ 7260 #define I2C_PECR_PEC_Pos (0U) 7261 #define I2C_PECR_PEC_Msk (0xFFUL << I2C_PECR_PEC_Pos) /*!< 0x000000FF */ 7262 #define I2C_PECR_PEC I2C_PECR_PEC_Msk /*!< PEC register */ 7263 7264 /****************** Bit definition for I2C_RXDR register *********************/ 7265 #define I2C_RXDR_RXDATA_Pos (0U) 7266 #define I2C_RXDR_RXDATA_Msk (0xFFUL << I2C_RXDR_RXDATA_Pos) /*!< 0x000000FF */ 7267 #define I2C_RXDR_RXDATA I2C_RXDR_RXDATA_Msk /*!< 8-bit receive data */ 7268 7269 /****************** Bit definition for I2C_TXDR register *********************/ 7270 #define I2C_TXDR_TXDATA_Pos (0U) 7271 #define I2C_TXDR_TXDATA_Msk (0xFFUL << I2C_TXDR_TXDATA_Pos) /*!< 0x000000FF */ 7272 #define I2C_TXDR_TXDATA I2C_TXDR_TXDATA_Msk /*!< 8-bit transmit data */ 7273 7274 7275 /******************************************************************************/ 7276 /* */ 7277 /* Independent WATCHDOG (IWDG) */ 7278 /* */ 7279 /******************************************************************************/ 7280 /******************* Bit definition for IWDG_KR register ********************/ 7281 #define IWDG_KR_KEY_Pos (0U) 7282 #define IWDG_KR_KEY_Msk (0xFFFFUL << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */ 7283 #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!< Key value (write only, read 0000h) */ 7284 7285 /******************* Bit definition for IWDG_PR register ********************/ 7286 #define IWDG_PR_PR_Pos (0U) 7287 #define IWDG_PR_PR_Msk (0x7UL << IWDG_PR_PR_Pos) /*!< 0x00000007 */ 7288 #define IWDG_PR_PR IWDG_PR_PR_Msk /*!< PR[2:0] (Prescaler divider) */ 7289 #define IWDG_PR_PR_0 (0x1UL << IWDG_PR_PR_Pos) /*!< 0x00000001 */ 7290 #define IWDG_PR_PR_1 (0x2UL << IWDG_PR_PR_Pos) /*!< 0x00000002 */ 7291 #define IWDG_PR_PR_2 (0x4UL << IWDG_PR_PR_Pos) /*!< 0x00000004 */ 7292 7293 /******************* Bit definition for IWDG_RLR register *******************/ 7294 #define IWDG_RLR_RL_Pos (0U) 7295 #define IWDG_RLR_RL_Msk (0xFFFUL << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */ 7296 #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!< Watchdog counter reload value */ 7297 7298 /******************* Bit definition for IWDG_SR register ********************/ 7299 #define IWDG_SR_PVU_Pos (0U) 7300 #define IWDG_SR_PVU_Msk (0x1UL << IWDG_SR_PVU_Pos) /*!< 0x00000001 */ 7301 #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */ 7302 #define IWDG_SR_RVU_Pos (1U) 7303 #define IWDG_SR_RVU_Msk (0x1UL << IWDG_SR_RVU_Pos) /*!< 0x00000002 */ 7304 #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */ 7305 #define IWDG_SR_WVU_Pos (2U) 7306 #define IWDG_SR_WVU_Msk (0x1UL << IWDG_SR_WVU_Pos) /*!< 0x00000004 */ 7307 #define IWDG_SR_WVU IWDG_SR_WVU_Msk /*!< Watchdog counter window value update */ 7308 7309 /******************* Bit definition for IWDG_KR register ********************/ 7310 #define IWDG_WINR_WIN_Pos (0U) 7311 #define IWDG_WINR_WIN_Msk (0xFFFUL << IWDG_WINR_WIN_Pos) /*!< 0x00000FFF */ 7312 #define IWDG_WINR_WIN IWDG_WINR_WIN_Msk /*!< Watchdog counter window value */ 7313 7314 /******************************************************************************/ 7315 /* */ 7316 /* HDMI-CEC (CEC) */ 7317 /* */ 7318 /******************************************************************************/ 7319 7320 /******************* Bit definition for CEC_CR register *********************/ 7321 #define CEC_CR_CECEN_Pos (0U) 7322 #define CEC_CR_CECEN_Msk (0x1UL << CEC_CR_CECEN_Pos) /*!< 0x00000001 */ 7323 #define CEC_CR_CECEN CEC_CR_CECEN_Msk /*!< CEC Enable */ 7324 #define CEC_CR_TXSOM_Pos (1U) 7325 #define CEC_CR_TXSOM_Msk (0x1UL << CEC_CR_TXSOM_Pos) /*!< 0x00000002 */ 7326 #define CEC_CR_TXSOM CEC_CR_TXSOM_Msk /*!< CEC Tx Start Of Message */ 7327 #define CEC_CR_TXEOM_Pos (2U) 7328 #define CEC_CR_TXEOM_Msk (0x1UL << CEC_CR_TXEOM_Pos) /*!< 0x00000004 */ 7329 #define CEC_CR_TXEOM CEC_CR_TXEOM_Msk /*!< CEC Tx End Of Message */ 7330 7331 /******************* Bit definition for CEC_CFGR register *******************/ 7332 #define CEC_CFGR_SFT_Pos (0U) 7333 #define CEC_CFGR_SFT_Msk (0x7UL << CEC_CFGR_SFT_Pos) /*!< 0x00000007 */ 7334 #define CEC_CFGR_SFT CEC_CFGR_SFT_Msk /*!< CEC Signal Free Time */ 7335 #define CEC_CFGR_RXTOL_Pos (3U) 7336 #define CEC_CFGR_RXTOL_Msk (0x1UL << CEC_CFGR_RXTOL_Pos) /*!< 0x00000008 */ 7337 #define CEC_CFGR_RXTOL CEC_CFGR_RXTOL_Msk /*!< CEC Tolerance */ 7338 #define CEC_CFGR_BRESTP_Pos (4U) 7339 #define CEC_CFGR_BRESTP_Msk (0x1UL << CEC_CFGR_BRESTP_Pos) /*!< 0x00000010 */ 7340 #define CEC_CFGR_BRESTP CEC_CFGR_BRESTP_Msk /*!< CEC Rx Stop */ 7341 #define CEC_CFGR_BREGEN_Pos (5U) 7342 #define CEC_CFGR_BREGEN_Msk (0x1UL << CEC_CFGR_BREGEN_Pos) /*!< 0x00000020 */ 7343 #define CEC_CFGR_BREGEN CEC_CFGR_BREGEN_Msk /*!< CEC Bit Rising Error generation */ 7344 #define CEC_CFGR_LBPEGEN_Pos (6U) 7345 #define CEC_CFGR_LBPEGEN_Msk (0x1UL << CEC_CFGR_LBPEGEN_Pos) /*!< 0x00000040 */ 7346 #define CEC_CFGR_LBPEGEN CEC_CFGR_LBPEGEN_Msk /*!< CEC Long Bit Period Error generation */ 7347 #define CEC_CFGR_SFTOPT_Pos (8U) 7348 #define CEC_CFGR_SFTOPT_Msk (0x1UL << CEC_CFGR_SFTOPT_Pos) /*!< 0x00000100 */ 7349 #define CEC_CFGR_SFTOPT CEC_CFGR_SFTOPT_Msk /*!< CEC Signal Free Time optional */ 7350 #define CEC_CFGR_BRDNOGEN_Pos (7U) 7351 #define CEC_CFGR_BRDNOGEN_Msk (0x1UL << CEC_CFGR_BRDNOGEN_Pos) /*!< 0x00000080 */ 7352 #define CEC_CFGR_BRDNOGEN CEC_CFGR_BRDNOGEN_Msk /*!< CEC Broadcast No error generation */ 7353 #define CEC_CFGR_OAR_Pos (16U) 7354 #define CEC_CFGR_OAR_Msk (0x7FFFUL << CEC_CFGR_OAR_Pos) /*!< 0x7FFF0000 */ 7355 #define CEC_CFGR_OAR CEC_CFGR_OAR_Msk /*!< CEC Own Address */ 7356 #define CEC_CFGR_LSTN_Pos (31U) 7357 #define CEC_CFGR_LSTN_Msk (0x1UL << CEC_CFGR_LSTN_Pos) /*!< 0x80000000 */ 7358 #define CEC_CFGR_LSTN CEC_CFGR_LSTN_Msk /*!< CEC Listen mode */ 7359 7360 /******************* Bit definition for CEC_TXDR register *******************/ 7361 #define CEC_TXDR_TXD_Pos (0U) 7362 #define CEC_TXDR_TXD_Msk (0xFFUL << CEC_TXDR_TXD_Pos) /*!< 0x000000FF */ 7363 #define CEC_TXDR_TXD CEC_TXDR_TXD_Msk /*!< CEC Tx Data */ 7364 7365 /******************* Bit definition for CEC_RXDR register *******************/ 7366 #define CEC_RXDR_RXD_Pos (0U) 7367 #define CEC_RXDR_RXD_Msk (0xFFUL << CEC_RXDR_RXD_Pos) /*!< 0x000000FF */ 7368 #define CEC_RXDR_RXD CEC_RXDR_RXD_Msk /*!< CEC Rx Data */ 7369 /* Legacy aliases */ 7370 #define CEC_TXDR_RXD_Pos CEC_RXDR_RXD_Pos 7371 #define CEC_TXDR_RXD_Msk CEC_RXDR_RXD_Msk 7372 #define CEC_TXDR_RXD CEC_RXDR_RXD 7373 7374 /******************* Bit definition for CEC_ISR register ********************/ 7375 #define CEC_ISR_RXBR_Pos (0U) 7376 #define CEC_ISR_RXBR_Msk (0x1UL << CEC_ISR_RXBR_Pos) /*!< 0x00000001 */ 7377 #define CEC_ISR_RXBR CEC_ISR_RXBR_Msk /*!< CEC Rx-Byte Received */ 7378 #define CEC_ISR_RXEND_Pos (1U) 7379 #define CEC_ISR_RXEND_Msk (0x1UL << CEC_ISR_RXEND_Pos) /*!< 0x00000002 */ 7380 #define CEC_ISR_RXEND CEC_ISR_RXEND_Msk /*!< CEC End Of Reception */ 7381 #define CEC_ISR_RXOVR_Pos (2U) 7382 #define CEC_ISR_RXOVR_Msk (0x1UL << CEC_ISR_RXOVR_Pos) /*!< 0x00000004 */ 7383 #define CEC_ISR_RXOVR CEC_ISR_RXOVR_Msk /*!< CEC Rx-Overrun */ 7384 #define CEC_ISR_BRE_Pos (3U) 7385 #define CEC_ISR_BRE_Msk (0x1UL << CEC_ISR_BRE_Pos) /*!< 0x00000008 */ 7386 #define CEC_ISR_BRE CEC_ISR_BRE_Msk /*!< CEC Rx Bit Rising Error */ 7387 #define CEC_ISR_SBPE_Pos (4U) 7388 #define CEC_ISR_SBPE_Msk (0x1UL << CEC_ISR_SBPE_Pos) /*!< 0x00000010 */ 7389 #define CEC_ISR_SBPE CEC_ISR_SBPE_Msk /*!< CEC Rx Short Bit period Error */ 7390 #define CEC_ISR_LBPE_Pos (5U) 7391 #define CEC_ISR_LBPE_Msk (0x1UL << CEC_ISR_LBPE_Pos) /*!< 0x00000020 */ 7392 #define CEC_ISR_LBPE CEC_ISR_LBPE_Msk /*!< CEC Rx Long Bit period Error */ 7393 #define CEC_ISR_RXACKE_Pos (6U) 7394 #define CEC_ISR_RXACKE_Msk (0x1UL << CEC_ISR_RXACKE_Pos) /*!< 0x00000040 */ 7395 #define CEC_ISR_RXACKE CEC_ISR_RXACKE_Msk /*!< CEC Rx Missing Acknowledge */ 7396 #define CEC_ISR_ARBLST_Pos (7U) 7397 #define CEC_ISR_ARBLST_Msk (0x1UL << CEC_ISR_ARBLST_Pos) /*!< 0x00000080 */ 7398 #define CEC_ISR_ARBLST CEC_ISR_ARBLST_Msk /*!< CEC Arbitration Lost */ 7399 #define CEC_ISR_TXBR_Pos (8U) 7400 #define CEC_ISR_TXBR_Msk (0x1UL << CEC_ISR_TXBR_Pos) /*!< 0x00000100 */ 7401 #define CEC_ISR_TXBR CEC_ISR_TXBR_Msk /*!< CEC Tx Byte Request */ 7402 #define CEC_ISR_TXEND_Pos (9U) 7403 #define CEC_ISR_TXEND_Msk (0x1UL << CEC_ISR_TXEND_Pos) /*!< 0x00000200 */ 7404 #define CEC_ISR_TXEND CEC_ISR_TXEND_Msk /*!< CEC End of Transmission */ 7405 #define CEC_ISR_TXUDR_Pos (10U) 7406 #define CEC_ISR_TXUDR_Msk (0x1UL << CEC_ISR_TXUDR_Pos) /*!< 0x00000400 */ 7407 #define CEC_ISR_TXUDR CEC_ISR_TXUDR_Msk /*!< CEC Tx-Buffer Underrun */ 7408 #define CEC_ISR_TXERR_Pos (11U) 7409 #define CEC_ISR_TXERR_Msk (0x1UL << CEC_ISR_TXERR_Pos) /*!< 0x00000800 */ 7410 #define CEC_ISR_TXERR CEC_ISR_TXERR_Msk /*!< CEC Tx-Error */ 7411 #define CEC_ISR_TXACKE_Pos (12U) 7412 #define CEC_ISR_TXACKE_Msk (0x1UL << CEC_ISR_TXACKE_Pos) /*!< 0x00001000 */ 7413 #define CEC_ISR_TXACKE CEC_ISR_TXACKE_Msk /*!< CEC Tx Missing Acknowledge */ 7414 7415 /******************* Bit definition for CEC_IER register ********************/ 7416 #define CEC_IER_RXBRIE_Pos (0U) 7417 #define CEC_IER_RXBRIE_Msk (0x1UL << CEC_IER_RXBRIE_Pos) /*!< 0x00000001 */ 7418 #define CEC_IER_RXBRIE CEC_IER_RXBRIE_Msk /*!< CEC Rx-Byte Received IT Enable */ 7419 #define CEC_IER_RXENDIE_Pos (1U) 7420 #define CEC_IER_RXENDIE_Msk (0x1UL << CEC_IER_RXENDIE_Pos) /*!< 0x00000002 */ 7421 #define CEC_IER_RXENDIE CEC_IER_RXENDIE_Msk /*!< CEC End Of Reception IT Enable */ 7422 #define CEC_IER_RXOVRIE_Pos (2U) 7423 #define CEC_IER_RXOVRIE_Msk (0x1UL << CEC_IER_RXOVRIE_Pos) /*!< 0x00000004 */ 7424 #define CEC_IER_RXOVRIE CEC_IER_RXOVRIE_Msk /*!< CEC Rx-Overrun IT Enable */ 7425 #define CEC_IER_BREIE_Pos (3U) 7426 #define CEC_IER_BREIE_Msk (0x1UL << CEC_IER_BREIE_Pos) /*!< 0x00000008 */ 7427 #define CEC_IER_BREIE CEC_IER_BREIE_Msk /*!< CEC Rx Bit Rising Error IT Enable */ 7428 #define CEC_IER_SBPEIE_Pos (4U) 7429 #define CEC_IER_SBPEIE_Msk (0x1UL << CEC_IER_SBPEIE_Pos) /*!< 0x00000010 */ 7430 #define CEC_IER_SBPEIE CEC_IER_SBPEIE_Msk /*!< CEC Rx Short Bit period Error IT Enable */ 7431 #define CEC_IER_LBPEIE_Pos (5U) 7432 #define CEC_IER_LBPEIE_Msk (0x1UL << CEC_IER_LBPEIE_Pos) /*!< 0x00000020 */ 7433 #define CEC_IER_LBPEIE CEC_IER_LBPEIE_Msk /*!< CEC Rx Long Bit period Error IT Enable */ 7434 #define CEC_IER_RXACKEIE_Pos (6U) 7435 #define CEC_IER_RXACKEIE_Msk (0x1UL << CEC_IER_RXACKEIE_Pos) /*!< 0x00000040 */ 7436 #define CEC_IER_RXACKEIE CEC_IER_RXACKEIE_Msk /*!< CEC Rx Missing Acknowledge IT Enable */ 7437 #define CEC_IER_ARBLSTIE_Pos (7U) 7438 #define CEC_IER_ARBLSTIE_Msk (0x1UL << CEC_IER_ARBLSTIE_Pos) /*!< 0x00000080 */ 7439 #define CEC_IER_ARBLSTIE CEC_IER_ARBLSTIE_Msk /*!< CEC Arbitration Lost IT Enable */ 7440 #define CEC_IER_TXBRIE_Pos (8U) 7441 #define CEC_IER_TXBRIE_Msk (0x1UL << CEC_IER_TXBRIE_Pos) /*!< 0x00000100 */ 7442 #define CEC_IER_TXBRIE CEC_IER_TXBRIE_Msk /*!< CEC Tx Byte Request IT Enable */ 7443 #define CEC_IER_TXENDIE_Pos (9U) 7444 #define CEC_IER_TXENDIE_Msk (0x1UL << CEC_IER_TXENDIE_Pos) /*!< 0x00000200 */ 7445 #define CEC_IER_TXENDIE CEC_IER_TXENDIE_Msk /*!< CEC End of Transmission IT Enable */ 7446 #define CEC_IER_TXUDRIE_Pos (10U) 7447 #define CEC_IER_TXUDRIE_Msk (0x1UL << CEC_IER_TXUDRIE_Pos) /*!< 0x00000400 */ 7448 #define CEC_IER_TXUDRIE CEC_IER_TXUDRIE_Msk /*!< CEC Tx-Buffer Underrun IT Enable */ 7449 #define CEC_IER_TXERRIE_Pos (11U) 7450 #define CEC_IER_TXERRIE_Msk (0x1UL << CEC_IER_TXERRIE_Pos) /*!< 0x00000800 */ 7451 #define CEC_IER_TXERRIE CEC_IER_TXERRIE_Msk /*!< CEC Tx-Error IT Enable */ 7452 #define CEC_IER_TXACKEIE_Pos (12U) 7453 #define CEC_IER_TXACKEIE_Msk (0x1UL << CEC_IER_TXACKEIE_Pos) /*!< 0x00001000 */ 7454 #define CEC_IER_TXACKEIE CEC_IER_TXACKEIE_Msk /*!< CEC Tx Missing Acknowledge IT Enable */ 7455 7456 /******************************************************************************/ 7457 /* */ 7458 /* Power Control */ 7459 /* */ 7460 /******************************************************************************/ 7461 #define PWR_PVD_SUPPORT /*!< PWR feature available only on specific devices: Power Voltage Detection feature */ 7462 /******************** Bit definition for PWR_CR register ********************/ 7463 #define PWR_CR_LPDS_Pos (0U) 7464 #define PWR_CR_LPDS_Msk (0x1UL << PWR_CR_LPDS_Pos) /*!< 0x00000001 */ 7465 #define PWR_CR_LPDS PWR_CR_LPDS_Msk /*!< Low-power Deepsleep */ 7466 #define PWR_CR_PDDS_Pos (1U) 7467 #define PWR_CR_PDDS_Msk (0x1UL << PWR_CR_PDDS_Pos) /*!< 0x00000002 */ 7468 #define PWR_CR_PDDS PWR_CR_PDDS_Msk /*!< Power Down Deepsleep */ 7469 #define PWR_CR_CWUF_Pos (2U) 7470 #define PWR_CR_CWUF_Msk (0x1UL << PWR_CR_CWUF_Pos) /*!< 0x00000004 */ 7471 #define PWR_CR_CWUF PWR_CR_CWUF_Msk /*!< Clear Wakeup Flag */ 7472 #define PWR_CR_CSBF_Pos (3U) 7473 #define PWR_CR_CSBF_Msk (0x1UL << PWR_CR_CSBF_Pos) /*!< 0x00000008 */ 7474 #define PWR_CR_CSBF PWR_CR_CSBF_Msk /*!< Clear Standby Flag */ 7475 #define PWR_CR_PVDE_Pos (4U) 7476 #define PWR_CR_PVDE_Msk (0x1UL << PWR_CR_PVDE_Pos) /*!< 0x00000010 */ 7477 #define PWR_CR_PVDE PWR_CR_PVDE_Msk /*!< Power Voltage Detector Enable */ 7478 7479 #define PWR_CR_PLS_Pos (5U) 7480 #define PWR_CR_PLS_Msk (0x7UL << PWR_CR_PLS_Pos) /*!< 0x000000E0 */ 7481 #define PWR_CR_PLS PWR_CR_PLS_Msk /*!< PLS[2:0] bits (PVD Level Selection) */ 7482 #define PWR_CR_PLS_0 (0x1UL << PWR_CR_PLS_Pos) /*!< 0x00000020 */ 7483 #define PWR_CR_PLS_1 (0x2UL << PWR_CR_PLS_Pos) /*!< 0x00000040 */ 7484 #define PWR_CR_PLS_2 (0x4UL << PWR_CR_PLS_Pos) /*!< 0x00000080 */ 7485 7486 /*!< PVD level configuration */ 7487 #define PWR_CR_PLS_LEV0 (0x00000000U) /*!< PVD level 0 */ 7488 #define PWR_CR_PLS_LEV1 (0x00000020U) /*!< PVD level 1 */ 7489 #define PWR_CR_PLS_LEV2 (0x00000040U) /*!< PVD level 2 */ 7490 #define PWR_CR_PLS_LEV3 (0x00000060U) /*!< PVD level 3 */ 7491 #define PWR_CR_PLS_LEV4 (0x00000080U) /*!< PVD level 4 */ 7492 #define PWR_CR_PLS_LEV5 (0x000000A0U) /*!< PVD level 5 */ 7493 #define PWR_CR_PLS_LEV6 (0x000000C0U) /*!< PVD level 6 */ 7494 #define PWR_CR_PLS_LEV7 (0x000000E0U) /*!< PVD level 7 */ 7495 7496 #define PWR_CR_DBP_Pos (8U) 7497 #define PWR_CR_DBP_Msk (0x1UL << PWR_CR_DBP_Pos) /*!< 0x00000100 */ 7498 #define PWR_CR_DBP PWR_CR_DBP_Msk /*!< Disable Backup Domain write protection */ 7499 #define PWR_CR_ENSD1_Pos (9U) 7500 #define PWR_CR_ENSD1_Msk (0x1UL << PWR_CR_ENSD1_Pos) /*!< 0x00000200 */ 7501 #define PWR_CR_ENSD1 PWR_CR_ENSD1_Msk /*!< Enable Analog part of the SDADC1 */ 7502 #define PWR_CR_ENSD2_Pos (10U) 7503 #define PWR_CR_ENSD2_Msk (0x1UL << PWR_CR_ENSD2_Pos) /*!< 0x00000400 */ 7504 #define PWR_CR_ENSD2 PWR_CR_ENSD2_Msk /*!< Enable Analog part of the SDADC2 */ 7505 #define PWR_CR_ENSD3_Pos (11U) 7506 #define PWR_CR_ENSD3_Msk (0x1UL << PWR_CR_ENSD3_Pos) /*!< 0x00000800 */ 7507 #define PWR_CR_ENSD3 PWR_CR_ENSD3_Msk /*!< Enable Analog part of the SDADC3 */ 7508 /* Legacy aliases */ 7509 #define PWR_CR_SDADC1EN_Pos PWR_CR_ENSD1_Pos 7510 #define PWR_CR_SDADC1EN_Msk PWR_CR_ENSD1_Msk 7511 #define PWR_CR_SDADC1EN PWR_CR_ENSD1 7512 #define PWR_CR_SDADC2EN_Pos PWR_CR_ENSD2_Pos 7513 #define PWR_CR_SDADC2EN_Msk PWR_CR_ENSD2_Msk 7514 #define PWR_CR_SDADC2EN PWR_CR_ENSD2 7515 #define PWR_CR_SDADC3EN_Pos PWR_CR_ENSD3_Pos 7516 #define PWR_CR_SDADC3EN_Msk PWR_CR_ENSD3_Msk 7517 #define PWR_CR_SDADC3EN PWR_CR_ENSD3 7518 7519 /******************* Bit definition for PWR_CSR register ********************/ 7520 #define PWR_CSR_WUF_Pos (0U) 7521 #define PWR_CSR_WUF_Msk (0x1UL << PWR_CSR_WUF_Pos) /*!< 0x00000001 */ 7522 #define PWR_CSR_WUF PWR_CSR_WUF_Msk /*!< Wakeup Flag */ 7523 #define PWR_CSR_SBF_Pos (1U) 7524 #define PWR_CSR_SBF_Msk (0x1UL << PWR_CSR_SBF_Pos) /*!< 0x00000002 */ 7525 #define PWR_CSR_SBF PWR_CSR_SBF_Msk /*!< Standby Flag */ 7526 #define PWR_CSR_PVDO_Pos (2U) 7527 #define PWR_CSR_PVDO_Msk (0x1UL << PWR_CSR_PVDO_Pos) /*!< 0x00000004 */ 7528 #define PWR_CSR_PVDO PWR_CSR_PVDO_Msk /*!< PVD Output */ 7529 #define PWR_CSR_VREFINTRDYF_Pos (3U) 7530 #define PWR_CSR_VREFINTRDYF_Msk (0x1UL << PWR_CSR_VREFINTRDYF_Pos) /*!< 0x00000008 */ 7531 #define PWR_CSR_VREFINTRDYF PWR_CSR_VREFINTRDYF_Msk /*!< Internal voltage reference (VREFINT) ready flag */ 7532 7533 #define PWR_CSR_EWUP1_Pos (8U) 7534 #define PWR_CSR_EWUP1_Msk (0x1UL << PWR_CSR_EWUP1_Pos) /*!< 0x00000100 */ 7535 #define PWR_CSR_EWUP1 PWR_CSR_EWUP1_Msk /*!< Enable WKUP pin 1 */ 7536 #define PWR_CSR_EWUP2_Pos (9U) 7537 #define PWR_CSR_EWUP2_Msk (0x1UL << PWR_CSR_EWUP2_Pos) /*!< 0x00000200 */ 7538 #define PWR_CSR_EWUP2 PWR_CSR_EWUP2_Msk /*!< Enable WKUP pin 2 */ 7539 #define PWR_CSR_EWUP3_Pos (10U) 7540 #define PWR_CSR_EWUP3_Msk (0x1UL << PWR_CSR_EWUP3_Pos) /*!< 0x00000400 */ 7541 #define PWR_CSR_EWUP3 PWR_CSR_EWUP3_Msk /*!< Enable WKUP pin 3 */ 7542 7543 /******************************************************************************/ 7544 /* */ 7545 /* Reset and Clock Control */ 7546 /* */ 7547 /******************************************************************************/ 7548 /******************** Bit definition for RCC_CR register ********************/ 7549 #define RCC_CR_HSION_Pos (0U) 7550 #define RCC_CR_HSION_Msk (0x1UL << RCC_CR_HSION_Pos) /*!< 0x00000001 */ 7551 #define RCC_CR_HSION RCC_CR_HSION_Msk 7552 #define RCC_CR_HSIRDY_Pos (1U) 7553 #define RCC_CR_HSIRDY_Msk (0x1UL << RCC_CR_HSIRDY_Pos) /*!< 0x00000002 */ 7554 #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk 7555 7556 #define RCC_CR_HSITRIM_Pos (3U) 7557 #define RCC_CR_HSITRIM_Msk (0x1FUL << RCC_CR_HSITRIM_Pos) /*!< 0x000000F8 */ 7558 #define RCC_CR_HSITRIM RCC_CR_HSITRIM_Msk 7559 #define RCC_CR_HSITRIM_0 (0x01UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000008 */ 7560 #define RCC_CR_HSITRIM_1 (0x02UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000010 */ 7561 #define RCC_CR_HSITRIM_2 (0x04UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000020 */ 7562 #define RCC_CR_HSITRIM_3 (0x08UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000040 */ 7563 #define RCC_CR_HSITRIM_4 (0x10UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000080 */ 7564 7565 #define RCC_CR_HSICAL_Pos (8U) 7566 #define RCC_CR_HSICAL_Msk (0xFFUL << RCC_CR_HSICAL_Pos) /*!< 0x0000FF00 */ 7567 #define RCC_CR_HSICAL RCC_CR_HSICAL_Msk 7568 #define RCC_CR_HSICAL_0 (0x01UL << RCC_CR_HSICAL_Pos) /*!< 0x00000100 */ 7569 #define RCC_CR_HSICAL_1 (0x02UL << RCC_CR_HSICAL_Pos) /*!< 0x00000200 */ 7570 #define RCC_CR_HSICAL_2 (0x04UL << RCC_CR_HSICAL_Pos) /*!< 0x00000400 */ 7571 #define RCC_CR_HSICAL_3 (0x08UL << RCC_CR_HSICAL_Pos) /*!< 0x00000800 */ 7572 #define RCC_CR_HSICAL_4 (0x10UL << RCC_CR_HSICAL_Pos) /*!< 0x00001000 */ 7573 #define RCC_CR_HSICAL_5 (0x20UL << RCC_CR_HSICAL_Pos) /*!< 0x00002000 */ 7574 #define RCC_CR_HSICAL_6 (0x40UL << RCC_CR_HSICAL_Pos) /*!< 0x00004000 */ 7575 #define RCC_CR_HSICAL_7 (0x80UL << RCC_CR_HSICAL_Pos) /*!< 0x00008000 */ 7576 7577 #define RCC_CR_HSEON_Pos (16U) 7578 #define RCC_CR_HSEON_Msk (0x1UL << RCC_CR_HSEON_Pos) /*!< 0x00010000 */ 7579 #define RCC_CR_HSEON RCC_CR_HSEON_Msk 7580 #define RCC_CR_HSERDY_Pos (17U) 7581 #define RCC_CR_HSERDY_Msk (0x1UL << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */ 7582 #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk 7583 #define RCC_CR_HSEBYP_Pos (18U) 7584 #define RCC_CR_HSEBYP_Msk (0x1UL << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */ 7585 #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk 7586 #define RCC_CR_CSSON_Pos (19U) 7587 #define RCC_CR_CSSON_Msk (0x1UL << RCC_CR_CSSON_Pos) /*!< 0x00080000 */ 7588 #define RCC_CR_CSSON RCC_CR_CSSON_Msk 7589 #define RCC_CR_PLLON_Pos (24U) 7590 #define RCC_CR_PLLON_Msk (0x1UL << RCC_CR_PLLON_Pos) /*!< 0x01000000 */ 7591 #define RCC_CR_PLLON RCC_CR_PLLON_Msk 7592 #define RCC_CR_PLLRDY_Pos (25U) 7593 #define RCC_CR_PLLRDY_Msk (0x1UL << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */ 7594 #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk 7595 7596 /******************** Bit definition for RCC_CFGR register ******************/ 7597 /*!< SW configuration */ 7598 #define RCC_CFGR_SW_Pos (0U) 7599 #define RCC_CFGR_SW_Msk (0x3UL << RCC_CFGR_SW_Pos) /*!< 0x00000003 */ 7600 #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */ 7601 #define RCC_CFGR_SW_0 (0x1UL << RCC_CFGR_SW_Pos) /*!< 0x00000001 */ 7602 #define RCC_CFGR_SW_1 (0x2UL << RCC_CFGR_SW_Pos) /*!< 0x00000002 */ 7603 7604 #define RCC_CFGR_SW_HSI (0x00000000U) /*!< HSI selected as system clock */ 7605 #define RCC_CFGR_SW_HSE (0x00000001U) /*!< HSE selected as system clock */ 7606 #define RCC_CFGR_SW_PLL (0x00000002U) /*!< PLL selected as system clock */ 7607 7608 /*!< SWS configuration */ 7609 #define RCC_CFGR_SWS_Pos (2U) 7610 #define RCC_CFGR_SWS_Msk (0x3UL << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */ 7611 #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */ 7612 #define RCC_CFGR_SWS_0 (0x1UL << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */ 7613 #define RCC_CFGR_SWS_1 (0x2UL << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */ 7614 7615 #define RCC_CFGR_SWS_HSI (0x00000000U) /*!< HSI oscillator used as system clock */ 7616 #define RCC_CFGR_SWS_HSE (0x00000004U) /*!< HSE oscillator used as system clock */ 7617 #define RCC_CFGR_SWS_PLL (0x00000008U) /*!< PLL used as system clock */ 7618 7619 /*!< HPRE configuration */ 7620 #define RCC_CFGR_HPRE_Pos (4U) 7621 #define RCC_CFGR_HPRE_Msk (0xFUL << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */ 7622 #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */ 7623 #define RCC_CFGR_HPRE_0 (0x1UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */ 7624 #define RCC_CFGR_HPRE_1 (0x2UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */ 7625 #define RCC_CFGR_HPRE_2 (0x4UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */ 7626 #define RCC_CFGR_HPRE_3 (0x8UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */ 7627 7628 #define RCC_CFGR_HPRE_DIV1 (0x00000000U) /*!< SYSCLK not divided */ 7629 #define RCC_CFGR_HPRE_DIV2 (0x00000080U) /*!< SYSCLK divided by 2 */ 7630 #define RCC_CFGR_HPRE_DIV4 (0x00000090U) /*!< SYSCLK divided by 4 */ 7631 #define RCC_CFGR_HPRE_DIV8 (0x000000A0U) /*!< SYSCLK divided by 8 */ 7632 #define RCC_CFGR_HPRE_DIV16 (0x000000B0U) /*!< SYSCLK divided by 16 */ 7633 #define RCC_CFGR_HPRE_DIV64 (0x000000C0U) /*!< SYSCLK divided by 64 */ 7634 #define RCC_CFGR_HPRE_DIV128 (0x000000D0U) /*!< SYSCLK divided by 128 */ 7635 #define RCC_CFGR_HPRE_DIV256 (0x000000E0U) /*!< SYSCLK divided by 256 */ 7636 #define RCC_CFGR_HPRE_DIV512 (0x000000F0U) /*!< SYSCLK divided by 512 */ 7637 7638 /*!< PPRE1 configuration */ 7639 #define RCC_CFGR_PPRE1_Pos (8U) 7640 #define RCC_CFGR_PPRE1_Msk (0x7UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000700 */ 7641 #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB1 prescaler) */ 7642 #define RCC_CFGR_PPRE1_0 (0x1UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000100 */ 7643 #define RCC_CFGR_PPRE1_1 (0x2UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000200 */ 7644 #define RCC_CFGR_PPRE1_2 (0x4UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */ 7645 7646 #define RCC_CFGR_PPRE1_DIV1 (0x00000000U) /*!< HCLK not divided */ 7647 #define RCC_CFGR_PPRE1_DIV2 (0x00000400U) /*!< HCLK divided by 2 */ 7648 #define RCC_CFGR_PPRE1_DIV4 (0x00000500U) /*!< HCLK divided by 4 */ 7649 #define RCC_CFGR_PPRE1_DIV8 (0x00000600U) /*!< HCLK divided by 8 */ 7650 #define RCC_CFGR_PPRE1_DIV16 (0x00000700U) /*!< HCLK divided by 16 */ 7651 7652 /*!< PPRE2 configuration */ 7653 #define RCC_CFGR_PPRE2_Pos (11U) 7654 #define RCC_CFGR_PPRE2_Msk (0x7UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00003800 */ 7655 #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */ 7656 #define RCC_CFGR_PPRE2_0 (0x1UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00000800 */ 7657 #define RCC_CFGR_PPRE2_1 (0x2UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00001000 */ 7658 #define RCC_CFGR_PPRE2_2 (0x4UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */ 7659 7660 #define RCC_CFGR_PPRE2_DIV1 (0x00000000U) /*!< HCLK not divided */ 7661 #define RCC_CFGR_PPRE2_DIV2 (0x00002000U) /*!< HCLK divided by 2 */ 7662 #define RCC_CFGR_PPRE2_DIV4 (0x00002800U) /*!< HCLK divided by 4 */ 7663 #define RCC_CFGR_PPRE2_DIV8 (0x00003000U) /*!< HCLK divided by 8 */ 7664 #define RCC_CFGR_PPRE2_DIV16 (0x00003800U) /*!< HCLK divided by 16 */ 7665 7666 /*!< ADCPRE configuration */ 7667 #define RCC_CFGR_ADCPRE_Pos (14U) 7668 #define RCC_CFGR_ADCPRE_Msk (0x3UL << RCC_CFGR_ADCPRE_Pos) /*!< 0x0000C000 */ 7669 #define RCC_CFGR_ADCPRE RCC_CFGR_ADCPRE_Msk 7670 #define RCC_CFGR_ADCPRE_0 (0x1UL << RCC_CFGR_ADCPRE_Pos) /*!< 0x00004000 */ 7671 #define RCC_CFGR_ADCPRE_1 (0x2UL << RCC_CFGR_ADCPRE_Pos) /*!< 0x00008000 */ 7672 7673 #define RCC_CFGR_ADCPRE_DIV2 (0x00000000U) /*!< ADC CLK divided by 2 */ 7674 #define RCC_CFGR_ADCPRE_DIV4 (0x00004000U) /*!< ADC CLK divided by 4 */ 7675 #define RCC_CFGR_ADCPRE_DIV6 (0x00008000U) /*!< ADC CLK divided by 6 */ 7676 #define RCC_CFGR_ADCPRE_DIV8 (0x0000C000U) /*!< ADC CLK divided by 8 */ 7677 7678 #define RCC_CFGR_PLLSRC_Pos (16U) 7679 #define RCC_CFGR_PLLSRC_Msk (0x1UL << RCC_CFGR_PLLSRC_Pos) /*!< 0x00010000 */ 7680 #define RCC_CFGR_PLLSRC RCC_CFGR_PLLSRC_Msk /*!< PLL entry clock source */ 7681 #define RCC_CFGR_PLLSRC_HSI_DIV2 (0x00000000U) /*!< HSI clock divided by 2 selected as PLL entry clock source */ 7682 #define RCC_CFGR_PLLSRC_HSE_PREDIV (0x00010000U) /*!< HSE/PREDIV clock selected as PLL entry clock source */ 7683 7684 #define RCC_CFGR_PLLXTPRE_Pos (17U) 7685 #define RCC_CFGR_PLLXTPRE_Msk (0x1UL << RCC_CFGR_PLLXTPRE_Pos) /*!< 0x00020000 */ 7686 #define RCC_CFGR_PLLXTPRE RCC_CFGR_PLLXTPRE_Msk /*!< HSE divider for PLL entry */ 7687 #define RCC_CFGR_PLLXTPRE_HSE_PREDIV_DIV1 (0x00000000U) /*!< HSE/PREDIV clock not divided for PLL entry */ 7688 #define RCC_CFGR_PLLXTPRE_HSE_PREDIV_DIV2 (0x00020000U) /*!< HSE/PREDIV clock divided by 2 for PLL entry */ 7689 7690 /*!< PLLMUL configuration */ 7691 #define RCC_CFGR_PLLMUL_Pos (18U) 7692 #define RCC_CFGR_PLLMUL_Msk (0xFUL << RCC_CFGR_PLLMUL_Pos) /*!< 0x003C0000 */ 7693 #define RCC_CFGR_PLLMUL RCC_CFGR_PLLMUL_Msk /*!< PLLMUL[3:0] bits (PLL multiplication factor) */ 7694 #define RCC_CFGR_PLLMUL_0 (0x1UL << RCC_CFGR_PLLMUL_Pos) /*!< 0x00040000 */ 7695 #define RCC_CFGR_PLLMUL_1 (0x2UL << RCC_CFGR_PLLMUL_Pos) /*!< 0x00080000 */ 7696 #define RCC_CFGR_PLLMUL_2 (0x4UL << RCC_CFGR_PLLMUL_Pos) /*!< 0x00100000 */ 7697 #define RCC_CFGR_PLLMUL_3 (0x8UL << RCC_CFGR_PLLMUL_Pos) /*!< 0x00200000 */ 7698 7699 #define RCC_CFGR_PLLMUL2 (0x00000000U) /*!< PLL input clock*2 */ 7700 #define RCC_CFGR_PLLMUL3 (0x00040000U) /*!< PLL input clock*3 */ 7701 #define RCC_CFGR_PLLMUL4 (0x00080000U) /*!< PLL input clock*4 */ 7702 #define RCC_CFGR_PLLMUL5 (0x000C0000U) /*!< PLL input clock*5 */ 7703 #define RCC_CFGR_PLLMUL6 (0x00100000U) /*!< PLL input clock*6 */ 7704 #define RCC_CFGR_PLLMUL7 (0x00140000U) /*!< PLL input clock*7 */ 7705 #define RCC_CFGR_PLLMUL8 (0x00180000U) /*!< PLL input clock*8 */ 7706 #define RCC_CFGR_PLLMUL9 (0x001C0000U) /*!< PLL input clock*9 */ 7707 #define RCC_CFGR_PLLMUL10 (0x00200000U) /*!< PLL input clock10 */ 7708 #define RCC_CFGR_PLLMUL11 (0x00240000U) /*!< PLL input clock*11 */ 7709 #define RCC_CFGR_PLLMUL12 (0x00280000U) /*!< PLL input clock*12 */ 7710 #define RCC_CFGR_PLLMUL13 (0x002C0000U) /*!< PLL input clock*13 */ 7711 #define RCC_CFGR_PLLMUL14 (0x00300000U) /*!< PLL input clock*14 */ 7712 #define RCC_CFGR_PLLMUL15 (0x00340000U) /*!< PLL input clock*15 */ 7713 #define RCC_CFGR_PLLMUL16 (0x00380000U) /*!< PLL input clock*16 */ 7714 7715 /*!< USB configuration */ 7716 #define RCC_CFGR_USBPRE_Pos (22U) 7717 #define RCC_CFGR_USBPRE_Msk (0x1UL << RCC_CFGR_USBPRE_Pos) /*!< 0x00400000 */ 7718 #define RCC_CFGR_USBPRE RCC_CFGR_USBPRE_Msk /*!< USB prescaler */ 7719 7720 #define RCC_CFGR_USBPRE_DIV1_5 (0x00000000U) /*!< USB prescaler is PLL clock divided by 1.5 */ 7721 #define RCC_CFGR_USBPRE_DIV1 (0x00400000U) /*!< USB prescaler is PLL clock divided by 1 */ 7722 7723 /*!< MCO configuration */ 7724 #define RCC_CFGR_MCO_Pos (24U) 7725 #define RCC_CFGR_MCO_Msk (0x7UL << RCC_CFGR_MCO_Pos) /*!< 0x07000000 */ 7726 #define RCC_CFGR_MCO RCC_CFGR_MCO_Msk /*!< MCO[2:0] bits (Microcontroller Clock Output) */ 7727 #define RCC_CFGR_MCO_0 (0x1UL << RCC_CFGR_MCO_Pos) /*!< 0x01000000 */ 7728 #define RCC_CFGR_MCO_1 (0x2UL << RCC_CFGR_MCO_Pos) /*!< 0x02000000 */ 7729 #define RCC_CFGR_MCO_2 (0x4UL << RCC_CFGR_MCO_Pos) /*!< 0x04000000 */ 7730 7731 #define RCC_CFGR_MCO_NOCLOCK (0x00000000U) /*!< No clock */ 7732 #define RCC_CFGR_MCO_LSI (0x02000000U) /*!< LSI clock selected as MCO source */ 7733 #define RCC_CFGR_MCO_LSE (0x03000000U) /*!< LSE clock selected as MCO source */ 7734 #define RCC_CFGR_MCO_SYSCLK (0x04000000U) /*!< System clock selected as MCO source */ 7735 #define RCC_CFGR_MCO_HSI (0x05000000U) /*!< HSI clock selected as MCO source */ 7736 #define RCC_CFGR_MCO_HSE (0x06000000U) /*!< HSE clock selected as MCO source */ 7737 #define RCC_CFGR_MCO_PLL (0x07000000U) /*!< PLL clock divided by 2 selected as MCO source */ 7738 7739 /* Reference defines */ 7740 #define RCC_CFGR_MCOSEL RCC_CFGR_MCO 7741 #define RCC_CFGR_MCOSEL_0 RCC_CFGR_MCO_0 7742 #define RCC_CFGR_MCOSEL_1 RCC_CFGR_MCO_1 7743 #define RCC_CFGR_MCOSEL_2 RCC_CFGR_MCO_2 7744 #define RCC_CFGR_MCOSEL_NOCLOCK RCC_CFGR_MCO_NOCLOCK 7745 #define RCC_CFGR_MCOSEL_LSI RCC_CFGR_MCO_LSI 7746 #define RCC_CFGR_MCOSEL_LSE RCC_CFGR_MCO_LSE 7747 #define RCC_CFGR_MCOSEL_SYSCLK RCC_CFGR_MCO_SYSCLK 7748 #define RCC_CFGR_MCOSEL_HSI RCC_CFGR_MCO_HSI 7749 #define RCC_CFGR_MCOSEL_HSE RCC_CFGR_MCO_HSE 7750 #define RCC_CFGR_MCOSEL_PLL_DIV2 RCC_CFGR_MCO_PLL 7751 7752 /*!< SDPRE configuration */ 7753 #define RCC_CFGR_SDPRE_Pos (27U) 7754 #define RCC_CFGR_SDPRE_Msk (0x1FUL << RCC_CFGR_SDPRE_Pos) /*!< 0xF8000000 */ 7755 #define RCC_CFGR_SDPRE RCC_CFGR_SDPRE_Msk /*!< SDPRE[4:0] bits (Sigma Delta ADC prescaler) */ 7756 #define RCC_CFGR_SDPRE_0 (0x01UL << RCC_CFGR_SDPRE_Pos) /*!< 0x08000000 */ 7757 #define RCC_CFGR_SDPRE_1 (0x02UL << RCC_CFGR_SDPRE_Pos) /*!< 0x10000000 */ 7758 #define RCC_CFGR_SDPRE_2 (0x04UL << RCC_CFGR_SDPRE_Pos) /*!< 0x20000000 */ 7759 #define RCC_CFGR_SDPRE_3 (0x08UL << RCC_CFGR_SDPRE_Pos) /*!< 0x40000000 */ 7760 #define RCC_CFGR_SDPRE_4 (0x10UL << RCC_CFGR_SDPRE_Pos) /*!< 0x80000000 */ 7761 7762 #define RCC_CFGR_SDPRE_DIV1 (0x00000000U) /*!< SDADC CLK not divided */ 7763 #define RCC_CFGR_SDPRE_DIV2 (0x80000000U) /*!< SDADC CLK divided by 2 */ 7764 #define RCC_CFGR_SDPRE_DIV4 (0x88000000U) /*!< SDADC CLK divided by 4 */ 7765 #define RCC_CFGR_SDPRE_DIV6 (0x90000000U) /*!< SDADC CLK divided by 6 */ 7766 #define RCC_CFGR_SDPRE_DIV8 (0x98000000U) /*!< SDADC CLK divided by 8 */ 7767 #define RCC_CFGR_SDPRE_DIV10 (0xA0000000U) /*!< SDADC CLK divided by 10 */ 7768 #define RCC_CFGR_SDPRE_DIV12 (0xA8000000U) /*!< SDADC CLK divided by 12 */ 7769 #define RCC_CFGR_SDPRE_DIV14 (0xB0000000U) /*!< SDADC CLK divided by 14 */ 7770 #define RCC_CFGR_SDPRE_DIV16 (0xB8000000U) /*!< SDADC CLK divided by 16 */ 7771 #define RCC_CFGR_SDPRE_DIV20 (0xC0000000U) /*!< SDADC CLK divided by 20 */ 7772 #define RCC_CFGR_SDPRE_DIV24 (0xC8000000U) /*!< SDADC CLK divided by 24 */ 7773 #define RCC_CFGR_SDPRE_DIV28 (0xD0000000U) /*!< SDADC CLK divided by 28 */ 7774 #define RCC_CFGR_SDPRE_DIV32 (0xD8000000U) /*!< SDADC CLK divided by 32 */ 7775 #define RCC_CFGR_SDPRE_DIV36 (0xE0000000U) /*!< SDADC CLK divided by 36 */ 7776 #define RCC_CFGR_SDPRE_DIV40 (0xE8000000U) /*!< SDADC CLK divided by 40 */ 7777 #define RCC_CFGR_SDPRE_DIV44 (0xF0000000U) /*!< SDADC CLK divided by 44 */ 7778 #define RCC_CFGR_SDPRE_DIV48 (0xF8000000U) /*!< SDADC CLK divided by 48 */ 7779 7780 /* Legacy aliases */ 7781 #define RCC_CFGR_SDADCPRE_Pos RCC_CFGR_SDPRE_Pos 7782 #define RCC_CFGR_SDADCPRE_Msk RCC_CFGR_SDPRE_Msk 7783 #define RCC_CFGR_SDADCPRE RCC_CFGR_SDPRE 7784 #define RCC_CFGR_SDADCPRE_0 RCC_CFGR_SDPRE_0 7785 #define RCC_CFGR_SDADCPRE_1 RCC_CFGR_SDPRE_1 7786 #define RCC_CFGR_SDADCPRE_2 RCC_CFGR_SDPRE_2 7787 #define RCC_CFGR_SDADCPRE_3 RCC_CFGR_SDPRE_3 7788 #define RCC_CFGR_SDADCPRE_4 RCC_CFGR_SDPRE_4 7789 7790 #define RCC_CFGR_SDADCPRE_DIV1 RCC_CFGR_SDPRE_DIV1 7791 #define RCC_CFGR_SDADCPRE_DIV2 RCC_CFGR_SDPRE_DIV2 7792 #define RCC_CFGR_SDADCPRE_DIV4 RCC_CFGR_SDPRE_DIV4 7793 #define RCC_CFGR_SDADCPRE_DIV6 RCC_CFGR_SDPRE_DIV6 7794 #define RCC_CFGR_SDADCPRE_DIV8 RCC_CFGR_SDPRE_DIV8 7795 #define RCC_CFGR_SDADCPRE_DIV10 RCC_CFGR_SDPRE_DIV10 7796 #define RCC_CFGR_SDADCPRE_DIV12 RCC_CFGR_SDPRE_DIV12 7797 #define RCC_CFGR_SDADCPRE_DIV14 RCC_CFGR_SDPRE_DIV14 7798 #define RCC_CFGR_SDADCPRE_DIV16 RCC_CFGR_SDPRE_DIV16 7799 #define RCC_CFGR_SDADCPRE_DIV20 RCC_CFGR_SDPRE_DIV20 7800 #define RCC_CFGR_SDADCPRE_DIV24 RCC_CFGR_SDPRE_DIV24 7801 #define RCC_CFGR_SDADCPRE_DIV28 RCC_CFGR_SDPRE_DIV28 7802 #define RCC_CFGR_SDADCPRE_DIV32 RCC_CFGR_SDPRE_DIV32 7803 #define RCC_CFGR_SDADCPRE_DIV36 RCC_CFGR_SDPRE_DIV36 7804 #define RCC_CFGR_SDADCPRE_DIV40 RCC_CFGR_SDPRE_DIV40 7805 #define RCC_CFGR_SDADCPRE_DIV44 RCC_CFGR_SDPRE_DIV44 7806 #define RCC_CFGR_SDADCPRE_DIV48 RCC_CFGR_SDPRE_DIV48 7807 7808 /********************* Bit definition for RCC_CIR register ********************/ 7809 #define RCC_CIR_LSIRDYF_Pos (0U) 7810 #define RCC_CIR_LSIRDYF_Msk (0x1UL << RCC_CIR_LSIRDYF_Pos) /*!< 0x00000001 */ 7811 #define RCC_CIR_LSIRDYF RCC_CIR_LSIRDYF_Msk /*!< LSI Ready Interrupt flag */ 7812 #define RCC_CIR_LSERDYF_Pos (1U) 7813 #define RCC_CIR_LSERDYF_Msk (0x1UL << RCC_CIR_LSERDYF_Pos) /*!< 0x00000002 */ 7814 #define RCC_CIR_LSERDYF RCC_CIR_LSERDYF_Msk /*!< LSE Ready Interrupt flag */ 7815 #define RCC_CIR_HSIRDYF_Pos (2U) 7816 #define RCC_CIR_HSIRDYF_Msk (0x1UL << RCC_CIR_HSIRDYF_Pos) /*!< 0x00000004 */ 7817 #define RCC_CIR_HSIRDYF RCC_CIR_HSIRDYF_Msk /*!< HSI Ready Interrupt flag */ 7818 #define RCC_CIR_HSERDYF_Pos (3U) 7819 #define RCC_CIR_HSERDYF_Msk (0x1UL << RCC_CIR_HSERDYF_Pos) /*!< 0x00000008 */ 7820 #define RCC_CIR_HSERDYF RCC_CIR_HSERDYF_Msk /*!< HSE Ready Interrupt flag */ 7821 #define RCC_CIR_PLLRDYF_Pos (4U) 7822 #define RCC_CIR_PLLRDYF_Msk (0x1UL << RCC_CIR_PLLRDYF_Pos) /*!< 0x00000010 */ 7823 #define RCC_CIR_PLLRDYF RCC_CIR_PLLRDYF_Msk /*!< PLL Ready Interrupt flag */ 7824 #define RCC_CIR_CSSF_Pos (7U) 7825 #define RCC_CIR_CSSF_Msk (0x1UL << RCC_CIR_CSSF_Pos) /*!< 0x00000080 */ 7826 #define RCC_CIR_CSSF RCC_CIR_CSSF_Msk /*!< Clock Security System Interrupt flag */ 7827 #define RCC_CIR_LSIRDYIE_Pos (8U) 7828 #define RCC_CIR_LSIRDYIE_Msk (0x1UL << RCC_CIR_LSIRDYIE_Pos) /*!< 0x00000100 */ 7829 #define RCC_CIR_LSIRDYIE RCC_CIR_LSIRDYIE_Msk /*!< LSI Ready Interrupt Enable */ 7830 #define RCC_CIR_LSERDYIE_Pos (9U) 7831 #define RCC_CIR_LSERDYIE_Msk (0x1UL << RCC_CIR_LSERDYIE_Pos) /*!< 0x00000200 */ 7832 #define RCC_CIR_LSERDYIE RCC_CIR_LSERDYIE_Msk /*!< LSE Ready Interrupt Enable */ 7833 #define RCC_CIR_HSIRDYIE_Pos (10U) 7834 #define RCC_CIR_HSIRDYIE_Msk (0x1UL << RCC_CIR_HSIRDYIE_Pos) /*!< 0x00000400 */ 7835 #define RCC_CIR_HSIRDYIE RCC_CIR_HSIRDYIE_Msk /*!< HSI Ready Interrupt Enable */ 7836 #define RCC_CIR_HSERDYIE_Pos (11U) 7837 #define RCC_CIR_HSERDYIE_Msk (0x1UL << RCC_CIR_HSERDYIE_Pos) /*!< 0x00000800 */ 7838 #define RCC_CIR_HSERDYIE RCC_CIR_HSERDYIE_Msk /*!< HSE Ready Interrupt Enable */ 7839 #define RCC_CIR_PLLRDYIE_Pos (12U) 7840 #define RCC_CIR_PLLRDYIE_Msk (0x1UL << RCC_CIR_PLLRDYIE_Pos) /*!< 0x00001000 */ 7841 #define RCC_CIR_PLLRDYIE RCC_CIR_PLLRDYIE_Msk /*!< PLL Ready Interrupt Enable */ 7842 #define RCC_CIR_LSIRDYC_Pos (16U) 7843 #define RCC_CIR_LSIRDYC_Msk (0x1UL << RCC_CIR_LSIRDYC_Pos) /*!< 0x00010000 */ 7844 #define RCC_CIR_LSIRDYC RCC_CIR_LSIRDYC_Msk /*!< LSI Ready Interrupt Clear */ 7845 #define RCC_CIR_LSERDYC_Pos (17U) 7846 #define RCC_CIR_LSERDYC_Msk (0x1UL << RCC_CIR_LSERDYC_Pos) /*!< 0x00020000 */ 7847 #define RCC_CIR_LSERDYC RCC_CIR_LSERDYC_Msk /*!< LSE Ready Interrupt Clear */ 7848 #define RCC_CIR_HSIRDYC_Pos (18U) 7849 #define RCC_CIR_HSIRDYC_Msk (0x1UL << RCC_CIR_HSIRDYC_Pos) /*!< 0x00040000 */ 7850 #define RCC_CIR_HSIRDYC RCC_CIR_HSIRDYC_Msk /*!< HSI Ready Interrupt Clear */ 7851 #define RCC_CIR_HSERDYC_Pos (19U) 7852 #define RCC_CIR_HSERDYC_Msk (0x1UL << RCC_CIR_HSERDYC_Pos) /*!< 0x00080000 */ 7853 #define RCC_CIR_HSERDYC RCC_CIR_HSERDYC_Msk /*!< HSE Ready Interrupt Clear */ 7854 #define RCC_CIR_PLLRDYC_Pos (20U) 7855 #define RCC_CIR_PLLRDYC_Msk (0x1UL << RCC_CIR_PLLRDYC_Pos) /*!< 0x00100000 */ 7856 #define RCC_CIR_PLLRDYC RCC_CIR_PLLRDYC_Msk /*!< PLL Ready Interrupt Clear */ 7857 #define RCC_CIR_CSSC_Pos (23U) 7858 #define RCC_CIR_CSSC_Msk (0x1UL << RCC_CIR_CSSC_Pos) /*!< 0x00800000 */ 7859 #define RCC_CIR_CSSC RCC_CIR_CSSC_Msk /*!< Clock Security System Interrupt Clear */ 7860 7861 /****************** Bit definition for RCC_APB2RSTR register *****************/ 7862 #define RCC_APB2RSTR_SYSCFGRST_Pos (0U) 7863 #define RCC_APB2RSTR_SYSCFGRST_Msk (0x1UL << RCC_APB2RSTR_SYSCFGRST_Pos) /*!< 0x00000001 */ 7864 #define RCC_APB2RSTR_SYSCFGRST RCC_APB2RSTR_SYSCFGRST_Msk /*!< SYSCFG reset */ 7865 #define RCC_APB2RSTR_ADC1RST_Pos (9U) 7866 #define RCC_APB2RSTR_ADC1RST_Msk (0x1UL << RCC_APB2RSTR_ADC1RST_Pos) /*!< 0x00000200 */ 7867 #define RCC_APB2RSTR_ADC1RST RCC_APB2RSTR_ADC1RST_Msk /*!< ADC1 reset */ 7868 #define RCC_APB2RSTR_SPI1RST_Pos (12U) 7869 #define RCC_APB2RSTR_SPI1RST_Msk (0x1UL << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */ 7870 #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk /*!< SPI1 reset */ 7871 #define RCC_APB2RSTR_USART1RST_Pos (14U) 7872 #define RCC_APB2RSTR_USART1RST_Msk (0x1UL << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00004000 */ 7873 #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk /*!< USART1 reset */ 7874 #define RCC_APB2RSTR_TIM15RST_Pos (16U) 7875 #define RCC_APB2RSTR_TIM15RST_Msk (0x1UL << RCC_APB2RSTR_TIM15RST_Pos) /*!< 0x00010000 */ 7876 #define RCC_APB2RSTR_TIM15RST RCC_APB2RSTR_TIM15RST_Msk /*!< TIM15 reset */ 7877 #define RCC_APB2RSTR_TIM16RST_Pos (17U) 7878 #define RCC_APB2RSTR_TIM16RST_Msk (0x1UL << RCC_APB2RSTR_TIM16RST_Pos) /*!< 0x00020000 */ 7879 #define RCC_APB2RSTR_TIM16RST RCC_APB2RSTR_TIM16RST_Msk /*!< TIM16 reset */ 7880 #define RCC_APB2RSTR_TIM17RST_Pos (18U) 7881 #define RCC_APB2RSTR_TIM17RST_Msk (0x1UL << RCC_APB2RSTR_TIM17RST_Pos) /*!< 0x00040000 */ 7882 #define RCC_APB2RSTR_TIM17RST RCC_APB2RSTR_TIM17RST_Msk /*!< TIM17 reset */ 7883 #define RCC_APB2RSTR_TIM19RST_Pos (19U) 7884 #define RCC_APB2RSTR_TIM19RST_Msk (0x1UL << RCC_APB2RSTR_TIM19RST_Pos) /*!< 0x00080000 */ 7885 #define RCC_APB2RSTR_TIM19RST RCC_APB2RSTR_TIM19RST_Msk /*!< TIM19 reset */ 7886 #define RCC_APB2RSTR_SDADC1RST_Pos (24U) 7887 #define RCC_APB2RSTR_SDADC1RST_Msk (0x1UL << RCC_APB2RSTR_SDADC1RST_Pos) /*!< 0x01000000 */ 7888 #define RCC_APB2RSTR_SDADC1RST RCC_APB2RSTR_SDADC1RST_Msk /*!< SDADC1 reset */ 7889 #define RCC_APB2RSTR_SDADC2RST_Pos (25U) 7890 #define RCC_APB2RSTR_SDADC2RST_Msk (0x1UL << RCC_APB2RSTR_SDADC2RST_Pos) /*!< 0x02000000 */ 7891 #define RCC_APB2RSTR_SDADC2RST RCC_APB2RSTR_SDADC2RST_Msk /*!< SDADC2 reset */ 7892 #define RCC_APB2RSTR_SDADC3RST_Pos (26U) 7893 #define RCC_APB2RSTR_SDADC3RST_Msk (0x1UL << RCC_APB2RSTR_SDADC3RST_Pos) /*!< 0x04000000 */ 7894 #define RCC_APB2RSTR_SDADC3RST RCC_APB2RSTR_SDADC3RST_Msk /*!< SDADC3 reset */ 7895 7896 /****************** Bit definition for RCC_APB1RSTR register ******************/ 7897 #define RCC_APB1RSTR_TIM2RST_Pos (0U) 7898 #define RCC_APB1RSTR_TIM2RST_Msk (0x1UL << RCC_APB1RSTR_TIM2RST_Pos) /*!< 0x00000001 */ 7899 #define RCC_APB1RSTR_TIM2RST RCC_APB1RSTR_TIM2RST_Msk /*!< Timer 2 reset */ 7900 #define RCC_APB1RSTR_TIM3RST_Pos (1U) 7901 #define RCC_APB1RSTR_TIM3RST_Msk (0x1UL << RCC_APB1RSTR_TIM3RST_Pos) /*!< 0x00000002 */ 7902 #define RCC_APB1RSTR_TIM3RST RCC_APB1RSTR_TIM3RST_Msk /*!< Timer 3 reset */ 7903 #define RCC_APB1RSTR_TIM4RST_Pos (2U) 7904 #define RCC_APB1RSTR_TIM4RST_Msk (0x1UL << RCC_APB1RSTR_TIM4RST_Pos) /*!< 0x00000004 */ 7905 #define RCC_APB1RSTR_TIM4RST RCC_APB1RSTR_TIM4RST_Msk /*!< Timer 4 reset */ 7906 #define RCC_APB1RSTR_TIM5RST_Pos (3U) 7907 #define RCC_APB1RSTR_TIM5RST_Msk (0x1UL << RCC_APB1RSTR_TIM5RST_Pos) /*!< 0x00000008 */ 7908 #define RCC_APB1RSTR_TIM5RST RCC_APB1RSTR_TIM5RST_Msk /*!< Timer 5 reset */ 7909 #define RCC_APB1RSTR_TIM6RST_Pos (4U) 7910 #define RCC_APB1RSTR_TIM6RST_Msk (0x1UL << RCC_APB1RSTR_TIM6RST_Pos) /*!< 0x00000010 */ 7911 #define RCC_APB1RSTR_TIM6RST RCC_APB1RSTR_TIM6RST_Msk /*!< Timer 6 reset */ 7912 #define RCC_APB1RSTR_TIM7RST_Pos (5U) 7913 #define RCC_APB1RSTR_TIM7RST_Msk (0x1UL << RCC_APB1RSTR_TIM7RST_Pos) /*!< 0x00000020 */ 7914 #define RCC_APB1RSTR_TIM7RST RCC_APB1RSTR_TIM7RST_Msk /*!< Timer 7 reset */ 7915 #define RCC_APB1RSTR_TIM12RST_Pos (6U) 7916 #define RCC_APB1RSTR_TIM12RST_Msk (0x1UL << RCC_APB1RSTR_TIM12RST_Pos) /*!< 0x00000040 */ 7917 #define RCC_APB1RSTR_TIM12RST RCC_APB1RSTR_TIM12RST_Msk /*!< Timer 12 reset */ 7918 #define RCC_APB1RSTR_TIM13RST_Pos (7U) 7919 #define RCC_APB1RSTR_TIM13RST_Msk (0x1UL << RCC_APB1RSTR_TIM13RST_Pos) /*!< 0x00000080 */ 7920 #define RCC_APB1RSTR_TIM13RST RCC_APB1RSTR_TIM13RST_Msk /*!< Timer 13 reset */ 7921 #define RCC_APB1RSTR_TIM14RST_Pos (8U) 7922 #define RCC_APB1RSTR_TIM14RST_Msk (0x1UL << RCC_APB1RSTR_TIM14RST_Pos) /*!< 0x00000100 */ 7923 #define RCC_APB1RSTR_TIM14RST RCC_APB1RSTR_TIM14RST_Msk /*!< Timer 14 reset */ 7924 #define RCC_APB1RSTR_TIM18RST_Pos (9U) 7925 #define RCC_APB1RSTR_TIM18RST_Msk (0x1UL << RCC_APB1RSTR_TIM18RST_Pos) /*!< 0x00000200 */ 7926 #define RCC_APB1RSTR_TIM18RST RCC_APB1RSTR_TIM18RST_Msk /*!< Timer 18 reset */ 7927 #define RCC_APB1RSTR_WWDGRST_Pos (11U) 7928 #define RCC_APB1RSTR_WWDGRST_Msk (0x1UL << RCC_APB1RSTR_WWDGRST_Pos) /*!< 0x00000800 */ 7929 #define RCC_APB1RSTR_WWDGRST RCC_APB1RSTR_WWDGRST_Msk /*!< Window Watchdog reset */ 7930 #define RCC_APB1RSTR_SPI2RST_Pos (14U) 7931 #define RCC_APB1RSTR_SPI2RST_Msk (0x1UL << RCC_APB1RSTR_SPI2RST_Pos) /*!< 0x00004000 */ 7932 #define RCC_APB1RSTR_SPI2RST RCC_APB1RSTR_SPI2RST_Msk /*!< SPI2 reset */ 7933 #define RCC_APB1RSTR_SPI3RST_Pos (15U) 7934 #define RCC_APB1RSTR_SPI3RST_Msk (0x1UL << RCC_APB1RSTR_SPI3RST_Pos) /*!< 0x00008000 */ 7935 #define RCC_APB1RSTR_SPI3RST RCC_APB1RSTR_SPI3RST_Msk /*!< SPI3 reset */ 7936 #define RCC_APB1RSTR_USART2RST_Pos (17U) 7937 #define RCC_APB1RSTR_USART2RST_Msk (0x1UL << RCC_APB1RSTR_USART2RST_Pos) /*!< 0x00020000 */ 7938 #define RCC_APB1RSTR_USART2RST RCC_APB1RSTR_USART2RST_Msk /*!< USART 2 reset */ 7939 #define RCC_APB1RSTR_USART3RST_Pos (18U) 7940 #define RCC_APB1RSTR_USART3RST_Msk (0x1UL << RCC_APB1RSTR_USART3RST_Pos) /*!< 0x00040000 */ 7941 #define RCC_APB1RSTR_USART3RST RCC_APB1RSTR_USART3RST_Msk /*!< USART 3 reset */ 7942 #define RCC_APB1RSTR_I2C1RST_Pos (21U) 7943 #define RCC_APB1RSTR_I2C1RST_Msk (0x1UL << RCC_APB1RSTR_I2C1RST_Pos) /*!< 0x00200000 */ 7944 #define RCC_APB1RSTR_I2C1RST RCC_APB1RSTR_I2C1RST_Msk /*!< I2C 1 reset */ 7945 #define RCC_APB1RSTR_I2C2RST_Pos (22U) 7946 #define RCC_APB1RSTR_I2C2RST_Msk (0x1UL << RCC_APB1RSTR_I2C2RST_Pos) /*!< 0x00400000 */ 7947 #define RCC_APB1RSTR_I2C2RST RCC_APB1RSTR_I2C2RST_Msk /*!< I2C 2 reset */ 7948 #define RCC_APB1RSTR_USBRST_Pos (23U) 7949 #define RCC_APB1RSTR_USBRST_Msk (0x1UL << RCC_APB1RSTR_USBRST_Pos) /*!< 0x00800000 */ 7950 #define RCC_APB1RSTR_USBRST RCC_APB1RSTR_USBRST_Msk /*!< USB reset */ 7951 #define RCC_APB1RSTR_CANRST_Pos (25U) 7952 #define RCC_APB1RSTR_CANRST_Msk (0x1UL << RCC_APB1RSTR_CANRST_Pos) /*!< 0x02000000 */ 7953 #define RCC_APB1RSTR_CANRST RCC_APB1RSTR_CANRST_Msk /*!< CAN reset */ 7954 #define RCC_APB1RSTR_DAC2RST_Pos (26U) 7955 #define RCC_APB1RSTR_DAC2RST_Msk (0x1UL << RCC_APB1RSTR_DAC2RST_Pos) /*!< 0x04000000 */ 7956 #define RCC_APB1RSTR_DAC2RST RCC_APB1RSTR_DAC2RST_Msk /*!< DAC 2 reset */ 7957 #define RCC_APB1RSTR_PWRRST_Pos (28U) 7958 #define RCC_APB1RSTR_PWRRST_Msk (0x1UL << RCC_APB1RSTR_PWRRST_Pos) /*!< 0x10000000 */ 7959 #define RCC_APB1RSTR_PWRRST RCC_APB1RSTR_PWRRST_Msk /*!< PWR reset */ 7960 #define RCC_APB1RSTR_DAC1RST_Pos (29U) 7961 #define RCC_APB1RSTR_DAC1RST_Msk (0x1UL << RCC_APB1RSTR_DAC1RST_Pos) /*!< 0x20000000 */ 7962 #define RCC_APB1RSTR_DAC1RST RCC_APB1RSTR_DAC1RST_Msk /*!< DAC 1 reset */ 7963 #define RCC_APB1RSTR_CECRST_Pos (30U) 7964 #define RCC_APB1RSTR_CECRST_Msk (0x1UL << RCC_APB1RSTR_CECRST_Pos) /*!< 0x40000000 */ 7965 #define RCC_APB1RSTR_CECRST RCC_APB1RSTR_CECRST_Msk /*!< CEC reset */ 7966 7967 /****************** Bit definition for RCC_AHBENR register ******************/ 7968 #define RCC_AHBENR_DMA1EN_Pos (0U) 7969 #define RCC_AHBENR_DMA1EN_Msk (0x1UL << RCC_AHBENR_DMA1EN_Pos) /*!< 0x00000001 */ 7970 #define RCC_AHBENR_DMA1EN RCC_AHBENR_DMA1EN_Msk /*!< DMA1 clock enable */ 7971 #define RCC_AHBENR_DMA2EN_Pos (1U) 7972 #define RCC_AHBENR_DMA2EN_Msk (0x1UL << RCC_AHBENR_DMA2EN_Pos) /*!< 0x00000002 */ 7973 #define RCC_AHBENR_DMA2EN RCC_AHBENR_DMA2EN_Msk /*!< DMA2 clock enable */ 7974 #define RCC_AHBENR_SRAMEN_Pos (2U) 7975 #define RCC_AHBENR_SRAMEN_Msk (0x1UL << RCC_AHBENR_SRAMEN_Pos) /*!< 0x00000004 */ 7976 #define RCC_AHBENR_SRAMEN RCC_AHBENR_SRAMEN_Msk /*!< SRAM interface clock enable */ 7977 #define RCC_AHBENR_FLITFEN_Pos (4U) 7978 #define RCC_AHBENR_FLITFEN_Msk (0x1UL << RCC_AHBENR_FLITFEN_Pos) /*!< 0x00000010 */ 7979 #define RCC_AHBENR_FLITFEN RCC_AHBENR_FLITFEN_Msk /*!< FLITF clock enable */ 7980 #define RCC_AHBENR_CRCEN_Pos (6U) 7981 #define RCC_AHBENR_CRCEN_Msk (0x1UL << RCC_AHBENR_CRCEN_Pos) /*!< 0x00000040 */ 7982 #define RCC_AHBENR_CRCEN RCC_AHBENR_CRCEN_Msk /*!< CRC clock enable */ 7983 #define RCC_AHBENR_GPIOAEN_Pos (17U) 7984 #define RCC_AHBENR_GPIOAEN_Msk (0x1UL << RCC_AHBENR_GPIOAEN_Pos) /*!< 0x00020000 */ 7985 #define RCC_AHBENR_GPIOAEN RCC_AHBENR_GPIOAEN_Msk /*!< GPIOA clock enable */ 7986 #define RCC_AHBENR_GPIOBEN_Pos (18U) 7987 #define RCC_AHBENR_GPIOBEN_Msk (0x1UL << RCC_AHBENR_GPIOBEN_Pos) /*!< 0x00040000 */ 7988 #define RCC_AHBENR_GPIOBEN RCC_AHBENR_GPIOBEN_Msk /*!< GPIOB clock enable */ 7989 #define RCC_AHBENR_GPIOCEN_Pos (19U) 7990 #define RCC_AHBENR_GPIOCEN_Msk (0x1UL << RCC_AHBENR_GPIOCEN_Pos) /*!< 0x00080000 */ 7991 #define RCC_AHBENR_GPIOCEN RCC_AHBENR_GPIOCEN_Msk /*!< GPIOC clock enable */ 7992 #define RCC_AHBENR_GPIODEN_Pos (20U) 7993 #define RCC_AHBENR_GPIODEN_Msk (0x1UL << RCC_AHBENR_GPIODEN_Pos) /*!< 0x00100000 */ 7994 #define RCC_AHBENR_GPIODEN RCC_AHBENR_GPIODEN_Msk /*!< GPIOD clock enable */ 7995 #define RCC_AHBENR_GPIOEEN_Pos (21U) 7996 #define RCC_AHBENR_GPIOEEN_Msk (0x1UL << RCC_AHBENR_GPIOEEN_Pos) /*!< 0x00200000 */ 7997 #define RCC_AHBENR_GPIOEEN RCC_AHBENR_GPIOEEN_Msk /*!< GPIOE clock enable */ 7998 #define RCC_AHBENR_GPIOFEN_Pos (22U) 7999 #define RCC_AHBENR_GPIOFEN_Msk (0x1UL << RCC_AHBENR_GPIOFEN_Pos) /*!< 0x00400000 */ 8000 #define RCC_AHBENR_GPIOFEN RCC_AHBENR_GPIOFEN_Msk /*!< GPIOF clock enable */ 8001 #define RCC_AHBENR_TSCEN_Pos (24U) 8002 #define RCC_AHBENR_TSCEN_Msk (0x1UL << RCC_AHBENR_TSCEN_Pos) /*!< 0x01000000 */ 8003 #define RCC_AHBENR_TSCEN RCC_AHBENR_TSCEN_Msk /*!< TS clock enable */ 8004 8005 /***************** Bit definition for RCC_APB2ENR register ******************/ 8006 #define RCC_APB2ENR_SYSCFGEN_Pos (0U) 8007 #define RCC_APB2ENR_SYSCFGEN_Msk (0x1UL << RCC_APB2ENR_SYSCFGEN_Pos) /*!< 0x00000001 */ 8008 #define RCC_APB2ENR_SYSCFGEN RCC_APB2ENR_SYSCFGEN_Msk /*!< SYSCFG clock enable */ 8009 #define RCC_APB2ENR_ADC1EN_Pos (9U) 8010 #define RCC_APB2ENR_ADC1EN_Msk (0x1UL << RCC_APB2ENR_ADC1EN_Pos) /*!< 0x00000200 */ 8011 #define RCC_APB2ENR_ADC1EN RCC_APB2ENR_ADC1EN_Msk /*!< ADC1 clock enable */ 8012 #define RCC_APB2ENR_SPI1EN_Pos (12U) 8013 #define RCC_APB2ENR_SPI1EN_Msk (0x1UL << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */ 8014 #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk /*!< SPI1 clock enable */ 8015 #define RCC_APB2ENR_USART1EN_Pos (14U) 8016 #define RCC_APB2ENR_USART1EN_Msk (0x1UL << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00004000 */ 8017 #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk /*!< USART1 clock enable */ 8018 #define RCC_APB2ENR_TIM15EN_Pos (16U) 8019 #define RCC_APB2ENR_TIM15EN_Msk (0x1UL << RCC_APB2ENR_TIM15EN_Pos) /*!< 0x00010000 */ 8020 #define RCC_APB2ENR_TIM15EN RCC_APB2ENR_TIM15EN_Msk /*!< TIM15 clock enable */ 8021 #define RCC_APB2ENR_TIM16EN_Pos (17U) 8022 #define RCC_APB2ENR_TIM16EN_Msk (0x1UL << RCC_APB2ENR_TIM16EN_Pos) /*!< 0x00020000 */ 8023 #define RCC_APB2ENR_TIM16EN RCC_APB2ENR_TIM16EN_Msk /*!< TIM16 clock enable */ 8024 #define RCC_APB2ENR_TIM17EN_Pos (18U) 8025 #define RCC_APB2ENR_TIM17EN_Msk (0x1UL << RCC_APB2ENR_TIM17EN_Pos) /*!< 0x00040000 */ 8026 #define RCC_APB2ENR_TIM17EN RCC_APB2ENR_TIM17EN_Msk /*!< TIM17 clock enable */ 8027 #define RCC_APB2ENR_TIM19EN_Pos (19U) 8028 #define RCC_APB2ENR_TIM19EN_Msk (0x1UL << RCC_APB2ENR_TIM19EN_Pos) /*!< 0x00080000 */ 8029 #define RCC_APB2ENR_TIM19EN RCC_APB2ENR_TIM19EN_Msk /*!< TIM19 clock enable */ 8030 #define RCC_APB2ENR_SDADC1EN_Pos (24U) 8031 #define RCC_APB2ENR_SDADC1EN_Msk (0x1UL << RCC_APB2ENR_SDADC1EN_Pos) /*!< 0x01000000 */ 8032 #define RCC_APB2ENR_SDADC1EN RCC_APB2ENR_SDADC1EN_Msk /*!< SDADC1 clock enable */ 8033 #define RCC_APB2ENR_SDADC2EN_Pos (25U) 8034 #define RCC_APB2ENR_SDADC2EN_Msk (0x1UL << RCC_APB2ENR_SDADC2EN_Pos) /*!< 0x02000000 */ 8035 #define RCC_APB2ENR_SDADC2EN RCC_APB2ENR_SDADC2EN_Msk /*!< SDADC2 clock enable */ 8036 #define RCC_APB2ENR_SDADC3EN_Pos (26U) 8037 #define RCC_APB2ENR_SDADC3EN_Msk (0x1UL << RCC_APB2ENR_SDADC3EN_Pos) /*!< 0x04000000 */ 8038 #define RCC_APB2ENR_SDADC3EN RCC_APB2ENR_SDADC3EN_Msk /*!< SDADC3 clock enable */ 8039 8040 /****************** Bit definition for RCC_APB1ENR register ******************/ 8041 #define RCC_APB1ENR_TIM2EN_Pos (0U) 8042 #define RCC_APB1ENR_TIM2EN_Msk (0x1UL << RCC_APB1ENR_TIM2EN_Pos) /*!< 0x00000001 */ 8043 #define RCC_APB1ENR_TIM2EN RCC_APB1ENR_TIM2EN_Msk /*!< Timer 2 clock enable */ 8044 #define RCC_APB1ENR_TIM3EN_Pos (1U) 8045 #define RCC_APB1ENR_TIM3EN_Msk (0x1UL << RCC_APB1ENR_TIM3EN_Pos) /*!< 0x00000002 */ 8046 #define RCC_APB1ENR_TIM3EN RCC_APB1ENR_TIM3EN_Msk /*!< Timer 3 clock enable */ 8047 #define RCC_APB1ENR_TIM4EN_Pos (2U) 8048 #define RCC_APB1ENR_TIM4EN_Msk (0x1UL << RCC_APB1ENR_TIM4EN_Pos) /*!< 0x00000004 */ 8049 #define RCC_APB1ENR_TIM4EN RCC_APB1ENR_TIM4EN_Msk /*!< Timer 4 clock enable */ 8050 #define RCC_APB1ENR_TIM5EN_Pos (3U) 8051 #define RCC_APB1ENR_TIM5EN_Msk (0x1UL << RCC_APB1ENR_TIM5EN_Pos) /*!< 0x00000008 */ 8052 #define RCC_APB1ENR_TIM5EN RCC_APB1ENR_TIM5EN_Msk /*!< Timer 5 clock enable */ 8053 #define RCC_APB1ENR_TIM6EN_Pos (4U) 8054 #define RCC_APB1ENR_TIM6EN_Msk (0x1UL << RCC_APB1ENR_TIM6EN_Pos) /*!< 0x00000010 */ 8055 #define RCC_APB1ENR_TIM6EN RCC_APB1ENR_TIM6EN_Msk /*!< Timer 6 clock enable */ 8056 #define RCC_APB1ENR_TIM7EN_Pos (5U) 8057 #define RCC_APB1ENR_TIM7EN_Msk (0x1UL << RCC_APB1ENR_TIM7EN_Pos) /*!< 0x00000020 */ 8058 #define RCC_APB1ENR_TIM7EN RCC_APB1ENR_TIM7EN_Msk /*!< Timer 7 clock enable */ 8059 #define RCC_APB1ENR_TIM12EN_Pos (6U) 8060 #define RCC_APB1ENR_TIM12EN_Msk (0x1UL << RCC_APB1ENR_TIM12EN_Pos) /*!< 0x00000040 */ 8061 #define RCC_APB1ENR_TIM12EN RCC_APB1ENR_TIM12EN_Msk /*!< Timer 12 clock enable */ 8062 #define RCC_APB1ENR_TIM13EN_Pos (7U) 8063 #define RCC_APB1ENR_TIM13EN_Msk (0x1UL << RCC_APB1ENR_TIM13EN_Pos) /*!< 0x00000080 */ 8064 #define RCC_APB1ENR_TIM13EN RCC_APB1ENR_TIM13EN_Msk /*!< Timer 13 clock enable */ 8065 #define RCC_APB1ENR_TIM14EN_Pos (8U) 8066 #define RCC_APB1ENR_TIM14EN_Msk (0x1UL << RCC_APB1ENR_TIM14EN_Pos) /*!< 0x00000100 */ 8067 #define RCC_APB1ENR_TIM14EN RCC_APB1ENR_TIM14EN_Msk /*!< Timer 14 clock enable */ 8068 #define RCC_APB1ENR_TIM18EN_Pos (9U) 8069 #define RCC_APB1ENR_TIM18EN_Msk (0x1UL << RCC_APB1ENR_TIM18EN_Pos) /*!< 0x00000200 */ 8070 #define RCC_APB1ENR_TIM18EN RCC_APB1ENR_TIM18EN_Msk /*!< Timer 18 clock enable */ 8071 #define RCC_APB1ENR_WWDGEN_Pos (11U) 8072 #define RCC_APB1ENR_WWDGEN_Msk (0x1UL << RCC_APB1ENR_WWDGEN_Pos) /*!< 0x00000800 */ 8073 #define RCC_APB1ENR_WWDGEN RCC_APB1ENR_WWDGEN_Msk /*!< Window Watchdog clock enable */ 8074 #define RCC_APB1ENR_SPI2EN_Pos (14U) 8075 #define RCC_APB1ENR_SPI2EN_Msk (0x1UL << RCC_APB1ENR_SPI2EN_Pos) /*!< 0x00004000 */ 8076 #define RCC_APB1ENR_SPI2EN RCC_APB1ENR_SPI2EN_Msk /*!< SPI2 clock enable */ 8077 #define RCC_APB1ENR_SPI3EN_Pos (15U) 8078 #define RCC_APB1ENR_SPI3EN_Msk (0x1UL << RCC_APB1ENR_SPI3EN_Pos) /*!< 0x00008000 */ 8079 #define RCC_APB1ENR_SPI3EN RCC_APB1ENR_SPI3EN_Msk /*!< SPI3 clock enable */ 8080 #define RCC_APB1ENR_USART2EN_Pos (17U) 8081 #define RCC_APB1ENR_USART2EN_Msk (0x1UL << RCC_APB1ENR_USART2EN_Pos) /*!< 0x00020000 */ 8082 #define RCC_APB1ENR_USART2EN RCC_APB1ENR_USART2EN_Msk /*!< USART 2 clock enable */ 8083 #define RCC_APB1ENR_USART3EN_Pos (18U) 8084 #define RCC_APB1ENR_USART3EN_Msk (0x1UL << RCC_APB1ENR_USART3EN_Pos) /*!< 0x00040000 */ 8085 #define RCC_APB1ENR_USART3EN RCC_APB1ENR_USART3EN_Msk /*!< USART 3 clock enable */ 8086 #define RCC_APB1ENR_I2C1EN_Pos (21U) 8087 #define RCC_APB1ENR_I2C1EN_Msk (0x1UL << RCC_APB1ENR_I2C1EN_Pos) /*!< 0x00200000 */ 8088 #define RCC_APB1ENR_I2C1EN RCC_APB1ENR_I2C1EN_Msk /*!< I2C 1 clock enable */ 8089 #define RCC_APB1ENR_I2C2EN_Pos (22U) 8090 #define RCC_APB1ENR_I2C2EN_Msk (0x1UL << RCC_APB1ENR_I2C2EN_Pos) /*!< 0x00400000 */ 8091 #define RCC_APB1ENR_I2C2EN RCC_APB1ENR_I2C2EN_Msk /*!< I2C 2 clock enable */ 8092 #define RCC_APB1ENR_USBEN_Pos (23U) 8093 #define RCC_APB1ENR_USBEN_Msk (0x1UL << RCC_APB1ENR_USBEN_Pos) /*!< 0x00800000 */ 8094 #define RCC_APB1ENR_USBEN RCC_APB1ENR_USBEN_Msk /*!< USB clock enable */ 8095 #define RCC_APB1ENR_CANEN_Pos (25U) 8096 #define RCC_APB1ENR_CANEN_Msk (0x1UL << RCC_APB1ENR_CANEN_Pos) /*!< 0x02000000 */ 8097 #define RCC_APB1ENR_CANEN RCC_APB1ENR_CANEN_Msk /*!< CAN clock enable */ 8098 #define RCC_APB1ENR_DAC2EN_Pos (26U) 8099 #define RCC_APB1ENR_DAC2EN_Msk (0x1UL << RCC_APB1ENR_DAC2EN_Pos) /*!< 0x04000000 */ 8100 #define RCC_APB1ENR_DAC2EN RCC_APB1ENR_DAC2EN_Msk /*!< DAC 2 clock enable */ 8101 #define RCC_APB1ENR_PWREN_Pos (28U) 8102 #define RCC_APB1ENR_PWREN_Msk (0x1UL << RCC_APB1ENR_PWREN_Pos) /*!< 0x10000000 */ 8103 #define RCC_APB1ENR_PWREN RCC_APB1ENR_PWREN_Msk /*!< PWR clock enable */ 8104 #define RCC_APB1ENR_DAC1EN_Pos (29U) 8105 #define RCC_APB1ENR_DAC1EN_Msk (0x1UL << RCC_APB1ENR_DAC1EN_Pos) /*!< 0x20000000 */ 8106 #define RCC_APB1ENR_DAC1EN RCC_APB1ENR_DAC1EN_Msk /*!< DAC 1 clock enable */ 8107 #define RCC_APB1ENR_CECEN_Pos (30U) 8108 #define RCC_APB1ENR_CECEN_Msk (0x1UL << RCC_APB1ENR_CECEN_Pos) /*!< 0x40000000 */ 8109 #define RCC_APB1ENR_CECEN RCC_APB1ENR_CECEN_Msk /*!< CEC clock enable */ 8110 8111 /******************** Bit definition for RCC_BDCR register ******************/ 8112 #define RCC_BDCR_LSE_Pos (0U) 8113 #define RCC_BDCR_LSE_Msk (0x7UL << RCC_BDCR_LSE_Pos) /*!< 0x00000007 */ 8114 #define RCC_BDCR_LSE RCC_BDCR_LSE_Msk /*!< External Low Speed oscillator [2:0] bits */ 8115 #define RCC_BDCR_LSEON_Pos (0U) 8116 #define RCC_BDCR_LSEON_Msk (0x1UL << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */ 8117 #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk /*!< External Low Speed oscillator enable */ 8118 #define RCC_BDCR_LSERDY_Pos (1U) 8119 #define RCC_BDCR_LSERDY_Msk (0x1UL << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */ 8120 #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk /*!< External Low Speed oscillator Ready */ 8121 #define RCC_BDCR_LSEBYP_Pos (2U) 8122 #define RCC_BDCR_LSEBYP_Msk (0x1UL << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */ 8123 #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk /*!< External Low Speed oscillator Bypass */ 8124 8125 #define RCC_BDCR_LSEDRV_Pos (3U) 8126 #define RCC_BDCR_LSEDRV_Msk (0x3UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000018 */ 8127 #define RCC_BDCR_LSEDRV RCC_BDCR_LSEDRV_Msk /*!< LSEDRV[1:0] bits (LSE Osc. drive capability) */ 8128 #define RCC_BDCR_LSEDRV_0 (0x1UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000008 */ 8129 #define RCC_BDCR_LSEDRV_1 (0x2UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000010 */ 8130 8131 #define RCC_BDCR_RTCSEL_Pos (8U) 8132 #define RCC_BDCR_RTCSEL_Msk (0x3UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */ 8133 #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk /*!< RTCSEL[1:0] bits (RTC clock source selection) */ 8134 #define RCC_BDCR_RTCSEL_0 (0x1UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */ 8135 #define RCC_BDCR_RTCSEL_1 (0x2UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */ 8136 8137 /*!< RTC configuration */ 8138 #define RCC_BDCR_RTCSEL_NOCLOCK (0x00000000U) /*!< No clock */ 8139 #define RCC_BDCR_RTCSEL_LSE (0x00000100U) /*!< LSE oscillator clock used as RTC clock */ 8140 #define RCC_BDCR_RTCSEL_LSI (0x00000200U) /*!< LSI oscillator clock used as RTC clock */ 8141 #define RCC_BDCR_RTCSEL_HSE (0x00000300U) /*!< HSE oscillator clock divided by 32 used as RTC clock */ 8142 8143 #define RCC_BDCR_RTCEN_Pos (15U) 8144 #define RCC_BDCR_RTCEN_Msk (0x1UL << RCC_BDCR_RTCEN_Pos) /*!< 0x00008000 */ 8145 #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk /*!< RTC clock enable */ 8146 #define RCC_BDCR_BDRST_Pos (16U) 8147 #define RCC_BDCR_BDRST_Msk (0x1UL << RCC_BDCR_BDRST_Pos) /*!< 0x00010000 */ 8148 #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk /*!< Backup domain software reset */ 8149 8150 /******************** Bit definition for RCC_CSR register *******************/ 8151 #define RCC_CSR_LSION_Pos (0U) 8152 #define RCC_CSR_LSION_Msk (0x1UL << RCC_CSR_LSION_Pos) /*!< 0x00000001 */ 8153 #define RCC_CSR_LSION RCC_CSR_LSION_Msk /*!< Internal Low Speed oscillator enable */ 8154 #define RCC_CSR_LSIRDY_Pos (1U) 8155 #define RCC_CSR_LSIRDY_Msk (0x1UL << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */ 8156 #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk /*!< Internal Low Speed oscillator Ready */ 8157 #define RCC_CSR_V18PWRRSTF_Pos (23U) 8158 #define RCC_CSR_V18PWRRSTF_Msk (0x1UL << RCC_CSR_V18PWRRSTF_Pos) /*!< 0x00800000 */ 8159 #define RCC_CSR_V18PWRRSTF RCC_CSR_V18PWRRSTF_Msk /*!< V1.8 power domain reset flag */ 8160 #define RCC_CSR_RMVF_Pos (24U) 8161 #define RCC_CSR_RMVF_Msk (0x1UL << RCC_CSR_RMVF_Pos) /*!< 0x01000000 */ 8162 #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk /*!< Remove reset flag */ 8163 #define RCC_CSR_OBLRSTF_Pos (25U) 8164 #define RCC_CSR_OBLRSTF_Msk (0x1UL << RCC_CSR_OBLRSTF_Pos) /*!< 0x02000000 */ 8165 #define RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF_Msk /*!< OBL reset flag */ 8166 #define RCC_CSR_PINRSTF_Pos (26U) 8167 #define RCC_CSR_PINRSTF_Msk (0x1UL << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */ 8168 #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk /*!< PIN reset flag */ 8169 #define RCC_CSR_PORRSTF_Pos (27U) 8170 #define RCC_CSR_PORRSTF_Msk (0x1UL << RCC_CSR_PORRSTF_Pos) /*!< 0x08000000 */ 8171 #define RCC_CSR_PORRSTF RCC_CSR_PORRSTF_Msk /*!< POR/PDR reset flag */ 8172 #define RCC_CSR_SFTRSTF_Pos (28U) 8173 #define RCC_CSR_SFTRSTF_Msk (0x1UL << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */ 8174 #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk /*!< Software Reset flag */ 8175 #define RCC_CSR_IWDGRSTF_Pos (29U) 8176 #define RCC_CSR_IWDGRSTF_Msk (0x1UL << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */ 8177 #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk /*!< Independent Watchdog reset flag */ 8178 #define RCC_CSR_WWDGRSTF_Pos (30U) 8179 #define RCC_CSR_WWDGRSTF_Msk (0x1UL << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */ 8180 #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk /*!< Window watchdog reset flag */ 8181 #define RCC_CSR_LPWRRSTF_Pos (31U) 8182 #define RCC_CSR_LPWRRSTF_Msk (0x1UL << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */ 8183 #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk /*!< Low-Power reset flag */ 8184 8185 /******************* Bit definition for RCC_AHBRSTR register ****************/ 8186 #define RCC_AHBRSTR_GPIOARST_Pos (17U) 8187 #define RCC_AHBRSTR_GPIOARST_Msk (0x1UL << RCC_AHBRSTR_GPIOARST_Pos) /*!< 0x00020000 */ 8188 #define RCC_AHBRSTR_GPIOARST RCC_AHBRSTR_GPIOARST_Msk /*!< GPIOA reset */ 8189 #define RCC_AHBRSTR_GPIOBRST_Pos (18U) 8190 #define RCC_AHBRSTR_GPIOBRST_Msk (0x1UL << RCC_AHBRSTR_GPIOBRST_Pos) /*!< 0x00040000 */ 8191 #define RCC_AHBRSTR_GPIOBRST RCC_AHBRSTR_GPIOBRST_Msk /*!< GPIOB reset */ 8192 #define RCC_AHBRSTR_GPIOCRST_Pos (19U) 8193 #define RCC_AHBRSTR_GPIOCRST_Msk (0x1UL << RCC_AHBRSTR_GPIOCRST_Pos) /*!< 0x00080000 */ 8194 #define RCC_AHBRSTR_GPIOCRST RCC_AHBRSTR_GPIOCRST_Msk /*!< GPIOC reset */ 8195 #define RCC_AHBRSTR_GPIODRST_Pos (20U) 8196 #define RCC_AHBRSTR_GPIODRST_Msk (0x1UL << RCC_AHBRSTR_GPIODRST_Pos) /*!< 0x00100000 */ 8197 #define RCC_AHBRSTR_GPIODRST RCC_AHBRSTR_GPIODRST_Msk /*!< GPIOD reset */ 8198 #define RCC_AHBRSTR_GPIOERST_Pos (21U) 8199 #define RCC_AHBRSTR_GPIOERST_Msk (0x1UL << RCC_AHBRSTR_GPIOERST_Pos) /*!< 0x00200000 */ 8200 #define RCC_AHBRSTR_GPIOERST RCC_AHBRSTR_GPIOERST_Msk /*!< GPIOE reset */ 8201 #define RCC_AHBRSTR_GPIOFRST_Pos (22U) 8202 #define RCC_AHBRSTR_GPIOFRST_Msk (0x1UL << RCC_AHBRSTR_GPIOFRST_Pos) /*!< 0x00400000 */ 8203 #define RCC_AHBRSTR_GPIOFRST RCC_AHBRSTR_GPIOFRST_Msk /*!< GPIOF reset */ 8204 #define RCC_AHBRSTR_TSCRST_Pos (24U) 8205 #define RCC_AHBRSTR_TSCRST_Msk (0x1UL << RCC_AHBRSTR_TSCRST_Pos) /*!< 0x01000000 */ 8206 #define RCC_AHBRSTR_TSCRST RCC_AHBRSTR_TSCRST_Msk /*!< TSC reset */ 8207 8208 /******************* Bit definition for RCC_CFGR2 register ******************/ 8209 /*!< PREDIV configuration */ 8210 #define RCC_CFGR2_PREDIV_Pos (0U) 8211 #define RCC_CFGR2_PREDIV_Msk (0xFUL << RCC_CFGR2_PREDIV_Pos) /*!< 0x0000000F */ 8212 #define RCC_CFGR2_PREDIV RCC_CFGR2_PREDIV_Msk /*!< PREDIV[3:0] bits */ 8213 #define RCC_CFGR2_PREDIV_0 (0x1UL << RCC_CFGR2_PREDIV_Pos) /*!< 0x00000001 */ 8214 #define RCC_CFGR2_PREDIV_1 (0x2UL << RCC_CFGR2_PREDIV_Pos) /*!< 0x00000002 */ 8215 #define RCC_CFGR2_PREDIV_2 (0x4UL << RCC_CFGR2_PREDIV_Pos) /*!< 0x00000004 */ 8216 #define RCC_CFGR2_PREDIV_3 (0x8UL << RCC_CFGR2_PREDIV_Pos) /*!< 0x00000008 */ 8217 8218 #define RCC_CFGR2_PREDIV_DIV1 (0x00000000U) /*!< PREDIV input clock not divided */ 8219 #define RCC_CFGR2_PREDIV_DIV2 (0x00000001U) /*!< PREDIV input clock divided by 2 */ 8220 #define RCC_CFGR2_PREDIV_DIV3 (0x00000002U) /*!< PREDIV input clock divided by 3 */ 8221 #define RCC_CFGR2_PREDIV_DIV4 (0x00000003U) /*!< PREDIV input clock divided by 4 */ 8222 #define RCC_CFGR2_PREDIV_DIV5 (0x00000004U) /*!< PREDIV input clock divided by 5 */ 8223 #define RCC_CFGR2_PREDIV_DIV6 (0x00000005U) /*!< PREDIV input clock divided by 6 */ 8224 #define RCC_CFGR2_PREDIV_DIV7 (0x00000006U) /*!< PREDIV input clock divided by 7 */ 8225 #define RCC_CFGR2_PREDIV_DIV8 (0x00000007U) /*!< PREDIV input clock divided by 8 */ 8226 #define RCC_CFGR2_PREDIV_DIV9 (0x00000008U) /*!< PREDIV input clock divided by 9 */ 8227 #define RCC_CFGR2_PREDIV_DIV10 (0x00000009U) /*!< PREDIV input clock divided by 10 */ 8228 #define RCC_CFGR2_PREDIV_DIV11 (0x0000000AU) /*!< PREDIV input clock divided by 11 */ 8229 #define RCC_CFGR2_PREDIV_DIV12 (0x0000000BU) /*!< PREDIV input clock divided by 12 */ 8230 #define RCC_CFGR2_PREDIV_DIV13 (0x0000000CU) /*!< PREDIV input clock divided by 13 */ 8231 #define RCC_CFGR2_PREDIV_DIV14 (0x0000000DU) /*!< PREDIV input clock divided by 14 */ 8232 #define RCC_CFGR2_PREDIV_DIV15 (0x0000000EU) /*!< PREDIV input clock divided by 15 */ 8233 #define RCC_CFGR2_PREDIV_DIV16 (0x0000000FU) /*!< PREDIV input clock divided by 16 */ 8234 8235 /******************* Bit definition for RCC_CFGR3 register ******************/ 8236 #define RCC_CFGR3_USART1SW_Pos (0U) 8237 #define RCC_CFGR3_USART1SW_Msk (0x3UL << RCC_CFGR3_USART1SW_Pos) /*!< 0x00000003 */ 8238 #define RCC_CFGR3_USART1SW RCC_CFGR3_USART1SW_Msk /*!< USART1SW[1:0] bits */ 8239 #define RCC_CFGR3_USART1SW_0 (0x1UL << RCC_CFGR3_USART1SW_Pos) /*!< 0x00000001 */ 8240 #define RCC_CFGR3_USART1SW_1 (0x2UL << RCC_CFGR3_USART1SW_Pos) /*!< 0x00000002 */ 8241 8242 #define RCC_CFGR3_USART1SW_PCLK2 (0x00000000U) /*!< PCLK2 clock used as USART1 clock source */ 8243 #define RCC_CFGR3_USART1SW_SYSCLK (0x00000001U) /*!< System clock selected as USART1 clock source */ 8244 #define RCC_CFGR3_USART1SW_LSE (0x00000002U) /*!< LSE oscillator clock used as USART1 clock source */ 8245 #define RCC_CFGR3_USART1SW_HSI (0x00000003U) /*!< HSI oscillator clock used as USART1 clock source */ 8246 /* Legacy defines */ 8247 #define RCC_CFGR3_USART1SW_PCLK RCC_CFGR3_USART1SW_PCLK2 8248 8249 #define RCC_CFGR3_I2CSW_Pos (4U) 8250 #define RCC_CFGR3_I2CSW_Msk (0x3UL << RCC_CFGR3_I2CSW_Pos) /*!< 0x00000030 */ 8251 #define RCC_CFGR3_I2CSW RCC_CFGR3_I2CSW_Msk /*!< I2CSW bits */ 8252 #define RCC_CFGR3_I2C1SW_Pos (4U) 8253 #define RCC_CFGR3_I2C1SW_Msk (0x1UL << RCC_CFGR3_I2C1SW_Pos) /*!< 0x00000010 */ 8254 #define RCC_CFGR3_I2C1SW RCC_CFGR3_I2C1SW_Msk /*!< I2C1SW bits */ 8255 #define RCC_CFGR3_I2C2SW_Pos (5U) 8256 #define RCC_CFGR3_I2C2SW_Msk (0x1UL << RCC_CFGR3_I2C2SW_Pos) /*!< 0x00000020 */ 8257 #define RCC_CFGR3_I2C2SW RCC_CFGR3_I2C2SW_Msk /*!< I2C2SW bits */ 8258 8259 #define RCC_CFGR3_I2C1SW_HSI (0x00000000U) /*!< HSI oscillator clock used as I2C1 clock source */ 8260 #define RCC_CFGR3_I2C1SW_SYSCLK_Pos (4U) 8261 #define RCC_CFGR3_I2C1SW_SYSCLK_Msk (0x1UL << RCC_CFGR3_I2C1SW_SYSCLK_Pos) /*!< 0x00000010 */ 8262 #define RCC_CFGR3_I2C1SW_SYSCLK RCC_CFGR3_I2C1SW_SYSCLK_Msk /*!< System clock selected as I2C1 clock source */ 8263 #define RCC_CFGR3_I2C2SW_HSI (0x00000000U) /*!< HSI oscillator clock used as I2C2 clock source */ 8264 #define RCC_CFGR3_I2C2SW_SYSCLK_Pos (5U) 8265 #define RCC_CFGR3_I2C2SW_SYSCLK_Msk (0x1UL << RCC_CFGR3_I2C2SW_SYSCLK_Pos) /*!< 0x00000020 */ 8266 #define RCC_CFGR3_I2C2SW_SYSCLK RCC_CFGR3_I2C2SW_SYSCLK_Msk /*!< System clock selected as I2C2 clock source */ 8267 8268 #define RCC_CFGR3_CECSW_Pos (6U) 8269 #define RCC_CFGR3_CECSW_Msk (0x1UL << RCC_CFGR3_CECSW_Pos) /*!< 0x00000040 */ 8270 #define RCC_CFGR3_CECSW RCC_CFGR3_CECSW_Msk /*!< CECSW bits */ 8271 8272 #define RCC_CFGR3_CECSW_HSI_DIV244 (0x00000000U) /*!< HSI clock divided by 244 selected as HDMI CEC entry clock source */ 8273 #define RCC_CFGR3_CECSW_LSE_Pos (6U) 8274 #define RCC_CFGR3_CECSW_LSE_Msk (0x1UL << RCC_CFGR3_CECSW_LSE_Pos) /*!< 0x00000040 */ 8275 #define RCC_CFGR3_CECSW_LSE RCC_CFGR3_CECSW_LSE_Msk /*!< LSE clock selected as HDMI CEC entry clock source */ 8276 8277 #define RCC_CFGR3_USART2SW_Pos (16U) 8278 #define RCC_CFGR3_USART2SW_Msk (0x3UL << RCC_CFGR3_USART2SW_Pos) /*!< 0x00030000 */ 8279 #define RCC_CFGR3_USART2SW RCC_CFGR3_USART2SW_Msk /*!< USART2SW[1:0] bits */ 8280 #define RCC_CFGR3_USART2SW_0 (0x1UL << RCC_CFGR3_USART2SW_Pos) /*!< 0x00010000 */ 8281 #define RCC_CFGR3_USART2SW_1 (0x2UL << RCC_CFGR3_USART2SW_Pos) /*!< 0x00020000 */ 8282 8283 #define RCC_CFGR3_USART2SW_PCLK (0x00000000U) /*!< PCLK1 clock used as USART2 clock source */ 8284 #define RCC_CFGR3_USART2SW_SYSCLK (0x00010000U) /*!< System clock selected as USART2 clock source */ 8285 #define RCC_CFGR3_USART2SW_LSE (0x00020000U) /*!< LSE oscillator clock used as USART2 clock source */ 8286 #define RCC_CFGR3_USART2SW_HSI (0x00030000U) /*!< HSI oscillator clock used as USART2 clock source */ 8287 8288 #define RCC_CFGR3_USART3SW_Pos (18U) 8289 #define RCC_CFGR3_USART3SW_Msk (0x3UL << RCC_CFGR3_USART3SW_Pos) /*!< 0x000C0000 */ 8290 #define RCC_CFGR3_USART3SW RCC_CFGR3_USART3SW_Msk /*!< USART3SW[1:0] bits */ 8291 #define RCC_CFGR3_USART3SW_0 (0x1UL << RCC_CFGR3_USART3SW_Pos) /*!< 0x00040000 */ 8292 #define RCC_CFGR3_USART3SW_1 (0x2UL << RCC_CFGR3_USART3SW_Pos) /*!< 0x00080000 */ 8293 8294 #define RCC_CFGR3_USART3SW_PCLK (0x00000000U) /*!< PCLK1 clock used as USART3 clock source */ 8295 #define RCC_CFGR3_USART3SW_SYSCLK (0x00040000U) /*!< System clock selected as USART3 clock source */ 8296 #define RCC_CFGR3_USART3SW_LSE (0x00080000U) /*!< LSE oscillator clock used as USART3 clock source */ 8297 #define RCC_CFGR3_USART3SW_HSI (0x000C0000U) /*!< HSI oscillator clock used as USART3 clock source */ 8298 8299 /******************************************************************************/ 8300 /* */ 8301 /* Real-Time Clock (RTC) */ 8302 /* */ 8303 /******************************************************************************/ 8304 /* 8305 * @brief Specific device feature definitions (not present on all devices in the STM32F3 series) 8306 */ 8307 #define RTC_TAMPER1_SUPPORT /*!< TAMPER 1 feature support */ 8308 #define RTC_TAMPER2_SUPPORT /*!< TAMPER 2 feature support */ 8309 #define RTC_TAMPER3_SUPPORT /*!< TAMPER 3 feature support */ 8310 #define RTC_BACKUP_SUPPORT /*!< BACKUP register feature support */ 8311 #define RTC_WAKEUP_SUPPORT /*!< WAKEUP feature support */ 8312 8313 /******************** Bits definition for RTC_TR register *******************/ 8314 #define RTC_TR_PM_Pos (22U) 8315 #define RTC_TR_PM_Msk (0x1UL << RTC_TR_PM_Pos) /*!< 0x00400000 */ 8316 #define RTC_TR_PM RTC_TR_PM_Msk 8317 #define RTC_TR_HT_Pos (20U) 8318 #define RTC_TR_HT_Msk (0x3UL << RTC_TR_HT_Pos) /*!< 0x00300000 */ 8319 #define RTC_TR_HT RTC_TR_HT_Msk 8320 #define RTC_TR_HT_0 (0x1UL << RTC_TR_HT_Pos) /*!< 0x00100000 */ 8321 #define RTC_TR_HT_1 (0x2UL << RTC_TR_HT_Pos) /*!< 0x00200000 */ 8322 #define RTC_TR_HU_Pos (16U) 8323 #define RTC_TR_HU_Msk (0xFUL << RTC_TR_HU_Pos) /*!< 0x000F0000 */ 8324 #define RTC_TR_HU RTC_TR_HU_Msk 8325 #define RTC_TR_HU_0 (0x1UL << RTC_TR_HU_Pos) /*!< 0x00010000 */ 8326 #define RTC_TR_HU_1 (0x2UL << RTC_TR_HU_Pos) /*!< 0x00020000 */ 8327 #define RTC_TR_HU_2 (0x4UL << RTC_TR_HU_Pos) /*!< 0x00040000 */ 8328 #define RTC_TR_HU_3 (0x8UL << RTC_TR_HU_Pos) /*!< 0x00080000 */ 8329 #define RTC_TR_MNT_Pos (12U) 8330 #define RTC_TR_MNT_Msk (0x7UL << RTC_TR_MNT_Pos) /*!< 0x00007000 */ 8331 #define RTC_TR_MNT RTC_TR_MNT_Msk 8332 #define RTC_TR_MNT_0 (0x1UL << RTC_TR_MNT_Pos) /*!< 0x00001000 */ 8333 #define RTC_TR_MNT_1 (0x2UL << RTC_TR_MNT_Pos) /*!< 0x00002000 */ 8334 #define RTC_TR_MNT_2 (0x4UL << RTC_TR_MNT_Pos) /*!< 0x00004000 */ 8335 #define RTC_TR_MNU_Pos (8U) 8336 #define RTC_TR_MNU_Msk (0xFUL << RTC_TR_MNU_Pos) /*!< 0x00000F00 */ 8337 #define RTC_TR_MNU RTC_TR_MNU_Msk 8338 #define RTC_TR_MNU_0 (0x1UL << RTC_TR_MNU_Pos) /*!< 0x00000100 */ 8339 #define RTC_TR_MNU_1 (0x2UL << RTC_TR_MNU_Pos) /*!< 0x00000200 */ 8340 #define RTC_TR_MNU_2 (0x4UL << RTC_TR_MNU_Pos) /*!< 0x00000400 */ 8341 #define RTC_TR_MNU_3 (0x8UL << RTC_TR_MNU_Pos) /*!< 0x00000800 */ 8342 #define RTC_TR_ST_Pos (4U) 8343 #define RTC_TR_ST_Msk (0x7UL << RTC_TR_ST_Pos) /*!< 0x00000070 */ 8344 #define RTC_TR_ST RTC_TR_ST_Msk 8345 #define RTC_TR_ST_0 (0x1UL << RTC_TR_ST_Pos) /*!< 0x00000010 */ 8346 #define RTC_TR_ST_1 (0x2UL << RTC_TR_ST_Pos) /*!< 0x00000020 */ 8347 #define RTC_TR_ST_2 (0x4UL << RTC_TR_ST_Pos) /*!< 0x00000040 */ 8348 #define RTC_TR_SU_Pos (0U) 8349 #define RTC_TR_SU_Msk (0xFUL << RTC_TR_SU_Pos) /*!< 0x0000000F */ 8350 #define RTC_TR_SU RTC_TR_SU_Msk 8351 #define RTC_TR_SU_0 (0x1UL << RTC_TR_SU_Pos) /*!< 0x00000001 */ 8352 #define RTC_TR_SU_1 (0x2UL << RTC_TR_SU_Pos) /*!< 0x00000002 */ 8353 #define RTC_TR_SU_2 (0x4UL << RTC_TR_SU_Pos) /*!< 0x00000004 */ 8354 #define RTC_TR_SU_3 (0x8UL << RTC_TR_SU_Pos) /*!< 0x00000008 */ 8355 8356 /******************** Bits definition for RTC_DR register *******************/ 8357 #define RTC_DR_YT_Pos (20U) 8358 #define RTC_DR_YT_Msk (0xFUL << RTC_DR_YT_Pos) /*!< 0x00F00000 */ 8359 #define RTC_DR_YT RTC_DR_YT_Msk 8360 #define RTC_DR_YT_0 (0x1UL << RTC_DR_YT_Pos) /*!< 0x00100000 */ 8361 #define RTC_DR_YT_1 (0x2UL << RTC_DR_YT_Pos) /*!< 0x00200000 */ 8362 #define RTC_DR_YT_2 (0x4UL << RTC_DR_YT_Pos) /*!< 0x00400000 */ 8363 #define RTC_DR_YT_3 (0x8UL << RTC_DR_YT_Pos) /*!< 0x00800000 */ 8364 #define RTC_DR_YU_Pos (16U) 8365 #define RTC_DR_YU_Msk (0xFUL << RTC_DR_YU_Pos) /*!< 0x000F0000 */ 8366 #define RTC_DR_YU RTC_DR_YU_Msk 8367 #define RTC_DR_YU_0 (0x1UL << RTC_DR_YU_Pos) /*!< 0x00010000 */ 8368 #define RTC_DR_YU_1 (0x2UL << RTC_DR_YU_Pos) /*!< 0x00020000 */ 8369 #define RTC_DR_YU_2 (0x4UL << RTC_DR_YU_Pos) /*!< 0x00040000 */ 8370 #define RTC_DR_YU_3 (0x8UL << RTC_DR_YU_Pos) /*!< 0x00080000 */ 8371 #define RTC_DR_WDU_Pos (13U) 8372 #define RTC_DR_WDU_Msk (0x7UL << RTC_DR_WDU_Pos) /*!< 0x0000E000 */ 8373 #define RTC_DR_WDU RTC_DR_WDU_Msk 8374 #define RTC_DR_WDU_0 (0x1UL << RTC_DR_WDU_Pos) /*!< 0x00002000 */ 8375 #define RTC_DR_WDU_1 (0x2UL << RTC_DR_WDU_Pos) /*!< 0x00004000 */ 8376 #define RTC_DR_WDU_2 (0x4UL << RTC_DR_WDU_Pos) /*!< 0x00008000 */ 8377 #define RTC_DR_MT_Pos (12U) 8378 #define RTC_DR_MT_Msk (0x1UL << RTC_DR_MT_Pos) /*!< 0x00001000 */ 8379 #define RTC_DR_MT RTC_DR_MT_Msk 8380 #define RTC_DR_MU_Pos (8U) 8381 #define RTC_DR_MU_Msk (0xFUL << RTC_DR_MU_Pos) /*!< 0x00000F00 */ 8382 #define RTC_DR_MU RTC_DR_MU_Msk 8383 #define RTC_DR_MU_0 (0x1UL << RTC_DR_MU_Pos) /*!< 0x00000100 */ 8384 #define RTC_DR_MU_1 (0x2UL << RTC_DR_MU_Pos) /*!< 0x00000200 */ 8385 #define RTC_DR_MU_2 (0x4UL << RTC_DR_MU_Pos) /*!< 0x00000400 */ 8386 #define RTC_DR_MU_3 (0x8UL << RTC_DR_MU_Pos) /*!< 0x00000800 */ 8387 #define RTC_DR_DT_Pos (4U) 8388 #define RTC_DR_DT_Msk (0x3UL << RTC_DR_DT_Pos) /*!< 0x00000030 */ 8389 #define RTC_DR_DT RTC_DR_DT_Msk 8390 #define RTC_DR_DT_0 (0x1UL << RTC_DR_DT_Pos) /*!< 0x00000010 */ 8391 #define RTC_DR_DT_1 (0x2UL << RTC_DR_DT_Pos) /*!< 0x00000020 */ 8392 #define RTC_DR_DU_Pos (0U) 8393 #define RTC_DR_DU_Msk (0xFUL << RTC_DR_DU_Pos) /*!< 0x0000000F */ 8394 #define RTC_DR_DU RTC_DR_DU_Msk 8395 #define RTC_DR_DU_0 (0x1UL << RTC_DR_DU_Pos) /*!< 0x00000001 */ 8396 #define RTC_DR_DU_1 (0x2UL << RTC_DR_DU_Pos) /*!< 0x00000002 */ 8397 #define RTC_DR_DU_2 (0x4UL << RTC_DR_DU_Pos) /*!< 0x00000004 */ 8398 #define RTC_DR_DU_3 (0x8UL << RTC_DR_DU_Pos) /*!< 0x00000008 */ 8399 8400 /******************** Bits definition for RTC_CR register *******************/ 8401 #define RTC_CR_COE_Pos (23U) 8402 #define RTC_CR_COE_Msk (0x1UL << RTC_CR_COE_Pos) /*!< 0x00800000 */ 8403 #define RTC_CR_COE RTC_CR_COE_Msk 8404 #define RTC_CR_OSEL_Pos (21U) 8405 #define RTC_CR_OSEL_Msk (0x3UL << RTC_CR_OSEL_Pos) /*!< 0x00600000 */ 8406 #define RTC_CR_OSEL RTC_CR_OSEL_Msk 8407 #define RTC_CR_OSEL_0 (0x1UL << RTC_CR_OSEL_Pos) /*!< 0x00200000 */ 8408 #define RTC_CR_OSEL_1 (0x2UL << RTC_CR_OSEL_Pos) /*!< 0x00400000 */ 8409 #define RTC_CR_POL_Pos (20U) 8410 #define RTC_CR_POL_Msk (0x1UL << RTC_CR_POL_Pos) /*!< 0x00100000 */ 8411 #define RTC_CR_POL RTC_CR_POL_Msk 8412 #define RTC_CR_COSEL_Pos (19U) 8413 #define RTC_CR_COSEL_Msk (0x1UL << RTC_CR_COSEL_Pos) /*!< 0x00080000 */ 8414 #define RTC_CR_COSEL RTC_CR_COSEL_Msk 8415 #define RTC_CR_BKP_Pos (18U) 8416 #define RTC_CR_BKP_Msk (0x1UL << RTC_CR_BKP_Pos) /*!< 0x00040000 */ 8417 #define RTC_CR_BKP RTC_CR_BKP_Msk 8418 #define RTC_CR_SUB1H_Pos (17U) 8419 #define RTC_CR_SUB1H_Msk (0x1UL << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */ 8420 #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk 8421 #define RTC_CR_ADD1H_Pos (16U) 8422 #define RTC_CR_ADD1H_Msk (0x1UL << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */ 8423 #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk 8424 #define RTC_CR_TSIE_Pos (15U) 8425 #define RTC_CR_TSIE_Msk (0x1UL << RTC_CR_TSIE_Pos) /*!< 0x00008000 */ 8426 #define RTC_CR_TSIE RTC_CR_TSIE_Msk 8427 #define RTC_CR_WUTIE_Pos (14U) 8428 #define RTC_CR_WUTIE_Msk (0x1UL << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */ 8429 #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk 8430 #define RTC_CR_ALRBIE_Pos (13U) 8431 #define RTC_CR_ALRBIE_Msk (0x1UL << RTC_CR_ALRBIE_Pos) /*!< 0x00002000 */ 8432 #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk 8433 #define RTC_CR_ALRAIE_Pos (12U) 8434 #define RTC_CR_ALRAIE_Msk (0x1UL << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */ 8435 #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk 8436 #define RTC_CR_TSE_Pos (11U) 8437 #define RTC_CR_TSE_Msk (0x1UL << RTC_CR_TSE_Pos) /*!< 0x00000800 */ 8438 #define RTC_CR_TSE RTC_CR_TSE_Msk 8439 #define RTC_CR_WUTE_Pos (10U) 8440 #define RTC_CR_WUTE_Msk (0x1UL << RTC_CR_WUTE_Pos) /*!< 0x00000400 */ 8441 #define RTC_CR_WUTE RTC_CR_WUTE_Msk 8442 #define RTC_CR_ALRBE_Pos (9U) 8443 #define RTC_CR_ALRBE_Msk (0x1UL << RTC_CR_ALRBE_Pos) /*!< 0x00000200 */ 8444 #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk 8445 #define RTC_CR_ALRAE_Pos (8U) 8446 #define RTC_CR_ALRAE_Msk (0x1UL << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */ 8447 #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk 8448 #define RTC_CR_FMT_Pos (6U) 8449 #define RTC_CR_FMT_Msk (0x1UL << RTC_CR_FMT_Pos) /*!< 0x00000040 */ 8450 #define RTC_CR_FMT RTC_CR_FMT_Msk 8451 #define RTC_CR_BYPSHAD_Pos (5U) 8452 #define RTC_CR_BYPSHAD_Msk (0x1UL << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */ 8453 #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk 8454 #define RTC_CR_REFCKON_Pos (4U) 8455 #define RTC_CR_REFCKON_Msk (0x1UL << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */ 8456 #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk 8457 #define RTC_CR_TSEDGE_Pos (3U) 8458 #define RTC_CR_TSEDGE_Msk (0x1UL << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */ 8459 #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk 8460 #define RTC_CR_WUCKSEL_Pos (0U) 8461 #define RTC_CR_WUCKSEL_Msk (0x7UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000007 */ 8462 #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk 8463 #define RTC_CR_WUCKSEL_0 (0x1UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000001 */ 8464 #define RTC_CR_WUCKSEL_1 (0x2UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000002 */ 8465 #define RTC_CR_WUCKSEL_2 (0x4UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000004 */ 8466 8467 /* Legacy defines */ 8468 #define RTC_CR_BCK_Pos RTC_CR_BKP_Pos 8469 #define RTC_CR_BCK_Msk RTC_CR_BKP_Msk 8470 #define RTC_CR_BCK RTC_CR_BKP 8471 8472 /******************** Bits definition for RTC_ISR register ******************/ 8473 #define RTC_ISR_RECALPF_Pos (16U) 8474 #define RTC_ISR_RECALPF_Msk (0x1UL << RTC_ISR_RECALPF_Pos) /*!< 0x00010000 */ 8475 #define RTC_ISR_RECALPF RTC_ISR_RECALPF_Msk 8476 #define RTC_ISR_TAMP3F_Pos (15U) 8477 #define RTC_ISR_TAMP3F_Msk (0x1UL << RTC_ISR_TAMP3F_Pos) /*!< 0x00008000 */ 8478 #define RTC_ISR_TAMP3F RTC_ISR_TAMP3F_Msk 8479 #define RTC_ISR_TAMP2F_Pos (14U) 8480 #define RTC_ISR_TAMP2F_Msk (0x1UL << RTC_ISR_TAMP2F_Pos) /*!< 0x00004000 */ 8481 #define RTC_ISR_TAMP2F RTC_ISR_TAMP2F_Msk 8482 #define RTC_ISR_TAMP1F_Pos (13U) 8483 #define RTC_ISR_TAMP1F_Msk (0x1UL << RTC_ISR_TAMP1F_Pos) /*!< 0x00002000 */ 8484 #define RTC_ISR_TAMP1F RTC_ISR_TAMP1F_Msk 8485 #define RTC_ISR_TSOVF_Pos (12U) 8486 #define RTC_ISR_TSOVF_Msk (0x1UL << RTC_ISR_TSOVF_Pos) /*!< 0x00001000 */ 8487 #define RTC_ISR_TSOVF RTC_ISR_TSOVF_Msk 8488 #define RTC_ISR_TSF_Pos (11U) 8489 #define RTC_ISR_TSF_Msk (0x1UL << RTC_ISR_TSF_Pos) /*!< 0x00000800 */ 8490 #define RTC_ISR_TSF RTC_ISR_TSF_Msk 8491 #define RTC_ISR_WUTF_Pos (10U) 8492 #define RTC_ISR_WUTF_Msk (0x1UL << RTC_ISR_WUTF_Pos) /*!< 0x00000400 */ 8493 #define RTC_ISR_WUTF RTC_ISR_WUTF_Msk 8494 #define RTC_ISR_ALRBF_Pos (9U) 8495 #define RTC_ISR_ALRBF_Msk (0x1UL << RTC_ISR_ALRBF_Pos) /*!< 0x00000200 */ 8496 #define RTC_ISR_ALRBF RTC_ISR_ALRBF_Msk 8497 #define RTC_ISR_ALRAF_Pos (8U) 8498 #define RTC_ISR_ALRAF_Msk (0x1UL << RTC_ISR_ALRAF_Pos) /*!< 0x00000100 */ 8499 #define RTC_ISR_ALRAF RTC_ISR_ALRAF_Msk 8500 #define RTC_ISR_INIT_Pos (7U) 8501 #define RTC_ISR_INIT_Msk (0x1UL << RTC_ISR_INIT_Pos) /*!< 0x00000080 */ 8502 #define RTC_ISR_INIT RTC_ISR_INIT_Msk 8503 #define RTC_ISR_INITF_Pos (6U) 8504 #define RTC_ISR_INITF_Msk (0x1UL << RTC_ISR_INITF_Pos) /*!< 0x00000040 */ 8505 #define RTC_ISR_INITF RTC_ISR_INITF_Msk 8506 #define RTC_ISR_RSF_Pos (5U) 8507 #define RTC_ISR_RSF_Msk (0x1UL << RTC_ISR_RSF_Pos) /*!< 0x00000020 */ 8508 #define RTC_ISR_RSF RTC_ISR_RSF_Msk 8509 #define RTC_ISR_INITS_Pos (4U) 8510 #define RTC_ISR_INITS_Msk (0x1UL << RTC_ISR_INITS_Pos) /*!< 0x00000010 */ 8511 #define RTC_ISR_INITS RTC_ISR_INITS_Msk 8512 #define RTC_ISR_SHPF_Pos (3U) 8513 #define RTC_ISR_SHPF_Msk (0x1UL << RTC_ISR_SHPF_Pos) /*!< 0x00000008 */ 8514 #define RTC_ISR_SHPF RTC_ISR_SHPF_Msk 8515 #define RTC_ISR_WUTWF_Pos (2U) 8516 #define RTC_ISR_WUTWF_Msk (0x1UL << RTC_ISR_WUTWF_Pos) /*!< 0x00000004 */ 8517 #define RTC_ISR_WUTWF RTC_ISR_WUTWF_Msk 8518 #define RTC_ISR_ALRBWF_Pos (1U) 8519 #define RTC_ISR_ALRBWF_Msk (0x1UL << RTC_ISR_ALRBWF_Pos) /*!< 0x00000002 */ 8520 #define RTC_ISR_ALRBWF RTC_ISR_ALRBWF_Msk 8521 #define RTC_ISR_ALRAWF_Pos (0U) 8522 #define RTC_ISR_ALRAWF_Msk (0x1UL << RTC_ISR_ALRAWF_Pos) /*!< 0x00000001 */ 8523 #define RTC_ISR_ALRAWF RTC_ISR_ALRAWF_Msk 8524 8525 /******************** Bits definition for RTC_PRER register *****************/ 8526 #define RTC_PRER_PREDIV_A_Pos (16U) 8527 #define RTC_PRER_PREDIV_A_Msk (0x7FUL << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */ 8528 #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk 8529 #define RTC_PRER_PREDIV_S_Pos (0U) 8530 #define RTC_PRER_PREDIV_S_Msk (0x7FFFUL << RTC_PRER_PREDIV_S_Pos) /*!< 0x00007FFF */ 8531 #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk 8532 8533 /******************** Bits definition for RTC_WUTR register *****************/ 8534 #define RTC_WUTR_WUT_Pos (0U) 8535 #define RTC_WUTR_WUT_Msk (0xFFFFUL << RTC_WUTR_WUT_Pos) /*!< 0x0000FFFF */ 8536 #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk 8537 8538 /******************** Bits definition for RTC_ALRMAR register ***************/ 8539 #define RTC_ALRMAR_MSK4_Pos (31U) 8540 #define RTC_ALRMAR_MSK4_Msk (0x1UL << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */ 8541 #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk 8542 #define RTC_ALRMAR_WDSEL_Pos (30U) 8543 #define RTC_ALRMAR_WDSEL_Msk (0x1UL << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */ 8544 #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk 8545 #define RTC_ALRMAR_DT_Pos (28U) 8546 #define RTC_ALRMAR_DT_Msk (0x3UL << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */ 8547 #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk 8548 #define RTC_ALRMAR_DT_0 (0x1UL << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */ 8549 #define RTC_ALRMAR_DT_1 (0x2UL << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */ 8550 #define RTC_ALRMAR_DU_Pos (24U) 8551 #define RTC_ALRMAR_DU_Msk (0xFUL << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */ 8552 #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk 8553 #define RTC_ALRMAR_DU_0 (0x1UL << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */ 8554 #define RTC_ALRMAR_DU_1 (0x2UL << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */ 8555 #define RTC_ALRMAR_DU_2 (0x4UL << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */ 8556 #define RTC_ALRMAR_DU_3 (0x8UL << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */ 8557 #define RTC_ALRMAR_MSK3_Pos (23U) 8558 #define RTC_ALRMAR_MSK3_Msk (0x1UL << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */ 8559 #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk 8560 #define RTC_ALRMAR_PM_Pos (22U) 8561 #define RTC_ALRMAR_PM_Msk (0x1UL << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */ 8562 #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk 8563 #define RTC_ALRMAR_HT_Pos (20U) 8564 #define RTC_ALRMAR_HT_Msk (0x3UL << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */ 8565 #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk 8566 #define RTC_ALRMAR_HT_0 (0x1UL << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */ 8567 #define RTC_ALRMAR_HT_1 (0x2UL << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */ 8568 #define RTC_ALRMAR_HU_Pos (16U) 8569 #define RTC_ALRMAR_HU_Msk (0xFUL << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */ 8570 #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk 8571 #define RTC_ALRMAR_HU_0 (0x1UL << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */ 8572 #define RTC_ALRMAR_HU_1 (0x2UL << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */ 8573 #define RTC_ALRMAR_HU_2 (0x4UL << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */ 8574 #define RTC_ALRMAR_HU_3 (0x8UL << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */ 8575 #define RTC_ALRMAR_MSK2_Pos (15U) 8576 #define RTC_ALRMAR_MSK2_Msk (0x1UL << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */ 8577 #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk 8578 #define RTC_ALRMAR_MNT_Pos (12U) 8579 #define RTC_ALRMAR_MNT_Msk (0x7UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */ 8580 #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk 8581 #define RTC_ALRMAR_MNT_0 (0x1UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */ 8582 #define RTC_ALRMAR_MNT_1 (0x2UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */ 8583 #define RTC_ALRMAR_MNT_2 (0x4UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */ 8584 #define RTC_ALRMAR_MNU_Pos (8U) 8585 #define RTC_ALRMAR_MNU_Msk (0xFUL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */ 8586 #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk 8587 #define RTC_ALRMAR_MNU_0 (0x1UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */ 8588 #define RTC_ALRMAR_MNU_1 (0x2UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */ 8589 #define RTC_ALRMAR_MNU_2 (0x4UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */ 8590 #define RTC_ALRMAR_MNU_3 (0x8UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */ 8591 #define RTC_ALRMAR_MSK1_Pos (7U) 8592 #define RTC_ALRMAR_MSK1_Msk (0x1UL << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */ 8593 #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk 8594 #define RTC_ALRMAR_ST_Pos (4U) 8595 #define RTC_ALRMAR_ST_Msk (0x7UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */ 8596 #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk 8597 #define RTC_ALRMAR_ST_0 (0x1UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */ 8598 #define RTC_ALRMAR_ST_1 (0x2UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */ 8599 #define RTC_ALRMAR_ST_2 (0x4UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */ 8600 #define RTC_ALRMAR_SU_Pos (0U) 8601 #define RTC_ALRMAR_SU_Msk (0xFUL << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */ 8602 #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk 8603 #define RTC_ALRMAR_SU_0 (0x1UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */ 8604 #define RTC_ALRMAR_SU_1 (0x2UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */ 8605 #define RTC_ALRMAR_SU_2 (0x4UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */ 8606 #define RTC_ALRMAR_SU_3 (0x8UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */ 8607 8608 /******************** Bits definition for RTC_ALRMBR register ***************/ 8609 #define RTC_ALRMBR_MSK4_Pos (31U) 8610 #define RTC_ALRMBR_MSK4_Msk (0x1UL << RTC_ALRMBR_MSK4_Pos) /*!< 0x80000000 */ 8611 #define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk 8612 #define RTC_ALRMBR_WDSEL_Pos (30U) 8613 #define RTC_ALRMBR_WDSEL_Msk (0x1UL << RTC_ALRMBR_WDSEL_Pos) /*!< 0x40000000 */ 8614 #define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk 8615 #define RTC_ALRMBR_DT_Pos (28U) 8616 #define RTC_ALRMBR_DT_Msk (0x3UL << RTC_ALRMBR_DT_Pos) /*!< 0x30000000 */ 8617 #define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk 8618 #define RTC_ALRMBR_DT_0 (0x1UL << RTC_ALRMBR_DT_Pos) /*!< 0x10000000 */ 8619 #define RTC_ALRMBR_DT_1 (0x2UL << RTC_ALRMBR_DT_Pos) /*!< 0x20000000 */ 8620 #define RTC_ALRMBR_DU_Pos (24U) 8621 #define RTC_ALRMBR_DU_Msk (0xFUL << RTC_ALRMBR_DU_Pos) /*!< 0x0F000000 */ 8622 #define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk 8623 #define RTC_ALRMBR_DU_0 (0x1UL << RTC_ALRMBR_DU_Pos) /*!< 0x01000000 */ 8624 #define RTC_ALRMBR_DU_1 (0x2UL << RTC_ALRMBR_DU_Pos) /*!< 0x02000000 */ 8625 #define RTC_ALRMBR_DU_2 (0x4UL << RTC_ALRMBR_DU_Pos) /*!< 0x04000000 */ 8626 #define RTC_ALRMBR_DU_3 (0x8UL << RTC_ALRMBR_DU_Pos) /*!< 0x08000000 */ 8627 #define RTC_ALRMBR_MSK3_Pos (23U) 8628 #define RTC_ALRMBR_MSK3_Msk (0x1UL << RTC_ALRMBR_MSK3_Pos) /*!< 0x00800000 */ 8629 #define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk 8630 #define RTC_ALRMBR_PM_Pos (22U) 8631 #define RTC_ALRMBR_PM_Msk (0x1UL << RTC_ALRMBR_PM_Pos) /*!< 0x00400000 */ 8632 #define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk 8633 #define RTC_ALRMBR_HT_Pos (20U) 8634 #define RTC_ALRMBR_HT_Msk (0x3UL << RTC_ALRMBR_HT_Pos) /*!< 0x00300000 */ 8635 #define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk 8636 #define RTC_ALRMBR_HT_0 (0x1UL << RTC_ALRMBR_HT_Pos) /*!< 0x00100000 */ 8637 #define RTC_ALRMBR_HT_1 (0x2UL << RTC_ALRMBR_HT_Pos) /*!< 0x00200000 */ 8638 #define RTC_ALRMBR_HU_Pos (16U) 8639 #define RTC_ALRMBR_HU_Msk (0xFUL << RTC_ALRMBR_HU_Pos) /*!< 0x000F0000 */ 8640 #define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk 8641 #define RTC_ALRMBR_HU_0 (0x1UL << RTC_ALRMBR_HU_Pos) /*!< 0x00010000 */ 8642 #define RTC_ALRMBR_HU_1 (0x2UL << RTC_ALRMBR_HU_Pos) /*!< 0x00020000 */ 8643 #define RTC_ALRMBR_HU_2 (0x4UL << RTC_ALRMBR_HU_Pos) /*!< 0x00040000 */ 8644 #define RTC_ALRMBR_HU_3 (0x8UL << RTC_ALRMBR_HU_Pos) /*!< 0x00080000 */ 8645 #define RTC_ALRMBR_MSK2_Pos (15U) 8646 #define RTC_ALRMBR_MSK2_Msk (0x1UL << RTC_ALRMBR_MSK2_Pos) /*!< 0x00008000 */ 8647 #define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk 8648 #define RTC_ALRMBR_MNT_Pos (12U) 8649 #define RTC_ALRMBR_MNT_Msk (0x7UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00007000 */ 8650 #define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk 8651 #define RTC_ALRMBR_MNT_0 (0x1UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00001000 */ 8652 #define RTC_ALRMBR_MNT_1 (0x2UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00002000 */ 8653 #define RTC_ALRMBR_MNT_2 (0x4UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00004000 */ 8654 #define RTC_ALRMBR_MNU_Pos (8U) 8655 #define RTC_ALRMBR_MNU_Msk (0xFUL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000F00 */ 8656 #define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk 8657 #define RTC_ALRMBR_MNU_0 (0x1UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000100 */ 8658 #define RTC_ALRMBR_MNU_1 (0x2UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000200 */ 8659 #define RTC_ALRMBR_MNU_2 (0x4UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000400 */ 8660 #define RTC_ALRMBR_MNU_3 (0x8UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000800 */ 8661 #define RTC_ALRMBR_MSK1_Pos (7U) 8662 #define RTC_ALRMBR_MSK1_Msk (0x1UL << RTC_ALRMBR_MSK1_Pos) /*!< 0x00000080 */ 8663 #define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk 8664 #define RTC_ALRMBR_ST_Pos (4U) 8665 #define RTC_ALRMBR_ST_Msk (0x7UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000070 */ 8666 #define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk 8667 #define RTC_ALRMBR_ST_0 (0x1UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000010 */ 8668 #define RTC_ALRMBR_ST_1 (0x2UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000020 */ 8669 #define RTC_ALRMBR_ST_2 (0x4UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000040 */ 8670 #define RTC_ALRMBR_SU_Pos (0U) 8671 #define RTC_ALRMBR_SU_Msk (0xFUL << RTC_ALRMBR_SU_Pos) /*!< 0x0000000F */ 8672 #define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk 8673 #define RTC_ALRMBR_SU_0 (0x1UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000001 */ 8674 #define RTC_ALRMBR_SU_1 (0x2UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000002 */ 8675 #define RTC_ALRMBR_SU_2 (0x4UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000004 */ 8676 #define RTC_ALRMBR_SU_3 (0x8UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000008 */ 8677 8678 /******************** Bits definition for RTC_WPR register ******************/ 8679 #define RTC_WPR_KEY_Pos (0U) 8680 #define RTC_WPR_KEY_Msk (0xFFUL << RTC_WPR_KEY_Pos) /*!< 0x000000FF */ 8681 #define RTC_WPR_KEY RTC_WPR_KEY_Msk 8682 8683 /******************** Bits definition for RTC_SSR register ******************/ 8684 #define RTC_SSR_SS_Pos (0U) 8685 #define RTC_SSR_SS_Msk (0xFFFFUL << RTC_SSR_SS_Pos) /*!< 0x0000FFFF */ 8686 #define RTC_SSR_SS RTC_SSR_SS_Msk 8687 8688 /******************** Bits definition for RTC_SHIFTR register ***************/ 8689 #define RTC_SHIFTR_SUBFS_Pos (0U) 8690 #define RTC_SHIFTR_SUBFS_Msk (0x7FFFUL << RTC_SHIFTR_SUBFS_Pos) /*!< 0x00007FFF */ 8691 #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk 8692 #define RTC_SHIFTR_ADD1S_Pos (31U) 8693 #define RTC_SHIFTR_ADD1S_Msk (0x1UL << RTC_SHIFTR_ADD1S_Pos) /*!< 0x80000000 */ 8694 #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk 8695 8696 /******************** Bits definition for RTC_TSTR register *****************/ 8697 #define RTC_TSTR_PM_Pos (22U) 8698 #define RTC_TSTR_PM_Msk (0x1UL << RTC_TSTR_PM_Pos) /*!< 0x00400000 */ 8699 #define RTC_TSTR_PM RTC_TSTR_PM_Msk 8700 #define RTC_TSTR_HT_Pos (20U) 8701 #define RTC_TSTR_HT_Msk (0x3UL << RTC_TSTR_HT_Pos) /*!< 0x00300000 */ 8702 #define RTC_TSTR_HT RTC_TSTR_HT_Msk 8703 #define RTC_TSTR_HT_0 (0x1UL << RTC_TSTR_HT_Pos) /*!< 0x00100000 */ 8704 #define RTC_TSTR_HT_1 (0x2UL << RTC_TSTR_HT_Pos) /*!< 0x00200000 */ 8705 #define RTC_TSTR_HU_Pos (16U) 8706 #define RTC_TSTR_HU_Msk (0xFUL << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */ 8707 #define RTC_TSTR_HU RTC_TSTR_HU_Msk 8708 #define RTC_TSTR_HU_0 (0x1UL << RTC_TSTR_HU_Pos) /*!< 0x00010000 */ 8709 #define RTC_TSTR_HU_1 (0x2UL << RTC_TSTR_HU_Pos) /*!< 0x00020000 */ 8710 #define RTC_TSTR_HU_2 (0x4UL << RTC_TSTR_HU_Pos) /*!< 0x00040000 */ 8711 #define RTC_TSTR_HU_3 (0x8UL << RTC_TSTR_HU_Pos) /*!< 0x00080000 */ 8712 #define RTC_TSTR_MNT_Pos (12U) 8713 #define RTC_TSTR_MNT_Msk (0x7UL << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */ 8714 #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk 8715 #define RTC_TSTR_MNT_0 (0x1UL << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */ 8716 #define RTC_TSTR_MNT_1 (0x2UL << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */ 8717 #define RTC_TSTR_MNT_2 (0x4UL << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */ 8718 #define RTC_TSTR_MNU_Pos (8U) 8719 #define RTC_TSTR_MNU_Msk (0xFUL << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */ 8720 #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk 8721 #define RTC_TSTR_MNU_0 (0x1UL << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */ 8722 #define RTC_TSTR_MNU_1 (0x2UL << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */ 8723 #define RTC_TSTR_MNU_2 (0x4UL << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */ 8724 #define RTC_TSTR_MNU_3 (0x8UL << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */ 8725 #define RTC_TSTR_ST_Pos (4U) 8726 #define RTC_TSTR_ST_Msk (0x7UL << RTC_TSTR_ST_Pos) /*!< 0x00000070 */ 8727 #define RTC_TSTR_ST RTC_TSTR_ST_Msk 8728 #define RTC_TSTR_ST_0 (0x1UL << RTC_TSTR_ST_Pos) /*!< 0x00000010 */ 8729 #define RTC_TSTR_ST_1 (0x2UL << RTC_TSTR_ST_Pos) /*!< 0x00000020 */ 8730 #define RTC_TSTR_ST_2 (0x4UL << RTC_TSTR_ST_Pos) /*!< 0x00000040 */ 8731 #define RTC_TSTR_SU_Pos (0U) 8732 #define RTC_TSTR_SU_Msk (0xFUL << RTC_TSTR_SU_Pos) /*!< 0x0000000F */ 8733 #define RTC_TSTR_SU RTC_TSTR_SU_Msk 8734 #define RTC_TSTR_SU_0 (0x1UL << RTC_TSTR_SU_Pos) /*!< 0x00000001 */ 8735 #define RTC_TSTR_SU_1 (0x2UL << RTC_TSTR_SU_Pos) /*!< 0x00000002 */ 8736 #define RTC_TSTR_SU_2 (0x4UL << RTC_TSTR_SU_Pos) /*!< 0x00000004 */ 8737 #define RTC_TSTR_SU_3 (0x8UL << RTC_TSTR_SU_Pos) /*!< 0x00000008 */ 8738 8739 /******************** Bits definition for RTC_TSDR register *****************/ 8740 #define RTC_TSDR_WDU_Pos (13U) 8741 #define RTC_TSDR_WDU_Msk (0x7UL << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */ 8742 #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk 8743 #define RTC_TSDR_WDU_0 (0x1UL << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */ 8744 #define RTC_TSDR_WDU_1 (0x2UL << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */ 8745 #define RTC_TSDR_WDU_2 (0x4UL << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */ 8746 #define RTC_TSDR_MT_Pos (12U) 8747 #define RTC_TSDR_MT_Msk (0x1UL << RTC_TSDR_MT_Pos) /*!< 0x00001000 */ 8748 #define RTC_TSDR_MT RTC_TSDR_MT_Msk 8749 #define RTC_TSDR_MU_Pos (8U) 8750 #define RTC_TSDR_MU_Msk (0xFUL << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */ 8751 #define RTC_TSDR_MU RTC_TSDR_MU_Msk 8752 #define RTC_TSDR_MU_0 (0x1UL << RTC_TSDR_MU_Pos) /*!< 0x00000100 */ 8753 #define RTC_TSDR_MU_1 (0x2UL << RTC_TSDR_MU_Pos) /*!< 0x00000200 */ 8754 #define RTC_TSDR_MU_2 (0x4UL << RTC_TSDR_MU_Pos) /*!< 0x00000400 */ 8755 #define RTC_TSDR_MU_3 (0x8UL << RTC_TSDR_MU_Pos) /*!< 0x00000800 */ 8756 #define RTC_TSDR_DT_Pos (4U) 8757 #define RTC_TSDR_DT_Msk (0x3UL << RTC_TSDR_DT_Pos) /*!< 0x00000030 */ 8758 #define RTC_TSDR_DT RTC_TSDR_DT_Msk 8759 #define RTC_TSDR_DT_0 (0x1UL << RTC_TSDR_DT_Pos) /*!< 0x00000010 */ 8760 #define RTC_TSDR_DT_1 (0x2UL << RTC_TSDR_DT_Pos) /*!< 0x00000020 */ 8761 #define RTC_TSDR_DU_Pos (0U) 8762 #define RTC_TSDR_DU_Msk (0xFUL << RTC_TSDR_DU_Pos) /*!< 0x0000000F */ 8763 #define RTC_TSDR_DU RTC_TSDR_DU_Msk 8764 #define RTC_TSDR_DU_0 (0x1UL << RTC_TSDR_DU_Pos) /*!< 0x00000001 */ 8765 #define RTC_TSDR_DU_1 (0x2UL << RTC_TSDR_DU_Pos) /*!< 0x00000002 */ 8766 #define RTC_TSDR_DU_2 (0x4UL << RTC_TSDR_DU_Pos) /*!< 0x00000004 */ 8767 #define RTC_TSDR_DU_3 (0x8UL << RTC_TSDR_DU_Pos) /*!< 0x00000008 */ 8768 8769 /******************** Bits definition for RTC_TSSSR register ****************/ 8770 #define RTC_TSSSR_SS_Pos (0U) 8771 #define RTC_TSSSR_SS_Msk (0xFFFFUL << RTC_TSSSR_SS_Pos) /*!< 0x0000FFFF */ 8772 #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk 8773 8774 /******************** Bits definition for RTC_CAL register *****************/ 8775 #define RTC_CALR_CALP_Pos (15U) 8776 #define RTC_CALR_CALP_Msk (0x1UL << RTC_CALR_CALP_Pos) /*!< 0x00008000 */ 8777 #define RTC_CALR_CALP RTC_CALR_CALP_Msk 8778 #define RTC_CALR_CALW8_Pos (14U) 8779 #define RTC_CALR_CALW8_Msk (0x1UL << RTC_CALR_CALW8_Pos) /*!< 0x00004000 */ 8780 #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk 8781 #define RTC_CALR_CALW16_Pos (13U) 8782 #define RTC_CALR_CALW16_Msk (0x1UL << RTC_CALR_CALW16_Pos) /*!< 0x00002000 */ 8783 #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk 8784 #define RTC_CALR_CALM_Pos (0U) 8785 #define RTC_CALR_CALM_Msk (0x1FFUL << RTC_CALR_CALM_Pos) /*!< 0x000001FF */ 8786 #define RTC_CALR_CALM RTC_CALR_CALM_Msk 8787 #define RTC_CALR_CALM_0 (0x001UL << RTC_CALR_CALM_Pos) /*!< 0x00000001 */ 8788 #define RTC_CALR_CALM_1 (0x002UL << RTC_CALR_CALM_Pos) /*!< 0x00000002 */ 8789 #define RTC_CALR_CALM_2 (0x004UL << RTC_CALR_CALM_Pos) /*!< 0x00000004 */ 8790 #define RTC_CALR_CALM_3 (0x008UL << RTC_CALR_CALM_Pos) /*!< 0x00000008 */ 8791 #define RTC_CALR_CALM_4 (0x010UL << RTC_CALR_CALM_Pos) /*!< 0x00000010 */ 8792 #define RTC_CALR_CALM_5 (0x020UL << RTC_CALR_CALM_Pos) /*!< 0x00000020 */ 8793 #define RTC_CALR_CALM_6 (0x040UL << RTC_CALR_CALM_Pos) /*!< 0x00000040 */ 8794 #define RTC_CALR_CALM_7 (0x080UL << RTC_CALR_CALM_Pos) /*!< 0x00000080 */ 8795 #define RTC_CALR_CALM_8 (0x100UL << RTC_CALR_CALM_Pos) /*!< 0x00000100 */ 8796 8797 /******************** Bits definition for RTC_TAFCR register ****************/ 8798 #define RTC_TAFCR_PC15MODE_Pos (23U) 8799 #define RTC_TAFCR_PC15MODE_Msk (0x1UL << RTC_TAFCR_PC15MODE_Pos) /*!< 0x00800000 */ 8800 #define RTC_TAFCR_PC15MODE RTC_TAFCR_PC15MODE_Msk 8801 #define RTC_TAFCR_PC15VALUE_Pos (22U) 8802 #define RTC_TAFCR_PC15VALUE_Msk (0x1UL << RTC_TAFCR_PC15VALUE_Pos) /*!< 0x00400000 */ 8803 #define RTC_TAFCR_PC15VALUE RTC_TAFCR_PC15VALUE_Msk 8804 #define RTC_TAFCR_PC14MODE_Pos (21U) 8805 #define RTC_TAFCR_PC14MODE_Msk (0x1UL << RTC_TAFCR_PC14MODE_Pos) /*!< 0x00200000 */ 8806 #define RTC_TAFCR_PC14MODE RTC_TAFCR_PC14MODE_Msk 8807 #define RTC_TAFCR_PC14VALUE_Pos (20U) 8808 #define RTC_TAFCR_PC14VALUE_Msk (0x1UL << RTC_TAFCR_PC14VALUE_Pos) /*!< 0x00100000 */ 8809 #define RTC_TAFCR_PC14VALUE RTC_TAFCR_PC14VALUE_Msk 8810 #define RTC_TAFCR_PC13MODE_Pos (19U) 8811 #define RTC_TAFCR_PC13MODE_Msk (0x1UL << RTC_TAFCR_PC13MODE_Pos) /*!< 0x00080000 */ 8812 #define RTC_TAFCR_PC13MODE RTC_TAFCR_PC13MODE_Msk 8813 #define RTC_TAFCR_PC13VALUE_Pos (18U) 8814 #define RTC_TAFCR_PC13VALUE_Msk (0x1UL << RTC_TAFCR_PC13VALUE_Pos) /*!< 0x00040000 */ 8815 #define RTC_TAFCR_PC13VALUE RTC_TAFCR_PC13VALUE_Msk 8816 #define RTC_TAFCR_TAMPPUDIS_Pos (15U) 8817 #define RTC_TAFCR_TAMPPUDIS_Msk (0x1UL << RTC_TAFCR_TAMPPUDIS_Pos) /*!< 0x00008000 */ 8818 #define RTC_TAFCR_TAMPPUDIS RTC_TAFCR_TAMPPUDIS_Msk 8819 #define RTC_TAFCR_TAMPPRCH_Pos (13U) 8820 #define RTC_TAFCR_TAMPPRCH_Msk (0x3UL << RTC_TAFCR_TAMPPRCH_Pos) /*!< 0x00006000 */ 8821 #define RTC_TAFCR_TAMPPRCH RTC_TAFCR_TAMPPRCH_Msk 8822 #define RTC_TAFCR_TAMPPRCH_0 (0x1UL << RTC_TAFCR_TAMPPRCH_Pos) /*!< 0x00002000 */ 8823 #define RTC_TAFCR_TAMPPRCH_1 (0x2UL << RTC_TAFCR_TAMPPRCH_Pos) /*!< 0x00004000 */ 8824 #define RTC_TAFCR_TAMPFLT_Pos (11U) 8825 #define RTC_TAFCR_TAMPFLT_Msk (0x3UL << RTC_TAFCR_TAMPFLT_Pos) /*!< 0x00001800 */ 8826 #define RTC_TAFCR_TAMPFLT RTC_TAFCR_TAMPFLT_Msk 8827 #define RTC_TAFCR_TAMPFLT_0 (0x1UL << RTC_TAFCR_TAMPFLT_Pos) /*!< 0x00000800 */ 8828 #define RTC_TAFCR_TAMPFLT_1 (0x2UL << RTC_TAFCR_TAMPFLT_Pos) /*!< 0x00001000 */ 8829 #define RTC_TAFCR_TAMPFREQ_Pos (8U) 8830 #define RTC_TAFCR_TAMPFREQ_Msk (0x7UL << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000700 */ 8831 #define RTC_TAFCR_TAMPFREQ RTC_TAFCR_TAMPFREQ_Msk 8832 #define RTC_TAFCR_TAMPFREQ_0 (0x1UL << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000100 */ 8833 #define RTC_TAFCR_TAMPFREQ_1 (0x2UL << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000200 */ 8834 #define RTC_TAFCR_TAMPFREQ_2 (0x4UL << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000400 */ 8835 #define RTC_TAFCR_TAMPTS_Pos (7U) 8836 #define RTC_TAFCR_TAMPTS_Msk (0x1UL << RTC_TAFCR_TAMPTS_Pos) /*!< 0x00000080 */ 8837 #define RTC_TAFCR_TAMPTS RTC_TAFCR_TAMPTS_Msk 8838 #define RTC_TAFCR_TAMP3TRG_Pos (6U) 8839 #define RTC_TAFCR_TAMP3TRG_Msk (0x1UL << RTC_TAFCR_TAMP3TRG_Pos) /*!< 0x00000040 */ 8840 #define RTC_TAFCR_TAMP3TRG RTC_TAFCR_TAMP3TRG_Msk 8841 #define RTC_TAFCR_TAMP3E_Pos (5U) 8842 #define RTC_TAFCR_TAMP3E_Msk (0x1UL << RTC_TAFCR_TAMP3E_Pos) /*!< 0x00000020 */ 8843 #define RTC_TAFCR_TAMP3E RTC_TAFCR_TAMP3E_Msk 8844 #define RTC_TAFCR_TAMP2TRG_Pos (4U) 8845 #define RTC_TAFCR_TAMP2TRG_Msk (0x1UL << RTC_TAFCR_TAMP2TRG_Pos) /*!< 0x00000010 */ 8846 #define RTC_TAFCR_TAMP2TRG RTC_TAFCR_TAMP2TRG_Msk 8847 #define RTC_TAFCR_TAMP2E_Pos (3U) 8848 #define RTC_TAFCR_TAMP2E_Msk (0x1UL << RTC_TAFCR_TAMP2E_Pos) /*!< 0x00000008 */ 8849 #define RTC_TAFCR_TAMP2E RTC_TAFCR_TAMP2E_Msk 8850 #define RTC_TAFCR_TAMPIE_Pos (2U) 8851 #define RTC_TAFCR_TAMPIE_Msk (0x1UL << RTC_TAFCR_TAMPIE_Pos) /*!< 0x00000004 */ 8852 #define RTC_TAFCR_TAMPIE RTC_TAFCR_TAMPIE_Msk 8853 #define RTC_TAFCR_TAMP1TRG_Pos (1U) 8854 #define RTC_TAFCR_TAMP1TRG_Msk (0x1UL << RTC_TAFCR_TAMP1TRG_Pos) /*!< 0x00000002 */ 8855 #define RTC_TAFCR_TAMP1TRG RTC_TAFCR_TAMP1TRG_Msk 8856 #define RTC_TAFCR_TAMP1E_Pos (0U) 8857 #define RTC_TAFCR_TAMP1E_Msk (0x1UL << RTC_TAFCR_TAMP1E_Pos) /*!< 0x00000001 */ 8858 #define RTC_TAFCR_TAMP1E RTC_TAFCR_TAMP1E_Msk 8859 8860 /* Reference defines */ 8861 #define RTC_TAFCR_ALARMOUTTYPE RTC_TAFCR_PC13VALUE 8862 8863 /******************** Bits definition for RTC_ALRMASSR register *************/ 8864 #define RTC_ALRMASSR_MASKSS_Pos (24U) 8865 #define RTC_ALRMASSR_MASKSS_Msk (0xFUL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x0F000000 */ 8866 #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk 8867 #define RTC_ALRMASSR_MASKSS_0 (0x1UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x01000000 */ 8868 #define RTC_ALRMASSR_MASKSS_1 (0x2UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x02000000 */ 8869 #define RTC_ALRMASSR_MASKSS_2 (0x4UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x04000000 */ 8870 #define RTC_ALRMASSR_MASKSS_3 (0x8UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x08000000 */ 8871 #define RTC_ALRMASSR_SS_Pos (0U) 8872 #define RTC_ALRMASSR_SS_Msk (0x7FFFUL << RTC_ALRMASSR_SS_Pos) /*!< 0x00007FFF */ 8873 #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk 8874 8875 /******************** Bits definition for RTC_ALRMBSSR register *************/ 8876 #define RTC_ALRMBSSR_MASKSS_Pos (24U) 8877 #define RTC_ALRMBSSR_MASKSS_Msk (0xFUL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x0F000000 */ 8878 #define RTC_ALRMBSSR_MASKSS RTC_ALRMBSSR_MASKSS_Msk 8879 #define RTC_ALRMBSSR_MASKSS_0 (0x1UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x01000000 */ 8880 #define RTC_ALRMBSSR_MASKSS_1 (0x2UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x02000000 */ 8881 #define RTC_ALRMBSSR_MASKSS_2 (0x4UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x04000000 */ 8882 #define RTC_ALRMBSSR_MASKSS_3 (0x8UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x08000000 */ 8883 #define RTC_ALRMBSSR_SS_Pos (0U) 8884 #define RTC_ALRMBSSR_SS_Msk (0x7FFFUL << RTC_ALRMBSSR_SS_Pos) /*!< 0x00007FFF */ 8885 #define RTC_ALRMBSSR_SS RTC_ALRMBSSR_SS_Msk 8886 8887 /******************** Bits definition for RTC_BKP0R register ****************/ 8888 #define RTC_BKP0R_Pos (0U) 8889 #define RTC_BKP0R_Msk (0xFFFFFFFFUL << RTC_BKP0R_Pos) /*!< 0xFFFFFFFF */ 8890 #define RTC_BKP0R RTC_BKP0R_Msk 8891 8892 /******************** Bits definition for RTC_BKP1R register ****************/ 8893 #define RTC_BKP1R_Pos (0U) 8894 #define RTC_BKP1R_Msk (0xFFFFFFFFUL << RTC_BKP1R_Pos) /*!< 0xFFFFFFFF */ 8895 #define RTC_BKP1R RTC_BKP1R_Msk 8896 8897 /******************** Bits definition for RTC_BKP2R register ****************/ 8898 #define RTC_BKP2R_Pos (0U) 8899 #define RTC_BKP2R_Msk (0xFFFFFFFFUL << RTC_BKP2R_Pos) /*!< 0xFFFFFFFF */ 8900 #define RTC_BKP2R RTC_BKP2R_Msk 8901 8902 /******************** Bits definition for RTC_BKP3R register ****************/ 8903 #define RTC_BKP3R_Pos (0U) 8904 #define RTC_BKP3R_Msk (0xFFFFFFFFUL << RTC_BKP3R_Pos) /*!< 0xFFFFFFFF */ 8905 #define RTC_BKP3R RTC_BKP3R_Msk 8906 8907 /******************** Bits definition for RTC_BKP4R register ****************/ 8908 #define RTC_BKP4R_Pos (0U) 8909 #define RTC_BKP4R_Msk (0xFFFFFFFFUL << RTC_BKP4R_Pos) /*!< 0xFFFFFFFF */ 8910 #define RTC_BKP4R RTC_BKP4R_Msk 8911 8912 /******************** Bits definition for RTC_BKP5R register ****************/ 8913 #define RTC_BKP5R_Pos (0U) 8914 #define RTC_BKP5R_Msk (0xFFFFFFFFUL << RTC_BKP5R_Pos) /*!< 0xFFFFFFFF */ 8915 #define RTC_BKP5R RTC_BKP5R_Msk 8916 8917 /******************** Bits definition for RTC_BKP6R register ****************/ 8918 #define RTC_BKP6R_Pos (0U) 8919 #define RTC_BKP6R_Msk (0xFFFFFFFFUL << RTC_BKP6R_Pos) /*!< 0xFFFFFFFF */ 8920 #define RTC_BKP6R RTC_BKP6R_Msk 8921 8922 /******************** Bits definition for RTC_BKP7R register ****************/ 8923 #define RTC_BKP7R_Pos (0U) 8924 #define RTC_BKP7R_Msk (0xFFFFFFFFUL << RTC_BKP7R_Pos) /*!< 0xFFFFFFFF */ 8925 #define RTC_BKP7R RTC_BKP7R_Msk 8926 8927 /******************** Bits definition for RTC_BKP8R register ****************/ 8928 #define RTC_BKP8R_Pos (0U) 8929 #define RTC_BKP8R_Msk (0xFFFFFFFFUL << RTC_BKP8R_Pos) /*!< 0xFFFFFFFF */ 8930 #define RTC_BKP8R RTC_BKP8R_Msk 8931 8932 /******************** Bits definition for RTC_BKP9R register ****************/ 8933 #define RTC_BKP9R_Pos (0U) 8934 #define RTC_BKP9R_Msk (0xFFFFFFFFUL << RTC_BKP9R_Pos) /*!< 0xFFFFFFFF */ 8935 #define RTC_BKP9R RTC_BKP9R_Msk 8936 8937 /******************** Bits definition for RTC_BKP10R register ***************/ 8938 #define RTC_BKP10R_Pos (0U) 8939 #define RTC_BKP10R_Msk (0xFFFFFFFFUL << RTC_BKP10R_Pos) /*!< 0xFFFFFFFF */ 8940 #define RTC_BKP10R RTC_BKP10R_Msk 8941 8942 /******************** Bits definition for RTC_BKP11R register ***************/ 8943 #define RTC_BKP11R_Pos (0U) 8944 #define RTC_BKP11R_Msk (0xFFFFFFFFUL << RTC_BKP11R_Pos) /*!< 0xFFFFFFFF */ 8945 #define RTC_BKP11R RTC_BKP11R_Msk 8946 8947 /******************** Bits definition for RTC_BKP12R register ***************/ 8948 #define RTC_BKP12R_Pos (0U) 8949 #define RTC_BKP12R_Msk (0xFFFFFFFFUL << RTC_BKP12R_Pos) /*!< 0xFFFFFFFF */ 8950 #define RTC_BKP12R RTC_BKP12R_Msk 8951 8952 /******************** Bits definition for RTC_BKP13R register ***************/ 8953 #define RTC_BKP13R_Pos (0U) 8954 #define RTC_BKP13R_Msk (0xFFFFFFFFUL << RTC_BKP13R_Pos) /*!< 0xFFFFFFFF */ 8955 #define RTC_BKP13R RTC_BKP13R_Msk 8956 8957 /******************** Bits definition for RTC_BKP14R register ***************/ 8958 #define RTC_BKP14R_Pos (0U) 8959 #define RTC_BKP14R_Msk (0xFFFFFFFFUL << RTC_BKP14R_Pos) /*!< 0xFFFFFFFF */ 8960 #define RTC_BKP14R RTC_BKP14R_Msk 8961 8962 /******************** Bits definition for RTC_BKP15R register ***************/ 8963 #define RTC_BKP15R_Pos (0U) 8964 #define RTC_BKP15R_Msk (0xFFFFFFFFUL << RTC_BKP15R_Pos) /*!< 0xFFFFFFFF */ 8965 #define RTC_BKP15R RTC_BKP15R_Msk 8966 8967 /******************** Bits definition for RTC_BKP16R register ***************/ 8968 #define RTC_BKP16R_Pos (0U) 8969 #define RTC_BKP16R_Msk (0xFFFFFFFFUL << RTC_BKP16R_Pos) /*!< 0xFFFFFFFF */ 8970 #define RTC_BKP16R RTC_BKP16R_Msk 8971 8972 /******************** Bits definition for RTC_BKP17R register ***************/ 8973 #define RTC_BKP17R_Pos (0U) 8974 #define RTC_BKP17R_Msk (0xFFFFFFFFUL << RTC_BKP17R_Pos) /*!< 0xFFFFFFFF */ 8975 #define RTC_BKP17R RTC_BKP17R_Msk 8976 8977 /******************** Bits definition for RTC_BKP18R register ***************/ 8978 #define RTC_BKP18R_Pos (0U) 8979 #define RTC_BKP18R_Msk (0xFFFFFFFFUL << RTC_BKP18R_Pos) /*!< 0xFFFFFFFF */ 8980 #define RTC_BKP18R RTC_BKP18R_Msk 8981 8982 /******************** Bits definition for RTC_BKP19R register ***************/ 8983 #define RTC_BKP19R_Pos (0U) 8984 #define RTC_BKP19R_Msk (0xFFFFFFFFUL << RTC_BKP19R_Pos) /*!< 0xFFFFFFFF */ 8985 #define RTC_BKP19R RTC_BKP19R_Msk 8986 8987 /******************** Bits definition for RTC_BKP20R register ***************/ 8988 #define RTC_BKP20R_Pos (0U) 8989 #define RTC_BKP20R_Msk (0xFFFFFFFFUL << RTC_BKP20R_Pos) /*!< 0xFFFFFFFF */ 8990 #define RTC_BKP20R RTC_BKP20R_Msk 8991 8992 /******************** Bits definition for RTC_BKP21R register ***************/ 8993 #define RTC_BKP21R_Pos (0U) 8994 #define RTC_BKP21R_Msk (0xFFFFFFFFUL << RTC_BKP21R_Pos) /*!< 0xFFFFFFFF */ 8995 #define RTC_BKP21R RTC_BKP21R_Msk 8996 8997 /******************** Bits definition for RTC_BKP22R register ***************/ 8998 #define RTC_BKP22R_Pos (0U) 8999 #define RTC_BKP22R_Msk (0xFFFFFFFFUL << RTC_BKP22R_Pos) /*!< 0xFFFFFFFF */ 9000 #define RTC_BKP22R RTC_BKP22R_Msk 9001 9002 /******************** Bits definition for RTC_BKP23R register ***************/ 9003 #define RTC_BKP23R_Pos (0U) 9004 #define RTC_BKP23R_Msk (0xFFFFFFFFUL << RTC_BKP23R_Pos) /*!< 0xFFFFFFFF */ 9005 #define RTC_BKP23R RTC_BKP23R_Msk 9006 9007 /******************** Bits definition for RTC_BKP24R register ***************/ 9008 #define RTC_BKP24R_Pos (0U) 9009 #define RTC_BKP24R_Msk (0xFFFFFFFFUL << RTC_BKP24R_Pos) /*!< 0xFFFFFFFF */ 9010 #define RTC_BKP24R RTC_BKP24R_Msk 9011 9012 /******************** Bits definition for RTC_BKP25R register ***************/ 9013 #define RTC_BKP25R_Pos (0U) 9014 #define RTC_BKP25R_Msk (0xFFFFFFFFUL << RTC_BKP25R_Pos) /*!< 0xFFFFFFFF */ 9015 #define RTC_BKP25R RTC_BKP25R_Msk 9016 9017 /******************** Bits definition for RTC_BKP26R register ***************/ 9018 #define RTC_BKP26R_Pos (0U) 9019 #define RTC_BKP26R_Msk (0xFFFFFFFFUL << RTC_BKP26R_Pos) /*!< 0xFFFFFFFF */ 9020 #define RTC_BKP26R RTC_BKP26R_Msk 9021 9022 /******************** Bits definition for RTC_BKP27R register ***************/ 9023 #define RTC_BKP27R_Pos (0U) 9024 #define RTC_BKP27R_Msk (0xFFFFFFFFUL << RTC_BKP27R_Pos) /*!< 0xFFFFFFFF */ 9025 #define RTC_BKP27R RTC_BKP27R_Msk 9026 9027 /******************** Bits definition for RTC_BKP28R register ***************/ 9028 #define RTC_BKP28R_Pos (0U) 9029 #define RTC_BKP28R_Msk (0xFFFFFFFFUL << RTC_BKP28R_Pos) /*!< 0xFFFFFFFF */ 9030 #define RTC_BKP28R RTC_BKP28R_Msk 9031 9032 /******************** Bits definition for RTC_BKP29R register ***************/ 9033 #define RTC_BKP29R_Pos (0U) 9034 #define RTC_BKP29R_Msk (0xFFFFFFFFUL << RTC_BKP29R_Pos) /*!< 0xFFFFFFFF */ 9035 #define RTC_BKP29R RTC_BKP29R_Msk 9036 9037 /******************** Bits definition for RTC_BKP30R register ***************/ 9038 #define RTC_BKP30R_Pos (0U) 9039 #define RTC_BKP30R_Msk (0xFFFFFFFFUL << RTC_BKP30R_Pos) /*!< 0xFFFFFFFF */ 9040 #define RTC_BKP30R RTC_BKP30R_Msk 9041 9042 /******************** Bits definition for RTC_BKP31R register ***************/ 9043 #define RTC_BKP31R_Pos (0U) 9044 #define RTC_BKP31R_Msk (0xFFFFFFFFUL << RTC_BKP31R_Pos) /*!< 0xFFFFFFFF */ 9045 #define RTC_BKP31R RTC_BKP31R_Msk 9046 9047 /******************** Number of backup registers ******************************/ 9048 #define RTC_BKP_NUMBER 32 9049 9050 /******************************************************************************/ 9051 /* */ 9052 /* Sigma-Delta Analog to Digital Converter (SDADC) */ 9053 /* */ 9054 /******************************************************************************/ 9055 9056 /***************** Bit definition for SDADC_CR1 register ********************/ 9057 #define SDADC_CR1_EOCALIE_Pos (0U) 9058 #define SDADC_CR1_EOCALIE_Msk (0x1UL << SDADC_CR1_EOCALIE_Pos) /*!< 0x00000001 */ 9059 #define SDADC_CR1_EOCALIE SDADC_CR1_EOCALIE_Msk /*!< End of calibration interrupt enable */ 9060 #define SDADC_CR1_JEOCIE_Pos (1U) 9061 #define SDADC_CR1_JEOCIE_Msk (0x1UL << SDADC_CR1_JEOCIE_Pos) /*!< 0x00000002 */ 9062 #define SDADC_CR1_JEOCIE SDADC_CR1_JEOCIE_Msk /*!< Injected end of conversion interrupt enable */ 9063 #define SDADC_CR1_JOVRIE_Pos (2U) 9064 #define SDADC_CR1_JOVRIE_Msk (0x1UL << SDADC_CR1_JOVRIE_Pos) /*!< 0x00000004 */ 9065 #define SDADC_CR1_JOVRIE SDADC_CR1_JOVRIE_Msk /*!< Injected data overrun interrupt enable */ 9066 #define SDADC_CR1_REOCIE_Pos (3U) 9067 #define SDADC_CR1_REOCIE_Msk (0x1UL << SDADC_CR1_REOCIE_Pos) /*!< 0x00000008 */ 9068 #define SDADC_CR1_REOCIE SDADC_CR1_REOCIE_Msk /*!< Regular end of conversion interrupt enable */ 9069 #define SDADC_CR1_ROVRIE_Pos (4U) 9070 #define SDADC_CR1_ROVRIE_Msk (0x1UL << SDADC_CR1_ROVRIE_Pos) /*!< 0x00000010 */ 9071 #define SDADC_CR1_ROVRIE SDADC_CR1_ROVRIE_Msk /*!< Regular data overrun interrupt enable */ 9072 #define SDADC_CR1_REFV_Pos (8U) 9073 #define SDADC_CR1_REFV_Msk (0x3UL << SDADC_CR1_REFV_Pos) /*!< 0x00000300 */ 9074 #define SDADC_CR1_REFV SDADC_CR1_REFV_Msk /*!< Reference voltage selection */ 9075 #define SDADC_CR1_REFV_0 (0x1UL << SDADC_CR1_REFV_Pos) /*!< 0x00000100 */ 9076 #define SDADC_CR1_REFV_1 (0x2UL << SDADC_CR1_REFV_Pos) /*!< 0x00000200 */ 9077 #define SDADC_CR1_SLOWCK_Pos (10U) 9078 #define SDADC_CR1_SLOWCK_Msk (0x1UL << SDADC_CR1_SLOWCK_Pos) /*!< 0x00000400 */ 9079 #define SDADC_CR1_SLOWCK SDADC_CR1_SLOWCK_Msk /*!< Slow clock mode enable */ 9080 #define SDADC_CR1_SBI_Pos (11U) 9081 #define SDADC_CR1_SBI_Msk (0x1UL << SDADC_CR1_SBI_Pos) /*!< 0x00000800 */ 9082 #define SDADC_CR1_SBI SDADC_CR1_SBI_Msk /*!< Enter standby mode when idle */ 9083 #define SDADC_CR1_PDI_Pos (12U) 9084 #define SDADC_CR1_PDI_Msk (0x1UL << SDADC_CR1_PDI_Pos) /*!< 0x00001000 */ 9085 #define SDADC_CR1_PDI SDADC_CR1_PDI_Msk /*!< Enter power down mode when idle */ 9086 #define SDADC_CR1_JSYNC_Pos (14U) 9087 #define SDADC_CR1_JSYNC_Msk (0x1UL << SDADC_CR1_JSYNC_Pos) /*!< 0x00004000 */ 9088 #define SDADC_CR1_JSYNC SDADC_CR1_JSYNC_Msk /*!< Launch a injected conversion synchronously with SDADC1 */ 9089 #define SDADC_CR1_RSYNC_Pos (15U) 9090 #define SDADC_CR1_RSYNC_Msk (0x1UL << SDADC_CR1_RSYNC_Pos) /*!< 0x00008000 */ 9091 #define SDADC_CR1_RSYNC SDADC_CR1_RSYNC_Msk /*!< Launch regular conversion synchronously with SDADC1 */ 9092 #define SDADC_CR1_JDMAEN_Pos (16U) 9093 #define SDADC_CR1_JDMAEN_Msk (0x1UL << SDADC_CR1_JDMAEN_Pos) /*!< 0x00010000 */ 9094 #define SDADC_CR1_JDMAEN SDADC_CR1_JDMAEN_Msk /*!< DMA channel enabled to read data for the injected channel group */ 9095 #define SDADC_CR1_RDMAEN_Pos (17U) 9096 #define SDADC_CR1_RDMAEN_Msk (0x1UL << SDADC_CR1_RDMAEN_Pos) /*!< 0x00020000 */ 9097 #define SDADC_CR1_RDMAEN SDADC_CR1_RDMAEN_Msk /*!< DMA channel enabled to read data for the regular channel */ 9098 #define SDADC_CR1_INIT_Pos (31U) 9099 #define SDADC_CR1_INIT_Msk (0x1UL << SDADC_CR1_INIT_Pos) /*!< 0x80000000 */ 9100 #define SDADC_CR1_INIT SDADC_CR1_INIT_Msk /*!< Initialization mode request */ 9101 9102 /***************** Bit definition for SDADC_CR2 register ********************/ 9103 #define SDADC_CR2_ADON_Pos (0U) 9104 #define SDADC_CR2_ADON_Msk (0x1UL << SDADC_CR2_ADON_Pos) /*!< 0x00000001 */ 9105 #define SDADC_CR2_ADON SDADC_CR2_ADON_Msk /*!< SDADC enable */ 9106 #define SDADC_CR2_CALIBCNT_Pos (1U) 9107 #define SDADC_CR2_CALIBCNT_Msk (0x3UL << SDADC_CR2_CALIBCNT_Pos) /*!< 0x00000006 */ 9108 #define SDADC_CR2_CALIBCNT SDADC_CR2_CALIBCNT_Msk /*!< Number of calibration sequences to be performed */ 9109 #define SDADC_CR2_CALIBCNT_0 (0x1UL << SDADC_CR2_CALIBCNT_Pos) /*!< 0x00000002 */ 9110 #define SDADC_CR2_CALIBCNT_1 (0x2UL << SDADC_CR2_CALIBCNT_Pos) /*!< 0x00000004 */ 9111 #define SDADC_CR2_STARTCALIB_Pos (4U) 9112 #define SDADC_CR2_STARTCALIB_Msk (0x1UL << SDADC_CR2_STARTCALIB_Pos) /*!< 0x00000010 */ 9113 #define SDADC_CR2_STARTCALIB SDADC_CR2_STARTCALIB_Msk /*!< Start calibration */ 9114 #define SDADC_CR2_JCONT_Pos (5U) 9115 #define SDADC_CR2_JCONT_Msk (0x1UL << SDADC_CR2_JCONT_Pos) /*!< 0x00000020 */ 9116 #define SDADC_CR2_JCONT SDADC_CR2_JCONT_Msk /*!< Continuous mode selection for injected conversions */ 9117 #define SDADC_CR2_JDS_Pos (6U) 9118 #define SDADC_CR2_JDS_Msk (0x1UL << SDADC_CR2_JDS_Pos) /*!< 0x00000040 */ 9119 #define SDADC_CR2_JDS SDADC_CR2_JDS_Msk /*!< Delay start of injected conversions */ 9120 #define SDADC_CR2_JEXTSEL_Pos (8U) 9121 #define SDADC_CR2_JEXTSEL_Msk (0xFUL << SDADC_CR2_JEXTSEL_Pos) /*!< 0x00000F00 */ 9122 #define SDADC_CR2_JEXTSEL SDADC_CR2_JEXTSEL_Msk /*!< Trigger signal selection for launching injected conversions */ 9123 #define SDADC_CR2_JEXTSEL_0 (0x1UL << SDADC_CR2_JEXTSEL_Pos) /*!< 0x00000100 */ 9124 #define SDADC_CR2_JEXTSEL_1 (0x2UL << SDADC_CR2_JEXTSEL_Pos) /*!< 0x00000200 */ 9125 #define SDADC_CR2_JEXTSEL_2 (0x4UL << SDADC_CR2_JEXTSEL_Pos) /*!< 0x00000400 */ 9126 #define SDADC_CR2_JEXTSEL_3 (0x8UL << SDADC_CR2_JEXTSEL_Pos) /*!< 0x00000800 */ 9127 #define SDADC_CR2_JEXTEN_Pos (13U) 9128 #define SDADC_CR2_JEXTEN_Msk (0x3UL << SDADC_CR2_JEXTEN_Pos) /*!< 0x00006000 */ 9129 #define SDADC_CR2_JEXTEN SDADC_CR2_JEXTEN_Msk /*!< Trigger enable and trigger edge selection for injected conversions */ 9130 #define SDADC_CR2_JEXTEN_0 (0x1UL << SDADC_CR2_JEXTEN_Pos) /*!< 0x00002000 */ 9131 #define SDADC_CR2_JEXTEN_1 (0x2UL << SDADC_CR2_JEXTEN_Pos) /*!< 0x00004000 */ 9132 #define SDADC_CR2_JSWSTART_Pos (15U) 9133 #define SDADC_CR2_JSWSTART_Msk (0x1UL << SDADC_CR2_JSWSTART_Pos) /*!< 0x00008000 */ 9134 #define SDADC_CR2_JSWSTART SDADC_CR2_JSWSTART_Msk /*!< Start a conversion of the injected group of channels */ 9135 #define SDADC_CR2_RCH_Pos (16U) 9136 #define SDADC_CR2_RCH_Msk (0xFUL << SDADC_CR2_RCH_Pos) /*!< 0x000F0000 */ 9137 #define SDADC_CR2_RCH SDADC_CR2_RCH_Msk /*!< Regular channel selection */ 9138 #define SDADC_CR2_RCH_0 (0x1UL << SDADC_CR2_RCH_Pos) /*!< 0x00010000 */ 9139 #define SDADC_CR2_RCH_1 (0x2UL << SDADC_CR2_RCH_Pos) /*!< 0x00020000 */ 9140 #define SDADC_CR2_RCH_2 (0x4UL << SDADC_CR2_RCH_Pos) /*!< 0x00040000 */ 9141 #define SDADC_CR2_RCH_3 (0x8UL << SDADC_CR2_RCH_Pos) /*!< 0x00080000 */ 9142 #define SDADC_CR2_RCONT_Pos (22U) 9143 #define SDADC_CR2_RCONT_Msk (0x1UL << SDADC_CR2_RCONT_Pos) /*!< 0x00400000 */ 9144 #define SDADC_CR2_RCONT SDADC_CR2_RCONT_Msk /*!< Continuous mode selection for regular conversions */ 9145 #define SDADC_CR2_RSWSTART_Pos (23U) 9146 #define SDADC_CR2_RSWSTART_Msk (0x1UL << SDADC_CR2_RSWSTART_Pos) /*!< 0x00800000 */ 9147 #define SDADC_CR2_RSWSTART SDADC_CR2_RSWSTART_Msk /*!< Software start of a conversion on the regular channel */ 9148 #define SDADC_CR2_FAST_Pos (24U) 9149 #define SDADC_CR2_FAST_Msk (0x1UL << SDADC_CR2_FAST_Pos) /*!< 0x01000000 */ 9150 #define SDADC_CR2_FAST SDADC_CR2_FAST_Msk /*!< Fast conversion mode selection */ 9151 9152 /******************** Bit definition for SDADC_ISR register *****************/ 9153 #define SDADC_ISR_EOCALF_Pos (0U) 9154 #define SDADC_ISR_EOCALF_Msk (0x1UL << SDADC_ISR_EOCALF_Pos) /*!< 0x00000001 */ 9155 #define SDADC_ISR_EOCALF SDADC_ISR_EOCALF_Msk /*!< End of calibration flag */ 9156 #define SDADC_ISR_JEOCF_Pos (1U) 9157 #define SDADC_ISR_JEOCF_Msk (0x1UL << SDADC_ISR_JEOCF_Pos) /*!< 0x00000002 */ 9158 #define SDADC_ISR_JEOCF SDADC_ISR_JEOCF_Msk /*!< End of injected conversion flag */ 9159 #define SDADC_ISR_JOVRF_Pos (2U) 9160 #define SDADC_ISR_JOVRF_Msk (0x1UL << SDADC_ISR_JOVRF_Pos) /*!< 0x00000004 */ 9161 #define SDADC_ISR_JOVRF SDADC_ISR_JOVRF_Msk /*!< Injected conversion overrun flag */ 9162 #define SDADC_ISR_REOCF_Pos (3U) 9163 #define SDADC_ISR_REOCF_Msk (0x1UL << SDADC_ISR_REOCF_Pos) /*!< 0x00000008 */ 9164 #define SDADC_ISR_REOCF SDADC_ISR_REOCF_Msk /*!< End of regular conversion flag */ 9165 #define SDADC_ISR_ROVRF_Pos (4U) 9166 #define SDADC_ISR_ROVRF_Msk (0x1UL << SDADC_ISR_ROVRF_Pos) /*!< 0x00000010 */ 9167 #define SDADC_ISR_ROVRF SDADC_ISR_ROVRF_Msk /*!< Regular conversion overrun flag */ 9168 #define SDADC_ISR_CALIBIP_Pos (12U) 9169 #define SDADC_ISR_CALIBIP_Msk (0x1UL << SDADC_ISR_CALIBIP_Pos) /*!< 0x00001000 */ 9170 #define SDADC_ISR_CALIBIP SDADC_ISR_CALIBIP_Msk /*!< Calibration in progress status */ 9171 #define SDADC_ISR_JCIP_Pos (13U) 9172 #define SDADC_ISR_JCIP_Msk (0x1UL << SDADC_ISR_JCIP_Pos) /*!< 0x00002000 */ 9173 #define SDADC_ISR_JCIP SDADC_ISR_JCIP_Msk /*!< Injected conversion in progress status */ 9174 #define SDADC_ISR_RCIP_Pos (14U) 9175 #define SDADC_ISR_RCIP_Msk (0x1UL << SDADC_ISR_RCIP_Pos) /*!< 0x00004000 */ 9176 #define SDADC_ISR_RCIP SDADC_ISR_RCIP_Msk /*!< Regular conversion in progress status */ 9177 #define SDADC_ISR_STABIP_Pos (15U) 9178 #define SDADC_ISR_STABIP_Msk (0x1UL << SDADC_ISR_STABIP_Pos) /*!< 0x00008000 */ 9179 #define SDADC_ISR_STABIP SDADC_ISR_STABIP_Msk /*!< Stabilization in progress status */ 9180 #define SDADC_ISR_INITRDY_Pos (31U) 9181 #define SDADC_ISR_INITRDY_Msk (0x1UL << SDADC_ISR_INITRDY_Pos) /*!< 0x80000000 */ 9182 #define SDADC_ISR_INITRDY SDADC_ISR_INITRDY_Msk /*!< Initialization mode is ready */ 9183 9184 /****************** Bit definition for SDADC_CLRISR register ****************/ 9185 #define SDADC_ISR_CLREOCALF_Pos (0U) 9186 #define SDADC_ISR_CLREOCALF_Msk (0x1UL << SDADC_ISR_CLREOCALF_Pos) /*!< 0x00000001 */ 9187 #define SDADC_ISR_CLREOCALF SDADC_ISR_CLREOCALF_Msk /*!< Clear the end of calibration flag */ 9188 #define SDADC_ISR_CLRJOVRF_Pos (2U) 9189 #define SDADC_ISR_CLRJOVRF_Msk (0x1UL << SDADC_ISR_CLRJOVRF_Pos) /*!< 0x00000004 */ 9190 #define SDADC_ISR_CLRJOVRF SDADC_ISR_CLRJOVRF_Msk /*!< Clear the injected conversion overrun flag */ 9191 #define SDADC_ISR_CLRROVRF_Pos (4U) 9192 #define SDADC_ISR_CLRROVRF_Msk (0x1UL << SDADC_ISR_CLRROVRF_Pos) /*!< 0x00000010 */ 9193 #define SDADC_ISR_CLRROVRF SDADC_ISR_CLRROVRF_Msk /*!< Clear the regular conversion overrun flag */ 9194 9195 /****************** Bit definition for SDADC_JCHGR register *****************/ 9196 #define SDADC_JCHGR_JCHG_Pos (0U) 9197 #define SDADC_JCHGR_JCHG_Msk (0x1FFUL << SDADC_JCHGR_JCHG_Pos) /*!< 0x000001FF */ 9198 #define SDADC_JCHGR_JCHG SDADC_JCHGR_JCHG_Msk /*!< Injected channel group selection */ 9199 #define SDADC_JCHGR_JCHG_0 (0x001UL << SDADC_JCHGR_JCHG_Pos) /*!< 0x00000001 */ 9200 #define SDADC_JCHGR_JCHG_1 (0x002UL << SDADC_JCHGR_JCHG_Pos) /*!< 0x00000002 */ 9201 #define SDADC_JCHGR_JCHG_2 (0x004UL << SDADC_JCHGR_JCHG_Pos) /*!< 0x00000004 */ 9202 #define SDADC_JCHGR_JCHG_3 (0x008UL << SDADC_JCHGR_JCHG_Pos) /*!< 0x00000008 */ 9203 #define SDADC_JCHGR_JCHG_4 (0x010UL << SDADC_JCHGR_JCHG_Pos) /*!< 0x00000010 */ 9204 #define SDADC_JCHGR_JCHG_5 (0x020UL << SDADC_JCHGR_JCHG_Pos) /*!< 0x00000020 */ 9205 #define SDADC_JCHGR_JCHG_6 (0x040UL << SDADC_JCHGR_JCHG_Pos) /*!< 0x00000040 */ 9206 #define SDADC_JCHGR_JCHG_7 (0x080UL << SDADC_JCHGR_JCHG_Pos) /*!< 0x00000080 */ 9207 #define SDADC_JCHGR_JCHG_8 (0x100UL << SDADC_JCHGR_JCHG_Pos) /*!< 0x00000100 */ 9208 9209 /****************** Bit definition for SDADC_CONF0R register ****************/ 9210 #define SDADC_CONF0R_OFFSET0_Pos (0U) 9211 #define SDADC_CONF0R_OFFSET0_Msk (0xFFFUL << SDADC_CONF0R_OFFSET0_Pos) /*!< 0x00000FFF */ 9212 #define SDADC_CONF0R_OFFSET0 SDADC_CONF0R_OFFSET0_Msk /*!< 12-bit calibration offset for configuration 0 */ 9213 #define SDADC_CONF0R_GAIN0_Pos (20U) 9214 #define SDADC_CONF0R_GAIN0_Msk (0x7UL << SDADC_CONF0R_GAIN0_Pos) /*!< 0x00700000 */ 9215 #define SDADC_CONF0R_GAIN0 SDADC_CONF0R_GAIN0_Msk /*!< Gain setting for configuration 0 */ 9216 #define SDADC_CONF0R_GAIN0_0 (0x1UL << SDADC_CONF0R_GAIN0_Pos) /*!< 0x00100000 */ 9217 #define SDADC_CONF0R_GAIN0_1 (0x2UL << SDADC_CONF0R_GAIN0_Pos) /*!< 0x00200000 */ 9218 #define SDADC_CONF0R_GAIN0_2 (0x4UL << SDADC_CONF0R_GAIN0_Pos) /*!< 0x00400000 */ 9219 #define SDADC_CONF0R_SE0_Pos (26U) 9220 #define SDADC_CONF0R_SE0_Msk (0x3UL << SDADC_CONF0R_SE0_Pos) /*!< 0x0C000000 */ 9221 #define SDADC_CONF0R_SE0 SDADC_CONF0R_SE0_Msk /*!< Single ended mode for configuration 0 */ 9222 #define SDADC_CONF0R_SE0_0 (0x1UL << SDADC_CONF0R_SE0_Pos) /*!< 0x04000000 */ 9223 #define SDADC_CONF0R_SE0_1 (0x2UL << SDADC_CONF0R_SE0_Pos) /*!< 0x08000000 */ 9224 #define SDADC_CONF0R_COMMON0_Pos (30U) 9225 #define SDADC_CONF0R_COMMON0_Msk (0x3UL << SDADC_CONF0R_COMMON0_Pos) /*!< 0xC0000000 */ 9226 #define SDADC_CONF0R_COMMON0 SDADC_CONF0R_COMMON0_Msk /*!< Common mode for configuration 0 */ 9227 #define SDADC_CONF0R_COMMON0_0 (0x1UL << SDADC_CONF0R_COMMON0_Pos) /*!< 0x40000000 */ 9228 #define SDADC_CONF0R_COMMON0_1 (0x2UL << SDADC_CONF0R_COMMON0_Pos) /*!< 0x80000000 */ 9229 9230 /****************** Bit definition for SDADC_CONF1R register ****************/ 9231 #define SDADC_CONF1R_OFFSET1_Pos (0U) 9232 #define SDADC_CONF1R_OFFSET1_Msk (0xFFFUL << SDADC_CONF1R_OFFSET1_Pos) /*!< 0x00000FFF */ 9233 #define SDADC_CONF1R_OFFSET1 SDADC_CONF1R_OFFSET1_Msk /*!< 12-bit calibration offset for configuration 1 */ 9234 #define SDADC_CONF1R_GAIN1_Pos (20U) 9235 #define SDADC_CONF1R_GAIN1_Msk (0x7UL << SDADC_CONF1R_GAIN1_Pos) /*!< 0x00700000 */ 9236 #define SDADC_CONF1R_GAIN1 SDADC_CONF1R_GAIN1_Msk /*!< Gain setting for configuration 1 */ 9237 #define SDADC_CONF1R_GAIN1_0 (0x1UL << SDADC_CONF1R_GAIN1_Pos) /*!< 0x00100000 */ 9238 #define SDADC_CONF1R_GAIN1_1 (0x2UL << SDADC_CONF1R_GAIN1_Pos) /*!< 0x00200000 */ 9239 #define SDADC_CONF1R_GAIN1_2 (0x4UL << SDADC_CONF1R_GAIN1_Pos) /*!< 0x00400000 */ 9240 #define SDADC_CONF1R_SE1_Pos (26U) 9241 #define SDADC_CONF1R_SE1_Msk (0x3UL << SDADC_CONF1R_SE1_Pos) /*!< 0x0C000000 */ 9242 #define SDADC_CONF1R_SE1 SDADC_CONF1R_SE1_Msk /*!< Single ended mode for configuration 1 */ 9243 #define SDADC_CONF1R_SE1_0 (0x1UL << SDADC_CONF1R_SE1_Pos) /*!< 0x04000000 */ 9244 #define SDADC_CONF1R_SE1_1 (0x2UL << SDADC_CONF1R_SE1_Pos) /*!< 0x08000000 */ 9245 #define SDADC_CONF1R_COMMON1_Pos (30U) 9246 #define SDADC_CONF1R_COMMON1_Msk (0x3UL << SDADC_CONF1R_COMMON1_Pos) /*!< 0xC0000000 */ 9247 #define SDADC_CONF1R_COMMON1 SDADC_CONF1R_COMMON1_Msk /*!< Common mode for configuration 1 */ 9248 #define SDADC_CONF1R_COMMON1_0 (0x1UL << SDADC_CONF1R_COMMON1_Pos) /*!< 0x40000000 */ 9249 #define SDADC_CONF1R_COMMON1_1 (0x2UL << SDADC_CONF1R_COMMON1_Pos) /*!< 0x80000000 */ 9250 9251 /****************** Bit definition for SDADC_CONF2R register ****************/ 9252 #define SDADC_CONF2R_OFFSET2_Pos (0U) 9253 #define SDADC_CONF2R_OFFSET2_Msk (0xFFFUL << SDADC_CONF2R_OFFSET2_Pos) /*!< 0x00000FFF */ 9254 #define SDADC_CONF2R_OFFSET2 SDADC_CONF2R_OFFSET2_Msk /*!< 12-bit calibration offset for configuration 2 */ 9255 #define SDADC_CONF2R_GAIN2_Pos (20U) 9256 #define SDADC_CONF2R_GAIN2_Msk (0x7UL << SDADC_CONF2R_GAIN2_Pos) /*!< 0x00700000 */ 9257 #define SDADC_CONF2R_GAIN2 SDADC_CONF2R_GAIN2_Msk /*!< Gain setting for configuration 2 */ 9258 #define SDADC_CONF2R_GAIN2_0 (0x1UL << SDADC_CONF2R_GAIN2_Pos) /*!< 0x00100000 */ 9259 #define SDADC_CONF2R_GAIN2_1 (0x2UL << SDADC_CONF2R_GAIN2_Pos) /*!< 0x00200000 */ 9260 #define SDADC_CONF2R_GAIN2_2 (0x4UL << SDADC_CONF2R_GAIN2_Pos) /*!< 0x00400000 */ 9261 #define SDADC_CONF2R_SE2_Pos (26U) 9262 #define SDADC_CONF2R_SE2_Msk (0x3UL << SDADC_CONF2R_SE2_Pos) /*!< 0x0C000000 */ 9263 #define SDADC_CONF2R_SE2 SDADC_CONF2R_SE2_Msk /*!< Single ended mode for configuration 2 */ 9264 #define SDADC_CONF2R_SE2_0 (0x1UL << SDADC_CONF2R_SE2_Pos) /*!< 0x04000000 */ 9265 #define SDADC_CONF2R_SE2_1 (0x2UL << SDADC_CONF2R_SE2_Pos) /*!< 0x08000000 */ 9266 #define SDADC_CONF2R_COMMON2_Pos (30U) 9267 #define SDADC_CONF2R_COMMON2_Msk (0x3UL << SDADC_CONF2R_COMMON2_Pos) /*!< 0xC0000000 */ 9268 #define SDADC_CONF2R_COMMON2 SDADC_CONF2R_COMMON2_Msk /*!< Common mode for configuration 2 */ 9269 #define SDADC_CONF2R_COMMON2_0 (0x1UL << SDADC_CONF2R_COMMON2_Pos) /*!< 0x40000000 */ 9270 #define SDADC_CONF2R_COMMON2_1 (0x2UL << SDADC_CONF2R_COMMON2_Pos) /*!< 0x80000000 */ 9271 9272 /***************** Bit definition for SDADC_CONFCHR1 register ***************/ 9273 #define SDADC_CONFCHR1_CONFCH0_Pos (0U) 9274 #define SDADC_CONFCHR1_CONFCH0_Msk (0x3UL << SDADC_CONFCHR1_CONFCH0_Pos) /*!< 0x00000003 */ 9275 #define SDADC_CONFCHR1_CONFCH0 SDADC_CONFCHR1_CONFCH0_Msk /*!< Channel 0 configuration */ 9276 #define SDADC_CONFCHR1_CONFCH1_Pos (4U) 9277 #define SDADC_CONFCHR1_CONFCH1_Msk (0x3UL << SDADC_CONFCHR1_CONFCH1_Pos) /*!< 0x00000030 */ 9278 #define SDADC_CONFCHR1_CONFCH1 SDADC_CONFCHR1_CONFCH1_Msk /*!< Channel 1 configuration */ 9279 #define SDADC_CONFCHR1_CONFCH2_Pos (8U) 9280 #define SDADC_CONFCHR1_CONFCH2_Msk (0x3UL << SDADC_CONFCHR1_CONFCH2_Pos) /*!< 0x00000300 */ 9281 #define SDADC_CONFCHR1_CONFCH2 SDADC_CONFCHR1_CONFCH2_Msk /*!< Channel 2 configuration */ 9282 #define SDADC_CONFCHR1_CONFCH3_Pos (12U) 9283 #define SDADC_CONFCHR1_CONFCH3_Msk (0x3UL << SDADC_CONFCHR1_CONFCH3_Pos) /*!< 0x00003000 */ 9284 #define SDADC_CONFCHR1_CONFCH3 SDADC_CONFCHR1_CONFCH3_Msk /*!< Channel 3 configuration */ 9285 #define SDADC_CONFCHR1_CONFCH4_Pos (16U) 9286 #define SDADC_CONFCHR1_CONFCH4_Msk (0x3UL << SDADC_CONFCHR1_CONFCH4_Pos) /*!< 0x00030000 */ 9287 #define SDADC_CONFCHR1_CONFCH4 SDADC_CONFCHR1_CONFCH4_Msk /*!< Channel 4 configuration */ 9288 #define SDADC_CONFCHR1_CONFCH5_Pos (20U) 9289 #define SDADC_CONFCHR1_CONFCH5_Msk (0x3UL << SDADC_CONFCHR1_CONFCH5_Pos) /*!< 0x00300000 */ 9290 #define SDADC_CONFCHR1_CONFCH5 SDADC_CONFCHR1_CONFCH5_Msk /*!< Channel 5 configuration */ 9291 #define SDADC_CONFCHR1_CONFCH6_Pos (24U) 9292 #define SDADC_CONFCHR1_CONFCH6_Msk (0x3UL << SDADC_CONFCHR1_CONFCH6_Pos) /*!< 0x03000000 */ 9293 #define SDADC_CONFCHR1_CONFCH6 SDADC_CONFCHR1_CONFCH6_Msk /*!< Channel 6 configuration */ 9294 #define SDADC_CONFCHR1_CONFCH7_Pos (28U) 9295 #define SDADC_CONFCHR1_CONFCH7_Msk (0x3UL << SDADC_CONFCHR1_CONFCH7_Pos) /*!< 0x30000000 */ 9296 #define SDADC_CONFCHR1_CONFCH7 SDADC_CONFCHR1_CONFCH7_Msk /*!< Channel 7 configuration */ 9297 9298 /***************** Bit definition for SDADC_CONFCHR2 register ***************/ 9299 #define SDADC_CONFCHR2_CONFCH8_Pos (0U) 9300 #define SDADC_CONFCHR2_CONFCH8_Msk (0x3UL << SDADC_CONFCHR2_CONFCH8_Pos) /*!< 0x00000003 */ 9301 #define SDADC_CONFCHR2_CONFCH8 SDADC_CONFCHR2_CONFCH8_Msk /*!< Channel 8 configuration */ 9302 9303 /***************** Bit definition for SDADC_JDATAR register ***************/ 9304 #define SDADC_JDATAR_JDATA_Pos (0U) 9305 #define SDADC_JDATAR_JDATA_Msk (0xFFFFUL << SDADC_JDATAR_JDATA_Pos) /*!< 0x0000FFFF */ 9306 #define SDADC_JDATAR_JDATA SDADC_JDATAR_JDATA_Msk /*!< Injected group conversion data */ 9307 #define SDADC_JDATAR_JDATACH_Pos (24U) 9308 #define SDADC_JDATAR_JDATACH_Msk (0xFUL << SDADC_JDATAR_JDATACH_Pos) /*!< 0x0F000000 */ 9309 #define SDADC_JDATAR_JDATACH SDADC_JDATAR_JDATACH_Msk /*!< Injected channel most recently converted */ 9310 #define SDADC_JDATAR_JDATACH_0 (0x1UL << SDADC_JDATAR_JDATACH_Pos) /*!< 0x01000000 */ 9311 #define SDADC_JDATAR_JDATACH_1 (0x2UL << SDADC_JDATAR_JDATACH_Pos) /*!< 0x02000000 */ 9312 #define SDADC_JDATAR_JDATACH_2 (0x4UL << SDADC_JDATAR_JDATACH_Pos) /*!< 0x04000000 */ 9313 #define SDADC_JDATAR_JDATACH_3 (0x8UL << SDADC_JDATAR_JDATACH_Pos) /*!< 0x08000000 */ 9314 9315 /***************** Bit definition for SDADC_RDATAR register ***************/ 9316 #define SDADC_RDATAR_RDATA_Pos (0U) 9317 #define SDADC_RDATAR_RDATA_Msk (0xFFFFUL << SDADC_RDATAR_RDATA_Pos) /*!< 0x0000FFFF */ 9318 #define SDADC_RDATAR_RDATA SDADC_RDATAR_RDATA_Msk /*!< Injected group conversion data */ 9319 9320 /***************** Bit definition for SDADC_JDATA12R register ***************/ 9321 #define SDADC_JDATA12R_JDATA2_Pos (16U) 9322 #define SDADC_JDATA12R_JDATA2_Msk (0xFFFFUL << SDADC_JDATA12R_JDATA2_Pos) /*!< 0xFFFF0000 */ 9323 #define SDADC_JDATA12R_JDATA2 SDADC_JDATA12R_JDATA2_Msk /*!< Injected group conversion data for SDADC2 */ 9324 #define SDADC_JDATA12R_JDATA1_Pos (0U) 9325 #define SDADC_JDATA12R_JDATA1_Msk (0xFFFFUL << SDADC_JDATA12R_JDATA1_Pos) /*!< 0x0000FFFF */ 9326 #define SDADC_JDATA12R_JDATA1 SDADC_JDATA12R_JDATA1_Msk /*!< Injected group conversion data for SDADC1 */ 9327 9328 /***************** Bit definition for SDADC_RDATA12R register ***************/ 9329 #define SDADC_RDATA12R_RDATA2_Pos (16U) 9330 #define SDADC_RDATA12R_RDATA2_Msk (0xFFFFUL << SDADC_RDATA12R_RDATA2_Pos) /*!< 0xFFFF0000 */ 9331 #define SDADC_RDATA12R_RDATA2 SDADC_RDATA12R_RDATA2_Msk /*!< Regular conversion data for SDADC2 */ 9332 #define SDADC_RDATA12R_RDATA1_Pos (0U) 9333 #define SDADC_RDATA12R_RDATA1_Msk (0xFFFFUL << SDADC_RDATA12R_RDATA1_Pos) /*!< 0x0000FFFF */ 9334 #define SDADC_RDATA12R_RDATA1 SDADC_RDATA12R_RDATA1_Msk /*!< Regular conversion data for SDADC1 */ 9335 9336 /***************** Bit definition for SDADC_JDATA13R register ***************/ 9337 #define SDADC_JDATA13R_JDATA3_Pos (16U) 9338 #define SDADC_JDATA13R_JDATA3_Msk (0xFFFFUL << SDADC_JDATA13R_JDATA3_Pos) /*!< 0xFFFF0000 */ 9339 #define SDADC_JDATA13R_JDATA3 SDADC_JDATA13R_JDATA3_Msk /*!< Injected group conversion data for SDADC3 */ 9340 #define SDADC_JDATA13R_JDATA1_Pos (0U) 9341 #define SDADC_JDATA13R_JDATA1_Msk (0xFFFFUL << SDADC_JDATA13R_JDATA1_Pos) /*!< 0x0000FFFF */ 9342 #define SDADC_JDATA13R_JDATA1 SDADC_JDATA13R_JDATA1_Msk /*!< Injected group conversion data for SDADC1 */ 9343 9344 /***************** Bit definition for SDADC_RDATA13R register ***************/ 9345 #define SDADC_RDATA13R_RDATA3_Pos (16U) 9346 #define SDADC_RDATA13R_RDATA3_Msk (0xFFFFUL << SDADC_RDATA13R_RDATA3_Pos) /*!< 0xFFFF0000 */ 9347 #define SDADC_RDATA13R_RDATA3 SDADC_RDATA13R_RDATA3_Msk /*!< Regular conversion data for SDADC3 */ 9348 #define SDADC_RDATA13R_RDATA1_Pos (0U) 9349 #define SDADC_RDATA13R_RDATA1_Msk (0xFFFFUL << SDADC_RDATA13R_RDATA1_Pos) /*!< 0x0000FFFF */ 9350 #define SDADC_RDATA13R_RDATA1 SDADC_RDATA13R_RDATA1_Msk /*!< Regular conversion data for SDADC1 */ 9351 9352 /******************************************************************************/ 9353 /* */ 9354 /* Serial Peripheral Interface (SPI) */ 9355 /* */ 9356 /******************************************************************************/ 9357 9358 /* 9359 * @brief Specific device feature definitions (not present on all devices in the STM32F3 series) 9360 */ 9361 #define SPI_I2S_SUPPORT /*!< I2S support */ 9362 9363 /******************* Bit definition for SPI_CR1 register ********************/ 9364 #define SPI_CR1_CPHA_Pos (0U) 9365 #define SPI_CR1_CPHA_Msk (0x1UL << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */ 9366 #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!< Clock Phase */ 9367 #define SPI_CR1_CPOL_Pos (1U) 9368 #define SPI_CR1_CPOL_Msk (0x1UL << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */ 9369 #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!< Clock Polarity */ 9370 #define SPI_CR1_MSTR_Pos (2U) 9371 #define SPI_CR1_MSTR_Msk (0x1UL << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */ 9372 #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!< Master Selection */ 9373 #define SPI_CR1_BR_Pos (3U) 9374 #define SPI_CR1_BR_Msk (0x7UL << SPI_CR1_BR_Pos) /*!< 0x00000038 */ 9375 #define SPI_CR1_BR SPI_CR1_BR_Msk /*!< BR[2:0] bits (Baud Rate Control) */ 9376 #define SPI_CR1_BR_0 (0x1UL << SPI_CR1_BR_Pos) /*!< 0x00000008 */ 9377 #define SPI_CR1_BR_1 (0x2UL << SPI_CR1_BR_Pos) /*!< 0x00000010 */ 9378 #define SPI_CR1_BR_2 (0x4UL << SPI_CR1_BR_Pos) /*!< 0x00000020 */ 9379 #define SPI_CR1_SPE_Pos (6U) 9380 #define SPI_CR1_SPE_Msk (0x1UL << SPI_CR1_SPE_Pos) /*!< 0x00000040 */ 9381 #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!< SPI Enable */ 9382 #define SPI_CR1_LSBFIRST_Pos (7U) 9383 #define SPI_CR1_LSBFIRST_Msk (0x1UL << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */ 9384 #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!< Frame Format */ 9385 #define SPI_CR1_SSI_Pos (8U) 9386 #define SPI_CR1_SSI_Msk (0x1UL << SPI_CR1_SSI_Pos) /*!< 0x00000100 */ 9387 #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!< Internal slave select */ 9388 #define SPI_CR1_SSM_Pos (9U) 9389 #define SPI_CR1_SSM_Msk (0x1UL << SPI_CR1_SSM_Pos) /*!< 0x00000200 */ 9390 #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!< Software slave management */ 9391 #define SPI_CR1_RXONLY_Pos (10U) 9392 #define SPI_CR1_RXONLY_Msk (0x1UL << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */ 9393 #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!< Receive only */ 9394 #define SPI_CR1_CRCL_Pos (11U) 9395 #define SPI_CR1_CRCL_Msk (0x1UL << SPI_CR1_CRCL_Pos) /*!< 0x00000800 */ 9396 #define SPI_CR1_CRCL SPI_CR1_CRCL_Msk /*!< CRC Length */ 9397 #define SPI_CR1_CRCNEXT_Pos (12U) 9398 #define SPI_CR1_CRCNEXT_Msk (0x1UL << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */ 9399 #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!< Transmit CRC next */ 9400 #define SPI_CR1_CRCEN_Pos (13U) 9401 #define SPI_CR1_CRCEN_Msk (0x1UL << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */ 9402 #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!< Hardware CRC calculation enable */ 9403 #define SPI_CR1_BIDIOE_Pos (14U) 9404 #define SPI_CR1_BIDIOE_Msk (0x1UL << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */ 9405 #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!< Output enable in bidirectional mode */ 9406 #define SPI_CR1_BIDIMODE_Pos (15U) 9407 #define SPI_CR1_BIDIMODE_Msk (0x1UL << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */ 9408 #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!< Bidirectional data mode enable */ 9409 9410 /******************* Bit definition for SPI_CR2 register ********************/ 9411 #define SPI_CR2_RXDMAEN_Pos (0U) 9412 #define SPI_CR2_RXDMAEN_Msk (0x1UL << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */ 9413 #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */ 9414 #define SPI_CR2_TXDMAEN_Pos (1U) 9415 #define SPI_CR2_TXDMAEN_Msk (0x1UL << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */ 9416 #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */ 9417 #define SPI_CR2_SSOE_Pos (2U) 9418 #define SPI_CR2_SSOE_Msk (0x1UL << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */ 9419 #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */ 9420 #define SPI_CR2_NSSP_Pos (3U) 9421 #define SPI_CR2_NSSP_Msk (0x1UL << SPI_CR2_NSSP_Pos) /*!< 0x00000008 */ 9422 #define SPI_CR2_NSSP SPI_CR2_NSSP_Msk /*!< NSS pulse management Enable */ 9423 #define SPI_CR2_FRF_Pos (4U) 9424 #define SPI_CR2_FRF_Msk (0x1UL << SPI_CR2_FRF_Pos) /*!< 0x00000010 */ 9425 #define SPI_CR2_FRF SPI_CR2_FRF_Msk /*!< Frame Format Enable */ 9426 #define SPI_CR2_ERRIE_Pos (5U) 9427 #define SPI_CR2_ERRIE_Msk (0x1UL << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */ 9428 #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */ 9429 #define SPI_CR2_RXNEIE_Pos (6U) 9430 #define SPI_CR2_RXNEIE_Msk (0x1UL << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */ 9431 #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */ 9432 #define SPI_CR2_TXEIE_Pos (7U) 9433 #define SPI_CR2_TXEIE_Msk (0x1UL << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */ 9434 #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */ 9435 #define SPI_CR2_DS_Pos (8U) 9436 #define SPI_CR2_DS_Msk (0xFUL << SPI_CR2_DS_Pos) /*!< 0x00000F00 */ 9437 #define SPI_CR2_DS SPI_CR2_DS_Msk /*!< DS[3:0] Data Size */ 9438 #define SPI_CR2_DS_0 (0x1UL << SPI_CR2_DS_Pos) /*!< 0x00000100 */ 9439 #define SPI_CR2_DS_1 (0x2UL << SPI_CR2_DS_Pos) /*!< 0x00000200 */ 9440 #define SPI_CR2_DS_2 (0x4UL << SPI_CR2_DS_Pos) /*!< 0x00000400 */ 9441 #define SPI_CR2_DS_3 (0x8UL << SPI_CR2_DS_Pos) /*!< 0x00000800 */ 9442 #define SPI_CR2_FRXTH_Pos (12U) 9443 #define SPI_CR2_FRXTH_Msk (0x1UL << SPI_CR2_FRXTH_Pos) /*!< 0x00001000 */ 9444 #define SPI_CR2_FRXTH SPI_CR2_FRXTH_Msk /*!< FIFO reception Threshold */ 9445 #define SPI_CR2_LDMARX_Pos (13U) 9446 #define SPI_CR2_LDMARX_Msk (0x1UL << SPI_CR2_LDMARX_Pos) /*!< 0x00002000 */ 9447 #define SPI_CR2_LDMARX SPI_CR2_LDMARX_Msk /*!< Last DMA transfer for reception */ 9448 #define SPI_CR2_LDMATX_Pos (14U) 9449 #define SPI_CR2_LDMATX_Msk (0x1UL << SPI_CR2_LDMATX_Pos) /*!< 0x00004000 */ 9450 #define SPI_CR2_LDMATX SPI_CR2_LDMATX_Msk /*!< Last DMA transfer for transmission */ 9451 9452 /******************** Bit definition for SPI_SR register ********************/ 9453 #define SPI_SR_RXNE_Pos (0U) 9454 #define SPI_SR_RXNE_Msk (0x1UL << SPI_SR_RXNE_Pos) /*!< 0x00000001 */ 9455 #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */ 9456 #define SPI_SR_TXE_Pos (1U) 9457 #define SPI_SR_TXE_Msk (0x1UL << SPI_SR_TXE_Pos) /*!< 0x00000002 */ 9458 #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */ 9459 #define SPI_SR_CHSIDE_Pos (2U) 9460 #define SPI_SR_CHSIDE_Msk (0x1UL << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */ 9461 #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!< Channel side */ 9462 #define SPI_SR_UDR_Pos (3U) 9463 #define SPI_SR_UDR_Msk (0x1UL << SPI_SR_UDR_Pos) /*!< 0x00000008 */ 9464 #define SPI_SR_UDR SPI_SR_UDR_Msk /*!< Underrun flag */ 9465 #define SPI_SR_CRCERR_Pos (4U) 9466 #define SPI_SR_CRCERR_Msk (0x1UL << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */ 9467 #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */ 9468 #define SPI_SR_MODF_Pos (5U) 9469 #define SPI_SR_MODF_Msk (0x1UL << SPI_SR_MODF_Pos) /*!< 0x00000020 */ 9470 #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */ 9471 #define SPI_SR_OVR_Pos (6U) 9472 #define SPI_SR_OVR_Msk (0x1UL << SPI_SR_OVR_Pos) /*!< 0x00000040 */ 9473 #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */ 9474 #define SPI_SR_BSY_Pos (7U) 9475 #define SPI_SR_BSY_Msk (0x1UL << SPI_SR_BSY_Pos) /*!< 0x00000080 */ 9476 #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */ 9477 #define SPI_SR_FRE_Pos (8U) 9478 #define SPI_SR_FRE_Msk (0x1UL << SPI_SR_FRE_Pos) /*!< 0x00000100 */ 9479 #define SPI_SR_FRE SPI_SR_FRE_Msk /*!< TI frame format error */ 9480 #define SPI_SR_FRLVL_Pos (9U) 9481 #define SPI_SR_FRLVL_Msk (0x3UL << SPI_SR_FRLVL_Pos) /*!< 0x00000600 */ 9482 #define SPI_SR_FRLVL SPI_SR_FRLVL_Msk /*!< FIFO Reception Level */ 9483 #define SPI_SR_FRLVL_0 (0x1UL << SPI_SR_FRLVL_Pos) /*!< 0x00000200 */ 9484 #define SPI_SR_FRLVL_1 (0x2UL << SPI_SR_FRLVL_Pos) /*!< 0x00000400 */ 9485 #define SPI_SR_FTLVL_Pos (11U) 9486 #define SPI_SR_FTLVL_Msk (0x3UL << SPI_SR_FTLVL_Pos) /*!< 0x00001800 */ 9487 #define SPI_SR_FTLVL SPI_SR_FTLVL_Msk /*!< FIFO Transmission Level */ 9488 #define SPI_SR_FTLVL_0 (0x1UL << SPI_SR_FTLVL_Pos) /*!< 0x00000800 */ 9489 #define SPI_SR_FTLVL_1 (0x2UL << SPI_SR_FTLVL_Pos) /*!< 0x00001000 */ 9490 9491 /******************** Bit definition for SPI_DR register ********************/ 9492 #define SPI_DR_DR_Pos (0U) 9493 #define SPI_DR_DR_Msk (0xFFFFUL << SPI_DR_DR_Pos) /*!< 0x0000FFFF */ 9494 #define SPI_DR_DR SPI_DR_DR_Msk /*!< Data Register */ 9495 9496 /******************* Bit definition for SPI_CRCPR register ******************/ 9497 #define SPI_CRCPR_CRCPOLY_Pos (0U) 9498 #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFUL << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */ 9499 #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!< CRC polynomial register */ 9500 9501 /****************** Bit definition for SPI_RXCRCR register ******************/ 9502 #define SPI_RXCRCR_RXCRC_Pos (0U) 9503 #define SPI_RXCRCR_RXCRC_Msk (0xFFFFUL << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */ 9504 #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!< Rx CRC Register */ 9505 9506 /****************** Bit definition for SPI_TXCRCR register ******************/ 9507 #define SPI_TXCRCR_TXCRC_Pos (0U) 9508 #define SPI_TXCRCR_TXCRC_Msk (0xFFFFUL << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */ 9509 #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!< Tx CRC Register */ 9510 9511 /****************** Bit definition for SPI_I2SCFGR register *****************/ 9512 #define SPI_I2SCFGR_CHLEN_Pos (0U) 9513 #define SPI_I2SCFGR_CHLEN_Msk (0x1UL << SPI_I2SCFGR_CHLEN_Pos) /*!< 0x00000001 */ 9514 #define SPI_I2SCFGR_CHLEN SPI_I2SCFGR_CHLEN_Msk /*!<Channel length (number of bits per audio channel) */ 9515 #define SPI_I2SCFGR_DATLEN_Pos (1U) 9516 #define SPI_I2SCFGR_DATLEN_Msk (0x3UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000006 */ 9517 #define SPI_I2SCFGR_DATLEN SPI_I2SCFGR_DATLEN_Msk /*!<DATLEN[1:0] bits (Data length to be transferred) */ 9518 #define SPI_I2SCFGR_DATLEN_0 (0x1UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000002 */ 9519 #define SPI_I2SCFGR_DATLEN_1 (0x2UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000004 */ 9520 #define SPI_I2SCFGR_CKPOL_Pos (3U) 9521 #define SPI_I2SCFGR_CKPOL_Msk (0x1UL << SPI_I2SCFGR_CKPOL_Pos) /*!< 0x00000008 */ 9522 #define SPI_I2SCFGR_CKPOL SPI_I2SCFGR_CKPOL_Msk /*!<steady state clock polarity */ 9523 #define SPI_I2SCFGR_I2SSTD_Pos (4U) 9524 #define SPI_I2SCFGR_I2SSTD_Msk (0x3UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000030 */ 9525 #define SPI_I2SCFGR_I2SSTD SPI_I2SCFGR_I2SSTD_Msk /*!<I2SSTD[1:0] bits (I2S standard selection) */ 9526 #define SPI_I2SCFGR_I2SSTD_0 (0x1UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000010 */ 9527 #define SPI_I2SCFGR_I2SSTD_1 (0x2UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000020 */ 9528 #define SPI_I2SCFGR_PCMSYNC_Pos (7U) 9529 #define SPI_I2SCFGR_PCMSYNC_Msk (0x1UL << SPI_I2SCFGR_PCMSYNC_Pos) /*!< 0x00000080 */ 9530 #define SPI_I2SCFGR_PCMSYNC SPI_I2SCFGR_PCMSYNC_Msk /*!<PCM frame synchronization */ 9531 #define SPI_I2SCFGR_I2SCFG_Pos (8U) 9532 #define SPI_I2SCFGR_I2SCFG_Msk (0x3UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000300 */ 9533 #define SPI_I2SCFGR_I2SCFG SPI_I2SCFGR_I2SCFG_Msk /*!<I2SCFG[1:0] bits (I2S configuration mode) */ 9534 #define SPI_I2SCFGR_I2SCFG_0 (0x1UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000100 */ 9535 #define SPI_I2SCFGR_I2SCFG_1 (0x2UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000200 */ 9536 #define SPI_I2SCFGR_I2SE_Pos (10U) 9537 #define SPI_I2SCFGR_I2SE_Msk (0x1UL << SPI_I2SCFGR_I2SE_Pos) /*!< 0x00000400 */ 9538 #define SPI_I2SCFGR_I2SE SPI_I2SCFGR_I2SE_Msk /*!<I2S Enable */ 9539 #define SPI_I2SCFGR_I2SMOD_Pos (11U) 9540 #define SPI_I2SCFGR_I2SMOD_Msk (0x1UL << SPI_I2SCFGR_I2SMOD_Pos) /*!< 0x00000800 */ 9541 #define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk /*!<I2S mode selection */ 9542 9543 /****************** Bit definition for SPI_I2SPR register *******************/ 9544 #define SPI_I2SPR_I2SDIV_Pos (0U) 9545 #define SPI_I2SPR_I2SDIV_Msk (0xFFUL << SPI_I2SPR_I2SDIV_Pos) /*!< 0x000000FF */ 9546 #define SPI_I2SPR_I2SDIV SPI_I2SPR_I2SDIV_Msk /*!<I2S Linear prescaler */ 9547 #define SPI_I2SPR_ODD_Pos (8U) 9548 #define SPI_I2SPR_ODD_Msk (0x1UL << SPI_I2SPR_ODD_Pos) /*!< 0x00000100 */ 9549 #define SPI_I2SPR_ODD SPI_I2SPR_ODD_Msk /*!<Odd factor for the prescaler */ 9550 #define SPI_I2SPR_MCKOE_Pos (9U) 9551 #define SPI_I2SPR_MCKOE_Msk (0x1UL << SPI_I2SPR_MCKOE_Pos) /*!< 0x00000200 */ 9552 #define SPI_I2SPR_MCKOE SPI_I2SPR_MCKOE_Msk /*!<Master Clock Output Enable */ 9553 9554 /******************************************************************************/ 9555 /* */ 9556 /* System Configuration(SYSCFG) */ 9557 /* */ 9558 /******************************************************************************/ 9559 /***************** Bit definition for SYSCFG_CFGR1 register ****************/ 9560 #define SYSCFG_CFGR1_MEM_MODE_Pos (0U) 9561 #define SYSCFG_CFGR1_MEM_MODE_Msk (0x3UL << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000003 */ 9562 #define SYSCFG_CFGR1_MEM_MODE SYSCFG_CFGR1_MEM_MODE_Msk /*!< SYSCFG_Memory Remap Config */ 9563 #define SYSCFG_CFGR1_MEM_MODE_0 (0x00000001U) /*!< Bit 0 */ 9564 #define SYSCFG_CFGR1_MEM_MODE_1 (0x00000002U) /*!< Bit 1 */ 9565 #define SYSCFG_CFGR1_DMA_RMP_Pos (11U) 9566 #define SYSCFG_CFGR1_DMA_RMP_Msk (0x1FUL << SYSCFG_CFGR1_DMA_RMP_Pos) /*!< 0x0000F800 */ 9567 #define SYSCFG_CFGR1_DMA_RMP SYSCFG_CFGR1_DMA_RMP_Msk /*!< DMA remap mask */ 9568 #define SYSCFG_CFGR1_TIM16_DMA_RMP_Pos (11U) 9569 #define SYSCFG_CFGR1_TIM16_DMA_RMP_Msk (0x1UL << SYSCFG_CFGR1_TIM16_DMA_RMP_Pos) /*!< 0x00000800 */ 9570 #define SYSCFG_CFGR1_TIM16_DMA_RMP SYSCFG_CFGR1_TIM16_DMA_RMP_Msk /*!< Timer 16 DMA remap */ 9571 #define SYSCFG_CFGR1_TIM17_DMA_RMP_Pos (12U) 9572 #define SYSCFG_CFGR1_TIM17_DMA_RMP_Msk (0x1UL << SYSCFG_CFGR1_TIM17_DMA_RMP_Pos) /*!< 0x00001000 */ 9573 #define SYSCFG_CFGR1_TIM17_DMA_RMP SYSCFG_CFGR1_TIM17_DMA_RMP_Msk /*!< Timer 17 DMA remap */ 9574 #define SYSCFG_CFGR1_TIM6DAC1Ch1_DMA_RMP_Pos (13U) 9575 #define SYSCFG_CFGR1_TIM6DAC1Ch1_DMA_RMP_Msk (0x1UL << SYSCFG_CFGR1_TIM6DAC1Ch1_DMA_RMP_Pos) /*!< 0x00002000 */ 9576 #define SYSCFG_CFGR1_TIM6DAC1Ch1_DMA_RMP SYSCFG_CFGR1_TIM6DAC1Ch1_DMA_RMP_Msk /*!< Timer 6 / DAC1 Ch1 DMA remap */ 9577 #define SYSCFG_CFGR1_TIM7DAC1Ch2_DMA_RMP_Pos (14U) 9578 #define SYSCFG_CFGR1_TIM7DAC1Ch2_DMA_RMP_Msk (0x1UL << SYSCFG_CFGR1_TIM7DAC1Ch2_DMA_RMP_Pos) /*!< 0x00004000 */ 9579 #define SYSCFG_CFGR1_TIM7DAC1Ch2_DMA_RMP SYSCFG_CFGR1_TIM7DAC1Ch2_DMA_RMP_Msk /*!< Timer 7 / DAC1 Ch2 DMA remap */ 9580 #define SYSCFG_CFGR1_TIM18DAC2Ch1_DMA_RMP_Pos (15U) 9581 #define SYSCFG_CFGR1_TIM18DAC2Ch1_DMA_RMP_Msk (0x1UL << SYSCFG_CFGR1_TIM18DAC2Ch1_DMA_RMP_Pos) /*!< 0x00008000 */ 9582 #define SYSCFG_CFGR1_TIM18DAC2Ch1_DMA_RMP SYSCFG_CFGR1_TIM18DAC2Ch1_DMA_RMP_Msk /*!< Timer 18 / DAC2 Ch1 DMA remap */ 9583 #define SYSCFG_CFGR1_I2C_PB6_FMP_Pos (16U) 9584 #define SYSCFG_CFGR1_I2C_PB6_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB6_FMP_Pos) /*!< 0x00010000 */ 9585 #define SYSCFG_CFGR1_I2C_PB6_FMP SYSCFG_CFGR1_I2C_PB6_FMP_Msk /*!< I2C PB6 Fast mode plus */ 9586 #define SYSCFG_CFGR1_I2C_PB7_FMP_Pos (17U) 9587 #define SYSCFG_CFGR1_I2C_PB7_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB7_FMP_Pos) /*!< 0x00020000 */ 9588 #define SYSCFG_CFGR1_I2C_PB7_FMP SYSCFG_CFGR1_I2C_PB7_FMP_Msk /*!< I2C PB7 Fast mode plus */ 9589 #define SYSCFG_CFGR1_I2C_PB8_FMP_Pos (18U) 9590 #define SYSCFG_CFGR1_I2C_PB8_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB8_FMP_Pos) /*!< 0x00040000 */ 9591 #define SYSCFG_CFGR1_I2C_PB8_FMP SYSCFG_CFGR1_I2C_PB8_FMP_Msk /*!< I2C PB8 Fast mode plus */ 9592 #define SYSCFG_CFGR1_I2C_PB9_FMP_Pos (19U) 9593 #define SYSCFG_CFGR1_I2C_PB9_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB9_FMP_Pos) /*!< 0x00080000 */ 9594 #define SYSCFG_CFGR1_I2C_PB9_FMP SYSCFG_CFGR1_I2C_PB9_FMP_Msk /*!< I2C PB9 Fast mode plus */ 9595 #define SYSCFG_CFGR1_I2C1_FMP_Pos (20U) 9596 #define SYSCFG_CFGR1_I2C1_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C1_FMP_Pos) /*!< 0x00100000 */ 9597 #define SYSCFG_CFGR1_I2C1_FMP SYSCFG_CFGR1_I2C1_FMP_Msk /*!< I2C1 Fast mode plus */ 9598 #define SYSCFG_CFGR1_I2C2_FMP_Pos (21U) 9599 #define SYSCFG_CFGR1_I2C2_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C2_FMP_Pos) /*!< 0x00200000 */ 9600 #define SYSCFG_CFGR1_I2C2_FMP SYSCFG_CFGR1_I2C2_FMP_Msk /*!< I2C2 Fast mode plus */ 9601 #define SYSCFG_CFGR1_VBAT_Pos (24U) 9602 #define SYSCFG_CFGR1_VBAT_Msk (0x1UL << SYSCFG_CFGR1_VBAT_Pos) /*!< 0x01000000 */ 9603 #define SYSCFG_CFGR1_VBAT SYSCFG_CFGR1_VBAT_Msk /*!< VBAT monitoring */ 9604 #define SYSCFG_CFGR1_FPU_IE_Pos (26U) 9605 #define SYSCFG_CFGR1_FPU_IE_Msk (0x3FUL << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0xFC000000 */ 9606 #define SYSCFG_CFGR1_FPU_IE SYSCFG_CFGR1_FPU_IE_Msk /*!< Floating Point Unit Interrupt Enable */ 9607 #define SYSCFG_CFGR1_FPU_IE_0 (0x01UL << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0x04000000 */ 9608 #define SYSCFG_CFGR1_FPU_IE_1 (0x02UL << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0x08000000 */ 9609 #define SYSCFG_CFGR1_FPU_IE_2 (0x04UL << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0x10000000 */ 9610 #define SYSCFG_CFGR1_FPU_IE_3 (0x08UL << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0x20000000 */ 9611 #define SYSCFG_CFGR1_FPU_IE_4 (0x10UL << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0x40000000 */ 9612 #define SYSCFG_CFGR1_FPU_IE_5 (0x20UL << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0x80000000 */ 9613 9614 /***************** Bit definition for SYSCFG_EXTICR1 register ***************/ 9615 #define SYSCFG_EXTICR1_EXTI0_Pos (0U) 9616 #define SYSCFG_EXTICR1_EXTI0_Msk (0xFUL << SYSCFG_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */ 9617 #define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk /*!< EXTI 0 configuration */ 9618 #define SYSCFG_EXTICR1_EXTI1_Pos (4U) 9619 #define SYSCFG_EXTICR1_EXTI1_Msk (0xFUL << SYSCFG_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */ 9620 #define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk /*!< EXTI 1 configuration */ 9621 #define SYSCFG_EXTICR1_EXTI2_Pos (8U) 9622 #define SYSCFG_EXTICR1_EXTI2_Msk (0xFUL << SYSCFG_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */ 9623 #define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk /*!< EXTI 2 configuration */ 9624 #define SYSCFG_EXTICR1_EXTI3_Pos (12U) 9625 #define SYSCFG_EXTICR1_EXTI3_Msk (0xFUL << SYSCFG_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */ 9626 #define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk /*!< EXTI 3 configuration */ 9627 9628 /*!<* 9629 * @brief EXTI0 configuration 9630 */ 9631 #define SYSCFG_EXTICR1_EXTI0_PA (0x00000000U) /*!< PA[0] pin */ 9632 #define SYSCFG_EXTICR1_EXTI0_PB (0x00000001U) /*!< PB[0] pin */ 9633 #define SYSCFG_EXTICR1_EXTI0_PC (0x00000002U) /*!< PC[0] pin */ 9634 #define SYSCFG_EXTICR1_EXTI0_PD (0x00000003U) /*!< PD[0] pin */ 9635 #define SYSCFG_EXTICR1_EXTI0_PE (0x00000004U) /*!< PE[0] pin */ 9636 #define SYSCFG_EXTICR1_EXTI0_PF (0x00000005U) /*!< PF[0] pin */ 9637 9638 /*!<* 9639 * @brief EXTI1 configuration 9640 */ 9641 #define SYSCFG_EXTICR1_EXTI1_PA (0x00000000U) /*!< PA[1] pin */ 9642 #define SYSCFG_EXTICR1_EXTI1_PB (0x00000010U) /*!< PB[1] pin */ 9643 #define SYSCFG_EXTICR1_EXTI1_PC (0x00000020U) /*!< PC[1] pin */ 9644 #define SYSCFG_EXTICR1_EXTI1_PD (0x00000030U) /*!< PD[1] pin */ 9645 #define SYSCFG_EXTICR1_EXTI1_PE (0x00000040U) /*!< PE[1] pin */ 9646 #define SYSCFG_EXTICR1_EXTI1_PF (0x00000050U) /*!< PF[1] pin */ 9647 9648 /*!<* 9649 * @brief EXTI2 configuration 9650 */ 9651 #define SYSCFG_EXTICR1_EXTI2_PA (0x00000000U) /*!< PA[2] pin */ 9652 #define SYSCFG_EXTICR1_EXTI2_PB (0x00000100U) /*!< PB[2] pin */ 9653 #define SYSCFG_EXTICR1_EXTI2_PC (0x00000200U) /*!< PC[2] pin */ 9654 #define SYSCFG_EXTICR1_EXTI2_PD (0x00000300U) /*!< PD[2] pin */ 9655 #define SYSCFG_EXTICR1_EXTI2_PE (0x00000400U) /*!< PE[2] pin */ 9656 #define SYSCFG_EXTICR1_EXTI2_PF (0x00000500U) /*!< PF[2] pin */ 9657 9658 /*!<* 9659 * @brief EXTI3 configuration 9660 */ 9661 #define SYSCFG_EXTICR1_EXTI3_PA (0x00000000U) /*!< PA[3] pin */ 9662 #define SYSCFG_EXTICR1_EXTI3_PB (0x00001000U) /*!< PB[3] pin */ 9663 #define SYSCFG_EXTICR1_EXTI3_PC (0x00002000U) /*!< PC[3] pin */ 9664 #define SYSCFG_EXTICR1_EXTI3_PD (0x00003000U) /*!< PD[3] pin */ 9665 #define SYSCFG_EXTICR1_EXTI3_PE (0x00004000U) /*!< PE[3] pin */ 9666 9667 /***************** Bit definition for SYSCFG_EXTICR2 register ***************/ 9668 #define SYSCFG_EXTICR2_EXTI4_Pos (0U) 9669 #define SYSCFG_EXTICR2_EXTI4_Msk (0xFUL << SYSCFG_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */ 9670 #define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk /*!< EXTI 4 configuration */ 9671 #define SYSCFG_EXTICR2_EXTI5_Pos (4U) 9672 #define SYSCFG_EXTICR2_EXTI5_Msk (0xFUL << SYSCFG_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */ 9673 #define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk /*!< EXTI 5 configuration */ 9674 #define SYSCFG_EXTICR2_EXTI6_Pos (8U) 9675 #define SYSCFG_EXTICR2_EXTI6_Msk (0xFUL << SYSCFG_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */ 9676 #define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk /*!< EXTI 6 configuration */ 9677 #define SYSCFG_EXTICR2_EXTI7_Pos (12U) 9678 #define SYSCFG_EXTICR2_EXTI7_Msk (0xFUL << SYSCFG_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */ 9679 #define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk /*!< EXTI 7 configuration */ 9680 9681 /*!<* 9682 * @brief EXTI4 configuration 9683 */ 9684 #define SYSCFG_EXTICR2_EXTI4_PA (0x00000000U) /*!< PA[4] pin */ 9685 #define SYSCFG_EXTICR2_EXTI4_PB (0x00000001U) /*!< PB[4] pin */ 9686 #define SYSCFG_EXTICR2_EXTI4_PC (0x00000002U) /*!< PC[4] pin */ 9687 #define SYSCFG_EXTICR2_EXTI4_PD (0x00000003U) /*!< PD[4] pin */ 9688 #define SYSCFG_EXTICR2_EXTI4_PE (0x00000004U) /*!< PE[4] pin */ 9689 #define SYSCFG_EXTICR2_EXTI4_PF (0x00000005U) /*!< PF[4] pin */ 9690 9691 /*!<* 9692 * @brief EXTI5 configuration 9693 */ 9694 #define SYSCFG_EXTICR2_EXTI5_PA (0x00000000U) /*!< PA[5] pin */ 9695 #define SYSCFG_EXTICR2_EXTI5_PB (0x00000010U) /*!< PB[5] pin */ 9696 #define SYSCFG_EXTICR2_EXTI5_PC (0x00000020U) /*!< PC[5] pin */ 9697 #define SYSCFG_EXTICR2_EXTI5_PD (0x00000030U) /*!< PD[5] pin */ 9698 #define SYSCFG_EXTICR2_EXTI5_PE (0x00000040U) /*!< PE[5] pin */ 9699 9700 /*!<* 9701 * @brief EXTI6 configuration 9702 */ 9703 #define SYSCFG_EXTICR2_EXTI6_PA (0x00000000U) /*!< PA[6] pin */ 9704 #define SYSCFG_EXTICR2_EXTI6_PB (0x00000100U) /*!< PB[6] pin */ 9705 #define SYSCFG_EXTICR2_EXTI6_PC (0x00000200U) /*!< PC[6] pin */ 9706 #define SYSCFG_EXTICR2_EXTI6_PD (0x00000300U) /*!< PD[6] pin */ 9707 #define SYSCFG_EXTICR2_EXTI6_PE (0x00000400U) /*!< PE[6] pin */ 9708 #define SYSCFG_EXTICR2_EXTI6_PF (0x00000500U) /*!< PF[6] pin */ 9709 9710 /*!<* 9711 * @brief EXTI7 configuration 9712 */ 9713 #define SYSCFG_EXTICR2_EXTI7_PA (0x00000000U) /*!< PA[7] pin */ 9714 #define SYSCFG_EXTICR2_EXTI7_PB (0x00001000U) /*!< PB[7] pin */ 9715 #define SYSCFG_EXTICR2_EXTI7_PC (0x00002000U) /*!< PC[7] pin */ 9716 #define SYSCFG_EXTICR2_EXTI7_PD (0x00003000U) /*!< PD[7] pin */ 9717 #define SYSCFG_EXTICR2_EXTI7_PE (0x00004000U) /*!< PE[7] pin */ 9718 #define SYSCFG_EXTICR2_EXTI7_PF (0x00005000U) /*!< PF[7] pin */ 9719 9720 /***************** Bit definition for SYSCFG_EXTICR3 register ***************/ 9721 #define SYSCFG_EXTICR3_EXTI8_Pos (0U) 9722 #define SYSCFG_EXTICR3_EXTI8_Msk (0xFUL << SYSCFG_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */ 9723 #define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk /*!< EXTI 8 configuration */ 9724 #define SYSCFG_EXTICR3_EXTI9_Pos (4U) 9725 #define SYSCFG_EXTICR3_EXTI9_Msk (0xFUL << SYSCFG_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */ 9726 #define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk /*!< EXTI 9 configuration */ 9727 #define SYSCFG_EXTICR3_EXTI10_Pos (8U) 9728 #define SYSCFG_EXTICR3_EXTI10_Msk (0xFUL << SYSCFG_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */ 9729 #define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk /*!< EXTI 10 configuration */ 9730 #define SYSCFG_EXTICR3_EXTI11_Pos (12U) 9731 #define SYSCFG_EXTICR3_EXTI11_Msk (0xFUL << SYSCFG_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */ 9732 #define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk /*!< EXTI 11 configuration */ 9733 9734 /*!<* 9735 * @brief EXTI8 configuration 9736 */ 9737 #define SYSCFG_EXTICR3_EXTI8_PA (0x00000000U) /*!< PA[8] pin */ 9738 #define SYSCFG_EXTICR3_EXTI8_PB (0x00000001U) /*!< PB[8] pin */ 9739 #define SYSCFG_EXTICR3_EXTI8_PC (0x00000002U) /*!< PC[8] pin */ 9740 #define SYSCFG_EXTICR3_EXTI8_PD (0x00000003U) /*!< PD[8] pin */ 9741 #define SYSCFG_EXTICR3_EXTI8_PE (0x00000004U) /*!< PE[8] pin */ 9742 9743 /*!<* 9744 * @brief EXTI9 configuration 9745 */ 9746 #define SYSCFG_EXTICR3_EXTI9_PA (0x00000000U) /*!< PA[9] pin */ 9747 #define SYSCFG_EXTICR3_EXTI9_PB (0x00000010U) /*!< PB[9] pin */ 9748 #define SYSCFG_EXTICR3_EXTI9_PC (0x00000020U) /*!< PC[9] pin */ 9749 #define SYSCFG_EXTICR3_EXTI9_PD (0x00000030U) /*!< PD[9] pin */ 9750 #define SYSCFG_EXTICR3_EXTI9_PE (0x00000040U) /*!< PE[9] pin */ 9751 #define SYSCFG_EXTICR3_EXTI9_PF (0x00000050U) /*!< PF[9] pin */ 9752 9753 /*!<* 9754 * @brief EXTI10 configuration 9755 */ 9756 #define SYSCFG_EXTICR3_EXTI10_PA (0x00000000U) /*!< PA[10] pin */ 9757 #define SYSCFG_EXTICR3_EXTI10_PB (0x00000100U) /*!< PB[10] pin */ 9758 #define SYSCFG_EXTICR3_EXTI10_PC (0x00000200U) /*!< PC[10] pin */ 9759 #define SYSCFG_EXTICR3_EXTI10_PD (0x00000300U) /*!< PD[10] pin */ 9760 #define SYSCFG_EXTICR3_EXTI10_PE (0x00000400U) /*!< PE[10] pin */ 9761 #define SYSCFG_EXTICR3_EXTI10_PF (0x00000500U) /*!< PF[10] pin */ 9762 9763 /*!<* 9764 * @brief EXTI11 configuration 9765 */ 9766 #define SYSCFG_EXTICR3_EXTI11_PA (0x00000000U) /*!< PA[11] pin */ 9767 #define SYSCFG_EXTICR3_EXTI11_PB (0x00001000U) /*!< PB[11] pin */ 9768 #define SYSCFG_EXTICR3_EXTI11_PC (0x00002000U) /*!< PC[11] pin */ 9769 #define SYSCFG_EXTICR3_EXTI11_PD (0x00003000U) /*!< PD[11] pin */ 9770 #define SYSCFG_EXTICR3_EXTI11_PE (0x00004000U) /*!< PE[11] pin */ 9771 9772 /***************** Bit definition for SYSCFG_EXTICR4 register *****************/ 9773 #define SYSCFG_EXTICR4_EXTI12_Pos (0U) 9774 #define SYSCFG_EXTICR4_EXTI12_Msk (0xFUL << SYSCFG_EXTICR4_EXTI12_Pos) /*!< 0x0000000F */ 9775 #define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk /*!< EXTI 12 configuration */ 9776 #define SYSCFG_EXTICR4_EXTI13_Pos (4U) 9777 #define SYSCFG_EXTICR4_EXTI13_Msk (0xFUL << SYSCFG_EXTICR4_EXTI13_Pos) /*!< 0x000000F0 */ 9778 #define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk /*!< EXTI 13 configuration */ 9779 #define SYSCFG_EXTICR4_EXTI14_Pos (8U) 9780 #define SYSCFG_EXTICR4_EXTI14_Msk (0xFUL << SYSCFG_EXTICR4_EXTI14_Pos) /*!< 0x00000F00 */ 9781 #define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk /*!< EXTI 14 configuration */ 9782 #define SYSCFG_EXTICR4_EXTI15_Pos (12U) 9783 #define SYSCFG_EXTICR4_EXTI15_Msk (0xFUL << SYSCFG_EXTICR4_EXTI15_Pos) /*!< 0x0000F000 */ 9784 #define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk /*!< EXTI 15 configuration */ 9785 9786 /*!<* 9787 * @brief EXTI12 configuration 9788 */ 9789 #define SYSCFG_EXTICR4_EXTI12_PA (0x00000000U) /*!< PA[12] pin */ 9790 #define SYSCFG_EXTICR4_EXTI12_PC (0x00000002U) /*!< PC[12] pin */ 9791 #define SYSCFG_EXTICR4_EXTI12_PD (0x00000003U) /*!< PD[12] pin */ 9792 #define SYSCFG_EXTICR4_EXTI12_PE (0x00000004U) /*!< PE[12] pin */ 9793 9794 /*!<* 9795 * @brief EXTI13 configuration 9796 */ 9797 #define SYSCFG_EXTICR4_EXTI13_PA (0x00000000U) /*!< PA[13] pin */ 9798 #define SYSCFG_EXTICR4_EXTI13_PC (0x00000020U) /*!< PC[13] pin */ 9799 #define SYSCFG_EXTICR4_EXTI13_PD (0x00000030U) /*!< PD[13] pin */ 9800 #define SYSCFG_EXTICR4_EXTI13_PE (0x00000040U) /*!< PE[13] pin */ 9801 9802 /*!<* 9803 * @brief EXTI14 configuration 9804 */ 9805 #define SYSCFG_EXTICR4_EXTI14_PA (0x00000000U) /*!< PA[14] pin */ 9806 #define SYSCFG_EXTICR4_EXTI14_PB (0x00000100U) /*!< PB[14] pin */ 9807 #define SYSCFG_EXTICR4_EXTI14_PC (0x00000200U) /*!< PC[14] pin */ 9808 #define SYSCFG_EXTICR4_EXTI14_PD (0x00000300U) /*!< PD[14] pin */ 9809 #define SYSCFG_EXTICR4_EXTI14_PE (0x00000400U) /*!< PE[14] pin */ 9810 9811 /*!<* 9812 * @brief EXTI15 configuration 9813 */ 9814 #define SYSCFG_EXTICR4_EXTI15_PA (0x00000000U) /*!< PA[15] pin */ 9815 #define SYSCFG_EXTICR4_EXTI15_PB (0x00001000U) /*!< PB[15] pin */ 9816 #define SYSCFG_EXTICR4_EXTI15_PC (0x00002000U) /*!< PC[15] pin */ 9817 #define SYSCFG_EXTICR4_EXTI15_PD (0x00003000U) /*!< PD[15] pin */ 9818 #define SYSCFG_EXTICR4_EXTI15_PE (0x00004000U) /*!< PE[15] pin */ 9819 9820 /***************** Bit definition for SYSCFG_CFGR2 register ****************/ 9821 #define SYSCFG_CFGR2_LOCKUP_LOCK_Pos (0U) 9822 #define SYSCFG_CFGR2_LOCKUP_LOCK_Msk (0x1UL << SYSCFG_CFGR2_LOCKUP_LOCK_Pos) /*!< 0x00000001 */ 9823 #define SYSCFG_CFGR2_LOCKUP_LOCK SYSCFG_CFGR2_LOCKUP_LOCK_Msk /*!< Enables and locks the LOCKUP (Hardfault) output of CortexM4 with Break Input of TIMx */ 9824 #define SYSCFG_CFGR2_SRAM_PARITY_LOCK_Pos (1U) 9825 #define SYSCFG_CFGR2_SRAM_PARITY_LOCK_Msk (0x1UL << SYSCFG_CFGR2_SRAM_PARITY_LOCK_Pos) /*!< 0x00000002 */ 9826 #define SYSCFG_CFGR2_SRAM_PARITY_LOCK SYSCFG_CFGR2_SRAM_PARITY_LOCK_Msk /*!< Enables and locks the SRAM_PARITY error signal with Break Input of TIMx */ 9827 #define SYSCFG_CFGR2_PVD_LOCK_Pos (2U) 9828 #define SYSCFG_CFGR2_PVD_LOCK_Msk (0x1UL << SYSCFG_CFGR2_PVD_LOCK_Pos) /*!< 0x00000004 */ 9829 #define SYSCFG_CFGR2_PVD_LOCK SYSCFG_CFGR2_PVD_LOCK_Msk /*!< Enables and locks the PVD connection with TIMx Break Input, as well as the PVDE and PLS[2:0] in the PWR_CR register */ 9830 #define SYSCFG_CFGR2_SRAM_PE_Pos (8U) 9831 #define SYSCFG_CFGR2_SRAM_PE_Msk (0x1UL << SYSCFG_CFGR2_SRAM_PE_Pos) /*!< 0x00000100 */ 9832 #define SYSCFG_CFGR2_SRAM_PE SYSCFG_CFGR2_SRAM_PE_Msk /*!< SRAM Parity error flag */ 9833 9834 /******************************************************************************/ 9835 /* */ 9836 /* TIM */ 9837 /* */ 9838 /******************************************************************************/ 9839 /******************* Bit definition for TIM_CR1 register ********************/ 9840 #define TIM_IP_V2_1 /*!< TIM IP version */ 9841 #define TIM_CR1_CEN_Pos (0U) 9842 #define TIM_CR1_CEN_Msk (0x1UL << TIM_CR1_CEN_Pos) /*!< 0x00000001 */ 9843 #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */ 9844 #define TIM_CR1_UDIS_Pos (1U) 9845 #define TIM_CR1_UDIS_Msk (0x1UL << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */ 9846 #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */ 9847 #define TIM_CR1_URS_Pos (2U) 9848 #define TIM_CR1_URS_Msk (0x1UL << TIM_CR1_URS_Pos) /*!< 0x00000004 */ 9849 #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */ 9850 #define TIM_CR1_OPM_Pos (3U) 9851 #define TIM_CR1_OPM_Msk (0x1UL << TIM_CR1_OPM_Pos) /*!< 0x00000008 */ 9852 #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */ 9853 #define TIM_CR1_DIR_Pos (4U) 9854 #define TIM_CR1_DIR_Msk (0x1UL << TIM_CR1_DIR_Pos) /*!< 0x00000010 */ 9855 #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */ 9856 9857 #define TIM_CR1_CMS_Pos (5U) 9858 #define TIM_CR1_CMS_Msk (0x3UL << TIM_CR1_CMS_Pos) /*!< 0x00000060 */ 9859 #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */ 9860 #define TIM_CR1_CMS_0 (0x1UL << TIM_CR1_CMS_Pos) /*!< 0x00000020 */ 9861 #define TIM_CR1_CMS_1 (0x2UL << TIM_CR1_CMS_Pos) /*!< 0x00000040 */ 9862 9863 #define TIM_CR1_ARPE_Pos (7U) 9864 #define TIM_CR1_ARPE_Msk (0x1UL << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */ 9865 #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */ 9866 9867 #define TIM_CR1_CKD_Pos (8U) 9868 #define TIM_CR1_CKD_Msk (0x3UL << TIM_CR1_CKD_Pos) /*!< 0x00000300 */ 9869 #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */ 9870 #define TIM_CR1_CKD_0 (0x1UL << TIM_CR1_CKD_Pos) /*!< 0x00000100 */ 9871 #define TIM_CR1_CKD_1 (0x2UL << TIM_CR1_CKD_Pos) /*!< 0x00000200 */ 9872 9873 /******************* Bit definition for TIM_CR2 register ********************/ 9874 #define TIM_CR2_CCPC_Pos (0U) 9875 #define TIM_CR2_CCPC_Msk (0x1UL << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */ 9876 #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */ 9877 #define TIM_CR2_CCUS_Pos (2U) 9878 #define TIM_CR2_CCUS_Msk (0x1UL << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */ 9879 #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */ 9880 #define TIM_CR2_CCDS_Pos (3U) 9881 #define TIM_CR2_CCDS_Msk (0x1UL << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */ 9882 #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */ 9883 9884 #define TIM_CR2_MMS_Pos (4U) 9885 #define TIM_CR2_MMS_Msk (0x7UL << TIM_CR2_MMS_Pos) /*!< 0x00000070 */ 9886 #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */ 9887 #define TIM_CR2_MMS_0 (0x1UL << TIM_CR2_MMS_Pos) /*!< 0x00000010 */ 9888 #define TIM_CR2_MMS_1 (0x2UL << TIM_CR2_MMS_Pos) /*!< 0x00000020 */ 9889 #define TIM_CR2_MMS_2 (0x4UL << TIM_CR2_MMS_Pos) /*!< 0x00000040 */ 9890 9891 #define TIM_CR2_TI1S_Pos (7U) 9892 #define TIM_CR2_TI1S_Msk (0x1UL << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */ 9893 #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */ 9894 #define TIM_CR2_OIS1_Pos (8U) 9895 #define TIM_CR2_OIS1_Msk (0x1UL << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */ 9896 #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */ 9897 #define TIM_CR2_OIS1N_Pos (9U) 9898 #define TIM_CR2_OIS1N_Msk (0x1UL << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */ 9899 #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */ 9900 #define TIM_CR2_OIS2_Pos (10U) 9901 #define TIM_CR2_OIS2_Msk (0x1UL << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */ 9902 #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */ 9903 9904 /******************* Bit definition for TIM_SMCR register *******************/ 9905 #define TIM_SMCR_SMS_Pos (0U) 9906 #define TIM_SMCR_SMS_Msk (0x7UL << TIM_SMCR_SMS_Pos) /*!< 0x00000007 */ 9907 #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */ 9908 #define TIM_SMCR_SMS_0 (0x00000001U) /*!<Bit 0 */ 9909 #define TIM_SMCR_SMS_1 (0x00000002U) /*!<Bit 1 */ 9910 #define TIM_SMCR_SMS_2 (0x00000004U) /*!<Bit 2 */ 9911 9912 #define TIM_SMCR_TS_Pos (4U) 9913 #define TIM_SMCR_TS_Msk (0x7UL << TIM_SMCR_TS_Pos) /*!< 0x00000070 */ 9914 #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */ 9915 #define TIM_SMCR_TS_0 (0x1UL << TIM_SMCR_TS_Pos) /*!< 0x00000010 */ 9916 #define TIM_SMCR_TS_1 (0x2UL << TIM_SMCR_TS_Pos) /*!< 0x00000020 */ 9917 #define TIM_SMCR_TS_2 (0x4UL << TIM_SMCR_TS_Pos) /*!< 0x00000040 */ 9918 9919 #define TIM_SMCR_MSM_Pos (7U) 9920 #define TIM_SMCR_MSM_Msk (0x1UL << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */ 9921 #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */ 9922 9923 #define TIM_SMCR_ETF_Pos (8U) 9924 #define TIM_SMCR_ETF_Msk (0xFUL << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */ 9925 #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */ 9926 #define TIM_SMCR_ETF_0 (0x1UL << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */ 9927 #define TIM_SMCR_ETF_1 (0x2UL << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */ 9928 #define TIM_SMCR_ETF_2 (0x4UL << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */ 9929 #define TIM_SMCR_ETF_3 (0x8UL << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */ 9930 9931 #define TIM_SMCR_ETPS_Pos (12U) 9932 #define TIM_SMCR_ETPS_Msk (0x3UL << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */ 9933 #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */ 9934 #define TIM_SMCR_ETPS_0 (0x1UL << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */ 9935 #define TIM_SMCR_ETPS_1 (0x2UL << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */ 9936 9937 #define TIM_SMCR_ECE_Pos (14U) 9938 #define TIM_SMCR_ECE_Msk (0x1UL << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */ 9939 #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */ 9940 #define TIM_SMCR_ETP_Pos (15U) 9941 #define TIM_SMCR_ETP_Msk (0x1UL << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */ 9942 #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */ 9943 9944 /******************* Bit definition for TIM_DIER register *******************/ 9945 #define TIM_DIER_UIE_Pos (0U) 9946 #define TIM_DIER_UIE_Msk (0x1UL << TIM_DIER_UIE_Pos) /*!< 0x00000001 */ 9947 #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */ 9948 #define TIM_DIER_CC1IE_Pos (1U) 9949 #define TIM_DIER_CC1IE_Msk (0x1UL << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */ 9950 #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */ 9951 #define TIM_DIER_CC2IE_Pos (2U) 9952 #define TIM_DIER_CC2IE_Msk (0x1UL << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */ 9953 #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */ 9954 #define TIM_DIER_CC3IE_Pos (3U) 9955 #define TIM_DIER_CC3IE_Msk (0x1UL << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */ 9956 #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */ 9957 #define TIM_DIER_CC4IE_Pos (4U) 9958 #define TIM_DIER_CC4IE_Msk (0x1UL << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */ 9959 #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */ 9960 #define TIM_DIER_COMIE_Pos (5U) 9961 #define TIM_DIER_COMIE_Msk (0x1UL << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */ 9962 #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */ 9963 #define TIM_DIER_TIE_Pos (6U) 9964 #define TIM_DIER_TIE_Msk (0x1UL << TIM_DIER_TIE_Pos) /*!< 0x00000040 */ 9965 #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */ 9966 #define TIM_DIER_BIE_Pos (7U) 9967 #define TIM_DIER_BIE_Msk (0x1UL << TIM_DIER_BIE_Pos) /*!< 0x00000080 */ 9968 #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */ 9969 #define TIM_DIER_UDE_Pos (8U) 9970 #define TIM_DIER_UDE_Msk (0x1UL << TIM_DIER_UDE_Pos) /*!< 0x00000100 */ 9971 #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */ 9972 #define TIM_DIER_CC1DE_Pos (9U) 9973 #define TIM_DIER_CC1DE_Msk (0x1UL << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */ 9974 #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */ 9975 #define TIM_DIER_CC2DE_Pos (10U) 9976 #define TIM_DIER_CC2DE_Msk (0x1UL << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */ 9977 #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */ 9978 #define TIM_DIER_CC3DE_Pos (11U) 9979 #define TIM_DIER_CC3DE_Msk (0x1UL << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */ 9980 #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */ 9981 #define TIM_DIER_CC4DE_Pos (12U) 9982 #define TIM_DIER_CC4DE_Msk (0x1UL << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */ 9983 #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */ 9984 #define TIM_DIER_COMDE_Pos (13U) 9985 #define TIM_DIER_COMDE_Msk (0x1UL << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */ 9986 #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */ 9987 #define TIM_DIER_TDE_Pos (14U) 9988 #define TIM_DIER_TDE_Msk (0x1UL << TIM_DIER_TDE_Pos) /*!< 0x00004000 */ 9989 #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */ 9990 9991 /******************** Bit definition for TIM_SR register ********************/ 9992 #define TIM_SR_UIF_Pos (0U) 9993 #define TIM_SR_UIF_Msk (0x1UL << TIM_SR_UIF_Pos) /*!< 0x00000001 */ 9994 #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */ 9995 #define TIM_SR_CC1IF_Pos (1U) 9996 #define TIM_SR_CC1IF_Msk (0x1UL << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */ 9997 #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */ 9998 #define TIM_SR_CC2IF_Pos (2U) 9999 #define TIM_SR_CC2IF_Msk (0x1UL << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */ 10000 #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */ 10001 #define TIM_SR_CC3IF_Pos (3U) 10002 #define TIM_SR_CC3IF_Msk (0x1UL << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */ 10003 #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */ 10004 #define TIM_SR_CC4IF_Pos (4U) 10005 #define TIM_SR_CC4IF_Msk (0x1UL << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */ 10006 #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */ 10007 #define TIM_SR_COMIF_Pos (5U) 10008 #define TIM_SR_COMIF_Msk (0x1UL << TIM_SR_COMIF_Pos) /*!< 0x00000020 */ 10009 #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */ 10010 #define TIM_SR_TIF_Pos (6U) 10011 #define TIM_SR_TIF_Msk (0x1UL << TIM_SR_TIF_Pos) /*!< 0x00000040 */ 10012 #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */ 10013 #define TIM_SR_BIF_Pos (7U) 10014 #define TIM_SR_BIF_Msk (0x1UL << TIM_SR_BIF_Pos) /*!< 0x00000080 */ 10015 #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */ 10016 #define TIM_SR_CC1OF_Pos (9U) 10017 #define TIM_SR_CC1OF_Msk (0x1UL << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */ 10018 #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */ 10019 #define TIM_SR_CC2OF_Pos (10U) 10020 #define TIM_SR_CC2OF_Msk (0x1UL << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */ 10021 #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */ 10022 #define TIM_SR_CC3OF_Pos (11U) 10023 #define TIM_SR_CC3OF_Msk (0x1UL << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */ 10024 #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */ 10025 #define TIM_SR_CC4OF_Pos (12U) 10026 #define TIM_SR_CC4OF_Msk (0x1UL << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */ 10027 #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */ 10028 10029 /******************* Bit definition for TIM_EGR register ********************/ 10030 #define TIM_EGR_UG_Pos (0U) 10031 #define TIM_EGR_UG_Msk (0x1UL << TIM_EGR_UG_Pos) /*!< 0x00000001 */ 10032 #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */ 10033 #define TIM_EGR_CC1G_Pos (1U) 10034 #define TIM_EGR_CC1G_Msk (0x1UL << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */ 10035 #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */ 10036 #define TIM_EGR_CC2G_Pos (2U) 10037 #define TIM_EGR_CC2G_Msk (0x1UL << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */ 10038 #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */ 10039 #define TIM_EGR_CC3G_Pos (3U) 10040 #define TIM_EGR_CC3G_Msk (0x1UL << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */ 10041 #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */ 10042 #define TIM_EGR_CC4G_Pos (4U) 10043 #define TIM_EGR_CC4G_Msk (0x1UL << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */ 10044 #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */ 10045 #define TIM_EGR_COMG_Pos (5U) 10046 #define TIM_EGR_COMG_Msk (0x1UL << TIM_EGR_COMG_Pos) /*!< 0x00000020 */ 10047 #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */ 10048 #define TIM_EGR_TG_Pos (6U) 10049 #define TIM_EGR_TG_Msk (0x1UL << TIM_EGR_TG_Pos) /*!< 0x00000040 */ 10050 #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */ 10051 #define TIM_EGR_BG_Pos (7U) 10052 #define TIM_EGR_BG_Msk (0x1UL << TIM_EGR_BG_Pos) /*!< 0x00000080 */ 10053 #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */ 10054 10055 /****************** Bit definition for TIM_CCMR1 register *******************/ 10056 #define TIM_CCMR1_CC1S_Pos (0U) 10057 #define TIM_CCMR1_CC1S_Msk (0x3UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */ 10058 #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */ 10059 #define TIM_CCMR1_CC1S_0 (0x1UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */ 10060 #define TIM_CCMR1_CC1S_1 (0x2UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */ 10061 10062 #define TIM_CCMR1_OC1FE_Pos (2U) 10063 #define TIM_CCMR1_OC1FE_Msk (0x1UL << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */ 10064 #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */ 10065 #define TIM_CCMR1_OC1PE_Pos (3U) 10066 #define TIM_CCMR1_OC1PE_Msk (0x1UL << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */ 10067 #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */ 10068 10069 #define TIM_CCMR1_OC1M_Pos (4U) 10070 #define TIM_CCMR1_OC1M_Msk (0x7UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000070 */ 10071 #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */ 10072 #define TIM_CCMR1_OC1M_0 (0x00000010U) /*!<Bit 0 */ 10073 #define TIM_CCMR1_OC1M_1 (0x00000020U) /*!<Bit 1 */ 10074 #define TIM_CCMR1_OC1M_2 (0x00000040U) /*!<Bit 2 */ 10075 10076 #define TIM_CCMR1_OC1CE_Pos (7U) 10077 #define TIM_CCMR1_OC1CE_Msk (0x1UL << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */ 10078 #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1Clear Enable */ 10079 10080 #define TIM_CCMR1_CC2S_Pos (8U) 10081 #define TIM_CCMR1_CC2S_Msk (0x3UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */ 10082 #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */ 10083 #define TIM_CCMR1_CC2S_0 (0x1UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */ 10084 #define TIM_CCMR1_CC2S_1 (0x2UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */ 10085 10086 #define TIM_CCMR1_OC2FE_Pos (10U) 10087 #define TIM_CCMR1_OC2FE_Msk (0x1UL << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */ 10088 #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */ 10089 #define TIM_CCMR1_OC2PE_Pos (11U) 10090 #define TIM_CCMR1_OC2PE_Msk (0x1UL << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */ 10091 #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */ 10092 10093 #define TIM_CCMR1_OC2M_Pos (12U) 10094 #define TIM_CCMR1_OC2M_Msk (0x7UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00007000 */ 10095 #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */ 10096 #define TIM_CCMR1_OC2M_0 (0x00001000U) /*!<Bit 0 */ 10097 #define TIM_CCMR1_OC2M_1 (0x00002000U) /*!<Bit 1 */ 10098 #define TIM_CCMR1_OC2M_2 (0x00004000U) /*!<Bit 2 */ 10099 10100 #define TIM_CCMR1_OC2CE_Pos (15U) 10101 #define TIM_CCMR1_OC2CE_Msk (0x1UL << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */ 10102 #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */ 10103 10104 /*----------------------------------------------------------------------------*/ 10105 10106 #define TIM_CCMR1_IC1PSC_Pos (2U) 10107 #define TIM_CCMR1_IC1PSC_Msk (0x3UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */ 10108 #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */ 10109 #define TIM_CCMR1_IC1PSC_0 (0x1UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */ 10110 #define TIM_CCMR1_IC1PSC_1 (0x2UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */ 10111 10112 #define TIM_CCMR1_IC1F_Pos (4U) 10113 #define TIM_CCMR1_IC1F_Msk (0xFUL << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */ 10114 #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */ 10115 #define TIM_CCMR1_IC1F_0 (0x1UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */ 10116 #define TIM_CCMR1_IC1F_1 (0x2UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */ 10117 #define TIM_CCMR1_IC1F_2 (0x4UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */ 10118 #define TIM_CCMR1_IC1F_3 (0x8UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */ 10119 10120 #define TIM_CCMR1_IC2PSC_Pos (10U) 10121 #define TIM_CCMR1_IC2PSC_Msk (0x3UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */ 10122 #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */ 10123 #define TIM_CCMR1_IC2PSC_0 (0x1UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */ 10124 #define TIM_CCMR1_IC2PSC_1 (0x2UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */ 10125 10126 #define TIM_CCMR1_IC2F_Pos (12U) 10127 #define TIM_CCMR1_IC2F_Msk (0xFUL << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */ 10128 #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */ 10129 #define TIM_CCMR1_IC2F_0 (0x1UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */ 10130 #define TIM_CCMR1_IC2F_1 (0x2UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */ 10131 #define TIM_CCMR1_IC2F_2 (0x4UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */ 10132 #define TIM_CCMR1_IC2F_3 (0x8UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */ 10133 10134 /****************** Bit definition for TIM_CCMR2 register *******************/ 10135 #define TIM_CCMR2_CC3S_Pos (0U) 10136 #define TIM_CCMR2_CC3S_Msk (0x3UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */ 10137 #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */ 10138 #define TIM_CCMR2_CC3S_0 (0x1UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */ 10139 #define TIM_CCMR2_CC3S_1 (0x2UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */ 10140 10141 #define TIM_CCMR2_OC3FE_Pos (2U) 10142 #define TIM_CCMR2_OC3FE_Msk (0x1UL << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */ 10143 #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */ 10144 #define TIM_CCMR2_OC3PE_Pos (3U) 10145 #define TIM_CCMR2_OC3PE_Msk (0x1UL << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */ 10146 #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */ 10147 10148 #define TIM_CCMR2_OC3M_Pos (4U) 10149 #define TIM_CCMR2_OC3M_Msk (0x7UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000070 */ 10150 #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */ 10151 #define TIM_CCMR2_OC3M_0 (0x00000010U) /*!<Bit 0 */ 10152 #define TIM_CCMR2_OC3M_1 (0x00000020U) /*!<Bit 1 */ 10153 #define TIM_CCMR2_OC3M_2 (0x00000040U) /*!<Bit 2 */ 10154 10155 #define TIM_CCMR2_OC3CE_Pos (7U) 10156 #define TIM_CCMR2_OC3CE_Msk (0x1UL << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */ 10157 #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */ 10158 10159 #define TIM_CCMR2_CC4S_Pos (8U) 10160 #define TIM_CCMR2_CC4S_Msk (0x3UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */ 10161 #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */ 10162 #define TIM_CCMR2_CC4S_0 (0x1UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */ 10163 #define TIM_CCMR2_CC4S_1 (0x2UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */ 10164 10165 #define TIM_CCMR2_OC4FE_Pos (10U) 10166 #define TIM_CCMR2_OC4FE_Msk (0x1UL << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */ 10167 #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */ 10168 #define TIM_CCMR2_OC4PE_Pos (11U) 10169 #define TIM_CCMR2_OC4PE_Msk (0x1UL << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */ 10170 #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */ 10171 10172 #define TIM_CCMR2_OC4M_Pos (12U) 10173 #define TIM_CCMR2_OC4M_Msk (0x7UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00007000 */ 10174 #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */ 10175 #define TIM_CCMR2_OC4M_0 (0x00001000U) /*!<Bit 0 */ 10176 #define TIM_CCMR2_OC4M_1 (0x00002000U) /*!<Bit 1 */ 10177 #define TIM_CCMR2_OC4M_2 (0x00004000U) /*!<Bit 2 */ 10178 10179 #define TIM_CCMR2_OC4CE_Pos (15U) 10180 #define TIM_CCMR2_OC4CE_Msk (0x1UL << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */ 10181 #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */ 10182 10183 /*----------------------------------------------------------------------------*/ 10184 10185 #define TIM_CCMR2_IC3PSC_Pos (2U) 10186 #define TIM_CCMR2_IC3PSC_Msk (0x3UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */ 10187 #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */ 10188 #define TIM_CCMR2_IC3PSC_0 (0x1UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */ 10189 #define TIM_CCMR2_IC3PSC_1 (0x2UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */ 10190 10191 #define TIM_CCMR2_IC3F_Pos (4U) 10192 #define TIM_CCMR2_IC3F_Msk (0xFUL << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */ 10193 #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */ 10194 #define TIM_CCMR2_IC3F_0 (0x1UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */ 10195 #define TIM_CCMR2_IC3F_1 (0x2UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */ 10196 #define TIM_CCMR2_IC3F_2 (0x4UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */ 10197 #define TIM_CCMR2_IC3F_3 (0x8UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */ 10198 10199 #define TIM_CCMR2_IC4PSC_Pos (10U) 10200 #define TIM_CCMR2_IC4PSC_Msk (0x3UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */ 10201 #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */ 10202 #define TIM_CCMR2_IC4PSC_0 (0x1UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */ 10203 #define TIM_CCMR2_IC4PSC_1 (0x2UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */ 10204 10205 #define TIM_CCMR2_IC4F_Pos (12U) 10206 #define TIM_CCMR2_IC4F_Msk (0xFUL << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */ 10207 #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */ 10208 #define TIM_CCMR2_IC4F_0 (0x1UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */ 10209 #define TIM_CCMR2_IC4F_1 (0x2UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */ 10210 #define TIM_CCMR2_IC4F_2 (0x4UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */ 10211 #define TIM_CCMR2_IC4F_3 (0x8UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */ 10212 10213 /******************* Bit definition for TIM_CCER register *******************/ 10214 #define TIM_CCER_CC1E_Pos (0U) 10215 #define TIM_CCER_CC1E_Msk (0x1UL << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */ 10216 #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */ 10217 #define TIM_CCER_CC1P_Pos (1U) 10218 #define TIM_CCER_CC1P_Msk (0x1UL << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */ 10219 #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */ 10220 #define TIM_CCER_CC1NE_Pos (2U) 10221 #define TIM_CCER_CC1NE_Msk (0x1UL << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */ 10222 #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */ 10223 #define TIM_CCER_CC1NP_Pos (3U) 10224 #define TIM_CCER_CC1NP_Msk (0x1UL << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */ 10225 #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */ 10226 #define TIM_CCER_CC2E_Pos (4U) 10227 #define TIM_CCER_CC2E_Msk (0x1UL << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */ 10228 #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */ 10229 #define TIM_CCER_CC2P_Pos (5U) 10230 #define TIM_CCER_CC2P_Msk (0x1UL << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */ 10231 #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */ 10232 #define TIM_CCER_CC2NE_Pos (6U) 10233 #define TIM_CCER_CC2NE_Msk (0x1UL << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */ 10234 #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */ 10235 #define TIM_CCER_CC2NP_Pos (7U) 10236 #define TIM_CCER_CC2NP_Msk (0x1UL << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */ 10237 #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */ 10238 #define TIM_CCER_CC3E_Pos (8U) 10239 #define TIM_CCER_CC3E_Msk (0x1UL << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */ 10240 #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */ 10241 #define TIM_CCER_CC3P_Pos (9U) 10242 #define TIM_CCER_CC3P_Msk (0x1UL << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */ 10243 #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */ 10244 #define TIM_CCER_CC3NE_Pos (10U) 10245 #define TIM_CCER_CC3NE_Msk (0x1UL << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */ 10246 #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */ 10247 #define TIM_CCER_CC3NP_Pos (11U) 10248 #define TIM_CCER_CC3NP_Msk (0x1UL << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */ 10249 #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */ 10250 #define TIM_CCER_CC4E_Pos (12U) 10251 #define TIM_CCER_CC4E_Msk (0x1UL << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */ 10252 #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */ 10253 #define TIM_CCER_CC4P_Pos (13U) 10254 #define TIM_CCER_CC4P_Msk (0x1UL << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */ 10255 #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */ 10256 #define TIM_CCER_CC4NP_Pos (15U) 10257 #define TIM_CCER_CC4NP_Msk (0x1UL << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */ 10258 #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */ 10259 10260 /******************* Bit definition for TIM_CNT register ********************/ 10261 #define TIM_CNT_CNT_Pos (0U) 10262 #define TIM_CNT_CNT_Msk (0xFFFFFFFFUL << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */ 10263 #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */ 10264 10265 /******************* Bit definition for TIM_PSC register ********************/ 10266 #define TIM_PSC_PSC_Pos (0U) 10267 #define TIM_PSC_PSC_Msk (0xFFFFUL << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */ 10268 #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */ 10269 10270 /******************* Bit definition for TIM_ARR register ********************/ 10271 #define TIM_ARR_ARR_Pos (0U) 10272 #define TIM_ARR_ARR_Msk (0xFFFFFFFFUL << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */ 10273 #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<actual auto-reload Value */ 10274 10275 /******************* Bit definition for TIM_RCR register ********************/ 10276 #define TIM_RCR_REP_Pos (0U) 10277 #define TIM_RCR_REP_Msk (0xFFUL << TIM_RCR_REP_Pos) /*!< 0x000000FF */ 10278 #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */ 10279 10280 /******************* Bit definition for TIM_CCR1 register *******************/ 10281 #define TIM_CCR1_CCR1_Pos (0U) 10282 #define TIM_CCR1_CCR1_Msk (0xFFFFUL << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */ 10283 #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */ 10284 10285 /******************* Bit definition for TIM_CCR2 register *******************/ 10286 #define TIM_CCR2_CCR2_Pos (0U) 10287 #define TIM_CCR2_CCR2_Msk (0xFFFFUL << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */ 10288 #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */ 10289 10290 /******************* Bit definition for TIM_CCR3 register *******************/ 10291 #define TIM_CCR3_CCR3_Pos (0U) 10292 #define TIM_CCR3_CCR3_Msk (0xFFFFUL << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */ 10293 #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */ 10294 10295 /******************* Bit definition for TIM_CCR4 register *******************/ 10296 #define TIM_CCR4_CCR4_Pos (0U) 10297 #define TIM_CCR4_CCR4_Msk (0xFFFFUL << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */ 10298 #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */ 10299 10300 /******************* Bit definition for TIM_BDTR register *******************/ 10301 #define TIM_BDTR_DTG_Pos (0U) 10302 #define TIM_BDTR_DTG_Msk (0xFFUL << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */ 10303 #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */ 10304 #define TIM_BDTR_DTG_0 (0x01UL << TIM_BDTR_DTG_Pos) /*!< 0x00000001 */ 10305 #define TIM_BDTR_DTG_1 (0x02UL << TIM_BDTR_DTG_Pos) /*!< 0x00000002 */ 10306 #define TIM_BDTR_DTG_2 (0x04UL << TIM_BDTR_DTG_Pos) /*!< 0x00000004 */ 10307 #define TIM_BDTR_DTG_3 (0x08UL << TIM_BDTR_DTG_Pos) /*!< 0x00000008 */ 10308 #define TIM_BDTR_DTG_4 (0x10UL << TIM_BDTR_DTG_Pos) /*!< 0x00000010 */ 10309 #define TIM_BDTR_DTG_5 (0x20UL << TIM_BDTR_DTG_Pos) /*!< 0x00000020 */ 10310 #define TIM_BDTR_DTG_6 (0x40UL << TIM_BDTR_DTG_Pos) /*!< 0x00000040 */ 10311 #define TIM_BDTR_DTG_7 (0x80UL << TIM_BDTR_DTG_Pos) /*!< 0x00000080 */ 10312 10313 #define TIM_BDTR_LOCK_Pos (8U) 10314 #define TIM_BDTR_LOCK_Msk (0x3UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */ 10315 #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */ 10316 #define TIM_BDTR_LOCK_0 (0x1UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000100 */ 10317 #define TIM_BDTR_LOCK_1 (0x2UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000200 */ 10318 10319 #define TIM_BDTR_OSSI_Pos (10U) 10320 #define TIM_BDTR_OSSI_Msk (0x1UL << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */ 10321 #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */ 10322 #define TIM_BDTR_OSSR_Pos (11U) 10323 #define TIM_BDTR_OSSR_Msk (0x1UL << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */ 10324 #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */ 10325 #define TIM_BDTR_BKE_Pos (12U) 10326 #define TIM_BDTR_BKE_Msk (0x1UL << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */ 10327 #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable for Break1 */ 10328 #define TIM_BDTR_BKP_Pos (13U) 10329 #define TIM_BDTR_BKP_Msk (0x1UL << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */ 10330 #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity for Break1 */ 10331 #define TIM_BDTR_AOE_Pos (14U) 10332 #define TIM_BDTR_AOE_Msk (0x1UL << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */ 10333 #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */ 10334 #define TIM_BDTR_MOE_Pos (15U) 10335 #define TIM_BDTR_MOE_Msk (0x1UL << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */ 10336 #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */ 10337 10338 /******************* Bit definition for TIM_DCR register ********************/ 10339 #define TIM_DCR_DBA_Pos (0U) 10340 #define TIM_DCR_DBA_Msk (0x1FUL << TIM_DCR_DBA_Pos) /*!< 0x0000001F */ 10341 #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */ 10342 #define TIM_DCR_DBA_0 (0x01UL << TIM_DCR_DBA_Pos) /*!< 0x00000001 */ 10343 #define TIM_DCR_DBA_1 (0x02UL << TIM_DCR_DBA_Pos) /*!< 0x00000002 */ 10344 #define TIM_DCR_DBA_2 (0x04UL << TIM_DCR_DBA_Pos) /*!< 0x00000004 */ 10345 #define TIM_DCR_DBA_3 (0x08UL << TIM_DCR_DBA_Pos) /*!< 0x00000008 */ 10346 #define TIM_DCR_DBA_4 (0x10UL << TIM_DCR_DBA_Pos) /*!< 0x00000010 */ 10347 10348 #define TIM_DCR_DBL_Pos (8U) 10349 #define TIM_DCR_DBL_Msk (0x1FUL << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */ 10350 #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */ 10351 #define TIM_DCR_DBL_0 (0x01UL << TIM_DCR_DBL_Pos) /*!< 0x00000100 */ 10352 #define TIM_DCR_DBL_1 (0x02UL << TIM_DCR_DBL_Pos) /*!< 0x00000200 */ 10353 #define TIM_DCR_DBL_2 (0x04UL << TIM_DCR_DBL_Pos) /*!< 0x00000400 */ 10354 #define TIM_DCR_DBL_3 (0x08UL << TIM_DCR_DBL_Pos) /*!< 0x00000800 */ 10355 #define TIM_DCR_DBL_4 (0x10UL << TIM_DCR_DBL_Pos) /*!< 0x00001000 */ 10356 10357 /******************* Bit definition for TIM_DMAR register *******************/ 10358 #define TIM_DMAR_DMAB_Pos (0U) 10359 #define TIM_DMAR_DMAB_Msk (0xFFFFUL << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */ 10360 #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */ 10361 10362 /******************* Bit definition for TIM14_OR register *********************/ 10363 #define TIM14_OR_TI1_RMP_Pos (0U) 10364 #define TIM14_OR_TI1_RMP_Msk (0x3UL << TIM14_OR_TI1_RMP_Pos) /*!< 0x00000003 */ 10365 #define TIM14_OR_TI1_RMP TIM14_OR_TI1_RMP_Msk /*!<TI1_RMP[1:0] bits (TIM14 Input 4 remap) */ 10366 #define TIM14_OR_TI1_RMP_0 (0x1UL << TIM14_OR_TI1_RMP_Pos) /*!< 0x00000001 */ 10367 #define TIM14_OR_TI1_RMP_1 (0x2UL << TIM14_OR_TI1_RMP_Pos) /*!< 0x00000002 */ 10368 10369 /******************* Bit definition for TIM2_OR register *********************/ 10370 #define TIM2_OR_ITR1_RMP_Pos (10U) 10371 #define TIM2_OR_ITR1_RMP_Msk (0x3UL << TIM2_OR_ITR1_RMP_Pos) /*!< 0x00000C00 */ 10372 #define TIM2_OR_ITR1_RMP TIM2_OR_ITR1_RMP_Msk /*!<TI1_RMP[1:0] bits (TIM14 Input 4 remap) */ 10373 #define TIM2_OR_ITR1_RMP_0 (0x1UL << TIM2_OR_ITR1_RMP_Pos) /*!< 0x00000400 */ 10374 #define TIM2_OR_ITR1_RMP_1 (0x2UL << TIM2_OR_ITR1_RMP_Pos) /*!< 0x00000800 */ 10375 10376 /******************************************************************************/ 10377 /* */ 10378 /* Touch Sensing Controller (TSC) */ 10379 /* */ 10380 /******************************************************************************/ 10381 /******************* Bit definition for TSC_CR register *********************/ 10382 #define TSC_CR_TSCE_Pos (0U) 10383 #define TSC_CR_TSCE_Msk (0x1UL << TSC_CR_TSCE_Pos) /*!< 0x00000001 */ 10384 #define TSC_CR_TSCE TSC_CR_TSCE_Msk /*!<Touch sensing controller enable */ 10385 #define TSC_CR_START_Pos (1U) 10386 #define TSC_CR_START_Msk (0x1UL << TSC_CR_START_Pos) /*!< 0x00000002 */ 10387 #define TSC_CR_START TSC_CR_START_Msk /*!<Start acquisition */ 10388 #define TSC_CR_AM_Pos (2U) 10389 #define TSC_CR_AM_Msk (0x1UL << TSC_CR_AM_Pos) /*!< 0x00000004 */ 10390 #define TSC_CR_AM TSC_CR_AM_Msk /*!<Acquisition mode */ 10391 #define TSC_CR_SYNCPOL_Pos (3U) 10392 #define TSC_CR_SYNCPOL_Msk (0x1UL << TSC_CR_SYNCPOL_Pos) /*!< 0x00000008 */ 10393 #define TSC_CR_SYNCPOL TSC_CR_SYNCPOL_Msk /*!<Synchronization pin polarity */ 10394 #define TSC_CR_IODEF_Pos (4U) 10395 #define TSC_CR_IODEF_Msk (0x1UL << TSC_CR_IODEF_Pos) /*!< 0x00000010 */ 10396 #define TSC_CR_IODEF TSC_CR_IODEF_Msk /*!<IO default mode */ 10397 10398 #define TSC_CR_MCV_Pos (5U) 10399 #define TSC_CR_MCV_Msk (0x7UL << TSC_CR_MCV_Pos) /*!< 0x000000E0 */ 10400 #define TSC_CR_MCV TSC_CR_MCV_Msk /*!<MCV[2:0] bits (Max Count Value) */ 10401 #define TSC_CR_MCV_0 (0x1UL << TSC_CR_MCV_Pos) /*!< 0x00000020 */ 10402 #define TSC_CR_MCV_1 (0x2UL << TSC_CR_MCV_Pos) /*!< 0x00000040 */ 10403 #define TSC_CR_MCV_2 (0x4UL << TSC_CR_MCV_Pos) /*!< 0x00000080 */ 10404 10405 #define TSC_CR_PGPSC_Pos (12U) 10406 #define TSC_CR_PGPSC_Msk (0x7UL << TSC_CR_PGPSC_Pos) /*!< 0x00007000 */ 10407 #define TSC_CR_PGPSC TSC_CR_PGPSC_Msk /*!<PGPSC[2:0] bits (Pulse Generator Prescaler) */ 10408 #define TSC_CR_PGPSC_0 (0x1UL << TSC_CR_PGPSC_Pos) /*!< 0x00001000 */ 10409 #define TSC_CR_PGPSC_1 (0x2UL << TSC_CR_PGPSC_Pos) /*!< 0x00002000 */ 10410 #define TSC_CR_PGPSC_2 (0x4UL << TSC_CR_PGPSC_Pos) /*!< 0x00004000 */ 10411 10412 #define TSC_CR_SSPSC_Pos (15U) 10413 #define TSC_CR_SSPSC_Msk (0x1UL << TSC_CR_SSPSC_Pos) /*!< 0x00008000 */ 10414 #define TSC_CR_SSPSC TSC_CR_SSPSC_Msk /*!<Spread Spectrum Prescaler */ 10415 #define TSC_CR_SSE_Pos (16U) 10416 #define TSC_CR_SSE_Msk (0x1UL << TSC_CR_SSE_Pos) /*!< 0x00010000 */ 10417 #define TSC_CR_SSE TSC_CR_SSE_Msk /*!<Spread Spectrum Enable */ 10418 10419 #define TSC_CR_SSD_Pos (17U) 10420 #define TSC_CR_SSD_Msk (0x7FUL << TSC_CR_SSD_Pos) /*!< 0x00FE0000 */ 10421 #define TSC_CR_SSD TSC_CR_SSD_Msk /*!<SSD[6:0] bits (Spread Spectrum Deviation) */ 10422 #define TSC_CR_SSD_0 (0x01UL << TSC_CR_SSD_Pos) /*!< 0x00020000 */ 10423 #define TSC_CR_SSD_1 (0x02UL << TSC_CR_SSD_Pos) /*!< 0x00040000 */ 10424 #define TSC_CR_SSD_2 (0x04UL << TSC_CR_SSD_Pos) /*!< 0x00080000 */ 10425 #define TSC_CR_SSD_3 (0x08UL << TSC_CR_SSD_Pos) /*!< 0x00100000 */ 10426 #define TSC_CR_SSD_4 (0x10UL << TSC_CR_SSD_Pos) /*!< 0x00200000 */ 10427 #define TSC_CR_SSD_5 (0x20UL << TSC_CR_SSD_Pos) /*!< 0x00400000 */ 10428 #define TSC_CR_SSD_6 (0x40UL << TSC_CR_SSD_Pos) /*!< 0x00800000 */ 10429 10430 #define TSC_CR_CTPL_Pos (24U) 10431 #define TSC_CR_CTPL_Msk (0xFUL << TSC_CR_CTPL_Pos) /*!< 0x0F000000 */ 10432 #define TSC_CR_CTPL TSC_CR_CTPL_Msk /*!<CTPL[3:0] bits (Charge Transfer pulse low) */ 10433 #define TSC_CR_CTPL_0 (0x1UL << TSC_CR_CTPL_Pos) /*!< 0x01000000 */ 10434 #define TSC_CR_CTPL_1 (0x2UL << TSC_CR_CTPL_Pos) /*!< 0x02000000 */ 10435 #define TSC_CR_CTPL_2 (0x4UL << TSC_CR_CTPL_Pos) /*!< 0x04000000 */ 10436 #define TSC_CR_CTPL_3 (0x8UL << TSC_CR_CTPL_Pos) /*!< 0x08000000 */ 10437 10438 #define TSC_CR_CTPH_Pos (28U) 10439 #define TSC_CR_CTPH_Msk (0xFUL << TSC_CR_CTPH_Pos) /*!< 0xF0000000 */ 10440 #define TSC_CR_CTPH TSC_CR_CTPH_Msk /*!<CTPH[3:0] bits (Charge Transfer pulse high) */ 10441 #define TSC_CR_CTPH_0 (0x1UL << TSC_CR_CTPH_Pos) /*!< 0x10000000 */ 10442 #define TSC_CR_CTPH_1 (0x2UL << TSC_CR_CTPH_Pos) /*!< 0x20000000 */ 10443 #define TSC_CR_CTPH_2 (0x4UL << TSC_CR_CTPH_Pos) /*!< 0x40000000 */ 10444 #define TSC_CR_CTPH_3 (0x8UL << TSC_CR_CTPH_Pos) /*!< 0x80000000 */ 10445 10446 /******************* Bit definition for TSC_IER register ********************/ 10447 #define TSC_IER_EOAIE_Pos (0U) 10448 #define TSC_IER_EOAIE_Msk (0x1UL << TSC_IER_EOAIE_Pos) /*!< 0x00000001 */ 10449 #define TSC_IER_EOAIE TSC_IER_EOAIE_Msk /*!<End of acquisition interrupt enable */ 10450 #define TSC_IER_MCEIE_Pos (1U) 10451 #define TSC_IER_MCEIE_Msk (0x1UL << TSC_IER_MCEIE_Pos) /*!< 0x00000002 */ 10452 #define TSC_IER_MCEIE TSC_IER_MCEIE_Msk /*!<Max count error interrupt enable */ 10453 10454 /******************* Bit definition for TSC_ICR register ********************/ 10455 #define TSC_ICR_EOAIC_Pos (0U) 10456 #define TSC_ICR_EOAIC_Msk (0x1UL << TSC_ICR_EOAIC_Pos) /*!< 0x00000001 */ 10457 #define TSC_ICR_EOAIC TSC_ICR_EOAIC_Msk /*!<End of acquisition interrupt clear */ 10458 #define TSC_ICR_MCEIC_Pos (1U) 10459 #define TSC_ICR_MCEIC_Msk (0x1UL << TSC_ICR_MCEIC_Pos) /*!< 0x00000002 */ 10460 #define TSC_ICR_MCEIC TSC_ICR_MCEIC_Msk /*!<Max count error interrupt clear */ 10461 10462 /******************* Bit definition for TSC_ISR register ********************/ 10463 #define TSC_ISR_EOAF_Pos (0U) 10464 #define TSC_ISR_EOAF_Msk (0x1UL << TSC_ISR_EOAF_Pos) /*!< 0x00000001 */ 10465 #define TSC_ISR_EOAF TSC_ISR_EOAF_Msk /*!<End of acquisition flag */ 10466 #define TSC_ISR_MCEF_Pos (1U) 10467 #define TSC_ISR_MCEF_Msk (0x1UL << TSC_ISR_MCEF_Pos) /*!< 0x00000002 */ 10468 #define TSC_ISR_MCEF TSC_ISR_MCEF_Msk /*!<Max count error flag */ 10469 10470 /******************* Bit definition for TSC_IOHCR register ******************/ 10471 #define TSC_IOHCR_G1_IO1_Pos (0U) 10472 #define TSC_IOHCR_G1_IO1_Msk (0x1UL << TSC_IOHCR_G1_IO1_Pos) /*!< 0x00000001 */ 10473 #define TSC_IOHCR_G1_IO1 TSC_IOHCR_G1_IO1_Msk /*!<GROUP1_IO1 schmitt trigger hysteresis mode */ 10474 #define TSC_IOHCR_G1_IO2_Pos (1U) 10475 #define TSC_IOHCR_G1_IO2_Msk (0x1UL << TSC_IOHCR_G1_IO2_Pos) /*!< 0x00000002 */ 10476 #define TSC_IOHCR_G1_IO2 TSC_IOHCR_G1_IO2_Msk /*!<GROUP1_IO2 schmitt trigger hysteresis mode */ 10477 #define TSC_IOHCR_G1_IO3_Pos (2U) 10478 #define TSC_IOHCR_G1_IO3_Msk (0x1UL << TSC_IOHCR_G1_IO3_Pos) /*!< 0x00000004 */ 10479 #define TSC_IOHCR_G1_IO3 TSC_IOHCR_G1_IO3_Msk /*!<GROUP1_IO3 schmitt trigger hysteresis mode */ 10480 #define TSC_IOHCR_G1_IO4_Pos (3U) 10481 #define TSC_IOHCR_G1_IO4_Msk (0x1UL << TSC_IOHCR_G1_IO4_Pos) /*!< 0x00000008 */ 10482 #define TSC_IOHCR_G1_IO4 TSC_IOHCR_G1_IO4_Msk /*!<GROUP1_IO4 schmitt trigger hysteresis mode */ 10483 #define TSC_IOHCR_G2_IO1_Pos (4U) 10484 #define TSC_IOHCR_G2_IO1_Msk (0x1UL << TSC_IOHCR_G2_IO1_Pos) /*!< 0x00000010 */ 10485 #define TSC_IOHCR_G2_IO1 TSC_IOHCR_G2_IO1_Msk /*!<GROUP2_IO1 schmitt trigger hysteresis mode */ 10486 #define TSC_IOHCR_G2_IO2_Pos (5U) 10487 #define TSC_IOHCR_G2_IO2_Msk (0x1UL << TSC_IOHCR_G2_IO2_Pos) /*!< 0x00000020 */ 10488 #define TSC_IOHCR_G2_IO2 TSC_IOHCR_G2_IO2_Msk /*!<GROUP2_IO2 schmitt trigger hysteresis mode */ 10489 #define TSC_IOHCR_G2_IO3_Pos (6U) 10490 #define TSC_IOHCR_G2_IO3_Msk (0x1UL << TSC_IOHCR_G2_IO3_Pos) /*!< 0x00000040 */ 10491 #define TSC_IOHCR_G2_IO3 TSC_IOHCR_G2_IO3_Msk /*!<GROUP2_IO3 schmitt trigger hysteresis mode */ 10492 #define TSC_IOHCR_G2_IO4_Pos (7U) 10493 #define TSC_IOHCR_G2_IO4_Msk (0x1UL << TSC_IOHCR_G2_IO4_Pos) /*!< 0x00000080 */ 10494 #define TSC_IOHCR_G2_IO4 TSC_IOHCR_G2_IO4_Msk /*!<GROUP2_IO4 schmitt trigger hysteresis mode */ 10495 #define TSC_IOHCR_G3_IO1_Pos (8U) 10496 #define TSC_IOHCR_G3_IO1_Msk (0x1UL << TSC_IOHCR_G3_IO1_Pos) /*!< 0x00000100 */ 10497 #define TSC_IOHCR_G3_IO1 TSC_IOHCR_G3_IO1_Msk /*!<GROUP3_IO1 schmitt trigger hysteresis mode */ 10498 #define TSC_IOHCR_G3_IO2_Pos (9U) 10499 #define TSC_IOHCR_G3_IO2_Msk (0x1UL << TSC_IOHCR_G3_IO2_Pos) /*!< 0x00000200 */ 10500 #define TSC_IOHCR_G3_IO2 TSC_IOHCR_G3_IO2_Msk /*!<GROUP3_IO2 schmitt trigger hysteresis mode */ 10501 #define TSC_IOHCR_G3_IO3_Pos (10U) 10502 #define TSC_IOHCR_G3_IO3_Msk (0x1UL << TSC_IOHCR_G3_IO3_Pos) /*!< 0x00000400 */ 10503 #define TSC_IOHCR_G3_IO3 TSC_IOHCR_G3_IO3_Msk /*!<GROUP3_IO3 schmitt trigger hysteresis mode */ 10504 #define TSC_IOHCR_G3_IO4_Pos (11U) 10505 #define TSC_IOHCR_G3_IO4_Msk (0x1UL << TSC_IOHCR_G3_IO4_Pos) /*!< 0x00000800 */ 10506 #define TSC_IOHCR_G3_IO4 TSC_IOHCR_G3_IO4_Msk /*!<GROUP3_IO4 schmitt trigger hysteresis mode */ 10507 #define TSC_IOHCR_G4_IO1_Pos (12U) 10508 #define TSC_IOHCR_G4_IO1_Msk (0x1UL << TSC_IOHCR_G4_IO1_Pos) /*!< 0x00001000 */ 10509 #define TSC_IOHCR_G4_IO1 TSC_IOHCR_G4_IO1_Msk /*!<GROUP4_IO1 schmitt trigger hysteresis mode */ 10510 #define TSC_IOHCR_G4_IO2_Pos (13U) 10511 #define TSC_IOHCR_G4_IO2_Msk (0x1UL << TSC_IOHCR_G4_IO2_Pos) /*!< 0x00002000 */ 10512 #define TSC_IOHCR_G4_IO2 TSC_IOHCR_G4_IO2_Msk /*!<GROUP4_IO2 schmitt trigger hysteresis mode */ 10513 #define TSC_IOHCR_G4_IO3_Pos (14U) 10514 #define TSC_IOHCR_G4_IO3_Msk (0x1UL << TSC_IOHCR_G4_IO3_Pos) /*!< 0x00004000 */ 10515 #define TSC_IOHCR_G4_IO3 TSC_IOHCR_G4_IO3_Msk /*!<GROUP4_IO3 schmitt trigger hysteresis mode */ 10516 #define TSC_IOHCR_G4_IO4_Pos (15U) 10517 #define TSC_IOHCR_G4_IO4_Msk (0x1UL << TSC_IOHCR_G4_IO4_Pos) /*!< 0x00008000 */ 10518 #define TSC_IOHCR_G4_IO4 TSC_IOHCR_G4_IO4_Msk /*!<GROUP4_IO4 schmitt trigger hysteresis mode */ 10519 #define TSC_IOHCR_G5_IO1_Pos (16U) 10520 #define TSC_IOHCR_G5_IO1_Msk (0x1UL << TSC_IOHCR_G5_IO1_Pos) /*!< 0x00010000 */ 10521 #define TSC_IOHCR_G5_IO1 TSC_IOHCR_G5_IO1_Msk /*!<GROUP5_IO1 schmitt trigger hysteresis mode */ 10522 #define TSC_IOHCR_G5_IO2_Pos (17U) 10523 #define TSC_IOHCR_G5_IO2_Msk (0x1UL << TSC_IOHCR_G5_IO2_Pos) /*!< 0x00020000 */ 10524 #define TSC_IOHCR_G5_IO2 TSC_IOHCR_G5_IO2_Msk /*!<GROUP5_IO2 schmitt trigger hysteresis mode */ 10525 #define TSC_IOHCR_G5_IO3_Pos (18U) 10526 #define TSC_IOHCR_G5_IO3_Msk (0x1UL << TSC_IOHCR_G5_IO3_Pos) /*!< 0x00040000 */ 10527 #define TSC_IOHCR_G5_IO3 TSC_IOHCR_G5_IO3_Msk /*!<GROUP5_IO3 schmitt trigger hysteresis mode */ 10528 #define TSC_IOHCR_G5_IO4_Pos (19U) 10529 #define TSC_IOHCR_G5_IO4_Msk (0x1UL << TSC_IOHCR_G5_IO4_Pos) /*!< 0x00080000 */ 10530 #define TSC_IOHCR_G5_IO4 TSC_IOHCR_G5_IO4_Msk /*!<GROUP5_IO4 schmitt trigger hysteresis mode */ 10531 #define TSC_IOHCR_G6_IO1_Pos (20U) 10532 #define TSC_IOHCR_G6_IO1_Msk (0x1UL << TSC_IOHCR_G6_IO1_Pos) /*!< 0x00100000 */ 10533 #define TSC_IOHCR_G6_IO1 TSC_IOHCR_G6_IO1_Msk /*!<GROUP6_IO1 schmitt trigger hysteresis mode */ 10534 #define TSC_IOHCR_G6_IO2_Pos (21U) 10535 #define TSC_IOHCR_G6_IO2_Msk (0x1UL << TSC_IOHCR_G6_IO2_Pos) /*!< 0x00200000 */ 10536 #define TSC_IOHCR_G6_IO2 TSC_IOHCR_G6_IO2_Msk /*!<GROUP6_IO2 schmitt trigger hysteresis mode */ 10537 #define TSC_IOHCR_G6_IO3_Pos (22U) 10538 #define TSC_IOHCR_G6_IO3_Msk (0x1UL << TSC_IOHCR_G6_IO3_Pos) /*!< 0x00400000 */ 10539 #define TSC_IOHCR_G6_IO3 TSC_IOHCR_G6_IO3_Msk /*!<GROUP6_IO3 schmitt trigger hysteresis mode */ 10540 #define TSC_IOHCR_G6_IO4_Pos (23U) 10541 #define TSC_IOHCR_G6_IO4_Msk (0x1UL << TSC_IOHCR_G6_IO4_Pos) /*!< 0x00800000 */ 10542 #define TSC_IOHCR_G6_IO4 TSC_IOHCR_G6_IO4_Msk /*!<GROUP6_IO4 schmitt trigger hysteresis mode */ 10543 #define TSC_IOHCR_G7_IO1_Pos (24U) 10544 #define TSC_IOHCR_G7_IO1_Msk (0x1UL << TSC_IOHCR_G7_IO1_Pos) /*!< 0x01000000 */ 10545 #define TSC_IOHCR_G7_IO1 TSC_IOHCR_G7_IO1_Msk /*!<GROUP7_IO1 schmitt trigger hysteresis mode */ 10546 #define TSC_IOHCR_G7_IO2_Pos (25U) 10547 #define TSC_IOHCR_G7_IO2_Msk (0x1UL << TSC_IOHCR_G7_IO2_Pos) /*!< 0x02000000 */ 10548 #define TSC_IOHCR_G7_IO2 TSC_IOHCR_G7_IO2_Msk /*!<GROUP7_IO2 schmitt trigger hysteresis mode */ 10549 #define TSC_IOHCR_G7_IO3_Pos (26U) 10550 #define TSC_IOHCR_G7_IO3_Msk (0x1UL << TSC_IOHCR_G7_IO3_Pos) /*!< 0x04000000 */ 10551 #define TSC_IOHCR_G7_IO3 TSC_IOHCR_G7_IO3_Msk /*!<GROUP7_IO3 schmitt trigger hysteresis mode */ 10552 #define TSC_IOHCR_G7_IO4_Pos (27U) 10553 #define TSC_IOHCR_G7_IO4_Msk (0x1UL << TSC_IOHCR_G7_IO4_Pos) /*!< 0x08000000 */ 10554 #define TSC_IOHCR_G7_IO4 TSC_IOHCR_G7_IO4_Msk /*!<GROUP7_IO4 schmitt trigger hysteresis mode */ 10555 #define TSC_IOHCR_G8_IO1_Pos (28U) 10556 #define TSC_IOHCR_G8_IO1_Msk (0x1UL << TSC_IOHCR_G8_IO1_Pos) /*!< 0x10000000 */ 10557 #define TSC_IOHCR_G8_IO1 TSC_IOHCR_G8_IO1_Msk /*!<GROUP8_IO1 schmitt trigger hysteresis mode */ 10558 #define TSC_IOHCR_G8_IO2_Pos (29U) 10559 #define TSC_IOHCR_G8_IO2_Msk (0x1UL << TSC_IOHCR_G8_IO2_Pos) /*!< 0x20000000 */ 10560 #define TSC_IOHCR_G8_IO2 TSC_IOHCR_G8_IO2_Msk /*!<GROUP8_IO2 schmitt trigger hysteresis mode */ 10561 #define TSC_IOHCR_G8_IO3_Pos (30U) 10562 #define TSC_IOHCR_G8_IO3_Msk (0x1UL << TSC_IOHCR_G8_IO3_Pos) /*!< 0x40000000 */ 10563 #define TSC_IOHCR_G8_IO3 TSC_IOHCR_G8_IO3_Msk /*!<GROUP8_IO3 schmitt trigger hysteresis mode */ 10564 #define TSC_IOHCR_G8_IO4_Pos (31U) 10565 #define TSC_IOHCR_G8_IO4_Msk (0x1UL << TSC_IOHCR_G8_IO4_Pos) /*!< 0x80000000 */ 10566 #define TSC_IOHCR_G8_IO4 TSC_IOHCR_G8_IO4_Msk /*!<GROUP8_IO4 schmitt trigger hysteresis mode */ 10567 10568 /******************* Bit definition for TSC_IOASCR register *****************/ 10569 #define TSC_IOASCR_G1_IO1_Pos (0U) 10570 #define TSC_IOASCR_G1_IO1_Msk (0x1UL << TSC_IOASCR_G1_IO1_Pos) /*!< 0x00000001 */ 10571 #define TSC_IOASCR_G1_IO1 TSC_IOASCR_G1_IO1_Msk /*!<GROUP1_IO1 analog switch enable */ 10572 #define TSC_IOASCR_G1_IO2_Pos (1U) 10573 #define TSC_IOASCR_G1_IO2_Msk (0x1UL << TSC_IOASCR_G1_IO2_Pos) /*!< 0x00000002 */ 10574 #define TSC_IOASCR_G1_IO2 TSC_IOASCR_G1_IO2_Msk /*!<GROUP1_IO2 analog switch enable */ 10575 #define TSC_IOASCR_G1_IO3_Pos (2U) 10576 #define TSC_IOASCR_G1_IO3_Msk (0x1UL << TSC_IOASCR_G1_IO3_Pos) /*!< 0x00000004 */ 10577 #define TSC_IOASCR_G1_IO3 TSC_IOASCR_G1_IO3_Msk /*!<GROUP1_IO3 analog switch enable */ 10578 #define TSC_IOASCR_G1_IO4_Pos (3U) 10579 #define TSC_IOASCR_G1_IO4_Msk (0x1UL << TSC_IOASCR_G1_IO4_Pos) /*!< 0x00000008 */ 10580 #define TSC_IOASCR_G1_IO4 TSC_IOASCR_G1_IO4_Msk /*!<GROUP1_IO4 analog switch enable */ 10581 #define TSC_IOASCR_G2_IO1_Pos (4U) 10582 #define TSC_IOASCR_G2_IO1_Msk (0x1UL << TSC_IOASCR_G2_IO1_Pos) /*!< 0x00000010 */ 10583 #define TSC_IOASCR_G2_IO1 TSC_IOASCR_G2_IO1_Msk /*!<GROUP2_IO1 analog switch enable */ 10584 #define TSC_IOASCR_G2_IO2_Pos (5U) 10585 #define TSC_IOASCR_G2_IO2_Msk (0x1UL << TSC_IOASCR_G2_IO2_Pos) /*!< 0x00000020 */ 10586 #define TSC_IOASCR_G2_IO2 TSC_IOASCR_G2_IO2_Msk /*!<GROUP2_IO2 analog switch enable */ 10587 #define TSC_IOASCR_G2_IO3_Pos (6U) 10588 #define TSC_IOASCR_G2_IO3_Msk (0x1UL << TSC_IOASCR_G2_IO3_Pos) /*!< 0x00000040 */ 10589 #define TSC_IOASCR_G2_IO3 TSC_IOASCR_G2_IO3_Msk /*!<GROUP2_IO3 analog switch enable */ 10590 #define TSC_IOASCR_G2_IO4_Pos (7U) 10591 #define TSC_IOASCR_G2_IO4_Msk (0x1UL << TSC_IOASCR_G2_IO4_Pos) /*!< 0x00000080 */ 10592 #define TSC_IOASCR_G2_IO4 TSC_IOASCR_G2_IO4_Msk /*!<GROUP2_IO4 analog switch enable */ 10593 #define TSC_IOASCR_G3_IO1_Pos (8U) 10594 #define TSC_IOASCR_G3_IO1_Msk (0x1UL << TSC_IOASCR_G3_IO1_Pos) /*!< 0x00000100 */ 10595 #define TSC_IOASCR_G3_IO1 TSC_IOASCR_G3_IO1_Msk /*!<GROUP3_IO1 analog switch enable */ 10596 #define TSC_IOASCR_G3_IO2_Pos (9U) 10597 #define TSC_IOASCR_G3_IO2_Msk (0x1UL << TSC_IOASCR_G3_IO2_Pos) /*!< 0x00000200 */ 10598 #define TSC_IOASCR_G3_IO2 TSC_IOASCR_G3_IO2_Msk /*!<GROUP3_IO2 analog switch enable */ 10599 #define TSC_IOASCR_G3_IO3_Pos (10U) 10600 #define TSC_IOASCR_G3_IO3_Msk (0x1UL << TSC_IOASCR_G3_IO3_Pos) /*!< 0x00000400 */ 10601 #define TSC_IOASCR_G3_IO3 TSC_IOASCR_G3_IO3_Msk /*!<GROUP3_IO3 analog switch enable */ 10602 #define TSC_IOASCR_G3_IO4_Pos (11U) 10603 #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */ 10604 #define TSC_IOASCR_G3_IO4 TSC_IOASCR_G3_IO4_Msk /*!<GROUP3_IO4 analog switch enable */ 10605 #define TSC_IOASCR_G4_IO1_Pos (12U) 10606 #define TSC_IOASCR_G4_IO1_Msk (0x1UL << TSC_IOASCR_G4_IO1_Pos) /*!< 0x00001000 */ 10607 #define TSC_IOASCR_G4_IO1 TSC_IOASCR_G4_IO1_Msk /*!<GROUP4_IO1 analog switch enable */ 10608 #define TSC_IOASCR_G4_IO2_Pos (13U) 10609 #define TSC_IOASCR_G4_IO2_Msk (0x1UL << TSC_IOASCR_G4_IO2_Pos) /*!< 0x00002000 */ 10610 #define TSC_IOASCR_G4_IO2 TSC_IOASCR_G4_IO2_Msk /*!<GROUP4_IO2 analog switch enable */ 10611 #define TSC_IOASCR_G4_IO3_Pos (14U) 10612 #define TSC_IOASCR_G4_IO3_Msk (0x1UL << TSC_IOASCR_G4_IO3_Pos) /*!< 0x00004000 */ 10613 #define TSC_IOASCR_G4_IO3 TSC_IOASCR_G4_IO3_Msk /*!<GROUP4_IO3 analog switch enable */ 10614 #define TSC_IOASCR_G4_IO4_Pos (15U) 10615 #define TSC_IOASCR_G4_IO4_Msk (0x1UL << TSC_IOASCR_G4_IO4_Pos) /*!< 0x00008000 */ 10616 #define TSC_IOASCR_G4_IO4 TSC_IOASCR_G4_IO4_Msk /*!<GROUP4_IO4 analog switch enable */ 10617 #define TSC_IOASCR_G5_IO1_Pos (16U) 10618 #define TSC_IOASCR_G5_IO1_Msk (0x1UL << TSC_IOASCR_G5_IO1_Pos) /*!< 0x00010000 */ 10619 #define TSC_IOASCR_G5_IO1 TSC_IOASCR_G5_IO1_Msk /*!<GROUP5_IO1 analog switch enable */ 10620 #define TSC_IOASCR_G5_IO2_Pos (17U) 10621 #define TSC_IOASCR_G5_IO2_Msk (0x1UL << TSC_IOASCR_G5_IO2_Pos) /*!< 0x00020000 */ 10622 #define TSC_IOASCR_G5_IO2 TSC_IOASCR_G5_IO2_Msk /*!<GROUP5_IO2 analog switch enable */ 10623 #define TSC_IOASCR_G5_IO3_Pos (18U) 10624 #define TSC_IOASCR_G5_IO3_Msk (0x1UL << TSC_IOASCR_G5_IO3_Pos) /*!< 0x00040000 */ 10625 #define TSC_IOASCR_G5_IO3 TSC_IOASCR_G5_IO3_Msk /*!<GROUP5_IO3 analog switch enable */ 10626 #define TSC_IOASCR_G5_IO4_Pos (19U) 10627 #define TSC_IOASCR_G5_IO4_Msk (0x1UL << TSC_IOASCR_G5_IO4_Pos) /*!< 0x00080000 */ 10628 #define TSC_IOASCR_G5_IO4 TSC_IOASCR_G5_IO4_Msk /*!<GROUP5_IO4 analog switch enable */ 10629 #define TSC_IOASCR_G6_IO1_Pos (20U) 10630 #define TSC_IOASCR_G6_IO1_Msk (0x1UL << TSC_IOASCR_G6_IO1_Pos) /*!< 0x00100000 */ 10631 #define TSC_IOASCR_G6_IO1 TSC_IOASCR_G6_IO1_Msk /*!<GROUP6_IO1 analog switch enable */ 10632 #define TSC_IOASCR_G6_IO2_Pos (21U) 10633 #define TSC_IOASCR_G6_IO2_Msk (0x1UL << TSC_IOASCR_G6_IO2_Pos) /*!< 0x00200000 */ 10634 #define TSC_IOASCR_G6_IO2 TSC_IOASCR_G6_IO2_Msk /*!<GROUP6_IO2 analog switch enable */ 10635 #define TSC_IOASCR_G6_IO3_Pos (22U) 10636 #define TSC_IOASCR_G6_IO3_Msk (0x1UL << TSC_IOASCR_G6_IO3_Pos) /*!< 0x00400000 */ 10637 #define TSC_IOASCR_G6_IO3 TSC_IOASCR_G6_IO3_Msk /*!<GROUP6_IO3 analog switch enable */ 10638 #define TSC_IOASCR_G6_IO4_Pos (23U) 10639 #define TSC_IOASCR_G6_IO4_Msk (0x1UL << TSC_IOASCR_G6_IO4_Pos) /*!< 0x00800000 */ 10640 #define TSC_IOASCR_G6_IO4 TSC_IOASCR_G6_IO4_Msk /*!<GROUP6_IO4 analog switch enable */ 10641 #define TSC_IOASCR_G7_IO1_Pos (24U) 10642 #define TSC_IOASCR_G7_IO1_Msk (0x1UL << TSC_IOASCR_G7_IO1_Pos) /*!< 0x01000000 */ 10643 #define TSC_IOASCR_G7_IO1 TSC_IOASCR_G7_IO1_Msk /*!<GROUP7_IO1 analog switch enable */ 10644 #define TSC_IOASCR_G7_IO2_Pos (25U) 10645 #define TSC_IOASCR_G7_IO2_Msk (0x1UL << TSC_IOASCR_G7_IO2_Pos) /*!< 0x02000000 */ 10646 #define TSC_IOASCR_G7_IO2 TSC_IOASCR_G7_IO2_Msk /*!<GROUP7_IO2 analog switch enable */ 10647 #define TSC_IOASCR_G7_IO3_Pos (26U) 10648 #define TSC_IOASCR_G7_IO3_Msk (0x1UL << TSC_IOASCR_G7_IO3_Pos) /*!< 0x04000000 */ 10649 #define TSC_IOASCR_G7_IO3 TSC_IOASCR_G7_IO3_Msk /*!<GROUP7_IO3 analog switch enable */ 10650 #define TSC_IOASCR_G7_IO4_Pos (27U) 10651 #define TSC_IOASCR_G7_IO4_Msk (0x1UL << TSC_IOASCR_G7_IO4_Pos) /*!< 0x08000000 */ 10652 #define TSC_IOASCR_G7_IO4 TSC_IOASCR_G7_IO4_Msk /*!<GROUP7_IO4 analog switch enable */ 10653 #define TSC_IOASCR_G8_IO1_Pos (28U) 10654 #define TSC_IOASCR_G8_IO1_Msk (0x1UL << TSC_IOASCR_G8_IO1_Pos) /*!< 0x10000000 */ 10655 #define TSC_IOASCR_G8_IO1 TSC_IOASCR_G8_IO1_Msk /*!<GROUP8_IO1 analog switch enable */ 10656 #define TSC_IOASCR_G8_IO2_Pos (29U) 10657 #define TSC_IOASCR_G8_IO2_Msk (0x1UL << TSC_IOASCR_G8_IO2_Pos) /*!< 0x20000000 */ 10658 #define TSC_IOASCR_G8_IO2 TSC_IOASCR_G8_IO2_Msk /*!<GROUP8_IO2 analog switch enable */ 10659 #define TSC_IOASCR_G8_IO3_Pos (30U) 10660 #define TSC_IOASCR_G8_IO3_Msk (0x1UL << TSC_IOASCR_G8_IO3_Pos) /*!< 0x40000000 */ 10661 #define TSC_IOASCR_G8_IO3 TSC_IOASCR_G8_IO3_Msk /*!<GROUP8_IO3 analog switch enable */ 10662 #define TSC_IOASCR_G8_IO4_Pos (31U) 10663 #define TSC_IOASCR_G8_IO4_Msk (0x1UL << TSC_IOASCR_G8_IO4_Pos) /*!< 0x80000000 */ 10664 #define TSC_IOASCR_G8_IO4 TSC_IOASCR_G8_IO4_Msk /*!<GROUP8_IO4 analog switch enable */ 10665 10666 /******************* Bit definition for TSC_IOSCR register ******************/ 10667 #define TSC_IOSCR_G1_IO1_Pos (0U) 10668 #define TSC_IOSCR_G1_IO1_Msk (0x1UL << TSC_IOSCR_G1_IO1_Pos) /*!< 0x00000001 */ 10669 #define TSC_IOSCR_G1_IO1 TSC_IOSCR_G1_IO1_Msk /*!<GROUP1_IO1 sampling mode */ 10670 #define TSC_IOSCR_G1_IO2_Pos (1U) 10671 #define TSC_IOSCR_G1_IO2_Msk (0x1UL << TSC_IOSCR_G1_IO2_Pos) /*!< 0x00000002 */ 10672 #define TSC_IOSCR_G1_IO2 TSC_IOSCR_G1_IO2_Msk /*!<GROUP1_IO2 sampling mode */ 10673 #define TSC_IOSCR_G1_IO3_Pos (2U) 10674 #define TSC_IOSCR_G1_IO3_Msk (0x1UL << TSC_IOSCR_G1_IO3_Pos) /*!< 0x00000004 */ 10675 #define TSC_IOSCR_G1_IO3 TSC_IOSCR_G1_IO3_Msk /*!<GROUP1_IO3 sampling mode */ 10676 #define TSC_IOSCR_G1_IO4_Pos (3U) 10677 #define TSC_IOSCR_G1_IO4_Msk (0x1UL << TSC_IOSCR_G1_IO4_Pos) /*!< 0x00000008 */ 10678 #define TSC_IOSCR_G1_IO4 TSC_IOSCR_G1_IO4_Msk /*!<GROUP1_IO4 sampling mode */ 10679 #define TSC_IOSCR_G2_IO1_Pos (4U) 10680 #define TSC_IOSCR_G2_IO1_Msk (0x1UL << TSC_IOSCR_G2_IO1_Pos) /*!< 0x00000010 */ 10681 #define TSC_IOSCR_G2_IO1 TSC_IOSCR_G2_IO1_Msk /*!<GROUP2_IO1 sampling mode */ 10682 #define TSC_IOSCR_G2_IO2_Pos (5U) 10683 #define TSC_IOSCR_G2_IO2_Msk (0x1UL << TSC_IOSCR_G2_IO2_Pos) /*!< 0x00000020 */ 10684 #define TSC_IOSCR_G2_IO2 TSC_IOSCR_G2_IO2_Msk /*!<GROUP2_IO2 sampling mode */ 10685 #define TSC_IOSCR_G2_IO3_Pos (6U) 10686 #define TSC_IOSCR_G2_IO3_Msk (0x1UL << TSC_IOSCR_G2_IO3_Pos) /*!< 0x00000040 */ 10687 #define TSC_IOSCR_G2_IO3 TSC_IOSCR_G2_IO3_Msk /*!<GROUP2_IO3 sampling mode */ 10688 #define TSC_IOSCR_G2_IO4_Pos (7U) 10689 #define TSC_IOSCR_G2_IO4_Msk (0x1UL << TSC_IOSCR_G2_IO4_Pos) /*!< 0x00000080 */ 10690 #define TSC_IOSCR_G2_IO4 TSC_IOSCR_G2_IO4_Msk /*!<GROUP2_IO4 sampling mode */ 10691 #define TSC_IOSCR_G3_IO1_Pos (8U) 10692 #define TSC_IOSCR_G3_IO1_Msk (0x1UL << TSC_IOSCR_G3_IO1_Pos) /*!< 0x00000100 */ 10693 #define TSC_IOSCR_G3_IO1 TSC_IOSCR_G3_IO1_Msk /*!<GROUP3_IO1 sampling mode */ 10694 #define TSC_IOSCR_G3_IO2_Pos (9U) 10695 #define TSC_IOSCR_G3_IO2_Msk (0x1UL << TSC_IOSCR_G3_IO2_Pos) /*!< 0x00000200 */ 10696 #define TSC_IOSCR_G3_IO2 TSC_IOSCR_G3_IO2_Msk /*!<GROUP3_IO2 sampling mode */ 10697 #define TSC_IOSCR_G3_IO3_Pos (10U) 10698 #define TSC_IOSCR_G3_IO3_Msk (0x1UL << TSC_IOSCR_G3_IO3_Pos) /*!< 0x00000400 */ 10699 #define TSC_IOSCR_G3_IO3 TSC_IOSCR_G3_IO3_Msk /*!<GROUP3_IO3 sampling mode */ 10700 #define TSC_IOSCR_G3_IO4_Pos (11U) 10701 #define TSC_IOSCR_G3_IO4_Msk (0x1UL << TSC_IOSCR_G3_IO4_Pos) /*!< 0x00000800 */ 10702 #define TSC_IOSCR_G3_IO4 TSC_IOSCR_G3_IO4_Msk /*!<GROUP3_IO4 sampling mode */ 10703 #define TSC_IOSCR_G4_IO1_Pos (12U) 10704 #define TSC_IOSCR_G4_IO1_Msk (0x1UL << TSC_IOSCR_G4_IO1_Pos) /*!< 0x00001000 */ 10705 #define TSC_IOSCR_G4_IO1 TSC_IOSCR_G4_IO1_Msk /*!<GROUP4_IO1 sampling mode */ 10706 #define TSC_IOSCR_G4_IO2_Pos (13U) 10707 #define TSC_IOSCR_G4_IO2_Msk (0x1UL << TSC_IOSCR_G4_IO2_Pos) /*!< 0x00002000 */ 10708 #define TSC_IOSCR_G4_IO2 TSC_IOSCR_G4_IO2_Msk /*!<GROUP4_IO2 sampling mode */ 10709 #define TSC_IOSCR_G4_IO3_Pos (14U) 10710 #define TSC_IOSCR_G4_IO3_Msk (0x1UL << TSC_IOSCR_G4_IO3_Pos) /*!< 0x00004000 */ 10711 #define TSC_IOSCR_G4_IO3 TSC_IOSCR_G4_IO3_Msk /*!<GROUP4_IO3 sampling mode */ 10712 #define TSC_IOSCR_G4_IO4_Pos (15U) 10713 #define TSC_IOSCR_G4_IO4_Msk (0x1UL << TSC_IOSCR_G4_IO4_Pos) /*!< 0x00008000 */ 10714 #define TSC_IOSCR_G4_IO4 TSC_IOSCR_G4_IO4_Msk /*!<GROUP4_IO4 sampling mode */ 10715 #define TSC_IOSCR_G5_IO1_Pos (16U) 10716 #define TSC_IOSCR_G5_IO1_Msk (0x1UL << TSC_IOSCR_G5_IO1_Pos) /*!< 0x00010000 */ 10717 #define TSC_IOSCR_G5_IO1 TSC_IOSCR_G5_IO1_Msk /*!<GROUP5_IO1 sampling mode */ 10718 #define TSC_IOSCR_G5_IO2_Pos (17U) 10719 #define TSC_IOSCR_G5_IO2_Msk (0x1UL << TSC_IOSCR_G5_IO2_Pos) /*!< 0x00020000 */ 10720 #define TSC_IOSCR_G5_IO2 TSC_IOSCR_G5_IO2_Msk /*!<GROUP5_IO2 sampling mode */ 10721 #define TSC_IOSCR_G5_IO3_Pos (18U) 10722 #define TSC_IOSCR_G5_IO3_Msk (0x1UL << TSC_IOSCR_G5_IO3_Pos) /*!< 0x00040000 */ 10723 #define TSC_IOSCR_G5_IO3 TSC_IOSCR_G5_IO3_Msk /*!<GROUP5_IO3 sampling mode */ 10724 #define TSC_IOSCR_G5_IO4_Pos (19U) 10725 #define TSC_IOSCR_G5_IO4_Msk (0x1UL << TSC_IOSCR_G5_IO4_Pos) /*!< 0x00080000 */ 10726 #define TSC_IOSCR_G5_IO4 TSC_IOSCR_G5_IO4_Msk /*!<GROUP5_IO4 sampling mode */ 10727 #define TSC_IOSCR_G6_IO1_Pos (20U) 10728 #define TSC_IOSCR_G6_IO1_Msk (0x1UL << TSC_IOSCR_G6_IO1_Pos) /*!< 0x00100000 */ 10729 #define TSC_IOSCR_G6_IO1 TSC_IOSCR_G6_IO1_Msk /*!<GROUP6_IO1 sampling mode */ 10730 #define TSC_IOSCR_G6_IO2_Pos (21U) 10731 #define TSC_IOSCR_G6_IO2_Msk (0x1UL << TSC_IOSCR_G6_IO2_Pos) /*!< 0x00200000 */ 10732 #define TSC_IOSCR_G6_IO2 TSC_IOSCR_G6_IO2_Msk /*!<GROUP6_IO2 sampling mode */ 10733 #define TSC_IOSCR_G6_IO3_Pos (22U) 10734 #define TSC_IOSCR_G6_IO3_Msk (0x1UL << TSC_IOSCR_G6_IO3_Pos) /*!< 0x00400000 */ 10735 #define TSC_IOSCR_G6_IO3 TSC_IOSCR_G6_IO3_Msk /*!<GROUP6_IO3 sampling mode */ 10736 #define TSC_IOSCR_G6_IO4_Pos (23U) 10737 #define TSC_IOSCR_G6_IO4_Msk (0x1UL << TSC_IOSCR_G6_IO4_Pos) /*!< 0x00800000 */ 10738 #define TSC_IOSCR_G6_IO4 TSC_IOSCR_G6_IO4_Msk /*!<GROUP6_IO4 sampling mode */ 10739 #define TSC_IOSCR_G7_IO1_Pos (24U) 10740 #define TSC_IOSCR_G7_IO1_Msk (0x1UL << TSC_IOSCR_G7_IO1_Pos) /*!< 0x01000000 */ 10741 #define TSC_IOSCR_G7_IO1 TSC_IOSCR_G7_IO1_Msk /*!<GROUP7_IO1 sampling mode */ 10742 #define TSC_IOSCR_G7_IO2_Pos (25U) 10743 #define TSC_IOSCR_G7_IO2_Msk (0x1UL << TSC_IOSCR_G7_IO2_Pos) /*!< 0x02000000 */ 10744 #define TSC_IOSCR_G7_IO2 TSC_IOSCR_G7_IO2_Msk /*!<GROUP7_IO2 sampling mode */ 10745 #define TSC_IOSCR_G7_IO3_Pos (26U) 10746 #define TSC_IOSCR_G7_IO3_Msk (0x1UL << TSC_IOSCR_G7_IO3_Pos) /*!< 0x04000000 */ 10747 #define TSC_IOSCR_G7_IO3 TSC_IOSCR_G7_IO3_Msk /*!<GROUP7_IO3 sampling mode */ 10748 #define TSC_IOSCR_G7_IO4_Pos (27U) 10749 #define TSC_IOSCR_G7_IO4_Msk (0x1UL << TSC_IOSCR_G7_IO4_Pos) /*!< 0x08000000 */ 10750 #define TSC_IOSCR_G7_IO4 TSC_IOSCR_G7_IO4_Msk /*!<GROUP7_IO4 sampling mode */ 10751 #define TSC_IOSCR_G8_IO1_Pos (28U) 10752 #define TSC_IOSCR_G8_IO1_Msk (0x1UL << TSC_IOSCR_G8_IO1_Pos) /*!< 0x10000000 */ 10753 #define TSC_IOSCR_G8_IO1 TSC_IOSCR_G8_IO1_Msk /*!<GROUP8_IO1 sampling mode */ 10754 #define TSC_IOSCR_G8_IO2_Pos (29U) 10755 #define TSC_IOSCR_G8_IO2_Msk (0x1UL << TSC_IOSCR_G8_IO2_Pos) /*!< 0x20000000 */ 10756 #define TSC_IOSCR_G8_IO2 TSC_IOSCR_G8_IO2_Msk /*!<GROUP8_IO2 sampling mode */ 10757 #define TSC_IOSCR_G8_IO3_Pos (30U) 10758 #define TSC_IOSCR_G8_IO3_Msk (0x1UL << TSC_IOSCR_G8_IO3_Pos) /*!< 0x40000000 */ 10759 #define TSC_IOSCR_G8_IO3 TSC_IOSCR_G8_IO3_Msk /*!<GROUP8_IO3 sampling mode */ 10760 #define TSC_IOSCR_G8_IO4_Pos (31U) 10761 #define TSC_IOSCR_G8_IO4_Msk (0x1UL << TSC_IOSCR_G8_IO4_Pos) /*!< 0x80000000 */ 10762 #define TSC_IOSCR_G8_IO4 TSC_IOSCR_G8_IO4_Msk /*!<GROUP8_IO4 sampling mode */ 10763 10764 /******************* Bit definition for TSC_IOCCR register ******************/ 10765 #define TSC_IOCCR_G1_IO1_Pos (0U) 10766 #define TSC_IOCCR_G1_IO1_Msk (0x1UL << TSC_IOCCR_G1_IO1_Pos) /*!< 0x00000001 */ 10767 #define TSC_IOCCR_G1_IO1 TSC_IOCCR_G1_IO1_Msk /*!<GROUP1_IO1 channel mode */ 10768 #define TSC_IOCCR_G1_IO2_Pos (1U) 10769 #define TSC_IOCCR_G1_IO2_Msk (0x1UL << TSC_IOCCR_G1_IO2_Pos) /*!< 0x00000002 */ 10770 #define TSC_IOCCR_G1_IO2 TSC_IOCCR_G1_IO2_Msk /*!<GROUP1_IO2 channel mode */ 10771 #define TSC_IOCCR_G1_IO3_Pos (2U) 10772 #define TSC_IOCCR_G1_IO3_Msk (0x1UL << TSC_IOCCR_G1_IO3_Pos) /*!< 0x00000004 */ 10773 #define TSC_IOCCR_G1_IO3 TSC_IOCCR_G1_IO3_Msk /*!<GROUP1_IO3 channel mode */ 10774 #define TSC_IOCCR_G1_IO4_Pos (3U) 10775 #define TSC_IOCCR_G1_IO4_Msk (0x1UL << TSC_IOCCR_G1_IO4_Pos) /*!< 0x00000008 */ 10776 #define TSC_IOCCR_G1_IO4 TSC_IOCCR_G1_IO4_Msk /*!<GROUP1_IO4 channel mode */ 10777 #define TSC_IOCCR_G2_IO1_Pos (4U) 10778 #define TSC_IOCCR_G2_IO1_Msk (0x1UL << TSC_IOCCR_G2_IO1_Pos) /*!< 0x00000010 */ 10779 #define TSC_IOCCR_G2_IO1 TSC_IOCCR_G2_IO1_Msk /*!<GROUP2_IO1 channel mode */ 10780 #define TSC_IOCCR_G2_IO2_Pos (5U) 10781 #define TSC_IOCCR_G2_IO2_Msk (0x1UL << TSC_IOCCR_G2_IO2_Pos) /*!< 0x00000020 */ 10782 #define TSC_IOCCR_G2_IO2 TSC_IOCCR_G2_IO2_Msk /*!<GROUP2_IO2 channel mode */ 10783 #define TSC_IOCCR_G2_IO3_Pos (6U) 10784 #define TSC_IOCCR_G2_IO3_Msk (0x1UL << TSC_IOCCR_G2_IO3_Pos) /*!< 0x00000040 */ 10785 #define TSC_IOCCR_G2_IO3 TSC_IOCCR_G2_IO3_Msk /*!<GROUP2_IO3 channel mode */ 10786 #define TSC_IOCCR_G2_IO4_Pos (7U) 10787 #define TSC_IOCCR_G2_IO4_Msk (0x1UL << TSC_IOCCR_G2_IO4_Pos) /*!< 0x00000080 */ 10788 #define TSC_IOCCR_G2_IO4 TSC_IOCCR_G2_IO4_Msk /*!<GROUP2_IO4 channel mode */ 10789 #define TSC_IOCCR_G3_IO1_Pos (8U) 10790 #define TSC_IOCCR_G3_IO1_Msk (0x1UL << TSC_IOCCR_G3_IO1_Pos) /*!< 0x00000100 */ 10791 #define TSC_IOCCR_G3_IO1 TSC_IOCCR_G3_IO1_Msk /*!<GROUP3_IO1 channel mode */ 10792 #define TSC_IOCCR_G3_IO2_Pos (9U) 10793 #define TSC_IOCCR_G3_IO2_Msk (0x1UL << TSC_IOCCR_G3_IO2_Pos) /*!< 0x00000200 */ 10794 #define TSC_IOCCR_G3_IO2 TSC_IOCCR_G3_IO2_Msk /*!<GROUP3_IO2 channel mode */ 10795 #define TSC_IOCCR_G3_IO3_Pos (10U) 10796 #define TSC_IOCCR_G3_IO3_Msk (0x1UL << TSC_IOCCR_G3_IO3_Pos) /*!< 0x00000400 */ 10797 #define TSC_IOCCR_G3_IO3 TSC_IOCCR_G3_IO3_Msk /*!<GROUP3_IO3 channel mode */ 10798 #define TSC_IOCCR_G3_IO4_Pos (11U) 10799 #define TSC_IOCCR_G3_IO4_Msk (0x1UL << TSC_IOCCR_G3_IO4_Pos) /*!< 0x00000800 */ 10800 #define TSC_IOCCR_G3_IO4 TSC_IOCCR_G3_IO4_Msk /*!<GROUP3_IO4 channel mode */ 10801 #define TSC_IOCCR_G4_IO1_Pos (12U) 10802 #define TSC_IOCCR_G4_IO1_Msk (0x1UL << TSC_IOCCR_G4_IO1_Pos) /*!< 0x00001000 */ 10803 #define TSC_IOCCR_G4_IO1 TSC_IOCCR_G4_IO1_Msk /*!<GROUP4_IO1 channel mode */ 10804 #define TSC_IOCCR_G4_IO2_Pos (13U) 10805 #define TSC_IOCCR_G4_IO2_Msk (0x1UL << TSC_IOCCR_G4_IO2_Pos) /*!< 0x00002000 */ 10806 #define TSC_IOCCR_G4_IO2 TSC_IOCCR_G4_IO2_Msk /*!<GROUP4_IO2 channel mode */ 10807 #define TSC_IOCCR_G4_IO3_Pos (14U) 10808 #define TSC_IOCCR_G4_IO3_Msk (0x1UL << TSC_IOCCR_G4_IO3_Pos) /*!< 0x00004000 */ 10809 #define TSC_IOCCR_G4_IO3 TSC_IOCCR_G4_IO3_Msk /*!<GROUP4_IO3 channel mode */ 10810 #define TSC_IOCCR_G4_IO4_Pos (15U) 10811 #define TSC_IOCCR_G4_IO4_Msk (0x1UL << TSC_IOCCR_G4_IO4_Pos) /*!< 0x00008000 */ 10812 #define TSC_IOCCR_G4_IO4 TSC_IOCCR_G4_IO4_Msk /*!<GROUP4_IO4 channel mode */ 10813 #define TSC_IOCCR_G5_IO1_Pos (16U) 10814 #define TSC_IOCCR_G5_IO1_Msk (0x1UL << TSC_IOCCR_G5_IO1_Pos) /*!< 0x00010000 */ 10815 #define TSC_IOCCR_G5_IO1 TSC_IOCCR_G5_IO1_Msk /*!<GROUP5_IO1 channel mode */ 10816 #define TSC_IOCCR_G5_IO2_Pos (17U) 10817 #define TSC_IOCCR_G5_IO2_Msk (0x1UL << TSC_IOCCR_G5_IO2_Pos) /*!< 0x00020000 */ 10818 #define TSC_IOCCR_G5_IO2 TSC_IOCCR_G5_IO2_Msk /*!<GROUP5_IO2 channel mode */ 10819 #define TSC_IOCCR_G5_IO3_Pos (18U) 10820 #define TSC_IOCCR_G5_IO3_Msk (0x1UL << TSC_IOCCR_G5_IO3_Pos) /*!< 0x00040000 */ 10821 #define TSC_IOCCR_G5_IO3 TSC_IOCCR_G5_IO3_Msk /*!<GROUP5_IO3 channel mode */ 10822 #define TSC_IOCCR_G5_IO4_Pos (19U) 10823 #define TSC_IOCCR_G5_IO4_Msk (0x1UL << TSC_IOCCR_G5_IO4_Pos) /*!< 0x00080000 */ 10824 #define TSC_IOCCR_G5_IO4 TSC_IOCCR_G5_IO4_Msk /*!<GROUP5_IO4 channel mode */ 10825 #define TSC_IOCCR_G6_IO1_Pos (20U) 10826 #define TSC_IOCCR_G6_IO1_Msk (0x1UL << TSC_IOCCR_G6_IO1_Pos) /*!< 0x00100000 */ 10827 #define TSC_IOCCR_G6_IO1 TSC_IOCCR_G6_IO1_Msk /*!<GROUP6_IO1 channel mode */ 10828 #define TSC_IOCCR_G6_IO2_Pos (21U) 10829 #define TSC_IOCCR_G6_IO2_Msk (0x1UL << TSC_IOCCR_G6_IO2_Pos) /*!< 0x00200000 */ 10830 #define TSC_IOCCR_G6_IO2 TSC_IOCCR_G6_IO2_Msk /*!<GROUP6_IO2 channel mode */ 10831 #define TSC_IOCCR_G6_IO3_Pos (22U) 10832 #define TSC_IOCCR_G6_IO3_Msk (0x1UL << TSC_IOCCR_G6_IO3_Pos) /*!< 0x00400000 */ 10833 #define TSC_IOCCR_G6_IO3 TSC_IOCCR_G6_IO3_Msk /*!<GROUP6_IO3 channel mode */ 10834 #define TSC_IOCCR_G6_IO4_Pos (23U) 10835 #define TSC_IOCCR_G6_IO4_Msk (0x1UL << TSC_IOCCR_G6_IO4_Pos) /*!< 0x00800000 */ 10836 #define TSC_IOCCR_G6_IO4 TSC_IOCCR_G6_IO4_Msk /*!<GROUP6_IO4 channel mode */ 10837 #define TSC_IOCCR_G7_IO1_Pos (24U) 10838 #define TSC_IOCCR_G7_IO1_Msk (0x1UL << TSC_IOCCR_G7_IO1_Pos) /*!< 0x01000000 */ 10839 #define TSC_IOCCR_G7_IO1 TSC_IOCCR_G7_IO1_Msk /*!<GROUP7_IO1 channel mode */ 10840 #define TSC_IOCCR_G7_IO2_Pos (25U) 10841 #define TSC_IOCCR_G7_IO2_Msk (0x1UL << TSC_IOCCR_G7_IO2_Pos) /*!< 0x02000000 */ 10842 #define TSC_IOCCR_G7_IO2 TSC_IOCCR_G7_IO2_Msk /*!<GROUP7_IO2 channel mode */ 10843 #define TSC_IOCCR_G7_IO3_Pos (26U) 10844 #define TSC_IOCCR_G7_IO3_Msk (0x1UL << TSC_IOCCR_G7_IO3_Pos) /*!< 0x04000000 */ 10845 #define TSC_IOCCR_G7_IO3 TSC_IOCCR_G7_IO3_Msk /*!<GROUP7_IO3 channel mode */ 10846 #define TSC_IOCCR_G7_IO4_Pos (27U) 10847 #define TSC_IOCCR_G7_IO4_Msk (0x1UL << TSC_IOCCR_G7_IO4_Pos) /*!< 0x08000000 */ 10848 #define TSC_IOCCR_G7_IO4 TSC_IOCCR_G7_IO4_Msk /*!<GROUP7_IO4 channel mode */ 10849 #define TSC_IOCCR_G8_IO1_Pos (28U) 10850 #define TSC_IOCCR_G8_IO1_Msk (0x1UL << TSC_IOCCR_G8_IO1_Pos) /*!< 0x10000000 */ 10851 #define TSC_IOCCR_G8_IO1 TSC_IOCCR_G8_IO1_Msk /*!<GROUP8_IO1 channel mode */ 10852 #define TSC_IOCCR_G8_IO2_Pos (29U) 10853 #define TSC_IOCCR_G8_IO2_Msk (0x1UL << TSC_IOCCR_G8_IO2_Pos) /*!< 0x20000000 */ 10854 #define TSC_IOCCR_G8_IO2 TSC_IOCCR_G8_IO2_Msk /*!<GROUP8_IO2 channel mode */ 10855 #define TSC_IOCCR_G8_IO3_Pos (30U) 10856 #define TSC_IOCCR_G8_IO3_Msk (0x1UL << TSC_IOCCR_G8_IO3_Pos) /*!< 0x40000000 */ 10857 #define TSC_IOCCR_G8_IO3 TSC_IOCCR_G8_IO3_Msk /*!<GROUP8_IO3 channel mode */ 10858 #define TSC_IOCCR_G8_IO4_Pos (31U) 10859 #define TSC_IOCCR_G8_IO4_Msk (0x1UL << TSC_IOCCR_G8_IO4_Pos) /*!< 0x80000000 */ 10860 #define TSC_IOCCR_G8_IO4 TSC_IOCCR_G8_IO4_Msk /*!<GROUP8_IO4 channel mode */ 10861 10862 /******************* Bit definition for TSC_IOGCSR register *****************/ 10863 #define TSC_IOGCSR_G1E_Pos (0U) 10864 #define TSC_IOGCSR_G1E_Msk (0x1UL << TSC_IOGCSR_G1E_Pos) /*!< 0x00000001 */ 10865 #define TSC_IOGCSR_G1E TSC_IOGCSR_G1E_Msk /*!<Analog IO GROUP1 enable */ 10866 #define TSC_IOGCSR_G2E_Pos (1U) 10867 #define TSC_IOGCSR_G2E_Msk (0x1UL << TSC_IOGCSR_G2E_Pos) /*!< 0x00000002 */ 10868 #define TSC_IOGCSR_G2E TSC_IOGCSR_G2E_Msk /*!<Analog IO GROUP2 enable */ 10869 #define TSC_IOGCSR_G3E_Pos (2U) 10870 #define TSC_IOGCSR_G3E_Msk (0x1UL << TSC_IOGCSR_G3E_Pos) /*!< 0x00000004 */ 10871 #define TSC_IOGCSR_G3E TSC_IOGCSR_G3E_Msk /*!<Analog IO GROUP3 enable */ 10872 #define TSC_IOGCSR_G4E_Pos (3U) 10873 #define TSC_IOGCSR_G4E_Msk (0x1UL << TSC_IOGCSR_G4E_Pos) /*!< 0x00000008 */ 10874 #define TSC_IOGCSR_G4E TSC_IOGCSR_G4E_Msk /*!<Analog IO GROUP4 enable */ 10875 #define TSC_IOGCSR_G5E_Pos (4U) 10876 #define TSC_IOGCSR_G5E_Msk (0x1UL << TSC_IOGCSR_G5E_Pos) /*!< 0x00000010 */ 10877 #define TSC_IOGCSR_G5E TSC_IOGCSR_G5E_Msk /*!<Analog IO GROUP5 enable */ 10878 #define TSC_IOGCSR_G6E_Pos (5U) 10879 #define TSC_IOGCSR_G6E_Msk (0x1UL << TSC_IOGCSR_G6E_Pos) /*!< 0x00000020 */ 10880 #define TSC_IOGCSR_G6E TSC_IOGCSR_G6E_Msk /*!<Analog IO GROUP6 enable */ 10881 #define TSC_IOGCSR_G7E_Pos (6U) 10882 #define TSC_IOGCSR_G7E_Msk (0x1UL << TSC_IOGCSR_G7E_Pos) /*!< 0x00000040 */ 10883 #define TSC_IOGCSR_G7E TSC_IOGCSR_G7E_Msk /*!<Analog IO GROUP7 enable */ 10884 #define TSC_IOGCSR_G8E_Pos (7U) 10885 #define TSC_IOGCSR_G8E_Msk (0x1UL << TSC_IOGCSR_G8E_Pos) /*!< 0x00000080 */ 10886 #define TSC_IOGCSR_G8E TSC_IOGCSR_G8E_Msk /*!<Analog IO GROUP8 enable */ 10887 #define TSC_IOGCSR_G1S_Pos (16U) 10888 #define TSC_IOGCSR_G1S_Msk (0x1UL << TSC_IOGCSR_G1S_Pos) /*!< 0x00010000 */ 10889 #define TSC_IOGCSR_G1S TSC_IOGCSR_G1S_Msk /*!<Analog IO GROUP1 status */ 10890 #define TSC_IOGCSR_G2S_Pos (17U) 10891 #define TSC_IOGCSR_G2S_Msk (0x1UL << TSC_IOGCSR_G2S_Pos) /*!< 0x00020000 */ 10892 #define TSC_IOGCSR_G2S TSC_IOGCSR_G2S_Msk /*!<Analog IO GROUP2 status */ 10893 #define TSC_IOGCSR_G3S_Pos (18U) 10894 #define TSC_IOGCSR_G3S_Msk (0x1UL << TSC_IOGCSR_G3S_Pos) /*!< 0x00040000 */ 10895 #define TSC_IOGCSR_G3S TSC_IOGCSR_G3S_Msk /*!<Analog IO GROUP3 status */ 10896 #define TSC_IOGCSR_G4S_Pos (19U) 10897 #define TSC_IOGCSR_G4S_Msk (0x1UL << TSC_IOGCSR_G4S_Pos) /*!< 0x00080000 */ 10898 #define TSC_IOGCSR_G4S TSC_IOGCSR_G4S_Msk /*!<Analog IO GROUP4 status */ 10899 #define TSC_IOGCSR_G5S_Pos (20U) 10900 #define TSC_IOGCSR_G5S_Msk (0x1UL << TSC_IOGCSR_G5S_Pos) /*!< 0x00100000 */ 10901 #define TSC_IOGCSR_G5S TSC_IOGCSR_G5S_Msk /*!<Analog IO GROUP5 status */ 10902 #define TSC_IOGCSR_G6S_Pos (21U) 10903 #define TSC_IOGCSR_G6S_Msk (0x1UL << TSC_IOGCSR_G6S_Pos) /*!< 0x00200000 */ 10904 #define TSC_IOGCSR_G6S TSC_IOGCSR_G6S_Msk /*!<Analog IO GROUP6 status */ 10905 #define TSC_IOGCSR_G7S_Pos (22U) 10906 #define TSC_IOGCSR_G7S_Msk (0x1UL << TSC_IOGCSR_G7S_Pos) /*!< 0x00400000 */ 10907 #define TSC_IOGCSR_G7S TSC_IOGCSR_G7S_Msk /*!<Analog IO GROUP7 status */ 10908 #define TSC_IOGCSR_G8S_Pos (23U) 10909 #define TSC_IOGCSR_G8S_Msk (0x1UL << TSC_IOGCSR_G8S_Pos) /*!< 0x00800000 */ 10910 #define TSC_IOGCSR_G8S TSC_IOGCSR_G8S_Msk /*!<Analog IO GROUP8 status */ 10911 10912 /******************* Bit definition for TSC_IOGXCR register *****************/ 10913 #define TSC_IOGXCR_CNT_Pos (0U) 10914 #define TSC_IOGXCR_CNT_Msk (0x3FFFUL << TSC_IOGXCR_CNT_Pos) /*!< 0x00003FFF */ 10915 #define TSC_IOGXCR_CNT TSC_IOGXCR_CNT_Msk /*!<CNT[13:0] bits (Counter value) */ 10916 10917 /******************************************************************************/ 10918 /* */ 10919 /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */ 10920 /* */ 10921 /******************************************************************************/ 10922 /****************** Bit definition for USART_CR1 register *******************/ 10923 #define USART_CR1_UE_Pos (0U) 10924 #define USART_CR1_UE_Msk (0x1UL << USART_CR1_UE_Pos) /*!< 0x00000001 */ 10925 #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */ 10926 #define USART_CR1_UESM_Pos (1U) 10927 #define USART_CR1_UESM_Msk (0x1UL << USART_CR1_UESM_Pos) /*!< 0x00000002 */ 10928 #define USART_CR1_UESM USART_CR1_UESM_Msk /*!< USART Enable in STOP Mode */ 10929 #define USART_CR1_RE_Pos (2U) 10930 #define USART_CR1_RE_Msk (0x1UL << USART_CR1_RE_Pos) /*!< 0x00000004 */ 10931 #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */ 10932 #define USART_CR1_TE_Pos (3U) 10933 #define USART_CR1_TE_Msk (0x1UL << USART_CR1_TE_Pos) /*!< 0x00000008 */ 10934 #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */ 10935 #define USART_CR1_IDLEIE_Pos (4U) 10936 #define USART_CR1_IDLEIE_Msk (0x1UL << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */ 10937 #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */ 10938 #define USART_CR1_RXNEIE_Pos (5U) 10939 #define USART_CR1_RXNEIE_Msk (0x1UL << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */ 10940 #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */ 10941 #define USART_CR1_TCIE_Pos (6U) 10942 #define USART_CR1_TCIE_Msk (0x1UL << USART_CR1_TCIE_Pos) /*!< 0x00000040 */ 10943 #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */ 10944 #define USART_CR1_TXEIE_Pos (7U) 10945 #define USART_CR1_TXEIE_Msk (0x1UL << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */ 10946 #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< TXE Interrupt Enable */ 10947 #define USART_CR1_PEIE_Pos (8U) 10948 #define USART_CR1_PEIE_Msk (0x1UL << USART_CR1_PEIE_Pos) /*!< 0x00000100 */ 10949 #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */ 10950 #define USART_CR1_PS_Pos (9U) 10951 #define USART_CR1_PS_Msk (0x1UL << USART_CR1_PS_Pos) /*!< 0x00000200 */ 10952 #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */ 10953 #define USART_CR1_PCE_Pos (10U) 10954 #define USART_CR1_PCE_Msk (0x1UL << USART_CR1_PCE_Pos) /*!< 0x00000400 */ 10955 #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */ 10956 #define USART_CR1_WAKE_Pos (11U) 10957 #define USART_CR1_WAKE_Msk (0x1UL << USART_CR1_WAKE_Pos) /*!< 0x00000800 */ 10958 #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Receiver Wakeup method */ 10959 #define USART_CR1_M_Pos (12U) 10960 #define USART_CR1_M_Msk (0x1UL << USART_CR1_M_Pos) /*!< 0x00001000 */ 10961 #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */ 10962 #define USART_CR1_M0_Pos (12U) 10963 #define USART_CR1_M0_Msk (0x1UL << USART_CR1_M0_Pos) /*!< 0x00001000 */ 10964 #define USART_CR1_M0 USART_CR1_M0_Msk /*!< SmartCard Word length */ 10965 #define USART_CR1_MME_Pos (13U) 10966 #define USART_CR1_MME_Msk (0x1UL << USART_CR1_MME_Pos) /*!< 0x00002000 */ 10967 #define USART_CR1_MME USART_CR1_MME_Msk /*!< Mute Mode Enable */ 10968 #define USART_CR1_CMIE_Pos (14U) 10969 #define USART_CR1_CMIE_Msk (0x1UL << USART_CR1_CMIE_Pos) /*!< 0x00004000 */ 10970 #define USART_CR1_CMIE USART_CR1_CMIE_Msk /*!< Character match interrupt enable */ 10971 #define USART_CR1_OVER8_Pos (15U) 10972 #define USART_CR1_OVER8_Msk (0x1UL << USART_CR1_OVER8_Pos) /*!< 0x00008000 */ 10973 #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!< Oversampling by 8-bit or 16-bit mode */ 10974 #define USART_CR1_DEDT_Pos (16U) 10975 #define USART_CR1_DEDT_Msk (0x1FUL << USART_CR1_DEDT_Pos) /*!< 0x001F0000 */ 10976 #define USART_CR1_DEDT USART_CR1_DEDT_Msk /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */ 10977 #define USART_CR1_DEDT_0 (0x01UL << USART_CR1_DEDT_Pos) /*!< 0x00010000 */ 10978 #define USART_CR1_DEDT_1 (0x02UL << USART_CR1_DEDT_Pos) /*!< 0x00020000 */ 10979 #define USART_CR1_DEDT_2 (0x04UL << USART_CR1_DEDT_Pos) /*!< 0x00040000 */ 10980 #define USART_CR1_DEDT_3 (0x08UL << USART_CR1_DEDT_Pos) /*!< 0x00080000 */ 10981 #define USART_CR1_DEDT_4 (0x10UL << USART_CR1_DEDT_Pos) /*!< 0x00100000 */ 10982 #define USART_CR1_DEAT_Pos (21U) 10983 #define USART_CR1_DEAT_Msk (0x1FUL << USART_CR1_DEAT_Pos) /*!< 0x03E00000 */ 10984 #define USART_CR1_DEAT USART_CR1_DEAT_Msk /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */ 10985 #define USART_CR1_DEAT_0 (0x01UL << USART_CR1_DEAT_Pos) /*!< 0x00200000 */ 10986 #define USART_CR1_DEAT_1 (0x02UL << USART_CR1_DEAT_Pos) /*!< 0x00400000 */ 10987 #define USART_CR1_DEAT_2 (0x04UL << USART_CR1_DEAT_Pos) /*!< 0x00800000 */ 10988 #define USART_CR1_DEAT_3 (0x08UL << USART_CR1_DEAT_Pos) /*!< 0x01000000 */ 10989 #define USART_CR1_DEAT_4 (0x10UL << USART_CR1_DEAT_Pos) /*!< 0x02000000 */ 10990 #define USART_CR1_RTOIE_Pos (26U) 10991 #define USART_CR1_RTOIE_Msk (0x1UL << USART_CR1_RTOIE_Pos) /*!< 0x04000000 */ 10992 #define USART_CR1_RTOIE USART_CR1_RTOIE_Msk /*!< Receive Time Out interrupt enable */ 10993 #define USART_CR1_EOBIE_Pos (27U) 10994 #define USART_CR1_EOBIE_Msk (0x1UL << USART_CR1_EOBIE_Pos) /*!< 0x08000000 */ 10995 #define USART_CR1_EOBIE USART_CR1_EOBIE_Msk /*!< End of Block interrupt enable */ 10996 10997 /****************** Bit definition for USART_CR2 register *******************/ 10998 #define USART_CR2_ADDM7_Pos (4U) 10999 #define USART_CR2_ADDM7_Msk (0x1UL << USART_CR2_ADDM7_Pos) /*!< 0x00000010 */ 11000 #define USART_CR2_ADDM7 USART_CR2_ADDM7_Msk /*!< 7-bit or 4-bit Address Detection */ 11001 #define USART_CR2_LBDL_Pos (5U) 11002 #define USART_CR2_LBDL_Msk (0x1UL << USART_CR2_LBDL_Pos) /*!< 0x00000020 */ 11003 #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */ 11004 #define USART_CR2_LBDIE_Pos (6U) 11005 #define USART_CR2_LBDIE_Msk (0x1UL << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */ 11006 #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */ 11007 #define USART_CR2_LBCL_Pos (8U) 11008 #define USART_CR2_LBCL_Msk (0x1UL << USART_CR2_LBCL_Pos) /*!< 0x00000100 */ 11009 #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */ 11010 #define USART_CR2_CPHA_Pos (9U) 11011 #define USART_CR2_CPHA_Msk (0x1UL << USART_CR2_CPHA_Pos) /*!< 0x00000200 */ 11012 #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */ 11013 #define USART_CR2_CPOL_Pos (10U) 11014 #define USART_CR2_CPOL_Msk (0x1UL << USART_CR2_CPOL_Pos) /*!< 0x00000400 */ 11015 #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */ 11016 #define USART_CR2_CLKEN_Pos (11U) 11017 #define USART_CR2_CLKEN_Msk (0x1UL << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */ 11018 #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */ 11019 #define USART_CR2_STOP_Pos (12U) 11020 #define USART_CR2_STOP_Msk (0x3UL << USART_CR2_STOP_Pos) /*!< 0x00003000 */ 11021 #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */ 11022 #define USART_CR2_STOP_0 (0x1UL << USART_CR2_STOP_Pos) /*!< 0x00001000 */ 11023 #define USART_CR2_STOP_1 (0x2UL << USART_CR2_STOP_Pos) /*!< 0x00002000 */ 11024 #define USART_CR2_LINEN_Pos (14U) 11025 #define USART_CR2_LINEN_Msk (0x1UL << USART_CR2_LINEN_Pos) /*!< 0x00004000 */ 11026 #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */ 11027 #define USART_CR2_SWAP_Pos (15U) 11028 #define USART_CR2_SWAP_Msk (0x1UL << USART_CR2_SWAP_Pos) /*!< 0x00008000 */ 11029 #define USART_CR2_SWAP USART_CR2_SWAP_Msk /*!< SWAP TX/RX pins */ 11030 #define USART_CR2_RXINV_Pos (16U) 11031 #define USART_CR2_RXINV_Msk (0x1UL << USART_CR2_RXINV_Pos) /*!< 0x00010000 */ 11032 #define USART_CR2_RXINV USART_CR2_RXINV_Msk /*!< RX pin active level inversion */ 11033 #define USART_CR2_TXINV_Pos (17U) 11034 #define USART_CR2_TXINV_Msk (0x1UL << USART_CR2_TXINV_Pos) /*!< 0x00020000 */ 11035 #define USART_CR2_TXINV USART_CR2_TXINV_Msk /*!< TX pin active level inversion */ 11036 #define USART_CR2_DATAINV_Pos (18U) 11037 #define USART_CR2_DATAINV_Msk (0x1UL << USART_CR2_DATAINV_Pos) /*!< 0x00040000 */ 11038 #define USART_CR2_DATAINV USART_CR2_DATAINV_Msk /*!< Binary data inversion */ 11039 #define USART_CR2_MSBFIRST_Pos (19U) 11040 #define USART_CR2_MSBFIRST_Msk (0x1UL << USART_CR2_MSBFIRST_Pos) /*!< 0x00080000 */ 11041 #define USART_CR2_MSBFIRST USART_CR2_MSBFIRST_Msk /*!< Most Significant Bit First */ 11042 #define USART_CR2_ABREN_Pos (20U) 11043 #define USART_CR2_ABREN_Msk (0x1UL << USART_CR2_ABREN_Pos) /*!< 0x00100000 */ 11044 #define USART_CR2_ABREN USART_CR2_ABREN_Msk /*!< Auto Baud-Rate Enable*/ 11045 #define USART_CR2_ABRMODE_Pos (21U) 11046 #define USART_CR2_ABRMODE_Msk (0x3UL << USART_CR2_ABRMODE_Pos) /*!< 0x00600000 */ 11047 #define USART_CR2_ABRMODE USART_CR2_ABRMODE_Msk /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */ 11048 #define USART_CR2_ABRMODE_0 (0x1UL << USART_CR2_ABRMODE_Pos) /*!< 0x00200000 */ 11049 #define USART_CR2_ABRMODE_1 (0x2UL << USART_CR2_ABRMODE_Pos) /*!< 0x00400000 */ 11050 #define USART_CR2_RTOEN_Pos (23U) 11051 #define USART_CR2_RTOEN_Msk (0x1UL << USART_CR2_RTOEN_Pos) /*!< 0x00800000 */ 11052 #define USART_CR2_RTOEN USART_CR2_RTOEN_Msk /*!< Receiver Time-Out enable */ 11053 #define USART_CR2_ADD_Pos (24U) 11054 #define USART_CR2_ADD_Msk (0xFFUL << USART_CR2_ADD_Pos) /*!< 0xFF000000 */ 11055 #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */ 11056 11057 /****************** Bit definition for USART_CR3 register *******************/ 11058 #define USART_CR3_EIE_Pos (0U) 11059 #define USART_CR3_EIE_Msk (0x1UL << USART_CR3_EIE_Pos) /*!< 0x00000001 */ 11060 #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */ 11061 #define USART_CR3_IREN_Pos (1U) 11062 #define USART_CR3_IREN_Msk (0x1UL << USART_CR3_IREN_Pos) /*!< 0x00000002 */ 11063 #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */ 11064 #define USART_CR3_IRLP_Pos (2U) 11065 #define USART_CR3_IRLP_Msk (0x1UL << USART_CR3_IRLP_Pos) /*!< 0x00000004 */ 11066 #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */ 11067 #define USART_CR3_HDSEL_Pos (3U) 11068 #define USART_CR3_HDSEL_Msk (0x1UL << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */ 11069 #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */ 11070 #define USART_CR3_NACK_Pos (4U) 11071 #define USART_CR3_NACK_Msk (0x1UL << USART_CR3_NACK_Pos) /*!< 0x00000010 */ 11072 #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< SmartCard NACK enable */ 11073 #define USART_CR3_SCEN_Pos (5U) 11074 #define USART_CR3_SCEN_Msk (0x1UL << USART_CR3_SCEN_Pos) /*!< 0x00000020 */ 11075 #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< SmartCard mode enable */ 11076 #define USART_CR3_DMAR_Pos (6U) 11077 #define USART_CR3_DMAR_Msk (0x1UL << USART_CR3_DMAR_Pos) /*!< 0x00000040 */ 11078 #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */ 11079 #define USART_CR3_DMAT_Pos (7U) 11080 #define USART_CR3_DMAT_Msk (0x1UL << USART_CR3_DMAT_Pos) /*!< 0x00000080 */ 11081 #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */ 11082 #define USART_CR3_RTSE_Pos (8U) 11083 #define USART_CR3_RTSE_Msk (0x1UL << USART_CR3_RTSE_Pos) /*!< 0x00000100 */ 11084 #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */ 11085 #define USART_CR3_CTSE_Pos (9U) 11086 #define USART_CR3_CTSE_Msk (0x1UL << USART_CR3_CTSE_Pos) /*!< 0x00000200 */ 11087 #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */ 11088 #define USART_CR3_CTSIE_Pos (10U) 11089 #define USART_CR3_CTSIE_Msk (0x1UL << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */ 11090 #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */ 11091 #define USART_CR3_ONEBIT_Pos (11U) 11092 #define USART_CR3_ONEBIT_Msk (0x1UL << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */ 11093 #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!< One sample bit method enable */ 11094 #define USART_CR3_OVRDIS_Pos (12U) 11095 #define USART_CR3_OVRDIS_Msk (0x1UL << USART_CR3_OVRDIS_Pos) /*!< 0x00001000 */ 11096 #define USART_CR3_OVRDIS USART_CR3_OVRDIS_Msk /*!< Overrun Disable */ 11097 #define USART_CR3_DDRE_Pos (13U) 11098 #define USART_CR3_DDRE_Msk (0x1UL << USART_CR3_DDRE_Pos) /*!< 0x00002000 */ 11099 #define USART_CR3_DDRE USART_CR3_DDRE_Msk /*!< DMA Disable on Reception Error */ 11100 #define USART_CR3_DEM_Pos (14U) 11101 #define USART_CR3_DEM_Msk (0x1UL << USART_CR3_DEM_Pos) /*!< 0x00004000 */ 11102 #define USART_CR3_DEM USART_CR3_DEM_Msk /*!< Driver Enable Mode */ 11103 #define USART_CR3_DEP_Pos (15U) 11104 #define USART_CR3_DEP_Msk (0x1UL << USART_CR3_DEP_Pos) /*!< 0x00008000 */ 11105 #define USART_CR3_DEP USART_CR3_DEP_Msk /*!< Driver Enable Polarity Selection */ 11106 #define USART_CR3_SCARCNT_Pos (17U) 11107 #define USART_CR3_SCARCNT_Msk (0x7UL << USART_CR3_SCARCNT_Pos) /*!< 0x000E0000 */ 11108 #define USART_CR3_SCARCNT USART_CR3_SCARCNT_Msk /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */ 11109 #define USART_CR3_SCARCNT_0 (0x1UL << USART_CR3_SCARCNT_Pos) /*!< 0x00020000 */ 11110 #define USART_CR3_SCARCNT_1 (0x2UL << USART_CR3_SCARCNT_Pos) /*!< 0x00040000 */ 11111 #define USART_CR3_SCARCNT_2 (0x4UL << USART_CR3_SCARCNT_Pos) /*!< 0x00080000 */ 11112 #define USART_CR3_WUS_Pos (20U) 11113 #define USART_CR3_WUS_Msk (0x3UL << USART_CR3_WUS_Pos) /*!< 0x00300000 */ 11114 #define USART_CR3_WUS USART_CR3_WUS_Msk /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */ 11115 #define USART_CR3_WUS_0 (0x1UL << USART_CR3_WUS_Pos) /*!< 0x00100000 */ 11116 #define USART_CR3_WUS_1 (0x2UL << USART_CR3_WUS_Pos) /*!< 0x00200000 */ 11117 #define USART_CR3_WUFIE_Pos (22U) 11118 #define USART_CR3_WUFIE_Msk (0x1UL << USART_CR3_WUFIE_Pos) /*!< 0x00400000 */ 11119 #define USART_CR3_WUFIE USART_CR3_WUFIE_Msk /*!< Wake Up Interrupt Enable */ 11120 11121 /****************** Bit definition for USART_BRR register *******************/ 11122 #define USART_BRR_DIV_FRACTION_Pos (0U) 11123 #define USART_BRR_DIV_FRACTION_Msk (0xFUL << USART_BRR_DIV_FRACTION_Pos) /*!< 0x0000000F */ 11124 #define USART_BRR_DIV_FRACTION USART_BRR_DIV_FRACTION_Msk /*!< Fraction of USARTDIV */ 11125 #define USART_BRR_DIV_MANTISSA_Pos (4U) 11126 #define USART_BRR_DIV_MANTISSA_Msk (0xFFFUL << USART_BRR_DIV_MANTISSA_Pos) /*!< 0x0000FFF0 */ 11127 #define USART_BRR_DIV_MANTISSA USART_BRR_DIV_MANTISSA_Msk /*!< Mantissa of USARTDIV */ 11128 11129 /****************** Bit definition for USART_GTPR register ******************/ 11130 #define USART_GTPR_PSC_Pos (0U) 11131 #define USART_GTPR_PSC_Msk (0xFFUL << USART_GTPR_PSC_Pos) /*!< 0x000000FF */ 11132 #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */ 11133 #define USART_GTPR_GT_Pos (8U) 11134 #define USART_GTPR_GT_Msk (0xFFUL << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */ 11135 #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< GT[7:0] bits (Guard time value) */ 11136 11137 11138 /******************* Bit definition for USART_RTOR register *****************/ 11139 #define USART_RTOR_RTO_Pos (0U) 11140 #define USART_RTOR_RTO_Msk (0xFFFFFFUL << USART_RTOR_RTO_Pos) /*!< 0x00FFFFFF */ 11141 #define USART_RTOR_RTO USART_RTOR_RTO_Msk /*!< Receiver Time Out Value */ 11142 #define USART_RTOR_BLEN_Pos (24U) 11143 #define USART_RTOR_BLEN_Msk (0xFFUL << USART_RTOR_BLEN_Pos) /*!< 0xFF000000 */ 11144 #define USART_RTOR_BLEN USART_RTOR_BLEN_Msk /*!< Block Length */ 11145 11146 /******************* Bit definition for USART_RQR register ******************/ 11147 #define USART_RQR_ABRRQ_Pos (0U) 11148 #define USART_RQR_ABRRQ_Msk (0x1UL << USART_RQR_ABRRQ_Pos) /*!< 0x00000001 */ 11149 #define USART_RQR_ABRRQ USART_RQR_ABRRQ_Msk /*!< Auto-Baud Rate Request */ 11150 #define USART_RQR_SBKRQ_Pos (1U) 11151 #define USART_RQR_SBKRQ_Msk (0x1UL << USART_RQR_SBKRQ_Pos) /*!< 0x00000002 */ 11152 #define USART_RQR_SBKRQ USART_RQR_SBKRQ_Msk /*!< Send Break Request */ 11153 #define USART_RQR_MMRQ_Pos (2U) 11154 #define USART_RQR_MMRQ_Msk (0x1UL << USART_RQR_MMRQ_Pos) /*!< 0x00000004 */ 11155 #define USART_RQR_MMRQ USART_RQR_MMRQ_Msk /*!< Mute Mode Request */ 11156 #define USART_RQR_RXFRQ_Pos (3U) 11157 #define USART_RQR_RXFRQ_Msk (0x1UL << USART_RQR_RXFRQ_Pos) /*!< 0x00000008 */ 11158 #define USART_RQR_RXFRQ USART_RQR_RXFRQ_Msk /*!< Receive Data flush Request */ 11159 #define USART_RQR_TXFRQ_Pos (4U) 11160 #define USART_RQR_TXFRQ_Msk (0x1UL << USART_RQR_TXFRQ_Pos) /*!< 0x00000010 */ 11161 #define USART_RQR_TXFRQ USART_RQR_TXFRQ_Msk /*!< Transmit data flush Request */ 11162 11163 /******************* Bit definition for USART_ISR register ******************/ 11164 #define USART_ISR_PE_Pos (0U) 11165 #define USART_ISR_PE_Msk (0x1UL << USART_ISR_PE_Pos) /*!< 0x00000001 */ 11166 #define USART_ISR_PE USART_ISR_PE_Msk /*!< Parity Error */ 11167 #define USART_ISR_FE_Pos (1U) 11168 #define USART_ISR_FE_Msk (0x1UL << USART_ISR_FE_Pos) /*!< 0x00000002 */ 11169 #define USART_ISR_FE USART_ISR_FE_Msk /*!< Framing Error */ 11170 #define USART_ISR_NE_Pos (2U) 11171 #define USART_ISR_NE_Msk (0x1UL << USART_ISR_NE_Pos) /*!< 0x00000004 */ 11172 #define USART_ISR_NE USART_ISR_NE_Msk /*!< Noise detected Flag */ 11173 #define USART_ISR_ORE_Pos (3U) 11174 #define USART_ISR_ORE_Msk (0x1UL << USART_ISR_ORE_Pos) /*!< 0x00000008 */ 11175 #define USART_ISR_ORE USART_ISR_ORE_Msk /*!< OverRun Error */ 11176 #define USART_ISR_IDLE_Pos (4U) 11177 #define USART_ISR_IDLE_Msk (0x1UL << USART_ISR_IDLE_Pos) /*!< 0x00000010 */ 11178 #define USART_ISR_IDLE USART_ISR_IDLE_Msk /*!< IDLE line detected */ 11179 #define USART_ISR_RXNE_Pos (5U) 11180 #define USART_ISR_RXNE_Msk (0x1UL << USART_ISR_RXNE_Pos) /*!< 0x00000020 */ 11181 #define USART_ISR_RXNE USART_ISR_RXNE_Msk /*!< Read Data Register Not Empty */ 11182 #define USART_ISR_TC_Pos (6U) 11183 #define USART_ISR_TC_Msk (0x1UL << USART_ISR_TC_Pos) /*!< 0x00000040 */ 11184 #define USART_ISR_TC USART_ISR_TC_Msk /*!< Transmission Complete */ 11185 #define USART_ISR_TXE_Pos (7U) 11186 #define USART_ISR_TXE_Msk (0x1UL << USART_ISR_TXE_Pos) /*!< 0x00000080 */ 11187 #define USART_ISR_TXE USART_ISR_TXE_Msk /*!< Transmit Data Register Empty */ 11188 #define USART_ISR_LBDF_Pos (8U) 11189 #define USART_ISR_LBDF_Msk (0x1UL << USART_ISR_LBDF_Pos) /*!< 0x00000100 */ 11190 #define USART_ISR_LBDF USART_ISR_LBDF_Msk /*!< LIN Break Detection Flag */ 11191 #define USART_ISR_CTSIF_Pos (9U) 11192 #define USART_ISR_CTSIF_Msk (0x1UL << USART_ISR_CTSIF_Pos) /*!< 0x00000200 */ 11193 #define USART_ISR_CTSIF USART_ISR_CTSIF_Msk /*!< CTS interrupt flag */ 11194 #define USART_ISR_CTS_Pos (10U) 11195 #define USART_ISR_CTS_Msk (0x1UL << USART_ISR_CTS_Pos) /*!< 0x00000400 */ 11196 #define USART_ISR_CTS USART_ISR_CTS_Msk /*!< CTS flag */ 11197 #define USART_ISR_RTOF_Pos (11U) 11198 #define USART_ISR_RTOF_Msk (0x1UL << USART_ISR_RTOF_Pos) /*!< 0x00000800 */ 11199 #define USART_ISR_RTOF USART_ISR_RTOF_Msk /*!< Receiver Time Out */ 11200 #define USART_ISR_EOBF_Pos (12U) 11201 #define USART_ISR_EOBF_Msk (0x1UL << USART_ISR_EOBF_Pos) /*!< 0x00001000 */ 11202 #define USART_ISR_EOBF USART_ISR_EOBF_Msk /*!< End Of Block Flag */ 11203 #define USART_ISR_ABRE_Pos (14U) 11204 #define USART_ISR_ABRE_Msk (0x1UL << USART_ISR_ABRE_Pos) /*!< 0x00004000 */ 11205 #define USART_ISR_ABRE USART_ISR_ABRE_Msk /*!< Auto-Baud Rate Error */ 11206 #define USART_ISR_ABRF_Pos (15U) 11207 #define USART_ISR_ABRF_Msk (0x1UL << USART_ISR_ABRF_Pos) /*!< 0x00008000 */ 11208 #define USART_ISR_ABRF USART_ISR_ABRF_Msk /*!< Auto-Baud Rate Flag */ 11209 #define USART_ISR_BUSY_Pos (16U) 11210 #define USART_ISR_BUSY_Msk (0x1UL << USART_ISR_BUSY_Pos) /*!< 0x00010000 */ 11211 #define USART_ISR_BUSY USART_ISR_BUSY_Msk /*!< Busy Flag */ 11212 #define USART_ISR_CMF_Pos (17U) 11213 #define USART_ISR_CMF_Msk (0x1UL << USART_ISR_CMF_Pos) /*!< 0x00020000 */ 11214 #define USART_ISR_CMF USART_ISR_CMF_Msk /*!< Character Match Flag */ 11215 #define USART_ISR_SBKF_Pos (18U) 11216 #define USART_ISR_SBKF_Msk (0x1UL << USART_ISR_SBKF_Pos) /*!< 0x00040000 */ 11217 #define USART_ISR_SBKF USART_ISR_SBKF_Msk /*!< Send Break Flag */ 11218 #define USART_ISR_RWU_Pos (19U) 11219 #define USART_ISR_RWU_Msk (0x1UL << USART_ISR_RWU_Pos) /*!< 0x00080000 */ 11220 #define USART_ISR_RWU USART_ISR_RWU_Msk /*!< Receive Wake Up from mute mode Flag */ 11221 #define USART_ISR_WUF_Pos (20U) 11222 #define USART_ISR_WUF_Msk (0x1UL << USART_ISR_WUF_Pos) /*!< 0x00100000 */ 11223 #define USART_ISR_WUF USART_ISR_WUF_Msk /*!< Wake Up from stop mode Flag */ 11224 #define USART_ISR_TEACK_Pos (21U) 11225 #define USART_ISR_TEACK_Msk (0x1UL << USART_ISR_TEACK_Pos) /*!< 0x00200000 */ 11226 #define USART_ISR_TEACK USART_ISR_TEACK_Msk /*!< Transmit Enable Acknowledge Flag */ 11227 #define USART_ISR_REACK_Pos (22U) 11228 #define USART_ISR_REACK_Msk (0x1UL << USART_ISR_REACK_Pos) /*!< 0x00400000 */ 11229 #define USART_ISR_REACK USART_ISR_REACK_Msk /*!< Receive Enable Acknowledge Flag */ 11230 11231 /******************* Bit definition for USART_ICR register ******************/ 11232 #define USART_ICR_PECF_Pos (0U) 11233 #define USART_ICR_PECF_Msk (0x1UL << USART_ICR_PECF_Pos) /*!< 0x00000001 */ 11234 #define USART_ICR_PECF USART_ICR_PECF_Msk /*!< Parity Error Clear Flag */ 11235 #define USART_ICR_FECF_Pos (1U) 11236 #define USART_ICR_FECF_Msk (0x1UL << USART_ICR_FECF_Pos) /*!< 0x00000002 */ 11237 #define USART_ICR_FECF USART_ICR_FECF_Msk /*!< Framing Error Clear Flag */ 11238 #define USART_ICR_NCF_Pos (2U) 11239 #define USART_ICR_NCF_Msk (0x1UL << USART_ICR_NCF_Pos) /*!< 0x00000004 */ 11240 #define USART_ICR_NCF USART_ICR_NCF_Msk /*!< Noise detected Clear Flag */ 11241 #define USART_ICR_ORECF_Pos (3U) 11242 #define USART_ICR_ORECF_Msk (0x1UL << USART_ICR_ORECF_Pos) /*!< 0x00000008 */ 11243 #define USART_ICR_ORECF USART_ICR_ORECF_Msk /*!< OverRun Error Clear Flag */ 11244 #define USART_ICR_IDLECF_Pos (4U) 11245 #define USART_ICR_IDLECF_Msk (0x1UL << USART_ICR_IDLECF_Pos) /*!< 0x00000010 */ 11246 #define USART_ICR_IDLECF USART_ICR_IDLECF_Msk /*!< IDLE line detected Clear Flag */ 11247 #define USART_ICR_TCCF_Pos (6U) 11248 #define USART_ICR_TCCF_Msk (0x1UL << USART_ICR_TCCF_Pos) /*!< 0x00000040 */ 11249 #define USART_ICR_TCCF USART_ICR_TCCF_Msk /*!< Transmission Complete Clear Flag */ 11250 #define USART_ICR_LBDCF_Pos (8U) 11251 #define USART_ICR_LBDCF_Msk (0x1UL << USART_ICR_LBDCF_Pos) /*!< 0x00000100 */ 11252 #define USART_ICR_LBDCF USART_ICR_LBDCF_Msk /*!< LIN Break Detection Clear Flag */ 11253 #define USART_ICR_CTSCF_Pos (9U) 11254 #define USART_ICR_CTSCF_Msk (0x1UL << USART_ICR_CTSCF_Pos) /*!< 0x00000200 */ 11255 #define USART_ICR_CTSCF USART_ICR_CTSCF_Msk /*!< CTS Interrupt Clear Flag */ 11256 #define USART_ICR_RTOCF_Pos (11U) 11257 #define USART_ICR_RTOCF_Msk (0x1UL << USART_ICR_RTOCF_Pos) /*!< 0x00000800 */ 11258 #define USART_ICR_RTOCF USART_ICR_RTOCF_Msk /*!< Receiver Time Out Clear Flag */ 11259 #define USART_ICR_EOBCF_Pos (12U) 11260 #define USART_ICR_EOBCF_Msk (0x1UL << USART_ICR_EOBCF_Pos) /*!< 0x00001000 */ 11261 #define USART_ICR_EOBCF USART_ICR_EOBCF_Msk /*!< End Of Block Clear Flag */ 11262 #define USART_ICR_CMCF_Pos (17U) 11263 #define USART_ICR_CMCF_Msk (0x1UL << USART_ICR_CMCF_Pos) /*!< 0x00020000 */ 11264 #define USART_ICR_CMCF USART_ICR_CMCF_Msk /*!< Character Match Clear Flag */ 11265 #define USART_ICR_WUCF_Pos (20U) 11266 #define USART_ICR_WUCF_Msk (0x1UL << USART_ICR_WUCF_Pos) /*!< 0x00100000 */ 11267 #define USART_ICR_WUCF USART_ICR_WUCF_Msk /*!< Wake Up from stop mode Clear Flag */ 11268 11269 /******************* Bit definition for USART_RDR register ******************/ 11270 #define USART_RDR_RDR_Pos (0U) 11271 #define USART_RDR_RDR_Msk (0x1FFUL << USART_RDR_RDR_Pos) /*!< 0x000001FF */ 11272 #define USART_RDR_RDR USART_RDR_RDR_Msk /*!< RDR[8:0] bits (Receive Data value) */ 11273 11274 /******************* Bit definition for USART_TDR register ******************/ 11275 #define USART_TDR_TDR_Pos (0U) 11276 #define USART_TDR_TDR_Msk (0x1FFUL << USART_TDR_TDR_Pos) /*!< 0x000001FF */ 11277 #define USART_TDR_TDR USART_TDR_TDR_Msk /*!< TDR[8:0] bits (Transmit Data value) */ 11278 11279 /******************************************************************************/ 11280 /* */ 11281 /* USB Device General registers */ 11282 /* */ 11283 /******************************************************************************/ 11284 #define USB_CNTR (USB_BASE + 0x40U) /*!< Control register */ 11285 #define USB_ISTR (USB_BASE + 0x44U) /*!< Interrupt status register */ 11286 #define USB_FNR (USB_BASE + 0x48U) /*!< Frame number register */ 11287 #define USB_DADDR (USB_BASE + 0x4CU) /*!< Device address register */ 11288 #define USB_BTABLE (USB_BASE + 0x50U) /*!< Buffer Table address register */ 11289 11290 /**************************** ISTR interrupt events *************************/ 11291 #define USB_ISTR_CTR ((uint16_t)0x8000U) /*!< Correct TRansfer (clear-only bit) */ 11292 #define USB_ISTR_PMAOVR ((uint16_t)0x4000U) /*!< DMA OVeR/underrun (clear-only bit) */ 11293 #define USB_ISTR_ERR ((uint16_t)0x2000U) /*!< ERRor (clear-only bit) */ 11294 #define USB_ISTR_WKUP ((uint16_t)0x1000U) /*!< WaKe UP (clear-only bit) */ 11295 #define USB_ISTR_SUSP ((uint16_t)0x0800U) /*!< SUSPend (clear-only bit) */ 11296 #define USB_ISTR_RESET ((uint16_t)0x0400U) /*!< RESET (clear-only bit) */ 11297 #define USB_ISTR_SOF ((uint16_t)0x0200U) /*!< Start Of Frame (clear-only bit) */ 11298 #define USB_ISTR_ESOF ((uint16_t)0x0100U) /*!< Expected Start Of Frame (clear-only bit) */ 11299 #define USB_ISTR_DIR ((uint16_t)0x0010U) /*!< DIRection of transaction (read-only bit) */ 11300 #define USB_ISTR_EP_ID ((uint16_t)0x000FU) /*!< EndPoint IDentifier (read-only bit) */ 11301 11302 /* Legacy defines */ 11303 #define USB_ISTR_PMAOVRM USB_ISTR_PMAOVR 11304 11305 #define USB_CLR_CTR (~USB_ISTR_CTR) /*!< clear Correct TRansfer bit */ 11306 #define USB_CLR_PMAOVR (~USB_ISTR_PMAOVR) /*!< clear DMA OVeR/underrun bit*/ 11307 #define USB_CLR_ERR (~USB_ISTR_ERR) /*!< clear ERRor bit */ 11308 #define USB_CLR_WKUP (~USB_ISTR_WKUP) /*!< clear WaKe UP bit */ 11309 #define USB_CLR_SUSP (~USB_ISTR_SUSP) /*!< clear SUSPend bit */ 11310 #define USB_CLR_RESET (~USB_ISTR_RESET) /*!< clear RESET bit */ 11311 #define USB_CLR_SOF (~USB_ISTR_SOF) /*!< clear Start Of Frame bit */ 11312 #define USB_CLR_ESOF (~USB_ISTR_ESOF) /*!< clear Expected Start Of Frame bit */ 11313 11314 /* Legacy defines */ 11315 #define USB_CLR_PMAOVRM USB_CLR_PMAOVR 11316 11317 /************************* CNTR control register bits definitions ***********/ 11318 #define USB_CNTR_CTRM ((uint16_t)0x8000U) /*!< Correct TRansfer Mask */ 11319 #define USB_CNTR_PMAOVR ((uint16_t)0x4000U) /*!< DMA OVeR/underrun Mask */ 11320 #define USB_CNTR_ERRM ((uint16_t)0x2000U) /*!< ERRor Mask */ 11321 #define USB_CNTR_WKUPM ((uint16_t)0x1000U) /*!< WaKe UP Mask */ 11322 #define USB_CNTR_SUSPM ((uint16_t)0x0800U) /*!< SUSPend Mask */ 11323 #define USB_CNTR_RESETM ((uint16_t)0x0400U) /*!< RESET Mask */ 11324 #define USB_CNTR_SOFM ((uint16_t)0x0200U) /*!< Start Of Frame Mask */ 11325 #define USB_CNTR_ESOFM ((uint16_t)0x0100U) /*!< Expected Start Of Frame Mask */ 11326 #define USB_CNTR_RESUME ((uint16_t)0x0010U) /*!< RESUME request */ 11327 #define USB_CNTR_FSUSP ((uint16_t)0x0008U) /*!< Force SUSPend */ 11328 #define USB_CNTR_LPMODE ((uint16_t)0x0004U) /*!< Low-power MODE */ 11329 #define USB_CNTR_PDWN ((uint16_t)0x0002U) /*!< Power DoWN */ 11330 #define USB_CNTR_FRES ((uint16_t)0x0001U) /*!< Force USB RESet */ 11331 11332 /* Legacy defines */ 11333 #define USB_CNTR_PMAOVRM USB_CNTR_PMAOVR 11334 #define USB_CNTR_LP_MODE USB_CNTR_LPMODE 11335 11336 /******************** FNR Frame Number Register bit definitions ************/ 11337 #define USB_FNR_RXDP ((uint16_t)0x8000U) /*!< status of D+ data line */ 11338 #define USB_FNR_RXDM ((uint16_t)0x4000U) /*!< status of D- data line */ 11339 #define USB_FNR_LCK ((uint16_t)0x2000U) /*!< LoCKed */ 11340 #define USB_FNR_LSOF ((uint16_t)0x1800U) /*!< Lost SOF */ 11341 #define USB_FNR_FN ((uint16_t)0x07FFU) /*!< Frame Number */ 11342 11343 /******************** DADDR Device ADDRess bit definitions ****************/ 11344 #define USB_DADDR_EF ((uint8_t)0x80U) /*!< USB device address Enable Function */ 11345 #define USB_DADDR_ADD ((uint8_t)0x7FU) /*!< USB device address */ 11346 11347 /****************************** Endpoint register *************************/ 11348 #define USB_EP0R USB_BASE /*!< endpoint 0 register address */ 11349 #define USB_EP1R (USB_BASE + 0x04U) /*!< endpoint 1 register address */ 11350 #define USB_EP2R (USB_BASE + 0x08U) /*!< endpoint 2 register address */ 11351 #define USB_EP3R (USB_BASE + 0x0CU) /*!< endpoint 3 register address */ 11352 #define USB_EP4R (USB_BASE + 0x10U) /*!< endpoint 4 register address */ 11353 #define USB_EP5R (USB_BASE + 0x14U) /*!< endpoint 5 register address */ 11354 #define USB_EP6R (USB_BASE + 0x18U) /*!< endpoint 6 register address */ 11355 #define USB_EP7R (USB_BASE + 0x1CU) /*!< endpoint 7 register address */ 11356 /* bit positions */ 11357 #define USB_EP_CTR_RX ((uint16_t)0x8000U) /*!< EndPoint Correct TRansfer RX */ 11358 #define USB_EP_DTOG_RX ((uint16_t)0x4000U) /*!< EndPoint Data TOGGLE RX */ 11359 #define USB_EPRX_STAT ((uint16_t)0x3000U) /*!< EndPoint RX STATus bit field */ 11360 #define USB_EP_SETUP ((uint16_t)0x0800U) /*!< EndPoint SETUP */ 11361 #define USB_EP_T_FIELD ((uint16_t)0x0600U) /*!< EndPoint TYPE */ 11362 #define USB_EP_KIND ((uint16_t)0x0100U) /*!< EndPoint KIND */ 11363 #define USB_EP_CTR_TX ((uint16_t)0x0080U) /*!< EndPoint Correct TRansfer TX */ 11364 #define USB_EP_DTOG_TX ((uint16_t)0x0040U) /*!< EndPoint Data TOGGLE TX */ 11365 #define USB_EPTX_STAT ((uint16_t)0x0030U) /*!< EndPoint TX STATus bit field */ 11366 #define USB_EPADDR_FIELD ((uint16_t)0x000FU) /*!< EndPoint ADDRess FIELD */ 11367 11368 /* EndPoint REGister MASK (no toggle fields) */ 11369 #define USB_EPREG_MASK (USB_EP_CTR_RX|USB_EP_SETUP|USB_EP_T_FIELD|USB_EP_KIND|USB_EP_CTR_TX|USB_EPADDR_FIELD) 11370 /*!< EP_TYPE[1:0] EndPoint TYPE */ 11371 #define USB_EP_TYPE_MASK ((uint16_t)0x0600U) /*!< EndPoint TYPE Mask */ 11372 #define USB_EP_BULK ((uint16_t)0x0000U) /*!< EndPoint BULK */ 11373 #define USB_EP_CONTROL ((uint16_t)0x0200U) /*!< EndPoint CONTROL */ 11374 #define USB_EP_ISOCHRONOUS ((uint16_t)0x0400U) /*!< EndPoint ISOCHRONOUS */ 11375 #define USB_EP_INTERRUPT ((uint16_t)0x0600U) /*!< EndPoint INTERRUPT */ 11376 #define USB_EP_T_MASK ((uint16_t) ~USB_EP_T_FIELD & USB_EPREG_MASK) 11377 11378 #define USB_EPKIND_MASK ((uint16_t) ~USB_EP_KIND & USB_EPREG_MASK) /*!< EP_KIND EndPoint KIND */ 11379 /*!< STAT_TX[1:0] STATus for TX transfer */ 11380 #define USB_EP_TX_DIS ((uint16_t)0x0000U) /*!< EndPoint TX DISabled */ 11381 #define USB_EP_TX_STALL ((uint16_t)0x0010U) /*!< EndPoint TX STALLed */ 11382 #define USB_EP_TX_NAK ((uint16_t)0x0020U) /*!< EndPoint TX NAKed */ 11383 #define USB_EP_TX_VALID ((uint16_t)0x0030U) /*!< EndPoint TX VALID */ 11384 #define USB_EPTX_DTOG1 ((uint16_t)0x0010U) /*!< EndPoint TX Data TOGgle bit1 */ 11385 #define USB_EPTX_DTOG2 ((uint16_t)0x0020U) /*!< EndPoint TX Data TOGgle bit2 */ 11386 #define USB_EPTX_DTOGMASK (USB_EPTX_STAT|USB_EPREG_MASK) 11387 /*!< STAT_RX[1:0] STATus for RX transfer */ 11388 #define USB_EP_RX_DIS ((uint16_t)0x0000U) /*!< EndPoint RX DISabled */ 11389 #define USB_EP_RX_STALL ((uint16_t)0x1000U) /*!< EndPoint RX STALLed */ 11390 #define USB_EP_RX_NAK ((uint16_t)0x2000U) /*!< EndPoint RX NAKed */ 11391 #define USB_EP_RX_VALID ((uint16_t)0x3000U) /*!< EndPoint RX VALID */ 11392 #define USB_EPRX_DTOG1 ((uint16_t)0x1000U) /*!< EndPoint RX Data TOGgle bit1 */ 11393 #define USB_EPRX_DTOG2 ((uint16_t)0x2000U) /*!< EndPoint RX Data TOGgle bit1 */ 11394 #define USB_EPRX_DTOGMASK (USB_EPRX_STAT|USB_EPREG_MASK) 11395 11396 /******************************************************************************/ 11397 /* */ 11398 /* Window WATCHDOG */ 11399 /* */ 11400 /******************************************************************************/ 11401 /******************* Bit definition for WWDG_CR register ********************/ 11402 #define WWDG_CR_T_Pos (0U) 11403 #define WWDG_CR_T_Msk (0x7FUL << WWDG_CR_T_Pos) /*!< 0x0000007F */ 11404 #define WWDG_CR_T WWDG_CR_T_Msk /*!< T[6:0] bits (7-Bit counter (MSB to LSB)) */ 11405 #define WWDG_CR_T_0 (0x01UL << WWDG_CR_T_Pos) /*!< 0x00000001 */ 11406 #define WWDG_CR_T_1 (0x02UL << WWDG_CR_T_Pos) /*!< 0x00000002 */ 11407 #define WWDG_CR_T_2 (0x04UL << WWDG_CR_T_Pos) /*!< 0x00000004 */ 11408 #define WWDG_CR_T_3 (0x08UL << WWDG_CR_T_Pos) /*!< 0x00000008 */ 11409 #define WWDG_CR_T_4 (0x10UL << WWDG_CR_T_Pos) /*!< 0x00000010 */ 11410 #define WWDG_CR_T_5 (0x20UL << WWDG_CR_T_Pos) /*!< 0x00000020 */ 11411 #define WWDG_CR_T_6 (0x40UL << WWDG_CR_T_Pos) /*!< 0x00000040 */ 11412 11413 /* Legacy defines */ 11414 #define WWDG_CR_T0 WWDG_CR_T_0 11415 #define WWDG_CR_T1 WWDG_CR_T_1 11416 #define WWDG_CR_T2 WWDG_CR_T_2 11417 #define WWDG_CR_T3 WWDG_CR_T_3 11418 #define WWDG_CR_T4 WWDG_CR_T_4 11419 #define WWDG_CR_T5 WWDG_CR_T_5 11420 #define WWDG_CR_T6 WWDG_CR_T_6 11421 11422 #define WWDG_CR_WDGA_Pos (7U) 11423 #define WWDG_CR_WDGA_Msk (0x1UL << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */ 11424 #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!<Activation bit */ 11425 11426 /******************* Bit definition for WWDG_CFR register *******************/ 11427 #define WWDG_CFR_W_Pos (0U) 11428 #define WWDG_CFR_W_Msk (0x7FUL << WWDG_CFR_W_Pos) /*!< 0x0000007F */ 11429 #define WWDG_CFR_W WWDG_CFR_W_Msk /*!< W[6:0] bits (7-bit window value) */ 11430 #define WWDG_CFR_W_0 (0x01UL << WWDG_CFR_W_Pos) /*!< 0x00000001 */ 11431 #define WWDG_CFR_W_1 (0x02UL << WWDG_CFR_W_Pos) /*!< 0x00000002 */ 11432 #define WWDG_CFR_W_2 (0x04UL << WWDG_CFR_W_Pos) /*!< 0x00000004 */ 11433 #define WWDG_CFR_W_3 (0x08UL << WWDG_CFR_W_Pos) /*!< 0x00000008 */ 11434 #define WWDG_CFR_W_4 (0x10UL << WWDG_CFR_W_Pos) /*!< 0x00000010 */ 11435 #define WWDG_CFR_W_5 (0x20UL << WWDG_CFR_W_Pos) /*!< 0x00000020 */ 11436 #define WWDG_CFR_W_6 (0x40UL << WWDG_CFR_W_Pos) /*!< 0x00000040 */ 11437 11438 /* Legacy defines */ 11439 #define WWDG_CFR_W0 WWDG_CFR_W_0 11440 #define WWDG_CFR_W1 WWDG_CFR_W_1 11441 #define WWDG_CFR_W2 WWDG_CFR_W_2 11442 #define WWDG_CFR_W3 WWDG_CFR_W_3 11443 #define WWDG_CFR_W4 WWDG_CFR_W_4 11444 #define WWDG_CFR_W5 WWDG_CFR_W_5 11445 #define WWDG_CFR_W6 WWDG_CFR_W_6 11446 11447 #define WWDG_CFR_WDGTB_Pos (7U) 11448 #define WWDG_CFR_WDGTB_Msk (0x3UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000180 */ 11449 #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!< WDGTB[1:0] bits (Timer Base) */ 11450 #define WWDG_CFR_WDGTB_0 (0x1UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000080 */ 11451 #define WWDG_CFR_WDGTB_1 (0x2UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000100 */ 11452 11453 /* Legacy defines */ 11454 #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0 11455 #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1 11456 11457 #define WWDG_CFR_EWI_Pos (9U) 11458 #define WWDG_CFR_EWI_Msk (0x1UL << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */ 11459 #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!<Early Wakeup Interrupt */ 11460 11461 /******************* Bit definition for WWDG_SR register ********************/ 11462 #define WWDG_SR_EWIF_Pos (0U) 11463 #define WWDG_SR_EWIF_Msk (0x1UL << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */ 11464 #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!<Early Wakeup Interrupt Flag */ 11465 11466 /** 11467 * @} 11468 */ 11469 11470 /** 11471 * @} 11472 */ 11473 11474 /** @addtogroup Exported_macros 11475 * @{ 11476 */ 11477 11478 /****************************** ADC Instances *********************************/ 11479 #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1) 11480 11481 #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON) 11482 11483 /****************************** CAN Instances *********************************/ 11484 #define IS_CAN_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CAN) 11485 11486 /****************************** CEC Instances *********************************/ 11487 #define IS_CEC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CEC) 11488 11489 /****************************** COMP Instances ********************************/ 11490 #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \ 11491 ((INSTANCE) == COMP2)) 11492 11493 #define IS_COMP_COMMON_INSTANCE(COMMON_INSTANCE) ((COMMON_INSTANCE) == COMP12_COMMON) 11494 11495 /******************** COMP Instances with switch on DAC1 Channel1 output ******/ 11496 #define IS_COMP_DAC1SWITCH_INSTANCE(INSTANCE) ((INSTANCE) == COMP1) 11497 11498 /******************** COMP Instances with window mode capability **************/ 11499 #define IS_COMP_WINDOWMODE_INSTANCE(INSTANCE) ((INSTANCE) == COMP2) 11500 11501 /****************************** CRC Instances *********************************/ 11502 #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC) 11503 11504 /****************************** DAC Instances *********************************/ 11505 #define IS_DAC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DAC1) || \ 11506 ((INSTANCE) == DAC2)) 11507 11508 #define IS_DAC_CHANNEL_INSTANCE(INSTANCE, CHANNEL) \ 11509 ((((INSTANCE) == DAC1) && \ 11510 (((CHANNEL) == DAC_CHANNEL_1) || \ 11511 ((CHANNEL) == DAC_CHANNEL_2))) \ 11512 || \ 11513 (((INSTANCE) == DAC2) && \ 11514 (((CHANNEL) == DAC_CHANNEL_1)))) 11515 11516 /****************************** DMA Instances *********************************/ 11517 #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \ 11518 ((INSTANCE) == DMA1_Channel2) || \ 11519 ((INSTANCE) == DMA1_Channel3) || \ 11520 ((INSTANCE) == DMA1_Channel4) || \ 11521 ((INSTANCE) == DMA1_Channel5) || \ 11522 ((INSTANCE) == DMA1_Channel6) || \ 11523 ((INSTANCE) == DMA1_Channel7) || \ 11524 ((INSTANCE) == DMA2_Channel1) || \ 11525 ((INSTANCE) == DMA2_Channel2) || \ 11526 ((INSTANCE) == DMA2_Channel3) || \ 11527 ((INSTANCE) == DMA2_Channel4) || \ 11528 ((INSTANCE) == DMA2_Channel5)) 11529 11530 /****************************** GPIO Instances ********************************/ 11531 #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \ 11532 ((INSTANCE) == GPIOB) || \ 11533 ((INSTANCE) == GPIOC) || \ 11534 ((INSTANCE) == GPIOD) || \ 11535 ((INSTANCE) == GPIOE) || \ 11536 ((INSTANCE) == GPIOF)) 11537 11538 #define IS_GPIO_AF_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \ 11539 ((INSTANCE) == GPIOB) || \ 11540 ((INSTANCE) == GPIOC) || \ 11541 ((INSTANCE) == GPIOD) || \ 11542 ((INSTANCE) == GPIOE) || \ 11543 ((INSTANCE) == GPIOF)) 11544 11545 #define IS_GPIO_LOCK_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \ 11546 ((INSTANCE) == GPIOB) || \ 11547 ((INSTANCE) == GPIOD)) 11548 11549 /****************************** I2C Instances *********************************/ 11550 #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \ 11551 ((INSTANCE) == I2C2)) 11552 11553 /****************** I2C Instances : wakeup capability from stop modes *********/ 11554 #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) IS_I2C_ALL_INSTANCE(INSTANCE) 11555 11556 /****************************** I2S Instances *********************************/ 11557 #define IS_I2S_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \ 11558 ((INSTANCE) == SPI2) || \ 11559 ((INSTANCE) == SPI3)) 11560 11561 /****************************** IWDG Instances ********************************/ 11562 #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG) 11563 11564 /****************************** RTC Instances *********************************/ 11565 #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC) 11566 11567 /****************************** SDADC Instances *******************************/ 11568 #define IS_SDADC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SDADC1) || \ 11569 ((INSTANCE) == SDADC2) || \ 11570 ((INSTANCE) == SDADC3)) 11571 11572 /****************************** SMBUS Instances *******************************/ 11573 #define IS_SMBUS_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \ 11574 ((INSTANCE) == I2C2)) 11575 11576 /****************************** SPI Instances *********************************/ 11577 #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \ 11578 ((INSTANCE) == SPI2) || \ 11579 ((INSTANCE) == SPI3)) 11580 11581 /******************* TIM Instances : All supported instances ******************/ 11582 #define IS_TIM_INSTANCE(INSTANCE)\ 11583 (((INSTANCE) == TIM2) || \ 11584 ((INSTANCE) == TIM3) || \ 11585 ((INSTANCE) == TIM4) || \ 11586 ((INSTANCE) == TIM5) || \ 11587 ((INSTANCE) == TIM6) || \ 11588 ((INSTANCE) == TIM7) || \ 11589 ((INSTANCE) == TIM12) || \ 11590 ((INSTANCE) == TIM13) || \ 11591 ((INSTANCE) == TIM14) || \ 11592 ((INSTANCE) == TIM15) || \ 11593 ((INSTANCE) == TIM16) || \ 11594 ((INSTANCE) == TIM17) || \ 11595 ((INSTANCE) == TIM18) || \ 11596 ((INSTANCE) == TIM19)) 11597 11598 /******************* TIM Instances : at least 1 capture/compare channel *******/ 11599 #define IS_TIM_CC1_INSTANCE(INSTANCE)\ 11600 (((INSTANCE) == TIM2) || \ 11601 ((INSTANCE) == TIM3) || \ 11602 ((INSTANCE) == TIM4) || \ 11603 ((INSTANCE) == TIM5) || \ 11604 ((INSTANCE) == TIM12) || \ 11605 ((INSTANCE) == TIM13) || \ 11606 ((INSTANCE) == TIM14) || \ 11607 ((INSTANCE) == TIM15) || \ 11608 ((INSTANCE) == TIM16) || \ 11609 ((INSTANCE) == TIM17) || \ 11610 ((INSTANCE) == TIM19)) 11611 11612 /****************** TIM Instances : at least 2 capture/compare channels *******/ 11613 #define IS_TIM_CC2_INSTANCE(INSTANCE)\ 11614 (((INSTANCE) == TIM2) || \ 11615 ((INSTANCE) == TIM3) || \ 11616 ((INSTANCE) == TIM4) || \ 11617 ((INSTANCE) == TIM5) || \ 11618 ((INSTANCE) == TIM12) || \ 11619 ((INSTANCE) == TIM15) || \ 11620 ((INSTANCE) == TIM19)) 11621 11622 /**************** TIM Instances : external trigger input available ************/ 11623 #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ 11624 ((INSTANCE) == TIM3) || \ 11625 ((INSTANCE) == TIM4) || \ 11626 ((INSTANCE) == TIM5) || \ 11627 ((INSTANCE) == TIM19)) 11628 11629 /****************** TIM Instances : at least 3 capture/compare channels *******/ 11630 #define IS_TIM_CC3_INSTANCE(INSTANCE)\ 11631 (((INSTANCE) == TIM2) || \ 11632 ((INSTANCE) == TIM3) || \ 11633 ((INSTANCE) == TIM4) || \ 11634 ((INSTANCE) == TIM5) || \ 11635 ((INSTANCE) == TIM19)) 11636 11637 /****************** TIM Instances : at least 4 capture/compare channels *******/ 11638 #define IS_TIM_CC4_INSTANCE(INSTANCE)\ 11639 (((INSTANCE) == TIM2) || \ 11640 ((INSTANCE) == TIM3) || \ 11641 ((INSTANCE) == TIM4) || \ 11642 ((INSTANCE) == TIM5) || \ 11643 ((INSTANCE) == TIM19)) 11644 11645 /************************** TIM Instances : Advanced-control timers ***********/ 11646 11647 /****************** TIM Instances : Advanced timer instances *******************/ 11648 #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) (0U) 11649 11650 /****************** TIM Instances : supporting clock selection ****************/ 11651 #define IS_TIM_CLOCK_SELECT_INSTANCE(INSTANCE)\ 11652 (((INSTANCE) == TIM2) || \ 11653 ((INSTANCE) == TIM3) || \ 11654 ((INSTANCE) == TIM4) || \ 11655 ((INSTANCE) == TIM5) || \ 11656 ((INSTANCE) == TIM12) || \ 11657 ((INSTANCE) == TIM15) || \ 11658 ((INSTANCE) == TIM19)) 11659 11660 /****************** TIM Instances : supporting external clock mode 1 for ETRF input */ 11661 #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE)\ 11662 (((INSTANCE) == TIM2) || \ 11663 ((INSTANCE) == TIM3) || \ 11664 ((INSTANCE) == TIM4) || \ 11665 ((INSTANCE) == TIM5) || \ 11666 ((INSTANCE) == TIM19)) 11667 11668 /****************** TIM Instances : supporting external clock mode 2 **********/ 11669 #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE)\ 11670 (((INSTANCE) == TIM2) || \ 11671 ((INSTANCE) == TIM3) || \ 11672 ((INSTANCE) == TIM4) || \ 11673 ((INSTANCE) == TIM5) || \ 11674 ((INSTANCE) == TIM19)) 11675 11676 /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/ 11677 #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE)\ 11678 (((INSTANCE) == TIM2) || \ 11679 ((INSTANCE) == TIM3) || \ 11680 ((INSTANCE) == TIM4) || \ 11681 ((INSTANCE) == TIM5) || \ 11682 ((INSTANCE) == TIM12) || \ 11683 ((INSTANCE) == TIM15) || \ 11684 ((INSTANCE) == TIM19)) 11685 11686 /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/ 11687 #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE)\ 11688 (((INSTANCE) == TIM2) || \ 11689 ((INSTANCE) == TIM3) || \ 11690 ((INSTANCE) == TIM4) || \ 11691 ((INSTANCE) == TIM5) || \ 11692 ((INSTANCE) == TIM12) || \ 11693 ((INSTANCE) == TIM15) || \ 11694 ((INSTANCE) == TIM19)) 11695 11696 /****************** TIM Instances : supporting OCxREF clear *******************/ 11697 #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE)\ 11698 (((INSTANCE) == TIM2) || \ 11699 ((INSTANCE) == TIM3) || \ 11700 ((INSTANCE) == TIM4) || \ 11701 ((INSTANCE) == TIM5) || \ 11702 ((INSTANCE) == TIM19)) 11703 11704 /****************** TIM Instances : supporting encoder interface **************/ 11705 #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE)\ 11706 (((INSTANCE) == TIM2) || \ 11707 ((INSTANCE) == TIM3) || \ 11708 ((INSTANCE) == TIM4) || \ 11709 ((INSTANCE) == TIM5) || \ 11710 ((INSTANCE) == TIM19)) 11711 11712 /****************** TIM Instances : supporting Hall interface *****************/ 11713 #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (0) 11714 11715 /****************** TIM Instances : supporting input XOR function *************/ 11716 #define IS_TIM_XOR_INSTANCE(INSTANCE)\ 11717 (((INSTANCE) == TIM2) || \ 11718 ((INSTANCE) == TIM3) || \ 11719 ((INSTANCE) == TIM4) || \ 11720 ((INSTANCE) == TIM5) || \ 11721 ((INSTANCE) == TIM19)) 11722 11723 /****************** TIM Instances : supporting master mode ********************/ 11724 #define IS_TIM_MASTER_INSTANCE(INSTANCE)\ 11725 (((INSTANCE) == TIM2) || \ 11726 ((INSTANCE) == TIM3) || \ 11727 ((INSTANCE) == TIM4) || \ 11728 ((INSTANCE) == TIM5) || \ 11729 ((INSTANCE) == TIM6) || \ 11730 ((INSTANCE) == TIM7) || \ 11731 ((INSTANCE) == TIM15) || \ 11732 ((INSTANCE) == TIM18) || \ 11733 ((INSTANCE) == TIM19)) 11734 11735 /****************** TIM Instances : supporting slave mode *********************/ 11736 #define IS_TIM_SLAVE_INSTANCE(INSTANCE)\ 11737 (((INSTANCE) == TIM2) || \ 11738 ((INSTANCE) == TIM3) || \ 11739 ((INSTANCE) == TIM4) || \ 11740 ((INSTANCE) == TIM5) || \ 11741 ((INSTANCE) == TIM12) || \ 11742 ((INSTANCE) == TIM15) || \ 11743 ((INSTANCE) == TIM19)) 11744 11745 /****************** TIM Instances : supporting 32 bits counter ****************/ 11746 #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE)\ 11747 (((INSTANCE) == TIM2) || \ 11748 ((INSTANCE) == TIM5)) 11749 11750 /****************** TIM Instances : supporting DMA burst **********************/ 11751 #define IS_TIM_DMABURST_INSTANCE(INSTANCE)\ 11752 (((INSTANCE) == TIM2) || \ 11753 ((INSTANCE) == TIM3) || \ 11754 ((INSTANCE) == TIM4) || \ 11755 ((INSTANCE) == TIM5) || \ 11756 ((INSTANCE) == TIM15) || \ 11757 ((INSTANCE) == TIM16) || \ 11758 ((INSTANCE) == TIM17) || \ 11759 ((INSTANCE) == TIM19)) 11760 11761 /****************** TIM Instances : supporting the break function *************/ 11762 #define IS_TIM_BREAK_INSTANCE(INSTANCE)\ 11763 (((INSTANCE) == TIM15) || \ 11764 ((INSTANCE) == TIM16) || \ 11765 ((INSTANCE) == TIM17)) 11766 11767 /****************** TIM Instances : supporting input/output channel(s) ********/ 11768 #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \ 11769 ((((INSTANCE) == TIM2) && \ 11770 (((CHANNEL) == TIM_CHANNEL_1) || \ 11771 ((CHANNEL) == TIM_CHANNEL_2) || \ 11772 ((CHANNEL) == TIM_CHANNEL_3) || \ 11773 ((CHANNEL) == TIM_CHANNEL_4))) \ 11774 || \ 11775 (((INSTANCE) == TIM3) && \ 11776 (((CHANNEL) == TIM_CHANNEL_1) || \ 11777 ((CHANNEL) == TIM_CHANNEL_2) || \ 11778 ((CHANNEL) == TIM_CHANNEL_3) || \ 11779 ((CHANNEL) == TIM_CHANNEL_4))) \ 11780 || \ 11781 (((INSTANCE) == TIM4) && \ 11782 (((CHANNEL) == TIM_CHANNEL_1) || \ 11783 ((CHANNEL) == TIM_CHANNEL_2) || \ 11784 ((CHANNEL) == TIM_CHANNEL_3) || \ 11785 ((CHANNEL) == TIM_CHANNEL_4))) \ 11786 || \ 11787 (((INSTANCE) == TIM5) && \ 11788 (((CHANNEL) == TIM_CHANNEL_1) || \ 11789 ((CHANNEL) == TIM_CHANNEL_2) || \ 11790 ((CHANNEL) == TIM_CHANNEL_3) || \ 11791 ((CHANNEL) == TIM_CHANNEL_4))) \ 11792 || \ 11793 (((INSTANCE) == TIM12) && \ 11794 (((CHANNEL) == TIM_CHANNEL_1) || \ 11795 ((CHANNEL) == TIM_CHANNEL_2))) \ 11796 || \ 11797 (((INSTANCE) == TIM13) && \ 11798 (((CHANNEL) == TIM_CHANNEL_1))) \ 11799 || \ 11800 (((INSTANCE) == TIM14) && \ 11801 (((CHANNEL) == TIM_CHANNEL_1))) \ 11802 || \ 11803 (((INSTANCE) == TIM15) && \ 11804 (((CHANNEL) == TIM_CHANNEL_1) || \ 11805 ((CHANNEL) == TIM_CHANNEL_2))) \ 11806 || \ 11807 (((INSTANCE) == TIM16) && \ 11808 (((CHANNEL) == TIM_CHANNEL_1))) \ 11809 || \ 11810 (((INSTANCE) == TIM17) && \ 11811 (((CHANNEL) == TIM_CHANNEL_1))) \ 11812 || \ 11813 (((INSTANCE) == TIM19) && \ 11814 (((CHANNEL) == TIM_CHANNEL_1) || \ 11815 ((CHANNEL) == TIM_CHANNEL_2) || \ 11816 ((CHANNEL) == TIM_CHANNEL_3) || \ 11817 ((CHANNEL) == TIM_CHANNEL_4)))) 11818 11819 /****************** TIM Instances : supporting complementary output(s) ********/ 11820 #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \ 11821 ((((INSTANCE) == TIM15) && \ 11822 (((CHANNEL) == TIM_CHANNEL_1))) \ 11823 || \ 11824 (((INSTANCE) == TIM16) && \ 11825 (((CHANNEL) == TIM_CHANNEL_1))) \ 11826 || \ 11827 (((INSTANCE) == TIM17) && \ 11828 ((CHANNEL) == TIM_CHANNEL_1))) 11829 11830 /****************** TIM Instances : supporting counting mode selection ********/ 11831 #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE)\ 11832 (((INSTANCE) == TIM2) || \ 11833 ((INSTANCE) == TIM3) || \ 11834 ((INSTANCE) == TIM4) || \ 11835 ((INSTANCE) == TIM5) || \ 11836 ((INSTANCE) == TIM19)) 11837 11838 /****************** TIM Instances : supporting repetition counter *************/ 11839 #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE)\ 11840 (((INSTANCE) == TIM15) || \ 11841 ((INSTANCE) == TIM16) || \ 11842 ((INSTANCE) == TIM17)) 11843 11844 /****************** TIM Instances : supporting clock division *****************/ 11845 #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE)\ 11846 (((INSTANCE) == TIM2) || \ 11847 ((INSTANCE) == TIM3) || \ 11848 ((INSTANCE) == TIM4) || \ 11849 ((INSTANCE) == TIM5) || \ 11850 ((INSTANCE) == TIM12) || \ 11851 ((INSTANCE) == TIM13) || \ 11852 ((INSTANCE) == TIM14) || \ 11853 ((INSTANCE) == TIM15) || \ 11854 ((INSTANCE) == TIM16) || \ 11855 ((INSTANCE) == TIM17) || \ 11856 ((INSTANCE) == TIM19)) 11857 11858 /****************** TIM Instances : supporting 2 break inputs *****************/ 11859 #define IS_TIM_BKIN2_INSTANCE(INSTANCE) (0) 11860 11861 /****************** TIM Instances : supporting ADC triggering through TRGO2 ***/ 11862 #define IS_TIM_TRGO2_INSTANCE(INSTANCE) (0) 11863 11864 /****************** TIM Instances : supporting DMA generation on Update events*/ 11865 #define IS_TIM_DMA_INSTANCE(INSTANCE)\ 11866 (((INSTANCE) == TIM2) || \ 11867 ((INSTANCE) == TIM3) || \ 11868 ((INSTANCE) == TIM4) || \ 11869 ((INSTANCE) == TIM5) || \ 11870 ((INSTANCE) == TIM6) || \ 11871 ((INSTANCE) == TIM7) || \ 11872 ((INSTANCE) == TIM15) || \ 11873 ((INSTANCE) == TIM16) || \ 11874 ((INSTANCE) == TIM17) || \ 11875 ((INSTANCE) == TIM18) || \ 11876 ((INSTANCE) == TIM19)) 11877 11878 /****************** TIM Instances : supporting DMA generation on Capture/Compare events */ 11879 #define IS_TIM_DMA_CC_INSTANCE(INSTANCE)\ 11880 (((INSTANCE) == TIM2) || \ 11881 ((INSTANCE) == TIM3) || \ 11882 ((INSTANCE) == TIM4) || \ 11883 ((INSTANCE) == TIM5) || \ 11884 ((INSTANCE) == TIM6) || \ 11885 ((INSTANCE) == TIM7) || \ 11886 ((INSTANCE) == TIM15) || \ 11887 ((INSTANCE) == TIM16) || \ 11888 ((INSTANCE) == TIM17) || \ 11889 ((INSTANCE) == TIM18) || \ 11890 ((INSTANCE) == TIM19)) 11891 11892 /****************** TIM Instances : supporting commutation event generation ***/ 11893 #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) (0) 11894 11895 /****************** TIM Instances : supporting remapping capability ***********/ 11896 #define IS_TIM_REMAP_INSTANCE(INSTANCE)\ 11897 ((INSTANCE) == TIM14) 11898 11899 /****************************** TSC Instances *********************************/ 11900 #define IS_TSC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == TSC) 11901 11902 /******************** USART Instances : Synchronous mode **********************/ 11903 #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 11904 ((INSTANCE) == USART2) || \ 11905 ((INSTANCE) == USART3)) 11906 11907 /****************** USART Instances : Auto Baud Rate detection ****************/ 11908 #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 11909 ((INSTANCE) == USART2) || \ 11910 ((INSTANCE) == USART3)) 11911 11912 /******************** UART Instances : Asynchronous mode **********************/ 11913 #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 11914 ((INSTANCE) == USART2) || \ 11915 ((INSTANCE) == USART3)) 11916 11917 /******************** UART Instances : Half-Duplex mode **********************/ 11918 #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 11919 ((INSTANCE) == USART2) || \ 11920 ((INSTANCE) == USART3)) 11921 11922 /******************** UART Instances : LIN mode **********************/ 11923 #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 11924 ((INSTANCE) == USART2) || \ 11925 ((INSTANCE) == USART3)) 11926 11927 /******************** UART Instances : Wake-up from Stop mode **********************/ 11928 #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 11929 ((INSTANCE) == USART2) || \ 11930 ((INSTANCE) == USART3)) 11931 11932 /****************** UART Instances : Hardware Flow control ********************/ 11933 #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 11934 ((INSTANCE) == USART2) || \ 11935 ((INSTANCE) == USART3)) 11936 11937 /****************** UART Instances : Auto Baud Rate detection *****************/ 11938 #define IS_UART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 11939 ((INSTANCE) == USART2) || \ 11940 ((INSTANCE) == USART3)) 11941 11942 /****************** UART Instances : Driver Enable ****************************/ 11943 #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 11944 ((INSTANCE) == USART2) || \ 11945 ((INSTANCE) == USART3)) 11946 11947 /********************* UART Instances : Smard card mode ***********************/ 11948 #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 11949 ((INSTANCE) == USART2) || \ 11950 ((INSTANCE) == USART3)) 11951 11952 /*********************** UART Instances : IRDA mode ***************************/ 11953 #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 11954 ((INSTANCE) == USART2) || \ 11955 ((INSTANCE) == USART3)) 11956 11957 /******************** UART Instances : Support of continuous communication using DMA ****/ 11958 #define IS_UART_DMA_INSTANCE(INSTANCE) (1) 11959 11960 /****************************** USB Instances *********************************/ 11961 #define IS_PCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB) 11962 11963 /****************************** WWDG Instances ********************************/ 11964 #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG) 11965 11966 /** 11967 * @} 11968 */ 11969 11970 11971 /******************************************************************************/ 11972 /* For a painless codes migration between the STM32F3xx device product */ 11973 /* lines, the aliases defined below are put in place to overcome the */ 11974 /* differences in the interrupt handlers and IRQn definitions. */ 11975 /* No need to update developed interrupt code when moving across */ 11976 /* product lines within the same STM32F3 Family */ 11977 /******************************************************************************/ 11978 11979 /* Aliases for __IRQn */ 11980 #define ADC1_2_IRQn ADC1_IRQn 11981 #define USB_LP_CAN_RX0_IRQn CAN_RX0_IRQn 11982 #define USB_HP_CAN_TX_IRQn CAN_TX_IRQn 11983 #define USBWakeUp_IRQn CEC_IRQn 11984 #define COMP1_2_IRQn COMP_IRQn 11985 #define COMP1_2_3_IRQn COMP_IRQn 11986 #define COMP2_IRQn COMP_IRQn 11987 #define ADC4_IRQn SDADC1_IRQn 11988 #define TIM8_BRK_IRQn TIM12_IRQn 11989 #define TIM8_UP_IRQn TIM13_IRQn 11990 #define TIM8_TRG_COM_IRQn TIM14_IRQn 11991 #define TIM1_BRK_TIM15_IRQn TIM15_IRQn 11992 #define TIM1_UP_TIM16_IRQn TIM16_IRQn 11993 #define TIM1_TRG_COM_TIM17_IRQn TIM17_IRQn 11994 #define TIM1_CC_IRQn TIM18_DAC2_IRQn 11995 #define TIM20_UP_IRQn TIM19_IRQn 11996 #define TIM6_DAC_IRQn TIM6_DAC1_IRQn 11997 #define TIM7_DAC2_IRQn TIM7_IRQn 11998 #define USBWakeUp_RMP_IRQn USBWakeUp_IRQn 11999 12000 12001 /* Aliases for __IRQHandler */ 12002 #define ADC1_2_IRQHandler ADC1_IRQHandler 12003 #define USB_LP_CAN_RX0_IRQHandler CAN_RX0_IRQHandler 12004 #define USB_HP_CAN_TX_IRQHandler CAN_TX_IRQHandler 12005 #define USBWakeUp_IRQHandler CEC_IRQHandler 12006 #define COMP1_2_IRQHandler COMP_IRQHandler 12007 #define COMP1_2_3_IRQHandler COMP_IRQHandler 12008 #define COMP2_IRQHandler COMP_IRQHandler 12009 #define ADC4_IRQHandler SDADC1_IRQHandler 12010 #define TIM8_BRK_IRQHandler TIM12_IRQHandler 12011 #define TIM8_UP_IRQHandler TIM13_IRQHandler 12012 #define TIM8_TRG_COM_IRQHandler TIM14_IRQHandler 12013 #define TIM1_BRK_TIM15_IRQHandler TIM15_IRQHandler 12014 #define TIM1_UP_TIM16_IRQHandler TIM16_IRQHandler 12015 #define TIM1_TRG_COM_TIM17_IRQHandler TIM17_IRQHandler 12016 #define TIM1_CC_IRQHandler TIM18_DAC2_IRQHandler 12017 #define TIM20_UP_IRQHandler TIM19_IRQHandler 12018 #define TIM6_DAC_IRQHandler TIM6_DAC1_IRQHandler 12019 #define TIM7_DAC2_IRQHandler TIM7_IRQHandler 12020 #define USBWakeUp_RMP_IRQHandler USBWakeUp_IRQHandler 12021 12022 12023 #ifdef __cplusplus 12024 } 12025 #endif /* __cplusplus */ 12026 12027 #endif /* __STM32F373xC_H */ 12028 12029 /** 12030 * @} 12031 */ 12032 12033 /** 12034 * @} 12035 */ 12036