1 /** 2 ****************************************************************************** 3 * @file stm32l452xx.h 4 * @author MCD Application Team 5 * @brief CMSIS STM32L452xx Device Peripheral Access Layer Header File. 6 * 7 * This file contains: 8 * - Data structures and the address mapping for all peripherals 9 * - Peripheral's registers declarations and bits definition 10 * - Macros to access peripheral's registers hardware 11 * 12 ****************************************************************************** 13 * @attention 14 * 15 * Copyright (c) 2017 STMicroelectronics. 16 * All rights reserved. 17 * 18 * This software is licensed under terms that can be found in the LICENSE file 19 * in the root directory of this software component. 20 * If no LICENSE file comes with this software, it is provided AS-IS. 21 * 22 ****************************************************************************** 23 */ 24 25 /** @addtogroup CMSIS_Device 26 * @{ 27 */ 28 29 /** @addtogroup stm32l452xx 30 * @{ 31 */ 32 33 #ifndef __STM32L452xx_H 34 #define __STM32L452xx_H 35 36 #ifdef __cplusplus 37 extern "C" { 38 #endif /* __cplusplus */ 39 40 /** @addtogroup Configuration_section_for_CMSIS 41 * @{ 42 */ 43 44 /** 45 * @brief Configuration of the Cortex-M4 Processor and Core Peripherals 46 */ 47 #define __CM4_REV 0x0001U /*!< Cortex-M4 revision r0p1 */ 48 #define __MPU_PRESENT 1U /*!< STM32L4XX provides an MPU */ 49 #define __NVIC_PRIO_BITS 4U /*!< STM32L4XX uses 4 Bits for the Priority Levels */ 50 #define __Vendor_SysTickConfig 0U /*!< Set to 1 if different SysTick Config is used */ 51 #define __FPU_PRESENT 1U /*!< FPU present */ 52 53 /** 54 * @} 55 */ 56 57 /** @addtogroup Peripheral_interrupt_number_definition 58 * @{ 59 */ 60 61 /** 62 * @brief STM32L4XX Interrupt Number Definition, according to the selected device 63 * in @ref Library_configuration_section 64 */ 65 typedef enum 66 { 67 /****** Cortex-M4 Processor Exceptions Numbers ****************************************************************/ 68 NonMaskableInt_IRQn = -14, /*!< 2 Cortex-M4 Non Maskable Interrupt */ 69 HardFault_IRQn = -13, /*!< 3 Cortex-M4 Hard Fault Interrupt */ 70 MemoryManagement_IRQn = -12, /*!< 4 Cortex-M4 Memory Management Interrupt */ 71 BusFault_IRQn = -11, /*!< 5 Cortex-M4 Bus Fault Interrupt */ 72 UsageFault_IRQn = -10, /*!< 6 Cortex-M4 Usage Fault Interrupt */ 73 SVCall_IRQn = -5, /*!< 11 Cortex-M4 SV Call Interrupt */ 74 DebugMonitor_IRQn = -4, /*!< 12 Cortex-M4 Debug Monitor Interrupt */ 75 PendSV_IRQn = -2, /*!< 14 Cortex-M4 Pend SV Interrupt */ 76 SysTick_IRQn = -1, /*!< 15 Cortex-M4 System Tick Interrupt */ 77 /****** STM32 specific Interrupt Numbers **********************************************************************/ 78 WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */ 79 PVD_PVM_IRQn = 1, /*!< PVD/PVM1/PVM3/PVM4 through EXTI Line detection Interrupts */ 80 TAMP_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts through the EXTI line */ 81 RTC_WKUP_IRQn = 3, /*!< RTC Wakeup interrupt through the EXTI line */ 82 FLASH_IRQn = 4, /*!< FLASH global Interrupt */ 83 RCC_IRQn = 5, /*!< RCC global Interrupt */ 84 EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */ 85 EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */ 86 EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */ 87 EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */ 88 EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */ 89 DMA1_Channel1_IRQn = 11, /*!< DMA1 Channel 1 global Interrupt */ 90 DMA1_Channel2_IRQn = 12, /*!< DMA1 Channel 2 global Interrupt */ 91 DMA1_Channel3_IRQn = 13, /*!< DMA1 Channel 3 global Interrupt */ 92 DMA1_Channel4_IRQn = 14, /*!< DMA1 Channel 4 global Interrupt */ 93 DMA1_Channel5_IRQn = 15, /*!< DMA1 Channel 5 global Interrupt */ 94 DMA1_Channel6_IRQn = 16, /*!< DMA1 Channel 6 global Interrupt */ 95 DMA1_Channel7_IRQn = 17, /*!< DMA1 Channel 7 global Interrupt */ 96 ADC1_IRQn = 18, /*!< ADC1 global Interrupt */ 97 CAN1_TX_IRQn = 19, /*!< CAN1 TX Interrupt */ 98 CAN1_RX0_IRQn = 20, /*!< CAN1 RX0 Interrupt */ 99 CAN1_RX1_IRQn = 21, /*!< CAN1 RX1 Interrupt */ 100 CAN1_SCE_IRQn = 22, /*!< CAN1 SCE Interrupt */ 101 EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */ 102 TIM1_BRK_TIM15_IRQn = 24, /*!< TIM1 Break interrupt and TIM15 global interrupt */ 103 TIM1_UP_TIM16_IRQn = 25, /*!< TIM1 Update Interrupt and TIM16 global interrupt */ 104 TIM1_TRG_COM_IRQn = 26, /*!< TIM1 Trigger and Commutation Interrupt */ 105 TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */ 106 TIM2_IRQn = 28, /*!< TIM2 global Interrupt */ 107 TIM3_IRQn = 29, /*!< TIM3 global Interrupt */ 108 I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */ 109 I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */ 110 I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */ 111 I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */ 112 SPI1_IRQn = 35, /*!< SPI1 global Interrupt */ 113 SPI2_IRQn = 36, /*!< SPI2 global Interrupt */ 114 USART1_IRQn = 37, /*!< USART1 global Interrupt */ 115 USART2_IRQn = 38, /*!< USART2 global Interrupt */ 116 USART3_IRQn = 39, /*!< USART3 global Interrupt */ 117 EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */ 118 RTC_Alarm_IRQn = 41, /*!< RTC Alarm (A and B) through EXTI Line Interrupt */ 119 SDMMC1_IRQn = 49, /*!< SDMMC1 global Interrupt */ 120 SPI3_IRQn = 51, /*!< SPI3 global Interrupt */ 121 UART4_IRQn = 52, /*!< UART4 global Interrupt */ 122 TIM6_DAC_IRQn = 54, /*!< TIM6 global and DAC1&2 underrun error interrupts */ 123 DMA2_Channel1_IRQn = 56, /*!< DMA2 Channel 1 global Interrupt */ 124 DMA2_Channel2_IRQn = 57, /*!< DMA2 Channel 2 global Interrupt */ 125 DMA2_Channel3_IRQn = 58, /*!< DMA2 Channel 3 global Interrupt */ 126 DMA2_Channel4_IRQn = 59, /*!< DMA2 Channel 4 global Interrupt */ 127 DMA2_Channel5_IRQn = 60, /*!< DMA2 Channel 5 global Interrupt */ 128 DFSDM1_FLT0_IRQn = 61, /*!< DFSDM1 Filter 0 global Interrupt */ 129 DFSDM1_FLT1_IRQn = 62, /*!< DFSDM1 Filter 1 global Interrupt */ 130 COMP_IRQn = 64, /*!< COMP1 and COMP2 Interrupts */ 131 LPTIM1_IRQn = 65, /*!< LP TIM1 interrupt */ 132 LPTIM2_IRQn = 66, /*!< LP TIM2 interrupt */ 133 USB_IRQn = 67, /*!< USB event Interrupt */ 134 DMA2_Channel6_IRQn = 68, /*!< DMA2 Channel 6 global interrupt */ 135 DMA2_Channel7_IRQn = 69, /*!< DMA2 Channel 7 global interrupt */ 136 LPUART1_IRQn = 70, /*!< LP UART1 interrupt */ 137 QUADSPI_IRQn = 71, /*!< Quad SPI global interrupt */ 138 I2C3_EV_IRQn = 72, /*!< I2C3 event interrupt */ 139 I2C3_ER_IRQn = 73, /*!< I2C3 error interrupt */ 140 SAI1_IRQn = 74, /*!< Serial Audio Interface 1 global interrupt */ 141 TSC_IRQn = 77, /*!< Touch Sense Controller global interrupt */ 142 RNG_IRQn = 80, /*!< RNG global interrupt */ 143 FPU_IRQn = 81, /*!< FPU global interrupt */ 144 CRS_IRQn = 82, /*!< CRS global interrupt */ 145 I2C4_EV_IRQn = 83, /*!< I2C4 Event interrupt */ 146 I2C4_ER_IRQn = 84 /*!< I2C4 Error interrupt */ 147 } IRQn_Type; 148 149 /** 150 * @} 151 */ 152 153 #include "core_cm4.h" /* Cortex-M4 processor and core peripherals */ 154 #include "system_stm32l4xx.h" 155 #include <stdint.h> 156 157 /** @addtogroup Peripheral_registers_structures 158 * @{ 159 */ 160 161 /** 162 * @brief Analog to Digital Converter 163 */ 164 165 typedef struct 166 { 167 __IO uint32_t ISR; /*!< ADC interrupt and status register, Address offset: 0x00 */ 168 __IO uint32_t IER; /*!< ADC interrupt enable register, Address offset: 0x04 */ 169 __IO uint32_t CR; /*!< ADC control register, Address offset: 0x08 */ 170 __IO uint32_t CFGR; /*!< ADC configuration register 1, Address offset: 0x0C */ 171 __IO uint32_t CFGR2; /*!< ADC configuration register 2, Address offset: 0x10 */ 172 __IO uint32_t SMPR1; /*!< ADC sampling time register 1, Address offset: 0x14 */ 173 __IO uint32_t SMPR2; /*!< ADC sampling time register 2, Address offset: 0x18 */ 174 uint32_t RESERVED1; /*!< Reserved, 0x1C */ 175 __IO uint32_t TR1; /*!< ADC analog watchdog 1 threshold register, Address offset: 0x20 */ 176 __IO uint32_t TR2; /*!< ADC analog watchdog 2 threshold register, Address offset: 0x24 */ 177 __IO uint32_t TR3; /*!< ADC analog watchdog 3 threshold register, Address offset: 0x28 */ 178 uint32_t RESERVED2; /*!< Reserved, 0x2C */ 179 __IO uint32_t SQR1; /*!< ADC group regular sequencer register 1, Address offset: 0x30 */ 180 __IO uint32_t SQR2; /*!< ADC group regular sequencer register 2, Address offset: 0x34 */ 181 __IO uint32_t SQR3; /*!< ADC group regular sequencer register 3, Address offset: 0x38 */ 182 __IO uint32_t SQR4; /*!< ADC group regular sequencer register 4, Address offset: 0x3C */ 183 __IO uint32_t DR; /*!< ADC group regular data register, Address offset: 0x40 */ 184 uint32_t RESERVED3; /*!< Reserved, 0x44 */ 185 uint32_t RESERVED4; /*!< Reserved, 0x48 */ 186 __IO uint32_t JSQR; /*!< ADC group injected sequencer register, Address offset: 0x4C */ 187 uint32_t RESERVED5[4]; /*!< Reserved, 0x50 - 0x5C */ 188 __IO uint32_t OFR1; /*!< ADC offset register 1, Address offset: 0x60 */ 189 __IO uint32_t OFR2; /*!< ADC offset register 2, Address offset: 0x64 */ 190 __IO uint32_t OFR3; /*!< ADC offset register 3, Address offset: 0x68 */ 191 __IO uint32_t OFR4; /*!< ADC offset register 4, Address offset: 0x6C */ 192 uint32_t RESERVED6[4]; /*!< Reserved, 0x70 - 0x7C */ 193 __IO uint32_t JDR1; /*!< ADC group injected rank 1 data register, Address offset: 0x80 */ 194 __IO uint32_t JDR2; /*!< ADC group injected rank 2 data register, Address offset: 0x84 */ 195 __IO uint32_t JDR3; /*!< ADC group injected rank 3 data register, Address offset: 0x88 */ 196 __IO uint32_t JDR4; /*!< ADC group injected rank 4 data register, Address offset: 0x8C */ 197 uint32_t RESERVED7[4]; /*!< Reserved, 0x090 - 0x09C */ 198 __IO uint32_t AWD2CR; /*!< ADC analog watchdog 1 configuration register, Address offset: 0xA0 */ 199 __IO uint32_t AWD3CR; /*!< ADC analog watchdog 3 Configuration Register, Address offset: 0xA4 */ 200 uint32_t RESERVED8; /*!< Reserved, 0x0A8 */ 201 uint32_t RESERVED9; /*!< Reserved, 0x0AC */ 202 __IO uint32_t DIFSEL; /*!< ADC differential mode selection register, Address offset: 0xB0 */ 203 __IO uint32_t CALFACT; /*!< ADC calibration factors, Address offset: 0xB4 */ 204 205 } ADC_TypeDef; 206 207 typedef struct 208 { 209 uint32_t RESERVED1; /*!< Reserved, Address offset: ADC1 base address + 0x300 */ 210 uint32_t RESERVED2; /*!< Reserved, Address offset: ADC1 base address + 0x304 */ 211 __IO uint32_t CCR; /*!< ADC common configuration register, Address offset: ADC1 base address + 0x308 */ 212 uint32_t RESERVED3; /*!< Reserved, Address offset: ADC1 base address + 0x30C */ 213 } ADC_Common_TypeDef; 214 215 216 /** 217 * @brief Controller Area Network TxMailBox 218 */ 219 220 typedef struct 221 { 222 __IO uint32_t TIR; /*!< CAN TX mailbox identifier register */ 223 __IO uint32_t TDTR; /*!< CAN mailbox data length control and time stamp register */ 224 __IO uint32_t TDLR; /*!< CAN mailbox data low register */ 225 __IO uint32_t TDHR; /*!< CAN mailbox data high register */ 226 } CAN_TxMailBox_TypeDef; 227 228 /** 229 * @brief Controller Area Network FIFOMailBox 230 */ 231 232 typedef struct 233 { 234 __IO uint32_t RIR; /*!< CAN receive FIFO mailbox identifier register */ 235 __IO uint32_t RDTR; /*!< CAN receive FIFO mailbox data length control and time stamp register */ 236 __IO uint32_t RDLR; /*!< CAN receive FIFO mailbox data low register */ 237 __IO uint32_t RDHR; /*!< CAN receive FIFO mailbox data high register */ 238 } CAN_FIFOMailBox_TypeDef; 239 240 /** 241 * @brief Controller Area Network FilterRegister 242 */ 243 244 typedef struct 245 { 246 __IO uint32_t FR1; /*!< CAN Filter bank register 1 */ 247 __IO uint32_t FR2; /*!< CAN Filter bank register 1 */ 248 } CAN_FilterRegister_TypeDef; 249 250 /** 251 * @brief Controller Area Network 252 */ 253 254 typedef struct 255 { 256 __IO uint32_t MCR; /*!< CAN master control register, Address offset: 0x00 */ 257 __IO uint32_t MSR; /*!< CAN master status register, Address offset: 0x04 */ 258 __IO uint32_t TSR; /*!< CAN transmit status register, Address offset: 0x08 */ 259 __IO uint32_t RF0R; /*!< CAN receive FIFO 0 register, Address offset: 0x0C */ 260 __IO uint32_t RF1R; /*!< CAN receive FIFO 1 register, Address offset: 0x10 */ 261 __IO uint32_t IER; /*!< CAN interrupt enable register, Address offset: 0x14 */ 262 __IO uint32_t ESR; /*!< CAN error status register, Address offset: 0x18 */ 263 __IO uint32_t BTR; /*!< CAN bit timing register, Address offset: 0x1C */ 264 uint32_t RESERVED0[88]; /*!< Reserved, 0x020 - 0x17F */ 265 CAN_TxMailBox_TypeDef sTxMailBox[3]; /*!< CAN Tx MailBox, Address offset: 0x180 - 0x1AC */ 266 CAN_FIFOMailBox_TypeDef sFIFOMailBox[2]; /*!< CAN FIFO MailBox, Address offset: 0x1B0 - 0x1CC */ 267 uint32_t RESERVED1[12]; /*!< Reserved, 0x1D0 - 0x1FF */ 268 __IO uint32_t FMR; /*!< CAN filter master register, Address offset: 0x200 */ 269 __IO uint32_t FM1R; /*!< CAN filter mode register, Address offset: 0x204 */ 270 uint32_t RESERVED2; /*!< Reserved, 0x208 */ 271 __IO uint32_t FS1R; /*!< CAN filter scale register, Address offset: 0x20C */ 272 uint32_t RESERVED3; /*!< Reserved, 0x210 */ 273 __IO uint32_t FFA1R; /*!< CAN filter FIFO assignment register, Address offset: 0x214 */ 274 uint32_t RESERVED4; /*!< Reserved, 0x218 */ 275 __IO uint32_t FA1R; /*!< CAN filter activation register, Address offset: 0x21C */ 276 uint32_t RESERVED5[8]; /*!< Reserved, 0x220-0x23F */ 277 CAN_FilterRegister_TypeDef sFilterRegister[28]; /*!< CAN Filter Register, Address offset: 0x240-0x31C */ 278 } CAN_TypeDef; 279 280 281 /** 282 * @brief Comparator 283 */ 284 285 typedef struct 286 { 287 __IO uint32_t CSR; /*!< COMP control and status register, Address offset: 0x00 */ 288 } COMP_TypeDef; 289 290 typedef struct 291 { 292 __IO uint32_t CSR; /*!< COMP control and status register, used for bits common to several COMP instances, Address offset: 0x00 */ 293 } COMP_Common_TypeDef; 294 295 /** 296 * @brief CRC calculation unit 297 */ 298 299 typedef struct 300 { 301 __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */ 302 __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */ 303 uint8_t RESERVED0; /*!< Reserved, 0x05 */ 304 uint16_t RESERVED1; /*!< Reserved, 0x06 */ 305 __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */ 306 uint32_t RESERVED2; /*!< Reserved, 0x0C */ 307 __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */ 308 __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */ 309 } CRC_TypeDef; 310 311 /** 312 * @brief Clock Recovery System 313 */ 314 typedef struct 315 { 316 __IO uint32_t CR; /*!< CRS ccontrol register, Address offset: 0x00 */ 317 __IO uint32_t CFGR; /*!< CRS configuration register, Address offset: 0x04 */ 318 __IO uint32_t ISR; /*!< CRS interrupt and status register, Address offset: 0x08 */ 319 __IO uint32_t ICR; /*!< CRS interrupt flag clear register, Address offset: 0x0C */ 320 } CRS_TypeDef; 321 322 /** 323 * @brief Digital to Analog Converter 324 */ 325 326 typedef struct 327 { 328 __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */ 329 __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */ 330 __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */ 331 __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */ 332 __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */ 333 __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */ 334 __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */ 335 __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */ 336 __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */ 337 __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */ 338 __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */ 339 __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */ 340 __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */ 341 __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */ 342 __IO uint32_t CCR; /*!< DAC calibration control register, Address offset: 0x38 */ 343 __IO uint32_t MCR; /*!< DAC mode control register, Address offset: 0x3C */ 344 __IO uint32_t SHSR1; /*!< DAC Sample and Hold sample time register 1, Address offset: 0x40 */ 345 __IO uint32_t SHSR2; /*!< DAC Sample and Hold sample time register 2, Address offset: 0x44 */ 346 __IO uint32_t SHHR; /*!< DAC Sample and Hold hold time register, Address offset: 0x48 */ 347 __IO uint32_t SHRR; /*!< DAC Sample and Hold refresh time register, Address offset: 0x4C */ 348 } DAC_TypeDef; 349 350 /** 351 * @brief DFSDM module registers 352 */ 353 typedef struct 354 { 355 __IO uint32_t FLTCR1; /*!< DFSDM control register1, Address offset: 0x100 */ 356 __IO uint32_t FLTCR2; /*!< DFSDM control register2, Address offset: 0x104 */ 357 __IO uint32_t FLTISR; /*!< DFSDM interrupt and status register, Address offset: 0x108 */ 358 __IO uint32_t FLTICR; /*!< DFSDM interrupt flag clear register, Address offset: 0x10C */ 359 __IO uint32_t FLTJCHGR; /*!< DFSDM injected channel group selection register, Address offset: 0x110 */ 360 __IO uint32_t FLTFCR; /*!< DFSDM filter control register, Address offset: 0x114 */ 361 __IO uint32_t FLTJDATAR; /*!< DFSDM data register for injected group, Address offset: 0x118 */ 362 __IO uint32_t FLTRDATAR; /*!< DFSDM data register for regular group, Address offset: 0x11C */ 363 __IO uint32_t FLTAWHTR; /*!< DFSDM analog watchdog high threshold register, Address offset: 0x120 */ 364 __IO uint32_t FLTAWLTR; /*!< DFSDM analog watchdog low threshold register, Address offset: 0x124 */ 365 __IO uint32_t FLTAWSR; /*!< DFSDM analog watchdog status register Address offset: 0x128 */ 366 __IO uint32_t FLTAWCFR; /*!< DFSDM analog watchdog clear flag register Address offset: 0x12C */ 367 __IO uint32_t FLTEXMAX; /*!< DFSDM extreme detector maximum register, Address offset: 0x130 */ 368 __IO uint32_t FLTEXMIN; /*!< DFSDM extreme detector minimum register Address offset: 0x134 */ 369 __IO uint32_t FLTCNVTIMR; /*!< DFSDM conversion timer, Address offset: 0x138 */ 370 } DFSDM_Filter_TypeDef; 371 372 /** 373 * @brief DFSDM channel configuration registers 374 */ 375 typedef struct 376 { 377 __IO uint32_t CHCFGR1; /*!< DFSDM channel configuration register1, Address offset: 0x00 */ 378 __IO uint32_t CHCFGR2; /*!< DFSDM channel configuration register2, Address offset: 0x04 */ 379 __IO uint32_t CHAWSCDR; /*!< DFSDM channel analog watchdog and 380 short circuit detector register, Address offset: 0x08 */ 381 __IO uint32_t CHWDATAR; /*!< DFSDM channel watchdog filter data register, Address offset: 0x0C */ 382 __IO uint32_t CHDATINR; /*!< DFSDM channel data input register, Address offset: 0x10 */ 383 } DFSDM_Channel_TypeDef; 384 385 /** 386 * @brief Debug MCU 387 */ 388 389 typedef struct 390 { 391 __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */ 392 __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */ 393 __IO uint32_t APB1FZR1; /*!< Debug MCU APB1 freeze register 1, Address offset: 0x08 */ 394 __IO uint32_t APB1FZR2; /*!< Debug MCU APB1 freeze register 2, Address offset: 0x0C */ 395 __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x10 */ 396 } DBGMCU_TypeDef; 397 398 399 /** 400 * @brief DMA Controller 401 */ 402 403 typedef struct 404 { 405 __IO uint32_t CCR; /*!< DMA channel x configuration register */ 406 __IO uint32_t CNDTR; /*!< DMA channel x number of data register */ 407 __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */ 408 __IO uint32_t CMAR; /*!< DMA channel x memory address register */ 409 } DMA_Channel_TypeDef; 410 411 typedef struct 412 { 413 __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */ 414 __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */ 415 } DMA_TypeDef; 416 417 typedef struct 418 { 419 __IO uint32_t CSELR; /*!< DMA channel selection register */ 420 } DMA_Request_TypeDef; 421 422 /* Legacy define */ 423 #define DMA_request_TypeDef DMA_Request_TypeDef 424 425 426 /** 427 * @brief External Interrupt/Event Controller 428 */ 429 430 typedef struct 431 { 432 __IO uint32_t IMR1; /*!< EXTI Interrupt mask register 1, Address offset: 0x00 */ 433 __IO uint32_t EMR1; /*!< EXTI Event mask register 1, Address offset: 0x04 */ 434 __IO uint32_t RTSR1; /*!< EXTI Rising trigger selection register 1, Address offset: 0x08 */ 435 __IO uint32_t FTSR1; /*!< EXTI Falling trigger selection register 1, Address offset: 0x0C */ 436 __IO uint32_t SWIER1; /*!< EXTI Software interrupt event register 1, Address offset: 0x10 */ 437 __IO uint32_t PR1; /*!< EXTI Pending register 1, Address offset: 0x14 */ 438 uint32_t RESERVED1; /*!< Reserved, 0x18 */ 439 uint32_t RESERVED2; /*!< Reserved, 0x1C */ 440 __IO uint32_t IMR2; /*!< EXTI Interrupt mask register 2, Address offset: 0x20 */ 441 __IO uint32_t EMR2; /*!< EXTI Event mask register 2, Address offset: 0x24 */ 442 __IO uint32_t RTSR2; /*!< EXTI Rising trigger selection register 2, Address offset: 0x28 */ 443 __IO uint32_t FTSR2; /*!< EXTI Falling trigger selection register 2, Address offset: 0x2C */ 444 __IO uint32_t SWIER2; /*!< EXTI Software interrupt event register 2, Address offset: 0x30 */ 445 __IO uint32_t PR2; /*!< EXTI Pending register 2, Address offset: 0x34 */ 446 } EXTI_TypeDef; 447 448 449 /** 450 * @brief Firewall 451 */ 452 453 typedef struct 454 { 455 __IO uint32_t CSSA; /*!< Code Segment Start Address register, Address offset: 0x00 */ 456 __IO uint32_t CSL; /*!< Code Segment Length register, Address offset: 0x04 */ 457 __IO uint32_t NVDSSA; /*!< NON volatile data Segment Start Address register, Address offset: 0x08 */ 458 __IO uint32_t NVDSL; /*!< NON volatile data Segment Length register, Address offset: 0x0C */ 459 __IO uint32_t VDSSA ; /*!< Volatile data Segment Start Address register, Address offset: 0x10 */ 460 __IO uint32_t VDSL ; /*!< Volatile data Segment Length register, Address offset: 0x14 */ 461 uint32_t RESERVED1; /*!< Reserved1, Address offset: 0x18 */ 462 uint32_t RESERVED2; /*!< Reserved2, Address offset: 0x1C */ 463 __IO uint32_t CR ; /*!< Configuration register, Address offset: 0x20 */ 464 } FIREWALL_TypeDef; 465 466 467 /** 468 * @brief FLASH Registers 469 */ 470 471 typedef struct 472 { 473 __IO uint32_t ACR; /*!< FLASH access control register, Address offset: 0x00 */ 474 __IO uint32_t PDKEYR; /*!< FLASH power down key register, Address offset: 0x04 */ 475 __IO uint32_t KEYR; /*!< FLASH key register, Address offset: 0x08 */ 476 __IO uint32_t OPTKEYR; /*!< FLASH option key register, Address offset: 0x0C */ 477 __IO uint32_t SR; /*!< FLASH status register, Address offset: 0x10 */ 478 __IO uint32_t CR; /*!< FLASH control register, Address offset: 0x14 */ 479 __IO uint32_t ECCR; /*!< FLASH ECC register, Address offset: 0x18 */ 480 __IO uint32_t RESERVED1; /*!< Reserved1, Address offset: 0x1C */ 481 __IO uint32_t OPTR; /*!< FLASH option register, Address offset: 0x20 */ 482 __IO uint32_t PCROP1SR; /*!< FLASH bank1 PCROP start address register, Address offset: 0x24 */ 483 __IO uint32_t PCROP1ER; /*!< FLASH bank1 PCROP end address register, Address offset: 0x28 */ 484 __IO uint32_t WRP1AR; /*!< FLASH bank1 WRP area A address register, Address offset: 0x2C */ 485 __IO uint32_t WRP1BR; /*!< FLASH bank1 WRP area B address register, Address offset: 0x30 */ 486 } FLASH_TypeDef; 487 488 489 490 /** 491 * @brief General Purpose I/O 492 */ 493 494 typedef struct 495 { 496 __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */ 497 __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */ 498 __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */ 499 __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */ 500 __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */ 501 __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */ 502 __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */ 503 __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */ 504 __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */ 505 __IO uint32_t BRR; /*!< GPIO Bit Reset register, Address offset: 0x28 */ 506 507 } GPIO_TypeDef; 508 509 510 /** 511 * @brief Inter-integrated Circuit Interface 512 */ 513 514 typedef struct 515 { 516 __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */ 517 __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */ 518 __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */ 519 __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */ 520 __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */ 521 __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */ 522 __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */ 523 __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */ 524 __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */ 525 __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */ 526 __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */ 527 } I2C_TypeDef; 528 529 /** 530 * @brief Independent WATCHDOG 531 */ 532 533 typedef struct 534 { 535 __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */ 536 __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */ 537 __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */ 538 __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */ 539 __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */ 540 } IWDG_TypeDef; 541 542 /** 543 * @brief LPTIMER 544 */ 545 typedef struct 546 { 547 __IO uint32_t ISR; /*!< LPTIM Interrupt and Status register, Address offset: 0x00 */ 548 __IO uint32_t ICR; /*!< LPTIM Interrupt Clear register, Address offset: 0x04 */ 549 __IO uint32_t IER; /*!< LPTIM Interrupt Enable register, Address offset: 0x08 */ 550 __IO uint32_t CFGR; /*!< LPTIM Configuration register, Address offset: 0x0C */ 551 __IO uint32_t CR; /*!< LPTIM Control register, Address offset: 0x10 */ 552 __IO uint32_t CMP; /*!< LPTIM Compare register, Address offset: 0x14 */ 553 __IO uint32_t ARR; /*!< LPTIM Autoreload register, Address offset: 0x18 */ 554 __IO uint32_t CNT; /*!< LPTIM Counter register, Address offset: 0x1C */ 555 __IO uint32_t OR; /*!< LPTIM Option register, Address offset: 0x20 */ 556 } LPTIM_TypeDef; 557 558 /** 559 * @brief Operational Amplifier (OPAMP) 560 */ 561 562 typedef struct 563 { 564 __IO uint32_t CSR; /*!< OPAMP control/status register, Address offset: 0x00 */ 565 __IO uint32_t OTR; /*!< OPAMP offset trimming register for normal mode, Address offset: 0x04 */ 566 __IO uint32_t LPOTR; /*!< OPAMP offset trimming register for low power mode, Address offset: 0x08 */ 567 } OPAMP_TypeDef; 568 569 typedef struct 570 { 571 __IO uint32_t CSR; /*!< OPAMP control/status register, used for bits common to several OPAMP instances, Address offset: 0x00 */ 572 } OPAMP_Common_TypeDef; 573 574 /** 575 * @brief Power Control 576 */ 577 578 typedef struct 579 { 580 __IO uint32_t CR1; /*!< PWR power control register 1, Address offset: 0x00 */ 581 __IO uint32_t CR2; /*!< PWR power control register 2, Address offset: 0x04 */ 582 __IO uint32_t CR3; /*!< PWR power control register 3, Address offset: 0x08 */ 583 __IO uint32_t CR4; /*!< PWR power control register 4, Address offset: 0x0C */ 584 __IO uint32_t SR1; /*!< PWR power status register 1, Address offset: 0x10 */ 585 __IO uint32_t SR2; /*!< PWR power status register 2, Address offset: 0x14 */ 586 __IO uint32_t SCR; /*!< PWR power status reset register, Address offset: 0x18 */ 587 uint32_t RESERVED; /*!< Reserved, Address offset: 0x1C */ 588 __IO uint32_t PUCRA; /*!< Pull_up control register of portA, Address offset: 0x20 */ 589 __IO uint32_t PDCRA; /*!< Pull_Down control register of portA, Address offset: 0x24 */ 590 __IO uint32_t PUCRB; /*!< Pull_up control register of portB, Address offset: 0x28 */ 591 __IO uint32_t PDCRB; /*!< Pull_Down control register of portB, Address offset: 0x2C */ 592 __IO uint32_t PUCRC; /*!< Pull_up control register of portC, Address offset: 0x30 */ 593 __IO uint32_t PDCRC; /*!< Pull_Down control register of portC, Address offset: 0x34 */ 594 __IO uint32_t PUCRD; /*!< Pull_up control register of portD, Address offset: 0x38 */ 595 __IO uint32_t PDCRD; /*!< Pull_Down control register of portD, Address offset: 0x3C */ 596 __IO uint32_t PUCRE; /*!< Pull_up control register of portE, Address offset: 0x40 */ 597 __IO uint32_t PDCRE; /*!< Pull_Down control register of portE, Address offset: 0x44 */ 598 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x48 */ 599 uint32_t RESERVED2; /*!< Reserved, Address offset: 0x4C */ 600 uint32_t RESERVED3; /*!< Reserved, Address offset: 0x50 */ 601 uint32_t RESERVED4; /*!< Reserved, Address offset: 0x54 */ 602 __IO uint32_t PUCRH; /*!< Pull_up control register of portH, Address offset: 0x58 */ 603 __IO uint32_t PDCRH; /*!< Pull_Down control register of portH, Address offset: 0x5C */ 604 } PWR_TypeDef; 605 606 607 /** 608 * @brief QUAD Serial Peripheral Interface 609 */ 610 611 typedef struct 612 { 613 __IO uint32_t CR; /*!< QUADSPI Control register, Address offset: 0x00 */ 614 __IO uint32_t DCR; /*!< QUADSPI Device Configuration register, Address offset: 0x04 */ 615 __IO uint32_t SR; /*!< QUADSPI Status register, Address offset: 0x08 */ 616 __IO uint32_t FCR; /*!< QUADSPI Flag Clear register, Address offset: 0x0C */ 617 __IO uint32_t DLR; /*!< QUADSPI Data Length register, Address offset: 0x10 */ 618 __IO uint32_t CCR; /*!< QUADSPI Communication Configuration register, Address offset: 0x14 */ 619 __IO uint32_t AR; /*!< QUADSPI Address register, Address offset: 0x18 */ 620 __IO uint32_t ABR; /*!< QUADSPI Alternate Bytes register, Address offset: 0x1C */ 621 __IO uint32_t DR; /*!< QUADSPI Data register, Address offset: 0x20 */ 622 __IO uint32_t PSMKR; /*!< QUADSPI Polling Status Mask register, Address offset: 0x24 */ 623 __IO uint32_t PSMAR; /*!< QUADSPI Polling Status Match register, Address offset: 0x28 */ 624 __IO uint32_t PIR; /*!< QUADSPI Polling Interval register, Address offset: 0x2C */ 625 __IO uint32_t LPTR; /*!< QUADSPI Low Power Timeout register, Address offset: 0x30 */ 626 } QUADSPI_TypeDef; 627 628 629 /** 630 * @brief Reset and Clock Control 631 */ 632 633 typedef struct 634 { 635 __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */ 636 __IO uint32_t ICSCR; /*!< RCC internal clock sources calibration register, Address offset: 0x04 */ 637 __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x08 */ 638 __IO uint32_t PLLCFGR; /*!< RCC system PLL configuration register, Address offset: 0x0C */ 639 __IO uint32_t PLLSAI1CFGR; /*!< RCC PLL SAI1 configuration register, Address offset: 0x10 */ 640 uint32_t RESERVED; /*!< Reserved, Address offset: 0x14 */ 641 __IO uint32_t CIER; /*!< RCC clock interrupt enable register, Address offset: 0x18 */ 642 __IO uint32_t CIFR; /*!< RCC clock interrupt flag register, Address offset: 0x1C */ 643 __IO uint32_t CICR; /*!< RCC clock interrupt clear register, Address offset: 0x20 */ 644 uint32_t RESERVED0; /*!< Reserved, Address offset: 0x24 */ 645 __IO uint32_t AHB1RSTR; /*!< RCC AHB1 peripheral reset register, Address offset: 0x28 */ 646 __IO uint32_t AHB2RSTR; /*!< RCC AHB2 peripheral reset register, Address offset: 0x2C */ 647 __IO uint32_t AHB3RSTR; /*!< RCC AHB3 peripheral reset register, Address offset: 0x30 */ 648 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x34 */ 649 __IO uint32_t APB1RSTR1; /*!< RCC APB1 peripheral reset register 1, Address offset: 0x38 */ 650 __IO uint32_t APB1RSTR2; /*!< RCC APB1 peripheral reset register 2, Address offset: 0x3C */ 651 __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x40 */ 652 uint32_t RESERVED2; /*!< Reserved, Address offset: 0x44 */ 653 __IO uint32_t AHB1ENR; /*!< RCC AHB1 peripheral clocks enable register, Address offset: 0x48 */ 654 __IO uint32_t AHB2ENR; /*!< RCC AHB2 peripheral clocks enable register, Address offset: 0x4C */ 655 __IO uint32_t AHB3ENR; /*!< RCC AHB3 peripheral clocks enable register, Address offset: 0x50 */ 656 uint32_t RESERVED3; /*!< Reserved, Address offset: 0x54 */ 657 __IO uint32_t APB1ENR1; /*!< RCC APB1 peripheral clocks enable register 1, Address offset: 0x58 */ 658 __IO uint32_t APB1ENR2; /*!< RCC APB1 peripheral clocks enable register 2, Address offset: 0x5C */ 659 __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clocks enable register, Address offset: 0x60 */ 660 uint32_t RESERVED4; /*!< Reserved, Address offset: 0x64 */ 661 __IO uint32_t AHB1SMENR; /*!< RCC AHB1 peripheral clocks enable in sleep and stop modes register, Address offset: 0x68 */ 662 __IO uint32_t AHB2SMENR; /*!< RCC AHB2 peripheral clocks enable in sleep and stop modes register, Address offset: 0x6C */ 663 __IO uint32_t AHB3SMENR; /*!< RCC AHB3 peripheral clocks enable in sleep and stop modes register, Address offset: 0x70 */ 664 uint32_t RESERVED5; /*!< Reserved, Address offset: 0x74 */ 665 __IO uint32_t APB1SMENR1; /*!< RCC APB1 peripheral clocks enable in sleep mode and stop modes register 1, Address offset: 0x78 */ 666 __IO uint32_t APB1SMENR2; /*!< RCC APB1 peripheral clocks enable in sleep mode and stop modes register 2, Address offset: 0x7C */ 667 __IO uint32_t APB2SMENR; /*!< RCC APB2 peripheral clocks enable in sleep mode and stop modes register, Address offset: 0x80 */ 668 uint32_t RESERVED6; /*!< Reserved, Address offset: 0x84 */ 669 __IO uint32_t CCIPR; /*!< RCC peripherals independent clock configuration register, Address offset: 0x88 */ 670 uint32_t RESERVED7; /*!< Reserved, Address offset: 0x8C */ 671 __IO uint32_t BDCR; /*!< RCC backup domain control register, Address offset: 0x90 */ 672 __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x94 */ 673 __IO uint32_t CRRCR; /*!< RCC clock recovery RC register, Address offset: 0x98 */ 674 __IO uint32_t CCIPR2; /*!< RCC peripherals independent clock configuration register 2, Address offset: 0x9C */ 675 } RCC_TypeDef; 676 677 /** 678 * @brief Real-Time Clock 679 */ 680 681 typedef struct 682 { 683 __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */ 684 __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */ 685 __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */ 686 __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */ 687 __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */ 688 __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */ 689 uint32_t reserved; /*!< Reserved */ 690 __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */ 691 __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */ 692 __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */ 693 __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */ 694 __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */ 695 __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */ 696 __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */ 697 __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */ 698 __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */ 699 __IO uint32_t TAMPCR; /*!< RTC tamper configuration register, Address offset: 0x40 */ 700 __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */ 701 __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x48 */ 702 __IO uint32_t OR; /*!< RTC option register, Address offset: 0x4C */ 703 __IO uint32_t BKP0R; /*!< RTC backup register 0, Address offset: 0x50 */ 704 __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */ 705 __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */ 706 __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */ 707 __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */ 708 __IO uint32_t BKP5R; /*!< RTC backup register 5, Address offset: 0x64 */ 709 __IO uint32_t BKP6R; /*!< RTC backup register 6, Address offset: 0x68 */ 710 __IO uint32_t BKP7R; /*!< RTC backup register 7, Address offset: 0x6C */ 711 __IO uint32_t BKP8R; /*!< RTC backup register 8, Address offset: 0x70 */ 712 __IO uint32_t BKP9R; /*!< RTC backup register 9, Address offset: 0x74 */ 713 __IO uint32_t BKP10R; /*!< RTC backup register 10, Address offset: 0x78 */ 714 __IO uint32_t BKP11R; /*!< RTC backup register 11, Address offset: 0x7C */ 715 __IO uint32_t BKP12R; /*!< RTC backup register 12, Address offset: 0x80 */ 716 __IO uint32_t BKP13R; /*!< RTC backup register 13, Address offset: 0x84 */ 717 __IO uint32_t BKP14R; /*!< RTC backup register 14, Address offset: 0x88 */ 718 __IO uint32_t BKP15R; /*!< RTC backup register 15, Address offset: 0x8C */ 719 __IO uint32_t BKP16R; /*!< RTC backup register 16, Address offset: 0x90 */ 720 __IO uint32_t BKP17R; /*!< RTC backup register 17, Address offset: 0x94 */ 721 __IO uint32_t BKP18R; /*!< RTC backup register 18, Address offset: 0x98 */ 722 __IO uint32_t BKP19R; /*!< RTC backup register 19, Address offset: 0x9C */ 723 __IO uint32_t BKP20R; /*!< RTC backup register 20, Address offset: 0xA0 */ 724 __IO uint32_t BKP21R; /*!< RTC backup register 21, Address offset: 0xA4 */ 725 __IO uint32_t BKP22R; /*!< RTC backup register 22, Address offset: 0xA8 */ 726 __IO uint32_t BKP23R; /*!< RTC backup register 23, Address offset: 0xAC */ 727 __IO uint32_t BKP24R; /*!< RTC backup register 24, Address offset: 0xB0 */ 728 __IO uint32_t BKP25R; /*!< RTC backup register 25, Address offset: 0xB4 */ 729 __IO uint32_t BKP26R; /*!< RTC backup register 26, Address offset: 0xB8 */ 730 __IO uint32_t BKP27R; /*!< RTC backup register 27, Address offset: 0xBC */ 731 __IO uint32_t BKP28R; /*!< RTC backup register 28, Address offset: 0xC0 */ 732 __IO uint32_t BKP29R; /*!< RTC backup register 29, Address offset: 0xC4 */ 733 __IO uint32_t BKP30R; /*!< RTC backup register 30, Address offset: 0xC8 */ 734 __IO uint32_t BKP31R; /*!< RTC backup register 31, Address offset: 0xCC */ 735 } RTC_TypeDef; 736 737 /** 738 * @brief Serial Audio Interface 739 */ 740 741 typedef struct 742 { 743 __IO uint32_t GCR; /*!< SAI global configuration register, Address offset: 0x00 */ 744 } SAI_TypeDef; 745 746 typedef struct 747 { 748 __IO uint32_t CR1; /*!< SAI block x configuration register 1, Address offset: 0x04 */ 749 __IO uint32_t CR2; /*!< SAI block x configuration register 2, Address offset: 0x08 */ 750 __IO uint32_t FRCR; /*!< SAI block x frame configuration register, Address offset: 0x0C */ 751 __IO uint32_t SLOTR; /*!< SAI block x slot register, Address offset: 0x10 */ 752 __IO uint32_t IMR; /*!< SAI block x interrupt mask register, Address offset: 0x14 */ 753 __IO uint32_t SR; /*!< SAI block x status register, Address offset: 0x18 */ 754 __IO uint32_t CLRFR; /*!< SAI block x clear flag register, Address offset: 0x1C */ 755 __IO uint32_t DR; /*!< SAI block x data register, Address offset: 0x20 */ 756 } SAI_Block_TypeDef; 757 758 759 /** 760 * @brief Secure digital input/output Interface 761 */ 762 763 typedef struct 764 { 765 __IO uint32_t POWER; /*!< SDMMC power control register, Address offset: 0x00 */ 766 __IO uint32_t CLKCR; /*!< SDMMC clock control register, Address offset: 0x04 */ 767 __IO uint32_t ARG; /*!< SDMMC argument register, Address offset: 0x08 */ 768 __IO uint32_t CMD; /*!< SDMMC command register, Address offset: 0x0C */ 769 __I uint32_t RESPCMD; /*!< SDMMC command response register, Address offset: 0x10 */ 770 __I uint32_t RESP1; /*!< SDMMC response 1 register, Address offset: 0x14 */ 771 __I uint32_t RESP2; /*!< SDMMC response 2 register, Address offset: 0x18 */ 772 __I uint32_t RESP3; /*!< SDMMC response 3 register, Address offset: 0x1C */ 773 __I uint32_t RESP4; /*!< SDMMC response 4 register, Address offset: 0x20 */ 774 __IO uint32_t DTIMER; /*!< SDMMC data timer register, Address offset: 0x24 */ 775 __IO uint32_t DLEN; /*!< SDMMC data length register, Address offset: 0x28 */ 776 __IO uint32_t DCTRL; /*!< SDMMC data control register, Address offset: 0x2C */ 777 __I uint32_t DCOUNT; /*!< SDMMC data counter register, Address offset: 0x30 */ 778 __I uint32_t STA; /*!< SDMMC status register, Address offset: 0x34 */ 779 __IO uint32_t ICR; /*!< SDMMC interrupt clear register, Address offset: 0x38 */ 780 __IO uint32_t MASK; /*!< SDMMC mask register, Address offset: 0x3C */ 781 uint32_t RESERVED0[2]; /*!< Reserved, 0x40-0x44 */ 782 __I uint32_t FIFOCNT; /*!< SDMMC FIFO counter register, Address offset: 0x48 */ 783 uint32_t RESERVED1[13]; /*!< Reserved, 0x4C-0x7C */ 784 __IO uint32_t FIFO; /*!< SDMMC data FIFO register, Address offset: 0x80 */ 785 } SDMMC_TypeDef; 786 787 788 /** 789 * @brief Serial Peripheral Interface 790 */ 791 792 typedef struct 793 { 794 __IO uint32_t CR1; /*!< SPI Control register 1, Address offset: 0x00 */ 795 __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */ 796 __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */ 797 __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */ 798 __IO uint32_t CRCPR; /*!< SPI CRC polynomial register, Address offset: 0x10 */ 799 __IO uint32_t RXCRCR; /*!< SPI Rx CRC register, Address offset: 0x14 */ 800 __IO uint32_t TXCRCR; /*!< SPI Tx CRC register, Address offset: 0x18 */ 801 } SPI_TypeDef; 802 803 804 /** 805 * @brief System configuration controller 806 */ 807 808 typedef struct 809 { 810 __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register, Address offset: 0x00 */ 811 __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x04 */ 812 __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */ 813 __IO uint32_t SCSR; /*!< SYSCFG SRAM2 control and status register, Address offset: 0x18 */ 814 __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x1C */ 815 __IO uint32_t SWPR; /*!< SYSCFG SRAM2 write protection register, Address offset: 0x20 */ 816 __IO uint32_t SKR; /*!< SYSCFG SRAM2 key register, Address offset: 0x24 */ 817 } SYSCFG_TypeDef; 818 819 820 /** 821 * @brief TIM 822 */ 823 824 typedef struct 825 { 826 __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */ 827 __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */ 828 __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */ 829 __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */ 830 __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */ 831 __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */ 832 __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */ 833 __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */ 834 __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */ 835 __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */ 836 __IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */ 837 __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */ 838 __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */ 839 __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */ 840 __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */ 841 __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */ 842 __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */ 843 __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */ 844 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ 845 __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */ 846 __IO uint32_t OR1; /*!< TIM option register 1, Address offset: 0x50 */ 847 __IO uint32_t CCMR3; /*!< TIM capture/compare mode register 3, Address offset: 0x54 */ 848 __IO uint32_t CCR5; /*!< TIM capture/compare register5, Address offset: 0x58 */ 849 __IO uint32_t CCR6; /*!< TIM capture/compare register6, Address offset: 0x5C */ 850 __IO uint32_t OR2; /*!< TIM option register 2, Address offset: 0x60 */ 851 __IO uint32_t OR3; /*!< TIM option register 3, Address offset: 0x64 */ 852 } TIM_TypeDef; 853 854 855 /** 856 * @brief Touch Sensing Controller (TSC) 857 */ 858 859 typedef struct 860 { 861 __IO uint32_t CR; /*!< TSC control register, Address offset: 0x00 */ 862 __IO uint32_t IER; /*!< TSC interrupt enable register, Address offset: 0x04 */ 863 __IO uint32_t ICR; /*!< TSC interrupt clear register, Address offset: 0x08 */ 864 __IO uint32_t ISR; /*!< TSC interrupt status register, Address offset: 0x0C */ 865 __IO uint32_t IOHCR; /*!< TSC I/O hysteresis control register, Address offset: 0x10 */ 866 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x14 */ 867 __IO uint32_t IOASCR; /*!< TSC I/O analog switch control register, Address offset: 0x18 */ 868 uint32_t RESERVED2; /*!< Reserved, Address offset: 0x1C */ 869 __IO uint32_t IOSCR; /*!< TSC I/O sampling control register, Address offset: 0x20 */ 870 uint32_t RESERVED3; /*!< Reserved, Address offset: 0x24 */ 871 __IO uint32_t IOCCR; /*!< TSC I/O channel control register, Address offset: 0x28 */ 872 uint32_t RESERVED4; /*!< Reserved, Address offset: 0x2C */ 873 __IO uint32_t IOGCSR; /*!< TSC I/O group control status register, Address offset: 0x30 */ 874 __IO uint32_t IOGXCR[7]; /*!< TSC I/O group x counter register, Address offset: 0x34-4C */ 875 } TSC_TypeDef; 876 877 /** 878 * @brief Universal Synchronous Asynchronous Receiver Transmitter 879 */ 880 881 typedef struct 882 { 883 __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */ 884 __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */ 885 __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */ 886 __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */ 887 __IO uint16_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */ 888 uint16_t RESERVED2; /*!< Reserved, 0x12 */ 889 __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */ 890 __IO uint16_t RQR; /*!< USART Request register, Address offset: 0x18 */ 891 uint16_t RESERVED3; /*!< Reserved, 0x1A */ 892 __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */ 893 __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */ 894 __IO uint16_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */ 895 uint16_t RESERVED4; /*!< Reserved, 0x26 */ 896 __IO uint16_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */ 897 uint16_t RESERVED5; /*!< Reserved, 0x2A */ 898 } USART_TypeDef; 899 900 /** 901 * @brief Universal Serial Bus Full Speed Device 902 */ 903 904 typedef struct 905 { 906 __IO uint16_t EP0R; /*!< USB Endpoint 0 register, Address offset: 0x00 */ 907 __IO uint16_t RESERVED0; /*!< Reserved */ 908 __IO uint16_t EP1R; /*!< USB Endpoint 1 register, Address offset: 0x04 */ 909 __IO uint16_t RESERVED1; /*!< Reserved */ 910 __IO uint16_t EP2R; /*!< USB Endpoint 2 register, Address offset: 0x08 */ 911 __IO uint16_t RESERVED2; /*!< Reserved */ 912 __IO uint16_t EP3R; /*!< USB Endpoint 3 register, Address offset: 0x0C */ 913 __IO uint16_t RESERVED3; /*!< Reserved */ 914 __IO uint16_t EP4R; /*!< USB Endpoint 4 register, Address offset: 0x10 */ 915 __IO uint16_t RESERVED4; /*!< Reserved */ 916 __IO uint16_t EP5R; /*!< USB Endpoint 5 register, Address offset: 0x14 */ 917 __IO uint16_t RESERVED5; /*!< Reserved */ 918 __IO uint16_t EP6R; /*!< USB Endpoint 6 register, Address offset: 0x18 */ 919 __IO uint16_t RESERVED6; /*!< Reserved */ 920 __IO uint16_t EP7R; /*!< USB Endpoint 7 register, Address offset: 0x1C */ 921 __IO uint16_t RESERVED7[17]; /*!< Reserved */ 922 __IO uint16_t CNTR; /*!< Control register, Address offset: 0x40 */ 923 __IO uint16_t RESERVED8; /*!< Reserved */ 924 __IO uint16_t ISTR; /*!< Interrupt status register, Address offset: 0x44 */ 925 __IO uint16_t RESERVED9; /*!< Reserved */ 926 __IO uint16_t FNR; /*!< Frame number register, Address offset: 0x48 */ 927 __IO uint16_t RESERVEDA; /*!< Reserved */ 928 __IO uint16_t DADDR; /*!< Device address register, Address offset: 0x4C */ 929 __IO uint16_t RESERVEDB; /*!< Reserved */ 930 __IO uint16_t BTABLE; /*!< Buffer Table address register, Address offset: 0x50 */ 931 __IO uint16_t RESERVEDC; /*!< Reserved */ 932 __IO uint16_t LPMCSR; /*!< LPM Control and Status register, Address offset: 0x54 */ 933 __IO uint16_t RESERVEDD; /*!< Reserved */ 934 __IO uint16_t BCDR; /*!< Battery Charging detector register, Address offset: 0x58 */ 935 __IO uint16_t RESERVEDE; /*!< Reserved */ 936 } USB_TypeDef; 937 938 /** 939 * @brief VREFBUF 940 */ 941 942 typedef struct 943 { 944 __IO uint32_t CSR; /*!< VREFBUF control and status register, Address offset: 0x00 */ 945 __IO uint32_t CCR; /*!< VREFBUF calibration and control register, Address offset: 0x04 */ 946 } VREFBUF_TypeDef; 947 948 /** 949 * @brief Window WATCHDOG 950 */ 951 952 typedef struct 953 { 954 __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */ 955 __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */ 956 __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */ 957 } WWDG_TypeDef; 958 959 /** 960 * @brief RNG 961 */ 962 963 typedef struct 964 { 965 __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */ 966 __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */ 967 __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */ 968 } RNG_TypeDef; 969 970 /** 971 * @} 972 */ 973 974 /** @addtogroup Peripheral_memory_map 975 * @{ 976 */ 977 #define FLASH_BASE (0x08000000UL) /*!< FLASH(up to 512 KB) base address */ 978 #define FLASH_END (0x0807FFFFUL) /*!< FLASH END address */ 979 #define FLASH_BANK1_END (0x0807FFFFUL) /*!< FLASH END address of bank1 */ 980 #define SRAM1_BASE (0x20000000UL) /*!< SRAM1(up to 128 KB) base address */ 981 #define SRAM2_BASE (0x10000000UL) /*!< SRAM2(32 KB) base address */ 982 #define PERIPH_BASE (0x40000000UL) /*!< Peripheral base address */ 983 #define QSPI_BASE (0x90000000UL) /*!< QUADSPI memories accessible over AHB base address */ 984 985 #define QSPI_R_BASE (0xA0001000UL) /*!< QUADSPI control registers base address */ 986 #define SRAM1_BB_BASE (0x22000000UL) /*!< SRAM1(96 KB) base address in the bit-band region */ 987 #define PERIPH_BB_BASE (0x42000000UL) /*!< Peripheral base address in the bit-band region */ 988 989 /* Legacy defines */ 990 #define SRAM_BASE SRAM1_BASE 991 #define SRAM_BB_BASE SRAM1_BB_BASE 992 993 #define SRAM1_SIZE_MAX (0x00020000UL) /*!< maximum SRAM1 size (up to 128 KBytes) */ 994 #define SRAM2_SIZE (0x00008000UL) /*!< SRAM2 size (32 KBytes) */ 995 996 #define FLASH_SIZE_DATA_REGISTER ((uint32_t)0x1FFF75E0) 997 998 #define FLASH_SIZE (((((*((uint32_t *)FLASH_SIZE_DATA_REGISTER)) & (0x0000FFFFU)) == 0x0000FFFFU)) ? (0x200U << 10U) : \ 999 (((*((uint32_t *)FLASH_SIZE_DATA_REGISTER)) & (0x0000FFFFU)) << 10U)) 1000 1001 /*!< Peripheral memory map */ 1002 #define APB1PERIPH_BASE PERIPH_BASE 1003 #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) 1004 #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) 1005 #define AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000UL) 1006 1007 1008 /*!< APB1 peripherals */ 1009 #define TIM2_BASE (APB1PERIPH_BASE + 0x0000UL) 1010 #define TIM3_BASE (APB1PERIPH_BASE + 0x0400UL) 1011 #define TIM6_BASE (APB1PERIPH_BASE + 0x1000UL) 1012 #define RTC_BASE (APB1PERIPH_BASE + 0x2800UL) 1013 #define WWDG_BASE (APB1PERIPH_BASE + 0x2C00UL) 1014 #define IWDG_BASE (APB1PERIPH_BASE + 0x3000UL) 1015 #define SPI2_BASE (APB1PERIPH_BASE + 0x3800UL) 1016 #define SPI3_BASE (APB1PERIPH_BASE + 0x3C00UL) 1017 #define USART2_BASE (APB1PERIPH_BASE + 0x4400UL) 1018 #define USART3_BASE (APB1PERIPH_BASE + 0x4800UL) 1019 #define UART4_BASE (APB1PERIPH_BASE + 0x4C00UL) 1020 #define I2C1_BASE (APB1PERIPH_BASE + 0x5400UL) 1021 #define I2C2_BASE (APB1PERIPH_BASE + 0x5800UL) 1022 #define I2C3_BASE (APB1PERIPH_BASE + 0x5C00UL) 1023 #define CRS_BASE (APB1PERIPH_BASE + 0x6000UL) 1024 #define CAN1_BASE (APB1PERIPH_BASE + 0x6400UL) 1025 #define USB_BASE (APB1PERIPH_BASE + 0x6800UL) /*!< USB_IP Peripheral Registers base address */ 1026 #define USB_PMAADDR (APB1PERIPH_BASE + 0x6C00UL) /*!< USB_IP Packet Memory Area base address */ 1027 #define I2C4_BASE (APB1PERIPH_BASE + 0x8400UL) 1028 #define PWR_BASE (APB1PERIPH_BASE + 0x7000UL) 1029 #define DAC_BASE (APB1PERIPH_BASE + 0x7400UL) 1030 #define DAC1_BASE (APB1PERIPH_BASE + 0x7400UL) 1031 #define OPAMP_BASE (APB1PERIPH_BASE + 0x7800UL) 1032 #define OPAMP1_BASE (APB1PERIPH_BASE + 0x7800UL) 1033 #define LPTIM1_BASE (APB1PERIPH_BASE + 0x7C00UL) 1034 #define LPUART1_BASE (APB1PERIPH_BASE + 0x8000UL) 1035 #define LPTIM2_BASE (APB1PERIPH_BASE + 0x9400UL) 1036 1037 1038 /*!< APB2 peripherals */ 1039 #define SYSCFG_BASE (APB2PERIPH_BASE + 0x0000UL) 1040 #define VREFBUF_BASE (APB2PERIPH_BASE + 0x0030UL) 1041 #define COMP1_BASE (APB2PERIPH_BASE + 0x0200UL) 1042 #define COMP2_BASE (APB2PERIPH_BASE + 0x0204UL) 1043 #define EXTI_BASE (APB2PERIPH_BASE + 0x0400UL) 1044 #define FIREWALL_BASE (APB2PERIPH_BASE + 0x1C00UL) 1045 #define SDMMC1_BASE (APB2PERIPH_BASE + 0x2800UL) 1046 #define TIM1_BASE (APB2PERIPH_BASE + 0x2C00UL) 1047 #define SPI1_BASE (APB2PERIPH_BASE + 0x3000UL) 1048 #define USART1_BASE (APB2PERIPH_BASE + 0x3800UL) 1049 #define TIM15_BASE (APB2PERIPH_BASE + 0x4000UL) 1050 #define TIM16_BASE (APB2PERIPH_BASE + 0x4400UL) 1051 #define SAI1_BASE (APB2PERIPH_BASE + 0x5400UL) 1052 #define SAI1_Block_A_BASE (SAI1_BASE + 0x0004UL) 1053 #define SAI1_Block_B_BASE (SAI1_BASE + 0x0024UL) 1054 #define DFSDM1_BASE (APB2PERIPH_BASE + 0x6000UL) 1055 #define DFSDM1_Channel0_BASE (DFSDM1_BASE + 0x0000UL) 1056 #define DFSDM1_Channel1_BASE (DFSDM1_BASE + 0x0020UL) 1057 #define DFSDM1_Channel2_BASE (DFSDM1_BASE + 0x0040UL) 1058 #define DFSDM1_Channel3_BASE (DFSDM1_BASE + 0x0060UL) 1059 #define DFSDM1_Filter0_BASE (DFSDM1_BASE + 0x0100UL) 1060 #define DFSDM1_Filter1_BASE (DFSDM1_BASE + 0x0180UL) 1061 1062 /*!< AHB1 peripherals */ 1063 #define DMA1_BASE (AHB1PERIPH_BASE) 1064 #define DMA2_BASE (AHB1PERIPH_BASE + 0x0400UL) 1065 #define RCC_BASE (AHB1PERIPH_BASE + 0x1000UL) 1066 #define FLASH_R_BASE (AHB1PERIPH_BASE + 0x2000UL) 1067 #define CRC_BASE (AHB1PERIPH_BASE + 0x3000UL) 1068 #define TSC_BASE (AHB1PERIPH_BASE + 0x4000UL) 1069 1070 1071 #define DMA1_Channel1_BASE (DMA1_BASE + 0x0008UL) 1072 #define DMA1_Channel2_BASE (DMA1_BASE + 0x001CUL) 1073 #define DMA1_Channel3_BASE (DMA1_BASE + 0x0030UL) 1074 #define DMA1_Channel4_BASE (DMA1_BASE + 0x0044UL) 1075 #define DMA1_Channel5_BASE (DMA1_BASE + 0x0058UL) 1076 #define DMA1_Channel6_BASE (DMA1_BASE + 0x006CUL) 1077 #define DMA1_Channel7_BASE (DMA1_BASE + 0x0080UL) 1078 #define DMA1_CSELR_BASE (DMA1_BASE + 0x00A8UL) 1079 1080 1081 #define DMA2_Channel1_BASE (DMA2_BASE + 0x0008UL) 1082 #define DMA2_Channel2_BASE (DMA2_BASE + 0x001CUL) 1083 #define DMA2_Channel3_BASE (DMA2_BASE + 0x0030UL) 1084 #define DMA2_Channel4_BASE (DMA2_BASE + 0x0044UL) 1085 #define DMA2_Channel5_BASE (DMA2_BASE + 0x0058UL) 1086 #define DMA2_Channel6_BASE (DMA2_BASE + 0x006CUL) 1087 #define DMA2_Channel7_BASE (DMA2_BASE + 0x0080UL) 1088 #define DMA2_CSELR_BASE (DMA2_BASE + 0x00A8UL) 1089 1090 1091 /*!< AHB2 peripherals */ 1092 #define GPIOA_BASE (AHB2PERIPH_BASE + 0x0000UL) 1093 #define GPIOB_BASE (AHB2PERIPH_BASE + 0x0400UL) 1094 #define GPIOC_BASE (AHB2PERIPH_BASE + 0x0800UL) 1095 #define GPIOD_BASE (AHB2PERIPH_BASE + 0x0C00UL) 1096 #define GPIOE_BASE (AHB2PERIPH_BASE + 0x1000UL) 1097 #define GPIOH_BASE (AHB2PERIPH_BASE + 0x1C00UL) 1098 1099 1100 #define ADC1_BASE (AHB2PERIPH_BASE + 0x08040000UL) 1101 #define ADC1_COMMON_BASE (AHB2PERIPH_BASE + 0x08040300UL) 1102 1103 1104 #define RNG_BASE (AHB2PERIPH_BASE + 0x08060800UL) 1105 1106 1107 1108 /* Debug MCU registers base address */ 1109 #define DBGMCU_BASE (0xE0042000UL) 1110 1111 1112 #define PACKAGE_BASE (0x1FFF7500UL) /*!< Package data register base address */ 1113 #define UID_BASE (0x1FFF7590UL) /*!< Unique device ID register base address */ 1114 #define FLASHSIZE_BASE (0x1FFF75E0UL) /*!< Flash size data register base address */ 1115 /** 1116 * @} 1117 */ 1118 1119 /** @addtogroup Peripheral_declaration 1120 * @{ 1121 */ 1122 #define TIM2 ((TIM_TypeDef *) TIM2_BASE) 1123 #define TIM3 ((TIM_TypeDef *) TIM3_BASE) 1124 #define TIM6 ((TIM_TypeDef *) TIM6_BASE) 1125 #define RTC ((RTC_TypeDef *) RTC_BASE) 1126 #define WWDG ((WWDG_TypeDef *) WWDG_BASE) 1127 #define IWDG ((IWDG_TypeDef *) IWDG_BASE) 1128 #define SPI2 ((SPI_TypeDef *) SPI2_BASE) 1129 #define SPI3 ((SPI_TypeDef *) SPI3_BASE) 1130 #define USART2 ((USART_TypeDef *) USART2_BASE) 1131 #define USART3 ((USART_TypeDef *) USART3_BASE) 1132 #define UART4 ((USART_TypeDef *) UART4_BASE) 1133 #define I2C1 ((I2C_TypeDef *) I2C1_BASE) 1134 #define I2C2 ((I2C_TypeDef *) I2C2_BASE) 1135 #define I2C3 ((I2C_TypeDef *) I2C3_BASE) 1136 #define CRS ((CRS_TypeDef *) CRS_BASE) 1137 #define CAN ((CAN_TypeDef *) CAN1_BASE) 1138 #define CAN1 ((CAN_TypeDef *) CAN1_BASE) 1139 #define USB ((USB_TypeDef *) USB_BASE) 1140 #define I2C4 ((I2C_TypeDef *) I2C4_BASE) 1141 #define PWR ((PWR_TypeDef *) PWR_BASE) 1142 #define DAC ((DAC_TypeDef *) DAC1_BASE) 1143 #define DAC1 ((DAC_TypeDef *) DAC1_BASE) 1144 #define OPAMP ((OPAMP_TypeDef *) OPAMP_BASE) 1145 #define OPAMP1 ((OPAMP_TypeDef *) OPAMP1_BASE) 1146 #define OPAMP1_COMMON ((OPAMP_Common_TypeDef *) OPAMP1_BASE) 1147 #define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE) 1148 #define LPUART1 ((USART_TypeDef *) LPUART1_BASE) 1149 #define LPTIM2 ((LPTIM_TypeDef *) LPTIM2_BASE) 1150 1151 #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE) 1152 #define VREFBUF ((VREFBUF_TypeDef *) VREFBUF_BASE) 1153 #define COMP1 ((COMP_TypeDef *) COMP1_BASE) 1154 #define COMP2 ((COMP_TypeDef *) COMP2_BASE) 1155 #define COMP12_COMMON ((COMP_Common_TypeDef *) COMP2_BASE) 1156 #define EXTI ((EXTI_TypeDef *) EXTI_BASE) 1157 #define FIREWALL ((FIREWALL_TypeDef *) FIREWALL_BASE) 1158 #define SDMMC1 ((SDMMC_TypeDef *) SDMMC1_BASE) 1159 #define TIM1 ((TIM_TypeDef *) TIM1_BASE) 1160 #define SPI1 ((SPI_TypeDef *) SPI1_BASE) 1161 #define USART1 ((USART_TypeDef *) USART1_BASE) 1162 #define TIM15 ((TIM_TypeDef *) TIM15_BASE) 1163 #define TIM16 ((TIM_TypeDef *) TIM16_BASE) 1164 #define SAI1 ((SAI_TypeDef *) SAI1_BASE) 1165 #define SAI1_Block_A ((SAI_Block_TypeDef *)SAI1_Block_A_BASE) 1166 #define SAI1_Block_B ((SAI_Block_TypeDef *)SAI1_Block_B_BASE) 1167 #define DFSDM1_Channel0 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel0_BASE) 1168 #define DFSDM1_Channel1 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel1_BASE) 1169 #define DFSDM1_Channel2 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel2_BASE) 1170 #define DFSDM1_Channel3 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel3_BASE) 1171 #define DFSDM1_Filter0 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter0_BASE) 1172 #define DFSDM1_Filter1 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter1_BASE) 1173 /* Aliases to keep compatibility after DFSDM renaming */ 1174 #define DFSDM_Channel0 DFSDM1_Channel0 1175 #define DFSDM_Channel1 DFSDM1_Channel1 1176 #define DFSDM_Channel2 DFSDM1_Channel2 1177 #define DFSDM_Channel3 DFSDM1_Channel3 1178 #define DFSDM_Filter0 DFSDM1_Filter0 1179 #define DFSDM_Filter1 DFSDM1_Filter1 1180 #define DMA1 ((DMA_TypeDef *) DMA1_BASE) 1181 #define DMA2 ((DMA_TypeDef *) DMA2_BASE) 1182 #define RCC ((RCC_TypeDef *) RCC_BASE) 1183 #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE) 1184 #define CRC ((CRC_TypeDef *) CRC_BASE) 1185 #define TSC ((TSC_TypeDef *) TSC_BASE) 1186 1187 #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE) 1188 #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE) 1189 #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE) 1190 #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE) 1191 #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE) 1192 #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE) 1193 #define ADC1 ((ADC_TypeDef *) ADC1_BASE) 1194 #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC1_COMMON_BASE) 1195 #define RNG ((RNG_TypeDef *) RNG_BASE) 1196 1197 1198 #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE) 1199 #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE) 1200 #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE) 1201 #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE) 1202 #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE) 1203 #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE) 1204 #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE) 1205 #define DMA1_CSELR ((DMA_Request_TypeDef *) DMA1_CSELR_BASE) 1206 1207 1208 #define DMA2_Channel1 ((DMA_Channel_TypeDef *) DMA2_Channel1_BASE) 1209 #define DMA2_Channel2 ((DMA_Channel_TypeDef *) DMA2_Channel2_BASE) 1210 #define DMA2_Channel3 ((DMA_Channel_TypeDef *) DMA2_Channel3_BASE) 1211 #define DMA2_Channel4 ((DMA_Channel_TypeDef *) DMA2_Channel4_BASE) 1212 #define DMA2_Channel5 ((DMA_Channel_TypeDef *) DMA2_Channel5_BASE) 1213 #define DMA2_Channel6 ((DMA_Channel_TypeDef *) DMA2_Channel6_BASE) 1214 #define DMA2_Channel7 ((DMA_Channel_TypeDef *) DMA2_Channel7_BASE) 1215 #define DMA2_CSELR ((DMA_Request_TypeDef *) DMA2_CSELR_BASE) 1216 1217 1218 1219 #define QUADSPI ((QUADSPI_TypeDef *) QSPI_R_BASE) 1220 1221 #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE) 1222 1223 /** 1224 * @} 1225 */ 1226 1227 /** @addtogroup Exported_constants 1228 * @{ 1229 */ 1230 1231 /** @addtogroup Hardware_Constant_Definition 1232 * @{ 1233 */ 1234 #define LSI_STARTUP_TIME 130U /*!< LSI Maximum startup time in us */ 1235 1236 /** 1237 * @} 1238 */ 1239 1240 /** @addtogroup Peripheral_Registers_Bits_Definition 1241 * @{ 1242 */ 1243 1244 /******************************************************************************/ 1245 /* Peripheral Registers_Bits_Definition */ 1246 /******************************************************************************/ 1247 1248 /******************************************************************************/ 1249 /* */ 1250 /* Analog to Digital Converter */ 1251 /* */ 1252 /******************************************************************************/ 1253 1254 /* 1255 * @brief Specific device feature definitions (not present on all devices in the STM32L4 series) 1256 */ 1257 /* Note: No specific macro feature on this device */ 1258 1259 /******************** Bit definition for ADC_ISR register *******************/ 1260 #define ADC_ISR_ADRDY_Pos (0U) 1261 #define ADC_ISR_ADRDY_Msk (0x1UL << ADC_ISR_ADRDY_Pos) /*!< 0x00000001 */ 1262 #define ADC_ISR_ADRDY ADC_ISR_ADRDY_Msk /*!< ADC ready flag */ 1263 #define ADC_ISR_EOSMP_Pos (1U) 1264 #define ADC_ISR_EOSMP_Msk (0x1UL << ADC_ISR_EOSMP_Pos) /*!< 0x00000002 */ 1265 #define ADC_ISR_EOSMP ADC_ISR_EOSMP_Msk /*!< ADC group regular end of sampling flag */ 1266 #define ADC_ISR_EOC_Pos (2U) 1267 #define ADC_ISR_EOC_Msk (0x1UL << ADC_ISR_EOC_Pos) /*!< 0x00000004 */ 1268 #define ADC_ISR_EOC ADC_ISR_EOC_Msk /*!< ADC group regular end of unitary conversion flag */ 1269 #define ADC_ISR_EOS_Pos (3U) 1270 #define ADC_ISR_EOS_Msk (0x1UL << ADC_ISR_EOS_Pos) /*!< 0x00000008 */ 1271 #define ADC_ISR_EOS ADC_ISR_EOS_Msk /*!< ADC group regular end of sequence conversions flag */ 1272 #define ADC_ISR_OVR_Pos (4U) 1273 #define ADC_ISR_OVR_Msk (0x1UL << ADC_ISR_OVR_Pos) /*!< 0x00000010 */ 1274 #define ADC_ISR_OVR ADC_ISR_OVR_Msk /*!< ADC group regular overrun flag */ 1275 #define ADC_ISR_JEOC_Pos (5U) 1276 #define ADC_ISR_JEOC_Msk (0x1UL << ADC_ISR_JEOC_Pos) /*!< 0x00000020 */ 1277 #define ADC_ISR_JEOC ADC_ISR_JEOC_Msk /*!< ADC group injected end of unitary conversion flag */ 1278 #define ADC_ISR_JEOS_Pos (6U) 1279 #define ADC_ISR_JEOS_Msk (0x1UL << ADC_ISR_JEOS_Pos) /*!< 0x00000040 */ 1280 #define ADC_ISR_JEOS ADC_ISR_JEOS_Msk /*!< ADC group injected end of sequence conversions flag */ 1281 #define ADC_ISR_AWD1_Pos (7U) 1282 #define ADC_ISR_AWD1_Msk (0x1UL << ADC_ISR_AWD1_Pos) /*!< 0x00000080 */ 1283 #define ADC_ISR_AWD1 ADC_ISR_AWD1_Msk /*!< ADC analog watchdog 1 flag */ 1284 #define ADC_ISR_AWD2_Pos (8U) 1285 #define ADC_ISR_AWD2_Msk (0x1UL << ADC_ISR_AWD2_Pos) /*!< 0x00000100 */ 1286 #define ADC_ISR_AWD2 ADC_ISR_AWD2_Msk /*!< ADC analog watchdog 2 flag */ 1287 #define ADC_ISR_AWD3_Pos (9U) 1288 #define ADC_ISR_AWD3_Msk (0x1UL << ADC_ISR_AWD3_Pos) /*!< 0x00000200 */ 1289 #define ADC_ISR_AWD3 ADC_ISR_AWD3_Msk /*!< ADC analog watchdog 3 flag */ 1290 #define ADC_ISR_JQOVF_Pos (10U) 1291 #define ADC_ISR_JQOVF_Msk (0x1UL << ADC_ISR_JQOVF_Pos) /*!< 0x00000400 */ 1292 #define ADC_ISR_JQOVF ADC_ISR_JQOVF_Msk /*!< ADC group injected contexts queue overflow flag */ 1293 1294 /******************** Bit definition for ADC_IER register *******************/ 1295 #define ADC_IER_ADRDYIE_Pos (0U) 1296 #define ADC_IER_ADRDYIE_Msk (0x1UL << ADC_IER_ADRDYIE_Pos) /*!< 0x00000001 */ 1297 #define ADC_IER_ADRDYIE ADC_IER_ADRDYIE_Msk /*!< ADC ready interrupt */ 1298 #define ADC_IER_EOSMPIE_Pos (1U) 1299 #define ADC_IER_EOSMPIE_Msk (0x1UL << ADC_IER_EOSMPIE_Pos) /*!< 0x00000002 */ 1300 #define ADC_IER_EOSMPIE ADC_IER_EOSMPIE_Msk /*!< ADC group regular end of sampling interrupt */ 1301 #define ADC_IER_EOCIE_Pos (2U) 1302 #define ADC_IER_EOCIE_Msk (0x1UL << ADC_IER_EOCIE_Pos) /*!< 0x00000004 */ 1303 #define ADC_IER_EOCIE ADC_IER_EOCIE_Msk /*!< ADC group regular end of unitary conversion interrupt */ 1304 #define ADC_IER_EOSIE_Pos (3U) 1305 #define ADC_IER_EOSIE_Msk (0x1UL << ADC_IER_EOSIE_Pos) /*!< 0x00000008 */ 1306 #define ADC_IER_EOSIE ADC_IER_EOSIE_Msk /*!< ADC group regular end of sequence conversions interrupt */ 1307 #define ADC_IER_OVRIE_Pos (4U) 1308 #define ADC_IER_OVRIE_Msk (0x1UL << ADC_IER_OVRIE_Pos) /*!< 0x00000010 */ 1309 #define ADC_IER_OVRIE ADC_IER_OVRIE_Msk /*!< ADC group regular overrun interrupt */ 1310 #define ADC_IER_JEOCIE_Pos (5U) 1311 #define ADC_IER_JEOCIE_Msk (0x1UL << ADC_IER_JEOCIE_Pos) /*!< 0x00000020 */ 1312 #define ADC_IER_JEOCIE ADC_IER_JEOCIE_Msk /*!< ADC group injected end of unitary conversion interrupt */ 1313 #define ADC_IER_JEOSIE_Pos (6U) 1314 #define ADC_IER_JEOSIE_Msk (0x1UL << ADC_IER_JEOSIE_Pos) /*!< 0x00000040 */ 1315 #define ADC_IER_JEOSIE ADC_IER_JEOSIE_Msk /*!< ADC group injected end of sequence conversions interrupt */ 1316 #define ADC_IER_AWD1IE_Pos (7U) 1317 #define ADC_IER_AWD1IE_Msk (0x1UL << ADC_IER_AWD1IE_Pos) /*!< 0x00000080 */ 1318 #define ADC_IER_AWD1IE ADC_IER_AWD1IE_Msk /*!< ADC analog watchdog 1 interrupt */ 1319 #define ADC_IER_AWD2IE_Pos (8U) 1320 #define ADC_IER_AWD2IE_Msk (0x1UL << ADC_IER_AWD2IE_Pos) /*!< 0x00000100 */ 1321 #define ADC_IER_AWD2IE ADC_IER_AWD2IE_Msk /*!< ADC analog watchdog 2 interrupt */ 1322 #define ADC_IER_AWD3IE_Pos (9U) 1323 #define ADC_IER_AWD3IE_Msk (0x1UL << ADC_IER_AWD3IE_Pos) /*!< 0x00000200 */ 1324 #define ADC_IER_AWD3IE ADC_IER_AWD3IE_Msk /*!< ADC analog watchdog 3 interrupt */ 1325 #define ADC_IER_JQOVFIE_Pos (10U) 1326 #define ADC_IER_JQOVFIE_Msk (0x1UL << ADC_IER_JQOVFIE_Pos) /*!< 0x00000400 */ 1327 #define ADC_IER_JQOVFIE ADC_IER_JQOVFIE_Msk /*!< ADC group injected contexts queue overflow interrupt */ 1328 1329 /* Legacy defines */ 1330 #define ADC_IER_ADRDY (ADC_IER_ADRDYIE) 1331 #define ADC_IER_EOSMP (ADC_IER_EOSMPIE) 1332 #define ADC_IER_EOC (ADC_IER_EOCIE) 1333 #define ADC_IER_EOS (ADC_IER_EOSIE) 1334 #define ADC_IER_OVR (ADC_IER_OVRIE) 1335 #define ADC_IER_JEOC (ADC_IER_JEOCIE) 1336 #define ADC_IER_JEOS (ADC_IER_JEOSIE) 1337 #define ADC_IER_AWD1 (ADC_IER_AWD1IE) 1338 #define ADC_IER_AWD2 (ADC_IER_AWD2IE) 1339 #define ADC_IER_AWD3 (ADC_IER_AWD3IE) 1340 #define ADC_IER_JQOVF (ADC_IER_JQOVFIE) 1341 1342 /******************** Bit definition for ADC_CR register ********************/ 1343 #define ADC_CR_ADEN_Pos (0U) 1344 #define ADC_CR_ADEN_Msk (0x1UL << ADC_CR_ADEN_Pos) /*!< 0x00000001 */ 1345 #define ADC_CR_ADEN ADC_CR_ADEN_Msk /*!< ADC enable */ 1346 #define ADC_CR_ADDIS_Pos (1U) 1347 #define ADC_CR_ADDIS_Msk (0x1UL << ADC_CR_ADDIS_Pos) /*!< 0x00000002 */ 1348 #define ADC_CR_ADDIS ADC_CR_ADDIS_Msk /*!< ADC disable */ 1349 #define ADC_CR_ADSTART_Pos (2U) 1350 #define ADC_CR_ADSTART_Msk (0x1UL << ADC_CR_ADSTART_Pos) /*!< 0x00000004 */ 1351 #define ADC_CR_ADSTART ADC_CR_ADSTART_Msk /*!< ADC group regular conversion start */ 1352 #define ADC_CR_JADSTART_Pos (3U) 1353 #define ADC_CR_JADSTART_Msk (0x1UL << ADC_CR_JADSTART_Pos) /*!< 0x00000008 */ 1354 #define ADC_CR_JADSTART ADC_CR_JADSTART_Msk /*!< ADC group injected conversion start */ 1355 #define ADC_CR_ADSTP_Pos (4U) 1356 #define ADC_CR_ADSTP_Msk (0x1UL << ADC_CR_ADSTP_Pos) /*!< 0x00000010 */ 1357 #define ADC_CR_ADSTP ADC_CR_ADSTP_Msk /*!< ADC group regular conversion stop */ 1358 #define ADC_CR_JADSTP_Pos (5U) 1359 #define ADC_CR_JADSTP_Msk (0x1UL << ADC_CR_JADSTP_Pos) /*!< 0x00000020 */ 1360 #define ADC_CR_JADSTP ADC_CR_JADSTP_Msk /*!< ADC group injected conversion stop */ 1361 #define ADC_CR_ADVREGEN_Pos (28U) 1362 #define ADC_CR_ADVREGEN_Msk (0x1UL << ADC_CR_ADVREGEN_Pos) /*!< 0x10000000 */ 1363 #define ADC_CR_ADVREGEN ADC_CR_ADVREGEN_Msk /*!< ADC voltage regulator enable */ 1364 #define ADC_CR_DEEPPWD_Pos (29U) 1365 #define ADC_CR_DEEPPWD_Msk (0x1UL << ADC_CR_DEEPPWD_Pos) /*!< 0x20000000 */ 1366 #define ADC_CR_DEEPPWD ADC_CR_DEEPPWD_Msk /*!< ADC deep power down enable */ 1367 #define ADC_CR_ADCALDIF_Pos (30U) 1368 #define ADC_CR_ADCALDIF_Msk (0x1UL << ADC_CR_ADCALDIF_Pos) /*!< 0x40000000 */ 1369 #define ADC_CR_ADCALDIF ADC_CR_ADCALDIF_Msk /*!< ADC differential mode for calibration */ 1370 #define ADC_CR_ADCAL_Pos (31U) 1371 #define ADC_CR_ADCAL_Msk (0x1UL << ADC_CR_ADCAL_Pos) /*!< 0x80000000 */ 1372 #define ADC_CR_ADCAL ADC_CR_ADCAL_Msk /*!< ADC calibration */ 1373 1374 /******************** Bit definition for ADC_CFGR register ******************/ 1375 #define ADC_CFGR_DMAEN_Pos (0U) 1376 #define ADC_CFGR_DMAEN_Msk (0x1UL << ADC_CFGR_DMAEN_Pos) /*!< 0x00000001 */ 1377 #define ADC_CFGR_DMAEN ADC_CFGR_DMAEN_Msk /*!< ADC DMA transfer enable */ 1378 #define ADC_CFGR_DMACFG_Pos (1U) 1379 #define ADC_CFGR_DMACFG_Msk (0x1UL << ADC_CFGR_DMACFG_Pos) /*!< 0x00000002 */ 1380 #define ADC_CFGR_DMACFG ADC_CFGR_DMACFG_Msk /*!< ADC DMA transfer configuration */ 1381 1382 #define ADC_CFGR_DFSDMCFG_Pos (2U) 1383 #define ADC_CFGR_DFSDMCFG_Msk (0x1UL << ADC_CFGR_DFSDMCFG_Pos) /*!< 0x00000004 */ 1384 #define ADC_CFGR_DFSDMCFG ADC_CFGR_DFSDMCFG_Msk /*!< ADC DFSDM mode configuration */ 1385 1386 #define ADC_CFGR_RES_Pos (3U) 1387 #define ADC_CFGR_RES_Msk (0x3UL << ADC_CFGR_RES_Pos) /*!< 0x00000018 */ 1388 #define ADC_CFGR_RES ADC_CFGR_RES_Msk /*!< ADC data resolution */ 1389 #define ADC_CFGR_RES_0 (0x1UL << ADC_CFGR_RES_Pos) /*!< 0x00000008 */ 1390 #define ADC_CFGR_RES_1 (0x2UL << ADC_CFGR_RES_Pos) /*!< 0x00000010 */ 1391 1392 #define ADC_CFGR_ALIGN_Pos (5U) 1393 #define ADC_CFGR_ALIGN_Msk (0x1UL << ADC_CFGR_ALIGN_Pos) /*!< 0x00000020 */ 1394 #define ADC_CFGR_ALIGN ADC_CFGR_ALIGN_Msk /*!< ADC data alignment */ 1395 1396 #define ADC_CFGR_EXTSEL_Pos (6U) 1397 #define ADC_CFGR_EXTSEL_Msk (0xFUL << ADC_CFGR_EXTSEL_Pos) /*!< 0x000003C0 */ 1398 #define ADC_CFGR_EXTSEL ADC_CFGR_EXTSEL_Msk /*!< ADC group regular external trigger source */ 1399 #define ADC_CFGR_EXTSEL_0 (0x1UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000040 */ 1400 #define ADC_CFGR_EXTSEL_1 (0x2UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000080 */ 1401 #define ADC_CFGR_EXTSEL_2 (0x4UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000100 */ 1402 #define ADC_CFGR_EXTSEL_3 (0x8UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000200 */ 1403 1404 #define ADC_CFGR_EXTEN_Pos (10U) 1405 #define ADC_CFGR_EXTEN_Msk (0x3UL << ADC_CFGR_EXTEN_Pos) /*!< 0x00000C00 */ 1406 #define ADC_CFGR_EXTEN ADC_CFGR_EXTEN_Msk /*!< ADC group regular external trigger polarity */ 1407 #define ADC_CFGR_EXTEN_0 (0x1UL << ADC_CFGR_EXTEN_Pos) /*!< 0x00000400 */ 1408 #define ADC_CFGR_EXTEN_1 (0x2UL << ADC_CFGR_EXTEN_Pos) /*!< 0x00000800 */ 1409 1410 #define ADC_CFGR_OVRMOD_Pos (12U) 1411 #define ADC_CFGR_OVRMOD_Msk (0x1UL << ADC_CFGR_OVRMOD_Pos) /*!< 0x00001000 */ 1412 #define ADC_CFGR_OVRMOD ADC_CFGR_OVRMOD_Msk /*!< ADC group regular overrun configuration */ 1413 #define ADC_CFGR_CONT_Pos (13U) 1414 #define ADC_CFGR_CONT_Msk (0x1UL << ADC_CFGR_CONT_Pos) /*!< 0x00002000 */ 1415 #define ADC_CFGR_CONT ADC_CFGR_CONT_Msk /*!< ADC group regular continuous conversion mode */ 1416 #define ADC_CFGR_AUTDLY_Pos (14U) 1417 #define ADC_CFGR_AUTDLY_Msk (0x1UL << ADC_CFGR_AUTDLY_Pos) /*!< 0x00004000 */ 1418 #define ADC_CFGR_AUTDLY ADC_CFGR_AUTDLY_Msk /*!< ADC low power auto wait */ 1419 1420 #define ADC_CFGR_DISCEN_Pos (16U) 1421 #define ADC_CFGR_DISCEN_Msk (0x1UL << ADC_CFGR_DISCEN_Pos) /*!< 0x00010000 */ 1422 #define ADC_CFGR_DISCEN ADC_CFGR_DISCEN_Msk /*!< ADC group regular sequencer discontinuous mode */ 1423 1424 #define ADC_CFGR_DISCNUM_Pos (17U) 1425 #define ADC_CFGR_DISCNUM_Msk (0x7UL << ADC_CFGR_DISCNUM_Pos) /*!< 0x000E0000 */ 1426 #define ADC_CFGR_DISCNUM ADC_CFGR_DISCNUM_Msk /*!< ADC group regular sequencer discontinuous number of ranks */ 1427 #define ADC_CFGR_DISCNUM_0 (0x1UL << ADC_CFGR_DISCNUM_Pos) /*!< 0x00020000 */ 1428 #define ADC_CFGR_DISCNUM_1 (0x2UL << ADC_CFGR_DISCNUM_Pos) /*!< 0x00040000 */ 1429 #define ADC_CFGR_DISCNUM_2 (0x4UL << ADC_CFGR_DISCNUM_Pos) /*!< 0x00080000 */ 1430 1431 #define ADC_CFGR_JDISCEN_Pos (20U) 1432 #define ADC_CFGR_JDISCEN_Msk (0x1UL << ADC_CFGR_JDISCEN_Pos) /*!< 0x00100000 */ 1433 #define ADC_CFGR_JDISCEN ADC_CFGR_JDISCEN_Msk /*!< ADC group injected sequencer discontinuous mode */ 1434 #define ADC_CFGR_JQM_Pos (21U) 1435 #define ADC_CFGR_JQM_Msk (0x1UL << ADC_CFGR_JQM_Pos) /*!< 0x00200000 */ 1436 #define ADC_CFGR_JQM ADC_CFGR_JQM_Msk /*!< ADC group injected contexts queue mode */ 1437 #define ADC_CFGR_AWD1SGL_Pos (22U) 1438 #define ADC_CFGR_AWD1SGL_Msk (0x1UL << ADC_CFGR_AWD1SGL_Pos) /*!< 0x00400000 */ 1439 #define ADC_CFGR_AWD1SGL ADC_CFGR_AWD1SGL_Msk /*!< ADC analog watchdog 1 monitoring a single channel or all channels */ 1440 #define ADC_CFGR_AWD1EN_Pos (23U) 1441 #define ADC_CFGR_AWD1EN_Msk (0x1UL << ADC_CFGR_AWD1EN_Pos) /*!< 0x00800000 */ 1442 #define ADC_CFGR_AWD1EN ADC_CFGR_AWD1EN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group regular */ 1443 #define ADC_CFGR_JAWD1EN_Pos (24U) 1444 #define ADC_CFGR_JAWD1EN_Msk (0x1UL << ADC_CFGR_JAWD1EN_Pos) /*!< 0x01000000 */ 1445 #define ADC_CFGR_JAWD1EN ADC_CFGR_JAWD1EN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group injected */ 1446 #define ADC_CFGR_JAUTO_Pos (25U) 1447 #define ADC_CFGR_JAUTO_Msk (0x1UL << ADC_CFGR_JAUTO_Pos) /*!< 0x02000000 */ 1448 #define ADC_CFGR_JAUTO ADC_CFGR_JAUTO_Msk /*!< ADC group injected automatic trigger mode */ 1449 1450 #define ADC_CFGR_AWD1CH_Pos (26U) 1451 #define ADC_CFGR_AWD1CH_Msk (0x1FUL << ADC_CFGR_AWD1CH_Pos) /*!< 0x7C000000 */ 1452 #define ADC_CFGR_AWD1CH ADC_CFGR_AWD1CH_Msk /*!< ADC analog watchdog 1 monitored channel selection */ 1453 #define ADC_CFGR_AWD1CH_0 (0x01UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x04000000 */ 1454 #define ADC_CFGR_AWD1CH_1 (0x02UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x08000000 */ 1455 #define ADC_CFGR_AWD1CH_2 (0x04UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x10000000 */ 1456 #define ADC_CFGR_AWD1CH_3 (0x08UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x20000000 */ 1457 #define ADC_CFGR_AWD1CH_4 (0x10UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x40000000 */ 1458 1459 #define ADC_CFGR_JQDIS_Pos (31U) 1460 #define ADC_CFGR_JQDIS_Msk (0x1UL << ADC_CFGR_JQDIS_Pos) /*!< 0x80000000 */ 1461 #define ADC_CFGR_JQDIS ADC_CFGR_JQDIS_Msk /*!< ADC group injected contexts queue disable */ 1462 1463 /******************** Bit definition for ADC_CFGR2 register *****************/ 1464 #define ADC_CFGR2_ROVSE_Pos (0U) 1465 #define ADC_CFGR2_ROVSE_Msk (0x1UL << ADC_CFGR2_ROVSE_Pos) /*!< 0x00000001 */ 1466 #define ADC_CFGR2_ROVSE ADC_CFGR2_ROVSE_Msk /*!< ADC oversampler enable on scope ADC group regular */ 1467 #define ADC_CFGR2_JOVSE_Pos (1U) 1468 #define ADC_CFGR2_JOVSE_Msk (0x1UL << ADC_CFGR2_JOVSE_Pos) /*!< 0x00000002 */ 1469 #define ADC_CFGR2_JOVSE ADC_CFGR2_JOVSE_Msk /*!< ADC oversampler enable on scope ADC group injected */ 1470 1471 #define ADC_CFGR2_OVSR_Pos (2U) 1472 #define ADC_CFGR2_OVSR_Msk (0x7UL << ADC_CFGR2_OVSR_Pos) /*!< 0x0000001C */ 1473 #define ADC_CFGR2_OVSR ADC_CFGR2_OVSR_Msk /*!< ADC oversampling ratio */ 1474 #define ADC_CFGR2_OVSR_0 (0x1UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00000004 */ 1475 #define ADC_CFGR2_OVSR_1 (0x2UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00000008 */ 1476 #define ADC_CFGR2_OVSR_2 (0x4UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00000010 */ 1477 1478 #define ADC_CFGR2_OVSS_Pos (5U) 1479 #define ADC_CFGR2_OVSS_Msk (0xFUL << ADC_CFGR2_OVSS_Pos) /*!< 0x000001E0 */ 1480 #define ADC_CFGR2_OVSS ADC_CFGR2_OVSS_Msk /*!< ADC oversampling shift */ 1481 #define ADC_CFGR2_OVSS_0 (0x1UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000020 */ 1482 #define ADC_CFGR2_OVSS_1 (0x2UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000040 */ 1483 #define ADC_CFGR2_OVSS_2 (0x4UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000080 */ 1484 #define ADC_CFGR2_OVSS_3 (0x8UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000100 */ 1485 1486 #define ADC_CFGR2_TROVS_Pos (9U) 1487 #define ADC_CFGR2_TROVS_Msk (0x1UL << ADC_CFGR2_TROVS_Pos) /*!< 0x00000200 */ 1488 #define ADC_CFGR2_TROVS ADC_CFGR2_TROVS_Msk /*!< ADC oversampling discontinuous mode (triggered mode) for ADC group regular */ 1489 #define ADC_CFGR2_ROVSM_Pos (10U) 1490 #define ADC_CFGR2_ROVSM_Msk (0x1UL << ADC_CFGR2_ROVSM_Pos) /*!< 0x00000400 */ 1491 #define ADC_CFGR2_ROVSM ADC_CFGR2_ROVSM_Msk /*!< ADC oversampling mode managing interlaced conversions of ADC group regular and group injected */ 1492 1493 /******************** Bit definition for ADC_SMPR1 register *****************/ 1494 #define ADC_SMPR1_SMP0_Pos (0U) 1495 #define ADC_SMPR1_SMP0_Msk (0x7UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000007 */ 1496 #define ADC_SMPR1_SMP0 ADC_SMPR1_SMP0_Msk /*!< ADC channel 0 sampling time selection */ 1497 #define ADC_SMPR1_SMP0_0 (0x1UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000001 */ 1498 #define ADC_SMPR1_SMP0_1 (0x2UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000002 */ 1499 #define ADC_SMPR1_SMP0_2 (0x4UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000004 */ 1500 1501 #define ADC_SMPR1_SMP1_Pos (3U) 1502 #define ADC_SMPR1_SMP1_Msk (0x7UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000038 */ 1503 #define ADC_SMPR1_SMP1 ADC_SMPR1_SMP1_Msk /*!< ADC channel 1 sampling time selection */ 1504 #define ADC_SMPR1_SMP1_0 (0x1UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000008 */ 1505 #define ADC_SMPR1_SMP1_1 (0x2UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000010 */ 1506 #define ADC_SMPR1_SMP1_2 (0x4UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000020 */ 1507 1508 #define ADC_SMPR1_SMP2_Pos (6U) 1509 #define ADC_SMPR1_SMP2_Msk (0x7UL << ADC_SMPR1_SMP2_Pos) /*!< 0x000001C0 */ 1510 #define ADC_SMPR1_SMP2 ADC_SMPR1_SMP2_Msk /*!< ADC channel 2 sampling time selection */ 1511 #define ADC_SMPR1_SMP2_0 (0x1UL << ADC_SMPR1_SMP2_Pos) /*!< 0x00000040 */ 1512 #define ADC_SMPR1_SMP2_1 (0x2UL << ADC_SMPR1_SMP2_Pos) /*!< 0x00000080 */ 1513 #define ADC_SMPR1_SMP2_2 (0x4UL << ADC_SMPR1_SMP2_Pos) /*!< 0x00000100 */ 1514 1515 #define ADC_SMPR1_SMP3_Pos (9U) 1516 #define ADC_SMPR1_SMP3_Msk (0x7UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000E00 */ 1517 #define ADC_SMPR1_SMP3 ADC_SMPR1_SMP3_Msk /*!< ADC channel 3 sampling time selection */ 1518 #define ADC_SMPR1_SMP3_0 (0x1UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000200 */ 1519 #define ADC_SMPR1_SMP3_1 (0x2UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000400 */ 1520 #define ADC_SMPR1_SMP3_2 (0x4UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000800 */ 1521 1522 #define ADC_SMPR1_SMP4_Pos (12U) 1523 #define ADC_SMPR1_SMP4_Msk (0x7UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00007000 */ 1524 #define ADC_SMPR1_SMP4 ADC_SMPR1_SMP4_Msk /*!< ADC channel 4 sampling time selection */ 1525 #define ADC_SMPR1_SMP4_0 (0x1UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00001000 */ 1526 #define ADC_SMPR1_SMP4_1 (0x2UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00002000 */ 1527 #define ADC_SMPR1_SMP4_2 (0x4UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00004000 */ 1528 1529 #define ADC_SMPR1_SMP5_Pos (15U) 1530 #define ADC_SMPR1_SMP5_Msk (0x7UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00038000 */ 1531 #define ADC_SMPR1_SMP5 ADC_SMPR1_SMP5_Msk /*!< ADC channel 5 sampling time selection */ 1532 #define ADC_SMPR1_SMP5_0 (0x1UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00008000 */ 1533 #define ADC_SMPR1_SMP5_1 (0x2UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00010000 */ 1534 #define ADC_SMPR1_SMP5_2 (0x4UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00020000 */ 1535 1536 #define ADC_SMPR1_SMP6_Pos (18U) 1537 #define ADC_SMPR1_SMP6_Msk (0x7UL << ADC_SMPR1_SMP6_Pos) /*!< 0x001C0000 */ 1538 #define ADC_SMPR1_SMP6 ADC_SMPR1_SMP6_Msk /*!< ADC channel 6 sampling time selection */ 1539 #define ADC_SMPR1_SMP6_0 (0x1UL << ADC_SMPR1_SMP6_Pos) /*!< 0x00040000 */ 1540 #define ADC_SMPR1_SMP6_1 (0x2UL << ADC_SMPR1_SMP6_Pos) /*!< 0x00080000 */ 1541 #define ADC_SMPR1_SMP6_2 (0x4UL << ADC_SMPR1_SMP6_Pos) /*!< 0x00100000 */ 1542 1543 #define ADC_SMPR1_SMP7_Pos (21U) 1544 #define ADC_SMPR1_SMP7_Msk (0x7UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00E00000 */ 1545 #define ADC_SMPR1_SMP7 ADC_SMPR1_SMP7_Msk /*!< ADC channel 7 sampling time selection */ 1546 #define ADC_SMPR1_SMP7_0 (0x1UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00200000 */ 1547 #define ADC_SMPR1_SMP7_1 (0x2UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00400000 */ 1548 #define ADC_SMPR1_SMP7_2 (0x4UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00800000 */ 1549 1550 #define ADC_SMPR1_SMP8_Pos (24U) 1551 #define ADC_SMPR1_SMP8_Msk (0x7UL << ADC_SMPR1_SMP8_Pos) /*!< 0x07000000 */ 1552 #define ADC_SMPR1_SMP8 ADC_SMPR1_SMP8_Msk /*!< ADC channel 8 sampling time selection */ 1553 #define ADC_SMPR1_SMP8_0 (0x1UL << ADC_SMPR1_SMP8_Pos) /*!< 0x01000000 */ 1554 #define ADC_SMPR1_SMP8_1 (0x2UL << ADC_SMPR1_SMP8_Pos) /*!< 0x02000000 */ 1555 #define ADC_SMPR1_SMP8_2 (0x4UL << ADC_SMPR1_SMP8_Pos) /*!< 0x04000000 */ 1556 1557 #define ADC_SMPR1_SMP9_Pos (27U) 1558 #define ADC_SMPR1_SMP9_Msk (0x7UL << ADC_SMPR1_SMP9_Pos) /*!< 0x38000000 */ 1559 #define ADC_SMPR1_SMP9 ADC_SMPR1_SMP9_Msk /*!< ADC channel 9 sampling time selection */ 1560 #define ADC_SMPR1_SMP9_0 (0x1UL << ADC_SMPR1_SMP9_Pos) /*!< 0x08000000 */ 1561 #define ADC_SMPR1_SMP9_1 (0x2UL << ADC_SMPR1_SMP9_Pos) /*!< 0x10000000 */ 1562 #define ADC_SMPR1_SMP9_2 (0x4UL << ADC_SMPR1_SMP9_Pos) /*!< 0x20000000 */ 1563 1564 #define ADC_SMPR1_SMPPLUS_Pos (31U) 1565 #define ADC_SMPR1_SMPPLUS_Msk (0x1UL << ADC_SMPR1_SMPPLUS_Pos) /*!< 0x80000000 */ 1566 #define ADC_SMPR1_SMPPLUS ADC_SMPR1_SMPPLUS_Msk /*!< ADC channels sampling time additional setting */ 1567 1568 /******************** Bit definition for ADC_SMPR2 register *****************/ 1569 #define ADC_SMPR2_SMP10_Pos (0U) 1570 #define ADC_SMPR2_SMP10_Msk (0x7UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000007 */ 1571 #define ADC_SMPR2_SMP10 ADC_SMPR2_SMP10_Msk /*!< ADC channel 10 sampling time selection */ 1572 #define ADC_SMPR2_SMP10_0 (0x1UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000001 */ 1573 #define ADC_SMPR2_SMP10_1 (0x2UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000002 */ 1574 #define ADC_SMPR2_SMP10_2 (0x4UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000004 */ 1575 1576 #define ADC_SMPR2_SMP11_Pos (3U) 1577 #define ADC_SMPR2_SMP11_Msk (0x7UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000038 */ 1578 #define ADC_SMPR2_SMP11 ADC_SMPR2_SMP11_Msk /*!< ADC channel 11 sampling time selection */ 1579 #define ADC_SMPR2_SMP11_0 (0x1UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000008 */ 1580 #define ADC_SMPR2_SMP11_1 (0x2UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000010 */ 1581 #define ADC_SMPR2_SMP11_2 (0x4UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000020 */ 1582 1583 #define ADC_SMPR2_SMP12_Pos (6U) 1584 #define ADC_SMPR2_SMP12_Msk (0x7UL << ADC_SMPR2_SMP12_Pos) /*!< 0x000001C0 */ 1585 #define ADC_SMPR2_SMP12 ADC_SMPR2_SMP12_Msk /*!< ADC channel 12 sampling time selection */ 1586 #define ADC_SMPR2_SMP12_0 (0x1UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000040 */ 1587 #define ADC_SMPR2_SMP12_1 (0x2UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000080 */ 1588 #define ADC_SMPR2_SMP12_2 (0x4UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000100 */ 1589 1590 #define ADC_SMPR2_SMP13_Pos (9U) 1591 #define ADC_SMPR2_SMP13_Msk (0x7UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000E00 */ 1592 #define ADC_SMPR2_SMP13 ADC_SMPR2_SMP13_Msk /*!< ADC channel 13 sampling time selection */ 1593 #define ADC_SMPR2_SMP13_0 (0x1UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000200 */ 1594 #define ADC_SMPR2_SMP13_1 (0x2UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000400 */ 1595 #define ADC_SMPR2_SMP13_2 (0x4UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000800 */ 1596 1597 #define ADC_SMPR2_SMP14_Pos (12U) 1598 #define ADC_SMPR2_SMP14_Msk (0x7UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00007000 */ 1599 #define ADC_SMPR2_SMP14 ADC_SMPR2_SMP14_Msk /*!< ADC channel 14 sampling time selection */ 1600 #define ADC_SMPR2_SMP14_0 (0x1UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00001000 */ 1601 #define ADC_SMPR2_SMP14_1 (0x2UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00002000 */ 1602 #define ADC_SMPR2_SMP14_2 (0x4UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00004000 */ 1603 1604 #define ADC_SMPR2_SMP15_Pos (15U) 1605 #define ADC_SMPR2_SMP15_Msk (0x7UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00038000 */ 1606 #define ADC_SMPR2_SMP15 ADC_SMPR2_SMP15_Msk /*!< ADC channel 15 sampling time selection */ 1607 #define ADC_SMPR2_SMP15_0 (0x1UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00008000 */ 1608 #define ADC_SMPR2_SMP15_1 (0x2UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00010000 */ 1609 #define ADC_SMPR2_SMP15_2 (0x4UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00020000 */ 1610 1611 #define ADC_SMPR2_SMP16_Pos (18U) 1612 #define ADC_SMPR2_SMP16_Msk (0x7UL << ADC_SMPR2_SMP16_Pos) /*!< 0x001C0000 */ 1613 #define ADC_SMPR2_SMP16 ADC_SMPR2_SMP16_Msk /*!< ADC channel 16 sampling time selection */ 1614 #define ADC_SMPR2_SMP16_0 (0x1UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00040000 */ 1615 #define ADC_SMPR2_SMP16_1 (0x2UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00080000 */ 1616 #define ADC_SMPR2_SMP16_2 (0x4UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00100000 */ 1617 1618 #define ADC_SMPR2_SMP17_Pos (21U) 1619 #define ADC_SMPR2_SMP17_Msk (0x7UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00E00000 */ 1620 #define ADC_SMPR2_SMP17 ADC_SMPR2_SMP17_Msk /*!< ADC channel 17 sampling time selection */ 1621 #define ADC_SMPR2_SMP17_0 (0x1UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00200000 */ 1622 #define ADC_SMPR2_SMP17_1 (0x2UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00400000 */ 1623 #define ADC_SMPR2_SMP17_2 (0x4UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00800000 */ 1624 1625 #define ADC_SMPR2_SMP18_Pos (24U) 1626 #define ADC_SMPR2_SMP18_Msk (0x7UL << ADC_SMPR2_SMP18_Pos) /*!< 0x07000000 */ 1627 #define ADC_SMPR2_SMP18 ADC_SMPR2_SMP18_Msk /*!< ADC channel 18 sampling time selection */ 1628 #define ADC_SMPR2_SMP18_0 (0x1UL << ADC_SMPR2_SMP18_Pos) /*!< 0x01000000 */ 1629 #define ADC_SMPR2_SMP18_1 (0x2UL << ADC_SMPR2_SMP18_Pos) /*!< 0x02000000 */ 1630 #define ADC_SMPR2_SMP18_2 (0x4UL << ADC_SMPR2_SMP18_Pos) /*!< 0x04000000 */ 1631 1632 /******************** Bit definition for ADC_TR1 register *******************/ 1633 #define ADC_TR1_LT1_Pos (0U) 1634 #define ADC_TR1_LT1_Msk (0xFFFUL << ADC_TR1_LT1_Pos) /*!< 0x00000FFF */ 1635 #define ADC_TR1_LT1 ADC_TR1_LT1_Msk /*!< ADC analog watchdog 1 threshold low */ 1636 #define ADC_TR1_LT1_0 (0x001UL << ADC_TR1_LT1_Pos) /*!< 0x00000001 */ 1637 #define ADC_TR1_LT1_1 (0x002UL << ADC_TR1_LT1_Pos) /*!< 0x00000002 */ 1638 #define ADC_TR1_LT1_2 (0x004UL << ADC_TR1_LT1_Pos) /*!< 0x00000004 */ 1639 #define ADC_TR1_LT1_3 (0x008UL << ADC_TR1_LT1_Pos) /*!< 0x00000008 */ 1640 #define ADC_TR1_LT1_4 (0x010UL << ADC_TR1_LT1_Pos) /*!< 0x00000010 */ 1641 #define ADC_TR1_LT1_5 (0x020UL << ADC_TR1_LT1_Pos) /*!< 0x00000020 */ 1642 #define ADC_TR1_LT1_6 (0x040UL << ADC_TR1_LT1_Pos) /*!< 0x00000040 */ 1643 #define ADC_TR1_LT1_7 (0x080UL << ADC_TR1_LT1_Pos) /*!< 0x00000080 */ 1644 #define ADC_TR1_LT1_8 (0x100UL << ADC_TR1_LT1_Pos) /*!< 0x00000100 */ 1645 #define ADC_TR1_LT1_9 (0x200UL << ADC_TR1_LT1_Pos) /*!< 0x00000200 */ 1646 #define ADC_TR1_LT1_10 (0x400UL << ADC_TR1_LT1_Pos) /*!< 0x00000400 */ 1647 #define ADC_TR1_LT1_11 (0x800UL << ADC_TR1_LT1_Pos) /*!< 0x00000800 */ 1648 1649 #define ADC_TR1_HT1_Pos (16U) 1650 #define ADC_TR1_HT1_Msk (0xFFFUL << ADC_TR1_HT1_Pos) /*!< 0x0FFF0000 */ 1651 #define ADC_TR1_HT1 ADC_TR1_HT1_Msk /*!< ADC Analog watchdog 1 threshold high */ 1652 #define ADC_TR1_HT1_0 (0x001UL << ADC_TR1_HT1_Pos) /*!< 0x00010000 */ 1653 #define ADC_TR1_HT1_1 (0x002UL << ADC_TR1_HT1_Pos) /*!< 0x00020000 */ 1654 #define ADC_TR1_HT1_2 (0x004UL << ADC_TR1_HT1_Pos) /*!< 0x00040000 */ 1655 #define ADC_TR1_HT1_3 (0x008UL << ADC_TR1_HT1_Pos) /*!< 0x00080000 */ 1656 #define ADC_TR1_HT1_4 (0x010UL << ADC_TR1_HT1_Pos) /*!< 0x00100000 */ 1657 #define ADC_TR1_HT1_5 (0x020UL << ADC_TR1_HT1_Pos) /*!< 0x00200000 */ 1658 #define ADC_TR1_HT1_6 (0x040UL << ADC_TR1_HT1_Pos) /*!< 0x00400000 */ 1659 #define ADC_TR1_HT1_7 (0x080UL << ADC_TR1_HT1_Pos) /*!< 0x00800000 */ 1660 #define ADC_TR1_HT1_8 (0x100UL << ADC_TR1_HT1_Pos) /*!< 0x01000000 */ 1661 #define ADC_TR1_HT1_9 (0x200UL << ADC_TR1_HT1_Pos) /*!< 0x02000000 */ 1662 #define ADC_TR1_HT1_10 (0x400UL << ADC_TR1_HT1_Pos) /*!< 0x04000000 */ 1663 #define ADC_TR1_HT1_11 (0x800UL << ADC_TR1_HT1_Pos) /*!< 0x08000000 */ 1664 1665 /******************** Bit definition for ADC_TR2 register *******************/ 1666 #define ADC_TR2_LT2_Pos (0U) 1667 #define ADC_TR2_LT2_Msk (0xFFUL << ADC_TR2_LT2_Pos) /*!< 0x000000FF */ 1668 #define ADC_TR2_LT2 ADC_TR2_LT2_Msk /*!< ADC analog watchdog 2 threshold low */ 1669 #define ADC_TR2_LT2_0 (0x01UL << ADC_TR2_LT2_Pos) /*!< 0x00000001 */ 1670 #define ADC_TR2_LT2_1 (0x02UL << ADC_TR2_LT2_Pos) /*!< 0x00000002 */ 1671 #define ADC_TR2_LT2_2 (0x04UL << ADC_TR2_LT2_Pos) /*!< 0x00000004 */ 1672 #define ADC_TR2_LT2_3 (0x08UL << ADC_TR2_LT2_Pos) /*!< 0x00000008 */ 1673 #define ADC_TR2_LT2_4 (0x10UL << ADC_TR2_LT2_Pos) /*!< 0x00000010 */ 1674 #define ADC_TR2_LT2_5 (0x20UL << ADC_TR2_LT2_Pos) /*!< 0x00000020 */ 1675 #define ADC_TR2_LT2_6 (0x40UL << ADC_TR2_LT2_Pos) /*!< 0x00000040 */ 1676 #define ADC_TR2_LT2_7 (0x80UL << ADC_TR2_LT2_Pos) /*!< 0x00000080 */ 1677 1678 #define ADC_TR2_HT2_Pos (16U) 1679 #define ADC_TR2_HT2_Msk (0xFFUL << ADC_TR2_HT2_Pos) /*!< 0x00FF0000 */ 1680 #define ADC_TR2_HT2 ADC_TR2_HT2_Msk /*!< ADC analog watchdog 2 threshold high */ 1681 #define ADC_TR2_HT2_0 (0x01UL << ADC_TR2_HT2_Pos) /*!< 0x00010000 */ 1682 #define ADC_TR2_HT2_1 (0x02UL << ADC_TR2_HT2_Pos) /*!< 0x00020000 */ 1683 #define ADC_TR2_HT2_2 (0x04UL << ADC_TR2_HT2_Pos) /*!< 0x00040000 */ 1684 #define ADC_TR2_HT2_3 (0x08UL << ADC_TR2_HT2_Pos) /*!< 0x00080000 */ 1685 #define ADC_TR2_HT2_4 (0x10UL << ADC_TR2_HT2_Pos) /*!< 0x00100000 */ 1686 #define ADC_TR2_HT2_5 (0x20UL << ADC_TR2_HT2_Pos) /*!< 0x00200000 */ 1687 #define ADC_TR2_HT2_6 (0x40UL << ADC_TR2_HT2_Pos) /*!< 0x00400000 */ 1688 #define ADC_TR2_HT2_7 (0x80UL << ADC_TR2_HT2_Pos) /*!< 0x00800000 */ 1689 1690 /******************** Bit definition for ADC_TR3 register *******************/ 1691 #define ADC_TR3_LT3_Pos (0U) 1692 #define ADC_TR3_LT3_Msk (0xFFUL << ADC_TR3_LT3_Pos) /*!< 0x000000FF */ 1693 #define ADC_TR3_LT3 ADC_TR3_LT3_Msk /*!< ADC analog watchdog 3 threshold low */ 1694 #define ADC_TR3_LT3_0 (0x01UL << ADC_TR3_LT3_Pos) /*!< 0x00000001 */ 1695 #define ADC_TR3_LT3_1 (0x02UL << ADC_TR3_LT3_Pos) /*!< 0x00000002 */ 1696 #define ADC_TR3_LT3_2 (0x04UL << ADC_TR3_LT3_Pos) /*!< 0x00000004 */ 1697 #define ADC_TR3_LT3_3 (0x08UL << ADC_TR3_LT3_Pos) /*!< 0x00000008 */ 1698 #define ADC_TR3_LT3_4 (0x10UL << ADC_TR3_LT3_Pos) /*!< 0x00000010 */ 1699 #define ADC_TR3_LT3_5 (0x20UL << ADC_TR3_LT3_Pos) /*!< 0x00000020 */ 1700 #define ADC_TR3_LT3_6 (0x40UL << ADC_TR3_LT3_Pos) /*!< 0x00000040 */ 1701 #define ADC_TR3_LT3_7 (0x80UL << ADC_TR3_LT3_Pos) /*!< 0x00000080 */ 1702 1703 #define ADC_TR3_HT3_Pos (16U) 1704 #define ADC_TR3_HT3_Msk (0xFFUL << ADC_TR3_HT3_Pos) /*!< 0x00FF0000 */ 1705 #define ADC_TR3_HT3 ADC_TR3_HT3_Msk /*!< ADC analog watchdog 3 threshold high */ 1706 #define ADC_TR3_HT3_0 (0x01UL << ADC_TR3_HT3_Pos) /*!< 0x00010000 */ 1707 #define ADC_TR3_HT3_1 (0x02UL << ADC_TR3_HT3_Pos) /*!< 0x00020000 */ 1708 #define ADC_TR3_HT3_2 (0x04UL << ADC_TR3_HT3_Pos) /*!< 0x00040000 */ 1709 #define ADC_TR3_HT3_3 (0x08UL << ADC_TR3_HT3_Pos) /*!< 0x00080000 */ 1710 #define ADC_TR3_HT3_4 (0x10UL << ADC_TR3_HT3_Pos) /*!< 0x00100000 */ 1711 #define ADC_TR3_HT3_5 (0x20UL << ADC_TR3_HT3_Pos) /*!< 0x00200000 */ 1712 #define ADC_TR3_HT3_6 (0x40UL << ADC_TR3_HT3_Pos) /*!< 0x00400000 */ 1713 #define ADC_TR3_HT3_7 (0x80UL << ADC_TR3_HT3_Pos) /*!< 0x00800000 */ 1714 1715 /******************** Bit definition for ADC_SQR1 register ******************/ 1716 #define ADC_SQR1_L_Pos (0U) 1717 #define ADC_SQR1_L_Msk (0xFUL << ADC_SQR1_L_Pos) /*!< 0x0000000F */ 1718 #define ADC_SQR1_L ADC_SQR1_L_Msk /*!< ADC group regular sequencer scan length */ 1719 #define ADC_SQR1_L_0 (0x1UL << ADC_SQR1_L_Pos) /*!< 0x00000001 */ 1720 #define ADC_SQR1_L_1 (0x2UL << ADC_SQR1_L_Pos) /*!< 0x00000002 */ 1721 #define ADC_SQR1_L_2 (0x4UL << ADC_SQR1_L_Pos) /*!< 0x00000004 */ 1722 #define ADC_SQR1_L_3 (0x8UL << ADC_SQR1_L_Pos) /*!< 0x00000008 */ 1723 1724 #define ADC_SQR1_SQ1_Pos (6U) 1725 #define ADC_SQR1_SQ1_Msk (0x1FUL << ADC_SQR1_SQ1_Pos) /*!< 0x000007C0 */ 1726 #define ADC_SQR1_SQ1 ADC_SQR1_SQ1_Msk /*!< ADC group regular sequencer rank 1 */ 1727 #define ADC_SQR1_SQ1_0 (0x01UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000040 */ 1728 #define ADC_SQR1_SQ1_1 (0x02UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000080 */ 1729 #define ADC_SQR1_SQ1_2 (0x04UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000100 */ 1730 #define ADC_SQR1_SQ1_3 (0x08UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000200 */ 1731 #define ADC_SQR1_SQ1_4 (0x10UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000400 */ 1732 1733 #define ADC_SQR1_SQ2_Pos (12U) 1734 #define ADC_SQR1_SQ2_Msk (0x1FUL << ADC_SQR1_SQ2_Pos) /*!< 0x0001F000 */ 1735 #define ADC_SQR1_SQ2 ADC_SQR1_SQ2_Msk /*!< ADC group regular sequencer rank 2 */ 1736 #define ADC_SQR1_SQ2_0 (0x01UL << ADC_SQR1_SQ2_Pos) /*!< 0x00001000 */ 1737 #define ADC_SQR1_SQ2_1 (0x02UL << ADC_SQR1_SQ2_Pos) /*!< 0x00002000 */ 1738 #define ADC_SQR1_SQ2_2 (0x04UL << ADC_SQR1_SQ2_Pos) /*!< 0x00004000 */ 1739 #define ADC_SQR1_SQ2_3 (0x08UL << ADC_SQR1_SQ2_Pos) /*!< 0x00008000 */ 1740 #define ADC_SQR1_SQ2_4 (0x10UL << ADC_SQR1_SQ2_Pos) /*!< 0x00010000 */ 1741 1742 #define ADC_SQR1_SQ3_Pos (18U) 1743 #define ADC_SQR1_SQ3_Msk (0x1FUL << ADC_SQR1_SQ3_Pos) /*!< 0x007C0000 */ 1744 #define ADC_SQR1_SQ3 ADC_SQR1_SQ3_Msk /*!< ADC group regular sequencer rank 3 */ 1745 #define ADC_SQR1_SQ3_0 (0x01UL << ADC_SQR1_SQ3_Pos) /*!< 0x00040000 */ 1746 #define ADC_SQR1_SQ3_1 (0x02UL << ADC_SQR1_SQ3_Pos) /*!< 0x00080000 */ 1747 #define ADC_SQR1_SQ3_2 (0x04UL << ADC_SQR1_SQ3_Pos) /*!< 0x00100000 */ 1748 #define ADC_SQR1_SQ3_3 (0x08UL << ADC_SQR1_SQ3_Pos) /*!< 0x00200000 */ 1749 #define ADC_SQR1_SQ3_4 (0x10UL << ADC_SQR1_SQ3_Pos) /*!< 0x00400000 */ 1750 1751 #define ADC_SQR1_SQ4_Pos (24U) 1752 #define ADC_SQR1_SQ4_Msk (0x1FUL << ADC_SQR1_SQ4_Pos) /*!< 0x1F000000 */ 1753 #define ADC_SQR1_SQ4 ADC_SQR1_SQ4_Msk /*!< ADC group regular sequencer rank 4 */ 1754 #define ADC_SQR1_SQ4_0 (0x01UL << ADC_SQR1_SQ4_Pos) /*!< 0x01000000 */ 1755 #define ADC_SQR1_SQ4_1 (0x02UL << ADC_SQR1_SQ4_Pos) /*!< 0x02000000 */ 1756 #define ADC_SQR1_SQ4_2 (0x04UL << ADC_SQR1_SQ4_Pos) /*!< 0x04000000 */ 1757 #define ADC_SQR1_SQ4_3 (0x08UL << ADC_SQR1_SQ4_Pos) /*!< 0x08000000 */ 1758 #define ADC_SQR1_SQ4_4 (0x10UL << ADC_SQR1_SQ4_Pos) /*!< 0x10000000 */ 1759 1760 /******************** Bit definition for ADC_SQR2 register ******************/ 1761 #define ADC_SQR2_SQ5_Pos (0U) 1762 #define ADC_SQR2_SQ5_Msk (0x1FUL << ADC_SQR2_SQ5_Pos) /*!< 0x0000001F */ 1763 #define ADC_SQR2_SQ5 ADC_SQR2_SQ5_Msk /*!< ADC group regular sequencer rank 5 */ 1764 #define ADC_SQR2_SQ5_0 (0x01UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000001 */ 1765 #define ADC_SQR2_SQ5_1 (0x02UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000002 */ 1766 #define ADC_SQR2_SQ5_2 (0x04UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000004 */ 1767 #define ADC_SQR2_SQ5_3 (0x08UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000008 */ 1768 #define ADC_SQR2_SQ5_4 (0x10UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000010 */ 1769 1770 #define ADC_SQR2_SQ6_Pos (6U) 1771 #define ADC_SQR2_SQ6_Msk (0x1FUL << ADC_SQR2_SQ6_Pos) /*!< 0x000007C0 */ 1772 #define ADC_SQR2_SQ6 ADC_SQR2_SQ6_Msk /*!< ADC group regular sequencer rank 6 */ 1773 #define ADC_SQR2_SQ6_0 (0x01UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000040 */ 1774 #define ADC_SQR2_SQ6_1 (0x02UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000080 */ 1775 #define ADC_SQR2_SQ6_2 (0x04UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000100 */ 1776 #define ADC_SQR2_SQ6_3 (0x08UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000200 */ 1777 #define ADC_SQR2_SQ6_4 (0x10UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000400 */ 1778 1779 #define ADC_SQR2_SQ7_Pos (12U) 1780 #define ADC_SQR2_SQ7_Msk (0x1FUL << ADC_SQR2_SQ7_Pos) /*!< 0x0001F000 */ 1781 #define ADC_SQR2_SQ7 ADC_SQR2_SQ7_Msk /*!< ADC group regular sequencer rank 7 */ 1782 #define ADC_SQR2_SQ7_0 (0x01UL << ADC_SQR2_SQ7_Pos) /*!< 0x00001000 */ 1783 #define ADC_SQR2_SQ7_1 (0x02UL << ADC_SQR2_SQ7_Pos) /*!< 0x00002000 */ 1784 #define ADC_SQR2_SQ7_2 (0x04UL << ADC_SQR2_SQ7_Pos) /*!< 0x00004000 */ 1785 #define ADC_SQR2_SQ7_3 (0x08UL << ADC_SQR2_SQ7_Pos) /*!< 0x00008000 */ 1786 #define ADC_SQR2_SQ7_4 (0x10UL << ADC_SQR2_SQ7_Pos) /*!< 0x00010000 */ 1787 1788 #define ADC_SQR2_SQ8_Pos (18U) 1789 #define ADC_SQR2_SQ8_Msk (0x1FUL << ADC_SQR2_SQ8_Pos) /*!< 0x007C0000 */ 1790 #define ADC_SQR2_SQ8 ADC_SQR2_SQ8_Msk /*!< ADC group regular sequencer rank 8 */ 1791 #define ADC_SQR2_SQ8_0 (0x01UL << ADC_SQR2_SQ8_Pos) /*!< 0x00040000 */ 1792 #define ADC_SQR2_SQ8_1 (0x02UL << ADC_SQR2_SQ8_Pos) /*!< 0x00080000 */ 1793 #define ADC_SQR2_SQ8_2 (0x04UL << ADC_SQR2_SQ8_Pos) /*!< 0x00100000 */ 1794 #define ADC_SQR2_SQ8_3 (0x08UL << ADC_SQR2_SQ8_Pos) /*!< 0x00200000 */ 1795 #define ADC_SQR2_SQ8_4 (0x10UL << ADC_SQR2_SQ8_Pos) /*!< 0x00400000 */ 1796 1797 #define ADC_SQR2_SQ9_Pos (24U) 1798 #define ADC_SQR2_SQ9_Msk (0x1FUL << ADC_SQR2_SQ9_Pos) /*!< 0x1F000000 */ 1799 #define ADC_SQR2_SQ9 ADC_SQR2_SQ9_Msk /*!< ADC group regular sequencer rank 9 */ 1800 #define ADC_SQR2_SQ9_0 (0x01UL << ADC_SQR2_SQ9_Pos) /*!< 0x01000000 */ 1801 #define ADC_SQR2_SQ9_1 (0x02UL << ADC_SQR2_SQ9_Pos) /*!< 0x02000000 */ 1802 #define ADC_SQR2_SQ9_2 (0x04UL << ADC_SQR2_SQ9_Pos) /*!< 0x04000000 */ 1803 #define ADC_SQR2_SQ9_3 (0x08UL << ADC_SQR2_SQ9_Pos) /*!< 0x08000000 */ 1804 #define ADC_SQR2_SQ9_4 (0x10UL << ADC_SQR2_SQ9_Pos) /*!< 0x10000000 */ 1805 1806 /******************** Bit definition for ADC_SQR3 register ******************/ 1807 #define ADC_SQR3_SQ10_Pos (0U) 1808 #define ADC_SQR3_SQ10_Msk (0x1FUL << ADC_SQR3_SQ10_Pos) /*!< 0x0000001F */ 1809 #define ADC_SQR3_SQ10 ADC_SQR3_SQ10_Msk /*!< ADC group regular sequencer rank 10 */ 1810 #define ADC_SQR3_SQ10_0 (0x01UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000001 */ 1811 #define ADC_SQR3_SQ10_1 (0x02UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000002 */ 1812 #define ADC_SQR3_SQ10_2 (0x04UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000004 */ 1813 #define ADC_SQR3_SQ10_3 (0x08UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000008 */ 1814 #define ADC_SQR3_SQ10_4 (0x10UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000010 */ 1815 1816 #define ADC_SQR3_SQ11_Pos (6U) 1817 #define ADC_SQR3_SQ11_Msk (0x1FUL << ADC_SQR3_SQ11_Pos) /*!< 0x000007C0 */ 1818 #define ADC_SQR3_SQ11 ADC_SQR3_SQ11_Msk /*!< ADC group regular sequencer rank 11 */ 1819 #define ADC_SQR3_SQ11_0 (0x01UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000040 */ 1820 #define ADC_SQR3_SQ11_1 (0x02UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000080 */ 1821 #define ADC_SQR3_SQ11_2 (0x04UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000100 */ 1822 #define ADC_SQR3_SQ11_3 (0x08UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000200 */ 1823 #define ADC_SQR3_SQ11_4 (0x10UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000400 */ 1824 1825 #define ADC_SQR3_SQ12_Pos (12U) 1826 #define ADC_SQR3_SQ12_Msk (0x1FUL << ADC_SQR3_SQ12_Pos) /*!< 0x0001F000 */ 1827 #define ADC_SQR3_SQ12 ADC_SQR3_SQ12_Msk /*!< ADC group regular sequencer rank 12 */ 1828 #define ADC_SQR3_SQ12_0 (0x01UL << ADC_SQR3_SQ12_Pos) /*!< 0x00001000 */ 1829 #define ADC_SQR3_SQ12_1 (0x02UL << ADC_SQR3_SQ12_Pos) /*!< 0x00002000 */ 1830 #define ADC_SQR3_SQ12_2 (0x04UL << ADC_SQR3_SQ12_Pos) /*!< 0x00004000 */ 1831 #define ADC_SQR3_SQ12_3 (0x08UL << ADC_SQR3_SQ12_Pos) /*!< 0x00008000 */ 1832 #define ADC_SQR3_SQ12_4 (0x10UL << ADC_SQR3_SQ12_Pos) /*!< 0x00010000 */ 1833 1834 #define ADC_SQR3_SQ13_Pos (18U) 1835 #define ADC_SQR3_SQ13_Msk (0x1FUL << ADC_SQR3_SQ13_Pos) /*!< 0x007C0000 */ 1836 #define ADC_SQR3_SQ13 ADC_SQR3_SQ13_Msk /*!< ADC group regular sequencer rank 13 */ 1837 #define ADC_SQR3_SQ13_0 (0x01UL << ADC_SQR3_SQ13_Pos) /*!< 0x00040000 */ 1838 #define ADC_SQR3_SQ13_1 (0x02UL << ADC_SQR3_SQ13_Pos) /*!< 0x00080000 */ 1839 #define ADC_SQR3_SQ13_2 (0x04UL << ADC_SQR3_SQ13_Pos) /*!< 0x00100000 */ 1840 #define ADC_SQR3_SQ13_3 (0x08UL << ADC_SQR3_SQ13_Pos) /*!< 0x00200000 */ 1841 #define ADC_SQR3_SQ13_4 (0x10UL << ADC_SQR3_SQ13_Pos) /*!< 0x00400000 */ 1842 1843 #define ADC_SQR3_SQ14_Pos (24U) 1844 #define ADC_SQR3_SQ14_Msk (0x1FUL << ADC_SQR3_SQ14_Pos) /*!< 0x1F000000 */ 1845 #define ADC_SQR3_SQ14 ADC_SQR3_SQ14_Msk /*!< ADC group regular sequencer rank 14 */ 1846 #define ADC_SQR3_SQ14_0 (0x01UL << ADC_SQR3_SQ14_Pos) /*!< 0x01000000 */ 1847 #define ADC_SQR3_SQ14_1 (0x02UL << ADC_SQR3_SQ14_Pos) /*!< 0x02000000 */ 1848 #define ADC_SQR3_SQ14_2 (0x04UL << ADC_SQR3_SQ14_Pos) /*!< 0x04000000 */ 1849 #define ADC_SQR3_SQ14_3 (0x08UL << ADC_SQR3_SQ14_Pos) /*!< 0x08000000 */ 1850 #define ADC_SQR3_SQ14_4 (0x10UL << ADC_SQR3_SQ14_Pos) /*!< 0x10000000 */ 1851 1852 /******************** Bit definition for ADC_SQR4 register ******************/ 1853 #define ADC_SQR4_SQ15_Pos (0U) 1854 #define ADC_SQR4_SQ15_Msk (0x1FUL << ADC_SQR4_SQ15_Pos) /*!< 0x0000001F */ 1855 #define ADC_SQR4_SQ15 ADC_SQR4_SQ15_Msk /*!< ADC group regular sequencer rank 15 */ 1856 #define ADC_SQR4_SQ15_0 (0x01UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000001 */ 1857 #define ADC_SQR4_SQ15_1 (0x02UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000002 */ 1858 #define ADC_SQR4_SQ15_2 (0x04UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000004 */ 1859 #define ADC_SQR4_SQ15_3 (0x08UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000008 */ 1860 #define ADC_SQR4_SQ15_4 (0x10UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000010 */ 1861 1862 #define ADC_SQR4_SQ16_Pos (6U) 1863 #define ADC_SQR4_SQ16_Msk (0x1FUL << ADC_SQR4_SQ16_Pos) /*!< 0x000007C0 */ 1864 #define ADC_SQR4_SQ16 ADC_SQR4_SQ16_Msk /*!< ADC group regular sequencer rank 16 */ 1865 #define ADC_SQR4_SQ16_0 (0x01UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000040 */ 1866 #define ADC_SQR4_SQ16_1 (0x02UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000080 */ 1867 #define ADC_SQR4_SQ16_2 (0x04UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000100 */ 1868 #define ADC_SQR4_SQ16_3 (0x08UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000200 */ 1869 #define ADC_SQR4_SQ16_4 (0x10UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000400 */ 1870 1871 /******************** Bit definition for ADC_DR register ********************/ 1872 #define ADC_DR_RDATA_Pos (0U) 1873 #define ADC_DR_RDATA_Msk (0xFFFFUL << ADC_DR_RDATA_Pos) /*!< 0x0000FFFF */ 1874 #define ADC_DR_RDATA ADC_DR_RDATA_Msk /*!< ADC group regular conversion data */ 1875 #define ADC_DR_RDATA_0 (0x0001UL << ADC_DR_RDATA_Pos) /*!< 0x00000001 */ 1876 #define ADC_DR_RDATA_1 (0x0002UL << ADC_DR_RDATA_Pos) /*!< 0x00000002 */ 1877 #define ADC_DR_RDATA_2 (0x0004UL << ADC_DR_RDATA_Pos) /*!< 0x00000004 */ 1878 #define ADC_DR_RDATA_3 (0x0008UL << ADC_DR_RDATA_Pos) /*!< 0x00000008 */ 1879 #define ADC_DR_RDATA_4 (0x0010UL << ADC_DR_RDATA_Pos) /*!< 0x00000010 */ 1880 #define ADC_DR_RDATA_5 (0x0020UL << ADC_DR_RDATA_Pos) /*!< 0x00000020 */ 1881 #define ADC_DR_RDATA_6 (0x0040UL << ADC_DR_RDATA_Pos) /*!< 0x00000040 */ 1882 #define ADC_DR_RDATA_7 (0x0080UL << ADC_DR_RDATA_Pos) /*!< 0x00000080 */ 1883 #define ADC_DR_RDATA_8 (0x0100UL << ADC_DR_RDATA_Pos) /*!< 0x00000100 */ 1884 #define ADC_DR_RDATA_9 (0x0200UL << ADC_DR_RDATA_Pos) /*!< 0x00000200 */ 1885 #define ADC_DR_RDATA_10 (0x0400UL << ADC_DR_RDATA_Pos) /*!< 0x00000400 */ 1886 #define ADC_DR_RDATA_11 (0x0800UL << ADC_DR_RDATA_Pos) /*!< 0x00000800 */ 1887 #define ADC_DR_RDATA_12 (0x1000UL << ADC_DR_RDATA_Pos) /*!< 0x00001000 */ 1888 #define ADC_DR_RDATA_13 (0x2000UL << ADC_DR_RDATA_Pos) /*!< 0x00002000 */ 1889 #define ADC_DR_RDATA_14 (0x4000UL << ADC_DR_RDATA_Pos) /*!< 0x00004000 */ 1890 #define ADC_DR_RDATA_15 (0x8000UL << ADC_DR_RDATA_Pos) /*!< 0x00008000 */ 1891 1892 /******************** Bit definition for ADC_JSQR register ******************/ 1893 #define ADC_JSQR_JL_Pos (0U) 1894 #define ADC_JSQR_JL_Msk (0x3UL << ADC_JSQR_JL_Pos) /*!< 0x00000003 */ 1895 #define ADC_JSQR_JL ADC_JSQR_JL_Msk /*!< ADC group injected sequencer scan length */ 1896 #define ADC_JSQR_JL_0 (0x1UL << ADC_JSQR_JL_Pos) /*!< 0x00000001 */ 1897 #define ADC_JSQR_JL_1 (0x2UL << ADC_JSQR_JL_Pos) /*!< 0x00000002 */ 1898 1899 #define ADC_JSQR_JEXTSEL_Pos (2U) 1900 #define ADC_JSQR_JEXTSEL_Msk (0xFUL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x0000003C */ 1901 #define ADC_JSQR_JEXTSEL ADC_JSQR_JEXTSEL_Msk /*!< ADC group injected external trigger source */ 1902 #define ADC_JSQR_JEXTSEL_0 (0x1UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000004 */ 1903 #define ADC_JSQR_JEXTSEL_1 (0x2UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000008 */ 1904 #define ADC_JSQR_JEXTSEL_2 (0x4UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000010 */ 1905 #define ADC_JSQR_JEXTSEL_3 (0x8UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000020 */ 1906 1907 #define ADC_JSQR_JEXTEN_Pos (6U) 1908 #define ADC_JSQR_JEXTEN_Msk (0x3UL << ADC_JSQR_JEXTEN_Pos) /*!< 0x000000C0 */ 1909 #define ADC_JSQR_JEXTEN ADC_JSQR_JEXTEN_Msk /*!< ADC group injected external trigger polarity */ 1910 #define ADC_JSQR_JEXTEN_0 (0x1UL << ADC_JSQR_JEXTEN_Pos) /*!< 0x00000040 */ 1911 #define ADC_JSQR_JEXTEN_1 (0x2UL << ADC_JSQR_JEXTEN_Pos) /*!< 0x00000080 */ 1912 1913 #define ADC_JSQR_JSQ1_Pos (8U) 1914 #define ADC_JSQR_JSQ1_Msk (0x1FUL << ADC_JSQR_JSQ1_Pos) /*!< 0x00001F00 */ 1915 #define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk /*!< ADC group injected sequencer rank 1 */ 1916 #define ADC_JSQR_JSQ1_0 (0x01UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000100 */ 1917 #define ADC_JSQR_JSQ1_1 (0x02UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000200 */ 1918 #define ADC_JSQR_JSQ1_2 (0x04UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000400 */ 1919 #define ADC_JSQR_JSQ1_3 (0x08UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000800 */ 1920 #define ADC_JSQR_JSQ1_4 (0x10UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00001000 */ 1921 1922 #define ADC_JSQR_JSQ2_Pos (14U) 1923 #define ADC_JSQR_JSQ2_Msk (0x1FUL << ADC_JSQR_JSQ2_Pos) /*!< 0x0007C000 */ 1924 #define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk /*!< ADC group injected sequencer rank 2 */ 1925 #define ADC_JSQR_JSQ2_0 (0x01UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00004000 */ 1926 #define ADC_JSQR_JSQ2_1 (0x02UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00008000 */ 1927 #define ADC_JSQR_JSQ2_2 (0x04UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00010000 */ 1928 #define ADC_JSQR_JSQ2_3 (0x08UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00020000 */ 1929 #define ADC_JSQR_JSQ2_4 (0x10UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00040000 */ 1930 1931 #define ADC_JSQR_JSQ3_Pos (20U) 1932 #define ADC_JSQR_JSQ3_Msk (0x1FUL << ADC_JSQR_JSQ3_Pos) /*!< 0x01F00000 */ 1933 #define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk /*!< ADC group injected sequencer rank 3 */ 1934 #define ADC_JSQR_JSQ3_0 (0x01UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00100000 */ 1935 #define ADC_JSQR_JSQ3_1 (0x02UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00200000 */ 1936 #define ADC_JSQR_JSQ3_2 (0x04UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00400000 */ 1937 #define ADC_JSQR_JSQ3_3 (0x08UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00800000 */ 1938 #define ADC_JSQR_JSQ3_4 (0x10UL << ADC_JSQR_JSQ3_Pos) /*!< 0x01000000 */ 1939 1940 #define ADC_JSQR_JSQ4_Pos (26U) 1941 #define ADC_JSQR_JSQ4_Msk (0x1FUL << ADC_JSQR_JSQ4_Pos) /*!< 0x7C000000 */ 1942 #define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk /*!< ADC group injected sequencer rank 4 */ 1943 #define ADC_JSQR_JSQ4_0 (0x01UL << ADC_JSQR_JSQ4_Pos) /*!< 0x04000000 */ 1944 #define ADC_JSQR_JSQ4_1 (0x02UL << ADC_JSQR_JSQ4_Pos) /*!< 0x08000000 */ 1945 #define ADC_JSQR_JSQ4_2 (0x04UL << ADC_JSQR_JSQ4_Pos) /*!< 0x10000000 */ 1946 #define ADC_JSQR_JSQ4_3 (0x08UL << ADC_JSQR_JSQ4_Pos) /*!< 0x20000000 */ 1947 #define ADC_JSQR_JSQ4_4 (0x10UL << ADC_JSQR_JSQ4_Pos) /*!< 0x40000000 */ 1948 1949 /******************** Bit definition for ADC_OFR1 register ******************/ 1950 #define ADC_OFR1_OFFSET1_Pos (0U) 1951 #define ADC_OFR1_OFFSET1_Msk (0xFFFUL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000FFF */ 1952 #define ADC_OFR1_OFFSET1 ADC_OFR1_OFFSET1_Msk /*!< ADC offset number 1 offset level */ 1953 #define ADC_OFR1_OFFSET1_0 (0x001UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000001 */ 1954 #define ADC_OFR1_OFFSET1_1 (0x002UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000002 */ 1955 #define ADC_OFR1_OFFSET1_2 (0x004UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000004 */ 1956 #define ADC_OFR1_OFFSET1_3 (0x008UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000008 */ 1957 #define ADC_OFR1_OFFSET1_4 (0x010UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000010 */ 1958 #define ADC_OFR1_OFFSET1_5 (0x020UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000020 */ 1959 #define ADC_OFR1_OFFSET1_6 (0x040UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000040 */ 1960 #define ADC_OFR1_OFFSET1_7 (0x080UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000080 */ 1961 #define ADC_OFR1_OFFSET1_8 (0x100UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000100 */ 1962 #define ADC_OFR1_OFFSET1_9 (0x200UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000200 */ 1963 #define ADC_OFR1_OFFSET1_10 (0x400UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000400 */ 1964 #define ADC_OFR1_OFFSET1_11 (0x800UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000800 */ 1965 1966 #define ADC_OFR1_OFFSET1_CH_Pos (26U) 1967 #define ADC_OFR1_OFFSET1_CH_Msk (0x1FUL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x7C000000 */ 1968 #define ADC_OFR1_OFFSET1_CH ADC_OFR1_OFFSET1_CH_Msk /*!< ADC offset number 1 channel selection */ 1969 #define ADC_OFR1_OFFSET1_CH_0 (0x01UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x04000000 */ 1970 #define ADC_OFR1_OFFSET1_CH_1 (0x02UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x08000000 */ 1971 #define ADC_OFR1_OFFSET1_CH_2 (0x04UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x10000000 */ 1972 #define ADC_OFR1_OFFSET1_CH_3 (0x08UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x20000000 */ 1973 #define ADC_OFR1_OFFSET1_CH_4 (0x10UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x40000000 */ 1974 1975 #define ADC_OFR1_OFFSET1_EN_Pos (31U) 1976 #define ADC_OFR1_OFFSET1_EN_Msk (0x1UL << ADC_OFR1_OFFSET1_EN_Pos) /*!< 0x80000000 */ 1977 #define ADC_OFR1_OFFSET1_EN ADC_OFR1_OFFSET1_EN_Msk /*!< ADC offset number 1 enable */ 1978 1979 /******************** Bit definition for ADC_OFR2 register ******************/ 1980 #define ADC_OFR2_OFFSET2_Pos (0U) 1981 #define ADC_OFR2_OFFSET2_Msk (0xFFFUL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000FFF */ 1982 #define ADC_OFR2_OFFSET2 ADC_OFR2_OFFSET2_Msk /*!< ADC offset number 2 offset level */ 1983 #define ADC_OFR2_OFFSET2_0 (0x001UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000001 */ 1984 #define ADC_OFR2_OFFSET2_1 (0x002UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000002 */ 1985 #define ADC_OFR2_OFFSET2_2 (0x004UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000004 */ 1986 #define ADC_OFR2_OFFSET2_3 (0x008UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000008 */ 1987 #define ADC_OFR2_OFFSET2_4 (0x010UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000010 */ 1988 #define ADC_OFR2_OFFSET2_5 (0x020UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000020 */ 1989 #define ADC_OFR2_OFFSET2_6 (0x040UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000040 */ 1990 #define ADC_OFR2_OFFSET2_7 (0x080UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000080 */ 1991 #define ADC_OFR2_OFFSET2_8 (0x100UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000100 */ 1992 #define ADC_OFR2_OFFSET2_9 (0x200UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000200 */ 1993 #define ADC_OFR2_OFFSET2_10 (0x400UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000400 */ 1994 #define ADC_OFR2_OFFSET2_11 (0x800UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000800 */ 1995 1996 #define ADC_OFR2_OFFSET2_CH_Pos (26U) 1997 #define ADC_OFR2_OFFSET2_CH_Msk (0x1FUL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x7C000000 */ 1998 #define ADC_OFR2_OFFSET2_CH ADC_OFR2_OFFSET2_CH_Msk /*!< ADC offset number 2 channel selection */ 1999 #define ADC_OFR2_OFFSET2_CH_0 (0x01UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x04000000 */ 2000 #define ADC_OFR2_OFFSET2_CH_1 (0x02UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x08000000 */ 2001 #define ADC_OFR2_OFFSET2_CH_2 (0x04UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x10000000 */ 2002 #define ADC_OFR2_OFFSET2_CH_3 (0x08UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x20000000 */ 2003 #define ADC_OFR2_OFFSET2_CH_4 (0x10UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x40000000 */ 2004 2005 #define ADC_OFR2_OFFSET2_EN_Pos (31U) 2006 #define ADC_OFR2_OFFSET2_EN_Msk (0x1UL << ADC_OFR2_OFFSET2_EN_Pos) /*!< 0x80000000 */ 2007 #define ADC_OFR2_OFFSET2_EN ADC_OFR2_OFFSET2_EN_Msk /*!< ADC offset number 2 enable */ 2008 2009 /******************** Bit definition for ADC_OFR3 register ******************/ 2010 #define ADC_OFR3_OFFSET3_Pos (0U) 2011 #define ADC_OFR3_OFFSET3_Msk (0xFFFUL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000FFF */ 2012 #define ADC_OFR3_OFFSET3 ADC_OFR3_OFFSET3_Msk /*!< ADC offset number 3 offset level */ 2013 #define ADC_OFR3_OFFSET3_0 (0x001UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000001 */ 2014 #define ADC_OFR3_OFFSET3_1 (0x002UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000002 */ 2015 #define ADC_OFR3_OFFSET3_2 (0x004UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000004 */ 2016 #define ADC_OFR3_OFFSET3_3 (0x008UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000008 */ 2017 #define ADC_OFR3_OFFSET3_4 (0x010UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000010 */ 2018 #define ADC_OFR3_OFFSET3_5 (0x020UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000020 */ 2019 #define ADC_OFR3_OFFSET3_6 (0x040UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000040 */ 2020 #define ADC_OFR3_OFFSET3_7 (0x080UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000080 */ 2021 #define ADC_OFR3_OFFSET3_8 (0x100UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000100 */ 2022 #define ADC_OFR3_OFFSET3_9 (0x200UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000200 */ 2023 #define ADC_OFR3_OFFSET3_10 (0x400UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000400 */ 2024 #define ADC_OFR3_OFFSET3_11 (0x800UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000800 */ 2025 2026 #define ADC_OFR3_OFFSET3_CH_Pos (26U) 2027 #define ADC_OFR3_OFFSET3_CH_Msk (0x1FUL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x7C000000 */ 2028 #define ADC_OFR3_OFFSET3_CH ADC_OFR3_OFFSET3_CH_Msk /*!< ADC offset number 3 channel selection */ 2029 #define ADC_OFR3_OFFSET3_CH_0 (0x01UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x04000000 */ 2030 #define ADC_OFR3_OFFSET3_CH_1 (0x02UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x08000000 */ 2031 #define ADC_OFR3_OFFSET3_CH_2 (0x04UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x10000000 */ 2032 #define ADC_OFR3_OFFSET3_CH_3 (0x08UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x20000000 */ 2033 #define ADC_OFR3_OFFSET3_CH_4 (0x10UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x40000000 */ 2034 2035 #define ADC_OFR3_OFFSET3_EN_Pos (31U) 2036 #define ADC_OFR3_OFFSET3_EN_Msk (0x1UL << ADC_OFR3_OFFSET3_EN_Pos) /*!< 0x80000000 */ 2037 #define ADC_OFR3_OFFSET3_EN ADC_OFR3_OFFSET3_EN_Msk /*!< ADC offset number 3 enable */ 2038 2039 /******************** Bit definition for ADC_OFR4 register ******************/ 2040 #define ADC_OFR4_OFFSET4_Pos (0U) 2041 #define ADC_OFR4_OFFSET4_Msk (0xFFFUL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000FFF */ 2042 #define ADC_OFR4_OFFSET4 ADC_OFR4_OFFSET4_Msk /*!< ADC offset number 4 offset level */ 2043 #define ADC_OFR4_OFFSET4_0 (0x001UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000001 */ 2044 #define ADC_OFR4_OFFSET4_1 (0x002UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000002 */ 2045 #define ADC_OFR4_OFFSET4_2 (0x004UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000004 */ 2046 #define ADC_OFR4_OFFSET4_3 (0x008UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000008 */ 2047 #define ADC_OFR4_OFFSET4_4 (0x010UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000010 */ 2048 #define ADC_OFR4_OFFSET4_5 (0x020UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000020 */ 2049 #define ADC_OFR4_OFFSET4_6 (0x040UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000040 */ 2050 #define ADC_OFR4_OFFSET4_7 (0x080UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000080 */ 2051 #define ADC_OFR4_OFFSET4_8 (0x100UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000100 */ 2052 #define ADC_OFR4_OFFSET4_9 (0x200UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000200 */ 2053 #define ADC_OFR4_OFFSET4_10 (0x400UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000400 */ 2054 #define ADC_OFR4_OFFSET4_11 (0x800UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000800 */ 2055 2056 #define ADC_OFR4_OFFSET4_CH_Pos (26U) 2057 #define ADC_OFR4_OFFSET4_CH_Msk (0x1FUL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x7C000000 */ 2058 #define ADC_OFR4_OFFSET4_CH ADC_OFR4_OFFSET4_CH_Msk /*!< ADC offset number 4 channel selection */ 2059 #define ADC_OFR4_OFFSET4_CH_0 (0x01UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x04000000 */ 2060 #define ADC_OFR4_OFFSET4_CH_1 (0x02UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x08000000 */ 2061 #define ADC_OFR4_OFFSET4_CH_2 (0x04UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x10000000 */ 2062 #define ADC_OFR4_OFFSET4_CH_3 (0x08UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x20000000 */ 2063 #define ADC_OFR4_OFFSET4_CH_4 (0x10UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x40000000 */ 2064 2065 #define ADC_OFR4_OFFSET4_EN_Pos (31U) 2066 #define ADC_OFR4_OFFSET4_EN_Msk (0x1UL << ADC_OFR4_OFFSET4_EN_Pos) /*!< 0x80000000 */ 2067 #define ADC_OFR4_OFFSET4_EN ADC_OFR4_OFFSET4_EN_Msk /*!< ADC offset number 4 enable */ 2068 2069 /******************** Bit definition for ADC_JDR1 register ******************/ 2070 #define ADC_JDR1_JDATA_Pos (0U) 2071 #define ADC_JDR1_JDATA_Msk (0xFFFFUL << ADC_JDR1_JDATA_Pos) /*!< 0x0000FFFF */ 2072 #define ADC_JDR1_JDATA ADC_JDR1_JDATA_Msk /*!< ADC group injected sequencer rank 1 conversion data */ 2073 #define ADC_JDR1_JDATA_0 (0x0001UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000001 */ 2074 #define ADC_JDR1_JDATA_1 (0x0002UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000002 */ 2075 #define ADC_JDR1_JDATA_2 (0x0004UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000004 */ 2076 #define ADC_JDR1_JDATA_3 (0x0008UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000008 */ 2077 #define ADC_JDR1_JDATA_4 (0x0010UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000010 */ 2078 #define ADC_JDR1_JDATA_5 (0x0020UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000020 */ 2079 #define ADC_JDR1_JDATA_6 (0x0040UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000040 */ 2080 #define ADC_JDR1_JDATA_7 (0x0080UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000080 */ 2081 #define ADC_JDR1_JDATA_8 (0x0100UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000100 */ 2082 #define ADC_JDR1_JDATA_9 (0x0200UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000200 */ 2083 #define ADC_JDR1_JDATA_10 (0x0400UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000400 */ 2084 #define ADC_JDR1_JDATA_11 (0x0800UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000800 */ 2085 #define ADC_JDR1_JDATA_12 (0x1000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00001000 */ 2086 #define ADC_JDR1_JDATA_13 (0x2000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00002000 */ 2087 #define ADC_JDR1_JDATA_14 (0x4000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00004000 */ 2088 #define ADC_JDR1_JDATA_15 (0x8000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00008000 */ 2089 2090 /******************** Bit definition for ADC_JDR2 register ******************/ 2091 #define ADC_JDR2_JDATA_Pos (0U) 2092 #define ADC_JDR2_JDATA_Msk (0xFFFFUL << ADC_JDR2_JDATA_Pos) /*!< 0x0000FFFF */ 2093 #define ADC_JDR2_JDATA ADC_JDR2_JDATA_Msk /*!< ADC group injected sequencer rank 2 conversion data */ 2094 #define ADC_JDR2_JDATA_0 (0x0001UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000001 */ 2095 #define ADC_JDR2_JDATA_1 (0x0002UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000002 */ 2096 #define ADC_JDR2_JDATA_2 (0x0004UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000004 */ 2097 #define ADC_JDR2_JDATA_3 (0x0008UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000008 */ 2098 #define ADC_JDR2_JDATA_4 (0x0010UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000010 */ 2099 #define ADC_JDR2_JDATA_5 (0x0020UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000020 */ 2100 #define ADC_JDR2_JDATA_6 (0x0040UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000040 */ 2101 #define ADC_JDR2_JDATA_7 (0x0080UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000080 */ 2102 #define ADC_JDR2_JDATA_8 (0x0100UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000100 */ 2103 #define ADC_JDR2_JDATA_9 (0x0200UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000200 */ 2104 #define ADC_JDR2_JDATA_10 (0x0400UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000400 */ 2105 #define ADC_JDR2_JDATA_11 (0x0800UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000800 */ 2106 #define ADC_JDR2_JDATA_12 (0x1000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00001000 */ 2107 #define ADC_JDR2_JDATA_13 (0x2000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00002000 */ 2108 #define ADC_JDR2_JDATA_14 (0x4000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00004000 */ 2109 #define ADC_JDR2_JDATA_15 (0x8000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00008000 */ 2110 2111 /******************** Bit definition for ADC_JDR3 register ******************/ 2112 #define ADC_JDR3_JDATA_Pos (0U) 2113 #define ADC_JDR3_JDATA_Msk (0xFFFFUL << ADC_JDR3_JDATA_Pos) /*!< 0x0000FFFF */ 2114 #define ADC_JDR3_JDATA ADC_JDR3_JDATA_Msk /*!< ADC group injected sequencer rank 3 conversion data */ 2115 #define ADC_JDR3_JDATA_0 (0x0001UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000001 */ 2116 #define ADC_JDR3_JDATA_1 (0x0002UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000002 */ 2117 #define ADC_JDR3_JDATA_2 (0x0004UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000004 */ 2118 #define ADC_JDR3_JDATA_3 (0x0008UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000008 */ 2119 #define ADC_JDR3_JDATA_4 (0x0010UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000010 */ 2120 #define ADC_JDR3_JDATA_5 (0x0020UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000020 */ 2121 #define ADC_JDR3_JDATA_6 (0x0040UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000040 */ 2122 #define ADC_JDR3_JDATA_7 (0x0080UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000080 */ 2123 #define ADC_JDR3_JDATA_8 (0x0100UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000100 */ 2124 #define ADC_JDR3_JDATA_9 (0x0200UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000200 */ 2125 #define ADC_JDR3_JDATA_10 (0x0400UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000400 */ 2126 #define ADC_JDR3_JDATA_11 (0x0800UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000800 */ 2127 #define ADC_JDR3_JDATA_12 (0x1000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00001000 */ 2128 #define ADC_JDR3_JDATA_13 (0x2000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00002000 */ 2129 #define ADC_JDR3_JDATA_14 (0x4000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00004000 */ 2130 #define ADC_JDR3_JDATA_15 (0x8000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00008000 */ 2131 2132 /******************** Bit definition for ADC_JDR4 register ******************/ 2133 #define ADC_JDR4_JDATA_Pos (0U) 2134 #define ADC_JDR4_JDATA_Msk (0xFFFFUL << ADC_JDR4_JDATA_Pos) /*!< 0x0000FFFF */ 2135 #define ADC_JDR4_JDATA ADC_JDR4_JDATA_Msk /*!< ADC group injected sequencer rank 4 conversion data */ 2136 #define ADC_JDR4_JDATA_0 (0x0001UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000001 */ 2137 #define ADC_JDR4_JDATA_1 (0x0002UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000002 */ 2138 #define ADC_JDR4_JDATA_2 (0x0004UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000004 */ 2139 #define ADC_JDR4_JDATA_3 (0x0008UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000008 */ 2140 #define ADC_JDR4_JDATA_4 (0x0010UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000010 */ 2141 #define ADC_JDR4_JDATA_5 (0x0020UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000020 */ 2142 #define ADC_JDR4_JDATA_6 (0x0040UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000040 */ 2143 #define ADC_JDR4_JDATA_7 (0x0080UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000080 */ 2144 #define ADC_JDR4_JDATA_8 (0x0100UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000100 */ 2145 #define ADC_JDR4_JDATA_9 (0x0200UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000200 */ 2146 #define ADC_JDR4_JDATA_10 (0x0400UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000400 */ 2147 #define ADC_JDR4_JDATA_11 (0x0800UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000800 */ 2148 #define ADC_JDR4_JDATA_12 (0x1000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00001000 */ 2149 #define ADC_JDR4_JDATA_13 (0x2000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00002000 */ 2150 #define ADC_JDR4_JDATA_14 (0x4000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00004000 */ 2151 #define ADC_JDR4_JDATA_15 (0x8000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00008000 */ 2152 2153 /******************** Bit definition for ADC_AWD2CR register ****************/ 2154 #define ADC_AWD2CR_AWD2CH_Pos (0U) 2155 #define ADC_AWD2CR_AWD2CH_Msk (0x7FFFFUL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x0007FFFF */ 2156 #define ADC_AWD2CR_AWD2CH ADC_AWD2CR_AWD2CH_Msk /*!< ADC analog watchdog 2 monitored channel selection */ 2157 #define ADC_AWD2CR_AWD2CH_0 (0x00001UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000001 */ 2158 #define ADC_AWD2CR_AWD2CH_1 (0x00002UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000002 */ 2159 #define ADC_AWD2CR_AWD2CH_2 (0x00004UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000004 */ 2160 #define ADC_AWD2CR_AWD2CH_3 (0x00008UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000008 */ 2161 #define ADC_AWD2CR_AWD2CH_4 (0x00010UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000010 */ 2162 #define ADC_AWD2CR_AWD2CH_5 (0x00020UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000020 */ 2163 #define ADC_AWD2CR_AWD2CH_6 (0x00040UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000040 */ 2164 #define ADC_AWD2CR_AWD2CH_7 (0x00080UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000080 */ 2165 #define ADC_AWD2CR_AWD2CH_8 (0x00100UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000100 */ 2166 #define ADC_AWD2CR_AWD2CH_9 (0x00200UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000200 */ 2167 #define ADC_AWD2CR_AWD2CH_10 (0x00400UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000400 */ 2168 #define ADC_AWD2CR_AWD2CH_11 (0x00800UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000800 */ 2169 #define ADC_AWD2CR_AWD2CH_12 (0x01000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00001000 */ 2170 #define ADC_AWD2CR_AWD2CH_13 (0x02000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00002000 */ 2171 #define ADC_AWD2CR_AWD2CH_14 (0x04000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00004000 */ 2172 #define ADC_AWD2CR_AWD2CH_15 (0x08000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00008000 */ 2173 #define ADC_AWD2CR_AWD2CH_16 (0x10000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00010000 */ 2174 #define ADC_AWD2CR_AWD2CH_17 (0x20000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00020000 */ 2175 #define ADC_AWD2CR_AWD2CH_18 (0x40000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00040000 */ 2176 2177 /******************** Bit definition for ADC_AWD3CR register ****************/ 2178 #define ADC_AWD3CR_AWD3CH_Pos (0U) 2179 #define ADC_AWD3CR_AWD3CH_Msk (0x7FFFFUL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x0007FFFF */ 2180 #define ADC_AWD3CR_AWD3CH ADC_AWD3CR_AWD3CH_Msk /*!< ADC analog watchdog 3 monitored channel selection */ 2181 #define ADC_AWD3CR_AWD3CH_0 (0x00001UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000001 */ 2182 #define ADC_AWD3CR_AWD3CH_1 (0x00002UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000002 */ 2183 #define ADC_AWD3CR_AWD3CH_2 (0x00004UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000004 */ 2184 #define ADC_AWD3CR_AWD3CH_3 (0x00008UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000008 */ 2185 #define ADC_AWD3CR_AWD3CH_4 (0x00010UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000010 */ 2186 #define ADC_AWD3CR_AWD3CH_5 (0x00020UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000020 */ 2187 #define ADC_AWD3CR_AWD3CH_6 (0x00040UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000040 */ 2188 #define ADC_AWD3CR_AWD3CH_7 (0x00080UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000080 */ 2189 #define ADC_AWD3CR_AWD3CH_8 (0x00100UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000100 */ 2190 #define ADC_AWD3CR_AWD3CH_9 (0x00200UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000200 */ 2191 #define ADC_AWD3CR_AWD3CH_10 (0x00400UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000400 */ 2192 #define ADC_AWD3CR_AWD3CH_11 (0x00800UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000800 */ 2193 #define ADC_AWD3CR_AWD3CH_12 (0x01000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00001000 */ 2194 #define ADC_AWD3CR_AWD3CH_13 (0x02000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00002000 */ 2195 #define ADC_AWD3CR_AWD3CH_14 (0x04000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00004000 */ 2196 #define ADC_AWD3CR_AWD3CH_15 (0x08000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00008000 */ 2197 #define ADC_AWD3CR_AWD3CH_16 (0x10000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00010000 */ 2198 #define ADC_AWD3CR_AWD3CH_17 (0x20000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00020000 */ 2199 #define ADC_AWD3CR_AWD3CH_18 (0x40000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00040000 */ 2200 2201 /******************** Bit definition for ADC_DIFSEL register ****************/ 2202 #define ADC_DIFSEL_DIFSEL_Pos (0U) 2203 #define ADC_DIFSEL_DIFSEL_Msk (0x7FFFFUL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x0007FFFF */ 2204 #define ADC_DIFSEL_DIFSEL ADC_DIFSEL_DIFSEL_Msk /*!< ADC channel differential or single-ended mode */ 2205 #define ADC_DIFSEL_DIFSEL_0 (0x00001UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000001 */ 2206 #define ADC_DIFSEL_DIFSEL_1 (0x00002UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000002 */ 2207 #define ADC_DIFSEL_DIFSEL_2 (0x00004UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000004 */ 2208 #define ADC_DIFSEL_DIFSEL_3 (0x00008UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000008 */ 2209 #define ADC_DIFSEL_DIFSEL_4 (0x00010UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000010 */ 2210 #define ADC_DIFSEL_DIFSEL_5 (0x00020UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000020 */ 2211 #define ADC_DIFSEL_DIFSEL_6 (0x00040UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000040 */ 2212 #define ADC_DIFSEL_DIFSEL_7 (0x00080UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000080 */ 2213 #define ADC_DIFSEL_DIFSEL_8 (0x00100UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000100 */ 2214 #define ADC_DIFSEL_DIFSEL_9 (0x00200UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000200 */ 2215 #define ADC_DIFSEL_DIFSEL_10 (0x00400UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000400 */ 2216 #define ADC_DIFSEL_DIFSEL_11 (0x00800UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000800 */ 2217 #define ADC_DIFSEL_DIFSEL_12 (0x01000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00001000 */ 2218 #define ADC_DIFSEL_DIFSEL_13 (0x02000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00002000 */ 2219 #define ADC_DIFSEL_DIFSEL_14 (0x04000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00004000 */ 2220 #define ADC_DIFSEL_DIFSEL_15 (0x08000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00008000 */ 2221 #define ADC_DIFSEL_DIFSEL_16 (0x10000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00010000 */ 2222 #define ADC_DIFSEL_DIFSEL_17 (0x20000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00020000 */ 2223 #define ADC_DIFSEL_DIFSEL_18 (0x40000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00040000 */ 2224 2225 /******************** Bit definition for ADC_CALFACT register ***************/ 2226 #define ADC_CALFACT_CALFACT_S_Pos (0U) 2227 #define ADC_CALFACT_CALFACT_S_Msk (0x7FUL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x0000007F */ 2228 #define ADC_CALFACT_CALFACT_S ADC_CALFACT_CALFACT_S_Msk /*!< ADC calibration factor in single-ended mode */ 2229 #define ADC_CALFACT_CALFACT_S_0 (0x01UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000001 */ 2230 #define ADC_CALFACT_CALFACT_S_1 (0x02UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000002 */ 2231 #define ADC_CALFACT_CALFACT_S_2 (0x04UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000004 */ 2232 #define ADC_CALFACT_CALFACT_S_3 (0x08UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000008 */ 2233 #define ADC_CALFACT_CALFACT_S_4 (0x10UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000010 */ 2234 #define ADC_CALFACT_CALFACT_S_5 (0x20UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000020 */ 2235 #define ADC_CALFACT_CALFACT_S_6 (0x40UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000040 */ 2236 2237 #define ADC_CALFACT_CALFACT_D_Pos (16U) 2238 #define ADC_CALFACT_CALFACT_D_Msk (0x7FUL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x007F0000 */ 2239 #define ADC_CALFACT_CALFACT_D ADC_CALFACT_CALFACT_D_Msk /*!< ADC calibration factor in differential mode */ 2240 #define ADC_CALFACT_CALFACT_D_0 (0x01UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00010000 */ 2241 #define ADC_CALFACT_CALFACT_D_1 (0x02UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00020000 */ 2242 #define ADC_CALFACT_CALFACT_D_2 (0x04UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00040000 */ 2243 #define ADC_CALFACT_CALFACT_D_3 (0x08UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00080000 */ 2244 #define ADC_CALFACT_CALFACT_D_4 (0x10UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00100000 */ 2245 #define ADC_CALFACT_CALFACT_D_5 (0x20UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00200000 */ 2246 #define ADC_CALFACT_CALFACT_D_6 (0x40UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00400000 */ 2247 2248 /************************* ADC Common registers *****************************/ 2249 /******************** Bit definition for ADC_CCR register *******************/ 2250 #define ADC_CCR_CKMODE_Pos (16U) 2251 #define ADC_CCR_CKMODE_Msk (0x3UL << ADC_CCR_CKMODE_Pos) /*!< 0x00030000 */ 2252 #define ADC_CCR_CKMODE ADC_CCR_CKMODE_Msk /*!< ADC common clock source and prescaler (prescaler only for clock source synchronous) */ 2253 #define ADC_CCR_CKMODE_0 (0x1UL << ADC_CCR_CKMODE_Pos) /*!< 0x00010000 */ 2254 #define ADC_CCR_CKMODE_1 (0x2UL << ADC_CCR_CKMODE_Pos) /*!< 0x00020000 */ 2255 2256 #define ADC_CCR_PRESC_Pos (18U) 2257 #define ADC_CCR_PRESC_Msk (0xFUL << ADC_CCR_PRESC_Pos) /*!< 0x003C0000 */ 2258 #define ADC_CCR_PRESC ADC_CCR_PRESC_Msk /*!< ADC common clock prescaler, only for clock source asynchronous */ 2259 #define ADC_CCR_PRESC_0 (0x1UL << ADC_CCR_PRESC_Pos) /*!< 0x00040000 */ 2260 #define ADC_CCR_PRESC_1 (0x2UL << ADC_CCR_PRESC_Pos) /*!< 0x00080000 */ 2261 #define ADC_CCR_PRESC_2 (0x4UL << ADC_CCR_PRESC_Pos) /*!< 0x00100000 */ 2262 #define ADC_CCR_PRESC_3 (0x8UL << ADC_CCR_PRESC_Pos) /*!< 0x00200000 */ 2263 2264 #define ADC_CCR_VREFEN_Pos (22U) 2265 #define ADC_CCR_VREFEN_Msk (0x1UL << ADC_CCR_VREFEN_Pos) /*!< 0x00400000 */ 2266 #define ADC_CCR_VREFEN ADC_CCR_VREFEN_Msk /*!< ADC internal path to VrefInt enable */ 2267 #define ADC_CCR_TSEN_Pos (23U) 2268 #define ADC_CCR_TSEN_Msk (0x1UL << ADC_CCR_TSEN_Pos) /*!< 0x00800000 */ 2269 #define ADC_CCR_TSEN ADC_CCR_TSEN_Msk /*!< ADC internal path to temperature sensor enable */ 2270 #define ADC_CCR_VBATEN_Pos (24U) 2271 #define ADC_CCR_VBATEN_Msk (0x1UL << ADC_CCR_VBATEN_Pos) /*!< 0x01000000 */ 2272 #define ADC_CCR_VBATEN ADC_CCR_VBATEN_Msk /*!< ADC internal path to battery voltage enable */ 2273 2274 /******************************************************************************/ 2275 /* */ 2276 /* Controller Area Network */ 2277 /* */ 2278 /******************************************************************************/ 2279 /*!<CAN control and status registers */ 2280 /******************* Bit definition for CAN_MCR register ********************/ 2281 #define CAN_MCR_INRQ_Pos (0U) 2282 #define CAN_MCR_INRQ_Msk (0x1UL << CAN_MCR_INRQ_Pos) /*!< 0x00000001 */ 2283 #define CAN_MCR_INRQ CAN_MCR_INRQ_Msk /*!<Initialization Request */ 2284 #define CAN_MCR_SLEEP_Pos (1U) 2285 #define CAN_MCR_SLEEP_Msk (0x1UL << CAN_MCR_SLEEP_Pos) /*!< 0x00000002 */ 2286 #define CAN_MCR_SLEEP CAN_MCR_SLEEP_Msk /*!<Sleep Mode Request */ 2287 #define CAN_MCR_TXFP_Pos (2U) 2288 #define CAN_MCR_TXFP_Msk (0x1UL << CAN_MCR_TXFP_Pos) /*!< 0x00000004 */ 2289 #define CAN_MCR_TXFP CAN_MCR_TXFP_Msk /*!<Transmit FIFO Priority */ 2290 #define CAN_MCR_RFLM_Pos (3U) 2291 #define CAN_MCR_RFLM_Msk (0x1UL << CAN_MCR_RFLM_Pos) /*!< 0x00000008 */ 2292 #define CAN_MCR_RFLM CAN_MCR_RFLM_Msk /*!<Receive FIFO Locked Mode */ 2293 #define CAN_MCR_NART_Pos (4U) 2294 #define CAN_MCR_NART_Msk (0x1UL << CAN_MCR_NART_Pos) /*!< 0x00000010 */ 2295 #define CAN_MCR_NART CAN_MCR_NART_Msk /*!<No Automatic Retransmission */ 2296 #define CAN_MCR_AWUM_Pos (5U) 2297 #define CAN_MCR_AWUM_Msk (0x1UL << CAN_MCR_AWUM_Pos) /*!< 0x00000020 */ 2298 #define CAN_MCR_AWUM CAN_MCR_AWUM_Msk /*!<Automatic Wakeup Mode */ 2299 #define CAN_MCR_ABOM_Pos (6U) 2300 #define CAN_MCR_ABOM_Msk (0x1UL << CAN_MCR_ABOM_Pos) /*!< 0x00000040 */ 2301 #define CAN_MCR_ABOM CAN_MCR_ABOM_Msk /*!<Automatic Bus-Off Management */ 2302 #define CAN_MCR_TTCM_Pos (7U) 2303 #define CAN_MCR_TTCM_Msk (0x1UL << CAN_MCR_TTCM_Pos) /*!< 0x00000080 */ 2304 #define CAN_MCR_TTCM CAN_MCR_TTCM_Msk /*!<Time Triggered Communication Mode */ 2305 #define CAN_MCR_RESET_Pos (15U) 2306 #define CAN_MCR_RESET_Msk (0x1UL << CAN_MCR_RESET_Pos) /*!< 0x00008000 */ 2307 #define CAN_MCR_RESET CAN_MCR_RESET_Msk /*!<bxCAN software master reset */ 2308 2309 /******************* Bit definition for CAN_MSR register ********************/ 2310 #define CAN_MSR_INAK_Pos (0U) 2311 #define CAN_MSR_INAK_Msk (0x1UL << CAN_MSR_INAK_Pos) /*!< 0x00000001 */ 2312 #define CAN_MSR_INAK CAN_MSR_INAK_Msk /*!<Initialization Acknowledge */ 2313 #define CAN_MSR_SLAK_Pos (1U) 2314 #define CAN_MSR_SLAK_Msk (0x1UL << CAN_MSR_SLAK_Pos) /*!< 0x00000002 */ 2315 #define CAN_MSR_SLAK CAN_MSR_SLAK_Msk /*!<Sleep Acknowledge */ 2316 #define CAN_MSR_ERRI_Pos (2U) 2317 #define CAN_MSR_ERRI_Msk (0x1UL << CAN_MSR_ERRI_Pos) /*!< 0x00000004 */ 2318 #define CAN_MSR_ERRI CAN_MSR_ERRI_Msk /*!<Error Interrupt */ 2319 #define CAN_MSR_WKUI_Pos (3U) 2320 #define CAN_MSR_WKUI_Msk (0x1UL << CAN_MSR_WKUI_Pos) /*!< 0x00000008 */ 2321 #define CAN_MSR_WKUI CAN_MSR_WKUI_Msk /*!<Wakeup Interrupt */ 2322 #define CAN_MSR_SLAKI_Pos (4U) 2323 #define CAN_MSR_SLAKI_Msk (0x1UL << CAN_MSR_SLAKI_Pos) /*!< 0x00000010 */ 2324 #define CAN_MSR_SLAKI CAN_MSR_SLAKI_Msk /*!<Sleep Acknowledge Interrupt */ 2325 #define CAN_MSR_TXM_Pos (8U) 2326 #define CAN_MSR_TXM_Msk (0x1UL << CAN_MSR_TXM_Pos) /*!< 0x00000100 */ 2327 #define CAN_MSR_TXM CAN_MSR_TXM_Msk /*!<Transmit Mode */ 2328 #define CAN_MSR_RXM_Pos (9U) 2329 #define CAN_MSR_RXM_Msk (0x1UL << CAN_MSR_RXM_Pos) /*!< 0x00000200 */ 2330 #define CAN_MSR_RXM CAN_MSR_RXM_Msk /*!<Receive Mode */ 2331 #define CAN_MSR_SAMP_Pos (10U) 2332 #define CAN_MSR_SAMP_Msk (0x1UL << CAN_MSR_SAMP_Pos) /*!< 0x00000400 */ 2333 #define CAN_MSR_SAMP CAN_MSR_SAMP_Msk /*!<Last Sample Point */ 2334 #define CAN_MSR_RX_Pos (11U) 2335 #define CAN_MSR_RX_Msk (0x1UL << CAN_MSR_RX_Pos) /*!< 0x00000800 */ 2336 #define CAN_MSR_RX CAN_MSR_RX_Msk /*!<CAN Rx Signal */ 2337 2338 /******************* Bit definition for CAN_TSR register ********************/ 2339 #define CAN_TSR_RQCP0_Pos (0U) 2340 #define CAN_TSR_RQCP0_Msk (0x1UL << CAN_TSR_RQCP0_Pos) /*!< 0x00000001 */ 2341 #define CAN_TSR_RQCP0 CAN_TSR_RQCP0_Msk /*!<Request Completed Mailbox0 */ 2342 #define CAN_TSR_TXOK0_Pos (1U) 2343 #define CAN_TSR_TXOK0_Msk (0x1UL << CAN_TSR_TXOK0_Pos) /*!< 0x00000002 */ 2344 #define CAN_TSR_TXOK0 CAN_TSR_TXOK0_Msk /*!<Transmission OK of Mailbox0 */ 2345 #define CAN_TSR_ALST0_Pos (2U) 2346 #define CAN_TSR_ALST0_Msk (0x1UL << CAN_TSR_ALST0_Pos) /*!< 0x00000004 */ 2347 #define CAN_TSR_ALST0 CAN_TSR_ALST0_Msk /*!<Arbitration Lost for Mailbox0 */ 2348 #define CAN_TSR_TERR0_Pos (3U) 2349 #define CAN_TSR_TERR0_Msk (0x1UL << CAN_TSR_TERR0_Pos) /*!< 0x00000008 */ 2350 #define CAN_TSR_TERR0 CAN_TSR_TERR0_Msk /*!<Transmission Error of Mailbox0 */ 2351 #define CAN_TSR_ABRQ0_Pos (7U) 2352 #define CAN_TSR_ABRQ0_Msk (0x1UL << CAN_TSR_ABRQ0_Pos) /*!< 0x00000080 */ 2353 #define CAN_TSR_ABRQ0 CAN_TSR_ABRQ0_Msk /*!<Abort Request for Mailbox0 */ 2354 #define CAN_TSR_RQCP1_Pos (8U) 2355 #define CAN_TSR_RQCP1_Msk (0x1UL << CAN_TSR_RQCP1_Pos) /*!< 0x00000100 */ 2356 #define CAN_TSR_RQCP1 CAN_TSR_RQCP1_Msk /*!<Request Completed Mailbox1 */ 2357 #define CAN_TSR_TXOK1_Pos (9U) 2358 #define CAN_TSR_TXOK1_Msk (0x1UL << CAN_TSR_TXOK1_Pos) /*!< 0x00000200 */ 2359 #define CAN_TSR_TXOK1 CAN_TSR_TXOK1_Msk /*!<Transmission OK of Mailbox1 */ 2360 #define CAN_TSR_ALST1_Pos (10U) 2361 #define CAN_TSR_ALST1_Msk (0x1UL << CAN_TSR_ALST1_Pos) /*!< 0x00000400 */ 2362 #define CAN_TSR_ALST1 CAN_TSR_ALST1_Msk /*!<Arbitration Lost for Mailbox1 */ 2363 #define CAN_TSR_TERR1_Pos (11U) 2364 #define CAN_TSR_TERR1_Msk (0x1UL << CAN_TSR_TERR1_Pos) /*!< 0x00000800 */ 2365 #define CAN_TSR_TERR1 CAN_TSR_TERR1_Msk /*!<Transmission Error of Mailbox1 */ 2366 #define CAN_TSR_ABRQ1_Pos (15U) 2367 #define CAN_TSR_ABRQ1_Msk (0x1UL << CAN_TSR_ABRQ1_Pos) /*!< 0x00008000 */ 2368 #define CAN_TSR_ABRQ1 CAN_TSR_ABRQ1_Msk /*!<Abort Request for Mailbox 1 */ 2369 #define CAN_TSR_RQCP2_Pos (16U) 2370 #define CAN_TSR_RQCP2_Msk (0x1UL << CAN_TSR_RQCP2_Pos) /*!< 0x00010000 */ 2371 #define CAN_TSR_RQCP2 CAN_TSR_RQCP2_Msk /*!<Request Completed Mailbox2 */ 2372 #define CAN_TSR_TXOK2_Pos (17U) 2373 #define CAN_TSR_TXOK2_Msk (0x1UL << CAN_TSR_TXOK2_Pos) /*!< 0x00020000 */ 2374 #define CAN_TSR_TXOK2 CAN_TSR_TXOK2_Msk /*!<Transmission OK of Mailbox 2 */ 2375 #define CAN_TSR_ALST2_Pos (18U) 2376 #define CAN_TSR_ALST2_Msk (0x1UL << CAN_TSR_ALST2_Pos) /*!< 0x00040000 */ 2377 #define CAN_TSR_ALST2 CAN_TSR_ALST2_Msk /*!<Arbitration Lost for mailbox 2 */ 2378 #define CAN_TSR_TERR2_Pos (19U) 2379 #define CAN_TSR_TERR2_Msk (0x1UL << CAN_TSR_TERR2_Pos) /*!< 0x00080000 */ 2380 #define CAN_TSR_TERR2 CAN_TSR_TERR2_Msk /*!<Transmission Error of Mailbox 2 */ 2381 #define CAN_TSR_ABRQ2_Pos (23U) 2382 #define CAN_TSR_ABRQ2_Msk (0x1UL << CAN_TSR_ABRQ2_Pos) /*!< 0x00800000 */ 2383 #define CAN_TSR_ABRQ2 CAN_TSR_ABRQ2_Msk /*!<Abort Request for Mailbox 2 */ 2384 #define CAN_TSR_CODE_Pos (24U) 2385 #define CAN_TSR_CODE_Msk (0x3UL << CAN_TSR_CODE_Pos) /*!< 0x03000000 */ 2386 #define CAN_TSR_CODE CAN_TSR_CODE_Msk /*!<Mailbox Code */ 2387 2388 #define CAN_TSR_TME_Pos (26U) 2389 #define CAN_TSR_TME_Msk (0x7UL << CAN_TSR_TME_Pos) /*!< 0x1C000000 */ 2390 #define CAN_TSR_TME CAN_TSR_TME_Msk /*!<TME[2:0] bits */ 2391 #define CAN_TSR_TME0_Pos (26U) 2392 #define CAN_TSR_TME0_Msk (0x1UL << CAN_TSR_TME0_Pos) /*!< 0x04000000 */ 2393 #define CAN_TSR_TME0 CAN_TSR_TME0_Msk /*!<Transmit Mailbox 0 Empty */ 2394 #define CAN_TSR_TME1_Pos (27U) 2395 #define CAN_TSR_TME1_Msk (0x1UL << CAN_TSR_TME1_Pos) /*!< 0x08000000 */ 2396 #define CAN_TSR_TME1 CAN_TSR_TME1_Msk /*!<Transmit Mailbox 1 Empty */ 2397 #define CAN_TSR_TME2_Pos (28U) 2398 #define CAN_TSR_TME2_Msk (0x1UL << CAN_TSR_TME2_Pos) /*!< 0x10000000 */ 2399 #define CAN_TSR_TME2 CAN_TSR_TME2_Msk /*!<Transmit Mailbox 2 Empty */ 2400 2401 #define CAN_TSR_LOW_Pos (29U) 2402 #define CAN_TSR_LOW_Msk (0x7UL << CAN_TSR_LOW_Pos) /*!< 0xE0000000 */ 2403 #define CAN_TSR_LOW CAN_TSR_LOW_Msk /*!<LOW[2:0] bits */ 2404 #define CAN_TSR_LOW0_Pos (29U) 2405 #define CAN_TSR_LOW0_Msk (0x1UL << CAN_TSR_LOW0_Pos) /*!< 0x20000000 */ 2406 #define CAN_TSR_LOW0 CAN_TSR_LOW0_Msk /*!<Lowest Priority Flag for Mailbox 0 */ 2407 #define CAN_TSR_LOW1_Pos (30U) 2408 #define CAN_TSR_LOW1_Msk (0x1UL << CAN_TSR_LOW1_Pos) /*!< 0x40000000 */ 2409 #define CAN_TSR_LOW1 CAN_TSR_LOW1_Msk /*!<Lowest Priority Flag for Mailbox 1 */ 2410 #define CAN_TSR_LOW2_Pos (31U) 2411 #define CAN_TSR_LOW2_Msk (0x1UL << CAN_TSR_LOW2_Pos) /*!< 0x80000000 */ 2412 #define CAN_TSR_LOW2 CAN_TSR_LOW2_Msk /*!<Lowest Priority Flag for Mailbox 2 */ 2413 2414 /******************* Bit definition for CAN_RF0R register *******************/ 2415 #define CAN_RF0R_FMP0_Pos (0U) 2416 #define CAN_RF0R_FMP0_Msk (0x3UL << CAN_RF0R_FMP0_Pos) /*!< 0x00000003 */ 2417 #define CAN_RF0R_FMP0 CAN_RF0R_FMP0_Msk /*!<FIFO 0 Message Pending */ 2418 #define CAN_RF0R_FULL0_Pos (3U) 2419 #define CAN_RF0R_FULL0_Msk (0x1UL << CAN_RF0R_FULL0_Pos) /*!< 0x00000008 */ 2420 #define CAN_RF0R_FULL0 CAN_RF0R_FULL0_Msk /*!<FIFO 0 Full */ 2421 #define CAN_RF0R_FOVR0_Pos (4U) 2422 #define CAN_RF0R_FOVR0_Msk (0x1UL << CAN_RF0R_FOVR0_Pos) /*!< 0x00000010 */ 2423 #define CAN_RF0R_FOVR0 CAN_RF0R_FOVR0_Msk /*!<FIFO 0 Overrun */ 2424 #define CAN_RF0R_RFOM0_Pos (5U) 2425 #define CAN_RF0R_RFOM0_Msk (0x1UL << CAN_RF0R_RFOM0_Pos) /*!< 0x00000020 */ 2426 #define CAN_RF0R_RFOM0 CAN_RF0R_RFOM0_Msk /*!<Release FIFO 0 Output Mailbox */ 2427 2428 /******************* Bit definition for CAN_RF1R register *******************/ 2429 #define CAN_RF1R_FMP1_Pos (0U) 2430 #define CAN_RF1R_FMP1_Msk (0x3UL << CAN_RF1R_FMP1_Pos) /*!< 0x00000003 */ 2431 #define CAN_RF1R_FMP1 CAN_RF1R_FMP1_Msk /*!<FIFO 1 Message Pending */ 2432 #define CAN_RF1R_FULL1_Pos (3U) 2433 #define CAN_RF1R_FULL1_Msk (0x1UL << CAN_RF1R_FULL1_Pos) /*!< 0x00000008 */ 2434 #define CAN_RF1R_FULL1 CAN_RF1R_FULL1_Msk /*!<FIFO 1 Full */ 2435 #define CAN_RF1R_FOVR1_Pos (4U) 2436 #define CAN_RF1R_FOVR1_Msk (0x1UL << CAN_RF1R_FOVR1_Pos) /*!< 0x00000010 */ 2437 #define CAN_RF1R_FOVR1 CAN_RF1R_FOVR1_Msk /*!<FIFO 1 Overrun */ 2438 #define CAN_RF1R_RFOM1_Pos (5U) 2439 #define CAN_RF1R_RFOM1_Msk (0x1UL << CAN_RF1R_RFOM1_Pos) /*!< 0x00000020 */ 2440 #define CAN_RF1R_RFOM1 CAN_RF1R_RFOM1_Msk /*!<Release FIFO 1 Output Mailbox */ 2441 2442 /******************** Bit definition for CAN_IER register *******************/ 2443 #define CAN_IER_TMEIE_Pos (0U) 2444 #define CAN_IER_TMEIE_Msk (0x1UL << CAN_IER_TMEIE_Pos) /*!< 0x00000001 */ 2445 #define CAN_IER_TMEIE CAN_IER_TMEIE_Msk /*!<Transmit Mailbox Empty Interrupt Enable */ 2446 #define CAN_IER_FMPIE0_Pos (1U) 2447 #define CAN_IER_FMPIE0_Msk (0x1UL << CAN_IER_FMPIE0_Pos) /*!< 0x00000002 */ 2448 #define CAN_IER_FMPIE0 CAN_IER_FMPIE0_Msk /*!<FIFO Message Pending Interrupt Enable */ 2449 #define CAN_IER_FFIE0_Pos (2U) 2450 #define CAN_IER_FFIE0_Msk (0x1UL << CAN_IER_FFIE0_Pos) /*!< 0x00000004 */ 2451 #define CAN_IER_FFIE0 CAN_IER_FFIE0_Msk /*!<FIFO Full Interrupt Enable */ 2452 #define CAN_IER_FOVIE0_Pos (3U) 2453 #define CAN_IER_FOVIE0_Msk (0x1UL << CAN_IER_FOVIE0_Pos) /*!< 0x00000008 */ 2454 #define CAN_IER_FOVIE0 CAN_IER_FOVIE0_Msk /*!<FIFO Overrun Interrupt Enable */ 2455 #define CAN_IER_FMPIE1_Pos (4U) 2456 #define CAN_IER_FMPIE1_Msk (0x1UL << CAN_IER_FMPIE1_Pos) /*!< 0x00000010 */ 2457 #define CAN_IER_FMPIE1 CAN_IER_FMPIE1_Msk /*!<FIFO Message Pending Interrupt Enable */ 2458 #define CAN_IER_FFIE1_Pos (5U) 2459 #define CAN_IER_FFIE1_Msk (0x1UL << CAN_IER_FFIE1_Pos) /*!< 0x00000020 */ 2460 #define CAN_IER_FFIE1 CAN_IER_FFIE1_Msk /*!<FIFO Full Interrupt Enable */ 2461 #define CAN_IER_FOVIE1_Pos (6U) 2462 #define CAN_IER_FOVIE1_Msk (0x1UL << CAN_IER_FOVIE1_Pos) /*!< 0x00000040 */ 2463 #define CAN_IER_FOVIE1 CAN_IER_FOVIE1_Msk /*!<FIFO Overrun Interrupt Enable */ 2464 #define CAN_IER_EWGIE_Pos (8U) 2465 #define CAN_IER_EWGIE_Msk (0x1UL << CAN_IER_EWGIE_Pos) /*!< 0x00000100 */ 2466 #define CAN_IER_EWGIE CAN_IER_EWGIE_Msk /*!<Error Warning Interrupt Enable */ 2467 #define CAN_IER_EPVIE_Pos (9U) 2468 #define CAN_IER_EPVIE_Msk (0x1UL << CAN_IER_EPVIE_Pos) /*!< 0x00000200 */ 2469 #define CAN_IER_EPVIE CAN_IER_EPVIE_Msk /*!<Error Passive Interrupt Enable */ 2470 #define CAN_IER_BOFIE_Pos (10U) 2471 #define CAN_IER_BOFIE_Msk (0x1UL << CAN_IER_BOFIE_Pos) /*!< 0x00000400 */ 2472 #define CAN_IER_BOFIE CAN_IER_BOFIE_Msk /*!<Bus-Off Interrupt Enable */ 2473 #define CAN_IER_LECIE_Pos (11U) 2474 #define CAN_IER_LECIE_Msk (0x1UL << CAN_IER_LECIE_Pos) /*!< 0x00000800 */ 2475 #define CAN_IER_LECIE CAN_IER_LECIE_Msk /*!<Last Error Code Interrupt Enable */ 2476 #define CAN_IER_ERRIE_Pos (15U) 2477 #define CAN_IER_ERRIE_Msk (0x1UL << CAN_IER_ERRIE_Pos) /*!< 0x00008000 */ 2478 #define CAN_IER_ERRIE CAN_IER_ERRIE_Msk /*!<Error Interrupt Enable */ 2479 #define CAN_IER_WKUIE_Pos (16U) 2480 #define CAN_IER_WKUIE_Msk (0x1UL << CAN_IER_WKUIE_Pos) /*!< 0x00010000 */ 2481 #define CAN_IER_WKUIE CAN_IER_WKUIE_Msk /*!<Wakeup Interrupt Enable */ 2482 #define CAN_IER_SLKIE_Pos (17U) 2483 #define CAN_IER_SLKIE_Msk (0x1UL << CAN_IER_SLKIE_Pos) /*!< 0x00020000 */ 2484 #define CAN_IER_SLKIE CAN_IER_SLKIE_Msk /*!<Sleep Interrupt Enable */ 2485 2486 /******************** Bit definition for CAN_ESR register *******************/ 2487 #define CAN_ESR_EWGF_Pos (0U) 2488 #define CAN_ESR_EWGF_Msk (0x1UL << CAN_ESR_EWGF_Pos) /*!< 0x00000001 */ 2489 #define CAN_ESR_EWGF CAN_ESR_EWGF_Msk /*!<Error Warning Flag */ 2490 #define CAN_ESR_EPVF_Pos (1U) 2491 #define CAN_ESR_EPVF_Msk (0x1UL << CAN_ESR_EPVF_Pos) /*!< 0x00000002 */ 2492 #define CAN_ESR_EPVF CAN_ESR_EPVF_Msk /*!<Error Passive Flag */ 2493 #define CAN_ESR_BOFF_Pos (2U) 2494 #define CAN_ESR_BOFF_Msk (0x1UL << CAN_ESR_BOFF_Pos) /*!< 0x00000004 */ 2495 #define CAN_ESR_BOFF CAN_ESR_BOFF_Msk /*!<Bus-Off Flag */ 2496 2497 #define CAN_ESR_LEC_Pos (4U) 2498 #define CAN_ESR_LEC_Msk (0x7UL << CAN_ESR_LEC_Pos) /*!< 0x00000070 */ 2499 #define CAN_ESR_LEC CAN_ESR_LEC_Msk /*!<LEC[2:0] bits (Last Error Code) */ 2500 #define CAN_ESR_LEC_0 (0x1UL << CAN_ESR_LEC_Pos) /*!< 0x00000010 */ 2501 #define CAN_ESR_LEC_1 (0x2UL << CAN_ESR_LEC_Pos) /*!< 0x00000020 */ 2502 #define CAN_ESR_LEC_2 (0x4UL << CAN_ESR_LEC_Pos) /*!< 0x00000040 */ 2503 2504 #define CAN_ESR_TEC_Pos (16U) 2505 #define CAN_ESR_TEC_Msk (0xFFUL << CAN_ESR_TEC_Pos) /*!< 0x00FF0000 */ 2506 #define CAN_ESR_TEC CAN_ESR_TEC_Msk /*!<Least significant byte of the 9-bit Transmit Error Counter */ 2507 #define CAN_ESR_REC_Pos (24U) 2508 #define CAN_ESR_REC_Msk (0xFFUL << CAN_ESR_REC_Pos) /*!< 0xFF000000 */ 2509 #define CAN_ESR_REC CAN_ESR_REC_Msk /*!<Receive Error Counter */ 2510 2511 /******************* Bit definition for CAN_BTR register ********************/ 2512 #define CAN_BTR_BRP_Pos (0U) 2513 #define CAN_BTR_BRP_Msk (0x3FFUL << CAN_BTR_BRP_Pos) /*!< 0x000003FF */ 2514 #define CAN_BTR_BRP CAN_BTR_BRP_Msk /*!<Baud Rate Prescaler */ 2515 #define CAN_BTR_TS1_Pos (16U) 2516 #define CAN_BTR_TS1_Msk (0xFUL << CAN_BTR_TS1_Pos) /*!< 0x000F0000 */ 2517 #define CAN_BTR_TS1 CAN_BTR_TS1_Msk /*!<Time Segment 1 */ 2518 #define CAN_BTR_TS1_0 (0x1UL << CAN_BTR_TS1_Pos) /*!< 0x00010000 */ 2519 #define CAN_BTR_TS1_1 (0x2UL << CAN_BTR_TS1_Pos) /*!< 0x00020000 */ 2520 #define CAN_BTR_TS1_2 (0x4UL << CAN_BTR_TS1_Pos) /*!< 0x00040000 */ 2521 #define CAN_BTR_TS1_3 (0x8UL << CAN_BTR_TS1_Pos) /*!< 0x00080000 */ 2522 #define CAN_BTR_TS2_Pos (20U) 2523 #define CAN_BTR_TS2_Msk (0x7UL << CAN_BTR_TS2_Pos) /*!< 0x00700000 */ 2524 #define CAN_BTR_TS2 CAN_BTR_TS2_Msk /*!<Time Segment 2 */ 2525 #define CAN_BTR_TS2_0 (0x1UL << CAN_BTR_TS2_Pos) /*!< 0x00100000 */ 2526 #define CAN_BTR_TS2_1 (0x2UL << CAN_BTR_TS2_Pos) /*!< 0x00200000 */ 2527 #define CAN_BTR_TS2_2 (0x4UL << CAN_BTR_TS2_Pos) /*!< 0x00400000 */ 2528 #define CAN_BTR_SJW_Pos (24U) 2529 #define CAN_BTR_SJW_Msk (0x3UL << CAN_BTR_SJW_Pos) /*!< 0x03000000 */ 2530 #define CAN_BTR_SJW CAN_BTR_SJW_Msk /*!<Resynchronization Jump Width */ 2531 #define CAN_BTR_SJW_0 (0x1UL << CAN_BTR_SJW_Pos) /*!< 0x01000000 */ 2532 #define CAN_BTR_SJW_1 (0x2UL << CAN_BTR_SJW_Pos) /*!< 0x02000000 */ 2533 #define CAN_BTR_LBKM_Pos (30U) 2534 #define CAN_BTR_LBKM_Msk (0x1UL << CAN_BTR_LBKM_Pos) /*!< 0x40000000 */ 2535 #define CAN_BTR_LBKM CAN_BTR_LBKM_Msk /*!<Loop Back Mode (Debug) */ 2536 #define CAN_BTR_SILM_Pos (31U) 2537 #define CAN_BTR_SILM_Msk (0x1UL << CAN_BTR_SILM_Pos) /*!< 0x80000000 */ 2538 #define CAN_BTR_SILM CAN_BTR_SILM_Msk /*!<Silent Mode */ 2539 2540 /*!<Mailbox registers */ 2541 /****************** Bit definition for CAN_TI0R register ********************/ 2542 #define CAN_TI0R_TXRQ_Pos (0U) 2543 #define CAN_TI0R_TXRQ_Msk (0x1UL << CAN_TI0R_TXRQ_Pos) /*!< 0x00000001 */ 2544 #define CAN_TI0R_TXRQ CAN_TI0R_TXRQ_Msk /*!<Transmit Mailbox Request */ 2545 #define CAN_TI0R_RTR_Pos (1U) 2546 #define CAN_TI0R_RTR_Msk (0x1UL << CAN_TI0R_RTR_Pos) /*!< 0x00000002 */ 2547 #define CAN_TI0R_RTR CAN_TI0R_RTR_Msk /*!<Remote Transmission Request */ 2548 #define CAN_TI0R_IDE_Pos (2U) 2549 #define CAN_TI0R_IDE_Msk (0x1UL << CAN_TI0R_IDE_Pos) /*!< 0x00000004 */ 2550 #define CAN_TI0R_IDE CAN_TI0R_IDE_Msk /*!<Identifier Extension */ 2551 #define CAN_TI0R_EXID_Pos (3U) 2552 #define CAN_TI0R_EXID_Msk (0x3FFFFUL << CAN_TI0R_EXID_Pos) /*!< 0x001FFFF8 */ 2553 #define CAN_TI0R_EXID CAN_TI0R_EXID_Msk /*!<Extended Identifier */ 2554 #define CAN_TI0R_STID_Pos (21U) 2555 #define CAN_TI0R_STID_Msk (0x7FFUL << CAN_TI0R_STID_Pos) /*!< 0xFFE00000 */ 2556 #define CAN_TI0R_STID CAN_TI0R_STID_Msk /*!<Standard Identifier or Extended Identifier */ 2557 2558 /****************** Bit definition for CAN_TDT0R register *******************/ 2559 #define CAN_TDT0R_DLC_Pos (0U) 2560 #define CAN_TDT0R_DLC_Msk (0xFUL << CAN_TDT0R_DLC_Pos) /*!< 0x0000000F */ 2561 #define CAN_TDT0R_DLC CAN_TDT0R_DLC_Msk /*!<Data Length Code */ 2562 #define CAN_TDT0R_TGT_Pos (8U) 2563 #define CAN_TDT0R_TGT_Msk (0x1UL << CAN_TDT0R_TGT_Pos) /*!< 0x00000100 */ 2564 #define CAN_TDT0R_TGT CAN_TDT0R_TGT_Msk /*!<Transmit Global Time */ 2565 #define CAN_TDT0R_TIME_Pos (16U) 2566 #define CAN_TDT0R_TIME_Msk (0xFFFFUL << CAN_TDT0R_TIME_Pos) /*!< 0xFFFF0000 */ 2567 #define CAN_TDT0R_TIME CAN_TDT0R_TIME_Msk /*!<Message Time Stamp */ 2568 2569 /****************** Bit definition for CAN_TDL0R register *******************/ 2570 #define CAN_TDL0R_DATA0_Pos (0U) 2571 #define CAN_TDL0R_DATA0_Msk (0xFFUL << CAN_TDL0R_DATA0_Pos) /*!< 0x000000FF */ 2572 #define CAN_TDL0R_DATA0 CAN_TDL0R_DATA0_Msk /*!<Data byte 0 */ 2573 #define CAN_TDL0R_DATA1_Pos (8U) 2574 #define CAN_TDL0R_DATA1_Msk (0xFFUL << CAN_TDL0R_DATA1_Pos) /*!< 0x0000FF00 */ 2575 #define CAN_TDL0R_DATA1 CAN_TDL0R_DATA1_Msk /*!<Data byte 1 */ 2576 #define CAN_TDL0R_DATA2_Pos (16U) 2577 #define CAN_TDL0R_DATA2_Msk (0xFFUL << CAN_TDL0R_DATA2_Pos) /*!< 0x00FF0000 */ 2578 #define CAN_TDL0R_DATA2 CAN_TDL0R_DATA2_Msk /*!<Data byte 2 */ 2579 #define CAN_TDL0R_DATA3_Pos (24U) 2580 #define CAN_TDL0R_DATA3_Msk (0xFFUL << CAN_TDL0R_DATA3_Pos) /*!< 0xFF000000 */ 2581 #define CAN_TDL0R_DATA3 CAN_TDL0R_DATA3_Msk /*!<Data byte 3 */ 2582 2583 /****************** Bit definition for CAN_TDH0R register *******************/ 2584 #define CAN_TDH0R_DATA4_Pos (0U) 2585 #define CAN_TDH0R_DATA4_Msk (0xFFUL << CAN_TDH0R_DATA4_Pos) /*!< 0x000000FF */ 2586 #define CAN_TDH0R_DATA4 CAN_TDH0R_DATA4_Msk /*!<Data byte 4 */ 2587 #define CAN_TDH0R_DATA5_Pos (8U) 2588 #define CAN_TDH0R_DATA5_Msk (0xFFUL << CAN_TDH0R_DATA5_Pos) /*!< 0x0000FF00 */ 2589 #define CAN_TDH0R_DATA5 CAN_TDH0R_DATA5_Msk /*!<Data byte 5 */ 2590 #define CAN_TDH0R_DATA6_Pos (16U) 2591 #define CAN_TDH0R_DATA6_Msk (0xFFUL << CAN_TDH0R_DATA6_Pos) /*!< 0x00FF0000 */ 2592 #define CAN_TDH0R_DATA6 CAN_TDH0R_DATA6_Msk /*!<Data byte 6 */ 2593 #define CAN_TDH0R_DATA7_Pos (24U) 2594 #define CAN_TDH0R_DATA7_Msk (0xFFUL << CAN_TDH0R_DATA7_Pos) /*!< 0xFF000000 */ 2595 #define CAN_TDH0R_DATA7 CAN_TDH0R_DATA7_Msk /*!<Data byte 7 */ 2596 2597 /******************* Bit definition for CAN_TI1R register *******************/ 2598 #define CAN_TI1R_TXRQ_Pos (0U) 2599 #define CAN_TI1R_TXRQ_Msk (0x1UL << CAN_TI1R_TXRQ_Pos) /*!< 0x00000001 */ 2600 #define CAN_TI1R_TXRQ CAN_TI1R_TXRQ_Msk /*!<Transmit Mailbox Request */ 2601 #define CAN_TI1R_RTR_Pos (1U) 2602 #define CAN_TI1R_RTR_Msk (0x1UL << CAN_TI1R_RTR_Pos) /*!< 0x00000002 */ 2603 #define CAN_TI1R_RTR CAN_TI1R_RTR_Msk /*!<Remote Transmission Request */ 2604 #define CAN_TI1R_IDE_Pos (2U) 2605 #define CAN_TI1R_IDE_Msk (0x1UL << CAN_TI1R_IDE_Pos) /*!< 0x00000004 */ 2606 #define CAN_TI1R_IDE CAN_TI1R_IDE_Msk /*!<Identifier Extension */ 2607 #define CAN_TI1R_EXID_Pos (3U) 2608 #define CAN_TI1R_EXID_Msk (0x3FFFFUL << CAN_TI1R_EXID_Pos) /*!< 0x001FFFF8 */ 2609 #define CAN_TI1R_EXID CAN_TI1R_EXID_Msk /*!<Extended Identifier */ 2610 #define CAN_TI1R_STID_Pos (21U) 2611 #define CAN_TI1R_STID_Msk (0x7FFUL << CAN_TI1R_STID_Pos) /*!< 0xFFE00000 */ 2612 #define CAN_TI1R_STID CAN_TI1R_STID_Msk /*!<Standard Identifier or Extended Identifier */ 2613 2614 /******************* Bit definition for CAN_TDT1R register ******************/ 2615 #define CAN_TDT1R_DLC_Pos (0U) 2616 #define CAN_TDT1R_DLC_Msk (0xFUL << CAN_TDT1R_DLC_Pos) /*!< 0x0000000F */ 2617 #define CAN_TDT1R_DLC CAN_TDT1R_DLC_Msk /*!<Data Length Code */ 2618 #define CAN_TDT1R_TGT_Pos (8U) 2619 #define CAN_TDT1R_TGT_Msk (0x1UL << CAN_TDT1R_TGT_Pos) /*!< 0x00000100 */ 2620 #define CAN_TDT1R_TGT CAN_TDT1R_TGT_Msk /*!<Transmit Global Time */ 2621 #define CAN_TDT1R_TIME_Pos (16U) 2622 #define CAN_TDT1R_TIME_Msk (0xFFFFUL << CAN_TDT1R_TIME_Pos) /*!< 0xFFFF0000 */ 2623 #define CAN_TDT1R_TIME CAN_TDT1R_TIME_Msk /*!<Message Time Stamp */ 2624 2625 /******************* Bit definition for CAN_TDL1R register ******************/ 2626 #define CAN_TDL1R_DATA0_Pos (0U) 2627 #define CAN_TDL1R_DATA0_Msk (0xFFUL << CAN_TDL1R_DATA0_Pos) /*!< 0x000000FF */ 2628 #define CAN_TDL1R_DATA0 CAN_TDL1R_DATA0_Msk /*!<Data byte 0 */ 2629 #define CAN_TDL1R_DATA1_Pos (8U) 2630 #define CAN_TDL1R_DATA1_Msk (0xFFUL << CAN_TDL1R_DATA1_Pos) /*!< 0x0000FF00 */ 2631 #define CAN_TDL1R_DATA1 CAN_TDL1R_DATA1_Msk /*!<Data byte 1 */ 2632 #define CAN_TDL1R_DATA2_Pos (16U) 2633 #define CAN_TDL1R_DATA2_Msk (0xFFUL << CAN_TDL1R_DATA2_Pos) /*!< 0x00FF0000 */ 2634 #define CAN_TDL1R_DATA2 CAN_TDL1R_DATA2_Msk /*!<Data byte 2 */ 2635 #define CAN_TDL1R_DATA3_Pos (24U) 2636 #define CAN_TDL1R_DATA3_Msk (0xFFUL << CAN_TDL1R_DATA3_Pos) /*!< 0xFF000000 */ 2637 #define CAN_TDL1R_DATA3 CAN_TDL1R_DATA3_Msk /*!<Data byte 3 */ 2638 2639 /******************* Bit definition for CAN_TDH1R register ******************/ 2640 #define CAN_TDH1R_DATA4_Pos (0U) 2641 #define CAN_TDH1R_DATA4_Msk (0xFFUL << CAN_TDH1R_DATA4_Pos) /*!< 0x000000FF */ 2642 #define CAN_TDH1R_DATA4 CAN_TDH1R_DATA4_Msk /*!<Data byte 4 */ 2643 #define CAN_TDH1R_DATA5_Pos (8U) 2644 #define CAN_TDH1R_DATA5_Msk (0xFFUL << CAN_TDH1R_DATA5_Pos) /*!< 0x0000FF00 */ 2645 #define CAN_TDH1R_DATA5 CAN_TDH1R_DATA5_Msk /*!<Data byte 5 */ 2646 #define CAN_TDH1R_DATA6_Pos (16U) 2647 #define CAN_TDH1R_DATA6_Msk (0xFFUL << CAN_TDH1R_DATA6_Pos) /*!< 0x00FF0000 */ 2648 #define CAN_TDH1R_DATA6 CAN_TDH1R_DATA6_Msk /*!<Data byte 6 */ 2649 #define CAN_TDH1R_DATA7_Pos (24U) 2650 #define CAN_TDH1R_DATA7_Msk (0xFFUL << CAN_TDH1R_DATA7_Pos) /*!< 0xFF000000 */ 2651 #define CAN_TDH1R_DATA7 CAN_TDH1R_DATA7_Msk /*!<Data byte 7 */ 2652 2653 /******************* Bit definition for CAN_TI2R register *******************/ 2654 #define CAN_TI2R_TXRQ_Pos (0U) 2655 #define CAN_TI2R_TXRQ_Msk (0x1UL << CAN_TI2R_TXRQ_Pos) /*!< 0x00000001 */ 2656 #define CAN_TI2R_TXRQ CAN_TI2R_TXRQ_Msk /*!<Transmit Mailbox Request */ 2657 #define CAN_TI2R_RTR_Pos (1U) 2658 #define CAN_TI2R_RTR_Msk (0x1UL << CAN_TI2R_RTR_Pos) /*!< 0x00000002 */ 2659 #define CAN_TI2R_RTR CAN_TI2R_RTR_Msk /*!<Remote Transmission Request */ 2660 #define CAN_TI2R_IDE_Pos (2U) 2661 #define CAN_TI2R_IDE_Msk (0x1UL << CAN_TI2R_IDE_Pos) /*!< 0x00000004 */ 2662 #define CAN_TI2R_IDE CAN_TI2R_IDE_Msk /*!<Identifier Extension */ 2663 #define CAN_TI2R_EXID_Pos (3U) 2664 #define CAN_TI2R_EXID_Msk (0x3FFFFUL << CAN_TI2R_EXID_Pos) /*!< 0x001FFFF8 */ 2665 #define CAN_TI2R_EXID CAN_TI2R_EXID_Msk /*!<Extended identifier */ 2666 #define CAN_TI2R_STID_Pos (21U) 2667 #define CAN_TI2R_STID_Msk (0x7FFUL << CAN_TI2R_STID_Pos) /*!< 0xFFE00000 */ 2668 #define CAN_TI2R_STID CAN_TI2R_STID_Msk /*!<Standard Identifier or Extended Identifier */ 2669 2670 /******************* Bit definition for CAN_TDT2R register ******************/ 2671 #define CAN_TDT2R_DLC_Pos (0U) 2672 #define CAN_TDT2R_DLC_Msk (0xFUL << CAN_TDT2R_DLC_Pos) /*!< 0x0000000F */ 2673 #define CAN_TDT2R_DLC CAN_TDT2R_DLC_Msk /*!<Data Length Code */ 2674 #define CAN_TDT2R_TGT_Pos (8U) 2675 #define CAN_TDT2R_TGT_Msk (0x1UL << CAN_TDT2R_TGT_Pos) /*!< 0x00000100 */ 2676 #define CAN_TDT2R_TGT CAN_TDT2R_TGT_Msk /*!<Transmit Global Time */ 2677 #define CAN_TDT2R_TIME_Pos (16U) 2678 #define CAN_TDT2R_TIME_Msk (0xFFFFUL << CAN_TDT2R_TIME_Pos) /*!< 0xFFFF0000 */ 2679 #define CAN_TDT2R_TIME CAN_TDT2R_TIME_Msk /*!<Message Time Stamp */ 2680 2681 /******************* Bit definition for CAN_TDL2R register ******************/ 2682 #define CAN_TDL2R_DATA0_Pos (0U) 2683 #define CAN_TDL2R_DATA0_Msk (0xFFUL << CAN_TDL2R_DATA0_Pos) /*!< 0x000000FF */ 2684 #define CAN_TDL2R_DATA0 CAN_TDL2R_DATA0_Msk /*!<Data byte 0 */ 2685 #define CAN_TDL2R_DATA1_Pos (8U) 2686 #define CAN_TDL2R_DATA1_Msk (0xFFUL << CAN_TDL2R_DATA1_Pos) /*!< 0x0000FF00 */ 2687 #define CAN_TDL2R_DATA1 CAN_TDL2R_DATA1_Msk /*!<Data byte 1 */ 2688 #define CAN_TDL2R_DATA2_Pos (16U) 2689 #define CAN_TDL2R_DATA2_Msk (0xFFUL << CAN_TDL2R_DATA2_Pos) /*!< 0x00FF0000 */ 2690 #define CAN_TDL2R_DATA2 CAN_TDL2R_DATA2_Msk /*!<Data byte 2 */ 2691 #define CAN_TDL2R_DATA3_Pos (24U) 2692 #define CAN_TDL2R_DATA3_Msk (0xFFUL << CAN_TDL2R_DATA3_Pos) /*!< 0xFF000000 */ 2693 #define CAN_TDL2R_DATA3 CAN_TDL2R_DATA3_Msk /*!<Data byte 3 */ 2694 2695 /******************* Bit definition for CAN_TDH2R register ******************/ 2696 #define CAN_TDH2R_DATA4_Pos (0U) 2697 #define CAN_TDH2R_DATA4_Msk (0xFFUL << CAN_TDH2R_DATA4_Pos) /*!< 0x000000FF */ 2698 #define CAN_TDH2R_DATA4 CAN_TDH2R_DATA4_Msk /*!<Data byte 4 */ 2699 #define CAN_TDH2R_DATA5_Pos (8U) 2700 #define CAN_TDH2R_DATA5_Msk (0xFFUL << CAN_TDH2R_DATA5_Pos) /*!< 0x0000FF00 */ 2701 #define CAN_TDH2R_DATA5 CAN_TDH2R_DATA5_Msk /*!<Data byte 5 */ 2702 #define CAN_TDH2R_DATA6_Pos (16U) 2703 #define CAN_TDH2R_DATA6_Msk (0xFFUL << CAN_TDH2R_DATA6_Pos) /*!< 0x00FF0000 */ 2704 #define CAN_TDH2R_DATA6 CAN_TDH2R_DATA6_Msk /*!<Data byte 6 */ 2705 #define CAN_TDH2R_DATA7_Pos (24U) 2706 #define CAN_TDH2R_DATA7_Msk (0xFFUL << CAN_TDH2R_DATA7_Pos) /*!< 0xFF000000 */ 2707 #define CAN_TDH2R_DATA7 CAN_TDH2R_DATA7_Msk /*!<Data byte 7 */ 2708 2709 /******************* Bit definition for CAN_RI0R register *******************/ 2710 #define CAN_RI0R_RTR_Pos (1U) 2711 #define CAN_RI0R_RTR_Msk (0x1UL << CAN_RI0R_RTR_Pos) /*!< 0x00000002 */ 2712 #define CAN_RI0R_RTR CAN_RI0R_RTR_Msk /*!<Remote Transmission Request */ 2713 #define CAN_RI0R_IDE_Pos (2U) 2714 #define CAN_RI0R_IDE_Msk (0x1UL << CAN_RI0R_IDE_Pos) /*!< 0x00000004 */ 2715 #define CAN_RI0R_IDE CAN_RI0R_IDE_Msk /*!<Identifier Extension */ 2716 #define CAN_RI0R_EXID_Pos (3U) 2717 #define CAN_RI0R_EXID_Msk (0x3FFFFUL << CAN_RI0R_EXID_Pos) /*!< 0x001FFFF8 */ 2718 #define CAN_RI0R_EXID CAN_RI0R_EXID_Msk /*!<Extended Identifier */ 2719 #define CAN_RI0R_STID_Pos (21U) 2720 #define CAN_RI0R_STID_Msk (0x7FFUL << CAN_RI0R_STID_Pos) /*!< 0xFFE00000 */ 2721 #define CAN_RI0R_STID CAN_RI0R_STID_Msk /*!<Standard Identifier or Extended Identifier */ 2722 2723 /******************* Bit definition for CAN_RDT0R register ******************/ 2724 #define CAN_RDT0R_DLC_Pos (0U) 2725 #define CAN_RDT0R_DLC_Msk (0xFUL << CAN_RDT0R_DLC_Pos) /*!< 0x0000000F */ 2726 #define CAN_RDT0R_DLC CAN_RDT0R_DLC_Msk /*!<Data Length Code */ 2727 #define CAN_RDT0R_FMI_Pos (8U) 2728 #define CAN_RDT0R_FMI_Msk (0xFFUL << CAN_RDT0R_FMI_Pos) /*!< 0x0000FF00 */ 2729 #define CAN_RDT0R_FMI CAN_RDT0R_FMI_Msk /*!<Filter Match Index */ 2730 #define CAN_RDT0R_TIME_Pos (16U) 2731 #define CAN_RDT0R_TIME_Msk (0xFFFFUL << CAN_RDT0R_TIME_Pos) /*!< 0xFFFF0000 */ 2732 #define CAN_RDT0R_TIME CAN_RDT0R_TIME_Msk /*!<Message Time Stamp */ 2733 2734 /******************* Bit definition for CAN_RDL0R register ******************/ 2735 #define CAN_RDL0R_DATA0_Pos (0U) 2736 #define CAN_RDL0R_DATA0_Msk (0xFFUL << CAN_RDL0R_DATA0_Pos) /*!< 0x000000FF */ 2737 #define CAN_RDL0R_DATA0 CAN_RDL0R_DATA0_Msk /*!<Data byte 0 */ 2738 #define CAN_RDL0R_DATA1_Pos (8U) 2739 #define CAN_RDL0R_DATA1_Msk (0xFFUL << CAN_RDL0R_DATA1_Pos) /*!< 0x0000FF00 */ 2740 #define CAN_RDL0R_DATA1 CAN_RDL0R_DATA1_Msk /*!<Data byte 1 */ 2741 #define CAN_RDL0R_DATA2_Pos (16U) 2742 #define CAN_RDL0R_DATA2_Msk (0xFFUL << CAN_RDL0R_DATA2_Pos) /*!< 0x00FF0000 */ 2743 #define CAN_RDL0R_DATA2 CAN_RDL0R_DATA2_Msk /*!<Data byte 2 */ 2744 #define CAN_RDL0R_DATA3_Pos (24U) 2745 #define CAN_RDL0R_DATA3_Msk (0xFFUL << CAN_RDL0R_DATA3_Pos) /*!< 0xFF000000 */ 2746 #define CAN_RDL0R_DATA3 CAN_RDL0R_DATA3_Msk /*!<Data byte 3 */ 2747 2748 /******************* Bit definition for CAN_RDH0R register ******************/ 2749 #define CAN_RDH0R_DATA4_Pos (0U) 2750 #define CAN_RDH0R_DATA4_Msk (0xFFUL << CAN_RDH0R_DATA4_Pos) /*!< 0x000000FF */ 2751 #define CAN_RDH0R_DATA4 CAN_RDH0R_DATA4_Msk /*!<Data byte 4 */ 2752 #define CAN_RDH0R_DATA5_Pos (8U) 2753 #define CAN_RDH0R_DATA5_Msk (0xFFUL << CAN_RDH0R_DATA5_Pos) /*!< 0x0000FF00 */ 2754 #define CAN_RDH0R_DATA5 CAN_RDH0R_DATA5_Msk /*!<Data byte 5 */ 2755 #define CAN_RDH0R_DATA6_Pos (16U) 2756 #define CAN_RDH0R_DATA6_Msk (0xFFUL << CAN_RDH0R_DATA6_Pos) /*!< 0x00FF0000 */ 2757 #define CAN_RDH0R_DATA6 CAN_RDH0R_DATA6_Msk /*!<Data byte 6 */ 2758 #define CAN_RDH0R_DATA7_Pos (24U) 2759 #define CAN_RDH0R_DATA7_Msk (0xFFUL << CAN_RDH0R_DATA7_Pos) /*!< 0xFF000000 */ 2760 #define CAN_RDH0R_DATA7 CAN_RDH0R_DATA7_Msk /*!<Data byte 7 */ 2761 2762 /******************* Bit definition for CAN_RI1R register *******************/ 2763 #define CAN_RI1R_RTR_Pos (1U) 2764 #define CAN_RI1R_RTR_Msk (0x1UL << CAN_RI1R_RTR_Pos) /*!< 0x00000002 */ 2765 #define CAN_RI1R_RTR CAN_RI1R_RTR_Msk /*!<Remote Transmission Request */ 2766 #define CAN_RI1R_IDE_Pos (2U) 2767 #define CAN_RI1R_IDE_Msk (0x1UL << CAN_RI1R_IDE_Pos) /*!< 0x00000004 */ 2768 #define CAN_RI1R_IDE CAN_RI1R_IDE_Msk /*!<Identifier Extension */ 2769 #define CAN_RI1R_EXID_Pos (3U) 2770 #define CAN_RI1R_EXID_Msk (0x3FFFFUL << CAN_RI1R_EXID_Pos) /*!< 0x001FFFF8 */ 2771 #define CAN_RI1R_EXID CAN_RI1R_EXID_Msk /*!<Extended identifier */ 2772 #define CAN_RI1R_STID_Pos (21U) 2773 #define CAN_RI1R_STID_Msk (0x7FFUL << CAN_RI1R_STID_Pos) /*!< 0xFFE00000 */ 2774 #define CAN_RI1R_STID CAN_RI1R_STID_Msk /*!<Standard Identifier or Extended Identifier */ 2775 2776 /******************* Bit definition for CAN_RDT1R register ******************/ 2777 #define CAN_RDT1R_DLC_Pos (0U) 2778 #define CAN_RDT1R_DLC_Msk (0xFUL << CAN_RDT1R_DLC_Pos) /*!< 0x0000000F */ 2779 #define CAN_RDT1R_DLC CAN_RDT1R_DLC_Msk /*!<Data Length Code */ 2780 #define CAN_RDT1R_FMI_Pos (8U) 2781 #define CAN_RDT1R_FMI_Msk (0xFFUL << CAN_RDT1R_FMI_Pos) /*!< 0x0000FF00 */ 2782 #define CAN_RDT1R_FMI CAN_RDT1R_FMI_Msk /*!<Filter Match Index */ 2783 #define CAN_RDT1R_TIME_Pos (16U) 2784 #define CAN_RDT1R_TIME_Msk (0xFFFFUL << CAN_RDT1R_TIME_Pos) /*!< 0xFFFF0000 */ 2785 #define CAN_RDT1R_TIME CAN_RDT1R_TIME_Msk /*!<Message Time Stamp */ 2786 2787 /******************* Bit definition for CAN_RDL1R register ******************/ 2788 #define CAN_RDL1R_DATA0_Pos (0U) 2789 #define CAN_RDL1R_DATA0_Msk (0xFFUL << CAN_RDL1R_DATA0_Pos) /*!< 0x000000FF */ 2790 #define CAN_RDL1R_DATA0 CAN_RDL1R_DATA0_Msk /*!<Data byte 0 */ 2791 #define CAN_RDL1R_DATA1_Pos (8U) 2792 #define CAN_RDL1R_DATA1_Msk (0xFFUL << CAN_RDL1R_DATA1_Pos) /*!< 0x0000FF00 */ 2793 #define CAN_RDL1R_DATA1 CAN_RDL1R_DATA1_Msk /*!<Data byte 1 */ 2794 #define CAN_RDL1R_DATA2_Pos (16U) 2795 #define CAN_RDL1R_DATA2_Msk (0xFFUL << CAN_RDL1R_DATA2_Pos) /*!< 0x00FF0000 */ 2796 #define CAN_RDL1R_DATA2 CAN_RDL1R_DATA2_Msk /*!<Data byte 2 */ 2797 #define CAN_RDL1R_DATA3_Pos (24U) 2798 #define CAN_RDL1R_DATA3_Msk (0xFFUL << CAN_RDL1R_DATA3_Pos) /*!< 0xFF000000 */ 2799 #define CAN_RDL1R_DATA3 CAN_RDL1R_DATA3_Msk /*!<Data byte 3 */ 2800 2801 /******************* Bit definition for CAN_RDH1R register ******************/ 2802 #define CAN_RDH1R_DATA4_Pos (0U) 2803 #define CAN_RDH1R_DATA4_Msk (0xFFUL << CAN_RDH1R_DATA4_Pos) /*!< 0x000000FF */ 2804 #define CAN_RDH1R_DATA4 CAN_RDH1R_DATA4_Msk /*!<Data byte 4 */ 2805 #define CAN_RDH1R_DATA5_Pos (8U) 2806 #define CAN_RDH1R_DATA5_Msk (0xFFUL << CAN_RDH1R_DATA5_Pos) /*!< 0x0000FF00 */ 2807 #define CAN_RDH1R_DATA5 CAN_RDH1R_DATA5_Msk /*!<Data byte 5 */ 2808 #define CAN_RDH1R_DATA6_Pos (16U) 2809 #define CAN_RDH1R_DATA6_Msk (0xFFUL << CAN_RDH1R_DATA6_Pos) /*!< 0x00FF0000 */ 2810 #define CAN_RDH1R_DATA6 CAN_RDH1R_DATA6_Msk /*!<Data byte 6 */ 2811 #define CAN_RDH1R_DATA7_Pos (24U) 2812 #define CAN_RDH1R_DATA7_Msk (0xFFUL << CAN_RDH1R_DATA7_Pos) /*!< 0xFF000000 */ 2813 #define CAN_RDH1R_DATA7 CAN_RDH1R_DATA7_Msk /*!<Data byte 7 */ 2814 2815 /*!<CAN filter registers */ 2816 /******************* Bit definition for CAN_FMR register ********************/ 2817 #define CAN_FMR_FINIT_Pos (0U) 2818 #define CAN_FMR_FINIT_Msk (0x1UL << CAN_FMR_FINIT_Pos) /*!< 0x00000001 */ 2819 #define CAN_FMR_FINIT CAN_FMR_FINIT_Msk /*!<Filter Init Mode */ 2820 2821 /******************* Bit definition for CAN_FM1R register *******************/ 2822 #define CAN_FM1R_FBM_Pos (0U) 2823 #define CAN_FM1R_FBM_Msk (0x3FFFUL << CAN_FM1R_FBM_Pos) /*!< 0x00003FFF */ 2824 #define CAN_FM1R_FBM CAN_FM1R_FBM_Msk /*!<Filter Mode */ 2825 #define CAN_FM1R_FBM0_Pos (0U) 2826 #define CAN_FM1R_FBM0_Msk (0x1UL << CAN_FM1R_FBM0_Pos) /*!< 0x00000001 */ 2827 #define CAN_FM1R_FBM0 CAN_FM1R_FBM0_Msk /*!<Filter Init Mode bit 0 */ 2828 #define CAN_FM1R_FBM1_Pos (1U) 2829 #define CAN_FM1R_FBM1_Msk (0x1UL << CAN_FM1R_FBM1_Pos) /*!< 0x00000002 */ 2830 #define CAN_FM1R_FBM1 CAN_FM1R_FBM1_Msk /*!<Filter Init Mode bit 1 */ 2831 #define CAN_FM1R_FBM2_Pos (2U) 2832 #define CAN_FM1R_FBM2_Msk (0x1UL << CAN_FM1R_FBM2_Pos) /*!< 0x00000004 */ 2833 #define CAN_FM1R_FBM2 CAN_FM1R_FBM2_Msk /*!<Filter Init Mode bit 2 */ 2834 #define CAN_FM1R_FBM3_Pos (3U) 2835 #define CAN_FM1R_FBM3_Msk (0x1UL << CAN_FM1R_FBM3_Pos) /*!< 0x00000008 */ 2836 #define CAN_FM1R_FBM3 CAN_FM1R_FBM3_Msk /*!<Filter Init Mode bit 3 */ 2837 #define CAN_FM1R_FBM4_Pos (4U) 2838 #define CAN_FM1R_FBM4_Msk (0x1UL << CAN_FM1R_FBM4_Pos) /*!< 0x00000010 */ 2839 #define CAN_FM1R_FBM4 CAN_FM1R_FBM4_Msk /*!<Filter Init Mode bit 4 */ 2840 #define CAN_FM1R_FBM5_Pos (5U) 2841 #define CAN_FM1R_FBM5_Msk (0x1UL << CAN_FM1R_FBM5_Pos) /*!< 0x00000020 */ 2842 #define CAN_FM1R_FBM5 CAN_FM1R_FBM5_Msk /*!<Filter Init Mode bit 5 */ 2843 #define CAN_FM1R_FBM6_Pos (6U) 2844 #define CAN_FM1R_FBM6_Msk (0x1UL << CAN_FM1R_FBM6_Pos) /*!< 0x00000040 */ 2845 #define CAN_FM1R_FBM6 CAN_FM1R_FBM6_Msk /*!<Filter Init Mode bit 6 */ 2846 #define CAN_FM1R_FBM7_Pos (7U) 2847 #define CAN_FM1R_FBM7_Msk (0x1UL << CAN_FM1R_FBM7_Pos) /*!< 0x00000080 */ 2848 #define CAN_FM1R_FBM7 CAN_FM1R_FBM7_Msk /*!<Filter Init Mode bit 7 */ 2849 #define CAN_FM1R_FBM8_Pos (8U) 2850 #define CAN_FM1R_FBM8_Msk (0x1UL << CAN_FM1R_FBM8_Pos) /*!< 0x00000100 */ 2851 #define CAN_FM1R_FBM8 CAN_FM1R_FBM8_Msk /*!<Filter Init Mode bit 8 */ 2852 #define CAN_FM1R_FBM9_Pos (9U) 2853 #define CAN_FM1R_FBM9_Msk (0x1UL << CAN_FM1R_FBM9_Pos) /*!< 0x00000200 */ 2854 #define CAN_FM1R_FBM9 CAN_FM1R_FBM9_Msk /*!<Filter Init Mode bit 9 */ 2855 #define CAN_FM1R_FBM10_Pos (10U) 2856 #define CAN_FM1R_FBM10_Msk (0x1UL << CAN_FM1R_FBM10_Pos) /*!< 0x00000400 */ 2857 #define CAN_FM1R_FBM10 CAN_FM1R_FBM10_Msk /*!<Filter Init Mode bit 10 */ 2858 #define CAN_FM1R_FBM11_Pos (11U) 2859 #define CAN_FM1R_FBM11_Msk (0x1UL << CAN_FM1R_FBM11_Pos) /*!< 0x00000800 */ 2860 #define CAN_FM1R_FBM11 CAN_FM1R_FBM11_Msk /*!<Filter Init Mode bit 11 */ 2861 #define CAN_FM1R_FBM12_Pos (12U) 2862 #define CAN_FM1R_FBM12_Msk (0x1UL << CAN_FM1R_FBM12_Pos) /*!< 0x00001000 */ 2863 #define CAN_FM1R_FBM12 CAN_FM1R_FBM12_Msk /*!<Filter Init Mode bit 12 */ 2864 #define CAN_FM1R_FBM13_Pos (13U) 2865 #define CAN_FM1R_FBM13_Msk (0x1UL << CAN_FM1R_FBM13_Pos) /*!< 0x00002000 */ 2866 #define CAN_FM1R_FBM13 CAN_FM1R_FBM13_Msk /*!<Filter Init Mode bit 13 */ 2867 2868 /******************* Bit definition for CAN_FS1R register *******************/ 2869 #define CAN_FS1R_FSC_Pos (0U) 2870 #define CAN_FS1R_FSC_Msk (0x3FFFUL << CAN_FS1R_FSC_Pos) /*!< 0x00003FFF */ 2871 #define CAN_FS1R_FSC CAN_FS1R_FSC_Msk /*!<Filter Scale Configuration */ 2872 #define CAN_FS1R_FSC0_Pos (0U) 2873 #define CAN_FS1R_FSC0_Msk (0x1UL << CAN_FS1R_FSC0_Pos) /*!< 0x00000001 */ 2874 #define CAN_FS1R_FSC0 CAN_FS1R_FSC0_Msk /*!<Filter Scale Configuration bit 0 */ 2875 #define CAN_FS1R_FSC1_Pos (1U) 2876 #define CAN_FS1R_FSC1_Msk (0x1UL << CAN_FS1R_FSC1_Pos) /*!< 0x00000002 */ 2877 #define CAN_FS1R_FSC1 CAN_FS1R_FSC1_Msk /*!<Filter Scale Configuration bit 1 */ 2878 #define CAN_FS1R_FSC2_Pos (2U) 2879 #define CAN_FS1R_FSC2_Msk (0x1UL << CAN_FS1R_FSC2_Pos) /*!< 0x00000004 */ 2880 #define CAN_FS1R_FSC2 CAN_FS1R_FSC2_Msk /*!<Filter Scale Configuration bit 2 */ 2881 #define CAN_FS1R_FSC3_Pos (3U) 2882 #define CAN_FS1R_FSC3_Msk (0x1UL << CAN_FS1R_FSC3_Pos) /*!< 0x00000008 */ 2883 #define CAN_FS1R_FSC3 CAN_FS1R_FSC3_Msk /*!<Filter Scale Configuration bit 3 */ 2884 #define CAN_FS1R_FSC4_Pos (4U) 2885 #define CAN_FS1R_FSC4_Msk (0x1UL << CAN_FS1R_FSC4_Pos) /*!< 0x00000010 */ 2886 #define CAN_FS1R_FSC4 CAN_FS1R_FSC4_Msk /*!<Filter Scale Configuration bit 4 */ 2887 #define CAN_FS1R_FSC5_Pos (5U) 2888 #define CAN_FS1R_FSC5_Msk (0x1UL << CAN_FS1R_FSC5_Pos) /*!< 0x00000020 */ 2889 #define CAN_FS1R_FSC5 CAN_FS1R_FSC5_Msk /*!<Filter Scale Configuration bit 5 */ 2890 #define CAN_FS1R_FSC6_Pos (6U) 2891 #define CAN_FS1R_FSC6_Msk (0x1UL << CAN_FS1R_FSC6_Pos) /*!< 0x00000040 */ 2892 #define CAN_FS1R_FSC6 CAN_FS1R_FSC6_Msk /*!<Filter Scale Configuration bit 6 */ 2893 #define CAN_FS1R_FSC7_Pos (7U) 2894 #define CAN_FS1R_FSC7_Msk (0x1UL << CAN_FS1R_FSC7_Pos) /*!< 0x00000080 */ 2895 #define CAN_FS1R_FSC7 CAN_FS1R_FSC7_Msk /*!<Filter Scale Configuration bit 7 */ 2896 #define CAN_FS1R_FSC8_Pos (8U) 2897 #define CAN_FS1R_FSC8_Msk (0x1UL << CAN_FS1R_FSC8_Pos) /*!< 0x00000100 */ 2898 #define CAN_FS1R_FSC8 CAN_FS1R_FSC8_Msk /*!<Filter Scale Configuration bit 8 */ 2899 #define CAN_FS1R_FSC9_Pos (9U) 2900 #define CAN_FS1R_FSC9_Msk (0x1UL << CAN_FS1R_FSC9_Pos) /*!< 0x00000200 */ 2901 #define CAN_FS1R_FSC9 CAN_FS1R_FSC9_Msk /*!<Filter Scale Configuration bit 9 */ 2902 #define CAN_FS1R_FSC10_Pos (10U) 2903 #define CAN_FS1R_FSC10_Msk (0x1UL << CAN_FS1R_FSC10_Pos) /*!< 0x00000400 */ 2904 #define CAN_FS1R_FSC10 CAN_FS1R_FSC10_Msk /*!<Filter Scale Configuration bit 10 */ 2905 #define CAN_FS1R_FSC11_Pos (11U) 2906 #define CAN_FS1R_FSC11_Msk (0x1UL << CAN_FS1R_FSC11_Pos) /*!< 0x00000800 */ 2907 #define CAN_FS1R_FSC11 CAN_FS1R_FSC11_Msk /*!<Filter Scale Configuration bit 11 */ 2908 #define CAN_FS1R_FSC12_Pos (12U) 2909 #define CAN_FS1R_FSC12_Msk (0x1UL << CAN_FS1R_FSC12_Pos) /*!< 0x00001000 */ 2910 #define CAN_FS1R_FSC12 CAN_FS1R_FSC12_Msk /*!<Filter Scale Configuration bit 12 */ 2911 #define CAN_FS1R_FSC13_Pos (13U) 2912 #define CAN_FS1R_FSC13_Msk (0x1UL << CAN_FS1R_FSC13_Pos) /*!< 0x00002000 */ 2913 #define CAN_FS1R_FSC13 CAN_FS1R_FSC13_Msk /*!<Filter Scale Configuration bit 13 */ 2914 2915 /****************** Bit definition for CAN_FFA1R register *******************/ 2916 #define CAN_FFA1R_FFA_Pos (0U) 2917 #define CAN_FFA1R_FFA_Msk (0x3FFFUL << CAN_FFA1R_FFA_Pos) /*!< 0x00003FFF */ 2918 #define CAN_FFA1R_FFA CAN_FFA1R_FFA_Msk /*!<Filter FIFO Assignment */ 2919 #define CAN_FFA1R_FFA0_Pos (0U) 2920 #define CAN_FFA1R_FFA0_Msk (0x1UL << CAN_FFA1R_FFA0_Pos) /*!< 0x00000001 */ 2921 #define CAN_FFA1R_FFA0 CAN_FFA1R_FFA0_Msk /*!<Filter FIFO Assignment for Filter 0 */ 2922 #define CAN_FFA1R_FFA1_Pos (1U) 2923 #define CAN_FFA1R_FFA1_Msk (0x1UL << CAN_FFA1R_FFA1_Pos) /*!< 0x00000002 */ 2924 #define CAN_FFA1R_FFA1 CAN_FFA1R_FFA1_Msk /*!<Filter FIFO Assignment for Filter 1 */ 2925 #define CAN_FFA1R_FFA2_Pos (2U) 2926 #define CAN_FFA1R_FFA2_Msk (0x1UL << CAN_FFA1R_FFA2_Pos) /*!< 0x00000004 */ 2927 #define CAN_FFA1R_FFA2 CAN_FFA1R_FFA2_Msk /*!<Filter FIFO Assignment for Filter 2 */ 2928 #define CAN_FFA1R_FFA3_Pos (3U) 2929 #define CAN_FFA1R_FFA3_Msk (0x1UL << CAN_FFA1R_FFA3_Pos) /*!< 0x00000008 */ 2930 #define CAN_FFA1R_FFA3 CAN_FFA1R_FFA3_Msk /*!<Filter FIFO Assignment for Filter 3 */ 2931 #define CAN_FFA1R_FFA4_Pos (4U) 2932 #define CAN_FFA1R_FFA4_Msk (0x1UL << CAN_FFA1R_FFA4_Pos) /*!< 0x00000010 */ 2933 #define CAN_FFA1R_FFA4 CAN_FFA1R_FFA4_Msk /*!<Filter FIFO Assignment for Filter 4 */ 2934 #define CAN_FFA1R_FFA5_Pos (5U) 2935 #define CAN_FFA1R_FFA5_Msk (0x1UL << CAN_FFA1R_FFA5_Pos) /*!< 0x00000020 */ 2936 #define CAN_FFA1R_FFA5 CAN_FFA1R_FFA5_Msk /*!<Filter FIFO Assignment for Filter 5 */ 2937 #define CAN_FFA1R_FFA6_Pos (6U) 2938 #define CAN_FFA1R_FFA6_Msk (0x1UL << CAN_FFA1R_FFA6_Pos) /*!< 0x00000040 */ 2939 #define CAN_FFA1R_FFA6 CAN_FFA1R_FFA6_Msk /*!<Filter FIFO Assignment for Filter 6 */ 2940 #define CAN_FFA1R_FFA7_Pos (7U) 2941 #define CAN_FFA1R_FFA7_Msk (0x1UL << CAN_FFA1R_FFA7_Pos) /*!< 0x00000080 */ 2942 #define CAN_FFA1R_FFA7 CAN_FFA1R_FFA7_Msk /*!<Filter FIFO Assignment for Filter 7 */ 2943 #define CAN_FFA1R_FFA8_Pos (8U) 2944 #define CAN_FFA1R_FFA8_Msk (0x1UL << CAN_FFA1R_FFA8_Pos) /*!< 0x00000100 */ 2945 #define CAN_FFA1R_FFA8 CAN_FFA1R_FFA8_Msk /*!<Filter FIFO Assignment for Filter 8 */ 2946 #define CAN_FFA1R_FFA9_Pos (9U) 2947 #define CAN_FFA1R_FFA9_Msk (0x1UL << CAN_FFA1R_FFA9_Pos) /*!< 0x00000200 */ 2948 #define CAN_FFA1R_FFA9 CAN_FFA1R_FFA9_Msk /*!<Filter FIFO Assignment for Filter 9 */ 2949 #define CAN_FFA1R_FFA10_Pos (10U) 2950 #define CAN_FFA1R_FFA10_Msk (0x1UL << CAN_FFA1R_FFA10_Pos) /*!< 0x00000400 */ 2951 #define CAN_FFA1R_FFA10 CAN_FFA1R_FFA10_Msk /*!<Filter FIFO Assignment for Filter 10 */ 2952 #define CAN_FFA1R_FFA11_Pos (11U) 2953 #define CAN_FFA1R_FFA11_Msk (0x1UL << CAN_FFA1R_FFA11_Pos) /*!< 0x00000800 */ 2954 #define CAN_FFA1R_FFA11 CAN_FFA1R_FFA11_Msk /*!<Filter FIFO Assignment for Filter 11 */ 2955 #define CAN_FFA1R_FFA12_Pos (12U) 2956 #define CAN_FFA1R_FFA12_Msk (0x1UL << CAN_FFA1R_FFA12_Pos) /*!< 0x00001000 */ 2957 #define CAN_FFA1R_FFA12 CAN_FFA1R_FFA12_Msk /*!<Filter FIFO Assignment for Filter 12 */ 2958 #define CAN_FFA1R_FFA13_Pos (13U) 2959 #define CAN_FFA1R_FFA13_Msk (0x1UL << CAN_FFA1R_FFA13_Pos) /*!< 0x00002000 */ 2960 #define CAN_FFA1R_FFA13 CAN_FFA1R_FFA13_Msk /*!<Filter FIFO Assignment for Filter 13 */ 2961 2962 /******************* Bit definition for CAN_FA1R register *******************/ 2963 #define CAN_FA1R_FACT_Pos (0U) 2964 #define CAN_FA1R_FACT_Msk (0x3FFFUL << CAN_FA1R_FACT_Pos) /*!< 0x00003FFF */ 2965 #define CAN_FA1R_FACT CAN_FA1R_FACT_Msk /*!<Filter Active */ 2966 #define CAN_FA1R_FACT0_Pos (0U) 2967 #define CAN_FA1R_FACT0_Msk (0x1UL << CAN_FA1R_FACT0_Pos) /*!< 0x00000001 */ 2968 #define CAN_FA1R_FACT0 CAN_FA1R_FACT0_Msk /*!<Filter 0 Active */ 2969 #define CAN_FA1R_FACT1_Pos (1U) 2970 #define CAN_FA1R_FACT1_Msk (0x1UL << CAN_FA1R_FACT1_Pos) /*!< 0x00000002 */ 2971 #define CAN_FA1R_FACT1 CAN_FA1R_FACT1_Msk /*!<Filter 1 Active */ 2972 #define CAN_FA1R_FACT2_Pos (2U) 2973 #define CAN_FA1R_FACT2_Msk (0x1UL << CAN_FA1R_FACT2_Pos) /*!< 0x00000004 */ 2974 #define CAN_FA1R_FACT2 CAN_FA1R_FACT2_Msk /*!<Filter 2 Active */ 2975 #define CAN_FA1R_FACT3_Pos (3U) 2976 #define CAN_FA1R_FACT3_Msk (0x1UL << CAN_FA1R_FACT3_Pos) /*!< 0x00000008 */ 2977 #define CAN_FA1R_FACT3 CAN_FA1R_FACT3_Msk /*!<Filter 3 Active */ 2978 #define CAN_FA1R_FACT4_Pos (4U) 2979 #define CAN_FA1R_FACT4_Msk (0x1UL << CAN_FA1R_FACT4_Pos) /*!< 0x00000010 */ 2980 #define CAN_FA1R_FACT4 CAN_FA1R_FACT4_Msk /*!<Filter 4 Active */ 2981 #define CAN_FA1R_FACT5_Pos (5U) 2982 #define CAN_FA1R_FACT5_Msk (0x1UL << CAN_FA1R_FACT5_Pos) /*!< 0x00000020 */ 2983 #define CAN_FA1R_FACT5 CAN_FA1R_FACT5_Msk /*!<Filter 5 Active */ 2984 #define CAN_FA1R_FACT6_Pos (6U) 2985 #define CAN_FA1R_FACT6_Msk (0x1UL << CAN_FA1R_FACT6_Pos) /*!< 0x00000040 */ 2986 #define CAN_FA1R_FACT6 CAN_FA1R_FACT6_Msk /*!<Filter 6 Active */ 2987 #define CAN_FA1R_FACT7_Pos (7U) 2988 #define CAN_FA1R_FACT7_Msk (0x1UL << CAN_FA1R_FACT7_Pos) /*!< 0x00000080 */ 2989 #define CAN_FA1R_FACT7 CAN_FA1R_FACT7_Msk /*!<Filter 7 Active */ 2990 #define CAN_FA1R_FACT8_Pos (8U) 2991 #define CAN_FA1R_FACT8_Msk (0x1UL << CAN_FA1R_FACT8_Pos) /*!< 0x00000100 */ 2992 #define CAN_FA1R_FACT8 CAN_FA1R_FACT8_Msk /*!<Filter 8 Active */ 2993 #define CAN_FA1R_FACT9_Pos (9U) 2994 #define CAN_FA1R_FACT9_Msk (0x1UL << CAN_FA1R_FACT9_Pos) /*!< 0x00000200 */ 2995 #define CAN_FA1R_FACT9 CAN_FA1R_FACT9_Msk /*!<Filter 9 Active */ 2996 #define CAN_FA1R_FACT10_Pos (10U) 2997 #define CAN_FA1R_FACT10_Msk (0x1UL << CAN_FA1R_FACT10_Pos) /*!< 0x00000400 */ 2998 #define CAN_FA1R_FACT10 CAN_FA1R_FACT10_Msk /*!<Filter 10 Active */ 2999 #define CAN_FA1R_FACT11_Pos (11U) 3000 #define CAN_FA1R_FACT11_Msk (0x1UL << CAN_FA1R_FACT11_Pos) /*!< 0x00000800 */ 3001 #define CAN_FA1R_FACT11 CAN_FA1R_FACT11_Msk /*!<Filter 11 Active */ 3002 #define CAN_FA1R_FACT12_Pos (12U) 3003 #define CAN_FA1R_FACT12_Msk (0x1UL << CAN_FA1R_FACT12_Pos) /*!< 0x00001000 */ 3004 #define CAN_FA1R_FACT12 CAN_FA1R_FACT12_Msk /*!<Filter 12 Active */ 3005 #define CAN_FA1R_FACT13_Pos (13U) 3006 #define CAN_FA1R_FACT13_Msk (0x1UL << CAN_FA1R_FACT13_Pos) /*!< 0x00002000 */ 3007 #define CAN_FA1R_FACT13 CAN_FA1R_FACT13_Msk /*!<Filter 13 Active */ 3008 3009 /******************* Bit definition for CAN_F0R1 register *******************/ 3010 #define CAN_F0R1_FB0_Pos (0U) 3011 #define CAN_F0R1_FB0_Msk (0x1UL << CAN_F0R1_FB0_Pos) /*!< 0x00000001 */ 3012 #define CAN_F0R1_FB0 CAN_F0R1_FB0_Msk /*!<Filter bit 0 */ 3013 #define CAN_F0R1_FB1_Pos (1U) 3014 #define CAN_F0R1_FB1_Msk (0x1UL << CAN_F0R1_FB1_Pos) /*!< 0x00000002 */ 3015 #define CAN_F0R1_FB1 CAN_F0R1_FB1_Msk /*!<Filter bit 1 */ 3016 #define CAN_F0R1_FB2_Pos (2U) 3017 #define CAN_F0R1_FB2_Msk (0x1UL << CAN_F0R1_FB2_Pos) /*!< 0x00000004 */ 3018 #define CAN_F0R1_FB2 CAN_F0R1_FB2_Msk /*!<Filter bit 2 */ 3019 #define CAN_F0R1_FB3_Pos (3U) 3020 #define CAN_F0R1_FB3_Msk (0x1UL << CAN_F0R1_FB3_Pos) /*!< 0x00000008 */ 3021 #define CAN_F0R1_FB3 CAN_F0R1_FB3_Msk /*!<Filter bit 3 */ 3022 #define CAN_F0R1_FB4_Pos (4U) 3023 #define CAN_F0R1_FB4_Msk (0x1UL << CAN_F0R1_FB4_Pos) /*!< 0x00000010 */ 3024 #define CAN_F0R1_FB4 CAN_F0R1_FB4_Msk /*!<Filter bit 4 */ 3025 #define CAN_F0R1_FB5_Pos (5U) 3026 #define CAN_F0R1_FB5_Msk (0x1UL << CAN_F0R1_FB5_Pos) /*!< 0x00000020 */ 3027 #define CAN_F0R1_FB5 CAN_F0R1_FB5_Msk /*!<Filter bit 5 */ 3028 #define CAN_F0R1_FB6_Pos (6U) 3029 #define CAN_F0R1_FB6_Msk (0x1UL << CAN_F0R1_FB6_Pos) /*!< 0x00000040 */ 3030 #define CAN_F0R1_FB6 CAN_F0R1_FB6_Msk /*!<Filter bit 6 */ 3031 #define CAN_F0R1_FB7_Pos (7U) 3032 #define CAN_F0R1_FB7_Msk (0x1UL << CAN_F0R1_FB7_Pos) /*!< 0x00000080 */ 3033 #define CAN_F0R1_FB7 CAN_F0R1_FB7_Msk /*!<Filter bit 7 */ 3034 #define CAN_F0R1_FB8_Pos (8U) 3035 #define CAN_F0R1_FB8_Msk (0x1UL << CAN_F0R1_FB8_Pos) /*!< 0x00000100 */ 3036 #define CAN_F0R1_FB8 CAN_F0R1_FB8_Msk /*!<Filter bit 8 */ 3037 #define CAN_F0R1_FB9_Pos (9U) 3038 #define CAN_F0R1_FB9_Msk (0x1UL << CAN_F0R1_FB9_Pos) /*!< 0x00000200 */ 3039 #define CAN_F0R1_FB9 CAN_F0R1_FB9_Msk /*!<Filter bit 9 */ 3040 #define CAN_F0R1_FB10_Pos (10U) 3041 #define CAN_F0R1_FB10_Msk (0x1UL << CAN_F0R1_FB10_Pos) /*!< 0x00000400 */ 3042 #define CAN_F0R1_FB10 CAN_F0R1_FB10_Msk /*!<Filter bit 10 */ 3043 #define CAN_F0R1_FB11_Pos (11U) 3044 #define CAN_F0R1_FB11_Msk (0x1UL << CAN_F0R1_FB11_Pos) /*!< 0x00000800 */ 3045 #define CAN_F0R1_FB11 CAN_F0R1_FB11_Msk /*!<Filter bit 11 */ 3046 #define CAN_F0R1_FB12_Pos (12U) 3047 #define CAN_F0R1_FB12_Msk (0x1UL << CAN_F0R1_FB12_Pos) /*!< 0x00001000 */ 3048 #define CAN_F0R1_FB12 CAN_F0R1_FB12_Msk /*!<Filter bit 12 */ 3049 #define CAN_F0R1_FB13_Pos (13U) 3050 #define CAN_F0R1_FB13_Msk (0x1UL << CAN_F0R1_FB13_Pos) /*!< 0x00002000 */ 3051 #define CAN_F0R1_FB13 CAN_F0R1_FB13_Msk /*!<Filter bit 13 */ 3052 #define CAN_F0R1_FB14_Pos (14U) 3053 #define CAN_F0R1_FB14_Msk (0x1UL << CAN_F0R1_FB14_Pos) /*!< 0x00004000 */ 3054 #define CAN_F0R1_FB14 CAN_F0R1_FB14_Msk /*!<Filter bit 14 */ 3055 #define CAN_F0R1_FB15_Pos (15U) 3056 #define CAN_F0R1_FB15_Msk (0x1UL << CAN_F0R1_FB15_Pos) /*!< 0x00008000 */ 3057 #define CAN_F0R1_FB15 CAN_F0R1_FB15_Msk /*!<Filter bit 15 */ 3058 #define CAN_F0R1_FB16_Pos (16U) 3059 #define CAN_F0R1_FB16_Msk (0x1UL << CAN_F0R1_FB16_Pos) /*!< 0x00010000 */ 3060 #define CAN_F0R1_FB16 CAN_F0R1_FB16_Msk /*!<Filter bit 16 */ 3061 #define CAN_F0R1_FB17_Pos (17U) 3062 #define CAN_F0R1_FB17_Msk (0x1UL << CAN_F0R1_FB17_Pos) /*!< 0x00020000 */ 3063 #define CAN_F0R1_FB17 CAN_F0R1_FB17_Msk /*!<Filter bit 17 */ 3064 #define CAN_F0R1_FB18_Pos (18U) 3065 #define CAN_F0R1_FB18_Msk (0x1UL << CAN_F0R1_FB18_Pos) /*!< 0x00040000 */ 3066 #define CAN_F0R1_FB18 CAN_F0R1_FB18_Msk /*!<Filter bit 18 */ 3067 #define CAN_F0R1_FB19_Pos (19U) 3068 #define CAN_F0R1_FB19_Msk (0x1UL << CAN_F0R1_FB19_Pos) /*!< 0x00080000 */ 3069 #define CAN_F0R1_FB19 CAN_F0R1_FB19_Msk /*!<Filter bit 19 */ 3070 #define CAN_F0R1_FB20_Pos (20U) 3071 #define CAN_F0R1_FB20_Msk (0x1UL << CAN_F0R1_FB20_Pos) /*!< 0x00100000 */ 3072 #define CAN_F0R1_FB20 CAN_F0R1_FB20_Msk /*!<Filter bit 20 */ 3073 #define CAN_F0R1_FB21_Pos (21U) 3074 #define CAN_F0R1_FB21_Msk (0x1UL << CAN_F0R1_FB21_Pos) /*!< 0x00200000 */ 3075 #define CAN_F0R1_FB21 CAN_F0R1_FB21_Msk /*!<Filter bit 21 */ 3076 #define CAN_F0R1_FB22_Pos (22U) 3077 #define CAN_F0R1_FB22_Msk (0x1UL << CAN_F0R1_FB22_Pos) /*!< 0x00400000 */ 3078 #define CAN_F0R1_FB22 CAN_F0R1_FB22_Msk /*!<Filter bit 22 */ 3079 #define CAN_F0R1_FB23_Pos (23U) 3080 #define CAN_F0R1_FB23_Msk (0x1UL << CAN_F0R1_FB23_Pos) /*!< 0x00800000 */ 3081 #define CAN_F0R1_FB23 CAN_F0R1_FB23_Msk /*!<Filter bit 23 */ 3082 #define CAN_F0R1_FB24_Pos (24U) 3083 #define CAN_F0R1_FB24_Msk (0x1UL << CAN_F0R1_FB24_Pos) /*!< 0x01000000 */ 3084 #define CAN_F0R1_FB24 CAN_F0R1_FB24_Msk /*!<Filter bit 24 */ 3085 #define CAN_F0R1_FB25_Pos (25U) 3086 #define CAN_F0R1_FB25_Msk (0x1UL << CAN_F0R1_FB25_Pos) /*!< 0x02000000 */ 3087 #define CAN_F0R1_FB25 CAN_F0R1_FB25_Msk /*!<Filter bit 25 */ 3088 #define CAN_F0R1_FB26_Pos (26U) 3089 #define CAN_F0R1_FB26_Msk (0x1UL << CAN_F0R1_FB26_Pos) /*!< 0x04000000 */ 3090 #define CAN_F0R1_FB26 CAN_F0R1_FB26_Msk /*!<Filter bit 26 */ 3091 #define CAN_F0R1_FB27_Pos (27U) 3092 #define CAN_F0R1_FB27_Msk (0x1UL << CAN_F0R1_FB27_Pos) /*!< 0x08000000 */ 3093 #define CAN_F0R1_FB27 CAN_F0R1_FB27_Msk /*!<Filter bit 27 */ 3094 #define CAN_F0R1_FB28_Pos (28U) 3095 #define CAN_F0R1_FB28_Msk (0x1UL << CAN_F0R1_FB28_Pos) /*!< 0x10000000 */ 3096 #define CAN_F0R1_FB28 CAN_F0R1_FB28_Msk /*!<Filter bit 28 */ 3097 #define CAN_F0R1_FB29_Pos (29U) 3098 #define CAN_F0R1_FB29_Msk (0x1UL << CAN_F0R1_FB29_Pos) /*!< 0x20000000 */ 3099 #define CAN_F0R1_FB29 CAN_F0R1_FB29_Msk /*!<Filter bit 29 */ 3100 #define CAN_F0R1_FB30_Pos (30U) 3101 #define CAN_F0R1_FB30_Msk (0x1UL << CAN_F0R1_FB30_Pos) /*!< 0x40000000 */ 3102 #define CAN_F0R1_FB30 CAN_F0R1_FB30_Msk /*!<Filter bit 30 */ 3103 #define CAN_F0R1_FB31_Pos (31U) 3104 #define CAN_F0R1_FB31_Msk (0x1UL << CAN_F0R1_FB31_Pos) /*!< 0x80000000 */ 3105 #define CAN_F0R1_FB31 CAN_F0R1_FB31_Msk /*!<Filter bit 31 */ 3106 3107 /******************* Bit definition for CAN_F1R1 register *******************/ 3108 #define CAN_F1R1_FB0_Pos (0U) 3109 #define CAN_F1R1_FB0_Msk (0x1UL << CAN_F1R1_FB0_Pos) /*!< 0x00000001 */ 3110 #define CAN_F1R1_FB0 CAN_F1R1_FB0_Msk /*!<Filter bit 0 */ 3111 #define CAN_F1R1_FB1_Pos (1U) 3112 #define CAN_F1R1_FB1_Msk (0x1UL << CAN_F1R1_FB1_Pos) /*!< 0x00000002 */ 3113 #define CAN_F1R1_FB1 CAN_F1R1_FB1_Msk /*!<Filter bit 1 */ 3114 #define CAN_F1R1_FB2_Pos (2U) 3115 #define CAN_F1R1_FB2_Msk (0x1UL << CAN_F1R1_FB2_Pos) /*!< 0x00000004 */ 3116 #define CAN_F1R1_FB2 CAN_F1R1_FB2_Msk /*!<Filter bit 2 */ 3117 #define CAN_F1R1_FB3_Pos (3U) 3118 #define CAN_F1R1_FB3_Msk (0x1UL << CAN_F1R1_FB3_Pos) /*!< 0x00000008 */ 3119 #define CAN_F1R1_FB3 CAN_F1R1_FB3_Msk /*!<Filter bit 3 */ 3120 #define CAN_F1R1_FB4_Pos (4U) 3121 #define CAN_F1R1_FB4_Msk (0x1UL << CAN_F1R1_FB4_Pos) /*!< 0x00000010 */ 3122 #define CAN_F1R1_FB4 CAN_F1R1_FB4_Msk /*!<Filter bit 4 */ 3123 #define CAN_F1R1_FB5_Pos (5U) 3124 #define CAN_F1R1_FB5_Msk (0x1UL << CAN_F1R1_FB5_Pos) /*!< 0x00000020 */ 3125 #define CAN_F1R1_FB5 CAN_F1R1_FB5_Msk /*!<Filter bit 5 */ 3126 #define CAN_F1R1_FB6_Pos (6U) 3127 #define CAN_F1R1_FB6_Msk (0x1UL << CAN_F1R1_FB6_Pos) /*!< 0x00000040 */ 3128 #define CAN_F1R1_FB6 CAN_F1R1_FB6_Msk /*!<Filter bit 6 */ 3129 #define CAN_F1R1_FB7_Pos (7U) 3130 #define CAN_F1R1_FB7_Msk (0x1UL << CAN_F1R1_FB7_Pos) /*!< 0x00000080 */ 3131 #define CAN_F1R1_FB7 CAN_F1R1_FB7_Msk /*!<Filter bit 7 */ 3132 #define CAN_F1R1_FB8_Pos (8U) 3133 #define CAN_F1R1_FB8_Msk (0x1UL << CAN_F1R1_FB8_Pos) /*!< 0x00000100 */ 3134 #define CAN_F1R1_FB8 CAN_F1R1_FB8_Msk /*!<Filter bit 8 */ 3135 #define CAN_F1R1_FB9_Pos (9U) 3136 #define CAN_F1R1_FB9_Msk (0x1UL << CAN_F1R1_FB9_Pos) /*!< 0x00000200 */ 3137 #define CAN_F1R1_FB9 CAN_F1R1_FB9_Msk /*!<Filter bit 9 */ 3138 #define CAN_F1R1_FB10_Pos (10U) 3139 #define CAN_F1R1_FB10_Msk (0x1UL << CAN_F1R1_FB10_Pos) /*!< 0x00000400 */ 3140 #define CAN_F1R1_FB10 CAN_F1R1_FB10_Msk /*!<Filter bit 10 */ 3141 #define CAN_F1R1_FB11_Pos (11U) 3142 #define CAN_F1R1_FB11_Msk (0x1UL << CAN_F1R1_FB11_Pos) /*!< 0x00000800 */ 3143 #define CAN_F1R1_FB11 CAN_F1R1_FB11_Msk /*!<Filter bit 11 */ 3144 #define CAN_F1R1_FB12_Pos (12U) 3145 #define CAN_F1R1_FB12_Msk (0x1UL << CAN_F1R1_FB12_Pos) /*!< 0x00001000 */ 3146 #define CAN_F1R1_FB12 CAN_F1R1_FB12_Msk /*!<Filter bit 12 */ 3147 #define CAN_F1R1_FB13_Pos (13U) 3148 #define CAN_F1R1_FB13_Msk (0x1UL << CAN_F1R1_FB13_Pos) /*!< 0x00002000 */ 3149 #define CAN_F1R1_FB13 CAN_F1R1_FB13_Msk /*!<Filter bit 13 */ 3150 #define CAN_F1R1_FB14_Pos (14U) 3151 #define CAN_F1R1_FB14_Msk (0x1UL << CAN_F1R1_FB14_Pos) /*!< 0x00004000 */ 3152 #define CAN_F1R1_FB14 CAN_F1R1_FB14_Msk /*!<Filter bit 14 */ 3153 #define CAN_F1R1_FB15_Pos (15U) 3154 #define CAN_F1R1_FB15_Msk (0x1UL << CAN_F1R1_FB15_Pos) /*!< 0x00008000 */ 3155 #define CAN_F1R1_FB15 CAN_F1R1_FB15_Msk /*!<Filter bit 15 */ 3156 #define CAN_F1R1_FB16_Pos (16U) 3157 #define CAN_F1R1_FB16_Msk (0x1UL << CAN_F1R1_FB16_Pos) /*!< 0x00010000 */ 3158 #define CAN_F1R1_FB16 CAN_F1R1_FB16_Msk /*!<Filter bit 16 */ 3159 #define CAN_F1R1_FB17_Pos (17U) 3160 #define CAN_F1R1_FB17_Msk (0x1UL << CAN_F1R1_FB17_Pos) /*!< 0x00020000 */ 3161 #define CAN_F1R1_FB17 CAN_F1R1_FB17_Msk /*!<Filter bit 17 */ 3162 #define CAN_F1R1_FB18_Pos (18U) 3163 #define CAN_F1R1_FB18_Msk (0x1UL << CAN_F1R1_FB18_Pos) /*!< 0x00040000 */ 3164 #define CAN_F1R1_FB18 CAN_F1R1_FB18_Msk /*!<Filter bit 18 */ 3165 #define CAN_F1R1_FB19_Pos (19U) 3166 #define CAN_F1R1_FB19_Msk (0x1UL << CAN_F1R1_FB19_Pos) /*!< 0x00080000 */ 3167 #define CAN_F1R1_FB19 CAN_F1R1_FB19_Msk /*!<Filter bit 19 */ 3168 #define CAN_F1R1_FB20_Pos (20U) 3169 #define CAN_F1R1_FB20_Msk (0x1UL << CAN_F1R1_FB20_Pos) /*!< 0x00100000 */ 3170 #define CAN_F1R1_FB20 CAN_F1R1_FB20_Msk /*!<Filter bit 20 */ 3171 #define CAN_F1R1_FB21_Pos (21U) 3172 #define CAN_F1R1_FB21_Msk (0x1UL << CAN_F1R1_FB21_Pos) /*!< 0x00200000 */ 3173 #define CAN_F1R1_FB21 CAN_F1R1_FB21_Msk /*!<Filter bit 21 */ 3174 #define CAN_F1R1_FB22_Pos (22U) 3175 #define CAN_F1R1_FB22_Msk (0x1UL << CAN_F1R1_FB22_Pos) /*!< 0x00400000 */ 3176 #define CAN_F1R1_FB22 CAN_F1R1_FB22_Msk /*!<Filter bit 22 */ 3177 #define CAN_F1R1_FB23_Pos (23U) 3178 #define CAN_F1R1_FB23_Msk (0x1UL << CAN_F1R1_FB23_Pos) /*!< 0x00800000 */ 3179 #define CAN_F1R1_FB23 CAN_F1R1_FB23_Msk /*!<Filter bit 23 */ 3180 #define CAN_F1R1_FB24_Pos (24U) 3181 #define CAN_F1R1_FB24_Msk (0x1UL << CAN_F1R1_FB24_Pos) /*!< 0x01000000 */ 3182 #define CAN_F1R1_FB24 CAN_F1R1_FB24_Msk /*!<Filter bit 24 */ 3183 #define CAN_F1R1_FB25_Pos (25U) 3184 #define CAN_F1R1_FB25_Msk (0x1UL << CAN_F1R1_FB25_Pos) /*!< 0x02000000 */ 3185 #define CAN_F1R1_FB25 CAN_F1R1_FB25_Msk /*!<Filter bit 25 */ 3186 #define CAN_F1R1_FB26_Pos (26U) 3187 #define CAN_F1R1_FB26_Msk (0x1UL << CAN_F1R1_FB26_Pos) /*!< 0x04000000 */ 3188 #define CAN_F1R1_FB26 CAN_F1R1_FB26_Msk /*!<Filter bit 26 */ 3189 #define CAN_F1R1_FB27_Pos (27U) 3190 #define CAN_F1R1_FB27_Msk (0x1UL << CAN_F1R1_FB27_Pos) /*!< 0x08000000 */ 3191 #define CAN_F1R1_FB27 CAN_F1R1_FB27_Msk /*!<Filter bit 27 */ 3192 #define CAN_F1R1_FB28_Pos (28U) 3193 #define CAN_F1R1_FB28_Msk (0x1UL << CAN_F1R1_FB28_Pos) /*!< 0x10000000 */ 3194 #define CAN_F1R1_FB28 CAN_F1R1_FB28_Msk /*!<Filter bit 28 */ 3195 #define CAN_F1R1_FB29_Pos (29U) 3196 #define CAN_F1R1_FB29_Msk (0x1UL << CAN_F1R1_FB29_Pos) /*!< 0x20000000 */ 3197 #define CAN_F1R1_FB29 CAN_F1R1_FB29_Msk /*!<Filter bit 29 */ 3198 #define CAN_F1R1_FB30_Pos (30U) 3199 #define CAN_F1R1_FB30_Msk (0x1UL << CAN_F1R1_FB30_Pos) /*!< 0x40000000 */ 3200 #define CAN_F1R1_FB30 CAN_F1R1_FB30_Msk /*!<Filter bit 30 */ 3201 #define CAN_F1R1_FB31_Pos (31U) 3202 #define CAN_F1R1_FB31_Msk (0x1UL << CAN_F1R1_FB31_Pos) /*!< 0x80000000 */ 3203 #define CAN_F1R1_FB31 CAN_F1R1_FB31_Msk /*!<Filter bit 31 */ 3204 3205 /******************* Bit definition for CAN_F2R1 register *******************/ 3206 #define CAN_F2R1_FB0_Pos (0U) 3207 #define CAN_F2R1_FB0_Msk (0x1UL << CAN_F2R1_FB0_Pos) /*!< 0x00000001 */ 3208 #define CAN_F2R1_FB0 CAN_F2R1_FB0_Msk /*!<Filter bit 0 */ 3209 #define CAN_F2R1_FB1_Pos (1U) 3210 #define CAN_F2R1_FB1_Msk (0x1UL << CAN_F2R1_FB1_Pos) /*!< 0x00000002 */ 3211 #define CAN_F2R1_FB1 CAN_F2R1_FB1_Msk /*!<Filter bit 1 */ 3212 #define CAN_F2R1_FB2_Pos (2U) 3213 #define CAN_F2R1_FB2_Msk (0x1UL << CAN_F2R1_FB2_Pos) /*!< 0x00000004 */ 3214 #define CAN_F2R1_FB2 CAN_F2R1_FB2_Msk /*!<Filter bit 2 */ 3215 #define CAN_F2R1_FB3_Pos (3U) 3216 #define CAN_F2R1_FB3_Msk (0x1UL << CAN_F2R1_FB3_Pos) /*!< 0x00000008 */ 3217 #define CAN_F2R1_FB3 CAN_F2R1_FB3_Msk /*!<Filter bit 3 */ 3218 #define CAN_F2R1_FB4_Pos (4U) 3219 #define CAN_F2R1_FB4_Msk (0x1UL << CAN_F2R1_FB4_Pos) /*!< 0x00000010 */ 3220 #define CAN_F2R1_FB4 CAN_F2R1_FB4_Msk /*!<Filter bit 4 */ 3221 #define CAN_F2R1_FB5_Pos (5U) 3222 #define CAN_F2R1_FB5_Msk (0x1UL << CAN_F2R1_FB5_Pos) /*!< 0x00000020 */ 3223 #define CAN_F2R1_FB5 CAN_F2R1_FB5_Msk /*!<Filter bit 5 */ 3224 #define CAN_F2R1_FB6_Pos (6U) 3225 #define CAN_F2R1_FB6_Msk (0x1UL << CAN_F2R1_FB6_Pos) /*!< 0x00000040 */ 3226 #define CAN_F2R1_FB6 CAN_F2R1_FB6_Msk /*!<Filter bit 6 */ 3227 #define CAN_F2R1_FB7_Pos (7U) 3228 #define CAN_F2R1_FB7_Msk (0x1UL << CAN_F2R1_FB7_Pos) /*!< 0x00000080 */ 3229 #define CAN_F2R1_FB7 CAN_F2R1_FB7_Msk /*!<Filter bit 7 */ 3230 #define CAN_F2R1_FB8_Pos (8U) 3231 #define CAN_F2R1_FB8_Msk (0x1UL << CAN_F2R1_FB8_Pos) /*!< 0x00000100 */ 3232 #define CAN_F2R1_FB8 CAN_F2R1_FB8_Msk /*!<Filter bit 8 */ 3233 #define CAN_F2R1_FB9_Pos (9U) 3234 #define CAN_F2R1_FB9_Msk (0x1UL << CAN_F2R1_FB9_Pos) /*!< 0x00000200 */ 3235 #define CAN_F2R1_FB9 CAN_F2R1_FB9_Msk /*!<Filter bit 9 */ 3236 #define CAN_F2R1_FB10_Pos (10U) 3237 #define CAN_F2R1_FB10_Msk (0x1UL << CAN_F2R1_FB10_Pos) /*!< 0x00000400 */ 3238 #define CAN_F2R1_FB10 CAN_F2R1_FB10_Msk /*!<Filter bit 10 */ 3239 #define CAN_F2R1_FB11_Pos (11U) 3240 #define CAN_F2R1_FB11_Msk (0x1UL << CAN_F2R1_FB11_Pos) /*!< 0x00000800 */ 3241 #define CAN_F2R1_FB11 CAN_F2R1_FB11_Msk /*!<Filter bit 11 */ 3242 #define CAN_F2R1_FB12_Pos (12U) 3243 #define CAN_F2R1_FB12_Msk (0x1UL << CAN_F2R1_FB12_Pos) /*!< 0x00001000 */ 3244 #define CAN_F2R1_FB12 CAN_F2R1_FB12_Msk /*!<Filter bit 12 */ 3245 #define CAN_F2R1_FB13_Pos (13U) 3246 #define CAN_F2R1_FB13_Msk (0x1UL << CAN_F2R1_FB13_Pos) /*!< 0x00002000 */ 3247 #define CAN_F2R1_FB13 CAN_F2R1_FB13_Msk /*!<Filter bit 13 */ 3248 #define CAN_F2R1_FB14_Pos (14U) 3249 #define CAN_F2R1_FB14_Msk (0x1UL << CAN_F2R1_FB14_Pos) /*!< 0x00004000 */ 3250 #define CAN_F2R1_FB14 CAN_F2R1_FB14_Msk /*!<Filter bit 14 */ 3251 #define CAN_F2R1_FB15_Pos (15U) 3252 #define CAN_F2R1_FB15_Msk (0x1UL << CAN_F2R1_FB15_Pos) /*!< 0x00008000 */ 3253 #define CAN_F2R1_FB15 CAN_F2R1_FB15_Msk /*!<Filter bit 15 */ 3254 #define CAN_F2R1_FB16_Pos (16U) 3255 #define CAN_F2R1_FB16_Msk (0x1UL << CAN_F2R1_FB16_Pos) /*!< 0x00010000 */ 3256 #define CAN_F2R1_FB16 CAN_F2R1_FB16_Msk /*!<Filter bit 16 */ 3257 #define CAN_F2R1_FB17_Pos (17U) 3258 #define CAN_F2R1_FB17_Msk (0x1UL << CAN_F2R1_FB17_Pos) /*!< 0x00020000 */ 3259 #define CAN_F2R1_FB17 CAN_F2R1_FB17_Msk /*!<Filter bit 17 */ 3260 #define CAN_F2R1_FB18_Pos (18U) 3261 #define CAN_F2R1_FB18_Msk (0x1UL << CAN_F2R1_FB18_Pos) /*!< 0x00040000 */ 3262 #define CAN_F2R1_FB18 CAN_F2R1_FB18_Msk /*!<Filter bit 18 */ 3263 #define CAN_F2R1_FB19_Pos (19U) 3264 #define CAN_F2R1_FB19_Msk (0x1UL << CAN_F2R1_FB19_Pos) /*!< 0x00080000 */ 3265 #define CAN_F2R1_FB19 CAN_F2R1_FB19_Msk /*!<Filter bit 19 */ 3266 #define CAN_F2R1_FB20_Pos (20U) 3267 #define CAN_F2R1_FB20_Msk (0x1UL << CAN_F2R1_FB20_Pos) /*!< 0x00100000 */ 3268 #define CAN_F2R1_FB20 CAN_F2R1_FB20_Msk /*!<Filter bit 20 */ 3269 #define CAN_F2R1_FB21_Pos (21U) 3270 #define CAN_F2R1_FB21_Msk (0x1UL << CAN_F2R1_FB21_Pos) /*!< 0x00200000 */ 3271 #define CAN_F2R1_FB21 CAN_F2R1_FB21_Msk /*!<Filter bit 21 */ 3272 #define CAN_F2R1_FB22_Pos (22U) 3273 #define CAN_F2R1_FB22_Msk (0x1UL << CAN_F2R1_FB22_Pos) /*!< 0x00400000 */ 3274 #define CAN_F2R1_FB22 CAN_F2R1_FB22_Msk /*!<Filter bit 22 */ 3275 #define CAN_F2R1_FB23_Pos (23U) 3276 #define CAN_F2R1_FB23_Msk (0x1UL << CAN_F2R1_FB23_Pos) /*!< 0x00800000 */ 3277 #define CAN_F2R1_FB23 CAN_F2R1_FB23_Msk /*!<Filter bit 23 */ 3278 #define CAN_F2R1_FB24_Pos (24U) 3279 #define CAN_F2R1_FB24_Msk (0x1UL << CAN_F2R1_FB24_Pos) /*!< 0x01000000 */ 3280 #define CAN_F2R1_FB24 CAN_F2R1_FB24_Msk /*!<Filter bit 24 */ 3281 #define CAN_F2R1_FB25_Pos (25U) 3282 #define CAN_F2R1_FB25_Msk (0x1UL << CAN_F2R1_FB25_Pos) /*!< 0x02000000 */ 3283 #define CAN_F2R1_FB25 CAN_F2R1_FB25_Msk /*!<Filter bit 25 */ 3284 #define CAN_F2R1_FB26_Pos (26U) 3285 #define CAN_F2R1_FB26_Msk (0x1UL << CAN_F2R1_FB26_Pos) /*!< 0x04000000 */ 3286 #define CAN_F2R1_FB26 CAN_F2R1_FB26_Msk /*!<Filter bit 26 */ 3287 #define CAN_F2R1_FB27_Pos (27U) 3288 #define CAN_F2R1_FB27_Msk (0x1UL << CAN_F2R1_FB27_Pos) /*!< 0x08000000 */ 3289 #define CAN_F2R1_FB27 CAN_F2R1_FB27_Msk /*!<Filter bit 27 */ 3290 #define CAN_F2R1_FB28_Pos (28U) 3291 #define CAN_F2R1_FB28_Msk (0x1UL << CAN_F2R1_FB28_Pos) /*!< 0x10000000 */ 3292 #define CAN_F2R1_FB28 CAN_F2R1_FB28_Msk /*!<Filter bit 28 */ 3293 #define CAN_F2R1_FB29_Pos (29U) 3294 #define CAN_F2R1_FB29_Msk (0x1UL << CAN_F2R1_FB29_Pos) /*!< 0x20000000 */ 3295 #define CAN_F2R1_FB29 CAN_F2R1_FB29_Msk /*!<Filter bit 29 */ 3296 #define CAN_F2R1_FB30_Pos (30U) 3297 #define CAN_F2R1_FB30_Msk (0x1UL << CAN_F2R1_FB30_Pos) /*!< 0x40000000 */ 3298 #define CAN_F2R1_FB30 CAN_F2R1_FB30_Msk /*!<Filter bit 30 */ 3299 #define CAN_F2R1_FB31_Pos (31U) 3300 #define CAN_F2R1_FB31_Msk (0x1UL << CAN_F2R1_FB31_Pos) /*!< 0x80000000 */ 3301 #define CAN_F2R1_FB31 CAN_F2R1_FB31_Msk /*!<Filter bit 31 */ 3302 3303 /******************* Bit definition for CAN_F3R1 register *******************/ 3304 #define CAN_F3R1_FB0_Pos (0U) 3305 #define CAN_F3R1_FB0_Msk (0x1UL << CAN_F3R1_FB0_Pos) /*!< 0x00000001 */ 3306 #define CAN_F3R1_FB0 CAN_F3R1_FB0_Msk /*!<Filter bit 0 */ 3307 #define CAN_F3R1_FB1_Pos (1U) 3308 #define CAN_F3R1_FB1_Msk (0x1UL << CAN_F3R1_FB1_Pos) /*!< 0x00000002 */ 3309 #define CAN_F3R1_FB1 CAN_F3R1_FB1_Msk /*!<Filter bit 1 */ 3310 #define CAN_F3R1_FB2_Pos (2U) 3311 #define CAN_F3R1_FB2_Msk (0x1UL << CAN_F3R1_FB2_Pos) /*!< 0x00000004 */ 3312 #define CAN_F3R1_FB2 CAN_F3R1_FB2_Msk /*!<Filter bit 2 */ 3313 #define CAN_F3R1_FB3_Pos (3U) 3314 #define CAN_F3R1_FB3_Msk (0x1UL << CAN_F3R1_FB3_Pos) /*!< 0x00000008 */ 3315 #define CAN_F3R1_FB3 CAN_F3R1_FB3_Msk /*!<Filter bit 3 */ 3316 #define CAN_F3R1_FB4_Pos (4U) 3317 #define CAN_F3R1_FB4_Msk (0x1UL << CAN_F3R1_FB4_Pos) /*!< 0x00000010 */ 3318 #define CAN_F3R1_FB4 CAN_F3R1_FB4_Msk /*!<Filter bit 4 */ 3319 #define CAN_F3R1_FB5_Pos (5U) 3320 #define CAN_F3R1_FB5_Msk (0x1UL << CAN_F3R1_FB5_Pos) /*!< 0x00000020 */ 3321 #define CAN_F3R1_FB5 CAN_F3R1_FB5_Msk /*!<Filter bit 5 */ 3322 #define CAN_F3R1_FB6_Pos (6U) 3323 #define CAN_F3R1_FB6_Msk (0x1UL << CAN_F3R1_FB6_Pos) /*!< 0x00000040 */ 3324 #define CAN_F3R1_FB6 CAN_F3R1_FB6_Msk /*!<Filter bit 6 */ 3325 #define CAN_F3R1_FB7_Pos (7U) 3326 #define CAN_F3R1_FB7_Msk (0x1UL << CAN_F3R1_FB7_Pos) /*!< 0x00000080 */ 3327 #define CAN_F3R1_FB7 CAN_F3R1_FB7_Msk /*!<Filter bit 7 */ 3328 #define CAN_F3R1_FB8_Pos (8U) 3329 #define CAN_F3R1_FB8_Msk (0x1UL << CAN_F3R1_FB8_Pos) /*!< 0x00000100 */ 3330 #define CAN_F3R1_FB8 CAN_F3R1_FB8_Msk /*!<Filter bit 8 */ 3331 #define CAN_F3R1_FB9_Pos (9U) 3332 #define CAN_F3R1_FB9_Msk (0x1UL << CAN_F3R1_FB9_Pos) /*!< 0x00000200 */ 3333 #define CAN_F3R1_FB9 CAN_F3R1_FB9_Msk /*!<Filter bit 9 */ 3334 #define CAN_F3R1_FB10_Pos (10U) 3335 #define CAN_F3R1_FB10_Msk (0x1UL << CAN_F3R1_FB10_Pos) /*!< 0x00000400 */ 3336 #define CAN_F3R1_FB10 CAN_F3R1_FB10_Msk /*!<Filter bit 10 */ 3337 #define CAN_F3R1_FB11_Pos (11U) 3338 #define CAN_F3R1_FB11_Msk (0x1UL << CAN_F3R1_FB11_Pos) /*!< 0x00000800 */ 3339 #define CAN_F3R1_FB11 CAN_F3R1_FB11_Msk /*!<Filter bit 11 */ 3340 #define CAN_F3R1_FB12_Pos (12U) 3341 #define CAN_F3R1_FB12_Msk (0x1UL << CAN_F3R1_FB12_Pos) /*!< 0x00001000 */ 3342 #define CAN_F3R1_FB12 CAN_F3R1_FB12_Msk /*!<Filter bit 12 */ 3343 #define CAN_F3R1_FB13_Pos (13U) 3344 #define CAN_F3R1_FB13_Msk (0x1UL << CAN_F3R1_FB13_Pos) /*!< 0x00002000 */ 3345 #define CAN_F3R1_FB13 CAN_F3R1_FB13_Msk /*!<Filter bit 13 */ 3346 #define CAN_F3R1_FB14_Pos (14U) 3347 #define CAN_F3R1_FB14_Msk (0x1UL << CAN_F3R1_FB14_Pos) /*!< 0x00004000 */ 3348 #define CAN_F3R1_FB14 CAN_F3R1_FB14_Msk /*!<Filter bit 14 */ 3349 #define CAN_F3R1_FB15_Pos (15U) 3350 #define CAN_F3R1_FB15_Msk (0x1UL << CAN_F3R1_FB15_Pos) /*!< 0x00008000 */ 3351 #define CAN_F3R1_FB15 CAN_F3R1_FB15_Msk /*!<Filter bit 15 */ 3352 #define CAN_F3R1_FB16_Pos (16U) 3353 #define CAN_F3R1_FB16_Msk (0x1UL << CAN_F3R1_FB16_Pos) /*!< 0x00010000 */ 3354 #define CAN_F3R1_FB16 CAN_F3R1_FB16_Msk /*!<Filter bit 16 */ 3355 #define CAN_F3R1_FB17_Pos (17U) 3356 #define CAN_F3R1_FB17_Msk (0x1UL << CAN_F3R1_FB17_Pos) /*!< 0x00020000 */ 3357 #define CAN_F3R1_FB17 CAN_F3R1_FB17_Msk /*!<Filter bit 17 */ 3358 #define CAN_F3R1_FB18_Pos (18U) 3359 #define CAN_F3R1_FB18_Msk (0x1UL << CAN_F3R1_FB18_Pos) /*!< 0x00040000 */ 3360 #define CAN_F3R1_FB18 CAN_F3R1_FB18_Msk /*!<Filter bit 18 */ 3361 #define CAN_F3R1_FB19_Pos (19U) 3362 #define CAN_F3R1_FB19_Msk (0x1UL << CAN_F3R1_FB19_Pos) /*!< 0x00080000 */ 3363 #define CAN_F3R1_FB19 CAN_F3R1_FB19_Msk /*!<Filter bit 19 */ 3364 #define CAN_F3R1_FB20_Pos (20U) 3365 #define CAN_F3R1_FB20_Msk (0x1UL << CAN_F3R1_FB20_Pos) /*!< 0x00100000 */ 3366 #define CAN_F3R1_FB20 CAN_F3R1_FB20_Msk /*!<Filter bit 20 */ 3367 #define CAN_F3R1_FB21_Pos (21U) 3368 #define CAN_F3R1_FB21_Msk (0x1UL << CAN_F3R1_FB21_Pos) /*!< 0x00200000 */ 3369 #define CAN_F3R1_FB21 CAN_F3R1_FB21_Msk /*!<Filter bit 21 */ 3370 #define CAN_F3R1_FB22_Pos (22U) 3371 #define CAN_F3R1_FB22_Msk (0x1UL << CAN_F3R1_FB22_Pos) /*!< 0x00400000 */ 3372 #define CAN_F3R1_FB22 CAN_F3R1_FB22_Msk /*!<Filter bit 22 */ 3373 #define CAN_F3R1_FB23_Pos (23U) 3374 #define CAN_F3R1_FB23_Msk (0x1UL << CAN_F3R1_FB23_Pos) /*!< 0x00800000 */ 3375 #define CAN_F3R1_FB23 CAN_F3R1_FB23_Msk /*!<Filter bit 23 */ 3376 #define CAN_F3R1_FB24_Pos (24U) 3377 #define CAN_F3R1_FB24_Msk (0x1UL << CAN_F3R1_FB24_Pos) /*!< 0x01000000 */ 3378 #define CAN_F3R1_FB24 CAN_F3R1_FB24_Msk /*!<Filter bit 24 */ 3379 #define CAN_F3R1_FB25_Pos (25U) 3380 #define CAN_F3R1_FB25_Msk (0x1UL << CAN_F3R1_FB25_Pos) /*!< 0x02000000 */ 3381 #define CAN_F3R1_FB25 CAN_F3R1_FB25_Msk /*!<Filter bit 25 */ 3382 #define CAN_F3R1_FB26_Pos (26U) 3383 #define CAN_F3R1_FB26_Msk (0x1UL << CAN_F3R1_FB26_Pos) /*!< 0x04000000 */ 3384 #define CAN_F3R1_FB26 CAN_F3R1_FB26_Msk /*!<Filter bit 26 */ 3385 #define CAN_F3R1_FB27_Pos (27U) 3386 #define CAN_F3R1_FB27_Msk (0x1UL << CAN_F3R1_FB27_Pos) /*!< 0x08000000 */ 3387 #define CAN_F3R1_FB27 CAN_F3R1_FB27_Msk /*!<Filter bit 27 */ 3388 #define CAN_F3R1_FB28_Pos (28U) 3389 #define CAN_F3R1_FB28_Msk (0x1UL << CAN_F3R1_FB28_Pos) /*!< 0x10000000 */ 3390 #define CAN_F3R1_FB28 CAN_F3R1_FB28_Msk /*!<Filter bit 28 */ 3391 #define CAN_F3R1_FB29_Pos (29U) 3392 #define CAN_F3R1_FB29_Msk (0x1UL << CAN_F3R1_FB29_Pos) /*!< 0x20000000 */ 3393 #define CAN_F3R1_FB29 CAN_F3R1_FB29_Msk /*!<Filter bit 29 */ 3394 #define CAN_F3R1_FB30_Pos (30U) 3395 #define CAN_F3R1_FB30_Msk (0x1UL << CAN_F3R1_FB30_Pos) /*!< 0x40000000 */ 3396 #define CAN_F3R1_FB30 CAN_F3R1_FB30_Msk /*!<Filter bit 30 */ 3397 #define CAN_F3R1_FB31_Pos (31U) 3398 #define CAN_F3R1_FB31_Msk (0x1UL << CAN_F3R1_FB31_Pos) /*!< 0x80000000 */ 3399 #define CAN_F3R1_FB31 CAN_F3R1_FB31_Msk /*!<Filter bit 31 */ 3400 3401 /******************* Bit definition for CAN_F4R1 register *******************/ 3402 #define CAN_F4R1_FB0_Pos (0U) 3403 #define CAN_F4R1_FB0_Msk (0x1UL << CAN_F4R1_FB0_Pos) /*!< 0x00000001 */ 3404 #define CAN_F4R1_FB0 CAN_F4R1_FB0_Msk /*!<Filter bit 0 */ 3405 #define CAN_F4R1_FB1_Pos (1U) 3406 #define CAN_F4R1_FB1_Msk (0x1UL << CAN_F4R1_FB1_Pos) /*!< 0x00000002 */ 3407 #define CAN_F4R1_FB1 CAN_F4R1_FB1_Msk /*!<Filter bit 1 */ 3408 #define CAN_F4R1_FB2_Pos (2U) 3409 #define CAN_F4R1_FB2_Msk (0x1UL << CAN_F4R1_FB2_Pos) /*!< 0x00000004 */ 3410 #define CAN_F4R1_FB2 CAN_F4R1_FB2_Msk /*!<Filter bit 2 */ 3411 #define CAN_F4R1_FB3_Pos (3U) 3412 #define CAN_F4R1_FB3_Msk (0x1UL << CAN_F4R1_FB3_Pos) /*!< 0x00000008 */ 3413 #define CAN_F4R1_FB3 CAN_F4R1_FB3_Msk /*!<Filter bit 3 */ 3414 #define CAN_F4R1_FB4_Pos (4U) 3415 #define CAN_F4R1_FB4_Msk (0x1UL << CAN_F4R1_FB4_Pos) /*!< 0x00000010 */ 3416 #define CAN_F4R1_FB4 CAN_F4R1_FB4_Msk /*!<Filter bit 4 */ 3417 #define CAN_F4R1_FB5_Pos (5U) 3418 #define CAN_F4R1_FB5_Msk (0x1UL << CAN_F4R1_FB5_Pos) /*!< 0x00000020 */ 3419 #define CAN_F4R1_FB5 CAN_F4R1_FB5_Msk /*!<Filter bit 5 */ 3420 #define CAN_F4R1_FB6_Pos (6U) 3421 #define CAN_F4R1_FB6_Msk (0x1UL << CAN_F4R1_FB6_Pos) /*!< 0x00000040 */ 3422 #define CAN_F4R1_FB6 CAN_F4R1_FB6_Msk /*!<Filter bit 6 */ 3423 #define CAN_F4R1_FB7_Pos (7U) 3424 #define CAN_F4R1_FB7_Msk (0x1UL << CAN_F4R1_FB7_Pos) /*!< 0x00000080 */ 3425 #define CAN_F4R1_FB7 CAN_F4R1_FB7_Msk /*!<Filter bit 7 */ 3426 #define CAN_F4R1_FB8_Pos (8U) 3427 #define CAN_F4R1_FB8_Msk (0x1UL << CAN_F4R1_FB8_Pos) /*!< 0x00000100 */ 3428 #define CAN_F4R1_FB8 CAN_F4R1_FB8_Msk /*!<Filter bit 8 */ 3429 #define CAN_F4R1_FB9_Pos (9U) 3430 #define CAN_F4R1_FB9_Msk (0x1UL << CAN_F4R1_FB9_Pos) /*!< 0x00000200 */ 3431 #define CAN_F4R1_FB9 CAN_F4R1_FB9_Msk /*!<Filter bit 9 */ 3432 #define CAN_F4R1_FB10_Pos (10U) 3433 #define CAN_F4R1_FB10_Msk (0x1UL << CAN_F4R1_FB10_Pos) /*!< 0x00000400 */ 3434 #define CAN_F4R1_FB10 CAN_F4R1_FB10_Msk /*!<Filter bit 10 */ 3435 #define CAN_F4R1_FB11_Pos (11U) 3436 #define CAN_F4R1_FB11_Msk (0x1UL << CAN_F4R1_FB11_Pos) /*!< 0x00000800 */ 3437 #define CAN_F4R1_FB11 CAN_F4R1_FB11_Msk /*!<Filter bit 11 */ 3438 #define CAN_F4R1_FB12_Pos (12U) 3439 #define CAN_F4R1_FB12_Msk (0x1UL << CAN_F4R1_FB12_Pos) /*!< 0x00001000 */ 3440 #define CAN_F4R1_FB12 CAN_F4R1_FB12_Msk /*!<Filter bit 12 */ 3441 #define CAN_F4R1_FB13_Pos (13U) 3442 #define CAN_F4R1_FB13_Msk (0x1UL << CAN_F4R1_FB13_Pos) /*!< 0x00002000 */ 3443 #define CAN_F4R1_FB13 CAN_F4R1_FB13_Msk /*!<Filter bit 13 */ 3444 #define CAN_F4R1_FB14_Pos (14U) 3445 #define CAN_F4R1_FB14_Msk (0x1UL << CAN_F4R1_FB14_Pos) /*!< 0x00004000 */ 3446 #define CAN_F4R1_FB14 CAN_F4R1_FB14_Msk /*!<Filter bit 14 */ 3447 #define CAN_F4R1_FB15_Pos (15U) 3448 #define CAN_F4R1_FB15_Msk (0x1UL << CAN_F4R1_FB15_Pos) /*!< 0x00008000 */ 3449 #define CAN_F4R1_FB15 CAN_F4R1_FB15_Msk /*!<Filter bit 15 */ 3450 #define CAN_F4R1_FB16_Pos (16U) 3451 #define CAN_F4R1_FB16_Msk (0x1UL << CAN_F4R1_FB16_Pos) /*!< 0x00010000 */ 3452 #define CAN_F4R1_FB16 CAN_F4R1_FB16_Msk /*!<Filter bit 16 */ 3453 #define CAN_F4R1_FB17_Pos (17U) 3454 #define CAN_F4R1_FB17_Msk (0x1UL << CAN_F4R1_FB17_Pos) /*!< 0x00020000 */ 3455 #define CAN_F4R1_FB17 CAN_F4R1_FB17_Msk /*!<Filter bit 17 */ 3456 #define CAN_F4R1_FB18_Pos (18U) 3457 #define CAN_F4R1_FB18_Msk (0x1UL << CAN_F4R1_FB18_Pos) /*!< 0x00040000 */ 3458 #define CAN_F4R1_FB18 CAN_F4R1_FB18_Msk /*!<Filter bit 18 */ 3459 #define CAN_F4R1_FB19_Pos (19U) 3460 #define CAN_F4R1_FB19_Msk (0x1UL << CAN_F4R1_FB19_Pos) /*!< 0x00080000 */ 3461 #define CAN_F4R1_FB19 CAN_F4R1_FB19_Msk /*!<Filter bit 19 */ 3462 #define CAN_F4R1_FB20_Pos (20U) 3463 #define CAN_F4R1_FB20_Msk (0x1UL << CAN_F4R1_FB20_Pos) /*!< 0x00100000 */ 3464 #define CAN_F4R1_FB20 CAN_F4R1_FB20_Msk /*!<Filter bit 20 */ 3465 #define CAN_F4R1_FB21_Pos (21U) 3466 #define CAN_F4R1_FB21_Msk (0x1UL << CAN_F4R1_FB21_Pos) /*!< 0x00200000 */ 3467 #define CAN_F4R1_FB21 CAN_F4R1_FB21_Msk /*!<Filter bit 21 */ 3468 #define CAN_F4R1_FB22_Pos (22U) 3469 #define CAN_F4R1_FB22_Msk (0x1UL << CAN_F4R1_FB22_Pos) /*!< 0x00400000 */ 3470 #define CAN_F4R1_FB22 CAN_F4R1_FB22_Msk /*!<Filter bit 22 */ 3471 #define CAN_F4R1_FB23_Pos (23U) 3472 #define CAN_F4R1_FB23_Msk (0x1UL << CAN_F4R1_FB23_Pos) /*!< 0x00800000 */ 3473 #define CAN_F4R1_FB23 CAN_F4R1_FB23_Msk /*!<Filter bit 23 */ 3474 #define CAN_F4R1_FB24_Pos (24U) 3475 #define CAN_F4R1_FB24_Msk (0x1UL << CAN_F4R1_FB24_Pos) /*!< 0x01000000 */ 3476 #define CAN_F4R1_FB24 CAN_F4R1_FB24_Msk /*!<Filter bit 24 */ 3477 #define CAN_F4R1_FB25_Pos (25U) 3478 #define CAN_F4R1_FB25_Msk (0x1UL << CAN_F4R1_FB25_Pos) /*!< 0x02000000 */ 3479 #define CAN_F4R1_FB25 CAN_F4R1_FB25_Msk /*!<Filter bit 25 */ 3480 #define CAN_F4R1_FB26_Pos (26U) 3481 #define CAN_F4R1_FB26_Msk (0x1UL << CAN_F4R1_FB26_Pos) /*!< 0x04000000 */ 3482 #define CAN_F4R1_FB26 CAN_F4R1_FB26_Msk /*!<Filter bit 26 */ 3483 #define CAN_F4R1_FB27_Pos (27U) 3484 #define CAN_F4R1_FB27_Msk (0x1UL << CAN_F4R1_FB27_Pos) /*!< 0x08000000 */ 3485 #define CAN_F4R1_FB27 CAN_F4R1_FB27_Msk /*!<Filter bit 27 */ 3486 #define CAN_F4R1_FB28_Pos (28U) 3487 #define CAN_F4R1_FB28_Msk (0x1UL << CAN_F4R1_FB28_Pos) /*!< 0x10000000 */ 3488 #define CAN_F4R1_FB28 CAN_F4R1_FB28_Msk /*!<Filter bit 28 */ 3489 #define CAN_F4R1_FB29_Pos (29U) 3490 #define CAN_F4R1_FB29_Msk (0x1UL << CAN_F4R1_FB29_Pos) /*!< 0x20000000 */ 3491 #define CAN_F4R1_FB29 CAN_F4R1_FB29_Msk /*!<Filter bit 29 */ 3492 #define CAN_F4R1_FB30_Pos (30U) 3493 #define CAN_F4R1_FB30_Msk (0x1UL << CAN_F4R1_FB30_Pos) /*!< 0x40000000 */ 3494 #define CAN_F4R1_FB30 CAN_F4R1_FB30_Msk /*!<Filter bit 30 */ 3495 #define CAN_F4R1_FB31_Pos (31U) 3496 #define CAN_F4R1_FB31_Msk (0x1UL << CAN_F4R1_FB31_Pos) /*!< 0x80000000 */ 3497 #define CAN_F4R1_FB31 CAN_F4R1_FB31_Msk /*!<Filter bit 31 */ 3498 3499 /******************* Bit definition for CAN_F5R1 register *******************/ 3500 #define CAN_F5R1_FB0_Pos (0U) 3501 #define CAN_F5R1_FB0_Msk (0x1UL << CAN_F5R1_FB0_Pos) /*!< 0x00000001 */ 3502 #define CAN_F5R1_FB0 CAN_F5R1_FB0_Msk /*!<Filter bit 0 */ 3503 #define CAN_F5R1_FB1_Pos (1U) 3504 #define CAN_F5R1_FB1_Msk (0x1UL << CAN_F5R1_FB1_Pos) /*!< 0x00000002 */ 3505 #define CAN_F5R1_FB1 CAN_F5R1_FB1_Msk /*!<Filter bit 1 */ 3506 #define CAN_F5R1_FB2_Pos (2U) 3507 #define CAN_F5R1_FB2_Msk (0x1UL << CAN_F5R1_FB2_Pos) /*!< 0x00000004 */ 3508 #define CAN_F5R1_FB2 CAN_F5R1_FB2_Msk /*!<Filter bit 2 */ 3509 #define CAN_F5R1_FB3_Pos (3U) 3510 #define CAN_F5R1_FB3_Msk (0x1UL << CAN_F5R1_FB3_Pos) /*!< 0x00000008 */ 3511 #define CAN_F5R1_FB3 CAN_F5R1_FB3_Msk /*!<Filter bit 3 */ 3512 #define CAN_F5R1_FB4_Pos (4U) 3513 #define CAN_F5R1_FB4_Msk (0x1UL << CAN_F5R1_FB4_Pos) /*!< 0x00000010 */ 3514 #define CAN_F5R1_FB4 CAN_F5R1_FB4_Msk /*!<Filter bit 4 */ 3515 #define CAN_F5R1_FB5_Pos (5U) 3516 #define CAN_F5R1_FB5_Msk (0x1UL << CAN_F5R1_FB5_Pos) /*!< 0x00000020 */ 3517 #define CAN_F5R1_FB5 CAN_F5R1_FB5_Msk /*!<Filter bit 5 */ 3518 #define CAN_F5R1_FB6_Pos (6U) 3519 #define CAN_F5R1_FB6_Msk (0x1UL << CAN_F5R1_FB6_Pos) /*!< 0x00000040 */ 3520 #define CAN_F5R1_FB6 CAN_F5R1_FB6_Msk /*!<Filter bit 6 */ 3521 #define CAN_F5R1_FB7_Pos (7U) 3522 #define CAN_F5R1_FB7_Msk (0x1UL << CAN_F5R1_FB7_Pos) /*!< 0x00000080 */ 3523 #define CAN_F5R1_FB7 CAN_F5R1_FB7_Msk /*!<Filter bit 7 */ 3524 #define CAN_F5R1_FB8_Pos (8U) 3525 #define CAN_F5R1_FB8_Msk (0x1UL << CAN_F5R1_FB8_Pos) /*!< 0x00000100 */ 3526 #define CAN_F5R1_FB8 CAN_F5R1_FB8_Msk /*!<Filter bit 8 */ 3527 #define CAN_F5R1_FB9_Pos (9U) 3528 #define CAN_F5R1_FB9_Msk (0x1UL << CAN_F5R1_FB9_Pos) /*!< 0x00000200 */ 3529 #define CAN_F5R1_FB9 CAN_F5R1_FB9_Msk /*!<Filter bit 9 */ 3530 #define CAN_F5R1_FB10_Pos (10U) 3531 #define CAN_F5R1_FB10_Msk (0x1UL << CAN_F5R1_FB10_Pos) /*!< 0x00000400 */ 3532 #define CAN_F5R1_FB10 CAN_F5R1_FB10_Msk /*!<Filter bit 10 */ 3533 #define CAN_F5R1_FB11_Pos (11U) 3534 #define CAN_F5R1_FB11_Msk (0x1UL << CAN_F5R1_FB11_Pos) /*!< 0x00000800 */ 3535 #define CAN_F5R1_FB11 CAN_F5R1_FB11_Msk /*!<Filter bit 11 */ 3536 #define CAN_F5R1_FB12_Pos (12U) 3537 #define CAN_F5R1_FB12_Msk (0x1UL << CAN_F5R1_FB12_Pos) /*!< 0x00001000 */ 3538 #define CAN_F5R1_FB12 CAN_F5R1_FB12_Msk /*!<Filter bit 12 */ 3539 #define CAN_F5R1_FB13_Pos (13U) 3540 #define CAN_F5R1_FB13_Msk (0x1UL << CAN_F5R1_FB13_Pos) /*!< 0x00002000 */ 3541 #define CAN_F5R1_FB13 CAN_F5R1_FB13_Msk /*!<Filter bit 13 */ 3542 #define CAN_F5R1_FB14_Pos (14U) 3543 #define CAN_F5R1_FB14_Msk (0x1UL << CAN_F5R1_FB14_Pos) /*!< 0x00004000 */ 3544 #define CAN_F5R1_FB14 CAN_F5R1_FB14_Msk /*!<Filter bit 14 */ 3545 #define CAN_F5R1_FB15_Pos (15U) 3546 #define CAN_F5R1_FB15_Msk (0x1UL << CAN_F5R1_FB15_Pos) /*!< 0x00008000 */ 3547 #define CAN_F5R1_FB15 CAN_F5R1_FB15_Msk /*!<Filter bit 15 */ 3548 #define CAN_F5R1_FB16_Pos (16U) 3549 #define CAN_F5R1_FB16_Msk (0x1UL << CAN_F5R1_FB16_Pos) /*!< 0x00010000 */ 3550 #define CAN_F5R1_FB16 CAN_F5R1_FB16_Msk /*!<Filter bit 16 */ 3551 #define CAN_F5R1_FB17_Pos (17U) 3552 #define CAN_F5R1_FB17_Msk (0x1UL << CAN_F5R1_FB17_Pos) /*!< 0x00020000 */ 3553 #define CAN_F5R1_FB17 CAN_F5R1_FB17_Msk /*!<Filter bit 17 */ 3554 #define CAN_F5R1_FB18_Pos (18U) 3555 #define CAN_F5R1_FB18_Msk (0x1UL << CAN_F5R1_FB18_Pos) /*!< 0x00040000 */ 3556 #define CAN_F5R1_FB18 CAN_F5R1_FB18_Msk /*!<Filter bit 18 */ 3557 #define CAN_F5R1_FB19_Pos (19U) 3558 #define CAN_F5R1_FB19_Msk (0x1UL << CAN_F5R1_FB19_Pos) /*!< 0x00080000 */ 3559 #define CAN_F5R1_FB19 CAN_F5R1_FB19_Msk /*!<Filter bit 19 */ 3560 #define CAN_F5R1_FB20_Pos (20U) 3561 #define CAN_F5R1_FB20_Msk (0x1UL << CAN_F5R1_FB20_Pos) /*!< 0x00100000 */ 3562 #define CAN_F5R1_FB20 CAN_F5R1_FB20_Msk /*!<Filter bit 20 */ 3563 #define CAN_F5R1_FB21_Pos (21U) 3564 #define CAN_F5R1_FB21_Msk (0x1UL << CAN_F5R1_FB21_Pos) /*!< 0x00200000 */ 3565 #define CAN_F5R1_FB21 CAN_F5R1_FB21_Msk /*!<Filter bit 21 */ 3566 #define CAN_F5R1_FB22_Pos (22U) 3567 #define CAN_F5R1_FB22_Msk (0x1UL << CAN_F5R1_FB22_Pos) /*!< 0x00400000 */ 3568 #define CAN_F5R1_FB22 CAN_F5R1_FB22_Msk /*!<Filter bit 22 */ 3569 #define CAN_F5R1_FB23_Pos (23U) 3570 #define CAN_F5R1_FB23_Msk (0x1UL << CAN_F5R1_FB23_Pos) /*!< 0x00800000 */ 3571 #define CAN_F5R1_FB23 CAN_F5R1_FB23_Msk /*!<Filter bit 23 */ 3572 #define CAN_F5R1_FB24_Pos (24U) 3573 #define CAN_F5R1_FB24_Msk (0x1UL << CAN_F5R1_FB24_Pos) /*!< 0x01000000 */ 3574 #define CAN_F5R1_FB24 CAN_F5R1_FB24_Msk /*!<Filter bit 24 */ 3575 #define CAN_F5R1_FB25_Pos (25U) 3576 #define CAN_F5R1_FB25_Msk (0x1UL << CAN_F5R1_FB25_Pos) /*!< 0x02000000 */ 3577 #define CAN_F5R1_FB25 CAN_F5R1_FB25_Msk /*!<Filter bit 25 */ 3578 #define CAN_F5R1_FB26_Pos (26U) 3579 #define CAN_F5R1_FB26_Msk (0x1UL << CAN_F5R1_FB26_Pos) /*!< 0x04000000 */ 3580 #define CAN_F5R1_FB26 CAN_F5R1_FB26_Msk /*!<Filter bit 26 */ 3581 #define CAN_F5R1_FB27_Pos (27U) 3582 #define CAN_F5R1_FB27_Msk (0x1UL << CAN_F5R1_FB27_Pos) /*!< 0x08000000 */ 3583 #define CAN_F5R1_FB27 CAN_F5R1_FB27_Msk /*!<Filter bit 27 */ 3584 #define CAN_F5R1_FB28_Pos (28U) 3585 #define CAN_F5R1_FB28_Msk (0x1UL << CAN_F5R1_FB28_Pos) /*!< 0x10000000 */ 3586 #define CAN_F5R1_FB28 CAN_F5R1_FB28_Msk /*!<Filter bit 28 */ 3587 #define CAN_F5R1_FB29_Pos (29U) 3588 #define CAN_F5R1_FB29_Msk (0x1UL << CAN_F5R1_FB29_Pos) /*!< 0x20000000 */ 3589 #define CAN_F5R1_FB29 CAN_F5R1_FB29_Msk /*!<Filter bit 29 */ 3590 #define CAN_F5R1_FB30_Pos (30U) 3591 #define CAN_F5R1_FB30_Msk (0x1UL << CAN_F5R1_FB30_Pos) /*!< 0x40000000 */ 3592 #define CAN_F5R1_FB30 CAN_F5R1_FB30_Msk /*!<Filter bit 30 */ 3593 #define CAN_F5R1_FB31_Pos (31U) 3594 #define CAN_F5R1_FB31_Msk (0x1UL << CAN_F5R1_FB31_Pos) /*!< 0x80000000 */ 3595 #define CAN_F5R1_FB31 CAN_F5R1_FB31_Msk /*!<Filter bit 31 */ 3596 3597 /******************* Bit definition for CAN_F6R1 register *******************/ 3598 #define CAN_F6R1_FB0_Pos (0U) 3599 #define CAN_F6R1_FB0_Msk (0x1UL << CAN_F6R1_FB0_Pos) /*!< 0x00000001 */ 3600 #define CAN_F6R1_FB0 CAN_F6R1_FB0_Msk /*!<Filter bit 0 */ 3601 #define CAN_F6R1_FB1_Pos (1U) 3602 #define CAN_F6R1_FB1_Msk (0x1UL << CAN_F6R1_FB1_Pos) /*!< 0x00000002 */ 3603 #define CAN_F6R1_FB1 CAN_F6R1_FB1_Msk /*!<Filter bit 1 */ 3604 #define CAN_F6R1_FB2_Pos (2U) 3605 #define CAN_F6R1_FB2_Msk (0x1UL << CAN_F6R1_FB2_Pos) /*!< 0x00000004 */ 3606 #define CAN_F6R1_FB2 CAN_F6R1_FB2_Msk /*!<Filter bit 2 */ 3607 #define CAN_F6R1_FB3_Pos (3U) 3608 #define CAN_F6R1_FB3_Msk (0x1UL << CAN_F6R1_FB3_Pos) /*!< 0x00000008 */ 3609 #define CAN_F6R1_FB3 CAN_F6R1_FB3_Msk /*!<Filter bit 3 */ 3610 #define CAN_F6R1_FB4_Pos (4U) 3611 #define CAN_F6R1_FB4_Msk (0x1UL << CAN_F6R1_FB4_Pos) /*!< 0x00000010 */ 3612 #define CAN_F6R1_FB4 CAN_F6R1_FB4_Msk /*!<Filter bit 4 */ 3613 #define CAN_F6R1_FB5_Pos (5U) 3614 #define CAN_F6R1_FB5_Msk (0x1UL << CAN_F6R1_FB5_Pos) /*!< 0x00000020 */ 3615 #define CAN_F6R1_FB5 CAN_F6R1_FB5_Msk /*!<Filter bit 5 */ 3616 #define CAN_F6R1_FB6_Pos (6U) 3617 #define CAN_F6R1_FB6_Msk (0x1UL << CAN_F6R1_FB6_Pos) /*!< 0x00000040 */ 3618 #define CAN_F6R1_FB6 CAN_F6R1_FB6_Msk /*!<Filter bit 6 */ 3619 #define CAN_F6R1_FB7_Pos (7U) 3620 #define CAN_F6R1_FB7_Msk (0x1UL << CAN_F6R1_FB7_Pos) /*!< 0x00000080 */ 3621 #define CAN_F6R1_FB7 CAN_F6R1_FB7_Msk /*!<Filter bit 7 */ 3622 #define CAN_F6R1_FB8_Pos (8U) 3623 #define CAN_F6R1_FB8_Msk (0x1UL << CAN_F6R1_FB8_Pos) /*!< 0x00000100 */ 3624 #define CAN_F6R1_FB8 CAN_F6R1_FB8_Msk /*!<Filter bit 8 */ 3625 #define CAN_F6R1_FB9_Pos (9U) 3626 #define CAN_F6R1_FB9_Msk (0x1UL << CAN_F6R1_FB9_Pos) /*!< 0x00000200 */ 3627 #define CAN_F6R1_FB9 CAN_F6R1_FB9_Msk /*!<Filter bit 9 */ 3628 #define CAN_F6R1_FB10_Pos (10U) 3629 #define CAN_F6R1_FB10_Msk (0x1UL << CAN_F6R1_FB10_Pos) /*!< 0x00000400 */ 3630 #define CAN_F6R1_FB10 CAN_F6R1_FB10_Msk /*!<Filter bit 10 */ 3631 #define CAN_F6R1_FB11_Pos (11U) 3632 #define CAN_F6R1_FB11_Msk (0x1UL << CAN_F6R1_FB11_Pos) /*!< 0x00000800 */ 3633 #define CAN_F6R1_FB11 CAN_F6R1_FB11_Msk /*!<Filter bit 11 */ 3634 #define CAN_F6R1_FB12_Pos (12U) 3635 #define CAN_F6R1_FB12_Msk (0x1UL << CAN_F6R1_FB12_Pos) /*!< 0x00001000 */ 3636 #define CAN_F6R1_FB12 CAN_F6R1_FB12_Msk /*!<Filter bit 12 */ 3637 #define CAN_F6R1_FB13_Pos (13U) 3638 #define CAN_F6R1_FB13_Msk (0x1UL << CAN_F6R1_FB13_Pos) /*!< 0x00002000 */ 3639 #define CAN_F6R1_FB13 CAN_F6R1_FB13_Msk /*!<Filter bit 13 */ 3640 #define CAN_F6R1_FB14_Pos (14U) 3641 #define CAN_F6R1_FB14_Msk (0x1UL << CAN_F6R1_FB14_Pos) /*!< 0x00004000 */ 3642 #define CAN_F6R1_FB14 CAN_F6R1_FB14_Msk /*!<Filter bit 14 */ 3643 #define CAN_F6R1_FB15_Pos (15U) 3644 #define CAN_F6R1_FB15_Msk (0x1UL << CAN_F6R1_FB15_Pos) /*!< 0x00008000 */ 3645 #define CAN_F6R1_FB15 CAN_F6R1_FB15_Msk /*!<Filter bit 15 */ 3646 #define CAN_F6R1_FB16_Pos (16U) 3647 #define CAN_F6R1_FB16_Msk (0x1UL << CAN_F6R1_FB16_Pos) /*!< 0x00010000 */ 3648 #define CAN_F6R1_FB16 CAN_F6R1_FB16_Msk /*!<Filter bit 16 */ 3649 #define CAN_F6R1_FB17_Pos (17U) 3650 #define CAN_F6R1_FB17_Msk (0x1UL << CAN_F6R1_FB17_Pos) /*!< 0x00020000 */ 3651 #define CAN_F6R1_FB17 CAN_F6R1_FB17_Msk /*!<Filter bit 17 */ 3652 #define CAN_F6R1_FB18_Pos (18U) 3653 #define CAN_F6R1_FB18_Msk (0x1UL << CAN_F6R1_FB18_Pos) /*!< 0x00040000 */ 3654 #define CAN_F6R1_FB18 CAN_F6R1_FB18_Msk /*!<Filter bit 18 */ 3655 #define CAN_F6R1_FB19_Pos (19U) 3656 #define CAN_F6R1_FB19_Msk (0x1UL << CAN_F6R1_FB19_Pos) /*!< 0x00080000 */ 3657 #define CAN_F6R1_FB19 CAN_F6R1_FB19_Msk /*!<Filter bit 19 */ 3658 #define CAN_F6R1_FB20_Pos (20U) 3659 #define CAN_F6R1_FB20_Msk (0x1UL << CAN_F6R1_FB20_Pos) /*!< 0x00100000 */ 3660 #define CAN_F6R1_FB20 CAN_F6R1_FB20_Msk /*!<Filter bit 20 */ 3661 #define CAN_F6R1_FB21_Pos (21U) 3662 #define CAN_F6R1_FB21_Msk (0x1UL << CAN_F6R1_FB21_Pos) /*!< 0x00200000 */ 3663 #define CAN_F6R1_FB21 CAN_F6R1_FB21_Msk /*!<Filter bit 21 */ 3664 #define CAN_F6R1_FB22_Pos (22U) 3665 #define CAN_F6R1_FB22_Msk (0x1UL << CAN_F6R1_FB22_Pos) /*!< 0x00400000 */ 3666 #define CAN_F6R1_FB22 CAN_F6R1_FB22_Msk /*!<Filter bit 22 */ 3667 #define CAN_F6R1_FB23_Pos (23U) 3668 #define CAN_F6R1_FB23_Msk (0x1UL << CAN_F6R1_FB23_Pos) /*!< 0x00800000 */ 3669 #define CAN_F6R1_FB23 CAN_F6R1_FB23_Msk /*!<Filter bit 23 */ 3670 #define CAN_F6R1_FB24_Pos (24U) 3671 #define CAN_F6R1_FB24_Msk (0x1UL << CAN_F6R1_FB24_Pos) /*!< 0x01000000 */ 3672 #define CAN_F6R1_FB24 CAN_F6R1_FB24_Msk /*!<Filter bit 24 */ 3673 #define CAN_F6R1_FB25_Pos (25U) 3674 #define CAN_F6R1_FB25_Msk (0x1UL << CAN_F6R1_FB25_Pos) /*!< 0x02000000 */ 3675 #define CAN_F6R1_FB25 CAN_F6R1_FB25_Msk /*!<Filter bit 25 */ 3676 #define CAN_F6R1_FB26_Pos (26U) 3677 #define CAN_F6R1_FB26_Msk (0x1UL << CAN_F6R1_FB26_Pos) /*!< 0x04000000 */ 3678 #define CAN_F6R1_FB26 CAN_F6R1_FB26_Msk /*!<Filter bit 26 */ 3679 #define CAN_F6R1_FB27_Pos (27U) 3680 #define CAN_F6R1_FB27_Msk (0x1UL << CAN_F6R1_FB27_Pos) /*!< 0x08000000 */ 3681 #define CAN_F6R1_FB27 CAN_F6R1_FB27_Msk /*!<Filter bit 27 */ 3682 #define CAN_F6R1_FB28_Pos (28U) 3683 #define CAN_F6R1_FB28_Msk (0x1UL << CAN_F6R1_FB28_Pos) /*!< 0x10000000 */ 3684 #define CAN_F6R1_FB28 CAN_F6R1_FB28_Msk /*!<Filter bit 28 */ 3685 #define CAN_F6R1_FB29_Pos (29U) 3686 #define CAN_F6R1_FB29_Msk (0x1UL << CAN_F6R1_FB29_Pos) /*!< 0x20000000 */ 3687 #define CAN_F6R1_FB29 CAN_F6R1_FB29_Msk /*!<Filter bit 29 */ 3688 #define CAN_F6R1_FB30_Pos (30U) 3689 #define CAN_F6R1_FB30_Msk (0x1UL << CAN_F6R1_FB30_Pos) /*!< 0x40000000 */ 3690 #define CAN_F6R1_FB30 CAN_F6R1_FB30_Msk /*!<Filter bit 30 */ 3691 #define CAN_F6R1_FB31_Pos (31U) 3692 #define CAN_F6R1_FB31_Msk (0x1UL << CAN_F6R1_FB31_Pos) /*!< 0x80000000 */ 3693 #define CAN_F6R1_FB31 CAN_F6R1_FB31_Msk /*!<Filter bit 31 */ 3694 3695 /******************* Bit definition for CAN_F7R1 register *******************/ 3696 #define CAN_F7R1_FB0_Pos (0U) 3697 #define CAN_F7R1_FB0_Msk (0x1UL << CAN_F7R1_FB0_Pos) /*!< 0x00000001 */ 3698 #define CAN_F7R1_FB0 CAN_F7R1_FB0_Msk /*!<Filter bit 0 */ 3699 #define CAN_F7R1_FB1_Pos (1U) 3700 #define CAN_F7R1_FB1_Msk (0x1UL << CAN_F7R1_FB1_Pos) /*!< 0x00000002 */ 3701 #define CAN_F7R1_FB1 CAN_F7R1_FB1_Msk /*!<Filter bit 1 */ 3702 #define CAN_F7R1_FB2_Pos (2U) 3703 #define CAN_F7R1_FB2_Msk (0x1UL << CAN_F7R1_FB2_Pos) /*!< 0x00000004 */ 3704 #define CAN_F7R1_FB2 CAN_F7R1_FB2_Msk /*!<Filter bit 2 */ 3705 #define CAN_F7R1_FB3_Pos (3U) 3706 #define CAN_F7R1_FB3_Msk (0x1UL << CAN_F7R1_FB3_Pos) /*!< 0x00000008 */ 3707 #define CAN_F7R1_FB3 CAN_F7R1_FB3_Msk /*!<Filter bit 3 */ 3708 #define CAN_F7R1_FB4_Pos (4U) 3709 #define CAN_F7R1_FB4_Msk (0x1UL << CAN_F7R1_FB4_Pos) /*!< 0x00000010 */ 3710 #define CAN_F7R1_FB4 CAN_F7R1_FB4_Msk /*!<Filter bit 4 */ 3711 #define CAN_F7R1_FB5_Pos (5U) 3712 #define CAN_F7R1_FB5_Msk (0x1UL << CAN_F7R1_FB5_Pos) /*!< 0x00000020 */ 3713 #define CAN_F7R1_FB5 CAN_F7R1_FB5_Msk /*!<Filter bit 5 */ 3714 #define CAN_F7R1_FB6_Pos (6U) 3715 #define CAN_F7R1_FB6_Msk (0x1UL << CAN_F7R1_FB6_Pos) /*!< 0x00000040 */ 3716 #define CAN_F7R1_FB6 CAN_F7R1_FB6_Msk /*!<Filter bit 6 */ 3717 #define CAN_F7R1_FB7_Pos (7U) 3718 #define CAN_F7R1_FB7_Msk (0x1UL << CAN_F7R1_FB7_Pos) /*!< 0x00000080 */ 3719 #define CAN_F7R1_FB7 CAN_F7R1_FB7_Msk /*!<Filter bit 7 */ 3720 #define CAN_F7R1_FB8_Pos (8U) 3721 #define CAN_F7R1_FB8_Msk (0x1UL << CAN_F7R1_FB8_Pos) /*!< 0x00000100 */ 3722 #define CAN_F7R1_FB8 CAN_F7R1_FB8_Msk /*!<Filter bit 8 */ 3723 #define CAN_F7R1_FB9_Pos (9U) 3724 #define CAN_F7R1_FB9_Msk (0x1UL << CAN_F7R1_FB9_Pos) /*!< 0x00000200 */ 3725 #define CAN_F7R1_FB9 CAN_F7R1_FB9_Msk /*!<Filter bit 9 */ 3726 #define CAN_F7R1_FB10_Pos (10U) 3727 #define CAN_F7R1_FB10_Msk (0x1UL << CAN_F7R1_FB10_Pos) /*!< 0x00000400 */ 3728 #define CAN_F7R1_FB10 CAN_F7R1_FB10_Msk /*!<Filter bit 10 */ 3729 #define CAN_F7R1_FB11_Pos (11U) 3730 #define CAN_F7R1_FB11_Msk (0x1UL << CAN_F7R1_FB11_Pos) /*!< 0x00000800 */ 3731 #define CAN_F7R1_FB11 CAN_F7R1_FB11_Msk /*!<Filter bit 11 */ 3732 #define CAN_F7R1_FB12_Pos (12U) 3733 #define CAN_F7R1_FB12_Msk (0x1UL << CAN_F7R1_FB12_Pos) /*!< 0x00001000 */ 3734 #define CAN_F7R1_FB12 CAN_F7R1_FB12_Msk /*!<Filter bit 12 */ 3735 #define CAN_F7R1_FB13_Pos (13U) 3736 #define CAN_F7R1_FB13_Msk (0x1UL << CAN_F7R1_FB13_Pos) /*!< 0x00002000 */ 3737 #define CAN_F7R1_FB13 CAN_F7R1_FB13_Msk /*!<Filter bit 13 */ 3738 #define CAN_F7R1_FB14_Pos (14U) 3739 #define CAN_F7R1_FB14_Msk (0x1UL << CAN_F7R1_FB14_Pos) /*!< 0x00004000 */ 3740 #define CAN_F7R1_FB14 CAN_F7R1_FB14_Msk /*!<Filter bit 14 */ 3741 #define CAN_F7R1_FB15_Pos (15U) 3742 #define CAN_F7R1_FB15_Msk (0x1UL << CAN_F7R1_FB15_Pos) /*!< 0x00008000 */ 3743 #define CAN_F7R1_FB15 CAN_F7R1_FB15_Msk /*!<Filter bit 15 */ 3744 #define CAN_F7R1_FB16_Pos (16U) 3745 #define CAN_F7R1_FB16_Msk (0x1UL << CAN_F7R1_FB16_Pos) /*!< 0x00010000 */ 3746 #define CAN_F7R1_FB16 CAN_F7R1_FB16_Msk /*!<Filter bit 16 */ 3747 #define CAN_F7R1_FB17_Pos (17U) 3748 #define CAN_F7R1_FB17_Msk (0x1UL << CAN_F7R1_FB17_Pos) /*!< 0x00020000 */ 3749 #define CAN_F7R1_FB17 CAN_F7R1_FB17_Msk /*!<Filter bit 17 */ 3750 #define CAN_F7R1_FB18_Pos (18U) 3751 #define CAN_F7R1_FB18_Msk (0x1UL << CAN_F7R1_FB18_Pos) /*!< 0x00040000 */ 3752 #define CAN_F7R1_FB18 CAN_F7R1_FB18_Msk /*!<Filter bit 18 */ 3753 #define CAN_F7R1_FB19_Pos (19U) 3754 #define CAN_F7R1_FB19_Msk (0x1UL << CAN_F7R1_FB19_Pos) /*!< 0x00080000 */ 3755 #define CAN_F7R1_FB19 CAN_F7R1_FB19_Msk /*!<Filter bit 19 */ 3756 #define CAN_F7R1_FB20_Pos (20U) 3757 #define CAN_F7R1_FB20_Msk (0x1UL << CAN_F7R1_FB20_Pos) /*!< 0x00100000 */ 3758 #define CAN_F7R1_FB20 CAN_F7R1_FB20_Msk /*!<Filter bit 20 */ 3759 #define CAN_F7R1_FB21_Pos (21U) 3760 #define CAN_F7R1_FB21_Msk (0x1UL << CAN_F7R1_FB21_Pos) /*!< 0x00200000 */ 3761 #define CAN_F7R1_FB21 CAN_F7R1_FB21_Msk /*!<Filter bit 21 */ 3762 #define CAN_F7R1_FB22_Pos (22U) 3763 #define CAN_F7R1_FB22_Msk (0x1UL << CAN_F7R1_FB22_Pos) /*!< 0x00400000 */ 3764 #define CAN_F7R1_FB22 CAN_F7R1_FB22_Msk /*!<Filter bit 22 */ 3765 #define CAN_F7R1_FB23_Pos (23U) 3766 #define CAN_F7R1_FB23_Msk (0x1UL << CAN_F7R1_FB23_Pos) /*!< 0x00800000 */ 3767 #define CAN_F7R1_FB23 CAN_F7R1_FB23_Msk /*!<Filter bit 23 */ 3768 #define CAN_F7R1_FB24_Pos (24U) 3769 #define CAN_F7R1_FB24_Msk (0x1UL << CAN_F7R1_FB24_Pos) /*!< 0x01000000 */ 3770 #define CAN_F7R1_FB24 CAN_F7R1_FB24_Msk /*!<Filter bit 24 */ 3771 #define CAN_F7R1_FB25_Pos (25U) 3772 #define CAN_F7R1_FB25_Msk (0x1UL << CAN_F7R1_FB25_Pos) /*!< 0x02000000 */ 3773 #define CAN_F7R1_FB25 CAN_F7R1_FB25_Msk /*!<Filter bit 25 */ 3774 #define CAN_F7R1_FB26_Pos (26U) 3775 #define CAN_F7R1_FB26_Msk (0x1UL << CAN_F7R1_FB26_Pos) /*!< 0x04000000 */ 3776 #define CAN_F7R1_FB26 CAN_F7R1_FB26_Msk /*!<Filter bit 26 */ 3777 #define CAN_F7R1_FB27_Pos (27U) 3778 #define CAN_F7R1_FB27_Msk (0x1UL << CAN_F7R1_FB27_Pos) /*!< 0x08000000 */ 3779 #define CAN_F7R1_FB27 CAN_F7R1_FB27_Msk /*!<Filter bit 27 */ 3780 #define CAN_F7R1_FB28_Pos (28U) 3781 #define CAN_F7R1_FB28_Msk (0x1UL << CAN_F7R1_FB28_Pos) /*!< 0x10000000 */ 3782 #define CAN_F7R1_FB28 CAN_F7R1_FB28_Msk /*!<Filter bit 28 */ 3783 #define CAN_F7R1_FB29_Pos (29U) 3784 #define CAN_F7R1_FB29_Msk (0x1UL << CAN_F7R1_FB29_Pos) /*!< 0x20000000 */ 3785 #define CAN_F7R1_FB29 CAN_F7R1_FB29_Msk /*!<Filter bit 29 */ 3786 #define CAN_F7R1_FB30_Pos (30U) 3787 #define CAN_F7R1_FB30_Msk (0x1UL << CAN_F7R1_FB30_Pos) /*!< 0x40000000 */ 3788 #define CAN_F7R1_FB30 CAN_F7R1_FB30_Msk /*!<Filter bit 30 */ 3789 #define CAN_F7R1_FB31_Pos (31U) 3790 #define CAN_F7R1_FB31_Msk (0x1UL << CAN_F7R1_FB31_Pos) /*!< 0x80000000 */ 3791 #define CAN_F7R1_FB31 CAN_F7R1_FB31_Msk /*!<Filter bit 31 */ 3792 3793 /******************* Bit definition for CAN_F8R1 register *******************/ 3794 #define CAN_F8R1_FB0_Pos (0U) 3795 #define CAN_F8R1_FB0_Msk (0x1UL << CAN_F8R1_FB0_Pos) /*!< 0x00000001 */ 3796 #define CAN_F8R1_FB0 CAN_F8R1_FB0_Msk /*!<Filter bit 0 */ 3797 #define CAN_F8R1_FB1_Pos (1U) 3798 #define CAN_F8R1_FB1_Msk (0x1UL << CAN_F8R1_FB1_Pos) /*!< 0x00000002 */ 3799 #define CAN_F8R1_FB1 CAN_F8R1_FB1_Msk /*!<Filter bit 1 */ 3800 #define CAN_F8R1_FB2_Pos (2U) 3801 #define CAN_F8R1_FB2_Msk (0x1UL << CAN_F8R1_FB2_Pos) /*!< 0x00000004 */ 3802 #define CAN_F8R1_FB2 CAN_F8R1_FB2_Msk /*!<Filter bit 2 */ 3803 #define CAN_F8R1_FB3_Pos (3U) 3804 #define CAN_F8R1_FB3_Msk (0x1UL << CAN_F8R1_FB3_Pos) /*!< 0x00000008 */ 3805 #define CAN_F8R1_FB3 CAN_F8R1_FB3_Msk /*!<Filter bit 3 */ 3806 #define CAN_F8R1_FB4_Pos (4U) 3807 #define CAN_F8R1_FB4_Msk (0x1UL << CAN_F8R1_FB4_Pos) /*!< 0x00000010 */ 3808 #define CAN_F8R1_FB4 CAN_F8R1_FB4_Msk /*!<Filter bit 4 */ 3809 #define CAN_F8R1_FB5_Pos (5U) 3810 #define CAN_F8R1_FB5_Msk (0x1UL << CAN_F8R1_FB5_Pos) /*!< 0x00000020 */ 3811 #define CAN_F8R1_FB5 CAN_F8R1_FB5_Msk /*!<Filter bit 5 */ 3812 #define CAN_F8R1_FB6_Pos (6U) 3813 #define CAN_F8R1_FB6_Msk (0x1UL << CAN_F8R1_FB6_Pos) /*!< 0x00000040 */ 3814 #define CAN_F8R1_FB6 CAN_F8R1_FB6_Msk /*!<Filter bit 6 */ 3815 #define CAN_F8R1_FB7_Pos (7U) 3816 #define CAN_F8R1_FB7_Msk (0x1UL << CAN_F8R1_FB7_Pos) /*!< 0x00000080 */ 3817 #define CAN_F8R1_FB7 CAN_F8R1_FB7_Msk /*!<Filter bit 7 */ 3818 #define CAN_F8R1_FB8_Pos (8U) 3819 #define CAN_F8R1_FB8_Msk (0x1UL << CAN_F8R1_FB8_Pos) /*!< 0x00000100 */ 3820 #define CAN_F8R1_FB8 CAN_F8R1_FB8_Msk /*!<Filter bit 8 */ 3821 #define CAN_F8R1_FB9_Pos (9U) 3822 #define CAN_F8R1_FB9_Msk (0x1UL << CAN_F8R1_FB9_Pos) /*!< 0x00000200 */ 3823 #define CAN_F8R1_FB9 CAN_F8R1_FB9_Msk /*!<Filter bit 9 */ 3824 #define CAN_F8R1_FB10_Pos (10U) 3825 #define CAN_F8R1_FB10_Msk (0x1UL << CAN_F8R1_FB10_Pos) /*!< 0x00000400 */ 3826 #define CAN_F8R1_FB10 CAN_F8R1_FB10_Msk /*!<Filter bit 10 */ 3827 #define CAN_F8R1_FB11_Pos (11U) 3828 #define CAN_F8R1_FB11_Msk (0x1UL << CAN_F8R1_FB11_Pos) /*!< 0x00000800 */ 3829 #define CAN_F8R1_FB11 CAN_F8R1_FB11_Msk /*!<Filter bit 11 */ 3830 #define CAN_F8R1_FB12_Pos (12U) 3831 #define CAN_F8R1_FB12_Msk (0x1UL << CAN_F8R1_FB12_Pos) /*!< 0x00001000 */ 3832 #define CAN_F8R1_FB12 CAN_F8R1_FB12_Msk /*!<Filter bit 12 */ 3833 #define CAN_F8R1_FB13_Pos (13U) 3834 #define CAN_F8R1_FB13_Msk (0x1UL << CAN_F8R1_FB13_Pos) /*!< 0x00002000 */ 3835 #define CAN_F8R1_FB13 CAN_F8R1_FB13_Msk /*!<Filter bit 13 */ 3836 #define CAN_F8R1_FB14_Pos (14U) 3837 #define CAN_F8R1_FB14_Msk (0x1UL << CAN_F8R1_FB14_Pos) /*!< 0x00004000 */ 3838 #define CAN_F8R1_FB14 CAN_F8R1_FB14_Msk /*!<Filter bit 14 */ 3839 #define CAN_F8R1_FB15_Pos (15U) 3840 #define CAN_F8R1_FB15_Msk (0x1UL << CAN_F8R1_FB15_Pos) /*!< 0x00008000 */ 3841 #define CAN_F8R1_FB15 CAN_F8R1_FB15_Msk /*!<Filter bit 15 */ 3842 #define CAN_F8R1_FB16_Pos (16U) 3843 #define CAN_F8R1_FB16_Msk (0x1UL << CAN_F8R1_FB16_Pos) /*!< 0x00010000 */ 3844 #define CAN_F8R1_FB16 CAN_F8R1_FB16_Msk /*!<Filter bit 16 */ 3845 #define CAN_F8R1_FB17_Pos (17U) 3846 #define CAN_F8R1_FB17_Msk (0x1UL << CAN_F8R1_FB17_Pos) /*!< 0x00020000 */ 3847 #define CAN_F8R1_FB17 CAN_F8R1_FB17_Msk /*!<Filter bit 17 */ 3848 #define CAN_F8R1_FB18_Pos (18U) 3849 #define CAN_F8R1_FB18_Msk (0x1UL << CAN_F8R1_FB18_Pos) /*!< 0x00040000 */ 3850 #define CAN_F8R1_FB18 CAN_F8R1_FB18_Msk /*!<Filter bit 18 */ 3851 #define CAN_F8R1_FB19_Pos (19U) 3852 #define CAN_F8R1_FB19_Msk (0x1UL << CAN_F8R1_FB19_Pos) /*!< 0x00080000 */ 3853 #define CAN_F8R1_FB19 CAN_F8R1_FB19_Msk /*!<Filter bit 19 */ 3854 #define CAN_F8R1_FB20_Pos (20U) 3855 #define CAN_F8R1_FB20_Msk (0x1UL << CAN_F8R1_FB20_Pos) /*!< 0x00100000 */ 3856 #define CAN_F8R1_FB20 CAN_F8R1_FB20_Msk /*!<Filter bit 20 */ 3857 #define CAN_F8R1_FB21_Pos (21U) 3858 #define CAN_F8R1_FB21_Msk (0x1UL << CAN_F8R1_FB21_Pos) /*!< 0x00200000 */ 3859 #define CAN_F8R1_FB21 CAN_F8R1_FB21_Msk /*!<Filter bit 21 */ 3860 #define CAN_F8R1_FB22_Pos (22U) 3861 #define CAN_F8R1_FB22_Msk (0x1UL << CAN_F8R1_FB22_Pos) /*!< 0x00400000 */ 3862 #define CAN_F8R1_FB22 CAN_F8R1_FB22_Msk /*!<Filter bit 22 */ 3863 #define CAN_F8R1_FB23_Pos (23U) 3864 #define CAN_F8R1_FB23_Msk (0x1UL << CAN_F8R1_FB23_Pos) /*!< 0x00800000 */ 3865 #define CAN_F8R1_FB23 CAN_F8R1_FB23_Msk /*!<Filter bit 23 */ 3866 #define CAN_F8R1_FB24_Pos (24U) 3867 #define CAN_F8R1_FB24_Msk (0x1UL << CAN_F8R1_FB24_Pos) /*!< 0x01000000 */ 3868 #define CAN_F8R1_FB24 CAN_F8R1_FB24_Msk /*!<Filter bit 24 */ 3869 #define CAN_F8R1_FB25_Pos (25U) 3870 #define CAN_F8R1_FB25_Msk (0x1UL << CAN_F8R1_FB25_Pos) /*!< 0x02000000 */ 3871 #define CAN_F8R1_FB25 CAN_F8R1_FB25_Msk /*!<Filter bit 25 */ 3872 #define CAN_F8R1_FB26_Pos (26U) 3873 #define CAN_F8R1_FB26_Msk (0x1UL << CAN_F8R1_FB26_Pos) /*!< 0x04000000 */ 3874 #define CAN_F8R1_FB26 CAN_F8R1_FB26_Msk /*!<Filter bit 26 */ 3875 #define CAN_F8R1_FB27_Pos (27U) 3876 #define CAN_F8R1_FB27_Msk (0x1UL << CAN_F8R1_FB27_Pos) /*!< 0x08000000 */ 3877 #define CAN_F8R1_FB27 CAN_F8R1_FB27_Msk /*!<Filter bit 27 */ 3878 #define CAN_F8R1_FB28_Pos (28U) 3879 #define CAN_F8R1_FB28_Msk (0x1UL << CAN_F8R1_FB28_Pos) /*!< 0x10000000 */ 3880 #define CAN_F8R1_FB28 CAN_F8R1_FB28_Msk /*!<Filter bit 28 */ 3881 #define CAN_F8R1_FB29_Pos (29U) 3882 #define CAN_F8R1_FB29_Msk (0x1UL << CAN_F8R1_FB29_Pos) /*!< 0x20000000 */ 3883 #define CAN_F8R1_FB29 CAN_F8R1_FB29_Msk /*!<Filter bit 29 */ 3884 #define CAN_F8R1_FB30_Pos (30U) 3885 #define CAN_F8R1_FB30_Msk (0x1UL << CAN_F8R1_FB30_Pos) /*!< 0x40000000 */ 3886 #define CAN_F8R1_FB30 CAN_F8R1_FB30_Msk /*!<Filter bit 30 */ 3887 #define CAN_F8R1_FB31_Pos (31U) 3888 #define CAN_F8R1_FB31_Msk (0x1UL << CAN_F8R1_FB31_Pos) /*!< 0x80000000 */ 3889 #define CAN_F8R1_FB31 CAN_F8R1_FB31_Msk /*!<Filter bit 31 */ 3890 3891 /******************* Bit definition for CAN_F9R1 register *******************/ 3892 #define CAN_F9R1_FB0_Pos (0U) 3893 #define CAN_F9R1_FB0_Msk (0x1UL << CAN_F9R1_FB0_Pos) /*!< 0x00000001 */ 3894 #define CAN_F9R1_FB0 CAN_F9R1_FB0_Msk /*!<Filter bit 0 */ 3895 #define CAN_F9R1_FB1_Pos (1U) 3896 #define CAN_F9R1_FB1_Msk (0x1UL << CAN_F9R1_FB1_Pos) /*!< 0x00000002 */ 3897 #define CAN_F9R1_FB1 CAN_F9R1_FB1_Msk /*!<Filter bit 1 */ 3898 #define CAN_F9R1_FB2_Pos (2U) 3899 #define CAN_F9R1_FB2_Msk (0x1UL << CAN_F9R1_FB2_Pos) /*!< 0x00000004 */ 3900 #define CAN_F9R1_FB2 CAN_F9R1_FB2_Msk /*!<Filter bit 2 */ 3901 #define CAN_F9R1_FB3_Pos (3U) 3902 #define CAN_F9R1_FB3_Msk (0x1UL << CAN_F9R1_FB3_Pos) /*!< 0x00000008 */ 3903 #define CAN_F9R1_FB3 CAN_F9R1_FB3_Msk /*!<Filter bit 3 */ 3904 #define CAN_F9R1_FB4_Pos (4U) 3905 #define CAN_F9R1_FB4_Msk (0x1UL << CAN_F9R1_FB4_Pos) /*!< 0x00000010 */ 3906 #define CAN_F9R1_FB4 CAN_F9R1_FB4_Msk /*!<Filter bit 4 */ 3907 #define CAN_F9R1_FB5_Pos (5U) 3908 #define CAN_F9R1_FB5_Msk (0x1UL << CAN_F9R1_FB5_Pos) /*!< 0x00000020 */ 3909 #define CAN_F9R1_FB5 CAN_F9R1_FB5_Msk /*!<Filter bit 5 */ 3910 #define CAN_F9R1_FB6_Pos (6U) 3911 #define CAN_F9R1_FB6_Msk (0x1UL << CAN_F9R1_FB6_Pos) /*!< 0x00000040 */ 3912 #define CAN_F9R1_FB6 CAN_F9R1_FB6_Msk /*!<Filter bit 6 */ 3913 #define CAN_F9R1_FB7_Pos (7U) 3914 #define CAN_F9R1_FB7_Msk (0x1UL << CAN_F9R1_FB7_Pos) /*!< 0x00000080 */ 3915 #define CAN_F9R1_FB7 CAN_F9R1_FB7_Msk /*!<Filter bit 7 */ 3916 #define CAN_F9R1_FB8_Pos (8U) 3917 #define CAN_F9R1_FB8_Msk (0x1UL << CAN_F9R1_FB8_Pos) /*!< 0x00000100 */ 3918 #define CAN_F9R1_FB8 CAN_F9R1_FB8_Msk /*!<Filter bit 8 */ 3919 #define CAN_F9R1_FB9_Pos (9U) 3920 #define CAN_F9R1_FB9_Msk (0x1UL << CAN_F9R1_FB9_Pos) /*!< 0x00000200 */ 3921 #define CAN_F9R1_FB9 CAN_F9R1_FB9_Msk /*!<Filter bit 9 */ 3922 #define CAN_F9R1_FB10_Pos (10U) 3923 #define CAN_F9R1_FB10_Msk (0x1UL << CAN_F9R1_FB10_Pos) /*!< 0x00000400 */ 3924 #define CAN_F9R1_FB10 CAN_F9R1_FB10_Msk /*!<Filter bit 10 */ 3925 #define CAN_F9R1_FB11_Pos (11U) 3926 #define CAN_F9R1_FB11_Msk (0x1UL << CAN_F9R1_FB11_Pos) /*!< 0x00000800 */ 3927 #define CAN_F9R1_FB11 CAN_F9R1_FB11_Msk /*!<Filter bit 11 */ 3928 #define CAN_F9R1_FB12_Pos (12U) 3929 #define CAN_F9R1_FB12_Msk (0x1UL << CAN_F9R1_FB12_Pos) /*!< 0x00001000 */ 3930 #define CAN_F9R1_FB12 CAN_F9R1_FB12_Msk /*!<Filter bit 12 */ 3931 #define CAN_F9R1_FB13_Pos (13U) 3932 #define CAN_F9R1_FB13_Msk (0x1UL << CAN_F9R1_FB13_Pos) /*!< 0x00002000 */ 3933 #define CAN_F9R1_FB13 CAN_F9R1_FB13_Msk /*!<Filter bit 13 */ 3934 #define CAN_F9R1_FB14_Pos (14U) 3935 #define CAN_F9R1_FB14_Msk (0x1UL << CAN_F9R1_FB14_Pos) /*!< 0x00004000 */ 3936 #define CAN_F9R1_FB14 CAN_F9R1_FB14_Msk /*!<Filter bit 14 */ 3937 #define CAN_F9R1_FB15_Pos (15U) 3938 #define CAN_F9R1_FB15_Msk (0x1UL << CAN_F9R1_FB15_Pos) /*!< 0x00008000 */ 3939 #define CAN_F9R1_FB15 CAN_F9R1_FB15_Msk /*!<Filter bit 15 */ 3940 #define CAN_F9R1_FB16_Pos (16U) 3941 #define CAN_F9R1_FB16_Msk (0x1UL << CAN_F9R1_FB16_Pos) /*!< 0x00010000 */ 3942 #define CAN_F9R1_FB16 CAN_F9R1_FB16_Msk /*!<Filter bit 16 */ 3943 #define CAN_F9R1_FB17_Pos (17U) 3944 #define CAN_F9R1_FB17_Msk (0x1UL << CAN_F9R1_FB17_Pos) /*!< 0x00020000 */ 3945 #define CAN_F9R1_FB17 CAN_F9R1_FB17_Msk /*!<Filter bit 17 */ 3946 #define CAN_F9R1_FB18_Pos (18U) 3947 #define CAN_F9R1_FB18_Msk (0x1UL << CAN_F9R1_FB18_Pos) /*!< 0x00040000 */ 3948 #define CAN_F9R1_FB18 CAN_F9R1_FB18_Msk /*!<Filter bit 18 */ 3949 #define CAN_F9R1_FB19_Pos (19U) 3950 #define CAN_F9R1_FB19_Msk (0x1UL << CAN_F9R1_FB19_Pos) /*!< 0x00080000 */ 3951 #define CAN_F9R1_FB19 CAN_F9R1_FB19_Msk /*!<Filter bit 19 */ 3952 #define CAN_F9R1_FB20_Pos (20U) 3953 #define CAN_F9R1_FB20_Msk (0x1UL << CAN_F9R1_FB20_Pos) /*!< 0x00100000 */ 3954 #define CAN_F9R1_FB20 CAN_F9R1_FB20_Msk /*!<Filter bit 20 */ 3955 #define CAN_F9R1_FB21_Pos (21U) 3956 #define CAN_F9R1_FB21_Msk (0x1UL << CAN_F9R1_FB21_Pos) /*!< 0x00200000 */ 3957 #define CAN_F9R1_FB21 CAN_F9R1_FB21_Msk /*!<Filter bit 21 */ 3958 #define CAN_F9R1_FB22_Pos (22U) 3959 #define CAN_F9R1_FB22_Msk (0x1UL << CAN_F9R1_FB22_Pos) /*!< 0x00400000 */ 3960 #define CAN_F9R1_FB22 CAN_F9R1_FB22_Msk /*!<Filter bit 22 */ 3961 #define CAN_F9R1_FB23_Pos (23U) 3962 #define CAN_F9R1_FB23_Msk (0x1UL << CAN_F9R1_FB23_Pos) /*!< 0x00800000 */ 3963 #define CAN_F9R1_FB23 CAN_F9R1_FB23_Msk /*!<Filter bit 23 */ 3964 #define CAN_F9R1_FB24_Pos (24U) 3965 #define CAN_F9R1_FB24_Msk (0x1UL << CAN_F9R1_FB24_Pos) /*!< 0x01000000 */ 3966 #define CAN_F9R1_FB24 CAN_F9R1_FB24_Msk /*!<Filter bit 24 */ 3967 #define CAN_F9R1_FB25_Pos (25U) 3968 #define CAN_F9R1_FB25_Msk (0x1UL << CAN_F9R1_FB25_Pos) /*!< 0x02000000 */ 3969 #define CAN_F9R1_FB25 CAN_F9R1_FB25_Msk /*!<Filter bit 25 */ 3970 #define CAN_F9R1_FB26_Pos (26U) 3971 #define CAN_F9R1_FB26_Msk (0x1UL << CAN_F9R1_FB26_Pos) /*!< 0x04000000 */ 3972 #define CAN_F9R1_FB26 CAN_F9R1_FB26_Msk /*!<Filter bit 26 */ 3973 #define CAN_F9R1_FB27_Pos (27U) 3974 #define CAN_F9R1_FB27_Msk (0x1UL << CAN_F9R1_FB27_Pos) /*!< 0x08000000 */ 3975 #define CAN_F9R1_FB27 CAN_F9R1_FB27_Msk /*!<Filter bit 27 */ 3976 #define CAN_F9R1_FB28_Pos (28U) 3977 #define CAN_F9R1_FB28_Msk (0x1UL << CAN_F9R1_FB28_Pos) /*!< 0x10000000 */ 3978 #define CAN_F9R1_FB28 CAN_F9R1_FB28_Msk /*!<Filter bit 28 */ 3979 #define CAN_F9R1_FB29_Pos (29U) 3980 #define CAN_F9R1_FB29_Msk (0x1UL << CAN_F9R1_FB29_Pos) /*!< 0x20000000 */ 3981 #define CAN_F9R1_FB29 CAN_F9R1_FB29_Msk /*!<Filter bit 29 */ 3982 #define CAN_F9R1_FB30_Pos (30U) 3983 #define CAN_F9R1_FB30_Msk (0x1UL << CAN_F9R1_FB30_Pos) /*!< 0x40000000 */ 3984 #define CAN_F9R1_FB30 CAN_F9R1_FB30_Msk /*!<Filter bit 30 */ 3985 #define CAN_F9R1_FB31_Pos (31U) 3986 #define CAN_F9R1_FB31_Msk (0x1UL << CAN_F9R1_FB31_Pos) /*!< 0x80000000 */ 3987 #define CAN_F9R1_FB31 CAN_F9R1_FB31_Msk /*!<Filter bit 31 */ 3988 3989 /******************* Bit definition for CAN_F10R1 register ******************/ 3990 #define CAN_F10R1_FB0_Pos (0U) 3991 #define CAN_F10R1_FB0_Msk (0x1UL << CAN_F10R1_FB0_Pos) /*!< 0x00000001 */ 3992 #define CAN_F10R1_FB0 CAN_F10R1_FB0_Msk /*!<Filter bit 0 */ 3993 #define CAN_F10R1_FB1_Pos (1U) 3994 #define CAN_F10R1_FB1_Msk (0x1UL << CAN_F10R1_FB1_Pos) /*!< 0x00000002 */ 3995 #define CAN_F10R1_FB1 CAN_F10R1_FB1_Msk /*!<Filter bit 1 */ 3996 #define CAN_F10R1_FB2_Pos (2U) 3997 #define CAN_F10R1_FB2_Msk (0x1UL << CAN_F10R1_FB2_Pos) /*!< 0x00000004 */ 3998 #define CAN_F10R1_FB2 CAN_F10R1_FB2_Msk /*!<Filter bit 2 */ 3999 #define CAN_F10R1_FB3_Pos (3U) 4000 #define CAN_F10R1_FB3_Msk (0x1UL << CAN_F10R1_FB3_Pos) /*!< 0x00000008 */ 4001 #define CAN_F10R1_FB3 CAN_F10R1_FB3_Msk /*!<Filter bit 3 */ 4002 #define CAN_F10R1_FB4_Pos (4U) 4003 #define CAN_F10R1_FB4_Msk (0x1UL << CAN_F10R1_FB4_Pos) /*!< 0x00000010 */ 4004 #define CAN_F10R1_FB4 CAN_F10R1_FB4_Msk /*!<Filter bit 4 */ 4005 #define CAN_F10R1_FB5_Pos (5U) 4006 #define CAN_F10R1_FB5_Msk (0x1UL << CAN_F10R1_FB5_Pos) /*!< 0x00000020 */ 4007 #define CAN_F10R1_FB5 CAN_F10R1_FB5_Msk /*!<Filter bit 5 */ 4008 #define CAN_F10R1_FB6_Pos (6U) 4009 #define CAN_F10R1_FB6_Msk (0x1UL << CAN_F10R1_FB6_Pos) /*!< 0x00000040 */ 4010 #define CAN_F10R1_FB6 CAN_F10R1_FB6_Msk /*!<Filter bit 6 */ 4011 #define CAN_F10R1_FB7_Pos (7U) 4012 #define CAN_F10R1_FB7_Msk (0x1UL << CAN_F10R1_FB7_Pos) /*!< 0x00000080 */ 4013 #define CAN_F10R1_FB7 CAN_F10R1_FB7_Msk /*!<Filter bit 7 */ 4014 #define CAN_F10R1_FB8_Pos (8U) 4015 #define CAN_F10R1_FB8_Msk (0x1UL << CAN_F10R1_FB8_Pos) /*!< 0x00000100 */ 4016 #define CAN_F10R1_FB8 CAN_F10R1_FB8_Msk /*!<Filter bit 8 */ 4017 #define CAN_F10R1_FB9_Pos (9U) 4018 #define CAN_F10R1_FB9_Msk (0x1UL << CAN_F10R1_FB9_Pos) /*!< 0x00000200 */ 4019 #define CAN_F10R1_FB9 CAN_F10R1_FB9_Msk /*!<Filter bit 9 */ 4020 #define CAN_F10R1_FB10_Pos (10U) 4021 #define CAN_F10R1_FB10_Msk (0x1UL << CAN_F10R1_FB10_Pos) /*!< 0x00000400 */ 4022 #define CAN_F10R1_FB10 CAN_F10R1_FB10_Msk /*!<Filter bit 10 */ 4023 #define CAN_F10R1_FB11_Pos (11U) 4024 #define CAN_F10R1_FB11_Msk (0x1UL << CAN_F10R1_FB11_Pos) /*!< 0x00000800 */ 4025 #define CAN_F10R1_FB11 CAN_F10R1_FB11_Msk /*!<Filter bit 11 */ 4026 #define CAN_F10R1_FB12_Pos (12U) 4027 #define CAN_F10R1_FB12_Msk (0x1UL << CAN_F10R1_FB12_Pos) /*!< 0x00001000 */ 4028 #define CAN_F10R1_FB12 CAN_F10R1_FB12_Msk /*!<Filter bit 12 */ 4029 #define CAN_F10R1_FB13_Pos (13U) 4030 #define CAN_F10R1_FB13_Msk (0x1UL << CAN_F10R1_FB13_Pos) /*!< 0x00002000 */ 4031 #define CAN_F10R1_FB13 CAN_F10R1_FB13_Msk /*!<Filter bit 13 */ 4032 #define CAN_F10R1_FB14_Pos (14U) 4033 #define CAN_F10R1_FB14_Msk (0x1UL << CAN_F10R1_FB14_Pos) /*!< 0x00004000 */ 4034 #define CAN_F10R1_FB14 CAN_F10R1_FB14_Msk /*!<Filter bit 14 */ 4035 #define CAN_F10R1_FB15_Pos (15U) 4036 #define CAN_F10R1_FB15_Msk (0x1UL << CAN_F10R1_FB15_Pos) /*!< 0x00008000 */ 4037 #define CAN_F10R1_FB15 CAN_F10R1_FB15_Msk /*!<Filter bit 15 */ 4038 #define CAN_F10R1_FB16_Pos (16U) 4039 #define CAN_F10R1_FB16_Msk (0x1UL << CAN_F10R1_FB16_Pos) /*!< 0x00010000 */ 4040 #define CAN_F10R1_FB16 CAN_F10R1_FB16_Msk /*!<Filter bit 16 */ 4041 #define CAN_F10R1_FB17_Pos (17U) 4042 #define CAN_F10R1_FB17_Msk (0x1UL << CAN_F10R1_FB17_Pos) /*!< 0x00020000 */ 4043 #define CAN_F10R1_FB17 CAN_F10R1_FB17_Msk /*!<Filter bit 17 */ 4044 #define CAN_F10R1_FB18_Pos (18U) 4045 #define CAN_F10R1_FB18_Msk (0x1UL << CAN_F10R1_FB18_Pos) /*!< 0x00040000 */ 4046 #define CAN_F10R1_FB18 CAN_F10R1_FB18_Msk /*!<Filter bit 18 */ 4047 #define CAN_F10R1_FB19_Pos (19U) 4048 #define CAN_F10R1_FB19_Msk (0x1UL << CAN_F10R1_FB19_Pos) /*!< 0x00080000 */ 4049 #define CAN_F10R1_FB19 CAN_F10R1_FB19_Msk /*!<Filter bit 19 */ 4050 #define CAN_F10R1_FB20_Pos (20U) 4051 #define CAN_F10R1_FB20_Msk (0x1UL << CAN_F10R1_FB20_Pos) /*!< 0x00100000 */ 4052 #define CAN_F10R1_FB20 CAN_F10R1_FB20_Msk /*!<Filter bit 20 */ 4053 #define CAN_F10R1_FB21_Pos (21U) 4054 #define CAN_F10R1_FB21_Msk (0x1UL << CAN_F10R1_FB21_Pos) /*!< 0x00200000 */ 4055 #define CAN_F10R1_FB21 CAN_F10R1_FB21_Msk /*!<Filter bit 21 */ 4056 #define CAN_F10R1_FB22_Pos (22U) 4057 #define CAN_F10R1_FB22_Msk (0x1UL << CAN_F10R1_FB22_Pos) /*!< 0x00400000 */ 4058 #define CAN_F10R1_FB22 CAN_F10R1_FB22_Msk /*!<Filter bit 22 */ 4059 #define CAN_F10R1_FB23_Pos (23U) 4060 #define CAN_F10R1_FB23_Msk (0x1UL << CAN_F10R1_FB23_Pos) /*!< 0x00800000 */ 4061 #define CAN_F10R1_FB23 CAN_F10R1_FB23_Msk /*!<Filter bit 23 */ 4062 #define CAN_F10R1_FB24_Pos (24U) 4063 #define CAN_F10R1_FB24_Msk (0x1UL << CAN_F10R1_FB24_Pos) /*!< 0x01000000 */ 4064 #define CAN_F10R1_FB24 CAN_F10R1_FB24_Msk /*!<Filter bit 24 */ 4065 #define CAN_F10R1_FB25_Pos (25U) 4066 #define CAN_F10R1_FB25_Msk (0x1UL << CAN_F10R1_FB25_Pos) /*!< 0x02000000 */ 4067 #define CAN_F10R1_FB25 CAN_F10R1_FB25_Msk /*!<Filter bit 25 */ 4068 #define CAN_F10R1_FB26_Pos (26U) 4069 #define CAN_F10R1_FB26_Msk (0x1UL << CAN_F10R1_FB26_Pos) /*!< 0x04000000 */ 4070 #define CAN_F10R1_FB26 CAN_F10R1_FB26_Msk /*!<Filter bit 26 */ 4071 #define CAN_F10R1_FB27_Pos (27U) 4072 #define CAN_F10R1_FB27_Msk (0x1UL << CAN_F10R1_FB27_Pos) /*!< 0x08000000 */ 4073 #define CAN_F10R1_FB27 CAN_F10R1_FB27_Msk /*!<Filter bit 27 */ 4074 #define CAN_F10R1_FB28_Pos (28U) 4075 #define CAN_F10R1_FB28_Msk (0x1UL << CAN_F10R1_FB28_Pos) /*!< 0x10000000 */ 4076 #define CAN_F10R1_FB28 CAN_F10R1_FB28_Msk /*!<Filter bit 28 */ 4077 #define CAN_F10R1_FB29_Pos (29U) 4078 #define CAN_F10R1_FB29_Msk (0x1UL << CAN_F10R1_FB29_Pos) /*!< 0x20000000 */ 4079 #define CAN_F10R1_FB29 CAN_F10R1_FB29_Msk /*!<Filter bit 29 */ 4080 #define CAN_F10R1_FB30_Pos (30U) 4081 #define CAN_F10R1_FB30_Msk (0x1UL << CAN_F10R1_FB30_Pos) /*!< 0x40000000 */ 4082 #define CAN_F10R1_FB30 CAN_F10R1_FB30_Msk /*!<Filter bit 30 */ 4083 #define CAN_F10R1_FB31_Pos (31U) 4084 #define CAN_F10R1_FB31_Msk (0x1UL << CAN_F10R1_FB31_Pos) /*!< 0x80000000 */ 4085 #define CAN_F10R1_FB31 CAN_F10R1_FB31_Msk /*!<Filter bit 31 */ 4086 4087 /******************* Bit definition for CAN_F11R1 register ******************/ 4088 #define CAN_F11R1_FB0_Pos (0U) 4089 #define CAN_F11R1_FB0_Msk (0x1UL << CAN_F11R1_FB0_Pos) /*!< 0x00000001 */ 4090 #define CAN_F11R1_FB0 CAN_F11R1_FB0_Msk /*!<Filter bit 0 */ 4091 #define CAN_F11R1_FB1_Pos (1U) 4092 #define CAN_F11R1_FB1_Msk (0x1UL << CAN_F11R1_FB1_Pos) /*!< 0x00000002 */ 4093 #define CAN_F11R1_FB1 CAN_F11R1_FB1_Msk /*!<Filter bit 1 */ 4094 #define CAN_F11R1_FB2_Pos (2U) 4095 #define CAN_F11R1_FB2_Msk (0x1UL << CAN_F11R1_FB2_Pos) /*!< 0x00000004 */ 4096 #define CAN_F11R1_FB2 CAN_F11R1_FB2_Msk /*!<Filter bit 2 */ 4097 #define CAN_F11R1_FB3_Pos (3U) 4098 #define CAN_F11R1_FB3_Msk (0x1UL << CAN_F11R1_FB3_Pos) /*!< 0x00000008 */ 4099 #define CAN_F11R1_FB3 CAN_F11R1_FB3_Msk /*!<Filter bit 3 */ 4100 #define CAN_F11R1_FB4_Pos (4U) 4101 #define CAN_F11R1_FB4_Msk (0x1UL << CAN_F11R1_FB4_Pos) /*!< 0x00000010 */ 4102 #define CAN_F11R1_FB4 CAN_F11R1_FB4_Msk /*!<Filter bit 4 */ 4103 #define CAN_F11R1_FB5_Pos (5U) 4104 #define CAN_F11R1_FB5_Msk (0x1UL << CAN_F11R1_FB5_Pos) /*!< 0x00000020 */ 4105 #define CAN_F11R1_FB5 CAN_F11R1_FB5_Msk /*!<Filter bit 5 */ 4106 #define CAN_F11R1_FB6_Pos (6U) 4107 #define CAN_F11R1_FB6_Msk (0x1UL << CAN_F11R1_FB6_Pos) /*!< 0x00000040 */ 4108 #define CAN_F11R1_FB6 CAN_F11R1_FB6_Msk /*!<Filter bit 6 */ 4109 #define CAN_F11R1_FB7_Pos (7U) 4110 #define CAN_F11R1_FB7_Msk (0x1UL << CAN_F11R1_FB7_Pos) /*!< 0x00000080 */ 4111 #define CAN_F11R1_FB7 CAN_F11R1_FB7_Msk /*!<Filter bit 7 */ 4112 #define CAN_F11R1_FB8_Pos (8U) 4113 #define CAN_F11R1_FB8_Msk (0x1UL << CAN_F11R1_FB8_Pos) /*!< 0x00000100 */ 4114 #define CAN_F11R1_FB8 CAN_F11R1_FB8_Msk /*!<Filter bit 8 */ 4115 #define CAN_F11R1_FB9_Pos (9U) 4116 #define CAN_F11R1_FB9_Msk (0x1UL << CAN_F11R1_FB9_Pos) /*!< 0x00000200 */ 4117 #define CAN_F11R1_FB9 CAN_F11R1_FB9_Msk /*!<Filter bit 9 */ 4118 #define CAN_F11R1_FB10_Pos (10U) 4119 #define CAN_F11R1_FB10_Msk (0x1UL << CAN_F11R1_FB10_Pos) /*!< 0x00000400 */ 4120 #define CAN_F11R1_FB10 CAN_F11R1_FB10_Msk /*!<Filter bit 10 */ 4121 #define CAN_F11R1_FB11_Pos (11U) 4122 #define CAN_F11R1_FB11_Msk (0x1UL << CAN_F11R1_FB11_Pos) /*!< 0x00000800 */ 4123 #define CAN_F11R1_FB11 CAN_F11R1_FB11_Msk /*!<Filter bit 11 */ 4124 #define CAN_F11R1_FB12_Pos (12U) 4125 #define CAN_F11R1_FB12_Msk (0x1UL << CAN_F11R1_FB12_Pos) /*!< 0x00001000 */ 4126 #define CAN_F11R1_FB12 CAN_F11R1_FB12_Msk /*!<Filter bit 12 */ 4127 #define CAN_F11R1_FB13_Pos (13U) 4128 #define CAN_F11R1_FB13_Msk (0x1UL << CAN_F11R1_FB13_Pos) /*!< 0x00002000 */ 4129 #define CAN_F11R1_FB13 CAN_F11R1_FB13_Msk /*!<Filter bit 13 */ 4130 #define CAN_F11R1_FB14_Pos (14U) 4131 #define CAN_F11R1_FB14_Msk (0x1UL << CAN_F11R1_FB14_Pos) /*!< 0x00004000 */ 4132 #define CAN_F11R1_FB14 CAN_F11R1_FB14_Msk /*!<Filter bit 14 */ 4133 #define CAN_F11R1_FB15_Pos (15U) 4134 #define CAN_F11R1_FB15_Msk (0x1UL << CAN_F11R1_FB15_Pos) /*!< 0x00008000 */ 4135 #define CAN_F11R1_FB15 CAN_F11R1_FB15_Msk /*!<Filter bit 15 */ 4136 #define CAN_F11R1_FB16_Pos (16U) 4137 #define CAN_F11R1_FB16_Msk (0x1UL << CAN_F11R1_FB16_Pos) /*!< 0x00010000 */ 4138 #define CAN_F11R1_FB16 CAN_F11R1_FB16_Msk /*!<Filter bit 16 */ 4139 #define CAN_F11R1_FB17_Pos (17U) 4140 #define CAN_F11R1_FB17_Msk (0x1UL << CAN_F11R1_FB17_Pos) /*!< 0x00020000 */ 4141 #define CAN_F11R1_FB17 CAN_F11R1_FB17_Msk /*!<Filter bit 17 */ 4142 #define CAN_F11R1_FB18_Pos (18U) 4143 #define CAN_F11R1_FB18_Msk (0x1UL << CAN_F11R1_FB18_Pos) /*!< 0x00040000 */ 4144 #define CAN_F11R1_FB18 CAN_F11R1_FB18_Msk /*!<Filter bit 18 */ 4145 #define CAN_F11R1_FB19_Pos (19U) 4146 #define CAN_F11R1_FB19_Msk (0x1UL << CAN_F11R1_FB19_Pos) /*!< 0x00080000 */ 4147 #define CAN_F11R1_FB19 CAN_F11R1_FB19_Msk /*!<Filter bit 19 */ 4148 #define CAN_F11R1_FB20_Pos (20U) 4149 #define CAN_F11R1_FB20_Msk (0x1UL << CAN_F11R1_FB20_Pos) /*!< 0x00100000 */ 4150 #define CAN_F11R1_FB20 CAN_F11R1_FB20_Msk /*!<Filter bit 20 */ 4151 #define CAN_F11R1_FB21_Pos (21U) 4152 #define CAN_F11R1_FB21_Msk (0x1UL << CAN_F11R1_FB21_Pos) /*!< 0x00200000 */ 4153 #define CAN_F11R1_FB21 CAN_F11R1_FB21_Msk /*!<Filter bit 21 */ 4154 #define CAN_F11R1_FB22_Pos (22U) 4155 #define CAN_F11R1_FB22_Msk (0x1UL << CAN_F11R1_FB22_Pos) /*!< 0x00400000 */ 4156 #define CAN_F11R1_FB22 CAN_F11R1_FB22_Msk /*!<Filter bit 22 */ 4157 #define CAN_F11R1_FB23_Pos (23U) 4158 #define CAN_F11R1_FB23_Msk (0x1UL << CAN_F11R1_FB23_Pos) /*!< 0x00800000 */ 4159 #define CAN_F11R1_FB23 CAN_F11R1_FB23_Msk /*!<Filter bit 23 */ 4160 #define CAN_F11R1_FB24_Pos (24U) 4161 #define CAN_F11R1_FB24_Msk (0x1UL << CAN_F11R1_FB24_Pos) /*!< 0x01000000 */ 4162 #define CAN_F11R1_FB24 CAN_F11R1_FB24_Msk /*!<Filter bit 24 */ 4163 #define CAN_F11R1_FB25_Pos (25U) 4164 #define CAN_F11R1_FB25_Msk (0x1UL << CAN_F11R1_FB25_Pos) /*!< 0x02000000 */ 4165 #define CAN_F11R1_FB25 CAN_F11R1_FB25_Msk /*!<Filter bit 25 */ 4166 #define CAN_F11R1_FB26_Pos (26U) 4167 #define CAN_F11R1_FB26_Msk (0x1UL << CAN_F11R1_FB26_Pos) /*!< 0x04000000 */ 4168 #define CAN_F11R1_FB26 CAN_F11R1_FB26_Msk /*!<Filter bit 26 */ 4169 #define CAN_F11R1_FB27_Pos (27U) 4170 #define CAN_F11R1_FB27_Msk (0x1UL << CAN_F11R1_FB27_Pos) /*!< 0x08000000 */ 4171 #define CAN_F11R1_FB27 CAN_F11R1_FB27_Msk /*!<Filter bit 27 */ 4172 #define CAN_F11R1_FB28_Pos (28U) 4173 #define CAN_F11R1_FB28_Msk (0x1UL << CAN_F11R1_FB28_Pos) /*!< 0x10000000 */ 4174 #define CAN_F11R1_FB28 CAN_F11R1_FB28_Msk /*!<Filter bit 28 */ 4175 #define CAN_F11R1_FB29_Pos (29U) 4176 #define CAN_F11R1_FB29_Msk (0x1UL << CAN_F11R1_FB29_Pos) /*!< 0x20000000 */ 4177 #define CAN_F11R1_FB29 CAN_F11R1_FB29_Msk /*!<Filter bit 29 */ 4178 #define CAN_F11R1_FB30_Pos (30U) 4179 #define CAN_F11R1_FB30_Msk (0x1UL << CAN_F11R1_FB30_Pos) /*!< 0x40000000 */ 4180 #define CAN_F11R1_FB30 CAN_F11R1_FB30_Msk /*!<Filter bit 30 */ 4181 #define CAN_F11R1_FB31_Pos (31U) 4182 #define CAN_F11R1_FB31_Msk (0x1UL << CAN_F11R1_FB31_Pos) /*!< 0x80000000 */ 4183 #define CAN_F11R1_FB31 CAN_F11R1_FB31_Msk /*!<Filter bit 31 */ 4184 4185 /******************* Bit definition for CAN_F12R1 register ******************/ 4186 #define CAN_F12R1_FB0_Pos (0U) 4187 #define CAN_F12R1_FB0_Msk (0x1UL << CAN_F12R1_FB0_Pos) /*!< 0x00000001 */ 4188 #define CAN_F12R1_FB0 CAN_F12R1_FB0_Msk /*!<Filter bit 0 */ 4189 #define CAN_F12R1_FB1_Pos (1U) 4190 #define CAN_F12R1_FB1_Msk (0x1UL << CAN_F12R1_FB1_Pos) /*!< 0x00000002 */ 4191 #define CAN_F12R1_FB1 CAN_F12R1_FB1_Msk /*!<Filter bit 1 */ 4192 #define CAN_F12R1_FB2_Pos (2U) 4193 #define CAN_F12R1_FB2_Msk (0x1UL << CAN_F12R1_FB2_Pos) /*!< 0x00000004 */ 4194 #define CAN_F12R1_FB2 CAN_F12R1_FB2_Msk /*!<Filter bit 2 */ 4195 #define CAN_F12R1_FB3_Pos (3U) 4196 #define CAN_F12R1_FB3_Msk (0x1UL << CAN_F12R1_FB3_Pos) /*!< 0x00000008 */ 4197 #define CAN_F12R1_FB3 CAN_F12R1_FB3_Msk /*!<Filter bit 3 */ 4198 #define CAN_F12R1_FB4_Pos (4U) 4199 #define CAN_F12R1_FB4_Msk (0x1UL << CAN_F12R1_FB4_Pos) /*!< 0x00000010 */ 4200 #define CAN_F12R1_FB4 CAN_F12R1_FB4_Msk /*!<Filter bit 4 */ 4201 #define CAN_F12R1_FB5_Pos (5U) 4202 #define CAN_F12R1_FB5_Msk (0x1UL << CAN_F12R1_FB5_Pos) /*!< 0x00000020 */ 4203 #define CAN_F12R1_FB5 CAN_F12R1_FB5_Msk /*!<Filter bit 5 */ 4204 #define CAN_F12R1_FB6_Pos (6U) 4205 #define CAN_F12R1_FB6_Msk (0x1UL << CAN_F12R1_FB6_Pos) /*!< 0x00000040 */ 4206 #define CAN_F12R1_FB6 CAN_F12R1_FB6_Msk /*!<Filter bit 6 */ 4207 #define CAN_F12R1_FB7_Pos (7U) 4208 #define CAN_F12R1_FB7_Msk (0x1UL << CAN_F12R1_FB7_Pos) /*!< 0x00000080 */ 4209 #define CAN_F12R1_FB7 CAN_F12R1_FB7_Msk /*!<Filter bit 7 */ 4210 #define CAN_F12R1_FB8_Pos (8U) 4211 #define CAN_F12R1_FB8_Msk (0x1UL << CAN_F12R1_FB8_Pos) /*!< 0x00000100 */ 4212 #define CAN_F12R1_FB8 CAN_F12R1_FB8_Msk /*!<Filter bit 8 */ 4213 #define CAN_F12R1_FB9_Pos (9U) 4214 #define CAN_F12R1_FB9_Msk (0x1UL << CAN_F12R1_FB9_Pos) /*!< 0x00000200 */ 4215 #define CAN_F12R1_FB9 CAN_F12R1_FB9_Msk /*!<Filter bit 9 */ 4216 #define CAN_F12R1_FB10_Pos (10U) 4217 #define CAN_F12R1_FB10_Msk (0x1UL << CAN_F12R1_FB10_Pos) /*!< 0x00000400 */ 4218 #define CAN_F12R1_FB10 CAN_F12R1_FB10_Msk /*!<Filter bit 10 */ 4219 #define CAN_F12R1_FB11_Pos (11U) 4220 #define CAN_F12R1_FB11_Msk (0x1UL << CAN_F12R1_FB11_Pos) /*!< 0x00000800 */ 4221 #define CAN_F12R1_FB11 CAN_F12R1_FB11_Msk /*!<Filter bit 11 */ 4222 #define CAN_F12R1_FB12_Pos (12U) 4223 #define CAN_F12R1_FB12_Msk (0x1UL << CAN_F12R1_FB12_Pos) /*!< 0x00001000 */ 4224 #define CAN_F12R1_FB12 CAN_F12R1_FB12_Msk /*!<Filter bit 12 */ 4225 #define CAN_F12R1_FB13_Pos (13U) 4226 #define CAN_F12R1_FB13_Msk (0x1UL << CAN_F12R1_FB13_Pos) /*!< 0x00002000 */ 4227 #define CAN_F12R1_FB13 CAN_F12R1_FB13_Msk /*!<Filter bit 13 */ 4228 #define CAN_F12R1_FB14_Pos (14U) 4229 #define CAN_F12R1_FB14_Msk (0x1UL << CAN_F12R1_FB14_Pos) /*!< 0x00004000 */ 4230 #define CAN_F12R1_FB14 CAN_F12R1_FB14_Msk /*!<Filter bit 14 */ 4231 #define CAN_F12R1_FB15_Pos (15U) 4232 #define CAN_F12R1_FB15_Msk (0x1UL << CAN_F12R1_FB15_Pos) /*!< 0x00008000 */ 4233 #define CAN_F12R1_FB15 CAN_F12R1_FB15_Msk /*!<Filter bit 15 */ 4234 #define CAN_F12R1_FB16_Pos (16U) 4235 #define CAN_F12R1_FB16_Msk (0x1UL << CAN_F12R1_FB16_Pos) /*!< 0x00010000 */ 4236 #define CAN_F12R1_FB16 CAN_F12R1_FB16_Msk /*!<Filter bit 16 */ 4237 #define CAN_F12R1_FB17_Pos (17U) 4238 #define CAN_F12R1_FB17_Msk (0x1UL << CAN_F12R1_FB17_Pos) /*!< 0x00020000 */ 4239 #define CAN_F12R1_FB17 CAN_F12R1_FB17_Msk /*!<Filter bit 17 */ 4240 #define CAN_F12R1_FB18_Pos (18U) 4241 #define CAN_F12R1_FB18_Msk (0x1UL << CAN_F12R1_FB18_Pos) /*!< 0x00040000 */ 4242 #define CAN_F12R1_FB18 CAN_F12R1_FB18_Msk /*!<Filter bit 18 */ 4243 #define CAN_F12R1_FB19_Pos (19U) 4244 #define CAN_F12R1_FB19_Msk (0x1UL << CAN_F12R1_FB19_Pos) /*!< 0x00080000 */ 4245 #define CAN_F12R1_FB19 CAN_F12R1_FB19_Msk /*!<Filter bit 19 */ 4246 #define CAN_F12R1_FB20_Pos (20U) 4247 #define CAN_F12R1_FB20_Msk (0x1UL << CAN_F12R1_FB20_Pos) /*!< 0x00100000 */ 4248 #define CAN_F12R1_FB20 CAN_F12R1_FB20_Msk /*!<Filter bit 20 */ 4249 #define CAN_F12R1_FB21_Pos (21U) 4250 #define CAN_F12R1_FB21_Msk (0x1UL << CAN_F12R1_FB21_Pos) /*!< 0x00200000 */ 4251 #define CAN_F12R1_FB21 CAN_F12R1_FB21_Msk /*!<Filter bit 21 */ 4252 #define CAN_F12R1_FB22_Pos (22U) 4253 #define CAN_F12R1_FB22_Msk (0x1UL << CAN_F12R1_FB22_Pos) /*!< 0x00400000 */ 4254 #define CAN_F12R1_FB22 CAN_F12R1_FB22_Msk /*!<Filter bit 22 */ 4255 #define CAN_F12R1_FB23_Pos (23U) 4256 #define CAN_F12R1_FB23_Msk (0x1UL << CAN_F12R1_FB23_Pos) /*!< 0x00800000 */ 4257 #define CAN_F12R1_FB23 CAN_F12R1_FB23_Msk /*!<Filter bit 23 */ 4258 #define CAN_F12R1_FB24_Pos (24U) 4259 #define CAN_F12R1_FB24_Msk (0x1UL << CAN_F12R1_FB24_Pos) /*!< 0x01000000 */ 4260 #define CAN_F12R1_FB24 CAN_F12R1_FB24_Msk /*!<Filter bit 24 */ 4261 #define CAN_F12R1_FB25_Pos (25U) 4262 #define CAN_F12R1_FB25_Msk (0x1UL << CAN_F12R1_FB25_Pos) /*!< 0x02000000 */ 4263 #define CAN_F12R1_FB25 CAN_F12R1_FB25_Msk /*!<Filter bit 25 */ 4264 #define CAN_F12R1_FB26_Pos (26U) 4265 #define CAN_F12R1_FB26_Msk (0x1UL << CAN_F12R1_FB26_Pos) /*!< 0x04000000 */ 4266 #define CAN_F12R1_FB26 CAN_F12R1_FB26_Msk /*!<Filter bit 26 */ 4267 #define CAN_F12R1_FB27_Pos (27U) 4268 #define CAN_F12R1_FB27_Msk (0x1UL << CAN_F12R1_FB27_Pos) /*!< 0x08000000 */ 4269 #define CAN_F12R1_FB27 CAN_F12R1_FB27_Msk /*!<Filter bit 27 */ 4270 #define CAN_F12R1_FB28_Pos (28U) 4271 #define CAN_F12R1_FB28_Msk (0x1UL << CAN_F12R1_FB28_Pos) /*!< 0x10000000 */ 4272 #define CAN_F12R1_FB28 CAN_F12R1_FB28_Msk /*!<Filter bit 28 */ 4273 #define CAN_F12R1_FB29_Pos (29U) 4274 #define CAN_F12R1_FB29_Msk (0x1UL << CAN_F12R1_FB29_Pos) /*!< 0x20000000 */ 4275 #define CAN_F12R1_FB29 CAN_F12R1_FB29_Msk /*!<Filter bit 29 */ 4276 #define CAN_F12R1_FB30_Pos (30U) 4277 #define CAN_F12R1_FB30_Msk (0x1UL << CAN_F12R1_FB30_Pos) /*!< 0x40000000 */ 4278 #define CAN_F12R1_FB30 CAN_F12R1_FB30_Msk /*!<Filter bit 30 */ 4279 #define CAN_F12R1_FB31_Pos (31U) 4280 #define CAN_F12R1_FB31_Msk (0x1UL << CAN_F12R1_FB31_Pos) /*!< 0x80000000 */ 4281 #define CAN_F12R1_FB31 CAN_F12R1_FB31_Msk /*!<Filter bit 31 */ 4282 4283 /******************* Bit definition for CAN_F13R1 register ******************/ 4284 #define CAN_F13R1_FB0_Pos (0U) 4285 #define CAN_F13R1_FB0_Msk (0x1UL << CAN_F13R1_FB0_Pos) /*!< 0x00000001 */ 4286 #define CAN_F13R1_FB0 CAN_F13R1_FB0_Msk /*!<Filter bit 0 */ 4287 #define CAN_F13R1_FB1_Pos (1U) 4288 #define CAN_F13R1_FB1_Msk (0x1UL << CAN_F13R1_FB1_Pos) /*!< 0x00000002 */ 4289 #define CAN_F13R1_FB1 CAN_F13R1_FB1_Msk /*!<Filter bit 1 */ 4290 #define CAN_F13R1_FB2_Pos (2U) 4291 #define CAN_F13R1_FB2_Msk (0x1UL << CAN_F13R1_FB2_Pos) /*!< 0x00000004 */ 4292 #define CAN_F13R1_FB2 CAN_F13R1_FB2_Msk /*!<Filter bit 2 */ 4293 #define CAN_F13R1_FB3_Pos (3U) 4294 #define CAN_F13R1_FB3_Msk (0x1UL << CAN_F13R1_FB3_Pos) /*!< 0x00000008 */ 4295 #define CAN_F13R1_FB3 CAN_F13R1_FB3_Msk /*!<Filter bit 3 */ 4296 #define CAN_F13R1_FB4_Pos (4U) 4297 #define CAN_F13R1_FB4_Msk (0x1UL << CAN_F13R1_FB4_Pos) /*!< 0x00000010 */ 4298 #define CAN_F13R1_FB4 CAN_F13R1_FB4_Msk /*!<Filter bit 4 */ 4299 #define CAN_F13R1_FB5_Pos (5U) 4300 #define CAN_F13R1_FB5_Msk (0x1UL << CAN_F13R1_FB5_Pos) /*!< 0x00000020 */ 4301 #define CAN_F13R1_FB5 CAN_F13R1_FB5_Msk /*!<Filter bit 5 */ 4302 #define CAN_F13R1_FB6_Pos (6U) 4303 #define CAN_F13R1_FB6_Msk (0x1UL << CAN_F13R1_FB6_Pos) /*!< 0x00000040 */ 4304 #define CAN_F13R1_FB6 CAN_F13R1_FB6_Msk /*!<Filter bit 6 */ 4305 #define CAN_F13R1_FB7_Pos (7U) 4306 #define CAN_F13R1_FB7_Msk (0x1UL << CAN_F13R1_FB7_Pos) /*!< 0x00000080 */ 4307 #define CAN_F13R1_FB7 CAN_F13R1_FB7_Msk /*!<Filter bit 7 */ 4308 #define CAN_F13R1_FB8_Pos (8U) 4309 #define CAN_F13R1_FB8_Msk (0x1UL << CAN_F13R1_FB8_Pos) /*!< 0x00000100 */ 4310 #define CAN_F13R1_FB8 CAN_F13R1_FB8_Msk /*!<Filter bit 8 */ 4311 #define CAN_F13R1_FB9_Pos (9U) 4312 #define CAN_F13R1_FB9_Msk (0x1UL << CAN_F13R1_FB9_Pos) /*!< 0x00000200 */ 4313 #define CAN_F13R1_FB9 CAN_F13R1_FB9_Msk /*!<Filter bit 9 */ 4314 #define CAN_F13R1_FB10_Pos (10U) 4315 #define CAN_F13R1_FB10_Msk (0x1UL << CAN_F13R1_FB10_Pos) /*!< 0x00000400 */ 4316 #define CAN_F13R1_FB10 CAN_F13R1_FB10_Msk /*!<Filter bit 10 */ 4317 #define CAN_F13R1_FB11_Pos (11U) 4318 #define CAN_F13R1_FB11_Msk (0x1UL << CAN_F13R1_FB11_Pos) /*!< 0x00000800 */ 4319 #define CAN_F13R1_FB11 CAN_F13R1_FB11_Msk /*!<Filter bit 11 */ 4320 #define CAN_F13R1_FB12_Pos (12U) 4321 #define CAN_F13R1_FB12_Msk (0x1UL << CAN_F13R1_FB12_Pos) /*!< 0x00001000 */ 4322 #define CAN_F13R1_FB12 CAN_F13R1_FB12_Msk /*!<Filter bit 12 */ 4323 #define CAN_F13R1_FB13_Pos (13U) 4324 #define CAN_F13R1_FB13_Msk (0x1UL << CAN_F13R1_FB13_Pos) /*!< 0x00002000 */ 4325 #define CAN_F13R1_FB13 CAN_F13R1_FB13_Msk /*!<Filter bit 13 */ 4326 #define CAN_F13R1_FB14_Pos (14U) 4327 #define CAN_F13R1_FB14_Msk (0x1UL << CAN_F13R1_FB14_Pos) /*!< 0x00004000 */ 4328 #define CAN_F13R1_FB14 CAN_F13R1_FB14_Msk /*!<Filter bit 14 */ 4329 #define CAN_F13R1_FB15_Pos (15U) 4330 #define CAN_F13R1_FB15_Msk (0x1UL << CAN_F13R1_FB15_Pos) /*!< 0x00008000 */ 4331 #define CAN_F13R1_FB15 CAN_F13R1_FB15_Msk /*!<Filter bit 15 */ 4332 #define CAN_F13R1_FB16_Pos (16U) 4333 #define CAN_F13R1_FB16_Msk (0x1UL << CAN_F13R1_FB16_Pos) /*!< 0x00010000 */ 4334 #define CAN_F13R1_FB16 CAN_F13R1_FB16_Msk /*!<Filter bit 16 */ 4335 #define CAN_F13R1_FB17_Pos (17U) 4336 #define CAN_F13R1_FB17_Msk (0x1UL << CAN_F13R1_FB17_Pos) /*!< 0x00020000 */ 4337 #define CAN_F13R1_FB17 CAN_F13R1_FB17_Msk /*!<Filter bit 17 */ 4338 #define CAN_F13R1_FB18_Pos (18U) 4339 #define CAN_F13R1_FB18_Msk (0x1UL << CAN_F13R1_FB18_Pos) /*!< 0x00040000 */ 4340 #define CAN_F13R1_FB18 CAN_F13R1_FB18_Msk /*!<Filter bit 18 */ 4341 #define CAN_F13R1_FB19_Pos (19U) 4342 #define CAN_F13R1_FB19_Msk (0x1UL << CAN_F13R1_FB19_Pos) /*!< 0x00080000 */ 4343 #define CAN_F13R1_FB19 CAN_F13R1_FB19_Msk /*!<Filter bit 19 */ 4344 #define CAN_F13R1_FB20_Pos (20U) 4345 #define CAN_F13R1_FB20_Msk (0x1UL << CAN_F13R1_FB20_Pos) /*!< 0x00100000 */ 4346 #define CAN_F13R1_FB20 CAN_F13R1_FB20_Msk /*!<Filter bit 20 */ 4347 #define CAN_F13R1_FB21_Pos (21U) 4348 #define CAN_F13R1_FB21_Msk (0x1UL << CAN_F13R1_FB21_Pos) /*!< 0x00200000 */ 4349 #define CAN_F13R1_FB21 CAN_F13R1_FB21_Msk /*!<Filter bit 21 */ 4350 #define CAN_F13R1_FB22_Pos (22U) 4351 #define CAN_F13R1_FB22_Msk (0x1UL << CAN_F13R1_FB22_Pos) /*!< 0x00400000 */ 4352 #define CAN_F13R1_FB22 CAN_F13R1_FB22_Msk /*!<Filter bit 22 */ 4353 #define CAN_F13R1_FB23_Pos (23U) 4354 #define CAN_F13R1_FB23_Msk (0x1UL << CAN_F13R1_FB23_Pos) /*!< 0x00800000 */ 4355 #define CAN_F13R1_FB23 CAN_F13R1_FB23_Msk /*!<Filter bit 23 */ 4356 #define CAN_F13R1_FB24_Pos (24U) 4357 #define CAN_F13R1_FB24_Msk (0x1UL << CAN_F13R1_FB24_Pos) /*!< 0x01000000 */ 4358 #define CAN_F13R1_FB24 CAN_F13R1_FB24_Msk /*!<Filter bit 24 */ 4359 #define CAN_F13R1_FB25_Pos (25U) 4360 #define CAN_F13R1_FB25_Msk (0x1UL << CAN_F13R1_FB25_Pos) /*!< 0x02000000 */ 4361 #define CAN_F13R1_FB25 CAN_F13R1_FB25_Msk /*!<Filter bit 25 */ 4362 #define CAN_F13R1_FB26_Pos (26U) 4363 #define CAN_F13R1_FB26_Msk (0x1UL << CAN_F13R1_FB26_Pos) /*!< 0x04000000 */ 4364 #define CAN_F13R1_FB26 CAN_F13R1_FB26_Msk /*!<Filter bit 26 */ 4365 #define CAN_F13R1_FB27_Pos (27U) 4366 #define CAN_F13R1_FB27_Msk (0x1UL << CAN_F13R1_FB27_Pos) /*!< 0x08000000 */ 4367 #define CAN_F13R1_FB27 CAN_F13R1_FB27_Msk /*!<Filter bit 27 */ 4368 #define CAN_F13R1_FB28_Pos (28U) 4369 #define CAN_F13R1_FB28_Msk (0x1UL << CAN_F13R1_FB28_Pos) /*!< 0x10000000 */ 4370 #define CAN_F13R1_FB28 CAN_F13R1_FB28_Msk /*!<Filter bit 28 */ 4371 #define CAN_F13R1_FB29_Pos (29U) 4372 #define CAN_F13R1_FB29_Msk (0x1UL << CAN_F13R1_FB29_Pos) /*!< 0x20000000 */ 4373 #define CAN_F13R1_FB29 CAN_F13R1_FB29_Msk /*!<Filter bit 29 */ 4374 #define CAN_F13R1_FB30_Pos (30U) 4375 #define CAN_F13R1_FB30_Msk (0x1UL << CAN_F13R1_FB30_Pos) /*!< 0x40000000 */ 4376 #define CAN_F13R1_FB30 CAN_F13R1_FB30_Msk /*!<Filter bit 30 */ 4377 #define CAN_F13R1_FB31_Pos (31U) 4378 #define CAN_F13R1_FB31_Msk (0x1UL << CAN_F13R1_FB31_Pos) /*!< 0x80000000 */ 4379 #define CAN_F13R1_FB31 CAN_F13R1_FB31_Msk /*!<Filter bit 31 */ 4380 4381 /******************* Bit definition for CAN_F0R2 register *******************/ 4382 #define CAN_F0R2_FB0_Pos (0U) 4383 #define CAN_F0R2_FB0_Msk (0x1UL << CAN_F0R2_FB0_Pos) /*!< 0x00000001 */ 4384 #define CAN_F0R2_FB0 CAN_F0R2_FB0_Msk /*!<Filter bit 0 */ 4385 #define CAN_F0R2_FB1_Pos (1U) 4386 #define CAN_F0R2_FB1_Msk (0x1UL << CAN_F0R2_FB1_Pos) /*!< 0x00000002 */ 4387 #define CAN_F0R2_FB1 CAN_F0R2_FB1_Msk /*!<Filter bit 1 */ 4388 #define CAN_F0R2_FB2_Pos (2U) 4389 #define CAN_F0R2_FB2_Msk (0x1UL << CAN_F0R2_FB2_Pos) /*!< 0x00000004 */ 4390 #define CAN_F0R2_FB2 CAN_F0R2_FB2_Msk /*!<Filter bit 2 */ 4391 #define CAN_F0R2_FB3_Pos (3U) 4392 #define CAN_F0R2_FB3_Msk (0x1UL << CAN_F0R2_FB3_Pos) /*!< 0x00000008 */ 4393 #define CAN_F0R2_FB3 CAN_F0R2_FB3_Msk /*!<Filter bit 3 */ 4394 #define CAN_F0R2_FB4_Pos (4U) 4395 #define CAN_F0R2_FB4_Msk (0x1UL << CAN_F0R2_FB4_Pos) /*!< 0x00000010 */ 4396 #define CAN_F0R2_FB4 CAN_F0R2_FB4_Msk /*!<Filter bit 4 */ 4397 #define CAN_F0R2_FB5_Pos (5U) 4398 #define CAN_F0R2_FB5_Msk (0x1UL << CAN_F0R2_FB5_Pos) /*!< 0x00000020 */ 4399 #define CAN_F0R2_FB5 CAN_F0R2_FB5_Msk /*!<Filter bit 5 */ 4400 #define CAN_F0R2_FB6_Pos (6U) 4401 #define CAN_F0R2_FB6_Msk (0x1UL << CAN_F0R2_FB6_Pos) /*!< 0x00000040 */ 4402 #define CAN_F0R2_FB6 CAN_F0R2_FB6_Msk /*!<Filter bit 6 */ 4403 #define CAN_F0R2_FB7_Pos (7U) 4404 #define CAN_F0R2_FB7_Msk (0x1UL << CAN_F0R2_FB7_Pos) /*!< 0x00000080 */ 4405 #define CAN_F0R2_FB7 CAN_F0R2_FB7_Msk /*!<Filter bit 7 */ 4406 #define CAN_F0R2_FB8_Pos (8U) 4407 #define CAN_F0R2_FB8_Msk (0x1UL << CAN_F0R2_FB8_Pos) /*!< 0x00000100 */ 4408 #define CAN_F0R2_FB8 CAN_F0R2_FB8_Msk /*!<Filter bit 8 */ 4409 #define CAN_F0R2_FB9_Pos (9U) 4410 #define CAN_F0R2_FB9_Msk (0x1UL << CAN_F0R2_FB9_Pos) /*!< 0x00000200 */ 4411 #define CAN_F0R2_FB9 CAN_F0R2_FB9_Msk /*!<Filter bit 9 */ 4412 #define CAN_F0R2_FB10_Pos (10U) 4413 #define CAN_F0R2_FB10_Msk (0x1UL << CAN_F0R2_FB10_Pos) /*!< 0x00000400 */ 4414 #define CAN_F0R2_FB10 CAN_F0R2_FB10_Msk /*!<Filter bit 10 */ 4415 #define CAN_F0R2_FB11_Pos (11U) 4416 #define CAN_F0R2_FB11_Msk (0x1UL << CAN_F0R2_FB11_Pos) /*!< 0x00000800 */ 4417 #define CAN_F0R2_FB11 CAN_F0R2_FB11_Msk /*!<Filter bit 11 */ 4418 #define CAN_F0R2_FB12_Pos (12U) 4419 #define CAN_F0R2_FB12_Msk (0x1UL << CAN_F0R2_FB12_Pos) /*!< 0x00001000 */ 4420 #define CAN_F0R2_FB12 CAN_F0R2_FB12_Msk /*!<Filter bit 12 */ 4421 #define CAN_F0R2_FB13_Pos (13U) 4422 #define CAN_F0R2_FB13_Msk (0x1UL << CAN_F0R2_FB13_Pos) /*!< 0x00002000 */ 4423 #define CAN_F0R2_FB13 CAN_F0R2_FB13_Msk /*!<Filter bit 13 */ 4424 #define CAN_F0R2_FB14_Pos (14U) 4425 #define CAN_F0R2_FB14_Msk (0x1UL << CAN_F0R2_FB14_Pos) /*!< 0x00004000 */ 4426 #define CAN_F0R2_FB14 CAN_F0R2_FB14_Msk /*!<Filter bit 14 */ 4427 #define CAN_F0R2_FB15_Pos (15U) 4428 #define CAN_F0R2_FB15_Msk (0x1UL << CAN_F0R2_FB15_Pos) /*!< 0x00008000 */ 4429 #define CAN_F0R2_FB15 CAN_F0R2_FB15_Msk /*!<Filter bit 15 */ 4430 #define CAN_F0R2_FB16_Pos (16U) 4431 #define CAN_F0R2_FB16_Msk (0x1UL << CAN_F0R2_FB16_Pos) /*!< 0x00010000 */ 4432 #define CAN_F0R2_FB16 CAN_F0R2_FB16_Msk /*!<Filter bit 16 */ 4433 #define CAN_F0R2_FB17_Pos (17U) 4434 #define CAN_F0R2_FB17_Msk (0x1UL << CAN_F0R2_FB17_Pos) /*!< 0x00020000 */ 4435 #define CAN_F0R2_FB17 CAN_F0R2_FB17_Msk /*!<Filter bit 17 */ 4436 #define CAN_F0R2_FB18_Pos (18U) 4437 #define CAN_F0R2_FB18_Msk (0x1UL << CAN_F0R2_FB18_Pos) /*!< 0x00040000 */ 4438 #define CAN_F0R2_FB18 CAN_F0R2_FB18_Msk /*!<Filter bit 18 */ 4439 #define CAN_F0R2_FB19_Pos (19U) 4440 #define CAN_F0R2_FB19_Msk (0x1UL << CAN_F0R2_FB19_Pos) /*!< 0x00080000 */ 4441 #define CAN_F0R2_FB19 CAN_F0R2_FB19_Msk /*!<Filter bit 19 */ 4442 #define CAN_F0R2_FB20_Pos (20U) 4443 #define CAN_F0R2_FB20_Msk (0x1UL << CAN_F0R2_FB20_Pos) /*!< 0x00100000 */ 4444 #define CAN_F0R2_FB20 CAN_F0R2_FB20_Msk /*!<Filter bit 20 */ 4445 #define CAN_F0R2_FB21_Pos (21U) 4446 #define CAN_F0R2_FB21_Msk (0x1UL << CAN_F0R2_FB21_Pos) /*!< 0x00200000 */ 4447 #define CAN_F0R2_FB21 CAN_F0R2_FB21_Msk /*!<Filter bit 21 */ 4448 #define CAN_F0R2_FB22_Pos (22U) 4449 #define CAN_F0R2_FB22_Msk (0x1UL << CAN_F0R2_FB22_Pos) /*!< 0x00400000 */ 4450 #define CAN_F0R2_FB22 CAN_F0R2_FB22_Msk /*!<Filter bit 22 */ 4451 #define CAN_F0R2_FB23_Pos (23U) 4452 #define CAN_F0R2_FB23_Msk (0x1UL << CAN_F0R2_FB23_Pos) /*!< 0x00800000 */ 4453 #define CAN_F0R2_FB23 CAN_F0R2_FB23_Msk /*!<Filter bit 23 */ 4454 #define CAN_F0R2_FB24_Pos (24U) 4455 #define CAN_F0R2_FB24_Msk (0x1UL << CAN_F0R2_FB24_Pos) /*!< 0x01000000 */ 4456 #define CAN_F0R2_FB24 CAN_F0R2_FB24_Msk /*!<Filter bit 24 */ 4457 #define CAN_F0R2_FB25_Pos (25U) 4458 #define CAN_F0R2_FB25_Msk (0x1UL << CAN_F0R2_FB25_Pos) /*!< 0x02000000 */ 4459 #define CAN_F0R2_FB25 CAN_F0R2_FB25_Msk /*!<Filter bit 25 */ 4460 #define CAN_F0R2_FB26_Pos (26U) 4461 #define CAN_F0R2_FB26_Msk (0x1UL << CAN_F0R2_FB26_Pos) /*!< 0x04000000 */ 4462 #define CAN_F0R2_FB26 CAN_F0R2_FB26_Msk /*!<Filter bit 26 */ 4463 #define CAN_F0R2_FB27_Pos (27U) 4464 #define CAN_F0R2_FB27_Msk (0x1UL << CAN_F0R2_FB27_Pos) /*!< 0x08000000 */ 4465 #define CAN_F0R2_FB27 CAN_F0R2_FB27_Msk /*!<Filter bit 27 */ 4466 #define CAN_F0R2_FB28_Pos (28U) 4467 #define CAN_F0R2_FB28_Msk (0x1UL << CAN_F0R2_FB28_Pos) /*!< 0x10000000 */ 4468 #define CAN_F0R2_FB28 CAN_F0R2_FB28_Msk /*!<Filter bit 28 */ 4469 #define CAN_F0R2_FB29_Pos (29U) 4470 #define CAN_F0R2_FB29_Msk (0x1UL << CAN_F0R2_FB29_Pos) /*!< 0x20000000 */ 4471 #define CAN_F0R2_FB29 CAN_F0R2_FB29_Msk /*!<Filter bit 29 */ 4472 #define CAN_F0R2_FB30_Pos (30U) 4473 #define CAN_F0R2_FB30_Msk (0x1UL << CAN_F0R2_FB30_Pos) /*!< 0x40000000 */ 4474 #define CAN_F0R2_FB30 CAN_F0R2_FB30_Msk /*!<Filter bit 30 */ 4475 #define CAN_F0R2_FB31_Pos (31U) 4476 #define CAN_F0R2_FB31_Msk (0x1UL << CAN_F0R2_FB31_Pos) /*!< 0x80000000 */ 4477 #define CAN_F0R2_FB31 CAN_F0R2_FB31_Msk /*!<Filter bit 31 */ 4478 4479 /******************* Bit definition for CAN_F1R2 register *******************/ 4480 #define CAN_F1R2_FB0_Pos (0U) 4481 #define CAN_F1R2_FB0_Msk (0x1UL << CAN_F1R2_FB0_Pos) /*!< 0x00000001 */ 4482 #define CAN_F1R2_FB0 CAN_F1R2_FB0_Msk /*!<Filter bit 0 */ 4483 #define CAN_F1R2_FB1_Pos (1U) 4484 #define CAN_F1R2_FB1_Msk (0x1UL << CAN_F1R2_FB1_Pos) /*!< 0x00000002 */ 4485 #define CAN_F1R2_FB1 CAN_F1R2_FB1_Msk /*!<Filter bit 1 */ 4486 #define CAN_F1R2_FB2_Pos (2U) 4487 #define CAN_F1R2_FB2_Msk (0x1UL << CAN_F1R2_FB2_Pos) /*!< 0x00000004 */ 4488 #define CAN_F1R2_FB2 CAN_F1R2_FB2_Msk /*!<Filter bit 2 */ 4489 #define CAN_F1R2_FB3_Pos (3U) 4490 #define CAN_F1R2_FB3_Msk (0x1UL << CAN_F1R2_FB3_Pos) /*!< 0x00000008 */ 4491 #define CAN_F1R2_FB3 CAN_F1R2_FB3_Msk /*!<Filter bit 3 */ 4492 #define CAN_F1R2_FB4_Pos (4U) 4493 #define CAN_F1R2_FB4_Msk (0x1UL << CAN_F1R2_FB4_Pos) /*!< 0x00000010 */ 4494 #define CAN_F1R2_FB4 CAN_F1R2_FB4_Msk /*!<Filter bit 4 */ 4495 #define CAN_F1R2_FB5_Pos (5U) 4496 #define CAN_F1R2_FB5_Msk (0x1UL << CAN_F1R2_FB5_Pos) /*!< 0x00000020 */ 4497 #define CAN_F1R2_FB5 CAN_F1R2_FB5_Msk /*!<Filter bit 5 */ 4498 #define CAN_F1R2_FB6_Pos (6U) 4499 #define CAN_F1R2_FB6_Msk (0x1UL << CAN_F1R2_FB6_Pos) /*!< 0x00000040 */ 4500 #define CAN_F1R2_FB6 CAN_F1R2_FB6_Msk /*!<Filter bit 6 */ 4501 #define CAN_F1R2_FB7_Pos (7U) 4502 #define CAN_F1R2_FB7_Msk (0x1UL << CAN_F1R2_FB7_Pos) /*!< 0x00000080 */ 4503 #define CAN_F1R2_FB7 CAN_F1R2_FB7_Msk /*!<Filter bit 7 */ 4504 #define CAN_F1R2_FB8_Pos (8U) 4505 #define CAN_F1R2_FB8_Msk (0x1UL << CAN_F1R2_FB8_Pos) /*!< 0x00000100 */ 4506 #define CAN_F1R2_FB8 CAN_F1R2_FB8_Msk /*!<Filter bit 8 */ 4507 #define CAN_F1R2_FB9_Pos (9U) 4508 #define CAN_F1R2_FB9_Msk (0x1UL << CAN_F1R2_FB9_Pos) /*!< 0x00000200 */ 4509 #define CAN_F1R2_FB9 CAN_F1R2_FB9_Msk /*!<Filter bit 9 */ 4510 #define CAN_F1R2_FB10_Pos (10U) 4511 #define CAN_F1R2_FB10_Msk (0x1UL << CAN_F1R2_FB10_Pos) /*!< 0x00000400 */ 4512 #define CAN_F1R2_FB10 CAN_F1R2_FB10_Msk /*!<Filter bit 10 */ 4513 #define CAN_F1R2_FB11_Pos (11U) 4514 #define CAN_F1R2_FB11_Msk (0x1UL << CAN_F1R2_FB11_Pos) /*!< 0x00000800 */ 4515 #define CAN_F1R2_FB11 CAN_F1R2_FB11_Msk /*!<Filter bit 11 */ 4516 #define CAN_F1R2_FB12_Pos (12U) 4517 #define CAN_F1R2_FB12_Msk (0x1UL << CAN_F1R2_FB12_Pos) /*!< 0x00001000 */ 4518 #define CAN_F1R2_FB12 CAN_F1R2_FB12_Msk /*!<Filter bit 12 */ 4519 #define CAN_F1R2_FB13_Pos (13U) 4520 #define CAN_F1R2_FB13_Msk (0x1UL << CAN_F1R2_FB13_Pos) /*!< 0x00002000 */ 4521 #define CAN_F1R2_FB13 CAN_F1R2_FB13_Msk /*!<Filter bit 13 */ 4522 #define CAN_F1R2_FB14_Pos (14U) 4523 #define CAN_F1R2_FB14_Msk (0x1UL << CAN_F1R2_FB14_Pos) /*!< 0x00004000 */ 4524 #define CAN_F1R2_FB14 CAN_F1R2_FB14_Msk /*!<Filter bit 14 */ 4525 #define CAN_F1R2_FB15_Pos (15U) 4526 #define CAN_F1R2_FB15_Msk (0x1UL << CAN_F1R2_FB15_Pos) /*!< 0x00008000 */ 4527 #define CAN_F1R2_FB15 CAN_F1R2_FB15_Msk /*!<Filter bit 15 */ 4528 #define CAN_F1R2_FB16_Pos (16U) 4529 #define CAN_F1R2_FB16_Msk (0x1UL << CAN_F1R2_FB16_Pos) /*!< 0x00010000 */ 4530 #define CAN_F1R2_FB16 CAN_F1R2_FB16_Msk /*!<Filter bit 16 */ 4531 #define CAN_F1R2_FB17_Pos (17U) 4532 #define CAN_F1R2_FB17_Msk (0x1UL << CAN_F1R2_FB17_Pos) /*!< 0x00020000 */ 4533 #define CAN_F1R2_FB17 CAN_F1R2_FB17_Msk /*!<Filter bit 17 */ 4534 #define CAN_F1R2_FB18_Pos (18U) 4535 #define CAN_F1R2_FB18_Msk (0x1UL << CAN_F1R2_FB18_Pos) /*!< 0x00040000 */ 4536 #define CAN_F1R2_FB18 CAN_F1R2_FB18_Msk /*!<Filter bit 18 */ 4537 #define CAN_F1R2_FB19_Pos (19U) 4538 #define CAN_F1R2_FB19_Msk (0x1UL << CAN_F1R2_FB19_Pos) /*!< 0x00080000 */ 4539 #define CAN_F1R2_FB19 CAN_F1R2_FB19_Msk /*!<Filter bit 19 */ 4540 #define CAN_F1R2_FB20_Pos (20U) 4541 #define CAN_F1R2_FB20_Msk (0x1UL << CAN_F1R2_FB20_Pos) /*!< 0x00100000 */ 4542 #define CAN_F1R2_FB20 CAN_F1R2_FB20_Msk /*!<Filter bit 20 */ 4543 #define CAN_F1R2_FB21_Pos (21U) 4544 #define CAN_F1R2_FB21_Msk (0x1UL << CAN_F1R2_FB21_Pos) /*!< 0x00200000 */ 4545 #define CAN_F1R2_FB21 CAN_F1R2_FB21_Msk /*!<Filter bit 21 */ 4546 #define CAN_F1R2_FB22_Pos (22U) 4547 #define CAN_F1R2_FB22_Msk (0x1UL << CAN_F1R2_FB22_Pos) /*!< 0x00400000 */ 4548 #define CAN_F1R2_FB22 CAN_F1R2_FB22_Msk /*!<Filter bit 22 */ 4549 #define CAN_F1R2_FB23_Pos (23U) 4550 #define CAN_F1R2_FB23_Msk (0x1UL << CAN_F1R2_FB23_Pos) /*!< 0x00800000 */ 4551 #define CAN_F1R2_FB23 CAN_F1R2_FB23_Msk /*!<Filter bit 23 */ 4552 #define CAN_F1R2_FB24_Pos (24U) 4553 #define CAN_F1R2_FB24_Msk (0x1UL << CAN_F1R2_FB24_Pos) /*!< 0x01000000 */ 4554 #define CAN_F1R2_FB24 CAN_F1R2_FB24_Msk /*!<Filter bit 24 */ 4555 #define CAN_F1R2_FB25_Pos (25U) 4556 #define CAN_F1R2_FB25_Msk (0x1UL << CAN_F1R2_FB25_Pos) /*!< 0x02000000 */ 4557 #define CAN_F1R2_FB25 CAN_F1R2_FB25_Msk /*!<Filter bit 25 */ 4558 #define CAN_F1R2_FB26_Pos (26U) 4559 #define CAN_F1R2_FB26_Msk (0x1UL << CAN_F1R2_FB26_Pos) /*!< 0x04000000 */ 4560 #define CAN_F1R2_FB26 CAN_F1R2_FB26_Msk /*!<Filter bit 26 */ 4561 #define CAN_F1R2_FB27_Pos (27U) 4562 #define CAN_F1R2_FB27_Msk (0x1UL << CAN_F1R2_FB27_Pos) /*!< 0x08000000 */ 4563 #define CAN_F1R2_FB27 CAN_F1R2_FB27_Msk /*!<Filter bit 27 */ 4564 #define CAN_F1R2_FB28_Pos (28U) 4565 #define CAN_F1R2_FB28_Msk (0x1UL << CAN_F1R2_FB28_Pos) /*!< 0x10000000 */ 4566 #define CAN_F1R2_FB28 CAN_F1R2_FB28_Msk /*!<Filter bit 28 */ 4567 #define CAN_F1R2_FB29_Pos (29U) 4568 #define CAN_F1R2_FB29_Msk (0x1UL << CAN_F1R2_FB29_Pos) /*!< 0x20000000 */ 4569 #define CAN_F1R2_FB29 CAN_F1R2_FB29_Msk /*!<Filter bit 29 */ 4570 #define CAN_F1R2_FB30_Pos (30U) 4571 #define CAN_F1R2_FB30_Msk (0x1UL << CAN_F1R2_FB30_Pos) /*!< 0x40000000 */ 4572 #define CAN_F1R2_FB30 CAN_F1R2_FB30_Msk /*!<Filter bit 30 */ 4573 #define CAN_F1R2_FB31_Pos (31U) 4574 #define CAN_F1R2_FB31_Msk (0x1UL << CAN_F1R2_FB31_Pos) /*!< 0x80000000 */ 4575 #define CAN_F1R2_FB31 CAN_F1R2_FB31_Msk /*!<Filter bit 31 */ 4576 4577 /******************* Bit definition for CAN_F2R2 register *******************/ 4578 #define CAN_F2R2_FB0_Pos (0U) 4579 #define CAN_F2R2_FB0_Msk (0x1UL << CAN_F2R2_FB0_Pos) /*!< 0x00000001 */ 4580 #define CAN_F2R2_FB0 CAN_F2R2_FB0_Msk /*!<Filter bit 0 */ 4581 #define CAN_F2R2_FB1_Pos (1U) 4582 #define CAN_F2R2_FB1_Msk (0x1UL << CAN_F2R2_FB1_Pos) /*!< 0x00000002 */ 4583 #define CAN_F2R2_FB1 CAN_F2R2_FB1_Msk /*!<Filter bit 1 */ 4584 #define CAN_F2R2_FB2_Pos (2U) 4585 #define CAN_F2R2_FB2_Msk (0x1UL << CAN_F2R2_FB2_Pos) /*!< 0x00000004 */ 4586 #define CAN_F2R2_FB2 CAN_F2R2_FB2_Msk /*!<Filter bit 2 */ 4587 #define CAN_F2R2_FB3_Pos (3U) 4588 #define CAN_F2R2_FB3_Msk (0x1UL << CAN_F2R2_FB3_Pos) /*!< 0x00000008 */ 4589 #define CAN_F2R2_FB3 CAN_F2R2_FB3_Msk /*!<Filter bit 3 */ 4590 #define CAN_F2R2_FB4_Pos (4U) 4591 #define CAN_F2R2_FB4_Msk (0x1UL << CAN_F2R2_FB4_Pos) /*!< 0x00000010 */ 4592 #define CAN_F2R2_FB4 CAN_F2R2_FB4_Msk /*!<Filter bit 4 */ 4593 #define CAN_F2R2_FB5_Pos (5U) 4594 #define CAN_F2R2_FB5_Msk (0x1UL << CAN_F2R2_FB5_Pos) /*!< 0x00000020 */ 4595 #define CAN_F2R2_FB5 CAN_F2R2_FB5_Msk /*!<Filter bit 5 */ 4596 #define CAN_F2R2_FB6_Pos (6U) 4597 #define CAN_F2R2_FB6_Msk (0x1UL << CAN_F2R2_FB6_Pos) /*!< 0x00000040 */ 4598 #define CAN_F2R2_FB6 CAN_F2R2_FB6_Msk /*!<Filter bit 6 */ 4599 #define CAN_F2R2_FB7_Pos (7U) 4600 #define CAN_F2R2_FB7_Msk (0x1UL << CAN_F2R2_FB7_Pos) /*!< 0x00000080 */ 4601 #define CAN_F2R2_FB7 CAN_F2R2_FB7_Msk /*!<Filter bit 7 */ 4602 #define CAN_F2R2_FB8_Pos (8U) 4603 #define CAN_F2R2_FB8_Msk (0x1UL << CAN_F2R2_FB8_Pos) /*!< 0x00000100 */ 4604 #define CAN_F2R2_FB8 CAN_F2R2_FB8_Msk /*!<Filter bit 8 */ 4605 #define CAN_F2R2_FB9_Pos (9U) 4606 #define CAN_F2R2_FB9_Msk (0x1UL << CAN_F2R2_FB9_Pos) /*!< 0x00000200 */ 4607 #define CAN_F2R2_FB9 CAN_F2R2_FB9_Msk /*!<Filter bit 9 */ 4608 #define CAN_F2R2_FB10_Pos (10U) 4609 #define CAN_F2R2_FB10_Msk (0x1UL << CAN_F2R2_FB10_Pos) /*!< 0x00000400 */ 4610 #define CAN_F2R2_FB10 CAN_F2R2_FB10_Msk /*!<Filter bit 10 */ 4611 #define CAN_F2R2_FB11_Pos (11U) 4612 #define CAN_F2R2_FB11_Msk (0x1UL << CAN_F2R2_FB11_Pos) /*!< 0x00000800 */ 4613 #define CAN_F2R2_FB11 CAN_F2R2_FB11_Msk /*!<Filter bit 11 */ 4614 #define CAN_F2R2_FB12_Pos (12U) 4615 #define CAN_F2R2_FB12_Msk (0x1UL << CAN_F2R2_FB12_Pos) /*!< 0x00001000 */ 4616 #define CAN_F2R2_FB12 CAN_F2R2_FB12_Msk /*!<Filter bit 12 */ 4617 #define CAN_F2R2_FB13_Pos (13U) 4618 #define CAN_F2R2_FB13_Msk (0x1UL << CAN_F2R2_FB13_Pos) /*!< 0x00002000 */ 4619 #define CAN_F2R2_FB13 CAN_F2R2_FB13_Msk /*!<Filter bit 13 */ 4620 #define CAN_F2R2_FB14_Pos (14U) 4621 #define CAN_F2R2_FB14_Msk (0x1UL << CAN_F2R2_FB14_Pos) /*!< 0x00004000 */ 4622 #define CAN_F2R2_FB14 CAN_F2R2_FB14_Msk /*!<Filter bit 14 */ 4623 #define CAN_F2R2_FB15_Pos (15U) 4624 #define CAN_F2R2_FB15_Msk (0x1UL << CAN_F2R2_FB15_Pos) /*!< 0x00008000 */ 4625 #define CAN_F2R2_FB15 CAN_F2R2_FB15_Msk /*!<Filter bit 15 */ 4626 #define CAN_F2R2_FB16_Pos (16U) 4627 #define CAN_F2R2_FB16_Msk (0x1UL << CAN_F2R2_FB16_Pos) /*!< 0x00010000 */ 4628 #define CAN_F2R2_FB16 CAN_F2R2_FB16_Msk /*!<Filter bit 16 */ 4629 #define CAN_F2R2_FB17_Pos (17U) 4630 #define CAN_F2R2_FB17_Msk (0x1UL << CAN_F2R2_FB17_Pos) /*!< 0x00020000 */ 4631 #define CAN_F2R2_FB17 CAN_F2R2_FB17_Msk /*!<Filter bit 17 */ 4632 #define CAN_F2R2_FB18_Pos (18U) 4633 #define CAN_F2R2_FB18_Msk (0x1UL << CAN_F2R2_FB18_Pos) /*!< 0x00040000 */ 4634 #define CAN_F2R2_FB18 CAN_F2R2_FB18_Msk /*!<Filter bit 18 */ 4635 #define CAN_F2R2_FB19_Pos (19U) 4636 #define CAN_F2R2_FB19_Msk (0x1UL << CAN_F2R2_FB19_Pos) /*!< 0x00080000 */ 4637 #define CAN_F2R2_FB19 CAN_F2R2_FB19_Msk /*!<Filter bit 19 */ 4638 #define CAN_F2R2_FB20_Pos (20U) 4639 #define CAN_F2R2_FB20_Msk (0x1UL << CAN_F2R2_FB20_Pos) /*!< 0x00100000 */ 4640 #define CAN_F2R2_FB20 CAN_F2R2_FB20_Msk /*!<Filter bit 20 */ 4641 #define CAN_F2R2_FB21_Pos (21U) 4642 #define CAN_F2R2_FB21_Msk (0x1UL << CAN_F2R2_FB21_Pos) /*!< 0x00200000 */ 4643 #define CAN_F2R2_FB21 CAN_F2R2_FB21_Msk /*!<Filter bit 21 */ 4644 #define CAN_F2R2_FB22_Pos (22U) 4645 #define CAN_F2R2_FB22_Msk (0x1UL << CAN_F2R2_FB22_Pos) /*!< 0x00400000 */ 4646 #define CAN_F2R2_FB22 CAN_F2R2_FB22_Msk /*!<Filter bit 22 */ 4647 #define CAN_F2R2_FB23_Pos (23U) 4648 #define CAN_F2R2_FB23_Msk (0x1UL << CAN_F2R2_FB23_Pos) /*!< 0x00800000 */ 4649 #define CAN_F2R2_FB23 CAN_F2R2_FB23_Msk /*!<Filter bit 23 */ 4650 #define CAN_F2R2_FB24_Pos (24U) 4651 #define CAN_F2R2_FB24_Msk (0x1UL << CAN_F2R2_FB24_Pos) /*!< 0x01000000 */ 4652 #define CAN_F2R2_FB24 CAN_F2R2_FB24_Msk /*!<Filter bit 24 */ 4653 #define CAN_F2R2_FB25_Pos (25U) 4654 #define CAN_F2R2_FB25_Msk (0x1UL << CAN_F2R2_FB25_Pos) /*!< 0x02000000 */ 4655 #define CAN_F2R2_FB25 CAN_F2R2_FB25_Msk /*!<Filter bit 25 */ 4656 #define CAN_F2R2_FB26_Pos (26U) 4657 #define CAN_F2R2_FB26_Msk (0x1UL << CAN_F2R2_FB26_Pos) /*!< 0x04000000 */ 4658 #define CAN_F2R2_FB26 CAN_F2R2_FB26_Msk /*!<Filter bit 26 */ 4659 #define CAN_F2R2_FB27_Pos (27U) 4660 #define CAN_F2R2_FB27_Msk (0x1UL << CAN_F2R2_FB27_Pos) /*!< 0x08000000 */ 4661 #define CAN_F2R2_FB27 CAN_F2R2_FB27_Msk /*!<Filter bit 27 */ 4662 #define CAN_F2R2_FB28_Pos (28U) 4663 #define CAN_F2R2_FB28_Msk (0x1UL << CAN_F2R2_FB28_Pos) /*!< 0x10000000 */ 4664 #define CAN_F2R2_FB28 CAN_F2R2_FB28_Msk /*!<Filter bit 28 */ 4665 #define CAN_F2R2_FB29_Pos (29U) 4666 #define CAN_F2R2_FB29_Msk (0x1UL << CAN_F2R2_FB29_Pos) /*!< 0x20000000 */ 4667 #define CAN_F2R2_FB29 CAN_F2R2_FB29_Msk /*!<Filter bit 29 */ 4668 #define CAN_F2R2_FB30_Pos (30U) 4669 #define CAN_F2R2_FB30_Msk (0x1UL << CAN_F2R2_FB30_Pos) /*!< 0x40000000 */ 4670 #define CAN_F2R2_FB30 CAN_F2R2_FB30_Msk /*!<Filter bit 30 */ 4671 #define CAN_F2R2_FB31_Pos (31U) 4672 #define CAN_F2R2_FB31_Msk (0x1UL << CAN_F2R2_FB31_Pos) /*!< 0x80000000 */ 4673 #define CAN_F2R2_FB31 CAN_F2R2_FB31_Msk /*!<Filter bit 31 */ 4674 4675 /******************* Bit definition for CAN_F3R2 register *******************/ 4676 #define CAN_F3R2_FB0_Pos (0U) 4677 #define CAN_F3R2_FB0_Msk (0x1UL << CAN_F3R2_FB0_Pos) /*!< 0x00000001 */ 4678 #define CAN_F3R2_FB0 CAN_F3R2_FB0_Msk /*!<Filter bit 0 */ 4679 #define CAN_F3R2_FB1_Pos (1U) 4680 #define CAN_F3R2_FB1_Msk (0x1UL << CAN_F3R2_FB1_Pos) /*!< 0x00000002 */ 4681 #define CAN_F3R2_FB1 CAN_F3R2_FB1_Msk /*!<Filter bit 1 */ 4682 #define CAN_F3R2_FB2_Pos (2U) 4683 #define CAN_F3R2_FB2_Msk (0x1UL << CAN_F3R2_FB2_Pos) /*!< 0x00000004 */ 4684 #define CAN_F3R2_FB2 CAN_F3R2_FB2_Msk /*!<Filter bit 2 */ 4685 #define CAN_F3R2_FB3_Pos (3U) 4686 #define CAN_F3R2_FB3_Msk (0x1UL << CAN_F3R2_FB3_Pos) /*!< 0x00000008 */ 4687 #define CAN_F3R2_FB3 CAN_F3R2_FB3_Msk /*!<Filter bit 3 */ 4688 #define CAN_F3R2_FB4_Pos (4U) 4689 #define CAN_F3R2_FB4_Msk (0x1UL << CAN_F3R2_FB4_Pos) /*!< 0x00000010 */ 4690 #define CAN_F3R2_FB4 CAN_F3R2_FB4_Msk /*!<Filter bit 4 */ 4691 #define CAN_F3R2_FB5_Pos (5U) 4692 #define CAN_F3R2_FB5_Msk (0x1UL << CAN_F3R2_FB5_Pos) /*!< 0x00000020 */ 4693 #define CAN_F3R2_FB5 CAN_F3R2_FB5_Msk /*!<Filter bit 5 */ 4694 #define CAN_F3R2_FB6_Pos (6U) 4695 #define CAN_F3R2_FB6_Msk (0x1UL << CAN_F3R2_FB6_Pos) /*!< 0x00000040 */ 4696 #define CAN_F3R2_FB6 CAN_F3R2_FB6_Msk /*!<Filter bit 6 */ 4697 #define CAN_F3R2_FB7_Pos (7U) 4698 #define CAN_F3R2_FB7_Msk (0x1UL << CAN_F3R2_FB7_Pos) /*!< 0x00000080 */ 4699 #define CAN_F3R2_FB7 CAN_F3R2_FB7_Msk /*!<Filter bit 7 */ 4700 #define CAN_F3R2_FB8_Pos (8U) 4701 #define CAN_F3R2_FB8_Msk (0x1UL << CAN_F3R2_FB8_Pos) /*!< 0x00000100 */ 4702 #define CAN_F3R2_FB8 CAN_F3R2_FB8_Msk /*!<Filter bit 8 */ 4703 #define CAN_F3R2_FB9_Pos (9U) 4704 #define CAN_F3R2_FB9_Msk (0x1UL << CAN_F3R2_FB9_Pos) /*!< 0x00000200 */ 4705 #define CAN_F3R2_FB9 CAN_F3R2_FB9_Msk /*!<Filter bit 9 */ 4706 #define CAN_F3R2_FB10_Pos (10U) 4707 #define CAN_F3R2_FB10_Msk (0x1UL << CAN_F3R2_FB10_Pos) /*!< 0x00000400 */ 4708 #define CAN_F3R2_FB10 CAN_F3R2_FB10_Msk /*!<Filter bit 10 */ 4709 #define CAN_F3R2_FB11_Pos (11U) 4710 #define CAN_F3R2_FB11_Msk (0x1UL << CAN_F3R2_FB11_Pos) /*!< 0x00000800 */ 4711 #define CAN_F3R2_FB11 CAN_F3R2_FB11_Msk /*!<Filter bit 11 */ 4712 #define CAN_F3R2_FB12_Pos (12U) 4713 #define CAN_F3R2_FB12_Msk (0x1UL << CAN_F3R2_FB12_Pos) /*!< 0x00001000 */ 4714 #define CAN_F3R2_FB12 CAN_F3R2_FB12_Msk /*!<Filter bit 12 */ 4715 #define CAN_F3R2_FB13_Pos (13U) 4716 #define CAN_F3R2_FB13_Msk (0x1UL << CAN_F3R2_FB13_Pos) /*!< 0x00002000 */ 4717 #define CAN_F3R2_FB13 CAN_F3R2_FB13_Msk /*!<Filter bit 13 */ 4718 #define CAN_F3R2_FB14_Pos (14U) 4719 #define CAN_F3R2_FB14_Msk (0x1UL << CAN_F3R2_FB14_Pos) /*!< 0x00004000 */ 4720 #define CAN_F3R2_FB14 CAN_F3R2_FB14_Msk /*!<Filter bit 14 */ 4721 #define CAN_F3R2_FB15_Pos (15U) 4722 #define CAN_F3R2_FB15_Msk (0x1UL << CAN_F3R2_FB15_Pos) /*!< 0x00008000 */ 4723 #define CAN_F3R2_FB15 CAN_F3R2_FB15_Msk /*!<Filter bit 15 */ 4724 #define CAN_F3R2_FB16_Pos (16U) 4725 #define CAN_F3R2_FB16_Msk (0x1UL << CAN_F3R2_FB16_Pos) /*!< 0x00010000 */ 4726 #define CAN_F3R2_FB16 CAN_F3R2_FB16_Msk /*!<Filter bit 16 */ 4727 #define CAN_F3R2_FB17_Pos (17U) 4728 #define CAN_F3R2_FB17_Msk (0x1UL << CAN_F3R2_FB17_Pos) /*!< 0x00020000 */ 4729 #define CAN_F3R2_FB17 CAN_F3R2_FB17_Msk /*!<Filter bit 17 */ 4730 #define CAN_F3R2_FB18_Pos (18U) 4731 #define CAN_F3R2_FB18_Msk (0x1UL << CAN_F3R2_FB18_Pos) /*!< 0x00040000 */ 4732 #define CAN_F3R2_FB18 CAN_F3R2_FB18_Msk /*!<Filter bit 18 */ 4733 #define CAN_F3R2_FB19_Pos (19U) 4734 #define CAN_F3R2_FB19_Msk (0x1UL << CAN_F3R2_FB19_Pos) /*!< 0x00080000 */ 4735 #define CAN_F3R2_FB19 CAN_F3R2_FB19_Msk /*!<Filter bit 19 */ 4736 #define CAN_F3R2_FB20_Pos (20U) 4737 #define CAN_F3R2_FB20_Msk (0x1UL << CAN_F3R2_FB20_Pos) /*!< 0x00100000 */ 4738 #define CAN_F3R2_FB20 CAN_F3R2_FB20_Msk /*!<Filter bit 20 */ 4739 #define CAN_F3R2_FB21_Pos (21U) 4740 #define CAN_F3R2_FB21_Msk (0x1UL << CAN_F3R2_FB21_Pos) /*!< 0x00200000 */ 4741 #define CAN_F3R2_FB21 CAN_F3R2_FB21_Msk /*!<Filter bit 21 */ 4742 #define CAN_F3R2_FB22_Pos (22U) 4743 #define CAN_F3R2_FB22_Msk (0x1UL << CAN_F3R2_FB22_Pos) /*!< 0x00400000 */ 4744 #define CAN_F3R2_FB22 CAN_F3R2_FB22_Msk /*!<Filter bit 22 */ 4745 #define CAN_F3R2_FB23_Pos (23U) 4746 #define CAN_F3R2_FB23_Msk (0x1UL << CAN_F3R2_FB23_Pos) /*!< 0x00800000 */ 4747 #define CAN_F3R2_FB23 CAN_F3R2_FB23_Msk /*!<Filter bit 23 */ 4748 #define CAN_F3R2_FB24_Pos (24U) 4749 #define CAN_F3R2_FB24_Msk (0x1UL << CAN_F3R2_FB24_Pos) /*!< 0x01000000 */ 4750 #define CAN_F3R2_FB24 CAN_F3R2_FB24_Msk /*!<Filter bit 24 */ 4751 #define CAN_F3R2_FB25_Pos (25U) 4752 #define CAN_F3R2_FB25_Msk (0x1UL << CAN_F3R2_FB25_Pos) /*!< 0x02000000 */ 4753 #define CAN_F3R2_FB25 CAN_F3R2_FB25_Msk /*!<Filter bit 25 */ 4754 #define CAN_F3R2_FB26_Pos (26U) 4755 #define CAN_F3R2_FB26_Msk (0x1UL << CAN_F3R2_FB26_Pos) /*!< 0x04000000 */ 4756 #define CAN_F3R2_FB26 CAN_F3R2_FB26_Msk /*!<Filter bit 26 */ 4757 #define CAN_F3R2_FB27_Pos (27U) 4758 #define CAN_F3R2_FB27_Msk (0x1UL << CAN_F3R2_FB27_Pos) /*!< 0x08000000 */ 4759 #define CAN_F3R2_FB27 CAN_F3R2_FB27_Msk /*!<Filter bit 27 */ 4760 #define CAN_F3R2_FB28_Pos (28U) 4761 #define CAN_F3R2_FB28_Msk (0x1UL << CAN_F3R2_FB28_Pos) /*!< 0x10000000 */ 4762 #define CAN_F3R2_FB28 CAN_F3R2_FB28_Msk /*!<Filter bit 28 */ 4763 #define CAN_F3R2_FB29_Pos (29U) 4764 #define CAN_F3R2_FB29_Msk (0x1UL << CAN_F3R2_FB29_Pos) /*!< 0x20000000 */ 4765 #define CAN_F3R2_FB29 CAN_F3R2_FB29_Msk /*!<Filter bit 29 */ 4766 #define CAN_F3R2_FB30_Pos (30U) 4767 #define CAN_F3R2_FB30_Msk (0x1UL << CAN_F3R2_FB30_Pos) /*!< 0x40000000 */ 4768 #define CAN_F3R2_FB30 CAN_F3R2_FB30_Msk /*!<Filter bit 30 */ 4769 #define CAN_F3R2_FB31_Pos (31U) 4770 #define CAN_F3R2_FB31_Msk (0x1UL << CAN_F3R2_FB31_Pos) /*!< 0x80000000 */ 4771 #define CAN_F3R2_FB31 CAN_F3R2_FB31_Msk /*!<Filter bit 31 */ 4772 4773 /******************* Bit definition for CAN_F4R2 register *******************/ 4774 #define CAN_F4R2_FB0_Pos (0U) 4775 #define CAN_F4R2_FB0_Msk (0x1UL << CAN_F4R2_FB0_Pos) /*!< 0x00000001 */ 4776 #define CAN_F4R2_FB0 CAN_F4R2_FB0_Msk /*!<Filter bit 0 */ 4777 #define CAN_F4R2_FB1_Pos (1U) 4778 #define CAN_F4R2_FB1_Msk (0x1UL << CAN_F4R2_FB1_Pos) /*!< 0x00000002 */ 4779 #define CAN_F4R2_FB1 CAN_F4R2_FB1_Msk /*!<Filter bit 1 */ 4780 #define CAN_F4R2_FB2_Pos (2U) 4781 #define CAN_F4R2_FB2_Msk (0x1UL << CAN_F4R2_FB2_Pos) /*!< 0x00000004 */ 4782 #define CAN_F4R2_FB2 CAN_F4R2_FB2_Msk /*!<Filter bit 2 */ 4783 #define CAN_F4R2_FB3_Pos (3U) 4784 #define CAN_F4R2_FB3_Msk (0x1UL << CAN_F4R2_FB3_Pos) /*!< 0x00000008 */ 4785 #define CAN_F4R2_FB3 CAN_F4R2_FB3_Msk /*!<Filter bit 3 */ 4786 #define CAN_F4R2_FB4_Pos (4U) 4787 #define CAN_F4R2_FB4_Msk (0x1UL << CAN_F4R2_FB4_Pos) /*!< 0x00000010 */ 4788 #define CAN_F4R2_FB4 CAN_F4R2_FB4_Msk /*!<Filter bit 4 */ 4789 #define CAN_F4R2_FB5_Pos (5U) 4790 #define CAN_F4R2_FB5_Msk (0x1UL << CAN_F4R2_FB5_Pos) /*!< 0x00000020 */ 4791 #define CAN_F4R2_FB5 CAN_F4R2_FB5_Msk /*!<Filter bit 5 */ 4792 #define CAN_F4R2_FB6_Pos (6U) 4793 #define CAN_F4R2_FB6_Msk (0x1UL << CAN_F4R2_FB6_Pos) /*!< 0x00000040 */ 4794 #define CAN_F4R2_FB6 CAN_F4R2_FB6_Msk /*!<Filter bit 6 */ 4795 #define CAN_F4R2_FB7_Pos (7U) 4796 #define CAN_F4R2_FB7_Msk (0x1UL << CAN_F4R2_FB7_Pos) /*!< 0x00000080 */ 4797 #define CAN_F4R2_FB7 CAN_F4R2_FB7_Msk /*!<Filter bit 7 */ 4798 #define CAN_F4R2_FB8_Pos (8U) 4799 #define CAN_F4R2_FB8_Msk (0x1UL << CAN_F4R2_FB8_Pos) /*!< 0x00000100 */ 4800 #define CAN_F4R2_FB8 CAN_F4R2_FB8_Msk /*!<Filter bit 8 */ 4801 #define CAN_F4R2_FB9_Pos (9U) 4802 #define CAN_F4R2_FB9_Msk (0x1UL << CAN_F4R2_FB9_Pos) /*!< 0x00000200 */ 4803 #define CAN_F4R2_FB9 CAN_F4R2_FB9_Msk /*!<Filter bit 9 */ 4804 #define CAN_F4R2_FB10_Pos (10U) 4805 #define CAN_F4R2_FB10_Msk (0x1UL << CAN_F4R2_FB10_Pos) /*!< 0x00000400 */ 4806 #define CAN_F4R2_FB10 CAN_F4R2_FB10_Msk /*!<Filter bit 10 */ 4807 #define CAN_F4R2_FB11_Pos (11U) 4808 #define CAN_F4R2_FB11_Msk (0x1UL << CAN_F4R2_FB11_Pos) /*!< 0x00000800 */ 4809 #define CAN_F4R2_FB11 CAN_F4R2_FB11_Msk /*!<Filter bit 11 */ 4810 #define CAN_F4R2_FB12_Pos (12U) 4811 #define CAN_F4R2_FB12_Msk (0x1UL << CAN_F4R2_FB12_Pos) /*!< 0x00001000 */ 4812 #define CAN_F4R2_FB12 CAN_F4R2_FB12_Msk /*!<Filter bit 12 */ 4813 #define CAN_F4R2_FB13_Pos (13U) 4814 #define CAN_F4R2_FB13_Msk (0x1UL << CAN_F4R2_FB13_Pos) /*!< 0x00002000 */ 4815 #define CAN_F4R2_FB13 CAN_F4R2_FB13_Msk /*!<Filter bit 13 */ 4816 #define CAN_F4R2_FB14_Pos (14U) 4817 #define CAN_F4R2_FB14_Msk (0x1UL << CAN_F4R2_FB14_Pos) /*!< 0x00004000 */ 4818 #define CAN_F4R2_FB14 CAN_F4R2_FB14_Msk /*!<Filter bit 14 */ 4819 #define CAN_F4R2_FB15_Pos (15U) 4820 #define CAN_F4R2_FB15_Msk (0x1UL << CAN_F4R2_FB15_Pos) /*!< 0x00008000 */ 4821 #define CAN_F4R2_FB15 CAN_F4R2_FB15_Msk /*!<Filter bit 15 */ 4822 #define CAN_F4R2_FB16_Pos (16U) 4823 #define CAN_F4R2_FB16_Msk (0x1UL << CAN_F4R2_FB16_Pos) /*!< 0x00010000 */ 4824 #define CAN_F4R2_FB16 CAN_F4R2_FB16_Msk /*!<Filter bit 16 */ 4825 #define CAN_F4R2_FB17_Pos (17U) 4826 #define CAN_F4R2_FB17_Msk (0x1UL << CAN_F4R2_FB17_Pos) /*!< 0x00020000 */ 4827 #define CAN_F4R2_FB17 CAN_F4R2_FB17_Msk /*!<Filter bit 17 */ 4828 #define CAN_F4R2_FB18_Pos (18U) 4829 #define CAN_F4R2_FB18_Msk (0x1UL << CAN_F4R2_FB18_Pos) /*!< 0x00040000 */ 4830 #define CAN_F4R2_FB18 CAN_F4R2_FB18_Msk /*!<Filter bit 18 */ 4831 #define CAN_F4R2_FB19_Pos (19U) 4832 #define CAN_F4R2_FB19_Msk (0x1UL << CAN_F4R2_FB19_Pos) /*!< 0x00080000 */ 4833 #define CAN_F4R2_FB19 CAN_F4R2_FB19_Msk /*!<Filter bit 19 */ 4834 #define CAN_F4R2_FB20_Pos (20U) 4835 #define CAN_F4R2_FB20_Msk (0x1UL << CAN_F4R2_FB20_Pos) /*!< 0x00100000 */ 4836 #define CAN_F4R2_FB20 CAN_F4R2_FB20_Msk /*!<Filter bit 20 */ 4837 #define CAN_F4R2_FB21_Pos (21U) 4838 #define CAN_F4R2_FB21_Msk (0x1UL << CAN_F4R2_FB21_Pos) /*!< 0x00200000 */ 4839 #define CAN_F4R2_FB21 CAN_F4R2_FB21_Msk /*!<Filter bit 21 */ 4840 #define CAN_F4R2_FB22_Pos (22U) 4841 #define CAN_F4R2_FB22_Msk (0x1UL << CAN_F4R2_FB22_Pos) /*!< 0x00400000 */ 4842 #define CAN_F4R2_FB22 CAN_F4R2_FB22_Msk /*!<Filter bit 22 */ 4843 #define CAN_F4R2_FB23_Pos (23U) 4844 #define CAN_F4R2_FB23_Msk (0x1UL << CAN_F4R2_FB23_Pos) /*!< 0x00800000 */ 4845 #define CAN_F4R2_FB23 CAN_F4R2_FB23_Msk /*!<Filter bit 23 */ 4846 #define CAN_F4R2_FB24_Pos (24U) 4847 #define CAN_F4R2_FB24_Msk (0x1UL << CAN_F4R2_FB24_Pos) /*!< 0x01000000 */ 4848 #define CAN_F4R2_FB24 CAN_F4R2_FB24_Msk /*!<Filter bit 24 */ 4849 #define CAN_F4R2_FB25_Pos (25U) 4850 #define CAN_F4R2_FB25_Msk (0x1UL << CAN_F4R2_FB25_Pos) /*!< 0x02000000 */ 4851 #define CAN_F4R2_FB25 CAN_F4R2_FB25_Msk /*!<Filter bit 25 */ 4852 #define CAN_F4R2_FB26_Pos (26U) 4853 #define CAN_F4R2_FB26_Msk (0x1UL << CAN_F4R2_FB26_Pos) /*!< 0x04000000 */ 4854 #define CAN_F4R2_FB26 CAN_F4R2_FB26_Msk /*!<Filter bit 26 */ 4855 #define CAN_F4R2_FB27_Pos (27U) 4856 #define CAN_F4R2_FB27_Msk (0x1UL << CAN_F4R2_FB27_Pos) /*!< 0x08000000 */ 4857 #define CAN_F4R2_FB27 CAN_F4R2_FB27_Msk /*!<Filter bit 27 */ 4858 #define CAN_F4R2_FB28_Pos (28U) 4859 #define CAN_F4R2_FB28_Msk (0x1UL << CAN_F4R2_FB28_Pos) /*!< 0x10000000 */ 4860 #define CAN_F4R2_FB28 CAN_F4R2_FB28_Msk /*!<Filter bit 28 */ 4861 #define CAN_F4R2_FB29_Pos (29U) 4862 #define CAN_F4R2_FB29_Msk (0x1UL << CAN_F4R2_FB29_Pos) /*!< 0x20000000 */ 4863 #define CAN_F4R2_FB29 CAN_F4R2_FB29_Msk /*!<Filter bit 29 */ 4864 #define CAN_F4R2_FB30_Pos (30U) 4865 #define CAN_F4R2_FB30_Msk (0x1UL << CAN_F4R2_FB30_Pos) /*!< 0x40000000 */ 4866 #define CAN_F4R2_FB30 CAN_F4R2_FB30_Msk /*!<Filter bit 30 */ 4867 #define CAN_F4R2_FB31_Pos (31U) 4868 #define CAN_F4R2_FB31_Msk (0x1UL << CAN_F4R2_FB31_Pos) /*!< 0x80000000 */ 4869 #define CAN_F4R2_FB31 CAN_F4R2_FB31_Msk /*!<Filter bit 31 */ 4870 4871 /******************* Bit definition for CAN_F5R2 register *******************/ 4872 #define CAN_F5R2_FB0_Pos (0U) 4873 #define CAN_F5R2_FB0_Msk (0x1UL << CAN_F5R2_FB0_Pos) /*!< 0x00000001 */ 4874 #define CAN_F5R2_FB0 CAN_F5R2_FB0_Msk /*!<Filter bit 0 */ 4875 #define CAN_F5R2_FB1_Pos (1U) 4876 #define CAN_F5R2_FB1_Msk (0x1UL << CAN_F5R2_FB1_Pos) /*!< 0x00000002 */ 4877 #define CAN_F5R2_FB1 CAN_F5R2_FB1_Msk /*!<Filter bit 1 */ 4878 #define CAN_F5R2_FB2_Pos (2U) 4879 #define CAN_F5R2_FB2_Msk (0x1UL << CAN_F5R2_FB2_Pos) /*!< 0x00000004 */ 4880 #define CAN_F5R2_FB2 CAN_F5R2_FB2_Msk /*!<Filter bit 2 */ 4881 #define CAN_F5R2_FB3_Pos (3U) 4882 #define CAN_F5R2_FB3_Msk (0x1UL << CAN_F5R2_FB3_Pos) /*!< 0x00000008 */ 4883 #define CAN_F5R2_FB3 CAN_F5R2_FB3_Msk /*!<Filter bit 3 */ 4884 #define CAN_F5R2_FB4_Pos (4U) 4885 #define CAN_F5R2_FB4_Msk (0x1UL << CAN_F5R2_FB4_Pos) /*!< 0x00000010 */ 4886 #define CAN_F5R2_FB4 CAN_F5R2_FB4_Msk /*!<Filter bit 4 */ 4887 #define CAN_F5R2_FB5_Pos (5U) 4888 #define CAN_F5R2_FB5_Msk (0x1UL << CAN_F5R2_FB5_Pos) /*!< 0x00000020 */ 4889 #define CAN_F5R2_FB5 CAN_F5R2_FB5_Msk /*!<Filter bit 5 */ 4890 #define CAN_F5R2_FB6_Pos (6U) 4891 #define CAN_F5R2_FB6_Msk (0x1UL << CAN_F5R2_FB6_Pos) /*!< 0x00000040 */ 4892 #define CAN_F5R2_FB6 CAN_F5R2_FB6_Msk /*!<Filter bit 6 */ 4893 #define CAN_F5R2_FB7_Pos (7U) 4894 #define CAN_F5R2_FB7_Msk (0x1UL << CAN_F5R2_FB7_Pos) /*!< 0x00000080 */ 4895 #define CAN_F5R2_FB7 CAN_F5R2_FB7_Msk /*!<Filter bit 7 */ 4896 #define CAN_F5R2_FB8_Pos (8U) 4897 #define CAN_F5R2_FB8_Msk (0x1UL << CAN_F5R2_FB8_Pos) /*!< 0x00000100 */ 4898 #define CAN_F5R2_FB8 CAN_F5R2_FB8_Msk /*!<Filter bit 8 */ 4899 #define CAN_F5R2_FB9_Pos (9U) 4900 #define CAN_F5R2_FB9_Msk (0x1UL << CAN_F5R2_FB9_Pos) /*!< 0x00000200 */ 4901 #define CAN_F5R2_FB9 CAN_F5R2_FB9_Msk /*!<Filter bit 9 */ 4902 #define CAN_F5R2_FB10_Pos (10U) 4903 #define CAN_F5R2_FB10_Msk (0x1UL << CAN_F5R2_FB10_Pos) /*!< 0x00000400 */ 4904 #define CAN_F5R2_FB10 CAN_F5R2_FB10_Msk /*!<Filter bit 10 */ 4905 #define CAN_F5R2_FB11_Pos (11U) 4906 #define CAN_F5R2_FB11_Msk (0x1UL << CAN_F5R2_FB11_Pos) /*!< 0x00000800 */ 4907 #define CAN_F5R2_FB11 CAN_F5R2_FB11_Msk /*!<Filter bit 11 */ 4908 #define CAN_F5R2_FB12_Pos (12U) 4909 #define CAN_F5R2_FB12_Msk (0x1UL << CAN_F5R2_FB12_Pos) /*!< 0x00001000 */ 4910 #define CAN_F5R2_FB12 CAN_F5R2_FB12_Msk /*!<Filter bit 12 */ 4911 #define CAN_F5R2_FB13_Pos (13U) 4912 #define CAN_F5R2_FB13_Msk (0x1UL << CAN_F5R2_FB13_Pos) /*!< 0x00002000 */ 4913 #define CAN_F5R2_FB13 CAN_F5R2_FB13_Msk /*!<Filter bit 13 */ 4914 #define CAN_F5R2_FB14_Pos (14U) 4915 #define CAN_F5R2_FB14_Msk (0x1UL << CAN_F5R2_FB14_Pos) /*!< 0x00004000 */ 4916 #define CAN_F5R2_FB14 CAN_F5R2_FB14_Msk /*!<Filter bit 14 */ 4917 #define CAN_F5R2_FB15_Pos (15U) 4918 #define CAN_F5R2_FB15_Msk (0x1UL << CAN_F5R2_FB15_Pos) /*!< 0x00008000 */ 4919 #define CAN_F5R2_FB15 CAN_F5R2_FB15_Msk /*!<Filter bit 15 */ 4920 #define CAN_F5R2_FB16_Pos (16U) 4921 #define CAN_F5R2_FB16_Msk (0x1UL << CAN_F5R2_FB16_Pos) /*!< 0x00010000 */ 4922 #define CAN_F5R2_FB16 CAN_F5R2_FB16_Msk /*!<Filter bit 16 */ 4923 #define CAN_F5R2_FB17_Pos (17U) 4924 #define CAN_F5R2_FB17_Msk (0x1UL << CAN_F5R2_FB17_Pos) /*!< 0x00020000 */ 4925 #define CAN_F5R2_FB17 CAN_F5R2_FB17_Msk /*!<Filter bit 17 */ 4926 #define CAN_F5R2_FB18_Pos (18U) 4927 #define CAN_F5R2_FB18_Msk (0x1UL << CAN_F5R2_FB18_Pos) /*!< 0x00040000 */ 4928 #define CAN_F5R2_FB18 CAN_F5R2_FB18_Msk /*!<Filter bit 18 */ 4929 #define CAN_F5R2_FB19_Pos (19U) 4930 #define CAN_F5R2_FB19_Msk (0x1UL << CAN_F5R2_FB19_Pos) /*!< 0x00080000 */ 4931 #define CAN_F5R2_FB19 CAN_F5R2_FB19_Msk /*!<Filter bit 19 */ 4932 #define CAN_F5R2_FB20_Pos (20U) 4933 #define CAN_F5R2_FB20_Msk (0x1UL << CAN_F5R2_FB20_Pos) /*!< 0x00100000 */ 4934 #define CAN_F5R2_FB20 CAN_F5R2_FB20_Msk /*!<Filter bit 20 */ 4935 #define CAN_F5R2_FB21_Pos (21U) 4936 #define CAN_F5R2_FB21_Msk (0x1UL << CAN_F5R2_FB21_Pos) /*!< 0x00200000 */ 4937 #define CAN_F5R2_FB21 CAN_F5R2_FB21_Msk /*!<Filter bit 21 */ 4938 #define CAN_F5R2_FB22_Pos (22U) 4939 #define CAN_F5R2_FB22_Msk (0x1UL << CAN_F5R2_FB22_Pos) /*!< 0x00400000 */ 4940 #define CAN_F5R2_FB22 CAN_F5R2_FB22_Msk /*!<Filter bit 22 */ 4941 #define CAN_F5R2_FB23_Pos (23U) 4942 #define CAN_F5R2_FB23_Msk (0x1UL << CAN_F5R2_FB23_Pos) /*!< 0x00800000 */ 4943 #define CAN_F5R2_FB23 CAN_F5R2_FB23_Msk /*!<Filter bit 23 */ 4944 #define CAN_F5R2_FB24_Pos (24U) 4945 #define CAN_F5R2_FB24_Msk (0x1UL << CAN_F5R2_FB24_Pos) /*!< 0x01000000 */ 4946 #define CAN_F5R2_FB24 CAN_F5R2_FB24_Msk /*!<Filter bit 24 */ 4947 #define CAN_F5R2_FB25_Pos (25U) 4948 #define CAN_F5R2_FB25_Msk (0x1UL << CAN_F5R2_FB25_Pos) /*!< 0x02000000 */ 4949 #define CAN_F5R2_FB25 CAN_F5R2_FB25_Msk /*!<Filter bit 25 */ 4950 #define CAN_F5R2_FB26_Pos (26U) 4951 #define CAN_F5R2_FB26_Msk (0x1UL << CAN_F5R2_FB26_Pos) /*!< 0x04000000 */ 4952 #define CAN_F5R2_FB26 CAN_F5R2_FB26_Msk /*!<Filter bit 26 */ 4953 #define CAN_F5R2_FB27_Pos (27U) 4954 #define CAN_F5R2_FB27_Msk (0x1UL << CAN_F5R2_FB27_Pos) /*!< 0x08000000 */ 4955 #define CAN_F5R2_FB27 CAN_F5R2_FB27_Msk /*!<Filter bit 27 */ 4956 #define CAN_F5R2_FB28_Pos (28U) 4957 #define CAN_F5R2_FB28_Msk (0x1UL << CAN_F5R2_FB28_Pos) /*!< 0x10000000 */ 4958 #define CAN_F5R2_FB28 CAN_F5R2_FB28_Msk /*!<Filter bit 28 */ 4959 #define CAN_F5R2_FB29_Pos (29U) 4960 #define CAN_F5R2_FB29_Msk (0x1UL << CAN_F5R2_FB29_Pos) /*!< 0x20000000 */ 4961 #define CAN_F5R2_FB29 CAN_F5R2_FB29_Msk /*!<Filter bit 29 */ 4962 #define CAN_F5R2_FB30_Pos (30U) 4963 #define CAN_F5R2_FB30_Msk (0x1UL << CAN_F5R2_FB30_Pos) /*!< 0x40000000 */ 4964 #define CAN_F5R2_FB30 CAN_F5R2_FB30_Msk /*!<Filter bit 30 */ 4965 #define CAN_F5R2_FB31_Pos (31U) 4966 #define CAN_F5R2_FB31_Msk (0x1UL << CAN_F5R2_FB31_Pos) /*!< 0x80000000 */ 4967 #define CAN_F5R2_FB31 CAN_F5R2_FB31_Msk /*!<Filter bit 31 */ 4968 4969 /******************* Bit definition for CAN_F6R2 register *******************/ 4970 #define CAN_F6R2_FB0_Pos (0U) 4971 #define CAN_F6R2_FB0_Msk (0x1UL << CAN_F6R2_FB0_Pos) /*!< 0x00000001 */ 4972 #define CAN_F6R2_FB0 CAN_F6R2_FB0_Msk /*!<Filter bit 0 */ 4973 #define CAN_F6R2_FB1_Pos (1U) 4974 #define CAN_F6R2_FB1_Msk (0x1UL << CAN_F6R2_FB1_Pos) /*!< 0x00000002 */ 4975 #define CAN_F6R2_FB1 CAN_F6R2_FB1_Msk /*!<Filter bit 1 */ 4976 #define CAN_F6R2_FB2_Pos (2U) 4977 #define CAN_F6R2_FB2_Msk (0x1UL << CAN_F6R2_FB2_Pos) /*!< 0x00000004 */ 4978 #define CAN_F6R2_FB2 CAN_F6R2_FB2_Msk /*!<Filter bit 2 */ 4979 #define CAN_F6R2_FB3_Pos (3U) 4980 #define CAN_F6R2_FB3_Msk (0x1UL << CAN_F6R2_FB3_Pos) /*!< 0x00000008 */ 4981 #define CAN_F6R2_FB3 CAN_F6R2_FB3_Msk /*!<Filter bit 3 */ 4982 #define CAN_F6R2_FB4_Pos (4U) 4983 #define CAN_F6R2_FB4_Msk (0x1UL << CAN_F6R2_FB4_Pos) /*!< 0x00000010 */ 4984 #define CAN_F6R2_FB4 CAN_F6R2_FB4_Msk /*!<Filter bit 4 */ 4985 #define CAN_F6R2_FB5_Pos (5U) 4986 #define CAN_F6R2_FB5_Msk (0x1UL << CAN_F6R2_FB5_Pos) /*!< 0x00000020 */ 4987 #define CAN_F6R2_FB5 CAN_F6R2_FB5_Msk /*!<Filter bit 5 */ 4988 #define CAN_F6R2_FB6_Pos (6U) 4989 #define CAN_F6R2_FB6_Msk (0x1UL << CAN_F6R2_FB6_Pos) /*!< 0x00000040 */ 4990 #define CAN_F6R2_FB6 CAN_F6R2_FB6_Msk /*!<Filter bit 6 */ 4991 #define CAN_F6R2_FB7_Pos (7U) 4992 #define CAN_F6R2_FB7_Msk (0x1UL << CAN_F6R2_FB7_Pos) /*!< 0x00000080 */ 4993 #define CAN_F6R2_FB7 CAN_F6R2_FB7_Msk /*!<Filter bit 7 */ 4994 #define CAN_F6R2_FB8_Pos (8U) 4995 #define CAN_F6R2_FB8_Msk (0x1UL << CAN_F6R2_FB8_Pos) /*!< 0x00000100 */ 4996 #define CAN_F6R2_FB8 CAN_F6R2_FB8_Msk /*!<Filter bit 8 */ 4997 #define CAN_F6R2_FB9_Pos (9U) 4998 #define CAN_F6R2_FB9_Msk (0x1UL << CAN_F6R2_FB9_Pos) /*!< 0x00000200 */ 4999 #define CAN_F6R2_FB9 CAN_F6R2_FB9_Msk /*!<Filter bit 9 */ 5000 #define CAN_F6R2_FB10_Pos (10U) 5001 #define CAN_F6R2_FB10_Msk (0x1UL << CAN_F6R2_FB10_Pos) /*!< 0x00000400 */ 5002 #define CAN_F6R2_FB10 CAN_F6R2_FB10_Msk /*!<Filter bit 10 */ 5003 #define CAN_F6R2_FB11_Pos (11U) 5004 #define CAN_F6R2_FB11_Msk (0x1UL << CAN_F6R2_FB11_Pos) /*!< 0x00000800 */ 5005 #define CAN_F6R2_FB11 CAN_F6R2_FB11_Msk /*!<Filter bit 11 */ 5006 #define CAN_F6R2_FB12_Pos (12U) 5007 #define CAN_F6R2_FB12_Msk (0x1UL << CAN_F6R2_FB12_Pos) /*!< 0x00001000 */ 5008 #define CAN_F6R2_FB12 CAN_F6R2_FB12_Msk /*!<Filter bit 12 */ 5009 #define CAN_F6R2_FB13_Pos (13U) 5010 #define CAN_F6R2_FB13_Msk (0x1UL << CAN_F6R2_FB13_Pos) /*!< 0x00002000 */ 5011 #define CAN_F6R2_FB13 CAN_F6R2_FB13_Msk /*!<Filter bit 13 */ 5012 #define CAN_F6R2_FB14_Pos (14U) 5013 #define CAN_F6R2_FB14_Msk (0x1UL << CAN_F6R2_FB14_Pos) /*!< 0x00004000 */ 5014 #define CAN_F6R2_FB14 CAN_F6R2_FB14_Msk /*!<Filter bit 14 */ 5015 #define CAN_F6R2_FB15_Pos (15U) 5016 #define CAN_F6R2_FB15_Msk (0x1UL << CAN_F6R2_FB15_Pos) /*!< 0x00008000 */ 5017 #define CAN_F6R2_FB15 CAN_F6R2_FB15_Msk /*!<Filter bit 15 */ 5018 #define CAN_F6R2_FB16_Pos (16U) 5019 #define CAN_F6R2_FB16_Msk (0x1UL << CAN_F6R2_FB16_Pos) /*!< 0x00010000 */ 5020 #define CAN_F6R2_FB16 CAN_F6R2_FB16_Msk /*!<Filter bit 16 */ 5021 #define CAN_F6R2_FB17_Pos (17U) 5022 #define CAN_F6R2_FB17_Msk (0x1UL << CAN_F6R2_FB17_Pos) /*!< 0x00020000 */ 5023 #define CAN_F6R2_FB17 CAN_F6R2_FB17_Msk /*!<Filter bit 17 */ 5024 #define CAN_F6R2_FB18_Pos (18U) 5025 #define CAN_F6R2_FB18_Msk (0x1UL << CAN_F6R2_FB18_Pos) /*!< 0x00040000 */ 5026 #define CAN_F6R2_FB18 CAN_F6R2_FB18_Msk /*!<Filter bit 18 */ 5027 #define CAN_F6R2_FB19_Pos (19U) 5028 #define CAN_F6R2_FB19_Msk (0x1UL << CAN_F6R2_FB19_Pos) /*!< 0x00080000 */ 5029 #define CAN_F6R2_FB19 CAN_F6R2_FB19_Msk /*!<Filter bit 19 */ 5030 #define CAN_F6R2_FB20_Pos (20U) 5031 #define CAN_F6R2_FB20_Msk (0x1UL << CAN_F6R2_FB20_Pos) /*!< 0x00100000 */ 5032 #define CAN_F6R2_FB20 CAN_F6R2_FB20_Msk /*!<Filter bit 20 */ 5033 #define CAN_F6R2_FB21_Pos (21U) 5034 #define CAN_F6R2_FB21_Msk (0x1UL << CAN_F6R2_FB21_Pos) /*!< 0x00200000 */ 5035 #define CAN_F6R2_FB21 CAN_F6R2_FB21_Msk /*!<Filter bit 21 */ 5036 #define CAN_F6R2_FB22_Pos (22U) 5037 #define CAN_F6R2_FB22_Msk (0x1UL << CAN_F6R2_FB22_Pos) /*!< 0x00400000 */ 5038 #define CAN_F6R2_FB22 CAN_F6R2_FB22_Msk /*!<Filter bit 22 */ 5039 #define CAN_F6R2_FB23_Pos (23U) 5040 #define CAN_F6R2_FB23_Msk (0x1UL << CAN_F6R2_FB23_Pos) /*!< 0x00800000 */ 5041 #define CAN_F6R2_FB23 CAN_F6R2_FB23_Msk /*!<Filter bit 23 */ 5042 #define CAN_F6R2_FB24_Pos (24U) 5043 #define CAN_F6R2_FB24_Msk (0x1UL << CAN_F6R2_FB24_Pos) /*!< 0x01000000 */ 5044 #define CAN_F6R2_FB24 CAN_F6R2_FB24_Msk /*!<Filter bit 24 */ 5045 #define CAN_F6R2_FB25_Pos (25U) 5046 #define CAN_F6R2_FB25_Msk (0x1UL << CAN_F6R2_FB25_Pos) /*!< 0x02000000 */ 5047 #define CAN_F6R2_FB25 CAN_F6R2_FB25_Msk /*!<Filter bit 25 */ 5048 #define CAN_F6R2_FB26_Pos (26U) 5049 #define CAN_F6R2_FB26_Msk (0x1UL << CAN_F6R2_FB26_Pos) /*!< 0x04000000 */ 5050 #define CAN_F6R2_FB26 CAN_F6R2_FB26_Msk /*!<Filter bit 26 */ 5051 #define CAN_F6R2_FB27_Pos (27U) 5052 #define CAN_F6R2_FB27_Msk (0x1UL << CAN_F6R2_FB27_Pos) /*!< 0x08000000 */ 5053 #define CAN_F6R2_FB27 CAN_F6R2_FB27_Msk /*!<Filter bit 27 */ 5054 #define CAN_F6R2_FB28_Pos (28U) 5055 #define CAN_F6R2_FB28_Msk (0x1UL << CAN_F6R2_FB28_Pos) /*!< 0x10000000 */ 5056 #define CAN_F6R2_FB28 CAN_F6R2_FB28_Msk /*!<Filter bit 28 */ 5057 #define CAN_F6R2_FB29_Pos (29U) 5058 #define CAN_F6R2_FB29_Msk (0x1UL << CAN_F6R2_FB29_Pos) /*!< 0x20000000 */ 5059 #define CAN_F6R2_FB29 CAN_F6R2_FB29_Msk /*!<Filter bit 29 */ 5060 #define CAN_F6R2_FB30_Pos (30U) 5061 #define CAN_F6R2_FB30_Msk (0x1UL << CAN_F6R2_FB30_Pos) /*!< 0x40000000 */ 5062 #define CAN_F6R2_FB30 CAN_F6R2_FB30_Msk /*!<Filter bit 30 */ 5063 #define CAN_F6R2_FB31_Pos (31U) 5064 #define CAN_F6R2_FB31_Msk (0x1UL << CAN_F6R2_FB31_Pos) /*!< 0x80000000 */ 5065 #define CAN_F6R2_FB31 CAN_F6R2_FB31_Msk /*!<Filter bit 31 */ 5066 5067 /******************* Bit definition for CAN_F7R2 register *******************/ 5068 #define CAN_F7R2_FB0_Pos (0U) 5069 #define CAN_F7R2_FB0_Msk (0x1UL << CAN_F7R2_FB0_Pos) /*!< 0x00000001 */ 5070 #define CAN_F7R2_FB0 CAN_F7R2_FB0_Msk /*!<Filter bit 0 */ 5071 #define CAN_F7R2_FB1_Pos (1U) 5072 #define CAN_F7R2_FB1_Msk (0x1UL << CAN_F7R2_FB1_Pos) /*!< 0x00000002 */ 5073 #define CAN_F7R2_FB1 CAN_F7R2_FB1_Msk /*!<Filter bit 1 */ 5074 #define CAN_F7R2_FB2_Pos (2U) 5075 #define CAN_F7R2_FB2_Msk (0x1UL << CAN_F7R2_FB2_Pos) /*!< 0x00000004 */ 5076 #define CAN_F7R2_FB2 CAN_F7R2_FB2_Msk /*!<Filter bit 2 */ 5077 #define CAN_F7R2_FB3_Pos (3U) 5078 #define CAN_F7R2_FB3_Msk (0x1UL << CAN_F7R2_FB3_Pos) /*!< 0x00000008 */ 5079 #define CAN_F7R2_FB3 CAN_F7R2_FB3_Msk /*!<Filter bit 3 */ 5080 #define CAN_F7R2_FB4_Pos (4U) 5081 #define CAN_F7R2_FB4_Msk (0x1UL << CAN_F7R2_FB4_Pos) /*!< 0x00000010 */ 5082 #define CAN_F7R2_FB4 CAN_F7R2_FB4_Msk /*!<Filter bit 4 */ 5083 #define CAN_F7R2_FB5_Pos (5U) 5084 #define CAN_F7R2_FB5_Msk (0x1UL << CAN_F7R2_FB5_Pos) /*!< 0x00000020 */ 5085 #define CAN_F7R2_FB5 CAN_F7R2_FB5_Msk /*!<Filter bit 5 */ 5086 #define CAN_F7R2_FB6_Pos (6U) 5087 #define CAN_F7R2_FB6_Msk (0x1UL << CAN_F7R2_FB6_Pos) /*!< 0x00000040 */ 5088 #define CAN_F7R2_FB6 CAN_F7R2_FB6_Msk /*!<Filter bit 6 */ 5089 #define CAN_F7R2_FB7_Pos (7U) 5090 #define CAN_F7R2_FB7_Msk (0x1UL << CAN_F7R2_FB7_Pos) /*!< 0x00000080 */ 5091 #define CAN_F7R2_FB7 CAN_F7R2_FB7_Msk /*!<Filter bit 7 */ 5092 #define CAN_F7R2_FB8_Pos (8U) 5093 #define CAN_F7R2_FB8_Msk (0x1UL << CAN_F7R2_FB8_Pos) /*!< 0x00000100 */ 5094 #define CAN_F7R2_FB8 CAN_F7R2_FB8_Msk /*!<Filter bit 8 */ 5095 #define CAN_F7R2_FB9_Pos (9U) 5096 #define CAN_F7R2_FB9_Msk (0x1UL << CAN_F7R2_FB9_Pos) /*!< 0x00000200 */ 5097 #define CAN_F7R2_FB9 CAN_F7R2_FB9_Msk /*!<Filter bit 9 */ 5098 #define CAN_F7R2_FB10_Pos (10U) 5099 #define CAN_F7R2_FB10_Msk (0x1UL << CAN_F7R2_FB10_Pos) /*!< 0x00000400 */ 5100 #define CAN_F7R2_FB10 CAN_F7R2_FB10_Msk /*!<Filter bit 10 */ 5101 #define CAN_F7R2_FB11_Pos (11U) 5102 #define CAN_F7R2_FB11_Msk (0x1UL << CAN_F7R2_FB11_Pos) /*!< 0x00000800 */ 5103 #define CAN_F7R2_FB11 CAN_F7R2_FB11_Msk /*!<Filter bit 11 */ 5104 #define CAN_F7R2_FB12_Pos (12U) 5105 #define CAN_F7R2_FB12_Msk (0x1UL << CAN_F7R2_FB12_Pos) /*!< 0x00001000 */ 5106 #define CAN_F7R2_FB12 CAN_F7R2_FB12_Msk /*!<Filter bit 12 */ 5107 #define CAN_F7R2_FB13_Pos (13U) 5108 #define CAN_F7R2_FB13_Msk (0x1UL << CAN_F7R2_FB13_Pos) /*!< 0x00002000 */ 5109 #define CAN_F7R2_FB13 CAN_F7R2_FB13_Msk /*!<Filter bit 13 */ 5110 #define CAN_F7R2_FB14_Pos (14U) 5111 #define CAN_F7R2_FB14_Msk (0x1UL << CAN_F7R2_FB14_Pos) /*!< 0x00004000 */ 5112 #define CAN_F7R2_FB14 CAN_F7R2_FB14_Msk /*!<Filter bit 14 */ 5113 #define CAN_F7R2_FB15_Pos (15U) 5114 #define CAN_F7R2_FB15_Msk (0x1UL << CAN_F7R2_FB15_Pos) /*!< 0x00008000 */ 5115 #define CAN_F7R2_FB15 CAN_F7R2_FB15_Msk /*!<Filter bit 15 */ 5116 #define CAN_F7R2_FB16_Pos (16U) 5117 #define CAN_F7R2_FB16_Msk (0x1UL << CAN_F7R2_FB16_Pos) /*!< 0x00010000 */ 5118 #define CAN_F7R2_FB16 CAN_F7R2_FB16_Msk /*!<Filter bit 16 */ 5119 #define CAN_F7R2_FB17_Pos (17U) 5120 #define CAN_F7R2_FB17_Msk (0x1UL << CAN_F7R2_FB17_Pos) /*!< 0x00020000 */ 5121 #define CAN_F7R2_FB17 CAN_F7R2_FB17_Msk /*!<Filter bit 17 */ 5122 #define CAN_F7R2_FB18_Pos (18U) 5123 #define CAN_F7R2_FB18_Msk (0x1UL << CAN_F7R2_FB18_Pos) /*!< 0x00040000 */ 5124 #define CAN_F7R2_FB18 CAN_F7R2_FB18_Msk /*!<Filter bit 18 */ 5125 #define CAN_F7R2_FB19_Pos (19U) 5126 #define CAN_F7R2_FB19_Msk (0x1UL << CAN_F7R2_FB19_Pos) /*!< 0x00080000 */ 5127 #define CAN_F7R2_FB19 CAN_F7R2_FB19_Msk /*!<Filter bit 19 */ 5128 #define CAN_F7R2_FB20_Pos (20U) 5129 #define CAN_F7R2_FB20_Msk (0x1UL << CAN_F7R2_FB20_Pos) /*!< 0x00100000 */ 5130 #define CAN_F7R2_FB20 CAN_F7R2_FB20_Msk /*!<Filter bit 20 */ 5131 #define CAN_F7R2_FB21_Pos (21U) 5132 #define CAN_F7R2_FB21_Msk (0x1UL << CAN_F7R2_FB21_Pos) /*!< 0x00200000 */ 5133 #define CAN_F7R2_FB21 CAN_F7R2_FB21_Msk /*!<Filter bit 21 */ 5134 #define CAN_F7R2_FB22_Pos (22U) 5135 #define CAN_F7R2_FB22_Msk (0x1UL << CAN_F7R2_FB22_Pos) /*!< 0x00400000 */ 5136 #define CAN_F7R2_FB22 CAN_F7R2_FB22_Msk /*!<Filter bit 22 */ 5137 #define CAN_F7R2_FB23_Pos (23U) 5138 #define CAN_F7R2_FB23_Msk (0x1UL << CAN_F7R2_FB23_Pos) /*!< 0x00800000 */ 5139 #define CAN_F7R2_FB23 CAN_F7R2_FB23_Msk /*!<Filter bit 23 */ 5140 #define CAN_F7R2_FB24_Pos (24U) 5141 #define CAN_F7R2_FB24_Msk (0x1UL << CAN_F7R2_FB24_Pos) /*!< 0x01000000 */ 5142 #define CAN_F7R2_FB24 CAN_F7R2_FB24_Msk /*!<Filter bit 24 */ 5143 #define CAN_F7R2_FB25_Pos (25U) 5144 #define CAN_F7R2_FB25_Msk (0x1UL << CAN_F7R2_FB25_Pos) /*!< 0x02000000 */ 5145 #define CAN_F7R2_FB25 CAN_F7R2_FB25_Msk /*!<Filter bit 25 */ 5146 #define CAN_F7R2_FB26_Pos (26U) 5147 #define CAN_F7R2_FB26_Msk (0x1UL << CAN_F7R2_FB26_Pos) /*!< 0x04000000 */ 5148 #define CAN_F7R2_FB26 CAN_F7R2_FB26_Msk /*!<Filter bit 26 */ 5149 #define CAN_F7R2_FB27_Pos (27U) 5150 #define CAN_F7R2_FB27_Msk (0x1UL << CAN_F7R2_FB27_Pos) /*!< 0x08000000 */ 5151 #define CAN_F7R2_FB27 CAN_F7R2_FB27_Msk /*!<Filter bit 27 */ 5152 #define CAN_F7R2_FB28_Pos (28U) 5153 #define CAN_F7R2_FB28_Msk (0x1UL << CAN_F7R2_FB28_Pos) /*!< 0x10000000 */ 5154 #define CAN_F7R2_FB28 CAN_F7R2_FB28_Msk /*!<Filter bit 28 */ 5155 #define CAN_F7R2_FB29_Pos (29U) 5156 #define CAN_F7R2_FB29_Msk (0x1UL << CAN_F7R2_FB29_Pos) /*!< 0x20000000 */ 5157 #define CAN_F7R2_FB29 CAN_F7R2_FB29_Msk /*!<Filter bit 29 */ 5158 #define CAN_F7R2_FB30_Pos (30U) 5159 #define CAN_F7R2_FB30_Msk (0x1UL << CAN_F7R2_FB30_Pos) /*!< 0x40000000 */ 5160 #define CAN_F7R2_FB30 CAN_F7R2_FB30_Msk /*!<Filter bit 30 */ 5161 #define CAN_F7R2_FB31_Pos (31U) 5162 #define CAN_F7R2_FB31_Msk (0x1UL << CAN_F7R2_FB31_Pos) /*!< 0x80000000 */ 5163 #define CAN_F7R2_FB31 CAN_F7R2_FB31_Msk /*!<Filter bit 31 */ 5164 5165 /******************* Bit definition for CAN_F8R2 register *******************/ 5166 #define CAN_F8R2_FB0_Pos (0U) 5167 #define CAN_F8R2_FB0_Msk (0x1UL << CAN_F8R2_FB0_Pos) /*!< 0x00000001 */ 5168 #define CAN_F8R2_FB0 CAN_F8R2_FB0_Msk /*!<Filter bit 0 */ 5169 #define CAN_F8R2_FB1_Pos (1U) 5170 #define CAN_F8R2_FB1_Msk (0x1UL << CAN_F8R2_FB1_Pos) /*!< 0x00000002 */ 5171 #define CAN_F8R2_FB1 CAN_F8R2_FB1_Msk /*!<Filter bit 1 */ 5172 #define CAN_F8R2_FB2_Pos (2U) 5173 #define CAN_F8R2_FB2_Msk (0x1UL << CAN_F8R2_FB2_Pos) /*!< 0x00000004 */ 5174 #define CAN_F8R2_FB2 CAN_F8R2_FB2_Msk /*!<Filter bit 2 */ 5175 #define CAN_F8R2_FB3_Pos (3U) 5176 #define CAN_F8R2_FB3_Msk (0x1UL << CAN_F8R2_FB3_Pos) /*!< 0x00000008 */ 5177 #define CAN_F8R2_FB3 CAN_F8R2_FB3_Msk /*!<Filter bit 3 */ 5178 #define CAN_F8R2_FB4_Pos (4U) 5179 #define CAN_F8R2_FB4_Msk (0x1UL << CAN_F8R2_FB4_Pos) /*!< 0x00000010 */ 5180 #define CAN_F8R2_FB4 CAN_F8R2_FB4_Msk /*!<Filter bit 4 */ 5181 #define CAN_F8R2_FB5_Pos (5U) 5182 #define CAN_F8R2_FB5_Msk (0x1UL << CAN_F8R2_FB5_Pos) /*!< 0x00000020 */ 5183 #define CAN_F8R2_FB5 CAN_F8R2_FB5_Msk /*!<Filter bit 5 */ 5184 #define CAN_F8R2_FB6_Pos (6U) 5185 #define CAN_F8R2_FB6_Msk (0x1UL << CAN_F8R2_FB6_Pos) /*!< 0x00000040 */ 5186 #define CAN_F8R2_FB6 CAN_F8R2_FB6_Msk /*!<Filter bit 6 */ 5187 #define CAN_F8R2_FB7_Pos (7U) 5188 #define CAN_F8R2_FB7_Msk (0x1UL << CAN_F8R2_FB7_Pos) /*!< 0x00000080 */ 5189 #define CAN_F8R2_FB7 CAN_F8R2_FB7_Msk /*!<Filter bit 7 */ 5190 #define CAN_F8R2_FB8_Pos (8U) 5191 #define CAN_F8R2_FB8_Msk (0x1UL << CAN_F8R2_FB8_Pos) /*!< 0x00000100 */ 5192 #define CAN_F8R2_FB8 CAN_F8R2_FB8_Msk /*!<Filter bit 8 */ 5193 #define CAN_F8R2_FB9_Pos (9U) 5194 #define CAN_F8R2_FB9_Msk (0x1UL << CAN_F8R2_FB9_Pos) /*!< 0x00000200 */ 5195 #define CAN_F8R2_FB9 CAN_F8R2_FB9_Msk /*!<Filter bit 9 */ 5196 #define CAN_F8R2_FB10_Pos (10U) 5197 #define CAN_F8R2_FB10_Msk (0x1UL << CAN_F8R2_FB10_Pos) /*!< 0x00000400 */ 5198 #define CAN_F8R2_FB10 CAN_F8R2_FB10_Msk /*!<Filter bit 10 */ 5199 #define CAN_F8R2_FB11_Pos (11U) 5200 #define CAN_F8R2_FB11_Msk (0x1UL << CAN_F8R2_FB11_Pos) /*!< 0x00000800 */ 5201 #define CAN_F8R2_FB11 CAN_F8R2_FB11_Msk /*!<Filter bit 11 */ 5202 #define CAN_F8R2_FB12_Pos (12U) 5203 #define CAN_F8R2_FB12_Msk (0x1UL << CAN_F8R2_FB12_Pos) /*!< 0x00001000 */ 5204 #define CAN_F8R2_FB12 CAN_F8R2_FB12_Msk /*!<Filter bit 12 */ 5205 #define CAN_F8R2_FB13_Pos (13U) 5206 #define CAN_F8R2_FB13_Msk (0x1UL << CAN_F8R2_FB13_Pos) /*!< 0x00002000 */ 5207 #define CAN_F8R2_FB13 CAN_F8R2_FB13_Msk /*!<Filter bit 13 */ 5208 #define CAN_F8R2_FB14_Pos (14U) 5209 #define CAN_F8R2_FB14_Msk (0x1UL << CAN_F8R2_FB14_Pos) /*!< 0x00004000 */ 5210 #define CAN_F8R2_FB14 CAN_F8R2_FB14_Msk /*!<Filter bit 14 */ 5211 #define CAN_F8R2_FB15_Pos (15U) 5212 #define CAN_F8R2_FB15_Msk (0x1UL << CAN_F8R2_FB15_Pos) /*!< 0x00008000 */ 5213 #define CAN_F8R2_FB15 CAN_F8R2_FB15_Msk /*!<Filter bit 15 */ 5214 #define CAN_F8R2_FB16_Pos (16U) 5215 #define CAN_F8R2_FB16_Msk (0x1UL << CAN_F8R2_FB16_Pos) /*!< 0x00010000 */ 5216 #define CAN_F8R2_FB16 CAN_F8R2_FB16_Msk /*!<Filter bit 16 */ 5217 #define CAN_F8R2_FB17_Pos (17U) 5218 #define CAN_F8R2_FB17_Msk (0x1UL << CAN_F8R2_FB17_Pos) /*!< 0x00020000 */ 5219 #define CAN_F8R2_FB17 CAN_F8R2_FB17_Msk /*!<Filter bit 17 */ 5220 #define CAN_F8R2_FB18_Pos (18U) 5221 #define CAN_F8R2_FB18_Msk (0x1UL << CAN_F8R2_FB18_Pos) /*!< 0x00040000 */ 5222 #define CAN_F8R2_FB18 CAN_F8R2_FB18_Msk /*!<Filter bit 18 */ 5223 #define CAN_F8R2_FB19_Pos (19U) 5224 #define CAN_F8R2_FB19_Msk (0x1UL << CAN_F8R2_FB19_Pos) /*!< 0x00080000 */ 5225 #define CAN_F8R2_FB19 CAN_F8R2_FB19_Msk /*!<Filter bit 19 */ 5226 #define CAN_F8R2_FB20_Pos (20U) 5227 #define CAN_F8R2_FB20_Msk (0x1UL << CAN_F8R2_FB20_Pos) /*!< 0x00100000 */ 5228 #define CAN_F8R2_FB20 CAN_F8R2_FB20_Msk /*!<Filter bit 20 */ 5229 #define CAN_F8R2_FB21_Pos (21U) 5230 #define CAN_F8R2_FB21_Msk (0x1UL << CAN_F8R2_FB21_Pos) /*!< 0x00200000 */ 5231 #define CAN_F8R2_FB21 CAN_F8R2_FB21_Msk /*!<Filter bit 21 */ 5232 #define CAN_F8R2_FB22_Pos (22U) 5233 #define CAN_F8R2_FB22_Msk (0x1UL << CAN_F8R2_FB22_Pos) /*!< 0x00400000 */ 5234 #define CAN_F8R2_FB22 CAN_F8R2_FB22_Msk /*!<Filter bit 22 */ 5235 #define CAN_F8R2_FB23_Pos (23U) 5236 #define CAN_F8R2_FB23_Msk (0x1UL << CAN_F8R2_FB23_Pos) /*!< 0x00800000 */ 5237 #define CAN_F8R2_FB23 CAN_F8R2_FB23_Msk /*!<Filter bit 23 */ 5238 #define CAN_F8R2_FB24_Pos (24U) 5239 #define CAN_F8R2_FB24_Msk (0x1UL << CAN_F8R2_FB24_Pos) /*!< 0x01000000 */ 5240 #define CAN_F8R2_FB24 CAN_F8R2_FB24_Msk /*!<Filter bit 24 */ 5241 #define CAN_F8R2_FB25_Pos (25U) 5242 #define CAN_F8R2_FB25_Msk (0x1UL << CAN_F8R2_FB25_Pos) /*!< 0x02000000 */ 5243 #define CAN_F8R2_FB25 CAN_F8R2_FB25_Msk /*!<Filter bit 25 */ 5244 #define CAN_F8R2_FB26_Pos (26U) 5245 #define CAN_F8R2_FB26_Msk (0x1UL << CAN_F8R2_FB26_Pos) /*!< 0x04000000 */ 5246 #define CAN_F8R2_FB26 CAN_F8R2_FB26_Msk /*!<Filter bit 26 */ 5247 #define CAN_F8R2_FB27_Pos (27U) 5248 #define CAN_F8R2_FB27_Msk (0x1UL << CAN_F8R2_FB27_Pos) /*!< 0x08000000 */ 5249 #define CAN_F8R2_FB27 CAN_F8R2_FB27_Msk /*!<Filter bit 27 */ 5250 #define CAN_F8R2_FB28_Pos (28U) 5251 #define CAN_F8R2_FB28_Msk (0x1UL << CAN_F8R2_FB28_Pos) /*!< 0x10000000 */ 5252 #define CAN_F8R2_FB28 CAN_F8R2_FB28_Msk /*!<Filter bit 28 */ 5253 #define CAN_F8R2_FB29_Pos (29U) 5254 #define CAN_F8R2_FB29_Msk (0x1UL << CAN_F8R2_FB29_Pos) /*!< 0x20000000 */ 5255 #define CAN_F8R2_FB29 CAN_F8R2_FB29_Msk /*!<Filter bit 29 */ 5256 #define CAN_F8R2_FB30_Pos (30U) 5257 #define CAN_F8R2_FB30_Msk (0x1UL << CAN_F8R2_FB30_Pos) /*!< 0x40000000 */ 5258 #define CAN_F8R2_FB30 CAN_F8R2_FB30_Msk /*!<Filter bit 30 */ 5259 #define CAN_F8R2_FB31_Pos (31U) 5260 #define CAN_F8R2_FB31_Msk (0x1UL << CAN_F8R2_FB31_Pos) /*!< 0x80000000 */ 5261 #define CAN_F8R2_FB31 CAN_F8R2_FB31_Msk /*!<Filter bit 31 */ 5262 5263 /******************* Bit definition for CAN_F9R2 register *******************/ 5264 #define CAN_F9R2_FB0_Pos (0U) 5265 #define CAN_F9R2_FB0_Msk (0x1UL << CAN_F9R2_FB0_Pos) /*!< 0x00000001 */ 5266 #define CAN_F9R2_FB0 CAN_F9R2_FB0_Msk /*!<Filter bit 0 */ 5267 #define CAN_F9R2_FB1_Pos (1U) 5268 #define CAN_F9R2_FB1_Msk (0x1UL << CAN_F9R2_FB1_Pos) /*!< 0x00000002 */ 5269 #define CAN_F9R2_FB1 CAN_F9R2_FB1_Msk /*!<Filter bit 1 */ 5270 #define CAN_F9R2_FB2_Pos (2U) 5271 #define CAN_F9R2_FB2_Msk (0x1UL << CAN_F9R2_FB2_Pos) /*!< 0x00000004 */ 5272 #define CAN_F9R2_FB2 CAN_F9R2_FB2_Msk /*!<Filter bit 2 */ 5273 #define CAN_F9R2_FB3_Pos (3U) 5274 #define CAN_F9R2_FB3_Msk (0x1UL << CAN_F9R2_FB3_Pos) /*!< 0x00000008 */ 5275 #define CAN_F9R2_FB3 CAN_F9R2_FB3_Msk /*!<Filter bit 3 */ 5276 #define CAN_F9R2_FB4_Pos (4U) 5277 #define CAN_F9R2_FB4_Msk (0x1UL << CAN_F9R2_FB4_Pos) /*!< 0x00000010 */ 5278 #define CAN_F9R2_FB4 CAN_F9R2_FB4_Msk /*!<Filter bit 4 */ 5279 #define CAN_F9R2_FB5_Pos (5U) 5280 #define CAN_F9R2_FB5_Msk (0x1UL << CAN_F9R2_FB5_Pos) /*!< 0x00000020 */ 5281 #define CAN_F9R2_FB5 CAN_F9R2_FB5_Msk /*!<Filter bit 5 */ 5282 #define CAN_F9R2_FB6_Pos (6U) 5283 #define CAN_F9R2_FB6_Msk (0x1UL << CAN_F9R2_FB6_Pos) /*!< 0x00000040 */ 5284 #define CAN_F9R2_FB6 CAN_F9R2_FB6_Msk /*!<Filter bit 6 */ 5285 #define CAN_F9R2_FB7_Pos (7U) 5286 #define CAN_F9R2_FB7_Msk (0x1UL << CAN_F9R2_FB7_Pos) /*!< 0x00000080 */ 5287 #define CAN_F9R2_FB7 CAN_F9R2_FB7_Msk /*!<Filter bit 7 */ 5288 #define CAN_F9R2_FB8_Pos (8U) 5289 #define CAN_F9R2_FB8_Msk (0x1UL << CAN_F9R2_FB8_Pos) /*!< 0x00000100 */ 5290 #define CAN_F9R2_FB8 CAN_F9R2_FB8_Msk /*!<Filter bit 8 */ 5291 #define CAN_F9R2_FB9_Pos (9U) 5292 #define CAN_F9R2_FB9_Msk (0x1UL << CAN_F9R2_FB9_Pos) /*!< 0x00000200 */ 5293 #define CAN_F9R2_FB9 CAN_F9R2_FB9_Msk /*!<Filter bit 9 */ 5294 #define CAN_F9R2_FB10_Pos (10U) 5295 #define CAN_F9R2_FB10_Msk (0x1UL << CAN_F9R2_FB10_Pos) /*!< 0x00000400 */ 5296 #define CAN_F9R2_FB10 CAN_F9R2_FB10_Msk /*!<Filter bit 10 */ 5297 #define CAN_F9R2_FB11_Pos (11U) 5298 #define CAN_F9R2_FB11_Msk (0x1UL << CAN_F9R2_FB11_Pos) /*!< 0x00000800 */ 5299 #define CAN_F9R2_FB11 CAN_F9R2_FB11_Msk /*!<Filter bit 11 */ 5300 #define CAN_F9R2_FB12_Pos (12U) 5301 #define CAN_F9R2_FB12_Msk (0x1UL << CAN_F9R2_FB12_Pos) /*!< 0x00001000 */ 5302 #define CAN_F9R2_FB12 CAN_F9R2_FB12_Msk /*!<Filter bit 12 */ 5303 #define CAN_F9R2_FB13_Pos (13U) 5304 #define CAN_F9R2_FB13_Msk (0x1UL << CAN_F9R2_FB13_Pos) /*!< 0x00002000 */ 5305 #define CAN_F9R2_FB13 CAN_F9R2_FB13_Msk /*!<Filter bit 13 */ 5306 #define CAN_F9R2_FB14_Pos (14U) 5307 #define CAN_F9R2_FB14_Msk (0x1UL << CAN_F9R2_FB14_Pos) /*!< 0x00004000 */ 5308 #define CAN_F9R2_FB14 CAN_F9R2_FB14_Msk /*!<Filter bit 14 */ 5309 #define CAN_F9R2_FB15_Pos (15U) 5310 #define CAN_F9R2_FB15_Msk (0x1UL << CAN_F9R2_FB15_Pos) /*!< 0x00008000 */ 5311 #define CAN_F9R2_FB15 CAN_F9R2_FB15_Msk /*!<Filter bit 15 */ 5312 #define CAN_F9R2_FB16_Pos (16U) 5313 #define CAN_F9R2_FB16_Msk (0x1UL << CAN_F9R2_FB16_Pos) /*!< 0x00010000 */ 5314 #define CAN_F9R2_FB16 CAN_F9R2_FB16_Msk /*!<Filter bit 16 */ 5315 #define CAN_F9R2_FB17_Pos (17U) 5316 #define CAN_F9R2_FB17_Msk (0x1UL << CAN_F9R2_FB17_Pos) /*!< 0x00020000 */ 5317 #define CAN_F9R2_FB17 CAN_F9R2_FB17_Msk /*!<Filter bit 17 */ 5318 #define CAN_F9R2_FB18_Pos (18U) 5319 #define CAN_F9R2_FB18_Msk (0x1UL << CAN_F9R2_FB18_Pos) /*!< 0x00040000 */ 5320 #define CAN_F9R2_FB18 CAN_F9R2_FB18_Msk /*!<Filter bit 18 */ 5321 #define CAN_F9R2_FB19_Pos (19U) 5322 #define CAN_F9R2_FB19_Msk (0x1UL << CAN_F9R2_FB19_Pos) /*!< 0x00080000 */ 5323 #define CAN_F9R2_FB19 CAN_F9R2_FB19_Msk /*!<Filter bit 19 */ 5324 #define CAN_F9R2_FB20_Pos (20U) 5325 #define CAN_F9R2_FB20_Msk (0x1UL << CAN_F9R2_FB20_Pos) /*!< 0x00100000 */ 5326 #define CAN_F9R2_FB20 CAN_F9R2_FB20_Msk /*!<Filter bit 20 */ 5327 #define CAN_F9R2_FB21_Pos (21U) 5328 #define CAN_F9R2_FB21_Msk (0x1UL << CAN_F9R2_FB21_Pos) /*!< 0x00200000 */ 5329 #define CAN_F9R2_FB21 CAN_F9R2_FB21_Msk /*!<Filter bit 21 */ 5330 #define CAN_F9R2_FB22_Pos (22U) 5331 #define CAN_F9R2_FB22_Msk (0x1UL << CAN_F9R2_FB22_Pos) /*!< 0x00400000 */ 5332 #define CAN_F9R2_FB22 CAN_F9R2_FB22_Msk /*!<Filter bit 22 */ 5333 #define CAN_F9R2_FB23_Pos (23U) 5334 #define CAN_F9R2_FB23_Msk (0x1UL << CAN_F9R2_FB23_Pos) /*!< 0x00800000 */ 5335 #define CAN_F9R2_FB23 CAN_F9R2_FB23_Msk /*!<Filter bit 23 */ 5336 #define CAN_F9R2_FB24_Pos (24U) 5337 #define CAN_F9R2_FB24_Msk (0x1UL << CAN_F9R2_FB24_Pos) /*!< 0x01000000 */ 5338 #define CAN_F9R2_FB24 CAN_F9R2_FB24_Msk /*!<Filter bit 24 */ 5339 #define CAN_F9R2_FB25_Pos (25U) 5340 #define CAN_F9R2_FB25_Msk (0x1UL << CAN_F9R2_FB25_Pos) /*!< 0x02000000 */ 5341 #define CAN_F9R2_FB25 CAN_F9R2_FB25_Msk /*!<Filter bit 25 */ 5342 #define CAN_F9R2_FB26_Pos (26U) 5343 #define CAN_F9R2_FB26_Msk (0x1UL << CAN_F9R2_FB26_Pos) /*!< 0x04000000 */ 5344 #define CAN_F9R2_FB26 CAN_F9R2_FB26_Msk /*!<Filter bit 26 */ 5345 #define CAN_F9R2_FB27_Pos (27U) 5346 #define CAN_F9R2_FB27_Msk (0x1UL << CAN_F9R2_FB27_Pos) /*!< 0x08000000 */ 5347 #define CAN_F9R2_FB27 CAN_F9R2_FB27_Msk /*!<Filter bit 27 */ 5348 #define CAN_F9R2_FB28_Pos (28U) 5349 #define CAN_F9R2_FB28_Msk (0x1UL << CAN_F9R2_FB28_Pos) /*!< 0x10000000 */ 5350 #define CAN_F9R2_FB28 CAN_F9R2_FB28_Msk /*!<Filter bit 28 */ 5351 #define CAN_F9R2_FB29_Pos (29U) 5352 #define CAN_F9R2_FB29_Msk (0x1UL << CAN_F9R2_FB29_Pos) /*!< 0x20000000 */ 5353 #define CAN_F9R2_FB29 CAN_F9R2_FB29_Msk /*!<Filter bit 29 */ 5354 #define CAN_F9R2_FB30_Pos (30U) 5355 #define CAN_F9R2_FB30_Msk (0x1UL << CAN_F9R2_FB30_Pos) /*!< 0x40000000 */ 5356 #define CAN_F9R2_FB30 CAN_F9R2_FB30_Msk /*!<Filter bit 30 */ 5357 #define CAN_F9R2_FB31_Pos (31U) 5358 #define CAN_F9R2_FB31_Msk (0x1UL << CAN_F9R2_FB31_Pos) /*!< 0x80000000 */ 5359 #define CAN_F9R2_FB31 CAN_F9R2_FB31_Msk /*!<Filter bit 31 */ 5360 5361 /******************* Bit definition for CAN_F10R2 register ******************/ 5362 #define CAN_F10R2_FB0_Pos (0U) 5363 #define CAN_F10R2_FB0_Msk (0x1UL << CAN_F10R2_FB0_Pos) /*!< 0x00000001 */ 5364 #define CAN_F10R2_FB0 CAN_F10R2_FB0_Msk /*!<Filter bit 0 */ 5365 #define CAN_F10R2_FB1_Pos (1U) 5366 #define CAN_F10R2_FB1_Msk (0x1UL << CAN_F10R2_FB1_Pos) /*!< 0x00000002 */ 5367 #define CAN_F10R2_FB1 CAN_F10R2_FB1_Msk /*!<Filter bit 1 */ 5368 #define CAN_F10R2_FB2_Pos (2U) 5369 #define CAN_F10R2_FB2_Msk (0x1UL << CAN_F10R2_FB2_Pos) /*!< 0x00000004 */ 5370 #define CAN_F10R2_FB2 CAN_F10R2_FB2_Msk /*!<Filter bit 2 */ 5371 #define CAN_F10R2_FB3_Pos (3U) 5372 #define CAN_F10R2_FB3_Msk (0x1UL << CAN_F10R2_FB3_Pos) /*!< 0x00000008 */ 5373 #define CAN_F10R2_FB3 CAN_F10R2_FB3_Msk /*!<Filter bit 3 */ 5374 #define CAN_F10R2_FB4_Pos (4U) 5375 #define CAN_F10R2_FB4_Msk (0x1UL << CAN_F10R2_FB4_Pos) /*!< 0x00000010 */ 5376 #define CAN_F10R2_FB4 CAN_F10R2_FB4_Msk /*!<Filter bit 4 */ 5377 #define CAN_F10R2_FB5_Pos (5U) 5378 #define CAN_F10R2_FB5_Msk (0x1UL << CAN_F10R2_FB5_Pos) /*!< 0x00000020 */ 5379 #define CAN_F10R2_FB5 CAN_F10R2_FB5_Msk /*!<Filter bit 5 */ 5380 #define CAN_F10R2_FB6_Pos (6U) 5381 #define CAN_F10R2_FB6_Msk (0x1UL << CAN_F10R2_FB6_Pos) /*!< 0x00000040 */ 5382 #define CAN_F10R2_FB6 CAN_F10R2_FB6_Msk /*!<Filter bit 6 */ 5383 #define CAN_F10R2_FB7_Pos (7U) 5384 #define CAN_F10R2_FB7_Msk (0x1UL << CAN_F10R2_FB7_Pos) /*!< 0x00000080 */ 5385 #define CAN_F10R2_FB7 CAN_F10R2_FB7_Msk /*!<Filter bit 7 */ 5386 #define CAN_F10R2_FB8_Pos (8U) 5387 #define CAN_F10R2_FB8_Msk (0x1UL << CAN_F10R2_FB8_Pos) /*!< 0x00000100 */ 5388 #define CAN_F10R2_FB8 CAN_F10R2_FB8_Msk /*!<Filter bit 8 */ 5389 #define CAN_F10R2_FB9_Pos (9U) 5390 #define CAN_F10R2_FB9_Msk (0x1UL << CAN_F10R2_FB9_Pos) /*!< 0x00000200 */ 5391 #define CAN_F10R2_FB9 CAN_F10R2_FB9_Msk /*!<Filter bit 9 */ 5392 #define CAN_F10R2_FB10_Pos (10U) 5393 #define CAN_F10R2_FB10_Msk (0x1UL << CAN_F10R2_FB10_Pos) /*!< 0x00000400 */ 5394 #define CAN_F10R2_FB10 CAN_F10R2_FB10_Msk /*!<Filter bit 10 */ 5395 #define CAN_F10R2_FB11_Pos (11U) 5396 #define CAN_F10R2_FB11_Msk (0x1UL << CAN_F10R2_FB11_Pos) /*!< 0x00000800 */ 5397 #define CAN_F10R2_FB11 CAN_F10R2_FB11_Msk /*!<Filter bit 11 */ 5398 #define CAN_F10R2_FB12_Pos (12U) 5399 #define CAN_F10R2_FB12_Msk (0x1UL << CAN_F10R2_FB12_Pos) /*!< 0x00001000 */ 5400 #define CAN_F10R2_FB12 CAN_F10R2_FB12_Msk /*!<Filter bit 12 */ 5401 #define CAN_F10R2_FB13_Pos (13U) 5402 #define CAN_F10R2_FB13_Msk (0x1UL << CAN_F10R2_FB13_Pos) /*!< 0x00002000 */ 5403 #define CAN_F10R2_FB13 CAN_F10R2_FB13_Msk /*!<Filter bit 13 */ 5404 #define CAN_F10R2_FB14_Pos (14U) 5405 #define CAN_F10R2_FB14_Msk (0x1UL << CAN_F10R2_FB14_Pos) /*!< 0x00004000 */ 5406 #define CAN_F10R2_FB14 CAN_F10R2_FB14_Msk /*!<Filter bit 14 */ 5407 #define CAN_F10R2_FB15_Pos (15U) 5408 #define CAN_F10R2_FB15_Msk (0x1UL << CAN_F10R2_FB15_Pos) /*!< 0x00008000 */ 5409 #define CAN_F10R2_FB15 CAN_F10R2_FB15_Msk /*!<Filter bit 15 */ 5410 #define CAN_F10R2_FB16_Pos (16U) 5411 #define CAN_F10R2_FB16_Msk (0x1UL << CAN_F10R2_FB16_Pos) /*!< 0x00010000 */ 5412 #define CAN_F10R2_FB16 CAN_F10R2_FB16_Msk /*!<Filter bit 16 */ 5413 #define CAN_F10R2_FB17_Pos (17U) 5414 #define CAN_F10R2_FB17_Msk (0x1UL << CAN_F10R2_FB17_Pos) /*!< 0x00020000 */ 5415 #define CAN_F10R2_FB17 CAN_F10R2_FB17_Msk /*!<Filter bit 17 */ 5416 #define CAN_F10R2_FB18_Pos (18U) 5417 #define CAN_F10R2_FB18_Msk (0x1UL << CAN_F10R2_FB18_Pos) /*!< 0x00040000 */ 5418 #define CAN_F10R2_FB18 CAN_F10R2_FB18_Msk /*!<Filter bit 18 */ 5419 #define CAN_F10R2_FB19_Pos (19U) 5420 #define CAN_F10R2_FB19_Msk (0x1UL << CAN_F10R2_FB19_Pos) /*!< 0x00080000 */ 5421 #define CAN_F10R2_FB19 CAN_F10R2_FB19_Msk /*!<Filter bit 19 */ 5422 #define CAN_F10R2_FB20_Pos (20U) 5423 #define CAN_F10R2_FB20_Msk (0x1UL << CAN_F10R2_FB20_Pos) /*!< 0x00100000 */ 5424 #define CAN_F10R2_FB20 CAN_F10R2_FB20_Msk /*!<Filter bit 20 */ 5425 #define CAN_F10R2_FB21_Pos (21U) 5426 #define CAN_F10R2_FB21_Msk (0x1UL << CAN_F10R2_FB21_Pos) /*!< 0x00200000 */ 5427 #define CAN_F10R2_FB21 CAN_F10R2_FB21_Msk /*!<Filter bit 21 */ 5428 #define CAN_F10R2_FB22_Pos (22U) 5429 #define CAN_F10R2_FB22_Msk (0x1UL << CAN_F10R2_FB22_Pos) /*!< 0x00400000 */ 5430 #define CAN_F10R2_FB22 CAN_F10R2_FB22_Msk /*!<Filter bit 22 */ 5431 #define CAN_F10R2_FB23_Pos (23U) 5432 #define CAN_F10R2_FB23_Msk (0x1UL << CAN_F10R2_FB23_Pos) /*!< 0x00800000 */ 5433 #define CAN_F10R2_FB23 CAN_F10R2_FB23_Msk /*!<Filter bit 23 */ 5434 #define CAN_F10R2_FB24_Pos (24U) 5435 #define CAN_F10R2_FB24_Msk (0x1UL << CAN_F10R2_FB24_Pos) /*!< 0x01000000 */ 5436 #define CAN_F10R2_FB24 CAN_F10R2_FB24_Msk /*!<Filter bit 24 */ 5437 #define CAN_F10R2_FB25_Pos (25U) 5438 #define CAN_F10R2_FB25_Msk (0x1UL << CAN_F10R2_FB25_Pos) /*!< 0x02000000 */ 5439 #define CAN_F10R2_FB25 CAN_F10R2_FB25_Msk /*!<Filter bit 25 */ 5440 #define CAN_F10R2_FB26_Pos (26U) 5441 #define CAN_F10R2_FB26_Msk (0x1UL << CAN_F10R2_FB26_Pos) /*!< 0x04000000 */ 5442 #define CAN_F10R2_FB26 CAN_F10R2_FB26_Msk /*!<Filter bit 26 */ 5443 #define CAN_F10R2_FB27_Pos (27U) 5444 #define CAN_F10R2_FB27_Msk (0x1UL << CAN_F10R2_FB27_Pos) /*!< 0x08000000 */ 5445 #define CAN_F10R2_FB27 CAN_F10R2_FB27_Msk /*!<Filter bit 27 */ 5446 #define CAN_F10R2_FB28_Pos (28U) 5447 #define CAN_F10R2_FB28_Msk (0x1UL << CAN_F10R2_FB28_Pos) /*!< 0x10000000 */ 5448 #define CAN_F10R2_FB28 CAN_F10R2_FB28_Msk /*!<Filter bit 28 */ 5449 #define CAN_F10R2_FB29_Pos (29U) 5450 #define CAN_F10R2_FB29_Msk (0x1UL << CAN_F10R2_FB29_Pos) /*!< 0x20000000 */ 5451 #define CAN_F10R2_FB29 CAN_F10R2_FB29_Msk /*!<Filter bit 29 */ 5452 #define CAN_F10R2_FB30_Pos (30U) 5453 #define CAN_F10R2_FB30_Msk (0x1UL << CAN_F10R2_FB30_Pos) /*!< 0x40000000 */ 5454 #define CAN_F10R2_FB30 CAN_F10R2_FB30_Msk /*!<Filter bit 30 */ 5455 #define CAN_F10R2_FB31_Pos (31U) 5456 #define CAN_F10R2_FB31_Msk (0x1UL << CAN_F10R2_FB31_Pos) /*!< 0x80000000 */ 5457 #define CAN_F10R2_FB31 CAN_F10R2_FB31_Msk /*!<Filter bit 31 */ 5458 5459 /******************* Bit definition for CAN_F11R2 register ******************/ 5460 #define CAN_F11R2_FB0_Pos (0U) 5461 #define CAN_F11R2_FB0_Msk (0x1UL << CAN_F11R2_FB0_Pos) /*!< 0x00000001 */ 5462 #define CAN_F11R2_FB0 CAN_F11R2_FB0_Msk /*!<Filter bit 0 */ 5463 #define CAN_F11R2_FB1_Pos (1U) 5464 #define CAN_F11R2_FB1_Msk (0x1UL << CAN_F11R2_FB1_Pos) /*!< 0x00000002 */ 5465 #define CAN_F11R2_FB1 CAN_F11R2_FB1_Msk /*!<Filter bit 1 */ 5466 #define CAN_F11R2_FB2_Pos (2U) 5467 #define CAN_F11R2_FB2_Msk (0x1UL << CAN_F11R2_FB2_Pos) /*!< 0x00000004 */ 5468 #define CAN_F11R2_FB2 CAN_F11R2_FB2_Msk /*!<Filter bit 2 */ 5469 #define CAN_F11R2_FB3_Pos (3U) 5470 #define CAN_F11R2_FB3_Msk (0x1UL << CAN_F11R2_FB3_Pos) /*!< 0x00000008 */ 5471 #define CAN_F11R2_FB3 CAN_F11R2_FB3_Msk /*!<Filter bit 3 */ 5472 #define CAN_F11R2_FB4_Pos (4U) 5473 #define CAN_F11R2_FB4_Msk (0x1UL << CAN_F11R2_FB4_Pos) /*!< 0x00000010 */ 5474 #define CAN_F11R2_FB4 CAN_F11R2_FB4_Msk /*!<Filter bit 4 */ 5475 #define CAN_F11R2_FB5_Pos (5U) 5476 #define CAN_F11R2_FB5_Msk (0x1UL << CAN_F11R2_FB5_Pos) /*!< 0x00000020 */ 5477 #define CAN_F11R2_FB5 CAN_F11R2_FB5_Msk /*!<Filter bit 5 */ 5478 #define CAN_F11R2_FB6_Pos (6U) 5479 #define CAN_F11R2_FB6_Msk (0x1UL << CAN_F11R2_FB6_Pos) /*!< 0x00000040 */ 5480 #define CAN_F11R2_FB6 CAN_F11R2_FB6_Msk /*!<Filter bit 6 */ 5481 #define CAN_F11R2_FB7_Pos (7U) 5482 #define CAN_F11R2_FB7_Msk (0x1UL << CAN_F11R2_FB7_Pos) /*!< 0x00000080 */ 5483 #define CAN_F11R2_FB7 CAN_F11R2_FB7_Msk /*!<Filter bit 7 */ 5484 #define CAN_F11R2_FB8_Pos (8U) 5485 #define CAN_F11R2_FB8_Msk (0x1UL << CAN_F11R2_FB8_Pos) /*!< 0x00000100 */ 5486 #define CAN_F11R2_FB8 CAN_F11R2_FB8_Msk /*!<Filter bit 8 */ 5487 #define CAN_F11R2_FB9_Pos (9U) 5488 #define CAN_F11R2_FB9_Msk (0x1UL << CAN_F11R2_FB9_Pos) /*!< 0x00000200 */ 5489 #define CAN_F11R2_FB9 CAN_F11R2_FB9_Msk /*!<Filter bit 9 */ 5490 #define CAN_F11R2_FB10_Pos (10U) 5491 #define CAN_F11R2_FB10_Msk (0x1UL << CAN_F11R2_FB10_Pos) /*!< 0x00000400 */ 5492 #define CAN_F11R2_FB10 CAN_F11R2_FB10_Msk /*!<Filter bit 10 */ 5493 #define CAN_F11R2_FB11_Pos (11U) 5494 #define CAN_F11R2_FB11_Msk (0x1UL << CAN_F11R2_FB11_Pos) /*!< 0x00000800 */ 5495 #define CAN_F11R2_FB11 CAN_F11R2_FB11_Msk /*!<Filter bit 11 */ 5496 #define CAN_F11R2_FB12_Pos (12U) 5497 #define CAN_F11R2_FB12_Msk (0x1UL << CAN_F11R2_FB12_Pos) /*!< 0x00001000 */ 5498 #define CAN_F11R2_FB12 CAN_F11R2_FB12_Msk /*!<Filter bit 12 */ 5499 #define CAN_F11R2_FB13_Pos (13U) 5500 #define CAN_F11R2_FB13_Msk (0x1UL << CAN_F11R2_FB13_Pos) /*!< 0x00002000 */ 5501 #define CAN_F11R2_FB13 CAN_F11R2_FB13_Msk /*!<Filter bit 13 */ 5502 #define CAN_F11R2_FB14_Pos (14U) 5503 #define CAN_F11R2_FB14_Msk (0x1UL << CAN_F11R2_FB14_Pos) /*!< 0x00004000 */ 5504 #define CAN_F11R2_FB14 CAN_F11R2_FB14_Msk /*!<Filter bit 14 */ 5505 #define CAN_F11R2_FB15_Pos (15U) 5506 #define CAN_F11R2_FB15_Msk (0x1UL << CAN_F11R2_FB15_Pos) /*!< 0x00008000 */ 5507 #define CAN_F11R2_FB15 CAN_F11R2_FB15_Msk /*!<Filter bit 15 */ 5508 #define CAN_F11R2_FB16_Pos (16U) 5509 #define CAN_F11R2_FB16_Msk (0x1UL << CAN_F11R2_FB16_Pos) /*!< 0x00010000 */ 5510 #define CAN_F11R2_FB16 CAN_F11R2_FB16_Msk /*!<Filter bit 16 */ 5511 #define CAN_F11R2_FB17_Pos (17U) 5512 #define CAN_F11R2_FB17_Msk (0x1UL << CAN_F11R2_FB17_Pos) /*!< 0x00020000 */ 5513 #define CAN_F11R2_FB17 CAN_F11R2_FB17_Msk /*!<Filter bit 17 */ 5514 #define CAN_F11R2_FB18_Pos (18U) 5515 #define CAN_F11R2_FB18_Msk (0x1UL << CAN_F11R2_FB18_Pos) /*!< 0x00040000 */ 5516 #define CAN_F11R2_FB18 CAN_F11R2_FB18_Msk /*!<Filter bit 18 */ 5517 #define CAN_F11R2_FB19_Pos (19U) 5518 #define CAN_F11R2_FB19_Msk (0x1UL << CAN_F11R2_FB19_Pos) /*!< 0x00080000 */ 5519 #define CAN_F11R2_FB19 CAN_F11R2_FB19_Msk /*!<Filter bit 19 */ 5520 #define CAN_F11R2_FB20_Pos (20U) 5521 #define CAN_F11R2_FB20_Msk (0x1UL << CAN_F11R2_FB20_Pos) /*!< 0x00100000 */ 5522 #define CAN_F11R2_FB20 CAN_F11R2_FB20_Msk /*!<Filter bit 20 */ 5523 #define CAN_F11R2_FB21_Pos (21U) 5524 #define CAN_F11R2_FB21_Msk (0x1UL << CAN_F11R2_FB21_Pos) /*!< 0x00200000 */ 5525 #define CAN_F11R2_FB21 CAN_F11R2_FB21_Msk /*!<Filter bit 21 */ 5526 #define CAN_F11R2_FB22_Pos (22U) 5527 #define CAN_F11R2_FB22_Msk (0x1UL << CAN_F11R2_FB22_Pos) /*!< 0x00400000 */ 5528 #define CAN_F11R2_FB22 CAN_F11R2_FB22_Msk /*!<Filter bit 22 */ 5529 #define CAN_F11R2_FB23_Pos (23U) 5530 #define CAN_F11R2_FB23_Msk (0x1UL << CAN_F11R2_FB23_Pos) /*!< 0x00800000 */ 5531 #define CAN_F11R2_FB23 CAN_F11R2_FB23_Msk /*!<Filter bit 23 */ 5532 #define CAN_F11R2_FB24_Pos (24U) 5533 #define CAN_F11R2_FB24_Msk (0x1UL << CAN_F11R2_FB24_Pos) /*!< 0x01000000 */ 5534 #define CAN_F11R2_FB24 CAN_F11R2_FB24_Msk /*!<Filter bit 24 */ 5535 #define CAN_F11R2_FB25_Pos (25U) 5536 #define CAN_F11R2_FB25_Msk (0x1UL << CAN_F11R2_FB25_Pos) /*!< 0x02000000 */ 5537 #define CAN_F11R2_FB25 CAN_F11R2_FB25_Msk /*!<Filter bit 25 */ 5538 #define CAN_F11R2_FB26_Pos (26U) 5539 #define CAN_F11R2_FB26_Msk (0x1UL << CAN_F11R2_FB26_Pos) /*!< 0x04000000 */ 5540 #define CAN_F11R2_FB26 CAN_F11R2_FB26_Msk /*!<Filter bit 26 */ 5541 #define CAN_F11R2_FB27_Pos (27U) 5542 #define CAN_F11R2_FB27_Msk (0x1UL << CAN_F11R2_FB27_Pos) /*!< 0x08000000 */ 5543 #define CAN_F11R2_FB27 CAN_F11R2_FB27_Msk /*!<Filter bit 27 */ 5544 #define CAN_F11R2_FB28_Pos (28U) 5545 #define CAN_F11R2_FB28_Msk (0x1UL << CAN_F11R2_FB28_Pos) /*!< 0x10000000 */ 5546 #define CAN_F11R2_FB28 CAN_F11R2_FB28_Msk /*!<Filter bit 28 */ 5547 #define CAN_F11R2_FB29_Pos (29U) 5548 #define CAN_F11R2_FB29_Msk (0x1UL << CAN_F11R2_FB29_Pos) /*!< 0x20000000 */ 5549 #define CAN_F11R2_FB29 CAN_F11R2_FB29_Msk /*!<Filter bit 29 */ 5550 #define CAN_F11R2_FB30_Pos (30U) 5551 #define CAN_F11R2_FB30_Msk (0x1UL << CAN_F11R2_FB30_Pos) /*!< 0x40000000 */ 5552 #define CAN_F11R2_FB30 CAN_F11R2_FB30_Msk /*!<Filter bit 30 */ 5553 #define CAN_F11R2_FB31_Pos (31U) 5554 #define CAN_F11R2_FB31_Msk (0x1UL << CAN_F11R2_FB31_Pos) /*!< 0x80000000 */ 5555 #define CAN_F11R2_FB31 CAN_F11R2_FB31_Msk /*!<Filter bit 31 */ 5556 5557 /******************* Bit definition for CAN_F12R2 register ******************/ 5558 #define CAN_F12R2_FB0_Pos (0U) 5559 #define CAN_F12R2_FB0_Msk (0x1UL << CAN_F12R2_FB0_Pos) /*!< 0x00000001 */ 5560 #define CAN_F12R2_FB0 CAN_F12R2_FB0_Msk /*!<Filter bit 0 */ 5561 #define CAN_F12R2_FB1_Pos (1U) 5562 #define CAN_F12R2_FB1_Msk (0x1UL << CAN_F12R2_FB1_Pos) /*!< 0x00000002 */ 5563 #define CAN_F12R2_FB1 CAN_F12R2_FB1_Msk /*!<Filter bit 1 */ 5564 #define CAN_F12R2_FB2_Pos (2U) 5565 #define CAN_F12R2_FB2_Msk (0x1UL << CAN_F12R2_FB2_Pos) /*!< 0x00000004 */ 5566 #define CAN_F12R2_FB2 CAN_F12R2_FB2_Msk /*!<Filter bit 2 */ 5567 #define CAN_F12R2_FB3_Pos (3U) 5568 #define CAN_F12R2_FB3_Msk (0x1UL << CAN_F12R2_FB3_Pos) /*!< 0x00000008 */ 5569 #define CAN_F12R2_FB3 CAN_F12R2_FB3_Msk /*!<Filter bit 3 */ 5570 #define CAN_F12R2_FB4_Pos (4U) 5571 #define CAN_F12R2_FB4_Msk (0x1UL << CAN_F12R2_FB4_Pos) /*!< 0x00000010 */ 5572 #define CAN_F12R2_FB4 CAN_F12R2_FB4_Msk /*!<Filter bit 4 */ 5573 #define CAN_F12R2_FB5_Pos (5U) 5574 #define CAN_F12R2_FB5_Msk (0x1UL << CAN_F12R2_FB5_Pos) /*!< 0x00000020 */ 5575 #define CAN_F12R2_FB5 CAN_F12R2_FB5_Msk /*!<Filter bit 5 */ 5576 #define CAN_F12R2_FB6_Pos (6U) 5577 #define CAN_F12R2_FB6_Msk (0x1UL << CAN_F12R2_FB6_Pos) /*!< 0x00000040 */ 5578 #define CAN_F12R2_FB6 CAN_F12R2_FB6_Msk /*!<Filter bit 6 */ 5579 #define CAN_F12R2_FB7_Pos (7U) 5580 #define CAN_F12R2_FB7_Msk (0x1UL << CAN_F12R2_FB7_Pos) /*!< 0x00000080 */ 5581 #define CAN_F12R2_FB7 CAN_F12R2_FB7_Msk /*!<Filter bit 7 */ 5582 #define CAN_F12R2_FB8_Pos (8U) 5583 #define CAN_F12R2_FB8_Msk (0x1UL << CAN_F12R2_FB8_Pos) /*!< 0x00000100 */ 5584 #define CAN_F12R2_FB8 CAN_F12R2_FB8_Msk /*!<Filter bit 8 */ 5585 #define CAN_F12R2_FB9_Pos (9U) 5586 #define CAN_F12R2_FB9_Msk (0x1UL << CAN_F12R2_FB9_Pos) /*!< 0x00000200 */ 5587 #define CAN_F12R2_FB9 CAN_F12R2_FB9_Msk /*!<Filter bit 9 */ 5588 #define CAN_F12R2_FB10_Pos (10U) 5589 #define CAN_F12R2_FB10_Msk (0x1UL << CAN_F12R2_FB10_Pos) /*!< 0x00000400 */ 5590 #define CAN_F12R2_FB10 CAN_F12R2_FB10_Msk /*!<Filter bit 10 */ 5591 #define CAN_F12R2_FB11_Pos (11U) 5592 #define CAN_F12R2_FB11_Msk (0x1UL << CAN_F12R2_FB11_Pos) /*!< 0x00000800 */ 5593 #define CAN_F12R2_FB11 CAN_F12R2_FB11_Msk /*!<Filter bit 11 */ 5594 #define CAN_F12R2_FB12_Pos (12U) 5595 #define CAN_F12R2_FB12_Msk (0x1UL << CAN_F12R2_FB12_Pos) /*!< 0x00001000 */ 5596 #define CAN_F12R2_FB12 CAN_F12R2_FB12_Msk /*!<Filter bit 12 */ 5597 #define CAN_F12R2_FB13_Pos (13U) 5598 #define CAN_F12R2_FB13_Msk (0x1UL << CAN_F12R2_FB13_Pos) /*!< 0x00002000 */ 5599 #define CAN_F12R2_FB13 CAN_F12R2_FB13_Msk /*!<Filter bit 13 */ 5600 #define CAN_F12R2_FB14_Pos (14U) 5601 #define CAN_F12R2_FB14_Msk (0x1UL << CAN_F12R2_FB14_Pos) /*!< 0x00004000 */ 5602 #define CAN_F12R2_FB14 CAN_F12R2_FB14_Msk /*!<Filter bit 14 */ 5603 #define CAN_F12R2_FB15_Pos (15U) 5604 #define CAN_F12R2_FB15_Msk (0x1UL << CAN_F12R2_FB15_Pos) /*!< 0x00008000 */ 5605 #define CAN_F12R2_FB15 CAN_F12R2_FB15_Msk /*!<Filter bit 15 */ 5606 #define CAN_F12R2_FB16_Pos (16U) 5607 #define CAN_F12R2_FB16_Msk (0x1UL << CAN_F12R2_FB16_Pos) /*!< 0x00010000 */ 5608 #define CAN_F12R2_FB16 CAN_F12R2_FB16_Msk /*!<Filter bit 16 */ 5609 #define CAN_F12R2_FB17_Pos (17U) 5610 #define CAN_F12R2_FB17_Msk (0x1UL << CAN_F12R2_FB17_Pos) /*!< 0x00020000 */ 5611 #define CAN_F12R2_FB17 CAN_F12R2_FB17_Msk /*!<Filter bit 17 */ 5612 #define CAN_F12R2_FB18_Pos (18U) 5613 #define CAN_F12R2_FB18_Msk (0x1UL << CAN_F12R2_FB18_Pos) /*!< 0x00040000 */ 5614 #define CAN_F12R2_FB18 CAN_F12R2_FB18_Msk /*!<Filter bit 18 */ 5615 #define CAN_F12R2_FB19_Pos (19U) 5616 #define CAN_F12R2_FB19_Msk (0x1UL << CAN_F12R2_FB19_Pos) /*!< 0x00080000 */ 5617 #define CAN_F12R2_FB19 CAN_F12R2_FB19_Msk /*!<Filter bit 19 */ 5618 #define CAN_F12R2_FB20_Pos (20U) 5619 #define CAN_F12R2_FB20_Msk (0x1UL << CAN_F12R2_FB20_Pos) /*!< 0x00100000 */ 5620 #define CAN_F12R2_FB20 CAN_F12R2_FB20_Msk /*!<Filter bit 20 */ 5621 #define CAN_F12R2_FB21_Pos (21U) 5622 #define CAN_F12R2_FB21_Msk (0x1UL << CAN_F12R2_FB21_Pos) /*!< 0x00200000 */ 5623 #define CAN_F12R2_FB21 CAN_F12R2_FB21_Msk /*!<Filter bit 21 */ 5624 #define CAN_F12R2_FB22_Pos (22U) 5625 #define CAN_F12R2_FB22_Msk (0x1UL << CAN_F12R2_FB22_Pos) /*!< 0x00400000 */ 5626 #define CAN_F12R2_FB22 CAN_F12R2_FB22_Msk /*!<Filter bit 22 */ 5627 #define CAN_F12R2_FB23_Pos (23U) 5628 #define CAN_F12R2_FB23_Msk (0x1UL << CAN_F12R2_FB23_Pos) /*!< 0x00800000 */ 5629 #define CAN_F12R2_FB23 CAN_F12R2_FB23_Msk /*!<Filter bit 23 */ 5630 #define CAN_F12R2_FB24_Pos (24U) 5631 #define CAN_F12R2_FB24_Msk (0x1UL << CAN_F12R2_FB24_Pos) /*!< 0x01000000 */ 5632 #define CAN_F12R2_FB24 CAN_F12R2_FB24_Msk /*!<Filter bit 24 */ 5633 #define CAN_F12R2_FB25_Pos (25U) 5634 #define CAN_F12R2_FB25_Msk (0x1UL << CAN_F12R2_FB25_Pos) /*!< 0x02000000 */ 5635 #define CAN_F12R2_FB25 CAN_F12R2_FB25_Msk /*!<Filter bit 25 */ 5636 #define CAN_F12R2_FB26_Pos (26U) 5637 #define CAN_F12R2_FB26_Msk (0x1UL << CAN_F12R2_FB26_Pos) /*!< 0x04000000 */ 5638 #define CAN_F12R2_FB26 CAN_F12R2_FB26_Msk /*!<Filter bit 26 */ 5639 #define CAN_F12R2_FB27_Pos (27U) 5640 #define CAN_F12R2_FB27_Msk (0x1UL << CAN_F12R2_FB27_Pos) /*!< 0x08000000 */ 5641 #define CAN_F12R2_FB27 CAN_F12R2_FB27_Msk /*!<Filter bit 27 */ 5642 #define CAN_F12R2_FB28_Pos (28U) 5643 #define CAN_F12R2_FB28_Msk (0x1UL << CAN_F12R2_FB28_Pos) /*!< 0x10000000 */ 5644 #define CAN_F12R2_FB28 CAN_F12R2_FB28_Msk /*!<Filter bit 28 */ 5645 #define CAN_F12R2_FB29_Pos (29U) 5646 #define CAN_F12R2_FB29_Msk (0x1UL << CAN_F12R2_FB29_Pos) /*!< 0x20000000 */ 5647 #define CAN_F12R2_FB29 CAN_F12R2_FB29_Msk /*!<Filter bit 29 */ 5648 #define CAN_F12R2_FB30_Pos (30U) 5649 #define CAN_F12R2_FB30_Msk (0x1UL << CAN_F12R2_FB30_Pos) /*!< 0x40000000 */ 5650 #define CAN_F12R2_FB30 CAN_F12R2_FB30_Msk /*!<Filter bit 30 */ 5651 #define CAN_F12R2_FB31_Pos (31U) 5652 #define CAN_F12R2_FB31_Msk (0x1UL << CAN_F12R2_FB31_Pos) /*!< 0x80000000 */ 5653 #define CAN_F12R2_FB31 CAN_F12R2_FB31_Msk /*!<Filter bit 31 */ 5654 5655 /******************* Bit definition for CAN_F13R2 register ******************/ 5656 #define CAN_F13R2_FB0_Pos (0U) 5657 #define CAN_F13R2_FB0_Msk (0x1UL << CAN_F13R2_FB0_Pos) /*!< 0x00000001 */ 5658 #define CAN_F13R2_FB0 CAN_F13R2_FB0_Msk /*!<Filter bit 0 */ 5659 #define CAN_F13R2_FB1_Pos (1U) 5660 #define CAN_F13R2_FB1_Msk (0x1UL << CAN_F13R2_FB1_Pos) /*!< 0x00000002 */ 5661 #define CAN_F13R2_FB1 CAN_F13R2_FB1_Msk /*!<Filter bit 1 */ 5662 #define CAN_F13R2_FB2_Pos (2U) 5663 #define CAN_F13R2_FB2_Msk (0x1UL << CAN_F13R2_FB2_Pos) /*!< 0x00000004 */ 5664 #define CAN_F13R2_FB2 CAN_F13R2_FB2_Msk /*!<Filter bit 2 */ 5665 #define CAN_F13R2_FB3_Pos (3U) 5666 #define CAN_F13R2_FB3_Msk (0x1UL << CAN_F13R2_FB3_Pos) /*!< 0x00000008 */ 5667 #define CAN_F13R2_FB3 CAN_F13R2_FB3_Msk /*!<Filter bit 3 */ 5668 #define CAN_F13R2_FB4_Pos (4U) 5669 #define CAN_F13R2_FB4_Msk (0x1UL << CAN_F13R2_FB4_Pos) /*!< 0x00000010 */ 5670 #define CAN_F13R2_FB4 CAN_F13R2_FB4_Msk /*!<Filter bit 4 */ 5671 #define CAN_F13R2_FB5_Pos (5U) 5672 #define CAN_F13R2_FB5_Msk (0x1UL << CAN_F13R2_FB5_Pos) /*!< 0x00000020 */ 5673 #define CAN_F13R2_FB5 CAN_F13R2_FB5_Msk /*!<Filter bit 5 */ 5674 #define CAN_F13R2_FB6_Pos (6U) 5675 #define CAN_F13R2_FB6_Msk (0x1UL << CAN_F13R2_FB6_Pos) /*!< 0x00000040 */ 5676 #define CAN_F13R2_FB6 CAN_F13R2_FB6_Msk /*!<Filter bit 6 */ 5677 #define CAN_F13R2_FB7_Pos (7U) 5678 #define CAN_F13R2_FB7_Msk (0x1UL << CAN_F13R2_FB7_Pos) /*!< 0x00000080 */ 5679 #define CAN_F13R2_FB7 CAN_F13R2_FB7_Msk /*!<Filter bit 7 */ 5680 #define CAN_F13R2_FB8_Pos (8U) 5681 #define CAN_F13R2_FB8_Msk (0x1UL << CAN_F13R2_FB8_Pos) /*!< 0x00000100 */ 5682 #define CAN_F13R2_FB8 CAN_F13R2_FB8_Msk /*!<Filter bit 8 */ 5683 #define CAN_F13R2_FB9_Pos (9U) 5684 #define CAN_F13R2_FB9_Msk (0x1UL << CAN_F13R2_FB9_Pos) /*!< 0x00000200 */ 5685 #define CAN_F13R2_FB9 CAN_F13R2_FB9_Msk /*!<Filter bit 9 */ 5686 #define CAN_F13R2_FB10_Pos (10U) 5687 #define CAN_F13R2_FB10_Msk (0x1UL << CAN_F13R2_FB10_Pos) /*!< 0x00000400 */ 5688 #define CAN_F13R2_FB10 CAN_F13R2_FB10_Msk /*!<Filter bit 10 */ 5689 #define CAN_F13R2_FB11_Pos (11U) 5690 #define CAN_F13R2_FB11_Msk (0x1UL << CAN_F13R2_FB11_Pos) /*!< 0x00000800 */ 5691 #define CAN_F13R2_FB11 CAN_F13R2_FB11_Msk /*!<Filter bit 11 */ 5692 #define CAN_F13R2_FB12_Pos (12U) 5693 #define CAN_F13R2_FB12_Msk (0x1UL << CAN_F13R2_FB12_Pos) /*!< 0x00001000 */ 5694 #define CAN_F13R2_FB12 CAN_F13R2_FB12_Msk /*!<Filter bit 12 */ 5695 #define CAN_F13R2_FB13_Pos (13U) 5696 #define CAN_F13R2_FB13_Msk (0x1UL << CAN_F13R2_FB13_Pos) /*!< 0x00002000 */ 5697 #define CAN_F13R2_FB13 CAN_F13R2_FB13_Msk /*!<Filter bit 13 */ 5698 #define CAN_F13R2_FB14_Pos (14U) 5699 #define CAN_F13R2_FB14_Msk (0x1UL << CAN_F13R2_FB14_Pos) /*!< 0x00004000 */ 5700 #define CAN_F13R2_FB14 CAN_F13R2_FB14_Msk /*!<Filter bit 14 */ 5701 #define CAN_F13R2_FB15_Pos (15U) 5702 #define CAN_F13R2_FB15_Msk (0x1UL << CAN_F13R2_FB15_Pos) /*!< 0x00008000 */ 5703 #define CAN_F13R2_FB15 CAN_F13R2_FB15_Msk /*!<Filter bit 15 */ 5704 #define CAN_F13R2_FB16_Pos (16U) 5705 #define CAN_F13R2_FB16_Msk (0x1UL << CAN_F13R2_FB16_Pos) /*!< 0x00010000 */ 5706 #define CAN_F13R2_FB16 CAN_F13R2_FB16_Msk /*!<Filter bit 16 */ 5707 #define CAN_F13R2_FB17_Pos (17U) 5708 #define CAN_F13R2_FB17_Msk (0x1UL << CAN_F13R2_FB17_Pos) /*!< 0x00020000 */ 5709 #define CAN_F13R2_FB17 CAN_F13R2_FB17_Msk /*!<Filter bit 17 */ 5710 #define CAN_F13R2_FB18_Pos (18U) 5711 #define CAN_F13R2_FB18_Msk (0x1UL << CAN_F13R2_FB18_Pos) /*!< 0x00040000 */ 5712 #define CAN_F13R2_FB18 CAN_F13R2_FB18_Msk /*!<Filter bit 18 */ 5713 #define CAN_F13R2_FB19_Pos (19U) 5714 #define CAN_F13R2_FB19_Msk (0x1UL << CAN_F13R2_FB19_Pos) /*!< 0x00080000 */ 5715 #define CAN_F13R2_FB19 CAN_F13R2_FB19_Msk /*!<Filter bit 19 */ 5716 #define CAN_F13R2_FB20_Pos (20U) 5717 #define CAN_F13R2_FB20_Msk (0x1UL << CAN_F13R2_FB20_Pos) /*!< 0x00100000 */ 5718 #define CAN_F13R2_FB20 CAN_F13R2_FB20_Msk /*!<Filter bit 20 */ 5719 #define CAN_F13R2_FB21_Pos (21U) 5720 #define CAN_F13R2_FB21_Msk (0x1UL << CAN_F13R2_FB21_Pos) /*!< 0x00200000 */ 5721 #define CAN_F13R2_FB21 CAN_F13R2_FB21_Msk /*!<Filter bit 21 */ 5722 #define CAN_F13R2_FB22_Pos (22U) 5723 #define CAN_F13R2_FB22_Msk (0x1UL << CAN_F13R2_FB22_Pos) /*!< 0x00400000 */ 5724 #define CAN_F13R2_FB22 CAN_F13R2_FB22_Msk /*!<Filter bit 22 */ 5725 #define CAN_F13R2_FB23_Pos (23U) 5726 #define CAN_F13R2_FB23_Msk (0x1UL << CAN_F13R2_FB23_Pos) /*!< 0x00800000 */ 5727 #define CAN_F13R2_FB23 CAN_F13R2_FB23_Msk /*!<Filter bit 23 */ 5728 #define CAN_F13R2_FB24_Pos (24U) 5729 #define CAN_F13R2_FB24_Msk (0x1UL << CAN_F13R2_FB24_Pos) /*!< 0x01000000 */ 5730 #define CAN_F13R2_FB24 CAN_F13R2_FB24_Msk /*!<Filter bit 24 */ 5731 #define CAN_F13R2_FB25_Pos (25U) 5732 #define CAN_F13R2_FB25_Msk (0x1UL << CAN_F13R2_FB25_Pos) /*!< 0x02000000 */ 5733 #define CAN_F13R2_FB25 CAN_F13R2_FB25_Msk /*!<Filter bit 25 */ 5734 #define CAN_F13R2_FB26_Pos (26U) 5735 #define CAN_F13R2_FB26_Msk (0x1UL << CAN_F13R2_FB26_Pos) /*!< 0x04000000 */ 5736 #define CAN_F13R2_FB26 CAN_F13R2_FB26_Msk /*!<Filter bit 26 */ 5737 #define CAN_F13R2_FB27_Pos (27U) 5738 #define CAN_F13R2_FB27_Msk (0x1UL << CAN_F13R2_FB27_Pos) /*!< 0x08000000 */ 5739 #define CAN_F13R2_FB27 CAN_F13R2_FB27_Msk /*!<Filter bit 27 */ 5740 #define CAN_F13R2_FB28_Pos (28U) 5741 #define CAN_F13R2_FB28_Msk (0x1UL << CAN_F13R2_FB28_Pos) /*!< 0x10000000 */ 5742 #define CAN_F13R2_FB28 CAN_F13R2_FB28_Msk /*!<Filter bit 28 */ 5743 #define CAN_F13R2_FB29_Pos (29U) 5744 #define CAN_F13R2_FB29_Msk (0x1UL << CAN_F13R2_FB29_Pos) /*!< 0x20000000 */ 5745 #define CAN_F13R2_FB29 CAN_F13R2_FB29_Msk /*!<Filter bit 29 */ 5746 #define CAN_F13R2_FB30_Pos (30U) 5747 #define CAN_F13R2_FB30_Msk (0x1UL << CAN_F13R2_FB30_Pos) /*!< 0x40000000 */ 5748 #define CAN_F13R2_FB30 CAN_F13R2_FB30_Msk /*!<Filter bit 30 */ 5749 #define CAN_F13R2_FB31_Pos (31U) 5750 #define CAN_F13R2_FB31_Msk (0x1UL << CAN_F13R2_FB31_Pos) /*!< 0x80000000 */ 5751 #define CAN_F13R2_FB31 CAN_F13R2_FB31_Msk /*!<Filter bit 31 */ 5752 5753 /******************************************************************************/ 5754 /* */ 5755 /* CRC calculation unit */ 5756 /* */ 5757 /******************************************************************************/ 5758 /******************* Bit definition for CRC_DR register *********************/ 5759 #define CRC_DR_DR_Pos (0U) 5760 #define CRC_DR_DR_Msk (0xFFFFFFFFUL << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */ 5761 #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */ 5762 5763 /******************* Bit definition for CRC_IDR register ********************/ 5764 #define CRC_IDR_IDR_Pos (0U) 5765 #define CRC_IDR_IDR_Msk (0xFFU << CRC_IDR_IDR_Pos) /*!< 0x000000FF */ 5766 #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 8-bit data register bits */ 5767 5768 /******************** Bit definition for CRC_CR register ********************/ 5769 #define CRC_CR_RESET_Pos (0U) 5770 #define CRC_CR_RESET_Msk (0x1UL << CRC_CR_RESET_Pos) /*!< 0x00000001 */ 5771 #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET the CRC computation unit bit */ 5772 #define CRC_CR_POLYSIZE_Pos (3U) 5773 #define CRC_CR_POLYSIZE_Msk (0x3UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000018 */ 5774 #define CRC_CR_POLYSIZE CRC_CR_POLYSIZE_Msk /*!< Polynomial size bits */ 5775 #define CRC_CR_POLYSIZE_0 (0x1UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000008 */ 5776 #define CRC_CR_POLYSIZE_1 (0x2UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000010 */ 5777 #define CRC_CR_REV_IN_Pos (5U) 5778 #define CRC_CR_REV_IN_Msk (0x3UL << CRC_CR_REV_IN_Pos) /*!< 0x00000060 */ 5779 #define CRC_CR_REV_IN CRC_CR_REV_IN_Msk /*!< REV_IN Reverse Input Data bits */ 5780 #define CRC_CR_REV_IN_0 (0x1UL << CRC_CR_REV_IN_Pos) /*!< 0x00000020 */ 5781 #define CRC_CR_REV_IN_1 (0x2UL << CRC_CR_REV_IN_Pos) /*!< 0x00000040 */ 5782 #define CRC_CR_REV_OUT_Pos (7U) 5783 #define CRC_CR_REV_OUT_Msk (0x1UL << CRC_CR_REV_OUT_Pos) /*!< 0x00000080 */ 5784 #define CRC_CR_REV_OUT CRC_CR_REV_OUT_Msk /*!< REV_OUT Reverse Output Data bits */ 5785 5786 /******************* Bit definition for CRC_INIT register *******************/ 5787 #define CRC_INIT_INIT_Pos (0U) 5788 #define CRC_INIT_INIT_Msk (0xFFFFFFFFUL << CRC_INIT_INIT_Pos) /*!< 0xFFFFFFFF */ 5789 #define CRC_INIT_INIT CRC_INIT_INIT_Msk /*!< Initial CRC value bits */ 5790 5791 /******************* Bit definition for CRC_POL register ********************/ 5792 #define CRC_POL_POL_Pos (0U) 5793 #define CRC_POL_POL_Msk (0xFFFFFFFFUL << CRC_POL_POL_Pos) /*!< 0xFFFFFFFF */ 5794 #define CRC_POL_POL CRC_POL_POL_Msk /*!< Coefficients of the polynomial */ 5795 5796 /******************************************************************************/ 5797 /* */ 5798 /* CRS Clock Recovery System */ 5799 /******************************************************************************/ 5800 5801 /******************* Bit definition for CRS_CR register *********************/ 5802 #define CRS_CR_SYNCOKIE_Pos (0U) 5803 #define CRS_CR_SYNCOKIE_Msk (0x1UL << CRS_CR_SYNCOKIE_Pos) /*!< 0x00000001 */ 5804 #define CRS_CR_SYNCOKIE CRS_CR_SYNCOKIE_Msk /*!< SYNC event OK interrupt enable */ 5805 #define CRS_CR_SYNCWARNIE_Pos (1U) 5806 #define CRS_CR_SYNCWARNIE_Msk (0x1UL << CRS_CR_SYNCWARNIE_Pos) /*!< 0x00000002 */ 5807 #define CRS_CR_SYNCWARNIE CRS_CR_SYNCWARNIE_Msk /*!< SYNC warning interrupt enable */ 5808 #define CRS_CR_ERRIE_Pos (2U) 5809 #define CRS_CR_ERRIE_Msk (0x1UL << CRS_CR_ERRIE_Pos) /*!< 0x00000004 */ 5810 #define CRS_CR_ERRIE CRS_CR_ERRIE_Msk /*!< SYNC error or trimming error interrupt enable */ 5811 #define CRS_CR_ESYNCIE_Pos (3U) 5812 #define CRS_CR_ESYNCIE_Msk (0x1UL << CRS_CR_ESYNCIE_Pos) /*!< 0x00000008 */ 5813 #define CRS_CR_ESYNCIE CRS_CR_ESYNCIE_Msk /*!< Expected SYNC interrupt enable */ 5814 #define CRS_CR_CEN_Pos (5U) 5815 #define CRS_CR_CEN_Msk (0x1UL << CRS_CR_CEN_Pos) /*!< 0x00000020 */ 5816 #define CRS_CR_CEN CRS_CR_CEN_Msk /*!< Frequency error counter enable */ 5817 #define CRS_CR_AUTOTRIMEN_Pos (6U) 5818 #define CRS_CR_AUTOTRIMEN_Msk (0x1UL << CRS_CR_AUTOTRIMEN_Pos) /*!< 0x00000040 */ 5819 #define CRS_CR_AUTOTRIMEN CRS_CR_AUTOTRIMEN_Msk /*!< Automatic trimming enable */ 5820 #define CRS_CR_SWSYNC_Pos (7U) 5821 #define CRS_CR_SWSYNC_Msk (0x1UL << CRS_CR_SWSYNC_Pos) /*!< 0x00000080 */ 5822 #define CRS_CR_SWSYNC CRS_CR_SWSYNC_Msk /*!< Generate software SYNC event */ 5823 #define CRS_CR_TRIM_Pos (8U) 5824 #define CRS_CR_TRIM_Msk (0x3FUL << CRS_CR_TRIM_Pos) /*!< 0x00003F00 */ 5825 #define CRS_CR_TRIM CRS_CR_TRIM_Msk /*!< TRIM[5:0] HSI48 oscillator smooth trimming */ 5826 #define CRS_CR_TRIM_0 (0x01UL << CRS_CR_TRIM_Pos) /*!< 0x00000100 */ 5827 #define CRS_CR_TRIM_1 (0x02UL << CRS_CR_TRIM_Pos) /*!< 0x00000200 */ 5828 #define CRS_CR_TRIM_2 (0x04UL << CRS_CR_TRIM_Pos) /*!< 0x00000400 */ 5829 #define CRS_CR_TRIM_3 (0x08UL << CRS_CR_TRIM_Pos) /*!< 0x00000800 */ 5830 #define CRS_CR_TRIM_4 (0x10UL << CRS_CR_TRIM_Pos) /*!< 0x00001000 */ 5831 #define CRS_CR_TRIM_5 (0x20UL << CRS_CR_TRIM_Pos) /*!< 0x00002000 */ 5832 5833 /******************* Bit definition for CRS_CFGR register *********************/ 5834 #define CRS_CFGR_RELOAD_Pos (0U) 5835 #define CRS_CFGR_RELOAD_Msk (0xFFFFUL << CRS_CFGR_RELOAD_Pos) /*!< 0x0000FFFF */ 5836 #define CRS_CFGR_RELOAD CRS_CFGR_RELOAD_Msk /*!< Counter reload value */ 5837 #define CRS_CFGR_FELIM_Pos (16U) 5838 #define CRS_CFGR_FELIM_Msk (0xFFUL << CRS_CFGR_FELIM_Pos) /*!< 0x00FF0000 */ 5839 #define CRS_CFGR_FELIM CRS_CFGR_FELIM_Msk /*!< Frequency error limit */ 5840 5841 #define CRS_CFGR_SYNCDIV_Pos (24U) 5842 #define CRS_CFGR_SYNCDIV_Msk (0x7UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x07000000 */ 5843 #define CRS_CFGR_SYNCDIV CRS_CFGR_SYNCDIV_Msk /*!< SYNC divider */ 5844 #define CRS_CFGR_SYNCDIV_0 (0x1UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x01000000 */ 5845 #define CRS_CFGR_SYNCDIV_1 (0x2UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x02000000 */ 5846 #define CRS_CFGR_SYNCDIV_2 (0x4UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x04000000 */ 5847 5848 #define CRS_CFGR_SYNCSRC_Pos (28U) 5849 #define CRS_CFGR_SYNCSRC_Msk (0x3UL << CRS_CFGR_SYNCSRC_Pos) /*!< 0x30000000 */ 5850 #define CRS_CFGR_SYNCSRC CRS_CFGR_SYNCSRC_Msk /*!< SYNC signal source selection */ 5851 #define CRS_CFGR_SYNCSRC_0 (0x1UL << CRS_CFGR_SYNCSRC_Pos) /*!< 0x10000000 */ 5852 #define CRS_CFGR_SYNCSRC_1 (0x2UL << CRS_CFGR_SYNCSRC_Pos) /*!< 0x20000000 */ 5853 5854 #define CRS_CFGR_SYNCPOL_Pos (31U) 5855 #define CRS_CFGR_SYNCPOL_Msk (0x1UL << CRS_CFGR_SYNCPOL_Pos) /*!< 0x80000000 */ 5856 #define CRS_CFGR_SYNCPOL CRS_CFGR_SYNCPOL_Msk /*!< SYNC polarity selection */ 5857 5858 /******************* Bit definition for CRS_ISR register *********************/ 5859 #define CRS_ISR_SYNCOKF_Pos (0U) 5860 #define CRS_ISR_SYNCOKF_Msk (0x1UL << CRS_ISR_SYNCOKF_Pos) /*!< 0x00000001 */ 5861 #define CRS_ISR_SYNCOKF CRS_ISR_SYNCOKF_Msk /*!< SYNC event OK flag */ 5862 #define CRS_ISR_SYNCWARNF_Pos (1U) 5863 #define CRS_ISR_SYNCWARNF_Msk (0x1UL << CRS_ISR_SYNCWARNF_Pos) /*!< 0x00000002 */ 5864 #define CRS_ISR_SYNCWARNF CRS_ISR_SYNCWARNF_Msk /*!< SYNC warning flag */ 5865 #define CRS_ISR_ERRF_Pos (2U) 5866 #define CRS_ISR_ERRF_Msk (0x1UL << CRS_ISR_ERRF_Pos) /*!< 0x00000004 */ 5867 #define CRS_ISR_ERRF CRS_ISR_ERRF_Msk /*!< Error flag */ 5868 #define CRS_ISR_ESYNCF_Pos (3U) 5869 #define CRS_ISR_ESYNCF_Msk (0x1UL << CRS_ISR_ESYNCF_Pos) /*!< 0x00000008 */ 5870 #define CRS_ISR_ESYNCF CRS_ISR_ESYNCF_Msk /*!< Expected SYNC flag */ 5871 #define CRS_ISR_SYNCERR_Pos (8U) 5872 #define CRS_ISR_SYNCERR_Msk (0x1UL << CRS_ISR_SYNCERR_Pos) /*!< 0x00000100 */ 5873 #define CRS_ISR_SYNCERR CRS_ISR_SYNCERR_Msk /*!< SYNC error */ 5874 #define CRS_ISR_SYNCMISS_Pos (9U) 5875 #define CRS_ISR_SYNCMISS_Msk (0x1UL << CRS_ISR_SYNCMISS_Pos) /*!< 0x00000200 */ 5876 #define CRS_ISR_SYNCMISS CRS_ISR_SYNCMISS_Msk /*!< SYNC missed */ 5877 #define CRS_ISR_TRIMOVF_Pos (10U) 5878 #define CRS_ISR_TRIMOVF_Msk (0x1UL << CRS_ISR_TRIMOVF_Pos) /*!< 0x00000400 */ 5879 #define CRS_ISR_TRIMOVF CRS_ISR_TRIMOVF_Msk /*!< Trimming overflow or underflow */ 5880 #define CRS_ISR_FEDIR_Pos (15U) 5881 #define CRS_ISR_FEDIR_Msk (0x1UL << CRS_ISR_FEDIR_Pos) /*!< 0x00008000 */ 5882 #define CRS_ISR_FEDIR CRS_ISR_FEDIR_Msk /*!< Frequency error direction */ 5883 #define CRS_ISR_FECAP_Pos (16U) 5884 #define CRS_ISR_FECAP_Msk (0xFFFFUL << CRS_ISR_FECAP_Pos) /*!< 0xFFFF0000 */ 5885 #define CRS_ISR_FECAP CRS_ISR_FECAP_Msk /*!< Frequency error capture */ 5886 5887 /******************* Bit definition for CRS_ICR register *********************/ 5888 #define CRS_ICR_SYNCOKC_Pos (0U) 5889 #define CRS_ICR_SYNCOKC_Msk (0x1UL << CRS_ICR_SYNCOKC_Pos) /*!< 0x00000001 */ 5890 #define CRS_ICR_SYNCOKC CRS_ICR_SYNCOKC_Msk /*!< SYNC event OK clear flag */ 5891 #define CRS_ICR_SYNCWARNC_Pos (1U) 5892 #define CRS_ICR_SYNCWARNC_Msk (0x1UL << CRS_ICR_SYNCWARNC_Pos) /*!< 0x00000002 */ 5893 #define CRS_ICR_SYNCWARNC CRS_ICR_SYNCWARNC_Msk /*!< SYNC warning clear flag */ 5894 #define CRS_ICR_ERRC_Pos (2U) 5895 #define CRS_ICR_ERRC_Msk (0x1UL << CRS_ICR_ERRC_Pos) /*!< 0x00000004 */ 5896 #define CRS_ICR_ERRC CRS_ICR_ERRC_Msk /*!< Error clear flag */ 5897 #define CRS_ICR_ESYNCC_Pos (3U) 5898 #define CRS_ICR_ESYNCC_Msk (0x1UL << CRS_ICR_ESYNCC_Pos) /*!< 0x00000008 */ 5899 #define CRS_ICR_ESYNCC CRS_ICR_ESYNCC_Msk /*!< Expected SYNC clear flag */ 5900 5901 /******************************************************************************/ 5902 /* */ 5903 /* Digital to Analog Converter */ 5904 /* */ 5905 /******************************************************************************/ 5906 /* 5907 * @brief Specific device feature definitions (not present on all devices in the STM32L4 series) 5908 */ 5909 /* Note: No specific macro feature on this device */ 5910 5911 /******************** Bit definition for DAC_CR register ********************/ 5912 #define DAC_CR_EN1_Pos (0U) 5913 #define DAC_CR_EN1_Msk (0x1UL << DAC_CR_EN1_Pos) /*!< 0x00000001 */ 5914 #define DAC_CR_EN1 DAC_CR_EN1_Msk /*!<DAC channel1 enable */ 5915 #define DAC_CR_TEN1_Pos (2U) 5916 #define DAC_CR_TEN1_Msk (0x1UL << DAC_CR_TEN1_Pos) /*!< 0x00000004 */ 5917 #define DAC_CR_TEN1 DAC_CR_TEN1_Msk /*!<DAC channel1 Trigger enable */ 5918 5919 #define DAC_CR_TSEL1_Pos (3U) 5920 #define DAC_CR_TSEL1_Msk (0x7UL << DAC_CR_TSEL1_Pos) /*!< 0x00000038 */ 5921 #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk /*!<TSEL1[2:0] (DAC channel1 Trigger selection) */ 5922 #define DAC_CR_TSEL1_0 (0x1UL << DAC_CR_TSEL1_Pos) /*!< 0x00000008 */ 5923 #define DAC_CR_TSEL1_1 (0x2UL << DAC_CR_TSEL1_Pos) /*!< 0x00000010 */ 5924 #define DAC_CR_TSEL1_2 (0x4UL << DAC_CR_TSEL1_Pos) /*!< 0x00000020 */ 5925 5926 #define DAC_CR_WAVE1_Pos (6U) 5927 #define DAC_CR_WAVE1_Msk (0x3UL << DAC_CR_WAVE1_Pos) /*!< 0x000000C0 */ 5928 #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */ 5929 #define DAC_CR_WAVE1_0 (0x1UL << DAC_CR_WAVE1_Pos) /*!< 0x00000040 */ 5930 #define DAC_CR_WAVE1_1 (0x2UL << DAC_CR_WAVE1_Pos) /*!< 0x00000080 */ 5931 5932 #define DAC_CR_MAMP1_Pos (8U) 5933 #define DAC_CR_MAMP1_Msk (0xFUL << DAC_CR_MAMP1_Pos) /*!< 0x00000F00 */ 5934 #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */ 5935 #define DAC_CR_MAMP1_0 (0x1UL << DAC_CR_MAMP1_Pos) /*!< 0x00000100 */ 5936 #define DAC_CR_MAMP1_1 (0x2UL << DAC_CR_MAMP1_Pos) /*!< 0x00000200 */ 5937 #define DAC_CR_MAMP1_2 (0x4UL << DAC_CR_MAMP1_Pos) /*!< 0x00000400 */ 5938 #define DAC_CR_MAMP1_3 (0x8UL << DAC_CR_MAMP1_Pos) /*!< 0x00000800 */ 5939 5940 #define DAC_CR_DMAEN1_Pos (12U) 5941 #define DAC_CR_DMAEN1_Msk (0x1UL << DAC_CR_DMAEN1_Pos) /*!< 0x00001000 */ 5942 #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk /*!<DAC channel1 DMA enable */ 5943 #define DAC_CR_DMAUDRIE1_Pos (13U) 5944 #define DAC_CR_DMAUDRIE1_Msk (0x1UL << DAC_CR_DMAUDRIE1_Pos) /*!< 0x00002000 */ 5945 #define DAC_CR_DMAUDRIE1 DAC_CR_DMAUDRIE1_Msk /*!<DAC channel 1 DMA underrun interrupt enable >*/ 5946 #define DAC_CR_CEN1_Pos (14U) 5947 #define DAC_CR_CEN1_Msk (0x1UL << DAC_CR_CEN1_Pos) /*!< 0x00004000 */ 5948 #define DAC_CR_CEN1 DAC_CR_CEN1_Msk /*!<DAC channel 1 calibration enable >*/ 5949 5950 /***************** Bit definition for DAC_SWTRIGR register ******************/ 5951 #define DAC_SWTRIGR_SWTRIG1_Pos (0U) 5952 #define DAC_SWTRIGR_SWTRIG1_Msk (0x1UL << DAC_SWTRIGR_SWTRIG1_Pos) /*!< 0x00000001 */ 5953 #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk /*!<DAC channel1 software trigger */ 5954 5955 /***************** Bit definition for DAC_DHR12R1 register ******************/ 5956 #define DAC_DHR12R1_DACC1DHR_Pos (0U) 5957 #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12R1_DACC1DHR_Pos) /*!< 0x00000FFF */ 5958 #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */ 5959 5960 /***************** Bit definition for DAC_DHR12L1 register ******************/ 5961 #define DAC_DHR12L1_DACC1DHR_Pos (4U) 5962 #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12L1_DACC1DHR_Pos) /*!< 0x0000FFF0 */ 5963 #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */ 5964 5965 /****************** Bit definition for DAC_DHR8R1 register ******************/ 5966 #define DAC_DHR8R1_DACC1DHR_Pos (0U) 5967 #define DAC_DHR8R1_DACC1DHR_Msk (0xFFUL << DAC_DHR8R1_DACC1DHR_Pos) /*!< 0x000000FF */ 5968 #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */ 5969 5970 /***************** Bit definition for DAC_DHR12RD register ******************/ 5971 #define DAC_DHR12RD_DACC1DHR_Pos (0U) 5972 #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC1DHR_Pos) /*!< 0x00000FFF */ 5973 #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */ 5974 5975 /***************** Bit definition for DAC_DHR12LD register ******************/ 5976 #define DAC_DHR12LD_DACC1DHR_Pos (4U) 5977 #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC1DHR_Pos) /*!< 0x0000FFF0 */ 5978 #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */ 5979 5980 /****************** Bit definition for DAC_DHR8RD register ******************/ 5981 #define DAC_DHR8RD_DACC1DHR_Pos (0U) 5982 #define DAC_DHR8RD_DACC1DHR_Msk (0xFFUL << DAC_DHR8RD_DACC1DHR_Pos) /*!< 0x000000FF */ 5983 #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */ 5984 5985 /******************* Bit definition for DAC_DOR1 register *******************/ 5986 #define DAC_DOR1_DACC1DOR_Pos (0U) 5987 #define DAC_DOR1_DACC1DOR_Msk (0xFFFUL << DAC_DOR1_DACC1DOR_Pos) /*!< 0x00000FFF */ 5988 #define DAC_DOR1_DACC1DOR DAC_DOR1_DACC1DOR_Msk /*!<DAC channel1 data output */ 5989 5990 /******************** Bit definition for DAC_SR register ********************/ 5991 #define DAC_SR_DMAUDR1_Pos (13U) 5992 #define DAC_SR_DMAUDR1_Msk (0x1UL << DAC_SR_DMAUDR1_Pos) /*!< 0x00002000 */ 5993 #define DAC_SR_DMAUDR1 DAC_SR_DMAUDR1_Msk /*!<DAC channel1 DMA underrun flag */ 5994 #define DAC_SR_CAL_FLAG1_Pos (14U) 5995 #define DAC_SR_CAL_FLAG1_Msk (0x1UL << DAC_SR_CAL_FLAG1_Pos) /*!< 0x00004000 */ 5996 #define DAC_SR_CAL_FLAG1 DAC_SR_CAL_FLAG1_Msk /*!<DAC channel1 calibration offset status */ 5997 #define DAC_SR_BWST1_Pos (15U) 5998 #define DAC_SR_BWST1_Msk (0x1UL << DAC_SR_BWST1_Pos) /*!< 0x00008000 */ 5999 #define DAC_SR_BWST1 DAC_SR_BWST1_Msk /*!<DAC channel1 busy writing sample time flag */ 6000 6001 /******************* Bit definition for DAC_CCR register ********************/ 6002 #define DAC_CCR_OTRIM1_Pos (0U) 6003 #define DAC_CCR_OTRIM1_Msk (0x1FUL << DAC_CCR_OTRIM1_Pos) /*!< 0x0000001F */ 6004 #define DAC_CCR_OTRIM1 DAC_CCR_OTRIM1_Msk /*!<DAC channel1 offset trimming value */ 6005 6006 /******************* Bit definition for DAC_MCR register *******************/ 6007 #define DAC_MCR_MODE1_Pos (0U) 6008 #define DAC_MCR_MODE1_Msk (0x7UL << DAC_MCR_MODE1_Pos) /*!< 0x00000007 */ 6009 #define DAC_MCR_MODE1 DAC_MCR_MODE1_Msk /*!<MODE1[2:0] (DAC channel1 mode) */ 6010 #define DAC_MCR_MODE1_0 (0x1UL << DAC_MCR_MODE1_Pos) /*!< 0x00000001 */ 6011 #define DAC_MCR_MODE1_1 (0x2UL << DAC_MCR_MODE1_Pos) /*!< 0x00000002 */ 6012 #define DAC_MCR_MODE1_2 (0x4UL << DAC_MCR_MODE1_Pos) /*!< 0x00000004 */ 6013 6014 /****************** Bit definition for DAC_SHSR1 register ******************/ 6015 #define DAC_SHSR1_TSAMPLE1_Pos (0U) 6016 #define DAC_SHSR1_TSAMPLE1_Msk (0x3FFUL << DAC_SHSR1_TSAMPLE1_Pos) /*!< 0x000003FF */ 6017 #define DAC_SHSR1_TSAMPLE1 DAC_SHSR1_TSAMPLE1_Msk /*!<DAC channel1 sample time */ 6018 6019 /****************** Bit definition for DAC_SHHR register ******************/ 6020 #define DAC_SHHR_THOLD1_Pos (0U) 6021 #define DAC_SHHR_THOLD1_Msk (0x3FFUL << DAC_SHHR_THOLD1_Pos) /*!< 0x000003FF */ 6022 #define DAC_SHHR_THOLD1 DAC_SHHR_THOLD1_Msk /*!<DAC channel1 hold time */ 6023 6024 /****************** Bit definition for DAC_SHRR register ******************/ 6025 #define DAC_SHRR_TREFRESH1_Pos (0U) 6026 #define DAC_SHRR_TREFRESH1_Msk (0xFFUL << DAC_SHRR_TREFRESH1_Pos) /*!< 0x000000FF */ 6027 #define DAC_SHRR_TREFRESH1 DAC_SHRR_TREFRESH1_Msk /*!<DAC channel1 refresh time */ 6028 6029 /******************************************************************************/ 6030 /* */ 6031 /* Digital Filter for Sigma Delta Modulators */ 6032 /* */ 6033 /******************************************************************************/ 6034 6035 /**************** DFSDM channel configuration registers ********************/ 6036 6037 /*************** Bit definition for DFSDM_CHCFGR1 register ******************/ 6038 #define DFSDM_CHCFGR1_DFSDMEN_Pos (31U) 6039 #define DFSDM_CHCFGR1_DFSDMEN_Msk (0x1UL << DFSDM_CHCFGR1_DFSDMEN_Pos) /*!< 0x80000000 */ 6040 #define DFSDM_CHCFGR1_DFSDMEN DFSDM_CHCFGR1_DFSDMEN_Msk /*!< Global enable for DFSDM interface */ 6041 #define DFSDM_CHCFGR1_CKOUTSRC_Pos (30U) 6042 #define DFSDM_CHCFGR1_CKOUTSRC_Msk (0x1UL << DFSDM_CHCFGR1_CKOUTSRC_Pos) /*!< 0x40000000 */ 6043 #define DFSDM_CHCFGR1_CKOUTSRC DFSDM_CHCFGR1_CKOUTSRC_Msk /*!< Output serial clock source selection */ 6044 #define DFSDM_CHCFGR1_CKOUTDIV_Pos (16U) 6045 #define DFSDM_CHCFGR1_CKOUTDIV_Msk (0xFFUL << DFSDM_CHCFGR1_CKOUTDIV_Pos) /*!< 0x00FF0000 */ 6046 #define DFSDM_CHCFGR1_CKOUTDIV DFSDM_CHCFGR1_CKOUTDIV_Msk /*!< CKOUTDIV[7:0] output serial clock divider */ 6047 #define DFSDM_CHCFGR1_DATPACK_Pos (14U) 6048 #define DFSDM_CHCFGR1_DATPACK_Msk (0x3UL << DFSDM_CHCFGR1_DATPACK_Pos) /*!< 0x0000C000 */ 6049 #define DFSDM_CHCFGR1_DATPACK DFSDM_CHCFGR1_DATPACK_Msk /*!< DATPACK[1:0] Data packing mode */ 6050 #define DFSDM_CHCFGR1_DATPACK_1 (0x2UL << DFSDM_CHCFGR1_DATPACK_Pos) /*!< 0x00008000 */ 6051 #define DFSDM_CHCFGR1_DATPACK_0 (0x1UL << DFSDM_CHCFGR1_DATPACK_Pos) /*!< 0x00004000 */ 6052 #define DFSDM_CHCFGR1_DATMPX_Pos (12U) 6053 #define DFSDM_CHCFGR1_DATMPX_Msk (0x3UL << DFSDM_CHCFGR1_DATMPX_Pos) /*!< 0x00003000 */ 6054 #define DFSDM_CHCFGR1_DATMPX DFSDM_CHCFGR1_DATMPX_Msk /*!< DATMPX[1:0] Input data multiplexer for channel y */ 6055 #define DFSDM_CHCFGR1_DATMPX_1 (0x2UL << DFSDM_CHCFGR1_DATMPX_Pos) /*!< 0x00002000 */ 6056 #define DFSDM_CHCFGR1_DATMPX_0 (0x1UL << DFSDM_CHCFGR1_DATMPX_Pos) /*!< 0x00001000 */ 6057 #define DFSDM_CHCFGR1_CHINSEL_Pos (8U) 6058 #define DFSDM_CHCFGR1_CHINSEL_Msk (0x1UL << DFSDM_CHCFGR1_CHINSEL_Pos) /*!< 0x00000100 */ 6059 #define DFSDM_CHCFGR1_CHINSEL DFSDM_CHCFGR1_CHINSEL_Msk /*!< Serial inputs selection for channel y */ 6060 #define DFSDM_CHCFGR1_CHEN_Pos (7U) 6061 #define DFSDM_CHCFGR1_CHEN_Msk (0x1UL << DFSDM_CHCFGR1_CHEN_Pos) /*!< 0x00000080 */ 6062 #define DFSDM_CHCFGR1_CHEN DFSDM_CHCFGR1_CHEN_Msk /*!< Channel y enable */ 6063 #define DFSDM_CHCFGR1_CKABEN_Pos (6U) 6064 #define DFSDM_CHCFGR1_CKABEN_Msk (0x1UL << DFSDM_CHCFGR1_CKABEN_Pos) /*!< 0x00000040 */ 6065 #define DFSDM_CHCFGR1_CKABEN DFSDM_CHCFGR1_CKABEN_Msk /*!< Clock absence detector enable on channel y */ 6066 #define DFSDM_CHCFGR1_SCDEN_Pos (5U) 6067 #define DFSDM_CHCFGR1_SCDEN_Msk (0x1UL << DFSDM_CHCFGR1_SCDEN_Pos) /*!< 0x00000020 */ 6068 #define DFSDM_CHCFGR1_SCDEN DFSDM_CHCFGR1_SCDEN_Msk /*!< Short circuit detector enable on channel y */ 6069 #define DFSDM_CHCFGR1_SPICKSEL_Pos (2U) 6070 #define DFSDM_CHCFGR1_SPICKSEL_Msk (0x3UL << DFSDM_CHCFGR1_SPICKSEL_Pos) /*!< 0x0000000C */ 6071 #define DFSDM_CHCFGR1_SPICKSEL DFSDM_CHCFGR1_SPICKSEL_Msk /*!< SPICKSEL[1:0] SPI clock select for channel y */ 6072 #define DFSDM_CHCFGR1_SPICKSEL_1 (0x2UL << DFSDM_CHCFGR1_SPICKSEL_Pos) /*!< 0x00000008 */ 6073 #define DFSDM_CHCFGR1_SPICKSEL_0 (0x1UL << DFSDM_CHCFGR1_SPICKSEL_Pos) /*!< 0x00000004 */ 6074 #define DFSDM_CHCFGR1_SITP_Pos (0U) 6075 #define DFSDM_CHCFGR1_SITP_Msk (0x3UL << DFSDM_CHCFGR1_SITP_Pos) /*!< 0x00000003 */ 6076 #define DFSDM_CHCFGR1_SITP DFSDM_CHCFGR1_SITP_Msk /*!< SITP[1:0] Serial interface type for channel y */ 6077 #define DFSDM_CHCFGR1_SITP_1 (0x2UL << DFSDM_CHCFGR1_SITP_Pos) /*!< 0x00000002 */ 6078 #define DFSDM_CHCFGR1_SITP_0 (0x1UL << DFSDM_CHCFGR1_SITP_Pos) /*!< 0x00000001 */ 6079 6080 /*************** Bit definition for DFSDM_CHCFGR2 register ******************/ 6081 #define DFSDM_CHCFGR2_OFFSET_Pos (8U) 6082 #define DFSDM_CHCFGR2_OFFSET_Msk (0xFFFFFFUL << DFSDM_CHCFGR2_OFFSET_Pos) /*!< 0xFFFFFF00 */ 6083 #define DFSDM_CHCFGR2_OFFSET DFSDM_CHCFGR2_OFFSET_Msk /*!< OFFSET[23:0] 24-bit calibration offset for channel y */ 6084 #define DFSDM_CHCFGR2_DTRBS_Pos (3U) 6085 #define DFSDM_CHCFGR2_DTRBS_Msk (0x1FUL << DFSDM_CHCFGR2_DTRBS_Pos) /*!< 0x000000F8 */ 6086 #define DFSDM_CHCFGR2_DTRBS DFSDM_CHCFGR2_DTRBS_Msk /*!< DTRBS[4:0] Data right bit-shift for channel y */ 6087 6088 /**************** Bit definition for DFSDM_CHAWSCDR register *****************/ 6089 #define DFSDM_CHAWSCDR_AWFORD_Pos (22U) 6090 #define DFSDM_CHAWSCDR_AWFORD_Msk (0x3UL << DFSDM_CHAWSCDR_AWFORD_Pos) /*!< 0x00C00000 */ 6091 #define DFSDM_CHAWSCDR_AWFORD DFSDM_CHAWSCDR_AWFORD_Msk /*!< AWFORD[1:0] Analog watchdog Sinc filter order on channel y */ 6092 #define DFSDM_CHAWSCDR_AWFORD_1 (0x2UL << DFSDM_CHAWSCDR_AWFORD_Pos) /*!< 0x00800000 */ 6093 #define DFSDM_CHAWSCDR_AWFORD_0 (0x1UL << DFSDM_CHAWSCDR_AWFORD_Pos) /*!< 0x00400000 */ 6094 #define DFSDM_CHAWSCDR_AWFOSR_Pos (16U) 6095 #define DFSDM_CHAWSCDR_AWFOSR_Msk (0x1FUL << DFSDM_CHAWSCDR_AWFOSR_Pos) /*!< 0x001F0000 */ 6096 #define DFSDM_CHAWSCDR_AWFOSR DFSDM_CHAWSCDR_AWFOSR_Msk /*!< AWFOSR[4:0] Analog watchdog filter oversampling ratio on channel y */ 6097 #define DFSDM_CHAWSCDR_BKSCD_Pos (12U) 6098 #define DFSDM_CHAWSCDR_BKSCD_Msk (0xFUL << DFSDM_CHAWSCDR_BKSCD_Pos) /*!< 0x0000F000 */ 6099 #define DFSDM_CHAWSCDR_BKSCD DFSDM_CHAWSCDR_BKSCD_Msk /*!< BKSCD[3:0] Break signal assignment for short circuit detector on channel y */ 6100 #define DFSDM_CHAWSCDR_SCDT_Pos (0U) 6101 #define DFSDM_CHAWSCDR_SCDT_Msk (0xFFUL << DFSDM_CHAWSCDR_SCDT_Pos) /*!< 0x000000FF */ 6102 #define DFSDM_CHAWSCDR_SCDT DFSDM_CHAWSCDR_SCDT_Msk /*!< SCDT[7:0] Short circuit detector threshold for channel y */ 6103 6104 /**************** Bit definition for DFSDM_CHWDATR register *******************/ 6105 #define DFSDM_CHWDATR_WDATA_Pos (0U) 6106 #define DFSDM_CHWDATR_WDATA_Msk (0xFFFFUL << DFSDM_CHWDATR_WDATA_Pos) /*!< 0x0000FFFF */ 6107 #define DFSDM_CHWDATR_WDATA DFSDM_CHWDATR_WDATA_Msk /*!< WDATA[15:0] Input channel y watchdog data */ 6108 6109 /**************** Bit definition for DFSDM_CHDATINR register *****************/ 6110 #define DFSDM_CHDATINR_INDAT0_Pos (0U) 6111 #define DFSDM_CHDATINR_INDAT0_Msk (0xFFFFUL << DFSDM_CHDATINR_INDAT0_Pos) /*!< 0x0000FFFF */ 6112 #define DFSDM_CHDATINR_INDAT0 DFSDM_CHDATINR_INDAT0_Msk /*!< INDAT0[31:16] Input data for channel y or channel (y+1) */ 6113 #define DFSDM_CHDATINR_INDAT1_Pos (16U) 6114 #define DFSDM_CHDATINR_INDAT1_Msk (0xFFFFUL << DFSDM_CHDATINR_INDAT1_Pos) /*!< 0xFFFF0000 */ 6115 #define DFSDM_CHDATINR_INDAT1 DFSDM_CHDATINR_INDAT1_Msk /*!< INDAT0[15:0] Input data for channel y */ 6116 6117 /************************ DFSDM module registers ****************************/ 6118 6119 /***************** Bit definition for DFSDM_FLTCR1 register *******************/ 6120 #define DFSDM_FLTCR1_AWFSEL_Pos (30U) 6121 #define DFSDM_FLTCR1_AWFSEL_Msk (0x1UL << DFSDM_FLTCR1_AWFSEL_Pos) /*!< 0x40000000 */ 6122 #define DFSDM_FLTCR1_AWFSEL DFSDM_FLTCR1_AWFSEL_Msk /*!< Analog watchdog fast mode select */ 6123 #define DFSDM_FLTCR1_FAST_Pos (29U) 6124 #define DFSDM_FLTCR1_FAST_Msk (0x1UL << DFSDM_FLTCR1_FAST_Pos) /*!< 0x20000000 */ 6125 #define DFSDM_FLTCR1_FAST DFSDM_FLTCR1_FAST_Msk /*!< Fast conversion mode selection */ 6126 #define DFSDM_FLTCR1_RCH_Pos (24U) 6127 #define DFSDM_FLTCR1_RCH_Msk (0x7UL << DFSDM_FLTCR1_RCH_Pos) /*!< 0x07000000 */ 6128 #define DFSDM_FLTCR1_RCH DFSDM_FLTCR1_RCH_Msk /*!< RCH[2:0] Regular channel selection */ 6129 #define DFSDM_FLTCR1_RDMAEN_Pos (21U) 6130 #define DFSDM_FLTCR1_RDMAEN_Msk (0x1UL << DFSDM_FLTCR1_RDMAEN_Pos) /*!< 0x00200000 */ 6131 #define DFSDM_FLTCR1_RDMAEN DFSDM_FLTCR1_RDMAEN_Msk /*!< DMA channel enabled to read data for the regular conversion */ 6132 #define DFSDM_FLTCR1_RSYNC_Pos (19U) 6133 #define DFSDM_FLTCR1_RSYNC_Msk (0x1UL << DFSDM_FLTCR1_RSYNC_Pos) /*!< 0x00080000 */ 6134 #define DFSDM_FLTCR1_RSYNC DFSDM_FLTCR1_RSYNC_Msk /*!< Launch regular conversion synchronously with DFSDMx */ 6135 #define DFSDM_FLTCR1_RCONT_Pos (18U) 6136 #define DFSDM_FLTCR1_RCONT_Msk (0x1UL << DFSDM_FLTCR1_RCONT_Pos) /*!< 0x00040000 */ 6137 #define DFSDM_FLTCR1_RCONT DFSDM_FLTCR1_RCONT_Msk /*!< Continuous mode selection for regular conversions */ 6138 #define DFSDM_FLTCR1_RSWSTART_Pos (17U) 6139 #define DFSDM_FLTCR1_RSWSTART_Msk (0x1UL << DFSDM_FLTCR1_RSWSTART_Pos) /*!< 0x00020000 */ 6140 #define DFSDM_FLTCR1_RSWSTART DFSDM_FLTCR1_RSWSTART_Msk /*!< Software start of a conversion on the regular channel */ 6141 #define DFSDM_FLTCR1_JEXTEN_Pos (13U) 6142 #define DFSDM_FLTCR1_JEXTEN_Msk (0x3UL << DFSDM_FLTCR1_JEXTEN_Pos) /*!< 0x00006000 */ 6143 #define DFSDM_FLTCR1_JEXTEN DFSDM_FLTCR1_JEXTEN_Msk /*!< JEXTEN[1:0] Trigger enable and trigger edge selection for injected conversions */ 6144 #define DFSDM_FLTCR1_JEXTEN_1 (0x2UL << DFSDM_FLTCR1_JEXTEN_Pos) /*!< 0x00004000 */ 6145 #define DFSDM_FLTCR1_JEXTEN_0 (0x1UL << DFSDM_FLTCR1_JEXTEN_Pos) /*!< 0x00002000 */ 6146 #define DFSDM_FLTCR1_JEXTSEL_Pos (8U) 6147 #define DFSDM_FLTCR1_JEXTSEL_Msk (0x7UL << DFSDM_FLTCR1_JEXTSEL_Pos) /*!< 0x00000700 */ 6148 #define DFSDM_FLTCR1_JEXTSEL DFSDM_FLTCR1_JEXTSEL_Msk /*!< JEXTSEL[2:0]Trigger signal selection for launching injected conversions */ 6149 #define DFSDM_FLTCR1_JEXTSEL_2 (0x4UL << DFSDM_FLTCR1_JEXTSEL_Pos) /*!< 0x00000400 */ 6150 #define DFSDM_FLTCR1_JEXTSEL_1 (0x2UL << DFSDM_FLTCR1_JEXTSEL_Pos) /*!< 0x00000200 */ 6151 #define DFSDM_FLTCR1_JEXTSEL_0 (0x1UL << DFSDM_FLTCR1_JEXTSEL_Pos) /*!< 0x00000100 */ 6152 #define DFSDM_FLTCR1_JDMAEN_Pos (5U) 6153 #define DFSDM_FLTCR1_JDMAEN_Msk (0x1UL << DFSDM_FLTCR1_JDMAEN_Pos) /*!< 0x00000020 */ 6154 #define DFSDM_FLTCR1_JDMAEN DFSDM_FLTCR1_JDMAEN_Msk /*!< DMA channel enabled to read data for the injected channel group */ 6155 #define DFSDM_FLTCR1_JSCAN_Pos (4U) 6156 #define DFSDM_FLTCR1_JSCAN_Msk (0x1UL << DFSDM_FLTCR1_JSCAN_Pos) /*!< 0x00000010 */ 6157 #define DFSDM_FLTCR1_JSCAN DFSDM_FLTCR1_JSCAN_Msk /*!< Scanning conversion in continuous mode selection for injected conversions */ 6158 #define DFSDM_FLTCR1_JSYNC_Pos (3U) 6159 #define DFSDM_FLTCR1_JSYNC_Msk (0x1UL << DFSDM_FLTCR1_JSYNC_Pos) /*!< 0x00000008 */ 6160 #define DFSDM_FLTCR1_JSYNC DFSDM_FLTCR1_JSYNC_Msk /*!< Launch an injected conversion synchronously with DFSDMx JSWSTART trigger */ 6161 #define DFSDM_FLTCR1_JSWSTART_Pos (1U) 6162 #define DFSDM_FLTCR1_JSWSTART_Msk (0x1UL << DFSDM_FLTCR1_JSWSTART_Pos) /*!< 0x00000002 */ 6163 #define DFSDM_FLTCR1_JSWSTART DFSDM_FLTCR1_JSWSTART_Msk /*!< Start the conversion of the injected group of channels */ 6164 #define DFSDM_FLTCR1_DFEN_Pos (0U) 6165 #define DFSDM_FLTCR1_DFEN_Msk (0x1UL << DFSDM_FLTCR1_DFEN_Pos) /*!< 0x00000001 */ 6166 #define DFSDM_FLTCR1_DFEN DFSDM_FLTCR1_DFEN_Msk /*!< DFSDM enable */ 6167 6168 /***************** Bit definition for DFSDM_FLTCR2 register *******************/ 6169 #define DFSDM_FLTCR2_AWDCH_Pos (16U) 6170 #define DFSDM_FLTCR2_AWDCH_Msk (0xFFUL << DFSDM_FLTCR2_AWDCH_Pos) /*!< 0x00FF0000 */ 6171 #define DFSDM_FLTCR2_AWDCH DFSDM_FLTCR2_AWDCH_Msk /*!< AWDCH[7:0] Analog watchdog channel selection */ 6172 #define DFSDM_FLTCR2_EXCH_Pos (8U) 6173 #define DFSDM_FLTCR2_EXCH_Msk (0xFFUL << DFSDM_FLTCR2_EXCH_Pos) /*!< 0x0000FF00 */ 6174 #define DFSDM_FLTCR2_EXCH DFSDM_FLTCR2_EXCH_Msk /*!< EXCH[7:0] Extreme detector channel selection */ 6175 #define DFSDM_FLTCR2_CKABIE_Pos (6U) 6176 #define DFSDM_FLTCR2_CKABIE_Msk (0x1UL << DFSDM_FLTCR2_CKABIE_Pos) /*!< 0x00000040 */ 6177 #define DFSDM_FLTCR2_CKABIE DFSDM_FLTCR2_CKABIE_Msk /*!< Clock absence interrupt enable */ 6178 #define DFSDM_FLTCR2_SCDIE_Pos (5U) 6179 #define DFSDM_FLTCR2_SCDIE_Msk (0x1UL << DFSDM_FLTCR2_SCDIE_Pos) /*!< 0x00000020 */ 6180 #define DFSDM_FLTCR2_SCDIE DFSDM_FLTCR2_SCDIE_Msk /*!< Short circuit detector interrupt enable */ 6181 #define DFSDM_FLTCR2_AWDIE_Pos (4U) 6182 #define DFSDM_FLTCR2_AWDIE_Msk (0x1UL << DFSDM_FLTCR2_AWDIE_Pos) /*!< 0x00000010 */ 6183 #define DFSDM_FLTCR2_AWDIE DFSDM_FLTCR2_AWDIE_Msk /*!< Analog watchdog interrupt enable */ 6184 #define DFSDM_FLTCR2_ROVRIE_Pos (3U) 6185 #define DFSDM_FLTCR2_ROVRIE_Msk (0x1UL << DFSDM_FLTCR2_ROVRIE_Pos) /*!< 0x00000008 */ 6186 #define DFSDM_FLTCR2_ROVRIE DFSDM_FLTCR2_ROVRIE_Msk /*!< Regular data overrun interrupt enable */ 6187 #define DFSDM_FLTCR2_JOVRIE_Pos (2U) 6188 #define DFSDM_FLTCR2_JOVRIE_Msk (0x1UL << DFSDM_FLTCR2_JOVRIE_Pos) /*!< 0x00000004 */ 6189 #define DFSDM_FLTCR2_JOVRIE DFSDM_FLTCR2_JOVRIE_Msk /*!< Injected data overrun interrupt enable */ 6190 #define DFSDM_FLTCR2_REOCIE_Pos (1U) 6191 #define DFSDM_FLTCR2_REOCIE_Msk (0x1UL << DFSDM_FLTCR2_REOCIE_Pos) /*!< 0x00000002 */ 6192 #define DFSDM_FLTCR2_REOCIE DFSDM_FLTCR2_REOCIE_Msk /*!< Regular end of conversion interrupt enable */ 6193 #define DFSDM_FLTCR2_JEOCIE_Pos (0U) 6194 #define DFSDM_FLTCR2_JEOCIE_Msk (0x1UL << DFSDM_FLTCR2_JEOCIE_Pos) /*!< 0x00000001 */ 6195 #define DFSDM_FLTCR2_JEOCIE DFSDM_FLTCR2_JEOCIE_Msk /*!< Injected end of conversion interrupt enable */ 6196 6197 /***************** Bit definition for DFSDM_FLTISR register *******************/ 6198 #define DFSDM_FLTISR_SCDF_Pos (24U) 6199 #define DFSDM_FLTISR_SCDF_Msk (0xFFUL << DFSDM_FLTISR_SCDF_Pos) /*!< 0xFF000000 */ 6200 #define DFSDM_FLTISR_SCDF DFSDM_FLTISR_SCDF_Msk /*!< SCDF[7:0] Short circuit detector flag */ 6201 #define DFSDM_FLTISR_CKABF_Pos (16U) 6202 #define DFSDM_FLTISR_CKABF_Msk (0xFFUL << DFSDM_FLTISR_CKABF_Pos) /*!< 0x00FF0000 */ 6203 #define DFSDM_FLTISR_CKABF DFSDM_FLTISR_CKABF_Msk /*!< CKABF[7:0] Clock absence flag */ 6204 #define DFSDM_FLTISR_RCIP_Pos (14U) 6205 #define DFSDM_FLTISR_RCIP_Msk (0x1UL << DFSDM_FLTISR_RCIP_Pos) /*!< 0x00004000 */ 6206 #define DFSDM_FLTISR_RCIP DFSDM_FLTISR_RCIP_Msk /*!< Regular conversion in progress status */ 6207 #define DFSDM_FLTISR_JCIP_Pos (13U) 6208 #define DFSDM_FLTISR_JCIP_Msk (0x1UL << DFSDM_FLTISR_JCIP_Pos) /*!< 0x00002000 */ 6209 #define DFSDM_FLTISR_JCIP DFSDM_FLTISR_JCIP_Msk /*!< Injected conversion in progress status */ 6210 #define DFSDM_FLTISR_AWDF_Pos (4U) 6211 #define DFSDM_FLTISR_AWDF_Msk (0x1UL << DFSDM_FLTISR_AWDF_Pos) /*!< 0x00000010 */ 6212 #define DFSDM_FLTISR_AWDF DFSDM_FLTISR_AWDF_Msk /*!< Analog watchdog */ 6213 #define DFSDM_FLTISR_ROVRF_Pos (3U) 6214 #define DFSDM_FLTISR_ROVRF_Msk (0x1UL << DFSDM_FLTISR_ROVRF_Pos) /*!< 0x00000008 */ 6215 #define DFSDM_FLTISR_ROVRF DFSDM_FLTISR_ROVRF_Msk /*!< Regular conversion overrun flag */ 6216 #define DFSDM_FLTISR_JOVRF_Pos (2U) 6217 #define DFSDM_FLTISR_JOVRF_Msk (0x1UL << DFSDM_FLTISR_JOVRF_Pos) /*!< 0x00000004 */ 6218 #define DFSDM_FLTISR_JOVRF DFSDM_FLTISR_JOVRF_Msk /*!< Injected conversion overrun flag */ 6219 #define DFSDM_FLTISR_REOCF_Pos (1U) 6220 #define DFSDM_FLTISR_REOCF_Msk (0x1UL << DFSDM_FLTISR_REOCF_Pos) /*!< 0x00000002 */ 6221 #define DFSDM_FLTISR_REOCF DFSDM_FLTISR_REOCF_Msk /*!< End of regular conversion flag */ 6222 #define DFSDM_FLTISR_JEOCF_Pos (0U) 6223 #define DFSDM_FLTISR_JEOCF_Msk (0x1UL << DFSDM_FLTISR_JEOCF_Pos) /*!< 0x00000001 */ 6224 #define DFSDM_FLTISR_JEOCF DFSDM_FLTISR_JEOCF_Msk /*!< End of injected conversion flag */ 6225 6226 /***************** Bit definition for DFSDM_FLTICR register *******************/ 6227 #define DFSDM_FLTICR_CLRSCDF_Pos (24U) 6228 #define DFSDM_FLTICR_CLRSCDF_Msk (0xFFUL << DFSDM_FLTICR_CLRSCDF_Pos) /*!< 0xFF000000 */ 6229 #define DFSDM_FLTICR_CLRSCDF DFSDM_FLTICR_CLRSCDF_Msk /*!< CLRSCDF[7:0] Clear the short circuit detector flag */ 6230 #define DFSDM_FLTICR_CLRCKABF_Pos (16U) 6231 #define DFSDM_FLTICR_CLRCKABF_Msk (0xFFUL << DFSDM_FLTICR_CLRCKABF_Pos) /*!< 0x00FF0000 */ 6232 #define DFSDM_FLTICR_CLRCKABF DFSDM_FLTICR_CLRCKABF_Msk /*!< CLRCKABF[7:0] Clear the clock absence flag */ 6233 #define DFSDM_FLTICR_CLRROVRF_Pos (3U) 6234 #define DFSDM_FLTICR_CLRROVRF_Msk (0x1UL << DFSDM_FLTICR_CLRROVRF_Pos) /*!< 0x00000008 */ 6235 #define DFSDM_FLTICR_CLRROVRF DFSDM_FLTICR_CLRROVRF_Msk /*!< Clear the regular conversion overrun flag */ 6236 #define DFSDM_FLTICR_CLRJOVRF_Pos (2U) 6237 #define DFSDM_FLTICR_CLRJOVRF_Msk (0x1UL << DFSDM_FLTICR_CLRJOVRF_Pos) /*!< 0x00000004 */ 6238 #define DFSDM_FLTICR_CLRJOVRF DFSDM_FLTICR_CLRJOVRF_Msk /*!< Clear the injected conversion overrun flag */ 6239 6240 /**************** Bit definition for DFSDM_FLTJCHGR register ******************/ 6241 #define DFSDM_FLTJCHGR_JCHG_Pos (0U) 6242 #define DFSDM_FLTJCHGR_JCHG_Msk (0xFFUL << DFSDM_FLTJCHGR_JCHG_Pos) /*!< 0x000000FF */ 6243 #define DFSDM_FLTJCHGR_JCHG DFSDM_FLTJCHGR_JCHG_Msk /*!< JCHG[7:0] Injected channel group selection */ 6244 6245 /***************** Bit definition for DFSDM_FLTFCR register *******************/ 6246 #define DFSDM_FLTFCR_FORD_Pos (29U) 6247 #define DFSDM_FLTFCR_FORD_Msk (0x7UL << DFSDM_FLTFCR_FORD_Pos) /*!< 0xE0000000 */ 6248 #define DFSDM_FLTFCR_FORD DFSDM_FLTFCR_FORD_Msk /*!< FORD[2:0] Sinc filter order */ 6249 #define DFSDM_FLTFCR_FORD_2 (0x4UL << DFSDM_FLTFCR_FORD_Pos) /*!< 0x80000000 */ 6250 #define DFSDM_FLTFCR_FORD_1 (0x2UL << DFSDM_FLTFCR_FORD_Pos) /*!< 0x40000000 */ 6251 #define DFSDM_FLTFCR_FORD_0 (0x1UL << DFSDM_FLTFCR_FORD_Pos) /*!< 0x20000000 */ 6252 #define DFSDM_FLTFCR_FOSR_Pos (16U) 6253 #define DFSDM_FLTFCR_FOSR_Msk (0x3FFUL << DFSDM_FLTFCR_FOSR_Pos) /*!< 0x03FF0000 */ 6254 #define DFSDM_FLTFCR_FOSR DFSDM_FLTFCR_FOSR_Msk /*!< FOSR[9:0] Sinc filter oversampling ratio (decimation rate) */ 6255 #define DFSDM_FLTFCR_IOSR_Pos (0U) 6256 #define DFSDM_FLTFCR_IOSR_Msk (0xFFUL << DFSDM_FLTFCR_IOSR_Pos) /*!< 0x000000FF */ 6257 #define DFSDM_FLTFCR_IOSR DFSDM_FLTFCR_IOSR_Msk /*!< IOSR[7:0] Integrator oversampling ratio (averaging length) */ 6258 6259 /*************** Bit definition for DFSDM_FLTJDATAR register *****************/ 6260 #define DFSDM_FLTJDATAR_JDATA_Pos (8U) 6261 #define DFSDM_FLTJDATAR_JDATA_Msk (0xFFFFFFUL << DFSDM_FLTJDATAR_JDATA_Pos) /*!< 0xFFFFFF00 */ 6262 #define DFSDM_FLTJDATAR_JDATA DFSDM_FLTJDATAR_JDATA_Msk /*!< JDATA[23:0] Injected group conversion data */ 6263 #define DFSDM_FLTJDATAR_JDATACH_Pos (0U) 6264 #define DFSDM_FLTJDATAR_JDATACH_Msk (0x7UL << DFSDM_FLTJDATAR_JDATACH_Pos) /*!< 0x00000007 */ 6265 #define DFSDM_FLTJDATAR_JDATACH DFSDM_FLTJDATAR_JDATACH_Msk /*!< JDATACH[2:0] Injected channel most recently converted */ 6266 6267 /*************** Bit definition for DFSDM_FLTRDATAR register *****************/ 6268 #define DFSDM_FLTRDATAR_RDATA_Pos (8U) 6269 #define DFSDM_FLTRDATAR_RDATA_Msk (0xFFFFFFUL << DFSDM_FLTRDATAR_RDATA_Pos) /*!< 0xFFFFFF00 */ 6270 #define DFSDM_FLTRDATAR_RDATA DFSDM_FLTRDATAR_RDATA_Msk /*!< RDATA[23:0] Regular channel conversion data */ 6271 #define DFSDM_FLTRDATAR_RPEND_Pos (4U) 6272 #define DFSDM_FLTRDATAR_RPEND_Msk (0x1UL << DFSDM_FLTRDATAR_RPEND_Pos) /*!< 0x00000010 */ 6273 #define DFSDM_FLTRDATAR_RPEND DFSDM_FLTRDATAR_RPEND_Msk /*!< RPEND Regular channel pending data */ 6274 #define DFSDM_FLTRDATAR_RDATACH_Pos (0U) 6275 #define DFSDM_FLTRDATAR_RDATACH_Msk (0x7UL << DFSDM_FLTRDATAR_RDATACH_Pos) /*!< 0x00000007 */ 6276 #define DFSDM_FLTRDATAR_RDATACH DFSDM_FLTRDATAR_RDATACH_Msk /*!< RDATACH[2:0] Regular channel most recently converted */ 6277 6278 /*************** Bit definition for DFSDM_FLTAWHTR register ******************/ 6279 #define DFSDM_FLTAWHTR_AWHT_Pos (8U) 6280 #define DFSDM_FLTAWHTR_AWHT_Msk (0xFFFFFFUL << DFSDM_FLTAWHTR_AWHT_Pos) /*!< 0xFFFFFF00 */ 6281 #define DFSDM_FLTAWHTR_AWHT DFSDM_FLTAWHTR_AWHT_Msk /*!< AWHT[23:0] Analog watchdog high threshold */ 6282 #define DFSDM_FLTAWHTR_BKAWH_Pos (0U) 6283 #define DFSDM_FLTAWHTR_BKAWH_Msk (0xFUL << DFSDM_FLTAWHTR_BKAWH_Pos) /*!< 0x0000000F */ 6284 #define DFSDM_FLTAWHTR_BKAWH DFSDM_FLTAWHTR_BKAWH_Msk /*!< BKAWH[3:0] Break signal assignment to analog watchdog high threshold event */ 6285 6286 /*************** Bit definition for DFSDM_FLTAWLTR register ******************/ 6287 #define DFSDM_FLTAWLTR_AWLT_Pos (8U) 6288 #define DFSDM_FLTAWLTR_AWLT_Msk (0xFFFFFFUL << DFSDM_FLTAWLTR_AWLT_Pos) /*!< 0xFFFFFF00 */ 6289 #define DFSDM_FLTAWLTR_AWLT DFSDM_FLTAWLTR_AWLT_Msk /*!< AWLT[23:0] Analog watchdog low threshold */ 6290 #define DFSDM_FLTAWLTR_BKAWL_Pos (0U) 6291 #define DFSDM_FLTAWLTR_BKAWL_Msk (0xFUL << DFSDM_FLTAWLTR_BKAWL_Pos) /*!< 0x0000000F */ 6292 #define DFSDM_FLTAWLTR_BKAWL DFSDM_FLTAWLTR_BKAWL_Msk /*!< BKAWL[3:0] Break signal assignment to analog watchdog low threshold event */ 6293 6294 /*************** Bit definition for DFSDM_FLTAWSR register *******************/ 6295 #define DFSDM_FLTAWSR_AWHTF_Pos (8U) 6296 #define DFSDM_FLTAWSR_AWHTF_Msk (0xFFUL << DFSDM_FLTAWSR_AWHTF_Pos) /*!< 0x0000FF00 */ 6297 #define DFSDM_FLTAWSR_AWHTF DFSDM_FLTAWSR_AWHTF_Msk /*!< AWHTF[15:8] Analog watchdog high threshold error on given channels */ 6298 #define DFSDM_FLTAWSR_AWLTF_Pos (0U) 6299 #define DFSDM_FLTAWSR_AWLTF_Msk (0xFFUL << DFSDM_FLTAWSR_AWLTF_Pos) /*!< 0x000000FF */ 6300 #define DFSDM_FLTAWSR_AWLTF DFSDM_FLTAWSR_AWLTF_Msk /*!< AWLTF[7:0] Analog watchdog low threshold error on given channels */ 6301 6302 /*************** Bit definition for DFSDM_FLTAWCFR register ******************/ 6303 #define DFSDM_FLTAWCFR_CLRAWHTF_Pos (8U) 6304 #define DFSDM_FLTAWCFR_CLRAWHTF_Msk (0xFFUL << DFSDM_FLTAWCFR_CLRAWHTF_Pos) /*!< 0x0000FF00 */ 6305 #define DFSDM_FLTAWCFR_CLRAWHTF DFSDM_FLTAWCFR_CLRAWHTF_Msk /*!< CLRAWHTF[15:8] Clear the Analog watchdog high threshold flag */ 6306 #define DFSDM_FLTAWCFR_CLRAWLTF_Pos (0U) 6307 #define DFSDM_FLTAWCFR_CLRAWLTF_Msk (0xFFUL << DFSDM_FLTAWCFR_CLRAWLTF_Pos) /*!< 0x000000FF */ 6308 #define DFSDM_FLTAWCFR_CLRAWLTF DFSDM_FLTAWCFR_CLRAWLTF_Msk /*!< CLRAWLTF[7:0] Clear the Analog watchdog low threshold flag */ 6309 6310 /*************** Bit definition for DFSDM_FLTEXMAX register ******************/ 6311 #define DFSDM_FLTEXMAX_EXMAX_Pos (8U) 6312 #define DFSDM_FLTEXMAX_EXMAX_Msk (0xFFFFFFUL << DFSDM_FLTEXMAX_EXMAX_Pos) /*!< 0xFFFFFF00 */ 6313 #define DFSDM_FLTEXMAX_EXMAX DFSDM_FLTEXMAX_EXMAX_Msk /*!< EXMAX[23:0] Extreme detector maximum value */ 6314 #define DFSDM_FLTEXMAX_EXMAXCH_Pos (0U) 6315 #define DFSDM_FLTEXMAX_EXMAXCH_Msk (0x7UL << DFSDM_FLTEXMAX_EXMAXCH_Pos) /*!< 0x00000007 */ 6316 #define DFSDM_FLTEXMAX_EXMAXCH DFSDM_FLTEXMAX_EXMAXCH_Msk /*!< EXMAXCH[2:0] Extreme detector maximum data channel */ 6317 6318 /*************** Bit definition for DFSDM_FLTEXMIN register ******************/ 6319 #define DFSDM_FLTEXMIN_EXMIN_Pos (8U) 6320 #define DFSDM_FLTEXMIN_EXMIN_Msk (0xFFFFFFUL << DFSDM_FLTEXMIN_EXMIN_Pos) /*!< 0xFFFFFF00 */ 6321 #define DFSDM_FLTEXMIN_EXMIN DFSDM_FLTEXMIN_EXMIN_Msk /*!< EXMIN[23:0] Extreme detector minimum value */ 6322 #define DFSDM_FLTEXMIN_EXMINCH_Pos (0U) 6323 #define DFSDM_FLTEXMIN_EXMINCH_Msk (0x7UL << DFSDM_FLTEXMIN_EXMINCH_Pos) /*!< 0x00000007 */ 6324 #define DFSDM_FLTEXMIN_EXMINCH DFSDM_FLTEXMIN_EXMINCH_Msk /*!< EXMINCH[2:0] Extreme detector minimum data channel */ 6325 6326 /*************** Bit definition for DFSDM_FLTCNVTIMR register ****************/ 6327 #define DFSDM_FLTCNVTIMR_CNVCNT_Pos (4U) 6328 #define DFSDM_FLTCNVTIMR_CNVCNT_Msk (0xFFFFFFFUL << DFSDM_FLTCNVTIMR_CNVCNT_Pos) /*!< 0xFFFFFFF0 */ 6329 #define DFSDM_FLTCNVTIMR_CNVCNT DFSDM_FLTCNVTIMR_CNVCNT_Msk /*!< CNVCNT[27:0]: 28-bit timer counting conversion time */ 6330 6331 /******************************************************************************/ 6332 /* */ 6333 /* DMA Controller (DMA) */ 6334 /* */ 6335 /******************************************************************************/ 6336 6337 /******************* Bit definition for DMA_ISR register ********************/ 6338 #define DMA_ISR_GIF1_Pos (0U) 6339 #define DMA_ISR_GIF1_Msk (0x1UL << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */ 6340 #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */ 6341 #define DMA_ISR_TCIF1_Pos (1U) 6342 #define DMA_ISR_TCIF1_Msk (0x1UL << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */ 6343 #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */ 6344 #define DMA_ISR_HTIF1_Pos (2U) 6345 #define DMA_ISR_HTIF1_Msk (0x1UL << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */ 6346 #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */ 6347 #define DMA_ISR_TEIF1_Pos (3U) 6348 #define DMA_ISR_TEIF1_Msk (0x1UL << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */ 6349 #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */ 6350 #define DMA_ISR_GIF2_Pos (4U) 6351 #define DMA_ISR_GIF2_Msk (0x1UL << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */ 6352 #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */ 6353 #define DMA_ISR_TCIF2_Pos (5U) 6354 #define DMA_ISR_TCIF2_Msk (0x1UL << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */ 6355 #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */ 6356 #define DMA_ISR_HTIF2_Pos (6U) 6357 #define DMA_ISR_HTIF2_Msk (0x1UL << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */ 6358 #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */ 6359 #define DMA_ISR_TEIF2_Pos (7U) 6360 #define DMA_ISR_TEIF2_Msk (0x1UL << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */ 6361 #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */ 6362 #define DMA_ISR_GIF3_Pos (8U) 6363 #define DMA_ISR_GIF3_Msk (0x1UL << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */ 6364 #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */ 6365 #define DMA_ISR_TCIF3_Pos (9U) 6366 #define DMA_ISR_TCIF3_Msk (0x1UL << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */ 6367 #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */ 6368 #define DMA_ISR_HTIF3_Pos (10U) 6369 #define DMA_ISR_HTIF3_Msk (0x1UL << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */ 6370 #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */ 6371 #define DMA_ISR_TEIF3_Pos (11U) 6372 #define DMA_ISR_TEIF3_Msk (0x1UL << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */ 6373 #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */ 6374 #define DMA_ISR_GIF4_Pos (12U) 6375 #define DMA_ISR_GIF4_Msk (0x1UL << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */ 6376 #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */ 6377 #define DMA_ISR_TCIF4_Pos (13U) 6378 #define DMA_ISR_TCIF4_Msk (0x1UL << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */ 6379 #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */ 6380 #define DMA_ISR_HTIF4_Pos (14U) 6381 #define DMA_ISR_HTIF4_Msk (0x1UL << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */ 6382 #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */ 6383 #define DMA_ISR_TEIF4_Pos (15U) 6384 #define DMA_ISR_TEIF4_Msk (0x1UL << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */ 6385 #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */ 6386 #define DMA_ISR_GIF5_Pos (16U) 6387 #define DMA_ISR_GIF5_Msk (0x1UL << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */ 6388 #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */ 6389 #define DMA_ISR_TCIF5_Pos (17U) 6390 #define DMA_ISR_TCIF5_Msk (0x1UL << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */ 6391 #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */ 6392 #define DMA_ISR_HTIF5_Pos (18U) 6393 #define DMA_ISR_HTIF5_Msk (0x1UL << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */ 6394 #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */ 6395 #define DMA_ISR_TEIF5_Pos (19U) 6396 #define DMA_ISR_TEIF5_Msk (0x1UL << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */ 6397 #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */ 6398 #define DMA_ISR_GIF6_Pos (20U) 6399 #define DMA_ISR_GIF6_Msk (0x1UL << DMA_ISR_GIF6_Pos) /*!< 0x00100000 */ 6400 #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */ 6401 #define DMA_ISR_TCIF6_Pos (21U) 6402 #define DMA_ISR_TCIF6_Msk (0x1UL << DMA_ISR_TCIF6_Pos) /*!< 0x00200000 */ 6403 #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */ 6404 #define DMA_ISR_HTIF6_Pos (22U) 6405 #define DMA_ISR_HTIF6_Msk (0x1UL << DMA_ISR_HTIF6_Pos) /*!< 0x00400000 */ 6406 #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */ 6407 #define DMA_ISR_TEIF6_Pos (23U) 6408 #define DMA_ISR_TEIF6_Msk (0x1UL << DMA_ISR_TEIF6_Pos) /*!< 0x00800000 */ 6409 #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */ 6410 #define DMA_ISR_GIF7_Pos (24U) 6411 #define DMA_ISR_GIF7_Msk (0x1UL << DMA_ISR_GIF7_Pos) /*!< 0x01000000 */ 6412 #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */ 6413 #define DMA_ISR_TCIF7_Pos (25U) 6414 #define DMA_ISR_TCIF7_Msk (0x1UL << DMA_ISR_TCIF7_Pos) /*!< 0x02000000 */ 6415 #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */ 6416 #define DMA_ISR_HTIF7_Pos (26U) 6417 #define DMA_ISR_HTIF7_Msk (0x1UL << DMA_ISR_HTIF7_Pos) /*!< 0x04000000 */ 6418 #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */ 6419 #define DMA_ISR_TEIF7_Pos (27U) 6420 #define DMA_ISR_TEIF7_Msk (0x1UL << DMA_ISR_TEIF7_Pos) /*!< 0x08000000 */ 6421 #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */ 6422 6423 /******************* Bit definition for DMA_IFCR register *******************/ 6424 #define DMA_IFCR_CGIF1_Pos (0U) 6425 #define DMA_IFCR_CGIF1_Msk (0x1UL << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */ 6426 #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clearr */ 6427 #define DMA_IFCR_CTCIF1_Pos (1U) 6428 #define DMA_IFCR_CTCIF1_Msk (0x1UL << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */ 6429 #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */ 6430 #define DMA_IFCR_CHTIF1_Pos (2U) 6431 #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */ 6432 #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */ 6433 #define DMA_IFCR_CTEIF1_Pos (3U) 6434 #define DMA_IFCR_CTEIF1_Msk (0x1UL << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */ 6435 #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */ 6436 #define DMA_IFCR_CGIF2_Pos (4U) 6437 #define DMA_IFCR_CGIF2_Msk (0x1UL << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */ 6438 #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */ 6439 #define DMA_IFCR_CTCIF2_Pos (5U) 6440 #define DMA_IFCR_CTCIF2_Msk (0x1UL << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */ 6441 #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */ 6442 #define DMA_IFCR_CHTIF2_Pos (6U) 6443 #define DMA_IFCR_CHTIF2_Msk (0x1UL << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */ 6444 #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */ 6445 #define DMA_IFCR_CTEIF2_Pos (7U) 6446 #define DMA_IFCR_CTEIF2_Msk (0x1UL << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */ 6447 #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */ 6448 #define DMA_IFCR_CGIF3_Pos (8U) 6449 #define DMA_IFCR_CGIF3_Msk (0x1UL << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */ 6450 #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */ 6451 #define DMA_IFCR_CTCIF3_Pos (9U) 6452 #define DMA_IFCR_CTCIF3_Msk (0x1UL << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */ 6453 #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */ 6454 #define DMA_IFCR_CHTIF3_Pos (10U) 6455 #define DMA_IFCR_CHTIF3_Msk (0x1UL << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */ 6456 #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */ 6457 #define DMA_IFCR_CTEIF3_Pos (11U) 6458 #define DMA_IFCR_CTEIF3_Msk (0x1UL << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */ 6459 #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */ 6460 #define DMA_IFCR_CGIF4_Pos (12U) 6461 #define DMA_IFCR_CGIF4_Msk (0x1UL << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */ 6462 #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */ 6463 #define DMA_IFCR_CTCIF4_Pos (13U) 6464 #define DMA_IFCR_CTCIF4_Msk (0x1UL << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */ 6465 #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */ 6466 #define DMA_IFCR_CHTIF4_Pos (14U) 6467 #define DMA_IFCR_CHTIF4_Msk (0x1UL << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */ 6468 #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */ 6469 #define DMA_IFCR_CTEIF4_Pos (15U) 6470 #define DMA_IFCR_CTEIF4_Msk (0x1UL << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */ 6471 #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */ 6472 #define DMA_IFCR_CGIF5_Pos (16U) 6473 #define DMA_IFCR_CGIF5_Msk (0x1UL << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */ 6474 #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */ 6475 #define DMA_IFCR_CTCIF5_Pos (17U) 6476 #define DMA_IFCR_CTCIF5_Msk (0x1UL << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */ 6477 #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */ 6478 #define DMA_IFCR_CHTIF5_Pos (18U) 6479 #define DMA_IFCR_CHTIF5_Msk (0x1UL << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */ 6480 #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */ 6481 #define DMA_IFCR_CTEIF5_Pos (19U) 6482 #define DMA_IFCR_CTEIF5_Msk (0x1UL << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */ 6483 #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */ 6484 #define DMA_IFCR_CGIF6_Pos (20U) 6485 #define DMA_IFCR_CGIF6_Msk (0x1UL << DMA_IFCR_CGIF6_Pos) /*!< 0x00100000 */ 6486 #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */ 6487 #define DMA_IFCR_CTCIF6_Pos (21U) 6488 #define DMA_IFCR_CTCIF6_Msk (0x1UL << DMA_IFCR_CTCIF6_Pos) /*!< 0x00200000 */ 6489 #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */ 6490 #define DMA_IFCR_CHTIF6_Pos (22U) 6491 #define DMA_IFCR_CHTIF6_Msk (0x1UL << DMA_IFCR_CHTIF6_Pos) /*!< 0x00400000 */ 6492 #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */ 6493 #define DMA_IFCR_CTEIF6_Pos (23U) 6494 #define DMA_IFCR_CTEIF6_Msk (0x1UL << DMA_IFCR_CTEIF6_Pos) /*!< 0x00800000 */ 6495 #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */ 6496 #define DMA_IFCR_CGIF7_Pos (24U) 6497 #define DMA_IFCR_CGIF7_Msk (0x1UL << DMA_IFCR_CGIF7_Pos) /*!< 0x01000000 */ 6498 #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */ 6499 #define DMA_IFCR_CTCIF7_Pos (25U) 6500 #define DMA_IFCR_CTCIF7_Msk (0x1UL << DMA_IFCR_CTCIF7_Pos) /*!< 0x02000000 */ 6501 #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */ 6502 #define DMA_IFCR_CHTIF7_Pos (26U) 6503 #define DMA_IFCR_CHTIF7_Msk (0x1UL << DMA_IFCR_CHTIF7_Pos) /*!< 0x04000000 */ 6504 #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */ 6505 #define DMA_IFCR_CTEIF7_Pos (27U) 6506 #define DMA_IFCR_CTEIF7_Msk (0x1UL << DMA_IFCR_CTEIF7_Pos) /*!< 0x08000000 */ 6507 #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */ 6508 6509 /******************* Bit definition for DMA_CCR register ********************/ 6510 #define DMA_CCR_EN_Pos (0U) 6511 #define DMA_CCR_EN_Msk (0x1UL << DMA_CCR_EN_Pos) /*!< 0x00000001 */ 6512 #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */ 6513 #define DMA_CCR_TCIE_Pos (1U) 6514 #define DMA_CCR_TCIE_Msk (0x1UL << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */ 6515 #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */ 6516 #define DMA_CCR_HTIE_Pos (2U) 6517 #define DMA_CCR_HTIE_Msk (0x1UL << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */ 6518 #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */ 6519 #define DMA_CCR_TEIE_Pos (3U) 6520 #define DMA_CCR_TEIE_Msk (0x1UL << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */ 6521 #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */ 6522 #define DMA_CCR_DIR_Pos (4U) 6523 #define DMA_CCR_DIR_Msk (0x1UL << DMA_CCR_DIR_Pos) /*!< 0x00000010 */ 6524 #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */ 6525 #define DMA_CCR_CIRC_Pos (5U) 6526 #define DMA_CCR_CIRC_Msk (0x1UL << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */ 6527 #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */ 6528 #define DMA_CCR_PINC_Pos (6U) 6529 #define DMA_CCR_PINC_Msk (0x1UL << DMA_CCR_PINC_Pos) /*!< 0x00000040 */ 6530 #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */ 6531 #define DMA_CCR_MINC_Pos (7U) 6532 #define DMA_CCR_MINC_Msk (0x1UL << DMA_CCR_MINC_Pos) /*!< 0x00000080 */ 6533 #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */ 6534 6535 #define DMA_CCR_PSIZE_Pos (8U) 6536 #define DMA_CCR_PSIZE_Msk (0x3UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */ 6537 #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */ 6538 #define DMA_CCR_PSIZE_0 (0x1UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */ 6539 #define DMA_CCR_PSIZE_1 (0x2UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */ 6540 6541 #define DMA_CCR_MSIZE_Pos (10U) 6542 #define DMA_CCR_MSIZE_Msk (0x3UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */ 6543 #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */ 6544 #define DMA_CCR_MSIZE_0 (0x1UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */ 6545 #define DMA_CCR_MSIZE_1 (0x2UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */ 6546 6547 #define DMA_CCR_PL_Pos (12U) 6548 #define DMA_CCR_PL_Msk (0x3UL << DMA_CCR_PL_Pos) /*!< 0x00003000 */ 6549 #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level)*/ 6550 #define DMA_CCR_PL_0 (0x1UL << DMA_CCR_PL_Pos) /*!< 0x00001000 */ 6551 #define DMA_CCR_PL_1 (0x2UL << DMA_CCR_PL_Pos) /*!< 0x00002000 */ 6552 6553 #define DMA_CCR_MEM2MEM_Pos (14U) 6554 #define DMA_CCR_MEM2MEM_Msk (0x1UL << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */ 6555 #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */ 6556 6557 /****************** Bit definition for DMA_CNDTR register *******************/ 6558 #define DMA_CNDTR_NDT_Pos (0U) 6559 #define DMA_CNDTR_NDT_Msk (0xFFFFUL << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */ 6560 #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */ 6561 6562 /****************** Bit definition for DMA_CPAR register ********************/ 6563 #define DMA_CPAR_PA_Pos (0U) 6564 #define DMA_CPAR_PA_Msk (0xFFFFFFFFUL << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */ 6565 #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */ 6566 6567 /****************** Bit definition for DMA_CMAR register ********************/ 6568 #define DMA_CMAR_MA_Pos (0U) 6569 #define DMA_CMAR_MA_Msk (0xFFFFFFFFUL << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */ 6570 #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */ 6571 6572 6573 /******************* Bit definition for DMA_CSELR register *******************/ 6574 #define DMA_CSELR_C1S_Pos (0U) 6575 #define DMA_CSELR_C1S_Msk (0xFUL << DMA_CSELR_C1S_Pos) /*!< 0x0000000F */ 6576 #define DMA_CSELR_C1S DMA_CSELR_C1S_Msk /*!< Channel 1 Selection */ 6577 #define DMA_CSELR_C2S_Pos (4U) 6578 #define DMA_CSELR_C2S_Msk (0xFUL << DMA_CSELR_C2S_Pos) /*!< 0x000000F0 */ 6579 #define DMA_CSELR_C2S DMA_CSELR_C2S_Msk /*!< Channel 2 Selection */ 6580 #define DMA_CSELR_C3S_Pos (8U) 6581 #define DMA_CSELR_C3S_Msk (0xFUL << DMA_CSELR_C3S_Pos) /*!< 0x00000F00 */ 6582 #define DMA_CSELR_C3S DMA_CSELR_C3S_Msk /*!< Channel 3 Selection */ 6583 #define DMA_CSELR_C4S_Pos (12U) 6584 #define DMA_CSELR_C4S_Msk (0xFUL << DMA_CSELR_C4S_Pos) /*!< 0x0000F000 */ 6585 #define DMA_CSELR_C4S DMA_CSELR_C4S_Msk /*!< Channel 4 Selection */ 6586 #define DMA_CSELR_C5S_Pos (16U) 6587 #define DMA_CSELR_C5S_Msk (0xFUL << DMA_CSELR_C5S_Pos) /*!< 0x000F0000 */ 6588 #define DMA_CSELR_C5S DMA_CSELR_C5S_Msk /*!< Channel 5 Selection */ 6589 #define DMA_CSELR_C6S_Pos (20U) 6590 #define DMA_CSELR_C6S_Msk (0xFUL << DMA_CSELR_C6S_Pos) /*!< 0x00F00000 */ 6591 #define DMA_CSELR_C6S DMA_CSELR_C6S_Msk /*!< Channel 6 Selection */ 6592 #define DMA_CSELR_C7S_Pos (24U) 6593 #define DMA_CSELR_C7S_Msk (0xFUL << DMA_CSELR_C7S_Pos) /*!< 0x0F000000 */ 6594 #define DMA_CSELR_C7S DMA_CSELR_C7S_Msk /*!< Channel 7 Selection */ 6595 6596 /******************************************************************************/ 6597 /* */ 6598 /* External Interrupt/Event Controller */ 6599 /* */ 6600 /******************************************************************************/ 6601 /******************* Bit definition for EXTI_IMR1 register ******************/ 6602 #define EXTI_IMR1_IM0_Pos (0U) 6603 #define EXTI_IMR1_IM0_Msk (0x1UL << EXTI_IMR1_IM0_Pos) /*!< 0x00000001 */ 6604 #define EXTI_IMR1_IM0 EXTI_IMR1_IM0_Msk /*!< Interrupt Mask on line 0 */ 6605 #define EXTI_IMR1_IM1_Pos (1U) 6606 #define EXTI_IMR1_IM1_Msk (0x1UL << EXTI_IMR1_IM1_Pos) /*!< 0x00000002 */ 6607 #define EXTI_IMR1_IM1 EXTI_IMR1_IM1_Msk /*!< Interrupt Mask on line 1 */ 6608 #define EXTI_IMR1_IM2_Pos (2U) 6609 #define EXTI_IMR1_IM2_Msk (0x1UL << EXTI_IMR1_IM2_Pos) /*!< 0x00000004 */ 6610 #define EXTI_IMR1_IM2 EXTI_IMR1_IM2_Msk /*!< Interrupt Mask on line 2 */ 6611 #define EXTI_IMR1_IM3_Pos (3U) 6612 #define EXTI_IMR1_IM3_Msk (0x1UL << EXTI_IMR1_IM3_Pos) /*!< 0x00000008 */ 6613 #define EXTI_IMR1_IM3 EXTI_IMR1_IM3_Msk /*!< Interrupt Mask on line 3 */ 6614 #define EXTI_IMR1_IM4_Pos (4U) 6615 #define EXTI_IMR1_IM4_Msk (0x1UL << EXTI_IMR1_IM4_Pos) /*!< 0x00000010 */ 6616 #define EXTI_IMR1_IM4 EXTI_IMR1_IM4_Msk /*!< Interrupt Mask on line 4 */ 6617 #define EXTI_IMR1_IM5_Pos (5U) 6618 #define EXTI_IMR1_IM5_Msk (0x1UL << EXTI_IMR1_IM5_Pos) /*!< 0x00000020 */ 6619 #define EXTI_IMR1_IM5 EXTI_IMR1_IM5_Msk /*!< Interrupt Mask on line 5 */ 6620 #define EXTI_IMR1_IM6_Pos (6U) 6621 #define EXTI_IMR1_IM6_Msk (0x1UL << EXTI_IMR1_IM6_Pos) /*!< 0x00000040 */ 6622 #define EXTI_IMR1_IM6 EXTI_IMR1_IM6_Msk /*!< Interrupt Mask on line 6 */ 6623 #define EXTI_IMR1_IM7_Pos (7U) 6624 #define EXTI_IMR1_IM7_Msk (0x1UL << EXTI_IMR1_IM7_Pos) /*!< 0x00000080 */ 6625 #define EXTI_IMR1_IM7 EXTI_IMR1_IM7_Msk /*!< Interrupt Mask on line 7 */ 6626 #define EXTI_IMR1_IM8_Pos (8U) 6627 #define EXTI_IMR1_IM8_Msk (0x1UL << EXTI_IMR1_IM8_Pos) /*!< 0x00000100 */ 6628 #define EXTI_IMR1_IM8 EXTI_IMR1_IM8_Msk /*!< Interrupt Mask on line 8 */ 6629 #define EXTI_IMR1_IM9_Pos (9U) 6630 #define EXTI_IMR1_IM9_Msk (0x1UL << EXTI_IMR1_IM9_Pos) /*!< 0x00000200 */ 6631 #define EXTI_IMR1_IM9 EXTI_IMR1_IM9_Msk /*!< Interrupt Mask on line 9 */ 6632 #define EXTI_IMR1_IM10_Pos (10U) 6633 #define EXTI_IMR1_IM10_Msk (0x1UL << EXTI_IMR1_IM10_Pos) /*!< 0x00000400 */ 6634 #define EXTI_IMR1_IM10 EXTI_IMR1_IM10_Msk /*!< Interrupt Mask on line 10 */ 6635 #define EXTI_IMR1_IM11_Pos (11U) 6636 #define EXTI_IMR1_IM11_Msk (0x1UL << EXTI_IMR1_IM11_Pos) /*!< 0x00000800 */ 6637 #define EXTI_IMR1_IM11 EXTI_IMR1_IM11_Msk /*!< Interrupt Mask on line 11 */ 6638 #define EXTI_IMR1_IM12_Pos (12U) 6639 #define EXTI_IMR1_IM12_Msk (0x1UL << EXTI_IMR1_IM12_Pos) /*!< 0x00001000 */ 6640 #define EXTI_IMR1_IM12 EXTI_IMR1_IM12_Msk /*!< Interrupt Mask on line 12 */ 6641 #define EXTI_IMR1_IM13_Pos (13U) 6642 #define EXTI_IMR1_IM13_Msk (0x1UL << EXTI_IMR1_IM13_Pos) /*!< 0x00002000 */ 6643 #define EXTI_IMR1_IM13 EXTI_IMR1_IM13_Msk /*!< Interrupt Mask on line 13 */ 6644 #define EXTI_IMR1_IM14_Pos (14U) 6645 #define EXTI_IMR1_IM14_Msk (0x1UL << EXTI_IMR1_IM14_Pos) /*!< 0x00004000 */ 6646 #define EXTI_IMR1_IM14 EXTI_IMR1_IM14_Msk /*!< Interrupt Mask on line 14 */ 6647 #define EXTI_IMR1_IM15_Pos (15U) 6648 #define EXTI_IMR1_IM15_Msk (0x1UL << EXTI_IMR1_IM15_Pos) /*!< 0x00008000 */ 6649 #define EXTI_IMR1_IM15 EXTI_IMR1_IM15_Msk /*!< Interrupt Mask on line 15 */ 6650 #define EXTI_IMR1_IM16_Pos (16U) 6651 #define EXTI_IMR1_IM16_Msk (0x1UL << EXTI_IMR1_IM16_Pos) /*!< 0x00010000 */ 6652 #define EXTI_IMR1_IM16 EXTI_IMR1_IM16_Msk /*!< Interrupt Mask on line 16 */ 6653 #define EXTI_IMR1_IM17_Pos (17U) 6654 #define EXTI_IMR1_IM17_Msk (0x1UL << EXTI_IMR1_IM17_Pos) /*!< 0x00020000 */ 6655 #define EXTI_IMR1_IM17 EXTI_IMR1_IM17_Msk /*!< Interrupt Mask on line 17 */ 6656 #define EXTI_IMR1_IM18_Pos (18U) 6657 #define EXTI_IMR1_IM18_Msk (0x1UL << EXTI_IMR1_IM18_Pos) /*!< 0x00040000 */ 6658 #define EXTI_IMR1_IM18 EXTI_IMR1_IM18_Msk /*!< Interrupt Mask on line 18 */ 6659 #define EXTI_IMR1_IM19_Pos (19U) 6660 #define EXTI_IMR1_IM19_Msk (0x1UL << EXTI_IMR1_IM19_Pos) /*!< 0x00080000 */ 6661 #define EXTI_IMR1_IM19 EXTI_IMR1_IM19_Msk /*!< Interrupt Mask on line 19 */ 6662 #define EXTI_IMR1_IM20_Pos (20U) 6663 #define EXTI_IMR1_IM20_Msk (0x1UL << EXTI_IMR1_IM20_Pos) /*!< 0x00100000 */ 6664 #define EXTI_IMR1_IM20 EXTI_IMR1_IM20_Msk /*!< Interrupt Mask on line 20 */ 6665 #define EXTI_IMR1_IM21_Pos (21U) 6666 #define EXTI_IMR1_IM21_Msk (0x1UL << EXTI_IMR1_IM21_Pos) /*!< 0x00200000 */ 6667 #define EXTI_IMR1_IM21 EXTI_IMR1_IM21_Msk /*!< Interrupt Mask on line 21 */ 6668 #define EXTI_IMR1_IM22_Pos (22U) 6669 #define EXTI_IMR1_IM22_Msk (0x1UL << EXTI_IMR1_IM22_Pos) /*!< 0x00400000 */ 6670 #define EXTI_IMR1_IM22 EXTI_IMR1_IM22_Msk /*!< Interrupt Mask on line 22 */ 6671 #define EXTI_IMR1_IM23_Pos (23U) 6672 #define EXTI_IMR1_IM23_Msk (0x1UL << EXTI_IMR1_IM23_Pos) /*!< 0x00800000 */ 6673 #define EXTI_IMR1_IM23 EXTI_IMR1_IM23_Msk /*!< Interrupt Mask on line 23 */ 6674 #define EXTI_IMR1_IM24_Pos (24U) 6675 #define EXTI_IMR1_IM24_Msk (0x1UL << EXTI_IMR1_IM24_Pos) /*!< 0x01000000 */ 6676 #define EXTI_IMR1_IM24 EXTI_IMR1_IM24_Msk /*!< Interrupt Mask on line 24 */ 6677 #define EXTI_IMR1_IM25_Pos (25U) 6678 #define EXTI_IMR1_IM25_Msk (0x1UL << EXTI_IMR1_IM25_Pos) /*!< 0x02000000 */ 6679 #define EXTI_IMR1_IM25 EXTI_IMR1_IM25_Msk /*!< Interrupt Mask on line 25 */ 6680 #define EXTI_IMR1_IM26_Pos (26U) 6681 #define EXTI_IMR1_IM26_Msk (0x1UL << EXTI_IMR1_IM26_Pos) /*!< 0x04000000 */ 6682 #define EXTI_IMR1_IM26 EXTI_IMR1_IM26_Msk /*!< Interrupt Mask on line 26 */ 6683 #define EXTI_IMR1_IM27_Pos (27U) 6684 #define EXTI_IMR1_IM27_Msk (0x1UL << EXTI_IMR1_IM27_Pos) /*!< 0x08000000 */ 6685 #define EXTI_IMR1_IM27 EXTI_IMR1_IM27_Msk /*!< Interrupt Mask on line 27 */ 6686 #define EXTI_IMR1_IM28_Pos (28U) 6687 #define EXTI_IMR1_IM28_Msk (0x1UL << EXTI_IMR1_IM28_Pos) /*!< 0x10000000 */ 6688 #define EXTI_IMR1_IM28 EXTI_IMR1_IM28_Msk /*!< Interrupt Mask on line 28 */ 6689 #define EXTI_IMR1_IM29_Pos (29U) 6690 #define EXTI_IMR1_IM29_Msk (0x1UL << EXTI_IMR1_IM29_Pos) /*!< 0x20000000 */ 6691 #define EXTI_IMR1_IM29 EXTI_IMR1_IM29_Msk /*!< Interrupt Mask on line 29 */ 6692 #define EXTI_IMR1_IM31_Pos (31U) 6693 #define EXTI_IMR1_IM31_Msk (0x1UL << EXTI_IMR1_IM31_Pos) /*!< 0x80000000 */ 6694 #define EXTI_IMR1_IM31 EXTI_IMR1_IM31_Msk /*!< Interrupt Mask on line 31 */ 6695 #define EXTI_IMR1_IM_Pos (0U) 6696 #define EXTI_IMR1_IM_Msk (0xBFFFFFFFUL << EXTI_IMR1_IM_Pos) /*!< 0xBFFFFFFF */ 6697 #define EXTI_IMR1_IM EXTI_IMR1_IM_Msk /*!< Interrupt Mask All */ 6698 6699 /******************* Bit definition for EXTI_EMR1 register ******************/ 6700 #define EXTI_EMR1_EM0_Pos (0U) 6701 #define EXTI_EMR1_EM0_Msk (0x1UL << EXTI_EMR1_EM0_Pos) /*!< 0x00000001 */ 6702 #define EXTI_EMR1_EM0 EXTI_EMR1_EM0_Msk /*!< Event Mask on line 0 */ 6703 #define EXTI_EMR1_EM1_Pos (1U) 6704 #define EXTI_EMR1_EM1_Msk (0x1UL << EXTI_EMR1_EM1_Pos) /*!< 0x00000002 */ 6705 #define EXTI_EMR1_EM1 EXTI_EMR1_EM1_Msk /*!< Event Mask on line 1 */ 6706 #define EXTI_EMR1_EM2_Pos (2U) 6707 #define EXTI_EMR1_EM2_Msk (0x1UL << EXTI_EMR1_EM2_Pos) /*!< 0x00000004 */ 6708 #define EXTI_EMR1_EM2 EXTI_EMR1_EM2_Msk /*!< Event Mask on line 2 */ 6709 #define EXTI_EMR1_EM3_Pos (3U) 6710 #define EXTI_EMR1_EM3_Msk (0x1UL << EXTI_EMR1_EM3_Pos) /*!< 0x00000008 */ 6711 #define EXTI_EMR1_EM3 EXTI_EMR1_EM3_Msk /*!< Event Mask on line 3 */ 6712 #define EXTI_EMR1_EM4_Pos (4U) 6713 #define EXTI_EMR1_EM4_Msk (0x1UL << EXTI_EMR1_EM4_Pos) /*!< 0x00000010 */ 6714 #define EXTI_EMR1_EM4 EXTI_EMR1_EM4_Msk /*!< Event Mask on line 4 */ 6715 #define EXTI_EMR1_EM5_Pos (5U) 6716 #define EXTI_EMR1_EM5_Msk (0x1UL << EXTI_EMR1_EM5_Pos) /*!< 0x00000020 */ 6717 #define EXTI_EMR1_EM5 EXTI_EMR1_EM5_Msk /*!< Event Mask on line 5 */ 6718 #define EXTI_EMR1_EM6_Pos (6U) 6719 #define EXTI_EMR1_EM6_Msk (0x1UL << EXTI_EMR1_EM6_Pos) /*!< 0x00000040 */ 6720 #define EXTI_EMR1_EM6 EXTI_EMR1_EM6_Msk /*!< Event Mask on line 6 */ 6721 #define EXTI_EMR1_EM7_Pos (7U) 6722 #define EXTI_EMR1_EM7_Msk (0x1UL << EXTI_EMR1_EM7_Pos) /*!< 0x00000080 */ 6723 #define EXTI_EMR1_EM7 EXTI_EMR1_EM7_Msk /*!< Event Mask on line 7 */ 6724 #define EXTI_EMR1_EM8_Pos (8U) 6725 #define EXTI_EMR1_EM8_Msk (0x1UL << EXTI_EMR1_EM8_Pos) /*!< 0x00000100 */ 6726 #define EXTI_EMR1_EM8 EXTI_EMR1_EM8_Msk /*!< Event Mask on line 8 */ 6727 #define EXTI_EMR1_EM9_Pos (9U) 6728 #define EXTI_EMR1_EM9_Msk (0x1UL << EXTI_EMR1_EM9_Pos) /*!< 0x00000200 */ 6729 #define EXTI_EMR1_EM9 EXTI_EMR1_EM9_Msk /*!< Event Mask on line 9 */ 6730 #define EXTI_EMR1_EM10_Pos (10U) 6731 #define EXTI_EMR1_EM10_Msk (0x1UL << EXTI_EMR1_EM10_Pos) /*!< 0x00000400 */ 6732 #define EXTI_EMR1_EM10 EXTI_EMR1_EM10_Msk /*!< Event Mask on line 10 */ 6733 #define EXTI_EMR1_EM11_Pos (11U) 6734 #define EXTI_EMR1_EM11_Msk (0x1UL << EXTI_EMR1_EM11_Pos) /*!< 0x00000800 */ 6735 #define EXTI_EMR1_EM11 EXTI_EMR1_EM11_Msk /*!< Event Mask on line 11 */ 6736 #define EXTI_EMR1_EM12_Pos (12U) 6737 #define EXTI_EMR1_EM12_Msk (0x1UL << EXTI_EMR1_EM12_Pos) /*!< 0x00001000 */ 6738 #define EXTI_EMR1_EM12 EXTI_EMR1_EM12_Msk /*!< Event Mask on line 12 */ 6739 #define EXTI_EMR1_EM13_Pos (13U) 6740 #define EXTI_EMR1_EM13_Msk (0x1UL << EXTI_EMR1_EM13_Pos) /*!< 0x00002000 */ 6741 #define EXTI_EMR1_EM13 EXTI_EMR1_EM13_Msk /*!< Event Mask on line 13 */ 6742 #define EXTI_EMR1_EM14_Pos (14U) 6743 #define EXTI_EMR1_EM14_Msk (0x1UL << EXTI_EMR1_EM14_Pos) /*!< 0x00004000 */ 6744 #define EXTI_EMR1_EM14 EXTI_EMR1_EM14_Msk /*!< Event Mask on line 14 */ 6745 #define EXTI_EMR1_EM15_Pos (15U) 6746 #define EXTI_EMR1_EM15_Msk (0x1UL << EXTI_EMR1_EM15_Pos) /*!< 0x00008000 */ 6747 #define EXTI_EMR1_EM15 EXTI_EMR1_EM15_Msk /*!< Event Mask on line 15 */ 6748 #define EXTI_EMR1_EM16_Pos (16U) 6749 #define EXTI_EMR1_EM16_Msk (0x1UL << EXTI_EMR1_EM16_Pos) /*!< 0x00010000 */ 6750 #define EXTI_EMR1_EM16 EXTI_EMR1_EM16_Msk /*!< Event Mask on line 16 */ 6751 #define EXTI_EMR1_EM17_Pos (17U) 6752 #define EXTI_EMR1_EM17_Msk (0x1UL << EXTI_EMR1_EM17_Pos) /*!< 0x00020000 */ 6753 #define EXTI_EMR1_EM17 EXTI_EMR1_EM17_Msk /*!< Event Mask on line 17 */ 6754 #define EXTI_EMR1_EM18_Pos (18U) 6755 #define EXTI_EMR1_EM18_Msk (0x1UL << EXTI_EMR1_EM18_Pos) /*!< 0x00040000 */ 6756 #define EXTI_EMR1_EM18 EXTI_EMR1_EM18_Msk /*!< Event Mask on line 18 */ 6757 #define EXTI_EMR1_EM19_Pos (19U) 6758 #define EXTI_EMR1_EM19_Msk (0x1UL << EXTI_EMR1_EM19_Pos) /*!< 0x00080000 */ 6759 #define EXTI_EMR1_EM19 EXTI_EMR1_EM19_Msk /*!< Event Mask on line 19 */ 6760 #define EXTI_EMR1_EM20_Pos (20U) 6761 #define EXTI_EMR1_EM20_Msk (0x1UL << EXTI_EMR1_EM20_Pos) /*!< 0x00100000 */ 6762 #define EXTI_EMR1_EM20 EXTI_EMR1_EM20_Msk /*!< Event Mask on line 20 */ 6763 #define EXTI_EMR1_EM21_Pos (21U) 6764 #define EXTI_EMR1_EM21_Msk (0x1UL << EXTI_EMR1_EM21_Pos) /*!< 0x00200000 */ 6765 #define EXTI_EMR1_EM21 EXTI_EMR1_EM21_Msk /*!< Event Mask on line 21 */ 6766 #define EXTI_EMR1_EM22_Pos (22U) 6767 #define EXTI_EMR1_EM22_Msk (0x1UL << EXTI_EMR1_EM22_Pos) /*!< 0x00400000 */ 6768 #define EXTI_EMR1_EM22 EXTI_EMR1_EM22_Msk /*!< Event Mask on line 22 */ 6769 #define EXTI_EMR1_EM23_Pos (23U) 6770 #define EXTI_EMR1_EM23_Msk (0x1UL << EXTI_EMR1_EM23_Pos) /*!< 0x00800000 */ 6771 #define EXTI_EMR1_EM23 EXTI_EMR1_EM23_Msk /*!< Event Mask on line 23 */ 6772 #define EXTI_EMR1_EM24_Pos (24U) 6773 #define EXTI_EMR1_EM24_Msk (0x1UL << EXTI_EMR1_EM24_Pos) /*!< 0x01000000 */ 6774 #define EXTI_EMR1_EM24 EXTI_EMR1_EM24_Msk /*!< Event Mask on line 24 */ 6775 #define EXTI_EMR1_EM25_Pos (25U) 6776 #define EXTI_EMR1_EM25_Msk (0x1UL << EXTI_EMR1_EM25_Pos) /*!< 0x02000000 */ 6777 #define EXTI_EMR1_EM25 EXTI_EMR1_EM25_Msk /*!< Event Mask on line 25 */ 6778 #define EXTI_EMR1_EM26_Pos (26U) 6779 #define EXTI_EMR1_EM26_Msk (0x1UL << EXTI_EMR1_EM26_Pos) /*!< 0x04000000 */ 6780 #define EXTI_EMR1_EM26 EXTI_EMR1_EM26_Msk /*!< Event Mask on line 26 */ 6781 #define EXTI_EMR1_EM27_Pos (27U) 6782 #define EXTI_EMR1_EM27_Msk (0x1UL << EXTI_EMR1_EM27_Pos) /*!< 0x08000000 */ 6783 #define EXTI_EMR1_EM27 EXTI_EMR1_EM27_Msk /*!< Event Mask on line 27 */ 6784 #define EXTI_EMR1_EM28_Pos (28U) 6785 #define EXTI_EMR1_EM28_Msk (0x1UL << EXTI_EMR1_EM28_Pos) /*!< 0x10000000 */ 6786 #define EXTI_EMR1_EM28 EXTI_EMR1_EM28_Msk /*!< Event Mask on line 28 */ 6787 #define EXTI_EMR1_EM29_Pos (29U) 6788 #define EXTI_EMR1_EM29_Msk (0x1UL << EXTI_EMR1_EM29_Pos) /*!< 0x20000000 */ 6789 #define EXTI_EMR1_EM29 EXTI_EMR1_EM29_Msk /*!< Event Mask on line 29 */ 6790 #define EXTI_EMR1_EM31_Pos (31U) 6791 #define EXTI_EMR1_EM31_Msk (0x1UL << EXTI_EMR1_EM31_Pos) /*!< 0x80000000 */ 6792 #define EXTI_EMR1_EM31 EXTI_EMR1_EM31_Msk /*!< Event Mask on line 31 */ 6793 6794 /****************** Bit definition for EXTI_RTSR1 register ******************/ 6795 #define EXTI_RTSR1_RT0_Pos (0U) 6796 #define EXTI_RTSR1_RT0_Msk (0x1UL << EXTI_RTSR1_RT0_Pos) /*!< 0x00000001 */ 6797 #define EXTI_RTSR1_RT0 EXTI_RTSR1_RT0_Msk /*!< Rising trigger event configuration bit of line 0 */ 6798 #define EXTI_RTSR1_RT1_Pos (1U) 6799 #define EXTI_RTSR1_RT1_Msk (0x1UL << EXTI_RTSR1_RT1_Pos) /*!< 0x00000002 */ 6800 #define EXTI_RTSR1_RT1 EXTI_RTSR1_RT1_Msk /*!< Rising trigger event configuration bit of line 1 */ 6801 #define EXTI_RTSR1_RT2_Pos (2U) 6802 #define EXTI_RTSR1_RT2_Msk (0x1UL << EXTI_RTSR1_RT2_Pos) /*!< 0x00000004 */ 6803 #define EXTI_RTSR1_RT2 EXTI_RTSR1_RT2_Msk /*!< Rising trigger event configuration bit of line 2 */ 6804 #define EXTI_RTSR1_RT3_Pos (3U) 6805 #define EXTI_RTSR1_RT3_Msk (0x1UL << EXTI_RTSR1_RT3_Pos) /*!< 0x00000008 */ 6806 #define EXTI_RTSR1_RT3 EXTI_RTSR1_RT3_Msk /*!< Rising trigger event configuration bit of line 3 */ 6807 #define EXTI_RTSR1_RT4_Pos (4U) 6808 #define EXTI_RTSR1_RT4_Msk (0x1UL << EXTI_RTSR1_RT4_Pos) /*!< 0x00000010 */ 6809 #define EXTI_RTSR1_RT4 EXTI_RTSR1_RT4_Msk /*!< Rising trigger event configuration bit of line 4 */ 6810 #define EXTI_RTSR1_RT5_Pos (5U) 6811 #define EXTI_RTSR1_RT5_Msk (0x1UL << EXTI_RTSR1_RT5_Pos) /*!< 0x00000020 */ 6812 #define EXTI_RTSR1_RT5 EXTI_RTSR1_RT5_Msk /*!< Rising trigger event configuration bit of line 5 */ 6813 #define EXTI_RTSR1_RT6_Pos (6U) 6814 #define EXTI_RTSR1_RT6_Msk (0x1UL << EXTI_RTSR1_RT6_Pos) /*!< 0x00000040 */ 6815 #define EXTI_RTSR1_RT6 EXTI_RTSR1_RT6_Msk /*!< Rising trigger event configuration bit of line 6 */ 6816 #define EXTI_RTSR1_RT7_Pos (7U) 6817 #define EXTI_RTSR1_RT7_Msk (0x1UL << EXTI_RTSR1_RT7_Pos) /*!< 0x00000080 */ 6818 #define EXTI_RTSR1_RT7 EXTI_RTSR1_RT7_Msk /*!< Rising trigger event configuration bit of line 7 */ 6819 #define EXTI_RTSR1_RT8_Pos (8U) 6820 #define EXTI_RTSR1_RT8_Msk (0x1UL << EXTI_RTSR1_RT8_Pos) /*!< 0x00000100 */ 6821 #define EXTI_RTSR1_RT8 EXTI_RTSR1_RT8_Msk /*!< Rising trigger event configuration bit of line 8 */ 6822 #define EXTI_RTSR1_RT9_Pos (9U) 6823 #define EXTI_RTSR1_RT9_Msk (0x1UL << EXTI_RTSR1_RT9_Pos) /*!< 0x00000200 */ 6824 #define EXTI_RTSR1_RT9 EXTI_RTSR1_RT9_Msk /*!< Rising trigger event configuration bit of line 9 */ 6825 #define EXTI_RTSR1_RT10_Pos (10U) 6826 #define EXTI_RTSR1_RT10_Msk (0x1UL << EXTI_RTSR1_RT10_Pos) /*!< 0x00000400 */ 6827 #define EXTI_RTSR1_RT10 EXTI_RTSR1_RT10_Msk /*!< Rising trigger event configuration bit of line 10 */ 6828 #define EXTI_RTSR1_RT11_Pos (11U) 6829 #define EXTI_RTSR1_RT11_Msk (0x1UL << EXTI_RTSR1_RT11_Pos) /*!< 0x00000800 */ 6830 #define EXTI_RTSR1_RT11 EXTI_RTSR1_RT11_Msk /*!< Rising trigger event configuration bit of line 11 */ 6831 #define EXTI_RTSR1_RT12_Pos (12U) 6832 #define EXTI_RTSR1_RT12_Msk (0x1UL << EXTI_RTSR1_RT12_Pos) /*!< 0x00001000 */ 6833 #define EXTI_RTSR1_RT12 EXTI_RTSR1_RT12_Msk /*!< Rising trigger event configuration bit of line 12 */ 6834 #define EXTI_RTSR1_RT13_Pos (13U) 6835 #define EXTI_RTSR1_RT13_Msk (0x1UL << EXTI_RTSR1_RT13_Pos) /*!< 0x00002000 */ 6836 #define EXTI_RTSR1_RT13 EXTI_RTSR1_RT13_Msk /*!< Rising trigger event configuration bit of line 13 */ 6837 #define EXTI_RTSR1_RT14_Pos (14U) 6838 #define EXTI_RTSR1_RT14_Msk (0x1UL << EXTI_RTSR1_RT14_Pos) /*!< 0x00004000 */ 6839 #define EXTI_RTSR1_RT14 EXTI_RTSR1_RT14_Msk /*!< Rising trigger event configuration bit of line 14 */ 6840 #define EXTI_RTSR1_RT15_Pos (15U) 6841 #define EXTI_RTSR1_RT15_Msk (0x1UL << EXTI_RTSR1_RT15_Pos) /*!< 0x00008000 */ 6842 #define EXTI_RTSR1_RT15 EXTI_RTSR1_RT15_Msk /*!< Rising trigger event configuration bit of line 15 */ 6843 #define EXTI_RTSR1_RT16_Pos (16U) 6844 #define EXTI_RTSR1_RT16_Msk (0x1UL << EXTI_RTSR1_RT16_Pos) /*!< 0x00010000 */ 6845 #define EXTI_RTSR1_RT16 EXTI_RTSR1_RT16_Msk /*!< Rising trigger event configuration bit of line 16 */ 6846 #define EXTI_RTSR1_RT18_Pos (18U) 6847 #define EXTI_RTSR1_RT18_Msk (0x1UL << EXTI_RTSR1_RT18_Pos) /*!< 0x00040000 */ 6848 #define EXTI_RTSR1_RT18 EXTI_RTSR1_RT18_Msk /*!< Rising trigger event configuration bit of line 18 */ 6849 #define EXTI_RTSR1_RT19_Pos (19U) 6850 #define EXTI_RTSR1_RT19_Msk (0x1UL << EXTI_RTSR1_RT19_Pos) /*!< 0x00080000 */ 6851 #define EXTI_RTSR1_RT19 EXTI_RTSR1_RT19_Msk /*!< Rising trigger event configuration bit of line 19 */ 6852 #define EXTI_RTSR1_RT20_Pos (20U) 6853 #define EXTI_RTSR1_RT20_Msk (0x1UL << EXTI_RTSR1_RT20_Pos) /*!< 0x00100000 */ 6854 #define EXTI_RTSR1_RT20 EXTI_RTSR1_RT20_Msk /*!< Rising trigger event configuration bit of line 20 */ 6855 #define EXTI_RTSR1_RT21_Pos (21U) 6856 #define EXTI_RTSR1_RT21_Msk (0x1UL << EXTI_RTSR1_RT21_Pos) /*!< 0x00200000 */ 6857 #define EXTI_RTSR1_RT21 EXTI_RTSR1_RT21_Msk /*!< Rising trigger event configuration bit of line 21 */ 6858 #define EXTI_RTSR1_RT22_Pos (22U) 6859 #define EXTI_RTSR1_RT22_Msk (0x1UL << EXTI_RTSR1_RT22_Pos) /*!< 0x00400000 */ 6860 #define EXTI_RTSR1_RT22 EXTI_RTSR1_RT22_Msk /*!< Rising trigger event configuration bit of line 22 */ 6861 6862 /****************** Bit definition for EXTI_FTSR1 register ******************/ 6863 #define EXTI_FTSR1_FT0_Pos (0U) 6864 #define EXTI_FTSR1_FT0_Msk (0x1UL << EXTI_FTSR1_FT0_Pos) /*!< 0x00000001 */ 6865 #define EXTI_FTSR1_FT0 EXTI_FTSR1_FT0_Msk /*!< Falling trigger event configuration bit of line 0 */ 6866 #define EXTI_FTSR1_FT1_Pos (1U) 6867 #define EXTI_FTSR1_FT1_Msk (0x1UL << EXTI_FTSR1_FT1_Pos) /*!< 0x00000002 */ 6868 #define EXTI_FTSR1_FT1 EXTI_FTSR1_FT1_Msk /*!< Falling trigger event configuration bit of line 1 */ 6869 #define EXTI_FTSR1_FT2_Pos (2U) 6870 #define EXTI_FTSR1_FT2_Msk (0x1UL << EXTI_FTSR1_FT2_Pos) /*!< 0x00000004 */ 6871 #define EXTI_FTSR1_FT2 EXTI_FTSR1_FT2_Msk /*!< Falling trigger event configuration bit of line 2 */ 6872 #define EXTI_FTSR1_FT3_Pos (3U) 6873 #define EXTI_FTSR1_FT3_Msk (0x1UL << EXTI_FTSR1_FT3_Pos) /*!< 0x00000008 */ 6874 #define EXTI_FTSR1_FT3 EXTI_FTSR1_FT3_Msk /*!< Falling trigger event configuration bit of line 3 */ 6875 #define EXTI_FTSR1_FT4_Pos (4U) 6876 #define EXTI_FTSR1_FT4_Msk (0x1UL << EXTI_FTSR1_FT4_Pos) /*!< 0x00000010 */ 6877 #define EXTI_FTSR1_FT4 EXTI_FTSR1_FT4_Msk /*!< Falling trigger event configuration bit of line 4 */ 6878 #define EXTI_FTSR1_FT5_Pos (5U) 6879 #define EXTI_FTSR1_FT5_Msk (0x1UL << EXTI_FTSR1_FT5_Pos) /*!< 0x00000020 */ 6880 #define EXTI_FTSR1_FT5 EXTI_FTSR1_FT5_Msk /*!< Falling trigger event configuration bit of line 5 */ 6881 #define EXTI_FTSR1_FT6_Pos (6U) 6882 #define EXTI_FTSR1_FT6_Msk (0x1UL << EXTI_FTSR1_FT6_Pos) /*!< 0x00000040 */ 6883 #define EXTI_FTSR1_FT6 EXTI_FTSR1_FT6_Msk /*!< Falling trigger event configuration bit of line 6 */ 6884 #define EXTI_FTSR1_FT7_Pos (7U) 6885 #define EXTI_FTSR1_FT7_Msk (0x1UL << EXTI_FTSR1_FT7_Pos) /*!< 0x00000080 */ 6886 #define EXTI_FTSR1_FT7 EXTI_FTSR1_FT7_Msk /*!< Falling trigger event configuration bit of line 7 */ 6887 #define EXTI_FTSR1_FT8_Pos (8U) 6888 #define EXTI_FTSR1_FT8_Msk (0x1UL << EXTI_FTSR1_FT8_Pos) /*!< 0x00000100 */ 6889 #define EXTI_FTSR1_FT8 EXTI_FTSR1_FT8_Msk /*!< Falling trigger event configuration bit of line 8 */ 6890 #define EXTI_FTSR1_FT9_Pos (9U) 6891 #define EXTI_FTSR1_FT9_Msk (0x1UL << EXTI_FTSR1_FT9_Pos) /*!< 0x00000200 */ 6892 #define EXTI_FTSR1_FT9 EXTI_FTSR1_FT9_Msk /*!< Falling trigger event configuration bit of line 9 */ 6893 #define EXTI_FTSR1_FT10_Pos (10U) 6894 #define EXTI_FTSR1_FT10_Msk (0x1UL << EXTI_FTSR1_FT10_Pos) /*!< 0x00000400 */ 6895 #define EXTI_FTSR1_FT10 EXTI_FTSR1_FT10_Msk /*!< Falling trigger event configuration bit of line 10 */ 6896 #define EXTI_FTSR1_FT11_Pos (11U) 6897 #define EXTI_FTSR1_FT11_Msk (0x1UL << EXTI_FTSR1_FT11_Pos) /*!< 0x00000800 */ 6898 #define EXTI_FTSR1_FT11 EXTI_FTSR1_FT11_Msk /*!< Falling trigger event configuration bit of line 11 */ 6899 #define EXTI_FTSR1_FT12_Pos (12U) 6900 #define EXTI_FTSR1_FT12_Msk (0x1UL << EXTI_FTSR1_FT12_Pos) /*!< 0x00001000 */ 6901 #define EXTI_FTSR1_FT12 EXTI_FTSR1_FT12_Msk /*!< Falling trigger event configuration bit of line 12 */ 6902 #define EXTI_FTSR1_FT13_Pos (13U) 6903 #define EXTI_FTSR1_FT13_Msk (0x1UL << EXTI_FTSR1_FT13_Pos) /*!< 0x00002000 */ 6904 #define EXTI_FTSR1_FT13 EXTI_FTSR1_FT13_Msk /*!< Falling trigger event configuration bit of line 13 */ 6905 #define EXTI_FTSR1_FT14_Pos (14U) 6906 #define EXTI_FTSR1_FT14_Msk (0x1UL << EXTI_FTSR1_FT14_Pos) /*!< 0x00004000 */ 6907 #define EXTI_FTSR1_FT14 EXTI_FTSR1_FT14_Msk /*!< Falling trigger event configuration bit of line 14 */ 6908 #define EXTI_FTSR1_FT15_Pos (15U) 6909 #define EXTI_FTSR1_FT15_Msk (0x1UL << EXTI_FTSR1_FT15_Pos) /*!< 0x00008000 */ 6910 #define EXTI_FTSR1_FT15 EXTI_FTSR1_FT15_Msk /*!< Falling trigger event configuration bit of line 15 */ 6911 #define EXTI_FTSR1_FT16_Pos (16U) 6912 #define EXTI_FTSR1_FT16_Msk (0x1UL << EXTI_FTSR1_FT16_Pos) /*!< 0x00010000 */ 6913 #define EXTI_FTSR1_FT16 EXTI_FTSR1_FT16_Msk /*!< Falling trigger event configuration bit of line 16 */ 6914 #define EXTI_FTSR1_FT18_Pos (18U) 6915 #define EXTI_FTSR1_FT18_Msk (0x1UL << EXTI_FTSR1_FT18_Pos) /*!< 0x00040000 */ 6916 #define EXTI_FTSR1_FT18 EXTI_FTSR1_FT18_Msk /*!< Falling trigger event configuration bit of line 18 */ 6917 #define EXTI_FTSR1_FT19_Pos (19U) 6918 #define EXTI_FTSR1_FT19_Msk (0x1UL << EXTI_FTSR1_FT19_Pos) /*!< 0x00080000 */ 6919 #define EXTI_FTSR1_FT19 EXTI_FTSR1_FT19_Msk /*!< Falling trigger event configuration bit of line 19 */ 6920 #define EXTI_FTSR1_FT20_Pos (20U) 6921 #define EXTI_FTSR1_FT20_Msk (0x1UL << EXTI_FTSR1_FT20_Pos) /*!< 0x00100000 */ 6922 #define EXTI_FTSR1_FT20 EXTI_FTSR1_FT20_Msk /*!< Falling trigger event configuration bit of line 20 */ 6923 #define EXTI_FTSR1_FT21_Pos (21U) 6924 #define EXTI_FTSR1_FT21_Msk (0x1UL << EXTI_FTSR1_FT21_Pos) /*!< 0x00200000 */ 6925 #define EXTI_FTSR1_FT21 EXTI_FTSR1_FT21_Msk /*!< Falling trigger event configuration bit of line 21 */ 6926 #define EXTI_FTSR1_FT22_Pos (22U) 6927 #define EXTI_FTSR1_FT22_Msk (0x1UL << EXTI_FTSR1_FT22_Pos) /*!< 0x00400000 */ 6928 #define EXTI_FTSR1_FT22 EXTI_FTSR1_FT22_Msk /*!< Falling trigger event configuration bit of line 22 */ 6929 6930 /****************** Bit definition for EXTI_SWIER1 register *****************/ 6931 #define EXTI_SWIER1_SWI0_Pos (0U) 6932 #define EXTI_SWIER1_SWI0_Msk (0x1UL << EXTI_SWIER1_SWI0_Pos) /*!< 0x00000001 */ 6933 #define EXTI_SWIER1_SWI0 EXTI_SWIER1_SWI0_Msk /*!< Software Interrupt on line 0 */ 6934 #define EXTI_SWIER1_SWI1_Pos (1U) 6935 #define EXTI_SWIER1_SWI1_Msk (0x1UL << EXTI_SWIER1_SWI1_Pos) /*!< 0x00000002 */ 6936 #define EXTI_SWIER1_SWI1 EXTI_SWIER1_SWI1_Msk /*!< Software Interrupt on line 1 */ 6937 #define EXTI_SWIER1_SWI2_Pos (2U) 6938 #define EXTI_SWIER1_SWI2_Msk (0x1UL << EXTI_SWIER1_SWI2_Pos) /*!< 0x00000004 */ 6939 #define EXTI_SWIER1_SWI2 EXTI_SWIER1_SWI2_Msk /*!< Software Interrupt on line 2 */ 6940 #define EXTI_SWIER1_SWI3_Pos (3U) 6941 #define EXTI_SWIER1_SWI3_Msk (0x1UL << EXTI_SWIER1_SWI3_Pos) /*!< 0x00000008 */ 6942 #define EXTI_SWIER1_SWI3 EXTI_SWIER1_SWI3_Msk /*!< Software Interrupt on line 3 */ 6943 #define EXTI_SWIER1_SWI4_Pos (4U) 6944 #define EXTI_SWIER1_SWI4_Msk (0x1UL << EXTI_SWIER1_SWI4_Pos) /*!< 0x00000010 */ 6945 #define EXTI_SWIER1_SWI4 EXTI_SWIER1_SWI4_Msk /*!< Software Interrupt on line 4 */ 6946 #define EXTI_SWIER1_SWI5_Pos (5U) 6947 #define EXTI_SWIER1_SWI5_Msk (0x1UL << EXTI_SWIER1_SWI5_Pos) /*!< 0x00000020 */ 6948 #define EXTI_SWIER1_SWI5 EXTI_SWIER1_SWI5_Msk /*!< Software Interrupt on line 5 */ 6949 #define EXTI_SWIER1_SWI6_Pos (6U) 6950 #define EXTI_SWIER1_SWI6_Msk (0x1UL << EXTI_SWIER1_SWI6_Pos) /*!< 0x00000040 */ 6951 #define EXTI_SWIER1_SWI6 EXTI_SWIER1_SWI6_Msk /*!< Software Interrupt on line 6 */ 6952 #define EXTI_SWIER1_SWI7_Pos (7U) 6953 #define EXTI_SWIER1_SWI7_Msk (0x1UL << EXTI_SWIER1_SWI7_Pos) /*!< 0x00000080 */ 6954 #define EXTI_SWIER1_SWI7 EXTI_SWIER1_SWI7_Msk /*!< Software Interrupt on line 7 */ 6955 #define EXTI_SWIER1_SWI8_Pos (8U) 6956 #define EXTI_SWIER1_SWI8_Msk (0x1UL << EXTI_SWIER1_SWI8_Pos) /*!< 0x00000100 */ 6957 #define EXTI_SWIER1_SWI8 EXTI_SWIER1_SWI8_Msk /*!< Software Interrupt on line 8 */ 6958 #define EXTI_SWIER1_SWI9_Pos (9U) 6959 #define EXTI_SWIER1_SWI9_Msk (0x1UL << EXTI_SWIER1_SWI9_Pos) /*!< 0x00000200 */ 6960 #define EXTI_SWIER1_SWI9 EXTI_SWIER1_SWI9_Msk /*!< Software Interrupt on line 9 */ 6961 #define EXTI_SWIER1_SWI10_Pos (10U) 6962 #define EXTI_SWIER1_SWI10_Msk (0x1UL << EXTI_SWIER1_SWI10_Pos) /*!< 0x00000400 */ 6963 #define EXTI_SWIER1_SWI10 EXTI_SWIER1_SWI10_Msk /*!< Software Interrupt on line 10 */ 6964 #define EXTI_SWIER1_SWI11_Pos (11U) 6965 #define EXTI_SWIER1_SWI11_Msk (0x1UL << EXTI_SWIER1_SWI11_Pos) /*!< 0x00000800 */ 6966 #define EXTI_SWIER1_SWI11 EXTI_SWIER1_SWI11_Msk /*!< Software Interrupt on line 11 */ 6967 #define EXTI_SWIER1_SWI12_Pos (12U) 6968 #define EXTI_SWIER1_SWI12_Msk (0x1UL << EXTI_SWIER1_SWI12_Pos) /*!< 0x00001000 */ 6969 #define EXTI_SWIER1_SWI12 EXTI_SWIER1_SWI12_Msk /*!< Software Interrupt on line 12 */ 6970 #define EXTI_SWIER1_SWI13_Pos (13U) 6971 #define EXTI_SWIER1_SWI13_Msk (0x1UL << EXTI_SWIER1_SWI13_Pos) /*!< 0x00002000 */ 6972 #define EXTI_SWIER1_SWI13 EXTI_SWIER1_SWI13_Msk /*!< Software Interrupt on line 13 */ 6973 #define EXTI_SWIER1_SWI14_Pos (14U) 6974 #define EXTI_SWIER1_SWI14_Msk (0x1UL << EXTI_SWIER1_SWI14_Pos) /*!< 0x00004000 */ 6975 #define EXTI_SWIER1_SWI14 EXTI_SWIER1_SWI14_Msk /*!< Software Interrupt on line 14 */ 6976 #define EXTI_SWIER1_SWI15_Pos (15U) 6977 #define EXTI_SWIER1_SWI15_Msk (0x1UL << EXTI_SWIER1_SWI15_Pos) /*!< 0x00008000 */ 6978 #define EXTI_SWIER1_SWI15 EXTI_SWIER1_SWI15_Msk /*!< Software Interrupt on line 15 */ 6979 #define EXTI_SWIER1_SWI16_Pos (16U) 6980 #define EXTI_SWIER1_SWI16_Msk (0x1UL << EXTI_SWIER1_SWI16_Pos) /*!< 0x00010000 */ 6981 #define EXTI_SWIER1_SWI16 EXTI_SWIER1_SWI16_Msk /*!< Software Interrupt on line 16 */ 6982 #define EXTI_SWIER1_SWI18_Pos (18U) 6983 #define EXTI_SWIER1_SWI18_Msk (0x1UL << EXTI_SWIER1_SWI18_Pos) /*!< 0x00040000 */ 6984 #define EXTI_SWIER1_SWI18 EXTI_SWIER1_SWI18_Msk /*!< Software Interrupt on line 18 */ 6985 #define EXTI_SWIER1_SWI19_Pos (19U) 6986 #define EXTI_SWIER1_SWI19_Msk (0x1UL << EXTI_SWIER1_SWI19_Pos) /*!< 0x00080000 */ 6987 #define EXTI_SWIER1_SWI19 EXTI_SWIER1_SWI19_Msk /*!< Software Interrupt on line 19 */ 6988 #define EXTI_SWIER1_SWI20_Pos (20U) 6989 #define EXTI_SWIER1_SWI20_Msk (0x1UL << EXTI_SWIER1_SWI20_Pos) /*!< 0x00100000 */ 6990 #define EXTI_SWIER1_SWI20 EXTI_SWIER1_SWI20_Msk /*!< Software Interrupt on line 20 */ 6991 #define EXTI_SWIER1_SWI21_Pos (21U) 6992 #define EXTI_SWIER1_SWI21_Msk (0x1UL << EXTI_SWIER1_SWI21_Pos) /*!< 0x00200000 */ 6993 #define EXTI_SWIER1_SWI21 EXTI_SWIER1_SWI21_Msk /*!< Software Interrupt on line 21 */ 6994 #define EXTI_SWIER1_SWI22_Pos (22U) 6995 #define EXTI_SWIER1_SWI22_Msk (0x1UL << EXTI_SWIER1_SWI22_Pos) /*!< 0x00400000 */ 6996 #define EXTI_SWIER1_SWI22 EXTI_SWIER1_SWI22_Msk /*!< Software Interrupt on line 22 */ 6997 6998 /******************* Bit definition for EXTI_PR1 register *******************/ 6999 #define EXTI_PR1_PIF0_Pos (0U) 7000 #define EXTI_PR1_PIF0_Msk (0x1UL << EXTI_PR1_PIF0_Pos) /*!< 0x00000001 */ 7001 #define EXTI_PR1_PIF0 EXTI_PR1_PIF0_Msk /*!< Pending bit for line 0 */ 7002 #define EXTI_PR1_PIF1_Pos (1U) 7003 #define EXTI_PR1_PIF1_Msk (0x1UL << EXTI_PR1_PIF1_Pos) /*!< 0x00000002 */ 7004 #define EXTI_PR1_PIF1 EXTI_PR1_PIF1_Msk /*!< Pending bit for line 1 */ 7005 #define EXTI_PR1_PIF2_Pos (2U) 7006 #define EXTI_PR1_PIF2_Msk (0x1UL << EXTI_PR1_PIF2_Pos) /*!< 0x00000004 */ 7007 #define EXTI_PR1_PIF2 EXTI_PR1_PIF2_Msk /*!< Pending bit for line 2 */ 7008 #define EXTI_PR1_PIF3_Pos (3U) 7009 #define EXTI_PR1_PIF3_Msk (0x1UL << EXTI_PR1_PIF3_Pos) /*!< 0x00000008 */ 7010 #define EXTI_PR1_PIF3 EXTI_PR1_PIF3_Msk /*!< Pending bit for line 3 */ 7011 #define EXTI_PR1_PIF4_Pos (4U) 7012 #define EXTI_PR1_PIF4_Msk (0x1UL << EXTI_PR1_PIF4_Pos) /*!< 0x00000010 */ 7013 #define EXTI_PR1_PIF4 EXTI_PR1_PIF4_Msk /*!< Pending bit for line 4 */ 7014 #define EXTI_PR1_PIF5_Pos (5U) 7015 #define EXTI_PR1_PIF5_Msk (0x1UL << EXTI_PR1_PIF5_Pos) /*!< 0x00000020 */ 7016 #define EXTI_PR1_PIF5 EXTI_PR1_PIF5_Msk /*!< Pending bit for line 5 */ 7017 #define EXTI_PR1_PIF6_Pos (6U) 7018 #define EXTI_PR1_PIF6_Msk (0x1UL << EXTI_PR1_PIF6_Pos) /*!< 0x00000040 */ 7019 #define EXTI_PR1_PIF6 EXTI_PR1_PIF6_Msk /*!< Pending bit for line 6 */ 7020 #define EXTI_PR1_PIF7_Pos (7U) 7021 #define EXTI_PR1_PIF7_Msk (0x1UL << EXTI_PR1_PIF7_Pos) /*!< 0x00000080 */ 7022 #define EXTI_PR1_PIF7 EXTI_PR1_PIF7_Msk /*!< Pending bit for line 7 */ 7023 #define EXTI_PR1_PIF8_Pos (8U) 7024 #define EXTI_PR1_PIF8_Msk (0x1UL << EXTI_PR1_PIF8_Pos) /*!< 0x00000100 */ 7025 #define EXTI_PR1_PIF8 EXTI_PR1_PIF8_Msk /*!< Pending bit for line 8 */ 7026 #define EXTI_PR1_PIF9_Pos (9U) 7027 #define EXTI_PR1_PIF9_Msk (0x1UL << EXTI_PR1_PIF9_Pos) /*!< 0x00000200 */ 7028 #define EXTI_PR1_PIF9 EXTI_PR1_PIF9_Msk /*!< Pending bit for line 9 */ 7029 #define EXTI_PR1_PIF10_Pos (10U) 7030 #define EXTI_PR1_PIF10_Msk (0x1UL << EXTI_PR1_PIF10_Pos) /*!< 0x00000400 */ 7031 #define EXTI_PR1_PIF10 EXTI_PR1_PIF10_Msk /*!< Pending bit for line 10 */ 7032 #define EXTI_PR1_PIF11_Pos (11U) 7033 #define EXTI_PR1_PIF11_Msk (0x1UL << EXTI_PR1_PIF11_Pos) /*!< 0x00000800 */ 7034 #define EXTI_PR1_PIF11 EXTI_PR1_PIF11_Msk /*!< Pending bit for line 11 */ 7035 #define EXTI_PR1_PIF12_Pos (12U) 7036 #define EXTI_PR1_PIF12_Msk (0x1UL << EXTI_PR1_PIF12_Pos) /*!< 0x00001000 */ 7037 #define EXTI_PR1_PIF12 EXTI_PR1_PIF12_Msk /*!< Pending bit for line 12 */ 7038 #define EXTI_PR1_PIF13_Pos (13U) 7039 #define EXTI_PR1_PIF13_Msk (0x1UL << EXTI_PR1_PIF13_Pos) /*!< 0x00002000 */ 7040 #define EXTI_PR1_PIF13 EXTI_PR1_PIF13_Msk /*!< Pending bit for line 13 */ 7041 #define EXTI_PR1_PIF14_Pos (14U) 7042 #define EXTI_PR1_PIF14_Msk (0x1UL << EXTI_PR1_PIF14_Pos) /*!< 0x00004000 */ 7043 #define EXTI_PR1_PIF14 EXTI_PR1_PIF14_Msk /*!< Pending bit for line 14 */ 7044 #define EXTI_PR1_PIF15_Pos (15U) 7045 #define EXTI_PR1_PIF15_Msk (0x1UL << EXTI_PR1_PIF15_Pos) /*!< 0x00008000 */ 7046 #define EXTI_PR1_PIF15 EXTI_PR1_PIF15_Msk /*!< Pending bit for line 15 */ 7047 #define EXTI_PR1_PIF16_Pos (16U) 7048 #define EXTI_PR1_PIF16_Msk (0x1UL << EXTI_PR1_PIF16_Pos) /*!< 0x00010000 */ 7049 #define EXTI_PR1_PIF16 EXTI_PR1_PIF16_Msk /*!< Pending bit for line 16 */ 7050 #define EXTI_PR1_PIF18_Pos (18U) 7051 #define EXTI_PR1_PIF18_Msk (0x1UL << EXTI_PR1_PIF18_Pos) /*!< 0x00040000 */ 7052 #define EXTI_PR1_PIF18 EXTI_PR1_PIF18_Msk /*!< Pending bit for line 18 */ 7053 #define EXTI_PR1_PIF19_Pos (19U) 7054 #define EXTI_PR1_PIF19_Msk (0x1UL << EXTI_PR1_PIF19_Pos) /*!< 0x00080000 */ 7055 #define EXTI_PR1_PIF19 EXTI_PR1_PIF19_Msk /*!< Pending bit for line 19 */ 7056 #define EXTI_PR1_PIF20_Pos (20U) 7057 #define EXTI_PR1_PIF20_Msk (0x1UL << EXTI_PR1_PIF20_Pos) /*!< 0x00100000 */ 7058 #define EXTI_PR1_PIF20 EXTI_PR1_PIF20_Msk /*!< Pending bit for line 20 */ 7059 #define EXTI_PR1_PIF21_Pos (21U) 7060 #define EXTI_PR1_PIF21_Msk (0x1UL << EXTI_PR1_PIF21_Pos) /*!< 0x00200000 */ 7061 #define EXTI_PR1_PIF21 EXTI_PR1_PIF21_Msk /*!< Pending bit for line 21 */ 7062 #define EXTI_PR1_PIF22_Pos (22U) 7063 #define EXTI_PR1_PIF22_Msk (0x1UL << EXTI_PR1_PIF22_Pos) /*!< 0x00400000 */ 7064 #define EXTI_PR1_PIF22 EXTI_PR1_PIF22_Msk /*!< Pending bit for line 22 */ 7065 7066 /******************* Bit definition for EXTI_IMR2 register ******************/ 7067 #define EXTI_IMR2_IM32_Pos (0U) 7068 #define EXTI_IMR2_IM32_Msk (0x1UL << EXTI_IMR2_IM32_Pos) /*!< 0x00000001 */ 7069 #define EXTI_IMR2_IM32 EXTI_IMR2_IM32_Msk /*!< Interrupt Mask on line 32 */ 7070 #define EXTI_IMR2_IM33_Pos (1U) 7071 #define EXTI_IMR2_IM33_Msk (0x1UL << EXTI_IMR2_IM33_Pos) /*!< 0x00000002 */ 7072 #define EXTI_IMR2_IM33 EXTI_IMR2_IM33_Msk /*!< Interrupt Mask on line 33 */ 7073 #define EXTI_IMR2_IM35_Pos (3U) 7074 #define EXTI_IMR2_IM35_Msk (0x1UL << EXTI_IMR2_IM35_Pos) /*!< 0x00000008 */ 7075 #define EXTI_IMR2_IM35 EXTI_IMR2_IM35_Msk /*!< Interrupt Mask on line 35 */ 7076 #define EXTI_IMR2_IM37_Pos (5U) 7077 #define EXTI_IMR2_IM37_Msk (0x1UL << EXTI_IMR2_IM37_Pos) /*!< 0x00000020 */ 7078 #define EXTI_IMR2_IM37 EXTI_IMR2_IM37_Msk /*!< Interrupt Mask on line 37 */ 7079 #define EXTI_IMR2_IM38_Pos (6U) 7080 #define EXTI_IMR2_IM38_Msk (0x1UL << EXTI_IMR2_IM38_Pos) /*!< 0x00000040 */ 7081 #define EXTI_IMR2_IM38 EXTI_IMR2_IM38_Msk /*!< Interrupt Mask on line 38 */ 7082 #define EXTI_IMR2_IM40_Pos (8U) 7083 #define EXTI_IMR2_IM40_Msk (0x1UL << EXTI_IMR2_IM40_Pos) /*!< 0x00000100 */ 7084 #define EXTI_IMR2_IM40 EXTI_IMR2_IM40_Msk /*!< Interrupt Mask on line 40 */ 7085 #define EXTI_IMR2_IM_Pos (0U) 7086 #define EXTI_IMR2_IM_Msk (0x16BUL << EXTI_IMR2_IM_Pos) /*!< 0x0000016B */ 7087 #define EXTI_IMR2_IM EXTI_IMR2_IM_Msk /*!< Interrupt Mask all */ 7088 7089 /******************* Bit definition for EXTI_EMR2 register ******************/ 7090 #define EXTI_EMR2_EM32_Pos (0U) 7091 #define EXTI_EMR2_EM32_Msk (0x1UL << EXTI_EMR2_EM32_Pos) /*!< 0x00000001 */ 7092 #define EXTI_EMR2_EM32 EXTI_EMR2_EM32_Msk /*!< Event Mask on line 32 */ 7093 #define EXTI_EMR2_EM33_Pos (1U) 7094 #define EXTI_EMR2_EM33_Msk (0x1UL << EXTI_EMR2_EM33_Pos) /*!< 0x00000002 */ 7095 #define EXTI_EMR2_EM33 EXTI_EMR2_EM33_Msk /*!< Event Mask on line 33 */ 7096 #define EXTI_EMR2_EM35_Pos (3U) 7097 #define EXTI_EMR2_EM35_Msk (0x1UL << EXTI_EMR2_EM35_Pos) /*!< 0x00000008 */ 7098 #define EXTI_EMR2_EM35 EXTI_EMR2_EM35_Msk /*!< Event Mask on line 35 */ 7099 #define EXTI_EMR2_EM37_Pos (5U) 7100 #define EXTI_EMR2_EM37_Msk (0x1UL << EXTI_EMR2_EM37_Pos) /*!< 0x00000020 */ 7101 #define EXTI_EMR2_EM37 EXTI_EMR2_EM37_Msk /*!< Event Mask on line 37 */ 7102 #define EXTI_EMR2_EM38_Pos (6U) 7103 #define EXTI_EMR2_EM38_Msk (0x1UL << EXTI_EMR2_EM38_Pos) /*!< 0x00000040 */ 7104 #define EXTI_EMR2_EM38 EXTI_EMR2_EM38_Msk /*!< Event Mask on line 38 */ 7105 #define EXTI_EMR2_EM40_Pos (8U) 7106 #define EXTI_EMR2_EM40_Msk (0x1UL << EXTI_EMR2_EM40_Pos) /*!< 0x00000100 */ 7107 #define EXTI_EMR2_EM40 EXTI_EMR2_EM40_Msk /*!< Event Mask on line 40 */ 7108 #define EXTI_EMR2_EM_Pos (0U) 7109 #define EXTI_EMR2_EM_Msk (0x16BUL << EXTI_EMR2_EM_Pos) /*!< 0x0000016B */ 7110 #define EXTI_EMR2_EM EXTI_EMR2_EM_Msk /*!< Interrupt Mask all */ 7111 7112 /****************** Bit definition for EXTI_RTSR2 register ******************/ 7113 #define EXTI_RTSR2_RT35_Pos (3U) 7114 #define EXTI_RTSR2_RT35_Msk (0x1UL << EXTI_RTSR2_RT35_Pos) /*!< 0x00000008 */ 7115 #define EXTI_RTSR2_RT35 EXTI_RTSR2_RT35_Msk /*!< Rising trigger event configuration bit of line 35 */ 7116 #define EXTI_RTSR2_RT37_Pos (5U) 7117 #define EXTI_RTSR2_RT37_Msk (0x1UL << EXTI_RTSR2_RT37_Pos) /*!< 0x00000020 */ 7118 #define EXTI_RTSR2_RT37 EXTI_RTSR2_RT37_Msk /*!< Rising trigger event configuration bit of line 37 */ 7119 #define EXTI_RTSR2_RT38_Pos (6U) 7120 #define EXTI_RTSR2_RT38_Msk (0x1UL << EXTI_RTSR2_RT38_Pos) /*!< 0x00000040 */ 7121 #define EXTI_RTSR2_RT38 EXTI_RTSR2_RT38_Msk /*!< Rising trigger event configuration bit of line 38 */ 7122 7123 /****************** Bit definition for EXTI_FTSR2 register ******************/ 7124 #define EXTI_FTSR2_FT35_Pos (3U) 7125 #define EXTI_FTSR2_FT35_Msk (0x1UL << EXTI_FTSR2_FT35_Pos) /*!< 0x00000008 */ 7126 #define EXTI_FTSR2_FT35 EXTI_FTSR2_FT35_Msk /*!< Falling trigger event configuration bit of line 35 */ 7127 #define EXTI_FTSR2_FT37_Pos (5U) 7128 #define EXTI_FTSR2_FT37_Msk (0x1UL << EXTI_FTSR2_FT37_Pos) /*!< 0x00000020 */ 7129 #define EXTI_FTSR2_FT37 EXTI_FTSR2_FT37_Msk /*!< Falling trigger event configuration bit of line 37 */ 7130 #define EXTI_FTSR2_FT38_Pos (6U) 7131 #define EXTI_FTSR2_FT38_Msk (0x1UL << EXTI_FTSR2_FT38_Pos) /*!< 0x00000040 */ 7132 #define EXTI_FTSR2_FT38 EXTI_FTSR2_FT38_Msk /*!< Falling trigger event configuration bit of line 38 */ 7133 7134 /****************** Bit definition for EXTI_SWIER2 register *****************/ 7135 #define EXTI_SWIER2_SWI35_Pos (3U) 7136 #define EXTI_SWIER2_SWI35_Msk (0x1UL << EXTI_SWIER2_SWI35_Pos) /*!< 0x00000008 */ 7137 #define EXTI_SWIER2_SWI35 EXTI_SWIER2_SWI35_Msk /*!< Software Interrupt on line 35 */ 7138 #define EXTI_SWIER2_SWI37_Pos (5U) 7139 #define EXTI_SWIER2_SWI37_Msk (0x1UL << EXTI_SWIER2_SWI37_Pos) /*!< 0x00000020 */ 7140 #define EXTI_SWIER2_SWI37 EXTI_SWIER2_SWI37_Msk /*!< Software Interrupt on line 37 */ 7141 #define EXTI_SWIER2_SWI38_Pos (6U) 7142 #define EXTI_SWIER2_SWI38_Msk (0x1UL << EXTI_SWIER2_SWI38_Pos) /*!< 0x00000040 */ 7143 #define EXTI_SWIER2_SWI38 EXTI_SWIER2_SWI38_Msk /*!< Software Interrupt on line 38 */ 7144 7145 /******************* Bit definition for EXTI_PR2 register *******************/ 7146 #define EXTI_PR2_PIF35_Pos (3U) 7147 #define EXTI_PR2_PIF35_Msk (0x1UL << EXTI_PR2_PIF35_Pos) /*!< 0x00000008 */ 7148 #define EXTI_PR2_PIF35 EXTI_PR2_PIF35_Msk /*!< Pending bit for line 35 */ 7149 #define EXTI_PR2_PIF37_Pos (5U) 7150 #define EXTI_PR2_PIF37_Msk (0x1UL << EXTI_PR2_PIF37_Pos) /*!< 0x00000020 */ 7151 #define EXTI_PR2_PIF37 EXTI_PR2_PIF37_Msk /*!< Pending bit for line 37 */ 7152 #define EXTI_PR2_PIF38_Pos (6U) 7153 #define EXTI_PR2_PIF38_Msk (0x1UL << EXTI_PR2_PIF38_Pos) /*!< 0x00000040 */ 7154 #define EXTI_PR2_PIF38 EXTI_PR2_PIF38_Msk /*!< Pending bit for line 38 */ 7155 7156 7157 /******************************************************************************/ 7158 /* */ 7159 /* FLASH */ 7160 /* */ 7161 /******************************************************************************/ 7162 /******************* Bits definition for FLASH_ACR register *****************/ 7163 #define FLASH_ACR_LATENCY_Pos (0U) 7164 #define FLASH_ACR_LATENCY_Msk (0x7UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000007 */ 7165 #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk 7166 #define FLASH_ACR_LATENCY_0WS (0x00000000UL) 7167 #define FLASH_ACR_LATENCY_1WS (0x00000001UL) 7168 #define FLASH_ACR_LATENCY_2WS (0x00000002UL) 7169 #define FLASH_ACR_LATENCY_3WS (0x00000003UL) 7170 #define FLASH_ACR_LATENCY_4WS (0x00000004UL) 7171 #define FLASH_ACR_PRFTEN_Pos (8U) 7172 #define FLASH_ACR_PRFTEN_Msk (0x1UL << FLASH_ACR_PRFTEN_Pos) /*!< 0x00000100 */ 7173 #define FLASH_ACR_PRFTEN FLASH_ACR_PRFTEN_Msk 7174 #define FLASH_ACR_ICEN_Pos (9U) 7175 #define FLASH_ACR_ICEN_Msk (0x1UL << FLASH_ACR_ICEN_Pos) /*!< 0x00000200 */ 7176 #define FLASH_ACR_ICEN FLASH_ACR_ICEN_Msk 7177 #define FLASH_ACR_DCEN_Pos (10U) 7178 #define FLASH_ACR_DCEN_Msk (0x1UL << FLASH_ACR_DCEN_Pos) /*!< 0x00000400 */ 7179 #define FLASH_ACR_DCEN FLASH_ACR_DCEN_Msk 7180 #define FLASH_ACR_ICRST_Pos (11U) 7181 #define FLASH_ACR_ICRST_Msk (0x1UL << FLASH_ACR_ICRST_Pos) /*!< 0x00000800 */ 7182 #define FLASH_ACR_ICRST FLASH_ACR_ICRST_Msk 7183 #define FLASH_ACR_DCRST_Pos (12U) 7184 #define FLASH_ACR_DCRST_Msk (0x1UL << FLASH_ACR_DCRST_Pos) /*!< 0x00001000 */ 7185 #define FLASH_ACR_DCRST FLASH_ACR_DCRST_Msk 7186 #define FLASH_ACR_RUN_PD_Pos (13U) 7187 #define FLASH_ACR_RUN_PD_Msk (0x1UL << FLASH_ACR_RUN_PD_Pos) /*!< 0x00002000 */ 7188 #define FLASH_ACR_RUN_PD FLASH_ACR_RUN_PD_Msk /*!< Flash power down mode during run */ 7189 #define FLASH_ACR_SLEEP_PD_Pos (14U) 7190 #define FLASH_ACR_SLEEP_PD_Msk (0x1UL << FLASH_ACR_SLEEP_PD_Pos) /*!< 0x00004000 */ 7191 #define FLASH_ACR_SLEEP_PD FLASH_ACR_SLEEP_PD_Msk /*!< Flash power down mode during sleep */ 7192 7193 /******************* Bits definition for FLASH_SR register ******************/ 7194 #define FLASH_SR_EOP_Pos (0U) 7195 #define FLASH_SR_EOP_Msk (0x1UL << FLASH_SR_EOP_Pos) /*!< 0x00000001 */ 7196 #define FLASH_SR_EOP FLASH_SR_EOP_Msk 7197 #define FLASH_SR_OPERR_Pos (1U) 7198 #define FLASH_SR_OPERR_Msk (0x1UL << FLASH_SR_OPERR_Pos) /*!< 0x00000002 */ 7199 #define FLASH_SR_OPERR FLASH_SR_OPERR_Msk 7200 #define FLASH_SR_PROGERR_Pos (3U) 7201 #define FLASH_SR_PROGERR_Msk (0x1UL << FLASH_SR_PROGERR_Pos) /*!< 0x00000008 */ 7202 #define FLASH_SR_PROGERR FLASH_SR_PROGERR_Msk 7203 #define FLASH_SR_WRPERR_Pos (4U) 7204 #define FLASH_SR_WRPERR_Msk (0x1UL << FLASH_SR_WRPERR_Pos) /*!< 0x00000010 */ 7205 #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk 7206 #define FLASH_SR_PGAERR_Pos (5U) 7207 #define FLASH_SR_PGAERR_Msk (0x1UL << FLASH_SR_PGAERR_Pos) /*!< 0x00000020 */ 7208 #define FLASH_SR_PGAERR FLASH_SR_PGAERR_Msk 7209 #define FLASH_SR_SIZERR_Pos (6U) 7210 #define FLASH_SR_SIZERR_Msk (0x1UL << FLASH_SR_SIZERR_Pos) /*!< 0x00000040 */ 7211 #define FLASH_SR_SIZERR FLASH_SR_SIZERR_Msk 7212 #define FLASH_SR_PGSERR_Pos (7U) 7213 #define FLASH_SR_PGSERR_Msk (0x1UL << FLASH_SR_PGSERR_Pos) /*!< 0x00000080 */ 7214 #define FLASH_SR_PGSERR FLASH_SR_PGSERR_Msk 7215 #define FLASH_SR_MISERR_Pos (8U) 7216 #define FLASH_SR_MISERR_Msk (0x1UL << FLASH_SR_MISERR_Pos) /*!< 0x00000100 */ 7217 #define FLASH_SR_MISERR FLASH_SR_MISERR_Msk 7218 #define FLASH_SR_FASTERR_Pos (9U) 7219 #define FLASH_SR_FASTERR_Msk (0x1UL << FLASH_SR_FASTERR_Pos) /*!< 0x00000200 */ 7220 #define FLASH_SR_FASTERR FLASH_SR_FASTERR_Msk 7221 #define FLASH_SR_RDERR_Pos (14U) 7222 #define FLASH_SR_RDERR_Msk (0x1UL << FLASH_SR_RDERR_Pos) /*!< 0x00004000 */ 7223 #define FLASH_SR_RDERR FLASH_SR_RDERR_Msk 7224 #define FLASH_SR_OPTVERR_Pos (15U) 7225 #define FLASH_SR_OPTVERR_Msk (0x1UL << FLASH_SR_OPTVERR_Pos) /*!< 0x00008000 */ 7226 #define FLASH_SR_OPTVERR FLASH_SR_OPTVERR_Msk 7227 #define FLASH_SR_BSY_Pos (16U) 7228 #define FLASH_SR_BSY_Msk (0x1UL << FLASH_SR_BSY_Pos) /*!< 0x00010000 */ 7229 #define FLASH_SR_BSY FLASH_SR_BSY_Msk 7230 #define FLASH_SR_PEMPTY_Pos (17U) 7231 #define FLASH_SR_PEMPTY_Msk (0x1UL << FLASH_SR_PEMPTY_Pos) /*!< 0x00020000 */ 7232 #define FLASH_SR_PEMPTY FLASH_SR_PEMPTY_Msk 7233 7234 /******************* Bits definition for FLASH_CR register ******************/ 7235 #define FLASH_CR_PG_Pos (0U) 7236 #define FLASH_CR_PG_Msk (0x1UL << FLASH_CR_PG_Pos) /*!< 0x00000001 */ 7237 #define FLASH_CR_PG FLASH_CR_PG_Msk 7238 #define FLASH_CR_PER_Pos (1U) 7239 #define FLASH_CR_PER_Msk (0x1UL << FLASH_CR_PER_Pos) /*!< 0x00000002 */ 7240 #define FLASH_CR_PER FLASH_CR_PER_Msk 7241 #define FLASH_CR_MER1_Pos (2U) 7242 #define FLASH_CR_MER1_Msk (0x1UL << FLASH_CR_MER1_Pos) /*!< 0x00000004 */ 7243 #define FLASH_CR_MER1 FLASH_CR_MER1_Msk 7244 #define FLASH_CR_PNB_Pos (3U) 7245 #define FLASH_CR_PNB_Msk (0xFFUL << FLASH_CR_PNB_Pos) /*!< 0x000007F8 */ 7246 #define FLASH_CR_PNB FLASH_CR_PNB_Msk 7247 #define FLASH_CR_STRT_Pos (16U) 7248 #define FLASH_CR_STRT_Msk (0x1UL << FLASH_CR_STRT_Pos) /*!< 0x00010000 */ 7249 #define FLASH_CR_STRT FLASH_CR_STRT_Msk 7250 #define FLASH_CR_OPTSTRT_Pos (17U) 7251 #define FLASH_CR_OPTSTRT_Msk (0x1UL << FLASH_CR_OPTSTRT_Pos) /*!< 0x00020000 */ 7252 #define FLASH_CR_OPTSTRT FLASH_CR_OPTSTRT_Msk 7253 #define FLASH_CR_FSTPG_Pos (18U) 7254 #define FLASH_CR_FSTPG_Msk (0x1UL << FLASH_CR_FSTPG_Pos) /*!< 0x00040000 */ 7255 #define FLASH_CR_FSTPG FLASH_CR_FSTPG_Msk 7256 #define FLASH_CR_EOPIE_Pos (24U) 7257 #define FLASH_CR_EOPIE_Msk (0x1UL << FLASH_CR_EOPIE_Pos) /*!< 0x01000000 */ 7258 #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk 7259 #define FLASH_CR_ERRIE_Pos (25U) 7260 #define FLASH_CR_ERRIE_Msk (0x1UL << FLASH_CR_ERRIE_Pos) /*!< 0x02000000 */ 7261 #define FLASH_CR_ERRIE FLASH_CR_ERRIE_Msk 7262 #define FLASH_CR_RDERRIE_Pos (26U) 7263 #define FLASH_CR_RDERRIE_Msk (0x1UL << FLASH_CR_RDERRIE_Pos) /*!< 0x04000000 */ 7264 #define FLASH_CR_RDERRIE FLASH_CR_RDERRIE_Msk 7265 #define FLASH_CR_OBL_LAUNCH_Pos (27U) 7266 #define FLASH_CR_OBL_LAUNCH_Msk (0x1UL << FLASH_CR_OBL_LAUNCH_Pos) /*!< 0x08000000 */ 7267 #define FLASH_CR_OBL_LAUNCH FLASH_CR_OBL_LAUNCH_Msk 7268 #define FLASH_CR_OPTLOCK_Pos (30U) 7269 #define FLASH_CR_OPTLOCK_Msk (0x1UL << FLASH_CR_OPTLOCK_Pos) /*!< 0x40000000 */ 7270 #define FLASH_CR_OPTLOCK FLASH_CR_OPTLOCK_Msk 7271 #define FLASH_CR_LOCK_Pos (31U) 7272 #define FLASH_CR_LOCK_Msk (0x1UL << FLASH_CR_LOCK_Pos) /*!< 0x80000000 */ 7273 #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk 7274 7275 /******************* Bits definition for FLASH_ECCR register ***************/ 7276 #define FLASH_ECCR_ADDR_ECC_Pos (0U) 7277 #define FLASH_ECCR_ADDR_ECC_Msk (0x7FFFFUL << FLASH_ECCR_ADDR_ECC_Pos) /*!< 0x0007FFFF */ 7278 #define FLASH_ECCR_ADDR_ECC FLASH_ECCR_ADDR_ECC_Msk 7279 #define FLASH_ECCR_SYSF_ECC_Pos (20U) 7280 #define FLASH_ECCR_SYSF_ECC_Msk (0x1UL << FLASH_ECCR_SYSF_ECC_Pos) /*!< 0x00100000 */ 7281 #define FLASH_ECCR_SYSF_ECC FLASH_ECCR_SYSF_ECC_Msk 7282 #define FLASH_ECCR_ECCIE_Pos (24U) 7283 #define FLASH_ECCR_ECCIE_Msk (0x1UL << FLASH_ECCR_ECCIE_Pos) /*!< 0x01000000 */ 7284 #define FLASH_ECCR_ECCIE FLASH_ECCR_ECCIE_Msk 7285 #define FLASH_ECCR_ECCC_Pos (30U) 7286 #define FLASH_ECCR_ECCC_Msk (0x1UL << FLASH_ECCR_ECCC_Pos) /*!< 0x40000000 */ 7287 #define FLASH_ECCR_ECCC FLASH_ECCR_ECCC_Msk 7288 #define FLASH_ECCR_ECCD_Pos (31U) 7289 #define FLASH_ECCR_ECCD_Msk (0x1UL << FLASH_ECCR_ECCD_Pos) /*!< 0x80000000 */ 7290 #define FLASH_ECCR_ECCD FLASH_ECCR_ECCD_Msk 7291 7292 /******************* Bits definition for FLASH_OPTR register ***************/ 7293 #define FLASH_OPTR_RDP_Pos (0U) 7294 #define FLASH_OPTR_RDP_Msk (0xFFUL << FLASH_OPTR_RDP_Pos) /*!< 0x000000FF */ 7295 #define FLASH_OPTR_RDP FLASH_OPTR_RDP_Msk 7296 #define FLASH_OPTR_BOR_LEV_Pos (8U) 7297 #define FLASH_OPTR_BOR_LEV_Msk (0x7UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000700 */ 7298 #define FLASH_OPTR_BOR_LEV FLASH_OPTR_BOR_LEV_Msk 7299 #define FLASH_OPTR_BOR_LEV_0 (0x0UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000000 */ 7300 #define FLASH_OPTR_BOR_LEV_1 (0x1UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000100 */ 7301 #define FLASH_OPTR_BOR_LEV_2 (0x2UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000200 */ 7302 #define FLASH_OPTR_BOR_LEV_3 (0x3UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000300 */ 7303 #define FLASH_OPTR_BOR_LEV_4 (0x4UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000400 */ 7304 #define FLASH_OPTR_nRST_STOP_Pos (12U) 7305 #define FLASH_OPTR_nRST_STOP_Msk (0x1UL << FLASH_OPTR_nRST_STOP_Pos) /*!< 0x00001000 */ 7306 #define FLASH_OPTR_nRST_STOP FLASH_OPTR_nRST_STOP_Msk 7307 #define FLASH_OPTR_nRST_STDBY_Pos (13U) 7308 #define FLASH_OPTR_nRST_STDBY_Msk (0x1UL << FLASH_OPTR_nRST_STDBY_Pos) /*!< 0x00002000 */ 7309 #define FLASH_OPTR_nRST_STDBY FLASH_OPTR_nRST_STDBY_Msk 7310 #define FLASH_OPTR_nRST_SHDW_Pos (14U) 7311 #define FLASH_OPTR_nRST_SHDW_Msk (0x1UL << FLASH_OPTR_nRST_SHDW_Pos) /*!< 0x00004000 */ 7312 #define FLASH_OPTR_nRST_SHDW FLASH_OPTR_nRST_SHDW_Msk 7313 #define FLASH_OPTR_IWDG_SW_Pos (16U) 7314 #define FLASH_OPTR_IWDG_SW_Msk (0x1UL << FLASH_OPTR_IWDG_SW_Pos) /*!< 0x00010000 */ 7315 #define FLASH_OPTR_IWDG_SW FLASH_OPTR_IWDG_SW_Msk 7316 #define FLASH_OPTR_IWDG_STOP_Pos (17U) 7317 #define FLASH_OPTR_IWDG_STOP_Msk (0x1UL << FLASH_OPTR_IWDG_STOP_Pos) /*!< 0x00020000 */ 7318 #define FLASH_OPTR_IWDG_STOP FLASH_OPTR_IWDG_STOP_Msk 7319 #define FLASH_OPTR_IWDG_STDBY_Pos (18U) 7320 #define FLASH_OPTR_IWDG_STDBY_Msk (0x1UL << FLASH_OPTR_IWDG_STDBY_Pos) /*!< 0x00040000 */ 7321 #define FLASH_OPTR_IWDG_STDBY FLASH_OPTR_IWDG_STDBY_Msk 7322 #define FLASH_OPTR_WWDG_SW_Pos (19U) 7323 #define FLASH_OPTR_WWDG_SW_Msk (0x1UL << FLASH_OPTR_WWDG_SW_Pos) /*!< 0x00080000 */ 7324 #define FLASH_OPTR_WWDG_SW FLASH_OPTR_WWDG_SW_Msk 7325 #define FLASH_OPTR_nBOOT1_Pos (23U) 7326 #define FLASH_OPTR_nBOOT1_Msk (0x1UL << FLASH_OPTR_nBOOT1_Pos) /*!< 0x00800000 */ 7327 #define FLASH_OPTR_nBOOT1 FLASH_OPTR_nBOOT1_Msk 7328 #define FLASH_OPTR_SRAM2_PE_Pos (24U) 7329 #define FLASH_OPTR_SRAM2_PE_Msk (0x1UL << FLASH_OPTR_SRAM2_PE_Pos) /*!< 0x01000000 */ 7330 #define FLASH_OPTR_SRAM2_PE FLASH_OPTR_SRAM2_PE_Msk 7331 #define FLASH_OPTR_SRAM2_RST_Pos (25U) 7332 #define FLASH_OPTR_SRAM2_RST_Msk (0x1UL << FLASH_OPTR_SRAM2_RST_Pos) /*!< 0x02000000 */ 7333 #define FLASH_OPTR_SRAM2_RST FLASH_OPTR_SRAM2_RST_Msk 7334 #define FLASH_OPTR_nSWBOOT0_Pos (26U) 7335 #define FLASH_OPTR_nSWBOOT0_Msk (0x1UL << FLASH_OPTR_nSWBOOT0_Pos) /*!< 0x04000000 */ 7336 #define FLASH_OPTR_nSWBOOT0 FLASH_OPTR_nSWBOOT0_Msk 7337 #define FLASH_OPTR_nBOOT0_Pos (27U) 7338 #define FLASH_OPTR_nBOOT0_Msk (0x1UL << FLASH_OPTR_nBOOT0_Pos) /*!< 0x08000000 */ 7339 #define FLASH_OPTR_nBOOT0 FLASH_OPTR_nBOOT0_Msk 7340 7341 /****************** Bits definition for FLASH_PCROP1SR register **********/ 7342 #define FLASH_PCROP1SR_PCROP1_STRT_Pos (0U) 7343 #define FLASH_PCROP1SR_PCROP1_STRT_Msk (0xFFFFUL << FLASH_PCROP1SR_PCROP1_STRT_Pos) /*!< 0x0000FFFF */ 7344 #define FLASH_PCROP1SR_PCROP1_STRT FLASH_PCROP1SR_PCROP1_STRT_Msk 7345 7346 /****************** Bits definition for FLASH_PCROP1ER register ***********/ 7347 #define FLASH_PCROP1ER_PCROP1_END_Pos (0U) 7348 #define FLASH_PCROP1ER_PCROP1_END_Msk (0xFFFFUL << FLASH_PCROP1ER_PCROP1_END_Pos) /*!< 0x0000FFFF */ 7349 #define FLASH_PCROP1ER_PCROP1_END FLASH_PCROP1ER_PCROP1_END_Msk 7350 #define FLASH_PCROP1ER_PCROP_RDP_Pos (31U) 7351 #define FLASH_PCROP1ER_PCROP_RDP_Msk (0x1UL << FLASH_PCROP1ER_PCROP_RDP_Pos) /*!< 0x80000000 */ 7352 #define FLASH_PCROP1ER_PCROP_RDP FLASH_PCROP1ER_PCROP_RDP_Msk 7353 7354 /****************** Bits definition for FLASH_WRP1AR register ***************/ 7355 #define FLASH_WRP1AR_WRP1A_STRT_Pos (0U) 7356 #define FLASH_WRP1AR_WRP1A_STRT_Msk (0xFFUL << FLASH_WRP1AR_WRP1A_STRT_Pos) /*!< 0x000000FF */ 7357 #define FLASH_WRP1AR_WRP1A_STRT FLASH_WRP1AR_WRP1A_STRT_Msk 7358 #define FLASH_WRP1AR_WRP1A_END_Pos (16U) 7359 #define FLASH_WRP1AR_WRP1A_END_Msk (0xFFUL << FLASH_WRP1AR_WRP1A_END_Pos) /*!< 0x00FF0000 */ 7360 #define FLASH_WRP1AR_WRP1A_END FLASH_WRP1AR_WRP1A_END_Msk 7361 7362 /****************** Bits definition for FLASH_WRPB1R register ***************/ 7363 #define FLASH_WRP1BR_WRP1B_STRT_Pos (0U) 7364 #define FLASH_WRP1BR_WRP1B_STRT_Msk (0xFFUL << FLASH_WRP1BR_WRP1B_STRT_Pos) /*!< 0x000000FF */ 7365 #define FLASH_WRP1BR_WRP1B_STRT FLASH_WRP1BR_WRP1B_STRT_Msk 7366 #define FLASH_WRP1BR_WRP1B_END_Pos (16U) 7367 #define FLASH_WRP1BR_WRP1B_END_Msk (0xFFUL << FLASH_WRP1BR_WRP1B_END_Pos) /*!< 0x00FF0000 */ 7368 #define FLASH_WRP1BR_WRP1B_END FLASH_WRP1BR_WRP1B_END_Msk 7369 7370 7371 7372 7373 /******************************************************************************/ 7374 /* */ 7375 /* General Purpose IOs (GPIO) */ 7376 /* */ 7377 /******************************************************************************/ 7378 /****************** Bits definition for GPIO_MODER register *****************/ 7379 #define GPIO_MODER_MODE0_Pos (0U) 7380 #define GPIO_MODER_MODE0_Msk (0x3UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000003 */ 7381 #define GPIO_MODER_MODE0 GPIO_MODER_MODE0_Msk 7382 #define GPIO_MODER_MODE0_0 (0x1UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000001 */ 7383 #define GPIO_MODER_MODE0_1 (0x2UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000002 */ 7384 #define GPIO_MODER_MODE1_Pos (2U) 7385 #define GPIO_MODER_MODE1_Msk (0x3UL << GPIO_MODER_MODE1_Pos) /*!< 0x0000000C */ 7386 #define GPIO_MODER_MODE1 GPIO_MODER_MODE1_Msk 7387 #define GPIO_MODER_MODE1_0 (0x1UL << GPIO_MODER_MODE1_Pos) /*!< 0x00000004 */ 7388 #define GPIO_MODER_MODE1_1 (0x2UL << GPIO_MODER_MODE1_Pos) /*!< 0x00000008 */ 7389 #define GPIO_MODER_MODE2_Pos (4U) 7390 #define GPIO_MODER_MODE2_Msk (0x3UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000030 */ 7391 #define GPIO_MODER_MODE2 GPIO_MODER_MODE2_Msk 7392 #define GPIO_MODER_MODE2_0 (0x1UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000010 */ 7393 #define GPIO_MODER_MODE2_1 (0x2UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000020 */ 7394 #define GPIO_MODER_MODE3_Pos (6U) 7395 #define GPIO_MODER_MODE3_Msk (0x3UL << GPIO_MODER_MODE3_Pos) /*!< 0x000000C0 */ 7396 #define GPIO_MODER_MODE3 GPIO_MODER_MODE3_Msk 7397 #define GPIO_MODER_MODE3_0 (0x1UL << GPIO_MODER_MODE3_Pos) /*!< 0x00000040 */ 7398 #define GPIO_MODER_MODE3_1 (0x2UL << GPIO_MODER_MODE3_Pos) /*!< 0x00000080 */ 7399 #define GPIO_MODER_MODE4_Pos (8U) 7400 #define GPIO_MODER_MODE4_Msk (0x3UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000300 */ 7401 #define GPIO_MODER_MODE4 GPIO_MODER_MODE4_Msk 7402 #define GPIO_MODER_MODE4_0 (0x1UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000100 */ 7403 #define GPIO_MODER_MODE4_1 (0x2UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000200 */ 7404 #define GPIO_MODER_MODE5_Pos (10U) 7405 #define GPIO_MODER_MODE5_Msk (0x3UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000C00 */ 7406 #define GPIO_MODER_MODE5 GPIO_MODER_MODE5_Msk 7407 #define GPIO_MODER_MODE5_0 (0x1UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000400 */ 7408 #define GPIO_MODER_MODE5_1 (0x2UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000800 */ 7409 #define GPIO_MODER_MODE6_Pos (12U) 7410 #define GPIO_MODER_MODE6_Msk (0x3UL << GPIO_MODER_MODE6_Pos) /*!< 0x00003000 */ 7411 #define GPIO_MODER_MODE6 GPIO_MODER_MODE6_Msk 7412 #define GPIO_MODER_MODE6_0 (0x1UL << GPIO_MODER_MODE6_Pos) /*!< 0x00001000 */ 7413 #define GPIO_MODER_MODE6_1 (0x2UL << GPIO_MODER_MODE6_Pos) /*!< 0x00002000 */ 7414 #define GPIO_MODER_MODE7_Pos (14U) 7415 #define GPIO_MODER_MODE7_Msk (0x3UL << GPIO_MODER_MODE7_Pos) /*!< 0x0000C000 */ 7416 #define GPIO_MODER_MODE7 GPIO_MODER_MODE7_Msk 7417 #define GPIO_MODER_MODE7_0 (0x1UL << GPIO_MODER_MODE7_Pos) /*!< 0x00004000 */ 7418 #define GPIO_MODER_MODE7_1 (0x2UL << GPIO_MODER_MODE7_Pos) /*!< 0x00008000 */ 7419 #define GPIO_MODER_MODE8_Pos (16U) 7420 #define GPIO_MODER_MODE8_Msk (0x3UL << GPIO_MODER_MODE8_Pos) /*!< 0x00030000 */ 7421 #define GPIO_MODER_MODE8 GPIO_MODER_MODE8_Msk 7422 #define GPIO_MODER_MODE8_0 (0x1UL << GPIO_MODER_MODE8_Pos) /*!< 0x00010000 */ 7423 #define GPIO_MODER_MODE8_1 (0x2UL << GPIO_MODER_MODE8_Pos) /*!< 0x00020000 */ 7424 #define GPIO_MODER_MODE9_Pos (18U) 7425 #define GPIO_MODER_MODE9_Msk (0x3UL << GPIO_MODER_MODE9_Pos) /*!< 0x000C0000 */ 7426 #define GPIO_MODER_MODE9 GPIO_MODER_MODE9_Msk 7427 #define GPIO_MODER_MODE9_0 (0x1UL << GPIO_MODER_MODE9_Pos) /*!< 0x00040000 */ 7428 #define GPIO_MODER_MODE9_1 (0x2UL << GPIO_MODER_MODE9_Pos) /*!< 0x00080000 */ 7429 #define GPIO_MODER_MODE10_Pos (20U) 7430 #define GPIO_MODER_MODE10_Msk (0x3UL << GPIO_MODER_MODE10_Pos) /*!< 0x00300000 */ 7431 #define GPIO_MODER_MODE10 GPIO_MODER_MODE10_Msk 7432 #define GPIO_MODER_MODE10_0 (0x1UL << GPIO_MODER_MODE10_Pos) /*!< 0x00100000 */ 7433 #define GPIO_MODER_MODE10_1 (0x2UL << GPIO_MODER_MODE10_Pos) /*!< 0x00200000 */ 7434 #define GPIO_MODER_MODE11_Pos (22U) 7435 #define GPIO_MODER_MODE11_Msk (0x3UL << GPIO_MODER_MODE11_Pos) /*!< 0x00C00000 */ 7436 #define GPIO_MODER_MODE11 GPIO_MODER_MODE11_Msk 7437 #define GPIO_MODER_MODE11_0 (0x1UL << GPIO_MODER_MODE11_Pos) /*!< 0x00400000 */ 7438 #define GPIO_MODER_MODE11_1 (0x2UL << GPIO_MODER_MODE11_Pos) /*!< 0x00800000 */ 7439 #define GPIO_MODER_MODE12_Pos (24U) 7440 #define GPIO_MODER_MODE12_Msk (0x3UL << GPIO_MODER_MODE12_Pos) /*!< 0x03000000 */ 7441 #define GPIO_MODER_MODE12 GPIO_MODER_MODE12_Msk 7442 #define GPIO_MODER_MODE12_0 (0x1UL << GPIO_MODER_MODE12_Pos) /*!< 0x01000000 */ 7443 #define GPIO_MODER_MODE12_1 (0x2UL << GPIO_MODER_MODE12_Pos) /*!< 0x02000000 */ 7444 #define GPIO_MODER_MODE13_Pos (26U) 7445 #define GPIO_MODER_MODE13_Msk (0x3UL << GPIO_MODER_MODE13_Pos) /*!< 0x0C000000 */ 7446 #define GPIO_MODER_MODE13 GPIO_MODER_MODE13_Msk 7447 #define GPIO_MODER_MODE13_0 (0x1UL << GPIO_MODER_MODE13_Pos) /*!< 0x04000000 */ 7448 #define GPIO_MODER_MODE13_1 (0x2UL << GPIO_MODER_MODE13_Pos) /*!< 0x08000000 */ 7449 #define GPIO_MODER_MODE14_Pos (28U) 7450 #define GPIO_MODER_MODE14_Msk (0x3UL << GPIO_MODER_MODE14_Pos) /*!< 0x30000000 */ 7451 #define GPIO_MODER_MODE14 GPIO_MODER_MODE14_Msk 7452 #define GPIO_MODER_MODE14_0 (0x1UL << GPIO_MODER_MODE14_Pos) /*!< 0x10000000 */ 7453 #define GPIO_MODER_MODE14_1 (0x2UL << GPIO_MODER_MODE14_Pos) /*!< 0x20000000 */ 7454 #define GPIO_MODER_MODE15_Pos (30U) 7455 #define GPIO_MODER_MODE15_Msk (0x3UL << GPIO_MODER_MODE15_Pos) /*!< 0xC0000000 */ 7456 #define GPIO_MODER_MODE15 GPIO_MODER_MODE15_Msk 7457 #define GPIO_MODER_MODE15_0 (0x1UL << GPIO_MODER_MODE15_Pos) /*!< 0x40000000 */ 7458 #define GPIO_MODER_MODE15_1 (0x2UL << GPIO_MODER_MODE15_Pos) /*!< 0x80000000 */ 7459 7460 /* Legacy defines */ 7461 #define GPIO_MODER_MODER0 GPIO_MODER_MODE0 7462 #define GPIO_MODER_MODER0_0 GPIO_MODER_MODE0_0 7463 #define GPIO_MODER_MODER0_1 GPIO_MODER_MODE0_1 7464 #define GPIO_MODER_MODER1 GPIO_MODER_MODE1 7465 #define GPIO_MODER_MODER1_0 GPIO_MODER_MODE1_0 7466 #define GPIO_MODER_MODER1_1 GPIO_MODER_MODE1_1 7467 #define GPIO_MODER_MODER2 GPIO_MODER_MODE2 7468 #define GPIO_MODER_MODER2_0 GPIO_MODER_MODE2_0 7469 #define GPIO_MODER_MODER2_1 GPIO_MODER_MODE2_1 7470 #define GPIO_MODER_MODER3 GPIO_MODER_MODE3 7471 #define GPIO_MODER_MODER3_0 GPIO_MODER_MODE3_0 7472 #define GPIO_MODER_MODER3_1 GPIO_MODER_MODE3_1 7473 #define GPIO_MODER_MODER4 GPIO_MODER_MODE4 7474 #define GPIO_MODER_MODER4_0 GPIO_MODER_MODE4_0 7475 #define GPIO_MODER_MODER4_1 GPIO_MODER_MODE4_1 7476 #define GPIO_MODER_MODER5 GPIO_MODER_MODE5 7477 #define GPIO_MODER_MODER5_0 GPIO_MODER_MODE5_0 7478 #define GPIO_MODER_MODER5_1 GPIO_MODER_MODE5_1 7479 #define GPIO_MODER_MODER6 GPIO_MODER_MODE6 7480 #define GPIO_MODER_MODER6_0 GPIO_MODER_MODE6_0 7481 #define GPIO_MODER_MODER6_1 GPIO_MODER_MODE6_1 7482 #define GPIO_MODER_MODER7 GPIO_MODER_MODE7 7483 #define GPIO_MODER_MODER7_0 GPIO_MODER_MODE7_0 7484 #define GPIO_MODER_MODER7_1 GPIO_MODER_MODE7_1 7485 #define GPIO_MODER_MODER8 GPIO_MODER_MODE8 7486 #define GPIO_MODER_MODER8_0 GPIO_MODER_MODE8_0 7487 #define GPIO_MODER_MODER8_1 GPIO_MODER_MODE8_1 7488 #define GPIO_MODER_MODER9 GPIO_MODER_MODE9 7489 #define GPIO_MODER_MODER9_0 GPIO_MODER_MODE9_0 7490 #define GPIO_MODER_MODER9_1 GPIO_MODER_MODE9_1 7491 #define GPIO_MODER_MODER10 GPIO_MODER_MODE10 7492 #define GPIO_MODER_MODER10_0 GPIO_MODER_MODE10_0 7493 #define GPIO_MODER_MODER10_1 GPIO_MODER_MODE10_1 7494 #define GPIO_MODER_MODER11 GPIO_MODER_MODE11 7495 #define GPIO_MODER_MODER11_0 GPIO_MODER_MODE11_0 7496 #define GPIO_MODER_MODER11_1 GPIO_MODER_MODE11_1 7497 #define GPIO_MODER_MODER12 GPIO_MODER_MODE12 7498 #define GPIO_MODER_MODER12_0 GPIO_MODER_MODE12_0 7499 #define GPIO_MODER_MODER12_1 GPIO_MODER_MODE12_1 7500 #define GPIO_MODER_MODER13 GPIO_MODER_MODE13 7501 #define GPIO_MODER_MODER13_0 GPIO_MODER_MODE13_0 7502 #define GPIO_MODER_MODER13_1 GPIO_MODER_MODE13_1 7503 #define GPIO_MODER_MODER14 GPIO_MODER_MODE14 7504 #define GPIO_MODER_MODER14_0 GPIO_MODER_MODE14_0 7505 #define GPIO_MODER_MODER14_1 GPIO_MODER_MODE14_1 7506 #define GPIO_MODER_MODER15 GPIO_MODER_MODE15 7507 #define GPIO_MODER_MODER15_0 GPIO_MODER_MODE15_0 7508 #define GPIO_MODER_MODER15_1 GPIO_MODER_MODE15_1 7509 7510 /****************** Bits definition for GPIO_OTYPER register ****************/ 7511 #define GPIO_OTYPER_OT0_Pos (0U) 7512 #define GPIO_OTYPER_OT0_Msk (0x1UL << GPIO_OTYPER_OT0_Pos) /*!< 0x00000001 */ 7513 #define GPIO_OTYPER_OT0 GPIO_OTYPER_OT0_Msk 7514 #define GPIO_OTYPER_OT1_Pos (1U) 7515 #define GPIO_OTYPER_OT1_Msk (0x1UL << GPIO_OTYPER_OT1_Pos) /*!< 0x00000002 */ 7516 #define GPIO_OTYPER_OT1 GPIO_OTYPER_OT1_Msk 7517 #define GPIO_OTYPER_OT2_Pos (2U) 7518 #define GPIO_OTYPER_OT2_Msk (0x1UL << GPIO_OTYPER_OT2_Pos) /*!< 0x00000004 */ 7519 #define GPIO_OTYPER_OT2 GPIO_OTYPER_OT2_Msk 7520 #define GPIO_OTYPER_OT3_Pos (3U) 7521 #define GPIO_OTYPER_OT3_Msk (0x1UL << GPIO_OTYPER_OT3_Pos) /*!< 0x00000008 */ 7522 #define GPIO_OTYPER_OT3 GPIO_OTYPER_OT3_Msk 7523 #define GPIO_OTYPER_OT4_Pos (4U) 7524 #define GPIO_OTYPER_OT4_Msk (0x1UL << GPIO_OTYPER_OT4_Pos) /*!< 0x00000010 */ 7525 #define GPIO_OTYPER_OT4 GPIO_OTYPER_OT4_Msk 7526 #define GPIO_OTYPER_OT5_Pos (5U) 7527 #define GPIO_OTYPER_OT5_Msk (0x1UL << GPIO_OTYPER_OT5_Pos) /*!< 0x00000020 */ 7528 #define GPIO_OTYPER_OT5 GPIO_OTYPER_OT5_Msk 7529 #define GPIO_OTYPER_OT6_Pos (6U) 7530 #define GPIO_OTYPER_OT6_Msk (0x1UL << GPIO_OTYPER_OT6_Pos) /*!< 0x00000040 */ 7531 #define GPIO_OTYPER_OT6 GPIO_OTYPER_OT6_Msk 7532 #define GPIO_OTYPER_OT7_Pos (7U) 7533 #define GPIO_OTYPER_OT7_Msk (0x1UL << GPIO_OTYPER_OT7_Pos) /*!< 0x00000080 */ 7534 #define GPIO_OTYPER_OT7 GPIO_OTYPER_OT7_Msk 7535 #define GPIO_OTYPER_OT8_Pos (8U) 7536 #define GPIO_OTYPER_OT8_Msk (0x1UL << GPIO_OTYPER_OT8_Pos) /*!< 0x00000100 */ 7537 #define GPIO_OTYPER_OT8 GPIO_OTYPER_OT8_Msk 7538 #define GPIO_OTYPER_OT9_Pos (9U) 7539 #define GPIO_OTYPER_OT9_Msk (0x1UL << GPIO_OTYPER_OT9_Pos) /*!< 0x00000200 */ 7540 #define GPIO_OTYPER_OT9 GPIO_OTYPER_OT9_Msk 7541 #define GPIO_OTYPER_OT10_Pos (10U) 7542 #define GPIO_OTYPER_OT10_Msk (0x1UL << GPIO_OTYPER_OT10_Pos) /*!< 0x00000400 */ 7543 #define GPIO_OTYPER_OT10 GPIO_OTYPER_OT10_Msk 7544 #define GPIO_OTYPER_OT11_Pos (11U) 7545 #define GPIO_OTYPER_OT11_Msk (0x1UL << GPIO_OTYPER_OT11_Pos) /*!< 0x00000800 */ 7546 #define GPIO_OTYPER_OT11 GPIO_OTYPER_OT11_Msk 7547 #define GPIO_OTYPER_OT12_Pos (12U) 7548 #define GPIO_OTYPER_OT12_Msk (0x1UL << GPIO_OTYPER_OT12_Pos) /*!< 0x00001000 */ 7549 #define GPIO_OTYPER_OT12 GPIO_OTYPER_OT12_Msk 7550 #define GPIO_OTYPER_OT13_Pos (13U) 7551 #define GPIO_OTYPER_OT13_Msk (0x1UL << GPIO_OTYPER_OT13_Pos) /*!< 0x00002000 */ 7552 #define GPIO_OTYPER_OT13 GPIO_OTYPER_OT13_Msk 7553 #define GPIO_OTYPER_OT14_Pos (14U) 7554 #define GPIO_OTYPER_OT14_Msk (0x1UL << GPIO_OTYPER_OT14_Pos) /*!< 0x00004000 */ 7555 #define GPIO_OTYPER_OT14 GPIO_OTYPER_OT14_Msk 7556 #define GPIO_OTYPER_OT15_Pos (15U) 7557 #define GPIO_OTYPER_OT15_Msk (0x1UL << GPIO_OTYPER_OT15_Pos) /*!< 0x00008000 */ 7558 #define GPIO_OTYPER_OT15 GPIO_OTYPER_OT15_Msk 7559 7560 /* Legacy defines */ 7561 #define GPIO_OTYPER_OT_0 GPIO_OTYPER_OT0 7562 #define GPIO_OTYPER_OT_1 GPIO_OTYPER_OT1 7563 #define GPIO_OTYPER_OT_2 GPIO_OTYPER_OT2 7564 #define GPIO_OTYPER_OT_3 GPIO_OTYPER_OT3 7565 #define GPIO_OTYPER_OT_4 GPIO_OTYPER_OT4 7566 #define GPIO_OTYPER_OT_5 GPIO_OTYPER_OT5 7567 #define GPIO_OTYPER_OT_6 GPIO_OTYPER_OT6 7568 #define GPIO_OTYPER_OT_7 GPIO_OTYPER_OT7 7569 #define GPIO_OTYPER_OT_8 GPIO_OTYPER_OT8 7570 #define GPIO_OTYPER_OT_9 GPIO_OTYPER_OT9 7571 #define GPIO_OTYPER_OT_10 GPIO_OTYPER_OT10 7572 #define GPIO_OTYPER_OT_11 GPIO_OTYPER_OT11 7573 #define GPIO_OTYPER_OT_12 GPIO_OTYPER_OT12 7574 #define GPIO_OTYPER_OT_13 GPIO_OTYPER_OT13 7575 #define GPIO_OTYPER_OT_14 GPIO_OTYPER_OT14 7576 #define GPIO_OTYPER_OT_15 GPIO_OTYPER_OT15 7577 7578 /****************** Bits definition for GPIO_OSPEEDR register ***************/ 7579 #define GPIO_OSPEEDR_OSPEED0_Pos (0U) 7580 #define GPIO_OSPEEDR_OSPEED0_Msk (0x3UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000003 */ 7581 #define GPIO_OSPEEDR_OSPEED0 GPIO_OSPEEDR_OSPEED0_Msk 7582 #define GPIO_OSPEEDR_OSPEED0_0 (0x1UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000001 */ 7583 #define GPIO_OSPEEDR_OSPEED0_1 (0x2UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000002 */ 7584 #define GPIO_OSPEEDR_OSPEED1_Pos (2U) 7585 #define GPIO_OSPEEDR_OSPEED1_Msk (0x3UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x0000000C */ 7586 #define GPIO_OSPEEDR_OSPEED1 GPIO_OSPEEDR_OSPEED1_Msk 7587 #define GPIO_OSPEEDR_OSPEED1_0 (0x1UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000004 */ 7588 #define GPIO_OSPEEDR_OSPEED1_1 (0x2UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000008 */ 7589 #define GPIO_OSPEEDR_OSPEED2_Pos (4U) 7590 #define GPIO_OSPEEDR_OSPEED2_Msk (0x3UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000030 */ 7591 #define GPIO_OSPEEDR_OSPEED2 GPIO_OSPEEDR_OSPEED2_Msk 7592 #define GPIO_OSPEEDR_OSPEED2_0 (0x1UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000010 */ 7593 #define GPIO_OSPEEDR_OSPEED2_1 (0x2UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000020 */ 7594 #define GPIO_OSPEEDR_OSPEED3_Pos (6U) 7595 #define GPIO_OSPEEDR_OSPEED3_Msk (0x3UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x000000C0 */ 7596 #define GPIO_OSPEEDR_OSPEED3 GPIO_OSPEEDR_OSPEED3_Msk 7597 #define GPIO_OSPEEDR_OSPEED3_0 (0x1UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000040 */ 7598 #define GPIO_OSPEEDR_OSPEED3_1 (0x2UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000080 */ 7599 #define GPIO_OSPEEDR_OSPEED4_Pos (8U) 7600 #define GPIO_OSPEEDR_OSPEED4_Msk (0x3UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000300 */ 7601 #define GPIO_OSPEEDR_OSPEED4 GPIO_OSPEEDR_OSPEED4_Msk 7602 #define GPIO_OSPEEDR_OSPEED4_0 (0x1UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000100 */ 7603 #define GPIO_OSPEEDR_OSPEED4_1 (0x2UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000200 */ 7604 #define GPIO_OSPEEDR_OSPEED5_Pos (10U) 7605 #define GPIO_OSPEEDR_OSPEED5_Msk (0x3UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000C00 */ 7606 #define GPIO_OSPEEDR_OSPEED5 GPIO_OSPEEDR_OSPEED5_Msk 7607 #define GPIO_OSPEEDR_OSPEED5_0 (0x1UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000400 */ 7608 #define GPIO_OSPEEDR_OSPEED5_1 (0x2UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000800 */ 7609 #define GPIO_OSPEEDR_OSPEED6_Pos (12U) 7610 #define GPIO_OSPEEDR_OSPEED6_Msk (0x3UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00003000 */ 7611 #define GPIO_OSPEEDR_OSPEED6 GPIO_OSPEEDR_OSPEED6_Msk 7612 #define GPIO_OSPEEDR_OSPEED6_0 (0x1UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00001000 */ 7613 #define GPIO_OSPEEDR_OSPEED6_1 (0x2UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00002000 */ 7614 #define GPIO_OSPEEDR_OSPEED7_Pos (14U) 7615 #define GPIO_OSPEEDR_OSPEED7_Msk (0x3UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x0000C000 */ 7616 #define GPIO_OSPEEDR_OSPEED7 GPIO_OSPEEDR_OSPEED7_Msk 7617 #define GPIO_OSPEEDR_OSPEED7_0 (0x1UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00004000 */ 7618 #define GPIO_OSPEEDR_OSPEED7_1 (0x2UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00008000 */ 7619 #define GPIO_OSPEEDR_OSPEED8_Pos (16U) 7620 #define GPIO_OSPEEDR_OSPEED8_Msk (0x3UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00030000 */ 7621 #define GPIO_OSPEEDR_OSPEED8 GPIO_OSPEEDR_OSPEED8_Msk 7622 #define GPIO_OSPEEDR_OSPEED8_0 (0x1UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00010000 */ 7623 #define GPIO_OSPEEDR_OSPEED8_1 (0x2UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00020000 */ 7624 #define GPIO_OSPEEDR_OSPEED9_Pos (18U) 7625 #define GPIO_OSPEEDR_OSPEED9_Msk (0x3UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x000C0000 */ 7626 #define GPIO_OSPEEDR_OSPEED9 GPIO_OSPEEDR_OSPEED9_Msk 7627 #define GPIO_OSPEEDR_OSPEED9_0 (0x1UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00040000 */ 7628 #define GPIO_OSPEEDR_OSPEED9_1 (0x2UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00080000 */ 7629 #define GPIO_OSPEEDR_OSPEED10_Pos (20U) 7630 #define GPIO_OSPEEDR_OSPEED10_Msk (0x3UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00300000 */ 7631 #define GPIO_OSPEEDR_OSPEED10 GPIO_OSPEEDR_OSPEED10_Msk 7632 #define GPIO_OSPEEDR_OSPEED10_0 (0x1UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00100000 */ 7633 #define GPIO_OSPEEDR_OSPEED10_1 (0x2UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00200000 */ 7634 #define GPIO_OSPEEDR_OSPEED11_Pos (22U) 7635 #define GPIO_OSPEEDR_OSPEED11_Msk (0x3UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00C00000 */ 7636 #define GPIO_OSPEEDR_OSPEED11 GPIO_OSPEEDR_OSPEED11_Msk 7637 #define GPIO_OSPEEDR_OSPEED11_0 (0x1UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00400000 */ 7638 #define GPIO_OSPEEDR_OSPEED11_1 (0x2UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00800000 */ 7639 #define GPIO_OSPEEDR_OSPEED12_Pos (24U) 7640 #define GPIO_OSPEEDR_OSPEED12_Msk (0x3UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x03000000 */ 7641 #define GPIO_OSPEEDR_OSPEED12 GPIO_OSPEEDR_OSPEED12_Msk 7642 #define GPIO_OSPEEDR_OSPEED12_0 (0x1UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x01000000 */ 7643 #define GPIO_OSPEEDR_OSPEED12_1 (0x2UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x02000000 */ 7644 #define GPIO_OSPEEDR_OSPEED13_Pos (26U) 7645 #define GPIO_OSPEEDR_OSPEED13_Msk (0x3UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x0C000000 */ 7646 #define GPIO_OSPEEDR_OSPEED13 GPIO_OSPEEDR_OSPEED13_Msk 7647 #define GPIO_OSPEEDR_OSPEED13_0 (0x1UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x04000000 */ 7648 #define GPIO_OSPEEDR_OSPEED13_1 (0x2UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x08000000 */ 7649 #define GPIO_OSPEEDR_OSPEED14_Pos (28U) 7650 #define GPIO_OSPEEDR_OSPEED14_Msk (0x3UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x30000000 */ 7651 #define GPIO_OSPEEDR_OSPEED14 GPIO_OSPEEDR_OSPEED14_Msk 7652 #define GPIO_OSPEEDR_OSPEED14_0 (0x1UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x10000000 */ 7653 #define GPIO_OSPEEDR_OSPEED14_1 (0x2UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x20000000 */ 7654 #define GPIO_OSPEEDR_OSPEED15_Pos (30U) 7655 #define GPIO_OSPEEDR_OSPEED15_Msk (0x3UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0xC0000000 */ 7656 #define GPIO_OSPEEDR_OSPEED15 GPIO_OSPEEDR_OSPEED15_Msk 7657 #define GPIO_OSPEEDR_OSPEED15_0 (0x1UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x40000000 */ 7658 #define GPIO_OSPEEDR_OSPEED15_1 (0x2UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x80000000 */ 7659 7660 /* Legacy defines */ 7661 #define GPIO_OSPEEDER_OSPEEDR0 GPIO_OSPEEDR_OSPEED0 7662 #define GPIO_OSPEEDER_OSPEEDR0_0 GPIO_OSPEEDR_OSPEED0_0 7663 #define GPIO_OSPEEDER_OSPEEDR0_1 GPIO_OSPEEDR_OSPEED0_1 7664 #define GPIO_OSPEEDER_OSPEEDR1 GPIO_OSPEEDR_OSPEED1 7665 #define GPIO_OSPEEDER_OSPEEDR1_0 GPIO_OSPEEDR_OSPEED1_0 7666 #define GPIO_OSPEEDER_OSPEEDR1_1 GPIO_OSPEEDR_OSPEED1_1 7667 #define GPIO_OSPEEDER_OSPEEDR2 GPIO_OSPEEDR_OSPEED2 7668 #define GPIO_OSPEEDER_OSPEEDR2_0 GPIO_OSPEEDR_OSPEED2_0 7669 #define GPIO_OSPEEDER_OSPEEDR2_1 GPIO_OSPEEDR_OSPEED2_1 7670 #define GPIO_OSPEEDER_OSPEEDR3 GPIO_OSPEEDR_OSPEED3 7671 #define GPIO_OSPEEDER_OSPEEDR3_0 GPIO_OSPEEDR_OSPEED3_0 7672 #define GPIO_OSPEEDER_OSPEEDR3_1 GPIO_OSPEEDR_OSPEED3_1 7673 #define GPIO_OSPEEDER_OSPEEDR4 GPIO_OSPEEDR_OSPEED4 7674 #define GPIO_OSPEEDER_OSPEEDR4_0 GPIO_OSPEEDR_OSPEED4_0 7675 #define GPIO_OSPEEDER_OSPEEDR4_1 GPIO_OSPEEDR_OSPEED4_1 7676 #define GPIO_OSPEEDER_OSPEEDR5 GPIO_OSPEEDR_OSPEED5 7677 #define GPIO_OSPEEDER_OSPEEDR5_0 GPIO_OSPEEDR_OSPEED5_0 7678 #define GPIO_OSPEEDER_OSPEEDR5_1 GPIO_OSPEEDR_OSPEED5_1 7679 #define GPIO_OSPEEDER_OSPEEDR6 GPIO_OSPEEDR_OSPEED6 7680 #define GPIO_OSPEEDER_OSPEEDR6_0 GPIO_OSPEEDR_OSPEED6_0 7681 #define GPIO_OSPEEDER_OSPEEDR6_1 GPIO_OSPEEDR_OSPEED6_1 7682 #define GPIO_OSPEEDER_OSPEEDR7 GPIO_OSPEEDR_OSPEED7 7683 #define GPIO_OSPEEDER_OSPEEDR7_0 GPIO_OSPEEDR_OSPEED7_0 7684 #define GPIO_OSPEEDER_OSPEEDR7_1 GPIO_OSPEEDR_OSPEED7_1 7685 #define GPIO_OSPEEDER_OSPEEDR8 GPIO_OSPEEDR_OSPEED8 7686 #define GPIO_OSPEEDER_OSPEEDR8_0 GPIO_OSPEEDR_OSPEED8_0 7687 #define GPIO_OSPEEDER_OSPEEDR8_1 GPIO_OSPEEDR_OSPEED8_1 7688 #define GPIO_OSPEEDER_OSPEEDR9 GPIO_OSPEEDR_OSPEED9 7689 #define GPIO_OSPEEDER_OSPEEDR9_0 GPIO_OSPEEDR_OSPEED9_0 7690 #define GPIO_OSPEEDER_OSPEEDR9_1 GPIO_OSPEEDR_OSPEED9_1 7691 #define GPIO_OSPEEDER_OSPEEDR10 GPIO_OSPEEDR_OSPEED10 7692 #define GPIO_OSPEEDER_OSPEEDR10_0 GPIO_OSPEEDR_OSPEED10_0 7693 #define GPIO_OSPEEDER_OSPEEDR10_1 GPIO_OSPEEDR_OSPEED10_1 7694 #define GPIO_OSPEEDER_OSPEEDR11 GPIO_OSPEEDR_OSPEED11 7695 #define GPIO_OSPEEDER_OSPEEDR11_0 GPIO_OSPEEDR_OSPEED11_0 7696 #define GPIO_OSPEEDER_OSPEEDR11_1 GPIO_OSPEEDR_OSPEED11_1 7697 #define GPIO_OSPEEDER_OSPEEDR12 GPIO_OSPEEDR_OSPEED12 7698 #define GPIO_OSPEEDER_OSPEEDR12_0 GPIO_OSPEEDR_OSPEED12_0 7699 #define GPIO_OSPEEDER_OSPEEDR12_1 GPIO_OSPEEDR_OSPEED12_1 7700 #define GPIO_OSPEEDER_OSPEEDR13 GPIO_OSPEEDR_OSPEED13 7701 #define GPIO_OSPEEDER_OSPEEDR13_0 GPIO_OSPEEDR_OSPEED13_0 7702 #define GPIO_OSPEEDER_OSPEEDR13_1 GPIO_OSPEEDR_OSPEED13_1 7703 #define GPIO_OSPEEDER_OSPEEDR14 GPIO_OSPEEDR_OSPEED14 7704 #define GPIO_OSPEEDER_OSPEEDR14_0 GPIO_OSPEEDR_OSPEED14_0 7705 #define GPIO_OSPEEDER_OSPEEDR14_1 GPIO_OSPEEDR_OSPEED14_1 7706 #define GPIO_OSPEEDER_OSPEEDR15 GPIO_OSPEEDR_OSPEED15 7707 #define GPIO_OSPEEDER_OSPEEDR15_0 GPIO_OSPEEDR_OSPEED15_0 7708 #define GPIO_OSPEEDER_OSPEEDR15_1 GPIO_OSPEEDR_OSPEED15_1 7709 7710 /****************** Bits definition for GPIO_PUPDR register *****************/ 7711 #define GPIO_PUPDR_PUPD0_Pos (0U) 7712 #define GPIO_PUPDR_PUPD0_Msk (0x3UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000003 */ 7713 #define GPIO_PUPDR_PUPD0 GPIO_PUPDR_PUPD0_Msk 7714 #define GPIO_PUPDR_PUPD0_0 (0x1UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000001 */ 7715 #define GPIO_PUPDR_PUPD0_1 (0x2UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000002 */ 7716 #define GPIO_PUPDR_PUPD1_Pos (2U) 7717 #define GPIO_PUPDR_PUPD1_Msk (0x3UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x0000000C */ 7718 #define GPIO_PUPDR_PUPD1 GPIO_PUPDR_PUPD1_Msk 7719 #define GPIO_PUPDR_PUPD1_0 (0x1UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000004 */ 7720 #define GPIO_PUPDR_PUPD1_1 (0x2UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000008 */ 7721 #define GPIO_PUPDR_PUPD2_Pos (4U) 7722 #define GPIO_PUPDR_PUPD2_Msk (0x3UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000030 */ 7723 #define GPIO_PUPDR_PUPD2 GPIO_PUPDR_PUPD2_Msk 7724 #define GPIO_PUPDR_PUPD2_0 (0x1UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000010 */ 7725 #define GPIO_PUPDR_PUPD2_1 (0x2UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000020 */ 7726 #define GPIO_PUPDR_PUPD3_Pos (6U) 7727 #define GPIO_PUPDR_PUPD3_Msk (0x3UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x000000C0 */ 7728 #define GPIO_PUPDR_PUPD3 GPIO_PUPDR_PUPD3_Msk 7729 #define GPIO_PUPDR_PUPD3_0 (0x1UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000040 */ 7730 #define GPIO_PUPDR_PUPD3_1 (0x2UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000080 */ 7731 #define GPIO_PUPDR_PUPD4_Pos (8U) 7732 #define GPIO_PUPDR_PUPD4_Msk (0x3UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000300 */ 7733 #define GPIO_PUPDR_PUPD4 GPIO_PUPDR_PUPD4_Msk 7734 #define GPIO_PUPDR_PUPD4_0 (0x1UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000100 */ 7735 #define GPIO_PUPDR_PUPD4_1 (0x2UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000200 */ 7736 #define GPIO_PUPDR_PUPD5_Pos (10U) 7737 #define GPIO_PUPDR_PUPD5_Msk (0x3UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000C00 */ 7738 #define GPIO_PUPDR_PUPD5 GPIO_PUPDR_PUPD5_Msk 7739 #define GPIO_PUPDR_PUPD5_0 (0x1UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000400 */ 7740 #define GPIO_PUPDR_PUPD5_1 (0x2UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000800 */ 7741 #define GPIO_PUPDR_PUPD6_Pos (12U) 7742 #define GPIO_PUPDR_PUPD6_Msk (0x3UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00003000 */ 7743 #define GPIO_PUPDR_PUPD6 GPIO_PUPDR_PUPD6_Msk 7744 #define GPIO_PUPDR_PUPD6_0 (0x1UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00001000 */ 7745 #define GPIO_PUPDR_PUPD6_1 (0x2UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00002000 */ 7746 #define GPIO_PUPDR_PUPD7_Pos (14U) 7747 #define GPIO_PUPDR_PUPD7_Msk (0x3UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x0000C000 */ 7748 #define GPIO_PUPDR_PUPD7 GPIO_PUPDR_PUPD7_Msk 7749 #define GPIO_PUPDR_PUPD7_0 (0x1UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00004000 */ 7750 #define GPIO_PUPDR_PUPD7_1 (0x2UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00008000 */ 7751 #define GPIO_PUPDR_PUPD8_Pos (16U) 7752 #define GPIO_PUPDR_PUPD8_Msk (0x3UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00030000 */ 7753 #define GPIO_PUPDR_PUPD8 GPIO_PUPDR_PUPD8_Msk 7754 #define GPIO_PUPDR_PUPD8_0 (0x1UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00010000 */ 7755 #define GPIO_PUPDR_PUPD8_1 (0x2UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00020000 */ 7756 #define GPIO_PUPDR_PUPD9_Pos (18U) 7757 #define GPIO_PUPDR_PUPD9_Msk (0x3UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x000C0000 */ 7758 #define GPIO_PUPDR_PUPD9 GPIO_PUPDR_PUPD9_Msk 7759 #define GPIO_PUPDR_PUPD9_0 (0x1UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00040000 */ 7760 #define GPIO_PUPDR_PUPD9_1 (0x2UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00080000 */ 7761 #define GPIO_PUPDR_PUPD10_Pos (20U) 7762 #define GPIO_PUPDR_PUPD10_Msk (0x3UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00300000 */ 7763 #define GPIO_PUPDR_PUPD10 GPIO_PUPDR_PUPD10_Msk 7764 #define GPIO_PUPDR_PUPD10_0 (0x1UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00100000 */ 7765 #define GPIO_PUPDR_PUPD10_1 (0x2UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00200000 */ 7766 #define GPIO_PUPDR_PUPD11_Pos (22U) 7767 #define GPIO_PUPDR_PUPD11_Msk (0x3UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00C00000 */ 7768 #define GPIO_PUPDR_PUPD11 GPIO_PUPDR_PUPD11_Msk 7769 #define GPIO_PUPDR_PUPD11_0 (0x1UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00400000 */ 7770 #define GPIO_PUPDR_PUPD11_1 (0x2UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00800000 */ 7771 #define GPIO_PUPDR_PUPD12_Pos (24U) 7772 #define GPIO_PUPDR_PUPD12_Msk (0x3UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x03000000 */ 7773 #define GPIO_PUPDR_PUPD12 GPIO_PUPDR_PUPD12_Msk 7774 #define GPIO_PUPDR_PUPD12_0 (0x1UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x01000000 */ 7775 #define GPIO_PUPDR_PUPD12_1 (0x2UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x02000000 */ 7776 #define GPIO_PUPDR_PUPD13_Pos (26U) 7777 #define GPIO_PUPDR_PUPD13_Msk (0x3UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x0C000000 */ 7778 #define GPIO_PUPDR_PUPD13 GPIO_PUPDR_PUPD13_Msk 7779 #define GPIO_PUPDR_PUPD13_0 (0x1UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x04000000 */ 7780 #define GPIO_PUPDR_PUPD13_1 (0x2UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x08000000 */ 7781 #define GPIO_PUPDR_PUPD14_Pos (28U) 7782 #define GPIO_PUPDR_PUPD14_Msk (0x3UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x30000000 */ 7783 #define GPIO_PUPDR_PUPD14 GPIO_PUPDR_PUPD14_Msk 7784 #define GPIO_PUPDR_PUPD14_0 (0x1UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x10000000 */ 7785 #define GPIO_PUPDR_PUPD14_1 (0x2UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x20000000 */ 7786 #define GPIO_PUPDR_PUPD15_Pos (30U) 7787 #define GPIO_PUPDR_PUPD15_Msk (0x3UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0xC0000000 */ 7788 #define GPIO_PUPDR_PUPD15 GPIO_PUPDR_PUPD15_Msk 7789 #define GPIO_PUPDR_PUPD15_0 (0x1UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0x40000000 */ 7790 #define GPIO_PUPDR_PUPD15_1 (0x2UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0x80000000 */ 7791 7792 /* Legacy defines */ 7793 #define GPIO_PUPDR_PUPDR0 GPIO_PUPDR_PUPD0 7794 #define GPIO_PUPDR_PUPDR0_0 GPIO_PUPDR_PUPD0_0 7795 #define GPIO_PUPDR_PUPDR0_1 GPIO_PUPDR_PUPD0_1 7796 #define GPIO_PUPDR_PUPDR1 GPIO_PUPDR_PUPD1 7797 #define GPIO_PUPDR_PUPDR1_0 GPIO_PUPDR_PUPD1_0 7798 #define GPIO_PUPDR_PUPDR1_1 GPIO_PUPDR_PUPD1_1 7799 #define GPIO_PUPDR_PUPDR2 GPIO_PUPDR_PUPD2 7800 #define GPIO_PUPDR_PUPDR2_0 GPIO_PUPDR_PUPD2_0 7801 #define GPIO_PUPDR_PUPDR2_1 GPIO_PUPDR_PUPD2_1 7802 #define GPIO_PUPDR_PUPDR3 GPIO_PUPDR_PUPD3 7803 #define GPIO_PUPDR_PUPDR3_0 GPIO_PUPDR_PUPD3_0 7804 #define GPIO_PUPDR_PUPDR3_1 GPIO_PUPDR_PUPD3_1 7805 #define GPIO_PUPDR_PUPDR4 GPIO_PUPDR_PUPD4 7806 #define GPIO_PUPDR_PUPDR4_0 GPIO_PUPDR_PUPD4_0 7807 #define GPIO_PUPDR_PUPDR4_1 GPIO_PUPDR_PUPD4_1 7808 #define GPIO_PUPDR_PUPDR5 GPIO_PUPDR_PUPD5 7809 #define GPIO_PUPDR_PUPDR5_0 GPIO_PUPDR_PUPD5_0 7810 #define GPIO_PUPDR_PUPDR5_1 GPIO_PUPDR_PUPD5_1 7811 #define GPIO_PUPDR_PUPDR6 GPIO_PUPDR_PUPD6 7812 #define GPIO_PUPDR_PUPDR6_0 GPIO_PUPDR_PUPD6_0 7813 #define GPIO_PUPDR_PUPDR6_1 GPIO_PUPDR_PUPD6_1 7814 #define GPIO_PUPDR_PUPDR7 GPIO_PUPDR_PUPD7 7815 #define GPIO_PUPDR_PUPDR7_0 GPIO_PUPDR_PUPD7_0 7816 #define GPIO_PUPDR_PUPDR7_1 GPIO_PUPDR_PUPD7_1 7817 #define GPIO_PUPDR_PUPDR8 GPIO_PUPDR_PUPD8 7818 #define GPIO_PUPDR_PUPDR8_0 GPIO_PUPDR_PUPD8_0 7819 #define GPIO_PUPDR_PUPDR8_1 GPIO_PUPDR_PUPD8_1 7820 #define GPIO_PUPDR_PUPDR9 GPIO_PUPDR_PUPD9 7821 #define GPIO_PUPDR_PUPDR9_0 GPIO_PUPDR_PUPD9_0 7822 #define GPIO_PUPDR_PUPDR9_1 GPIO_PUPDR_PUPD9_1 7823 #define GPIO_PUPDR_PUPDR10 GPIO_PUPDR_PUPD10 7824 #define GPIO_PUPDR_PUPDR10_0 GPIO_PUPDR_PUPD10_0 7825 #define GPIO_PUPDR_PUPDR10_1 GPIO_PUPDR_PUPD10_1 7826 #define GPIO_PUPDR_PUPDR11 GPIO_PUPDR_PUPD11 7827 #define GPIO_PUPDR_PUPDR11_0 GPIO_PUPDR_PUPD11_0 7828 #define GPIO_PUPDR_PUPDR11_1 GPIO_PUPDR_PUPD11_1 7829 #define GPIO_PUPDR_PUPDR12 GPIO_PUPDR_PUPD12 7830 #define GPIO_PUPDR_PUPDR12_0 GPIO_PUPDR_PUPD12_0 7831 #define GPIO_PUPDR_PUPDR12_1 GPIO_PUPDR_PUPD12_1 7832 #define GPIO_PUPDR_PUPDR13 GPIO_PUPDR_PUPD13 7833 #define GPIO_PUPDR_PUPDR13_0 GPIO_PUPDR_PUPD13_0 7834 #define GPIO_PUPDR_PUPDR13_1 GPIO_PUPDR_PUPD13_1 7835 #define GPIO_PUPDR_PUPDR14 GPIO_PUPDR_PUPD14 7836 #define GPIO_PUPDR_PUPDR14_0 GPIO_PUPDR_PUPD14_0 7837 #define GPIO_PUPDR_PUPDR14_1 GPIO_PUPDR_PUPD14_1 7838 #define GPIO_PUPDR_PUPDR15 GPIO_PUPDR_PUPD15 7839 #define GPIO_PUPDR_PUPDR15_0 GPIO_PUPDR_PUPD15_0 7840 #define GPIO_PUPDR_PUPDR15_1 GPIO_PUPDR_PUPD15_1 7841 7842 /****************** Bits definition for GPIO_IDR register *******************/ 7843 #define GPIO_IDR_ID0_Pos (0U) 7844 #define GPIO_IDR_ID0_Msk (0x1UL << GPIO_IDR_ID0_Pos) /*!< 0x00000001 */ 7845 #define GPIO_IDR_ID0 GPIO_IDR_ID0_Msk 7846 #define GPIO_IDR_ID1_Pos (1U) 7847 #define GPIO_IDR_ID1_Msk (0x1UL << GPIO_IDR_ID1_Pos) /*!< 0x00000002 */ 7848 #define GPIO_IDR_ID1 GPIO_IDR_ID1_Msk 7849 #define GPIO_IDR_ID2_Pos (2U) 7850 #define GPIO_IDR_ID2_Msk (0x1UL << GPIO_IDR_ID2_Pos) /*!< 0x00000004 */ 7851 #define GPIO_IDR_ID2 GPIO_IDR_ID2_Msk 7852 #define GPIO_IDR_ID3_Pos (3U) 7853 #define GPIO_IDR_ID3_Msk (0x1UL << GPIO_IDR_ID3_Pos) /*!< 0x00000008 */ 7854 #define GPIO_IDR_ID3 GPIO_IDR_ID3_Msk 7855 #define GPIO_IDR_ID4_Pos (4U) 7856 #define GPIO_IDR_ID4_Msk (0x1UL << GPIO_IDR_ID4_Pos) /*!< 0x00000010 */ 7857 #define GPIO_IDR_ID4 GPIO_IDR_ID4_Msk 7858 #define GPIO_IDR_ID5_Pos (5U) 7859 #define GPIO_IDR_ID5_Msk (0x1UL << GPIO_IDR_ID5_Pos) /*!< 0x00000020 */ 7860 #define GPIO_IDR_ID5 GPIO_IDR_ID5_Msk 7861 #define GPIO_IDR_ID6_Pos (6U) 7862 #define GPIO_IDR_ID6_Msk (0x1UL << GPIO_IDR_ID6_Pos) /*!< 0x00000040 */ 7863 #define GPIO_IDR_ID6 GPIO_IDR_ID6_Msk 7864 #define GPIO_IDR_ID7_Pos (7U) 7865 #define GPIO_IDR_ID7_Msk (0x1UL << GPIO_IDR_ID7_Pos) /*!< 0x00000080 */ 7866 #define GPIO_IDR_ID7 GPIO_IDR_ID7_Msk 7867 #define GPIO_IDR_ID8_Pos (8U) 7868 #define GPIO_IDR_ID8_Msk (0x1UL << GPIO_IDR_ID8_Pos) /*!< 0x00000100 */ 7869 #define GPIO_IDR_ID8 GPIO_IDR_ID8_Msk 7870 #define GPIO_IDR_ID9_Pos (9U) 7871 #define GPIO_IDR_ID9_Msk (0x1UL << GPIO_IDR_ID9_Pos) /*!< 0x00000200 */ 7872 #define GPIO_IDR_ID9 GPIO_IDR_ID9_Msk 7873 #define GPIO_IDR_ID10_Pos (10U) 7874 #define GPIO_IDR_ID10_Msk (0x1UL << GPIO_IDR_ID10_Pos) /*!< 0x00000400 */ 7875 #define GPIO_IDR_ID10 GPIO_IDR_ID10_Msk 7876 #define GPIO_IDR_ID11_Pos (11U) 7877 #define GPIO_IDR_ID11_Msk (0x1UL << GPIO_IDR_ID11_Pos) /*!< 0x00000800 */ 7878 #define GPIO_IDR_ID11 GPIO_IDR_ID11_Msk 7879 #define GPIO_IDR_ID12_Pos (12U) 7880 #define GPIO_IDR_ID12_Msk (0x1UL << GPIO_IDR_ID12_Pos) /*!< 0x00001000 */ 7881 #define GPIO_IDR_ID12 GPIO_IDR_ID12_Msk 7882 #define GPIO_IDR_ID13_Pos (13U) 7883 #define GPIO_IDR_ID13_Msk (0x1UL << GPIO_IDR_ID13_Pos) /*!< 0x00002000 */ 7884 #define GPIO_IDR_ID13 GPIO_IDR_ID13_Msk 7885 #define GPIO_IDR_ID14_Pos (14U) 7886 #define GPIO_IDR_ID14_Msk (0x1UL << GPIO_IDR_ID14_Pos) /*!< 0x00004000 */ 7887 #define GPIO_IDR_ID14 GPIO_IDR_ID14_Msk 7888 #define GPIO_IDR_ID15_Pos (15U) 7889 #define GPIO_IDR_ID15_Msk (0x1UL << GPIO_IDR_ID15_Pos) /*!< 0x00008000 */ 7890 #define GPIO_IDR_ID15 GPIO_IDR_ID15_Msk 7891 7892 /* Legacy defines */ 7893 #define GPIO_IDR_IDR_0 GPIO_IDR_ID0 7894 #define GPIO_IDR_IDR_1 GPIO_IDR_ID1 7895 #define GPIO_IDR_IDR_2 GPIO_IDR_ID2 7896 #define GPIO_IDR_IDR_3 GPIO_IDR_ID3 7897 #define GPIO_IDR_IDR_4 GPIO_IDR_ID4 7898 #define GPIO_IDR_IDR_5 GPIO_IDR_ID5 7899 #define GPIO_IDR_IDR_6 GPIO_IDR_ID6 7900 #define GPIO_IDR_IDR_7 GPIO_IDR_ID7 7901 #define GPIO_IDR_IDR_8 GPIO_IDR_ID8 7902 #define GPIO_IDR_IDR_9 GPIO_IDR_ID9 7903 #define GPIO_IDR_IDR_10 GPIO_IDR_ID10 7904 #define GPIO_IDR_IDR_11 GPIO_IDR_ID11 7905 #define GPIO_IDR_IDR_12 GPIO_IDR_ID12 7906 #define GPIO_IDR_IDR_13 GPIO_IDR_ID13 7907 #define GPIO_IDR_IDR_14 GPIO_IDR_ID14 7908 #define GPIO_IDR_IDR_15 GPIO_IDR_ID15 7909 7910 /* Old GPIO_IDR register bits definition, maintained for legacy purpose */ 7911 #define GPIO_OTYPER_IDR_0 GPIO_IDR_ID0 7912 #define GPIO_OTYPER_IDR_1 GPIO_IDR_ID1 7913 #define GPIO_OTYPER_IDR_2 GPIO_IDR_ID2 7914 #define GPIO_OTYPER_IDR_3 GPIO_IDR_ID3 7915 #define GPIO_OTYPER_IDR_4 GPIO_IDR_ID4 7916 #define GPIO_OTYPER_IDR_5 GPIO_IDR_ID5 7917 #define GPIO_OTYPER_IDR_6 GPIO_IDR_ID6 7918 #define GPIO_OTYPER_IDR_7 GPIO_IDR_ID7 7919 #define GPIO_OTYPER_IDR_8 GPIO_IDR_ID8 7920 #define GPIO_OTYPER_IDR_9 GPIO_IDR_ID9 7921 #define GPIO_OTYPER_IDR_10 GPIO_IDR_ID10 7922 #define GPIO_OTYPER_IDR_11 GPIO_IDR_ID11 7923 #define GPIO_OTYPER_IDR_12 GPIO_IDR_ID12 7924 #define GPIO_OTYPER_IDR_13 GPIO_IDR_ID13 7925 #define GPIO_OTYPER_IDR_14 GPIO_IDR_ID14 7926 #define GPIO_OTYPER_IDR_15 GPIO_IDR_ID15 7927 7928 /****************** Bits definition for GPIO_ODR register *******************/ 7929 #define GPIO_ODR_OD0_Pos (0U) 7930 #define GPIO_ODR_OD0_Msk (0x1UL << GPIO_ODR_OD0_Pos) /*!< 0x00000001 */ 7931 #define GPIO_ODR_OD0 GPIO_ODR_OD0_Msk 7932 #define GPIO_ODR_OD1_Pos (1U) 7933 #define GPIO_ODR_OD1_Msk (0x1UL << GPIO_ODR_OD1_Pos) /*!< 0x00000002 */ 7934 #define GPIO_ODR_OD1 GPIO_ODR_OD1_Msk 7935 #define GPIO_ODR_OD2_Pos (2U) 7936 #define GPIO_ODR_OD2_Msk (0x1UL << GPIO_ODR_OD2_Pos) /*!< 0x00000004 */ 7937 #define GPIO_ODR_OD2 GPIO_ODR_OD2_Msk 7938 #define GPIO_ODR_OD3_Pos (3U) 7939 #define GPIO_ODR_OD3_Msk (0x1UL << GPIO_ODR_OD3_Pos) /*!< 0x00000008 */ 7940 #define GPIO_ODR_OD3 GPIO_ODR_OD3_Msk 7941 #define GPIO_ODR_OD4_Pos (4U) 7942 #define GPIO_ODR_OD4_Msk (0x1UL << GPIO_ODR_OD4_Pos) /*!< 0x00000010 */ 7943 #define GPIO_ODR_OD4 GPIO_ODR_OD4_Msk 7944 #define GPIO_ODR_OD5_Pos (5U) 7945 #define GPIO_ODR_OD5_Msk (0x1UL << GPIO_ODR_OD5_Pos) /*!< 0x00000020 */ 7946 #define GPIO_ODR_OD5 GPIO_ODR_OD5_Msk 7947 #define GPIO_ODR_OD6_Pos (6U) 7948 #define GPIO_ODR_OD6_Msk (0x1UL << GPIO_ODR_OD6_Pos) /*!< 0x00000040 */ 7949 #define GPIO_ODR_OD6 GPIO_ODR_OD6_Msk 7950 #define GPIO_ODR_OD7_Pos (7U) 7951 #define GPIO_ODR_OD7_Msk (0x1UL << GPIO_ODR_OD7_Pos) /*!< 0x00000080 */ 7952 #define GPIO_ODR_OD7 GPIO_ODR_OD7_Msk 7953 #define GPIO_ODR_OD8_Pos (8U) 7954 #define GPIO_ODR_OD8_Msk (0x1UL << GPIO_ODR_OD8_Pos) /*!< 0x00000100 */ 7955 #define GPIO_ODR_OD8 GPIO_ODR_OD8_Msk 7956 #define GPIO_ODR_OD9_Pos (9U) 7957 #define GPIO_ODR_OD9_Msk (0x1UL << GPIO_ODR_OD9_Pos) /*!< 0x00000200 */ 7958 #define GPIO_ODR_OD9 GPIO_ODR_OD9_Msk 7959 #define GPIO_ODR_OD10_Pos (10U) 7960 #define GPIO_ODR_OD10_Msk (0x1UL << GPIO_ODR_OD10_Pos) /*!< 0x00000400 */ 7961 #define GPIO_ODR_OD10 GPIO_ODR_OD10_Msk 7962 #define GPIO_ODR_OD11_Pos (11U) 7963 #define GPIO_ODR_OD11_Msk (0x1UL << GPIO_ODR_OD11_Pos) /*!< 0x00000800 */ 7964 #define GPIO_ODR_OD11 GPIO_ODR_OD11_Msk 7965 #define GPIO_ODR_OD12_Pos (12U) 7966 #define GPIO_ODR_OD12_Msk (0x1UL << GPIO_ODR_OD12_Pos) /*!< 0x00001000 */ 7967 #define GPIO_ODR_OD12 GPIO_ODR_OD12_Msk 7968 #define GPIO_ODR_OD13_Pos (13U) 7969 #define GPIO_ODR_OD13_Msk (0x1UL << GPIO_ODR_OD13_Pos) /*!< 0x00002000 */ 7970 #define GPIO_ODR_OD13 GPIO_ODR_OD13_Msk 7971 #define GPIO_ODR_OD14_Pos (14U) 7972 #define GPIO_ODR_OD14_Msk (0x1UL << GPIO_ODR_OD14_Pos) /*!< 0x00004000 */ 7973 #define GPIO_ODR_OD14 GPIO_ODR_OD14_Msk 7974 #define GPIO_ODR_OD15_Pos (15U) 7975 #define GPIO_ODR_OD15_Msk (0x1UL << GPIO_ODR_OD15_Pos) /*!< 0x00008000 */ 7976 #define GPIO_ODR_OD15 GPIO_ODR_OD15_Msk 7977 7978 /* Legacy defines */ 7979 #define GPIO_ODR_ODR_0 GPIO_ODR_OD0 7980 #define GPIO_ODR_ODR_1 GPIO_ODR_OD1 7981 #define GPIO_ODR_ODR_2 GPIO_ODR_OD2 7982 #define GPIO_ODR_ODR_3 GPIO_ODR_OD3 7983 #define GPIO_ODR_ODR_4 GPIO_ODR_OD4 7984 #define GPIO_ODR_ODR_5 GPIO_ODR_OD5 7985 #define GPIO_ODR_ODR_6 GPIO_ODR_OD6 7986 #define GPIO_ODR_ODR_7 GPIO_ODR_OD7 7987 #define GPIO_ODR_ODR_8 GPIO_ODR_OD8 7988 #define GPIO_ODR_ODR_9 GPIO_ODR_OD9 7989 #define GPIO_ODR_ODR_10 GPIO_ODR_OD10 7990 #define GPIO_ODR_ODR_11 GPIO_ODR_OD11 7991 #define GPIO_ODR_ODR_12 GPIO_ODR_OD12 7992 #define GPIO_ODR_ODR_13 GPIO_ODR_OD13 7993 #define GPIO_ODR_ODR_14 GPIO_ODR_OD14 7994 #define GPIO_ODR_ODR_15 GPIO_ODR_OD15 7995 7996 /* Old GPIO_ODR register bits definition, maintained for legacy purpose */ 7997 #define GPIO_OTYPER_ODR_0 GPIO_ODR_OD0 7998 #define GPIO_OTYPER_ODR_1 GPIO_ODR_OD1 7999 #define GPIO_OTYPER_ODR_2 GPIO_ODR_OD2 8000 #define GPIO_OTYPER_ODR_3 GPIO_ODR_OD3 8001 #define GPIO_OTYPER_ODR_4 GPIO_ODR_OD4 8002 #define GPIO_OTYPER_ODR_5 GPIO_ODR_OD5 8003 #define GPIO_OTYPER_ODR_6 GPIO_ODR_OD6 8004 #define GPIO_OTYPER_ODR_7 GPIO_ODR_OD7 8005 #define GPIO_OTYPER_ODR_8 GPIO_ODR_OD8 8006 #define GPIO_OTYPER_ODR_9 GPIO_ODR_OD9 8007 #define GPIO_OTYPER_ODR_10 GPIO_ODR_OD10 8008 #define GPIO_OTYPER_ODR_11 GPIO_ODR_OD11 8009 #define GPIO_OTYPER_ODR_12 GPIO_ODR_OD12 8010 #define GPIO_OTYPER_ODR_13 GPIO_ODR_OD13 8011 #define GPIO_OTYPER_ODR_14 GPIO_ODR_OD14 8012 #define GPIO_OTYPER_ODR_15 GPIO_ODR_OD15 8013 8014 /****************** Bits definition for GPIO_BSRR register ******************/ 8015 #define GPIO_BSRR_BS0_Pos (0U) 8016 #define GPIO_BSRR_BS0_Msk (0x1UL << GPIO_BSRR_BS0_Pos) /*!< 0x00000001 */ 8017 #define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk 8018 #define GPIO_BSRR_BS1_Pos (1U) 8019 #define GPIO_BSRR_BS1_Msk (0x1UL << GPIO_BSRR_BS1_Pos) /*!< 0x00000002 */ 8020 #define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk 8021 #define GPIO_BSRR_BS2_Pos (2U) 8022 #define GPIO_BSRR_BS2_Msk (0x1UL << GPIO_BSRR_BS2_Pos) /*!< 0x00000004 */ 8023 #define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk 8024 #define GPIO_BSRR_BS3_Pos (3U) 8025 #define GPIO_BSRR_BS3_Msk (0x1UL << GPIO_BSRR_BS3_Pos) /*!< 0x00000008 */ 8026 #define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk 8027 #define GPIO_BSRR_BS4_Pos (4U) 8028 #define GPIO_BSRR_BS4_Msk (0x1UL << GPIO_BSRR_BS4_Pos) /*!< 0x00000010 */ 8029 #define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk 8030 #define GPIO_BSRR_BS5_Pos (5U) 8031 #define GPIO_BSRR_BS5_Msk (0x1UL << GPIO_BSRR_BS5_Pos) /*!< 0x00000020 */ 8032 #define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk 8033 #define GPIO_BSRR_BS6_Pos (6U) 8034 #define GPIO_BSRR_BS6_Msk (0x1UL << GPIO_BSRR_BS6_Pos) /*!< 0x00000040 */ 8035 #define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk 8036 #define GPIO_BSRR_BS7_Pos (7U) 8037 #define GPIO_BSRR_BS7_Msk (0x1UL << GPIO_BSRR_BS7_Pos) /*!< 0x00000080 */ 8038 #define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk 8039 #define GPIO_BSRR_BS8_Pos (8U) 8040 #define GPIO_BSRR_BS8_Msk (0x1UL << GPIO_BSRR_BS8_Pos) /*!< 0x00000100 */ 8041 #define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk 8042 #define GPIO_BSRR_BS9_Pos (9U) 8043 #define GPIO_BSRR_BS9_Msk (0x1UL << GPIO_BSRR_BS9_Pos) /*!< 0x00000200 */ 8044 #define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk 8045 #define GPIO_BSRR_BS10_Pos (10U) 8046 #define GPIO_BSRR_BS10_Msk (0x1UL << GPIO_BSRR_BS10_Pos) /*!< 0x00000400 */ 8047 #define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk 8048 #define GPIO_BSRR_BS11_Pos (11U) 8049 #define GPIO_BSRR_BS11_Msk (0x1UL << GPIO_BSRR_BS11_Pos) /*!< 0x00000800 */ 8050 #define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk 8051 #define GPIO_BSRR_BS12_Pos (12U) 8052 #define GPIO_BSRR_BS12_Msk (0x1UL << GPIO_BSRR_BS12_Pos) /*!< 0x00001000 */ 8053 #define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk 8054 #define GPIO_BSRR_BS13_Pos (13U) 8055 #define GPIO_BSRR_BS13_Msk (0x1UL << GPIO_BSRR_BS13_Pos) /*!< 0x00002000 */ 8056 #define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk 8057 #define GPIO_BSRR_BS14_Pos (14U) 8058 #define GPIO_BSRR_BS14_Msk (0x1UL << GPIO_BSRR_BS14_Pos) /*!< 0x00004000 */ 8059 #define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk 8060 #define GPIO_BSRR_BS15_Pos (15U) 8061 #define GPIO_BSRR_BS15_Msk (0x1UL << GPIO_BSRR_BS15_Pos) /*!< 0x00008000 */ 8062 #define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk 8063 #define GPIO_BSRR_BR0_Pos (16U) 8064 #define GPIO_BSRR_BR0_Msk (0x1UL << GPIO_BSRR_BR0_Pos) /*!< 0x00010000 */ 8065 #define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk 8066 #define GPIO_BSRR_BR1_Pos (17U) 8067 #define GPIO_BSRR_BR1_Msk (0x1UL << GPIO_BSRR_BR1_Pos) /*!< 0x00020000 */ 8068 #define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk 8069 #define GPIO_BSRR_BR2_Pos (18U) 8070 #define GPIO_BSRR_BR2_Msk (0x1UL << GPIO_BSRR_BR2_Pos) /*!< 0x00040000 */ 8071 #define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk 8072 #define GPIO_BSRR_BR3_Pos (19U) 8073 #define GPIO_BSRR_BR3_Msk (0x1UL << GPIO_BSRR_BR3_Pos) /*!< 0x00080000 */ 8074 #define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk 8075 #define GPIO_BSRR_BR4_Pos (20U) 8076 #define GPIO_BSRR_BR4_Msk (0x1UL << GPIO_BSRR_BR4_Pos) /*!< 0x00100000 */ 8077 #define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk 8078 #define GPIO_BSRR_BR5_Pos (21U) 8079 #define GPIO_BSRR_BR5_Msk (0x1UL << GPIO_BSRR_BR5_Pos) /*!< 0x00200000 */ 8080 #define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk 8081 #define GPIO_BSRR_BR6_Pos (22U) 8082 #define GPIO_BSRR_BR6_Msk (0x1UL << GPIO_BSRR_BR6_Pos) /*!< 0x00400000 */ 8083 #define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk 8084 #define GPIO_BSRR_BR7_Pos (23U) 8085 #define GPIO_BSRR_BR7_Msk (0x1UL << GPIO_BSRR_BR7_Pos) /*!< 0x00800000 */ 8086 #define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk 8087 #define GPIO_BSRR_BR8_Pos (24U) 8088 #define GPIO_BSRR_BR8_Msk (0x1UL << GPIO_BSRR_BR8_Pos) /*!< 0x01000000 */ 8089 #define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk 8090 #define GPIO_BSRR_BR9_Pos (25U) 8091 #define GPIO_BSRR_BR9_Msk (0x1UL << GPIO_BSRR_BR9_Pos) /*!< 0x02000000 */ 8092 #define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk 8093 #define GPIO_BSRR_BR10_Pos (26U) 8094 #define GPIO_BSRR_BR10_Msk (0x1UL << GPIO_BSRR_BR10_Pos) /*!< 0x04000000 */ 8095 #define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk 8096 #define GPIO_BSRR_BR11_Pos (27U) 8097 #define GPIO_BSRR_BR11_Msk (0x1UL << GPIO_BSRR_BR11_Pos) /*!< 0x08000000 */ 8098 #define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk 8099 #define GPIO_BSRR_BR12_Pos (28U) 8100 #define GPIO_BSRR_BR12_Msk (0x1UL << GPIO_BSRR_BR12_Pos) /*!< 0x10000000 */ 8101 #define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk 8102 #define GPIO_BSRR_BR13_Pos (29U) 8103 #define GPIO_BSRR_BR13_Msk (0x1UL << GPIO_BSRR_BR13_Pos) /*!< 0x20000000 */ 8104 #define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk 8105 #define GPIO_BSRR_BR14_Pos (30U) 8106 #define GPIO_BSRR_BR14_Msk (0x1UL << GPIO_BSRR_BR14_Pos) /*!< 0x40000000 */ 8107 #define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk 8108 #define GPIO_BSRR_BR15_Pos (31U) 8109 #define GPIO_BSRR_BR15_Msk (0x1UL << GPIO_BSRR_BR15_Pos) /*!< 0x80000000 */ 8110 #define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk 8111 8112 /* Legacy defines */ 8113 #define GPIO_BSRR_BS_0 GPIO_BSRR_BS0 8114 #define GPIO_BSRR_BS_1 GPIO_BSRR_BS1 8115 #define GPIO_BSRR_BS_2 GPIO_BSRR_BS2 8116 #define GPIO_BSRR_BS_3 GPIO_BSRR_BS3 8117 #define GPIO_BSRR_BS_4 GPIO_BSRR_BS4 8118 #define GPIO_BSRR_BS_5 GPIO_BSRR_BS5 8119 #define GPIO_BSRR_BS_6 GPIO_BSRR_BS6 8120 #define GPIO_BSRR_BS_7 GPIO_BSRR_BS7 8121 #define GPIO_BSRR_BS_8 GPIO_BSRR_BS8 8122 #define GPIO_BSRR_BS_9 GPIO_BSRR_BS9 8123 #define GPIO_BSRR_BS_10 GPIO_BSRR_BS10 8124 #define GPIO_BSRR_BS_11 GPIO_BSRR_BS11 8125 #define GPIO_BSRR_BS_12 GPIO_BSRR_BS12 8126 #define GPIO_BSRR_BS_13 GPIO_BSRR_BS13 8127 #define GPIO_BSRR_BS_14 GPIO_BSRR_BS14 8128 #define GPIO_BSRR_BS_15 GPIO_BSRR_BS15 8129 #define GPIO_BSRR_BR_0 GPIO_BSRR_BR0 8130 #define GPIO_BSRR_BR_1 GPIO_BSRR_BR1 8131 #define GPIO_BSRR_BR_2 GPIO_BSRR_BR2 8132 #define GPIO_BSRR_BR_3 GPIO_BSRR_BR3 8133 #define GPIO_BSRR_BR_4 GPIO_BSRR_BR4 8134 #define GPIO_BSRR_BR_5 GPIO_BSRR_BR5 8135 #define GPIO_BSRR_BR_6 GPIO_BSRR_BR6 8136 #define GPIO_BSRR_BR_7 GPIO_BSRR_BR7 8137 #define GPIO_BSRR_BR_8 GPIO_BSRR_BR8 8138 #define GPIO_BSRR_BR_9 GPIO_BSRR_BR9 8139 #define GPIO_BSRR_BR_10 GPIO_BSRR_BR10 8140 #define GPIO_BSRR_BR_11 GPIO_BSRR_BR11 8141 #define GPIO_BSRR_BR_12 GPIO_BSRR_BR12 8142 #define GPIO_BSRR_BR_13 GPIO_BSRR_BR13 8143 #define GPIO_BSRR_BR_14 GPIO_BSRR_BR14 8144 #define GPIO_BSRR_BR_15 GPIO_BSRR_BR15 8145 8146 /****************** Bit definition for GPIO_LCKR register *********************/ 8147 #define GPIO_LCKR_LCK0_Pos (0U) 8148 #define GPIO_LCKR_LCK0_Msk (0x1UL << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */ 8149 #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk 8150 #define GPIO_LCKR_LCK1_Pos (1U) 8151 #define GPIO_LCKR_LCK1_Msk (0x1UL << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */ 8152 #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk 8153 #define GPIO_LCKR_LCK2_Pos (2U) 8154 #define GPIO_LCKR_LCK2_Msk (0x1UL << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */ 8155 #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk 8156 #define GPIO_LCKR_LCK3_Pos (3U) 8157 #define GPIO_LCKR_LCK3_Msk (0x1UL << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */ 8158 #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk 8159 #define GPIO_LCKR_LCK4_Pos (4U) 8160 #define GPIO_LCKR_LCK4_Msk (0x1UL << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */ 8161 #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk 8162 #define GPIO_LCKR_LCK5_Pos (5U) 8163 #define GPIO_LCKR_LCK5_Msk (0x1UL << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */ 8164 #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk 8165 #define GPIO_LCKR_LCK6_Pos (6U) 8166 #define GPIO_LCKR_LCK6_Msk (0x1UL << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */ 8167 #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk 8168 #define GPIO_LCKR_LCK7_Pos (7U) 8169 #define GPIO_LCKR_LCK7_Msk (0x1UL << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */ 8170 #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk 8171 #define GPIO_LCKR_LCK8_Pos (8U) 8172 #define GPIO_LCKR_LCK8_Msk (0x1UL << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */ 8173 #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk 8174 #define GPIO_LCKR_LCK9_Pos (9U) 8175 #define GPIO_LCKR_LCK9_Msk (0x1UL << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */ 8176 #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk 8177 #define GPIO_LCKR_LCK10_Pos (10U) 8178 #define GPIO_LCKR_LCK10_Msk (0x1UL << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */ 8179 #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk 8180 #define GPIO_LCKR_LCK11_Pos (11U) 8181 #define GPIO_LCKR_LCK11_Msk (0x1UL << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */ 8182 #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk 8183 #define GPIO_LCKR_LCK12_Pos (12U) 8184 #define GPIO_LCKR_LCK12_Msk (0x1UL << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */ 8185 #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk 8186 #define GPIO_LCKR_LCK13_Pos (13U) 8187 #define GPIO_LCKR_LCK13_Msk (0x1UL << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */ 8188 #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk 8189 #define GPIO_LCKR_LCK14_Pos (14U) 8190 #define GPIO_LCKR_LCK14_Msk (0x1UL << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */ 8191 #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk 8192 #define GPIO_LCKR_LCK15_Pos (15U) 8193 #define GPIO_LCKR_LCK15_Msk (0x1UL << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */ 8194 #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk 8195 #define GPIO_LCKR_LCKK_Pos (16U) 8196 #define GPIO_LCKR_LCKK_Msk (0x1UL << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */ 8197 #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk 8198 8199 /****************** Bit definition for GPIO_AFRL register *********************/ 8200 #define GPIO_AFRL_AFSEL0_Pos (0U) 8201 #define GPIO_AFRL_AFSEL0_Msk (0xFUL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x0000000F */ 8202 #define GPIO_AFRL_AFSEL0 GPIO_AFRL_AFSEL0_Msk 8203 #define GPIO_AFRL_AFSEL0_0 (0x1UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000001 */ 8204 #define GPIO_AFRL_AFSEL0_1 (0x2UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000002 */ 8205 #define GPIO_AFRL_AFSEL0_2 (0x4UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000004 */ 8206 #define GPIO_AFRL_AFSEL0_3 (0x8UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000008 */ 8207 #define GPIO_AFRL_AFSEL1_Pos (4U) 8208 #define GPIO_AFRL_AFSEL1_Msk (0xFUL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x000000F0 */ 8209 #define GPIO_AFRL_AFSEL1 GPIO_AFRL_AFSEL1_Msk 8210 #define GPIO_AFRL_AFSEL1_0 (0x1UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000010 */ 8211 #define GPIO_AFRL_AFSEL1_1 (0x2UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000020 */ 8212 #define GPIO_AFRL_AFSEL1_2 (0x4UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000040 */ 8213 #define GPIO_AFRL_AFSEL1_3 (0x8UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000080 */ 8214 #define GPIO_AFRL_AFSEL2_Pos (8U) 8215 #define GPIO_AFRL_AFSEL2_Msk (0xFUL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000F00 */ 8216 #define GPIO_AFRL_AFSEL2 GPIO_AFRL_AFSEL2_Msk 8217 #define GPIO_AFRL_AFSEL2_0 (0x1UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000100 */ 8218 #define GPIO_AFRL_AFSEL2_1 (0x2UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000200 */ 8219 #define GPIO_AFRL_AFSEL2_2 (0x4UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000400 */ 8220 #define GPIO_AFRL_AFSEL2_3 (0x8UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000800 */ 8221 #define GPIO_AFRL_AFSEL3_Pos (12U) 8222 #define GPIO_AFRL_AFSEL3_Msk (0xFUL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x0000F000 */ 8223 #define GPIO_AFRL_AFSEL3 GPIO_AFRL_AFSEL3_Msk 8224 #define GPIO_AFRL_AFSEL3_0 (0x1UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00001000 */ 8225 #define GPIO_AFRL_AFSEL3_1 (0x2UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00002000 */ 8226 #define GPIO_AFRL_AFSEL3_2 (0x4UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00004000 */ 8227 #define GPIO_AFRL_AFSEL3_3 (0x8UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00008000 */ 8228 #define GPIO_AFRL_AFSEL4_Pos (16U) 8229 #define GPIO_AFRL_AFSEL4_Msk (0xFUL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x000F0000 */ 8230 #define GPIO_AFRL_AFSEL4 GPIO_AFRL_AFSEL4_Msk 8231 #define GPIO_AFRL_AFSEL4_0 (0x1UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00010000 */ 8232 #define GPIO_AFRL_AFSEL4_1 (0x2UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00020000 */ 8233 #define GPIO_AFRL_AFSEL4_2 (0x4UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00040000 */ 8234 #define GPIO_AFRL_AFSEL4_3 (0x8UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00080000 */ 8235 #define GPIO_AFRL_AFSEL5_Pos (20U) 8236 #define GPIO_AFRL_AFSEL5_Msk (0xFUL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00F00000 */ 8237 #define GPIO_AFRL_AFSEL5 GPIO_AFRL_AFSEL5_Msk 8238 #define GPIO_AFRL_AFSEL5_0 (0x1UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00100000 */ 8239 #define GPIO_AFRL_AFSEL5_1 (0x2UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00200000 */ 8240 #define GPIO_AFRL_AFSEL5_2 (0x4UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00400000 */ 8241 #define GPIO_AFRL_AFSEL5_3 (0x8UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00800000 */ 8242 #define GPIO_AFRL_AFSEL6_Pos (24U) 8243 #define GPIO_AFRL_AFSEL6_Msk (0xFUL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x0F000000 */ 8244 #define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk 8245 #define GPIO_AFRL_AFSEL6_0 (0x1UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x01000000 */ 8246 #define GPIO_AFRL_AFSEL6_1 (0x2UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x02000000 */ 8247 #define GPIO_AFRL_AFSEL6_2 (0x4UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x04000000 */ 8248 #define GPIO_AFRL_AFSEL6_3 (0x8UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x08000000 */ 8249 #define GPIO_AFRL_AFSEL7_Pos (28U) 8250 #define GPIO_AFRL_AFSEL7_Msk (0xFUL << GPIO_AFRL_AFSEL7_Pos) /*!< 0xF0000000 */ 8251 #define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk 8252 #define GPIO_AFRL_AFSEL7_0 (0x1UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x10000000 */ 8253 #define GPIO_AFRL_AFSEL7_1 (0x2UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x20000000 */ 8254 #define GPIO_AFRL_AFSEL7_2 (0x4UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x40000000 */ 8255 #define GPIO_AFRL_AFSEL7_3 (0x8UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x80000000 */ 8256 8257 /* Legacy defines */ 8258 #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFSEL0 8259 #define GPIO_AFRL_AFRL1 GPIO_AFRL_AFSEL1 8260 #define GPIO_AFRL_AFRL2 GPIO_AFRL_AFSEL2 8261 #define GPIO_AFRL_AFRL3 GPIO_AFRL_AFSEL3 8262 #define GPIO_AFRL_AFRL4 GPIO_AFRL_AFSEL4 8263 #define GPIO_AFRL_AFRL5 GPIO_AFRL_AFSEL5 8264 #define GPIO_AFRL_AFRL6 GPIO_AFRL_AFSEL6 8265 #define GPIO_AFRL_AFRL7 GPIO_AFRL_AFSEL7 8266 8267 /****************** Bit definition for GPIO_AFRH register *********************/ 8268 #define GPIO_AFRH_AFSEL8_Pos (0U) 8269 #define GPIO_AFRH_AFSEL8_Msk (0xFUL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x0000000F */ 8270 #define GPIO_AFRH_AFSEL8 GPIO_AFRH_AFSEL8_Msk 8271 #define GPIO_AFRH_AFSEL8_0 (0x1UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000001 */ 8272 #define GPIO_AFRH_AFSEL8_1 (0x2UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000002 */ 8273 #define GPIO_AFRH_AFSEL8_2 (0x4UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000004 */ 8274 #define GPIO_AFRH_AFSEL8_3 (0x8UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000008 */ 8275 #define GPIO_AFRH_AFSEL9_Pos (4U) 8276 #define GPIO_AFRH_AFSEL9_Msk (0xFUL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x000000F0 */ 8277 #define GPIO_AFRH_AFSEL9 GPIO_AFRH_AFSEL9_Msk 8278 #define GPIO_AFRH_AFSEL9_0 (0x1UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000010 */ 8279 #define GPIO_AFRH_AFSEL9_1 (0x2UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000020 */ 8280 #define GPIO_AFRH_AFSEL9_2 (0x4UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000040 */ 8281 #define GPIO_AFRH_AFSEL9_3 (0x8UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000080 */ 8282 #define GPIO_AFRH_AFSEL10_Pos (8U) 8283 #define GPIO_AFRH_AFSEL10_Msk (0xFUL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000F00 */ 8284 #define GPIO_AFRH_AFSEL10 GPIO_AFRH_AFSEL10_Msk 8285 #define GPIO_AFRH_AFSEL10_0 (0x1UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000100 */ 8286 #define GPIO_AFRH_AFSEL10_1 (0x2UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000200 */ 8287 #define GPIO_AFRH_AFSEL10_2 (0x4UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000400 */ 8288 #define GPIO_AFRH_AFSEL10_3 (0x8UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000800 */ 8289 #define GPIO_AFRH_AFSEL11_Pos (12U) 8290 #define GPIO_AFRH_AFSEL11_Msk (0xFUL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x0000F000 */ 8291 #define GPIO_AFRH_AFSEL11 GPIO_AFRH_AFSEL11_Msk 8292 #define GPIO_AFRH_AFSEL11_0 (0x1UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00001000 */ 8293 #define GPIO_AFRH_AFSEL11_1 (0x2UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00002000 */ 8294 #define GPIO_AFRH_AFSEL11_2 (0x4UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00004000 */ 8295 #define GPIO_AFRH_AFSEL11_3 (0x8UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00008000 */ 8296 #define GPIO_AFRH_AFSEL12_Pos (16U) 8297 #define GPIO_AFRH_AFSEL12_Msk (0xFUL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x000F0000 */ 8298 #define GPIO_AFRH_AFSEL12 GPIO_AFRH_AFSEL12_Msk 8299 #define GPIO_AFRH_AFSEL12_0 (0x1UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00010000 */ 8300 #define GPIO_AFRH_AFSEL12_1 (0x2UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00020000 */ 8301 #define GPIO_AFRH_AFSEL12_2 (0x4UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00040000 */ 8302 #define GPIO_AFRH_AFSEL12_3 (0x8UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00080000 */ 8303 #define GPIO_AFRH_AFSEL13_Pos (20U) 8304 #define GPIO_AFRH_AFSEL13_Msk (0xFUL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00F00000 */ 8305 #define GPIO_AFRH_AFSEL13 GPIO_AFRH_AFSEL13_Msk 8306 #define GPIO_AFRH_AFSEL13_0 (0x1UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00100000 */ 8307 #define GPIO_AFRH_AFSEL13_1 (0x2UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00200000 */ 8308 #define GPIO_AFRH_AFSEL13_2 (0x4UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00400000 */ 8309 #define GPIO_AFRH_AFSEL13_3 (0x8UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00800000 */ 8310 #define GPIO_AFRH_AFSEL14_Pos (24U) 8311 #define GPIO_AFRH_AFSEL14_Msk (0xFUL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x0F000000 */ 8312 #define GPIO_AFRH_AFSEL14 GPIO_AFRH_AFSEL14_Msk 8313 #define GPIO_AFRH_AFSEL14_0 (0x1UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x01000000 */ 8314 #define GPIO_AFRH_AFSEL14_1 (0x2UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x02000000 */ 8315 #define GPIO_AFRH_AFSEL14_2 (0x4UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x04000000 */ 8316 #define GPIO_AFRH_AFSEL14_3 (0x8UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x08000000 */ 8317 #define GPIO_AFRH_AFSEL15_Pos (28U) 8318 #define GPIO_AFRH_AFSEL15_Msk (0xFUL << GPIO_AFRH_AFSEL15_Pos) /*!< 0xF0000000 */ 8319 #define GPIO_AFRH_AFSEL15 GPIO_AFRH_AFSEL15_Msk 8320 #define GPIO_AFRH_AFSEL15_0 (0x1UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x10000000 */ 8321 #define GPIO_AFRH_AFSEL15_1 (0x2UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x20000000 */ 8322 #define GPIO_AFRH_AFSEL15_2 (0x4UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x40000000 */ 8323 #define GPIO_AFRH_AFSEL15_3 (0x8UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x80000000 */ 8324 8325 /* Legacy defines */ 8326 #define GPIO_AFRH_AFRH0 GPIO_AFRH_AFSEL8 8327 #define GPIO_AFRH_AFRH1 GPIO_AFRH_AFSEL9 8328 #define GPIO_AFRH_AFRH2 GPIO_AFRH_AFSEL10 8329 #define GPIO_AFRH_AFRH3 GPIO_AFRH_AFSEL11 8330 #define GPIO_AFRH_AFRH4 GPIO_AFRH_AFSEL12 8331 #define GPIO_AFRH_AFRH5 GPIO_AFRH_AFSEL13 8332 #define GPIO_AFRH_AFRH6 GPIO_AFRH_AFSEL14 8333 #define GPIO_AFRH_AFRH7 GPIO_AFRH_AFSEL15 8334 8335 /****************** Bits definition for GPIO_BRR register ******************/ 8336 #define GPIO_BRR_BR0_Pos (0U) 8337 #define GPIO_BRR_BR0_Msk (0x1UL << GPIO_BRR_BR0_Pos) /*!< 0x00000001 */ 8338 #define GPIO_BRR_BR0 GPIO_BRR_BR0_Msk 8339 #define GPIO_BRR_BR1_Pos (1U) 8340 #define GPIO_BRR_BR1_Msk (0x1UL << GPIO_BRR_BR1_Pos) /*!< 0x00000002 */ 8341 #define GPIO_BRR_BR1 GPIO_BRR_BR1_Msk 8342 #define GPIO_BRR_BR2_Pos (2U) 8343 #define GPIO_BRR_BR2_Msk (0x1UL << GPIO_BRR_BR2_Pos) /*!< 0x00000004 */ 8344 #define GPIO_BRR_BR2 GPIO_BRR_BR2_Msk 8345 #define GPIO_BRR_BR3_Pos (3U) 8346 #define GPIO_BRR_BR3_Msk (0x1UL << GPIO_BRR_BR3_Pos) /*!< 0x00000008 */ 8347 #define GPIO_BRR_BR3 GPIO_BRR_BR3_Msk 8348 #define GPIO_BRR_BR4_Pos (4U) 8349 #define GPIO_BRR_BR4_Msk (0x1UL << GPIO_BRR_BR4_Pos) /*!< 0x00000010 */ 8350 #define GPIO_BRR_BR4 GPIO_BRR_BR4_Msk 8351 #define GPIO_BRR_BR5_Pos (5U) 8352 #define GPIO_BRR_BR5_Msk (0x1UL << GPIO_BRR_BR5_Pos) /*!< 0x00000020 */ 8353 #define GPIO_BRR_BR5 GPIO_BRR_BR5_Msk 8354 #define GPIO_BRR_BR6_Pos (6U) 8355 #define GPIO_BRR_BR6_Msk (0x1UL << GPIO_BRR_BR6_Pos) /*!< 0x00000040 */ 8356 #define GPIO_BRR_BR6 GPIO_BRR_BR6_Msk 8357 #define GPIO_BRR_BR7_Pos (7U) 8358 #define GPIO_BRR_BR7_Msk (0x1UL << GPIO_BRR_BR7_Pos) /*!< 0x00000080 */ 8359 #define GPIO_BRR_BR7 GPIO_BRR_BR7_Msk 8360 #define GPIO_BRR_BR8_Pos (8U) 8361 #define GPIO_BRR_BR8_Msk (0x1UL << GPIO_BRR_BR8_Pos) /*!< 0x00000100 */ 8362 #define GPIO_BRR_BR8 GPIO_BRR_BR8_Msk 8363 #define GPIO_BRR_BR9_Pos (9U) 8364 #define GPIO_BRR_BR9_Msk (0x1UL << GPIO_BRR_BR9_Pos) /*!< 0x00000200 */ 8365 #define GPIO_BRR_BR9 GPIO_BRR_BR9_Msk 8366 #define GPIO_BRR_BR10_Pos (10U) 8367 #define GPIO_BRR_BR10_Msk (0x1UL << GPIO_BRR_BR10_Pos) /*!< 0x00000400 */ 8368 #define GPIO_BRR_BR10 GPIO_BRR_BR10_Msk 8369 #define GPIO_BRR_BR11_Pos (11U) 8370 #define GPIO_BRR_BR11_Msk (0x1UL << GPIO_BRR_BR11_Pos) /*!< 0x00000800 */ 8371 #define GPIO_BRR_BR11 GPIO_BRR_BR11_Msk 8372 #define GPIO_BRR_BR12_Pos (12U) 8373 #define GPIO_BRR_BR12_Msk (0x1UL << GPIO_BRR_BR12_Pos) /*!< 0x00001000 */ 8374 #define GPIO_BRR_BR12 GPIO_BRR_BR12_Msk 8375 #define GPIO_BRR_BR13_Pos (13U) 8376 #define GPIO_BRR_BR13_Msk (0x1UL << GPIO_BRR_BR13_Pos) /*!< 0x00002000 */ 8377 #define GPIO_BRR_BR13 GPIO_BRR_BR13_Msk 8378 #define GPIO_BRR_BR14_Pos (14U) 8379 #define GPIO_BRR_BR14_Msk (0x1UL << GPIO_BRR_BR14_Pos) /*!< 0x00004000 */ 8380 #define GPIO_BRR_BR14 GPIO_BRR_BR14_Msk 8381 #define GPIO_BRR_BR15_Pos (15U) 8382 #define GPIO_BRR_BR15_Msk (0x1UL << GPIO_BRR_BR15_Pos) /*!< 0x00008000 */ 8383 #define GPIO_BRR_BR15 GPIO_BRR_BR15_Msk 8384 8385 /* Legacy defines */ 8386 #define GPIO_BRR_BR_0 GPIO_BRR_BR0 8387 #define GPIO_BRR_BR_1 GPIO_BRR_BR1 8388 #define GPIO_BRR_BR_2 GPIO_BRR_BR2 8389 #define GPIO_BRR_BR_3 GPIO_BRR_BR3 8390 #define GPIO_BRR_BR_4 GPIO_BRR_BR4 8391 #define GPIO_BRR_BR_5 GPIO_BRR_BR5 8392 #define GPIO_BRR_BR_6 GPIO_BRR_BR6 8393 #define GPIO_BRR_BR_7 GPIO_BRR_BR7 8394 #define GPIO_BRR_BR_8 GPIO_BRR_BR8 8395 #define GPIO_BRR_BR_9 GPIO_BRR_BR9 8396 #define GPIO_BRR_BR_10 GPIO_BRR_BR10 8397 #define GPIO_BRR_BR_11 GPIO_BRR_BR11 8398 #define GPIO_BRR_BR_12 GPIO_BRR_BR12 8399 #define GPIO_BRR_BR_13 GPIO_BRR_BR13 8400 #define GPIO_BRR_BR_14 GPIO_BRR_BR14 8401 #define GPIO_BRR_BR_15 GPIO_BRR_BR15 8402 8403 8404 8405 /******************************************************************************/ 8406 /* */ 8407 /* Inter-integrated Circuit Interface (I2C) */ 8408 /* */ 8409 /******************************************************************************/ 8410 /******************* Bit definition for I2C_CR1 register *******************/ 8411 #define I2C_CR1_PE_Pos (0U) 8412 #define I2C_CR1_PE_Msk (0x1UL << I2C_CR1_PE_Pos) /*!< 0x00000001 */ 8413 #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral enable */ 8414 #define I2C_CR1_TXIE_Pos (1U) 8415 #define I2C_CR1_TXIE_Msk (0x1UL << I2C_CR1_TXIE_Pos) /*!< 0x00000002 */ 8416 #define I2C_CR1_TXIE I2C_CR1_TXIE_Msk /*!< TX interrupt enable */ 8417 #define I2C_CR1_RXIE_Pos (2U) 8418 #define I2C_CR1_RXIE_Msk (0x1UL << I2C_CR1_RXIE_Pos) /*!< 0x00000004 */ 8419 #define I2C_CR1_RXIE I2C_CR1_RXIE_Msk /*!< RX interrupt enable */ 8420 #define I2C_CR1_ADDRIE_Pos (3U) 8421 #define I2C_CR1_ADDRIE_Msk (0x1UL << I2C_CR1_ADDRIE_Pos) /*!< 0x00000008 */ 8422 #define I2C_CR1_ADDRIE I2C_CR1_ADDRIE_Msk /*!< Address match interrupt enable */ 8423 #define I2C_CR1_NACKIE_Pos (4U) 8424 #define I2C_CR1_NACKIE_Msk (0x1UL << I2C_CR1_NACKIE_Pos) /*!< 0x00000010 */ 8425 #define I2C_CR1_NACKIE I2C_CR1_NACKIE_Msk /*!< NACK received interrupt enable */ 8426 #define I2C_CR1_STOPIE_Pos (5U) 8427 #define I2C_CR1_STOPIE_Msk (0x1UL << I2C_CR1_STOPIE_Pos) /*!< 0x00000020 */ 8428 #define I2C_CR1_STOPIE I2C_CR1_STOPIE_Msk /*!< STOP detection interrupt enable */ 8429 #define I2C_CR1_TCIE_Pos (6U) 8430 #define I2C_CR1_TCIE_Msk (0x1UL << I2C_CR1_TCIE_Pos) /*!< 0x00000040 */ 8431 #define I2C_CR1_TCIE I2C_CR1_TCIE_Msk /*!< Transfer complete interrupt enable */ 8432 #define I2C_CR1_ERRIE_Pos (7U) 8433 #define I2C_CR1_ERRIE_Msk (0x1UL << I2C_CR1_ERRIE_Pos) /*!< 0x00000080 */ 8434 #define I2C_CR1_ERRIE I2C_CR1_ERRIE_Msk /*!< Errors interrupt enable */ 8435 #define I2C_CR1_DNF_Pos (8U) 8436 #define I2C_CR1_DNF_Msk (0xFUL << I2C_CR1_DNF_Pos) /*!< 0x00000F00 */ 8437 #define I2C_CR1_DNF I2C_CR1_DNF_Msk /*!< Digital noise filter */ 8438 #define I2C_CR1_ANFOFF_Pos (12U) 8439 #define I2C_CR1_ANFOFF_Msk (0x1UL << I2C_CR1_ANFOFF_Pos) /*!< 0x00001000 */ 8440 #define I2C_CR1_ANFOFF I2C_CR1_ANFOFF_Msk /*!< Analog noise filter OFF */ 8441 #define I2C_CR1_SWRST_Pos (13U) 8442 #define I2C_CR1_SWRST_Msk (0x1UL << I2C_CR1_SWRST_Pos) /*!< 0x00002000 */ 8443 #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!< Software reset */ 8444 #define I2C_CR1_TXDMAEN_Pos (14U) 8445 #define I2C_CR1_TXDMAEN_Msk (0x1UL << I2C_CR1_TXDMAEN_Pos) /*!< 0x00004000 */ 8446 #define I2C_CR1_TXDMAEN I2C_CR1_TXDMAEN_Msk /*!< DMA transmission requests enable */ 8447 #define I2C_CR1_RXDMAEN_Pos (15U) 8448 #define I2C_CR1_RXDMAEN_Msk (0x1UL << I2C_CR1_RXDMAEN_Pos) /*!< 0x00008000 */ 8449 #define I2C_CR1_RXDMAEN I2C_CR1_RXDMAEN_Msk /*!< DMA reception requests enable */ 8450 #define I2C_CR1_SBC_Pos (16U) 8451 #define I2C_CR1_SBC_Msk (0x1UL << I2C_CR1_SBC_Pos) /*!< 0x00010000 */ 8452 #define I2C_CR1_SBC I2C_CR1_SBC_Msk /*!< Slave byte control */ 8453 #define I2C_CR1_NOSTRETCH_Pos (17U) 8454 #define I2C_CR1_NOSTRETCH_Msk (0x1UL << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00020000 */ 8455 #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock stretching disable */ 8456 #define I2C_CR1_WUPEN_Pos (18U) 8457 #define I2C_CR1_WUPEN_Msk (0x1UL << I2C_CR1_WUPEN_Pos) /*!< 0x00040000 */ 8458 #define I2C_CR1_WUPEN I2C_CR1_WUPEN_Msk /*!< Wakeup from STOP enable */ 8459 #define I2C_CR1_GCEN_Pos (19U) 8460 #define I2C_CR1_GCEN_Msk (0x1UL << I2C_CR1_GCEN_Pos) /*!< 0x00080000 */ 8461 #define I2C_CR1_GCEN I2C_CR1_GCEN_Msk /*!< General call enable */ 8462 #define I2C_CR1_SMBHEN_Pos (20U) 8463 #define I2C_CR1_SMBHEN_Msk (0x1UL << I2C_CR1_SMBHEN_Pos) /*!< 0x00100000 */ 8464 #define I2C_CR1_SMBHEN I2C_CR1_SMBHEN_Msk /*!< SMBus host address enable */ 8465 #define I2C_CR1_SMBDEN_Pos (21U) 8466 #define I2C_CR1_SMBDEN_Msk (0x1UL << I2C_CR1_SMBDEN_Pos) /*!< 0x00200000 */ 8467 #define I2C_CR1_SMBDEN I2C_CR1_SMBDEN_Msk /*!< SMBus device default address enable */ 8468 #define I2C_CR1_ALERTEN_Pos (22U) 8469 #define I2C_CR1_ALERTEN_Msk (0x1UL << I2C_CR1_ALERTEN_Pos) /*!< 0x00400000 */ 8470 #define I2C_CR1_ALERTEN I2C_CR1_ALERTEN_Msk /*!< SMBus alert enable */ 8471 #define I2C_CR1_PECEN_Pos (23U) 8472 #define I2C_CR1_PECEN_Msk (0x1UL << I2C_CR1_PECEN_Pos) /*!< 0x00800000 */ 8473 #define I2C_CR1_PECEN I2C_CR1_PECEN_Msk /*!< PEC enable */ 8474 8475 /****************** Bit definition for I2C_CR2 register ********************/ 8476 #define I2C_CR2_SADD_Pos (0U) 8477 #define I2C_CR2_SADD_Msk (0x3FFUL << I2C_CR2_SADD_Pos) /*!< 0x000003FF */ 8478 #define I2C_CR2_SADD I2C_CR2_SADD_Msk /*!< Slave address (master mode) */ 8479 #define I2C_CR2_RD_WRN_Pos (10U) 8480 #define I2C_CR2_RD_WRN_Msk (0x1UL << I2C_CR2_RD_WRN_Pos) /*!< 0x00000400 */ 8481 #define I2C_CR2_RD_WRN I2C_CR2_RD_WRN_Msk /*!< Transfer direction (master mode) */ 8482 #define I2C_CR2_ADD10_Pos (11U) 8483 #define I2C_CR2_ADD10_Msk (0x1UL << I2C_CR2_ADD10_Pos) /*!< 0x00000800 */ 8484 #define I2C_CR2_ADD10 I2C_CR2_ADD10_Msk /*!< 10-bit addressing mode (master mode) */ 8485 #define I2C_CR2_HEAD10R_Pos (12U) 8486 #define I2C_CR2_HEAD10R_Msk (0x1UL << I2C_CR2_HEAD10R_Pos) /*!< 0x00001000 */ 8487 #define I2C_CR2_HEAD10R I2C_CR2_HEAD10R_Msk /*!< 10-bit address header only read direction (master mode) */ 8488 #define I2C_CR2_START_Pos (13U) 8489 #define I2C_CR2_START_Msk (0x1UL << I2C_CR2_START_Pos) /*!< 0x00002000 */ 8490 #define I2C_CR2_START I2C_CR2_START_Msk /*!< START generation */ 8491 #define I2C_CR2_STOP_Pos (14U) 8492 #define I2C_CR2_STOP_Msk (0x1UL << I2C_CR2_STOP_Pos) /*!< 0x00004000 */ 8493 #define I2C_CR2_STOP I2C_CR2_STOP_Msk /*!< STOP generation (master mode) */ 8494 #define I2C_CR2_NACK_Pos (15U) 8495 #define I2C_CR2_NACK_Msk (0x1UL << I2C_CR2_NACK_Pos) /*!< 0x00008000 */ 8496 #define I2C_CR2_NACK I2C_CR2_NACK_Msk /*!< NACK generation (slave mode) */ 8497 #define I2C_CR2_NBYTES_Pos (16U) 8498 #define I2C_CR2_NBYTES_Msk (0xFFUL << I2C_CR2_NBYTES_Pos) /*!< 0x00FF0000 */ 8499 #define I2C_CR2_NBYTES I2C_CR2_NBYTES_Msk /*!< Number of bytes */ 8500 #define I2C_CR2_RELOAD_Pos (24U) 8501 #define I2C_CR2_RELOAD_Msk (0x1UL << I2C_CR2_RELOAD_Pos) /*!< 0x01000000 */ 8502 #define I2C_CR2_RELOAD I2C_CR2_RELOAD_Msk /*!< NBYTES reload mode */ 8503 #define I2C_CR2_AUTOEND_Pos (25U) 8504 #define I2C_CR2_AUTOEND_Msk (0x1UL << I2C_CR2_AUTOEND_Pos) /*!< 0x02000000 */ 8505 #define I2C_CR2_AUTOEND I2C_CR2_AUTOEND_Msk /*!< Automatic end mode (master mode) */ 8506 #define I2C_CR2_PECBYTE_Pos (26U) 8507 #define I2C_CR2_PECBYTE_Msk (0x1UL << I2C_CR2_PECBYTE_Pos) /*!< 0x04000000 */ 8508 #define I2C_CR2_PECBYTE I2C_CR2_PECBYTE_Msk /*!< Packet error checking byte */ 8509 8510 /******************* Bit definition for I2C_OAR1 register ******************/ 8511 #define I2C_OAR1_OA1_Pos (0U) 8512 #define I2C_OAR1_OA1_Msk (0x3FFUL << I2C_OAR1_OA1_Pos) /*!< 0x000003FF */ 8513 #define I2C_OAR1_OA1 I2C_OAR1_OA1_Msk /*!< Interface own address 1 */ 8514 #define I2C_OAR1_OA1MODE_Pos (10U) 8515 #define I2C_OAR1_OA1MODE_Msk (0x1UL << I2C_OAR1_OA1MODE_Pos) /*!< 0x00000400 */ 8516 #define I2C_OAR1_OA1MODE I2C_OAR1_OA1MODE_Msk /*!< Own address 1 10-bit mode */ 8517 #define I2C_OAR1_OA1EN_Pos (15U) 8518 #define I2C_OAR1_OA1EN_Msk (0x1UL << I2C_OAR1_OA1EN_Pos) /*!< 0x00008000 */ 8519 #define I2C_OAR1_OA1EN I2C_OAR1_OA1EN_Msk /*!< Own address 1 enable */ 8520 8521 /******************* Bit definition for I2C_OAR2 register ******************/ 8522 #define I2C_OAR2_OA2_Pos (1U) 8523 #define I2C_OAR2_OA2_Msk (0x7FUL << I2C_OAR2_OA2_Pos) /*!< 0x000000FE */ 8524 #define I2C_OAR2_OA2 I2C_OAR2_OA2_Msk /*!< Interface own address 2 */ 8525 #define I2C_OAR2_OA2MSK_Pos (8U) 8526 #define I2C_OAR2_OA2MSK_Msk (0x7UL << I2C_OAR2_OA2MSK_Pos) /*!< 0x00000700 */ 8527 #define I2C_OAR2_OA2MSK I2C_OAR2_OA2MSK_Msk /*!< Own address 2 masks */ 8528 #define I2C_OAR2_OA2NOMASK (0x00000000UL) /*!< No mask */ 8529 #define I2C_OAR2_OA2MASK01_Pos (8U) 8530 #define I2C_OAR2_OA2MASK01_Msk (0x1UL << I2C_OAR2_OA2MASK01_Pos) /*!< 0x00000100 */ 8531 #define I2C_OAR2_OA2MASK01 I2C_OAR2_OA2MASK01_Msk /*!< OA2[1] is masked, Only OA2[7:2] are compared */ 8532 #define I2C_OAR2_OA2MASK02_Pos (9U) 8533 #define I2C_OAR2_OA2MASK02_Msk (0x1UL << I2C_OAR2_OA2MASK02_Pos) /*!< 0x00000200 */ 8534 #define I2C_OAR2_OA2MASK02 I2C_OAR2_OA2MASK02_Msk /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */ 8535 #define I2C_OAR2_OA2MASK03_Pos (8U) 8536 #define I2C_OAR2_OA2MASK03_Msk (0x3UL << I2C_OAR2_OA2MASK03_Pos) /*!< 0x00000300 */ 8537 #define I2C_OAR2_OA2MASK03 I2C_OAR2_OA2MASK03_Msk /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */ 8538 #define I2C_OAR2_OA2MASK04_Pos (10U) 8539 #define I2C_OAR2_OA2MASK04_Msk (0x1UL << I2C_OAR2_OA2MASK04_Pos) /*!< 0x00000400 */ 8540 #define I2C_OAR2_OA2MASK04 I2C_OAR2_OA2MASK04_Msk /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */ 8541 #define I2C_OAR2_OA2MASK05_Pos (8U) 8542 #define I2C_OAR2_OA2MASK05_Msk (0x5UL << I2C_OAR2_OA2MASK05_Pos) /*!< 0x00000500 */ 8543 #define I2C_OAR2_OA2MASK05 I2C_OAR2_OA2MASK05_Msk /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */ 8544 #define I2C_OAR2_OA2MASK06_Pos (9U) 8545 #define I2C_OAR2_OA2MASK06_Msk (0x3UL << I2C_OAR2_OA2MASK06_Pos) /*!< 0x00000600 */ 8546 #define I2C_OAR2_OA2MASK06 I2C_OAR2_OA2MASK06_Msk /*!< OA2[6:1] is masked, Only OA2[7] are compared */ 8547 #define I2C_OAR2_OA2MASK07_Pos (8U) 8548 #define I2C_OAR2_OA2MASK07_Msk (0x7UL << I2C_OAR2_OA2MASK07_Pos) /*!< 0x00000700 */ 8549 #define I2C_OAR2_OA2MASK07 I2C_OAR2_OA2MASK07_Msk /*!< OA2[7:1] is masked, No comparison is done */ 8550 #define I2C_OAR2_OA2EN_Pos (15U) 8551 #define I2C_OAR2_OA2EN_Msk (0x1UL << I2C_OAR2_OA2EN_Pos) /*!< 0x00008000 */ 8552 #define I2C_OAR2_OA2EN I2C_OAR2_OA2EN_Msk /*!< Own address 2 enable */ 8553 8554 /******************* Bit definition for I2C_TIMINGR register *******************/ 8555 #define I2C_TIMINGR_SCLL_Pos (0U) 8556 #define I2C_TIMINGR_SCLL_Msk (0xFFUL << I2C_TIMINGR_SCLL_Pos) /*!< 0x000000FF */ 8557 #define I2C_TIMINGR_SCLL I2C_TIMINGR_SCLL_Msk /*!< SCL low period (master mode) */ 8558 #define I2C_TIMINGR_SCLH_Pos (8U) 8559 #define I2C_TIMINGR_SCLH_Msk (0xFFUL << I2C_TIMINGR_SCLH_Pos) /*!< 0x0000FF00 */ 8560 #define I2C_TIMINGR_SCLH I2C_TIMINGR_SCLH_Msk /*!< SCL high period (master mode) */ 8561 #define I2C_TIMINGR_SDADEL_Pos (16U) 8562 #define I2C_TIMINGR_SDADEL_Msk (0xFUL << I2C_TIMINGR_SDADEL_Pos) /*!< 0x000F0000 */ 8563 #define I2C_TIMINGR_SDADEL I2C_TIMINGR_SDADEL_Msk /*!< Data hold time */ 8564 #define I2C_TIMINGR_SCLDEL_Pos (20U) 8565 #define I2C_TIMINGR_SCLDEL_Msk (0xFUL << I2C_TIMINGR_SCLDEL_Pos) /*!< 0x00F00000 */ 8566 #define I2C_TIMINGR_SCLDEL I2C_TIMINGR_SCLDEL_Msk /*!< Data setup time */ 8567 #define I2C_TIMINGR_PRESC_Pos (28U) 8568 #define I2C_TIMINGR_PRESC_Msk (0xFUL << I2C_TIMINGR_PRESC_Pos) /*!< 0xF0000000 */ 8569 #define I2C_TIMINGR_PRESC I2C_TIMINGR_PRESC_Msk /*!< Timings prescaler */ 8570 8571 /******************* Bit definition for I2C_TIMEOUTR register *******************/ 8572 #define I2C_TIMEOUTR_TIMEOUTA_Pos (0U) 8573 #define I2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTA_Pos) /*!< 0x00000FFF */ 8574 #define I2C_TIMEOUTR_TIMEOUTA I2C_TIMEOUTR_TIMEOUTA_Msk /*!< Bus timeout A */ 8575 #define I2C_TIMEOUTR_TIDLE_Pos (12U) 8576 #define I2C_TIMEOUTR_TIDLE_Msk (0x1UL << I2C_TIMEOUTR_TIDLE_Pos) /*!< 0x00001000 */ 8577 #define I2C_TIMEOUTR_TIDLE I2C_TIMEOUTR_TIDLE_Msk /*!< Idle clock timeout detection */ 8578 #define I2C_TIMEOUTR_TIMOUTEN_Pos (15U) 8579 #define I2C_TIMEOUTR_TIMOUTEN_Msk (0x1UL << I2C_TIMEOUTR_TIMOUTEN_Pos) /*!< 0x00008000 */ 8580 #define I2C_TIMEOUTR_TIMOUTEN I2C_TIMEOUTR_TIMOUTEN_Msk /*!< Clock timeout enable */ 8581 #define I2C_TIMEOUTR_TIMEOUTB_Pos (16U) 8582 #define I2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTB_Pos) /*!< 0x0FFF0000 */ 8583 #define I2C_TIMEOUTR_TIMEOUTB I2C_TIMEOUTR_TIMEOUTB_Msk /*!< Bus timeout B */ 8584 #define I2C_TIMEOUTR_TEXTEN_Pos (31U) 8585 #define I2C_TIMEOUTR_TEXTEN_Msk (0x1UL << I2C_TIMEOUTR_TEXTEN_Pos) /*!< 0x80000000 */ 8586 #define I2C_TIMEOUTR_TEXTEN I2C_TIMEOUTR_TEXTEN_Msk /*!< Extended clock timeout enable */ 8587 8588 /****************** Bit definition for I2C_ISR register *********************/ 8589 #define I2C_ISR_TXE_Pos (0U) 8590 #define I2C_ISR_TXE_Msk (0x1UL << I2C_ISR_TXE_Pos) /*!< 0x00000001 */ 8591 #define I2C_ISR_TXE I2C_ISR_TXE_Msk /*!< Transmit data register empty */ 8592 #define I2C_ISR_TXIS_Pos (1U) 8593 #define I2C_ISR_TXIS_Msk (0x1UL << I2C_ISR_TXIS_Pos) /*!< 0x00000002 */ 8594 #define I2C_ISR_TXIS I2C_ISR_TXIS_Msk /*!< Transmit interrupt status */ 8595 #define I2C_ISR_RXNE_Pos (2U) 8596 #define I2C_ISR_RXNE_Msk (0x1UL << I2C_ISR_RXNE_Pos) /*!< 0x00000004 */ 8597 #define I2C_ISR_RXNE I2C_ISR_RXNE_Msk /*!< Receive data register not empty */ 8598 #define I2C_ISR_ADDR_Pos (3U) 8599 #define I2C_ISR_ADDR_Msk (0x1UL << I2C_ISR_ADDR_Pos) /*!< 0x00000008 */ 8600 #define I2C_ISR_ADDR I2C_ISR_ADDR_Msk /*!< Address matched (slave mode) */ 8601 #define I2C_ISR_NACKF_Pos (4U) 8602 #define I2C_ISR_NACKF_Msk (0x1UL << I2C_ISR_NACKF_Pos) /*!< 0x00000010 */ 8603 #define I2C_ISR_NACKF I2C_ISR_NACKF_Msk /*!< NACK received flag */ 8604 #define I2C_ISR_STOPF_Pos (5U) 8605 #define I2C_ISR_STOPF_Msk (0x1UL << I2C_ISR_STOPF_Pos) /*!< 0x00000020 */ 8606 #define I2C_ISR_STOPF I2C_ISR_STOPF_Msk /*!< STOP detection flag */ 8607 #define I2C_ISR_TC_Pos (6U) 8608 #define I2C_ISR_TC_Msk (0x1UL << I2C_ISR_TC_Pos) /*!< 0x00000040 */ 8609 #define I2C_ISR_TC I2C_ISR_TC_Msk /*!< Transfer complete (master mode) */ 8610 #define I2C_ISR_TCR_Pos (7U) 8611 #define I2C_ISR_TCR_Msk (0x1UL << I2C_ISR_TCR_Pos) /*!< 0x00000080 */ 8612 #define I2C_ISR_TCR I2C_ISR_TCR_Msk /*!< Transfer complete reload */ 8613 #define I2C_ISR_BERR_Pos (8U) 8614 #define I2C_ISR_BERR_Msk (0x1UL << I2C_ISR_BERR_Pos) /*!< 0x00000100 */ 8615 #define I2C_ISR_BERR I2C_ISR_BERR_Msk /*!< Bus error */ 8616 #define I2C_ISR_ARLO_Pos (9U) 8617 #define I2C_ISR_ARLO_Msk (0x1UL << I2C_ISR_ARLO_Pos) /*!< 0x00000200 */ 8618 #define I2C_ISR_ARLO I2C_ISR_ARLO_Msk /*!< Arbitration lost */ 8619 #define I2C_ISR_OVR_Pos (10U) 8620 #define I2C_ISR_OVR_Msk (0x1UL << I2C_ISR_OVR_Pos) /*!< 0x00000400 */ 8621 #define I2C_ISR_OVR I2C_ISR_OVR_Msk /*!< Overrun/Underrun */ 8622 #define I2C_ISR_PECERR_Pos (11U) 8623 #define I2C_ISR_PECERR_Msk (0x1UL << I2C_ISR_PECERR_Pos) /*!< 0x00000800 */ 8624 #define I2C_ISR_PECERR I2C_ISR_PECERR_Msk /*!< PEC error in reception */ 8625 #define I2C_ISR_TIMEOUT_Pos (12U) 8626 #define I2C_ISR_TIMEOUT_Msk (0x1UL << I2C_ISR_TIMEOUT_Pos) /*!< 0x00001000 */ 8627 #define I2C_ISR_TIMEOUT I2C_ISR_TIMEOUT_Msk /*!< Timeout or Tlow detection flag */ 8628 #define I2C_ISR_ALERT_Pos (13U) 8629 #define I2C_ISR_ALERT_Msk (0x1UL << I2C_ISR_ALERT_Pos) /*!< 0x00002000 */ 8630 #define I2C_ISR_ALERT I2C_ISR_ALERT_Msk /*!< SMBus alert */ 8631 #define I2C_ISR_BUSY_Pos (15U) 8632 #define I2C_ISR_BUSY_Msk (0x1UL << I2C_ISR_BUSY_Pos) /*!< 0x00008000 */ 8633 #define I2C_ISR_BUSY I2C_ISR_BUSY_Msk /*!< Bus busy */ 8634 #define I2C_ISR_DIR_Pos (16U) 8635 #define I2C_ISR_DIR_Msk (0x1UL << I2C_ISR_DIR_Pos) /*!< 0x00010000 */ 8636 #define I2C_ISR_DIR I2C_ISR_DIR_Msk /*!< Transfer direction (slave mode) */ 8637 #define I2C_ISR_ADDCODE_Pos (17U) 8638 #define I2C_ISR_ADDCODE_Msk (0x7FUL << I2C_ISR_ADDCODE_Pos) /*!< 0x00FE0000 */ 8639 #define I2C_ISR_ADDCODE I2C_ISR_ADDCODE_Msk /*!< Address match code (slave mode) */ 8640 8641 /****************** Bit definition for I2C_ICR register *********************/ 8642 #define I2C_ICR_ADDRCF_Pos (3U) 8643 #define I2C_ICR_ADDRCF_Msk (0x1UL << I2C_ICR_ADDRCF_Pos) /*!< 0x00000008 */ 8644 #define I2C_ICR_ADDRCF I2C_ICR_ADDRCF_Msk /*!< Address matched clear flag */ 8645 #define I2C_ICR_NACKCF_Pos (4U) 8646 #define I2C_ICR_NACKCF_Msk (0x1UL << I2C_ICR_NACKCF_Pos) /*!< 0x00000010 */ 8647 #define I2C_ICR_NACKCF I2C_ICR_NACKCF_Msk /*!< NACK clear flag */ 8648 #define I2C_ICR_STOPCF_Pos (5U) 8649 #define I2C_ICR_STOPCF_Msk (0x1UL << I2C_ICR_STOPCF_Pos) /*!< 0x00000020 */ 8650 #define I2C_ICR_STOPCF I2C_ICR_STOPCF_Msk /*!< STOP detection clear flag */ 8651 #define I2C_ICR_BERRCF_Pos (8U) 8652 #define I2C_ICR_BERRCF_Msk (0x1UL << I2C_ICR_BERRCF_Pos) /*!< 0x00000100 */ 8653 #define I2C_ICR_BERRCF I2C_ICR_BERRCF_Msk /*!< Bus error clear flag */ 8654 #define I2C_ICR_ARLOCF_Pos (9U) 8655 #define I2C_ICR_ARLOCF_Msk (0x1UL << I2C_ICR_ARLOCF_Pos) /*!< 0x00000200 */ 8656 #define I2C_ICR_ARLOCF I2C_ICR_ARLOCF_Msk /*!< Arbitration lost clear flag */ 8657 #define I2C_ICR_OVRCF_Pos (10U) 8658 #define I2C_ICR_OVRCF_Msk (0x1UL << I2C_ICR_OVRCF_Pos) /*!< 0x00000400 */ 8659 #define I2C_ICR_OVRCF I2C_ICR_OVRCF_Msk /*!< Overrun/Underrun clear flag */ 8660 #define I2C_ICR_PECCF_Pos (11U) 8661 #define I2C_ICR_PECCF_Msk (0x1UL << I2C_ICR_PECCF_Pos) /*!< 0x00000800 */ 8662 #define I2C_ICR_PECCF I2C_ICR_PECCF_Msk /*!< PAC error clear flag */ 8663 #define I2C_ICR_TIMOUTCF_Pos (12U) 8664 #define I2C_ICR_TIMOUTCF_Msk (0x1UL << I2C_ICR_TIMOUTCF_Pos) /*!< 0x00001000 */ 8665 #define I2C_ICR_TIMOUTCF I2C_ICR_TIMOUTCF_Msk /*!< Timeout clear flag */ 8666 #define I2C_ICR_ALERTCF_Pos (13U) 8667 #define I2C_ICR_ALERTCF_Msk (0x1UL << I2C_ICR_ALERTCF_Pos) /*!< 0x00002000 */ 8668 #define I2C_ICR_ALERTCF I2C_ICR_ALERTCF_Msk /*!< Alert clear flag */ 8669 8670 /****************** Bit definition for I2C_PECR register *********************/ 8671 #define I2C_PECR_PEC_Pos (0U) 8672 #define I2C_PECR_PEC_Msk (0xFFUL << I2C_PECR_PEC_Pos) /*!< 0x000000FF */ 8673 #define I2C_PECR_PEC I2C_PECR_PEC_Msk /*!< PEC register */ 8674 8675 /****************** Bit definition for I2C_RXDR register *********************/ 8676 #define I2C_RXDR_RXDATA_Pos (0U) 8677 #define I2C_RXDR_RXDATA_Msk (0xFFUL << I2C_RXDR_RXDATA_Pos) /*!< 0x000000FF */ 8678 #define I2C_RXDR_RXDATA I2C_RXDR_RXDATA_Msk /*!< 8-bit receive data */ 8679 8680 /****************** Bit definition for I2C_TXDR register *********************/ 8681 #define I2C_TXDR_TXDATA_Pos (0U) 8682 #define I2C_TXDR_TXDATA_Msk (0xFFUL << I2C_TXDR_TXDATA_Pos) /*!< 0x000000FF */ 8683 #define I2C_TXDR_TXDATA I2C_TXDR_TXDATA_Msk /*!< 8-bit transmit data */ 8684 8685 /******************************************************************************/ 8686 /* */ 8687 /* Independent WATCHDOG */ 8688 /* */ 8689 /******************************************************************************/ 8690 /******************* Bit definition for IWDG_KR register ********************/ 8691 #define IWDG_KR_KEY_Pos (0U) 8692 #define IWDG_KR_KEY_Msk (0xFFFFUL << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */ 8693 #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!<Key value (write only, read 0000h) */ 8694 8695 /******************* Bit definition for IWDG_PR register ********************/ 8696 #define IWDG_PR_PR_Pos (0U) 8697 #define IWDG_PR_PR_Msk (0x7UL << IWDG_PR_PR_Pos) /*!< 0x00000007 */ 8698 #define IWDG_PR_PR IWDG_PR_PR_Msk /*!<PR[2:0] (Prescaler divider) */ 8699 #define IWDG_PR_PR_0 (0x1UL << IWDG_PR_PR_Pos) /*!< 0x00000001 */ 8700 #define IWDG_PR_PR_1 (0x2UL << IWDG_PR_PR_Pos) /*!< 0x00000002 */ 8701 #define IWDG_PR_PR_2 (0x4UL << IWDG_PR_PR_Pos) /*!< 0x00000004 */ 8702 8703 /******************* Bit definition for IWDG_RLR register *******************/ 8704 #define IWDG_RLR_RL_Pos (0U) 8705 #define IWDG_RLR_RL_Msk (0xFFFUL << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */ 8706 #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!<Watchdog counter reload value */ 8707 8708 /******************* Bit definition for IWDG_SR register ********************/ 8709 #define IWDG_SR_PVU_Pos (0U) 8710 #define IWDG_SR_PVU_Msk (0x1UL << IWDG_SR_PVU_Pos) /*!< 0x00000001 */ 8711 #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */ 8712 #define IWDG_SR_RVU_Pos (1U) 8713 #define IWDG_SR_RVU_Msk (0x1UL << IWDG_SR_RVU_Pos) /*!< 0x00000002 */ 8714 #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */ 8715 #define IWDG_SR_WVU_Pos (2U) 8716 #define IWDG_SR_WVU_Msk (0x1UL << IWDG_SR_WVU_Pos) /*!< 0x00000004 */ 8717 #define IWDG_SR_WVU IWDG_SR_WVU_Msk /*!< Watchdog counter window value update */ 8718 8719 /******************* Bit definition for IWDG_KR register ********************/ 8720 #define IWDG_WINR_WIN_Pos (0U) 8721 #define IWDG_WINR_WIN_Msk (0xFFFUL << IWDG_WINR_WIN_Pos) /*!< 0x00000FFF */ 8722 #define IWDG_WINR_WIN IWDG_WINR_WIN_Msk /*!< Watchdog counter window value */ 8723 8724 /******************************************************************************/ 8725 /* */ 8726 /* Firewall */ 8727 /* */ 8728 /******************************************************************************/ 8729 8730 /*******Bit definition for CSSA;CSL;NVDSSA;NVDSL;VDSSA;VDSL register */ 8731 #define FW_CSSA_ADD_Pos (8U) 8732 #define FW_CSSA_ADD_Msk (0xFFFFUL << FW_CSSA_ADD_Pos) /*!< 0x00FFFF00 */ 8733 #define FW_CSSA_ADD FW_CSSA_ADD_Msk /*!< Code Segment Start Address */ 8734 #define FW_CSL_LENG_Pos (8U) 8735 #define FW_CSL_LENG_Msk (0x3FFFUL << FW_CSL_LENG_Pos) /*!< 0x003FFF00 */ 8736 #define FW_CSL_LENG FW_CSL_LENG_Msk /*!< Code Segment Length */ 8737 #define FW_NVDSSA_ADD_Pos (8U) 8738 #define FW_NVDSSA_ADD_Msk (0xFFFFUL << FW_NVDSSA_ADD_Pos) /*!< 0x00FFFF00 */ 8739 #define FW_NVDSSA_ADD FW_NVDSSA_ADD_Msk /*!< Non Volatile Dat Segment Start Address */ 8740 #define FW_NVDSL_LENG_Pos (8U) 8741 #define FW_NVDSL_LENG_Msk (0x3FFFUL << FW_NVDSL_LENG_Pos) /*!< 0x003FFF00 */ 8742 #define FW_NVDSL_LENG FW_NVDSL_LENG_Msk /*!< Non Volatile Data Segment Length */ 8743 #define FW_VDSSA_ADD_Pos (6U) 8744 #define FW_VDSSA_ADD_Msk (0x7FFUL << FW_VDSSA_ADD_Pos) /*!< 0x0001FFC0 */ 8745 #define FW_VDSSA_ADD FW_VDSSA_ADD_Msk /*!< Volatile Data Segment Start Address */ 8746 #define FW_VDSL_LENG_Pos (6U) 8747 #define FW_VDSL_LENG_Msk (0x7FFUL << FW_VDSL_LENG_Pos) /*!< 0x0001FFC0 */ 8748 #define FW_VDSL_LENG FW_VDSL_LENG_Msk /*!< Volatile Data Segment Length */ 8749 8750 /**************************Bit definition for CR register *********************/ 8751 #define FW_CR_FPA_Pos (0U) 8752 #define FW_CR_FPA_Msk (0x1UL << FW_CR_FPA_Pos) /*!< 0x00000001 */ 8753 #define FW_CR_FPA FW_CR_FPA_Msk /*!< Firewall Pre Arm*/ 8754 #define FW_CR_VDS_Pos (1U) 8755 #define FW_CR_VDS_Msk (0x1UL << FW_CR_VDS_Pos) /*!< 0x00000002 */ 8756 #define FW_CR_VDS FW_CR_VDS_Msk /*!< Volatile Data Sharing*/ 8757 #define FW_CR_VDE_Pos (2U) 8758 #define FW_CR_VDE_Msk (0x1UL << FW_CR_VDE_Pos) /*!< 0x00000004 */ 8759 #define FW_CR_VDE FW_CR_VDE_Msk /*!< Volatile Data Execution*/ 8760 8761 /******************************************************************************/ 8762 /* */ 8763 /* Power Control */ 8764 /* */ 8765 /******************************************************************************/ 8766 8767 /******************** Bit definition for PWR_CR1 register ********************/ 8768 8769 #define PWR_CR1_LPR_Pos (14U) 8770 #define PWR_CR1_LPR_Msk (0x1UL << PWR_CR1_LPR_Pos) /*!< 0x00004000 */ 8771 #define PWR_CR1_LPR PWR_CR1_LPR_Msk /*!< Regulator low-power mode */ 8772 #define PWR_CR1_VOS_Pos (9U) 8773 #define PWR_CR1_VOS_Msk (0x3UL << PWR_CR1_VOS_Pos) /*!< 0x00000600 */ 8774 #define PWR_CR1_VOS PWR_CR1_VOS_Msk /*!< VOS[1:0] bits (Regulator voltage scaling output selection) */ 8775 #define PWR_CR1_VOS_0 (0x1UL << PWR_CR1_VOS_Pos) /*!< 0x00000200 */ 8776 #define PWR_CR1_VOS_1 (0x2UL << PWR_CR1_VOS_Pos) /*!< 0x00000400 */ 8777 #define PWR_CR1_DBP_Pos (8U) 8778 #define PWR_CR1_DBP_Msk (0x1UL << PWR_CR1_DBP_Pos) /*!< 0x00000100 */ 8779 #define PWR_CR1_DBP PWR_CR1_DBP_Msk /*!< Disable Back-up domain Protection */ 8780 #define PWR_CR1_LPMS_Pos (0U) 8781 #define PWR_CR1_LPMS_Msk (0x7UL << PWR_CR1_LPMS_Pos) /*!< 0x00000007 */ 8782 #define PWR_CR1_LPMS PWR_CR1_LPMS_Msk /*!< Low-power mode selection field */ 8783 #define PWR_CR1_LPMS_STOP0 (0x00000000UL) /*!< Stop 0 mode */ 8784 #define PWR_CR1_LPMS_STOP1_Pos (0U) 8785 #define PWR_CR1_LPMS_STOP1_Msk (0x1UL << PWR_CR1_LPMS_STOP1_Pos) /*!< 0x00000001 */ 8786 #define PWR_CR1_LPMS_STOP1 PWR_CR1_LPMS_STOP1_Msk /*!< Stop 1 mode */ 8787 #define PWR_CR1_LPMS_STOP2_Pos (1U) 8788 #define PWR_CR1_LPMS_STOP2_Msk (0x1UL << PWR_CR1_LPMS_STOP2_Pos) /*!< 0x00000002 */ 8789 #define PWR_CR1_LPMS_STOP2 PWR_CR1_LPMS_STOP2_Msk /*!< Stop 2 mode */ 8790 #define PWR_CR1_LPMS_STANDBY_Pos (0U) 8791 #define PWR_CR1_LPMS_STANDBY_Msk (0x3UL << PWR_CR1_LPMS_STANDBY_Pos) /*!< 0x00000003 */ 8792 #define PWR_CR1_LPMS_STANDBY PWR_CR1_LPMS_STANDBY_Msk /*!< Stand-by mode */ 8793 #define PWR_CR1_LPMS_SHUTDOWN_Pos (2U) 8794 #define PWR_CR1_LPMS_SHUTDOWN_Msk (0x1UL << PWR_CR1_LPMS_SHUTDOWN_Pos) /*!< 0x00000004 */ 8795 #define PWR_CR1_LPMS_SHUTDOWN PWR_CR1_LPMS_SHUTDOWN_Msk /*!< Shut-down mode */ 8796 8797 8798 /******************** Bit definition for PWR_CR2 register ********************/ 8799 #define PWR_CR2_USV_Pos (10U) 8800 #define PWR_CR2_USV_Msk (0x1UL << PWR_CR2_USV_Pos) /*!< 0x00000400 */ 8801 #define PWR_CR2_USV PWR_CR2_USV_Msk /*!< VDD USB Supply Valid */ 8802 /*!< PVME Peripheral Voltage Monitor Enable */ 8803 #define PWR_CR2_PVME_Pos (4U) 8804 #define PWR_CR2_PVME_Msk (0xDUL << PWR_CR2_PVME_Pos) /*!< 0x000000D0 */ 8805 #define PWR_CR2_PVME PWR_CR2_PVME_Msk /*!< PVM bits field */ 8806 #define PWR_CR2_PVME4_Pos (7U) 8807 #define PWR_CR2_PVME4_Msk (0x1UL << PWR_CR2_PVME4_Pos) /*!< 0x00000080 */ 8808 #define PWR_CR2_PVME4 PWR_CR2_PVME4_Msk /*!< PVM 4 Enable */ 8809 #define PWR_CR2_PVME3_Pos (6U) 8810 #define PWR_CR2_PVME3_Msk (0x1UL << PWR_CR2_PVME3_Pos) /*!< 0x00000040 */ 8811 #define PWR_CR2_PVME3 PWR_CR2_PVME3_Msk /*!< PVM 3 Enable */ 8812 #define PWR_CR2_PVME1_Pos (4U) 8813 #define PWR_CR2_PVME1_Msk (0x1UL << PWR_CR2_PVME1_Pos) /*!< 0x00000010 */ 8814 #define PWR_CR2_PVME1 PWR_CR2_PVME1_Msk /*!< PVM 1 Enable */ 8815 /*!< PVD level configuration */ 8816 #define PWR_CR2_PLS_Pos (1U) 8817 #define PWR_CR2_PLS_Msk (0x7UL << PWR_CR2_PLS_Pos) /*!< 0x0000000E */ 8818 #define PWR_CR2_PLS PWR_CR2_PLS_Msk /*!< PVD level selection */ 8819 #define PWR_CR2_PLS_LEV0 (0x00000000UL) /*!< PVD level 0 */ 8820 #define PWR_CR2_PLS_LEV1_Pos (1U) 8821 #define PWR_CR2_PLS_LEV1_Msk (0x1UL << PWR_CR2_PLS_LEV1_Pos) /*!< 0x00000002 */ 8822 #define PWR_CR2_PLS_LEV1 PWR_CR2_PLS_LEV1_Msk /*!< PVD level 1 */ 8823 #define PWR_CR2_PLS_LEV2_Pos (2U) 8824 #define PWR_CR2_PLS_LEV2_Msk (0x1UL << PWR_CR2_PLS_LEV2_Pos) /*!< 0x00000004 */ 8825 #define PWR_CR2_PLS_LEV2 PWR_CR2_PLS_LEV2_Msk /*!< PVD level 2 */ 8826 #define PWR_CR2_PLS_LEV3_Pos (1U) 8827 #define PWR_CR2_PLS_LEV3_Msk (0x3UL << PWR_CR2_PLS_LEV3_Pos) /*!< 0x00000006 */ 8828 #define PWR_CR2_PLS_LEV3 PWR_CR2_PLS_LEV3_Msk /*!< PVD level 3 */ 8829 #define PWR_CR2_PLS_LEV4_Pos (3U) 8830 #define PWR_CR2_PLS_LEV4_Msk (0x1UL << PWR_CR2_PLS_LEV4_Pos) /*!< 0x00000008 */ 8831 #define PWR_CR2_PLS_LEV4 PWR_CR2_PLS_LEV4_Msk /*!< PVD level 4 */ 8832 #define PWR_CR2_PLS_LEV5_Pos (1U) 8833 #define PWR_CR2_PLS_LEV5_Msk (0x5UL << PWR_CR2_PLS_LEV5_Pos) /*!< 0x0000000A */ 8834 #define PWR_CR2_PLS_LEV5 PWR_CR2_PLS_LEV5_Msk /*!< PVD level 5 */ 8835 #define PWR_CR2_PLS_LEV6_Pos (2U) 8836 #define PWR_CR2_PLS_LEV6_Msk (0x3UL << PWR_CR2_PLS_LEV6_Pos) /*!< 0x0000000C */ 8837 #define PWR_CR2_PLS_LEV6 PWR_CR2_PLS_LEV6_Msk /*!< PVD level 6 */ 8838 #define PWR_CR2_PLS_LEV7_Pos (1U) 8839 #define PWR_CR2_PLS_LEV7_Msk (0x7UL << PWR_CR2_PLS_LEV7_Pos) /*!< 0x0000000E */ 8840 #define PWR_CR2_PLS_LEV7 PWR_CR2_PLS_LEV7_Msk /*!< PVD level 7 */ 8841 #define PWR_CR2_PVDE_Pos (0U) 8842 #define PWR_CR2_PVDE_Msk (0x1UL << PWR_CR2_PVDE_Pos) /*!< 0x00000001 */ 8843 #define PWR_CR2_PVDE PWR_CR2_PVDE_Msk /*!< Power Voltage Detector Enable */ 8844 8845 /******************** Bit definition for PWR_CR3 register ********************/ 8846 #define PWR_CR3_EIWUL_Pos (15U) 8847 #define PWR_CR3_EIWUL_Msk (0x1UL << PWR_CR3_EIWUL_Pos) /*!< 0x00008000 */ 8848 #define PWR_CR3_EIWUL PWR_CR3_EIWUL_Msk /*!< Enable Internal Wake-up line */ 8849 #define PWR_CR3_APC_Pos (10U) 8850 #define PWR_CR3_APC_Msk (0x1UL << PWR_CR3_APC_Pos) /*!< 0x00000400 */ 8851 #define PWR_CR3_APC PWR_CR3_APC_Msk /*!< Apply pull-up and pull-down configuration */ 8852 #define PWR_CR3_RRS_Pos (8U) 8853 #define PWR_CR3_RRS_Msk (0x1UL << PWR_CR3_RRS_Pos) /*!< 0x00000100 */ 8854 #define PWR_CR3_RRS PWR_CR3_RRS_Msk /*!< SRAM2 Retention in Stand-by mode */ 8855 #define PWR_CR3_EWUP5_Pos (4U) 8856 #define PWR_CR3_EWUP5_Msk (0x1UL << PWR_CR3_EWUP5_Pos) /*!< 0x00000010 */ 8857 #define PWR_CR3_EWUP5 PWR_CR3_EWUP5_Msk /*!< Enable Wake-Up Pin 5 */ 8858 #define PWR_CR3_EWUP4_Pos (3U) 8859 #define PWR_CR3_EWUP4_Msk (0x1UL << PWR_CR3_EWUP4_Pos) /*!< 0x00000008 */ 8860 #define PWR_CR3_EWUP4 PWR_CR3_EWUP4_Msk /*!< Enable Wake-Up Pin 4 */ 8861 #define PWR_CR3_EWUP3_Pos (2U) 8862 #define PWR_CR3_EWUP3_Msk (0x1UL << PWR_CR3_EWUP3_Pos) /*!< 0x00000004 */ 8863 #define PWR_CR3_EWUP3 PWR_CR3_EWUP3_Msk /*!< Enable Wake-Up Pin 3 */ 8864 #define PWR_CR3_EWUP2_Pos (1U) 8865 #define PWR_CR3_EWUP2_Msk (0x1UL << PWR_CR3_EWUP2_Pos) /*!< 0x00000002 */ 8866 #define PWR_CR3_EWUP2 PWR_CR3_EWUP2_Msk /*!< Enable Wake-Up Pin 2 */ 8867 #define PWR_CR3_EWUP1_Pos (0U) 8868 #define PWR_CR3_EWUP1_Msk (0x1UL << PWR_CR3_EWUP1_Pos) /*!< 0x00000001 */ 8869 #define PWR_CR3_EWUP1 PWR_CR3_EWUP1_Msk /*!< Enable Wake-Up Pin 1 */ 8870 #define PWR_CR3_EWUP_Pos (0U) 8871 #define PWR_CR3_EWUP_Msk (0x1FUL << PWR_CR3_EWUP_Pos) /*!< 0x0000001F */ 8872 #define PWR_CR3_EWUP PWR_CR3_EWUP_Msk /*!< Enable Wake-Up Pins */ 8873 8874 /* Legacy defines */ 8875 #define PWR_CR3_EIWF_Pos PWR_CR3_EIWUL_Pos 8876 #define PWR_CR3_EIWF_Msk PWR_CR3_EIWUL_Msk 8877 #define PWR_CR3_EIWF PWR_CR3_EIWUL 8878 8879 8880 /******************** Bit definition for PWR_CR4 register ********************/ 8881 #define PWR_CR4_VBRS_Pos (9U) 8882 #define PWR_CR4_VBRS_Msk (0x1UL << PWR_CR4_VBRS_Pos) /*!< 0x00000200 */ 8883 #define PWR_CR4_VBRS PWR_CR4_VBRS_Msk /*!< VBAT Battery charging Resistor Selection */ 8884 #define PWR_CR4_VBE_Pos (8U) 8885 #define PWR_CR4_VBE_Msk (0x1UL << PWR_CR4_VBE_Pos) /*!< 0x00000100 */ 8886 #define PWR_CR4_VBE PWR_CR4_VBE_Msk /*!< VBAT Battery charging Enable */ 8887 #define PWR_CR4_WP5_Pos (4U) 8888 #define PWR_CR4_WP5_Msk (0x1UL << PWR_CR4_WP5_Pos) /*!< 0x00000010 */ 8889 #define PWR_CR4_WP5 PWR_CR4_WP5_Msk /*!< Wake-Up Pin 5 polarity */ 8890 #define PWR_CR4_WP4_Pos (3U) 8891 #define PWR_CR4_WP4_Msk (0x1UL << PWR_CR4_WP4_Pos) /*!< 0x00000008 */ 8892 #define PWR_CR4_WP4 PWR_CR4_WP4_Msk /*!< Wake-Up Pin 4 polarity */ 8893 #define PWR_CR4_WP3_Pos (2U) 8894 #define PWR_CR4_WP3_Msk (0x1UL << PWR_CR4_WP3_Pos) /*!< 0x00000004 */ 8895 #define PWR_CR4_WP3 PWR_CR4_WP3_Msk /*!< Wake-Up Pin 3 polarity */ 8896 #define PWR_CR4_WP2_Pos (1U) 8897 #define PWR_CR4_WP2_Msk (0x1UL << PWR_CR4_WP2_Pos) /*!< 0x00000002 */ 8898 #define PWR_CR4_WP2 PWR_CR4_WP2_Msk /*!< Wake-Up Pin 2 polarity */ 8899 #define PWR_CR4_WP1_Pos (0U) 8900 #define PWR_CR4_WP1_Msk (0x1UL << PWR_CR4_WP1_Pos) /*!< 0x00000001 */ 8901 #define PWR_CR4_WP1 PWR_CR4_WP1_Msk /*!< Wake-Up Pin 1 polarity */ 8902 8903 /******************** Bit definition for PWR_SR1 register ********************/ 8904 #define PWR_SR1_WUFI_Pos (15U) 8905 #define PWR_SR1_WUFI_Msk (0x1UL << PWR_SR1_WUFI_Pos) /*!< 0x00008000 */ 8906 #define PWR_SR1_WUFI PWR_SR1_WUFI_Msk /*!< Wake-Up Flag Internal */ 8907 #define PWR_SR1_SBF_Pos (8U) 8908 #define PWR_SR1_SBF_Msk (0x1UL << PWR_SR1_SBF_Pos) /*!< 0x00000100 */ 8909 #define PWR_SR1_SBF PWR_SR1_SBF_Msk /*!< Stand-By Flag */ 8910 #define PWR_SR1_WUF_Pos (0U) 8911 #define PWR_SR1_WUF_Msk (0x1FUL << PWR_SR1_WUF_Pos) /*!< 0x0000001F */ 8912 #define PWR_SR1_WUF PWR_SR1_WUF_Msk /*!< Wake-up Flags */ 8913 #define PWR_SR1_WUF5_Pos (4U) 8914 #define PWR_SR1_WUF5_Msk (0x1UL << PWR_SR1_WUF5_Pos) /*!< 0x00000010 */ 8915 #define PWR_SR1_WUF5 PWR_SR1_WUF5_Msk /*!< Wake-up Flag 5 */ 8916 #define PWR_SR1_WUF4_Pos (3U) 8917 #define PWR_SR1_WUF4_Msk (0x1UL << PWR_SR1_WUF4_Pos) /*!< 0x00000008 */ 8918 #define PWR_SR1_WUF4 PWR_SR1_WUF4_Msk /*!< Wake-up Flag 4 */ 8919 #define PWR_SR1_WUF3_Pos (2U) 8920 #define PWR_SR1_WUF3_Msk (0x1UL << PWR_SR1_WUF3_Pos) /*!< 0x00000004 */ 8921 #define PWR_SR1_WUF3 PWR_SR1_WUF3_Msk /*!< Wake-up Flag 3 */ 8922 #define PWR_SR1_WUF2_Pos (1U) 8923 #define PWR_SR1_WUF2_Msk (0x1UL << PWR_SR1_WUF2_Pos) /*!< 0x00000002 */ 8924 #define PWR_SR1_WUF2 PWR_SR1_WUF2_Msk /*!< Wake-up Flag 2 */ 8925 #define PWR_SR1_WUF1_Pos (0U) 8926 #define PWR_SR1_WUF1_Msk (0x1UL << PWR_SR1_WUF1_Pos) /*!< 0x00000001 */ 8927 #define PWR_SR1_WUF1 PWR_SR1_WUF1_Msk /*!< Wake-up Flag 1 */ 8928 8929 /******************** Bit definition for PWR_SR2 register ********************/ 8930 #define PWR_SR2_PVMO4_Pos (15U) 8931 #define PWR_SR2_PVMO4_Msk (0x1UL << PWR_SR2_PVMO4_Pos) /*!< 0x00008000 */ 8932 #define PWR_SR2_PVMO4 PWR_SR2_PVMO4_Msk /*!< Peripheral Voltage Monitoring Output 4 */ 8933 #define PWR_SR2_PVMO3_Pos (14U) 8934 #define PWR_SR2_PVMO3_Msk (0x1UL << PWR_SR2_PVMO3_Pos) /*!< 0x00004000 */ 8935 #define PWR_SR2_PVMO3 PWR_SR2_PVMO3_Msk /*!< Peripheral Voltage Monitoring Output 3 */ 8936 #define PWR_SR2_PVMO1_Pos (12U) 8937 #define PWR_SR2_PVMO1_Msk (0x1UL << PWR_SR2_PVMO1_Pos) /*!< 0x00001000 */ 8938 #define PWR_SR2_PVMO1 PWR_SR2_PVMO1_Msk /*!< Peripheral Voltage Monitoring Output 1 */ 8939 #define PWR_SR2_PVDO_Pos (11U) 8940 #define PWR_SR2_PVDO_Msk (0x1UL << PWR_SR2_PVDO_Pos) /*!< 0x00000800 */ 8941 #define PWR_SR2_PVDO PWR_SR2_PVDO_Msk /*!< Power Voltage Detector Output */ 8942 #define PWR_SR2_VOSF_Pos (10U) 8943 #define PWR_SR2_VOSF_Msk (0x1UL << PWR_SR2_VOSF_Pos) /*!< 0x00000400 */ 8944 #define PWR_SR2_VOSF PWR_SR2_VOSF_Msk /*!< Voltage Scaling Flag */ 8945 #define PWR_SR2_REGLPF_Pos (9U) 8946 #define PWR_SR2_REGLPF_Msk (0x1UL << PWR_SR2_REGLPF_Pos) /*!< 0x00000200 */ 8947 #define PWR_SR2_REGLPF PWR_SR2_REGLPF_Msk /*!< Low-power Regulator Flag */ 8948 #define PWR_SR2_REGLPS_Pos (8U) 8949 #define PWR_SR2_REGLPS_Msk (0x1UL << PWR_SR2_REGLPS_Pos) /*!< 0x00000100 */ 8950 #define PWR_SR2_REGLPS PWR_SR2_REGLPS_Msk /*!< Low-power Regulator Started */ 8951 8952 /******************** Bit definition for PWR_SCR register ********************/ 8953 #define PWR_SCR_CSBF_Pos (8U) 8954 #define PWR_SCR_CSBF_Msk (0x1UL << PWR_SCR_CSBF_Pos) /*!< 0x00000100 */ 8955 #define PWR_SCR_CSBF PWR_SCR_CSBF_Msk /*!< Clear Stand-By Flag */ 8956 #define PWR_SCR_CWUF_Pos (0U) 8957 #define PWR_SCR_CWUF_Msk (0x1FUL << PWR_SCR_CWUF_Pos) /*!< 0x0000001F */ 8958 #define PWR_SCR_CWUF PWR_SCR_CWUF_Msk /*!< Clear Wake-up Flags */ 8959 #define PWR_SCR_CWUF5_Pos (4U) 8960 #define PWR_SCR_CWUF5_Msk (0x1UL << PWR_SCR_CWUF5_Pos) /*!< 0x00000010 */ 8961 #define PWR_SCR_CWUF5 PWR_SCR_CWUF5_Msk /*!< Clear Wake-up Flag 5 */ 8962 #define PWR_SCR_CWUF4_Pos (3U) 8963 #define PWR_SCR_CWUF4_Msk (0x1UL << PWR_SCR_CWUF4_Pos) /*!< 0x00000008 */ 8964 #define PWR_SCR_CWUF4 PWR_SCR_CWUF4_Msk /*!< Clear Wake-up Flag 4 */ 8965 #define PWR_SCR_CWUF3_Pos (2U) 8966 #define PWR_SCR_CWUF3_Msk (0x1UL << PWR_SCR_CWUF3_Pos) /*!< 0x00000004 */ 8967 #define PWR_SCR_CWUF3 PWR_SCR_CWUF3_Msk /*!< Clear Wake-up Flag 3 */ 8968 #define PWR_SCR_CWUF2_Pos (1U) 8969 #define PWR_SCR_CWUF2_Msk (0x1UL << PWR_SCR_CWUF2_Pos) /*!< 0x00000002 */ 8970 #define PWR_SCR_CWUF2 PWR_SCR_CWUF2_Msk /*!< Clear Wake-up Flag 2 */ 8971 #define PWR_SCR_CWUF1_Pos (0U) 8972 #define PWR_SCR_CWUF1_Msk (0x1UL << PWR_SCR_CWUF1_Pos) /*!< 0x00000001 */ 8973 #define PWR_SCR_CWUF1 PWR_SCR_CWUF1_Msk /*!< Clear Wake-up Flag 1 */ 8974 8975 /******************** Bit definition for PWR_PUCRA register ********************/ 8976 #define PWR_PUCRA_PA15_Pos (15U) 8977 #define PWR_PUCRA_PA15_Msk (0x1UL << PWR_PUCRA_PA15_Pos) /*!< 0x00008000 */ 8978 #define PWR_PUCRA_PA15 PWR_PUCRA_PA15_Msk /*!< Port PA15 Pull-Up set */ 8979 #define PWR_PUCRA_PA13_Pos (13U) 8980 #define PWR_PUCRA_PA13_Msk (0x1UL << PWR_PUCRA_PA13_Pos) /*!< 0x00002000 */ 8981 #define PWR_PUCRA_PA13 PWR_PUCRA_PA13_Msk /*!< Port PA13 Pull-Up set */ 8982 #define PWR_PUCRA_PA12_Pos (12U) 8983 #define PWR_PUCRA_PA12_Msk (0x1UL << PWR_PUCRA_PA12_Pos) /*!< 0x00001000 */ 8984 #define PWR_PUCRA_PA12 PWR_PUCRA_PA12_Msk /*!< Port PA12 Pull-Up set */ 8985 #define PWR_PUCRA_PA11_Pos (11U) 8986 #define PWR_PUCRA_PA11_Msk (0x1UL << PWR_PUCRA_PA11_Pos) /*!< 0x00000800 */ 8987 #define PWR_PUCRA_PA11 PWR_PUCRA_PA11_Msk /*!< Port PA11 Pull-Up set */ 8988 #define PWR_PUCRA_PA10_Pos (10U) 8989 #define PWR_PUCRA_PA10_Msk (0x1UL << PWR_PUCRA_PA10_Pos) /*!< 0x00000400 */ 8990 #define PWR_PUCRA_PA10 PWR_PUCRA_PA10_Msk /*!< Port PA10 Pull-Up set */ 8991 #define PWR_PUCRA_PA9_Pos (9U) 8992 #define PWR_PUCRA_PA9_Msk (0x1UL << PWR_PUCRA_PA9_Pos) /*!< 0x00000200 */ 8993 #define PWR_PUCRA_PA9 PWR_PUCRA_PA9_Msk /*!< Port PA9 Pull-Up set */ 8994 #define PWR_PUCRA_PA8_Pos (8U) 8995 #define PWR_PUCRA_PA8_Msk (0x1UL << PWR_PUCRA_PA8_Pos) /*!< 0x00000100 */ 8996 #define PWR_PUCRA_PA8 PWR_PUCRA_PA8_Msk /*!< Port PA8 Pull-Up set */ 8997 #define PWR_PUCRA_PA7_Pos (7U) 8998 #define PWR_PUCRA_PA7_Msk (0x1UL << PWR_PUCRA_PA7_Pos) /*!< 0x00000080 */ 8999 #define PWR_PUCRA_PA7 PWR_PUCRA_PA7_Msk /*!< Port PA7 Pull-Up set */ 9000 #define PWR_PUCRA_PA6_Pos (6U) 9001 #define PWR_PUCRA_PA6_Msk (0x1UL << PWR_PUCRA_PA6_Pos) /*!< 0x00000040 */ 9002 #define PWR_PUCRA_PA6 PWR_PUCRA_PA6_Msk /*!< Port PA6 Pull-Up set */ 9003 #define PWR_PUCRA_PA5_Pos (5U) 9004 #define PWR_PUCRA_PA5_Msk (0x1UL << PWR_PUCRA_PA5_Pos) /*!< 0x00000020 */ 9005 #define PWR_PUCRA_PA5 PWR_PUCRA_PA5_Msk /*!< Port PA5 Pull-Up set */ 9006 #define PWR_PUCRA_PA4_Pos (4U) 9007 #define PWR_PUCRA_PA4_Msk (0x1UL << PWR_PUCRA_PA4_Pos) /*!< 0x00000010 */ 9008 #define PWR_PUCRA_PA4 PWR_PUCRA_PA4_Msk /*!< Port PA4 Pull-Up set */ 9009 #define PWR_PUCRA_PA3_Pos (3U) 9010 #define PWR_PUCRA_PA3_Msk (0x1UL << PWR_PUCRA_PA3_Pos) /*!< 0x00000008 */ 9011 #define PWR_PUCRA_PA3 PWR_PUCRA_PA3_Msk /*!< Port PA3 Pull-Up set */ 9012 #define PWR_PUCRA_PA2_Pos (2U) 9013 #define PWR_PUCRA_PA2_Msk (0x1UL << PWR_PUCRA_PA2_Pos) /*!< 0x00000004 */ 9014 #define PWR_PUCRA_PA2 PWR_PUCRA_PA2_Msk /*!< Port PA2 Pull-Up set */ 9015 #define PWR_PUCRA_PA1_Pos (1U) 9016 #define PWR_PUCRA_PA1_Msk (0x1UL << PWR_PUCRA_PA1_Pos) /*!< 0x00000002 */ 9017 #define PWR_PUCRA_PA1 PWR_PUCRA_PA1_Msk /*!< Port PA1 Pull-Up set */ 9018 #define PWR_PUCRA_PA0_Pos (0U) 9019 #define PWR_PUCRA_PA0_Msk (0x1UL << PWR_PUCRA_PA0_Pos) /*!< 0x00000001 */ 9020 #define PWR_PUCRA_PA0 PWR_PUCRA_PA0_Msk /*!< Port PA0 Pull-Up set */ 9021 9022 /******************** Bit definition for PWR_PDCRA register ********************/ 9023 #define PWR_PDCRA_PA14_Pos (14U) 9024 #define PWR_PDCRA_PA14_Msk (0x1UL << PWR_PDCRA_PA14_Pos) /*!< 0x00004000 */ 9025 #define PWR_PDCRA_PA14 PWR_PDCRA_PA14_Msk /*!< Port PA14 Pull-Down set */ 9026 #define PWR_PDCRA_PA12_Pos (12U) 9027 #define PWR_PDCRA_PA12_Msk (0x1UL << PWR_PDCRA_PA12_Pos) /*!< 0x00001000 */ 9028 #define PWR_PDCRA_PA12 PWR_PDCRA_PA12_Msk /*!< Port PA12 Pull-Down set */ 9029 #define PWR_PDCRA_PA11_Pos (11U) 9030 #define PWR_PDCRA_PA11_Msk (0x1UL << PWR_PDCRA_PA11_Pos) /*!< 0x00000800 */ 9031 #define PWR_PDCRA_PA11 PWR_PDCRA_PA11_Msk /*!< Port PA11 Pull-Down set */ 9032 #define PWR_PDCRA_PA10_Pos (10U) 9033 #define PWR_PDCRA_PA10_Msk (0x1UL << PWR_PDCRA_PA10_Pos) /*!< 0x00000400 */ 9034 #define PWR_PDCRA_PA10 PWR_PDCRA_PA10_Msk /*!< Port PA10 Pull-Down set */ 9035 #define PWR_PDCRA_PA9_Pos (9U) 9036 #define PWR_PDCRA_PA9_Msk (0x1UL << PWR_PDCRA_PA9_Pos) /*!< 0x00000200 */ 9037 #define PWR_PDCRA_PA9 PWR_PDCRA_PA9_Msk /*!< Port PA9 Pull-Down set */ 9038 #define PWR_PDCRA_PA8_Pos (8U) 9039 #define PWR_PDCRA_PA8_Msk (0x1UL << PWR_PDCRA_PA8_Pos) /*!< 0x00000100 */ 9040 #define PWR_PDCRA_PA8 PWR_PDCRA_PA8_Msk /*!< Port PA8 Pull-Down set */ 9041 #define PWR_PDCRA_PA7_Pos (7U) 9042 #define PWR_PDCRA_PA7_Msk (0x1UL << PWR_PDCRA_PA7_Pos) /*!< 0x00000080 */ 9043 #define PWR_PDCRA_PA7 PWR_PDCRA_PA7_Msk /*!< Port PA7 Pull-Down set */ 9044 #define PWR_PDCRA_PA6_Pos (6U) 9045 #define PWR_PDCRA_PA6_Msk (0x1UL << PWR_PDCRA_PA6_Pos) /*!< 0x00000040 */ 9046 #define PWR_PDCRA_PA6 PWR_PDCRA_PA6_Msk /*!< Port PA6 Pull-Down set */ 9047 #define PWR_PDCRA_PA5_Pos (5U) 9048 #define PWR_PDCRA_PA5_Msk (0x1UL << PWR_PDCRA_PA5_Pos) /*!< 0x00000020 */ 9049 #define PWR_PDCRA_PA5 PWR_PDCRA_PA5_Msk /*!< Port PA5 Pull-Down set */ 9050 #define PWR_PDCRA_PA4_Pos (4U) 9051 #define PWR_PDCRA_PA4_Msk (0x1UL << PWR_PDCRA_PA4_Pos) /*!< 0x00000010 */ 9052 #define PWR_PDCRA_PA4 PWR_PDCRA_PA4_Msk /*!< Port PA4 Pull-Down set */ 9053 #define PWR_PDCRA_PA3_Pos (3U) 9054 #define PWR_PDCRA_PA3_Msk (0x1UL << PWR_PDCRA_PA3_Pos) /*!< 0x00000008 */ 9055 #define PWR_PDCRA_PA3 PWR_PDCRA_PA3_Msk /*!< Port PA3 Pull-Down set */ 9056 #define PWR_PDCRA_PA2_Pos (2U) 9057 #define PWR_PDCRA_PA2_Msk (0x1UL << PWR_PDCRA_PA2_Pos) /*!< 0x00000004 */ 9058 #define PWR_PDCRA_PA2 PWR_PDCRA_PA2_Msk /*!< Port PA2 Pull-Down set */ 9059 #define PWR_PDCRA_PA1_Pos (1U) 9060 #define PWR_PDCRA_PA1_Msk (0x1UL << PWR_PDCRA_PA1_Pos) /*!< 0x00000002 */ 9061 #define PWR_PDCRA_PA1 PWR_PDCRA_PA1_Msk /*!< Port PA1 Pull-Down set */ 9062 #define PWR_PDCRA_PA0_Pos (0U) 9063 #define PWR_PDCRA_PA0_Msk (0x1UL << PWR_PDCRA_PA0_Pos) /*!< 0x00000001 */ 9064 #define PWR_PDCRA_PA0 PWR_PDCRA_PA0_Msk /*!< Port PA0 Pull-Down set */ 9065 9066 /******************** Bit definition for PWR_PUCRB register ********************/ 9067 #define PWR_PUCRB_PB15_Pos (15U) 9068 #define PWR_PUCRB_PB15_Msk (0x1UL << PWR_PUCRB_PB15_Pos) /*!< 0x00008000 */ 9069 #define PWR_PUCRB_PB15 PWR_PUCRB_PB15_Msk /*!< Port PB15 Pull-Up set */ 9070 #define PWR_PUCRB_PB14_Pos (14U) 9071 #define PWR_PUCRB_PB14_Msk (0x1UL << PWR_PUCRB_PB14_Pos) /*!< 0x00004000 */ 9072 #define PWR_PUCRB_PB14 PWR_PUCRB_PB14_Msk /*!< Port PB14 Pull-Up set */ 9073 #define PWR_PUCRB_PB13_Pos (13U) 9074 #define PWR_PUCRB_PB13_Msk (0x1UL << PWR_PUCRB_PB13_Pos) /*!< 0x00002000 */ 9075 #define PWR_PUCRB_PB13 PWR_PUCRB_PB13_Msk /*!< Port PB13 Pull-Up set */ 9076 #define PWR_PUCRB_PB12_Pos (12U) 9077 #define PWR_PUCRB_PB12_Msk (0x1UL << PWR_PUCRB_PB12_Pos) /*!< 0x00001000 */ 9078 #define PWR_PUCRB_PB12 PWR_PUCRB_PB12_Msk /*!< Port PB12 Pull-Up set */ 9079 #define PWR_PUCRB_PB11_Pos (11U) 9080 #define PWR_PUCRB_PB11_Msk (0x1UL << PWR_PUCRB_PB11_Pos) /*!< 0x00000800 */ 9081 #define PWR_PUCRB_PB11 PWR_PUCRB_PB11_Msk /*!< Port PB11 Pull-Up set */ 9082 #define PWR_PUCRB_PB10_Pos (10U) 9083 #define PWR_PUCRB_PB10_Msk (0x1UL << PWR_PUCRB_PB10_Pos) /*!< 0x00000400 */ 9084 #define PWR_PUCRB_PB10 PWR_PUCRB_PB10_Msk /*!< Port PB10 Pull-Up set */ 9085 #define PWR_PUCRB_PB9_Pos (9U) 9086 #define PWR_PUCRB_PB9_Msk (0x1UL << PWR_PUCRB_PB9_Pos) /*!< 0x00000200 */ 9087 #define PWR_PUCRB_PB9 PWR_PUCRB_PB9_Msk /*!< Port PB9 Pull-Up set */ 9088 #define PWR_PUCRB_PB8_Pos (8U) 9089 #define PWR_PUCRB_PB8_Msk (0x1UL << PWR_PUCRB_PB8_Pos) /*!< 0x00000100 */ 9090 #define PWR_PUCRB_PB8 PWR_PUCRB_PB8_Msk /*!< Port PB8 Pull-Up set */ 9091 #define PWR_PUCRB_PB7_Pos (7U) 9092 #define PWR_PUCRB_PB7_Msk (0x1UL << PWR_PUCRB_PB7_Pos) /*!< 0x00000080 */ 9093 #define PWR_PUCRB_PB7 PWR_PUCRB_PB7_Msk /*!< Port PB7 Pull-Up set */ 9094 #define PWR_PUCRB_PB6_Pos (6U) 9095 #define PWR_PUCRB_PB6_Msk (0x1UL << PWR_PUCRB_PB6_Pos) /*!< 0x00000040 */ 9096 #define PWR_PUCRB_PB6 PWR_PUCRB_PB6_Msk /*!< Port PB6 Pull-Up set */ 9097 #define PWR_PUCRB_PB5_Pos (5U) 9098 #define PWR_PUCRB_PB5_Msk (0x1UL << PWR_PUCRB_PB5_Pos) /*!< 0x00000020 */ 9099 #define PWR_PUCRB_PB5 PWR_PUCRB_PB5_Msk /*!< Port PB5 Pull-Up set */ 9100 #define PWR_PUCRB_PB4_Pos (4U) 9101 #define PWR_PUCRB_PB4_Msk (0x1UL << PWR_PUCRB_PB4_Pos) /*!< 0x00000010 */ 9102 #define PWR_PUCRB_PB4 PWR_PUCRB_PB4_Msk /*!< Port PB4 Pull-Up set */ 9103 #define PWR_PUCRB_PB3_Pos (3U) 9104 #define PWR_PUCRB_PB3_Msk (0x1UL << PWR_PUCRB_PB3_Pos) /*!< 0x00000008 */ 9105 #define PWR_PUCRB_PB3 PWR_PUCRB_PB3_Msk /*!< Port PB3 Pull-Up set */ 9106 #define PWR_PUCRB_PB2_Pos (2U) 9107 #define PWR_PUCRB_PB2_Msk (0x1UL << PWR_PUCRB_PB2_Pos) /*!< 0x00000004 */ 9108 #define PWR_PUCRB_PB2 PWR_PUCRB_PB2_Msk /*!< Port PB2 Pull-Up set */ 9109 #define PWR_PUCRB_PB1_Pos (1U) 9110 #define PWR_PUCRB_PB1_Msk (0x1UL << PWR_PUCRB_PB1_Pos) /*!< 0x00000002 */ 9111 #define PWR_PUCRB_PB1 PWR_PUCRB_PB1_Msk /*!< Port PB1 Pull-Up set */ 9112 #define PWR_PUCRB_PB0_Pos (0U) 9113 #define PWR_PUCRB_PB0_Msk (0x1UL << PWR_PUCRB_PB0_Pos) /*!< 0x00000001 */ 9114 #define PWR_PUCRB_PB0 PWR_PUCRB_PB0_Msk /*!< Port PB0 Pull-Up set */ 9115 9116 /******************** Bit definition for PWR_PDCRB register ********************/ 9117 #define PWR_PDCRB_PB15_Pos (15U) 9118 #define PWR_PDCRB_PB15_Msk (0x1UL << PWR_PDCRB_PB15_Pos) /*!< 0x00008000 */ 9119 #define PWR_PDCRB_PB15 PWR_PDCRB_PB15_Msk /*!< Port PB15 Pull-Down set */ 9120 #define PWR_PDCRB_PB14_Pos (14U) 9121 #define PWR_PDCRB_PB14_Msk (0x1UL << PWR_PDCRB_PB14_Pos) /*!< 0x00004000 */ 9122 #define PWR_PDCRB_PB14 PWR_PDCRB_PB14_Msk /*!< Port PB14 Pull-Down set */ 9123 #define PWR_PDCRB_PB13_Pos (13U) 9124 #define PWR_PDCRB_PB13_Msk (0x1UL << PWR_PDCRB_PB13_Pos) /*!< 0x00002000 */ 9125 #define PWR_PDCRB_PB13 PWR_PDCRB_PB13_Msk /*!< Port PB13 Pull-Down set */ 9126 #define PWR_PDCRB_PB12_Pos (12U) 9127 #define PWR_PDCRB_PB12_Msk (0x1UL << PWR_PDCRB_PB12_Pos) /*!< 0x00001000 */ 9128 #define PWR_PDCRB_PB12 PWR_PDCRB_PB12_Msk /*!< Port PB12 Pull-Down set */ 9129 #define PWR_PDCRB_PB11_Pos (11U) 9130 #define PWR_PDCRB_PB11_Msk (0x1UL << PWR_PDCRB_PB11_Pos) /*!< 0x00000800 */ 9131 #define PWR_PDCRB_PB11 PWR_PDCRB_PB11_Msk /*!< Port PB11 Pull-Down set */ 9132 #define PWR_PDCRB_PB10_Pos (10U) 9133 #define PWR_PDCRB_PB10_Msk (0x1UL << PWR_PDCRB_PB10_Pos) /*!< 0x00000400 */ 9134 #define PWR_PDCRB_PB10 PWR_PDCRB_PB10_Msk /*!< Port PB10 Pull-Down set */ 9135 #define PWR_PDCRB_PB9_Pos (9U) 9136 #define PWR_PDCRB_PB9_Msk (0x1UL << PWR_PDCRB_PB9_Pos) /*!< 0x00000200 */ 9137 #define PWR_PDCRB_PB9 PWR_PDCRB_PB9_Msk /*!< Port PB9 Pull-Down set */ 9138 #define PWR_PDCRB_PB8_Pos (8U) 9139 #define PWR_PDCRB_PB8_Msk (0x1UL << PWR_PDCRB_PB8_Pos) /*!< 0x00000100 */ 9140 #define PWR_PDCRB_PB8 PWR_PDCRB_PB8_Msk /*!< Port PB8 Pull-Down set */ 9141 #define PWR_PDCRB_PB7_Pos (7U) 9142 #define PWR_PDCRB_PB7_Msk (0x1UL << PWR_PDCRB_PB7_Pos) /*!< 0x00000080 */ 9143 #define PWR_PDCRB_PB7 PWR_PDCRB_PB7_Msk /*!< Port PB7 Pull-Down set */ 9144 #define PWR_PDCRB_PB6_Pos (6U) 9145 #define PWR_PDCRB_PB6_Msk (0x1UL << PWR_PDCRB_PB6_Pos) /*!< 0x00000040 */ 9146 #define PWR_PDCRB_PB6 PWR_PDCRB_PB6_Msk /*!< Port PB6 Pull-Down set */ 9147 #define PWR_PDCRB_PB5_Pos (5U) 9148 #define PWR_PDCRB_PB5_Msk (0x1UL << PWR_PDCRB_PB5_Pos) /*!< 0x00000020 */ 9149 #define PWR_PDCRB_PB5 PWR_PDCRB_PB5_Msk /*!< Port PB5 Pull-Down set */ 9150 #define PWR_PDCRB_PB3_Pos (3U) 9151 #define PWR_PDCRB_PB3_Msk (0x1UL << PWR_PDCRB_PB3_Pos) /*!< 0x00000008 */ 9152 #define PWR_PDCRB_PB3 PWR_PDCRB_PB3_Msk /*!< Port PB3 Pull-Down set */ 9153 #define PWR_PDCRB_PB2_Pos (2U) 9154 #define PWR_PDCRB_PB2_Msk (0x1UL << PWR_PDCRB_PB2_Pos) /*!< 0x00000004 */ 9155 #define PWR_PDCRB_PB2 PWR_PDCRB_PB2_Msk /*!< Port PB2 Pull-Down set */ 9156 #define PWR_PDCRB_PB1_Pos (1U) 9157 #define PWR_PDCRB_PB1_Msk (0x1UL << PWR_PDCRB_PB1_Pos) /*!< 0x00000002 */ 9158 #define PWR_PDCRB_PB1 PWR_PDCRB_PB1_Msk /*!< Port PB1 Pull-Down set */ 9159 #define PWR_PDCRB_PB0_Pos (0U) 9160 #define PWR_PDCRB_PB0_Msk (0x1UL << PWR_PDCRB_PB0_Pos) /*!< 0x00000001 */ 9161 #define PWR_PDCRB_PB0 PWR_PDCRB_PB0_Msk /*!< Port PB0 Pull-Down set */ 9162 9163 /******************** Bit definition for PWR_PUCRC register ********************/ 9164 #define PWR_PUCRC_PC15_Pos (15U) 9165 #define PWR_PUCRC_PC15_Msk (0x1UL << PWR_PUCRC_PC15_Pos) /*!< 0x00008000 */ 9166 #define PWR_PUCRC_PC15 PWR_PUCRC_PC15_Msk /*!< Port PC15 Pull-Up set */ 9167 #define PWR_PUCRC_PC14_Pos (14U) 9168 #define PWR_PUCRC_PC14_Msk (0x1UL << PWR_PUCRC_PC14_Pos) /*!< 0x00004000 */ 9169 #define PWR_PUCRC_PC14 PWR_PUCRC_PC14_Msk /*!< Port PC14 Pull-Up set */ 9170 #define PWR_PUCRC_PC13_Pos (13U) 9171 #define PWR_PUCRC_PC13_Msk (0x1UL << PWR_PUCRC_PC13_Pos) /*!< 0x00002000 */ 9172 #define PWR_PUCRC_PC13 PWR_PUCRC_PC13_Msk /*!< Port PC13 Pull-Up set */ 9173 #define PWR_PUCRC_PC12_Pos (12U) 9174 #define PWR_PUCRC_PC12_Msk (0x1UL << PWR_PUCRC_PC12_Pos) /*!< 0x00001000 */ 9175 #define PWR_PUCRC_PC12 PWR_PUCRC_PC12_Msk /*!< Port PC12 Pull-Up set */ 9176 #define PWR_PUCRC_PC11_Pos (11U) 9177 #define PWR_PUCRC_PC11_Msk (0x1UL << PWR_PUCRC_PC11_Pos) /*!< 0x00000800 */ 9178 #define PWR_PUCRC_PC11 PWR_PUCRC_PC11_Msk /*!< Port PC11 Pull-Up set */ 9179 #define PWR_PUCRC_PC10_Pos (10U) 9180 #define PWR_PUCRC_PC10_Msk (0x1UL << PWR_PUCRC_PC10_Pos) /*!< 0x00000400 */ 9181 #define PWR_PUCRC_PC10 PWR_PUCRC_PC10_Msk /*!< Port PC10 Pull-Up set */ 9182 #define PWR_PUCRC_PC9_Pos (9U) 9183 #define PWR_PUCRC_PC9_Msk (0x1UL << PWR_PUCRC_PC9_Pos) /*!< 0x00000200 */ 9184 #define PWR_PUCRC_PC9 PWR_PUCRC_PC9_Msk /*!< Port PC9 Pull-Up set */ 9185 #define PWR_PUCRC_PC8_Pos (8U) 9186 #define PWR_PUCRC_PC8_Msk (0x1UL << PWR_PUCRC_PC8_Pos) /*!< 0x00000100 */ 9187 #define PWR_PUCRC_PC8 PWR_PUCRC_PC8_Msk /*!< Port PC8 Pull-Up set */ 9188 #define PWR_PUCRC_PC7_Pos (7U) 9189 #define PWR_PUCRC_PC7_Msk (0x1UL << PWR_PUCRC_PC7_Pos) /*!< 0x00000080 */ 9190 #define PWR_PUCRC_PC7 PWR_PUCRC_PC7_Msk /*!< Port PC7 Pull-Up set */ 9191 #define PWR_PUCRC_PC6_Pos (6U) 9192 #define PWR_PUCRC_PC6_Msk (0x1UL << PWR_PUCRC_PC6_Pos) /*!< 0x00000040 */ 9193 #define PWR_PUCRC_PC6 PWR_PUCRC_PC6_Msk /*!< Port PC6 Pull-Up set */ 9194 #define PWR_PUCRC_PC5_Pos (5U) 9195 #define PWR_PUCRC_PC5_Msk (0x1UL << PWR_PUCRC_PC5_Pos) /*!< 0x00000020 */ 9196 #define PWR_PUCRC_PC5 PWR_PUCRC_PC5_Msk /*!< Port PC5 Pull-Up set */ 9197 #define PWR_PUCRC_PC4_Pos (4U) 9198 #define PWR_PUCRC_PC4_Msk (0x1UL << PWR_PUCRC_PC4_Pos) /*!< 0x00000010 */ 9199 #define PWR_PUCRC_PC4 PWR_PUCRC_PC4_Msk /*!< Port PC4 Pull-Up set */ 9200 #define PWR_PUCRC_PC3_Pos (3U) 9201 #define PWR_PUCRC_PC3_Msk (0x1UL << PWR_PUCRC_PC3_Pos) /*!< 0x00000008 */ 9202 #define PWR_PUCRC_PC3 PWR_PUCRC_PC3_Msk /*!< Port PC3 Pull-Up set */ 9203 #define PWR_PUCRC_PC2_Pos (2U) 9204 #define PWR_PUCRC_PC2_Msk (0x1UL << PWR_PUCRC_PC2_Pos) /*!< 0x00000004 */ 9205 #define PWR_PUCRC_PC2 PWR_PUCRC_PC2_Msk /*!< Port PC2 Pull-Up set */ 9206 #define PWR_PUCRC_PC1_Pos (1U) 9207 #define PWR_PUCRC_PC1_Msk (0x1UL << PWR_PUCRC_PC1_Pos) /*!< 0x00000002 */ 9208 #define PWR_PUCRC_PC1 PWR_PUCRC_PC1_Msk /*!< Port PC1 Pull-Up set */ 9209 #define PWR_PUCRC_PC0_Pos (0U) 9210 #define PWR_PUCRC_PC0_Msk (0x1UL << PWR_PUCRC_PC0_Pos) /*!< 0x00000001 */ 9211 #define PWR_PUCRC_PC0 PWR_PUCRC_PC0_Msk /*!< Port PC0 Pull-Up set */ 9212 9213 /******************** Bit definition for PWR_PDCRC register ********************/ 9214 #define PWR_PDCRC_PC15_Pos (15U) 9215 #define PWR_PDCRC_PC15_Msk (0x1UL << PWR_PDCRC_PC15_Pos) /*!< 0x00008000 */ 9216 #define PWR_PDCRC_PC15 PWR_PDCRC_PC15_Msk /*!< Port PC15 Pull-Down set */ 9217 #define PWR_PDCRC_PC14_Pos (14U) 9218 #define PWR_PDCRC_PC14_Msk (0x1UL << PWR_PDCRC_PC14_Pos) /*!< 0x00004000 */ 9219 #define PWR_PDCRC_PC14 PWR_PDCRC_PC14_Msk /*!< Port PC14 Pull-Down set */ 9220 #define PWR_PDCRC_PC13_Pos (13U) 9221 #define PWR_PDCRC_PC13_Msk (0x1UL << PWR_PDCRC_PC13_Pos) /*!< 0x00002000 */ 9222 #define PWR_PDCRC_PC13 PWR_PDCRC_PC13_Msk /*!< Port PC13 Pull-Down set */ 9223 #define PWR_PDCRC_PC12_Pos (12U) 9224 #define PWR_PDCRC_PC12_Msk (0x1UL << PWR_PDCRC_PC12_Pos) /*!< 0x00001000 */ 9225 #define PWR_PDCRC_PC12 PWR_PDCRC_PC12_Msk /*!< Port PC12 Pull-Down set */ 9226 #define PWR_PDCRC_PC11_Pos (11U) 9227 #define PWR_PDCRC_PC11_Msk (0x1UL << PWR_PDCRC_PC11_Pos) /*!< 0x00000800 */ 9228 #define PWR_PDCRC_PC11 PWR_PDCRC_PC11_Msk /*!< Port PC11 Pull-Down set */ 9229 #define PWR_PDCRC_PC10_Pos (10U) 9230 #define PWR_PDCRC_PC10_Msk (0x1UL << PWR_PDCRC_PC10_Pos) /*!< 0x00000400 */ 9231 #define PWR_PDCRC_PC10 PWR_PDCRC_PC10_Msk /*!< Port PC10 Pull-Down set */ 9232 #define PWR_PDCRC_PC9_Pos (9U) 9233 #define PWR_PDCRC_PC9_Msk (0x1UL << PWR_PDCRC_PC9_Pos) /*!< 0x00000200 */ 9234 #define PWR_PDCRC_PC9 PWR_PDCRC_PC9_Msk /*!< Port PC9 Pull-Down set */ 9235 #define PWR_PDCRC_PC8_Pos (8U) 9236 #define PWR_PDCRC_PC8_Msk (0x1UL << PWR_PDCRC_PC8_Pos) /*!< 0x00000100 */ 9237 #define PWR_PDCRC_PC8 PWR_PDCRC_PC8_Msk /*!< Port PC8 Pull-Down set */ 9238 #define PWR_PDCRC_PC7_Pos (7U) 9239 #define PWR_PDCRC_PC7_Msk (0x1UL << PWR_PDCRC_PC7_Pos) /*!< 0x00000080 */ 9240 #define PWR_PDCRC_PC7 PWR_PDCRC_PC7_Msk /*!< Port PC7 Pull-Down set */ 9241 #define PWR_PDCRC_PC6_Pos (6U) 9242 #define PWR_PDCRC_PC6_Msk (0x1UL << PWR_PDCRC_PC6_Pos) /*!< 0x00000040 */ 9243 #define PWR_PDCRC_PC6 PWR_PDCRC_PC6_Msk /*!< Port PC6 Pull-Down set */ 9244 #define PWR_PDCRC_PC5_Pos (5U) 9245 #define PWR_PDCRC_PC5_Msk (0x1UL << PWR_PDCRC_PC5_Pos) /*!< 0x00000020 */ 9246 #define PWR_PDCRC_PC5 PWR_PDCRC_PC5_Msk /*!< Port PC5 Pull-Down set */ 9247 #define PWR_PDCRC_PC4_Pos (4U) 9248 #define PWR_PDCRC_PC4_Msk (0x1UL << PWR_PDCRC_PC4_Pos) /*!< 0x00000010 */ 9249 #define PWR_PDCRC_PC4 PWR_PDCRC_PC4_Msk /*!< Port PC4 Pull-Down set */ 9250 #define PWR_PDCRC_PC3_Pos (3U) 9251 #define PWR_PDCRC_PC3_Msk (0x1UL << PWR_PDCRC_PC3_Pos) /*!< 0x00000008 */ 9252 #define PWR_PDCRC_PC3 PWR_PDCRC_PC3_Msk /*!< Port PC3 Pull-Down set */ 9253 #define PWR_PDCRC_PC2_Pos (2U) 9254 #define PWR_PDCRC_PC2_Msk (0x1UL << PWR_PDCRC_PC2_Pos) /*!< 0x00000004 */ 9255 #define PWR_PDCRC_PC2 PWR_PDCRC_PC2_Msk /*!< Port PC2 Pull-Down set */ 9256 #define PWR_PDCRC_PC1_Pos (1U) 9257 #define PWR_PDCRC_PC1_Msk (0x1UL << PWR_PDCRC_PC1_Pos) /*!< 0x00000002 */ 9258 #define PWR_PDCRC_PC1 PWR_PDCRC_PC1_Msk /*!< Port PC1 Pull-Down set */ 9259 #define PWR_PDCRC_PC0_Pos (0U) 9260 #define PWR_PDCRC_PC0_Msk (0x1UL << PWR_PDCRC_PC0_Pos) /*!< 0x00000001 */ 9261 #define PWR_PDCRC_PC0 PWR_PDCRC_PC0_Msk /*!< Port PC0 Pull-Down set */ 9262 9263 /******************** Bit definition for PWR_PUCRD register ********************/ 9264 #define PWR_PUCRD_PD15_Pos (15U) 9265 #define PWR_PUCRD_PD15_Msk (0x1UL << PWR_PUCRD_PD15_Pos) /*!< 0x00008000 */ 9266 #define PWR_PUCRD_PD15 PWR_PUCRD_PD15_Msk /*!< Port PD15 Pull-Up set */ 9267 #define PWR_PUCRD_PD14_Pos (14U) 9268 #define PWR_PUCRD_PD14_Msk (0x1UL << PWR_PUCRD_PD14_Pos) /*!< 0x00004000 */ 9269 #define PWR_PUCRD_PD14 PWR_PUCRD_PD14_Msk /*!< Port PD14 Pull-Up set */ 9270 #define PWR_PUCRD_PD13_Pos (13U) 9271 #define PWR_PUCRD_PD13_Msk (0x1UL << PWR_PUCRD_PD13_Pos) /*!< 0x00002000 */ 9272 #define PWR_PUCRD_PD13 PWR_PUCRD_PD13_Msk /*!< Port PD13 Pull-Up set */ 9273 #define PWR_PUCRD_PD12_Pos (12U) 9274 #define PWR_PUCRD_PD12_Msk (0x1UL << PWR_PUCRD_PD12_Pos) /*!< 0x00001000 */ 9275 #define PWR_PUCRD_PD12 PWR_PUCRD_PD12_Msk /*!< Port PD12 Pull-Up set */ 9276 #define PWR_PUCRD_PD11_Pos (11U) 9277 #define PWR_PUCRD_PD11_Msk (0x1UL << PWR_PUCRD_PD11_Pos) /*!< 0x00000800 */ 9278 #define PWR_PUCRD_PD11 PWR_PUCRD_PD11_Msk /*!< Port PD11 Pull-Up set */ 9279 #define PWR_PUCRD_PD10_Pos (10U) 9280 #define PWR_PUCRD_PD10_Msk (0x1UL << PWR_PUCRD_PD10_Pos) /*!< 0x00000400 */ 9281 #define PWR_PUCRD_PD10 PWR_PUCRD_PD10_Msk /*!< Port PD10 Pull-Up set */ 9282 #define PWR_PUCRD_PD9_Pos (9U) 9283 #define PWR_PUCRD_PD9_Msk (0x1UL << PWR_PUCRD_PD9_Pos) /*!< 0x00000200 */ 9284 #define PWR_PUCRD_PD9 PWR_PUCRD_PD9_Msk /*!< Port PD9 Pull-Up set */ 9285 #define PWR_PUCRD_PD8_Pos (8U) 9286 #define PWR_PUCRD_PD8_Msk (0x1UL << PWR_PUCRD_PD8_Pos) /*!< 0x00000100 */ 9287 #define PWR_PUCRD_PD8 PWR_PUCRD_PD8_Msk /*!< Port PD8 Pull-Up set */ 9288 #define PWR_PUCRD_PD7_Pos (7U) 9289 #define PWR_PUCRD_PD7_Msk (0x1UL << PWR_PUCRD_PD7_Pos) /*!< 0x00000080 */ 9290 #define PWR_PUCRD_PD7 PWR_PUCRD_PD7_Msk /*!< Port PD7 Pull-Up set */ 9291 #define PWR_PUCRD_PD6_Pos (6U) 9292 #define PWR_PUCRD_PD6_Msk (0x1UL << PWR_PUCRD_PD6_Pos) /*!< 0x00000040 */ 9293 #define PWR_PUCRD_PD6 PWR_PUCRD_PD6_Msk /*!< Port PD6 Pull-Up set */ 9294 #define PWR_PUCRD_PD5_Pos (5U) 9295 #define PWR_PUCRD_PD5_Msk (0x1UL << PWR_PUCRD_PD5_Pos) /*!< 0x00000020 */ 9296 #define PWR_PUCRD_PD5 PWR_PUCRD_PD5_Msk /*!< Port PD5 Pull-Up set */ 9297 #define PWR_PUCRD_PD4_Pos (4U) 9298 #define PWR_PUCRD_PD4_Msk (0x1UL << PWR_PUCRD_PD4_Pos) /*!< 0x00000010 */ 9299 #define PWR_PUCRD_PD4 PWR_PUCRD_PD4_Msk /*!< Port PD4 Pull-Up set */ 9300 #define PWR_PUCRD_PD3_Pos (3U) 9301 #define PWR_PUCRD_PD3_Msk (0x1UL << PWR_PUCRD_PD3_Pos) /*!< 0x00000008 */ 9302 #define PWR_PUCRD_PD3 PWR_PUCRD_PD3_Msk /*!< Port PD3 Pull-Up set */ 9303 #define PWR_PUCRD_PD2_Pos (2U) 9304 #define PWR_PUCRD_PD2_Msk (0x1UL << PWR_PUCRD_PD2_Pos) /*!< 0x00000004 */ 9305 #define PWR_PUCRD_PD2 PWR_PUCRD_PD2_Msk /*!< Port PD2 Pull-Up set */ 9306 #define PWR_PUCRD_PD1_Pos (1U) 9307 #define PWR_PUCRD_PD1_Msk (0x1UL << PWR_PUCRD_PD1_Pos) /*!< 0x00000002 */ 9308 #define PWR_PUCRD_PD1 PWR_PUCRD_PD1_Msk /*!< Port PD1 Pull-Up set */ 9309 #define PWR_PUCRD_PD0_Pos (0U) 9310 #define PWR_PUCRD_PD0_Msk (0x1UL << PWR_PUCRD_PD0_Pos) /*!< 0x00000001 */ 9311 #define PWR_PUCRD_PD0 PWR_PUCRD_PD0_Msk /*!< Port PD0 Pull-Up set */ 9312 9313 /******************** Bit definition for PWR_PDCRD register ********************/ 9314 #define PWR_PDCRD_PD15_Pos (15U) 9315 #define PWR_PDCRD_PD15_Msk (0x1UL << PWR_PDCRD_PD15_Pos) /*!< 0x00008000 */ 9316 #define PWR_PDCRD_PD15 PWR_PDCRD_PD15_Msk /*!< Port PD15 Pull-Down set */ 9317 #define PWR_PDCRD_PD14_Pos (14U) 9318 #define PWR_PDCRD_PD14_Msk (0x1UL << PWR_PDCRD_PD14_Pos) /*!< 0x00004000 */ 9319 #define PWR_PDCRD_PD14 PWR_PDCRD_PD14_Msk /*!< Port PD14 Pull-Down set */ 9320 #define PWR_PDCRD_PD13_Pos (13U) 9321 #define PWR_PDCRD_PD13_Msk (0x1UL << PWR_PDCRD_PD13_Pos) /*!< 0x00002000 */ 9322 #define PWR_PDCRD_PD13 PWR_PDCRD_PD13_Msk /*!< Port PD13 Pull-Down set */ 9323 #define PWR_PDCRD_PD12_Pos (12U) 9324 #define PWR_PDCRD_PD12_Msk (0x1UL << PWR_PDCRD_PD12_Pos) /*!< 0x00001000 */ 9325 #define PWR_PDCRD_PD12 PWR_PDCRD_PD12_Msk /*!< Port PD12 Pull-Down set */ 9326 #define PWR_PDCRD_PD11_Pos (11U) 9327 #define PWR_PDCRD_PD11_Msk (0x1UL << PWR_PDCRD_PD11_Pos) /*!< 0x00000800 */ 9328 #define PWR_PDCRD_PD11 PWR_PDCRD_PD11_Msk /*!< Port PD11 Pull-Down set */ 9329 #define PWR_PDCRD_PD10_Pos (10U) 9330 #define PWR_PDCRD_PD10_Msk (0x1UL << PWR_PDCRD_PD10_Pos) /*!< 0x00000400 */ 9331 #define PWR_PDCRD_PD10 PWR_PDCRD_PD10_Msk /*!< Port PD10 Pull-Down set */ 9332 #define PWR_PDCRD_PD9_Pos (9U) 9333 #define PWR_PDCRD_PD9_Msk (0x1UL << PWR_PDCRD_PD9_Pos) /*!< 0x00000200 */ 9334 #define PWR_PDCRD_PD9 PWR_PDCRD_PD9_Msk /*!< Port PD9 Pull-Down set */ 9335 #define PWR_PDCRD_PD8_Pos (8U) 9336 #define PWR_PDCRD_PD8_Msk (0x1UL << PWR_PDCRD_PD8_Pos) /*!< 0x00000100 */ 9337 #define PWR_PDCRD_PD8 PWR_PDCRD_PD8_Msk /*!< Port PD8 Pull-Down set */ 9338 #define PWR_PDCRD_PD7_Pos (7U) 9339 #define PWR_PDCRD_PD7_Msk (0x1UL << PWR_PDCRD_PD7_Pos) /*!< 0x00000080 */ 9340 #define PWR_PDCRD_PD7 PWR_PDCRD_PD7_Msk /*!< Port PD7 Pull-Down set */ 9341 #define PWR_PDCRD_PD6_Pos (6U) 9342 #define PWR_PDCRD_PD6_Msk (0x1UL << PWR_PDCRD_PD6_Pos) /*!< 0x00000040 */ 9343 #define PWR_PDCRD_PD6 PWR_PDCRD_PD6_Msk /*!< Port PD6 Pull-Down set */ 9344 #define PWR_PDCRD_PD5_Pos (5U) 9345 #define PWR_PDCRD_PD5_Msk (0x1UL << PWR_PDCRD_PD5_Pos) /*!< 0x00000020 */ 9346 #define PWR_PDCRD_PD5 PWR_PDCRD_PD5_Msk /*!< Port PD5 Pull-Down set */ 9347 #define PWR_PDCRD_PD4_Pos (4U) 9348 #define PWR_PDCRD_PD4_Msk (0x1UL << PWR_PDCRD_PD4_Pos) /*!< 0x00000010 */ 9349 #define PWR_PDCRD_PD4 PWR_PDCRD_PD4_Msk /*!< Port PD4 Pull-Down set */ 9350 #define PWR_PDCRD_PD3_Pos (3U) 9351 #define PWR_PDCRD_PD3_Msk (0x1UL << PWR_PDCRD_PD3_Pos) /*!< 0x00000008 */ 9352 #define PWR_PDCRD_PD3 PWR_PDCRD_PD3_Msk /*!< Port PD3 Pull-Down set */ 9353 #define PWR_PDCRD_PD2_Pos (2U) 9354 #define PWR_PDCRD_PD2_Msk (0x1UL << PWR_PDCRD_PD2_Pos) /*!< 0x00000004 */ 9355 #define PWR_PDCRD_PD2 PWR_PDCRD_PD2_Msk /*!< Port PD2 Pull-Down set */ 9356 #define PWR_PDCRD_PD1_Pos (1U) 9357 #define PWR_PDCRD_PD1_Msk (0x1UL << PWR_PDCRD_PD1_Pos) /*!< 0x00000002 */ 9358 #define PWR_PDCRD_PD1 PWR_PDCRD_PD1_Msk /*!< Port PD1 Pull-Down set */ 9359 #define PWR_PDCRD_PD0_Pos (0U) 9360 #define PWR_PDCRD_PD0_Msk (0x1UL << PWR_PDCRD_PD0_Pos) /*!< 0x00000001 */ 9361 #define PWR_PDCRD_PD0 PWR_PDCRD_PD0_Msk /*!< Port PD0 Pull-Down set */ 9362 9363 /******************** Bit definition for PWR_PUCRE register ********************/ 9364 #define PWR_PUCRE_PE15_Pos (15U) 9365 #define PWR_PUCRE_PE15_Msk (0x1UL << PWR_PUCRE_PE15_Pos) /*!< 0x00008000 */ 9366 #define PWR_PUCRE_PE15 PWR_PUCRE_PE15_Msk /*!< Port PE15 Pull-Up set */ 9367 #define PWR_PUCRE_PE14_Pos (14U) 9368 #define PWR_PUCRE_PE14_Msk (0x1UL << PWR_PUCRE_PE14_Pos) /*!< 0x00004000 */ 9369 #define PWR_PUCRE_PE14 PWR_PUCRE_PE14_Msk /*!< Port PE14 Pull-Up set */ 9370 #define PWR_PUCRE_PE13_Pos (13U) 9371 #define PWR_PUCRE_PE13_Msk (0x1UL << PWR_PUCRE_PE13_Pos) /*!< 0x00002000 */ 9372 #define PWR_PUCRE_PE13 PWR_PUCRE_PE13_Msk /*!< Port PE13 Pull-Up set */ 9373 #define PWR_PUCRE_PE12_Pos (12U) 9374 #define PWR_PUCRE_PE12_Msk (0x1UL << PWR_PUCRE_PE12_Pos) /*!< 0x00001000 */ 9375 #define PWR_PUCRE_PE12 PWR_PUCRE_PE12_Msk /*!< Port PE12 Pull-Up set */ 9376 #define PWR_PUCRE_PE11_Pos (11U) 9377 #define PWR_PUCRE_PE11_Msk (0x1UL << PWR_PUCRE_PE11_Pos) /*!< 0x00000800 */ 9378 #define PWR_PUCRE_PE11 PWR_PUCRE_PE11_Msk /*!< Port PE11 Pull-Up set */ 9379 #define PWR_PUCRE_PE10_Pos (10U) 9380 #define PWR_PUCRE_PE10_Msk (0x1UL << PWR_PUCRE_PE10_Pos) /*!< 0x00000400 */ 9381 #define PWR_PUCRE_PE10 PWR_PUCRE_PE10_Msk /*!< Port PE10 Pull-Up set */ 9382 #define PWR_PUCRE_PE9_Pos (9U) 9383 #define PWR_PUCRE_PE9_Msk (0x1UL << PWR_PUCRE_PE9_Pos) /*!< 0x00000200 */ 9384 #define PWR_PUCRE_PE9 PWR_PUCRE_PE9_Msk /*!< Port PE9 Pull-Up set */ 9385 #define PWR_PUCRE_PE8_Pos (8U) 9386 #define PWR_PUCRE_PE8_Msk (0x1UL << PWR_PUCRE_PE8_Pos) /*!< 0x00000100 */ 9387 #define PWR_PUCRE_PE8 PWR_PUCRE_PE8_Msk /*!< Port PE8 Pull-Up set */ 9388 #define PWR_PUCRE_PE7_Pos (7U) 9389 #define PWR_PUCRE_PE7_Msk (0x1UL << PWR_PUCRE_PE7_Pos) /*!< 0x00000080 */ 9390 #define PWR_PUCRE_PE7 PWR_PUCRE_PE7_Msk /*!< Port PE7 Pull-Up set */ 9391 #define PWR_PUCRE_PE6_Pos (6U) 9392 #define PWR_PUCRE_PE6_Msk (0x1UL << PWR_PUCRE_PE6_Pos) /*!< 0x00000040 */ 9393 #define PWR_PUCRE_PE6 PWR_PUCRE_PE6_Msk /*!< Port PE6 Pull-Up set */ 9394 #define PWR_PUCRE_PE5_Pos (5U) 9395 #define PWR_PUCRE_PE5_Msk (0x1UL << PWR_PUCRE_PE5_Pos) /*!< 0x00000020 */ 9396 #define PWR_PUCRE_PE5 PWR_PUCRE_PE5_Msk /*!< Port PE5 Pull-Up set */ 9397 #define PWR_PUCRE_PE4_Pos (4U) 9398 #define PWR_PUCRE_PE4_Msk (0x1UL << PWR_PUCRE_PE4_Pos) /*!< 0x00000010 */ 9399 #define PWR_PUCRE_PE4 PWR_PUCRE_PE4_Msk /*!< Port PE4 Pull-Up set */ 9400 #define PWR_PUCRE_PE3_Pos (3U) 9401 #define PWR_PUCRE_PE3_Msk (0x1UL << PWR_PUCRE_PE3_Pos) /*!< 0x00000008 */ 9402 #define PWR_PUCRE_PE3 PWR_PUCRE_PE3_Msk /*!< Port PE3 Pull-Up set */ 9403 #define PWR_PUCRE_PE2_Pos (2U) 9404 #define PWR_PUCRE_PE2_Msk (0x1UL << PWR_PUCRE_PE2_Pos) /*!< 0x00000004 */ 9405 #define PWR_PUCRE_PE2 PWR_PUCRE_PE2_Msk /*!< Port PE2 Pull-Up set */ 9406 #define PWR_PUCRE_PE1_Pos (1U) 9407 #define PWR_PUCRE_PE1_Msk (0x1UL << PWR_PUCRE_PE1_Pos) /*!< 0x00000002 */ 9408 #define PWR_PUCRE_PE1 PWR_PUCRE_PE1_Msk /*!< Port PE1 Pull-Up set */ 9409 #define PWR_PUCRE_PE0_Pos (0U) 9410 #define PWR_PUCRE_PE0_Msk (0x1UL << PWR_PUCRE_PE0_Pos) /*!< 0x00000001 */ 9411 #define PWR_PUCRE_PE0 PWR_PUCRE_PE0_Msk /*!< Port PE0 Pull-Up set */ 9412 9413 /******************** Bit definition for PWR_PDCRE register ********************/ 9414 #define PWR_PDCRE_PE15_Pos (15U) 9415 #define PWR_PDCRE_PE15_Msk (0x1UL << PWR_PDCRE_PE15_Pos) /*!< 0x00008000 */ 9416 #define PWR_PDCRE_PE15 PWR_PDCRE_PE15_Msk /*!< Port PE15 Pull-Down set */ 9417 #define PWR_PDCRE_PE14_Pos (14U) 9418 #define PWR_PDCRE_PE14_Msk (0x1UL << PWR_PDCRE_PE14_Pos) /*!< 0x00004000 */ 9419 #define PWR_PDCRE_PE14 PWR_PDCRE_PE14_Msk /*!< Port PE14 Pull-Down set */ 9420 #define PWR_PDCRE_PE13_Pos (13U) 9421 #define PWR_PDCRE_PE13_Msk (0x1UL << PWR_PDCRE_PE13_Pos) /*!< 0x00002000 */ 9422 #define PWR_PDCRE_PE13 PWR_PDCRE_PE13_Msk /*!< Port PE13 Pull-Down set */ 9423 #define PWR_PDCRE_PE12_Pos (12U) 9424 #define PWR_PDCRE_PE12_Msk (0x1UL << PWR_PDCRE_PE12_Pos) /*!< 0x00001000 */ 9425 #define PWR_PDCRE_PE12 PWR_PDCRE_PE12_Msk /*!< Port PE12 Pull-Down set */ 9426 #define PWR_PDCRE_PE11_Pos (11U) 9427 #define PWR_PDCRE_PE11_Msk (0x1UL << PWR_PDCRE_PE11_Pos) /*!< 0x00000800 */ 9428 #define PWR_PDCRE_PE11 PWR_PDCRE_PE11_Msk /*!< Port PE11 Pull-Down set */ 9429 #define PWR_PDCRE_PE10_Pos (10U) 9430 #define PWR_PDCRE_PE10_Msk (0x1UL << PWR_PDCRE_PE10_Pos) /*!< 0x00000400 */ 9431 #define PWR_PDCRE_PE10 PWR_PDCRE_PE10_Msk /*!< Port PE10 Pull-Down set */ 9432 #define PWR_PDCRE_PE9_Pos (9U) 9433 #define PWR_PDCRE_PE9_Msk (0x1UL << PWR_PDCRE_PE9_Pos) /*!< 0x00000200 */ 9434 #define PWR_PDCRE_PE9 PWR_PDCRE_PE9_Msk /*!< Port PE9 Pull-Down set */ 9435 #define PWR_PDCRE_PE8_Pos (8U) 9436 #define PWR_PDCRE_PE8_Msk (0x1UL << PWR_PDCRE_PE8_Pos) /*!< 0x00000100 */ 9437 #define PWR_PDCRE_PE8 PWR_PDCRE_PE8_Msk /*!< Port PE8 Pull-Down set */ 9438 #define PWR_PDCRE_PE7_Pos (7U) 9439 #define PWR_PDCRE_PE7_Msk (0x1UL << PWR_PDCRE_PE7_Pos) /*!< 0x00000080 */ 9440 #define PWR_PDCRE_PE7 PWR_PDCRE_PE7_Msk /*!< Port PE7 Pull-Down set */ 9441 #define PWR_PDCRE_PE6_Pos (6U) 9442 #define PWR_PDCRE_PE6_Msk (0x1UL << PWR_PDCRE_PE6_Pos) /*!< 0x00000040 */ 9443 #define PWR_PDCRE_PE6 PWR_PDCRE_PE6_Msk /*!< Port PE6 Pull-Down set */ 9444 #define PWR_PDCRE_PE5_Pos (5U) 9445 #define PWR_PDCRE_PE5_Msk (0x1UL << PWR_PDCRE_PE5_Pos) /*!< 0x00000020 */ 9446 #define PWR_PDCRE_PE5 PWR_PDCRE_PE5_Msk /*!< Port PE5 Pull-Down set */ 9447 #define PWR_PDCRE_PE4_Pos (4U) 9448 #define PWR_PDCRE_PE4_Msk (0x1UL << PWR_PDCRE_PE4_Pos) /*!< 0x00000010 */ 9449 #define PWR_PDCRE_PE4 PWR_PDCRE_PE4_Msk /*!< Port PE4 Pull-Down set */ 9450 #define PWR_PDCRE_PE3_Pos (3U) 9451 #define PWR_PDCRE_PE3_Msk (0x1UL << PWR_PDCRE_PE3_Pos) /*!< 0x00000008 */ 9452 #define PWR_PDCRE_PE3 PWR_PDCRE_PE3_Msk /*!< Port PE3 Pull-Down set */ 9453 #define PWR_PDCRE_PE2_Pos (2U) 9454 #define PWR_PDCRE_PE2_Msk (0x1UL << PWR_PDCRE_PE2_Pos) /*!< 0x00000004 */ 9455 #define PWR_PDCRE_PE2 PWR_PDCRE_PE2_Msk /*!< Port PE2 Pull-Down set */ 9456 #define PWR_PDCRE_PE1_Pos (1U) 9457 #define PWR_PDCRE_PE1_Msk (0x1UL << PWR_PDCRE_PE1_Pos) /*!< 0x00000002 */ 9458 #define PWR_PDCRE_PE1 PWR_PDCRE_PE1_Msk /*!< Port PE1 Pull-Down set */ 9459 #define PWR_PDCRE_PE0_Pos (0U) 9460 #define PWR_PDCRE_PE0_Msk (0x1UL << PWR_PDCRE_PE0_Pos) /*!< 0x00000001 */ 9461 #define PWR_PDCRE_PE0 PWR_PDCRE_PE0_Msk /*!< Port PE0 Pull-Down set */ 9462 9463 9464 /******************** Bit definition for PWR_PUCRH register ********************/ 9465 #define PWR_PUCRH_PH1_Pos (1U) 9466 #define PWR_PUCRH_PH1_Msk (0x1UL << PWR_PUCRH_PH1_Pos) /*!< 0x00000002 */ 9467 #define PWR_PUCRH_PH1 PWR_PUCRH_PH1_Msk /*!< Port PH1 Pull-Up set */ 9468 #define PWR_PUCRH_PH0_Pos (0U) 9469 #define PWR_PUCRH_PH0_Msk (0x1UL << PWR_PUCRH_PH0_Pos) /*!< 0x00000001 */ 9470 #define PWR_PUCRH_PH0 PWR_PUCRH_PH0_Msk /*!< Port PH0 Pull-Up set */ 9471 9472 /******************** Bit definition for PWR_PDCRH register ********************/ 9473 #define PWR_PDCRH_PH1_Pos (1U) 9474 #define PWR_PDCRH_PH1_Msk (0x1UL << PWR_PDCRH_PH1_Pos) /*!< 0x00000002 */ 9475 #define PWR_PDCRH_PH1 PWR_PDCRH_PH1_Msk /*!< Port PH1 Pull-Down set */ 9476 #define PWR_PDCRH_PH0_Pos (0U) 9477 #define PWR_PDCRH_PH0_Msk (0x1UL << PWR_PDCRH_PH0_Pos) /*!< 0x00000001 */ 9478 #define PWR_PDCRH_PH0 PWR_PDCRH_PH0_Msk /*!< Port PH0 Pull-Down set */ 9479 9480 9481 /******************************************************************************/ 9482 /* */ 9483 /* Reset and Clock Control */ 9484 /* */ 9485 /******************************************************************************/ 9486 /* 9487 * @brief Specific device feature definitions (not present on all devices in the STM32L4 series) 9488 */ 9489 #define RCC_PLLSAI1_SUPPORT 9490 #define RCC_PLLP_SUPPORT 9491 #define RCC_HSI48_SUPPORT 9492 #define RCC_PLLP_DIV_2_31_SUPPORT 9493 #define RCC_PLLSAI1P_DIV_2_31_SUPPORT 9494 9495 /******************** Bit definition for RCC_CR register ********************/ 9496 #define RCC_CR_MSION_Pos (0U) 9497 #define RCC_CR_MSION_Msk (0x1UL << RCC_CR_MSION_Pos) /*!< 0x00000001 */ 9498 #define RCC_CR_MSION RCC_CR_MSION_Msk /*!< Internal Multi Speed oscillator (MSI) clock enable */ 9499 #define RCC_CR_MSIRDY_Pos (1U) 9500 #define RCC_CR_MSIRDY_Msk (0x1UL << RCC_CR_MSIRDY_Pos) /*!< 0x00000002 */ 9501 #define RCC_CR_MSIRDY RCC_CR_MSIRDY_Msk /*!< Internal Multi Speed oscillator (MSI) clock ready flag */ 9502 #define RCC_CR_MSIPLLEN_Pos (2U) 9503 #define RCC_CR_MSIPLLEN_Msk (0x1UL << RCC_CR_MSIPLLEN_Pos) /*!< 0x00000004 */ 9504 #define RCC_CR_MSIPLLEN RCC_CR_MSIPLLEN_Msk /*!< Internal Multi Speed oscillator (MSI) PLL enable */ 9505 #define RCC_CR_MSIRGSEL_Pos (3U) 9506 #define RCC_CR_MSIRGSEL_Msk (0x1UL << RCC_CR_MSIRGSEL_Pos) /*!< 0x00000008 */ 9507 #define RCC_CR_MSIRGSEL RCC_CR_MSIRGSEL_Msk /*!< Internal Multi Speed oscillator (MSI) range selection */ 9508 9509 /*!< MSIRANGE configuration : 12 frequency ranges available */ 9510 #define RCC_CR_MSIRANGE_Pos (4U) 9511 #define RCC_CR_MSIRANGE_Msk (0xFUL << RCC_CR_MSIRANGE_Pos) /*!< 0x000000F0 */ 9512 #define RCC_CR_MSIRANGE RCC_CR_MSIRANGE_Msk /*!< Internal Multi Speed oscillator (MSI) clock Range */ 9513 #define RCC_CR_MSIRANGE_0 (0x0UL << RCC_CR_MSIRANGE_Pos) /*!< 0x00000000 */ 9514 #define RCC_CR_MSIRANGE_1 (0x1UL << RCC_CR_MSIRANGE_Pos) /*!< 0x00000010 */ 9515 #define RCC_CR_MSIRANGE_2 (0x2UL << RCC_CR_MSIRANGE_Pos) /*!< 0x00000020 */ 9516 #define RCC_CR_MSIRANGE_3 (0x3UL << RCC_CR_MSIRANGE_Pos) /*!< 0x00000030 */ 9517 #define RCC_CR_MSIRANGE_4 (0x4UL << RCC_CR_MSIRANGE_Pos) /*!< 0x00000040 */ 9518 #define RCC_CR_MSIRANGE_5 (0x5UL << RCC_CR_MSIRANGE_Pos) /*!< 0x00000050 */ 9519 #define RCC_CR_MSIRANGE_6 (0x6UL << RCC_CR_MSIRANGE_Pos) /*!< 0x00000060 */ 9520 #define RCC_CR_MSIRANGE_7 (0x7UL << RCC_CR_MSIRANGE_Pos) /*!< 0x00000070 */ 9521 #define RCC_CR_MSIRANGE_8 (0x8UL << RCC_CR_MSIRANGE_Pos) /*!< 0x00000080 */ 9522 #define RCC_CR_MSIRANGE_9 (0x9UL << RCC_CR_MSIRANGE_Pos) /*!< 0x00000090 */ 9523 #define RCC_CR_MSIRANGE_10 (0xAUL << RCC_CR_MSIRANGE_Pos) /*!< 0x000000A0 */ 9524 #define RCC_CR_MSIRANGE_11 (0xBUL << RCC_CR_MSIRANGE_Pos) /*!< 0x000000B0 */ 9525 9526 #define RCC_CR_HSION_Pos (8U) 9527 #define RCC_CR_HSION_Msk (0x1UL << RCC_CR_HSION_Pos) /*!< 0x00000100 */ 9528 #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed oscillator (HSI16) clock enable */ 9529 #define RCC_CR_HSIKERON_Pos (9U) 9530 #define RCC_CR_HSIKERON_Msk (0x1UL << RCC_CR_HSIKERON_Pos) /*!< 0x00000200 */ 9531 #define RCC_CR_HSIKERON RCC_CR_HSIKERON_Msk /*!< Internal High Speed oscillator (HSI16) clock enable for some IPs Kernel */ 9532 #define RCC_CR_HSIRDY_Pos (10U) 9533 #define RCC_CR_HSIRDY_Msk (0x1UL << RCC_CR_HSIRDY_Pos) /*!< 0x00000400 */ 9534 #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed oscillator (HSI16) clock ready flag */ 9535 #define RCC_CR_HSIASFS_Pos (11U) 9536 #define RCC_CR_HSIASFS_Msk (0x1UL << RCC_CR_HSIASFS_Pos) /*!< 0x00000800 */ 9537 #define RCC_CR_HSIASFS RCC_CR_HSIASFS_Msk /*!< HSI16 Automatic Start from Stop */ 9538 9539 #define RCC_CR_HSEON_Pos (16U) 9540 #define RCC_CR_HSEON_Msk (0x1UL << RCC_CR_HSEON_Pos) /*!< 0x00010000 */ 9541 #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed oscillator (HSE) clock enable */ 9542 #define RCC_CR_HSERDY_Pos (17U) 9543 #define RCC_CR_HSERDY_Msk (0x1UL << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */ 9544 #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed oscillator (HSE) clock ready */ 9545 #define RCC_CR_HSEBYP_Pos (18U) 9546 #define RCC_CR_HSEBYP_Msk (0x1UL << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */ 9547 #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed oscillator (HSE) clock bypass */ 9548 #define RCC_CR_CSSON_Pos (19U) 9549 #define RCC_CR_CSSON_Msk (0x1UL << RCC_CR_CSSON_Pos) /*!< 0x00080000 */ 9550 #define RCC_CR_CSSON RCC_CR_CSSON_Msk /*!< HSE Clock Security System enable */ 9551 9552 #define RCC_CR_PLLON_Pos (24U) 9553 #define RCC_CR_PLLON_Msk (0x1UL << RCC_CR_PLLON_Pos) /*!< 0x01000000 */ 9554 #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< System PLL clock enable */ 9555 #define RCC_CR_PLLRDY_Pos (25U) 9556 #define RCC_CR_PLLRDY_Msk (0x1UL << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */ 9557 #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< System PLL clock ready */ 9558 #define RCC_CR_PLLSAI1ON_Pos (26U) 9559 #define RCC_CR_PLLSAI1ON_Msk (0x1UL << RCC_CR_PLLSAI1ON_Pos) /*!< 0x04000000 */ 9560 #define RCC_CR_PLLSAI1ON RCC_CR_PLLSAI1ON_Msk /*!< SAI1 PLL enable */ 9561 #define RCC_CR_PLLSAI1RDY_Pos (27U) 9562 #define RCC_CR_PLLSAI1RDY_Msk (0x1UL << RCC_CR_PLLSAI1RDY_Pos) /*!< 0x08000000 */ 9563 #define RCC_CR_PLLSAI1RDY RCC_CR_PLLSAI1RDY_Msk /*!< SAI1 PLL ready */ 9564 9565 /******************** Bit definition for RCC_ICSCR register ***************/ 9566 /*!< MSICAL configuration */ 9567 #define RCC_ICSCR_MSICAL_Pos (0U) 9568 #define RCC_ICSCR_MSICAL_Msk (0xFFUL << RCC_ICSCR_MSICAL_Pos) /*!< 0x000000FF */ 9569 #define RCC_ICSCR_MSICAL RCC_ICSCR_MSICAL_Msk /*!< MSICAL[7:0] bits */ 9570 #define RCC_ICSCR_MSICAL_0 (0x01UL << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000001 */ 9571 #define RCC_ICSCR_MSICAL_1 (0x02UL << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000002 */ 9572 #define RCC_ICSCR_MSICAL_2 (0x04UL << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000004 */ 9573 #define RCC_ICSCR_MSICAL_3 (0x08UL << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000008 */ 9574 #define RCC_ICSCR_MSICAL_4 (0x10UL << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000010 */ 9575 #define RCC_ICSCR_MSICAL_5 (0x20UL << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000020 */ 9576 #define RCC_ICSCR_MSICAL_6 (0x40UL << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000040 */ 9577 #define RCC_ICSCR_MSICAL_7 (0x80UL << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000080 */ 9578 9579 /*!< MSITRIM configuration */ 9580 #define RCC_ICSCR_MSITRIM_Pos (8U) 9581 #define RCC_ICSCR_MSITRIM_Msk (0xFFUL << RCC_ICSCR_MSITRIM_Pos) /*!< 0x0000FF00 */ 9582 #define RCC_ICSCR_MSITRIM RCC_ICSCR_MSITRIM_Msk /*!< MSITRIM[7:0] bits */ 9583 #define RCC_ICSCR_MSITRIM_0 (0x01UL << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00000100 */ 9584 #define RCC_ICSCR_MSITRIM_1 (0x02UL << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00000200 */ 9585 #define RCC_ICSCR_MSITRIM_2 (0x04UL << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00000400 */ 9586 #define RCC_ICSCR_MSITRIM_3 (0x08UL << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00000800 */ 9587 #define RCC_ICSCR_MSITRIM_4 (0x10UL << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00001000 */ 9588 #define RCC_ICSCR_MSITRIM_5 (0x20UL << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00002000 */ 9589 #define RCC_ICSCR_MSITRIM_6 (0x40UL << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00004000 */ 9590 #define RCC_ICSCR_MSITRIM_7 (0x80UL << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00008000 */ 9591 9592 /*!< HSICAL configuration */ 9593 #define RCC_ICSCR_HSICAL_Pos (16U) 9594 #define RCC_ICSCR_HSICAL_Msk (0xFFUL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00FF0000 */ 9595 #define RCC_ICSCR_HSICAL RCC_ICSCR_HSICAL_Msk /*!< HSICAL[7:0] bits */ 9596 #define RCC_ICSCR_HSICAL_0 (0x01UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00010000 */ 9597 #define RCC_ICSCR_HSICAL_1 (0x02UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00020000 */ 9598 #define RCC_ICSCR_HSICAL_2 (0x04UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00040000 */ 9599 #define RCC_ICSCR_HSICAL_3 (0x08UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00080000 */ 9600 #define RCC_ICSCR_HSICAL_4 (0x10UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00100000 */ 9601 #define RCC_ICSCR_HSICAL_5 (0x20UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00200000 */ 9602 #define RCC_ICSCR_HSICAL_6 (0x40UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00400000 */ 9603 #define RCC_ICSCR_HSICAL_7 (0x80UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00800000 */ 9604 9605 /*!< HSITRIM configuration */ 9606 #define RCC_ICSCR_HSITRIM_Pos (24U) 9607 #define RCC_ICSCR_HSITRIM_Msk (0x7FUL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x7F000000 */ 9608 #define RCC_ICSCR_HSITRIM RCC_ICSCR_HSITRIM_Msk /*!< HSITRIM[6:0] bits */ 9609 #define RCC_ICSCR_HSITRIM_0 (0x01UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x01000000 */ 9610 #define RCC_ICSCR_HSITRIM_1 (0x02UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x02000000 */ 9611 #define RCC_ICSCR_HSITRIM_2 (0x04UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x04000000 */ 9612 #define RCC_ICSCR_HSITRIM_3 (0x08UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x08000000 */ 9613 #define RCC_ICSCR_HSITRIM_4 (0x10UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x10000000 */ 9614 #define RCC_ICSCR_HSITRIM_5 (0x20UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x20000000 */ 9615 #define RCC_ICSCR_HSITRIM_6 (0x40UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x40000000 */ 9616 9617 /******************** Bit definition for RCC_CFGR register ******************/ 9618 /*!< SW configuration */ 9619 #define RCC_CFGR_SW_Pos (0U) 9620 #define RCC_CFGR_SW_Msk (0x3UL << RCC_CFGR_SW_Pos) /*!< 0x00000003 */ 9621 #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */ 9622 #define RCC_CFGR_SW_0 (0x1UL << RCC_CFGR_SW_Pos) /*!< 0x00000001 */ 9623 #define RCC_CFGR_SW_1 (0x2UL << RCC_CFGR_SW_Pos) /*!< 0x00000002 */ 9624 9625 #define RCC_CFGR_SW_MSI (0x00000000UL) /*!< MSI oscillator selection as system clock */ 9626 #define RCC_CFGR_SW_HSI (0x00000001UL) /*!< HSI16 oscillator selection as system clock */ 9627 #define RCC_CFGR_SW_HSE (0x00000002UL) /*!< HSE oscillator selection as system clock */ 9628 #define RCC_CFGR_SW_PLL (0x00000003UL) /*!< PLL selection as system clock */ 9629 9630 /*!< SWS configuration */ 9631 #define RCC_CFGR_SWS_Pos (2U) 9632 #define RCC_CFGR_SWS_Msk (0x3UL << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */ 9633 #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */ 9634 #define RCC_CFGR_SWS_0 (0x1UL << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */ 9635 #define RCC_CFGR_SWS_1 (0x2UL << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */ 9636 9637 #define RCC_CFGR_SWS_MSI (0x00000000UL) /*!< MSI oscillator used as system clock */ 9638 #define RCC_CFGR_SWS_HSI (0x00000004UL) /*!< HSI16 oscillator used as system clock */ 9639 #define RCC_CFGR_SWS_HSE (0x00000008UL) /*!< HSE oscillator used as system clock */ 9640 #define RCC_CFGR_SWS_PLL (0x0000000CUL) /*!< PLL used as system clock */ 9641 9642 /*!< HPRE configuration */ 9643 #define RCC_CFGR_HPRE_Pos (4U) 9644 #define RCC_CFGR_HPRE_Msk (0xFUL << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */ 9645 #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */ 9646 #define RCC_CFGR_HPRE_0 (0x1UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */ 9647 #define RCC_CFGR_HPRE_1 (0x2UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */ 9648 #define RCC_CFGR_HPRE_2 (0x4UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */ 9649 #define RCC_CFGR_HPRE_3 (0x8UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */ 9650 9651 #define RCC_CFGR_HPRE_DIV1 (0x00000000UL) /*!< SYSCLK not divided */ 9652 #define RCC_CFGR_HPRE_DIV2 (0x00000080UL) /*!< SYSCLK divided by 2 */ 9653 #define RCC_CFGR_HPRE_DIV4 (0x00000090UL) /*!< SYSCLK divided by 4 */ 9654 #define RCC_CFGR_HPRE_DIV8 (0x000000A0UL) /*!< SYSCLK divided by 8 */ 9655 #define RCC_CFGR_HPRE_DIV16 (0x000000B0UL) /*!< SYSCLK divided by 16 */ 9656 #define RCC_CFGR_HPRE_DIV64 (0x000000C0UL) /*!< SYSCLK divided by 64 */ 9657 #define RCC_CFGR_HPRE_DIV128 (0x000000D0UL) /*!< SYSCLK divided by 128 */ 9658 #define RCC_CFGR_HPRE_DIV256 (0x000000E0UL) /*!< SYSCLK divided by 256 */ 9659 #define RCC_CFGR_HPRE_DIV512 (0x000000F0UL) /*!< SYSCLK divided by 512 */ 9660 9661 /*!< PPRE1 configuration */ 9662 #define RCC_CFGR_PPRE1_Pos (8U) 9663 #define RCC_CFGR_PPRE1_Msk (0x7UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000700 */ 9664 #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB2 prescaler) */ 9665 #define RCC_CFGR_PPRE1_0 (0x1UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000100 */ 9666 #define RCC_CFGR_PPRE1_1 (0x2UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000200 */ 9667 #define RCC_CFGR_PPRE1_2 (0x4UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */ 9668 9669 #define RCC_CFGR_PPRE1_DIV1 (0x00000000UL) /*!< HCLK not divided */ 9670 #define RCC_CFGR_PPRE1_DIV2 (0x00000400UL) /*!< HCLK divided by 2 */ 9671 #define RCC_CFGR_PPRE1_DIV4 (0x00000500UL) /*!< HCLK divided by 4 */ 9672 #define RCC_CFGR_PPRE1_DIV8 (0x00000600UL) /*!< HCLK divided by 8 */ 9673 #define RCC_CFGR_PPRE1_DIV16 (0x00000700UL) /*!< HCLK divided by 16 */ 9674 9675 /*!< PPRE2 configuration */ 9676 #define RCC_CFGR_PPRE2_Pos (11U) 9677 #define RCC_CFGR_PPRE2_Msk (0x7UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00003800 */ 9678 #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */ 9679 #define RCC_CFGR_PPRE2_0 (0x1UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00000800 */ 9680 #define RCC_CFGR_PPRE2_1 (0x2UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00001000 */ 9681 #define RCC_CFGR_PPRE2_2 (0x4UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */ 9682 9683 #define RCC_CFGR_PPRE2_DIV1 (0x00000000UL) /*!< HCLK not divided */ 9684 #define RCC_CFGR_PPRE2_DIV2 (0x00002000UL) /*!< HCLK divided by 2 */ 9685 #define RCC_CFGR_PPRE2_DIV4 (0x00002800UL) /*!< HCLK divided by 4 */ 9686 #define RCC_CFGR_PPRE2_DIV8 (0x00003000UL) /*!< HCLK divided by 8 */ 9687 #define RCC_CFGR_PPRE2_DIV16 (0x00003800UL) /*!< HCLK divided by 16 */ 9688 9689 #define RCC_CFGR_STOPWUCK_Pos (15U) 9690 #define RCC_CFGR_STOPWUCK_Msk (0x1UL << RCC_CFGR_STOPWUCK_Pos) /*!< 0x00008000 */ 9691 #define RCC_CFGR_STOPWUCK RCC_CFGR_STOPWUCK_Msk /*!< Wake Up from stop and CSS backup clock selection */ 9692 9693 /*!< MCOSEL configuration */ 9694 #define RCC_CFGR_MCOSEL_Pos (24U) 9695 #define RCC_CFGR_MCOSEL_Msk (0xFUL << RCC_CFGR_MCOSEL_Pos) /*!< 0x0F000000 */ 9696 #define RCC_CFGR_MCOSEL RCC_CFGR_MCOSEL_Msk /*!< MCOSEL [3:0] bits (Clock output selection) */ 9697 #define RCC_CFGR_MCOSEL_0 (0x1UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x01000000 */ 9698 #define RCC_CFGR_MCOSEL_1 (0x2UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x02000000 */ 9699 #define RCC_CFGR_MCOSEL_2 (0x4UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x04000000 */ 9700 #define RCC_CFGR_MCOSEL_3 (0x8UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x08000000 */ 9701 9702 #define RCC_CFGR_MCOPRE_Pos (28U) 9703 #define RCC_CFGR_MCOPRE_Msk (0x7UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x70000000 */ 9704 #define RCC_CFGR_MCOPRE RCC_CFGR_MCOPRE_Msk /*!< MCO prescaler */ 9705 #define RCC_CFGR_MCOPRE_0 (0x1UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x10000000 */ 9706 #define RCC_CFGR_MCOPRE_1 (0x2UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x20000000 */ 9707 #define RCC_CFGR_MCOPRE_2 (0x4UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x40000000 */ 9708 9709 #define RCC_CFGR_MCOPRE_DIV1 (0x00000000UL) /*!< MCO is divided by 1 */ 9710 #define RCC_CFGR_MCOPRE_DIV2 (0x10000000UL) /*!< MCO is divided by 2 */ 9711 #define RCC_CFGR_MCOPRE_DIV4 (0x20000000UL) /*!< MCO is divided by 4 */ 9712 #define RCC_CFGR_MCOPRE_DIV8 (0x30000000UL) /*!< MCO is divided by 8 */ 9713 #define RCC_CFGR_MCOPRE_DIV16 (0x40000000UL) /*!< MCO is divided by 16 */ 9714 9715 /* Legacy aliases */ 9716 #define RCC_CFGR_MCO_PRE RCC_CFGR_MCOPRE 9717 #define RCC_CFGR_MCO_PRE_1 RCC_CFGR_MCOPRE_DIV1 9718 #define RCC_CFGR_MCO_PRE_2 RCC_CFGR_MCOPRE_DIV2 9719 #define RCC_CFGR_MCO_PRE_4 RCC_CFGR_MCOPRE_DIV4 9720 #define RCC_CFGR_MCO_PRE_8 RCC_CFGR_MCOPRE_DIV8 9721 #define RCC_CFGR_MCO_PRE_16 RCC_CFGR_MCOPRE_DIV16 9722 9723 /******************** Bit definition for RCC_PLLCFGR register ***************/ 9724 #define RCC_PLLCFGR_PLLSRC_Pos (0U) 9725 #define RCC_PLLCFGR_PLLSRC_Msk (0x3UL << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000003 */ 9726 #define RCC_PLLCFGR_PLLSRC RCC_PLLCFGR_PLLSRC_Msk 9727 9728 #define RCC_PLLCFGR_PLLSRC_MSI_Pos (0U) 9729 #define RCC_PLLCFGR_PLLSRC_MSI_Msk (0x1UL << RCC_PLLCFGR_PLLSRC_MSI_Pos) /*!< 0x00000001 */ 9730 #define RCC_PLLCFGR_PLLSRC_MSI RCC_PLLCFGR_PLLSRC_MSI_Msk /*!< MSI oscillator source clock selected */ 9731 #define RCC_PLLCFGR_PLLSRC_HSI_Pos (1U) 9732 #define RCC_PLLCFGR_PLLSRC_HSI_Msk (0x1UL << RCC_PLLCFGR_PLLSRC_HSI_Pos) /*!< 0x00000002 */ 9733 #define RCC_PLLCFGR_PLLSRC_HSI RCC_PLLCFGR_PLLSRC_HSI_Msk /*!< HSI16 oscillator source clock selected */ 9734 #define RCC_PLLCFGR_PLLSRC_HSE_Pos (0U) 9735 #define RCC_PLLCFGR_PLLSRC_HSE_Msk (0x3UL << RCC_PLLCFGR_PLLSRC_HSE_Pos) /*!< 0x00000003 */ 9736 #define RCC_PLLCFGR_PLLSRC_HSE RCC_PLLCFGR_PLLSRC_HSE_Msk /*!< HSE oscillator source clock selected */ 9737 9738 #define RCC_PLLCFGR_PLLM_Pos (4U) 9739 #define RCC_PLLCFGR_PLLM_Msk (0x7UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000070 */ 9740 #define RCC_PLLCFGR_PLLM RCC_PLLCFGR_PLLM_Msk 9741 #define RCC_PLLCFGR_PLLM_0 (0x1UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000010 */ 9742 #define RCC_PLLCFGR_PLLM_1 (0x2UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000020 */ 9743 #define RCC_PLLCFGR_PLLM_2 (0x4UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000040 */ 9744 9745 #define RCC_PLLCFGR_PLLN_Pos (8U) 9746 #define RCC_PLLCFGR_PLLN_Msk (0x7FUL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00007F00 */ 9747 #define RCC_PLLCFGR_PLLN RCC_PLLCFGR_PLLN_Msk 9748 #define RCC_PLLCFGR_PLLN_0 (0x01UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000100 */ 9749 #define RCC_PLLCFGR_PLLN_1 (0x02UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000200 */ 9750 #define RCC_PLLCFGR_PLLN_2 (0x04UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000400 */ 9751 #define RCC_PLLCFGR_PLLN_3 (0x08UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000800 */ 9752 #define RCC_PLLCFGR_PLLN_4 (0x10UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00001000 */ 9753 #define RCC_PLLCFGR_PLLN_5 (0x20UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00002000 */ 9754 #define RCC_PLLCFGR_PLLN_6 (0x40UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00004000 */ 9755 9756 #define RCC_PLLCFGR_PLLPEN_Pos (16U) 9757 #define RCC_PLLCFGR_PLLPEN_Msk (0x1UL << RCC_PLLCFGR_PLLPEN_Pos) /*!< 0x00010000 */ 9758 #define RCC_PLLCFGR_PLLPEN RCC_PLLCFGR_PLLPEN_Msk 9759 #define RCC_PLLCFGR_PLLP_Pos (17U) 9760 #define RCC_PLLCFGR_PLLP_Msk (0x1UL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00020000 */ 9761 #define RCC_PLLCFGR_PLLP RCC_PLLCFGR_PLLP_Msk 9762 #define RCC_PLLCFGR_PLLQEN_Pos (20U) 9763 #define RCC_PLLCFGR_PLLQEN_Msk (0x1UL << RCC_PLLCFGR_PLLQEN_Pos) /*!< 0x00100000 */ 9764 #define RCC_PLLCFGR_PLLQEN RCC_PLLCFGR_PLLQEN_Msk 9765 9766 #define RCC_PLLCFGR_PLLQ_Pos (21U) 9767 #define RCC_PLLCFGR_PLLQ_Msk (0x3UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x00600000 */ 9768 #define RCC_PLLCFGR_PLLQ RCC_PLLCFGR_PLLQ_Msk 9769 #define RCC_PLLCFGR_PLLQ_0 (0x1UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x00200000 */ 9770 #define RCC_PLLCFGR_PLLQ_1 (0x2UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x00400000 */ 9771 9772 #define RCC_PLLCFGR_PLLREN_Pos (24U) 9773 #define RCC_PLLCFGR_PLLREN_Msk (0x1UL << RCC_PLLCFGR_PLLREN_Pos) /*!< 0x01000000 */ 9774 #define RCC_PLLCFGR_PLLREN RCC_PLLCFGR_PLLREN_Msk 9775 #define RCC_PLLCFGR_PLLR_Pos (25U) 9776 #define RCC_PLLCFGR_PLLR_Msk (0x3UL << RCC_PLLCFGR_PLLR_Pos) /*!< 0x06000000 */ 9777 #define RCC_PLLCFGR_PLLR RCC_PLLCFGR_PLLR_Msk 9778 #define RCC_PLLCFGR_PLLR_0 (0x1UL << RCC_PLLCFGR_PLLR_Pos) /*!< 0x02000000 */ 9779 #define RCC_PLLCFGR_PLLR_1 (0x2UL << RCC_PLLCFGR_PLLR_Pos) /*!< 0x04000000 */ 9780 9781 #define RCC_PLLCFGR_PLLPDIV_Pos (27U) 9782 #define RCC_PLLCFGR_PLLPDIV_Msk (0x1FUL << RCC_PLLCFGR_PLLPDIV_Pos) /*!< 0xF8000000 */ 9783 #define RCC_PLLCFGR_PLLPDIV RCC_PLLCFGR_PLLPDIV_Msk 9784 #define RCC_PLLCFGR_PLLPDIV_0 (0x01UL << RCC_PLLCFGR_PLLPDIV_Pos) /*!< 0x08000000 */ 9785 #define RCC_PLLCFGR_PLLPDIV_1 (0x02UL << RCC_PLLCFGR_PLLPDIV_Pos) /*!< 0x10000000 */ 9786 #define RCC_PLLCFGR_PLLPDIV_2 (0x04UL << RCC_PLLCFGR_PLLPDIV_Pos) /*!< 0x20000000 */ 9787 #define RCC_PLLCFGR_PLLPDIV_3 (0x08UL << RCC_PLLCFGR_PLLPDIV_Pos) /*!< 0x40000000 */ 9788 #define RCC_PLLCFGR_PLLPDIV_4 (0x10UL << RCC_PLLCFGR_PLLPDIV_Pos) /*!< 0x80000000 */ 9789 9790 /******************** Bit definition for RCC_PLLSAI1CFGR register ************/ 9791 #define RCC_PLLSAI1CFGR_PLLSAI1N_Pos (8U) 9792 #define RCC_PLLSAI1CFGR_PLLSAI1N_Msk (0x7FUL << RCC_PLLSAI1CFGR_PLLSAI1N_Pos) /*!< 0x00007F00 */ 9793 #define RCC_PLLSAI1CFGR_PLLSAI1N RCC_PLLSAI1CFGR_PLLSAI1N_Msk 9794 #define RCC_PLLSAI1CFGR_PLLSAI1N_0 (0x01UL << RCC_PLLSAI1CFGR_PLLSAI1N_Pos) /*!< 0x00000100 */ 9795 #define RCC_PLLSAI1CFGR_PLLSAI1N_1 (0x02UL << RCC_PLLSAI1CFGR_PLLSAI1N_Pos) /*!< 0x00000200 */ 9796 #define RCC_PLLSAI1CFGR_PLLSAI1N_2 (0x04UL << RCC_PLLSAI1CFGR_PLLSAI1N_Pos) /*!< 0x00000400 */ 9797 #define RCC_PLLSAI1CFGR_PLLSAI1N_3 (0x08UL << RCC_PLLSAI1CFGR_PLLSAI1N_Pos) /*!< 0x00000800 */ 9798 #define RCC_PLLSAI1CFGR_PLLSAI1N_4 (0x10UL << RCC_PLLSAI1CFGR_PLLSAI1N_Pos) /*!< 0x00001000 */ 9799 #define RCC_PLLSAI1CFGR_PLLSAI1N_5 (0x20UL << RCC_PLLSAI1CFGR_PLLSAI1N_Pos) /*!< 0x00002000 */ 9800 #define RCC_PLLSAI1CFGR_PLLSAI1N_6 (0x40UL << RCC_PLLSAI1CFGR_PLLSAI1N_Pos) /*!< 0x00004000 */ 9801 9802 #define RCC_PLLSAI1CFGR_PLLSAI1PEN_Pos (16U) 9803 #define RCC_PLLSAI1CFGR_PLLSAI1PEN_Msk (0x1UL << RCC_PLLSAI1CFGR_PLLSAI1PEN_Pos) /*!< 0x00010000 */ 9804 #define RCC_PLLSAI1CFGR_PLLSAI1PEN RCC_PLLSAI1CFGR_PLLSAI1PEN_Msk 9805 #define RCC_PLLSAI1CFGR_PLLSAI1P_Pos (17U) 9806 #define RCC_PLLSAI1CFGR_PLLSAI1P_Msk (0x1UL << RCC_PLLSAI1CFGR_PLLSAI1P_Pos) /*!< 0x00020000 */ 9807 #define RCC_PLLSAI1CFGR_PLLSAI1P RCC_PLLSAI1CFGR_PLLSAI1P_Msk 9808 9809 #define RCC_PLLSAI1CFGR_PLLSAI1QEN_Pos (20U) 9810 #define RCC_PLLSAI1CFGR_PLLSAI1QEN_Msk (0x1UL << RCC_PLLSAI1CFGR_PLLSAI1QEN_Pos) /*!< 0x00100000 */ 9811 #define RCC_PLLSAI1CFGR_PLLSAI1QEN RCC_PLLSAI1CFGR_PLLSAI1QEN_Msk 9812 #define RCC_PLLSAI1CFGR_PLLSAI1Q_Pos (21U) 9813 #define RCC_PLLSAI1CFGR_PLLSAI1Q_Msk (0x3UL << RCC_PLLSAI1CFGR_PLLSAI1Q_Pos) /*!< 0x00600000 */ 9814 #define RCC_PLLSAI1CFGR_PLLSAI1Q RCC_PLLSAI1CFGR_PLLSAI1Q_Msk 9815 #define RCC_PLLSAI1CFGR_PLLSAI1Q_0 (0x1UL << RCC_PLLSAI1CFGR_PLLSAI1Q_Pos) /*!< 0x00200000 */ 9816 #define RCC_PLLSAI1CFGR_PLLSAI1Q_1 (0x2UL << RCC_PLLSAI1CFGR_PLLSAI1Q_Pos) /*!< 0x00400000 */ 9817 9818 #define RCC_PLLSAI1CFGR_PLLSAI1REN_Pos (24U) 9819 #define RCC_PLLSAI1CFGR_PLLSAI1REN_Msk (0x1UL << RCC_PLLSAI1CFGR_PLLSAI1REN_Pos) /*!< 0x01000000 */ 9820 #define RCC_PLLSAI1CFGR_PLLSAI1REN RCC_PLLSAI1CFGR_PLLSAI1REN_Msk 9821 #define RCC_PLLSAI1CFGR_PLLSAI1R_Pos (25U) 9822 #define RCC_PLLSAI1CFGR_PLLSAI1R_Msk (0x3UL << RCC_PLLSAI1CFGR_PLLSAI1R_Pos) /*!< 0x06000000 */ 9823 #define RCC_PLLSAI1CFGR_PLLSAI1R RCC_PLLSAI1CFGR_PLLSAI1R_Msk 9824 #define RCC_PLLSAI1CFGR_PLLSAI1R_0 (0x1UL << RCC_PLLSAI1CFGR_PLLSAI1R_Pos) /*!< 0x02000000 */ 9825 #define RCC_PLLSAI1CFGR_PLLSAI1R_1 (0x2UL << RCC_PLLSAI1CFGR_PLLSAI1R_Pos) /*!< 0x04000000 */ 9826 9827 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV_Pos (27U) 9828 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV_Msk (0x1FUL << RCC_PLLSAI1CFGR_PLLSAI1PDIV_Pos) /*!< 0xF8000000 */ 9829 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV RCC_PLLSAI1CFGR_PLLSAI1PDIV_Msk 9830 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV_0 (0x01UL << RCC_PLLSAI1CFGR_PLLSAI1PDIV_Pos) /*!< 0x08000000 */ 9831 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV_1 (0x02UL << RCC_PLLSAI1CFGR_PLLSAI1PDIV_Pos) /*!< 0x10000000 */ 9832 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV_2 (0x04UL << RCC_PLLSAI1CFGR_PLLSAI1PDIV_Pos) /*!< 0x20000000 */ 9833 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV_3 (0x08UL << RCC_PLLSAI1CFGR_PLLSAI1PDIV_Pos) /*!< 0x40000000 */ 9834 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV_4 (0x10UL << RCC_PLLSAI1CFGR_PLLSAI1PDIV_Pos) /*!< 0x80000000 */ 9835 9836 /******************** Bit definition for RCC_CIER register ******************/ 9837 #define RCC_CIER_LSIRDYIE_Pos (0U) 9838 #define RCC_CIER_LSIRDYIE_Msk (0x1UL << RCC_CIER_LSIRDYIE_Pos) /*!< 0x00000001 */ 9839 #define RCC_CIER_LSIRDYIE RCC_CIER_LSIRDYIE_Msk 9840 #define RCC_CIER_LSERDYIE_Pos (1U) 9841 #define RCC_CIER_LSERDYIE_Msk (0x1UL << RCC_CIER_LSERDYIE_Pos) /*!< 0x00000002 */ 9842 #define RCC_CIER_LSERDYIE RCC_CIER_LSERDYIE_Msk 9843 #define RCC_CIER_MSIRDYIE_Pos (2U) 9844 #define RCC_CIER_MSIRDYIE_Msk (0x1UL << RCC_CIER_MSIRDYIE_Pos) /*!< 0x00000004 */ 9845 #define RCC_CIER_MSIRDYIE RCC_CIER_MSIRDYIE_Msk 9846 #define RCC_CIER_HSIRDYIE_Pos (3U) 9847 #define RCC_CIER_HSIRDYIE_Msk (0x1UL << RCC_CIER_HSIRDYIE_Pos) /*!< 0x00000008 */ 9848 #define RCC_CIER_HSIRDYIE RCC_CIER_HSIRDYIE_Msk 9849 #define RCC_CIER_HSERDYIE_Pos (4U) 9850 #define RCC_CIER_HSERDYIE_Msk (0x1UL << RCC_CIER_HSERDYIE_Pos) /*!< 0x00000010 */ 9851 #define RCC_CIER_HSERDYIE RCC_CIER_HSERDYIE_Msk 9852 #define RCC_CIER_PLLRDYIE_Pos (5U) 9853 #define RCC_CIER_PLLRDYIE_Msk (0x1UL << RCC_CIER_PLLRDYIE_Pos) /*!< 0x00000020 */ 9854 #define RCC_CIER_PLLRDYIE RCC_CIER_PLLRDYIE_Msk 9855 #define RCC_CIER_PLLSAI1RDYIE_Pos (6U) 9856 #define RCC_CIER_PLLSAI1RDYIE_Msk (0x1UL << RCC_CIER_PLLSAI1RDYIE_Pos) /*!< 0x00000040 */ 9857 #define RCC_CIER_PLLSAI1RDYIE RCC_CIER_PLLSAI1RDYIE_Msk 9858 #define RCC_CIER_LSECSSIE_Pos (9U) 9859 #define RCC_CIER_LSECSSIE_Msk (0x1UL << RCC_CIER_LSECSSIE_Pos) /*!< 0x00000200 */ 9860 #define RCC_CIER_LSECSSIE RCC_CIER_LSECSSIE_Msk 9861 #define RCC_CIER_HSI48RDYIE_Pos (10U) 9862 #define RCC_CIER_HSI48RDYIE_Msk (0x1UL << RCC_CIER_HSI48RDYIE_Pos) /*!< 0x00000400 */ 9863 #define RCC_CIER_HSI48RDYIE RCC_CIER_HSI48RDYIE_Msk 9864 9865 /******************** Bit definition for RCC_CIFR register ******************/ 9866 #define RCC_CIFR_LSIRDYF_Pos (0U) 9867 #define RCC_CIFR_LSIRDYF_Msk (0x1UL << RCC_CIFR_LSIRDYF_Pos) /*!< 0x00000001 */ 9868 #define RCC_CIFR_LSIRDYF RCC_CIFR_LSIRDYF_Msk 9869 #define RCC_CIFR_LSERDYF_Pos (1U) 9870 #define RCC_CIFR_LSERDYF_Msk (0x1UL << RCC_CIFR_LSERDYF_Pos) /*!< 0x00000002 */ 9871 #define RCC_CIFR_LSERDYF RCC_CIFR_LSERDYF_Msk 9872 #define RCC_CIFR_MSIRDYF_Pos (2U) 9873 #define RCC_CIFR_MSIRDYF_Msk (0x1UL << RCC_CIFR_MSIRDYF_Pos) /*!< 0x00000004 */ 9874 #define RCC_CIFR_MSIRDYF RCC_CIFR_MSIRDYF_Msk 9875 #define RCC_CIFR_HSIRDYF_Pos (3U) 9876 #define RCC_CIFR_HSIRDYF_Msk (0x1UL << RCC_CIFR_HSIRDYF_Pos) /*!< 0x00000008 */ 9877 #define RCC_CIFR_HSIRDYF RCC_CIFR_HSIRDYF_Msk 9878 #define RCC_CIFR_HSERDYF_Pos (4U) 9879 #define RCC_CIFR_HSERDYF_Msk (0x1UL << RCC_CIFR_HSERDYF_Pos) /*!< 0x00000010 */ 9880 #define RCC_CIFR_HSERDYF RCC_CIFR_HSERDYF_Msk 9881 #define RCC_CIFR_PLLRDYF_Pos (5U) 9882 #define RCC_CIFR_PLLRDYF_Msk (0x1UL << RCC_CIFR_PLLRDYF_Pos) /*!< 0x00000020 */ 9883 #define RCC_CIFR_PLLRDYF RCC_CIFR_PLLRDYF_Msk 9884 #define RCC_CIFR_PLLSAI1RDYF_Pos (6U) 9885 #define RCC_CIFR_PLLSAI1RDYF_Msk (0x1UL << RCC_CIFR_PLLSAI1RDYF_Pos) /*!< 0x00000040 */ 9886 #define RCC_CIFR_PLLSAI1RDYF RCC_CIFR_PLLSAI1RDYF_Msk 9887 #define RCC_CIFR_CSSF_Pos (8U) 9888 #define RCC_CIFR_CSSF_Msk (0x1UL << RCC_CIFR_CSSF_Pos) /*!< 0x00000100 */ 9889 #define RCC_CIFR_CSSF RCC_CIFR_CSSF_Msk 9890 #define RCC_CIFR_LSECSSF_Pos (9U) 9891 #define RCC_CIFR_LSECSSF_Msk (0x1UL << RCC_CIFR_LSECSSF_Pos) /*!< 0x00000200 */ 9892 #define RCC_CIFR_LSECSSF RCC_CIFR_LSECSSF_Msk 9893 #define RCC_CIFR_HSI48RDYF_Pos (10U) 9894 #define RCC_CIFR_HSI48RDYF_Msk (0x1UL << RCC_CIFR_HSI48RDYF_Pos) /*!< 0x00000400 */ 9895 #define RCC_CIFR_HSI48RDYF RCC_CIFR_HSI48RDYF_Msk 9896 9897 /******************** Bit definition for RCC_CICR register ******************/ 9898 #define RCC_CICR_LSIRDYC_Pos (0U) 9899 #define RCC_CICR_LSIRDYC_Msk (0x1UL << RCC_CICR_LSIRDYC_Pos) /*!< 0x00000001 */ 9900 #define RCC_CICR_LSIRDYC RCC_CICR_LSIRDYC_Msk 9901 #define RCC_CICR_LSERDYC_Pos (1U) 9902 #define RCC_CICR_LSERDYC_Msk (0x1UL << RCC_CICR_LSERDYC_Pos) /*!< 0x00000002 */ 9903 #define RCC_CICR_LSERDYC RCC_CICR_LSERDYC_Msk 9904 #define RCC_CICR_MSIRDYC_Pos (2U) 9905 #define RCC_CICR_MSIRDYC_Msk (0x1UL << RCC_CICR_MSIRDYC_Pos) /*!< 0x00000004 */ 9906 #define RCC_CICR_MSIRDYC RCC_CICR_MSIRDYC_Msk 9907 #define RCC_CICR_HSIRDYC_Pos (3U) 9908 #define RCC_CICR_HSIRDYC_Msk (0x1UL << RCC_CICR_HSIRDYC_Pos) /*!< 0x00000008 */ 9909 #define RCC_CICR_HSIRDYC RCC_CICR_HSIRDYC_Msk 9910 #define RCC_CICR_HSERDYC_Pos (4U) 9911 #define RCC_CICR_HSERDYC_Msk (0x1UL << RCC_CICR_HSERDYC_Pos) /*!< 0x00000010 */ 9912 #define RCC_CICR_HSERDYC RCC_CICR_HSERDYC_Msk 9913 #define RCC_CICR_PLLRDYC_Pos (5U) 9914 #define RCC_CICR_PLLRDYC_Msk (0x1UL << RCC_CICR_PLLRDYC_Pos) /*!< 0x00000020 */ 9915 #define RCC_CICR_PLLRDYC RCC_CICR_PLLRDYC_Msk 9916 #define RCC_CICR_PLLSAI1RDYC_Pos (6U) 9917 #define RCC_CICR_PLLSAI1RDYC_Msk (0x1UL << RCC_CICR_PLLSAI1RDYC_Pos) /*!< 0x00000040 */ 9918 #define RCC_CICR_PLLSAI1RDYC RCC_CICR_PLLSAI1RDYC_Msk 9919 #define RCC_CICR_CSSC_Pos (8U) 9920 #define RCC_CICR_CSSC_Msk (0x1UL << RCC_CICR_CSSC_Pos) /*!< 0x00000100 */ 9921 #define RCC_CICR_CSSC RCC_CICR_CSSC_Msk 9922 #define RCC_CICR_LSECSSC_Pos (9U) 9923 #define RCC_CICR_LSECSSC_Msk (0x1UL << RCC_CICR_LSECSSC_Pos) /*!< 0x00000200 */ 9924 #define RCC_CICR_LSECSSC RCC_CICR_LSECSSC_Msk 9925 #define RCC_CICR_HSI48RDYC_Pos (10U) 9926 #define RCC_CICR_HSI48RDYC_Msk (0x1UL << RCC_CICR_HSI48RDYC_Pos) /*!< 0x00000400 */ 9927 #define RCC_CICR_HSI48RDYC RCC_CICR_HSI48RDYC_Msk 9928 9929 /******************** Bit definition for RCC_AHB1RSTR register **************/ 9930 #define RCC_AHB1RSTR_DMA1RST_Pos (0U) 9931 #define RCC_AHB1RSTR_DMA1RST_Msk (0x1UL << RCC_AHB1RSTR_DMA1RST_Pos) /*!< 0x00000001 */ 9932 #define RCC_AHB1RSTR_DMA1RST RCC_AHB1RSTR_DMA1RST_Msk 9933 #define RCC_AHB1RSTR_DMA2RST_Pos (1U) 9934 #define RCC_AHB1RSTR_DMA2RST_Msk (0x1UL << RCC_AHB1RSTR_DMA2RST_Pos) /*!< 0x00000002 */ 9935 #define RCC_AHB1RSTR_DMA2RST RCC_AHB1RSTR_DMA2RST_Msk 9936 #define RCC_AHB1RSTR_FLASHRST_Pos (8U) 9937 #define RCC_AHB1RSTR_FLASHRST_Msk (0x1UL << RCC_AHB1RSTR_FLASHRST_Pos) /*!< 0x00000100 */ 9938 #define RCC_AHB1RSTR_FLASHRST RCC_AHB1RSTR_FLASHRST_Msk 9939 #define RCC_AHB1RSTR_CRCRST_Pos (12U) 9940 #define RCC_AHB1RSTR_CRCRST_Msk (0x1UL << RCC_AHB1RSTR_CRCRST_Pos) /*!< 0x00001000 */ 9941 #define RCC_AHB1RSTR_CRCRST RCC_AHB1RSTR_CRCRST_Msk 9942 #define RCC_AHB1RSTR_TSCRST_Pos (16U) 9943 #define RCC_AHB1RSTR_TSCRST_Msk (0x1UL << RCC_AHB1RSTR_TSCRST_Pos) /*!< 0x00010000 */ 9944 #define RCC_AHB1RSTR_TSCRST RCC_AHB1RSTR_TSCRST_Msk 9945 9946 /******************** Bit definition for RCC_AHB2RSTR register **************/ 9947 #define RCC_AHB2RSTR_GPIOARST_Pos (0U) 9948 #define RCC_AHB2RSTR_GPIOARST_Msk (0x1UL << RCC_AHB2RSTR_GPIOARST_Pos) /*!< 0x00000001 */ 9949 #define RCC_AHB2RSTR_GPIOARST RCC_AHB2RSTR_GPIOARST_Msk 9950 #define RCC_AHB2RSTR_GPIOBRST_Pos (1U) 9951 #define RCC_AHB2RSTR_GPIOBRST_Msk (0x1UL << RCC_AHB2RSTR_GPIOBRST_Pos) /*!< 0x00000002 */ 9952 #define RCC_AHB2RSTR_GPIOBRST RCC_AHB2RSTR_GPIOBRST_Msk 9953 #define RCC_AHB2RSTR_GPIOCRST_Pos (2U) 9954 #define RCC_AHB2RSTR_GPIOCRST_Msk (0x1UL << RCC_AHB2RSTR_GPIOCRST_Pos) /*!< 0x00000004 */ 9955 #define RCC_AHB2RSTR_GPIOCRST RCC_AHB2RSTR_GPIOCRST_Msk 9956 #define RCC_AHB2RSTR_GPIODRST_Pos (3U) 9957 #define RCC_AHB2RSTR_GPIODRST_Msk (0x1UL << RCC_AHB2RSTR_GPIODRST_Pos) /*!< 0x00000008 */ 9958 #define RCC_AHB2RSTR_GPIODRST RCC_AHB2RSTR_GPIODRST_Msk 9959 #define RCC_AHB2RSTR_GPIOERST_Pos (4U) 9960 #define RCC_AHB2RSTR_GPIOERST_Msk (0x1UL << RCC_AHB2RSTR_GPIOERST_Pos) /*!< 0x00000010 */ 9961 #define RCC_AHB2RSTR_GPIOERST RCC_AHB2RSTR_GPIOERST_Msk 9962 #define RCC_AHB2RSTR_GPIOHRST_Pos (7U) 9963 #define RCC_AHB2RSTR_GPIOHRST_Msk (0x1UL << RCC_AHB2RSTR_GPIOHRST_Pos) /*!< 0x00000080 */ 9964 #define RCC_AHB2RSTR_GPIOHRST RCC_AHB2RSTR_GPIOHRST_Msk 9965 #define RCC_AHB2RSTR_ADCRST_Pos (13U) 9966 #define RCC_AHB2RSTR_ADCRST_Msk (0x1UL << RCC_AHB2RSTR_ADCRST_Pos) /*!< 0x00002000 */ 9967 #define RCC_AHB2RSTR_ADCRST RCC_AHB2RSTR_ADCRST_Msk 9968 #define RCC_AHB2RSTR_RNGRST_Pos (18U) 9969 #define RCC_AHB2RSTR_RNGRST_Msk (0x1UL << RCC_AHB2RSTR_RNGRST_Pos) /*!< 0x00040000 */ 9970 #define RCC_AHB2RSTR_RNGRST RCC_AHB2RSTR_RNGRST_Msk 9971 9972 /******************** Bit definition for RCC_AHB3RSTR register **************/ 9973 #define RCC_AHB3RSTR_QSPIRST_Pos (8U) 9974 #define RCC_AHB3RSTR_QSPIRST_Msk (0x1UL << RCC_AHB3RSTR_QSPIRST_Pos) /*!< 0x00000100 */ 9975 #define RCC_AHB3RSTR_QSPIRST RCC_AHB3RSTR_QSPIRST_Msk 9976 9977 /******************** Bit definition for RCC_APB1RSTR1 register **************/ 9978 #define RCC_APB1RSTR1_TIM2RST_Pos (0U) 9979 #define RCC_APB1RSTR1_TIM2RST_Msk (0x1UL << RCC_APB1RSTR1_TIM2RST_Pos) /*!< 0x00000001 */ 9980 #define RCC_APB1RSTR1_TIM2RST RCC_APB1RSTR1_TIM2RST_Msk 9981 #define RCC_APB1RSTR1_TIM3RST_Pos (1U) 9982 #define RCC_APB1RSTR1_TIM3RST_Msk (0x1UL << RCC_APB1RSTR1_TIM3RST_Pos) /*!< 0x00000002 */ 9983 #define RCC_APB1RSTR1_TIM3RST RCC_APB1RSTR1_TIM3RST_Msk 9984 #define RCC_APB1RSTR1_TIM6RST_Pos (4U) 9985 #define RCC_APB1RSTR1_TIM6RST_Msk (0x1UL << RCC_APB1RSTR1_TIM6RST_Pos) /*!< 0x00000010 */ 9986 #define RCC_APB1RSTR1_TIM6RST RCC_APB1RSTR1_TIM6RST_Msk 9987 #define RCC_APB1RSTR1_SPI2RST_Pos (14U) 9988 #define RCC_APB1RSTR1_SPI2RST_Msk (0x1UL << RCC_APB1RSTR1_SPI2RST_Pos) /*!< 0x00004000 */ 9989 #define RCC_APB1RSTR1_SPI2RST RCC_APB1RSTR1_SPI2RST_Msk 9990 #define RCC_APB1RSTR1_SPI3RST_Pos (15U) 9991 #define RCC_APB1RSTR1_SPI3RST_Msk (0x1UL << RCC_APB1RSTR1_SPI3RST_Pos) /*!< 0x00008000 */ 9992 #define RCC_APB1RSTR1_SPI3RST RCC_APB1RSTR1_SPI3RST_Msk 9993 #define RCC_APB1RSTR1_USART2RST_Pos (17U) 9994 #define RCC_APB1RSTR1_USART2RST_Msk (0x1UL << RCC_APB1RSTR1_USART2RST_Pos) /*!< 0x00020000 */ 9995 #define RCC_APB1RSTR1_USART2RST RCC_APB1RSTR1_USART2RST_Msk 9996 #define RCC_APB1RSTR1_USART3RST_Pos (18U) 9997 #define RCC_APB1RSTR1_USART3RST_Msk (0x1UL << RCC_APB1RSTR1_USART3RST_Pos) /*!< 0x00040000 */ 9998 #define RCC_APB1RSTR1_USART3RST RCC_APB1RSTR1_USART3RST_Msk 9999 #define RCC_APB1RSTR1_UART4RST_Pos (19U) 10000 #define RCC_APB1RSTR1_UART4RST_Msk (0x1UL << RCC_APB1RSTR1_UART4RST_Pos) /*!< 0x00080000 */ 10001 #define RCC_APB1RSTR1_UART4RST RCC_APB1RSTR1_UART4RST_Msk 10002 #define RCC_APB1RSTR1_I2C1RST_Pos (21U) 10003 #define RCC_APB1RSTR1_I2C1RST_Msk (0x1UL << RCC_APB1RSTR1_I2C1RST_Pos) /*!< 0x00200000 */ 10004 #define RCC_APB1RSTR1_I2C1RST RCC_APB1RSTR1_I2C1RST_Msk 10005 #define RCC_APB1RSTR1_I2C2RST_Pos (22U) 10006 #define RCC_APB1RSTR1_I2C2RST_Msk (0x1UL << RCC_APB1RSTR1_I2C2RST_Pos) /*!< 0x00400000 */ 10007 #define RCC_APB1RSTR1_I2C2RST RCC_APB1RSTR1_I2C2RST_Msk 10008 #define RCC_APB1RSTR1_I2C3RST_Pos (23U) 10009 #define RCC_APB1RSTR1_I2C3RST_Msk (0x1UL << RCC_APB1RSTR1_I2C3RST_Pos) /*!< 0x00800000 */ 10010 #define RCC_APB1RSTR1_I2C3RST RCC_APB1RSTR1_I2C3RST_Msk 10011 #define RCC_APB1RSTR1_CRSRST_Pos (24U) 10012 #define RCC_APB1RSTR1_CRSRST_Msk (0x1UL << RCC_APB1RSTR1_CRSRST_Pos) /*!< 0x01000000 */ 10013 #define RCC_APB1RSTR1_CRSRST RCC_APB1RSTR1_CRSRST_Msk 10014 #define RCC_APB1RSTR1_CAN1RST_Pos (25U) 10015 #define RCC_APB1RSTR1_CAN1RST_Msk (0x1UL << RCC_APB1RSTR1_CAN1RST_Pos) /*!< 0x02000000 */ 10016 #define RCC_APB1RSTR1_CAN1RST RCC_APB1RSTR1_CAN1RST_Msk 10017 #define RCC_APB1RSTR1_USBFSRST_Pos (26U) 10018 #define RCC_APB1RSTR1_USBFSRST_Msk (0x1UL << RCC_APB1RSTR1_USBFSRST_Pos) /*!< 0x04000000 */ 10019 #define RCC_APB1RSTR1_USBFSRST RCC_APB1RSTR1_USBFSRST_Msk 10020 #define RCC_APB1RSTR1_PWRRST_Pos (28U) 10021 #define RCC_APB1RSTR1_PWRRST_Msk (0x1UL << RCC_APB1RSTR1_PWRRST_Pos) /*!< 0x10000000 */ 10022 #define RCC_APB1RSTR1_PWRRST RCC_APB1RSTR1_PWRRST_Msk 10023 #define RCC_APB1RSTR1_DAC1RST_Pos (29U) 10024 #define RCC_APB1RSTR1_DAC1RST_Msk (0x1UL << RCC_APB1RSTR1_DAC1RST_Pos) /*!< 0x20000000 */ 10025 #define RCC_APB1RSTR1_DAC1RST RCC_APB1RSTR1_DAC1RST_Msk 10026 #define RCC_APB1RSTR1_OPAMPRST_Pos (30U) 10027 #define RCC_APB1RSTR1_OPAMPRST_Msk (0x1UL << RCC_APB1RSTR1_OPAMPRST_Pos) /*!< 0x40000000 */ 10028 #define RCC_APB1RSTR1_OPAMPRST RCC_APB1RSTR1_OPAMPRST_Msk 10029 #define RCC_APB1RSTR1_LPTIM1RST_Pos (31U) 10030 #define RCC_APB1RSTR1_LPTIM1RST_Msk (0x1UL << RCC_APB1RSTR1_LPTIM1RST_Pos) /*!< 0x80000000 */ 10031 #define RCC_APB1RSTR1_LPTIM1RST RCC_APB1RSTR1_LPTIM1RST_Msk 10032 10033 /******************** Bit definition for RCC_APB1RSTR2 register **************/ 10034 #define RCC_APB1RSTR2_LPUART1RST_Pos (0U) 10035 #define RCC_APB1RSTR2_LPUART1RST_Msk (0x1UL << RCC_APB1RSTR2_LPUART1RST_Pos) /*!< 0x00000001 */ 10036 #define RCC_APB1RSTR2_LPUART1RST RCC_APB1RSTR2_LPUART1RST_Msk 10037 #define RCC_APB1RSTR2_I2C4RST_Pos (1U) 10038 #define RCC_APB1RSTR2_I2C4RST_Msk (0x1UL << RCC_APB1RSTR2_I2C4RST_Pos) /*!< 0x00000002 */ 10039 #define RCC_APB1RSTR2_I2C4RST RCC_APB1RSTR2_I2C4RST_Msk 10040 #define RCC_APB1RSTR2_LPTIM2RST_Pos (5U) 10041 #define RCC_APB1RSTR2_LPTIM2RST_Msk (0x1UL << RCC_APB1RSTR2_LPTIM2RST_Pos) /*!< 0x00000020 */ 10042 #define RCC_APB1RSTR2_LPTIM2RST RCC_APB1RSTR2_LPTIM2RST_Msk 10043 10044 /******************** Bit definition for RCC_APB2RSTR register **************/ 10045 #define RCC_APB2RSTR_SYSCFGRST_Pos (0U) 10046 #define RCC_APB2RSTR_SYSCFGRST_Msk (0x1UL << RCC_APB2RSTR_SYSCFGRST_Pos) /*!< 0x00000001 */ 10047 #define RCC_APB2RSTR_SYSCFGRST RCC_APB2RSTR_SYSCFGRST_Msk 10048 #define RCC_APB2RSTR_SDMMC1RST_Pos (10U) 10049 #define RCC_APB2RSTR_SDMMC1RST_Msk (0x1UL << RCC_APB2RSTR_SDMMC1RST_Pos) /*!< 0x00000400 */ 10050 #define RCC_APB2RSTR_SDMMC1RST RCC_APB2RSTR_SDMMC1RST_Msk 10051 #define RCC_APB2RSTR_TIM1RST_Pos (11U) 10052 #define RCC_APB2RSTR_TIM1RST_Msk (0x1UL << RCC_APB2RSTR_TIM1RST_Pos) /*!< 0x00000800 */ 10053 #define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk 10054 #define RCC_APB2RSTR_SPI1RST_Pos (12U) 10055 #define RCC_APB2RSTR_SPI1RST_Msk (0x1UL << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */ 10056 #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk 10057 #define RCC_APB2RSTR_USART1RST_Pos (14U) 10058 #define RCC_APB2RSTR_USART1RST_Msk (0x1UL << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00004000 */ 10059 #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk 10060 #define RCC_APB2RSTR_TIM15RST_Pos (16U) 10061 #define RCC_APB2RSTR_TIM15RST_Msk (0x1UL << RCC_APB2RSTR_TIM15RST_Pos) /*!< 0x00010000 */ 10062 #define RCC_APB2RSTR_TIM15RST RCC_APB2RSTR_TIM15RST_Msk 10063 #define RCC_APB2RSTR_TIM16RST_Pos (17U) 10064 #define RCC_APB2RSTR_TIM16RST_Msk (0x1UL << RCC_APB2RSTR_TIM16RST_Pos) /*!< 0x00020000 */ 10065 #define RCC_APB2RSTR_TIM16RST RCC_APB2RSTR_TIM16RST_Msk 10066 #define RCC_APB2RSTR_SAI1RST_Pos (21U) 10067 #define RCC_APB2RSTR_SAI1RST_Msk (0x1UL << RCC_APB2RSTR_SAI1RST_Pos) /*!< 0x00200000 */ 10068 #define RCC_APB2RSTR_SAI1RST RCC_APB2RSTR_SAI1RST_Msk 10069 #define RCC_APB2RSTR_DFSDM1RST_Pos (24U) 10070 #define RCC_APB2RSTR_DFSDM1RST_Msk (0x1UL << RCC_APB2RSTR_DFSDM1RST_Pos) /*!< 0x01000000 */ 10071 #define RCC_APB2RSTR_DFSDM1RST RCC_APB2RSTR_DFSDM1RST_Msk 10072 10073 /******************** Bit definition for RCC_AHB1ENR register ***************/ 10074 #define RCC_AHB1ENR_DMA1EN_Pos (0U) 10075 #define RCC_AHB1ENR_DMA1EN_Msk (0x1UL << RCC_AHB1ENR_DMA1EN_Pos) /*!< 0x00000001 */ 10076 #define RCC_AHB1ENR_DMA1EN RCC_AHB1ENR_DMA1EN_Msk 10077 #define RCC_AHB1ENR_DMA2EN_Pos (1U) 10078 #define RCC_AHB1ENR_DMA2EN_Msk (0x1UL << RCC_AHB1ENR_DMA2EN_Pos) /*!< 0x00000002 */ 10079 #define RCC_AHB1ENR_DMA2EN RCC_AHB1ENR_DMA2EN_Msk 10080 #define RCC_AHB1ENR_FLASHEN_Pos (8U) 10081 #define RCC_AHB1ENR_FLASHEN_Msk (0x1UL << RCC_AHB1ENR_FLASHEN_Pos) /*!< 0x00000100 */ 10082 #define RCC_AHB1ENR_FLASHEN RCC_AHB1ENR_FLASHEN_Msk 10083 #define RCC_AHB1ENR_CRCEN_Pos (12U) 10084 #define RCC_AHB1ENR_CRCEN_Msk (0x1UL << RCC_AHB1ENR_CRCEN_Pos) /*!< 0x00001000 */ 10085 #define RCC_AHB1ENR_CRCEN RCC_AHB1ENR_CRCEN_Msk 10086 #define RCC_AHB1ENR_TSCEN_Pos (16U) 10087 #define RCC_AHB1ENR_TSCEN_Msk (0x1UL << RCC_AHB1ENR_TSCEN_Pos) /*!< 0x00010000 */ 10088 #define RCC_AHB1ENR_TSCEN RCC_AHB1ENR_TSCEN_Msk 10089 10090 /******************** Bit definition for RCC_AHB2ENR register ***************/ 10091 #define RCC_AHB2ENR_GPIOAEN_Pos (0U) 10092 #define RCC_AHB2ENR_GPIOAEN_Msk (0x1UL << RCC_AHB2ENR_GPIOAEN_Pos) /*!< 0x00000001 */ 10093 #define RCC_AHB2ENR_GPIOAEN RCC_AHB2ENR_GPIOAEN_Msk 10094 #define RCC_AHB2ENR_GPIOBEN_Pos (1U) 10095 #define RCC_AHB2ENR_GPIOBEN_Msk (0x1UL << RCC_AHB2ENR_GPIOBEN_Pos) /*!< 0x00000002 */ 10096 #define RCC_AHB2ENR_GPIOBEN RCC_AHB2ENR_GPIOBEN_Msk 10097 #define RCC_AHB2ENR_GPIOCEN_Pos (2U) 10098 #define RCC_AHB2ENR_GPIOCEN_Msk (0x1UL << RCC_AHB2ENR_GPIOCEN_Pos) /*!< 0x00000004 */ 10099 #define RCC_AHB2ENR_GPIOCEN RCC_AHB2ENR_GPIOCEN_Msk 10100 #define RCC_AHB2ENR_GPIODEN_Pos (3U) 10101 #define RCC_AHB2ENR_GPIODEN_Msk (0x1UL << RCC_AHB2ENR_GPIODEN_Pos) /*!< 0x00000008 */ 10102 #define RCC_AHB2ENR_GPIODEN RCC_AHB2ENR_GPIODEN_Msk 10103 #define RCC_AHB2ENR_GPIOEEN_Pos (4U) 10104 #define RCC_AHB2ENR_GPIOEEN_Msk (0x1UL << RCC_AHB2ENR_GPIOEEN_Pos) /*!< 0x00000010 */ 10105 #define RCC_AHB2ENR_GPIOEEN RCC_AHB2ENR_GPIOEEN_Msk 10106 #define RCC_AHB2ENR_GPIOHEN_Pos (7U) 10107 #define RCC_AHB2ENR_GPIOHEN_Msk (0x1UL << RCC_AHB2ENR_GPIOHEN_Pos) /*!< 0x00000080 */ 10108 #define RCC_AHB2ENR_GPIOHEN RCC_AHB2ENR_GPIOHEN_Msk 10109 #define RCC_AHB2ENR_ADCEN_Pos (13U) 10110 #define RCC_AHB2ENR_ADCEN_Msk (0x1UL << RCC_AHB2ENR_ADCEN_Pos) /*!< 0x00002000 */ 10111 #define RCC_AHB2ENR_ADCEN RCC_AHB2ENR_ADCEN_Msk 10112 #define RCC_AHB2ENR_RNGEN_Pos (18U) 10113 #define RCC_AHB2ENR_RNGEN_Msk (0x1UL << RCC_AHB2ENR_RNGEN_Pos) /*!< 0x00040000 */ 10114 #define RCC_AHB2ENR_RNGEN RCC_AHB2ENR_RNGEN_Msk 10115 10116 /******************** Bit definition for RCC_AHB3ENR register ***************/ 10117 #define RCC_AHB3ENR_QSPIEN_Pos (8U) 10118 #define RCC_AHB3ENR_QSPIEN_Msk (0x1UL << RCC_AHB3ENR_QSPIEN_Pos) /*!< 0x00000100 */ 10119 #define RCC_AHB3ENR_QSPIEN RCC_AHB3ENR_QSPIEN_Msk 10120 10121 /******************** Bit definition for RCC_APB1ENR1 register ***************/ 10122 #define RCC_APB1ENR1_TIM2EN_Pos (0U) 10123 #define RCC_APB1ENR1_TIM2EN_Msk (0x1UL << RCC_APB1ENR1_TIM2EN_Pos) /*!< 0x00000001 */ 10124 #define RCC_APB1ENR1_TIM2EN RCC_APB1ENR1_TIM2EN_Msk 10125 #define RCC_APB1ENR1_TIM3EN_Pos (1U) 10126 #define RCC_APB1ENR1_TIM3EN_Msk (0x1UL << RCC_APB1ENR1_TIM3EN_Pos) /*!< 0x00000002 */ 10127 #define RCC_APB1ENR1_TIM3EN RCC_APB1ENR1_TIM3EN_Msk 10128 #define RCC_APB1ENR1_TIM6EN_Pos (4U) 10129 #define RCC_APB1ENR1_TIM6EN_Msk (0x1UL << RCC_APB1ENR1_TIM6EN_Pos) /*!< 0x00000010 */ 10130 #define RCC_APB1ENR1_TIM6EN RCC_APB1ENR1_TIM6EN_Msk 10131 #define RCC_APB1ENR1_RTCAPBEN_Pos (10U) 10132 #define RCC_APB1ENR1_RTCAPBEN_Msk (0x1UL << RCC_APB1ENR1_RTCAPBEN_Pos) /*!< 0x00000400 */ 10133 #define RCC_APB1ENR1_RTCAPBEN RCC_APB1ENR1_RTCAPBEN_Msk 10134 #define RCC_APB1ENR1_WWDGEN_Pos (11U) 10135 #define RCC_APB1ENR1_WWDGEN_Msk (0x1UL << RCC_APB1ENR1_WWDGEN_Pos) /*!< 0x00000800 */ 10136 #define RCC_APB1ENR1_WWDGEN RCC_APB1ENR1_WWDGEN_Msk 10137 #define RCC_APB1ENR1_SPI2EN_Pos (14U) 10138 #define RCC_APB1ENR1_SPI2EN_Msk (0x1UL << RCC_APB1ENR1_SPI2EN_Pos) /*!< 0x00004000 */ 10139 #define RCC_APB1ENR1_SPI2EN RCC_APB1ENR1_SPI2EN_Msk 10140 #define RCC_APB1ENR1_SPI3EN_Pos (15U) 10141 #define RCC_APB1ENR1_SPI3EN_Msk (0x1UL << RCC_APB1ENR1_SPI3EN_Pos) /*!< 0x00008000 */ 10142 #define RCC_APB1ENR1_SPI3EN RCC_APB1ENR1_SPI3EN_Msk 10143 #define RCC_APB1ENR1_USART2EN_Pos (17U) 10144 #define RCC_APB1ENR1_USART2EN_Msk (0x1UL << RCC_APB1ENR1_USART2EN_Pos) /*!< 0x00020000 */ 10145 #define RCC_APB1ENR1_USART2EN RCC_APB1ENR1_USART2EN_Msk 10146 #define RCC_APB1ENR1_USART3EN_Pos (18U) 10147 #define RCC_APB1ENR1_USART3EN_Msk (0x1UL << RCC_APB1ENR1_USART3EN_Pos) /*!< 0x00040000 */ 10148 #define RCC_APB1ENR1_USART3EN RCC_APB1ENR1_USART3EN_Msk 10149 #define RCC_APB1ENR1_UART4EN_Pos (19U) 10150 #define RCC_APB1ENR1_UART4EN_Msk (0x1UL << RCC_APB1ENR1_UART4EN_Pos) /*!< 0x00080000 */ 10151 #define RCC_APB1ENR1_UART4EN RCC_APB1ENR1_UART4EN_Msk 10152 #define RCC_APB1ENR1_I2C1EN_Pos (21U) 10153 #define RCC_APB1ENR1_I2C1EN_Msk (0x1UL << RCC_APB1ENR1_I2C1EN_Pos) /*!< 0x00200000 */ 10154 #define RCC_APB1ENR1_I2C1EN RCC_APB1ENR1_I2C1EN_Msk 10155 #define RCC_APB1ENR1_I2C2EN_Pos (22U) 10156 #define RCC_APB1ENR1_I2C2EN_Msk (0x1UL << RCC_APB1ENR1_I2C2EN_Pos) /*!< 0x00400000 */ 10157 #define RCC_APB1ENR1_I2C2EN RCC_APB1ENR1_I2C2EN_Msk 10158 #define RCC_APB1ENR1_I2C3EN_Pos (23U) 10159 #define RCC_APB1ENR1_I2C3EN_Msk (0x1UL << RCC_APB1ENR1_I2C3EN_Pos) /*!< 0x00800000 */ 10160 #define RCC_APB1ENR1_I2C3EN RCC_APB1ENR1_I2C3EN_Msk 10161 #define RCC_APB1ENR1_CRSEN_Pos (24U) 10162 #define RCC_APB1ENR1_CRSEN_Msk (0x1UL << RCC_APB1ENR1_CRSEN_Pos) /*!< 0x01000000 */ 10163 #define RCC_APB1ENR1_CRSEN RCC_APB1ENR1_CRSEN_Msk 10164 #define RCC_APB1ENR1_CAN1EN_Pos (25U) 10165 #define RCC_APB1ENR1_CAN1EN_Msk (0x1UL << RCC_APB1ENR1_CAN1EN_Pos) /*!< 0x02000000 */ 10166 #define RCC_APB1ENR1_CAN1EN RCC_APB1ENR1_CAN1EN_Msk 10167 #define RCC_APB1ENR1_USBFSEN_Pos (26U) 10168 #define RCC_APB1ENR1_USBFSEN_Msk (0x1UL << RCC_APB1ENR1_USBFSEN_Pos) /*!< 0x04000000 */ 10169 #define RCC_APB1ENR1_USBFSEN RCC_APB1ENR1_USBFSEN_Msk 10170 #define RCC_APB1ENR1_PWREN_Pos (28U) 10171 #define RCC_APB1ENR1_PWREN_Msk (0x1UL << RCC_APB1ENR1_PWREN_Pos) /*!< 0x10000000 */ 10172 #define RCC_APB1ENR1_PWREN RCC_APB1ENR1_PWREN_Msk 10173 #define RCC_APB1ENR1_DAC1EN_Pos (29U) 10174 #define RCC_APB1ENR1_DAC1EN_Msk (0x1UL << RCC_APB1ENR1_DAC1EN_Pos) /*!< 0x20000000 */ 10175 #define RCC_APB1ENR1_DAC1EN RCC_APB1ENR1_DAC1EN_Msk 10176 #define RCC_APB1ENR1_OPAMPEN_Pos (30U) 10177 #define RCC_APB1ENR1_OPAMPEN_Msk (0x1UL << RCC_APB1ENR1_OPAMPEN_Pos) /*!< 0x40000000 */ 10178 #define RCC_APB1ENR1_OPAMPEN RCC_APB1ENR1_OPAMPEN_Msk 10179 #define RCC_APB1ENR1_LPTIM1EN_Pos (31U) 10180 #define RCC_APB1ENR1_LPTIM1EN_Msk (0x1UL << RCC_APB1ENR1_LPTIM1EN_Pos) /*!< 0x80000000 */ 10181 #define RCC_APB1ENR1_LPTIM1EN RCC_APB1ENR1_LPTIM1EN_Msk 10182 10183 /******************** Bit definition for RCC_APB1RSTR2 register **************/ 10184 #define RCC_APB1ENR2_LPUART1EN_Pos (0U) 10185 #define RCC_APB1ENR2_LPUART1EN_Msk (0x1UL << RCC_APB1ENR2_LPUART1EN_Pos) /*!< 0x00000001 */ 10186 #define RCC_APB1ENR2_LPUART1EN RCC_APB1ENR2_LPUART1EN_Msk 10187 #define RCC_APB1ENR2_I2C4EN_Pos (1U) 10188 #define RCC_APB1ENR2_I2C4EN_Msk (0x1UL << RCC_APB1ENR2_I2C4EN_Pos) /*!< 0x00000002 */ 10189 #define RCC_APB1ENR2_I2C4EN RCC_APB1ENR2_I2C4EN_Msk 10190 #define RCC_APB1ENR2_LPTIM2EN_Pos (5U) 10191 #define RCC_APB1ENR2_LPTIM2EN_Msk (0x1UL << RCC_APB1ENR2_LPTIM2EN_Pos) /*!< 0x00000020 */ 10192 #define RCC_APB1ENR2_LPTIM2EN RCC_APB1ENR2_LPTIM2EN_Msk 10193 10194 /******************** Bit definition for RCC_APB2ENR register ***************/ 10195 #define RCC_APB2ENR_SYSCFGEN_Pos (0U) 10196 #define RCC_APB2ENR_SYSCFGEN_Msk (0x1UL << RCC_APB2ENR_SYSCFGEN_Pos) /*!< 0x00000001 */ 10197 #define RCC_APB2ENR_SYSCFGEN RCC_APB2ENR_SYSCFGEN_Msk 10198 #define RCC_APB2ENR_FWEN_Pos (7U) 10199 #define RCC_APB2ENR_FWEN_Msk (0x1UL << RCC_APB2ENR_FWEN_Pos) /*!< 0x00000080 */ 10200 #define RCC_APB2ENR_FWEN RCC_APB2ENR_FWEN_Msk 10201 #define RCC_APB2ENR_SDMMC1EN_Pos (10U) 10202 #define RCC_APB2ENR_SDMMC1EN_Msk (0x1UL << RCC_APB2ENR_SDMMC1EN_Pos) /*!< 0x00000400 */ 10203 #define RCC_APB2ENR_SDMMC1EN RCC_APB2ENR_SDMMC1EN_Msk 10204 #define RCC_APB2ENR_TIM1EN_Pos (11U) 10205 #define RCC_APB2ENR_TIM1EN_Msk (0x1UL << RCC_APB2ENR_TIM1EN_Pos) /*!< 0x00000800 */ 10206 #define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk 10207 #define RCC_APB2ENR_SPI1EN_Pos (12U) 10208 #define RCC_APB2ENR_SPI1EN_Msk (0x1UL << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */ 10209 #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk 10210 #define RCC_APB2ENR_USART1EN_Pos (14U) 10211 #define RCC_APB2ENR_USART1EN_Msk (0x1UL << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00004000 */ 10212 #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk 10213 #define RCC_APB2ENR_TIM15EN_Pos (16U) 10214 #define RCC_APB2ENR_TIM15EN_Msk (0x1UL << RCC_APB2ENR_TIM15EN_Pos) /*!< 0x00010000 */ 10215 #define RCC_APB2ENR_TIM15EN RCC_APB2ENR_TIM15EN_Msk 10216 #define RCC_APB2ENR_TIM16EN_Pos (17U) 10217 #define RCC_APB2ENR_TIM16EN_Msk (0x1UL << RCC_APB2ENR_TIM16EN_Pos) /*!< 0x00020000 */ 10218 #define RCC_APB2ENR_TIM16EN RCC_APB2ENR_TIM16EN_Msk 10219 #define RCC_APB2ENR_SAI1EN_Pos (21U) 10220 #define RCC_APB2ENR_SAI1EN_Msk (0x1UL << RCC_APB2ENR_SAI1EN_Pos) /*!< 0x00200000 */ 10221 #define RCC_APB2ENR_SAI1EN RCC_APB2ENR_SAI1EN_Msk 10222 #define RCC_APB2ENR_DFSDM1EN_Pos (24U) 10223 #define RCC_APB2ENR_DFSDM1EN_Msk (0x1UL << RCC_APB2ENR_DFSDM1EN_Pos) /*!< 0x01000000 */ 10224 #define RCC_APB2ENR_DFSDM1EN RCC_APB2ENR_DFSDM1EN_Msk 10225 10226 /******************** Bit definition for RCC_AHB1SMENR register ***************/ 10227 #define RCC_AHB1SMENR_DMA1SMEN_Pos (0U) 10228 #define RCC_AHB1SMENR_DMA1SMEN_Msk (0x1UL << RCC_AHB1SMENR_DMA1SMEN_Pos) /*!< 0x00000001 */ 10229 #define RCC_AHB1SMENR_DMA1SMEN RCC_AHB1SMENR_DMA1SMEN_Msk 10230 #define RCC_AHB1SMENR_DMA2SMEN_Pos (1U) 10231 #define RCC_AHB1SMENR_DMA2SMEN_Msk (0x1UL << RCC_AHB1SMENR_DMA2SMEN_Pos) /*!< 0x00000002 */ 10232 #define RCC_AHB1SMENR_DMA2SMEN RCC_AHB1SMENR_DMA2SMEN_Msk 10233 #define RCC_AHB1SMENR_FLASHSMEN_Pos (8U) 10234 #define RCC_AHB1SMENR_FLASHSMEN_Msk (0x1UL << RCC_AHB1SMENR_FLASHSMEN_Pos) /*!< 0x00000100 */ 10235 #define RCC_AHB1SMENR_FLASHSMEN RCC_AHB1SMENR_FLASHSMEN_Msk 10236 #define RCC_AHB1SMENR_SRAM1SMEN_Pos (9U) 10237 #define RCC_AHB1SMENR_SRAM1SMEN_Msk (0x1UL << RCC_AHB1SMENR_SRAM1SMEN_Pos) /*!< 0x00000200 */ 10238 #define RCC_AHB1SMENR_SRAM1SMEN RCC_AHB1SMENR_SRAM1SMEN_Msk 10239 #define RCC_AHB1SMENR_CRCSMEN_Pos (12U) 10240 #define RCC_AHB1SMENR_CRCSMEN_Msk (0x1UL << RCC_AHB1SMENR_CRCSMEN_Pos) /*!< 0x00001000 */ 10241 #define RCC_AHB1SMENR_CRCSMEN RCC_AHB1SMENR_CRCSMEN_Msk 10242 #define RCC_AHB1SMENR_TSCSMEN_Pos (16U) 10243 #define RCC_AHB1SMENR_TSCSMEN_Msk (0x1UL << RCC_AHB1SMENR_TSCSMEN_Pos) /*!< 0x00010000 */ 10244 #define RCC_AHB1SMENR_TSCSMEN RCC_AHB1SMENR_TSCSMEN_Msk 10245 10246 /******************** Bit definition for RCC_AHB2SMENR register *************/ 10247 #define RCC_AHB2SMENR_GPIOASMEN_Pos (0U) 10248 #define RCC_AHB2SMENR_GPIOASMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOASMEN_Pos) /*!< 0x00000001 */ 10249 #define RCC_AHB2SMENR_GPIOASMEN RCC_AHB2SMENR_GPIOASMEN_Msk 10250 #define RCC_AHB2SMENR_GPIOBSMEN_Pos (1U) 10251 #define RCC_AHB2SMENR_GPIOBSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOBSMEN_Pos) /*!< 0x00000002 */ 10252 #define RCC_AHB2SMENR_GPIOBSMEN RCC_AHB2SMENR_GPIOBSMEN_Msk 10253 #define RCC_AHB2SMENR_GPIOCSMEN_Pos (2U) 10254 #define RCC_AHB2SMENR_GPIOCSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOCSMEN_Pos) /*!< 0x00000004 */ 10255 #define RCC_AHB2SMENR_GPIOCSMEN RCC_AHB2SMENR_GPIOCSMEN_Msk 10256 #define RCC_AHB2SMENR_GPIODSMEN_Pos (3U) 10257 #define RCC_AHB2SMENR_GPIODSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIODSMEN_Pos) /*!< 0x00000008 */ 10258 #define RCC_AHB2SMENR_GPIODSMEN RCC_AHB2SMENR_GPIODSMEN_Msk 10259 #define RCC_AHB2SMENR_GPIOESMEN_Pos (4U) 10260 #define RCC_AHB2SMENR_GPIOESMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOESMEN_Pos) /*!< 0x00000010 */ 10261 #define RCC_AHB2SMENR_GPIOESMEN RCC_AHB2SMENR_GPIOESMEN_Msk 10262 #define RCC_AHB2SMENR_GPIOHSMEN_Pos (7U) 10263 #define RCC_AHB2SMENR_GPIOHSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOHSMEN_Pos) /*!< 0x00000080 */ 10264 #define RCC_AHB2SMENR_GPIOHSMEN RCC_AHB2SMENR_GPIOHSMEN_Msk 10265 #define RCC_AHB2SMENR_SRAM2SMEN_Pos (9U) 10266 #define RCC_AHB2SMENR_SRAM2SMEN_Msk (0x1UL << RCC_AHB2SMENR_SRAM2SMEN_Pos) /*!< 0x00000200 */ 10267 #define RCC_AHB2SMENR_SRAM2SMEN RCC_AHB2SMENR_SRAM2SMEN_Msk 10268 #define RCC_AHB2SMENR_ADCSMEN_Pos (13U) 10269 #define RCC_AHB2SMENR_ADCSMEN_Msk (0x1UL << RCC_AHB2SMENR_ADCSMEN_Pos) /*!< 0x00002000 */ 10270 #define RCC_AHB2SMENR_ADCSMEN RCC_AHB2SMENR_ADCSMEN_Msk 10271 #define RCC_AHB2SMENR_RNGSMEN_Pos (18U) 10272 #define RCC_AHB2SMENR_RNGSMEN_Msk (0x1UL << RCC_AHB2SMENR_RNGSMEN_Pos) /*!< 0x00040000 */ 10273 #define RCC_AHB2SMENR_RNGSMEN RCC_AHB2SMENR_RNGSMEN_Msk 10274 10275 /******************** Bit definition for RCC_AHB3SMENR register *************/ 10276 #define RCC_AHB3SMENR_QSPISMEN_Pos (8U) 10277 #define RCC_AHB3SMENR_QSPISMEN_Msk (0x1UL << RCC_AHB3SMENR_QSPISMEN_Pos) /*!< 0x00000100 */ 10278 #define RCC_AHB3SMENR_QSPISMEN RCC_AHB3SMENR_QSPISMEN_Msk 10279 10280 /******************** Bit definition for RCC_APB1SMENR1 register *************/ 10281 #define RCC_APB1SMENR1_TIM2SMEN_Pos (0U) 10282 #define RCC_APB1SMENR1_TIM2SMEN_Msk (0x1UL << RCC_APB1SMENR1_TIM2SMEN_Pos) /*!< 0x00000001 */ 10283 #define RCC_APB1SMENR1_TIM2SMEN RCC_APB1SMENR1_TIM2SMEN_Msk 10284 #define RCC_APB1SMENR1_TIM3SMEN_Pos (1U) 10285 #define RCC_APB1SMENR1_TIM3SMEN_Msk (0x1UL << RCC_APB1SMENR1_TIM3SMEN_Pos) /*!< 0x00000002 */ 10286 #define RCC_APB1SMENR1_TIM3SMEN RCC_APB1SMENR1_TIM3SMEN_Msk 10287 #define RCC_APB1SMENR1_TIM6SMEN_Pos (4U) 10288 #define RCC_APB1SMENR1_TIM6SMEN_Msk (0x1UL << RCC_APB1SMENR1_TIM6SMEN_Pos) /*!< 0x00000010 */ 10289 #define RCC_APB1SMENR1_TIM6SMEN RCC_APB1SMENR1_TIM6SMEN_Msk 10290 #define RCC_APB1SMENR1_RTCAPBSMEN_Pos (10U) 10291 #define RCC_APB1SMENR1_RTCAPBSMEN_Msk (0x1UL << RCC_APB1SMENR1_RTCAPBSMEN_Pos) /*!< 0x00000400 */ 10292 #define RCC_APB1SMENR1_RTCAPBSMEN RCC_APB1SMENR1_RTCAPBSMEN_Msk 10293 #define RCC_APB1SMENR1_WWDGSMEN_Pos (11U) 10294 #define RCC_APB1SMENR1_WWDGSMEN_Msk (0x1UL << RCC_APB1SMENR1_WWDGSMEN_Pos) /*!< 0x00000800 */ 10295 #define RCC_APB1SMENR1_WWDGSMEN RCC_APB1SMENR1_WWDGSMEN_Msk 10296 #define RCC_APB1SMENR1_SPI2SMEN_Pos (14U) 10297 #define RCC_APB1SMENR1_SPI2SMEN_Msk (0x1UL << RCC_APB1SMENR1_SPI2SMEN_Pos) /*!< 0x00004000 */ 10298 #define RCC_APB1SMENR1_SPI2SMEN RCC_APB1SMENR1_SPI2SMEN_Msk 10299 #define RCC_APB1SMENR1_SPI3SMEN_Pos (15U) 10300 #define RCC_APB1SMENR1_SPI3SMEN_Msk (0x1UL << RCC_APB1SMENR1_SPI3SMEN_Pos) /*!< 0x00008000 */ 10301 #define RCC_APB1SMENR1_SPI3SMEN RCC_APB1SMENR1_SPI3SMEN_Msk 10302 #define RCC_APB1SMENR1_USART2SMEN_Pos (17U) 10303 #define RCC_APB1SMENR1_USART2SMEN_Msk (0x1UL << RCC_APB1SMENR1_USART2SMEN_Pos) /*!< 0x00020000 */ 10304 #define RCC_APB1SMENR1_USART2SMEN RCC_APB1SMENR1_USART2SMEN_Msk 10305 #define RCC_APB1SMENR1_USART3SMEN_Pos (18U) 10306 #define RCC_APB1SMENR1_USART3SMEN_Msk (0x1UL << RCC_APB1SMENR1_USART3SMEN_Pos) /*!< 0x00040000 */ 10307 #define RCC_APB1SMENR1_USART3SMEN RCC_APB1SMENR1_USART3SMEN_Msk 10308 #define RCC_APB1SMENR1_UART4SMEN_Pos (19U) 10309 #define RCC_APB1SMENR1_UART4SMEN_Msk (0x1UL << RCC_APB1SMENR1_UART4SMEN_Pos) /*!< 0x00080000 */ 10310 #define RCC_APB1SMENR1_UART4SMEN RCC_APB1SMENR1_UART4SMEN_Msk 10311 #define RCC_APB1SMENR1_I2C1SMEN_Pos (21U) 10312 #define RCC_APB1SMENR1_I2C1SMEN_Msk (0x1UL << RCC_APB1SMENR1_I2C1SMEN_Pos) /*!< 0x00200000 */ 10313 #define RCC_APB1SMENR1_I2C1SMEN RCC_APB1SMENR1_I2C1SMEN_Msk 10314 #define RCC_APB1SMENR1_I2C2SMEN_Pos (22U) 10315 #define RCC_APB1SMENR1_I2C2SMEN_Msk (0x1UL << RCC_APB1SMENR1_I2C2SMEN_Pos) /*!< 0x00400000 */ 10316 #define RCC_APB1SMENR1_I2C2SMEN RCC_APB1SMENR1_I2C2SMEN_Msk 10317 #define RCC_APB1SMENR1_I2C3SMEN_Pos (23U) 10318 #define RCC_APB1SMENR1_I2C3SMEN_Msk (0x1UL << RCC_APB1SMENR1_I2C3SMEN_Pos) /*!< 0x00800000 */ 10319 #define RCC_APB1SMENR1_I2C3SMEN RCC_APB1SMENR1_I2C3SMEN_Msk 10320 #define RCC_APB1SMENR1_CRSSMEN_Pos (24U) 10321 #define RCC_APB1SMENR1_CRSSMEN_Msk (0x1UL << RCC_APB1SMENR1_CRSSMEN_Pos) /*!< 0x01000000 */ 10322 #define RCC_APB1SMENR1_CRSSMEN RCC_APB1SMENR1_CRSSMEN_Msk 10323 #define RCC_APB1SMENR1_CAN1SMEN_Pos (25U) 10324 #define RCC_APB1SMENR1_CAN1SMEN_Msk (0x1UL << RCC_APB1SMENR1_CAN1SMEN_Pos) /*!< 0x02000000 */ 10325 #define RCC_APB1SMENR1_CAN1SMEN RCC_APB1SMENR1_CAN1SMEN_Msk 10326 #define RCC_APB1SMENR1_USBFSSMEN_Pos (26U) 10327 #define RCC_APB1SMENR1_USBFSSMEN_Msk (0x1UL << RCC_APB1SMENR1_USBFSSMEN_Pos) /*!< 0x04000000 */ 10328 #define RCC_APB1SMENR1_USBFSSMEN RCC_APB1SMENR1_USBFSSMEN_Msk 10329 #define RCC_APB1SMENR1_PWRSMEN_Pos (28U) 10330 #define RCC_APB1SMENR1_PWRSMEN_Msk (0x1UL << RCC_APB1SMENR1_PWRSMEN_Pos) /*!< 0x10000000 */ 10331 #define RCC_APB1SMENR1_PWRSMEN RCC_APB1SMENR1_PWRSMEN_Msk 10332 #define RCC_APB1SMENR1_DAC1SMEN_Pos (29U) 10333 #define RCC_APB1SMENR1_DAC1SMEN_Msk (0x1UL << RCC_APB1SMENR1_DAC1SMEN_Pos) /*!< 0x20000000 */ 10334 #define RCC_APB1SMENR1_DAC1SMEN RCC_APB1SMENR1_DAC1SMEN_Msk 10335 #define RCC_APB1SMENR1_OPAMPSMEN_Pos (30U) 10336 #define RCC_APB1SMENR1_OPAMPSMEN_Msk (0x1UL << RCC_APB1SMENR1_OPAMPSMEN_Pos) /*!< 0x40000000 */ 10337 #define RCC_APB1SMENR1_OPAMPSMEN RCC_APB1SMENR1_OPAMPSMEN_Msk 10338 #define RCC_APB1SMENR1_LPTIM1SMEN_Pos (31U) 10339 #define RCC_APB1SMENR1_LPTIM1SMEN_Msk (0x1UL << RCC_APB1SMENR1_LPTIM1SMEN_Pos) /*!< 0x80000000 */ 10340 #define RCC_APB1SMENR1_LPTIM1SMEN RCC_APB1SMENR1_LPTIM1SMEN_Msk 10341 10342 /******************** Bit definition for RCC_APB1SMENR2 register *************/ 10343 #define RCC_APB1SMENR2_LPUART1SMEN_Pos (0U) 10344 #define RCC_APB1SMENR2_LPUART1SMEN_Msk (0x1UL << RCC_APB1SMENR2_LPUART1SMEN_Pos) /*!< 0x00000001 */ 10345 #define RCC_APB1SMENR2_LPUART1SMEN RCC_APB1SMENR2_LPUART1SMEN_Msk 10346 #define RCC_APB1SMENR2_I2C4SMEN_Pos (1U) 10347 #define RCC_APB1SMENR2_I2C4SMEN_Msk (0x1UL << RCC_APB1SMENR2_I2C4SMEN_Pos) /*!< 0x00000002 */ 10348 #define RCC_APB1SMENR2_I2C4SMEN RCC_APB1SMENR2_I2C4SMEN_Msk 10349 #define RCC_APB1SMENR2_LPTIM2SMEN_Pos (5U) 10350 #define RCC_APB1SMENR2_LPTIM2SMEN_Msk (0x1UL << RCC_APB1SMENR2_LPTIM2SMEN_Pos) /*!< 0x00000020 */ 10351 #define RCC_APB1SMENR2_LPTIM2SMEN RCC_APB1SMENR2_LPTIM2SMEN_Msk 10352 10353 /******************** Bit definition for RCC_APB2SMENR register *************/ 10354 #define RCC_APB2SMENR_SYSCFGSMEN_Pos (0U) 10355 #define RCC_APB2SMENR_SYSCFGSMEN_Msk (0x1UL << RCC_APB2SMENR_SYSCFGSMEN_Pos) /*!< 0x00000001 */ 10356 #define RCC_APB2SMENR_SYSCFGSMEN RCC_APB2SMENR_SYSCFGSMEN_Msk 10357 #define RCC_APB2SMENR_SDMMC1SMEN_Pos (10U) 10358 #define RCC_APB2SMENR_SDMMC1SMEN_Msk (0x1UL << RCC_APB2SMENR_SDMMC1SMEN_Pos) /*!< 0x00000400 */ 10359 #define RCC_APB2SMENR_SDMMC1SMEN RCC_APB2SMENR_SDMMC1SMEN_Msk 10360 #define RCC_APB2SMENR_TIM1SMEN_Pos (11U) 10361 #define RCC_APB2SMENR_TIM1SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM1SMEN_Pos) /*!< 0x00000800 */ 10362 #define RCC_APB2SMENR_TIM1SMEN RCC_APB2SMENR_TIM1SMEN_Msk 10363 #define RCC_APB2SMENR_SPI1SMEN_Pos (12U) 10364 #define RCC_APB2SMENR_SPI1SMEN_Msk (0x1UL << RCC_APB2SMENR_SPI1SMEN_Pos) /*!< 0x00001000 */ 10365 #define RCC_APB2SMENR_SPI1SMEN RCC_APB2SMENR_SPI1SMEN_Msk 10366 #define RCC_APB2SMENR_USART1SMEN_Pos (14U) 10367 #define RCC_APB2SMENR_USART1SMEN_Msk (0x1UL << RCC_APB2SMENR_USART1SMEN_Pos) /*!< 0x00004000 */ 10368 #define RCC_APB2SMENR_USART1SMEN RCC_APB2SMENR_USART1SMEN_Msk 10369 #define RCC_APB2SMENR_TIM15SMEN_Pos (16U) 10370 #define RCC_APB2SMENR_TIM15SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM15SMEN_Pos) /*!< 0x00010000 */ 10371 #define RCC_APB2SMENR_TIM15SMEN RCC_APB2SMENR_TIM15SMEN_Msk 10372 #define RCC_APB2SMENR_TIM16SMEN_Pos (17U) 10373 #define RCC_APB2SMENR_TIM16SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM16SMEN_Pos) /*!< 0x00020000 */ 10374 #define RCC_APB2SMENR_TIM16SMEN RCC_APB2SMENR_TIM16SMEN_Msk 10375 #define RCC_APB2SMENR_SAI1SMEN_Pos (21U) 10376 #define RCC_APB2SMENR_SAI1SMEN_Msk (0x1UL << RCC_APB2SMENR_SAI1SMEN_Pos) /*!< 0x00200000 */ 10377 #define RCC_APB2SMENR_SAI1SMEN RCC_APB2SMENR_SAI1SMEN_Msk 10378 #define RCC_APB2SMENR_DFSDM1SMEN_Pos (24U) 10379 #define RCC_APB2SMENR_DFSDM1SMEN_Msk (0x1UL << RCC_APB2SMENR_DFSDM1SMEN_Pos) /*!< 0x01000000 */ 10380 #define RCC_APB2SMENR_DFSDM1SMEN RCC_APB2SMENR_DFSDM1SMEN_Msk 10381 10382 /******************** Bit definition for RCC_CCIPR register ******************/ 10383 #define RCC_CCIPR_USART1SEL_Pos (0U) 10384 #define RCC_CCIPR_USART1SEL_Msk (0x3UL << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000003 */ 10385 #define RCC_CCIPR_USART1SEL RCC_CCIPR_USART1SEL_Msk 10386 #define RCC_CCIPR_USART1SEL_0 (0x1UL << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000001 */ 10387 #define RCC_CCIPR_USART1SEL_1 (0x2UL << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000002 */ 10388 10389 #define RCC_CCIPR_USART2SEL_Pos (2U) 10390 #define RCC_CCIPR_USART2SEL_Msk (0x3UL << RCC_CCIPR_USART2SEL_Pos) /*!< 0x0000000C */ 10391 #define RCC_CCIPR_USART2SEL RCC_CCIPR_USART2SEL_Msk 10392 #define RCC_CCIPR_USART2SEL_0 (0x1UL << RCC_CCIPR_USART2SEL_Pos) /*!< 0x00000004 */ 10393 #define RCC_CCIPR_USART2SEL_1 (0x2UL << RCC_CCIPR_USART2SEL_Pos) /*!< 0x00000008 */ 10394 10395 #define RCC_CCIPR_USART3SEL_Pos (4U) 10396 #define RCC_CCIPR_USART3SEL_Msk (0x3UL << RCC_CCIPR_USART3SEL_Pos) /*!< 0x00000030 */ 10397 #define RCC_CCIPR_USART3SEL RCC_CCIPR_USART3SEL_Msk 10398 #define RCC_CCIPR_USART3SEL_0 (0x1UL << RCC_CCIPR_USART3SEL_Pos) /*!< 0x00000010 */ 10399 #define RCC_CCIPR_USART3SEL_1 (0x2UL << RCC_CCIPR_USART3SEL_Pos) /*!< 0x00000020 */ 10400 10401 #define RCC_CCIPR_UART4SEL_Pos (6U) 10402 #define RCC_CCIPR_UART4SEL_Msk (0x3UL << RCC_CCIPR_UART4SEL_Pos) /*!< 0x000000C0 */ 10403 #define RCC_CCIPR_UART4SEL RCC_CCIPR_UART4SEL_Msk 10404 #define RCC_CCIPR_UART4SEL_0 (0x1UL << RCC_CCIPR_UART4SEL_Pos) /*!< 0x00000040 */ 10405 #define RCC_CCIPR_UART4SEL_1 (0x2UL << RCC_CCIPR_UART4SEL_Pos) /*!< 0x00000080 */ 10406 10407 #define RCC_CCIPR_LPUART1SEL_Pos (10U) 10408 #define RCC_CCIPR_LPUART1SEL_Msk (0x3UL << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x00000C00 */ 10409 #define RCC_CCIPR_LPUART1SEL RCC_CCIPR_LPUART1SEL_Msk 10410 #define RCC_CCIPR_LPUART1SEL_0 (0x1UL << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x00000400 */ 10411 #define RCC_CCIPR_LPUART1SEL_1 (0x2UL << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x00000800 */ 10412 10413 #define RCC_CCIPR_I2C1SEL_Pos (12U) 10414 #define RCC_CCIPR_I2C1SEL_Msk (0x3UL << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00003000 */ 10415 #define RCC_CCIPR_I2C1SEL RCC_CCIPR_I2C1SEL_Msk 10416 #define RCC_CCIPR_I2C1SEL_0 (0x1UL << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00001000 */ 10417 #define RCC_CCIPR_I2C1SEL_1 (0x2UL << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00002000 */ 10418 10419 #define RCC_CCIPR_I2C2SEL_Pos (14U) 10420 #define RCC_CCIPR_I2C2SEL_Msk (0x3UL << RCC_CCIPR_I2C2SEL_Pos) /*!< 0x0000C000 */ 10421 #define RCC_CCIPR_I2C2SEL RCC_CCIPR_I2C2SEL_Msk 10422 #define RCC_CCIPR_I2C2SEL_0 (0x1UL << RCC_CCIPR_I2C2SEL_Pos) /*!< 0x00004000 */ 10423 #define RCC_CCIPR_I2C2SEL_1 (0x2UL << RCC_CCIPR_I2C2SEL_Pos) /*!< 0x00008000 */ 10424 10425 #define RCC_CCIPR_I2C3SEL_Pos (16U) 10426 #define RCC_CCIPR_I2C3SEL_Msk (0x3UL << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00030000 */ 10427 #define RCC_CCIPR_I2C3SEL RCC_CCIPR_I2C3SEL_Msk 10428 #define RCC_CCIPR_I2C3SEL_0 (0x1UL << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00010000 */ 10429 #define RCC_CCIPR_I2C3SEL_1 (0x2UL << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00020000 */ 10430 10431 #define RCC_CCIPR_LPTIM1SEL_Pos (18U) 10432 #define RCC_CCIPR_LPTIM1SEL_Msk (0x3UL << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x000C0000 */ 10433 #define RCC_CCIPR_LPTIM1SEL RCC_CCIPR_LPTIM1SEL_Msk 10434 #define RCC_CCIPR_LPTIM1SEL_0 (0x1UL << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x00040000 */ 10435 #define RCC_CCIPR_LPTIM1SEL_1 (0x2UL << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x00080000 */ 10436 10437 #define RCC_CCIPR_LPTIM2SEL_Pos (20U) 10438 #define RCC_CCIPR_LPTIM2SEL_Msk (0x3UL << RCC_CCIPR_LPTIM2SEL_Pos) /*!< 0x00300000 */ 10439 #define RCC_CCIPR_LPTIM2SEL RCC_CCIPR_LPTIM2SEL_Msk 10440 #define RCC_CCIPR_LPTIM2SEL_0 (0x1UL << RCC_CCIPR_LPTIM2SEL_Pos) /*!< 0x00100000 */ 10441 #define RCC_CCIPR_LPTIM2SEL_1 (0x2UL << RCC_CCIPR_LPTIM2SEL_Pos) /*!< 0x00200000 */ 10442 10443 #define RCC_CCIPR_SAI1SEL_Pos (22U) 10444 #define RCC_CCIPR_SAI1SEL_Msk (0x3UL << RCC_CCIPR_SAI1SEL_Pos) /*!< 0x00C00000 */ 10445 #define RCC_CCIPR_SAI1SEL RCC_CCIPR_SAI1SEL_Msk 10446 #define RCC_CCIPR_SAI1SEL_0 (0x1UL << RCC_CCIPR_SAI1SEL_Pos) /*!< 0x00400000 */ 10447 #define RCC_CCIPR_SAI1SEL_1 (0x2UL << RCC_CCIPR_SAI1SEL_Pos) /*!< 0x00800000 */ 10448 10449 #define RCC_CCIPR_CLK48SEL_Pos (26U) 10450 #define RCC_CCIPR_CLK48SEL_Msk (0x3UL << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x0C000000 */ 10451 #define RCC_CCIPR_CLK48SEL RCC_CCIPR_CLK48SEL_Msk 10452 #define RCC_CCIPR_CLK48SEL_0 (0x1UL << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x04000000 */ 10453 #define RCC_CCIPR_CLK48SEL_1 (0x2UL << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x08000000 */ 10454 10455 #define RCC_CCIPR_ADCSEL_Pos (28U) 10456 #define RCC_CCIPR_ADCSEL_Msk (0x3UL << RCC_CCIPR_ADCSEL_Pos) /*!< 0x30000000 */ 10457 #define RCC_CCIPR_ADCSEL RCC_CCIPR_ADCSEL_Msk 10458 #define RCC_CCIPR_ADCSEL_0 (0x1UL << RCC_CCIPR_ADCSEL_Pos) /*!< 0x10000000 */ 10459 #define RCC_CCIPR_ADCSEL_1 (0x2UL << RCC_CCIPR_ADCSEL_Pos) /*!< 0x20000000 */ 10460 10461 #define RCC_CCIPR_DFSDM1SEL_Pos (31U) 10462 #define RCC_CCIPR_DFSDM1SEL_Msk (0x1UL << RCC_CCIPR_DFSDM1SEL_Pos) /*!< 0x80000000 */ 10463 #define RCC_CCIPR_DFSDM1SEL RCC_CCIPR_DFSDM1SEL_Msk 10464 10465 /******************** Bit definition for RCC_BDCR register ******************/ 10466 #define RCC_BDCR_LSEON_Pos (0U) 10467 #define RCC_BDCR_LSEON_Msk (0x1UL << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */ 10468 #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk 10469 #define RCC_BDCR_LSERDY_Pos (1U) 10470 #define RCC_BDCR_LSERDY_Msk (0x1UL << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */ 10471 #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk 10472 #define RCC_BDCR_LSEBYP_Pos (2U) 10473 #define RCC_BDCR_LSEBYP_Msk (0x1UL << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */ 10474 #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk 10475 10476 #define RCC_BDCR_LSEDRV_Pos (3U) 10477 #define RCC_BDCR_LSEDRV_Msk (0x3UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000018 */ 10478 #define RCC_BDCR_LSEDRV RCC_BDCR_LSEDRV_Msk 10479 #define RCC_BDCR_LSEDRV_0 (0x1UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000008 */ 10480 #define RCC_BDCR_LSEDRV_1 (0x2UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000010 */ 10481 10482 #define RCC_BDCR_LSECSSON_Pos (5U) 10483 #define RCC_BDCR_LSECSSON_Msk (0x1UL << RCC_BDCR_LSECSSON_Pos) /*!< 0x00000020 */ 10484 #define RCC_BDCR_LSECSSON RCC_BDCR_LSECSSON_Msk 10485 #define RCC_BDCR_LSECSSD_Pos (6U) 10486 #define RCC_BDCR_LSECSSD_Msk (0x1UL << RCC_BDCR_LSECSSD_Pos) /*!< 0x00000040 */ 10487 #define RCC_BDCR_LSECSSD RCC_BDCR_LSECSSD_Msk 10488 10489 #define RCC_BDCR_RTCSEL_Pos (8U) 10490 #define RCC_BDCR_RTCSEL_Msk (0x3UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */ 10491 #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk 10492 #define RCC_BDCR_RTCSEL_0 (0x1UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */ 10493 #define RCC_BDCR_RTCSEL_1 (0x2UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */ 10494 10495 #define RCC_BDCR_RTCEN_Pos (15U) 10496 #define RCC_BDCR_RTCEN_Msk (0x1UL << RCC_BDCR_RTCEN_Pos) /*!< 0x00008000 */ 10497 #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk 10498 #define RCC_BDCR_BDRST_Pos (16U) 10499 #define RCC_BDCR_BDRST_Msk (0x1UL << RCC_BDCR_BDRST_Pos) /*!< 0x00010000 */ 10500 #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk 10501 #define RCC_BDCR_LSCOEN_Pos (24U) 10502 #define RCC_BDCR_LSCOEN_Msk (0x1UL << RCC_BDCR_LSCOEN_Pos) /*!< 0x01000000 */ 10503 #define RCC_BDCR_LSCOEN RCC_BDCR_LSCOEN_Msk 10504 #define RCC_BDCR_LSCOSEL_Pos (25U) 10505 #define RCC_BDCR_LSCOSEL_Msk (0x1UL << RCC_BDCR_LSCOSEL_Pos) /*!< 0x02000000 */ 10506 #define RCC_BDCR_LSCOSEL RCC_BDCR_LSCOSEL_Msk 10507 10508 /******************** Bit definition for RCC_CSR register *******************/ 10509 #define RCC_CSR_LSION_Pos (0U) 10510 #define RCC_CSR_LSION_Msk (0x1UL << RCC_CSR_LSION_Pos) /*!< 0x00000001 */ 10511 #define RCC_CSR_LSION RCC_CSR_LSION_Msk 10512 #define RCC_CSR_LSIRDY_Pos (1U) 10513 #define RCC_CSR_LSIRDY_Msk (0x1UL << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */ 10514 #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk 10515 10516 #define RCC_CSR_MSISRANGE_Pos (8U) 10517 #define RCC_CSR_MSISRANGE_Msk (0xFUL << RCC_CSR_MSISRANGE_Pos) /*!< 0x00000F00 */ 10518 #define RCC_CSR_MSISRANGE RCC_CSR_MSISRANGE_Msk 10519 #define RCC_CSR_MSISRANGE_1 (0x4UL << RCC_CSR_MSISRANGE_Pos) /*!< 0x00000400 */ 10520 #define RCC_CSR_MSISRANGE_2 (0x5UL << RCC_CSR_MSISRANGE_Pos) /*!< 0x00000500 */ 10521 #define RCC_CSR_MSISRANGE_4 (0x6UL << RCC_CSR_MSISRANGE_Pos) /*!< 0x00000600 */ 10522 #define RCC_CSR_MSISRANGE_8 (0x7UL << RCC_CSR_MSISRANGE_Pos) /*!< 0x00000700 */ 10523 10524 #define RCC_CSR_RMVF_Pos (23U) 10525 #define RCC_CSR_RMVF_Msk (0x1UL << RCC_CSR_RMVF_Pos) /*!< 0x00800000 */ 10526 #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk 10527 #define RCC_CSR_FWRSTF_Pos (24U) 10528 #define RCC_CSR_FWRSTF_Msk (0x1UL << RCC_CSR_FWRSTF_Pos) /*!< 0x01000000 */ 10529 #define RCC_CSR_FWRSTF RCC_CSR_FWRSTF_Msk 10530 #define RCC_CSR_OBLRSTF_Pos (25U) 10531 #define RCC_CSR_OBLRSTF_Msk (0x1UL << RCC_CSR_OBLRSTF_Pos) /*!< 0x02000000 */ 10532 #define RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF_Msk 10533 #define RCC_CSR_PINRSTF_Pos (26U) 10534 #define RCC_CSR_PINRSTF_Msk (0x1UL << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */ 10535 #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk 10536 #define RCC_CSR_BORRSTF_Pos (27U) 10537 #define RCC_CSR_BORRSTF_Msk (0x1UL << RCC_CSR_BORRSTF_Pos) /*!< 0x08000000 */ 10538 #define RCC_CSR_BORRSTF RCC_CSR_BORRSTF_Msk 10539 #define RCC_CSR_SFTRSTF_Pos (28U) 10540 #define RCC_CSR_SFTRSTF_Msk (0x1UL << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */ 10541 #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk 10542 #define RCC_CSR_IWDGRSTF_Pos (29U) 10543 #define RCC_CSR_IWDGRSTF_Msk (0x1UL << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */ 10544 #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk 10545 #define RCC_CSR_WWDGRSTF_Pos (30U) 10546 #define RCC_CSR_WWDGRSTF_Msk (0x1UL << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */ 10547 #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk 10548 #define RCC_CSR_LPWRRSTF_Pos (31U) 10549 #define RCC_CSR_LPWRRSTF_Msk (0x1UL << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */ 10550 #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk 10551 10552 /******************** Bit definition for RCC_CRRCR register *****************/ 10553 #define RCC_CRRCR_HSI48ON_Pos (0U) 10554 #define RCC_CRRCR_HSI48ON_Msk (0x1UL << RCC_CRRCR_HSI48ON_Pos) /*!< 0x00000001 */ 10555 #define RCC_CRRCR_HSI48ON RCC_CRRCR_HSI48ON_Msk 10556 #define RCC_CRRCR_HSI48RDY_Pos (1U) 10557 #define RCC_CRRCR_HSI48RDY_Msk (0x1UL << RCC_CRRCR_HSI48RDY_Pos) /*!< 0x00000002 */ 10558 #define RCC_CRRCR_HSI48RDY RCC_CRRCR_HSI48RDY_Msk 10559 10560 /*!< HSI48CAL configuration */ 10561 #define RCC_CRRCR_HSI48CAL_Pos (7U) 10562 #define RCC_CRRCR_HSI48CAL_Msk (0x1FFUL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x0000FF80 */ 10563 #define RCC_CRRCR_HSI48CAL RCC_CRRCR_HSI48CAL_Msk /*!< HSI48CAL[8:0] bits */ 10564 #define RCC_CRRCR_HSI48CAL_0 (0x001UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000080 */ 10565 #define RCC_CRRCR_HSI48CAL_1 (0x002UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000100 */ 10566 #define RCC_CRRCR_HSI48CAL_2 (0x004UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000200 */ 10567 #define RCC_CRRCR_HSI48CAL_3 (0x008UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000400 */ 10568 #define RCC_CRRCR_HSI48CAL_4 (0x010UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000800 */ 10569 #define RCC_CRRCR_HSI48CAL_5 (0x020UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00001000 */ 10570 #define RCC_CRRCR_HSI48CAL_6 (0x040UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00002000 */ 10571 #define RCC_CRRCR_HSI48CAL_7 (0x080UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00004000 */ 10572 #define RCC_CRRCR_HSI48CAL_8 (0x100UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00008000 */ 10573 10574 /******************** Bit definition for RCC_CCIPR2 register ******************/ 10575 #define RCC_CCIPR2_I2C4SEL_Pos (0U) 10576 #define RCC_CCIPR2_I2C4SEL_Msk (0x3UL << RCC_CCIPR2_I2C4SEL_Pos) /*!< 0x00000003 */ 10577 #define RCC_CCIPR2_I2C4SEL RCC_CCIPR2_I2C4SEL_Msk 10578 #define RCC_CCIPR2_I2C4SEL_0 (0x1UL << RCC_CCIPR2_I2C4SEL_Pos) /*!< 0x00000001 */ 10579 #define RCC_CCIPR2_I2C4SEL_1 (0x2UL << RCC_CCIPR2_I2C4SEL_Pos) /*!< 0x00000002 */ 10580 10581 /******************************************************************************/ 10582 /* */ 10583 /* RNG */ 10584 /* */ 10585 /******************************************************************************/ 10586 /******************** Bits definition for RNG_CR register *******************/ 10587 #define RNG_CR_RNGEN_Pos (2U) 10588 #define RNG_CR_RNGEN_Msk (0x1UL << RNG_CR_RNGEN_Pos) /*!< 0x00000004 */ 10589 #define RNG_CR_RNGEN RNG_CR_RNGEN_Msk 10590 #define RNG_CR_IE_Pos (3U) 10591 #define RNG_CR_IE_Msk (0x1UL << RNG_CR_IE_Pos) /*!< 0x00000008 */ 10592 #define RNG_CR_IE RNG_CR_IE_Msk 10593 10594 /******************** Bits definition for RNG_SR register *******************/ 10595 #define RNG_SR_DRDY_Pos (0U) 10596 #define RNG_SR_DRDY_Msk (0x1UL << RNG_SR_DRDY_Pos) /*!< 0x00000001 */ 10597 #define RNG_SR_DRDY RNG_SR_DRDY_Msk 10598 #define RNG_SR_CECS_Pos (1U) 10599 #define RNG_SR_CECS_Msk (0x1UL << RNG_SR_CECS_Pos) /*!< 0x00000002 */ 10600 #define RNG_SR_CECS RNG_SR_CECS_Msk 10601 #define RNG_SR_SECS_Pos (2U) 10602 #define RNG_SR_SECS_Msk (0x1UL << RNG_SR_SECS_Pos) /*!< 0x00000004 */ 10603 #define RNG_SR_SECS RNG_SR_SECS_Msk 10604 #define RNG_SR_CEIS_Pos (5U) 10605 #define RNG_SR_CEIS_Msk (0x1UL << RNG_SR_CEIS_Pos) /*!< 0x00000020 */ 10606 #define RNG_SR_CEIS RNG_SR_CEIS_Msk 10607 #define RNG_SR_SEIS_Pos (6U) 10608 #define RNG_SR_SEIS_Msk (0x1UL << RNG_SR_SEIS_Pos) /*!< 0x00000040 */ 10609 #define RNG_SR_SEIS RNG_SR_SEIS_Msk 10610 10611 /******************************************************************************/ 10612 /* */ 10613 /* Real-Time Clock (RTC) */ 10614 /* */ 10615 /******************************************************************************/ 10616 /* 10617 * @brief Specific device feature definitions 10618 */ 10619 #define RTC_TAMPER1_SUPPORT 10620 #define RTC_TAMPER2_SUPPORT 10621 #define RTC_TAMPER3_SUPPORT 10622 10623 #define RTC_WAKEUP_SUPPORT 10624 #define RTC_BACKUP_SUPPORT 10625 /******************** Number of backup registers ******************************/ 10626 #define RTC_BKP_NUMBER 32U 10627 10628 10629 /******************** Bits definition for RTC_TR register *******************/ 10630 #define RTC_TR_PM_Pos (22U) 10631 #define RTC_TR_PM_Msk (0x1UL << RTC_TR_PM_Pos) /*!< 0x00400000 */ 10632 #define RTC_TR_PM RTC_TR_PM_Msk 10633 #define RTC_TR_HT_Pos (20U) 10634 #define RTC_TR_HT_Msk (0x3UL << RTC_TR_HT_Pos) /*!< 0x00300000 */ 10635 #define RTC_TR_HT RTC_TR_HT_Msk 10636 #define RTC_TR_HT_0 (0x1UL << RTC_TR_HT_Pos) /*!< 0x00100000 */ 10637 #define RTC_TR_HT_1 (0x2UL << RTC_TR_HT_Pos) /*!< 0x00200000 */ 10638 #define RTC_TR_HU_Pos (16U) 10639 #define RTC_TR_HU_Msk (0xFUL << RTC_TR_HU_Pos) /*!< 0x000F0000 */ 10640 #define RTC_TR_HU RTC_TR_HU_Msk 10641 #define RTC_TR_HU_0 (0x1UL << RTC_TR_HU_Pos) /*!< 0x00010000 */ 10642 #define RTC_TR_HU_1 (0x2UL << RTC_TR_HU_Pos) /*!< 0x00020000 */ 10643 #define RTC_TR_HU_2 (0x4UL << RTC_TR_HU_Pos) /*!< 0x00040000 */ 10644 #define RTC_TR_HU_3 (0x8UL << RTC_TR_HU_Pos) /*!< 0x00080000 */ 10645 #define RTC_TR_MNT_Pos (12U) 10646 #define RTC_TR_MNT_Msk (0x7UL << RTC_TR_MNT_Pos) /*!< 0x00007000 */ 10647 #define RTC_TR_MNT RTC_TR_MNT_Msk 10648 #define RTC_TR_MNT_0 (0x1UL << RTC_TR_MNT_Pos) /*!< 0x00001000 */ 10649 #define RTC_TR_MNT_1 (0x2UL << RTC_TR_MNT_Pos) /*!< 0x00002000 */ 10650 #define RTC_TR_MNT_2 (0x4UL << RTC_TR_MNT_Pos) /*!< 0x00004000 */ 10651 #define RTC_TR_MNU_Pos (8U) 10652 #define RTC_TR_MNU_Msk (0xFUL << RTC_TR_MNU_Pos) /*!< 0x00000F00 */ 10653 #define RTC_TR_MNU RTC_TR_MNU_Msk 10654 #define RTC_TR_MNU_0 (0x1UL << RTC_TR_MNU_Pos) /*!< 0x00000100 */ 10655 #define RTC_TR_MNU_1 (0x2UL << RTC_TR_MNU_Pos) /*!< 0x00000200 */ 10656 #define RTC_TR_MNU_2 (0x4UL << RTC_TR_MNU_Pos) /*!< 0x00000400 */ 10657 #define RTC_TR_MNU_3 (0x8UL << RTC_TR_MNU_Pos) /*!< 0x00000800 */ 10658 #define RTC_TR_ST_Pos (4U) 10659 #define RTC_TR_ST_Msk (0x7UL << RTC_TR_ST_Pos) /*!< 0x00000070 */ 10660 #define RTC_TR_ST RTC_TR_ST_Msk 10661 #define RTC_TR_ST_0 (0x1UL << RTC_TR_ST_Pos) /*!< 0x00000010 */ 10662 #define RTC_TR_ST_1 (0x2UL << RTC_TR_ST_Pos) /*!< 0x00000020 */ 10663 #define RTC_TR_ST_2 (0x4UL << RTC_TR_ST_Pos) /*!< 0x00000040 */ 10664 #define RTC_TR_SU_Pos (0U) 10665 #define RTC_TR_SU_Msk (0xFUL << RTC_TR_SU_Pos) /*!< 0x0000000F */ 10666 #define RTC_TR_SU RTC_TR_SU_Msk 10667 #define RTC_TR_SU_0 (0x1UL << RTC_TR_SU_Pos) /*!< 0x00000001 */ 10668 #define RTC_TR_SU_1 (0x2UL << RTC_TR_SU_Pos) /*!< 0x00000002 */ 10669 #define RTC_TR_SU_2 (0x4UL << RTC_TR_SU_Pos) /*!< 0x00000004 */ 10670 #define RTC_TR_SU_3 (0x8UL << RTC_TR_SU_Pos) /*!< 0x00000008 */ 10671 10672 /******************** Bits definition for RTC_DR register *******************/ 10673 #define RTC_DR_YT_Pos (20U) 10674 #define RTC_DR_YT_Msk (0xFUL << RTC_DR_YT_Pos) /*!< 0x00F00000 */ 10675 #define RTC_DR_YT RTC_DR_YT_Msk 10676 #define RTC_DR_YT_0 (0x1UL << RTC_DR_YT_Pos) /*!< 0x00100000 */ 10677 #define RTC_DR_YT_1 (0x2UL << RTC_DR_YT_Pos) /*!< 0x00200000 */ 10678 #define RTC_DR_YT_2 (0x4UL << RTC_DR_YT_Pos) /*!< 0x00400000 */ 10679 #define RTC_DR_YT_3 (0x8UL << RTC_DR_YT_Pos) /*!< 0x00800000 */ 10680 #define RTC_DR_YU_Pos (16U) 10681 #define RTC_DR_YU_Msk (0xFUL << RTC_DR_YU_Pos) /*!< 0x000F0000 */ 10682 #define RTC_DR_YU RTC_DR_YU_Msk 10683 #define RTC_DR_YU_0 (0x1UL << RTC_DR_YU_Pos) /*!< 0x00010000 */ 10684 #define RTC_DR_YU_1 (0x2UL << RTC_DR_YU_Pos) /*!< 0x00020000 */ 10685 #define RTC_DR_YU_2 (0x4UL << RTC_DR_YU_Pos) /*!< 0x00040000 */ 10686 #define RTC_DR_YU_3 (0x8UL << RTC_DR_YU_Pos) /*!< 0x00080000 */ 10687 #define RTC_DR_WDU_Pos (13U) 10688 #define RTC_DR_WDU_Msk (0x7UL << RTC_DR_WDU_Pos) /*!< 0x0000E000 */ 10689 #define RTC_DR_WDU RTC_DR_WDU_Msk 10690 #define RTC_DR_WDU_0 (0x1UL << RTC_DR_WDU_Pos) /*!< 0x00002000 */ 10691 #define RTC_DR_WDU_1 (0x2UL << RTC_DR_WDU_Pos) /*!< 0x00004000 */ 10692 #define RTC_DR_WDU_2 (0x4UL << RTC_DR_WDU_Pos) /*!< 0x00008000 */ 10693 #define RTC_DR_MT_Pos (12U) 10694 #define RTC_DR_MT_Msk (0x1UL << RTC_DR_MT_Pos) /*!< 0x00001000 */ 10695 #define RTC_DR_MT RTC_DR_MT_Msk 10696 #define RTC_DR_MU_Pos (8U) 10697 #define RTC_DR_MU_Msk (0xFUL << RTC_DR_MU_Pos) /*!< 0x00000F00 */ 10698 #define RTC_DR_MU RTC_DR_MU_Msk 10699 #define RTC_DR_MU_0 (0x1UL << RTC_DR_MU_Pos) /*!< 0x00000100 */ 10700 #define RTC_DR_MU_1 (0x2UL << RTC_DR_MU_Pos) /*!< 0x00000200 */ 10701 #define RTC_DR_MU_2 (0x4UL << RTC_DR_MU_Pos) /*!< 0x00000400 */ 10702 #define RTC_DR_MU_3 (0x8UL << RTC_DR_MU_Pos) /*!< 0x00000800 */ 10703 #define RTC_DR_DT_Pos (4U) 10704 #define RTC_DR_DT_Msk (0x3UL << RTC_DR_DT_Pos) /*!< 0x00000030 */ 10705 #define RTC_DR_DT RTC_DR_DT_Msk 10706 #define RTC_DR_DT_0 (0x1UL << RTC_DR_DT_Pos) /*!< 0x00000010 */ 10707 #define RTC_DR_DT_1 (0x2UL << RTC_DR_DT_Pos) /*!< 0x00000020 */ 10708 #define RTC_DR_DU_Pos (0U) 10709 #define RTC_DR_DU_Msk (0xFUL << RTC_DR_DU_Pos) /*!< 0x0000000F */ 10710 #define RTC_DR_DU RTC_DR_DU_Msk 10711 #define RTC_DR_DU_0 (0x1UL << RTC_DR_DU_Pos) /*!< 0x00000001 */ 10712 #define RTC_DR_DU_1 (0x2UL << RTC_DR_DU_Pos) /*!< 0x00000002 */ 10713 #define RTC_DR_DU_2 (0x4UL << RTC_DR_DU_Pos) /*!< 0x00000004 */ 10714 #define RTC_DR_DU_3 (0x8UL << RTC_DR_DU_Pos) /*!< 0x00000008 */ 10715 10716 /******************** Bits definition for RTC_CR register *******************/ 10717 #define RTC_CR_ITSE_Pos (24U) 10718 #define RTC_CR_ITSE_Msk (0x1UL << RTC_CR_ITSE_Pos) /*!< 0x01000000 */ 10719 #define RTC_CR_ITSE RTC_CR_ITSE_Msk 10720 #define RTC_CR_COE_Pos (23U) 10721 #define RTC_CR_COE_Msk (0x1UL << RTC_CR_COE_Pos) /*!< 0x00800000 */ 10722 #define RTC_CR_COE RTC_CR_COE_Msk 10723 #define RTC_CR_OSEL_Pos (21U) 10724 #define RTC_CR_OSEL_Msk (0x3UL << RTC_CR_OSEL_Pos) /*!< 0x00600000 */ 10725 #define RTC_CR_OSEL RTC_CR_OSEL_Msk 10726 #define RTC_CR_OSEL_0 (0x1UL << RTC_CR_OSEL_Pos) /*!< 0x00200000 */ 10727 #define RTC_CR_OSEL_1 (0x2UL << RTC_CR_OSEL_Pos) /*!< 0x00400000 */ 10728 #define RTC_CR_POL_Pos (20U) 10729 #define RTC_CR_POL_Msk (0x1UL << RTC_CR_POL_Pos) /*!< 0x00100000 */ 10730 #define RTC_CR_POL RTC_CR_POL_Msk 10731 #define RTC_CR_COSEL_Pos (19U) 10732 #define RTC_CR_COSEL_Msk (0x1UL << RTC_CR_COSEL_Pos) /*!< 0x00080000 */ 10733 #define RTC_CR_COSEL RTC_CR_COSEL_Msk 10734 #define RTC_CR_BKP_Pos (18U) 10735 #define RTC_CR_BKP_Msk (0x1UL << RTC_CR_BKP_Pos) /*!< 0x00040000 */ 10736 #define RTC_CR_BKP RTC_CR_BKP_Msk 10737 #define RTC_CR_SUB1H_Pos (17U) 10738 #define RTC_CR_SUB1H_Msk (0x1UL << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */ 10739 #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk 10740 #define RTC_CR_ADD1H_Pos (16U) 10741 #define RTC_CR_ADD1H_Msk (0x1UL << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */ 10742 #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk 10743 #define RTC_CR_TSIE_Pos (15U) 10744 #define RTC_CR_TSIE_Msk (0x1UL << RTC_CR_TSIE_Pos) /*!< 0x00008000 */ 10745 #define RTC_CR_TSIE RTC_CR_TSIE_Msk 10746 #define RTC_CR_WUTIE_Pos (14U) 10747 #define RTC_CR_WUTIE_Msk (0x1UL << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */ 10748 #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk 10749 #define RTC_CR_ALRBIE_Pos (13U) 10750 #define RTC_CR_ALRBIE_Msk (0x1UL << RTC_CR_ALRBIE_Pos) /*!< 0x00002000 */ 10751 #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk 10752 #define RTC_CR_ALRAIE_Pos (12U) 10753 #define RTC_CR_ALRAIE_Msk (0x1UL << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */ 10754 #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk 10755 #define RTC_CR_TSE_Pos (11U) 10756 #define RTC_CR_TSE_Msk (0x1UL << RTC_CR_TSE_Pos) /*!< 0x00000800 */ 10757 #define RTC_CR_TSE RTC_CR_TSE_Msk 10758 #define RTC_CR_WUTE_Pos (10U) 10759 #define RTC_CR_WUTE_Msk (0x1UL << RTC_CR_WUTE_Pos) /*!< 0x00000400 */ 10760 #define RTC_CR_WUTE RTC_CR_WUTE_Msk 10761 #define RTC_CR_ALRBE_Pos (9U) 10762 #define RTC_CR_ALRBE_Msk (0x1UL << RTC_CR_ALRBE_Pos) /*!< 0x00000200 */ 10763 #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk 10764 #define RTC_CR_ALRAE_Pos (8U) 10765 #define RTC_CR_ALRAE_Msk (0x1UL << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */ 10766 #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk 10767 #define RTC_CR_FMT_Pos (6U) 10768 #define RTC_CR_FMT_Msk (0x1UL << RTC_CR_FMT_Pos) /*!< 0x00000040 */ 10769 #define RTC_CR_FMT RTC_CR_FMT_Msk 10770 #define RTC_CR_BYPSHAD_Pos (5U) 10771 #define RTC_CR_BYPSHAD_Msk (0x1UL << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */ 10772 #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk 10773 #define RTC_CR_REFCKON_Pos (4U) 10774 #define RTC_CR_REFCKON_Msk (0x1UL << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */ 10775 #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk 10776 #define RTC_CR_TSEDGE_Pos (3U) 10777 #define RTC_CR_TSEDGE_Msk (0x1UL << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */ 10778 #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk 10779 #define RTC_CR_WUCKSEL_Pos (0U) 10780 #define RTC_CR_WUCKSEL_Msk (0x7UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000007 */ 10781 #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk 10782 #define RTC_CR_WUCKSEL_0 (0x1UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000001 */ 10783 #define RTC_CR_WUCKSEL_1 (0x2UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000002 */ 10784 #define RTC_CR_WUCKSEL_2 (0x4UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000004 */ 10785 10786 /* Legacy defines */ 10787 #define RTC_CR_BCK_Pos RTC_CR_BKP_Pos 10788 #define RTC_CR_BCK_Msk RTC_CR_BKP_Msk 10789 #define RTC_CR_BCK RTC_CR_BKP 10790 10791 /******************** Bits definition for RTC_ISR register ******************/ 10792 #define RTC_ISR_ITSF_Pos (17U) 10793 #define RTC_ISR_ITSF_Msk (0x1UL << RTC_ISR_ITSF_Pos) /*!< 0x00020000 */ 10794 #define RTC_ISR_ITSF RTC_ISR_ITSF_Msk 10795 #define RTC_ISR_RECALPF_Pos (16U) 10796 #define RTC_ISR_RECALPF_Msk (0x1UL << RTC_ISR_RECALPF_Pos) /*!< 0x00010000 */ 10797 #define RTC_ISR_RECALPF RTC_ISR_RECALPF_Msk 10798 #define RTC_ISR_TAMP3F_Pos (15U) 10799 #define RTC_ISR_TAMP3F_Msk (0x1UL << RTC_ISR_TAMP3F_Pos) /*!< 0x00008000 */ 10800 #define RTC_ISR_TAMP3F RTC_ISR_TAMP3F_Msk 10801 #define RTC_ISR_TAMP2F_Pos (14U) 10802 #define RTC_ISR_TAMP2F_Msk (0x1UL << RTC_ISR_TAMP2F_Pos) /*!< 0x00004000 */ 10803 #define RTC_ISR_TAMP2F RTC_ISR_TAMP2F_Msk 10804 #define RTC_ISR_TAMP1F_Pos (13U) 10805 #define RTC_ISR_TAMP1F_Msk (0x1UL << RTC_ISR_TAMP1F_Pos) /*!< 0x00002000 */ 10806 #define RTC_ISR_TAMP1F RTC_ISR_TAMP1F_Msk 10807 #define RTC_ISR_TSOVF_Pos (12U) 10808 #define RTC_ISR_TSOVF_Msk (0x1UL << RTC_ISR_TSOVF_Pos) /*!< 0x00001000 */ 10809 #define RTC_ISR_TSOVF RTC_ISR_TSOVF_Msk 10810 #define RTC_ISR_TSF_Pos (11U) 10811 #define RTC_ISR_TSF_Msk (0x1UL << RTC_ISR_TSF_Pos) /*!< 0x00000800 */ 10812 #define RTC_ISR_TSF RTC_ISR_TSF_Msk 10813 #define RTC_ISR_WUTF_Pos (10U) 10814 #define RTC_ISR_WUTF_Msk (0x1UL << RTC_ISR_WUTF_Pos) /*!< 0x00000400 */ 10815 #define RTC_ISR_WUTF RTC_ISR_WUTF_Msk 10816 #define RTC_ISR_ALRBF_Pos (9U) 10817 #define RTC_ISR_ALRBF_Msk (0x1UL << RTC_ISR_ALRBF_Pos) /*!< 0x00000200 */ 10818 #define RTC_ISR_ALRBF RTC_ISR_ALRBF_Msk 10819 #define RTC_ISR_ALRAF_Pos (8U) 10820 #define RTC_ISR_ALRAF_Msk (0x1UL << RTC_ISR_ALRAF_Pos) /*!< 0x00000100 */ 10821 #define RTC_ISR_ALRAF RTC_ISR_ALRAF_Msk 10822 #define RTC_ISR_INIT_Pos (7U) 10823 #define RTC_ISR_INIT_Msk (0x1UL << RTC_ISR_INIT_Pos) /*!< 0x00000080 */ 10824 #define RTC_ISR_INIT RTC_ISR_INIT_Msk 10825 #define RTC_ISR_INITF_Pos (6U) 10826 #define RTC_ISR_INITF_Msk (0x1UL << RTC_ISR_INITF_Pos) /*!< 0x00000040 */ 10827 #define RTC_ISR_INITF RTC_ISR_INITF_Msk 10828 #define RTC_ISR_RSF_Pos (5U) 10829 #define RTC_ISR_RSF_Msk (0x1UL << RTC_ISR_RSF_Pos) /*!< 0x00000020 */ 10830 #define RTC_ISR_RSF RTC_ISR_RSF_Msk 10831 #define RTC_ISR_INITS_Pos (4U) 10832 #define RTC_ISR_INITS_Msk (0x1UL << RTC_ISR_INITS_Pos) /*!< 0x00000010 */ 10833 #define RTC_ISR_INITS RTC_ISR_INITS_Msk 10834 #define RTC_ISR_SHPF_Pos (3U) 10835 #define RTC_ISR_SHPF_Msk (0x1UL << RTC_ISR_SHPF_Pos) /*!< 0x00000008 */ 10836 #define RTC_ISR_SHPF RTC_ISR_SHPF_Msk 10837 #define RTC_ISR_WUTWF_Pos (2U) 10838 #define RTC_ISR_WUTWF_Msk (0x1UL << RTC_ISR_WUTWF_Pos) /*!< 0x00000004 */ 10839 #define RTC_ISR_WUTWF RTC_ISR_WUTWF_Msk 10840 #define RTC_ISR_ALRBWF_Pos (1U) 10841 #define RTC_ISR_ALRBWF_Msk (0x1UL << RTC_ISR_ALRBWF_Pos) /*!< 0x00000002 */ 10842 #define RTC_ISR_ALRBWF RTC_ISR_ALRBWF_Msk 10843 #define RTC_ISR_ALRAWF_Pos (0U) 10844 #define RTC_ISR_ALRAWF_Msk (0x1UL << RTC_ISR_ALRAWF_Pos) /*!< 0x00000001 */ 10845 #define RTC_ISR_ALRAWF RTC_ISR_ALRAWF_Msk 10846 10847 /******************** Bits definition for RTC_PRER register *****************/ 10848 #define RTC_PRER_PREDIV_A_Pos (16U) 10849 #define RTC_PRER_PREDIV_A_Msk (0x7FUL << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */ 10850 #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk 10851 #define RTC_PRER_PREDIV_S_Pos (0U) 10852 #define RTC_PRER_PREDIV_S_Msk (0x7FFFUL << RTC_PRER_PREDIV_S_Pos) /*!< 0x00007FFF */ 10853 #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk 10854 10855 /******************** Bits definition for RTC_WUTR register *****************/ 10856 #define RTC_WUTR_WUT_Pos (0U) 10857 #define RTC_WUTR_WUT_Msk (0xFFFFUL << RTC_WUTR_WUT_Pos) /*!< 0x0000FFFF */ 10858 #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk 10859 10860 /******************** Bits definition for RTC_ALRMAR register ***************/ 10861 #define RTC_ALRMAR_MSK4_Pos (31U) 10862 #define RTC_ALRMAR_MSK4_Msk (0x1UL << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */ 10863 #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk 10864 #define RTC_ALRMAR_WDSEL_Pos (30U) 10865 #define RTC_ALRMAR_WDSEL_Msk (0x1UL << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */ 10866 #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk 10867 #define RTC_ALRMAR_DT_Pos (28U) 10868 #define RTC_ALRMAR_DT_Msk (0x3UL << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */ 10869 #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk 10870 #define RTC_ALRMAR_DT_0 (0x1UL << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */ 10871 #define RTC_ALRMAR_DT_1 (0x2UL << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */ 10872 #define RTC_ALRMAR_DU_Pos (24U) 10873 #define RTC_ALRMAR_DU_Msk (0xFUL << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */ 10874 #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk 10875 #define RTC_ALRMAR_DU_0 (0x1UL << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */ 10876 #define RTC_ALRMAR_DU_1 (0x2UL << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */ 10877 #define RTC_ALRMAR_DU_2 (0x4UL << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */ 10878 #define RTC_ALRMAR_DU_3 (0x8UL << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */ 10879 #define RTC_ALRMAR_MSK3_Pos (23U) 10880 #define RTC_ALRMAR_MSK3_Msk (0x1UL << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */ 10881 #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk 10882 #define RTC_ALRMAR_PM_Pos (22U) 10883 #define RTC_ALRMAR_PM_Msk (0x1UL << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */ 10884 #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk 10885 #define RTC_ALRMAR_HT_Pos (20U) 10886 #define RTC_ALRMAR_HT_Msk (0x3UL << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */ 10887 #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk 10888 #define RTC_ALRMAR_HT_0 (0x1UL << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */ 10889 #define RTC_ALRMAR_HT_1 (0x2UL << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */ 10890 #define RTC_ALRMAR_HU_Pos (16U) 10891 #define RTC_ALRMAR_HU_Msk (0xFUL << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */ 10892 #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk 10893 #define RTC_ALRMAR_HU_0 (0x1UL << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */ 10894 #define RTC_ALRMAR_HU_1 (0x2UL << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */ 10895 #define RTC_ALRMAR_HU_2 (0x4UL << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */ 10896 #define RTC_ALRMAR_HU_3 (0x8UL << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */ 10897 #define RTC_ALRMAR_MSK2_Pos (15U) 10898 #define RTC_ALRMAR_MSK2_Msk (0x1UL << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */ 10899 #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk 10900 #define RTC_ALRMAR_MNT_Pos (12U) 10901 #define RTC_ALRMAR_MNT_Msk (0x7UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */ 10902 #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk 10903 #define RTC_ALRMAR_MNT_0 (0x1UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */ 10904 #define RTC_ALRMAR_MNT_1 (0x2UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */ 10905 #define RTC_ALRMAR_MNT_2 (0x4UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */ 10906 #define RTC_ALRMAR_MNU_Pos (8U) 10907 #define RTC_ALRMAR_MNU_Msk (0xFUL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */ 10908 #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk 10909 #define RTC_ALRMAR_MNU_0 (0x1UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */ 10910 #define RTC_ALRMAR_MNU_1 (0x2UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */ 10911 #define RTC_ALRMAR_MNU_2 (0x4UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */ 10912 #define RTC_ALRMAR_MNU_3 (0x8UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */ 10913 #define RTC_ALRMAR_MSK1_Pos (7U) 10914 #define RTC_ALRMAR_MSK1_Msk (0x1UL << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */ 10915 #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk 10916 #define RTC_ALRMAR_ST_Pos (4U) 10917 #define RTC_ALRMAR_ST_Msk (0x7UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */ 10918 #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk 10919 #define RTC_ALRMAR_ST_0 (0x1UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */ 10920 #define RTC_ALRMAR_ST_1 (0x2UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */ 10921 #define RTC_ALRMAR_ST_2 (0x4UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */ 10922 #define RTC_ALRMAR_SU_Pos (0U) 10923 #define RTC_ALRMAR_SU_Msk (0xFUL << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */ 10924 #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk 10925 #define RTC_ALRMAR_SU_0 (0x1UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */ 10926 #define RTC_ALRMAR_SU_1 (0x2UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */ 10927 #define RTC_ALRMAR_SU_2 (0x4UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */ 10928 #define RTC_ALRMAR_SU_3 (0x8UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */ 10929 10930 /******************** Bits definition for RTC_ALRMBR register ***************/ 10931 #define RTC_ALRMBR_MSK4_Pos (31U) 10932 #define RTC_ALRMBR_MSK4_Msk (0x1UL << RTC_ALRMBR_MSK4_Pos) /*!< 0x80000000 */ 10933 #define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk 10934 #define RTC_ALRMBR_WDSEL_Pos (30U) 10935 #define RTC_ALRMBR_WDSEL_Msk (0x1UL << RTC_ALRMBR_WDSEL_Pos) /*!< 0x40000000 */ 10936 #define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk 10937 #define RTC_ALRMBR_DT_Pos (28U) 10938 #define RTC_ALRMBR_DT_Msk (0x3UL << RTC_ALRMBR_DT_Pos) /*!< 0x30000000 */ 10939 #define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk 10940 #define RTC_ALRMBR_DT_0 (0x1UL << RTC_ALRMBR_DT_Pos) /*!< 0x10000000 */ 10941 #define RTC_ALRMBR_DT_1 (0x2UL << RTC_ALRMBR_DT_Pos) /*!< 0x20000000 */ 10942 #define RTC_ALRMBR_DU_Pos (24U) 10943 #define RTC_ALRMBR_DU_Msk (0xFUL << RTC_ALRMBR_DU_Pos) /*!< 0x0F000000 */ 10944 #define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk 10945 #define RTC_ALRMBR_DU_0 (0x1UL << RTC_ALRMBR_DU_Pos) /*!< 0x01000000 */ 10946 #define RTC_ALRMBR_DU_1 (0x2UL << RTC_ALRMBR_DU_Pos) /*!< 0x02000000 */ 10947 #define RTC_ALRMBR_DU_2 (0x4UL << RTC_ALRMBR_DU_Pos) /*!< 0x04000000 */ 10948 #define RTC_ALRMBR_DU_3 (0x8UL << RTC_ALRMBR_DU_Pos) /*!< 0x08000000 */ 10949 #define RTC_ALRMBR_MSK3_Pos (23U) 10950 #define RTC_ALRMBR_MSK3_Msk (0x1UL << RTC_ALRMBR_MSK3_Pos) /*!< 0x00800000 */ 10951 #define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk 10952 #define RTC_ALRMBR_PM_Pos (22U) 10953 #define RTC_ALRMBR_PM_Msk (0x1UL << RTC_ALRMBR_PM_Pos) /*!< 0x00400000 */ 10954 #define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk 10955 #define RTC_ALRMBR_HT_Pos (20U) 10956 #define RTC_ALRMBR_HT_Msk (0x3UL << RTC_ALRMBR_HT_Pos) /*!< 0x00300000 */ 10957 #define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk 10958 #define RTC_ALRMBR_HT_0 (0x1UL << RTC_ALRMBR_HT_Pos) /*!< 0x00100000 */ 10959 #define RTC_ALRMBR_HT_1 (0x2UL << RTC_ALRMBR_HT_Pos) /*!< 0x00200000 */ 10960 #define RTC_ALRMBR_HU_Pos (16U) 10961 #define RTC_ALRMBR_HU_Msk (0xFUL << RTC_ALRMBR_HU_Pos) /*!< 0x000F0000 */ 10962 #define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk 10963 #define RTC_ALRMBR_HU_0 (0x1UL << RTC_ALRMBR_HU_Pos) /*!< 0x00010000 */ 10964 #define RTC_ALRMBR_HU_1 (0x2UL << RTC_ALRMBR_HU_Pos) /*!< 0x00020000 */ 10965 #define RTC_ALRMBR_HU_2 (0x4UL << RTC_ALRMBR_HU_Pos) /*!< 0x00040000 */ 10966 #define RTC_ALRMBR_HU_3 (0x8UL << RTC_ALRMBR_HU_Pos) /*!< 0x00080000 */ 10967 #define RTC_ALRMBR_MSK2_Pos (15U) 10968 #define RTC_ALRMBR_MSK2_Msk (0x1UL << RTC_ALRMBR_MSK2_Pos) /*!< 0x00008000 */ 10969 #define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk 10970 #define RTC_ALRMBR_MNT_Pos (12U) 10971 #define RTC_ALRMBR_MNT_Msk (0x7UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00007000 */ 10972 #define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk 10973 #define RTC_ALRMBR_MNT_0 (0x1UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00001000 */ 10974 #define RTC_ALRMBR_MNT_1 (0x2UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00002000 */ 10975 #define RTC_ALRMBR_MNT_2 (0x4UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00004000 */ 10976 #define RTC_ALRMBR_MNU_Pos (8U) 10977 #define RTC_ALRMBR_MNU_Msk (0xFUL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000F00 */ 10978 #define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk 10979 #define RTC_ALRMBR_MNU_0 (0x1UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000100 */ 10980 #define RTC_ALRMBR_MNU_1 (0x2UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000200 */ 10981 #define RTC_ALRMBR_MNU_2 (0x4UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000400 */ 10982 #define RTC_ALRMBR_MNU_3 (0x8UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000800 */ 10983 #define RTC_ALRMBR_MSK1_Pos (7U) 10984 #define RTC_ALRMBR_MSK1_Msk (0x1UL << RTC_ALRMBR_MSK1_Pos) /*!< 0x00000080 */ 10985 #define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk 10986 #define RTC_ALRMBR_ST_Pos (4U) 10987 #define RTC_ALRMBR_ST_Msk (0x7UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000070 */ 10988 #define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk 10989 #define RTC_ALRMBR_ST_0 (0x1UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000010 */ 10990 #define RTC_ALRMBR_ST_1 (0x2UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000020 */ 10991 #define RTC_ALRMBR_ST_2 (0x4UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000040 */ 10992 #define RTC_ALRMBR_SU_Pos (0U) 10993 #define RTC_ALRMBR_SU_Msk (0xFUL << RTC_ALRMBR_SU_Pos) /*!< 0x0000000F */ 10994 #define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk 10995 #define RTC_ALRMBR_SU_0 (0x1UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000001 */ 10996 #define RTC_ALRMBR_SU_1 (0x2UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000002 */ 10997 #define RTC_ALRMBR_SU_2 (0x4UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000004 */ 10998 #define RTC_ALRMBR_SU_3 (0x8UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000008 */ 10999 11000 /******************** Bits definition for RTC_WPR register ******************/ 11001 #define RTC_WPR_KEY_Pos (0U) 11002 #define RTC_WPR_KEY_Msk (0xFFUL << RTC_WPR_KEY_Pos) /*!< 0x000000FF */ 11003 #define RTC_WPR_KEY RTC_WPR_KEY_Msk 11004 11005 /******************** Bits definition for RTC_SSR register ******************/ 11006 #define RTC_SSR_SS_Pos (0U) 11007 #define RTC_SSR_SS_Msk (0xFFFFUL << RTC_SSR_SS_Pos) /*!< 0x0000FFFF */ 11008 #define RTC_SSR_SS RTC_SSR_SS_Msk 11009 11010 /******************** Bits definition for RTC_SHIFTR register ***************/ 11011 #define RTC_SHIFTR_SUBFS_Pos (0U) 11012 #define RTC_SHIFTR_SUBFS_Msk (0x7FFFUL << RTC_SHIFTR_SUBFS_Pos) /*!< 0x00007FFF */ 11013 #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk 11014 #define RTC_SHIFTR_ADD1S_Pos (31U) 11015 #define RTC_SHIFTR_ADD1S_Msk (0x1UL << RTC_SHIFTR_ADD1S_Pos) /*!< 0x80000000 */ 11016 #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk 11017 11018 /******************** Bits definition for RTC_TSTR register *****************/ 11019 #define RTC_TSTR_PM_Pos (22U) 11020 #define RTC_TSTR_PM_Msk (0x1UL << RTC_TSTR_PM_Pos) /*!< 0x00400000 */ 11021 #define RTC_TSTR_PM RTC_TSTR_PM_Msk 11022 #define RTC_TSTR_HT_Pos (20U) 11023 #define RTC_TSTR_HT_Msk (0x3UL << RTC_TSTR_HT_Pos) /*!< 0x00300000 */ 11024 #define RTC_TSTR_HT RTC_TSTR_HT_Msk 11025 #define RTC_TSTR_HT_0 (0x1UL << RTC_TSTR_HT_Pos) /*!< 0x00100000 */ 11026 #define RTC_TSTR_HT_1 (0x2UL << RTC_TSTR_HT_Pos) /*!< 0x00200000 */ 11027 #define RTC_TSTR_HU_Pos (16U) 11028 #define RTC_TSTR_HU_Msk (0xFUL << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */ 11029 #define RTC_TSTR_HU RTC_TSTR_HU_Msk 11030 #define RTC_TSTR_HU_0 (0x1UL << RTC_TSTR_HU_Pos) /*!< 0x00010000 */ 11031 #define RTC_TSTR_HU_1 (0x2UL << RTC_TSTR_HU_Pos) /*!< 0x00020000 */ 11032 #define RTC_TSTR_HU_2 (0x4UL << RTC_TSTR_HU_Pos) /*!< 0x00040000 */ 11033 #define RTC_TSTR_HU_3 (0x8UL << RTC_TSTR_HU_Pos) /*!< 0x00080000 */ 11034 #define RTC_TSTR_MNT_Pos (12U) 11035 #define RTC_TSTR_MNT_Msk (0x7UL << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */ 11036 #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk 11037 #define RTC_TSTR_MNT_0 (0x1UL << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */ 11038 #define RTC_TSTR_MNT_1 (0x2UL << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */ 11039 #define RTC_TSTR_MNT_2 (0x4UL << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */ 11040 #define RTC_TSTR_MNU_Pos (8U) 11041 #define RTC_TSTR_MNU_Msk (0xFUL << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */ 11042 #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk 11043 #define RTC_TSTR_MNU_0 (0x1UL << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */ 11044 #define RTC_TSTR_MNU_1 (0x2UL << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */ 11045 #define RTC_TSTR_MNU_2 (0x4UL << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */ 11046 #define RTC_TSTR_MNU_3 (0x8UL << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */ 11047 #define RTC_TSTR_ST_Pos (4U) 11048 #define RTC_TSTR_ST_Msk (0x7UL << RTC_TSTR_ST_Pos) /*!< 0x00000070 */ 11049 #define RTC_TSTR_ST RTC_TSTR_ST_Msk 11050 #define RTC_TSTR_ST_0 (0x1UL << RTC_TSTR_ST_Pos) /*!< 0x00000010 */ 11051 #define RTC_TSTR_ST_1 (0x2UL << RTC_TSTR_ST_Pos) /*!< 0x00000020 */ 11052 #define RTC_TSTR_ST_2 (0x4UL << RTC_TSTR_ST_Pos) /*!< 0x00000040 */ 11053 #define RTC_TSTR_SU_Pos (0U) 11054 #define RTC_TSTR_SU_Msk (0xFUL << RTC_TSTR_SU_Pos) /*!< 0x0000000F */ 11055 #define RTC_TSTR_SU RTC_TSTR_SU_Msk 11056 #define RTC_TSTR_SU_0 (0x1UL << RTC_TSTR_SU_Pos) /*!< 0x00000001 */ 11057 #define RTC_TSTR_SU_1 (0x2UL << RTC_TSTR_SU_Pos) /*!< 0x00000002 */ 11058 #define RTC_TSTR_SU_2 (0x4UL << RTC_TSTR_SU_Pos) /*!< 0x00000004 */ 11059 #define RTC_TSTR_SU_3 (0x8UL << RTC_TSTR_SU_Pos) /*!< 0x00000008 */ 11060 11061 /******************** Bits definition for RTC_TSDR register *****************/ 11062 #define RTC_TSDR_WDU_Pos (13U) 11063 #define RTC_TSDR_WDU_Msk (0x7UL << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */ 11064 #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk 11065 #define RTC_TSDR_WDU_0 (0x1UL << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */ 11066 #define RTC_TSDR_WDU_1 (0x2UL << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */ 11067 #define RTC_TSDR_WDU_2 (0x4UL << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */ 11068 #define RTC_TSDR_MT_Pos (12U) 11069 #define RTC_TSDR_MT_Msk (0x1UL << RTC_TSDR_MT_Pos) /*!< 0x00001000 */ 11070 #define RTC_TSDR_MT RTC_TSDR_MT_Msk 11071 #define RTC_TSDR_MU_Pos (8U) 11072 #define RTC_TSDR_MU_Msk (0xFUL << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */ 11073 #define RTC_TSDR_MU RTC_TSDR_MU_Msk 11074 #define RTC_TSDR_MU_0 (0x1UL << RTC_TSDR_MU_Pos) /*!< 0x00000100 */ 11075 #define RTC_TSDR_MU_1 (0x2UL << RTC_TSDR_MU_Pos) /*!< 0x00000200 */ 11076 #define RTC_TSDR_MU_2 (0x4UL << RTC_TSDR_MU_Pos) /*!< 0x00000400 */ 11077 #define RTC_TSDR_MU_3 (0x8UL << RTC_TSDR_MU_Pos) /*!< 0x00000800 */ 11078 #define RTC_TSDR_DT_Pos (4U) 11079 #define RTC_TSDR_DT_Msk (0x3UL << RTC_TSDR_DT_Pos) /*!< 0x00000030 */ 11080 #define RTC_TSDR_DT RTC_TSDR_DT_Msk 11081 #define RTC_TSDR_DT_0 (0x1UL << RTC_TSDR_DT_Pos) /*!< 0x00000010 */ 11082 #define RTC_TSDR_DT_1 (0x2UL << RTC_TSDR_DT_Pos) /*!< 0x00000020 */ 11083 #define RTC_TSDR_DU_Pos (0U) 11084 #define RTC_TSDR_DU_Msk (0xFUL << RTC_TSDR_DU_Pos) /*!< 0x0000000F */ 11085 #define RTC_TSDR_DU RTC_TSDR_DU_Msk 11086 #define RTC_TSDR_DU_0 (0x1UL << RTC_TSDR_DU_Pos) /*!< 0x00000001 */ 11087 #define RTC_TSDR_DU_1 (0x2UL << RTC_TSDR_DU_Pos) /*!< 0x00000002 */ 11088 #define RTC_TSDR_DU_2 (0x4UL << RTC_TSDR_DU_Pos) /*!< 0x00000004 */ 11089 #define RTC_TSDR_DU_3 (0x8UL << RTC_TSDR_DU_Pos) /*!< 0x00000008 */ 11090 11091 /******************** Bits definition for RTC_TSSSR register ****************/ 11092 #define RTC_TSSSR_SS_Pos (0U) 11093 #define RTC_TSSSR_SS_Msk (0xFFFFUL << RTC_TSSSR_SS_Pos) /*!< 0x0000FFFF */ 11094 #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk 11095 11096 /******************** Bits definition for RTC_CAL register *****************/ 11097 #define RTC_CALR_CALP_Pos (15U) 11098 #define RTC_CALR_CALP_Msk (0x1UL << RTC_CALR_CALP_Pos) /*!< 0x00008000 */ 11099 #define RTC_CALR_CALP RTC_CALR_CALP_Msk 11100 #define RTC_CALR_CALW8_Pos (14U) 11101 #define RTC_CALR_CALW8_Msk (0x1UL << RTC_CALR_CALW8_Pos) /*!< 0x00004000 */ 11102 #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk 11103 #define RTC_CALR_CALW16_Pos (13U) 11104 #define RTC_CALR_CALW16_Msk (0x1UL << RTC_CALR_CALW16_Pos) /*!< 0x00002000 */ 11105 #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk 11106 #define RTC_CALR_CALM_Pos (0U) 11107 #define RTC_CALR_CALM_Msk (0x1FFUL << RTC_CALR_CALM_Pos) /*!< 0x000001FF */ 11108 #define RTC_CALR_CALM RTC_CALR_CALM_Msk 11109 #define RTC_CALR_CALM_0 (0x001UL << RTC_CALR_CALM_Pos) /*!< 0x00000001 */ 11110 #define RTC_CALR_CALM_1 (0x002UL << RTC_CALR_CALM_Pos) /*!< 0x00000002 */ 11111 #define RTC_CALR_CALM_2 (0x004UL << RTC_CALR_CALM_Pos) /*!< 0x00000004 */ 11112 #define RTC_CALR_CALM_3 (0x008UL << RTC_CALR_CALM_Pos) /*!< 0x00000008 */ 11113 #define RTC_CALR_CALM_4 (0x010UL << RTC_CALR_CALM_Pos) /*!< 0x00000010 */ 11114 #define RTC_CALR_CALM_5 (0x020UL << RTC_CALR_CALM_Pos) /*!< 0x00000020 */ 11115 #define RTC_CALR_CALM_6 (0x040UL << RTC_CALR_CALM_Pos) /*!< 0x00000040 */ 11116 #define RTC_CALR_CALM_7 (0x080UL << RTC_CALR_CALM_Pos) /*!< 0x00000080 */ 11117 #define RTC_CALR_CALM_8 (0x100UL << RTC_CALR_CALM_Pos) /*!< 0x00000100 */ 11118 11119 /******************** Bits definition for RTC_TAMPCR register ***************/ 11120 #define RTC_TAMPCR_TAMP3MF_Pos (24U) 11121 #define RTC_TAMPCR_TAMP3MF_Msk (0x1UL << RTC_TAMPCR_TAMP3MF_Pos) /*!< 0x01000000 */ 11122 #define RTC_TAMPCR_TAMP3MF RTC_TAMPCR_TAMP3MF_Msk 11123 #define RTC_TAMPCR_TAMP3NOERASE_Pos (23U) 11124 #define RTC_TAMPCR_TAMP3NOERASE_Msk (0x1UL << RTC_TAMPCR_TAMP3NOERASE_Pos) /*!< 0x00800000 */ 11125 #define RTC_TAMPCR_TAMP3NOERASE RTC_TAMPCR_TAMP3NOERASE_Msk 11126 #define RTC_TAMPCR_TAMP3IE_Pos (22U) 11127 #define RTC_TAMPCR_TAMP3IE_Msk (0x1UL << RTC_TAMPCR_TAMP3IE_Pos) /*!< 0x00400000 */ 11128 #define RTC_TAMPCR_TAMP3IE RTC_TAMPCR_TAMP3IE_Msk 11129 #define RTC_TAMPCR_TAMP2MF_Pos (21U) 11130 #define RTC_TAMPCR_TAMP2MF_Msk (0x1UL << RTC_TAMPCR_TAMP2MF_Pos) /*!< 0x00200000 */ 11131 #define RTC_TAMPCR_TAMP2MF RTC_TAMPCR_TAMP2MF_Msk 11132 #define RTC_TAMPCR_TAMP2NOERASE_Pos (20U) 11133 #define RTC_TAMPCR_TAMP2NOERASE_Msk (0x1UL << RTC_TAMPCR_TAMP2NOERASE_Pos) /*!< 0x00100000 */ 11134 #define RTC_TAMPCR_TAMP2NOERASE RTC_TAMPCR_TAMP2NOERASE_Msk 11135 #define RTC_TAMPCR_TAMP2IE_Pos (19U) 11136 #define RTC_TAMPCR_TAMP2IE_Msk (0x1UL << RTC_TAMPCR_TAMP2IE_Pos) /*!< 0x00080000 */ 11137 #define RTC_TAMPCR_TAMP2IE RTC_TAMPCR_TAMP2IE_Msk 11138 #define RTC_TAMPCR_TAMP1MF_Pos (18U) 11139 #define RTC_TAMPCR_TAMP1MF_Msk (0x1UL << RTC_TAMPCR_TAMP1MF_Pos) /*!< 0x00040000 */ 11140 #define RTC_TAMPCR_TAMP1MF RTC_TAMPCR_TAMP1MF_Msk 11141 #define RTC_TAMPCR_TAMP1NOERASE_Pos (17U) 11142 #define RTC_TAMPCR_TAMP1NOERASE_Msk (0x1UL << RTC_TAMPCR_TAMP1NOERASE_Pos) /*!< 0x00020000 */ 11143 #define RTC_TAMPCR_TAMP1NOERASE RTC_TAMPCR_TAMP1NOERASE_Msk 11144 #define RTC_TAMPCR_TAMP1IE_Pos (16U) 11145 #define RTC_TAMPCR_TAMP1IE_Msk (0x1UL << RTC_TAMPCR_TAMP1IE_Pos) /*!< 0x00010000 */ 11146 #define RTC_TAMPCR_TAMP1IE RTC_TAMPCR_TAMP1IE_Msk 11147 #define RTC_TAMPCR_TAMPPUDIS_Pos (15U) 11148 #define RTC_TAMPCR_TAMPPUDIS_Msk (0x1UL << RTC_TAMPCR_TAMPPUDIS_Pos) /*!< 0x00008000 */ 11149 #define RTC_TAMPCR_TAMPPUDIS RTC_TAMPCR_TAMPPUDIS_Msk 11150 #define RTC_TAMPCR_TAMPPRCH_Pos (13U) 11151 #define RTC_TAMPCR_TAMPPRCH_Msk (0x3UL << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00006000 */ 11152 #define RTC_TAMPCR_TAMPPRCH RTC_TAMPCR_TAMPPRCH_Msk 11153 #define RTC_TAMPCR_TAMPPRCH_0 (0x1UL << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00002000 */ 11154 #define RTC_TAMPCR_TAMPPRCH_1 (0x2UL << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00004000 */ 11155 #define RTC_TAMPCR_TAMPFLT_Pos (11U) 11156 #define RTC_TAMPCR_TAMPFLT_Msk (0x3UL << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00001800 */ 11157 #define RTC_TAMPCR_TAMPFLT RTC_TAMPCR_TAMPFLT_Msk 11158 #define RTC_TAMPCR_TAMPFLT_0 (0x1UL << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00000800 */ 11159 #define RTC_TAMPCR_TAMPFLT_1 (0x2UL << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00001000 */ 11160 #define RTC_TAMPCR_TAMPFREQ_Pos (8U) 11161 #define RTC_TAMPCR_TAMPFREQ_Msk (0x7UL << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000700 */ 11162 #define RTC_TAMPCR_TAMPFREQ RTC_TAMPCR_TAMPFREQ_Msk 11163 #define RTC_TAMPCR_TAMPFREQ_0 (0x1UL << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000100 */ 11164 #define RTC_TAMPCR_TAMPFREQ_1 (0x2UL << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000200 */ 11165 #define RTC_TAMPCR_TAMPFREQ_2 (0x4UL << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000400 */ 11166 #define RTC_TAMPCR_TAMPTS_Pos (7U) 11167 #define RTC_TAMPCR_TAMPTS_Msk (0x1UL << RTC_TAMPCR_TAMPTS_Pos) /*!< 0x00000080 */ 11168 #define RTC_TAMPCR_TAMPTS RTC_TAMPCR_TAMPTS_Msk 11169 #define RTC_TAMPCR_TAMP3TRG_Pos (6U) 11170 #define RTC_TAMPCR_TAMP3TRG_Msk (0x1UL << RTC_TAMPCR_TAMP3TRG_Pos) /*!< 0x00000040 */ 11171 #define RTC_TAMPCR_TAMP3TRG RTC_TAMPCR_TAMP3TRG_Msk 11172 #define RTC_TAMPCR_TAMP3E_Pos (5U) 11173 #define RTC_TAMPCR_TAMP3E_Msk (0x1UL << RTC_TAMPCR_TAMP3E_Pos) /*!< 0x00000020 */ 11174 #define RTC_TAMPCR_TAMP3E RTC_TAMPCR_TAMP3E_Msk 11175 #define RTC_TAMPCR_TAMP2TRG_Pos (4U) 11176 #define RTC_TAMPCR_TAMP2TRG_Msk (0x1UL << RTC_TAMPCR_TAMP2TRG_Pos) /*!< 0x00000010 */ 11177 #define RTC_TAMPCR_TAMP2TRG RTC_TAMPCR_TAMP2TRG_Msk 11178 #define RTC_TAMPCR_TAMP2E_Pos (3U) 11179 #define RTC_TAMPCR_TAMP2E_Msk (0x1UL << RTC_TAMPCR_TAMP2E_Pos) /*!< 0x00000008 */ 11180 #define RTC_TAMPCR_TAMP2E RTC_TAMPCR_TAMP2E_Msk 11181 #define RTC_TAMPCR_TAMPIE_Pos (2U) 11182 #define RTC_TAMPCR_TAMPIE_Msk (0x1UL << RTC_TAMPCR_TAMPIE_Pos) /*!< 0x00000004 */ 11183 #define RTC_TAMPCR_TAMPIE RTC_TAMPCR_TAMPIE_Msk 11184 #define RTC_TAMPCR_TAMP1TRG_Pos (1U) 11185 #define RTC_TAMPCR_TAMP1TRG_Msk (0x1UL << RTC_TAMPCR_TAMP1TRG_Pos) /*!< 0x00000002 */ 11186 #define RTC_TAMPCR_TAMP1TRG RTC_TAMPCR_TAMP1TRG_Msk 11187 #define RTC_TAMPCR_TAMP1E_Pos (0U) 11188 #define RTC_TAMPCR_TAMP1E_Msk (0x1UL << RTC_TAMPCR_TAMP1E_Pos) /*!< 0x00000001 */ 11189 #define RTC_TAMPCR_TAMP1E RTC_TAMPCR_TAMP1E_Msk 11190 11191 /******************** Bits definition for RTC_ALRMASSR register *************/ 11192 #define RTC_ALRMASSR_MASKSS_Pos (24U) 11193 #define RTC_ALRMASSR_MASKSS_Msk (0xFUL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x0F000000 */ 11194 #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk 11195 #define RTC_ALRMASSR_MASKSS_0 (0x1UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x01000000 */ 11196 #define RTC_ALRMASSR_MASKSS_1 (0x2UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x02000000 */ 11197 #define RTC_ALRMASSR_MASKSS_2 (0x4UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x04000000 */ 11198 #define RTC_ALRMASSR_MASKSS_3 (0x8UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x08000000 */ 11199 #define RTC_ALRMASSR_SS_Pos (0U) 11200 #define RTC_ALRMASSR_SS_Msk (0x7FFFUL << RTC_ALRMASSR_SS_Pos) /*!< 0x00007FFF */ 11201 #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk 11202 11203 /******************** Bits definition for RTC_ALRMBSSR register *************/ 11204 #define RTC_ALRMBSSR_MASKSS_Pos (24U) 11205 #define RTC_ALRMBSSR_MASKSS_Msk (0xFUL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x0F000000 */ 11206 #define RTC_ALRMBSSR_MASKSS RTC_ALRMBSSR_MASKSS_Msk 11207 #define RTC_ALRMBSSR_MASKSS_0 (0x1UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x01000000 */ 11208 #define RTC_ALRMBSSR_MASKSS_1 (0x2UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x02000000 */ 11209 #define RTC_ALRMBSSR_MASKSS_2 (0x4UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x04000000 */ 11210 #define RTC_ALRMBSSR_MASKSS_3 (0x8UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x08000000 */ 11211 #define RTC_ALRMBSSR_SS_Pos (0U) 11212 #define RTC_ALRMBSSR_SS_Msk (0x7FFFUL << RTC_ALRMBSSR_SS_Pos) /*!< 0x00007FFF */ 11213 #define RTC_ALRMBSSR_SS RTC_ALRMBSSR_SS_Msk 11214 11215 /******************** Bits definition for RTC_0R register *******************/ 11216 #define RTC_OR_OUT_RMP_Pos (1U) 11217 #define RTC_OR_OUT_RMP_Msk (0x1UL << RTC_OR_OUT_RMP_Pos) /*!< 0x00000002 */ 11218 #define RTC_OR_OUT_RMP RTC_OR_OUT_RMP_Msk 11219 #define RTC_OR_ALARMOUTTYPE_Pos (0U) 11220 #define RTC_OR_ALARMOUTTYPE_Msk (0x1UL << RTC_OR_ALARMOUTTYPE_Pos) /*!< 0x00000001 */ 11221 #define RTC_OR_ALARMOUTTYPE RTC_OR_ALARMOUTTYPE_Msk 11222 11223 11224 /******************** Bits definition for RTC_BKP0R register ****************/ 11225 #define RTC_BKP0R_Pos (0U) 11226 #define RTC_BKP0R_Msk (0xFFFFFFFFUL << RTC_BKP0R_Pos) /*!< 0xFFFFFFFF */ 11227 #define RTC_BKP0R RTC_BKP0R_Msk 11228 11229 /******************** Bits definition for RTC_BKP1R register ****************/ 11230 #define RTC_BKP1R_Pos (0U) 11231 #define RTC_BKP1R_Msk (0xFFFFFFFFUL << RTC_BKP1R_Pos) /*!< 0xFFFFFFFF */ 11232 #define RTC_BKP1R RTC_BKP1R_Msk 11233 11234 /******************** Bits definition for RTC_BKP2R register ****************/ 11235 #define RTC_BKP2R_Pos (0U) 11236 #define RTC_BKP2R_Msk (0xFFFFFFFFUL << RTC_BKP2R_Pos) /*!< 0xFFFFFFFF */ 11237 #define RTC_BKP2R RTC_BKP2R_Msk 11238 11239 /******************** Bits definition for RTC_BKP3R register ****************/ 11240 #define RTC_BKP3R_Pos (0U) 11241 #define RTC_BKP3R_Msk (0xFFFFFFFFUL << RTC_BKP3R_Pos) /*!< 0xFFFFFFFF */ 11242 #define RTC_BKP3R RTC_BKP3R_Msk 11243 11244 /******************** Bits definition for RTC_BKP4R register ****************/ 11245 #define RTC_BKP4R_Pos (0U) 11246 #define RTC_BKP4R_Msk (0xFFFFFFFFUL << RTC_BKP4R_Pos) /*!< 0xFFFFFFFF */ 11247 #define RTC_BKP4R RTC_BKP4R_Msk 11248 11249 /******************** Bits definition for RTC_BKP5R register ****************/ 11250 #define RTC_BKP5R_Pos (0U) 11251 #define RTC_BKP5R_Msk (0xFFFFFFFFUL << RTC_BKP5R_Pos) /*!< 0xFFFFFFFF */ 11252 #define RTC_BKP5R RTC_BKP5R_Msk 11253 11254 /******************** Bits definition for RTC_BKP6R register ****************/ 11255 #define RTC_BKP6R_Pos (0U) 11256 #define RTC_BKP6R_Msk (0xFFFFFFFFUL << RTC_BKP6R_Pos) /*!< 0xFFFFFFFF */ 11257 #define RTC_BKP6R RTC_BKP6R_Msk 11258 11259 /******************** Bits definition for RTC_BKP7R register ****************/ 11260 #define RTC_BKP7R_Pos (0U) 11261 #define RTC_BKP7R_Msk (0xFFFFFFFFUL << RTC_BKP7R_Pos) /*!< 0xFFFFFFFF */ 11262 #define RTC_BKP7R RTC_BKP7R_Msk 11263 11264 /******************** Bits definition for RTC_BKP8R register ****************/ 11265 #define RTC_BKP8R_Pos (0U) 11266 #define RTC_BKP8R_Msk (0xFFFFFFFFUL << RTC_BKP8R_Pos) /*!< 0xFFFFFFFF */ 11267 #define RTC_BKP8R RTC_BKP8R_Msk 11268 11269 /******************** Bits definition for RTC_BKP9R register ****************/ 11270 #define RTC_BKP9R_Pos (0U) 11271 #define RTC_BKP9R_Msk (0xFFFFFFFFUL << RTC_BKP9R_Pos) /*!< 0xFFFFFFFF */ 11272 #define RTC_BKP9R RTC_BKP9R_Msk 11273 11274 /******************** Bits definition for RTC_BKP10R register ***************/ 11275 #define RTC_BKP10R_Pos (0U) 11276 #define RTC_BKP10R_Msk (0xFFFFFFFFUL << RTC_BKP10R_Pos) /*!< 0xFFFFFFFF */ 11277 #define RTC_BKP10R RTC_BKP10R_Msk 11278 11279 /******************** Bits definition for RTC_BKP11R register ***************/ 11280 #define RTC_BKP11R_Pos (0U) 11281 #define RTC_BKP11R_Msk (0xFFFFFFFFUL << RTC_BKP11R_Pos) /*!< 0xFFFFFFFF */ 11282 #define RTC_BKP11R RTC_BKP11R_Msk 11283 11284 /******************** Bits definition for RTC_BKP12R register ***************/ 11285 #define RTC_BKP12R_Pos (0U) 11286 #define RTC_BKP12R_Msk (0xFFFFFFFFUL << RTC_BKP12R_Pos) /*!< 0xFFFFFFFF */ 11287 #define RTC_BKP12R RTC_BKP12R_Msk 11288 11289 /******************** Bits definition for RTC_BKP13R register ***************/ 11290 #define RTC_BKP13R_Pos (0U) 11291 #define RTC_BKP13R_Msk (0xFFFFFFFFUL << RTC_BKP13R_Pos) /*!< 0xFFFFFFFF */ 11292 #define RTC_BKP13R RTC_BKP13R_Msk 11293 11294 /******************** Bits definition for RTC_BKP14R register ***************/ 11295 #define RTC_BKP14R_Pos (0U) 11296 #define RTC_BKP14R_Msk (0xFFFFFFFFUL << RTC_BKP14R_Pos) /*!< 0xFFFFFFFF */ 11297 #define RTC_BKP14R RTC_BKP14R_Msk 11298 11299 /******************** Bits definition for RTC_BKP15R register ***************/ 11300 #define RTC_BKP15R_Pos (0U) 11301 #define RTC_BKP15R_Msk (0xFFFFFFFFUL << RTC_BKP15R_Pos) /*!< 0xFFFFFFFF */ 11302 #define RTC_BKP15R RTC_BKP15R_Msk 11303 11304 /******************** Bits definition for RTC_BKP16R register ***************/ 11305 #define RTC_BKP16R_Pos (0U) 11306 #define RTC_BKP16R_Msk (0xFFFFFFFFUL << RTC_BKP16R_Pos) /*!< 0xFFFFFFFF */ 11307 #define RTC_BKP16R RTC_BKP16R_Msk 11308 11309 /******************** Bits definition for RTC_BKP17R register ***************/ 11310 #define RTC_BKP17R_Pos (0U) 11311 #define RTC_BKP17R_Msk (0xFFFFFFFFUL << RTC_BKP17R_Pos) /*!< 0xFFFFFFFF */ 11312 #define RTC_BKP17R RTC_BKP17R_Msk 11313 11314 /******************** Bits definition for RTC_BKP18R register ***************/ 11315 #define RTC_BKP18R_Pos (0U) 11316 #define RTC_BKP18R_Msk (0xFFFFFFFFUL << RTC_BKP18R_Pos) /*!< 0xFFFFFFFF */ 11317 #define RTC_BKP18R RTC_BKP18R_Msk 11318 11319 /******************** Bits definition for RTC_BKP19R register ***************/ 11320 #define RTC_BKP19R_Pos (0U) 11321 #define RTC_BKP19R_Msk (0xFFFFFFFFUL << RTC_BKP19R_Pos) /*!< 0xFFFFFFFF */ 11322 #define RTC_BKP19R RTC_BKP19R_Msk 11323 11324 /******************** Bits definition for RTC_BKP20R register ***************/ 11325 #define RTC_BKP20R_Pos (0U) 11326 #define RTC_BKP20R_Msk (0xFFFFFFFFUL << RTC_BKP20R_Pos) /*!< 0xFFFFFFFF */ 11327 #define RTC_BKP20R RTC_BKP20R_Msk 11328 11329 /******************** Bits definition for RTC_BKP21R register ***************/ 11330 #define RTC_BKP21R_Pos (0U) 11331 #define RTC_BKP21R_Msk (0xFFFFFFFFUL << RTC_BKP21R_Pos) /*!< 0xFFFFFFFF */ 11332 #define RTC_BKP21R RTC_BKP21R_Msk 11333 11334 /******************** Bits definition for RTC_BKP22R register ***************/ 11335 #define RTC_BKP22R_Pos (0U) 11336 #define RTC_BKP22R_Msk (0xFFFFFFFFUL << RTC_BKP22R_Pos) /*!< 0xFFFFFFFF */ 11337 #define RTC_BKP22R RTC_BKP22R_Msk 11338 11339 /******************** Bits definition for RTC_BKP23R register ***************/ 11340 #define RTC_BKP23R_Pos (0U) 11341 #define RTC_BKP23R_Msk (0xFFFFFFFFUL << RTC_BKP23R_Pos) /*!< 0xFFFFFFFF */ 11342 #define RTC_BKP23R RTC_BKP23R_Msk 11343 11344 /******************** Bits definition for RTC_BKP24R register ***************/ 11345 #define RTC_BKP24R_Pos (0U) 11346 #define RTC_BKP24R_Msk (0xFFFFFFFFUL << RTC_BKP24R_Pos) /*!< 0xFFFFFFFF */ 11347 #define RTC_BKP24R RTC_BKP24R_Msk 11348 11349 /******************** Bits definition for RTC_BKP25R register ***************/ 11350 #define RTC_BKP25R_Pos (0U) 11351 #define RTC_BKP25R_Msk (0xFFFFFFFFUL << RTC_BKP25R_Pos) /*!< 0xFFFFFFFF */ 11352 #define RTC_BKP25R RTC_BKP25R_Msk 11353 11354 /******************** Bits definition for RTC_BKP26R register ***************/ 11355 #define RTC_BKP26R_Pos (0U) 11356 #define RTC_BKP26R_Msk (0xFFFFFFFFUL << RTC_BKP26R_Pos) /*!< 0xFFFFFFFF */ 11357 #define RTC_BKP26R RTC_BKP26R_Msk 11358 11359 /******************** Bits definition for RTC_BKP27R register ***************/ 11360 #define RTC_BKP27R_Pos (0U) 11361 #define RTC_BKP27R_Msk (0xFFFFFFFFUL << RTC_BKP27R_Pos) /*!< 0xFFFFFFFF */ 11362 #define RTC_BKP27R RTC_BKP27R_Msk 11363 11364 /******************** Bits definition for RTC_BKP28R register ***************/ 11365 #define RTC_BKP28R_Pos (0U) 11366 #define RTC_BKP28R_Msk (0xFFFFFFFFUL << RTC_BKP28R_Pos) /*!< 0xFFFFFFFF */ 11367 #define RTC_BKP28R RTC_BKP28R_Msk 11368 11369 /******************** Bits definition for RTC_BKP29R register ***************/ 11370 #define RTC_BKP29R_Pos (0U) 11371 #define RTC_BKP29R_Msk (0xFFFFFFFFUL << RTC_BKP29R_Pos) /*!< 0xFFFFFFFF */ 11372 #define RTC_BKP29R RTC_BKP29R_Msk 11373 11374 /******************** Bits definition for RTC_BKP30R register ***************/ 11375 #define RTC_BKP30R_Pos (0U) 11376 #define RTC_BKP30R_Msk (0xFFFFFFFFUL << RTC_BKP30R_Pos) /*!< 0xFFFFFFFF */ 11377 #define RTC_BKP30R RTC_BKP30R_Msk 11378 11379 /******************** Bits definition for RTC_BKP31R register ***************/ 11380 #define RTC_BKP31R_Pos (0U) 11381 #define RTC_BKP31R_Msk (0xFFFFFFFFUL << RTC_BKP31R_Pos) /*!< 0xFFFFFFFF */ 11382 #define RTC_BKP31R RTC_BKP31R_Msk 11383 11384 /******************************************************************************/ 11385 /* */ 11386 /* Serial Audio Interface */ 11387 /* */ 11388 /******************************************************************************/ 11389 /******************** Bit definition for SAI_GCR register *******************/ 11390 #define SAI_GCR_SYNCIN_Pos (0U) 11391 #define SAI_GCR_SYNCIN_Msk (0x3UL << SAI_GCR_SYNCIN_Pos) /*!< 0x00000003 */ 11392 #define SAI_GCR_SYNCIN SAI_GCR_SYNCIN_Msk /*!<SYNCIN[1:0] bits (Synchronization Inputs) */ 11393 #define SAI_GCR_SYNCIN_0 (0x1UL << SAI_GCR_SYNCIN_Pos) /*!< 0x00000001 */ 11394 #define SAI_GCR_SYNCIN_1 (0x2UL << SAI_GCR_SYNCIN_Pos) /*!< 0x00000002 */ 11395 11396 #define SAI_GCR_SYNCOUT_Pos (4U) 11397 #define SAI_GCR_SYNCOUT_Msk (0x3UL << SAI_GCR_SYNCOUT_Pos) /*!< 0x00000030 */ 11398 #define SAI_GCR_SYNCOUT SAI_GCR_SYNCOUT_Msk /*!<SYNCOUT[1:0] bits (Synchronization Outputs) */ 11399 #define SAI_GCR_SYNCOUT_0 (0x1UL << SAI_GCR_SYNCOUT_Pos) /*!< 0x00000010 */ 11400 #define SAI_GCR_SYNCOUT_1 (0x2UL << SAI_GCR_SYNCOUT_Pos) /*!< 0x00000020 */ 11401 11402 /******************* Bit definition for SAI_xCR1 register *******************/ 11403 #define SAI_xCR1_MODE_Pos (0U) 11404 #define SAI_xCR1_MODE_Msk (0x3UL << SAI_xCR1_MODE_Pos) /*!< 0x00000003 */ 11405 #define SAI_xCR1_MODE SAI_xCR1_MODE_Msk /*!<MODE[1:0] bits (Audio Block Mode) */ 11406 #define SAI_xCR1_MODE_0 (0x1UL << SAI_xCR1_MODE_Pos) /*!< 0x00000001 */ 11407 #define SAI_xCR1_MODE_1 (0x2UL << SAI_xCR1_MODE_Pos) /*!< 0x00000002 */ 11408 11409 #define SAI_xCR1_PRTCFG_Pos (2U) 11410 #define SAI_xCR1_PRTCFG_Msk (0x3UL << SAI_xCR1_PRTCFG_Pos) /*!< 0x0000000C */ 11411 #define SAI_xCR1_PRTCFG SAI_xCR1_PRTCFG_Msk /*!<PRTCFG[1:0] bits (Protocol Configuration) */ 11412 #define SAI_xCR1_PRTCFG_0 (0x1UL << SAI_xCR1_PRTCFG_Pos) /*!< 0x00000004 */ 11413 #define SAI_xCR1_PRTCFG_1 (0x2UL << SAI_xCR1_PRTCFG_Pos) /*!< 0x00000008 */ 11414 11415 #define SAI_xCR1_DS_Pos (5U) 11416 #define SAI_xCR1_DS_Msk (0x7UL << SAI_xCR1_DS_Pos) /*!< 0x000000E0 */ 11417 #define SAI_xCR1_DS SAI_xCR1_DS_Msk /*!<DS[1:0] bits (Data Size) */ 11418 #define SAI_xCR1_DS_0 (0x1UL << SAI_xCR1_DS_Pos) /*!< 0x00000020 */ 11419 #define SAI_xCR1_DS_1 (0x2UL << SAI_xCR1_DS_Pos) /*!< 0x00000040 */ 11420 #define SAI_xCR1_DS_2 (0x4UL << SAI_xCR1_DS_Pos) /*!< 0x00000080 */ 11421 11422 #define SAI_xCR1_LSBFIRST_Pos (8U) 11423 #define SAI_xCR1_LSBFIRST_Msk (0x1UL << SAI_xCR1_LSBFIRST_Pos) /*!< 0x00000100 */ 11424 #define SAI_xCR1_LSBFIRST SAI_xCR1_LSBFIRST_Msk /*!<LSB First Configuration */ 11425 #define SAI_xCR1_CKSTR_Pos (9U) 11426 #define SAI_xCR1_CKSTR_Msk (0x1UL << SAI_xCR1_CKSTR_Pos) /*!< 0x00000200 */ 11427 #define SAI_xCR1_CKSTR SAI_xCR1_CKSTR_Msk /*!<ClocK STRobing edge */ 11428 11429 #define SAI_xCR1_SYNCEN_Pos (10U) 11430 #define SAI_xCR1_SYNCEN_Msk (0x3UL << SAI_xCR1_SYNCEN_Pos) /*!< 0x00000C00 */ 11431 #define SAI_xCR1_SYNCEN SAI_xCR1_SYNCEN_Msk /*!<SYNCEN[1:0](SYNChronization ENable) */ 11432 #define SAI_xCR1_SYNCEN_0 (0x1UL << SAI_xCR1_SYNCEN_Pos) /*!< 0x00000400 */ 11433 #define SAI_xCR1_SYNCEN_1 (0x2UL << SAI_xCR1_SYNCEN_Pos) /*!< 0x00000800 */ 11434 11435 #define SAI_xCR1_MONO_Pos (12U) 11436 #define SAI_xCR1_MONO_Msk (0x1UL << SAI_xCR1_MONO_Pos) /*!< 0x00001000 */ 11437 #define SAI_xCR1_MONO SAI_xCR1_MONO_Msk /*!<Mono mode */ 11438 #define SAI_xCR1_OUTDRIV_Pos (13U) 11439 #define SAI_xCR1_OUTDRIV_Msk (0x1UL << SAI_xCR1_OUTDRIV_Pos) /*!< 0x00002000 */ 11440 #define SAI_xCR1_OUTDRIV SAI_xCR1_OUTDRIV_Msk /*!<Output Drive */ 11441 #define SAI_xCR1_SAIEN_Pos (16U) 11442 #define SAI_xCR1_SAIEN_Msk (0x1UL << SAI_xCR1_SAIEN_Pos) /*!< 0x00010000 */ 11443 #define SAI_xCR1_SAIEN SAI_xCR1_SAIEN_Msk /*!<Audio Block enable */ 11444 #define SAI_xCR1_DMAEN_Pos (17U) 11445 #define SAI_xCR1_DMAEN_Msk (0x1UL << SAI_xCR1_DMAEN_Pos) /*!< 0x00020000 */ 11446 #define SAI_xCR1_DMAEN SAI_xCR1_DMAEN_Msk /*!<DMA enable */ 11447 #define SAI_xCR1_NODIV_Pos (19U) 11448 #define SAI_xCR1_NODIV_Msk (0x1UL << SAI_xCR1_NODIV_Pos) /*!< 0x00080000 */ 11449 #define SAI_xCR1_NODIV SAI_xCR1_NODIV_Msk /*!<No Divider Configuration */ 11450 11451 #define SAI_xCR1_MCKDIV_Pos (20U) 11452 #define SAI_xCR1_MCKDIV_Msk (0xFUL << SAI_xCR1_MCKDIV_Pos) /*!< 0x00F00000 */ 11453 #define SAI_xCR1_MCKDIV SAI_xCR1_MCKDIV_Msk /*!<MCKDIV[3:0] (Master ClocK Divider) */ 11454 #define SAI_xCR1_MCKDIV_0 (0x1UL << SAI_xCR1_MCKDIV_Pos) /*!< 0x00100000 */ 11455 #define SAI_xCR1_MCKDIV_1 (0x2UL << SAI_xCR1_MCKDIV_Pos) /*!< 0x00200000 */ 11456 #define SAI_xCR1_MCKDIV_2 (0x4UL << SAI_xCR1_MCKDIV_Pos) /*!< 0x00400000 */ 11457 #define SAI_xCR1_MCKDIV_3 (0x8UL << SAI_xCR1_MCKDIV_Pos) /*!< 0x00800000 */ 11458 11459 /******************* Bit definition for SAI_xCR2 register *******************/ 11460 #define SAI_xCR2_FTH_Pos (0U) 11461 #define SAI_xCR2_FTH_Msk (0x7UL << SAI_xCR2_FTH_Pos) /*!< 0x00000007 */ 11462 #define SAI_xCR2_FTH SAI_xCR2_FTH_Msk /*!<FTH[2:0](Fifo THreshold) */ 11463 #define SAI_xCR2_FTH_0 (0x1UL << SAI_xCR2_FTH_Pos) /*!< 0x00000001 */ 11464 #define SAI_xCR2_FTH_1 (0x2UL << SAI_xCR2_FTH_Pos) /*!< 0x00000002 */ 11465 #define SAI_xCR2_FTH_2 (0x4UL << SAI_xCR2_FTH_Pos) /*!< 0x00000004 */ 11466 11467 #define SAI_xCR2_FFLUSH_Pos (3U) 11468 #define SAI_xCR2_FFLUSH_Msk (0x1UL << SAI_xCR2_FFLUSH_Pos) /*!< 0x00000008 */ 11469 #define SAI_xCR2_FFLUSH SAI_xCR2_FFLUSH_Msk /*!<Fifo FLUSH */ 11470 #define SAI_xCR2_TRIS_Pos (4U) 11471 #define SAI_xCR2_TRIS_Msk (0x1UL << SAI_xCR2_TRIS_Pos) /*!< 0x00000010 */ 11472 #define SAI_xCR2_TRIS SAI_xCR2_TRIS_Msk /*!<TRIState Management on data line */ 11473 #define SAI_xCR2_MUTE_Pos (5U) 11474 #define SAI_xCR2_MUTE_Msk (0x1UL << SAI_xCR2_MUTE_Pos) /*!< 0x00000020 */ 11475 #define SAI_xCR2_MUTE SAI_xCR2_MUTE_Msk /*!<Mute mode */ 11476 #define SAI_xCR2_MUTEVAL_Pos (6U) 11477 #define SAI_xCR2_MUTEVAL_Msk (0x1UL << SAI_xCR2_MUTEVAL_Pos) /*!< 0x00000040 */ 11478 #define SAI_xCR2_MUTEVAL SAI_xCR2_MUTEVAL_Msk /*!<Muate value */ 11479 11480 11481 #define SAI_xCR2_MUTECNT_Pos (7U) 11482 #define SAI_xCR2_MUTECNT_Msk (0x3FUL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00001F80 */ 11483 #define SAI_xCR2_MUTECNT SAI_xCR2_MUTECNT_Msk /*!<MUTECNT[5:0] (MUTE counter) */ 11484 #define SAI_xCR2_MUTECNT_0 (0x01UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000080 */ 11485 #define SAI_xCR2_MUTECNT_1 (0x02UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000100 */ 11486 #define SAI_xCR2_MUTECNT_2 (0x04UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000200 */ 11487 #define SAI_xCR2_MUTECNT_3 (0x08UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000400 */ 11488 #define SAI_xCR2_MUTECNT_4 (0x10UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000800 */ 11489 #define SAI_xCR2_MUTECNT_5 (0x20UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00001000 */ 11490 11491 #define SAI_xCR2_CPL_Pos (13U) 11492 #define SAI_xCR2_CPL_Msk (0x1UL << SAI_xCR2_CPL_Pos) /*!< 0x00002000 */ 11493 #define SAI_xCR2_CPL SAI_xCR2_CPL_Msk /*!<CPL mode */ 11494 #define SAI_xCR2_COMP_Pos (14U) 11495 #define SAI_xCR2_COMP_Msk (0x3UL << SAI_xCR2_COMP_Pos) /*!< 0x0000C000 */ 11496 #define SAI_xCR2_COMP SAI_xCR2_COMP_Msk /*!<COMP[1:0] (Companding mode) */ 11497 #define SAI_xCR2_COMP_0 (0x1UL << SAI_xCR2_COMP_Pos) /*!< 0x00004000 */ 11498 #define SAI_xCR2_COMP_1 (0x2UL << SAI_xCR2_COMP_Pos) /*!< 0x00008000 */ 11499 11500 11501 /****************** Bit definition for SAI_xFRCR register *******************/ 11502 #define SAI_xFRCR_FRL_Pos (0U) 11503 #define SAI_xFRCR_FRL_Msk (0xFFUL << SAI_xFRCR_FRL_Pos) /*!< 0x000000FF */ 11504 #define SAI_xFRCR_FRL SAI_xFRCR_FRL_Msk /*!<FRL[7:0](Frame length) */ 11505 #define SAI_xFRCR_FRL_0 (0x01UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000001 */ 11506 #define SAI_xFRCR_FRL_1 (0x02UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000002 */ 11507 #define SAI_xFRCR_FRL_2 (0x04UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000004 */ 11508 #define SAI_xFRCR_FRL_3 (0x08UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000008 */ 11509 #define SAI_xFRCR_FRL_4 (0x10UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000010 */ 11510 #define SAI_xFRCR_FRL_5 (0x20UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000020 */ 11511 #define SAI_xFRCR_FRL_6 (0x40UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000040 */ 11512 #define SAI_xFRCR_FRL_7 (0x80UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000080 */ 11513 11514 #define SAI_xFRCR_FSALL_Pos (8U) 11515 #define SAI_xFRCR_FSALL_Msk (0x7FUL << SAI_xFRCR_FSALL_Pos) /*!< 0x00007F00 */ 11516 #define SAI_xFRCR_FSALL SAI_xFRCR_FSALL_Msk /*!<FRL[6:0] (Frame synchronization active level length) */ 11517 #define SAI_xFRCR_FSALL_0 (0x01UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00000100 */ 11518 #define SAI_xFRCR_FSALL_1 (0x02UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00000200 */ 11519 #define SAI_xFRCR_FSALL_2 (0x04UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00000400 */ 11520 #define SAI_xFRCR_FSALL_3 (0x08UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00000800 */ 11521 #define SAI_xFRCR_FSALL_4 (0x10UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00001000 */ 11522 #define SAI_xFRCR_FSALL_5 (0x20UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00002000 */ 11523 #define SAI_xFRCR_FSALL_6 (0x40UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00004000 */ 11524 11525 #define SAI_xFRCR_FSDEF_Pos (16U) 11526 #define SAI_xFRCR_FSDEF_Msk (0x1UL << SAI_xFRCR_FSDEF_Pos) /*!< 0x00010000 */ 11527 #define SAI_xFRCR_FSDEF SAI_xFRCR_FSDEF_Msk /*!< Frame Synchronization Definition */ 11528 #define SAI_xFRCR_FSPOL_Pos (17U) 11529 #define SAI_xFRCR_FSPOL_Msk (0x1UL << SAI_xFRCR_FSPOL_Pos) /*!< 0x00020000 */ 11530 #define SAI_xFRCR_FSPOL SAI_xFRCR_FSPOL_Msk /*!<Frame Synchronization POLarity */ 11531 #define SAI_xFRCR_FSOFF_Pos (18U) 11532 #define SAI_xFRCR_FSOFF_Msk (0x1UL << SAI_xFRCR_FSOFF_Pos) /*!< 0x00040000 */ 11533 #define SAI_xFRCR_FSOFF SAI_xFRCR_FSOFF_Msk /*!<Frame Synchronization OFFset */ 11534 11535 /****************** Bit definition for SAI_xSLOTR register *******************/ 11536 #define SAI_xSLOTR_FBOFF_Pos (0U) 11537 #define SAI_xSLOTR_FBOFF_Msk (0x1FUL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x0000001F */ 11538 #define SAI_xSLOTR_FBOFF SAI_xSLOTR_FBOFF_Msk /*!<FRL[4:0](First Bit Offset) */ 11539 #define SAI_xSLOTR_FBOFF_0 (0x01UL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000001 */ 11540 #define SAI_xSLOTR_FBOFF_1 (0x02UL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000002 */ 11541 #define SAI_xSLOTR_FBOFF_2 (0x04UL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000004 */ 11542 #define SAI_xSLOTR_FBOFF_3 (0x08UL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000008 */ 11543 #define SAI_xSLOTR_FBOFF_4 (0x10UL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000010 */ 11544 11545 #define SAI_xSLOTR_SLOTSZ_Pos (6U) 11546 #define SAI_xSLOTR_SLOTSZ_Msk (0x3UL << SAI_xSLOTR_SLOTSZ_Pos) /*!< 0x000000C0 */ 11547 #define SAI_xSLOTR_SLOTSZ SAI_xSLOTR_SLOTSZ_Msk /*!<SLOTSZ[1:0] (Slot size) */ 11548 #define SAI_xSLOTR_SLOTSZ_0 (0x1UL << SAI_xSLOTR_SLOTSZ_Pos) /*!< 0x00000040 */ 11549 #define SAI_xSLOTR_SLOTSZ_1 (0x2UL << SAI_xSLOTR_SLOTSZ_Pos) /*!< 0x00000080 */ 11550 11551 #define SAI_xSLOTR_NBSLOT_Pos (8U) 11552 #define SAI_xSLOTR_NBSLOT_Msk (0xFUL << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000F00 */ 11553 #define SAI_xSLOTR_NBSLOT SAI_xSLOTR_NBSLOT_Msk /*!<NBSLOT[3:0] (Number of Slot in audio Frame) */ 11554 #define SAI_xSLOTR_NBSLOT_0 (0x1UL << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000100 */ 11555 #define SAI_xSLOTR_NBSLOT_1 (0x2UL << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000200 */ 11556 #define SAI_xSLOTR_NBSLOT_2 (0x4UL << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000400 */ 11557 #define SAI_xSLOTR_NBSLOT_3 (0x8UL << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000800 */ 11558 11559 #define SAI_xSLOTR_SLOTEN_Pos (16U) 11560 #define SAI_xSLOTR_SLOTEN_Msk (0xFFFFUL << SAI_xSLOTR_SLOTEN_Pos) /*!< 0xFFFF0000 */ 11561 #define SAI_xSLOTR_SLOTEN SAI_xSLOTR_SLOTEN_Msk /*!<SLOTEN[15:0] (Slot Enable) */ 11562 11563 /******************* Bit definition for SAI_xIMR register *******************/ 11564 #define SAI_xIMR_OVRUDRIE_Pos (0U) 11565 #define SAI_xIMR_OVRUDRIE_Msk (0x1UL << SAI_xIMR_OVRUDRIE_Pos) /*!< 0x00000001 */ 11566 #define SAI_xIMR_OVRUDRIE SAI_xIMR_OVRUDRIE_Msk /*!<Overrun underrun interrupt enable */ 11567 #define SAI_xIMR_MUTEDETIE_Pos (1U) 11568 #define SAI_xIMR_MUTEDETIE_Msk (0x1UL << SAI_xIMR_MUTEDETIE_Pos) /*!< 0x00000002 */ 11569 #define SAI_xIMR_MUTEDETIE SAI_xIMR_MUTEDETIE_Msk /*!<Mute detection interrupt enable */ 11570 #define SAI_xIMR_WCKCFGIE_Pos (2U) 11571 #define SAI_xIMR_WCKCFGIE_Msk (0x1UL << SAI_xIMR_WCKCFGIE_Pos) /*!< 0x00000004 */ 11572 #define SAI_xIMR_WCKCFGIE SAI_xIMR_WCKCFGIE_Msk /*!<Wrong Clock Configuration interrupt enable */ 11573 #define SAI_xIMR_FREQIE_Pos (3U) 11574 #define SAI_xIMR_FREQIE_Msk (0x1UL << SAI_xIMR_FREQIE_Pos) /*!< 0x00000008 */ 11575 #define SAI_xIMR_FREQIE SAI_xIMR_FREQIE_Msk /*!<FIFO request interrupt enable */ 11576 #define SAI_xIMR_CNRDYIE_Pos (4U) 11577 #define SAI_xIMR_CNRDYIE_Msk (0x1UL << SAI_xIMR_CNRDYIE_Pos) /*!< 0x00000010 */ 11578 #define SAI_xIMR_CNRDYIE SAI_xIMR_CNRDYIE_Msk /*!<Codec not ready interrupt enable */ 11579 #define SAI_xIMR_AFSDETIE_Pos (5U) 11580 #define SAI_xIMR_AFSDETIE_Msk (0x1UL << SAI_xIMR_AFSDETIE_Pos) /*!< 0x00000020 */ 11581 #define SAI_xIMR_AFSDETIE SAI_xIMR_AFSDETIE_Msk /*!<Anticipated frame synchronization detection interrupt enable */ 11582 #define SAI_xIMR_LFSDETIE_Pos (6U) 11583 #define SAI_xIMR_LFSDETIE_Msk (0x1UL << SAI_xIMR_LFSDETIE_Pos) /*!< 0x00000040 */ 11584 #define SAI_xIMR_LFSDETIE SAI_xIMR_LFSDETIE_Msk /*!<Late frame synchronization detection interrupt enable */ 11585 11586 /******************** Bit definition for SAI_xSR register *******************/ 11587 #define SAI_xSR_OVRUDR_Pos (0U) 11588 #define SAI_xSR_OVRUDR_Msk (0x1UL << SAI_xSR_OVRUDR_Pos) /*!< 0x00000001 */ 11589 #define SAI_xSR_OVRUDR SAI_xSR_OVRUDR_Msk /*!<Overrun underrun */ 11590 #define SAI_xSR_MUTEDET_Pos (1U) 11591 #define SAI_xSR_MUTEDET_Msk (0x1UL << SAI_xSR_MUTEDET_Pos) /*!< 0x00000002 */ 11592 #define SAI_xSR_MUTEDET SAI_xSR_MUTEDET_Msk /*!<Mute detection */ 11593 #define SAI_xSR_WCKCFG_Pos (2U) 11594 #define SAI_xSR_WCKCFG_Msk (0x1UL << SAI_xSR_WCKCFG_Pos) /*!< 0x00000004 */ 11595 #define SAI_xSR_WCKCFG SAI_xSR_WCKCFG_Msk /*!<Wrong Clock Configuration */ 11596 #define SAI_xSR_FREQ_Pos (3U) 11597 #define SAI_xSR_FREQ_Msk (0x1UL << SAI_xSR_FREQ_Pos) /*!< 0x00000008 */ 11598 #define SAI_xSR_FREQ SAI_xSR_FREQ_Msk /*!<FIFO request */ 11599 #define SAI_xSR_CNRDY_Pos (4U) 11600 #define SAI_xSR_CNRDY_Msk (0x1UL << SAI_xSR_CNRDY_Pos) /*!< 0x00000010 */ 11601 #define SAI_xSR_CNRDY SAI_xSR_CNRDY_Msk /*!<Codec not ready */ 11602 #define SAI_xSR_AFSDET_Pos (5U) 11603 #define SAI_xSR_AFSDET_Msk (0x1UL << SAI_xSR_AFSDET_Pos) /*!< 0x00000020 */ 11604 #define SAI_xSR_AFSDET SAI_xSR_AFSDET_Msk /*!<Anticipated frame synchronization detection */ 11605 #define SAI_xSR_LFSDET_Pos (6U) 11606 #define SAI_xSR_LFSDET_Msk (0x1UL << SAI_xSR_LFSDET_Pos) /*!< 0x00000040 */ 11607 #define SAI_xSR_LFSDET SAI_xSR_LFSDET_Msk /*!<Late frame synchronization detection */ 11608 11609 #define SAI_xSR_FLVL_Pos (16U) 11610 #define SAI_xSR_FLVL_Msk (0x7UL << SAI_xSR_FLVL_Pos) /*!< 0x00070000 */ 11611 #define SAI_xSR_FLVL SAI_xSR_FLVL_Msk /*!<FLVL[2:0] (FIFO Level Threshold) */ 11612 #define SAI_xSR_FLVL_0 (0x1UL << SAI_xSR_FLVL_Pos) /*!< 0x00010000 */ 11613 #define SAI_xSR_FLVL_1 (0x2UL << SAI_xSR_FLVL_Pos) /*!< 0x00020000 */ 11614 #define SAI_xSR_FLVL_2 (0x4UL << SAI_xSR_FLVL_Pos) /*!< 0x00040000 */ 11615 11616 /****************** Bit definition for SAI_xCLRFR register ******************/ 11617 #define SAI_xCLRFR_COVRUDR_Pos (0U) 11618 #define SAI_xCLRFR_COVRUDR_Msk (0x1UL << SAI_xCLRFR_COVRUDR_Pos) /*!< 0x00000001 */ 11619 #define SAI_xCLRFR_COVRUDR SAI_xCLRFR_COVRUDR_Msk /*!<Clear Overrun underrun */ 11620 #define SAI_xCLRFR_CMUTEDET_Pos (1U) 11621 #define SAI_xCLRFR_CMUTEDET_Msk (0x1UL << SAI_xCLRFR_CMUTEDET_Pos) /*!< 0x00000002 */ 11622 #define SAI_xCLRFR_CMUTEDET SAI_xCLRFR_CMUTEDET_Msk /*!<Clear Mute detection */ 11623 #define SAI_xCLRFR_CWCKCFG_Pos (2U) 11624 #define SAI_xCLRFR_CWCKCFG_Msk (0x1UL << SAI_xCLRFR_CWCKCFG_Pos) /*!< 0x00000004 */ 11625 #define SAI_xCLRFR_CWCKCFG SAI_xCLRFR_CWCKCFG_Msk /*!<Clear Wrong Clock Configuration */ 11626 #define SAI_xCLRFR_CFREQ_Pos (3U) 11627 #define SAI_xCLRFR_CFREQ_Msk (0x1UL << SAI_xCLRFR_CFREQ_Pos) /*!< 0x00000008 */ 11628 #define SAI_xCLRFR_CFREQ SAI_xCLRFR_CFREQ_Msk /*!<Clear FIFO request */ 11629 #define SAI_xCLRFR_CCNRDY_Pos (4U) 11630 #define SAI_xCLRFR_CCNRDY_Msk (0x1UL << SAI_xCLRFR_CCNRDY_Pos) /*!< 0x00000010 */ 11631 #define SAI_xCLRFR_CCNRDY SAI_xCLRFR_CCNRDY_Msk /*!<Clear Codec not ready */ 11632 #define SAI_xCLRFR_CAFSDET_Pos (5U) 11633 #define SAI_xCLRFR_CAFSDET_Msk (0x1UL << SAI_xCLRFR_CAFSDET_Pos) /*!< 0x00000020 */ 11634 #define SAI_xCLRFR_CAFSDET SAI_xCLRFR_CAFSDET_Msk /*!<Clear Anticipated frame synchronization detection */ 11635 #define SAI_xCLRFR_CLFSDET_Pos (6U) 11636 #define SAI_xCLRFR_CLFSDET_Msk (0x1UL << SAI_xCLRFR_CLFSDET_Pos) /*!< 0x00000040 */ 11637 #define SAI_xCLRFR_CLFSDET SAI_xCLRFR_CLFSDET_Msk /*!<Clear Late frame synchronization detection */ 11638 11639 /****************** Bit definition for SAI_xDR register ******************/ 11640 #define SAI_xDR_DATA_Pos (0U) 11641 #define SAI_xDR_DATA_Msk (0xFFFFFFFFUL << SAI_xDR_DATA_Pos) /*!< 0xFFFFFFFF */ 11642 #define SAI_xDR_DATA SAI_xDR_DATA_Msk 11643 11644 /******************************************************************************/ 11645 /* */ 11646 /* SDMMC Interface */ 11647 /* */ 11648 /******************************************************************************/ 11649 /****************** Bit definition for SDMMC_POWER register ******************/ 11650 #define SDMMC_POWER_PWRCTRL_Pos (0U) 11651 #define SDMMC_POWER_PWRCTRL_Msk (0x3UL << SDMMC_POWER_PWRCTRL_Pos) /*!< 0x00000003 */ 11652 #define SDMMC_POWER_PWRCTRL SDMMC_POWER_PWRCTRL_Msk /*!<PWRCTRL[1:0] bits (Power supply control bits) */ 11653 #define SDMMC_POWER_PWRCTRL_0 (0x1UL << SDMMC_POWER_PWRCTRL_Pos) /*!< 0x00000001 */ 11654 #define SDMMC_POWER_PWRCTRL_1 (0x2UL << SDMMC_POWER_PWRCTRL_Pos) /*!< 0x00000002 */ 11655 11656 /****************** Bit definition for SDMMC_CLKCR register ******************/ 11657 #define SDMMC_CLKCR_CLKDIV_Pos (0U) 11658 #define SDMMC_CLKCR_CLKDIV_Msk (0xFFUL << SDMMC_CLKCR_CLKDIV_Pos) /*!< 0x000000FF */ 11659 #define SDMMC_CLKCR_CLKDIV SDMMC_CLKCR_CLKDIV_Msk /*!<Clock divide factor */ 11660 #define SDMMC_CLKCR_CLKEN_Pos (8U) 11661 #define SDMMC_CLKCR_CLKEN_Msk (0x1UL << SDMMC_CLKCR_CLKEN_Pos) /*!< 0x00000100 */ 11662 #define SDMMC_CLKCR_CLKEN SDMMC_CLKCR_CLKEN_Msk /*!<Clock enable bit */ 11663 #define SDMMC_CLKCR_PWRSAV_Pos (9U) 11664 #define SDMMC_CLKCR_PWRSAV_Msk (0x1UL << SDMMC_CLKCR_PWRSAV_Pos) /*!< 0x00000200 */ 11665 #define SDMMC_CLKCR_PWRSAV SDMMC_CLKCR_PWRSAV_Msk /*!<Power saving configuration bit */ 11666 #define SDMMC_CLKCR_BYPASS_Pos (10U) 11667 #define SDMMC_CLKCR_BYPASS_Msk (0x1UL << SDMMC_CLKCR_BYPASS_Pos) /*!< 0x00000400 */ 11668 #define SDMMC_CLKCR_BYPASS SDMMC_CLKCR_BYPASS_Msk /*!<Clock divider bypass enable bit */ 11669 11670 #define SDMMC_CLKCR_WIDBUS_Pos (11U) 11671 #define SDMMC_CLKCR_WIDBUS_Msk (0x3UL << SDMMC_CLKCR_WIDBUS_Pos) /*!< 0x00001800 */ 11672 #define SDMMC_CLKCR_WIDBUS SDMMC_CLKCR_WIDBUS_Msk /*!<WIDBUS[1:0] bits (Wide bus mode enable bit) */ 11673 #define SDMMC_CLKCR_WIDBUS_0 (0x1UL << SDMMC_CLKCR_WIDBUS_Pos) /*!< 0x00000800 */ 11674 #define SDMMC_CLKCR_WIDBUS_1 (0x2UL << SDMMC_CLKCR_WIDBUS_Pos) /*!< 0x00001000 */ 11675 11676 #define SDMMC_CLKCR_NEGEDGE_Pos (13U) 11677 #define SDMMC_CLKCR_NEGEDGE_Msk (0x1UL << SDMMC_CLKCR_NEGEDGE_Pos) /*!< 0x00002000 */ 11678 #define SDMMC_CLKCR_NEGEDGE SDMMC_CLKCR_NEGEDGE_Msk /*!<SDMMC_CK dephasing selection bit */ 11679 #define SDMMC_CLKCR_HWFC_EN_Pos (14U) 11680 #define SDMMC_CLKCR_HWFC_EN_Msk (0x1UL << SDMMC_CLKCR_HWFC_EN_Pos) /*!< 0x00004000 */ 11681 #define SDMMC_CLKCR_HWFC_EN SDMMC_CLKCR_HWFC_EN_Msk /*!<HW Flow Control enable */ 11682 11683 /******************* Bit definition for SDMMC_ARG register *******************/ 11684 #define SDMMC_ARG_CMDARG_Pos (0U) 11685 #define SDMMC_ARG_CMDARG_Msk (0xFFFFFFFFUL << SDMMC_ARG_CMDARG_Pos) /*!< 0xFFFFFFFF */ 11686 #define SDMMC_ARG_CMDARG SDMMC_ARG_CMDARG_Msk /*!<Command argument */ 11687 11688 /******************* Bit definition for SDMMC_CMD register *******************/ 11689 #define SDMMC_CMD_CMDINDEX_Pos (0U) 11690 #define SDMMC_CMD_CMDINDEX_Msk (0x3FUL << SDMMC_CMD_CMDINDEX_Pos) /*!< 0x0000003F */ 11691 #define SDMMC_CMD_CMDINDEX SDMMC_CMD_CMDINDEX_Msk /*!<Command Index */ 11692 11693 #define SDMMC_CMD_WAITRESP_Pos (6U) 11694 #define SDMMC_CMD_WAITRESP_Msk (0x3UL << SDMMC_CMD_WAITRESP_Pos) /*!< 0x000000C0 */ 11695 #define SDMMC_CMD_WAITRESP SDMMC_CMD_WAITRESP_Msk /*!<WAITRESP[1:0] bits (Wait for response bits) */ 11696 #define SDMMC_CMD_WAITRESP_0 (0x1UL << SDMMC_CMD_WAITRESP_Pos) /*!< 0x00000040 */ 11697 #define SDMMC_CMD_WAITRESP_1 (0x2UL << SDMMC_CMD_WAITRESP_Pos) /*!< 0x00000080 */ 11698 11699 #define SDMMC_CMD_WAITINT_Pos (8U) 11700 #define SDMMC_CMD_WAITINT_Msk (0x1UL << SDMMC_CMD_WAITINT_Pos) /*!< 0x00000100 */ 11701 #define SDMMC_CMD_WAITINT SDMMC_CMD_WAITINT_Msk /*!<CPSM Waits for Interrupt Request */ 11702 #define SDMMC_CMD_WAITPEND_Pos (9U) 11703 #define SDMMC_CMD_WAITPEND_Msk (0x1UL << SDMMC_CMD_WAITPEND_Pos) /*!< 0x00000200 */ 11704 #define SDMMC_CMD_WAITPEND SDMMC_CMD_WAITPEND_Msk /*!<CPSM Waits for ends of data transfer (CmdPend internal signal) */ 11705 #define SDMMC_CMD_CPSMEN_Pos (10U) 11706 #define SDMMC_CMD_CPSMEN_Msk (0x1UL << SDMMC_CMD_CPSMEN_Pos) /*!< 0x00000400 */ 11707 #define SDMMC_CMD_CPSMEN SDMMC_CMD_CPSMEN_Msk /*!<Command path state machine (CPSM) Enable bit */ 11708 #define SDMMC_CMD_SDIOSUSPEND_Pos (11U) 11709 #define SDMMC_CMD_SDIOSUSPEND_Msk (0x1UL << SDMMC_CMD_SDIOSUSPEND_Pos) /*!< 0x00000800 */ 11710 #define SDMMC_CMD_SDIOSUSPEND SDMMC_CMD_SDIOSUSPEND_Msk /*!<SD I/O suspend command */ 11711 11712 /***************** Bit definition for SDMMC_RESPCMD register *****************/ 11713 #define SDMMC_RESPCMD_RESPCMD_Pos (0U) 11714 #define SDMMC_RESPCMD_RESPCMD_Msk (0x3FUL << SDMMC_RESPCMD_RESPCMD_Pos) /*!< 0x0000003F */ 11715 #define SDMMC_RESPCMD_RESPCMD SDMMC_RESPCMD_RESPCMD_Msk /*!<Response command index */ 11716 11717 /****************** Bit definition for SDMMC_RESP1 register ******************/ 11718 #define SDMMC_RESP1_CARDSTATUS1_Pos (0U) 11719 #define SDMMC_RESP1_CARDSTATUS1_Msk (0xFFFFFFFFUL << SDMMC_RESP1_CARDSTATUS1_Pos) /*!< 0xFFFFFFFF */ 11720 #define SDMMC_RESP1_CARDSTATUS1 SDMMC_RESP1_CARDSTATUS1_Msk /*!<Card Status */ 11721 11722 /****************** Bit definition for SDMMC_RESP2 register ******************/ 11723 #define SDMMC_RESP2_CARDSTATUS2_Pos (0U) 11724 #define SDMMC_RESP2_CARDSTATUS2_Msk (0xFFFFFFFFUL << SDMMC_RESP2_CARDSTATUS2_Pos) /*!< 0xFFFFFFFF */ 11725 #define SDMMC_RESP2_CARDSTATUS2 SDMMC_RESP2_CARDSTATUS2_Msk /*!<Card Status */ 11726 11727 /****************** Bit definition for SDMMC_RESP3 register ******************/ 11728 #define SDMMC_RESP3_CARDSTATUS3_Pos (0U) 11729 #define SDMMC_RESP3_CARDSTATUS3_Msk (0xFFFFFFFFUL << SDMMC_RESP3_CARDSTATUS3_Pos) /*!< 0xFFFFFFFF */ 11730 #define SDMMC_RESP3_CARDSTATUS3 SDMMC_RESP3_CARDSTATUS3_Msk /*!<Card Status */ 11731 11732 /****************** Bit definition for SDMMC_RESP4 register ******************/ 11733 #define SDMMC_RESP4_CARDSTATUS4_Pos (0U) 11734 #define SDMMC_RESP4_CARDSTATUS4_Msk (0xFFFFFFFFUL << SDMMC_RESP4_CARDSTATUS4_Pos) /*!< 0xFFFFFFFF */ 11735 #define SDMMC_RESP4_CARDSTATUS4 SDMMC_RESP4_CARDSTATUS4_Msk /*!<Card Status */ 11736 11737 /****************** Bit definition for SDMMC_DTIMER register *****************/ 11738 #define SDMMC_DTIMER_DATATIME_Pos (0U) 11739 #define SDMMC_DTIMER_DATATIME_Msk (0xFFFFFFFFUL << SDMMC_DTIMER_DATATIME_Pos) /*!< 0xFFFFFFFF */ 11740 #define SDMMC_DTIMER_DATATIME SDMMC_DTIMER_DATATIME_Msk /*!<Data timeout period. */ 11741 11742 /****************** Bit definition for SDMMC_DLEN register *******************/ 11743 #define SDMMC_DLEN_DATALENGTH_Pos (0U) 11744 #define SDMMC_DLEN_DATALENGTH_Msk (0x1FFFFFFUL << SDMMC_DLEN_DATALENGTH_Pos) /*!< 0x01FFFFFF */ 11745 #define SDMMC_DLEN_DATALENGTH SDMMC_DLEN_DATALENGTH_Msk /*!<Data length value */ 11746 11747 /****************** Bit definition for SDMMC_DCTRL register ******************/ 11748 #define SDMMC_DCTRL_DTEN_Pos (0U) 11749 #define SDMMC_DCTRL_DTEN_Msk (0x1UL << SDMMC_DCTRL_DTEN_Pos) /*!< 0x00000001 */ 11750 #define SDMMC_DCTRL_DTEN SDMMC_DCTRL_DTEN_Msk /*!<Data transfer enabled bit */ 11751 #define SDMMC_DCTRL_DTDIR_Pos (1U) 11752 #define SDMMC_DCTRL_DTDIR_Msk (0x1UL << SDMMC_DCTRL_DTDIR_Pos) /*!< 0x00000002 */ 11753 #define SDMMC_DCTRL_DTDIR SDMMC_DCTRL_DTDIR_Msk /*!<Data transfer direction selection */ 11754 #define SDMMC_DCTRL_DTMODE_Pos (2U) 11755 #define SDMMC_DCTRL_DTMODE_Msk (0x1UL << SDMMC_DCTRL_DTMODE_Pos) /*!< 0x00000004 */ 11756 #define SDMMC_DCTRL_DTMODE SDMMC_DCTRL_DTMODE_Msk /*!<Data transfer mode selection */ 11757 #define SDMMC_DCTRL_DMAEN_Pos (3U) 11758 #define SDMMC_DCTRL_DMAEN_Msk (0x1UL << SDMMC_DCTRL_DMAEN_Pos) /*!< 0x00000008 */ 11759 #define SDMMC_DCTRL_DMAEN SDMMC_DCTRL_DMAEN_Msk /*!<DMA enabled bit */ 11760 11761 #define SDMMC_DCTRL_DBLOCKSIZE_Pos (4U) 11762 #define SDMMC_DCTRL_DBLOCKSIZE_Msk (0xFUL << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x000000F0 */ 11763 #define SDMMC_DCTRL_DBLOCKSIZE SDMMC_DCTRL_DBLOCKSIZE_Msk /*!<DBLOCKSIZE[3:0] bits (Data block size) */ 11764 #define SDMMC_DCTRL_DBLOCKSIZE_0 (0x1UL << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x00000010 */ 11765 #define SDMMC_DCTRL_DBLOCKSIZE_1 (0x2UL << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x00000020 */ 11766 #define SDMMC_DCTRL_DBLOCKSIZE_2 (0x4UL << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x00000040 */ 11767 #define SDMMC_DCTRL_DBLOCKSIZE_3 (0x8UL << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x00000080 */ 11768 11769 #define SDMMC_DCTRL_RWSTART_Pos (8U) 11770 #define SDMMC_DCTRL_RWSTART_Msk (0x1UL << SDMMC_DCTRL_RWSTART_Pos) /*!< 0x00000100 */ 11771 #define SDMMC_DCTRL_RWSTART SDMMC_DCTRL_RWSTART_Msk /*!<Read wait start */ 11772 #define SDMMC_DCTRL_RWSTOP_Pos (9U) 11773 #define SDMMC_DCTRL_RWSTOP_Msk (0x1UL << SDMMC_DCTRL_RWSTOP_Pos) /*!< 0x00000200 */ 11774 #define SDMMC_DCTRL_RWSTOP SDMMC_DCTRL_RWSTOP_Msk /*!<Read wait stop */ 11775 #define SDMMC_DCTRL_RWMOD_Pos (10U) 11776 #define SDMMC_DCTRL_RWMOD_Msk (0x1UL << SDMMC_DCTRL_RWMOD_Pos) /*!< 0x00000400 */ 11777 #define SDMMC_DCTRL_RWMOD SDMMC_DCTRL_RWMOD_Msk /*!<Read wait mode */ 11778 #define SDMMC_DCTRL_SDIOEN_Pos (11U) 11779 #define SDMMC_DCTRL_SDIOEN_Msk (0x1UL << SDMMC_DCTRL_SDIOEN_Pos) /*!< 0x00000800 */ 11780 #define SDMMC_DCTRL_SDIOEN SDMMC_DCTRL_SDIOEN_Msk /*!<SD I/O enable functions */ 11781 11782 /****************** Bit definition for SDMMC_DCOUNT register *****************/ 11783 #define SDMMC_DCOUNT_DATACOUNT_Pos (0U) 11784 #define SDMMC_DCOUNT_DATACOUNT_Msk (0x1FFFFFFUL << SDMMC_DCOUNT_DATACOUNT_Pos) /*!< 0x01FFFFFF */ 11785 #define SDMMC_DCOUNT_DATACOUNT SDMMC_DCOUNT_DATACOUNT_Msk /*!<Data count value */ 11786 11787 /****************** Bit definition for SDMMC_STA register ********************/ 11788 #define SDMMC_STA_CCRCFAIL_Pos (0U) 11789 #define SDMMC_STA_CCRCFAIL_Msk (0x1UL << SDMMC_STA_CCRCFAIL_Pos) /*!< 0x00000001 */ 11790 #define SDMMC_STA_CCRCFAIL SDMMC_STA_CCRCFAIL_Msk /*!<Command response received (CRC check failed) */ 11791 #define SDMMC_STA_DCRCFAIL_Pos (1U) 11792 #define SDMMC_STA_DCRCFAIL_Msk (0x1UL << SDMMC_STA_DCRCFAIL_Pos) /*!< 0x00000002 */ 11793 #define SDMMC_STA_DCRCFAIL SDMMC_STA_DCRCFAIL_Msk /*!<Data block sent/received (CRC check failed) */ 11794 #define SDMMC_STA_CTIMEOUT_Pos (2U) 11795 #define SDMMC_STA_CTIMEOUT_Msk (0x1UL << SDMMC_STA_CTIMEOUT_Pos) /*!< 0x00000004 */ 11796 #define SDMMC_STA_CTIMEOUT SDMMC_STA_CTIMEOUT_Msk /*!<Command response timeout */ 11797 #define SDMMC_STA_DTIMEOUT_Pos (3U) 11798 #define SDMMC_STA_DTIMEOUT_Msk (0x1UL << SDMMC_STA_DTIMEOUT_Pos) /*!< 0x00000008 */ 11799 #define SDMMC_STA_DTIMEOUT SDMMC_STA_DTIMEOUT_Msk /*!<Data timeout */ 11800 #define SDMMC_STA_TXUNDERR_Pos (4U) 11801 #define SDMMC_STA_TXUNDERR_Msk (0x1UL << SDMMC_STA_TXUNDERR_Pos) /*!< 0x00000010 */ 11802 #define SDMMC_STA_TXUNDERR SDMMC_STA_TXUNDERR_Msk /*!<Transmit FIFO underrun error */ 11803 #define SDMMC_STA_RXOVERR_Pos (5U) 11804 #define SDMMC_STA_RXOVERR_Msk (0x1UL << SDMMC_STA_RXOVERR_Pos) /*!< 0x00000020 */ 11805 #define SDMMC_STA_RXOVERR SDMMC_STA_RXOVERR_Msk /*!<Received FIFO overrun error */ 11806 #define SDMMC_STA_CMDREND_Pos (6U) 11807 #define SDMMC_STA_CMDREND_Msk (0x1UL << SDMMC_STA_CMDREND_Pos) /*!< 0x00000040 */ 11808 #define SDMMC_STA_CMDREND SDMMC_STA_CMDREND_Msk /*!<Command response received (CRC check passed) */ 11809 #define SDMMC_STA_CMDSENT_Pos (7U) 11810 #define SDMMC_STA_CMDSENT_Msk (0x1UL << SDMMC_STA_CMDSENT_Pos) /*!< 0x00000080 */ 11811 #define SDMMC_STA_CMDSENT SDMMC_STA_CMDSENT_Msk /*!<Command sent (no response required) */ 11812 #define SDMMC_STA_DATAEND_Pos (8U) 11813 #define SDMMC_STA_DATAEND_Msk (0x1UL << SDMMC_STA_DATAEND_Pos) /*!< 0x00000100 */ 11814 #define SDMMC_STA_DATAEND SDMMC_STA_DATAEND_Msk /*!<Data end (data counter, SDIDCOUNT, is zero) */ 11815 #define SDMMC_STA_DBCKEND_Pos (10U) 11816 #define SDMMC_STA_DBCKEND_Msk (0x1UL << SDMMC_STA_DBCKEND_Pos) /*!< 0x00000400 */ 11817 #define SDMMC_STA_DBCKEND SDMMC_STA_DBCKEND_Msk /*!<Data block sent/received (CRC check passed) */ 11818 #define SDMMC_STA_CMDACT_Pos (11U) 11819 #define SDMMC_STA_CMDACT_Msk (0x1UL << SDMMC_STA_CMDACT_Pos) /*!< 0x00000800 */ 11820 #define SDMMC_STA_CMDACT SDMMC_STA_CMDACT_Msk /*!<Command transfer in progress */ 11821 #define SDMMC_STA_TXACT_Pos (12U) 11822 #define SDMMC_STA_TXACT_Msk (0x1UL << SDMMC_STA_TXACT_Pos) /*!< 0x00001000 */ 11823 #define SDMMC_STA_TXACT SDMMC_STA_TXACT_Msk /*!<Data transmit in progress */ 11824 #define SDMMC_STA_RXACT_Pos (13U) 11825 #define SDMMC_STA_RXACT_Msk (0x1UL << SDMMC_STA_RXACT_Pos) /*!< 0x00002000 */ 11826 #define SDMMC_STA_RXACT SDMMC_STA_RXACT_Msk /*!<Data receive in progress */ 11827 #define SDMMC_STA_TXFIFOHE_Pos (14U) 11828 #define SDMMC_STA_TXFIFOHE_Msk (0x1UL << SDMMC_STA_TXFIFOHE_Pos) /*!< 0x00004000 */ 11829 #define SDMMC_STA_TXFIFOHE SDMMC_STA_TXFIFOHE_Msk /*!<Transmit FIFO Half Empty: at least 8 words can be written into the FIFO */ 11830 #define SDMMC_STA_RXFIFOHF_Pos (15U) 11831 #define SDMMC_STA_RXFIFOHF_Msk (0x1UL << SDMMC_STA_RXFIFOHF_Pos) /*!< 0x00008000 */ 11832 #define SDMMC_STA_RXFIFOHF SDMMC_STA_RXFIFOHF_Msk /*!<Receive FIFO Half Full: there are at least 8 words in the FIFO */ 11833 #define SDMMC_STA_TXFIFOF_Pos (16U) 11834 #define SDMMC_STA_TXFIFOF_Msk (0x1UL << SDMMC_STA_TXFIFOF_Pos) /*!< 0x00010000 */ 11835 #define SDMMC_STA_TXFIFOF SDMMC_STA_TXFIFOF_Msk /*!<Transmit FIFO full */ 11836 #define SDMMC_STA_RXFIFOF_Pos (17U) 11837 #define SDMMC_STA_RXFIFOF_Msk (0x1UL << SDMMC_STA_RXFIFOF_Pos) /*!< 0x00020000 */ 11838 #define SDMMC_STA_RXFIFOF SDMMC_STA_RXFIFOF_Msk /*!<Receive FIFO full */ 11839 #define SDMMC_STA_TXFIFOE_Pos (18U) 11840 #define SDMMC_STA_TXFIFOE_Msk (0x1UL << SDMMC_STA_TXFIFOE_Pos) /*!< 0x00040000 */ 11841 #define SDMMC_STA_TXFIFOE SDMMC_STA_TXFIFOE_Msk /*!<Transmit FIFO empty */ 11842 #define SDMMC_STA_RXFIFOE_Pos (19U) 11843 #define SDMMC_STA_RXFIFOE_Msk (0x1UL << SDMMC_STA_RXFIFOE_Pos) /*!< 0x00080000 */ 11844 #define SDMMC_STA_RXFIFOE SDMMC_STA_RXFIFOE_Msk /*!<Receive FIFO empty */ 11845 #define SDMMC_STA_TXDAVL_Pos (20U) 11846 #define SDMMC_STA_TXDAVL_Msk (0x1UL << SDMMC_STA_TXDAVL_Pos) /*!< 0x00100000 */ 11847 #define SDMMC_STA_TXDAVL SDMMC_STA_TXDAVL_Msk /*!<Data available in transmit FIFO */ 11848 #define SDMMC_STA_RXDAVL_Pos (21U) 11849 #define SDMMC_STA_RXDAVL_Msk (0x1UL << SDMMC_STA_RXDAVL_Pos) /*!< 0x00200000 */ 11850 #define SDMMC_STA_RXDAVL SDMMC_STA_RXDAVL_Msk /*!<Data available in receive FIFO */ 11851 #define SDMMC_STA_SDIOIT_Pos (22U) 11852 #define SDMMC_STA_SDIOIT_Msk (0x1UL << SDMMC_STA_SDIOIT_Pos) /*!< 0x00400000 */ 11853 #define SDMMC_STA_SDIOIT SDMMC_STA_SDIOIT_Msk /*!<SDIO interrupt received */ 11854 11855 /* Legacy Defines */ 11856 #define SDMMC_STA_STBITERR_Pos (9U) 11857 #define SDMMC_STA_STBITERR_Msk (0x1UL << SDMMC_STA_STBITERR_Pos) /*!< 0x00000200 */ 11858 #define SDMMC_STA_STBITERR SDMMC_STA_STBITERR_Msk /*!<Start bit not detected on all data signals in wide bus mode */ 11859 11860 /******************* Bit definition for SDMMC_ICR register *******************/ 11861 #define SDMMC_ICR_CCRCFAILC_Pos (0U) 11862 #define SDMMC_ICR_CCRCFAILC_Msk (0x1UL << SDMMC_ICR_CCRCFAILC_Pos) /*!< 0x00000001 */ 11863 #define SDMMC_ICR_CCRCFAILC SDMMC_ICR_CCRCFAILC_Msk /*!<CCRCFAIL flag clear bit */ 11864 #define SDMMC_ICR_DCRCFAILC_Pos (1U) 11865 #define SDMMC_ICR_DCRCFAILC_Msk (0x1UL << SDMMC_ICR_DCRCFAILC_Pos) /*!< 0x00000002 */ 11866 #define SDMMC_ICR_DCRCFAILC SDMMC_ICR_DCRCFAILC_Msk /*!<DCRCFAIL flag clear bit */ 11867 #define SDMMC_ICR_CTIMEOUTC_Pos (2U) 11868 #define SDMMC_ICR_CTIMEOUTC_Msk (0x1UL << SDMMC_ICR_CTIMEOUTC_Pos) /*!< 0x00000004 */ 11869 #define SDMMC_ICR_CTIMEOUTC SDMMC_ICR_CTIMEOUTC_Msk /*!<CTIMEOUT flag clear bit */ 11870 #define SDMMC_ICR_DTIMEOUTC_Pos (3U) 11871 #define SDMMC_ICR_DTIMEOUTC_Msk (0x1UL << SDMMC_ICR_DTIMEOUTC_Pos) /*!< 0x00000008 */ 11872 #define SDMMC_ICR_DTIMEOUTC SDMMC_ICR_DTIMEOUTC_Msk /*!<DTIMEOUT flag clear bit */ 11873 #define SDMMC_ICR_TXUNDERRC_Pos (4U) 11874 #define SDMMC_ICR_TXUNDERRC_Msk (0x1UL << SDMMC_ICR_TXUNDERRC_Pos) /*!< 0x00000010 */ 11875 #define SDMMC_ICR_TXUNDERRC SDMMC_ICR_TXUNDERRC_Msk /*!<TXUNDERR flag clear bit */ 11876 #define SDMMC_ICR_RXOVERRC_Pos (5U) 11877 #define SDMMC_ICR_RXOVERRC_Msk (0x1UL << SDMMC_ICR_RXOVERRC_Pos) /*!< 0x00000020 */ 11878 #define SDMMC_ICR_RXOVERRC SDMMC_ICR_RXOVERRC_Msk /*!<RXOVERR flag clear bit */ 11879 #define SDMMC_ICR_CMDRENDC_Pos (6U) 11880 #define SDMMC_ICR_CMDRENDC_Msk (0x1UL << SDMMC_ICR_CMDRENDC_Pos) /*!< 0x00000040 */ 11881 #define SDMMC_ICR_CMDRENDC SDMMC_ICR_CMDRENDC_Msk /*!<CMDREND flag clear bit */ 11882 #define SDMMC_ICR_CMDSENTC_Pos (7U) 11883 #define SDMMC_ICR_CMDSENTC_Msk (0x1UL << SDMMC_ICR_CMDSENTC_Pos) /*!< 0x00000080 */ 11884 #define SDMMC_ICR_CMDSENTC SDMMC_ICR_CMDSENTC_Msk /*!<CMDSENT flag clear bit */ 11885 #define SDMMC_ICR_DATAENDC_Pos (8U) 11886 #define SDMMC_ICR_DATAENDC_Msk (0x1UL << SDMMC_ICR_DATAENDC_Pos) /*!< 0x00000100 */ 11887 #define SDMMC_ICR_DATAENDC SDMMC_ICR_DATAENDC_Msk /*!<DATAEND flag clear bit */ 11888 #define SDMMC_ICR_STBITERRC_Pos (9U) 11889 #define SDMMC_ICR_STBITERRC_Msk (0x1UL << SDMMC_ICR_STBITERRC_Pos) /*!< 0x00000200 */ 11890 #define SDMMC_ICR_STBITERRC SDMMC_ICR_STBITERRC_Msk /*!<STBITERR flag clear bit */ 11891 #define SDMMC_ICR_DBCKENDC_Pos (10U) 11892 #define SDMMC_ICR_DBCKENDC_Msk (0x1UL << SDMMC_ICR_DBCKENDC_Pos) /*!< 0x00000400 */ 11893 #define SDMMC_ICR_DBCKENDC SDMMC_ICR_DBCKENDC_Msk /*!<DBCKEND flag clear bit */ 11894 #define SDMMC_ICR_SDIOITC_Pos (22U) 11895 #define SDMMC_ICR_SDIOITC_Msk (0x1UL << SDMMC_ICR_SDIOITC_Pos) /*!< 0x00400000 */ 11896 #define SDMMC_ICR_SDIOITC SDMMC_ICR_SDIOITC_Msk /*!<SDIOIT flag clear bit */ 11897 11898 /****************** Bit definition for SDMMC_MASK register *******************/ 11899 #define SDMMC_MASK_CCRCFAILIE_Pos (0U) 11900 #define SDMMC_MASK_CCRCFAILIE_Msk (0x1UL << SDMMC_MASK_CCRCFAILIE_Pos) /*!< 0x00000001 */ 11901 #define SDMMC_MASK_CCRCFAILIE SDMMC_MASK_CCRCFAILIE_Msk /*!<Command CRC Fail Interrupt Enable */ 11902 #define SDMMC_MASK_DCRCFAILIE_Pos (1U) 11903 #define SDMMC_MASK_DCRCFAILIE_Msk (0x1UL << SDMMC_MASK_DCRCFAILIE_Pos) /*!< 0x00000002 */ 11904 #define SDMMC_MASK_DCRCFAILIE SDMMC_MASK_DCRCFAILIE_Msk /*!<Data CRC Fail Interrupt Enable */ 11905 #define SDMMC_MASK_CTIMEOUTIE_Pos (2U) 11906 #define SDMMC_MASK_CTIMEOUTIE_Msk (0x1UL << SDMMC_MASK_CTIMEOUTIE_Pos) /*!< 0x00000004 */ 11907 #define SDMMC_MASK_CTIMEOUTIE SDMMC_MASK_CTIMEOUTIE_Msk /*!<Command TimeOut Interrupt Enable */ 11908 #define SDMMC_MASK_DTIMEOUTIE_Pos (3U) 11909 #define SDMMC_MASK_DTIMEOUTIE_Msk (0x1UL << SDMMC_MASK_DTIMEOUTIE_Pos) /*!< 0x00000008 */ 11910 #define SDMMC_MASK_DTIMEOUTIE SDMMC_MASK_DTIMEOUTIE_Msk /*!<Data TimeOut Interrupt Enable */ 11911 #define SDMMC_MASK_TXUNDERRIE_Pos (4U) 11912 #define SDMMC_MASK_TXUNDERRIE_Msk (0x1UL << SDMMC_MASK_TXUNDERRIE_Pos) /*!< 0x00000010 */ 11913 #define SDMMC_MASK_TXUNDERRIE SDMMC_MASK_TXUNDERRIE_Msk /*!<Tx FIFO UnderRun Error Interrupt Enable */ 11914 #define SDMMC_MASK_RXOVERRIE_Pos (5U) 11915 #define SDMMC_MASK_RXOVERRIE_Msk (0x1UL << SDMMC_MASK_RXOVERRIE_Pos) /*!< 0x00000020 */ 11916 #define SDMMC_MASK_RXOVERRIE SDMMC_MASK_RXOVERRIE_Msk /*!<Rx FIFO OverRun Error Interrupt Enable */ 11917 #define SDMMC_MASK_CMDRENDIE_Pos (6U) 11918 #define SDMMC_MASK_CMDRENDIE_Msk (0x1UL << SDMMC_MASK_CMDRENDIE_Pos) /*!< 0x00000040 */ 11919 #define SDMMC_MASK_CMDRENDIE SDMMC_MASK_CMDRENDIE_Msk /*!<Command Response Received Interrupt Enable */ 11920 #define SDMMC_MASK_CMDSENTIE_Pos (7U) 11921 #define SDMMC_MASK_CMDSENTIE_Msk (0x1UL << SDMMC_MASK_CMDSENTIE_Pos) /*!< 0x00000080 */ 11922 #define SDMMC_MASK_CMDSENTIE SDMMC_MASK_CMDSENTIE_Msk /*!<Command Sent Interrupt Enable */ 11923 #define SDMMC_MASK_DATAENDIE_Pos (8U) 11924 #define SDMMC_MASK_DATAENDIE_Msk (0x1UL << SDMMC_MASK_DATAENDIE_Pos) /*!< 0x00000100 */ 11925 #define SDMMC_MASK_DATAENDIE SDMMC_MASK_DATAENDIE_Msk /*!<Data End Interrupt Enable */ 11926 #define SDMMC_MASK_DBCKENDIE_Pos (10U) 11927 #define SDMMC_MASK_DBCKENDIE_Msk (0x1UL << SDMMC_MASK_DBCKENDIE_Pos) /*!< 0x00000400 */ 11928 #define SDMMC_MASK_DBCKENDIE SDMMC_MASK_DBCKENDIE_Msk /*!<Data Block End Interrupt Enable */ 11929 #define SDMMC_MASK_CMDACTIE_Pos (11U) 11930 #define SDMMC_MASK_CMDACTIE_Msk (0x1UL << SDMMC_MASK_CMDACTIE_Pos) /*!< 0x00000800 */ 11931 #define SDMMC_MASK_CMDACTIE SDMMC_MASK_CMDACTIE_Msk /*!<CCommand Acting Interrupt Enable */ 11932 #define SDMMC_MASK_TXACTIE_Pos (12U) 11933 #define SDMMC_MASK_TXACTIE_Msk (0x1UL << SDMMC_MASK_TXACTIE_Pos) /*!< 0x00001000 */ 11934 #define SDMMC_MASK_TXACTIE SDMMC_MASK_TXACTIE_Msk /*!<Data Transmit Acting Interrupt Enable */ 11935 #define SDMMC_MASK_RXACTIE_Pos (13U) 11936 #define SDMMC_MASK_RXACTIE_Msk (0x1UL << SDMMC_MASK_RXACTIE_Pos) /*!< 0x00002000 */ 11937 #define SDMMC_MASK_RXACTIE SDMMC_MASK_RXACTIE_Msk /*!<Data receive acting interrupt enabled */ 11938 #define SDMMC_MASK_TXFIFOHEIE_Pos (14U) 11939 #define SDMMC_MASK_TXFIFOHEIE_Msk (0x1UL << SDMMC_MASK_TXFIFOHEIE_Pos) /*!< 0x00004000 */ 11940 #define SDMMC_MASK_TXFIFOHEIE SDMMC_MASK_TXFIFOHEIE_Msk /*!<Tx FIFO Half Empty interrupt Enable */ 11941 #define SDMMC_MASK_RXFIFOHFIE_Pos (15U) 11942 #define SDMMC_MASK_RXFIFOHFIE_Msk (0x1UL << SDMMC_MASK_RXFIFOHFIE_Pos) /*!< 0x00008000 */ 11943 #define SDMMC_MASK_RXFIFOHFIE SDMMC_MASK_RXFIFOHFIE_Msk /*!<Rx FIFO Half Full interrupt Enable */ 11944 #define SDMMC_MASK_TXFIFOFIE_Pos (16U) 11945 #define SDMMC_MASK_TXFIFOFIE_Msk (0x1UL << SDMMC_MASK_TXFIFOFIE_Pos) /*!< 0x00010000 */ 11946 #define SDMMC_MASK_TXFIFOFIE SDMMC_MASK_TXFIFOFIE_Msk /*!<Tx FIFO Full interrupt Enable */ 11947 #define SDMMC_MASK_RXFIFOFIE_Pos (17U) 11948 #define SDMMC_MASK_RXFIFOFIE_Msk (0x1UL << SDMMC_MASK_RXFIFOFIE_Pos) /*!< 0x00020000 */ 11949 #define SDMMC_MASK_RXFIFOFIE SDMMC_MASK_RXFIFOFIE_Msk /*!<Rx FIFO Full interrupt Enable */ 11950 #define SDMMC_MASK_TXFIFOEIE_Pos (18U) 11951 #define SDMMC_MASK_TXFIFOEIE_Msk (0x1UL << SDMMC_MASK_TXFIFOEIE_Pos) /*!< 0x00040000 */ 11952 #define SDMMC_MASK_TXFIFOEIE SDMMC_MASK_TXFIFOEIE_Msk /*!<Tx FIFO Empty interrupt Enable */ 11953 #define SDMMC_MASK_RXFIFOEIE_Pos (19U) 11954 #define SDMMC_MASK_RXFIFOEIE_Msk (0x1UL << SDMMC_MASK_RXFIFOEIE_Pos) /*!< 0x00080000 */ 11955 #define SDMMC_MASK_RXFIFOEIE SDMMC_MASK_RXFIFOEIE_Msk /*!<Rx FIFO Empty interrupt Enable */ 11956 #define SDMMC_MASK_TXDAVLIE_Pos (20U) 11957 #define SDMMC_MASK_TXDAVLIE_Msk (0x1UL << SDMMC_MASK_TXDAVLIE_Pos) /*!< 0x00100000 */ 11958 #define SDMMC_MASK_TXDAVLIE SDMMC_MASK_TXDAVLIE_Msk /*!<Data available in Tx FIFO interrupt Enable */ 11959 #define SDMMC_MASK_RXDAVLIE_Pos (21U) 11960 #define SDMMC_MASK_RXDAVLIE_Msk (0x1UL << SDMMC_MASK_RXDAVLIE_Pos) /*!< 0x00200000 */ 11961 #define SDMMC_MASK_RXDAVLIE SDMMC_MASK_RXDAVLIE_Msk /*!<Data available in Rx FIFO interrupt Enable */ 11962 #define SDMMC_MASK_SDIOITIE_Pos (22U) 11963 #define SDMMC_MASK_SDIOITIE_Msk (0x1UL << SDMMC_MASK_SDIOITIE_Pos) /*!< 0x00400000 */ 11964 #define SDMMC_MASK_SDIOITIE SDMMC_MASK_SDIOITIE_Msk /*!<SDIO Mode Interrupt Received interrupt Enable */ 11965 11966 /***************** Bit definition for SDMMC_FIFOCNT register *****************/ 11967 #define SDMMC_FIFOCNT_FIFOCOUNT_Pos (0U) 11968 #define SDMMC_FIFOCNT_FIFOCOUNT_Msk (0xFFFFFFUL << SDMMC_FIFOCNT_FIFOCOUNT_Pos) /*!< 0x00FFFFFF */ 11969 #define SDMMC_FIFOCNT_FIFOCOUNT SDMMC_FIFOCNT_FIFOCOUNT_Msk /*!<Remaining number of words to be written to or read from the FIFO */ 11970 11971 /****************** Bit definition for SDMMC_FIFO register *******************/ 11972 #define SDMMC_FIFO_FIFODATA_Pos (0U) 11973 #define SDMMC_FIFO_FIFODATA_Msk (0xFFFFFFFFUL << SDMMC_FIFO_FIFODATA_Pos) /*!< 0xFFFFFFFF */ 11974 #define SDMMC_FIFO_FIFODATA SDMMC_FIFO_FIFODATA_Msk /*!<Receive and transmit FIFO data */ 11975 11976 /******************************************************************************/ 11977 /* */ 11978 /* Serial Peripheral Interface (SPI) */ 11979 /* */ 11980 /******************************************************************************/ 11981 /******************* Bit definition for SPI_CR1 register ********************/ 11982 #define SPI_CR1_CPHA_Pos (0U) 11983 #define SPI_CR1_CPHA_Msk (0x1UL << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */ 11984 #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!<Clock Phase */ 11985 #define SPI_CR1_CPOL_Pos (1U) 11986 #define SPI_CR1_CPOL_Msk (0x1UL << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */ 11987 #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!<Clock Polarity */ 11988 #define SPI_CR1_MSTR_Pos (2U) 11989 #define SPI_CR1_MSTR_Msk (0x1UL << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */ 11990 #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!<Master Selection */ 11991 11992 #define SPI_CR1_BR_Pos (3U) 11993 #define SPI_CR1_BR_Msk (0x7UL << SPI_CR1_BR_Pos) /*!< 0x00000038 */ 11994 #define SPI_CR1_BR SPI_CR1_BR_Msk /*!<BR[2:0] bits (Baud Rate Control) */ 11995 #define SPI_CR1_BR_0 (0x1UL << SPI_CR1_BR_Pos) /*!< 0x00000008 */ 11996 #define SPI_CR1_BR_1 (0x2UL << SPI_CR1_BR_Pos) /*!< 0x00000010 */ 11997 #define SPI_CR1_BR_2 (0x4UL << SPI_CR1_BR_Pos) /*!< 0x00000020 */ 11998 11999 #define SPI_CR1_SPE_Pos (6U) 12000 #define SPI_CR1_SPE_Msk (0x1UL << SPI_CR1_SPE_Pos) /*!< 0x00000040 */ 12001 #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!<SPI Enable */ 12002 #define SPI_CR1_LSBFIRST_Pos (7U) 12003 #define SPI_CR1_LSBFIRST_Msk (0x1UL << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */ 12004 #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!<Frame Format */ 12005 #define SPI_CR1_SSI_Pos (8U) 12006 #define SPI_CR1_SSI_Msk (0x1UL << SPI_CR1_SSI_Pos) /*!< 0x00000100 */ 12007 #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!<Internal slave select */ 12008 #define SPI_CR1_SSM_Pos (9U) 12009 #define SPI_CR1_SSM_Msk (0x1UL << SPI_CR1_SSM_Pos) /*!< 0x00000200 */ 12010 #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!<Software slave management */ 12011 #define SPI_CR1_RXONLY_Pos (10U) 12012 #define SPI_CR1_RXONLY_Msk (0x1UL << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */ 12013 #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!<Receive only */ 12014 #define SPI_CR1_CRCL_Pos (11U) 12015 #define SPI_CR1_CRCL_Msk (0x1UL << SPI_CR1_CRCL_Pos) /*!< 0x00000800 */ 12016 #define SPI_CR1_CRCL SPI_CR1_CRCL_Msk /*!< CRC Length */ 12017 #define SPI_CR1_CRCNEXT_Pos (12U) 12018 #define SPI_CR1_CRCNEXT_Msk (0x1UL << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */ 12019 #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!<Transmit CRC next */ 12020 #define SPI_CR1_CRCEN_Pos (13U) 12021 #define SPI_CR1_CRCEN_Msk (0x1UL << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */ 12022 #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!<Hardware CRC calculation enable */ 12023 #define SPI_CR1_BIDIOE_Pos (14U) 12024 #define SPI_CR1_BIDIOE_Msk (0x1UL << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */ 12025 #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!<Output enable in bidirectional mode */ 12026 #define SPI_CR1_BIDIMODE_Pos (15U) 12027 #define SPI_CR1_BIDIMODE_Msk (0x1UL << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */ 12028 #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!<Bidirectional data mode enable */ 12029 12030 /******************* Bit definition for SPI_CR2 register ********************/ 12031 #define SPI_CR2_RXDMAEN_Pos (0U) 12032 #define SPI_CR2_RXDMAEN_Msk (0x1UL << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */ 12033 #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */ 12034 #define SPI_CR2_TXDMAEN_Pos (1U) 12035 #define SPI_CR2_TXDMAEN_Msk (0x1UL << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */ 12036 #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */ 12037 #define SPI_CR2_SSOE_Pos (2U) 12038 #define SPI_CR2_SSOE_Msk (0x1UL << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */ 12039 #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */ 12040 #define SPI_CR2_NSSP_Pos (3U) 12041 #define SPI_CR2_NSSP_Msk (0x1UL << SPI_CR2_NSSP_Pos) /*!< 0x00000008 */ 12042 #define SPI_CR2_NSSP SPI_CR2_NSSP_Msk /*!< NSS pulse management Enable */ 12043 #define SPI_CR2_FRF_Pos (4U) 12044 #define SPI_CR2_FRF_Msk (0x1UL << SPI_CR2_FRF_Pos) /*!< 0x00000010 */ 12045 #define SPI_CR2_FRF SPI_CR2_FRF_Msk /*!< Frame Format Enable */ 12046 #define SPI_CR2_ERRIE_Pos (5U) 12047 #define SPI_CR2_ERRIE_Msk (0x1UL << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */ 12048 #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */ 12049 #define SPI_CR2_RXNEIE_Pos (6U) 12050 #define SPI_CR2_RXNEIE_Msk (0x1UL << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */ 12051 #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */ 12052 #define SPI_CR2_TXEIE_Pos (7U) 12053 #define SPI_CR2_TXEIE_Msk (0x1UL << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */ 12054 #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */ 12055 #define SPI_CR2_DS_Pos (8U) 12056 #define SPI_CR2_DS_Msk (0xFUL << SPI_CR2_DS_Pos) /*!< 0x00000F00 */ 12057 #define SPI_CR2_DS SPI_CR2_DS_Msk /*!< DS[3:0] Data Size */ 12058 #define SPI_CR2_DS_0 (0x1UL << SPI_CR2_DS_Pos) /*!< 0x00000100 */ 12059 #define SPI_CR2_DS_1 (0x2UL << SPI_CR2_DS_Pos) /*!< 0x00000200 */ 12060 #define SPI_CR2_DS_2 (0x4UL << SPI_CR2_DS_Pos) /*!< 0x00000400 */ 12061 #define SPI_CR2_DS_3 (0x8UL << SPI_CR2_DS_Pos) /*!< 0x00000800 */ 12062 #define SPI_CR2_FRXTH_Pos (12U) 12063 #define SPI_CR2_FRXTH_Msk (0x1UL << SPI_CR2_FRXTH_Pos) /*!< 0x00001000 */ 12064 #define SPI_CR2_FRXTH SPI_CR2_FRXTH_Msk /*!< FIFO reception Threshold */ 12065 #define SPI_CR2_LDMARX_Pos (13U) 12066 #define SPI_CR2_LDMARX_Msk (0x1UL << SPI_CR2_LDMARX_Pos) /*!< 0x00002000 */ 12067 #define SPI_CR2_LDMARX SPI_CR2_LDMARX_Msk /*!< Last DMA transfer for reception */ 12068 #define SPI_CR2_LDMATX_Pos (14U) 12069 #define SPI_CR2_LDMATX_Msk (0x1UL << SPI_CR2_LDMATX_Pos) /*!< 0x00004000 */ 12070 #define SPI_CR2_LDMATX SPI_CR2_LDMATX_Msk /*!< Last DMA transfer for transmission */ 12071 12072 /******************** Bit definition for SPI_SR register ********************/ 12073 #define SPI_SR_RXNE_Pos (0U) 12074 #define SPI_SR_RXNE_Msk (0x1UL << SPI_SR_RXNE_Pos) /*!< 0x00000001 */ 12075 #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */ 12076 #define SPI_SR_TXE_Pos (1U) 12077 #define SPI_SR_TXE_Msk (0x1UL << SPI_SR_TXE_Pos) /*!< 0x00000002 */ 12078 #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */ 12079 #define SPI_SR_CHSIDE_Pos (2U) 12080 #define SPI_SR_CHSIDE_Msk (0x1UL << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */ 12081 #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!< Channel side */ 12082 #define SPI_SR_UDR_Pos (3U) 12083 #define SPI_SR_UDR_Msk (0x1UL << SPI_SR_UDR_Pos) /*!< 0x00000008 */ 12084 #define SPI_SR_UDR SPI_SR_UDR_Msk /*!< Underrun flag */ 12085 #define SPI_SR_CRCERR_Pos (4U) 12086 #define SPI_SR_CRCERR_Msk (0x1UL << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */ 12087 #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */ 12088 #define SPI_SR_MODF_Pos (5U) 12089 #define SPI_SR_MODF_Msk (0x1UL << SPI_SR_MODF_Pos) /*!< 0x00000020 */ 12090 #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */ 12091 #define SPI_SR_OVR_Pos (6U) 12092 #define SPI_SR_OVR_Msk (0x1UL << SPI_SR_OVR_Pos) /*!< 0x00000040 */ 12093 #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */ 12094 #define SPI_SR_BSY_Pos (7U) 12095 #define SPI_SR_BSY_Msk (0x1UL << SPI_SR_BSY_Pos) /*!< 0x00000080 */ 12096 #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */ 12097 #define SPI_SR_FRE_Pos (8U) 12098 #define SPI_SR_FRE_Msk (0x1UL << SPI_SR_FRE_Pos) /*!< 0x00000100 */ 12099 #define SPI_SR_FRE SPI_SR_FRE_Msk /*!< TI frame format error */ 12100 #define SPI_SR_FRLVL_Pos (9U) 12101 #define SPI_SR_FRLVL_Msk (0x3UL << SPI_SR_FRLVL_Pos) /*!< 0x00000600 */ 12102 #define SPI_SR_FRLVL SPI_SR_FRLVL_Msk /*!< FIFO Reception Level */ 12103 #define SPI_SR_FRLVL_0 (0x1UL << SPI_SR_FRLVL_Pos) /*!< 0x00000200 */ 12104 #define SPI_SR_FRLVL_1 (0x2UL << SPI_SR_FRLVL_Pos) /*!< 0x00000400 */ 12105 #define SPI_SR_FTLVL_Pos (11U) 12106 #define SPI_SR_FTLVL_Msk (0x3UL << SPI_SR_FTLVL_Pos) /*!< 0x00001800 */ 12107 #define SPI_SR_FTLVL SPI_SR_FTLVL_Msk /*!< FIFO Transmission Level */ 12108 #define SPI_SR_FTLVL_0 (0x1UL << SPI_SR_FTLVL_Pos) /*!< 0x00000800 */ 12109 #define SPI_SR_FTLVL_1 (0x2UL << SPI_SR_FTLVL_Pos) /*!< 0x00001000 */ 12110 12111 /******************** Bit definition for SPI_DR register ********************/ 12112 #define SPI_DR_DR_Pos (0U) 12113 #define SPI_DR_DR_Msk (0xFFFFUL << SPI_DR_DR_Pos) /*!< 0x0000FFFF */ 12114 #define SPI_DR_DR SPI_DR_DR_Msk /*!<Data Register */ 12115 12116 /******************* Bit definition for SPI_CRCPR register ******************/ 12117 #define SPI_CRCPR_CRCPOLY_Pos (0U) 12118 #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFUL << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */ 12119 #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!<CRC polynomial register */ 12120 12121 /****************** Bit definition for SPI_RXCRCR register ******************/ 12122 #define SPI_RXCRCR_RXCRC_Pos (0U) 12123 #define SPI_RXCRCR_RXCRC_Msk (0xFFFFUL << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */ 12124 #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!<Rx CRC Register */ 12125 12126 /****************** Bit definition for SPI_TXCRCR register ******************/ 12127 #define SPI_TXCRCR_TXCRC_Pos (0U) 12128 #define SPI_TXCRCR_TXCRC_Msk (0xFFFFUL << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */ 12129 #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!<Tx CRC Register */ 12130 12131 /******************************************************************************/ 12132 /* */ 12133 /* QUADSPI */ 12134 /* */ 12135 /******************************************************************************/ 12136 /***************** Bit definition for QUADSPI_CR register *******************/ 12137 #define QUADSPI_CR_EN_Pos (0U) 12138 #define QUADSPI_CR_EN_Msk (0x1UL << QUADSPI_CR_EN_Pos) /*!< 0x00000001 */ 12139 #define QUADSPI_CR_EN QUADSPI_CR_EN_Msk /*!< Enable */ 12140 #define QUADSPI_CR_ABORT_Pos (1U) 12141 #define QUADSPI_CR_ABORT_Msk (0x1UL << QUADSPI_CR_ABORT_Pos) /*!< 0x00000002 */ 12142 #define QUADSPI_CR_ABORT QUADSPI_CR_ABORT_Msk /*!< Abort request */ 12143 #define QUADSPI_CR_DMAEN_Pos (2U) 12144 #define QUADSPI_CR_DMAEN_Msk (0x1UL << QUADSPI_CR_DMAEN_Pos) /*!< 0x00000004 */ 12145 #define QUADSPI_CR_DMAEN QUADSPI_CR_DMAEN_Msk /*!< DMA Enable */ 12146 #define QUADSPI_CR_TCEN_Pos (3U) 12147 #define QUADSPI_CR_TCEN_Msk (0x1UL << QUADSPI_CR_TCEN_Pos) /*!< 0x00000008 */ 12148 #define QUADSPI_CR_TCEN QUADSPI_CR_TCEN_Msk /*!< Timeout Counter Enable */ 12149 #define QUADSPI_CR_SSHIFT_Pos (4U) 12150 #define QUADSPI_CR_SSHIFT_Msk (0x1UL << QUADSPI_CR_SSHIFT_Pos) /*!< 0x00000010 */ 12151 #define QUADSPI_CR_SSHIFT QUADSPI_CR_SSHIFT_Msk /*!< Sample Shift */ 12152 #define QUADSPI_CR_DFM_Pos (6U) 12153 #define QUADSPI_CR_DFM_Msk (0x1UL << QUADSPI_CR_DFM_Pos) /*!< 0x00000040 */ 12154 #define QUADSPI_CR_DFM QUADSPI_CR_DFM_Msk /*!< Dual-flash mode */ 12155 #define QUADSPI_CR_FSEL_Pos (7U) 12156 #define QUADSPI_CR_FSEL_Msk (0x1UL << QUADSPI_CR_FSEL_Pos) /*!< 0x00000080 */ 12157 #define QUADSPI_CR_FSEL QUADSPI_CR_FSEL_Msk /*!< Flash memory selection */ 12158 #define QUADSPI_CR_FTHRES_Pos (8U) 12159 #define QUADSPI_CR_FTHRES_Msk (0xFUL << QUADSPI_CR_FTHRES_Pos) /*!< 0x00000F00 */ 12160 #define QUADSPI_CR_FTHRES QUADSPI_CR_FTHRES_Msk /*!< FTHRES[3:0] FIFO Level */ 12161 #define QUADSPI_CR_TEIE_Pos (16U) 12162 #define QUADSPI_CR_TEIE_Msk (0x1UL << QUADSPI_CR_TEIE_Pos) /*!< 0x00010000 */ 12163 #define QUADSPI_CR_TEIE QUADSPI_CR_TEIE_Msk /*!< Transfer Error Interrupt Enable */ 12164 #define QUADSPI_CR_TCIE_Pos (17U) 12165 #define QUADSPI_CR_TCIE_Msk (0x1UL << QUADSPI_CR_TCIE_Pos) /*!< 0x00020000 */ 12166 #define QUADSPI_CR_TCIE QUADSPI_CR_TCIE_Msk /*!< Transfer Complete Interrupt Enable */ 12167 #define QUADSPI_CR_FTIE_Pos (18U) 12168 #define QUADSPI_CR_FTIE_Msk (0x1UL << QUADSPI_CR_FTIE_Pos) /*!< 0x00040000 */ 12169 #define QUADSPI_CR_FTIE QUADSPI_CR_FTIE_Msk /*!< FIFO Threshold Interrupt Enable */ 12170 #define QUADSPI_CR_SMIE_Pos (19U) 12171 #define QUADSPI_CR_SMIE_Msk (0x1UL << QUADSPI_CR_SMIE_Pos) /*!< 0x00080000 */ 12172 #define QUADSPI_CR_SMIE QUADSPI_CR_SMIE_Msk /*!< Status Match Interrupt Enable */ 12173 #define QUADSPI_CR_TOIE_Pos (20U) 12174 #define QUADSPI_CR_TOIE_Msk (0x1UL << QUADSPI_CR_TOIE_Pos) /*!< 0x00100000 */ 12175 #define QUADSPI_CR_TOIE QUADSPI_CR_TOIE_Msk /*!< TimeOut Interrupt Enable */ 12176 #define QUADSPI_CR_APMS_Pos (22U) 12177 #define QUADSPI_CR_APMS_Msk (0x1UL << QUADSPI_CR_APMS_Pos) /*!< 0x00400000 */ 12178 #define QUADSPI_CR_APMS QUADSPI_CR_APMS_Msk /*!< Automatic Polling Mode Stop */ 12179 #define QUADSPI_CR_PMM_Pos (23U) 12180 #define QUADSPI_CR_PMM_Msk (0x1UL << QUADSPI_CR_PMM_Pos) /*!< 0x00800000 */ 12181 #define QUADSPI_CR_PMM QUADSPI_CR_PMM_Msk /*!< Polling Match Mode */ 12182 #define QUADSPI_CR_PRESCALER_Pos (24U) 12183 #define QUADSPI_CR_PRESCALER_Msk (0xFFUL << QUADSPI_CR_PRESCALER_Pos) /*!< 0xFF000000 */ 12184 #define QUADSPI_CR_PRESCALER QUADSPI_CR_PRESCALER_Msk /*!< PRESCALER[7:0] Clock prescaler */ 12185 12186 /***************** Bit definition for QUADSPI_DCR register ******************/ 12187 #define QUADSPI_DCR_CKMODE_Pos (0U) 12188 #define QUADSPI_DCR_CKMODE_Msk (0x1UL << QUADSPI_DCR_CKMODE_Pos) /*!< 0x00000001 */ 12189 #define QUADSPI_DCR_CKMODE QUADSPI_DCR_CKMODE_Msk /*!< Mode 0 / Mode 3 */ 12190 #define QUADSPI_DCR_CSHT_Pos (8U) 12191 #define QUADSPI_DCR_CSHT_Msk (0x7UL << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000700 */ 12192 #define QUADSPI_DCR_CSHT QUADSPI_DCR_CSHT_Msk /*!< CSHT[2:0]: ChipSelect High Time */ 12193 #define QUADSPI_DCR_CSHT_0 (0x1UL << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000100 */ 12194 #define QUADSPI_DCR_CSHT_1 (0x2UL << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000200 */ 12195 #define QUADSPI_DCR_CSHT_2 (0x4UL << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000400 */ 12196 #define QUADSPI_DCR_FSIZE_Pos (16U) 12197 #define QUADSPI_DCR_FSIZE_Msk (0x1FUL << QUADSPI_DCR_FSIZE_Pos) /*!< 0x001F0000 */ 12198 #define QUADSPI_DCR_FSIZE QUADSPI_DCR_FSIZE_Msk /*!< FSIZE[4:0]: Flash Size */ 12199 12200 /****************** Bit definition for QUADSPI_SR register *******************/ 12201 #define QUADSPI_SR_TEF_Pos (0U) 12202 #define QUADSPI_SR_TEF_Msk (0x1UL << QUADSPI_SR_TEF_Pos) /*!< 0x00000001 */ 12203 #define QUADSPI_SR_TEF QUADSPI_SR_TEF_Msk /*!< Transfer Error Flag */ 12204 #define QUADSPI_SR_TCF_Pos (1U) 12205 #define QUADSPI_SR_TCF_Msk (0x1UL << QUADSPI_SR_TCF_Pos) /*!< 0x00000002 */ 12206 #define QUADSPI_SR_TCF QUADSPI_SR_TCF_Msk /*!< Transfer Complete Flag */ 12207 #define QUADSPI_SR_FTF_Pos (2U) 12208 #define QUADSPI_SR_FTF_Msk (0x1UL << QUADSPI_SR_FTF_Pos) /*!< 0x00000004 */ 12209 #define QUADSPI_SR_FTF QUADSPI_SR_FTF_Msk /*!< FIFO Threshlod Flag */ 12210 #define QUADSPI_SR_SMF_Pos (3U) 12211 #define QUADSPI_SR_SMF_Msk (0x1UL << QUADSPI_SR_SMF_Pos) /*!< 0x00000008 */ 12212 #define QUADSPI_SR_SMF QUADSPI_SR_SMF_Msk /*!< Status Match Flag */ 12213 #define QUADSPI_SR_TOF_Pos (4U) 12214 #define QUADSPI_SR_TOF_Msk (0x1UL << QUADSPI_SR_TOF_Pos) /*!< 0x00000010 */ 12215 #define QUADSPI_SR_TOF QUADSPI_SR_TOF_Msk /*!< Timeout Flag */ 12216 #define QUADSPI_SR_BUSY_Pos (5U) 12217 #define QUADSPI_SR_BUSY_Msk (0x1UL << QUADSPI_SR_BUSY_Pos) /*!< 0x00000020 */ 12218 #define QUADSPI_SR_BUSY QUADSPI_SR_BUSY_Msk /*!< Busy */ 12219 #define QUADSPI_SR_FLEVEL_Pos (8U) 12220 #define QUADSPI_SR_FLEVEL_Msk (0x1FUL << QUADSPI_SR_FLEVEL_Pos) /*!< 0x00001F00 */ 12221 #define QUADSPI_SR_FLEVEL QUADSPI_SR_FLEVEL_Msk /*!< FIFO Threshlod Flag */ 12222 12223 /****************** Bit definition for QUADSPI_FCR register ******************/ 12224 #define QUADSPI_FCR_CTEF_Pos (0U) 12225 #define QUADSPI_FCR_CTEF_Msk (0x1UL << QUADSPI_FCR_CTEF_Pos) /*!< 0x00000001 */ 12226 #define QUADSPI_FCR_CTEF QUADSPI_FCR_CTEF_Msk /*!< Clear Transfer Error Flag */ 12227 #define QUADSPI_FCR_CTCF_Pos (1U) 12228 #define QUADSPI_FCR_CTCF_Msk (0x1UL << QUADSPI_FCR_CTCF_Pos) /*!< 0x00000002 */ 12229 #define QUADSPI_FCR_CTCF QUADSPI_FCR_CTCF_Msk /*!< Clear Transfer Complete Flag */ 12230 #define QUADSPI_FCR_CSMF_Pos (3U) 12231 #define QUADSPI_FCR_CSMF_Msk (0x1UL << QUADSPI_FCR_CSMF_Pos) /*!< 0x00000008 */ 12232 #define QUADSPI_FCR_CSMF QUADSPI_FCR_CSMF_Msk /*!< Clear Status Match Flag */ 12233 #define QUADSPI_FCR_CTOF_Pos (4U) 12234 #define QUADSPI_FCR_CTOF_Msk (0x1UL << QUADSPI_FCR_CTOF_Pos) /*!< 0x00000010 */ 12235 #define QUADSPI_FCR_CTOF QUADSPI_FCR_CTOF_Msk /*!< Clear Timeout Flag */ 12236 12237 /****************** Bit definition for QUADSPI_DLR register ******************/ 12238 #define QUADSPI_DLR_DL_Pos (0U) 12239 #define QUADSPI_DLR_DL_Msk (0xFFFFFFFFUL << QUADSPI_DLR_DL_Pos) /*!< 0xFFFFFFFF */ 12240 #define QUADSPI_DLR_DL QUADSPI_DLR_DL_Msk /*!< DL[31:0]: Data Length */ 12241 12242 /****************** Bit definition for QUADSPI_CCR register ******************/ 12243 #define QUADSPI_CCR_INSTRUCTION_Pos (0U) 12244 #define QUADSPI_CCR_INSTRUCTION_Msk (0xFFUL << QUADSPI_CCR_INSTRUCTION_Pos) /*!< 0x000000FF */ 12245 #define QUADSPI_CCR_INSTRUCTION QUADSPI_CCR_INSTRUCTION_Msk /*!< INSTRUCTION[7:0]: Instruction */ 12246 #define QUADSPI_CCR_IMODE_Pos (8U) 12247 #define QUADSPI_CCR_IMODE_Msk (0x3UL << QUADSPI_CCR_IMODE_Pos) /*!< 0x00000300 */ 12248 #define QUADSPI_CCR_IMODE QUADSPI_CCR_IMODE_Msk /*!< IMODE[1:0]: Instruction Mode */ 12249 #define QUADSPI_CCR_IMODE_0 (0x1UL << QUADSPI_CCR_IMODE_Pos) /*!< 0x00000100 */ 12250 #define QUADSPI_CCR_IMODE_1 (0x2UL << QUADSPI_CCR_IMODE_Pos) /*!< 0x00000200 */ 12251 #define QUADSPI_CCR_ADMODE_Pos (10U) 12252 #define QUADSPI_CCR_ADMODE_Msk (0x3UL << QUADSPI_CCR_ADMODE_Pos) /*!< 0x00000C00 */ 12253 #define QUADSPI_CCR_ADMODE QUADSPI_CCR_ADMODE_Msk /*!< ADMODE[1:0]: Address Mode */ 12254 #define QUADSPI_CCR_ADMODE_0 (0x1UL << QUADSPI_CCR_ADMODE_Pos) /*!< 0x00000400 */ 12255 #define QUADSPI_CCR_ADMODE_1 (0x2UL << QUADSPI_CCR_ADMODE_Pos) /*!< 0x00000800 */ 12256 #define QUADSPI_CCR_ADSIZE_Pos (12U) 12257 #define QUADSPI_CCR_ADSIZE_Msk (0x3UL << QUADSPI_CCR_ADSIZE_Pos) /*!< 0x00003000 */ 12258 #define QUADSPI_CCR_ADSIZE QUADSPI_CCR_ADSIZE_Msk /*!< ADSIZE[1:0]: Address Size */ 12259 #define QUADSPI_CCR_ADSIZE_0 (0x1UL << QUADSPI_CCR_ADSIZE_Pos) /*!< 0x00001000 */ 12260 #define QUADSPI_CCR_ADSIZE_1 (0x2UL << QUADSPI_CCR_ADSIZE_Pos) /*!< 0x00002000 */ 12261 #define QUADSPI_CCR_ABMODE_Pos (14U) 12262 #define QUADSPI_CCR_ABMODE_Msk (0x3UL << QUADSPI_CCR_ABMODE_Pos) /*!< 0x0000C000 */ 12263 #define QUADSPI_CCR_ABMODE QUADSPI_CCR_ABMODE_Msk /*!< ABMODE[1:0]: Alternate Bytes Mode */ 12264 #define QUADSPI_CCR_ABMODE_0 (0x1UL << QUADSPI_CCR_ABMODE_Pos) /*!< 0x00004000 */ 12265 #define QUADSPI_CCR_ABMODE_1 (0x2UL << QUADSPI_CCR_ABMODE_Pos) /*!< 0x00008000 */ 12266 #define QUADSPI_CCR_ABSIZE_Pos (16U) 12267 #define QUADSPI_CCR_ABSIZE_Msk (0x3UL << QUADSPI_CCR_ABSIZE_Pos) /*!< 0x00030000 */ 12268 #define QUADSPI_CCR_ABSIZE QUADSPI_CCR_ABSIZE_Msk /*!< ABSIZE[1:0]: Instruction Mode */ 12269 #define QUADSPI_CCR_ABSIZE_0 (0x1UL << QUADSPI_CCR_ABSIZE_Pos) /*!< 0x00010000 */ 12270 #define QUADSPI_CCR_ABSIZE_1 (0x2UL << QUADSPI_CCR_ABSIZE_Pos) /*!< 0x00020000 */ 12271 #define QUADSPI_CCR_DCYC_Pos (18U) 12272 #define QUADSPI_CCR_DCYC_Msk (0x1FUL << QUADSPI_CCR_DCYC_Pos) /*!< 0x007C0000 */ 12273 #define QUADSPI_CCR_DCYC QUADSPI_CCR_DCYC_Msk /*!< DCYC[4:0]: Dummy Cycles */ 12274 #define QUADSPI_CCR_DMODE_Pos (24U) 12275 #define QUADSPI_CCR_DMODE_Msk (0x3UL << QUADSPI_CCR_DMODE_Pos) /*!< 0x03000000 */ 12276 #define QUADSPI_CCR_DMODE QUADSPI_CCR_DMODE_Msk /*!< DMODE[1:0]: Data Mode */ 12277 #define QUADSPI_CCR_DMODE_0 (0x1UL << QUADSPI_CCR_DMODE_Pos) /*!< 0x01000000 */ 12278 #define QUADSPI_CCR_DMODE_1 (0x2UL << QUADSPI_CCR_DMODE_Pos) /*!< 0x02000000 */ 12279 #define QUADSPI_CCR_FMODE_Pos (26U) 12280 #define QUADSPI_CCR_FMODE_Msk (0x3UL << QUADSPI_CCR_FMODE_Pos) /*!< 0x0C000000 */ 12281 #define QUADSPI_CCR_FMODE QUADSPI_CCR_FMODE_Msk /*!< FMODE[1:0]: Functional Mode */ 12282 #define QUADSPI_CCR_FMODE_0 (0x1UL << QUADSPI_CCR_FMODE_Pos) /*!< 0x04000000 */ 12283 #define QUADSPI_CCR_FMODE_1 (0x2UL << QUADSPI_CCR_FMODE_Pos) /*!< 0x08000000 */ 12284 #define QUADSPI_CCR_SIOO_Pos (28U) 12285 #define QUADSPI_CCR_SIOO_Msk (0x1UL << QUADSPI_CCR_SIOO_Pos) /*!< 0x10000000 */ 12286 #define QUADSPI_CCR_SIOO QUADSPI_CCR_SIOO_Msk /*!< SIOO: Send Instruction Only Once Mode */ 12287 #define QUADSPI_CCR_DHHC_Pos (30U) 12288 #define QUADSPI_CCR_DHHC_Msk (0x1UL << QUADSPI_CCR_DHHC_Pos) /*!< 0x40000000 */ 12289 #define QUADSPI_CCR_DHHC QUADSPI_CCR_DHHC_Msk /*!< DHHC: DDR hold */ 12290 #define QUADSPI_CCR_DDRM_Pos (31U) 12291 #define QUADSPI_CCR_DDRM_Msk (0x1UL << QUADSPI_CCR_DDRM_Pos) /*!< 0x80000000 */ 12292 #define QUADSPI_CCR_DDRM QUADSPI_CCR_DDRM_Msk /*!< DDRM: Double Data Rate Mode */ 12293 12294 /****************** Bit definition for QUADSPI_AR register *******************/ 12295 #define QUADSPI_AR_ADDRESS_Pos (0U) 12296 #define QUADSPI_AR_ADDRESS_Msk (0xFFFFFFFFUL << QUADSPI_AR_ADDRESS_Pos) /*!< 0xFFFFFFFF */ 12297 #define QUADSPI_AR_ADDRESS QUADSPI_AR_ADDRESS_Msk /*!< ADDRESS[31:0]: Address */ 12298 12299 /****************** Bit definition for QUADSPI_ABR register ******************/ 12300 #define QUADSPI_ABR_ALTERNATE_Pos (0U) 12301 #define QUADSPI_ABR_ALTERNATE_Msk (0xFFFFFFFFUL << QUADSPI_ABR_ALTERNATE_Pos) /*!< 0xFFFFFFFF */ 12302 #define QUADSPI_ABR_ALTERNATE QUADSPI_ABR_ALTERNATE_Msk /*!< ALTERNATE[31:0]: Alternate Bytes */ 12303 12304 /****************** Bit definition for QUADSPI_DR register *******************/ 12305 #define QUADSPI_DR_DATA_Pos (0U) 12306 #define QUADSPI_DR_DATA_Msk (0xFFFFFFFFUL << QUADSPI_DR_DATA_Pos) /*!< 0xFFFFFFFF */ 12307 #define QUADSPI_DR_DATA QUADSPI_DR_DATA_Msk /*!< DATA[31:0]: Data */ 12308 12309 /****************** Bit definition for QUADSPI_PSMKR register ****************/ 12310 #define QUADSPI_PSMKR_MASK_Pos (0U) 12311 #define QUADSPI_PSMKR_MASK_Msk (0xFFFFFFFFUL << QUADSPI_PSMKR_MASK_Pos) /*!< 0xFFFFFFFF */ 12312 #define QUADSPI_PSMKR_MASK QUADSPI_PSMKR_MASK_Msk /*!< MASK[31:0]: Status Mask */ 12313 12314 /****************** Bit definition for QUADSPI_PSMAR register ****************/ 12315 #define QUADSPI_PSMAR_MATCH_Pos (0U) 12316 #define QUADSPI_PSMAR_MATCH_Msk (0xFFFFFFFFUL << QUADSPI_PSMAR_MATCH_Pos) /*!< 0xFFFFFFFF */ 12317 #define QUADSPI_PSMAR_MATCH QUADSPI_PSMAR_MATCH_Msk /*!< MATCH[31:0]: Status Match */ 12318 12319 /****************** Bit definition for QUADSPI_PIR register *****************/ 12320 #define QUADSPI_PIR_INTERVAL_Pos (0U) 12321 #define QUADSPI_PIR_INTERVAL_Msk (0xFFFFUL << QUADSPI_PIR_INTERVAL_Pos) /*!< 0x0000FFFF */ 12322 #define QUADSPI_PIR_INTERVAL QUADSPI_PIR_INTERVAL_Msk /*!< INTERVAL[15:0]: Polling Interval */ 12323 12324 /****************** Bit definition for QUADSPI_LPTR register *****************/ 12325 #define QUADSPI_LPTR_TIMEOUT_Pos (0U) 12326 #define QUADSPI_LPTR_TIMEOUT_Msk (0xFFFFUL << QUADSPI_LPTR_TIMEOUT_Pos) /*!< 0x0000FFFF */ 12327 #define QUADSPI_LPTR_TIMEOUT QUADSPI_LPTR_TIMEOUT_Msk /*!< TIMEOUT[15:0]: Timeout period */ 12328 12329 /******************************************************************************/ 12330 /* */ 12331 /* SYSCFG */ 12332 /* */ 12333 /******************************************************************************/ 12334 /****************** Bit definition for SYSCFG_MEMRMP register ***************/ 12335 #define SYSCFG_MEMRMP_MEM_MODE_Pos (0U) 12336 #define SYSCFG_MEMRMP_MEM_MODE_Msk (0x7UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000007 */ 12337 #define SYSCFG_MEMRMP_MEM_MODE SYSCFG_MEMRMP_MEM_MODE_Msk /*!< SYSCFG_Memory Remap Config */ 12338 #define SYSCFG_MEMRMP_MEM_MODE_0 (0x1UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000001 */ 12339 #define SYSCFG_MEMRMP_MEM_MODE_1 (0x2UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000002 */ 12340 #define SYSCFG_MEMRMP_MEM_MODE_2 (0x4UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000004 */ 12341 12342 /****************** Bit definition for SYSCFG_CFGR1 register ******************/ 12343 #define SYSCFG_CFGR1_FWDIS_Pos (0U) 12344 #define SYSCFG_CFGR1_FWDIS_Msk (0x1UL << SYSCFG_CFGR1_FWDIS_Pos) /*!< 0x00000001 */ 12345 #define SYSCFG_CFGR1_FWDIS SYSCFG_CFGR1_FWDIS_Msk /*!< FIREWALL access enable*/ 12346 #define SYSCFG_CFGR1_BOOSTEN_Pos (8U) 12347 #define SYSCFG_CFGR1_BOOSTEN_Msk (0x1UL << SYSCFG_CFGR1_BOOSTEN_Pos) /*!< 0x00000100 */ 12348 #define SYSCFG_CFGR1_BOOSTEN SYSCFG_CFGR1_BOOSTEN_Msk /*!< I/O analog switch voltage booster enable */ 12349 #define SYSCFG_CFGR1_I2C_PB6_FMP_Pos (16U) 12350 #define SYSCFG_CFGR1_I2C_PB6_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB6_FMP_Pos) /*!< 0x00010000 */ 12351 #define SYSCFG_CFGR1_I2C_PB6_FMP SYSCFG_CFGR1_I2C_PB6_FMP_Msk /*!< I2C PB6 Fast mode plus */ 12352 #define SYSCFG_CFGR1_I2C_PB7_FMP_Pos (17U) 12353 #define SYSCFG_CFGR1_I2C_PB7_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB7_FMP_Pos) /*!< 0x00020000 */ 12354 #define SYSCFG_CFGR1_I2C_PB7_FMP SYSCFG_CFGR1_I2C_PB7_FMP_Msk /*!< I2C PB7 Fast mode plus */ 12355 #define SYSCFG_CFGR1_I2C_PB8_FMP_Pos (18U) 12356 #define SYSCFG_CFGR1_I2C_PB8_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB8_FMP_Pos) /*!< 0x00040000 */ 12357 #define SYSCFG_CFGR1_I2C_PB8_FMP SYSCFG_CFGR1_I2C_PB8_FMP_Msk /*!< I2C PB8 Fast mode plus */ 12358 #define SYSCFG_CFGR1_I2C_PB9_FMP_Pos (19U) 12359 #define SYSCFG_CFGR1_I2C_PB9_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB9_FMP_Pos) /*!< 0x00080000 */ 12360 #define SYSCFG_CFGR1_I2C_PB9_FMP SYSCFG_CFGR1_I2C_PB9_FMP_Msk /*!< I2C PB9 Fast mode plus */ 12361 #define SYSCFG_CFGR1_I2C1_FMP_Pos (20U) 12362 #define SYSCFG_CFGR1_I2C1_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C1_FMP_Pos) /*!< 0x00100000 */ 12363 #define SYSCFG_CFGR1_I2C1_FMP SYSCFG_CFGR1_I2C1_FMP_Msk /*!< I2C1 Fast mode plus */ 12364 #define SYSCFG_CFGR1_I2C2_FMP_Pos (21U) 12365 #define SYSCFG_CFGR1_I2C2_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C2_FMP_Pos) /*!< 0x00200000 */ 12366 #define SYSCFG_CFGR1_I2C2_FMP SYSCFG_CFGR1_I2C2_FMP_Msk /*!< I2C2 Fast mode plus */ 12367 #define SYSCFG_CFGR1_I2C3_FMP_Pos (22U) 12368 #define SYSCFG_CFGR1_I2C3_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C3_FMP_Pos) /*!< 0x00400000 */ 12369 #define SYSCFG_CFGR1_I2C3_FMP SYSCFG_CFGR1_I2C3_FMP_Msk /*!< I2C3 Fast mode plus */ 12370 #define SYSCFG_CFGR1_I2C4_FMP_Pos (23U) 12371 #define SYSCFG_CFGR1_I2C4_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C4_FMP_Pos) /*!< 0x00800000 */ 12372 #define SYSCFG_CFGR1_I2C4_FMP SYSCFG_CFGR1_I2C4_FMP_Msk /*!< I2C4 Fast mode plus */ 12373 #define SYSCFG_CFGR1_FPU_IE_0 (0x04000000UL) /*!< Invalid operation Interrupt enable */ 12374 #define SYSCFG_CFGR1_FPU_IE_1 (0x08000000UL) /*!< Divide-by-zero Interrupt enable */ 12375 #define SYSCFG_CFGR1_FPU_IE_2 (0x10000000UL) /*!< Underflow Interrupt enable */ 12376 #define SYSCFG_CFGR1_FPU_IE_3 (0x20000000UL) /*!< Overflow Interrupt enable */ 12377 #define SYSCFG_CFGR1_FPU_IE_4 (0x40000000UL) /*!< Input denormal Interrupt enable */ 12378 #define SYSCFG_CFGR1_FPU_IE_5 (0x80000000UL) /*!< Inexact Interrupt enable (interrupt disabled at reset) */ 12379 12380 /***************** Bit definition for SYSCFG_EXTICR1 register ***************/ 12381 #define SYSCFG_EXTICR1_EXTI0_Pos (0U) 12382 #define SYSCFG_EXTICR1_EXTI0_Msk (0x7UL << SYSCFG_EXTICR1_EXTI0_Pos) /*!< 0x00000007 */ 12383 #define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk /*!<EXTI 0 configuration */ 12384 #define SYSCFG_EXTICR1_EXTI1_Pos (4U) 12385 #define SYSCFG_EXTICR1_EXTI1_Msk (0x7UL << SYSCFG_EXTICR1_EXTI1_Pos) /*!< 0x00000070 */ 12386 #define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk /*!<EXTI 1 configuration */ 12387 #define SYSCFG_EXTICR1_EXTI2_Pos (8U) 12388 #define SYSCFG_EXTICR1_EXTI2_Msk (0x7UL << SYSCFG_EXTICR1_EXTI2_Pos) /*!< 0x00000700 */ 12389 #define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk /*!<EXTI 2 configuration */ 12390 #define SYSCFG_EXTICR1_EXTI3_Pos (12U) 12391 #define SYSCFG_EXTICR1_EXTI3_Msk (0x7UL << SYSCFG_EXTICR1_EXTI3_Pos) /*!< 0x00007000 */ 12392 #define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk /*!<EXTI 3 configuration */ 12393 12394 /** 12395 * @brief EXTI0 configuration 12396 */ 12397 #define SYSCFG_EXTICR1_EXTI0_PA (0x00000000UL) /*!<PA[0] pin */ 12398 #define SYSCFG_EXTICR1_EXTI0_PB (0x00000001UL) /*!<PB[0] pin */ 12399 #define SYSCFG_EXTICR1_EXTI0_PC (0x00000002UL) /*!<PC[0] pin */ 12400 #define SYSCFG_EXTICR1_EXTI0_PD (0x00000003UL) /*!<PD[0] pin */ 12401 #define SYSCFG_EXTICR1_EXTI0_PE (0x00000004UL) /*!<PE[0] pin */ 12402 #define SYSCFG_EXTICR1_EXTI0_PH (0x00000007UL) /*!<PH[0] pin */ 12403 12404 /** 12405 * @brief EXTI1 configuration 12406 */ 12407 #define SYSCFG_EXTICR1_EXTI1_PA (0x00000000UL) /*!<PA[1] pin */ 12408 #define SYSCFG_EXTICR1_EXTI1_PB (0x00000010UL) /*!<PB[1] pin */ 12409 #define SYSCFG_EXTICR1_EXTI1_PC (0x00000020UL) /*!<PC[1] pin */ 12410 #define SYSCFG_EXTICR1_EXTI1_PD (0x00000030UL) /*!<PD[1] pin */ 12411 #define SYSCFG_EXTICR1_EXTI1_PE (0x00000040UL) /*!<PE[1] pin */ 12412 #define SYSCFG_EXTICR1_EXTI1_PH (0x00000070UL) /*!<PH[1] pin */ 12413 12414 /** 12415 * @brief EXTI2 configuration 12416 */ 12417 #define SYSCFG_EXTICR1_EXTI2_PA (0x00000000UL) /*!<PA[2] pin */ 12418 #define SYSCFG_EXTICR1_EXTI2_PB (0x00000100UL) /*!<PB[2] pin */ 12419 #define SYSCFG_EXTICR1_EXTI2_PC (0x00000200UL) /*!<PC[2] pin */ 12420 #define SYSCFG_EXTICR1_EXTI2_PD (0x00000300UL) /*!<PD[2] pin */ 12421 #define SYSCFG_EXTICR1_EXTI2_PE (0x00000400UL) /*!<PE[2] pin */ 12422 12423 /** 12424 * @brief EXTI3 configuration 12425 */ 12426 #define SYSCFG_EXTICR1_EXTI3_PA (0x00000000UL) /*!<PA[3] pin */ 12427 #define SYSCFG_EXTICR1_EXTI3_PB (0x00001000UL) /*!<PB[3] pin */ 12428 #define SYSCFG_EXTICR1_EXTI3_PC (0x00002000UL) /*!<PC[3] pin */ 12429 #define SYSCFG_EXTICR1_EXTI3_PD (0x00003000UL) /*!<PD[3] pin */ 12430 #define SYSCFG_EXTICR1_EXTI3_PE (0x00004000UL) /*!<PE[3] pin */ 12431 12432 /***************** Bit definition for SYSCFG_EXTICR2 register ***************/ 12433 #define SYSCFG_EXTICR2_EXTI4_Pos (0U) 12434 #define SYSCFG_EXTICR2_EXTI4_Msk (0x7UL << SYSCFG_EXTICR2_EXTI4_Pos) /*!< 0x00000007 */ 12435 #define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk /*!<EXTI 4 configuration */ 12436 #define SYSCFG_EXTICR2_EXTI5_Pos (4U) 12437 #define SYSCFG_EXTICR2_EXTI5_Msk (0x7UL << SYSCFG_EXTICR2_EXTI5_Pos) /*!< 0x00000070 */ 12438 #define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk /*!<EXTI 5 configuration */ 12439 #define SYSCFG_EXTICR2_EXTI6_Pos (8U) 12440 #define SYSCFG_EXTICR2_EXTI6_Msk (0x7UL << SYSCFG_EXTICR2_EXTI6_Pos) /*!< 0x00000700 */ 12441 #define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk /*!<EXTI 6 configuration */ 12442 #define SYSCFG_EXTICR2_EXTI7_Pos (12U) 12443 #define SYSCFG_EXTICR2_EXTI7_Msk (0x7UL << SYSCFG_EXTICR2_EXTI7_Pos) /*!< 0x00007000 */ 12444 #define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk /*!<EXTI 7 configuration */ 12445 /** 12446 * @brief EXTI4 configuration 12447 */ 12448 #define SYSCFG_EXTICR2_EXTI4_PA (0x00000000UL) /*!<PA[4] pin */ 12449 #define SYSCFG_EXTICR2_EXTI4_PB (0x00000001UL) /*!<PB[4] pin */ 12450 #define SYSCFG_EXTICR2_EXTI4_PC (0x00000002UL) /*!<PC[4] pin */ 12451 #define SYSCFG_EXTICR2_EXTI4_PD (0x00000003UL) /*!<PD[4] pin */ 12452 #define SYSCFG_EXTICR2_EXTI4_PE (0x00000004UL) /*!<PE[4] pin */ 12453 12454 /** 12455 * @brief EXTI5 configuration 12456 */ 12457 #define SYSCFG_EXTICR2_EXTI5_PA (0x00000000UL) /*!<PA[5] pin */ 12458 #define SYSCFG_EXTICR2_EXTI5_PB (0x00000010UL) /*!<PB[5] pin */ 12459 #define SYSCFG_EXTICR2_EXTI5_PC (0x00000020UL) /*!<PC[5] pin */ 12460 #define SYSCFG_EXTICR2_EXTI5_PD (0x00000030UL) /*!<PD[5] pin */ 12461 #define SYSCFG_EXTICR2_EXTI5_PE (0x00000040UL) /*!<PE[5] pin */ 12462 12463 /** 12464 * @brief EXTI6 configuration 12465 */ 12466 #define SYSCFG_EXTICR2_EXTI6_PA (0x00000000UL) /*!<PA[6] pin */ 12467 #define SYSCFG_EXTICR2_EXTI6_PB (0x00000100UL) /*!<PB[6] pin */ 12468 #define SYSCFG_EXTICR2_EXTI6_PC (0x00000200UL) /*!<PC[6] pin */ 12469 #define SYSCFG_EXTICR2_EXTI6_PD (0x00000300UL) /*!<PD[6] pin */ 12470 #define SYSCFG_EXTICR2_EXTI6_PE (0x00000400UL) /*!<PE[6] pin */ 12471 12472 /** 12473 * @brief EXTI7 configuration 12474 */ 12475 #define SYSCFG_EXTICR2_EXTI7_PA (0x00000000UL) /*!<PA[7] pin */ 12476 #define SYSCFG_EXTICR2_EXTI7_PB (0x00001000UL) /*!<PB[7] pin */ 12477 #define SYSCFG_EXTICR2_EXTI7_PC (0x00002000UL) /*!<PC[7] pin */ 12478 #define SYSCFG_EXTICR2_EXTI7_PD (0x00003000UL) /*!<PD[7] pin */ 12479 #define SYSCFG_EXTICR2_EXTI7_PE (0x00004000UL) /*!<PE[7] pin */ 12480 12481 /***************** Bit definition for SYSCFG_EXTICR3 register ***************/ 12482 #define SYSCFG_EXTICR3_EXTI8_Pos (0U) 12483 #define SYSCFG_EXTICR3_EXTI8_Msk (0x7UL << SYSCFG_EXTICR3_EXTI8_Pos) /*!< 0x00000007 */ 12484 #define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk /*!<EXTI 8 configuration */ 12485 #define SYSCFG_EXTICR3_EXTI9_Pos (4U) 12486 #define SYSCFG_EXTICR3_EXTI9_Msk (0x7UL << SYSCFG_EXTICR3_EXTI9_Pos) /*!< 0x00000070 */ 12487 #define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk /*!<EXTI 9 configuration */ 12488 #define SYSCFG_EXTICR3_EXTI10_Pos (8U) 12489 #define SYSCFG_EXTICR3_EXTI10_Msk (0x7UL << SYSCFG_EXTICR3_EXTI10_Pos) /*!< 0x00000700 */ 12490 #define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk /*!<EXTI 10 configuration */ 12491 #define SYSCFG_EXTICR3_EXTI11_Pos (12U) 12492 #define SYSCFG_EXTICR3_EXTI11_Msk (0x7UL << SYSCFG_EXTICR3_EXTI11_Pos) /*!< 0x00007000 */ 12493 #define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk /*!<EXTI 11 configuration */ 12494 12495 /** 12496 * @brief EXTI8 configuration 12497 */ 12498 #define SYSCFG_EXTICR3_EXTI8_PA (0x00000000UL) /*!<PA[8] pin */ 12499 #define SYSCFG_EXTICR3_EXTI8_PB (0x00000001UL) /*!<PB[8] pin */ 12500 #define SYSCFG_EXTICR3_EXTI8_PC (0x00000002UL) /*!<PC[8] pin */ 12501 #define SYSCFG_EXTICR3_EXTI8_PD (0x00000003UL) /*!<PD[8] pin */ 12502 #define SYSCFG_EXTICR3_EXTI8_PE (0x00000004UL) /*!<PE[8] pin */ 12503 12504 /** 12505 * @brief EXTI9 configuration 12506 */ 12507 #define SYSCFG_EXTICR3_EXTI9_PA (0x00000000UL) /*!<PA[9] pin */ 12508 #define SYSCFG_EXTICR3_EXTI9_PB (0x00000010UL) /*!<PB[9] pin */ 12509 #define SYSCFG_EXTICR3_EXTI9_PC (0x00000020UL) /*!<PC[9] pin */ 12510 #define SYSCFG_EXTICR3_EXTI9_PD (0x00000030UL) /*!<PD[9] pin */ 12511 #define SYSCFG_EXTICR3_EXTI9_PE (0x00000040UL) /*!<PE[9] pin */ 12512 12513 /** 12514 * @brief EXTI10 configuration 12515 */ 12516 #define SYSCFG_EXTICR3_EXTI10_PA (0x00000000UL) /*!<PA[10] pin */ 12517 #define SYSCFG_EXTICR3_EXTI10_PB (0x00000100UL) /*!<PB[10] pin */ 12518 #define SYSCFG_EXTICR3_EXTI10_PC (0x00000200UL) /*!<PC[10] pin */ 12519 #define SYSCFG_EXTICR3_EXTI10_PD (0x00000300UL) /*!<PD[10] pin */ 12520 #define SYSCFG_EXTICR3_EXTI10_PE (0x00000400UL) /*!<PE[10] pin */ 12521 12522 /** 12523 * @brief EXTI11 configuration 12524 */ 12525 #define SYSCFG_EXTICR3_EXTI11_PA (0x00000000UL) /*!<PA[11] pin */ 12526 #define SYSCFG_EXTICR3_EXTI11_PB (0x00001000UL) /*!<PB[11] pin */ 12527 #define SYSCFG_EXTICR3_EXTI11_PC (0x00002000UL) /*!<PC[11] pin */ 12528 #define SYSCFG_EXTICR3_EXTI11_PD (0x00003000UL) /*!<PD[11] pin */ 12529 #define SYSCFG_EXTICR3_EXTI11_PE (0x00004000UL) /*!<PE[11] pin */ 12530 12531 /***************** Bit definition for SYSCFG_EXTICR4 register ***************/ 12532 #define SYSCFG_EXTICR4_EXTI12_Pos (0U) 12533 #define SYSCFG_EXTICR4_EXTI12_Msk (0x7UL << SYSCFG_EXTICR4_EXTI12_Pos) /*!< 0x00000007 */ 12534 #define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk /*!<EXTI 12 configuration */ 12535 #define SYSCFG_EXTICR4_EXTI13_Pos (4U) 12536 #define SYSCFG_EXTICR4_EXTI13_Msk (0x7UL << SYSCFG_EXTICR4_EXTI13_Pos) /*!< 0x00000070 */ 12537 #define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk /*!<EXTI 13 configuration */ 12538 #define SYSCFG_EXTICR4_EXTI14_Pos (8U) 12539 #define SYSCFG_EXTICR4_EXTI14_Msk (0x7UL << SYSCFG_EXTICR4_EXTI14_Pos) /*!< 0x00000700 */ 12540 #define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk /*!<EXTI 14 configuration */ 12541 #define SYSCFG_EXTICR4_EXTI15_Pos (12U) 12542 #define SYSCFG_EXTICR4_EXTI15_Msk (0x7UL << SYSCFG_EXTICR4_EXTI15_Pos) /*!< 0x00007000 */ 12543 #define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk /*!<EXTI 15 configuration */ 12544 12545 /** 12546 * @brief EXTI12 configuration 12547 */ 12548 #define SYSCFG_EXTICR4_EXTI12_PA (0x00000000UL) /*!<PA[12] pin */ 12549 #define SYSCFG_EXTICR4_EXTI12_PB (0x00000001UL) /*!<PB[12] pin */ 12550 #define SYSCFG_EXTICR4_EXTI12_PC (0x00000002UL) /*!<PC[12] pin */ 12551 #define SYSCFG_EXTICR4_EXTI12_PD (0x00000003UL) /*!<PD[12] pin */ 12552 #define SYSCFG_EXTICR4_EXTI12_PE (0x00000004UL) /*!<PE[12] pin */ 12553 12554 /** 12555 * @brief EXTI13 configuration 12556 */ 12557 #define SYSCFG_EXTICR4_EXTI13_PA (0x00000000UL) /*!<PA[13] pin */ 12558 #define SYSCFG_EXTICR4_EXTI13_PB (0x00000010UL) /*!<PB[13] pin */ 12559 #define SYSCFG_EXTICR4_EXTI13_PC (0x00000020UL) /*!<PC[13] pin */ 12560 #define SYSCFG_EXTICR4_EXTI13_PD (0x00000030UL) /*!<PD[13] pin */ 12561 #define SYSCFG_EXTICR4_EXTI13_PE (0x00000040UL) /*!<PE[13] pin */ 12562 12563 /** 12564 * @brief EXTI14 configuration 12565 */ 12566 #define SYSCFG_EXTICR4_EXTI14_PA (0x00000000UL) /*!<PA[14] pin */ 12567 #define SYSCFG_EXTICR4_EXTI14_PB (0x00000100UL) /*!<PB[14] pin */ 12568 #define SYSCFG_EXTICR4_EXTI14_PC (0x00000200UL) /*!<PC[14] pin */ 12569 #define SYSCFG_EXTICR4_EXTI14_PD (0x00000300UL) /*!<PD[14] pin */ 12570 #define SYSCFG_EXTICR4_EXTI14_PE (0x00000400UL) /*!<PE[14] pin */ 12571 12572 /** 12573 * @brief EXTI15 configuration 12574 */ 12575 #define SYSCFG_EXTICR4_EXTI15_PA (0x00000000UL) /*!<PA[15] pin */ 12576 #define SYSCFG_EXTICR4_EXTI15_PB (0x00001000UL) /*!<PB[15] pin */ 12577 #define SYSCFG_EXTICR4_EXTI15_PC (0x00002000UL) /*!<PC[15] pin */ 12578 #define SYSCFG_EXTICR4_EXTI15_PD (0x00003000UL) /*!<PD[15] pin */ 12579 #define SYSCFG_EXTICR4_EXTI15_PE (0x00004000UL) /*!<PE[15] pin */ 12580 12581 /****************** Bit definition for SYSCFG_SCSR register ****************/ 12582 #define SYSCFG_SCSR_SRAM2ER_Pos (0U) 12583 #define SYSCFG_SCSR_SRAM2ER_Msk (0x1UL << SYSCFG_SCSR_SRAM2ER_Pos) /*!< 0x00000001 */ 12584 #define SYSCFG_SCSR_SRAM2ER SYSCFG_SCSR_SRAM2ER_Msk /*!< SRAM2 Erase Request */ 12585 #define SYSCFG_SCSR_SRAM2BSY_Pos (1U) 12586 #define SYSCFG_SCSR_SRAM2BSY_Msk (0x1UL << SYSCFG_SCSR_SRAM2BSY_Pos) /*!< 0x00000002 */ 12587 #define SYSCFG_SCSR_SRAM2BSY SYSCFG_SCSR_SRAM2BSY_Msk /*!< SRAM2 Erase Ongoing */ 12588 12589 /****************** Bit definition for SYSCFG_CFGR2 register ****************/ 12590 #define SYSCFG_CFGR2_CLL_Pos (0U) 12591 #define SYSCFG_CFGR2_CLL_Msk (0x1UL << SYSCFG_CFGR2_CLL_Pos) /*!< 0x00000001 */ 12592 #define SYSCFG_CFGR2_CLL SYSCFG_CFGR2_CLL_Msk /*!< Core Lockup Lock */ 12593 #define SYSCFG_CFGR2_SPL_Pos (1U) 12594 #define SYSCFG_CFGR2_SPL_Msk (0x1UL << SYSCFG_CFGR2_SPL_Pos) /*!< 0x00000002 */ 12595 #define SYSCFG_CFGR2_SPL SYSCFG_CFGR2_SPL_Msk /*!< SRAM Parity Lock*/ 12596 #define SYSCFG_CFGR2_PVDL_Pos (2U) 12597 #define SYSCFG_CFGR2_PVDL_Msk (0x1UL << SYSCFG_CFGR2_PVDL_Pos) /*!< 0x00000004 */ 12598 #define SYSCFG_CFGR2_PVDL SYSCFG_CFGR2_PVDL_Msk /*!< PVD Lock */ 12599 #define SYSCFG_CFGR2_ECCL_Pos (3U) 12600 #define SYSCFG_CFGR2_ECCL_Msk (0x1UL << SYSCFG_CFGR2_ECCL_Pos) /*!< 0x00000008 */ 12601 #define SYSCFG_CFGR2_ECCL SYSCFG_CFGR2_ECCL_Msk /*!< ECC Lock*/ 12602 #define SYSCFG_CFGR2_SPF_Pos (8U) 12603 #define SYSCFG_CFGR2_SPF_Msk (0x1UL << SYSCFG_CFGR2_SPF_Pos) /*!< 0x00000100 */ 12604 #define SYSCFG_CFGR2_SPF SYSCFG_CFGR2_SPF_Msk /*!< SRAM Parity Flag */ 12605 12606 /****************** Bit definition for SYSCFG_SWPR register ****************/ 12607 #define SYSCFG_SWPR_PAGE0_Pos (0U) 12608 #define SYSCFG_SWPR_PAGE0_Msk (0x1UL << SYSCFG_SWPR_PAGE0_Pos) /*!< 0x00000001 */ 12609 #define SYSCFG_SWPR_PAGE0 SYSCFG_SWPR_PAGE0_Msk /*!< SRAM2 Write protection page 0 */ 12610 #define SYSCFG_SWPR_PAGE1_Pos (1U) 12611 #define SYSCFG_SWPR_PAGE1_Msk (0x1UL << SYSCFG_SWPR_PAGE1_Pos) /*!< 0x00000002 */ 12612 #define SYSCFG_SWPR_PAGE1 SYSCFG_SWPR_PAGE1_Msk /*!< SRAM2 Write protection page 1 */ 12613 #define SYSCFG_SWPR_PAGE2_Pos (2U) 12614 #define SYSCFG_SWPR_PAGE2_Msk (0x1UL << SYSCFG_SWPR_PAGE2_Pos) /*!< 0x00000004 */ 12615 #define SYSCFG_SWPR_PAGE2 SYSCFG_SWPR_PAGE2_Msk /*!< SRAM2 Write protection page 2 */ 12616 #define SYSCFG_SWPR_PAGE3_Pos (3U) 12617 #define SYSCFG_SWPR_PAGE3_Msk (0x1UL << SYSCFG_SWPR_PAGE3_Pos) /*!< 0x00000008 */ 12618 #define SYSCFG_SWPR_PAGE3 SYSCFG_SWPR_PAGE3_Msk /*!< SRAM2 Write protection page 3 */ 12619 #define SYSCFG_SWPR_PAGE4_Pos (4U) 12620 #define SYSCFG_SWPR_PAGE4_Msk (0x1UL << SYSCFG_SWPR_PAGE4_Pos) /*!< 0x00000010 */ 12621 #define SYSCFG_SWPR_PAGE4 SYSCFG_SWPR_PAGE4_Msk /*!< SRAM2 Write protection page 4 */ 12622 #define SYSCFG_SWPR_PAGE5_Pos (5U) 12623 #define SYSCFG_SWPR_PAGE5_Msk (0x1UL << SYSCFG_SWPR_PAGE5_Pos) /*!< 0x00000020 */ 12624 #define SYSCFG_SWPR_PAGE5 SYSCFG_SWPR_PAGE5_Msk /*!< SRAM2 Write protection page 5 */ 12625 #define SYSCFG_SWPR_PAGE6_Pos (6U) 12626 #define SYSCFG_SWPR_PAGE6_Msk (0x1UL << SYSCFG_SWPR_PAGE6_Pos) /*!< 0x00000040 */ 12627 #define SYSCFG_SWPR_PAGE6 SYSCFG_SWPR_PAGE6_Msk /*!< SRAM2 Write protection page 6 */ 12628 #define SYSCFG_SWPR_PAGE7_Pos (7U) 12629 #define SYSCFG_SWPR_PAGE7_Msk (0x1UL << SYSCFG_SWPR_PAGE7_Pos) /*!< 0x00000080 */ 12630 #define SYSCFG_SWPR_PAGE7 SYSCFG_SWPR_PAGE7_Msk /*!< SRAM2 Write protection page 7 */ 12631 #define SYSCFG_SWPR_PAGE8_Pos (8U) 12632 #define SYSCFG_SWPR_PAGE8_Msk (0x1UL << SYSCFG_SWPR_PAGE8_Pos) /*!< 0x00000100 */ 12633 #define SYSCFG_SWPR_PAGE8 SYSCFG_SWPR_PAGE8_Msk /*!< SRAM2 Write protection page 8 */ 12634 #define SYSCFG_SWPR_PAGE9_Pos (9U) 12635 #define SYSCFG_SWPR_PAGE9_Msk (0x1UL << SYSCFG_SWPR_PAGE9_Pos) /*!< 0x00000200 */ 12636 #define SYSCFG_SWPR_PAGE9 SYSCFG_SWPR_PAGE9_Msk /*!< SRAM2 Write protection page 9 */ 12637 #define SYSCFG_SWPR_PAGE10_Pos (10U) 12638 #define SYSCFG_SWPR_PAGE10_Msk (0x1UL << SYSCFG_SWPR_PAGE10_Pos) /*!< 0x00000400 */ 12639 #define SYSCFG_SWPR_PAGE10 SYSCFG_SWPR_PAGE10_Msk /*!< SRAM2 Write protection page 10*/ 12640 #define SYSCFG_SWPR_PAGE11_Pos (11U) 12641 #define SYSCFG_SWPR_PAGE11_Msk (0x1UL << SYSCFG_SWPR_PAGE11_Pos) /*!< 0x00000800 */ 12642 #define SYSCFG_SWPR_PAGE11 SYSCFG_SWPR_PAGE11_Msk /*!< SRAM2 Write protection page 11*/ 12643 #define SYSCFG_SWPR_PAGE12_Pos (12U) 12644 #define SYSCFG_SWPR_PAGE12_Msk (0x1UL << SYSCFG_SWPR_PAGE12_Pos) /*!< 0x00001000 */ 12645 #define SYSCFG_SWPR_PAGE12 SYSCFG_SWPR_PAGE12_Msk /*!< SRAM2 Write protection page 12*/ 12646 #define SYSCFG_SWPR_PAGE13_Pos (13U) 12647 #define SYSCFG_SWPR_PAGE13_Msk (0x1UL << SYSCFG_SWPR_PAGE13_Pos) /*!< 0x00002000 */ 12648 #define SYSCFG_SWPR_PAGE13 SYSCFG_SWPR_PAGE13_Msk /*!< SRAM2 Write protection page 13*/ 12649 #define SYSCFG_SWPR_PAGE14_Pos (14U) 12650 #define SYSCFG_SWPR_PAGE14_Msk (0x1UL << SYSCFG_SWPR_PAGE14_Pos) /*!< 0x00004000 */ 12651 #define SYSCFG_SWPR_PAGE14 SYSCFG_SWPR_PAGE14_Msk /*!< SRAM2 Write protection page 14*/ 12652 #define SYSCFG_SWPR_PAGE15_Pos (15U) 12653 #define SYSCFG_SWPR_PAGE15_Msk (0x1UL << SYSCFG_SWPR_PAGE15_Pos) /*!< 0x00008000 */ 12654 #define SYSCFG_SWPR_PAGE15 SYSCFG_SWPR_PAGE15_Msk /*!< SRAM2 Write protection page 15*/ 12655 #define SYSCFG_SWPR_PAGE16_Pos (16U) 12656 #define SYSCFG_SWPR_PAGE16_Msk (0x1UL << SYSCFG_SWPR_PAGE16_Pos) /*!< 0x00010000 */ 12657 #define SYSCFG_SWPR_PAGE16 SYSCFG_SWPR_PAGE16_Msk /*!< SRAM2 Write protection page 16*/ 12658 #define SYSCFG_SWPR_PAGE17_Pos (17U) 12659 #define SYSCFG_SWPR_PAGE17_Msk (0x1UL << SYSCFG_SWPR_PAGE17_Pos) /*!< 0x00020000 */ 12660 #define SYSCFG_SWPR_PAGE17 SYSCFG_SWPR_PAGE17_Msk /*!< SRAM2 Write protection page 17*/ 12661 #define SYSCFG_SWPR_PAGE18_Pos (18U) 12662 #define SYSCFG_SWPR_PAGE18_Msk (0x1UL << SYSCFG_SWPR_PAGE18_Pos) /*!< 0x00040000 */ 12663 #define SYSCFG_SWPR_PAGE18 SYSCFG_SWPR_PAGE18_Msk /*!< SRAM2 Write protection page 18*/ 12664 #define SYSCFG_SWPR_PAGE19_Pos (19U) 12665 #define SYSCFG_SWPR_PAGE19_Msk (0x1UL << SYSCFG_SWPR_PAGE19_Pos) /*!< 0x00080000 */ 12666 #define SYSCFG_SWPR_PAGE19 SYSCFG_SWPR_PAGE19_Msk /*!< SRAM2 Write protection page 19*/ 12667 #define SYSCFG_SWPR_PAGE20_Pos (20U) 12668 #define SYSCFG_SWPR_PAGE20_Msk (0x1UL << SYSCFG_SWPR_PAGE20_Pos) /*!< 0x00100000 */ 12669 #define SYSCFG_SWPR_PAGE20 SYSCFG_SWPR_PAGE20_Msk /*!< SRAM2 Write protection page 20*/ 12670 #define SYSCFG_SWPR_PAGE21_Pos (21U) 12671 #define SYSCFG_SWPR_PAGE21_Msk (0x1UL << SYSCFG_SWPR_PAGE21_Pos) /*!< 0x00200000 */ 12672 #define SYSCFG_SWPR_PAGE21 SYSCFG_SWPR_PAGE21_Msk /*!< SRAM2 Write protection page 21*/ 12673 #define SYSCFG_SWPR_PAGE22_Pos (22U) 12674 #define SYSCFG_SWPR_PAGE22_Msk (0x1UL << SYSCFG_SWPR_PAGE22_Pos) /*!< 0x00400000 */ 12675 #define SYSCFG_SWPR_PAGE22 SYSCFG_SWPR_PAGE22_Msk /*!< SRAM2 Write protection page 22*/ 12676 #define SYSCFG_SWPR_PAGE23_Pos (23U) 12677 #define SYSCFG_SWPR_PAGE23_Msk (0x1UL << SYSCFG_SWPR_PAGE23_Pos) /*!< 0x00800000 */ 12678 #define SYSCFG_SWPR_PAGE23 SYSCFG_SWPR_PAGE23_Msk /*!< SRAM2 Write protection page 23*/ 12679 #define SYSCFG_SWPR_PAGE24_Pos (24U) 12680 #define SYSCFG_SWPR_PAGE24_Msk (0x1UL << SYSCFG_SWPR_PAGE24_Pos) /*!< 0x01000000 */ 12681 #define SYSCFG_SWPR_PAGE24 SYSCFG_SWPR_PAGE24_Msk /*!< SRAM2 Write protection page 24*/ 12682 #define SYSCFG_SWPR_PAGE25_Pos (25U) 12683 #define SYSCFG_SWPR_PAGE25_Msk (0x1UL << SYSCFG_SWPR_PAGE25_Pos) /*!< 0x02000000 */ 12684 #define SYSCFG_SWPR_PAGE25 SYSCFG_SWPR_PAGE25_Msk /*!< SRAM2 Write protection page 25*/ 12685 #define SYSCFG_SWPR_PAGE26_Pos (26U) 12686 #define SYSCFG_SWPR_PAGE26_Msk (0x1UL << SYSCFG_SWPR_PAGE26_Pos) /*!< 0x04000000 */ 12687 #define SYSCFG_SWPR_PAGE26 SYSCFG_SWPR_PAGE26_Msk /*!< SRAM2 Write protection page 26*/ 12688 #define SYSCFG_SWPR_PAGE27_Pos (27U) 12689 #define SYSCFG_SWPR_PAGE27_Msk (0x1UL << SYSCFG_SWPR_PAGE27_Pos) /*!< 0x08000000 */ 12690 #define SYSCFG_SWPR_PAGE27 SYSCFG_SWPR_PAGE27_Msk /*!< SRAM2 Write protection page 27*/ 12691 #define SYSCFG_SWPR_PAGE28_Pos (28U) 12692 #define SYSCFG_SWPR_PAGE28_Msk (0x1UL << SYSCFG_SWPR_PAGE28_Pos) /*!< 0x10000000 */ 12693 #define SYSCFG_SWPR_PAGE28 SYSCFG_SWPR_PAGE28_Msk /*!< SRAM2 Write protection page 28*/ 12694 #define SYSCFG_SWPR_PAGE29_Pos (29U) 12695 #define SYSCFG_SWPR_PAGE29_Msk (0x1UL << SYSCFG_SWPR_PAGE29_Pos) /*!< 0x20000000 */ 12696 #define SYSCFG_SWPR_PAGE29 SYSCFG_SWPR_PAGE29_Msk /*!< SRAM2 Write protection page 29*/ 12697 #define SYSCFG_SWPR_PAGE30_Pos (30U) 12698 #define SYSCFG_SWPR_PAGE30_Msk (0x1UL << SYSCFG_SWPR_PAGE30_Pos) /*!< 0x40000000 */ 12699 #define SYSCFG_SWPR_PAGE30 SYSCFG_SWPR_PAGE30_Msk /*!< SRAM2 Write protection page 30*/ 12700 #define SYSCFG_SWPR_PAGE31_Pos (31U) 12701 #define SYSCFG_SWPR_PAGE31_Msk (0x1UL << SYSCFG_SWPR_PAGE31_Pos) /*!< 0x80000000 */ 12702 #define SYSCFG_SWPR_PAGE31 SYSCFG_SWPR_PAGE31_Msk /*!< SRAM2 Write protection page 31*/ 12703 12704 /****************** Bit definition for SYSCFG_SKR register ****************/ 12705 #define SYSCFG_SKR_KEY_Pos (0U) 12706 #define SYSCFG_SKR_KEY_Msk (0xFFUL << SYSCFG_SKR_KEY_Pos) /*!< 0x000000FF */ 12707 #define SYSCFG_SKR_KEY SYSCFG_SKR_KEY_Msk /*!< SRAM2 write protection key for software erase */ 12708 12709 12710 12711 12712 /******************************************************************************/ 12713 /* */ 12714 /* TIM */ 12715 /* */ 12716 /******************************************************************************/ 12717 /******************* Bit definition for TIM_CR1 register ********************/ 12718 #define TIM_CR1_CEN_Pos (0U) 12719 #define TIM_CR1_CEN_Msk (0x1UL << TIM_CR1_CEN_Pos) /*!< 0x00000001 */ 12720 #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */ 12721 #define TIM_CR1_UDIS_Pos (1U) 12722 #define TIM_CR1_UDIS_Msk (0x1UL << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */ 12723 #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */ 12724 #define TIM_CR1_URS_Pos (2U) 12725 #define TIM_CR1_URS_Msk (0x1UL << TIM_CR1_URS_Pos) /*!< 0x00000004 */ 12726 #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */ 12727 #define TIM_CR1_OPM_Pos (3U) 12728 #define TIM_CR1_OPM_Msk (0x1UL << TIM_CR1_OPM_Pos) /*!< 0x00000008 */ 12729 #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */ 12730 #define TIM_CR1_DIR_Pos (4U) 12731 #define TIM_CR1_DIR_Msk (0x1UL << TIM_CR1_DIR_Pos) /*!< 0x00000010 */ 12732 #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */ 12733 12734 #define TIM_CR1_CMS_Pos (5U) 12735 #define TIM_CR1_CMS_Msk (0x3UL << TIM_CR1_CMS_Pos) /*!< 0x00000060 */ 12736 #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */ 12737 #define TIM_CR1_CMS_0 (0x1UL << TIM_CR1_CMS_Pos) /*!< 0x00000020 */ 12738 #define TIM_CR1_CMS_1 (0x2UL << TIM_CR1_CMS_Pos) /*!< 0x00000040 */ 12739 12740 #define TIM_CR1_ARPE_Pos (7U) 12741 #define TIM_CR1_ARPE_Msk (0x1UL << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */ 12742 #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */ 12743 12744 #define TIM_CR1_CKD_Pos (8U) 12745 #define TIM_CR1_CKD_Msk (0x3UL << TIM_CR1_CKD_Pos) /*!< 0x00000300 */ 12746 #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */ 12747 #define TIM_CR1_CKD_0 (0x1UL << TIM_CR1_CKD_Pos) /*!< 0x00000100 */ 12748 #define TIM_CR1_CKD_1 (0x2UL << TIM_CR1_CKD_Pos) /*!< 0x00000200 */ 12749 12750 #define TIM_CR1_UIFREMAP_Pos (11U) 12751 #define TIM_CR1_UIFREMAP_Msk (0x1UL << TIM_CR1_UIFREMAP_Pos) /*!< 0x00000800 */ 12752 #define TIM_CR1_UIFREMAP TIM_CR1_UIFREMAP_Msk /*!<Update interrupt flag remap */ 12753 12754 /******************* Bit definition for TIM_CR2 register ********************/ 12755 #define TIM_CR2_CCPC_Pos (0U) 12756 #define TIM_CR2_CCPC_Msk (0x1UL << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */ 12757 #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */ 12758 #define TIM_CR2_CCUS_Pos (2U) 12759 #define TIM_CR2_CCUS_Msk (0x1UL << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */ 12760 #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */ 12761 #define TIM_CR2_CCDS_Pos (3U) 12762 #define TIM_CR2_CCDS_Msk (0x1UL << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */ 12763 #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */ 12764 12765 #define TIM_CR2_MMS_Pos (4U) 12766 #define TIM_CR2_MMS_Msk (0x7UL << TIM_CR2_MMS_Pos) /*!< 0x00000070 */ 12767 #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */ 12768 #define TIM_CR2_MMS_0 (0x1UL << TIM_CR2_MMS_Pos) /*!< 0x00000010 */ 12769 #define TIM_CR2_MMS_1 (0x2UL << TIM_CR2_MMS_Pos) /*!< 0x00000020 */ 12770 #define TIM_CR2_MMS_2 (0x4UL << TIM_CR2_MMS_Pos) /*!< 0x00000040 */ 12771 12772 #define TIM_CR2_TI1S_Pos (7U) 12773 #define TIM_CR2_TI1S_Msk (0x1UL << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */ 12774 #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */ 12775 #define TIM_CR2_OIS1_Pos (8U) 12776 #define TIM_CR2_OIS1_Msk (0x1UL << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */ 12777 #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */ 12778 #define TIM_CR2_OIS1N_Pos (9U) 12779 #define TIM_CR2_OIS1N_Msk (0x1UL << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */ 12780 #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */ 12781 #define TIM_CR2_OIS2_Pos (10U) 12782 #define TIM_CR2_OIS2_Msk (0x1UL << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */ 12783 #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */ 12784 #define TIM_CR2_OIS2N_Pos (11U) 12785 #define TIM_CR2_OIS2N_Msk (0x1UL << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */ 12786 #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */ 12787 #define TIM_CR2_OIS3_Pos (12U) 12788 #define TIM_CR2_OIS3_Msk (0x1UL << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */ 12789 #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */ 12790 #define TIM_CR2_OIS3N_Pos (13U) 12791 #define TIM_CR2_OIS3N_Msk (0x1UL << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */ 12792 #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */ 12793 #define TIM_CR2_OIS4_Pos (14U) 12794 #define TIM_CR2_OIS4_Msk (0x1UL << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */ 12795 #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */ 12796 #define TIM_CR2_OIS5_Pos (16U) 12797 #define TIM_CR2_OIS5_Msk (0x1UL << TIM_CR2_OIS5_Pos) /*!< 0x00010000 */ 12798 #define TIM_CR2_OIS5 TIM_CR2_OIS5_Msk /*!<Output Idle state 5 (OC5 output) */ 12799 #define TIM_CR2_OIS6_Pos (18U) 12800 #define TIM_CR2_OIS6_Msk (0x1UL << TIM_CR2_OIS6_Pos) /*!< 0x00040000 */ 12801 #define TIM_CR2_OIS6 TIM_CR2_OIS6_Msk /*!<Output Idle state 6 (OC6 output) */ 12802 12803 #define TIM_CR2_MMS2_Pos (20U) 12804 #define TIM_CR2_MMS2_Msk (0xFUL << TIM_CR2_MMS2_Pos) /*!< 0x00F00000 */ 12805 #define TIM_CR2_MMS2 TIM_CR2_MMS2_Msk /*!<MMS[2:0] bits (Master Mode Selection) */ 12806 #define TIM_CR2_MMS2_0 (0x1UL << TIM_CR2_MMS2_Pos) /*!< 0x00100000 */ 12807 #define TIM_CR2_MMS2_1 (0x2UL << TIM_CR2_MMS2_Pos) /*!< 0x00200000 */ 12808 #define TIM_CR2_MMS2_2 (0x4UL << TIM_CR2_MMS2_Pos) /*!< 0x00400000 */ 12809 #define TIM_CR2_MMS2_3 (0x8UL << TIM_CR2_MMS2_Pos) /*!< 0x00800000 */ 12810 12811 /******************* Bit definition for TIM_SMCR register *******************/ 12812 #define TIM_SMCR_SMS_Pos (0U) 12813 #define TIM_SMCR_SMS_Msk (0x10007UL << TIM_SMCR_SMS_Pos) /*!< 0x00010007 */ 12814 #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */ 12815 #define TIM_SMCR_SMS_0 (0x00001UL << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */ 12816 #define TIM_SMCR_SMS_1 (0x00002UL << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */ 12817 #define TIM_SMCR_SMS_2 (0x00004UL << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */ 12818 #define TIM_SMCR_SMS_3 (0x10000UL << TIM_SMCR_SMS_Pos) /*!< 0x00010000 */ 12819 12820 #define TIM_SMCR_OCCS_Pos (3U) 12821 #define TIM_SMCR_OCCS_Msk (0x1UL << TIM_SMCR_OCCS_Pos) /*!< 0x00000008 */ 12822 #define TIM_SMCR_OCCS TIM_SMCR_OCCS_Msk /*!< OCREF clear selection */ 12823 12824 #define TIM_SMCR_TS_Pos (4U) 12825 #define TIM_SMCR_TS_Msk (0x7UL << TIM_SMCR_TS_Pos) /*!< 0x00000070 */ 12826 #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */ 12827 #define TIM_SMCR_TS_0 (0x1UL << TIM_SMCR_TS_Pos) /*!< 0x00000010 */ 12828 #define TIM_SMCR_TS_1 (0x2UL << TIM_SMCR_TS_Pos) /*!< 0x00000020 */ 12829 #define TIM_SMCR_TS_2 (0x4UL << TIM_SMCR_TS_Pos) /*!< 0x00000040 */ 12830 12831 #define TIM_SMCR_MSM_Pos (7U) 12832 #define TIM_SMCR_MSM_Msk (0x1UL << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */ 12833 #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */ 12834 12835 #define TIM_SMCR_ETF_Pos (8U) 12836 #define TIM_SMCR_ETF_Msk (0xFUL << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */ 12837 #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */ 12838 #define TIM_SMCR_ETF_0 (0x1UL << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */ 12839 #define TIM_SMCR_ETF_1 (0x2UL << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */ 12840 #define TIM_SMCR_ETF_2 (0x4UL << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */ 12841 #define TIM_SMCR_ETF_3 (0x8UL << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */ 12842 12843 #define TIM_SMCR_ETPS_Pos (12U) 12844 #define TIM_SMCR_ETPS_Msk (0x3UL << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */ 12845 #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */ 12846 #define TIM_SMCR_ETPS_0 (0x1UL << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */ 12847 #define TIM_SMCR_ETPS_1 (0x2UL << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */ 12848 12849 #define TIM_SMCR_ECE_Pos (14U) 12850 #define TIM_SMCR_ECE_Msk (0x1UL << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */ 12851 #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */ 12852 #define TIM_SMCR_ETP_Pos (15U) 12853 #define TIM_SMCR_ETP_Msk (0x1UL << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */ 12854 #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */ 12855 12856 /******************* Bit definition for TIM_DIER register *******************/ 12857 #define TIM_DIER_UIE_Pos (0U) 12858 #define TIM_DIER_UIE_Msk (0x1UL << TIM_DIER_UIE_Pos) /*!< 0x00000001 */ 12859 #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */ 12860 #define TIM_DIER_CC1IE_Pos (1U) 12861 #define TIM_DIER_CC1IE_Msk (0x1UL << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */ 12862 #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */ 12863 #define TIM_DIER_CC2IE_Pos (2U) 12864 #define TIM_DIER_CC2IE_Msk (0x1UL << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */ 12865 #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */ 12866 #define TIM_DIER_CC3IE_Pos (3U) 12867 #define TIM_DIER_CC3IE_Msk (0x1UL << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */ 12868 #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */ 12869 #define TIM_DIER_CC4IE_Pos (4U) 12870 #define TIM_DIER_CC4IE_Msk (0x1UL << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */ 12871 #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */ 12872 #define TIM_DIER_COMIE_Pos (5U) 12873 #define TIM_DIER_COMIE_Msk (0x1UL << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */ 12874 #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */ 12875 #define TIM_DIER_TIE_Pos (6U) 12876 #define TIM_DIER_TIE_Msk (0x1UL << TIM_DIER_TIE_Pos) /*!< 0x00000040 */ 12877 #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */ 12878 #define TIM_DIER_BIE_Pos (7U) 12879 #define TIM_DIER_BIE_Msk (0x1UL << TIM_DIER_BIE_Pos) /*!< 0x00000080 */ 12880 #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */ 12881 #define TIM_DIER_UDE_Pos (8U) 12882 #define TIM_DIER_UDE_Msk (0x1UL << TIM_DIER_UDE_Pos) /*!< 0x00000100 */ 12883 #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */ 12884 #define TIM_DIER_CC1DE_Pos (9U) 12885 #define TIM_DIER_CC1DE_Msk (0x1UL << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */ 12886 #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */ 12887 #define TIM_DIER_CC2DE_Pos (10U) 12888 #define TIM_DIER_CC2DE_Msk (0x1UL << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */ 12889 #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */ 12890 #define TIM_DIER_CC3DE_Pos (11U) 12891 #define TIM_DIER_CC3DE_Msk (0x1UL << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */ 12892 #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */ 12893 #define TIM_DIER_CC4DE_Pos (12U) 12894 #define TIM_DIER_CC4DE_Msk (0x1UL << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */ 12895 #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */ 12896 #define TIM_DIER_COMDE_Pos (13U) 12897 #define TIM_DIER_COMDE_Msk (0x1UL << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */ 12898 #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */ 12899 #define TIM_DIER_TDE_Pos (14U) 12900 #define TIM_DIER_TDE_Msk (0x1UL << TIM_DIER_TDE_Pos) /*!< 0x00004000 */ 12901 #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */ 12902 12903 /******************** Bit definition for TIM_SR register ********************/ 12904 #define TIM_SR_UIF_Pos (0U) 12905 #define TIM_SR_UIF_Msk (0x1UL << TIM_SR_UIF_Pos) /*!< 0x00000001 */ 12906 #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */ 12907 #define TIM_SR_CC1IF_Pos (1U) 12908 #define TIM_SR_CC1IF_Msk (0x1UL << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */ 12909 #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */ 12910 #define TIM_SR_CC2IF_Pos (2U) 12911 #define TIM_SR_CC2IF_Msk (0x1UL << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */ 12912 #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */ 12913 #define TIM_SR_CC3IF_Pos (3U) 12914 #define TIM_SR_CC3IF_Msk (0x1UL << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */ 12915 #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */ 12916 #define TIM_SR_CC4IF_Pos (4U) 12917 #define TIM_SR_CC4IF_Msk (0x1UL << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */ 12918 #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */ 12919 #define TIM_SR_COMIF_Pos (5U) 12920 #define TIM_SR_COMIF_Msk (0x1UL << TIM_SR_COMIF_Pos) /*!< 0x00000020 */ 12921 #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */ 12922 #define TIM_SR_TIF_Pos (6U) 12923 #define TIM_SR_TIF_Msk (0x1UL << TIM_SR_TIF_Pos) /*!< 0x00000040 */ 12924 #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */ 12925 #define TIM_SR_BIF_Pos (7U) 12926 #define TIM_SR_BIF_Msk (0x1UL << TIM_SR_BIF_Pos) /*!< 0x00000080 */ 12927 #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */ 12928 #define TIM_SR_B2IF_Pos (8U) 12929 #define TIM_SR_B2IF_Msk (0x1UL << TIM_SR_B2IF_Pos) /*!< 0x00000100 */ 12930 #define TIM_SR_B2IF TIM_SR_B2IF_Msk /*!<Break 2 interrupt Flag */ 12931 #define TIM_SR_CC1OF_Pos (9U) 12932 #define TIM_SR_CC1OF_Msk (0x1UL << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */ 12933 #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */ 12934 #define TIM_SR_CC2OF_Pos (10U) 12935 #define TIM_SR_CC2OF_Msk (0x1UL << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */ 12936 #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */ 12937 #define TIM_SR_CC3OF_Pos (11U) 12938 #define TIM_SR_CC3OF_Msk (0x1UL << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */ 12939 #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */ 12940 #define TIM_SR_CC4OF_Pos (12U) 12941 #define TIM_SR_CC4OF_Msk (0x1UL << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */ 12942 #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */ 12943 #define TIM_SR_SBIF_Pos (13U) 12944 #define TIM_SR_SBIF_Msk (0x1UL << TIM_SR_SBIF_Pos) /*!< 0x00002000 */ 12945 #define TIM_SR_SBIF TIM_SR_SBIF_Msk /*!<System Break interrupt Flag */ 12946 #define TIM_SR_CC5IF_Pos (16U) 12947 #define TIM_SR_CC5IF_Msk (0x1UL << TIM_SR_CC5IF_Pos) /*!< 0x00010000 */ 12948 #define TIM_SR_CC5IF TIM_SR_CC5IF_Msk /*!<Capture/Compare 5 interrupt Flag */ 12949 #define TIM_SR_CC6IF_Pos (17U) 12950 #define TIM_SR_CC6IF_Msk (0x1UL << TIM_SR_CC6IF_Pos) /*!< 0x00020000 */ 12951 #define TIM_SR_CC6IF TIM_SR_CC6IF_Msk /*!<Capture/Compare 6 interrupt Flag */ 12952 12953 12954 /******************* Bit definition for TIM_EGR register ********************/ 12955 #define TIM_EGR_UG_Pos (0U) 12956 #define TIM_EGR_UG_Msk (0x1UL << TIM_EGR_UG_Pos) /*!< 0x00000001 */ 12957 #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */ 12958 #define TIM_EGR_CC1G_Pos (1U) 12959 #define TIM_EGR_CC1G_Msk (0x1UL << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */ 12960 #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */ 12961 #define TIM_EGR_CC2G_Pos (2U) 12962 #define TIM_EGR_CC2G_Msk (0x1UL << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */ 12963 #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */ 12964 #define TIM_EGR_CC3G_Pos (3U) 12965 #define TIM_EGR_CC3G_Msk (0x1UL << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */ 12966 #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */ 12967 #define TIM_EGR_CC4G_Pos (4U) 12968 #define TIM_EGR_CC4G_Msk (0x1UL << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */ 12969 #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */ 12970 #define TIM_EGR_COMG_Pos (5U) 12971 #define TIM_EGR_COMG_Msk (0x1UL << TIM_EGR_COMG_Pos) /*!< 0x00000020 */ 12972 #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */ 12973 #define TIM_EGR_TG_Pos (6U) 12974 #define TIM_EGR_TG_Msk (0x1UL << TIM_EGR_TG_Pos) /*!< 0x00000040 */ 12975 #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */ 12976 #define TIM_EGR_BG_Pos (7U) 12977 #define TIM_EGR_BG_Msk (0x1UL << TIM_EGR_BG_Pos) /*!< 0x00000080 */ 12978 #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */ 12979 #define TIM_EGR_B2G_Pos (8U) 12980 #define TIM_EGR_B2G_Msk (0x1UL << TIM_EGR_B2G_Pos) /*!< 0x00000100 */ 12981 #define TIM_EGR_B2G TIM_EGR_B2G_Msk /*!<Break 2 Generation */ 12982 12983 12984 /****************** Bit definition for TIM_CCMR1 register *******************/ 12985 #define TIM_CCMR1_CC1S_Pos (0U) 12986 #define TIM_CCMR1_CC1S_Msk (0x3UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */ 12987 #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */ 12988 #define TIM_CCMR1_CC1S_0 (0x1UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */ 12989 #define TIM_CCMR1_CC1S_1 (0x2UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */ 12990 12991 #define TIM_CCMR1_OC1FE_Pos (2U) 12992 #define TIM_CCMR1_OC1FE_Msk (0x1UL << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */ 12993 #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */ 12994 #define TIM_CCMR1_OC1PE_Pos (3U) 12995 #define TIM_CCMR1_OC1PE_Msk (0x1UL << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */ 12996 #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */ 12997 12998 #define TIM_CCMR1_OC1M_Pos (4U) 12999 #define TIM_CCMR1_OC1M_Msk (0x1007UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00010070 */ 13000 #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */ 13001 #define TIM_CCMR1_OC1M_0 (0x0001UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */ 13002 #define TIM_CCMR1_OC1M_1 (0x0002UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */ 13003 #define TIM_CCMR1_OC1M_2 (0x0004UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */ 13004 #define TIM_CCMR1_OC1M_3 (0x1000UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00010000 */ 13005 13006 #define TIM_CCMR1_OC1CE_Pos (7U) 13007 #define TIM_CCMR1_OC1CE_Msk (0x1UL << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */ 13008 #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1 Clear Enable */ 13009 13010 #define TIM_CCMR1_CC2S_Pos (8U) 13011 #define TIM_CCMR1_CC2S_Msk (0x3UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */ 13012 #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */ 13013 #define TIM_CCMR1_CC2S_0 (0x1UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */ 13014 #define TIM_CCMR1_CC2S_1 (0x2UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */ 13015 13016 #define TIM_CCMR1_OC2FE_Pos (10U) 13017 #define TIM_CCMR1_OC2FE_Msk (0x1UL << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */ 13018 #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */ 13019 #define TIM_CCMR1_OC2PE_Pos (11U) 13020 #define TIM_CCMR1_OC2PE_Msk (0x1UL << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */ 13021 #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */ 13022 13023 #define TIM_CCMR1_OC2M_Pos (12U) 13024 #define TIM_CCMR1_OC2M_Msk (0x1007UL << TIM_CCMR1_OC2M_Pos) /*!< 0x01007000 */ 13025 #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */ 13026 #define TIM_CCMR1_OC2M_0 (0x0001UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */ 13027 #define TIM_CCMR1_OC2M_1 (0x0002UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */ 13028 #define TIM_CCMR1_OC2M_2 (0x0004UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */ 13029 #define TIM_CCMR1_OC2M_3 (0x1000UL << TIM_CCMR1_OC2M_Pos) /*!< 0x01000000 */ 13030 13031 #define TIM_CCMR1_OC2CE_Pos (15U) 13032 #define TIM_CCMR1_OC2CE_Msk (0x1UL << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */ 13033 #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */ 13034 13035 /*----------------------------------------------------------------------------*/ 13036 #define TIM_CCMR1_IC1PSC_Pos (2U) 13037 #define TIM_CCMR1_IC1PSC_Msk (0x3UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */ 13038 #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */ 13039 #define TIM_CCMR1_IC1PSC_0 (0x1UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */ 13040 #define TIM_CCMR1_IC1PSC_1 (0x2UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */ 13041 13042 #define TIM_CCMR1_IC1F_Pos (4U) 13043 #define TIM_CCMR1_IC1F_Msk (0xFUL << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */ 13044 #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */ 13045 #define TIM_CCMR1_IC1F_0 (0x1UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */ 13046 #define TIM_CCMR1_IC1F_1 (0x2UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */ 13047 #define TIM_CCMR1_IC1F_2 (0x4UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */ 13048 #define TIM_CCMR1_IC1F_3 (0x8UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */ 13049 13050 #define TIM_CCMR1_IC2PSC_Pos (10U) 13051 #define TIM_CCMR1_IC2PSC_Msk (0x3UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */ 13052 #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */ 13053 #define TIM_CCMR1_IC2PSC_0 (0x1UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */ 13054 #define TIM_CCMR1_IC2PSC_1 (0x2UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */ 13055 13056 #define TIM_CCMR1_IC2F_Pos (12U) 13057 #define TIM_CCMR1_IC2F_Msk (0xFUL << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */ 13058 #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */ 13059 #define TIM_CCMR1_IC2F_0 (0x1UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */ 13060 #define TIM_CCMR1_IC2F_1 (0x2UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */ 13061 #define TIM_CCMR1_IC2F_2 (0x4UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */ 13062 #define TIM_CCMR1_IC2F_3 (0x8UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */ 13063 13064 /****************** Bit definition for TIM_CCMR2 register *******************/ 13065 #define TIM_CCMR2_CC3S_Pos (0U) 13066 #define TIM_CCMR2_CC3S_Msk (0x3UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */ 13067 #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */ 13068 #define TIM_CCMR2_CC3S_0 (0x1UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */ 13069 #define TIM_CCMR2_CC3S_1 (0x2UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */ 13070 13071 #define TIM_CCMR2_OC3FE_Pos (2U) 13072 #define TIM_CCMR2_OC3FE_Msk (0x1UL << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */ 13073 #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */ 13074 #define TIM_CCMR2_OC3PE_Pos (3U) 13075 #define TIM_CCMR2_OC3PE_Msk (0x1UL << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */ 13076 #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */ 13077 13078 #define TIM_CCMR2_OC3M_Pos (4U) 13079 #define TIM_CCMR2_OC3M_Msk (0x1007UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00010070 */ 13080 #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */ 13081 #define TIM_CCMR2_OC3M_0 (0x0001UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */ 13082 #define TIM_CCMR2_OC3M_1 (0x0002UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */ 13083 #define TIM_CCMR2_OC3M_2 (0x0004UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */ 13084 #define TIM_CCMR2_OC3M_3 (0x1000UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00010000 */ 13085 13086 #define TIM_CCMR2_OC3CE_Pos (7U) 13087 #define TIM_CCMR2_OC3CE_Msk (0x1UL << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */ 13088 #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */ 13089 13090 #define TIM_CCMR2_CC4S_Pos (8U) 13091 #define TIM_CCMR2_CC4S_Msk (0x3UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */ 13092 #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */ 13093 #define TIM_CCMR2_CC4S_0 (0x1UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */ 13094 #define TIM_CCMR2_CC4S_1 (0x2UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */ 13095 13096 #define TIM_CCMR2_OC4FE_Pos (10U) 13097 #define TIM_CCMR2_OC4FE_Msk (0x1UL << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */ 13098 #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */ 13099 #define TIM_CCMR2_OC4PE_Pos (11U) 13100 #define TIM_CCMR2_OC4PE_Msk (0x1UL << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */ 13101 #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */ 13102 13103 #define TIM_CCMR2_OC4M_Pos (12U) 13104 #define TIM_CCMR2_OC4M_Msk (0x1007UL << TIM_CCMR2_OC4M_Pos) /*!< 0x01007000 */ 13105 #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */ 13106 #define TIM_CCMR2_OC4M_0 (0x0001UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */ 13107 #define TIM_CCMR2_OC4M_1 (0x0002UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */ 13108 #define TIM_CCMR2_OC4M_2 (0x0004UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */ 13109 #define TIM_CCMR2_OC4M_3 (0x1000UL << TIM_CCMR2_OC4M_Pos) /*!< 0x01000000 */ 13110 13111 #define TIM_CCMR2_OC4CE_Pos (15U) 13112 #define TIM_CCMR2_OC4CE_Msk (0x1UL << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */ 13113 #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */ 13114 13115 /*----------------------------------------------------------------------------*/ 13116 #define TIM_CCMR2_IC3PSC_Pos (2U) 13117 #define TIM_CCMR2_IC3PSC_Msk (0x3UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */ 13118 #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */ 13119 #define TIM_CCMR2_IC3PSC_0 (0x1UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */ 13120 #define TIM_CCMR2_IC3PSC_1 (0x2UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */ 13121 13122 #define TIM_CCMR2_IC3F_Pos (4U) 13123 #define TIM_CCMR2_IC3F_Msk (0xFUL << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */ 13124 #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */ 13125 #define TIM_CCMR2_IC3F_0 (0x1UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */ 13126 #define TIM_CCMR2_IC3F_1 (0x2UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */ 13127 #define TIM_CCMR2_IC3F_2 (0x4UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */ 13128 #define TIM_CCMR2_IC3F_3 (0x8UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */ 13129 13130 #define TIM_CCMR2_IC4PSC_Pos (10U) 13131 #define TIM_CCMR2_IC4PSC_Msk (0x3UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */ 13132 #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */ 13133 #define TIM_CCMR2_IC4PSC_0 (0x1UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */ 13134 #define TIM_CCMR2_IC4PSC_1 (0x2UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */ 13135 13136 #define TIM_CCMR2_IC4F_Pos (12U) 13137 #define TIM_CCMR2_IC4F_Msk (0xFUL << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */ 13138 #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */ 13139 #define TIM_CCMR2_IC4F_0 (0x1UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */ 13140 #define TIM_CCMR2_IC4F_1 (0x2UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */ 13141 #define TIM_CCMR2_IC4F_2 (0x4UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */ 13142 #define TIM_CCMR2_IC4F_3 (0x8UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */ 13143 13144 /****************** Bit definition for TIM_CCMR3 register *******************/ 13145 #define TIM_CCMR3_OC5FE_Pos (2U) 13146 #define TIM_CCMR3_OC5FE_Msk (0x1UL << TIM_CCMR3_OC5FE_Pos) /*!< 0x00000004 */ 13147 #define TIM_CCMR3_OC5FE TIM_CCMR3_OC5FE_Msk /*!<Output Compare 5 Fast enable */ 13148 #define TIM_CCMR3_OC5PE_Pos (3U) 13149 #define TIM_CCMR3_OC5PE_Msk (0x1UL << TIM_CCMR3_OC5PE_Pos) /*!< 0x00000008 */ 13150 #define TIM_CCMR3_OC5PE TIM_CCMR3_OC5PE_Msk /*!<Output Compare 5 Preload enable */ 13151 13152 #define TIM_CCMR3_OC5M_Pos (4U) 13153 #define TIM_CCMR3_OC5M_Msk (0x1007UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00010070 */ 13154 #define TIM_CCMR3_OC5M TIM_CCMR3_OC5M_Msk /*!<OC5M[3:0] bits (Output Compare 5 Mode) */ 13155 #define TIM_CCMR3_OC5M_0 (0x0001UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000010 */ 13156 #define TIM_CCMR3_OC5M_1 (0x0002UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000020 */ 13157 #define TIM_CCMR3_OC5M_2 (0x0004UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000040 */ 13158 #define TIM_CCMR3_OC5M_3 (0x1000UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00010000 */ 13159 13160 #define TIM_CCMR3_OC5CE_Pos (7U) 13161 #define TIM_CCMR3_OC5CE_Msk (0x1UL << TIM_CCMR3_OC5CE_Pos) /*!< 0x00000080 */ 13162 #define TIM_CCMR3_OC5CE TIM_CCMR3_OC5CE_Msk /*!<Output Compare 5 Clear Enable */ 13163 13164 #define TIM_CCMR3_OC6FE_Pos (10U) 13165 #define TIM_CCMR3_OC6FE_Msk (0x1UL << TIM_CCMR3_OC6FE_Pos) /*!< 0x00000400 */ 13166 #define TIM_CCMR3_OC6FE TIM_CCMR3_OC6FE_Msk /*!<Output Compare 6 Fast enable */ 13167 #define TIM_CCMR3_OC6PE_Pos (11U) 13168 #define TIM_CCMR3_OC6PE_Msk (0x1UL << TIM_CCMR3_OC6PE_Pos) /*!< 0x00000800 */ 13169 #define TIM_CCMR3_OC6PE TIM_CCMR3_OC6PE_Msk /*!<Output Compare 6 Preload enable */ 13170 13171 #define TIM_CCMR3_OC6M_Pos (12U) 13172 #define TIM_CCMR3_OC6M_Msk (0x1007UL << TIM_CCMR3_OC6M_Pos) /*!< 0x01007000 */ 13173 #define TIM_CCMR3_OC6M TIM_CCMR3_OC6M_Msk /*!<OC6M[3:0] bits (Output Compare 6 Mode) */ 13174 #define TIM_CCMR3_OC6M_0 (0x0001UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00001000 */ 13175 #define TIM_CCMR3_OC6M_1 (0x0002UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00002000 */ 13176 #define TIM_CCMR3_OC6M_2 (0x0004UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00004000 */ 13177 #define TIM_CCMR3_OC6M_3 (0x1000UL << TIM_CCMR3_OC6M_Pos) /*!< 0x01000000 */ 13178 13179 #define TIM_CCMR3_OC6CE_Pos (15U) 13180 #define TIM_CCMR3_OC6CE_Msk (0x1UL << TIM_CCMR3_OC6CE_Pos) /*!< 0x00008000 */ 13181 #define TIM_CCMR3_OC6CE TIM_CCMR3_OC6CE_Msk /*!<Output Compare 6 Clear Enable */ 13182 13183 /******************* Bit definition for TIM_CCER register *******************/ 13184 #define TIM_CCER_CC1E_Pos (0U) 13185 #define TIM_CCER_CC1E_Msk (0x1UL << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */ 13186 #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */ 13187 #define TIM_CCER_CC1P_Pos (1U) 13188 #define TIM_CCER_CC1P_Msk (0x1UL << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */ 13189 #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */ 13190 #define TIM_CCER_CC1NE_Pos (2U) 13191 #define TIM_CCER_CC1NE_Msk (0x1UL << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */ 13192 #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */ 13193 #define TIM_CCER_CC1NP_Pos (3U) 13194 #define TIM_CCER_CC1NP_Msk (0x1UL << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */ 13195 #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */ 13196 #define TIM_CCER_CC2E_Pos (4U) 13197 #define TIM_CCER_CC2E_Msk (0x1UL << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */ 13198 #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */ 13199 #define TIM_CCER_CC2P_Pos (5U) 13200 #define TIM_CCER_CC2P_Msk (0x1UL << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */ 13201 #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */ 13202 #define TIM_CCER_CC2NE_Pos (6U) 13203 #define TIM_CCER_CC2NE_Msk (0x1UL << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */ 13204 #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */ 13205 #define TIM_CCER_CC2NP_Pos (7U) 13206 #define TIM_CCER_CC2NP_Msk (0x1UL << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */ 13207 #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */ 13208 #define TIM_CCER_CC3E_Pos (8U) 13209 #define TIM_CCER_CC3E_Msk (0x1UL << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */ 13210 #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */ 13211 #define TIM_CCER_CC3P_Pos (9U) 13212 #define TIM_CCER_CC3P_Msk (0x1UL << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */ 13213 #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */ 13214 #define TIM_CCER_CC3NE_Pos (10U) 13215 #define TIM_CCER_CC3NE_Msk (0x1UL << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */ 13216 #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */ 13217 #define TIM_CCER_CC3NP_Pos (11U) 13218 #define TIM_CCER_CC3NP_Msk (0x1UL << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */ 13219 #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */ 13220 #define TIM_CCER_CC4E_Pos (12U) 13221 #define TIM_CCER_CC4E_Msk (0x1UL << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */ 13222 #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */ 13223 #define TIM_CCER_CC4P_Pos (13U) 13224 #define TIM_CCER_CC4P_Msk (0x1UL << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */ 13225 #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */ 13226 #define TIM_CCER_CC4NP_Pos (15U) 13227 #define TIM_CCER_CC4NP_Msk (0x1UL << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */ 13228 #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */ 13229 #define TIM_CCER_CC5E_Pos (16U) 13230 #define TIM_CCER_CC5E_Msk (0x1UL << TIM_CCER_CC5E_Pos) /*!< 0x00010000 */ 13231 #define TIM_CCER_CC5E TIM_CCER_CC5E_Msk /*!<Capture/Compare 5 output enable */ 13232 #define TIM_CCER_CC5P_Pos (17U) 13233 #define TIM_CCER_CC5P_Msk (0x1UL << TIM_CCER_CC5P_Pos) /*!< 0x00020000 */ 13234 #define TIM_CCER_CC5P TIM_CCER_CC5P_Msk /*!<Capture/Compare 5 output Polarity */ 13235 #define TIM_CCER_CC6E_Pos (20U) 13236 #define TIM_CCER_CC6E_Msk (0x1UL << TIM_CCER_CC6E_Pos) /*!< 0x00100000 */ 13237 #define TIM_CCER_CC6E TIM_CCER_CC6E_Msk /*!<Capture/Compare 6 output enable */ 13238 #define TIM_CCER_CC6P_Pos (21U) 13239 #define TIM_CCER_CC6P_Msk (0x1UL << TIM_CCER_CC6P_Pos) /*!< 0x00200000 */ 13240 #define TIM_CCER_CC6P TIM_CCER_CC6P_Msk /*!<Capture/Compare 6 output Polarity */ 13241 13242 /******************* Bit definition for TIM_CNT register ********************/ 13243 #define TIM_CNT_CNT_Pos (0U) 13244 #define TIM_CNT_CNT_Msk (0xFFFFFFFFUL << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */ 13245 #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */ 13246 #define TIM_CNT_UIFCPY_Pos (31U) 13247 #define TIM_CNT_UIFCPY_Msk (0x1UL << TIM_CNT_UIFCPY_Pos) /*!< 0x80000000 */ 13248 #define TIM_CNT_UIFCPY TIM_CNT_UIFCPY_Msk /*!<Update interrupt flag copy (if UIFREMAP=1) */ 13249 13250 /******************* Bit definition for TIM_PSC register ********************/ 13251 #define TIM_PSC_PSC_Pos (0U) 13252 #define TIM_PSC_PSC_Msk (0xFFFFUL << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */ 13253 #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */ 13254 13255 /******************* Bit definition for TIM_ARR register ********************/ 13256 #define TIM_ARR_ARR_Pos (0U) 13257 #define TIM_ARR_ARR_Msk (0xFFFFFFFFUL << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */ 13258 #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<Actual auto-reload Value */ 13259 13260 /******************* Bit definition for TIM_RCR register ********************/ 13261 #define TIM_RCR_REP_Pos (0U) 13262 #define TIM_RCR_REP_Msk (0xFFFFUL << TIM_RCR_REP_Pos) /*!< 0x0000FFFF */ 13263 #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */ 13264 13265 /******************* Bit definition for TIM_CCR1 register *******************/ 13266 #define TIM_CCR1_CCR1_Pos (0U) 13267 #define TIM_CCR1_CCR1_Msk (0xFFFFUL << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */ 13268 #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */ 13269 13270 /******************* Bit definition for TIM_CCR2 register *******************/ 13271 #define TIM_CCR2_CCR2_Pos (0U) 13272 #define TIM_CCR2_CCR2_Msk (0xFFFFUL << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */ 13273 #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */ 13274 13275 /******************* Bit definition for TIM_CCR3 register *******************/ 13276 #define TIM_CCR3_CCR3_Pos (0U) 13277 #define TIM_CCR3_CCR3_Msk (0xFFFFUL << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */ 13278 #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */ 13279 13280 /******************* Bit definition for TIM_CCR4 register *******************/ 13281 #define TIM_CCR4_CCR4_Pos (0U) 13282 #define TIM_CCR4_CCR4_Msk (0xFFFFUL << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */ 13283 #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */ 13284 13285 /******************* Bit definition for TIM_CCR5 register *******************/ 13286 #define TIM_CCR5_CCR5_Pos (0U) 13287 #define TIM_CCR5_CCR5_Msk (0xFFFFFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0xFFFFFFFF */ 13288 #define TIM_CCR5_CCR5 TIM_CCR5_CCR5_Msk /*!<Capture/Compare 5 Value */ 13289 #define TIM_CCR5_GC5C1_Pos (29U) 13290 #define TIM_CCR5_GC5C1_Msk (0x1UL << TIM_CCR5_GC5C1_Pos) /*!< 0x20000000 */ 13291 #define TIM_CCR5_GC5C1 TIM_CCR5_GC5C1_Msk /*!<Group Channel 5 and Channel 1 */ 13292 #define TIM_CCR5_GC5C2_Pos (30U) 13293 #define TIM_CCR5_GC5C2_Msk (0x1UL << TIM_CCR5_GC5C2_Pos) /*!< 0x40000000 */ 13294 #define TIM_CCR5_GC5C2 TIM_CCR5_GC5C2_Msk /*!<Group Channel 5 and Channel 2 */ 13295 #define TIM_CCR5_GC5C3_Pos (31U) 13296 #define TIM_CCR5_GC5C3_Msk (0x1UL << TIM_CCR5_GC5C3_Pos) /*!< 0x80000000 */ 13297 #define TIM_CCR5_GC5C3 TIM_CCR5_GC5C3_Msk /*!<Group Channel 5 and Channel 3 */ 13298 13299 /******************* Bit definition for TIM_CCR6 register *******************/ 13300 #define TIM_CCR6_CCR6_Pos (0U) 13301 #define TIM_CCR6_CCR6_Msk (0xFFFFUL << TIM_CCR6_CCR6_Pos) /*!< 0x0000FFFF */ 13302 #define TIM_CCR6_CCR6 TIM_CCR6_CCR6_Msk /*!<Capture/Compare 6 Value */ 13303 13304 /******************* Bit definition for TIM_BDTR register *******************/ 13305 #define TIM_BDTR_DTG_Pos (0U) 13306 #define TIM_BDTR_DTG_Msk (0xFFUL << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */ 13307 #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */ 13308 #define TIM_BDTR_DTG_0 (0x01UL << TIM_BDTR_DTG_Pos) /*!< 0x00000001 */ 13309 #define TIM_BDTR_DTG_1 (0x02UL << TIM_BDTR_DTG_Pos) /*!< 0x00000002 */ 13310 #define TIM_BDTR_DTG_2 (0x04UL << TIM_BDTR_DTG_Pos) /*!< 0x00000004 */ 13311 #define TIM_BDTR_DTG_3 (0x08UL << TIM_BDTR_DTG_Pos) /*!< 0x00000008 */ 13312 #define TIM_BDTR_DTG_4 (0x10UL << TIM_BDTR_DTG_Pos) /*!< 0x00000010 */ 13313 #define TIM_BDTR_DTG_5 (0x20UL << TIM_BDTR_DTG_Pos) /*!< 0x00000020 */ 13314 #define TIM_BDTR_DTG_6 (0x40UL << TIM_BDTR_DTG_Pos) /*!< 0x00000040 */ 13315 #define TIM_BDTR_DTG_7 (0x80UL << TIM_BDTR_DTG_Pos) /*!< 0x00000080 */ 13316 13317 #define TIM_BDTR_LOCK_Pos (8U) 13318 #define TIM_BDTR_LOCK_Msk (0x3UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */ 13319 #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */ 13320 #define TIM_BDTR_LOCK_0 (0x1UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000100 */ 13321 #define TIM_BDTR_LOCK_1 (0x2UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000200 */ 13322 13323 #define TIM_BDTR_OSSI_Pos (10U) 13324 #define TIM_BDTR_OSSI_Msk (0x1UL << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */ 13325 #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */ 13326 #define TIM_BDTR_OSSR_Pos (11U) 13327 #define TIM_BDTR_OSSR_Msk (0x1UL << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */ 13328 #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */ 13329 #define TIM_BDTR_BKE_Pos (12U) 13330 #define TIM_BDTR_BKE_Msk (0x1UL << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */ 13331 #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable for Break 1 */ 13332 #define TIM_BDTR_BKP_Pos (13U) 13333 #define TIM_BDTR_BKP_Msk (0x1UL << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */ 13334 #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity for Break 1 */ 13335 #define TIM_BDTR_AOE_Pos (14U) 13336 #define TIM_BDTR_AOE_Msk (0x1UL << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */ 13337 #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */ 13338 #define TIM_BDTR_MOE_Pos (15U) 13339 #define TIM_BDTR_MOE_Msk (0x1UL << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */ 13340 #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */ 13341 13342 #define TIM_BDTR_BKF_Pos (16U) 13343 #define TIM_BDTR_BKF_Msk (0xFUL << TIM_BDTR_BKF_Pos) /*!< 0x000F0000 */ 13344 #define TIM_BDTR_BKF TIM_BDTR_BKF_Msk /*!<Break Filter for Break 1 */ 13345 #define TIM_BDTR_BK2F_Pos (20U) 13346 #define TIM_BDTR_BK2F_Msk (0xFUL << TIM_BDTR_BK2F_Pos) /*!< 0x00F00000 */ 13347 #define TIM_BDTR_BK2F TIM_BDTR_BK2F_Msk /*!<Break Filter for Break 2 */ 13348 13349 #define TIM_BDTR_BK2E_Pos (24U) 13350 #define TIM_BDTR_BK2E_Msk (0x1UL << TIM_BDTR_BK2E_Pos) /*!< 0x01000000 */ 13351 #define TIM_BDTR_BK2E TIM_BDTR_BK2E_Msk /*!<Break enable for Break 2 */ 13352 #define TIM_BDTR_BK2P_Pos (25U) 13353 #define TIM_BDTR_BK2P_Msk (0x1UL << TIM_BDTR_BK2P_Pos) /*!< 0x02000000 */ 13354 #define TIM_BDTR_BK2P TIM_BDTR_BK2P_Msk /*!<Break Polarity for Break 2 */ 13355 13356 /******************* Bit definition for TIM_DCR register ********************/ 13357 #define TIM_DCR_DBA_Pos (0U) 13358 #define TIM_DCR_DBA_Msk (0x1FUL << TIM_DCR_DBA_Pos) /*!< 0x0000001F */ 13359 #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */ 13360 #define TIM_DCR_DBA_0 (0x01UL << TIM_DCR_DBA_Pos) /*!< 0x00000001 */ 13361 #define TIM_DCR_DBA_1 (0x02UL << TIM_DCR_DBA_Pos) /*!< 0x00000002 */ 13362 #define TIM_DCR_DBA_2 (0x04UL << TIM_DCR_DBA_Pos) /*!< 0x00000004 */ 13363 #define TIM_DCR_DBA_3 (0x08UL << TIM_DCR_DBA_Pos) /*!< 0x00000008 */ 13364 #define TIM_DCR_DBA_4 (0x10UL << TIM_DCR_DBA_Pos) /*!< 0x00000010 */ 13365 13366 #define TIM_DCR_DBL_Pos (8U) 13367 #define TIM_DCR_DBL_Msk (0x1FUL << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */ 13368 #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */ 13369 #define TIM_DCR_DBL_0 (0x01UL << TIM_DCR_DBL_Pos) /*!< 0x00000100 */ 13370 #define TIM_DCR_DBL_1 (0x02UL << TIM_DCR_DBL_Pos) /*!< 0x00000200 */ 13371 #define TIM_DCR_DBL_2 (0x04UL << TIM_DCR_DBL_Pos) /*!< 0x00000400 */ 13372 #define TIM_DCR_DBL_3 (0x08UL << TIM_DCR_DBL_Pos) /*!< 0x00000800 */ 13373 #define TIM_DCR_DBL_4 (0x10UL << TIM_DCR_DBL_Pos) /*!< 0x00001000 */ 13374 13375 /******************* Bit definition for TIM_DMAR register *******************/ 13376 #define TIM_DMAR_DMAB_Pos (0U) 13377 #define TIM_DMAR_DMAB_Msk (0xFFFFUL << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */ 13378 #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */ 13379 13380 /******************* Bit definition for TIM1_OR1 register *******************/ 13381 #define TIM1_OR1_ETR_ADC1_RMP_Pos (0U) 13382 #define TIM1_OR1_ETR_ADC1_RMP_Msk (0x3UL << TIM1_OR1_ETR_ADC1_RMP_Pos) /*!< 0x00000003 */ 13383 #define TIM1_OR1_ETR_ADC1_RMP TIM1_OR1_ETR_ADC1_RMP_Msk /*!<ETR_ADC1_RMP[1:0] bits (TIM1 ETR remap on ADC1) */ 13384 #define TIM1_OR1_ETR_ADC1_RMP_0 (0x1UL << TIM1_OR1_ETR_ADC1_RMP_Pos) /*!< 0x00000001 */ 13385 #define TIM1_OR1_ETR_ADC1_RMP_1 (0x2UL << TIM1_OR1_ETR_ADC1_RMP_Pos) /*!< 0x00000002 */ 13386 13387 #define TIM1_OR1_TI1_RMP_Pos (4U) 13388 #define TIM1_OR1_TI1_RMP_Msk (0x1UL << TIM1_OR1_TI1_RMP_Pos) /*!< 0x00000010 */ 13389 #define TIM1_OR1_TI1_RMP TIM1_OR1_TI1_RMP_Msk /*!<TIM1 Input Capture 1 remap */ 13390 13391 /******************* Bit definition for TIM1_OR2 register *******************/ 13392 #define TIM1_OR2_BKINE_Pos (0U) 13393 #define TIM1_OR2_BKINE_Msk (0x1UL << TIM1_OR2_BKINE_Pos) /*!< 0x00000001 */ 13394 #define TIM1_OR2_BKINE TIM1_OR2_BKINE_Msk /*!<BRK BKIN input enable */ 13395 #define TIM1_OR2_BKCMP1E_Pos (1U) 13396 #define TIM1_OR2_BKCMP1E_Msk (0x1UL << TIM1_OR2_BKCMP1E_Pos) /*!< 0x00000002 */ 13397 #define TIM1_OR2_BKCMP1E TIM1_OR2_BKCMP1E_Msk /*!<BRK COMP1 enable */ 13398 #define TIM1_OR2_BKCMP2E_Pos (2U) 13399 #define TIM1_OR2_BKCMP2E_Msk (0x1UL << TIM1_OR2_BKCMP2E_Pos) /*!< 0x00000004 */ 13400 #define TIM1_OR2_BKCMP2E TIM1_OR2_BKCMP2E_Msk /*!<BRK COMP2 enable */ 13401 #define TIM1_OR2_BKDF1BK0E_Pos (8U) 13402 #define TIM1_OR2_BKDF1BK0E_Msk (0x1UL << TIM1_OR2_BKDF1BK0E_Pos) /*!< 0x00000100 */ 13403 #define TIM1_OR2_BKDF1BK0E TIM1_OR2_BKDF1BK0E_Msk /*!<BRK DFSDM1_BREAK[0] enable */ 13404 #define TIM1_OR2_BKINP_Pos (9U) 13405 #define TIM1_OR2_BKINP_Msk (0x1UL << TIM1_OR2_BKINP_Pos) /*!< 0x00000200 */ 13406 #define TIM1_OR2_BKINP TIM1_OR2_BKINP_Msk /*!<BRK BKIN input polarity */ 13407 #define TIM1_OR2_BKCMP1P_Pos (10U) 13408 #define TIM1_OR2_BKCMP1P_Msk (0x1UL << TIM1_OR2_BKCMP1P_Pos) /*!< 0x00000400 */ 13409 #define TIM1_OR2_BKCMP1P TIM1_OR2_BKCMP1P_Msk /*!<BRK COMP1 input polarity */ 13410 #define TIM1_OR2_BKCMP2P_Pos (11U) 13411 #define TIM1_OR2_BKCMP2P_Msk (0x1UL << TIM1_OR2_BKCMP2P_Pos) /*!< 0x00000800 */ 13412 #define TIM1_OR2_BKCMP2P TIM1_OR2_BKCMP2P_Msk /*!<BRK COMP2 input polarity */ 13413 13414 #define TIM1_OR2_ETRSEL_Pos (14U) 13415 #define TIM1_OR2_ETRSEL_Msk (0x7UL << TIM1_OR2_ETRSEL_Pos) /*!< 0x0001C000 */ 13416 #define TIM1_OR2_ETRSEL TIM1_OR2_ETRSEL_Msk /*!<ETRSEL[2:0] bits (TIM1 ETR source selection) */ 13417 #define TIM1_OR2_ETRSEL_0 (0x1UL << TIM1_OR2_ETRSEL_Pos) /*!< 0x00004000 */ 13418 #define TIM1_OR2_ETRSEL_1 (0x2UL << TIM1_OR2_ETRSEL_Pos) /*!< 0x00008000 */ 13419 #define TIM1_OR2_ETRSEL_2 (0x4UL << TIM1_OR2_ETRSEL_Pos) /*!< 0x00010000 */ 13420 13421 /******************* Bit definition for TIM1_OR3 register *******************/ 13422 #define TIM1_OR3_BK2INE_Pos (0U) 13423 #define TIM1_OR3_BK2INE_Msk (0x1UL << TIM1_OR3_BK2INE_Pos) /*!< 0x00000001 */ 13424 #define TIM1_OR3_BK2INE TIM1_OR3_BK2INE_Msk /*!<BRK2 BKIN2 input enable */ 13425 #define TIM1_OR3_BK2CMP1E_Pos (1U) 13426 #define TIM1_OR3_BK2CMP1E_Msk (0x1UL << TIM1_OR3_BK2CMP1E_Pos) /*!< 0x00000002 */ 13427 #define TIM1_OR3_BK2CMP1E TIM1_OR3_BK2CMP1E_Msk /*!<BRK2 COMP1 enable */ 13428 #define TIM1_OR3_BK2CMP2E_Pos (2U) 13429 #define TIM1_OR3_BK2CMP2E_Msk (0x1UL << TIM1_OR3_BK2CMP2E_Pos) /*!< 0x00000004 */ 13430 #define TIM1_OR3_BK2CMP2E TIM1_OR3_BK2CMP2E_Msk /*!<BRK2 COMP2 enable */ 13431 #define TIM1_OR3_BK2DF1BK1E_Pos (8U) 13432 #define TIM1_OR3_BK2DF1BK1E_Msk (0x1UL << TIM1_OR3_BK2DF1BK1E_Pos) /*!< 0x00000100 */ 13433 #define TIM1_OR3_BK2DF1BK1E TIM1_OR3_BK2DF1BK1E_Msk /*!<BRK2 DFSDM1_BREAK[1] enable */ 13434 #define TIM1_OR3_BK2INP_Pos (9U) 13435 #define TIM1_OR3_BK2INP_Msk (0x1UL << TIM1_OR3_BK2INP_Pos) /*!< 0x00000200 */ 13436 #define TIM1_OR3_BK2INP TIM1_OR3_BK2INP_Msk /*!<BRK2 BKIN2 input polarity */ 13437 #define TIM1_OR3_BK2CMP1P_Pos (10U) 13438 #define TIM1_OR3_BK2CMP1P_Msk (0x1UL << TIM1_OR3_BK2CMP1P_Pos) /*!< 0x00000400 */ 13439 #define TIM1_OR3_BK2CMP1P TIM1_OR3_BK2CMP1P_Msk /*!<BRK2 COMP1 input polarity */ 13440 #define TIM1_OR3_BK2CMP2P_Pos (11U) 13441 #define TIM1_OR3_BK2CMP2P_Msk (0x1UL << TIM1_OR3_BK2CMP2P_Pos) /*!< 0x00000800 */ 13442 #define TIM1_OR3_BK2CMP2P TIM1_OR3_BK2CMP2P_Msk /*!<BRK2 COMP2 input polarity */ 13443 13444 13445 /******************* Bit definition for TIM2_OR1 register *******************/ 13446 #define TIM2_OR1_ITR1_RMP_Pos (0U) 13447 #define TIM2_OR1_ITR1_RMP_Msk (0x1UL << TIM2_OR1_ITR1_RMP_Pos) /*!< 0x00000001 */ 13448 #define TIM2_OR1_ITR1_RMP TIM2_OR1_ITR1_RMP_Msk /*!<TIM2 Internal trigger 1 remap */ 13449 #define TIM2_OR1_ETR1_RMP_Pos (1U) 13450 #define TIM2_OR1_ETR1_RMP_Msk (0x1UL << TIM2_OR1_ETR1_RMP_Pos) /*!< 0x00000002 */ 13451 #define TIM2_OR1_ETR1_RMP TIM2_OR1_ETR1_RMP_Msk /*!<TIM2 External trigger 1 remap */ 13452 13453 #define TIM2_OR1_TI4_RMP_Pos (2U) 13454 #define TIM2_OR1_TI4_RMP_Msk (0x3UL << TIM2_OR1_TI4_RMP_Pos) /*!< 0x0000000C */ 13455 #define TIM2_OR1_TI4_RMP TIM2_OR1_TI4_RMP_Msk /*!<TI4_RMP[1:0] bits (TIM2 Input Capture 4 remap) */ 13456 #define TIM2_OR1_TI4_RMP_0 (0x1UL << TIM2_OR1_TI4_RMP_Pos) /*!< 0x00000004 */ 13457 #define TIM2_OR1_TI4_RMP_1 (0x2UL << TIM2_OR1_TI4_RMP_Pos) /*!< 0x00000008 */ 13458 13459 /******************* Bit definition for TIM2_OR2 register *******************/ 13460 #define TIM2_OR2_ETRSEL_Pos (14U) 13461 #define TIM2_OR2_ETRSEL_Msk (0x7UL << TIM2_OR2_ETRSEL_Pos) /*!< 0x0001C000 */ 13462 #define TIM2_OR2_ETRSEL TIM2_OR2_ETRSEL_Msk /*!<ETRSEL[2:0] bits (TIM2 ETR source selection) */ 13463 #define TIM2_OR2_ETRSEL_0 (0x1UL << TIM2_OR2_ETRSEL_Pos) /*!< 0x00004000 */ 13464 #define TIM2_OR2_ETRSEL_1 (0x2UL << TIM2_OR2_ETRSEL_Pos) /*!< 0x00008000 */ 13465 #define TIM2_OR2_ETRSEL_2 (0x4UL << TIM2_OR2_ETRSEL_Pos) /*!< 0x00010000 */ 13466 13467 /******************* Bit definition for TIM3_OR1 register *******************/ 13468 #define TIM3_OR1_TI1_RMP_Pos (0U) 13469 #define TIM3_OR1_TI1_RMP_Msk (0x3UL << TIM3_OR1_TI1_RMP_Pos) /*!< 0x00000003 */ 13470 #define TIM3_OR1_TI1_RMP TIM3_OR1_TI1_RMP_Msk /*!<TI1_RMP[1:0] bits (TIM3 Input Capture 1 remap) */ 13471 #define TIM3_OR1_TI1_RMP_0 (0x1UL << TIM3_OR1_TI1_RMP_Pos) /*!< 0x00000001 */ 13472 #define TIM3_OR1_TI1_RMP_1 (0x2UL << TIM3_OR1_TI1_RMP_Pos) /*!< 0x00000002 */ 13473 13474 /******************* Bit definition for TIM3_OR2 register *******************/ 13475 #define TIM3_OR2_ETRSEL_Pos (14U) 13476 #define TIM3_OR2_ETRSEL_Msk (0x7UL << TIM3_OR2_ETRSEL_Pos) /*!< 0x0001C000 */ 13477 #define TIM3_OR2_ETRSEL TIM3_OR2_ETRSEL_Msk /*!<ETRSEL[2:0] bits (TIM3 ETR source selection) */ 13478 #define TIM3_OR2_ETRSEL_0 (0x1UL << TIM3_OR2_ETRSEL_Pos) /*!< 0x00004000 */ 13479 #define TIM3_OR2_ETRSEL_1 (0x2UL << TIM3_OR2_ETRSEL_Pos) /*!< 0x00008000 */ 13480 #define TIM3_OR2_ETRSEL_2 (0x4UL << TIM3_OR2_ETRSEL_Pos) /*!< 0x00010000 */ 13481 13482 /******************* Bit definition for TIM15_OR1 register ******************/ 13483 #define TIM15_OR1_TI1_RMP_Pos (0U) 13484 #define TIM15_OR1_TI1_RMP_Msk (0x1UL << TIM15_OR1_TI1_RMP_Pos) /*!< 0x00000001 */ 13485 #define TIM15_OR1_TI1_RMP TIM15_OR1_TI1_RMP_Msk /*!<TIM15 Input Capture 1 remap */ 13486 13487 #define TIM15_OR1_ENCODER_MODE_Pos (1U) 13488 #define TIM15_OR1_ENCODER_MODE_Msk (0x3UL << TIM15_OR1_ENCODER_MODE_Pos) /*!< 0x00000006 */ 13489 #define TIM15_OR1_ENCODER_MODE TIM15_OR1_ENCODER_MODE_Msk /*!<ENCODER_MODE[1:0] bits (TIM15 Encoder mode) */ 13490 #define TIM15_OR1_ENCODER_MODE_0 (0x1UL << TIM15_OR1_ENCODER_MODE_Pos) /*!< 0x00000002 */ 13491 #define TIM15_OR1_ENCODER_MODE_1 (0x2UL << TIM15_OR1_ENCODER_MODE_Pos) /*!< 0x00000004 */ 13492 13493 /******************* Bit definition for TIM15_OR2 register ******************/ 13494 #define TIM15_OR2_BKINE_Pos (0U) 13495 #define TIM15_OR2_BKINE_Msk (0x1UL << TIM15_OR2_BKINE_Pos) /*!< 0x00000001 */ 13496 #define TIM15_OR2_BKINE TIM15_OR2_BKINE_Msk /*!<BRK BKIN input enable */ 13497 #define TIM15_OR2_BKCMP1E_Pos (1U) 13498 #define TIM15_OR2_BKCMP1E_Msk (0x1UL << TIM15_OR2_BKCMP1E_Pos) /*!< 0x00000002 */ 13499 #define TIM15_OR2_BKCMP1E TIM15_OR2_BKCMP1E_Msk /*!<BRK COMP1 enable */ 13500 #define TIM15_OR2_BKCMP2E_Pos (2U) 13501 #define TIM15_OR2_BKCMP2E_Msk (0x1UL << TIM15_OR2_BKCMP2E_Pos) /*!< 0x00000004 */ 13502 #define TIM15_OR2_BKCMP2E TIM15_OR2_BKCMP2E_Msk /*!<BRK COMP2 enable */ 13503 #define TIM15_OR2_BKDF1BK0E_Pos (8U) 13504 #define TIM15_OR2_BKDF1BK0E_Msk (0x1UL << TIM15_OR2_BKDF1BK0E_Pos) /*!< 0x00000100 */ 13505 #define TIM15_OR2_BKDF1BK0E TIM15_OR2_BKDF1BK0E_Msk /*!<BRK DFSDM1_BREAK[0] enable */ 13506 #define TIM15_OR2_BKINP_Pos (9U) 13507 #define TIM15_OR2_BKINP_Msk (0x1UL << TIM15_OR2_BKINP_Pos) /*!< 0x00000200 */ 13508 #define TIM15_OR2_BKINP TIM15_OR2_BKINP_Msk /*!<BRK BKIN input polarity */ 13509 #define TIM15_OR2_BKCMP1P_Pos (10U) 13510 #define TIM15_OR2_BKCMP1P_Msk (0x1UL << TIM15_OR2_BKCMP1P_Pos) /*!< 0x00000400 */ 13511 #define TIM15_OR2_BKCMP1P TIM15_OR2_BKCMP1P_Msk /*!<BRK COMP1 input polarity */ 13512 #define TIM15_OR2_BKCMP2P_Pos (11U) 13513 #define TIM15_OR2_BKCMP2P_Msk (0x1UL << TIM15_OR2_BKCMP2P_Pos) /*!< 0x00000800 */ 13514 #define TIM15_OR2_BKCMP2P TIM15_OR2_BKCMP2P_Msk /*!<BRK COMP2 input polarity */ 13515 13516 /******************* Bit definition for TIM16_OR1 register ******************/ 13517 #define TIM16_OR1_TI1_RMP_Pos (0U) 13518 #define TIM16_OR1_TI1_RMP_Msk (0x3UL << TIM16_OR1_TI1_RMP_Pos) /*!< 0x00000003 */ 13519 #define TIM16_OR1_TI1_RMP TIM16_OR1_TI1_RMP_Msk /*!<TI1_RMP[1:0] bits (TIM16 Input Capture 1 remap) */ 13520 #define TIM16_OR1_TI1_RMP_0 (0x1UL << TIM16_OR1_TI1_RMP_Pos) /*!< 0x00000001 */ 13521 #define TIM16_OR1_TI1_RMP_1 (0x2UL << TIM16_OR1_TI1_RMP_Pos) /*!< 0x00000002 */ 13522 13523 /******************* Bit definition for TIM16_OR2 register ******************/ 13524 #define TIM16_OR2_BKINE_Pos (0U) 13525 #define TIM16_OR2_BKINE_Msk (0x1UL << TIM16_OR2_BKINE_Pos) /*!< 0x00000001 */ 13526 #define TIM16_OR2_BKINE TIM16_OR2_BKINE_Msk /*!<BRK BKIN input enable */ 13527 #define TIM16_OR2_BKCMP1E_Pos (1U) 13528 #define TIM16_OR2_BKCMP1E_Msk (0x1UL << TIM16_OR2_BKCMP1E_Pos) /*!< 0x00000002 */ 13529 #define TIM16_OR2_BKCMP1E TIM16_OR2_BKCMP1E_Msk /*!<BRK COMP1 enable */ 13530 #define TIM16_OR2_BKCMP2E_Pos (2U) 13531 #define TIM16_OR2_BKCMP2E_Msk (0x1UL << TIM16_OR2_BKCMP2E_Pos) /*!< 0x00000004 */ 13532 #define TIM16_OR2_BKCMP2E TIM16_OR2_BKCMP2E_Msk /*!<BRK COMP2 enable */ 13533 #define TIM16_OR2_BKDF1BK1E_Pos (8U) 13534 #define TIM16_OR2_BKDF1BK1E_Msk (0x1UL << TIM16_OR2_BKDF1BK1E_Pos) /*!< 0x00000100 */ 13535 #define TIM16_OR2_BKDF1BK1E TIM16_OR2_BKDF1BK1E_Msk /*!<BRK DFSDM1_BREAK[1] enable */ 13536 #define TIM16_OR2_BKINP_Pos (9U) 13537 #define TIM16_OR2_BKINP_Msk (0x1UL << TIM16_OR2_BKINP_Pos) /*!< 0x00000200 */ 13538 #define TIM16_OR2_BKINP TIM16_OR2_BKINP_Msk /*!<BRK BKIN input polarity */ 13539 #define TIM16_OR2_BKCMP1P_Pos (10U) 13540 #define TIM16_OR2_BKCMP1P_Msk (0x1UL << TIM16_OR2_BKCMP1P_Pos) /*!< 0x00000400 */ 13541 #define TIM16_OR2_BKCMP1P TIM16_OR2_BKCMP1P_Msk /*!<BRK COMP1 input polarity */ 13542 #define TIM16_OR2_BKCMP2P_Pos (11U) 13543 #define TIM16_OR2_BKCMP2P_Msk (0x1UL << TIM16_OR2_BKCMP2P_Pos) /*!< 0x00000800 */ 13544 #define TIM16_OR2_BKCMP2P TIM16_OR2_BKCMP2P_Msk /*!<BRK COMP2 input polarity */ 13545 13546 13547 /******************************************************************************/ 13548 /* */ 13549 /* Low Power Timer (LPTIM) */ 13550 /* */ 13551 /******************************************************************************/ 13552 /****************** Bit definition for LPTIM_ISR register *******************/ 13553 #define LPTIM_ISR_CMPM_Pos (0U) 13554 #define LPTIM_ISR_CMPM_Msk (0x1UL << LPTIM_ISR_CMPM_Pos) /*!< 0x00000001 */ 13555 #define LPTIM_ISR_CMPM LPTIM_ISR_CMPM_Msk /*!< Compare match */ 13556 #define LPTIM_ISR_ARRM_Pos (1U) 13557 #define LPTIM_ISR_ARRM_Msk (0x1UL << LPTIM_ISR_ARRM_Pos) /*!< 0x00000002 */ 13558 #define LPTIM_ISR_ARRM LPTIM_ISR_ARRM_Msk /*!< Autoreload match */ 13559 #define LPTIM_ISR_EXTTRIG_Pos (2U) 13560 #define LPTIM_ISR_EXTTRIG_Msk (0x1UL << LPTIM_ISR_EXTTRIG_Pos) /*!< 0x00000004 */ 13561 #define LPTIM_ISR_EXTTRIG LPTIM_ISR_EXTTRIG_Msk /*!< External trigger edge event */ 13562 #define LPTIM_ISR_CMPOK_Pos (3U) 13563 #define LPTIM_ISR_CMPOK_Msk (0x1UL << LPTIM_ISR_CMPOK_Pos) /*!< 0x00000008 */ 13564 #define LPTIM_ISR_CMPOK LPTIM_ISR_CMPOK_Msk /*!< Compare register update OK */ 13565 #define LPTIM_ISR_ARROK_Pos (4U) 13566 #define LPTIM_ISR_ARROK_Msk (0x1UL << LPTIM_ISR_ARROK_Pos) /*!< 0x00000010 */ 13567 #define LPTIM_ISR_ARROK LPTIM_ISR_ARROK_Msk /*!< Autoreload register update OK */ 13568 #define LPTIM_ISR_UP_Pos (5U) 13569 #define LPTIM_ISR_UP_Msk (0x1UL << LPTIM_ISR_UP_Pos) /*!< 0x00000020 */ 13570 #define LPTIM_ISR_UP LPTIM_ISR_UP_Msk /*!< Counter direction change down to up */ 13571 #define LPTIM_ISR_DOWN_Pos (6U) 13572 #define LPTIM_ISR_DOWN_Msk (0x1UL << LPTIM_ISR_DOWN_Pos) /*!< 0x00000040 */ 13573 #define LPTIM_ISR_DOWN LPTIM_ISR_DOWN_Msk /*!< Counter direction change up to down */ 13574 13575 /****************** Bit definition for LPTIM_ICR register *******************/ 13576 #define LPTIM_ICR_CMPMCF_Pos (0U) 13577 #define LPTIM_ICR_CMPMCF_Msk (0x1UL << LPTIM_ICR_CMPMCF_Pos) /*!< 0x00000001 */ 13578 #define LPTIM_ICR_CMPMCF LPTIM_ICR_CMPMCF_Msk /*!< Compare match Clear Flag */ 13579 #define LPTIM_ICR_ARRMCF_Pos (1U) 13580 #define LPTIM_ICR_ARRMCF_Msk (0x1UL << LPTIM_ICR_ARRMCF_Pos) /*!< 0x00000002 */ 13581 #define LPTIM_ICR_ARRMCF LPTIM_ICR_ARRMCF_Msk /*!< Autoreload match Clear Flag */ 13582 #define LPTIM_ICR_EXTTRIGCF_Pos (2U) 13583 #define LPTIM_ICR_EXTTRIGCF_Msk (0x1UL << LPTIM_ICR_EXTTRIGCF_Pos) /*!< 0x00000004 */ 13584 #define LPTIM_ICR_EXTTRIGCF LPTIM_ICR_EXTTRIGCF_Msk /*!< External trigger edge event Clear Flag */ 13585 #define LPTIM_ICR_CMPOKCF_Pos (3U) 13586 #define LPTIM_ICR_CMPOKCF_Msk (0x1UL << LPTIM_ICR_CMPOKCF_Pos) /*!< 0x00000008 */ 13587 #define LPTIM_ICR_CMPOKCF LPTIM_ICR_CMPOKCF_Msk /*!< Compare register update OK Clear Flag */ 13588 #define LPTIM_ICR_ARROKCF_Pos (4U) 13589 #define LPTIM_ICR_ARROKCF_Msk (0x1UL << LPTIM_ICR_ARROKCF_Pos) /*!< 0x00000010 */ 13590 #define LPTIM_ICR_ARROKCF LPTIM_ICR_ARROKCF_Msk /*!< Autoreload register update OK Clear Flag */ 13591 #define LPTIM_ICR_UPCF_Pos (5U) 13592 #define LPTIM_ICR_UPCF_Msk (0x1UL << LPTIM_ICR_UPCF_Pos) /*!< 0x00000020 */ 13593 #define LPTIM_ICR_UPCF LPTIM_ICR_UPCF_Msk /*!< Counter direction change down to up Clear Flag */ 13594 #define LPTIM_ICR_DOWNCF_Pos (6U) 13595 #define LPTIM_ICR_DOWNCF_Msk (0x1UL << LPTIM_ICR_DOWNCF_Pos) /*!< 0x00000040 */ 13596 #define LPTIM_ICR_DOWNCF LPTIM_ICR_DOWNCF_Msk /*!< Counter direction change up to down Clear Flag */ 13597 13598 /****************** Bit definition for LPTIM_IER register ********************/ 13599 #define LPTIM_IER_CMPMIE_Pos (0U) 13600 #define LPTIM_IER_CMPMIE_Msk (0x1UL << LPTIM_IER_CMPMIE_Pos) /*!< 0x00000001 */ 13601 #define LPTIM_IER_CMPMIE LPTIM_IER_CMPMIE_Msk /*!< Compare match Interrupt Enable */ 13602 #define LPTIM_IER_ARRMIE_Pos (1U) 13603 #define LPTIM_IER_ARRMIE_Msk (0x1UL << LPTIM_IER_ARRMIE_Pos) /*!< 0x00000002 */ 13604 #define LPTIM_IER_ARRMIE LPTIM_IER_ARRMIE_Msk /*!< Autoreload match Interrupt Enable */ 13605 #define LPTIM_IER_EXTTRIGIE_Pos (2U) 13606 #define LPTIM_IER_EXTTRIGIE_Msk (0x1UL << LPTIM_IER_EXTTRIGIE_Pos) /*!< 0x00000004 */ 13607 #define LPTIM_IER_EXTTRIGIE LPTIM_IER_EXTTRIGIE_Msk /*!< External trigger edge event Interrupt Enable */ 13608 #define LPTIM_IER_CMPOKIE_Pos (3U) 13609 #define LPTIM_IER_CMPOKIE_Msk (0x1UL << LPTIM_IER_CMPOKIE_Pos) /*!< 0x00000008 */ 13610 #define LPTIM_IER_CMPOKIE LPTIM_IER_CMPOKIE_Msk /*!< Compare register update OK Interrupt Enable */ 13611 #define LPTIM_IER_ARROKIE_Pos (4U) 13612 #define LPTIM_IER_ARROKIE_Msk (0x1UL << LPTIM_IER_ARROKIE_Pos) /*!< 0x00000010 */ 13613 #define LPTIM_IER_ARROKIE LPTIM_IER_ARROKIE_Msk /*!< Autoreload register update OK Interrupt Enable */ 13614 #define LPTIM_IER_UPIE_Pos (5U) 13615 #define LPTIM_IER_UPIE_Msk (0x1UL << LPTIM_IER_UPIE_Pos) /*!< 0x00000020 */ 13616 #define LPTIM_IER_UPIE LPTIM_IER_UPIE_Msk /*!< Counter direction change down to up Interrupt Enable */ 13617 #define LPTIM_IER_DOWNIE_Pos (6U) 13618 #define LPTIM_IER_DOWNIE_Msk (0x1UL << LPTIM_IER_DOWNIE_Pos) /*!< 0x00000040 */ 13619 #define LPTIM_IER_DOWNIE LPTIM_IER_DOWNIE_Msk /*!< Counter direction change up to down Interrupt Enable */ 13620 13621 /****************** Bit definition for LPTIM_CFGR register *******************/ 13622 #define LPTIM_CFGR_CKSEL_Pos (0U) 13623 #define LPTIM_CFGR_CKSEL_Msk (0x1UL << LPTIM_CFGR_CKSEL_Pos) /*!< 0x00000001 */ 13624 #define LPTIM_CFGR_CKSEL LPTIM_CFGR_CKSEL_Msk /*!< Clock selector */ 13625 13626 #define LPTIM_CFGR_CKPOL_Pos (1U) 13627 #define LPTIM_CFGR_CKPOL_Msk (0x3UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000006 */ 13628 #define LPTIM_CFGR_CKPOL LPTIM_CFGR_CKPOL_Msk /*!< CKPOL[1:0] bits (Clock polarity) */ 13629 #define LPTIM_CFGR_CKPOL_0 (0x1UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000002 */ 13630 #define LPTIM_CFGR_CKPOL_1 (0x2UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000004 */ 13631 13632 #define LPTIM_CFGR_CKFLT_Pos (3U) 13633 #define LPTIM_CFGR_CKFLT_Msk (0x3UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000018 */ 13634 #define LPTIM_CFGR_CKFLT LPTIM_CFGR_CKFLT_Msk /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */ 13635 #define LPTIM_CFGR_CKFLT_0 (0x1UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000008 */ 13636 #define LPTIM_CFGR_CKFLT_1 (0x2UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000010 */ 13637 13638 #define LPTIM_CFGR_TRGFLT_Pos (6U) 13639 #define LPTIM_CFGR_TRGFLT_Msk (0x3UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x000000C0 */ 13640 #define LPTIM_CFGR_TRGFLT LPTIM_CFGR_TRGFLT_Msk /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */ 13641 #define LPTIM_CFGR_TRGFLT_0 (0x1UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000040 */ 13642 #define LPTIM_CFGR_TRGFLT_1 (0x2UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000080 */ 13643 13644 #define LPTIM_CFGR_PRESC_Pos (9U) 13645 #define LPTIM_CFGR_PRESC_Msk (0x7UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000E00 */ 13646 #define LPTIM_CFGR_PRESC LPTIM_CFGR_PRESC_Msk /*!< PRESC[2:0] bits (Clock prescaler) */ 13647 #define LPTIM_CFGR_PRESC_0 (0x1UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000200 */ 13648 #define LPTIM_CFGR_PRESC_1 (0x2UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000400 */ 13649 #define LPTIM_CFGR_PRESC_2 (0x4UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000800 */ 13650 13651 #define LPTIM_CFGR_TRIGSEL_Pos (13U) 13652 #define LPTIM_CFGR_TRIGSEL_Msk (0x7UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x0000E000 */ 13653 #define LPTIM_CFGR_TRIGSEL LPTIM_CFGR_TRIGSEL_Msk /*!< TRIGSEL[2:0]] bits (Trigger selector) */ 13654 #define LPTIM_CFGR_TRIGSEL_0 (0x1UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00002000 */ 13655 #define LPTIM_CFGR_TRIGSEL_1 (0x2UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00004000 */ 13656 #define LPTIM_CFGR_TRIGSEL_2 (0x4UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00008000 */ 13657 13658 #define LPTIM_CFGR_TRIGEN_Pos (17U) 13659 #define LPTIM_CFGR_TRIGEN_Msk (0x3UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00060000 */ 13660 #define LPTIM_CFGR_TRIGEN LPTIM_CFGR_TRIGEN_Msk /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */ 13661 #define LPTIM_CFGR_TRIGEN_0 (0x1UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00020000 */ 13662 #define LPTIM_CFGR_TRIGEN_1 (0x2UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00040000 */ 13663 13664 #define LPTIM_CFGR_TIMOUT_Pos (19U) 13665 #define LPTIM_CFGR_TIMOUT_Msk (0x1UL << LPTIM_CFGR_TIMOUT_Pos) /*!< 0x00080000 */ 13666 #define LPTIM_CFGR_TIMOUT LPTIM_CFGR_TIMOUT_Msk /*!< Timout enable */ 13667 #define LPTIM_CFGR_WAVE_Pos (20U) 13668 #define LPTIM_CFGR_WAVE_Msk (0x1UL << LPTIM_CFGR_WAVE_Pos) /*!< 0x00100000 */ 13669 #define LPTIM_CFGR_WAVE LPTIM_CFGR_WAVE_Msk /*!< Waveform shape */ 13670 #define LPTIM_CFGR_WAVPOL_Pos (21U) 13671 #define LPTIM_CFGR_WAVPOL_Msk (0x1UL << LPTIM_CFGR_WAVPOL_Pos) /*!< 0x00200000 */ 13672 #define LPTIM_CFGR_WAVPOL LPTIM_CFGR_WAVPOL_Msk /*!< Waveform shape polarity */ 13673 #define LPTIM_CFGR_PRELOAD_Pos (22U) 13674 #define LPTIM_CFGR_PRELOAD_Msk (0x1UL << LPTIM_CFGR_PRELOAD_Pos) /*!< 0x00400000 */ 13675 #define LPTIM_CFGR_PRELOAD LPTIM_CFGR_PRELOAD_Msk /*!< Reg update mode */ 13676 #define LPTIM_CFGR_COUNTMODE_Pos (23U) 13677 #define LPTIM_CFGR_COUNTMODE_Msk (0x1UL << LPTIM_CFGR_COUNTMODE_Pos) /*!< 0x00800000 */ 13678 #define LPTIM_CFGR_COUNTMODE LPTIM_CFGR_COUNTMODE_Msk /*!< Counter mode enable */ 13679 #define LPTIM_CFGR_ENC_Pos (24U) 13680 #define LPTIM_CFGR_ENC_Msk (0x1UL << LPTIM_CFGR_ENC_Pos) /*!< 0x01000000 */ 13681 #define LPTIM_CFGR_ENC LPTIM_CFGR_ENC_Msk /*!< Encoder mode enable */ 13682 13683 /****************** Bit definition for LPTIM_CR register ********************/ 13684 #define LPTIM_CR_ENABLE_Pos (0U) 13685 #define LPTIM_CR_ENABLE_Msk (0x1UL << LPTIM_CR_ENABLE_Pos) /*!< 0x00000001 */ 13686 #define LPTIM_CR_ENABLE LPTIM_CR_ENABLE_Msk /*!< LPTIMer enable */ 13687 #define LPTIM_CR_SNGSTRT_Pos (1U) 13688 #define LPTIM_CR_SNGSTRT_Msk (0x1UL << LPTIM_CR_SNGSTRT_Pos) /*!< 0x00000002 */ 13689 #define LPTIM_CR_SNGSTRT LPTIM_CR_SNGSTRT_Msk /*!< Timer start in single mode */ 13690 #define LPTIM_CR_CNTSTRT_Pos (2U) 13691 #define LPTIM_CR_CNTSTRT_Msk (0x1UL << LPTIM_CR_CNTSTRT_Pos) /*!< 0x00000004 */ 13692 #define LPTIM_CR_CNTSTRT LPTIM_CR_CNTSTRT_Msk /*!< Timer start in continuous mode */ 13693 13694 /****************** Bit definition for LPTIM_CMP register *******************/ 13695 #define LPTIM_CMP_CMP_Pos (0U) 13696 #define LPTIM_CMP_CMP_Msk (0xFFFFUL << LPTIM_CMP_CMP_Pos) /*!< 0x0000FFFF */ 13697 #define LPTIM_CMP_CMP LPTIM_CMP_CMP_Msk /*!< Compare register */ 13698 13699 /****************** Bit definition for LPTIM_ARR register *******************/ 13700 #define LPTIM_ARR_ARR_Pos (0U) 13701 #define LPTIM_ARR_ARR_Msk (0xFFFFUL << LPTIM_ARR_ARR_Pos) /*!< 0x0000FFFF */ 13702 #define LPTIM_ARR_ARR LPTIM_ARR_ARR_Msk /*!< Auto reload register */ 13703 13704 /****************** Bit definition for LPTIM_CNT register *******************/ 13705 #define LPTIM_CNT_CNT_Pos (0U) 13706 #define LPTIM_CNT_CNT_Msk (0xFFFFUL << LPTIM_CNT_CNT_Pos) /*!< 0x0000FFFF */ 13707 #define LPTIM_CNT_CNT LPTIM_CNT_CNT_Msk /*!< Counter register */ 13708 13709 /****************** Bit definition for LPTIM_OR register ********************/ 13710 #define LPTIM_OR_OR_Pos (0U) 13711 #define LPTIM_OR_OR_Msk (0x3UL << LPTIM_OR_OR_Pos) /*!< 0x00000003 */ 13712 #define LPTIM_OR_OR LPTIM_OR_OR_Msk /*!< OR[1:0] bits (Remap selection) */ 13713 #define LPTIM_OR_OR_0 (0x1UL << LPTIM_OR_OR_Pos) /*!< 0x00000001 */ 13714 #define LPTIM_OR_OR_1 (0x2UL << LPTIM_OR_OR_Pos) /*!< 0x00000002 */ 13715 13716 /******************************************************************************/ 13717 /* */ 13718 /* Analog Comparators (COMP) */ 13719 /* */ 13720 /******************************************************************************/ 13721 /********************** Bit definition for COMP_CSR register ****************/ 13722 #define COMP_CSR_EN_Pos (0U) 13723 #define COMP_CSR_EN_Msk (0x1UL << COMP_CSR_EN_Pos) /*!< 0x00000001 */ 13724 #define COMP_CSR_EN COMP_CSR_EN_Msk /*!< Comparator enable */ 13725 13726 #define COMP_CSR_PWRMODE_Pos (2U) 13727 #define COMP_CSR_PWRMODE_Msk (0x3UL << COMP_CSR_PWRMODE_Pos) /*!< 0x0000000C */ 13728 #define COMP_CSR_PWRMODE COMP_CSR_PWRMODE_Msk /*!< Comparator power mode */ 13729 #define COMP_CSR_PWRMODE_0 (0x1UL << COMP_CSR_PWRMODE_Pos) /*!< 0x00000004 */ 13730 #define COMP_CSR_PWRMODE_1 (0x2UL << COMP_CSR_PWRMODE_Pos) /*!< 0x00000008 */ 13731 13732 #define COMP_CSR_INMSEL_Pos (4U) 13733 #define COMP_CSR_INMSEL_Msk (0x7UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000070 */ 13734 #define COMP_CSR_INMSEL COMP_CSR_INMSEL_Msk /*!< Comparator input minus selection */ 13735 #define COMP_CSR_INMSEL_0 (0x1UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000010 */ 13736 #define COMP_CSR_INMSEL_1 (0x2UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000020 */ 13737 #define COMP_CSR_INMSEL_2 (0x4UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000040 */ 13738 13739 #define COMP_CSR_INPSEL_Pos (7U) 13740 #define COMP_CSR_INPSEL_Msk (0x3UL << COMP_CSR_INPSEL_Pos) /*!< 0x00000180 */ 13741 #define COMP_CSR_INPSEL COMP_CSR_INPSEL_Msk /*!< Comparator input plus selection */ 13742 #define COMP_CSR_INPSEL_0 (0x1UL << COMP_CSR_INPSEL_Pos) /*!< 0x00000080 */ 13743 #define COMP_CSR_INPSEL_1 (0x2UL << COMP_CSR_INPSEL_Pos) /*!< 0x00000100 */ 13744 13745 #define COMP_CSR_WINMODE_Pos (9U) 13746 #define COMP_CSR_WINMODE_Msk (0x1UL << COMP_CSR_WINMODE_Pos) /*!< 0x00000200 */ 13747 #define COMP_CSR_WINMODE COMP_CSR_WINMODE_Msk /*!< Pair of comparators window mode. Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */ 13748 13749 #define COMP_CSR_POLARITY_Pos (15U) 13750 #define COMP_CSR_POLARITY_Msk (0x1UL << COMP_CSR_POLARITY_Pos) /*!< 0x00008000 */ 13751 #define COMP_CSR_POLARITY COMP_CSR_POLARITY_Msk /*!< Comparator output polarity */ 13752 13753 #define COMP_CSR_HYST_Pos (16U) 13754 #define COMP_CSR_HYST_Msk (0x3UL << COMP_CSR_HYST_Pos) /*!< 0x00030000 */ 13755 #define COMP_CSR_HYST COMP_CSR_HYST_Msk /*!< Comparator hysteresis */ 13756 #define COMP_CSR_HYST_0 (0x1UL << COMP_CSR_HYST_Pos) /*!< 0x00010000 */ 13757 #define COMP_CSR_HYST_1 (0x2UL << COMP_CSR_HYST_Pos) /*!< 0x00020000 */ 13758 13759 #define COMP_CSR_BLANKING_Pos (18U) 13760 #define COMP_CSR_BLANKING_Msk (0x7UL << COMP_CSR_BLANKING_Pos) /*!< 0x001C0000 */ 13761 #define COMP_CSR_BLANKING COMP_CSR_BLANKING_Msk /*!< Comparator blanking source */ 13762 #define COMP_CSR_BLANKING_0 (0x1UL << COMP_CSR_BLANKING_Pos) /*!< 0x00040000 */ 13763 #define COMP_CSR_BLANKING_1 (0x2UL << COMP_CSR_BLANKING_Pos) /*!< 0x00080000 */ 13764 #define COMP_CSR_BLANKING_2 (0x4UL << COMP_CSR_BLANKING_Pos) /*!< 0x00100000 */ 13765 13766 #define COMP_CSR_BRGEN_Pos (22U) 13767 #define COMP_CSR_BRGEN_Msk (0x1UL << COMP_CSR_BRGEN_Pos) /*!< 0x00400000 */ 13768 #define COMP_CSR_BRGEN COMP_CSR_BRGEN_Msk /*!< Comparator voltage scaler enable */ 13769 #define COMP_CSR_SCALEN_Pos (23U) 13770 #define COMP_CSR_SCALEN_Msk (0x1UL << COMP_CSR_SCALEN_Pos) /*!< 0x00800000 */ 13771 #define COMP_CSR_SCALEN COMP_CSR_SCALEN_Msk /*!< Comparator scaler bridge enable */ 13772 13773 #define COMP_CSR_INMESEL_Pos (25U) 13774 #define COMP_CSR_INMESEL_Msk (0x3UL << COMP_CSR_INMESEL_Pos) /*!< 0x06000000 */ 13775 #define COMP_CSR_INMESEL COMP_CSR_INMESEL_Msk /*!< Comparator input minus extended selection */ 13776 #define COMP_CSR_INMESEL_0 (0x1UL << COMP_CSR_INMESEL_Pos) /*!< 0x02000000 */ 13777 #define COMP_CSR_INMESEL_1 (0x2UL << COMP_CSR_INMESEL_Pos) /*!< 0x04000000 */ 13778 13779 #define COMP_CSR_VALUE_Pos (30U) 13780 #define COMP_CSR_VALUE_Msk (0x1UL << COMP_CSR_VALUE_Pos) /*!< 0x40000000 */ 13781 #define COMP_CSR_VALUE COMP_CSR_VALUE_Msk /*!< Comparator output level */ 13782 13783 #define COMP_CSR_LOCK_Pos (31U) 13784 #define COMP_CSR_LOCK_Msk (0x1UL << COMP_CSR_LOCK_Pos) /*!< 0x80000000 */ 13785 #define COMP_CSR_LOCK COMP_CSR_LOCK_Msk /*!< Comparator lock */ 13786 13787 /******************************************************************************/ 13788 /* */ 13789 /* Operational Amplifier (OPAMP) */ 13790 /* */ 13791 /******************************************************************************/ 13792 /********************* Bit definition for OPAMPx_CSR register ***************/ 13793 #define OPAMP_CSR_OPAMPxEN_Pos (0U) 13794 #define OPAMP_CSR_OPAMPxEN_Msk (0x1UL << OPAMP_CSR_OPAMPxEN_Pos) /*!< 0x00000001 */ 13795 #define OPAMP_CSR_OPAMPxEN OPAMP_CSR_OPAMPxEN_Msk /*!< OPAMP enable */ 13796 #define OPAMP_CSR_OPALPM_Pos (1U) 13797 #define OPAMP_CSR_OPALPM_Msk (0x1UL << OPAMP_CSR_OPALPM_Pos) /*!< 0x00000002 */ 13798 #define OPAMP_CSR_OPALPM OPAMP_CSR_OPALPM_Msk /*!< Operational amplifier Low Power Mode */ 13799 13800 #define OPAMP_CSR_OPAMODE_Pos (2U) 13801 #define OPAMP_CSR_OPAMODE_Msk (0x3UL << OPAMP_CSR_OPAMODE_Pos) /*!< 0x0000000C */ 13802 #define OPAMP_CSR_OPAMODE OPAMP_CSR_OPAMODE_Msk /*!< Operational amplifier PGA mode */ 13803 #define OPAMP_CSR_OPAMODE_0 (0x1UL << OPAMP_CSR_OPAMODE_Pos) /*!< 0x00000004 */ 13804 #define OPAMP_CSR_OPAMODE_1 (0x2UL << OPAMP_CSR_OPAMODE_Pos) /*!< 0x00000008 */ 13805 13806 #define OPAMP_CSR_PGGAIN_Pos (4U) 13807 #define OPAMP_CSR_PGGAIN_Msk (0x3UL << OPAMP_CSR_PGGAIN_Pos) /*!< 0x00000030 */ 13808 #define OPAMP_CSR_PGGAIN OPAMP_CSR_PGGAIN_Msk /*!< Operational amplifier Programmable amplifier gain value */ 13809 #define OPAMP_CSR_PGGAIN_0 (0x1UL << OPAMP_CSR_PGGAIN_Pos) /*!< 0x00000010 */ 13810 #define OPAMP_CSR_PGGAIN_1 (0x2UL << OPAMP_CSR_PGGAIN_Pos) /*!< 0x00000020 */ 13811 13812 #define OPAMP_CSR_VMSEL_Pos (8U) 13813 #define OPAMP_CSR_VMSEL_Msk (0x3UL << OPAMP_CSR_VMSEL_Pos) /*!< 0x00000300 */ 13814 #define OPAMP_CSR_VMSEL OPAMP_CSR_VMSEL_Msk /*!< Inverting input selection */ 13815 #define OPAMP_CSR_VMSEL_0 (0x1UL << OPAMP_CSR_VMSEL_Pos) /*!< 0x00000100 */ 13816 #define OPAMP_CSR_VMSEL_1 (0x2UL << OPAMP_CSR_VMSEL_Pos) /*!< 0x00000200 */ 13817 13818 #define OPAMP_CSR_VPSEL_Pos (10U) 13819 #define OPAMP_CSR_VPSEL_Msk (0x1UL << OPAMP_CSR_VPSEL_Pos) /*!< 0x00000400 */ 13820 #define OPAMP_CSR_VPSEL OPAMP_CSR_VPSEL_Msk /*!< Non inverted input selection */ 13821 #define OPAMP_CSR_CALON_Pos (12U) 13822 #define OPAMP_CSR_CALON_Msk (0x1UL << OPAMP_CSR_CALON_Pos) /*!< 0x00001000 */ 13823 #define OPAMP_CSR_CALON OPAMP_CSR_CALON_Msk /*!< Calibration mode enable */ 13824 #define OPAMP_CSR_CALSEL_Pos (13U) 13825 #define OPAMP_CSR_CALSEL_Msk (0x1UL << OPAMP_CSR_CALSEL_Pos) /*!< 0x00002000 */ 13826 #define OPAMP_CSR_CALSEL OPAMP_CSR_CALSEL_Msk /*!< Calibration selection */ 13827 #define OPAMP_CSR_USERTRIM_Pos (14U) 13828 #define OPAMP_CSR_USERTRIM_Msk (0x1UL << OPAMP_CSR_USERTRIM_Pos) /*!< 0x00004000 */ 13829 #define OPAMP_CSR_USERTRIM OPAMP_CSR_USERTRIM_Msk /*!< User trimming enable */ 13830 #define OPAMP_CSR_CALOUT_Pos (15U) 13831 #define OPAMP_CSR_CALOUT_Msk (0x1UL << OPAMP_CSR_CALOUT_Pos) /*!< 0x00008000 */ 13832 #define OPAMP_CSR_CALOUT OPAMP_CSR_CALOUT_Msk /*!< Operational amplifier1 calibration output */ 13833 13834 /********************* Bit definition for OPAMP1_CSR register ***************/ 13835 #define OPAMP1_CSR_OPAEN_Pos (0U) 13836 #define OPAMP1_CSR_OPAEN_Msk (0x1UL << OPAMP1_CSR_OPAEN_Pos) /*!< 0x00000001 */ 13837 #define OPAMP1_CSR_OPAEN OPAMP1_CSR_OPAEN_Msk /*!< Operational amplifier1 Enable */ 13838 #define OPAMP1_CSR_OPALPM_Pos (1U) 13839 #define OPAMP1_CSR_OPALPM_Msk (0x1UL << OPAMP1_CSR_OPALPM_Pos) /*!< 0x00000002 */ 13840 #define OPAMP1_CSR_OPALPM OPAMP1_CSR_OPALPM_Msk /*!< Operational amplifier1 Low Power Mode */ 13841 13842 #define OPAMP1_CSR_OPAMODE_Pos (2U) 13843 #define OPAMP1_CSR_OPAMODE_Msk (0x3UL << OPAMP1_CSR_OPAMODE_Pos) /*!< 0x0000000C */ 13844 #define OPAMP1_CSR_OPAMODE OPAMP1_CSR_OPAMODE_Msk /*!< Operational amplifier1 PGA mode */ 13845 #define OPAMP1_CSR_OPAMODE_0 (0x1UL << OPAMP1_CSR_OPAMODE_Pos) /*!< 0x00000004 */ 13846 #define OPAMP1_CSR_OPAMODE_1 (0x2UL << OPAMP1_CSR_OPAMODE_Pos) /*!< 0x00000008 */ 13847 13848 #define OPAMP1_CSR_PGAGAIN_Pos (4U) 13849 #define OPAMP1_CSR_PGAGAIN_Msk (0x3UL << OPAMP1_CSR_PGAGAIN_Pos) /*!< 0x00000030 */ 13850 #define OPAMP1_CSR_PGAGAIN OPAMP1_CSR_PGAGAIN_Msk /*!< Operational amplifier1 Programmable amplifier gain value */ 13851 #define OPAMP1_CSR_PGAGAIN_0 (0x1UL << OPAMP1_CSR_PGAGAIN_Pos) /*!< 0x00000010 */ 13852 #define OPAMP1_CSR_PGAGAIN_1 (0x2UL << OPAMP1_CSR_PGAGAIN_Pos) /*!< 0x00000020 */ 13853 13854 #define OPAMP1_CSR_VMSEL_Pos (8U) 13855 #define OPAMP1_CSR_VMSEL_Msk (0x3UL << OPAMP1_CSR_VMSEL_Pos) /*!< 0x00000300 */ 13856 #define OPAMP1_CSR_VMSEL OPAMP1_CSR_VMSEL_Msk /*!< Inverting input selection */ 13857 #define OPAMP1_CSR_VMSEL_0 (0x1UL << OPAMP1_CSR_VMSEL_Pos) /*!< 0x00000100 */ 13858 #define OPAMP1_CSR_VMSEL_1 (0x2UL << OPAMP1_CSR_VMSEL_Pos) /*!< 0x00000200 */ 13859 13860 #define OPAMP1_CSR_VPSEL_Pos (10U) 13861 #define OPAMP1_CSR_VPSEL_Msk (0x1UL << OPAMP1_CSR_VPSEL_Pos) /*!< 0x00000400 */ 13862 #define OPAMP1_CSR_VPSEL OPAMP1_CSR_VPSEL_Msk /*!< Non inverted input selection */ 13863 #define OPAMP1_CSR_CALON_Pos (12U) 13864 #define OPAMP1_CSR_CALON_Msk (0x1UL << OPAMP1_CSR_CALON_Pos) /*!< 0x00001000 */ 13865 #define OPAMP1_CSR_CALON OPAMP1_CSR_CALON_Msk /*!< Calibration mode enable */ 13866 #define OPAMP1_CSR_CALSEL_Pos (13U) 13867 #define OPAMP1_CSR_CALSEL_Msk (0x1UL << OPAMP1_CSR_CALSEL_Pos) /*!< 0x00002000 */ 13868 #define OPAMP1_CSR_CALSEL OPAMP1_CSR_CALSEL_Msk /*!< Calibration selection */ 13869 #define OPAMP1_CSR_USERTRIM_Pos (14U) 13870 #define OPAMP1_CSR_USERTRIM_Msk (0x1UL << OPAMP1_CSR_USERTRIM_Pos) /*!< 0x00004000 */ 13871 #define OPAMP1_CSR_USERTRIM OPAMP1_CSR_USERTRIM_Msk /*!< User trimming enable */ 13872 #define OPAMP1_CSR_CALOUT_Pos (15U) 13873 #define OPAMP1_CSR_CALOUT_Msk (0x1UL << OPAMP1_CSR_CALOUT_Pos) /*!< 0x00008000 */ 13874 #define OPAMP1_CSR_CALOUT OPAMP1_CSR_CALOUT_Msk /*!< Operational amplifier1 calibration output */ 13875 13876 #define OPAMP1_CSR_OPARANGE_Pos (31U) 13877 #define OPAMP1_CSR_OPARANGE_Msk (0x1UL << OPAMP1_CSR_OPARANGE_Pos) /*!< 0x80000000 */ 13878 #define OPAMP1_CSR_OPARANGE OPAMP1_CSR_OPARANGE_Msk /*!< Common to several OPAMP instances: Operational amplifier voltage supply range. Bit intended to be used with OPAMP common instance (OPAMP_Common_TypeDef) */ 13879 13880 /******************* Bit definition for OPAMP_OTR register ******************/ 13881 #define OPAMP_OTR_TRIMOFFSETN_Pos (0U) 13882 #define OPAMP_OTR_TRIMOFFSETN_Msk (0x1FUL << OPAMP_OTR_TRIMOFFSETN_Pos) /*!< 0x0000001F */ 13883 #define OPAMP_OTR_TRIMOFFSETN OPAMP_OTR_TRIMOFFSETN_Msk /*!< Trim for NMOS differential pairs */ 13884 #define OPAMP_OTR_TRIMOFFSETP_Pos (8U) 13885 #define OPAMP_OTR_TRIMOFFSETP_Msk (0x1FUL << OPAMP_OTR_TRIMOFFSETP_Pos) /*!< 0x00001F00 */ 13886 #define OPAMP_OTR_TRIMOFFSETP OPAMP_OTR_TRIMOFFSETP_Msk /*!< Trim for PMOS differential pairs */ 13887 13888 /******************* Bit definition for OPAMP1_OTR register ******************/ 13889 #define OPAMP1_OTR_TRIMOFFSETN_Pos (0U) 13890 #define OPAMP1_OTR_TRIMOFFSETN_Msk (0x1FUL << OPAMP1_OTR_TRIMOFFSETN_Pos) /*!< 0x0000001F */ 13891 #define OPAMP1_OTR_TRIMOFFSETN OPAMP1_OTR_TRIMOFFSETN_Msk /*!< Trim for NMOS differential pairs */ 13892 #define OPAMP1_OTR_TRIMOFFSETP_Pos (8U) 13893 #define OPAMP1_OTR_TRIMOFFSETP_Msk (0x1FUL << OPAMP1_OTR_TRIMOFFSETP_Pos) /*!< 0x00001F00 */ 13894 #define OPAMP1_OTR_TRIMOFFSETP OPAMP1_OTR_TRIMOFFSETP_Msk /*!< Trim for PMOS differential pairs */ 13895 13896 /******************* Bit definition for OPAMP_LPOTR register ****************/ 13897 #define OPAMP_LPOTR_TRIMLPOFFSETN_Pos (0U) 13898 #define OPAMP_LPOTR_TRIMLPOFFSETN_Msk (0x1FUL << OPAMP_LPOTR_TRIMLPOFFSETN_Pos) /*!< 0x0000001F */ 13899 #define OPAMP_LPOTR_TRIMLPOFFSETN OPAMP_LPOTR_TRIMLPOFFSETN_Msk /*!< Trim for NMOS differential pairs */ 13900 #define OPAMP_LPOTR_TRIMLPOFFSETP_Pos (8U) 13901 #define OPAMP_LPOTR_TRIMLPOFFSETP_Msk (0x1FUL << OPAMP_LPOTR_TRIMLPOFFSETP_Pos) /*!< 0x00001F00 */ 13902 #define OPAMP_LPOTR_TRIMLPOFFSETP OPAMP_LPOTR_TRIMLPOFFSETP_Msk /*!< Trim for PMOS differential pairs */ 13903 13904 /******************* Bit definition for OPAMP1_LPOTR register ****************/ 13905 #define OPAMP1_LPOTR_TRIMLPOFFSETN_Pos (0U) 13906 #define OPAMP1_LPOTR_TRIMLPOFFSETN_Msk (0x1FUL << OPAMP1_LPOTR_TRIMLPOFFSETN_Pos) /*!< 0x0000001F */ 13907 #define OPAMP1_LPOTR_TRIMLPOFFSETN OPAMP1_LPOTR_TRIMLPOFFSETN_Msk /*!< Trim for NMOS differential pairs */ 13908 #define OPAMP1_LPOTR_TRIMLPOFFSETP_Pos (8U) 13909 #define OPAMP1_LPOTR_TRIMLPOFFSETP_Msk (0x1FUL << OPAMP1_LPOTR_TRIMLPOFFSETP_Pos) /*!< 0x00001F00 */ 13910 #define OPAMP1_LPOTR_TRIMLPOFFSETP OPAMP1_LPOTR_TRIMLPOFFSETP_Msk /*!< Trim for PMOS differential pairs */ 13911 13912 /******************************************************************************/ 13913 /* */ 13914 /* Touch Sensing Controller (TSC) */ 13915 /* */ 13916 /******************************************************************************/ 13917 /******************* Bit definition for TSC_CR register *********************/ 13918 #define TSC_CR_TSCE_Pos (0U) 13919 #define TSC_CR_TSCE_Msk (0x1UL << TSC_CR_TSCE_Pos) /*!< 0x00000001 */ 13920 #define TSC_CR_TSCE TSC_CR_TSCE_Msk /*!<Touch sensing controller enable */ 13921 #define TSC_CR_START_Pos (1U) 13922 #define TSC_CR_START_Msk (0x1UL << TSC_CR_START_Pos) /*!< 0x00000002 */ 13923 #define TSC_CR_START TSC_CR_START_Msk /*!<Start acquisition */ 13924 #define TSC_CR_AM_Pos (2U) 13925 #define TSC_CR_AM_Msk (0x1UL << TSC_CR_AM_Pos) /*!< 0x00000004 */ 13926 #define TSC_CR_AM TSC_CR_AM_Msk /*!<Acquisition mode */ 13927 #define TSC_CR_SYNCPOL_Pos (3U) 13928 #define TSC_CR_SYNCPOL_Msk (0x1UL << TSC_CR_SYNCPOL_Pos) /*!< 0x00000008 */ 13929 #define TSC_CR_SYNCPOL TSC_CR_SYNCPOL_Msk /*!<Synchronization pin polarity */ 13930 #define TSC_CR_IODEF_Pos (4U) 13931 #define TSC_CR_IODEF_Msk (0x1UL << TSC_CR_IODEF_Pos) /*!< 0x00000010 */ 13932 #define TSC_CR_IODEF TSC_CR_IODEF_Msk /*!<IO default mode */ 13933 13934 #define TSC_CR_MCV_Pos (5U) 13935 #define TSC_CR_MCV_Msk (0x7UL << TSC_CR_MCV_Pos) /*!< 0x000000E0 */ 13936 #define TSC_CR_MCV TSC_CR_MCV_Msk /*!<MCV[2:0] bits (Max Count Value) */ 13937 #define TSC_CR_MCV_0 (0x1UL << TSC_CR_MCV_Pos) /*!< 0x00000020 */ 13938 #define TSC_CR_MCV_1 (0x2UL << TSC_CR_MCV_Pos) /*!< 0x00000040 */ 13939 #define TSC_CR_MCV_2 (0x4UL << TSC_CR_MCV_Pos) /*!< 0x00000080 */ 13940 13941 #define TSC_CR_PGPSC_Pos (12U) 13942 #define TSC_CR_PGPSC_Msk (0x7UL << TSC_CR_PGPSC_Pos) /*!< 0x00007000 */ 13943 #define TSC_CR_PGPSC TSC_CR_PGPSC_Msk /*!<PGPSC[2:0] bits (Pulse Generator Prescaler) */ 13944 #define TSC_CR_PGPSC_0 (0x1UL << TSC_CR_PGPSC_Pos) /*!< 0x00001000 */ 13945 #define TSC_CR_PGPSC_1 (0x2UL << TSC_CR_PGPSC_Pos) /*!< 0x00002000 */ 13946 #define TSC_CR_PGPSC_2 (0x4UL << TSC_CR_PGPSC_Pos) /*!< 0x00004000 */ 13947 13948 #define TSC_CR_SSPSC_Pos (15U) 13949 #define TSC_CR_SSPSC_Msk (0x1UL << TSC_CR_SSPSC_Pos) /*!< 0x00008000 */ 13950 #define TSC_CR_SSPSC TSC_CR_SSPSC_Msk /*!<Spread Spectrum Prescaler */ 13951 #define TSC_CR_SSE_Pos (16U) 13952 #define TSC_CR_SSE_Msk (0x1UL << TSC_CR_SSE_Pos) /*!< 0x00010000 */ 13953 #define TSC_CR_SSE TSC_CR_SSE_Msk /*!<Spread Spectrum Enable */ 13954 13955 #define TSC_CR_SSD_Pos (17U) 13956 #define TSC_CR_SSD_Msk (0x7FUL << TSC_CR_SSD_Pos) /*!< 0x00FE0000 */ 13957 #define TSC_CR_SSD TSC_CR_SSD_Msk /*!<SSD[6:0] bits (Spread Spectrum Deviation) */ 13958 #define TSC_CR_SSD_0 (0x01UL << TSC_CR_SSD_Pos) /*!< 0x00020000 */ 13959 #define TSC_CR_SSD_1 (0x02UL << TSC_CR_SSD_Pos) /*!< 0x00040000 */ 13960 #define TSC_CR_SSD_2 (0x04UL << TSC_CR_SSD_Pos) /*!< 0x00080000 */ 13961 #define TSC_CR_SSD_3 (0x08UL << TSC_CR_SSD_Pos) /*!< 0x00100000 */ 13962 #define TSC_CR_SSD_4 (0x10UL << TSC_CR_SSD_Pos) /*!< 0x00200000 */ 13963 #define TSC_CR_SSD_5 (0x20UL << TSC_CR_SSD_Pos) /*!< 0x00400000 */ 13964 #define TSC_CR_SSD_6 (0x40UL << TSC_CR_SSD_Pos) /*!< 0x00800000 */ 13965 13966 #define TSC_CR_CTPL_Pos (24U) 13967 #define TSC_CR_CTPL_Msk (0xFUL << TSC_CR_CTPL_Pos) /*!< 0x0F000000 */ 13968 #define TSC_CR_CTPL TSC_CR_CTPL_Msk /*!<CTPL[3:0] bits (Charge Transfer pulse low) */ 13969 #define TSC_CR_CTPL_0 (0x1UL << TSC_CR_CTPL_Pos) /*!< 0x01000000 */ 13970 #define TSC_CR_CTPL_1 (0x2UL << TSC_CR_CTPL_Pos) /*!< 0x02000000 */ 13971 #define TSC_CR_CTPL_2 (0x4UL << TSC_CR_CTPL_Pos) /*!< 0x04000000 */ 13972 #define TSC_CR_CTPL_3 (0x8UL << TSC_CR_CTPL_Pos) /*!< 0x08000000 */ 13973 13974 #define TSC_CR_CTPH_Pos (28U) 13975 #define TSC_CR_CTPH_Msk (0xFUL << TSC_CR_CTPH_Pos) /*!< 0xF0000000 */ 13976 #define TSC_CR_CTPH TSC_CR_CTPH_Msk /*!<CTPH[3:0] bits (Charge Transfer pulse high) */ 13977 #define TSC_CR_CTPH_0 (0x1UL << TSC_CR_CTPH_Pos) /*!< 0x10000000 */ 13978 #define TSC_CR_CTPH_1 (0x2UL << TSC_CR_CTPH_Pos) /*!< 0x20000000 */ 13979 #define TSC_CR_CTPH_2 (0x4UL << TSC_CR_CTPH_Pos) /*!< 0x40000000 */ 13980 #define TSC_CR_CTPH_3 (0x8UL << TSC_CR_CTPH_Pos) /*!< 0x80000000 */ 13981 13982 /******************* Bit definition for TSC_IER register ********************/ 13983 #define TSC_IER_EOAIE_Pos (0U) 13984 #define TSC_IER_EOAIE_Msk (0x1UL << TSC_IER_EOAIE_Pos) /*!< 0x00000001 */ 13985 #define TSC_IER_EOAIE TSC_IER_EOAIE_Msk /*!<End of acquisition interrupt enable */ 13986 #define TSC_IER_MCEIE_Pos (1U) 13987 #define TSC_IER_MCEIE_Msk (0x1UL << TSC_IER_MCEIE_Pos) /*!< 0x00000002 */ 13988 #define TSC_IER_MCEIE TSC_IER_MCEIE_Msk /*!<Max count error interrupt enable */ 13989 13990 /******************* Bit definition for TSC_ICR register ********************/ 13991 #define TSC_ICR_EOAIC_Pos (0U) 13992 #define TSC_ICR_EOAIC_Msk (0x1UL << TSC_ICR_EOAIC_Pos) /*!< 0x00000001 */ 13993 #define TSC_ICR_EOAIC TSC_ICR_EOAIC_Msk /*!<End of acquisition interrupt clear */ 13994 #define TSC_ICR_MCEIC_Pos (1U) 13995 #define TSC_ICR_MCEIC_Msk (0x1UL << TSC_ICR_MCEIC_Pos) /*!< 0x00000002 */ 13996 #define TSC_ICR_MCEIC TSC_ICR_MCEIC_Msk /*!<Max count error interrupt clear */ 13997 13998 /******************* Bit definition for TSC_ISR register ********************/ 13999 #define TSC_ISR_EOAF_Pos (0U) 14000 #define TSC_ISR_EOAF_Msk (0x1UL << TSC_ISR_EOAF_Pos) /*!< 0x00000001 */ 14001 #define TSC_ISR_EOAF TSC_ISR_EOAF_Msk /*!<End of acquisition flag */ 14002 #define TSC_ISR_MCEF_Pos (1U) 14003 #define TSC_ISR_MCEF_Msk (0x1UL << TSC_ISR_MCEF_Pos) /*!< 0x00000002 */ 14004 #define TSC_ISR_MCEF TSC_ISR_MCEF_Msk /*!<Max count error flag */ 14005 14006 /******************* Bit definition for TSC_IOHCR register ******************/ 14007 #define TSC_IOHCR_G1_IO1_Pos (0U) 14008 #define TSC_IOHCR_G1_IO1_Msk (0x1UL << TSC_IOHCR_G1_IO1_Pos) /*!< 0x00000001 */ 14009 #define TSC_IOHCR_G1_IO1 TSC_IOHCR_G1_IO1_Msk /*!<GROUP1_IO1 schmitt trigger hysteresis mode */ 14010 #define TSC_IOHCR_G1_IO2_Pos (1U) 14011 #define TSC_IOHCR_G1_IO2_Msk (0x1UL << TSC_IOHCR_G1_IO2_Pos) /*!< 0x00000002 */ 14012 #define TSC_IOHCR_G1_IO2 TSC_IOHCR_G1_IO2_Msk /*!<GROUP1_IO2 schmitt trigger hysteresis mode */ 14013 #define TSC_IOHCR_G1_IO3_Pos (2U) 14014 #define TSC_IOHCR_G1_IO3_Msk (0x1UL << TSC_IOHCR_G1_IO3_Pos) /*!< 0x00000004 */ 14015 #define TSC_IOHCR_G1_IO3 TSC_IOHCR_G1_IO3_Msk /*!<GROUP1_IO3 schmitt trigger hysteresis mode */ 14016 #define TSC_IOHCR_G1_IO4_Pos (3U) 14017 #define TSC_IOHCR_G1_IO4_Msk (0x1UL << TSC_IOHCR_G1_IO4_Pos) /*!< 0x00000008 */ 14018 #define TSC_IOHCR_G1_IO4 TSC_IOHCR_G1_IO4_Msk /*!<GROUP1_IO4 schmitt trigger hysteresis mode */ 14019 #define TSC_IOHCR_G2_IO1_Pos (4U) 14020 #define TSC_IOHCR_G2_IO1_Msk (0x1UL << TSC_IOHCR_G2_IO1_Pos) /*!< 0x00000010 */ 14021 #define TSC_IOHCR_G2_IO1 TSC_IOHCR_G2_IO1_Msk /*!<GROUP2_IO1 schmitt trigger hysteresis mode */ 14022 #define TSC_IOHCR_G2_IO2_Pos (5U) 14023 #define TSC_IOHCR_G2_IO2_Msk (0x1UL << TSC_IOHCR_G2_IO2_Pos) /*!< 0x00000020 */ 14024 #define TSC_IOHCR_G2_IO2 TSC_IOHCR_G2_IO2_Msk /*!<GROUP2_IO2 schmitt trigger hysteresis mode */ 14025 #define TSC_IOHCR_G2_IO3_Pos (6U) 14026 #define TSC_IOHCR_G2_IO3_Msk (0x1UL << TSC_IOHCR_G2_IO3_Pos) /*!< 0x00000040 */ 14027 #define TSC_IOHCR_G2_IO3 TSC_IOHCR_G2_IO3_Msk /*!<GROUP2_IO3 schmitt trigger hysteresis mode */ 14028 #define TSC_IOHCR_G2_IO4_Pos (7U) 14029 #define TSC_IOHCR_G2_IO4_Msk (0x1UL << TSC_IOHCR_G2_IO4_Pos) /*!< 0x00000080 */ 14030 #define TSC_IOHCR_G2_IO4 TSC_IOHCR_G2_IO4_Msk /*!<GROUP2_IO4 schmitt trigger hysteresis mode */ 14031 #define TSC_IOHCR_G3_IO1_Pos (8U) 14032 #define TSC_IOHCR_G3_IO1_Msk (0x1UL << TSC_IOHCR_G3_IO1_Pos) /*!< 0x00000100 */ 14033 #define TSC_IOHCR_G3_IO1 TSC_IOHCR_G3_IO1_Msk /*!<GROUP3_IO1 schmitt trigger hysteresis mode */ 14034 #define TSC_IOHCR_G3_IO2_Pos (9U) 14035 #define TSC_IOHCR_G3_IO2_Msk (0x1UL << TSC_IOHCR_G3_IO2_Pos) /*!< 0x00000200 */ 14036 #define TSC_IOHCR_G3_IO2 TSC_IOHCR_G3_IO2_Msk /*!<GROUP3_IO2 schmitt trigger hysteresis mode */ 14037 #define TSC_IOHCR_G3_IO3_Pos (10U) 14038 #define TSC_IOHCR_G3_IO3_Msk (0x1UL << TSC_IOHCR_G3_IO3_Pos) /*!< 0x00000400 */ 14039 #define TSC_IOHCR_G3_IO3 TSC_IOHCR_G3_IO3_Msk /*!<GROUP3_IO3 schmitt trigger hysteresis mode */ 14040 #define TSC_IOHCR_G3_IO4_Pos (11U) 14041 #define TSC_IOHCR_G3_IO4_Msk (0x1UL << TSC_IOHCR_G3_IO4_Pos) /*!< 0x00000800 */ 14042 #define TSC_IOHCR_G3_IO4 TSC_IOHCR_G3_IO4_Msk /*!<GROUP3_IO4 schmitt trigger hysteresis mode */ 14043 #define TSC_IOHCR_G4_IO1_Pos (12U) 14044 #define TSC_IOHCR_G4_IO1_Msk (0x1UL << TSC_IOHCR_G4_IO1_Pos) /*!< 0x00001000 */ 14045 #define TSC_IOHCR_G4_IO1 TSC_IOHCR_G4_IO1_Msk /*!<GROUP4_IO1 schmitt trigger hysteresis mode */ 14046 #define TSC_IOHCR_G4_IO2_Pos (13U) 14047 #define TSC_IOHCR_G4_IO2_Msk (0x1UL << TSC_IOHCR_G4_IO2_Pos) /*!< 0x00002000 */ 14048 #define TSC_IOHCR_G4_IO2 TSC_IOHCR_G4_IO2_Msk /*!<GROUP4_IO2 schmitt trigger hysteresis mode */ 14049 #define TSC_IOHCR_G4_IO3_Pos (14U) 14050 #define TSC_IOHCR_G4_IO3_Msk (0x1UL << TSC_IOHCR_G4_IO3_Pos) /*!< 0x00004000 */ 14051 #define TSC_IOHCR_G4_IO3 TSC_IOHCR_G4_IO3_Msk /*!<GROUP4_IO3 schmitt trigger hysteresis mode */ 14052 #define TSC_IOHCR_G4_IO4_Pos (15U) 14053 #define TSC_IOHCR_G4_IO4_Msk (0x1UL << TSC_IOHCR_G4_IO4_Pos) /*!< 0x00008000 */ 14054 #define TSC_IOHCR_G4_IO4 TSC_IOHCR_G4_IO4_Msk /*!<GROUP4_IO4 schmitt trigger hysteresis mode */ 14055 #define TSC_IOHCR_G5_IO1_Pos (16U) 14056 #define TSC_IOHCR_G5_IO1_Msk (0x1UL << TSC_IOHCR_G5_IO1_Pos) /*!< 0x00010000 */ 14057 #define TSC_IOHCR_G5_IO1 TSC_IOHCR_G5_IO1_Msk /*!<GROUP5_IO1 schmitt trigger hysteresis mode */ 14058 #define TSC_IOHCR_G5_IO2_Pos (17U) 14059 #define TSC_IOHCR_G5_IO2_Msk (0x1UL << TSC_IOHCR_G5_IO2_Pos) /*!< 0x00020000 */ 14060 #define TSC_IOHCR_G5_IO2 TSC_IOHCR_G5_IO2_Msk /*!<GROUP5_IO2 schmitt trigger hysteresis mode */ 14061 #define TSC_IOHCR_G5_IO3_Pos (18U) 14062 #define TSC_IOHCR_G5_IO3_Msk (0x1UL << TSC_IOHCR_G5_IO3_Pos) /*!< 0x00040000 */ 14063 #define TSC_IOHCR_G5_IO3 TSC_IOHCR_G5_IO3_Msk /*!<GROUP5_IO3 schmitt trigger hysteresis mode */ 14064 #define TSC_IOHCR_G5_IO4_Pos (19U) 14065 #define TSC_IOHCR_G5_IO4_Msk (0x1UL << TSC_IOHCR_G5_IO4_Pos) /*!< 0x00080000 */ 14066 #define TSC_IOHCR_G5_IO4 TSC_IOHCR_G5_IO4_Msk /*!<GROUP5_IO4 schmitt trigger hysteresis mode */ 14067 #define TSC_IOHCR_G6_IO1_Pos (20U) 14068 #define TSC_IOHCR_G6_IO1_Msk (0x1UL << TSC_IOHCR_G6_IO1_Pos) /*!< 0x00100000 */ 14069 #define TSC_IOHCR_G6_IO1 TSC_IOHCR_G6_IO1_Msk /*!<GROUP6_IO1 schmitt trigger hysteresis mode */ 14070 #define TSC_IOHCR_G6_IO2_Pos (21U) 14071 #define TSC_IOHCR_G6_IO2_Msk (0x1UL << TSC_IOHCR_G6_IO2_Pos) /*!< 0x00200000 */ 14072 #define TSC_IOHCR_G6_IO2 TSC_IOHCR_G6_IO2_Msk /*!<GROUP6_IO2 schmitt trigger hysteresis mode */ 14073 #define TSC_IOHCR_G6_IO3_Pos (22U) 14074 #define TSC_IOHCR_G6_IO3_Msk (0x1UL << TSC_IOHCR_G6_IO3_Pos) /*!< 0x00400000 */ 14075 #define TSC_IOHCR_G6_IO3 TSC_IOHCR_G6_IO3_Msk /*!<GROUP6_IO3 schmitt trigger hysteresis mode */ 14076 #define TSC_IOHCR_G6_IO4_Pos (23U) 14077 #define TSC_IOHCR_G6_IO4_Msk (0x1UL << TSC_IOHCR_G6_IO4_Pos) /*!< 0x00800000 */ 14078 #define TSC_IOHCR_G6_IO4 TSC_IOHCR_G6_IO4_Msk /*!<GROUP6_IO4 schmitt trigger hysteresis mode */ 14079 #define TSC_IOHCR_G7_IO1_Pos (24U) 14080 #define TSC_IOHCR_G7_IO1_Msk (0x1UL << TSC_IOHCR_G7_IO1_Pos) /*!< 0x01000000 */ 14081 #define TSC_IOHCR_G7_IO1 TSC_IOHCR_G7_IO1_Msk /*!<GROUP7_IO1 schmitt trigger hysteresis mode */ 14082 #define TSC_IOHCR_G7_IO2_Pos (25U) 14083 #define TSC_IOHCR_G7_IO2_Msk (0x1UL << TSC_IOHCR_G7_IO2_Pos) /*!< 0x02000000 */ 14084 #define TSC_IOHCR_G7_IO2 TSC_IOHCR_G7_IO2_Msk /*!<GROUP7_IO2 schmitt trigger hysteresis mode */ 14085 #define TSC_IOHCR_G7_IO3_Pos (26U) 14086 #define TSC_IOHCR_G7_IO3_Msk (0x1UL << TSC_IOHCR_G7_IO3_Pos) /*!< 0x04000000 */ 14087 #define TSC_IOHCR_G7_IO3 TSC_IOHCR_G7_IO3_Msk /*!<GROUP7_IO3 schmitt trigger hysteresis mode */ 14088 #define TSC_IOHCR_G7_IO4_Pos (27U) 14089 #define TSC_IOHCR_G7_IO4_Msk (0x1UL << TSC_IOHCR_G7_IO4_Pos) /*!< 0x08000000 */ 14090 #define TSC_IOHCR_G7_IO4 TSC_IOHCR_G7_IO4_Msk /*!<GROUP7_IO4 schmitt trigger hysteresis mode */ 14091 14092 /******************* Bit definition for TSC_IOASCR register *****************/ 14093 #define TSC_IOASCR_G1_IO1_Pos (0U) 14094 #define TSC_IOASCR_G1_IO1_Msk (0x1UL << TSC_IOASCR_G1_IO1_Pos) /*!< 0x00000001 */ 14095 #define TSC_IOASCR_G1_IO1 TSC_IOASCR_G1_IO1_Msk /*!<GROUP1_IO1 analog switch enable */ 14096 #define TSC_IOASCR_G1_IO2_Pos (1U) 14097 #define TSC_IOASCR_G1_IO2_Msk (0x1UL << TSC_IOASCR_G1_IO2_Pos) /*!< 0x00000002 */ 14098 #define TSC_IOASCR_G1_IO2 TSC_IOASCR_G1_IO2_Msk /*!<GROUP1_IO2 analog switch enable */ 14099 #define TSC_IOASCR_G1_IO3_Pos (2U) 14100 #define TSC_IOASCR_G1_IO3_Msk (0x1UL << TSC_IOASCR_G1_IO3_Pos) /*!< 0x00000004 */ 14101 #define TSC_IOASCR_G1_IO3 TSC_IOASCR_G1_IO3_Msk /*!<GROUP1_IO3 analog switch enable */ 14102 #define TSC_IOASCR_G1_IO4_Pos (3U) 14103 #define TSC_IOASCR_G1_IO4_Msk (0x1UL << TSC_IOASCR_G1_IO4_Pos) /*!< 0x00000008 */ 14104 #define TSC_IOASCR_G1_IO4 TSC_IOASCR_G1_IO4_Msk /*!<GROUP1_IO4 analog switch enable */ 14105 #define TSC_IOASCR_G2_IO1_Pos (4U) 14106 #define TSC_IOASCR_G2_IO1_Msk (0x1UL << TSC_IOASCR_G2_IO1_Pos) /*!< 0x00000010 */ 14107 #define TSC_IOASCR_G2_IO1 TSC_IOASCR_G2_IO1_Msk /*!<GROUP2_IO1 analog switch enable */ 14108 #define TSC_IOASCR_G2_IO2_Pos (5U) 14109 #define TSC_IOASCR_G2_IO2_Msk (0x1UL << TSC_IOASCR_G2_IO2_Pos) /*!< 0x00000020 */ 14110 #define TSC_IOASCR_G2_IO2 TSC_IOASCR_G2_IO2_Msk /*!<GROUP2_IO2 analog switch enable */ 14111 #define TSC_IOASCR_G2_IO3_Pos (6U) 14112 #define TSC_IOASCR_G2_IO3_Msk (0x1UL << TSC_IOASCR_G2_IO3_Pos) /*!< 0x00000040 */ 14113 #define TSC_IOASCR_G2_IO3 TSC_IOASCR_G2_IO3_Msk /*!<GROUP2_IO3 analog switch enable */ 14114 #define TSC_IOASCR_G2_IO4_Pos (7U) 14115 #define TSC_IOASCR_G2_IO4_Msk (0x1UL << TSC_IOASCR_G2_IO4_Pos) /*!< 0x00000080 */ 14116 #define TSC_IOASCR_G2_IO4 TSC_IOASCR_G2_IO4_Msk /*!<GROUP2_IO4 analog switch enable */ 14117 #define TSC_IOASCR_G3_IO1_Pos (8U) 14118 #define TSC_IOASCR_G3_IO1_Msk (0x1UL << TSC_IOASCR_G3_IO1_Pos) /*!< 0x00000100 */ 14119 #define TSC_IOASCR_G3_IO1 TSC_IOASCR_G3_IO1_Msk /*!<GROUP3_IO1 analog switch enable */ 14120 #define TSC_IOASCR_G3_IO2_Pos (9U) 14121 #define TSC_IOASCR_G3_IO2_Msk (0x1UL << TSC_IOASCR_G3_IO2_Pos) /*!< 0x00000200 */ 14122 #define TSC_IOASCR_G3_IO2 TSC_IOASCR_G3_IO2_Msk /*!<GROUP3_IO2 analog switch enable */ 14123 #define TSC_IOASCR_G3_IO3_Pos (10U) 14124 #define TSC_IOASCR_G3_IO3_Msk (0x1UL << TSC_IOASCR_G3_IO3_Pos) /*!< 0x00000400 */ 14125 #define TSC_IOASCR_G3_IO3 TSC_IOASCR_G3_IO3_Msk /*!<GROUP3_IO3 analog switch enable */ 14126 #define TSC_IOASCR_G3_IO4_Pos (11U) 14127 #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */ 14128 #define TSC_IOASCR_G3_IO4 TSC_IOASCR_G3_IO4_Msk /*!<GROUP3_IO4 analog switch enable */ 14129 #define TSC_IOASCR_G4_IO1_Pos (12U) 14130 #define TSC_IOASCR_G4_IO1_Msk (0x1UL << TSC_IOASCR_G4_IO1_Pos) /*!< 0x00001000 */ 14131 #define TSC_IOASCR_G4_IO1 TSC_IOASCR_G4_IO1_Msk /*!<GROUP4_IO1 analog switch enable */ 14132 #define TSC_IOASCR_G4_IO2_Pos (13U) 14133 #define TSC_IOASCR_G4_IO2_Msk (0x1UL << TSC_IOASCR_G4_IO2_Pos) /*!< 0x00002000 */ 14134 #define TSC_IOASCR_G4_IO2 TSC_IOASCR_G4_IO2_Msk /*!<GROUP4_IO2 analog switch enable */ 14135 #define TSC_IOASCR_G4_IO3_Pos (14U) 14136 #define TSC_IOASCR_G4_IO3_Msk (0x1UL << TSC_IOASCR_G4_IO3_Pos) /*!< 0x00004000 */ 14137 #define TSC_IOASCR_G4_IO3 TSC_IOASCR_G4_IO3_Msk /*!<GROUP4_IO3 analog switch enable */ 14138 #define TSC_IOASCR_G4_IO4_Pos (15U) 14139 #define TSC_IOASCR_G4_IO4_Msk (0x1UL << TSC_IOASCR_G4_IO4_Pos) /*!< 0x00008000 */ 14140 #define TSC_IOASCR_G4_IO4 TSC_IOASCR_G4_IO4_Msk /*!<GROUP4_IO4 analog switch enable */ 14141 #define TSC_IOASCR_G5_IO1_Pos (16U) 14142 #define TSC_IOASCR_G5_IO1_Msk (0x1UL << TSC_IOASCR_G5_IO1_Pos) /*!< 0x00010000 */ 14143 #define TSC_IOASCR_G5_IO1 TSC_IOASCR_G5_IO1_Msk /*!<GROUP5_IO1 analog switch enable */ 14144 #define TSC_IOASCR_G5_IO2_Pos (17U) 14145 #define TSC_IOASCR_G5_IO2_Msk (0x1UL << TSC_IOASCR_G5_IO2_Pos) /*!< 0x00020000 */ 14146 #define TSC_IOASCR_G5_IO2 TSC_IOASCR_G5_IO2_Msk /*!<GROUP5_IO2 analog switch enable */ 14147 #define TSC_IOASCR_G5_IO3_Pos (18U) 14148 #define TSC_IOASCR_G5_IO3_Msk (0x1UL << TSC_IOASCR_G5_IO3_Pos) /*!< 0x00040000 */ 14149 #define TSC_IOASCR_G5_IO3 TSC_IOASCR_G5_IO3_Msk /*!<GROUP5_IO3 analog switch enable */ 14150 #define TSC_IOASCR_G5_IO4_Pos (19U) 14151 #define TSC_IOASCR_G5_IO4_Msk (0x1UL << TSC_IOASCR_G5_IO4_Pos) /*!< 0x00080000 */ 14152 #define TSC_IOASCR_G5_IO4 TSC_IOASCR_G5_IO4_Msk /*!<GROUP5_IO4 analog switch enable */ 14153 #define TSC_IOASCR_G6_IO1_Pos (20U) 14154 #define TSC_IOASCR_G6_IO1_Msk (0x1UL << TSC_IOASCR_G6_IO1_Pos) /*!< 0x00100000 */ 14155 #define TSC_IOASCR_G6_IO1 TSC_IOASCR_G6_IO1_Msk /*!<GROUP6_IO1 analog switch enable */ 14156 #define TSC_IOASCR_G6_IO2_Pos (21U) 14157 #define TSC_IOASCR_G6_IO2_Msk (0x1UL << TSC_IOASCR_G6_IO2_Pos) /*!< 0x00200000 */ 14158 #define TSC_IOASCR_G6_IO2 TSC_IOASCR_G6_IO2_Msk /*!<GROUP6_IO2 analog switch enable */ 14159 #define TSC_IOASCR_G6_IO3_Pos (22U) 14160 #define TSC_IOASCR_G6_IO3_Msk (0x1UL << TSC_IOASCR_G6_IO3_Pos) /*!< 0x00400000 */ 14161 #define TSC_IOASCR_G6_IO3 TSC_IOASCR_G6_IO3_Msk /*!<GROUP6_IO3 analog switch enable */ 14162 #define TSC_IOASCR_G6_IO4_Pos (23U) 14163 #define TSC_IOASCR_G6_IO4_Msk (0x1UL << TSC_IOASCR_G6_IO4_Pos) /*!< 0x00800000 */ 14164 #define TSC_IOASCR_G6_IO4 TSC_IOASCR_G6_IO4_Msk /*!<GROUP6_IO4 analog switch enable */ 14165 #define TSC_IOASCR_G7_IO1_Pos (24U) 14166 #define TSC_IOASCR_G7_IO1_Msk (0x1UL << TSC_IOASCR_G7_IO1_Pos) /*!< 0x01000000 */ 14167 #define TSC_IOASCR_G7_IO1 TSC_IOASCR_G7_IO1_Msk /*!<GROUP7_IO1 analog switch enable */ 14168 #define TSC_IOASCR_G7_IO2_Pos (25U) 14169 #define TSC_IOASCR_G7_IO2_Msk (0x1UL << TSC_IOASCR_G7_IO2_Pos) /*!< 0x02000000 */ 14170 #define TSC_IOASCR_G7_IO2 TSC_IOASCR_G7_IO2_Msk /*!<GROUP7_IO2 analog switch enable */ 14171 #define TSC_IOASCR_G7_IO3_Pos (26U) 14172 #define TSC_IOASCR_G7_IO3_Msk (0x1UL << TSC_IOASCR_G7_IO3_Pos) /*!< 0x04000000 */ 14173 #define TSC_IOASCR_G7_IO3 TSC_IOASCR_G7_IO3_Msk /*!<GROUP7_IO3 analog switch enable */ 14174 #define TSC_IOASCR_G7_IO4_Pos (27U) 14175 #define TSC_IOASCR_G7_IO4_Msk (0x1UL << TSC_IOASCR_G7_IO4_Pos) /*!< 0x08000000 */ 14176 #define TSC_IOASCR_G7_IO4 TSC_IOASCR_G7_IO4_Msk /*!<GROUP7_IO4 analog switch enable */ 14177 14178 /******************* Bit definition for TSC_IOSCR register ******************/ 14179 #define TSC_IOSCR_G1_IO1_Pos (0U) 14180 #define TSC_IOSCR_G1_IO1_Msk (0x1UL << TSC_IOSCR_G1_IO1_Pos) /*!< 0x00000001 */ 14181 #define TSC_IOSCR_G1_IO1 TSC_IOSCR_G1_IO1_Msk /*!<GROUP1_IO1 sampling mode */ 14182 #define TSC_IOSCR_G1_IO2_Pos (1U) 14183 #define TSC_IOSCR_G1_IO2_Msk (0x1UL << TSC_IOSCR_G1_IO2_Pos) /*!< 0x00000002 */ 14184 #define TSC_IOSCR_G1_IO2 TSC_IOSCR_G1_IO2_Msk /*!<GROUP1_IO2 sampling mode */ 14185 #define TSC_IOSCR_G1_IO3_Pos (2U) 14186 #define TSC_IOSCR_G1_IO3_Msk (0x1UL << TSC_IOSCR_G1_IO3_Pos) /*!< 0x00000004 */ 14187 #define TSC_IOSCR_G1_IO3 TSC_IOSCR_G1_IO3_Msk /*!<GROUP1_IO3 sampling mode */ 14188 #define TSC_IOSCR_G1_IO4_Pos (3U) 14189 #define TSC_IOSCR_G1_IO4_Msk (0x1UL << TSC_IOSCR_G1_IO4_Pos) /*!< 0x00000008 */ 14190 #define TSC_IOSCR_G1_IO4 TSC_IOSCR_G1_IO4_Msk /*!<GROUP1_IO4 sampling mode */ 14191 #define TSC_IOSCR_G2_IO1_Pos (4U) 14192 #define TSC_IOSCR_G2_IO1_Msk (0x1UL << TSC_IOSCR_G2_IO1_Pos) /*!< 0x00000010 */ 14193 #define TSC_IOSCR_G2_IO1 TSC_IOSCR_G2_IO1_Msk /*!<GROUP2_IO1 sampling mode */ 14194 #define TSC_IOSCR_G2_IO2_Pos (5U) 14195 #define TSC_IOSCR_G2_IO2_Msk (0x1UL << TSC_IOSCR_G2_IO2_Pos) /*!< 0x00000020 */ 14196 #define TSC_IOSCR_G2_IO2 TSC_IOSCR_G2_IO2_Msk /*!<GROUP2_IO2 sampling mode */ 14197 #define TSC_IOSCR_G2_IO3_Pos (6U) 14198 #define TSC_IOSCR_G2_IO3_Msk (0x1UL << TSC_IOSCR_G2_IO3_Pos) /*!< 0x00000040 */ 14199 #define TSC_IOSCR_G2_IO3 TSC_IOSCR_G2_IO3_Msk /*!<GROUP2_IO3 sampling mode */ 14200 #define TSC_IOSCR_G2_IO4_Pos (7U) 14201 #define TSC_IOSCR_G2_IO4_Msk (0x1UL << TSC_IOSCR_G2_IO4_Pos) /*!< 0x00000080 */ 14202 #define TSC_IOSCR_G2_IO4 TSC_IOSCR_G2_IO4_Msk /*!<GROUP2_IO4 sampling mode */ 14203 #define TSC_IOSCR_G3_IO1_Pos (8U) 14204 #define TSC_IOSCR_G3_IO1_Msk (0x1UL << TSC_IOSCR_G3_IO1_Pos) /*!< 0x00000100 */ 14205 #define TSC_IOSCR_G3_IO1 TSC_IOSCR_G3_IO1_Msk /*!<GROUP3_IO1 sampling mode */ 14206 #define TSC_IOSCR_G3_IO2_Pos (9U) 14207 #define TSC_IOSCR_G3_IO2_Msk (0x1UL << TSC_IOSCR_G3_IO2_Pos) /*!< 0x00000200 */ 14208 #define TSC_IOSCR_G3_IO2 TSC_IOSCR_G3_IO2_Msk /*!<GROUP3_IO2 sampling mode */ 14209 #define TSC_IOSCR_G3_IO3_Pos (10U) 14210 #define TSC_IOSCR_G3_IO3_Msk (0x1UL << TSC_IOSCR_G3_IO3_Pos) /*!< 0x00000400 */ 14211 #define TSC_IOSCR_G3_IO3 TSC_IOSCR_G3_IO3_Msk /*!<GROUP3_IO3 sampling mode */ 14212 #define TSC_IOSCR_G3_IO4_Pos (11U) 14213 #define TSC_IOSCR_G3_IO4_Msk (0x1UL << TSC_IOSCR_G3_IO4_Pos) /*!< 0x00000800 */ 14214 #define TSC_IOSCR_G3_IO4 TSC_IOSCR_G3_IO4_Msk /*!<GROUP3_IO4 sampling mode */ 14215 #define TSC_IOSCR_G4_IO1_Pos (12U) 14216 #define TSC_IOSCR_G4_IO1_Msk (0x1UL << TSC_IOSCR_G4_IO1_Pos) /*!< 0x00001000 */ 14217 #define TSC_IOSCR_G4_IO1 TSC_IOSCR_G4_IO1_Msk /*!<GROUP4_IO1 sampling mode */ 14218 #define TSC_IOSCR_G4_IO2_Pos (13U) 14219 #define TSC_IOSCR_G4_IO2_Msk (0x1UL << TSC_IOSCR_G4_IO2_Pos) /*!< 0x00002000 */ 14220 #define TSC_IOSCR_G4_IO2 TSC_IOSCR_G4_IO2_Msk /*!<GROUP4_IO2 sampling mode */ 14221 #define TSC_IOSCR_G4_IO3_Pos (14U) 14222 #define TSC_IOSCR_G4_IO3_Msk (0x1UL << TSC_IOSCR_G4_IO3_Pos) /*!< 0x00004000 */ 14223 #define TSC_IOSCR_G4_IO3 TSC_IOSCR_G4_IO3_Msk /*!<GROUP4_IO3 sampling mode */ 14224 #define TSC_IOSCR_G4_IO4_Pos (15U) 14225 #define TSC_IOSCR_G4_IO4_Msk (0x1UL << TSC_IOSCR_G4_IO4_Pos) /*!< 0x00008000 */ 14226 #define TSC_IOSCR_G4_IO4 TSC_IOSCR_G4_IO4_Msk /*!<GROUP4_IO4 sampling mode */ 14227 #define TSC_IOSCR_G5_IO1_Pos (16U) 14228 #define TSC_IOSCR_G5_IO1_Msk (0x1UL << TSC_IOSCR_G5_IO1_Pos) /*!< 0x00010000 */ 14229 #define TSC_IOSCR_G5_IO1 TSC_IOSCR_G5_IO1_Msk /*!<GROUP5_IO1 sampling mode */ 14230 #define TSC_IOSCR_G5_IO2_Pos (17U) 14231 #define TSC_IOSCR_G5_IO2_Msk (0x1UL << TSC_IOSCR_G5_IO2_Pos) /*!< 0x00020000 */ 14232 #define TSC_IOSCR_G5_IO2 TSC_IOSCR_G5_IO2_Msk /*!<GROUP5_IO2 sampling mode */ 14233 #define TSC_IOSCR_G5_IO3_Pos (18U) 14234 #define TSC_IOSCR_G5_IO3_Msk (0x1UL << TSC_IOSCR_G5_IO3_Pos) /*!< 0x00040000 */ 14235 #define TSC_IOSCR_G5_IO3 TSC_IOSCR_G5_IO3_Msk /*!<GROUP5_IO3 sampling mode */ 14236 #define TSC_IOSCR_G5_IO4_Pos (19U) 14237 #define TSC_IOSCR_G5_IO4_Msk (0x1UL << TSC_IOSCR_G5_IO4_Pos) /*!< 0x00080000 */ 14238 #define TSC_IOSCR_G5_IO4 TSC_IOSCR_G5_IO4_Msk /*!<GROUP5_IO4 sampling mode */ 14239 #define TSC_IOSCR_G6_IO1_Pos (20U) 14240 #define TSC_IOSCR_G6_IO1_Msk (0x1UL << TSC_IOSCR_G6_IO1_Pos) /*!< 0x00100000 */ 14241 #define TSC_IOSCR_G6_IO1 TSC_IOSCR_G6_IO1_Msk /*!<GROUP6_IO1 sampling mode */ 14242 #define TSC_IOSCR_G6_IO2_Pos (21U) 14243 #define TSC_IOSCR_G6_IO2_Msk (0x1UL << TSC_IOSCR_G6_IO2_Pos) /*!< 0x00200000 */ 14244 #define TSC_IOSCR_G6_IO2 TSC_IOSCR_G6_IO2_Msk /*!<GROUP6_IO2 sampling mode */ 14245 #define TSC_IOSCR_G6_IO3_Pos (22U) 14246 #define TSC_IOSCR_G6_IO3_Msk (0x1UL << TSC_IOSCR_G6_IO3_Pos) /*!< 0x00400000 */ 14247 #define TSC_IOSCR_G6_IO3 TSC_IOSCR_G6_IO3_Msk /*!<GROUP6_IO3 sampling mode */ 14248 #define TSC_IOSCR_G6_IO4_Pos (23U) 14249 #define TSC_IOSCR_G6_IO4_Msk (0x1UL << TSC_IOSCR_G6_IO4_Pos) /*!< 0x00800000 */ 14250 #define TSC_IOSCR_G6_IO4 TSC_IOSCR_G6_IO4_Msk /*!<GROUP6_IO4 sampling mode */ 14251 #define TSC_IOSCR_G7_IO1_Pos (24U) 14252 #define TSC_IOSCR_G7_IO1_Msk (0x1UL << TSC_IOSCR_G7_IO1_Pos) /*!< 0x01000000 */ 14253 #define TSC_IOSCR_G7_IO1 TSC_IOSCR_G7_IO1_Msk /*!<GROUP7_IO1 sampling mode */ 14254 #define TSC_IOSCR_G7_IO2_Pos (25U) 14255 #define TSC_IOSCR_G7_IO2_Msk (0x1UL << TSC_IOSCR_G7_IO2_Pos) /*!< 0x02000000 */ 14256 #define TSC_IOSCR_G7_IO2 TSC_IOSCR_G7_IO2_Msk /*!<GROUP7_IO2 sampling mode */ 14257 #define TSC_IOSCR_G7_IO3_Pos (26U) 14258 #define TSC_IOSCR_G7_IO3_Msk (0x1UL << TSC_IOSCR_G7_IO3_Pos) /*!< 0x04000000 */ 14259 #define TSC_IOSCR_G7_IO3 TSC_IOSCR_G7_IO3_Msk /*!<GROUP7_IO3 sampling mode */ 14260 #define TSC_IOSCR_G7_IO4_Pos (27U) 14261 #define TSC_IOSCR_G7_IO4_Msk (0x1UL << TSC_IOSCR_G7_IO4_Pos) /*!< 0x08000000 */ 14262 #define TSC_IOSCR_G7_IO4 TSC_IOSCR_G7_IO4_Msk /*!<GROUP7_IO4 sampling mode */ 14263 14264 /******************* Bit definition for TSC_IOCCR register ******************/ 14265 #define TSC_IOCCR_G1_IO1_Pos (0U) 14266 #define TSC_IOCCR_G1_IO1_Msk (0x1UL << TSC_IOCCR_G1_IO1_Pos) /*!< 0x00000001 */ 14267 #define TSC_IOCCR_G1_IO1 TSC_IOCCR_G1_IO1_Msk /*!<GROUP1_IO1 channel mode */ 14268 #define TSC_IOCCR_G1_IO2_Pos (1U) 14269 #define TSC_IOCCR_G1_IO2_Msk (0x1UL << TSC_IOCCR_G1_IO2_Pos) /*!< 0x00000002 */ 14270 #define TSC_IOCCR_G1_IO2 TSC_IOCCR_G1_IO2_Msk /*!<GROUP1_IO2 channel mode */ 14271 #define TSC_IOCCR_G1_IO3_Pos (2U) 14272 #define TSC_IOCCR_G1_IO3_Msk (0x1UL << TSC_IOCCR_G1_IO3_Pos) /*!< 0x00000004 */ 14273 #define TSC_IOCCR_G1_IO3 TSC_IOCCR_G1_IO3_Msk /*!<GROUP1_IO3 channel mode */ 14274 #define TSC_IOCCR_G1_IO4_Pos (3U) 14275 #define TSC_IOCCR_G1_IO4_Msk (0x1UL << TSC_IOCCR_G1_IO4_Pos) /*!< 0x00000008 */ 14276 #define TSC_IOCCR_G1_IO4 TSC_IOCCR_G1_IO4_Msk /*!<GROUP1_IO4 channel mode */ 14277 #define TSC_IOCCR_G2_IO1_Pos (4U) 14278 #define TSC_IOCCR_G2_IO1_Msk (0x1UL << TSC_IOCCR_G2_IO1_Pos) /*!< 0x00000010 */ 14279 #define TSC_IOCCR_G2_IO1 TSC_IOCCR_G2_IO1_Msk /*!<GROUP2_IO1 channel mode */ 14280 #define TSC_IOCCR_G2_IO2_Pos (5U) 14281 #define TSC_IOCCR_G2_IO2_Msk (0x1UL << TSC_IOCCR_G2_IO2_Pos) /*!< 0x00000020 */ 14282 #define TSC_IOCCR_G2_IO2 TSC_IOCCR_G2_IO2_Msk /*!<GROUP2_IO2 channel mode */ 14283 #define TSC_IOCCR_G2_IO3_Pos (6U) 14284 #define TSC_IOCCR_G2_IO3_Msk (0x1UL << TSC_IOCCR_G2_IO3_Pos) /*!< 0x00000040 */ 14285 #define TSC_IOCCR_G2_IO3 TSC_IOCCR_G2_IO3_Msk /*!<GROUP2_IO3 channel mode */ 14286 #define TSC_IOCCR_G2_IO4_Pos (7U) 14287 #define TSC_IOCCR_G2_IO4_Msk (0x1UL << TSC_IOCCR_G2_IO4_Pos) /*!< 0x00000080 */ 14288 #define TSC_IOCCR_G2_IO4 TSC_IOCCR_G2_IO4_Msk /*!<GROUP2_IO4 channel mode */ 14289 #define TSC_IOCCR_G3_IO1_Pos (8U) 14290 #define TSC_IOCCR_G3_IO1_Msk (0x1UL << TSC_IOCCR_G3_IO1_Pos) /*!< 0x00000100 */ 14291 #define TSC_IOCCR_G3_IO1 TSC_IOCCR_G3_IO1_Msk /*!<GROUP3_IO1 channel mode */ 14292 #define TSC_IOCCR_G3_IO2_Pos (9U) 14293 #define TSC_IOCCR_G3_IO2_Msk (0x1UL << TSC_IOCCR_G3_IO2_Pos) /*!< 0x00000200 */ 14294 #define TSC_IOCCR_G3_IO2 TSC_IOCCR_G3_IO2_Msk /*!<GROUP3_IO2 channel mode */ 14295 #define TSC_IOCCR_G3_IO3_Pos (10U) 14296 #define TSC_IOCCR_G3_IO3_Msk (0x1UL << TSC_IOCCR_G3_IO3_Pos) /*!< 0x00000400 */ 14297 #define TSC_IOCCR_G3_IO3 TSC_IOCCR_G3_IO3_Msk /*!<GROUP3_IO3 channel mode */ 14298 #define TSC_IOCCR_G3_IO4_Pos (11U) 14299 #define TSC_IOCCR_G3_IO4_Msk (0x1UL << TSC_IOCCR_G3_IO4_Pos) /*!< 0x00000800 */ 14300 #define TSC_IOCCR_G3_IO4 TSC_IOCCR_G3_IO4_Msk /*!<GROUP3_IO4 channel mode */ 14301 #define TSC_IOCCR_G4_IO1_Pos (12U) 14302 #define TSC_IOCCR_G4_IO1_Msk (0x1UL << TSC_IOCCR_G4_IO1_Pos) /*!< 0x00001000 */ 14303 #define TSC_IOCCR_G4_IO1 TSC_IOCCR_G4_IO1_Msk /*!<GROUP4_IO1 channel mode */ 14304 #define TSC_IOCCR_G4_IO2_Pos (13U) 14305 #define TSC_IOCCR_G4_IO2_Msk (0x1UL << TSC_IOCCR_G4_IO2_Pos) /*!< 0x00002000 */ 14306 #define TSC_IOCCR_G4_IO2 TSC_IOCCR_G4_IO2_Msk /*!<GROUP4_IO2 channel mode */ 14307 #define TSC_IOCCR_G4_IO3_Pos (14U) 14308 #define TSC_IOCCR_G4_IO3_Msk (0x1UL << TSC_IOCCR_G4_IO3_Pos) /*!< 0x00004000 */ 14309 #define TSC_IOCCR_G4_IO3 TSC_IOCCR_G4_IO3_Msk /*!<GROUP4_IO3 channel mode */ 14310 #define TSC_IOCCR_G4_IO4_Pos (15U) 14311 #define TSC_IOCCR_G4_IO4_Msk (0x1UL << TSC_IOCCR_G4_IO4_Pos) /*!< 0x00008000 */ 14312 #define TSC_IOCCR_G4_IO4 TSC_IOCCR_G4_IO4_Msk /*!<GROUP4_IO4 channel mode */ 14313 #define TSC_IOCCR_G5_IO1_Pos (16U) 14314 #define TSC_IOCCR_G5_IO1_Msk (0x1UL << TSC_IOCCR_G5_IO1_Pos) /*!< 0x00010000 */ 14315 #define TSC_IOCCR_G5_IO1 TSC_IOCCR_G5_IO1_Msk /*!<GROUP5_IO1 channel mode */ 14316 #define TSC_IOCCR_G5_IO2_Pos (17U) 14317 #define TSC_IOCCR_G5_IO2_Msk (0x1UL << TSC_IOCCR_G5_IO2_Pos) /*!< 0x00020000 */ 14318 #define TSC_IOCCR_G5_IO2 TSC_IOCCR_G5_IO2_Msk /*!<GROUP5_IO2 channel mode */ 14319 #define TSC_IOCCR_G5_IO3_Pos (18U) 14320 #define TSC_IOCCR_G5_IO3_Msk (0x1UL << TSC_IOCCR_G5_IO3_Pos) /*!< 0x00040000 */ 14321 #define TSC_IOCCR_G5_IO3 TSC_IOCCR_G5_IO3_Msk /*!<GROUP5_IO3 channel mode */ 14322 #define TSC_IOCCR_G5_IO4_Pos (19U) 14323 #define TSC_IOCCR_G5_IO4_Msk (0x1UL << TSC_IOCCR_G5_IO4_Pos) /*!< 0x00080000 */ 14324 #define TSC_IOCCR_G5_IO4 TSC_IOCCR_G5_IO4_Msk /*!<GROUP5_IO4 channel mode */ 14325 #define TSC_IOCCR_G6_IO1_Pos (20U) 14326 #define TSC_IOCCR_G6_IO1_Msk (0x1UL << TSC_IOCCR_G6_IO1_Pos) /*!< 0x00100000 */ 14327 #define TSC_IOCCR_G6_IO1 TSC_IOCCR_G6_IO1_Msk /*!<GROUP6_IO1 channel mode */ 14328 #define TSC_IOCCR_G6_IO2_Pos (21U) 14329 #define TSC_IOCCR_G6_IO2_Msk (0x1UL << TSC_IOCCR_G6_IO2_Pos) /*!< 0x00200000 */ 14330 #define TSC_IOCCR_G6_IO2 TSC_IOCCR_G6_IO2_Msk /*!<GROUP6_IO2 channel mode */ 14331 #define TSC_IOCCR_G6_IO3_Pos (22U) 14332 #define TSC_IOCCR_G6_IO3_Msk (0x1UL << TSC_IOCCR_G6_IO3_Pos) /*!< 0x00400000 */ 14333 #define TSC_IOCCR_G6_IO3 TSC_IOCCR_G6_IO3_Msk /*!<GROUP6_IO3 channel mode */ 14334 #define TSC_IOCCR_G6_IO4_Pos (23U) 14335 #define TSC_IOCCR_G6_IO4_Msk (0x1UL << TSC_IOCCR_G6_IO4_Pos) /*!< 0x00800000 */ 14336 #define TSC_IOCCR_G6_IO4 TSC_IOCCR_G6_IO4_Msk /*!<GROUP6_IO4 channel mode */ 14337 #define TSC_IOCCR_G7_IO1_Pos (24U) 14338 #define TSC_IOCCR_G7_IO1_Msk (0x1UL << TSC_IOCCR_G7_IO1_Pos) /*!< 0x01000000 */ 14339 #define TSC_IOCCR_G7_IO1 TSC_IOCCR_G7_IO1_Msk /*!<GROUP7_IO1 channel mode */ 14340 #define TSC_IOCCR_G7_IO2_Pos (25U) 14341 #define TSC_IOCCR_G7_IO2_Msk (0x1UL << TSC_IOCCR_G7_IO2_Pos) /*!< 0x02000000 */ 14342 #define TSC_IOCCR_G7_IO2 TSC_IOCCR_G7_IO2_Msk /*!<GROUP7_IO2 channel mode */ 14343 #define TSC_IOCCR_G7_IO3_Pos (26U) 14344 #define TSC_IOCCR_G7_IO3_Msk (0x1UL << TSC_IOCCR_G7_IO3_Pos) /*!< 0x04000000 */ 14345 #define TSC_IOCCR_G7_IO3 TSC_IOCCR_G7_IO3_Msk /*!<GROUP7_IO3 channel mode */ 14346 #define TSC_IOCCR_G7_IO4_Pos (27U) 14347 #define TSC_IOCCR_G7_IO4_Msk (0x1UL << TSC_IOCCR_G7_IO4_Pos) /*!< 0x08000000 */ 14348 #define TSC_IOCCR_G7_IO4 TSC_IOCCR_G7_IO4_Msk /*!<GROUP7_IO4 channel mode */ 14349 14350 /******************* Bit definition for TSC_IOGCSR register *****************/ 14351 #define TSC_IOGCSR_G1E_Pos (0U) 14352 #define TSC_IOGCSR_G1E_Msk (0x1UL << TSC_IOGCSR_G1E_Pos) /*!< 0x00000001 */ 14353 #define TSC_IOGCSR_G1E TSC_IOGCSR_G1E_Msk /*!<Analog IO GROUP1 enable */ 14354 #define TSC_IOGCSR_G2E_Pos (1U) 14355 #define TSC_IOGCSR_G2E_Msk (0x1UL << TSC_IOGCSR_G2E_Pos) /*!< 0x00000002 */ 14356 #define TSC_IOGCSR_G2E TSC_IOGCSR_G2E_Msk /*!<Analog IO GROUP2 enable */ 14357 #define TSC_IOGCSR_G3E_Pos (2U) 14358 #define TSC_IOGCSR_G3E_Msk (0x1UL << TSC_IOGCSR_G3E_Pos) /*!< 0x00000004 */ 14359 #define TSC_IOGCSR_G3E TSC_IOGCSR_G3E_Msk /*!<Analog IO GROUP3 enable */ 14360 #define TSC_IOGCSR_G4E_Pos (3U) 14361 #define TSC_IOGCSR_G4E_Msk (0x1UL << TSC_IOGCSR_G4E_Pos) /*!< 0x00000008 */ 14362 #define TSC_IOGCSR_G4E TSC_IOGCSR_G4E_Msk /*!<Analog IO GROUP4 enable */ 14363 #define TSC_IOGCSR_G5E_Pos (4U) 14364 #define TSC_IOGCSR_G5E_Msk (0x1UL << TSC_IOGCSR_G5E_Pos) /*!< 0x00000010 */ 14365 #define TSC_IOGCSR_G5E TSC_IOGCSR_G5E_Msk /*!<Analog IO GROUP5 enable */ 14366 #define TSC_IOGCSR_G6E_Pos (5U) 14367 #define TSC_IOGCSR_G6E_Msk (0x1UL << TSC_IOGCSR_G6E_Pos) /*!< 0x00000020 */ 14368 #define TSC_IOGCSR_G6E TSC_IOGCSR_G6E_Msk /*!<Analog IO GROUP6 enable */ 14369 #define TSC_IOGCSR_G7E_Pos (6U) 14370 #define TSC_IOGCSR_G7E_Msk (0x1UL << TSC_IOGCSR_G7E_Pos) /*!< 0x00000040 */ 14371 #define TSC_IOGCSR_G7E TSC_IOGCSR_G7E_Msk /*!<Analog IO GROUP7 enable */ 14372 #define TSC_IOGCSR_G1S_Pos (16U) 14373 #define TSC_IOGCSR_G1S_Msk (0x1UL << TSC_IOGCSR_G1S_Pos) /*!< 0x00010000 */ 14374 #define TSC_IOGCSR_G1S TSC_IOGCSR_G1S_Msk /*!<Analog IO GROUP1 status */ 14375 #define TSC_IOGCSR_G2S_Pos (17U) 14376 #define TSC_IOGCSR_G2S_Msk (0x1UL << TSC_IOGCSR_G2S_Pos) /*!< 0x00020000 */ 14377 #define TSC_IOGCSR_G2S TSC_IOGCSR_G2S_Msk /*!<Analog IO GROUP2 status */ 14378 #define TSC_IOGCSR_G3S_Pos (18U) 14379 #define TSC_IOGCSR_G3S_Msk (0x1UL << TSC_IOGCSR_G3S_Pos) /*!< 0x00040000 */ 14380 #define TSC_IOGCSR_G3S TSC_IOGCSR_G3S_Msk /*!<Analog IO GROUP3 status */ 14381 #define TSC_IOGCSR_G4S_Pos (19U) 14382 #define TSC_IOGCSR_G4S_Msk (0x1UL << TSC_IOGCSR_G4S_Pos) /*!< 0x00080000 */ 14383 #define TSC_IOGCSR_G4S TSC_IOGCSR_G4S_Msk /*!<Analog IO GROUP4 status */ 14384 #define TSC_IOGCSR_G5S_Pos (20U) 14385 #define TSC_IOGCSR_G5S_Msk (0x1UL << TSC_IOGCSR_G5S_Pos) /*!< 0x00100000 */ 14386 #define TSC_IOGCSR_G5S TSC_IOGCSR_G5S_Msk /*!<Analog IO GROUP5 status */ 14387 #define TSC_IOGCSR_G6S_Pos (21U) 14388 #define TSC_IOGCSR_G6S_Msk (0x1UL << TSC_IOGCSR_G6S_Pos) /*!< 0x00200000 */ 14389 #define TSC_IOGCSR_G6S TSC_IOGCSR_G6S_Msk /*!<Analog IO GROUP6 status */ 14390 #define TSC_IOGCSR_G7S_Pos (22U) 14391 #define TSC_IOGCSR_G7S_Msk (0x1UL << TSC_IOGCSR_G7S_Pos) /*!< 0x00400000 */ 14392 #define TSC_IOGCSR_G7S TSC_IOGCSR_G7S_Msk /*!<Analog IO GROUP7 status */ 14393 14394 /******************* Bit definition for TSC_IOGXCR register *****************/ 14395 #define TSC_IOGXCR_CNT_Pos (0U) 14396 #define TSC_IOGXCR_CNT_Msk (0x3FFFUL << TSC_IOGXCR_CNT_Pos) /*!< 0x00003FFF */ 14397 #define TSC_IOGXCR_CNT TSC_IOGXCR_CNT_Msk /*!<CNT[13:0] bits (Counter value) */ 14398 14399 /******************************************************************************/ 14400 /* */ 14401 /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */ 14402 /* */ 14403 /******************************************************************************/ 14404 14405 /* 14406 * @brief Specific device feature definitions (not present on all devices in the STM32L4 series) 14407 */ 14408 #define USART_TCBGT_SUPPORT 14409 14410 /****************** Bit definition for USART_CR1 register *******************/ 14411 #define USART_CR1_UE_Pos (0U) 14412 #define USART_CR1_UE_Msk (0x1UL << USART_CR1_UE_Pos) /*!< 0x00000001 */ 14413 #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */ 14414 #define USART_CR1_UESM_Pos (1U) 14415 #define USART_CR1_UESM_Msk (0x1UL << USART_CR1_UESM_Pos) /*!< 0x00000002 */ 14416 #define USART_CR1_UESM USART_CR1_UESM_Msk /*!< USART Enable in STOP Mode */ 14417 #define USART_CR1_RE_Pos (2U) 14418 #define USART_CR1_RE_Msk (0x1UL << USART_CR1_RE_Pos) /*!< 0x00000004 */ 14419 #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */ 14420 #define USART_CR1_TE_Pos (3U) 14421 #define USART_CR1_TE_Msk (0x1UL << USART_CR1_TE_Pos) /*!< 0x00000008 */ 14422 #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */ 14423 #define USART_CR1_IDLEIE_Pos (4U) 14424 #define USART_CR1_IDLEIE_Msk (0x1UL << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */ 14425 #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */ 14426 #define USART_CR1_RXNEIE_Pos (5U) 14427 #define USART_CR1_RXNEIE_Msk (0x1UL << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */ 14428 #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */ 14429 #define USART_CR1_TCIE_Pos (6U) 14430 #define USART_CR1_TCIE_Msk (0x1UL << USART_CR1_TCIE_Pos) /*!< 0x00000040 */ 14431 #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */ 14432 #define USART_CR1_TXEIE_Pos (7U) 14433 #define USART_CR1_TXEIE_Msk (0x1UL << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */ 14434 #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< TXE Interrupt Enable */ 14435 #define USART_CR1_PEIE_Pos (8U) 14436 #define USART_CR1_PEIE_Msk (0x1UL << USART_CR1_PEIE_Pos) /*!< 0x00000100 */ 14437 #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */ 14438 #define USART_CR1_PS_Pos (9U) 14439 #define USART_CR1_PS_Msk (0x1UL << USART_CR1_PS_Pos) /*!< 0x00000200 */ 14440 #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */ 14441 #define USART_CR1_PCE_Pos (10U) 14442 #define USART_CR1_PCE_Msk (0x1UL << USART_CR1_PCE_Pos) /*!< 0x00000400 */ 14443 #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */ 14444 #define USART_CR1_WAKE_Pos (11U) 14445 #define USART_CR1_WAKE_Msk (0x1UL << USART_CR1_WAKE_Pos) /*!< 0x00000800 */ 14446 #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Receiver Wakeup method */ 14447 #define USART_CR1_M_Pos (12U) 14448 #define USART_CR1_M_Msk (0x10001UL << USART_CR1_M_Pos) /*!< 0x10001000 */ 14449 #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */ 14450 #define USART_CR1_M0_Pos (12U) 14451 #define USART_CR1_M0_Msk (0x1UL << USART_CR1_M0_Pos) /*!< 0x00001000 */ 14452 #define USART_CR1_M0 USART_CR1_M0_Msk /*!< Word length - Bit 0 */ 14453 #define USART_CR1_MME_Pos (13U) 14454 #define USART_CR1_MME_Msk (0x1UL << USART_CR1_MME_Pos) /*!< 0x00002000 */ 14455 #define USART_CR1_MME USART_CR1_MME_Msk /*!< Mute Mode Enable */ 14456 #define USART_CR1_CMIE_Pos (14U) 14457 #define USART_CR1_CMIE_Msk (0x1UL << USART_CR1_CMIE_Pos) /*!< 0x00004000 */ 14458 #define USART_CR1_CMIE USART_CR1_CMIE_Msk /*!< Character match interrupt enable */ 14459 #define USART_CR1_OVER8_Pos (15U) 14460 #define USART_CR1_OVER8_Msk (0x1UL << USART_CR1_OVER8_Pos) /*!< 0x00008000 */ 14461 #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!< Oversampling by 8-bit or 16-bit mode */ 14462 #define USART_CR1_DEDT_Pos (16U) 14463 #define USART_CR1_DEDT_Msk (0x1FUL << USART_CR1_DEDT_Pos) /*!< 0x001F0000 */ 14464 #define USART_CR1_DEDT USART_CR1_DEDT_Msk /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */ 14465 #define USART_CR1_DEDT_0 (0x01UL << USART_CR1_DEDT_Pos) /*!< 0x00010000 */ 14466 #define USART_CR1_DEDT_1 (0x02UL << USART_CR1_DEDT_Pos) /*!< 0x00020000 */ 14467 #define USART_CR1_DEDT_2 (0x04UL << USART_CR1_DEDT_Pos) /*!< 0x00040000 */ 14468 #define USART_CR1_DEDT_3 (0x08UL << USART_CR1_DEDT_Pos) /*!< 0x00080000 */ 14469 #define USART_CR1_DEDT_4 (0x10UL << USART_CR1_DEDT_Pos) /*!< 0x00100000 */ 14470 #define USART_CR1_DEAT_Pos (21U) 14471 #define USART_CR1_DEAT_Msk (0x1FUL << USART_CR1_DEAT_Pos) /*!< 0x03E00000 */ 14472 #define USART_CR1_DEAT USART_CR1_DEAT_Msk /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */ 14473 #define USART_CR1_DEAT_0 (0x01UL << USART_CR1_DEAT_Pos) /*!< 0x00200000 */ 14474 #define USART_CR1_DEAT_1 (0x02UL << USART_CR1_DEAT_Pos) /*!< 0x00400000 */ 14475 #define USART_CR1_DEAT_2 (0x04UL << USART_CR1_DEAT_Pos) /*!< 0x00800000 */ 14476 #define USART_CR1_DEAT_3 (0x08UL << USART_CR1_DEAT_Pos) /*!< 0x01000000 */ 14477 #define USART_CR1_DEAT_4 (0x10UL << USART_CR1_DEAT_Pos) /*!< 0x02000000 */ 14478 #define USART_CR1_RTOIE_Pos (26U) 14479 #define USART_CR1_RTOIE_Msk (0x1UL << USART_CR1_RTOIE_Pos) /*!< 0x04000000 */ 14480 #define USART_CR1_RTOIE USART_CR1_RTOIE_Msk /*!< Receive Time Out interrupt enable */ 14481 #define USART_CR1_EOBIE_Pos (27U) 14482 #define USART_CR1_EOBIE_Msk (0x1UL << USART_CR1_EOBIE_Pos) /*!< 0x08000000 */ 14483 #define USART_CR1_EOBIE USART_CR1_EOBIE_Msk /*!< End of Block interrupt enable */ 14484 #define USART_CR1_M1_Pos (28U) 14485 #define USART_CR1_M1_Msk (0x1UL << USART_CR1_M1_Pos) /*!< 0x10000000 */ 14486 #define USART_CR1_M1 USART_CR1_M1_Msk /*!< Word length - Bit 1 */ 14487 14488 /****************** Bit definition for USART_CR2 register *******************/ 14489 #define USART_CR2_ADDM7_Pos (4U) 14490 #define USART_CR2_ADDM7_Msk (0x1UL << USART_CR2_ADDM7_Pos) /*!< 0x00000010 */ 14491 #define USART_CR2_ADDM7 USART_CR2_ADDM7_Msk /*!< 7-bit or 4-bit Address Detection */ 14492 #define USART_CR2_LBDL_Pos (5U) 14493 #define USART_CR2_LBDL_Msk (0x1UL << USART_CR2_LBDL_Pos) /*!< 0x00000020 */ 14494 #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */ 14495 #define USART_CR2_LBDIE_Pos (6U) 14496 #define USART_CR2_LBDIE_Msk (0x1UL << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */ 14497 #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */ 14498 #define USART_CR2_LBCL_Pos (8U) 14499 #define USART_CR2_LBCL_Msk (0x1UL << USART_CR2_LBCL_Pos) /*!< 0x00000100 */ 14500 #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */ 14501 #define USART_CR2_CPHA_Pos (9U) 14502 #define USART_CR2_CPHA_Msk (0x1UL << USART_CR2_CPHA_Pos) /*!< 0x00000200 */ 14503 #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */ 14504 #define USART_CR2_CPOL_Pos (10U) 14505 #define USART_CR2_CPOL_Msk (0x1UL << USART_CR2_CPOL_Pos) /*!< 0x00000400 */ 14506 #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */ 14507 #define USART_CR2_CLKEN_Pos (11U) 14508 #define USART_CR2_CLKEN_Msk (0x1UL << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */ 14509 #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */ 14510 #define USART_CR2_STOP_Pos (12U) 14511 #define USART_CR2_STOP_Msk (0x3UL << USART_CR2_STOP_Pos) /*!< 0x00003000 */ 14512 #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */ 14513 #define USART_CR2_STOP_0 (0x1UL << USART_CR2_STOP_Pos) /*!< 0x00001000 */ 14514 #define USART_CR2_STOP_1 (0x2UL << USART_CR2_STOP_Pos) /*!< 0x00002000 */ 14515 #define USART_CR2_LINEN_Pos (14U) 14516 #define USART_CR2_LINEN_Msk (0x1UL << USART_CR2_LINEN_Pos) /*!< 0x00004000 */ 14517 #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */ 14518 #define USART_CR2_SWAP_Pos (15U) 14519 #define USART_CR2_SWAP_Msk (0x1UL << USART_CR2_SWAP_Pos) /*!< 0x00008000 */ 14520 #define USART_CR2_SWAP USART_CR2_SWAP_Msk /*!< SWAP TX/RX pins */ 14521 #define USART_CR2_RXINV_Pos (16U) 14522 #define USART_CR2_RXINV_Msk (0x1UL << USART_CR2_RXINV_Pos) /*!< 0x00010000 */ 14523 #define USART_CR2_RXINV USART_CR2_RXINV_Msk /*!< RX pin active level inversion */ 14524 #define USART_CR2_TXINV_Pos (17U) 14525 #define USART_CR2_TXINV_Msk (0x1UL << USART_CR2_TXINV_Pos) /*!< 0x00020000 */ 14526 #define USART_CR2_TXINV USART_CR2_TXINV_Msk /*!< TX pin active level inversion */ 14527 #define USART_CR2_DATAINV_Pos (18U) 14528 #define USART_CR2_DATAINV_Msk (0x1UL << USART_CR2_DATAINV_Pos) /*!< 0x00040000 */ 14529 #define USART_CR2_DATAINV USART_CR2_DATAINV_Msk /*!< Binary data inversion */ 14530 #define USART_CR2_MSBFIRST_Pos (19U) 14531 #define USART_CR2_MSBFIRST_Msk (0x1UL << USART_CR2_MSBFIRST_Pos) /*!< 0x00080000 */ 14532 #define USART_CR2_MSBFIRST USART_CR2_MSBFIRST_Msk /*!< Most Significant Bit First */ 14533 #define USART_CR2_ABREN_Pos (20U) 14534 #define USART_CR2_ABREN_Msk (0x1UL << USART_CR2_ABREN_Pos) /*!< 0x00100000 */ 14535 #define USART_CR2_ABREN USART_CR2_ABREN_Msk /*!< Auto Baud-Rate Enable*/ 14536 #define USART_CR2_ABRMODE_Pos (21U) 14537 #define USART_CR2_ABRMODE_Msk (0x3UL << USART_CR2_ABRMODE_Pos) /*!< 0x00600000 */ 14538 #define USART_CR2_ABRMODE USART_CR2_ABRMODE_Msk /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */ 14539 #define USART_CR2_ABRMODE_0 (0x1UL << USART_CR2_ABRMODE_Pos) /*!< 0x00200000 */ 14540 #define USART_CR2_ABRMODE_1 (0x2UL << USART_CR2_ABRMODE_Pos) /*!< 0x00400000 */ 14541 #define USART_CR2_RTOEN_Pos (23U) 14542 #define USART_CR2_RTOEN_Msk (0x1UL << USART_CR2_RTOEN_Pos) /*!< 0x00800000 */ 14543 #define USART_CR2_RTOEN USART_CR2_RTOEN_Msk /*!< Receiver Time-Out enable */ 14544 #define USART_CR2_ADD_Pos (24U) 14545 #define USART_CR2_ADD_Msk (0xFFUL << USART_CR2_ADD_Pos) /*!< 0xFF000000 */ 14546 #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */ 14547 14548 /****************** Bit definition for USART_CR3 register *******************/ 14549 #define USART_CR3_EIE_Pos (0U) 14550 #define USART_CR3_EIE_Msk (0x1UL << USART_CR3_EIE_Pos) /*!< 0x00000001 */ 14551 #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */ 14552 #define USART_CR3_IREN_Pos (1U) 14553 #define USART_CR3_IREN_Msk (0x1UL << USART_CR3_IREN_Pos) /*!< 0x00000002 */ 14554 #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */ 14555 #define USART_CR3_IRLP_Pos (2U) 14556 #define USART_CR3_IRLP_Msk (0x1UL << USART_CR3_IRLP_Pos) /*!< 0x00000004 */ 14557 #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */ 14558 #define USART_CR3_HDSEL_Pos (3U) 14559 #define USART_CR3_HDSEL_Msk (0x1UL << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */ 14560 #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */ 14561 #define USART_CR3_NACK_Pos (4U) 14562 #define USART_CR3_NACK_Msk (0x1UL << USART_CR3_NACK_Pos) /*!< 0x00000010 */ 14563 #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< SmartCard NACK enable */ 14564 #define USART_CR3_SCEN_Pos (5U) 14565 #define USART_CR3_SCEN_Msk (0x1UL << USART_CR3_SCEN_Pos) /*!< 0x00000020 */ 14566 #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< SmartCard mode enable */ 14567 #define USART_CR3_DMAR_Pos (6U) 14568 #define USART_CR3_DMAR_Msk (0x1UL << USART_CR3_DMAR_Pos) /*!< 0x00000040 */ 14569 #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */ 14570 #define USART_CR3_DMAT_Pos (7U) 14571 #define USART_CR3_DMAT_Msk (0x1UL << USART_CR3_DMAT_Pos) /*!< 0x00000080 */ 14572 #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */ 14573 #define USART_CR3_RTSE_Pos (8U) 14574 #define USART_CR3_RTSE_Msk (0x1UL << USART_CR3_RTSE_Pos) /*!< 0x00000100 */ 14575 #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */ 14576 #define USART_CR3_CTSE_Pos (9U) 14577 #define USART_CR3_CTSE_Msk (0x1UL << USART_CR3_CTSE_Pos) /*!< 0x00000200 */ 14578 #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */ 14579 #define USART_CR3_CTSIE_Pos (10U) 14580 #define USART_CR3_CTSIE_Msk (0x1UL << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */ 14581 #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */ 14582 #define USART_CR3_ONEBIT_Pos (11U) 14583 #define USART_CR3_ONEBIT_Msk (0x1UL << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */ 14584 #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!< One sample bit method enable */ 14585 #define USART_CR3_OVRDIS_Pos (12U) 14586 #define USART_CR3_OVRDIS_Msk (0x1UL << USART_CR3_OVRDIS_Pos) /*!< 0x00001000 */ 14587 #define USART_CR3_OVRDIS USART_CR3_OVRDIS_Msk /*!< Overrun Disable */ 14588 #define USART_CR3_DDRE_Pos (13U) 14589 #define USART_CR3_DDRE_Msk (0x1UL << USART_CR3_DDRE_Pos) /*!< 0x00002000 */ 14590 #define USART_CR3_DDRE USART_CR3_DDRE_Msk /*!< DMA Disable on Reception Error */ 14591 #define USART_CR3_DEM_Pos (14U) 14592 #define USART_CR3_DEM_Msk (0x1UL << USART_CR3_DEM_Pos) /*!< 0x00004000 */ 14593 #define USART_CR3_DEM USART_CR3_DEM_Msk /*!< Driver Enable Mode */ 14594 #define USART_CR3_DEP_Pos (15U) 14595 #define USART_CR3_DEP_Msk (0x1UL << USART_CR3_DEP_Pos) /*!< 0x00008000 */ 14596 #define USART_CR3_DEP USART_CR3_DEP_Msk /*!< Driver Enable Polarity Selection */ 14597 #define USART_CR3_SCARCNT_Pos (17U) 14598 #define USART_CR3_SCARCNT_Msk (0x7UL << USART_CR3_SCARCNT_Pos) /*!< 0x000E0000 */ 14599 #define USART_CR3_SCARCNT USART_CR3_SCARCNT_Msk /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */ 14600 #define USART_CR3_SCARCNT_0 (0x1UL << USART_CR3_SCARCNT_Pos) /*!< 0x00020000 */ 14601 #define USART_CR3_SCARCNT_1 (0x2UL << USART_CR3_SCARCNT_Pos) /*!< 0x00040000 */ 14602 #define USART_CR3_SCARCNT_2 (0x4UL << USART_CR3_SCARCNT_Pos) /*!< 0x00080000 */ 14603 #define USART_CR3_WUS_Pos (20U) 14604 #define USART_CR3_WUS_Msk (0x3UL << USART_CR3_WUS_Pos) /*!< 0x00300000 */ 14605 #define USART_CR3_WUS USART_CR3_WUS_Msk /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */ 14606 #define USART_CR3_WUS_0 (0x1UL << USART_CR3_WUS_Pos) /*!< 0x00100000 */ 14607 #define USART_CR3_WUS_1 (0x2UL << USART_CR3_WUS_Pos) /*!< 0x00200000 */ 14608 #define USART_CR3_WUFIE_Pos (22U) 14609 #define USART_CR3_WUFIE_Msk (0x1UL << USART_CR3_WUFIE_Pos) /*!< 0x00400000 */ 14610 #define USART_CR3_WUFIE USART_CR3_WUFIE_Msk /*!< Wake Up Interrupt Enable */ 14611 #define USART_CR3_UCESM_Pos (23U) 14612 #define USART_CR3_UCESM_Msk (0x1UL << USART_CR3_UCESM_Pos) /*!< 0x02000000 */ 14613 #define USART_CR3_UCESM USART_CR3_UCESM_Msk /*!< USART Clock enable in Stop mode */ 14614 #define USART_CR3_TCBGTIE_Pos (24U) 14615 #define USART_CR3_TCBGTIE_Msk (0x1UL << USART_CR3_TCBGTIE_Pos) /*!< 0x01000000 */ 14616 #define USART_CR3_TCBGTIE USART_CR3_TCBGTIE_Msk /*!< Transmission Complete Before Guard Time Interrupt Enable */ 14617 14618 /****************** Bit definition for USART_BRR register *******************/ 14619 #define USART_BRR_DIV_FRACTION_Pos (0U) 14620 #define USART_BRR_DIV_FRACTION_Msk (0xFUL << USART_BRR_DIV_FRACTION_Pos) /*!< 0x0000000F */ 14621 #define USART_BRR_DIV_FRACTION USART_BRR_DIV_FRACTION_Msk /*!< Fraction of USARTDIV */ 14622 #define USART_BRR_DIV_MANTISSA_Pos (4U) 14623 #define USART_BRR_DIV_MANTISSA_Msk (0xFFFUL << USART_BRR_DIV_MANTISSA_Pos) /*!< 0x0000FFF0 */ 14624 #define USART_BRR_DIV_MANTISSA USART_BRR_DIV_MANTISSA_Msk /*!< Mantissa of USARTDIV */ 14625 14626 /****************** Bit definition for USART_GTPR register ******************/ 14627 #define USART_GTPR_PSC_Pos (0U) 14628 #define USART_GTPR_PSC_Msk (0xFFUL << USART_GTPR_PSC_Pos) /*!< 0x000000FF */ 14629 #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */ 14630 #define USART_GTPR_GT_Pos (8U) 14631 #define USART_GTPR_GT_Msk (0xFFUL << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */ 14632 #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< GT[7:0] bits (Guard time value) */ 14633 14634 /******************* Bit definition for USART_RTOR register *****************/ 14635 #define USART_RTOR_RTO_Pos (0U) 14636 #define USART_RTOR_RTO_Msk (0xFFFFFFUL << USART_RTOR_RTO_Pos) /*!< 0x00FFFFFF */ 14637 #define USART_RTOR_RTO USART_RTOR_RTO_Msk /*!< Receiver Time Out Value */ 14638 #define USART_RTOR_BLEN_Pos (24U) 14639 #define USART_RTOR_BLEN_Msk (0xFFUL << USART_RTOR_BLEN_Pos) /*!< 0xFF000000 */ 14640 #define USART_RTOR_BLEN USART_RTOR_BLEN_Msk /*!< Block Length */ 14641 14642 /******************* Bit definition for USART_RQR register ******************/ 14643 #define USART_RQR_ABRRQ_Pos (0U) 14644 #define USART_RQR_ABRRQ_Msk (0x1UL << USART_RQR_ABRRQ_Pos) /*!< 0x00000001 */ 14645 #define USART_RQR_ABRRQ USART_RQR_ABRRQ_Msk /*!< Auto-Baud Rate Request */ 14646 #define USART_RQR_SBKRQ_Pos (1U) 14647 #define USART_RQR_SBKRQ_Msk (0x1UL << USART_RQR_SBKRQ_Pos) /*!< 0x00000002 */ 14648 #define USART_RQR_SBKRQ USART_RQR_SBKRQ_Msk /*!< Send Break Request */ 14649 #define USART_RQR_MMRQ_Pos (2U) 14650 #define USART_RQR_MMRQ_Msk (0x1UL << USART_RQR_MMRQ_Pos) /*!< 0x00000004 */ 14651 #define USART_RQR_MMRQ USART_RQR_MMRQ_Msk /*!< Mute Mode Request */ 14652 #define USART_RQR_RXFRQ_Pos (3U) 14653 #define USART_RQR_RXFRQ_Msk (0x1UL << USART_RQR_RXFRQ_Pos) /*!< 0x00000008 */ 14654 #define USART_RQR_RXFRQ USART_RQR_RXFRQ_Msk /*!< Receive Data flush Request */ 14655 #define USART_RQR_TXFRQ_Pos (4U) 14656 #define USART_RQR_TXFRQ_Msk (0x1UL << USART_RQR_TXFRQ_Pos) /*!< 0x00000010 */ 14657 #define USART_RQR_TXFRQ USART_RQR_TXFRQ_Msk /*!< Transmit data flush Request */ 14658 14659 /******************* Bit definition for USART_ISR register ******************/ 14660 #define USART_ISR_PE_Pos (0U) 14661 #define USART_ISR_PE_Msk (0x1UL << USART_ISR_PE_Pos) /*!< 0x00000001 */ 14662 #define USART_ISR_PE USART_ISR_PE_Msk /*!< Parity Error */ 14663 #define USART_ISR_FE_Pos (1U) 14664 #define USART_ISR_FE_Msk (0x1UL << USART_ISR_FE_Pos) /*!< 0x00000002 */ 14665 #define USART_ISR_FE USART_ISR_FE_Msk /*!< Framing Error */ 14666 #define USART_ISR_NE_Pos (2U) 14667 #define USART_ISR_NE_Msk (0x1UL << USART_ISR_NE_Pos) /*!< 0x00000004 */ 14668 #define USART_ISR_NE USART_ISR_NE_Msk /*!< Noise Error detected Flag */ 14669 #define USART_ISR_ORE_Pos (3U) 14670 #define USART_ISR_ORE_Msk (0x1UL << USART_ISR_ORE_Pos) /*!< 0x00000008 */ 14671 #define USART_ISR_ORE USART_ISR_ORE_Msk /*!< OverRun Error */ 14672 #define USART_ISR_IDLE_Pos (4U) 14673 #define USART_ISR_IDLE_Msk (0x1UL << USART_ISR_IDLE_Pos) /*!< 0x00000010 */ 14674 #define USART_ISR_IDLE USART_ISR_IDLE_Msk /*!< IDLE line detected */ 14675 #define USART_ISR_RXNE_Pos (5U) 14676 #define USART_ISR_RXNE_Msk (0x1UL << USART_ISR_RXNE_Pos) /*!< 0x00000020 */ 14677 #define USART_ISR_RXNE USART_ISR_RXNE_Msk /*!< Read Data Register Not Empty */ 14678 #define USART_ISR_TC_Pos (6U) 14679 #define USART_ISR_TC_Msk (0x1UL << USART_ISR_TC_Pos) /*!< 0x00000040 */ 14680 #define USART_ISR_TC USART_ISR_TC_Msk /*!< Transmission Complete */ 14681 #define USART_ISR_TXE_Pos (7U) 14682 #define USART_ISR_TXE_Msk (0x1UL << USART_ISR_TXE_Pos) /*!< 0x00000080 */ 14683 #define USART_ISR_TXE USART_ISR_TXE_Msk /*!< Transmit Data Register Empty */ 14684 #define USART_ISR_LBDF_Pos (8U) 14685 #define USART_ISR_LBDF_Msk (0x1UL << USART_ISR_LBDF_Pos) /*!< 0x00000100 */ 14686 #define USART_ISR_LBDF USART_ISR_LBDF_Msk /*!< LIN Break Detection Flag */ 14687 #define USART_ISR_CTSIF_Pos (9U) 14688 #define USART_ISR_CTSIF_Msk (0x1UL << USART_ISR_CTSIF_Pos) /*!< 0x00000200 */ 14689 #define USART_ISR_CTSIF USART_ISR_CTSIF_Msk /*!< CTS interrupt flag */ 14690 #define USART_ISR_CTS_Pos (10U) 14691 #define USART_ISR_CTS_Msk (0x1UL << USART_ISR_CTS_Pos) /*!< 0x00000400 */ 14692 #define USART_ISR_CTS USART_ISR_CTS_Msk /*!< CTS flag */ 14693 #define USART_ISR_RTOF_Pos (11U) 14694 #define USART_ISR_RTOF_Msk (0x1UL << USART_ISR_RTOF_Pos) /*!< 0x00000800 */ 14695 #define USART_ISR_RTOF USART_ISR_RTOF_Msk /*!< Receiver Time Out */ 14696 #define USART_ISR_EOBF_Pos (12U) 14697 #define USART_ISR_EOBF_Msk (0x1UL << USART_ISR_EOBF_Pos) /*!< 0x00001000 */ 14698 #define USART_ISR_EOBF USART_ISR_EOBF_Msk /*!< End Of Block Flag */ 14699 #define USART_ISR_ABRE_Pos (14U) 14700 #define USART_ISR_ABRE_Msk (0x1UL << USART_ISR_ABRE_Pos) /*!< 0x00004000 */ 14701 #define USART_ISR_ABRE USART_ISR_ABRE_Msk /*!< Auto-Baud Rate Error */ 14702 #define USART_ISR_ABRF_Pos (15U) 14703 #define USART_ISR_ABRF_Msk (0x1UL << USART_ISR_ABRF_Pos) /*!< 0x00008000 */ 14704 #define USART_ISR_ABRF USART_ISR_ABRF_Msk /*!< Auto-Baud Rate Flag */ 14705 #define USART_ISR_BUSY_Pos (16U) 14706 #define USART_ISR_BUSY_Msk (0x1UL << USART_ISR_BUSY_Pos) /*!< 0x00010000 */ 14707 #define USART_ISR_BUSY USART_ISR_BUSY_Msk /*!< Busy Flag */ 14708 #define USART_ISR_CMF_Pos (17U) 14709 #define USART_ISR_CMF_Msk (0x1UL << USART_ISR_CMF_Pos) /*!< 0x00020000 */ 14710 #define USART_ISR_CMF USART_ISR_CMF_Msk /*!< Character Match Flag */ 14711 #define USART_ISR_SBKF_Pos (18U) 14712 #define USART_ISR_SBKF_Msk (0x1UL << USART_ISR_SBKF_Pos) /*!< 0x00040000 */ 14713 #define USART_ISR_SBKF USART_ISR_SBKF_Msk /*!< Send Break Flag */ 14714 #define USART_ISR_RWU_Pos (19U) 14715 #define USART_ISR_RWU_Msk (0x1UL << USART_ISR_RWU_Pos) /*!< 0x00080000 */ 14716 #define USART_ISR_RWU USART_ISR_RWU_Msk /*!< Receive Wake Up from mute mode Flag */ 14717 #define USART_ISR_WUF_Pos (20U) 14718 #define USART_ISR_WUF_Msk (0x1UL << USART_ISR_WUF_Pos) /*!< 0x00100000 */ 14719 #define USART_ISR_WUF USART_ISR_WUF_Msk /*!< Wake Up from stop mode Flag */ 14720 #define USART_ISR_TEACK_Pos (21U) 14721 #define USART_ISR_TEACK_Msk (0x1UL << USART_ISR_TEACK_Pos) /*!< 0x00200000 */ 14722 #define USART_ISR_TEACK USART_ISR_TEACK_Msk /*!< Transmit Enable Acknowledge Flag */ 14723 #define USART_ISR_REACK_Pos (22U) 14724 #define USART_ISR_REACK_Msk (0x1UL << USART_ISR_REACK_Pos) /*!< 0x00400000 */ 14725 #define USART_ISR_REACK USART_ISR_REACK_Msk /*!< Receive Enable Acknowledge Flag */ 14726 #define USART_ISR_TCBGT_Pos (25U) 14727 #define USART_ISR_TCBGT_Msk (0x1UL << USART_ISR_TCBGT_Pos) /*!< 0x02000000 */ 14728 #define USART_ISR_TCBGT USART_ISR_TCBGT_Msk /*!< Transmission Complete Before Guard Time Completion Flag */ 14729 14730 /******************* Bit definition for USART_ICR register ******************/ 14731 #define USART_ICR_PECF_Pos (0U) 14732 #define USART_ICR_PECF_Msk (0x1UL << USART_ICR_PECF_Pos) /*!< 0x00000001 */ 14733 #define USART_ICR_PECF USART_ICR_PECF_Msk /*!< Parity Error Clear Flag */ 14734 #define USART_ICR_FECF_Pos (1U) 14735 #define USART_ICR_FECF_Msk (0x1UL << USART_ICR_FECF_Pos) /*!< 0x00000002 */ 14736 #define USART_ICR_FECF USART_ICR_FECF_Msk /*!< Framing Error Clear Flag */ 14737 #define USART_ICR_NECF_Pos (2U) 14738 #define USART_ICR_NECF_Msk (0x1UL << USART_ICR_NECF_Pos) /*!< 0x00000004 */ 14739 #define USART_ICR_NECF USART_ICR_NECF_Msk /*!< Noise Error detected Clear Flag */ 14740 #define USART_ICR_ORECF_Pos (3U) 14741 #define USART_ICR_ORECF_Msk (0x1UL << USART_ICR_ORECF_Pos) /*!< 0x00000008 */ 14742 #define USART_ICR_ORECF USART_ICR_ORECF_Msk /*!< OverRun Error Clear Flag */ 14743 #define USART_ICR_IDLECF_Pos (4U) 14744 #define USART_ICR_IDLECF_Msk (0x1UL << USART_ICR_IDLECF_Pos) /*!< 0x00000010 */ 14745 #define USART_ICR_IDLECF USART_ICR_IDLECF_Msk /*!< IDLE line detected Clear Flag */ 14746 #define USART_ICR_TCCF_Pos (6U) 14747 #define USART_ICR_TCCF_Msk (0x1UL << USART_ICR_TCCF_Pos) /*!< 0x00000040 */ 14748 #define USART_ICR_TCCF USART_ICR_TCCF_Msk /*!< Transmission Complete Clear Flag */ 14749 #define USART_ICR_TCBGTCF_Pos (7U) 14750 #define USART_ICR_TCBGTCF_Msk (0x1UL << USART_ICR_TCBGTCF_Pos) /*!< 0x00000080 */ 14751 #define USART_ICR_TCBGTCF USART_ICR_TCBGTCF_Msk /*!< Transmission Complete Before Guard Time Clear Flag */ 14752 #define USART_ICR_LBDCF_Pos (8U) 14753 #define USART_ICR_LBDCF_Msk (0x1UL << USART_ICR_LBDCF_Pos) /*!< 0x00000100 */ 14754 #define USART_ICR_LBDCF USART_ICR_LBDCF_Msk /*!< LIN Break Detection Clear Flag */ 14755 #define USART_ICR_CTSCF_Pos (9U) 14756 #define USART_ICR_CTSCF_Msk (0x1UL << USART_ICR_CTSCF_Pos) /*!< 0x00000200 */ 14757 #define USART_ICR_CTSCF USART_ICR_CTSCF_Msk /*!< CTS Interrupt Clear Flag */ 14758 #define USART_ICR_RTOCF_Pos (11U) 14759 #define USART_ICR_RTOCF_Msk (0x1UL << USART_ICR_RTOCF_Pos) /*!< 0x00000800 */ 14760 #define USART_ICR_RTOCF USART_ICR_RTOCF_Msk /*!< Receiver Time Out Clear Flag */ 14761 #define USART_ICR_EOBCF_Pos (12U) 14762 #define USART_ICR_EOBCF_Msk (0x1UL << USART_ICR_EOBCF_Pos) /*!< 0x00001000 */ 14763 #define USART_ICR_EOBCF USART_ICR_EOBCF_Msk /*!< End Of Block Clear Flag */ 14764 #define USART_ICR_CMCF_Pos (17U) 14765 #define USART_ICR_CMCF_Msk (0x1UL << USART_ICR_CMCF_Pos) /*!< 0x00020000 */ 14766 #define USART_ICR_CMCF USART_ICR_CMCF_Msk /*!< Character Match Clear Flag */ 14767 #define USART_ICR_WUCF_Pos (20U) 14768 #define USART_ICR_WUCF_Msk (0x1UL << USART_ICR_WUCF_Pos) /*!< 0x00100000 */ 14769 #define USART_ICR_WUCF USART_ICR_WUCF_Msk /*!< Wake Up from stop mode Clear Flag */ 14770 14771 /* Legacy defines */ 14772 #define USART_ICR_NCF_Pos USART_ICR_NECF_Pos 14773 #define USART_ICR_NCF_Msk USART_ICR_NECF_Msk 14774 #define USART_ICR_NCF USART_ICR_NECF 14775 14776 /******************* Bit definition for USART_RDR register ******************/ 14777 #define USART_RDR_RDR_Pos (0U) 14778 #define USART_RDR_RDR_Msk (0x1FFUL << USART_RDR_RDR_Pos) /*!< 0x000001FF */ 14779 #define USART_RDR_RDR USART_RDR_RDR_Msk /*!< RDR[8:0] bits (Receive Data value) */ 14780 14781 /******************* Bit definition for USART_TDR register ******************/ 14782 #define USART_TDR_TDR_Pos (0U) 14783 #define USART_TDR_TDR_Msk (0x1FFUL << USART_TDR_TDR_Pos) /*!< 0x000001FF */ 14784 #define USART_TDR_TDR USART_TDR_TDR_Msk /*!< TDR[8:0] bits (Transmit Data value) */ 14785 14786 /******************************************************************************/ 14787 /* */ 14788 /* VREFBUF */ 14789 /* */ 14790 /******************************************************************************/ 14791 /******************* Bit definition for VREFBUF_CSR register ****************/ 14792 #define VREFBUF_CSR_ENVR_Pos (0U) 14793 #define VREFBUF_CSR_ENVR_Msk (0x1UL << VREFBUF_CSR_ENVR_Pos) /*!< 0x00000001 */ 14794 #define VREFBUF_CSR_ENVR VREFBUF_CSR_ENVR_Msk /*!<Voltage reference buffer enable */ 14795 #define VREFBUF_CSR_HIZ_Pos (1U) 14796 #define VREFBUF_CSR_HIZ_Msk (0x1UL << VREFBUF_CSR_HIZ_Pos) /*!< 0x00000002 */ 14797 #define VREFBUF_CSR_HIZ VREFBUF_CSR_HIZ_Msk /*!<High impedance mode */ 14798 #define VREFBUF_CSR_VRS_Pos (2U) 14799 #define VREFBUF_CSR_VRS_Msk (0x1UL << VREFBUF_CSR_VRS_Pos) /*!< 0x00000004 */ 14800 #define VREFBUF_CSR_VRS VREFBUF_CSR_VRS_Msk /*!<Voltage reference scale */ 14801 #define VREFBUF_CSR_VRR_Pos (3U) 14802 #define VREFBUF_CSR_VRR_Msk (0x1UL << VREFBUF_CSR_VRR_Pos) /*!< 0x00000008 */ 14803 #define VREFBUF_CSR_VRR VREFBUF_CSR_VRR_Msk /*!<Voltage reference buffer ready */ 14804 14805 /******************* Bit definition for VREFBUF_CCR register ******************/ 14806 #define VREFBUF_CCR_TRIM_Pos (0U) 14807 #define VREFBUF_CCR_TRIM_Msk (0x3FUL << VREFBUF_CCR_TRIM_Pos) /*!< 0x0000003F */ 14808 #define VREFBUF_CCR_TRIM VREFBUF_CCR_TRIM_Msk /*!<TRIM[5:0] bits (Trimming code) */ 14809 14810 /******************************************************************************/ 14811 /* */ 14812 /* Window WATCHDOG */ 14813 /* */ 14814 /******************************************************************************/ 14815 /******************* Bit definition for WWDG_CR register ********************/ 14816 #define WWDG_CR_T_Pos (0U) 14817 #define WWDG_CR_T_Msk (0x7FUL << WWDG_CR_T_Pos) /*!< 0x0000007F */ 14818 #define WWDG_CR_T WWDG_CR_T_Msk /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */ 14819 #define WWDG_CR_T_0 (0x01UL << WWDG_CR_T_Pos) /*!< 0x00000001 */ 14820 #define WWDG_CR_T_1 (0x02UL << WWDG_CR_T_Pos) /*!< 0x00000002 */ 14821 #define WWDG_CR_T_2 (0x04UL << WWDG_CR_T_Pos) /*!< 0x00000004 */ 14822 #define WWDG_CR_T_3 (0x08UL << WWDG_CR_T_Pos) /*!< 0x00000008 */ 14823 #define WWDG_CR_T_4 (0x10UL << WWDG_CR_T_Pos) /*!< 0x00000010 */ 14824 #define WWDG_CR_T_5 (0x20UL << WWDG_CR_T_Pos) /*!< 0x00000020 */ 14825 #define WWDG_CR_T_6 (0x40UL << WWDG_CR_T_Pos) /*!< 0x00000040 */ 14826 14827 #define WWDG_CR_WDGA_Pos (7U) 14828 #define WWDG_CR_WDGA_Msk (0x1UL << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */ 14829 #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!<Activation bit */ 14830 14831 /******************* Bit definition for WWDG_CFR register *******************/ 14832 #define WWDG_CFR_W_Pos (0U) 14833 #define WWDG_CFR_W_Msk (0x7FUL << WWDG_CFR_W_Pos) /*!< 0x0000007F */ 14834 #define WWDG_CFR_W WWDG_CFR_W_Msk /*!<W[6:0] bits (7-bit window value) */ 14835 #define WWDG_CFR_W_0 (0x01UL << WWDG_CFR_W_Pos) /*!< 0x00000001 */ 14836 #define WWDG_CFR_W_1 (0x02UL << WWDG_CFR_W_Pos) /*!< 0x00000002 */ 14837 #define WWDG_CFR_W_2 (0x04UL << WWDG_CFR_W_Pos) /*!< 0x00000004 */ 14838 #define WWDG_CFR_W_3 (0x08UL << WWDG_CFR_W_Pos) /*!< 0x00000008 */ 14839 #define WWDG_CFR_W_4 (0x10UL << WWDG_CFR_W_Pos) /*!< 0x00000010 */ 14840 #define WWDG_CFR_W_5 (0x20UL << WWDG_CFR_W_Pos) /*!< 0x00000020 */ 14841 #define WWDG_CFR_W_6 (0x40UL << WWDG_CFR_W_Pos) /*!< 0x00000040 */ 14842 14843 #define WWDG_CFR_WDGTB_Pos (7U) 14844 #define WWDG_CFR_WDGTB_Msk (0x3UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000180 */ 14845 #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!<WDGTB[1:0] bits (Timer Base) */ 14846 #define WWDG_CFR_WDGTB_0 (0x1UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000080 */ 14847 #define WWDG_CFR_WDGTB_1 (0x2UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000100 */ 14848 14849 #define WWDG_CFR_EWI_Pos (9U) 14850 #define WWDG_CFR_EWI_Msk (0x1UL << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */ 14851 #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!<Early Wakeup Interrupt */ 14852 14853 /******************* Bit definition for WWDG_SR register ********************/ 14854 #define WWDG_SR_EWIF_Pos (0U) 14855 #define WWDG_SR_EWIF_Msk (0x1UL << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */ 14856 #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!<Early Wakeup Interrupt Flag */ 14857 14858 14859 /******************************************************************************/ 14860 /* */ 14861 /* Debug MCU */ 14862 /* */ 14863 /******************************************************************************/ 14864 /******************** Bit definition for DBGMCU_IDCODE register *************/ 14865 #define DBGMCU_IDCODE_DEV_ID_Pos (0U) 14866 #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFUL << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */ 14867 #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk 14868 #define DBGMCU_IDCODE_REV_ID_Pos (16U) 14869 #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */ 14870 #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk 14871 14872 /******************** Bit definition for DBGMCU_CR register *****************/ 14873 #define DBGMCU_CR_DBG_SLEEP_Pos (0U) 14874 #define DBGMCU_CR_DBG_SLEEP_Msk (0x1UL << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */ 14875 #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk 14876 #define DBGMCU_CR_DBG_STOP_Pos (1U) 14877 #define DBGMCU_CR_DBG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */ 14878 #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk 14879 #define DBGMCU_CR_DBG_STANDBY_Pos (2U) 14880 #define DBGMCU_CR_DBG_STANDBY_Msk (0x1UL << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */ 14881 #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk 14882 #define DBGMCU_CR_TRACE_IOEN_Pos (5U) 14883 #define DBGMCU_CR_TRACE_IOEN_Msk (0x1UL << DBGMCU_CR_TRACE_IOEN_Pos) /*!< 0x00000020 */ 14884 #define DBGMCU_CR_TRACE_IOEN DBGMCU_CR_TRACE_IOEN_Msk 14885 14886 #define DBGMCU_CR_TRACE_MODE_Pos (6U) 14887 #define DBGMCU_CR_TRACE_MODE_Msk (0x3UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x000000C0 */ 14888 #define DBGMCU_CR_TRACE_MODE DBGMCU_CR_TRACE_MODE_Msk 14889 #define DBGMCU_CR_TRACE_MODE_0 (0x1UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000040 */ 14890 #define DBGMCU_CR_TRACE_MODE_1 (0x2UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000080 */ 14891 14892 /******************** Bit definition for DBGMCU_APB1FZR1 register ***********/ 14893 #define DBGMCU_APB1FZR1_DBG_TIM2_STOP_Pos (0U) 14894 #define DBGMCU_APB1FZR1_DBG_TIM2_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */ 14895 #define DBGMCU_APB1FZR1_DBG_TIM2_STOP DBGMCU_APB1FZR1_DBG_TIM2_STOP_Msk 14896 #define DBGMCU_APB1FZR1_DBG_TIM3_STOP_Pos (1U) 14897 #define DBGMCU_APB1FZR1_DBG_TIM3_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_TIM3_STOP_Pos) /*!< 0x00000002 */ 14898 #define DBGMCU_APB1FZR1_DBG_TIM3_STOP DBGMCU_APB1FZR1_DBG_TIM3_STOP_Msk 14899 #define DBGMCU_APB1FZR1_DBG_TIM6_STOP_Pos (4U) 14900 #define DBGMCU_APB1FZR1_DBG_TIM6_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_TIM6_STOP_Pos) /*!< 0x00000010 */ 14901 #define DBGMCU_APB1FZR1_DBG_TIM6_STOP DBGMCU_APB1FZR1_DBG_TIM6_STOP_Msk 14902 #define DBGMCU_APB1FZR1_DBG_RTC_STOP_Pos (10U) 14903 #define DBGMCU_APB1FZR1_DBG_RTC_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_RTC_STOP_Pos) /*!< 0x00000400 */ 14904 #define DBGMCU_APB1FZR1_DBG_RTC_STOP DBGMCU_APB1FZR1_DBG_RTC_STOP_Msk 14905 #define DBGMCU_APB1FZR1_DBG_WWDG_STOP_Pos (11U) 14906 #define DBGMCU_APB1FZR1_DBG_WWDG_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */ 14907 #define DBGMCU_APB1FZR1_DBG_WWDG_STOP DBGMCU_APB1FZR1_DBG_WWDG_STOP_Msk 14908 #define DBGMCU_APB1FZR1_DBG_IWDG_STOP_Pos (12U) 14909 #define DBGMCU_APB1FZR1_DBG_IWDG_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */ 14910 #define DBGMCU_APB1FZR1_DBG_IWDG_STOP DBGMCU_APB1FZR1_DBG_IWDG_STOP_Msk 14911 #define DBGMCU_APB1FZR1_DBG_I2C1_STOP_Pos (21U) 14912 #define DBGMCU_APB1FZR1_DBG_I2C1_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_I2C1_STOP_Pos) /*!< 0x00200000 */ 14913 #define DBGMCU_APB1FZR1_DBG_I2C1_STOP DBGMCU_APB1FZR1_DBG_I2C1_STOP_Msk 14914 #define DBGMCU_APB1FZR1_DBG_I2C2_STOP_Pos (22U) 14915 #define DBGMCU_APB1FZR1_DBG_I2C2_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_I2C2_STOP_Pos) /*!< 0x00400000 */ 14916 #define DBGMCU_APB1FZR1_DBG_I2C2_STOP DBGMCU_APB1FZR1_DBG_I2C2_STOP_Msk 14917 #define DBGMCU_APB1FZR1_DBG_I2C3_STOP_Pos (23U) 14918 #define DBGMCU_APB1FZR1_DBG_I2C3_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_I2C3_STOP_Pos) /*!< 0x00800000 */ 14919 #define DBGMCU_APB1FZR1_DBG_I2C3_STOP DBGMCU_APB1FZR1_DBG_I2C3_STOP_Msk 14920 #define DBGMCU_APB1FZR1_DBG_CAN_STOP_Pos (25U) 14921 #define DBGMCU_APB1FZR1_DBG_CAN_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_CAN_STOP_Pos) /*!< 0x02000000 */ 14922 #define DBGMCU_APB1FZR1_DBG_CAN_STOP DBGMCU_APB1FZR1_DBG_CAN_STOP_Msk 14923 #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Pos (31U) 14924 #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Pos) /*!< 0x80000000 */ 14925 #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Msk 14926 14927 /******************** Bit definition for DBGMCU_APB1FZR2 register **********/ 14928 #define DBGMCU_APB1FZR2_DBG_I2C4_STOP_Pos (1U) 14929 #define DBGMCU_APB1FZR2_DBG_I2C4_STOP_Msk (0x1UL << DBGMCU_APB1FZR2_DBG_I2C4_STOP_Pos) /*!< 0x00000002 */ 14930 #define DBGMCU_APB1FZR2_DBG_I2C4_STOP DBGMCU_APB1FZR2_DBG_I2C4_STOP_Msk 14931 #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Pos (5U) 14932 #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Msk (0x1UL << DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Pos) /*!< 0x00000020 */ 14933 #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Msk 14934 14935 /******************** Bit definition for DBGMCU_APB2FZ register ************/ 14936 #define DBGMCU_APB2FZ_DBG_TIM1_STOP_Pos (11U) 14937 #define DBGMCU_APB2FZ_DBG_TIM1_STOP_Msk (0x1UL << DBGMCU_APB2FZ_DBG_TIM1_STOP_Pos) /*!< 0x00000800 */ 14938 #define DBGMCU_APB2FZ_DBG_TIM1_STOP DBGMCU_APB2FZ_DBG_TIM1_STOP_Msk 14939 #define DBGMCU_APB2FZ_DBG_TIM15_STOP_Pos (16U) 14940 #define DBGMCU_APB2FZ_DBG_TIM15_STOP_Msk (0x1UL << DBGMCU_APB2FZ_DBG_TIM15_STOP_Pos) /*!< 0x00010000 */ 14941 #define DBGMCU_APB2FZ_DBG_TIM15_STOP DBGMCU_APB2FZ_DBG_TIM15_STOP_Msk 14942 #define DBGMCU_APB2FZ_DBG_TIM16_STOP_Pos (17U) 14943 #define DBGMCU_APB2FZ_DBG_TIM16_STOP_Msk (0x1UL << DBGMCU_APB2FZ_DBG_TIM16_STOP_Pos) /*!< 0x00020000 */ 14944 #define DBGMCU_APB2FZ_DBG_TIM16_STOP DBGMCU_APB2FZ_DBG_TIM16_STOP_Msk 14945 14946 /******************************************************************************/ 14947 /* */ 14948 /* USB Device FS Endpoint registers */ 14949 /* */ 14950 /******************************************************************************/ 14951 #define USB_EP0R USB_BASE /*!< endpoint 0 register address */ 14952 #define USB_EP1R (USB_BASE + 0x00000004UL) /*!< endpoint 1 register address */ 14953 #define USB_EP2R (USB_BASE + 0x00000008UL) /*!< endpoint 2 register address */ 14954 #define USB_EP3R (USB_BASE + 0x0000000CUL) /*!< endpoint 3 register address */ 14955 #define USB_EP4R (USB_BASE + 0x00000010UL) /*!< endpoint 4 register address */ 14956 #define USB_EP5R (USB_BASE + 0x00000014UL) /*!< endpoint 5 register address */ 14957 #define USB_EP6R (USB_BASE + 0x00000018UL) /*!< endpoint 6 register address */ 14958 #define USB_EP7R (USB_BASE + 0x0000001CUL) /*!< endpoint 7 register address */ 14959 14960 /* bit positions */ 14961 #define USB_EP_CTR_RX ((uint16_t)0x8000U) /*!< EndPoint Correct TRansfer RX */ 14962 #define USB_EP_DTOG_RX ((uint16_t)0x4000U) /*!< EndPoint Data TOGGLE RX */ 14963 #define USB_EPRX_STAT ((uint16_t)0x3000U) /*!< EndPoint RX STATus bit field */ 14964 #define USB_EP_SETUP ((uint16_t)0x0800U) /*!< EndPoint SETUP */ 14965 #define USB_EP_T_FIELD ((uint16_t)0x0600U) /*!< EndPoint TYPE */ 14966 #define USB_EP_KIND ((uint16_t)0x0100U) /*!< EndPoint KIND */ 14967 #define USB_EP_CTR_TX ((uint16_t)0x0080U) /*!< EndPoint Correct TRansfer TX */ 14968 #define USB_EP_DTOG_TX ((uint16_t)0x0040U) /*!< EndPoint Data TOGGLE TX */ 14969 #define USB_EPTX_STAT ((uint16_t)0x0030U) /*!< EndPoint TX STATus bit field */ 14970 #define USB_EPADDR_FIELD ((uint16_t)0x000FU) /*!< EndPoint ADDRess FIELD */ 14971 14972 /* EndPoint REGister MASK (no toggle fields) */ 14973 #define USB_EPREG_MASK (USB_EP_CTR_RX|USB_EP_SETUP|USB_EP_T_FIELD|USB_EP_KIND|USB_EP_CTR_TX|USB_EPADDR_FIELD) 14974 /*!< EP_TYPE[1:0] EndPoint TYPE */ 14975 #define USB_EP_TYPE_MASK ((uint16_t)0x0600U) /*!< EndPoint TYPE Mask */ 14976 #define USB_EP_BULK ((uint16_t)0x0000U) /*!< EndPoint BULK */ 14977 #define USB_EP_CONTROL ((uint16_t)0x0200U) /*!< EndPoint CONTROL */ 14978 #define USB_EP_ISOCHRONOUS ((uint16_t)0x0400U) /*!< EndPoint ISOCHRONOUS */ 14979 #define USB_EP_INTERRUPT ((uint16_t)0x0600U) /*!< EndPoint INTERRUPT */ 14980 #define USB_EP_T_MASK ((uint16_t) ~USB_EP_T_FIELD & USB_EPREG_MASK) 14981 14982 #define USB_EPKIND_MASK ((uint16_t)~USB_EP_KIND & USB_EPREG_MASK) /*!< EP_KIND EndPoint KIND */ 14983 /*!< STAT_TX[1:0] STATus for TX transfer */ 14984 #define USB_EP_TX_DIS ((uint16_t)0x0000U) /*!< EndPoint TX DISabled */ 14985 #define USB_EP_TX_STALL ((uint16_t)0x0010U) /*!< EndPoint TX STALLed */ 14986 #define USB_EP_TX_NAK ((uint16_t)0x0020U) /*!< EndPoint TX NAKed */ 14987 #define USB_EP_TX_VALID ((uint16_t)0x0030U) /*!< EndPoint TX VALID */ 14988 #define USB_EPTX_DTOG1 ((uint16_t)0x0010U) /*!< EndPoint TX Data TOGgle bit1 */ 14989 #define USB_EPTX_DTOG2 ((uint16_t)0x0020U) /*!< EndPoint TX Data TOGgle bit2 */ 14990 #define USB_EPTX_DTOGMASK (USB_EPTX_STAT|USB_EPREG_MASK) 14991 /*!< STAT_RX[1:0] STATus for RX transfer */ 14992 #define USB_EP_RX_DIS ((uint16_t)0x0000U) /*!< EndPoint RX DISabled */ 14993 #define USB_EP_RX_STALL ((uint16_t)0x1000U) /*!< EndPoint RX STALLed */ 14994 #define USB_EP_RX_NAK ((uint16_t)0x2000U) /*!< EndPoint RX NAKed */ 14995 #define USB_EP_RX_VALID ((uint16_t)0x3000U) /*!< EndPoint RX VALID */ 14996 #define USB_EPRX_DTOG1 ((uint16_t)0x1000U) /*!< EndPoint RX Data TOGgle bit1 */ 14997 #define USB_EPRX_DTOG2 ((uint16_t)0x2000U) /*!< EndPoint RX Data TOGgle bit1 */ 14998 #define USB_EPRX_DTOGMASK (USB_EPRX_STAT|USB_EPREG_MASK) 14999 15000 /******************************************************************************/ 15001 /* */ 15002 /* USB Device FS General registers */ 15003 /* */ 15004 /******************************************************************************/ 15005 #define USB_CNTR (USB_BASE + 0x00000040UL) /*!< Control register */ 15006 #define USB_ISTR (USB_BASE + 0x00000044UL) /*!< Interrupt status register */ 15007 #define USB_FNR (USB_BASE + 0x00000048UL) /*!< Frame number register */ 15008 #define USB_DADDR (USB_BASE + 0x0000004CUL) /*!< Device address register */ 15009 #define USB_BTABLE (USB_BASE + 0x00000050UL) /*!< Buffer Table address register */ 15010 #define USB_LPMCSR (USB_BASE + 0x00000054UL) /*!< LPM Control and Status register */ 15011 #define USB_BCDR (USB_BASE + 0x00000058UL) /*!< Battery Charging detector register*/ 15012 15013 /****************** Bits definition for USB_CNTR register *******************/ 15014 #define USB_CNTR_CTRM ((uint16_t)0x8000U) /*!< Correct TRansfer Mask */ 15015 #define USB_CNTR_PMAOVRM ((uint16_t)0x4000U) /*!< DMA OVeR/underrun Mask */ 15016 #define USB_CNTR_ERRM ((uint16_t)0x2000U) /*!< ERRor Mask */ 15017 #define USB_CNTR_WKUPM ((uint16_t)0x1000U) /*!< WaKe UP Mask */ 15018 #define USB_CNTR_SUSPM ((uint16_t)0x0800U) /*!< SUSPend Mask */ 15019 #define USB_CNTR_RESETM ((uint16_t)0x0400U) /*!< RESET Mask */ 15020 #define USB_CNTR_SOFM ((uint16_t)0x0200U) /*!< Start Of Frame Mask */ 15021 #define USB_CNTR_ESOFM ((uint16_t)0x0100U) /*!< Expected Start Of Frame Mask */ 15022 #define USB_CNTR_L1REQM ((uint16_t)0x0080U) /*!< LPM L1 state request interrupt mask */ 15023 #define USB_CNTR_L1RESUME ((uint16_t)0x0020U) /*!< LPM L1 Resume request */ 15024 #define USB_CNTR_RESUME ((uint16_t)0x0010U) /*!< RESUME request */ 15025 #define USB_CNTR_FSUSP ((uint16_t)0x0008U) /*!< Force SUSPend */ 15026 #define USB_CNTR_LPMODE ((uint16_t)0x0004U) /*!< Low-power MODE */ 15027 #define USB_CNTR_PDWN ((uint16_t)0x0002U) /*!< Power DoWN */ 15028 #define USB_CNTR_FRES ((uint16_t)0x0001U) /*!< Force USB RESet */ 15029 15030 /****************** Bits definition for USB_ISTR register *******************/ 15031 #define USB_ISTR_EP_ID ((uint16_t)0x000FU) /*!< EndPoint IDentifier (read-only bit) */ 15032 #define USB_ISTR_DIR ((uint16_t)0x0010U) /*!< DIRection of transaction (read-only bit) */ 15033 #define USB_ISTR_L1REQ ((uint16_t)0x0080U) /*!< LPM L1 state request */ 15034 #define USB_ISTR_ESOF ((uint16_t)0x0100U) /*!< Expected Start Of Frame (clear-only bit) */ 15035 #define USB_ISTR_SOF ((uint16_t)0x0200U) /*!< Start Of Frame (clear-only bit) */ 15036 #define USB_ISTR_RESET ((uint16_t)0x0400U) /*!< RESET (clear-only bit) */ 15037 #define USB_ISTR_SUSP ((uint16_t)0x0800U) /*!< SUSPend (clear-only bit) */ 15038 #define USB_ISTR_WKUP ((uint16_t)0x1000U) /*!< WaKe UP (clear-only bit) */ 15039 #define USB_ISTR_ERR ((uint16_t)0x2000U) /*!< ERRor (clear-only bit) */ 15040 #define USB_ISTR_PMAOVR ((uint16_t)0x4000U) /*!< DMA OVeR/underrun (clear-only bit) */ 15041 #define USB_ISTR_CTR ((uint16_t)0x8000U) /*!< Correct TRansfer (clear-only bit) */ 15042 15043 #define USB_CLR_L1REQ (~USB_ISTR_L1REQ) /*!< clear LPM L1 bit */ 15044 #define USB_CLR_ESOF (~USB_ISTR_ESOF) /*!< clear Expected Start Of Frame bit */ 15045 #define USB_CLR_SOF (~USB_ISTR_SOF) /*!< clear Start Of Frame bit */ 15046 #define USB_CLR_RESET (~USB_ISTR_RESET) /*!< clear RESET bit */ 15047 #define USB_CLR_SUSP (~USB_ISTR_SUSP) /*!< clear SUSPend bit */ 15048 #define USB_CLR_WKUP (~USB_ISTR_WKUP) /*!< clear WaKe UP bit */ 15049 #define USB_CLR_ERR (~USB_ISTR_ERR) /*!< clear ERRor bit */ 15050 #define USB_CLR_PMAOVR (~USB_ISTR_PMAOVR) /*!< clear DMA OVeR/underrun bit*/ 15051 #define USB_CLR_CTR (~USB_ISTR_CTR) /*!< clear Correct TRansfer bit */ 15052 15053 /****************** Bits definition for USB_FNR register ********************/ 15054 #define USB_FNR_FN ((uint16_t)0x07FFU) /*!< Frame Number */ 15055 #define USB_FNR_LSOF ((uint16_t)0x1800U) /*!< Lost SOF */ 15056 #define USB_FNR_LCK ((uint16_t)0x2000U) /*!< LoCKed */ 15057 #define USB_FNR_RXDM ((uint16_t)0x4000U) /*!< status of D- data line */ 15058 #define USB_FNR_RXDP ((uint16_t)0x8000U) /*!< status of D+ data line */ 15059 15060 /****************** Bits definition for USB_DADDR register ****************/ 15061 #define USB_DADDR_ADD ((uint8_t)0x7FU) /*!< ADD[6:0] bits (Device Address) */ 15062 #define USB_DADDR_ADD0 ((uint8_t)0x01U) /*!< Bit 0 */ 15063 #define USB_DADDR_ADD1 ((uint8_t)0x02U) /*!< Bit 1 */ 15064 #define USB_DADDR_ADD2 ((uint8_t)0x04U) /*!< Bit 2 */ 15065 #define USB_DADDR_ADD3 ((uint8_t)0x08U) /*!< Bit 3 */ 15066 #define USB_DADDR_ADD4 ((uint8_t)0x10U) /*!< Bit 4 */ 15067 #define USB_DADDR_ADD5 ((uint8_t)0x20U) /*!< Bit 5 */ 15068 #define USB_DADDR_ADD6 ((uint8_t)0x40U) /*!< Bit 6 */ 15069 15070 #define USB_DADDR_EF ((uint8_t)0x80U) /*!< Enable Function */ 15071 15072 /****************** Bit definition for USB_BTABLE register ******************/ 15073 #define USB_BTABLE_BTABLE ((uint16_t)0xFFF8U) /*!< Buffer Table */ 15074 15075 /****************** Bits definition for USB_BCDR register *******************/ 15076 #define USB_BCDR_BCDEN ((uint16_t)0x0001U) /*!< Battery charging detector (BCD) enable */ 15077 #define USB_BCDR_DCDEN ((uint16_t)0x0002U) /*!< Data contact detection (DCD) mode enable */ 15078 #define USB_BCDR_PDEN ((uint16_t)0x0004U) /*!< Primary detection (PD) mode enable */ 15079 #define USB_BCDR_SDEN ((uint16_t)0x0008U) /*!< Secondary detection (SD) mode enable */ 15080 #define USB_BCDR_DCDET ((uint16_t)0x0010U) /*!< Data contact detection (DCD) status */ 15081 #define USB_BCDR_PDET ((uint16_t)0x0020U) /*!< Primary detection (PD) status */ 15082 #define USB_BCDR_SDET ((uint16_t)0x0040U) /*!< Secondary detection (SD) status */ 15083 #define USB_BCDR_PS2DET ((uint16_t)0x0080U) /*!< PS2 port or proprietary charger detected */ 15084 #define USB_BCDR_DPPU ((uint16_t)0x8000U) /*!< DP Pull-up Enable */ 15085 15086 /******************* Bit definition for LPMCSR register *********************/ 15087 #define USB_LPMCSR_LMPEN ((uint16_t)0x0001U) /*!< LPM support enable */ 15088 #define USB_LPMCSR_LPMACK ((uint16_t)0x0002U) /*!< LPM Token acknowledge enable*/ 15089 #define USB_LPMCSR_REMWAKE ((uint16_t)0x0008U) /*!< bRemoteWake value received with last ACKed LPM Token */ 15090 #define USB_LPMCSR_BESL ((uint16_t)0x00F0U) /*!< BESL value received with last ACKed LPM Token */ 15091 15092 /*!< Buffer descriptor table */ 15093 /***************** Bit definition for USB_ADDR0_TX register *****************/ 15094 #define USB_ADDR0_TX_ADDR0_TX_Pos (1U) 15095 #define USB_ADDR0_TX_ADDR0_TX_Msk (0x7FFFUL << USB_ADDR0_TX_ADDR0_TX_Pos) /*!< 0x0000FFFE */ 15096 #define USB_ADDR0_TX_ADDR0_TX USB_ADDR0_TX_ADDR0_TX_Msk /*!< Transmission Buffer Address 0 */ 15097 15098 /***************** Bit definition for USB_ADDR1_TX register *****************/ 15099 #define USB_ADDR1_TX_ADDR1_TX_Pos (1U) 15100 #define USB_ADDR1_TX_ADDR1_TX_Msk (0x7FFFUL << USB_ADDR1_TX_ADDR1_TX_Pos) /*!< 0x0000FFFE */ 15101 #define USB_ADDR1_TX_ADDR1_TX USB_ADDR1_TX_ADDR1_TX_Msk /*!< Transmission Buffer Address 1 */ 15102 15103 /***************** Bit definition for USB_ADDR2_TX register *****************/ 15104 #define USB_ADDR2_TX_ADDR2_TX_Pos (1U) 15105 #define USB_ADDR2_TX_ADDR2_TX_Msk (0x7FFFUL << USB_ADDR2_TX_ADDR2_TX_Pos) /*!< 0x0000FFFE */ 15106 #define USB_ADDR2_TX_ADDR2_TX USB_ADDR2_TX_ADDR2_TX_Msk /*!< Transmission Buffer Address 2 */ 15107 15108 /***************** Bit definition for USB_ADDR3_TX register *****************/ 15109 #define USB_ADDR3_TX_ADDR3_TX_Pos (1U) 15110 #define USB_ADDR3_TX_ADDR3_TX_Msk (0x7FFFUL << USB_ADDR3_TX_ADDR3_TX_Pos) /*!< 0x0000FFFE */ 15111 #define USB_ADDR3_TX_ADDR3_TX USB_ADDR3_TX_ADDR3_TX_Msk /*!< Transmission Buffer Address 3 */ 15112 15113 /***************** Bit definition for USB_ADDR4_TX register *****************/ 15114 #define USB_ADDR4_TX_ADDR4_TX_Pos (1U) 15115 #define USB_ADDR4_TX_ADDR4_TX_Msk (0x7FFFUL << USB_ADDR4_TX_ADDR4_TX_Pos) /*!< 0x0000FFFE */ 15116 #define USB_ADDR4_TX_ADDR4_TX USB_ADDR4_TX_ADDR4_TX_Msk /*!< Transmission Buffer Address 4 */ 15117 15118 /***************** Bit definition for USB_ADDR5_TX register *****************/ 15119 #define USB_ADDR5_TX_ADDR5_TX_Pos (1U) 15120 #define USB_ADDR5_TX_ADDR5_TX_Msk (0x7FFFUL << USB_ADDR5_TX_ADDR5_TX_Pos) /*!< 0x0000FFFE */ 15121 #define USB_ADDR5_TX_ADDR5_TX USB_ADDR5_TX_ADDR5_TX_Msk /*!< Transmission Buffer Address 5 */ 15122 15123 /***************** Bit definition for USB_ADDR6_TX register *****************/ 15124 #define USB_ADDR6_TX_ADDR6_TX_Pos (1U) 15125 #define USB_ADDR6_TX_ADDR6_TX_Msk (0x7FFFUL << USB_ADDR6_TX_ADDR6_TX_Pos) /*!< 0x0000FFFE */ 15126 #define USB_ADDR6_TX_ADDR6_TX USB_ADDR6_TX_ADDR6_TX_Msk /*!< Transmission Buffer Address 6 */ 15127 15128 /***************** Bit definition for USB_ADDR7_TX register *****************/ 15129 #define USB_ADDR7_TX_ADDR7_TX_Pos (1U) 15130 #define USB_ADDR7_TX_ADDR7_TX_Msk (0x7FFFUL << USB_ADDR7_TX_ADDR7_TX_Pos) /*!< 0x0000FFFE */ 15131 #define USB_ADDR7_TX_ADDR7_TX USB_ADDR7_TX_ADDR7_TX_Msk /*!< Transmission Buffer Address 7 */ 15132 15133 /*----------------------------------------------------------------------------*/ 15134 15135 /***************** Bit definition for USB_COUNT0_TX register ****************/ 15136 #define USB_COUNT0_TX_COUNT0_TX_Pos (0U) 15137 #define USB_COUNT0_TX_COUNT0_TX_Msk (0x3FFUL << USB_COUNT0_TX_COUNT0_TX_Pos) /*!< 0x000003FF */ 15138 #define USB_COUNT0_TX_COUNT0_TX USB_COUNT0_TX_COUNT0_TX_Msk /*!< Transmission Byte Count 0 */ 15139 15140 /***************** Bit definition for USB_COUNT1_TX register ****************/ 15141 #define USB_COUNT1_TX_COUNT1_TX_Pos (0U) 15142 #define USB_COUNT1_TX_COUNT1_TX_Msk (0x3FFUL << USB_COUNT1_TX_COUNT1_TX_Pos) /*!< 0x000003FF */ 15143 #define USB_COUNT1_TX_COUNT1_TX USB_COUNT1_TX_COUNT1_TX_Msk /*!< Transmission Byte Count 1 */ 15144 15145 /***************** Bit definition for USB_COUNT2_TX register ****************/ 15146 #define USB_COUNT2_TX_COUNT2_TX_Pos (0U) 15147 #define USB_COUNT2_TX_COUNT2_TX_Msk (0x3FFUL << USB_COUNT2_TX_COUNT2_TX_Pos) /*!< 0x000003FF */ 15148 #define USB_COUNT2_TX_COUNT2_TX USB_COUNT2_TX_COUNT2_TX_Msk /*!< Transmission Byte Count 2 */ 15149 15150 /***************** Bit definition for USB_COUNT3_TX register ****************/ 15151 #define USB_COUNT3_TX_COUNT3_TX_Pos (0U) 15152 #define USB_COUNT3_TX_COUNT3_TX_Msk (0x3FFUL << USB_COUNT3_TX_COUNT3_TX_Pos) /*!< 0x000003FF */ 15153 #define USB_COUNT3_TX_COUNT3_TX USB_COUNT3_TX_COUNT3_TX_Msk /*!< Transmission Byte Count 3 */ 15154 15155 /***************** Bit definition for USB_COUNT4_TX register ****************/ 15156 #define USB_COUNT4_TX_COUNT4_TX_Pos (0U) 15157 #define USB_COUNT4_TX_COUNT4_TX_Msk (0x3FFUL << USB_COUNT4_TX_COUNT4_TX_Pos) /*!< 0x000003FF */ 15158 #define USB_COUNT4_TX_COUNT4_TX USB_COUNT4_TX_COUNT4_TX_Msk /*!< Transmission Byte Count 4 */ 15159 15160 /***************** Bit definition for USB_COUNT5_TX register ****************/ 15161 #define USB_COUNT5_TX_COUNT5_TX_Pos (0U) 15162 #define USB_COUNT5_TX_COUNT5_TX_Msk (0x3FFUL << USB_COUNT5_TX_COUNT5_TX_Pos) /*!< 0x000003FF */ 15163 #define USB_COUNT5_TX_COUNT5_TX USB_COUNT5_TX_COUNT5_TX_Msk /*!< Transmission Byte Count 5 */ 15164 15165 /***************** Bit definition for USB_COUNT6_TX register ****************/ 15166 #define USB_COUNT6_TX_COUNT6_TX_Pos (0U) 15167 #define USB_COUNT6_TX_COUNT6_TX_Msk (0x3FFUL << USB_COUNT6_TX_COUNT6_TX_Pos) /*!< 0x000003FF */ 15168 #define USB_COUNT6_TX_COUNT6_TX USB_COUNT6_TX_COUNT6_TX_Msk /*!< Transmission Byte Count 6 */ 15169 15170 /***************** Bit definition for USB_COUNT7_TX register ****************/ 15171 #define USB_COUNT7_TX_COUNT7_TX_Pos (0U) 15172 #define USB_COUNT7_TX_COUNT7_TX_Msk (0x3FFUL << USB_COUNT7_TX_COUNT7_TX_Pos) /*!< 0x000003FF */ 15173 #define USB_COUNT7_TX_COUNT7_TX USB_COUNT7_TX_COUNT7_TX_Msk /*!< Transmission Byte Count 7 */ 15174 15175 /*----------------------------------------------------------------------------*/ 15176 15177 /**************** Bit definition for USB_COUNT0_TX_0 register ***************/ 15178 #define USB_COUNT0_TX_0_COUNT0_TX_0 (0x000003FFUL) /*!< Transmission Byte Count 0 (low) */ 15179 15180 /**************** Bit definition for USB_COUNT0_TX_1 register ***************/ 15181 #define USB_COUNT0_TX_1_COUNT0_TX_1 (0x03FF0000UL) /*!< Transmission Byte Count 0 (high) */ 15182 15183 /**************** Bit definition for USB_COUNT1_TX_0 register ***************/ 15184 #define USB_COUNT1_TX_0_COUNT1_TX_0 (0x000003FFUL) /*!< Transmission Byte Count 1 (low) */ 15185 15186 /**************** Bit definition for USB_COUNT1_TX_1 register ***************/ 15187 #define USB_COUNT1_TX_1_COUNT1_TX_1 (0x03FF0000UL) /*!< Transmission Byte Count 1 (high) */ 15188 15189 /**************** Bit definition for USB_COUNT2_TX_0 register ***************/ 15190 #define USB_COUNT2_TX_0_COUNT2_TX_0 (0x000003FFUL) /*!< Transmission Byte Count 2 (low) */ 15191 15192 /**************** Bit definition for USB_COUNT2_TX_1 register ***************/ 15193 #define USB_COUNT2_TX_1_COUNT2_TX_1 (0x03FF0000UL) /*!< Transmission Byte Count 2 (high) */ 15194 15195 /**************** Bit definition for USB_COUNT3_TX_0 register ***************/ 15196 #define USB_COUNT3_TX_0_COUNT3_TX_0 (0x000003FFUL) /*!< Transmission Byte Count 3 (low) */ 15197 15198 /**************** Bit definition for USB_COUNT3_TX_1 register ***************/ 15199 #define USB_COUNT3_TX_1_COUNT3_TX_1 (0x03FF0000UL) /*!< Transmission Byte Count 3 (high) */ 15200 15201 /**************** Bit definition for USB_COUNT4_TX_0 register ***************/ 15202 #define USB_COUNT4_TX_0_COUNT4_TX_0 (0x000003FFUL) /*!< Transmission Byte Count 4 (low) */ 15203 15204 /**************** Bit definition for USB_COUNT4_TX_1 register ***************/ 15205 #define USB_COUNT4_TX_1_COUNT4_TX_1 (0x03FF0000UL) /*!< Transmission Byte Count 4 (high) */ 15206 15207 /**************** Bit definition for USB_COUNT5_TX_0 register ***************/ 15208 #define USB_COUNT5_TX_0_COUNT5_TX_0 (0x000003FFUL) /*!< Transmission Byte Count 5 (low) */ 15209 15210 /**************** Bit definition for USB_COUNT5_TX_1 register ***************/ 15211 #define USB_COUNT5_TX_1_COUNT5_TX_1 (0x03FF0000UL) /*!< Transmission Byte Count 5 (high) */ 15212 15213 /**************** Bit definition for USB_COUNT6_TX_0 register ***************/ 15214 #define USB_COUNT6_TX_0_COUNT6_TX_0 (0x000003FFUL) /*!< Transmission Byte Count 6 (low) */ 15215 15216 /**************** Bit definition for USB_COUNT6_TX_1 register ***************/ 15217 #define USB_COUNT6_TX_1_COUNT6_TX_1 (0x03FF0000UL) /*!< Transmission Byte Count 6 (high) */ 15218 15219 /**************** Bit definition for USB_COUNT7_TX_0 register ***************/ 15220 #define USB_COUNT7_TX_0_COUNT7_TX_0 (0x000003FFUL) /*!< Transmission Byte Count 7 (low) */ 15221 15222 /**************** Bit definition for USB_COUNT7_TX_1 register ***************/ 15223 #define USB_COUNT7_TX_1_COUNT7_TX_1 (0x03FF0000UL) /*!< Transmission Byte Count 7 (high) */ 15224 15225 /*----------------------------------------------------------------------------*/ 15226 15227 /***************** Bit definition for USB_ADDR0_RX register *****************/ 15228 #define USB_ADDR0_RX_ADDR0_RX_Pos (1U) 15229 #define USB_ADDR0_RX_ADDR0_RX_Msk (0x7FFFUL << USB_ADDR0_RX_ADDR0_RX_Pos) /*!< 0x0000FFFE */ 15230 #define USB_ADDR0_RX_ADDR0_RX USB_ADDR0_RX_ADDR0_RX_Msk /*!< Reception Buffer Address 0 */ 15231 15232 /***************** Bit definition for USB_ADDR1_RX register *****************/ 15233 #define USB_ADDR1_RX_ADDR1_RX_Pos (1U) 15234 #define USB_ADDR1_RX_ADDR1_RX_Msk (0x7FFFUL << USB_ADDR1_RX_ADDR1_RX_Pos) /*!< 0x0000FFFE */ 15235 #define USB_ADDR1_RX_ADDR1_RX USB_ADDR1_RX_ADDR1_RX_Msk /*!< Reception Buffer Address 1 */ 15236 15237 /***************** Bit definition for USB_ADDR2_RX register *****************/ 15238 #define USB_ADDR2_RX_ADDR2_RX_Pos (1U) 15239 #define USB_ADDR2_RX_ADDR2_RX_Msk (0x7FFFUL << USB_ADDR2_RX_ADDR2_RX_Pos) /*!< 0x0000FFFE */ 15240 #define USB_ADDR2_RX_ADDR2_RX USB_ADDR2_RX_ADDR2_RX_Msk /*!< Reception Buffer Address 2 */ 15241 15242 /***************** Bit definition for USB_ADDR3_RX register *****************/ 15243 #define USB_ADDR3_RX_ADDR3_RX_Pos (1U) 15244 #define USB_ADDR3_RX_ADDR3_RX_Msk (0x7FFFUL << USB_ADDR3_RX_ADDR3_RX_Pos) /*!< 0x0000FFFE */ 15245 #define USB_ADDR3_RX_ADDR3_RX USB_ADDR3_RX_ADDR3_RX_Msk /*!< Reception Buffer Address 3 */ 15246 15247 /***************** Bit definition for USB_ADDR4_RX register *****************/ 15248 #define USB_ADDR4_RX_ADDR4_RX_Pos (1U) 15249 #define USB_ADDR4_RX_ADDR4_RX_Msk (0x7FFFUL << USB_ADDR4_RX_ADDR4_RX_Pos) /*!< 0x0000FFFE */ 15250 #define USB_ADDR4_RX_ADDR4_RX USB_ADDR4_RX_ADDR4_RX_Msk /*!< Reception Buffer Address 4 */ 15251 15252 /***************** Bit definition for USB_ADDR5_RX register *****************/ 15253 #define USB_ADDR5_RX_ADDR5_RX_Pos (1U) 15254 #define USB_ADDR5_RX_ADDR5_RX_Msk (0x7FFFUL << USB_ADDR5_RX_ADDR5_RX_Pos) /*!< 0x0000FFFE */ 15255 #define USB_ADDR5_RX_ADDR5_RX USB_ADDR5_RX_ADDR5_RX_Msk /*!< Reception Buffer Address 5 */ 15256 15257 /***************** Bit definition for USB_ADDR6_RX register *****************/ 15258 #define USB_ADDR6_RX_ADDR6_RX_Pos (1U) 15259 #define USB_ADDR6_RX_ADDR6_RX_Msk (0x7FFFUL << USB_ADDR6_RX_ADDR6_RX_Pos) /*!< 0x0000FFFE */ 15260 #define USB_ADDR6_RX_ADDR6_RX USB_ADDR6_RX_ADDR6_RX_Msk /*!< Reception Buffer Address 6 */ 15261 15262 /***************** Bit definition for USB_ADDR7_RX register *****************/ 15263 #define USB_ADDR7_RX_ADDR7_RX_Pos (1U) 15264 #define USB_ADDR7_RX_ADDR7_RX_Msk (0x7FFFUL << USB_ADDR7_RX_ADDR7_RX_Pos) /*!< 0x0000FFFE */ 15265 #define USB_ADDR7_RX_ADDR7_RX USB_ADDR7_RX_ADDR7_RX_Msk /*!< Reception Buffer Address 7 */ 15266 15267 /*----------------------------------------------------------------------------*/ 15268 15269 /***************** Bit definition for USB_COUNT0_RX register ****************/ 15270 #define USB_COUNT0_RX_COUNT0_RX_Pos (0U) 15271 #define USB_COUNT0_RX_COUNT0_RX_Msk (0x3FFUL << USB_COUNT0_RX_COUNT0_RX_Pos) /*!< 0x000003FF */ 15272 #define USB_COUNT0_RX_COUNT0_RX USB_COUNT0_RX_COUNT0_RX_Msk /*!< Reception Byte Count */ 15273 15274 #define USB_COUNT0_RX_NUM_BLOCK_Pos (10U) 15275 #define USB_COUNT0_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ 15276 #define USB_COUNT0_RX_NUM_BLOCK USB_COUNT0_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ 15277 #define USB_COUNT0_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ 15278 #define USB_COUNT0_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ 15279 #define USB_COUNT0_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ 15280 #define USB_COUNT0_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ 15281 #define USB_COUNT0_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ 15282 15283 #define USB_COUNT0_RX_BLSIZE_Pos (15U) 15284 #define USB_COUNT0_RX_BLSIZE_Msk (0x1UL << USB_COUNT0_RX_BLSIZE_Pos) /*!< 0x00008000 */ 15285 #define USB_COUNT0_RX_BLSIZE USB_COUNT0_RX_BLSIZE_Msk /*!< BLock SIZE */ 15286 15287 /***************** Bit definition for USB_COUNT1_RX register ****************/ 15288 #define USB_COUNT1_RX_COUNT1_RX_Pos (0U) 15289 #define USB_COUNT1_RX_COUNT1_RX_Msk (0x3FFUL << USB_COUNT1_RX_COUNT1_RX_Pos) /*!< 0x000003FF */ 15290 #define USB_COUNT1_RX_COUNT1_RX USB_COUNT1_RX_COUNT1_RX_Msk /*!< Reception Byte Count */ 15291 15292 #define USB_COUNT1_RX_NUM_BLOCK_Pos (10U) 15293 #define USB_COUNT1_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ 15294 #define USB_COUNT1_RX_NUM_BLOCK USB_COUNT1_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ 15295 #define USB_COUNT1_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ 15296 #define USB_COUNT1_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ 15297 #define USB_COUNT1_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ 15298 #define USB_COUNT1_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ 15299 #define USB_COUNT1_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ 15300 15301 #define USB_COUNT1_RX_BLSIZE_Pos (15U) 15302 #define USB_COUNT1_RX_BLSIZE_Msk (0x1UL << USB_COUNT1_RX_BLSIZE_Pos) /*!< 0x00008000 */ 15303 #define USB_COUNT1_RX_BLSIZE USB_COUNT1_RX_BLSIZE_Msk /*!< BLock SIZE */ 15304 15305 /***************** Bit definition for USB_COUNT2_RX register ****************/ 15306 #define USB_COUNT2_RX_COUNT2_RX_Pos (0U) 15307 #define USB_COUNT2_RX_COUNT2_RX_Msk (0x3FFUL << USB_COUNT2_RX_COUNT2_RX_Pos) /*!< 0x000003FF */ 15308 #define USB_COUNT2_RX_COUNT2_RX USB_COUNT2_RX_COUNT2_RX_Msk /*!< Reception Byte Count */ 15309 15310 #define USB_COUNT2_RX_NUM_BLOCK_Pos (10U) 15311 #define USB_COUNT2_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ 15312 #define USB_COUNT2_RX_NUM_BLOCK USB_COUNT2_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ 15313 #define USB_COUNT2_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ 15314 #define USB_COUNT2_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ 15315 #define USB_COUNT2_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ 15316 #define USB_COUNT2_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ 15317 #define USB_COUNT2_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ 15318 15319 #define USB_COUNT2_RX_BLSIZE_Pos (15U) 15320 #define USB_COUNT2_RX_BLSIZE_Msk (0x1UL << USB_COUNT2_RX_BLSIZE_Pos) /*!< 0x00008000 */ 15321 #define USB_COUNT2_RX_BLSIZE USB_COUNT2_RX_BLSIZE_Msk /*!< BLock SIZE */ 15322 15323 /***************** Bit definition for USB_COUNT3_RX register ****************/ 15324 #define USB_COUNT3_RX_COUNT3_RX_Pos (0U) 15325 #define USB_COUNT3_RX_COUNT3_RX_Msk (0x3FFUL << USB_COUNT3_RX_COUNT3_RX_Pos) /*!< 0x000003FF */ 15326 #define USB_COUNT3_RX_COUNT3_RX USB_COUNT3_RX_COUNT3_RX_Msk /*!< Reception Byte Count */ 15327 15328 #define USB_COUNT3_RX_NUM_BLOCK_Pos (10U) 15329 #define USB_COUNT3_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ 15330 #define USB_COUNT3_RX_NUM_BLOCK USB_COUNT3_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ 15331 #define USB_COUNT3_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ 15332 #define USB_COUNT3_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ 15333 #define USB_COUNT3_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ 15334 #define USB_COUNT3_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ 15335 #define USB_COUNT3_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ 15336 15337 #define USB_COUNT3_RX_BLSIZE_Pos (15U) 15338 #define USB_COUNT3_RX_BLSIZE_Msk (0x1UL << USB_COUNT3_RX_BLSIZE_Pos) /*!< 0x00008000 */ 15339 #define USB_COUNT3_RX_BLSIZE USB_COUNT3_RX_BLSIZE_Msk /*!< BLock SIZE */ 15340 15341 /***************** Bit definition for USB_COUNT4_RX register ****************/ 15342 #define USB_COUNT4_RX_COUNT4_RX_Pos (0U) 15343 #define USB_COUNT4_RX_COUNT4_RX_Msk (0x3FFUL << USB_COUNT4_RX_COUNT4_RX_Pos) /*!< 0x000003FF */ 15344 #define USB_COUNT4_RX_COUNT4_RX USB_COUNT4_RX_COUNT4_RX_Msk /*!< Reception Byte Count */ 15345 15346 #define USB_COUNT4_RX_NUM_BLOCK_Pos (10U) 15347 #define USB_COUNT4_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ 15348 #define USB_COUNT4_RX_NUM_BLOCK USB_COUNT4_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ 15349 #define USB_COUNT4_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ 15350 #define USB_COUNT4_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ 15351 #define USB_COUNT4_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ 15352 #define USB_COUNT4_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ 15353 #define USB_COUNT4_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ 15354 15355 #define USB_COUNT4_RX_BLSIZE_Pos (15U) 15356 #define USB_COUNT4_RX_BLSIZE_Msk (0x1UL << USB_COUNT4_RX_BLSIZE_Pos) /*!< 0x00008000 */ 15357 #define USB_COUNT4_RX_BLSIZE USB_COUNT4_RX_BLSIZE_Msk /*!< BLock SIZE */ 15358 15359 /***************** Bit definition for USB_COUNT5_RX register ****************/ 15360 #define USB_COUNT5_RX_COUNT5_RX_Pos (0U) 15361 #define USB_COUNT5_RX_COUNT5_RX_Msk (0x3FFUL << USB_COUNT5_RX_COUNT5_RX_Pos) /*!< 0x000003FF */ 15362 #define USB_COUNT5_RX_COUNT5_RX USB_COUNT5_RX_COUNT5_RX_Msk /*!< Reception Byte Count */ 15363 15364 #define USB_COUNT5_RX_NUM_BLOCK_Pos (10U) 15365 #define USB_COUNT5_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ 15366 #define USB_COUNT5_RX_NUM_BLOCK USB_COUNT5_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ 15367 #define USB_COUNT5_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ 15368 #define USB_COUNT5_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ 15369 #define USB_COUNT5_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ 15370 #define USB_COUNT5_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ 15371 #define USB_COUNT5_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ 15372 15373 #define USB_COUNT5_RX_BLSIZE_Pos (15U) 15374 #define USB_COUNT5_RX_BLSIZE_Msk (0x1UL << USB_COUNT5_RX_BLSIZE_Pos) /*!< 0x00008000 */ 15375 #define USB_COUNT5_RX_BLSIZE USB_COUNT5_RX_BLSIZE_Msk /*!< BLock SIZE */ 15376 15377 /***************** Bit definition for USB_COUNT6_RX register ****************/ 15378 #define USB_COUNT6_RX_COUNT6_RX_Pos (0U) 15379 #define USB_COUNT6_RX_COUNT6_RX_Msk (0x3FFUL << USB_COUNT6_RX_COUNT6_RX_Pos) /*!< 0x000003FF */ 15380 #define USB_COUNT6_RX_COUNT6_RX USB_COUNT6_RX_COUNT6_RX_Msk /*!< Reception Byte Count */ 15381 15382 #define USB_COUNT6_RX_NUM_BLOCK_Pos (10U) 15383 #define USB_COUNT6_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ 15384 #define USB_COUNT6_RX_NUM_BLOCK USB_COUNT6_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ 15385 #define USB_COUNT6_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ 15386 #define USB_COUNT6_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ 15387 #define USB_COUNT6_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ 15388 #define USB_COUNT6_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ 15389 #define USB_COUNT6_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ 15390 15391 #define USB_COUNT6_RX_BLSIZE_Pos (15U) 15392 #define USB_COUNT6_RX_BLSIZE_Msk (0x1UL << USB_COUNT6_RX_BLSIZE_Pos) /*!< 0x00008000 */ 15393 #define USB_COUNT6_RX_BLSIZE USB_COUNT6_RX_BLSIZE_Msk /*!< BLock SIZE */ 15394 15395 /***************** Bit definition for USB_COUNT7_RX register ****************/ 15396 #define USB_COUNT7_RX_COUNT7_RX_Pos (0U) 15397 #define USB_COUNT7_RX_COUNT7_RX_Msk (0x3FFUL << USB_COUNT7_RX_COUNT7_RX_Pos) /*!< 0x000003FF */ 15398 #define USB_COUNT7_RX_COUNT7_RX USB_COUNT7_RX_COUNT7_RX_Msk /*!< Reception Byte Count */ 15399 15400 #define USB_COUNT7_RX_NUM_BLOCK_Pos (10U) 15401 #define USB_COUNT7_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ 15402 #define USB_COUNT7_RX_NUM_BLOCK USB_COUNT7_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ 15403 #define USB_COUNT7_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ 15404 #define USB_COUNT7_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ 15405 #define USB_COUNT7_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ 15406 #define USB_COUNT7_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ 15407 #define USB_COUNT7_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ 15408 15409 #define USB_COUNT7_RX_BLSIZE_Pos (15U) 15410 #define USB_COUNT7_RX_BLSIZE_Msk (0x1UL << USB_COUNT7_RX_BLSIZE_Pos) /*!< 0x00008000 */ 15411 #define USB_COUNT7_RX_BLSIZE USB_COUNT7_RX_BLSIZE_Msk /*!< BLock SIZE */ 15412 15413 /*----------------------------------------------------------------------------*/ 15414 15415 /**************** Bit definition for USB_COUNT0_RX_0 register ***************/ 15416 #define USB_COUNT0_RX_0_COUNT0_RX_0 (0x000003FFUL) /*!< Reception Byte Count (low) */ 15417 15418 #define USB_COUNT0_RX_0_NUM_BLOCK_0 (0x00007C00UL) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ 15419 #define USB_COUNT0_RX_0_NUM_BLOCK_0_0 (0x00000400UL) /*!< Bit 0 */ 15420 #define USB_COUNT0_RX_0_NUM_BLOCK_0_1 (0x00000800UL) /*!< Bit 1 */ 15421 #define USB_COUNT0_RX_0_NUM_BLOCK_0_2 (0x00001000UL) /*!< Bit 2 */ 15422 #define USB_COUNT0_RX_0_NUM_BLOCK_0_3 (0x00002000UL) /*!< Bit 3 */ 15423 #define USB_COUNT0_RX_0_NUM_BLOCK_0_4 (0x00004000UL) /*!< Bit 4 */ 15424 15425 #define USB_COUNT0_RX_0_BLSIZE_0 (0x00008000UL) /*!< BLock SIZE (low) */ 15426 15427 /**************** Bit definition for USB_COUNT0_RX_1 register ***************/ 15428 #define USB_COUNT0_RX_1_COUNT0_RX_1 (0x03FF0000UL) /*!< Reception Byte Count (high) */ 15429 15430 #define USB_COUNT0_RX_1_NUM_BLOCK_1 (0x7C000000UL) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ 15431 #define USB_COUNT0_RX_1_NUM_BLOCK_1_0 (0x04000000UL) /*!< Bit 1 */ 15432 #define USB_COUNT0_RX_1_NUM_BLOCK_1_1 (0x08000000UL) /*!< Bit 1 */ 15433 #define USB_COUNT0_RX_1_NUM_BLOCK_1_2 (0x10000000UL) /*!< Bit 2 */ 15434 #define USB_COUNT0_RX_1_NUM_BLOCK_1_3 (0x20000000UL) /*!< Bit 3 */ 15435 #define USB_COUNT0_RX_1_NUM_BLOCK_1_4 (0x40000000UL) /*!< Bit 4 */ 15436 15437 #define USB_COUNT0_RX_1_BLSIZE_1 (0x80000000UL) /*!< BLock SIZE (high) */ 15438 15439 /**************** Bit definition for USB_COUNT1_RX_0 register ***************/ 15440 #define USB_COUNT1_RX_0_COUNT1_RX_0 (0x000003FFUL) /*!< Reception Byte Count (low) */ 15441 15442 #define USB_COUNT1_RX_0_NUM_BLOCK_0 (0x00007C00UL) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ 15443 #define USB_COUNT1_RX_0_NUM_BLOCK_0_0 (0x00000400UL) /*!< Bit 0 */ 15444 #define USB_COUNT1_RX_0_NUM_BLOCK_0_1 (0x00000800UL) /*!< Bit 1 */ 15445 #define USB_COUNT1_RX_0_NUM_BLOCK_0_2 (0x00001000UL) /*!< Bit 2 */ 15446 #define USB_COUNT1_RX_0_NUM_BLOCK_0_3 (0x00002000UL) /*!< Bit 3 */ 15447 #define USB_COUNT1_RX_0_NUM_BLOCK_0_4 (0x00004000UL) /*!< Bit 4 */ 15448 15449 #define USB_COUNT1_RX_0_BLSIZE_0 (0x00008000UL) /*!< BLock SIZE (low) */ 15450 15451 /**************** Bit definition for USB_COUNT1_RX_1 register ***************/ 15452 #define USB_COUNT1_RX_1_COUNT1_RX_1 (0x03FF0000UL) /*!< Reception Byte Count (high) */ 15453 15454 #define USB_COUNT1_RX_1_NUM_BLOCK_1 (0x7C000000UL) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ 15455 #define USB_COUNT1_RX_1_NUM_BLOCK_1_0 (0x04000000UL) /*!< Bit 0 */ 15456 #define USB_COUNT1_RX_1_NUM_BLOCK_1_1 (0x08000000UL) /*!< Bit 1 */ 15457 #define USB_COUNT1_RX_1_NUM_BLOCK_1_2 (0x10000000UL) /*!< Bit 2 */ 15458 #define USB_COUNT1_RX_1_NUM_BLOCK_1_3 (0x20000000UL) /*!< Bit 3 */ 15459 #define USB_COUNT1_RX_1_NUM_BLOCK_1_4 (0x40000000UL) /*!< Bit 4 */ 15460 15461 #define USB_COUNT1_RX_1_BLSIZE_1 (0x80000000UL) /*!< BLock SIZE (high) */ 15462 15463 /**************** Bit definition for USB_COUNT2_RX_0 register ***************/ 15464 #define USB_COUNT2_RX_0_COUNT2_RX_0 (0x000003FFUL) /*!< Reception Byte Count (low) */ 15465 15466 #define USB_COUNT2_RX_0_NUM_BLOCK_0 (0x00007C00UL) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ 15467 #define USB_COUNT2_RX_0_NUM_BLOCK_0_0 (0x00000400UL) /*!< Bit 0 */ 15468 #define USB_COUNT2_RX_0_NUM_BLOCK_0_1 (0x00000800UL) /*!< Bit 1 */ 15469 #define USB_COUNT2_RX_0_NUM_BLOCK_0_2 (0x00001000UL) /*!< Bit 2 */ 15470 #define USB_COUNT2_RX_0_NUM_BLOCK_0_3 (0x00002000UL) /*!< Bit 3 */ 15471 #define USB_COUNT2_RX_0_NUM_BLOCK_0_4 (0x00004000UL) /*!< Bit 4 */ 15472 15473 #define USB_COUNT2_RX_0_BLSIZE_0 (0x00008000UL) /*!< BLock SIZE (low) */ 15474 15475 /**************** Bit definition for USB_COUNT2_RX_1 register ***************/ 15476 #define USB_COUNT2_RX_1_COUNT2_RX_1 (0x03FF0000UL) /*!< Reception Byte Count (high) */ 15477 15478 #define USB_COUNT2_RX_1_NUM_BLOCK_1 (0x7C000000UL) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ 15479 #define USB_COUNT2_RX_1_NUM_BLOCK_1_0 (0x04000000UL) /*!< Bit 0 */ 15480 #define USB_COUNT2_RX_1_NUM_BLOCK_1_1 (0x08000000UL) /*!< Bit 1 */ 15481 #define USB_COUNT2_RX_1_NUM_BLOCK_1_2 (0x10000000UL) /*!< Bit 2 */ 15482 #define USB_COUNT2_RX_1_NUM_BLOCK_1_3 (0x20000000UL) /*!< Bit 3 */ 15483 #define USB_COUNT2_RX_1_NUM_BLOCK_1_4 (0x40000000UL) /*!< Bit 4 */ 15484 15485 #define USB_COUNT2_RX_1_BLSIZE_1 (0x80000000UL) /*!< BLock SIZE (high) */ 15486 15487 /**************** Bit definition for USB_COUNT3_RX_0 register ***************/ 15488 #define USB_COUNT3_RX_0_COUNT3_RX_0 (0x000003FFUL) /*!< Reception Byte Count (low) */ 15489 15490 #define USB_COUNT3_RX_0_NUM_BLOCK_0 (0x00007C00UL) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ 15491 #define USB_COUNT3_RX_0_NUM_BLOCK_0_0 (0x00000400UL) /*!< Bit 0 */ 15492 #define USB_COUNT3_RX_0_NUM_BLOCK_0_1 (0x00000800UL) /*!< Bit 1 */ 15493 #define USB_COUNT3_RX_0_NUM_BLOCK_0_2 (0x00001000UL) /*!< Bit 2 */ 15494 #define USB_COUNT3_RX_0_NUM_BLOCK_0_3 (0x00002000UL) /*!< Bit 3 */ 15495 #define USB_COUNT3_RX_0_NUM_BLOCK_0_4 (0x00004000UL) /*!< Bit 4 */ 15496 15497 #define USB_COUNT3_RX_0_BLSIZE_0 (0x00008000UL) /*!< BLock SIZE (low) */ 15498 15499 /**************** Bit definition for USB_COUNT3_RX_1 register ***************/ 15500 #define USB_COUNT3_RX_1_COUNT3_RX_1 (0x03FF0000UL) /*!< Reception Byte Count (high) */ 15501 15502 #define USB_COUNT3_RX_1_NUM_BLOCK_1 (0x7C000000UL) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ 15503 #define USB_COUNT3_RX_1_NUM_BLOCK_1_0 (0x04000000UL) /*!< Bit 0 */ 15504 #define USB_COUNT3_RX_1_NUM_BLOCK_1_1 (0x08000000UL) /*!< Bit 1 */ 15505 #define USB_COUNT3_RX_1_NUM_BLOCK_1_2 (0x10000000UL) /*!< Bit 2 */ 15506 #define USB_COUNT3_RX_1_NUM_BLOCK_1_3 (0x20000000UL) /*!< Bit 3 */ 15507 #define USB_COUNT3_RX_1_NUM_BLOCK_1_4 (0x40000000UL) /*!< Bit 4 */ 15508 15509 #define USB_COUNT3_RX_1_BLSIZE_1 (0x80000000UL) /*!< BLock SIZE (high) */ 15510 15511 /**************** Bit definition for USB_COUNT4_RX_0 register ***************/ 15512 #define USB_COUNT4_RX_0_COUNT4_RX_0 (0x000003FFUL) /*!< Reception Byte Count (low) */ 15513 15514 #define USB_COUNT4_RX_0_NUM_BLOCK_0 (0x00007C00UL) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ 15515 #define USB_COUNT4_RX_0_NUM_BLOCK_0_0 (0x00000400UL) /*!< Bit 0 */ 15516 #define USB_COUNT4_RX_0_NUM_BLOCK_0_1 (0x00000800UL) /*!< Bit 1 */ 15517 #define USB_COUNT4_RX_0_NUM_BLOCK_0_2 (0x00001000UL) /*!< Bit 2 */ 15518 #define USB_COUNT4_RX_0_NUM_BLOCK_0_3 (0x00002000UL) /*!< Bit 3 */ 15519 #define USB_COUNT4_RX_0_NUM_BLOCK_0_4 (0x00004000UL) /*!< Bit 4 */ 15520 15521 #define USB_COUNT4_RX_0_BLSIZE_0 (0x00008000UL) /*!< BLock SIZE (low) */ 15522 15523 /**************** Bit definition for USB_COUNT4_RX_1 register ***************/ 15524 #define USB_COUNT4_RX_1_COUNT4_RX_1 (0x03FF0000UL) /*!< Reception Byte Count (high) */ 15525 15526 #define USB_COUNT4_RX_1_NUM_BLOCK_1 (0x7C000000UL) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ 15527 #define USB_COUNT4_RX_1_NUM_BLOCK_1_0 (0x04000000UL) /*!< Bit 0 */ 15528 #define USB_COUNT4_RX_1_NUM_BLOCK_1_1 (0x08000000UL) /*!< Bit 1 */ 15529 #define USB_COUNT4_RX_1_NUM_BLOCK_1_2 (0x10000000UL) /*!< Bit 2 */ 15530 #define USB_COUNT4_RX_1_NUM_BLOCK_1_3 (0x20000000UL) /*!< Bit 3 */ 15531 #define USB_COUNT4_RX_1_NUM_BLOCK_1_4 (0x40000000UL) /*!< Bit 4 */ 15532 15533 #define USB_COUNT4_RX_1_BLSIZE_1 (0x80000000UL) /*!< BLock SIZE (high) */ 15534 15535 /**************** Bit definition for USB_COUNT5_RX_0 register ***************/ 15536 #define USB_COUNT5_RX_0_COUNT5_RX_0 (0x000003FFUL) /*!< Reception Byte Count (low) */ 15537 15538 #define USB_COUNT5_RX_0_NUM_BLOCK_0 (0x00007C00UL) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ 15539 #define USB_COUNT5_RX_0_NUM_BLOCK_0_0 (0x00000400UL) /*!< Bit 0 */ 15540 #define USB_COUNT5_RX_0_NUM_BLOCK_0_1 (0x00000800UL) /*!< Bit 1 */ 15541 #define USB_COUNT5_RX_0_NUM_BLOCK_0_2 (0x00001000UL) /*!< Bit 2 */ 15542 #define USB_COUNT5_RX_0_NUM_BLOCK_0_3 (0x00002000UL) /*!< Bit 3 */ 15543 #define USB_COUNT5_RX_0_NUM_BLOCK_0_4 (0x00004000UL) /*!< Bit 4 */ 15544 15545 #define USB_COUNT5_RX_0_BLSIZE_0 (0x00008000UL) /*!< BLock SIZE (low) */ 15546 15547 /**************** Bit definition for USB_COUNT5_RX_1 register ***************/ 15548 #define USB_COUNT5_RX_1_COUNT5_RX_1 (0x03FF0000UL) /*!< Reception Byte Count (high) */ 15549 15550 #define USB_COUNT5_RX_1_NUM_BLOCK_1 (0x7C000000UL) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ 15551 #define USB_COUNT5_RX_1_NUM_BLOCK_1_0 (0x04000000UL) /*!< Bit 0 */ 15552 #define USB_COUNT5_RX_1_NUM_BLOCK_1_1 (0x08000000UL) /*!< Bit 1 */ 15553 #define USB_COUNT5_RX_1_NUM_BLOCK_1_2 (0x10000000UL) /*!< Bit 2 */ 15554 #define USB_COUNT5_RX_1_NUM_BLOCK_1_3 (0x20000000UL) /*!< Bit 3 */ 15555 #define USB_COUNT5_RX_1_NUM_BLOCK_1_4 (0x40000000UL) /*!< Bit 4 */ 15556 15557 #define USB_COUNT5_RX_1_BLSIZE_1 (0x80000000UL) /*!< BLock SIZE (high) */ 15558 15559 /*************** Bit definition for USB_COUNT6_RX_0 register ***************/ 15560 #define USB_COUNT6_RX_0_COUNT6_RX_0 (0x000003FFUL) /*!< Reception Byte Count (low) */ 15561 15562 #define USB_COUNT6_RX_0_NUM_BLOCK_0 (0x00007C00UL) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ 15563 #define USB_COUNT6_RX_0_NUM_BLOCK_0_0 (0x00000400UL) /*!< Bit 0 */ 15564 #define USB_COUNT6_RX_0_NUM_BLOCK_0_1 (0x00000800UL) /*!< Bit 1 */ 15565 #define USB_COUNT6_RX_0_NUM_BLOCK_0_2 (0x00001000UL) /*!< Bit 2 */ 15566 #define USB_COUNT6_RX_0_NUM_BLOCK_0_3 (0x00002000UL) /*!< Bit 3 */ 15567 #define USB_COUNT6_RX_0_NUM_BLOCK_0_4 (0x00004000UL) /*!< Bit 4 */ 15568 15569 #define USB_COUNT6_RX_0_BLSIZE_0 (0x00008000UL) /*!< BLock SIZE (low) */ 15570 15571 /**************** Bit definition for USB_COUNT6_RX_1 register ***************/ 15572 #define USB_COUNT6_RX_1_COUNT6_RX_1 (0x03FF0000UL) /*!< Reception Byte Count (high) */ 15573 15574 #define USB_COUNT6_RX_1_NUM_BLOCK_1 (0x7C000000UL) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ 15575 #define USB_COUNT6_RX_1_NUM_BLOCK_1_0 (0x04000000UL) /*!< Bit 0 */ 15576 #define USB_COUNT6_RX_1_NUM_BLOCK_1_1 (0x08000000UL) /*!< Bit 1 */ 15577 #define USB_COUNT6_RX_1_NUM_BLOCK_1_2 (0x10000000UL) /*!< Bit 2 */ 15578 #define USB_COUNT6_RX_1_NUM_BLOCK_1_3 (0x20000000UL) /*!< Bit 3 */ 15579 #define USB_COUNT6_RX_1_NUM_BLOCK_1_4 (0x40000000UL) /*!< Bit 4 */ 15580 15581 #define USB_COUNT6_RX_1_BLSIZE_1 (0x80000000UL) /*!< BLock SIZE (high) */ 15582 15583 /*************** Bit definition for USB_COUNT7_RX_0 register ****************/ 15584 #define USB_COUNT7_RX_0_COUNT7_RX_0 (0x000003FFUL) /*!< Reception Byte Count (low) */ 15585 15586 #define USB_COUNT7_RX_0_NUM_BLOCK_0 (0x00007C00UL) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ 15587 #define USB_COUNT7_RX_0_NUM_BLOCK_0_0 (0x00000400UL) /*!< Bit 0 */ 15588 #define USB_COUNT7_RX_0_NUM_BLOCK_0_1 (0x00000800UL) /*!< Bit 1 */ 15589 #define USB_COUNT7_RX_0_NUM_BLOCK_0_2 (0x00001000UL) /*!< Bit 2 */ 15590 #define USB_COUNT7_RX_0_NUM_BLOCK_0_3 (0x00002000UL) /*!< Bit 3 */ 15591 #define USB_COUNT7_RX_0_NUM_BLOCK_0_4 (0x00004000UL) /*!< Bit 4 */ 15592 15593 #define USB_COUNT7_RX_0_BLSIZE_0 (0x00008000UL) /*!< BLock SIZE (low) */ 15594 15595 /*************** Bit definition for USB_COUNT7_RX_1 register ****************/ 15596 #define USB_COUNT7_RX_1_COUNT7_RX_1 (0x03FF0000UL) /*!< Reception Byte Count (high) */ 15597 15598 #define USB_COUNT7_RX_1_NUM_BLOCK_1 (0x7C000000UL) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ 15599 #define USB_COUNT7_RX_1_NUM_BLOCK_1_0 (0x04000000UL) /*!< Bit 0 */ 15600 #define USB_COUNT7_RX_1_NUM_BLOCK_1_1 (0x08000000UL) /*!< Bit 1 */ 15601 #define USB_COUNT7_RX_1_NUM_BLOCK_1_2 (0x10000000UL) /*!< Bit 2 */ 15602 #define USB_COUNT7_RX_1_NUM_BLOCK_1_3 (0x20000000UL) /*!< Bit 3 */ 15603 #define USB_COUNT7_RX_1_NUM_BLOCK_1_4 (0x40000000UL) /*!< Bit 4 */ 15604 15605 #define USB_COUNT7_RX_1_BLSIZE_1 (0x80000000UL) /*!< BLock SIZE (high) */ 15606 15607 15608 /** 15609 * @} 15610 */ 15611 15612 /** 15613 * @} 15614 */ 15615 15616 /** @addtogroup Exported_macros 15617 * @{ 15618 */ 15619 15620 /******************************* ADC Instances ********************************/ 15621 #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1) 15622 15623 #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON) 15624 15625 /******************************** CAN Instances ******************************/ 15626 #define IS_CAN_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CAN1) 15627 15628 /******************************** COMP Instances ******************************/ 15629 #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \ 15630 ((INSTANCE) == COMP2)) 15631 15632 #define IS_COMP_COMMON_INSTANCE(COMMON_INSTANCE) ((COMMON_INSTANCE) == COMP12_COMMON) 15633 15634 /******************** COMP Instances with window mode capability **************/ 15635 #define IS_COMP_WINDOWMODE_INSTANCE(INSTANCE) ((INSTANCE) == COMP2) 15636 15637 /******************************* CRC Instances ********************************/ 15638 #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC) 15639 15640 /******************************* DAC Instances ********************************/ 15641 #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC1) 15642 15643 /****************************** DFSDM Instances *******************************/ 15644 #define IS_DFSDM_FILTER_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DFSDM1_Filter0) || \ 15645 ((INSTANCE) == DFSDM1_Filter1)) 15646 15647 #define IS_DFSDM_CHANNEL_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DFSDM1_Channel0) || \ 15648 ((INSTANCE) == DFSDM1_Channel1) || \ 15649 ((INSTANCE) == DFSDM1_Channel2) || \ 15650 ((INSTANCE) == DFSDM1_Channel3)) 15651 15652 /******************************** DMA Instances *******************************/ 15653 #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \ 15654 ((INSTANCE) == DMA1_Channel2) || \ 15655 ((INSTANCE) == DMA1_Channel3) || \ 15656 ((INSTANCE) == DMA1_Channel4) || \ 15657 ((INSTANCE) == DMA1_Channel5) || \ 15658 ((INSTANCE) == DMA1_Channel6) || \ 15659 ((INSTANCE) == DMA1_Channel7) || \ 15660 ((INSTANCE) == DMA2_Channel1) || \ 15661 ((INSTANCE) == DMA2_Channel2) || \ 15662 ((INSTANCE) == DMA2_Channel3) || \ 15663 ((INSTANCE) == DMA2_Channel4) || \ 15664 ((INSTANCE) == DMA2_Channel5) || \ 15665 ((INSTANCE) == DMA2_Channel6) || \ 15666 ((INSTANCE) == DMA2_Channel7)) 15667 15668 /******************************* GPIO Instances *******************************/ 15669 #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \ 15670 ((INSTANCE) == GPIOB) || \ 15671 ((INSTANCE) == GPIOC) || \ 15672 ((INSTANCE) == GPIOD) || \ 15673 ((INSTANCE) == GPIOE) || \ 15674 ((INSTANCE) == GPIOH)) 15675 15676 /******************************* GPIO AF Instances ****************************/ 15677 /* On L4, all GPIO Bank support AF */ 15678 #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE) 15679 15680 /**************************** GPIO Lock Instances *****************************/ 15681 /* On L4, all GPIO Bank support the Lock mechanism */ 15682 #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE) 15683 15684 /******************************** I2C Instances *******************************/ 15685 #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \ 15686 ((INSTANCE) == I2C2) || \ 15687 ((INSTANCE) == I2C3) || \ 15688 ((INSTANCE) == I2C4)) 15689 15690 /****************** I2C Instances : wakeup capability from stop modes *********/ 15691 #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) IS_I2C_ALL_INSTANCE(INSTANCE) 15692 15693 /****************************** OPAMP Instances *******************************/ 15694 #define IS_OPAMP_ALL_INSTANCE(INSTANCE) ((INSTANCE) == OPAMP1) 15695 15696 #define IS_OPAMP_COMMON_INSTANCE(COMMON_INSTANCE) ((COMMON_INSTANCE) == OPAMP1_COMMON) 15697 15698 /******************************* QSPI Instances *******************************/ 15699 #define IS_QSPI_ALL_INSTANCE(INSTANCE) ((INSTANCE) == QUADSPI) 15700 15701 /******************************* RNG Instances ********************************/ 15702 #define IS_RNG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RNG) 15703 15704 /****************************** RTC Instances *********************************/ 15705 #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC) 15706 15707 /******************************** SAI Instances *******************************/ 15708 #define IS_SAI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SAI1_Block_A) || \ 15709 ((INSTANCE) == SAI1_Block_B)) 15710 15711 /****************************** SDMMC Instances *******************************/ 15712 #define IS_SDMMC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SDMMC1) 15713 15714 /****************************** SMBUS Instances *******************************/ 15715 #define IS_SMBUS_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \ 15716 ((INSTANCE) == I2C2) || \ 15717 ((INSTANCE) == I2C3) || \ 15718 ((INSTANCE) == I2C4)) 15719 15720 /******************************** SPI Instances *******************************/ 15721 #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \ 15722 ((INSTANCE) == SPI2) || \ 15723 ((INSTANCE) == SPI3)) 15724 15725 /****************** LPTIM Instances : All supported instances *****************/ 15726 #define IS_LPTIM_INSTANCE(INSTANCE) (((INSTANCE) == LPTIM1) || \ 15727 ((INSTANCE) == LPTIM2)) 15728 15729 /****************** LPTIM Instances : supporting the encoder mode *************/ 15730 #define IS_LPTIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1) 15731 15732 /****************** TIM Instances : All supported instances *******************/ 15733 #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 15734 ((INSTANCE) == TIM2) || \ 15735 ((INSTANCE) == TIM3) || \ 15736 ((INSTANCE) == TIM6) || \ 15737 ((INSTANCE) == TIM15) || \ 15738 ((INSTANCE) == TIM16)) 15739 15740 /****************** TIM Instances : supporting 32 bits counter ****************/ 15741 #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) ((INSTANCE) == TIM2) 15742 15743 /****************** TIM Instances : supporting the break function *************/ 15744 #define IS_TIM_BREAK_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 15745 ((INSTANCE) == TIM15) || \ 15746 ((INSTANCE) == TIM16)) 15747 15748 /************** TIM Instances : supporting Break source selection *************/ 15749 #define IS_TIM_BREAKSOURCE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 15750 ((INSTANCE) == TIM15) || \ 15751 ((INSTANCE) == TIM16)) 15752 15753 /****************** TIM Instances : supporting 2 break inputs *****************/ 15754 #define IS_TIM_BKIN2_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) 15755 15756 /************* TIM Instances : at least 1 capture/compare channel *************/ 15757 #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 15758 ((INSTANCE) == TIM2) || \ 15759 ((INSTANCE) == TIM3) || \ 15760 ((INSTANCE) == TIM15) || \ 15761 ((INSTANCE) == TIM16)) 15762 15763 /************ TIM Instances : at least 2 capture/compare channels *************/ 15764 #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 15765 ((INSTANCE) == TIM2) || \ 15766 ((INSTANCE) == TIM3) || \ 15767 ((INSTANCE) == TIM15)) 15768 15769 /************ TIM Instances : at least 3 capture/compare channels *************/ 15770 #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 15771 ((INSTANCE) == TIM2) || \ 15772 ((INSTANCE) == TIM3)) 15773 15774 /************ TIM Instances : at least 4 capture/compare channels *************/ 15775 #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 15776 ((INSTANCE) == TIM2) || \ 15777 ((INSTANCE) == TIM3)) 15778 15779 /****************** TIM Instances : at least 5 capture/compare channels *******/ 15780 #define IS_TIM_CC5_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) 15781 15782 /****************** TIM Instances : at least 6 capture/compare channels *******/ 15783 #define IS_TIM_CC6_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) 15784 15785 /************ TIM Instances : DMA requests generation (TIMx_DIER.COMDE) *******/ 15786 #define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 15787 ((INSTANCE) == TIM15) || \ 15788 ((INSTANCE) == TIM16)) 15789 15790 /****************** TIM Instances : DMA requests generation (TIMx_DIER.UDE) ***/ 15791 #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 15792 ((INSTANCE) == TIM2) || \ 15793 ((INSTANCE) == TIM3) || \ 15794 ((INSTANCE) == TIM6) || \ 15795 ((INSTANCE) == TIM15) || \ 15796 ((INSTANCE) == TIM16)) 15797 15798 /************ TIM Instances : DMA requests generation (TIMx_DIER.CCxDE) *******/ 15799 #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 15800 ((INSTANCE) == TIM2) || \ 15801 ((INSTANCE) == TIM3) || \ 15802 ((INSTANCE) == TIM15) || \ 15803 ((INSTANCE) == TIM16)) 15804 15805 /******************** TIM Instances : DMA burst feature ***********************/ 15806 #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 15807 ((INSTANCE) == TIM2) || \ 15808 ((INSTANCE) == TIM3) || \ 15809 ((INSTANCE) == TIM15) || \ 15810 ((INSTANCE) == TIM16)) 15811 15812 /******************* TIM Instances : output(s) available **********************/ 15813 #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \ 15814 ((((INSTANCE) == TIM1) && \ 15815 (((CHANNEL) == TIM_CHANNEL_1) || \ 15816 ((CHANNEL) == TIM_CHANNEL_2) || \ 15817 ((CHANNEL) == TIM_CHANNEL_3) || \ 15818 ((CHANNEL) == TIM_CHANNEL_4) || \ 15819 ((CHANNEL) == TIM_CHANNEL_5) || \ 15820 ((CHANNEL) == TIM_CHANNEL_6))) \ 15821 || \ 15822 (((INSTANCE) == TIM2) && \ 15823 (((CHANNEL) == TIM_CHANNEL_1) || \ 15824 ((CHANNEL) == TIM_CHANNEL_2) || \ 15825 ((CHANNEL) == TIM_CHANNEL_3) || \ 15826 ((CHANNEL) == TIM_CHANNEL_4))) \ 15827 || \ 15828 (((INSTANCE) == TIM3) && \ 15829 (((CHANNEL) == TIM_CHANNEL_1) || \ 15830 ((CHANNEL) == TIM_CHANNEL_2) || \ 15831 ((CHANNEL) == TIM_CHANNEL_3) || \ 15832 ((CHANNEL) == TIM_CHANNEL_4))) \ 15833 || \ 15834 (((INSTANCE) == TIM15) && \ 15835 (((CHANNEL) == TIM_CHANNEL_1) || \ 15836 ((CHANNEL) == TIM_CHANNEL_2))) \ 15837 || \ 15838 (((INSTANCE) == TIM16) && \ 15839 (((CHANNEL) == TIM_CHANNEL_1)))) 15840 15841 /****************** TIM Instances : supporting complementary output(s) ********/ 15842 #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \ 15843 ((((INSTANCE) == TIM1) && \ 15844 (((CHANNEL) == TIM_CHANNEL_1) || \ 15845 ((CHANNEL) == TIM_CHANNEL_2) || \ 15846 ((CHANNEL) == TIM_CHANNEL_3))) \ 15847 || \ 15848 (((INSTANCE) == TIM15) && \ 15849 ((CHANNEL) == TIM_CHANNEL_1)) \ 15850 || \ 15851 (((INSTANCE) == TIM16) && \ 15852 ((CHANNEL) == TIM_CHANNEL_1))) 15853 15854 /****************** TIM Instances : supporting clock division *****************/ 15855 #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 15856 ((INSTANCE) == TIM2) || \ 15857 ((INSTANCE) == TIM3) || \ 15858 ((INSTANCE) == TIM15) || \ 15859 ((INSTANCE) == TIM16)) 15860 15861 /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/ 15862 #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 15863 ((INSTANCE) == TIM2) || \ 15864 ((INSTANCE) == TIM3) || \ 15865 ((INSTANCE) == TIM15)) 15866 15867 /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/ 15868 #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 15869 ((INSTANCE) == TIM2) || \ 15870 ((INSTANCE) == TIM3)) 15871 15872 /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/ 15873 #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 15874 ((INSTANCE) == TIM2) || \ 15875 ((INSTANCE) == TIM3) || \ 15876 ((INSTANCE) == TIM15)) 15877 15878 /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/ 15879 #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 15880 ((INSTANCE) == TIM2) || \ 15881 ((INSTANCE) == TIM3) || \ 15882 ((INSTANCE) == TIM15)) 15883 15884 /****************** TIM Instances : supporting combined 3-phase PWM mode ******/ 15885 #define IS_TIM_COMBINED3PHASEPWM_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) 15886 15887 /****************** TIM Instances : supporting commutation event generation ***/ 15888 #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 15889 ((INSTANCE) == TIM15) || \ 15890 ((INSTANCE) == TIM16)) 15891 15892 /****************** TIM Instances : supporting counting mode selection ********/ 15893 #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 15894 ((INSTANCE) == TIM2) || \ 15895 ((INSTANCE) == TIM3)) 15896 15897 /****************** TIM Instances : supporting encoder interface **************/ 15898 #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 15899 ((INSTANCE) == TIM2) || \ 15900 ((INSTANCE) == TIM3)) 15901 15902 /****************** TIM Instances : supporting Hall sensor interface **********/ 15903 #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 15904 ((INSTANCE) == TIM2) || \ 15905 ((INSTANCE) == TIM3)) 15906 15907 /**************** TIM Instances : external trigger input available ************/ 15908 #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 15909 ((INSTANCE) == TIM2) || \ 15910 ((INSTANCE) == TIM3)) 15911 15912 /************* TIM Instances : supporting ETR source selection ***************/ 15913 #define IS_TIM_ETRSEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 15914 ((INSTANCE) == TIM2) || \ 15915 ((INSTANCE) == TIM3)) 15916 15917 /****** TIM Instances : Master mode available (TIMx_CR2.MMS available )********/ 15918 #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 15919 ((INSTANCE) == TIM2) || \ 15920 ((INSTANCE) == TIM3) || \ 15921 ((INSTANCE) == TIM6) || \ 15922 ((INSTANCE) == TIM15)) 15923 15924 /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/ 15925 #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 15926 ((INSTANCE) == TIM2) || \ 15927 ((INSTANCE) == TIM3) || \ 15928 ((INSTANCE) == TIM15)) 15929 15930 /****************** TIM Instances : supporting OCxREF clear *******************/ 15931 #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 15932 ((INSTANCE) == TIM2) || \ 15933 ((INSTANCE) == TIM3)) 15934 15935 /****************** TIM Instances : remapping capability **********************/ 15936 #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 15937 ((INSTANCE) == TIM2) || \ 15938 ((INSTANCE) == TIM3) || \ 15939 ((INSTANCE) == TIM15) || \ 15940 ((INSTANCE) == TIM16)) 15941 15942 /****************** TIM Instances : supporting repetition counter *************/ 15943 #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 15944 ((INSTANCE) == TIM15) || \ 15945 ((INSTANCE) == TIM16)) 15946 15947 /****************** TIM Instances : supporting ADC triggering through TRGO2 ***/ 15948 #define IS_TIM_TRGO2_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) 15949 15950 /******************* TIM Instances : Timer input XOR function *****************/ 15951 #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 15952 ((INSTANCE) == TIM2) || \ 15953 ((INSTANCE) == TIM3) || \ 15954 ((INSTANCE) == TIM15)) 15955 15956 /****************** TIM Instances : Advanced timer instances *******************/ 15957 #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) 15958 15959 /****************************** TSC Instances *********************************/ 15960 #define IS_TSC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == TSC) 15961 15962 /******************** USART Instances : Synchronous mode **********************/ 15963 #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 15964 ((INSTANCE) == USART2) || \ 15965 ((INSTANCE) == USART3)) 15966 15967 /******************** UART Instances : Asynchronous mode **********************/ 15968 #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 15969 ((INSTANCE) == USART2) || \ 15970 ((INSTANCE) == USART3) || \ 15971 ((INSTANCE) == UART4)) 15972 15973 /****************** UART Instances : Auto Baud Rate detection ****************/ 15974 #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 15975 ((INSTANCE) == USART2) || \ 15976 ((INSTANCE) == USART3) || \ 15977 ((INSTANCE) == UART4)) 15978 15979 /****************** UART Instances : Driver Enable *****************/ 15980 #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 15981 ((INSTANCE) == USART2) || \ 15982 ((INSTANCE) == USART3) || \ 15983 ((INSTANCE) == UART4) || \ 15984 ((INSTANCE) == LPUART1)) 15985 15986 /******************** UART Instances : Half-Duplex mode **********************/ 15987 #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 15988 ((INSTANCE) == USART2) || \ 15989 ((INSTANCE) == USART3) || \ 15990 ((INSTANCE) == UART4) || \ 15991 ((INSTANCE) == LPUART1)) 15992 15993 /****************** UART Instances : Hardware Flow control ********************/ 15994 #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 15995 ((INSTANCE) == USART2) || \ 15996 ((INSTANCE) == USART3) || \ 15997 ((INSTANCE) == UART4) || \ 15998 ((INSTANCE) == LPUART1)) 15999 16000 /******************** UART Instances : LIN mode **********************/ 16001 #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 16002 ((INSTANCE) == USART2) || \ 16003 ((INSTANCE) == USART3) || \ 16004 ((INSTANCE) == UART4)) 16005 16006 /******************** UART Instances : Wake-up from Stop mode **********************/ 16007 #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 16008 ((INSTANCE) == USART2) || \ 16009 ((INSTANCE) == USART3) || \ 16010 ((INSTANCE) == UART4) || \ 16011 ((INSTANCE) == LPUART1)) 16012 16013 /*********************** UART Instances : IRDA mode ***************************/ 16014 #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 16015 ((INSTANCE) == USART2) || \ 16016 ((INSTANCE) == USART3) || \ 16017 ((INSTANCE) == UART4)) 16018 16019 /********************* USART Instances : Smard card mode ***********************/ 16020 #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 16021 ((INSTANCE) == USART2) || \ 16022 ((INSTANCE) == USART3)) 16023 16024 /******************** LPUART Instance *****************************************/ 16025 #define IS_LPUART_INSTANCE(INSTANCE) ((INSTANCE) == LPUART1) 16026 16027 /****************************** IWDG Instances ********************************/ 16028 #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG) 16029 16030 /****************************** WWDG Instances ********************************/ 16031 #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG) 16032 16033 /******************************* USB Instances *******************************/ 16034 #define IS_USB_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB) 16035 #define IS_PCD_ALL_INSTANCE IS_USB_ALL_INSTANCE 16036 /** 16037 * @} 16038 */ 16039 16040 16041 /******************************************************************************/ 16042 /* For a painless codes migration between the STM32L4xx device product */ 16043 /* lines, the aliases defined below are put in place to overcome the */ 16044 /* differences in the interrupt handlers and IRQn definitions. */ 16045 /* No need to update developed interrupt code when moving across */ 16046 /* product lines within the same STM32L4 Family */ 16047 /******************************************************************************/ 16048 16049 /* Aliases for __IRQn */ 16050 #define TIM6_IRQn TIM6_DAC_IRQn 16051 #define ADC1_2_IRQn ADC1_IRQn 16052 #define TIM1_TRG_COM_TIM17_IRQn TIM1_TRG_COM_IRQn 16053 #define HASH_RNG_IRQn RNG_IRQn 16054 #define HASH_CRS_IRQn CRS_IRQn 16055 #define USB_FS_IRQn USB_IRQn 16056 #define DFSDM0_IRQn DFSDM1_FLT0_IRQn 16057 #define DFSDM1_IRQn DFSDM1_FLT1_IRQn 16058 16059 /* Aliases for __IRQHandler */ 16060 #define TIM6_IRQHandler TIM6_DAC_IRQHandler 16061 #define ADC1_2_IRQHandler ADC1_IRQHandler 16062 #define TIM1_TRG_COM_TIM17_IRQHandler TIM1_TRG_COM_IRQHandler 16063 #define HASH_RNG_IRQHandler RNG_IRQHandler 16064 #define HASH_CRS_IRQHandler CRS_IRQHandler 16065 #define USB_FS_IRQHandler USB_IRQHandler 16066 #define DFSDM0_IRQHandler DFSDM1_FLT0_IRQHandler 16067 #define DFSDM1_IRQHandler DFSDM1_FLT1_IRQHandler 16068 16069 #ifdef __cplusplus 16070 } 16071 #endif /* __cplusplus */ 16072 16073 #endif /* __STM32L452xx_H */ 16074 16075 /** 16076 * @} 16077 */ 16078 16079 /** 16080 * @} 16081 */ 16082 16083