1 /**
2   ******************************************************************************
3   * @file    stm32l051xx.h
4   * @author  MCD Application Team
5   * @brief   CMSIS Cortex-M0+ Device Peripheral Access Layer Header File.
6   *          This file contains all the peripheral register's definitions, bits
7   *          definitions and memory mapping for stm32l051xx devices.
8   *
9   *          This file contains:
10   *           - Data structures and the address mapping for all peripherals
11   *           - Peripheral's registers declarations and bits definition
12   *           - Macros to access peripheral's registers hardware
13   *
14   ******************************************************************************
15   * @attention
16   *
17   * Copyright (c) 2016 STMicroelectronics.
18   * All rights reserved.
19   *
20   * This software is licensed under terms that can be found in the LICENSE file
21   * in the root directory of this software component.
22   * If no LICENSE file comes with this software, it is provided AS-IS.
23   *
24   ******************************************************************************
25   */
26 
27 /** @addtogroup CMSIS
28   * @{
29   */
30 
31 /** @addtogroup stm32l051xx
32   * @{
33   */
34 
35 #ifndef __STM32L051xx_H
36 #define __STM32L051xx_H
37 
38 #ifdef __cplusplus
39  extern "C" {
40 #endif
41 
42 
43 /** @addtogroup Configuration_section_for_CMSIS
44   * @{
45   */
46 /**
47   * @brief Configuration of the Cortex-M0+ Processor and Core Peripherals
48   */
49 #define __CM0PLUS_REV             0U /*!< Core Revision r0p0                            */
50 #define __MPU_PRESENT             1U /*!< STM32L0xx  provides an MPU                    */
51 #define __VTOR_PRESENT            1U /*!< Vector  Table  Register supported             */
52 #define __NVIC_PRIO_BITS          2U /*!< STM32L0xx uses 2 Bits for the Priority Levels */
53 #define __Vendor_SysTickConfig    0U /*!< Set to 1 if different SysTick Config is used  */
54 
55 /**
56   * @}
57   */
58 
59 /** @addtogroup Peripheral_interrupt_number_definition
60   * @{
61   */
62 
63 /**
64  * @brief stm32l051xx Interrupt Number Definition, according to the selected device
65  *        in @ref Library_configuration_section
66  */
67 
68 /*!< Interrupt Number Definition */
69 typedef enum
70 {
71 /******  Cortex-M0 Processor Exceptions Numbers ******************************************************/
72   NonMaskableInt_IRQn         = -14,    /*!< 2 Non Maskable Interrupt                                */
73   HardFault_IRQn              = -13,    /*!< 3 Cortex-M0+ Hard Fault Interrupt                       */
74   SVCall_IRQn                 = -5,     /*!< 11 Cortex-M0+ SV Call Interrupt                         */
75   PendSV_IRQn                 = -2,     /*!< 14 Cortex-M0+ Pend SV Interrupt                         */
76   SysTick_IRQn                = -1,     /*!< 15 Cortex-M0+ System Tick Interrupt                     */
77 
78 /******  STM32L-0 specific Interrupt Numbers *********************************************************/
79   WWDG_IRQn                   = 0,      /*!< Window WatchDog Interrupt                               */
80   PVD_IRQn                    = 1,      /*!< PVD through EXTI Line detect Interrupt                  */
81   RTC_IRQn                    = 2,      /*!< RTC through EXTI Line Interrupt                         */
82   FLASH_IRQn                  = 3,      /*!< FLASH Interrupt                                         */
83   RCC_IRQn                    = 4,      /*!< RCC Interrupt                                           */
84   EXTI0_1_IRQn                = 5,      /*!< EXTI Line 0 and 1 Interrupts                            */
85   EXTI2_3_IRQn                = 6,      /*!< EXTI Line 2 and 3 Interrupts                            */
86   EXTI4_15_IRQn               = 7,      /*!< EXTI Line 4 to 15 Interrupts                            */
87   DMA1_Channel1_IRQn          = 9,      /*!< DMA1 Channel 1 Interrupt                                */
88   DMA1_Channel2_3_IRQn        = 10,     /*!< DMA1 Channel 2 and Channel 3 Interrupts                 */
89   DMA1_Channel4_5_6_7_IRQn    = 11,     /*!< DMA1 Channel 4, Channel 5, Channel 6 and Channel 7 Interrupts */
90   ADC1_COMP_IRQn              = 12,     /*!< ADC1, COMP1 and COMP2 Interrupts                        */
91   LPTIM1_IRQn                 = 13,     /*!< LPTIM1 Interrupt                                        */
92   TIM2_IRQn                   = 15,     /*!< TIM2 Interrupt                                          */
93   TIM6_IRQn                   = 17,     /*!< TIM6  Interrupt                                         */
94   TIM21_IRQn                  = 20,     /*!< TIM21 Interrupt                                         */
95   TIM22_IRQn                  = 22,     /*!< TIM22 Interrupt                                         */
96   I2C1_IRQn                   = 23,     /*!< I2C1 Interrupt                                          */
97   I2C2_IRQn                   = 24,     /*!< I2C2 Interrupt                                          */
98   SPI1_IRQn                   = 25,     /*!< SPI1 Interrupt                                          */
99   SPI2_IRQn                   = 26,     /*!< SPI2 Interrupt                                          */
100   USART1_IRQn                 = 27,     /*!< USART1 Interrupt                                        */
101   USART2_IRQn                 = 28,     /*!< USART2 Interrupt                                        */
102   LPUART1_IRQn                = 29,     /*!< LPUART1 Interrupt                                       */
103 } IRQn_Type;
104 
105 /**
106   * @}
107   */
108 
109 #include "core_cm0plus.h"
110 #include "system_stm32l0xx.h"
111 #include <stdint.h>
112 
113 /** @addtogroup Peripheral_registers_structures
114   * @{
115   */
116 
117 /**
118   * @brief Analog to Digital Converter
119   */
120 
121 typedef struct
122 {
123   __IO uint32_t ISR;          /*!< ADC Interrupt and Status register,                          Address offset:0x00 */
124   __IO uint32_t IER;          /*!< ADC Interrupt Enable register,                              Address offset:0x04 */
125   __IO uint32_t CR;           /*!< ADC Control register,                                       Address offset:0x08 */
126   __IO uint32_t CFGR1;        /*!< ADC Configuration register 1,                               Address offset:0x0C */
127   __IO uint32_t CFGR2;        /*!< ADC Configuration register 2,                               Address offset:0x10 */
128   __IO uint32_t SMPR;         /*!< ADC Sampling time register,                                 Address offset:0x14 */
129   uint32_t   RESERVED1;       /*!< Reserved,                                                                  0x18 */
130   uint32_t   RESERVED2;       /*!< Reserved,                                                                  0x1C */
131   __IO uint32_t TR;           /*!< ADC watchdog threshold register,                            Address offset:0x20 */
132   uint32_t   RESERVED3;       /*!< Reserved,                                                                  0x24 */
133   __IO uint32_t CHSELR;       /*!< ADC channel selection register,                             Address offset:0x28 */
134   uint32_t   RESERVED4[5];    /*!< Reserved,                                                                  0x2C */
135   __IO uint32_t DR;           /*!< ADC data register,                                          Address offset:0x40 */
136   uint32_t   RESERVED5[28];   /*!< Reserved,                                                           0x44 - 0xB0 */
137   __IO uint32_t CALFACT;      /*!< ADC data register,                                          Address offset:0xB4 */
138 } ADC_TypeDef;
139 
140 typedef struct
141 {
142   __IO uint32_t CCR;
143 } ADC_Common_TypeDef;
144 
145 
146 /**
147   * @brief Comparator
148   */
149 
150 typedef struct
151 {
152   __IO uint32_t CSR;     /*!< COMP comparator control and status register, Address offset: 0x18 */
153 } COMP_TypeDef;
154 
155 typedef struct
156 {
157   __IO uint32_t CSR;         /*!< COMP control and status register, used for bits common to several COMP instances, Address offset: 0x00 */
158 } COMP_Common_TypeDef;
159 
160 
161 /**
162 * @brief CRC calculation unit
163 */
164 
165 typedef struct
166 {
167 __IO uint32_t DR;            /*!< CRC Data register,                            Address offset: 0x00 */
168 __IO uint8_t IDR;            /*!< CRC Independent data register,                Address offset: 0x04 */
169 uint8_t RESERVED0;           /*!< Reserved,                                                     0x05 */
170 uint16_t RESERVED1;          /*!< Reserved,                                                     0x06 */
171 __IO uint32_t CR;            /*!< CRC Control register,                         Address offset: 0x08 */
172 uint32_t RESERVED2;          /*!< Reserved,                                                     0x0C */
173 __IO uint32_t INIT;          /*!< Initial CRC value register,                   Address offset: 0x10 */
174 __IO uint32_t POL;           /*!< CRC polynomial register,                      Address offset: 0x14 */
175 } CRC_TypeDef;
176 
177 /**
178   * @brief Debug MCU
179   */
180 
181 typedef struct
182 {
183   __IO uint32_t IDCODE;       /*!< MCU device ID code,                          Address offset: 0x00 */
184   __IO uint32_t CR;           /*!< Debug MCU configuration register,            Address offset: 0x04 */
185   __IO uint32_t APB1FZ;       /*!< Debug MCU APB1 freeze register,              Address offset: 0x08 */
186   __IO uint32_t APB2FZ;       /*!< Debug MCU APB2 freeze register,              Address offset: 0x0C */
187 }DBGMCU_TypeDef;
188 
189 /**
190   * @brief DMA Controller
191   */
192 
193 typedef struct
194 {
195   __IO uint32_t CCR;          /*!< DMA channel x configuration register */
196   __IO uint32_t CNDTR;        /*!< DMA channel x number of data register */
197   __IO uint32_t CPAR;         /*!< DMA channel x peripheral address register */
198   __IO uint32_t CMAR;         /*!< DMA channel x memory address register */
199 } DMA_Channel_TypeDef;
200 
201 typedef struct
202 {
203   __IO uint32_t ISR;          /*!< DMA interrupt status register,               Address offset: 0x00 */
204   __IO uint32_t IFCR;         /*!< DMA interrupt flag clear register,           Address offset: 0x04 */
205 } DMA_TypeDef;
206 
207 typedef struct
208 {
209   __IO uint32_t CSELR;        /*!< DMA channel selection register,              Address offset: 0xA8 */
210 } DMA_Request_TypeDef;
211 
212 /**
213   * @brief External Interrupt/Event Controller
214   */
215 
216 typedef struct
217 {
218   __IO uint32_t IMR;          /*!<EXTI Interrupt mask register,                 Address offset: 0x00 */
219   __IO uint32_t EMR;          /*!<EXTI Event mask register,                     Address offset: 0x04 */
220   __IO uint32_t RTSR;         /*!<EXTI Rising trigger selection register ,      Address offset: 0x08 */
221   __IO uint32_t FTSR;         /*!<EXTI Falling trigger selection register,      Address offset: 0x0C */
222   __IO uint32_t SWIER;        /*!<EXTI Software interrupt event register,       Address offset: 0x10 */
223   __IO uint32_t PR;           /*!<EXTI Pending register,                        Address offset: 0x14 */
224 }EXTI_TypeDef;
225 
226 /**
227   * @brief FLASH Registers
228   */
229 typedef struct
230 {
231   __IO uint32_t ACR;           /*!< Access control register,                     Address offset: 0x00 */
232   __IO uint32_t PECR;          /*!< Program/erase control register,              Address offset: 0x04 */
233   __IO uint32_t PDKEYR;        /*!< Power down key register,                     Address offset: 0x08 */
234   __IO uint32_t PEKEYR;        /*!< Program/erase key register,                  Address offset: 0x0c */
235   __IO uint32_t PRGKEYR;       /*!< Program memory key register,                 Address offset: 0x10 */
236   __IO uint32_t OPTKEYR;       /*!< Option byte key register,                    Address offset: 0x14 */
237   __IO uint32_t SR;            /*!< Status register,                             Address offset: 0x18 */
238   __IO uint32_t OPTR;          /*!< Option byte register,                        Address offset: 0x1c */
239   __IO uint32_t WRPR;          /*!< Write protection register,                   Address offset: 0x20 */
240 } FLASH_TypeDef;
241 
242 
243 /**
244   * @brief Option Bytes Registers
245   */
246 typedef struct
247 {
248   __IO uint32_t RDP;               /*!< Read protection register,               Address offset: 0x00 */
249   __IO uint32_t USER;              /*!< user register,                          Address offset: 0x04 */
250   __IO uint32_t WRP01;             /*!< write protection Bytes 0 and 1          Address offset: 0x08 */
251 } OB_TypeDef;
252 
253 
254 /**
255   * @brief General Purpose IO
256   */
257 
258 typedef struct
259 {
260   __IO uint32_t MODER;        /*!< GPIO port mode register,                     Address offset: 0x00 */
261   __IO uint32_t OTYPER;       /*!< GPIO port output type register,              Address offset: 0x04 */
262   __IO uint32_t OSPEEDR;      /*!< GPIO port output speed register,             Address offset: 0x08 */
263   __IO uint32_t PUPDR;        /*!< GPIO port pull-up/pull-down register,        Address offset: 0x0C */
264   __IO uint32_t IDR;          /*!< GPIO port input data register,               Address offset: 0x10 */
265   __IO uint32_t ODR;          /*!< GPIO port output data register,              Address offset: 0x14 */
266   __IO uint32_t BSRR;         /*!< GPIO port bit set/reset registerBSRR,        Address offset: 0x18 */
267   __IO uint32_t LCKR;         /*!< GPIO port configuration lock register,       Address offset: 0x1C */
268   __IO uint32_t AFR[2];       /*!< GPIO alternate function register,            Address offset: 0x20-0x24 */
269   __IO uint32_t BRR;          /*!< GPIO bit reset register,                     Address offset: 0x28 */
270 }GPIO_TypeDef;
271 
272 /**
273   * @brief LPTIMIMER
274   */
275 typedef struct
276 {
277   __IO uint32_t ISR;      /*!< LPTIM Interrupt and Status register,             Address offset: 0x00 */
278   __IO uint32_t ICR;      /*!< LPTIM Interrupt Clear register,                  Address offset: 0x04 */
279   __IO uint32_t IER;      /*!< LPTIM Interrupt Enable register,                 Address offset: 0x08 */
280   __IO uint32_t CFGR;     /*!< LPTIM Configuration register,                    Address offset: 0x0C */
281   __IO uint32_t CR;       /*!< LPTIM Control register,                          Address offset: 0x10 */
282   __IO uint32_t CMP;      /*!< LPTIM Compare register,                          Address offset: 0x14 */
283   __IO uint32_t ARR;      /*!< LPTIM Autoreload register,                       Address offset: 0x18 */
284   __IO uint32_t CNT;      /*!< LPTIM Counter register,                          Address offset: 0x1C */
285 } LPTIM_TypeDef;
286 
287 /**
288   * @brief SysTem Configuration
289   */
290 
291 typedef struct
292 {
293   __IO uint32_t CFGR1;         /*!< SYSCFG configuration register 1,                    Address offset: 0x00 */
294   __IO uint32_t CFGR2;         /*!< SYSCFG configuration register 2,                    Address offset: 0x04 */
295   __IO uint32_t EXTICR[4];     /*!< SYSCFG external interrupt configuration register,   Address offset: 0x14-0x08 */
296        uint32_t RESERVED[2];   /*!< Reserved,                                           0x18-0x1C */
297   __IO uint32_t CFGR3;         /*!< SYSCFG configuration register 3,                    Address offset: 0x20 */
298 } SYSCFG_TypeDef;
299 
300 
301 
302 /**
303   * @brief Inter-integrated Circuit Interface
304   */
305 
306 typedef struct
307 {
308   __IO uint32_t CR1;      /*!< I2C Control register 1,            Address offset: 0x00 */
309   __IO uint32_t CR2;      /*!< I2C Control register 2,            Address offset: 0x04 */
310   __IO uint32_t OAR1;     /*!< I2C Own address 1 register,        Address offset: 0x08 */
311   __IO uint32_t OAR2;     /*!< I2C Own address 2 register,        Address offset: 0x0C */
312   __IO uint32_t TIMINGR;  /*!< I2C Timing register,               Address offset: 0x10 */
313   __IO uint32_t TIMEOUTR; /*!< I2C Timeout register,              Address offset: 0x14 */
314   __IO uint32_t ISR;      /*!< I2C Interrupt and status register, Address offset: 0x18 */
315   __IO uint32_t ICR;      /*!< I2C Interrupt clear register,      Address offset: 0x1C */
316   __IO uint32_t PECR;     /*!< I2C PEC register,                  Address offset: 0x20 */
317   __IO uint32_t RXDR;     /*!< I2C Receive data register,         Address offset: 0x24 */
318   __IO uint32_t TXDR;     /*!< I2C Transmit data register,        Address offset: 0x28 */
319 }I2C_TypeDef;
320 
321 
322 /**
323   * @brief Independent WATCHDOG
324   */
325 typedef struct
326 {
327   __IO uint32_t KR;   /*!< IWDG Key register,       Address offset: 0x00 */
328   __IO uint32_t PR;   /*!< IWDG Prescaler register, Address offset: 0x04 */
329   __IO uint32_t RLR;  /*!< IWDG Reload register,    Address offset: 0x08 */
330   __IO uint32_t SR;   /*!< IWDG Status register,    Address offset: 0x0C */
331   __IO uint32_t WINR; /*!< IWDG Window register,    Address offset: 0x10 */
332 } IWDG_TypeDef;
333 
334 /**
335   * @brief MIFARE Firewall
336   */
337 typedef struct
338 {
339   __IO uint32_t CSSA;     /*!< Code Segment Start Address register,               Address offset: 0x00 */
340   __IO uint32_t CSL;      /*!< Code Segment Length register,                      Address offset: 0x04 */
341   __IO uint32_t NVDSSA;   /*!< NON volatile data Segment Start Address register,  Address offset: 0x08 */
342   __IO uint32_t NVDSL;    /*!< NON volatile data Segment Length register,         Address offset: 0x0C */
343   __IO uint32_t VDSSA ;   /*!< Volatile data Segment Start Address register,      Address offset: 0x10 */
344   __IO uint32_t VDSL ;    /*!< Volatile data Segment Length register,             Address offset: 0x14 */
345   __IO uint32_t LSSA ;    /*!< Library Segment Start Address register,            Address offset: 0x18 */
346   __IO uint32_t LSL ;     /*!< Library Segment Length register,                   Address offset: 0x1C */
347   __IO uint32_t CR ;      /*!< Configuration  register,                           Address offset: 0x20 */
348 
349 } FIREWALL_TypeDef;
350 
351 /**
352   * @brief Power Control
353   */
354 typedef struct
355 {
356   __IO uint32_t CR;   /*!< PWR power control register,        Address offset: 0x00 */
357   __IO uint32_t CSR;  /*!< PWR power control/status register, Address offset: 0x04 */
358 } PWR_TypeDef;
359 
360 /**
361   * @brief Reset and Clock Control
362   */
363 typedef struct
364 {
365   __IO uint32_t CR;            /*!< RCC clock control register,                                   Address offset: 0x00 */
366   __IO uint32_t ICSCR;         /*!< RCC Internal clock sources calibration register,              Address offset: 0x04 */
367   __IO uint32_t CRRCR;         /*!< RCC Clock recovery RC register,                               Address offset: 0x08 */
368   __IO uint32_t CFGR;          /*!< RCC Clock configuration register,                             Address offset: 0x0C */
369   __IO uint32_t CIER;          /*!< RCC Clock interrupt enable register,                          Address offset: 0x10 */
370   __IO uint32_t CIFR;          /*!< RCC Clock interrupt flag register,                            Address offset: 0x14 */
371   __IO uint32_t CICR;          /*!< RCC Clock interrupt clear register,                           Address offset: 0x18 */
372   __IO uint32_t IOPRSTR;       /*!< RCC IO port reset register,                                   Address offset: 0x1C */
373   __IO uint32_t AHBRSTR;       /*!< RCC AHB peripheral reset register,                            Address offset: 0x20 */
374   __IO uint32_t APB2RSTR;      /*!< RCC APB2 peripheral reset register,                           Address offset: 0x24 */
375   __IO uint32_t APB1RSTR;      /*!< RCC APB1 peripheral reset register,                           Address offset: 0x28 */
376   __IO uint32_t IOPENR;        /*!< RCC Clock IO port enable register,                            Address offset: 0x2C */
377   __IO uint32_t AHBENR;        /*!< RCC AHB peripheral clock enable register,                     Address offset: 0x30 */
378   __IO uint32_t APB2ENR;       /*!< RCC APB2 peripheral enable register,                          Address offset: 0x34 */
379   __IO uint32_t APB1ENR;       /*!< RCC APB1 peripheral enable register,                          Address offset: 0x38 */
380   __IO uint32_t IOPSMENR;      /*!< RCC IO port clock enable in sleep mode register,              Address offset: 0x3C */
381   __IO uint32_t AHBSMENR;      /*!< RCC AHB peripheral clock enable in sleep mode register,       Address offset: 0x40 */
382   __IO uint32_t APB2SMENR;     /*!< RCC APB2 peripheral clock enable in sleep mode register,      Address offset: 0x44 */
383   __IO uint32_t APB1SMENR;     /*!< RCC APB1 peripheral clock enable in sleep mode register,      Address offset: 0x48 */
384   __IO uint32_t CCIPR;         /*!< RCC clock configuration register,                             Address offset: 0x4C */
385   __IO uint32_t CSR;           /*!< RCC Control/status register,                                  Address offset: 0x50 */
386 } RCC_TypeDef;
387 
388 /**
389   * @brief Real-Time Clock
390   */
391 typedef struct
392 {
393   __IO uint32_t TR;         /*!< RTC time register,                                         Address offset: 0x00 */
394   __IO uint32_t DR;         /*!< RTC date register,                                         Address offset: 0x04 */
395   __IO uint32_t CR;         /*!< RTC control register,                                      Address offset: 0x08 */
396   __IO uint32_t ISR;        /*!< RTC initialization and status register,                    Address offset: 0x0C */
397   __IO uint32_t PRER;       /*!< RTC prescaler register,                                    Address offset: 0x10 */
398   __IO uint32_t WUTR;       /*!< RTC wakeup timer register,                                 Address offset: 0x14 */
399        uint32_t RESERVED;   /*!< Reserved,                                                  Address offset: 0x18 */
400   __IO uint32_t ALRMAR;     /*!< RTC alarm A register,                                      Address offset: 0x1C */
401   __IO uint32_t ALRMBR;     /*!< RTC alarm B register,                                      Address offset: 0x20 */
402   __IO uint32_t WPR;        /*!< RTC write protection register,                             Address offset: 0x24 */
403   __IO uint32_t SSR;        /*!< RTC sub second register,                                   Address offset: 0x28 */
404   __IO uint32_t SHIFTR;     /*!< RTC shift control register,                                Address offset: 0x2C */
405   __IO uint32_t TSTR;       /*!< RTC time stamp time register,                              Address offset: 0x30 */
406   __IO uint32_t TSDR;       /*!< RTC time stamp date register,                              Address offset: 0x34 */
407   __IO uint32_t TSSSR;      /*!< RTC time-stamp sub second register,                        Address offset: 0x38 */
408   __IO uint32_t CALR;       /*!< RTC calibration register,                                  Address offset: 0x3C */
409   __IO uint32_t TAMPCR;     /*!< RTC tamper configuration register,                         Address offset: 0x40 */
410   __IO uint32_t ALRMASSR;   /*!< RTC alarm A sub second register,                           Address offset: 0x44 */
411   __IO uint32_t ALRMBSSR;   /*!< RTC alarm B sub second register,                           Address offset: 0x48 */
412   __IO uint32_t OR;         /*!< RTC option register,                                       Address offset  0x4C */
413   __IO uint32_t BKP0R;      /*!< RTC backup register 0,                                     Address offset: 0x50 */
414   __IO uint32_t BKP1R;      /*!< RTC backup register 1,                                     Address offset: 0x54 */
415   __IO uint32_t BKP2R;      /*!< RTC backup register 2,                                     Address offset: 0x58 */
416   __IO uint32_t BKP3R;      /*!< RTC backup register 3,                                     Address offset: 0x5C */
417   __IO uint32_t BKP4R;      /*!< RTC backup register 4,                                     Address offset: 0x60 */
418 } RTC_TypeDef;
419 
420 
421 /**
422   * @brief Serial Peripheral Interface
423   */
424 typedef struct
425 {
426   __IO uint32_t CR1;      /*!< SPI Control register 1 (not used in I2S mode),       Address offset: 0x00 */
427   __IO uint32_t CR2;      /*!< SPI Control register 2,                              Address offset: 0x04 */
428   __IO uint32_t SR;       /*!< SPI Status register,                                 Address offset: 0x08 */
429   __IO uint32_t DR;       /*!< SPI data register,                                   Address offset: 0x0C */
430   __IO uint32_t CRCPR;    /*!< SPI CRC polynomial register (not used in I2S mode),  Address offset: 0x10 */
431   __IO uint32_t RXCRCR;   /*!< SPI Rx CRC register (not used in I2S mode),          Address offset: 0x14 */
432   __IO uint32_t TXCRCR;   /*!< SPI Tx CRC register (not used in I2S mode),          Address offset: 0x18 */
433   __IO uint32_t I2SCFGR;  /*!< SPI_I2S configuration register,                      Address offset: 0x1C */
434   __IO uint32_t I2SPR;    /*!< SPI_I2S prescaler register,                          Address offset: 0x20 */
435 } SPI_TypeDef;
436 
437 /**
438   * @brief TIM
439   */
440 typedef struct
441 {
442   __IO uint32_t CR1;       /*!< TIM control register 1,                       Address offset: 0x00 */
443   __IO uint32_t CR2;       /*!< TIM control register 2,                       Address offset: 0x04 */
444   __IO uint32_t SMCR;      /*!< TIM slave Mode Control register,              Address offset: 0x08 */
445   __IO uint32_t DIER;      /*!< TIM DMA/interrupt enable register,            Address offset: 0x0C */
446   __IO uint32_t SR;        /*!< TIM status register,                          Address offset: 0x10 */
447   __IO uint32_t EGR;       /*!< TIM event generation register,                Address offset: 0x14 */
448   __IO uint32_t CCMR1;     /*!< TIM  capture/compare mode register 1,         Address offset: 0x18 */
449   __IO uint32_t CCMR2;     /*!< TIM  capture/compare mode register 2,         Address offset: 0x1C */
450   __IO uint32_t CCER;      /*!< TIM capture/compare enable register,          Address offset: 0x20 */
451   __IO uint32_t CNT;       /*!< TIM counter register,                         Address offset: 0x24 */
452   __IO uint32_t PSC;       /*!< TIM prescaler register,                       Address offset: 0x28 */
453   __IO uint32_t ARR;       /*!< TIM auto-reload register,                     Address offset: 0x2C */
454   uint32_t      RESERVED12;/*!< Reserved                                      Address offset: 0x30 */
455   __IO uint32_t CCR1;      /*!< TIM capture/compare register 1,               Address offset: 0x34 */
456   __IO uint32_t CCR2;      /*!< TIM capture/compare register 2,               Address offset: 0x38 */
457   __IO uint32_t CCR3;      /*!< TIM capture/compare register 3,               Address offset: 0x3C */
458   __IO uint32_t CCR4;      /*!< TIM capture/compare register 4,               Address offset: 0x40 */
459   uint32_t      RESERVED17;/*!< Reserved,                                     Address offset: 0x44 */
460   __IO uint32_t DCR;       /*!< TIM DMA control register,                     Address offset: 0x48 */
461   __IO uint32_t DMAR;      /*!< TIM DMA address for full transfer register,   Address offset: 0x4C */
462   __IO uint32_t OR;        /*!< TIM option register,                          Address offset: 0x50 */
463 } TIM_TypeDef;
464 
465 /**
466   * @brief Universal Synchronous Asynchronous Receiver Transmitter
467   */
468 typedef struct
469 {
470   __IO uint32_t CR1;    /*!< USART Control register 1,                 Address offset: 0x00 */
471   __IO uint32_t CR2;    /*!< USART Control register 2,                 Address offset: 0x04 */
472   __IO uint32_t CR3;    /*!< USART Control register 3,                 Address offset: 0x08 */
473   __IO uint32_t BRR;    /*!< USART Baud rate register,                 Address offset: 0x0C */
474   __IO uint32_t GTPR;   /*!< USART Guard time and prescaler register,  Address offset: 0x10 */
475   __IO uint32_t RTOR;   /*!< USART Receiver Time Out register,         Address offset: 0x14 */
476   __IO uint32_t RQR;    /*!< USART Request register,                   Address offset: 0x18 */
477   __IO uint32_t ISR;    /*!< USART Interrupt and status register,      Address offset: 0x1C */
478   __IO uint32_t ICR;    /*!< USART Interrupt flag Clear register,      Address offset: 0x20 */
479   __IO uint32_t RDR;    /*!< USART Receive Data register,              Address offset: 0x24 */
480   __IO uint32_t TDR;    /*!< USART Transmit Data register,             Address offset: 0x28 */
481 } USART_TypeDef;
482 
483 /**
484   * @brief Window WATCHDOG
485   */
486 typedef struct
487 {
488   __IO uint32_t CR;   /*!< WWDG Control register,       Address offset: 0x00 */
489   __IO uint32_t CFR;  /*!< WWDG Configuration register, Address offset: 0x04 */
490   __IO uint32_t SR;   /*!< WWDG Status register,        Address offset: 0x08 */
491 } WWDG_TypeDef;
492 
493 
494 /**
495   * @}
496   */
497 
498 /** @addtogroup Peripheral_memory_map
499   * @{
500   */
501 #define FLASH_BASE             (0x08000000UL) /*!< FLASH base address in the alias region */
502 
503 #define DATA_EEPROM_BASE       (0x08080000UL) /*!< DATA_EEPROM base address in the alias region */
504 #define DATA_EEPROM_END        (0x080807FFUL) /*!< DATA EEPROM end address in the alias region */
505 #define SRAM_BASE              (0x20000000UL) /*!< SRAM base address in the alias region */
506 #define SRAM_SIZE_MAX          (0x00002000UL) /*!< maximum SRAM size (up to 8KBytes) */
507 
508 #define PERIPH_BASE            (0x40000000UL) /*!< Peripheral base address in the alias region */
509 
510 /*!< Peripheral memory map */
511 #define APBPERIPH_BASE        PERIPH_BASE
512 #define AHBPERIPH_BASE        (PERIPH_BASE + 0x00020000UL)
513 #define IOPPERIPH_BASE        (PERIPH_BASE + 0x10000000UL)
514 
515 #define TIM2_BASE             (APBPERIPH_BASE + 0x00000000UL)
516 #define TIM6_BASE             (APBPERIPH_BASE + 0x00001000UL)
517 #define RTC_BASE              (APBPERIPH_BASE + 0x00002800UL)
518 #define WWDG_BASE             (APBPERIPH_BASE + 0x00002C00UL)
519 #define IWDG_BASE             (APBPERIPH_BASE + 0x00003000UL)
520 #define SPI2_BASE             (APBPERIPH_BASE + 0x00003800UL)
521 #define USART2_BASE           (APBPERIPH_BASE + 0x00004400UL)
522 #define LPUART1_BASE          (APBPERIPH_BASE + 0x00004800UL)
523 #define I2C1_BASE             (APBPERIPH_BASE + 0x00005400UL)
524 #define I2C2_BASE             (APBPERIPH_BASE + 0x00005800UL)
525 #define PWR_BASE              (APBPERIPH_BASE + 0x00007000UL)
526 #define LPTIM1_BASE           (APBPERIPH_BASE + 0x00007C00UL)
527 
528 #define SYSCFG_BASE           (APBPERIPH_BASE + 0x00010000UL)
529 #define COMP1_BASE            (APBPERIPH_BASE + 0x00010018UL)
530 #define COMP2_BASE            (APBPERIPH_BASE + 0x0001001CUL)
531 #define COMP12_COMMON       ((COMP_Common_TypeDef *) COMP1_BASE)
532 #define EXTI_BASE             (APBPERIPH_BASE + 0x00010400UL)
533 #define TIM21_BASE            (APBPERIPH_BASE + 0x00010800UL)
534 #define TIM22_BASE            (APBPERIPH_BASE + 0x00011400UL)
535 #define FIREWALL_BASE         (APBPERIPH_BASE + 0x00011C00UL)
536 #define ADC1_BASE             (APBPERIPH_BASE + 0x00012400UL)
537 #define ADC_BASE              (APBPERIPH_BASE + 0x00012708UL)
538 #define SPI1_BASE             (APBPERIPH_BASE + 0x00013000UL)
539 #define USART1_BASE           (APBPERIPH_BASE + 0x00013800UL)
540 #define DBGMCU_BASE           (APBPERIPH_BASE + 0x00015800UL)
541 
542 #define DMA1_BASE             (AHBPERIPH_BASE + 0x00000000UL)
543 #define DMA1_Channel1_BASE    (DMA1_BASE + 0x00000008UL)
544 #define DMA1_Channel2_BASE    (DMA1_BASE + 0x0000001CUL)
545 #define DMA1_Channel3_BASE    (DMA1_BASE + 0x00000030UL)
546 #define DMA1_Channel4_BASE    (DMA1_BASE + 0x00000044UL)
547 #define DMA1_Channel5_BASE    (DMA1_BASE + 0x00000058UL)
548 #define DMA1_Channel6_BASE    (DMA1_BASE + 0x0000006CUL)
549 #define DMA1_Channel7_BASE    (DMA1_BASE + 0x00000080UL)
550 #define DMA1_CSELR_BASE       (DMA1_BASE + 0x000000A8UL)
551 
552 
553 #define RCC_BASE              (AHBPERIPH_BASE + 0x00001000UL)
554 #define FLASH_R_BASE          (AHBPERIPH_BASE + 0x00002000UL) /*!< FLASH registers base address */
555 #define OB_BASE               (0x1FF80000UL)        /*!< FLASH Option Bytes base address */
556 #define FLASHSIZE_BASE        (0x1FF8007CUL)        /*!< FLASH Size register base address */
557 #define UID_BASE              (0x1FF80050UL)        /*!< Unique device ID register base address  */
558 #define CRC_BASE              (AHBPERIPH_BASE + 0x00003000UL)
559 
560 #define GPIOA_BASE            (IOPPERIPH_BASE + 0x00000000UL)
561 #define GPIOB_BASE            (IOPPERIPH_BASE + 0x00000400UL)
562 #define GPIOC_BASE            (IOPPERIPH_BASE + 0x00000800UL)
563 #define GPIOD_BASE            (IOPPERIPH_BASE + 0x00000C00UL)
564 #define GPIOH_BASE            (IOPPERIPH_BASE + 0x00001C00UL)
565 
566 /**
567   * @}
568   */
569 
570 /** @addtogroup Peripheral_declaration
571   * @{
572   */
573 
574 #define TIM2                ((TIM_TypeDef *) TIM2_BASE)
575 #define TIM6                ((TIM_TypeDef *) TIM6_BASE)
576 #define RTC                 ((RTC_TypeDef *) RTC_BASE)
577 #define WWDG                ((WWDG_TypeDef *) WWDG_BASE)
578 #define IWDG                ((IWDG_TypeDef *) IWDG_BASE)
579 #define SPI2                ((SPI_TypeDef *) SPI2_BASE)
580 #define USART2              ((USART_TypeDef *) USART2_BASE)
581 #define LPUART1             ((USART_TypeDef *) LPUART1_BASE)
582 #define I2C1                ((I2C_TypeDef *) I2C1_BASE)
583 #define I2C2                ((I2C_TypeDef *) I2C2_BASE)
584 #define PWR                 ((PWR_TypeDef *) PWR_BASE)
585 #define LPTIM1              ((LPTIM_TypeDef *) LPTIM1_BASE)
586 
587 #define SYSCFG              ((SYSCFG_TypeDef *) SYSCFG_BASE)
588 #define COMP1               ((COMP_TypeDef *) COMP1_BASE)
589 #define COMP2               ((COMP_TypeDef *) COMP2_BASE)
590 #define EXTI                ((EXTI_TypeDef *) EXTI_BASE)
591 #define TIM21               ((TIM_TypeDef *) TIM21_BASE)
592 #define TIM22               ((TIM_TypeDef *) TIM22_BASE)
593 #define FIREWALL            ((FIREWALL_TypeDef *) FIREWALL_BASE)
594 #define ADC1                ((ADC_TypeDef *) ADC1_BASE)
595 #define ADC1_COMMON         ((ADC_Common_TypeDef *) ADC_BASE)
596 /* Legacy defines */
597 #define ADC                 ADC1_COMMON
598 #define SPI1                ((SPI_TypeDef *) SPI1_BASE)
599 #define USART1              ((USART_TypeDef *) USART1_BASE)
600 #define DBGMCU              ((DBGMCU_TypeDef *) DBGMCU_BASE)
601 
602 #define DMA1                ((DMA_TypeDef *) DMA1_BASE)
603 #define DMA1_Channel1       ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE)
604 #define DMA1_Channel2       ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE)
605 #define DMA1_Channel3       ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE)
606 #define DMA1_Channel4       ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE)
607 #define DMA1_Channel5       ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE)
608 #define DMA1_Channel6       ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE)
609 #define DMA1_Channel7       ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE)
610 #define DMA1_CSELR          ((DMA_Request_TypeDef *) DMA1_CSELR_BASE)
611 
612 
613 #define FLASH               ((FLASH_TypeDef *) FLASH_R_BASE)
614 #define OB                  ((OB_TypeDef *) OB_BASE)
615 #define RCC                 ((RCC_TypeDef *) RCC_BASE)
616 #define CRC                 ((CRC_TypeDef *) CRC_BASE)
617 
618 #define GPIOA               ((GPIO_TypeDef *) GPIOA_BASE)
619 #define GPIOB               ((GPIO_TypeDef *) GPIOB_BASE)
620 #define GPIOC               ((GPIO_TypeDef *) GPIOC_BASE)
621 #define GPIOD               ((GPIO_TypeDef *) GPIOD_BASE)
622 #define GPIOH               ((GPIO_TypeDef *) GPIOH_BASE)
623 
624 /**
625   * @}
626   */
627 
628 /** @addtogroup Exported_constants
629   * @{
630   */
631 
632   /** @addtogroup Hardware_Constant_Definition
633     * @{
634     */
635 #define LSI_STARTUP_TIME 200U /*!< LSI Maximum startup time in us */
636 
637   /**
638     * @}
639     */
640 
641   /** @addtogroup Peripheral_Registers_Bits_Definition
642   * @{
643   */
644 
645 /******************************************************************************/
646 /*                         Peripheral Registers Bits Definition               */
647 /******************************************************************************/
648 /******************************************************************************/
649 /*                                                                            */
650 /*                      Analog to Digital Converter (ADC)                     */
651 /*                                                                            */
652 /******************************************************************************/
653 /********************  Bits definition for ADC_ISR register  ******************/
654 #define ADC_ISR_EOCAL_Pos          (11U)
655 #define ADC_ISR_EOCAL_Msk          (0x1UL << ADC_ISR_EOCAL_Pos)                 /*!< 0x00000800 */
656 #define ADC_ISR_EOCAL              ADC_ISR_EOCAL_Msk                           /*!< End of calibration flag */
657 #define ADC_ISR_AWD_Pos            (7U)
658 #define ADC_ISR_AWD_Msk            (0x1UL << ADC_ISR_AWD_Pos)                   /*!< 0x00000080 */
659 #define ADC_ISR_AWD                ADC_ISR_AWD_Msk                             /*!< Analog watchdog flag */
660 #define ADC_ISR_OVR_Pos            (4U)
661 #define ADC_ISR_OVR_Msk            (0x1UL << ADC_ISR_OVR_Pos)                   /*!< 0x00000010 */
662 #define ADC_ISR_OVR                ADC_ISR_OVR_Msk                             /*!< Overrun flag */
663 #define ADC_ISR_EOSEQ_Pos          (3U)
664 #define ADC_ISR_EOSEQ_Msk          (0x1UL << ADC_ISR_EOSEQ_Pos)                 /*!< 0x00000008 */
665 #define ADC_ISR_EOSEQ              ADC_ISR_EOSEQ_Msk                           /*!< End of Sequence flag */
666 #define ADC_ISR_EOC_Pos            (2U)
667 #define ADC_ISR_EOC_Msk            (0x1UL << ADC_ISR_EOC_Pos)                   /*!< 0x00000004 */
668 #define ADC_ISR_EOC                ADC_ISR_EOC_Msk                             /*!< End of Conversion */
669 #define ADC_ISR_EOSMP_Pos          (1U)
670 #define ADC_ISR_EOSMP_Msk          (0x1UL << ADC_ISR_EOSMP_Pos)                 /*!< 0x00000002 */
671 #define ADC_ISR_EOSMP              ADC_ISR_EOSMP_Msk                           /*!< End of sampling flag */
672 #define ADC_ISR_ADRDY_Pos          (0U)
673 #define ADC_ISR_ADRDY_Msk          (0x1UL << ADC_ISR_ADRDY_Pos)                 /*!< 0x00000001 */
674 #define ADC_ISR_ADRDY              ADC_ISR_ADRDY_Msk                           /*!< ADC Ready */
675 
676 /* Old EOSEQ bit definition, maintained for legacy purpose */
677 #define ADC_ISR_EOS                          ADC_ISR_EOSEQ
678 
679 /********************  Bits definition for ADC_IER register  ******************/
680 #define ADC_IER_EOCALIE_Pos        (11U)
681 #define ADC_IER_EOCALIE_Msk        (0x1UL << ADC_IER_EOCALIE_Pos)               /*!< 0x00000800 */
682 #define ADC_IER_EOCALIE            ADC_IER_EOCALIE_Msk                         /*!< Enf Of Calibration interrupt enable */
683 #define ADC_IER_AWDIE_Pos          (7U)
684 #define ADC_IER_AWDIE_Msk          (0x1UL << ADC_IER_AWDIE_Pos)                 /*!< 0x00000080 */
685 #define ADC_IER_AWDIE              ADC_IER_AWDIE_Msk                           /*!< Analog Watchdog interrupt enable */
686 #define ADC_IER_OVRIE_Pos          (4U)
687 #define ADC_IER_OVRIE_Msk          (0x1UL << ADC_IER_OVRIE_Pos)                 /*!< 0x00000010 */
688 #define ADC_IER_OVRIE              ADC_IER_OVRIE_Msk                           /*!< Overrun interrupt enable */
689 #define ADC_IER_EOSEQIE_Pos        (3U)
690 #define ADC_IER_EOSEQIE_Msk        (0x1UL << ADC_IER_EOSEQIE_Pos)               /*!< 0x00000008 */
691 #define ADC_IER_EOSEQIE            ADC_IER_EOSEQIE_Msk                         /*!< End of Sequence of conversion interrupt enable */
692 #define ADC_IER_EOCIE_Pos          (2U)
693 #define ADC_IER_EOCIE_Msk          (0x1UL << ADC_IER_EOCIE_Pos)                 /*!< 0x00000004 */
694 #define ADC_IER_EOCIE              ADC_IER_EOCIE_Msk                           /*!< End of Conversion interrupt enable */
695 #define ADC_IER_EOSMPIE_Pos        (1U)
696 #define ADC_IER_EOSMPIE_Msk        (0x1UL << ADC_IER_EOSMPIE_Pos)               /*!< 0x00000002 */
697 #define ADC_IER_EOSMPIE            ADC_IER_EOSMPIE_Msk                         /*!< End of sampling interrupt enable */
698 #define ADC_IER_ADRDYIE_Pos        (0U)
699 #define ADC_IER_ADRDYIE_Msk        (0x1UL << ADC_IER_ADRDYIE_Pos)               /*!< 0x00000001 */
700 #define ADC_IER_ADRDYIE            ADC_IER_ADRDYIE_Msk                         /*!< ADC Ready interrupt enable */
701 
702 /* Old EOSEQIE bit definition, maintained for legacy purpose */
703 #define ADC_IER_EOSIE                        ADC_IER_EOSEQIE
704 
705 /********************  Bits definition for ADC_CR register  *******************/
706 #define ADC_CR_ADCAL_Pos           (31U)
707 #define ADC_CR_ADCAL_Msk           (0x1UL << ADC_CR_ADCAL_Pos)                  /*!< 0x80000000 */
708 #define ADC_CR_ADCAL               ADC_CR_ADCAL_Msk                            /*!< ADC calibration */
709 #define ADC_CR_ADVREGEN_Pos        (28U)
710 #define ADC_CR_ADVREGEN_Msk        (0x1UL << ADC_CR_ADVREGEN_Pos)               /*!< 0x10000000 */
711 #define ADC_CR_ADVREGEN            ADC_CR_ADVREGEN_Msk                         /*!< ADC Voltage Regulator Enable */
712 #define ADC_CR_ADSTP_Pos           (4U)
713 #define ADC_CR_ADSTP_Msk           (0x1UL << ADC_CR_ADSTP_Pos)                  /*!< 0x00000010 */
714 #define ADC_CR_ADSTP               ADC_CR_ADSTP_Msk                            /*!< ADC stop of conversion command */
715 #define ADC_CR_ADSTART_Pos         (2U)
716 #define ADC_CR_ADSTART_Msk         (0x1UL << ADC_CR_ADSTART_Pos)                /*!< 0x00000004 */
717 #define ADC_CR_ADSTART             ADC_CR_ADSTART_Msk                          /*!< ADC start of conversion */
718 #define ADC_CR_ADDIS_Pos           (1U)
719 #define ADC_CR_ADDIS_Msk           (0x1UL << ADC_CR_ADDIS_Pos)                  /*!< 0x00000002 */
720 #define ADC_CR_ADDIS               ADC_CR_ADDIS_Msk                            /*!< ADC disable command */
721 #define ADC_CR_ADEN_Pos            (0U)
722 #define ADC_CR_ADEN_Msk            (0x1UL << ADC_CR_ADEN_Pos)                   /*!< 0x00000001 */
723 #define ADC_CR_ADEN                ADC_CR_ADEN_Msk                             /*!< ADC enable control */ /*####   TBV  */
724 
725 /*******************  Bits definition for ADC_CFGR1 register  *****************/
726 #define ADC_CFGR1_AWDCH_Pos        (26U)
727 #define ADC_CFGR1_AWDCH_Msk        (0x1FUL << ADC_CFGR1_AWDCH_Pos)              /*!< 0x7C000000 */
728 #define ADC_CFGR1_AWDCH            ADC_CFGR1_AWDCH_Msk                         /*!< AWDCH[4:0] bits (Analog watchdog channel select bits) */
729 #define ADC_CFGR1_AWDCH_0          (0x01UL << ADC_CFGR1_AWDCH_Pos)              /*!< 0x04000000 */
730 #define ADC_CFGR1_AWDCH_1          (0x02UL << ADC_CFGR1_AWDCH_Pos)              /*!< 0x08000000 */
731 #define ADC_CFGR1_AWDCH_2          (0x04UL << ADC_CFGR1_AWDCH_Pos)              /*!< 0x10000000 */
732 #define ADC_CFGR1_AWDCH_3          (0x08UL << ADC_CFGR1_AWDCH_Pos)              /*!< 0x20000000 */
733 #define ADC_CFGR1_AWDCH_4          (0x10UL << ADC_CFGR1_AWDCH_Pos)              /*!< 0x40000000 */
734 #define ADC_CFGR1_AWDEN_Pos        (23U)
735 #define ADC_CFGR1_AWDEN_Msk        (0x1UL << ADC_CFGR1_AWDEN_Pos)               /*!< 0x00800000 */
736 #define ADC_CFGR1_AWDEN            ADC_CFGR1_AWDEN_Msk                         /*!< Analog watchdog enable on regular channels */
737 #define ADC_CFGR1_AWDSGL_Pos       (22U)
738 #define ADC_CFGR1_AWDSGL_Msk       (0x1UL << ADC_CFGR1_AWDSGL_Pos)              /*!< 0x00400000 */
739 #define ADC_CFGR1_AWDSGL           ADC_CFGR1_AWDSGL_Msk                        /*!< Enable the watchdog on a single channel or on all channels  */
740 #define ADC_CFGR1_DISCEN_Pos       (16U)
741 #define ADC_CFGR1_DISCEN_Msk       (0x1UL << ADC_CFGR1_DISCEN_Pos)              /*!< 0x00010000 */
742 #define ADC_CFGR1_DISCEN           ADC_CFGR1_DISCEN_Msk                        /*!< Discontinuous mode on regular channels */
743 #define ADC_CFGR1_AUTOFF_Pos       (15U)
744 #define ADC_CFGR1_AUTOFF_Msk       (0x1UL << ADC_CFGR1_AUTOFF_Pos)              /*!< 0x00008000 */
745 #define ADC_CFGR1_AUTOFF           ADC_CFGR1_AUTOFF_Msk                        /*!< ADC auto power off */
746 #define ADC_CFGR1_WAIT_Pos         (14U)
747 #define ADC_CFGR1_WAIT_Msk         (0x1UL << ADC_CFGR1_WAIT_Pos)                /*!< 0x00004000 */
748 #define ADC_CFGR1_WAIT             ADC_CFGR1_WAIT_Msk                          /*!< ADC wait conversion mode */
749 #define ADC_CFGR1_CONT_Pos         (13U)
750 #define ADC_CFGR1_CONT_Msk         (0x1UL << ADC_CFGR1_CONT_Pos)                /*!< 0x00002000 */
751 #define ADC_CFGR1_CONT             ADC_CFGR1_CONT_Msk                          /*!< Continuous Conversion */
752 #define ADC_CFGR1_OVRMOD_Pos       (12U)
753 #define ADC_CFGR1_OVRMOD_Msk       (0x1UL << ADC_CFGR1_OVRMOD_Pos)              /*!< 0x00001000 */
754 #define ADC_CFGR1_OVRMOD           ADC_CFGR1_OVRMOD_Msk                        /*!< Overrun mode */
755 #define ADC_CFGR1_EXTEN_Pos        (10U)
756 #define ADC_CFGR1_EXTEN_Msk        (0x3UL << ADC_CFGR1_EXTEN_Pos)               /*!< 0x00000C00 */
757 #define ADC_CFGR1_EXTEN            ADC_CFGR1_EXTEN_Msk                         /*!< EXTEN[1:0] bits (External Trigger Conversion mode for regular channels) */
758 #define ADC_CFGR1_EXTEN_0          (0x1UL << ADC_CFGR1_EXTEN_Pos)               /*!< 0x00000400 */
759 #define ADC_CFGR1_EXTEN_1          (0x2UL << ADC_CFGR1_EXTEN_Pos)               /*!< 0x00000800 */
760 #define ADC_CFGR1_EXTSEL_Pos       (6U)
761 #define ADC_CFGR1_EXTSEL_Msk       (0x7UL << ADC_CFGR1_EXTSEL_Pos)              /*!< 0x000001C0 */
762 #define ADC_CFGR1_EXTSEL           ADC_CFGR1_EXTSEL_Msk                        /*!< EXTSEL[2:0] bits (External Event Select for regular group) */
763 #define ADC_CFGR1_EXTSEL_0         (0x1UL << ADC_CFGR1_EXTSEL_Pos)              /*!< 0x00000040 */
764 #define ADC_CFGR1_EXTSEL_1         (0x2UL << ADC_CFGR1_EXTSEL_Pos)              /*!< 0x00000080 */
765 #define ADC_CFGR1_EXTSEL_2         (0x4UL << ADC_CFGR1_EXTSEL_Pos)              /*!< 0x00000100 */
766 #define ADC_CFGR1_ALIGN_Pos        (5U)
767 #define ADC_CFGR1_ALIGN_Msk        (0x1UL << ADC_CFGR1_ALIGN_Pos)               /*!< 0x00000020 */
768 #define ADC_CFGR1_ALIGN            ADC_CFGR1_ALIGN_Msk                         /*!< Data Alignment */
769 #define ADC_CFGR1_RES_Pos          (3U)
770 #define ADC_CFGR1_RES_Msk          (0x3UL << ADC_CFGR1_RES_Pos)                 /*!< 0x00000018 */
771 #define ADC_CFGR1_RES              ADC_CFGR1_RES_Msk                           /*!< RES[1:0] bits (Resolution) */
772 #define ADC_CFGR1_RES_0            (0x1UL << ADC_CFGR1_RES_Pos)                 /*!< 0x00000008 */
773 #define ADC_CFGR1_RES_1            (0x2UL << ADC_CFGR1_RES_Pos)                 /*!< 0x00000010 */
774 #define ADC_CFGR1_SCANDIR_Pos      (2U)
775 #define ADC_CFGR1_SCANDIR_Msk      (0x1UL << ADC_CFGR1_SCANDIR_Pos)             /*!< 0x00000004 */
776 #define ADC_CFGR1_SCANDIR          ADC_CFGR1_SCANDIR_Msk                       /*!< Sequence scan direction */
777 #define ADC_CFGR1_DMACFG_Pos       (1U)
778 #define ADC_CFGR1_DMACFG_Msk       (0x1UL << ADC_CFGR1_DMACFG_Pos)              /*!< 0x00000002 */
779 #define ADC_CFGR1_DMACFG           ADC_CFGR1_DMACFG_Msk                        /*!< Direct memory access configuration */
780 #define ADC_CFGR1_DMAEN_Pos        (0U)
781 #define ADC_CFGR1_DMAEN_Msk        (0x1UL << ADC_CFGR1_DMAEN_Pos)               /*!< 0x00000001 */
782 #define ADC_CFGR1_DMAEN            ADC_CFGR1_DMAEN_Msk                         /*!< Direct memory access enable */
783 
784 /* Old WAIT bit definition, maintained for legacy purpose */
785 #define ADC_CFGR1_AUTDLY                    ADC_CFGR1_WAIT
786 
787 /*******************  Bits definition for ADC_CFGR2 register  *****************/
788 #define ADC_CFGR2_TOVS_Pos         (9U)
789 #define ADC_CFGR2_TOVS_Msk         (0x1UL << ADC_CFGR2_TOVS_Pos)                /*!< 0x80000200 */
790 #define ADC_CFGR2_TOVS             ADC_CFGR2_TOVS_Msk                          /*!< Triggered Oversampling */
791 #define ADC_CFGR2_OVSS_Pos         (5U)
792 #define ADC_CFGR2_OVSS_Msk         (0xFUL << ADC_CFGR2_OVSS_Pos)                /*!< 0x000001E0 */
793 #define ADC_CFGR2_OVSS             ADC_CFGR2_OVSS_Msk                          /*!< OVSS [3:0] bits (Oversampling shift) */
794 #define ADC_CFGR2_OVSS_0           (0x1UL << ADC_CFGR2_OVSS_Pos)                /*!< 0x00000020 */
795 #define ADC_CFGR2_OVSS_1           (0x2UL << ADC_CFGR2_OVSS_Pos)                /*!< 0x00000040 */
796 #define ADC_CFGR2_OVSS_2           (0x4UL << ADC_CFGR2_OVSS_Pos)                /*!< 0x00000080 */
797 #define ADC_CFGR2_OVSS_3           (0x8UL << ADC_CFGR2_OVSS_Pos)                /*!< 0x00000100 */
798 #define ADC_CFGR2_OVSR_Pos         (2U)
799 #define ADC_CFGR2_OVSR_Msk         (0x7UL << ADC_CFGR2_OVSR_Pos)                /*!< 0x0000001C */
800 #define ADC_CFGR2_OVSR             ADC_CFGR2_OVSR_Msk                          /*!< OVSR  [2:0] bits (Oversampling ratio) */
801 #define ADC_CFGR2_OVSR_0           (0x1UL << ADC_CFGR2_OVSR_Pos)                /*!< 0x00000004 */
802 #define ADC_CFGR2_OVSR_1           (0x2UL << ADC_CFGR2_OVSR_Pos)                /*!< 0x00000008 */
803 #define ADC_CFGR2_OVSR_2           (0x4UL << ADC_CFGR2_OVSR_Pos)                /*!< 0x00000010 */
804 #define ADC_CFGR2_OVSE_Pos         (0U)
805 #define ADC_CFGR2_OVSE_Msk         (0x1UL << ADC_CFGR2_OVSE_Pos)                /*!< 0x00000001 */
806 #define ADC_CFGR2_OVSE             ADC_CFGR2_OVSE_Msk                          /*!< Oversampler Enable */
807 #define ADC_CFGR2_CKMODE_Pos       (30U)
808 #define ADC_CFGR2_CKMODE_Msk       (0x3UL << ADC_CFGR2_CKMODE_Pos)              /*!< 0xC0000000 */
809 #define ADC_CFGR2_CKMODE           ADC_CFGR2_CKMODE_Msk                        /*!< CKMODE [1:0] bits (ADC clock mode) */
810 #define ADC_CFGR2_CKMODE_0         (0x1UL << ADC_CFGR2_CKMODE_Pos)              /*!< 0x40000000 */
811 #define ADC_CFGR2_CKMODE_1         (0x2UL << ADC_CFGR2_CKMODE_Pos)              /*!< 0x80000000 */
812 
813 
814 /******************  Bit definition for ADC_SMPR register  ********************/
815 #define ADC_SMPR_SMP_Pos           (0U)
816 #define ADC_SMPR_SMP_Msk           (0x7UL << ADC_SMPR_SMP_Pos)                  /*!< 0x00000007 */
817 #define ADC_SMPR_SMP               ADC_SMPR_SMP_Msk                            /*!< SMPR[2:0] bits (Sampling time selection) */
818 #define ADC_SMPR_SMP_0             (0x1UL << ADC_SMPR_SMP_Pos)                  /*!< 0x00000001 */
819 #define ADC_SMPR_SMP_1             (0x2UL << ADC_SMPR_SMP_Pos)                  /*!< 0x00000002 */
820 #define ADC_SMPR_SMP_2             (0x4UL << ADC_SMPR_SMP_Pos)                  /*!< 0x00000004 */
821 
822 /* Legacy defines */
823 #define ADC_SMPR_SMPR                       ADC_SMPR_SMP
824 #define ADC_SMPR_SMPR_0                     ADC_SMPR_SMP_0
825 #define ADC_SMPR_SMPR_1                     ADC_SMPR_SMP_1
826 #define ADC_SMPR_SMPR_2                     ADC_SMPR_SMP_2
827 
828 /*******************  Bit definition for ADC_TR register  ********************/
829 #define ADC_TR_HT_Pos              (16U)
830 #define ADC_TR_HT_Msk              (0xFFFUL << ADC_TR_HT_Pos)                   /*!< 0x0FFF0000 */
831 #define ADC_TR_HT                  ADC_TR_HT_Msk                               /*!< Analog watchdog high threshold */
832 #define ADC_TR_LT_Pos              (0U)
833 #define ADC_TR_LT_Msk              (0xFFFUL << ADC_TR_LT_Pos)                   /*!< 0x00000FFF */
834 #define ADC_TR_LT                  ADC_TR_LT_Msk                               /*!< Analog watchdog low threshold */
835 
836 /******************  Bit definition for ADC_CHSELR register  ******************/
837 #define ADC_CHSELR_CHSEL_Pos       (0U)
838 #define ADC_CHSELR_CHSEL_Msk       (0x7FFFFUL << ADC_CHSELR_CHSEL_Pos)          /*!< 0x0007FFFF */
839 #define ADC_CHSELR_CHSEL           ADC_CHSELR_CHSEL_Msk                        /*!< ADC group regular sequencer channels */
840 #define ADC_CHSELR_CHSEL18_Pos     (18U)
841 #define ADC_CHSELR_CHSEL18_Msk     (0x1UL << ADC_CHSELR_CHSEL18_Pos)            /*!< 0x00040000 */
842 #define ADC_CHSELR_CHSEL18         ADC_CHSELR_CHSEL18_Msk                      /*!< Channel 18 selection */
843 #define ADC_CHSELR_CHSEL17_Pos     (17U)
844 #define ADC_CHSELR_CHSEL17_Msk     (0x1UL << ADC_CHSELR_CHSEL17_Pos)            /*!< 0x00020000 */
845 #define ADC_CHSELR_CHSEL17         ADC_CHSELR_CHSEL17_Msk                      /*!< Channel 17 selection */
846 #define ADC_CHSELR_CHSEL15_Pos     (15U)
847 #define ADC_CHSELR_CHSEL15_Msk     (0x1UL << ADC_CHSELR_CHSEL15_Pos)            /*!< 0x00008000 */
848 #define ADC_CHSELR_CHSEL15         ADC_CHSELR_CHSEL15_Msk                      /*!< Channel 15 selection */
849 #define ADC_CHSELR_CHSEL14_Pos     (14U)
850 #define ADC_CHSELR_CHSEL14_Msk     (0x1UL << ADC_CHSELR_CHSEL14_Pos)            /*!< 0x00004000 */
851 #define ADC_CHSELR_CHSEL14         ADC_CHSELR_CHSEL14_Msk                      /*!< Channel 14 selection */
852 #define ADC_CHSELR_CHSEL13_Pos     (13U)
853 #define ADC_CHSELR_CHSEL13_Msk     (0x1UL << ADC_CHSELR_CHSEL13_Pos)            /*!< 0x00002000 */
854 #define ADC_CHSELR_CHSEL13         ADC_CHSELR_CHSEL13_Msk                      /*!< Channel 13 selection */
855 #define ADC_CHSELR_CHSEL12_Pos     (12U)
856 #define ADC_CHSELR_CHSEL12_Msk     (0x1UL << ADC_CHSELR_CHSEL12_Pos)            /*!< 0x00001000 */
857 #define ADC_CHSELR_CHSEL12         ADC_CHSELR_CHSEL12_Msk                      /*!< Channel 12 selection */
858 #define ADC_CHSELR_CHSEL11_Pos     (11U)
859 #define ADC_CHSELR_CHSEL11_Msk     (0x1UL << ADC_CHSELR_CHSEL11_Pos)            /*!< 0x00000800 */
860 #define ADC_CHSELR_CHSEL11         ADC_CHSELR_CHSEL11_Msk                      /*!< Channel 11 selection */
861 #define ADC_CHSELR_CHSEL10_Pos     (10U)
862 #define ADC_CHSELR_CHSEL10_Msk     (0x1UL << ADC_CHSELR_CHSEL10_Pos)            /*!< 0x00000400 */
863 #define ADC_CHSELR_CHSEL10         ADC_CHSELR_CHSEL10_Msk                      /*!< Channel 10 selection */
864 #define ADC_CHSELR_CHSEL9_Pos      (9U)
865 #define ADC_CHSELR_CHSEL9_Msk      (0x1UL << ADC_CHSELR_CHSEL9_Pos)             /*!< 0x00000200 */
866 #define ADC_CHSELR_CHSEL9          ADC_CHSELR_CHSEL9_Msk                       /*!< Channel 9 selection */
867 #define ADC_CHSELR_CHSEL8_Pos      (8U)
868 #define ADC_CHSELR_CHSEL8_Msk      (0x1UL << ADC_CHSELR_CHSEL8_Pos)             /*!< 0x00000100 */
869 #define ADC_CHSELR_CHSEL8          ADC_CHSELR_CHSEL8_Msk                       /*!< Channel 8 selection */
870 #define ADC_CHSELR_CHSEL7_Pos      (7U)
871 #define ADC_CHSELR_CHSEL7_Msk      (0x1UL << ADC_CHSELR_CHSEL7_Pos)             /*!< 0x00000080 */
872 #define ADC_CHSELR_CHSEL7          ADC_CHSELR_CHSEL7_Msk                       /*!< Channel 7 selection */
873 #define ADC_CHSELR_CHSEL6_Pos      (6U)
874 #define ADC_CHSELR_CHSEL6_Msk      (0x1UL << ADC_CHSELR_CHSEL6_Pos)             /*!< 0x00000040 */
875 #define ADC_CHSELR_CHSEL6          ADC_CHSELR_CHSEL6_Msk                       /*!< Channel 6 selection */
876 #define ADC_CHSELR_CHSEL5_Pos      (5U)
877 #define ADC_CHSELR_CHSEL5_Msk      (0x1UL << ADC_CHSELR_CHSEL5_Pos)             /*!< 0x00000020 */
878 #define ADC_CHSELR_CHSEL5          ADC_CHSELR_CHSEL5_Msk                       /*!< Channel 5 selection */
879 #define ADC_CHSELR_CHSEL4_Pos      (4U)
880 #define ADC_CHSELR_CHSEL4_Msk      (0x1UL << ADC_CHSELR_CHSEL4_Pos)             /*!< 0x00000010 */
881 #define ADC_CHSELR_CHSEL4          ADC_CHSELR_CHSEL4_Msk                       /*!< Channel 4 selection */
882 #define ADC_CHSELR_CHSEL3_Pos      (3U)
883 #define ADC_CHSELR_CHSEL3_Msk      (0x1UL << ADC_CHSELR_CHSEL3_Pos)             /*!< 0x00000008 */
884 #define ADC_CHSELR_CHSEL3          ADC_CHSELR_CHSEL3_Msk                       /*!< Channel 3 selection */
885 #define ADC_CHSELR_CHSEL2_Pos      (2U)
886 #define ADC_CHSELR_CHSEL2_Msk      (0x1UL << ADC_CHSELR_CHSEL2_Pos)             /*!< 0x00000004 */
887 #define ADC_CHSELR_CHSEL2          ADC_CHSELR_CHSEL2_Msk                       /*!< Channel 2 selection */
888 #define ADC_CHSELR_CHSEL1_Pos      (1U)
889 #define ADC_CHSELR_CHSEL1_Msk      (0x1UL << ADC_CHSELR_CHSEL1_Pos)             /*!< 0x00000002 */
890 #define ADC_CHSELR_CHSEL1          ADC_CHSELR_CHSEL1_Msk                       /*!< Channel 1 selection */
891 #define ADC_CHSELR_CHSEL0_Pos      (0U)
892 #define ADC_CHSELR_CHSEL0_Msk      (0x1UL << ADC_CHSELR_CHSEL0_Pos)             /*!< 0x00000001 */
893 #define ADC_CHSELR_CHSEL0          ADC_CHSELR_CHSEL0_Msk                       /*!< Channel 0 selection */
894 
895 /********************  Bit definition for ADC_DR register  ********************/
896 #define ADC_DR_DATA_Pos            (0U)
897 #define ADC_DR_DATA_Msk            (0xFFFFUL << ADC_DR_DATA_Pos)                /*!< 0x0000FFFF */
898 #define ADC_DR_DATA                ADC_DR_DATA_Msk                             /*!< Regular data */
899 
900 /********************  Bit definition for ADC_CALFACT register  ********************/
901 #define ADC_CALFACT_CALFACT_Pos    (0U)
902 #define ADC_CALFACT_CALFACT_Msk    (0x7FUL << ADC_CALFACT_CALFACT_Pos)          /*!< 0x0000007F */
903 #define ADC_CALFACT_CALFACT        ADC_CALFACT_CALFACT_Msk                     /*!< Calibration factor */
904 
905 /*******************  Bit definition for ADC_CCR register  ********************/
906 #define ADC_CCR_LFMEN_Pos          (25U)
907 #define ADC_CCR_LFMEN_Msk          (0x1UL << ADC_CCR_LFMEN_Pos)                 /*!< 0x02000000 */
908 #define ADC_CCR_LFMEN              ADC_CCR_LFMEN_Msk                           /*!< Low Frequency Mode enable */
909 #define ADC_CCR_TSEN_Pos           (23U)
910 #define ADC_CCR_TSEN_Msk           (0x1UL << ADC_CCR_TSEN_Pos)                  /*!< 0x00800000 */
911 #define ADC_CCR_TSEN               ADC_CCR_TSEN_Msk                            /*!< Temperature sensore enable */
912 #define ADC_CCR_VREFEN_Pos         (22U)
913 #define ADC_CCR_VREFEN_Msk         (0x1UL << ADC_CCR_VREFEN_Pos)                /*!< 0x00400000 */
914 #define ADC_CCR_VREFEN             ADC_CCR_VREFEN_Msk                          /*!< Vrefint enable */
915 #define ADC_CCR_PRESC_Pos          (18U)
916 #define ADC_CCR_PRESC_Msk          (0xFUL << ADC_CCR_PRESC_Pos)                 /*!< 0x003C0000 */
917 #define ADC_CCR_PRESC              ADC_CCR_PRESC_Msk                           /*!< PRESC  [3:0] bits (ADC prescaler) */
918 #define ADC_CCR_PRESC_0            (0x1UL << ADC_CCR_PRESC_Pos)                 /*!< 0x00040000 */
919 #define ADC_CCR_PRESC_1            (0x2UL << ADC_CCR_PRESC_Pos)                 /*!< 0x00080000 */
920 #define ADC_CCR_PRESC_2            (0x4UL << ADC_CCR_PRESC_Pos)                 /*!< 0x00100000 */
921 #define ADC_CCR_PRESC_3            (0x8UL << ADC_CCR_PRESC_Pos)                 /*!< 0x00200000 */
922 
923 /******************************************************************************/
924 /*                                                                            */
925 /*                      Analog Comparators (COMP)                             */
926 /*                                                                            */
927 /******************************************************************************/
928 /*************  Bit definition for COMP_CSR register (COMP1 and COMP2)  **************/
929 /* COMP1 bits definition */
930 #define COMP_CSR_COMP1EN_Pos           (0U)
931 #define COMP_CSR_COMP1EN_Msk           (0x1UL << COMP_CSR_COMP1EN_Pos)          /*!< 0x00000001 */
932 #define COMP_CSR_COMP1EN               COMP_CSR_COMP1EN_Msk                    /*!< COMP1 enable */
933 #define COMP_CSR_COMP1INNSEL_Pos       (4U)
934 #define COMP_CSR_COMP1INNSEL_Msk       (0x3UL << COMP_CSR_COMP1INNSEL_Pos)      /*!< 0x00000030 */
935 #define COMP_CSR_COMP1INNSEL           COMP_CSR_COMP1INNSEL_Msk                /*!< COMP1 inverting input select */
936 #define COMP_CSR_COMP1INNSEL_0         (0x1UL << COMP_CSR_COMP1INNSEL_Pos)      /*!< 0x00000010 */
937 #define COMP_CSR_COMP1INNSEL_1         (0x2UL << COMP_CSR_COMP1INNSEL_Pos)      /*!< 0x00000020 */
938 #define COMP_CSR_COMP1WM_Pos           (8U)
939 #define COMP_CSR_COMP1WM_Msk           (0x1UL << COMP_CSR_COMP1WM_Pos)          /*!< 0x00000100 */
940 #define COMP_CSR_COMP1WM               COMP_CSR_COMP1WM_Msk                    /*!< Comparators window mode enable */
941 #define COMP_CSR_COMP1LPTIM1IN1_Pos    (12U)
942 #define COMP_CSR_COMP1LPTIM1IN1_Msk    (0x1UL << COMP_CSR_COMP1LPTIM1IN1_Pos)   /*!< 0x00001000 */
943 #define COMP_CSR_COMP1LPTIM1IN1        COMP_CSR_COMP1LPTIM1IN1_Msk             /*!< COMP1 LPTIM1 IN1 connection */
944 #define COMP_CSR_COMP1POLARITY_Pos     (15U)
945 #define COMP_CSR_COMP1POLARITY_Msk     (0x1UL << COMP_CSR_COMP1POLARITY_Pos)    /*!< 0x00008000 */
946 #define COMP_CSR_COMP1POLARITY         COMP_CSR_COMP1POLARITY_Msk              /*!< COMP1 output polarity */
947 #define COMP_CSR_COMP1VALUE_Pos        (30U)
948 #define COMP_CSR_COMP1VALUE_Msk        (0x1UL << COMP_CSR_COMP1VALUE_Pos)       /*!< 0x40000000 */
949 #define COMP_CSR_COMP1VALUE            COMP_CSR_COMP1VALUE_Msk                 /*!< COMP1 output level */
950 #define COMP_CSR_COMP1LOCK_Pos         (31U)
951 #define COMP_CSR_COMP1LOCK_Msk         (0x1UL << COMP_CSR_COMP1LOCK_Pos)        /*!< 0x80000000 */
952 #define COMP_CSR_COMP1LOCK             COMP_CSR_COMP1LOCK_Msk                  /*!< COMP1 lock */
953 /* COMP2 bits definition */
954 #define COMP_CSR_COMP2EN_Pos           (0U)
955 #define COMP_CSR_COMP2EN_Msk           (0x1UL << COMP_CSR_COMP2EN_Pos)          /*!< 0x00000001 */
956 #define COMP_CSR_COMP2EN               COMP_CSR_COMP2EN_Msk                    /*!< COMP2 enable */
957 #define COMP_CSR_COMP2SPEED_Pos        (3U)
958 #define COMP_CSR_COMP2SPEED_Msk        (0x1UL << COMP_CSR_COMP2SPEED_Pos)       /*!< 0x00000008 */
959 #define COMP_CSR_COMP2SPEED            COMP_CSR_COMP2SPEED_Msk                 /*!< COMP2 power mode */
960 #define COMP_CSR_COMP2INNSEL_Pos       (4U)
961 #define COMP_CSR_COMP2INNSEL_Msk       (0x7UL << COMP_CSR_COMP2INNSEL_Pos)      /*!< 0x00000070 */
962 #define COMP_CSR_COMP2INNSEL           COMP_CSR_COMP2INNSEL_Msk                /*!< COMP2 inverting input select */
963 #define COMP_CSR_COMP2INNSEL_0         (0x1UL << COMP_CSR_COMP2INNSEL_Pos)      /*!< 0x00000010 */
964 #define COMP_CSR_COMP2INNSEL_1         (0x2UL << COMP_CSR_COMP2INNSEL_Pos)      /*!< 0x00000020 */
965 #define COMP_CSR_COMP2INNSEL_2         (0x4UL << COMP_CSR_COMP2INNSEL_Pos)      /*!< 0x00000040 */
966 #define COMP_CSR_COMP2INPSEL_Pos       (8U)
967 #define COMP_CSR_COMP2INPSEL_Msk       (0x7UL << COMP_CSR_COMP2INPSEL_Pos)      /*!< 0x00000700 */
968 #define COMP_CSR_COMP2INPSEL           COMP_CSR_COMP2INPSEL_Msk                /*!< COMPx non inverting input select */
969 #define COMP_CSR_COMP2INPSEL_0         (0x1UL << COMP_CSR_COMP2INPSEL_Pos)      /*!< 0x00000100 */
970 #define COMP_CSR_COMP2INPSEL_1         (0x2UL << COMP_CSR_COMP2INPSEL_Pos)      /*!< 0x00000200 */
971 #define COMP_CSR_COMP2INPSEL_2         (0x4UL << COMP_CSR_COMP2INPSEL_Pos)      /*!< 0x00000400 */
972 #define COMP_CSR_COMP2LPTIM1IN2_Pos    (12U)
973 #define COMP_CSR_COMP2LPTIM1IN2_Msk    (0x1UL << COMP_CSR_COMP2LPTIM1IN2_Pos)   /*!< 0x00001000 */
974 #define COMP_CSR_COMP2LPTIM1IN2        COMP_CSR_COMP2LPTIM1IN2_Msk             /*!< COMP2 LPTIM1 IN2 connection */
975 #define COMP_CSR_COMP2LPTIM1IN1_Pos    (13U)
976 #define COMP_CSR_COMP2LPTIM1IN1_Msk    (0x1UL << COMP_CSR_COMP2LPTIM1IN1_Pos)   /*!< 0x00002000 */
977 #define COMP_CSR_COMP2LPTIM1IN1        COMP_CSR_COMP2LPTIM1IN1_Msk             /*!< COMP2 LPTIM1 IN1 connection */
978 #define COMP_CSR_COMP2POLARITY_Pos     (15U)
979 #define COMP_CSR_COMP2POLARITY_Msk     (0x1UL << COMP_CSR_COMP2POLARITY_Pos)    /*!< 0x00008000 */
980 #define COMP_CSR_COMP2POLARITY         COMP_CSR_COMP2POLARITY_Msk              /*!< COMP2 output polarity */
981 #define COMP_CSR_COMP2VALUE_Pos        (30U)
982 #define COMP_CSR_COMP2VALUE_Msk        (0x1UL << COMP_CSR_COMP2VALUE_Pos)       /*!< 0x40000000 */
983 #define COMP_CSR_COMP2VALUE            COMP_CSR_COMP2VALUE_Msk                 /*!< COMP2 output level */
984 #define COMP_CSR_COMP2LOCK_Pos         (31U)
985 #define COMP_CSR_COMP2LOCK_Msk         (0x1UL << COMP_CSR_COMP2LOCK_Pos)        /*!< 0x80000000 */
986 #define COMP_CSR_COMP2LOCK             COMP_CSR_COMP2LOCK_Msk                  /*!< COMP2 lock */
987 
988 /**********************  Bit definition for COMP_CSR register common  ****************/
989 #define COMP_CSR_COMPxEN_Pos           (0U)
990 #define COMP_CSR_COMPxEN_Msk           (0x1UL << COMP_CSR_COMPxEN_Pos)          /*!< 0x00000001 */
991 #define COMP_CSR_COMPxEN               COMP_CSR_COMPxEN_Msk                    /*!< COMPx enable */
992 #define COMP_CSR_COMPxPOLARITY_Pos     (15U)
993 #define COMP_CSR_COMPxPOLARITY_Msk     (0x1UL << COMP_CSR_COMPxPOLARITY_Pos)    /*!< 0x00008000 */
994 #define COMP_CSR_COMPxPOLARITY         COMP_CSR_COMPxPOLARITY_Msk              /*!< COMPx output polarity */
995 #define COMP_CSR_COMPxOUTVALUE_Pos     (30U)
996 #define COMP_CSR_COMPxOUTVALUE_Msk     (0x1UL << COMP_CSR_COMPxOUTVALUE_Pos)    /*!< 0x40000000 */
997 #define COMP_CSR_COMPxOUTVALUE         COMP_CSR_COMPxOUTVALUE_Msk              /*!< COMPx output level */
998 #define COMP_CSR_COMPxLOCK_Pos         (31U)
999 #define COMP_CSR_COMPxLOCK_Msk         (0x1UL << COMP_CSR_COMPxLOCK_Pos)        /*!< 0x80000000 */
1000 #define COMP_CSR_COMPxLOCK             COMP_CSR_COMPxLOCK_Msk                  /*!< COMPx lock */
1001 
1002 /* Reference defines */
1003 #define COMP_CSR_WINMODE   COMP_CSR_COMP1WM /*!< Bit intended to be used with COMP common instance (COMP_Common_TypeDef)  */
1004 
1005 /******************************************************************************/
1006 /*                                                                            */
1007 /*                       CRC calculation unit (CRC)                           */
1008 /*                                                                            */
1009 /******************************************************************************/
1010 /*******************  Bit definition for CRC_DR register  *********************/
1011 #define CRC_DR_DR_Pos            (0U)
1012 #define CRC_DR_DR_Msk            (0xFFFFFFFFUL << CRC_DR_DR_Pos)                /*!< 0xFFFFFFFF */
1013 #define CRC_DR_DR                CRC_DR_DR_Msk                                 /*!< Data register bits */
1014 
1015 /*******************  Bit definition for CRC_IDR register  ********************/
1016 #define CRC_IDR_IDR              (0xFFU)                                       /*!< General-purpose 8-bit data register bits */
1017 
1018 /********************  Bit definition for CRC_CR register  ********************/
1019 #define CRC_CR_RESET_Pos         (0U)
1020 #define CRC_CR_RESET_Msk         (0x1UL << CRC_CR_RESET_Pos)                    /*!< 0x00000001 */
1021 #define CRC_CR_RESET             CRC_CR_RESET_Msk                              /*!< RESET the CRC computation unit bit */
1022 #define CRC_CR_POLYSIZE_Pos      (3U)
1023 #define CRC_CR_POLYSIZE_Msk      (0x3UL << CRC_CR_POLYSIZE_Pos)                 /*!< 0x00000018 */
1024 #define CRC_CR_POLYSIZE          CRC_CR_POLYSIZE_Msk                           /*!< Polynomial size bits */
1025 #define CRC_CR_POLYSIZE_0        (0x1UL << CRC_CR_POLYSIZE_Pos)                 /*!< 0x00000008 */
1026 #define CRC_CR_POLYSIZE_1        (0x2UL << CRC_CR_POLYSIZE_Pos)                 /*!< 0x00000010 */
1027 #define CRC_CR_REV_IN_Pos        (5U)
1028 #define CRC_CR_REV_IN_Msk        (0x3UL << CRC_CR_REV_IN_Pos)                   /*!< 0x00000060 */
1029 #define CRC_CR_REV_IN            CRC_CR_REV_IN_Msk                             /*!< REV_IN Reverse Input Data bits */
1030 #define CRC_CR_REV_IN_0          (0x1UL << CRC_CR_REV_IN_Pos)                   /*!< 0x00000020 */
1031 #define CRC_CR_REV_IN_1          (0x2UL << CRC_CR_REV_IN_Pos)                   /*!< 0x00000040 */
1032 #define CRC_CR_REV_OUT_Pos       (7U)
1033 #define CRC_CR_REV_OUT_Msk       (0x1UL << CRC_CR_REV_OUT_Pos)                  /*!< 0x00000080 */
1034 #define CRC_CR_REV_OUT           CRC_CR_REV_OUT_Msk                            /*!< REV_OUT Reverse Output Data bits */
1035 
1036 /*******************  Bit definition for CRC_INIT register  *******************/
1037 #define CRC_INIT_INIT_Pos        (0U)
1038 #define CRC_INIT_INIT_Msk        (0xFFFFFFFFUL << CRC_INIT_INIT_Pos)            /*!< 0xFFFFFFFF */
1039 #define CRC_INIT_INIT            CRC_INIT_INIT_Msk                             /*!< Initial CRC value bits */
1040 
1041 /*******************  Bit definition for CRC_POL register  ********************/
1042 #define CRC_POL_POL_Pos          (0U)
1043 #define CRC_POL_POL_Msk          (0xFFFFFFFFUL << CRC_POL_POL_Pos)              /*!< 0xFFFFFFFF */
1044 #define CRC_POL_POL              CRC_POL_POL_Msk                               /*!< Coefficients of the polynomial */
1045 
1046 /******************************************************************************/
1047 /*                                                                            */
1048 /*                           Debug MCU (DBGMCU)                               */
1049 /*                                                                            */
1050 /******************************************************************************/
1051 
1052 /****************  Bit definition for DBGMCU_IDCODE register  *****************/
1053 #define DBGMCU_IDCODE_DEV_ID_Pos               (0U)
1054 #define DBGMCU_IDCODE_DEV_ID_Msk               (0xFFFUL << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */
1055 #define DBGMCU_IDCODE_DEV_ID                   DBGMCU_IDCODE_DEV_ID_Msk        /*!< Device Identifier */
1056 
1057 #define DBGMCU_IDCODE_REV_ID_Pos               (16U)
1058 #define DBGMCU_IDCODE_REV_ID_Msk               (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */
1059 #define DBGMCU_IDCODE_REV_ID                   DBGMCU_IDCODE_REV_ID_Msk        /*!< REV_ID[15:0] bits (Revision Identifier) */
1060 #define DBGMCU_IDCODE_REV_ID_0                 (0x0001UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00010000 */
1061 #define DBGMCU_IDCODE_REV_ID_1                 (0x0002UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00020000 */
1062 #define DBGMCU_IDCODE_REV_ID_2                 (0x0004UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00040000 */
1063 #define DBGMCU_IDCODE_REV_ID_3                 (0x0008UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00080000 */
1064 #define DBGMCU_IDCODE_REV_ID_4                 (0x0010UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00100000 */
1065 #define DBGMCU_IDCODE_REV_ID_5                 (0x0020UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00200000 */
1066 #define DBGMCU_IDCODE_REV_ID_6                 (0x0040UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00400000 */
1067 #define DBGMCU_IDCODE_REV_ID_7                 (0x0080UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00800000 */
1068 #define DBGMCU_IDCODE_REV_ID_8                 (0x0100UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x01000000 */
1069 #define DBGMCU_IDCODE_REV_ID_9                 (0x0200UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x02000000 */
1070 #define DBGMCU_IDCODE_REV_ID_10                (0x0400UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x04000000 */
1071 #define DBGMCU_IDCODE_REV_ID_11                (0x0800UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x08000000 */
1072 #define DBGMCU_IDCODE_REV_ID_12                (0x1000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x10000000 */
1073 #define DBGMCU_IDCODE_REV_ID_13                (0x2000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x20000000 */
1074 #define DBGMCU_IDCODE_REV_ID_14                (0x4000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x40000000 */
1075 #define DBGMCU_IDCODE_REV_ID_15                (0x8000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x80000000 */
1076 
1077 /******************  Bit definition for DBGMCU_CR register  *******************/
1078 #define DBGMCU_CR_DBG_Pos                      (0U)
1079 #define DBGMCU_CR_DBG_Msk                      (0x7UL << DBGMCU_CR_DBG_Pos)     /*!< 0x00000007 */
1080 #define DBGMCU_CR_DBG                          DBGMCU_CR_DBG_Msk               /*!< Debug mode mask */
1081 #define DBGMCU_CR_DBG_SLEEP_Pos                (0U)
1082 #define DBGMCU_CR_DBG_SLEEP_Msk                (0x1UL << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */
1083 #define DBGMCU_CR_DBG_SLEEP                    DBGMCU_CR_DBG_SLEEP_Msk         /*!< Debug Sleep Mode */
1084 #define DBGMCU_CR_DBG_STOP_Pos                 (1U)
1085 #define DBGMCU_CR_DBG_STOP_Msk                 (0x1UL << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */
1086 #define DBGMCU_CR_DBG_STOP                     DBGMCU_CR_DBG_STOP_Msk          /*!< Debug Stop Mode */
1087 #define DBGMCU_CR_DBG_STANDBY_Pos              (2U)
1088 #define DBGMCU_CR_DBG_STANDBY_Msk              (0x1UL << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */
1089 #define DBGMCU_CR_DBG_STANDBY                  DBGMCU_CR_DBG_STANDBY_Msk       /*!< Debug Standby mode */
1090 
1091 /******************  Bit definition for DBGMCU_APB1_FZ register  **************/
1092 #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos       (0U)
1093 #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk       (0x1UL << DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */
1094 #define DBGMCU_APB1_FZ_DBG_TIM2_STOP           DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk /*!< TIM2 counter stopped when core is halted */
1095 #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos       (4U)
1096 #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk       (0x1UL << DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos) /*!< 0x00000010 */
1097 #define DBGMCU_APB1_FZ_DBG_TIM6_STOP           DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk /*!< TIM6 counter stopped when core is halted */
1098 #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos        (10U)
1099 #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk        (0x1UL << DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos) /*!< 0x00000400 */
1100 #define DBGMCU_APB1_FZ_DBG_RTC_STOP            DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk /*!< RTC Calendar frozen when core is halted */
1101 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos       (11U)
1102 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk       (0x1UL << DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */
1103 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP           DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk /*!< Debug Window Watchdog stopped when Core is halted */
1104 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos       (12U)
1105 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk       (0x1UL << DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */
1106 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP           DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk /*!< Debug Independent Watchdog stopped when Core is halted */
1107 #define DBGMCU_APB1_FZ_DBG_I2C1_STOP_Pos       (21U)
1108 #define DBGMCU_APB1_FZ_DBG_I2C1_STOP_Msk       (0x1UL << DBGMCU_APB1_FZ_DBG_I2C1_STOP_Pos) /*!< 0x00200000 */
1109 #define DBGMCU_APB1_FZ_DBG_I2C1_STOP           DBGMCU_APB1_FZ_DBG_I2C1_STOP_Msk /*!< I2C1 SMBUS timeout mode stopped when Core is halted */
1110 #define DBGMCU_APB1_FZ_DBG_I2C2_STOP_Pos       (22U)
1111 #define DBGMCU_APB1_FZ_DBG_I2C2_STOP_Msk       (0x1UL << DBGMCU_APB1_FZ_DBG_I2C2_STOP_Pos) /*!< 0x00400000 */
1112 #define DBGMCU_APB1_FZ_DBG_I2C2_STOP           DBGMCU_APB1_FZ_DBG_I2C2_STOP_Msk /*!< I2C2 SMBUS timeout mode stopped when Core is halted */
1113 #define DBGMCU_APB1_FZ_DBG_LPTIMER_STOP_Pos    (31U)
1114 #define DBGMCU_APB1_FZ_DBG_LPTIMER_STOP_Msk    (0x1UL << DBGMCU_APB1_FZ_DBG_LPTIMER_STOP_Pos) /*!< 0x80000000 */
1115 #define DBGMCU_APB1_FZ_DBG_LPTIMER_STOP        DBGMCU_APB1_FZ_DBG_LPTIMER_STOP_Msk /*!< LPTIM1 counter stopped when core is halted */
1116 /******************  Bit definition for DBGMCU_APB2_FZ register  **************/
1117 #define DBGMCU_APB2_FZ_DBG_TIM22_STOP_Pos      (5U)
1118 #define DBGMCU_APB2_FZ_DBG_TIM22_STOP_Msk      (0x1UL << DBGMCU_APB2_FZ_DBG_TIM22_STOP_Pos) /*!< 0x00000020 */
1119 #define DBGMCU_APB2_FZ_DBG_TIM22_STOP          DBGMCU_APB2_FZ_DBG_TIM22_STOP_Msk /*!< TIM22 counter stopped when core is halted */
1120 #define DBGMCU_APB2_FZ_DBG_TIM21_STOP_Pos      (2U)
1121 #define DBGMCU_APB2_FZ_DBG_TIM21_STOP_Msk      (0x1UL << DBGMCU_APB2_FZ_DBG_TIM21_STOP_Pos) /*!< 0x00000004 */
1122 #define DBGMCU_APB2_FZ_DBG_TIM21_STOP          DBGMCU_APB2_FZ_DBG_TIM21_STOP_Msk /*!< TIM21 counter stopped when core is halted */
1123 
1124 /******************************************************************************/
1125 /*                                                                            */
1126 /*                           DMA Controller (DMA)                             */
1127 /*                                                                            */
1128 /******************************************************************************/
1129 
1130 /*******************  Bit definition for DMA_ISR register  ********************/
1131 #define DMA_ISR_GIF1_Pos       (0U)
1132 #define DMA_ISR_GIF1_Msk       (0x1UL << DMA_ISR_GIF1_Pos)                      /*!< 0x00000001 */
1133 #define DMA_ISR_GIF1           DMA_ISR_GIF1_Msk                                /*!< Channel 1 Global interrupt flag    */
1134 #define DMA_ISR_TCIF1_Pos      (1U)
1135 #define DMA_ISR_TCIF1_Msk      (0x1UL << DMA_ISR_TCIF1_Pos)                     /*!< 0x00000002 */
1136 #define DMA_ISR_TCIF1          DMA_ISR_TCIF1_Msk                               /*!< Channel 1 Transfer Complete flag   */
1137 #define DMA_ISR_HTIF1_Pos      (2U)
1138 #define DMA_ISR_HTIF1_Msk      (0x1UL << DMA_ISR_HTIF1_Pos)                     /*!< 0x00000004 */
1139 #define DMA_ISR_HTIF1          DMA_ISR_HTIF1_Msk                               /*!< Channel 1 Half Transfer flag       */
1140 #define DMA_ISR_TEIF1_Pos      (3U)
1141 #define DMA_ISR_TEIF1_Msk      (0x1UL << DMA_ISR_TEIF1_Pos)                     /*!< 0x00000008 */
1142 #define DMA_ISR_TEIF1          DMA_ISR_TEIF1_Msk                               /*!< Channel 1 Transfer Error flag      */
1143 #define DMA_ISR_GIF2_Pos       (4U)
1144 #define DMA_ISR_GIF2_Msk       (0x1UL << DMA_ISR_GIF2_Pos)                      /*!< 0x00000010 */
1145 #define DMA_ISR_GIF2           DMA_ISR_GIF2_Msk                                /*!< Channel 2 Global interrupt flag    */
1146 #define DMA_ISR_TCIF2_Pos      (5U)
1147 #define DMA_ISR_TCIF2_Msk      (0x1UL << DMA_ISR_TCIF2_Pos)                     /*!< 0x00000020 */
1148 #define DMA_ISR_TCIF2          DMA_ISR_TCIF2_Msk                               /*!< Channel 2 Transfer Complete flag   */
1149 #define DMA_ISR_HTIF2_Pos      (6U)
1150 #define DMA_ISR_HTIF2_Msk      (0x1UL << DMA_ISR_HTIF2_Pos)                     /*!< 0x00000040 */
1151 #define DMA_ISR_HTIF2          DMA_ISR_HTIF2_Msk                               /*!< Channel 2 Half Transfer flag       */
1152 #define DMA_ISR_TEIF2_Pos      (7U)
1153 #define DMA_ISR_TEIF2_Msk      (0x1UL << DMA_ISR_TEIF2_Pos)                     /*!< 0x00000080 */
1154 #define DMA_ISR_TEIF2          DMA_ISR_TEIF2_Msk                               /*!< Channel 2 Transfer Error flag      */
1155 #define DMA_ISR_GIF3_Pos       (8U)
1156 #define DMA_ISR_GIF3_Msk       (0x1UL << DMA_ISR_GIF3_Pos)                      /*!< 0x00000100 */
1157 #define DMA_ISR_GIF3           DMA_ISR_GIF3_Msk                                /*!< Channel 3 Global interrupt flag    */
1158 #define DMA_ISR_TCIF3_Pos      (9U)
1159 #define DMA_ISR_TCIF3_Msk      (0x1UL << DMA_ISR_TCIF3_Pos)                     /*!< 0x00000200 */
1160 #define DMA_ISR_TCIF3          DMA_ISR_TCIF3_Msk                               /*!< Channel 3 Transfer Complete flag   */
1161 #define DMA_ISR_HTIF3_Pos      (10U)
1162 #define DMA_ISR_HTIF3_Msk      (0x1UL << DMA_ISR_HTIF3_Pos)                     /*!< 0x00000400 */
1163 #define DMA_ISR_HTIF3          DMA_ISR_HTIF3_Msk                               /*!< Channel 3 Half Transfer flag       */
1164 #define DMA_ISR_TEIF3_Pos      (11U)
1165 #define DMA_ISR_TEIF3_Msk      (0x1UL << DMA_ISR_TEIF3_Pos)                     /*!< 0x00000800 */
1166 #define DMA_ISR_TEIF3          DMA_ISR_TEIF3_Msk                               /*!< Channel 3 Transfer Error flag      */
1167 #define DMA_ISR_GIF4_Pos       (12U)
1168 #define DMA_ISR_GIF4_Msk       (0x1UL << DMA_ISR_GIF4_Pos)                      /*!< 0x00001000 */
1169 #define DMA_ISR_GIF4           DMA_ISR_GIF4_Msk                                /*!< Channel 4 Global interrupt flag    */
1170 #define DMA_ISR_TCIF4_Pos      (13U)
1171 #define DMA_ISR_TCIF4_Msk      (0x1UL << DMA_ISR_TCIF4_Pos)                     /*!< 0x00002000 */
1172 #define DMA_ISR_TCIF4          DMA_ISR_TCIF4_Msk                               /*!< Channel 4 Transfer Complete flag   */
1173 #define DMA_ISR_HTIF4_Pos      (14U)
1174 #define DMA_ISR_HTIF4_Msk      (0x1UL << DMA_ISR_HTIF4_Pos)                     /*!< 0x00004000 */
1175 #define DMA_ISR_HTIF4          DMA_ISR_HTIF4_Msk                               /*!< Channel 4 Half Transfer flag       */
1176 #define DMA_ISR_TEIF4_Pos      (15U)
1177 #define DMA_ISR_TEIF4_Msk      (0x1UL << DMA_ISR_TEIF4_Pos)                     /*!< 0x00008000 */
1178 #define DMA_ISR_TEIF4          DMA_ISR_TEIF4_Msk                               /*!< Channel 4 Transfer Error flag      */
1179 #define DMA_ISR_GIF5_Pos       (16U)
1180 #define DMA_ISR_GIF5_Msk       (0x1UL << DMA_ISR_GIF5_Pos)                      /*!< 0x00010000 */
1181 #define DMA_ISR_GIF5           DMA_ISR_GIF5_Msk                                /*!< Channel 5 Global interrupt flag    */
1182 #define DMA_ISR_TCIF5_Pos      (17U)
1183 #define DMA_ISR_TCIF5_Msk      (0x1UL << DMA_ISR_TCIF5_Pos)                     /*!< 0x00020000 */
1184 #define DMA_ISR_TCIF5          DMA_ISR_TCIF5_Msk                               /*!< Channel 5 Transfer Complete flag   */
1185 #define DMA_ISR_HTIF5_Pos      (18U)
1186 #define DMA_ISR_HTIF5_Msk      (0x1UL << DMA_ISR_HTIF5_Pos)                     /*!< 0x00040000 */
1187 #define DMA_ISR_HTIF5          DMA_ISR_HTIF5_Msk                               /*!< Channel 5 Half Transfer flag       */
1188 #define DMA_ISR_TEIF5_Pos      (19U)
1189 #define DMA_ISR_TEIF5_Msk      (0x1UL << DMA_ISR_TEIF5_Pos)                     /*!< 0x00080000 */
1190 #define DMA_ISR_TEIF5          DMA_ISR_TEIF5_Msk                               /*!< Channel 5 Transfer Error flag      */
1191 #define DMA_ISR_GIF6_Pos       (20U)
1192 #define DMA_ISR_GIF6_Msk       (0x1UL << DMA_ISR_GIF6_Pos)                      /*!< 0x00100000 */
1193 #define DMA_ISR_GIF6           DMA_ISR_GIF6_Msk                                /*!< Channel 6 Global interrupt flag */
1194 #define DMA_ISR_TCIF6_Pos      (21U)
1195 #define DMA_ISR_TCIF6_Msk      (0x1UL << DMA_ISR_TCIF6_Pos)                     /*!< 0x00200000 */
1196 #define DMA_ISR_TCIF6          DMA_ISR_TCIF6_Msk                               /*!< Channel 6 Transfer Complete flag */
1197 #define DMA_ISR_HTIF6_Pos      (22U)
1198 #define DMA_ISR_HTIF6_Msk      (0x1UL << DMA_ISR_HTIF6_Pos)                     /*!< 0x00400000 */
1199 #define DMA_ISR_HTIF6          DMA_ISR_HTIF6_Msk                               /*!< Channel 6 Half Transfer flag */
1200 #define DMA_ISR_TEIF6_Pos      (23U)
1201 #define DMA_ISR_TEIF6_Msk      (0x1UL << DMA_ISR_TEIF6_Pos)                     /*!< 0x00800000 */
1202 #define DMA_ISR_TEIF6          DMA_ISR_TEIF6_Msk                               /*!< Channel 6 Transfer Error flag */
1203 #define DMA_ISR_GIF7_Pos       (24U)
1204 #define DMA_ISR_GIF7_Msk       (0x1UL << DMA_ISR_GIF7_Pos)                      /*!< 0x01000000 */
1205 #define DMA_ISR_GIF7           DMA_ISR_GIF7_Msk                                /*!< Channel 7 Global interrupt flag */
1206 #define DMA_ISR_TCIF7_Pos      (25U)
1207 #define DMA_ISR_TCIF7_Msk      (0x1UL << DMA_ISR_TCIF7_Pos)                     /*!< 0x02000000 */
1208 #define DMA_ISR_TCIF7          DMA_ISR_TCIF7_Msk                               /*!< Channel 7 Transfer Complete flag */
1209 #define DMA_ISR_HTIF7_Pos      (26U)
1210 #define DMA_ISR_HTIF7_Msk      (0x1UL << DMA_ISR_HTIF7_Pos)                     /*!< 0x04000000 */
1211 #define DMA_ISR_HTIF7          DMA_ISR_HTIF7_Msk                               /*!< Channel 7 Half Transfer flag */
1212 #define DMA_ISR_TEIF7_Pos      (27U)
1213 #define DMA_ISR_TEIF7_Msk      (0x1UL << DMA_ISR_TEIF7_Pos)                     /*!< 0x08000000 */
1214 #define DMA_ISR_TEIF7          DMA_ISR_TEIF7_Msk                               /*!< Channel 7 Transfer Error flag */
1215 
1216 /*******************  Bit definition for DMA_IFCR register  *******************/
1217 #define DMA_IFCR_CGIF1_Pos     (0U)
1218 #define DMA_IFCR_CGIF1_Msk     (0x1UL << DMA_IFCR_CGIF1_Pos)                    /*!< 0x00000001 */
1219 #define DMA_IFCR_CGIF1         DMA_IFCR_CGIF1_Msk                              /*!< Channel 1 Global interrupt clear    */
1220 #define DMA_IFCR_CTCIF1_Pos    (1U)
1221 #define DMA_IFCR_CTCIF1_Msk    (0x1UL << DMA_IFCR_CTCIF1_Pos)                   /*!< 0x00000002 */
1222 #define DMA_IFCR_CTCIF1        DMA_IFCR_CTCIF1_Msk                             /*!< Channel 1 Transfer Complete clear   */
1223 #define DMA_IFCR_CHTIF1_Pos    (2U)
1224 #define DMA_IFCR_CHTIF1_Msk    (0x1UL << DMA_IFCR_CHTIF1_Pos)                   /*!< 0x00000004 */
1225 #define DMA_IFCR_CHTIF1        DMA_IFCR_CHTIF1_Msk                             /*!< Channel 1 Half Transfer clear       */
1226 #define DMA_IFCR_CTEIF1_Pos    (3U)
1227 #define DMA_IFCR_CTEIF1_Msk    (0x1UL << DMA_IFCR_CTEIF1_Pos)                   /*!< 0x00000008 */
1228 #define DMA_IFCR_CTEIF1        DMA_IFCR_CTEIF1_Msk                             /*!< Channel 1 Transfer Error clear      */
1229 #define DMA_IFCR_CGIF2_Pos     (4U)
1230 #define DMA_IFCR_CGIF2_Msk     (0x1UL << DMA_IFCR_CGIF2_Pos)                    /*!< 0x00000010 */
1231 #define DMA_IFCR_CGIF2         DMA_IFCR_CGIF2_Msk                              /*!< Channel 2 Global interrupt clear    */
1232 #define DMA_IFCR_CTCIF2_Pos    (5U)
1233 #define DMA_IFCR_CTCIF2_Msk    (0x1UL << DMA_IFCR_CTCIF2_Pos)                   /*!< 0x00000020 */
1234 #define DMA_IFCR_CTCIF2        DMA_IFCR_CTCIF2_Msk                             /*!< Channel 2 Transfer Complete clear   */
1235 #define DMA_IFCR_CHTIF2_Pos    (6U)
1236 #define DMA_IFCR_CHTIF2_Msk    (0x1UL << DMA_IFCR_CHTIF2_Pos)                   /*!< 0x00000040 */
1237 #define DMA_IFCR_CHTIF2        DMA_IFCR_CHTIF2_Msk                             /*!< Channel 2 Half Transfer clear       */
1238 #define DMA_IFCR_CTEIF2_Pos    (7U)
1239 #define DMA_IFCR_CTEIF2_Msk    (0x1UL << DMA_IFCR_CTEIF2_Pos)                   /*!< 0x00000080 */
1240 #define DMA_IFCR_CTEIF2        DMA_IFCR_CTEIF2_Msk                             /*!< Channel 2 Transfer Error clear      */
1241 #define DMA_IFCR_CGIF3_Pos     (8U)
1242 #define DMA_IFCR_CGIF3_Msk     (0x1UL << DMA_IFCR_CGIF3_Pos)                    /*!< 0x00000100 */
1243 #define DMA_IFCR_CGIF3         DMA_IFCR_CGIF3_Msk                              /*!< Channel 3 Global interrupt clear    */
1244 #define DMA_IFCR_CTCIF3_Pos    (9U)
1245 #define DMA_IFCR_CTCIF3_Msk    (0x1UL << DMA_IFCR_CTCIF3_Pos)                   /*!< 0x00000200 */
1246 #define DMA_IFCR_CTCIF3        DMA_IFCR_CTCIF3_Msk                             /*!< Channel 3 Transfer Complete clear   */
1247 #define DMA_IFCR_CHTIF3_Pos    (10U)
1248 #define DMA_IFCR_CHTIF3_Msk    (0x1UL << DMA_IFCR_CHTIF3_Pos)                   /*!< 0x00000400 */
1249 #define DMA_IFCR_CHTIF3        DMA_IFCR_CHTIF3_Msk                             /*!< Channel 3 Half Transfer clear       */
1250 #define DMA_IFCR_CTEIF3_Pos    (11U)
1251 #define DMA_IFCR_CTEIF3_Msk    (0x1UL << DMA_IFCR_CTEIF3_Pos)                   /*!< 0x00000800 */
1252 #define DMA_IFCR_CTEIF3        DMA_IFCR_CTEIF3_Msk                             /*!< Channel 3 Transfer Error clear      */
1253 #define DMA_IFCR_CGIF4_Pos     (12U)
1254 #define DMA_IFCR_CGIF4_Msk     (0x1UL << DMA_IFCR_CGIF4_Pos)                    /*!< 0x00001000 */
1255 #define DMA_IFCR_CGIF4         DMA_IFCR_CGIF4_Msk                              /*!< Channel 4 Global interrupt clear    */
1256 #define DMA_IFCR_CTCIF4_Pos    (13U)
1257 #define DMA_IFCR_CTCIF4_Msk    (0x1UL << DMA_IFCR_CTCIF4_Pos)                   /*!< 0x00002000 */
1258 #define DMA_IFCR_CTCIF4        DMA_IFCR_CTCIF4_Msk                             /*!< Channel 4 Transfer Complete clear   */
1259 #define DMA_IFCR_CHTIF4_Pos    (14U)
1260 #define DMA_IFCR_CHTIF4_Msk    (0x1UL << DMA_IFCR_CHTIF4_Pos)                   /*!< 0x00004000 */
1261 #define DMA_IFCR_CHTIF4        DMA_IFCR_CHTIF4_Msk                             /*!< Channel 4 Half Transfer clear       */
1262 #define DMA_IFCR_CTEIF4_Pos    (15U)
1263 #define DMA_IFCR_CTEIF4_Msk    (0x1UL << DMA_IFCR_CTEIF4_Pos)                   /*!< 0x00008000 */
1264 #define DMA_IFCR_CTEIF4        DMA_IFCR_CTEIF4_Msk                             /*!< Channel 4 Transfer Error clear      */
1265 #define DMA_IFCR_CGIF5_Pos     (16U)
1266 #define DMA_IFCR_CGIF5_Msk     (0x1UL << DMA_IFCR_CGIF5_Pos)                    /*!< 0x00010000 */
1267 #define DMA_IFCR_CGIF5         DMA_IFCR_CGIF5_Msk                              /*!< Channel 5 Global interrupt clear    */
1268 #define DMA_IFCR_CTCIF5_Pos    (17U)
1269 #define DMA_IFCR_CTCIF5_Msk    (0x1UL << DMA_IFCR_CTCIF5_Pos)                   /*!< 0x00020000 */
1270 #define DMA_IFCR_CTCIF5        DMA_IFCR_CTCIF5_Msk                             /*!< Channel 5 Transfer Complete clear   */
1271 #define DMA_IFCR_CHTIF5_Pos    (18U)
1272 #define DMA_IFCR_CHTIF5_Msk    (0x1UL << DMA_IFCR_CHTIF5_Pos)                   /*!< 0x00040000 */
1273 #define DMA_IFCR_CHTIF5        DMA_IFCR_CHTIF5_Msk                             /*!< Channel 5 Half Transfer clear       */
1274 #define DMA_IFCR_CTEIF5_Pos    (19U)
1275 #define DMA_IFCR_CTEIF5_Msk    (0x1UL << DMA_IFCR_CTEIF5_Pos)                   /*!< 0x00080000 */
1276 #define DMA_IFCR_CTEIF5        DMA_IFCR_CTEIF5_Msk                             /*!< Channel 5 Transfer Error clear      */
1277 #define DMA_IFCR_CGIF6_Pos     (20U)
1278 #define DMA_IFCR_CGIF6_Msk     (0x1UL << DMA_IFCR_CGIF6_Pos)                    /*!< 0x00100000 */
1279 #define DMA_IFCR_CGIF6         DMA_IFCR_CGIF6_Msk                              /*!< Channel 6 Global interrupt clear */
1280 #define DMA_IFCR_CTCIF6_Pos    (21U)
1281 #define DMA_IFCR_CTCIF6_Msk    (0x1UL << DMA_IFCR_CTCIF6_Pos)                   /*!< 0x00200000 */
1282 #define DMA_IFCR_CTCIF6        DMA_IFCR_CTCIF6_Msk                             /*!< Channel 6 Transfer Complete clear */
1283 #define DMA_IFCR_CHTIF6_Pos    (22U)
1284 #define DMA_IFCR_CHTIF6_Msk    (0x1UL << DMA_IFCR_CHTIF6_Pos)                   /*!< 0x00400000 */
1285 #define DMA_IFCR_CHTIF6        DMA_IFCR_CHTIF6_Msk                             /*!< Channel 6 Half Transfer clear */
1286 #define DMA_IFCR_CTEIF6_Pos    (23U)
1287 #define DMA_IFCR_CTEIF6_Msk    (0x1UL << DMA_IFCR_CTEIF6_Pos)                   /*!< 0x00800000 */
1288 #define DMA_IFCR_CTEIF6        DMA_IFCR_CTEIF6_Msk                             /*!< Channel 6 Transfer Error clear */
1289 #define DMA_IFCR_CGIF7_Pos     (24U)
1290 #define DMA_IFCR_CGIF7_Msk     (0x1UL << DMA_IFCR_CGIF7_Pos)                    /*!< 0x01000000 */
1291 #define DMA_IFCR_CGIF7         DMA_IFCR_CGIF7_Msk                              /*!< Channel 7 Global interrupt clear */
1292 #define DMA_IFCR_CTCIF7_Pos    (25U)
1293 #define DMA_IFCR_CTCIF7_Msk    (0x1UL << DMA_IFCR_CTCIF7_Pos)                   /*!< 0x02000000 */
1294 #define DMA_IFCR_CTCIF7        DMA_IFCR_CTCIF7_Msk                             /*!< Channel 7 Transfer Complete clear */
1295 #define DMA_IFCR_CHTIF7_Pos    (26U)
1296 #define DMA_IFCR_CHTIF7_Msk    (0x1UL << DMA_IFCR_CHTIF7_Pos)                   /*!< 0x04000000 */
1297 #define DMA_IFCR_CHTIF7        DMA_IFCR_CHTIF7_Msk                             /*!< Channel 7 Half Transfer clear */
1298 #define DMA_IFCR_CTEIF7_Pos    (27U)
1299 #define DMA_IFCR_CTEIF7_Msk    (0x1UL << DMA_IFCR_CTEIF7_Pos)                   /*!< 0x08000000 */
1300 #define DMA_IFCR_CTEIF7        DMA_IFCR_CTEIF7_Msk                             /*!< Channel 7 Transfer Error clear */
1301 
1302 /*******************  Bit definition for DMA_CCR register  ********************/
1303 #define DMA_CCR_EN_Pos         (0U)
1304 #define DMA_CCR_EN_Msk         (0x1UL << DMA_CCR_EN_Pos)                        /*!< 0x00000001 */
1305 #define DMA_CCR_EN             DMA_CCR_EN_Msk                                  /*!< Channel enable                      */
1306 #define DMA_CCR_TCIE_Pos       (1U)
1307 #define DMA_CCR_TCIE_Msk       (0x1UL << DMA_CCR_TCIE_Pos)                      /*!< 0x00000002 */
1308 #define DMA_CCR_TCIE           DMA_CCR_TCIE_Msk                                /*!< Transfer complete interrupt enable  */
1309 #define DMA_CCR_HTIE_Pos       (2U)
1310 #define DMA_CCR_HTIE_Msk       (0x1UL << DMA_CCR_HTIE_Pos)                      /*!< 0x00000004 */
1311 #define DMA_CCR_HTIE           DMA_CCR_HTIE_Msk                                /*!< Half Transfer interrupt enable      */
1312 #define DMA_CCR_TEIE_Pos       (3U)
1313 #define DMA_CCR_TEIE_Msk       (0x1UL << DMA_CCR_TEIE_Pos)                      /*!< 0x00000008 */
1314 #define DMA_CCR_TEIE           DMA_CCR_TEIE_Msk                                /*!< Transfer error interrupt enable     */
1315 #define DMA_CCR_DIR_Pos        (4U)
1316 #define DMA_CCR_DIR_Msk        (0x1UL << DMA_CCR_DIR_Pos)                       /*!< 0x00000010 */
1317 #define DMA_CCR_DIR            DMA_CCR_DIR_Msk                                 /*!< Data transfer direction             */
1318 #define DMA_CCR_CIRC_Pos       (5U)
1319 #define DMA_CCR_CIRC_Msk       (0x1UL << DMA_CCR_CIRC_Pos)                      /*!< 0x00000020 */
1320 #define DMA_CCR_CIRC           DMA_CCR_CIRC_Msk                                /*!< Circular mode                       */
1321 #define DMA_CCR_PINC_Pos       (6U)
1322 #define DMA_CCR_PINC_Msk       (0x1UL << DMA_CCR_PINC_Pos)                      /*!< 0x00000040 */
1323 #define DMA_CCR_PINC           DMA_CCR_PINC_Msk                                /*!< Peripheral increment mode           */
1324 #define DMA_CCR_MINC_Pos       (7U)
1325 #define DMA_CCR_MINC_Msk       (0x1UL << DMA_CCR_MINC_Pos)                      /*!< 0x00000080 */
1326 #define DMA_CCR_MINC           DMA_CCR_MINC_Msk                                /*!< Memory increment mode               */
1327 
1328 #define DMA_CCR_PSIZE_Pos      (8U)
1329 #define DMA_CCR_PSIZE_Msk      (0x3UL << DMA_CCR_PSIZE_Pos)                     /*!< 0x00000300 */
1330 #define DMA_CCR_PSIZE          DMA_CCR_PSIZE_Msk                               /*!< PSIZE[1:0] bits (Peripheral size)   */
1331 #define DMA_CCR_PSIZE_0        (0x1UL << DMA_CCR_PSIZE_Pos)                     /*!< 0x00000100 */
1332 #define DMA_CCR_PSIZE_1        (0x2UL << DMA_CCR_PSIZE_Pos)                     /*!< 0x00000200 */
1333 
1334 #define DMA_CCR_MSIZE_Pos      (10U)
1335 #define DMA_CCR_MSIZE_Msk      (0x3UL << DMA_CCR_MSIZE_Pos)                     /*!< 0x00000C00 */
1336 #define DMA_CCR_MSIZE          DMA_CCR_MSIZE_Msk                               /*!< MSIZE[1:0] bits (Memory size)       */
1337 #define DMA_CCR_MSIZE_0        (0x1UL << DMA_CCR_MSIZE_Pos)                     /*!< 0x00000400 */
1338 #define DMA_CCR_MSIZE_1        (0x2UL << DMA_CCR_MSIZE_Pos)                     /*!< 0x00000800 */
1339 
1340 #define DMA_CCR_PL_Pos         (12U)
1341 #define DMA_CCR_PL_Msk         (0x3UL << DMA_CCR_PL_Pos)                        /*!< 0x00003000 */
1342 #define DMA_CCR_PL             DMA_CCR_PL_Msk                                  /*!< PL[1:0] bits(Channel Priority level)*/
1343 #define DMA_CCR_PL_0           (0x1UL << DMA_CCR_PL_Pos)                        /*!< 0x00001000 */
1344 #define DMA_CCR_PL_1           (0x2UL << DMA_CCR_PL_Pos)                        /*!< 0x00002000 */
1345 
1346 #define DMA_CCR_MEM2MEM_Pos    (14U)
1347 #define DMA_CCR_MEM2MEM_Msk    (0x1UL << DMA_CCR_MEM2MEM_Pos)                   /*!< 0x00004000 */
1348 #define DMA_CCR_MEM2MEM        DMA_CCR_MEM2MEM_Msk                             /*!< Memory to memory mode               */
1349 
1350 /******************  Bit definition for DMA_CNDTR register  *******************/
1351 #define DMA_CNDTR_NDT_Pos      (0U)
1352 #define DMA_CNDTR_NDT_Msk      (0xFFFFUL << DMA_CNDTR_NDT_Pos)                  /*!< 0x0000FFFF */
1353 #define DMA_CNDTR_NDT          DMA_CNDTR_NDT_Msk                               /*!< Number of data to Transfer          */
1354 
1355 /******************  Bit definition for DMA_CPAR register  ********************/
1356 #define DMA_CPAR_PA_Pos        (0U)
1357 #define DMA_CPAR_PA_Msk        (0xFFFFFFFFUL << DMA_CPAR_PA_Pos)                /*!< 0xFFFFFFFF */
1358 #define DMA_CPAR_PA            DMA_CPAR_PA_Msk                                 /*!< Peripheral Address                  */
1359 
1360 /******************  Bit definition for DMA_CMAR register  ********************/
1361 #define DMA_CMAR_MA_Pos        (0U)
1362 #define DMA_CMAR_MA_Msk        (0xFFFFFFFFUL << DMA_CMAR_MA_Pos)                /*!< 0xFFFFFFFF */
1363 #define DMA_CMAR_MA            DMA_CMAR_MA_Msk                                 /*!< Memory Address                      */
1364 
1365 
1366 /*******************  Bit definition for DMA_CSELR register  *******************/
1367 #define DMA_CSELR_C1S_Pos      (0U)
1368 #define DMA_CSELR_C1S_Msk      (0xFUL << DMA_CSELR_C1S_Pos)                     /*!< 0x0000000F */
1369 #define DMA_CSELR_C1S          DMA_CSELR_C1S_Msk                               /*!< Channel 1 Selection */
1370 #define DMA_CSELR_C2S_Pos      (4U)
1371 #define DMA_CSELR_C2S_Msk      (0xFUL << DMA_CSELR_C2S_Pos)                     /*!< 0x000000F0 */
1372 #define DMA_CSELR_C2S          DMA_CSELR_C2S_Msk                               /*!< Channel 2 Selection */
1373 #define DMA_CSELR_C3S_Pos      (8U)
1374 #define DMA_CSELR_C3S_Msk      (0xFUL << DMA_CSELR_C3S_Pos)                     /*!< 0x00000F00 */
1375 #define DMA_CSELR_C3S          DMA_CSELR_C3S_Msk                               /*!< Channel 3 Selection */
1376 #define DMA_CSELR_C4S_Pos      (12U)
1377 #define DMA_CSELR_C4S_Msk      (0xFUL << DMA_CSELR_C4S_Pos)                     /*!< 0x0000F000 */
1378 #define DMA_CSELR_C4S          DMA_CSELR_C4S_Msk                               /*!< Channel 4 Selection */
1379 #define DMA_CSELR_C5S_Pos      (16U)
1380 #define DMA_CSELR_C5S_Msk      (0xFUL << DMA_CSELR_C5S_Pos)                     /*!< 0x000F0000 */
1381 #define DMA_CSELR_C5S          DMA_CSELR_C5S_Msk                               /*!< Channel 5 Selection */
1382 #define DMA_CSELR_C6S_Pos      (20U)
1383 #define DMA_CSELR_C6S_Msk      (0xFUL << DMA_CSELR_C6S_Pos)                     /*!< 0x00F00000 */
1384 #define DMA_CSELR_C6S          DMA_CSELR_C6S_Msk                               /*!< Channel 6 Selection */
1385 #define DMA_CSELR_C7S_Pos      (24U)
1386 #define DMA_CSELR_C7S_Msk      (0xFUL << DMA_CSELR_C7S_Pos)                     /*!< 0x0F000000 */
1387 #define DMA_CSELR_C7S          DMA_CSELR_C7S_Msk                               /*!< Channel 7 Selection */
1388 
1389 /******************************************************************************/
1390 /*                                                                            */
1391 /*                 External Interrupt/Event Controller (EXTI)                 */
1392 /*                                                                            */
1393 /******************************************************************************/
1394 
1395 /*******************  Bit definition for EXTI_IMR register  *******************/
1396 #define EXTI_IMR_IM0_Pos        (0U)
1397 #define EXTI_IMR_IM0_Msk        (0x1UL << EXTI_IMR_IM0_Pos)                     /*!< 0x00000001 */
1398 #define EXTI_IMR_IM0            EXTI_IMR_IM0_Msk                               /*!< Interrupt Mask on line 0  */
1399 #define EXTI_IMR_IM1_Pos        (1U)
1400 #define EXTI_IMR_IM1_Msk        (0x1UL << EXTI_IMR_IM1_Pos)                     /*!< 0x00000002 */
1401 #define EXTI_IMR_IM1            EXTI_IMR_IM1_Msk                               /*!< Interrupt Mask on line 1  */
1402 #define EXTI_IMR_IM2_Pos        (2U)
1403 #define EXTI_IMR_IM2_Msk        (0x1UL << EXTI_IMR_IM2_Pos)                     /*!< 0x00000004 */
1404 #define EXTI_IMR_IM2            EXTI_IMR_IM2_Msk                               /*!< Interrupt Mask on line 2  */
1405 #define EXTI_IMR_IM3_Pos        (3U)
1406 #define EXTI_IMR_IM3_Msk        (0x1UL << EXTI_IMR_IM3_Pos)                     /*!< 0x00000008 */
1407 #define EXTI_IMR_IM3            EXTI_IMR_IM3_Msk                               /*!< Interrupt Mask on line 3  */
1408 #define EXTI_IMR_IM4_Pos        (4U)
1409 #define EXTI_IMR_IM4_Msk        (0x1UL << EXTI_IMR_IM4_Pos)                     /*!< 0x00000010 */
1410 #define EXTI_IMR_IM4            EXTI_IMR_IM4_Msk                               /*!< Interrupt Mask on line 4  */
1411 #define EXTI_IMR_IM5_Pos        (5U)
1412 #define EXTI_IMR_IM5_Msk        (0x1UL << EXTI_IMR_IM5_Pos)                     /*!< 0x00000020 */
1413 #define EXTI_IMR_IM5            EXTI_IMR_IM5_Msk                               /*!< Interrupt Mask on line 5  */
1414 #define EXTI_IMR_IM6_Pos        (6U)
1415 #define EXTI_IMR_IM6_Msk        (0x1UL << EXTI_IMR_IM6_Pos)                     /*!< 0x00000040 */
1416 #define EXTI_IMR_IM6            EXTI_IMR_IM6_Msk                               /*!< Interrupt Mask on line 6  */
1417 #define EXTI_IMR_IM7_Pos        (7U)
1418 #define EXTI_IMR_IM7_Msk        (0x1UL << EXTI_IMR_IM7_Pos)                     /*!< 0x00000080 */
1419 #define EXTI_IMR_IM7            EXTI_IMR_IM7_Msk                               /*!< Interrupt Mask on line 7  */
1420 #define EXTI_IMR_IM8_Pos        (8U)
1421 #define EXTI_IMR_IM8_Msk        (0x1UL << EXTI_IMR_IM8_Pos)                     /*!< 0x00000100 */
1422 #define EXTI_IMR_IM8            EXTI_IMR_IM8_Msk                               /*!< Interrupt Mask on line 8  */
1423 #define EXTI_IMR_IM9_Pos        (9U)
1424 #define EXTI_IMR_IM9_Msk        (0x1UL << EXTI_IMR_IM9_Pos)                     /*!< 0x00000200 */
1425 #define EXTI_IMR_IM9            EXTI_IMR_IM9_Msk                               /*!< Interrupt Mask on line 9  */
1426 #define EXTI_IMR_IM10_Pos       (10U)
1427 #define EXTI_IMR_IM10_Msk       (0x1UL << EXTI_IMR_IM10_Pos)                    /*!< 0x00000400 */
1428 #define EXTI_IMR_IM10           EXTI_IMR_IM10_Msk                              /*!< Interrupt Mask on line 10 */
1429 #define EXTI_IMR_IM11_Pos       (11U)
1430 #define EXTI_IMR_IM11_Msk       (0x1UL << EXTI_IMR_IM11_Pos)                    /*!< 0x00000800 */
1431 #define EXTI_IMR_IM11           EXTI_IMR_IM11_Msk                              /*!< Interrupt Mask on line 11 */
1432 #define EXTI_IMR_IM12_Pos       (12U)
1433 #define EXTI_IMR_IM12_Msk       (0x1UL << EXTI_IMR_IM12_Pos)                    /*!< 0x00001000 */
1434 #define EXTI_IMR_IM12           EXTI_IMR_IM12_Msk                              /*!< Interrupt Mask on line 12 */
1435 #define EXTI_IMR_IM13_Pos       (13U)
1436 #define EXTI_IMR_IM13_Msk       (0x1UL << EXTI_IMR_IM13_Pos)                    /*!< 0x00002000 */
1437 #define EXTI_IMR_IM13           EXTI_IMR_IM13_Msk                              /*!< Interrupt Mask on line 13 */
1438 #define EXTI_IMR_IM14_Pos       (14U)
1439 #define EXTI_IMR_IM14_Msk       (0x1UL << EXTI_IMR_IM14_Pos)                    /*!< 0x00004000 */
1440 #define EXTI_IMR_IM14           EXTI_IMR_IM14_Msk                              /*!< Interrupt Mask on line 14 */
1441 #define EXTI_IMR_IM15_Pos       (15U)
1442 #define EXTI_IMR_IM15_Msk       (0x1UL << EXTI_IMR_IM15_Pos)                    /*!< 0x00008000 */
1443 #define EXTI_IMR_IM15           EXTI_IMR_IM15_Msk                              /*!< Interrupt Mask on line 15 */
1444 #define EXTI_IMR_IM16_Pos       (16U)
1445 #define EXTI_IMR_IM16_Msk       (0x1UL << EXTI_IMR_IM16_Pos)                    /*!< 0x00010000 */
1446 #define EXTI_IMR_IM16           EXTI_IMR_IM16_Msk                              /*!< Interrupt Mask on line 16 */
1447 #define EXTI_IMR_IM17_Pos       (17U)
1448 #define EXTI_IMR_IM17_Msk       (0x1UL << EXTI_IMR_IM17_Pos)                    /*!< 0x00020000 */
1449 #define EXTI_IMR_IM17           EXTI_IMR_IM17_Msk                              /*!< Interrupt Mask on line 17 */
1450 #define EXTI_IMR_IM18_Pos       (18U)
1451 #define EXTI_IMR_IM18_Msk       (0x1UL << EXTI_IMR_IM18_Pos)                    /*!< 0x00040000 */
1452 #define EXTI_IMR_IM18           EXTI_IMR_IM18_Msk                              /*!< Interrupt Mask on line 18 */
1453 #define EXTI_IMR_IM19_Pos       (19U)
1454 #define EXTI_IMR_IM19_Msk       (0x1UL << EXTI_IMR_IM19_Pos)                    /*!< 0x00080000 */
1455 #define EXTI_IMR_IM19           EXTI_IMR_IM19_Msk                              /*!< Interrupt Mask on line 19 */
1456 #define EXTI_IMR_IM20_Pos       (20U)
1457 #define EXTI_IMR_IM20_Msk       (0x1UL << EXTI_IMR_IM20_Pos)                    /*!< 0x00100000 */
1458 #define EXTI_IMR_IM20           EXTI_IMR_IM20_Msk                              /*!< Interrupt Mask on line 20 */
1459 #define EXTI_IMR_IM21_Pos       (21U)
1460 #define EXTI_IMR_IM21_Msk       (0x1UL << EXTI_IMR_IM21_Pos)                    /*!< 0x00200000 */
1461 #define EXTI_IMR_IM21           EXTI_IMR_IM21_Msk                              /*!< Interrupt Mask on line 21 */
1462 #define EXTI_IMR_IM22_Pos       (22U)
1463 #define EXTI_IMR_IM22_Msk       (0x1UL << EXTI_IMR_IM22_Pos)                    /*!< 0x00400000 */
1464 #define EXTI_IMR_IM22           EXTI_IMR_IM22_Msk                              /*!< Interrupt Mask on line 22 */
1465 #define EXTI_IMR_IM23_Pos       (23U)
1466 #define EXTI_IMR_IM23_Msk       (0x1UL << EXTI_IMR_IM23_Pos)                    /*!< 0x00800000 */
1467 #define EXTI_IMR_IM23           EXTI_IMR_IM23_Msk                              /*!< Interrupt Mask on line 23 */
1468 #define EXTI_IMR_IM25_Pos       (25U)
1469 #define EXTI_IMR_IM25_Msk       (0x1UL << EXTI_IMR_IM25_Pos)                    /*!< 0x02000000 */
1470 #define EXTI_IMR_IM25           EXTI_IMR_IM25_Msk                              /*!< Interrupt Mask on line 25 */
1471 #define EXTI_IMR_IM26_Pos       (26U)
1472 #define EXTI_IMR_IM26_Msk       (0x1UL << EXTI_IMR_IM26_Pos)                    /*!< 0x04000000 */
1473 #define EXTI_IMR_IM26           EXTI_IMR_IM26_Msk                              /*!< Interrupt Mask on line 26 */
1474 #define EXTI_IMR_IM28_Pos       (28U)
1475 #define EXTI_IMR_IM28_Msk       (0x1UL << EXTI_IMR_IM28_Pos)                    /*!< 0x10000000 */
1476 #define EXTI_IMR_IM28           EXTI_IMR_IM28_Msk                              /*!< Interrupt Mask on line 28 */
1477 #define EXTI_IMR_IM29_Pos       (29U)
1478 #define EXTI_IMR_IM29_Msk       (0x1UL << EXTI_IMR_IM29_Pos)                    /*!< 0x20000000 */
1479 #define EXTI_IMR_IM29           EXTI_IMR_IM29_Msk                              /*!< Interrupt Mask on line 29 */
1480 
1481 #define EXTI_IMR_IM_Pos         (0U)
1482 #define EXTI_IMR_IM_Msk         (0x36FFFFFFUL << EXTI_IMR_IM_Pos)               /*!< 0x36FFFFFF */
1483 #define EXTI_IMR_IM             EXTI_IMR_IM_Msk                                /*!< Interrupt Mask All */
1484 
1485 /******************  Bit definition for EXTI_EMR register  ********************/
1486 #define EXTI_EMR_EM0_Pos        (0U)
1487 #define EXTI_EMR_EM0_Msk        (0x1UL << EXTI_EMR_EM0_Pos)                     /*!< 0x00000001 */
1488 #define EXTI_EMR_EM0            EXTI_EMR_EM0_Msk                               /*!< Event Mask on line 0  */
1489 #define EXTI_EMR_EM1_Pos        (1U)
1490 #define EXTI_EMR_EM1_Msk        (0x1UL << EXTI_EMR_EM1_Pos)                     /*!< 0x00000002 */
1491 #define EXTI_EMR_EM1            EXTI_EMR_EM1_Msk                               /*!< Event Mask on line 1  */
1492 #define EXTI_EMR_EM2_Pos        (2U)
1493 #define EXTI_EMR_EM2_Msk        (0x1UL << EXTI_EMR_EM2_Pos)                     /*!< 0x00000004 */
1494 #define EXTI_EMR_EM2            EXTI_EMR_EM2_Msk                               /*!< Event Mask on line 2  */
1495 #define EXTI_EMR_EM3_Pos        (3U)
1496 #define EXTI_EMR_EM3_Msk        (0x1UL << EXTI_EMR_EM3_Pos)                     /*!< 0x00000008 */
1497 #define EXTI_EMR_EM3            EXTI_EMR_EM3_Msk                               /*!< Event Mask on line 3  */
1498 #define EXTI_EMR_EM4_Pos        (4U)
1499 #define EXTI_EMR_EM4_Msk        (0x1UL << EXTI_EMR_EM4_Pos)                     /*!< 0x00000010 */
1500 #define EXTI_EMR_EM4            EXTI_EMR_EM4_Msk                               /*!< Event Mask on line 4  */
1501 #define EXTI_EMR_EM5_Pos        (5U)
1502 #define EXTI_EMR_EM5_Msk        (0x1UL << EXTI_EMR_EM5_Pos)                     /*!< 0x00000020 */
1503 #define EXTI_EMR_EM5            EXTI_EMR_EM5_Msk                               /*!< Event Mask on line 5  */
1504 #define EXTI_EMR_EM6_Pos        (6U)
1505 #define EXTI_EMR_EM6_Msk        (0x1UL << EXTI_EMR_EM6_Pos)                     /*!< 0x00000040 */
1506 #define EXTI_EMR_EM6            EXTI_EMR_EM6_Msk                               /*!< Event Mask on line 6  */
1507 #define EXTI_EMR_EM7_Pos        (7U)
1508 #define EXTI_EMR_EM7_Msk        (0x1UL << EXTI_EMR_EM7_Pos)                     /*!< 0x00000080 */
1509 #define EXTI_EMR_EM7            EXTI_EMR_EM7_Msk                               /*!< Event Mask on line 7  */
1510 #define EXTI_EMR_EM8_Pos        (8U)
1511 #define EXTI_EMR_EM8_Msk        (0x1UL << EXTI_EMR_EM8_Pos)                     /*!< 0x00000100 */
1512 #define EXTI_EMR_EM8            EXTI_EMR_EM8_Msk                               /*!< Event Mask on line 8  */
1513 #define EXTI_EMR_EM9_Pos        (9U)
1514 #define EXTI_EMR_EM9_Msk        (0x1UL << EXTI_EMR_EM9_Pos)                     /*!< 0x00000200 */
1515 #define EXTI_EMR_EM9            EXTI_EMR_EM9_Msk                               /*!< Event Mask on line 9  */
1516 #define EXTI_EMR_EM10_Pos       (10U)
1517 #define EXTI_EMR_EM10_Msk       (0x1UL << EXTI_EMR_EM10_Pos)                    /*!< 0x00000400 */
1518 #define EXTI_EMR_EM10           EXTI_EMR_EM10_Msk                              /*!< Event Mask on line 10 */
1519 #define EXTI_EMR_EM11_Pos       (11U)
1520 #define EXTI_EMR_EM11_Msk       (0x1UL << EXTI_EMR_EM11_Pos)                    /*!< 0x00000800 */
1521 #define EXTI_EMR_EM11           EXTI_EMR_EM11_Msk                              /*!< Event Mask on line 11 */
1522 #define EXTI_EMR_EM12_Pos       (12U)
1523 #define EXTI_EMR_EM12_Msk       (0x1UL << EXTI_EMR_EM12_Pos)                    /*!< 0x00001000 */
1524 #define EXTI_EMR_EM12           EXTI_EMR_EM12_Msk                              /*!< Event Mask on line 12 */
1525 #define EXTI_EMR_EM13_Pos       (13U)
1526 #define EXTI_EMR_EM13_Msk       (0x1UL << EXTI_EMR_EM13_Pos)                    /*!< 0x00002000 */
1527 #define EXTI_EMR_EM13           EXTI_EMR_EM13_Msk                              /*!< Event Mask on line 13 */
1528 #define EXTI_EMR_EM14_Pos       (14U)
1529 #define EXTI_EMR_EM14_Msk       (0x1UL << EXTI_EMR_EM14_Pos)                    /*!< 0x00004000 */
1530 #define EXTI_EMR_EM14           EXTI_EMR_EM14_Msk                              /*!< Event Mask on line 14 */
1531 #define EXTI_EMR_EM15_Pos       (15U)
1532 #define EXTI_EMR_EM15_Msk       (0x1UL << EXTI_EMR_EM15_Pos)                    /*!< 0x00008000 */
1533 #define EXTI_EMR_EM15           EXTI_EMR_EM15_Msk                              /*!< Event Mask on line 15 */
1534 #define EXTI_EMR_EM16_Pos       (16U)
1535 #define EXTI_EMR_EM16_Msk       (0x1UL << EXTI_EMR_EM16_Pos)                    /*!< 0x00010000 */
1536 #define EXTI_EMR_EM16           EXTI_EMR_EM16_Msk                              /*!< Event Mask on line 16 */
1537 #define EXTI_EMR_EM17_Pos       (17U)
1538 #define EXTI_EMR_EM17_Msk       (0x1UL << EXTI_EMR_EM17_Pos)                    /*!< 0x00020000 */
1539 #define EXTI_EMR_EM17           EXTI_EMR_EM17_Msk                              /*!< Event Mask on line 17 */
1540 #define EXTI_EMR_EM18_Pos       (18U)
1541 #define EXTI_EMR_EM18_Msk       (0x1UL << EXTI_EMR_EM18_Pos)                    /*!< 0x00040000 */
1542 #define EXTI_EMR_EM18           EXTI_EMR_EM18_Msk                              /*!< Event Mask on line 18 */
1543 #define EXTI_EMR_EM19_Pos       (19U)
1544 #define EXTI_EMR_EM19_Msk       (0x1UL << EXTI_EMR_EM19_Pos)                    /*!< 0x00080000 */
1545 #define EXTI_EMR_EM19           EXTI_EMR_EM19_Msk                              /*!< Event Mask on line 19 */
1546 #define EXTI_EMR_EM20_Pos       (20U)
1547 #define EXTI_EMR_EM20_Msk       (0x1UL << EXTI_EMR_EM20_Pos)                    /*!< 0x00100000 */
1548 #define EXTI_EMR_EM20           EXTI_EMR_EM20_Msk                              /*!< Event Mask on line 20 */
1549 #define EXTI_EMR_EM21_Pos       (21U)
1550 #define EXTI_EMR_EM21_Msk       (0x1UL << EXTI_EMR_EM21_Pos)                    /*!< 0x00200000 */
1551 #define EXTI_EMR_EM21           EXTI_EMR_EM21_Msk                              /*!< Event Mask on line 21 */
1552 #define EXTI_EMR_EM22_Pos       (22U)
1553 #define EXTI_EMR_EM22_Msk       (0x1UL << EXTI_EMR_EM22_Pos)                    /*!< 0x00400000 */
1554 #define EXTI_EMR_EM22           EXTI_EMR_EM22_Msk                              /*!< Event Mask on line 22 */
1555 #define EXTI_EMR_EM23_Pos       (23U)
1556 #define EXTI_EMR_EM23_Msk       (0x1UL << EXTI_EMR_EM23_Pos)                    /*!< 0x00800000 */
1557 #define EXTI_EMR_EM23           EXTI_EMR_EM23_Msk                              /*!< Event Mask on line 23 */
1558 #define EXTI_EMR_EM25_Pos       (25U)
1559 #define EXTI_EMR_EM25_Msk       (0x1UL << EXTI_EMR_EM25_Pos)                    /*!< 0x02000000 */
1560 #define EXTI_EMR_EM25           EXTI_EMR_EM25_Msk                              /*!< Event Mask on line 25 */
1561 #define EXTI_EMR_EM26_Pos       (26U)
1562 #define EXTI_EMR_EM26_Msk       (0x1UL << EXTI_EMR_EM26_Pos)                    /*!< 0x04000000 */
1563 #define EXTI_EMR_EM26           EXTI_EMR_EM26_Msk                              /*!< Event Mask on line 26 */
1564 #define EXTI_EMR_EM28_Pos       (28U)
1565 #define EXTI_EMR_EM28_Msk       (0x1UL << EXTI_EMR_EM28_Pos)                    /*!< 0x10000000 */
1566 #define EXTI_EMR_EM28           EXTI_EMR_EM28_Msk                              /*!< Event Mask on line 28 */
1567 #define EXTI_EMR_EM29_Pos       (29U)
1568 #define EXTI_EMR_EM29_Msk       (0x1UL << EXTI_EMR_EM29_Pos)                    /*!< 0x20000000 */
1569 #define EXTI_EMR_EM29           EXTI_EMR_EM29_Msk                              /*!< Event Mask on line 29 */
1570 
1571 /*******************  Bit definition for EXTI_RTSR register  ******************/
1572 #define EXTI_RTSR_RT0_Pos       (0U)
1573 #define EXTI_RTSR_RT0_Msk       (0x1UL << EXTI_RTSR_RT0_Pos)                    /*!< 0x00000001 */
1574 #define EXTI_RTSR_RT0           EXTI_RTSR_RT0_Msk                              /*!< Rising trigger event configuration bit of line 0 */
1575 #define EXTI_RTSR_RT1_Pos       (1U)
1576 #define EXTI_RTSR_RT1_Msk       (0x1UL << EXTI_RTSR_RT1_Pos)                    /*!< 0x00000002 */
1577 #define EXTI_RTSR_RT1           EXTI_RTSR_RT1_Msk                              /*!< Rising trigger event configuration bit of line 1 */
1578 #define EXTI_RTSR_RT2_Pos       (2U)
1579 #define EXTI_RTSR_RT2_Msk       (0x1UL << EXTI_RTSR_RT2_Pos)                    /*!< 0x00000004 */
1580 #define EXTI_RTSR_RT2           EXTI_RTSR_RT2_Msk                              /*!< Rising trigger event configuration bit of line 2 */
1581 #define EXTI_RTSR_RT3_Pos       (3U)
1582 #define EXTI_RTSR_RT3_Msk       (0x1UL << EXTI_RTSR_RT3_Pos)                    /*!< 0x00000008 */
1583 #define EXTI_RTSR_RT3           EXTI_RTSR_RT3_Msk                              /*!< Rising trigger event configuration bit of line 3 */
1584 #define EXTI_RTSR_RT4_Pos       (4U)
1585 #define EXTI_RTSR_RT4_Msk       (0x1UL << EXTI_RTSR_RT4_Pos)                    /*!< 0x00000010 */
1586 #define EXTI_RTSR_RT4           EXTI_RTSR_RT4_Msk                              /*!< Rising trigger event configuration bit of line 4 */
1587 #define EXTI_RTSR_RT5_Pos       (5U)
1588 #define EXTI_RTSR_RT5_Msk       (0x1UL << EXTI_RTSR_RT5_Pos)                    /*!< 0x00000020 */
1589 #define EXTI_RTSR_RT5           EXTI_RTSR_RT5_Msk                              /*!< Rising trigger event configuration bit of line 5 */
1590 #define EXTI_RTSR_RT6_Pos       (6U)
1591 #define EXTI_RTSR_RT6_Msk       (0x1UL << EXTI_RTSR_RT6_Pos)                    /*!< 0x00000040 */
1592 #define EXTI_RTSR_RT6           EXTI_RTSR_RT6_Msk                              /*!< Rising trigger event configuration bit of line 6 */
1593 #define EXTI_RTSR_RT7_Pos       (7U)
1594 #define EXTI_RTSR_RT7_Msk       (0x1UL << EXTI_RTSR_RT7_Pos)                    /*!< 0x00000080 */
1595 #define EXTI_RTSR_RT7           EXTI_RTSR_RT7_Msk                              /*!< Rising trigger event configuration bit of line 7 */
1596 #define EXTI_RTSR_RT8_Pos       (8U)
1597 #define EXTI_RTSR_RT8_Msk       (0x1UL << EXTI_RTSR_RT8_Pos)                    /*!< 0x00000100 */
1598 #define EXTI_RTSR_RT8           EXTI_RTSR_RT8_Msk                              /*!< Rising trigger event configuration bit of line 8 */
1599 #define EXTI_RTSR_RT9_Pos       (9U)
1600 #define EXTI_RTSR_RT9_Msk       (0x1UL << EXTI_RTSR_RT9_Pos)                    /*!< 0x00000200 */
1601 #define EXTI_RTSR_RT9           EXTI_RTSR_RT9_Msk                              /*!< Rising trigger event configuration bit of line 9 */
1602 #define EXTI_RTSR_RT10_Pos      (10U)
1603 #define EXTI_RTSR_RT10_Msk      (0x1UL << EXTI_RTSR_RT10_Pos)                   /*!< 0x00000400 */
1604 #define EXTI_RTSR_RT10          EXTI_RTSR_RT10_Msk                             /*!< Rising trigger event configuration bit of line 10 */
1605 #define EXTI_RTSR_RT11_Pos      (11U)
1606 #define EXTI_RTSR_RT11_Msk      (0x1UL << EXTI_RTSR_RT11_Pos)                   /*!< 0x00000800 */
1607 #define EXTI_RTSR_RT11          EXTI_RTSR_RT11_Msk                             /*!< Rising trigger event configuration bit of line 11 */
1608 #define EXTI_RTSR_RT12_Pos      (12U)
1609 #define EXTI_RTSR_RT12_Msk      (0x1UL << EXTI_RTSR_RT12_Pos)                   /*!< 0x00001000 */
1610 #define EXTI_RTSR_RT12          EXTI_RTSR_RT12_Msk                             /*!< Rising trigger event configuration bit of line 12 */
1611 #define EXTI_RTSR_RT13_Pos      (13U)
1612 #define EXTI_RTSR_RT13_Msk      (0x1UL << EXTI_RTSR_RT13_Pos)                   /*!< 0x00002000 */
1613 #define EXTI_RTSR_RT13          EXTI_RTSR_RT13_Msk                             /*!< Rising trigger event configuration bit of line 13 */
1614 #define EXTI_RTSR_RT14_Pos      (14U)
1615 #define EXTI_RTSR_RT14_Msk      (0x1UL << EXTI_RTSR_RT14_Pos)                   /*!< 0x00004000 */
1616 #define EXTI_RTSR_RT14          EXTI_RTSR_RT14_Msk                             /*!< Rising trigger event configuration bit of line 14 */
1617 #define EXTI_RTSR_RT15_Pos      (15U)
1618 #define EXTI_RTSR_RT15_Msk      (0x1UL << EXTI_RTSR_RT15_Pos)                   /*!< 0x00008000 */
1619 #define EXTI_RTSR_RT15          EXTI_RTSR_RT15_Msk                             /*!< Rising trigger event configuration bit of line 15 */
1620 #define EXTI_RTSR_RT16_Pos      (16U)
1621 #define EXTI_RTSR_RT16_Msk      (0x1UL << EXTI_RTSR_RT16_Pos)                   /*!< 0x00010000 */
1622 #define EXTI_RTSR_RT16          EXTI_RTSR_RT16_Msk                             /*!< Rising trigger event configuration bit of line 16 */
1623 #define EXTI_RTSR_RT17_Pos      (17U)
1624 #define EXTI_RTSR_RT17_Msk      (0x1UL << EXTI_RTSR_RT17_Pos)                   /*!< 0x00020000 */
1625 #define EXTI_RTSR_RT17          EXTI_RTSR_RT17_Msk                             /*!< Rising trigger event configuration bit of line 17 */
1626 #define EXTI_RTSR_RT19_Pos      (19U)
1627 #define EXTI_RTSR_RT19_Msk      (0x1UL << EXTI_RTSR_RT19_Pos)                   /*!< 0x00080000 */
1628 #define EXTI_RTSR_RT19          EXTI_RTSR_RT19_Msk                             /*!< Rising trigger event configuration bit of line 19 */
1629 #define EXTI_RTSR_RT20_Pos      (20U)
1630 #define EXTI_RTSR_RT20_Msk      (0x1UL << EXTI_RTSR_RT20_Pos)                   /*!< 0x00100000 */
1631 #define EXTI_RTSR_RT20          EXTI_RTSR_RT20_Msk                             /*!< Rising trigger event configuration bit of line 20 */
1632 #define EXTI_RTSR_RT21_Pos      (21U)
1633 #define EXTI_RTSR_RT21_Msk      (0x1UL << EXTI_RTSR_RT21_Pos)                   /*!< 0x00200000 */
1634 #define EXTI_RTSR_RT21          EXTI_RTSR_RT21_Msk                             /*!< Rising trigger event configuration bit of line 21 */
1635 #define EXTI_RTSR_RT22_Pos      (22U)
1636 #define EXTI_RTSR_RT22_Msk      (0x1UL << EXTI_RTSR_RT22_Pos)                   /*!< 0x00400000 */
1637 #define EXTI_RTSR_RT22          EXTI_RTSR_RT22_Msk                             /*!< Rising trigger event configuration bit of line 22 */
1638 
1639 /* Legacy defines */
1640 #define EXTI_RTSR_TR0                       EXTI_RTSR_RT0
1641 #define EXTI_RTSR_TR1                       EXTI_RTSR_RT1
1642 #define EXTI_RTSR_TR2                       EXTI_RTSR_RT2
1643 #define EXTI_RTSR_TR3                       EXTI_RTSR_RT3
1644 #define EXTI_RTSR_TR4                       EXTI_RTSR_RT4
1645 #define EXTI_RTSR_TR5                       EXTI_RTSR_RT5
1646 #define EXTI_RTSR_TR6                       EXTI_RTSR_RT6
1647 #define EXTI_RTSR_TR7                       EXTI_RTSR_RT7
1648 #define EXTI_RTSR_TR8                       EXTI_RTSR_RT8
1649 #define EXTI_RTSR_TR9                       EXTI_RTSR_RT9
1650 #define EXTI_RTSR_TR10                      EXTI_RTSR_RT10
1651 #define EXTI_RTSR_TR11                      EXTI_RTSR_RT11
1652 #define EXTI_RTSR_TR12                      EXTI_RTSR_RT12
1653 #define EXTI_RTSR_TR13                      EXTI_RTSR_RT13
1654 #define EXTI_RTSR_TR14                      EXTI_RTSR_RT14
1655 #define EXTI_RTSR_TR15                      EXTI_RTSR_RT15
1656 #define EXTI_RTSR_TR16                      EXTI_RTSR_RT16
1657 #define EXTI_RTSR_TR17                      EXTI_RTSR_RT17
1658 #define EXTI_RTSR_TR19                      EXTI_RTSR_RT19
1659 #define EXTI_RTSR_TR20                      EXTI_RTSR_RT20
1660 #define EXTI_RTSR_TR21                      EXTI_RTSR_RT21
1661 #define EXTI_RTSR_TR22                      EXTI_RTSR_RT22
1662 
1663 /*******************  Bit definition for EXTI_FTSR register *******************/
1664 #define EXTI_FTSR_FT0_Pos       (0U)
1665 #define EXTI_FTSR_FT0_Msk       (0x1UL << EXTI_FTSR_FT0_Pos)                    /*!< 0x00000001 */
1666 #define EXTI_FTSR_FT0           EXTI_FTSR_FT0_Msk                              /*!< Falling trigger event configuration bit of line 0 */
1667 #define EXTI_FTSR_FT1_Pos       (1U)
1668 #define EXTI_FTSR_FT1_Msk       (0x1UL << EXTI_FTSR_FT1_Pos)                    /*!< 0x00000002 */
1669 #define EXTI_FTSR_FT1           EXTI_FTSR_FT1_Msk                              /*!< Falling trigger event configuration bit of line 1 */
1670 #define EXTI_FTSR_FT2_Pos       (2U)
1671 #define EXTI_FTSR_FT2_Msk       (0x1UL << EXTI_FTSR_FT2_Pos)                    /*!< 0x00000004 */
1672 #define EXTI_FTSR_FT2           EXTI_FTSR_FT2_Msk                              /*!< Falling trigger event configuration bit of line 2 */
1673 #define EXTI_FTSR_FT3_Pos       (3U)
1674 #define EXTI_FTSR_FT3_Msk       (0x1UL << EXTI_FTSR_FT3_Pos)                    /*!< 0x00000008 */
1675 #define EXTI_FTSR_FT3           EXTI_FTSR_FT3_Msk                              /*!< Falling trigger event configuration bit of line 3 */
1676 #define EXTI_FTSR_FT4_Pos       (4U)
1677 #define EXTI_FTSR_FT4_Msk       (0x1UL << EXTI_FTSR_FT4_Pos)                    /*!< 0x00000010 */
1678 #define EXTI_FTSR_FT4           EXTI_FTSR_FT4_Msk                              /*!< Falling trigger event configuration bit of line 4 */
1679 #define EXTI_FTSR_FT5_Pos       (5U)
1680 #define EXTI_FTSR_FT5_Msk       (0x1UL << EXTI_FTSR_FT5_Pos)                    /*!< 0x00000020 */
1681 #define EXTI_FTSR_FT5           EXTI_FTSR_FT5_Msk                              /*!< Falling trigger event configuration bit of line 5 */
1682 #define EXTI_FTSR_FT6_Pos       (6U)
1683 #define EXTI_FTSR_FT6_Msk       (0x1UL << EXTI_FTSR_FT6_Pos)                    /*!< 0x00000040 */
1684 #define EXTI_FTSR_FT6           EXTI_FTSR_FT6_Msk                              /*!< Falling trigger event configuration bit of line 6 */
1685 #define EXTI_FTSR_FT7_Pos       (7U)
1686 #define EXTI_FTSR_FT7_Msk       (0x1UL << EXTI_FTSR_FT7_Pos)                    /*!< 0x00000080 */
1687 #define EXTI_FTSR_FT7           EXTI_FTSR_FT7_Msk                              /*!< Falling trigger event configuration bit of line 7 */
1688 #define EXTI_FTSR_FT8_Pos       (8U)
1689 #define EXTI_FTSR_FT8_Msk       (0x1UL << EXTI_FTSR_FT8_Pos)                    /*!< 0x00000100 */
1690 #define EXTI_FTSR_FT8           EXTI_FTSR_FT8_Msk                              /*!< Falling trigger event configuration bit of line 8 */
1691 #define EXTI_FTSR_FT9_Pos       (9U)
1692 #define EXTI_FTSR_FT9_Msk       (0x1UL << EXTI_FTSR_FT9_Pos)                    /*!< 0x00000200 */
1693 #define EXTI_FTSR_FT9           EXTI_FTSR_FT9_Msk                              /*!< Falling trigger event configuration bit of line 9 */
1694 #define EXTI_FTSR_FT10_Pos      (10U)
1695 #define EXTI_FTSR_FT10_Msk      (0x1UL << EXTI_FTSR_FT10_Pos)                   /*!< 0x00000400 */
1696 #define EXTI_FTSR_FT10          EXTI_FTSR_FT10_Msk                             /*!< Falling trigger event configuration bit of line 10 */
1697 #define EXTI_FTSR_FT11_Pos      (11U)
1698 #define EXTI_FTSR_FT11_Msk      (0x1UL << EXTI_FTSR_FT11_Pos)                   /*!< 0x00000800 */
1699 #define EXTI_FTSR_FT11          EXTI_FTSR_FT11_Msk                             /*!< Falling trigger event configuration bit of line 11 */
1700 #define EXTI_FTSR_FT12_Pos      (12U)
1701 #define EXTI_FTSR_FT12_Msk      (0x1UL << EXTI_FTSR_FT12_Pos)                   /*!< 0x00001000 */
1702 #define EXTI_FTSR_FT12          EXTI_FTSR_FT12_Msk                             /*!< Falling trigger event configuration bit of line 12 */
1703 #define EXTI_FTSR_FT13_Pos      (13U)
1704 #define EXTI_FTSR_FT13_Msk      (0x1UL << EXTI_FTSR_FT13_Pos)                   /*!< 0x00002000 */
1705 #define EXTI_FTSR_FT13          EXTI_FTSR_FT13_Msk                             /*!< Falling trigger event configuration bit of line 13 */
1706 #define EXTI_FTSR_FT14_Pos      (14U)
1707 #define EXTI_FTSR_FT14_Msk      (0x1UL << EXTI_FTSR_FT14_Pos)                   /*!< 0x00004000 */
1708 #define EXTI_FTSR_FT14          EXTI_FTSR_FT14_Msk                             /*!< Falling trigger event configuration bit of line 14 */
1709 #define EXTI_FTSR_FT15_Pos      (15U)
1710 #define EXTI_FTSR_FT15_Msk      (0x1UL << EXTI_FTSR_FT15_Pos)                   /*!< 0x00008000 */
1711 #define EXTI_FTSR_FT15          EXTI_FTSR_FT15_Msk                             /*!< Falling trigger event configuration bit of line 15 */
1712 #define EXTI_FTSR_FT16_Pos      (16U)
1713 #define EXTI_FTSR_FT16_Msk      (0x1UL << EXTI_FTSR_FT16_Pos)                   /*!< 0x00010000 */
1714 #define EXTI_FTSR_FT16          EXTI_FTSR_FT16_Msk                             /*!< Falling trigger event configuration bit of line 16 */
1715 #define EXTI_FTSR_FT17_Pos      (17U)
1716 #define EXTI_FTSR_FT17_Msk      (0x1UL << EXTI_FTSR_FT17_Pos)                   /*!< 0x00020000 */
1717 #define EXTI_FTSR_FT17          EXTI_FTSR_FT17_Msk                             /*!< Falling trigger event configuration bit of line 17 */
1718 #define EXTI_FTSR_FT19_Pos      (19U)
1719 #define EXTI_FTSR_FT19_Msk      (0x1UL << EXTI_FTSR_FT19_Pos)                   /*!< 0x00080000 */
1720 #define EXTI_FTSR_FT19          EXTI_FTSR_FT19_Msk                             /*!< Falling trigger event configuration bit of line 19 */
1721 #define EXTI_FTSR_FT20_Pos      (20U)
1722 #define EXTI_FTSR_FT20_Msk      (0x1UL << EXTI_FTSR_FT20_Pos)                   /*!< 0x00100000 */
1723 #define EXTI_FTSR_FT20          EXTI_FTSR_FT20_Msk                             /*!< Falling trigger event configuration bit of line 20 */
1724 #define EXTI_FTSR_FT21_Pos      (21U)
1725 #define EXTI_FTSR_FT21_Msk      (0x1UL << EXTI_FTSR_FT21_Pos)                   /*!< 0x00200000 */
1726 #define EXTI_FTSR_FT21          EXTI_FTSR_FT21_Msk                             /*!< Falling trigger event configuration bit of line 21 */
1727 #define EXTI_FTSR_FT22_Pos      (22U)
1728 #define EXTI_FTSR_FT22_Msk      (0x1UL << EXTI_FTSR_FT22_Pos)                   /*!< 0x00400000 */
1729 #define EXTI_FTSR_FT22          EXTI_FTSR_FT22_Msk                             /*!< Falling trigger event configuration bit of line 22 */
1730 
1731 /* Legacy defines */
1732 #define EXTI_FTSR_TR0                       EXTI_FTSR_FT0
1733 #define EXTI_FTSR_TR1                       EXTI_FTSR_FT1
1734 #define EXTI_FTSR_TR2                       EXTI_FTSR_FT2
1735 #define EXTI_FTSR_TR3                       EXTI_FTSR_FT3
1736 #define EXTI_FTSR_TR4                       EXTI_FTSR_FT4
1737 #define EXTI_FTSR_TR5                       EXTI_FTSR_FT5
1738 #define EXTI_FTSR_TR6                       EXTI_FTSR_FT6
1739 #define EXTI_FTSR_TR7                       EXTI_FTSR_FT7
1740 #define EXTI_FTSR_TR8                       EXTI_FTSR_FT8
1741 #define EXTI_FTSR_TR9                       EXTI_FTSR_FT9
1742 #define EXTI_FTSR_TR10                      EXTI_FTSR_FT10
1743 #define EXTI_FTSR_TR11                      EXTI_FTSR_FT11
1744 #define EXTI_FTSR_TR12                      EXTI_FTSR_FT12
1745 #define EXTI_FTSR_TR13                      EXTI_FTSR_FT13
1746 #define EXTI_FTSR_TR14                      EXTI_FTSR_FT14
1747 #define EXTI_FTSR_TR15                      EXTI_FTSR_FT15
1748 #define EXTI_FTSR_TR16                      EXTI_FTSR_FT16
1749 #define EXTI_FTSR_TR17                      EXTI_FTSR_FT17
1750 #define EXTI_FTSR_TR19                      EXTI_FTSR_FT19
1751 #define EXTI_FTSR_TR20                      EXTI_FTSR_FT20
1752 #define EXTI_FTSR_TR21                      EXTI_FTSR_FT21
1753 #define EXTI_FTSR_TR22                      EXTI_FTSR_FT22
1754 
1755 /******************* Bit definition for EXTI_SWIER register *******************/
1756 #define EXTI_SWIER_SWI0_Pos     (0U)
1757 #define EXTI_SWIER_SWI0_Msk     (0x1UL << EXTI_SWIER_SWI0_Pos)                  /*!< 0x00000001 */
1758 #define EXTI_SWIER_SWI0         EXTI_SWIER_SWI0_Msk                            /*!< Software Interrupt on line 0  */
1759 #define EXTI_SWIER_SWI1_Pos     (1U)
1760 #define EXTI_SWIER_SWI1_Msk     (0x1UL << EXTI_SWIER_SWI1_Pos)                  /*!< 0x00000002 */
1761 #define EXTI_SWIER_SWI1         EXTI_SWIER_SWI1_Msk                            /*!< Software Interrupt on line 1  */
1762 #define EXTI_SWIER_SWI2_Pos     (2U)
1763 #define EXTI_SWIER_SWI2_Msk     (0x1UL << EXTI_SWIER_SWI2_Pos)                  /*!< 0x00000004 */
1764 #define EXTI_SWIER_SWI2         EXTI_SWIER_SWI2_Msk                            /*!< Software Interrupt on line 2  */
1765 #define EXTI_SWIER_SWI3_Pos     (3U)
1766 #define EXTI_SWIER_SWI3_Msk     (0x1UL << EXTI_SWIER_SWI3_Pos)                  /*!< 0x00000008 */
1767 #define EXTI_SWIER_SWI3         EXTI_SWIER_SWI3_Msk                            /*!< Software Interrupt on line 3  */
1768 #define EXTI_SWIER_SWI4_Pos     (4U)
1769 #define EXTI_SWIER_SWI4_Msk     (0x1UL << EXTI_SWIER_SWI4_Pos)                  /*!< 0x00000010 */
1770 #define EXTI_SWIER_SWI4         EXTI_SWIER_SWI4_Msk                            /*!< Software Interrupt on line 4  */
1771 #define EXTI_SWIER_SWI5_Pos     (5U)
1772 #define EXTI_SWIER_SWI5_Msk     (0x1UL << EXTI_SWIER_SWI5_Pos)                  /*!< 0x00000020 */
1773 #define EXTI_SWIER_SWI5         EXTI_SWIER_SWI5_Msk                            /*!< Software Interrupt on line 5  */
1774 #define EXTI_SWIER_SWI6_Pos     (6U)
1775 #define EXTI_SWIER_SWI6_Msk     (0x1UL << EXTI_SWIER_SWI6_Pos)                  /*!< 0x00000040 */
1776 #define EXTI_SWIER_SWI6         EXTI_SWIER_SWI6_Msk                            /*!< Software Interrupt on line 6  */
1777 #define EXTI_SWIER_SWI7_Pos     (7U)
1778 #define EXTI_SWIER_SWI7_Msk     (0x1UL << EXTI_SWIER_SWI7_Pos)                  /*!< 0x00000080 */
1779 #define EXTI_SWIER_SWI7         EXTI_SWIER_SWI7_Msk                            /*!< Software Interrupt on line 7  */
1780 #define EXTI_SWIER_SWI8_Pos     (8U)
1781 #define EXTI_SWIER_SWI8_Msk     (0x1UL << EXTI_SWIER_SWI8_Pos)                  /*!< 0x00000100 */
1782 #define EXTI_SWIER_SWI8         EXTI_SWIER_SWI8_Msk                            /*!< Software Interrupt on line 8  */
1783 #define EXTI_SWIER_SWI9_Pos     (9U)
1784 #define EXTI_SWIER_SWI9_Msk     (0x1UL << EXTI_SWIER_SWI9_Pos)                  /*!< 0x00000200 */
1785 #define EXTI_SWIER_SWI9         EXTI_SWIER_SWI9_Msk                            /*!< Software Interrupt on line 9  */
1786 #define EXTI_SWIER_SWI10_Pos    (10U)
1787 #define EXTI_SWIER_SWI10_Msk    (0x1UL << EXTI_SWIER_SWI10_Pos)                 /*!< 0x00000400 */
1788 #define EXTI_SWIER_SWI10        EXTI_SWIER_SWI10_Msk                           /*!< Software Interrupt on line 10 */
1789 #define EXTI_SWIER_SWI11_Pos    (11U)
1790 #define EXTI_SWIER_SWI11_Msk    (0x1UL << EXTI_SWIER_SWI11_Pos)                 /*!< 0x00000800 */
1791 #define EXTI_SWIER_SWI11        EXTI_SWIER_SWI11_Msk                           /*!< Software Interrupt on line 11 */
1792 #define EXTI_SWIER_SWI12_Pos    (12U)
1793 #define EXTI_SWIER_SWI12_Msk    (0x1UL << EXTI_SWIER_SWI12_Pos)                 /*!< 0x00001000 */
1794 #define EXTI_SWIER_SWI12        EXTI_SWIER_SWI12_Msk                           /*!< Software Interrupt on line 12 */
1795 #define EXTI_SWIER_SWI13_Pos    (13U)
1796 #define EXTI_SWIER_SWI13_Msk    (0x1UL << EXTI_SWIER_SWI13_Pos)                 /*!< 0x00002000 */
1797 #define EXTI_SWIER_SWI13        EXTI_SWIER_SWI13_Msk                           /*!< Software Interrupt on line 13 */
1798 #define EXTI_SWIER_SWI14_Pos    (14U)
1799 #define EXTI_SWIER_SWI14_Msk    (0x1UL << EXTI_SWIER_SWI14_Pos)                 /*!< 0x00004000 */
1800 #define EXTI_SWIER_SWI14        EXTI_SWIER_SWI14_Msk                           /*!< Software Interrupt on line 14 */
1801 #define EXTI_SWIER_SWI15_Pos    (15U)
1802 #define EXTI_SWIER_SWI15_Msk    (0x1UL << EXTI_SWIER_SWI15_Pos)                 /*!< 0x00008000 */
1803 #define EXTI_SWIER_SWI15        EXTI_SWIER_SWI15_Msk                           /*!< Software Interrupt on line 15 */
1804 #define EXTI_SWIER_SWI16_Pos    (16U)
1805 #define EXTI_SWIER_SWI16_Msk    (0x1UL << EXTI_SWIER_SWI16_Pos)                 /*!< 0x00010000 */
1806 #define EXTI_SWIER_SWI16        EXTI_SWIER_SWI16_Msk                           /*!< Software Interrupt on line 16 */
1807 #define EXTI_SWIER_SWI17_Pos    (17U)
1808 #define EXTI_SWIER_SWI17_Msk    (0x1UL << EXTI_SWIER_SWI17_Pos)                 /*!< 0x00020000 */
1809 #define EXTI_SWIER_SWI17        EXTI_SWIER_SWI17_Msk                           /*!< Software Interrupt on line 17 */
1810 #define EXTI_SWIER_SWI19_Pos    (19U)
1811 #define EXTI_SWIER_SWI19_Msk    (0x1UL << EXTI_SWIER_SWI19_Pos)                 /*!< 0x00080000 */
1812 #define EXTI_SWIER_SWI19        EXTI_SWIER_SWI19_Msk                           /*!< Software Interrupt on line 19 */
1813 #define EXTI_SWIER_SWI20_Pos    (20U)
1814 #define EXTI_SWIER_SWI20_Msk    (0x1UL << EXTI_SWIER_SWI20_Pos)                 /*!< 0x00100000 */
1815 #define EXTI_SWIER_SWI20        EXTI_SWIER_SWI20_Msk                           /*!< Software Interrupt on line 20 */
1816 #define EXTI_SWIER_SWI21_Pos    (21U)
1817 #define EXTI_SWIER_SWI21_Msk    (0x1UL << EXTI_SWIER_SWI21_Pos)                 /*!< 0x00200000 */
1818 #define EXTI_SWIER_SWI21        EXTI_SWIER_SWI21_Msk                           /*!< Software Interrupt on line 21 */
1819 #define EXTI_SWIER_SWI22_Pos    (22U)
1820 #define EXTI_SWIER_SWI22_Msk    (0x1UL << EXTI_SWIER_SWI22_Pos)                 /*!< 0x00400000 */
1821 #define EXTI_SWIER_SWI22        EXTI_SWIER_SWI22_Msk                           /*!< Software Interrupt on line 22 */
1822 
1823 /* Legacy defines */
1824 #define EXTI_SWIER_SWIER0                   EXTI_SWIER_SWI0
1825 #define EXTI_SWIER_SWIER1                   EXTI_SWIER_SWI1
1826 #define EXTI_SWIER_SWIER2                   EXTI_SWIER_SWI2
1827 #define EXTI_SWIER_SWIER3                   EXTI_SWIER_SWI3
1828 #define EXTI_SWIER_SWIER4                   EXTI_SWIER_SWI4
1829 #define EXTI_SWIER_SWIER5                   EXTI_SWIER_SWI5
1830 #define EXTI_SWIER_SWIER6                   EXTI_SWIER_SWI6
1831 #define EXTI_SWIER_SWIER7                   EXTI_SWIER_SWI7
1832 #define EXTI_SWIER_SWIER8                   EXTI_SWIER_SWI8
1833 #define EXTI_SWIER_SWIER9                   EXTI_SWIER_SWI9
1834 #define EXTI_SWIER_SWIER10                  EXTI_SWIER_SWI10
1835 #define EXTI_SWIER_SWIER11                  EXTI_SWIER_SWI11
1836 #define EXTI_SWIER_SWIER12                  EXTI_SWIER_SWI12
1837 #define EXTI_SWIER_SWIER13                  EXTI_SWIER_SWI13
1838 #define EXTI_SWIER_SWIER14                  EXTI_SWIER_SWI14
1839 #define EXTI_SWIER_SWIER15                  EXTI_SWIER_SWI15
1840 #define EXTI_SWIER_SWIER16                  EXTI_SWIER_SWI16
1841 #define EXTI_SWIER_SWIER17                  EXTI_SWIER_SWI17
1842 #define EXTI_SWIER_SWIER19                  EXTI_SWIER_SWI19
1843 #define EXTI_SWIER_SWIER20                  EXTI_SWIER_SWI20
1844 #define EXTI_SWIER_SWIER21                  EXTI_SWIER_SWI21
1845 #define EXTI_SWIER_SWIER22                  EXTI_SWIER_SWI22
1846 
1847 /******************  Bit definition for EXTI_PR register  *********************/
1848 #define EXTI_PR_PIF0_Pos        (0U)
1849 #define EXTI_PR_PIF0_Msk        (0x1UL << EXTI_PR_PIF0_Pos)                     /*!< 0x00000001 */
1850 #define EXTI_PR_PIF0            EXTI_PR_PIF0_Msk                               /*!< Pending bit 0  */
1851 #define EXTI_PR_PIF1_Pos        (1U)
1852 #define EXTI_PR_PIF1_Msk        (0x1UL << EXTI_PR_PIF1_Pos)                     /*!< 0x00000002 */
1853 #define EXTI_PR_PIF1            EXTI_PR_PIF1_Msk                               /*!< Pending bit 1  */
1854 #define EXTI_PR_PIF2_Pos        (2U)
1855 #define EXTI_PR_PIF2_Msk        (0x1UL << EXTI_PR_PIF2_Pos)                     /*!< 0x00000004 */
1856 #define EXTI_PR_PIF2            EXTI_PR_PIF2_Msk                               /*!< Pending bit 2  */
1857 #define EXTI_PR_PIF3_Pos        (3U)
1858 #define EXTI_PR_PIF3_Msk        (0x1UL << EXTI_PR_PIF3_Pos)                     /*!< 0x00000008 */
1859 #define EXTI_PR_PIF3            EXTI_PR_PIF3_Msk                               /*!< Pending bit 3  */
1860 #define EXTI_PR_PIF4_Pos        (4U)
1861 #define EXTI_PR_PIF4_Msk        (0x1UL << EXTI_PR_PIF4_Pos)                     /*!< 0x00000010 */
1862 #define EXTI_PR_PIF4            EXTI_PR_PIF4_Msk                               /*!< Pending bit 4  */
1863 #define EXTI_PR_PIF5_Pos        (5U)
1864 #define EXTI_PR_PIF5_Msk        (0x1UL << EXTI_PR_PIF5_Pos)                     /*!< 0x00000020 */
1865 #define EXTI_PR_PIF5            EXTI_PR_PIF5_Msk                               /*!< Pending bit 5  */
1866 #define EXTI_PR_PIF6_Pos        (6U)
1867 #define EXTI_PR_PIF6_Msk        (0x1UL << EXTI_PR_PIF6_Pos)                     /*!< 0x00000040 */
1868 #define EXTI_PR_PIF6            EXTI_PR_PIF6_Msk                               /*!< Pending bit 6  */
1869 #define EXTI_PR_PIF7_Pos        (7U)
1870 #define EXTI_PR_PIF7_Msk        (0x1UL << EXTI_PR_PIF7_Pos)                     /*!< 0x00000080 */
1871 #define EXTI_PR_PIF7            EXTI_PR_PIF7_Msk                               /*!< Pending bit 7  */
1872 #define EXTI_PR_PIF8_Pos        (8U)
1873 #define EXTI_PR_PIF8_Msk        (0x1UL << EXTI_PR_PIF8_Pos)                     /*!< 0x00000100 */
1874 #define EXTI_PR_PIF8            EXTI_PR_PIF8_Msk                               /*!< Pending bit 8  */
1875 #define EXTI_PR_PIF9_Pos        (9U)
1876 #define EXTI_PR_PIF9_Msk        (0x1UL << EXTI_PR_PIF9_Pos)                     /*!< 0x00000200 */
1877 #define EXTI_PR_PIF9            EXTI_PR_PIF9_Msk                               /*!< Pending bit 9  */
1878 #define EXTI_PR_PIF10_Pos       (10U)
1879 #define EXTI_PR_PIF10_Msk       (0x1UL << EXTI_PR_PIF10_Pos)                    /*!< 0x00000400 */
1880 #define EXTI_PR_PIF10           EXTI_PR_PIF10_Msk                              /*!< Pending bit 10 */
1881 #define EXTI_PR_PIF11_Pos       (11U)
1882 #define EXTI_PR_PIF11_Msk       (0x1UL << EXTI_PR_PIF11_Pos)                    /*!< 0x00000800 */
1883 #define EXTI_PR_PIF11           EXTI_PR_PIF11_Msk                              /*!< Pending bit 11 */
1884 #define EXTI_PR_PIF12_Pos       (12U)
1885 #define EXTI_PR_PIF12_Msk       (0x1UL << EXTI_PR_PIF12_Pos)                    /*!< 0x00001000 */
1886 #define EXTI_PR_PIF12           EXTI_PR_PIF12_Msk                              /*!< Pending bit 12 */
1887 #define EXTI_PR_PIF13_Pos       (13U)
1888 #define EXTI_PR_PIF13_Msk       (0x1UL << EXTI_PR_PIF13_Pos)                    /*!< 0x00002000 */
1889 #define EXTI_PR_PIF13           EXTI_PR_PIF13_Msk                              /*!< Pending bit 13 */
1890 #define EXTI_PR_PIF14_Pos       (14U)
1891 #define EXTI_PR_PIF14_Msk       (0x1UL << EXTI_PR_PIF14_Pos)                    /*!< 0x00004000 */
1892 #define EXTI_PR_PIF14           EXTI_PR_PIF14_Msk                              /*!< Pending bit 14 */
1893 #define EXTI_PR_PIF15_Pos       (15U)
1894 #define EXTI_PR_PIF15_Msk       (0x1UL << EXTI_PR_PIF15_Pos)                    /*!< 0x00008000 */
1895 #define EXTI_PR_PIF15           EXTI_PR_PIF15_Msk                              /*!< Pending bit 15 */
1896 #define EXTI_PR_PIF16_Pos       (16U)
1897 #define EXTI_PR_PIF16_Msk       (0x1UL << EXTI_PR_PIF16_Pos)                    /*!< 0x00010000 */
1898 #define EXTI_PR_PIF16           EXTI_PR_PIF16_Msk                              /*!< Pending bit 16 */
1899 #define EXTI_PR_PIF17_Pos       (17U)
1900 #define EXTI_PR_PIF17_Msk       (0x1UL << EXTI_PR_PIF17_Pos)                    /*!< 0x00020000 */
1901 #define EXTI_PR_PIF17           EXTI_PR_PIF17_Msk                              /*!< Pending bit 17 */
1902 #define EXTI_PR_PIF19_Pos       (19U)
1903 #define EXTI_PR_PIF19_Msk       (0x1UL << EXTI_PR_PIF19_Pos)                    /*!< 0x00080000 */
1904 #define EXTI_PR_PIF19           EXTI_PR_PIF19_Msk                              /*!< Pending bit 19 */
1905 #define EXTI_PR_PIF20_Pos       (20U)
1906 #define EXTI_PR_PIF20_Msk       (0x1UL << EXTI_PR_PIF20_Pos)                    /*!< 0x00100000 */
1907 #define EXTI_PR_PIF20           EXTI_PR_PIF20_Msk                              /*!< Pending bit 20 */
1908 #define EXTI_PR_PIF21_Pos       (21U)
1909 #define EXTI_PR_PIF21_Msk       (0x1UL << EXTI_PR_PIF21_Pos)                    /*!< 0x00200000 */
1910 #define EXTI_PR_PIF21           EXTI_PR_PIF21_Msk                              /*!< Pending bit 21 */
1911 #define EXTI_PR_PIF22_Pos       (22U)
1912 #define EXTI_PR_PIF22_Msk       (0x1UL << EXTI_PR_PIF22_Pos)                    /*!< 0x00400000 */
1913 #define EXTI_PR_PIF22           EXTI_PR_PIF22_Msk                              /*!< Pending bit 22 */
1914 
1915 /* Legacy defines */
1916 #define EXTI_PR_PR0                         EXTI_PR_PIF0
1917 #define EXTI_PR_PR1                         EXTI_PR_PIF1
1918 #define EXTI_PR_PR2                         EXTI_PR_PIF2
1919 #define EXTI_PR_PR3                         EXTI_PR_PIF3
1920 #define EXTI_PR_PR4                         EXTI_PR_PIF4
1921 #define EXTI_PR_PR5                         EXTI_PR_PIF5
1922 #define EXTI_PR_PR6                         EXTI_PR_PIF6
1923 #define EXTI_PR_PR7                         EXTI_PR_PIF7
1924 #define EXTI_PR_PR8                         EXTI_PR_PIF8
1925 #define EXTI_PR_PR9                         EXTI_PR_PIF9
1926 #define EXTI_PR_PR10                        EXTI_PR_PIF10
1927 #define EXTI_PR_PR11                        EXTI_PR_PIF11
1928 #define EXTI_PR_PR12                        EXTI_PR_PIF12
1929 #define EXTI_PR_PR13                        EXTI_PR_PIF13
1930 #define EXTI_PR_PR14                        EXTI_PR_PIF14
1931 #define EXTI_PR_PR15                        EXTI_PR_PIF15
1932 #define EXTI_PR_PR16                        EXTI_PR_PIF16
1933 #define EXTI_PR_PR17                        EXTI_PR_PIF17
1934 #define EXTI_PR_PR19                        EXTI_PR_PIF19
1935 #define EXTI_PR_PR20                        EXTI_PR_PIF20
1936 #define EXTI_PR_PR21                        EXTI_PR_PIF21
1937 #define EXTI_PR_PR22                        EXTI_PR_PIF22
1938 
1939 /******************************************************************************/
1940 /*                                                                            */
1941 /*                      FLASH and Option Bytes Registers                      */
1942 /*                                                                            */
1943 /******************************************************************************/
1944 
1945 /*******************  Bit definition for FLASH_ACR register  ******************/
1946 #define FLASH_ACR_LATENCY_Pos        (0U)
1947 #define FLASH_ACR_LATENCY_Msk        (0x1UL << FLASH_ACR_LATENCY_Pos)           /*!< 0x00000001 */
1948 #define FLASH_ACR_LATENCY            FLASH_ACR_LATENCY_Msk                     /*!< LATENCY bit (Latency) */
1949 #define FLASH_ACR_PRFTEN_Pos         (1U)
1950 #define FLASH_ACR_PRFTEN_Msk         (0x1UL << FLASH_ACR_PRFTEN_Pos)            /*!< 0x00000002 */
1951 #define FLASH_ACR_PRFTEN             FLASH_ACR_PRFTEN_Msk                      /*!< Prefetch Buffer Enable */
1952 #define FLASH_ACR_SLEEP_PD_Pos       (3U)
1953 #define FLASH_ACR_SLEEP_PD_Msk       (0x1UL << FLASH_ACR_SLEEP_PD_Pos)          /*!< 0x00000008 */
1954 #define FLASH_ACR_SLEEP_PD           FLASH_ACR_SLEEP_PD_Msk                    /*!< Flash mode during sleep mode */
1955 #define FLASH_ACR_RUN_PD_Pos         (4U)
1956 #define FLASH_ACR_RUN_PD_Msk         (0x1UL << FLASH_ACR_RUN_PD_Pos)            /*!< 0x00000010 */
1957 #define FLASH_ACR_RUN_PD             FLASH_ACR_RUN_PD_Msk                      /*!< Flash mode during RUN mode */
1958 #define FLASH_ACR_DISAB_BUF_Pos      (5U)
1959 #define FLASH_ACR_DISAB_BUF_Msk      (0x1UL << FLASH_ACR_DISAB_BUF_Pos)         /*!< 0x00000020 */
1960 #define FLASH_ACR_DISAB_BUF          FLASH_ACR_DISAB_BUF_Msk                   /*!< Disable Buffer */
1961 #define FLASH_ACR_PRE_READ_Pos       (6U)
1962 #define FLASH_ACR_PRE_READ_Msk       (0x1UL << FLASH_ACR_PRE_READ_Pos)          /*!< 0x00000040 */
1963 #define FLASH_ACR_PRE_READ           FLASH_ACR_PRE_READ_Msk                    /*!< Pre-read data address */
1964 
1965 /*******************  Bit definition for FLASH_PECR register  ******************/
1966 #define FLASH_PECR_PELOCK_Pos        (0U)
1967 #define FLASH_PECR_PELOCK_Msk        (0x1UL << FLASH_PECR_PELOCK_Pos)           /*!< 0x00000001 */
1968 #define FLASH_PECR_PELOCK            FLASH_PECR_PELOCK_Msk                     /*!< FLASH_PECR and Flash data Lock */
1969 #define FLASH_PECR_PRGLOCK_Pos       (1U)
1970 #define FLASH_PECR_PRGLOCK_Msk       (0x1UL << FLASH_PECR_PRGLOCK_Pos)          /*!< 0x00000002 */
1971 #define FLASH_PECR_PRGLOCK           FLASH_PECR_PRGLOCK_Msk                    /*!< Program matrix Lock */
1972 #define FLASH_PECR_OPTLOCK_Pos       (2U)
1973 #define FLASH_PECR_OPTLOCK_Msk       (0x1UL << FLASH_PECR_OPTLOCK_Pos)          /*!< 0x00000004 */
1974 #define FLASH_PECR_OPTLOCK           FLASH_PECR_OPTLOCK_Msk                    /*!< Option byte matrix Lock */
1975 #define FLASH_PECR_PROG_Pos          (3U)
1976 #define FLASH_PECR_PROG_Msk          (0x1UL << FLASH_PECR_PROG_Pos)             /*!< 0x00000008 */
1977 #define FLASH_PECR_PROG              FLASH_PECR_PROG_Msk                       /*!< Program matrix selection */
1978 #define FLASH_PECR_DATA_Pos          (4U)
1979 #define FLASH_PECR_DATA_Msk          (0x1UL << FLASH_PECR_DATA_Pos)             /*!< 0x00000010 */
1980 #define FLASH_PECR_DATA              FLASH_PECR_DATA_Msk                       /*!< Data matrix selection */
1981 #define FLASH_PECR_FIX_Pos           (8U)
1982 #define FLASH_PECR_FIX_Msk           (0x1UL << FLASH_PECR_FIX_Pos)              /*!< 0x00000100 */
1983 #define FLASH_PECR_FIX               FLASH_PECR_FIX_Msk                        /*!< Fixed Time Data write for Word/Half Word/Byte programming */
1984 #define FLASH_PECR_ERASE_Pos         (9U)
1985 #define FLASH_PECR_ERASE_Msk         (0x1UL << FLASH_PECR_ERASE_Pos)            /*!< 0x00000200 */
1986 #define FLASH_PECR_ERASE             FLASH_PECR_ERASE_Msk                      /*!< Page erasing mode */
1987 #define FLASH_PECR_FPRG_Pos          (10U)
1988 #define FLASH_PECR_FPRG_Msk          (0x1UL << FLASH_PECR_FPRG_Pos)             /*!< 0x00000400 */
1989 #define FLASH_PECR_FPRG              FLASH_PECR_FPRG_Msk                       /*!< Fast Page/Half Page programming mode */
1990 #define FLASH_PECR_EOPIE_Pos         (16U)
1991 #define FLASH_PECR_EOPIE_Msk         (0x1UL << FLASH_PECR_EOPIE_Pos)            /*!< 0x00010000 */
1992 #define FLASH_PECR_EOPIE             FLASH_PECR_EOPIE_Msk                      /*!< End of programming interrupt */
1993 #define FLASH_PECR_ERRIE_Pos         (17U)
1994 #define FLASH_PECR_ERRIE_Msk         (0x1UL << FLASH_PECR_ERRIE_Pos)            /*!< 0x00020000 */
1995 #define FLASH_PECR_ERRIE             FLASH_PECR_ERRIE_Msk                      /*!< Error interrupt */
1996 #define FLASH_PECR_OBL_LAUNCH_Pos    (18U)
1997 #define FLASH_PECR_OBL_LAUNCH_Msk    (0x1UL << FLASH_PECR_OBL_LAUNCH_Pos)       /*!< 0x00040000 */
1998 #define FLASH_PECR_OBL_LAUNCH        FLASH_PECR_OBL_LAUNCH_Msk                 /*!< Launch the option byte loading */
1999 #define FLASH_PECR_HALF_ARRAY_Pos    (19U)
2000 #define FLASH_PECR_HALF_ARRAY_Msk    (0x1UL << FLASH_PECR_HALF_ARRAY_Pos)       /*!< 0x00080000 */
2001 #define FLASH_PECR_HALF_ARRAY        FLASH_PECR_HALF_ARRAY_Msk                 /*!< Half array mode */
2002 
2003 /******************  Bit definition for FLASH_PDKEYR register  ******************/
2004 #define FLASH_PDKEYR_PDKEYR_Pos      (0U)
2005 #define FLASH_PDKEYR_PDKEYR_Msk      (0xFFFFFFFFUL << FLASH_PDKEYR_PDKEYR_Pos)  /*!< 0xFFFFFFFF */
2006 #define FLASH_PDKEYR_PDKEYR          FLASH_PDKEYR_PDKEYR_Msk                   /*!< FLASH_PEC and data matrix Key */
2007 
2008 /******************  Bit definition for FLASH_PEKEYR register  ******************/
2009 #define FLASH_PEKEYR_PEKEYR_Pos      (0U)
2010 #define FLASH_PEKEYR_PEKEYR_Msk      (0xFFFFFFFFUL << FLASH_PEKEYR_PEKEYR_Pos)  /*!< 0xFFFFFFFF */
2011 #define FLASH_PEKEYR_PEKEYR          FLASH_PEKEYR_PEKEYR_Msk                   /*!< FLASH_PEC and data matrix Key */
2012 
2013 /******************  Bit definition for FLASH_PRGKEYR register  ******************/
2014 #define FLASH_PRGKEYR_PRGKEYR_Pos    (0U)
2015 #define FLASH_PRGKEYR_PRGKEYR_Msk    (0xFFFFFFFFUL << FLASH_PRGKEYR_PRGKEYR_Pos) /*!< 0xFFFFFFFF */
2016 #define FLASH_PRGKEYR_PRGKEYR        FLASH_PRGKEYR_PRGKEYR_Msk                 /*!< Program matrix Key */
2017 
2018 /******************  Bit definition for FLASH_OPTKEYR register  ******************/
2019 #define FLASH_OPTKEYR_OPTKEYR_Pos    (0U)
2020 #define FLASH_OPTKEYR_OPTKEYR_Msk    (0xFFFFFFFFUL << FLASH_OPTKEYR_OPTKEYR_Pos) /*!< 0xFFFFFFFF */
2021 #define FLASH_OPTKEYR_OPTKEYR        FLASH_OPTKEYR_OPTKEYR_Msk                 /*!< Option bytes matrix Key */
2022 
2023 /******************  Bit definition for FLASH_SR register  *******************/
2024 #define FLASH_SR_BSY_Pos             (0U)
2025 #define FLASH_SR_BSY_Msk             (0x1UL << FLASH_SR_BSY_Pos)                /*!< 0x00000001 */
2026 #define FLASH_SR_BSY                 FLASH_SR_BSY_Msk                          /*!< Busy */
2027 #define FLASH_SR_EOP_Pos             (1U)
2028 #define FLASH_SR_EOP_Msk             (0x1UL << FLASH_SR_EOP_Pos)                /*!< 0x00000002 */
2029 #define FLASH_SR_EOP                 FLASH_SR_EOP_Msk                          /*!< End Of Programming*/
2030 #define FLASH_SR_HVOFF_Pos           (2U)
2031 #define FLASH_SR_HVOFF_Msk           (0x1UL << FLASH_SR_HVOFF_Pos)              /*!< 0x00000004 */
2032 #define FLASH_SR_HVOFF               FLASH_SR_HVOFF_Msk                        /*!< End of high voltage */
2033 #define FLASH_SR_READY_Pos           (3U)
2034 #define FLASH_SR_READY_Msk           (0x1UL << FLASH_SR_READY_Pos)              /*!< 0x00000008 */
2035 #define FLASH_SR_READY               FLASH_SR_READY_Msk                        /*!< Flash ready after low power mode */
2036 
2037 #define FLASH_SR_WRPERR_Pos          (8U)
2038 #define FLASH_SR_WRPERR_Msk          (0x1UL << FLASH_SR_WRPERR_Pos)             /*!< 0x00000100 */
2039 #define FLASH_SR_WRPERR              FLASH_SR_WRPERR_Msk                       /*!< Write protection error */
2040 #define FLASH_SR_PGAERR_Pos          (9U)
2041 #define FLASH_SR_PGAERR_Msk          (0x1UL << FLASH_SR_PGAERR_Pos)             /*!< 0x00000200 */
2042 #define FLASH_SR_PGAERR              FLASH_SR_PGAERR_Msk                       /*!< Programming Alignment Error */
2043 #define FLASH_SR_SIZERR_Pos          (10U)
2044 #define FLASH_SR_SIZERR_Msk          (0x1UL << FLASH_SR_SIZERR_Pos)             /*!< 0x00000400 */
2045 #define FLASH_SR_SIZERR              FLASH_SR_SIZERR_Msk                       /*!< Size error */
2046 #define FLASH_SR_OPTVERR_Pos         (11U)
2047 #define FLASH_SR_OPTVERR_Msk         (0x1UL << FLASH_SR_OPTVERR_Pos)            /*!< 0x00000800 */
2048 #define FLASH_SR_OPTVERR             FLASH_SR_OPTVERR_Msk                      /*!< Option Valid error */
2049 #define FLASH_SR_RDERR_Pos           (13U)
2050 #define FLASH_SR_RDERR_Msk           (0x1UL << FLASH_SR_RDERR_Pos)              /*!< 0x00002000 */
2051 #define FLASH_SR_RDERR               FLASH_SR_RDERR_Msk                        /*!< Read protected error */
2052 #define FLASH_SR_NOTZEROERR_Pos      (16U)
2053 #define FLASH_SR_NOTZEROERR_Msk      (0x1UL << FLASH_SR_NOTZEROERR_Pos)         /*!< 0x00010000 */
2054 #define FLASH_SR_NOTZEROERR          FLASH_SR_NOTZEROERR_Msk                   /*!< Not Zero error */
2055 #define FLASH_SR_FWWERR_Pos          (17U)
2056 #define FLASH_SR_FWWERR_Msk          (0x1UL << FLASH_SR_FWWERR_Pos)             /*!< 0x00020000 */
2057 #define FLASH_SR_FWWERR              FLASH_SR_FWWERR_Msk                       /*!< Write/Errase operation aborted */
2058 
2059 /* Legacy defines */
2060 #define FLASH_SR_FWWER                      FLASH_SR_FWWERR
2061 #define FLASH_SR_ENHV                       FLASH_SR_HVOFF
2062 #define FLASH_SR_ENDHV                      FLASH_SR_HVOFF
2063 
2064 /******************  Bit definition for FLASH_OPTR register  *******************/
2065 #define FLASH_OPTR_RDPROT_Pos        (0U)
2066 #define FLASH_OPTR_RDPROT_Msk        (0xFFUL << FLASH_OPTR_RDPROT_Pos)          /*!< 0x000000FF */
2067 #define FLASH_OPTR_RDPROT            FLASH_OPTR_RDPROT_Msk                     /*!< Read Protection */
2068 #define FLASH_OPTR_WPRMOD_Pos        (8U)
2069 #define FLASH_OPTR_WPRMOD_Msk        (0x1UL << FLASH_OPTR_WPRMOD_Pos)           /*!< 0x00000100 */
2070 #define FLASH_OPTR_WPRMOD            FLASH_OPTR_WPRMOD_Msk                     /*!< Selection of protection mode of WPR bits */
2071 #define FLASH_OPTR_BOR_LEV_Pos       (16U)
2072 #define FLASH_OPTR_BOR_LEV_Msk       (0xFUL << FLASH_OPTR_BOR_LEV_Pos)          /*!< 0x000F0000 */
2073 #define FLASH_OPTR_BOR_LEV           FLASH_OPTR_BOR_LEV_Msk                    /*!< BOR_LEV[3:0] Brown Out Reset Threshold Level*/
2074 #define FLASH_OPTR_IWDG_SW_Pos       (20U)
2075 #define FLASH_OPTR_IWDG_SW_Msk       (0x1UL << FLASH_OPTR_IWDG_SW_Pos)          /*!< 0x00100000 */
2076 #define FLASH_OPTR_IWDG_SW           FLASH_OPTR_IWDG_SW_Msk                    /*!< IWDG_SW */
2077 #define FLASH_OPTR_nRST_STOP_Pos     (21U)
2078 #define FLASH_OPTR_nRST_STOP_Msk     (0x1UL << FLASH_OPTR_nRST_STOP_Pos)        /*!< 0x00200000 */
2079 #define FLASH_OPTR_nRST_STOP         FLASH_OPTR_nRST_STOP_Msk                  /*!< nRST_STOP */
2080 #define FLASH_OPTR_nRST_STDBY_Pos    (22U)
2081 #define FLASH_OPTR_nRST_STDBY_Msk    (0x1UL << FLASH_OPTR_nRST_STDBY_Pos)       /*!< 0x00400000 */
2082 #define FLASH_OPTR_nRST_STDBY        FLASH_OPTR_nRST_STDBY_Msk                 /*!< nRST_STDBY */
2083 #define FLASH_OPTR_USER_Pos          (20U)
2084 #define FLASH_OPTR_USER_Msk          (0x7UL << FLASH_OPTR_USER_Pos)             /*!< 0x00700000 */
2085 #define FLASH_OPTR_USER              FLASH_OPTR_USER_Msk                       /*!< User Option Bytes */
2086 #define FLASH_OPTR_BOOT1_Pos         (31U)
2087 #define FLASH_OPTR_BOOT1_Msk         (0x1UL << FLASH_OPTR_BOOT1_Pos)            /*!< 0x80000000 */
2088 #define FLASH_OPTR_BOOT1             FLASH_OPTR_BOOT1_Msk                      /*!< BOOT1 */
2089 
2090 /******************  Bit definition for FLASH_WRPR register  ******************/
2091 #define FLASH_WRPR_WRP_Pos           (0U)
2092 #define FLASH_WRPR_WRP_Msk           (0xFFFFUL << FLASH_WRPR_WRP_Pos)           /*!< 0x0000FFFF */
2093 #define FLASH_WRPR_WRP               FLASH_WRPR_WRP_Msk                        /*!< Write Protection bits */
2094 
2095 /******************************************************************************/
2096 /*                                                                            */
2097 /*                       General Purpose IOs (GPIO)                           */
2098 /*                                                                            */
2099 /******************************************************************************/
2100 /*******************  Bit definition for GPIO_MODER register  *****************/
2101 #define GPIO_MODER_MODE0_Pos            (0U)
2102 #define GPIO_MODER_MODE0_Msk            (0x3UL << GPIO_MODER_MODE0_Pos)         /*!< 0x00000003 */
2103 #define GPIO_MODER_MODE0                GPIO_MODER_MODE0_Msk
2104 #define GPIO_MODER_MODE0_0              (0x1UL << GPIO_MODER_MODE0_Pos)         /*!< 0x00000001 */
2105 #define GPIO_MODER_MODE0_1              (0x2UL << GPIO_MODER_MODE0_Pos)         /*!< 0x00000002 */
2106 #define GPIO_MODER_MODE1_Pos            (2U)
2107 #define GPIO_MODER_MODE1_Msk            (0x3UL << GPIO_MODER_MODE1_Pos)         /*!< 0x0000000C */
2108 #define GPIO_MODER_MODE1                GPIO_MODER_MODE1_Msk
2109 #define GPIO_MODER_MODE1_0              (0x1UL << GPIO_MODER_MODE1_Pos)         /*!< 0x00000004 */
2110 #define GPIO_MODER_MODE1_1              (0x2UL << GPIO_MODER_MODE1_Pos)         /*!< 0x00000008 */
2111 #define GPIO_MODER_MODE2_Pos            (4U)
2112 #define GPIO_MODER_MODE2_Msk            (0x3UL << GPIO_MODER_MODE2_Pos)         /*!< 0x00000030 */
2113 #define GPIO_MODER_MODE2                GPIO_MODER_MODE2_Msk
2114 #define GPIO_MODER_MODE2_0              (0x1UL << GPIO_MODER_MODE2_Pos)         /*!< 0x00000010 */
2115 #define GPIO_MODER_MODE2_1              (0x2UL << GPIO_MODER_MODE2_Pos)         /*!< 0x00000020 */
2116 #define GPIO_MODER_MODE3_Pos            (6U)
2117 #define GPIO_MODER_MODE3_Msk            (0x3UL << GPIO_MODER_MODE3_Pos)         /*!< 0x000000C0 */
2118 #define GPIO_MODER_MODE3                GPIO_MODER_MODE3_Msk
2119 #define GPIO_MODER_MODE3_0              (0x1UL << GPIO_MODER_MODE3_Pos)         /*!< 0x00000040 */
2120 #define GPIO_MODER_MODE3_1              (0x2UL << GPIO_MODER_MODE3_Pos)         /*!< 0x00000080 */
2121 #define GPIO_MODER_MODE4_Pos            (8U)
2122 #define GPIO_MODER_MODE4_Msk            (0x3UL << GPIO_MODER_MODE4_Pos)         /*!< 0x00000300 */
2123 #define GPIO_MODER_MODE4                GPIO_MODER_MODE4_Msk
2124 #define GPIO_MODER_MODE4_0              (0x1UL << GPIO_MODER_MODE4_Pos)         /*!< 0x00000100 */
2125 #define GPIO_MODER_MODE4_1              (0x2UL << GPIO_MODER_MODE4_Pos)         /*!< 0x00000200 */
2126 #define GPIO_MODER_MODE5_Pos            (10U)
2127 #define GPIO_MODER_MODE5_Msk            (0x3UL << GPIO_MODER_MODE5_Pos)         /*!< 0x00000C00 */
2128 #define GPIO_MODER_MODE5                GPIO_MODER_MODE5_Msk
2129 #define GPIO_MODER_MODE5_0              (0x1UL << GPIO_MODER_MODE5_Pos)         /*!< 0x00000400 */
2130 #define GPIO_MODER_MODE5_1              (0x2UL << GPIO_MODER_MODE5_Pos)         /*!< 0x00000800 */
2131 #define GPIO_MODER_MODE6_Pos            (12U)
2132 #define GPIO_MODER_MODE6_Msk            (0x3UL << GPIO_MODER_MODE6_Pos)         /*!< 0x00003000 */
2133 #define GPIO_MODER_MODE6                GPIO_MODER_MODE6_Msk
2134 #define GPIO_MODER_MODE6_0              (0x1UL << GPIO_MODER_MODE6_Pos)         /*!< 0x00001000 */
2135 #define GPIO_MODER_MODE6_1              (0x2UL << GPIO_MODER_MODE6_Pos)         /*!< 0x00002000 */
2136 #define GPIO_MODER_MODE7_Pos            (14U)
2137 #define GPIO_MODER_MODE7_Msk            (0x3UL << GPIO_MODER_MODE7_Pos)         /*!< 0x0000C000 */
2138 #define GPIO_MODER_MODE7                GPIO_MODER_MODE7_Msk
2139 #define GPIO_MODER_MODE7_0              (0x1UL << GPIO_MODER_MODE7_Pos)         /*!< 0x00004000 */
2140 #define GPIO_MODER_MODE7_1              (0x2UL << GPIO_MODER_MODE7_Pos)         /*!< 0x00008000 */
2141 #define GPIO_MODER_MODE8_Pos            (16U)
2142 #define GPIO_MODER_MODE8_Msk            (0x3UL << GPIO_MODER_MODE8_Pos)         /*!< 0x00030000 */
2143 #define GPIO_MODER_MODE8                GPIO_MODER_MODE8_Msk
2144 #define GPIO_MODER_MODE8_0              (0x1UL << GPIO_MODER_MODE8_Pos)         /*!< 0x00010000 */
2145 #define GPIO_MODER_MODE8_1              (0x2UL << GPIO_MODER_MODE8_Pos)         /*!< 0x00020000 */
2146 #define GPIO_MODER_MODE9_Pos            (18U)
2147 #define GPIO_MODER_MODE9_Msk            (0x3UL << GPIO_MODER_MODE9_Pos)         /*!< 0x000C0000 */
2148 #define GPIO_MODER_MODE9                GPIO_MODER_MODE9_Msk
2149 #define GPIO_MODER_MODE9_0              (0x1UL << GPIO_MODER_MODE9_Pos)         /*!< 0x00040000 */
2150 #define GPIO_MODER_MODE9_1              (0x2UL << GPIO_MODER_MODE9_Pos)         /*!< 0x00080000 */
2151 #define GPIO_MODER_MODE10_Pos           (20U)
2152 #define GPIO_MODER_MODE10_Msk           (0x3UL << GPIO_MODER_MODE10_Pos)        /*!< 0x00300000 */
2153 #define GPIO_MODER_MODE10               GPIO_MODER_MODE10_Msk
2154 #define GPIO_MODER_MODE10_0             (0x1UL << GPIO_MODER_MODE10_Pos)        /*!< 0x00100000 */
2155 #define GPIO_MODER_MODE10_1             (0x2UL << GPIO_MODER_MODE10_Pos)        /*!< 0x00200000 */
2156 #define GPIO_MODER_MODE11_Pos           (22U)
2157 #define GPIO_MODER_MODE11_Msk           (0x3UL << GPIO_MODER_MODE11_Pos)        /*!< 0x00C00000 */
2158 #define GPIO_MODER_MODE11               GPIO_MODER_MODE11_Msk
2159 #define GPIO_MODER_MODE11_0             (0x1UL << GPIO_MODER_MODE11_Pos)        /*!< 0x00400000 */
2160 #define GPIO_MODER_MODE11_1             (0x2UL << GPIO_MODER_MODE11_Pos)        /*!< 0x00800000 */
2161 #define GPIO_MODER_MODE12_Pos           (24U)
2162 #define GPIO_MODER_MODE12_Msk           (0x3UL << GPIO_MODER_MODE12_Pos)        /*!< 0x03000000 */
2163 #define GPIO_MODER_MODE12               GPIO_MODER_MODE12_Msk
2164 #define GPIO_MODER_MODE12_0             (0x1UL << GPIO_MODER_MODE12_Pos)        /*!< 0x01000000 */
2165 #define GPIO_MODER_MODE12_1             (0x2UL << GPIO_MODER_MODE12_Pos)        /*!< 0x02000000 */
2166 #define GPIO_MODER_MODE13_Pos           (26U)
2167 #define GPIO_MODER_MODE13_Msk           (0x3UL << GPIO_MODER_MODE13_Pos)        /*!< 0x0C000000 */
2168 #define GPIO_MODER_MODE13               GPIO_MODER_MODE13_Msk
2169 #define GPIO_MODER_MODE13_0             (0x1UL << GPIO_MODER_MODE13_Pos)        /*!< 0x04000000 */
2170 #define GPIO_MODER_MODE13_1             (0x2UL << GPIO_MODER_MODE13_Pos)        /*!< 0x08000000 */
2171 #define GPIO_MODER_MODE14_Pos           (28U)
2172 #define GPIO_MODER_MODE14_Msk           (0x3UL << GPIO_MODER_MODE14_Pos)        /*!< 0x30000000 */
2173 #define GPIO_MODER_MODE14               GPIO_MODER_MODE14_Msk
2174 #define GPIO_MODER_MODE14_0             (0x1UL << GPIO_MODER_MODE14_Pos)        /*!< 0x10000000 */
2175 #define GPIO_MODER_MODE14_1             (0x2UL << GPIO_MODER_MODE14_Pos)        /*!< 0x20000000 */
2176 #define GPIO_MODER_MODE15_Pos           (30U)
2177 #define GPIO_MODER_MODE15_Msk           (0x3UL << GPIO_MODER_MODE15_Pos)        /*!< 0xC0000000 */
2178 #define GPIO_MODER_MODE15               GPIO_MODER_MODE15_Msk
2179 #define GPIO_MODER_MODE15_0             (0x1UL << GPIO_MODER_MODE15_Pos)        /*!< 0x40000000 */
2180 #define GPIO_MODER_MODE15_1             (0x2UL << GPIO_MODER_MODE15_Pos)        /*!< 0x80000000 */
2181 
2182 /******************  Bit definition for GPIO_OTYPER register  *****************/
2183 #define GPIO_OTYPER_OT_0                (0x00000001U)
2184 #define GPIO_OTYPER_OT_1                (0x00000002U)
2185 #define GPIO_OTYPER_OT_2                (0x00000004U)
2186 #define GPIO_OTYPER_OT_3                (0x00000008U)
2187 #define GPIO_OTYPER_OT_4                (0x00000010U)
2188 #define GPIO_OTYPER_OT_5                (0x00000020U)
2189 #define GPIO_OTYPER_OT_6                (0x00000040U)
2190 #define GPIO_OTYPER_OT_7                (0x00000080U)
2191 #define GPIO_OTYPER_OT_8                (0x00000100U)
2192 #define GPIO_OTYPER_OT_9                (0x00000200U)
2193 #define GPIO_OTYPER_OT_10               (0x00000400U)
2194 #define GPIO_OTYPER_OT_11               (0x00000800U)
2195 #define GPIO_OTYPER_OT_12               (0x00001000U)
2196 #define GPIO_OTYPER_OT_13               (0x00002000U)
2197 #define GPIO_OTYPER_OT_14               (0x00004000U)
2198 #define GPIO_OTYPER_OT_15               (0x00008000U)
2199 
2200 /****************  Bit definition for GPIO_OSPEEDR register  ******************/
2201 #define GPIO_OSPEEDER_OSPEED0_Pos       (0U)
2202 #define GPIO_OSPEEDER_OSPEED0_Msk       (0x3UL << GPIO_OSPEEDER_OSPEED0_Pos)    /*!< 0x00000003 */
2203 #define GPIO_OSPEEDER_OSPEED0           GPIO_OSPEEDER_OSPEED0_Msk
2204 #define GPIO_OSPEEDER_OSPEED0_0         (0x1UL << GPIO_OSPEEDER_OSPEED0_Pos)    /*!< 0x00000001 */
2205 #define GPIO_OSPEEDER_OSPEED0_1         (0x2UL << GPIO_OSPEEDER_OSPEED0_Pos)    /*!< 0x00000002 */
2206 #define GPIO_OSPEEDER_OSPEED1_Pos       (2U)
2207 #define GPIO_OSPEEDER_OSPEED1_Msk       (0x3UL << GPIO_OSPEEDER_OSPEED1_Pos)    /*!< 0x0000000C */
2208 #define GPIO_OSPEEDER_OSPEED1           GPIO_OSPEEDER_OSPEED1_Msk
2209 #define GPIO_OSPEEDER_OSPEED1_0         (0x1UL << GPIO_OSPEEDER_OSPEED1_Pos)    /*!< 0x00000004 */
2210 #define GPIO_OSPEEDER_OSPEED1_1         (0x2UL << GPIO_OSPEEDER_OSPEED1_Pos)    /*!< 0x00000008 */
2211 #define GPIO_OSPEEDER_OSPEED2_Pos       (4U)
2212 #define GPIO_OSPEEDER_OSPEED2_Msk       (0x3UL << GPIO_OSPEEDER_OSPEED2_Pos)    /*!< 0x00000030 */
2213 #define GPIO_OSPEEDER_OSPEED2           GPIO_OSPEEDER_OSPEED2_Msk
2214 #define GPIO_OSPEEDER_OSPEED2_0         (0x1UL << GPIO_OSPEEDER_OSPEED2_Pos)    /*!< 0x00000010 */
2215 #define GPIO_OSPEEDER_OSPEED2_1         (0x2UL << GPIO_OSPEEDER_OSPEED2_Pos)    /*!< 0x00000020 */
2216 #define GPIO_OSPEEDER_OSPEED3_Pos       (6U)
2217 #define GPIO_OSPEEDER_OSPEED3_Msk       (0x3UL << GPIO_OSPEEDER_OSPEED3_Pos)    /*!< 0x000000C0 */
2218 #define GPIO_OSPEEDER_OSPEED3           GPIO_OSPEEDER_OSPEED3_Msk
2219 #define GPIO_OSPEEDER_OSPEED3_0         (0x1UL << GPIO_OSPEEDER_OSPEED3_Pos)    /*!< 0x00000040 */
2220 #define GPIO_OSPEEDER_OSPEED3_1         (0x2UL << GPIO_OSPEEDER_OSPEED3_Pos)    /*!< 0x00000080 */
2221 #define GPIO_OSPEEDER_OSPEED4_Pos       (8U)
2222 #define GPIO_OSPEEDER_OSPEED4_Msk       (0x3UL << GPIO_OSPEEDER_OSPEED4_Pos)    /*!< 0x00000300 */
2223 #define GPIO_OSPEEDER_OSPEED4           GPIO_OSPEEDER_OSPEED4_Msk
2224 #define GPIO_OSPEEDER_OSPEED4_0         (0x1UL << GPIO_OSPEEDER_OSPEED4_Pos)    /*!< 0x00000100 */
2225 #define GPIO_OSPEEDER_OSPEED4_1         (0x2UL << GPIO_OSPEEDER_OSPEED4_Pos)    /*!< 0x00000200 */
2226 #define GPIO_OSPEEDER_OSPEED5_Pos       (10U)
2227 #define GPIO_OSPEEDER_OSPEED5_Msk       (0x3UL << GPIO_OSPEEDER_OSPEED5_Pos)    /*!< 0x00000C00 */
2228 #define GPIO_OSPEEDER_OSPEED5           GPIO_OSPEEDER_OSPEED5_Msk
2229 #define GPIO_OSPEEDER_OSPEED5_0         (0x1UL << GPIO_OSPEEDER_OSPEED5_Pos)    /*!< 0x00000400 */
2230 #define GPIO_OSPEEDER_OSPEED5_1         (0x2UL << GPIO_OSPEEDER_OSPEED5_Pos)    /*!< 0x00000800 */
2231 #define GPIO_OSPEEDER_OSPEED6_Pos       (12U)
2232 #define GPIO_OSPEEDER_OSPEED6_Msk       (0x3UL << GPIO_OSPEEDER_OSPEED6_Pos)    /*!< 0x00003000 */
2233 #define GPIO_OSPEEDER_OSPEED6           GPIO_OSPEEDER_OSPEED6_Msk
2234 #define GPIO_OSPEEDER_OSPEED6_0         (0x1UL << GPIO_OSPEEDER_OSPEED6_Pos)    /*!< 0x00001000 */
2235 #define GPIO_OSPEEDER_OSPEED6_1         (0x2UL << GPIO_OSPEEDER_OSPEED6_Pos)    /*!< 0x00002000 */
2236 #define GPIO_OSPEEDER_OSPEED7_Pos       (14U)
2237 #define GPIO_OSPEEDER_OSPEED7_Msk       (0x3UL << GPIO_OSPEEDER_OSPEED7_Pos)    /*!< 0x0000C000 */
2238 #define GPIO_OSPEEDER_OSPEED7           GPIO_OSPEEDER_OSPEED7_Msk
2239 #define GPIO_OSPEEDER_OSPEED7_0         (0x1UL << GPIO_OSPEEDER_OSPEED7_Pos)    /*!< 0x00004000 */
2240 #define GPIO_OSPEEDER_OSPEED7_1         (0x2UL << GPIO_OSPEEDER_OSPEED7_Pos)    /*!< 0x00008000 */
2241 #define GPIO_OSPEEDER_OSPEED8_Pos       (16U)
2242 #define GPIO_OSPEEDER_OSPEED8_Msk       (0x3UL << GPIO_OSPEEDER_OSPEED8_Pos)    /*!< 0x00030000 */
2243 #define GPIO_OSPEEDER_OSPEED8           GPIO_OSPEEDER_OSPEED8_Msk
2244 #define GPIO_OSPEEDER_OSPEED8_0         (0x1UL << GPIO_OSPEEDER_OSPEED8_Pos)    /*!< 0x00010000 */
2245 #define GPIO_OSPEEDER_OSPEED8_1         (0x2UL << GPIO_OSPEEDER_OSPEED8_Pos)    /*!< 0x00020000 */
2246 #define GPIO_OSPEEDER_OSPEED9_Pos       (18U)
2247 #define GPIO_OSPEEDER_OSPEED9_Msk       (0x3UL << GPIO_OSPEEDER_OSPEED9_Pos)    /*!< 0x000C0000 */
2248 #define GPIO_OSPEEDER_OSPEED9           GPIO_OSPEEDER_OSPEED9_Msk
2249 #define GPIO_OSPEEDER_OSPEED9_0         (0x1UL << GPIO_OSPEEDER_OSPEED9_Pos)    /*!< 0x00040000 */
2250 #define GPIO_OSPEEDER_OSPEED9_1         (0x2UL << GPIO_OSPEEDER_OSPEED9_Pos)    /*!< 0x00080000 */
2251 #define GPIO_OSPEEDER_OSPEED10_Pos      (20U)
2252 #define GPIO_OSPEEDER_OSPEED10_Msk      (0x3UL << GPIO_OSPEEDER_OSPEED10_Pos)   /*!< 0x00300000 */
2253 #define GPIO_OSPEEDER_OSPEED10          GPIO_OSPEEDER_OSPEED10_Msk
2254 #define GPIO_OSPEEDER_OSPEED10_0        (0x1UL << GPIO_OSPEEDER_OSPEED10_Pos)   /*!< 0x00100000 */
2255 #define GPIO_OSPEEDER_OSPEED10_1        (0x2UL << GPIO_OSPEEDER_OSPEED10_Pos)   /*!< 0x00200000 */
2256 #define GPIO_OSPEEDER_OSPEED11_Pos      (22U)
2257 #define GPIO_OSPEEDER_OSPEED11_Msk      (0x3UL << GPIO_OSPEEDER_OSPEED11_Pos)   /*!< 0x00C00000 */
2258 #define GPIO_OSPEEDER_OSPEED11          GPIO_OSPEEDER_OSPEED11_Msk
2259 #define GPIO_OSPEEDER_OSPEED11_0        (0x1UL << GPIO_OSPEEDER_OSPEED11_Pos)   /*!< 0x00400000 */
2260 #define GPIO_OSPEEDER_OSPEED11_1        (0x2UL << GPIO_OSPEEDER_OSPEED11_Pos)   /*!< 0x00800000 */
2261 #define GPIO_OSPEEDER_OSPEED12_Pos      (24U)
2262 #define GPIO_OSPEEDER_OSPEED12_Msk      (0x3UL << GPIO_OSPEEDER_OSPEED12_Pos)   /*!< 0x03000000 */
2263 #define GPIO_OSPEEDER_OSPEED12          GPIO_OSPEEDER_OSPEED12_Msk
2264 #define GPIO_OSPEEDER_OSPEED12_0        (0x1UL << GPIO_OSPEEDER_OSPEED12_Pos)   /*!< 0x01000000 */
2265 #define GPIO_OSPEEDER_OSPEED12_1        (0x2UL << GPIO_OSPEEDER_OSPEED12_Pos)   /*!< 0x02000000 */
2266 #define GPIO_OSPEEDER_OSPEED13_Pos      (26U)
2267 #define GPIO_OSPEEDER_OSPEED13_Msk      (0x3UL << GPIO_OSPEEDER_OSPEED13_Pos)   /*!< 0x0C000000 */
2268 #define GPIO_OSPEEDER_OSPEED13          GPIO_OSPEEDER_OSPEED13_Msk
2269 #define GPIO_OSPEEDER_OSPEED13_0        (0x1UL << GPIO_OSPEEDER_OSPEED13_Pos)   /*!< 0x04000000 */
2270 #define GPIO_OSPEEDER_OSPEED13_1        (0x2UL << GPIO_OSPEEDER_OSPEED13_Pos)   /*!< 0x08000000 */
2271 #define GPIO_OSPEEDER_OSPEED14_Pos      (28U)
2272 #define GPIO_OSPEEDER_OSPEED14_Msk      (0x3UL << GPIO_OSPEEDER_OSPEED14_Pos)   /*!< 0x30000000 */
2273 #define GPIO_OSPEEDER_OSPEED14          GPIO_OSPEEDER_OSPEED14_Msk
2274 #define GPIO_OSPEEDER_OSPEED14_0        (0x1UL << GPIO_OSPEEDER_OSPEED14_Pos)   /*!< 0x10000000 */
2275 #define GPIO_OSPEEDER_OSPEED14_1        (0x2UL << GPIO_OSPEEDER_OSPEED14_Pos)   /*!< 0x20000000 */
2276 #define GPIO_OSPEEDER_OSPEED15_Pos      (30U)
2277 #define GPIO_OSPEEDER_OSPEED15_Msk      (0x3UL << GPIO_OSPEEDER_OSPEED15_Pos)   /*!< 0xC0000000 */
2278 #define GPIO_OSPEEDER_OSPEED15          GPIO_OSPEEDER_OSPEED15_Msk
2279 #define GPIO_OSPEEDER_OSPEED15_0        (0x1UL << GPIO_OSPEEDER_OSPEED15_Pos)   /*!< 0x40000000 */
2280 #define GPIO_OSPEEDER_OSPEED15_1        (0x2UL << GPIO_OSPEEDER_OSPEED15_Pos)   /*!< 0x80000000 */
2281 
2282 /*******************  Bit definition for GPIO_PUPDR register ******************/
2283 #define GPIO_PUPDR_PUPD0_Pos            (0U)
2284 #define GPIO_PUPDR_PUPD0_Msk            (0x3UL << GPIO_PUPDR_PUPD0_Pos)         /*!< 0x00000003 */
2285 #define GPIO_PUPDR_PUPD0                GPIO_PUPDR_PUPD0_Msk
2286 #define GPIO_PUPDR_PUPD0_0              (0x1UL << GPIO_PUPDR_PUPD0_Pos)         /*!< 0x00000001 */
2287 #define GPIO_PUPDR_PUPD0_1              (0x2UL << GPIO_PUPDR_PUPD0_Pos)         /*!< 0x00000002 */
2288 #define GPIO_PUPDR_PUPD1_Pos            (2U)
2289 #define GPIO_PUPDR_PUPD1_Msk            (0x3UL << GPIO_PUPDR_PUPD1_Pos)         /*!< 0x0000000C */
2290 #define GPIO_PUPDR_PUPD1                GPIO_PUPDR_PUPD1_Msk
2291 #define GPIO_PUPDR_PUPD1_0              (0x1UL << GPIO_PUPDR_PUPD1_Pos)         /*!< 0x00000004 */
2292 #define GPIO_PUPDR_PUPD1_1              (0x2UL << GPIO_PUPDR_PUPD1_Pos)         /*!< 0x00000008 */
2293 #define GPIO_PUPDR_PUPD2_Pos            (4U)
2294 #define GPIO_PUPDR_PUPD2_Msk            (0x3UL << GPIO_PUPDR_PUPD2_Pos)         /*!< 0x00000030 */
2295 #define GPIO_PUPDR_PUPD2                GPIO_PUPDR_PUPD2_Msk
2296 #define GPIO_PUPDR_PUPD2_0              (0x1UL << GPIO_PUPDR_PUPD2_Pos)         /*!< 0x00000010 */
2297 #define GPIO_PUPDR_PUPD2_1              (0x2UL << GPIO_PUPDR_PUPD2_Pos)         /*!< 0x00000020 */
2298 #define GPIO_PUPDR_PUPD3_Pos            (6U)
2299 #define GPIO_PUPDR_PUPD3_Msk            (0x3UL << GPIO_PUPDR_PUPD3_Pos)         /*!< 0x000000C0 */
2300 #define GPIO_PUPDR_PUPD3                GPIO_PUPDR_PUPD3_Msk
2301 #define GPIO_PUPDR_PUPD3_0              (0x1UL << GPIO_PUPDR_PUPD3_Pos)         /*!< 0x00000040 */
2302 #define GPIO_PUPDR_PUPD3_1              (0x2UL << GPIO_PUPDR_PUPD3_Pos)         /*!< 0x00000080 */
2303 #define GPIO_PUPDR_PUPD4_Pos            (8U)
2304 #define GPIO_PUPDR_PUPD4_Msk            (0x3UL << GPIO_PUPDR_PUPD4_Pos)         /*!< 0x00000300 */
2305 #define GPIO_PUPDR_PUPD4                GPIO_PUPDR_PUPD4_Msk
2306 #define GPIO_PUPDR_PUPD4_0              (0x1UL << GPIO_PUPDR_PUPD4_Pos)         /*!< 0x00000100 */
2307 #define GPIO_PUPDR_PUPD4_1              (0x2UL << GPIO_PUPDR_PUPD4_Pos)         /*!< 0x00000200 */
2308 #define GPIO_PUPDR_PUPD5_Pos            (10U)
2309 #define GPIO_PUPDR_PUPD5_Msk            (0x3UL << GPIO_PUPDR_PUPD5_Pos)         /*!< 0x00000C00 */
2310 #define GPIO_PUPDR_PUPD5                GPIO_PUPDR_PUPD5_Msk
2311 #define GPIO_PUPDR_PUPD5_0              (0x1UL << GPIO_PUPDR_PUPD5_Pos)         /*!< 0x00000400 */
2312 #define GPIO_PUPDR_PUPD5_1              (0x2UL << GPIO_PUPDR_PUPD5_Pos)         /*!< 0x00000800 */
2313 #define GPIO_PUPDR_PUPD6_Pos            (12U)
2314 #define GPIO_PUPDR_PUPD6_Msk            (0x3UL << GPIO_PUPDR_PUPD6_Pos)         /*!< 0x00003000 */
2315 #define GPIO_PUPDR_PUPD6                GPIO_PUPDR_PUPD6_Msk
2316 #define GPIO_PUPDR_PUPD6_0              (0x1UL << GPIO_PUPDR_PUPD6_Pos)         /*!< 0x00001000 */
2317 #define GPIO_PUPDR_PUPD6_1              (0x2UL << GPIO_PUPDR_PUPD6_Pos)         /*!< 0x00002000 */
2318 #define GPIO_PUPDR_PUPD7_Pos            (14U)
2319 #define GPIO_PUPDR_PUPD7_Msk            (0x3UL << GPIO_PUPDR_PUPD7_Pos)         /*!< 0x0000C000 */
2320 #define GPIO_PUPDR_PUPD7                GPIO_PUPDR_PUPD7_Msk
2321 #define GPIO_PUPDR_PUPD7_0              (0x1UL << GPIO_PUPDR_PUPD7_Pos)         /*!< 0x00004000 */
2322 #define GPIO_PUPDR_PUPD7_1              (0x2UL << GPIO_PUPDR_PUPD7_Pos)         /*!< 0x00008000 */
2323 #define GPIO_PUPDR_PUPD8_Pos            (16U)
2324 #define GPIO_PUPDR_PUPD8_Msk            (0x3UL << GPIO_PUPDR_PUPD8_Pos)         /*!< 0x00030000 */
2325 #define GPIO_PUPDR_PUPD8                GPIO_PUPDR_PUPD8_Msk
2326 #define GPIO_PUPDR_PUPD8_0              (0x1UL << GPIO_PUPDR_PUPD8_Pos)         /*!< 0x00010000 */
2327 #define GPIO_PUPDR_PUPD8_1              (0x2UL << GPIO_PUPDR_PUPD8_Pos)         /*!< 0x00020000 */
2328 #define GPIO_PUPDR_PUPD9_Pos            (18U)
2329 #define GPIO_PUPDR_PUPD9_Msk            (0x3UL << GPIO_PUPDR_PUPD9_Pos)         /*!< 0x000C0000 */
2330 #define GPIO_PUPDR_PUPD9                GPIO_PUPDR_PUPD9_Msk
2331 #define GPIO_PUPDR_PUPD9_0              (0x1UL << GPIO_PUPDR_PUPD9_Pos)         /*!< 0x00040000 */
2332 #define GPIO_PUPDR_PUPD9_1              (0x2UL << GPIO_PUPDR_PUPD9_Pos)         /*!< 0x00080000 */
2333 #define GPIO_PUPDR_PUPD10_Pos           (20U)
2334 #define GPIO_PUPDR_PUPD10_Msk           (0x3UL << GPIO_PUPDR_PUPD10_Pos)        /*!< 0x00300000 */
2335 #define GPIO_PUPDR_PUPD10               GPIO_PUPDR_PUPD10_Msk
2336 #define GPIO_PUPDR_PUPD10_0             (0x1UL << GPIO_PUPDR_PUPD10_Pos)        /*!< 0x00100000 */
2337 #define GPIO_PUPDR_PUPD10_1             (0x2UL << GPIO_PUPDR_PUPD10_Pos)        /*!< 0x00200000 */
2338 #define GPIO_PUPDR_PUPD11_Pos           (22U)
2339 #define GPIO_PUPDR_PUPD11_Msk           (0x3UL << GPIO_PUPDR_PUPD11_Pos)        /*!< 0x00C00000 */
2340 #define GPIO_PUPDR_PUPD11               GPIO_PUPDR_PUPD11_Msk
2341 #define GPIO_PUPDR_PUPD11_0             (0x1UL << GPIO_PUPDR_PUPD11_Pos)        /*!< 0x00400000 */
2342 #define GPIO_PUPDR_PUPD11_1             (0x2UL << GPIO_PUPDR_PUPD11_Pos)        /*!< 0x00800000 */
2343 #define GPIO_PUPDR_PUPD12_Pos           (24U)
2344 #define GPIO_PUPDR_PUPD12_Msk           (0x3UL << GPIO_PUPDR_PUPD12_Pos)        /*!< 0x03000000 */
2345 #define GPIO_PUPDR_PUPD12               GPIO_PUPDR_PUPD12_Msk
2346 #define GPIO_PUPDR_PUPD12_0             (0x1UL << GPIO_PUPDR_PUPD12_Pos)        /*!< 0x01000000 */
2347 #define GPIO_PUPDR_PUPD12_1             (0x2UL << GPIO_PUPDR_PUPD12_Pos)        /*!< 0x02000000 */
2348 #define GPIO_PUPDR_PUPD13_Pos           (26U)
2349 #define GPIO_PUPDR_PUPD13_Msk           (0x3UL << GPIO_PUPDR_PUPD13_Pos)        /*!< 0x0C000000 */
2350 #define GPIO_PUPDR_PUPD13               GPIO_PUPDR_PUPD13_Msk
2351 #define GPIO_PUPDR_PUPD13_0             (0x1UL << GPIO_PUPDR_PUPD13_Pos)        /*!< 0x04000000 */
2352 #define GPIO_PUPDR_PUPD13_1             (0x2UL << GPIO_PUPDR_PUPD13_Pos)        /*!< 0x08000000 */
2353 #define GPIO_PUPDR_PUPD14_Pos           (28U)
2354 #define GPIO_PUPDR_PUPD14_Msk           (0x3UL << GPIO_PUPDR_PUPD14_Pos)        /*!< 0x30000000 */
2355 #define GPIO_PUPDR_PUPD14               GPIO_PUPDR_PUPD14_Msk
2356 #define GPIO_PUPDR_PUPD14_0             (0x1UL << GPIO_PUPDR_PUPD14_Pos)        /*!< 0x10000000 */
2357 #define GPIO_PUPDR_PUPD14_1             (0x2UL << GPIO_PUPDR_PUPD14_Pos)        /*!< 0x20000000 */
2358 #define GPIO_PUPDR_PUPD15_Pos           (30U)
2359 #define GPIO_PUPDR_PUPD15_Msk           (0x3UL << GPIO_PUPDR_PUPD15_Pos)        /*!< 0xC0000000 */
2360 #define GPIO_PUPDR_PUPD15               GPIO_PUPDR_PUPD15_Msk
2361 #define GPIO_PUPDR_PUPD15_0             (0x1UL << GPIO_PUPDR_PUPD15_Pos)        /*!< 0x40000000 */
2362 #define GPIO_PUPDR_PUPD15_1             (0x2UL << GPIO_PUPDR_PUPD15_Pos)        /*!< 0x80000000 */
2363 
2364 /*******************  Bit definition for GPIO_IDR register  *******************/
2365 #define GPIO_IDR_ID0_Pos                (0U)
2366 #define GPIO_IDR_ID0_Msk                (0x1UL << GPIO_IDR_ID0_Pos)             /*!< 0x00000001 */
2367 #define GPIO_IDR_ID0                    GPIO_IDR_ID0_Msk
2368 #define GPIO_IDR_ID1_Pos                (1U)
2369 #define GPIO_IDR_ID1_Msk                (0x1UL << GPIO_IDR_ID1_Pos)             /*!< 0x00000002 */
2370 #define GPIO_IDR_ID1                    GPIO_IDR_ID1_Msk
2371 #define GPIO_IDR_ID2_Pos                (2U)
2372 #define GPIO_IDR_ID2_Msk                (0x1UL << GPIO_IDR_ID2_Pos)             /*!< 0x00000004 */
2373 #define GPIO_IDR_ID2                    GPIO_IDR_ID2_Msk
2374 #define GPIO_IDR_ID3_Pos                (3U)
2375 #define GPIO_IDR_ID3_Msk                (0x1UL << GPIO_IDR_ID3_Pos)             /*!< 0x00000008 */
2376 #define GPIO_IDR_ID3                    GPIO_IDR_ID3_Msk
2377 #define GPIO_IDR_ID4_Pos                (4U)
2378 #define GPIO_IDR_ID4_Msk                (0x1UL << GPIO_IDR_ID4_Pos)             /*!< 0x00000010 */
2379 #define GPIO_IDR_ID4                    GPIO_IDR_ID4_Msk
2380 #define GPIO_IDR_ID5_Pos                (5U)
2381 #define GPIO_IDR_ID5_Msk                (0x1UL << GPIO_IDR_ID5_Pos)             /*!< 0x00000020 */
2382 #define GPIO_IDR_ID5                    GPIO_IDR_ID5_Msk
2383 #define GPIO_IDR_ID6_Pos                (6U)
2384 #define GPIO_IDR_ID6_Msk                (0x1UL << GPIO_IDR_ID6_Pos)             /*!< 0x00000040 */
2385 #define GPIO_IDR_ID6                    GPIO_IDR_ID6_Msk
2386 #define GPIO_IDR_ID7_Pos                (7U)
2387 #define GPIO_IDR_ID7_Msk                (0x1UL << GPIO_IDR_ID7_Pos)             /*!< 0x00000080 */
2388 #define GPIO_IDR_ID7                    GPIO_IDR_ID7_Msk
2389 #define GPIO_IDR_ID8_Pos                (8U)
2390 #define GPIO_IDR_ID8_Msk                (0x1UL << GPIO_IDR_ID8_Pos)             /*!< 0x00000100 */
2391 #define GPIO_IDR_ID8                    GPIO_IDR_ID8_Msk
2392 #define GPIO_IDR_ID9_Pos                (9U)
2393 #define GPIO_IDR_ID9_Msk                (0x1UL << GPIO_IDR_ID9_Pos)             /*!< 0x00000200 */
2394 #define GPIO_IDR_ID9                    GPIO_IDR_ID9_Msk
2395 #define GPIO_IDR_ID10_Pos               (10U)
2396 #define GPIO_IDR_ID10_Msk               (0x1UL << GPIO_IDR_ID10_Pos)            /*!< 0x00000400 */
2397 #define GPIO_IDR_ID10                   GPIO_IDR_ID10_Msk
2398 #define GPIO_IDR_ID11_Pos               (11U)
2399 #define GPIO_IDR_ID11_Msk               (0x1UL << GPIO_IDR_ID11_Pos)            /*!< 0x00000800 */
2400 #define GPIO_IDR_ID11                   GPIO_IDR_ID11_Msk
2401 #define GPIO_IDR_ID12_Pos               (12U)
2402 #define GPIO_IDR_ID12_Msk               (0x1UL << GPIO_IDR_ID12_Pos)            /*!< 0x00001000 */
2403 #define GPIO_IDR_ID12                   GPIO_IDR_ID12_Msk
2404 #define GPIO_IDR_ID13_Pos               (13U)
2405 #define GPIO_IDR_ID13_Msk               (0x1UL << GPIO_IDR_ID13_Pos)            /*!< 0x00002000 */
2406 #define GPIO_IDR_ID13                   GPIO_IDR_ID13_Msk
2407 #define GPIO_IDR_ID14_Pos               (14U)
2408 #define GPIO_IDR_ID14_Msk               (0x1UL << GPIO_IDR_ID14_Pos)            /*!< 0x00004000 */
2409 #define GPIO_IDR_ID14                   GPIO_IDR_ID14_Msk
2410 #define GPIO_IDR_ID15_Pos               (15U)
2411 #define GPIO_IDR_ID15_Msk               (0x1UL << GPIO_IDR_ID15_Pos)            /*!< 0x00008000 */
2412 #define GPIO_IDR_ID15                   GPIO_IDR_ID15_Msk
2413 
2414 /******************  Bit definition for GPIO_ODR register  ********************/
2415 #define GPIO_ODR_OD0_Pos                (0U)
2416 #define GPIO_ODR_OD0_Msk                (0x1UL << GPIO_ODR_OD0_Pos)             /*!< 0x00000001 */
2417 #define GPIO_ODR_OD0                    GPIO_ODR_OD0_Msk
2418 #define GPIO_ODR_OD1_Pos                (1U)
2419 #define GPIO_ODR_OD1_Msk                (0x1UL << GPIO_ODR_OD1_Pos)             /*!< 0x00000002 */
2420 #define GPIO_ODR_OD1                    GPIO_ODR_OD1_Msk
2421 #define GPIO_ODR_OD2_Pos                (2U)
2422 #define GPIO_ODR_OD2_Msk                (0x1UL << GPIO_ODR_OD2_Pos)             /*!< 0x00000004 */
2423 #define GPIO_ODR_OD2                    GPIO_ODR_OD2_Msk
2424 #define GPIO_ODR_OD3_Pos                (3U)
2425 #define GPIO_ODR_OD3_Msk                (0x1UL << GPIO_ODR_OD3_Pos)             /*!< 0x00000008 */
2426 #define GPIO_ODR_OD3                    GPIO_ODR_OD3_Msk
2427 #define GPIO_ODR_OD4_Pos                (4U)
2428 #define GPIO_ODR_OD4_Msk                (0x1UL << GPIO_ODR_OD4_Pos)             /*!< 0x00000010 */
2429 #define GPIO_ODR_OD4                    GPIO_ODR_OD4_Msk
2430 #define GPIO_ODR_OD5_Pos                (5U)
2431 #define GPIO_ODR_OD5_Msk                (0x1UL << GPIO_ODR_OD5_Pos)             /*!< 0x00000020 */
2432 #define GPIO_ODR_OD5                    GPIO_ODR_OD5_Msk
2433 #define GPIO_ODR_OD6_Pos                (6U)
2434 #define GPIO_ODR_OD6_Msk                (0x1UL << GPIO_ODR_OD6_Pos)             /*!< 0x00000040 */
2435 #define GPIO_ODR_OD6                    GPIO_ODR_OD6_Msk
2436 #define GPIO_ODR_OD7_Pos                (7U)
2437 #define GPIO_ODR_OD7_Msk                (0x1UL << GPIO_ODR_OD7_Pos)             /*!< 0x00000080 */
2438 #define GPIO_ODR_OD7                    GPIO_ODR_OD7_Msk
2439 #define GPIO_ODR_OD8_Pos                (8U)
2440 #define GPIO_ODR_OD8_Msk                (0x1UL << GPIO_ODR_OD8_Pos)             /*!< 0x00000100 */
2441 #define GPIO_ODR_OD8                    GPIO_ODR_OD8_Msk
2442 #define GPIO_ODR_OD9_Pos                (9U)
2443 #define GPIO_ODR_OD9_Msk                (0x1UL << GPIO_ODR_OD9_Pos)             /*!< 0x00000200 */
2444 #define GPIO_ODR_OD9                    GPIO_ODR_OD9_Msk
2445 #define GPIO_ODR_OD10_Pos               (10U)
2446 #define GPIO_ODR_OD10_Msk               (0x1UL << GPIO_ODR_OD10_Pos)            /*!< 0x00000400 */
2447 #define GPIO_ODR_OD10                   GPIO_ODR_OD10_Msk
2448 #define GPIO_ODR_OD11_Pos               (11U)
2449 #define GPIO_ODR_OD11_Msk               (0x1UL << GPIO_ODR_OD11_Pos)            /*!< 0x00000800 */
2450 #define GPIO_ODR_OD11                   GPIO_ODR_OD11_Msk
2451 #define GPIO_ODR_OD12_Pos               (12U)
2452 #define GPIO_ODR_OD12_Msk               (0x1UL << GPIO_ODR_OD12_Pos)            /*!< 0x00001000 */
2453 #define GPIO_ODR_OD12                   GPIO_ODR_OD12_Msk
2454 #define GPIO_ODR_OD13_Pos               (13U)
2455 #define GPIO_ODR_OD13_Msk               (0x1UL << GPIO_ODR_OD13_Pos)            /*!< 0x00002000 */
2456 #define GPIO_ODR_OD13                   GPIO_ODR_OD13_Msk
2457 #define GPIO_ODR_OD14_Pos               (14U)
2458 #define GPIO_ODR_OD14_Msk               (0x1UL << GPIO_ODR_OD14_Pos)            /*!< 0x00004000 */
2459 #define GPIO_ODR_OD14                   GPIO_ODR_OD14_Msk
2460 #define GPIO_ODR_OD15_Pos               (15U)
2461 #define GPIO_ODR_OD15_Msk               (0x1UL << GPIO_ODR_OD15_Pos)            /*!< 0x00008000 */
2462 #define GPIO_ODR_OD15                   GPIO_ODR_OD15_Msk
2463 
2464 /****************** Bit definition for GPIO_BSRR register  ********************/
2465 #define GPIO_BSRR_BS_0                  (0x00000001U)
2466 #define GPIO_BSRR_BS_1                  (0x00000002U)
2467 #define GPIO_BSRR_BS_2                  (0x00000004U)
2468 #define GPIO_BSRR_BS_3                  (0x00000008U)
2469 #define GPIO_BSRR_BS_4                  (0x00000010U)
2470 #define GPIO_BSRR_BS_5                  (0x00000020U)
2471 #define GPIO_BSRR_BS_6                  (0x00000040U)
2472 #define GPIO_BSRR_BS_7                  (0x00000080U)
2473 #define GPIO_BSRR_BS_8                  (0x00000100U)
2474 #define GPIO_BSRR_BS_9                  (0x00000200U)
2475 #define GPIO_BSRR_BS_10                 (0x00000400U)
2476 #define GPIO_BSRR_BS_11                 (0x00000800U)
2477 #define GPIO_BSRR_BS_12                 (0x00001000U)
2478 #define GPIO_BSRR_BS_13                 (0x00002000U)
2479 #define GPIO_BSRR_BS_14                 (0x00004000U)
2480 #define GPIO_BSRR_BS_15                 (0x00008000U)
2481 #define GPIO_BSRR_BR_0                  (0x00010000U)
2482 #define GPIO_BSRR_BR_1                  (0x00020000U)
2483 #define GPIO_BSRR_BR_2                  (0x00040000U)
2484 #define GPIO_BSRR_BR_3                  (0x00080000U)
2485 #define GPIO_BSRR_BR_4                  (0x00100000U)
2486 #define GPIO_BSRR_BR_5                  (0x00200000U)
2487 #define GPIO_BSRR_BR_6                  (0x00400000U)
2488 #define GPIO_BSRR_BR_7                  (0x00800000U)
2489 #define GPIO_BSRR_BR_8                  (0x01000000U)
2490 #define GPIO_BSRR_BR_9                  (0x02000000U)
2491 #define GPIO_BSRR_BR_10                 (0x04000000U)
2492 #define GPIO_BSRR_BR_11                 (0x08000000U)
2493 #define GPIO_BSRR_BR_12                 (0x10000000U)
2494 #define GPIO_BSRR_BR_13                 (0x20000000U)
2495 #define GPIO_BSRR_BR_14                 (0x40000000U)
2496 #define GPIO_BSRR_BR_15                 (0x80000000U)
2497 
2498 /****************** Bit definition for GPIO_LCKR register  ********************/
2499 #define GPIO_LCKR_LCK0_Pos              (0U)
2500 #define GPIO_LCKR_LCK0_Msk              (0x1UL << GPIO_LCKR_LCK0_Pos)           /*!< 0x00000001 */
2501 #define GPIO_LCKR_LCK0                  GPIO_LCKR_LCK0_Msk
2502 #define GPIO_LCKR_LCK1_Pos              (1U)
2503 #define GPIO_LCKR_LCK1_Msk              (0x1UL << GPIO_LCKR_LCK1_Pos)           /*!< 0x00000002 */
2504 #define GPIO_LCKR_LCK1                  GPIO_LCKR_LCK1_Msk
2505 #define GPIO_LCKR_LCK2_Pos              (2U)
2506 #define GPIO_LCKR_LCK2_Msk              (0x1UL << GPIO_LCKR_LCK2_Pos)           /*!< 0x00000004 */
2507 #define GPIO_LCKR_LCK2                  GPIO_LCKR_LCK2_Msk
2508 #define GPIO_LCKR_LCK3_Pos              (3U)
2509 #define GPIO_LCKR_LCK3_Msk              (0x1UL << GPIO_LCKR_LCK3_Pos)           /*!< 0x00000008 */
2510 #define GPIO_LCKR_LCK3                  GPIO_LCKR_LCK3_Msk
2511 #define GPIO_LCKR_LCK4_Pos              (4U)
2512 #define GPIO_LCKR_LCK4_Msk              (0x1UL << GPIO_LCKR_LCK4_Pos)           /*!< 0x00000010 */
2513 #define GPIO_LCKR_LCK4                  GPIO_LCKR_LCK4_Msk
2514 #define GPIO_LCKR_LCK5_Pos              (5U)
2515 #define GPIO_LCKR_LCK5_Msk              (0x1UL << GPIO_LCKR_LCK5_Pos)           /*!< 0x00000020 */
2516 #define GPIO_LCKR_LCK5                  GPIO_LCKR_LCK5_Msk
2517 #define GPIO_LCKR_LCK6_Pos              (6U)
2518 #define GPIO_LCKR_LCK6_Msk              (0x1UL << GPIO_LCKR_LCK6_Pos)           /*!< 0x00000040 */
2519 #define GPIO_LCKR_LCK6                  GPIO_LCKR_LCK6_Msk
2520 #define GPIO_LCKR_LCK7_Pos              (7U)
2521 #define GPIO_LCKR_LCK7_Msk              (0x1UL << GPIO_LCKR_LCK7_Pos)           /*!< 0x00000080 */
2522 #define GPIO_LCKR_LCK7                  GPIO_LCKR_LCK7_Msk
2523 #define GPIO_LCKR_LCK8_Pos              (8U)
2524 #define GPIO_LCKR_LCK8_Msk              (0x1UL << GPIO_LCKR_LCK8_Pos)           /*!< 0x00000100 */
2525 #define GPIO_LCKR_LCK8                  GPIO_LCKR_LCK8_Msk
2526 #define GPIO_LCKR_LCK9_Pos              (9U)
2527 #define GPIO_LCKR_LCK9_Msk              (0x1UL << GPIO_LCKR_LCK9_Pos)           /*!< 0x00000200 */
2528 #define GPIO_LCKR_LCK9                  GPIO_LCKR_LCK9_Msk
2529 #define GPIO_LCKR_LCK10_Pos             (10U)
2530 #define GPIO_LCKR_LCK10_Msk             (0x1UL << GPIO_LCKR_LCK10_Pos)          /*!< 0x00000400 */
2531 #define GPIO_LCKR_LCK10                 GPIO_LCKR_LCK10_Msk
2532 #define GPIO_LCKR_LCK11_Pos             (11U)
2533 #define GPIO_LCKR_LCK11_Msk             (0x1UL << GPIO_LCKR_LCK11_Pos)          /*!< 0x00000800 */
2534 #define GPIO_LCKR_LCK11                 GPIO_LCKR_LCK11_Msk
2535 #define GPIO_LCKR_LCK12_Pos             (12U)
2536 #define GPIO_LCKR_LCK12_Msk             (0x1UL << GPIO_LCKR_LCK12_Pos)          /*!< 0x00001000 */
2537 #define GPIO_LCKR_LCK12                 GPIO_LCKR_LCK12_Msk
2538 #define GPIO_LCKR_LCK13_Pos             (13U)
2539 #define GPIO_LCKR_LCK13_Msk             (0x1UL << GPIO_LCKR_LCK13_Pos)          /*!< 0x00002000 */
2540 #define GPIO_LCKR_LCK13                 GPIO_LCKR_LCK13_Msk
2541 #define GPIO_LCKR_LCK14_Pos             (14U)
2542 #define GPIO_LCKR_LCK14_Msk             (0x1UL << GPIO_LCKR_LCK14_Pos)          /*!< 0x00004000 */
2543 #define GPIO_LCKR_LCK14                 GPIO_LCKR_LCK14_Msk
2544 #define GPIO_LCKR_LCK15_Pos             (15U)
2545 #define GPIO_LCKR_LCK15_Msk             (0x1UL << GPIO_LCKR_LCK15_Pos)          /*!< 0x00008000 */
2546 #define GPIO_LCKR_LCK15                 GPIO_LCKR_LCK15_Msk
2547 #define GPIO_LCKR_LCKK_Pos              (16U)
2548 #define GPIO_LCKR_LCKK_Msk              (0x1UL << GPIO_LCKR_LCKK_Pos)           /*!< 0x00010000 */
2549 #define GPIO_LCKR_LCKK                  GPIO_LCKR_LCKK_Msk
2550 
2551 /****************** Bit definition for GPIO_AFRL register ********************/
2552 #define GPIO_AFRL_AFSEL0_Pos             (0U)
2553 #define GPIO_AFRL_AFSEL0_Msk             (0xFUL << GPIO_AFRL_AFSEL0_Pos)          /*!< 0x0000000F */
2554 #define GPIO_AFRL_AFSEL0                 GPIO_AFRL_AFSEL0_Msk
2555 #define GPIO_AFRL_AFSEL1_Pos             (4U)
2556 #define GPIO_AFRL_AFSEL1_Msk             (0xFUL << GPIO_AFRL_AFSEL1_Pos)          /*!< 0x000000F0 */
2557 #define GPIO_AFRL_AFSEL1                 GPIO_AFRL_AFSEL1_Msk
2558 #define GPIO_AFRL_AFSEL2_Pos             (8U)
2559 #define GPIO_AFRL_AFSEL2_Msk             (0xFUL << GPIO_AFRL_AFSEL2_Pos)          /*!< 0x00000F00 */
2560 #define GPIO_AFRL_AFSEL2                 GPIO_AFRL_AFSEL2_Msk
2561 #define GPIO_AFRL_AFSEL3_Pos             (12U)
2562 #define GPIO_AFRL_AFSEL3_Msk             (0xFUL << GPIO_AFRL_AFSEL3_Pos)          /*!< 0x0000F000 */
2563 #define GPIO_AFRL_AFSEL3                 GPIO_AFRL_AFSEL3_Msk
2564 #define GPIO_AFRL_AFSEL4_Pos             (16U)
2565 #define GPIO_AFRL_AFSEL4_Msk             (0xFUL << GPIO_AFRL_AFSEL4_Pos)          /*!< 0x000F0000 */
2566 #define GPIO_AFRL_AFSEL4                 GPIO_AFRL_AFSEL4_Msk
2567 #define GPIO_AFRL_AFSEL5_Pos             (20U)
2568 #define GPIO_AFRL_AFSEL5_Msk             (0xFUL << GPIO_AFRL_AFSEL5_Pos)          /*!< 0x00F00000 */
2569 #define GPIO_AFRL_AFSEL5                 GPIO_AFRL_AFSEL5_Msk
2570 #define GPIO_AFRL_AFSEL6_Pos             (24U)
2571 #define GPIO_AFRL_AFSEL6_Msk             (0xFUL << GPIO_AFRL_AFSEL6_Pos)          /*!< 0x0F000000 */
2572 #define GPIO_AFRL_AFSEL6                 GPIO_AFRL_AFSEL6_Msk
2573 #define GPIO_AFRL_AFSEL7_Pos             (28U)
2574 #define GPIO_AFRL_AFSEL7_Msk             (0xFUL << GPIO_AFRL_AFSEL7_Pos)          /*!< 0xF0000000 */
2575 #define GPIO_AFRL_AFSEL7                 GPIO_AFRL_AFSEL7_Msk
2576 
2577 /****************** Bit definition for GPIO_AFRH register ********************/
2578 #define GPIO_AFRH_AFSEL8_Pos             (0U)
2579 #define GPIO_AFRH_AFSEL8_Msk             (0xFUL << GPIO_AFRH_AFSEL8_Pos)          /*!< 0x0000000F */
2580 #define GPIO_AFRH_AFSEL8                 GPIO_AFRH_AFSEL8_Msk
2581 #define GPIO_AFRH_AFSEL9_Pos             (4U)
2582 #define GPIO_AFRH_AFSEL9_Msk             (0xFUL << GPIO_AFRH_AFSEL9_Pos)          /*!< 0x000000F0 */
2583 #define GPIO_AFRH_AFSEL9                 GPIO_AFRH_AFSEL9_Msk
2584 #define GPIO_AFRH_AFSEL10_Pos             (8U)
2585 #define GPIO_AFRH_AFSEL10_Msk             (0xFUL << GPIO_AFRH_AFSEL10_Pos)          /*!< 0x00000F00 */
2586 #define GPIO_AFRH_AFSEL10                 GPIO_AFRH_AFSEL10_Msk
2587 #define GPIO_AFRH_AFSEL11_Pos             (12U)
2588 #define GPIO_AFRH_AFSEL11_Msk             (0xFUL << GPIO_AFRH_AFSEL11_Pos)          /*!< 0x0000F000 */
2589 #define GPIO_AFRH_AFSEL11                 GPIO_AFRH_AFSEL11_Msk
2590 #define GPIO_AFRH_AFSEL12_Pos             (16U)
2591 #define GPIO_AFRH_AFSEL12_Msk             (0xFUL << GPIO_AFRH_AFSEL12_Pos)          /*!< 0x000F0000 */
2592 #define GPIO_AFRH_AFSEL12                 GPIO_AFRH_AFSEL12_Msk
2593 #define GPIO_AFRH_AFSEL13_Pos             (20U)
2594 #define GPIO_AFRH_AFSEL13_Msk             (0xFUL << GPIO_AFRH_AFSEL13_Pos)          /*!< 0x00F00000 */
2595 #define GPIO_AFRH_AFSEL13                 GPIO_AFRH_AFSEL13_Msk
2596 #define GPIO_AFRH_AFSEL14_Pos             (24U)
2597 #define GPIO_AFRH_AFSEL14_Msk             (0xFUL << GPIO_AFRH_AFSEL14_Pos)          /*!< 0x0F000000 */
2598 #define GPIO_AFRH_AFSEL14                 GPIO_AFRH_AFSEL14_Msk
2599 #define GPIO_AFRH_AFSEL15_Pos             (28U)
2600 #define GPIO_AFRH_AFSEL15_Msk             (0xFUL << GPIO_AFRH_AFSEL15_Pos)          /*!< 0xF0000000 */
2601 #define GPIO_AFRH_AFSEL15                 GPIO_AFRH_AFSEL15_Msk
2602 
2603 /****************** Bit definition for GPIO_BRR register  *********************/
2604 #define GPIO_BRR_BR_0                   (0x00000001U)
2605 #define GPIO_BRR_BR_1                   (0x00000002U)
2606 #define GPIO_BRR_BR_2                   (0x00000004U)
2607 #define GPIO_BRR_BR_3                   (0x00000008U)
2608 #define GPIO_BRR_BR_4                   (0x00000010U)
2609 #define GPIO_BRR_BR_5                   (0x00000020U)
2610 #define GPIO_BRR_BR_6                   (0x00000040U)
2611 #define GPIO_BRR_BR_7                   (0x00000080U)
2612 #define GPIO_BRR_BR_8                   (0x00000100U)
2613 #define GPIO_BRR_BR_9                   (0x00000200U)
2614 #define GPIO_BRR_BR_10                  (0x00000400U)
2615 #define GPIO_BRR_BR_11                  (0x00000800U)
2616 #define GPIO_BRR_BR_12                  (0x00001000U)
2617 #define GPIO_BRR_BR_13                  (0x00002000U)
2618 #define GPIO_BRR_BR_14                  (0x00004000U)
2619 #define GPIO_BRR_BR_15                  (0x00008000U)
2620 
2621 /******************************************************************************/
2622 /*                                                                            */
2623 /*                   Inter-integrated Circuit Interface (I2C)                 */
2624 /*                                                                            */
2625 /******************************************************************************/
2626 
2627 /*******************  Bit definition for I2C_CR1 register  *******************/
2628 #define I2C_CR1_PE_Pos               (0U)
2629 #define I2C_CR1_PE_Msk               (0x1UL << I2C_CR1_PE_Pos)                  /*!< 0x00000001 */
2630 #define I2C_CR1_PE                   I2C_CR1_PE_Msk                            /*!< Peripheral enable */
2631 #define I2C_CR1_TXIE_Pos             (1U)
2632 #define I2C_CR1_TXIE_Msk             (0x1UL << I2C_CR1_TXIE_Pos)                /*!< 0x00000002 */
2633 #define I2C_CR1_TXIE                 I2C_CR1_TXIE_Msk                          /*!< TX interrupt enable */
2634 #define I2C_CR1_RXIE_Pos             (2U)
2635 #define I2C_CR1_RXIE_Msk             (0x1UL << I2C_CR1_RXIE_Pos)                /*!< 0x00000004 */
2636 #define I2C_CR1_RXIE                 I2C_CR1_RXIE_Msk                          /*!< RX interrupt enable */
2637 #define I2C_CR1_ADDRIE_Pos           (3U)
2638 #define I2C_CR1_ADDRIE_Msk           (0x1UL << I2C_CR1_ADDRIE_Pos)              /*!< 0x00000008 */
2639 #define I2C_CR1_ADDRIE               I2C_CR1_ADDRIE_Msk                        /*!< Address match interrupt enable */
2640 #define I2C_CR1_NACKIE_Pos           (4U)
2641 #define I2C_CR1_NACKIE_Msk           (0x1UL << I2C_CR1_NACKIE_Pos)              /*!< 0x00000010 */
2642 #define I2C_CR1_NACKIE               I2C_CR1_NACKIE_Msk                        /*!< NACK received interrupt enable */
2643 #define I2C_CR1_STOPIE_Pos           (5U)
2644 #define I2C_CR1_STOPIE_Msk           (0x1UL << I2C_CR1_STOPIE_Pos)              /*!< 0x00000020 */
2645 #define I2C_CR1_STOPIE               I2C_CR1_STOPIE_Msk                        /*!< STOP detection interrupt enable */
2646 #define I2C_CR1_TCIE_Pos             (6U)
2647 #define I2C_CR1_TCIE_Msk             (0x1UL << I2C_CR1_TCIE_Pos)                /*!< 0x00000040 */
2648 #define I2C_CR1_TCIE                 I2C_CR1_TCIE_Msk                          /*!< Transfer complete interrupt enable */
2649 #define I2C_CR1_ERRIE_Pos            (7U)
2650 #define I2C_CR1_ERRIE_Msk            (0x1UL << I2C_CR1_ERRIE_Pos)               /*!< 0x00000080 */
2651 #define I2C_CR1_ERRIE                I2C_CR1_ERRIE_Msk                         /*!< Errors interrupt enable */
2652 #define I2C_CR1_DNF_Pos              (8U)
2653 #define I2C_CR1_DNF_Msk              (0xFUL << I2C_CR1_DNF_Pos)                 /*!< 0x00000F00 */
2654 #define I2C_CR1_DNF                  I2C_CR1_DNF_Msk                           /*!< Digital noise filter */
2655 #define I2C_CR1_ANFOFF_Pos           (12U)
2656 #define I2C_CR1_ANFOFF_Msk           (0x1UL << I2C_CR1_ANFOFF_Pos)              /*!< 0x00001000 */
2657 #define I2C_CR1_ANFOFF               I2C_CR1_ANFOFF_Msk                        /*!< Analog noise filter OFF */
2658 #define I2C_CR1_TXDMAEN_Pos          (14U)
2659 #define I2C_CR1_TXDMAEN_Msk          (0x1UL << I2C_CR1_TXDMAEN_Pos)             /*!< 0x00004000 */
2660 #define I2C_CR1_TXDMAEN              I2C_CR1_TXDMAEN_Msk                       /*!< DMA transmission requests enable */
2661 #define I2C_CR1_RXDMAEN_Pos          (15U)
2662 #define I2C_CR1_RXDMAEN_Msk          (0x1UL << I2C_CR1_RXDMAEN_Pos)             /*!< 0x00008000 */
2663 #define I2C_CR1_RXDMAEN              I2C_CR1_RXDMAEN_Msk                       /*!< DMA reception requests enable */
2664 #define I2C_CR1_SBC_Pos              (16U)
2665 #define I2C_CR1_SBC_Msk              (0x1UL << I2C_CR1_SBC_Pos)                 /*!< 0x00010000 */
2666 #define I2C_CR1_SBC                  I2C_CR1_SBC_Msk                           /*!< Slave byte control */
2667 #define I2C_CR1_NOSTRETCH_Pos        (17U)
2668 #define I2C_CR1_NOSTRETCH_Msk        (0x1UL << I2C_CR1_NOSTRETCH_Pos)           /*!< 0x00020000 */
2669 #define I2C_CR1_NOSTRETCH            I2C_CR1_NOSTRETCH_Msk                     /*!< Clock stretching disable */
2670 #define I2C_CR1_WUPEN_Pos            (18U)
2671 #define I2C_CR1_WUPEN_Msk            (0x1UL << I2C_CR1_WUPEN_Pos)               /*!< 0x00040000 */
2672 #define I2C_CR1_WUPEN                I2C_CR1_WUPEN_Msk                         /*!< Wakeup from STOP enable */
2673 #define I2C_CR1_GCEN_Pos             (19U)
2674 #define I2C_CR1_GCEN_Msk             (0x1UL << I2C_CR1_GCEN_Pos)                /*!< 0x00080000 */
2675 #define I2C_CR1_GCEN                 I2C_CR1_GCEN_Msk                          /*!< General call enable */
2676 #define I2C_CR1_SMBHEN_Pos           (20U)
2677 #define I2C_CR1_SMBHEN_Msk           (0x1UL << I2C_CR1_SMBHEN_Pos)              /*!< 0x00100000 */
2678 #define I2C_CR1_SMBHEN               I2C_CR1_SMBHEN_Msk                        /*!< SMBus host address enable */
2679 #define I2C_CR1_SMBDEN_Pos           (21U)
2680 #define I2C_CR1_SMBDEN_Msk           (0x1UL << I2C_CR1_SMBDEN_Pos)              /*!< 0x00200000 */
2681 #define I2C_CR1_SMBDEN               I2C_CR1_SMBDEN_Msk                        /*!< SMBus device default address enable */
2682 #define I2C_CR1_ALERTEN_Pos          (22U)
2683 #define I2C_CR1_ALERTEN_Msk          (0x1UL << I2C_CR1_ALERTEN_Pos)             /*!< 0x00400000 */
2684 #define I2C_CR1_ALERTEN              I2C_CR1_ALERTEN_Msk                       /*!< SMBus alert enable */
2685 #define I2C_CR1_PECEN_Pos            (23U)
2686 #define I2C_CR1_PECEN_Msk            (0x1UL << I2C_CR1_PECEN_Pos)               /*!< 0x00800000 */
2687 #define I2C_CR1_PECEN                I2C_CR1_PECEN_Msk                         /*!< PEC enable */
2688 
2689 /******************  Bit definition for I2C_CR2 register  ********************/
2690 #define I2C_CR2_SADD_Pos             (0U)
2691 #define I2C_CR2_SADD_Msk             (0x3FFUL << I2C_CR2_SADD_Pos)              /*!< 0x000003FF */
2692 #define I2C_CR2_SADD                 I2C_CR2_SADD_Msk                          /*!< Slave address (master mode) */
2693 #define I2C_CR2_RD_WRN_Pos           (10U)
2694 #define I2C_CR2_RD_WRN_Msk           (0x1UL << I2C_CR2_RD_WRN_Pos)              /*!< 0x00000400 */
2695 #define I2C_CR2_RD_WRN               I2C_CR2_RD_WRN_Msk                        /*!< Transfer direction (master mode) */
2696 #define I2C_CR2_ADD10_Pos            (11U)
2697 #define I2C_CR2_ADD10_Msk            (0x1UL << I2C_CR2_ADD10_Pos)               /*!< 0x00000800 */
2698 #define I2C_CR2_ADD10                I2C_CR2_ADD10_Msk                         /*!< 10-bit addressing mode (master mode) */
2699 #define I2C_CR2_HEAD10R_Pos          (12U)
2700 #define I2C_CR2_HEAD10R_Msk          (0x1UL << I2C_CR2_HEAD10R_Pos)             /*!< 0x00001000 */
2701 #define I2C_CR2_HEAD10R              I2C_CR2_HEAD10R_Msk                       /*!< 10-bit address header only read direction (master mode) */
2702 #define I2C_CR2_START_Pos            (13U)
2703 #define I2C_CR2_START_Msk            (0x1UL << I2C_CR2_START_Pos)               /*!< 0x00002000 */
2704 #define I2C_CR2_START                I2C_CR2_START_Msk                         /*!< START generation */
2705 #define I2C_CR2_STOP_Pos             (14U)
2706 #define I2C_CR2_STOP_Msk             (0x1UL << I2C_CR2_STOP_Pos)                /*!< 0x00004000 */
2707 #define I2C_CR2_STOP                 I2C_CR2_STOP_Msk                          /*!< STOP generation (master mode) */
2708 #define I2C_CR2_NACK_Pos             (15U)
2709 #define I2C_CR2_NACK_Msk             (0x1UL << I2C_CR2_NACK_Pos)                /*!< 0x00008000 */
2710 #define I2C_CR2_NACK                 I2C_CR2_NACK_Msk                          /*!< NACK generation (slave mode) */
2711 #define I2C_CR2_NBYTES_Pos           (16U)
2712 #define I2C_CR2_NBYTES_Msk           (0xFFUL << I2C_CR2_NBYTES_Pos)             /*!< 0x00FF0000 */
2713 #define I2C_CR2_NBYTES               I2C_CR2_NBYTES_Msk                        /*!< Number of bytes */
2714 #define I2C_CR2_RELOAD_Pos           (24U)
2715 #define I2C_CR2_RELOAD_Msk           (0x1UL << I2C_CR2_RELOAD_Pos)              /*!< 0x01000000 */
2716 #define I2C_CR2_RELOAD               I2C_CR2_RELOAD_Msk                        /*!< NBYTES reload mode */
2717 #define I2C_CR2_AUTOEND_Pos          (25U)
2718 #define I2C_CR2_AUTOEND_Msk          (0x1UL << I2C_CR2_AUTOEND_Pos)             /*!< 0x02000000 */
2719 #define I2C_CR2_AUTOEND              I2C_CR2_AUTOEND_Msk                       /*!< Automatic end mode (master mode) */
2720 #define I2C_CR2_PECBYTE_Pos          (26U)
2721 #define I2C_CR2_PECBYTE_Msk          (0x1UL << I2C_CR2_PECBYTE_Pos)             /*!< 0x04000000 */
2722 #define I2C_CR2_PECBYTE              I2C_CR2_PECBYTE_Msk                       /*!< Packet error checking byte */
2723 
2724 /*******************  Bit definition for I2C_OAR1 register  ******************/
2725 #define I2C_OAR1_OA1_Pos             (0U)
2726 #define I2C_OAR1_OA1_Msk             (0x3FFUL << I2C_OAR1_OA1_Pos)              /*!< 0x000003FF */
2727 #define I2C_OAR1_OA1                 I2C_OAR1_OA1_Msk                          /*!< Interface own address 1 */
2728 #define I2C_OAR1_OA1MODE_Pos         (10U)
2729 #define I2C_OAR1_OA1MODE_Msk         (0x1UL << I2C_OAR1_OA1MODE_Pos)            /*!< 0x00000400 */
2730 #define I2C_OAR1_OA1MODE             I2C_OAR1_OA1MODE_Msk                      /*!< Own address 1 10-bit mode */
2731 #define I2C_OAR1_OA1EN_Pos           (15U)
2732 #define I2C_OAR1_OA1EN_Msk           (0x1UL << I2C_OAR1_OA1EN_Pos)              /*!< 0x00008000 */
2733 #define I2C_OAR1_OA1EN               I2C_OAR1_OA1EN_Msk                        /*!< Own address 1 enable */
2734 
2735 /*******************  Bit definition for I2C_OAR2 register  ******************/
2736 #define I2C_OAR2_OA2_Pos             (1U)
2737 #define I2C_OAR2_OA2_Msk             (0x7FUL << I2C_OAR2_OA2_Pos)               /*!< 0x000000FE */
2738 #define I2C_OAR2_OA2                 I2C_OAR2_OA2_Msk                          /*!< Interface own address 2                        */
2739 #define I2C_OAR2_OA2MSK_Pos          (8U)
2740 #define I2C_OAR2_OA2MSK_Msk          (0x7UL << I2C_OAR2_OA2MSK_Pos)             /*!< 0x00000700 */
2741 #define I2C_OAR2_OA2MSK              I2C_OAR2_OA2MSK_Msk                       /*!< Own address 2 masks                            */
2742 #define I2C_OAR2_OA2NOMASK           (0x00000000U)                             /*!< No mask                                        */
2743 #define I2C_OAR2_OA2MASK01_Pos       (8U)
2744 #define I2C_OAR2_OA2MASK01_Msk       (0x1UL << I2C_OAR2_OA2MASK01_Pos)          /*!< 0x00000100 */
2745 #define I2C_OAR2_OA2MASK01           I2C_OAR2_OA2MASK01_Msk                    /*!< OA2[1] is masked, Only OA2[7:2] are compared   */
2746 #define I2C_OAR2_OA2MASK02_Pos       (9U)
2747 #define I2C_OAR2_OA2MASK02_Msk       (0x1UL << I2C_OAR2_OA2MASK02_Pos)          /*!< 0x00000200 */
2748 #define I2C_OAR2_OA2MASK02           I2C_OAR2_OA2MASK02_Msk                    /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */
2749 #define I2C_OAR2_OA2MASK03_Pos       (8U)
2750 #define I2C_OAR2_OA2MASK03_Msk       (0x3UL << I2C_OAR2_OA2MASK03_Pos)          /*!< 0x00000300 */
2751 #define I2C_OAR2_OA2MASK03           I2C_OAR2_OA2MASK03_Msk                    /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */
2752 #define I2C_OAR2_OA2MASK04_Pos       (10U)
2753 #define I2C_OAR2_OA2MASK04_Msk       (0x1UL << I2C_OAR2_OA2MASK04_Pos)          /*!< 0x00000400 */
2754 #define I2C_OAR2_OA2MASK04           I2C_OAR2_OA2MASK04_Msk                    /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */
2755 #define I2C_OAR2_OA2MASK05_Pos       (8U)
2756 #define I2C_OAR2_OA2MASK05_Msk       (0x5UL << I2C_OAR2_OA2MASK05_Pos)          /*!< 0x00000500 */
2757 #define I2C_OAR2_OA2MASK05           I2C_OAR2_OA2MASK05_Msk                    /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */
2758 #define I2C_OAR2_OA2MASK06_Pos       (9U)
2759 #define I2C_OAR2_OA2MASK06_Msk       (0x3UL << I2C_OAR2_OA2MASK06_Pos)          /*!< 0x00000600 */
2760 #define I2C_OAR2_OA2MASK06           I2C_OAR2_OA2MASK06_Msk                    /*!< OA2[6:1] is masked, Only OA2[7] are compared   */
2761 #define I2C_OAR2_OA2MASK07_Pos       (8U)
2762 #define I2C_OAR2_OA2MASK07_Msk       (0x7UL << I2C_OAR2_OA2MASK07_Pos)          /*!< 0x00000700 */
2763 #define I2C_OAR2_OA2MASK07           I2C_OAR2_OA2MASK07_Msk                    /*!< OA2[7:1] is masked, No comparison is done      */
2764 #define I2C_OAR2_OA2EN_Pos           (15U)
2765 #define I2C_OAR2_OA2EN_Msk           (0x1UL << I2C_OAR2_OA2EN_Pos)              /*!< 0x00008000 */
2766 #define I2C_OAR2_OA2EN               I2C_OAR2_OA2EN_Msk                        /*!< Own address 2 enable                           */
2767 
2768 /*******************  Bit definition for I2C_TIMINGR register *******************/
2769 #define I2C_TIMINGR_SCLL_Pos         (0U)
2770 #define I2C_TIMINGR_SCLL_Msk         (0xFFUL << I2C_TIMINGR_SCLL_Pos)           /*!< 0x000000FF */
2771 #define I2C_TIMINGR_SCLL             I2C_TIMINGR_SCLL_Msk                      /*!< SCL low period (master mode) */
2772 #define I2C_TIMINGR_SCLH_Pos         (8U)
2773 #define I2C_TIMINGR_SCLH_Msk         (0xFFUL << I2C_TIMINGR_SCLH_Pos)           /*!< 0x0000FF00 */
2774 #define I2C_TIMINGR_SCLH             I2C_TIMINGR_SCLH_Msk                      /*!< SCL high period (master mode) */
2775 #define I2C_TIMINGR_SDADEL_Pos       (16U)
2776 #define I2C_TIMINGR_SDADEL_Msk       (0xFUL << I2C_TIMINGR_SDADEL_Pos)          /*!< 0x000F0000 */
2777 #define I2C_TIMINGR_SDADEL           I2C_TIMINGR_SDADEL_Msk                    /*!< Data hold time */
2778 #define I2C_TIMINGR_SCLDEL_Pos       (20U)
2779 #define I2C_TIMINGR_SCLDEL_Msk       (0xFUL << I2C_TIMINGR_SCLDEL_Pos)          /*!< 0x00F00000 */
2780 #define I2C_TIMINGR_SCLDEL           I2C_TIMINGR_SCLDEL_Msk                    /*!< Data setup time */
2781 #define I2C_TIMINGR_PRESC_Pos        (28U)
2782 #define I2C_TIMINGR_PRESC_Msk        (0xFUL << I2C_TIMINGR_PRESC_Pos)           /*!< 0xF0000000 */
2783 #define I2C_TIMINGR_PRESC            I2C_TIMINGR_PRESC_Msk                     /*!< Timings prescaler */
2784 
2785 /******************* Bit definition for I2C_TIMEOUTR register *******************/
2786 #define I2C_TIMEOUTR_TIMEOUTA_Pos    (0U)
2787 #define I2C_TIMEOUTR_TIMEOUTA_Msk    (0xFFFUL << I2C_TIMEOUTR_TIMEOUTA_Pos)     /*!< 0x00000FFF */
2788 #define I2C_TIMEOUTR_TIMEOUTA        I2C_TIMEOUTR_TIMEOUTA_Msk                 /*!< Bus timeout A */
2789 #define I2C_TIMEOUTR_TIDLE_Pos       (12U)
2790 #define I2C_TIMEOUTR_TIDLE_Msk       (0x1UL << I2C_TIMEOUTR_TIDLE_Pos)          /*!< 0x00001000 */
2791 #define I2C_TIMEOUTR_TIDLE           I2C_TIMEOUTR_TIDLE_Msk                    /*!< Idle clock timeout detection */
2792 #define I2C_TIMEOUTR_TIMOUTEN_Pos    (15U)
2793 #define I2C_TIMEOUTR_TIMOUTEN_Msk    (0x1UL << I2C_TIMEOUTR_TIMOUTEN_Pos)       /*!< 0x00008000 */
2794 #define I2C_TIMEOUTR_TIMOUTEN        I2C_TIMEOUTR_TIMOUTEN_Msk                 /*!< Clock timeout enable */
2795 #define I2C_TIMEOUTR_TIMEOUTB_Pos    (16U)
2796 #define I2C_TIMEOUTR_TIMEOUTB_Msk    (0xFFFUL << I2C_TIMEOUTR_TIMEOUTB_Pos)     /*!< 0x0FFF0000 */
2797 #define I2C_TIMEOUTR_TIMEOUTB        I2C_TIMEOUTR_TIMEOUTB_Msk                 /*!< Bus timeout B*/
2798 #define I2C_TIMEOUTR_TEXTEN_Pos      (31U)
2799 #define I2C_TIMEOUTR_TEXTEN_Msk      (0x1UL << I2C_TIMEOUTR_TEXTEN_Pos)         /*!< 0x80000000 */
2800 #define I2C_TIMEOUTR_TEXTEN          I2C_TIMEOUTR_TEXTEN_Msk                   /*!< Extended clock timeout enable */
2801 
2802 /******************  Bit definition for I2C_ISR register  *********************/
2803 #define I2C_ISR_TXE_Pos              (0U)
2804 #define I2C_ISR_TXE_Msk              (0x1UL << I2C_ISR_TXE_Pos)                 /*!< 0x00000001 */
2805 #define I2C_ISR_TXE                  I2C_ISR_TXE_Msk                           /*!< Transmit data register empty */
2806 #define I2C_ISR_TXIS_Pos             (1U)
2807 #define I2C_ISR_TXIS_Msk             (0x1UL << I2C_ISR_TXIS_Pos)                /*!< 0x00000002 */
2808 #define I2C_ISR_TXIS                 I2C_ISR_TXIS_Msk                          /*!< Transmit interrupt status */
2809 #define I2C_ISR_RXNE_Pos             (2U)
2810 #define I2C_ISR_RXNE_Msk             (0x1UL << I2C_ISR_RXNE_Pos)                /*!< 0x00000004 */
2811 #define I2C_ISR_RXNE                 I2C_ISR_RXNE_Msk                          /*!< Receive data register not empty */
2812 #define I2C_ISR_ADDR_Pos             (3U)
2813 #define I2C_ISR_ADDR_Msk             (0x1UL << I2C_ISR_ADDR_Pos)                /*!< 0x00000008 */
2814 #define I2C_ISR_ADDR                 I2C_ISR_ADDR_Msk                          /*!< Address matched (slave mode)*/
2815 #define I2C_ISR_NACKF_Pos            (4U)
2816 #define I2C_ISR_NACKF_Msk            (0x1UL << I2C_ISR_NACKF_Pos)               /*!< 0x00000010 */
2817 #define I2C_ISR_NACKF                I2C_ISR_NACKF_Msk                         /*!< NACK received flag */
2818 #define I2C_ISR_STOPF_Pos            (5U)
2819 #define I2C_ISR_STOPF_Msk            (0x1UL << I2C_ISR_STOPF_Pos)               /*!< 0x00000020 */
2820 #define I2C_ISR_STOPF                I2C_ISR_STOPF_Msk                         /*!< STOP detection flag */
2821 #define I2C_ISR_TC_Pos               (6U)
2822 #define I2C_ISR_TC_Msk               (0x1UL << I2C_ISR_TC_Pos)                  /*!< 0x00000040 */
2823 #define I2C_ISR_TC                   I2C_ISR_TC_Msk                            /*!< Transfer complete (master mode) */
2824 #define I2C_ISR_TCR_Pos              (7U)
2825 #define I2C_ISR_TCR_Msk              (0x1UL << I2C_ISR_TCR_Pos)                 /*!< 0x00000080 */
2826 #define I2C_ISR_TCR                  I2C_ISR_TCR_Msk                           /*!< Transfer complete reload */
2827 #define I2C_ISR_BERR_Pos             (8U)
2828 #define I2C_ISR_BERR_Msk             (0x1UL << I2C_ISR_BERR_Pos)                /*!< 0x00000100 */
2829 #define I2C_ISR_BERR                 I2C_ISR_BERR_Msk                          /*!< Bus error */
2830 #define I2C_ISR_ARLO_Pos             (9U)
2831 #define I2C_ISR_ARLO_Msk             (0x1UL << I2C_ISR_ARLO_Pos)                /*!< 0x00000200 */
2832 #define I2C_ISR_ARLO                 I2C_ISR_ARLO_Msk                          /*!< Arbitration lost */
2833 #define I2C_ISR_OVR_Pos              (10U)
2834 #define I2C_ISR_OVR_Msk              (0x1UL << I2C_ISR_OVR_Pos)                 /*!< 0x00000400 */
2835 #define I2C_ISR_OVR                  I2C_ISR_OVR_Msk                           /*!< Overrun/Underrun */
2836 #define I2C_ISR_PECERR_Pos           (11U)
2837 #define I2C_ISR_PECERR_Msk           (0x1UL << I2C_ISR_PECERR_Pos)              /*!< 0x00000800 */
2838 #define I2C_ISR_PECERR               I2C_ISR_PECERR_Msk                        /*!< PEC error in reception */
2839 #define I2C_ISR_TIMEOUT_Pos          (12U)
2840 #define I2C_ISR_TIMEOUT_Msk          (0x1UL << I2C_ISR_TIMEOUT_Pos)             /*!< 0x00001000 */
2841 #define I2C_ISR_TIMEOUT              I2C_ISR_TIMEOUT_Msk                       /*!< Timeout or Tlow detection flag */
2842 #define I2C_ISR_ALERT_Pos            (13U)
2843 #define I2C_ISR_ALERT_Msk            (0x1UL << I2C_ISR_ALERT_Pos)               /*!< 0x00002000 */
2844 #define I2C_ISR_ALERT                I2C_ISR_ALERT_Msk                         /*!< SMBus alert */
2845 #define I2C_ISR_BUSY_Pos             (15U)
2846 #define I2C_ISR_BUSY_Msk             (0x1UL << I2C_ISR_BUSY_Pos)                /*!< 0x00008000 */
2847 #define I2C_ISR_BUSY                 I2C_ISR_BUSY_Msk                          /*!< Bus busy */
2848 #define I2C_ISR_DIR_Pos              (16U)
2849 #define I2C_ISR_DIR_Msk              (0x1UL << I2C_ISR_DIR_Pos)                 /*!< 0x00010000 */
2850 #define I2C_ISR_DIR                  I2C_ISR_DIR_Msk                           /*!< Transfer direction (slave mode) */
2851 #define I2C_ISR_ADDCODE_Pos          (17U)
2852 #define I2C_ISR_ADDCODE_Msk          (0x7FUL << I2C_ISR_ADDCODE_Pos)            /*!< 0x00FE0000 */
2853 #define I2C_ISR_ADDCODE              I2C_ISR_ADDCODE_Msk                       /*!< Address match code (slave mode) */
2854 
2855 /******************  Bit definition for I2C_ICR register  *********************/
2856 #define I2C_ICR_ADDRCF_Pos           (3U)
2857 #define I2C_ICR_ADDRCF_Msk           (0x1UL << I2C_ICR_ADDRCF_Pos)              /*!< 0x00000008 */
2858 #define I2C_ICR_ADDRCF               I2C_ICR_ADDRCF_Msk                        /*!< Address matched clear flag */
2859 #define I2C_ICR_NACKCF_Pos           (4U)
2860 #define I2C_ICR_NACKCF_Msk           (0x1UL << I2C_ICR_NACKCF_Pos)              /*!< 0x00000010 */
2861 #define I2C_ICR_NACKCF               I2C_ICR_NACKCF_Msk                        /*!< NACK clear flag */
2862 #define I2C_ICR_STOPCF_Pos           (5U)
2863 #define I2C_ICR_STOPCF_Msk           (0x1UL << I2C_ICR_STOPCF_Pos)              /*!< 0x00000020 */
2864 #define I2C_ICR_STOPCF               I2C_ICR_STOPCF_Msk                        /*!< STOP detection clear flag */
2865 #define I2C_ICR_BERRCF_Pos           (8U)
2866 #define I2C_ICR_BERRCF_Msk           (0x1UL << I2C_ICR_BERRCF_Pos)              /*!< 0x00000100 */
2867 #define I2C_ICR_BERRCF               I2C_ICR_BERRCF_Msk                        /*!< Bus error clear flag */
2868 #define I2C_ICR_ARLOCF_Pos           (9U)
2869 #define I2C_ICR_ARLOCF_Msk           (0x1UL << I2C_ICR_ARLOCF_Pos)              /*!< 0x00000200 */
2870 #define I2C_ICR_ARLOCF               I2C_ICR_ARLOCF_Msk                        /*!< Arbitration lost clear flag */
2871 #define I2C_ICR_OVRCF_Pos            (10U)
2872 #define I2C_ICR_OVRCF_Msk            (0x1UL << I2C_ICR_OVRCF_Pos)               /*!< 0x00000400 */
2873 #define I2C_ICR_OVRCF                I2C_ICR_OVRCF_Msk                         /*!< Overrun/Underrun clear flag */
2874 #define I2C_ICR_PECCF_Pos            (11U)
2875 #define I2C_ICR_PECCF_Msk            (0x1UL << I2C_ICR_PECCF_Pos)               /*!< 0x00000800 */
2876 #define I2C_ICR_PECCF                I2C_ICR_PECCF_Msk                         /*!< PAC error clear flag */
2877 #define I2C_ICR_TIMOUTCF_Pos         (12U)
2878 #define I2C_ICR_TIMOUTCF_Msk         (0x1UL << I2C_ICR_TIMOUTCF_Pos)            /*!< 0x00001000 */
2879 #define I2C_ICR_TIMOUTCF             I2C_ICR_TIMOUTCF_Msk                      /*!< Timeout clear flag */
2880 #define I2C_ICR_ALERTCF_Pos          (13U)
2881 #define I2C_ICR_ALERTCF_Msk          (0x1UL << I2C_ICR_ALERTCF_Pos)             /*!< 0x00002000 */
2882 #define I2C_ICR_ALERTCF              I2C_ICR_ALERTCF_Msk                       /*!< Alert clear flag */
2883 
2884 /******************  Bit definition for I2C_PECR register  *********************/
2885 #define I2C_PECR_PEC_Pos             (0U)
2886 #define I2C_PECR_PEC_Msk             (0xFFUL << I2C_PECR_PEC_Pos)               /*!< 0x000000FF */
2887 #define I2C_PECR_PEC                 I2C_PECR_PEC_Msk                          /*!< PEC register */
2888 
2889 /******************  Bit definition for I2C_RXDR register  *********************/
2890 #define I2C_RXDR_RXDATA_Pos          (0U)
2891 #define I2C_RXDR_RXDATA_Msk          (0xFFUL << I2C_RXDR_RXDATA_Pos)            /*!< 0x000000FF */
2892 #define I2C_RXDR_RXDATA              I2C_RXDR_RXDATA_Msk                       /*!< 8-bit receive data */
2893 
2894 /******************  Bit definition for I2C_TXDR register  *********************/
2895 #define I2C_TXDR_TXDATA_Pos          (0U)
2896 #define I2C_TXDR_TXDATA_Msk          (0xFFUL << I2C_TXDR_TXDATA_Pos)            /*!< 0x000000FF */
2897 #define I2C_TXDR_TXDATA              I2C_TXDR_TXDATA_Msk                       /*!< 8-bit transmit data */
2898 
2899 /******************************************************************************/
2900 /*                                                                            */
2901 /*                        Independent WATCHDOG (IWDG)                         */
2902 /*                                                                            */
2903 /******************************************************************************/
2904 /*******************  Bit definition for IWDG_KR register  ********************/
2905 #define IWDG_KR_KEY_Pos      (0U)
2906 #define IWDG_KR_KEY_Msk      (0xFFFFUL << IWDG_KR_KEY_Pos)                      /*!< 0x0000FFFF */
2907 #define IWDG_KR_KEY          IWDG_KR_KEY_Msk                                   /*!< Key value (write only, read 0000h) */
2908 
2909 /*******************  Bit definition for IWDG_PR register  ********************/
2910 #define IWDG_PR_PR_Pos       (0U)
2911 #define IWDG_PR_PR_Msk       (0x7UL << IWDG_PR_PR_Pos)                          /*!< 0x00000007 */
2912 #define IWDG_PR_PR           IWDG_PR_PR_Msk                                    /*!< PR[2:0] (Prescaler divider) */
2913 #define IWDG_PR_PR_0         (0x1UL << IWDG_PR_PR_Pos)                          /*!< 0x00000001 */
2914 #define IWDG_PR_PR_1         (0x2UL << IWDG_PR_PR_Pos)                          /*!< 0x00000002 */
2915 #define IWDG_PR_PR_2         (0x4UL << IWDG_PR_PR_Pos)                          /*!< 0x00000004 */
2916 
2917 /*******************  Bit definition for IWDG_RLR register  *******************/
2918 #define IWDG_RLR_RL_Pos      (0U)
2919 #define IWDG_RLR_RL_Msk      (0xFFFUL << IWDG_RLR_RL_Pos)                       /*!< 0x00000FFF */
2920 #define IWDG_RLR_RL          IWDG_RLR_RL_Msk                                   /*!< Watchdog counter reload value */
2921 
2922 /*******************  Bit definition for IWDG_SR register  ********************/
2923 #define IWDG_SR_PVU_Pos      (0U)
2924 #define IWDG_SR_PVU_Msk      (0x1UL << IWDG_SR_PVU_Pos)                         /*!< 0x00000001 */
2925 #define IWDG_SR_PVU          IWDG_SR_PVU_Msk                                   /*!< Watchdog prescaler value update */
2926 #define IWDG_SR_RVU_Pos      (1U)
2927 #define IWDG_SR_RVU_Msk      (0x1UL << IWDG_SR_RVU_Pos)                         /*!< 0x00000002 */
2928 #define IWDG_SR_RVU          IWDG_SR_RVU_Msk                                   /*!< Watchdog counter reload value update */
2929 #define IWDG_SR_WVU_Pos      (2U)
2930 #define IWDG_SR_WVU_Msk      (0x1UL << IWDG_SR_WVU_Pos)                         /*!< 0x00000004 */
2931 #define IWDG_SR_WVU          IWDG_SR_WVU_Msk                                   /*!< Watchdog counter window value update */
2932 
2933 /*******************  Bit definition for IWDG_KR register  ********************/
2934 #define IWDG_WINR_WIN_Pos    (0U)
2935 #define IWDG_WINR_WIN_Msk    (0xFFFUL << IWDG_WINR_WIN_Pos)                     /*!< 0x00000FFF */
2936 #define IWDG_WINR_WIN        IWDG_WINR_WIN_Msk                                 /*!< Watchdog counter window value */
2937 
2938 /******************************************************************************/
2939 /*                                                                            */
2940 /*                         Low Power Timer (LPTTIM)                           */
2941 /*                                                                            */
2942 /******************************************************************************/
2943 /******************  Bit definition for LPTIM_ISR register  *******************/
2944 #define LPTIM_ISR_CMPM_Pos          (0U)
2945 #define LPTIM_ISR_CMPM_Msk          (0x1UL << LPTIM_ISR_CMPM_Pos)               /*!< 0x00000001 */
2946 #define LPTIM_ISR_CMPM              LPTIM_ISR_CMPM_Msk                         /*!< Compare match */
2947 #define LPTIM_ISR_ARRM_Pos          (1U)
2948 #define LPTIM_ISR_ARRM_Msk          (0x1UL << LPTIM_ISR_ARRM_Pos)               /*!< 0x00000002 */
2949 #define LPTIM_ISR_ARRM              LPTIM_ISR_ARRM_Msk                         /*!< Autoreload match */
2950 #define LPTIM_ISR_EXTTRIG_Pos       (2U)
2951 #define LPTIM_ISR_EXTTRIG_Msk       (0x1UL << LPTIM_ISR_EXTTRIG_Pos)            /*!< 0x00000004 */
2952 #define LPTIM_ISR_EXTTRIG           LPTIM_ISR_EXTTRIG_Msk                      /*!< External trigger edge event */
2953 #define LPTIM_ISR_CMPOK_Pos         (3U)
2954 #define LPTIM_ISR_CMPOK_Msk         (0x1UL << LPTIM_ISR_CMPOK_Pos)              /*!< 0x00000008 */
2955 #define LPTIM_ISR_CMPOK             LPTIM_ISR_CMPOK_Msk                        /*!< Compare register update OK */
2956 #define LPTIM_ISR_ARROK_Pos         (4U)
2957 #define LPTIM_ISR_ARROK_Msk         (0x1UL << LPTIM_ISR_ARROK_Pos)              /*!< 0x00000010 */
2958 #define LPTIM_ISR_ARROK             LPTIM_ISR_ARROK_Msk                        /*!< Autoreload register update OK */
2959 #define LPTIM_ISR_UP_Pos            (5U)
2960 #define LPTIM_ISR_UP_Msk            (0x1UL << LPTIM_ISR_UP_Pos)                 /*!< 0x00000020 */
2961 #define LPTIM_ISR_UP                LPTIM_ISR_UP_Msk                           /*!< Counter direction change down to up */
2962 #define LPTIM_ISR_DOWN_Pos          (6U)
2963 #define LPTIM_ISR_DOWN_Msk          (0x1UL << LPTIM_ISR_DOWN_Pos)               /*!< 0x00000040 */
2964 #define LPTIM_ISR_DOWN              LPTIM_ISR_DOWN_Msk                         /*!< Counter direction change up to down */
2965 
2966 /******************  Bit definition for LPTIM_ICR register  *******************/
2967 #define LPTIM_ICR_CMPMCF_Pos        (0U)
2968 #define LPTIM_ICR_CMPMCF_Msk        (0x1UL << LPTIM_ICR_CMPMCF_Pos)             /*!< 0x00000001 */
2969 #define LPTIM_ICR_CMPMCF            LPTIM_ICR_CMPMCF_Msk                       /*!< Compare match Clear Flag */
2970 #define LPTIM_ICR_ARRMCF_Pos        (1U)
2971 #define LPTIM_ICR_ARRMCF_Msk        (0x1UL << LPTIM_ICR_ARRMCF_Pos)             /*!< 0x00000002 */
2972 #define LPTIM_ICR_ARRMCF            LPTIM_ICR_ARRMCF_Msk                       /*!< Autoreload match Clear Flag */
2973 #define LPTIM_ICR_EXTTRIGCF_Pos     (2U)
2974 #define LPTIM_ICR_EXTTRIGCF_Msk     (0x1UL << LPTIM_ICR_EXTTRIGCF_Pos)          /*!< 0x00000004 */
2975 #define LPTIM_ICR_EXTTRIGCF         LPTIM_ICR_EXTTRIGCF_Msk                    /*!< External trigger edge event Clear Flag */
2976 #define LPTIM_ICR_CMPOKCF_Pos       (3U)
2977 #define LPTIM_ICR_CMPOKCF_Msk       (0x1UL << LPTIM_ICR_CMPOKCF_Pos)            /*!< 0x00000008 */
2978 #define LPTIM_ICR_CMPOKCF           LPTIM_ICR_CMPOKCF_Msk                      /*!< Compare register update OK Clear Flag */
2979 #define LPTIM_ICR_ARROKCF_Pos       (4U)
2980 #define LPTIM_ICR_ARROKCF_Msk       (0x1UL << LPTIM_ICR_ARROKCF_Pos)            /*!< 0x00000010 */
2981 #define LPTIM_ICR_ARROKCF           LPTIM_ICR_ARROKCF_Msk                      /*!< Autoreload register update OK Clear Flag */
2982 #define LPTIM_ICR_UPCF_Pos          (5U)
2983 #define LPTIM_ICR_UPCF_Msk          (0x1UL << LPTIM_ICR_UPCF_Pos)               /*!< 0x00000020 */
2984 #define LPTIM_ICR_UPCF              LPTIM_ICR_UPCF_Msk                         /*!< Counter direction change down to up Clear Flag */
2985 #define LPTIM_ICR_DOWNCF_Pos        (6U)
2986 #define LPTIM_ICR_DOWNCF_Msk        (0x1UL << LPTIM_ICR_DOWNCF_Pos)             /*!< 0x00000040 */
2987 #define LPTIM_ICR_DOWNCF            LPTIM_ICR_DOWNCF_Msk                       /*!< Counter direction change up to down Clear Flag */
2988 
2989 /******************  Bit definition for LPTIM_IER register ********************/
2990 #define LPTIM_IER_CMPMIE_Pos        (0U)
2991 #define LPTIM_IER_CMPMIE_Msk        (0x1UL << LPTIM_IER_CMPMIE_Pos)             /*!< 0x00000001 */
2992 #define LPTIM_IER_CMPMIE            LPTIM_IER_CMPMIE_Msk                       /*!< Compare match Interrupt Enable */
2993 #define LPTIM_IER_ARRMIE_Pos        (1U)
2994 #define LPTIM_IER_ARRMIE_Msk        (0x1UL << LPTIM_IER_ARRMIE_Pos)             /*!< 0x00000002 */
2995 #define LPTIM_IER_ARRMIE            LPTIM_IER_ARRMIE_Msk                       /*!< Autoreload match Interrupt Enable */
2996 #define LPTIM_IER_EXTTRIGIE_Pos     (2U)
2997 #define LPTIM_IER_EXTTRIGIE_Msk     (0x1UL << LPTIM_IER_EXTTRIGIE_Pos)          /*!< 0x00000004 */
2998 #define LPTIM_IER_EXTTRIGIE         LPTIM_IER_EXTTRIGIE_Msk                    /*!< External trigger edge event Interrupt Enable */
2999 #define LPTIM_IER_CMPOKIE_Pos       (3U)
3000 #define LPTIM_IER_CMPOKIE_Msk       (0x1UL << LPTIM_IER_CMPOKIE_Pos)            /*!< 0x00000008 */
3001 #define LPTIM_IER_CMPOKIE           LPTIM_IER_CMPOKIE_Msk                      /*!< Compare register update OK Interrupt Enable */
3002 #define LPTIM_IER_ARROKIE_Pos       (4U)
3003 #define LPTIM_IER_ARROKIE_Msk       (0x1UL << LPTIM_IER_ARROKIE_Pos)            /*!< 0x00000010 */
3004 #define LPTIM_IER_ARROKIE           LPTIM_IER_ARROKIE_Msk                      /*!< Autoreload register update OK Interrupt Enable */
3005 #define LPTIM_IER_UPIE_Pos          (5U)
3006 #define LPTIM_IER_UPIE_Msk          (0x1UL << LPTIM_IER_UPIE_Pos)               /*!< 0x00000020 */
3007 #define LPTIM_IER_UPIE              LPTIM_IER_UPIE_Msk                         /*!< Counter direction change down to up Interrupt Enable */
3008 #define LPTIM_IER_DOWNIE_Pos        (6U)
3009 #define LPTIM_IER_DOWNIE_Msk        (0x1UL << LPTIM_IER_DOWNIE_Pos)             /*!< 0x00000040 */
3010 #define LPTIM_IER_DOWNIE            LPTIM_IER_DOWNIE_Msk                       /*!< Counter direction change up to down Interrupt Enable */
3011 
3012 /******************  Bit definition for LPTIM_CFGR register *******************/
3013 #define LPTIM_CFGR_CKSEL_Pos        (0U)
3014 #define LPTIM_CFGR_CKSEL_Msk        (0x1UL << LPTIM_CFGR_CKSEL_Pos)             /*!< 0x00000001 */
3015 #define LPTIM_CFGR_CKSEL            LPTIM_CFGR_CKSEL_Msk                       /*!< Clock selector */
3016 
3017 #define LPTIM_CFGR_CKPOL_Pos        (1U)
3018 #define LPTIM_CFGR_CKPOL_Msk        (0x3UL << LPTIM_CFGR_CKPOL_Pos)             /*!< 0x00000006 */
3019 #define LPTIM_CFGR_CKPOL            LPTIM_CFGR_CKPOL_Msk                       /*!< CKPOL[1:0] bits (Clock polarity) */
3020 #define LPTIM_CFGR_CKPOL_0          (0x1UL << LPTIM_CFGR_CKPOL_Pos)             /*!< 0x00000002 */
3021 #define LPTIM_CFGR_CKPOL_1          (0x2UL << LPTIM_CFGR_CKPOL_Pos)             /*!< 0x00000004 */
3022 
3023 #define LPTIM_CFGR_CKFLT_Pos        (3U)
3024 #define LPTIM_CFGR_CKFLT_Msk        (0x3UL << LPTIM_CFGR_CKFLT_Pos)             /*!< 0x00000018 */
3025 #define LPTIM_CFGR_CKFLT            LPTIM_CFGR_CKFLT_Msk                       /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */
3026 #define LPTIM_CFGR_CKFLT_0          (0x1UL << LPTIM_CFGR_CKFLT_Pos)             /*!< 0x00000008 */
3027 #define LPTIM_CFGR_CKFLT_1          (0x2UL << LPTIM_CFGR_CKFLT_Pos)             /*!< 0x00000010 */
3028 
3029 #define LPTIM_CFGR_TRGFLT_Pos       (6U)
3030 #define LPTIM_CFGR_TRGFLT_Msk       (0x3UL << LPTIM_CFGR_TRGFLT_Pos)            /*!< 0x000000C0 */
3031 #define LPTIM_CFGR_TRGFLT           LPTIM_CFGR_TRGFLT_Msk                      /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */
3032 #define LPTIM_CFGR_TRGFLT_0         (0x1UL << LPTIM_CFGR_TRGFLT_Pos)            /*!< 0x00000040 */
3033 #define LPTIM_CFGR_TRGFLT_1         (0x2UL << LPTIM_CFGR_TRGFLT_Pos)            /*!< 0x00000080 */
3034 
3035 #define LPTIM_CFGR_PRESC_Pos        (9U)
3036 #define LPTIM_CFGR_PRESC_Msk        (0x7UL << LPTIM_CFGR_PRESC_Pos)             /*!< 0x00000E00 */
3037 #define LPTIM_CFGR_PRESC            LPTIM_CFGR_PRESC_Msk                       /*!< PRESC[2:0] bits (Clock prescaler) */
3038 #define LPTIM_CFGR_PRESC_0          (0x1UL << LPTIM_CFGR_PRESC_Pos)             /*!< 0x00000200 */
3039 #define LPTIM_CFGR_PRESC_1          (0x2UL << LPTIM_CFGR_PRESC_Pos)             /*!< 0x00000400 */
3040 #define LPTIM_CFGR_PRESC_2          (0x4UL << LPTIM_CFGR_PRESC_Pos)             /*!< 0x00000800 */
3041 
3042 #define LPTIM_CFGR_TRIGSEL_Pos      (13U)
3043 #define LPTIM_CFGR_TRIGSEL_Msk      (0x7UL << LPTIM_CFGR_TRIGSEL_Pos)           /*!< 0x0000E000 */
3044 #define LPTIM_CFGR_TRIGSEL          LPTIM_CFGR_TRIGSEL_Msk                     /*!< TRIGSEL[2:0]] bits (Trigger selector) */
3045 #define LPTIM_CFGR_TRIGSEL_0        (0x1UL << LPTIM_CFGR_TRIGSEL_Pos)           /*!< 0x00002000 */
3046 #define LPTIM_CFGR_TRIGSEL_1        (0x2UL << LPTIM_CFGR_TRIGSEL_Pos)           /*!< 0x00004000 */
3047 #define LPTIM_CFGR_TRIGSEL_2        (0x4UL << LPTIM_CFGR_TRIGSEL_Pos)           /*!< 0x00008000 */
3048 
3049 #define LPTIM_CFGR_TRIGEN_Pos       (17U)
3050 #define LPTIM_CFGR_TRIGEN_Msk       (0x3UL << LPTIM_CFGR_TRIGEN_Pos)            /*!< 0x00060000 */
3051 #define LPTIM_CFGR_TRIGEN           LPTIM_CFGR_TRIGEN_Msk                      /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */
3052 #define LPTIM_CFGR_TRIGEN_0         (0x1UL << LPTIM_CFGR_TRIGEN_Pos)            /*!< 0x00020000 */
3053 #define LPTIM_CFGR_TRIGEN_1         (0x2UL << LPTIM_CFGR_TRIGEN_Pos)            /*!< 0x00040000 */
3054 
3055 #define LPTIM_CFGR_TIMOUT_Pos       (19U)
3056 #define LPTIM_CFGR_TIMOUT_Msk       (0x1UL << LPTIM_CFGR_TIMOUT_Pos)            /*!< 0x00080000 */
3057 #define LPTIM_CFGR_TIMOUT           LPTIM_CFGR_TIMOUT_Msk                      /*!< Timout enable */
3058 #define LPTIM_CFGR_WAVE_Pos         (20U)
3059 #define LPTIM_CFGR_WAVE_Msk         (0x1UL << LPTIM_CFGR_WAVE_Pos)              /*!< 0x00100000 */
3060 #define LPTIM_CFGR_WAVE             LPTIM_CFGR_WAVE_Msk                        /*!< Waveform shape */
3061 #define LPTIM_CFGR_WAVPOL_Pos       (21U)
3062 #define LPTIM_CFGR_WAVPOL_Msk       (0x1UL << LPTIM_CFGR_WAVPOL_Pos)            /*!< 0x00200000 */
3063 #define LPTIM_CFGR_WAVPOL           LPTIM_CFGR_WAVPOL_Msk                      /*!< Waveform shape polarity */
3064 #define LPTIM_CFGR_PRELOAD_Pos      (22U)
3065 #define LPTIM_CFGR_PRELOAD_Msk      (0x1UL << LPTIM_CFGR_PRELOAD_Pos)           /*!< 0x00400000 */
3066 #define LPTIM_CFGR_PRELOAD          LPTIM_CFGR_PRELOAD_Msk                     /*!< Reg update mode */
3067 #define LPTIM_CFGR_COUNTMODE_Pos    (23U)
3068 #define LPTIM_CFGR_COUNTMODE_Msk    (0x1UL << LPTIM_CFGR_COUNTMODE_Pos)         /*!< 0x00800000 */
3069 #define LPTIM_CFGR_COUNTMODE        LPTIM_CFGR_COUNTMODE_Msk                   /*!< Counter mode enable */
3070 #define LPTIM_CFGR_ENC_Pos          (24U)
3071 #define LPTIM_CFGR_ENC_Msk          (0x1UL << LPTIM_CFGR_ENC_Pos)               /*!< 0x01000000 */
3072 #define LPTIM_CFGR_ENC              LPTIM_CFGR_ENC_Msk                         /*!< Encoder mode enable */
3073 
3074 /******************  Bit definition for LPTIM_CR register  ********************/
3075 #define LPTIM_CR_ENABLE_Pos         (0U)
3076 #define LPTIM_CR_ENABLE_Msk         (0x1UL << LPTIM_CR_ENABLE_Pos)              /*!< 0x00000001 */
3077 #define LPTIM_CR_ENABLE             LPTIM_CR_ENABLE_Msk                        /*!< LPTIMer enable */
3078 #define LPTIM_CR_SNGSTRT_Pos        (1U)
3079 #define LPTIM_CR_SNGSTRT_Msk        (0x1UL << LPTIM_CR_SNGSTRT_Pos)             /*!< 0x00000002 */
3080 #define LPTIM_CR_SNGSTRT            LPTIM_CR_SNGSTRT_Msk                       /*!< Timer start in single mode */
3081 #define LPTIM_CR_CNTSTRT_Pos        (2U)
3082 #define LPTIM_CR_CNTSTRT_Msk        (0x1UL << LPTIM_CR_CNTSTRT_Pos)             /*!< 0x00000004 */
3083 #define LPTIM_CR_CNTSTRT            LPTIM_CR_CNTSTRT_Msk                       /*!< Timer start in continuous mode */
3084 
3085 /******************  Bit definition for LPTIM_CMP register  *******************/
3086 #define LPTIM_CMP_CMP_Pos           (0U)
3087 #define LPTIM_CMP_CMP_Msk           (0xFFFFUL << LPTIM_CMP_CMP_Pos)             /*!< 0x0000FFFF */
3088 #define LPTIM_CMP_CMP               LPTIM_CMP_CMP_Msk                          /*!< Compare register */
3089 
3090 /******************  Bit definition for LPTIM_ARR register  *******************/
3091 #define LPTIM_ARR_ARR_Pos           (0U)
3092 #define LPTIM_ARR_ARR_Msk           (0xFFFFUL << LPTIM_ARR_ARR_Pos)             /*!< 0x0000FFFF */
3093 #define LPTIM_ARR_ARR               LPTIM_ARR_ARR_Msk                          /*!< Auto reload register */
3094 
3095 /******************  Bit definition for LPTIM_CNT register  *******************/
3096 #define LPTIM_CNT_CNT_Pos           (0U)
3097 #define LPTIM_CNT_CNT_Msk           (0xFFFFUL << LPTIM_CNT_CNT_Pos)             /*!< 0x0000FFFF */
3098 #define LPTIM_CNT_CNT               LPTIM_CNT_CNT_Msk                          /*!< Counter register */
3099 
3100 /******************************************************************************/
3101 /*                                                                            */
3102 /*                            MIFARE   Firewall                               */
3103 /*                                                                            */
3104 /******************************************************************************/
3105 
3106 /*******Bit definition for CSSA;CSL;NVDSSA;NVDSL;VDSSA;VDSL register */
3107 #define FW_CSSA_ADD_Pos      (8U)
3108 #define FW_CSSA_ADD_Msk      (0xFFFFUL << FW_CSSA_ADD_Pos)                      /*!< 0x00FFFF00 */
3109 #define FW_CSSA_ADD          FW_CSSA_ADD_Msk                                   /*!< Code Segment Start Address */
3110 #define FW_CSL_LENG_Pos      (8U)
3111 #define FW_CSL_LENG_Msk      (0x3FFFUL << FW_CSL_LENG_Pos)                      /*!< 0x003FFF00 */
3112 #define FW_CSL_LENG          FW_CSL_LENG_Msk                                   /*!< Code Segment Length        */
3113 #define FW_NVDSSA_ADD_Pos    (8U)
3114 #define FW_NVDSSA_ADD_Msk    (0xFFFFUL << FW_NVDSSA_ADD_Pos)                    /*!< 0x00FFFF00 */
3115 #define FW_NVDSSA_ADD        FW_NVDSSA_ADD_Msk                                 /*!< Non Volatile Dat Segment Start Address */
3116 #define FW_NVDSL_LENG_Pos    (8U)
3117 #define FW_NVDSL_LENG_Msk    (0x3FFFUL << FW_NVDSL_LENG_Pos)                    /*!< 0x003FFF00 */
3118 #define FW_NVDSL_LENG        FW_NVDSL_LENG_Msk                                 /*!< Non Volatile Data Segment Length */
3119 #define FW_VDSSA_ADD_Pos     (6U)
3120 #define FW_VDSSA_ADD_Msk     (0x3FFUL << FW_VDSSA_ADD_Pos)                      /*!< 0x0000FFC0 */
3121 #define FW_VDSSA_ADD         FW_VDSSA_ADD_Msk                                  /*!< Volatile Data Segment Start Address */
3122 #define FW_VDSL_LENG_Pos     (6U)
3123 #define FW_VDSL_LENG_Msk     (0x3FFUL << FW_VDSL_LENG_Pos)                      /*!< 0x0000FFC0 */
3124 #define FW_VDSL_LENG         FW_VDSL_LENG_Msk                                  /*!< Volatile Data Segment Length */
3125 
3126 /**************************Bit definition for CR register *********************/
3127 #define FW_CR_FPA_Pos        (0U)
3128 #define FW_CR_FPA_Msk        (0x1UL << FW_CR_FPA_Pos)                           /*!< 0x00000001 */
3129 #define FW_CR_FPA            FW_CR_FPA_Msk                                     /*!< Firewall Pre Arm*/
3130 #define FW_CR_VDS_Pos        (1U)
3131 #define FW_CR_VDS_Msk        (0x1UL << FW_CR_VDS_Pos)                           /*!< 0x00000002 */
3132 #define FW_CR_VDS            FW_CR_VDS_Msk                                     /*!< Volatile Data Sharing*/
3133 #define FW_CR_VDE_Pos        (2U)
3134 #define FW_CR_VDE_Msk        (0x1UL << FW_CR_VDE_Pos)                           /*!< 0x00000004 */
3135 #define FW_CR_VDE            FW_CR_VDE_Msk                                     /*!< Volatile Data Execution*/
3136 
3137 /******************************************************************************/
3138 /*                                                                            */
3139 /*                          Power Control (PWR)                               */
3140 /*                                                                            */
3141 /******************************************************************************/
3142 
3143 #define PWR_PVD_SUPPORT                     /*!< PVD feature available on all devices: Power Voltage Detection feature */
3144 
3145 /********************  Bit definition for PWR_CR register  ********************/
3146 #define PWR_CR_LPSDSR_Pos          (0U)
3147 #define PWR_CR_LPSDSR_Msk          (0x1UL << PWR_CR_LPSDSR_Pos)                 /*!< 0x00000001 */
3148 #define PWR_CR_LPSDSR              PWR_CR_LPSDSR_Msk                           /*!< Low-power deepsleep/sleep/low power run */
3149 #define PWR_CR_PDDS_Pos            (1U)
3150 #define PWR_CR_PDDS_Msk            (0x1UL << PWR_CR_PDDS_Pos)                   /*!< 0x00000002 */
3151 #define PWR_CR_PDDS                PWR_CR_PDDS_Msk                             /*!< Power Down Deepsleep */
3152 #define PWR_CR_CWUF_Pos            (2U)
3153 #define PWR_CR_CWUF_Msk            (0x1UL << PWR_CR_CWUF_Pos)                   /*!< 0x00000004 */
3154 #define PWR_CR_CWUF                PWR_CR_CWUF_Msk                             /*!< Clear Wakeup Flag */
3155 #define PWR_CR_CSBF_Pos            (3U)
3156 #define PWR_CR_CSBF_Msk            (0x1UL << PWR_CR_CSBF_Pos)                   /*!< 0x00000008 */
3157 #define PWR_CR_CSBF                PWR_CR_CSBF_Msk                             /*!< Clear Standby Flag */
3158 #define PWR_CR_PVDE_Pos            (4U)
3159 #define PWR_CR_PVDE_Msk            (0x1UL << PWR_CR_PVDE_Pos)                   /*!< 0x00000010 */
3160 #define PWR_CR_PVDE                PWR_CR_PVDE_Msk                             /*!< Power Voltage Detector Enable */
3161 
3162 #define PWR_CR_PLS_Pos             (5U)
3163 #define PWR_CR_PLS_Msk             (0x7UL << PWR_CR_PLS_Pos)                    /*!< 0x000000E0 */
3164 #define PWR_CR_PLS                 PWR_CR_PLS_Msk                              /*!< PLS[2:0] bits (PVD Level Selection) */
3165 #define PWR_CR_PLS_0               (0x1UL << PWR_CR_PLS_Pos)                    /*!< 0x00000020 */
3166 #define PWR_CR_PLS_1               (0x2UL << PWR_CR_PLS_Pos)                    /*!< 0x00000040 */
3167 #define PWR_CR_PLS_2               (0x4UL << PWR_CR_PLS_Pos)                    /*!< 0x00000080 */
3168 
3169 /*!< PVD level configuration */
3170 #define PWR_CR_PLS_LEV0            (0x00000000U)                               /*!< PVD level 0 */
3171 #define PWR_CR_PLS_LEV1            (0x00000020U)                               /*!< PVD level 1 */
3172 #define PWR_CR_PLS_LEV2            (0x00000040U)                               /*!< PVD level 2 */
3173 #define PWR_CR_PLS_LEV3            (0x00000060U)                               /*!< PVD level 3 */
3174 #define PWR_CR_PLS_LEV4            (0x00000080U)                               /*!< PVD level 4 */
3175 #define PWR_CR_PLS_LEV5            (0x000000A0U)                               /*!< PVD level 5 */
3176 #define PWR_CR_PLS_LEV6            (0x000000C0U)                               /*!< PVD level 6 */
3177 #define PWR_CR_PLS_LEV7            (0x000000E0U)                               /*!< PVD level 7 */
3178 
3179 #define PWR_CR_DBP_Pos             (8U)
3180 #define PWR_CR_DBP_Msk             (0x1UL << PWR_CR_DBP_Pos)                    /*!< 0x00000100 */
3181 #define PWR_CR_DBP                 PWR_CR_DBP_Msk                              /*!< Disable Backup Domain write protection */
3182 #define PWR_CR_ULP_Pos             (9U)
3183 #define PWR_CR_ULP_Msk             (0x1UL << PWR_CR_ULP_Pos)                    /*!< 0x00000200 */
3184 #define PWR_CR_ULP                 PWR_CR_ULP_Msk                              /*!< Ultra Low Power mode */
3185 #define PWR_CR_FWU_Pos             (10U)
3186 #define PWR_CR_FWU_Msk             (0x1UL << PWR_CR_FWU_Pos)                    /*!< 0x00000400 */
3187 #define PWR_CR_FWU                 PWR_CR_FWU_Msk                              /*!< Fast wakeup */
3188 
3189 #define PWR_CR_VOS_Pos             (11U)
3190 #define PWR_CR_VOS_Msk             (0x3UL << PWR_CR_VOS_Pos)                    /*!< 0x00001800 */
3191 #define PWR_CR_VOS                 PWR_CR_VOS_Msk                              /*!< VOS[1:0] bits (Voltage scaling range selection) */
3192 #define PWR_CR_VOS_0               (0x1UL << PWR_CR_VOS_Pos)                    /*!< 0x00000800 */
3193 #define PWR_CR_VOS_1               (0x2UL << PWR_CR_VOS_Pos)                    /*!< 0x00001000 */
3194 #define PWR_CR_DSEEKOFF_Pos        (13U)
3195 #define PWR_CR_DSEEKOFF_Msk        (0x1UL << PWR_CR_DSEEKOFF_Pos)               /*!< 0x00002000 */
3196 #define PWR_CR_DSEEKOFF            PWR_CR_DSEEKOFF_Msk                         /*!< Deep Sleep mode with EEPROM kept Off */
3197 #define PWR_CR_LPRUN_Pos           (14U)
3198 #define PWR_CR_LPRUN_Msk           (0x1UL << PWR_CR_LPRUN_Pos)                  /*!< 0x00004000 */
3199 #define PWR_CR_LPRUN               PWR_CR_LPRUN_Msk                            /*!< Low power run mode */
3200 
3201 /*******************  Bit definition for PWR_CSR register  ********************/
3202 #define PWR_CSR_WUF_Pos            (0U)
3203 #define PWR_CSR_WUF_Msk            (0x1UL << PWR_CSR_WUF_Pos)                   /*!< 0x00000001 */
3204 #define PWR_CSR_WUF                PWR_CSR_WUF_Msk                             /*!< Wakeup Flag */
3205 #define PWR_CSR_SBF_Pos            (1U)
3206 #define PWR_CSR_SBF_Msk            (0x1UL << PWR_CSR_SBF_Pos)                   /*!< 0x00000002 */
3207 #define PWR_CSR_SBF                PWR_CSR_SBF_Msk                             /*!< Standby Flag */
3208 #define PWR_CSR_PVDO_Pos           (2U)
3209 #define PWR_CSR_PVDO_Msk           (0x1UL << PWR_CSR_PVDO_Pos)                  /*!< 0x00000004 */
3210 #define PWR_CSR_PVDO               PWR_CSR_PVDO_Msk                            /*!< PVD Output */
3211 #define PWR_CSR_VREFINTRDYF_Pos    (3U)
3212 #define PWR_CSR_VREFINTRDYF_Msk    (0x1UL << PWR_CSR_VREFINTRDYF_Pos)           /*!< 0x00000008 */
3213 #define PWR_CSR_VREFINTRDYF        PWR_CSR_VREFINTRDYF_Msk                     /*!< Internal voltage reference (VREFINT) ready flag */
3214 #define PWR_CSR_VOSF_Pos           (4U)
3215 #define PWR_CSR_VOSF_Msk           (0x1UL << PWR_CSR_VOSF_Pos)                  /*!< 0x00000010 */
3216 #define PWR_CSR_VOSF               PWR_CSR_VOSF_Msk                            /*!< Voltage Scaling select flag */
3217 #define PWR_CSR_REGLPF_Pos         (5U)
3218 #define PWR_CSR_REGLPF_Msk         (0x1UL << PWR_CSR_REGLPF_Pos)                /*!< 0x00000020 */
3219 #define PWR_CSR_REGLPF             PWR_CSR_REGLPF_Msk                          /*!< Regulator LP flag */
3220 
3221 #define PWR_CSR_EWUP1_Pos          (8U)
3222 #define PWR_CSR_EWUP1_Msk          (0x1UL << PWR_CSR_EWUP1_Pos)                 /*!< 0x00000100 */
3223 #define PWR_CSR_EWUP1              PWR_CSR_EWUP1_Msk                           /*!< Enable WKUP pin 1 */
3224 #define PWR_CSR_EWUP2_Pos          (9U)
3225 #define PWR_CSR_EWUP2_Msk          (0x1UL << PWR_CSR_EWUP2_Pos)                 /*!< 0x00000200 */
3226 #define PWR_CSR_EWUP2              PWR_CSR_EWUP2_Msk                           /*!< Enable WKUP pin 2 */
3227 
3228 /******************************************************************************/
3229 /*                                                                            */
3230 /*                         Reset and Clock Control                            */
3231 /*                                                                            */
3232 /******************************************************************************/
3233 /*
3234 * @brief Specific device feature definitions (not present on all devices in the STM32L0 family)
3235 */
3236 #define RCC_HSECSS_SUPPORT          /*!< HSE CSS feature activation support */
3237 #define RCC_MCO3_SUPPORT            /*!<Support MCO3 */
3238 #define RCC_MCO3_AF0_SUPPORT        /*!<Support MCO3 on Alternate Function AF2 */
3239 
3240 /********************  Bit definition for RCC_CR register  ********************/
3241 #define RCC_CR_HSION_Pos                 (0U)
3242 #define RCC_CR_HSION_Msk                 (0x1UL << RCC_CR_HSION_Pos)            /*!< 0x00000001 */
3243 #define RCC_CR_HSION                     RCC_CR_HSION_Msk                      /*!< Internal High Speed clock enable */
3244 #define RCC_CR_HSIKERON_Pos              (1U)
3245 #define RCC_CR_HSIKERON_Msk              (0x1UL << RCC_CR_HSIKERON_Pos)         /*!< 0x00000002 */
3246 #define RCC_CR_HSIKERON                  RCC_CR_HSIKERON_Msk                   /*!< Internal High Speed clock enable for some IPs Kernel */
3247 #define RCC_CR_HSIRDY_Pos                (2U)
3248 #define RCC_CR_HSIRDY_Msk                (0x1UL << RCC_CR_HSIRDY_Pos)           /*!< 0x00000004 */
3249 #define RCC_CR_HSIRDY                    RCC_CR_HSIRDY_Msk                     /*!< Internal High Speed clock ready flag */
3250 #define RCC_CR_HSIDIVEN_Pos              (3U)
3251 #define RCC_CR_HSIDIVEN_Msk              (0x1UL << RCC_CR_HSIDIVEN_Pos)         /*!< 0x00000008 */
3252 #define RCC_CR_HSIDIVEN                  RCC_CR_HSIDIVEN_Msk                   /*!< Internal High Speed clock divider enable */
3253 #define RCC_CR_HSIDIVF_Pos               (4U)
3254 #define RCC_CR_HSIDIVF_Msk               (0x1UL << RCC_CR_HSIDIVF_Pos)          /*!< 0x00000010 */
3255 #define RCC_CR_HSIDIVF                   RCC_CR_HSIDIVF_Msk                    /*!< Internal High Speed clock divider flag */
3256 #define RCC_CR_MSION_Pos                 (8U)
3257 #define RCC_CR_MSION_Msk                 (0x1UL << RCC_CR_MSION_Pos)            /*!< 0x00000100 */
3258 #define RCC_CR_MSION                     RCC_CR_MSION_Msk                      /*!< Internal Multi Speed clock enable */
3259 #define RCC_CR_MSIRDY_Pos                (9U)
3260 #define RCC_CR_MSIRDY_Msk                (0x1UL << RCC_CR_MSIRDY_Pos)           /*!< 0x00000200 */
3261 #define RCC_CR_MSIRDY                    RCC_CR_MSIRDY_Msk                     /*!< Internal Multi Speed clock ready flag */
3262 #define RCC_CR_HSEON_Pos                 (16U)
3263 #define RCC_CR_HSEON_Msk                 (0x1UL << RCC_CR_HSEON_Pos)            /*!< 0x00010000 */
3264 #define RCC_CR_HSEON                     RCC_CR_HSEON_Msk                      /*!< External High Speed clock enable */
3265 #define RCC_CR_HSERDY_Pos                (17U)
3266 #define RCC_CR_HSERDY_Msk                (0x1UL << RCC_CR_HSERDY_Pos)           /*!< 0x00020000 */
3267 #define RCC_CR_HSERDY                    RCC_CR_HSERDY_Msk                     /*!< External High Speed clock ready flag */
3268 #define RCC_CR_HSEBYP_Pos                (18U)
3269 #define RCC_CR_HSEBYP_Msk                (0x1UL << RCC_CR_HSEBYP_Pos)           /*!< 0x00040000 */
3270 #define RCC_CR_HSEBYP                    RCC_CR_HSEBYP_Msk                     /*!< External High Speed clock Bypass */
3271 #define RCC_CR_CSSHSEON_Pos              (19U)
3272 #define RCC_CR_CSSHSEON_Msk              (0x1UL << RCC_CR_CSSHSEON_Pos)         /*!< 0x00080000 */
3273 #define RCC_CR_CSSHSEON                  RCC_CR_CSSHSEON_Msk                   /*!< HSE Clock Security System enable */
3274 #define RCC_CR_RTCPRE_Pos                (20U)
3275 #define RCC_CR_RTCPRE_Msk                (0x3UL << RCC_CR_RTCPRE_Pos)           /*!< 0x00300000 */
3276 #define RCC_CR_RTCPRE                    RCC_CR_RTCPRE_Msk                     /*!< RTC prescaler [1:0] bits */
3277 #define RCC_CR_RTCPRE_0                  (0x1UL << RCC_CR_RTCPRE_Pos)           /*!< 0x00100000 */
3278 #define RCC_CR_RTCPRE_1                  (0x2UL << RCC_CR_RTCPRE_Pos)           /*!< 0x00200000 */
3279 #define RCC_CR_PLLON_Pos                 (24U)
3280 #define RCC_CR_PLLON_Msk                 (0x1UL << RCC_CR_PLLON_Pos)            /*!< 0x01000000 */
3281 #define RCC_CR_PLLON                     RCC_CR_PLLON_Msk                      /*!< PLL enable */
3282 #define RCC_CR_PLLRDY_Pos                (25U)
3283 #define RCC_CR_PLLRDY_Msk                (0x1UL << RCC_CR_PLLRDY_Pos)           /*!< 0x02000000 */
3284 #define RCC_CR_PLLRDY                    RCC_CR_PLLRDY_Msk                     /*!< PLL clock ready flag */
3285 
3286 /* Reference defines */
3287 #define RCC_CR_CSSON     RCC_CR_CSSHSEON
3288 
3289 /********************  Bit definition for RCC_ICSCR register  *****************/
3290 #define RCC_ICSCR_HSICAL_Pos             (0U)
3291 #define RCC_ICSCR_HSICAL_Msk             (0xFFUL << RCC_ICSCR_HSICAL_Pos)       /*!< 0x000000FF */
3292 #define RCC_ICSCR_HSICAL                 RCC_ICSCR_HSICAL_Msk                  /*!< Internal High Speed clock Calibration */
3293 #define RCC_ICSCR_HSITRIM_Pos            (8U)
3294 #define RCC_ICSCR_HSITRIM_Msk            (0x1FUL << RCC_ICSCR_HSITRIM_Pos)      /*!< 0x00001F00 */
3295 #define RCC_ICSCR_HSITRIM                RCC_ICSCR_HSITRIM_Msk                 /*!< Internal High Speed clock trimming */
3296 
3297 #define RCC_ICSCR_MSIRANGE_Pos           (13U)
3298 #define RCC_ICSCR_MSIRANGE_Msk           (0x7UL << RCC_ICSCR_MSIRANGE_Pos)      /*!< 0x0000E000 */
3299 #define RCC_ICSCR_MSIRANGE               RCC_ICSCR_MSIRANGE_Msk                /*!< Internal Multi Speed clock Range */
3300 #define RCC_ICSCR_MSIRANGE_0             (0x0UL << RCC_ICSCR_MSIRANGE_Pos)      /*!< 0x00000000 */
3301 #define RCC_ICSCR_MSIRANGE_1             (0x1UL << RCC_ICSCR_MSIRANGE_Pos)      /*!< 0x00002000 */
3302 #define RCC_ICSCR_MSIRANGE_2             (0x2UL << RCC_ICSCR_MSIRANGE_Pos)      /*!< 0x00004000 */
3303 #define RCC_ICSCR_MSIRANGE_3             (0x3UL << RCC_ICSCR_MSIRANGE_Pos)      /*!< 0x00006000 */
3304 #define RCC_ICSCR_MSIRANGE_4             (0x4UL << RCC_ICSCR_MSIRANGE_Pos)      /*!< 0x00008000 */
3305 #define RCC_ICSCR_MSIRANGE_5             (0x5UL << RCC_ICSCR_MSIRANGE_Pos)      /*!< 0x0000A000 */
3306 #define RCC_ICSCR_MSIRANGE_6             (0x6UL << RCC_ICSCR_MSIRANGE_Pos)      /*!< 0x0000C000 */
3307 #define RCC_ICSCR_MSICAL_Pos             (16U)
3308 #define RCC_ICSCR_MSICAL_Msk             (0xFFUL << RCC_ICSCR_MSICAL_Pos)       /*!< 0x00FF0000 */
3309 #define RCC_ICSCR_MSICAL                 RCC_ICSCR_MSICAL_Msk                  /*!< Internal Multi Speed clock Calibration */
3310 #define RCC_ICSCR_MSITRIM_Pos            (24U)
3311 #define RCC_ICSCR_MSITRIM_Msk            (0xFFUL << RCC_ICSCR_MSITRIM_Pos)      /*!< 0xFF000000 */
3312 #define RCC_ICSCR_MSITRIM                RCC_ICSCR_MSITRIM_Msk                 /*!< Internal Multi Speed clock trimming */
3313 
3314 
3315 /*******************  Bit definition for RCC_CFGR register  *******************/
3316 /*!< SW configuration */
3317 #define RCC_CFGR_SW_Pos                      (0U)
3318 #define RCC_CFGR_SW_Msk                      (0x3UL << RCC_CFGR_SW_Pos)         /*!< 0x00000003 */
3319 #define RCC_CFGR_SW                          RCC_CFGR_SW_Msk                   /*!< SW[1:0] bits (System clock Switch) */
3320 #define RCC_CFGR_SW_0                        (0x1UL << RCC_CFGR_SW_Pos)         /*!< 0x00000001 */
3321 #define RCC_CFGR_SW_1                        (0x2UL << RCC_CFGR_SW_Pos)         /*!< 0x00000002 */
3322 
3323 #define RCC_CFGR_SW_MSI                      (0x00000000U)                     /*!< MSI selected as system clock */
3324 #define RCC_CFGR_SW_HSI                      (0x00000001U)                     /*!< HSI selected as system clock */
3325 #define RCC_CFGR_SW_HSE                      (0x00000002U)                     /*!< HSE selected as system clock */
3326 #define RCC_CFGR_SW_PLL                      (0x00000003U)                     /*!< PLL selected as system clock */
3327 
3328 /*!< SWS configuration */
3329 #define RCC_CFGR_SWS_Pos                     (2U)
3330 #define RCC_CFGR_SWS_Msk                     (0x3UL << RCC_CFGR_SWS_Pos)        /*!< 0x0000000C */
3331 #define RCC_CFGR_SWS                         RCC_CFGR_SWS_Msk                  /*!< SWS[1:0] bits (System Clock Switch Status) */
3332 #define RCC_CFGR_SWS_0                       (0x1UL << RCC_CFGR_SWS_Pos)        /*!< 0x00000004 */
3333 #define RCC_CFGR_SWS_1                       (0x2UL << RCC_CFGR_SWS_Pos)        /*!< 0x00000008 */
3334 
3335 #define RCC_CFGR_SWS_MSI                     (0x00000000U)                     /*!< MSI oscillator used as system clock */
3336 #define RCC_CFGR_SWS_HSI                     (0x00000004U)                     /*!< HSI oscillator used as system clock */
3337 #define RCC_CFGR_SWS_HSE                     (0x00000008U)                     /*!< HSE oscillator used as system clock */
3338 #define RCC_CFGR_SWS_PLL                     (0x0000000CU)                     /*!< PLL used as system clock */
3339 
3340 /*!< HPRE configuration */
3341 #define RCC_CFGR_HPRE_Pos                    (4U)
3342 #define RCC_CFGR_HPRE_Msk                    (0xFUL << RCC_CFGR_HPRE_Pos)       /*!< 0x000000F0 */
3343 #define RCC_CFGR_HPRE                        RCC_CFGR_HPRE_Msk                 /*!< HPRE[3:0] bits (AHB prescaler) */
3344 #define RCC_CFGR_HPRE_0                      (0x1UL << RCC_CFGR_HPRE_Pos)       /*!< 0x00000010 */
3345 #define RCC_CFGR_HPRE_1                      (0x2UL << RCC_CFGR_HPRE_Pos)       /*!< 0x00000020 */
3346 #define RCC_CFGR_HPRE_2                      (0x4UL << RCC_CFGR_HPRE_Pos)       /*!< 0x00000040 */
3347 #define RCC_CFGR_HPRE_3                      (0x8UL << RCC_CFGR_HPRE_Pos)       /*!< 0x00000080 */
3348 
3349 #define RCC_CFGR_HPRE_DIV1                   (0x00000000U)                     /*!< SYSCLK not divided */
3350 #define RCC_CFGR_HPRE_DIV2                   (0x00000080U)                     /*!< SYSCLK divided by 2 */
3351 #define RCC_CFGR_HPRE_DIV4                   (0x00000090U)                     /*!< SYSCLK divided by 4 */
3352 #define RCC_CFGR_HPRE_DIV8                   (0x000000A0U)                     /*!< SYSCLK divided by 8 */
3353 #define RCC_CFGR_HPRE_DIV16                  (0x000000B0U)                     /*!< SYSCLK divided by 16 */
3354 #define RCC_CFGR_HPRE_DIV64                  (0x000000C0U)                     /*!< SYSCLK divided by 64 */
3355 #define RCC_CFGR_HPRE_DIV128                 (0x000000D0U)                     /*!< SYSCLK divided by 128 */
3356 #define RCC_CFGR_HPRE_DIV256                 (0x000000E0U)                     /*!< SYSCLK divided by 256 */
3357 #define RCC_CFGR_HPRE_DIV512                 (0x000000F0U)                     /*!< SYSCLK divided by 512 */
3358 
3359 /*!< PPRE1 configuration */
3360 #define RCC_CFGR_PPRE1_Pos                   (8U)
3361 #define RCC_CFGR_PPRE1_Msk                   (0x7UL << RCC_CFGR_PPRE1_Pos)      /*!< 0x00000700 */
3362 #define RCC_CFGR_PPRE1                       RCC_CFGR_PPRE1_Msk                /*!< PRE1[2:0] bits (APB1 prescaler) */
3363 #define RCC_CFGR_PPRE1_0                     (0x1UL << RCC_CFGR_PPRE1_Pos)      /*!< 0x00000100 */
3364 #define RCC_CFGR_PPRE1_1                     (0x2UL << RCC_CFGR_PPRE1_Pos)      /*!< 0x00000200 */
3365 #define RCC_CFGR_PPRE1_2                     (0x4UL << RCC_CFGR_PPRE1_Pos)      /*!< 0x00000400 */
3366 
3367 #define RCC_CFGR_PPRE1_DIV1                  (0x00000000U)                     /*!< HCLK not divided */
3368 #define RCC_CFGR_PPRE1_DIV2                  (0x00000400U)                     /*!< HCLK divided by 2 */
3369 #define RCC_CFGR_PPRE1_DIV4                  (0x00000500U)                     /*!< HCLK divided by 4 */
3370 #define RCC_CFGR_PPRE1_DIV8                  (0x00000600U)                     /*!< HCLK divided by 8 */
3371 #define RCC_CFGR_PPRE1_DIV16                 (0x00000700U)                     /*!< HCLK divided by 16 */
3372 
3373 /*!< PPRE2 configuration */
3374 #define RCC_CFGR_PPRE2_Pos                   (11U)
3375 #define RCC_CFGR_PPRE2_Msk                   (0x7UL << RCC_CFGR_PPRE2_Pos)      /*!< 0x00003800 */
3376 #define RCC_CFGR_PPRE2                       RCC_CFGR_PPRE2_Msk                /*!< PRE2[2:0] bits (APB2 prescaler) */
3377 #define RCC_CFGR_PPRE2_0                     (0x1UL << RCC_CFGR_PPRE2_Pos)      /*!< 0x00000800 */
3378 #define RCC_CFGR_PPRE2_1                     (0x2UL << RCC_CFGR_PPRE2_Pos)      /*!< 0x00001000 */
3379 #define RCC_CFGR_PPRE2_2                     (0x4UL << RCC_CFGR_PPRE2_Pos)      /*!< 0x00002000 */
3380 
3381 #define RCC_CFGR_PPRE2_DIV1                  (0x00000000U)                     /*!< HCLK not divided */
3382 #define RCC_CFGR_PPRE2_DIV2                  (0x00002000U)                     /*!< HCLK divided by 2 */
3383 #define RCC_CFGR_PPRE2_DIV4                  (0x00002800U)                     /*!< HCLK divided by 4 */
3384 #define RCC_CFGR_PPRE2_DIV8                  (0x00003000U)                     /*!< HCLK divided by 8 */
3385 #define RCC_CFGR_PPRE2_DIV16                 (0x00003800U)                     /*!< HCLK divided by 16 */
3386 
3387 #define RCC_CFGR_STOPWUCK_Pos                (15U)
3388 #define RCC_CFGR_STOPWUCK_Msk                (0x1UL << RCC_CFGR_STOPWUCK_Pos)   /*!< 0x00008000 */
3389 #define RCC_CFGR_STOPWUCK                    RCC_CFGR_STOPWUCK_Msk             /*!< Wake Up from Stop Clock selection */
3390 
3391 /*!< PLL entry clock source*/
3392 #define RCC_CFGR_PLLSRC_Pos                  (16U)
3393 #define RCC_CFGR_PLLSRC_Msk                  (0x1UL << RCC_CFGR_PLLSRC_Pos)     /*!< 0x00010000 */
3394 #define RCC_CFGR_PLLSRC                      RCC_CFGR_PLLSRC_Msk               /*!< PLL entry clock source */
3395 
3396 #define RCC_CFGR_PLLSRC_HSI                  (0x00000000U)                     /*!< HSI as PLL entry clock source */
3397 #define RCC_CFGR_PLLSRC_HSE                  (0x00010000U)                     /*!< HSE as PLL entry clock source */
3398 
3399 
3400 /*!< PLLMUL configuration */
3401 #define RCC_CFGR_PLLMUL_Pos                  (18U)
3402 #define RCC_CFGR_PLLMUL_Msk                  (0xFUL << RCC_CFGR_PLLMUL_Pos)     /*!< 0x003C0000 */
3403 #define RCC_CFGR_PLLMUL                      RCC_CFGR_PLLMUL_Msk               /*!< PLLMUL[3:0] bits (PLL multiplication factor) */
3404 #define RCC_CFGR_PLLMUL_0                    (0x1UL << RCC_CFGR_PLLMUL_Pos)     /*!< 0x00040000 */
3405 #define RCC_CFGR_PLLMUL_1                    (0x2UL << RCC_CFGR_PLLMUL_Pos)     /*!< 0x00080000 */
3406 #define RCC_CFGR_PLLMUL_2                    (0x4UL << RCC_CFGR_PLLMUL_Pos)     /*!< 0x00100000 */
3407 #define RCC_CFGR_PLLMUL_3                    (0x8UL << RCC_CFGR_PLLMUL_Pos)     /*!< 0x00200000 */
3408 
3409 #define RCC_CFGR_PLLMUL3                     (0x00000000U)                     /*!< PLL input clock * 3 */
3410 #define RCC_CFGR_PLLMUL4                     (0x00040000U)                     /*!< PLL input clock * 4 */
3411 #define RCC_CFGR_PLLMUL6                     (0x00080000U)                     /*!< PLL input clock * 6 */
3412 #define RCC_CFGR_PLLMUL8                     (0x000C0000U)                     /*!< PLL input clock * 8 */
3413 #define RCC_CFGR_PLLMUL12                    (0x00100000U)                     /*!< PLL input clock * 12 */
3414 #define RCC_CFGR_PLLMUL16                    (0x00140000U)                     /*!< PLL input clock * 16 */
3415 #define RCC_CFGR_PLLMUL24                    (0x00180000U)                     /*!< PLL input clock * 24 */
3416 #define RCC_CFGR_PLLMUL32                    (0x001C0000U)                     /*!< PLL input clock * 32 */
3417 #define RCC_CFGR_PLLMUL48                    (0x00200000U)                     /*!< PLL input clock * 48 */
3418 
3419 /*!< PLLDIV configuration */
3420 #define RCC_CFGR_PLLDIV_Pos                  (22U)
3421 #define RCC_CFGR_PLLDIV_Msk                  (0x3UL << RCC_CFGR_PLLDIV_Pos)     /*!< 0x00C00000 */
3422 #define RCC_CFGR_PLLDIV                      RCC_CFGR_PLLDIV_Msk               /*!< PLLDIV[1:0] bits (PLL Output Division) */
3423 #define RCC_CFGR_PLLDIV_0                    (0x1UL << RCC_CFGR_PLLDIV_Pos)     /*!< 0x00400000 */
3424 #define RCC_CFGR_PLLDIV_1                    (0x2UL << RCC_CFGR_PLLDIV_Pos)     /*!< 0x00800000 */
3425 
3426 #define RCC_CFGR_PLLDIV2_Pos                 (22U)
3427 #define RCC_CFGR_PLLDIV2_Msk                 (0x1UL << RCC_CFGR_PLLDIV2_Pos)    /*!< 0x00400000 */
3428 #define RCC_CFGR_PLLDIV2                     RCC_CFGR_PLLDIV2_Msk              /*!< PLL clock output = CKVCO / 2 */
3429 #define RCC_CFGR_PLLDIV3_Pos                 (23U)
3430 #define RCC_CFGR_PLLDIV3_Msk                 (0x1UL << RCC_CFGR_PLLDIV3_Pos)    /*!< 0x00800000 */
3431 #define RCC_CFGR_PLLDIV3                     RCC_CFGR_PLLDIV3_Msk              /*!< PLL clock output = CKVCO / 3 */
3432 #define RCC_CFGR_PLLDIV4_Pos                 (22U)
3433 #define RCC_CFGR_PLLDIV4_Msk                 (0x3UL << RCC_CFGR_PLLDIV4_Pos)    /*!< 0x00C00000 */
3434 #define RCC_CFGR_PLLDIV4                     RCC_CFGR_PLLDIV4_Msk              /*!< PLL clock output = CKVCO / 4 */
3435 
3436 /*!< MCO configuration */
3437 #define RCC_CFGR_MCOSEL_Pos                  (24U)
3438 #define RCC_CFGR_MCOSEL_Msk                  (0xFUL << RCC_CFGR_MCOSEL_Pos)     /*!< 0x0F000000 */
3439 #define RCC_CFGR_MCOSEL                      RCC_CFGR_MCOSEL_Msk               /*!< MCO[3:0] bits (Microcontroller Clock Output) */
3440 #define RCC_CFGR_MCOSEL_0                    (0x1UL << RCC_CFGR_MCOSEL_Pos)     /*!< 0x01000000 */
3441 #define RCC_CFGR_MCOSEL_1                    (0x2UL << RCC_CFGR_MCOSEL_Pos)     /*!< 0x02000000 */
3442 #define RCC_CFGR_MCOSEL_2                    (0x4UL << RCC_CFGR_MCOSEL_Pos)     /*!< 0x04000000 */
3443 #define RCC_CFGR_MCOSEL_3                    (0x8UL << RCC_CFGR_MCOSEL_Pos)     /*!< 0x08000000 */
3444 
3445 #define RCC_CFGR_MCOSEL_NOCLOCK              (0x00000000U)                     /*!< No clock */
3446 #define RCC_CFGR_MCOSEL_SYSCLK_Pos           (24U)
3447 #define RCC_CFGR_MCOSEL_SYSCLK_Msk           (0x1UL << RCC_CFGR_MCOSEL_SYSCLK_Pos) /*!< 0x01000000 */
3448 #define RCC_CFGR_MCOSEL_SYSCLK               RCC_CFGR_MCOSEL_SYSCLK_Msk        /*!< System clock selected as MCO source */
3449 #define RCC_CFGR_MCOSEL_HSI_Pos              (25U)
3450 #define RCC_CFGR_MCOSEL_HSI_Msk              (0x1UL << RCC_CFGR_MCOSEL_HSI_Pos) /*!< 0x02000000 */
3451 #define RCC_CFGR_MCOSEL_HSI                  RCC_CFGR_MCOSEL_HSI_Msk           /*!< Internal 16 MHz RC oscillator clock selected */
3452 #define RCC_CFGR_MCOSEL_MSI_Pos              (24U)
3453 #define RCC_CFGR_MCOSEL_MSI_Msk              (0x3UL << RCC_CFGR_MCOSEL_MSI_Pos) /*!< 0x03000000 */
3454 #define RCC_CFGR_MCOSEL_MSI                  RCC_CFGR_MCOSEL_MSI_Msk           /*!< Internal Medium Speed RC oscillator clock selected */
3455 #define RCC_CFGR_MCOSEL_HSE_Pos              (26U)
3456 #define RCC_CFGR_MCOSEL_HSE_Msk              (0x1UL << RCC_CFGR_MCOSEL_HSE_Pos) /*!< 0x04000000 */
3457 #define RCC_CFGR_MCOSEL_HSE                  RCC_CFGR_MCOSEL_HSE_Msk           /*!< External 1-25 MHz oscillator clock selected */
3458 #define RCC_CFGR_MCOSEL_PLL_Pos              (24U)
3459 #define RCC_CFGR_MCOSEL_PLL_Msk              (0x5UL << RCC_CFGR_MCOSEL_PLL_Pos) /*!< 0x05000000 */
3460 #define RCC_CFGR_MCOSEL_PLL                  RCC_CFGR_MCOSEL_PLL_Msk           /*!< PLL clock divided */
3461 #define RCC_CFGR_MCOSEL_LSI_Pos              (25U)
3462 #define RCC_CFGR_MCOSEL_LSI_Msk              (0x3UL << RCC_CFGR_MCOSEL_LSI_Pos) /*!< 0x06000000 */
3463 #define RCC_CFGR_MCOSEL_LSI                  RCC_CFGR_MCOSEL_LSI_Msk           /*!< LSI selected */
3464 #define RCC_CFGR_MCOSEL_LSE_Pos              (24U)
3465 #define RCC_CFGR_MCOSEL_LSE_Msk              (0x7UL << RCC_CFGR_MCOSEL_LSE_Pos) /*!< 0x07000000 */
3466 #define RCC_CFGR_MCOSEL_LSE                  RCC_CFGR_MCOSEL_LSE_Msk           /*!< LSE selected */
3467 
3468 #define RCC_CFGR_MCOPRE_Pos                  (28U)
3469 #define RCC_CFGR_MCOPRE_Msk                  (0x7UL << RCC_CFGR_MCOPRE_Pos)     /*!< 0x70000000 */
3470 #define RCC_CFGR_MCOPRE                      RCC_CFGR_MCOPRE_Msk               /*!< MCO prescaler */
3471 #define RCC_CFGR_MCOPRE_0                    (0x1UL << RCC_CFGR_MCOPRE_Pos)     /*!< 0x10000000 */
3472 #define RCC_CFGR_MCOPRE_1                    (0x2UL << RCC_CFGR_MCOPRE_Pos)     /*!< 0x20000000 */
3473 #define RCC_CFGR_MCOPRE_2                    (0x4UL << RCC_CFGR_MCOPRE_Pos)     /*!< 0x40000000 */
3474 
3475 #define RCC_CFGR_MCOPRE_DIV1                 (0x00000000U)                     /*!< MCO is divided by 1 */
3476 #define RCC_CFGR_MCOPRE_DIV2                 (0x10000000U)                     /*!< MCO is divided by 2 */
3477 #define RCC_CFGR_MCOPRE_DIV4                 (0x20000000U)                     /*!< MCO is divided by 4 */
3478 #define RCC_CFGR_MCOPRE_DIV8                 (0x30000000U)                     /*!< MCO is divided by 8 */
3479 #define RCC_CFGR_MCOPRE_DIV16                (0x40000000U)                     /*!< MCO is divided by 16 */
3480 
3481 /* Legacy defines */
3482 #define RCC_CFGR_MCO_NOCLOCK   RCC_CFGR_MCOSEL_NOCLOCK
3483 #define RCC_CFGR_MCO_SYSCLK    RCC_CFGR_MCOSEL_SYSCLK
3484 #define RCC_CFGR_MCO_HSI       RCC_CFGR_MCOSEL_HSI
3485 #define RCC_CFGR_MCO_MSI       RCC_CFGR_MCOSEL_MSI
3486 #define RCC_CFGR_MCO_HSE       RCC_CFGR_MCOSEL_HSE
3487 #define RCC_CFGR_MCO_PLL       RCC_CFGR_MCOSEL_PLL
3488 #define RCC_CFGR_MCO_LSI       RCC_CFGR_MCOSEL_LSI
3489 #define RCC_CFGR_MCO_LSE       RCC_CFGR_MCOSEL_LSE
3490 #ifdef RCC_CFGR_MCOSEL_HSI48
3491 #define RCC_CFGR_MCO_HSI48     RCC_CFGR_MCOSEL_HSI48
3492 #endif
3493 
3494 #define RCC_CFGR_MCO_PRE                    RCC_CFGR_MCOPRE          /*!< MCO prescaler */
3495 #define RCC_CFGR_MCO_PRE_1                  RCC_CFGR_MCOPRE_DIV1        /*!< MCO is divided by 1 */
3496 #define RCC_CFGR_MCO_PRE_2                  RCC_CFGR_MCOPRE_DIV2        /*!< MCO is divided by 1 */
3497 #define RCC_CFGR_MCO_PRE_4                  RCC_CFGR_MCOPRE_DIV4        /*!< MCO is divided by 1 */
3498 #define RCC_CFGR_MCO_PRE_8                  RCC_CFGR_MCOPRE_DIV8        /*!< MCO is divided by 1 */
3499 #define RCC_CFGR_MCO_PRE_16                 RCC_CFGR_MCOPRE_DIV16       /*!< MCO is divided by 1 */
3500 
3501 /*!<******************  Bit definition for RCC_CIER register  ********************/
3502 #define RCC_CIER_LSIRDYIE_Pos            (0U)
3503 #define RCC_CIER_LSIRDYIE_Msk            (0x1UL << RCC_CIER_LSIRDYIE_Pos)       /*!< 0x00000001 */
3504 #define RCC_CIER_LSIRDYIE                RCC_CIER_LSIRDYIE_Msk                 /*!< LSI Ready Interrupt Enable */
3505 #define RCC_CIER_LSERDYIE_Pos            (1U)
3506 #define RCC_CIER_LSERDYIE_Msk            (0x1UL << RCC_CIER_LSERDYIE_Pos)       /*!< 0x00000002 */
3507 #define RCC_CIER_LSERDYIE                RCC_CIER_LSERDYIE_Msk                 /*!< LSE Ready Interrupt Enable */
3508 #define RCC_CIER_HSIRDYIE_Pos            (2U)
3509 #define RCC_CIER_HSIRDYIE_Msk            (0x1UL << RCC_CIER_HSIRDYIE_Pos)       /*!< 0x00000004 */
3510 #define RCC_CIER_HSIRDYIE                RCC_CIER_HSIRDYIE_Msk                 /*!< HSI Ready Interrupt Enable */
3511 #define RCC_CIER_HSERDYIE_Pos            (3U)
3512 #define RCC_CIER_HSERDYIE_Msk            (0x1UL << RCC_CIER_HSERDYIE_Pos)       /*!< 0x00000008 */
3513 #define RCC_CIER_HSERDYIE                RCC_CIER_HSERDYIE_Msk                 /*!< HSE Ready Interrupt Enable */
3514 #define RCC_CIER_PLLRDYIE_Pos            (4U)
3515 #define RCC_CIER_PLLRDYIE_Msk            (0x1UL << RCC_CIER_PLLRDYIE_Pos)       /*!< 0x00000010 */
3516 #define RCC_CIER_PLLRDYIE                RCC_CIER_PLLRDYIE_Msk                 /*!< PLL Ready Interrupt Enable */
3517 #define RCC_CIER_MSIRDYIE_Pos            (5U)
3518 #define RCC_CIER_MSIRDYIE_Msk            (0x1UL << RCC_CIER_MSIRDYIE_Pos)       /*!< 0x00000020 */
3519 #define RCC_CIER_MSIRDYIE                RCC_CIER_MSIRDYIE_Msk                 /*!< MSI Ready Interrupt Enable */
3520 #define RCC_CIER_CSSLSE_Pos              (7U)
3521 #define RCC_CIER_CSSLSE_Msk              (0x1UL << RCC_CIER_CSSLSE_Pos)         /*!< 0x00000080 */
3522 #define RCC_CIER_CSSLSE                  RCC_CIER_CSSLSE_Msk                   /*!< LSE CSS Interrupt Enable */
3523 
3524 /* Reference defines */
3525 #define RCC_CIER_LSECSSIE                    RCC_CIER_CSSLSE
3526 
3527 /*!<******************  Bit definition for RCC_CIFR register  ********************/
3528 #define RCC_CIFR_LSIRDYF_Pos             (0U)
3529 #define RCC_CIFR_LSIRDYF_Msk             (0x1UL << RCC_CIFR_LSIRDYF_Pos)        /*!< 0x00000001 */
3530 #define RCC_CIFR_LSIRDYF                 RCC_CIFR_LSIRDYF_Msk                  /*!< LSI Ready Interrupt flag */
3531 #define RCC_CIFR_LSERDYF_Pos             (1U)
3532 #define RCC_CIFR_LSERDYF_Msk             (0x1UL << RCC_CIFR_LSERDYF_Pos)        /*!< 0x00000002 */
3533 #define RCC_CIFR_LSERDYF                 RCC_CIFR_LSERDYF_Msk                  /*!< LSE Ready Interrupt flag */
3534 #define RCC_CIFR_HSIRDYF_Pos             (2U)
3535 #define RCC_CIFR_HSIRDYF_Msk             (0x1UL << RCC_CIFR_HSIRDYF_Pos)        /*!< 0x00000004 */
3536 #define RCC_CIFR_HSIRDYF                 RCC_CIFR_HSIRDYF_Msk                  /*!< HSI Ready Interrupt flag */
3537 #define RCC_CIFR_HSERDYF_Pos             (3U)
3538 #define RCC_CIFR_HSERDYF_Msk             (0x1UL << RCC_CIFR_HSERDYF_Pos)        /*!< 0x00000008 */
3539 #define RCC_CIFR_HSERDYF                 RCC_CIFR_HSERDYF_Msk                  /*!< HSE Ready Interrupt flag */
3540 #define RCC_CIFR_PLLRDYF_Pos             (4U)
3541 #define RCC_CIFR_PLLRDYF_Msk             (0x1UL << RCC_CIFR_PLLRDYF_Pos)        /*!< 0x00000010 */
3542 #define RCC_CIFR_PLLRDYF                 RCC_CIFR_PLLRDYF_Msk                  /*!< PLL Ready Interrupt flag */
3543 #define RCC_CIFR_MSIRDYF_Pos             (5U)
3544 #define RCC_CIFR_MSIRDYF_Msk             (0x1UL << RCC_CIFR_MSIRDYF_Pos)        /*!< 0x00000020 */
3545 #define RCC_CIFR_MSIRDYF                 RCC_CIFR_MSIRDYF_Msk                  /*!< MSI Ready Interrupt flag */
3546 #define RCC_CIFR_CSSLSEF_Pos             (7U)
3547 #define RCC_CIFR_CSSLSEF_Msk             (0x1UL << RCC_CIFR_CSSLSEF_Pos)        /*!< 0x00000080 */
3548 #define RCC_CIFR_CSSLSEF                 RCC_CIFR_CSSLSEF_Msk                  /*!< LSE Clock Security System Interrupt flag */
3549 #define RCC_CIFR_CSSHSEF_Pos             (8U)
3550 #define RCC_CIFR_CSSHSEF_Msk             (0x1UL << RCC_CIFR_CSSHSEF_Pos)        /*!< 0x00000100 */
3551 #define RCC_CIFR_CSSHSEF                 RCC_CIFR_CSSHSEF_Msk                  /*!< HSE Clock Security System Interrupt flag */
3552 
3553 /* Reference defines */
3554 #define RCC_CIFR_LSECSSF                    RCC_CIFR_CSSLSEF
3555 #define RCC_CIFR_CSSF                       RCC_CIFR_CSSHSEF
3556 
3557 /*!<******************  Bit definition for RCC_CICR register  ********************/
3558 #define RCC_CICR_LSIRDYC_Pos             (0U)
3559 #define RCC_CICR_LSIRDYC_Msk             (0x1UL << RCC_CICR_LSIRDYC_Pos)        /*!< 0x00000001 */
3560 #define RCC_CICR_LSIRDYC                 RCC_CICR_LSIRDYC_Msk                  /*!< LSI Ready Interrupt Clear */
3561 #define RCC_CICR_LSERDYC_Pos             (1U)
3562 #define RCC_CICR_LSERDYC_Msk             (0x1UL << RCC_CICR_LSERDYC_Pos)        /*!< 0x00000002 */
3563 #define RCC_CICR_LSERDYC                 RCC_CICR_LSERDYC_Msk                  /*!< LSE Ready Interrupt Clear */
3564 #define RCC_CICR_HSIRDYC_Pos             (2U)
3565 #define RCC_CICR_HSIRDYC_Msk             (0x1UL << RCC_CICR_HSIRDYC_Pos)        /*!< 0x00000004 */
3566 #define RCC_CICR_HSIRDYC                 RCC_CICR_HSIRDYC_Msk                  /*!< HSI Ready Interrupt Clear */
3567 #define RCC_CICR_HSERDYC_Pos             (3U)
3568 #define RCC_CICR_HSERDYC_Msk             (0x1UL << RCC_CICR_HSERDYC_Pos)        /*!< 0x00000008 */
3569 #define RCC_CICR_HSERDYC                 RCC_CICR_HSERDYC_Msk                  /*!< HSE Ready Interrupt Clear */
3570 #define RCC_CICR_PLLRDYC_Pos             (4U)
3571 #define RCC_CICR_PLLRDYC_Msk             (0x1UL << RCC_CICR_PLLRDYC_Pos)        /*!< 0x00000010 */
3572 #define RCC_CICR_PLLRDYC                 RCC_CICR_PLLRDYC_Msk                  /*!< PLL Ready Interrupt Clear */
3573 #define RCC_CICR_MSIRDYC_Pos             (5U)
3574 #define RCC_CICR_MSIRDYC_Msk             (0x1UL << RCC_CICR_MSIRDYC_Pos)        /*!< 0x00000020 */
3575 #define RCC_CICR_MSIRDYC                 RCC_CICR_MSIRDYC_Msk                  /*!< MSI Ready Interrupt Clear */
3576 #define RCC_CICR_CSSLSEC_Pos             (7U)
3577 #define RCC_CICR_CSSLSEC_Msk             (0x1UL << RCC_CICR_CSSLSEC_Pos)        /*!< 0x00000080 */
3578 #define RCC_CICR_CSSLSEC                 RCC_CICR_CSSLSEC_Msk                  /*!< LSE Clock Security System Interrupt Clear */
3579 #define RCC_CICR_CSSHSEC_Pos             (8U)
3580 #define RCC_CICR_CSSHSEC_Msk             (0x1UL << RCC_CICR_CSSHSEC_Pos)        /*!< 0x00000100 */
3581 #define RCC_CICR_CSSHSEC                 RCC_CICR_CSSHSEC_Msk                  /*!< HSE Clock Security System Interrupt Clear */
3582 
3583 /* Reference defines */
3584 #define RCC_CICR_LSECSSC                    RCC_CICR_CSSLSEC
3585 #define RCC_CICR_CSSC                       RCC_CICR_CSSHSEC
3586 /*****************  Bit definition for RCC_IOPRSTR register  ******************/
3587 #define RCC_IOPRSTR_IOPARST_Pos          (0U)
3588 #define RCC_IOPRSTR_IOPARST_Msk          (0x1UL << RCC_IOPRSTR_IOPARST_Pos)     /*!< 0x00000001 */
3589 #define RCC_IOPRSTR_IOPARST              RCC_IOPRSTR_IOPARST_Msk               /*!< GPIO port A reset */
3590 #define RCC_IOPRSTR_IOPBRST_Pos          (1U)
3591 #define RCC_IOPRSTR_IOPBRST_Msk          (0x1UL << RCC_IOPRSTR_IOPBRST_Pos)     /*!< 0x00000002 */
3592 #define RCC_IOPRSTR_IOPBRST              RCC_IOPRSTR_IOPBRST_Msk               /*!< GPIO port B reset */
3593 #define RCC_IOPRSTR_IOPCRST_Pos          (2U)
3594 #define RCC_IOPRSTR_IOPCRST_Msk          (0x1UL << RCC_IOPRSTR_IOPCRST_Pos)     /*!< 0x00000004 */
3595 #define RCC_IOPRSTR_IOPCRST              RCC_IOPRSTR_IOPCRST_Msk               /*!< GPIO port C reset */
3596 #define RCC_IOPRSTR_IOPDRST_Pos          (3U)
3597 #define RCC_IOPRSTR_IOPDRST_Msk          (0x1UL << RCC_IOPRSTR_IOPDRST_Pos)     /*!< 0x00000008 */
3598 #define RCC_IOPRSTR_IOPDRST              RCC_IOPRSTR_IOPDRST_Msk               /*!< GPIO port D reset */
3599 #define RCC_IOPRSTR_IOPHRST_Pos          (7U)
3600 #define RCC_IOPRSTR_IOPHRST_Msk          (0x1UL << RCC_IOPRSTR_IOPHRST_Pos)     /*!< 0x00000080 */
3601 #define RCC_IOPRSTR_IOPHRST              RCC_IOPRSTR_IOPHRST_Msk               /*!< GPIO port H reset */
3602 
3603 /* Reference defines */
3604 #define RCC_IOPRSTR_GPIOARST                RCC_IOPRSTR_IOPARST        /*!< GPIO port A reset */
3605 #define RCC_IOPRSTR_GPIOBRST                RCC_IOPRSTR_IOPBRST        /*!< GPIO port B reset */
3606 #define RCC_IOPRSTR_GPIOCRST                RCC_IOPRSTR_IOPCRST        /*!< GPIO port C reset */
3607 #define RCC_IOPRSTR_GPIODRST                RCC_IOPRSTR_IOPDRST        /*!< GPIO port D reset */
3608 #define RCC_IOPRSTR_GPIOHRST                RCC_IOPRSTR_IOPHRST        /*!< GPIO port H reset */
3609 
3610 
3611 /******************  Bit definition for RCC_AHBRST register  ******************/
3612 #define RCC_AHBRSTR_DMARST_Pos           (0U)
3613 #define RCC_AHBRSTR_DMARST_Msk           (0x1UL << RCC_AHBRSTR_DMARST_Pos)      /*!< 0x00000001 */
3614 #define RCC_AHBRSTR_DMARST               RCC_AHBRSTR_DMARST_Msk                /*!< DMA1 reset */
3615 #define RCC_AHBRSTR_MIFRST_Pos           (8U)
3616 #define RCC_AHBRSTR_MIFRST_Msk           (0x1UL << RCC_AHBRSTR_MIFRST_Pos)      /*!< 0x00000100 */
3617 #define RCC_AHBRSTR_MIFRST               RCC_AHBRSTR_MIFRST_Msk                /*!< Memory interface reset */
3618 #define RCC_AHBRSTR_CRCRST_Pos           (12U)
3619 #define RCC_AHBRSTR_CRCRST_Msk           (0x1UL << RCC_AHBRSTR_CRCRST_Pos)      /*!< 0x00001000 */
3620 #define RCC_AHBRSTR_CRCRST               RCC_AHBRSTR_CRCRST_Msk                /*!< CRC reset */
3621 
3622 /* Reference defines */
3623 #define RCC_AHBRSTR_DMA1RST                 RCC_AHBRSTR_DMARST            /*!< DMA1 reset */
3624 
3625 /*****************  Bit definition for RCC_APB2RSTR register  *****************/
3626 #define RCC_APB2RSTR_SYSCFGRST_Pos       (0U)
3627 #define RCC_APB2RSTR_SYSCFGRST_Msk       (0x1UL << RCC_APB2RSTR_SYSCFGRST_Pos)  /*!< 0x00000001 */
3628 #define RCC_APB2RSTR_SYSCFGRST           RCC_APB2RSTR_SYSCFGRST_Msk            /*!< SYSCFG reset */
3629 #define RCC_APB2RSTR_TIM21RST_Pos        (2U)
3630 #define RCC_APB2RSTR_TIM21RST_Msk        (0x1UL << RCC_APB2RSTR_TIM21RST_Pos)   /*!< 0x00000004 */
3631 #define RCC_APB2RSTR_TIM21RST            RCC_APB2RSTR_TIM21RST_Msk             /*!< TIM21 reset */
3632 #define RCC_APB2RSTR_TIM22RST_Pos        (5U)
3633 #define RCC_APB2RSTR_TIM22RST_Msk        (0x1UL << RCC_APB2RSTR_TIM22RST_Pos)   /*!< 0x00000020 */
3634 #define RCC_APB2RSTR_TIM22RST            RCC_APB2RSTR_TIM22RST_Msk             /*!< TIM22 reset */
3635 #define RCC_APB2RSTR_ADCRST_Pos          (9U)
3636 #define RCC_APB2RSTR_ADCRST_Msk          (0x1UL << RCC_APB2RSTR_ADCRST_Pos)     /*!< 0x00000200 */
3637 #define RCC_APB2RSTR_ADCRST              RCC_APB2RSTR_ADCRST_Msk               /*!< ADC1 reset */
3638 #define RCC_APB2RSTR_SPI1RST_Pos         (12U)
3639 #define RCC_APB2RSTR_SPI1RST_Msk         (0x1UL << RCC_APB2RSTR_SPI1RST_Pos)    /*!< 0x00001000 */
3640 #define RCC_APB2RSTR_SPI1RST             RCC_APB2RSTR_SPI1RST_Msk              /*!< SPI1 reset */
3641 #define RCC_APB2RSTR_USART1RST_Pos       (14U)
3642 #define RCC_APB2RSTR_USART1RST_Msk       (0x1UL << RCC_APB2RSTR_USART1RST_Pos)  /*!< 0x00004000 */
3643 #define RCC_APB2RSTR_USART1RST           RCC_APB2RSTR_USART1RST_Msk            /*!< USART1 reset */
3644 #define RCC_APB2RSTR_DBGRST_Pos          (22U)
3645 #define RCC_APB2RSTR_DBGRST_Msk          (0x1UL << RCC_APB2RSTR_DBGRST_Pos)     /*!< 0x00400000 */
3646 #define RCC_APB2RSTR_DBGRST              RCC_APB2RSTR_DBGRST_Msk               /*!< DBGMCU reset */
3647 
3648 /* Reference defines */
3649 #define RCC_APB2RSTR_ADC1RST                RCC_APB2RSTR_ADCRST           /*!< ADC1 reset */
3650 #define RCC_APB2RSTR_DBGMCURST              RCC_APB2RSTR_DBGRST           /*!< DBGMCU reset */
3651 
3652 /*****************  Bit definition for RCC_APB1RSTR register  *****************/
3653 #define RCC_APB1RSTR_TIM2RST_Pos         (0U)
3654 #define RCC_APB1RSTR_TIM2RST_Msk         (0x1UL << RCC_APB1RSTR_TIM2RST_Pos)    /*!< 0x00000001 */
3655 #define RCC_APB1RSTR_TIM2RST             RCC_APB1RSTR_TIM2RST_Msk              /*!< Timer 2 reset */
3656 #define RCC_APB1RSTR_TIM6RST_Pos         (4U)
3657 #define RCC_APB1RSTR_TIM6RST_Msk         (0x1UL << RCC_APB1RSTR_TIM6RST_Pos)    /*!< 0x00000010 */
3658 #define RCC_APB1RSTR_TIM6RST             RCC_APB1RSTR_TIM6RST_Msk              /*!< Timer 6 reset */
3659 #define RCC_APB1RSTR_WWDGRST_Pos         (11U)
3660 #define RCC_APB1RSTR_WWDGRST_Msk         (0x1UL << RCC_APB1RSTR_WWDGRST_Pos)    /*!< 0x00000800 */
3661 #define RCC_APB1RSTR_WWDGRST             RCC_APB1RSTR_WWDGRST_Msk              /*!< Window Watchdog reset */
3662 #define RCC_APB1RSTR_SPI2RST_Pos         (14U)
3663 #define RCC_APB1RSTR_SPI2RST_Msk         (0x1UL << RCC_APB1RSTR_SPI2RST_Pos)    /*!< 0x00004000 */
3664 #define RCC_APB1RSTR_SPI2RST             RCC_APB1RSTR_SPI2RST_Msk              /*!< SPI2 reset */
3665 #define RCC_APB1RSTR_USART2RST_Pos       (17U)
3666 #define RCC_APB1RSTR_USART2RST_Msk       (0x1UL << RCC_APB1RSTR_USART2RST_Pos)  /*!< 0x00020000 */
3667 #define RCC_APB1RSTR_USART2RST           RCC_APB1RSTR_USART2RST_Msk            /*!< USART 2 reset */
3668 #define RCC_APB1RSTR_LPUART1RST_Pos      (18U)
3669 #define RCC_APB1RSTR_LPUART1RST_Msk      (0x1UL << RCC_APB1RSTR_LPUART1RST_Pos) /*!< 0x00040000 */
3670 #define RCC_APB1RSTR_LPUART1RST          RCC_APB1RSTR_LPUART1RST_Msk           /*!< LPUART1 reset */
3671 #define RCC_APB1RSTR_I2C1RST_Pos         (21U)
3672 #define RCC_APB1RSTR_I2C1RST_Msk         (0x1UL << RCC_APB1RSTR_I2C1RST_Pos)    /*!< 0x00200000 */
3673 #define RCC_APB1RSTR_I2C1RST             RCC_APB1RSTR_I2C1RST_Msk              /*!< I2C 1 reset */
3674 #define RCC_APB1RSTR_I2C2RST_Pos         (22U)
3675 #define RCC_APB1RSTR_I2C2RST_Msk         (0x1UL << RCC_APB1RSTR_I2C2RST_Pos)    /*!< 0x00400000 */
3676 #define RCC_APB1RSTR_I2C2RST             RCC_APB1RSTR_I2C2RST_Msk              /*!< I2C 2 reset */
3677 #define RCC_APB1RSTR_PWRRST_Pos          (28U)
3678 #define RCC_APB1RSTR_PWRRST_Msk          (0x1UL << RCC_APB1RSTR_PWRRST_Pos)     /*!< 0x10000000 */
3679 #define RCC_APB1RSTR_PWRRST              RCC_APB1RSTR_PWRRST_Msk               /*!< PWR reset */
3680 #define RCC_APB1RSTR_LPTIM1RST_Pos       (31U)
3681 #define RCC_APB1RSTR_LPTIM1RST_Msk       (0x1UL << RCC_APB1RSTR_LPTIM1RST_Pos)  /*!< 0x80000000 */
3682 #define RCC_APB1RSTR_LPTIM1RST           RCC_APB1RSTR_LPTIM1RST_Msk            /*!< LPTIM1 reset */
3683 
3684 /*****************  Bit definition for RCC_IOPENR register  ******************/
3685 #define RCC_IOPENR_IOPAEN_Pos            (0U)
3686 #define RCC_IOPENR_IOPAEN_Msk            (0x1UL << RCC_IOPENR_IOPAEN_Pos)       /*!< 0x00000001 */
3687 #define RCC_IOPENR_IOPAEN                RCC_IOPENR_IOPAEN_Msk                 /*!< GPIO port A clock enable */
3688 #define RCC_IOPENR_IOPBEN_Pos            (1U)
3689 #define RCC_IOPENR_IOPBEN_Msk            (0x1UL << RCC_IOPENR_IOPBEN_Pos)       /*!< 0x00000002 */
3690 #define RCC_IOPENR_IOPBEN                RCC_IOPENR_IOPBEN_Msk                 /*!< GPIO port B clock enable */
3691 #define RCC_IOPENR_IOPCEN_Pos            (2U)
3692 #define RCC_IOPENR_IOPCEN_Msk            (0x1UL << RCC_IOPENR_IOPCEN_Pos)       /*!< 0x00000004 */
3693 #define RCC_IOPENR_IOPCEN                RCC_IOPENR_IOPCEN_Msk                 /*!< GPIO port C clock enable */
3694 #define RCC_IOPENR_IOPDEN_Pos            (3U)
3695 #define RCC_IOPENR_IOPDEN_Msk            (0x1UL << RCC_IOPENR_IOPDEN_Pos)       /*!< 0x00000008 */
3696 #define RCC_IOPENR_IOPDEN                RCC_IOPENR_IOPDEN_Msk                 /*!< GPIO port D clock enable */
3697 #define RCC_IOPENR_IOPHEN_Pos            (7U)
3698 #define RCC_IOPENR_IOPHEN_Msk            (0x1UL << RCC_IOPENR_IOPHEN_Pos)       /*!< 0x00000080 */
3699 #define RCC_IOPENR_IOPHEN                RCC_IOPENR_IOPHEN_Msk                 /*!< GPIO port H clock enable */
3700 
3701 /* Reference defines */
3702 #define RCC_IOPENR_GPIOAEN                  RCC_IOPENR_IOPAEN        /*!< GPIO port A clock enable */
3703 #define RCC_IOPENR_GPIOBEN                  RCC_IOPENR_IOPBEN        /*!< GPIO port B clock enable */
3704 #define RCC_IOPENR_GPIOCEN                  RCC_IOPENR_IOPCEN        /*!< GPIO port C clock enable */
3705 #define RCC_IOPENR_GPIODEN                  RCC_IOPENR_IOPDEN        /*!< GPIO port D clock enable */
3706 #define RCC_IOPENR_GPIOHEN                  RCC_IOPENR_IOPHEN        /*!< GPIO port H clock enable */
3707 
3708 /*****************  Bit definition for RCC_AHBENR register  ******************/
3709 #define RCC_AHBENR_DMAEN_Pos             (0U)
3710 #define RCC_AHBENR_DMAEN_Msk             (0x1UL << RCC_AHBENR_DMAEN_Pos)        /*!< 0x00000001 */
3711 #define RCC_AHBENR_DMAEN                 RCC_AHBENR_DMAEN_Msk                  /*!< DMA1 clock enable */
3712 #define RCC_AHBENR_MIFEN_Pos             (8U)
3713 #define RCC_AHBENR_MIFEN_Msk             (0x1UL << RCC_AHBENR_MIFEN_Pos)        /*!< 0x00000100 */
3714 #define RCC_AHBENR_MIFEN                 RCC_AHBENR_MIFEN_Msk                  /*!< NVM interface clock enable bit */
3715 #define RCC_AHBENR_CRCEN_Pos             (12U)
3716 #define RCC_AHBENR_CRCEN_Msk             (0x1UL << RCC_AHBENR_CRCEN_Pos)        /*!< 0x00001000 */
3717 #define RCC_AHBENR_CRCEN                 RCC_AHBENR_CRCEN_Msk                  /*!< CRC clock enable */
3718 
3719 /* Reference defines */
3720 #define RCC_AHBENR_DMA1EN                   RCC_AHBENR_DMAEN              /*!< DMA1 clock enable */
3721 
3722 /*****************  Bit definition for RCC_APB2ENR register  ******************/
3723 #define RCC_APB2ENR_SYSCFGEN_Pos         (0U)
3724 #define RCC_APB2ENR_SYSCFGEN_Msk         (0x1UL << RCC_APB2ENR_SYSCFGEN_Pos)    /*!< 0x00000001 */
3725 #define RCC_APB2ENR_SYSCFGEN             RCC_APB2ENR_SYSCFGEN_Msk              /*!< SYSCFG clock enable */
3726 #define RCC_APB2ENR_TIM21EN_Pos          (2U)
3727 #define RCC_APB2ENR_TIM21EN_Msk          (0x1UL << RCC_APB2ENR_TIM21EN_Pos)     /*!< 0x00000004 */
3728 #define RCC_APB2ENR_TIM21EN              RCC_APB2ENR_TIM21EN_Msk               /*!< TIM21 clock enable */
3729 #define RCC_APB2ENR_TIM22EN_Pos          (5U)
3730 #define RCC_APB2ENR_TIM22EN_Msk          (0x1UL << RCC_APB2ENR_TIM22EN_Pos)     /*!< 0x00000020 */
3731 #define RCC_APB2ENR_TIM22EN              RCC_APB2ENR_TIM22EN_Msk               /*!< TIM22 clock enable */
3732 #define RCC_APB2ENR_FWEN_Pos             (7U)
3733 #define RCC_APB2ENR_FWEN_Msk             (0x1UL << RCC_APB2ENR_FWEN_Pos)        /*!< 0x00000080 */
3734 #define RCC_APB2ENR_FWEN                 RCC_APB2ENR_FWEN_Msk                  /*!< MiFare Firewall clock enable */
3735 #define RCC_APB2ENR_ADCEN_Pos            (9U)
3736 #define RCC_APB2ENR_ADCEN_Msk            (0x1UL << RCC_APB2ENR_ADCEN_Pos)       /*!< 0x00000200 */
3737 #define RCC_APB2ENR_ADCEN                RCC_APB2ENR_ADCEN_Msk                 /*!< ADC1 clock enable */
3738 #define RCC_APB2ENR_SPI1EN_Pos           (12U)
3739 #define RCC_APB2ENR_SPI1EN_Msk           (0x1UL << RCC_APB2ENR_SPI1EN_Pos)      /*!< 0x00001000 */
3740 #define RCC_APB2ENR_SPI1EN               RCC_APB2ENR_SPI1EN_Msk                /*!< SPI1 clock enable */
3741 #define RCC_APB2ENR_USART1EN_Pos         (14U)
3742 #define RCC_APB2ENR_USART1EN_Msk         (0x1UL << RCC_APB2ENR_USART1EN_Pos)    /*!< 0x00004000 */
3743 #define RCC_APB2ENR_USART1EN             RCC_APB2ENR_USART1EN_Msk              /*!< USART1 clock enable */
3744 #define RCC_APB2ENR_DBGEN_Pos            (22U)
3745 #define RCC_APB2ENR_DBGEN_Msk            (0x1UL << RCC_APB2ENR_DBGEN_Pos)       /*!< 0x00400000 */
3746 #define RCC_APB2ENR_DBGEN                RCC_APB2ENR_DBGEN_Msk                 /*!< DBGMCU clock enable */
3747 
3748 /* Reference defines */
3749 
3750 #define RCC_APB2ENR_MIFIEN                  RCC_APB2ENR_FWEN              /*!< MiFare Firewall clock enable */
3751 #define RCC_APB2ENR_ADC1EN                  RCC_APB2ENR_ADCEN             /*!< ADC1 clock enable */
3752 #define RCC_APB2ENR_DBGMCUEN                RCC_APB2ENR_DBGEN             /*!< DBGMCU clock enable */
3753 
3754 /*****************  Bit definition for RCC_APB1ENR register  ******************/
3755 #define RCC_APB1ENR_TIM2EN_Pos           (0U)
3756 #define RCC_APB1ENR_TIM2EN_Msk           (0x1UL << RCC_APB1ENR_TIM2EN_Pos)      /*!< 0x00000001 */
3757 #define RCC_APB1ENR_TIM2EN               RCC_APB1ENR_TIM2EN_Msk                /*!< Timer 2 clock enable */
3758 #define RCC_APB1ENR_TIM6EN_Pos           (4U)
3759 #define RCC_APB1ENR_TIM6EN_Msk           (0x1UL << RCC_APB1ENR_TIM6EN_Pos)      /*!< 0x00000010 */
3760 #define RCC_APB1ENR_TIM6EN               RCC_APB1ENR_TIM6EN_Msk                /*!< Timer 6 clock enable */
3761 #define RCC_APB1ENR_WWDGEN_Pos           (11U)
3762 #define RCC_APB1ENR_WWDGEN_Msk           (0x1UL << RCC_APB1ENR_WWDGEN_Pos)      /*!< 0x00000800 */
3763 #define RCC_APB1ENR_WWDGEN               RCC_APB1ENR_WWDGEN_Msk                /*!< Window Watchdog clock enable */
3764 #define RCC_APB1ENR_SPI2EN_Pos           (14U)
3765 #define RCC_APB1ENR_SPI2EN_Msk           (0x1UL << RCC_APB1ENR_SPI2EN_Pos)      /*!< 0x00004000 */
3766 #define RCC_APB1ENR_SPI2EN               RCC_APB1ENR_SPI2EN_Msk                /*!< SPI2 clock enable */
3767 #define RCC_APB1ENR_USART2EN_Pos         (17U)
3768 #define RCC_APB1ENR_USART2EN_Msk         (0x1UL << RCC_APB1ENR_USART2EN_Pos)    /*!< 0x00020000 */
3769 #define RCC_APB1ENR_USART2EN             RCC_APB1ENR_USART2EN_Msk              /*!< USART2 clock enable */
3770 #define RCC_APB1ENR_LPUART1EN_Pos        (18U)
3771 #define RCC_APB1ENR_LPUART1EN_Msk        (0x1UL << RCC_APB1ENR_LPUART1EN_Pos)   /*!< 0x00040000 */
3772 #define RCC_APB1ENR_LPUART1EN            RCC_APB1ENR_LPUART1EN_Msk             /*!< LPUART1 clock enable */
3773 #define RCC_APB1ENR_I2C1EN_Pos           (21U)
3774 #define RCC_APB1ENR_I2C1EN_Msk           (0x1UL << RCC_APB1ENR_I2C1EN_Pos)      /*!< 0x00200000 */
3775 #define RCC_APB1ENR_I2C1EN               RCC_APB1ENR_I2C1EN_Msk                /*!< I2C1 clock enable */
3776 #define RCC_APB1ENR_I2C2EN_Pos           (22U)
3777 #define RCC_APB1ENR_I2C2EN_Msk           (0x1UL << RCC_APB1ENR_I2C2EN_Pos)      /*!< 0x00400000 */
3778 #define RCC_APB1ENR_I2C2EN               RCC_APB1ENR_I2C2EN_Msk                /*!< I2C2 clock enable */
3779 #define RCC_APB1ENR_PWREN_Pos            (28U)
3780 #define RCC_APB1ENR_PWREN_Msk            (0x1UL << RCC_APB1ENR_PWREN_Pos)       /*!< 0x10000000 */
3781 #define RCC_APB1ENR_PWREN                RCC_APB1ENR_PWREN_Msk                 /*!< PWR clock enable */
3782 #define RCC_APB1ENR_LPTIM1EN_Pos         (31U)
3783 #define RCC_APB1ENR_LPTIM1EN_Msk         (0x1UL << RCC_APB1ENR_LPTIM1EN_Pos)    /*!< 0x80000000 */
3784 #define RCC_APB1ENR_LPTIM1EN             RCC_APB1ENR_LPTIM1EN_Msk              /*!< LPTIM1 clock enable */
3785 
3786 /******************  Bit definition for RCC_IOPSMENR register  ****************/
3787 #define RCC_IOPSMENR_IOPASMEN_Pos        (0U)
3788 #define RCC_IOPSMENR_IOPASMEN_Msk        (0x1UL << RCC_IOPSMENR_IOPASMEN_Pos)   /*!< 0x00000001 */
3789 #define RCC_IOPSMENR_IOPASMEN            RCC_IOPSMENR_IOPASMEN_Msk             /*!< GPIO port A clock enabled in sleep mode */
3790 #define RCC_IOPSMENR_IOPBSMEN_Pos        (1U)
3791 #define RCC_IOPSMENR_IOPBSMEN_Msk        (0x1UL << RCC_IOPSMENR_IOPBSMEN_Pos)   /*!< 0x00000002 */
3792 #define RCC_IOPSMENR_IOPBSMEN            RCC_IOPSMENR_IOPBSMEN_Msk             /*!< GPIO port B clock enabled in sleep mode */
3793 #define RCC_IOPSMENR_IOPCSMEN_Pos        (2U)
3794 #define RCC_IOPSMENR_IOPCSMEN_Msk        (0x1UL << RCC_IOPSMENR_IOPCSMEN_Pos)   /*!< 0x00000004 */
3795 #define RCC_IOPSMENR_IOPCSMEN            RCC_IOPSMENR_IOPCSMEN_Msk             /*!< GPIO port C clock enabled in sleep mode */
3796 #define RCC_IOPSMENR_IOPDSMEN_Pos        (3U)
3797 #define RCC_IOPSMENR_IOPDSMEN_Msk        (0x1UL << RCC_IOPSMENR_IOPDSMEN_Pos)   /*!< 0x00000008 */
3798 #define RCC_IOPSMENR_IOPDSMEN            RCC_IOPSMENR_IOPDSMEN_Msk             /*!< GPIO port D clock enabled in sleep mode */
3799 #define RCC_IOPSMENR_IOPHSMEN_Pos        (7U)
3800 #define RCC_IOPSMENR_IOPHSMEN_Msk        (0x1UL << RCC_IOPSMENR_IOPHSMEN_Pos)   /*!< 0x00000080 */
3801 #define RCC_IOPSMENR_IOPHSMEN            RCC_IOPSMENR_IOPHSMEN_Msk             /*!< GPIO port H clock enabled in sleep mode */
3802 
3803 /* Reference defines */
3804 #define RCC_IOPSMENR_GPIOASMEN              RCC_IOPSMENR_IOPASMEN        /*!< GPIO port A clock enabled in sleep mode */
3805 #define RCC_IOPSMENR_GPIOBSMEN              RCC_IOPSMENR_IOPBSMEN        /*!< GPIO port B clock enabled in sleep mode */
3806 #define RCC_IOPSMENR_GPIOCSMEN              RCC_IOPSMENR_IOPCSMEN        /*!< GPIO port C clock enabled in sleep mode */
3807 #define RCC_IOPSMENR_GPIODSMEN              RCC_IOPSMENR_IOPDSMEN        /*!< GPIO port D clock enabled in sleep mode */
3808 #define RCC_IOPSMENR_GPIOHSMEN              RCC_IOPSMENR_IOPHSMEN        /*!< GPIO port H clock enabled in sleep mode */
3809 
3810 /*****************  Bit definition for RCC_AHBSMENR register  ******************/
3811 #define RCC_AHBSMENR_DMASMEN_Pos         (0U)
3812 #define RCC_AHBSMENR_DMASMEN_Msk         (0x1UL << RCC_AHBSMENR_DMASMEN_Pos)    /*!< 0x00000001 */
3813 #define RCC_AHBSMENR_DMASMEN             RCC_AHBSMENR_DMASMEN_Msk              /*!< DMA1 clock enabled in sleep mode */
3814 #define RCC_AHBSMENR_MIFSMEN_Pos         (8U)
3815 #define RCC_AHBSMENR_MIFSMEN_Msk         (0x1UL << RCC_AHBSMENR_MIFSMEN_Pos)    /*!< 0x00000100 */
3816 #define RCC_AHBSMENR_MIFSMEN             RCC_AHBSMENR_MIFSMEN_Msk              /*!< NVM interface clock enable during sleep mode */
3817 #define RCC_AHBSMENR_SRAMSMEN_Pos        (9U)
3818 #define RCC_AHBSMENR_SRAMSMEN_Msk        (0x1UL << RCC_AHBSMENR_SRAMSMEN_Pos)   /*!< 0x00000200 */
3819 #define RCC_AHBSMENR_SRAMSMEN            RCC_AHBSMENR_SRAMSMEN_Msk             /*!< SRAM clock enabled in sleep mode */
3820 #define RCC_AHBSMENR_CRCSMEN_Pos         (12U)
3821 #define RCC_AHBSMENR_CRCSMEN_Msk         (0x1UL << RCC_AHBSMENR_CRCSMEN_Pos)    /*!< 0x00001000 */
3822 #define RCC_AHBSMENR_CRCSMEN             RCC_AHBSMENR_CRCSMEN_Msk              /*!< CRC clock enabled in sleep mode */
3823 
3824 /* Reference defines */
3825 #define RCC_AHBSMENR_DMA1SMEN               RCC_AHBSMENR_DMASMEN          /*!< DMA1 clock enabled in sleep mode */
3826 
3827 /*****************  Bit definition for RCC_APB2SMENR register  ******************/
3828 #define RCC_APB2SMENR_SYSCFGSMEN_Pos     (0U)
3829 #define RCC_APB2SMENR_SYSCFGSMEN_Msk     (0x1UL << RCC_APB2SMENR_SYSCFGSMEN_Pos) /*!< 0x00000001 */
3830 #define RCC_APB2SMENR_SYSCFGSMEN         RCC_APB2SMENR_SYSCFGSMEN_Msk          /*!< SYSCFG clock enabled in sleep mode */
3831 #define RCC_APB2SMENR_TIM21SMEN_Pos      (2U)
3832 #define RCC_APB2SMENR_TIM21SMEN_Msk      (0x1UL << RCC_APB2SMENR_TIM21SMEN_Pos) /*!< 0x00000004 */
3833 #define RCC_APB2SMENR_TIM21SMEN          RCC_APB2SMENR_TIM21SMEN_Msk           /*!< TIM21 clock enabled in sleep mode */
3834 #define RCC_APB2SMENR_TIM22SMEN_Pos      (5U)
3835 #define RCC_APB2SMENR_TIM22SMEN_Msk      (0x1UL << RCC_APB2SMENR_TIM22SMEN_Pos) /*!< 0x00000020 */
3836 #define RCC_APB2SMENR_TIM22SMEN          RCC_APB2SMENR_TIM22SMEN_Msk           /*!< TIM22 clock enabled in sleep mode */
3837 #define RCC_APB2SMENR_ADCSMEN_Pos        (9U)
3838 #define RCC_APB2SMENR_ADCSMEN_Msk        (0x1UL << RCC_APB2SMENR_ADCSMEN_Pos)   /*!< 0x00000200 */
3839 #define RCC_APB2SMENR_ADCSMEN            RCC_APB2SMENR_ADCSMEN_Msk             /*!< ADC1 clock enabled in sleep mode */
3840 #define RCC_APB2SMENR_SPI1SMEN_Pos       (12U)
3841 #define RCC_APB2SMENR_SPI1SMEN_Msk       (0x1UL << RCC_APB2SMENR_SPI1SMEN_Pos)  /*!< 0x00001000 */
3842 #define RCC_APB2SMENR_SPI1SMEN           RCC_APB2SMENR_SPI1SMEN_Msk            /*!< SPI1 clock enabled in sleep mode */
3843 #define RCC_APB2SMENR_USART1SMEN_Pos     (14U)
3844 #define RCC_APB2SMENR_USART1SMEN_Msk     (0x1UL << RCC_APB2SMENR_USART1SMEN_Pos) /*!< 0x00004000 */
3845 #define RCC_APB2SMENR_USART1SMEN         RCC_APB2SMENR_USART1SMEN_Msk          /*!< USART1 clock enabled in sleep mode */
3846 #define RCC_APB2SMENR_DBGSMEN_Pos        (22U)
3847 #define RCC_APB2SMENR_DBGSMEN_Msk        (0x1UL << RCC_APB2SMENR_DBGSMEN_Pos)   /*!< 0x00400000 */
3848 #define RCC_APB2SMENR_DBGSMEN            RCC_APB2SMENR_DBGSMEN_Msk             /*!< DBGMCU clock enabled in sleep mode */
3849 
3850 /* Reference defines */
3851 #define RCC_APB2SMENR_ADC1SMEN              RCC_APB2SMENR_ADCSMEN         /*!< ADC1 clock enabled in sleep mode */
3852 #define RCC_APB2SMENR_DBGMCUSMEN            RCC_APB2SMENR_DBGSMEN         /*!< DBGMCU clock enabled in sleep mode */
3853 
3854 /*****************  Bit definition for RCC_APB1SMENR register  ******************/
3855 #define RCC_APB1SMENR_TIM2SMEN_Pos       (0U)
3856 #define RCC_APB1SMENR_TIM2SMEN_Msk       (0x1UL << RCC_APB1SMENR_TIM2SMEN_Pos)  /*!< 0x00000001 */
3857 #define RCC_APB1SMENR_TIM2SMEN           RCC_APB1SMENR_TIM2SMEN_Msk            /*!< Timer 2 clock enabled in sleep mode */
3858 #define RCC_APB1SMENR_TIM6SMEN_Pos       (4U)
3859 #define RCC_APB1SMENR_TIM6SMEN_Msk       (0x1UL << RCC_APB1SMENR_TIM6SMEN_Pos)  /*!< 0x00000010 */
3860 #define RCC_APB1SMENR_TIM6SMEN           RCC_APB1SMENR_TIM6SMEN_Msk            /*!< Timer 6 clock enabled in sleep mode */
3861 #define RCC_APB1SMENR_WWDGSMEN_Pos       (11U)
3862 #define RCC_APB1SMENR_WWDGSMEN_Msk       (0x1UL << RCC_APB1SMENR_WWDGSMEN_Pos)  /*!< 0x00000800 */
3863 #define RCC_APB1SMENR_WWDGSMEN           RCC_APB1SMENR_WWDGSMEN_Msk            /*!< Window Watchdog clock enabled in sleep mode */
3864 #define RCC_APB1SMENR_SPI2SMEN_Pos       (14U)
3865 #define RCC_APB1SMENR_SPI2SMEN_Msk       (0x1UL << RCC_APB1SMENR_SPI2SMEN_Pos)  /*!< 0x00004000 */
3866 #define RCC_APB1SMENR_SPI2SMEN           RCC_APB1SMENR_SPI2SMEN_Msk            /*!< SPI2 clock enabled in sleep mode */
3867 #define RCC_APB1SMENR_USART2SMEN_Pos     (17U)
3868 #define RCC_APB1SMENR_USART2SMEN_Msk     (0x1UL << RCC_APB1SMENR_USART2SMEN_Pos) /*!< 0x00020000 */
3869 #define RCC_APB1SMENR_USART2SMEN         RCC_APB1SMENR_USART2SMEN_Msk          /*!< USART2 clock enabled in sleep mode */
3870 #define RCC_APB1SMENR_LPUART1SMEN_Pos    (18U)
3871 #define RCC_APB1SMENR_LPUART1SMEN_Msk    (0x1UL << RCC_APB1SMENR_LPUART1SMEN_Pos) /*!< 0x00040000 */
3872 #define RCC_APB1SMENR_LPUART1SMEN        RCC_APB1SMENR_LPUART1SMEN_Msk         /*!< LPUART1 clock enabled in sleep mode */
3873 #define RCC_APB1SMENR_I2C1SMEN_Pos       (21U)
3874 #define RCC_APB1SMENR_I2C1SMEN_Msk       (0x1UL << RCC_APB1SMENR_I2C1SMEN_Pos)  /*!< 0x00200000 */
3875 #define RCC_APB1SMENR_I2C1SMEN           RCC_APB1SMENR_I2C1SMEN_Msk            /*!< I2C1 clock enabled in sleep mode */
3876 #define RCC_APB1SMENR_I2C2SMEN_Pos       (22U)
3877 #define RCC_APB1SMENR_I2C2SMEN_Msk       (0x1UL << RCC_APB1SMENR_I2C2SMEN_Pos)  /*!< 0x00400000 */
3878 #define RCC_APB1SMENR_I2C2SMEN           RCC_APB1SMENR_I2C2SMEN_Msk            /*!< I2C2 clock enabled in sleep mode */
3879 #define RCC_APB1SMENR_PWRSMEN_Pos        (28U)
3880 #define RCC_APB1SMENR_PWRSMEN_Msk        (0x1UL << RCC_APB1SMENR_PWRSMEN_Pos)   /*!< 0x10000000 */
3881 #define RCC_APB1SMENR_PWRSMEN            RCC_APB1SMENR_PWRSMEN_Msk             /*!< PWR clock enabled in sleep mode */
3882 #define RCC_APB1SMENR_LPTIM1SMEN_Pos     (31U)
3883 #define RCC_APB1SMENR_LPTIM1SMEN_Msk     (0x1UL << RCC_APB1SMENR_LPTIM1SMEN_Pos) /*!< 0x80000000 */
3884 #define RCC_APB1SMENR_LPTIM1SMEN         RCC_APB1SMENR_LPTIM1SMEN_Msk          /*!< LPTIM1 clock enabled in sleep mode */
3885 
3886 /*******************  Bit definition for RCC_CCIPR register  *******************/
3887 /*!< USART1 Clock source selection */
3888 #define RCC_CCIPR_USART1SEL_Pos          (0U)
3889 #define RCC_CCIPR_USART1SEL_Msk          (0x3UL << RCC_CCIPR_USART1SEL_Pos)     /*!< 0x00000003 */
3890 #define RCC_CCIPR_USART1SEL              RCC_CCIPR_USART1SEL_Msk               /*!< USART1SEL[1:0] bits */
3891 #define RCC_CCIPR_USART1SEL_0            (0x1UL << RCC_CCIPR_USART1SEL_Pos)     /*!< 0x00000001 */
3892 #define RCC_CCIPR_USART1SEL_1            (0x2UL << RCC_CCIPR_USART1SEL_Pos)     /*!< 0x00000002 */
3893 
3894 /*!< USART2 Clock source selection */
3895 #define RCC_CCIPR_USART2SEL_Pos          (2U)
3896 #define RCC_CCIPR_USART2SEL_Msk          (0x3UL << RCC_CCIPR_USART2SEL_Pos)     /*!< 0x0000000C */
3897 #define RCC_CCIPR_USART2SEL              RCC_CCIPR_USART2SEL_Msk               /*!< USART2SEL[1:0] bits */
3898 #define RCC_CCIPR_USART2SEL_0            (0x1UL << RCC_CCIPR_USART2SEL_Pos)     /*!< 0x00000004 */
3899 #define RCC_CCIPR_USART2SEL_1            (0x2UL << RCC_CCIPR_USART2SEL_Pos)     /*!< 0x00000008 */
3900 
3901 /*!< LPUART1 Clock source selection */
3902 #define RCC_CCIPR_LPUART1SEL_Pos         (10U)
3903 #define RCC_CCIPR_LPUART1SEL_Msk         (0x3UL << RCC_CCIPR_LPUART1SEL_Pos)    /*!< 0x00000C00 */
3904 #define RCC_CCIPR_LPUART1SEL             RCC_CCIPR_LPUART1SEL_Msk              /*!< LPUART1SEL[1:0] bits */
3905 #define RCC_CCIPR_LPUART1SEL_0           (0x1UL << RCC_CCIPR_LPUART1SEL_Pos)    /*!< 0x0000400 */
3906 #define RCC_CCIPR_LPUART1SEL_1           (0x2UL << RCC_CCIPR_LPUART1SEL_Pos)    /*!< 0x0000800 */
3907 
3908 /*!< I2C1 Clock source selection */
3909 #define RCC_CCIPR_I2C1SEL_Pos            (12U)
3910 #define RCC_CCIPR_I2C1SEL_Msk            (0x3UL << RCC_CCIPR_I2C1SEL_Pos)       /*!< 0x00003000 */
3911 #define RCC_CCIPR_I2C1SEL                RCC_CCIPR_I2C1SEL_Msk                 /*!< I2C1SEL [1:0] bits */
3912 #define RCC_CCIPR_I2C1SEL_0              (0x1UL << RCC_CCIPR_I2C1SEL_Pos)       /*!< 0x00001000 */
3913 #define RCC_CCIPR_I2C1SEL_1              (0x2UL << RCC_CCIPR_I2C1SEL_Pos)       /*!< 0x00002000 */
3914 
3915 
3916 /*!< LPTIM1 Clock source selection */
3917 #define RCC_CCIPR_LPTIM1SEL_Pos          (18U)
3918 #define RCC_CCIPR_LPTIM1SEL_Msk          (0x3UL << RCC_CCIPR_LPTIM1SEL_Pos)     /*!< 0x000C0000 */
3919 #define RCC_CCIPR_LPTIM1SEL              RCC_CCIPR_LPTIM1SEL_Msk               /*!< LPTIM1SEL [1:0] bits */
3920 #define RCC_CCIPR_LPTIM1SEL_0            (0x1UL << RCC_CCIPR_LPTIM1SEL_Pos)     /*!< 0x00040000 */
3921 #define RCC_CCIPR_LPTIM1SEL_1            (0x2UL << RCC_CCIPR_LPTIM1SEL_Pos)     /*!< 0x00080000 */
3922 
3923 /*******************  Bit definition for RCC_CSR register  *******************/
3924 #define RCC_CSR_LSION_Pos                (0U)
3925 #define RCC_CSR_LSION_Msk                (0x1UL << RCC_CSR_LSION_Pos)           /*!< 0x00000001 */
3926 #define RCC_CSR_LSION                    RCC_CSR_LSION_Msk                     /*!< Internal Low Speed oscillator enable */
3927 #define RCC_CSR_LSIRDY_Pos               (1U)
3928 #define RCC_CSR_LSIRDY_Msk               (0x1UL << RCC_CSR_LSIRDY_Pos)          /*!< 0x00000002 */
3929 #define RCC_CSR_LSIRDY                   RCC_CSR_LSIRDY_Msk                    /*!< Internal Low Speed oscillator Ready */
3930 
3931 #define RCC_CSR_LSEON_Pos                (8U)
3932 #define RCC_CSR_LSEON_Msk                (0x1UL << RCC_CSR_LSEON_Pos)           /*!< 0x00000100 */
3933 #define RCC_CSR_LSEON                    RCC_CSR_LSEON_Msk                     /*!< External Low Speed oscillator enable */
3934 #define RCC_CSR_LSERDY_Pos               (9U)
3935 #define RCC_CSR_LSERDY_Msk               (0x1UL << RCC_CSR_LSERDY_Pos)          /*!< 0x00000200 */
3936 #define RCC_CSR_LSERDY                   RCC_CSR_LSERDY_Msk                    /*!< External Low Speed oscillator Ready */
3937 #define RCC_CSR_LSEBYP_Pos               (10U)
3938 #define RCC_CSR_LSEBYP_Msk               (0x1UL << RCC_CSR_LSEBYP_Pos)          /*!< 0x00000400 */
3939 #define RCC_CSR_LSEBYP                   RCC_CSR_LSEBYP_Msk                    /*!< External Low Speed oscillator Bypass */
3940 
3941 #define RCC_CSR_LSEDRV_Pos               (11U)
3942 #define RCC_CSR_LSEDRV_Msk               (0x3UL << RCC_CSR_LSEDRV_Pos)          /*!< 0x00001800 */
3943 #define RCC_CSR_LSEDRV                   RCC_CSR_LSEDRV_Msk                    /*!< LSEDRV[1:0] bits (LSE Osc. drive capability) */
3944 #define RCC_CSR_LSEDRV_0                 (0x1UL << RCC_CSR_LSEDRV_Pos)          /*!< 0x00000800 */
3945 #define RCC_CSR_LSEDRV_1                 (0x2UL << RCC_CSR_LSEDRV_Pos)          /*!< 0x00001000 */
3946 
3947 #define RCC_CSR_LSECSSON_Pos             (13U)
3948 #define RCC_CSR_LSECSSON_Msk             (0x1UL << RCC_CSR_LSECSSON_Pos)        /*!< 0x00002000 */
3949 #define RCC_CSR_LSECSSON                 RCC_CSR_LSECSSON_Msk                  /*!< External Low Speed oscillator CSS Enable */
3950 #define RCC_CSR_LSECSSD_Pos              (14U)
3951 #define RCC_CSR_LSECSSD_Msk              (0x1UL << RCC_CSR_LSECSSD_Pos)         /*!< 0x00004000 */
3952 #define RCC_CSR_LSECSSD                  RCC_CSR_LSECSSD_Msk                   /*!< External Low Speed oscillator CSS Detected */
3953 
3954 /*!< RTC configuration */
3955 #define RCC_CSR_RTCSEL_Pos               (16U)
3956 #define RCC_CSR_RTCSEL_Msk               (0x3UL << RCC_CSR_RTCSEL_Pos)          /*!< 0x00030000 */
3957 #define RCC_CSR_RTCSEL                   RCC_CSR_RTCSEL_Msk                    /*!< RTCSEL[1:0] bits (RTC clock source selection) */
3958 #define RCC_CSR_RTCSEL_0                 (0x1UL << RCC_CSR_RTCSEL_Pos)          /*!< 0x00010000 */
3959 #define RCC_CSR_RTCSEL_1                 (0x2UL << RCC_CSR_RTCSEL_Pos)          /*!< 0x00020000 */
3960 
3961 #define RCC_CSR_RTCSEL_NOCLOCK               (0x00000000U)                     /*!< No clock */
3962 #define RCC_CSR_RTCSEL_LSE_Pos           (16U)
3963 #define RCC_CSR_RTCSEL_LSE_Msk           (0x1UL << RCC_CSR_RTCSEL_LSE_Pos)      /*!< 0x00010000 */
3964 #define RCC_CSR_RTCSEL_LSE               RCC_CSR_RTCSEL_LSE_Msk                /*!< LSE oscillator clock used as RTC clock */
3965 #define RCC_CSR_RTCSEL_LSI_Pos           (17U)
3966 #define RCC_CSR_RTCSEL_LSI_Msk           (0x1UL << RCC_CSR_RTCSEL_LSI_Pos)      /*!< 0x00020000 */
3967 #define RCC_CSR_RTCSEL_LSI               RCC_CSR_RTCSEL_LSI_Msk                /*!< LSI oscillator clock used as RTC clock */
3968 #define RCC_CSR_RTCSEL_HSE_Pos           (16U)
3969 #define RCC_CSR_RTCSEL_HSE_Msk           (0x3UL << RCC_CSR_RTCSEL_HSE_Pos)      /*!< 0x00030000 */
3970 #define RCC_CSR_RTCSEL_HSE               RCC_CSR_RTCSEL_HSE_Msk                /*!< HSE oscillator clock used as RTC clock */
3971 
3972 #define RCC_CSR_RTCEN_Pos                (18U)
3973 #define RCC_CSR_RTCEN_Msk                (0x1UL << RCC_CSR_RTCEN_Pos)           /*!< 0x00040000 */
3974 #define RCC_CSR_RTCEN                    RCC_CSR_RTCEN_Msk                     /*!< RTC clock enable */
3975 #define RCC_CSR_RTCRST_Pos               (19U)
3976 #define RCC_CSR_RTCRST_Msk               (0x1UL << RCC_CSR_RTCRST_Pos)          /*!< 0x00080000 */
3977 #define RCC_CSR_RTCRST                   RCC_CSR_RTCRST_Msk                    /*!< RTC software reset  */
3978 
3979 #define RCC_CSR_RMVF_Pos                 (23U)
3980 #define RCC_CSR_RMVF_Msk                 (0x1UL << RCC_CSR_RMVF_Pos)            /*!< 0x00800000 */
3981 #define RCC_CSR_RMVF                     RCC_CSR_RMVF_Msk                      /*!< Remove reset flag */
3982 #define RCC_CSR_FWRSTF_Pos               (24U)
3983 #define RCC_CSR_FWRSTF_Msk               (0x1UL << RCC_CSR_FWRSTF_Pos)          /*!< 0x01000000 */
3984 #define RCC_CSR_FWRSTF                   RCC_CSR_FWRSTF_Msk                    /*!< Mifare Firewall reset flag */
3985 #define RCC_CSR_OBLRSTF_Pos              (25U)
3986 #define RCC_CSR_OBLRSTF_Msk              (0x1UL << RCC_CSR_OBLRSTF_Pos)         /*!< 0x02000000 */
3987 #define RCC_CSR_OBLRSTF                  RCC_CSR_OBLRSTF_Msk                   /*!< OBL reset flag */
3988 #define RCC_CSR_PINRSTF_Pos              (26U)
3989 #define RCC_CSR_PINRSTF_Msk              (0x1UL << RCC_CSR_PINRSTF_Pos)         /*!< 0x04000000 */
3990 #define RCC_CSR_PINRSTF                  RCC_CSR_PINRSTF_Msk                   /*!< PIN reset flag */
3991 #define RCC_CSR_PORRSTF_Pos              (27U)
3992 #define RCC_CSR_PORRSTF_Msk              (0x1UL << RCC_CSR_PORRSTF_Pos)         /*!< 0x08000000 */
3993 #define RCC_CSR_PORRSTF                  RCC_CSR_PORRSTF_Msk                   /*!< POR/PDR reset flag */
3994 #define RCC_CSR_SFTRSTF_Pos              (28U)
3995 #define RCC_CSR_SFTRSTF_Msk              (0x1UL << RCC_CSR_SFTRSTF_Pos)         /*!< 0x10000000 */
3996 #define RCC_CSR_SFTRSTF                  RCC_CSR_SFTRSTF_Msk                   /*!< Software Reset flag */
3997 #define RCC_CSR_IWDGRSTF_Pos             (29U)
3998 #define RCC_CSR_IWDGRSTF_Msk             (0x1UL << RCC_CSR_IWDGRSTF_Pos)        /*!< 0x20000000 */
3999 #define RCC_CSR_IWDGRSTF                 RCC_CSR_IWDGRSTF_Msk                  /*!< Independent Watchdog reset flag */
4000 #define RCC_CSR_WWDGRSTF_Pos             (30U)
4001 #define RCC_CSR_WWDGRSTF_Msk             (0x1UL << RCC_CSR_WWDGRSTF_Pos)        /*!< 0x40000000 */
4002 #define RCC_CSR_WWDGRSTF                 RCC_CSR_WWDGRSTF_Msk                  /*!< Window watchdog reset flag */
4003 #define RCC_CSR_LPWRRSTF_Pos             (31U)
4004 #define RCC_CSR_LPWRRSTF_Msk             (0x1UL << RCC_CSR_LPWRRSTF_Pos)        /*!< 0x80000000 */
4005 #define RCC_CSR_LPWRRSTF                 RCC_CSR_LPWRRSTF_Msk                  /*!< Low-Power reset flag */
4006 
4007 /* Reference defines */
4008 #define RCC_CSR_OBL                         RCC_CSR_OBLRSTF               /*!< OBL reset flag */
4009 
4010 
4011 /******************************************************************************/
4012 /*                                                                            */
4013 /*                           Real-Time Clock (RTC)                            */
4014 /*                                                                            */
4015 /******************************************************************************/
4016 /*
4017 * @brief Specific device feature definitions
4018 */
4019 #define RTC_TAMPER1_SUPPORT
4020 #define RTC_TAMPER2_SUPPORT
4021 #define RTC_WAKEUP_SUPPORT
4022 #define RTC_BACKUP_SUPPORT
4023 
4024 /********************  Bits definition for RTC_TR register  *******************/
4025 #define RTC_TR_PM_Pos                  (22U)
4026 #define RTC_TR_PM_Msk                  (0x1UL << RTC_TR_PM_Pos)                 /*!< 0x00400000 */
4027 #define RTC_TR_PM                      RTC_TR_PM_Msk                           /*!<  */
4028 #define RTC_TR_HT_Pos                  (20U)
4029 #define RTC_TR_HT_Msk                  (0x3UL << RTC_TR_HT_Pos)                 /*!< 0x00300000 */
4030 #define RTC_TR_HT                      RTC_TR_HT_Msk                           /*!<  */
4031 #define RTC_TR_HT_0                    (0x1UL << RTC_TR_HT_Pos)                 /*!< 0x00100000 */
4032 #define RTC_TR_HT_1                    (0x2UL << RTC_TR_HT_Pos)                 /*!< 0x00200000 */
4033 #define RTC_TR_HU_Pos                  (16U)
4034 #define RTC_TR_HU_Msk                  (0xFUL << RTC_TR_HU_Pos)                 /*!< 0x000F0000 */
4035 #define RTC_TR_HU                      RTC_TR_HU_Msk                           /*!<  */
4036 #define RTC_TR_HU_0                    (0x1UL << RTC_TR_HU_Pos)                 /*!< 0x00010000 */
4037 #define RTC_TR_HU_1                    (0x2UL << RTC_TR_HU_Pos)                 /*!< 0x00020000 */
4038 #define RTC_TR_HU_2                    (0x4UL << RTC_TR_HU_Pos)                 /*!< 0x00040000 */
4039 #define RTC_TR_HU_3                    (0x8UL << RTC_TR_HU_Pos)                 /*!< 0x00080000 */
4040 #define RTC_TR_MNT_Pos                 (12U)
4041 #define RTC_TR_MNT_Msk                 (0x7UL << RTC_TR_MNT_Pos)                /*!< 0x00007000 */
4042 #define RTC_TR_MNT                     RTC_TR_MNT_Msk                          /*!<  */
4043 #define RTC_TR_MNT_0                   (0x1UL << RTC_TR_MNT_Pos)                /*!< 0x00001000 */
4044 #define RTC_TR_MNT_1                   (0x2UL << RTC_TR_MNT_Pos)                /*!< 0x00002000 */
4045 #define RTC_TR_MNT_2                   (0x4UL << RTC_TR_MNT_Pos)                /*!< 0x00004000 */
4046 #define RTC_TR_MNU_Pos                 (8U)
4047 #define RTC_TR_MNU_Msk                 (0xFUL << RTC_TR_MNU_Pos)                /*!< 0x00000F00 */
4048 #define RTC_TR_MNU                     RTC_TR_MNU_Msk                          /*!<  */
4049 #define RTC_TR_MNU_0                   (0x1UL << RTC_TR_MNU_Pos)                /*!< 0x00000100 */
4050 #define RTC_TR_MNU_1                   (0x2UL << RTC_TR_MNU_Pos)                /*!< 0x00000200 */
4051 #define RTC_TR_MNU_2                   (0x4UL << RTC_TR_MNU_Pos)                /*!< 0x00000400 */
4052 #define RTC_TR_MNU_3                   (0x8UL << RTC_TR_MNU_Pos)                /*!< 0x00000800 */
4053 #define RTC_TR_ST_Pos                  (4U)
4054 #define RTC_TR_ST_Msk                  (0x7UL << RTC_TR_ST_Pos)                 /*!< 0x00000070 */
4055 #define RTC_TR_ST                      RTC_TR_ST_Msk                           /*!<  */
4056 #define RTC_TR_ST_0                    (0x1UL << RTC_TR_ST_Pos)                 /*!< 0x00000010 */
4057 #define RTC_TR_ST_1                    (0x2UL << RTC_TR_ST_Pos)                 /*!< 0x00000020 */
4058 #define RTC_TR_ST_2                    (0x4UL << RTC_TR_ST_Pos)                 /*!< 0x00000040 */
4059 #define RTC_TR_SU_Pos                  (0U)
4060 #define RTC_TR_SU_Msk                  (0xFUL << RTC_TR_SU_Pos)                 /*!< 0x0000000F */
4061 #define RTC_TR_SU                      RTC_TR_SU_Msk                           /*!<  */
4062 #define RTC_TR_SU_0                    (0x1UL << RTC_TR_SU_Pos)                 /*!< 0x00000001 */
4063 #define RTC_TR_SU_1                    (0x2UL << RTC_TR_SU_Pos)                 /*!< 0x00000002 */
4064 #define RTC_TR_SU_2                    (0x4UL << RTC_TR_SU_Pos)                 /*!< 0x00000004 */
4065 #define RTC_TR_SU_3                    (0x8UL << RTC_TR_SU_Pos)                 /*!< 0x00000008 */
4066 
4067 /********************  Bits definition for RTC_DR register  *******************/
4068 #define RTC_DR_YT_Pos                  (20U)
4069 #define RTC_DR_YT_Msk                  (0xFUL << RTC_DR_YT_Pos)                 /*!< 0x00F00000 */
4070 #define RTC_DR_YT                      RTC_DR_YT_Msk                           /*!<  */
4071 #define RTC_DR_YT_0                    (0x1UL << RTC_DR_YT_Pos)                 /*!< 0x00100000 */
4072 #define RTC_DR_YT_1                    (0x2UL << RTC_DR_YT_Pos)                 /*!< 0x00200000 */
4073 #define RTC_DR_YT_2                    (0x4UL << RTC_DR_YT_Pos)                 /*!< 0x00400000 */
4074 #define RTC_DR_YT_3                    (0x8UL << RTC_DR_YT_Pos)                 /*!< 0x00800000 */
4075 #define RTC_DR_YU_Pos                  (16U)
4076 #define RTC_DR_YU_Msk                  (0xFUL << RTC_DR_YU_Pos)                 /*!< 0x000F0000 */
4077 #define RTC_DR_YU                      RTC_DR_YU_Msk                           /*!<  */
4078 #define RTC_DR_YU_0                    (0x1UL << RTC_DR_YU_Pos)                 /*!< 0x00010000 */
4079 #define RTC_DR_YU_1                    (0x2UL << RTC_DR_YU_Pos)                 /*!< 0x00020000 */
4080 #define RTC_DR_YU_2                    (0x4UL << RTC_DR_YU_Pos)                 /*!< 0x00040000 */
4081 #define RTC_DR_YU_3                    (0x8UL << RTC_DR_YU_Pos)                 /*!< 0x00080000 */
4082 #define RTC_DR_WDU_Pos                 (13U)
4083 #define RTC_DR_WDU_Msk                 (0x7UL << RTC_DR_WDU_Pos)                /*!< 0x0000E000 */
4084 #define RTC_DR_WDU                     RTC_DR_WDU_Msk                          /*!<  */
4085 #define RTC_DR_WDU_0                   (0x1UL << RTC_DR_WDU_Pos)                /*!< 0x00002000 */
4086 #define RTC_DR_WDU_1                   (0x2UL << RTC_DR_WDU_Pos)                /*!< 0x00004000 */
4087 #define RTC_DR_WDU_2                   (0x4UL << RTC_DR_WDU_Pos)                /*!< 0x00008000 */
4088 #define RTC_DR_MT_Pos                  (12U)
4089 #define RTC_DR_MT_Msk                  (0x1UL << RTC_DR_MT_Pos)                 /*!< 0x00001000 */
4090 #define RTC_DR_MT                      RTC_DR_MT_Msk                           /*!<  */
4091 #define RTC_DR_MU_Pos                  (8U)
4092 #define RTC_DR_MU_Msk                  (0xFUL << RTC_DR_MU_Pos)                 /*!< 0x00000F00 */
4093 #define RTC_DR_MU                      RTC_DR_MU_Msk                           /*!<  */
4094 #define RTC_DR_MU_0                    (0x1UL << RTC_DR_MU_Pos)                 /*!< 0x00000100 */
4095 #define RTC_DR_MU_1                    (0x2UL << RTC_DR_MU_Pos)                 /*!< 0x00000200 */
4096 #define RTC_DR_MU_2                    (0x4UL << RTC_DR_MU_Pos)                 /*!< 0x00000400 */
4097 #define RTC_DR_MU_3                    (0x8UL << RTC_DR_MU_Pos)                 /*!< 0x00000800 */
4098 #define RTC_DR_DT_Pos                  (4U)
4099 #define RTC_DR_DT_Msk                  (0x3UL << RTC_DR_DT_Pos)                 /*!< 0x00000030 */
4100 #define RTC_DR_DT                      RTC_DR_DT_Msk                           /*!<  */
4101 #define RTC_DR_DT_0                    (0x1UL << RTC_DR_DT_Pos)                 /*!< 0x00000010 */
4102 #define RTC_DR_DT_1                    (0x2UL << RTC_DR_DT_Pos)                 /*!< 0x00000020 */
4103 #define RTC_DR_DU_Pos                  (0U)
4104 #define RTC_DR_DU_Msk                  (0xFUL << RTC_DR_DU_Pos)                 /*!< 0x0000000F */
4105 #define RTC_DR_DU                      RTC_DR_DU_Msk                           /*!<  */
4106 #define RTC_DR_DU_0                    (0x1UL << RTC_DR_DU_Pos)                 /*!< 0x00000001 */
4107 #define RTC_DR_DU_1                    (0x2UL << RTC_DR_DU_Pos)                 /*!< 0x00000002 */
4108 #define RTC_DR_DU_2                    (0x4UL << RTC_DR_DU_Pos)                 /*!< 0x00000004 */
4109 #define RTC_DR_DU_3                    (0x8UL << RTC_DR_DU_Pos)                 /*!< 0x00000008 */
4110 
4111 /********************  Bits definition for RTC_CR register  *******************/
4112 #define RTC_CR_COE_Pos                 (23U)
4113 #define RTC_CR_COE_Msk                 (0x1UL << RTC_CR_COE_Pos)                /*!< 0x00800000 */
4114 #define RTC_CR_COE                     RTC_CR_COE_Msk                          /*!<  */
4115 #define RTC_CR_OSEL_Pos                (21U)
4116 #define RTC_CR_OSEL_Msk                (0x3UL << RTC_CR_OSEL_Pos)               /*!< 0x00600000 */
4117 #define RTC_CR_OSEL                    RTC_CR_OSEL_Msk                         /*!<  */
4118 #define RTC_CR_OSEL_0                  (0x1UL << RTC_CR_OSEL_Pos)               /*!< 0x00200000 */
4119 #define RTC_CR_OSEL_1                  (0x2UL << RTC_CR_OSEL_Pos)               /*!< 0x00400000 */
4120 #define RTC_CR_POL_Pos                 (20U)
4121 #define RTC_CR_POL_Msk                 (0x1UL << RTC_CR_POL_Pos)                /*!< 0x00100000 */
4122 #define RTC_CR_POL                     RTC_CR_POL_Msk                          /*!<  */
4123 #define RTC_CR_COSEL_Pos               (19U)
4124 #define RTC_CR_COSEL_Msk               (0x1UL << RTC_CR_COSEL_Pos)              /*!< 0x00080000 */
4125 #define RTC_CR_COSEL                   RTC_CR_COSEL_Msk                        /*!<  */
4126 #define RTC_CR_BKP_Pos                 (18U)
4127 #define RTC_CR_BKP_Msk                 (0x1UL << RTC_CR_BKP_Pos)                /*!< 0x00040000 */
4128 #define RTC_CR_BKP                     RTC_CR_BKP_Msk                          /*!<  */
4129 #define RTC_CR_SUB1H_Pos               (17U)
4130 #define RTC_CR_SUB1H_Msk               (0x1UL << RTC_CR_SUB1H_Pos)              /*!< 0x00020000 */
4131 #define RTC_CR_SUB1H                   RTC_CR_SUB1H_Msk                        /*!<  */
4132 #define RTC_CR_ADD1H_Pos               (16U)
4133 #define RTC_CR_ADD1H_Msk               (0x1UL << RTC_CR_ADD1H_Pos)              /*!< 0x00010000 */
4134 #define RTC_CR_ADD1H                   RTC_CR_ADD1H_Msk                        /*!<  */
4135 #define RTC_CR_TSIE_Pos                (15U)
4136 #define RTC_CR_TSIE_Msk                (0x1UL << RTC_CR_TSIE_Pos)               /*!< 0x00008000 */
4137 #define RTC_CR_TSIE                    RTC_CR_TSIE_Msk                         /*!<  */
4138 #define RTC_CR_WUTIE_Pos               (14U)
4139 #define RTC_CR_WUTIE_Msk               (0x1UL << RTC_CR_WUTIE_Pos)              /*!< 0x00004000 */
4140 #define RTC_CR_WUTIE                   RTC_CR_WUTIE_Msk                        /*!<  */
4141 #define RTC_CR_ALRBIE_Pos              (13U)
4142 #define RTC_CR_ALRBIE_Msk              (0x1UL << RTC_CR_ALRBIE_Pos)             /*!< 0x00002000 */
4143 #define RTC_CR_ALRBIE                  RTC_CR_ALRBIE_Msk                       /*!<  */
4144 #define RTC_CR_ALRAIE_Pos              (12U)
4145 #define RTC_CR_ALRAIE_Msk              (0x1UL << RTC_CR_ALRAIE_Pos)             /*!< 0x00001000 */
4146 #define RTC_CR_ALRAIE                  RTC_CR_ALRAIE_Msk                       /*!<  */
4147 #define RTC_CR_TSE_Pos                 (11U)
4148 #define RTC_CR_TSE_Msk                 (0x1UL << RTC_CR_TSE_Pos)                /*!< 0x00000800 */
4149 #define RTC_CR_TSE                     RTC_CR_TSE_Msk                          /*!<  */
4150 #define RTC_CR_WUTE_Pos                (10U)
4151 #define RTC_CR_WUTE_Msk                (0x1UL << RTC_CR_WUTE_Pos)               /*!< 0x00000400 */
4152 #define RTC_CR_WUTE                    RTC_CR_WUTE_Msk                         /*!<  */
4153 #define RTC_CR_ALRBE_Pos               (9U)
4154 #define RTC_CR_ALRBE_Msk               (0x1UL << RTC_CR_ALRBE_Pos)              /*!< 0x00000200 */
4155 #define RTC_CR_ALRBE                   RTC_CR_ALRBE_Msk                        /*!<  */
4156 #define RTC_CR_ALRAE_Pos               (8U)
4157 #define RTC_CR_ALRAE_Msk               (0x1UL << RTC_CR_ALRAE_Pos)              /*!< 0x00000100 */
4158 #define RTC_CR_ALRAE                   RTC_CR_ALRAE_Msk                        /*!<  */
4159 #define RTC_CR_FMT_Pos                 (6U)
4160 #define RTC_CR_FMT_Msk                 (0x1UL << RTC_CR_FMT_Pos)                /*!< 0x00000040 */
4161 #define RTC_CR_FMT                     RTC_CR_FMT_Msk                          /*!<  */
4162 #define RTC_CR_BYPSHAD_Pos             (5U)
4163 #define RTC_CR_BYPSHAD_Msk             (0x1UL << RTC_CR_BYPSHAD_Pos)            /*!< 0x00000020 */
4164 #define RTC_CR_BYPSHAD                 RTC_CR_BYPSHAD_Msk                      /*!<  */
4165 #define RTC_CR_REFCKON_Pos             (4U)
4166 #define RTC_CR_REFCKON_Msk             (0x1UL << RTC_CR_REFCKON_Pos)            /*!< 0x00000010 */
4167 #define RTC_CR_REFCKON                 RTC_CR_REFCKON_Msk                      /*!<  */
4168 #define RTC_CR_TSEDGE_Pos              (3U)
4169 #define RTC_CR_TSEDGE_Msk              (0x1UL << RTC_CR_TSEDGE_Pos)             /*!< 0x00000008 */
4170 #define RTC_CR_TSEDGE                  RTC_CR_TSEDGE_Msk                       /*!<  */
4171 #define RTC_CR_WUCKSEL_Pos             (0U)
4172 #define RTC_CR_WUCKSEL_Msk             (0x7UL << RTC_CR_WUCKSEL_Pos)            /*!< 0x00000007 */
4173 #define RTC_CR_WUCKSEL                 RTC_CR_WUCKSEL_Msk                      /*!<  */
4174 #define RTC_CR_WUCKSEL_0               (0x1UL << RTC_CR_WUCKSEL_Pos)            /*!< 0x00000001 */
4175 #define RTC_CR_WUCKSEL_1               (0x2UL << RTC_CR_WUCKSEL_Pos)            /*!< 0x00000002 */
4176 #define RTC_CR_WUCKSEL_2               (0x4UL << RTC_CR_WUCKSEL_Pos)            /*!< 0x00000004 */
4177 
4178 /********************  Bits definition for RTC_ISR register  ******************/
4179 #define RTC_ISR_RECALPF_Pos            (16U)
4180 #define RTC_ISR_RECALPF_Msk            (0x1UL << RTC_ISR_RECALPF_Pos)           /*!< 0x00010000 */
4181 #define RTC_ISR_RECALPF                RTC_ISR_RECALPF_Msk                     /*!<  */
4182 #define RTC_ISR_TAMP2F_Pos             (14U)
4183 #define RTC_ISR_TAMP2F_Msk             (0x1UL << RTC_ISR_TAMP2F_Pos)            /*!< 0x00004000 */
4184 #define RTC_ISR_TAMP2F                 RTC_ISR_TAMP2F_Msk                      /*!<  */
4185 #define RTC_ISR_TAMP1F_Pos             (13U)
4186 #define RTC_ISR_TAMP1F_Msk             (0x1UL << RTC_ISR_TAMP1F_Pos)            /*!< 0x00002000 */
4187 #define RTC_ISR_TAMP1F                 RTC_ISR_TAMP1F_Msk                      /*!<  */
4188 #define RTC_ISR_TSOVF_Pos              (12U)
4189 #define RTC_ISR_TSOVF_Msk              (0x1UL << RTC_ISR_TSOVF_Pos)             /*!< 0x00001000 */
4190 #define RTC_ISR_TSOVF                  RTC_ISR_TSOVF_Msk                       /*!<  */
4191 #define RTC_ISR_TSF_Pos                (11U)
4192 #define RTC_ISR_TSF_Msk                (0x1UL << RTC_ISR_TSF_Pos)               /*!< 0x00000800 */
4193 #define RTC_ISR_TSF                    RTC_ISR_TSF_Msk                         /*!<  */
4194 #define RTC_ISR_WUTF_Pos               (10U)
4195 #define RTC_ISR_WUTF_Msk               (0x1UL << RTC_ISR_WUTF_Pos)              /*!< 0x00000400 */
4196 #define RTC_ISR_WUTF                   RTC_ISR_WUTF_Msk                        /*!<  */
4197 #define RTC_ISR_ALRBF_Pos              (9U)
4198 #define RTC_ISR_ALRBF_Msk              (0x1UL << RTC_ISR_ALRBF_Pos)             /*!< 0x00000200 */
4199 #define RTC_ISR_ALRBF                  RTC_ISR_ALRBF_Msk                       /*!<  */
4200 #define RTC_ISR_ALRAF_Pos              (8U)
4201 #define RTC_ISR_ALRAF_Msk              (0x1UL << RTC_ISR_ALRAF_Pos)             /*!< 0x00000100 */
4202 #define RTC_ISR_ALRAF                  RTC_ISR_ALRAF_Msk                       /*!<  */
4203 #define RTC_ISR_INIT_Pos               (7U)
4204 #define RTC_ISR_INIT_Msk               (0x1UL << RTC_ISR_INIT_Pos)              /*!< 0x00000080 */
4205 #define RTC_ISR_INIT                   RTC_ISR_INIT_Msk                        /*!<  */
4206 #define RTC_ISR_INITF_Pos              (6U)
4207 #define RTC_ISR_INITF_Msk              (0x1UL << RTC_ISR_INITF_Pos)             /*!< 0x00000040 */
4208 #define RTC_ISR_INITF                  RTC_ISR_INITF_Msk                       /*!<  */
4209 #define RTC_ISR_RSF_Pos                (5U)
4210 #define RTC_ISR_RSF_Msk                (0x1UL << RTC_ISR_RSF_Pos)               /*!< 0x00000020 */
4211 #define RTC_ISR_RSF                    RTC_ISR_RSF_Msk                         /*!<  */
4212 #define RTC_ISR_INITS_Pos              (4U)
4213 #define RTC_ISR_INITS_Msk              (0x1UL << RTC_ISR_INITS_Pos)             /*!< 0x00000010 */
4214 #define RTC_ISR_INITS                  RTC_ISR_INITS_Msk                       /*!<  */
4215 #define RTC_ISR_SHPF_Pos               (3U)
4216 #define RTC_ISR_SHPF_Msk               (0x1UL << RTC_ISR_SHPF_Pos)              /*!< 0x00000008 */
4217 #define RTC_ISR_SHPF                   RTC_ISR_SHPF_Msk                        /*!<  */
4218 #define RTC_ISR_WUTWF_Pos              (2U)
4219 #define RTC_ISR_WUTWF_Msk              (0x1UL << RTC_ISR_WUTWF_Pos)             /*!< 0x00000004 */
4220 #define RTC_ISR_WUTWF                  RTC_ISR_WUTWF_Msk                       /*!<  */
4221 #define RTC_ISR_ALRBWF_Pos             (1U)
4222 #define RTC_ISR_ALRBWF_Msk             (0x1UL << RTC_ISR_ALRBWF_Pos)            /*!< 0x00000002 */
4223 #define RTC_ISR_ALRBWF                 RTC_ISR_ALRBWF_Msk                      /*!<  */
4224 #define RTC_ISR_ALRAWF_Pos             (0U)
4225 #define RTC_ISR_ALRAWF_Msk             (0x1UL << RTC_ISR_ALRAWF_Pos)            /*!< 0x00000001 */
4226 #define RTC_ISR_ALRAWF                 RTC_ISR_ALRAWF_Msk                      /*!<  */
4227 
4228 /********************  Bits definition for RTC_PRER register  *****************/
4229 #define RTC_PRER_PREDIV_A_Pos          (16U)
4230 #define RTC_PRER_PREDIV_A_Msk          (0x7FUL << RTC_PRER_PREDIV_A_Pos)        /*!< 0x007F0000 */
4231 #define RTC_PRER_PREDIV_A              RTC_PRER_PREDIV_A_Msk                   /*!<  */
4232 #define RTC_PRER_PREDIV_S_Pos          (0U)
4233 #define RTC_PRER_PREDIV_S_Msk          (0x7FFFUL << RTC_PRER_PREDIV_S_Pos)      /*!< 0x00007FFF */
4234 #define RTC_PRER_PREDIV_S              RTC_PRER_PREDIV_S_Msk                   /*!<  */
4235 
4236 /********************  Bits definition for RTC_WUTR register  *****************/
4237 #define RTC_WUTR_WUT_Pos               (0U)
4238 #define RTC_WUTR_WUT_Msk               (0xFFFFUL << RTC_WUTR_WUT_Pos)           /*!< 0x0000FFFF */
4239 #define RTC_WUTR_WUT                   RTC_WUTR_WUT_Msk
4240 
4241 /********************  Bits definition for RTC_ALRMAR register  ***************/
4242 #define RTC_ALRMAR_MSK4_Pos            (31U)
4243 #define RTC_ALRMAR_MSK4_Msk            (0x1UL << RTC_ALRMAR_MSK4_Pos)           /*!< 0x80000000 */
4244 #define RTC_ALRMAR_MSK4                RTC_ALRMAR_MSK4_Msk                     /*!<  */
4245 #define RTC_ALRMAR_WDSEL_Pos           (30U)
4246 #define RTC_ALRMAR_WDSEL_Msk           (0x1UL << RTC_ALRMAR_WDSEL_Pos)          /*!< 0x40000000 */
4247 #define RTC_ALRMAR_WDSEL               RTC_ALRMAR_WDSEL_Msk                    /*!<  */
4248 #define RTC_ALRMAR_DT_Pos              (28U)
4249 #define RTC_ALRMAR_DT_Msk              (0x3UL << RTC_ALRMAR_DT_Pos)             /*!< 0x30000000 */
4250 #define RTC_ALRMAR_DT                  RTC_ALRMAR_DT_Msk                       /*!<  */
4251 #define RTC_ALRMAR_DT_0                (0x1UL << RTC_ALRMAR_DT_Pos)             /*!< 0x10000000 */
4252 #define RTC_ALRMAR_DT_1                (0x2UL << RTC_ALRMAR_DT_Pos)             /*!< 0x20000000 */
4253 #define RTC_ALRMAR_DU_Pos              (24U)
4254 #define RTC_ALRMAR_DU_Msk              (0xFUL << RTC_ALRMAR_DU_Pos)             /*!< 0x0F000000 */
4255 #define RTC_ALRMAR_DU                  RTC_ALRMAR_DU_Msk                       /*!<  */
4256 #define RTC_ALRMAR_DU_0                (0x1UL << RTC_ALRMAR_DU_Pos)             /*!< 0x01000000 */
4257 #define RTC_ALRMAR_DU_1                (0x2UL << RTC_ALRMAR_DU_Pos)             /*!< 0x02000000 */
4258 #define RTC_ALRMAR_DU_2                (0x4UL << RTC_ALRMAR_DU_Pos)             /*!< 0x04000000 */
4259 #define RTC_ALRMAR_DU_3                (0x8UL << RTC_ALRMAR_DU_Pos)             /*!< 0x08000000 */
4260 #define RTC_ALRMAR_MSK3_Pos            (23U)
4261 #define RTC_ALRMAR_MSK3_Msk            (0x1UL << RTC_ALRMAR_MSK3_Pos)           /*!< 0x00800000 */
4262 #define RTC_ALRMAR_MSK3                RTC_ALRMAR_MSK3_Msk                     /*!<  */
4263 #define RTC_ALRMAR_PM_Pos              (22U)
4264 #define RTC_ALRMAR_PM_Msk              (0x1UL << RTC_ALRMAR_PM_Pos)             /*!< 0x00400000 */
4265 #define RTC_ALRMAR_PM                  RTC_ALRMAR_PM_Msk                       /*!<  */
4266 #define RTC_ALRMAR_HT_Pos              (20U)
4267 #define RTC_ALRMAR_HT_Msk              (0x3UL << RTC_ALRMAR_HT_Pos)             /*!< 0x00300000 */
4268 #define RTC_ALRMAR_HT                  RTC_ALRMAR_HT_Msk                       /*!<  */
4269 #define RTC_ALRMAR_HT_0                (0x1UL << RTC_ALRMAR_HT_Pos)             /*!< 0x00100000 */
4270 #define RTC_ALRMAR_HT_1                (0x2UL << RTC_ALRMAR_HT_Pos)             /*!< 0x00200000 */
4271 #define RTC_ALRMAR_HU_Pos              (16U)
4272 #define RTC_ALRMAR_HU_Msk              (0xFUL << RTC_ALRMAR_HU_Pos)             /*!< 0x000F0000 */
4273 #define RTC_ALRMAR_HU                  RTC_ALRMAR_HU_Msk                       /*!<  */
4274 #define RTC_ALRMAR_HU_0                (0x1UL << RTC_ALRMAR_HU_Pos)             /*!< 0x00010000 */
4275 #define RTC_ALRMAR_HU_1                (0x2UL << RTC_ALRMAR_HU_Pos)             /*!< 0x00020000 */
4276 #define RTC_ALRMAR_HU_2                (0x4UL << RTC_ALRMAR_HU_Pos)             /*!< 0x00040000 */
4277 #define RTC_ALRMAR_HU_3                (0x8UL << RTC_ALRMAR_HU_Pos)             /*!< 0x00080000 */
4278 #define RTC_ALRMAR_MSK2_Pos            (15U)
4279 #define RTC_ALRMAR_MSK2_Msk            (0x1UL << RTC_ALRMAR_MSK2_Pos)           /*!< 0x00008000 */
4280 #define RTC_ALRMAR_MSK2                RTC_ALRMAR_MSK2_Msk                     /*!<  */
4281 #define RTC_ALRMAR_MNT_Pos             (12U)
4282 #define RTC_ALRMAR_MNT_Msk             (0x7UL << RTC_ALRMAR_MNT_Pos)            /*!< 0x00007000 */
4283 #define RTC_ALRMAR_MNT                 RTC_ALRMAR_MNT_Msk                      /*!<  */
4284 #define RTC_ALRMAR_MNT_0               (0x1UL << RTC_ALRMAR_MNT_Pos)            /*!< 0x00001000 */
4285 #define RTC_ALRMAR_MNT_1               (0x2UL << RTC_ALRMAR_MNT_Pos)            /*!< 0x00002000 */
4286 #define RTC_ALRMAR_MNT_2               (0x4UL << RTC_ALRMAR_MNT_Pos)            /*!< 0x00004000 */
4287 #define RTC_ALRMAR_MNU_Pos             (8U)
4288 #define RTC_ALRMAR_MNU_Msk             (0xFUL << RTC_ALRMAR_MNU_Pos)            /*!< 0x00000F00 */
4289 #define RTC_ALRMAR_MNU                 RTC_ALRMAR_MNU_Msk                      /*!<  */
4290 #define RTC_ALRMAR_MNU_0               (0x1UL << RTC_ALRMAR_MNU_Pos)            /*!< 0x00000100 */
4291 #define RTC_ALRMAR_MNU_1               (0x2UL << RTC_ALRMAR_MNU_Pos)            /*!< 0x00000200 */
4292 #define RTC_ALRMAR_MNU_2               (0x4UL << RTC_ALRMAR_MNU_Pos)            /*!< 0x00000400 */
4293 #define RTC_ALRMAR_MNU_3               (0x8UL << RTC_ALRMAR_MNU_Pos)            /*!< 0x00000800 */
4294 #define RTC_ALRMAR_MSK1_Pos            (7U)
4295 #define RTC_ALRMAR_MSK1_Msk            (0x1UL << RTC_ALRMAR_MSK1_Pos)           /*!< 0x00000080 */
4296 #define RTC_ALRMAR_MSK1                RTC_ALRMAR_MSK1_Msk                     /*!<  */
4297 #define RTC_ALRMAR_ST_Pos              (4U)
4298 #define RTC_ALRMAR_ST_Msk              (0x7UL << RTC_ALRMAR_ST_Pos)             /*!< 0x00000070 */
4299 #define RTC_ALRMAR_ST                  RTC_ALRMAR_ST_Msk                       /*!<  */
4300 #define RTC_ALRMAR_ST_0                (0x1UL << RTC_ALRMAR_ST_Pos)             /*!< 0x00000010 */
4301 #define RTC_ALRMAR_ST_1                (0x2UL << RTC_ALRMAR_ST_Pos)             /*!< 0x00000020 */
4302 #define RTC_ALRMAR_ST_2                (0x4UL << RTC_ALRMAR_ST_Pos)             /*!< 0x00000040 */
4303 #define RTC_ALRMAR_SU_Pos              (0U)
4304 #define RTC_ALRMAR_SU_Msk              (0xFUL << RTC_ALRMAR_SU_Pos)             /*!< 0x0000000F */
4305 #define RTC_ALRMAR_SU                  RTC_ALRMAR_SU_Msk                       /*!<  */
4306 #define RTC_ALRMAR_SU_0                (0x1UL << RTC_ALRMAR_SU_Pos)             /*!< 0x00000001 */
4307 #define RTC_ALRMAR_SU_1                (0x2UL << RTC_ALRMAR_SU_Pos)             /*!< 0x00000002 */
4308 #define RTC_ALRMAR_SU_2                (0x4UL << RTC_ALRMAR_SU_Pos)             /*!< 0x00000004 */
4309 #define RTC_ALRMAR_SU_3                (0x8UL << RTC_ALRMAR_SU_Pos)             /*!< 0x00000008 */
4310 
4311 /********************  Bits definition for RTC_ALRMBR register  ***************/
4312 #define RTC_ALRMBR_MSK4_Pos            (31U)
4313 #define RTC_ALRMBR_MSK4_Msk            (0x1UL << RTC_ALRMBR_MSK4_Pos)           /*!< 0x80000000 */
4314 #define RTC_ALRMBR_MSK4                RTC_ALRMBR_MSK4_Msk                     /*!<  */
4315 #define RTC_ALRMBR_WDSEL_Pos           (30U)
4316 #define RTC_ALRMBR_WDSEL_Msk           (0x1UL << RTC_ALRMBR_WDSEL_Pos)          /*!< 0x40000000 */
4317 #define RTC_ALRMBR_WDSEL               RTC_ALRMBR_WDSEL_Msk                    /*!<  */
4318 #define RTC_ALRMBR_DT_Pos              (28U)
4319 #define RTC_ALRMBR_DT_Msk              (0x3UL << RTC_ALRMBR_DT_Pos)             /*!< 0x30000000 */
4320 #define RTC_ALRMBR_DT                  RTC_ALRMBR_DT_Msk                       /*!<  */
4321 #define RTC_ALRMBR_DT_0                (0x1UL << RTC_ALRMBR_DT_Pos)             /*!< 0x10000000 */
4322 #define RTC_ALRMBR_DT_1                (0x2UL << RTC_ALRMBR_DT_Pos)             /*!< 0x20000000 */
4323 #define RTC_ALRMBR_DU_Pos              (24U)
4324 #define RTC_ALRMBR_DU_Msk              (0xFUL << RTC_ALRMBR_DU_Pos)             /*!< 0x0F000000 */
4325 #define RTC_ALRMBR_DU                  RTC_ALRMBR_DU_Msk                       /*!<  */
4326 #define RTC_ALRMBR_DU_0                (0x1UL << RTC_ALRMBR_DU_Pos)             /*!< 0x01000000 */
4327 #define RTC_ALRMBR_DU_1                (0x2UL << RTC_ALRMBR_DU_Pos)             /*!< 0x02000000 */
4328 #define RTC_ALRMBR_DU_2                (0x4UL << RTC_ALRMBR_DU_Pos)             /*!< 0x04000000 */
4329 #define RTC_ALRMBR_DU_3                (0x8UL << RTC_ALRMBR_DU_Pos)             /*!< 0x08000000 */
4330 #define RTC_ALRMBR_MSK3_Pos            (23U)
4331 #define RTC_ALRMBR_MSK3_Msk            (0x1UL << RTC_ALRMBR_MSK3_Pos)           /*!< 0x00800000 */
4332 #define RTC_ALRMBR_MSK3                RTC_ALRMBR_MSK3_Msk                     /*!<  */
4333 #define RTC_ALRMBR_PM_Pos              (22U)
4334 #define RTC_ALRMBR_PM_Msk              (0x1UL << RTC_ALRMBR_PM_Pos)             /*!< 0x00400000 */
4335 #define RTC_ALRMBR_PM                  RTC_ALRMBR_PM_Msk                       /*!<  */
4336 #define RTC_ALRMBR_HT_Pos              (20U)
4337 #define RTC_ALRMBR_HT_Msk              (0x3UL << RTC_ALRMBR_HT_Pos)             /*!< 0x00300000 */
4338 #define RTC_ALRMBR_HT                  RTC_ALRMBR_HT_Msk                       /*!<  */
4339 #define RTC_ALRMBR_HT_0                (0x1UL << RTC_ALRMBR_HT_Pos)             /*!< 0x00100000 */
4340 #define RTC_ALRMBR_HT_1                (0x2UL << RTC_ALRMBR_HT_Pos)             /*!< 0x00200000 */
4341 #define RTC_ALRMBR_HU_Pos              (16U)
4342 #define RTC_ALRMBR_HU_Msk              (0xFUL << RTC_ALRMBR_HU_Pos)             /*!< 0x000F0000 */
4343 #define RTC_ALRMBR_HU                  RTC_ALRMBR_HU_Msk                       /*!<  */
4344 #define RTC_ALRMBR_HU_0                (0x1UL << RTC_ALRMBR_HU_Pos)             /*!< 0x00010000 */
4345 #define RTC_ALRMBR_HU_1                (0x2UL << RTC_ALRMBR_HU_Pos)             /*!< 0x00020000 */
4346 #define RTC_ALRMBR_HU_2                (0x4UL << RTC_ALRMBR_HU_Pos)             /*!< 0x00040000 */
4347 #define RTC_ALRMBR_HU_3                (0x8UL << RTC_ALRMBR_HU_Pos)             /*!< 0x00080000 */
4348 #define RTC_ALRMBR_MSK2_Pos            (15U)
4349 #define RTC_ALRMBR_MSK2_Msk            (0x1UL << RTC_ALRMBR_MSK2_Pos)           /*!< 0x00008000 */
4350 #define RTC_ALRMBR_MSK2                RTC_ALRMBR_MSK2_Msk                     /*!<  */
4351 #define RTC_ALRMBR_MNT_Pos             (12U)
4352 #define RTC_ALRMBR_MNT_Msk             (0x7UL << RTC_ALRMBR_MNT_Pos)            /*!< 0x00007000 */
4353 #define RTC_ALRMBR_MNT                 RTC_ALRMBR_MNT_Msk                      /*!<  */
4354 #define RTC_ALRMBR_MNT_0               (0x1UL << RTC_ALRMBR_MNT_Pos)            /*!< 0x00001000 */
4355 #define RTC_ALRMBR_MNT_1               (0x2UL << RTC_ALRMBR_MNT_Pos)            /*!< 0x00002000 */
4356 #define RTC_ALRMBR_MNT_2               (0x4UL << RTC_ALRMBR_MNT_Pos)            /*!< 0x00004000 */
4357 #define RTC_ALRMBR_MNU_Pos             (8U)
4358 #define RTC_ALRMBR_MNU_Msk             (0xFUL << RTC_ALRMBR_MNU_Pos)            /*!< 0x00000F00 */
4359 #define RTC_ALRMBR_MNU                 RTC_ALRMBR_MNU_Msk                      /*!<  */
4360 #define RTC_ALRMBR_MNU_0               (0x1UL << RTC_ALRMBR_MNU_Pos)            /*!< 0x00000100 */
4361 #define RTC_ALRMBR_MNU_1               (0x2UL << RTC_ALRMBR_MNU_Pos)            /*!< 0x00000200 */
4362 #define RTC_ALRMBR_MNU_2               (0x4UL << RTC_ALRMBR_MNU_Pos)            /*!< 0x00000400 */
4363 #define RTC_ALRMBR_MNU_3               (0x8UL << RTC_ALRMBR_MNU_Pos)            /*!< 0x00000800 */
4364 #define RTC_ALRMBR_MSK1_Pos            (7U)
4365 #define RTC_ALRMBR_MSK1_Msk            (0x1UL << RTC_ALRMBR_MSK1_Pos)           /*!< 0x00000080 */
4366 #define RTC_ALRMBR_MSK1                RTC_ALRMBR_MSK1_Msk                     /*!<  */
4367 #define RTC_ALRMBR_ST_Pos              (4U)
4368 #define RTC_ALRMBR_ST_Msk              (0x7UL << RTC_ALRMBR_ST_Pos)             /*!< 0x00000070 */
4369 #define RTC_ALRMBR_ST                  RTC_ALRMBR_ST_Msk                       /*!<  */
4370 #define RTC_ALRMBR_ST_0                (0x1UL << RTC_ALRMBR_ST_Pos)             /*!< 0x00000010 */
4371 #define RTC_ALRMBR_ST_1                (0x2UL << RTC_ALRMBR_ST_Pos)             /*!< 0x00000020 */
4372 #define RTC_ALRMBR_ST_2                (0x4UL << RTC_ALRMBR_ST_Pos)             /*!< 0x00000040 */
4373 #define RTC_ALRMBR_SU_Pos              (0U)
4374 #define RTC_ALRMBR_SU_Msk              (0xFUL << RTC_ALRMBR_SU_Pos)             /*!< 0x0000000F */
4375 #define RTC_ALRMBR_SU                  RTC_ALRMBR_SU_Msk                       /*!<  */
4376 #define RTC_ALRMBR_SU_0                (0x1UL << RTC_ALRMBR_SU_Pos)             /*!< 0x00000001 */
4377 #define RTC_ALRMBR_SU_1                (0x2UL << RTC_ALRMBR_SU_Pos)             /*!< 0x00000002 */
4378 #define RTC_ALRMBR_SU_2                (0x4UL << RTC_ALRMBR_SU_Pos)             /*!< 0x00000004 */
4379 #define RTC_ALRMBR_SU_3                (0x8UL << RTC_ALRMBR_SU_Pos)             /*!< 0x00000008 */
4380 
4381 /********************  Bits definition for RTC_WPR register  ******************/
4382 #define RTC_WPR_KEY_Pos                (0U)
4383 #define RTC_WPR_KEY_Msk                (0xFFUL << RTC_WPR_KEY_Pos)              /*!< 0x000000FF */
4384 #define RTC_WPR_KEY                    RTC_WPR_KEY_Msk                         /*!<  */
4385 
4386 /********************  Bits definition for RTC_SSR register  ******************/
4387 #define RTC_SSR_SS_Pos                 (0U)
4388 #define RTC_SSR_SS_Msk                 (0xFFFFUL << RTC_SSR_SS_Pos)             /*!< 0x0000FFFF */
4389 #define RTC_SSR_SS                     RTC_SSR_SS_Msk                          /*!<  */
4390 
4391 /********************  Bits definition for RTC_SHIFTR register  ***************/
4392 #define RTC_SHIFTR_SUBFS_Pos           (0U)
4393 #define RTC_SHIFTR_SUBFS_Msk           (0x7FFFUL << RTC_SHIFTR_SUBFS_Pos)       /*!< 0x00007FFF */
4394 #define RTC_SHIFTR_SUBFS               RTC_SHIFTR_SUBFS_Msk                    /*!<  */
4395 #define RTC_SHIFTR_ADD1S_Pos           (31U)
4396 #define RTC_SHIFTR_ADD1S_Msk           (0x1UL << RTC_SHIFTR_ADD1S_Pos)          /*!< 0x80000000 */
4397 #define RTC_SHIFTR_ADD1S               RTC_SHIFTR_ADD1S_Msk                    /*!<  */
4398 
4399 /********************  Bits definition for RTC_TSTR register  *****************/
4400 #define RTC_TSTR_PM_Pos                (22U)
4401 #define RTC_TSTR_PM_Msk                (0x1UL << RTC_TSTR_PM_Pos)               /*!< 0x00400000 */
4402 #define RTC_TSTR_PM                    RTC_TSTR_PM_Msk                         /*!<  */
4403 #define RTC_TSTR_HT_Pos                (20U)
4404 #define RTC_TSTR_HT_Msk                (0x3UL << RTC_TSTR_HT_Pos)               /*!< 0x00300000 */
4405 #define RTC_TSTR_HT                    RTC_TSTR_HT_Msk                         /*!<  */
4406 #define RTC_TSTR_HT_0                  (0x1UL << RTC_TSTR_HT_Pos)               /*!< 0x00100000 */
4407 #define RTC_TSTR_HT_1                  (0x2UL << RTC_TSTR_HT_Pos)               /*!< 0x00200000 */
4408 #define RTC_TSTR_HU_Pos                (16U)
4409 #define RTC_TSTR_HU_Msk                (0xFUL << RTC_TSTR_HU_Pos)               /*!< 0x000F0000 */
4410 #define RTC_TSTR_HU                    RTC_TSTR_HU_Msk                         /*!<  */
4411 #define RTC_TSTR_HU_0                  (0x1UL << RTC_TSTR_HU_Pos)               /*!< 0x00010000 */
4412 #define RTC_TSTR_HU_1                  (0x2UL << RTC_TSTR_HU_Pos)               /*!< 0x00020000 */
4413 #define RTC_TSTR_HU_2                  (0x4UL << RTC_TSTR_HU_Pos)               /*!< 0x00040000 */
4414 #define RTC_TSTR_HU_3                  (0x8UL << RTC_TSTR_HU_Pos)               /*!< 0x00080000 */
4415 #define RTC_TSTR_MNT_Pos               (12U)
4416 #define RTC_TSTR_MNT_Msk               (0x7UL << RTC_TSTR_MNT_Pos)              /*!< 0x00007000 */
4417 #define RTC_TSTR_MNT                   RTC_TSTR_MNT_Msk                        /*!<  */
4418 #define RTC_TSTR_MNT_0                 (0x1UL << RTC_TSTR_MNT_Pos)              /*!< 0x00001000 */
4419 #define RTC_TSTR_MNT_1                 (0x2UL << RTC_TSTR_MNT_Pos)              /*!< 0x00002000 */
4420 #define RTC_TSTR_MNT_2                 (0x4UL << RTC_TSTR_MNT_Pos)              /*!< 0x00004000 */
4421 #define RTC_TSTR_MNU_Pos               (8U)
4422 #define RTC_TSTR_MNU_Msk               (0xFUL << RTC_TSTR_MNU_Pos)              /*!< 0x00000F00 */
4423 #define RTC_TSTR_MNU                   RTC_TSTR_MNU_Msk                        /*!<  */
4424 #define RTC_TSTR_MNU_0                 (0x1UL << RTC_TSTR_MNU_Pos)              /*!< 0x00000100 */
4425 #define RTC_TSTR_MNU_1                 (0x2UL << RTC_TSTR_MNU_Pos)              /*!< 0x00000200 */
4426 #define RTC_TSTR_MNU_2                 (0x4UL << RTC_TSTR_MNU_Pos)              /*!< 0x00000400 */
4427 #define RTC_TSTR_MNU_3                 (0x8UL << RTC_TSTR_MNU_Pos)              /*!< 0x00000800 */
4428 #define RTC_TSTR_ST_Pos                (4U)
4429 #define RTC_TSTR_ST_Msk                (0x7UL << RTC_TSTR_ST_Pos)               /*!< 0x00000070 */
4430 #define RTC_TSTR_ST                    RTC_TSTR_ST_Msk                         /*!<  */
4431 #define RTC_TSTR_ST_0                  (0x1UL << RTC_TSTR_ST_Pos)               /*!< 0x00000010 */
4432 #define RTC_TSTR_ST_1                  (0x2UL << RTC_TSTR_ST_Pos)               /*!< 0x00000020 */
4433 #define RTC_TSTR_ST_2                  (0x4UL << RTC_TSTR_ST_Pos)               /*!< 0x00000040 */
4434 #define RTC_TSTR_SU_Pos                (0U)
4435 #define RTC_TSTR_SU_Msk                (0xFUL << RTC_TSTR_SU_Pos)               /*!< 0x0000000F */
4436 #define RTC_TSTR_SU                    RTC_TSTR_SU_Msk                         /*!<  */
4437 #define RTC_TSTR_SU_0                  (0x1UL << RTC_TSTR_SU_Pos)               /*!< 0x00000001 */
4438 #define RTC_TSTR_SU_1                  (0x2UL << RTC_TSTR_SU_Pos)               /*!< 0x00000002 */
4439 #define RTC_TSTR_SU_2                  (0x4UL << RTC_TSTR_SU_Pos)               /*!< 0x00000004 */
4440 #define RTC_TSTR_SU_3                  (0x8UL << RTC_TSTR_SU_Pos)               /*!< 0x00000008 */
4441 
4442 /********************  Bits definition for RTC_TSDR register  *****************/
4443 #define RTC_TSDR_WDU_Pos               (13U)
4444 #define RTC_TSDR_WDU_Msk               (0x7UL << RTC_TSDR_WDU_Pos)              /*!< 0x0000E000 */
4445 #define RTC_TSDR_WDU                   RTC_TSDR_WDU_Msk                        /*!<  */
4446 #define RTC_TSDR_WDU_0                 (0x1UL << RTC_TSDR_WDU_Pos)              /*!< 0x00002000 */
4447 #define RTC_TSDR_WDU_1                 (0x2UL << RTC_TSDR_WDU_Pos)              /*!< 0x00004000 */
4448 #define RTC_TSDR_WDU_2                 (0x4UL << RTC_TSDR_WDU_Pos)              /*!< 0x00008000 */
4449 #define RTC_TSDR_MT_Pos                (12U)
4450 #define RTC_TSDR_MT_Msk                (0x1UL << RTC_TSDR_MT_Pos)               /*!< 0x00001000 */
4451 #define RTC_TSDR_MT                    RTC_TSDR_MT_Msk                         /*!<  */
4452 #define RTC_TSDR_MU_Pos                (8U)
4453 #define RTC_TSDR_MU_Msk                (0xFUL << RTC_TSDR_MU_Pos)               /*!< 0x00000F00 */
4454 #define RTC_TSDR_MU                    RTC_TSDR_MU_Msk                         /*!<  */
4455 #define RTC_TSDR_MU_0                  (0x1UL << RTC_TSDR_MU_Pos)               /*!< 0x00000100 */
4456 #define RTC_TSDR_MU_1                  (0x2UL << RTC_TSDR_MU_Pos)               /*!< 0x00000200 */
4457 #define RTC_TSDR_MU_2                  (0x4UL << RTC_TSDR_MU_Pos)               /*!< 0x00000400 */
4458 #define RTC_TSDR_MU_3                  (0x8UL << RTC_TSDR_MU_Pos)               /*!< 0x00000800 */
4459 #define RTC_TSDR_DT_Pos                (4U)
4460 #define RTC_TSDR_DT_Msk                (0x3UL << RTC_TSDR_DT_Pos)               /*!< 0x00000030 */
4461 #define RTC_TSDR_DT                    RTC_TSDR_DT_Msk                         /*!<  */
4462 #define RTC_TSDR_DT_0                  (0x1UL << RTC_TSDR_DT_Pos)               /*!< 0x00000010 */
4463 #define RTC_TSDR_DT_1                  (0x2UL << RTC_TSDR_DT_Pos)               /*!< 0x00000020 */
4464 #define RTC_TSDR_DU_Pos                (0U)
4465 #define RTC_TSDR_DU_Msk                (0xFUL << RTC_TSDR_DU_Pos)               /*!< 0x0000000F */
4466 #define RTC_TSDR_DU                    RTC_TSDR_DU_Msk                         /*!<  */
4467 #define RTC_TSDR_DU_0                  (0x1UL << RTC_TSDR_DU_Pos)               /*!< 0x00000001 */
4468 #define RTC_TSDR_DU_1                  (0x2UL << RTC_TSDR_DU_Pos)               /*!< 0x00000002 */
4469 #define RTC_TSDR_DU_2                  (0x4UL << RTC_TSDR_DU_Pos)               /*!< 0x00000004 */
4470 #define RTC_TSDR_DU_3                  (0x8UL << RTC_TSDR_DU_Pos)               /*!< 0x00000008 */
4471 
4472 /********************  Bits definition for RTC_TSSSR register  ****************/
4473 #define RTC_TSSSR_SS_Pos               (0U)
4474 #define RTC_TSSSR_SS_Msk               (0xFFFFUL << RTC_TSSSR_SS_Pos)           /*!< 0x0000FFFF */
4475 #define RTC_TSSSR_SS                   RTC_TSSSR_SS_Msk
4476 
4477 /********************  Bits definition for RTC_CALR register  *****************/
4478 #define RTC_CALR_CALP_Pos              (15U)
4479 #define RTC_CALR_CALP_Msk              (0x1UL << RTC_CALR_CALP_Pos)             /*!< 0x00008000 */
4480 #define RTC_CALR_CALP                  RTC_CALR_CALP_Msk                       /*!<  */
4481 #define RTC_CALR_CALW8_Pos             (14U)
4482 #define RTC_CALR_CALW8_Msk             (0x1UL << RTC_CALR_CALW8_Pos)            /*!< 0x00004000 */
4483 #define RTC_CALR_CALW8                 RTC_CALR_CALW8_Msk                      /*!<  */
4484 #define RTC_CALR_CALW16_Pos            (13U)
4485 #define RTC_CALR_CALW16_Msk            (0x1UL << RTC_CALR_CALW16_Pos)           /*!< 0x00002000 */
4486 #define RTC_CALR_CALW16                RTC_CALR_CALW16_Msk                     /*!<  */
4487 #define RTC_CALR_CALM_Pos              (0U)
4488 #define RTC_CALR_CALM_Msk              (0x1FFUL << RTC_CALR_CALM_Pos)           /*!< 0x000001FF */
4489 #define RTC_CALR_CALM                  RTC_CALR_CALM_Msk                       /*!<  */
4490 #define RTC_CALR_CALM_0                (0x001UL << RTC_CALR_CALM_Pos)           /*!< 0x00000001 */
4491 #define RTC_CALR_CALM_1                (0x002UL << RTC_CALR_CALM_Pos)           /*!< 0x00000002 */
4492 #define RTC_CALR_CALM_2                (0x004UL << RTC_CALR_CALM_Pos)           /*!< 0x00000004 */
4493 #define RTC_CALR_CALM_3                (0x008UL << RTC_CALR_CALM_Pos)           /*!< 0x00000008 */
4494 #define RTC_CALR_CALM_4                (0x010UL << RTC_CALR_CALM_Pos)           /*!< 0x00000010 */
4495 #define RTC_CALR_CALM_5                (0x020UL << RTC_CALR_CALM_Pos)           /*!< 0x00000020 */
4496 #define RTC_CALR_CALM_6                (0x040UL << RTC_CALR_CALM_Pos)           /*!< 0x00000040 */
4497 #define RTC_CALR_CALM_7                (0x080UL << RTC_CALR_CALM_Pos)           /*!< 0x00000080 */
4498 #define RTC_CALR_CALM_8                (0x100UL << RTC_CALR_CALM_Pos)           /*!< 0x00000100 */
4499 
4500 /* Legacy defines */
4501 #define RTC_CAL_CALP     RTC_CALR_CALP
4502 #define RTC_CAL_CALW8    RTC_CALR_CALW8
4503 #define RTC_CAL_CALW16   RTC_CALR_CALW16
4504 #define RTC_CAL_CALM     RTC_CALR_CALM
4505 #define RTC_CAL_CALM_0   RTC_CALR_CALM_0
4506 #define RTC_CAL_CALM_1   RTC_CALR_CALM_1
4507 #define RTC_CAL_CALM_2   RTC_CALR_CALM_2
4508 #define RTC_CAL_CALM_3   RTC_CALR_CALM_3
4509 #define RTC_CAL_CALM_4   RTC_CALR_CALM_4
4510 #define RTC_CAL_CALM_5   RTC_CALR_CALM_5
4511 #define RTC_CAL_CALM_6   RTC_CALR_CALM_6
4512 #define RTC_CAL_CALM_7   RTC_CALR_CALM_7
4513 #define RTC_CAL_CALM_8   RTC_CALR_CALM_8
4514 
4515 /********************  Bits definition for RTC_TAMPCR register  ****************/
4516 #define RTC_TAMPCR_TAMP2MF_Pos         (21U)
4517 #define RTC_TAMPCR_TAMP2MF_Msk         (0x1UL << RTC_TAMPCR_TAMP2MF_Pos)        /*!< 0x00200000 */
4518 #define RTC_TAMPCR_TAMP2MF             RTC_TAMPCR_TAMP2MF_Msk                  /*!<  */
4519 #define RTC_TAMPCR_TAMP2NOERASE_Pos    (20U)
4520 #define RTC_TAMPCR_TAMP2NOERASE_Msk    (0x1UL << RTC_TAMPCR_TAMP2NOERASE_Pos)   /*!< 0x00100000 */
4521 #define RTC_TAMPCR_TAMP2NOERASE        RTC_TAMPCR_TAMP2NOERASE_Msk             /*!<  */
4522 #define RTC_TAMPCR_TAMP2IE_Pos         (19U)
4523 #define RTC_TAMPCR_TAMP2IE_Msk         (0x1UL << RTC_TAMPCR_TAMP2IE_Pos)        /*!< 0x00080000 */
4524 #define RTC_TAMPCR_TAMP2IE             RTC_TAMPCR_TAMP2IE_Msk                  /*!<  */
4525 #define RTC_TAMPCR_TAMP1MF_Pos         (18U)
4526 #define RTC_TAMPCR_TAMP1MF_Msk         (0x1UL << RTC_TAMPCR_TAMP1MF_Pos)        /*!< 0x00040000 */
4527 #define RTC_TAMPCR_TAMP1MF             RTC_TAMPCR_TAMP1MF_Msk                  /*!<  */
4528 #define RTC_TAMPCR_TAMP1NOERASE_Pos    (17U)
4529 #define RTC_TAMPCR_TAMP1NOERASE_Msk    (0x1UL << RTC_TAMPCR_TAMP1NOERASE_Pos)   /*!< 0x00020000 */
4530 #define RTC_TAMPCR_TAMP1NOERASE        RTC_TAMPCR_TAMP1NOERASE_Msk             /*!<  */
4531 #define RTC_TAMPCR_TAMP1IE_Pos         (16U)
4532 #define RTC_TAMPCR_TAMP1IE_Msk         (0x1UL << RTC_TAMPCR_TAMP1IE_Pos)        /*!< 0x00010000 */
4533 #define RTC_TAMPCR_TAMP1IE             RTC_TAMPCR_TAMP1IE_Msk                  /*!<  */
4534 #define RTC_TAMPCR_TAMPPUDIS_Pos       (15U)
4535 #define RTC_TAMPCR_TAMPPUDIS_Msk       (0x1UL << RTC_TAMPCR_TAMPPUDIS_Pos)      /*!< 0x00008000 */
4536 #define RTC_TAMPCR_TAMPPUDIS           RTC_TAMPCR_TAMPPUDIS_Msk                /*!<  */
4537 #define RTC_TAMPCR_TAMPPRCH_Pos        (13U)
4538 #define RTC_TAMPCR_TAMPPRCH_Msk        (0x3UL << RTC_TAMPCR_TAMPPRCH_Pos)       /*!< 0x00006000 */
4539 #define RTC_TAMPCR_TAMPPRCH            RTC_TAMPCR_TAMPPRCH_Msk                 /*!<  */
4540 #define RTC_TAMPCR_TAMPPRCH_0          (0x1UL << RTC_TAMPCR_TAMPPRCH_Pos)       /*!< 0x00002000 */
4541 #define RTC_TAMPCR_TAMPPRCH_1          (0x2UL << RTC_TAMPCR_TAMPPRCH_Pos)       /*!< 0x00004000 */
4542 #define RTC_TAMPCR_TAMPFLT_Pos         (11U)
4543 #define RTC_TAMPCR_TAMPFLT_Msk         (0x3UL << RTC_TAMPCR_TAMPFLT_Pos)        /*!< 0x00001800 */
4544 #define RTC_TAMPCR_TAMPFLT             RTC_TAMPCR_TAMPFLT_Msk                  /*!<  */
4545 #define RTC_TAMPCR_TAMPFLT_0           (0x1UL << RTC_TAMPCR_TAMPFLT_Pos)        /*!< 0x00000800 */
4546 #define RTC_TAMPCR_TAMPFLT_1           (0x2UL << RTC_TAMPCR_TAMPFLT_Pos)        /*!< 0x00001000 */
4547 #define RTC_TAMPCR_TAMPFREQ_Pos        (8U)
4548 #define RTC_TAMPCR_TAMPFREQ_Msk        (0x7UL << RTC_TAMPCR_TAMPFREQ_Pos)       /*!< 0x00000700 */
4549 #define RTC_TAMPCR_TAMPFREQ            RTC_TAMPCR_TAMPFREQ_Msk                 /*!<  */
4550 #define RTC_TAMPCR_TAMPFREQ_0          (0x1UL << RTC_TAMPCR_TAMPFREQ_Pos)       /*!< 0x00000100 */
4551 #define RTC_TAMPCR_TAMPFREQ_1          (0x2UL << RTC_TAMPCR_TAMPFREQ_Pos)       /*!< 0x00000200 */
4552 #define RTC_TAMPCR_TAMPFREQ_2          (0x4UL << RTC_TAMPCR_TAMPFREQ_Pos)       /*!< 0x00000400 */
4553 #define RTC_TAMPCR_TAMPTS_Pos          (7U)
4554 #define RTC_TAMPCR_TAMPTS_Msk          (0x1UL << RTC_TAMPCR_TAMPTS_Pos)         /*!< 0x00000080 */
4555 #define RTC_TAMPCR_TAMPTS              RTC_TAMPCR_TAMPTS_Msk                   /*!<  */
4556 #define RTC_TAMPCR_TAMP2TRG_Pos        (4U)
4557 #define RTC_TAMPCR_TAMP2TRG_Msk        (0x1UL << RTC_TAMPCR_TAMP2TRG_Pos)       /*!< 0x00000010 */
4558 #define RTC_TAMPCR_TAMP2TRG            RTC_TAMPCR_TAMP2TRG_Msk                 /*!<  */
4559 #define RTC_TAMPCR_TAMP2E_Pos          (3U)
4560 #define RTC_TAMPCR_TAMP2E_Msk          (0x1UL << RTC_TAMPCR_TAMP2E_Pos)         /*!< 0x00000008 */
4561 #define RTC_TAMPCR_TAMP2E              RTC_TAMPCR_TAMP2E_Msk                   /*!<  */
4562 #define RTC_TAMPCR_TAMPIE_Pos          (2U)
4563 #define RTC_TAMPCR_TAMPIE_Msk          (0x1UL << RTC_TAMPCR_TAMPIE_Pos)         /*!< 0x00000004 */
4564 #define RTC_TAMPCR_TAMPIE              RTC_TAMPCR_TAMPIE_Msk                   /*!<  */
4565 #define RTC_TAMPCR_TAMP1TRG_Pos        (1U)
4566 #define RTC_TAMPCR_TAMP1TRG_Msk        (0x1UL << RTC_TAMPCR_TAMP1TRG_Pos)       /*!< 0x00000002 */
4567 #define RTC_TAMPCR_TAMP1TRG            RTC_TAMPCR_TAMP1TRG_Msk                 /*!<  */
4568 #define RTC_TAMPCR_TAMP1E_Pos          (0U)
4569 #define RTC_TAMPCR_TAMP1E_Msk          (0x1UL << RTC_TAMPCR_TAMP1E_Pos)         /*!< 0x00000001 */
4570 #define RTC_TAMPCR_TAMP1E              RTC_TAMPCR_TAMP1E_Msk                   /*!<  */
4571 
4572 /********************  Bits definition for RTC_ALRMASSR register  *************/
4573 #define RTC_ALRMASSR_MASKSS_Pos        (24U)
4574 #define RTC_ALRMASSR_MASKSS_Msk        (0xFUL << RTC_ALRMASSR_MASKSS_Pos)       /*!< 0x0F000000 */
4575 #define RTC_ALRMASSR_MASKSS            RTC_ALRMASSR_MASKSS_Msk
4576 #define RTC_ALRMASSR_MASKSS_0          (0x1UL << RTC_ALRMASSR_MASKSS_Pos)       /*!< 0x01000000 */
4577 #define RTC_ALRMASSR_MASKSS_1          (0x2UL << RTC_ALRMASSR_MASKSS_Pos)       /*!< 0x02000000 */
4578 #define RTC_ALRMASSR_MASKSS_2          (0x4UL << RTC_ALRMASSR_MASKSS_Pos)       /*!< 0x04000000 */
4579 #define RTC_ALRMASSR_MASKSS_3          (0x8UL << RTC_ALRMASSR_MASKSS_Pos)       /*!< 0x08000000 */
4580 #define RTC_ALRMASSR_SS_Pos            (0U)
4581 #define RTC_ALRMASSR_SS_Msk            (0x7FFFUL << RTC_ALRMASSR_SS_Pos)        /*!< 0x00007FFF */
4582 #define RTC_ALRMASSR_SS                RTC_ALRMASSR_SS_Msk
4583 
4584 /********************  Bits definition for RTC_ALRMBSSR register  *************/
4585 #define RTC_ALRMBSSR_MASKSS_Pos        (24U)
4586 #define RTC_ALRMBSSR_MASKSS_Msk        (0xFUL << RTC_ALRMBSSR_MASKSS_Pos)       /*!< 0x0F000000 */
4587 #define RTC_ALRMBSSR_MASKSS            RTC_ALRMBSSR_MASKSS_Msk
4588 #define RTC_ALRMBSSR_MASKSS_0          (0x1UL << RTC_ALRMBSSR_MASKSS_Pos)       /*!< 0x01000000 */
4589 #define RTC_ALRMBSSR_MASKSS_1          (0x2UL << RTC_ALRMBSSR_MASKSS_Pos)       /*!< 0x02000000 */
4590 #define RTC_ALRMBSSR_MASKSS_2          (0x4UL << RTC_ALRMBSSR_MASKSS_Pos)       /*!< 0x04000000 */
4591 #define RTC_ALRMBSSR_MASKSS_3          (0x8UL << RTC_ALRMBSSR_MASKSS_Pos)       /*!< 0x08000000 */
4592 #define RTC_ALRMBSSR_SS_Pos            (0U)
4593 #define RTC_ALRMBSSR_SS_Msk            (0x7FFFUL << RTC_ALRMBSSR_SS_Pos)        /*!< 0x00007FFF */
4594 #define RTC_ALRMBSSR_SS                RTC_ALRMBSSR_SS_Msk
4595 
4596 /********************  Bits definition for RTC_OR register  ****************/
4597 #define RTC_OR_OUT_RMP_Pos             (1U)
4598 #define RTC_OR_OUT_RMP_Msk             (0x1UL << RTC_OR_OUT_RMP_Pos)            /*!< 0x00000002 */
4599 #define RTC_OR_OUT_RMP                 RTC_OR_OUT_RMP_Msk                      /*!<  */
4600 #define RTC_OR_ALARMOUTTYPE_Pos        (0U)
4601 #define RTC_OR_ALARMOUTTYPE_Msk        (0x1UL << RTC_OR_ALARMOUTTYPE_Pos)       /*!< 0x00000001 */
4602 #define RTC_OR_ALARMOUTTYPE            RTC_OR_ALARMOUTTYPE_Msk                 /*!<  */
4603 
4604 /* Legacy defines */
4605 #define RTC_OR_RTC_OUT_RMP                   RTC_OR_OUT_RMP
4606 
4607 /********************  Bits definition for RTC_BKP0R register  ****************/
4608 #define RTC_BKP0R_Pos                  (0U)
4609 #define RTC_BKP0R_Msk                  (0xFFFFFFFFUL << RTC_BKP0R_Pos)          /*!< 0xFFFFFFFF */
4610 #define RTC_BKP0R                      RTC_BKP0R_Msk                           /*!<  */
4611 
4612 /********************  Bits definition for RTC_BKP1R register  ****************/
4613 #define RTC_BKP1R_Pos                  (0U)
4614 #define RTC_BKP1R_Msk                  (0xFFFFFFFFUL << RTC_BKP1R_Pos)          /*!< 0xFFFFFFFF */
4615 #define RTC_BKP1R                      RTC_BKP1R_Msk                           /*!<  */
4616 
4617 /********************  Bits definition for RTC_BKP2R register  ****************/
4618 #define RTC_BKP2R_Pos                  (0U)
4619 #define RTC_BKP2R_Msk                  (0xFFFFFFFFUL << RTC_BKP2R_Pos)          /*!< 0xFFFFFFFF */
4620 #define RTC_BKP2R                      RTC_BKP2R_Msk                           /*!<  */
4621 
4622 /********************  Bits definition for RTC_BKP3R register  ****************/
4623 #define RTC_BKP3R_Pos                  (0U)
4624 #define RTC_BKP3R_Msk                  (0xFFFFFFFFUL << RTC_BKP3R_Pos)          /*!< 0xFFFFFFFF */
4625 #define RTC_BKP3R                      RTC_BKP3R_Msk                           /*!<  */
4626 
4627 /********************  Bits definition for RTC_BKP4R register  ****************/
4628 #define RTC_BKP4R_Pos                  (0U)
4629 #define RTC_BKP4R_Msk                  (0xFFFFFFFFUL << RTC_BKP4R_Pos)          /*!< 0xFFFFFFFF */
4630 #define RTC_BKP4R                      RTC_BKP4R_Msk                           /*!<  */
4631 
4632 /******************** Number of backup registers ******************************/
4633 #define RTC_BKP_NUMBER                       (0x00000005U)                  /*!<  */
4634 
4635 /******************************************************************************/
4636 /*                                                                            */
4637 /*                        Serial Peripheral Interface (SPI)                   */
4638 /*                                                                            */
4639 /******************************************************************************/
4640 
4641 /*
4642  * @brief Specific device feature definitions (not present on all devices in the STM32L0 family)
4643  */
4644 #define SPI_I2S_SUPPORT                       /*!< I2S support */
4645 
4646 /*******************  Bit definition for SPI_CR1 register  ********************/
4647 #define SPI_CR1_CPHA_Pos            (0U)
4648 #define SPI_CR1_CPHA_Msk            (0x1UL << SPI_CR1_CPHA_Pos)                 /*!< 0x00000001 */
4649 #define SPI_CR1_CPHA                SPI_CR1_CPHA_Msk                           /*!< Clock Phase */
4650 #define SPI_CR1_CPOL_Pos            (1U)
4651 #define SPI_CR1_CPOL_Msk            (0x1UL << SPI_CR1_CPOL_Pos)                 /*!< 0x00000002 */
4652 #define SPI_CR1_CPOL                SPI_CR1_CPOL_Msk                           /*!< Clock Polarity */
4653 #define SPI_CR1_MSTR_Pos            (2U)
4654 #define SPI_CR1_MSTR_Msk            (0x1UL << SPI_CR1_MSTR_Pos)                 /*!< 0x00000004 */
4655 #define SPI_CR1_MSTR                SPI_CR1_MSTR_Msk                           /*!< Master Selection */
4656 #define SPI_CR1_BR_Pos              (3U)
4657 #define SPI_CR1_BR_Msk              (0x7UL << SPI_CR1_BR_Pos)                   /*!< 0x00000038 */
4658 #define SPI_CR1_BR                  SPI_CR1_BR_Msk                             /*!< BR[2:0] bits (Baud Rate Control) */
4659 #define SPI_CR1_BR_0                (0x1UL << SPI_CR1_BR_Pos)                   /*!< 0x00000008 */
4660 #define SPI_CR1_BR_1                (0x2UL << SPI_CR1_BR_Pos)                   /*!< 0x00000010 */
4661 #define SPI_CR1_BR_2                (0x4UL << SPI_CR1_BR_Pos)                   /*!< 0x00000020 */
4662 #define SPI_CR1_SPE_Pos             (6U)
4663 #define SPI_CR1_SPE_Msk             (0x1UL << SPI_CR1_SPE_Pos)                  /*!< 0x00000040 */
4664 #define SPI_CR1_SPE                 SPI_CR1_SPE_Msk                            /*!< SPI Enable */
4665 #define SPI_CR1_LSBFIRST_Pos        (7U)
4666 #define SPI_CR1_LSBFIRST_Msk        (0x1UL << SPI_CR1_LSBFIRST_Pos)             /*!< 0x00000080 */
4667 #define SPI_CR1_LSBFIRST            SPI_CR1_LSBFIRST_Msk                       /*!< Frame Format */
4668 #define SPI_CR1_SSI_Pos             (8U)
4669 #define SPI_CR1_SSI_Msk             (0x1UL << SPI_CR1_SSI_Pos)                  /*!< 0x00000100 */
4670 #define SPI_CR1_SSI                 SPI_CR1_SSI_Msk                            /*!< Internal slave select */
4671 #define SPI_CR1_SSM_Pos             (9U)
4672 #define SPI_CR1_SSM_Msk             (0x1UL << SPI_CR1_SSM_Pos)                  /*!< 0x00000200 */
4673 #define SPI_CR1_SSM                 SPI_CR1_SSM_Msk                            /*!< Software slave management */
4674 #define SPI_CR1_RXONLY_Pos          (10U)
4675 #define SPI_CR1_RXONLY_Msk          (0x1UL << SPI_CR1_RXONLY_Pos)               /*!< 0x00000400 */
4676 #define SPI_CR1_RXONLY              SPI_CR1_RXONLY_Msk                         /*!< Receive only */
4677 #define SPI_CR1_DFF_Pos             (11U)
4678 #define SPI_CR1_DFF_Msk             (0x1UL << SPI_CR1_DFF_Pos)                  /*!< 0x00000800 */
4679 #define SPI_CR1_DFF                 SPI_CR1_DFF_Msk                            /*!< Data Frame Format */
4680 #define SPI_CR1_CRCNEXT_Pos         (12U)
4681 #define SPI_CR1_CRCNEXT_Msk         (0x1UL << SPI_CR1_CRCNEXT_Pos)              /*!< 0x00001000 */
4682 #define SPI_CR1_CRCNEXT             SPI_CR1_CRCNEXT_Msk                        /*!< Transmit CRC next */
4683 #define SPI_CR1_CRCEN_Pos           (13U)
4684 #define SPI_CR1_CRCEN_Msk           (0x1UL << SPI_CR1_CRCEN_Pos)                /*!< 0x00002000 */
4685 #define SPI_CR1_CRCEN               SPI_CR1_CRCEN_Msk                          /*!< Hardware CRC calculation enable */
4686 #define SPI_CR1_BIDIOE_Pos          (14U)
4687 #define SPI_CR1_BIDIOE_Msk          (0x1UL << SPI_CR1_BIDIOE_Pos)               /*!< 0x00004000 */
4688 #define SPI_CR1_BIDIOE              SPI_CR1_BIDIOE_Msk                         /*!< Output enable in bidirectional mode */
4689 #define SPI_CR1_BIDIMODE_Pos        (15U)
4690 #define SPI_CR1_BIDIMODE_Msk        (0x1UL << SPI_CR1_BIDIMODE_Pos)             /*!< 0x00008000 */
4691 #define SPI_CR1_BIDIMODE            SPI_CR1_BIDIMODE_Msk                       /*!< Bidirectional data mode enable */
4692 
4693 /*******************  Bit definition for SPI_CR2 register  ********************/
4694 #define SPI_CR2_RXDMAEN_Pos         (0U)
4695 #define SPI_CR2_RXDMAEN_Msk         (0x1UL << SPI_CR2_RXDMAEN_Pos)              /*!< 0x00000001 */
4696 #define SPI_CR2_RXDMAEN             SPI_CR2_RXDMAEN_Msk                        /*!< Rx Buffer DMA Enable */
4697 #define SPI_CR2_TXDMAEN_Pos         (1U)
4698 #define SPI_CR2_TXDMAEN_Msk         (0x1UL << SPI_CR2_TXDMAEN_Pos)              /*!< 0x00000002 */
4699 #define SPI_CR2_TXDMAEN             SPI_CR2_TXDMAEN_Msk                        /*!< Tx Buffer DMA Enable */
4700 #define SPI_CR2_SSOE_Pos            (2U)
4701 #define SPI_CR2_SSOE_Msk            (0x1UL << SPI_CR2_SSOE_Pos)                 /*!< 0x00000004 */
4702 #define SPI_CR2_SSOE                SPI_CR2_SSOE_Msk                           /*!< SS Output Enable */
4703 #define SPI_CR2_FRF_Pos             (4U)
4704 #define SPI_CR2_FRF_Msk             (0x1UL << SPI_CR2_FRF_Pos)                  /*!< 0x00000010 */
4705 #define SPI_CR2_FRF                 SPI_CR2_FRF_Msk                            /*!< Frame Format Enable */
4706 #define SPI_CR2_ERRIE_Pos           (5U)
4707 #define SPI_CR2_ERRIE_Msk           (0x1UL << SPI_CR2_ERRIE_Pos)                /*!< 0x00000020 */
4708 #define SPI_CR2_ERRIE               SPI_CR2_ERRIE_Msk                          /*!< Error Interrupt Enable */
4709 #define SPI_CR2_RXNEIE_Pos          (6U)
4710 #define SPI_CR2_RXNEIE_Msk          (0x1UL << SPI_CR2_RXNEIE_Pos)               /*!< 0x00000040 */
4711 #define SPI_CR2_RXNEIE              SPI_CR2_RXNEIE_Msk                         /*!< RX buffer Not Empty Interrupt Enable */
4712 #define SPI_CR2_TXEIE_Pos           (7U)
4713 #define SPI_CR2_TXEIE_Msk           (0x1UL << SPI_CR2_TXEIE_Pos)                /*!< 0x00000080 */
4714 #define SPI_CR2_TXEIE               SPI_CR2_TXEIE_Msk                          /*!< Tx buffer Empty Interrupt Enable */
4715 
4716 /********************  Bit definition for SPI_SR register  ********************/
4717 #define SPI_SR_RXNE_Pos             (0U)
4718 #define SPI_SR_RXNE_Msk             (0x1UL << SPI_SR_RXNE_Pos)                  /*!< 0x00000001 */
4719 #define SPI_SR_RXNE                 SPI_SR_RXNE_Msk                            /*!< Receive buffer Not Empty */
4720 #define SPI_SR_TXE_Pos              (1U)
4721 #define SPI_SR_TXE_Msk              (0x1UL << SPI_SR_TXE_Pos)                   /*!< 0x00000002 */
4722 #define SPI_SR_TXE                  SPI_SR_TXE_Msk                             /*!< Transmit buffer Empty */
4723 #define SPI_SR_CHSIDE_Pos           (2U)
4724 #define SPI_SR_CHSIDE_Msk           (0x1UL << SPI_SR_CHSIDE_Pos)                /*!< 0x00000004 */
4725 #define SPI_SR_CHSIDE               SPI_SR_CHSIDE_Msk                          /*!< Channel side */
4726 #define SPI_SR_UDR_Pos              (3U)
4727 #define SPI_SR_UDR_Msk              (0x1UL << SPI_SR_UDR_Pos)                   /*!< 0x00000008 */
4728 #define SPI_SR_UDR                  SPI_SR_UDR_Msk                             /*!< Underrun flag */
4729 #define SPI_SR_CRCERR_Pos           (4U)
4730 #define SPI_SR_CRCERR_Msk           (0x1UL << SPI_SR_CRCERR_Pos)                /*!< 0x00000010 */
4731 #define SPI_SR_CRCERR               SPI_SR_CRCERR_Msk                          /*!< CRC Error flag */
4732 #define SPI_SR_MODF_Pos             (5U)
4733 #define SPI_SR_MODF_Msk             (0x1UL << SPI_SR_MODF_Pos)                  /*!< 0x00000020 */
4734 #define SPI_SR_MODF                 SPI_SR_MODF_Msk                            /*!< Mode fault */
4735 #define SPI_SR_OVR_Pos              (6U)
4736 #define SPI_SR_OVR_Msk              (0x1UL << SPI_SR_OVR_Pos)                   /*!< 0x00000040 */
4737 #define SPI_SR_OVR                  SPI_SR_OVR_Msk                             /*!< Overrun flag */
4738 #define SPI_SR_BSY_Pos              (7U)
4739 #define SPI_SR_BSY_Msk              (0x1UL << SPI_SR_BSY_Pos)                   /*!< 0x00000080 */
4740 #define SPI_SR_BSY                  SPI_SR_BSY_Msk                             /*!< Busy flag */
4741 #define SPI_SR_FRE_Pos              (8U)
4742 #define SPI_SR_FRE_Msk              (0x1UL << SPI_SR_FRE_Pos)                   /*!< 0x00000100 */
4743 #define SPI_SR_FRE                  SPI_SR_FRE_Msk                             /*!< TI frame format error */
4744 
4745 /********************  Bit definition for SPI_DR register  ********************/
4746 #define SPI_DR_DR_Pos               (0U)
4747 #define SPI_DR_DR_Msk               (0xFFFFUL << SPI_DR_DR_Pos)                 /*!< 0x0000FFFF */
4748 #define SPI_DR_DR                   SPI_DR_DR_Msk                              /*!< Data Register */
4749 
4750 /*******************  Bit definition for SPI_CRCPR register  ******************/
4751 #define SPI_CRCPR_CRCPOLY_Pos       (0U)
4752 #define SPI_CRCPR_CRCPOLY_Msk       (0xFFFFUL << SPI_CRCPR_CRCPOLY_Pos)         /*!< 0x0000FFFF */
4753 #define SPI_CRCPR_CRCPOLY           SPI_CRCPR_CRCPOLY_Msk                      /*!< CRC polynomial register */
4754 
4755 /******************  Bit definition for SPI_RXCRCR register  ******************/
4756 #define SPI_RXCRCR_RXCRC_Pos        (0U)
4757 #define SPI_RXCRCR_RXCRC_Msk        (0xFFFFUL << SPI_RXCRCR_RXCRC_Pos)          /*!< 0x0000FFFF */
4758 #define SPI_RXCRCR_RXCRC            SPI_RXCRCR_RXCRC_Msk                       /*!< Rx CRC Register */
4759 
4760 /******************  Bit definition for SPI_TXCRCR register  ******************/
4761 #define SPI_TXCRCR_TXCRC_Pos        (0U)
4762 #define SPI_TXCRCR_TXCRC_Msk        (0xFFFFUL << SPI_TXCRCR_TXCRC_Pos)          /*!< 0x0000FFFF */
4763 #define SPI_TXCRCR_TXCRC            SPI_TXCRCR_TXCRC_Msk                       /*!< Tx CRC Register */
4764 
4765 /******************  Bit definition for SPI_I2SCFGR register  *****************/
4766 #define SPI_I2SCFGR_CHLEN_Pos       (0U)
4767 #define SPI_I2SCFGR_CHLEN_Msk       (0x1UL << SPI_I2SCFGR_CHLEN_Pos)            /*!< 0x00000001 */
4768 #define SPI_I2SCFGR_CHLEN           SPI_I2SCFGR_CHLEN_Msk                      /*!<Channel length (number of bits per audio channel) */
4769 #define SPI_I2SCFGR_DATLEN_Pos      (1U)
4770 #define SPI_I2SCFGR_DATLEN_Msk      (0x3UL << SPI_I2SCFGR_DATLEN_Pos)           /*!< 0x00000006 */
4771 #define SPI_I2SCFGR_DATLEN          SPI_I2SCFGR_DATLEN_Msk                     /*!<DATLEN[1:0] bits (Data length to be transferred) */
4772 #define SPI_I2SCFGR_DATLEN_0        (0x1UL << SPI_I2SCFGR_DATLEN_Pos)           /*!< 0x00000002 */
4773 #define SPI_I2SCFGR_DATLEN_1        (0x2UL << SPI_I2SCFGR_DATLEN_Pos)           /*!< 0x00000004 */
4774 #define SPI_I2SCFGR_CKPOL_Pos       (3U)
4775 #define SPI_I2SCFGR_CKPOL_Msk       (0x1UL << SPI_I2SCFGR_CKPOL_Pos)            /*!< 0x00000008 */
4776 #define SPI_I2SCFGR_CKPOL           SPI_I2SCFGR_CKPOL_Msk                      /*!<steady state clock polarity */
4777 #define SPI_I2SCFGR_I2SSTD_Pos      (4U)
4778 #define SPI_I2SCFGR_I2SSTD_Msk      (0x3UL << SPI_I2SCFGR_I2SSTD_Pos)           /*!< 0x00000030 */
4779 #define SPI_I2SCFGR_I2SSTD          SPI_I2SCFGR_I2SSTD_Msk                     /*!<I2SSTD[1:0] bits (I2S standard selection) */
4780 #define SPI_I2SCFGR_I2SSTD_0        (0x1UL << SPI_I2SCFGR_I2SSTD_Pos)           /*!< 0x00000010 */
4781 #define SPI_I2SCFGR_I2SSTD_1        (0x2UL << SPI_I2SCFGR_I2SSTD_Pos)           /*!< 0x00000020 */
4782 #define SPI_I2SCFGR_PCMSYNC_Pos     (7U)
4783 #define SPI_I2SCFGR_PCMSYNC_Msk     (0x1UL << SPI_I2SCFGR_PCMSYNC_Pos)          /*!< 0x00000080 */
4784 #define SPI_I2SCFGR_PCMSYNC         SPI_I2SCFGR_PCMSYNC_Msk                    /*!<PCM frame synchronization */
4785 #define SPI_I2SCFGR_I2SCFG_Pos      (8U)
4786 #define SPI_I2SCFGR_I2SCFG_Msk      (0x3UL << SPI_I2SCFGR_I2SCFG_Pos)           /*!< 0x00000300 */
4787 #define SPI_I2SCFGR_I2SCFG          SPI_I2SCFGR_I2SCFG_Msk                     /*!<I2SCFG[1:0] bits (I2S configuration mode) */
4788 #define SPI_I2SCFGR_I2SCFG_0        (0x1UL << SPI_I2SCFGR_I2SCFG_Pos)           /*!< 0x00000100 */
4789 #define SPI_I2SCFGR_I2SCFG_1        (0x2UL << SPI_I2SCFGR_I2SCFG_Pos)           /*!< 0x00000200 */
4790 #define SPI_I2SCFGR_I2SE_Pos        (10U)
4791 #define SPI_I2SCFGR_I2SE_Msk        (0x1UL << SPI_I2SCFGR_I2SE_Pos)             /*!< 0x00000400 */
4792 #define SPI_I2SCFGR_I2SE            SPI_I2SCFGR_I2SE_Msk                       /*!<I2S Enable */
4793 #define SPI_I2SCFGR_I2SMOD_Pos      (11U)
4794 #define SPI_I2SCFGR_I2SMOD_Msk      (0x1UL << SPI_I2SCFGR_I2SMOD_Pos)           /*!< 0x00000800 */
4795 #define SPI_I2SCFGR_I2SMOD          SPI_I2SCFGR_I2SMOD_Msk                     /*!<I2S mode selection */
4796 /******************  Bit definition for SPI_I2SPR register  *******************/
4797 #define SPI_I2SPR_I2SDIV_Pos        (0U)
4798 #define SPI_I2SPR_I2SDIV_Msk        (0xFFUL << SPI_I2SPR_I2SDIV_Pos)            /*!< 0x000000FF */
4799 #define SPI_I2SPR_I2SDIV            SPI_I2SPR_I2SDIV_Msk                       /*!<I2S Linear prescaler */
4800 #define SPI_I2SPR_ODD_Pos           (8U)
4801 #define SPI_I2SPR_ODD_Msk           (0x1UL << SPI_I2SPR_ODD_Pos)                /*!< 0x00000100 */
4802 #define SPI_I2SPR_ODD               SPI_I2SPR_ODD_Msk                          /*!<Odd factor for the prescaler */
4803 #define SPI_I2SPR_MCKOE_Pos         (9U)
4804 #define SPI_I2SPR_MCKOE_Msk         (0x1UL << SPI_I2SPR_MCKOE_Pos)              /*!< 0x00000200 */
4805 #define SPI_I2SPR_MCKOE             SPI_I2SPR_MCKOE_Msk                        /*!<Master Clock Output Enable */
4806 
4807 /******************************************************************************/
4808 /*                                                                            */
4809 /*                       System Configuration (SYSCFG)                        */
4810 /*                                                                            */
4811 /******************************************************************************/
4812 /*****************  Bit definition for SYSCFG_CFGR1 register  ****************/
4813 #define SYSCFG_CFGR1_MEM_MODE_Pos                (0U)
4814 #define SYSCFG_CFGR1_MEM_MODE_Msk                (0x3UL << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000003 */
4815 #define SYSCFG_CFGR1_MEM_MODE                    SYSCFG_CFGR1_MEM_MODE_Msk     /*!< SYSCFG_Memory Remap Config */
4816 #define SYSCFG_CFGR1_MEM_MODE_0                  (0x1UL << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000001 */
4817 #define SYSCFG_CFGR1_MEM_MODE_1                  (0x2UL << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000002 */
4818 #define SYSCFG_CFGR1_BOOT_MODE_Pos               (8U)
4819 #define SYSCFG_CFGR1_BOOT_MODE_Msk               (0x3UL << SYSCFG_CFGR1_BOOT_MODE_Pos) /*!< 0x00000300 */
4820 #define SYSCFG_CFGR1_BOOT_MODE                   SYSCFG_CFGR1_BOOT_MODE_Msk    /*!< SYSCFG_Boot mode Config */
4821 #define SYSCFG_CFGR1_BOOT_MODE_0                 (0x1UL << SYSCFG_CFGR1_BOOT_MODE_Pos) /*!< 0x00000100 */
4822 #define SYSCFG_CFGR1_BOOT_MODE_1                 (0x2UL << SYSCFG_CFGR1_BOOT_MODE_Pos) /*!< 0x00000200 */
4823 
4824 /*****************  Bit definition for SYSCFG_CFGR2 register  ****************/
4825 #define SYSCFG_CFGR2_FWDISEN_Pos                 (0U)
4826 #define SYSCFG_CFGR2_FWDISEN_Msk                 (0x1UL << SYSCFG_CFGR2_FWDISEN_Pos) /*!< 0x00000001 */
4827 #define SYSCFG_CFGR2_FWDISEN                     SYSCFG_CFGR2_FWDISEN_Msk      /*!< Firewall disable bit */
4828 #define SYSCFG_CFGR2_I2C_PB6_FMP_Pos             (8U)
4829 #define SYSCFG_CFGR2_I2C_PB6_FMP_Msk             (0x1UL << SYSCFG_CFGR2_I2C_PB6_FMP_Pos) /*!< 0x00000100 */
4830 #define SYSCFG_CFGR2_I2C_PB6_FMP                 SYSCFG_CFGR2_I2C_PB6_FMP_Msk  /*!< I2C PB6 Fast mode plus */
4831 #define SYSCFG_CFGR2_I2C_PB7_FMP_Pos             (9U)
4832 #define SYSCFG_CFGR2_I2C_PB7_FMP_Msk             (0x1UL << SYSCFG_CFGR2_I2C_PB7_FMP_Pos) /*!< 0x00000200 */
4833 #define SYSCFG_CFGR2_I2C_PB7_FMP                 SYSCFG_CFGR2_I2C_PB7_FMP_Msk  /*!< I2C PB7 Fast mode plus */
4834 #define SYSCFG_CFGR2_I2C_PB8_FMP_Pos             (10U)
4835 #define SYSCFG_CFGR2_I2C_PB8_FMP_Msk             (0x1UL << SYSCFG_CFGR2_I2C_PB8_FMP_Pos) /*!< 0x00000400 */
4836 #define SYSCFG_CFGR2_I2C_PB8_FMP                 SYSCFG_CFGR2_I2C_PB8_FMP_Msk  /*!< I2C PB8 Fast mode plus */
4837 #define SYSCFG_CFGR2_I2C_PB9_FMP_Pos             (11U)
4838 #define SYSCFG_CFGR2_I2C_PB9_FMP_Msk             (0x1UL << SYSCFG_CFGR2_I2C_PB9_FMP_Pos) /*!< 0x00000800 */
4839 #define SYSCFG_CFGR2_I2C_PB9_FMP                 SYSCFG_CFGR2_I2C_PB9_FMP_Msk  /*!< I2C PB9 Fast mode plus */
4840 #define SYSCFG_CFGR2_I2C1_FMP_Pos                (12U)
4841 #define SYSCFG_CFGR2_I2C1_FMP_Msk                (0x1UL << SYSCFG_CFGR2_I2C1_FMP_Pos) /*!< 0x00001000 */
4842 #define SYSCFG_CFGR2_I2C1_FMP                    SYSCFG_CFGR2_I2C1_FMP_Msk     /*!< I2C1 Fast mode plus */
4843 #define SYSCFG_CFGR2_I2C2_FMP_Pos                (13U)
4844 #define SYSCFG_CFGR2_I2C2_FMP_Msk                (0x1UL << SYSCFG_CFGR2_I2C2_FMP_Pos) /*!< 0x00002000 */
4845 #define SYSCFG_CFGR2_I2C2_FMP                    SYSCFG_CFGR2_I2C2_FMP_Msk     /*!< I2C2 Fast mode plus */
4846 
4847 /*****************  Bit definition for SYSCFG_EXTICR1 register  ***************/
4848 #define SYSCFG_EXTICR1_EXTI0_Pos                 (0U)
4849 #define SYSCFG_EXTICR1_EXTI0_Msk                 (0xFUL << SYSCFG_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */
4850 #define SYSCFG_EXTICR1_EXTI0                     SYSCFG_EXTICR1_EXTI0_Msk      /*!< EXTI 0 configuration */
4851 #define SYSCFG_EXTICR1_EXTI1_Pos                 (4U)
4852 #define SYSCFG_EXTICR1_EXTI1_Msk                 (0xFUL << SYSCFG_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */
4853 #define SYSCFG_EXTICR1_EXTI1                     SYSCFG_EXTICR1_EXTI1_Msk      /*!< EXTI 1 configuration */
4854 #define SYSCFG_EXTICR1_EXTI2_Pos                 (8U)
4855 #define SYSCFG_EXTICR1_EXTI2_Msk                 (0xFUL << SYSCFG_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */
4856 #define SYSCFG_EXTICR1_EXTI2                     SYSCFG_EXTICR1_EXTI2_Msk      /*!< EXTI 2 configuration */
4857 #define SYSCFG_EXTICR1_EXTI3_Pos                 (12U)
4858 #define SYSCFG_EXTICR1_EXTI3_Msk                 (0xFUL << SYSCFG_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */
4859 #define SYSCFG_EXTICR1_EXTI3                     SYSCFG_EXTICR1_EXTI3_Msk      /*!< EXTI 3 configuration */
4860 
4861 /**
4862   * @brief  EXTI0 configuration
4863   */
4864 #define SYSCFG_EXTICR1_EXTI0_PA                  (0x00000000U)                 /*!< PA[0] pin */
4865 #define SYSCFG_EXTICR1_EXTI0_PB                  (0x00000001U)                 /*!< PB[0] pin */
4866 #define SYSCFG_EXTICR1_EXTI0_PC                  (0x00000002U)                 /*!< PC[0] pin */
4867 #define SYSCFG_EXTICR1_EXTI0_PH                  (0x00000005U)                 /*!< PH[0] pin */
4868 
4869 /**
4870   * @brief  EXTI1 configuration
4871   */
4872 #define SYSCFG_EXTICR1_EXTI1_PA                  (0x00000000U)                 /*!< PA[1] pin */
4873 #define SYSCFG_EXTICR1_EXTI1_PB                  (0x00000010U)                 /*!< PB[1] pin */
4874 #define SYSCFG_EXTICR1_EXTI1_PC                  (0x00000020U)                 /*!< PC[1] pin */
4875 #define SYSCFG_EXTICR1_EXTI1_PH                  (0x00000050U)                 /*!< PH[1] pin */
4876 
4877 /**
4878   * @brief  EXTI2 configuration
4879   */
4880 #define SYSCFG_EXTICR1_EXTI2_PA                  (0x00000000U)                 /*!< PA[2] pin */
4881 #define SYSCFG_EXTICR1_EXTI2_PB                  (0x00000100U)                 /*!< PB[2] pin */
4882 #define SYSCFG_EXTICR1_EXTI2_PC                  (0x00000200U)                 /*!< PC[2] pin */
4883 #define SYSCFG_EXTICR1_EXTI2_PD                  (0x00000300U)                 /*!< PD[2] pin */
4884 
4885 /**
4886   * @brief  EXTI3 configuration
4887   */
4888 #define SYSCFG_EXTICR1_EXTI3_PA                  (0x00000000U)                 /*!< PA[3] pin */
4889 #define SYSCFG_EXTICR1_EXTI3_PB                  (0x00001000U)                 /*!< PB[3] pin */
4890 #define SYSCFG_EXTICR1_EXTI3_PC                  (0x00002000U)                 /*!< PC[3] pin */
4891 
4892 /*****************  Bit definition for SYSCFG_EXTICR2 register  *****************/
4893 #define SYSCFG_EXTICR2_EXTI4_Pos                 (0U)
4894 #define SYSCFG_EXTICR2_EXTI4_Msk                 (0xFUL << SYSCFG_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */
4895 #define SYSCFG_EXTICR2_EXTI4                     SYSCFG_EXTICR2_EXTI4_Msk      /*!< EXTI 4 configuration */
4896 #define SYSCFG_EXTICR2_EXTI5_Pos                 (4U)
4897 #define SYSCFG_EXTICR2_EXTI5_Msk                 (0xFUL << SYSCFG_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */
4898 #define SYSCFG_EXTICR2_EXTI5                     SYSCFG_EXTICR2_EXTI5_Msk      /*!< EXTI 5 configuration */
4899 #define SYSCFG_EXTICR2_EXTI6_Pos                 (8U)
4900 #define SYSCFG_EXTICR2_EXTI6_Msk                 (0xFUL << SYSCFG_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */
4901 #define SYSCFG_EXTICR2_EXTI6                     SYSCFG_EXTICR2_EXTI6_Msk      /*!< EXTI 6 configuration */
4902 #define SYSCFG_EXTICR2_EXTI7_Pos                 (12U)
4903 #define SYSCFG_EXTICR2_EXTI7_Msk                 (0xFUL << SYSCFG_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */
4904 #define SYSCFG_EXTICR2_EXTI7                     SYSCFG_EXTICR2_EXTI7_Msk      /*!< EXTI 7 configuration */
4905 
4906 /**
4907   * @brief  EXTI4 configuration
4908   */
4909 #define SYSCFG_EXTICR2_EXTI4_PA                  (0x00000000U)                 /*!< PA[4] pin */
4910 #define SYSCFG_EXTICR2_EXTI4_PB                  (0x00000001U)                 /*!< PB[4] pin */
4911 #define SYSCFG_EXTICR2_EXTI4_PC                  (0x00000002U)                 /*!< PC[4] pin */
4912 
4913 /**
4914   * @brief  EXTI5 configuration
4915   */
4916 #define SYSCFG_EXTICR2_EXTI5_PA                  (0x00000000U)                 /*!< PA[5] pin */
4917 #define SYSCFG_EXTICR2_EXTI5_PB                  (0x00000010U)                 /*!< PB[5] pin */
4918 #define SYSCFG_EXTICR2_EXTI5_PC                  (0x00000020U)                 /*!< PC[5] pin */
4919 
4920 /**
4921   * @brief  EXTI6 configuration
4922   */
4923 #define SYSCFG_EXTICR2_EXTI6_PA                  (0x00000000U)                 /*!< PA[6] pin */
4924 #define SYSCFG_EXTICR2_EXTI6_PB                  (0x00000100U)                 /*!< PB[6] pin */
4925 #define SYSCFG_EXTICR2_EXTI6_PC                  (0x00000200U)                 /*!< PC[6] pin */
4926 
4927 /**
4928   * @brief  EXTI7 configuration
4929   */
4930 #define SYSCFG_EXTICR2_EXTI7_PA                  (0x00000000U)                 /*!< PA[7] pin */
4931 #define SYSCFG_EXTICR2_EXTI7_PB                  (0x00001000U)                 /*!< PB[7] pin */
4932 #define SYSCFG_EXTICR2_EXTI7_PC                  (0x00002000U)                 /*!< PC[7] pin */
4933 
4934 /*****************  Bit definition for SYSCFG_EXTICR3 register  *****************/
4935 #define SYSCFG_EXTICR3_EXTI8_Pos                 (0U)
4936 #define SYSCFG_EXTICR3_EXTI8_Msk                 (0xFUL << SYSCFG_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */
4937 #define SYSCFG_EXTICR3_EXTI8                     SYSCFG_EXTICR3_EXTI8_Msk      /*!< EXTI 8 configuration */
4938 #define SYSCFG_EXTICR3_EXTI9_Pos                 (4U)
4939 #define SYSCFG_EXTICR3_EXTI9_Msk                 (0xFUL << SYSCFG_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */
4940 #define SYSCFG_EXTICR3_EXTI9                     SYSCFG_EXTICR3_EXTI9_Msk      /*!< EXTI 9 configuration */
4941 #define SYSCFG_EXTICR3_EXTI10_Pos                (8U)
4942 #define SYSCFG_EXTICR3_EXTI10_Msk                (0xFUL << SYSCFG_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */
4943 #define SYSCFG_EXTICR3_EXTI10                    SYSCFG_EXTICR3_EXTI10_Msk     /*!< EXTI 10 configuration */
4944 #define SYSCFG_EXTICR3_EXTI11_Pos                (12U)
4945 #define SYSCFG_EXTICR3_EXTI11_Msk                (0xFUL << SYSCFG_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */
4946 #define SYSCFG_EXTICR3_EXTI11                    SYSCFG_EXTICR3_EXTI11_Msk     /*!< EXTI 11 configuration */
4947 
4948 /**
4949   * @brief  EXTI8 configuration
4950   */
4951 #define SYSCFG_EXTICR3_EXTI8_PA                  (0x00000000U)                 /*!< PA[8] pin */
4952 #define SYSCFG_EXTICR3_EXTI8_PB                  (0x00000001U)                 /*!< PB[8] pin */
4953 #define SYSCFG_EXTICR3_EXTI8_PC                  (0x00000002U)                 /*!< PC[8] pin */
4954 
4955 /**
4956   * @brief  EXTI9 configuration
4957   */
4958 #define SYSCFG_EXTICR3_EXTI9_PA                  (0x00000000U)                 /*!< PA[9] pin */
4959 #define SYSCFG_EXTICR3_EXTI9_PB                  (0x00000010U)                 /*!< PB[9] pin */
4960 #define SYSCFG_EXTICR3_EXTI9_PC                  (0x00000020U)                 /*!< PC[9] pin */
4961 
4962 /**
4963   * @brief  EXTI10 configuration
4964   */
4965 #define SYSCFG_EXTICR3_EXTI10_PA                 (0x00000000U)                 /*!< PA[10] pin */
4966 #define SYSCFG_EXTICR3_EXTI10_PB                 (0x00000100U)                 /*!< PB[10] pin */
4967 #define SYSCFG_EXTICR3_EXTI10_PC                 (0x00000200U)                 /*!< PC[10] pin */
4968 
4969 /**
4970   * @brief  EXTI11 configuration
4971   */
4972 #define SYSCFG_EXTICR3_EXTI11_PA                 (0x00000000U)                 /*!< PA[11] pin */
4973 #define SYSCFG_EXTICR3_EXTI11_PB                 (0x00001000U)                 /*!< PB[11] pin */
4974 #define SYSCFG_EXTICR3_EXTI11_PC                 (0x00002000U)                 /*!< PC[11] pin */
4975 
4976 /*****************  Bit definition for SYSCFG_EXTICR4 register  *****************/
4977 #define SYSCFG_EXTICR4_EXTI12_Pos                (0U)
4978 #define SYSCFG_EXTICR4_EXTI12_Msk                (0xFUL << SYSCFG_EXTICR4_EXTI12_Pos) /*!< 0x0000000F */
4979 #define SYSCFG_EXTICR4_EXTI12                    SYSCFG_EXTICR4_EXTI12_Msk     /*!< EXTI 12 configuration */
4980 #define SYSCFG_EXTICR4_EXTI13_Pos                (4U)
4981 #define SYSCFG_EXTICR4_EXTI13_Msk                (0xFUL << SYSCFG_EXTICR4_EXTI13_Pos) /*!< 0x000000F0 */
4982 #define SYSCFG_EXTICR4_EXTI13                    SYSCFG_EXTICR4_EXTI13_Msk     /*!< EXTI 13 configuration */
4983 #define SYSCFG_EXTICR4_EXTI14_Pos                (8U)
4984 #define SYSCFG_EXTICR4_EXTI14_Msk                (0xFUL << SYSCFG_EXTICR4_EXTI14_Pos) /*!< 0x00000F00 */
4985 #define SYSCFG_EXTICR4_EXTI14                    SYSCFG_EXTICR4_EXTI14_Msk     /*!< EXTI 14 configuration */
4986 #define SYSCFG_EXTICR4_EXTI15_Pos                (12U)
4987 #define SYSCFG_EXTICR4_EXTI15_Msk                (0xFUL << SYSCFG_EXTICR4_EXTI15_Pos) /*!< 0x0000F000 */
4988 #define SYSCFG_EXTICR4_EXTI15                    SYSCFG_EXTICR4_EXTI15_Msk     /*!< EXTI 15 configuration */
4989 
4990 /**
4991   * @brief  EXTI12 configuration
4992   */
4993 #define SYSCFG_EXTICR4_EXTI12_PA                 (0x00000000U)                 /*!< PA[12] pin */
4994 #define SYSCFG_EXTICR4_EXTI12_PB                 (0x00000001U)                 /*!< PB[12] pin */
4995 #define SYSCFG_EXTICR4_EXTI12_PC                 (0x00000002U)                 /*!< PC[12] pin */
4996 
4997 /**
4998   * @brief  EXTI13 configuration
4999   */
5000 #define SYSCFG_EXTICR4_EXTI13_PA                 (0x00000000U)                 /*!< PA[13] pin */
5001 #define SYSCFG_EXTICR4_EXTI13_PB                 (0x00000010U)                 /*!< PB[13] pin */
5002 #define SYSCFG_EXTICR4_EXTI13_PC                 (0x00000020U)                 /*!< PC[13] pin */
5003 
5004 /**
5005   * @brief  EXTI14 configuration
5006   */
5007 #define SYSCFG_EXTICR4_EXTI14_PA                 (0x00000000U)                 /*!< PA[14] pin */
5008 #define SYSCFG_EXTICR4_EXTI14_PB                 (0x00000100U)                 /*!< PB[14] pin */
5009 #define SYSCFG_EXTICR4_EXTI14_PC                 (0x00000200U)                 /*!< PC[14] pin */
5010 
5011 /**
5012   * @brief  EXTI15 configuration
5013   */
5014 #define SYSCFG_EXTICR4_EXTI15_PA                 (0x00000000U)                 /*!< PA[15] pin */
5015 #define SYSCFG_EXTICR4_EXTI15_PB                 (0x00001000U)                 /*!< PB[15] pin */
5016 #define SYSCFG_EXTICR4_EXTI15_PC                 (0x00002000U)                 /*!< PC[15] pin */
5017 
5018 
5019 /*****************  Bit definition for SYSCFG_CFGR3 register  ****************/
5020 #define SYSCFG_CFGR3_EN_VREFINT_Pos              (0U)
5021 #define SYSCFG_CFGR3_EN_VREFINT_Msk              (0x1UL << SYSCFG_CFGR3_EN_VREFINT_Pos) /*!< 0x00000100 */
5022 #define SYSCFG_CFGR3_EN_VREFINT                  SYSCFG_CFGR3_EN_VREFINT_Msk /*!< Vref Enable bit */
5023 #define SYSCFG_CFGR3_VREF_OUT_Pos                (4U)
5024 #define SYSCFG_CFGR3_VREF_OUT_Msk                (0x3UL << SYSCFG_CFGR3_VREF_OUT_Pos) /*!< 0x00000030 */
5025 #define SYSCFG_CFGR3_VREF_OUT                    SYSCFG_CFGR3_VREF_OUT_Msk     /*!< Verf_ADC connection bit */
5026 #define SYSCFG_CFGR3_VREF_OUT_0                  (0x1UL << SYSCFG_CFGR3_VREF_OUT_Pos) /*!< 0x00000010 */
5027 #define SYSCFG_CFGR3_VREF_OUT_1                  (0x2UL << SYSCFG_CFGR3_VREF_OUT_Pos) /*!< 0x00000020 */
5028 #define SYSCFG_CFGR3_ENBUF_VREFINT_ADC_Pos       (8U)
5029 #define SYSCFG_CFGR3_ENBUF_VREFINT_ADC_Msk       (0x1UL << SYSCFG_CFGR3_ENBUF_VREFINT_ADC_Pos) /*!< 0x00000100 */
5030 #define SYSCFG_CFGR3_ENBUF_VREFINT_ADC           SYSCFG_CFGR3_ENBUF_VREFINT_ADC_Msk /*!< VREFINT reference for ADC enable bit */
5031 #define SYSCFG_CFGR3_ENBUF_SENSOR_ADC_Pos        (9U)
5032 #define SYSCFG_CFGR3_ENBUF_SENSOR_ADC_Msk        (0x1UL << SYSCFG_CFGR3_ENBUF_SENSOR_ADC_Pos) /*!< 0x00000200 */
5033 #define SYSCFG_CFGR3_ENBUF_SENSOR_ADC            SYSCFG_CFGR3_ENBUF_SENSOR_ADC_Msk /*!< Sensor reference for ADC enable bit */
5034 #define SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP_Pos    (12U)
5035 #define SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP_Msk    (0x1UL << SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP_Pos) /*!< 0x00001000 */
5036 #define SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP        SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP_Msk /*!< VREFINT reference for comparator 2 enable bit */
5037 #define SYSCFG_CFGR3_VREFINT_RDYF_Pos            (30U)
5038 #define SYSCFG_CFGR3_VREFINT_RDYF_Msk            (0x1UL << SYSCFG_CFGR3_VREFINT_RDYF_Pos) /*!< 0x40000000 */
5039 #define SYSCFG_CFGR3_VREFINT_RDYF                SYSCFG_CFGR3_VREFINT_RDYF_Msk /*!< VREFINT ready flag */
5040 #define SYSCFG_CFGR3_REF_LOCK_Pos                (31U)
5041 #define SYSCFG_CFGR3_REF_LOCK_Msk                (0x1UL << SYSCFG_CFGR3_REF_LOCK_Pos) /*!< 0x80000000 */
5042 #define SYSCFG_CFGR3_REF_LOCK                    SYSCFG_CFGR3_REF_LOCK_Msk     /*!< CFGR3 lock bit */
5043 
5044 /* Legacy defines */
5045 
5046 #define SYSCFG_CFGR3_EN_BGAP                  SYSCFG_CFGR3_EN_VREFINT
5047 #define SYSCFG_CFGR3_ENBUF_BGAP_ADC           SYSCFG_CFGR3_ENBUF_VREFINT_ADC
5048 #define SYSCFG_CFGR3_ENBUFLP_BGAP_COMP        SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP
5049 #define SYSCFG_VREFINT_ADC_RDYF               SYSCFG_CFGR3_VREFINT_RDYF
5050 #define SYSCFG_CFGR3_SENSOR_ADC_RDYF          SYSCFG_CFGR3_VREFINT_RDYF
5051 #define SYSCFG_CFGR3_VREFINT_ADC_RDYF         SYSCFG_CFGR3_VREFINT_RDYF
5052 #define SYSCFG_CFGR3_VREFINT_COMP_RDYF        SYSCFG_CFGR3_VREFINT_RDYF
5053 
5054 /******************************************************************************/
5055 /*                                                                            */
5056 /*                               Timers (TIM)*/
5057 /*                                                                            */
5058 /******************************************************************************/
5059 /*
5060 * @brief Specific device feature definitions (not present on all devices in the STM32L0 family)
5061 */
5062 #define TIM_TIM2_REMAP_HSI48_SUPPORT     /*!<Support remap HSI48 on TIM2 */
5063 
5064 /*******************  Bit definition for TIM_CR1 register  ********************/
5065 #define TIM_CR1_CEN_Pos           (0U)
5066 #define TIM_CR1_CEN_Msk           (0x1UL << TIM_CR1_CEN_Pos)                    /*!< 0x00000001 */
5067 #define TIM_CR1_CEN               TIM_CR1_CEN_Msk                              /*!<Counter enable */
5068 #define TIM_CR1_UDIS_Pos          (1U)
5069 #define TIM_CR1_UDIS_Msk          (0x1UL << TIM_CR1_UDIS_Pos)                   /*!< 0x00000002 */
5070 #define TIM_CR1_UDIS              TIM_CR1_UDIS_Msk                             /*!<Update disable */
5071 #define TIM_CR1_URS_Pos           (2U)
5072 #define TIM_CR1_URS_Msk           (0x1UL << TIM_CR1_URS_Pos)                    /*!< 0x00000004 */
5073 #define TIM_CR1_URS               TIM_CR1_URS_Msk                              /*!<Update request source */
5074 #define TIM_CR1_OPM_Pos           (3U)
5075 #define TIM_CR1_OPM_Msk           (0x1UL << TIM_CR1_OPM_Pos)                    /*!< 0x00000008 */
5076 #define TIM_CR1_OPM               TIM_CR1_OPM_Msk                              /*!<One pulse mode */
5077 #define TIM_CR1_DIR_Pos           (4U)
5078 #define TIM_CR1_DIR_Msk           (0x1UL << TIM_CR1_DIR_Pos)                    /*!< 0x00000010 */
5079 #define TIM_CR1_DIR               TIM_CR1_DIR_Msk                              /*!<Direction */
5080 
5081 #define TIM_CR1_CMS_Pos           (5U)
5082 #define TIM_CR1_CMS_Msk           (0x3UL << TIM_CR1_CMS_Pos)                    /*!< 0x00000060 */
5083 #define TIM_CR1_CMS               TIM_CR1_CMS_Msk                              /*!<CMS[1:0] bits (Center-aligned mode selection) */
5084 #define TIM_CR1_CMS_0             (0x1UL << TIM_CR1_CMS_Pos)                    /*!< 0x00000020 */
5085 #define TIM_CR1_CMS_1             (0x2UL << TIM_CR1_CMS_Pos)                    /*!< 0x00000040 */
5086 
5087 #define TIM_CR1_ARPE_Pos          (7U)
5088 #define TIM_CR1_ARPE_Msk          (0x1UL << TIM_CR1_ARPE_Pos)                   /*!< 0x00000080 */
5089 #define TIM_CR1_ARPE              TIM_CR1_ARPE_Msk                             /*!<Auto-reload preload enable */
5090 
5091 #define TIM_CR1_CKD_Pos           (8U)
5092 #define TIM_CR1_CKD_Msk           (0x3UL << TIM_CR1_CKD_Pos)                    /*!< 0x00000300 */
5093 #define TIM_CR1_CKD               TIM_CR1_CKD_Msk                              /*!<CKD[1:0] bits (clock division) */
5094 #define TIM_CR1_CKD_0             (0x1UL << TIM_CR1_CKD_Pos)                    /*!< 0x00000100 */
5095 #define TIM_CR1_CKD_1             (0x2UL << TIM_CR1_CKD_Pos)                    /*!< 0x00000200 */
5096 
5097 /*******************  Bit definition for TIM_CR2 register  ********************/
5098 #define TIM_CR2_CCDS_Pos          (3U)
5099 #define TIM_CR2_CCDS_Msk          (0x1UL << TIM_CR2_CCDS_Pos)                   /*!< 0x00000008 */
5100 #define TIM_CR2_CCDS              TIM_CR2_CCDS_Msk                             /*!<Capture/Compare DMA Selection */
5101 
5102 #define TIM_CR2_MMS_Pos           (4U)
5103 #define TIM_CR2_MMS_Msk           (0x7UL << TIM_CR2_MMS_Pos)                    /*!< 0x00000070 */
5104 #define TIM_CR2_MMS               TIM_CR2_MMS_Msk                              /*!<MMS[2:0] bits (Master Mode Selection) */
5105 #define TIM_CR2_MMS_0             (0x1UL << TIM_CR2_MMS_Pos)                    /*!< 0x00000010 */
5106 #define TIM_CR2_MMS_1             (0x2UL << TIM_CR2_MMS_Pos)                    /*!< 0x00000020 */
5107 #define TIM_CR2_MMS_2             (0x4UL << TIM_CR2_MMS_Pos)                    /*!< 0x00000040 */
5108 
5109 #define TIM_CR2_TI1S_Pos          (7U)
5110 #define TIM_CR2_TI1S_Msk          (0x1UL << TIM_CR2_TI1S_Pos)                   /*!< 0x00000080 */
5111 #define TIM_CR2_TI1S              TIM_CR2_TI1S_Msk                             /*!<TI1 Selection */
5112 
5113 /*******************  Bit definition for TIM_SMCR register  *******************/
5114 #define TIM_SMCR_SMS_Pos          (0U)
5115 #define TIM_SMCR_SMS_Msk          (0x7UL << TIM_SMCR_SMS_Pos)                   /*!< 0x00000007 */
5116 #define TIM_SMCR_SMS              TIM_SMCR_SMS_Msk                             /*!<SMS[2:0] bits (Slave mode selection) */
5117 #define TIM_SMCR_SMS_0            (0x1UL << TIM_SMCR_SMS_Pos)                   /*!< 0x00000001 */
5118 #define TIM_SMCR_SMS_1            (0x2UL << TIM_SMCR_SMS_Pos)                   /*!< 0x00000002 */
5119 #define TIM_SMCR_SMS_2            (0x4UL << TIM_SMCR_SMS_Pos)                   /*!< 0x00000004 */
5120 
5121 #define TIM_SMCR_TS_Pos           (4U)
5122 #define TIM_SMCR_TS_Msk           (0x7UL << TIM_SMCR_TS_Pos)                    /*!< 0x00000070 */
5123 #define TIM_SMCR_TS               TIM_SMCR_TS_Msk                              /*!<TS[2:0] bits (Trigger selection) */
5124 #define TIM_SMCR_TS_0             (0x1UL << TIM_SMCR_TS_Pos)                    /*!< 0x00000010 */
5125 #define TIM_SMCR_TS_1             (0x2UL << TIM_SMCR_TS_Pos)                    /*!< 0x00000020 */
5126 #define TIM_SMCR_TS_2             (0x4UL << TIM_SMCR_TS_Pos)                    /*!< 0x00000040 */
5127 
5128 #define TIM_SMCR_MSM_Pos          (7U)
5129 #define TIM_SMCR_MSM_Msk          (0x1UL << TIM_SMCR_MSM_Pos)                   /*!< 0x00000080 */
5130 #define TIM_SMCR_MSM              TIM_SMCR_MSM_Msk                             /*!<Master/slave mode */
5131 
5132 #define TIM_SMCR_ETF_Pos          (8U)
5133 #define TIM_SMCR_ETF_Msk          (0xFUL << TIM_SMCR_ETF_Pos)                   /*!< 0x00000F00 */
5134 #define TIM_SMCR_ETF              TIM_SMCR_ETF_Msk                             /*!<ETF[3:0] bits (External trigger filter) */
5135 #define TIM_SMCR_ETF_0            (0x1UL << TIM_SMCR_ETF_Pos)                   /*!< 0x00000100 */
5136 #define TIM_SMCR_ETF_1            (0x2UL << TIM_SMCR_ETF_Pos)                   /*!< 0x00000200 */
5137 #define TIM_SMCR_ETF_2            (0x4UL << TIM_SMCR_ETF_Pos)                   /*!< 0x00000400 */
5138 #define TIM_SMCR_ETF_3            (0x8UL << TIM_SMCR_ETF_Pos)                   /*!< 0x00000800 */
5139 
5140 #define TIM_SMCR_ETPS_Pos         (12U)
5141 #define TIM_SMCR_ETPS_Msk         (0x3UL << TIM_SMCR_ETPS_Pos)                  /*!< 0x00003000 */
5142 #define TIM_SMCR_ETPS             TIM_SMCR_ETPS_Msk                            /*!<ETPS[1:0] bits (External trigger prescaler) */
5143 #define TIM_SMCR_ETPS_0           (0x1UL << TIM_SMCR_ETPS_Pos)                  /*!< 0x00001000 */
5144 #define TIM_SMCR_ETPS_1           (0x2UL << TIM_SMCR_ETPS_Pos)                  /*!< 0x00002000 */
5145 
5146 #define TIM_SMCR_ECE_Pos          (14U)
5147 #define TIM_SMCR_ECE_Msk          (0x1UL << TIM_SMCR_ECE_Pos)                   /*!< 0x00004000 */
5148 #define TIM_SMCR_ECE              TIM_SMCR_ECE_Msk                             /*!<External clock enable */
5149 #define TIM_SMCR_ETP_Pos          (15U)
5150 #define TIM_SMCR_ETP_Msk          (0x1UL << TIM_SMCR_ETP_Pos)                   /*!< 0x00008000 */
5151 #define TIM_SMCR_ETP              TIM_SMCR_ETP_Msk                             /*!<External trigger polarity */
5152 
5153 /*******************  Bit definition for TIM_DIER register  *******************/
5154 #define TIM_DIER_UIE_Pos          (0U)
5155 #define TIM_DIER_UIE_Msk          (0x1UL << TIM_DIER_UIE_Pos)                   /*!< 0x00000001 */
5156 #define TIM_DIER_UIE              TIM_DIER_UIE_Msk                             /*!<Update interrupt enable */
5157 #define TIM_DIER_CC1IE_Pos        (1U)
5158 #define TIM_DIER_CC1IE_Msk        (0x1UL << TIM_DIER_CC1IE_Pos)                 /*!< 0x00000002 */
5159 #define TIM_DIER_CC1IE            TIM_DIER_CC1IE_Msk                           /*!<Capture/Compare 1 interrupt enable */
5160 #define TIM_DIER_CC2IE_Pos        (2U)
5161 #define TIM_DIER_CC2IE_Msk        (0x1UL << TIM_DIER_CC2IE_Pos)                 /*!< 0x00000004 */
5162 #define TIM_DIER_CC2IE            TIM_DIER_CC2IE_Msk                           /*!<Capture/Compare 2 interrupt enable */
5163 #define TIM_DIER_CC3IE_Pos        (3U)
5164 #define TIM_DIER_CC3IE_Msk        (0x1UL << TIM_DIER_CC3IE_Pos)                 /*!< 0x00000008 */
5165 #define TIM_DIER_CC3IE            TIM_DIER_CC3IE_Msk                           /*!<Capture/Compare 3 interrupt enable */
5166 #define TIM_DIER_CC4IE_Pos        (4U)
5167 #define TIM_DIER_CC4IE_Msk        (0x1UL << TIM_DIER_CC4IE_Pos)                 /*!< 0x00000010 */
5168 #define TIM_DIER_CC4IE            TIM_DIER_CC4IE_Msk                           /*!<Capture/Compare 4 interrupt enable */
5169 #define TIM_DIER_TIE_Pos          (6U)
5170 #define TIM_DIER_TIE_Msk          (0x1UL << TIM_DIER_TIE_Pos)                   /*!< 0x00000040 */
5171 #define TIM_DIER_TIE              TIM_DIER_TIE_Msk                             /*!<Trigger interrupt enable */
5172 #define TIM_DIER_UDE_Pos          (8U)
5173 #define TIM_DIER_UDE_Msk          (0x1UL << TIM_DIER_UDE_Pos)                   /*!< 0x00000100 */
5174 #define TIM_DIER_UDE              TIM_DIER_UDE_Msk                             /*!<Update DMA request enable */
5175 #define TIM_DIER_CC1DE_Pos        (9U)
5176 #define TIM_DIER_CC1DE_Msk        (0x1UL << TIM_DIER_CC1DE_Pos)                 /*!< 0x00000200 */
5177 #define TIM_DIER_CC1DE            TIM_DIER_CC1DE_Msk                           /*!<Capture/Compare 1 DMA request enable */
5178 #define TIM_DIER_CC2DE_Pos        (10U)
5179 #define TIM_DIER_CC2DE_Msk        (0x1UL << TIM_DIER_CC2DE_Pos)                 /*!< 0x00000400 */
5180 #define TIM_DIER_CC2DE            TIM_DIER_CC2DE_Msk                           /*!<Capture/Compare 2 DMA request enable */
5181 #define TIM_DIER_CC3DE_Pos        (11U)
5182 #define TIM_DIER_CC3DE_Msk        (0x1UL << TIM_DIER_CC3DE_Pos)                 /*!< 0x00000800 */
5183 #define TIM_DIER_CC3DE            TIM_DIER_CC3DE_Msk                           /*!<Capture/Compare 3 DMA request enable */
5184 #define TIM_DIER_CC4DE_Pos        (12U)
5185 #define TIM_DIER_CC4DE_Msk        (0x1UL << TIM_DIER_CC4DE_Pos)                 /*!< 0x00001000 */
5186 #define TIM_DIER_CC4DE            TIM_DIER_CC4DE_Msk                           /*!<Capture/Compare 4 DMA request enable */
5187 #define TIM_DIER_TDE_Pos          (14U)
5188 #define TIM_DIER_TDE_Msk          (0x1UL << TIM_DIER_TDE_Pos)                   /*!< 0x00004000 */
5189 #define TIM_DIER_TDE              TIM_DIER_TDE_Msk                             /*!<Trigger DMA request enable */
5190 
5191 /********************  Bit definition for TIM_SR register  ********************/
5192 #define TIM_SR_UIF_Pos            (0U)
5193 #define TIM_SR_UIF_Msk            (0x1UL << TIM_SR_UIF_Pos)                     /*!< 0x00000001 */
5194 #define TIM_SR_UIF                TIM_SR_UIF_Msk                               /*!<Update interrupt Flag */
5195 #define TIM_SR_CC1IF_Pos          (1U)
5196 #define TIM_SR_CC1IF_Msk          (0x1UL << TIM_SR_CC1IF_Pos)                   /*!< 0x00000002 */
5197 #define TIM_SR_CC1IF              TIM_SR_CC1IF_Msk                             /*!<Capture/Compare 1 interrupt Flag */
5198 #define TIM_SR_CC2IF_Pos          (2U)
5199 #define TIM_SR_CC2IF_Msk          (0x1UL << TIM_SR_CC2IF_Pos)                   /*!< 0x00000004 */
5200 #define TIM_SR_CC2IF              TIM_SR_CC2IF_Msk                             /*!<Capture/Compare 2 interrupt Flag */
5201 #define TIM_SR_CC3IF_Pos          (3U)
5202 #define TIM_SR_CC3IF_Msk          (0x1UL << TIM_SR_CC3IF_Pos)                   /*!< 0x00000008 */
5203 #define TIM_SR_CC3IF              TIM_SR_CC3IF_Msk                             /*!<Capture/Compare 3 interrupt Flag */
5204 #define TIM_SR_CC4IF_Pos          (4U)
5205 #define TIM_SR_CC4IF_Msk          (0x1UL << TIM_SR_CC4IF_Pos)                   /*!< 0x00000010 */
5206 #define TIM_SR_CC4IF              TIM_SR_CC4IF_Msk                             /*!<Capture/Compare 4 interrupt Flag */
5207 #define TIM_SR_TIF_Pos            (6U)
5208 #define TIM_SR_TIF_Msk            (0x1UL << TIM_SR_TIF_Pos)                     /*!< 0x00000040 */
5209 #define TIM_SR_TIF                TIM_SR_TIF_Msk                               /*!<Trigger interrupt Flag */
5210 #define TIM_SR_CC1OF_Pos          (9U)
5211 #define TIM_SR_CC1OF_Msk          (0x1UL << TIM_SR_CC1OF_Pos)                   /*!< 0x00000200 */
5212 #define TIM_SR_CC1OF              TIM_SR_CC1OF_Msk                             /*!<Capture/Compare 1 Overcapture Flag */
5213 #define TIM_SR_CC2OF_Pos          (10U)
5214 #define TIM_SR_CC2OF_Msk          (0x1UL << TIM_SR_CC2OF_Pos)                   /*!< 0x00000400 */
5215 #define TIM_SR_CC2OF              TIM_SR_CC2OF_Msk                             /*!<Capture/Compare 2 Overcapture Flag */
5216 #define TIM_SR_CC3OF_Pos          (11U)
5217 #define TIM_SR_CC3OF_Msk          (0x1UL << TIM_SR_CC3OF_Pos)                   /*!< 0x00000800 */
5218 #define TIM_SR_CC3OF              TIM_SR_CC3OF_Msk                             /*!<Capture/Compare 3 Overcapture Flag */
5219 #define TIM_SR_CC4OF_Pos          (12U)
5220 #define TIM_SR_CC4OF_Msk          (0x1UL << TIM_SR_CC4OF_Pos)                   /*!< 0x00001000 */
5221 #define TIM_SR_CC4OF              TIM_SR_CC4OF_Msk                             /*!<Capture/Compare 4 Overcapture Flag */
5222 
5223 /*******************  Bit definition for TIM_EGR register  ********************/
5224 #define TIM_EGR_UG_Pos            (0U)
5225 #define TIM_EGR_UG_Msk            (0x1UL << TIM_EGR_UG_Pos)                     /*!< 0x00000001 */
5226 #define TIM_EGR_UG                TIM_EGR_UG_Msk                               /*!<Update Generation */
5227 #define TIM_EGR_CC1G_Pos          (1U)
5228 #define TIM_EGR_CC1G_Msk          (0x1UL << TIM_EGR_CC1G_Pos)                   /*!< 0x00000002 */
5229 #define TIM_EGR_CC1G              TIM_EGR_CC1G_Msk                             /*!<Capture/Compare 1 Generation */
5230 #define TIM_EGR_CC2G_Pos          (2U)
5231 #define TIM_EGR_CC2G_Msk          (0x1UL << TIM_EGR_CC2G_Pos)                   /*!< 0x00000004 */
5232 #define TIM_EGR_CC2G              TIM_EGR_CC2G_Msk                             /*!<Capture/Compare 2 Generation */
5233 #define TIM_EGR_CC3G_Pos          (3U)
5234 #define TIM_EGR_CC3G_Msk          (0x1UL << TIM_EGR_CC3G_Pos)                   /*!< 0x00000008 */
5235 #define TIM_EGR_CC3G              TIM_EGR_CC3G_Msk                             /*!<Capture/Compare 3 Generation */
5236 #define TIM_EGR_CC4G_Pos          (4U)
5237 #define TIM_EGR_CC4G_Msk          (0x1UL << TIM_EGR_CC4G_Pos)                   /*!< 0x00000010 */
5238 #define TIM_EGR_CC4G              TIM_EGR_CC4G_Msk                             /*!<Capture/Compare 4 Generation */
5239 #define TIM_EGR_TG_Pos            (6U)
5240 #define TIM_EGR_TG_Msk            (0x1UL << TIM_EGR_TG_Pos)                     /*!< 0x00000040 */
5241 #define TIM_EGR_TG                TIM_EGR_TG_Msk                               /*!<Trigger Generation */
5242 
5243 /******************  Bit definition for TIM_CCMR1 register  *******************/
5244 #define TIM_CCMR1_CC1S_Pos        (0U)
5245 #define TIM_CCMR1_CC1S_Msk        (0x3UL << TIM_CCMR1_CC1S_Pos)                 /*!< 0x00000003 */
5246 #define TIM_CCMR1_CC1S            TIM_CCMR1_CC1S_Msk                           /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
5247 #define TIM_CCMR1_CC1S_0          (0x1UL << TIM_CCMR1_CC1S_Pos)                 /*!< 0x00000001 */
5248 #define TIM_CCMR1_CC1S_1          (0x2UL << TIM_CCMR1_CC1S_Pos)                 /*!< 0x00000002 */
5249 
5250 #define TIM_CCMR1_OC1FE_Pos       (2U)
5251 #define TIM_CCMR1_OC1FE_Msk       (0x1UL << TIM_CCMR1_OC1FE_Pos)                /*!< 0x00000004 */
5252 #define TIM_CCMR1_OC1FE           TIM_CCMR1_OC1FE_Msk                          /*!<Output Compare 1 Fast enable */
5253 #define TIM_CCMR1_OC1PE_Pos       (3U)
5254 #define TIM_CCMR1_OC1PE_Msk       (0x1UL << TIM_CCMR1_OC1PE_Pos)                /*!< 0x00000008 */
5255 #define TIM_CCMR1_OC1PE           TIM_CCMR1_OC1PE_Msk                          /*!<Output Compare 1 Preload enable */
5256 
5257 #define TIM_CCMR1_OC1M_Pos        (4U)
5258 #define TIM_CCMR1_OC1M_Msk        (0x7UL << TIM_CCMR1_OC1M_Pos)                 /*!< 0x00000070 */
5259 #define TIM_CCMR1_OC1M            TIM_CCMR1_OC1M_Msk                           /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
5260 #define TIM_CCMR1_OC1M_0          (0x1UL << TIM_CCMR1_OC1M_Pos)                 /*!< 0x00000010 */
5261 #define TIM_CCMR1_OC1M_1          (0x2UL << TIM_CCMR1_OC1M_Pos)                 /*!< 0x00000020 */
5262 #define TIM_CCMR1_OC1M_2          (0x4UL << TIM_CCMR1_OC1M_Pos)                 /*!< 0x00000040 */
5263 
5264 #define TIM_CCMR1_OC1CE_Pos       (7U)
5265 #define TIM_CCMR1_OC1CE_Msk       (0x1UL << TIM_CCMR1_OC1CE_Pos)                /*!< 0x00000080 */
5266 #define TIM_CCMR1_OC1CE           TIM_CCMR1_OC1CE_Msk                          /*!<Output Compare 1Clear Enable */
5267 
5268 #define TIM_CCMR1_CC2S_Pos        (8U)
5269 #define TIM_CCMR1_CC2S_Msk        (0x3UL << TIM_CCMR1_CC2S_Pos)                 /*!< 0x00000300 */
5270 #define TIM_CCMR1_CC2S            TIM_CCMR1_CC2S_Msk                           /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
5271 #define TIM_CCMR1_CC2S_0          (0x1UL << TIM_CCMR1_CC2S_Pos)                 /*!< 0x00000100 */
5272 #define TIM_CCMR1_CC2S_1          (0x2UL << TIM_CCMR1_CC2S_Pos)                 /*!< 0x00000200 */
5273 
5274 #define TIM_CCMR1_OC2FE_Pos       (10U)
5275 #define TIM_CCMR1_OC2FE_Msk       (0x1UL << TIM_CCMR1_OC2FE_Pos)                /*!< 0x00000400 */
5276 #define TIM_CCMR1_OC2FE           TIM_CCMR1_OC2FE_Msk                          /*!<Output Compare 2 Fast enable */
5277 #define TIM_CCMR1_OC2PE_Pos       (11U)
5278 #define TIM_CCMR1_OC2PE_Msk       (0x1UL << TIM_CCMR1_OC2PE_Pos)                /*!< 0x00000800 */
5279 #define TIM_CCMR1_OC2PE           TIM_CCMR1_OC2PE_Msk                          /*!<Output Compare 2 Preload enable */
5280 
5281 #define TIM_CCMR1_OC2M_Pos        (12U)
5282 #define TIM_CCMR1_OC2M_Msk        (0x7UL << TIM_CCMR1_OC2M_Pos)                 /*!< 0x00007000 */
5283 #define TIM_CCMR1_OC2M            TIM_CCMR1_OC2M_Msk                           /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
5284 #define TIM_CCMR1_OC2M_0          (0x1UL << TIM_CCMR1_OC2M_Pos)                 /*!< 0x00001000 */
5285 #define TIM_CCMR1_OC2M_1          (0x2UL << TIM_CCMR1_OC2M_Pos)                 /*!< 0x00002000 */
5286 #define TIM_CCMR1_OC2M_2          (0x4UL << TIM_CCMR1_OC2M_Pos)                 /*!< 0x00004000 */
5287 
5288 #define TIM_CCMR1_OC2CE_Pos       (15U)
5289 #define TIM_CCMR1_OC2CE_Msk       (0x1UL << TIM_CCMR1_OC2CE_Pos)                /*!< 0x00008000 */
5290 #define TIM_CCMR1_OC2CE           TIM_CCMR1_OC2CE_Msk                          /*!<Output Compare 2 Clear Enable */
5291 
5292 /*----------------------------------------------------------------------------*/
5293 
5294 #define TIM_CCMR1_IC1PSC_Pos      (2U)
5295 #define TIM_CCMR1_IC1PSC_Msk      (0x3UL << TIM_CCMR1_IC1PSC_Pos)               /*!< 0x0000000C */
5296 #define TIM_CCMR1_IC1PSC          TIM_CCMR1_IC1PSC_Msk                         /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
5297 #define TIM_CCMR1_IC1PSC_0        (0x1UL << TIM_CCMR1_IC1PSC_Pos)               /*!< 0x00000004 */
5298 #define TIM_CCMR1_IC1PSC_1        (0x2UL << TIM_CCMR1_IC1PSC_Pos)               /*!< 0x00000008 */
5299 
5300 #define TIM_CCMR1_IC1F_Pos        (4U)
5301 #define TIM_CCMR1_IC1F_Msk        (0xFUL << TIM_CCMR1_IC1F_Pos)                 /*!< 0x000000F0 */
5302 #define TIM_CCMR1_IC1F            TIM_CCMR1_IC1F_Msk                           /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
5303 #define TIM_CCMR1_IC1F_0          (0x1UL << TIM_CCMR1_IC1F_Pos)                 /*!< 0x00000010 */
5304 #define TIM_CCMR1_IC1F_1          (0x2UL << TIM_CCMR1_IC1F_Pos)                 /*!< 0x00000020 */
5305 #define TIM_CCMR1_IC1F_2          (0x4UL << TIM_CCMR1_IC1F_Pos)                 /*!< 0x00000040 */
5306 #define TIM_CCMR1_IC1F_3          (0x8UL << TIM_CCMR1_IC1F_Pos)                 /*!< 0x00000080 */
5307 
5308 #define TIM_CCMR1_IC2PSC_Pos      (10U)
5309 #define TIM_CCMR1_IC2PSC_Msk      (0x3UL << TIM_CCMR1_IC2PSC_Pos)               /*!< 0x00000C00 */
5310 #define TIM_CCMR1_IC2PSC          TIM_CCMR1_IC2PSC_Msk                         /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
5311 #define TIM_CCMR1_IC2PSC_0        (0x1UL << TIM_CCMR1_IC2PSC_Pos)               /*!< 0x00000400 */
5312 #define TIM_CCMR1_IC2PSC_1        (0x2UL << TIM_CCMR1_IC2PSC_Pos)               /*!< 0x00000800 */
5313 
5314 #define TIM_CCMR1_IC2F_Pos        (12U)
5315 #define TIM_CCMR1_IC2F_Msk        (0xFUL << TIM_CCMR1_IC2F_Pos)                 /*!< 0x0000F000 */
5316 #define TIM_CCMR1_IC2F            TIM_CCMR1_IC2F_Msk                           /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
5317 #define TIM_CCMR1_IC2F_0          (0x1UL << TIM_CCMR1_IC2F_Pos)                 /*!< 0x00001000 */
5318 #define TIM_CCMR1_IC2F_1          (0x2UL << TIM_CCMR1_IC2F_Pos)                 /*!< 0x00002000 */
5319 #define TIM_CCMR1_IC2F_2          (0x4UL << TIM_CCMR1_IC2F_Pos)                 /*!< 0x00004000 */
5320 #define TIM_CCMR1_IC2F_3          (0x8UL << TIM_CCMR1_IC2F_Pos)                 /*!< 0x00008000 */
5321 
5322 /******************  Bit definition for TIM_CCMR2 register  *******************/
5323 #define TIM_CCMR2_CC3S_Pos        (0U)
5324 #define TIM_CCMR2_CC3S_Msk        (0x3UL << TIM_CCMR2_CC3S_Pos)                 /*!< 0x00000003 */
5325 #define TIM_CCMR2_CC3S            TIM_CCMR2_CC3S_Msk                           /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
5326 #define TIM_CCMR2_CC3S_0          (0x1UL << TIM_CCMR2_CC3S_Pos)                 /*!< 0x00000001 */
5327 #define TIM_CCMR2_CC3S_1          (0x2UL << TIM_CCMR2_CC3S_Pos)                 /*!< 0x00000002 */
5328 
5329 #define TIM_CCMR2_OC3FE_Pos       (2U)
5330 #define TIM_CCMR2_OC3FE_Msk       (0x1UL << TIM_CCMR2_OC3FE_Pos)                /*!< 0x00000004 */
5331 #define TIM_CCMR2_OC3FE           TIM_CCMR2_OC3FE_Msk                          /*!<Output Compare 3 Fast enable */
5332 #define TIM_CCMR2_OC3PE_Pos       (3U)
5333 #define TIM_CCMR2_OC3PE_Msk       (0x1UL << TIM_CCMR2_OC3PE_Pos)                /*!< 0x00000008 */
5334 #define TIM_CCMR2_OC3PE           TIM_CCMR2_OC3PE_Msk                          /*!<Output Compare 3 Preload enable */
5335 
5336 #define TIM_CCMR2_OC3M_Pos        (4U)
5337 #define TIM_CCMR2_OC3M_Msk        (0x7UL << TIM_CCMR2_OC3M_Pos)                 /*!< 0x00000070 */
5338 #define TIM_CCMR2_OC3M            TIM_CCMR2_OC3M_Msk                           /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
5339 #define TIM_CCMR2_OC3M_0          (0x1UL << TIM_CCMR2_OC3M_Pos)                 /*!< 0x00000010 */
5340 #define TIM_CCMR2_OC3M_1          (0x2UL << TIM_CCMR2_OC3M_Pos)                 /*!< 0x00000020 */
5341 #define TIM_CCMR2_OC3M_2          (0x4UL << TIM_CCMR2_OC3M_Pos)                 /*!< 0x00000040 */
5342 
5343 #define TIM_CCMR2_OC3CE_Pos       (7U)
5344 #define TIM_CCMR2_OC3CE_Msk       (0x1UL << TIM_CCMR2_OC3CE_Pos)                /*!< 0x00000080 */
5345 #define TIM_CCMR2_OC3CE           TIM_CCMR2_OC3CE_Msk                          /*!<Output Compare 3 Clear Enable */
5346 
5347 #define TIM_CCMR2_CC4S_Pos        (8U)
5348 #define TIM_CCMR2_CC4S_Msk        (0x3UL << TIM_CCMR2_CC4S_Pos)                 /*!< 0x00000300 */
5349 #define TIM_CCMR2_CC4S            TIM_CCMR2_CC4S_Msk                           /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
5350 #define TIM_CCMR2_CC4S_0          (0x1UL << TIM_CCMR2_CC4S_Pos)                 /*!< 0x00000100 */
5351 #define TIM_CCMR2_CC4S_1          (0x2UL << TIM_CCMR2_CC4S_Pos)                 /*!< 0x00000200 */
5352 
5353 #define TIM_CCMR2_OC4FE_Pos       (10U)
5354 #define TIM_CCMR2_OC4FE_Msk       (0x1UL << TIM_CCMR2_OC4FE_Pos)                /*!< 0x00000400 */
5355 #define TIM_CCMR2_OC4FE           TIM_CCMR2_OC4FE_Msk                          /*!<Output Compare 4 Fast enable */
5356 #define TIM_CCMR2_OC4PE_Pos       (11U)
5357 #define TIM_CCMR2_OC4PE_Msk       (0x1UL << TIM_CCMR2_OC4PE_Pos)                /*!< 0x00000800 */
5358 #define TIM_CCMR2_OC4PE           TIM_CCMR2_OC4PE_Msk                          /*!<Output Compare 4 Preload enable */
5359 
5360 #define TIM_CCMR2_OC4M_Pos        (12U)
5361 #define TIM_CCMR2_OC4M_Msk        (0x7UL << TIM_CCMR2_OC4M_Pos)                 /*!< 0x00007000 */
5362 #define TIM_CCMR2_OC4M            TIM_CCMR2_OC4M_Msk                           /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
5363 #define TIM_CCMR2_OC4M_0          (0x1UL << TIM_CCMR2_OC4M_Pos)                 /*!< 0x00001000 */
5364 #define TIM_CCMR2_OC4M_1          (0x2UL << TIM_CCMR2_OC4M_Pos)                 /*!< 0x00002000 */
5365 #define TIM_CCMR2_OC4M_2          (0x4UL << TIM_CCMR2_OC4M_Pos)                 /*!< 0x00004000 */
5366 
5367 #define TIM_CCMR2_OC4CE_Pos       (15U)
5368 #define TIM_CCMR2_OC4CE_Msk       (0x1UL << TIM_CCMR2_OC4CE_Pos)                /*!< 0x00008000 */
5369 #define TIM_CCMR2_OC4CE           TIM_CCMR2_OC4CE_Msk                          /*!<Output Compare 4 Clear Enable */
5370 
5371 /*----------------------------------------------------------------------------*/
5372 
5373 #define TIM_CCMR2_IC3PSC_Pos      (2U)
5374 #define TIM_CCMR2_IC3PSC_Msk      (0x3UL << TIM_CCMR2_IC3PSC_Pos)               /*!< 0x0000000C */
5375 #define TIM_CCMR2_IC3PSC          TIM_CCMR2_IC3PSC_Msk                         /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
5376 #define TIM_CCMR2_IC3PSC_0        (0x1UL << TIM_CCMR2_IC3PSC_Pos)               /*!< 0x00000004 */
5377 #define TIM_CCMR2_IC3PSC_1        (0x2UL << TIM_CCMR2_IC3PSC_Pos)               /*!< 0x00000008 */
5378 
5379 #define TIM_CCMR2_IC3F_Pos        (4U)
5380 #define TIM_CCMR2_IC3F_Msk        (0xFUL << TIM_CCMR2_IC3F_Pos)                 /*!< 0x000000F0 */
5381 #define TIM_CCMR2_IC3F            TIM_CCMR2_IC3F_Msk                           /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
5382 #define TIM_CCMR2_IC3F_0          (0x1UL << TIM_CCMR2_IC3F_Pos)                 /*!< 0x00000010 */
5383 #define TIM_CCMR2_IC3F_1          (0x2UL << TIM_CCMR2_IC3F_Pos)                 /*!< 0x00000020 */
5384 #define TIM_CCMR2_IC3F_2          (0x4UL << TIM_CCMR2_IC3F_Pos)                 /*!< 0x00000040 */
5385 #define TIM_CCMR2_IC3F_3          (0x8UL << TIM_CCMR2_IC3F_Pos)                 /*!< 0x00000080 */
5386 
5387 #define TIM_CCMR2_IC4PSC_Pos      (10U)
5388 #define TIM_CCMR2_IC4PSC_Msk      (0x3UL << TIM_CCMR2_IC4PSC_Pos)               /*!< 0x00000C00 */
5389 #define TIM_CCMR2_IC4PSC          TIM_CCMR2_IC4PSC_Msk                         /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
5390 #define TIM_CCMR2_IC4PSC_0        (0x1UL << TIM_CCMR2_IC4PSC_Pos)               /*!< 0x00000400 */
5391 #define TIM_CCMR2_IC4PSC_1        (0x2UL << TIM_CCMR2_IC4PSC_Pos)               /*!< 0x00000800 */
5392 
5393 #define TIM_CCMR2_IC4F_Pos        (12U)
5394 #define TIM_CCMR2_IC4F_Msk        (0xFUL << TIM_CCMR2_IC4F_Pos)                 /*!< 0x0000F000 */
5395 #define TIM_CCMR2_IC4F            TIM_CCMR2_IC4F_Msk                           /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
5396 #define TIM_CCMR2_IC4F_0          (0x1UL << TIM_CCMR2_IC4F_Pos)                 /*!< 0x00001000 */
5397 #define TIM_CCMR2_IC4F_1          (0x2UL << TIM_CCMR2_IC4F_Pos)                 /*!< 0x00002000 */
5398 #define TIM_CCMR2_IC4F_2          (0x4UL << TIM_CCMR2_IC4F_Pos)                 /*!< 0x00004000 */
5399 #define TIM_CCMR2_IC4F_3          (0x8UL << TIM_CCMR2_IC4F_Pos)                 /*!< 0x00008000 */
5400 
5401 /*******************  Bit definition for TIM_CCER register  *******************/
5402 #define TIM_CCER_CC1E_Pos         (0U)
5403 #define TIM_CCER_CC1E_Msk         (0x1UL << TIM_CCER_CC1E_Pos)                  /*!< 0x00000001 */
5404 #define TIM_CCER_CC1E             TIM_CCER_CC1E_Msk                            /*!<Capture/Compare 1 output enable */
5405 #define TIM_CCER_CC1P_Pos         (1U)
5406 #define TIM_CCER_CC1P_Msk         (0x1UL << TIM_CCER_CC1P_Pos)                  /*!< 0x00000002 */
5407 #define TIM_CCER_CC1P             TIM_CCER_CC1P_Msk                            /*!<Capture/Compare 1 output Polarity */
5408 #define TIM_CCER_CC1NP_Pos        (3U)
5409 #define TIM_CCER_CC1NP_Msk        (0x1UL << TIM_CCER_CC1NP_Pos)                 /*!< 0x00000008 */
5410 #define TIM_CCER_CC1NP            TIM_CCER_CC1NP_Msk                           /*!<Capture/Compare 1 Complementary output Polarity */
5411 #define TIM_CCER_CC2E_Pos         (4U)
5412 #define TIM_CCER_CC2E_Msk         (0x1UL << TIM_CCER_CC2E_Pos)                  /*!< 0x00000010 */
5413 #define TIM_CCER_CC2E             TIM_CCER_CC2E_Msk                            /*!<Capture/Compare 2 output enable */
5414 #define TIM_CCER_CC2P_Pos         (5U)
5415 #define TIM_CCER_CC2P_Msk         (0x1UL << TIM_CCER_CC2P_Pos)                  /*!< 0x00000020 */
5416 #define TIM_CCER_CC2P             TIM_CCER_CC2P_Msk                            /*!<Capture/Compare 2 output Polarity */
5417 #define TIM_CCER_CC2NP_Pos        (7U)
5418 #define TIM_CCER_CC2NP_Msk        (0x1UL << TIM_CCER_CC2NP_Pos)                 /*!< 0x00000080 */
5419 #define TIM_CCER_CC2NP            TIM_CCER_CC2NP_Msk                           /*!<Capture/Compare 2 Complementary output Polarity */
5420 #define TIM_CCER_CC3E_Pos         (8U)
5421 #define TIM_CCER_CC3E_Msk         (0x1UL << TIM_CCER_CC3E_Pos)                  /*!< 0x00000100 */
5422 #define TIM_CCER_CC3E             TIM_CCER_CC3E_Msk                            /*!<Capture/Compare 3 output enable */
5423 #define TIM_CCER_CC3P_Pos         (9U)
5424 #define TIM_CCER_CC3P_Msk         (0x1UL << TIM_CCER_CC3P_Pos)                  /*!< 0x00000200 */
5425 #define TIM_CCER_CC3P             TIM_CCER_CC3P_Msk                            /*!<Capture/Compare 3 output Polarity */
5426 #define TIM_CCER_CC3NP_Pos        (11U)
5427 #define TIM_CCER_CC3NP_Msk        (0x1UL << TIM_CCER_CC3NP_Pos)                 /*!< 0x00000800 */
5428 #define TIM_CCER_CC3NP            TIM_CCER_CC3NP_Msk                           /*!<Capture/Compare 3 Complementary output Polarity */
5429 #define TIM_CCER_CC4E_Pos         (12U)
5430 #define TIM_CCER_CC4E_Msk         (0x1UL << TIM_CCER_CC4E_Pos)                  /*!< 0x00001000 */
5431 #define TIM_CCER_CC4E             TIM_CCER_CC4E_Msk                            /*!<Capture/Compare 4 output enable */
5432 #define TIM_CCER_CC4P_Pos         (13U)
5433 #define TIM_CCER_CC4P_Msk         (0x1UL << TIM_CCER_CC4P_Pos)                  /*!< 0x00002000 */
5434 #define TIM_CCER_CC4P             TIM_CCER_CC4P_Msk                            /*!<Capture/Compare 4 output Polarity */
5435 #define TIM_CCER_CC4NP_Pos        (15U)
5436 #define TIM_CCER_CC4NP_Msk        (0x1UL << TIM_CCER_CC4NP_Pos)                 /*!< 0x00008000 */
5437 #define TIM_CCER_CC4NP            TIM_CCER_CC4NP_Msk                           /*!<Capture/Compare 4 Complementary output Polarity */
5438 
5439 /*******************  Bit definition for TIM_CNT register  ********************/
5440 #define TIM_CNT_CNT_Pos           (0U)
5441 #define TIM_CNT_CNT_Msk           (0xFFFFUL << TIM_CNT_CNT_Pos)                 /*!< 0x0000FFFF */
5442 #define TIM_CNT_CNT               TIM_CNT_CNT_Msk                              /*!<Counter Value */
5443 
5444 /*******************  Bit definition for TIM_PSC register  ********************/
5445 #define TIM_PSC_PSC_Pos           (0U)
5446 #define TIM_PSC_PSC_Msk           (0xFFFFUL << TIM_PSC_PSC_Pos)                 /*!< 0x0000FFFF */
5447 #define TIM_PSC_PSC               TIM_PSC_PSC_Msk                              /*!<Prescaler Value */
5448 
5449 /*******************  Bit definition for TIM_ARR register  ********************/
5450 #define TIM_ARR_ARR_Pos           (0U)
5451 #define TIM_ARR_ARR_Msk           (0xFFFFUL << TIM_ARR_ARR_Pos)                 /*!< 0x0000FFFF */
5452 #define TIM_ARR_ARR               TIM_ARR_ARR_Msk                              /*!<actual auto-reload Value */
5453 
5454 /*******************  Bit definition for TIM_CCR1 register  *******************/
5455 #define TIM_CCR1_CCR1_Pos         (0U)
5456 #define TIM_CCR1_CCR1_Msk         (0xFFFFUL << TIM_CCR1_CCR1_Pos)               /*!< 0x0000FFFF */
5457 #define TIM_CCR1_CCR1             TIM_CCR1_CCR1_Msk                            /*!<Capture/Compare 1 Value */
5458 
5459 /*******************  Bit definition for TIM_CCR2 register  *******************/
5460 #define TIM_CCR2_CCR2_Pos         (0U)
5461 #define TIM_CCR2_CCR2_Msk         (0xFFFFUL << TIM_CCR2_CCR2_Pos)               /*!< 0x0000FFFF */
5462 #define TIM_CCR2_CCR2             TIM_CCR2_CCR2_Msk                            /*!<Capture/Compare 2 Value */
5463 
5464 /*******************  Bit definition for TIM_CCR3 register  *******************/
5465 #define TIM_CCR3_CCR3_Pos         (0U)
5466 #define TIM_CCR3_CCR3_Msk         (0xFFFFUL << TIM_CCR3_CCR3_Pos)               /*!< 0x0000FFFF */
5467 #define TIM_CCR3_CCR3             TIM_CCR3_CCR3_Msk                            /*!<Capture/Compare 3 Value */
5468 
5469 /*******************  Bit definition for TIM_CCR4 register  *******************/
5470 #define TIM_CCR4_CCR4_Pos         (0U)
5471 #define TIM_CCR4_CCR4_Msk         (0xFFFFUL << TIM_CCR4_CCR4_Pos)               /*!< 0x0000FFFF */
5472 #define TIM_CCR4_CCR4             TIM_CCR4_CCR4_Msk                            /*!<Capture/Compare 4 Value */
5473 
5474 /*******************  Bit definition for TIM_DCR register  ********************/
5475 #define TIM_DCR_DBA_Pos           (0U)
5476 #define TIM_DCR_DBA_Msk           (0x1FUL << TIM_DCR_DBA_Pos)                   /*!< 0x0000001F */
5477 #define TIM_DCR_DBA               TIM_DCR_DBA_Msk                              /*!<DBA[4:0] bits (DMA Base Address) */
5478 #define TIM_DCR_DBA_0             (0x01UL << TIM_DCR_DBA_Pos)                   /*!< 0x00000001 */
5479 #define TIM_DCR_DBA_1             (0x02UL << TIM_DCR_DBA_Pos)                   /*!< 0x00000002 */
5480 #define TIM_DCR_DBA_2             (0x04UL << TIM_DCR_DBA_Pos)                   /*!< 0x00000004 */
5481 #define TIM_DCR_DBA_3             (0x08UL << TIM_DCR_DBA_Pos)                   /*!< 0x00000008 */
5482 #define TIM_DCR_DBA_4             (0x10UL << TIM_DCR_DBA_Pos)                   /*!< 0x00000010 */
5483 
5484 #define TIM_DCR_DBL_Pos           (8U)
5485 #define TIM_DCR_DBL_Msk           (0x1FUL << TIM_DCR_DBL_Pos)                   /*!< 0x00001F00 */
5486 #define TIM_DCR_DBL               TIM_DCR_DBL_Msk                              /*!<DBL[4:0] bits (DMA Burst Length) */
5487 #define TIM_DCR_DBL_0             (0x01UL << TIM_DCR_DBL_Pos)                   /*!< 0x00000100 */
5488 #define TIM_DCR_DBL_1             (0x02UL << TIM_DCR_DBL_Pos)                   /*!< 0x00000200 */
5489 #define TIM_DCR_DBL_2             (0x04UL << TIM_DCR_DBL_Pos)                   /*!< 0x00000400 */
5490 #define TIM_DCR_DBL_3             (0x08UL << TIM_DCR_DBL_Pos)                   /*!< 0x00000800 */
5491 #define TIM_DCR_DBL_4             (0x10UL << TIM_DCR_DBL_Pos)                   /*!< 0x00001000 */
5492 
5493 /*******************  Bit definition for TIM_DMAR register  *******************/
5494 #define TIM_DMAR_DMAB_Pos         (0U)
5495 #define TIM_DMAR_DMAB_Msk         (0xFFFFUL << TIM_DMAR_DMAB_Pos)               /*!< 0x0000FFFF */
5496 #define TIM_DMAR_DMAB             TIM_DMAR_DMAB_Msk                            /*!<DMA register for burst accesses */
5497 
5498 /*******************  Bit definition for TIM_OR register  *********************/
5499 #define TIM2_OR_ETR_RMP_Pos      (0U)
5500 #define TIM2_OR_ETR_RMP_Msk      (0x7UL << TIM2_OR_ETR_RMP_Pos)                 /*!< 0x00000007 */
5501 #define TIM2_OR_ETR_RMP          TIM2_OR_ETR_RMP_Msk                           /*!<ETR_RMP[1:0] bits (TIM2 ETR remap) */
5502 #define TIM2_OR_ETR_RMP_0        (0x1UL << TIM2_OR_ETR_RMP_Pos)                 /*!< 0x00000001 */
5503 #define TIM2_OR_ETR_RMP_1        (0x2UL << TIM2_OR_ETR_RMP_Pos)                 /*!< 0x00000002 */
5504 #define TIM2_OR_ETR_RMP_2        (0x4UL << TIM2_OR_ETR_RMP_Pos)                 /*!< 0x00000004 */
5505 #define TIM2_OR_TI4_RMP_Pos      (3U)
5506 #define TIM2_OR_TI4_RMP_Msk      (0x3UL << TIM2_OR_TI4_RMP_Pos)                 /*!< 0x00000018 */
5507 #define TIM2_OR_TI4_RMP          TIM2_OR_TI4_RMP_Msk                           /*!<TI4_RMP[1:0] bits (TIM2 Input 4 remap) */
5508 #define TIM2_OR_TI4_RMP_0        (0x1UL << TIM2_OR_TI4_RMP_Pos)                 /*!< 0x00000008 */
5509 #define TIM2_OR_TI4_RMP_1        (0x2UL << TIM2_OR_TI4_RMP_Pos)                 /*!< 0x00000010 */
5510 
5511 #define TIM21_OR_ETR_RMP_Pos      (0U)
5512 #define TIM21_OR_ETR_RMP_Msk      (0x3UL << TIM21_OR_ETR_RMP_Pos)               /*!< 0x00000003 */
5513 #define TIM21_OR_ETR_RMP          TIM21_OR_ETR_RMP_Msk                         /*!<ETR_RMP[1:0] bits (TIM21 ETR remap) */
5514 #define TIM21_OR_ETR_RMP_0        (0x1UL << TIM21_OR_ETR_RMP_Pos)               /*!< 0x00000001 */
5515 #define TIM21_OR_ETR_RMP_1        (0x2UL << TIM21_OR_ETR_RMP_Pos)               /*!< 0x00000002 */
5516 #define TIM21_OR_TI1_RMP_Pos      (2U)
5517 #define TIM21_OR_TI1_RMP_Msk      (0x7UL << TIM21_OR_TI1_RMP_Pos)               /*!< 0x0000001C */
5518 #define TIM21_OR_TI1_RMP          TIM21_OR_TI1_RMP_Msk                         /*!<TI1_RMP[2:0] bits (TIM21 Input 1 remap) */
5519 #define TIM21_OR_TI1_RMP_0        (0x1UL << TIM21_OR_TI1_RMP_Pos)               /*!< 0x00000004 */
5520 #define TIM21_OR_TI1_RMP_1        (0x2UL << TIM21_OR_TI1_RMP_Pos)               /*!< 0x00000008 */
5521 #define TIM21_OR_TI1_RMP_2        (0x4UL << TIM21_OR_TI1_RMP_Pos)               /*!< 0x00000010 */
5522 #define TIM21_OR_TI2_RMP_Pos      (5U)
5523 #define TIM21_OR_TI2_RMP_Msk      (0x1UL << TIM21_OR_TI2_RMP_Pos)               /*!< 0x00000020 */
5524 #define TIM21_OR_TI2_RMP          TIM21_OR_TI2_RMP_Msk                         /*!<TI2_RMP bit (TIM21 Input 2 remap) */
5525 
5526 #define TIM22_OR_ETR_RMP_Pos      (0U)
5527 #define TIM22_OR_ETR_RMP_Msk      (0x3UL << TIM22_OR_ETR_RMP_Pos)               /*!< 0x00000003 */
5528 #define TIM22_OR_ETR_RMP          TIM22_OR_ETR_RMP_Msk                         /*!<ETR_RMP[1:0] bits (TIM22 ETR remap) */
5529 #define TIM22_OR_ETR_RMP_0        (0x1UL << TIM22_OR_ETR_RMP_Pos)               /*!< 0x00000001 */
5530 #define TIM22_OR_ETR_RMP_1        (0x2UL << TIM22_OR_ETR_RMP_Pos)               /*!< 0x00000002 */
5531 #define TIM22_OR_TI1_RMP_Pos      (2U)
5532 #define TIM22_OR_TI1_RMP_Msk      (0x3UL << TIM22_OR_TI1_RMP_Pos)               /*!< 0x0000000C */
5533 #define TIM22_OR_TI1_RMP          TIM22_OR_TI1_RMP_Msk                         /*!<TI1_RMP[2:0] bits (TIM22 Input 1 remap) */
5534 #define TIM22_OR_TI1_RMP_0        (0x1UL << TIM22_OR_TI1_RMP_Pos)               /*!< 0x00000004 */
5535 #define TIM22_OR_TI1_RMP_1        (0x2UL << TIM22_OR_TI1_RMP_Pos)               /*!< 0x00000008 */
5536 
5537 
5538 /******************************************************************************/
5539 /*                                                                            */
5540 /*      Universal Synchronous Asynchronous Receiver Transmitter (USART)       */
5541 /*                                                                            */
5542 /******************************************************************************/
5543 
5544 /*
5545  * @brief Specific device feature definitions (not present on all devices in the STM32L0 family)
5546  */
5547 /* Note: No specific macro feature on this device */
5548 
5549 /******************  Bit definition for USART_CR1 register  *******************/
5550 #define USART_CR1_UE_Pos              (0U)
5551 #define USART_CR1_UE_Msk              (0x1UL << USART_CR1_UE_Pos)               /*!< 0x00000001 */
5552 #define USART_CR1_UE                  USART_CR1_UE_Msk                         /*!< USART Enable */
5553 #define USART_CR1_UESM_Pos            (1U)
5554 #define USART_CR1_UESM_Msk            (0x1UL << USART_CR1_UESM_Pos)             /*!< 0x00000002 */
5555 #define USART_CR1_UESM                USART_CR1_UESM_Msk                       /*!< USART Enable in STOP Mode */
5556 #define USART_CR1_RE_Pos              (2U)
5557 #define USART_CR1_RE_Msk              (0x1UL << USART_CR1_RE_Pos)               /*!< 0x00000004 */
5558 #define USART_CR1_RE                  USART_CR1_RE_Msk                         /*!< Receiver Enable */
5559 #define USART_CR1_TE_Pos              (3U)
5560 #define USART_CR1_TE_Msk              (0x1UL << USART_CR1_TE_Pos)               /*!< 0x00000008 */
5561 #define USART_CR1_TE                  USART_CR1_TE_Msk                         /*!< Transmitter Enable */
5562 #define USART_CR1_IDLEIE_Pos          (4U)
5563 #define USART_CR1_IDLEIE_Msk          (0x1UL << USART_CR1_IDLEIE_Pos)           /*!< 0x00000010 */
5564 #define USART_CR1_IDLEIE              USART_CR1_IDLEIE_Msk                     /*!< IDLE Interrupt Enable */
5565 #define USART_CR1_RXNEIE_Pos          (5U)
5566 #define USART_CR1_RXNEIE_Msk          (0x1UL << USART_CR1_RXNEIE_Pos)           /*!< 0x00000020 */
5567 #define USART_CR1_RXNEIE              USART_CR1_RXNEIE_Msk                     /*!< RXNE Interrupt Enable */
5568 #define USART_CR1_TCIE_Pos            (6U)
5569 #define USART_CR1_TCIE_Msk            (0x1UL << USART_CR1_TCIE_Pos)             /*!< 0x00000040 */
5570 #define USART_CR1_TCIE                USART_CR1_TCIE_Msk                       /*!< Transmission Complete Interrupt Enable */
5571 #define USART_CR1_TXEIE_Pos           (7U)
5572 #define USART_CR1_TXEIE_Msk           (0x1UL << USART_CR1_TXEIE_Pos)            /*!< 0x00000080 */
5573 #define USART_CR1_TXEIE               USART_CR1_TXEIE_Msk                      /*!< TXE Interrupt Enable */
5574 #define USART_CR1_PEIE_Pos            (8U)
5575 #define USART_CR1_PEIE_Msk            (0x1UL << USART_CR1_PEIE_Pos)             /*!< 0x00000100 */
5576 #define USART_CR1_PEIE                USART_CR1_PEIE_Msk                       /*!< PE Interrupt Enable */
5577 #define USART_CR1_PS_Pos              (9U)
5578 #define USART_CR1_PS_Msk              (0x1UL << USART_CR1_PS_Pos)               /*!< 0x00000200 */
5579 #define USART_CR1_PS                  USART_CR1_PS_Msk                         /*!< Parity Selection */
5580 #define USART_CR1_PCE_Pos             (10U)
5581 #define USART_CR1_PCE_Msk             (0x1UL << USART_CR1_PCE_Pos)              /*!< 0x00000400 */
5582 #define USART_CR1_PCE                 USART_CR1_PCE_Msk                        /*!< Parity Control Enable */
5583 #define USART_CR1_WAKE_Pos            (11U)
5584 #define USART_CR1_WAKE_Msk            (0x1UL << USART_CR1_WAKE_Pos)             /*!< 0x00000800 */
5585 #define USART_CR1_WAKE                USART_CR1_WAKE_Msk                       /*!< Receiver Wakeup method */
5586 #define USART_CR1_M_Pos               (12U)
5587 #define USART_CR1_M_Msk               (0x10001UL << USART_CR1_M_Pos)            /*!< 0x10001000 */
5588 #define USART_CR1_M                   USART_CR1_M_Msk                          /*!< Word length */
5589 #define USART_CR1_M0_Pos              (12U)
5590 #define USART_CR1_M0_Msk              (0x1UL << USART_CR1_M0_Pos)               /*!< 0x00001000 */
5591 #define USART_CR1_M0                  USART_CR1_M0_Msk                         /*!< Word length - Bit 0 */
5592 #define USART_CR1_MME_Pos             (13U)
5593 #define USART_CR1_MME_Msk             (0x1UL << USART_CR1_MME_Pos)              /*!< 0x00002000 */
5594 #define USART_CR1_MME                 USART_CR1_MME_Msk                        /*!< Mute Mode Enable */
5595 #define USART_CR1_CMIE_Pos            (14U)
5596 #define USART_CR1_CMIE_Msk            (0x1UL << USART_CR1_CMIE_Pos)             /*!< 0x00004000 */
5597 #define USART_CR1_CMIE                USART_CR1_CMIE_Msk                       /*!< Character match interrupt enable */
5598 #define USART_CR1_OVER8_Pos           (15U)
5599 #define USART_CR1_OVER8_Msk           (0x1UL << USART_CR1_OVER8_Pos)            /*!< 0x00008000 */
5600 #define USART_CR1_OVER8               USART_CR1_OVER8_Msk                      /*!< Oversampling by 8-bit or 16-bit mode */
5601 #define USART_CR1_DEDT_Pos            (16U)
5602 #define USART_CR1_DEDT_Msk            (0x1FUL << USART_CR1_DEDT_Pos)            /*!< 0x001F0000 */
5603 #define USART_CR1_DEDT                USART_CR1_DEDT_Msk                       /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */
5604 #define USART_CR1_DEDT_0              (0x01UL << USART_CR1_DEDT_Pos)            /*!< 0x00010000 */
5605 #define USART_CR1_DEDT_1              (0x02UL << USART_CR1_DEDT_Pos)            /*!< 0x00020000 */
5606 #define USART_CR1_DEDT_2              (0x04UL << USART_CR1_DEDT_Pos)            /*!< 0x00040000 */
5607 #define USART_CR1_DEDT_3              (0x08UL << USART_CR1_DEDT_Pos)            /*!< 0x00080000 */
5608 #define USART_CR1_DEDT_4              (0x10UL << USART_CR1_DEDT_Pos)            /*!< 0x00100000 */
5609 #define USART_CR1_DEAT_Pos            (21U)
5610 #define USART_CR1_DEAT_Msk            (0x1FUL << USART_CR1_DEAT_Pos)            /*!< 0x03E00000 */
5611 #define USART_CR1_DEAT                USART_CR1_DEAT_Msk                       /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */
5612 #define USART_CR1_DEAT_0              (0x01UL << USART_CR1_DEAT_Pos)            /*!< 0x00200000 */
5613 #define USART_CR1_DEAT_1              (0x02UL << USART_CR1_DEAT_Pos)            /*!< 0x00400000 */
5614 #define USART_CR1_DEAT_2              (0x04UL << USART_CR1_DEAT_Pos)            /*!< 0x00800000 */
5615 #define USART_CR1_DEAT_3              (0x08UL << USART_CR1_DEAT_Pos)            /*!< 0x01000000 */
5616 #define USART_CR1_DEAT_4              (0x10UL << USART_CR1_DEAT_Pos)            /*!< 0x02000000 */
5617 #define USART_CR1_RTOIE_Pos           (26U)
5618 #define USART_CR1_RTOIE_Msk           (0x1UL << USART_CR1_RTOIE_Pos)            /*!< 0x04000000 */
5619 #define USART_CR1_RTOIE               USART_CR1_RTOIE_Msk                      /*!< Receive Time Out interrupt enable */
5620 #define USART_CR1_EOBIE_Pos           (27U)
5621 #define USART_CR1_EOBIE_Msk           (0x1UL << USART_CR1_EOBIE_Pos)            /*!< 0x08000000 */
5622 #define USART_CR1_EOBIE               USART_CR1_EOBIE_Msk                      /*!< End of Block interrupt enable */
5623 #define USART_CR1_M1_Pos              (28U)
5624 #define USART_CR1_M1_Msk              (0x1UL << USART_CR1_M1_Pos)               /*!< 0x10000000 */
5625 #define USART_CR1_M1                  USART_CR1_M1_Msk                         /*!< Word length - Bit 1 */
5626 /******************  Bit definition for USART_CR2 register  *******************/
5627 #define USART_CR2_ADDM7_Pos           (4U)
5628 #define USART_CR2_ADDM7_Msk           (0x1UL << USART_CR2_ADDM7_Pos)            /*!< 0x00000010 */
5629 #define USART_CR2_ADDM7               USART_CR2_ADDM7_Msk                      /*!< 7-bit or 4-bit Address Detection */
5630 #define USART_CR2_LBDL_Pos            (5U)
5631 #define USART_CR2_LBDL_Msk            (0x1UL << USART_CR2_LBDL_Pos)             /*!< 0x00000020 */
5632 #define USART_CR2_LBDL                USART_CR2_LBDL_Msk                       /*!< LIN Break Detection Length */
5633 #define USART_CR2_LBDIE_Pos           (6U)
5634 #define USART_CR2_LBDIE_Msk           (0x1UL << USART_CR2_LBDIE_Pos)            /*!< 0x00000040 */
5635 #define USART_CR2_LBDIE               USART_CR2_LBDIE_Msk                      /*!< LIN Break Detection Interrupt Enable */
5636 #define USART_CR2_LBCL_Pos            (8U)
5637 #define USART_CR2_LBCL_Msk            (0x1UL << USART_CR2_LBCL_Pos)             /*!< 0x00000100 */
5638 #define USART_CR2_LBCL                USART_CR2_LBCL_Msk                       /*!< Last Bit Clock pulse */
5639 #define USART_CR2_CPHA_Pos            (9U)
5640 #define USART_CR2_CPHA_Msk            (0x1UL << USART_CR2_CPHA_Pos)             /*!< 0x00000200 */
5641 #define USART_CR2_CPHA                USART_CR2_CPHA_Msk                       /*!< Clock Phase */
5642 #define USART_CR2_CPOL_Pos            (10U)
5643 #define USART_CR2_CPOL_Msk            (0x1UL << USART_CR2_CPOL_Pos)             /*!< 0x00000400 */
5644 #define USART_CR2_CPOL                USART_CR2_CPOL_Msk                       /*!< Clock Polarity */
5645 #define USART_CR2_CLKEN_Pos           (11U)
5646 #define USART_CR2_CLKEN_Msk           (0x1UL << USART_CR2_CLKEN_Pos)            /*!< 0x00000800 */
5647 #define USART_CR2_CLKEN               USART_CR2_CLKEN_Msk                      /*!< Clock Enable */
5648 #define USART_CR2_STOP_Pos            (12U)
5649 #define USART_CR2_STOP_Msk            (0x3UL << USART_CR2_STOP_Pos)             /*!< 0x00003000 */
5650 #define USART_CR2_STOP                USART_CR2_STOP_Msk                       /*!< STOP[1:0] bits (STOP bits) */
5651 #define USART_CR2_STOP_0              (0x1UL << USART_CR2_STOP_Pos)             /*!< 0x00001000 */
5652 #define USART_CR2_STOP_1              (0x2UL << USART_CR2_STOP_Pos)             /*!< 0x00002000 */
5653 #define USART_CR2_LINEN_Pos           (14U)
5654 #define USART_CR2_LINEN_Msk           (0x1UL << USART_CR2_LINEN_Pos)            /*!< 0x00004000 */
5655 #define USART_CR2_LINEN               USART_CR2_LINEN_Msk                      /*!< LIN mode enable */
5656 #define USART_CR2_SWAP_Pos            (15U)
5657 #define USART_CR2_SWAP_Msk            (0x1UL << USART_CR2_SWAP_Pos)             /*!< 0x00008000 */
5658 #define USART_CR2_SWAP                USART_CR2_SWAP_Msk                       /*!< SWAP TX/RX pins */
5659 #define USART_CR2_RXINV_Pos           (16U)
5660 #define USART_CR2_RXINV_Msk           (0x1UL << USART_CR2_RXINV_Pos)            /*!< 0x00010000 */
5661 #define USART_CR2_RXINV               USART_CR2_RXINV_Msk                      /*!< RX pin active level inversion */
5662 #define USART_CR2_TXINV_Pos           (17U)
5663 #define USART_CR2_TXINV_Msk           (0x1UL << USART_CR2_TXINV_Pos)            /*!< 0x00020000 */
5664 #define USART_CR2_TXINV               USART_CR2_TXINV_Msk                      /*!< TX pin active level inversion */
5665 #define USART_CR2_DATAINV_Pos         (18U)
5666 #define USART_CR2_DATAINV_Msk         (0x1UL << USART_CR2_DATAINV_Pos)          /*!< 0x00040000 */
5667 #define USART_CR2_DATAINV             USART_CR2_DATAINV_Msk                    /*!< Binary data inversion */
5668 #define USART_CR2_MSBFIRST_Pos        (19U)
5669 #define USART_CR2_MSBFIRST_Msk        (0x1UL << USART_CR2_MSBFIRST_Pos)         /*!< 0x00080000 */
5670 #define USART_CR2_MSBFIRST            USART_CR2_MSBFIRST_Msk                   /*!< Most Significant Bit First */
5671 #define USART_CR2_ABREN_Pos           (20U)
5672 #define USART_CR2_ABREN_Msk           (0x1UL << USART_CR2_ABREN_Pos)            /*!< 0x00100000 */
5673 #define USART_CR2_ABREN               USART_CR2_ABREN_Msk                      /*!< Auto Baud-Rate Enable*/
5674 #define USART_CR2_ABRMODE_Pos         (21U)
5675 #define USART_CR2_ABRMODE_Msk         (0x3UL << USART_CR2_ABRMODE_Pos)          /*!< 0x00600000 */
5676 #define USART_CR2_ABRMODE             USART_CR2_ABRMODE_Msk                    /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */
5677 #define USART_CR2_ABRMODE_0           (0x1UL << USART_CR2_ABRMODE_Pos)          /*!< 0x00200000 */
5678 #define USART_CR2_ABRMODE_1           (0x2UL << USART_CR2_ABRMODE_Pos)          /*!< 0x00400000 */
5679 #define USART_CR2_RTOEN_Pos           (23U)
5680 #define USART_CR2_RTOEN_Msk           (0x1UL << USART_CR2_RTOEN_Pos)            /*!< 0x00800000 */
5681 #define USART_CR2_RTOEN               USART_CR2_RTOEN_Msk                      /*!< Receiver Time-Out enable */
5682 #define USART_CR2_ADD_Pos             (24U)
5683 #define USART_CR2_ADD_Msk             (0xFFUL << USART_CR2_ADD_Pos)             /*!< 0xFF000000 */
5684 #define USART_CR2_ADD                 USART_CR2_ADD_Msk                        /*!< Address of the USART node */
5685 
5686 /******************  Bit definition for USART_CR3 register  *******************/
5687 #define USART_CR3_EIE_Pos             (0U)
5688 #define USART_CR3_EIE_Msk             (0x1UL << USART_CR3_EIE_Pos)              /*!< 0x00000001 */
5689 #define USART_CR3_EIE                 USART_CR3_EIE_Msk                        /*!< Error Interrupt Enable */
5690 #define USART_CR3_IREN_Pos            (1U)
5691 #define USART_CR3_IREN_Msk            (0x1UL << USART_CR3_IREN_Pos)             /*!< 0x00000002 */
5692 #define USART_CR3_IREN                USART_CR3_IREN_Msk                       /*!< IrDA mode Enable */
5693 #define USART_CR3_IRLP_Pos            (2U)
5694 #define USART_CR3_IRLP_Msk            (0x1UL << USART_CR3_IRLP_Pos)             /*!< 0x00000004 */
5695 #define USART_CR3_IRLP                USART_CR3_IRLP_Msk                       /*!< IrDA Low-Power */
5696 #define USART_CR3_HDSEL_Pos           (3U)
5697 #define USART_CR3_HDSEL_Msk           (0x1UL << USART_CR3_HDSEL_Pos)            /*!< 0x00000008 */
5698 #define USART_CR3_HDSEL               USART_CR3_HDSEL_Msk                      /*!< Half-Duplex Selection */
5699 #define USART_CR3_NACK_Pos            (4U)
5700 #define USART_CR3_NACK_Msk            (0x1UL << USART_CR3_NACK_Pos)             /*!< 0x00000010 */
5701 #define USART_CR3_NACK                USART_CR3_NACK_Msk                       /*!< SmartCard NACK enable */
5702 #define USART_CR3_SCEN_Pos            (5U)
5703 #define USART_CR3_SCEN_Msk            (0x1UL << USART_CR3_SCEN_Pos)             /*!< 0x00000020 */
5704 #define USART_CR3_SCEN                USART_CR3_SCEN_Msk                       /*!< SmartCard mode enable */
5705 #define USART_CR3_DMAR_Pos            (6U)
5706 #define USART_CR3_DMAR_Msk            (0x1UL << USART_CR3_DMAR_Pos)             /*!< 0x00000040 */
5707 #define USART_CR3_DMAR                USART_CR3_DMAR_Msk                       /*!< DMA Enable Receiver */
5708 #define USART_CR3_DMAT_Pos            (7U)
5709 #define USART_CR3_DMAT_Msk            (0x1UL << USART_CR3_DMAT_Pos)             /*!< 0x00000080 */
5710 #define USART_CR3_DMAT                USART_CR3_DMAT_Msk                       /*!< DMA Enable Transmitter */
5711 #define USART_CR3_RTSE_Pos            (8U)
5712 #define USART_CR3_RTSE_Msk            (0x1UL << USART_CR3_RTSE_Pos)             /*!< 0x00000100 */
5713 #define USART_CR3_RTSE                USART_CR3_RTSE_Msk                       /*!< RTS Enable */
5714 #define USART_CR3_CTSE_Pos            (9U)
5715 #define USART_CR3_CTSE_Msk            (0x1UL << USART_CR3_CTSE_Pos)             /*!< 0x00000200 */
5716 #define USART_CR3_CTSE                USART_CR3_CTSE_Msk                       /*!< CTS Enable */
5717 #define USART_CR3_CTSIE_Pos           (10U)
5718 #define USART_CR3_CTSIE_Msk           (0x1UL << USART_CR3_CTSIE_Pos)            /*!< 0x00000400 */
5719 #define USART_CR3_CTSIE               USART_CR3_CTSIE_Msk                      /*!< CTS Interrupt Enable */
5720 #define USART_CR3_ONEBIT_Pos          (11U)
5721 #define USART_CR3_ONEBIT_Msk          (0x1UL << USART_CR3_ONEBIT_Pos)           /*!< 0x00000800 */
5722 #define USART_CR3_ONEBIT              USART_CR3_ONEBIT_Msk                     /*!< One sample bit method enable */
5723 #define USART_CR3_OVRDIS_Pos          (12U)
5724 #define USART_CR3_OVRDIS_Msk          (0x1UL << USART_CR3_OVRDIS_Pos)           /*!< 0x00001000 */
5725 #define USART_CR3_OVRDIS              USART_CR3_OVRDIS_Msk                     /*!< Overrun Disable */
5726 #define USART_CR3_DDRE_Pos            (13U)
5727 #define USART_CR3_DDRE_Msk            (0x1UL << USART_CR3_DDRE_Pos)             /*!< 0x00002000 */
5728 #define USART_CR3_DDRE                USART_CR3_DDRE_Msk                       /*!< DMA Disable on Reception Error */
5729 #define USART_CR3_DEM_Pos             (14U)
5730 #define USART_CR3_DEM_Msk             (0x1UL << USART_CR3_DEM_Pos)              /*!< 0x00004000 */
5731 #define USART_CR3_DEM                 USART_CR3_DEM_Msk                        /*!< Driver Enable Mode */
5732 #define USART_CR3_DEP_Pos             (15U)
5733 #define USART_CR3_DEP_Msk             (0x1UL << USART_CR3_DEP_Pos)              /*!< 0x00008000 */
5734 #define USART_CR3_DEP                 USART_CR3_DEP_Msk                        /*!< Driver Enable Polarity Selection */
5735 #define USART_CR3_SCARCNT_Pos         (17U)
5736 #define USART_CR3_SCARCNT_Msk         (0x7UL << USART_CR3_SCARCNT_Pos)          /*!< 0x000E0000 */
5737 #define USART_CR3_SCARCNT             USART_CR3_SCARCNT_Msk                    /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */
5738 #define USART_CR3_SCARCNT_0           (0x1UL << USART_CR3_SCARCNT_Pos)          /*!< 0x00020000 */
5739 #define USART_CR3_SCARCNT_1           (0x2UL << USART_CR3_SCARCNT_Pos)          /*!< 0x00040000 */
5740 #define USART_CR3_SCARCNT_2           (0x4UL << USART_CR3_SCARCNT_Pos)          /*!< 0x00080000 */
5741 #define USART_CR3_WUS_Pos             (20U)
5742 #define USART_CR3_WUS_Msk             (0x3UL << USART_CR3_WUS_Pos)              /*!< 0x00300000 */
5743 #define USART_CR3_WUS                 USART_CR3_WUS_Msk                        /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */
5744 #define USART_CR3_WUS_0               (0x1UL << USART_CR3_WUS_Pos)              /*!< 0x00100000 */
5745 #define USART_CR3_WUS_1               (0x2UL << USART_CR3_WUS_Pos)              /*!< 0x00200000 */
5746 #define USART_CR3_WUFIE_Pos           (22U)
5747 #define USART_CR3_WUFIE_Msk           (0x1UL << USART_CR3_WUFIE_Pos)            /*!< 0x00400000 */
5748 #define USART_CR3_WUFIE               USART_CR3_WUFIE_Msk                      /*!< Wake Up Interrupt Enable */
5749 #define USART_CR3_UCESM_Pos           (23U)
5750 #define USART_CR3_UCESM_Msk           (0x1UL << USART_CR3_UCESM_Pos)            /*!< 0x00800000 */
5751 #define USART_CR3_UCESM               USART_CR3_UCESM_Msk                      /*!< Clock Enable in Stop mode */
5752 
5753 /******************  Bit definition for USART_BRR register  *******************/
5754 #define USART_BRR_DIV_FRACTION_Pos    (0U)
5755 #define USART_BRR_DIV_FRACTION_Msk    (0xFUL << USART_BRR_DIV_FRACTION_Pos)     /*!< 0x0000000F */
5756 #define USART_BRR_DIV_FRACTION        USART_BRR_DIV_FRACTION_Msk               /*!< Fraction of USARTDIV */
5757 #define USART_BRR_DIV_MANTISSA_Pos    (4U)
5758 #define USART_BRR_DIV_MANTISSA_Msk    (0xFFFUL << USART_BRR_DIV_MANTISSA_Pos)   /*!< 0x0000FFF0 */
5759 #define USART_BRR_DIV_MANTISSA        USART_BRR_DIV_MANTISSA_Msk               /*!< Mantissa of USARTDIV */
5760 
5761 /******************  Bit definition for USART_GTPR register  ******************/
5762 #define USART_GTPR_PSC_Pos            (0U)
5763 #define USART_GTPR_PSC_Msk            (0xFFUL << USART_GTPR_PSC_Pos)            /*!< 0x000000FF */
5764 #define USART_GTPR_PSC                USART_GTPR_PSC_Msk                       /*!< PSC[7:0] bits (Prescaler value) */
5765 #define USART_GTPR_GT_Pos             (8U)
5766 #define USART_GTPR_GT_Msk             (0xFFUL << USART_GTPR_GT_Pos)             /*!< 0x0000FF00 */
5767 #define USART_GTPR_GT                 USART_GTPR_GT_Msk                        /*!< GT[7:0] bits (Guard time value) */
5768 
5769 
5770 /*******************  Bit definition for USART_RTOR register  *****************/
5771 #define USART_RTOR_RTO_Pos            (0U)
5772 #define USART_RTOR_RTO_Msk            (0xFFFFFFUL << USART_RTOR_RTO_Pos)        /*!< 0x00FFFFFF */
5773 #define USART_RTOR_RTO                USART_RTOR_RTO_Msk                       /*!< Receiver Time Out Value */
5774 #define USART_RTOR_BLEN_Pos           (24U)
5775 #define USART_RTOR_BLEN_Msk           (0xFFUL << USART_RTOR_BLEN_Pos)           /*!< 0xFF000000 */
5776 #define USART_RTOR_BLEN               USART_RTOR_BLEN_Msk                      /*!< Block Length */
5777 
5778 /*******************  Bit definition for USART_RQR register  ******************/
5779 #define USART_RQR_ABRRQ_Pos           (0U)
5780 #define USART_RQR_ABRRQ_Msk           (0x1UL << USART_RQR_ABRRQ_Pos)            /*!< 0x00000001 */
5781 #define USART_RQR_ABRRQ               USART_RQR_ABRRQ_Msk                      /*!< Auto-Baud Rate Request */
5782 #define USART_RQR_SBKRQ_Pos           (1U)
5783 #define USART_RQR_SBKRQ_Msk           (0x1UL << USART_RQR_SBKRQ_Pos)            /*!< 0x00000002 */
5784 #define USART_RQR_SBKRQ               USART_RQR_SBKRQ_Msk                      /*!< Send Break Request */
5785 #define USART_RQR_MMRQ_Pos            (2U)
5786 #define USART_RQR_MMRQ_Msk            (0x1UL << USART_RQR_MMRQ_Pos)             /*!< 0x00000004 */
5787 #define USART_RQR_MMRQ                USART_RQR_MMRQ_Msk                       /*!< Mute Mode Request */
5788 #define USART_RQR_RXFRQ_Pos           (3U)
5789 #define USART_RQR_RXFRQ_Msk           (0x1UL << USART_RQR_RXFRQ_Pos)            /*!< 0x00000008 */
5790 #define USART_RQR_RXFRQ               USART_RQR_RXFRQ_Msk                      /*!< Receive Data flush Request */
5791 #define USART_RQR_TXFRQ_Pos           (4U)
5792 #define USART_RQR_TXFRQ_Msk           (0x1UL << USART_RQR_TXFRQ_Pos)            /*!< 0x00000010 */
5793 #define USART_RQR_TXFRQ               USART_RQR_TXFRQ_Msk                      /*!< Transmit data flush Request */
5794 
5795 /*******************  Bit definition for USART_ISR register  ******************/
5796 #define USART_ISR_PE_Pos              (0U)
5797 #define USART_ISR_PE_Msk              (0x1UL << USART_ISR_PE_Pos)               /*!< 0x00000001 */
5798 #define USART_ISR_PE                  USART_ISR_PE_Msk                         /*!< Parity Error */
5799 #define USART_ISR_FE_Pos              (1U)
5800 #define USART_ISR_FE_Msk              (0x1UL << USART_ISR_FE_Pos)               /*!< 0x00000002 */
5801 #define USART_ISR_FE                  USART_ISR_FE_Msk                         /*!< Framing Error */
5802 #define USART_ISR_NE_Pos              (2U)
5803 #define USART_ISR_NE_Msk              (0x1UL << USART_ISR_NE_Pos)               /*!< 0x00000004 */
5804 #define USART_ISR_NE                  USART_ISR_NE_Msk                         /*!< Noise detected Flag */
5805 #define USART_ISR_ORE_Pos             (3U)
5806 #define USART_ISR_ORE_Msk             (0x1UL << USART_ISR_ORE_Pos)              /*!< 0x00000008 */
5807 #define USART_ISR_ORE                 USART_ISR_ORE_Msk                        /*!< OverRun Error */
5808 #define USART_ISR_IDLE_Pos            (4U)
5809 #define USART_ISR_IDLE_Msk            (0x1UL << USART_ISR_IDLE_Pos)             /*!< 0x00000010 */
5810 #define USART_ISR_IDLE                USART_ISR_IDLE_Msk                       /*!< IDLE line detected */
5811 #define USART_ISR_RXNE_Pos            (5U)
5812 #define USART_ISR_RXNE_Msk            (0x1UL << USART_ISR_RXNE_Pos)             /*!< 0x00000020 */
5813 #define USART_ISR_RXNE                USART_ISR_RXNE_Msk                       /*!< Read Data Register Not Empty */
5814 #define USART_ISR_TC_Pos              (6U)
5815 #define USART_ISR_TC_Msk              (0x1UL << USART_ISR_TC_Pos)               /*!< 0x00000040 */
5816 #define USART_ISR_TC                  USART_ISR_TC_Msk                         /*!< Transmission Complete */
5817 #define USART_ISR_TXE_Pos             (7U)
5818 #define USART_ISR_TXE_Msk             (0x1UL << USART_ISR_TXE_Pos)              /*!< 0x00000080 */
5819 #define USART_ISR_TXE                 USART_ISR_TXE_Msk                        /*!< Transmit Data Register Empty */
5820 #define USART_ISR_LBDF_Pos            (8U)
5821 #define USART_ISR_LBDF_Msk            (0x1UL << USART_ISR_LBDF_Pos)             /*!< 0x00000100 */
5822 #define USART_ISR_LBDF                USART_ISR_LBDF_Msk                       /*!< LIN Break Detection Flag */
5823 #define USART_ISR_CTSIF_Pos           (9U)
5824 #define USART_ISR_CTSIF_Msk           (0x1UL << USART_ISR_CTSIF_Pos)            /*!< 0x00000200 */
5825 #define USART_ISR_CTSIF               USART_ISR_CTSIF_Msk                      /*!< CTS interrupt flag */
5826 #define USART_ISR_CTS_Pos             (10U)
5827 #define USART_ISR_CTS_Msk             (0x1UL << USART_ISR_CTS_Pos)              /*!< 0x00000400 */
5828 #define USART_ISR_CTS                 USART_ISR_CTS_Msk                        /*!< CTS flag */
5829 #define USART_ISR_RTOF_Pos            (11U)
5830 #define USART_ISR_RTOF_Msk            (0x1UL << USART_ISR_RTOF_Pos)             /*!< 0x00000800 */
5831 #define USART_ISR_RTOF                USART_ISR_RTOF_Msk                       /*!< Receiver Time Out */
5832 #define USART_ISR_EOBF_Pos            (12U)
5833 #define USART_ISR_EOBF_Msk            (0x1UL << USART_ISR_EOBF_Pos)             /*!< 0x00001000 */
5834 #define USART_ISR_EOBF                USART_ISR_EOBF_Msk                       /*!< End Of Block Flag */
5835 #define USART_ISR_ABRE_Pos            (14U)
5836 #define USART_ISR_ABRE_Msk            (0x1UL << USART_ISR_ABRE_Pos)             /*!< 0x00004000 */
5837 #define USART_ISR_ABRE                USART_ISR_ABRE_Msk                       /*!< Auto-Baud Rate Error */
5838 #define USART_ISR_ABRF_Pos            (15U)
5839 #define USART_ISR_ABRF_Msk            (0x1UL << USART_ISR_ABRF_Pos)             /*!< 0x00008000 */
5840 #define USART_ISR_ABRF                USART_ISR_ABRF_Msk                       /*!< Auto-Baud Rate Flag */
5841 #define USART_ISR_BUSY_Pos            (16U)
5842 #define USART_ISR_BUSY_Msk            (0x1UL << USART_ISR_BUSY_Pos)             /*!< 0x00010000 */
5843 #define USART_ISR_BUSY                USART_ISR_BUSY_Msk                       /*!< Busy Flag */
5844 #define USART_ISR_CMF_Pos             (17U)
5845 #define USART_ISR_CMF_Msk             (0x1UL << USART_ISR_CMF_Pos)              /*!< 0x00020000 */
5846 #define USART_ISR_CMF                 USART_ISR_CMF_Msk                        /*!< Character Match Flag */
5847 #define USART_ISR_SBKF_Pos            (18U)
5848 #define USART_ISR_SBKF_Msk            (0x1UL << USART_ISR_SBKF_Pos)             /*!< 0x00040000 */
5849 #define USART_ISR_SBKF                USART_ISR_SBKF_Msk                       /*!< Send Break Flag */
5850 #define USART_ISR_RWU_Pos             (19U)
5851 #define USART_ISR_RWU_Msk             (0x1UL << USART_ISR_RWU_Pos)              /*!< 0x00080000 */
5852 #define USART_ISR_RWU                 USART_ISR_RWU_Msk                        /*!< Receive Wake Up from mute mode Flag */
5853 #define USART_ISR_WUF_Pos             (20U)
5854 #define USART_ISR_WUF_Msk             (0x1UL << USART_ISR_WUF_Pos)              /*!< 0x00100000 */
5855 #define USART_ISR_WUF                 USART_ISR_WUF_Msk                        /*!< Wake Up from stop mode Flag */
5856 #define USART_ISR_TEACK_Pos           (21U)
5857 #define USART_ISR_TEACK_Msk           (0x1UL << USART_ISR_TEACK_Pos)            /*!< 0x00200000 */
5858 #define USART_ISR_TEACK               USART_ISR_TEACK_Msk                      /*!< Transmit Enable Acknowledge Flag */
5859 #define USART_ISR_REACK_Pos           (22U)
5860 #define USART_ISR_REACK_Msk           (0x1UL << USART_ISR_REACK_Pos)            /*!< 0x00400000 */
5861 #define USART_ISR_REACK               USART_ISR_REACK_Msk                      /*!< Receive Enable Acknowledge Flag */
5862 
5863 /*******************  Bit definition for USART_ICR register  ******************/
5864 #define USART_ICR_PECF_Pos            (0U)
5865 #define USART_ICR_PECF_Msk            (0x1UL << USART_ICR_PECF_Pos)             /*!< 0x00000001 */
5866 #define USART_ICR_PECF                USART_ICR_PECF_Msk                       /*!< Parity Error Clear Flag */
5867 #define USART_ICR_FECF_Pos            (1U)
5868 #define USART_ICR_FECF_Msk            (0x1UL << USART_ICR_FECF_Pos)             /*!< 0x00000002 */
5869 #define USART_ICR_FECF                USART_ICR_FECF_Msk                       /*!< Framing Error Clear Flag */
5870 #define USART_ICR_NCF_Pos             (2U)
5871 #define USART_ICR_NCF_Msk             (0x1UL << USART_ICR_NCF_Pos)              /*!< 0x00000004 */
5872 #define USART_ICR_NCF                 USART_ICR_NCF_Msk                        /*!< Noise detected Clear Flag */
5873 #define USART_ICR_ORECF_Pos           (3U)
5874 #define USART_ICR_ORECF_Msk           (0x1UL << USART_ICR_ORECF_Pos)            /*!< 0x00000008 */
5875 #define USART_ICR_ORECF               USART_ICR_ORECF_Msk                      /*!< OverRun Error Clear Flag */
5876 #define USART_ICR_IDLECF_Pos          (4U)
5877 #define USART_ICR_IDLECF_Msk          (0x1UL << USART_ICR_IDLECF_Pos)           /*!< 0x00000010 */
5878 #define USART_ICR_IDLECF              USART_ICR_IDLECF_Msk                     /*!< IDLE line detected Clear Flag */
5879 #define USART_ICR_TCCF_Pos            (6U)
5880 #define USART_ICR_TCCF_Msk            (0x1UL << USART_ICR_TCCF_Pos)             /*!< 0x00000040 */
5881 #define USART_ICR_TCCF                USART_ICR_TCCF_Msk                       /*!< Transmission Complete Clear Flag */
5882 #define USART_ICR_LBDCF_Pos           (8U)
5883 #define USART_ICR_LBDCF_Msk           (0x1UL << USART_ICR_LBDCF_Pos)            /*!< 0x00000100 */
5884 #define USART_ICR_LBDCF               USART_ICR_LBDCF_Msk                      /*!< LIN Break Detection Clear Flag */
5885 #define USART_ICR_CTSCF_Pos           (9U)
5886 #define USART_ICR_CTSCF_Msk           (0x1UL << USART_ICR_CTSCF_Pos)            /*!< 0x00000200 */
5887 #define USART_ICR_CTSCF               USART_ICR_CTSCF_Msk                      /*!< CTS Interrupt Clear Flag */
5888 #define USART_ICR_RTOCF_Pos           (11U)
5889 #define USART_ICR_RTOCF_Msk           (0x1UL << USART_ICR_RTOCF_Pos)            /*!< 0x00000800 */
5890 #define USART_ICR_RTOCF               USART_ICR_RTOCF_Msk                      /*!< Receiver Time Out Clear Flag */
5891 #define USART_ICR_EOBCF_Pos           (12U)
5892 #define USART_ICR_EOBCF_Msk           (0x1UL << USART_ICR_EOBCF_Pos)            /*!< 0x00001000 */
5893 #define USART_ICR_EOBCF               USART_ICR_EOBCF_Msk                      /*!< End Of Block Clear Flag */
5894 #define USART_ICR_CMCF_Pos            (17U)
5895 #define USART_ICR_CMCF_Msk            (0x1UL << USART_ICR_CMCF_Pos)             /*!< 0x00020000 */
5896 #define USART_ICR_CMCF                USART_ICR_CMCF_Msk                       /*!< Character Match Clear Flag */
5897 #define USART_ICR_WUCF_Pos            (20U)
5898 #define USART_ICR_WUCF_Msk            (0x1UL << USART_ICR_WUCF_Pos)             /*!< 0x00100000 */
5899 #define USART_ICR_WUCF                USART_ICR_WUCF_Msk                       /*!< Wake Up from stop mode Clear Flag */
5900 
5901 /* Compatibility defines with other series */
5902 #define USART_ICR_NECF                USART_ICR_NCF
5903 
5904 /*******************  Bit definition for USART_RDR register  ******************/
5905 #define USART_RDR_RDR_Pos             (0U)
5906 #define USART_RDR_RDR_Msk             (0x1FFUL << USART_RDR_RDR_Pos)            /*!< 0x000001FF */
5907 #define USART_RDR_RDR                 USART_RDR_RDR_Msk                        /*!< RDR[8:0] bits (Receive Data value) */
5908 
5909 /*******************  Bit definition for USART_TDR register  ******************/
5910 #define USART_TDR_TDR_Pos             (0U)
5911 #define USART_TDR_TDR_Msk             (0x1FFUL << USART_TDR_TDR_Pos)            /*!< 0x000001FF */
5912 #define USART_TDR_TDR                 USART_TDR_TDR_Msk                        /*!< TDR[8:0] bits (Transmit Data value) */
5913 
5914 /******************************************************************************/
5915 /*                                                                            */
5916 /*                         Window WATCHDOG (WWDG)                             */
5917 /*                                                                            */
5918 /******************************************************************************/
5919 
5920 /*******************  Bit definition for WWDG_CR register  ********************/
5921 #define WWDG_CR_T_Pos           (0U)
5922 #define WWDG_CR_T_Msk           (0x7FUL << WWDG_CR_T_Pos)                       /*!< 0x0000007F */
5923 #define WWDG_CR_T               WWDG_CR_T_Msk                                  /*!< T[6:0] bits (7-Bit counter (MSB to LSB)) */
5924 #define WWDG_CR_T_0             (0x01UL << WWDG_CR_T_Pos)                       /*!< 0x00000001 */
5925 #define WWDG_CR_T_1             (0x02UL << WWDG_CR_T_Pos)                       /*!< 0x00000002 */
5926 #define WWDG_CR_T_2             (0x04UL << WWDG_CR_T_Pos)                       /*!< 0x00000004 */
5927 #define WWDG_CR_T_3             (0x08UL << WWDG_CR_T_Pos)                       /*!< 0x00000008 */
5928 #define WWDG_CR_T_4             (0x10UL << WWDG_CR_T_Pos)                       /*!< 0x00000010 */
5929 #define WWDG_CR_T_5             (0x20UL << WWDG_CR_T_Pos)                       /*!< 0x00000020 */
5930 #define WWDG_CR_T_6             (0x40UL << WWDG_CR_T_Pos)                       /*!< 0x00000040 */
5931 
5932 /* Legacy defines */
5933 #define  WWDG_CR_T0    WWDG_CR_T_0
5934 #define  WWDG_CR_T1    WWDG_CR_T_1
5935 #define  WWDG_CR_T2    WWDG_CR_T_2
5936 #define  WWDG_CR_T3    WWDG_CR_T_3
5937 #define  WWDG_CR_T4    WWDG_CR_T_4
5938 #define  WWDG_CR_T5    WWDG_CR_T_5
5939 #define  WWDG_CR_T6    WWDG_CR_T_6
5940 
5941 #define WWDG_CR_WDGA_Pos        (7U)
5942 #define WWDG_CR_WDGA_Msk        (0x1UL << WWDG_CR_WDGA_Pos)                     /*!< 0x00000080 */
5943 #define WWDG_CR_WDGA            WWDG_CR_WDGA_Msk                               /*!< Activation bit */
5944 
5945 /*******************  Bit definition for WWDG_CFR register  *******************/
5946 #define WWDG_CFR_W_Pos          (0U)
5947 #define WWDG_CFR_W_Msk          (0x7FUL << WWDG_CFR_W_Pos)                      /*!< 0x0000007F */
5948 #define WWDG_CFR_W              WWDG_CFR_W_Msk                                 /*!< W[6:0] bits (7-bit window value) */
5949 #define WWDG_CFR_W_0            (0x01UL << WWDG_CFR_W_Pos)                      /*!< 0x00000001 */
5950 #define WWDG_CFR_W_1            (0x02UL << WWDG_CFR_W_Pos)                      /*!< 0x00000002 */
5951 #define WWDG_CFR_W_2            (0x04UL << WWDG_CFR_W_Pos)                      /*!< 0x00000004 */
5952 #define WWDG_CFR_W_3            (0x08UL << WWDG_CFR_W_Pos)                      /*!< 0x00000008 */
5953 #define WWDG_CFR_W_4            (0x10UL << WWDG_CFR_W_Pos)                      /*!< 0x00000010 */
5954 #define WWDG_CFR_W_5            (0x20UL << WWDG_CFR_W_Pos)                      /*!< 0x00000020 */
5955 #define WWDG_CFR_W_6            (0x40UL << WWDG_CFR_W_Pos)                      /*!< 0x00000040 */
5956 
5957 /* Legacy defines */
5958 #define  WWDG_CFR_W0    WWDG_CFR_W_0
5959 #define  WWDG_CFR_W1    WWDG_CFR_W_1
5960 #define  WWDG_CFR_W2    WWDG_CFR_W_2
5961 #define  WWDG_CFR_W3    WWDG_CFR_W_3
5962 #define  WWDG_CFR_W4    WWDG_CFR_W_4
5963 #define  WWDG_CFR_W5    WWDG_CFR_W_5
5964 #define  WWDG_CFR_W6    WWDG_CFR_W_6
5965 
5966 #define WWDG_CFR_WDGTB_Pos      (7U)
5967 #define WWDG_CFR_WDGTB_Msk      (0x3UL << WWDG_CFR_WDGTB_Pos)                   /*!< 0x00000180 */
5968 #define WWDG_CFR_WDGTB          WWDG_CFR_WDGTB_Msk                             /*!< WDGTB[1:0] bits (Timer Base) */
5969 #define WWDG_CFR_WDGTB_0        (0x1UL << WWDG_CFR_WDGTB_Pos)                   /*!< 0x00000080 */
5970 #define WWDG_CFR_WDGTB_1        (0x2UL << WWDG_CFR_WDGTB_Pos)                   /*!< 0x00000100 */
5971 
5972 /* Legacy defines */
5973 #define  WWDG_CFR_WDGTB0    WWDG_CFR_WDGTB_0
5974 #define  WWDG_CFR_WDGTB1    WWDG_CFR_WDGTB_1
5975 
5976 #define WWDG_CFR_EWI_Pos        (9U)
5977 #define WWDG_CFR_EWI_Msk        (0x1UL << WWDG_CFR_EWI_Pos)                     /*!< 0x00000200 */
5978 #define WWDG_CFR_EWI            WWDG_CFR_EWI_Msk                               /*!< Early Wakeup Interrupt */
5979 
5980 /*******************  Bit definition for WWDG_SR register  ********************/
5981 #define WWDG_SR_EWIF_Pos        (0U)
5982 #define WWDG_SR_EWIF_Msk        (0x1UL << WWDG_SR_EWIF_Pos)                     /*!< 0x00000001 */
5983 #define WWDG_SR_EWIF            WWDG_SR_EWIF_Msk                               /*!< Early Wakeup Interrupt Flag */
5984 
5985 /**
5986   * @}
5987   */
5988 
5989 /**
5990   * @}
5991   */
5992 
5993 /** @addtogroup Exported_macros
5994   * @{
5995   */
5996 
5997 /******************************* ADC Instances ********************************/
5998 #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
5999 #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON)
6000 
6001 /******************************* COMP Instances *******************************/
6002 #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \
6003                                        ((INSTANCE) == COMP2))
6004 
6005 #define IS_COMP_COMMON_INSTANCE(COMMON_INSTANCE) ((COMMON_INSTANCE) == COMP12_COMMON)
6006 
6007 /******************************* CRC Instances ********************************/
6008 #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
6009 
6010 /******************************* DMA Instances *********************************/
6011 #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \
6012                                        ((INSTANCE) == DMA1_Channel2) || \
6013                                        ((INSTANCE) == DMA1_Channel3) || \
6014                                        ((INSTANCE) == DMA1_Channel4) || \
6015                                        ((INSTANCE) == DMA1_Channel5) || \
6016                                        ((INSTANCE) == DMA1_Channel6) || \
6017                                        ((INSTANCE) == DMA1_Channel7))
6018 
6019 /******************************* GPIO Instances *******************************/
6020 #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
6021                                         ((INSTANCE) == GPIOB) || \
6022                                         ((INSTANCE) == GPIOC) || \
6023                                         ((INSTANCE) == GPIOD) || \
6024                                         ((INSTANCE) == GPIOH))
6025 
6026 #define IS_GPIO_AF_INSTANCE(INSTANCE)  (((INSTANCE) == GPIOA) || \
6027                                         ((INSTANCE) == GPIOB) || \
6028                                         ((INSTANCE) == GPIOC) || \
6029                                         ((INSTANCE) == GPIOD))
6030 
6031 /******************************** I2C Instances *******************************/
6032 #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
6033                                        ((INSTANCE) == I2C2))
6034 
6035 /****************** I2C Instances : wakeup capability from stop modes *********/
6036 #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == I2C1))
6037 
6038 
6039 /******************************** I2S Instances *******************************/
6040 #define IS_I2S_ALL_INSTANCE(INSTANCE)  ((INSTANCE) == SPI2)
6041 
6042 
6043 /****************************** RTC Instances *********************************/
6044 #define IS_RTC_ALL_INSTANCE(INSTANCE)  ((INSTANCE) == RTC)
6045 
6046 /******************************** SMBUS Instances *****************************/
6047 #define IS_SMBUS_INSTANCE(INSTANCE)  ((INSTANCE) == I2C1)
6048 
6049 /******************************** SPI Instances *******************************/
6050 #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
6051                                        ((INSTANCE) == SPI2))
6052 
6053 /****************** LPTIM Instances : All supported instances *****************/
6054 #define IS_LPTIM_INSTANCE(INSTANCE)       ((INSTANCE) == LPTIM1)
6055 
6056 /************* LPTIM instances supporting the encoder mode feature ************/
6057 #define IS_LPTIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1)
6058 
6059 /****************** TIM Instances : All supported instances *******************/
6060 #define IS_TIM_INSTANCE(INSTANCE)       (((INSTANCE) == TIM2)   || \
6061                                          ((INSTANCE) == TIM6)   || \
6062                                          ((INSTANCE) == TIM21)  || \
6063                                          ((INSTANCE) == TIM22))
6064 
6065 /************* TIM Instances : at least 1 capture/compare channel *************/
6066 #define IS_TIM_CC1_INSTANCE(INSTANCE)   (((INSTANCE) == TIM2)  || \
6067                                          ((INSTANCE) == TIM21) || \
6068                                          ((INSTANCE) == TIM22))
6069 
6070 /************ TIM Instances : at least 2 capture/compare channels *************/
6071 #define IS_TIM_CC2_INSTANCE(INSTANCE)  (((INSTANCE) == TIM2)  || \
6072                                         ((INSTANCE) == TIM21) || \
6073                                         ((INSTANCE) == TIM22))
6074 
6075 /************ TIM Instances : at least 3 capture/compare channels *************/
6076 #define IS_TIM_CC3_INSTANCE(INSTANCE)   ((INSTANCE) == TIM2)
6077 
6078 /************ TIM Instances : at least 4 capture/compare channels *************/
6079 #define IS_TIM_CC4_INSTANCE(INSTANCE)   ((INSTANCE) == TIM2)
6080 
6081 /****************** TIM Instances : DMA requests generation (UDE) *************/
6082 #define IS_TIM_DMA_INSTANCE(INSTANCE)      (((INSTANCE) == TIM2) || \
6083                                             ((INSTANCE) == TIM6))
6084 
6085 /************ TIM Instances : DMA requests generation (CCxDE) *****************/
6086 #define IS_TIM_DMA_CC_INSTANCE(INSTANCE)   ((INSTANCE) == TIM2)
6087 
6088 /******************** TIM Instances : DMA burst feature ***********************/
6089 #define IS_TIM_DMABURST_INSTANCE(INSTANCE)  ((INSTANCE) == TIM2)
6090 
6091 /******************* TIM Instances : output(s) available **********************/
6092 #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
6093     ((((INSTANCE) == TIM2) &&                  \
6094      (((CHANNEL) == TIM_CHANNEL_1) ||          \
6095       ((CHANNEL) == TIM_CHANNEL_2) ||          \
6096       ((CHANNEL) == TIM_CHANNEL_3) ||          \
6097       ((CHANNEL) == TIM_CHANNEL_4)))           \
6098      ||                                        \
6099      (((INSTANCE) == TIM21) &&                 \
6100       (((CHANNEL) == TIM_CHANNEL_1) ||         \
6101        ((CHANNEL) == TIM_CHANNEL_2)))          \
6102      ||                                        \
6103      (((INSTANCE) == TIM22) &&                 \
6104       (((CHANNEL) == TIM_CHANNEL_1) ||         \
6105        ((CHANNEL) == TIM_CHANNEL_2))))
6106 
6107 /****************** TIM Instances : supporting clock division *****************/
6108 #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE)       (((INSTANCE) == TIM2)   || \
6109                                                         ((INSTANCE) == TIM21)  || \
6110                                                         ((INSTANCE) == TIM22))
6111 
6112 /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/
6113 #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE)   (((INSTANCE) == TIM2)   || \
6114                                                           ((INSTANCE) == TIM21))
6115 
6116 /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/
6117 #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE)   (((INSTANCE) == TIM2)   || \
6118                                                           ((INSTANCE) == TIM21)  || \
6119                                                           ((INSTANCE) == TIM22))
6120 
6121 /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/
6122 #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE)        (((INSTANCE) == TIM2)   || \
6123                                                           ((INSTANCE) == TIM21))
6124 
6125 /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/
6126 #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE)       (((INSTANCE) == TIM2)   || \
6127                                                           ((INSTANCE) == TIM21)  || \
6128                                                           ((INSTANCE) == TIM22))
6129 
6130 /****************** TIM Instances : supporting counting mode selection ********/
6131 #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE)       (((INSTANCE) == TIM2)   || \
6132                                                              ((INSTANCE) == TIM21)  || \
6133                                                              ((INSTANCE) == TIM22))
6134 
6135 /****************** TIM Instances : supporting encoder interface **************/
6136 #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM2)   || \
6137                                                      ((INSTANCE) == TIM21)  || \
6138                                                      ((INSTANCE) == TIM22))
6139 
6140 /***************** TIM Instances : external trigger input available ************/
6141 #define IS_TIM_ETR_INSTANCE(INSTANCE)      (((INSTANCE) == TIM2)  || \
6142                                             ((INSTANCE) == TIM21) || \
6143                                             ((INSTANCE) == TIM22))
6144 
6145 /****** TIM Instances : master mode available (TIMx_CR2.MMS available )********/
6146 #define IS_TIM_MASTER_INSTANCE(INSTANCE)   (((INSTANCE) == TIM2)  || \
6147                                             ((INSTANCE) == TIM6)  || \
6148                                             ((INSTANCE) == TIM21) || \
6149                                             ((INSTANCE) == TIM22))
6150 
6151 /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
6152 #define IS_TIM_SLAVE_INSTANCE(INSTANCE)    (((INSTANCE) == TIM2)  || \
6153                                             ((INSTANCE) == TIM21) || \
6154                                             ((INSTANCE) == TIM22))
6155 
6156 /****************** TIM Instances : remapping capability **********************/
6157 #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM2)   || \
6158                                          ((INSTANCE) == TIM21)  || \
6159                                          ((INSTANCE) == TIM22))
6160 
6161 /******************* TIM Instances : output(s) OCXEC register *****************/
6162 #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE)  ((INSTANCE) == TIM2)
6163 
6164 /******************* TIM Instances : Timer input XOR function *****************/
6165 #define IS_TIM_XOR_INSTANCE(INSTANCE)   ((INSTANCE) == TIM2)
6166 
6167 /******************** UART Instances : Asynchronous mode **********************/
6168 #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
6169                                     ((INSTANCE) == USART2))
6170 
6171 /******************** USART Instances : Synchronous mode **********************/
6172 #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
6173                                      ((INSTANCE) == USART2))
6174 
6175 /****************** USART Instances : Auto Baud Rate detection ****************/
6176 
6177 #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
6178                                                             ((INSTANCE) == USART2))
6179 
6180 /****************** UART Instances : Driver Enable *****************/
6181 #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE)    (((INSTANCE) == USART1) || \
6182                                                   ((INSTANCE) == USART2) || \
6183                                                   ((INSTANCE) == LPUART1))
6184 
6185 /******************** UART Instances : Half-Duplex mode **********************/
6186 #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE)    (((INSTANCE) == USART1) || \
6187                                                   ((INSTANCE) == USART2) || \
6188                                                   ((INSTANCE) == LPUART1))
6189 
6190 /******************** UART Instances : LIN mode **********************/
6191 #define IS_UART_LIN_INSTANCE(INSTANCE)    (((INSTANCE) == USART1) || \
6192                                            ((INSTANCE) == USART2))
6193 
6194 /******************** UART Instances : Wake-up from Stop mode **********************/
6195 #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE)   (((INSTANCE) == USART1) || \
6196                                                       ((INSTANCE) == USART2) || \
6197                                                       ((INSTANCE) == LPUART1))
6198 
6199 /****************** UART Instances : Hardware Flow control ********************/
6200 #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
6201                                            ((INSTANCE) == USART2) || \
6202                                            ((INSTANCE) == LPUART1))
6203 
6204 /********************* UART Instances : Smard card mode ***********************/
6205 #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
6206                                          ((INSTANCE) == USART2))
6207 
6208 /*********************** UART Instances : IRDA mode ***************************/
6209 #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
6210                                     ((INSTANCE) == USART2))
6211 
6212 /******************** LPUART Instance *****************************************/
6213 #define IS_LPUART_INSTANCE(INSTANCE)    ((INSTANCE) == LPUART1)
6214 
6215 /****************************** IWDG Instances ********************************/
6216 #define IS_IWDG_ALL_INSTANCE(INSTANCE)  ((INSTANCE) == IWDG)
6217 
6218 /****************************** WWDG Instances ********************************/
6219 #define IS_WWDG_ALL_INSTANCE(INSTANCE)  ((INSTANCE) == WWDG)
6220 
6221 /**
6222   * @}
6223   */
6224 
6225 /******************************************************************************/
6226 /*  For a painless codes migration between the STM32L0xx device product       */
6227 /*  lines, the aliases defined below are put in place to overcome the         */
6228 /*  differences in the interrupt handlers and IRQn definitions.               */
6229 /*  No need to update developed interrupt code when moving across             */
6230 /*  product lines within the same STM32L0 Family                              */
6231 /******************************************************************************/
6232 
6233 /* Aliases for __IRQn */
6234 
6235 #define RNG_LPUART1_IRQn               LPUART1_IRQn
6236 #define AES_LPUART1_IRQn               LPUART1_IRQn
6237 #define AES_RNG_LPUART1_IRQn           LPUART1_IRQn
6238 #define TIM6_DAC_IRQn                  TIM6_IRQn
6239 #define RCC_CRS_IRQn                   RCC_IRQn
6240 #define DMA1_Channel4_5_IRQn           DMA1_Channel4_5_6_7_IRQn
6241 #define ADC1_IRQn                      ADC1_COMP_IRQn
6242 #define SVC_IRQn                       SVCall_IRQn
6243 
6244 /* Aliases for __IRQHandler */
6245 #define RNG_LPUART1_IRQHandler         LPUART1_IRQHandler
6246 #define AES_LPUART1_IRQHandler         LPUART1_IRQHandler
6247 #define AES_RNG_LPUART1_IRQHandler     LPUART1_IRQHandler
6248 #define TIM6_DAC_IRQHandler            TIM6_IRQHandler
6249 #define RCC_CRS_IRQHandler             RCC_IRQHandler
6250 #define DMA1_Channel4_5_IRQHandler     DMA1_Channel4_5_6_7_IRQHandler
6251 #define ADC1_IRQHandler                ADC1_COMP_IRQHandler
6252 
6253 /**
6254   * @}
6255   */
6256 
6257 /**
6258   * @}
6259   */
6260 
6261 #ifdef __cplusplus
6262 }
6263 #endif /* __cplusplus */
6264 
6265 #endif /* __STM32L051xx_H */
6266 
6267 
6268 
6269