1 /** 2 ****************************************************************************** 3 * @file stm32f411xe.h 4 * @author MCD Application Team 5 * @brief CMSIS STM32F411xE Device Peripheral Access Layer Header File. 6 * 7 * This file contains: 8 * - Data structures and the address mapping for all peripherals 9 * - peripherals registers declarations and bits definition 10 * - Macros to access peripheral’s registers hardware 11 * 12 ****************************************************************************** 13 * @attention 14 * 15 * Copyright (c) 2017 STMicroelectronics. 16 * All rights reserved. 17 * 18 * This software is licensed under terms that can be found in the LICENSE file 19 * in the root directory of this software component. 20 * If no LICENSE file comes with this software, it is provided AS-IS. 21 * 22 ****************************************************************************** 23 */ 24 25 /** @addtogroup CMSIS_Device 26 * @{ 27 */ 28 29 /** @addtogroup stm32f411xe 30 * @{ 31 */ 32 33 #ifndef __STM32F411xE_H 34 #define __STM32F411xE_H 35 36 #ifdef __cplusplus 37 extern "C" { 38 #endif /* __cplusplus */ 39 40 /** @addtogroup Configuration_section_for_CMSIS 41 * @{ 42 */ 43 44 /** 45 * @brief Configuration of the Cortex-M4 Processor and Core Peripherals 46 */ 47 #define __CM4_REV 0x0001U /*!< Core revision r0p1 */ 48 #define __MPU_PRESENT 1U /*!< STM32F4XX provides an MPU */ 49 #define __NVIC_PRIO_BITS 4U /*!< STM32F4XX uses 4 Bits for the Priority Levels */ 50 #define __Vendor_SysTickConfig 0U /*!< Set to 1 if different SysTick Config is used */ 51 #define __FPU_PRESENT 1U /*!< FPU present */ 52 53 /** 54 * @} 55 */ 56 57 /** @addtogroup Peripheral_interrupt_number_definition 58 * @{ 59 */ 60 61 /** 62 * @brief STM32F4XX Interrupt Number Definition, according to the selected device 63 * in @ref Library_configuration_section 64 */ 65 typedef enum 66 { 67 /****** Cortex-M4 Processor Exceptions Numbers ****************************************************************/ 68 NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */ 69 MemoryManagement_IRQn = -12, /*!< 4 Cortex-M4 Memory Management Interrupt */ 70 BusFault_IRQn = -11, /*!< 5 Cortex-M4 Bus Fault Interrupt */ 71 UsageFault_IRQn = -10, /*!< 6 Cortex-M4 Usage Fault Interrupt */ 72 SVCall_IRQn = -5, /*!< 11 Cortex-M4 SV Call Interrupt */ 73 DebugMonitor_IRQn = -4, /*!< 12 Cortex-M4 Debug Monitor Interrupt */ 74 PendSV_IRQn = -2, /*!< 14 Cortex-M4 Pend SV Interrupt */ 75 SysTick_IRQn = -1, /*!< 15 Cortex-M4 System Tick Interrupt */ 76 /****** STM32 specific Interrupt Numbers **********************************************************************/ 77 WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */ 78 PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt */ 79 TAMP_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts through the EXTI line */ 80 RTC_WKUP_IRQn = 3, /*!< RTC Wakeup interrupt through the EXTI line */ 81 FLASH_IRQn = 4, /*!< FLASH global Interrupt */ 82 RCC_IRQn = 5, /*!< RCC global Interrupt */ 83 EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */ 84 EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */ 85 EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */ 86 EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */ 87 EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */ 88 DMA1_Stream0_IRQn = 11, /*!< DMA1 Stream 0 global Interrupt */ 89 DMA1_Stream1_IRQn = 12, /*!< DMA1 Stream 1 global Interrupt */ 90 DMA1_Stream2_IRQn = 13, /*!< DMA1 Stream 2 global Interrupt */ 91 DMA1_Stream3_IRQn = 14, /*!< DMA1 Stream 3 global Interrupt */ 92 DMA1_Stream4_IRQn = 15, /*!< DMA1 Stream 4 global Interrupt */ 93 DMA1_Stream5_IRQn = 16, /*!< DMA1 Stream 5 global Interrupt */ 94 DMA1_Stream6_IRQn = 17, /*!< DMA1 Stream 6 global Interrupt */ 95 ADC_IRQn = 18, /*!< ADC1, ADC2 and ADC3 global Interrupts */ 96 EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */ 97 TIM1_BRK_TIM9_IRQn = 24, /*!< TIM1 Break interrupt and TIM9 global interrupt */ 98 TIM1_UP_TIM10_IRQn = 25, /*!< TIM1 Update Interrupt and TIM10 global interrupt */ 99 TIM1_TRG_COM_TIM11_IRQn = 26, /*!< TIM1 Trigger and Commutation Interrupt and TIM11 global interrupt */ 100 TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */ 101 TIM2_IRQn = 28, /*!< TIM2 global Interrupt */ 102 TIM3_IRQn = 29, /*!< TIM3 global Interrupt */ 103 TIM4_IRQn = 30, /*!< TIM4 global Interrupt */ 104 I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */ 105 I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */ 106 I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */ 107 I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */ 108 SPI1_IRQn = 35, /*!< SPI1 global Interrupt */ 109 SPI2_IRQn = 36, /*!< SPI2 global Interrupt */ 110 USART1_IRQn = 37, /*!< USART1 global Interrupt */ 111 USART2_IRQn = 38, /*!< USART2 global Interrupt */ 112 EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */ 113 RTC_Alarm_IRQn = 41, /*!< RTC Alarm (A and B) through EXTI Line Interrupt */ 114 OTG_FS_WKUP_IRQn = 42, /*!< USB OTG FS Wakeup through EXTI line interrupt */ 115 DMA1_Stream7_IRQn = 47, /*!< DMA1 Stream7 Interrupt */ 116 SDIO_IRQn = 49, /*!< SDIO global Interrupt */ 117 TIM5_IRQn = 50, /*!< TIM5 global Interrupt */ 118 SPI3_IRQn = 51, /*!< SPI3 global Interrupt */ 119 DMA2_Stream0_IRQn = 56, /*!< DMA2 Stream 0 global Interrupt */ 120 DMA2_Stream1_IRQn = 57, /*!< DMA2 Stream 1 global Interrupt */ 121 DMA2_Stream2_IRQn = 58, /*!< DMA2 Stream 2 global Interrupt */ 122 DMA2_Stream3_IRQn = 59, /*!< DMA2 Stream 3 global Interrupt */ 123 DMA2_Stream4_IRQn = 60, /*!< DMA2 Stream 4 global Interrupt */ 124 OTG_FS_IRQn = 67, /*!< USB OTG FS global Interrupt */ 125 DMA2_Stream5_IRQn = 68, /*!< DMA2 Stream 5 global interrupt */ 126 DMA2_Stream6_IRQn = 69, /*!< DMA2 Stream 6 global interrupt */ 127 DMA2_Stream7_IRQn = 70, /*!< DMA2 Stream 7 global interrupt */ 128 USART6_IRQn = 71, /*!< USART6 global interrupt */ 129 I2C3_EV_IRQn = 72, /*!< I2C3 event interrupt */ 130 I2C3_ER_IRQn = 73, /*!< I2C3 error interrupt */ 131 FPU_IRQn = 81, /*!< FPU global interrupt */ 132 SPI4_IRQn = 84, /*!< SPI4 global Interrupt */ 133 SPI5_IRQn = 85 /*!< SPI5 global Interrupt */ 134 } IRQn_Type; 135 136 /** 137 * @} 138 */ 139 140 #include "core_cm4.h" /* Cortex-M4 processor and core peripherals */ 141 #include "system_stm32f4xx.h" 142 #include <stdint.h> 143 144 /** @addtogroup Peripheral_registers_structures 145 * @{ 146 */ 147 148 /** 149 * @brief Analog to Digital Converter 150 */ 151 152 typedef struct 153 { 154 __IO uint32_t SR; /*!< ADC status register, Address offset: 0x00 */ 155 __IO uint32_t CR1; /*!< ADC control register 1, Address offset: 0x04 */ 156 __IO uint32_t CR2; /*!< ADC control register 2, Address offset: 0x08 */ 157 __IO uint32_t SMPR1; /*!< ADC sample time register 1, Address offset: 0x0C */ 158 __IO uint32_t SMPR2; /*!< ADC sample time register 2, Address offset: 0x10 */ 159 __IO uint32_t JOFR1; /*!< ADC injected channel data offset register 1, Address offset: 0x14 */ 160 __IO uint32_t JOFR2; /*!< ADC injected channel data offset register 2, Address offset: 0x18 */ 161 __IO uint32_t JOFR3; /*!< ADC injected channel data offset register 3, Address offset: 0x1C */ 162 __IO uint32_t JOFR4; /*!< ADC injected channel data offset register 4, Address offset: 0x20 */ 163 __IO uint32_t HTR; /*!< ADC watchdog higher threshold register, Address offset: 0x24 */ 164 __IO uint32_t LTR; /*!< ADC watchdog lower threshold register, Address offset: 0x28 */ 165 __IO uint32_t SQR1; /*!< ADC regular sequence register 1, Address offset: 0x2C */ 166 __IO uint32_t SQR2; /*!< ADC regular sequence register 2, Address offset: 0x30 */ 167 __IO uint32_t SQR3; /*!< ADC regular sequence register 3, Address offset: 0x34 */ 168 __IO uint32_t JSQR; /*!< ADC injected sequence register, Address offset: 0x38*/ 169 __IO uint32_t JDR1; /*!< ADC injected data register 1, Address offset: 0x3C */ 170 __IO uint32_t JDR2; /*!< ADC injected data register 2, Address offset: 0x40 */ 171 __IO uint32_t JDR3; /*!< ADC injected data register 3, Address offset: 0x44 */ 172 __IO uint32_t JDR4; /*!< ADC injected data register 4, Address offset: 0x48 */ 173 __IO uint32_t DR; /*!< ADC regular data register, Address offset: 0x4C */ 174 } ADC_TypeDef; 175 176 typedef struct 177 { 178 __IO uint32_t CSR; /*!< ADC Common status register, Address offset: ADC1 base address + 0x300 */ 179 __IO uint32_t CCR; /*!< ADC common control register, Address offset: ADC1 base address + 0x304 */ 180 __IO uint32_t CDR; /*!< ADC common regular data register for dual 181 AND triple modes, Address offset: ADC1 base address + 0x308 */ 182 } ADC_Common_TypeDef; 183 184 /** 185 * @brief CRC calculation unit 186 */ 187 188 typedef struct 189 { 190 __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */ 191 __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */ 192 uint8_t RESERVED0; /*!< Reserved, 0x05 */ 193 uint16_t RESERVED1; /*!< Reserved, 0x06 */ 194 __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */ 195 } CRC_TypeDef; 196 197 /** 198 * @brief Debug MCU 199 */ 200 201 typedef struct 202 { 203 __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */ 204 __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */ 205 __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */ 206 __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */ 207 }DBGMCU_TypeDef; 208 209 210 /** 211 * @brief DMA Controller 212 */ 213 214 typedef struct 215 { 216 __IO uint32_t CR; /*!< DMA stream x configuration register */ 217 __IO uint32_t NDTR; /*!< DMA stream x number of data register */ 218 __IO uint32_t PAR; /*!< DMA stream x peripheral address register */ 219 __IO uint32_t M0AR; /*!< DMA stream x memory 0 address register */ 220 __IO uint32_t M1AR; /*!< DMA stream x memory 1 address register */ 221 __IO uint32_t FCR; /*!< DMA stream x FIFO control register */ 222 } DMA_Stream_TypeDef; 223 224 typedef struct 225 { 226 __IO uint32_t LISR; /*!< DMA low interrupt status register, Address offset: 0x00 */ 227 __IO uint32_t HISR; /*!< DMA high interrupt status register, Address offset: 0x04 */ 228 __IO uint32_t LIFCR; /*!< DMA low interrupt flag clear register, Address offset: 0x08 */ 229 __IO uint32_t HIFCR; /*!< DMA high interrupt flag clear register, Address offset: 0x0C */ 230 } DMA_TypeDef; 231 232 /** 233 * @brief External Interrupt/Event Controller 234 */ 235 236 typedef struct 237 { 238 __IO uint32_t IMR; /*!< EXTI Interrupt mask register, Address offset: 0x00 */ 239 __IO uint32_t EMR; /*!< EXTI Event mask register, Address offset: 0x04 */ 240 __IO uint32_t RTSR; /*!< EXTI Rising trigger selection register, Address offset: 0x08 */ 241 __IO uint32_t FTSR; /*!< EXTI Falling trigger selection register, Address offset: 0x0C */ 242 __IO uint32_t SWIER; /*!< EXTI Software interrupt event register, Address offset: 0x10 */ 243 __IO uint32_t PR; /*!< EXTI Pending register, Address offset: 0x14 */ 244 } EXTI_TypeDef; 245 246 /** 247 * @brief FLASH Registers 248 */ 249 250 typedef struct 251 { 252 __IO uint32_t ACR; /*!< FLASH access control register, Address offset: 0x00 */ 253 __IO uint32_t KEYR; /*!< FLASH key register, Address offset: 0x04 */ 254 __IO uint32_t OPTKEYR; /*!< FLASH option key register, Address offset: 0x08 */ 255 __IO uint32_t SR; /*!< FLASH status register, Address offset: 0x0C */ 256 __IO uint32_t CR; /*!< FLASH control register, Address offset: 0x10 */ 257 __IO uint32_t OPTCR; /*!< FLASH option control register , Address offset: 0x14 */ 258 __IO uint32_t OPTCR1; /*!< FLASH option control register 1, Address offset: 0x18 */ 259 } FLASH_TypeDef; 260 261 /** 262 * @brief General Purpose I/O 263 */ 264 265 typedef struct 266 { 267 __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */ 268 __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */ 269 __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */ 270 __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */ 271 __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */ 272 __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */ 273 __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */ 274 __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */ 275 __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */ 276 } GPIO_TypeDef; 277 278 /** 279 * @brief System configuration controller 280 */ 281 282 typedef struct 283 { 284 __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register, Address offset: 0x00 */ 285 __IO uint32_t PMC; /*!< SYSCFG peripheral mode configuration register, Address offset: 0x04 */ 286 __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */ 287 uint32_t RESERVED[2]; /*!< Reserved, 0x18-0x1C */ 288 __IO uint32_t CMPCR; /*!< SYSCFG Compensation cell control register, Address offset: 0x20 */ 289 } SYSCFG_TypeDef; 290 291 /** 292 * @brief Inter-integrated Circuit Interface 293 */ 294 295 typedef struct 296 { 297 __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */ 298 __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */ 299 __IO uint32_t OAR1; /*!< I2C Own address register 1, Address offset: 0x08 */ 300 __IO uint32_t OAR2; /*!< I2C Own address register 2, Address offset: 0x0C */ 301 __IO uint32_t DR; /*!< I2C Data register, Address offset: 0x10 */ 302 __IO uint32_t SR1; /*!< I2C Status register 1, Address offset: 0x14 */ 303 __IO uint32_t SR2; /*!< I2C Status register 2, Address offset: 0x18 */ 304 __IO uint32_t CCR; /*!< I2C Clock control register, Address offset: 0x1C */ 305 __IO uint32_t TRISE; /*!< I2C TRISE register, Address offset: 0x20 */ 306 __IO uint32_t FLTR; /*!< I2C FLTR register, Address offset: 0x24 */ 307 } I2C_TypeDef; 308 309 /** 310 * @brief Independent WATCHDOG 311 */ 312 313 typedef struct 314 { 315 __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */ 316 __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */ 317 __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */ 318 __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */ 319 } IWDG_TypeDef; 320 321 322 /** 323 * @brief Power Control 324 */ 325 326 typedef struct 327 { 328 __IO uint32_t CR; /*!< PWR power control register, Address offset: 0x00 */ 329 __IO uint32_t CSR; /*!< PWR power control/status register, Address offset: 0x04 */ 330 } PWR_TypeDef; 331 332 /** 333 * @brief Reset and Clock Control 334 */ 335 336 typedef struct 337 { 338 __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */ 339 __IO uint32_t PLLCFGR; /*!< RCC PLL configuration register, Address offset: 0x04 */ 340 __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x08 */ 341 __IO uint32_t CIR; /*!< RCC clock interrupt register, Address offset: 0x0C */ 342 __IO uint32_t AHB1RSTR; /*!< RCC AHB1 peripheral reset register, Address offset: 0x10 */ 343 __IO uint32_t AHB2RSTR; /*!< RCC AHB2 peripheral reset register, Address offset: 0x14 */ 344 __IO uint32_t AHB3RSTR; /*!< RCC AHB3 peripheral reset register, Address offset: 0x18 */ 345 uint32_t RESERVED0; /*!< Reserved, 0x1C */ 346 __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x20 */ 347 __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x24 */ 348 uint32_t RESERVED1[2]; /*!< Reserved, 0x28-0x2C */ 349 __IO uint32_t AHB1ENR; /*!< RCC AHB1 peripheral clock register, Address offset: 0x30 */ 350 __IO uint32_t AHB2ENR; /*!< RCC AHB2 peripheral clock register, Address offset: 0x34 */ 351 __IO uint32_t AHB3ENR; /*!< RCC AHB3 peripheral clock register, Address offset: 0x38 */ 352 uint32_t RESERVED2; /*!< Reserved, 0x3C */ 353 __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral clock enable register, Address offset: 0x40 */ 354 __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clock enable register, Address offset: 0x44 */ 355 uint32_t RESERVED3[2]; /*!< Reserved, 0x48-0x4C */ 356 __IO uint32_t AHB1LPENR; /*!< RCC AHB1 peripheral clock enable in low power mode register, Address offset: 0x50 */ 357 __IO uint32_t AHB2LPENR; /*!< RCC AHB2 peripheral clock enable in low power mode register, Address offset: 0x54 */ 358 __IO uint32_t AHB3LPENR; /*!< RCC AHB3 peripheral clock enable in low power mode register, Address offset: 0x58 */ 359 uint32_t RESERVED4; /*!< Reserved, 0x5C */ 360 __IO uint32_t APB1LPENR; /*!< RCC APB1 peripheral clock enable in low power mode register, Address offset: 0x60 */ 361 __IO uint32_t APB2LPENR; /*!< RCC APB2 peripheral clock enable in low power mode register, Address offset: 0x64 */ 362 uint32_t RESERVED5[2]; /*!< Reserved, 0x68-0x6C */ 363 __IO uint32_t BDCR; /*!< RCC Backup domain control register, Address offset: 0x70 */ 364 __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x74 */ 365 uint32_t RESERVED6[2]; /*!< Reserved, 0x78-0x7C */ 366 __IO uint32_t SSCGR; /*!< RCC spread spectrum clock generation register, Address offset: 0x80 */ 367 __IO uint32_t PLLI2SCFGR; /*!< RCC PLLI2S configuration register, Address offset: 0x84 */ 368 uint32_t RESERVED7[1]; /*!< Reserved, 0x88 */ 369 __IO uint32_t DCKCFGR; /*!< RCC Dedicated Clocks configuration register, Address offset: 0x8C */ 370 } RCC_TypeDef; 371 372 /** 373 * @brief Real-Time Clock 374 */ 375 376 typedef struct 377 { 378 __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */ 379 __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */ 380 __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */ 381 __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */ 382 __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */ 383 __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */ 384 __IO uint32_t CALIBR; /*!< RTC calibration register, Address offset: 0x18 */ 385 __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */ 386 __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */ 387 __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */ 388 __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */ 389 __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */ 390 __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */ 391 __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */ 392 __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */ 393 __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */ 394 __IO uint32_t TAFCR; /*!< RTC tamper and alternate function configuration register, Address offset: 0x40 */ 395 __IO uint32_t ALRMASSR;/*!< RTC alarm A sub second register, Address offset: 0x44 */ 396 __IO uint32_t ALRMBSSR;/*!< RTC alarm B sub second register, Address offset: 0x48 */ 397 uint32_t RESERVED7; /*!< Reserved, 0x4C */ 398 __IO uint32_t BKP0R; /*!< RTC backup register 1, Address offset: 0x50 */ 399 __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */ 400 __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */ 401 __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */ 402 __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */ 403 __IO uint32_t BKP5R; /*!< RTC backup register 5, Address offset: 0x64 */ 404 __IO uint32_t BKP6R; /*!< RTC backup register 6, Address offset: 0x68 */ 405 __IO uint32_t BKP7R; /*!< RTC backup register 7, Address offset: 0x6C */ 406 __IO uint32_t BKP8R; /*!< RTC backup register 8, Address offset: 0x70 */ 407 __IO uint32_t BKP9R; /*!< RTC backup register 9, Address offset: 0x74 */ 408 __IO uint32_t BKP10R; /*!< RTC backup register 10, Address offset: 0x78 */ 409 __IO uint32_t BKP11R; /*!< RTC backup register 11, Address offset: 0x7C */ 410 __IO uint32_t BKP12R; /*!< RTC backup register 12, Address offset: 0x80 */ 411 __IO uint32_t BKP13R; /*!< RTC backup register 13, Address offset: 0x84 */ 412 __IO uint32_t BKP14R; /*!< RTC backup register 14, Address offset: 0x88 */ 413 __IO uint32_t BKP15R; /*!< RTC backup register 15, Address offset: 0x8C */ 414 __IO uint32_t BKP16R; /*!< RTC backup register 16, Address offset: 0x90 */ 415 __IO uint32_t BKP17R; /*!< RTC backup register 17, Address offset: 0x94 */ 416 __IO uint32_t BKP18R; /*!< RTC backup register 18, Address offset: 0x98 */ 417 __IO uint32_t BKP19R; /*!< RTC backup register 19, Address offset: 0x9C */ 418 } RTC_TypeDef; 419 420 /** 421 * @brief SD host Interface 422 */ 423 424 typedef struct 425 { 426 __IO uint32_t POWER; /*!< SDIO power control register, Address offset: 0x00 */ 427 __IO uint32_t CLKCR; /*!< SDI clock control register, Address offset: 0x04 */ 428 __IO uint32_t ARG; /*!< SDIO argument register, Address offset: 0x08 */ 429 __IO uint32_t CMD; /*!< SDIO command register, Address offset: 0x0C */ 430 __IO const uint32_t RESPCMD; /*!< SDIO command response register, Address offset: 0x10 */ 431 __IO const uint32_t RESP1; /*!< SDIO response 1 register, Address offset: 0x14 */ 432 __IO const uint32_t RESP2; /*!< SDIO response 2 register, Address offset: 0x18 */ 433 __IO const uint32_t RESP3; /*!< SDIO response 3 register, Address offset: 0x1C */ 434 __IO const uint32_t RESP4; /*!< SDIO response 4 register, Address offset: 0x20 */ 435 __IO uint32_t DTIMER; /*!< SDIO data timer register, Address offset: 0x24 */ 436 __IO uint32_t DLEN; /*!< SDIO data length register, Address offset: 0x28 */ 437 __IO uint32_t DCTRL; /*!< SDIO data control register, Address offset: 0x2C */ 438 __IO const uint32_t DCOUNT; /*!< SDIO data counter register, Address offset: 0x30 */ 439 __IO const uint32_t STA; /*!< SDIO status register, Address offset: 0x34 */ 440 __IO uint32_t ICR; /*!< SDIO interrupt clear register, Address offset: 0x38 */ 441 __IO uint32_t MASK; /*!< SDIO mask register, Address offset: 0x3C */ 442 uint32_t RESERVED0[2]; /*!< Reserved, 0x40-0x44 */ 443 __IO const uint32_t FIFOCNT; /*!< SDIO FIFO counter register, Address offset: 0x48 */ 444 uint32_t RESERVED1[13]; /*!< Reserved, 0x4C-0x7C */ 445 __IO uint32_t FIFO; /*!< SDIO data FIFO register, Address offset: 0x80 */ 446 } SDIO_TypeDef; 447 448 /** 449 * @brief Serial Peripheral Interface 450 */ 451 452 typedef struct 453 { 454 __IO uint32_t CR1; /*!< SPI control register 1 (not used in I2S mode), Address offset: 0x00 */ 455 __IO uint32_t CR2; /*!< SPI control register 2, Address offset: 0x04 */ 456 __IO uint32_t SR; /*!< SPI status register, Address offset: 0x08 */ 457 __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */ 458 __IO uint32_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */ 459 __IO uint32_t RXCRCR; /*!< SPI RX CRC register (not used in I2S mode), Address offset: 0x14 */ 460 __IO uint32_t TXCRCR; /*!< SPI TX CRC register (not used in I2S mode), Address offset: 0x18 */ 461 __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */ 462 __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */ 463 } SPI_TypeDef; 464 465 466 /** 467 * @brief TIM 468 */ 469 470 typedef struct 471 { 472 __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */ 473 __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */ 474 __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */ 475 __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */ 476 __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */ 477 __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */ 478 __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */ 479 __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */ 480 __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */ 481 __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */ 482 __IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */ 483 __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */ 484 __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */ 485 __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */ 486 __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */ 487 __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */ 488 __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */ 489 __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */ 490 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ 491 __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */ 492 __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */ 493 } TIM_TypeDef; 494 495 /** 496 * @brief Universal Synchronous Asynchronous Receiver Transmitter 497 */ 498 499 typedef struct 500 { 501 __IO uint32_t SR; /*!< USART Status register, Address offset: 0x00 */ 502 __IO uint32_t DR; /*!< USART Data register, Address offset: 0x04 */ 503 __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x08 */ 504 __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x0C */ 505 __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x10 */ 506 __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x14 */ 507 __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x18 */ 508 } USART_TypeDef; 509 510 /** 511 * @brief Window WATCHDOG 512 */ 513 514 typedef struct 515 { 516 __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */ 517 __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */ 518 __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */ 519 } WWDG_TypeDef; 520 /** 521 * @brief USB_OTG_Core_Registers 522 */ 523 typedef struct 524 { 525 __IO uint32_t GOTGCTL; /*!< USB_OTG Control and Status Register 000h */ 526 __IO uint32_t GOTGINT; /*!< USB_OTG Interrupt Register 004h */ 527 __IO uint32_t GAHBCFG; /*!< Core AHB Configuration Register 008h */ 528 __IO uint32_t GUSBCFG; /*!< Core USB Configuration Register 00Ch */ 529 __IO uint32_t GRSTCTL; /*!< Core Reset Register 010h */ 530 __IO uint32_t GINTSTS; /*!< Core Interrupt Register 014h */ 531 __IO uint32_t GINTMSK; /*!< Core Interrupt Mask Register 018h */ 532 __IO uint32_t GRXSTSR; /*!< Receive Sts Q Read Register 01Ch */ 533 __IO uint32_t GRXSTSP; /*!< Receive Sts Q Read & POP Register 020h */ 534 __IO uint32_t GRXFSIZ; /*!< Receive FIFO Size Register 024h */ 535 __IO uint32_t DIEPTXF0_HNPTXFSIZ; /*!< EP0 / Non Periodic Tx FIFO Size Register 028h */ 536 __IO uint32_t HNPTXSTS; /*!< Non Periodic Tx FIFO/Queue Sts reg 02Ch */ 537 uint32_t Reserved30[2]; /*!< Reserved 030h */ 538 __IO uint32_t GCCFG; /*!< General Purpose IO Register 038h */ 539 __IO uint32_t CID; /*!< User ID Register 03Ch */ 540 uint32_t Reserved40[48]; /*!< Reserved 0x40-0xFF */ 541 __IO uint32_t HPTXFSIZ; /*!< Host Periodic Tx FIFO Size Reg 100h */ 542 __IO uint32_t DIEPTXF[0x0F]; /*!< dev Periodic Transmit FIFO */ 543 } USB_OTG_GlobalTypeDef; 544 545 /** 546 * @brief USB_OTG_device_Registers 547 */ 548 typedef struct 549 { 550 __IO uint32_t DCFG; /*!< dev Configuration Register 800h */ 551 __IO uint32_t DCTL; /*!< dev Control Register 804h */ 552 __IO uint32_t DSTS; /*!< dev Status Register (RO) 808h */ 553 uint32_t Reserved0C; /*!< Reserved 80Ch */ 554 __IO uint32_t DIEPMSK; /*!< dev IN Endpoint Mask 810h */ 555 __IO uint32_t DOEPMSK; /*!< dev OUT Endpoint Mask 814h */ 556 __IO uint32_t DAINT; /*!< dev All Endpoints Itr Reg 818h */ 557 __IO uint32_t DAINTMSK; /*!< dev All Endpoints Itr Mask 81Ch */ 558 uint32_t Reserved20; /*!< Reserved 820h */ 559 uint32_t Reserved9; /*!< Reserved 824h */ 560 __IO uint32_t DVBUSDIS; /*!< dev VBUS discharge Register 828h */ 561 __IO uint32_t DVBUSPULSE; /*!< dev VBUS Pulse Register 82Ch */ 562 __IO uint32_t DTHRCTL; /*!< dev threshold 830h */ 563 __IO uint32_t DIEPEMPMSK; /*!< dev empty msk 834h */ 564 __IO uint32_t DEACHINT; /*!< dedicated EP interrupt 838h */ 565 __IO uint32_t DEACHMSK; /*!< dedicated EP msk 83Ch */ 566 uint32_t Reserved40; /*!< dedicated EP mask 840h */ 567 __IO uint32_t DINEP1MSK; /*!< dedicated EP mask 844h */ 568 uint32_t Reserved44[15]; /*!< Reserved 844-87Ch */ 569 __IO uint32_t DOUTEP1MSK; /*!< dedicated EP msk 884h */ 570 } USB_OTG_DeviceTypeDef; 571 572 /** 573 * @brief USB_OTG_IN_Endpoint-Specific_Register 574 */ 575 typedef struct 576 { 577 __IO uint32_t DIEPCTL; /*!< dev IN Endpoint Control Reg 900h + (ep_num * 20h) + 00h */ 578 uint32_t Reserved04; /*!< Reserved 900h + (ep_num * 20h) + 04h */ 579 __IO uint32_t DIEPINT; /*!< dev IN Endpoint Itr Reg 900h + (ep_num * 20h) + 08h */ 580 uint32_t Reserved0C; /*!< Reserved 900h + (ep_num * 20h) + 0Ch */ 581 __IO uint32_t DIEPTSIZ; /*!< IN Endpoint Txfer Size 900h + (ep_num * 20h) + 10h */ 582 __IO uint32_t DIEPDMA; /*!< IN Endpoint DMA Address Reg 900h + (ep_num * 20h) + 14h */ 583 __IO uint32_t DTXFSTS; /*!< IN Endpoint Tx FIFO Status Reg 900h + (ep_num * 20h) + 18h */ 584 uint32_t Reserved18; /*!< Reserved 900h+(ep_num*20h)+1Ch-900h+ (ep_num * 20h) + 1Ch */ 585 } USB_OTG_INEndpointTypeDef; 586 587 /** 588 * @brief USB_OTG_OUT_Endpoint-Specific_Registers 589 */ 590 typedef struct 591 { 592 __IO uint32_t DOEPCTL; /*!< dev OUT Endpoint Control Reg B00h + (ep_num * 20h) + 00h */ 593 uint32_t Reserved04; /*!< Reserved B00h + (ep_num * 20h) + 04h */ 594 __IO uint32_t DOEPINT; /*!< dev OUT Endpoint Itr Reg B00h + (ep_num * 20h) + 08h */ 595 uint32_t Reserved0C; /*!< Reserved B00h + (ep_num * 20h) + 0Ch */ 596 __IO uint32_t DOEPTSIZ; /*!< dev OUT Endpoint Txfer Size B00h + (ep_num * 20h) + 10h */ 597 __IO uint32_t DOEPDMA; /*!< dev OUT Endpoint DMA Address B00h + (ep_num * 20h) + 14h */ 598 uint32_t Reserved18[2]; /*!< Reserved B00h + (ep_num * 20h) + 18h - B00h + (ep_num * 20h) + 1Ch */ 599 } USB_OTG_OUTEndpointTypeDef; 600 601 /** 602 * @brief USB_OTG_Host_Mode_Register_Structures 603 */ 604 typedef struct 605 { 606 __IO uint32_t HCFG; /*!< Host Configuration Register 400h */ 607 __IO uint32_t HFIR; /*!< Host Frame Interval Register 404h */ 608 __IO uint32_t HFNUM; /*!< Host Frame Nbr/Frame Remaining 408h */ 609 uint32_t Reserved40C; /*!< Reserved 40Ch */ 610 __IO uint32_t HPTXSTS; /*!< Host Periodic Tx FIFO/ Queue Status 410h */ 611 __IO uint32_t HAINT; /*!< Host All Channels Interrupt Register 414h */ 612 __IO uint32_t HAINTMSK; /*!< Host All Channels Interrupt Mask 418h */ 613 } USB_OTG_HostTypeDef; 614 615 /** 616 * @brief USB_OTG_Host_Channel_Specific_Registers 617 */ 618 typedef struct 619 { 620 __IO uint32_t HCCHAR; /*!< Host Channel Characteristics Register 500h */ 621 __IO uint32_t HCSPLT; /*!< Host Channel Split Control Register 504h */ 622 __IO uint32_t HCINT; /*!< Host Channel Interrupt Register 508h */ 623 __IO uint32_t HCINTMSK; /*!< Host Channel Interrupt Mask Register 50Ch */ 624 __IO uint32_t HCTSIZ; /*!< Host Channel Transfer Size Register 510h */ 625 __IO uint32_t HCDMA; /*!< Host Channel DMA Address Register 514h */ 626 uint32_t Reserved[2]; /*!< Reserved */ 627 } USB_OTG_HostChannelTypeDef; 628 629 /** 630 * @} 631 */ 632 633 /** @addtogroup Peripheral_memory_map 634 * @{ 635 */ 636 #define FLASH_BASE 0x08000000UL /*!< FLASH(up to 1 MB) base address in the alias region */ 637 #define SRAM1_BASE 0x20000000UL /*!< SRAM1(128 KB) base address in the alias region */ 638 #define PERIPH_BASE 0x40000000UL /*!< Peripheral base address in the alias region */ 639 #define SRAM1_BB_BASE 0x22000000UL /*!< SRAM1(128 KB) base address in the bit-band region */ 640 #define PERIPH_BB_BASE 0x42000000UL /*!< Peripheral base address in the bit-band region */ 641 #define BKPSRAM_BB_BASE 0x42480000UL /*!< Backup SRAM(4 KB) base address in the bit-band region */ 642 #define FLASH_END 0x0807FFFFUL /*!< FLASH end address */ 643 #define FLASH_OTP_BASE 0x1FFF7800UL /*!< Base address of : (up to 528 Bytes) embedded FLASH OTP Area */ 644 #define FLASH_OTP_END 0x1FFF7A0FUL /*!< End address of : (up to 528 Bytes) embedded FLASH OTP Area */ 645 646 /* Legacy defines */ 647 #define SRAM_BASE SRAM1_BASE 648 #define SRAM_BB_BASE SRAM1_BB_BASE 649 650 /*!< Peripheral memory map */ 651 #define APB1PERIPH_BASE PERIPH_BASE 652 #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) 653 #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) 654 #define AHB2PERIPH_BASE (PERIPH_BASE + 0x10000000UL) 655 656 /*!< APB1 peripherals */ 657 #define TIM2_BASE (APB1PERIPH_BASE + 0x0000UL) 658 #define TIM3_BASE (APB1PERIPH_BASE + 0x0400UL) 659 #define TIM4_BASE (APB1PERIPH_BASE + 0x0800UL) 660 #define TIM5_BASE (APB1PERIPH_BASE + 0x0C00UL) 661 #define RTC_BASE (APB1PERIPH_BASE + 0x2800UL) 662 #define WWDG_BASE (APB1PERIPH_BASE + 0x2C00UL) 663 #define IWDG_BASE (APB1PERIPH_BASE + 0x3000UL) 664 #define I2S2ext_BASE (APB1PERIPH_BASE + 0x3400UL) 665 #define SPI2_BASE (APB1PERIPH_BASE + 0x3800UL) 666 #define SPI3_BASE (APB1PERIPH_BASE + 0x3C00UL) 667 #define I2S3ext_BASE (APB1PERIPH_BASE + 0x4000UL) 668 #define USART2_BASE (APB1PERIPH_BASE + 0x4400UL) 669 #define I2C1_BASE (APB1PERIPH_BASE + 0x5400UL) 670 #define I2C2_BASE (APB1PERIPH_BASE + 0x5800UL) 671 #define I2C3_BASE (APB1PERIPH_BASE + 0x5C00UL) 672 #define PWR_BASE (APB1PERIPH_BASE + 0x7000UL) 673 674 /*!< APB2 peripherals */ 675 #define TIM1_BASE (APB2PERIPH_BASE + 0x0000UL) 676 #define USART1_BASE (APB2PERIPH_BASE + 0x1000UL) 677 #define USART6_BASE (APB2PERIPH_BASE + 0x1400UL) 678 #define ADC1_BASE (APB2PERIPH_BASE + 0x2000UL) 679 #define ADC1_COMMON_BASE (APB2PERIPH_BASE + 0x2300UL) 680 /* Legacy define */ 681 #define ADC_BASE ADC1_COMMON_BASE 682 #define SDIO_BASE (APB2PERIPH_BASE + 0x2C00UL) 683 #define SPI1_BASE (APB2PERIPH_BASE + 0x3000UL) 684 #define SPI4_BASE (APB2PERIPH_BASE + 0x3400UL) 685 #define SYSCFG_BASE (APB2PERIPH_BASE + 0x3800UL) 686 #define EXTI_BASE (APB2PERIPH_BASE + 0x3C00UL) 687 #define TIM9_BASE (APB2PERIPH_BASE + 0x4000UL) 688 #define TIM10_BASE (APB2PERIPH_BASE + 0x4400UL) 689 #define TIM11_BASE (APB2PERIPH_BASE + 0x4800UL) 690 #define SPI5_BASE (APB2PERIPH_BASE + 0x5000UL) 691 692 /*!< AHB1 peripherals */ 693 #define GPIOA_BASE (AHB1PERIPH_BASE + 0x0000UL) 694 #define GPIOB_BASE (AHB1PERIPH_BASE + 0x0400UL) 695 #define GPIOC_BASE (AHB1PERIPH_BASE + 0x0800UL) 696 #define GPIOD_BASE (AHB1PERIPH_BASE + 0x0C00UL) 697 #define GPIOE_BASE (AHB1PERIPH_BASE + 0x1000UL) 698 #define GPIOH_BASE (AHB1PERIPH_BASE + 0x1C00UL) 699 #define CRC_BASE (AHB1PERIPH_BASE + 0x3000UL) 700 #define RCC_BASE (AHB1PERIPH_BASE + 0x3800UL) 701 #define FLASH_R_BASE (AHB1PERIPH_BASE + 0x3C00UL) 702 #define DMA1_BASE (AHB1PERIPH_BASE + 0x6000UL) 703 #define DMA1_Stream0_BASE (DMA1_BASE + 0x010UL) 704 #define DMA1_Stream1_BASE (DMA1_BASE + 0x028UL) 705 #define DMA1_Stream2_BASE (DMA1_BASE + 0x040UL) 706 #define DMA1_Stream3_BASE (DMA1_BASE + 0x058UL) 707 #define DMA1_Stream4_BASE (DMA1_BASE + 0x070UL) 708 #define DMA1_Stream5_BASE (DMA1_BASE + 0x088UL) 709 #define DMA1_Stream6_BASE (DMA1_BASE + 0x0A0UL) 710 #define DMA1_Stream7_BASE (DMA1_BASE + 0x0B8UL) 711 #define DMA2_BASE (AHB1PERIPH_BASE + 0x6400UL) 712 #define DMA2_Stream0_BASE (DMA2_BASE + 0x010UL) 713 #define DMA2_Stream1_BASE (DMA2_BASE + 0x028UL) 714 #define DMA2_Stream2_BASE (DMA2_BASE + 0x040UL) 715 #define DMA2_Stream3_BASE (DMA2_BASE + 0x058UL) 716 #define DMA2_Stream4_BASE (DMA2_BASE + 0x070UL) 717 #define DMA2_Stream5_BASE (DMA2_BASE + 0x088UL) 718 #define DMA2_Stream6_BASE (DMA2_BASE + 0x0A0UL) 719 #define DMA2_Stream7_BASE (DMA2_BASE + 0x0B8UL) 720 721 722 /*!< Debug MCU registers base address */ 723 #define DBGMCU_BASE 0xE0042000UL 724 /*!< USB registers base address */ 725 #define USB_OTG_FS_PERIPH_BASE 0x50000000UL 726 727 #define USB_OTG_GLOBAL_BASE 0x000UL 728 #define USB_OTG_DEVICE_BASE 0x800UL 729 #define USB_OTG_IN_ENDPOINT_BASE 0x900UL 730 #define USB_OTG_OUT_ENDPOINT_BASE 0xB00UL 731 #define USB_OTG_EP_REG_SIZE 0x20UL 732 #define USB_OTG_HOST_BASE 0x400UL 733 #define USB_OTG_HOST_PORT_BASE 0x440UL 734 #define USB_OTG_HOST_CHANNEL_BASE 0x500UL 735 #define USB_OTG_HOST_CHANNEL_SIZE 0x20UL 736 #define USB_OTG_PCGCCTL_BASE 0xE00UL 737 #define USB_OTG_FIFO_BASE 0x1000UL 738 #define USB_OTG_FIFO_SIZE 0x1000UL 739 740 #define UID_BASE 0x1FFF7A10UL /*!< Unique device ID register base address */ 741 #define FLASHSIZE_BASE 0x1FFF7A22UL /*!< FLASH Size register base address */ 742 #define PACKAGE_BASE 0x1FFF7BF0UL /*!< Package size register base address */ 743 /** 744 * @} 745 */ 746 747 /** @addtogroup Peripheral_declaration 748 * @{ 749 */ 750 #define TIM2 ((TIM_TypeDef *) TIM2_BASE) 751 #define TIM3 ((TIM_TypeDef *) TIM3_BASE) 752 #define TIM4 ((TIM_TypeDef *) TIM4_BASE) 753 #define TIM5 ((TIM_TypeDef *) TIM5_BASE) 754 #define RTC ((RTC_TypeDef *) RTC_BASE) 755 #define WWDG ((WWDG_TypeDef *) WWDG_BASE) 756 #define IWDG ((IWDG_TypeDef *) IWDG_BASE) 757 #define I2S2ext ((SPI_TypeDef *) I2S2ext_BASE) 758 #define SPI2 ((SPI_TypeDef *) SPI2_BASE) 759 #define SPI3 ((SPI_TypeDef *) SPI3_BASE) 760 #define I2S3ext ((SPI_TypeDef *) I2S3ext_BASE) 761 #define USART2 ((USART_TypeDef *) USART2_BASE) 762 #define I2C1 ((I2C_TypeDef *) I2C1_BASE) 763 #define I2C2 ((I2C_TypeDef *) I2C2_BASE) 764 #define I2C3 ((I2C_TypeDef *) I2C3_BASE) 765 #define PWR ((PWR_TypeDef *) PWR_BASE) 766 #define TIM1 ((TIM_TypeDef *) TIM1_BASE) 767 #define USART1 ((USART_TypeDef *) USART1_BASE) 768 #define USART6 ((USART_TypeDef *) USART6_BASE) 769 #define ADC1 ((ADC_TypeDef *) ADC1_BASE) 770 #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC1_COMMON_BASE) 771 /* Legacy define */ 772 #define ADC ADC1_COMMON 773 #define SDIO ((SDIO_TypeDef *) SDIO_BASE) 774 #define SPI1 ((SPI_TypeDef *) SPI1_BASE) 775 #define SPI4 ((SPI_TypeDef *) SPI4_BASE) 776 #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE) 777 #define EXTI ((EXTI_TypeDef *) EXTI_BASE) 778 #define TIM9 ((TIM_TypeDef *) TIM9_BASE) 779 #define TIM10 ((TIM_TypeDef *) TIM10_BASE) 780 #define TIM11 ((TIM_TypeDef *) TIM11_BASE) 781 #define SPI5 ((SPI_TypeDef *) SPI5_BASE) 782 #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE) 783 #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE) 784 #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE) 785 #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE) 786 #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE) 787 #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE) 788 #define CRC ((CRC_TypeDef *) CRC_BASE) 789 #define RCC ((RCC_TypeDef *) RCC_BASE) 790 #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE) 791 #define DMA1 ((DMA_TypeDef *) DMA1_BASE) 792 #define DMA1_Stream0 ((DMA_Stream_TypeDef *) DMA1_Stream0_BASE) 793 #define DMA1_Stream1 ((DMA_Stream_TypeDef *) DMA1_Stream1_BASE) 794 #define DMA1_Stream2 ((DMA_Stream_TypeDef *) DMA1_Stream2_BASE) 795 #define DMA1_Stream3 ((DMA_Stream_TypeDef *) DMA1_Stream3_BASE) 796 #define DMA1_Stream4 ((DMA_Stream_TypeDef *) DMA1_Stream4_BASE) 797 #define DMA1_Stream5 ((DMA_Stream_TypeDef *) DMA1_Stream5_BASE) 798 #define DMA1_Stream6 ((DMA_Stream_TypeDef *) DMA1_Stream6_BASE) 799 #define DMA1_Stream7 ((DMA_Stream_TypeDef *) DMA1_Stream7_BASE) 800 #define DMA2 ((DMA_TypeDef *) DMA2_BASE) 801 #define DMA2_Stream0 ((DMA_Stream_TypeDef *) DMA2_Stream0_BASE) 802 #define DMA2_Stream1 ((DMA_Stream_TypeDef *) DMA2_Stream1_BASE) 803 #define DMA2_Stream2 ((DMA_Stream_TypeDef *) DMA2_Stream2_BASE) 804 #define DMA2_Stream3 ((DMA_Stream_TypeDef *) DMA2_Stream3_BASE) 805 #define DMA2_Stream4 ((DMA_Stream_TypeDef *) DMA2_Stream4_BASE) 806 #define DMA2_Stream5 ((DMA_Stream_TypeDef *) DMA2_Stream5_BASE) 807 #define DMA2_Stream6 ((DMA_Stream_TypeDef *) DMA2_Stream6_BASE) 808 #define DMA2_Stream7 ((DMA_Stream_TypeDef *) DMA2_Stream7_BASE) 809 #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE) 810 #define USB_OTG_FS ((USB_OTG_GlobalTypeDef *) USB_OTG_FS_PERIPH_BASE) 811 812 /** 813 * @} 814 */ 815 816 /** @addtogroup Exported_constants 817 * @{ 818 */ 819 820 /** @addtogroup Hardware_Constant_Definition 821 * @{ 822 */ 823 #define LSI_STARTUP_TIME 40U /*!< LSI Maximum startup time in us */ 824 /** 825 * @} 826 */ 827 828 /** @addtogroup Peripheral_Registers_Bits_Definition 829 * @{ 830 */ 831 832 /******************************************************************************/ 833 /* Peripheral Registers_Bits_Definition */ 834 /******************************************************************************/ 835 836 /******************************************************************************/ 837 /* */ 838 /* Analog to Digital Converter */ 839 /* */ 840 /******************************************************************************/ 841 842 /******************** Bit definition for ADC_SR register ********************/ 843 #define ADC_SR_AWD_Pos (0U) 844 #define ADC_SR_AWD_Msk (0x1UL << ADC_SR_AWD_Pos) /*!< 0x00000001 */ 845 #define ADC_SR_AWD ADC_SR_AWD_Msk /*!<Analog watchdog flag */ 846 #define ADC_SR_EOC_Pos (1U) 847 #define ADC_SR_EOC_Msk (0x1UL << ADC_SR_EOC_Pos) /*!< 0x00000002 */ 848 #define ADC_SR_EOC ADC_SR_EOC_Msk /*!<End of conversion */ 849 #define ADC_SR_JEOC_Pos (2U) 850 #define ADC_SR_JEOC_Msk (0x1UL << ADC_SR_JEOC_Pos) /*!< 0x00000004 */ 851 #define ADC_SR_JEOC ADC_SR_JEOC_Msk /*!<Injected channel end of conversion */ 852 #define ADC_SR_JSTRT_Pos (3U) 853 #define ADC_SR_JSTRT_Msk (0x1UL << ADC_SR_JSTRT_Pos) /*!< 0x00000008 */ 854 #define ADC_SR_JSTRT ADC_SR_JSTRT_Msk /*!<Injected channel Start flag */ 855 #define ADC_SR_STRT_Pos (4U) 856 #define ADC_SR_STRT_Msk (0x1UL << ADC_SR_STRT_Pos) /*!< 0x00000010 */ 857 #define ADC_SR_STRT ADC_SR_STRT_Msk /*!<Regular channel Start flag */ 858 #define ADC_SR_OVR_Pos (5U) 859 #define ADC_SR_OVR_Msk (0x1UL << ADC_SR_OVR_Pos) /*!< 0x00000020 */ 860 #define ADC_SR_OVR ADC_SR_OVR_Msk /*!<Overrun flag */ 861 862 /******************* Bit definition for ADC_CR1 register ********************/ 863 #define ADC_CR1_AWDCH_Pos (0U) 864 #define ADC_CR1_AWDCH_Msk (0x1FUL << ADC_CR1_AWDCH_Pos) /*!< 0x0000001F */ 865 #define ADC_CR1_AWDCH ADC_CR1_AWDCH_Msk /*!<AWDCH[4:0] bits (Analog watchdog channel select bits) */ 866 #define ADC_CR1_AWDCH_0 (0x01UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000001 */ 867 #define ADC_CR1_AWDCH_1 (0x02UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000002 */ 868 #define ADC_CR1_AWDCH_2 (0x04UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000004 */ 869 #define ADC_CR1_AWDCH_3 (0x08UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000008 */ 870 #define ADC_CR1_AWDCH_4 (0x10UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000010 */ 871 #define ADC_CR1_EOCIE_Pos (5U) 872 #define ADC_CR1_EOCIE_Msk (0x1UL << ADC_CR1_EOCIE_Pos) /*!< 0x00000020 */ 873 #define ADC_CR1_EOCIE ADC_CR1_EOCIE_Msk /*!<Interrupt enable for EOC */ 874 #define ADC_CR1_AWDIE_Pos (6U) 875 #define ADC_CR1_AWDIE_Msk (0x1UL << ADC_CR1_AWDIE_Pos) /*!< 0x00000040 */ 876 #define ADC_CR1_AWDIE ADC_CR1_AWDIE_Msk /*!<AAnalog Watchdog interrupt enable */ 877 #define ADC_CR1_JEOCIE_Pos (7U) 878 #define ADC_CR1_JEOCIE_Msk (0x1UL << ADC_CR1_JEOCIE_Pos) /*!< 0x00000080 */ 879 #define ADC_CR1_JEOCIE ADC_CR1_JEOCIE_Msk /*!<Interrupt enable for injected channels */ 880 #define ADC_CR1_SCAN_Pos (8U) 881 #define ADC_CR1_SCAN_Msk (0x1UL << ADC_CR1_SCAN_Pos) /*!< 0x00000100 */ 882 #define ADC_CR1_SCAN ADC_CR1_SCAN_Msk /*!<Scan mode */ 883 #define ADC_CR1_AWDSGL_Pos (9U) 884 #define ADC_CR1_AWDSGL_Msk (0x1UL << ADC_CR1_AWDSGL_Pos) /*!< 0x00000200 */ 885 #define ADC_CR1_AWDSGL ADC_CR1_AWDSGL_Msk /*!<Enable the watchdog on a single channel in scan mode */ 886 #define ADC_CR1_JAUTO_Pos (10U) 887 #define ADC_CR1_JAUTO_Msk (0x1UL << ADC_CR1_JAUTO_Pos) /*!< 0x00000400 */ 888 #define ADC_CR1_JAUTO ADC_CR1_JAUTO_Msk /*!<Automatic injected group conversion */ 889 #define ADC_CR1_DISCEN_Pos (11U) 890 #define ADC_CR1_DISCEN_Msk (0x1UL << ADC_CR1_DISCEN_Pos) /*!< 0x00000800 */ 891 #define ADC_CR1_DISCEN ADC_CR1_DISCEN_Msk /*!<Discontinuous mode on regular channels */ 892 #define ADC_CR1_JDISCEN_Pos (12U) 893 #define ADC_CR1_JDISCEN_Msk (0x1UL << ADC_CR1_JDISCEN_Pos) /*!< 0x00001000 */ 894 #define ADC_CR1_JDISCEN ADC_CR1_JDISCEN_Msk /*!<Discontinuous mode on injected channels */ 895 #define ADC_CR1_DISCNUM_Pos (13U) 896 #define ADC_CR1_DISCNUM_Msk (0x7UL << ADC_CR1_DISCNUM_Pos) /*!< 0x0000E000 */ 897 #define ADC_CR1_DISCNUM ADC_CR1_DISCNUM_Msk /*!<DISCNUM[2:0] bits (Discontinuous mode channel count) */ 898 #define ADC_CR1_DISCNUM_0 (0x1UL << ADC_CR1_DISCNUM_Pos) /*!< 0x00002000 */ 899 #define ADC_CR1_DISCNUM_1 (0x2UL << ADC_CR1_DISCNUM_Pos) /*!< 0x00004000 */ 900 #define ADC_CR1_DISCNUM_2 (0x4UL << ADC_CR1_DISCNUM_Pos) /*!< 0x00008000 */ 901 #define ADC_CR1_JAWDEN_Pos (22U) 902 #define ADC_CR1_JAWDEN_Msk (0x1UL << ADC_CR1_JAWDEN_Pos) /*!< 0x00400000 */ 903 #define ADC_CR1_JAWDEN ADC_CR1_JAWDEN_Msk /*!<Analog watchdog enable on injected channels */ 904 #define ADC_CR1_AWDEN_Pos (23U) 905 #define ADC_CR1_AWDEN_Msk (0x1UL << ADC_CR1_AWDEN_Pos) /*!< 0x00800000 */ 906 #define ADC_CR1_AWDEN ADC_CR1_AWDEN_Msk /*!<Analog watchdog enable on regular channels */ 907 #define ADC_CR1_RES_Pos (24U) 908 #define ADC_CR1_RES_Msk (0x3UL << ADC_CR1_RES_Pos) /*!< 0x03000000 */ 909 #define ADC_CR1_RES ADC_CR1_RES_Msk /*!<RES[2:0] bits (Resolution) */ 910 #define ADC_CR1_RES_0 (0x1UL << ADC_CR1_RES_Pos) /*!< 0x01000000 */ 911 #define ADC_CR1_RES_1 (0x2UL << ADC_CR1_RES_Pos) /*!< 0x02000000 */ 912 #define ADC_CR1_OVRIE_Pos (26U) 913 #define ADC_CR1_OVRIE_Msk (0x1UL << ADC_CR1_OVRIE_Pos) /*!< 0x04000000 */ 914 #define ADC_CR1_OVRIE ADC_CR1_OVRIE_Msk /*!<overrun interrupt enable */ 915 916 /******************* Bit definition for ADC_CR2 register ********************/ 917 #define ADC_CR2_ADON_Pos (0U) 918 #define ADC_CR2_ADON_Msk (0x1UL << ADC_CR2_ADON_Pos) /*!< 0x00000001 */ 919 #define ADC_CR2_ADON ADC_CR2_ADON_Msk /*!<A/D Converter ON / OFF */ 920 #define ADC_CR2_CONT_Pos (1U) 921 #define ADC_CR2_CONT_Msk (0x1UL << ADC_CR2_CONT_Pos) /*!< 0x00000002 */ 922 #define ADC_CR2_CONT ADC_CR2_CONT_Msk /*!<Continuous Conversion */ 923 #define ADC_CR2_DMA_Pos (8U) 924 #define ADC_CR2_DMA_Msk (0x1UL << ADC_CR2_DMA_Pos) /*!< 0x00000100 */ 925 #define ADC_CR2_DMA ADC_CR2_DMA_Msk /*!<Direct Memory access mode */ 926 #define ADC_CR2_DDS_Pos (9U) 927 #define ADC_CR2_DDS_Msk (0x1UL << ADC_CR2_DDS_Pos) /*!< 0x00000200 */ 928 #define ADC_CR2_DDS ADC_CR2_DDS_Msk /*!<DMA disable selection (Single ADC) */ 929 #define ADC_CR2_EOCS_Pos (10U) 930 #define ADC_CR2_EOCS_Msk (0x1UL << ADC_CR2_EOCS_Pos) /*!< 0x00000400 */ 931 #define ADC_CR2_EOCS ADC_CR2_EOCS_Msk /*!<End of conversion selection */ 932 #define ADC_CR2_ALIGN_Pos (11U) 933 #define ADC_CR2_ALIGN_Msk (0x1UL << ADC_CR2_ALIGN_Pos) /*!< 0x00000800 */ 934 #define ADC_CR2_ALIGN ADC_CR2_ALIGN_Msk /*!<Data Alignment */ 935 #define ADC_CR2_JEXTSEL_Pos (16U) 936 #define ADC_CR2_JEXTSEL_Msk (0xFUL << ADC_CR2_JEXTSEL_Pos) /*!< 0x000F0000 */ 937 #define ADC_CR2_JEXTSEL ADC_CR2_JEXTSEL_Msk /*!<JEXTSEL[3:0] bits (External event select for injected group) */ 938 #define ADC_CR2_JEXTSEL_0 (0x1UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00010000 */ 939 #define ADC_CR2_JEXTSEL_1 (0x2UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00020000 */ 940 #define ADC_CR2_JEXTSEL_2 (0x4UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00040000 */ 941 #define ADC_CR2_JEXTSEL_3 (0x8UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00080000 */ 942 #define ADC_CR2_JEXTEN_Pos (20U) 943 #define ADC_CR2_JEXTEN_Msk (0x3UL << ADC_CR2_JEXTEN_Pos) /*!< 0x00300000 */ 944 #define ADC_CR2_JEXTEN ADC_CR2_JEXTEN_Msk /*!<JEXTEN[1:0] bits (External Trigger Conversion mode for injected channelsp) */ 945 #define ADC_CR2_JEXTEN_0 (0x1UL << ADC_CR2_JEXTEN_Pos) /*!< 0x00100000 */ 946 #define ADC_CR2_JEXTEN_1 (0x2UL << ADC_CR2_JEXTEN_Pos) /*!< 0x00200000 */ 947 #define ADC_CR2_JSWSTART_Pos (22U) 948 #define ADC_CR2_JSWSTART_Msk (0x1UL << ADC_CR2_JSWSTART_Pos) /*!< 0x00400000 */ 949 #define ADC_CR2_JSWSTART ADC_CR2_JSWSTART_Msk /*!<Start Conversion of injected channels */ 950 #define ADC_CR2_EXTSEL_Pos (24U) 951 #define ADC_CR2_EXTSEL_Msk (0xFUL << ADC_CR2_EXTSEL_Pos) /*!< 0x0F000000 */ 952 #define ADC_CR2_EXTSEL ADC_CR2_EXTSEL_Msk /*!<EXTSEL[3:0] bits (External Event Select for regular group) */ 953 #define ADC_CR2_EXTSEL_0 (0x1UL << ADC_CR2_EXTSEL_Pos) /*!< 0x01000000 */ 954 #define ADC_CR2_EXTSEL_1 (0x2UL << ADC_CR2_EXTSEL_Pos) /*!< 0x02000000 */ 955 #define ADC_CR2_EXTSEL_2 (0x4UL << ADC_CR2_EXTSEL_Pos) /*!< 0x04000000 */ 956 #define ADC_CR2_EXTSEL_3 (0x8UL << ADC_CR2_EXTSEL_Pos) /*!< 0x08000000 */ 957 #define ADC_CR2_EXTEN_Pos (28U) 958 #define ADC_CR2_EXTEN_Msk (0x3UL << ADC_CR2_EXTEN_Pos) /*!< 0x30000000 */ 959 #define ADC_CR2_EXTEN ADC_CR2_EXTEN_Msk /*!<EXTEN[1:0] bits (External Trigger Conversion mode for regular channelsp) */ 960 #define ADC_CR2_EXTEN_0 (0x1UL << ADC_CR2_EXTEN_Pos) /*!< 0x10000000 */ 961 #define ADC_CR2_EXTEN_1 (0x2UL << ADC_CR2_EXTEN_Pos) /*!< 0x20000000 */ 962 #define ADC_CR2_SWSTART_Pos (30U) 963 #define ADC_CR2_SWSTART_Msk (0x1UL << ADC_CR2_SWSTART_Pos) /*!< 0x40000000 */ 964 #define ADC_CR2_SWSTART ADC_CR2_SWSTART_Msk /*!<Start Conversion of regular channels */ 965 966 /****************** Bit definition for ADC_SMPR1 register *******************/ 967 #define ADC_SMPR1_SMP10_Pos (0U) 968 #define ADC_SMPR1_SMP10_Msk (0x7UL << ADC_SMPR1_SMP10_Pos) /*!< 0x00000007 */ 969 #define ADC_SMPR1_SMP10 ADC_SMPR1_SMP10_Msk /*!<SMP10[2:0] bits (Channel 10 Sample time selection) */ 970 #define ADC_SMPR1_SMP10_0 (0x1UL << ADC_SMPR1_SMP10_Pos) /*!< 0x00000001 */ 971 #define ADC_SMPR1_SMP10_1 (0x2UL << ADC_SMPR1_SMP10_Pos) /*!< 0x00000002 */ 972 #define ADC_SMPR1_SMP10_2 (0x4UL << ADC_SMPR1_SMP10_Pos) /*!< 0x00000004 */ 973 #define ADC_SMPR1_SMP11_Pos (3U) 974 #define ADC_SMPR1_SMP11_Msk (0x7UL << ADC_SMPR1_SMP11_Pos) /*!< 0x00000038 */ 975 #define ADC_SMPR1_SMP11 ADC_SMPR1_SMP11_Msk /*!<SMP11[2:0] bits (Channel 11 Sample time selection) */ 976 #define ADC_SMPR1_SMP11_0 (0x1UL << ADC_SMPR1_SMP11_Pos) /*!< 0x00000008 */ 977 #define ADC_SMPR1_SMP11_1 (0x2UL << ADC_SMPR1_SMP11_Pos) /*!< 0x00000010 */ 978 #define ADC_SMPR1_SMP11_2 (0x4UL << ADC_SMPR1_SMP11_Pos) /*!< 0x00000020 */ 979 #define ADC_SMPR1_SMP12_Pos (6U) 980 #define ADC_SMPR1_SMP12_Msk (0x7UL << ADC_SMPR1_SMP12_Pos) /*!< 0x000001C0 */ 981 #define ADC_SMPR1_SMP12 ADC_SMPR1_SMP12_Msk /*!<SMP12[2:0] bits (Channel 12 Sample time selection) */ 982 #define ADC_SMPR1_SMP12_0 (0x1UL << ADC_SMPR1_SMP12_Pos) /*!< 0x00000040 */ 983 #define ADC_SMPR1_SMP12_1 (0x2UL << ADC_SMPR1_SMP12_Pos) /*!< 0x00000080 */ 984 #define ADC_SMPR1_SMP12_2 (0x4UL << ADC_SMPR1_SMP12_Pos) /*!< 0x00000100 */ 985 #define ADC_SMPR1_SMP13_Pos (9U) 986 #define ADC_SMPR1_SMP13_Msk (0x7UL << ADC_SMPR1_SMP13_Pos) /*!< 0x00000E00 */ 987 #define ADC_SMPR1_SMP13 ADC_SMPR1_SMP13_Msk /*!<SMP13[2:0] bits (Channel 13 Sample time selection) */ 988 #define ADC_SMPR1_SMP13_0 (0x1UL << ADC_SMPR1_SMP13_Pos) /*!< 0x00000200 */ 989 #define ADC_SMPR1_SMP13_1 (0x2UL << ADC_SMPR1_SMP13_Pos) /*!< 0x00000400 */ 990 #define ADC_SMPR1_SMP13_2 (0x4UL << ADC_SMPR1_SMP13_Pos) /*!< 0x00000800 */ 991 #define ADC_SMPR1_SMP14_Pos (12U) 992 #define ADC_SMPR1_SMP14_Msk (0x7UL << ADC_SMPR1_SMP14_Pos) /*!< 0x00007000 */ 993 #define ADC_SMPR1_SMP14 ADC_SMPR1_SMP14_Msk /*!<SMP14[2:0] bits (Channel 14 Sample time selection) */ 994 #define ADC_SMPR1_SMP14_0 (0x1UL << ADC_SMPR1_SMP14_Pos) /*!< 0x00001000 */ 995 #define ADC_SMPR1_SMP14_1 (0x2UL << ADC_SMPR1_SMP14_Pos) /*!< 0x00002000 */ 996 #define ADC_SMPR1_SMP14_2 (0x4UL << ADC_SMPR1_SMP14_Pos) /*!< 0x00004000 */ 997 #define ADC_SMPR1_SMP15_Pos (15U) 998 #define ADC_SMPR1_SMP15_Msk (0x7UL << ADC_SMPR1_SMP15_Pos) /*!< 0x00038000 */ 999 #define ADC_SMPR1_SMP15 ADC_SMPR1_SMP15_Msk /*!<SMP15[2:0] bits (Channel 15 Sample time selection) */ 1000 #define ADC_SMPR1_SMP15_0 (0x1UL << ADC_SMPR1_SMP15_Pos) /*!< 0x00008000 */ 1001 #define ADC_SMPR1_SMP15_1 (0x2UL << ADC_SMPR1_SMP15_Pos) /*!< 0x00010000 */ 1002 #define ADC_SMPR1_SMP15_2 (0x4UL << ADC_SMPR1_SMP15_Pos) /*!< 0x00020000 */ 1003 #define ADC_SMPR1_SMP16_Pos (18U) 1004 #define ADC_SMPR1_SMP16_Msk (0x7UL << ADC_SMPR1_SMP16_Pos) /*!< 0x001C0000 */ 1005 #define ADC_SMPR1_SMP16 ADC_SMPR1_SMP16_Msk /*!<SMP16[2:0] bits (Channel 16 Sample time selection) */ 1006 #define ADC_SMPR1_SMP16_0 (0x1UL << ADC_SMPR1_SMP16_Pos) /*!< 0x00040000 */ 1007 #define ADC_SMPR1_SMP16_1 (0x2UL << ADC_SMPR1_SMP16_Pos) /*!< 0x00080000 */ 1008 #define ADC_SMPR1_SMP16_2 (0x4UL << ADC_SMPR1_SMP16_Pos) /*!< 0x00100000 */ 1009 #define ADC_SMPR1_SMP17_Pos (21U) 1010 #define ADC_SMPR1_SMP17_Msk (0x7UL << ADC_SMPR1_SMP17_Pos) /*!< 0x00E00000 */ 1011 #define ADC_SMPR1_SMP17 ADC_SMPR1_SMP17_Msk /*!<SMP17[2:0] bits (Channel 17 Sample time selection) */ 1012 #define ADC_SMPR1_SMP17_0 (0x1UL << ADC_SMPR1_SMP17_Pos) /*!< 0x00200000 */ 1013 #define ADC_SMPR1_SMP17_1 (0x2UL << ADC_SMPR1_SMP17_Pos) /*!< 0x00400000 */ 1014 #define ADC_SMPR1_SMP17_2 (0x4UL << ADC_SMPR1_SMP17_Pos) /*!< 0x00800000 */ 1015 #define ADC_SMPR1_SMP18_Pos (24U) 1016 #define ADC_SMPR1_SMP18_Msk (0x7UL << ADC_SMPR1_SMP18_Pos) /*!< 0x07000000 */ 1017 #define ADC_SMPR1_SMP18 ADC_SMPR1_SMP18_Msk /*!<SMP18[2:0] bits (Channel 18 Sample time selection) */ 1018 #define ADC_SMPR1_SMP18_0 (0x1UL << ADC_SMPR1_SMP18_Pos) /*!< 0x01000000 */ 1019 #define ADC_SMPR1_SMP18_1 (0x2UL << ADC_SMPR1_SMP18_Pos) /*!< 0x02000000 */ 1020 #define ADC_SMPR1_SMP18_2 (0x4UL << ADC_SMPR1_SMP18_Pos) /*!< 0x04000000 */ 1021 1022 /****************** Bit definition for ADC_SMPR2 register *******************/ 1023 #define ADC_SMPR2_SMP0_Pos (0U) 1024 #define ADC_SMPR2_SMP0_Msk (0x7UL << ADC_SMPR2_SMP0_Pos) /*!< 0x00000007 */ 1025 #define ADC_SMPR2_SMP0 ADC_SMPR2_SMP0_Msk /*!<SMP0[2:0] bits (Channel 0 Sample time selection) */ 1026 #define ADC_SMPR2_SMP0_0 (0x1UL << ADC_SMPR2_SMP0_Pos) /*!< 0x00000001 */ 1027 #define ADC_SMPR2_SMP0_1 (0x2UL << ADC_SMPR2_SMP0_Pos) /*!< 0x00000002 */ 1028 #define ADC_SMPR2_SMP0_2 (0x4UL << ADC_SMPR2_SMP0_Pos) /*!< 0x00000004 */ 1029 #define ADC_SMPR2_SMP1_Pos (3U) 1030 #define ADC_SMPR2_SMP1_Msk (0x7UL << ADC_SMPR2_SMP1_Pos) /*!< 0x00000038 */ 1031 #define ADC_SMPR2_SMP1 ADC_SMPR2_SMP1_Msk /*!<SMP1[2:0] bits (Channel 1 Sample time selection) */ 1032 #define ADC_SMPR2_SMP1_0 (0x1UL << ADC_SMPR2_SMP1_Pos) /*!< 0x00000008 */ 1033 #define ADC_SMPR2_SMP1_1 (0x2UL << ADC_SMPR2_SMP1_Pos) /*!< 0x00000010 */ 1034 #define ADC_SMPR2_SMP1_2 (0x4UL << ADC_SMPR2_SMP1_Pos) /*!< 0x00000020 */ 1035 #define ADC_SMPR2_SMP2_Pos (6U) 1036 #define ADC_SMPR2_SMP2_Msk (0x7UL << ADC_SMPR2_SMP2_Pos) /*!< 0x000001C0 */ 1037 #define ADC_SMPR2_SMP2 ADC_SMPR2_SMP2_Msk /*!<SMP2[2:0] bits (Channel 2 Sample time selection) */ 1038 #define ADC_SMPR2_SMP2_0 (0x1UL << ADC_SMPR2_SMP2_Pos) /*!< 0x00000040 */ 1039 #define ADC_SMPR2_SMP2_1 (0x2UL << ADC_SMPR2_SMP2_Pos) /*!< 0x00000080 */ 1040 #define ADC_SMPR2_SMP2_2 (0x4UL << ADC_SMPR2_SMP2_Pos) /*!< 0x00000100 */ 1041 #define ADC_SMPR2_SMP3_Pos (9U) 1042 #define ADC_SMPR2_SMP3_Msk (0x7UL << ADC_SMPR2_SMP3_Pos) /*!< 0x00000E00 */ 1043 #define ADC_SMPR2_SMP3 ADC_SMPR2_SMP3_Msk /*!<SMP3[2:0] bits (Channel 3 Sample time selection) */ 1044 #define ADC_SMPR2_SMP3_0 (0x1UL << ADC_SMPR2_SMP3_Pos) /*!< 0x00000200 */ 1045 #define ADC_SMPR2_SMP3_1 (0x2UL << ADC_SMPR2_SMP3_Pos) /*!< 0x00000400 */ 1046 #define ADC_SMPR2_SMP3_2 (0x4UL << ADC_SMPR2_SMP3_Pos) /*!< 0x00000800 */ 1047 #define ADC_SMPR2_SMP4_Pos (12U) 1048 #define ADC_SMPR2_SMP4_Msk (0x7UL << ADC_SMPR2_SMP4_Pos) /*!< 0x00007000 */ 1049 #define ADC_SMPR2_SMP4 ADC_SMPR2_SMP4_Msk /*!<SMP4[2:0] bits (Channel 4 Sample time selection) */ 1050 #define ADC_SMPR2_SMP4_0 (0x1UL << ADC_SMPR2_SMP4_Pos) /*!< 0x00001000 */ 1051 #define ADC_SMPR2_SMP4_1 (0x2UL << ADC_SMPR2_SMP4_Pos) /*!< 0x00002000 */ 1052 #define ADC_SMPR2_SMP4_2 (0x4UL << ADC_SMPR2_SMP4_Pos) /*!< 0x00004000 */ 1053 #define ADC_SMPR2_SMP5_Pos (15U) 1054 #define ADC_SMPR2_SMP5_Msk (0x7UL << ADC_SMPR2_SMP5_Pos) /*!< 0x00038000 */ 1055 #define ADC_SMPR2_SMP5 ADC_SMPR2_SMP5_Msk /*!<SMP5[2:0] bits (Channel 5 Sample time selection) */ 1056 #define ADC_SMPR2_SMP5_0 (0x1UL << ADC_SMPR2_SMP5_Pos) /*!< 0x00008000 */ 1057 #define ADC_SMPR2_SMP5_1 (0x2UL << ADC_SMPR2_SMP5_Pos) /*!< 0x00010000 */ 1058 #define ADC_SMPR2_SMP5_2 (0x4UL << ADC_SMPR2_SMP5_Pos) /*!< 0x00020000 */ 1059 #define ADC_SMPR2_SMP6_Pos (18U) 1060 #define ADC_SMPR2_SMP6_Msk (0x7UL << ADC_SMPR2_SMP6_Pos) /*!< 0x001C0000 */ 1061 #define ADC_SMPR2_SMP6 ADC_SMPR2_SMP6_Msk /*!<SMP6[2:0] bits (Channel 6 Sample time selection) */ 1062 #define ADC_SMPR2_SMP6_0 (0x1UL << ADC_SMPR2_SMP6_Pos) /*!< 0x00040000 */ 1063 #define ADC_SMPR2_SMP6_1 (0x2UL << ADC_SMPR2_SMP6_Pos) /*!< 0x00080000 */ 1064 #define ADC_SMPR2_SMP6_2 (0x4UL << ADC_SMPR2_SMP6_Pos) /*!< 0x00100000 */ 1065 #define ADC_SMPR2_SMP7_Pos (21U) 1066 #define ADC_SMPR2_SMP7_Msk (0x7UL << ADC_SMPR2_SMP7_Pos) /*!< 0x00E00000 */ 1067 #define ADC_SMPR2_SMP7 ADC_SMPR2_SMP7_Msk /*!<SMP7[2:0] bits (Channel 7 Sample time selection) */ 1068 #define ADC_SMPR2_SMP7_0 (0x1UL << ADC_SMPR2_SMP7_Pos) /*!< 0x00200000 */ 1069 #define ADC_SMPR2_SMP7_1 (0x2UL << ADC_SMPR2_SMP7_Pos) /*!< 0x00400000 */ 1070 #define ADC_SMPR2_SMP7_2 (0x4UL << ADC_SMPR2_SMP7_Pos) /*!< 0x00800000 */ 1071 #define ADC_SMPR2_SMP8_Pos (24U) 1072 #define ADC_SMPR2_SMP8_Msk (0x7UL << ADC_SMPR2_SMP8_Pos) /*!< 0x07000000 */ 1073 #define ADC_SMPR2_SMP8 ADC_SMPR2_SMP8_Msk /*!<SMP8[2:0] bits (Channel 8 Sample time selection) */ 1074 #define ADC_SMPR2_SMP8_0 (0x1UL << ADC_SMPR2_SMP8_Pos) /*!< 0x01000000 */ 1075 #define ADC_SMPR2_SMP8_1 (0x2UL << ADC_SMPR2_SMP8_Pos) /*!< 0x02000000 */ 1076 #define ADC_SMPR2_SMP8_2 (0x4UL << ADC_SMPR2_SMP8_Pos) /*!< 0x04000000 */ 1077 #define ADC_SMPR2_SMP9_Pos (27U) 1078 #define ADC_SMPR2_SMP9_Msk (0x7UL << ADC_SMPR2_SMP9_Pos) /*!< 0x38000000 */ 1079 #define ADC_SMPR2_SMP9 ADC_SMPR2_SMP9_Msk /*!<SMP9[2:0] bits (Channel 9 Sample time selection) */ 1080 #define ADC_SMPR2_SMP9_0 (0x1UL << ADC_SMPR2_SMP9_Pos) /*!< 0x08000000 */ 1081 #define ADC_SMPR2_SMP9_1 (0x2UL << ADC_SMPR2_SMP9_Pos) /*!< 0x10000000 */ 1082 #define ADC_SMPR2_SMP9_2 (0x4UL << ADC_SMPR2_SMP9_Pos) /*!< 0x20000000 */ 1083 1084 /****************** Bit definition for ADC_JOFR1 register *******************/ 1085 #define ADC_JOFR1_JOFFSET1_Pos (0U) 1086 #define ADC_JOFR1_JOFFSET1_Msk (0xFFFUL << ADC_JOFR1_JOFFSET1_Pos) /*!< 0x00000FFF */ 1087 #define ADC_JOFR1_JOFFSET1 ADC_JOFR1_JOFFSET1_Msk /*!<Data offset for injected channel 1 */ 1088 1089 /****************** Bit definition for ADC_JOFR2 register *******************/ 1090 #define ADC_JOFR2_JOFFSET2_Pos (0U) 1091 #define ADC_JOFR2_JOFFSET2_Msk (0xFFFUL << ADC_JOFR2_JOFFSET2_Pos) /*!< 0x00000FFF */ 1092 #define ADC_JOFR2_JOFFSET2 ADC_JOFR2_JOFFSET2_Msk /*!<Data offset for injected channel 2 */ 1093 1094 /****************** Bit definition for ADC_JOFR3 register *******************/ 1095 #define ADC_JOFR3_JOFFSET3_Pos (0U) 1096 #define ADC_JOFR3_JOFFSET3_Msk (0xFFFUL << ADC_JOFR3_JOFFSET3_Pos) /*!< 0x00000FFF */ 1097 #define ADC_JOFR3_JOFFSET3 ADC_JOFR3_JOFFSET3_Msk /*!<Data offset for injected channel 3 */ 1098 1099 /****************** Bit definition for ADC_JOFR4 register *******************/ 1100 #define ADC_JOFR4_JOFFSET4_Pos (0U) 1101 #define ADC_JOFR4_JOFFSET4_Msk (0xFFFUL << ADC_JOFR4_JOFFSET4_Pos) /*!< 0x00000FFF */ 1102 #define ADC_JOFR4_JOFFSET4 ADC_JOFR4_JOFFSET4_Msk /*!<Data offset for injected channel 4 */ 1103 1104 /******************* Bit definition for ADC_HTR register ********************/ 1105 #define ADC_HTR_HT_Pos (0U) 1106 #define ADC_HTR_HT_Msk (0xFFFUL << ADC_HTR_HT_Pos) /*!< 0x00000FFF */ 1107 #define ADC_HTR_HT ADC_HTR_HT_Msk /*!<Analog watchdog high threshold */ 1108 1109 /******************* Bit definition for ADC_LTR register ********************/ 1110 #define ADC_LTR_LT_Pos (0U) 1111 #define ADC_LTR_LT_Msk (0xFFFUL << ADC_LTR_LT_Pos) /*!< 0x00000FFF */ 1112 #define ADC_LTR_LT ADC_LTR_LT_Msk /*!<Analog watchdog low threshold */ 1113 1114 /******************* Bit definition for ADC_SQR1 register *******************/ 1115 #define ADC_SQR1_SQ13_Pos (0U) 1116 #define ADC_SQR1_SQ13_Msk (0x1FUL << ADC_SQR1_SQ13_Pos) /*!< 0x0000001F */ 1117 #define ADC_SQR1_SQ13 ADC_SQR1_SQ13_Msk /*!<SQ13[4:0] bits (13th conversion in regular sequence) */ 1118 #define ADC_SQR1_SQ13_0 (0x01UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000001 */ 1119 #define ADC_SQR1_SQ13_1 (0x02UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000002 */ 1120 #define ADC_SQR1_SQ13_2 (0x04UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000004 */ 1121 #define ADC_SQR1_SQ13_3 (0x08UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000008 */ 1122 #define ADC_SQR1_SQ13_4 (0x10UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000010 */ 1123 #define ADC_SQR1_SQ14_Pos (5U) 1124 #define ADC_SQR1_SQ14_Msk (0x1FUL << ADC_SQR1_SQ14_Pos) /*!< 0x000003E0 */ 1125 #define ADC_SQR1_SQ14 ADC_SQR1_SQ14_Msk /*!<SQ14[4:0] bits (14th conversion in regular sequence) */ 1126 #define ADC_SQR1_SQ14_0 (0x01UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000020 */ 1127 #define ADC_SQR1_SQ14_1 (0x02UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000040 */ 1128 #define ADC_SQR1_SQ14_2 (0x04UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000080 */ 1129 #define ADC_SQR1_SQ14_3 (0x08UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000100 */ 1130 #define ADC_SQR1_SQ14_4 (0x10UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000200 */ 1131 #define ADC_SQR1_SQ15_Pos (10U) 1132 #define ADC_SQR1_SQ15_Msk (0x1FUL << ADC_SQR1_SQ15_Pos) /*!< 0x00007C00 */ 1133 #define ADC_SQR1_SQ15 ADC_SQR1_SQ15_Msk /*!<SQ15[4:0] bits (15th conversion in regular sequence) */ 1134 #define ADC_SQR1_SQ15_0 (0x01UL << ADC_SQR1_SQ15_Pos) /*!< 0x00000400 */ 1135 #define ADC_SQR1_SQ15_1 (0x02UL << ADC_SQR1_SQ15_Pos) /*!< 0x00000800 */ 1136 #define ADC_SQR1_SQ15_2 (0x04UL << ADC_SQR1_SQ15_Pos) /*!< 0x00001000 */ 1137 #define ADC_SQR1_SQ15_3 (0x08UL << ADC_SQR1_SQ15_Pos) /*!< 0x00002000 */ 1138 #define ADC_SQR1_SQ15_4 (0x10UL << ADC_SQR1_SQ15_Pos) /*!< 0x00004000 */ 1139 #define ADC_SQR1_SQ16_Pos (15U) 1140 #define ADC_SQR1_SQ16_Msk (0x1FUL << ADC_SQR1_SQ16_Pos) /*!< 0x000F8000 */ 1141 #define ADC_SQR1_SQ16 ADC_SQR1_SQ16_Msk /*!<SQ16[4:0] bits (16th conversion in regular sequence) */ 1142 #define ADC_SQR1_SQ16_0 (0x01UL << ADC_SQR1_SQ16_Pos) /*!< 0x00008000 */ 1143 #define ADC_SQR1_SQ16_1 (0x02UL << ADC_SQR1_SQ16_Pos) /*!< 0x00010000 */ 1144 #define ADC_SQR1_SQ16_2 (0x04UL << ADC_SQR1_SQ16_Pos) /*!< 0x00020000 */ 1145 #define ADC_SQR1_SQ16_3 (0x08UL << ADC_SQR1_SQ16_Pos) /*!< 0x00040000 */ 1146 #define ADC_SQR1_SQ16_4 (0x10UL << ADC_SQR1_SQ16_Pos) /*!< 0x00080000 */ 1147 #define ADC_SQR1_L_Pos (20U) 1148 #define ADC_SQR1_L_Msk (0xFUL << ADC_SQR1_L_Pos) /*!< 0x00F00000 */ 1149 #define ADC_SQR1_L ADC_SQR1_L_Msk /*!<L[3:0] bits (Regular channel sequence length) */ 1150 #define ADC_SQR1_L_0 (0x1UL << ADC_SQR1_L_Pos) /*!< 0x00100000 */ 1151 #define ADC_SQR1_L_1 (0x2UL << ADC_SQR1_L_Pos) /*!< 0x00200000 */ 1152 #define ADC_SQR1_L_2 (0x4UL << ADC_SQR1_L_Pos) /*!< 0x00400000 */ 1153 #define ADC_SQR1_L_3 (0x8UL << ADC_SQR1_L_Pos) /*!< 0x00800000 */ 1154 1155 /******************* Bit definition for ADC_SQR2 register *******************/ 1156 #define ADC_SQR2_SQ7_Pos (0U) 1157 #define ADC_SQR2_SQ7_Msk (0x1FUL << ADC_SQR2_SQ7_Pos) /*!< 0x0000001F */ 1158 #define ADC_SQR2_SQ7 ADC_SQR2_SQ7_Msk /*!<SQ7[4:0] bits (7th conversion in regular sequence) */ 1159 #define ADC_SQR2_SQ7_0 (0x01UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000001 */ 1160 #define ADC_SQR2_SQ7_1 (0x02UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000002 */ 1161 #define ADC_SQR2_SQ7_2 (0x04UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000004 */ 1162 #define ADC_SQR2_SQ7_3 (0x08UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000008 */ 1163 #define ADC_SQR2_SQ7_4 (0x10UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000010 */ 1164 #define ADC_SQR2_SQ8_Pos (5U) 1165 #define ADC_SQR2_SQ8_Msk (0x1FUL << ADC_SQR2_SQ8_Pos) /*!< 0x000003E0 */ 1166 #define ADC_SQR2_SQ8 ADC_SQR2_SQ8_Msk /*!<SQ8[4:0] bits (8th conversion in regular sequence) */ 1167 #define ADC_SQR2_SQ8_0 (0x01UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000020 */ 1168 #define ADC_SQR2_SQ8_1 (0x02UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000040 */ 1169 #define ADC_SQR2_SQ8_2 (0x04UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000080 */ 1170 #define ADC_SQR2_SQ8_3 (0x08UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000100 */ 1171 #define ADC_SQR2_SQ8_4 (0x10UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000200 */ 1172 #define ADC_SQR2_SQ9_Pos (10U) 1173 #define ADC_SQR2_SQ9_Msk (0x1FUL << ADC_SQR2_SQ9_Pos) /*!< 0x00007C00 */ 1174 #define ADC_SQR2_SQ9 ADC_SQR2_SQ9_Msk /*!<SQ9[4:0] bits (9th conversion in regular sequence) */ 1175 #define ADC_SQR2_SQ9_0 (0x01UL << ADC_SQR2_SQ9_Pos) /*!< 0x00000400 */ 1176 #define ADC_SQR2_SQ9_1 (0x02UL << ADC_SQR2_SQ9_Pos) /*!< 0x00000800 */ 1177 #define ADC_SQR2_SQ9_2 (0x04UL << ADC_SQR2_SQ9_Pos) /*!< 0x00001000 */ 1178 #define ADC_SQR2_SQ9_3 (0x08UL << ADC_SQR2_SQ9_Pos) /*!< 0x00002000 */ 1179 #define ADC_SQR2_SQ9_4 (0x10UL << ADC_SQR2_SQ9_Pos) /*!< 0x00004000 */ 1180 #define ADC_SQR2_SQ10_Pos (15U) 1181 #define ADC_SQR2_SQ10_Msk (0x1FUL << ADC_SQR2_SQ10_Pos) /*!< 0x000F8000 */ 1182 #define ADC_SQR2_SQ10 ADC_SQR2_SQ10_Msk /*!<SQ10[4:0] bits (10th conversion in regular sequence) */ 1183 #define ADC_SQR2_SQ10_0 (0x01UL << ADC_SQR2_SQ10_Pos) /*!< 0x00008000 */ 1184 #define ADC_SQR2_SQ10_1 (0x02UL << ADC_SQR2_SQ10_Pos) /*!< 0x00010000 */ 1185 #define ADC_SQR2_SQ10_2 (0x04UL << ADC_SQR2_SQ10_Pos) /*!< 0x00020000 */ 1186 #define ADC_SQR2_SQ10_3 (0x08UL << ADC_SQR2_SQ10_Pos) /*!< 0x00040000 */ 1187 #define ADC_SQR2_SQ10_4 (0x10UL << ADC_SQR2_SQ10_Pos) /*!< 0x00080000 */ 1188 #define ADC_SQR2_SQ11_Pos (20U) 1189 #define ADC_SQR2_SQ11_Msk (0x1FUL << ADC_SQR2_SQ11_Pos) /*!< 0x01F00000 */ 1190 #define ADC_SQR2_SQ11 ADC_SQR2_SQ11_Msk /*!<SQ11[4:0] bits (11th conversion in regular sequence) */ 1191 #define ADC_SQR2_SQ11_0 (0x01UL << ADC_SQR2_SQ11_Pos) /*!< 0x00100000 */ 1192 #define ADC_SQR2_SQ11_1 (0x02UL << ADC_SQR2_SQ11_Pos) /*!< 0x00200000 */ 1193 #define ADC_SQR2_SQ11_2 (0x04UL << ADC_SQR2_SQ11_Pos) /*!< 0x00400000 */ 1194 #define ADC_SQR2_SQ11_3 (0x08UL << ADC_SQR2_SQ11_Pos) /*!< 0x00800000 */ 1195 #define ADC_SQR2_SQ11_4 (0x10UL << ADC_SQR2_SQ11_Pos) /*!< 0x01000000 */ 1196 #define ADC_SQR2_SQ12_Pos (25U) 1197 #define ADC_SQR2_SQ12_Msk (0x1FUL << ADC_SQR2_SQ12_Pos) /*!< 0x3E000000 */ 1198 #define ADC_SQR2_SQ12 ADC_SQR2_SQ12_Msk /*!<SQ12[4:0] bits (12th conversion in regular sequence) */ 1199 #define ADC_SQR2_SQ12_0 (0x01UL << ADC_SQR2_SQ12_Pos) /*!< 0x02000000 */ 1200 #define ADC_SQR2_SQ12_1 (0x02UL << ADC_SQR2_SQ12_Pos) /*!< 0x04000000 */ 1201 #define ADC_SQR2_SQ12_2 (0x04UL << ADC_SQR2_SQ12_Pos) /*!< 0x08000000 */ 1202 #define ADC_SQR2_SQ12_3 (0x08UL << ADC_SQR2_SQ12_Pos) /*!< 0x10000000 */ 1203 #define ADC_SQR2_SQ12_4 (0x10UL << ADC_SQR2_SQ12_Pos) /*!< 0x20000000 */ 1204 1205 /******************* Bit definition for ADC_SQR3 register *******************/ 1206 #define ADC_SQR3_SQ1_Pos (0U) 1207 #define ADC_SQR3_SQ1_Msk (0x1FUL << ADC_SQR3_SQ1_Pos) /*!< 0x0000001F */ 1208 #define ADC_SQR3_SQ1 ADC_SQR3_SQ1_Msk /*!<SQ1[4:0] bits (1st conversion in regular sequence) */ 1209 #define ADC_SQR3_SQ1_0 (0x01UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000001 */ 1210 #define ADC_SQR3_SQ1_1 (0x02UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000002 */ 1211 #define ADC_SQR3_SQ1_2 (0x04UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000004 */ 1212 #define ADC_SQR3_SQ1_3 (0x08UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000008 */ 1213 #define ADC_SQR3_SQ1_4 (0x10UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000010 */ 1214 #define ADC_SQR3_SQ2_Pos (5U) 1215 #define ADC_SQR3_SQ2_Msk (0x1FUL << ADC_SQR3_SQ2_Pos) /*!< 0x000003E0 */ 1216 #define ADC_SQR3_SQ2 ADC_SQR3_SQ2_Msk /*!<SQ2[4:0] bits (2nd conversion in regular sequence) */ 1217 #define ADC_SQR3_SQ2_0 (0x01UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000020 */ 1218 #define ADC_SQR3_SQ2_1 (0x02UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000040 */ 1219 #define ADC_SQR3_SQ2_2 (0x04UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000080 */ 1220 #define ADC_SQR3_SQ2_3 (0x08UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000100 */ 1221 #define ADC_SQR3_SQ2_4 (0x10UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000200 */ 1222 #define ADC_SQR3_SQ3_Pos (10U) 1223 #define ADC_SQR3_SQ3_Msk (0x1FUL << ADC_SQR3_SQ3_Pos) /*!< 0x00007C00 */ 1224 #define ADC_SQR3_SQ3 ADC_SQR3_SQ3_Msk /*!<SQ3[4:0] bits (3rd conversion in regular sequence) */ 1225 #define ADC_SQR3_SQ3_0 (0x01UL << ADC_SQR3_SQ3_Pos) /*!< 0x00000400 */ 1226 #define ADC_SQR3_SQ3_1 (0x02UL << ADC_SQR3_SQ3_Pos) /*!< 0x00000800 */ 1227 #define ADC_SQR3_SQ3_2 (0x04UL << ADC_SQR3_SQ3_Pos) /*!< 0x00001000 */ 1228 #define ADC_SQR3_SQ3_3 (0x08UL << ADC_SQR3_SQ3_Pos) /*!< 0x00002000 */ 1229 #define ADC_SQR3_SQ3_4 (0x10UL << ADC_SQR3_SQ3_Pos) /*!< 0x00004000 */ 1230 #define ADC_SQR3_SQ4_Pos (15U) 1231 #define ADC_SQR3_SQ4_Msk (0x1FUL << ADC_SQR3_SQ4_Pos) /*!< 0x000F8000 */ 1232 #define ADC_SQR3_SQ4 ADC_SQR3_SQ4_Msk /*!<SQ4[4:0] bits (4th conversion in regular sequence) */ 1233 #define ADC_SQR3_SQ4_0 (0x01UL << ADC_SQR3_SQ4_Pos) /*!< 0x00008000 */ 1234 #define ADC_SQR3_SQ4_1 (0x02UL << ADC_SQR3_SQ4_Pos) /*!< 0x00010000 */ 1235 #define ADC_SQR3_SQ4_2 (0x04UL << ADC_SQR3_SQ4_Pos) /*!< 0x00020000 */ 1236 #define ADC_SQR3_SQ4_3 (0x08UL << ADC_SQR3_SQ4_Pos) /*!< 0x00040000 */ 1237 #define ADC_SQR3_SQ4_4 (0x10UL << ADC_SQR3_SQ4_Pos) /*!< 0x00080000 */ 1238 #define ADC_SQR3_SQ5_Pos (20U) 1239 #define ADC_SQR3_SQ5_Msk (0x1FUL << ADC_SQR3_SQ5_Pos) /*!< 0x01F00000 */ 1240 #define ADC_SQR3_SQ5 ADC_SQR3_SQ5_Msk /*!<SQ5[4:0] bits (5th conversion in regular sequence) */ 1241 #define ADC_SQR3_SQ5_0 (0x01UL << ADC_SQR3_SQ5_Pos) /*!< 0x00100000 */ 1242 #define ADC_SQR3_SQ5_1 (0x02UL << ADC_SQR3_SQ5_Pos) /*!< 0x00200000 */ 1243 #define ADC_SQR3_SQ5_2 (0x04UL << ADC_SQR3_SQ5_Pos) /*!< 0x00400000 */ 1244 #define ADC_SQR3_SQ5_3 (0x08UL << ADC_SQR3_SQ5_Pos) /*!< 0x00800000 */ 1245 #define ADC_SQR3_SQ5_4 (0x10UL << ADC_SQR3_SQ5_Pos) /*!< 0x01000000 */ 1246 #define ADC_SQR3_SQ6_Pos (25U) 1247 #define ADC_SQR3_SQ6_Msk (0x1FUL << ADC_SQR3_SQ6_Pos) /*!< 0x3E000000 */ 1248 #define ADC_SQR3_SQ6 ADC_SQR3_SQ6_Msk /*!<SQ6[4:0] bits (6th conversion in regular sequence) */ 1249 #define ADC_SQR3_SQ6_0 (0x01UL << ADC_SQR3_SQ6_Pos) /*!< 0x02000000 */ 1250 #define ADC_SQR3_SQ6_1 (0x02UL << ADC_SQR3_SQ6_Pos) /*!< 0x04000000 */ 1251 #define ADC_SQR3_SQ6_2 (0x04UL << ADC_SQR3_SQ6_Pos) /*!< 0x08000000 */ 1252 #define ADC_SQR3_SQ6_3 (0x08UL << ADC_SQR3_SQ6_Pos) /*!< 0x10000000 */ 1253 #define ADC_SQR3_SQ6_4 (0x10UL << ADC_SQR3_SQ6_Pos) /*!< 0x20000000 */ 1254 1255 /******************* Bit definition for ADC_JSQR register *******************/ 1256 #define ADC_JSQR_JSQ1_Pos (0U) 1257 #define ADC_JSQR_JSQ1_Msk (0x1FUL << ADC_JSQR_JSQ1_Pos) /*!< 0x0000001F */ 1258 #define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk /*!<JSQ1[4:0] bits (1st conversion in injected sequence) */ 1259 #define ADC_JSQR_JSQ1_0 (0x01UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000001 */ 1260 #define ADC_JSQR_JSQ1_1 (0x02UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000002 */ 1261 #define ADC_JSQR_JSQ1_2 (0x04UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000004 */ 1262 #define ADC_JSQR_JSQ1_3 (0x08UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000008 */ 1263 #define ADC_JSQR_JSQ1_4 (0x10UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000010 */ 1264 #define ADC_JSQR_JSQ2_Pos (5U) 1265 #define ADC_JSQR_JSQ2_Msk (0x1FUL << ADC_JSQR_JSQ2_Pos) /*!< 0x000003E0 */ 1266 #define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk /*!<JSQ2[4:0] bits (2nd conversion in injected sequence) */ 1267 #define ADC_JSQR_JSQ2_0 (0x01UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000020 */ 1268 #define ADC_JSQR_JSQ2_1 (0x02UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000040 */ 1269 #define ADC_JSQR_JSQ2_2 (0x04UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000080 */ 1270 #define ADC_JSQR_JSQ2_3 (0x08UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000100 */ 1271 #define ADC_JSQR_JSQ2_4 (0x10UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000200 */ 1272 #define ADC_JSQR_JSQ3_Pos (10U) 1273 #define ADC_JSQR_JSQ3_Msk (0x1FUL << ADC_JSQR_JSQ3_Pos) /*!< 0x00007C00 */ 1274 #define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk /*!<JSQ3[4:0] bits (3rd conversion in injected sequence) */ 1275 #define ADC_JSQR_JSQ3_0 (0x01UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00000400 */ 1276 #define ADC_JSQR_JSQ3_1 (0x02UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00000800 */ 1277 #define ADC_JSQR_JSQ3_2 (0x04UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00001000 */ 1278 #define ADC_JSQR_JSQ3_3 (0x08UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00002000 */ 1279 #define ADC_JSQR_JSQ3_4 (0x10UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00004000 */ 1280 #define ADC_JSQR_JSQ4_Pos (15U) 1281 #define ADC_JSQR_JSQ4_Msk (0x1FUL << ADC_JSQR_JSQ4_Pos) /*!< 0x000F8000 */ 1282 #define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk /*!<JSQ4[4:0] bits (4th conversion in injected sequence) */ 1283 #define ADC_JSQR_JSQ4_0 (0x01UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00008000 */ 1284 #define ADC_JSQR_JSQ4_1 (0x02UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00010000 */ 1285 #define ADC_JSQR_JSQ4_2 (0x04UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00020000 */ 1286 #define ADC_JSQR_JSQ4_3 (0x08UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00040000 */ 1287 #define ADC_JSQR_JSQ4_4 (0x10UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00080000 */ 1288 #define ADC_JSQR_JL_Pos (20U) 1289 #define ADC_JSQR_JL_Msk (0x3UL << ADC_JSQR_JL_Pos) /*!< 0x00300000 */ 1290 #define ADC_JSQR_JL ADC_JSQR_JL_Msk /*!<JL[1:0] bits (Injected Sequence length) */ 1291 #define ADC_JSQR_JL_0 (0x1UL << ADC_JSQR_JL_Pos) /*!< 0x00100000 */ 1292 #define ADC_JSQR_JL_1 (0x2UL << ADC_JSQR_JL_Pos) /*!< 0x00200000 */ 1293 1294 /******************* Bit definition for ADC_JDR1 register *******************/ 1295 #define ADC_JDR1_JDATA_Pos (0U) 1296 #define ADC_JDR1_JDATA_Msk (0xFFFFUL << ADC_JDR1_JDATA_Pos) /*!< 0x0000FFFF */ 1297 #define ADC_JDR1_JDATA ADC_JDR1_JDATA_Msk /*!<Injected data */ 1298 1299 /******************* Bit definition for ADC_JDR2 register *******************/ 1300 #define ADC_JDR2_JDATA_Pos (0U) 1301 #define ADC_JDR2_JDATA_Msk (0xFFFFUL << ADC_JDR2_JDATA_Pos) /*!< 0x0000FFFF */ 1302 #define ADC_JDR2_JDATA ADC_JDR2_JDATA_Msk /*!<Injected data */ 1303 1304 /******************* Bit definition for ADC_JDR3 register *******************/ 1305 #define ADC_JDR3_JDATA_Pos (0U) 1306 #define ADC_JDR3_JDATA_Msk (0xFFFFUL << ADC_JDR3_JDATA_Pos) /*!< 0x0000FFFF */ 1307 #define ADC_JDR3_JDATA ADC_JDR3_JDATA_Msk /*!<Injected data */ 1308 1309 /******************* Bit definition for ADC_JDR4 register *******************/ 1310 #define ADC_JDR4_JDATA_Pos (0U) 1311 #define ADC_JDR4_JDATA_Msk (0xFFFFUL << ADC_JDR4_JDATA_Pos) /*!< 0x0000FFFF */ 1312 #define ADC_JDR4_JDATA ADC_JDR4_JDATA_Msk /*!<Injected data */ 1313 1314 /******************** Bit definition for ADC_DR register ********************/ 1315 #define ADC_DR_DATA_Pos (0U) 1316 #define ADC_DR_DATA_Msk (0xFFFFUL << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */ 1317 #define ADC_DR_DATA ADC_DR_DATA_Msk /*!<Regular data */ 1318 #define ADC_DR_ADC2DATA_Pos (16U) 1319 #define ADC_DR_ADC2DATA_Msk (0xFFFFUL << ADC_DR_ADC2DATA_Pos) /*!< 0xFFFF0000 */ 1320 #define ADC_DR_ADC2DATA ADC_DR_ADC2DATA_Msk /*!<ADC2 data */ 1321 1322 /******************* Bit definition for ADC_CSR register ********************/ 1323 #define ADC_CSR_AWD1_Pos (0U) 1324 #define ADC_CSR_AWD1_Msk (0x1UL << ADC_CSR_AWD1_Pos) /*!< 0x00000001 */ 1325 #define ADC_CSR_AWD1 ADC_CSR_AWD1_Msk /*!<ADC1 Analog watchdog flag */ 1326 #define ADC_CSR_EOC1_Pos (1U) 1327 #define ADC_CSR_EOC1_Msk (0x1UL << ADC_CSR_EOC1_Pos) /*!< 0x00000002 */ 1328 #define ADC_CSR_EOC1 ADC_CSR_EOC1_Msk /*!<ADC1 End of conversion */ 1329 #define ADC_CSR_JEOC1_Pos (2U) 1330 #define ADC_CSR_JEOC1_Msk (0x1UL << ADC_CSR_JEOC1_Pos) /*!< 0x00000004 */ 1331 #define ADC_CSR_JEOC1 ADC_CSR_JEOC1_Msk /*!<ADC1 Injected channel end of conversion */ 1332 #define ADC_CSR_JSTRT1_Pos (3U) 1333 #define ADC_CSR_JSTRT1_Msk (0x1UL << ADC_CSR_JSTRT1_Pos) /*!< 0x00000008 */ 1334 #define ADC_CSR_JSTRT1 ADC_CSR_JSTRT1_Msk /*!<ADC1 Injected channel Start flag */ 1335 #define ADC_CSR_STRT1_Pos (4U) 1336 #define ADC_CSR_STRT1_Msk (0x1UL << ADC_CSR_STRT1_Pos) /*!< 0x00000010 */ 1337 #define ADC_CSR_STRT1 ADC_CSR_STRT1_Msk /*!<ADC1 Regular channel Start flag */ 1338 #define ADC_CSR_OVR1_Pos (5U) 1339 #define ADC_CSR_OVR1_Msk (0x1UL << ADC_CSR_OVR1_Pos) /*!< 0x00000020 */ 1340 #define ADC_CSR_OVR1 ADC_CSR_OVR1_Msk /*!<ADC1 DMA overrun flag */ 1341 1342 /* Legacy defines */ 1343 #define ADC_CSR_DOVR1 ADC_CSR_OVR1 1344 1345 /******************* Bit definition for ADC_CCR register ********************/ 1346 #define ADC_CCR_MULTI_Pos (0U) 1347 #define ADC_CCR_MULTI_Msk (0x1FUL << ADC_CCR_MULTI_Pos) /*!< 0x0000001F */ 1348 #define ADC_CCR_MULTI ADC_CCR_MULTI_Msk /*!<MULTI[4:0] bits (Multi-ADC mode selection) */ 1349 #define ADC_CCR_MULTI_0 (0x01UL << ADC_CCR_MULTI_Pos) /*!< 0x00000001 */ 1350 #define ADC_CCR_MULTI_1 (0x02UL << ADC_CCR_MULTI_Pos) /*!< 0x00000002 */ 1351 #define ADC_CCR_MULTI_2 (0x04UL << ADC_CCR_MULTI_Pos) /*!< 0x00000004 */ 1352 #define ADC_CCR_MULTI_3 (0x08UL << ADC_CCR_MULTI_Pos) /*!< 0x00000008 */ 1353 #define ADC_CCR_MULTI_4 (0x10UL << ADC_CCR_MULTI_Pos) /*!< 0x00000010 */ 1354 #define ADC_CCR_DELAY_Pos (8U) 1355 #define ADC_CCR_DELAY_Msk (0xFUL << ADC_CCR_DELAY_Pos) /*!< 0x00000F00 */ 1356 #define ADC_CCR_DELAY ADC_CCR_DELAY_Msk /*!<DELAY[3:0] bits (Delay between 2 sampling phases) */ 1357 #define ADC_CCR_DELAY_0 (0x1UL << ADC_CCR_DELAY_Pos) /*!< 0x00000100 */ 1358 #define ADC_CCR_DELAY_1 (0x2UL << ADC_CCR_DELAY_Pos) /*!< 0x00000200 */ 1359 #define ADC_CCR_DELAY_2 (0x4UL << ADC_CCR_DELAY_Pos) /*!< 0x00000400 */ 1360 #define ADC_CCR_DELAY_3 (0x8UL << ADC_CCR_DELAY_Pos) /*!< 0x00000800 */ 1361 #define ADC_CCR_DDS_Pos (13U) 1362 #define ADC_CCR_DDS_Msk (0x1UL << ADC_CCR_DDS_Pos) /*!< 0x00002000 */ 1363 #define ADC_CCR_DDS ADC_CCR_DDS_Msk /*!<DMA disable selection (Multi-ADC mode) */ 1364 #define ADC_CCR_DMA_Pos (14U) 1365 #define ADC_CCR_DMA_Msk (0x3UL << ADC_CCR_DMA_Pos) /*!< 0x0000C000 */ 1366 #define ADC_CCR_DMA ADC_CCR_DMA_Msk /*!<DMA[1:0] bits (Direct Memory Access mode for multimode) */ 1367 #define ADC_CCR_DMA_0 (0x1UL << ADC_CCR_DMA_Pos) /*!< 0x00004000 */ 1368 #define ADC_CCR_DMA_1 (0x2UL << ADC_CCR_DMA_Pos) /*!< 0x00008000 */ 1369 #define ADC_CCR_ADCPRE_Pos (16U) 1370 #define ADC_CCR_ADCPRE_Msk (0x3UL << ADC_CCR_ADCPRE_Pos) /*!< 0x00030000 */ 1371 #define ADC_CCR_ADCPRE ADC_CCR_ADCPRE_Msk /*!<ADCPRE[1:0] bits (ADC prescaler) */ 1372 #define ADC_CCR_ADCPRE_0 (0x1UL << ADC_CCR_ADCPRE_Pos) /*!< 0x00010000 */ 1373 #define ADC_CCR_ADCPRE_1 (0x2UL << ADC_CCR_ADCPRE_Pos) /*!< 0x00020000 */ 1374 #define ADC_CCR_VBATE_Pos (22U) 1375 #define ADC_CCR_VBATE_Msk (0x1UL << ADC_CCR_VBATE_Pos) /*!< 0x00400000 */ 1376 #define ADC_CCR_VBATE ADC_CCR_VBATE_Msk /*!<VBAT Enable */ 1377 #define ADC_CCR_TSVREFE_Pos (23U) 1378 #define ADC_CCR_TSVREFE_Msk (0x1UL << ADC_CCR_TSVREFE_Pos) /*!< 0x00800000 */ 1379 #define ADC_CCR_TSVREFE ADC_CCR_TSVREFE_Msk /*!<Temperature Sensor and VREFINT Enable */ 1380 1381 /******************* Bit definition for ADC_CDR register ********************/ 1382 #define ADC_CDR_DATA1_Pos (0U) 1383 #define ADC_CDR_DATA1_Msk (0xFFFFUL << ADC_CDR_DATA1_Pos) /*!< 0x0000FFFF */ 1384 #define ADC_CDR_DATA1 ADC_CDR_DATA1_Msk /*!<1st data of a pair of regular conversions */ 1385 #define ADC_CDR_DATA2_Pos (16U) 1386 #define ADC_CDR_DATA2_Msk (0xFFFFUL << ADC_CDR_DATA2_Pos) /*!< 0xFFFF0000 */ 1387 #define ADC_CDR_DATA2 ADC_CDR_DATA2_Msk /*!<2nd data of a pair of regular conversions */ 1388 1389 /* Legacy defines */ 1390 #define ADC_CDR_RDATA_MST ADC_CDR_DATA1 1391 #define ADC_CDR_RDATA_SLV ADC_CDR_DATA2 1392 1393 /******************************************************************************/ 1394 /* */ 1395 /* CRC calculation unit */ 1396 /* */ 1397 /******************************************************************************/ 1398 /******************* Bit definition for CRC_DR register *********************/ 1399 #define CRC_DR_DR_Pos (0U) 1400 #define CRC_DR_DR_Msk (0xFFFFFFFFUL << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */ 1401 #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */ 1402 1403 1404 /******************* Bit definition for CRC_IDR register ********************/ 1405 #define CRC_IDR_IDR_Pos (0U) 1406 #define CRC_IDR_IDR_Msk (0xFFUL << CRC_IDR_IDR_Pos) /*!< 0x000000FF */ 1407 #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 8-bit data register bits */ 1408 1409 1410 /******************** Bit definition for CRC_CR register ********************/ 1411 #define CRC_CR_RESET_Pos (0U) 1412 #define CRC_CR_RESET_Msk (0x1UL << CRC_CR_RESET_Pos) /*!< 0x00000001 */ 1413 #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET bit */ 1414 1415 1416 /******************************************************************************/ 1417 /* */ 1418 /* DMA Controller */ 1419 /* */ 1420 /******************************************************************************/ 1421 /******************** Bits definition for DMA_SxCR register *****************/ 1422 #define DMA_SxCR_CHSEL_Pos (25U) 1423 #define DMA_SxCR_CHSEL_Msk (0x7UL << DMA_SxCR_CHSEL_Pos) /*!< 0x0E000000 */ 1424 #define DMA_SxCR_CHSEL DMA_SxCR_CHSEL_Msk 1425 #define DMA_SxCR_CHSEL_0 0x02000000U 1426 #define DMA_SxCR_CHSEL_1 0x04000000U 1427 #define DMA_SxCR_CHSEL_2 0x08000000U 1428 #define DMA_SxCR_MBURST_Pos (23U) 1429 #define DMA_SxCR_MBURST_Msk (0x3UL << DMA_SxCR_MBURST_Pos) /*!< 0x01800000 */ 1430 #define DMA_SxCR_MBURST DMA_SxCR_MBURST_Msk 1431 #define DMA_SxCR_MBURST_0 (0x1UL << DMA_SxCR_MBURST_Pos) /*!< 0x00800000 */ 1432 #define DMA_SxCR_MBURST_1 (0x2UL << DMA_SxCR_MBURST_Pos) /*!< 0x01000000 */ 1433 #define DMA_SxCR_PBURST_Pos (21U) 1434 #define DMA_SxCR_PBURST_Msk (0x3UL << DMA_SxCR_PBURST_Pos) /*!< 0x00600000 */ 1435 #define DMA_SxCR_PBURST DMA_SxCR_PBURST_Msk 1436 #define DMA_SxCR_PBURST_0 (0x1UL << DMA_SxCR_PBURST_Pos) /*!< 0x00200000 */ 1437 #define DMA_SxCR_PBURST_1 (0x2UL << DMA_SxCR_PBURST_Pos) /*!< 0x00400000 */ 1438 #define DMA_SxCR_CT_Pos (19U) 1439 #define DMA_SxCR_CT_Msk (0x1UL << DMA_SxCR_CT_Pos) /*!< 0x00080000 */ 1440 #define DMA_SxCR_CT DMA_SxCR_CT_Msk 1441 #define DMA_SxCR_DBM_Pos (18U) 1442 #define DMA_SxCR_DBM_Msk (0x1UL << DMA_SxCR_DBM_Pos) /*!< 0x00040000 */ 1443 #define DMA_SxCR_DBM DMA_SxCR_DBM_Msk 1444 #define DMA_SxCR_PL_Pos (16U) 1445 #define DMA_SxCR_PL_Msk (0x3UL << DMA_SxCR_PL_Pos) /*!< 0x00030000 */ 1446 #define DMA_SxCR_PL DMA_SxCR_PL_Msk 1447 #define DMA_SxCR_PL_0 (0x1UL << DMA_SxCR_PL_Pos) /*!< 0x00010000 */ 1448 #define DMA_SxCR_PL_1 (0x2UL << DMA_SxCR_PL_Pos) /*!< 0x00020000 */ 1449 #define DMA_SxCR_PINCOS_Pos (15U) 1450 #define DMA_SxCR_PINCOS_Msk (0x1UL << DMA_SxCR_PINCOS_Pos) /*!< 0x00008000 */ 1451 #define DMA_SxCR_PINCOS DMA_SxCR_PINCOS_Msk 1452 #define DMA_SxCR_MSIZE_Pos (13U) 1453 #define DMA_SxCR_MSIZE_Msk (0x3UL << DMA_SxCR_MSIZE_Pos) /*!< 0x00006000 */ 1454 #define DMA_SxCR_MSIZE DMA_SxCR_MSIZE_Msk 1455 #define DMA_SxCR_MSIZE_0 (0x1UL << DMA_SxCR_MSIZE_Pos) /*!< 0x00002000 */ 1456 #define DMA_SxCR_MSIZE_1 (0x2UL << DMA_SxCR_MSIZE_Pos) /*!< 0x00004000 */ 1457 #define DMA_SxCR_PSIZE_Pos (11U) 1458 #define DMA_SxCR_PSIZE_Msk (0x3UL << DMA_SxCR_PSIZE_Pos) /*!< 0x00001800 */ 1459 #define DMA_SxCR_PSIZE DMA_SxCR_PSIZE_Msk 1460 #define DMA_SxCR_PSIZE_0 (0x1UL << DMA_SxCR_PSIZE_Pos) /*!< 0x00000800 */ 1461 #define DMA_SxCR_PSIZE_1 (0x2UL << DMA_SxCR_PSIZE_Pos) /*!< 0x00001000 */ 1462 #define DMA_SxCR_MINC_Pos (10U) 1463 #define DMA_SxCR_MINC_Msk (0x1UL << DMA_SxCR_MINC_Pos) /*!< 0x00000400 */ 1464 #define DMA_SxCR_MINC DMA_SxCR_MINC_Msk 1465 #define DMA_SxCR_PINC_Pos (9U) 1466 #define DMA_SxCR_PINC_Msk (0x1UL << DMA_SxCR_PINC_Pos) /*!< 0x00000200 */ 1467 #define DMA_SxCR_PINC DMA_SxCR_PINC_Msk 1468 #define DMA_SxCR_CIRC_Pos (8U) 1469 #define DMA_SxCR_CIRC_Msk (0x1UL << DMA_SxCR_CIRC_Pos) /*!< 0x00000100 */ 1470 #define DMA_SxCR_CIRC DMA_SxCR_CIRC_Msk 1471 #define DMA_SxCR_DIR_Pos (6U) 1472 #define DMA_SxCR_DIR_Msk (0x3UL << DMA_SxCR_DIR_Pos) /*!< 0x000000C0 */ 1473 #define DMA_SxCR_DIR DMA_SxCR_DIR_Msk 1474 #define DMA_SxCR_DIR_0 (0x1UL << DMA_SxCR_DIR_Pos) /*!< 0x00000040 */ 1475 #define DMA_SxCR_DIR_1 (0x2UL << DMA_SxCR_DIR_Pos) /*!< 0x00000080 */ 1476 #define DMA_SxCR_PFCTRL_Pos (5U) 1477 #define DMA_SxCR_PFCTRL_Msk (0x1UL << DMA_SxCR_PFCTRL_Pos) /*!< 0x00000020 */ 1478 #define DMA_SxCR_PFCTRL DMA_SxCR_PFCTRL_Msk 1479 #define DMA_SxCR_TCIE_Pos (4U) 1480 #define DMA_SxCR_TCIE_Msk (0x1UL << DMA_SxCR_TCIE_Pos) /*!< 0x00000010 */ 1481 #define DMA_SxCR_TCIE DMA_SxCR_TCIE_Msk 1482 #define DMA_SxCR_HTIE_Pos (3U) 1483 #define DMA_SxCR_HTIE_Msk (0x1UL << DMA_SxCR_HTIE_Pos) /*!< 0x00000008 */ 1484 #define DMA_SxCR_HTIE DMA_SxCR_HTIE_Msk 1485 #define DMA_SxCR_TEIE_Pos (2U) 1486 #define DMA_SxCR_TEIE_Msk (0x1UL << DMA_SxCR_TEIE_Pos) /*!< 0x00000004 */ 1487 #define DMA_SxCR_TEIE DMA_SxCR_TEIE_Msk 1488 #define DMA_SxCR_DMEIE_Pos (1U) 1489 #define DMA_SxCR_DMEIE_Msk (0x1UL << DMA_SxCR_DMEIE_Pos) /*!< 0x00000002 */ 1490 #define DMA_SxCR_DMEIE DMA_SxCR_DMEIE_Msk 1491 #define DMA_SxCR_EN_Pos (0U) 1492 #define DMA_SxCR_EN_Msk (0x1UL << DMA_SxCR_EN_Pos) /*!< 0x00000001 */ 1493 #define DMA_SxCR_EN DMA_SxCR_EN_Msk 1494 1495 /* Legacy defines */ 1496 #define DMA_SxCR_ACK_Pos (20U) 1497 #define DMA_SxCR_ACK_Msk (0x1UL << DMA_SxCR_ACK_Pos) /*!< 0x00100000 */ 1498 #define DMA_SxCR_ACK DMA_SxCR_ACK_Msk 1499 1500 /******************** Bits definition for DMA_SxCNDTR register **************/ 1501 #define DMA_SxNDT_Pos (0U) 1502 #define DMA_SxNDT_Msk (0xFFFFUL << DMA_SxNDT_Pos) /*!< 0x0000FFFF */ 1503 #define DMA_SxNDT DMA_SxNDT_Msk 1504 #define DMA_SxNDT_0 (0x0001UL << DMA_SxNDT_Pos) /*!< 0x00000001 */ 1505 #define DMA_SxNDT_1 (0x0002UL << DMA_SxNDT_Pos) /*!< 0x00000002 */ 1506 #define DMA_SxNDT_2 (0x0004UL << DMA_SxNDT_Pos) /*!< 0x00000004 */ 1507 #define DMA_SxNDT_3 (0x0008UL << DMA_SxNDT_Pos) /*!< 0x00000008 */ 1508 #define DMA_SxNDT_4 (0x0010UL << DMA_SxNDT_Pos) /*!< 0x00000010 */ 1509 #define DMA_SxNDT_5 (0x0020UL << DMA_SxNDT_Pos) /*!< 0x00000020 */ 1510 #define DMA_SxNDT_6 (0x0040UL << DMA_SxNDT_Pos) /*!< 0x00000040 */ 1511 #define DMA_SxNDT_7 (0x0080UL << DMA_SxNDT_Pos) /*!< 0x00000080 */ 1512 #define DMA_SxNDT_8 (0x0100UL << DMA_SxNDT_Pos) /*!< 0x00000100 */ 1513 #define DMA_SxNDT_9 (0x0200UL << DMA_SxNDT_Pos) /*!< 0x00000200 */ 1514 #define DMA_SxNDT_10 (0x0400UL << DMA_SxNDT_Pos) /*!< 0x00000400 */ 1515 #define DMA_SxNDT_11 (0x0800UL << DMA_SxNDT_Pos) /*!< 0x00000800 */ 1516 #define DMA_SxNDT_12 (0x1000UL << DMA_SxNDT_Pos) /*!< 0x00001000 */ 1517 #define DMA_SxNDT_13 (0x2000UL << DMA_SxNDT_Pos) /*!< 0x00002000 */ 1518 #define DMA_SxNDT_14 (0x4000UL << DMA_SxNDT_Pos) /*!< 0x00004000 */ 1519 #define DMA_SxNDT_15 (0x8000UL << DMA_SxNDT_Pos) /*!< 0x00008000 */ 1520 1521 /******************** Bits definition for DMA_SxFCR register ****************/ 1522 #define DMA_SxFCR_FEIE_Pos (7U) 1523 #define DMA_SxFCR_FEIE_Msk (0x1UL << DMA_SxFCR_FEIE_Pos) /*!< 0x00000080 */ 1524 #define DMA_SxFCR_FEIE DMA_SxFCR_FEIE_Msk 1525 #define DMA_SxFCR_FS_Pos (3U) 1526 #define DMA_SxFCR_FS_Msk (0x7UL << DMA_SxFCR_FS_Pos) /*!< 0x00000038 */ 1527 #define DMA_SxFCR_FS DMA_SxFCR_FS_Msk 1528 #define DMA_SxFCR_FS_0 (0x1UL << DMA_SxFCR_FS_Pos) /*!< 0x00000008 */ 1529 #define DMA_SxFCR_FS_1 (0x2UL << DMA_SxFCR_FS_Pos) /*!< 0x00000010 */ 1530 #define DMA_SxFCR_FS_2 (0x4UL << DMA_SxFCR_FS_Pos) /*!< 0x00000020 */ 1531 #define DMA_SxFCR_DMDIS_Pos (2U) 1532 #define DMA_SxFCR_DMDIS_Msk (0x1UL << DMA_SxFCR_DMDIS_Pos) /*!< 0x00000004 */ 1533 #define DMA_SxFCR_DMDIS DMA_SxFCR_DMDIS_Msk 1534 #define DMA_SxFCR_FTH_Pos (0U) 1535 #define DMA_SxFCR_FTH_Msk (0x3UL << DMA_SxFCR_FTH_Pos) /*!< 0x00000003 */ 1536 #define DMA_SxFCR_FTH DMA_SxFCR_FTH_Msk 1537 #define DMA_SxFCR_FTH_0 (0x1UL << DMA_SxFCR_FTH_Pos) /*!< 0x00000001 */ 1538 #define DMA_SxFCR_FTH_1 (0x2UL << DMA_SxFCR_FTH_Pos) /*!< 0x00000002 */ 1539 1540 /******************** Bits definition for DMA_LISR register *****************/ 1541 #define DMA_LISR_TCIF3_Pos (27U) 1542 #define DMA_LISR_TCIF3_Msk (0x1UL << DMA_LISR_TCIF3_Pos) /*!< 0x08000000 */ 1543 #define DMA_LISR_TCIF3 DMA_LISR_TCIF3_Msk 1544 #define DMA_LISR_HTIF3_Pos (26U) 1545 #define DMA_LISR_HTIF3_Msk (0x1UL << DMA_LISR_HTIF3_Pos) /*!< 0x04000000 */ 1546 #define DMA_LISR_HTIF3 DMA_LISR_HTIF3_Msk 1547 #define DMA_LISR_TEIF3_Pos (25U) 1548 #define DMA_LISR_TEIF3_Msk (0x1UL << DMA_LISR_TEIF3_Pos) /*!< 0x02000000 */ 1549 #define DMA_LISR_TEIF3 DMA_LISR_TEIF3_Msk 1550 #define DMA_LISR_DMEIF3_Pos (24U) 1551 #define DMA_LISR_DMEIF3_Msk (0x1UL << DMA_LISR_DMEIF3_Pos) /*!< 0x01000000 */ 1552 #define DMA_LISR_DMEIF3 DMA_LISR_DMEIF3_Msk 1553 #define DMA_LISR_FEIF3_Pos (22U) 1554 #define DMA_LISR_FEIF3_Msk (0x1UL << DMA_LISR_FEIF3_Pos) /*!< 0x00400000 */ 1555 #define DMA_LISR_FEIF3 DMA_LISR_FEIF3_Msk 1556 #define DMA_LISR_TCIF2_Pos (21U) 1557 #define DMA_LISR_TCIF2_Msk (0x1UL << DMA_LISR_TCIF2_Pos) /*!< 0x00200000 */ 1558 #define DMA_LISR_TCIF2 DMA_LISR_TCIF2_Msk 1559 #define DMA_LISR_HTIF2_Pos (20U) 1560 #define DMA_LISR_HTIF2_Msk (0x1UL << DMA_LISR_HTIF2_Pos) /*!< 0x00100000 */ 1561 #define DMA_LISR_HTIF2 DMA_LISR_HTIF2_Msk 1562 #define DMA_LISR_TEIF2_Pos (19U) 1563 #define DMA_LISR_TEIF2_Msk (0x1UL << DMA_LISR_TEIF2_Pos) /*!< 0x00080000 */ 1564 #define DMA_LISR_TEIF2 DMA_LISR_TEIF2_Msk 1565 #define DMA_LISR_DMEIF2_Pos (18U) 1566 #define DMA_LISR_DMEIF2_Msk (0x1UL << DMA_LISR_DMEIF2_Pos) /*!< 0x00040000 */ 1567 #define DMA_LISR_DMEIF2 DMA_LISR_DMEIF2_Msk 1568 #define DMA_LISR_FEIF2_Pos (16U) 1569 #define DMA_LISR_FEIF2_Msk (0x1UL << DMA_LISR_FEIF2_Pos) /*!< 0x00010000 */ 1570 #define DMA_LISR_FEIF2 DMA_LISR_FEIF2_Msk 1571 #define DMA_LISR_TCIF1_Pos (11U) 1572 #define DMA_LISR_TCIF1_Msk (0x1UL << DMA_LISR_TCIF1_Pos) /*!< 0x00000800 */ 1573 #define DMA_LISR_TCIF1 DMA_LISR_TCIF1_Msk 1574 #define DMA_LISR_HTIF1_Pos (10U) 1575 #define DMA_LISR_HTIF1_Msk (0x1UL << DMA_LISR_HTIF1_Pos) /*!< 0x00000400 */ 1576 #define DMA_LISR_HTIF1 DMA_LISR_HTIF1_Msk 1577 #define DMA_LISR_TEIF1_Pos (9U) 1578 #define DMA_LISR_TEIF1_Msk (0x1UL << DMA_LISR_TEIF1_Pos) /*!< 0x00000200 */ 1579 #define DMA_LISR_TEIF1 DMA_LISR_TEIF1_Msk 1580 #define DMA_LISR_DMEIF1_Pos (8U) 1581 #define DMA_LISR_DMEIF1_Msk (0x1UL << DMA_LISR_DMEIF1_Pos) /*!< 0x00000100 */ 1582 #define DMA_LISR_DMEIF1 DMA_LISR_DMEIF1_Msk 1583 #define DMA_LISR_FEIF1_Pos (6U) 1584 #define DMA_LISR_FEIF1_Msk (0x1UL << DMA_LISR_FEIF1_Pos) /*!< 0x00000040 */ 1585 #define DMA_LISR_FEIF1 DMA_LISR_FEIF1_Msk 1586 #define DMA_LISR_TCIF0_Pos (5U) 1587 #define DMA_LISR_TCIF0_Msk (0x1UL << DMA_LISR_TCIF0_Pos) /*!< 0x00000020 */ 1588 #define DMA_LISR_TCIF0 DMA_LISR_TCIF0_Msk 1589 #define DMA_LISR_HTIF0_Pos (4U) 1590 #define DMA_LISR_HTIF0_Msk (0x1UL << DMA_LISR_HTIF0_Pos) /*!< 0x00000010 */ 1591 #define DMA_LISR_HTIF0 DMA_LISR_HTIF0_Msk 1592 #define DMA_LISR_TEIF0_Pos (3U) 1593 #define DMA_LISR_TEIF0_Msk (0x1UL << DMA_LISR_TEIF0_Pos) /*!< 0x00000008 */ 1594 #define DMA_LISR_TEIF0 DMA_LISR_TEIF0_Msk 1595 #define DMA_LISR_DMEIF0_Pos (2U) 1596 #define DMA_LISR_DMEIF0_Msk (0x1UL << DMA_LISR_DMEIF0_Pos) /*!< 0x00000004 */ 1597 #define DMA_LISR_DMEIF0 DMA_LISR_DMEIF0_Msk 1598 #define DMA_LISR_FEIF0_Pos (0U) 1599 #define DMA_LISR_FEIF0_Msk (0x1UL << DMA_LISR_FEIF0_Pos) /*!< 0x00000001 */ 1600 #define DMA_LISR_FEIF0 DMA_LISR_FEIF0_Msk 1601 1602 /******************** Bits definition for DMA_HISR register *****************/ 1603 #define DMA_HISR_TCIF7_Pos (27U) 1604 #define DMA_HISR_TCIF7_Msk (0x1UL << DMA_HISR_TCIF7_Pos) /*!< 0x08000000 */ 1605 #define DMA_HISR_TCIF7 DMA_HISR_TCIF7_Msk 1606 #define DMA_HISR_HTIF7_Pos (26U) 1607 #define DMA_HISR_HTIF7_Msk (0x1UL << DMA_HISR_HTIF7_Pos) /*!< 0x04000000 */ 1608 #define DMA_HISR_HTIF7 DMA_HISR_HTIF7_Msk 1609 #define DMA_HISR_TEIF7_Pos (25U) 1610 #define DMA_HISR_TEIF7_Msk (0x1UL << DMA_HISR_TEIF7_Pos) /*!< 0x02000000 */ 1611 #define DMA_HISR_TEIF7 DMA_HISR_TEIF7_Msk 1612 #define DMA_HISR_DMEIF7_Pos (24U) 1613 #define DMA_HISR_DMEIF7_Msk (0x1UL << DMA_HISR_DMEIF7_Pos) /*!< 0x01000000 */ 1614 #define DMA_HISR_DMEIF7 DMA_HISR_DMEIF7_Msk 1615 #define DMA_HISR_FEIF7_Pos (22U) 1616 #define DMA_HISR_FEIF7_Msk (0x1UL << DMA_HISR_FEIF7_Pos) /*!< 0x00400000 */ 1617 #define DMA_HISR_FEIF7 DMA_HISR_FEIF7_Msk 1618 #define DMA_HISR_TCIF6_Pos (21U) 1619 #define DMA_HISR_TCIF6_Msk (0x1UL << DMA_HISR_TCIF6_Pos) /*!< 0x00200000 */ 1620 #define DMA_HISR_TCIF6 DMA_HISR_TCIF6_Msk 1621 #define DMA_HISR_HTIF6_Pos (20U) 1622 #define DMA_HISR_HTIF6_Msk (0x1UL << DMA_HISR_HTIF6_Pos) /*!< 0x00100000 */ 1623 #define DMA_HISR_HTIF6 DMA_HISR_HTIF6_Msk 1624 #define DMA_HISR_TEIF6_Pos (19U) 1625 #define DMA_HISR_TEIF6_Msk (0x1UL << DMA_HISR_TEIF6_Pos) /*!< 0x00080000 */ 1626 #define DMA_HISR_TEIF6 DMA_HISR_TEIF6_Msk 1627 #define DMA_HISR_DMEIF6_Pos (18U) 1628 #define DMA_HISR_DMEIF6_Msk (0x1UL << DMA_HISR_DMEIF6_Pos) /*!< 0x00040000 */ 1629 #define DMA_HISR_DMEIF6 DMA_HISR_DMEIF6_Msk 1630 #define DMA_HISR_FEIF6_Pos (16U) 1631 #define DMA_HISR_FEIF6_Msk (0x1UL << DMA_HISR_FEIF6_Pos) /*!< 0x00010000 */ 1632 #define DMA_HISR_FEIF6 DMA_HISR_FEIF6_Msk 1633 #define DMA_HISR_TCIF5_Pos (11U) 1634 #define DMA_HISR_TCIF5_Msk (0x1UL << DMA_HISR_TCIF5_Pos) /*!< 0x00000800 */ 1635 #define DMA_HISR_TCIF5 DMA_HISR_TCIF5_Msk 1636 #define DMA_HISR_HTIF5_Pos (10U) 1637 #define DMA_HISR_HTIF5_Msk (0x1UL << DMA_HISR_HTIF5_Pos) /*!< 0x00000400 */ 1638 #define DMA_HISR_HTIF5 DMA_HISR_HTIF5_Msk 1639 #define DMA_HISR_TEIF5_Pos (9U) 1640 #define DMA_HISR_TEIF5_Msk (0x1UL << DMA_HISR_TEIF5_Pos) /*!< 0x00000200 */ 1641 #define DMA_HISR_TEIF5 DMA_HISR_TEIF5_Msk 1642 #define DMA_HISR_DMEIF5_Pos (8U) 1643 #define DMA_HISR_DMEIF5_Msk (0x1UL << DMA_HISR_DMEIF5_Pos) /*!< 0x00000100 */ 1644 #define DMA_HISR_DMEIF5 DMA_HISR_DMEIF5_Msk 1645 #define DMA_HISR_FEIF5_Pos (6U) 1646 #define DMA_HISR_FEIF5_Msk (0x1UL << DMA_HISR_FEIF5_Pos) /*!< 0x00000040 */ 1647 #define DMA_HISR_FEIF5 DMA_HISR_FEIF5_Msk 1648 #define DMA_HISR_TCIF4_Pos (5U) 1649 #define DMA_HISR_TCIF4_Msk (0x1UL << DMA_HISR_TCIF4_Pos) /*!< 0x00000020 */ 1650 #define DMA_HISR_TCIF4 DMA_HISR_TCIF4_Msk 1651 #define DMA_HISR_HTIF4_Pos (4U) 1652 #define DMA_HISR_HTIF4_Msk (0x1UL << DMA_HISR_HTIF4_Pos) /*!< 0x00000010 */ 1653 #define DMA_HISR_HTIF4 DMA_HISR_HTIF4_Msk 1654 #define DMA_HISR_TEIF4_Pos (3U) 1655 #define DMA_HISR_TEIF4_Msk (0x1UL << DMA_HISR_TEIF4_Pos) /*!< 0x00000008 */ 1656 #define DMA_HISR_TEIF4 DMA_HISR_TEIF4_Msk 1657 #define DMA_HISR_DMEIF4_Pos (2U) 1658 #define DMA_HISR_DMEIF4_Msk (0x1UL << DMA_HISR_DMEIF4_Pos) /*!< 0x00000004 */ 1659 #define DMA_HISR_DMEIF4 DMA_HISR_DMEIF4_Msk 1660 #define DMA_HISR_FEIF4_Pos (0U) 1661 #define DMA_HISR_FEIF4_Msk (0x1UL << DMA_HISR_FEIF4_Pos) /*!< 0x00000001 */ 1662 #define DMA_HISR_FEIF4 DMA_HISR_FEIF4_Msk 1663 1664 /******************** Bits definition for DMA_LIFCR register ****************/ 1665 #define DMA_LIFCR_CTCIF3_Pos (27U) 1666 #define DMA_LIFCR_CTCIF3_Msk (0x1UL << DMA_LIFCR_CTCIF3_Pos) /*!< 0x08000000 */ 1667 #define DMA_LIFCR_CTCIF3 DMA_LIFCR_CTCIF3_Msk 1668 #define DMA_LIFCR_CHTIF3_Pos (26U) 1669 #define DMA_LIFCR_CHTIF3_Msk (0x1UL << DMA_LIFCR_CHTIF3_Pos) /*!< 0x04000000 */ 1670 #define DMA_LIFCR_CHTIF3 DMA_LIFCR_CHTIF3_Msk 1671 #define DMA_LIFCR_CTEIF3_Pos (25U) 1672 #define DMA_LIFCR_CTEIF3_Msk (0x1UL << DMA_LIFCR_CTEIF3_Pos) /*!< 0x02000000 */ 1673 #define DMA_LIFCR_CTEIF3 DMA_LIFCR_CTEIF3_Msk 1674 #define DMA_LIFCR_CDMEIF3_Pos (24U) 1675 #define DMA_LIFCR_CDMEIF3_Msk (0x1UL << DMA_LIFCR_CDMEIF3_Pos) /*!< 0x01000000 */ 1676 #define DMA_LIFCR_CDMEIF3 DMA_LIFCR_CDMEIF3_Msk 1677 #define DMA_LIFCR_CFEIF3_Pos (22U) 1678 #define DMA_LIFCR_CFEIF3_Msk (0x1UL << DMA_LIFCR_CFEIF3_Pos) /*!< 0x00400000 */ 1679 #define DMA_LIFCR_CFEIF3 DMA_LIFCR_CFEIF3_Msk 1680 #define DMA_LIFCR_CTCIF2_Pos (21U) 1681 #define DMA_LIFCR_CTCIF2_Msk (0x1UL << DMA_LIFCR_CTCIF2_Pos) /*!< 0x00200000 */ 1682 #define DMA_LIFCR_CTCIF2 DMA_LIFCR_CTCIF2_Msk 1683 #define DMA_LIFCR_CHTIF2_Pos (20U) 1684 #define DMA_LIFCR_CHTIF2_Msk (0x1UL << DMA_LIFCR_CHTIF2_Pos) /*!< 0x00100000 */ 1685 #define DMA_LIFCR_CHTIF2 DMA_LIFCR_CHTIF2_Msk 1686 #define DMA_LIFCR_CTEIF2_Pos (19U) 1687 #define DMA_LIFCR_CTEIF2_Msk (0x1UL << DMA_LIFCR_CTEIF2_Pos) /*!< 0x00080000 */ 1688 #define DMA_LIFCR_CTEIF2 DMA_LIFCR_CTEIF2_Msk 1689 #define DMA_LIFCR_CDMEIF2_Pos (18U) 1690 #define DMA_LIFCR_CDMEIF2_Msk (0x1UL << DMA_LIFCR_CDMEIF2_Pos) /*!< 0x00040000 */ 1691 #define DMA_LIFCR_CDMEIF2 DMA_LIFCR_CDMEIF2_Msk 1692 #define DMA_LIFCR_CFEIF2_Pos (16U) 1693 #define DMA_LIFCR_CFEIF2_Msk (0x1UL << DMA_LIFCR_CFEIF2_Pos) /*!< 0x00010000 */ 1694 #define DMA_LIFCR_CFEIF2 DMA_LIFCR_CFEIF2_Msk 1695 #define DMA_LIFCR_CTCIF1_Pos (11U) 1696 #define DMA_LIFCR_CTCIF1_Msk (0x1UL << DMA_LIFCR_CTCIF1_Pos) /*!< 0x00000800 */ 1697 #define DMA_LIFCR_CTCIF1 DMA_LIFCR_CTCIF1_Msk 1698 #define DMA_LIFCR_CHTIF1_Pos (10U) 1699 #define DMA_LIFCR_CHTIF1_Msk (0x1UL << DMA_LIFCR_CHTIF1_Pos) /*!< 0x00000400 */ 1700 #define DMA_LIFCR_CHTIF1 DMA_LIFCR_CHTIF1_Msk 1701 #define DMA_LIFCR_CTEIF1_Pos (9U) 1702 #define DMA_LIFCR_CTEIF1_Msk (0x1UL << DMA_LIFCR_CTEIF1_Pos) /*!< 0x00000200 */ 1703 #define DMA_LIFCR_CTEIF1 DMA_LIFCR_CTEIF1_Msk 1704 #define DMA_LIFCR_CDMEIF1_Pos (8U) 1705 #define DMA_LIFCR_CDMEIF1_Msk (0x1UL << DMA_LIFCR_CDMEIF1_Pos) /*!< 0x00000100 */ 1706 #define DMA_LIFCR_CDMEIF1 DMA_LIFCR_CDMEIF1_Msk 1707 #define DMA_LIFCR_CFEIF1_Pos (6U) 1708 #define DMA_LIFCR_CFEIF1_Msk (0x1UL << DMA_LIFCR_CFEIF1_Pos) /*!< 0x00000040 */ 1709 #define DMA_LIFCR_CFEIF1 DMA_LIFCR_CFEIF1_Msk 1710 #define DMA_LIFCR_CTCIF0_Pos (5U) 1711 #define DMA_LIFCR_CTCIF0_Msk (0x1UL << DMA_LIFCR_CTCIF0_Pos) /*!< 0x00000020 */ 1712 #define DMA_LIFCR_CTCIF0 DMA_LIFCR_CTCIF0_Msk 1713 #define DMA_LIFCR_CHTIF0_Pos (4U) 1714 #define DMA_LIFCR_CHTIF0_Msk (0x1UL << DMA_LIFCR_CHTIF0_Pos) /*!< 0x00000010 */ 1715 #define DMA_LIFCR_CHTIF0 DMA_LIFCR_CHTIF0_Msk 1716 #define DMA_LIFCR_CTEIF0_Pos (3U) 1717 #define DMA_LIFCR_CTEIF0_Msk (0x1UL << DMA_LIFCR_CTEIF0_Pos) /*!< 0x00000008 */ 1718 #define DMA_LIFCR_CTEIF0 DMA_LIFCR_CTEIF0_Msk 1719 #define DMA_LIFCR_CDMEIF0_Pos (2U) 1720 #define DMA_LIFCR_CDMEIF0_Msk (0x1UL << DMA_LIFCR_CDMEIF0_Pos) /*!< 0x00000004 */ 1721 #define DMA_LIFCR_CDMEIF0 DMA_LIFCR_CDMEIF0_Msk 1722 #define DMA_LIFCR_CFEIF0_Pos (0U) 1723 #define DMA_LIFCR_CFEIF0_Msk (0x1UL << DMA_LIFCR_CFEIF0_Pos) /*!< 0x00000001 */ 1724 #define DMA_LIFCR_CFEIF0 DMA_LIFCR_CFEIF0_Msk 1725 1726 /******************** Bits definition for DMA_HIFCR register ****************/ 1727 #define DMA_HIFCR_CTCIF7_Pos (27U) 1728 #define DMA_HIFCR_CTCIF7_Msk (0x1UL << DMA_HIFCR_CTCIF7_Pos) /*!< 0x08000000 */ 1729 #define DMA_HIFCR_CTCIF7 DMA_HIFCR_CTCIF7_Msk 1730 #define DMA_HIFCR_CHTIF7_Pos (26U) 1731 #define DMA_HIFCR_CHTIF7_Msk (0x1UL << DMA_HIFCR_CHTIF7_Pos) /*!< 0x04000000 */ 1732 #define DMA_HIFCR_CHTIF7 DMA_HIFCR_CHTIF7_Msk 1733 #define DMA_HIFCR_CTEIF7_Pos (25U) 1734 #define DMA_HIFCR_CTEIF7_Msk (0x1UL << DMA_HIFCR_CTEIF7_Pos) /*!< 0x02000000 */ 1735 #define DMA_HIFCR_CTEIF7 DMA_HIFCR_CTEIF7_Msk 1736 #define DMA_HIFCR_CDMEIF7_Pos (24U) 1737 #define DMA_HIFCR_CDMEIF7_Msk (0x1UL << DMA_HIFCR_CDMEIF7_Pos) /*!< 0x01000000 */ 1738 #define DMA_HIFCR_CDMEIF7 DMA_HIFCR_CDMEIF7_Msk 1739 #define DMA_HIFCR_CFEIF7_Pos (22U) 1740 #define DMA_HIFCR_CFEIF7_Msk (0x1UL << DMA_HIFCR_CFEIF7_Pos) /*!< 0x00400000 */ 1741 #define DMA_HIFCR_CFEIF7 DMA_HIFCR_CFEIF7_Msk 1742 #define DMA_HIFCR_CTCIF6_Pos (21U) 1743 #define DMA_HIFCR_CTCIF6_Msk (0x1UL << DMA_HIFCR_CTCIF6_Pos) /*!< 0x00200000 */ 1744 #define DMA_HIFCR_CTCIF6 DMA_HIFCR_CTCIF6_Msk 1745 #define DMA_HIFCR_CHTIF6_Pos (20U) 1746 #define DMA_HIFCR_CHTIF6_Msk (0x1UL << DMA_HIFCR_CHTIF6_Pos) /*!< 0x00100000 */ 1747 #define DMA_HIFCR_CHTIF6 DMA_HIFCR_CHTIF6_Msk 1748 #define DMA_HIFCR_CTEIF6_Pos (19U) 1749 #define DMA_HIFCR_CTEIF6_Msk (0x1UL << DMA_HIFCR_CTEIF6_Pos) /*!< 0x00080000 */ 1750 #define DMA_HIFCR_CTEIF6 DMA_HIFCR_CTEIF6_Msk 1751 #define DMA_HIFCR_CDMEIF6_Pos (18U) 1752 #define DMA_HIFCR_CDMEIF6_Msk (0x1UL << DMA_HIFCR_CDMEIF6_Pos) /*!< 0x00040000 */ 1753 #define DMA_HIFCR_CDMEIF6 DMA_HIFCR_CDMEIF6_Msk 1754 #define DMA_HIFCR_CFEIF6_Pos (16U) 1755 #define DMA_HIFCR_CFEIF6_Msk (0x1UL << DMA_HIFCR_CFEIF6_Pos) /*!< 0x00010000 */ 1756 #define DMA_HIFCR_CFEIF6 DMA_HIFCR_CFEIF6_Msk 1757 #define DMA_HIFCR_CTCIF5_Pos (11U) 1758 #define DMA_HIFCR_CTCIF5_Msk (0x1UL << DMA_HIFCR_CTCIF5_Pos) /*!< 0x00000800 */ 1759 #define DMA_HIFCR_CTCIF5 DMA_HIFCR_CTCIF5_Msk 1760 #define DMA_HIFCR_CHTIF5_Pos (10U) 1761 #define DMA_HIFCR_CHTIF5_Msk (0x1UL << DMA_HIFCR_CHTIF5_Pos) /*!< 0x00000400 */ 1762 #define DMA_HIFCR_CHTIF5 DMA_HIFCR_CHTIF5_Msk 1763 #define DMA_HIFCR_CTEIF5_Pos (9U) 1764 #define DMA_HIFCR_CTEIF5_Msk (0x1UL << DMA_HIFCR_CTEIF5_Pos) /*!< 0x00000200 */ 1765 #define DMA_HIFCR_CTEIF5 DMA_HIFCR_CTEIF5_Msk 1766 #define DMA_HIFCR_CDMEIF5_Pos (8U) 1767 #define DMA_HIFCR_CDMEIF5_Msk (0x1UL << DMA_HIFCR_CDMEIF5_Pos) /*!< 0x00000100 */ 1768 #define DMA_HIFCR_CDMEIF5 DMA_HIFCR_CDMEIF5_Msk 1769 #define DMA_HIFCR_CFEIF5_Pos (6U) 1770 #define DMA_HIFCR_CFEIF5_Msk (0x1UL << DMA_HIFCR_CFEIF5_Pos) /*!< 0x00000040 */ 1771 #define DMA_HIFCR_CFEIF5 DMA_HIFCR_CFEIF5_Msk 1772 #define DMA_HIFCR_CTCIF4_Pos (5U) 1773 #define DMA_HIFCR_CTCIF4_Msk (0x1UL << DMA_HIFCR_CTCIF4_Pos) /*!< 0x00000020 */ 1774 #define DMA_HIFCR_CTCIF4 DMA_HIFCR_CTCIF4_Msk 1775 #define DMA_HIFCR_CHTIF4_Pos (4U) 1776 #define DMA_HIFCR_CHTIF4_Msk (0x1UL << DMA_HIFCR_CHTIF4_Pos) /*!< 0x00000010 */ 1777 #define DMA_HIFCR_CHTIF4 DMA_HIFCR_CHTIF4_Msk 1778 #define DMA_HIFCR_CTEIF4_Pos (3U) 1779 #define DMA_HIFCR_CTEIF4_Msk (0x1UL << DMA_HIFCR_CTEIF4_Pos) /*!< 0x00000008 */ 1780 #define DMA_HIFCR_CTEIF4 DMA_HIFCR_CTEIF4_Msk 1781 #define DMA_HIFCR_CDMEIF4_Pos (2U) 1782 #define DMA_HIFCR_CDMEIF4_Msk (0x1UL << DMA_HIFCR_CDMEIF4_Pos) /*!< 0x00000004 */ 1783 #define DMA_HIFCR_CDMEIF4 DMA_HIFCR_CDMEIF4_Msk 1784 #define DMA_HIFCR_CFEIF4_Pos (0U) 1785 #define DMA_HIFCR_CFEIF4_Msk (0x1UL << DMA_HIFCR_CFEIF4_Pos) /*!< 0x00000001 */ 1786 #define DMA_HIFCR_CFEIF4 DMA_HIFCR_CFEIF4_Msk 1787 1788 /****************** Bit definition for DMA_SxPAR register ********************/ 1789 #define DMA_SxPAR_PA_Pos (0U) 1790 #define DMA_SxPAR_PA_Msk (0xFFFFFFFFUL << DMA_SxPAR_PA_Pos) /*!< 0xFFFFFFFF */ 1791 #define DMA_SxPAR_PA DMA_SxPAR_PA_Msk /*!< Peripheral Address */ 1792 1793 /****************** Bit definition for DMA_SxM0AR register ********************/ 1794 #define DMA_SxM0AR_M0A_Pos (0U) 1795 #define DMA_SxM0AR_M0A_Msk (0xFFFFFFFFUL << DMA_SxM0AR_M0A_Pos) /*!< 0xFFFFFFFF */ 1796 #define DMA_SxM0AR_M0A DMA_SxM0AR_M0A_Msk /*!< Memory Address */ 1797 1798 /****************** Bit definition for DMA_SxM1AR register ********************/ 1799 #define DMA_SxM1AR_M1A_Pos (0U) 1800 #define DMA_SxM1AR_M1A_Msk (0xFFFFFFFFUL << DMA_SxM1AR_M1A_Pos) /*!< 0xFFFFFFFF */ 1801 #define DMA_SxM1AR_M1A DMA_SxM1AR_M1A_Msk /*!< Memory Address */ 1802 1803 1804 /******************************************************************************/ 1805 /* */ 1806 /* External Interrupt/Event Controller */ 1807 /* */ 1808 /******************************************************************************/ 1809 /******************* Bit definition for EXTI_IMR register *******************/ 1810 #define EXTI_IMR_MR0_Pos (0U) 1811 #define EXTI_IMR_MR0_Msk (0x1UL << EXTI_IMR_MR0_Pos) /*!< 0x00000001 */ 1812 #define EXTI_IMR_MR0 EXTI_IMR_MR0_Msk /*!< Interrupt Mask on line 0 */ 1813 #define EXTI_IMR_MR1_Pos (1U) 1814 #define EXTI_IMR_MR1_Msk (0x1UL << EXTI_IMR_MR1_Pos) /*!< 0x00000002 */ 1815 #define EXTI_IMR_MR1 EXTI_IMR_MR1_Msk /*!< Interrupt Mask on line 1 */ 1816 #define EXTI_IMR_MR2_Pos (2U) 1817 #define EXTI_IMR_MR2_Msk (0x1UL << EXTI_IMR_MR2_Pos) /*!< 0x00000004 */ 1818 #define EXTI_IMR_MR2 EXTI_IMR_MR2_Msk /*!< Interrupt Mask on line 2 */ 1819 #define EXTI_IMR_MR3_Pos (3U) 1820 #define EXTI_IMR_MR3_Msk (0x1UL << EXTI_IMR_MR3_Pos) /*!< 0x00000008 */ 1821 #define EXTI_IMR_MR3 EXTI_IMR_MR3_Msk /*!< Interrupt Mask on line 3 */ 1822 #define EXTI_IMR_MR4_Pos (4U) 1823 #define EXTI_IMR_MR4_Msk (0x1UL << EXTI_IMR_MR4_Pos) /*!< 0x00000010 */ 1824 #define EXTI_IMR_MR4 EXTI_IMR_MR4_Msk /*!< Interrupt Mask on line 4 */ 1825 #define EXTI_IMR_MR5_Pos (5U) 1826 #define EXTI_IMR_MR5_Msk (0x1UL << EXTI_IMR_MR5_Pos) /*!< 0x00000020 */ 1827 #define EXTI_IMR_MR5 EXTI_IMR_MR5_Msk /*!< Interrupt Mask on line 5 */ 1828 #define EXTI_IMR_MR6_Pos (6U) 1829 #define EXTI_IMR_MR6_Msk (0x1UL << EXTI_IMR_MR6_Pos) /*!< 0x00000040 */ 1830 #define EXTI_IMR_MR6 EXTI_IMR_MR6_Msk /*!< Interrupt Mask on line 6 */ 1831 #define EXTI_IMR_MR7_Pos (7U) 1832 #define EXTI_IMR_MR7_Msk (0x1UL << EXTI_IMR_MR7_Pos) /*!< 0x00000080 */ 1833 #define EXTI_IMR_MR7 EXTI_IMR_MR7_Msk /*!< Interrupt Mask on line 7 */ 1834 #define EXTI_IMR_MR8_Pos (8U) 1835 #define EXTI_IMR_MR8_Msk (0x1UL << EXTI_IMR_MR8_Pos) /*!< 0x00000100 */ 1836 #define EXTI_IMR_MR8 EXTI_IMR_MR8_Msk /*!< Interrupt Mask on line 8 */ 1837 #define EXTI_IMR_MR9_Pos (9U) 1838 #define EXTI_IMR_MR9_Msk (0x1UL << EXTI_IMR_MR9_Pos) /*!< 0x00000200 */ 1839 #define EXTI_IMR_MR9 EXTI_IMR_MR9_Msk /*!< Interrupt Mask on line 9 */ 1840 #define EXTI_IMR_MR10_Pos (10U) 1841 #define EXTI_IMR_MR10_Msk (0x1UL << EXTI_IMR_MR10_Pos) /*!< 0x00000400 */ 1842 #define EXTI_IMR_MR10 EXTI_IMR_MR10_Msk /*!< Interrupt Mask on line 10 */ 1843 #define EXTI_IMR_MR11_Pos (11U) 1844 #define EXTI_IMR_MR11_Msk (0x1UL << EXTI_IMR_MR11_Pos) /*!< 0x00000800 */ 1845 #define EXTI_IMR_MR11 EXTI_IMR_MR11_Msk /*!< Interrupt Mask on line 11 */ 1846 #define EXTI_IMR_MR12_Pos (12U) 1847 #define EXTI_IMR_MR12_Msk (0x1UL << EXTI_IMR_MR12_Pos) /*!< 0x00001000 */ 1848 #define EXTI_IMR_MR12 EXTI_IMR_MR12_Msk /*!< Interrupt Mask on line 12 */ 1849 #define EXTI_IMR_MR13_Pos (13U) 1850 #define EXTI_IMR_MR13_Msk (0x1UL << EXTI_IMR_MR13_Pos) /*!< 0x00002000 */ 1851 #define EXTI_IMR_MR13 EXTI_IMR_MR13_Msk /*!< Interrupt Mask on line 13 */ 1852 #define EXTI_IMR_MR14_Pos (14U) 1853 #define EXTI_IMR_MR14_Msk (0x1UL << EXTI_IMR_MR14_Pos) /*!< 0x00004000 */ 1854 #define EXTI_IMR_MR14 EXTI_IMR_MR14_Msk /*!< Interrupt Mask on line 14 */ 1855 #define EXTI_IMR_MR15_Pos (15U) 1856 #define EXTI_IMR_MR15_Msk (0x1UL << EXTI_IMR_MR15_Pos) /*!< 0x00008000 */ 1857 #define EXTI_IMR_MR15 EXTI_IMR_MR15_Msk /*!< Interrupt Mask on line 15 */ 1858 #define EXTI_IMR_MR16_Pos (16U) 1859 #define EXTI_IMR_MR16_Msk (0x1UL << EXTI_IMR_MR16_Pos) /*!< 0x00010000 */ 1860 #define EXTI_IMR_MR16 EXTI_IMR_MR16_Msk /*!< Interrupt Mask on line 16 */ 1861 #define EXTI_IMR_MR17_Pos (17U) 1862 #define EXTI_IMR_MR17_Msk (0x1UL << EXTI_IMR_MR17_Pos) /*!< 0x00020000 */ 1863 #define EXTI_IMR_MR17 EXTI_IMR_MR17_Msk /*!< Interrupt Mask on line 17 */ 1864 #define EXTI_IMR_MR18_Pos (18U) 1865 #define EXTI_IMR_MR18_Msk (0x1UL << EXTI_IMR_MR18_Pos) /*!< 0x00040000 */ 1866 #define EXTI_IMR_MR18 EXTI_IMR_MR18_Msk /*!< Interrupt Mask on line 18 */ 1867 #define EXTI_IMR_MR19_Pos (19U) 1868 #define EXTI_IMR_MR19_Msk (0x1UL << EXTI_IMR_MR19_Pos) /*!< 0x00080000 */ 1869 #define EXTI_IMR_MR19 EXTI_IMR_MR19_Msk /*!< Interrupt Mask on line 19 */ 1870 #define EXTI_IMR_MR20_Pos (20U) 1871 #define EXTI_IMR_MR20_Msk (0x1UL << EXTI_IMR_MR20_Pos) /*!< 0x00100000 */ 1872 #define EXTI_IMR_MR20 EXTI_IMR_MR20_Msk /*!< Interrupt Mask on line 20 */ 1873 #define EXTI_IMR_MR21_Pos (21U) 1874 #define EXTI_IMR_MR21_Msk (0x1UL << EXTI_IMR_MR21_Pos) /*!< 0x00200000 */ 1875 #define EXTI_IMR_MR21 EXTI_IMR_MR21_Msk /*!< Interrupt Mask on line 21 */ 1876 #define EXTI_IMR_MR22_Pos (22U) 1877 #define EXTI_IMR_MR22_Msk (0x1UL << EXTI_IMR_MR22_Pos) /*!< 0x00400000 */ 1878 #define EXTI_IMR_MR22 EXTI_IMR_MR22_Msk /*!< Interrupt Mask on line 22 */ 1879 1880 /* Reference Defines */ 1881 #define EXTI_IMR_IM0 EXTI_IMR_MR0 1882 #define EXTI_IMR_IM1 EXTI_IMR_MR1 1883 #define EXTI_IMR_IM2 EXTI_IMR_MR2 1884 #define EXTI_IMR_IM3 EXTI_IMR_MR3 1885 #define EXTI_IMR_IM4 EXTI_IMR_MR4 1886 #define EXTI_IMR_IM5 EXTI_IMR_MR5 1887 #define EXTI_IMR_IM6 EXTI_IMR_MR6 1888 #define EXTI_IMR_IM7 EXTI_IMR_MR7 1889 #define EXTI_IMR_IM8 EXTI_IMR_MR8 1890 #define EXTI_IMR_IM9 EXTI_IMR_MR9 1891 #define EXTI_IMR_IM10 EXTI_IMR_MR10 1892 #define EXTI_IMR_IM11 EXTI_IMR_MR11 1893 #define EXTI_IMR_IM12 EXTI_IMR_MR12 1894 #define EXTI_IMR_IM13 EXTI_IMR_MR13 1895 #define EXTI_IMR_IM14 EXTI_IMR_MR14 1896 #define EXTI_IMR_IM15 EXTI_IMR_MR15 1897 #define EXTI_IMR_IM16 EXTI_IMR_MR16 1898 #define EXTI_IMR_IM17 EXTI_IMR_MR17 1899 #define EXTI_IMR_IM18 EXTI_IMR_MR18 1900 #define EXTI_IMR_IM19 EXTI_IMR_MR19 1901 #define EXTI_IMR_IM20 EXTI_IMR_MR20 1902 #define EXTI_IMR_IM21 EXTI_IMR_MR21 1903 #define EXTI_IMR_IM22 EXTI_IMR_MR22 1904 #define EXTI_IMR_IM_Pos (0U) 1905 #define EXTI_IMR_IM_Msk (0x7FFFFFUL << EXTI_IMR_IM_Pos) /*!< 0x007FFFFF */ 1906 #define EXTI_IMR_IM EXTI_IMR_IM_Msk /*!< Interrupt Mask All */ 1907 1908 /******************* Bit definition for EXTI_EMR register *******************/ 1909 #define EXTI_EMR_MR0_Pos (0U) 1910 #define EXTI_EMR_MR0_Msk (0x1UL << EXTI_EMR_MR0_Pos) /*!< 0x00000001 */ 1911 #define EXTI_EMR_MR0 EXTI_EMR_MR0_Msk /*!< Event Mask on line 0 */ 1912 #define EXTI_EMR_MR1_Pos (1U) 1913 #define EXTI_EMR_MR1_Msk (0x1UL << EXTI_EMR_MR1_Pos) /*!< 0x00000002 */ 1914 #define EXTI_EMR_MR1 EXTI_EMR_MR1_Msk /*!< Event Mask on line 1 */ 1915 #define EXTI_EMR_MR2_Pos (2U) 1916 #define EXTI_EMR_MR2_Msk (0x1UL << EXTI_EMR_MR2_Pos) /*!< 0x00000004 */ 1917 #define EXTI_EMR_MR2 EXTI_EMR_MR2_Msk /*!< Event Mask on line 2 */ 1918 #define EXTI_EMR_MR3_Pos (3U) 1919 #define EXTI_EMR_MR3_Msk (0x1UL << EXTI_EMR_MR3_Pos) /*!< 0x00000008 */ 1920 #define EXTI_EMR_MR3 EXTI_EMR_MR3_Msk /*!< Event Mask on line 3 */ 1921 #define EXTI_EMR_MR4_Pos (4U) 1922 #define EXTI_EMR_MR4_Msk (0x1UL << EXTI_EMR_MR4_Pos) /*!< 0x00000010 */ 1923 #define EXTI_EMR_MR4 EXTI_EMR_MR4_Msk /*!< Event Mask on line 4 */ 1924 #define EXTI_EMR_MR5_Pos (5U) 1925 #define EXTI_EMR_MR5_Msk (0x1UL << EXTI_EMR_MR5_Pos) /*!< 0x00000020 */ 1926 #define EXTI_EMR_MR5 EXTI_EMR_MR5_Msk /*!< Event Mask on line 5 */ 1927 #define EXTI_EMR_MR6_Pos (6U) 1928 #define EXTI_EMR_MR6_Msk (0x1UL << EXTI_EMR_MR6_Pos) /*!< 0x00000040 */ 1929 #define EXTI_EMR_MR6 EXTI_EMR_MR6_Msk /*!< Event Mask on line 6 */ 1930 #define EXTI_EMR_MR7_Pos (7U) 1931 #define EXTI_EMR_MR7_Msk (0x1UL << EXTI_EMR_MR7_Pos) /*!< 0x00000080 */ 1932 #define EXTI_EMR_MR7 EXTI_EMR_MR7_Msk /*!< Event Mask on line 7 */ 1933 #define EXTI_EMR_MR8_Pos (8U) 1934 #define EXTI_EMR_MR8_Msk (0x1UL << EXTI_EMR_MR8_Pos) /*!< 0x00000100 */ 1935 #define EXTI_EMR_MR8 EXTI_EMR_MR8_Msk /*!< Event Mask on line 8 */ 1936 #define EXTI_EMR_MR9_Pos (9U) 1937 #define EXTI_EMR_MR9_Msk (0x1UL << EXTI_EMR_MR9_Pos) /*!< 0x00000200 */ 1938 #define EXTI_EMR_MR9 EXTI_EMR_MR9_Msk /*!< Event Mask on line 9 */ 1939 #define EXTI_EMR_MR10_Pos (10U) 1940 #define EXTI_EMR_MR10_Msk (0x1UL << EXTI_EMR_MR10_Pos) /*!< 0x00000400 */ 1941 #define EXTI_EMR_MR10 EXTI_EMR_MR10_Msk /*!< Event Mask on line 10 */ 1942 #define EXTI_EMR_MR11_Pos (11U) 1943 #define EXTI_EMR_MR11_Msk (0x1UL << EXTI_EMR_MR11_Pos) /*!< 0x00000800 */ 1944 #define EXTI_EMR_MR11 EXTI_EMR_MR11_Msk /*!< Event Mask on line 11 */ 1945 #define EXTI_EMR_MR12_Pos (12U) 1946 #define EXTI_EMR_MR12_Msk (0x1UL << EXTI_EMR_MR12_Pos) /*!< 0x00001000 */ 1947 #define EXTI_EMR_MR12 EXTI_EMR_MR12_Msk /*!< Event Mask on line 12 */ 1948 #define EXTI_EMR_MR13_Pos (13U) 1949 #define EXTI_EMR_MR13_Msk (0x1UL << EXTI_EMR_MR13_Pos) /*!< 0x00002000 */ 1950 #define EXTI_EMR_MR13 EXTI_EMR_MR13_Msk /*!< Event Mask on line 13 */ 1951 #define EXTI_EMR_MR14_Pos (14U) 1952 #define EXTI_EMR_MR14_Msk (0x1UL << EXTI_EMR_MR14_Pos) /*!< 0x00004000 */ 1953 #define EXTI_EMR_MR14 EXTI_EMR_MR14_Msk /*!< Event Mask on line 14 */ 1954 #define EXTI_EMR_MR15_Pos (15U) 1955 #define EXTI_EMR_MR15_Msk (0x1UL << EXTI_EMR_MR15_Pos) /*!< 0x00008000 */ 1956 #define EXTI_EMR_MR15 EXTI_EMR_MR15_Msk /*!< Event Mask on line 15 */ 1957 #define EXTI_EMR_MR16_Pos (16U) 1958 #define EXTI_EMR_MR16_Msk (0x1UL << EXTI_EMR_MR16_Pos) /*!< 0x00010000 */ 1959 #define EXTI_EMR_MR16 EXTI_EMR_MR16_Msk /*!< Event Mask on line 16 */ 1960 #define EXTI_EMR_MR17_Pos (17U) 1961 #define EXTI_EMR_MR17_Msk (0x1UL << EXTI_EMR_MR17_Pos) /*!< 0x00020000 */ 1962 #define EXTI_EMR_MR17 EXTI_EMR_MR17_Msk /*!< Event Mask on line 17 */ 1963 #define EXTI_EMR_MR18_Pos (18U) 1964 #define EXTI_EMR_MR18_Msk (0x1UL << EXTI_EMR_MR18_Pos) /*!< 0x00040000 */ 1965 #define EXTI_EMR_MR18 EXTI_EMR_MR18_Msk /*!< Event Mask on line 18 */ 1966 #define EXTI_EMR_MR19_Pos (19U) 1967 #define EXTI_EMR_MR19_Msk (0x1UL << EXTI_EMR_MR19_Pos) /*!< 0x00080000 */ 1968 #define EXTI_EMR_MR19 EXTI_EMR_MR19_Msk /*!< Event Mask on line 19 */ 1969 #define EXTI_EMR_MR20_Pos (20U) 1970 #define EXTI_EMR_MR20_Msk (0x1UL << EXTI_EMR_MR20_Pos) /*!< 0x00100000 */ 1971 #define EXTI_EMR_MR20 EXTI_EMR_MR20_Msk /*!< Event Mask on line 20 */ 1972 #define EXTI_EMR_MR21_Pos (21U) 1973 #define EXTI_EMR_MR21_Msk (0x1UL << EXTI_EMR_MR21_Pos) /*!< 0x00200000 */ 1974 #define EXTI_EMR_MR21 EXTI_EMR_MR21_Msk /*!< Event Mask on line 21 */ 1975 #define EXTI_EMR_MR22_Pos (22U) 1976 #define EXTI_EMR_MR22_Msk (0x1UL << EXTI_EMR_MR22_Pos) /*!< 0x00400000 */ 1977 #define EXTI_EMR_MR22 EXTI_EMR_MR22_Msk /*!< Event Mask on line 22 */ 1978 1979 /* Reference Defines */ 1980 #define EXTI_EMR_EM0 EXTI_EMR_MR0 1981 #define EXTI_EMR_EM1 EXTI_EMR_MR1 1982 #define EXTI_EMR_EM2 EXTI_EMR_MR2 1983 #define EXTI_EMR_EM3 EXTI_EMR_MR3 1984 #define EXTI_EMR_EM4 EXTI_EMR_MR4 1985 #define EXTI_EMR_EM5 EXTI_EMR_MR5 1986 #define EXTI_EMR_EM6 EXTI_EMR_MR6 1987 #define EXTI_EMR_EM7 EXTI_EMR_MR7 1988 #define EXTI_EMR_EM8 EXTI_EMR_MR8 1989 #define EXTI_EMR_EM9 EXTI_EMR_MR9 1990 #define EXTI_EMR_EM10 EXTI_EMR_MR10 1991 #define EXTI_EMR_EM11 EXTI_EMR_MR11 1992 #define EXTI_EMR_EM12 EXTI_EMR_MR12 1993 #define EXTI_EMR_EM13 EXTI_EMR_MR13 1994 #define EXTI_EMR_EM14 EXTI_EMR_MR14 1995 #define EXTI_EMR_EM15 EXTI_EMR_MR15 1996 #define EXTI_EMR_EM16 EXTI_EMR_MR16 1997 #define EXTI_EMR_EM17 EXTI_EMR_MR17 1998 #define EXTI_EMR_EM18 EXTI_EMR_MR18 1999 #define EXTI_EMR_EM19 EXTI_EMR_MR19 2000 #define EXTI_EMR_EM20 EXTI_EMR_MR20 2001 #define EXTI_EMR_EM21 EXTI_EMR_MR21 2002 #define EXTI_EMR_EM22 EXTI_EMR_MR22 2003 2004 /****************** Bit definition for EXTI_RTSR register *******************/ 2005 #define EXTI_RTSR_TR0_Pos (0U) 2006 #define EXTI_RTSR_TR0_Msk (0x1UL << EXTI_RTSR_TR0_Pos) /*!< 0x00000001 */ 2007 #define EXTI_RTSR_TR0 EXTI_RTSR_TR0_Msk /*!< Rising trigger event configuration bit of line 0 */ 2008 #define EXTI_RTSR_TR1_Pos (1U) 2009 #define EXTI_RTSR_TR1_Msk (0x1UL << EXTI_RTSR_TR1_Pos) /*!< 0x00000002 */ 2010 #define EXTI_RTSR_TR1 EXTI_RTSR_TR1_Msk /*!< Rising trigger event configuration bit of line 1 */ 2011 #define EXTI_RTSR_TR2_Pos (2U) 2012 #define EXTI_RTSR_TR2_Msk (0x1UL << EXTI_RTSR_TR2_Pos) /*!< 0x00000004 */ 2013 #define EXTI_RTSR_TR2 EXTI_RTSR_TR2_Msk /*!< Rising trigger event configuration bit of line 2 */ 2014 #define EXTI_RTSR_TR3_Pos (3U) 2015 #define EXTI_RTSR_TR3_Msk (0x1UL << EXTI_RTSR_TR3_Pos) /*!< 0x00000008 */ 2016 #define EXTI_RTSR_TR3 EXTI_RTSR_TR3_Msk /*!< Rising trigger event configuration bit of line 3 */ 2017 #define EXTI_RTSR_TR4_Pos (4U) 2018 #define EXTI_RTSR_TR4_Msk (0x1UL << EXTI_RTSR_TR4_Pos) /*!< 0x00000010 */ 2019 #define EXTI_RTSR_TR4 EXTI_RTSR_TR4_Msk /*!< Rising trigger event configuration bit of line 4 */ 2020 #define EXTI_RTSR_TR5_Pos (5U) 2021 #define EXTI_RTSR_TR5_Msk (0x1UL << EXTI_RTSR_TR5_Pos) /*!< 0x00000020 */ 2022 #define EXTI_RTSR_TR5 EXTI_RTSR_TR5_Msk /*!< Rising trigger event configuration bit of line 5 */ 2023 #define EXTI_RTSR_TR6_Pos (6U) 2024 #define EXTI_RTSR_TR6_Msk (0x1UL << EXTI_RTSR_TR6_Pos) /*!< 0x00000040 */ 2025 #define EXTI_RTSR_TR6 EXTI_RTSR_TR6_Msk /*!< Rising trigger event configuration bit of line 6 */ 2026 #define EXTI_RTSR_TR7_Pos (7U) 2027 #define EXTI_RTSR_TR7_Msk (0x1UL << EXTI_RTSR_TR7_Pos) /*!< 0x00000080 */ 2028 #define EXTI_RTSR_TR7 EXTI_RTSR_TR7_Msk /*!< Rising trigger event configuration bit of line 7 */ 2029 #define EXTI_RTSR_TR8_Pos (8U) 2030 #define EXTI_RTSR_TR8_Msk (0x1UL << EXTI_RTSR_TR8_Pos) /*!< 0x00000100 */ 2031 #define EXTI_RTSR_TR8 EXTI_RTSR_TR8_Msk /*!< Rising trigger event configuration bit of line 8 */ 2032 #define EXTI_RTSR_TR9_Pos (9U) 2033 #define EXTI_RTSR_TR9_Msk (0x1UL << EXTI_RTSR_TR9_Pos) /*!< 0x00000200 */ 2034 #define EXTI_RTSR_TR9 EXTI_RTSR_TR9_Msk /*!< Rising trigger event configuration bit of line 9 */ 2035 #define EXTI_RTSR_TR10_Pos (10U) 2036 #define EXTI_RTSR_TR10_Msk (0x1UL << EXTI_RTSR_TR10_Pos) /*!< 0x00000400 */ 2037 #define EXTI_RTSR_TR10 EXTI_RTSR_TR10_Msk /*!< Rising trigger event configuration bit of line 10 */ 2038 #define EXTI_RTSR_TR11_Pos (11U) 2039 #define EXTI_RTSR_TR11_Msk (0x1UL << EXTI_RTSR_TR11_Pos) /*!< 0x00000800 */ 2040 #define EXTI_RTSR_TR11 EXTI_RTSR_TR11_Msk /*!< Rising trigger event configuration bit of line 11 */ 2041 #define EXTI_RTSR_TR12_Pos (12U) 2042 #define EXTI_RTSR_TR12_Msk (0x1UL << EXTI_RTSR_TR12_Pos) /*!< 0x00001000 */ 2043 #define EXTI_RTSR_TR12 EXTI_RTSR_TR12_Msk /*!< Rising trigger event configuration bit of line 12 */ 2044 #define EXTI_RTSR_TR13_Pos (13U) 2045 #define EXTI_RTSR_TR13_Msk (0x1UL << EXTI_RTSR_TR13_Pos) /*!< 0x00002000 */ 2046 #define EXTI_RTSR_TR13 EXTI_RTSR_TR13_Msk /*!< Rising trigger event configuration bit of line 13 */ 2047 #define EXTI_RTSR_TR14_Pos (14U) 2048 #define EXTI_RTSR_TR14_Msk (0x1UL << EXTI_RTSR_TR14_Pos) /*!< 0x00004000 */ 2049 #define EXTI_RTSR_TR14 EXTI_RTSR_TR14_Msk /*!< Rising trigger event configuration bit of line 14 */ 2050 #define EXTI_RTSR_TR15_Pos (15U) 2051 #define EXTI_RTSR_TR15_Msk (0x1UL << EXTI_RTSR_TR15_Pos) /*!< 0x00008000 */ 2052 #define EXTI_RTSR_TR15 EXTI_RTSR_TR15_Msk /*!< Rising trigger event configuration bit of line 15 */ 2053 #define EXTI_RTSR_TR16_Pos (16U) 2054 #define EXTI_RTSR_TR16_Msk (0x1UL << EXTI_RTSR_TR16_Pos) /*!< 0x00010000 */ 2055 #define EXTI_RTSR_TR16 EXTI_RTSR_TR16_Msk /*!< Rising trigger event configuration bit of line 16 */ 2056 #define EXTI_RTSR_TR17_Pos (17U) 2057 #define EXTI_RTSR_TR17_Msk (0x1UL << EXTI_RTSR_TR17_Pos) /*!< 0x00020000 */ 2058 #define EXTI_RTSR_TR17 EXTI_RTSR_TR17_Msk /*!< Rising trigger event configuration bit of line 17 */ 2059 #define EXTI_RTSR_TR18_Pos (18U) 2060 #define EXTI_RTSR_TR18_Msk (0x1UL << EXTI_RTSR_TR18_Pos) /*!< 0x00040000 */ 2061 #define EXTI_RTSR_TR18 EXTI_RTSR_TR18_Msk /*!< Rising trigger event configuration bit of line 18 */ 2062 #define EXTI_RTSR_TR19_Pos (19U) 2063 #define EXTI_RTSR_TR19_Msk (0x1UL << EXTI_RTSR_TR19_Pos) /*!< 0x00080000 */ 2064 #define EXTI_RTSR_TR19 EXTI_RTSR_TR19_Msk /*!< Rising trigger event configuration bit of line 19 */ 2065 #define EXTI_RTSR_TR20_Pos (20U) 2066 #define EXTI_RTSR_TR20_Msk (0x1UL << EXTI_RTSR_TR20_Pos) /*!< 0x00100000 */ 2067 #define EXTI_RTSR_TR20 EXTI_RTSR_TR20_Msk /*!< Rising trigger event configuration bit of line 20 */ 2068 #define EXTI_RTSR_TR21_Pos (21U) 2069 #define EXTI_RTSR_TR21_Msk (0x1UL << EXTI_RTSR_TR21_Pos) /*!< 0x00200000 */ 2070 #define EXTI_RTSR_TR21 EXTI_RTSR_TR21_Msk /*!< Rising trigger event configuration bit of line 21 */ 2071 #define EXTI_RTSR_TR22_Pos (22U) 2072 #define EXTI_RTSR_TR22_Msk (0x1UL << EXTI_RTSR_TR22_Pos) /*!< 0x00400000 */ 2073 #define EXTI_RTSR_TR22 EXTI_RTSR_TR22_Msk /*!< Rising trigger event configuration bit of line 22 */ 2074 2075 /****************** Bit definition for EXTI_FTSR register *******************/ 2076 #define EXTI_FTSR_TR0_Pos (0U) 2077 #define EXTI_FTSR_TR0_Msk (0x1UL << EXTI_FTSR_TR0_Pos) /*!< 0x00000001 */ 2078 #define EXTI_FTSR_TR0 EXTI_FTSR_TR0_Msk /*!< Falling trigger event configuration bit of line 0 */ 2079 #define EXTI_FTSR_TR1_Pos (1U) 2080 #define EXTI_FTSR_TR1_Msk (0x1UL << EXTI_FTSR_TR1_Pos) /*!< 0x00000002 */ 2081 #define EXTI_FTSR_TR1 EXTI_FTSR_TR1_Msk /*!< Falling trigger event configuration bit of line 1 */ 2082 #define EXTI_FTSR_TR2_Pos (2U) 2083 #define EXTI_FTSR_TR2_Msk (0x1UL << EXTI_FTSR_TR2_Pos) /*!< 0x00000004 */ 2084 #define EXTI_FTSR_TR2 EXTI_FTSR_TR2_Msk /*!< Falling trigger event configuration bit of line 2 */ 2085 #define EXTI_FTSR_TR3_Pos (3U) 2086 #define EXTI_FTSR_TR3_Msk (0x1UL << EXTI_FTSR_TR3_Pos) /*!< 0x00000008 */ 2087 #define EXTI_FTSR_TR3 EXTI_FTSR_TR3_Msk /*!< Falling trigger event configuration bit of line 3 */ 2088 #define EXTI_FTSR_TR4_Pos (4U) 2089 #define EXTI_FTSR_TR4_Msk (0x1UL << EXTI_FTSR_TR4_Pos) /*!< 0x00000010 */ 2090 #define EXTI_FTSR_TR4 EXTI_FTSR_TR4_Msk /*!< Falling trigger event configuration bit of line 4 */ 2091 #define EXTI_FTSR_TR5_Pos (5U) 2092 #define EXTI_FTSR_TR5_Msk (0x1UL << EXTI_FTSR_TR5_Pos) /*!< 0x00000020 */ 2093 #define EXTI_FTSR_TR5 EXTI_FTSR_TR5_Msk /*!< Falling trigger event configuration bit of line 5 */ 2094 #define EXTI_FTSR_TR6_Pos (6U) 2095 #define EXTI_FTSR_TR6_Msk (0x1UL << EXTI_FTSR_TR6_Pos) /*!< 0x00000040 */ 2096 #define EXTI_FTSR_TR6 EXTI_FTSR_TR6_Msk /*!< Falling trigger event configuration bit of line 6 */ 2097 #define EXTI_FTSR_TR7_Pos (7U) 2098 #define EXTI_FTSR_TR7_Msk (0x1UL << EXTI_FTSR_TR7_Pos) /*!< 0x00000080 */ 2099 #define EXTI_FTSR_TR7 EXTI_FTSR_TR7_Msk /*!< Falling trigger event configuration bit of line 7 */ 2100 #define EXTI_FTSR_TR8_Pos (8U) 2101 #define EXTI_FTSR_TR8_Msk (0x1UL << EXTI_FTSR_TR8_Pos) /*!< 0x00000100 */ 2102 #define EXTI_FTSR_TR8 EXTI_FTSR_TR8_Msk /*!< Falling trigger event configuration bit of line 8 */ 2103 #define EXTI_FTSR_TR9_Pos (9U) 2104 #define EXTI_FTSR_TR9_Msk (0x1UL << EXTI_FTSR_TR9_Pos) /*!< 0x00000200 */ 2105 #define EXTI_FTSR_TR9 EXTI_FTSR_TR9_Msk /*!< Falling trigger event configuration bit of line 9 */ 2106 #define EXTI_FTSR_TR10_Pos (10U) 2107 #define EXTI_FTSR_TR10_Msk (0x1UL << EXTI_FTSR_TR10_Pos) /*!< 0x00000400 */ 2108 #define EXTI_FTSR_TR10 EXTI_FTSR_TR10_Msk /*!< Falling trigger event configuration bit of line 10 */ 2109 #define EXTI_FTSR_TR11_Pos (11U) 2110 #define EXTI_FTSR_TR11_Msk (0x1UL << EXTI_FTSR_TR11_Pos) /*!< 0x00000800 */ 2111 #define EXTI_FTSR_TR11 EXTI_FTSR_TR11_Msk /*!< Falling trigger event configuration bit of line 11 */ 2112 #define EXTI_FTSR_TR12_Pos (12U) 2113 #define EXTI_FTSR_TR12_Msk (0x1UL << EXTI_FTSR_TR12_Pos) /*!< 0x00001000 */ 2114 #define EXTI_FTSR_TR12 EXTI_FTSR_TR12_Msk /*!< Falling trigger event configuration bit of line 12 */ 2115 #define EXTI_FTSR_TR13_Pos (13U) 2116 #define EXTI_FTSR_TR13_Msk (0x1UL << EXTI_FTSR_TR13_Pos) /*!< 0x00002000 */ 2117 #define EXTI_FTSR_TR13 EXTI_FTSR_TR13_Msk /*!< Falling trigger event configuration bit of line 13 */ 2118 #define EXTI_FTSR_TR14_Pos (14U) 2119 #define EXTI_FTSR_TR14_Msk (0x1UL << EXTI_FTSR_TR14_Pos) /*!< 0x00004000 */ 2120 #define EXTI_FTSR_TR14 EXTI_FTSR_TR14_Msk /*!< Falling trigger event configuration bit of line 14 */ 2121 #define EXTI_FTSR_TR15_Pos (15U) 2122 #define EXTI_FTSR_TR15_Msk (0x1UL << EXTI_FTSR_TR15_Pos) /*!< 0x00008000 */ 2123 #define EXTI_FTSR_TR15 EXTI_FTSR_TR15_Msk /*!< Falling trigger event configuration bit of line 15 */ 2124 #define EXTI_FTSR_TR16_Pos (16U) 2125 #define EXTI_FTSR_TR16_Msk (0x1UL << EXTI_FTSR_TR16_Pos) /*!< 0x00010000 */ 2126 #define EXTI_FTSR_TR16 EXTI_FTSR_TR16_Msk /*!< Falling trigger event configuration bit of line 16 */ 2127 #define EXTI_FTSR_TR17_Pos (17U) 2128 #define EXTI_FTSR_TR17_Msk (0x1UL << EXTI_FTSR_TR17_Pos) /*!< 0x00020000 */ 2129 #define EXTI_FTSR_TR17 EXTI_FTSR_TR17_Msk /*!< Falling trigger event configuration bit of line 17 */ 2130 #define EXTI_FTSR_TR18_Pos (18U) 2131 #define EXTI_FTSR_TR18_Msk (0x1UL << EXTI_FTSR_TR18_Pos) /*!< 0x00040000 */ 2132 #define EXTI_FTSR_TR18 EXTI_FTSR_TR18_Msk /*!< Falling trigger event configuration bit of line 18 */ 2133 #define EXTI_FTSR_TR19_Pos (19U) 2134 #define EXTI_FTSR_TR19_Msk (0x1UL << EXTI_FTSR_TR19_Pos) /*!< 0x00080000 */ 2135 #define EXTI_FTSR_TR19 EXTI_FTSR_TR19_Msk /*!< Falling trigger event configuration bit of line 19 */ 2136 #define EXTI_FTSR_TR20_Pos (20U) 2137 #define EXTI_FTSR_TR20_Msk (0x1UL << EXTI_FTSR_TR20_Pos) /*!< 0x00100000 */ 2138 #define EXTI_FTSR_TR20 EXTI_FTSR_TR20_Msk /*!< Falling trigger event configuration bit of line 20 */ 2139 #define EXTI_FTSR_TR21_Pos (21U) 2140 #define EXTI_FTSR_TR21_Msk (0x1UL << EXTI_FTSR_TR21_Pos) /*!< 0x00200000 */ 2141 #define EXTI_FTSR_TR21 EXTI_FTSR_TR21_Msk /*!< Falling trigger event configuration bit of line 21 */ 2142 #define EXTI_FTSR_TR22_Pos (22U) 2143 #define EXTI_FTSR_TR22_Msk (0x1UL << EXTI_FTSR_TR22_Pos) /*!< 0x00400000 */ 2144 #define EXTI_FTSR_TR22 EXTI_FTSR_TR22_Msk /*!< Falling trigger event configuration bit of line 22 */ 2145 2146 /****************** Bit definition for EXTI_SWIER register ******************/ 2147 #define EXTI_SWIER_SWIER0_Pos (0U) 2148 #define EXTI_SWIER_SWIER0_Msk (0x1UL << EXTI_SWIER_SWIER0_Pos) /*!< 0x00000001 */ 2149 #define EXTI_SWIER_SWIER0 EXTI_SWIER_SWIER0_Msk /*!< Software Interrupt on line 0 */ 2150 #define EXTI_SWIER_SWIER1_Pos (1U) 2151 #define EXTI_SWIER_SWIER1_Msk (0x1UL << EXTI_SWIER_SWIER1_Pos) /*!< 0x00000002 */ 2152 #define EXTI_SWIER_SWIER1 EXTI_SWIER_SWIER1_Msk /*!< Software Interrupt on line 1 */ 2153 #define EXTI_SWIER_SWIER2_Pos (2U) 2154 #define EXTI_SWIER_SWIER2_Msk (0x1UL << EXTI_SWIER_SWIER2_Pos) /*!< 0x00000004 */ 2155 #define EXTI_SWIER_SWIER2 EXTI_SWIER_SWIER2_Msk /*!< Software Interrupt on line 2 */ 2156 #define EXTI_SWIER_SWIER3_Pos (3U) 2157 #define EXTI_SWIER_SWIER3_Msk (0x1UL << EXTI_SWIER_SWIER3_Pos) /*!< 0x00000008 */ 2158 #define EXTI_SWIER_SWIER3 EXTI_SWIER_SWIER3_Msk /*!< Software Interrupt on line 3 */ 2159 #define EXTI_SWIER_SWIER4_Pos (4U) 2160 #define EXTI_SWIER_SWIER4_Msk (0x1UL << EXTI_SWIER_SWIER4_Pos) /*!< 0x00000010 */ 2161 #define EXTI_SWIER_SWIER4 EXTI_SWIER_SWIER4_Msk /*!< Software Interrupt on line 4 */ 2162 #define EXTI_SWIER_SWIER5_Pos (5U) 2163 #define EXTI_SWIER_SWIER5_Msk (0x1UL << EXTI_SWIER_SWIER5_Pos) /*!< 0x00000020 */ 2164 #define EXTI_SWIER_SWIER5 EXTI_SWIER_SWIER5_Msk /*!< Software Interrupt on line 5 */ 2165 #define EXTI_SWIER_SWIER6_Pos (6U) 2166 #define EXTI_SWIER_SWIER6_Msk (0x1UL << EXTI_SWIER_SWIER6_Pos) /*!< 0x00000040 */ 2167 #define EXTI_SWIER_SWIER6 EXTI_SWIER_SWIER6_Msk /*!< Software Interrupt on line 6 */ 2168 #define EXTI_SWIER_SWIER7_Pos (7U) 2169 #define EXTI_SWIER_SWIER7_Msk (0x1UL << EXTI_SWIER_SWIER7_Pos) /*!< 0x00000080 */ 2170 #define EXTI_SWIER_SWIER7 EXTI_SWIER_SWIER7_Msk /*!< Software Interrupt on line 7 */ 2171 #define EXTI_SWIER_SWIER8_Pos (8U) 2172 #define EXTI_SWIER_SWIER8_Msk (0x1UL << EXTI_SWIER_SWIER8_Pos) /*!< 0x00000100 */ 2173 #define EXTI_SWIER_SWIER8 EXTI_SWIER_SWIER8_Msk /*!< Software Interrupt on line 8 */ 2174 #define EXTI_SWIER_SWIER9_Pos (9U) 2175 #define EXTI_SWIER_SWIER9_Msk (0x1UL << EXTI_SWIER_SWIER9_Pos) /*!< 0x00000200 */ 2176 #define EXTI_SWIER_SWIER9 EXTI_SWIER_SWIER9_Msk /*!< Software Interrupt on line 9 */ 2177 #define EXTI_SWIER_SWIER10_Pos (10U) 2178 #define EXTI_SWIER_SWIER10_Msk (0x1UL << EXTI_SWIER_SWIER10_Pos) /*!< 0x00000400 */ 2179 #define EXTI_SWIER_SWIER10 EXTI_SWIER_SWIER10_Msk /*!< Software Interrupt on line 10 */ 2180 #define EXTI_SWIER_SWIER11_Pos (11U) 2181 #define EXTI_SWIER_SWIER11_Msk (0x1UL << EXTI_SWIER_SWIER11_Pos) /*!< 0x00000800 */ 2182 #define EXTI_SWIER_SWIER11 EXTI_SWIER_SWIER11_Msk /*!< Software Interrupt on line 11 */ 2183 #define EXTI_SWIER_SWIER12_Pos (12U) 2184 #define EXTI_SWIER_SWIER12_Msk (0x1UL << EXTI_SWIER_SWIER12_Pos) /*!< 0x00001000 */ 2185 #define EXTI_SWIER_SWIER12 EXTI_SWIER_SWIER12_Msk /*!< Software Interrupt on line 12 */ 2186 #define EXTI_SWIER_SWIER13_Pos (13U) 2187 #define EXTI_SWIER_SWIER13_Msk (0x1UL << EXTI_SWIER_SWIER13_Pos) /*!< 0x00002000 */ 2188 #define EXTI_SWIER_SWIER13 EXTI_SWIER_SWIER13_Msk /*!< Software Interrupt on line 13 */ 2189 #define EXTI_SWIER_SWIER14_Pos (14U) 2190 #define EXTI_SWIER_SWIER14_Msk (0x1UL << EXTI_SWIER_SWIER14_Pos) /*!< 0x00004000 */ 2191 #define EXTI_SWIER_SWIER14 EXTI_SWIER_SWIER14_Msk /*!< Software Interrupt on line 14 */ 2192 #define EXTI_SWIER_SWIER15_Pos (15U) 2193 #define EXTI_SWIER_SWIER15_Msk (0x1UL << EXTI_SWIER_SWIER15_Pos) /*!< 0x00008000 */ 2194 #define EXTI_SWIER_SWIER15 EXTI_SWIER_SWIER15_Msk /*!< Software Interrupt on line 15 */ 2195 #define EXTI_SWIER_SWIER16_Pos (16U) 2196 #define EXTI_SWIER_SWIER16_Msk (0x1UL << EXTI_SWIER_SWIER16_Pos) /*!< 0x00010000 */ 2197 #define EXTI_SWIER_SWIER16 EXTI_SWIER_SWIER16_Msk /*!< Software Interrupt on line 16 */ 2198 #define EXTI_SWIER_SWIER17_Pos (17U) 2199 #define EXTI_SWIER_SWIER17_Msk (0x1UL << EXTI_SWIER_SWIER17_Pos) /*!< 0x00020000 */ 2200 #define EXTI_SWIER_SWIER17 EXTI_SWIER_SWIER17_Msk /*!< Software Interrupt on line 17 */ 2201 #define EXTI_SWIER_SWIER18_Pos (18U) 2202 #define EXTI_SWIER_SWIER18_Msk (0x1UL << EXTI_SWIER_SWIER18_Pos) /*!< 0x00040000 */ 2203 #define EXTI_SWIER_SWIER18 EXTI_SWIER_SWIER18_Msk /*!< Software Interrupt on line 18 */ 2204 #define EXTI_SWIER_SWIER19_Pos (19U) 2205 #define EXTI_SWIER_SWIER19_Msk (0x1UL << EXTI_SWIER_SWIER19_Pos) /*!< 0x00080000 */ 2206 #define EXTI_SWIER_SWIER19 EXTI_SWIER_SWIER19_Msk /*!< Software Interrupt on line 19 */ 2207 #define EXTI_SWIER_SWIER20_Pos (20U) 2208 #define EXTI_SWIER_SWIER20_Msk (0x1UL << EXTI_SWIER_SWIER20_Pos) /*!< 0x00100000 */ 2209 #define EXTI_SWIER_SWIER20 EXTI_SWIER_SWIER20_Msk /*!< Software Interrupt on line 20 */ 2210 #define EXTI_SWIER_SWIER21_Pos (21U) 2211 #define EXTI_SWIER_SWIER21_Msk (0x1UL << EXTI_SWIER_SWIER21_Pos) /*!< 0x00200000 */ 2212 #define EXTI_SWIER_SWIER21 EXTI_SWIER_SWIER21_Msk /*!< Software Interrupt on line 21 */ 2213 #define EXTI_SWIER_SWIER22_Pos (22U) 2214 #define EXTI_SWIER_SWIER22_Msk (0x1UL << EXTI_SWIER_SWIER22_Pos) /*!< 0x00400000 */ 2215 #define EXTI_SWIER_SWIER22 EXTI_SWIER_SWIER22_Msk /*!< Software Interrupt on line 22 */ 2216 2217 /******************* Bit definition for EXTI_PR register ********************/ 2218 #define EXTI_PR_PR0_Pos (0U) 2219 #define EXTI_PR_PR0_Msk (0x1UL << EXTI_PR_PR0_Pos) /*!< 0x00000001 */ 2220 #define EXTI_PR_PR0 EXTI_PR_PR0_Msk /*!< Pending bit for line 0 */ 2221 #define EXTI_PR_PR1_Pos (1U) 2222 #define EXTI_PR_PR1_Msk (0x1UL << EXTI_PR_PR1_Pos) /*!< 0x00000002 */ 2223 #define EXTI_PR_PR1 EXTI_PR_PR1_Msk /*!< Pending bit for line 1 */ 2224 #define EXTI_PR_PR2_Pos (2U) 2225 #define EXTI_PR_PR2_Msk (0x1UL << EXTI_PR_PR2_Pos) /*!< 0x00000004 */ 2226 #define EXTI_PR_PR2 EXTI_PR_PR2_Msk /*!< Pending bit for line 2 */ 2227 #define EXTI_PR_PR3_Pos (3U) 2228 #define EXTI_PR_PR3_Msk (0x1UL << EXTI_PR_PR3_Pos) /*!< 0x00000008 */ 2229 #define EXTI_PR_PR3 EXTI_PR_PR3_Msk /*!< Pending bit for line 3 */ 2230 #define EXTI_PR_PR4_Pos (4U) 2231 #define EXTI_PR_PR4_Msk (0x1UL << EXTI_PR_PR4_Pos) /*!< 0x00000010 */ 2232 #define EXTI_PR_PR4 EXTI_PR_PR4_Msk /*!< Pending bit for line 4 */ 2233 #define EXTI_PR_PR5_Pos (5U) 2234 #define EXTI_PR_PR5_Msk (0x1UL << EXTI_PR_PR5_Pos) /*!< 0x00000020 */ 2235 #define EXTI_PR_PR5 EXTI_PR_PR5_Msk /*!< Pending bit for line 5 */ 2236 #define EXTI_PR_PR6_Pos (6U) 2237 #define EXTI_PR_PR6_Msk (0x1UL << EXTI_PR_PR6_Pos) /*!< 0x00000040 */ 2238 #define EXTI_PR_PR6 EXTI_PR_PR6_Msk /*!< Pending bit for line 6 */ 2239 #define EXTI_PR_PR7_Pos (7U) 2240 #define EXTI_PR_PR7_Msk (0x1UL << EXTI_PR_PR7_Pos) /*!< 0x00000080 */ 2241 #define EXTI_PR_PR7 EXTI_PR_PR7_Msk /*!< Pending bit for line 7 */ 2242 #define EXTI_PR_PR8_Pos (8U) 2243 #define EXTI_PR_PR8_Msk (0x1UL << EXTI_PR_PR8_Pos) /*!< 0x00000100 */ 2244 #define EXTI_PR_PR8 EXTI_PR_PR8_Msk /*!< Pending bit for line 8 */ 2245 #define EXTI_PR_PR9_Pos (9U) 2246 #define EXTI_PR_PR9_Msk (0x1UL << EXTI_PR_PR9_Pos) /*!< 0x00000200 */ 2247 #define EXTI_PR_PR9 EXTI_PR_PR9_Msk /*!< Pending bit for line 9 */ 2248 #define EXTI_PR_PR10_Pos (10U) 2249 #define EXTI_PR_PR10_Msk (0x1UL << EXTI_PR_PR10_Pos) /*!< 0x00000400 */ 2250 #define EXTI_PR_PR10 EXTI_PR_PR10_Msk /*!< Pending bit for line 10 */ 2251 #define EXTI_PR_PR11_Pos (11U) 2252 #define EXTI_PR_PR11_Msk (0x1UL << EXTI_PR_PR11_Pos) /*!< 0x00000800 */ 2253 #define EXTI_PR_PR11 EXTI_PR_PR11_Msk /*!< Pending bit for line 11 */ 2254 #define EXTI_PR_PR12_Pos (12U) 2255 #define EXTI_PR_PR12_Msk (0x1UL << EXTI_PR_PR12_Pos) /*!< 0x00001000 */ 2256 #define EXTI_PR_PR12 EXTI_PR_PR12_Msk /*!< Pending bit for line 12 */ 2257 #define EXTI_PR_PR13_Pos (13U) 2258 #define EXTI_PR_PR13_Msk (0x1UL << EXTI_PR_PR13_Pos) /*!< 0x00002000 */ 2259 #define EXTI_PR_PR13 EXTI_PR_PR13_Msk /*!< Pending bit for line 13 */ 2260 #define EXTI_PR_PR14_Pos (14U) 2261 #define EXTI_PR_PR14_Msk (0x1UL << EXTI_PR_PR14_Pos) /*!< 0x00004000 */ 2262 #define EXTI_PR_PR14 EXTI_PR_PR14_Msk /*!< Pending bit for line 14 */ 2263 #define EXTI_PR_PR15_Pos (15U) 2264 #define EXTI_PR_PR15_Msk (0x1UL << EXTI_PR_PR15_Pos) /*!< 0x00008000 */ 2265 #define EXTI_PR_PR15 EXTI_PR_PR15_Msk /*!< Pending bit for line 15 */ 2266 #define EXTI_PR_PR16_Pos (16U) 2267 #define EXTI_PR_PR16_Msk (0x1UL << EXTI_PR_PR16_Pos) /*!< 0x00010000 */ 2268 #define EXTI_PR_PR16 EXTI_PR_PR16_Msk /*!< Pending bit for line 16 */ 2269 #define EXTI_PR_PR17_Pos (17U) 2270 #define EXTI_PR_PR17_Msk (0x1UL << EXTI_PR_PR17_Pos) /*!< 0x00020000 */ 2271 #define EXTI_PR_PR17 EXTI_PR_PR17_Msk /*!< Pending bit for line 17 */ 2272 #define EXTI_PR_PR18_Pos (18U) 2273 #define EXTI_PR_PR18_Msk (0x1UL << EXTI_PR_PR18_Pos) /*!< 0x00040000 */ 2274 #define EXTI_PR_PR18 EXTI_PR_PR18_Msk /*!< Pending bit for line 18 */ 2275 #define EXTI_PR_PR19_Pos (19U) 2276 #define EXTI_PR_PR19_Msk (0x1UL << EXTI_PR_PR19_Pos) /*!< 0x00080000 */ 2277 #define EXTI_PR_PR19 EXTI_PR_PR19_Msk /*!< Pending bit for line 19 */ 2278 #define EXTI_PR_PR20_Pos (20U) 2279 #define EXTI_PR_PR20_Msk (0x1UL << EXTI_PR_PR20_Pos) /*!< 0x00100000 */ 2280 #define EXTI_PR_PR20 EXTI_PR_PR20_Msk /*!< Pending bit for line 20 */ 2281 #define EXTI_PR_PR21_Pos (21U) 2282 #define EXTI_PR_PR21_Msk (0x1UL << EXTI_PR_PR21_Pos) /*!< 0x00200000 */ 2283 #define EXTI_PR_PR21 EXTI_PR_PR21_Msk /*!< Pending bit for line 21 */ 2284 #define EXTI_PR_PR22_Pos (22U) 2285 #define EXTI_PR_PR22_Msk (0x1UL << EXTI_PR_PR22_Pos) /*!< 0x00400000 */ 2286 #define EXTI_PR_PR22 EXTI_PR_PR22_Msk /*!< Pending bit for line 22 */ 2287 2288 /******************************************************************************/ 2289 /* */ 2290 /* FLASH */ 2291 /* */ 2292 /******************************************************************************/ 2293 /******************* Bits definition for FLASH_ACR register *****************/ 2294 #define FLASH_ACR_LATENCY_Pos (0U) 2295 #define FLASH_ACR_LATENCY_Msk (0x7UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000007 */ 2296 #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk 2297 #define FLASH_ACR_LATENCY_0WS 0x00000000U 2298 #define FLASH_ACR_LATENCY_1WS 0x00000001U 2299 #define FLASH_ACR_LATENCY_2WS 0x00000002U 2300 #define FLASH_ACR_LATENCY_3WS 0x00000003U 2301 #define FLASH_ACR_LATENCY_4WS 0x00000004U 2302 #define FLASH_ACR_LATENCY_5WS 0x00000005U 2303 #define FLASH_ACR_LATENCY_6WS 0x00000006U 2304 #define FLASH_ACR_LATENCY_7WS 0x00000007U 2305 2306 2307 #define FLASH_ACR_PRFTEN_Pos (8U) 2308 #define FLASH_ACR_PRFTEN_Msk (0x1UL << FLASH_ACR_PRFTEN_Pos) /*!< 0x00000100 */ 2309 #define FLASH_ACR_PRFTEN FLASH_ACR_PRFTEN_Msk 2310 #define FLASH_ACR_ICEN_Pos (9U) 2311 #define FLASH_ACR_ICEN_Msk (0x1UL << FLASH_ACR_ICEN_Pos) /*!< 0x00000200 */ 2312 #define FLASH_ACR_ICEN FLASH_ACR_ICEN_Msk 2313 #define FLASH_ACR_DCEN_Pos (10U) 2314 #define FLASH_ACR_DCEN_Msk (0x1UL << FLASH_ACR_DCEN_Pos) /*!< 0x00000400 */ 2315 #define FLASH_ACR_DCEN FLASH_ACR_DCEN_Msk 2316 #define FLASH_ACR_ICRST_Pos (11U) 2317 #define FLASH_ACR_ICRST_Msk (0x1UL << FLASH_ACR_ICRST_Pos) /*!< 0x00000800 */ 2318 #define FLASH_ACR_ICRST FLASH_ACR_ICRST_Msk 2319 #define FLASH_ACR_DCRST_Pos (12U) 2320 #define FLASH_ACR_DCRST_Msk (0x1UL << FLASH_ACR_DCRST_Pos) /*!< 0x00001000 */ 2321 #define FLASH_ACR_DCRST FLASH_ACR_DCRST_Msk 2322 #define FLASH_ACR_BYTE0_ADDRESS_Pos (10U) 2323 #define FLASH_ACR_BYTE0_ADDRESS_Msk (0x10008FUL << FLASH_ACR_BYTE0_ADDRESS_Pos) /*!< 0x40023C00 */ 2324 #define FLASH_ACR_BYTE0_ADDRESS FLASH_ACR_BYTE0_ADDRESS_Msk 2325 #define FLASH_ACR_BYTE2_ADDRESS_Pos (0U) 2326 #define FLASH_ACR_BYTE2_ADDRESS_Msk (0x40023C03UL << FLASH_ACR_BYTE2_ADDRESS_Pos) /*!< 0x40023C03 */ 2327 #define FLASH_ACR_BYTE2_ADDRESS FLASH_ACR_BYTE2_ADDRESS_Msk 2328 2329 /******************* Bits definition for FLASH_SR register ******************/ 2330 #define FLASH_SR_EOP_Pos (0U) 2331 #define FLASH_SR_EOP_Msk (0x1UL << FLASH_SR_EOP_Pos) /*!< 0x00000001 */ 2332 #define FLASH_SR_EOP FLASH_SR_EOP_Msk 2333 #define FLASH_SR_SOP_Pos (1U) 2334 #define FLASH_SR_SOP_Msk (0x1UL << FLASH_SR_SOP_Pos) /*!< 0x00000002 */ 2335 #define FLASH_SR_SOP FLASH_SR_SOP_Msk 2336 #define FLASH_SR_WRPERR_Pos (4U) 2337 #define FLASH_SR_WRPERR_Msk (0x1UL << FLASH_SR_WRPERR_Pos) /*!< 0x00000010 */ 2338 #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk 2339 #define FLASH_SR_PGAERR_Pos (5U) 2340 #define FLASH_SR_PGAERR_Msk (0x1UL << FLASH_SR_PGAERR_Pos) /*!< 0x00000020 */ 2341 #define FLASH_SR_PGAERR FLASH_SR_PGAERR_Msk 2342 #define FLASH_SR_PGPERR_Pos (6U) 2343 #define FLASH_SR_PGPERR_Msk (0x1UL << FLASH_SR_PGPERR_Pos) /*!< 0x00000040 */ 2344 #define FLASH_SR_PGPERR FLASH_SR_PGPERR_Msk 2345 #define FLASH_SR_PGSERR_Pos (7U) 2346 #define FLASH_SR_PGSERR_Msk (0x1UL << FLASH_SR_PGSERR_Pos) /*!< 0x00000080 */ 2347 #define FLASH_SR_PGSERR FLASH_SR_PGSERR_Msk 2348 #define FLASH_SR_RDERR_Pos (8U) 2349 #define FLASH_SR_RDERR_Msk (0x1UL << FLASH_SR_RDERR_Pos) /*!< 0x00000100 */ 2350 #define FLASH_SR_RDERR FLASH_SR_RDERR_Msk 2351 #define FLASH_SR_BSY_Pos (16U) 2352 #define FLASH_SR_BSY_Msk (0x1UL << FLASH_SR_BSY_Pos) /*!< 0x00010000 */ 2353 #define FLASH_SR_BSY FLASH_SR_BSY_Msk 2354 2355 /******************* Bits definition for FLASH_CR register ******************/ 2356 #define FLASH_CR_PG_Pos (0U) 2357 #define FLASH_CR_PG_Msk (0x1UL << FLASH_CR_PG_Pos) /*!< 0x00000001 */ 2358 #define FLASH_CR_PG FLASH_CR_PG_Msk 2359 #define FLASH_CR_SER_Pos (1U) 2360 #define FLASH_CR_SER_Msk (0x1UL << FLASH_CR_SER_Pos) /*!< 0x00000002 */ 2361 #define FLASH_CR_SER FLASH_CR_SER_Msk 2362 #define FLASH_CR_MER_Pos (2U) 2363 #define FLASH_CR_MER_Msk (0x1UL << FLASH_CR_MER_Pos) /*!< 0x00000004 */ 2364 #define FLASH_CR_MER FLASH_CR_MER_Msk 2365 #define FLASH_CR_SNB_Pos (3U) 2366 #define FLASH_CR_SNB_Msk (0x1FUL << FLASH_CR_SNB_Pos) /*!< 0x000000F8 */ 2367 #define FLASH_CR_SNB FLASH_CR_SNB_Msk 2368 #define FLASH_CR_SNB_0 (0x01UL << FLASH_CR_SNB_Pos) /*!< 0x00000008 */ 2369 #define FLASH_CR_SNB_1 (0x02UL << FLASH_CR_SNB_Pos) /*!< 0x00000010 */ 2370 #define FLASH_CR_SNB_2 (0x04UL << FLASH_CR_SNB_Pos) /*!< 0x00000020 */ 2371 #define FLASH_CR_SNB_3 (0x08UL << FLASH_CR_SNB_Pos) /*!< 0x00000040 */ 2372 #define FLASH_CR_SNB_4 (0x10UL << FLASH_CR_SNB_Pos) /*!< 0x00000080 */ 2373 #define FLASH_CR_PSIZE_Pos (8U) 2374 #define FLASH_CR_PSIZE_Msk (0x3UL << FLASH_CR_PSIZE_Pos) /*!< 0x00000300 */ 2375 #define FLASH_CR_PSIZE FLASH_CR_PSIZE_Msk 2376 #define FLASH_CR_PSIZE_0 (0x1UL << FLASH_CR_PSIZE_Pos) /*!< 0x00000100 */ 2377 #define FLASH_CR_PSIZE_1 (0x2UL << FLASH_CR_PSIZE_Pos) /*!< 0x00000200 */ 2378 #define FLASH_CR_STRT_Pos (16U) 2379 #define FLASH_CR_STRT_Msk (0x1UL << FLASH_CR_STRT_Pos) /*!< 0x00010000 */ 2380 #define FLASH_CR_STRT FLASH_CR_STRT_Msk 2381 #define FLASH_CR_EOPIE_Pos (24U) 2382 #define FLASH_CR_EOPIE_Msk (0x1UL << FLASH_CR_EOPIE_Pos) /*!< 0x01000000 */ 2383 #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk 2384 #define FLASH_CR_ERRIE_Pos (25U) 2385 #define FLASH_CR_ERRIE_Msk (0x1UL << FLASH_CR_ERRIE_Pos) 2386 #define FLASH_CR_ERRIE FLASH_CR_ERRIE_Msk 2387 #define FLASH_CR_LOCK_Pos (31U) 2388 #define FLASH_CR_LOCK_Msk (0x1UL << FLASH_CR_LOCK_Pos) /*!< 0x80000000 */ 2389 #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk 2390 2391 /******************* Bits definition for FLASH_OPTCR register ***************/ 2392 #define FLASH_OPTCR_OPTLOCK_Pos (0U) 2393 #define FLASH_OPTCR_OPTLOCK_Msk (0x1UL << FLASH_OPTCR_OPTLOCK_Pos) /*!< 0x00000001 */ 2394 #define FLASH_OPTCR_OPTLOCK FLASH_OPTCR_OPTLOCK_Msk 2395 #define FLASH_OPTCR_OPTSTRT_Pos (1U) 2396 #define FLASH_OPTCR_OPTSTRT_Msk (0x1UL << FLASH_OPTCR_OPTSTRT_Pos) /*!< 0x00000002 */ 2397 #define FLASH_OPTCR_OPTSTRT FLASH_OPTCR_OPTSTRT_Msk 2398 2399 #define FLASH_OPTCR_BOR_LEV_0 0x00000004U 2400 #define FLASH_OPTCR_BOR_LEV_1 0x00000008U 2401 #define FLASH_OPTCR_BOR_LEV_Pos (2U) 2402 #define FLASH_OPTCR_BOR_LEV_Msk (0x3UL << FLASH_OPTCR_BOR_LEV_Pos) /*!< 0x0000000C */ 2403 #define FLASH_OPTCR_BOR_LEV FLASH_OPTCR_BOR_LEV_Msk 2404 #define FLASH_OPTCR_WDG_SW_Pos (5U) 2405 #define FLASH_OPTCR_WDG_SW_Msk (0x1UL << FLASH_OPTCR_WDG_SW_Pos) /*!< 0x00000020 */ 2406 #define FLASH_OPTCR_WDG_SW FLASH_OPTCR_WDG_SW_Msk 2407 #define FLASH_OPTCR_nRST_STOP_Pos (6U) 2408 #define FLASH_OPTCR_nRST_STOP_Msk (0x1UL << FLASH_OPTCR_nRST_STOP_Pos) /*!< 0x00000040 */ 2409 #define FLASH_OPTCR_nRST_STOP FLASH_OPTCR_nRST_STOP_Msk 2410 #define FLASH_OPTCR_nRST_STDBY_Pos (7U) 2411 #define FLASH_OPTCR_nRST_STDBY_Msk (0x1UL << FLASH_OPTCR_nRST_STDBY_Pos) /*!< 0x00000080 */ 2412 #define FLASH_OPTCR_nRST_STDBY FLASH_OPTCR_nRST_STDBY_Msk 2413 #define FLASH_OPTCR_RDP_Pos (8U) 2414 #define FLASH_OPTCR_RDP_Msk (0xFFUL << FLASH_OPTCR_RDP_Pos) /*!< 0x0000FF00 */ 2415 #define FLASH_OPTCR_RDP FLASH_OPTCR_RDP_Msk 2416 #define FLASH_OPTCR_RDP_0 (0x01UL << FLASH_OPTCR_RDP_Pos) /*!< 0x00000100 */ 2417 #define FLASH_OPTCR_RDP_1 (0x02UL << FLASH_OPTCR_RDP_Pos) /*!< 0x00000200 */ 2418 #define FLASH_OPTCR_RDP_2 (0x04UL << FLASH_OPTCR_RDP_Pos) /*!< 0x00000400 */ 2419 #define FLASH_OPTCR_RDP_3 (0x08UL << FLASH_OPTCR_RDP_Pos) /*!< 0x00000800 */ 2420 #define FLASH_OPTCR_RDP_4 (0x10UL << FLASH_OPTCR_RDP_Pos) /*!< 0x00001000 */ 2421 #define FLASH_OPTCR_RDP_5 (0x20UL << FLASH_OPTCR_RDP_Pos) /*!< 0x00002000 */ 2422 #define FLASH_OPTCR_RDP_6 (0x40UL << FLASH_OPTCR_RDP_Pos) /*!< 0x00004000 */ 2423 #define FLASH_OPTCR_RDP_7 (0x80UL << FLASH_OPTCR_RDP_Pos) /*!< 0x00008000 */ 2424 #define FLASH_OPTCR_nWRP_Pos (16U) 2425 #define FLASH_OPTCR_nWRP_Msk (0xFFFUL << FLASH_OPTCR_nWRP_Pos) /*!< 0x0FFF0000 */ 2426 #define FLASH_OPTCR_nWRP FLASH_OPTCR_nWRP_Msk 2427 #define FLASH_OPTCR_nWRP_0 0x00010000U 2428 #define FLASH_OPTCR_nWRP_1 0x00020000U 2429 #define FLASH_OPTCR_nWRP_2 0x00040000U 2430 #define FLASH_OPTCR_nWRP_3 0x00080000U 2431 #define FLASH_OPTCR_nWRP_4 0x00100000U 2432 #define FLASH_OPTCR_nWRP_5 0x00200000U 2433 #define FLASH_OPTCR_nWRP_6 0x00400000U 2434 #define FLASH_OPTCR_nWRP_7 0x00800000U 2435 #define FLASH_OPTCR_nWRP_8 0x01000000U 2436 #define FLASH_OPTCR_nWRP_9 0x02000000U 2437 #define FLASH_OPTCR_nWRP_10 0x04000000U 2438 #define FLASH_OPTCR_nWRP_11 0x08000000U 2439 2440 /****************** Bits definition for FLASH_OPTCR1 register ***************/ 2441 #define FLASH_OPTCR1_nWRP_Pos (16U) 2442 #define FLASH_OPTCR1_nWRP_Msk (0xFFFUL << FLASH_OPTCR1_nWRP_Pos) /*!< 0x0FFF0000 */ 2443 #define FLASH_OPTCR1_nWRP FLASH_OPTCR1_nWRP_Msk 2444 #define FLASH_OPTCR1_nWRP_0 (0x001UL << FLASH_OPTCR1_nWRP_Pos) /*!< 0x00010000 */ 2445 #define FLASH_OPTCR1_nWRP_1 (0x002UL << FLASH_OPTCR1_nWRP_Pos) /*!< 0x00020000 */ 2446 #define FLASH_OPTCR1_nWRP_2 (0x004UL << FLASH_OPTCR1_nWRP_Pos) /*!< 0x00040000 */ 2447 #define FLASH_OPTCR1_nWRP_3 (0x008UL << FLASH_OPTCR1_nWRP_Pos) /*!< 0x00080000 */ 2448 #define FLASH_OPTCR1_nWRP_4 (0x010UL << FLASH_OPTCR1_nWRP_Pos) /*!< 0x00100000 */ 2449 #define FLASH_OPTCR1_nWRP_5 (0x020UL << FLASH_OPTCR1_nWRP_Pos) /*!< 0x00200000 */ 2450 #define FLASH_OPTCR1_nWRP_6 (0x040UL << FLASH_OPTCR1_nWRP_Pos) /*!< 0x00400000 */ 2451 #define FLASH_OPTCR1_nWRP_7 (0x080UL << FLASH_OPTCR1_nWRP_Pos) /*!< 0x00800000 */ 2452 #define FLASH_OPTCR1_nWRP_8 (0x100UL << FLASH_OPTCR1_nWRP_Pos) /*!< 0x01000000 */ 2453 #define FLASH_OPTCR1_nWRP_9 (0x200UL << FLASH_OPTCR1_nWRP_Pos) /*!< 0x02000000 */ 2454 #define FLASH_OPTCR1_nWRP_10 (0x400UL << FLASH_OPTCR1_nWRP_Pos) /*!< 0x04000000 */ 2455 #define FLASH_OPTCR1_nWRP_11 (0x800UL << FLASH_OPTCR1_nWRP_Pos) /*!< 0x08000000 */ 2456 2457 /******************************************************************************/ 2458 /* */ 2459 /* General Purpose I/O */ 2460 /* */ 2461 /******************************************************************************/ 2462 /****************** Bits definition for GPIO_MODER register *****************/ 2463 #define GPIO_MODER_MODER0_Pos (0U) 2464 #define GPIO_MODER_MODER0_Msk (0x3UL << GPIO_MODER_MODER0_Pos) /*!< 0x00000003 */ 2465 #define GPIO_MODER_MODER0 GPIO_MODER_MODER0_Msk 2466 #define GPIO_MODER_MODER0_0 (0x1UL << GPIO_MODER_MODER0_Pos) /*!< 0x00000001 */ 2467 #define GPIO_MODER_MODER0_1 (0x2UL << GPIO_MODER_MODER0_Pos) /*!< 0x00000002 */ 2468 #define GPIO_MODER_MODER1_Pos (2U) 2469 #define GPIO_MODER_MODER1_Msk (0x3UL << GPIO_MODER_MODER1_Pos) /*!< 0x0000000C */ 2470 #define GPIO_MODER_MODER1 GPIO_MODER_MODER1_Msk 2471 #define GPIO_MODER_MODER1_0 (0x1UL << GPIO_MODER_MODER1_Pos) /*!< 0x00000004 */ 2472 #define GPIO_MODER_MODER1_1 (0x2UL << GPIO_MODER_MODER1_Pos) /*!< 0x00000008 */ 2473 #define GPIO_MODER_MODER2_Pos (4U) 2474 #define GPIO_MODER_MODER2_Msk (0x3UL << GPIO_MODER_MODER2_Pos) /*!< 0x00000030 */ 2475 #define GPIO_MODER_MODER2 GPIO_MODER_MODER2_Msk 2476 #define GPIO_MODER_MODER2_0 (0x1UL << GPIO_MODER_MODER2_Pos) /*!< 0x00000010 */ 2477 #define GPIO_MODER_MODER2_1 (0x2UL << GPIO_MODER_MODER2_Pos) /*!< 0x00000020 */ 2478 #define GPIO_MODER_MODER3_Pos (6U) 2479 #define GPIO_MODER_MODER3_Msk (0x3UL << GPIO_MODER_MODER3_Pos) /*!< 0x000000C0 */ 2480 #define GPIO_MODER_MODER3 GPIO_MODER_MODER3_Msk 2481 #define GPIO_MODER_MODER3_0 (0x1UL << GPIO_MODER_MODER3_Pos) /*!< 0x00000040 */ 2482 #define GPIO_MODER_MODER3_1 (0x2UL << GPIO_MODER_MODER3_Pos) /*!< 0x00000080 */ 2483 #define GPIO_MODER_MODER4_Pos (8U) 2484 #define GPIO_MODER_MODER4_Msk (0x3UL << GPIO_MODER_MODER4_Pos) /*!< 0x00000300 */ 2485 #define GPIO_MODER_MODER4 GPIO_MODER_MODER4_Msk 2486 #define GPIO_MODER_MODER4_0 (0x1UL << GPIO_MODER_MODER4_Pos) /*!< 0x00000100 */ 2487 #define GPIO_MODER_MODER4_1 (0x2UL << GPIO_MODER_MODER4_Pos) /*!< 0x00000200 */ 2488 #define GPIO_MODER_MODER5_Pos (10U) 2489 #define GPIO_MODER_MODER5_Msk (0x3UL << GPIO_MODER_MODER5_Pos) /*!< 0x00000C00 */ 2490 #define GPIO_MODER_MODER5 GPIO_MODER_MODER5_Msk 2491 #define GPIO_MODER_MODER5_0 (0x1UL << GPIO_MODER_MODER5_Pos) /*!< 0x00000400 */ 2492 #define GPIO_MODER_MODER5_1 (0x2UL << GPIO_MODER_MODER5_Pos) /*!< 0x00000800 */ 2493 #define GPIO_MODER_MODER6_Pos (12U) 2494 #define GPIO_MODER_MODER6_Msk (0x3UL << GPIO_MODER_MODER6_Pos) /*!< 0x00003000 */ 2495 #define GPIO_MODER_MODER6 GPIO_MODER_MODER6_Msk 2496 #define GPIO_MODER_MODER6_0 (0x1UL << GPIO_MODER_MODER6_Pos) /*!< 0x00001000 */ 2497 #define GPIO_MODER_MODER6_1 (0x2UL << GPIO_MODER_MODER6_Pos) /*!< 0x00002000 */ 2498 #define GPIO_MODER_MODER7_Pos (14U) 2499 #define GPIO_MODER_MODER7_Msk (0x3UL << GPIO_MODER_MODER7_Pos) /*!< 0x0000C000 */ 2500 #define GPIO_MODER_MODER7 GPIO_MODER_MODER7_Msk 2501 #define GPIO_MODER_MODER7_0 (0x1UL << GPIO_MODER_MODER7_Pos) /*!< 0x00004000 */ 2502 #define GPIO_MODER_MODER7_1 (0x2UL << GPIO_MODER_MODER7_Pos) /*!< 0x00008000 */ 2503 #define GPIO_MODER_MODER8_Pos (16U) 2504 #define GPIO_MODER_MODER8_Msk (0x3UL << GPIO_MODER_MODER8_Pos) /*!< 0x00030000 */ 2505 #define GPIO_MODER_MODER8 GPIO_MODER_MODER8_Msk 2506 #define GPIO_MODER_MODER8_0 (0x1UL << GPIO_MODER_MODER8_Pos) /*!< 0x00010000 */ 2507 #define GPIO_MODER_MODER8_1 (0x2UL << GPIO_MODER_MODER8_Pos) /*!< 0x00020000 */ 2508 #define GPIO_MODER_MODER9_Pos (18U) 2509 #define GPIO_MODER_MODER9_Msk (0x3UL << GPIO_MODER_MODER9_Pos) /*!< 0x000C0000 */ 2510 #define GPIO_MODER_MODER9 GPIO_MODER_MODER9_Msk 2511 #define GPIO_MODER_MODER9_0 (0x1UL << GPIO_MODER_MODER9_Pos) /*!< 0x00040000 */ 2512 #define GPIO_MODER_MODER9_1 (0x2UL << GPIO_MODER_MODER9_Pos) /*!< 0x00080000 */ 2513 #define GPIO_MODER_MODER10_Pos (20U) 2514 #define GPIO_MODER_MODER10_Msk (0x3UL << GPIO_MODER_MODER10_Pos) /*!< 0x00300000 */ 2515 #define GPIO_MODER_MODER10 GPIO_MODER_MODER10_Msk 2516 #define GPIO_MODER_MODER10_0 (0x1UL << GPIO_MODER_MODER10_Pos) /*!< 0x00100000 */ 2517 #define GPIO_MODER_MODER10_1 (0x2UL << GPIO_MODER_MODER10_Pos) /*!< 0x00200000 */ 2518 #define GPIO_MODER_MODER11_Pos (22U) 2519 #define GPIO_MODER_MODER11_Msk (0x3UL << GPIO_MODER_MODER11_Pos) /*!< 0x00C00000 */ 2520 #define GPIO_MODER_MODER11 GPIO_MODER_MODER11_Msk 2521 #define GPIO_MODER_MODER11_0 (0x1UL << GPIO_MODER_MODER11_Pos) /*!< 0x00400000 */ 2522 #define GPIO_MODER_MODER11_1 (0x2UL << GPIO_MODER_MODER11_Pos) /*!< 0x00800000 */ 2523 #define GPIO_MODER_MODER12_Pos (24U) 2524 #define GPIO_MODER_MODER12_Msk (0x3UL << GPIO_MODER_MODER12_Pos) /*!< 0x03000000 */ 2525 #define GPIO_MODER_MODER12 GPIO_MODER_MODER12_Msk 2526 #define GPIO_MODER_MODER12_0 (0x1UL << GPIO_MODER_MODER12_Pos) /*!< 0x01000000 */ 2527 #define GPIO_MODER_MODER12_1 (0x2UL << GPIO_MODER_MODER12_Pos) /*!< 0x02000000 */ 2528 #define GPIO_MODER_MODER13_Pos (26U) 2529 #define GPIO_MODER_MODER13_Msk (0x3UL << GPIO_MODER_MODER13_Pos) /*!< 0x0C000000 */ 2530 #define GPIO_MODER_MODER13 GPIO_MODER_MODER13_Msk 2531 #define GPIO_MODER_MODER13_0 (0x1UL << GPIO_MODER_MODER13_Pos) /*!< 0x04000000 */ 2532 #define GPIO_MODER_MODER13_1 (0x2UL << GPIO_MODER_MODER13_Pos) /*!< 0x08000000 */ 2533 #define GPIO_MODER_MODER14_Pos (28U) 2534 #define GPIO_MODER_MODER14_Msk (0x3UL << GPIO_MODER_MODER14_Pos) /*!< 0x30000000 */ 2535 #define GPIO_MODER_MODER14 GPIO_MODER_MODER14_Msk 2536 #define GPIO_MODER_MODER14_0 (0x1UL << GPIO_MODER_MODER14_Pos) /*!< 0x10000000 */ 2537 #define GPIO_MODER_MODER14_1 (0x2UL << GPIO_MODER_MODER14_Pos) /*!< 0x20000000 */ 2538 #define GPIO_MODER_MODER15_Pos (30U) 2539 #define GPIO_MODER_MODER15_Msk (0x3UL << GPIO_MODER_MODER15_Pos) /*!< 0xC0000000 */ 2540 #define GPIO_MODER_MODER15 GPIO_MODER_MODER15_Msk 2541 #define GPIO_MODER_MODER15_0 (0x1UL << GPIO_MODER_MODER15_Pos) /*!< 0x40000000 */ 2542 #define GPIO_MODER_MODER15_1 (0x2UL << GPIO_MODER_MODER15_Pos) /*!< 0x80000000 */ 2543 2544 /* Legacy defines */ 2545 #define GPIO_MODER_MODE0_Pos GPIO_MODER_MODER0_Pos 2546 #define GPIO_MODER_MODE0_Msk GPIO_MODER_MODER0_Msk 2547 #define GPIO_MODER_MODE0 GPIO_MODER_MODER0 2548 #define GPIO_MODER_MODE0_0 GPIO_MODER_MODER0_0 2549 #define GPIO_MODER_MODE0_1 GPIO_MODER_MODER0_1 2550 #define GPIO_MODER_MODE1_Pos GPIO_MODER_MODER1_Pos 2551 #define GPIO_MODER_MODE1_Msk GPIO_MODER_MODER1_Msk 2552 #define GPIO_MODER_MODE1 GPIO_MODER_MODER1 2553 #define GPIO_MODER_MODE1_0 GPIO_MODER_MODER1_0 2554 #define GPIO_MODER_MODE1_1 GPIO_MODER_MODER1_1 2555 #define GPIO_MODER_MODE2_Pos GPIO_MODER_MODER2_Pos 2556 #define GPIO_MODER_MODE2_Msk GPIO_MODER_MODER2_Msk 2557 #define GPIO_MODER_MODE2 GPIO_MODER_MODER2 2558 #define GPIO_MODER_MODE2_0 GPIO_MODER_MODER2_0 2559 #define GPIO_MODER_MODE2_1 GPIO_MODER_MODER2_1 2560 #define GPIO_MODER_MODE3_Pos GPIO_MODER_MODER3_Pos 2561 #define GPIO_MODER_MODE3_Msk GPIO_MODER_MODER3_Msk 2562 #define GPIO_MODER_MODE3 GPIO_MODER_MODER3 2563 #define GPIO_MODER_MODE3_0 GPIO_MODER_MODER3_0 2564 #define GPIO_MODER_MODE3_1 GPIO_MODER_MODER3_1 2565 #define GPIO_MODER_MODE4_Pos GPIO_MODER_MODER4_Pos 2566 #define GPIO_MODER_MODE4_Msk GPIO_MODER_MODER4_Msk 2567 #define GPIO_MODER_MODE4 GPIO_MODER_MODER4 2568 #define GPIO_MODER_MODE4_0 GPIO_MODER_MODER4_0 2569 #define GPIO_MODER_MODE4_1 GPIO_MODER_MODER4_1 2570 #define GPIO_MODER_MODE5_Pos GPIO_MODER_MODER5_Pos 2571 #define GPIO_MODER_MODE5_Msk GPIO_MODER_MODER5_Msk 2572 #define GPIO_MODER_MODE5 GPIO_MODER_MODER5 2573 #define GPIO_MODER_MODE5_0 GPIO_MODER_MODER5_0 2574 #define GPIO_MODER_MODE5_1 GPIO_MODER_MODER5_1 2575 #define GPIO_MODER_MODE6_Pos GPIO_MODER_MODER6_Pos 2576 #define GPIO_MODER_MODE6_Msk GPIO_MODER_MODER6_Msk 2577 #define GPIO_MODER_MODE6 GPIO_MODER_MODER6 2578 #define GPIO_MODER_MODE6_0 GPIO_MODER_MODER6_0 2579 #define GPIO_MODER_MODE6_1 GPIO_MODER_MODER6_1 2580 #define GPIO_MODER_MODE7_Pos GPIO_MODER_MODER7_Pos 2581 #define GPIO_MODER_MODE7_Msk GPIO_MODER_MODER7_Msk 2582 #define GPIO_MODER_MODE7 GPIO_MODER_MODER7 2583 #define GPIO_MODER_MODE7_0 GPIO_MODER_MODER7_0 2584 #define GPIO_MODER_MODE7_1 GPIO_MODER_MODER7_1 2585 #define GPIO_MODER_MODE8_Pos GPIO_MODER_MODER8_Pos 2586 #define GPIO_MODER_MODE8_Msk GPIO_MODER_MODER8_Msk 2587 #define GPIO_MODER_MODE8 GPIO_MODER_MODER8 2588 #define GPIO_MODER_MODE8_0 GPIO_MODER_MODER8_0 2589 #define GPIO_MODER_MODE8_1 GPIO_MODER_MODER8_1 2590 #define GPIO_MODER_MODE9_Pos GPIO_MODER_MODER9_Pos 2591 #define GPIO_MODER_MODE9_Msk GPIO_MODER_MODER9_Msk 2592 #define GPIO_MODER_MODE9 GPIO_MODER_MODER9 2593 #define GPIO_MODER_MODE9_0 GPIO_MODER_MODER9_0 2594 #define GPIO_MODER_MODE9_1 GPIO_MODER_MODER9_1 2595 #define GPIO_MODER_MODE10_Pos GPIO_MODER_MODER10_Pos 2596 #define GPIO_MODER_MODE10_Msk GPIO_MODER_MODER10_Msk 2597 #define GPIO_MODER_MODE10 GPIO_MODER_MODER10 2598 #define GPIO_MODER_MODE10_0 GPIO_MODER_MODER10_0 2599 #define GPIO_MODER_MODE10_1 GPIO_MODER_MODER10_1 2600 #define GPIO_MODER_MODE11_Pos GPIO_MODER_MODER11_Pos 2601 #define GPIO_MODER_MODE11_Msk GPIO_MODER_MODER11_Msk 2602 #define GPIO_MODER_MODE11 GPIO_MODER_MODER11 2603 #define GPIO_MODER_MODE11_0 GPIO_MODER_MODER11_0 2604 #define GPIO_MODER_MODE11_1 GPIO_MODER_MODER11_1 2605 #define GPIO_MODER_MODE12_Pos GPIO_MODER_MODER12_Pos 2606 #define GPIO_MODER_MODE12_Msk GPIO_MODER_MODER12_Msk 2607 #define GPIO_MODER_MODE12 GPIO_MODER_MODER12 2608 #define GPIO_MODER_MODE12_0 GPIO_MODER_MODER12_0 2609 #define GPIO_MODER_MODE12_1 GPIO_MODER_MODER12_1 2610 #define GPIO_MODER_MODE13_Pos GPIO_MODER_MODER13_Pos 2611 #define GPIO_MODER_MODE13_Msk GPIO_MODER_MODER13_Msk 2612 #define GPIO_MODER_MODE13 GPIO_MODER_MODER13 2613 #define GPIO_MODER_MODE13_0 GPIO_MODER_MODER13_0 2614 #define GPIO_MODER_MODE13_1 GPIO_MODER_MODER13_1 2615 #define GPIO_MODER_MODE14_Pos GPIO_MODER_MODER14_Pos 2616 #define GPIO_MODER_MODE14_Msk GPIO_MODER_MODER14_Msk 2617 #define GPIO_MODER_MODE14 GPIO_MODER_MODER14 2618 #define GPIO_MODER_MODE14_0 GPIO_MODER_MODER14_0 2619 #define GPIO_MODER_MODE14_1 GPIO_MODER_MODER14_1 2620 #define GPIO_MODER_MODE15_Pos GPIO_MODER_MODER15_Pos 2621 #define GPIO_MODER_MODE15_Msk GPIO_MODER_MODER15_Msk 2622 #define GPIO_MODER_MODE15 GPIO_MODER_MODER15 2623 #define GPIO_MODER_MODE15_0 GPIO_MODER_MODER15_0 2624 #define GPIO_MODER_MODE15_1 GPIO_MODER_MODER15_1 2625 2626 /****************** Bits definition for GPIO_OTYPER register ****************/ 2627 #define GPIO_OTYPER_OT0_Pos (0U) 2628 #define GPIO_OTYPER_OT0_Msk (0x1UL << GPIO_OTYPER_OT0_Pos) /*!< 0x00000001 */ 2629 #define GPIO_OTYPER_OT0 GPIO_OTYPER_OT0_Msk 2630 #define GPIO_OTYPER_OT1_Pos (1U) 2631 #define GPIO_OTYPER_OT1_Msk (0x1UL << GPIO_OTYPER_OT1_Pos) /*!< 0x00000002 */ 2632 #define GPIO_OTYPER_OT1 GPIO_OTYPER_OT1_Msk 2633 #define GPIO_OTYPER_OT2_Pos (2U) 2634 #define GPIO_OTYPER_OT2_Msk (0x1UL << GPIO_OTYPER_OT2_Pos) /*!< 0x00000004 */ 2635 #define GPIO_OTYPER_OT2 GPIO_OTYPER_OT2_Msk 2636 #define GPIO_OTYPER_OT3_Pos (3U) 2637 #define GPIO_OTYPER_OT3_Msk (0x1UL << GPIO_OTYPER_OT3_Pos) /*!< 0x00000008 */ 2638 #define GPIO_OTYPER_OT3 GPIO_OTYPER_OT3_Msk 2639 #define GPIO_OTYPER_OT4_Pos (4U) 2640 #define GPIO_OTYPER_OT4_Msk (0x1UL << GPIO_OTYPER_OT4_Pos) /*!< 0x00000010 */ 2641 #define GPIO_OTYPER_OT4 GPIO_OTYPER_OT4_Msk 2642 #define GPIO_OTYPER_OT5_Pos (5U) 2643 #define GPIO_OTYPER_OT5_Msk (0x1UL << GPIO_OTYPER_OT5_Pos) /*!< 0x00000020 */ 2644 #define GPIO_OTYPER_OT5 GPIO_OTYPER_OT5_Msk 2645 #define GPIO_OTYPER_OT6_Pos (6U) 2646 #define GPIO_OTYPER_OT6_Msk (0x1UL << GPIO_OTYPER_OT6_Pos) /*!< 0x00000040 */ 2647 #define GPIO_OTYPER_OT6 GPIO_OTYPER_OT6_Msk 2648 #define GPIO_OTYPER_OT7_Pos (7U) 2649 #define GPIO_OTYPER_OT7_Msk (0x1UL << GPIO_OTYPER_OT7_Pos) /*!< 0x00000080 */ 2650 #define GPIO_OTYPER_OT7 GPIO_OTYPER_OT7_Msk 2651 #define GPIO_OTYPER_OT8_Pos (8U) 2652 #define GPIO_OTYPER_OT8_Msk (0x1UL << GPIO_OTYPER_OT8_Pos) /*!< 0x00000100 */ 2653 #define GPIO_OTYPER_OT8 GPIO_OTYPER_OT8_Msk 2654 #define GPIO_OTYPER_OT9_Pos (9U) 2655 #define GPIO_OTYPER_OT9_Msk (0x1UL << GPIO_OTYPER_OT9_Pos) /*!< 0x00000200 */ 2656 #define GPIO_OTYPER_OT9 GPIO_OTYPER_OT9_Msk 2657 #define GPIO_OTYPER_OT10_Pos (10U) 2658 #define GPIO_OTYPER_OT10_Msk (0x1UL << GPIO_OTYPER_OT10_Pos) /*!< 0x00000400 */ 2659 #define GPIO_OTYPER_OT10 GPIO_OTYPER_OT10_Msk 2660 #define GPIO_OTYPER_OT11_Pos (11U) 2661 #define GPIO_OTYPER_OT11_Msk (0x1UL << GPIO_OTYPER_OT11_Pos) /*!< 0x00000800 */ 2662 #define GPIO_OTYPER_OT11 GPIO_OTYPER_OT11_Msk 2663 #define GPIO_OTYPER_OT12_Pos (12U) 2664 #define GPIO_OTYPER_OT12_Msk (0x1UL << GPIO_OTYPER_OT12_Pos) /*!< 0x00001000 */ 2665 #define GPIO_OTYPER_OT12 GPIO_OTYPER_OT12_Msk 2666 #define GPIO_OTYPER_OT13_Pos (13U) 2667 #define GPIO_OTYPER_OT13_Msk (0x1UL << GPIO_OTYPER_OT13_Pos) /*!< 0x00002000 */ 2668 #define GPIO_OTYPER_OT13 GPIO_OTYPER_OT13_Msk 2669 #define GPIO_OTYPER_OT14_Pos (14U) 2670 #define GPIO_OTYPER_OT14_Msk (0x1UL << GPIO_OTYPER_OT14_Pos) /*!< 0x00004000 */ 2671 #define GPIO_OTYPER_OT14 GPIO_OTYPER_OT14_Msk 2672 #define GPIO_OTYPER_OT15_Pos (15U) 2673 #define GPIO_OTYPER_OT15_Msk (0x1UL << GPIO_OTYPER_OT15_Pos) /*!< 0x00008000 */ 2674 #define GPIO_OTYPER_OT15 GPIO_OTYPER_OT15_Msk 2675 2676 /* Legacy defines */ 2677 #define GPIO_OTYPER_OT_0 GPIO_OTYPER_OT0 2678 #define GPIO_OTYPER_OT_1 GPIO_OTYPER_OT1 2679 #define GPIO_OTYPER_OT_2 GPIO_OTYPER_OT2 2680 #define GPIO_OTYPER_OT_3 GPIO_OTYPER_OT3 2681 #define GPIO_OTYPER_OT_4 GPIO_OTYPER_OT4 2682 #define GPIO_OTYPER_OT_5 GPIO_OTYPER_OT5 2683 #define GPIO_OTYPER_OT_6 GPIO_OTYPER_OT6 2684 #define GPIO_OTYPER_OT_7 GPIO_OTYPER_OT7 2685 #define GPIO_OTYPER_OT_8 GPIO_OTYPER_OT8 2686 #define GPIO_OTYPER_OT_9 GPIO_OTYPER_OT9 2687 #define GPIO_OTYPER_OT_10 GPIO_OTYPER_OT10 2688 #define GPIO_OTYPER_OT_11 GPIO_OTYPER_OT11 2689 #define GPIO_OTYPER_OT_12 GPIO_OTYPER_OT12 2690 #define GPIO_OTYPER_OT_13 GPIO_OTYPER_OT13 2691 #define GPIO_OTYPER_OT_14 GPIO_OTYPER_OT14 2692 #define GPIO_OTYPER_OT_15 GPIO_OTYPER_OT15 2693 2694 /****************** Bits definition for GPIO_OSPEEDR register ***************/ 2695 #define GPIO_OSPEEDR_OSPEED0_Pos (0U) 2696 #define GPIO_OSPEEDR_OSPEED0_Msk (0x3UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000003 */ 2697 #define GPIO_OSPEEDR_OSPEED0 GPIO_OSPEEDR_OSPEED0_Msk 2698 #define GPIO_OSPEEDR_OSPEED0_0 (0x1UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000001 */ 2699 #define GPIO_OSPEEDR_OSPEED0_1 (0x2UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000002 */ 2700 #define GPIO_OSPEEDR_OSPEED1_Pos (2U) 2701 #define GPIO_OSPEEDR_OSPEED1_Msk (0x3UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x0000000C */ 2702 #define GPIO_OSPEEDR_OSPEED1 GPIO_OSPEEDR_OSPEED1_Msk 2703 #define GPIO_OSPEEDR_OSPEED1_0 (0x1UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000004 */ 2704 #define GPIO_OSPEEDR_OSPEED1_1 (0x2UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000008 */ 2705 #define GPIO_OSPEEDR_OSPEED2_Pos (4U) 2706 #define GPIO_OSPEEDR_OSPEED2_Msk (0x3UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000030 */ 2707 #define GPIO_OSPEEDR_OSPEED2 GPIO_OSPEEDR_OSPEED2_Msk 2708 #define GPIO_OSPEEDR_OSPEED2_0 (0x1UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000010 */ 2709 #define GPIO_OSPEEDR_OSPEED2_1 (0x2UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000020 */ 2710 #define GPIO_OSPEEDR_OSPEED3_Pos (6U) 2711 #define GPIO_OSPEEDR_OSPEED3_Msk (0x3UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x000000C0 */ 2712 #define GPIO_OSPEEDR_OSPEED3 GPIO_OSPEEDR_OSPEED3_Msk 2713 #define GPIO_OSPEEDR_OSPEED3_0 (0x1UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000040 */ 2714 #define GPIO_OSPEEDR_OSPEED3_1 (0x2UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000080 */ 2715 #define GPIO_OSPEEDR_OSPEED4_Pos (8U) 2716 #define GPIO_OSPEEDR_OSPEED4_Msk (0x3UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000300 */ 2717 #define GPIO_OSPEEDR_OSPEED4 GPIO_OSPEEDR_OSPEED4_Msk 2718 #define GPIO_OSPEEDR_OSPEED4_0 (0x1UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000100 */ 2719 #define GPIO_OSPEEDR_OSPEED4_1 (0x2UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000200 */ 2720 #define GPIO_OSPEEDR_OSPEED5_Pos (10U) 2721 #define GPIO_OSPEEDR_OSPEED5_Msk (0x3UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000C00 */ 2722 #define GPIO_OSPEEDR_OSPEED5 GPIO_OSPEEDR_OSPEED5_Msk 2723 #define GPIO_OSPEEDR_OSPEED5_0 (0x1UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000400 */ 2724 #define GPIO_OSPEEDR_OSPEED5_1 (0x2UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000800 */ 2725 #define GPIO_OSPEEDR_OSPEED6_Pos (12U) 2726 #define GPIO_OSPEEDR_OSPEED6_Msk (0x3UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00003000 */ 2727 #define GPIO_OSPEEDR_OSPEED6 GPIO_OSPEEDR_OSPEED6_Msk 2728 #define GPIO_OSPEEDR_OSPEED6_0 (0x1UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00001000 */ 2729 #define GPIO_OSPEEDR_OSPEED6_1 (0x2UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00002000 */ 2730 #define GPIO_OSPEEDR_OSPEED7_Pos (14U) 2731 #define GPIO_OSPEEDR_OSPEED7_Msk (0x3UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x0000C000 */ 2732 #define GPIO_OSPEEDR_OSPEED7 GPIO_OSPEEDR_OSPEED7_Msk 2733 #define GPIO_OSPEEDR_OSPEED7_0 (0x1UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00004000 */ 2734 #define GPIO_OSPEEDR_OSPEED7_1 (0x2UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00008000 */ 2735 #define GPIO_OSPEEDR_OSPEED8_Pos (16U) 2736 #define GPIO_OSPEEDR_OSPEED8_Msk (0x3UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00030000 */ 2737 #define GPIO_OSPEEDR_OSPEED8 GPIO_OSPEEDR_OSPEED8_Msk 2738 #define GPIO_OSPEEDR_OSPEED8_0 (0x1UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00010000 */ 2739 #define GPIO_OSPEEDR_OSPEED8_1 (0x2UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00020000 */ 2740 #define GPIO_OSPEEDR_OSPEED9_Pos (18U) 2741 #define GPIO_OSPEEDR_OSPEED9_Msk (0x3UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x000C0000 */ 2742 #define GPIO_OSPEEDR_OSPEED9 GPIO_OSPEEDR_OSPEED9_Msk 2743 #define GPIO_OSPEEDR_OSPEED9_0 (0x1UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00040000 */ 2744 #define GPIO_OSPEEDR_OSPEED9_1 (0x2UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00080000 */ 2745 #define GPIO_OSPEEDR_OSPEED10_Pos (20U) 2746 #define GPIO_OSPEEDR_OSPEED10_Msk (0x3UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00300000 */ 2747 #define GPIO_OSPEEDR_OSPEED10 GPIO_OSPEEDR_OSPEED10_Msk 2748 #define GPIO_OSPEEDR_OSPEED10_0 (0x1UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00100000 */ 2749 #define GPIO_OSPEEDR_OSPEED10_1 (0x2UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00200000 */ 2750 #define GPIO_OSPEEDR_OSPEED11_Pos (22U) 2751 #define GPIO_OSPEEDR_OSPEED11_Msk (0x3UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00C00000 */ 2752 #define GPIO_OSPEEDR_OSPEED11 GPIO_OSPEEDR_OSPEED11_Msk 2753 #define GPIO_OSPEEDR_OSPEED11_0 (0x1UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00400000 */ 2754 #define GPIO_OSPEEDR_OSPEED11_1 (0x2UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00800000 */ 2755 #define GPIO_OSPEEDR_OSPEED12_Pos (24U) 2756 #define GPIO_OSPEEDR_OSPEED12_Msk (0x3UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x03000000 */ 2757 #define GPIO_OSPEEDR_OSPEED12 GPIO_OSPEEDR_OSPEED12_Msk 2758 #define GPIO_OSPEEDR_OSPEED12_0 (0x1UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x01000000 */ 2759 #define GPIO_OSPEEDR_OSPEED12_1 (0x2UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x02000000 */ 2760 #define GPIO_OSPEEDR_OSPEED13_Pos (26U) 2761 #define GPIO_OSPEEDR_OSPEED13_Msk (0x3UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x0C000000 */ 2762 #define GPIO_OSPEEDR_OSPEED13 GPIO_OSPEEDR_OSPEED13_Msk 2763 #define GPIO_OSPEEDR_OSPEED13_0 (0x1UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x04000000 */ 2764 #define GPIO_OSPEEDR_OSPEED13_1 (0x2UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x08000000 */ 2765 #define GPIO_OSPEEDR_OSPEED14_Pos (28U) 2766 #define GPIO_OSPEEDR_OSPEED14_Msk (0x3UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x30000000 */ 2767 #define GPIO_OSPEEDR_OSPEED14 GPIO_OSPEEDR_OSPEED14_Msk 2768 #define GPIO_OSPEEDR_OSPEED14_0 (0x1UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x10000000 */ 2769 #define GPIO_OSPEEDR_OSPEED14_1 (0x2UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x20000000 */ 2770 #define GPIO_OSPEEDR_OSPEED15_Pos (30U) 2771 #define GPIO_OSPEEDR_OSPEED15_Msk (0x3UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0xC0000000 */ 2772 #define GPIO_OSPEEDR_OSPEED15 GPIO_OSPEEDR_OSPEED15_Msk 2773 #define GPIO_OSPEEDR_OSPEED15_0 (0x1UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x40000000 */ 2774 #define GPIO_OSPEEDR_OSPEED15_1 (0x2UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x80000000 */ 2775 2776 /* Legacy defines */ 2777 #define GPIO_OSPEEDER_OSPEEDR0 GPIO_OSPEEDR_OSPEED0 2778 #define GPIO_OSPEEDER_OSPEEDR0_0 GPIO_OSPEEDR_OSPEED0_0 2779 #define GPIO_OSPEEDER_OSPEEDR0_1 GPIO_OSPEEDR_OSPEED0_1 2780 #define GPIO_OSPEEDER_OSPEEDR1 GPIO_OSPEEDR_OSPEED1 2781 #define GPIO_OSPEEDER_OSPEEDR1_0 GPIO_OSPEEDR_OSPEED1_0 2782 #define GPIO_OSPEEDER_OSPEEDR1_1 GPIO_OSPEEDR_OSPEED1_1 2783 #define GPIO_OSPEEDER_OSPEEDR2 GPIO_OSPEEDR_OSPEED2 2784 #define GPIO_OSPEEDER_OSPEEDR2_0 GPIO_OSPEEDR_OSPEED2_0 2785 #define GPIO_OSPEEDER_OSPEEDR2_1 GPIO_OSPEEDR_OSPEED2_1 2786 #define GPIO_OSPEEDER_OSPEEDR3 GPIO_OSPEEDR_OSPEED3 2787 #define GPIO_OSPEEDER_OSPEEDR3_0 GPIO_OSPEEDR_OSPEED3_0 2788 #define GPIO_OSPEEDER_OSPEEDR3_1 GPIO_OSPEEDR_OSPEED3_1 2789 #define GPIO_OSPEEDER_OSPEEDR4 GPIO_OSPEEDR_OSPEED4 2790 #define GPIO_OSPEEDER_OSPEEDR4_0 GPIO_OSPEEDR_OSPEED4_0 2791 #define GPIO_OSPEEDER_OSPEEDR4_1 GPIO_OSPEEDR_OSPEED4_1 2792 #define GPIO_OSPEEDER_OSPEEDR5 GPIO_OSPEEDR_OSPEED5 2793 #define GPIO_OSPEEDER_OSPEEDR5_0 GPIO_OSPEEDR_OSPEED5_0 2794 #define GPIO_OSPEEDER_OSPEEDR5_1 GPIO_OSPEEDR_OSPEED5_1 2795 #define GPIO_OSPEEDER_OSPEEDR6 GPIO_OSPEEDR_OSPEED6 2796 #define GPIO_OSPEEDER_OSPEEDR6_0 GPIO_OSPEEDR_OSPEED6_0 2797 #define GPIO_OSPEEDER_OSPEEDR6_1 GPIO_OSPEEDR_OSPEED6_1 2798 #define GPIO_OSPEEDER_OSPEEDR7 GPIO_OSPEEDR_OSPEED7 2799 #define GPIO_OSPEEDER_OSPEEDR7_0 GPIO_OSPEEDR_OSPEED7_0 2800 #define GPIO_OSPEEDER_OSPEEDR7_1 GPIO_OSPEEDR_OSPEED7_1 2801 #define GPIO_OSPEEDER_OSPEEDR8 GPIO_OSPEEDR_OSPEED8 2802 #define GPIO_OSPEEDER_OSPEEDR8_0 GPIO_OSPEEDR_OSPEED8_0 2803 #define GPIO_OSPEEDER_OSPEEDR8_1 GPIO_OSPEEDR_OSPEED8_1 2804 #define GPIO_OSPEEDER_OSPEEDR9 GPIO_OSPEEDR_OSPEED9 2805 #define GPIO_OSPEEDER_OSPEEDR9_0 GPIO_OSPEEDR_OSPEED9_0 2806 #define GPIO_OSPEEDER_OSPEEDR9_1 GPIO_OSPEEDR_OSPEED9_1 2807 #define GPIO_OSPEEDER_OSPEEDR10 GPIO_OSPEEDR_OSPEED10 2808 #define GPIO_OSPEEDER_OSPEEDR10_0 GPIO_OSPEEDR_OSPEED10_0 2809 #define GPIO_OSPEEDER_OSPEEDR10_1 GPIO_OSPEEDR_OSPEED10_1 2810 #define GPIO_OSPEEDER_OSPEEDR11 GPIO_OSPEEDR_OSPEED11 2811 #define GPIO_OSPEEDER_OSPEEDR11_0 GPIO_OSPEEDR_OSPEED11_0 2812 #define GPIO_OSPEEDER_OSPEEDR11_1 GPIO_OSPEEDR_OSPEED11_1 2813 #define GPIO_OSPEEDER_OSPEEDR12 GPIO_OSPEEDR_OSPEED12 2814 #define GPIO_OSPEEDER_OSPEEDR12_0 GPIO_OSPEEDR_OSPEED12_0 2815 #define GPIO_OSPEEDER_OSPEEDR12_1 GPIO_OSPEEDR_OSPEED12_1 2816 #define GPIO_OSPEEDER_OSPEEDR13 GPIO_OSPEEDR_OSPEED13 2817 #define GPIO_OSPEEDER_OSPEEDR13_0 GPIO_OSPEEDR_OSPEED13_0 2818 #define GPIO_OSPEEDER_OSPEEDR13_1 GPIO_OSPEEDR_OSPEED13_1 2819 #define GPIO_OSPEEDER_OSPEEDR14 GPIO_OSPEEDR_OSPEED14 2820 #define GPIO_OSPEEDER_OSPEEDR14_0 GPIO_OSPEEDR_OSPEED14_0 2821 #define GPIO_OSPEEDER_OSPEEDR14_1 GPIO_OSPEEDR_OSPEED14_1 2822 #define GPIO_OSPEEDER_OSPEEDR15 GPIO_OSPEEDR_OSPEED15 2823 #define GPIO_OSPEEDER_OSPEEDR15_0 GPIO_OSPEEDR_OSPEED15_0 2824 #define GPIO_OSPEEDER_OSPEEDR15_1 GPIO_OSPEEDR_OSPEED15_1 2825 2826 /****************** Bits definition for GPIO_PUPDR register *****************/ 2827 #define GPIO_PUPDR_PUPD0_Pos (0U) 2828 #define GPIO_PUPDR_PUPD0_Msk (0x3UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000003 */ 2829 #define GPIO_PUPDR_PUPD0 GPIO_PUPDR_PUPD0_Msk 2830 #define GPIO_PUPDR_PUPD0_0 (0x1UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000001 */ 2831 #define GPIO_PUPDR_PUPD0_1 (0x2UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000002 */ 2832 #define GPIO_PUPDR_PUPD1_Pos (2U) 2833 #define GPIO_PUPDR_PUPD1_Msk (0x3UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x0000000C */ 2834 #define GPIO_PUPDR_PUPD1 GPIO_PUPDR_PUPD1_Msk 2835 #define GPIO_PUPDR_PUPD1_0 (0x1UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000004 */ 2836 #define GPIO_PUPDR_PUPD1_1 (0x2UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000008 */ 2837 #define GPIO_PUPDR_PUPD2_Pos (4U) 2838 #define GPIO_PUPDR_PUPD2_Msk (0x3UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000030 */ 2839 #define GPIO_PUPDR_PUPD2 GPIO_PUPDR_PUPD2_Msk 2840 #define GPIO_PUPDR_PUPD2_0 (0x1UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000010 */ 2841 #define GPIO_PUPDR_PUPD2_1 (0x2UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000020 */ 2842 #define GPIO_PUPDR_PUPD3_Pos (6U) 2843 #define GPIO_PUPDR_PUPD3_Msk (0x3UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x000000C0 */ 2844 #define GPIO_PUPDR_PUPD3 GPIO_PUPDR_PUPD3_Msk 2845 #define GPIO_PUPDR_PUPD3_0 (0x1UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000040 */ 2846 #define GPIO_PUPDR_PUPD3_1 (0x2UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000080 */ 2847 #define GPIO_PUPDR_PUPD4_Pos (8U) 2848 #define GPIO_PUPDR_PUPD4_Msk (0x3UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000300 */ 2849 #define GPIO_PUPDR_PUPD4 GPIO_PUPDR_PUPD4_Msk 2850 #define GPIO_PUPDR_PUPD4_0 (0x1UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000100 */ 2851 #define GPIO_PUPDR_PUPD4_1 (0x2UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000200 */ 2852 #define GPIO_PUPDR_PUPD5_Pos (10U) 2853 #define GPIO_PUPDR_PUPD5_Msk (0x3UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000C00 */ 2854 #define GPIO_PUPDR_PUPD5 GPIO_PUPDR_PUPD5_Msk 2855 #define GPIO_PUPDR_PUPD5_0 (0x1UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000400 */ 2856 #define GPIO_PUPDR_PUPD5_1 (0x2UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000800 */ 2857 #define GPIO_PUPDR_PUPD6_Pos (12U) 2858 #define GPIO_PUPDR_PUPD6_Msk (0x3UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00003000 */ 2859 #define GPIO_PUPDR_PUPD6 GPIO_PUPDR_PUPD6_Msk 2860 #define GPIO_PUPDR_PUPD6_0 (0x1UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00001000 */ 2861 #define GPIO_PUPDR_PUPD6_1 (0x2UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00002000 */ 2862 #define GPIO_PUPDR_PUPD7_Pos (14U) 2863 #define GPIO_PUPDR_PUPD7_Msk (0x3UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x0000C000 */ 2864 #define GPIO_PUPDR_PUPD7 GPIO_PUPDR_PUPD7_Msk 2865 #define GPIO_PUPDR_PUPD7_0 (0x1UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00004000 */ 2866 #define GPIO_PUPDR_PUPD7_1 (0x2UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00008000 */ 2867 #define GPIO_PUPDR_PUPD8_Pos (16U) 2868 #define GPIO_PUPDR_PUPD8_Msk (0x3UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00030000 */ 2869 #define GPIO_PUPDR_PUPD8 GPIO_PUPDR_PUPD8_Msk 2870 #define GPIO_PUPDR_PUPD8_0 (0x1UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00010000 */ 2871 #define GPIO_PUPDR_PUPD8_1 (0x2UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00020000 */ 2872 #define GPIO_PUPDR_PUPD9_Pos (18U) 2873 #define GPIO_PUPDR_PUPD9_Msk (0x3UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x000C0000 */ 2874 #define GPIO_PUPDR_PUPD9 GPIO_PUPDR_PUPD9_Msk 2875 #define GPIO_PUPDR_PUPD9_0 (0x1UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00040000 */ 2876 #define GPIO_PUPDR_PUPD9_1 (0x2UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00080000 */ 2877 #define GPIO_PUPDR_PUPD10_Pos (20U) 2878 #define GPIO_PUPDR_PUPD10_Msk (0x3UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00300000 */ 2879 #define GPIO_PUPDR_PUPD10 GPIO_PUPDR_PUPD10_Msk 2880 #define GPIO_PUPDR_PUPD10_0 (0x1UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00100000 */ 2881 #define GPIO_PUPDR_PUPD10_1 (0x2UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00200000 */ 2882 #define GPIO_PUPDR_PUPD11_Pos (22U) 2883 #define GPIO_PUPDR_PUPD11_Msk (0x3UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00C00000 */ 2884 #define GPIO_PUPDR_PUPD11 GPIO_PUPDR_PUPD11_Msk 2885 #define GPIO_PUPDR_PUPD11_0 (0x1UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00400000 */ 2886 #define GPIO_PUPDR_PUPD11_1 (0x2UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00800000 */ 2887 #define GPIO_PUPDR_PUPD12_Pos (24U) 2888 #define GPIO_PUPDR_PUPD12_Msk (0x3UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x03000000 */ 2889 #define GPIO_PUPDR_PUPD12 GPIO_PUPDR_PUPD12_Msk 2890 #define GPIO_PUPDR_PUPD12_0 (0x1UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x01000000 */ 2891 #define GPIO_PUPDR_PUPD12_1 (0x2UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x02000000 */ 2892 #define GPIO_PUPDR_PUPD13_Pos (26U) 2893 #define GPIO_PUPDR_PUPD13_Msk (0x3UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x0C000000 */ 2894 #define GPIO_PUPDR_PUPD13 GPIO_PUPDR_PUPD13_Msk 2895 #define GPIO_PUPDR_PUPD13_0 (0x1UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x04000000 */ 2896 #define GPIO_PUPDR_PUPD13_1 (0x2UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x08000000 */ 2897 #define GPIO_PUPDR_PUPD14_Pos (28U) 2898 #define GPIO_PUPDR_PUPD14_Msk (0x3UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x30000000 */ 2899 #define GPIO_PUPDR_PUPD14 GPIO_PUPDR_PUPD14_Msk 2900 #define GPIO_PUPDR_PUPD14_0 (0x1UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x10000000 */ 2901 #define GPIO_PUPDR_PUPD14_1 (0x2UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x20000000 */ 2902 #define GPIO_PUPDR_PUPD15_Pos (30U) 2903 #define GPIO_PUPDR_PUPD15_Msk (0x3UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0xC0000000 */ 2904 #define GPIO_PUPDR_PUPD15 GPIO_PUPDR_PUPD15_Msk 2905 #define GPIO_PUPDR_PUPD15_0 (0x1UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0x40000000 */ 2906 #define GPIO_PUPDR_PUPD15_1 (0x2UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0x80000000 */ 2907 2908 /* Legacy defines */ 2909 #define GPIO_PUPDR_PUPDR0 GPIO_PUPDR_PUPD0 2910 #define GPIO_PUPDR_PUPDR0_0 GPIO_PUPDR_PUPD0_0 2911 #define GPIO_PUPDR_PUPDR0_1 GPIO_PUPDR_PUPD0_1 2912 #define GPIO_PUPDR_PUPDR1 GPIO_PUPDR_PUPD1 2913 #define GPIO_PUPDR_PUPDR1_0 GPIO_PUPDR_PUPD1_0 2914 #define GPIO_PUPDR_PUPDR1_1 GPIO_PUPDR_PUPD1_1 2915 #define GPIO_PUPDR_PUPDR2 GPIO_PUPDR_PUPD2 2916 #define GPIO_PUPDR_PUPDR2_0 GPIO_PUPDR_PUPD2_0 2917 #define GPIO_PUPDR_PUPDR2_1 GPIO_PUPDR_PUPD2_1 2918 #define GPIO_PUPDR_PUPDR3 GPIO_PUPDR_PUPD3 2919 #define GPIO_PUPDR_PUPDR3_0 GPIO_PUPDR_PUPD3_0 2920 #define GPIO_PUPDR_PUPDR3_1 GPIO_PUPDR_PUPD3_1 2921 #define GPIO_PUPDR_PUPDR4 GPIO_PUPDR_PUPD4 2922 #define GPIO_PUPDR_PUPDR4_0 GPIO_PUPDR_PUPD4_0 2923 #define GPIO_PUPDR_PUPDR4_1 GPIO_PUPDR_PUPD4_1 2924 #define GPIO_PUPDR_PUPDR5 GPIO_PUPDR_PUPD5 2925 #define GPIO_PUPDR_PUPDR5_0 GPIO_PUPDR_PUPD5_0 2926 #define GPIO_PUPDR_PUPDR5_1 GPIO_PUPDR_PUPD5_1 2927 #define GPIO_PUPDR_PUPDR6 GPIO_PUPDR_PUPD6 2928 #define GPIO_PUPDR_PUPDR6_0 GPIO_PUPDR_PUPD6_0 2929 #define GPIO_PUPDR_PUPDR6_1 GPIO_PUPDR_PUPD6_1 2930 #define GPIO_PUPDR_PUPDR7 GPIO_PUPDR_PUPD7 2931 #define GPIO_PUPDR_PUPDR7_0 GPIO_PUPDR_PUPD7_0 2932 #define GPIO_PUPDR_PUPDR7_1 GPIO_PUPDR_PUPD7_1 2933 #define GPIO_PUPDR_PUPDR8 GPIO_PUPDR_PUPD8 2934 #define GPIO_PUPDR_PUPDR8_0 GPIO_PUPDR_PUPD8_0 2935 #define GPIO_PUPDR_PUPDR8_1 GPIO_PUPDR_PUPD8_1 2936 #define GPIO_PUPDR_PUPDR9 GPIO_PUPDR_PUPD9 2937 #define GPIO_PUPDR_PUPDR9_0 GPIO_PUPDR_PUPD9_0 2938 #define GPIO_PUPDR_PUPDR9_1 GPIO_PUPDR_PUPD9_1 2939 #define GPIO_PUPDR_PUPDR10 GPIO_PUPDR_PUPD10 2940 #define GPIO_PUPDR_PUPDR10_0 GPIO_PUPDR_PUPD10_0 2941 #define GPIO_PUPDR_PUPDR10_1 GPIO_PUPDR_PUPD10_1 2942 #define GPIO_PUPDR_PUPDR11 GPIO_PUPDR_PUPD11 2943 #define GPIO_PUPDR_PUPDR11_0 GPIO_PUPDR_PUPD11_0 2944 #define GPIO_PUPDR_PUPDR11_1 GPIO_PUPDR_PUPD11_1 2945 #define GPIO_PUPDR_PUPDR12 GPIO_PUPDR_PUPD12 2946 #define GPIO_PUPDR_PUPDR12_0 GPIO_PUPDR_PUPD12_0 2947 #define GPIO_PUPDR_PUPDR12_1 GPIO_PUPDR_PUPD12_1 2948 #define GPIO_PUPDR_PUPDR13 GPIO_PUPDR_PUPD13 2949 #define GPIO_PUPDR_PUPDR13_0 GPIO_PUPDR_PUPD13_0 2950 #define GPIO_PUPDR_PUPDR13_1 GPIO_PUPDR_PUPD13_1 2951 #define GPIO_PUPDR_PUPDR14 GPIO_PUPDR_PUPD14 2952 #define GPIO_PUPDR_PUPDR14_0 GPIO_PUPDR_PUPD14_0 2953 #define GPIO_PUPDR_PUPDR14_1 GPIO_PUPDR_PUPD14_1 2954 #define GPIO_PUPDR_PUPDR15 GPIO_PUPDR_PUPD15 2955 #define GPIO_PUPDR_PUPDR15_0 GPIO_PUPDR_PUPD15_0 2956 #define GPIO_PUPDR_PUPDR15_1 GPIO_PUPDR_PUPD15_1 2957 2958 /****************** Bits definition for GPIO_IDR register *******************/ 2959 #define GPIO_IDR_ID0_Pos (0U) 2960 #define GPIO_IDR_ID0_Msk (0x1UL << GPIO_IDR_ID0_Pos) /*!< 0x00000001 */ 2961 #define GPIO_IDR_ID0 GPIO_IDR_ID0_Msk 2962 #define GPIO_IDR_ID1_Pos (1U) 2963 #define GPIO_IDR_ID1_Msk (0x1UL << GPIO_IDR_ID1_Pos) /*!< 0x00000002 */ 2964 #define GPIO_IDR_ID1 GPIO_IDR_ID1_Msk 2965 #define GPIO_IDR_ID2_Pos (2U) 2966 #define GPIO_IDR_ID2_Msk (0x1UL << GPIO_IDR_ID2_Pos) /*!< 0x00000004 */ 2967 #define GPIO_IDR_ID2 GPIO_IDR_ID2_Msk 2968 #define GPIO_IDR_ID3_Pos (3U) 2969 #define GPIO_IDR_ID3_Msk (0x1UL << GPIO_IDR_ID3_Pos) /*!< 0x00000008 */ 2970 #define GPIO_IDR_ID3 GPIO_IDR_ID3_Msk 2971 #define GPIO_IDR_ID4_Pos (4U) 2972 #define GPIO_IDR_ID4_Msk (0x1UL << GPIO_IDR_ID4_Pos) /*!< 0x00000010 */ 2973 #define GPIO_IDR_ID4 GPIO_IDR_ID4_Msk 2974 #define GPIO_IDR_ID5_Pos (5U) 2975 #define GPIO_IDR_ID5_Msk (0x1UL << GPIO_IDR_ID5_Pos) /*!< 0x00000020 */ 2976 #define GPIO_IDR_ID5 GPIO_IDR_ID5_Msk 2977 #define GPIO_IDR_ID6_Pos (6U) 2978 #define GPIO_IDR_ID6_Msk (0x1UL << GPIO_IDR_ID6_Pos) /*!< 0x00000040 */ 2979 #define GPIO_IDR_ID6 GPIO_IDR_ID6_Msk 2980 #define GPIO_IDR_ID7_Pos (7U) 2981 #define GPIO_IDR_ID7_Msk (0x1UL << GPIO_IDR_ID7_Pos) /*!< 0x00000080 */ 2982 #define GPIO_IDR_ID7 GPIO_IDR_ID7_Msk 2983 #define GPIO_IDR_ID8_Pos (8U) 2984 #define GPIO_IDR_ID8_Msk (0x1UL << GPIO_IDR_ID8_Pos) /*!< 0x00000100 */ 2985 #define GPIO_IDR_ID8 GPIO_IDR_ID8_Msk 2986 #define GPIO_IDR_ID9_Pos (9U) 2987 #define GPIO_IDR_ID9_Msk (0x1UL << GPIO_IDR_ID9_Pos) /*!< 0x00000200 */ 2988 #define GPIO_IDR_ID9 GPIO_IDR_ID9_Msk 2989 #define GPIO_IDR_ID10_Pos (10U) 2990 #define GPIO_IDR_ID10_Msk (0x1UL << GPIO_IDR_ID10_Pos) /*!< 0x00000400 */ 2991 #define GPIO_IDR_ID10 GPIO_IDR_ID10_Msk 2992 #define GPIO_IDR_ID11_Pos (11U) 2993 #define GPIO_IDR_ID11_Msk (0x1UL << GPIO_IDR_ID11_Pos) /*!< 0x00000800 */ 2994 #define GPIO_IDR_ID11 GPIO_IDR_ID11_Msk 2995 #define GPIO_IDR_ID12_Pos (12U) 2996 #define GPIO_IDR_ID12_Msk (0x1UL << GPIO_IDR_ID12_Pos) /*!< 0x00001000 */ 2997 #define GPIO_IDR_ID12 GPIO_IDR_ID12_Msk 2998 #define GPIO_IDR_ID13_Pos (13U) 2999 #define GPIO_IDR_ID13_Msk (0x1UL << GPIO_IDR_ID13_Pos) /*!< 0x00002000 */ 3000 #define GPIO_IDR_ID13 GPIO_IDR_ID13_Msk 3001 #define GPIO_IDR_ID14_Pos (14U) 3002 #define GPIO_IDR_ID14_Msk (0x1UL << GPIO_IDR_ID14_Pos) /*!< 0x00004000 */ 3003 #define GPIO_IDR_ID14 GPIO_IDR_ID14_Msk 3004 #define GPIO_IDR_ID15_Pos (15U) 3005 #define GPIO_IDR_ID15_Msk (0x1UL << GPIO_IDR_ID15_Pos) /*!< 0x00008000 */ 3006 #define GPIO_IDR_ID15 GPIO_IDR_ID15_Msk 3007 3008 /* Legacy defines */ 3009 #define GPIO_IDR_IDR_0 GPIO_IDR_ID0 3010 #define GPIO_IDR_IDR_1 GPIO_IDR_ID1 3011 #define GPIO_IDR_IDR_2 GPIO_IDR_ID2 3012 #define GPIO_IDR_IDR_3 GPIO_IDR_ID3 3013 #define GPIO_IDR_IDR_4 GPIO_IDR_ID4 3014 #define GPIO_IDR_IDR_5 GPIO_IDR_ID5 3015 #define GPIO_IDR_IDR_6 GPIO_IDR_ID6 3016 #define GPIO_IDR_IDR_7 GPIO_IDR_ID7 3017 #define GPIO_IDR_IDR_8 GPIO_IDR_ID8 3018 #define GPIO_IDR_IDR_9 GPIO_IDR_ID9 3019 #define GPIO_IDR_IDR_10 GPIO_IDR_ID10 3020 #define GPIO_IDR_IDR_11 GPIO_IDR_ID11 3021 #define GPIO_IDR_IDR_12 GPIO_IDR_ID12 3022 #define GPIO_IDR_IDR_13 GPIO_IDR_ID13 3023 #define GPIO_IDR_IDR_14 GPIO_IDR_ID14 3024 #define GPIO_IDR_IDR_15 GPIO_IDR_ID15 3025 3026 /****************** Bits definition for GPIO_ODR register *******************/ 3027 #define GPIO_ODR_OD0_Pos (0U) 3028 #define GPIO_ODR_OD0_Msk (0x1UL << GPIO_ODR_OD0_Pos) /*!< 0x00000001 */ 3029 #define GPIO_ODR_OD0 GPIO_ODR_OD0_Msk 3030 #define GPIO_ODR_OD1_Pos (1U) 3031 #define GPIO_ODR_OD1_Msk (0x1UL << GPIO_ODR_OD1_Pos) /*!< 0x00000002 */ 3032 #define GPIO_ODR_OD1 GPIO_ODR_OD1_Msk 3033 #define GPIO_ODR_OD2_Pos (2U) 3034 #define GPIO_ODR_OD2_Msk (0x1UL << GPIO_ODR_OD2_Pos) /*!< 0x00000004 */ 3035 #define GPIO_ODR_OD2 GPIO_ODR_OD2_Msk 3036 #define GPIO_ODR_OD3_Pos (3U) 3037 #define GPIO_ODR_OD3_Msk (0x1UL << GPIO_ODR_OD3_Pos) /*!< 0x00000008 */ 3038 #define GPIO_ODR_OD3 GPIO_ODR_OD3_Msk 3039 #define GPIO_ODR_OD4_Pos (4U) 3040 #define GPIO_ODR_OD4_Msk (0x1UL << GPIO_ODR_OD4_Pos) /*!< 0x00000010 */ 3041 #define GPIO_ODR_OD4 GPIO_ODR_OD4_Msk 3042 #define GPIO_ODR_OD5_Pos (5U) 3043 #define GPIO_ODR_OD5_Msk (0x1UL << GPIO_ODR_OD5_Pos) /*!< 0x00000020 */ 3044 #define GPIO_ODR_OD5 GPIO_ODR_OD5_Msk 3045 #define GPIO_ODR_OD6_Pos (6U) 3046 #define GPIO_ODR_OD6_Msk (0x1UL << GPIO_ODR_OD6_Pos) /*!< 0x00000040 */ 3047 #define GPIO_ODR_OD6 GPIO_ODR_OD6_Msk 3048 #define GPIO_ODR_OD7_Pos (7U) 3049 #define GPIO_ODR_OD7_Msk (0x1UL << GPIO_ODR_OD7_Pos) /*!< 0x00000080 */ 3050 #define GPIO_ODR_OD7 GPIO_ODR_OD7_Msk 3051 #define GPIO_ODR_OD8_Pos (8U) 3052 #define GPIO_ODR_OD8_Msk (0x1UL << GPIO_ODR_OD8_Pos) /*!< 0x00000100 */ 3053 #define GPIO_ODR_OD8 GPIO_ODR_OD8_Msk 3054 #define GPIO_ODR_OD9_Pos (9U) 3055 #define GPIO_ODR_OD9_Msk (0x1UL << GPIO_ODR_OD9_Pos) /*!< 0x00000200 */ 3056 #define GPIO_ODR_OD9 GPIO_ODR_OD9_Msk 3057 #define GPIO_ODR_OD10_Pos (10U) 3058 #define GPIO_ODR_OD10_Msk (0x1UL << GPIO_ODR_OD10_Pos) /*!< 0x00000400 */ 3059 #define GPIO_ODR_OD10 GPIO_ODR_OD10_Msk 3060 #define GPIO_ODR_OD11_Pos (11U) 3061 #define GPIO_ODR_OD11_Msk (0x1UL << GPIO_ODR_OD11_Pos) /*!< 0x00000800 */ 3062 #define GPIO_ODR_OD11 GPIO_ODR_OD11_Msk 3063 #define GPIO_ODR_OD12_Pos (12U) 3064 #define GPIO_ODR_OD12_Msk (0x1UL << GPIO_ODR_OD12_Pos) /*!< 0x00001000 */ 3065 #define GPIO_ODR_OD12 GPIO_ODR_OD12_Msk 3066 #define GPIO_ODR_OD13_Pos (13U) 3067 #define GPIO_ODR_OD13_Msk (0x1UL << GPIO_ODR_OD13_Pos) /*!< 0x00002000 */ 3068 #define GPIO_ODR_OD13 GPIO_ODR_OD13_Msk 3069 #define GPIO_ODR_OD14_Pos (14U) 3070 #define GPIO_ODR_OD14_Msk (0x1UL << GPIO_ODR_OD14_Pos) /*!< 0x00004000 */ 3071 #define GPIO_ODR_OD14 GPIO_ODR_OD14_Msk 3072 #define GPIO_ODR_OD15_Pos (15U) 3073 #define GPIO_ODR_OD15_Msk (0x1UL << GPIO_ODR_OD15_Pos) /*!< 0x00008000 */ 3074 #define GPIO_ODR_OD15 GPIO_ODR_OD15_Msk 3075 /* Legacy defines */ 3076 #define GPIO_ODR_ODR_0 GPIO_ODR_OD0 3077 #define GPIO_ODR_ODR_1 GPIO_ODR_OD1 3078 #define GPIO_ODR_ODR_2 GPIO_ODR_OD2 3079 #define GPIO_ODR_ODR_3 GPIO_ODR_OD3 3080 #define GPIO_ODR_ODR_4 GPIO_ODR_OD4 3081 #define GPIO_ODR_ODR_5 GPIO_ODR_OD5 3082 #define GPIO_ODR_ODR_6 GPIO_ODR_OD6 3083 #define GPIO_ODR_ODR_7 GPIO_ODR_OD7 3084 #define GPIO_ODR_ODR_8 GPIO_ODR_OD8 3085 #define GPIO_ODR_ODR_9 GPIO_ODR_OD9 3086 #define GPIO_ODR_ODR_10 GPIO_ODR_OD10 3087 #define GPIO_ODR_ODR_11 GPIO_ODR_OD11 3088 #define GPIO_ODR_ODR_12 GPIO_ODR_OD12 3089 #define GPIO_ODR_ODR_13 GPIO_ODR_OD13 3090 #define GPIO_ODR_ODR_14 GPIO_ODR_OD14 3091 #define GPIO_ODR_ODR_15 GPIO_ODR_OD15 3092 3093 /****************** Bits definition for GPIO_BSRR register ******************/ 3094 #define GPIO_BSRR_BS0_Pos (0U) 3095 #define GPIO_BSRR_BS0_Msk (0x1UL << GPIO_BSRR_BS0_Pos) /*!< 0x00000001 */ 3096 #define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk 3097 #define GPIO_BSRR_BS1_Pos (1U) 3098 #define GPIO_BSRR_BS1_Msk (0x1UL << GPIO_BSRR_BS1_Pos) /*!< 0x00000002 */ 3099 #define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk 3100 #define GPIO_BSRR_BS2_Pos (2U) 3101 #define GPIO_BSRR_BS2_Msk (0x1UL << GPIO_BSRR_BS2_Pos) /*!< 0x00000004 */ 3102 #define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk 3103 #define GPIO_BSRR_BS3_Pos (3U) 3104 #define GPIO_BSRR_BS3_Msk (0x1UL << GPIO_BSRR_BS3_Pos) /*!< 0x00000008 */ 3105 #define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk 3106 #define GPIO_BSRR_BS4_Pos (4U) 3107 #define GPIO_BSRR_BS4_Msk (0x1UL << GPIO_BSRR_BS4_Pos) /*!< 0x00000010 */ 3108 #define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk 3109 #define GPIO_BSRR_BS5_Pos (5U) 3110 #define GPIO_BSRR_BS5_Msk (0x1UL << GPIO_BSRR_BS5_Pos) /*!< 0x00000020 */ 3111 #define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk 3112 #define GPIO_BSRR_BS6_Pos (6U) 3113 #define GPIO_BSRR_BS6_Msk (0x1UL << GPIO_BSRR_BS6_Pos) /*!< 0x00000040 */ 3114 #define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk 3115 #define GPIO_BSRR_BS7_Pos (7U) 3116 #define GPIO_BSRR_BS7_Msk (0x1UL << GPIO_BSRR_BS7_Pos) /*!< 0x00000080 */ 3117 #define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk 3118 #define GPIO_BSRR_BS8_Pos (8U) 3119 #define GPIO_BSRR_BS8_Msk (0x1UL << GPIO_BSRR_BS8_Pos) /*!< 0x00000100 */ 3120 #define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk 3121 #define GPIO_BSRR_BS9_Pos (9U) 3122 #define GPIO_BSRR_BS9_Msk (0x1UL << GPIO_BSRR_BS9_Pos) /*!< 0x00000200 */ 3123 #define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk 3124 #define GPIO_BSRR_BS10_Pos (10U) 3125 #define GPIO_BSRR_BS10_Msk (0x1UL << GPIO_BSRR_BS10_Pos) /*!< 0x00000400 */ 3126 #define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk 3127 #define GPIO_BSRR_BS11_Pos (11U) 3128 #define GPIO_BSRR_BS11_Msk (0x1UL << GPIO_BSRR_BS11_Pos) /*!< 0x00000800 */ 3129 #define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk 3130 #define GPIO_BSRR_BS12_Pos (12U) 3131 #define GPIO_BSRR_BS12_Msk (0x1UL << GPIO_BSRR_BS12_Pos) /*!< 0x00001000 */ 3132 #define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk 3133 #define GPIO_BSRR_BS13_Pos (13U) 3134 #define GPIO_BSRR_BS13_Msk (0x1UL << GPIO_BSRR_BS13_Pos) /*!< 0x00002000 */ 3135 #define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk 3136 #define GPIO_BSRR_BS14_Pos (14U) 3137 #define GPIO_BSRR_BS14_Msk (0x1UL << GPIO_BSRR_BS14_Pos) /*!< 0x00004000 */ 3138 #define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk 3139 #define GPIO_BSRR_BS15_Pos (15U) 3140 #define GPIO_BSRR_BS15_Msk (0x1UL << GPIO_BSRR_BS15_Pos) /*!< 0x00008000 */ 3141 #define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk 3142 #define GPIO_BSRR_BR0_Pos (16U) 3143 #define GPIO_BSRR_BR0_Msk (0x1UL << GPIO_BSRR_BR0_Pos) /*!< 0x00010000 */ 3144 #define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk 3145 #define GPIO_BSRR_BR1_Pos (17U) 3146 #define GPIO_BSRR_BR1_Msk (0x1UL << GPIO_BSRR_BR1_Pos) /*!< 0x00020000 */ 3147 #define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk 3148 #define GPIO_BSRR_BR2_Pos (18U) 3149 #define GPIO_BSRR_BR2_Msk (0x1UL << GPIO_BSRR_BR2_Pos) /*!< 0x00040000 */ 3150 #define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk 3151 #define GPIO_BSRR_BR3_Pos (19U) 3152 #define GPIO_BSRR_BR3_Msk (0x1UL << GPIO_BSRR_BR3_Pos) /*!< 0x00080000 */ 3153 #define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk 3154 #define GPIO_BSRR_BR4_Pos (20U) 3155 #define GPIO_BSRR_BR4_Msk (0x1UL << GPIO_BSRR_BR4_Pos) /*!< 0x00100000 */ 3156 #define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk 3157 #define GPIO_BSRR_BR5_Pos (21U) 3158 #define GPIO_BSRR_BR5_Msk (0x1UL << GPIO_BSRR_BR5_Pos) /*!< 0x00200000 */ 3159 #define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk 3160 #define GPIO_BSRR_BR6_Pos (22U) 3161 #define GPIO_BSRR_BR6_Msk (0x1UL << GPIO_BSRR_BR6_Pos) /*!< 0x00400000 */ 3162 #define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk 3163 #define GPIO_BSRR_BR7_Pos (23U) 3164 #define GPIO_BSRR_BR7_Msk (0x1UL << GPIO_BSRR_BR7_Pos) /*!< 0x00800000 */ 3165 #define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk 3166 #define GPIO_BSRR_BR8_Pos (24U) 3167 #define GPIO_BSRR_BR8_Msk (0x1UL << GPIO_BSRR_BR8_Pos) /*!< 0x01000000 */ 3168 #define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk 3169 #define GPIO_BSRR_BR9_Pos (25U) 3170 #define GPIO_BSRR_BR9_Msk (0x1UL << GPIO_BSRR_BR9_Pos) /*!< 0x02000000 */ 3171 #define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk 3172 #define GPIO_BSRR_BR10_Pos (26U) 3173 #define GPIO_BSRR_BR10_Msk (0x1UL << GPIO_BSRR_BR10_Pos) /*!< 0x04000000 */ 3174 #define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk 3175 #define GPIO_BSRR_BR11_Pos (27U) 3176 #define GPIO_BSRR_BR11_Msk (0x1UL << GPIO_BSRR_BR11_Pos) /*!< 0x08000000 */ 3177 #define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk 3178 #define GPIO_BSRR_BR12_Pos (28U) 3179 #define GPIO_BSRR_BR12_Msk (0x1UL << GPIO_BSRR_BR12_Pos) /*!< 0x10000000 */ 3180 #define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk 3181 #define GPIO_BSRR_BR13_Pos (29U) 3182 #define GPIO_BSRR_BR13_Msk (0x1UL << GPIO_BSRR_BR13_Pos) /*!< 0x20000000 */ 3183 #define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk 3184 #define GPIO_BSRR_BR14_Pos (30U) 3185 #define GPIO_BSRR_BR14_Msk (0x1UL << GPIO_BSRR_BR14_Pos) /*!< 0x40000000 */ 3186 #define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk 3187 #define GPIO_BSRR_BR15_Pos (31U) 3188 #define GPIO_BSRR_BR15_Msk (0x1UL << GPIO_BSRR_BR15_Pos) /*!< 0x80000000 */ 3189 #define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk 3190 3191 /* Legacy defines */ 3192 #define GPIO_BSRR_BS_0 GPIO_BSRR_BS0 3193 #define GPIO_BSRR_BS_1 GPIO_BSRR_BS1 3194 #define GPIO_BSRR_BS_2 GPIO_BSRR_BS2 3195 #define GPIO_BSRR_BS_3 GPIO_BSRR_BS3 3196 #define GPIO_BSRR_BS_4 GPIO_BSRR_BS4 3197 #define GPIO_BSRR_BS_5 GPIO_BSRR_BS5 3198 #define GPIO_BSRR_BS_6 GPIO_BSRR_BS6 3199 #define GPIO_BSRR_BS_7 GPIO_BSRR_BS7 3200 #define GPIO_BSRR_BS_8 GPIO_BSRR_BS8 3201 #define GPIO_BSRR_BS_9 GPIO_BSRR_BS9 3202 #define GPIO_BSRR_BS_10 GPIO_BSRR_BS10 3203 #define GPIO_BSRR_BS_11 GPIO_BSRR_BS11 3204 #define GPIO_BSRR_BS_12 GPIO_BSRR_BS12 3205 #define GPIO_BSRR_BS_13 GPIO_BSRR_BS13 3206 #define GPIO_BSRR_BS_14 GPIO_BSRR_BS14 3207 #define GPIO_BSRR_BS_15 GPIO_BSRR_BS15 3208 #define GPIO_BSRR_BR_0 GPIO_BSRR_BR0 3209 #define GPIO_BSRR_BR_1 GPIO_BSRR_BR1 3210 #define GPIO_BSRR_BR_2 GPIO_BSRR_BR2 3211 #define GPIO_BSRR_BR_3 GPIO_BSRR_BR3 3212 #define GPIO_BSRR_BR_4 GPIO_BSRR_BR4 3213 #define GPIO_BSRR_BR_5 GPIO_BSRR_BR5 3214 #define GPIO_BSRR_BR_6 GPIO_BSRR_BR6 3215 #define GPIO_BSRR_BR_7 GPIO_BSRR_BR7 3216 #define GPIO_BSRR_BR_8 GPIO_BSRR_BR8 3217 #define GPIO_BSRR_BR_9 GPIO_BSRR_BR9 3218 #define GPIO_BSRR_BR_10 GPIO_BSRR_BR10 3219 #define GPIO_BSRR_BR_11 GPIO_BSRR_BR11 3220 #define GPIO_BSRR_BR_12 GPIO_BSRR_BR12 3221 #define GPIO_BSRR_BR_13 GPIO_BSRR_BR13 3222 #define GPIO_BSRR_BR_14 GPIO_BSRR_BR14 3223 #define GPIO_BSRR_BR_15 GPIO_BSRR_BR15 3224 #define GPIO_BRR_BR0 GPIO_BSRR_BR0 3225 #define GPIO_BRR_BR0_Pos GPIO_BSRR_BR0_Pos 3226 #define GPIO_BRR_BR0_Msk GPIO_BSRR_BR0_Msk 3227 #define GPIO_BRR_BR1 GPIO_BSRR_BR1 3228 #define GPIO_BRR_BR1_Pos GPIO_BSRR_BR1_Pos 3229 #define GPIO_BRR_BR1_Msk GPIO_BSRR_BR1_Msk 3230 #define GPIO_BRR_BR2 GPIO_BSRR_BR2 3231 #define GPIO_BRR_BR2_Pos GPIO_BSRR_BR2_Pos 3232 #define GPIO_BRR_BR2_Msk GPIO_BSRR_BR2_Msk 3233 #define GPIO_BRR_BR3 GPIO_BSRR_BR3 3234 #define GPIO_BRR_BR3_Pos GPIO_BSRR_BR3_Pos 3235 #define GPIO_BRR_BR3_Msk GPIO_BSRR_BR3_Msk 3236 #define GPIO_BRR_BR4 GPIO_BSRR_BR4 3237 #define GPIO_BRR_BR4_Pos GPIO_BSRR_BR4_Pos 3238 #define GPIO_BRR_BR4_Msk GPIO_BSRR_BR4_Msk 3239 #define GPIO_BRR_BR5 GPIO_BSRR_BR5 3240 #define GPIO_BRR_BR5_Pos GPIO_BSRR_BR5_Pos 3241 #define GPIO_BRR_BR5_Msk GPIO_BSRR_BR5_Msk 3242 #define GPIO_BRR_BR6 GPIO_BSRR_BR6 3243 #define GPIO_BRR_BR6_Pos GPIO_BSRR_BR6_Pos 3244 #define GPIO_BRR_BR6_Msk GPIO_BSRR_BR6_Msk 3245 #define GPIO_BRR_BR7 GPIO_BSRR_BR7 3246 #define GPIO_BRR_BR7_Pos GPIO_BSRR_BR7_Pos 3247 #define GPIO_BRR_BR7_Msk GPIO_BSRR_BR7_Msk 3248 #define GPIO_BRR_BR8 GPIO_BSRR_BR8 3249 #define GPIO_BRR_BR8_Pos GPIO_BSRR_BR8_Pos 3250 #define GPIO_BRR_BR8_Msk GPIO_BSRR_BR8_Msk 3251 #define GPIO_BRR_BR9 GPIO_BSRR_BR9 3252 #define GPIO_BRR_BR9_Pos GPIO_BSRR_BR9_Pos 3253 #define GPIO_BRR_BR9_Msk GPIO_BSRR_BR9_Msk 3254 #define GPIO_BRR_BR10 GPIO_BSRR_BR10 3255 #define GPIO_BRR_BR10_Pos GPIO_BSRR_BR10_Pos 3256 #define GPIO_BRR_BR10_Msk GPIO_BSRR_BR10_Msk 3257 #define GPIO_BRR_BR11 GPIO_BSRR_BR11 3258 #define GPIO_BRR_BR11_Pos GPIO_BSRR_BR11_Pos 3259 #define GPIO_BRR_BR11_Msk GPIO_BSRR_BR11_Msk 3260 #define GPIO_BRR_BR12 GPIO_BSRR_BR12 3261 #define GPIO_BRR_BR12_Pos GPIO_BSRR_BR12_Pos 3262 #define GPIO_BRR_BR12_Msk GPIO_BSRR_BR12_Msk 3263 #define GPIO_BRR_BR13 GPIO_BSRR_BR13 3264 #define GPIO_BRR_BR13_Pos GPIO_BSRR_BR13_Pos 3265 #define GPIO_BRR_BR13_Msk GPIO_BSRR_BR13_Msk 3266 #define GPIO_BRR_BR14 GPIO_BSRR_BR14 3267 #define GPIO_BRR_BR14_Pos GPIO_BSRR_BR14_Pos 3268 #define GPIO_BRR_BR14_Msk GPIO_BSRR_BR14_Msk 3269 #define GPIO_BRR_BR15 GPIO_BSRR_BR15 3270 #define GPIO_BRR_BR15_Pos GPIO_BSRR_BR15_Pos 3271 #define GPIO_BRR_BR15_Msk GPIO_BSRR_BR15_Msk 3272 /****************** Bit definition for GPIO_LCKR register *********************/ 3273 #define GPIO_LCKR_LCK0_Pos (0U) 3274 #define GPIO_LCKR_LCK0_Msk (0x1UL << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */ 3275 #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk 3276 #define GPIO_LCKR_LCK1_Pos (1U) 3277 #define GPIO_LCKR_LCK1_Msk (0x1UL << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */ 3278 #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk 3279 #define GPIO_LCKR_LCK2_Pos (2U) 3280 #define GPIO_LCKR_LCK2_Msk (0x1UL << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */ 3281 #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk 3282 #define GPIO_LCKR_LCK3_Pos (3U) 3283 #define GPIO_LCKR_LCK3_Msk (0x1UL << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */ 3284 #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk 3285 #define GPIO_LCKR_LCK4_Pos (4U) 3286 #define GPIO_LCKR_LCK4_Msk (0x1UL << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */ 3287 #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk 3288 #define GPIO_LCKR_LCK5_Pos (5U) 3289 #define GPIO_LCKR_LCK5_Msk (0x1UL << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */ 3290 #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk 3291 #define GPIO_LCKR_LCK6_Pos (6U) 3292 #define GPIO_LCKR_LCK6_Msk (0x1UL << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */ 3293 #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk 3294 #define GPIO_LCKR_LCK7_Pos (7U) 3295 #define GPIO_LCKR_LCK7_Msk (0x1UL << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */ 3296 #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk 3297 #define GPIO_LCKR_LCK8_Pos (8U) 3298 #define GPIO_LCKR_LCK8_Msk (0x1UL << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */ 3299 #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk 3300 #define GPIO_LCKR_LCK9_Pos (9U) 3301 #define GPIO_LCKR_LCK9_Msk (0x1UL << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */ 3302 #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk 3303 #define GPIO_LCKR_LCK10_Pos (10U) 3304 #define GPIO_LCKR_LCK10_Msk (0x1UL << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */ 3305 #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk 3306 #define GPIO_LCKR_LCK11_Pos (11U) 3307 #define GPIO_LCKR_LCK11_Msk (0x1UL << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */ 3308 #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk 3309 #define GPIO_LCKR_LCK12_Pos (12U) 3310 #define GPIO_LCKR_LCK12_Msk (0x1UL << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */ 3311 #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk 3312 #define GPIO_LCKR_LCK13_Pos (13U) 3313 #define GPIO_LCKR_LCK13_Msk (0x1UL << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */ 3314 #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk 3315 #define GPIO_LCKR_LCK14_Pos (14U) 3316 #define GPIO_LCKR_LCK14_Msk (0x1UL << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */ 3317 #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk 3318 #define GPIO_LCKR_LCK15_Pos (15U) 3319 #define GPIO_LCKR_LCK15_Msk (0x1UL << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */ 3320 #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk 3321 #define GPIO_LCKR_LCKK_Pos (16U) 3322 #define GPIO_LCKR_LCKK_Msk (0x1UL << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */ 3323 #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk 3324 /****************** Bit definition for GPIO_AFRL register *********************/ 3325 #define GPIO_AFRL_AFSEL0_Pos (0U) 3326 #define GPIO_AFRL_AFSEL0_Msk (0xFUL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x0000000F */ 3327 #define GPIO_AFRL_AFSEL0 GPIO_AFRL_AFSEL0_Msk 3328 #define GPIO_AFRL_AFSEL0_0 (0x1UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000001 */ 3329 #define GPIO_AFRL_AFSEL0_1 (0x2UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000002 */ 3330 #define GPIO_AFRL_AFSEL0_2 (0x4UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000004 */ 3331 #define GPIO_AFRL_AFSEL0_3 (0x8UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000008 */ 3332 #define GPIO_AFRL_AFSEL1_Pos (4U) 3333 #define GPIO_AFRL_AFSEL1_Msk (0xFUL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x000000F0 */ 3334 #define GPIO_AFRL_AFSEL1 GPIO_AFRL_AFSEL1_Msk 3335 #define GPIO_AFRL_AFSEL1_0 (0x1UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000010 */ 3336 #define GPIO_AFRL_AFSEL1_1 (0x2UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000020 */ 3337 #define GPIO_AFRL_AFSEL1_2 (0x4UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000040 */ 3338 #define GPIO_AFRL_AFSEL1_3 (0x8UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000080 */ 3339 #define GPIO_AFRL_AFSEL2_Pos (8U) 3340 #define GPIO_AFRL_AFSEL2_Msk (0xFUL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000F00 */ 3341 #define GPIO_AFRL_AFSEL2 GPIO_AFRL_AFSEL2_Msk 3342 #define GPIO_AFRL_AFSEL2_0 (0x1UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000100 */ 3343 #define GPIO_AFRL_AFSEL2_1 (0x2UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000200 */ 3344 #define GPIO_AFRL_AFSEL2_2 (0x4UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000400 */ 3345 #define GPIO_AFRL_AFSEL2_3 (0x8UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000800 */ 3346 #define GPIO_AFRL_AFSEL3_Pos (12U) 3347 #define GPIO_AFRL_AFSEL3_Msk (0xFUL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x0000F000 */ 3348 #define GPIO_AFRL_AFSEL3 GPIO_AFRL_AFSEL3_Msk 3349 #define GPIO_AFRL_AFSEL3_0 (0x1UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00001000 */ 3350 #define GPIO_AFRL_AFSEL3_1 (0x2UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00002000 */ 3351 #define GPIO_AFRL_AFSEL3_2 (0x4UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00004000 */ 3352 #define GPIO_AFRL_AFSEL3_3 (0x8UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00008000 */ 3353 #define GPIO_AFRL_AFSEL4_Pos (16U) 3354 #define GPIO_AFRL_AFSEL4_Msk (0xFUL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x000F0000 */ 3355 #define GPIO_AFRL_AFSEL4 GPIO_AFRL_AFSEL4_Msk 3356 #define GPIO_AFRL_AFSEL4_0 (0x1UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00010000 */ 3357 #define GPIO_AFRL_AFSEL4_1 (0x2UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00020000 */ 3358 #define GPIO_AFRL_AFSEL4_2 (0x4UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00040000 */ 3359 #define GPIO_AFRL_AFSEL4_3 (0x8UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00080000 */ 3360 #define GPIO_AFRL_AFSEL5_Pos (20U) 3361 #define GPIO_AFRL_AFSEL5_Msk (0xFUL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00F00000 */ 3362 #define GPIO_AFRL_AFSEL5 GPIO_AFRL_AFSEL5_Msk 3363 #define GPIO_AFRL_AFSEL5_0 (0x1UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00100000 */ 3364 #define GPIO_AFRL_AFSEL5_1 (0x2UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00200000 */ 3365 #define GPIO_AFRL_AFSEL5_2 (0x4UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00400000 */ 3366 #define GPIO_AFRL_AFSEL5_3 (0x8UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00800000 */ 3367 #define GPIO_AFRL_AFSEL6_Pos (24U) 3368 #define GPIO_AFRL_AFSEL6_Msk (0xFUL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x0F000000 */ 3369 #define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk 3370 #define GPIO_AFRL_AFSEL6_0 (0x1UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x01000000 */ 3371 #define GPIO_AFRL_AFSEL6_1 (0x2UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x02000000 */ 3372 #define GPIO_AFRL_AFSEL6_2 (0x4UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x04000000 */ 3373 #define GPIO_AFRL_AFSEL6_3 (0x8UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x08000000 */ 3374 #define GPIO_AFRL_AFSEL7_Pos (28U) 3375 #define GPIO_AFRL_AFSEL7_Msk (0xFUL << GPIO_AFRL_AFSEL7_Pos) /*!< 0xF0000000 */ 3376 #define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk 3377 #define GPIO_AFRL_AFSEL7_0 (0x1UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x10000000 */ 3378 #define GPIO_AFRL_AFSEL7_1 (0x2UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x20000000 */ 3379 #define GPIO_AFRL_AFSEL7_2 (0x4UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x40000000 */ 3380 #define GPIO_AFRL_AFSEL7_3 (0x8UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x80000000 */ 3381 3382 /* Legacy defines */ 3383 #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFSEL0 3384 #define GPIO_AFRL_AFRL0_0 GPIO_AFRL_AFSEL0_0 3385 #define GPIO_AFRL_AFRL0_1 GPIO_AFRL_AFSEL0_1 3386 #define GPIO_AFRL_AFRL0_2 GPIO_AFRL_AFSEL0_2 3387 #define GPIO_AFRL_AFRL0_3 GPIO_AFRL_AFSEL0_3 3388 #define GPIO_AFRL_AFRL1 GPIO_AFRL_AFSEL1 3389 #define GPIO_AFRL_AFRL1_0 GPIO_AFRL_AFSEL1_0 3390 #define GPIO_AFRL_AFRL1_1 GPIO_AFRL_AFSEL1_1 3391 #define GPIO_AFRL_AFRL1_2 GPIO_AFRL_AFSEL1_2 3392 #define GPIO_AFRL_AFRL1_3 GPIO_AFRL_AFSEL1_3 3393 #define GPIO_AFRL_AFRL2 GPIO_AFRL_AFSEL2 3394 #define GPIO_AFRL_AFRL2_0 GPIO_AFRL_AFSEL2_0 3395 #define GPIO_AFRL_AFRL2_1 GPIO_AFRL_AFSEL2_1 3396 #define GPIO_AFRL_AFRL2_2 GPIO_AFRL_AFSEL2_2 3397 #define GPIO_AFRL_AFRL2_3 GPIO_AFRL_AFSEL2_3 3398 #define GPIO_AFRL_AFRL3 GPIO_AFRL_AFSEL3 3399 #define GPIO_AFRL_AFRL3_0 GPIO_AFRL_AFSEL3_0 3400 #define GPIO_AFRL_AFRL3_1 GPIO_AFRL_AFSEL3_1 3401 #define GPIO_AFRL_AFRL3_2 GPIO_AFRL_AFSEL3_2 3402 #define GPIO_AFRL_AFRL3_3 GPIO_AFRL_AFSEL3_3 3403 #define GPIO_AFRL_AFRL4 GPIO_AFRL_AFSEL4 3404 #define GPIO_AFRL_AFRL4_0 GPIO_AFRL_AFSEL4_0 3405 #define GPIO_AFRL_AFRL4_1 GPIO_AFRL_AFSEL4_1 3406 #define GPIO_AFRL_AFRL4_2 GPIO_AFRL_AFSEL4_2 3407 #define GPIO_AFRL_AFRL4_3 GPIO_AFRL_AFSEL4_3 3408 #define GPIO_AFRL_AFRL5 GPIO_AFRL_AFSEL5 3409 #define GPIO_AFRL_AFRL5_0 GPIO_AFRL_AFSEL5_0 3410 #define GPIO_AFRL_AFRL5_1 GPIO_AFRL_AFSEL5_1 3411 #define GPIO_AFRL_AFRL5_2 GPIO_AFRL_AFSEL5_2 3412 #define GPIO_AFRL_AFRL5_3 GPIO_AFRL_AFSEL5_3 3413 #define GPIO_AFRL_AFRL6 GPIO_AFRL_AFSEL6 3414 #define GPIO_AFRL_AFRL6_0 GPIO_AFRL_AFSEL6_0 3415 #define GPIO_AFRL_AFRL6_1 GPIO_AFRL_AFSEL6_1 3416 #define GPIO_AFRL_AFRL6_2 GPIO_AFRL_AFSEL6_2 3417 #define GPIO_AFRL_AFRL6_3 GPIO_AFRL_AFSEL6_3 3418 #define GPIO_AFRL_AFRL7 GPIO_AFRL_AFSEL7 3419 #define GPIO_AFRL_AFRL7_0 GPIO_AFRL_AFSEL7_0 3420 #define GPIO_AFRL_AFRL7_1 GPIO_AFRL_AFSEL7_1 3421 #define GPIO_AFRL_AFRL7_2 GPIO_AFRL_AFSEL7_2 3422 #define GPIO_AFRL_AFRL7_3 GPIO_AFRL_AFSEL7_3 3423 3424 /****************** Bit definition for GPIO_AFRH register *********************/ 3425 #define GPIO_AFRH_AFSEL8_Pos (0U) 3426 #define GPIO_AFRH_AFSEL8_Msk (0xFUL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x0000000F */ 3427 #define GPIO_AFRH_AFSEL8 GPIO_AFRH_AFSEL8_Msk 3428 #define GPIO_AFRH_AFSEL8_0 (0x1UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000001 */ 3429 #define GPIO_AFRH_AFSEL8_1 (0x2UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000002 */ 3430 #define GPIO_AFRH_AFSEL8_2 (0x4UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000004 */ 3431 #define GPIO_AFRH_AFSEL8_3 (0x8UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000008 */ 3432 #define GPIO_AFRH_AFSEL9_Pos (4U) 3433 #define GPIO_AFRH_AFSEL9_Msk (0xFUL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x000000F0 */ 3434 #define GPIO_AFRH_AFSEL9 GPIO_AFRH_AFSEL9_Msk 3435 #define GPIO_AFRH_AFSEL9_0 (0x1UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000010 */ 3436 #define GPIO_AFRH_AFSEL9_1 (0x2UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000020 */ 3437 #define GPIO_AFRH_AFSEL9_2 (0x4UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000040 */ 3438 #define GPIO_AFRH_AFSEL9_3 (0x8UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000080 */ 3439 #define GPIO_AFRH_AFSEL10_Pos (8U) 3440 #define GPIO_AFRH_AFSEL10_Msk (0xFUL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000F00 */ 3441 #define GPIO_AFRH_AFSEL10 GPIO_AFRH_AFSEL10_Msk 3442 #define GPIO_AFRH_AFSEL10_0 (0x1UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000100 */ 3443 #define GPIO_AFRH_AFSEL10_1 (0x2UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000200 */ 3444 #define GPIO_AFRH_AFSEL10_2 (0x4UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000400 */ 3445 #define GPIO_AFRH_AFSEL10_3 (0x8UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000800 */ 3446 #define GPIO_AFRH_AFSEL11_Pos (12U) 3447 #define GPIO_AFRH_AFSEL11_Msk (0xFUL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x0000F000 */ 3448 #define GPIO_AFRH_AFSEL11 GPIO_AFRH_AFSEL11_Msk 3449 #define GPIO_AFRH_AFSEL11_0 (0x1UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00001000 */ 3450 #define GPIO_AFRH_AFSEL11_1 (0x2UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00002000 */ 3451 #define GPIO_AFRH_AFSEL11_2 (0x4UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00004000 */ 3452 #define GPIO_AFRH_AFSEL11_3 (0x8UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00008000 */ 3453 #define GPIO_AFRH_AFSEL12_Pos (16U) 3454 #define GPIO_AFRH_AFSEL12_Msk (0xFUL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x000F0000 */ 3455 #define GPIO_AFRH_AFSEL12 GPIO_AFRH_AFSEL12_Msk 3456 #define GPIO_AFRH_AFSEL12_0 (0x1UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00010000 */ 3457 #define GPIO_AFRH_AFSEL12_1 (0x2UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00020000 */ 3458 #define GPIO_AFRH_AFSEL12_2 (0x4UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00040000 */ 3459 #define GPIO_AFRH_AFSEL12_3 (0x8UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00080000 */ 3460 #define GPIO_AFRH_AFSEL13_Pos (20U) 3461 #define GPIO_AFRH_AFSEL13_Msk (0xFUL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00F00000 */ 3462 #define GPIO_AFRH_AFSEL13 GPIO_AFRH_AFSEL13_Msk 3463 #define GPIO_AFRH_AFSEL13_0 (0x1UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00100000 */ 3464 #define GPIO_AFRH_AFSEL13_1 (0x2UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00200000 */ 3465 #define GPIO_AFRH_AFSEL13_2 (0x4UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00400000 */ 3466 #define GPIO_AFRH_AFSEL13_3 (0x8UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00800000 */ 3467 #define GPIO_AFRH_AFSEL14_Pos (24U) 3468 #define GPIO_AFRH_AFSEL14_Msk (0xFUL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x0F000000 */ 3469 #define GPIO_AFRH_AFSEL14 GPIO_AFRH_AFSEL14_Msk 3470 #define GPIO_AFRH_AFSEL14_0 (0x1UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x01000000 */ 3471 #define GPIO_AFRH_AFSEL14_1 (0x2UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x02000000 */ 3472 #define GPIO_AFRH_AFSEL14_2 (0x4UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x04000000 */ 3473 #define GPIO_AFRH_AFSEL14_3 (0x8UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x08000000 */ 3474 #define GPIO_AFRH_AFSEL15_Pos (28U) 3475 #define GPIO_AFRH_AFSEL15_Msk (0xFUL << GPIO_AFRH_AFSEL15_Pos) /*!< 0xF0000000 */ 3476 #define GPIO_AFRH_AFSEL15 GPIO_AFRH_AFSEL15_Msk 3477 #define GPIO_AFRH_AFSEL15_0 (0x1UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x10000000 */ 3478 #define GPIO_AFRH_AFSEL15_1 (0x2UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x20000000 */ 3479 #define GPIO_AFRH_AFSEL15_2 (0x4UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x40000000 */ 3480 #define GPIO_AFRH_AFSEL15_3 (0x8UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x80000000 */ 3481 3482 /* Legacy defines */ 3483 #define GPIO_AFRH_AFRH0 GPIO_AFRH_AFSEL8 3484 #define GPIO_AFRH_AFRH0_0 GPIO_AFRH_AFSEL8_0 3485 #define GPIO_AFRH_AFRH0_1 GPIO_AFRH_AFSEL8_1 3486 #define GPIO_AFRH_AFRH0_2 GPIO_AFRH_AFSEL8_2 3487 #define GPIO_AFRH_AFRH0_3 GPIO_AFRH_AFSEL8_3 3488 #define GPIO_AFRH_AFRH1 GPIO_AFRH_AFSEL9 3489 #define GPIO_AFRH_AFRH1_0 GPIO_AFRH_AFSEL9_0 3490 #define GPIO_AFRH_AFRH1_1 GPIO_AFRH_AFSEL9_1 3491 #define GPIO_AFRH_AFRH1_2 GPIO_AFRH_AFSEL9_2 3492 #define GPIO_AFRH_AFRH1_3 GPIO_AFRH_AFSEL9_3 3493 #define GPIO_AFRH_AFRH2 GPIO_AFRH_AFSEL10 3494 #define GPIO_AFRH_AFRH2_0 GPIO_AFRH_AFSEL10_0 3495 #define GPIO_AFRH_AFRH2_1 GPIO_AFRH_AFSEL10_1 3496 #define GPIO_AFRH_AFRH2_2 GPIO_AFRH_AFSEL10_2 3497 #define GPIO_AFRH_AFRH2_3 GPIO_AFRH_AFSEL10_3 3498 #define GPIO_AFRH_AFRH3 GPIO_AFRH_AFSEL11 3499 #define GPIO_AFRH_AFRH3_0 GPIO_AFRH_AFSEL11_0 3500 #define GPIO_AFRH_AFRH3_1 GPIO_AFRH_AFSEL11_1 3501 #define GPIO_AFRH_AFRH3_2 GPIO_AFRH_AFSEL11_2 3502 #define GPIO_AFRH_AFRH3_3 GPIO_AFRH_AFSEL11_3 3503 #define GPIO_AFRH_AFRH4 GPIO_AFRH_AFSEL12 3504 #define GPIO_AFRH_AFRH4_0 GPIO_AFRH_AFSEL12_0 3505 #define GPIO_AFRH_AFRH4_1 GPIO_AFRH_AFSEL12_1 3506 #define GPIO_AFRH_AFRH4_2 GPIO_AFRH_AFSEL12_2 3507 #define GPIO_AFRH_AFRH4_3 GPIO_AFRH_AFSEL12_3 3508 #define GPIO_AFRH_AFRH5 GPIO_AFRH_AFSEL13 3509 #define GPIO_AFRH_AFRH5_0 GPIO_AFRH_AFSEL13_0 3510 #define GPIO_AFRH_AFRH5_1 GPIO_AFRH_AFSEL13_1 3511 #define GPIO_AFRH_AFRH5_2 GPIO_AFRH_AFSEL13_2 3512 #define GPIO_AFRH_AFRH5_3 GPIO_AFRH_AFSEL13_3 3513 #define GPIO_AFRH_AFRH6 GPIO_AFRH_AFSEL14 3514 #define GPIO_AFRH_AFRH6_0 GPIO_AFRH_AFSEL14_0 3515 #define GPIO_AFRH_AFRH6_1 GPIO_AFRH_AFSEL14_1 3516 #define GPIO_AFRH_AFRH6_2 GPIO_AFRH_AFSEL14_2 3517 #define GPIO_AFRH_AFRH6_3 GPIO_AFRH_AFSEL14_3 3518 #define GPIO_AFRH_AFRH7 GPIO_AFRH_AFSEL15 3519 #define GPIO_AFRH_AFRH7_0 GPIO_AFRH_AFSEL15_0 3520 #define GPIO_AFRH_AFRH7_1 GPIO_AFRH_AFSEL15_1 3521 #define GPIO_AFRH_AFRH7_2 GPIO_AFRH_AFSEL15_2 3522 #define GPIO_AFRH_AFRH7_3 GPIO_AFRH_AFSEL15_3 3523 3524 3525 /******************************************************************************/ 3526 /* */ 3527 /* Inter-integrated Circuit Interface */ 3528 /* */ 3529 /******************************************************************************/ 3530 /******************* Bit definition for I2C_CR1 register ********************/ 3531 #define I2C_CR1_PE_Pos (0U) 3532 #define I2C_CR1_PE_Msk (0x1UL << I2C_CR1_PE_Pos) /*!< 0x00000001 */ 3533 #define I2C_CR1_PE I2C_CR1_PE_Msk /*!<Peripheral Enable */ 3534 #define I2C_CR1_SMBUS_Pos (1U) 3535 #define I2C_CR1_SMBUS_Msk (0x1UL << I2C_CR1_SMBUS_Pos) /*!< 0x00000002 */ 3536 #define I2C_CR1_SMBUS I2C_CR1_SMBUS_Msk /*!<SMBus Mode */ 3537 #define I2C_CR1_SMBTYPE_Pos (3U) 3538 #define I2C_CR1_SMBTYPE_Msk (0x1UL << I2C_CR1_SMBTYPE_Pos) /*!< 0x00000008 */ 3539 #define I2C_CR1_SMBTYPE I2C_CR1_SMBTYPE_Msk /*!<SMBus Type */ 3540 #define I2C_CR1_ENARP_Pos (4U) 3541 #define I2C_CR1_ENARP_Msk (0x1UL << I2C_CR1_ENARP_Pos) /*!< 0x00000010 */ 3542 #define I2C_CR1_ENARP I2C_CR1_ENARP_Msk /*!<ARP Enable */ 3543 #define I2C_CR1_ENPEC_Pos (5U) 3544 #define I2C_CR1_ENPEC_Msk (0x1UL << I2C_CR1_ENPEC_Pos) /*!< 0x00000020 */ 3545 #define I2C_CR1_ENPEC I2C_CR1_ENPEC_Msk /*!<PEC Enable */ 3546 #define I2C_CR1_ENGC_Pos (6U) 3547 #define I2C_CR1_ENGC_Msk (0x1UL << I2C_CR1_ENGC_Pos) /*!< 0x00000040 */ 3548 #define I2C_CR1_ENGC I2C_CR1_ENGC_Msk /*!<General Call Enable */ 3549 #define I2C_CR1_NOSTRETCH_Pos (7U) 3550 #define I2C_CR1_NOSTRETCH_Msk (0x1UL << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00000080 */ 3551 #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!<Clock Stretching Disable (Slave mode) */ 3552 #define I2C_CR1_START_Pos (8U) 3553 #define I2C_CR1_START_Msk (0x1UL << I2C_CR1_START_Pos) /*!< 0x00000100 */ 3554 #define I2C_CR1_START I2C_CR1_START_Msk /*!<Start Generation */ 3555 #define I2C_CR1_STOP_Pos (9U) 3556 #define I2C_CR1_STOP_Msk (0x1UL << I2C_CR1_STOP_Pos) /*!< 0x00000200 */ 3557 #define I2C_CR1_STOP I2C_CR1_STOP_Msk /*!<Stop Generation */ 3558 #define I2C_CR1_ACK_Pos (10U) 3559 #define I2C_CR1_ACK_Msk (0x1UL << I2C_CR1_ACK_Pos) /*!< 0x00000400 */ 3560 #define I2C_CR1_ACK I2C_CR1_ACK_Msk /*!<Acknowledge Enable */ 3561 #define I2C_CR1_POS_Pos (11U) 3562 #define I2C_CR1_POS_Msk (0x1UL << I2C_CR1_POS_Pos) /*!< 0x00000800 */ 3563 #define I2C_CR1_POS I2C_CR1_POS_Msk /*!<Acknowledge/PEC Position (for data reception) */ 3564 #define I2C_CR1_PEC_Pos (12U) 3565 #define I2C_CR1_PEC_Msk (0x1UL << I2C_CR1_PEC_Pos) /*!< 0x00001000 */ 3566 #define I2C_CR1_PEC I2C_CR1_PEC_Msk /*!<Packet Error Checking */ 3567 #define I2C_CR1_ALERT_Pos (13U) 3568 #define I2C_CR1_ALERT_Msk (0x1UL << I2C_CR1_ALERT_Pos) /*!< 0x00002000 */ 3569 #define I2C_CR1_ALERT I2C_CR1_ALERT_Msk /*!<SMBus Alert */ 3570 #define I2C_CR1_SWRST_Pos (15U) 3571 #define I2C_CR1_SWRST_Msk (0x1UL << I2C_CR1_SWRST_Pos) /*!< 0x00008000 */ 3572 #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!<Software Reset */ 3573 3574 /******************* Bit definition for I2C_CR2 register ********************/ 3575 #define I2C_CR2_FREQ_Pos (0U) 3576 #define I2C_CR2_FREQ_Msk (0x3FUL << I2C_CR2_FREQ_Pos) /*!< 0x0000003F */ 3577 #define I2C_CR2_FREQ I2C_CR2_FREQ_Msk /*!<FREQ[5:0] bits (Peripheral Clock Frequency) */ 3578 #define I2C_CR2_FREQ_0 (0x01UL << I2C_CR2_FREQ_Pos) /*!< 0x00000001 */ 3579 #define I2C_CR2_FREQ_1 (0x02UL << I2C_CR2_FREQ_Pos) /*!< 0x00000002 */ 3580 #define I2C_CR2_FREQ_2 (0x04UL << I2C_CR2_FREQ_Pos) /*!< 0x00000004 */ 3581 #define I2C_CR2_FREQ_3 (0x08UL << I2C_CR2_FREQ_Pos) /*!< 0x00000008 */ 3582 #define I2C_CR2_FREQ_4 (0x10UL << I2C_CR2_FREQ_Pos) /*!< 0x00000010 */ 3583 #define I2C_CR2_FREQ_5 (0x20UL << I2C_CR2_FREQ_Pos) /*!< 0x00000020 */ 3584 3585 #define I2C_CR2_ITERREN_Pos (8U) 3586 #define I2C_CR2_ITERREN_Msk (0x1UL << I2C_CR2_ITERREN_Pos) /*!< 0x00000100 */ 3587 #define I2C_CR2_ITERREN I2C_CR2_ITERREN_Msk /*!<Error Interrupt Enable */ 3588 #define I2C_CR2_ITEVTEN_Pos (9U) 3589 #define I2C_CR2_ITEVTEN_Msk (0x1UL << I2C_CR2_ITEVTEN_Pos) /*!< 0x00000200 */ 3590 #define I2C_CR2_ITEVTEN I2C_CR2_ITEVTEN_Msk /*!<Event Interrupt Enable */ 3591 #define I2C_CR2_ITBUFEN_Pos (10U) 3592 #define I2C_CR2_ITBUFEN_Msk (0x1UL << I2C_CR2_ITBUFEN_Pos) /*!< 0x00000400 */ 3593 #define I2C_CR2_ITBUFEN I2C_CR2_ITBUFEN_Msk /*!<Buffer Interrupt Enable */ 3594 #define I2C_CR2_DMAEN_Pos (11U) 3595 #define I2C_CR2_DMAEN_Msk (0x1UL << I2C_CR2_DMAEN_Pos) /*!< 0x00000800 */ 3596 #define I2C_CR2_DMAEN I2C_CR2_DMAEN_Msk /*!<DMA Requests Enable */ 3597 #define I2C_CR2_LAST_Pos (12U) 3598 #define I2C_CR2_LAST_Msk (0x1UL << I2C_CR2_LAST_Pos) /*!< 0x00001000 */ 3599 #define I2C_CR2_LAST I2C_CR2_LAST_Msk /*!<DMA Last Transfer */ 3600 3601 /******************* Bit definition for I2C_OAR1 register *******************/ 3602 #define I2C_OAR1_ADD1_7 0x000000FEU /*!<Interface Address */ 3603 #define I2C_OAR1_ADD8_9 0x00000300U /*!<Interface Address */ 3604 3605 #define I2C_OAR1_ADD0_Pos (0U) 3606 #define I2C_OAR1_ADD0_Msk (0x1UL << I2C_OAR1_ADD0_Pos) /*!< 0x00000001 */ 3607 #define I2C_OAR1_ADD0 I2C_OAR1_ADD0_Msk /*!<Bit 0 */ 3608 #define I2C_OAR1_ADD1_Pos (1U) 3609 #define I2C_OAR1_ADD1_Msk (0x1UL << I2C_OAR1_ADD1_Pos) /*!< 0x00000002 */ 3610 #define I2C_OAR1_ADD1 I2C_OAR1_ADD1_Msk /*!<Bit 1 */ 3611 #define I2C_OAR1_ADD2_Pos (2U) 3612 #define I2C_OAR1_ADD2_Msk (0x1UL << I2C_OAR1_ADD2_Pos) /*!< 0x00000004 */ 3613 #define I2C_OAR1_ADD2 I2C_OAR1_ADD2_Msk /*!<Bit 2 */ 3614 #define I2C_OAR1_ADD3_Pos (3U) 3615 #define I2C_OAR1_ADD3_Msk (0x1UL << I2C_OAR1_ADD3_Pos) /*!< 0x00000008 */ 3616 #define I2C_OAR1_ADD3 I2C_OAR1_ADD3_Msk /*!<Bit 3 */ 3617 #define I2C_OAR1_ADD4_Pos (4U) 3618 #define I2C_OAR1_ADD4_Msk (0x1UL << I2C_OAR1_ADD4_Pos) /*!< 0x00000010 */ 3619 #define I2C_OAR1_ADD4 I2C_OAR1_ADD4_Msk /*!<Bit 4 */ 3620 #define I2C_OAR1_ADD5_Pos (5U) 3621 #define I2C_OAR1_ADD5_Msk (0x1UL << I2C_OAR1_ADD5_Pos) /*!< 0x00000020 */ 3622 #define I2C_OAR1_ADD5 I2C_OAR1_ADD5_Msk /*!<Bit 5 */ 3623 #define I2C_OAR1_ADD6_Pos (6U) 3624 #define I2C_OAR1_ADD6_Msk (0x1UL << I2C_OAR1_ADD6_Pos) /*!< 0x00000040 */ 3625 #define I2C_OAR1_ADD6 I2C_OAR1_ADD6_Msk /*!<Bit 6 */ 3626 #define I2C_OAR1_ADD7_Pos (7U) 3627 #define I2C_OAR1_ADD7_Msk (0x1UL << I2C_OAR1_ADD7_Pos) /*!< 0x00000080 */ 3628 #define I2C_OAR1_ADD7 I2C_OAR1_ADD7_Msk /*!<Bit 7 */ 3629 #define I2C_OAR1_ADD8_Pos (8U) 3630 #define I2C_OAR1_ADD8_Msk (0x1UL << I2C_OAR1_ADD8_Pos) /*!< 0x00000100 */ 3631 #define I2C_OAR1_ADD8 I2C_OAR1_ADD8_Msk /*!<Bit 8 */ 3632 #define I2C_OAR1_ADD9_Pos (9U) 3633 #define I2C_OAR1_ADD9_Msk (0x1UL << I2C_OAR1_ADD9_Pos) /*!< 0x00000200 */ 3634 #define I2C_OAR1_ADD9 I2C_OAR1_ADD9_Msk /*!<Bit 9 */ 3635 3636 #define I2C_OAR1_ADDMODE_Pos (15U) 3637 #define I2C_OAR1_ADDMODE_Msk (0x1UL << I2C_OAR1_ADDMODE_Pos) /*!< 0x00008000 */ 3638 #define I2C_OAR1_ADDMODE I2C_OAR1_ADDMODE_Msk /*!<Addressing Mode (Slave mode) */ 3639 3640 /******************* Bit definition for I2C_OAR2 register *******************/ 3641 #define I2C_OAR2_ENDUAL_Pos (0U) 3642 #define I2C_OAR2_ENDUAL_Msk (0x1UL << I2C_OAR2_ENDUAL_Pos) /*!< 0x00000001 */ 3643 #define I2C_OAR2_ENDUAL I2C_OAR2_ENDUAL_Msk /*!<Dual addressing mode enable */ 3644 #define I2C_OAR2_ADD2_Pos (1U) 3645 #define I2C_OAR2_ADD2_Msk (0x7FUL << I2C_OAR2_ADD2_Pos) /*!< 0x000000FE */ 3646 #define I2C_OAR2_ADD2 I2C_OAR2_ADD2_Msk /*!<Interface address */ 3647 3648 /******************** Bit definition for I2C_DR register ********************/ 3649 #define I2C_DR_DR_Pos (0U) 3650 #define I2C_DR_DR_Msk (0xFFUL << I2C_DR_DR_Pos) /*!< 0x000000FF */ 3651 #define I2C_DR_DR I2C_DR_DR_Msk /*!<8-bit Data Register */ 3652 3653 /******************* Bit definition for I2C_SR1 register ********************/ 3654 #define I2C_SR1_SB_Pos (0U) 3655 #define I2C_SR1_SB_Msk (0x1UL << I2C_SR1_SB_Pos) /*!< 0x00000001 */ 3656 #define I2C_SR1_SB I2C_SR1_SB_Msk /*!<Start Bit (Master mode) */ 3657 #define I2C_SR1_ADDR_Pos (1U) 3658 #define I2C_SR1_ADDR_Msk (0x1UL << I2C_SR1_ADDR_Pos) /*!< 0x00000002 */ 3659 #define I2C_SR1_ADDR I2C_SR1_ADDR_Msk /*!<Address sent (master mode)/matched (slave mode) */ 3660 #define I2C_SR1_BTF_Pos (2U) 3661 #define I2C_SR1_BTF_Msk (0x1UL << I2C_SR1_BTF_Pos) /*!< 0x00000004 */ 3662 #define I2C_SR1_BTF I2C_SR1_BTF_Msk /*!<Byte Transfer Finished */ 3663 #define I2C_SR1_ADD10_Pos (3U) 3664 #define I2C_SR1_ADD10_Msk (0x1UL << I2C_SR1_ADD10_Pos) /*!< 0x00000008 */ 3665 #define I2C_SR1_ADD10 I2C_SR1_ADD10_Msk /*!<10-bit header sent (Master mode) */ 3666 #define I2C_SR1_STOPF_Pos (4U) 3667 #define I2C_SR1_STOPF_Msk (0x1UL << I2C_SR1_STOPF_Pos) /*!< 0x00000010 */ 3668 #define I2C_SR1_STOPF I2C_SR1_STOPF_Msk /*!<Stop detection (Slave mode) */ 3669 #define I2C_SR1_RXNE_Pos (6U) 3670 #define I2C_SR1_RXNE_Msk (0x1UL << I2C_SR1_RXNE_Pos) /*!< 0x00000040 */ 3671 #define I2C_SR1_RXNE I2C_SR1_RXNE_Msk /*!<Data Register not Empty (receivers) */ 3672 #define I2C_SR1_TXE_Pos (7U) 3673 #define I2C_SR1_TXE_Msk (0x1UL << I2C_SR1_TXE_Pos) /*!< 0x00000080 */ 3674 #define I2C_SR1_TXE I2C_SR1_TXE_Msk /*!<Data Register Empty (transmitters) */ 3675 #define I2C_SR1_BERR_Pos (8U) 3676 #define I2C_SR1_BERR_Msk (0x1UL << I2C_SR1_BERR_Pos) /*!< 0x00000100 */ 3677 #define I2C_SR1_BERR I2C_SR1_BERR_Msk /*!<Bus Error */ 3678 #define I2C_SR1_ARLO_Pos (9U) 3679 #define I2C_SR1_ARLO_Msk (0x1UL << I2C_SR1_ARLO_Pos) /*!< 0x00000200 */ 3680 #define I2C_SR1_ARLO I2C_SR1_ARLO_Msk /*!<Arbitration Lost (master mode) */ 3681 #define I2C_SR1_AF_Pos (10U) 3682 #define I2C_SR1_AF_Msk (0x1UL << I2C_SR1_AF_Pos) /*!< 0x00000400 */ 3683 #define I2C_SR1_AF I2C_SR1_AF_Msk /*!<Acknowledge Failure */ 3684 #define I2C_SR1_OVR_Pos (11U) 3685 #define I2C_SR1_OVR_Msk (0x1UL << I2C_SR1_OVR_Pos) /*!< 0x00000800 */ 3686 #define I2C_SR1_OVR I2C_SR1_OVR_Msk /*!<Overrun/Underrun */ 3687 #define I2C_SR1_PECERR_Pos (12U) 3688 #define I2C_SR1_PECERR_Msk (0x1UL << I2C_SR1_PECERR_Pos) /*!< 0x00001000 */ 3689 #define I2C_SR1_PECERR I2C_SR1_PECERR_Msk /*!<PEC Error in reception */ 3690 #define I2C_SR1_TIMEOUT_Pos (14U) 3691 #define I2C_SR1_TIMEOUT_Msk (0x1UL << I2C_SR1_TIMEOUT_Pos) /*!< 0x00004000 */ 3692 #define I2C_SR1_TIMEOUT I2C_SR1_TIMEOUT_Msk /*!<Timeout or Tlow Error */ 3693 #define I2C_SR1_SMBALERT_Pos (15U) 3694 #define I2C_SR1_SMBALERT_Msk (0x1UL << I2C_SR1_SMBALERT_Pos) /*!< 0x00008000 */ 3695 #define I2C_SR1_SMBALERT I2C_SR1_SMBALERT_Msk /*!<SMBus Alert */ 3696 3697 /******************* Bit definition for I2C_SR2 register ********************/ 3698 #define I2C_SR2_MSL_Pos (0U) 3699 #define I2C_SR2_MSL_Msk (0x1UL << I2C_SR2_MSL_Pos) /*!< 0x00000001 */ 3700 #define I2C_SR2_MSL I2C_SR2_MSL_Msk /*!<Master/Slave */ 3701 #define I2C_SR2_BUSY_Pos (1U) 3702 #define I2C_SR2_BUSY_Msk (0x1UL << I2C_SR2_BUSY_Pos) /*!< 0x00000002 */ 3703 #define I2C_SR2_BUSY I2C_SR2_BUSY_Msk /*!<Bus Busy */ 3704 #define I2C_SR2_TRA_Pos (2U) 3705 #define I2C_SR2_TRA_Msk (0x1UL << I2C_SR2_TRA_Pos) /*!< 0x00000004 */ 3706 #define I2C_SR2_TRA I2C_SR2_TRA_Msk /*!<Transmitter/Receiver */ 3707 #define I2C_SR2_GENCALL_Pos (4U) 3708 #define I2C_SR2_GENCALL_Msk (0x1UL << I2C_SR2_GENCALL_Pos) /*!< 0x00000010 */ 3709 #define I2C_SR2_GENCALL I2C_SR2_GENCALL_Msk /*!<General Call Address (Slave mode) */ 3710 #define I2C_SR2_SMBDEFAULT_Pos (5U) 3711 #define I2C_SR2_SMBDEFAULT_Msk (0x1UL << I2C_SR2_SMBDEFAULT_Pos) /*!< 0x00000020 */ 3712 #define I2C_SR2_SMBDEFAULT I2C_SR2_SMBDEFAULT_Msk /*!<SMBus Device Default Address (Slave mode) */ 3713 #define I2C_SR2_SMBHOST_Pos (6U) 3714 #define I2C_SR2_SMBHOST_Msk (0x1UL << I2C_SR2_SMBHOST_Pos) /*!< 0x00000040 */ 3715 #define I2C_SR2_SMBHOST I2C_SR2_SMBHOST_Msk /*!<SMBus Host Header (Slave mode) */ 3716 #define I2C_SR2_DUALF_Pos (7U) 3717 #define I2C_SR2_DUALF_Msk (0x1UL << I2C_SR2_DUALF_Pos) /*!< 0x00000080 */ 3718 #define I2C_SR2_DUALF I2C_SR2_DUALF_Msk /*!<Dual Flag (Slave mode) */ 3719 #define I2C_SR2_PEC_Pos (8U) 3720 #define I2C_SR2_PEC_Msk (0xFFUL << I2C_SR2_PEC_Pos) /*!< 0x0000FF00 */ 3721 #define I2C_SR2_PEC I2C_SR2_PEC_Msk /*!<Packet Error Checking Register */ 3722 3723 /******************* Bit definition for I2C_CCR register ********************/ 3724 #define I2C_CCR_CCR_Pos (0U) 3725 #define I2C_CCR_CCR_Msk (0xFFFUL << I2C_CCR_CCR_Pos) /*!< 0x00000FFF */ 3726 #define I2C_CCR_CCR I2C_CCR_CCR_Msk /*!<Clock Control Register in Fast/Standard mode (Master mode) */ 3727 #define I2C_CCR_DUTY_Pos (14U) 3728 #define I2C_CCR_DUTY_Msk (0x1UL << I2C_CCR_DUTY_Pos) /*!< 0x00004000 */ 3729 #define I2C_CCR_DUTY I2C_CCR_DUTY_Msk /*!<Fast Mode Duty Cycle */ 3730 #define I2C_CCR_FS_Pos (15U) 3731 #define I2C_CCR_FS_Msk (0x1UL << I2C_CCR_FS_Pos) /*!< 0x00008000 */ 3732 #define I2C_CCR_FS I2C_CCR_FS_Msk /*!<I2C Master Mode Selection */ 3733 3734 /****************** Bit definition for I2C_TRISE register *******************/ 3735 #define I2C_TRISE_TRISE_Pos (0U) 3736 #define I2C_TRISE_TRISE_Msk (0x3FUL << I2C_TRISE_TRISE_Pos) /*!< 0x0000003F */ 3737 #define I2C_TRISE_TRISE I2C_TRISE_TRISE_Msk /*!<Maximum Rise Time in Fast/Standard mode (Master mode) */ 3738 3739 /****************** Bit definition for I2C_FLTR register *******************/ 3740 #define I2C_FLTR_DNF_Pos (0U) 3741 #define I2C_FLTR_DNF_Msk (0xFUL << I2C_FLTR_DNF_Pos) /*!< 0x0000000F */ 3742 #define I2C_FLTR_DNF I2C_FLTR_DNF_Msk /*!<Digital Noise Filter */ 3743 #define I2C_FLTR_ANOFF_Pos (4U) 3744 #define I2C_FLTR_ANOFF_Msk (0x1UL << I2C_FLTR_ANOFF_Pos) /*!< 0x00000010 */ 3745 #define I2C_FLTR_ANOFF I2C_FLTR_ANOFF_Msk /*!<Analog Noise Filter OFF */ 3746 3747 /******************************************************************************/ 3748 /* */ 3749 /* Independent WATCHDOG */ 3750 /* */ 3751 /******************************************************************************/ 3752 /******************* Bit definition for IWDG_KR register ********************/ 3753 #define IWDG_KR_KEY_Pos (0U) 3754 #define IWDG_KR_KEY_Msk (0xFFFFUL << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */ 3755 #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!<Key value (write only, read 0000h) */ 3756 3757 /******************* Bit definition for IWDG_PR register ********************/ 3758 #define IWDG_PR_PR_Pos (0U) 3759 #define IWDG_PR_PR_Msk (0x7UL << IWDG_PR_PR_Pos) /*!< 0x00000007 */ 3760 #define IWDG_PR_PR IWDG_PR_PR_Msk /*!<PR[2:0] (Prescaler divider) */ 3761 #define IWDG_PR_PR_0 (0x1UL << IWDG_PR_PR_Pos) /*!< 0x01 */ 3762 #define IWDG_PR_PR_1 (0x2UL << IWDG_PR_PR_Pos) /*!< 0x02 */ 3763 #define IWDG_PR_PR_2 (0x4UL << IWDG_PR_PR_Pos) /*!< 0x04 */ 3764 3765 /******************* Bit definition for IWDG_RLR register *******************/ 3766 #define IWDG_RLR_RL_Pos (0U) 3767 #define IWDG_RLR_RL_Msk (0xFFFUL << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */ 3768 #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!<Watchdog counter reload value */ 3769 3770 /******************* Bit definition for IWDG_SR register ********************/ 3771 #define IWDG_SR_PVU_Pos (0U) 3772 #define IWDG_SR_PVU_Msk (0x1UL << IWDG_SR_PVU_Pos) /*!< 0x00000001 */ 3773 #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!<Watchdog prescaler value update */ 3774 #define IWDG_SR_RVU_Pos (1U) 3775 #define IWDG_SR_RVU_Msk (0x1UL << IWDG_SR_RVU_Pos) /*!< 0x00000002 */ 3776 #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!<Watchdog counter reload value update */ 3777 3778 3779 3780 /******************************************************************************/ 3781 /* */ 3782 /* Power Control */ 3783 /* */ 3784 /******************************************************************************/ 3785 /******************** Bit definition for PWR_CR register ********************/ 3786 #define PWR_CR_LPDS_Pos (0U) 3787 #define PWR_CR_LPDS_Msk (0x1UL << PWR_CR_LPDS_Pos) /*!< 0x00000001 */ 3788 #define PWR_CR_LPDS PWR_CR_LPDS_Msk /*!< Low-Power Deepsleep */ 3789 #define PWR_CR_PDDS_Pos (1U) 3790 #define PWR_CR_PDDS_Msk (0x1UL << PWR_CR_PDDS_Pos) /*!< 0x00000002 */ 3791 #define PWR_CR_PDDS PWR_CR_PDDS_Msk /*!< Power Down Deepsleep */ 3792 #define PWR_CR_CWUF_Pos (2U) 3793 #define PWR_CR_CWUF_Msk (0x1UL << PWR_CR_CWUF_Pos) /*!< 0x00000004 */ 3794 #define PWR_CR_CWUF PWR_CR_CWUF_Msk /*!< Clear Wakeup Flag */ 3795 #define PWR_CR_CSBF_Pos (3U) 3796 #define PWR_CR_CSBF_Msk (0x1UL << PWR_CR_CSBF_Pos) /*!< 0x00000008 */ 3797 #define PWR_CR_CSBF PWR_CR_CSBF_Msk /*!< Clear Standby Flag */ 3798 #define PWR_CR_PVDE_Pos (4U) 3799 #define PWR_CR_PVDE_Msk (0x1UL << PWR_CR_PVDE_Pos) /*!< 0x00000010 */ 3800 #define PWR_CR_PVDE PWR_CR_PVDE_Msk /*!< Power Voltage Detector Enable */ 3801 3802 #define PWR_CR_PLS_Pos (5U) 3803 #define PWR_CR_PLS_Msk (0x7UL << PWR_CR_PLS_Pos) /*!< 0x000000E0 */ 3804 #define PWR_CR_PLS PWR_CR_PLS_Msk /*!< PLS[2:0] bits (PVD Level Selection) */ 3805 #define PWR_CR_PLS_0 (0x1UL << PWR_CR_PLS_Pos) /*!< 0x00000020 */ 3806 #define PWR_CR_PLS_1 (0x2UL << PWR_CR_PLS_Pos) /*!< 0x00000040 */ 3807 #define PWR_CR_PLS_2 (0x4UL << PWR_CR_PLS_Pos) /*!< 0x00000080 */ 3808 3809 /*!< PVD level configuration */ 3810 #define PWR_CR_PLS_LEV0 0x00000000U /*!< PVD level 0 */ 3811 #define PWR_CR_PLS_LEV1 0x00000020U /*!< PVD level 1 */ 3812 #define PWR_CR_PLS_LEV2 0x00000040U /*!< PVD level 2 */ 3813 #define PWR_CR_PLS_LEV3 0x00000060U /*!< PVD level 3 */ 3814 #define PWR_CR_PLS_LEV4 0x00000080U /*!< PVD level 4 */ 3815 #define PWR_CR_PLS_LEV5 0x000000A0U /*!< PVD level 5 */ 3816 #define PWR_CR_PLS_LEV6 0x000000C0U /*!< PVD level 6 */ 3817 #define PWR_CR_PLS_LEV7 0x000000E0U /*!< PVD level 7 */ 3818 #define PWR_CR_DBP_Pos (8U) 3819 #define PWR_CR_DBP_Msk (0x1UL << PWR_CR_DBP_Pos) /*!< 0x00000100 */ 3820 #define PWR_CR_DBP PWR_CR_DBP_Msk /*!< Disable Backup Domain write protection */ 3821 #define PWR_CR_FPDS_Pos (9U) 3822 #define PWR_CR_FPDS_Msk (0x1UL << PWR_CR_FPDS_Pos) /*!< 0x00000200 */ 3823 #define PWR_CR_FPDS PWR_CR_FPDS_Msk /*!< Flash power down in Stop mode */ 3824 #define PWR_CR_LPLVDS_Pos (10U) 3825 #define PWR_CR_LPLVDS_Msk (0x1UL << PWR_CR_LPLVDS_Pos) /*!< 0x00000400 */ 3826 #define PWR_CR_LPLVDS PWR_CR_LPLVDS_Msk /*!< Low Power Regulator Low Voltage in Deep Sleep mode */ 3827 #define PWR_CR_MRLVDS_Pos (11U) 3828 #define PWR_CR_MRLVDS_Msk (0x1UL << PWR_CR_MRLVDS_Pos) /*!< 0x00000800 */ 3829 #define PWR_CR_MRLVDS PWR_CR_MRLVDS_Msk /*!< Main Regulator Low Voltage in Deep Sleep mode */ 3830 #define PWR_CR_ADCDC1_Pos (13U) 3831 #define PWR_CR_ADCDC1_Msk (0x1UL << PWR_CR_ADCDC1_Pos) /*!< 0x00002000 */ 3832 #define PWR_CR_ADCDC1 PWR_CR_ADCDC1_Msk /*!< Refer to AN4073 on how to use this bit */ 3833 #define PWR_CR_VOS_Pos (14U) 3834 #define PWR_CR_VOS_Msk (0x3UL << PWR_CR_VOS_Pos) /*!< 0x0000C000 */ 3835 #define PWR_CR_VOS PWR_CR_VOS_Msk /*!< VOS[1:0] bits (Regulator voltage scaling output selection) */ 3836 #define PWR_CR_VOS_0 0x00004000U /*!< Bit 0 */ 3837 #define PWR_CR_VOS_1 0x00008000U /*!< Bit 1 */ 3838 #define PWR_CR_FMSSR_Pos (20U) 3839 #define PWR_CR_FMSSR_Msk (0x1UL << PWR_CR_FMSSR_Pos) /*!< 0x00100000 */ 3840 #define PWR_CR_FMSSR PWR_CR_FMSSR_Msk /*!< Flash Memory Sleep System Run */ 3841 #define PWR_CR_FISSR_Pos (21U) 3842 #define PWR_CR_FISSR_Msk (0x1UL << PWR_CR_FISSR_Pos) /*!< 0x00200000 */ 3843 #define PWR_CR_FISSR PWR_CR_FISSR_Msk /*!< Flash Interface Stop while System Run */ 3844 3845 /* Legacy define */ 3846 #define PWR_CR_PMODE PWR_CR_VOS 3847 3848 /******************* Bit definition for PWR_CSR register ********************/ 3849 #define PWR_CSR_WUF_Pos (0U) 3850 #define PWR_CSR_WUF_Msk (0x1UL << PWR_CSR_WUF_Pos) /*!< 0x00000001 */ 3851 #define PWR_CSR_WUF PWR_CSR_WUF_Msk /*!< Wakeup Flag */ 3852 #define PWR_CSR_SBF_Pos (1U) 3853 #define PWR_CSR_SBF_Msk (0x1UL << PWR_CSR_SBF_Pos) /*!< 0x00000002 */ 3854 #define PWR_CSR_SBF PWR_CSR_SBF_Msk /*!< Standby Flag */ 3855 #define PWR_CSR_PVDO_Pos (2U) 3856 #define PWR_CSR_PVDO_Msk (0x1UL << PWR_CSR_PVDO_Pos) /*!< 0x00000004 */ 3857 #define PWR_CSR_PVDO PWR_CSR_PVDO_Msk /*!< PVD Output */ 3858 #define PWR_CSR_BRR_Pos (3U) 3859 #define PWR_CSR_BRR_Msk (0x1UL << PWR_CSR_BRR_Pos) /*!< 0x00000008 */ 3860 #define PWR_CSR_BRR PWR_CSR_BRR_Msk /*!< Backup regulator ready */ 3861 #define PWR_CSR_EWUP_Pos (8U) 3862 #define PWR_CSR_EWUP_Msk (0x1UL << PWR_CSR_EWUP_Pos) /*!< 0x00000100 */ 3863 #define PWR_CSR_EWUP PWR_CSR_EWUP_Msk /*!< Enable WKUP pin */ 3864 #define PWR_CSR_BRE_Pos (9U) 3865 #define PWR_CSR_BRE_Msk (0x1UL << PWR_CSR_BRE_Pos) /*!< 0x00000200 */ 3866 #define PWR_CSR_BRE PWR_CSR_BRE_Msk /*!< Backup regulator enable */ 3867 #define PWR_CSR_VOSRDY_Pos (14U) 3868 #define PWR_CSR_VOSRDY_Msk (0x1UL << PWR_CSR_VOSRDY_Pos) /*!< 0x00004000 */ 3869 #define PWR_CSR_VOSRDY PWR_CSR_VOSRDY_Msk /*!< Regulator voltage scaling output selection ready */ 3870 3871 /* Legacy define */ 3872 #define PWR_CSR_REGRDY PWR_CSR_VOSRDY 3873 3874 /******************************************************************************/ 3875 /* */ 3876 /* Reset and Clock Control */ 3877 /* */ 3878 /******************************************************************************/ 3879 /******************** Bit definition for RCC_CR register ********************/ 3880 #define RCC_CR_HSION_Pos (0U) 3881 #define RCC_CR_HSION_Msk (0x1UL << RCC_CR_HSION_Pos) /*!< 0x00000001 */ 3882 #define RCC_CR_HSION RCC_CR_HSION_Msk 3883 #define RCC_CR_HSIRDY_Pos (1U) 3884 #define RCC_CR_HSIRDY_Msk (0x1UL << RCC_CR_HSIRDY_Pos) /*!< 0x00000002 */ 3885 #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk 3886 3887 #define RCC_CR_HSITRIM_Pos (3U) 3888 #define RCC_CR_HSITRIM_Msk (0x1FUL << RCC_CR_HSITRIM_Pos) /*!< 0x000000F8 */ 3889 #define RCC_CR_HSITRIM RCC_CR_HSITRIM_Msk 3890 #define RCC_CR_HSITRIM_0 (0x01UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000008 */ 3891 #define RCC_CR_HSITRIM_1 (0x02UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000010 */ 3892 #define RCC_CR_HSITRIM_2 (0x04UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000020 */ 3893 #define RCC_CR_HSITRIM_3 (0x08UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000040 */ 3894 #define RCC_CR_HSITRIM_4 (0x10UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000080 */ 3895 3896 #define RCC_CR_HSICAL_Pos (8U) 3897 #define RCC_CR_HSICAL_Msk (0xFFUL << RCC_CR_HSICAL_Pos) /*!< 0x0000FF00 */ 3898 #define RCC_CR_HSICAL RCC_CR_HSICAL_Msk 3899 #define RCC_CR_HSICAL_0 (0x01UL << RCC_CR_HSICAL_Pos) /*!< 0x00000100 */ 3900 #define RCC_CR_HSICAL_1 (0x02UL << RCC_CR_HSICAL_Pos) /*!< 0x00000200 */ 3901 #define RCC_CR_HSICAL_2 (0x04UL << RCC_CR_HSICAL_Pos) /*!< 0x00000400 */ 3902 #define RCC_CR_HSICAL_3 (0x08UL << RCC_CR_HSICAL_Pos) /*!< 0x00000800 */ 3903 #define RCC_CR_HSICAL_4 (0x10UL << RCC_CR_HSICAL_Pos) /*!< 0x00001000 */ 3904 #define RCC_CR_HSICAL_5 (0x20UL << RCC_CR_HSICAL_Pos) /*!< 0x00002000 */ 3905 #define RCC_CR_HSICAL_6 (0x40UL << RCC_CR_HSICAL_Pos) /*!< 0x00004000 */ 3906 #define RCC_CR_HSICAL_7 (0x80UL << RCC_CR_HSICAL_Pos) /*!< 0x00008000 */ 3907 3908 #define RCC_CR_HSEON_Pos (16U) 3909 #define RCC_CR_HSEON_Msk (0x1UL << RCC_CR_HSEON_Pos) /*!< 0x00010000 */ 3910 #define RCC_CR_HSEON RCC_CR_HSEON_Msk 3911 #define RCC_CR_HSERDY_Pos (17U) 3912 #define RCC_CR_HSERDY_Msk (0x1UL << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */ 3913 #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk 3914 #define RCC_CR_HSEBYP_Pos (18U) 3915 #define RCC_CR_HSEBYP_Msk (0x1UL << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */ 3916 #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk 3917 #define RCC_CR_CSSON_Pos (19U) 3918 #define RCC_CR_CSSON_Msk (0x1UL << RCC_CR_CSSON_Pos) /*!< 0x00080000 */ 3919 #define RCC_CR_CSSON RCC_CR_CSSON_Msk 3920 #define RCC_CR_PLLON_Pos (24U) 3921 #define RCC_CR_PLLON_Msk (0x1UL << RCC_CR_PLLON_Pos) /*!< 0x01000000 */ 3922 #define RCC_CR_PLLON RCC_CR_PLLON_Msk 3923 #define RCC_CR_PLLRDY_Pos (25U) 3924 #define RCC_CR_PLLRDY_Msk (0x1UL << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */ 3925 #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk 3926 /* 3927 * @brief Specific device feature definitions (not present on all devices in the STM32F4 serie) 3928 */ 3929 #define RCC_PLLI2S_SUPPORT /*!< Support PLLI2S oscillator */ 3930 3931 #define RCC_CR_PLLI2SON_Pos (26U) 3932 #define RCC_CR_PLLI2SON_Msk (0x1UL << RCC_CR_PLLI2SON_Pos) /*!< 0x04000000 */ 3933 #define RCC_CR_PLLI2SON RCC_CR_PLLI2SON_Msk 3934 #define RCC_CR_PLLI2SRDY_Pos (27U) 3935 #define RCC_CR_PLLI2SRDY_Msk (0x1UL << RCC_CR_PLLI2SRDY_Pos) /*!< 0x08000000 */ 3936 #define RCC_CR_PLLI2SRDY RCC_CR_PLLI2SRDY_Msk 3937 3938 /******************** Bit definition for RCC_PLLCFGR register ***************/ 3939 #define RCC_PLLCFGR_PLLM_Pos (0U) 3940 #define RCC_PLLCFGR_PLLM_Msk (0x3FUL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x0000003F */ 3941 #define RCC_PLLCFGR_PLLM RCC_PLLCFGR_PLLM_Msk 3942 #define RCC_PLLCFGR_PLLM_0 (0x01UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000001 */ 3943 #define RCC_PLLCFGR_PLLM_1 (0x02UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000002 */ 3944 #define RCC_PLLCFGR_PLLM_2 (0x04UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000004 */ 3945 #define RCC_PLLCFGR_PLLM_3 (0x08UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000008 */ 3946 #define RCC_PLLCFGR_PLLM_4 (0x10UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000010 */ 3947 #define RCC_PLLCFGR_PLLM_5 (0x20UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000020 */ 3948 3949 #define RCC_PLLCFGR_PLLN_Pos (6U) 3950 #define RCC_PLLCFGR_PLLN_Msk (0x1FFUL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00007FC0 */ 3951 #define RCC_PLLCFGR_PLLN RCC_PLLCFGR_PLLN_Msk 3952 #define RCC_PLLCFGR_PLLN_0 (0x001UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000040 */ 3953 #define RCC_PLLCFGR_PLLN_1 (0x002UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000080 */ 3954 #define RCC_PLLCFGR_PLLN_2 (0x004UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000100 */ 3955 #define RCC_PLLCFGR_PLLN_3 (0x008UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000200 */ 3956 #define RCC_PLLCFGR_PLLN_4 (0x010UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000400 */ 3957 #define RCC_PLLCFGR_PLLN_5 (0x020UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000800 */ 3958 #define RCC_PLLCFGR_PLLN_6 (0x040UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00001000 */ 3959 #define RCC_PLLCFGR_PLLN_7 (0x080UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00002000 */ 3960 #define RCC_PLLCFGR_PLLN_8 (0x100UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00004000 */ 3961 3962 #define RCC_PLLCFGR_PLLP_Pos (16U) 3963 #define RCC_PLLCFGR_PLLP_Msk (0x3UL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00030000 */ 3964 #define RCC_PLLCFGR_PLLP RCC_PLLCFGR_PLLP_Msk 3965 #define RCC_PLLCFGR_PLLP_0 (0x1UL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00010000 */ 3966 #define RCC_PLLCFGR_PLLP_1 (0x2UL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00020000 */ 3967 3968 #define RCC_PLLCFGR_PLLSRC_Pos (22U) 3969 #define RCC_PLLCFGR_PLLSRC_Msk (0x1UL << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00400000 */ 3970 #define RCC_PLLCFGR_PLLSRC RCC_PLLCFGR_PLLSRC_Msk 3971 #define RCC_PLLCFGR_PLLSRC_HSE_Pos (22U) 3972 #define RCC_PLLCFGR_PLLSRC_HSE_Msk (0x1UL << RCC_PLLCFGR_PLLSRC_HSE_Pos) /*!< 0x00400000 */ 3973 #define RCC_PLLCFGR_PLLSRC_HSE RCC_PLLCFGR_PLLSRC_HSE_Msk 3974 #define RCC_PLLCFGR_PLLSRC_HSI 0x00000000U 3975 3976 #define RCC_PLLCFGR_PLLQ_Pos (24U) 3977 #define RCC_PLLCFGR_PLLQ_Msk (0xFUL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x0F000000 */ 3978 #define RCC_PLLCFGR_PLLQ RCC_PLLCFGR_PLLQ_Msk 3979 #define RCC_PLLCFGR_PLLQ_0 (0x1UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x01000000 */ 3980 #define RCC_PLLCFGR_PLLQ_1 (0x2UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x02000000 */ 3981 #define RCC_PLLCFGR_PLLQ_2 (0x4UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x04000000 */ 3982 #define RCC_PLLCFGR_PLLQ_3 (0x8UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x08000000 */ 3983 3984 3985 /******************** Bit definition for RCC_CFGR register ******************/ 3986 /*!< SW configuration */ 3987 #define RCC_CFGR_SW_Pos (0U) 3988 #define RCC_CFGR_SW_Msk (0x3UL << RCC_CFGR_SW_Pos) /*!< 0x00000003 */ 3989 #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */ 3990 #define RCC_CFGR_SW_0 (0x1UL << RCC_CFGR_SW_Pos) /*!< 0x00000001 */ 3991 #define RCC_CFGR_SW_1 (0x2UL << RCC_CFGR_SW_Pos) /*!< 0x00000002 */ 3992 3993 #define RCC_CFGR_SW_HSI 0x00000000U /*!< HSI selected as system clock */ 3994 #define RCC_CFGR_SW_HSE 0x00000001U /*!< HSE selected as system clock */ 3995 #define RCC_CFGR_SW_PLL 0x00000002U /*!< PLL selected as system clock */ 3996 3997 /*!< SWS configuration */ 3998 #define RCC_CFGR_SWS_Pos (2U) 3999 #define RCC_CFGR_SWS_Msk (0x3UL << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */ 4000 #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */ 4001 #define RCC_CFGR_SWS_0 (0x1UL << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */ 4002 #define RCC_CFGR_SWS_1 (0x2UL << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */ 4003 4004 #define RCC_CFGR_SWS_HSI 0x00000000U /*!< HSI oscillator used as system clock */ 4005 #define RCC_CFGR_SWS_HSE 0x00000004U /*!< HSE oscillator used as system clock */ 4006 #define RCC_CFGR_SWS_PLL 0x00000008U /*!< PLL used as system clock */ 4007 4008 /*!< HPRE configuration */ 4009 #define RCC_CFGR_HPRE_Pos (4U) 4010 #define RCC_CFGR_HPRE_Msk (0xFUL << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */ 4011 #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */ 4012 #define RCC_CFGR_HPRE_0 (0x1UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */ 4013 #define RCC_CFGR_HPRE_1 (0x2UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */ 4014 #define RCC_CFGR_HPRE_2 (0x4UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */ 4015 #define RCC_CFGR_HPRE_3 (0x8UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */ 4016 4017 #define RCC_CFGR_HPRE_DIV1 0x00000000U /*!< SYSCLK not divided */ 4018 #define RCC_CFGR_HPRE_DIV2 0x00000080U /*!< SYSCLK divided by 2 */ 4019 #define RCC_CFGR_HPRE_DIV4 0x00000090U /*!< SYSCLK divided by 4 */ 4020 #define RCC_CFGR_HPRE_DIV8 0x000000A0U /*!< SYSCLK divided by 8 */ 4021 #define RCC_CFGR_HPRE_DIV16 0x000000B0U /*!< SYSCLK divided by 16 */ 4022 #define RCC_CFGR_HPRE_DIV64 0x000000C0U /*!< SYSCLK divided by 64 */ 4023 #define RCC_CFGR_HPRE_DIV128 0x000000D0U /*!< SYSCLK divided by 128 */ 4024 #define RCC_CFGR_HPRE_DIV256 0x000000E0U /*!< SYSCLK divided by 256 */ 4025 #define RCC_CFGR_HPRE_DIV512 0x000000F0U /*!< SYSCLK divided by 512 */ 4026 4027 /*!< PPRE1 configuration */ 4028 #define RCC_CFGR_PPRE1_Pos (10U) 4029 #define RCC_CFGR_PPRE1_Msk (0x7UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00001C00 */ 4030 #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB1 prescaler) */ 4031 #define RCC_CFGR_PPRE1_0 (0x1UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */ 4032 #define RCC_CFGR_PPRE1_1 (0x2UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000800 */ 4033 #define RCC_CFGR_PPRE1_2 (0x4UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00001000 */ 4034 4035 #define RCC_CFGR_PPRE1_DIV1 0x00000000U /*!< HCLK not divided */ 4036 #define RCC_CFGR_PPRE1_DIV2 0x00001000U /*!< HCLK divided by 2 */ 4037 #define RCC_CFGR_PPRE1_DIV4 0x00001400U /*!< HCLK divided by 4 */ 4038 #define RCC_CFGR_PPRE1_DIV8 0x00001800U /*!< HCLK divided by 8 */ 4039 #define RCC_CFGR_PPRE1_DIV16 0x00001C00U /*!< HCLK divided by 16 */ 4040 4041 /*!< PPRE2 configuration */ 4042 #define RCC_CFGR_PPRE2_Pos (13U) 4043 #define RCC_CFGR_PPRE2_Msk (0x7UL << RCC_CFGR_PPRE2_Pos) /*!< 0x0000E000 */ 4044 #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */ 4045 #define RCC_CFGR_PPRE2_0 (0x1UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */ 4046 #define RCC_CFGR_PPRE2_1 (0x2UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00004000 */ 4047 #define RCC_CFGR_PPRE2_2 (0x4UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00008000 */ 4048 4049 #define RCC_CFGR_PPRE2_DIV1 0x00000000U /*!< HCLK not divided */ 4050 #define RCC_CFGR_PPRE2_DIV2 0x00008000U /*!< HCLK divided by 2 */ 4051 #define RCC_CFGR_PPRE2_DIV4 0x0000A000U /*!< HCLK divided by 4 */ 4052 #define RCC_CFGR_PPRE2_DIV8 0x0000C000U /*!< HCLK divided by 8 */ 4053 #define RCC_CFGR_PPRE2_DIV16 0x0000E000U /*!< HCLK divided by 16 */ 4054 4055 /*!< RTCPRE configuration */ 4056 #define RCC_CFGR_RTCPRE_Pos (16U) 4057 #define RCC_CFGR_RTCPRE_Msk (0x1FUL << RCC_CFGR_RTCPRE_Pos) /*!< 0x001F0000 */ 4058 #define RCC_CFGR_RTCPRE RCC_CFGR_RTCPRE_Msk 4059 #define RCC_CFGR_RTCPRE_0 (0x01UL << RCC_CFGR_RTCPRE_Pos) /*!< 0x00010000 */ 4060 #define RCC_CFGR_RTCPRE_1 (0x02UL << RCC_CFGR_RTCPRE_Pos) /*!< 0x00020000 */ 4061 #define RCC_CFGR_RTCPRE_2 (0x04UL << RCC_CFGR_RTCPRE_Pos) /*!< 0x00040000 */ 4062 #define RCC_CFGR_RTCPRE_3 (0x08UL << RCC_CFGR_RTCPRE_Pos) /*!< 0x00080000 */ 4063 #define RCC_CFGR_RTCPRE_4 (0x10UL << RCC_CFGR_RTCPRE_Pos) /*!< 0x00100000 */ 4064 4065 /*!< MCO1 configuration */ 4066 #define RCC_CFGR_MCO1_Pos (21U) 4067 #define RCC_CFGR_MCO1_Msk (0x3UL << RCC_CFGR_MCO1_Pos) /*!< 0x00600000 */ 4068 #define RCC_CFGR_MCO1 RCC_CFGR_MCO1_Msk 4069 #define RCC_CFGR_MCO1_0 (0x1UL << RCC_CFGR_MCO1_Pos) /*!< 0x00200000 */ 4070 #define RCC_CFGR_MCO1_1 (0x2UL << RCC_CFGR_MCO1_Pos) /*!< 0x00400000 */ 4071 4072 #define RCC_CFGR_I2SSRC_Pos (23U) 4073 #define RCC_CFGR_I2SSRC_Msk (0x1UL << RCC_CFGR_I2SSRC_Pos) /*!< 0x00800000 */ 4074 #define RCC_CFGR_I2SSRC RCC_CFGR_I2SSRC_Msk 4075 4076 #define RCC_CFGR_MCO1PRE_Pos (24U) 4077 #define RCC_CFGR_MCO1PRE_Msk (0x7UL << RCC_CFGR_MCO1PRE_Pos) /*!< 0x07000000 */ 4078 #define RCC_CFGR_MCO1PRE RCC_CFGR_MCO1PRE_Msk 4079 #define RCC_CFGR_MCO1PRE_0 (0x1UL << RCC_CFGR_MCO1PRE_Pos) /*!< 0x01000000 */ 4080 #define RCC_CFGR_MCO1PRE_1 (0x2UL << RCC_CFGR_MCO1PRE_Pos) /*!< 0x02000000 */ 4081 #define RCC_CFGR_MCO1PRE_2 (0x4UL << RCC_CFGR_MCO1PRE_Pos) /*!< 0x04000000 */ 4082 4083 #define RCC_CFGR_MCO2PRE_Pos (27U) 4084 #define RCC_CFGR_MCO2PRE_Msk (0x7UL << RCC_CFGR_MCO2PRE_Pos) /*!< 0x38000000 */ 4085 #define RCC_CFGR_MCO2PRE RCC_CFGR_MCO2PRE_Msk 4086 #define RCC_CFGR_MCO2PRE_0 (0x1UL << RCC_CFGR_MCO2PRE_Pos) /*!< 0x08000000 */ 4087 #define RCC_CFGR_MCO2PRE_1 (0x2UL << RCC_CFGR_MCO2PRE_Pos) /*!< 0x10000000 */ 4088 #define RCC_CFGR_MCO2PRE_2 (0x4UL << RCC_CFGR_MCO2PRE_Pos) /*!< 0x20000000 */ 4089 4090 #define RCC_CFGR_MCO2_Pos (30U) 4091 #define RCC_CFGR_MCO2_Msk (0x3UL << RCC_CFGR_MCO2_Pos) /*!< 0xC0000000 */ 4092 #define RCC_CFGR_MCO2 RCC_CFGR_MCO2_Msk 4093 #define RCC_CFGR_MCO2_0 (0x1UL << RCC_CFGR_MCO2_Pos) /*!< 0x40000000 */ 4094 #define RCC_CFGR_MCO2_1 (0x2UL << RCC_CFGR_MCO2_Pos) /*!< 0x80000000 */ 4095 4096 /******************** Bit definition for RCC_CIR register *******************/ 4097 #define RCC_CIR_LSIRDYF_Pos (0U) 4098 #define RCC_CIR_LSIRDYF_Msk (0x1UL << RCC_CIR_LSIRDYF_Pos) /*!< 0x00000001 */ 4099 #define RCC_CIR_LSIRDYF RCC_CIR_LSIRDYF_Msk 4100 #define RCC_CIR_LSERDYF_Pos (1U) 4101 #define RCC_CIR_LSERDYF_Msk (0x1UL << RCC_CIR_LSERDYF_Pos) /*!< 0x00000002 */ 4102 #define RCC_CIR_LSERDYF RCC_CIR_LSERDYF_Msk 4103 #define RCC_CIR_HSIRDYF_Pos (2U) 4104 #define RCC_CIR_HSIRDYF_Msk (0x1UL << RCC_CIR_HSIRDYF_Pos) /*!< 0x00000004 */ 4105 #define RCC_CIR_HSIRDYF RCC_CIR_HSIRDYF_Msk 4106 #define RCC_CIR_HSERDYF_Pos (3U) 4107 #define RCC_CIR_HSERDYF_Msk (0x1UL << RCC_CIR_HSERDYF_Pos) /*!< 0x00000008 */ 4108 #define RCC_CIR_HSERDYF RCC_CIR_HSERDYF_Msk 4109 #define RCC_CIR_PLLRDYF_Pos (4U) 4110 #define RCC_CIR_PLLRDYF_Msk (0x1UL << RCC_CIR_PLLRDYF_Pos) /*!< 0x00000010 */ 4111 #define RCC_CIR_PLLRDYF RCC_CIR_PLLRDYF_Msk 4112 #define RCC_CIR_PLLI2SRDYF_Pos (5U) 4113 #define RCC_CIR_PLLI2SRDYF_Msk (0x1UL << RCC_CIR_PLLI2SRDYF_Pos) /*!< 0x00000020 */ 4114 #define RCC_CIR_PLLI2SRDYF RCC_CIR_PLLI2SRDYF_Msk 4115 4116 #define RCC_CIR_CSSF_Pos (7U) 4117 #define RCC_CIR_CSSF_Msk (0x1UL << RCC_CIR_CSSF_Pos) /*!< 0x00000080 */ 4118 #define RCC_CIR_CSSF RCC_CIR_CSSF_Msk 4119 #define RCC_CIR_LSIRDYIE_Pos (8U) 4120 #define RCC_CIR_LSIRDYIE_Msk (0x1UL << RCC_CIR_LSIRDYIE_Pos) /*!< 0x00000100 */ 4121 #define RCC_CIR_LSIRDYIE RCC_CIR_LSIRDYIE_Msk 4122 #define RCC_CIR_LSERDYIE_Pos (9U) 4123 #define RCC_CIR_LSERDYIE_Msk (0x1UL << RCC_CIR_LSERDYIE_Pos) /*!< 0x00000200 */ 4124 #define RCC_CIR_LSERDYIE RCC_CIR_LSERDYIE_Msk 4125 #define RCC_CIR_HSIRDYIE_Pos (10U) 4126 #define RCC_CIR_HSIRDYIE_Msk (0x1UL << RCC_CIR_HSIRDYIE_Pos) /*!< 0x00000400 */ 4127 #define RCC_CIR_HSIRDYIE RCC_CIR_HSIRDYIE_Msk 4128 #define RCC_CIR_HSERDYIE_Pos (11U) 4129 #define RCC_CIR_HSERDYIE_Msk (0x1UL << RCC_CIR_HSERDYIE_Pos) /*!< 0x00000800 */ 4130 #define RCC_CIR_HSERDYIE RCC_CIR_HSERDYIE_Msk 4131 #define RCC_CIR_PLLRDYIE_Pos (12U) 4132 #define RCC_CIR_PLLRDYIE_Msk (0x1UL << RCC_CIR_PLLRDYIE_Pos) /*!< 0x00001000 */ 4133 #define RCC_CIR_PLLRDYIE RCC_CIR_PLLRDYIE_Msk 4134 #define RCC_CIR_PLLI2SRDYIE_Pos (13U) 4135 #define RCC_CIR_PLLI2SRDYIE_Msk (0x1UL << RCC_CIR_PLLI2SRDYIE_Pos) /*!< 0x00002000 */ 4136 #define RCC_CIR_PLLI2SRDYIE RCC_CIR_PLLI2SRDYIE_Msk 4137 4138 #define RCC_CIR_LSIRDYC_Pos (16U) 4139 #define RCC_CIR_LSIRDYC_Msk (0x1UL << RCC_CIR_LSIRDYC_Pos) /*!< 0x00010000 */ 4140 #define RCC_CIR_LSIRDYC RCC_CIR_LSIRDYC_Msk 4141 #define RCC_CIR_LSERDYC_Pos (17U) 4142 #define RCC_CIR_LSERDYC_Msk (0x1UL << RCC_CIR_LSERDYC_Pos) /*!< 0x00020000 */ 4143 #define RCC_CIR_LSERDYC RCC_CIR_LSERDYC_Msk 4144 #define RCC_CIR_HSIRDYC_Pos (18U) 4145 #define RCC_CIR_HSIRDYC_Msk (0x1UL << RCC_CIR_HSIRDYC_Pos) /*!< 0x00040000 */ 4146 #define RCC_CIR_HSIRDYC RCC_CIR_HSIRDYC_Msk 4147 #define RCC_CIR_HSERDYC_Pos (19U) 4148 #define RCC_CIR_HSERDYC_Msk (0x1UL << RCC_CIR_HSERDYC_Pos) /*!< 0x00080000 */ 4149 #define RCC_CIR_HSERDYC RCC_CIR_HSERDYC_Msk 4150 #define RCC_CIR_PLLRDYC_Pos (20U) 4151 #define RCC_CIR_PLLRDYC_Msk (0x1UL << RCC_CIR_PLLRDYC_Pos) /*!< 0x00100000 */ 4152 #define RCC_CIR_PLLRDYC RCC_CIR_PLLRDYC_Msk 4153 #define RCC_CIR_PLLI2SRDYC_Pos (21U) 4154 #define RCC_CIR_PLLI2SRDYC_Msk (0x1UL << RCC_CIR_PLLI2SRDYC_Pos) /*!< 0x00200000 */ 4155 #define RCC_CIR_PLLI2SRDYC RCC_CIR_PLLI2SRDYC_Msk 4156 4157 #define RCC_CIR_CSSC_Pos (23U) 4158 #define RCC_CIR_CSSC_Msk (0x1UL << RCC_CIR_CSSC_Pos) /*!< 0x00800000 */ 4159 #define RCC_CIR_CSSC RCC_CIR_CSSC_Msk 4160 4161 /******************** Bit definition for RCC_AHB1RSTR register **************/ 4162 #define RCC_AHB1RSTR_GPIOARST_Pos (0U) 4163 #define RCC_AHB1RSTR_GPIOARST_Msk (0x1UL << RCC_AHB1RSTR_GPIOARST_Pos) /*!< 0x00000001 */ 4164 #define RCC_AHB1RSTR_GPIOARST RCC_AHB1RSTR_GPIOARST_Msk 4165 #define RCC_AHB1RSTR_GPIOBRST_Pos (1U) 4166 #define RCC_AHB1RSTR_GPIOBRST_Msk (0x1UL << RCC_AHB1RSTR_GPIOBRST_Pos) /*!< 0x00000002 */ 4167 #define RCC_AHB1RSTR_GPIOBRST RCC_AHB1RSTR_GPIOBRST_Msk 4168 #define RCC_AHB1RSTR_GPIOCRST_Pos (2U) 4169 #define RCC_AHB1RSTR_GPIOCRST_Msk (0x1UL << RCC_AHB1RSTR_GPIOCRST_Pos) /*!< 0x00000004 */ 4170 #define RCC_AHB1RSTR_GPIOCRST RCC_AHB1RSTR_GPIOCRST_Msk 4171 #define RCC_AHB1RSTR_GPIODRST_Pos (3U) 4172 #define RCC_AHB1RSTR_GPIODRST_Msk (0x1UL << RCC_AHB1RSTR_GPIODRST_Pos) /*!< 0x00000008 */ 4173 #define RCC_AHB1RSTR_GPIODRST RCC_AHB1RSTR_GPIODRST_Msk 4174 #define RCC_AHB1RSTR_GPIOERST_Pos (4U) 4175 #define RCC_AHB1RSTR_GPIOERST_Msk (0x1UL << RCC_AHB1RSTR_GPIOERST_Pos) /*!< 0x00000010 */ 4176 #define RCC_AHB1RSTR_GPIOERST RCC_AHB1RSTR_GPIOERST_Msk 4177 #define RCC_AHB1RSTR_GPIOHRST_Pos (7U) 4178 #define RCC_AHB1RSTR_GPIOHRST_Msk (0x1UL << RCC_AHB1RSTR_GPIOHRST_Pos) /*!< 0x00000080 */ 4179 #define RCC_AHB1RSTR_GPIOHRST RCC_AHB1RSTR_GPIOHRST_Msk 4180 #define RCC_AHB1RSTR_CRCRST_Pos (12U) 4181 #define RCC_AHB1RSTR_CRCRST_Msk (0x1UL << RCC_AHB1RSTR_CRCRST_Pos) /*!< 0x00001000 */ 4182 #define RCC_AHB1RSTR_CRCRST RCC_AHB1RSTR_CRCRST_Msk 4183 #define RCC_AHB1RSTR_DMA1RST_Pos (21U) 4184 #define RCC_AHB1RSTR_DMA1RST_Msk (0x1UL << RCC_AHB1RSTR_DMA1RST_Pos) /*!< 0x00200000 */ 4185 #define RCC_AHB1RSTR_DMA1RST RCC_AHB1RSTR_DMA1RST_Msk 4186 #define RCC_AHB1RSTR_DMA2RST_Pos (22U) 4187 #define RCC_AHB1RSTR_DMA2RST_Msk (0x1UL << RCC_AHB1RSTR_DMA2RST_Pos) /*!< 0x00400000 */ 4188 #define RCC_AHB1RSTR_DMA2RST RCC_AHB1RSTR_DMA2RST_Msk 4189 4190 /******************** Bit definition for RCC_AHB2RSTR register **************/ 4191 #define RCC_AHB2RSTR_OTGFSRST_Pos (7U) 4192 #define RCC_AHB2RSTR_OTGFSRST_Msk (0x1UL << RCC_AHB2RSTR_OTGFSRST_Pos) /*!< 0x00000080 */ 4193 #define RCC_AHB2RSTR_OTGFSRST RCC_AHB2RSTR_OTGFSRST_Msk 4194 /******************** Bit definition for RCC_AHB3RSTR register **************/ 4195 4196 4197 /******************** Bit definition for RCC_APB1RSTR register **************/ 4198 #define RCC_APB1RSTR_TIM2RST_Pos (0U) 4199 #define RCC_APB1RSTR_TIM2RST_Msk (0x1UL << RCC_APB1RSTR_TIM2RST_Pos) /*!< 0x00000001 */ 4200 #define RCC_APB1RSTR_TIM2RST RCC_APB1RSTR_TIM2RST_Msk 4201 #define RCC_APB1RSTR_TIM3RST_Pos (1U) 4202 #define RCC_APB1RSTR_TIM3RST_Msk (0x1UL << RCC_APB1RSTR_TIM3RST_Pos) /*!< 0x00000002 */ 4203 #define RCC_APB1RSTR_TIM3RST RCC_APB1RSTR_TIM3RST_Msk 4204 #define RCC_APB1RSTR_TIM4RST_Pos (2U) 4205 #define RCC_APB1RSTR_TIM4RST_Msk (0x1UL << RCC_APB1RSTR_TIM4RST_Pos) /*!< 0x00000004 */ 4206 #define RCC_APB1RSTR_TIM4RST RCC_APB1RSTR_TIM4RST_Msk 4207 #define RCC_APB1RSTR_TIM5RST_Pos (3U) 4208 #define RCC_APB1RSTR_TIM5RST_Msk (0x1UL << RCC_APB1RSTR_TIM5RST_Pos) /*!< 0x00000008 */ 4209 #define RCC_APB1RSTR_TIM5RST RCC_APB1RSTR_TIM5RST_Msk 4210 #define RCC_APB1RSTR_WWDGRST_Pos (11U) 4211 #define RCC_APB1RSTR_WWDGRST_Msk (0x1UL << RCC_APB1RSTR_WWDGRST_Pos) /*!< 0x00000800 */ 4212 #define RCC_APB1RSTR_WWDGRST RCC_APB1RSTR_WWDGRST_Msk 4213 #define RCC_APB1RSTR_SPI2RST_Pos (14U) 4214 #define RCC_APB1RSTR_SPI2RST_Msk (0x1UL << RCC_APB1RSTR_SPI2RST_Pos) /*!< 0x00004000 */ 4215 #define RCC_APB1RSTR_SPI2RST RCC_APB1RSTR_SPI2RST_Msk 4216 #define RCC_APB1RSTR_SPI3RST_Pos (15U) 4217 #define RCC_APB1RSTR_SPI3RST_Msk (0x1UL << RCC_APB1RSTR_SPI3RST_Pos) /*!< 0x00008000 */ 4218 #define RCC_APB1RSTR_SPI3RST RCC_APB1RSTR_SPI3RST_Msk 4219 #define RCC_APB1RSTR_USART2RST_Pos (17U) 4220 #define RCC_APB1RSTR_USART2RST_Msk (0x1UL << RCC_APB1RSTR_USART2RST_Pos) /*!< 0x00020000 */ 4221 #define RCC_APB1RSTR_USART2RST RCC_APB1RSTR_USART2RST_Msk 4222 #define RCC_APB1RSTR_I2C1RST_Pos (21U) 4223 #define RCC_APB1RSTR_I2C1RST_Msk (0x1UL << RCC_APB1RSTR_I2C1RST_Pos) /*!< 0x00200000 */ 4224 #define RCC_APB1RSTR_I2C1RST RCC_APB1RSTR_I2C1RST_Msk 4225 #define RCC_APB1RSTR_I2C2RST_Pos (22U) 4226 #define RCC_APB1RSTR_I2C2RST_Msk (0x1UL << RCC_APB1RSTR_I2C2RST_Pos) /*!< 0x00400000 */ 4227 #define RCC_APB1RSTR_I2C2RST RCC_APB1RSTR_I2C2RST_Msk 4228 #define RCC_APB1RSTR_I2C3RST_Pos (23U) 4229 #define RCC_APB1RSTR_I2C3RST_Msk (0x1UL << RCC_APB1RSTR_I2C3RST_Pos) /*!< 0x00800000 */ 4230 #define RCC_APB1RSTR_I2C3RST RCC_APB1RSTR_I2C3RST_Msk 4231 #define RCC_APB1RSTR_PWRRST_Pos (28U) 4232 #define RCC_APB1RSTR_PWRRST_Msk (0x1UL << RCC_APB1RSTR_PWRRST_Pos) /*!< 0x10000000 */ 4233 #define RCC_APB1RSTR_PWRRST RCC_APB1RSTR_PWRRST_Msk 4234 4235 /******************** Bit definition for RCC_APB2RSTR register **************/ 4236 #define RCC_APB2RSTR_TIM1RST_Pos (0U) 4237 #define RCC_APB2RSTR_TIM1RST_Msk (0x1UL << RCC_APB2RSTR_TIM1RST_Pos) /*!< 0x00000001 */ 4238 #define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk 4239 #define RCC_APB2RSTR_USART1RST_Pos (4U) 4240 #define RCC_APB2RSTR_USART1RST_Msk (0x1UL << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00000010 */ 4241 #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk 4242 #define RCC_APB2RSTR_USART6RST_Pos (5U) 4243 #define RCC_APB2RSTR_USART6RST_Msk (0x1UL << RCC_APB2RSTR_USART6RST_Pos) /*!< 0x00000020 */ 4244 #define RCC_APB2RSTR_USART6RST RCC_APB2RSTR_USART6RST_Msk 4245 #define RCC_APB2RSTR_ADCRST_Pos (8U) 4246 #define RCC_APB2RSTR_ADCRST_Msk (0x1UL << RCC_APB2RSTR_ADCRST_Pos) /*!< 0x00000100 */ 4247 #define RCC_APB2RSTR_ADCRST RCC_APB2RSTR_ADCRST_Msk 4248 #define RCC_APB2RSTR_SDIORST_Pos (11U) 4249 #define RCC_APB2RSTR_SDIORST_Msk (0x1UL << RCC_APB2RSTR_SDIORST_Pos) /*!< 0x00000800 */ 4250 #define RCC_APB2RSTR_SDIORST RCC_APB2RSTR_SDIORST_Msk 4251 #define RCC_APB2RSTR_SPI1RST_Pos (12U) 4252 #define RCC_APB2RSTR_SPI1RST_Msk (0x1UL << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */ 4253 #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk 4254 #define RCC_APB2RSTR_SPI4RST_Pos (13U) 4255 #define RCC_APB2RSTR_SPI4RST_Msk (0x1UL << RCC_APB2RSTR_SPI4RST_Pos) /*!< 0x00002000 */ 4256 #define RCC_APB2RSTR_SPI4RST RCC_APB2RSTR_SPI4RST_Msk 4257 #define RCC_APB2RSTR_SYSCFGRST_Pos (14U) 4258 #define RCC_APB2RSTR_SYSCFGRST_Msk (0x1UL << RCC_APB2RSTR_SYSCFGRST_Pos) /*!< 0x00004000 */ 4259 #define RCC_APB2RSTR_SYSCFGRST RCC_APB2RSTR_SYSCFGRST_Msk 4260 #define RCC_APB2RSTR_TIM9RST_Pos (16U) 4261 #define RCC_APB2RSTR_TIM9RST_Msk (0x1UL << RCC_APB2RSTR_TIM9RST_Pos) /*!< 0x00010000 */ 4262 #define RCC_APB2RSTR_TIM9RST RCC_APB2RSTR_TIM9RST_Msk 4263 #define RCC_APB2RSTR_TIM10RST_Pos (17U) 4264 #define RCC_APB2RSTR_TIM10RST_Msk (0x1UL << RCC_APB2RSTR_TIM10RST_Pos) /*!< 0x00020000 */ 4265 #define RCC_APB2RSTR_TIM10RST RCC_APB2RSTR_TIM10RST_Msk 4266 #define RCC_APB2RSTR_TIM11RST_Pos (18U) 4267 #define RCC_APB2RSTR_TIM11RST_Msk (0x1UL << RCC_APB2RSTR_TIM11RST_Pos) /*!< 0x00040000 */ 4268 #define RCC_APB2RSTR_TIM11RST RCC_APB2RSTR_TIM11RST_Msk 4269 #define RCC_APB2RSTR_SPI5RST_Pos (20U) 4270 #define RCC_APB2RSTR_SPI5RST_Msk (0x1UL << RCC_APB2RSTR_SPI5RST_Pos) /*!< 0x00100000 */ 4271 #define RCC_APB2RSTR_SPI5RST RCC_APB2RSTR_SPI5RST_Msk 4272 4273 /* Old SPI1RST bit definition, maintained for legacy purpose */ 4274 #define RCC_APB2RSTR_SPI1 RCC_APB2RSTR_SPI1RST 4275 4276 /******************** Bit definition for RCC_AHB1ENR register ***************/ 4277 #define RCC_AHB1ENR_GPIOAEN_Pos (0U) 4278 #define RCC_AHB1ENR_GPIOAEN_Msk (0x1UL << RCC_AHB1ENR_GPIOAEN_Pos) /*!< 0x00000001 */ 4279 #define RCC_AHB1ENR_GPIOAEN RCC_AHB1ENR_GPIOAEN_Msk 4280 #define RCC_AHB1ENR_GPIOBEN_Pos (1U) 4281 #define RCC_AHB1ENR_GPIOBEN_Msk (0x1UL << RCC_AHB1ENR_GPIOBEN_Pos) /*!< 0x00000002 */ 4282 #define RCC_AHB1ENR_GPIOBEN RCC_AHB1ENR_GPIOBEN_Msk 4283 #define RCC_AHB1ENR_GPIOCEN_Pos (2U) 4284 #define RCC_AHB1ENR_GPIOCEN_Msk (0x1UL << RCC_AHB1ENR_GPIOCEN_Pos) /*!< 0x00000004 */ 4285 #define RCC_AHB1ENR_GPIOCEN RCC_AHB1ENR_GPIOCEN_Msk 4286 #define RCC_AHB1ENR_GPIODEN_Pos (3U) 4287 #define RCC_AHB1ENR_GPIODEN_Msk (0x1UL << RCC_AHB1ENR_GPIODEN_Pos) /*!< 0x00000008 */ 4288 #define RCC_AHB1ENR_GPIODEN RCC_AHB1ENR_GPIODEN_Msk 4289 #define RCC_AHB1ENR_GPIOEEN_Pos (4U) 4290 #define RCC_AHB1ENR_GPIOEEN_Msk (0x1UL << RCC_AHB1ENR_GPIOEEN_Pos) /*!< 0x00000010 */ 4291 #define RCC_AHB1ENR_GPIOEEN RCC_AHB1ENR_GPIOEEN_Msk 4292 #define RCC_AHB1ENR_GPIOHEN_Pos (7U) 4293 #define RCC_AHB1ENR_GPIOHEN_Msk (0x1UL << RCC_AHB1ENR_GPIOHEN_Pos) /*!< 0x00000080 */ 4294 #define RCC_AHB1ENR_GPIOHEN RCC_AHB1ENR_GPIOHEN_Msk 4295 #define RCC_AHB1ENR_CRCEN_Pos (12U) 4296 #define RCC_AHB1ENR_CRCEN_Msk (0x1UL << RCC_AHB1ENR_CRCEN_Pos) /*!< 0x00001000 */ 4297 #define RCC_AHB1ENR_CRCEN RCC_AHB1ENR_CRCEN_Msk 4298 #define RCC_AHB1ENR_DMA1EN_Pos (21U) 4299 #define RCC_AHB1ENR_DMA1EN_Msk (0x1UL << RCC_AHB1ENR_DMA1EN_Pos) /*!< 0x00200000 */ 4300 #define RCC_AHB1ENR_DMA1EN RCC_AHB1ENR_DMA1EN_Msk 4301 #define RCC_AHB1ENR_DMA2EN_Pos (22U) 4302 #define RCC_AHB1ENR_DMA2EN_Msk (0x1UL << RCC_AHB1ENR_DMA2EN_Pos) /*!< 0x00400000 */ 4303 #define RCC_AHB1ENR_DMA2EN RCC_AHB1ENR_DMA2EN_Msk 4304 /******************** Bit definition for RCC_AHB2ENR register ***************/ 4305 /* 4306 * @brief Specific device feature definitions (not present on all devices in the STM32F4 serie) 4307 */ 4308 #define RCC_AHB2_SUPPORT /*!< AHB2 Bus is supported */ 4309 4310 #define RCC_AHB2ENR_OTGFSEN_Pos (7U) 4311 #define RCC_AHB2ENR_OTGFSEN_Msk (0x1UL << RCC_AHB2ENR_OTGFSEN_Pos) /*!< 0x00000080 */ 4312 #define RCC_AHB2ENR_OTGFSEN RCC_AHB2ENR_OTGFSEN_Msk 4313 4314 /******************** Bit definition for RCC_APB1ENR register ***************/ 4315 #define RCC_APB1ENR_TIM2EN_Pos (0U) 4316 #define RCC_APB1ENR_TIM2EN_Msk (0x1UL << RCC_APB1ENR_TIM2EN_Pos) /*!< 0x00000001 */ 4317 #define RCC_APB1ENR_TIM2EN RCC_APB1ENR_TIM2EN_Msk 4318 #define RCC_APB1ENR_TIM3EN_Pos (1U) 4319 #define RCC_APB1ENR_TIM3EN_Msk (0x1UL << RCC_APB1ENR_TIM3EN_Pos) /*!< 0x00000002 */ 4320 #define RCC_APB1ENR_TIM3EN RCC_APB1ENR_TIM3EN_Msk 4321 #define RCC_APB1ENR_TIM4EN_Pos (2U) 4322 #define RCC_APB1ENR_TIM4EN_Msk (0x1UL << RCC_APB1ENR_TIM4EN_Pos) /*!< 0x00000004 */ 4323 #define RCC_APB1ENR_TIM4EN RCC_APB1ENR_TIM4EN_Msk 4324 #define RCC_APB1ENR_TIM5EN_Pos (3U) 4325 #define RCC_APB1ENR_TIM5EN_Msk (0x1UL << RCC_APB1ENR_TIM5EN_Pos) /*!< 0x00000008 */ 4326 #define RCC_APB1ENR_TIM5EN RCC_APB1ENR_TIM5EN_Msk 4327 #define RCC_APB1ENR_WWDGEN_Pos (11U) 4328 #define RCC_APB1ENR_WWDGEN_Msk (0x1UL << RCC_APB1ENR_WWDGEN_Pos) /*!< 0x00000800 */ 4329 #define RCC_APB1ENR_WWDGEN RCC_APB1ENR_WWDGEN_Msk 4330 #define RCC_APB1ENR_SPI2EN_Pos (14U) 4331 #define RCC_APB1ENR_SPI2EN_Msk (0x1UL << RCC_APB1ENR_SPI2EN_Pos) /*!< 0x00004000 */ 4332 #define RCC_APB1ENR_SPI2EN RCC_APB1ENR_SPI2EN_Msk 4333 #define RCC_APB1ENR_SPI3EN_Pos (15U) 4334 #define RCC_APB1ENR_SPI3EN_Msk (0x1UL << RCC_APB1ENR_SPI3EN_Pos) /*!< 0x00008000 */ 4335 #define RCC_APB1ENR_SPI3EN RCC_APB1ENR_SPI3EN_Msk 4336 #define RCC_APB1ENR_USART2EN_Pos (17U) 4337 #define RCC_APB1ENR_USART2EN_Msk (0x1UL << RCC_APB1ENR_USART2EN_Pos) /*!< 0x00020000 */ 4338 #define RCC_APB1ENR_USART2EN RCC_APB1ENR_USART2EN_Msk 4339 #define RCC_APB1ENR_I2C1EN_Pos (21U) 4340 #define RCC_APB1ENR_I2C1EN_Msk (0x1UL << RCC_APB1ENR_I2C1EN_Pos) /*!< 0x00200000 */ 4341 #define RCC_APB1ENR_I2C1EN RCC_APB1ENR_I2C1EN_Msk 4342 #define RCC_APB1ENR_I2C2EN_Pos (22U) 4343 #define RCC_APB1ENR_I2C2EN_Msk (0x1UL << RCC_APB1ENR_I2C2EN_Pos) /*!< 0x00400000 */ 4344 #define RCC_APB1ENR_I2C2EN RCC_APB1ENR_I2C2EN_Msk 4345 #define RCC_APB1ENR_I2C3EN_Pos (23U) 4346 #define RCC_APB1ENR_I2C3EN_Msk (0x1UL << RCC_APB1ENR_I2C3EN_Pos) /*!< 0x00800000 */ 4347 #define RCC_APB1ENR_I2C3EN RCC_APB1ENR_I2C3EN_Msk 4348 #define RCC_APB1ENR_PWREN_Pos (28U) 4349 #define RCC_APB1ENR_PWREN_Msk (0x1UL << RCC_APB1ENR_PWREN_Pos) /*!< 0x10000000 */ 4350 #define RCC_APB1ENR_PWREN RCC_APB1ENR_PWREN_Msk 4351 4352 /******************** Bit definition for RCC_APB2ENR register ***************/ 4353 #define RCC_APB2ENR_TIM1EN_Pos (0U) 4354 #define RCC_APB2ENR_TIM1EN_Msk (0x1UL << RCC_APB2ENR_TIM1EN_Pos) /*!< 0x00000001 */ 4355 #define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk 4356 #define RCC_APB2ENR_USART1EN_Pos (4U) 4357 #define RCC_APB2ENR_USART1EN_Msk (0x1UL << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00000010 */ 4358 #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk 4359 #define RCC_APB2ENR_USART6EN_Pos (5U) 4360 #define RCC_APB2ENR_USART6EN_Msk (0x1UL << RCC_APB2ENR_USART6EN_Pos) /*!< 0x00000020 */ 4361 #define RCC_APB2ENR_USART6EN RCC_APB2ENR_USART6EN_Msk 4362 #define RCC_APB2ENR_ADC1EN_Pos (8U) 4363 #define RCC_APB2ENR_ADC1EN_Msk (0x1UL << RCC_APB2ENR_ADC1EN_Pos) /*!< 0x00000100 */ 4364 #define RCC_APB2ENR_ADC1EN RCC_APB2ENR_ADC1EN_Msk 4365 #define RCC_APB2ENR_SDIOEN_Pos (11U) 4366 #define RCC_APB2ENR_SDIOEN_Msk (0x1UL << RCC_APB2ENR_SDIOEN_Pos) /*!< 0x00000800 */ 4367 #define RCC_APB2ENR_SDIOEN RCC_APB2ENR_SDIOEN_Msk 4368 #define RCC_APB2ENR_SPI1EN_Pos (12U) 4369 #define RCC_APB2ENR_SPI1EN_Msk (0x1UL << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */ 4370 #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk 4371 #define RCC_APB2ENR_SPI4EN_Pos (13U) 4372 #define RCC_APB2ENR_SPI4EN_Msk (0x1UL << RCC_APB2ENR_SPI4EN_Pos) /*!< 0x00002000 */ 4373 #define RCC_APB2ENR_SPI4EN RCC_APB2ENR_SPI4EN_Msk 4374 #define RCC_APB2ENR_SYSCFGEN_Pos (14U) 4375 #define RCC_APB2ENR_SYSCFGEN_Msk (0x1UL << RCC_APB2ENR_SYSCFGEN_Pos) /*!< 0x00004000 */ 4376 #define RCC_APB2ENR_SYSCFGEN RCC_APB2ENR_SYSCFGEN_Msk 4377 #define RCC_APB2ENR_TIM9EN_Pos (16U) 4378 #define RCC_APB2ENR_TIM9EN_Msk (0x1UL << RCC_APB2ENR_TIM9EN_Pos) /*!< 0x00010000 */ 4379 #define RCC_APB2ENR_TIM9EN RCC_APB2ENR_TIM9EN_Msk 4380 #define RCC_APB2ENR_TIM10EN_Pos (17U) 4381 #define RCC_APB2ENR_TIM10EN_Msk (0x1UL << RCC_APB2ENR_TIM10EN_Pos) /*!< 0x00020000 */ 4382 #define RCC_APB2ENR_TIM10EN RCC_APB2ENR_TIM10EN_Msk 4383 #define RCC_APB2ENR_TIM11EN_Pos (18U) 4384 #define RCC_APB2ENR_TIM11EN_Msk (0x1UL << RCC_APB2ENR_TIM11EN_Pos) /*!< 0x00040000 */ 4385 #define RCC_APB2ENR_TIM11EN RCC_APB2ENR_TIM11EN_Msk 4386 #define RCC_APB2ENR_SPI5EN_Pos (20U) 4387 #define RCC_APB2ENR_SPI5EN_Msk (0x1UL << RCC_APB2ENR_SPI5EN_Pos) /*!< 0x00100000 */ 4388 #define RCC_APB2ENR_SPI5EN RCC_APB2ENR_SPI5EN_Msk 4389 4390 /******************** Bit definition for RCC_AHB1LPENR register *************/ 4391 #define RCC_AHB1LPENR_GPIOALPEN_Pos (0U) 4392 #define RCC_AHB1LPENR_GPIOALPEN_Msk (0x1UL << RCC_AHB1LPENR_GPIOALPEN_Pos) /*!< 0x00000001 */ 4393 #define RCC_AHB1LPENR_GPIOALPEN RCC_AHB1LPENR_GPIOALPEN_Msk 4394 #define RCC_AHB1LPENR_GPIOBLPEN_Pos (1U) 4395 #define RCC_AHB1LPENR_GPIOBLPEN_Msk (0x1UL << RCC_AHB1LPENR_GPIOBLPEN_Pos) /*!< 0x00000002 */ 4396 #define RCC_AHB1LPENR_GPIOBLPEN RCC_AHB1LPENR_GPIOBLPEN_Msk 4397 #define RCC_AHB1LPENR_GPIOCLPEN_Pos (2U) 4398 #define RCC_AHB1LPENR_GPIOCLPEN_Msk (0x1UL << RCC_AHB1LPENR_GPIOCLPEN_Pos) /*!< 0x00000004 */ 4399 #define RCC_AHB1LPENR_GPIOCLPEN RCC_AHB1LPENR_GPIOCLPEN_Msk 4400 #define RCC_AHB1LPENR_GPIODLPEN_Pos (3U) 4401 #define RCC_AHB1LPENR_GPIODLPEN_Msk (0x1UL << RCC_AHB1LPENR_GPIODLPEN_Pos) /*!< 0x00000008 */ 4402 #define RCC_AHB1LPENR_GPIODLPEN RCC_AHB1LPENR_GPIODLPEN_Msk 4403 #define RCC_AHB1LPENR_GPIOELPEN_Pos (4U) 4404 #define RCC_AHB1LPENR_GPIOELPEN_Msk (0x1UL << RCC_AHB1LPENR_GPIOELPEN_Pos) /*!< 0x00000010 */ 4405 #define RCC_AHB1LPENR_GPIOELPEN RCC_AHB1LPENR_GPIOELPEN_Msk 4406 #define RCC_AHB1LPENR_GPIOHLPEN_Pos (7U) 4407 #define RCC_AHB1LPENR_GPIOHLPEN_Msk (0x1UL << RCC_AHB1LPENR_GPIOHLPEN_Pos) /*!< 0x00000080 */ 4408 #define RCC_AHB1LPENR_GPIOHLPEN RCC_AHB1LPENR_GPIOHLPEN_Msk 4409 #define RCC_AHB1LPENR_CRCLPEN_Pos (12U) 4410 #define RCC_AHB1LPENR_CRCLPEN_Msk (0x1UL << RCC_AHB1LPENR_CRCLPEN_Pos) /*!< 0x00001000 */ 4411 #define RCC_AHB1LPENR_CRCLPEN RCC_AHB1LPENR_CRCLPEN_Msk 4412 #define RCC_AHB1LPENR_FLITFLPEN_Pos (15U) 4413 #define RCC_AHB1LPENR_FLITFLPEN_Msk (0x1UL << RCC_AHB1LPENR_FLITFLPEN_Pos) /*!< 0x00008000 */ 4414 #define RCC_AHB1LPENR_FLITFLPEN RCC_AHB1LPENR_FLITFLPEN_Msk 4415 #define RCC_AHB1LPENR_SRAM1LPEN_Pos (16U) 4416 #define RCC_AHB1LPENR_SRAM1LPEN_Msk (0x1UL << RCC_AHB1LPENR_SRAM1LPEN_Pos) /*!< 0x00010000 */ 4417 #define RCC_AHB1LPENR_SRAM1LPEN RCC_AHB1LPENR_SRAM1LPEN_Msk 4418 #define RCC_AHB1LPENR_DMA1LPEN_Pos (21U) 4419 #define RCC_AHB1LPENR_DMA1LPEN_Msk (0x1UL << RCC_AHB1LPENR_DMA1LPEN_Pos) /*!< 0x00200000 */ 4420 #define RCC_AHB1LPENR_DMA1LPEN RCC_AHB1LPENR_DMA1LPEN_Msk 4421 #define RCC_AHB1LPENR_DMA2LPEN_Pos (22U) 4422 #define RCC_AHB1LPENR_DMA2LPEN_Msk (0x1UL << RCC_AHB1LPENR_DMA2LPEN_Pos) /*!< 0x00400000 */ 4423 #define RCC_AHB1LPENR_DMA2LPEN RCC_AHB1LPENR_DMA2LPEN_Msk 4424 4425 4426 /******************** Bit definition for RCC_AHB2LPENR register *************/ 4427 #define RCC_AHB2LPENR_OTGFSLPEN_Pos (7U) 4428 #define RCC_AHB2LPENR_OTGFSLPEN_Msk (0x1UL << RCC_AHB2LPENR_OTGFSLPEN_Pos) /*!< 0x00000080 */ 4429 #define RCC_AHB2LPENR_OTGFSLPEN RCC_AHB2LPENR_OTGFSLPEN_Msk 4430 4431 /******************** Bit definition for RCC_AHB3LPENR register *************/ 4432 4433 /******************** Bit definition for RCC_APB1LPENR register *************/ 4434 #define RCC_APB1LPENR_TIM2LPEN_Pos (0U) 4435 #define RCC_APB1LPENR_TIM2LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM2LPEN_Pos) /*!< 0x00000001 */ 4436 #define RCC_APB1LPENR_TIM2LPEN RCC_APB1LPENR_TIM2LPEN_Msk 4437 #define RCC_APB1LPENR_TIM3LPEN_Pos (1U) 4438 #define RCC_APB1LPENR_TIM3LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM3LPEN_Pos) /*!< 0x00000002 */ 4439 #define RCC_APB1LPENR_TIM3LPEN RCC_APB1LPENR_TIM3LPEN_Msk 4440 #define RCC_APB1LPENR_TIM4LPEN_Pos (2U) 4441 #define RCC_APB1LPENR_TIM4LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM4LPEN_Pos) /*!< 0x00000004 */ 4442 #define RCC_APB1LPENR_TIM4LPEN RCC_APB1LPENR_TIM4LPEN_Msk 4443 #define RCC_APB1LPENR_TIM5LPEN_Pos (3U) 4444 #define RCC_APB1LPENR_TIM5LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM5LPEN_Pos) /*!< 0x00000008 */ 4445 #define RCC_APB1LPENR_TIM5LPEN RCC_APB1LPENR_TIM5LPEN_Msk 4446 #define RCC_APB1LPENR_WWDGLPEN_Pos (11U) 4447 #define RCC_APB1LPENR_WWDGLPEN_Msk (0x1UL << RCC_APB1LPENR_WWDGLPEN_Pos) /*!< 0x00000800 */ 4448 #define RCC_APB1LPENR_WWDGLPEN RCC_APB1LPENR_WWDGLPEN_Msk 4449 #define RCC_APB1LPENR_SPI2LPEN_Pos (14U) 4450 #define RCC_APB1LPENR_SPI2LPEN_Msk (0x1UL << RCC_APB1LPENR_SPI2LPEN_Pos) /*!< 0x00004000 */ 4451 #define RCC_APB1LPENR_SPI2LPEN RCC_APB1LPENR_SPI2LPEN_Msk 4452 #define RCC_APB1LPENR_SPI3LPEN_Pos (15U) 4453 #define RCC_APB1LPENR_SPI3LPEN_Msk (0x1UL << RCC_APB1LPENR_SPI3LPEN_Pos) /*!< 0x00008000 */ 4454 #define RCC_APB1LPENR_SPI3LPEN RCC_APB1LPENR_SPI3LPEN_Msk 4455 #define RCC_APB1LPENR_USART2LPEN_Pos (17U) 4456 #define RCC_APB1LPENR_USART2LPEN_Msk (0x1UL << RCC_APB1LPENR_USART2LPEN_Pos) /*!< 0x00020000 */ 4457 #define RCC_APB1LPENR_USART2LPEN RCC_APB1LPENR_USART2LPEN_Msk 4458 #define RCC_APB1LPENR_I2C1LPEN_Pos (21U) 4459 #define RCC_APB1LPENR_I2C1LPEN_Msk (0x1UL << RCC_APB1LPENR_I2C1LPEN_Pos) /*!< 0x00200000 */ 4460 #define RCC_APB1LPENR_I2C1LPEN RCC_APB1LPENR_I2C1LPEN_Msk 4461 #define RCC_APB1LPENR_I2C2LPEN_Pos (22U) 4462 #define RCC_APB1LPENR_I2C2LPEN_Msk (0x1UL << RCC_APB1LPENR_I2C2LPEN_Pos) /*!< 0x00400000 */ 4463 #define RCC_APB1LPENR_I2C2LPEN RCC_APB1LPENR_I2C2LPEN_Msk 4464 #define RCC_APB1LPENR_I2C3LPEN_Pos (23U) 4465 #define RCC_APB1LPENR_I2C3LPEN_Msk (0x1UL << RCC_APB1LPENR_I2C3LPEN_Pos) /*!< 0x00800000 */ 4466 #define RCC_APB1LPENR_I2C3LPEN RCC_APB1LPENR_I2C3LPEN_Msk 4467 #define RCC_APB1LPENR_PWRLPEN_Pos (28U) 4468 #define RCC_APB1LPENR_PWRLPEN_Msk (0x1UL << RCC_APB1LPENR_PWRLPEN_Pos) /*!< 0x10000000 */ 4469 #define RCC_APB1LPENR_PWRLPEN RCC_APB1LPENR_PWRLPEN_Msk 4470 4471 /******************** Bit definition for RCC_APB2LPENR register *************/ 4472 #define RCC_APB2LPENR_TIM1LPEN_Pos (0U) 4473 #define RCC_APB2LPENR_TIM1LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM1LPEN_Pos) /*!< 0x00000001 */ 4474 #define RCC_APB2LPENR_TIM1LPEN RCC_APB2LPENR_TIM1LPEN_Msk 4475 #define RCC_APB2LPENR_USART1LPEN_Pos (4U) 4476 #define RCC_APB2LPENR_USART1LPEN_Msk (0x1UL << RCC_APB2LPENR_USART1LPEN_Pos) /*!< 0x00000010 */ 4477 #define RCC_APB2LPENR_USART1LPEN RCC_APB2LPENR_USART1LPEN_Msk 4478 #define RCC_APB2LPENR_USART6LPEN_Pos (5U) 4479 #define RCC_APB2LPENR_USART6LPEN_Msk (0x1UL << RCC_APB2LPENR_USART6LPEN_Pos) /*!< 0x00000020 */ 4480 #define RCC_APB2LPENR_USART6LPEN RCC_APB2LPENR_USART6LPEN_Msk 4481 #define RCC_APB2LPENR_ADC1LPEN_Pos (8U) 4482 #define RCC_APB2LPENR_ADC1LPEN_Msk (0x1UL << RCC_APB2LPENR_ADC1LPEN_Pos) /*!< 0x00000100 */ 4483 #define RCC_APB2LPENR_ADC1LPEN RCC_APB2LPENR_ADC1LPEN_Msk 4484 #define RCC_APB2LPENR_SDIOLPEN_Pos (11U) 4485 #define RCC_APB2LPENR_SDIOLPEN_Msk (0x1UL << RCC_APB2LPENR_SDIOLPEN_Pos) /*!< 0x00000800 */ 4486 #define RCC_APB2LPENR_SDIOLPEN RCC_APB2LPENR_SDIOLPEN_Msk 4487 #define RCC_APB2LPENR_SPI1LPEN_Pos (12U) 4488 #define RCC_APB2LPENR_SPI1LPEN_Msk (0x1UL << RCC_APB2LPENR_SPI1LPEN_Pos) /*!< 0x00001000 */ 4489 #define RCC_APB2LPENR_SPI1LPEN RCC_APB2LPENR_SPI1LPEN_Msk 4490 #define RCC_APB2LPENR_SPI4LPEN_Pos (13U) 4491 #define RCC_APB2LPENR_SPI4LPEN_Msk (0x1UL << RCC_APB2LPENR_SPI4LPEN_Pos) /*!< 0x00002000 */ 4492 #define RCC_APB2LPENR_SPI4LPEN RCC_APB2LPENR_SPI4LPEN_Msk 4493 #define RCC_APB2LPENR_SYSCFGLPEN_Pos (14U) 4494 #define RCC_APB2LPENR_SYSCFGLPEN_Msk (0x1UL << RCC_APB2LPENR_SYSCFGLPEN_Pos) /*!< 0x00004000 */ 4495 #define RCC_APB2LPENR_SYSCFGLPEN RCC_APB2LPENR_SYSCFGLPEN_Msk 4496 #define RCC_APB2LPENR_TIM9LPEN_Pos (16U) 4497 #define RCC_APB2LPENR_TIM9LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM9LPEN_Pos) /*!< 0x00010000 */ 4498 #define RCC_APB2LPENR_TIM9LPEN RCC_APB2LPENR_TIM9LPEN_Msk 4499 #define RCC_APB2LPENR_TIM10LPEN_Pos (17U) 4500 #define RCC_APB2LPENR_TIM10LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM10LPEN_Pos) /*!< 0x00020000 */ 4501 #define RCC_APB2LPENR_TIM10LPEN RCC_APB2LPENR_TIM10LPEN_Msk 4502 #define RCC_APB2LPENR_TIM11LPEN_Pos (18U) 4503 #define RCC_APB2LPENR_TIM11LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM11LPEN_Pos) /*!< 0x00040000 */ 4504 #define RCC_APB2LPENR_TIM11LPEN RCC_APB2LPENR_TIM11LPEN_Msk 4505 #define RCC_APB2LPENR_SPI5LPEN_Pos (20U) 4506 #define RCC_APB2LPENR_SPI5LPEN_Msk (0x1UL << RCC_APB2LPENR_SPI5LPEN_Pos) /*!< 0x00100000 */ 4507 #define RCC_APB2LPENR_SPI5LPEN RCC_APB2LPENR_SPI5LPEN_Msk 4508 4509 /******************** Bit definition for RCC_BDCR register ******************/ 4510 #define RCC_BDCR_LSEON_Pos (0U) 4511 #define RCC_BDCR_LSEON_Msk (0x1UL << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */ 4512 #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk 4513 #define RCC_BDCR_LSERDY_Pos (1U) 4514 #define RCC_BDCR_LSERDY_Msk (0x1UL << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */ 4515 #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk 4516 #define RCC_BDCR_LSEBYP_Pos (2U) 4517 #define RCC_BDCR_LSEBYP_Msk (0x1UL << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */ 4518 #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk 4519 #define RCC_BDCR_LSEMOD_Pos (3U) 4520 #define RCC_BDCR_LSEMOD_Msk (0x1UL << RCC_BDCR_LSEMOD_Pos) /*!< 0x00000008 */ 4521 #define RCC_BDCR_LSEMOD RCC_BDCR_LSEMOD_Msk 4522 4523 #define RCC_BDCR_RTCSEL_Pos (8U) 4524 #define RCC_BDCR_RTCSEL_Msk (0x3UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */ 4525 #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk 4526 #define RCC_BDCR_RTCSEL_0 (0x1UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */ 4527 #define RCC_BDCR_RTCSEL_1 (0x2UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */ 4528 4529 #define RCC_BDCR_RTCEN_Pos (15U) 4530 #define RCC_BDCR_RTCEN_Msk (0x1UL << RCC_BDCR_RTCEN_Pos) /*!< 0x00008000 */ 4531 #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk 4532 #define RCC_BDCR_BDRST_Pos (16U) 4533 #define RCC_BDCR_BDRST_Msk (0x1UL << RCC_BDCR_BDRST_Pos) /*!< 0x00010000 */ 4534 #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk 4535 4536 /******************** Bit definition for RCC_CSR register *******************/ 4537 #define RCC_CSR_LSION_Pos (0U) 4538 #define RCC_CSR_LSION_Msk (0x1UL << RCC_CSR_LSION_Pos) /*!< 0x00000001 */ 4539 #define RCC_CSR_LSION RCC_CSR_LSION_Msk 4540 #define RCC_CSR_LSIRDY_Pos (1U) 4541 #define RCC_CSR_LSIRDY_Msk (0x1UL << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */ 4542 #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk 4543 #define RCC_CSR_RMVF_Pos (24U) 4544 #define RCC_CSR_RMVF_Msk (0x1UL << RCC_CSR_RMVF_Pos) /*!< 0x01000000 */ 4545 #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk 4546 #define RCC_CSR_BORRSTF_Pos (25U) 4547 #define RCC_CSR_BORRSTF_Msk (0x1UL << RCC_CSR_BORRSTF_Pos) /*!< 0x02000000 */ 4548 #define RCC_CSR_BORRSTF RCC_CSR_BORRSTF_Msk 4549 #define RCC_CSR_PINRSTF_Pos (26U) 4550 #define RCC_CSR_PINRSTF_Msk (0x1UL << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */ 4551 #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk 4552 #define RCC_CSR_PORRSTF_Pos (27U) 4553 #define RCC_CSR_PORRSTF_Msk (0x1UL << RCC_CSR_PORRSTF_Pos) /*!< 0x08000000 */ 4554 #define RCC_CSR_PORRSTF RCC_CSR_PORRSTF_Msk 4555 #define RCC_CSR_SFTRSTF_Pos (28U) 4556 #define RCC_CSR_SFTRSTF_Msk (0x1UL << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */ 4557 #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk 4558 #define RCC_CSR_IWDGRSTF_Pos (29U) 4559 #define RCC_CSR_IWDGRSTF_Msk (0x1UL << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */ 4560 #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk 4561 #define RCC_CSR_WWDGRSTF_Pos (30U) 4562 #define RCC_CSR_WWDGRSTF_Msk (0x1UL << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */ 4563 #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk 4564 #define RCC_CSR_LPWRRSTF_Pos (31U) 4565 #define RCC_CSR_LPWRRSTF_Msk (0x1UL << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */ 4566 #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk 4567 /* Legacy defines */ 4568 #define RCC_CSR_PADRSTF RCC_CSR_PINRSTF 4569 #define RCC_CSR_WDGRSTF RCC_CSR_IWDGRSTF 4570 4571 /******************** Bit definition for RCC_SSCGR register *****************/ 4572 #define RCC_SSCGR_MODPER_Pos (0U) 4573 #define RCC_SSCGR_MODPER_Msk (0x1FFFUL << RCC_SSCGR_MODPER_Pos) /*!< 0x00001FFF */ 4574 #define RCC_SSCGR_MODPER RCC_SSCGR_MODPER_Msk 4575 #define RCC_SSCGR_INCSTEP_Pos (13U) 4576 #define RCC_SSCGR_INCSTEP_Msk (0x7FFFUL << RCC_SSCGR_INCSTEP_Pos) /*!< 0x0FFFE000 */ 4577 #define RCC_SSCGR_INCSTEP RCC_SSCGR_INCSTEP_Msk 4578 #define RCC_SSCGR_SPREADSEL_Pos (30U) 4579 #define RCC_SSCGR_SPREADSEL_Msk (0x1UL << RCC_SSCGR_SPREADSEL_Pos) /*!< 0x40000000 */ 4580 #define RCC_SSCGR_SPREADSEL RCC_SSCGR_SPREADSEL_Msk 4581 #define RCC_SSCGR_SSCGEN_Pos (31U) 4582 #define RCC_SSCGR_SSCGEN_Msk (0x1UL << RCC_SSCGR_SSCGEN_Pos) /*!< 0x80000000 */ 4583 #define RCC_SSCGR_SSCGEN RCC_SSCGR_SSCGEN_Msk 4584 4585 /******************** Bit definition for RCC_PLLI2SCFGR register ************/ 4586 #define RCC_PLLI2SCFGR_PLLI2SM_Pos (0U) 4587 #define RCC_PLLI2SCFGR_PLLI2SM_Msk (0x3FUL << RCC_PLLI2SCFGR_PLLI2SM_Pos) /*!< 0x0000003F */ 4588 #define RCC_PLLI2SCFGR_PLLI2SM RCC_PLLI2SCFGR_PLLI2SM_Msk 4589 #define RCC_PLLI2SCFGR_PLLI2SM_0 (0x01UL << RCC_PLLI2SCFGR_PLLI2SM_Pos) /*!< 0x00000001 */ 4590 #define RCC_PLLI2SCFGR_PLLI2SM_1 (0x02UL << RCC_PLLI2SCFGR_PLLI2SM_Pos) /*!< 0x00000002 */ 4591 #define RCC_PLLI2SCFGR_PLLI2SM_2 (0x04UL << RCC_PLLI2SCFGR_PLLI2SM_Pos) /*!< 0x00000004 */ 4592 #define RCC_PLLI2SCFGR_PLLI2SM_3 (0x08UL << RCC_PLLI2SCFGR_PLLI2SM_Pos) /*!< 0x00000008 */ 4593 #define RCC_PLLI2SCFGR_PLLI2SM_4 (0x10UL << RCC_PLLI2SCFGR_PLLI2SM_Pos) /*!< 0x00000010 */ 4594 #define RCC_PLLI2SCFGR_PLLI2SM_5 (0x20UL << RCC_PLLI2SCFGR_PLLI2SM_Pos) /*!< 0x00000020 */ 4595 4596 #define RCC_PLLI2SCFGR_PLLI2SN_Pos (6U) 4597 #define RCC_PLLI2SCFGR_PLLI2SN_Msk (0x1FFUL << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00007FC0 */ 4598 #define RCC_PLLI2SCFGR_PLLI2SN RCC_PLLI2SCFGR_PLLI2SN_Msk 4599 #define RCC_PLLI2SCFGR_PLLI2SN_0 (0x001UL << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00000040 */ 4600 #define RCC_PLLI2SCFGR_PLLI2SN_1 (0x002UL << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00000080 */ 4601 #define RCC_PLLI2SCFGR_PLLI2SN_2 (0x004UL << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00000100 */ 4602 #define RCC_PLLI2SCFGR_PLLI2SN_3 (0x008UL << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00000200 */ 4603 #define RCC_PLLI2SCFGR_PLLI2SN_4 (0x010UL << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00000400 */ 4604 #define RCC_PLLI2SCFGR_PLLI2SN_5 (0x020UL << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00000800 */ 4605 #define RCC_PLLI2SCFGR_PLLI2SN_6 (0x040UL << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00001000 */ 4606 #define RCC_PLLI2SCFGR_PLLI2SN_7 (0x080UL << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00002000 */ 4607 #define RCC_PLLI2SCFGR_PLLI2SN_8 (0x100UL << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00004000 */ 4608 4609 #define RCC_PLLI2SCFGR_PLLI2SR_Pos (28U) 4610 #define RCC_PLLI2SCFGR_PLLI2SR_Msk (0x7UL << RCC_PLLI2SCFGR_PLLI2SR_Pos) /*!< 0x70000000 */ 4611 #define RCC_PLLI2SCFGR_PLLI2SR RCC_PLLI2SCFGR_PLLI2SR_Msk 4612 #define RCC_PLLI2SCFGR_PLLI2SR_0 (0x1UL << RCC_PLLI2SCFGR_PLLI2SR_Pos) /*!< 0x10000000 */ 4613 #define RCC_PLLI2SCFGR_PLLI2SR_1 (0x2UL << RCC_PLLI2SCFGR_PLLI2SR_Pos) /*!< 0x20000000 */ 4614 #define RCC_PLLI2SCFGR_PLLI2SR_2 (0x4UL << RCC_PLLI2SCFGR_PLLI2SR_Pos) /*!< 0x40000000 */ 4615 4616 /******************** Bit definition for RCC_DCKCFGR register ***************/ 4617 4618 #define RCC_DCKCFGR_TIMPRE_Pos (24U) 4619 #define RCC_DCKCFGR_TIMPRE_Msk (0x1UL << RCC_DCKCFGR_TIMPRE_Pos) /*!< 0x01000000 */ 4620 #define RCC_DCKCFGR_TIMPRE RCC_DCKCFGR_TIMPRE_Msk 4621 4622 4623 /******************************************************************************/ 4624 /* */ 4625 /* Real-Time Clock (RTC) */ 4626 /* */ 4627 /******************************************************************************/ 4628 /******************** Bits definition for RTC_TR register *******************/ 4629 #define RTC_TR_PM_Pos (22U) 4630 #define RTC_TR_PM_Msk (0x1UL << RTC_TR_PM_Pos) /*!< 0x00400000 */ 4631 #define RTC_TR_PM RTC_TR_PM_Msk 4632 #define RTC_TR_HT_Pos (20U) 4633 #define RTC_TR_HT_Msk (0x3UL << RTC_TR_HT_Pos) /*!< 0x00300000 */ 4634 #define RTC_TR_HT RTC_TR_HT_Msk 4635 #define RTC_TR_HT_0 (0x1UL << RTC_TR_HT_Pos) /*!< 0x00100000 */ 4636 #define RTC_TR_HT_1 (0x2UL << RTC_TR_HT_Pos) /*!< 0x00200000 */ 4637 #define RTC_TR_HU_Pos (16U) 4638 #define RTC_TR_HU_Msk (0xFUL << RTC_TR_HU_Pos) /*!< 0x000F0000 */ 4639 #define RTC_TR_HU RTC_TR_HU_Msk 4640 #define RTC_TR_HU_0 (0x1UL << RTC_TR_HU_Pos) /*!< 0x00010000 */ 4641 #define RTC_TR_HU_1 (0x2UL << RTC_TR_HU_Pos) /*!< 0x00020000 */ 4642 #define RTC_TR_HU_2 (0x4UL << RTC_TR_HU_Pos) /*!< 0x00040000 */ 4643 #define RTC_TR_HU_3 (0x8UL << RTC_TR_HU_Pos) /*!< 0x00080000 */ 4644 #define RTC_TR_MNT_Pos (12U) 4645 #define RTC_TR_MNT_Msk (0x7UL << RTC_TR_MNT_Pos) /*!< 0x00007000 */ 4646 #define RTC_TR_MNT RTC_TR_MNT_Msk 4647 #define RTC_TR_MNT_0 (0x1UL << RTC_TR_MNT_Pos) /*!< 0x00001000 */ 4648 #define RTC_TR_MNT_1 (0x2UL << RTC_TR_MNT_Pos) /*!< 0x00002000 */ 4649 #define RTC_TR_MNT_2 (0x4UL << RTC_TR_MNT_Pos) /*!< 0x00004000 */ 4650 #define RTC_TR_MNU_Pos (8U) 4651 #define RTC_TR_MNU_Msk (0xFUL << RTC_TR_MNU_Pos) /*!< 0x00000F00 */ 4652 #define RTC_TR_MNU RTC_TR_MNU_Msk 4653 #define RTC_TR_MNU_0 (0x1UL << RTC_TR_MNU_Pos) /*!< 0x00000100 */ 4654 #define RTC_TR_MNU_1 (0x2UL << RTC_TR_MNU_Pos) /*!< 0x00000200 */ 4655 #define RTC_TR_MNU_2 (0x4UL << RTC_TR_MNU_Pos) /*!< 0x00000400 */ 4656 #define RTC_TR_MNU_3 (0x8UL << RTC_TR_MNU_Pos) /*!< 0x00000800 */ 4657 #define RTC_TR_ST_Pos (4U) 4658 #define RTC_TR_ST_Msk (0x7UL << RTC_TR_ST_Pos) /*!< 0x00000070 */ 4659 #define RTC_TR_ST RTC_TR_ST_Msk 4660 #define RTC_TR_ST_0 (0x1UL << RTC_TR_ST_Pos) /*!< 0x00000010 */ 4661 #define RTC_TR_ST_1 (0x2UL << RTC_TR_ST_Pos) /*!< 0x00000020 */ 4662 #define RTC_TR_ST_2 (0x4UL << RTC_TR_ST_Pos) /*!< 0x00000040 */ 4663 #define RTC_TR_SU_Pos (0U) 4664 #define RTC_TR_SU_Msk (0xFUL << RTC_TR_SU_Pos) /*!< 0x0000000F */ 4665 #define RTC_TR_SU RTC_TR_SU_Msk 4666 #define RTC_TR_SU_0 (0x1UL << RTC_TR_SU_Pos) /*!< 0x00000001 */ 4667 #define RTC_TR_SU_1 (0x2UL << RTC_TR_SU_Pos) /*!< 0x00000002 */ 4668 #define RTC_TR_SU_2 (0x4UL << RTC_TR_SU_Pos) /*!< 0x00000004 */ 4669 #define RTC_TR_SU_3 (0x8UL << RTC_TR_SU_Pos) /*!< 0x00000008 */ 4670 4671 /******************** Bits definition for RTC_DR register *******************/ 4672 #define RTC_DR_YT_Pos (20U) 4673 #define RTC_DR_YT_Msk (0xFUL << RTC_DR_YT_Pos) /*!< 0x00F00000 */ 4674 #define RTC_DR_YT RTC_DR_YT_Msk 4675 #define RTC_DR_YT_0 (0x1UL << RTC_DR_YT_Pos) /*!< 0x00100000 */ 4676 #define RTC_DR_YT_1 (0x2UL << RTC_DR_YT_Pos) /*!< 0x00200000 */ 4677 #define RTC_DR_YT_2 (0x4UL << RTC_DR_YT_Pos) /*!< 0x00400000 */ 4678 #define RTC_DR_YT_3 (0x8UL << RTC_DR_YT_Pos) /*!< 0x00800000 */ 4679 #define RTC_DR_YU_Pos (16U) 4680 #define RTC_DR_YU_Msk (0xFUL << RTC_DR_YU_Pos) /*!< 0x000F0000 */ 4681 #define RTC_DR_YU RTC_DR_YU_Msk 4682 #define RTC_DR_YU_0 (0x1UL << RTC_DR_YU_Pos) /*!< 0x00010000 */ 4683 #define RTC_DR_YU_1 (0x2UL << RTC_DR_YU_Pos) /*!< 0x00020000 */ 4684 #define RTC_DR_YU_2 (0x4UL << RTC_DR_YU_Pos) /*!< 0x00040000 */ 4685 #define RTC_DR_YU_3 (0x8UL << RTC_DR_YU_Pos) /*!< 0x00080000 */ 4686 #define RTC_DR_WDU_Pos (13U) 4687 #define RTC_DR_WDU_Msk (0x7UL << RTC_DR_WDU_Pos) /*!< 0x0000E000 */ 4688 #define RTC_DR_WDU RTC_DR_WDU_Msk 4689 #define RTC_DR_WDU_0 (0x1UL << RTC_DR_WDU_Pos) /*!< 0x00002000 */ 4690 #define RTC_DR_WDU_1 (0x2UL << RTC_DR_WDU_Pos) /*!< 0x00004000 */ 4691 #define RTC_DR_WDU_2 (0x4UL << RTC_DR_WDU_Pos) /*!< 0x00008000 */ 4692 #define RTC_DR_MT_Pos (12U) 4693 #define RTC_DR_MT_Msk (0x1UL << RTC_DR_MT_Pos) /*!< 0x00001000 */ 4694 #define RTC_DR_MT RTC_DR_MT_Msk 4695 #define RTC_DR_MU_Pos (8U) 4696 #define RTC_DR_MU_Msk (0xFUL << RTC_DR_MU_Pos) /*!< 0x00000F00 */ 4697 #define RTC_DR_MU RTC_DR_MU_Msk 4698 #define RTC_DR_MU_0 (0x1UL << RTC_DR_MU_Pos) /*!< 0x00000100 */ 4699 #define RTC_DR_MU_1 (0x2UL << RTC_DR_MU_Pos) /*!< 0x00000200 */ 4700 #define RTC_DR_MU_2 (0x4UL << RTC_DR_MU_Pos) /*!< 0x00000400 */ 4701 #define RTC_DR_MU_3 (0x8UL << RTC_DR_MU_Pos) /*!< 0x00000800 */ 4702 #define RTC_DR_DT_Pos (4U) 4703 #define RTC_DR_DT_Msk (0x3UL << RTC_DR_DT_Pos) /*!< 0x00000030 */ 4704 #define RTC_DR_DT RTC_DR_DT_Msk 4705 #define RTC_DR_DT_0 (0x1UL << RTC_DR_DT_Pos) /*!< 0x00000010 */ 4706 #define RTC_DR_DT_1 (0x2UL << RTC_DR_DT_Pos) /*!< 0x00000020 */ 4707 #define RTC_DR_DU_Pos (0U) 4708 #define RTC_DR_DU_Msk (0xFUL << RTC_DR_DU_Pos) /*!< 0x0000000F */ 4709 #define RTC_DR_DU RTC_DR_DU_Msk 4710 #define RTC_DR_DU_0 (0x1UL << RTC_DR_DU_Pos) /*!< 0x00000001 */ 4711 #define RTC_DR_DU_1 (0x2UL << RTC_DR_DU_Pos) /*!< 0x00000002 */ 4712 #define RTC_DR_DU_2 (0x4UL << RTC_DR_DU_Pos) /*!< 0x00000004 */ 4713 #define RTC_DR_DU_3 (0x8UL << RTC_DR_DU_Pos) /*!< 0x00000008 */ 4714 4715 /******************** Bits definition for RTC_CR register *******************/ 4716 #define RTC_CR_COE_Pos (23U) 4717 #define RTC_CR_COE_Msk (0x1UL << RTC_CR_COE_Pos) /*!< 0x00800000 */ 4718 #define RTC_CR_COE RTC_CR_COE_Msk 4719 #define RTC_CR_OSEL_Pos (21U) 4720 #define RTC_CR_OSEL_Msk (0x3UL << RTC_CR_OSEL_Pos) /*!< 0x00600000 */ 4721 #define RTC_CR_OSEL RTC_CR_OSEL_Msk 4722 #define RTC_CR_OSEL_0 (0x1UL << RTC_CR_OSEL_Pos) /*!< 0x00200000 */ 4723 #define RTC_CR_OSEL_1 (0x2UL << RTC_CR_OSEL_Pos) /*!< 0x00400000 */ 4724 #define RTC_CR_POL_Pos (20U) 4725 #define RTC_CR_POL_Msk (0x1UL << RTC_CR_POL_Pos) /*!< 0x00100000 */ 4726 #define RTC_CR_POL RTC_CR_POL_Msk 4727 #define RTC_CR_COSEL_Pos (19U) 4728 #define RTC_CR_COSEL_Msk (0x1UL << RTC_CR_COSEL_Pos) /*!< 0x00080000 */ 4729 #define RTC_CR_COSEL RTC_CR_COSEL_Msk 4730 #define RTC_CR_BKP_Pos (18U) 4731 #define RTC_CR_BKP_Msk (0x1UL << RTC_CR_BKP_Pos) /*!< 0x00040000 */ 4732 #define RTC_CR_BKP RTC_CR_BKP_Msk 4733 #define RTC_CR_SUB1H_Pos (17U) 4734 #define RTC_CR_SUB1H_Msk (0x1UL << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */ 4735 #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk 4736 #define RTC_CR_ADD1H_Pos (16U) 4737 #define RTC_CR_ADD1H_Msk (0x1UL << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */ 4738 #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk 4739 #define RTC_CR_TSIE_Pos (15U) 4740 #define RTC_CR_TSIE_Msk (0x1UL << RTC_CR_TSIE_Pos) /*!< 0x00008000 */ 4741 #define RTC_CR_TSIE RTC_CR_TSIE_Msk 4742 #define RTC_CR_WUTIE_Pos (14U) 4743 #define RTC_CR_WUTIE_Msk (0x1UL << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */ 4744 #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk 4745 #define RTC_CR_ALRBIE_Pos (13U) 4746 #define RTC_CR_ALRBIE_Msk (0x1UL << RTC_CR_ALRBIE_Pos) /*!< 0x00002000 */ 4747 #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk 4748 #define RTC_CR_ALRAIE_Pos (12U) 4749 #define RTC_CR_ALRAIE_Msk (0x1UL << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */ 4750 #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk 4751 #define RTC_CR_TSE_Pos (11U) 4752 #define RTC_CR_TSE_Msk (0x1UL << RTC_CR_TSE_Pos) /*!< 0x00000800 */ 4753 #define RTC_CR_TSE RTC_CR_TSE_Msk 4754 #define RTC_CR_WUTE_Pos (10U) 4755 #define RTC_CR_WUTE_Msk (0x1UL << RTC_CR_WUTE_Pos) /*!< 0x00000400 */ 4756 #define RTC_CR_WUTE RTC_CR_WUTE_Msk 4757 #define RTC_CR_ALRBE_Pos (9U) 4758 #define RTC_CR_ALRBE_Msk (0x1UL << RTC_CR_ALRBE_Pos) /*!< 0x00000200 */ 4759 #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk 4760 #define RTC_CR_ALRAE_Pos (8U) 4761 #define RTC_CR_ALRAE_Msk (0x1UL << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */ 4762 #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk 4763 #define RTC_CR_DCE_Pos (7U) 4764 #define RTC_CR_DCE_Msk (0x1UL << RTC_CR_DCE_Pos) /*!< 0x00000080 */ 4765 #define RTC_CR_DCE RTC_CR_DCE_Msk 4766 #define RTC_CR_FMT_Pos (6U) 4767 #define RTC_CR_FMT_Msk (0x1UL << RTC_CR_FMT_Pos) /*!< 0x00000040 */ 4768 #define RTC_CR_FMT RTC_CR_FMT_Msk 4769 #define RTC_CR_BYPSHAD_Pos (5U) 4770 #define RTC_CR_BYPSHAD_Msk (0x1UL << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */ 4771 #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk 4772 #define RTC_CR_REFCKON_Pos (4U) 4773 #define RTC_CR_REFCKON_Msk (0x1UL << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */ 4774 #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk 4775 #define RTC_CR_TSEDGE_Pos (3U) 4776 #define RTC_CR_TSEDGE_Msk (0x1UL << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */ 4777 #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk 4778 #define RTC_CR_WUCKSEL_Pos (0U) 4779 #define RTC_CR_WUCKSEL_Msk (0x7UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000007 */ 4780 #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk 4781 #define RTC_CR_WUCKSEL_0 (0x1UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000001 */ 4782 #define RTC_CR_WUCKSEL_1 (0x2UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000002 */ 4783 #define RTC_CR_WUCKSEL_2 (0x4UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000004 */ 4784 4785 /* Legacy defines */ 4786 #define RTC_CR_BCK RTC_CR_BKP 4787 4788 /******************** Bits definition for RTC_ISR register ******************/ 4789 #define RTC_ISR_RECALPF_Pos (16U) 4790 #define RTC_ISR_RECALPF_Msk (0x1UL << RTC_ISR_RECALPF_Pos) /*!< 0x00010000 */ 4791 #define RTC_ISR_RECALPF RTC_ISR_RECALPF_Msk 4792 #define RTC_ISR_TAMP1F_Pos (13U) 4793 #define RTC_ISR_TAMP1F_Msk (0x1UL << RTC_ISR_TAMP1F_Pos) /*!< 0x00002000 */ 4794 #define RTC_ISR_TAMP1F RTC_ISR_TAMP1F_Msk 4795 #define RTC_ISR_TAMP2F_Pos (14U) 4796 #define RTC_ISR_TAMP2F_Msk (0x1UL << RTC_ISR_TAMP2F_Pos) /*!< 0x00004000 */ 4797 #define RTC_ISR_TAMP2F RTC_ISR_TAMP2F_Msk 4798 #define RTC_ISR_TSOVF_Pos (12U) 4799 #define RTC_ISR_TSOVF_Msk (0x1UL << RTC_ISR_TSOVF_Pos) /*!< 0x00001000 */ 4800 #define RTC_ISR_TSOVF RTC_ISR_TSOVF_Msk 4801 #define RTC_ISR_TSF_Pos (11U) 4802 #define RTC_ISR_TSF_Msk (0x1UL << RTC_ISR_TSF_Pos) /*!< 0x00000800 */ 4803 #define RTC_ISR_TSF RTC_ISR_TSF_Msk 4804 #define RTC_ISR_WUTF_Pos (10U) 4805 #define RTC_ISR_WUTF_Msk (0x1UL << RTC_ISR_WUTF_Pos) /*!< 0x00000400 */ 4806 #define RTC_ISR_WUTF RTC_ISR_WUTF_Msk 4807 #define RTC_ISR_ALRBF_Pos (9U) 4808 #define RTC_ISR_ALRBF_Msk (0x1UL << RTC_ISR_ALRBF_Pos) /*!< 0x00000200 */ 4809 #define RTC_ISR_ALRBF RTC_ISR_ALRBF_Msk 4810 #define RTC_ISR_ALRAF_Pos (8U) 4811 #define RTC_ISR_ALRAF_Msk (0x1UL << RTC_ISR_ALRAF_Pos) /*!< 0x00000100 */ 4812 #define RTC_ISR_ALRAF RTC_ISR_ALRAF_Msk 4813 #define RTC_ISR_INIT_Pos (7U) 4814 #define RTC_ISR_INIT_Msk (0x1UL << RTC_ISR_INIT_Pos) /*!< 0x00000080 */ 4815 #define RTC_ISR_INIT RTC_ISR_INIT_Msk 4816 #define RTC_ISR_INITF_Pos (6U) 4817 #define RTC_ISR_INITF_Msk (0x1UL << RTC_ISR_INITF_Pos) /*!< 0x00000040 */ 4818 #define RTC_ISR_INITF RTC_ISR_INITF_Msk 4819 #define RTC_ISR_RSF_Pos (5U) 4820 #define RTC_ISR_RSF_Msk (0x1UL << RTC_ISR_RSF_Pos) /*!< 0x00000020 */ 4821 #define RTC_ISR_RSF RTC_ISR_RSF_Msk 4822 #define RTC_ISR_INITS_Pos (4U) 4823 #define RTC_ISR_INITS_Msk (0x1UL << RTC_ISR_INITS_Pos) /*!< 0x00000010 */ 4824 #define RTC_ISR_INITS RTC_ISR_INITS_Msk 4825 #define RTC_ISR_SHPF_Pos (3U) 4826 #define RTC_ISR_SHPF_Msk (0x1UL << RTC_ISR_SHPF_Pos) /*!< 0x00000008 */ 4827 #define RTC_ISR_SHPF RTC_ISR_SHPF_Msk 4828 #define RTC_ISR_WUTWF_Pos (2U) 4829 #define RTC_ISR_WUTWF_Msk (0x1UL << RTC_ISR_WUTWF_Pos) /*!< 0x00000004 */ 4830 #define RTC_ISR_WUTWF RTC_ISR_WUTWF_Msk 4831 #define RTC_ISR_ALRBWF_Pos (1U) 4832 #define RTC_ISR_ALRBWF_Msk (0x1UL << RTC_ISR_ALRBWF_Pos) /*!< 0x00000002 */ 4833 #define RTC_ISR_ALRBWF RTC_ISR_ALRBWF_Msk 4834 #define RTC_ISR_ALRAWF_Pos (0U) 4835 #define RTC_ISR_ALRAWF_Msk (0x1UL << RTC_ISR_ALRAWF_Pos) /*!< 0x00000001 */ 4836 #define RTC_ISR_ALRAWF RTC_ISR_ALRAWF_Msk 4837 4838 /******************** Bits definition for RTC_PRER register *****************/ 4839 #define RTC_PRER_PREDIV_A_Pos (16U) 4840 #define RTC_PRER_PREDIV_A_Msk (0x7FUL << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */ 4841 #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk 4842 #define RTC_PRER_PREDIV_S_Pos (0U) 4843 #define RTC_PRER_PREDIV_S_Msk (0x7FFFUL << RTC_PRER_PREDIV_S_Pos) /*!< 0x00007FFF */ 4844 #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk 4845 4846 /******************** Bits definition for RTC_WUTR register *****************/ 4847 #define RTC_WUTR_WUT_Pos (0U) 4848 #define RTC_WUTR_WUT_Msk (0xFFFFUL << RTC_WUTR_WUT_Pos) /*!< 0x0000FFFF */ 4849 #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk 4850 4851 /******************** Bits definition for RTC_CALIBR register ***************/ 4852 #define RTC_CALIBR_DCS_Pos (7U) 4853 #define RTC_CALIBR_DCS_Msk (0x1UL << RTC_CALIBR_DCS_Pos) /*!< 0x00000080 */ 4854 #define RTC_CALIBR_DCS RTC_CALIBR_DCS_Msk 4855 #define RTC_CALIBR_DC_Pos (0U) 4856 #define RTC_CALIBR_DC_Msk (0x1FUL << RTC_CALIBR_DC_Pos) /*!< 0x0000001F */ 4857 #define RTC_CALIBR_DC RTC_CALIBR_DC_Msk 4858 4859 /******************** Bits definition for RTC_ALRMAR register ***************/ 4860 #define RTC_ALRMAR_MSK4_Pos (31U) 4861 #define RTC_ALRMAR_MSK4_Msk (0x1UL << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */ 4862 #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk 4863 #define RTC_ALRMAR_WDSEL_Pos (30U) 4864 #define RTC_ALRMAR_WDSEL_Msk (0x1UL << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */ 4865 #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk 4866 #define RTC_ALRMAR_DT_Pos (28U) 4867 #define RTC_ALRMAR_DT_Msk (0x3UL << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */ 4868 #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk 4869 #define RTC_ALRMAR_DT_0 (0x1UL << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */ 4870 #define RTC_ALRMAR_DT_1 (0x2UL << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */ 4871 #define RTC_ALRMAR_DU_Pos (24U) 4872 #define RTC_ALRMAR_DU_Msk (0xFUL << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */ 4873 #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk 4874 #define RTC_ALRMAR_DU_0 (0x1UL << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */ 4875 #define RTC_ALRMAR_DU_1 (0x2UL << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */ 4876 #define RTC_ALRMAR_DU_2 (0x4UL << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */ 4877 #define RTC_ALRMAR_DU_3 (0x8UL << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */ 4878 #define RTC_ALRMAR_MSK3_Pos (23U) 4879 #define RTC_ALRMAR_MSK3_Msk (0x1UL << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */ 4880 #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk 4881 #define RTC_ALRMAR_PM_Pos (22U) 4882 #define RTC_ALRMAR_PM_Msk (0x1UL << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */ 4883 #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk 4884 #define RTC_ALRMAR_HT_Pos (20U) 4885 #define RTC_ALRMAR_HT_Msk (0x3UL << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */ 4886 #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk 4887 #define RTC_ALRMAR_HT_0 (0x1UL << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */ 4888 #define RTC_ALRMAR_HT_1 (0x2UL << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */ 4889 #define RTC_ALRMAR_HU_Pos (16U) 4890 #define RTC_ALRMAR_HU_Msk (0xFUL << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */ 4891 #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk 4892 #define RTC_ALRMAR_HU_0 (0x1UL << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */ 4893 #define RTC_ALRMAR_HU_1 (0x2UL << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */ 4894 #define RTC_ALRMAR_HU_2 (0x4UL << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */ 4895 #define RTC_ALRMAR_HU_3 (0x8UL << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */ 4896 #define RTC_ALRMAR_MSK2_Pos (15U) 4897 #define RTC_ALRMAR_MSK2_Msk (0x1UL << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */ 4898 #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk 4899 #define RTC_ALRMAR_MNT_Pos (12U) 4900 #define RTC_ALRMAR_MNT_Msk (0x7UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */ 4901 #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk 4902 #define RTC_ALRMAR_MNT_0 (0x1UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */ 4903 #define RTC_ALRMAR_MNT_1 (0x2UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */ 4904 #define RTC_ALRMAR_MNT_2 (0x4UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */ 4905 #define RTC_ALRMAR_MNU_Pos (8U) 4906 #define RTC_ALRMAR_MNU_Msk (0xFUL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */ 4907 #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk 4908 #define RTC_ALRMAR_MNU_0 (0x1UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */ 4909 #define RTC_ALRMAR_MNU_1 (0x2UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */ 4910 #define RTC_ALRMAR_MNU_2 (0x4UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */ 4911 #define RTC_ALRMAR_MNU_3 (0x8UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */ 4912 #define RTC_ALRMAR_MSK1_Pos (7U) 4913 #define RTC_ALRMAR_MSK1_Msk (0x1UL << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */ 4914 #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk 4915 #define RTC_ALRMAR_ST_Pos (4U) 4916 #define RTC_ALRMAR_ST_Msk (0x7UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */ 4917 #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk 4918 #define RTC_ALRMAR_ST_0 (0x1UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */ 4919 #define RTC_ALRMAR_ST_1 (0x2UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */ 4920 #define RTC_ALRMAR_ST_2 (0x4UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */ 4921 #define RTC_ALRMAR_SU_Pos (0U) 4922 #define RTC_ALRMAR_SU_Msk (0xFUL << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */ 4923 #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk 4924 #define RTC_ALRMAR_SU_0 (0x1UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */ 4925 #define RTC_ALRMAR_SU_1 (0x2UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */ 4926 #define RTC_ALRMAR_SU_2 (0x4UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */ 4927 #define RTC_ALRMAR_SU_3 (0x8UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */ 4928 4929 /******************** Bits definition for RTC_ALRMBR register ***************/ 4930 #define RTC_ALRMBR_MSK4_Pos (31U) 4931 #define RTC_ALRMBR_MSK4_Msk (0x1UL << RTC_ALRMBR_MSK4_Pos) /*!< 0x80000000 */ 4932 #define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk 4933 #define RTC_ALRMBR_WDSEL_Pos (30U) 4934 #define RTC_ALRMBR_WDSEL_Msk (0x1UL << RTC_ALRMBR_WDSEL_Pos) /*!< 0x40000000 */ 4935 #define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk 4936 #define RTC_ALRMBR_DT_Pos (28U) 4937 #define RTC_ALRMBR_DT_Msk (0x3UL << RTC_ALRMBR_DT_Pos) /*!< 0x30000000 */ 4938 #define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk 4939 #define RTC_ALRMBR_DT_0 (0x1UL << RTC_ALRMBR_DT_Pos) /*!< 0x10000000 */ 4940 #define RTC_ALRMBR_DT_1 (0x2UL << RTC_ALRMBR_DT_Pos) /*!< 0x20000000 */ 4941 #define RTC_ALRMBR_DU_Pos (24U) 4942 #define RTC_ALRMBR_DU_Msk (0xFUL << RTC_ALRMBR_DU_Pos) /*!< 0x0F000000 */ 4943 #define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk 4944 #define RTC_ALRMBR_DU_0 (0x1UL << RTC_ALRMBR_DU_Pos) /*!< 0x01000000 */ 4945 #define RTC_ALRMBR_DU_1 (0x2UL << RTC_ALRMBR_DU_Pos) /*!< 0x02000000 */ 4946 #define RTC_ALRMBR_DU_2 (0x4UL << RTC_ALRMBR_DU_Pos) /*!< 0x04000000 */ 4947 #define RTC_ALRMBR_DU_3 (0x8UL << RTC_ALRMBR_DU_Pos) /*!< 0x08000000 */ 4948 #define RTC_ALRMBR_MSK3_Pos (23U) 4949 #define RTC_ALRMBR_MSK3_Msk (0x1UL << RTC_ALRMBR_MSK3_Pos) /*!< 0x00800000 */ 4950 #define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk 4951 #define RTC_ALRMBR_PM_Pos (22U) 4952 #define RTC_ALRMBR_PM_Msk (0x1UL << RTC_ALRMBR_PM_Pos) /*!< 0x00400000 */ 4953 #define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk 4954 #define RTC_ALRMBR_HT_Pos (20U) 4955 #define RTC_ALRMBR_HT_Msk (0x3UL << RTC_ALRMBR_HT_Pos) /*!< 0x00300000 */ 4956 #define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk 4957 #define RTC_ALRMBR_HT_0 (0x1UL << RTC_ALRMBR_HT_Pos) /*!< 0x00100000 */ 4958 #define RTC_ALRMBR_HT_1 (0x2UL << RTC_ALRMBR_HT_Pos) /*!< 0x00200000 */ 4959 #define RTC_ALRMBR_HU_Pos (16U) 4960 #define RTC_ALRMBR_HU_Msk (0xFUL << RTC_ALRMBR_HU_Pos) /*!< 0x000F0000 */ 4961 #define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk 4962 #define RTC_ALRMBR_HU_0 (0x1UL << RTC_ALRMBR_HU_Pos) /*!< 0x00010000 */ 4963 #define RTC_ALRMBR_HU_1 (0x2UL << RTC_ALRMBR_HU_Pos) /*!< 0x00020000 */ 4964 #define RTC_ALRMBR_HU_2 (0x4UL << RTC_ALRMBR_HU_Pos) /*!< 0x00040000 */ 4965 #define RTC_ALRMBR_HU_3 (0x8UL << RTC_ALRMBR_HU_Pos) /*!< 0x00080000 */ 4966 #define RTC_ALRMBR_MSK2_Pos (15U) 4967 #define RTC_ALRMBR_MSK2_Msk (0x1UL << RTC_ALRMBR_MSK2_Pos) /*!< 0x00008000 */ 4968 #define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk 4969 #define RTC_ALRMBR_MNT_Pos (12U) 4970 #define RTC_ALRMBR_MNT_Msk (0x7UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00007000 */ 4971 #define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk 4972 #define RTC_ALRMBR_MNT_0 (0x1UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00001000 */ 4973 #define RTC_ALRMBR_MNT_1 (0x2UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00002000 */ 4974 #define RTC_ALRMBR_MNT_2 (0x4UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00004000 */ 4975 #define RTC_ALRMBR_MNU_Pos (8U) 4976 #define RTC_ALRMBR_MNU_Msk (0xFUL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000F00 */ 4977 #define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk 4978 #define RTC_ALRMBR_MNU_0 (0x1UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000100 */ 4979 #define RTC_ALRMBR_MNU_1 (0x2UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000200 */ 4980 #define RTC_ALRMBR_MNU_2 (0x4UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000400 */ 4981 #define RTC_ALRMBR_MNU_3 (0x8UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000800 */ 4982 #define RTC_ALRMBR_MSK1_Pos (7U) 4983 #define RTC_ALRMBR_MSK1_Msk (0x1UL << RTC_ALRMBR_MSK1_Pos) /*!< 0x00000080 */ 4984 #define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk 4985 #define RTC_ALRMBR_ST_Pos (4U) 4986 #define RTC_ALRMBR_ST_Msk (0x7UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000070 */ 4987 #define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk 4988 #define RTC_ALRMBR_ST_0 (0x1UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000010 */ 4989 #define RTC_ALRMBR_ST_1 (0x2UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000020 */ 4990 #define RTC_ALRMBR_ST_2 (0x4UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000040 */ 4991 #define RTC_ALRMBR_SU_Pos (0U) 4992 #define RTC_ALRMBR_SU_Msk (0xFUL << RTC_ALRMBR_SU_Pos) /*!< 0x0000000F */ 4993 #define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk 4994 #define RTC_ALRMBR_SU_0 (0x1UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000001 */ 4995 #define RTC_ALRMBR_SU_1 (0x2UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000002 */ 4996 #define RTC_ALRMBR_SU_2 (0x4UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000004 */ 4997 #define RTC_ALRMBR_SU_3 (0x8UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000008 */ 4998 4999 /******************** Bits definition for RTC_WPR register ******************/ 5000 #define RTC_WPR_KEY_Pos (0U) 5001 #define RTC_WPR_KEY_Msk (0xFFUL << RTC_WPR_KEY_Pos) /*!< 0x000000FF */ 5002 #define RTC_WPR_KEY RTC_WPR_KEY_Msk 5003 5004 /******************** Bits definition for RTC_SSR register ******************/ 5005 #define RTC_SSR_SS_Pos (0U) 5006 #define RTC_SSR_SS_Msk (0xFFFFUL << RTC_SSR_SS_Pos) /*!< 0x0000FFFF */ 5007 #define RTC_SSR_SS RTC_SSR_SS_Msk 5008 5009 /******************** Bits definition for RTC_SHIFTR register ***************/ 5010 #define RTC_SHIFTR_SUBFS_Pos (0U) 5011 #define RTC_SHIFTR_SUBFS_Msk (0x7FFFUL << RTC_SHIFTR_SUBFS_Pos) /*!< 0x00007FFF */ 5012 #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk 5013 #define RTC_SHIFTR_ADD1S_Pos (31U) 5014 #define RTC_SHIFTR_ADD1S_Msk (0x1UL << RTC_SHIFTR_ADD1S_Pos) /*!< 0x80000000 */ 5015 #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk 5016 5017 /******************** Bits definition for RTC_TSTR register *****************/ 5018 #define RTC_TSTR_PM_Pos (22U) 5019 #define RTC_TSTR_PM_Msk (0x1UL << RTC_TSTR_PM_Pos) /*!< 0x00400000 */ 5020 #define RTC_TSTR_PM RTC_TSTR_PM_Msk 5021 #define RTC_TSTR_HT_Pos (20U) 5022 #define RTC_TSTR_HT_Msk (0x3UL << RTC_TSTR_HT_Pos) /*!< 0x00300000 */ 5023 #define RTC_TSTR_HT RTC_TSTR_HT_Msk 5024 #define RTC_TSTR_HT_0 (0x1UL << RTC_TSTR_HT_Pos) /*!< 0x00100000 */ 5025 #define RTC_TSTR_HT_1 (0x2UL << RTC_TSTR_HT_Pos) /*!< 0x00200000 */ 5026 #define RTC_TSTR_HU_Pos (16U) 5027 #define RTC_TSTR_HU_Msk (0xFUL << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */ 5028 #define RTC_TSTR_HU RTC_TSTR_HU_Msk 5029 #define RTC_TSTR_HU_0 (0x1UL << RTC_TSTR_HU_Pos) /*!< 0x00010000 */ 5030 #define RTC_TSTR_HU_1 (0x2UL << RTC_TSTR_HU_Pos) /*!< 0x00020000 */ 5031 #define RTC_TSTR_HU_2 (0x4UL << RTC_TSTR_HU_Pos) /*!< 0x00040000 */ 5032 #define RTC_TSTR_HU_3 (0x8UL << RTC_TSTR_HU_Pos) /*!< 0x00080000 */ 5033 #define RTC_TSTR_MNT_Pos (12U) 5034 #define RTC_TSTR_MNT_Msk (0x7UL << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */ 5035 #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk 5036 #define RTC_TSTR_MNT_0 (0x1UL << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */ 5037 #define RTC_TSTR_MNT_1 (0x2UL << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */ 5038 #define RTC_TSTR_MNT_2 (0x4UL << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */ 5039 #define RTC_TSTR_MNU_Pos (8U) 5040 #define RTC_TSTR_MNU_Msk (0xFUL << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */ 5041 #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk 5042 #define RTC_TSTR_MNU_0 (0x1UL << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */ 5043 #define RTC_TSTR_MNU_1 (0x2UL << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */ 5044 #define RTC_TSTR_MNU_2 (0x4UL << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */ 5045 #define RTC_TSTR_MNU_3 (0x8UL << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */ 5046 #define RTC_TSTR_ST_Pos (4U) 5047 #define RTC_TSTR_ST_Msk (0x7UL << RTC_TSTR_ST_Pos) /*!< 0x00000070 */ 5048 #define RTC_TSTR_ST RTC_TSTR_ST_Msk 5049 #define RTC_TSTR_ST_0 (0x1UL << RTC_TSTR_ST_Pos) /*!< 0x00000010 */ 5050 #define RTC_TSTR_ST_1 (0x2UL << RTC_TSTR_ST_Pos) /*!< 0x00000020 */ 5051 #define RTC_TSTR_ST_2 (0x4UL << RTC_TSTR_ST_Pos) /*!< 0x00000040 */ 5052 #define RTC_TSTR_SU_Pos (0U) 5053 #define RTC_TSTR_SU_Msk (0xFUL << RTC_TSTR_SU_Pos) /*!< 0x0000000F */ 5054 #define RTC_TSTR_SU RTC_TSTR_SU_Msk 5055 #define RTC_TSTR_SU_0 (0x1UL << RTC_TSTR_SU_Pos) /*!< 0x00000001 */ 5056 #define RTC_TSTR_SU_1 (0x2UL << RTC_TSTR_SU_Pos) /*!< 0x00000002 */ 5057 #define RTC_TSTR_SU_2 (0x4UL << RTC_TSTR_SU_Pos) /*!< 0x00000004 */ 5058 #define RTC_TSTR_SU_3 (0x8UL << RTC_TSTR_SU_Pos) /*!< 0x00000008 */ 5059 5060 /******************** Bits definition for RTC_TSDR register *****************/ 5061 #define RTC_TSDR_WDU_Pos (13U) 5062 #define RTC_TSDR_WDU_Msk (0x7UL << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */ 5063 #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk 5064 #define RTC_TSDR_WDU_0 (0x1UL << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */ 5065 #define RTC_TSDR_WDU_1 (0x2UL << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */ 5066 #define RTC_TSDR_WDU_2 (0x4UL << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */ 5067 #define RTC_TSDR_MT_Pos (12U) 5068 #define RTC_TSDR_MT_Msk (0x1UL << RTC_TSDR_MT_Pos) /*!< 0x00001000 */ 5069 #define RTC_TSDR_MT RTC_TSDR_MT_Msk 5070 #define RTC_TSDR_MU_Pos (8U) 5071 #define RTC_TSDR_MU_Msk (0xFUL << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */ 5072 #define RTC_TSDR_MU RTC_TSDR_MU_Msk 5073 #define RTC_TSDR_MU_0 (0x1UL << RTC_TSDR_MU_Pos) /*!< 0x00000100 */ 5074 #define RTC_TSDR_MU_1 (0x2UL << RTC_TSDR_MU_Pos) /*!< 0x00000200 */ 5075 #define RTC_TSDR_MU_2 (0x4UL << RTC_TSDR_MU_Pos) /*!< 0x00000400 */ 5076 #define RTC_TSDR_MU_3 (0x8UL << RTC_TSDR_MU_Pos) /*!< 0x00000800 */ 5077 #define RTC_TSDR_DT_Pos (4U) 5078 #define RTC_TSDR_DT_Msk (0x3UL << RTC_TSDR_DT_Pos) /*!< 0x00000030 */ 5079 #define RTC_TSDR_DT RTC_TSDR_DT_Msk 5080 #define RTC_TSDR_DT_0 (0x1UL << RTC_TSDR_DT_Pos) /*!< 0x00000010 */ 5081 #define RTC_TSDR_DT_1 (0x2UL << RTC_TSDR_DT_Pos) /*!< 0x00000020 */ 5082 #define RTC_TSDR_DU_Pos (0U) 5083 #define RTC_TSDR_DU_Msk (0xFUL << RTC_TSDR_DU_Pos) /*!< 0x0000000F */ 5084 #define RTC_TSDR_DU RTC_TSDR_DU_Msk 5085 #define RTC_TSDR_DU_0 (0x1UL << RTC_TSDR_DU_Pos) /*!< 0x00000001 */ 5086 #define RTC_TSDR_DU_1 (0x2UL << RTC_TSDR_DU_Pos) /*!< 0x00000002 */ 5087 #define RTC_TSDR_DU_2 (0x4UL << RTC_TSDR_DU_Pos) /*!< 0x00000004 */ 5088 #define RTC_TSDR_DU_3 (0x8UL << RTC_TSDR_DU_Pos) /*!< 0x00000008 */ 5089 5090 /******************** Bits definition for RTC_TSSSR register ****************/ 5091 #define RTC_TSSSR_SS_Pos (0U) 5092 #define RTC_TSSSR_SS_Msk (0xFFFFUL << RTC_TSSSR_SS_Pos) /*!< 0x0000FFFF */ 5093 #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk 5094 5095 /******************** Bits definition for RTC_CAL register *****************/ 5096 #define RTC_CALR_CALP_Pos (15U) 5097 #define RTC_CALR_CALP_Msk (0x1UL << RTC_CALR_CALP_Pos) /*!< 0x00008000 */ 5098 #define RTC_CALR_CALP RTC_CALR_CALP_Msk 5099 #define RTC_CALR_CALW8_Pos (14U) 5100 #define RTC_CALR_CALW8_Msk (0x1UL << RTC_CALR_CALW8_Pos) /*!< 0x00004000 */ 5101 #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk 5102 #define RTC_CALR_CALW16_Pos (13U) 5103 #define RTC_CALR_CALW16_Msk (0x1UL << RTC_CALR_CALW16_Pos) /*!< 0x00002000 */ 5104 #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk 5105 #define RTC_CALR_CALM_Pos (0U) 5106 #define RTC_CALR_CALM_Msk (0x1FFUL << RTC_CALR_CALM_Pos) /*!< 0x000001FF */ 5107 #define RTC_CALR_CALM RTC_CALR_CALM_Msk 5108 #define RTC_CALR_CALM_0 (0x001UL << RTC_CALR_CALM_Pos) /*!< 0x00000001 */ 5109 #define RTC_CALR_CALM_1 (0x002UL << RTC_CALR_CALM_Pos) /*!< 0x00000002 */ 5110 #define RTC_CALR_CALM_2 (0x004UL << RTC_CALR_CALM_Pos) /*!< 0x00000004 */ 5111 #define RTC_CALR_CALM_3 (0x008UL << RTC_CALR_CALM_Pos) /*!< 0x00000008 */ 5112 #define RTC_CALR_CALM_4 (0x010UL << RTC_CALR_CALM_Pos) /*!< 0x00000010 */ 5113 #define RTC_CALR_CALM_5 (0x020UL << RTC_CALR_CALM_Pos) /*!< 0x00000020 */ 5114 #define RTC_CALR_CALM_6 (0x040UL << RTC_CALR_CALM_Pos) /*!< 0x00000040 */ 5115 #define RTC_CALR_CALM_7 (0x080UL << RTC_CALR_CALM_Pos) /*!< 0x00000080 */ 5116 #define RTC_CALR_CALM_8 (0x100UL << RTC_CALR_CALM_Pos) /*!< 0x00000100 */ 5117 5118 /******************** Bits definition for RTC_TAFCR register ****************/ 5119 #define RTC_TAFCR_ALARMOUTTYPE_Pos (18U) 5120 #define RTC_TAFCR_ALARMOUTTYPE_Msk (0x1UL << RTC_TAFCR_ALARMOUTTYPE_Pos) /*!< 0x00040000 */ 5121 #define RTC_TAFCR_ALARMOUTTYPE RTC_TAFCR_ALARMOUTTYPE_Msk 5122 #define RTC_TAFCR_TSINSEL_Pos (17U) 5123 #define RTC_TAFCR_TSINSEL_Msk (0x1UL << RTC_TAFCR_TSINSEL_Pos) /*!< 0x00020000 */ 5124 #define RTC_TAFCR_TSINSEL RTC_TAFCR_TSINSEL_Msk 5125 #define RTC_TAFCR_TAMP1INSEL_Pos (16U) 5126 #define RTC_TAFCR_TAMP1INSEL_Msk (0x1UL << RTC_TAFCR_TAMP1INSEL_Pos) /*!< 0x00010000 */ 5127 #define RTC_TAFCR_TAMP1INSEL RTC_TAFCR_TAMP1INSEL_Msk 5128 #define RTC_TAFCR_TAMPPUDIS_Pos (15U) 5129 #define RTC_TAFCR_TAMPPUDIS_Msk (0x1UL << RTC_TAFCR_TAMPPUDIS_Pos) /*!< 0x00008000 */ 5130 #define RTC_TAFCR_TAMPPUDIS RTC_TAFCR_TAMPPUDIS_Msk 5131 #define RTC_TAFCR_TAMPPRCH_Pos (13U) 5132 #define RTC_TAFCR_TAMPPRCH_Msk (0x3UL << RTC_TAFCR_TAMPPRCH_Pos) /*!< 0x00006000 */ 5133 #define RTC_TAFCR_TAMPPRCH RTC_TAFCR_TAMPPRCH_Msk 5134 #define RTC_TAFCR_TAMPPRCH_0 (0x1UL << RTC_TAFCR_TAMPPRCH_Pos) /*!< 0x00002000 */ 5135 #define RTC_TAFCR_TAMPPRCH_1 (0x2UL << RTC_TAFCR_TAMPPRCH_Pos) /*!< 0x00004000 */ 5136 #define RTC_TAFCR_TAMPFLT_Pos (11U) 5137 #define RTC_TAFCR_TAMPFLT_Msk (0x3UL << RTC_TAFCR_TAMPFLT_Pos) /*!< 0x00001800 */ 5138 #define RTC_TAFCR_TAMPFLT RTC_TAFCR_TAMPFLT_Msk 5139 #define RTC_TAFCR_TAMPFLT_0 (0x1UL << RTC_TAFCR_TAMPFLT_Pos) /*!< 0x00000800 */ 5140 #define RTC_TAFCR_TAMPFLT_1 (0x2UL << RTC_TAFCR_TAMPFLT_Pos) /*!< 0x00001000 */ 5141 #define RTC_TAFCR_TAMPFREQ_Pos (8U) 5142 #define RTC_TAFCR_TAMPFREQ_Msk (0x7UL << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000700 */ 5143 #define RTC_TAFCR_TAMPFREQ RTC_TAFCR_TAMPFREQ_Msk 5144 #define RTC_TAFCR_TAMPFREQ_0 (0x1UL << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000100 */ 5145 #define RTC_TAFCR_TAMPFREQ_1 (0x2UL << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000200 */ 5146 #define RTC_TAFCR_TAMPFREQ_2 (0x4UL << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000400 */ 5147 #define RTC_TAFCR_TAMPTS_Pos (7U) 5148 #define RTC_TAFCR_TAMPTS_Msk (0x1UL << RTC_TAFCR_TAMPTS_Pos) /*!< 0x00000080 */ 5149 #define RTC_TAFCR_TAMPTS RTC_TAFCR_TAMPTS_Msk 5150 #define RTC_TAFCR_TAMP2TRG_Pos (4U) 5151 #define RTC_TAFCR_TAMP2TRG_Msk (0x1UL << RTC_TAFCR_TAMP2TRG_Pos) /*!< 0x00000010 */ 5152 #define RTC_TAFCR_TAMP2TRG RTC_TAFCR_TAMP2TRG_Msk 5153 #define RTC_TAFCR_TAMP2E_Pos (3U) 5154 #define RTC_TAFCR_TAMP2E_Msk (0x1UL << RTC_TAFCR_TAMP2E_Pos) /*!< 0x00000008 */ 5155 #define RTC_TAFCR_TAMP2E RTC_TAFCR_TAMP2E_Msk 5156 #define RTC_TAFCR_TAMPIE_Pos (2U) 5157 #define RTC_TAFCR_TAMPIE_Msk (0x1UL << RTC_TAFCR_TAMPIE_Pos) /*!< 0x00000004 */ 5158 #define RTC_TAFCR_TAMPIE RTC_TAFCR_TAMPIE_Msk 5159 #define RTC_TAFCR_TAMP1TRG_Pos (1U) 5160 #define RTC_TAFCR_TAMP1TRG_Msk (0x1UL << RTC_TAFCR_TAMP1TRG_Pos) /*!< 0x00000002 */ 5161 #define RTC_TAFCR_TAMP1TRG RTC_TAFCR_TAMP1TRG_Msk 5162 #define RTC_TAFCR_TAMP1E_Pos (0U) 5163 #define RTC_TAFCR_TAMP1E_Msk (0x1UL << RTC_TAFCR_TAMP1E_Pos) /*!< 0x00000001 */ 5164 #define RTC_TAFCR_TAMP1E RTC_TAFCR_TAMP1E_Msk 5165 5166 /* Legacy defines */ 5167 #define RTC_TAFCR_TAMPINSEL RTC_TAFCR_TAMP1INSEL 5168 5169 /******************** Bits definition for RTC_ALRMASSR register *************/ 5170 #define RTC_ALRMASSR_MASKSS_Pos (24U) 5171 #define RTC_ALRMASSR_MASKSS_Msk (0xFUL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x0F000000 */ 5172 #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk 5173 #define RTC_ALRMASSR_MASKSS_0 (0x1UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x01000000 */ 5174 #define RTC_ALRMASSR_MASKSS_1 (0x2UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x02000000 */ 5175 #define RTC_ALRMASSR_MASKSS_2 (0x4UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x04000000 */ 5176 #define RTC_ALRMASSR_MASKSS_3 (0x8UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x08000000 */ 5177 #define RTC_ALRMASSR_SS_Pos (0U) 5178 #define RTC_ALRMASSR_SS_Msk (0x7FFFUL << RTC_ALRMASSR_SS_Pos) /*!< 0x00007FFF */ 5179 #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk 5180 5181 /******************** Bits definition for RTC_ALRMBSSR register *************/ 5182 #define RTC_ALRMBSSR_MASKSS_Pos (24U) 5183 #define RTC_ALRMBSSR_MASKSS_Msk (0xFUL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x0F000000 */ 5184 #define RTC_ALRMBSSR_MASKSS RTC_ALRMBSSR_MASKSS_Msk 5185 #define RTC_ALRMBSSR_MASKSS_0 (0x1UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x01000000 */ 5186 #define RTC_ALRMBSSR_MASKSS_1 (0x2UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x02000000 */ 5187 #define RTC_ALRMBSSR_MASKSS_2 (0x4UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x04000000 */ 5188 #define RTC_ALRMBSSR_MASKSS_3 (0x8UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x08000000 */ 5189 #define RTC_ALRMBSSR_SS_Pos (0U) 5190 #define RTC_ALRMBSSR_SS_Msk (0x7FFFUL << RTC_ALRMBSSR_SS_Pos) /*!< 0x00007FFF */ 5191 #define RTC_ALRMBSSR_SS RTC_ALRMBSSR_SS_Msk 5192 5193 /******************** Bits definition for RTC_BKP0R register ****************/ 5194 #define RTC_BKP0R_Pos (0U) 5195 #define RTC_BKP0R_Msk (0xFFFFFFFFUL << RTC_BKP0R_Pos) /*!< 0xFFFFFFFF */ 5196 #define RTC_BKP0R RTC_BKP0R_Msk 5197 5198 /******************** Bits definition for RTC_BKP1R register ****************/ 5199 #define RTC_BKP1R_Pos (0U) 5200 #define RTC_BKP1R_Msk (0xFFFFFFFFUL << RTC_BKP1R_Pos) /*!< 0xFFFFFFFF */ 5201 #define RTC_BKP1R RTC_BKP1R_Msk 5202 5203 /******************** Bits definition for RTC_BKP2R register ****************/ 5204 #define RTC_BKP2R_Pos (0U) 5205 #define RTC_BKP2R_Msk (0xFFFFFFFFUL << RTC_BKP2R_Pos) /*!< 0xFFFFFFFF */ 5206 #define RTC_BKP2R RTC_BKP2R_Msk 5207 5208 /******************** Bits definition for RTC_BKP3R register ****************/ 5209 #define RTC_BKP3R_Pos (0U) 5210 #define RTC_BKP3R_Msk (0xFFFFFFFFUL << RTC_BKP3R_Pos) /*!< 0xFFFFFFFF */ 5211 #define RTC_BKP3R RTC_BKP3R_Msk 5212 5213 /******************** Bits definition for RTC_BKP4R register ****************/ 5214 #define RTC_BKP4R_Pos (0U) 5215 #define RTC_BKP4R_Msk (0xFFFFFFFFUL << RTC_BKP4R_Pos) /*!< 0xFFFFFFFF */ 5216 #define RTC_BKP4R RTC_BKP4R_Msk 5217 5218 /******************** Bits definition for RTC_BKP5R register ****************/ 5219 #define RTC_BKP5R_Pos (0U) 5220 #define RTC_BKP5R_Msk (0xFFFFFFFFUL << RTC_BKP5R_Pos) /*!< 0xFFFFFFFF */ 5221 #define RTC_BKP5R RTC_BKP5R_Msk 5222 5223 /******************** Bits definition for RTC_BKP6R register ****************/ 5224 #define RTC_BKP6R_Pos (0U) 5225 #define RTC_BKP6R_Msk (0xFFFFFFFFUL << RTC_BKP6R_Pos) /*!< 0xFFFFFFFF */ 5226 #define RTC_BKP6R RTC_BKP6R_Msk 5227 5228 /******************** Bits definition for RTC_BKP7R register ****************/ 5229 #define RTC_BKP7R_Pos (0U) 5230 #define RTC_BKP7R_Msk (0xFFFFFFFFUL << RTC_BKP7R_Pos) /*!< 0xFFFFFFFF */ 5231 #define RTC_BKP7R RTC_BKP7R_Msk 5232 5233 /******************** Bits definition for RTC_BKP8R register ****************/ 5234 #define RTC_BKP8R_Pos (0U) 5235 #define RTC_BKP8R_Msk (0xFFFFFFFFUL << RTC_BKP8R_Pos) /*!< 0xFFFFFFFF */ 5236 #define RTC_BKP8R RTC_BKP8R_Msk 5237 5238 /******************** Bits definition for RTC_BKP9R register ****************/ 5239 #define RTC_BKP9R_Pos (0U) 5240 #define RTC_BKP9R_Msk (0xFFFFFFFFUL << RTC_BKP9R_Pos) /*!< 0xFFFFFFFF */ 5241 #define RTC_BKP9R RTC_BKP9R_Msk 5242 5243 /******************** Bits definition for RTC_BKP10R register ***************/ 5244 #define RTC_BKP10R_Pos (0U) 5245 #define RTC_BKP10R_Msk (0xFFFFFFFFUL << RTC_BKP10R_Pos) /*!< 0xFFFFFFFF */ 5246 #define RTC_BKP10R RTC_BKP10R_Msk 5247 5248 /******************** Bits definition for RTC_BKP11R register ***************/ 5249 #define RTC_BKP11R_Pos (0U) 5250 #define RTC_BKP11R_Msk (0xFFFFFFFFUL << RTC_BKP11R_Pos) /*!< 0xFFFFFFFF */ 5251 #define RTC_BKP11R RTC_BKP11R_Msk 5252 5253 /******************** Bits definition for RTC_BKP12R register ***************/ 5254 #define RTC_BKP12R_Pos (0U) 5255 #define RTC_BKP12R_Msk (0xFFFFFFFFUL << RTC_BKP12R_Pos) /*!< 0xFFFFFFFF */ 5256 #define RTC_BKP12R RTC_BKP12R_Msk 5257 5258 /******************** Bits definition for RTC_BKP13R register ***************/ 5259 #define RTC_BKP13R_Pos (0U) 5260 #define RTC_BKP13R_Msk (0xFFFFFFFFUL << RTC_BKP13R_Pos) /*!< 0xFFFFFFFF */ 5261 #define RTC_BKP13R RTC_BKP13R_Msk 5262 5263 /******************** Bits definition for RTC_BKP14R register ***************/ 5264 #define RTC_BKP14R_Pos (0U) 5265 #define RTC_BKP14R_Msk (0xFFFFFFFFUL << RTC_BKP14R_Pos) /*!< 0xFFFFFFFF */ 5266 #define RTC_BKP14R RTC_BKP14R_Msk 5267 5268 /******************** Bits definition for RTC_BKP15R register ***************/ 5269 #define RTC_BKP15R_Pos (0U) 5270 #define RTC_BKP15R_Msk (0xFFFFFFFFUL << RTC_BKP15R_Pos) /*!< 0xFFFFFFFF */ 5271 #define RTC_BKP15R RTC_BKP15R_Msk 5272 5273 /******************** Bits definition for RTC_BKP16R register ***************/ 5274 #define RTC_BKP16R_Pos (0U) 5275 #define RTC_BKP16R_Msk (0xFFFFFFFFUL << RTC_BKP16R_Pos) /*!< 0xFFFFFFFF */ 5276 #define RTC_BKP16R RTC_BKP16R_Msk 5277 5278 /******************** Bits definition for RTC_BKP17R register ***************/ 5279 #define RTC_BKP17R_Pos (0U) 5280 #define RTC_BKP17R_Msk (0xFFFFFFFFUL << RTC_BKP17R_Pos) /*!< 0xFFFFFFFF */ 5281 #define RTC_BKP17R RTC_BKP17R_Msk 5282 5283 /******************** Bits definition for RTC_BKP18R register ***************/ 5284 #define RTC_BKP18R_Pos (0U) 5285 #define RTC_BKP18R_Msk (0xFFFFFFFFUL << RTC_BKP18R_Pos) /*!< 0xFFFFFFFF */ 5286 #define RTC_BKP18R RTC_BKP18R_Msk 5287 5288 /******************** Bits definition for RTC_BKP19R register ***************/ 5289 #define RTC_BKP19R_Pos (0U) 5290 #define RTC_BKP19R_Msk (0xFFFFFFFFUL << RTC_BKP19R_Pos) /*!< 0xFFFFFFFF */ 5291 #define RTC_BKP19R RTC_BKP19R_Msk 5292 5293 /******************** Number of backup registers ******************************/ 5294 #define RTC_BKP_NUMBER 0x000000014U 5295 5296 5297 /******************************************************************************/ 5298 /* */ 5299 /* SD host Interface */ 5300 /* */ 5301 /******************************************************************************/ 5302 /****************** Bit definition for SDIO_POWER register ******************/ 5303 #define SDIO_POWER_PWRCTRL_Pos (0U) 5304 #define SDIO_POWER_PWRCTRL_Msk (0x3UL << SDIO_POWER_PWRCTRL_Pos) /*!< 0x00000003 */ 5305 #define SDIO_POWER_PWRCTRL SDIO_POWER_PWRCTRL_Msk /*!<PWRCTRL[1:0] bits (Power supply control bits) */ 5306 #define SDIO_POWER_PWRCTRL_0 (0x1UL << SDIO_POWER_PWRCTRL_Pos) /*!< 0x01 */ 5307 #define SDIO_POWER_PWRCTRL_1 (0x2UL << SDIO_POWER_PWRCTRL_Pos) /*!< 0x02 */ 5308 5309 /****************** Bit definition for SDIO_CLKCR register ******************/ 5310 #define SDIO_CLKCR_CLKDIV_Pos (0U) 5311 #define SDIO_CLKCR_CLKDIV_Msk (0xFFUL << SDIO_CLKCR_CLKDIV_Pos) /*!< 0x000000FF */ 5312 #define SDIO_CLKCR_CLKDIV SDIO_CLKCR_CLKDIV_Msk /*!<Clock divide factor */ 5313 #define SDIO_CLKCR_CLKEN_Pos (8U) 5314 #define SDIO_CLKCR_CLKEN_Msk (0x1UL << SDIO_CLKCR_CLKEN_Pos) /*!< 0x00000100 */ 5315 #define SDIO_CLKCR_CLKEN SDIO_CLKCR_CLKEN_Msk /*!<Clock enable bit */ 5316 #define SDIO_CLKCR_PWRSAV_Pos (9U) 5317 #define SDIO_CLKCR_PWRSAV_Msk (0x1UL << SDIO_CLKCR_PWRSAV_Pos) /*!< 0x00000200 */ 5318 #define SDIO_CLKCR_PWRSAV SDIO_CLKCR_PWRSAV_Msk /*!<Power saving configuration bit */ 5319 #define SDIO_CLKCR_BYPASS_Pos (10U) 5320 #define SDIO_CLKCR_BYPASS_Msk (0x1UL << SDIO_CLKCR_BYPASS_Pos) /*!< 0x00000400 */ 5321 #define SDIO_CLKCR_BYPASS SDIO_CLKCR_BYPASS_Msk /*!<Clock divider bypass enable bit */ 5322 5323 #define SDIO_CLKCR_WIDBUS_Pos (11U) 5324 #define SDIO_CLKCR_WIDBUS_Msk (0x3UL << SDIO_CLKCR_WIDBUS_Pos) /*!< 0x00001800 */ 5325 #define SDIO_CLKCR_WIDBUS SDIO_CLKCR_WIDBUS_Msk /*!<WIDBUS[1:0] bits (Wide bus mode enable bit) */ 5326 #define SDIO_CLKCR_WIDBUS_0 (0x1UL << SDIO_CLKCR_WIDBUS_Pos) /*!< 0x0800 */ 5327 #define SDIO_CLKCR_WIDBUS_1 (0x2UL << SDIO_CLKCR_WIDBUS_Pos) /*!< 0x1000 */ 5328 5329 #define SDIO_CLKCR_NEGEDGE_Pos (13U) 5330 #define SDIO_CLKCR_NEGEDGE_Msk (0x1UL << SDIO_CLKCR_NEGEDGE_Pos) /*!< 0x00002000 */ 5331 #define SDIO_CLKCR_NEGEDGE SDIO_CLKCR_NEGEDGE_Msk /*!<SDIO_CK dephasing selection bit */ 5332 #define SDIO_CLKCR_HWFC_EN_Pos (14U) 5333 #define SDIO_CLKCR_HWFC_EN_Msk (0x1UL << SDIO_CLKCR_HWFC_EN_Pos) /*!< 0x00004000 */ 5334 #define SDIO_CLKCR_HWFC_EN SDIO_CLKCR_HWFC_EN_Msk /*!<HW Flow Control enable */ 5335 5336 /******************* Bit definition for SDIO_ARG register *******************/ 5337 #define SDIO_ARG_CMDARG_Pos (0U) 5338 #define SDIO_ARG_CMDARG_Msk (0xFFFFFFFFUL << SDIO_ARG_CMDARG_Pos) /*!< 0xFFFFFFFF */ 5339 #define SDIO_ARG_CMDARG SDIO_ARG_CMDARG_Msk /*!<Command argument */ 5340 5341 /******************* Bit definition for SDIO_CMD register *******************/ 5342 #define SDIO_CMD_CMDINDEX_Pos (0U) 5343 #define SDIO_CMD_CMDINDEX_Msk (0x3FUL << SDIO_CMD_CMDINDEX_Pos) /*!< 0x0000003F */ 5344 #define SDIO_CMD_CMDINDEX SDIO_CMD_CMDINDEX_Msk /*!<Command Index */ 5345 5346 #define SDIO_CMD_WAITRESP_Pos (6U) 5347 #define SDIO_CMD_WAITRESP_Msk (0x3UL << SDIO_CMD_WAITRESP_Pos) /*!< 0x000000C0 */ 5348 #define SDIO_CMD_WAITRESP SDIO_CMD_WAITRESP_Msk /*!<WAITRESP[1:0] bits (Wait for response bits) */ 5349 #define SDIO_CMD_WAITRESP_0 (0x1UL << SDIO_CMD_WAITRESP_Pos) /*!< 0x0040 */ 5350 #define SDIO_CMD_WAITRESP_1 (0x2UL << SDIO_CMD_WAITRESP_Pos) /*!< 0x0080 */ 5351 5352 #define SDIO_CMD_WAITINT_Pos (8U) 5353 #define SDIO_CMD_WAITINT_Msk (0x1UL << SDIO_CMD_WAITINT_Pos) /*!< 0x00000100 */ 5354 #define SDIO_CMD_WAITINT SDIO_CMD_WAITINT_Msk /*!<CPSM Waits for Interrupt Request */ 5355 #define SDIO_CMD_WAITPEND_Pos (9U) 5356 #define SDIO_CMD_WAITPEND_Msk (0x1UL << SDIO_CMD_WAITPEND_Pos) /*!< 0x00000200 */ 5357 #define SDIO_CMD_WAITPEND SDIO_CMD_WAITPEND_Msk /*!<CPSM Waits for ends of data transfer (CmdPend internal signal) */ 5358 #define SDIO_CMD_CPSMEN_Pos (10U) 5359 #define SDIO_CMD_CPSMEN_Msk (0x1UL << SDIO_CMD_CPSMEN_Pos) /*!< 0x00000400 */ 5360 #define SDIO_CMD_CPSMEN SDIO_CMD_CPSMEN_Msk /*!<Command path state machine (CPSM) Enable bit */ 5361 #define SDIO_CMD_SDIOSUSPEND_Pos (11U) 5362 #define SDIO_CMD_SDIOSUSPEND_Msk (0x1UL << SDIO_CMD_SDIOSUSPEND_Pos) /*!< 0x00000800 */ 5363 #define SDIO_CMD_SDIOSUSPEND SDIO_CMD_SDIOSUSPEND_Msk /*!<SD I/O suspend command */ 5364 #define SDIO_CMD_ENCMDCOMPL_Pos (12U) 5365 #define SDIO_CMD_ENCMDCOMPL_Msk (0x1UL << SDIO_CMD_ENCMDCOMPL_Pos) /*!< 0x00001000 */ 5366 #define SDIO_CMD_ENCMDCOMPL SDIO_CMD_ENCMDCOMPL_Msk /*!<Enable CMD completion */ 5367 #define SDIO_CMD_NIEN_Pos (13U) 5368 #define SDIO_CMD_NIEN_Msk (0x1UL << SDIO_CMD_NIEN_Pos) /*!< 0x00002000 */ 5369 #define SDIO_CMD_NIEN SDIO_CMD_NIEN_Msk /*!<Not Interrupt Enable */ 5370 #define SDIO_CMD_CEATACMD_Pos (14U) 5371 #define SDIO_CMD_CEATACMD_Msk (0x1UL << SDIO_CMD_CEATACMD_Pos) /*!< 0x00004000 */ 5372 #define SDIO_CMD_CEATACMD SDIO_CMD_CEATACMD_Msk /*!<CE-ATA command */ 5373 5374 /***************** Bit definition for SDIO_RESPCMD register *****************/ 5375 #define SDIO_RESPCMD_RESPCMD_Pos (0U) 5376 #define SDIO_RESPCMD_RESPCMD_Msk (0x3FUL << SDIO_RESPCMD_RESPCMD_Pos) /*!< 0x0000003F */ 5377 #define SDIO_RESPCMD_RESPCMD SDIO_RESPCMD_RESPCMD_Msk /*!<Response command index */ 5378 5379 /****************** Bit definition for SDIO_RESP0 register ******************/ 5380 #define SDIO_RESP0_CARDSTATUS0_Pos (0U) 5381 #define SDIO_RESP0_CARDSTATUS0_Msk (0xFFFFFFFFUL << SDIO_RESP0_CARDSTATUS0_Pos) /*!< 0xFFFFFFFF */ 5382 #define SDIO_RESP0_CARDSTATUS0 SDIO_RESP0_CARDSTATUS0_Msk /*!<Card Status */ 5383 5384 /****************** Bit definition for SDIO_RESP1 register ******************/ 5385 #define SDIO_RESP1_CARDSTATUS1_Pos (0U) 5386 #define SDIO_RESP1_CARDSTATUS1_Msk (0xFFFFFFFFUL << SDIO_RESP1_CARDSTATUS1_Pos) /*!< 0xFFFFFFFF */ 5387 #define SDIO_RESP1_CARDSTATUS1 SDIO_RESP1_CARDSTATUS1_Msk /*!<Card Status */ 5388 5389 /****************** Bit definition for SDIO_RESP2 register ******************/ 5390 #define SDIO_RESP2_CARDSTATUS2_Pos (0U) 5391 #define SDIO_RESP2_CARDSTATUS2_Msk (0xFFFFFFFFUL << SDIO_RESP2_CARDSTATUS2_Pos) /*!< 0xFFFFFFFF */ 5392 #define SDIO_RESP2_CARDSTATUS2 SDIO_RESP2_CARDSTATUS2_Msk /*!<Card Status */ 5393 5394 /****************** Bit definition for SDIO_RESP3 register ******************/ 5395 #define SDIO_RESP3_CARDSTATUS3_Pos (0U) 5396 #define SDIO_RESP3_CARDSTATUS3_Msk (0xFFFFFFFFUL << SDIO_RESP3_CARDSTATUS3_Pos) /*!< 0xFFFFFFFF */ 5397 #define SDIO_RESP3_CARDSTATUS3 SDIO_RESP3_CARDSTATUS3_Msk /*!<Card Status */ 5398 5399 /****************** Bit definition for SDIO_RESP4 register ******************/ 5400 #define SDIO_RESP4_CARDSTATUS4_Pos (0U) 5401 #define SDIO_RESP4_CARDSTATUS4_Msk (0xFFFFFFFFUL << SDIO_RESP4_CARDSTATUS4_Pos) /*!< 0xFFFFFFFF */ 5402 #define SDIO_RESP4_CARDSTATUS4 SDIO_RESP4_CARDSTATUS4_Msk /*!<Card Status */ 5403 5404 /****************** Bit definition for SDIO_DTIMER register *****************/ 5405 #define SDIO_DTIMER_DATATIME_Pos (0U) 5406 #define SDIO_DTIMER_DATATIME_Msk (0xFFFFFFFFUL << SDIO_DTIMER_DATATIME_Pos) /*!< 0xFFFFFFFF */ 5407 #define SDIO_DTIMER_DATATIME SDIO_DTIMER_DATATIME_Msk /*!<Data timeout period. */ 5408 5409 /****************** Bit definition for SDIO_DLEN register *******************/ 5410 #define SDIO_DLEN_DATALENGTH_Pos (0U) 5411 #define SDIO_DLEN_DATALENGTH_Msk (0x1FFFFFFUL << SDIO_DLEN_DATALENGTH_Pos) /*!< 0x01FFFFFF */ 5412 #define SDIO_DLEN_DATALENGTH SDIO_DLEN_DATALENGTH_Msk /*!<Data length value */ 5413 5414 /****************** Bit definition for SDIO_DCTRL register ******************/ 5415 #define SDIO_DCTRL_DTEN_Pos (0U) 5416 #define SDIO_DCTRL_DTEN_Msk (0x1UL << SDIO_DCTRL_DTEN_Pos) /*!< 0x00000001 */ 5417 #define SDIO_DCTRL_DTEN SDIO_DCTRL_DTEN_Msk /*!<Data transfer enabled bit */ 5418 #define SDIO_DCTRL_DTDIR_Pos (1U) 5419 #define SDIO_DCTRL_DTDIR_Msk (0x1UL << SDIO_DCTRL_DTDIR_Pos) /*!< 0x00000002 */ 5420 #define SDIO_DCTRL_DTDIR SDIO_DCTRL_DTDIR_Msk /*!<Data transfer direction selection */ 5421 #define SDIO_DCTRL_DTMODE_Pos (2U) 5422 #define SDIO_DCTRL_DTMODE_Msk (0x1UL << SDIO_DCTRL_DTMODE_Pos) /*!< 0x00000004 */ 5423 #define SDIO_DCTRL_DTMODE SDIO_DCTRL_DTMODE_Msk /*!<Data transfer mode selection */ 5424 #define SDIO_DCTRL_DMAEN_Pos (3U) 5425 #define SDIO_DCTRL_DMAEN_Msk (0x1UL << SDIO_DCTRL_DMAEN_Pos) /*!< 0x00000008 */ 5426 #define SDIO_DCTRL_DMAEN SDIO_DCTRL_DMAEN_Msk /*!<DMA enabled bit */ 5427 5428 #define SDIO_DCTRL_DBLOCKSIZE_Pos (4U) 5429 #define SDIO_DCTRL_DBLOCKSIZE_Msk (0xFUL << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x000000F0 */ 5430 #define SDIO_DCTRL_DBLOCKSIZE SDIO_DCTRL_DBLOCKSIZE_Msk /*!<DBLOCKSIZE[3:0] bits (Data block size) */ 5431 #define SDIO_DCTRL_DBLOCKSIZE_0 (0x1UL << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0010 */ 5432 #define SDIO_DCTRL_DBLOCKSIZE_1 (0x2UL << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0020 */ 5433 #define SDIO_DCTRL_DBLOCKSIZE_2 (0x4UL << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0040 */ 5434 #define SDIO_DCTRL_DBLOCKSIZE_3 (0x8UL << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0080 */ 5435 5436 #define SDIO_DCTRL_RWSTART_Pos (8U) 5437 #define SDIO_DCTRL_RWSTART_Msk (0x1UL << SDIO_DCTRL_RWSTART_Pos) /*!< 0x00000100 */ 5438 #define SDIO_DCTRL_RWSTART SDIO_DCTRL_RWSTART_Msk /*!<Read wait start */ 5439 #define SDIO_DCTRL_RWSTOP_Pos (9U) 5440 #define SDIO_DCTRL_RWSTOP_Msk (0x1UL << SDIO_DCTRL_RWSTOP_Pos) /*!< 0x00000200 */ 5441 #define SDIO_DCTRL_RWSTOP SDIO_DCTRL_RWSTOP_Msk /*!<Read wait stop */ 5442 #define SDIO_DCTRL_RWMOD_Pos (10U) 5443 #define SDIO_DCTRL_RWMOD_Msk (0x1UL << SDIO_DCTRL_RWMOD_Pos) /*!< 0x00000400 */ 5444 #define SDIO_DCTRL_RWMOD SDIO_DCTRL_RWMOD_Msk /*!<Read wait mode */ 5445 #define SDIO_DCTRL_SDIOEN_Pos (11U) 5446 #define SDIO_DCTRL_SDIOEN_Msk (0x1UL << SDIO_DCTRL_SDIOEN_Pos) /*!< 0x00000800 */ 5447 #define SDIO_DCTRL_SDIOEN SDIO_DCTRL_SDIOEN_Msk /*!<SD I/O enable functions */ 5448 5449 /****************** Bit definition for SDIO_DCOUNT register *****************/ 5450 #define SDIO_DCOUNT_DATACOUNT_Pos (0U) 5451 #define SDIO_DCOUNT_DATACOUNT_Msk (0x1FFFFFFUL << SDIO_DCOUNT_DATACOUNT_Pos) /*!< 0x01FFFFFF */ 5452 #define SDIO_DCOUNT_DATACOUNT SDIO_DCOUNT_DATACOUNT_Msk /*!<Data count value */ 5453 5454 /****************** Bit definition for SDIO_STA register ********************/ 5455 #define SDIO_STA_CCRCFAIL_Pos (0U) 5456 #define SDIO_STA_CCRCFAIL_Msk (0x1UL << SDIO_STA_CCRCFAIL_Pos) /*!< 0x00000001 */ 5457 #define SDIO_STA_CCRCFAIL SDIO_STA_CCRCFAIL_Msk /*!<Command response received (CRC check failed) */ 5458 #define SDIO_STA_DCRCFAIL_Pos (1U) 5459 #define SDIO_STA_DCRCFAIL_Msk (0x1UL << SDIO_STA_DCRCFAIL_Pos) /*!< 0x00000002 */ 5460 #define SDIO_STA_DCRCFAIL SDIO_STA_DCRCFAIL_Msk /*!<Data block sent/received (CRC check failed) */ 5461 #define SDIO_STA_CTIMEOUT_Pos (2U) 5462 #define SDIO_STA_CTIMEOUT_Msk (0x1UL << SDIO_STA_CTIMEOUT_Pos) /*!< 0x00000004 */ 5463 #define SDIO_STA_CTIMEOUT SDIO_STA_CTIMEOUT_Msk /*!<Command response timeout */ 5464 #define SDIO_STA_DTIMEOUT_Pos (3U) 5465 #define SDIO_STA_DTIMEOUT_Msk (0x1UL << SDIO_STA_DTIMEOUT_Pos) /*!< 0x00000008 */ 5466 #define SDIO_STA_DTIMEOUT SDIO_STA_DTIMEOUT_Msk /*!<Data timeout */ 5467 #define SDIO_STA_TXUNDERR_Pos (4U) 5468 #define SDIO_STA_TXUNDERR_Msk (0x1UL << SDIO_STA_TXUNDERR_Pos) /*!< 0x00000010 */ 5469 #define SDIO_STA_TXUNDERR SDIO_STA_TXUNDERR_Msk /*!<Transmit FIFO underrun error */ 5470 #define SDIO_STA_RXOVERR_Pos (5U) 5471 #define SDIO_STA_RXOVERR_Msk (0x1UL << SDIO_STA_RXOVERR_Pos) /*!< 0x00000020 */ 5472 #define SDIO_STA_RXOVERR SDIO_STA_RXOVERR_Msk /*!<Received FIFO overrun error */ 5473 #define SDIO_STA_CMDREND_Pos (6U) 5474 #define SDIO_STA_CMDREND_Msk (0x1UL << SDIO_STA_CMDREND_Pos) /*!< 0x00000040 */ 5475 #define SDIO_STA_CMDREND SDIO_STA_CMDREND_Msk /*!<Command response received (CRC check passed) */ 5476 #define SDIO_STA_CMDSENT_Pos (7U) 5477 #define SDIO_STA_CMDSENT_Msk (0x1UL << SDIO_STA_CMDSENT_Pos) /*!< 0x00000080 */ 5478 #define SDIO_STA_CMDSENT SDIO_STA_CMDSENT_Msk /*!<Command sent (no response required) */ 5479 #define SDIO_STA_DATAEND_Pos (8U) 5480 #define SDIO_STA_DATAEND_Msk (0x1UL << SDIO_STA_DATAEND_Pos) /*!< 0x00000100 */ 5481 #define SDIO_STA_DATAEND SDIO_STA_DATAEND_Msk /*!<Data end (data counter, SDIDCOUNT, is zero) */ 5482 #define SDIO_STA_STBITERR_Pos (9U) 5483 #define SDIO_STA_STBITERR_Msk (0x1UL << SDIO_STA_STBITERR_Pos) /*!< 0x00000200 */ 5484 #define SDIO_STA_STBITERR SDIO_STA_STBITERR_Msk /*!<Start bit not detected on all data signals in wide bus mode */ 5485 #define SDIO_STA_DBCKEND_Pos (10U) 5486 #define SDIO_STA_DBCKEND_Msk (0x1UL << SDIO_STA_DBCKEND_Pos) /*!< 0x00000400 */ 5487 #define SDIO_STA_DBCKEND SDIO_STA_DBCKEND_Msk /*!<Data block sent/received (CRC check passed) */ 5488 #define SDIO_STA_CMDACT_Pos (11U) 5489 #define SDIO_STA_CMDACT_Msk (0x1UL << SDIO_STA_CMDACT_Pos) /*!< 0x00000800 */ 5490 #define SDIO_STA_CMDACT SDIO_STA_CMDACT_Msk /*!<Command transfer in progress */ 5491 #define SDIO_STA_TXACT_Pos (12U) 5492 #define SDIO_STA_TXACT_Msk (0x1UL << SDIO_STA_TXACT_Pos) /*!< 0x00001000 */ 5493 #define SDIO_STA_TXACT SDIO_STA_TXACT_Msk /*!<Data transmit in progress */ 5494 #define SDIO_STA_RXACT_Pos (13U) 5495 #define SDIO_STA_RXACT_Msk (0x1UL << SDIO_STA_RXACT_Pos) /*!< 0x00002000 */ 5496 #define SDIO_STA_RXACT SDIO_STA_RXACT_Msk /*!<Data receive in progress */ 5497 #define SDIO_STA_TXFIFOHE_Pos (14U) 5498 #define SDIO_STA_TXFIFOHE_Msk (0x1UL << SDIO_STA_TXFIFOHE_Pos) /*!< 0x00004000 */ 5499 #define SDIO_STA_TXFIFOHE SDIO_STA_TXFIFOHE_Msk /*!<Transmit FIFO Half Empty: at least 8 words can be written into the FIFO */ 5500 #define SDIO_STA_RXFIFOHF_Pos (15U) 5501 #define SDIO_STA_RXFIFOHF_Msk (0x1UL << SDIO_STA_RXFIFOHF_Pos) /*!< 0x00008000 */ 5502 #define SDIO_STA_RXFIFOHF SDIO_STA_RXFIFOHF_Msk /*!<Receive FIFO Half Full: there are at least 8 words in the FIFO */ 5503 #define SDIO_STA_TXFIFOF_Pos (16U) 5504 #define SDIO_STA_TXFIFOF_Msk (0x1UL << SDIO_STA_TXFIFOF_Pos) /*!< 0x00010000 */ 5505 #define SDIO_STA_TXFIFOF SDIO_STA_TXFIFOF_Msk /*!<Transmit FIFO full */ 5506 #define SDIO_STA_RXFIFOF_Pos (17U) 5507 #define SDIO_STA_RXFIFOF_Msk (0x1UL << SDIO_STA_RXFIFOF_Pos) /*!< 0x00020000 */ 5508 #define SDIO_STA_RXFIFOF SDIO_STA_RXFIFOF_Msk /*!<Receive FIFO full */ 5509 #define SDIO_STA_TXFIFOE_Pos (18U) 5510 #define SDIO_STA_TXFIFOE_Msk (0x1UL << SDIO_STA_TXFIFOE_Pos) /*!< 0x00040000 */ 5511 #define SDIO_STA_TXFIFOE SDIO_STA_TXFIFOE_Msk /*!<Transmit FIFO empty */ 5512 #define SDIO_STA_RXFIFOE_Pos (19U) 5513 #define SDIO_STA_RXFIFOE_Msk (0x1UL << SDIO_STA_RXFIFOE_Pos) /*!< 0x00080000 */ 5514 #define SDIO_STA_RXFIFOE SDIO_STA_RXFIFOE_Msk /*!<Receive FIFO empty */ 5515 #define SDIO_STA_TXDAVL_Pos (20U) 5516 #define SDIO_STA_TXDAVL_Msk (0x1UL << SDIO_STA_TXDAVL_Pos) /*!< 0x00100000 */ 5517 #define SDIO_STA_TXDAVL SDIO_STA_TXDAVL_Msk /*!<Data available in transmit FIFO */ 5518 #define SDIO_STA_RXDAVL_Pos (21U) 5519 #define SDIO_STA_RXDAVL_Msk (0x1UL << SDIO_STA_RXDAVL_Pos) /*!< 0x00200000 */ 5520 #define SDIO_STA_RXDAVL SDIO_STA_RXDAVL_Msk /*!<Data available in receive FIFO */ 5521 #define SDIO_STA_SDIOIT_Pos (22U) 5522 #define SDIO_STA_SDIOIT_Msk (0x1UL << SDIO_STA_SDIOIT_Pos) /*!< 0x00400000 */ 5523 #define SDIO_STA_SDIOIT SDIO_STA_SDIOIT_Msk /*!<SDIO interrupt received */ 5524 #define SDIO_STA_CEATAEND_Pos (23U) 5525 #define SDIO_STA_CEATAEND_Msk (0x1UL << SDIO_STA_CEATAEND_Pos) /*!< 0x00800000 */ 5526 #define SDIO_STA_CEATAEND SDIO_STA_CEATAEND_Msk /*!<CE-ATA command completion signal received for CMD61 */ 5527 5528 /******************* Bit definition for SDIO_ICR register *******************/ 5529 #define SDIO_ICR_CCRCFAILC_Pos (0U) 5530 #define SDIO_ICR_CCRCFAILC_Msk (0x1UL << SDIO_ICR_CCRCFAILC_Pos) /*!< 0x00000001 */ 5531 #define SDIO_ICR_CCRCFAILC SDIO_ICR_CCRCFAILC_Msk /*!<CCRCFAIL flag clear bit */ 5532 #define SDIO_ICR_DCRCFAILC_Pos (1U) 5533 #define SDIO_ICR_DCRCFAILC_Msk (0x1UL << SDIO_ICR_DCRCFAILC_Pos) /*!< 0x00000002 */ 5534 #define SDIO_ICR_DCRCFAILC SDIO_ICR_DCRCFAILC_Msk /*!<DCRCFAIL flag clear bit */ 5535 #define SDIO_ICR_CTIMEOUTC_Pos (2U) 5536 #define SDIO_ICR_CTIMEOUTC_Msk (0x1UL << SDIO_ICR_CTIMEOUTC_Pos) /*!< 0x00000004 */ 5537 #define SDIO_ICR_CTIMEOUTC SDIO_ICR_CTIMEOUTC_Msk /*!<CTIMEOUT flag clear bit */ 5538 #define SDIO_ICR_DTIMEOUTC_Pos (3U) 5539 #define SDIO_ICR_DTIMEOUTC_Msk (0x1UL << SDIO_ICR_DTIMEOUTC_Pos) /*!< 0x00000008 */ 5540 #define SDIO_ICR_DTIMEOUTC SDIO_ICR_DTIMEOUTC_Msk /*!<DTIMEOUT flag clear bit */ 5541 #define SDIO_ICR_TXUNDERRC_Pos (4U) 5542 #define SDIO_ICR_TXUNDERRC_Msk (0x1UL << SDIO_ICR_TXUNDERRC_Pos) /*!< 0x00000010 */ 5543 #define SDIO_ICR_TXUNDERRC SDIO_ICR_TXUNDERRC_Msk /*!<TXUNDERR flag clear bit */ 5544 #define SDIO_ICR_RXOVERRC_Pos (5U) 5545 #define SDIO_ICR_RXOVERRC_Msk (0x1UL << SDIO_ICR_RXOVERRC_Pos) /*!< 0x00000020 */ 5546 #define SDIO_ICR_RXOVERRC SDIO_ICR_RXOVERRC_Msk /*!<RXOVERR flag clear bit */ 5547 #define SDIO_ICR_CMDRENDC_Pos (6U) 5548 #define SDIO_ICR_CMDRENDC_Msk (0x1UL << SDIO_ICR_CMDRENDC_Pos) /*!< 0x00000040 */ 5549 #define SDIO_ICR_CMDRENDC SDIO_ICR_CMDRENDC_Msk /*!<CMDREND flag clear bit */ 5550 #define SDIO_ICR_CMDSENTC_Pos (7U) 5551 #define SDIO_ICR_CMDSENTC_Msk (0x1UL << SDIO_ICR_CMDSENTC_Pos) /*!< 0x00000080 */ 5552 #define SDIO_ICR_CMDSENTC SDIO_ICR_CMDSENTC_Msk /*!<CMDSENT flag clear bit */ 5553 #define SDIO_ICR_DATAENDC_Pos (8U) 5554 #define SDIO_ICR_DATAENDC_Msk (0x1UL << SDIO_ICR_DATAENDC_Pos) /*!< 0x00000100 */ 5555 #define SDIO_ICR_DATAENDC SDIO_ICR_DATAENDC_Msk /*!<DATAEND flag clear bit */ 5556 #define SDIO_ICR_STBITERRC_Pos (9U) 5557 #define SDIO_ICR_STBITERRC_Msk (0x1UL << SDIO_ICR_STBITERRC_Pos) /*!< 0x00000200 */ 5558 #define SDIO_ICR_STBITERRC SDIO_ICR_STBITERRC_Msk /*!<STBITERR flag clear bit */ 5559 #define SDIO_ICR_DBCKENDC_Pos (10U) 5560 #define SDIO_ICR_DBCKENDC_Msk (0x1UL << SDIO_ICR_DBCKENDC_Pos) /*!< 0x00000400 */ 5561 #define SDIO_ICR_DBCKENDC SDIO_ICR_DBCKENDC_Msk /*!<DBCKEND flag clear bit */ 5562 #define SDIO_ICR_SDIOITC_Pos (22U) 5563 #define SDIO_ICR_SDIOITC_Msk (0x1UL << SDIO_ICR_SDIOITC_Pos) /*!< 0x00400000 */ 5564 #define SDIO_ICR_SDIOITC SDIO_ICR_SDIOITC_Msk /*!<SDIOIT flag clear bit */ 5565 #define SDIO_ICR_CEATAENDC_Pos (23U) 5566 #define SDIO_ICR_CEATAENDC_Msk (0x1UL << SDIO_ICR_CEATAENDC_Pos) /*!< 0x00800000 */ 5567 #define SDIO_ICR_CEATAENDC SDIO_ICR_CEATAENDC_Msk /*!<CEATAEND flag clear bit */ 5568 5569 /****************** Bit definition for SDIO_MASK register *******************/ 5570 #define SDIO_MASK_CCRCFAILIE_Pos (0U) 5571 #define SDIO_MASK_CCRCFAILIE_Msk (0x1UL << SDIO_MASK_CCRCFAILIE_Pos) /*!< 0x00000001 */ 5572 #define SDIO_MASK_CCRCFAILIE SDIO_MASK_CCRCFAILIE_Msk /*!<Command CRC Fail Interrupt Enable */ 5573 #define SDIO_MASK_DCRCFAILIE_Pos (1U) 5574 #define SDIO_MASK_DCRCFAILIE_Msk (0x1UL << SDIO_MASK_DCRCFAILIE_Pos) /*!< 0x00000002 */ 5575 #define SDIO_MASK_DCRCFAILIE SDIO_MASK_DCRCFAILIE_Msk /*!<Data CRC Fail Interrupt Enable */ 5576 #define SDIO_MASK_CTIMEOUTIE_Pos (2U) 5577 #define SDIO_MASK_CTIMEOUTIE_Msk (0x1UL << SDIO_MASK_CTIMEOUTIE_Pos) /*!< 0x00000004 */ 5578 #define SDIO_MASK_CTIMEOUTIE SDIO_MASK_CTIMEOUTIE_Msk /*!<Command TimeOut Interrupt Enable */ 5579 #define SDIO_MASK_DTIMEOUTIE_Pos (3U) 5580 #define SDIO_MASK_DTIMEOUTIE_Msk (0x1UL << SDIO_MASK_DTIMEOUTIE_Pos) /*!< 0x00000008 */ 5581 #define SDIO_MASK_DTIMEOUTIE SDIO_MASK_DTIMEOUTIE_Msk /*!<Data TimeOut Interrupt Enable */ 5582 #define SDIO_MASK_TXUNDERRIE_Pos (4U) 5583 #define SDIO_MASK_TXUNDERRIE_Msk (0x1UL << SDIO_MASK_TXUNDERRIE_Pos) /*!< 0x00000010 */ 5584 #define SDIO_MASK_TXUNDERRIE SDIO_MASK_TXUNDERRIE_Msk /*!<Tx FIFO UnderRun Error Interrupt Enable */ 5585 #define SDIO_MASK_RXOVERRIE_Pos (5U) 5586 #define SDIO_MASK_RXOVERRIE_Msk (0x1UL << SDIO_MASK_RXOVERRIE_Pos) /*!< 0x00000020 */ 5587 #define SDIO_MASK_RXOVERRIE SDIO_MASK_RXOVERRIE_Msk /*!<Rx FIFO OverRun Error Interrupt Enable */ 5588 #define SDIO_MASK_CMDRENDIE_Pos (6U) 5589 #define SDIO_MASK_CMDRENDIE_Msk (0x1UL << SDIO_MASK_CMDRENDIE_Pos) /*!< 0x00000040 */ 5590 #define SDIO_MASK_CMDRENDIE SDIO_MASK_CMDRENDIE_Msk /*!<Command Response Received Interrupt Enable */ 5591 #define SDIO_MASK_CMDSENTIE_Pos (7U) 5592 #define SDIO_MASK_CMDSENTIE_Msk (0x1UL << SDIO_MASK_CMDSENTIE_Pos) /*!< 0x00000080 */ 5593 #define SDIO_MASK_CMDSENTIE SDIO_MASK_CMDSENTIE_Msk /*!<Command Sent Interrupt Enable */ 5594 #define SDIO_MASK_DATAENDIE_Pos (8U) 5595 #define SDIO_MASK_DATAENDIE_Msk (0x1UL << SDIO_MASK_DATAENDIE_Pos) /*!< 0x00000100 */ 5596 #define SDIO_MASK_DATAENDIE SDIO_MASK_DATAENDIE_Msk /*!<Data End Interrupt Enable */ 5597 #define SDIO_MASK_STBITERRIE_Pos (9U) 5598 #define SDIO_MASK_STBITERRIE_Msk (0x1UL << SDIO_MASK_STBITERRIE_Pos) /*!< 0x00000200 */ 5599 #define SDIO_MASK_STBITERRIE SDIO_MASK_STBITERRIE_Msk /*!<Start Bit Error Interrupt Enable */ 5600 #define SDIO_MASK_DBCKENDIE_Pos (10U) 5601 #define SDIO_MASK_DBCKENDIE_Msk (0x1UL << SDIO_MASK_DBCKENDIE_Pos) /*!< 0x00000400 */ 5602 #define SDIO_MASK_DBCKENDIE SDIO_MASK_DBCKENDIE_Msk /*!<Data Block End Interrupt Enable */ 5603 #define SDIO_MASK_CMDACTIE_Pos (11U) 5604 #define SDIO_MASK_CMDACTIE_Msk (0x1UL << SDIO_MASK_CMDACTIE_Pos) /*!< 0x00000800 */ 5605 #define SDIO_MASK_CMDACTIE SDIO_MASK_CMDACTIE_Msk /*!<CCommand Acting Interrupt Enable */ 5606 #define SDIO_MASK_TXACTIE_Pos (12U) 5607 #define SDIO_MASK_TXACTIE_Msk (0x1UL << SDIO_MASK_TXACTIE_Pos) /*!< 0x00001000 */ 5608 #define SDIO_MASK_TXACTIE SDIO_MASK_TXACTIE_Msk /*!<Data Transmit Acting Interrupt Enable */ 5609 #define SDIO_MASK_RXACTIE_Pos (13U) 5610 #define SDIO_MASK_RXACTIE_Msk (0x1UL << SDIO_MASK_RXACTIE_Pos) /*!< 0x00002000 */ 5611 #define SDIO_MASK_RXACTIE SDIO_MASK_RXACTIE_Msk /*!<Data receive acting interrupt enabled */ 5612 #define SDIO_MASK_TXFIFOHEIE_Pos (14U) 5613 #define SDIO_MASK_TXFIFOHEIE_Msk (0x1UL << SDIO_MASK_TXFIFOHEIE_Pos) /*!< 0x00004000 */ 5614 #define SDIO_MASK_TXFIFOHEIE SDIO_MASK_TXFIFOHEIE_Msk /*!<Tx FIFO Half Empty interrupt Enable */ 5615 #define SDIO_MASK_RXFIFOHFIE_Pos (15U) 5616 #define SDIO_MASK_RXFIFOHFIE_Msk (0x1UL << SDIO_MASK_RXFIFOHFIE_Pos) /*!< 0x00008000 */ 5617 #define SDIO_MASK_RXFIFOHFIE SDIO_MASK_RXFIFOHFIE_Msk /*!<Rx FIFO Half Full interrupt Enable */ 5618 #define SDIO_MASK_TXFIFOFIE_Pos (16U) 5619 #define SDIO_MASK_TXFIFOFIE_Msk (0x1UL << SDIO_MASK_TXFIFOFIE_Pos) /*!< 0x00010000 */ 5620 #define SDIO_MASK_TXFIFOFIE SDIO_MASK_TXFIFOFIE_Msk /*!<Tx FIFO Full interrupt Enable */ 5621 #define SDIO_MASK_RXFIFOFIE_Pos (17U) 5622 #define SDIO_MASK_RXFIFOFIE_Msk (0x1UL << SDIO_MASK_RXFIFOFIE_Pos) /*!< 0x00020000 */ 5623 #define SDIO_MASK_RXFIFOFIE SDIO_MASK_RXFIFOFIE_Msk /*!<Rx FIFO Full interrupt Enable */ 5624 #define SDIO_MASK_TXFIFOEIE_Pos (18U) 5625 #define SDIO_MASK_TXFIFOEIE_Msk (0x1UL << SDIO_MASK_TXFIFOEIE_Pos) /*!< 0x00040000 */ 5626 #define SDIO_MASK_TXFIFOEIE SDIO_MASK_TXFIFOEIE_Msk /*!<Tx FIFO Empty interrupt Enable */ 5627 #define SDIO_MASK_RXFIFOEIE_Pos (19U) 5628 #define SDIO_MASK_RXFIFOEIE_Msk (0x1UL << SDIO_MASK_RXFIFOEIE_Pos) /*!< 0x00080000 */ 5629 #define SDIO_MASK_RXFIFOEIE SDIO_MASK_RXFIFOEIE_Msk /*!<Rx FIFO Empty interrupt Enable */ 5630 #define SDIO_MASK_TXDAVLIE_Pos (20U) 5631 #define SDIO_MASK_TXDAVLIE_Msk (0x1UL << SDIO_MASK_TXDAVLIE_Pos) /*!< 0x00100000 */ 5632 #define SDIO_MASK_TXDAVLIE SDIO_MASK_TXDAVLIE_Msk /*!<Data available in Tx FIFO interrupt Enable */ 5633 #define SDIO_MASK_RXDAVLIE_Pos (21U) 5634 #define SDIO_MASK_RXDAVLIE_Msk (0x1UL << SDIO_MASK_RXDAVLIE_Pos) /*!< 0x00200000 */ 5635 #define SDIO_MASK_RXDAVLIE SDIO_MASK_RXDAVLIE_Msk /*!<Data available in Rx FIFO interrupt Enable */ 5636 #define SDIO_MASK_SDIOITIE_Pos (22U) 5637 #define SDIO_MASK_SDIOITIE_Msk (0x1UL << SDIO_MASK_SDIOITIE_Pos) /*!< 0x00400000 */ 5638 #define SDIO_MASK_SDIOITIE SDIO_MASK_SDIOITIE_Msk /*!<SDIO Mode Interrupt Received interrupt Enable */ 5639 #define SDIO_MASK_CEATAENDIE_Pos (23U) 5640 #define SDIO_MASK_CEATAENDIE_Msk (0x1UL << SDIO_MASK_CEATAENDIE_Pos) /*!< 0x00800000 */ 5641 #define SDIO_MASK_CEATAENDIE SDIO_MASK_CEATAENDIE_Msk /*!<CE-ATA command completion signal received Interrupt Enable */ 5642 5643 /***************** Bit definition for SDIO_FIFOCNT register *****************/ 5644 #define SDIO_FIFOCNT_FIFOCOUNT_Pos (0U) 5645 #define SDIO_FIFOCNT_FIFOCOUNT_Msk (0xFFFFFFUL << SDIO_FIFOCNT_FIFOCOUNT_Pos) /*!< 0x00FFFFFF */ 5646 #define SDIO_FIFOCNT_FIFOCOUNT SDIO_FIFOCNT_FIFOCOUNT_Msk /*!<Remaining number of words to be written to or read from the FIFO */ 5647 5648 /****************** Bit definition for SDIO_FIFO register *******************/ 5649 #define SDIO_FIFO_FIFODATA_Pos (0U) 5650 #define SDIO_FIFO_FIFODATA_Msk (0xFFFFFFFFUL << SDIO_FIFO_FIFODATA_Pos) /*!< 0xFFFFFFFF */ 5651 #define SDIO_FIFO_FIFODATA SDIO_FIFO_FIFODATA_Msk /*!<Receive and transmit FIFO data */ 5652 5653 /******************************************************************************/ 5654 /* */ 5655 /* Serial Peripheral Interface */ 5656 /* */ 5657 /******************************************************************************/ 5658 #define SPI_I2S_FULLDUPLEX_SUPPORT /*!< I2S Full-Duplex support */ 5659 5660 /******************* Bit definition for SPI_CR1 register ********************/ 5661 #define SPI_CR1_CPHA_Pos (0U) 5662 #define SPI_CR1_CPHA_Msk (0x1UL << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */ 5663 #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!<Clock Phase */ 5664 #define SPI_CR1_CPOL_Pos (1U) 5665 #define SPI_CR1_CPOL_Msk (0x1UL << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */ 5666 #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!<Clock Polarity */ 5667 #define SPI_CR1_MSTR_Pos (2U) 5668 #define SPI_CR1_MSTR_Msk (0x1UL << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */ 5669 #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!<Master Selection */ 5670 5671 #define SPI_CR1_BR_Pos (3U) 5672 #define SPI_CR1_BR_Msk (0x7UL << SPI_CR1_BR_Pos) /*!< 0x00000038 */ 5673 #define SPI_CR1_BR SPI_CR1_BR_Msk /*!<BR[2:0] bits (Baud Rate Control) */ 5674 #define SPI_CR1_BR_0 (0x1UL << SPI_CR1_BR_Pos) /*!< 0x00000008 */ 5675 #define SPI_CR1_BR_1 (0x2UL << SPI_CR1_BR_Pos) /*!< 0x00000010 */ 5676 #define SPI_CR1_BR_2 (0x4UL << SPI_CR1_BR_Pos) /*!< 0x00000020 */ 5677 5678 #define SPI_CR1_SPE_Pos (6U) 5679 #define SPI_CR1_SPE_Msk (0x1UL << SPI_CR1_SPE_Pos) /*!< 0x00000040 */ 5680 #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!<SPI Enable */ 5681 #define SPI_CR1_LSBFIRST_Pos (7U) 5682 #define SPI_CR1_LSBFIRST_Msk (0x1UL << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */ 5683 #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!<Frame Format */ 5684 #define SPI_CR1_SSI_Pos (8U) 5685 #define SPI_CR1_SSI_Msk (0x1UL << SPI_CR1_SSI_Pos) /*!< 0x00000100 */ 5686 #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!<Internal slave select */ 5687 #define SPI_CR1_SSM_Pos (9U) 5688 #define SPI_CR1_SSM_Msk (0x1UL << SPI_CR1_SSM_Pos) /*!< 0x00000200 */ 5689 #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!<Software slave management */ 5690 #define SPI_CR1_RXONLY_Pos (10U) 5691 #define SPI_CR1_RXONLY_Msk (0x1UL << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */ 5692 #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!<Receive only */ 5693 #define SPI_CR1_DFF_Pos (11U) 5694 #define SPI_CR1_DFF_Msk (0x1UL << SPI_CR1_DFF_Pos) /*!< 0x00000800 */ 5695 #define SPI_CR1_DFF SPI_CR1_DFF_Msk /*!<Data Frame Format */ 5696 #define SPI_CR1_CRCNEXT_Pos (12U) 5697 #define SPI_CR1_CRCNEXT_Msk (0x1UL << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */ 5698 #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!<Transmit CRC next */ 5699 #define SPI_CR1_CRCEN_Pos (13U) 5700 #define SPI_CR1_CRCEN_Msk (0x1UL << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */ 5701 #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!<Hardware CRC calculation enable */ 5702 #define SPI_CR1_BIDIOE_Pos (14U) 5703 #define SPI_CR1_BIDIOE_Msk (0x1UL << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */ 5704 #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!<Output enable in bidirectional mode */ 5705 #define SPI_CR1_BIDIMODE_Pos (15U) 5706 #define SPI_CR1_BIDIMODE_Msk (0x1UL << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */ 5707 #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!<Bidirectional data mode enable */ 5708 5709 /******************* Bit definition for SPI_CR2 register ********************/ 5710 #define SPI_CR2_RXDMAEN_Pos (0U) 5711 #define SPI_CR2_RXDMAEN_Msk (0x1UL << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */ 5712 #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!<Rx Buffer DMA Enable */ 5713 #define SPI_CR2_TXDMAEN_Pos (1U) 5714 #define SPI_CR2_TXDMAEN_Msk (0x1UL << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */ 5715 #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!<Tx Buffer DMA Enable */ 5716 #define SPI_CR2_SSOE_Pos (2U) 5717 #define SPI_CR2_SSOE_Msk (0x1UL << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */ 5718 #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!<SS Output Enable */ 5719 #define SPI_CR2_FRF_Pos (4U) 5720 #define SPI_CR2_FRF_Msk (0x1UL << SPI_CR2_FRF_Pos) /*!< 0x00000010 */ 5721 #define SPI_CR2_FRF SPI_CR2_FRF_Msk /*!<Frame Format */ 5722 #define SPI_CR2_ERRIE_Pos (5U) 5723 #define SPI_CR2_ERRIE_Msk (0x1UL << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */ 5724 #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!<Error Interrupt Enable */ 5725 #define SPI_CR2_RXNEIE_Pos (6U) 5726 #define SPI_CR2_RXNEIE_Msk (0x1UL << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */ 5727 #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!<RX buffer Not Empty Interrupt Enable */ 5728 #define SPI_CR2_TXEIE_Pos (7U) 5729 #define SPI_CR2_TXEIE_Msk (0x1UL << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */ 5730 #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!<Tx buffer Empty Interrupt Enable */ 5731 5732 /******************** Bit definition for SPI_SR register ********************/ 5733 #define SPI_SR_RXNE_Pos (0U) 5734 #define SPI_SR_RXNE_Msk (0x1UL << SPI_SR_RXNE_Pos) /*!< 0x00000001 */ 5735 #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!<Receive buffer Not Empty */ 5736 #define SPI_SR_TXE_Pos (1U) 5737 #define SPI_SR_TXE_Msk (0x1UL << SPI_SR_TXE_Pos) /*!< 0x00000002 */ 5738 #define SPI_SR_TXE SPI_SR_TXE_Msk /*!<Transmit buffer Empty */ 5739 #define SPI_SR_CHSIDE_Pos (2U) 5740 #define SPI_SR_CHSIDE_Msk (0x1UL << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */ 5741 #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!<Channel side */ 5742 #define SPI_SR_UDR_Pos (3U) 5743 #define SPI_SR_UDR_Msk (0x1UL << SPI_SR_UDR_Pos) /*!< 0x00000008 */ 5744 #define SPI_SR_UDR SPI_SR_UDR_Msk /*!<Underrun flag */ 5745 #define SPI_SR_CRCERR_Pos (4U) 5746 #define SPI_SR_CRCERR_Msk (0x1UL << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */ 5747 #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!<CRC Error flag */ 5748 #define SPI_SR_MODF_Pos (5U) 5749 #define SPI_SR_MODF_Msk (0x1UL << SPI_SR_MODF_Pos) /*!< 0x00000020 */ 5750 #define SPI_SR_MODF SPI_SR_MODF_Msk /*!<Mode fault */ 5751 #define SPI_SR_OVR_Pos (6U) 5752 #define SPI_SR_OVR_Msk (0x1UL << SPI_SR_OVR_Pos) /*!< 0x00000040 */ 5753 #define SPI_SR_OVR SPI_SR_OVR_Msk /*!<Overrun flag */ 5754 #define SPI_SR_BSY_Pos (7U) 5755 #define SPI_SR_BSY_Msk (0x1UL << SPI_SR_BSY_Pos) /*!< 0x00000080 */ 5756 #define SPI_SR_BSY SPI_SR_BSY_Msk /*!<Busy flag */ 5757 #define SPI_SR_FRE_Pos (8U) 5758 #define SPI_SR_FRE_Msk (0x1UL << SPI_SR_FRE_Pos) /*!< 0x00000100 */ 5759 #define SPI_SR_FRE SPI_SR_FRE_Msk /*!<Frame format error flag */ 5760 5761 /******************** Bit definition for SPI_DR register ********************/ 5762 #define SPI_DR_DR_Pos (0U) 5763 #define SPI_DR_DR_Msk (0xFFFFUL << SPI_DR_DR_Pos) /*!< 0x0000FFFF */ 5764 #define SPI_DR_DR SPI_DR_DR_Msk /*!<Data Register */ 5765 5766 /******************* Bit definition for SPI_CRCPR register ******************/ 5767 #define SPI_CRCPR_CRCPOLY_Pos (0U) 5768 #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFUL << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */ 5769 #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!<CRC polynomial register */ 5770 5771 /****************** Bit definition for SPI_RXCRCR register ******************/ 5772 #define SPI_RXCRCR_RXCRC_Pos (0U) 5773 #define SPI_RXCRCR_RXCRC_Msk (0xFFFFUL << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */ 5774 #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!<Rx CRC Register */ 5775 5776 /****************** Bit definition for SPI_TXCRCR register ******************/ 5777 #define SPI_TXCRCR_TXCRC_Pos (0U) 5778 #define SPI_TXCRCR_TXCRC_Msk (0xFFFFUL << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */ 5779 #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!<Tx CRC Register */ 5780 5781 /****************** Bit definition for SPI_I2SCFGR register *****************/ 5782 #define SPI_I2SCFGR_CHLEN_Pos (0U) 5783 #define SPI_I2SCFGR_CHLEN_Msk (0x1UL << SPI_I2SCFGR_CHLEN_Pos) /*!< 0x00000001 */ 5784 #define SPI_I2SCFGR_CHLEN SPI_I2SCFGR_CHLEN_Msk /*!<Channel length (number of bits per audio channel) */ 5785 5786 #define SPI_I2SCFGR_DATLEN_Pos (1U) 5787 #define SPI_I2SCFGR_DATLEN_Msk (0x3UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000006 */ 5788 #define SPI_I2SCFGR_DATLEN SPI_I2SCFGR_DATLEN_Msk /*!<DATLEN[1:0] bits (Data length to be transferred) */ 5789 #define SPI_I2SCFGR_DATLEN_0 (0x1UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000002 */ 5790 #define SPI_I2SCFGR_DATLEN_1 (0x2UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000004 */ 5791 5792 #define SPI_I2SCFGR_CKPOL_Pos (3U) 5793 #define SPI_I2SCFGR_CKPOL_Msk (0x1UL << SPI_I2SCFGR_CKPOL_Pos) /*!< 0x00000008 */ 5794 #define SPI_I2SCFGR_CKPOL SPI_I2SCFGR_CKPOL_Msk /*!<steady state clock polarity */ 5795 5796 #define SPI_I2SCFGR_I2SSTD_Pos (4U) 5797 #define SPI_I2SCFGR_I2SSTD_Msk (0x3UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000030 */ 5798 #define SPI_I2SCFGR_I2SSTD SPI_I2SCFGR_I2SSTD_Msk /*!<I2SSTD[1:0] bits (I2S standard selection) */ 5799 #define SPI_I2SCFGR_I2SSTD_0 (0x1UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000010 */ 5800 #define SPI_I2SCFGR_I2SSTD_1 (0x2UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000020 */ 5801 5802 #define SPI_I2SCFGR_PCMSYNC_Pos (7U) 5803 #define SPI_I2SCFGR_PCMSYNC_Msk (0x1UL << SPI_I2SCFGR_PCMSYNC_Pos) /*!< 0x00000080 */ 5804 #define SPI_I2SCFGR_PCMSYNC SPI_I2SCFGR_PCMSYNC_Msk /*!<PCM frame synchronization */ 5805 5806 #define SPI_I2SCFGR_I2SCFG_Pos (8U) 5807 #define SPI_I2SCFGR_I2SCFG_Msk (0x3UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000300 */ 5808 #define SPI_I2SCFGR_I2SCFG SPI_I2SCFGR_I2SCFG_Msk /*!<I2SCFG[1:0] bits (I2S configuration mode) */ 5809 #define SPI_I2SCFGR_I2SCFG_0 (0x1UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000100 */ 5810 #define SPI_I2SCFGR_I2SCFG_1 (0x2UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000200 */ 5811 5812 #define SPI_I2SCFGR_I2SE_Pos (10U) 5813 #define SPI_I2SCFGR_I2SE_Msk (0x1UL << SPI_I2SCFGR_I2SE_Pos) /*!< 0x00000400 */ 5814 #define SPI_I2SCFGR_I2SE SPI_I2SCFGR_I2SE_Msk /*!<I2S Enable */ 5815 #define SPI_I2SCFGR_I2SMOD_Pos (11U) 5816 #define SPI_I2SCFGR_I2SMOD_Msk (0x1UL << SPI_I2SCFGR_I2SMOD_Pos) /*!< 0x00000800 */ 5817 #define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk /*!<I2S mode selection */ 5818 5819 /****************** Bit definition for SPI_I2SPR register *******************/ 5820 #define SPI_I2SPR_I2SDIV_Pos (0U) 5821 #define SPI_I2SPR_I2SDIV_Msk (0xFFUL << SPI_I2SPR_I2SDIV_Pos) /*!< 0x000000FF */ 5822 #define SPI_I2SPR_I2SDIV SPI_I2SPR_I2SDIV_Msk /*!<I2S Linear prescaler */ 5823 #define SPI_I2SPR_ODD_Pos (8U) 5824 #define SPI_I2SPR_ODD_Msk (0x1UL << SPI_I2SPR_ODD_Pos) /*!< 0x00000100 */ 5825 #define SPI_I2SPR_ODD SPI_I2SPR_ODD_Msk /*!<Odd factor for the prescaler */ 5826 #define SPI_I2SPR_MCKOE_Pos (9U) 5827 #define SPI_I2SPR_MCKOE_Msk (0x1UL << SPI_I2SPR_MCKOE_Pos) /*!< 0x00000200 */ 5828 #define SPI_I2SPR_MCKOE SPI_I2SPR_MCKOE_Msk /*!<Master Clock Output Enable */ 5829 5830 /******************************************************************************/ 5831 /* */ 5832 /* SYSCFG */ 5833 /* */ 5834 /******************************************************************************/ 5835 /****************** Bit definition for SYSCFG_MEMRMP register ***************/ 5836 #define SYSCFG_MEMRMP_MEM_MODE_Pos (0U) 5837 #define SYSCFG_MEMRMP_MEM_MODE_Msk (0x3UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000003 */ 5838 #define SYSCFG_MEMRMP_MEM_MODE SYSCFG_MEMRMP_MEM_MODE_Msk /*!< SYSCFG_Memory Remap Config */ 5839 #define SYSCFG_MEMRMP_MEM_MODE_0 (0x1UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000001 */ 5840 #define SYSCFG_MEMRMP_MEM_MODE_1 (0x2UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000002 */ 5841 /****************** Bit definition for SYSCFG_PMC register ******************/ 5842 #define SYSCFG_PMC_ADC1DC2_Pos (16U) 5843 #define SYSCFG_PMC_ADC1DC2_Msk (0x1UL << SYSCFG_PMC_ADC1DC2_Pos) /*!< 0x00010000 */ 5844 #define SYSCFG_PMC_ADC1DC2 SYSCFG_PMC_ADC1DC2_Msk /*!< Refer to AN4073 on how to use this bit */ 5845 5846 /***************** Bit definition for SYSCFG_EXTICR1 register ***************/ 5847 #define SYSCFG_EXTICR1_EXTI0_Pos (0U) 5848 #define SYSCFG_EXTICR1_EXTI0_Msk (0xFUL << SYSCFG_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */ 5849 #define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk /*!<EXTI 0 configuration */ 5850 #define SYSCFG_EXTICR1_EXTI1_Pos (4U) 5851 #define SYSCFG_EXTICR1_EXTI1_Msk (0xFUL << SYSCFG_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */ 5852 #define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk /*!<EXTI 1 configuration */ 5853 #define SYSCFG_EXTICR1_EXTI2_Pos (8U) 5854 #define SYSCFG_EXTICR1_EXTI2_Msk (0xFUL << SYSCFG_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */ 5855 #define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk /*!<EXTI 2 configuration */ 5856 #define SYSCFG_EXTICR1_EXTI3_Pos (12U) 5857 #define SYSCFG_EXTICR1_EXTI3_Msk (0xFUL << SYSCFG_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */ 5858 #define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk /*!<EXTI 3 configuration */ 5859 /** 5860 * @brief EXTI0 configuration 5861 */ 5862 #define SYSCFG_EXTICR1_EXTI0_PA 0x0000U /*!<PA[0] pin */ 5863 #define SYSCFG_EXTICR1_EXTI0_PB 0x0001U /*!<PB[0] pin */ 5864 #define SYSCFG_EXTICR1_EXTI0_PC 0x0002U /*!<PC[0] pin */ 5865 #define SYSCFG_EXTICR1_EXTI0_PD 0x0003U /*!<PD[0] pin */ 5866 #define SYSCFG_EXTICR1_EXTI0_PE 0x0004U /*!<PE[0] pin */ 5867 #define SYSCFG_EXTICR1_EXTI0_PH 0x0007U /*!<PH[0] pin */ 5868 5869 /** 5870 * @brief EXTI1 configuration 5871 */ 5872 #define SYSCFG_EXTICR1_EXTI1_PA 0x0000U /*!<PA[1] pin */ 5873 #define SYSCFG_EXTICR1_EXTI1_PB 0x0010U /*!<PB[1] pin */ 5874 #define SYSCFG_EXTICR1_EXTI1_PC 0x0020U /*!<PC[1] pin */ 5875 #define SYSCFG_EXTICR1_EXTI1_PD 0x0030U /*!<PD[1] pin */ 5876 #define SYSCFG_EXTICR1_EXTI1_PE 0x0040U /*!<PE[1] pin */ 5877 #define SYSCFG_EXTICR1_EXTI1_PH 0x0070U /*!<PH[1] pin */ 5878 5879 /** 5880 * @brief EXTI2 configuration 5881 */ 5882 #define SYSCFG_EXTICR1_EXTI2_PA 0x0000U /*!<PA[2] pin */ 5883 #define SYSCFG_EXTICR1_EXTI2_PB 0x0100U /*!<PB[2] pin */ 5884 #define SYSCFG_EXTICR1_EXTI2_PC 0x0200U /*!<PC[2] pin */ 5885 #define SYSCFG_EXTICR1_EXTI2_PD 0x0300U /*!<PD[2] pin */ 5886 #define SYSCFG_EXTICR1_EXTI2_PE 0x0400U /*!<PE[2] pin */ 5887 #define SYSCFG_EXTICR1_EXTI2_PH 0x0700U /*!<PH[2] pin */ 5888 5889 /** 5890 * @brief EXTI3 configuration 5891 */ 5892 #define SYSCFG_EXTICR1_EXTI3_PA 0x0000U /*!<PA[3] pin */ 5893 #define SYSCFG_EXTICR1_EXTI3_PB 0x1000U /*!<PB[3] pin */ 5894 #define SYSCFG_EXTICR1_EXTI3_PC 0x2000U /*!<PC[3] pin */ 5895 #define SYSCFG_EXTICR1_EXTI3_PD 0x3000U /*!<PD[3] pin */ 5896 #define SYSCFG_EXTICR1_EXTI3_PE 0x4000U /*!<PE[3] pin */ 5897 #define SYSCFG_EXTICR1_EXTI3_PH 0x7000U /*!<PH[3] pin */ 5898 5899 /***************** Bit definition for SYSCFG_EXTICR2 register ***************/ 5900 #define SYSCFG_EXTICR2_EXTI4_Pos (0U) 5901 #define SYSCFG_EXTICR2_EXTI4_Msk (0xFUL << SYSCFG_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */ 5902 #define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk /*!<EXTI 4 configuration */ 5903 #define SYSCFG_EXTICR2_EXTI5_Pos (4U) 5904 #define SYSCFG_EXTICR2_EXTI5_Msk (0xFUL << SYSCFG_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */ 5905 #define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk /*!<EXTI 5 configuration */ 5906 #define SYSCFG_EXTICR2_EXTI6_Pos (8U) 5907 #define SYSCFG_EXTICR2_EXTI6_Msk (0xFUL << SYSCFG_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */ 5908 #define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk /*!<EXTI 6 configuration */ 5909 #define SYSCFG_EXTICR2_EXTI7_Pos (12U) 5910 #define SYSCFG_EXTICR2_EXTI7_Msk (0xFUL << SYSCFG_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */ 5911 #define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk /*!<EXTI 7 configuration */ 5912 5913 /** 5914 * @brief EXTI4 configuration 5915 */ 5916 #define SYSCFG_EXTICR2_EXTI4_PA 0x0000U /*!<PA[4] pin */ 5917 #define SYSCFG_EXTICR2_EXTI4_PB 0x0001U /*!<PB[4] pin */ 5918 #define SYSCFG_EXTICR2_EXTI4_PC 0x0002U /*!<PC[4] pin */ 5919 #define SYSCFG_EXTICR2_EXTI4_PD 0x0003U /*!<PD[4] pin */ 5920 #define SYSCFG_EXTICR2_EXTI4_PE 0x0004U /*!<PE[4] pin */ 5921 #define SYSCFG_EXTICR2_EXTI4_PH 0x0007U /*!<PH[4] pin */ 5922 5923 /** 5924 * @brief EXTI5 configuration 5925 */ 5926 #define SYSCFG_EXTICR2_EXTI5_PA 0x0000U /*!<PA[5] pin */ 5927 #define SYSCFG_EXTICR2_EXTI5_PB 0x0010U /*!<PB[5] pin */ 5928 #define SYSCFG_EXTICR2_EXTI5_PC 0x0020U /*!<PC[5] pin */ 5929 #define SYSCFG_EXTICR2_EXTI5_PD 0x0030U /*!<PD[5] pin */ 5930 #define SYSCFG_EXTICR2_EXTI5_PE 0x0040U /*!<PE[5] pin */ 5931 #define SYSCFG_EXTICR2_EXTI5_PH 0x0070U /*!<PH[5] pin */ 5932 5933 /** 5934 * @brief EXTI6 configuration 5935 */ 5936 #define SYSCFG_EXTICR2_EXTI6_PA 0x0000U /*!<PA[6] pin */ 5937 #define SYSCFG_EXTICR2_EXTI6_PB 0x0100U /*!<PB[6] pin */ 5938 #define SYSCFG_EXTICR2_EXTI6_PC 0x0200U /*!<PC[6] pin */ 5939 #define SYSCFG_EXTICR2_EXTI6_PD 0x0300U /*!<PD[6] pin */ 5940 #define SYSCFG_EXTICR2_EXTI6_PE 0x0400U /*!<PE[6] pin */ 5941 #define SYSCFG_EXTICR2_EXTI6_PH 0x0700U /*!<PH[6] pin */ 5942 5943 /** 5944 * @brief EXTI7 configuration 5945 */ 5946 #define SYSCFG_EXTICR2_EXTI7_PA 0x0000U /*!<PA[7] pin */ 5947 #define SYSCFG_EXTICR2_EXTI7_PB 0x1000U /*!<PB[7] pin */ 5948 #define SYSCFG_EXTICR2_EXTI7_PC 0x2000U /*!<PC[7] pin */ 5949 #define SYSCFG_EXTICR2_EXTI7_PD 0x3000U /*!<PD[7] pin */ 5950 #define SYSCFG_EXTICR2_EXTI7_PE 0x4000U /*!<PE[7] pin */ 5951 #define SYSCFG_EXTICR2_EXTI7_PH 0x7000U /*!<PH[7] pin */ 5952 5953 /***************** Bit definition for SYSCFG_EXTICR3 register ***************/ 5954 #define SYSCFG_EXTICR3_EXTI8_Pos (0U) 5955 #define SYSCFG_EXTICR3_EXTI8_Msk (0xFUL << SYSCFG_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */ 5956 #define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk /*!<EXTI 8 configuration */ 5957 #define SYSCFG_EXTICR3_EXTI9_Pos (4U) 5958 #define SYSCFG_EXTICR3_EXTI9_Msk (0xFUL << SYSCFG_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */ 5959 #define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk /*!<EXTI 9 configuration */ 5960 #define SYSCFG_EXTICR3_EXTI10_Pos (8U) 5961 #define SYSCFG_EXTICR3_EXTI10_Msk (0xFUL << SYSCFG_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */ 5962 #define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk /*!<EXTI 10 configuration */ 5963 #define SYSCFG_EXTICR3_EXTI11_Pos (12U) 5964 #define SYSCFG_EXTICR3_EXTI11_Msk (0xFUL << SYSCFG_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */ 5965 #define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk /*!<EXTI 11 configuration */ 5966 5967 /** 5968 * @brief EXTI8 configuration 5969 */ 5970 #define SYSCFG_EXTICR3_EXTI8_PA 0x0000U /*!<PA[8] pin */ 5971 #define SYSCFG_EXTICR3_EXTI8_PB 0x0001U /*!<PB[8] pin */ 5972 #define SYSCFG_EXTICR3_EXTI8_PC 0x0002U /*!<PC[8] pin */ 5973 #define SYSCFG_EXTICR3_EXTI8_PD 0x0003U /*!<PD[8] pin */ 5974 #define SYSCFG_EXTICR3_EXTI8_PE 0x0004U /*!<PE[8] pin */ 5975 #define SYSCFG_EXTICR3_EXTI8_PH 0x0007U /*!<PH[8] pin */ 5976 5977 /** 5978 * @brief EXTI9 configuration 5979 */ 5980 #define SYSCFG_EXTICR3_EXTI9_PA 0x0000U /*!<PA[9] pin */ 5981 #define SYSCFG_EXTICR3_EXTI9_PB 0x0010U /*!<PB[9] pin */ 5982 #define SYSCFG_EXTICR3_EXTI9_PC 0x0020U /*!<PC[9] pin */ 5983 #define SYSCFG_EXTICR3_EXTI9_PD 0x0030U /*!<PD[9] pin */ 5984 #define SYSCFG_EXTICR3_EXTI9_PE 0x0040U /*!<PE[9] pin */ 5985 #define SYSCFG_EXTICR3_EXTI9_PH 0x0070U /*!<PH[9] pin */ 5986 5987 /** 5988 * @brief EXTI10 configuration 5989 */ 5990 #define SYSCFG_EXTICR3_EXTI10_PA 0x0000U /*!<PA[10] pin */ 5991 #define SYSCFG_EXTICR3_EXTI10_PB 0x0100U /*!<PB[10] pin */ 5992 #define SYSCFG_EXTICR3_EXTI10_PC 0x0200U /*!<PC[10] pin */ 5993 #define SYSCFG_EXTICR3_EXTI10_PD 0x0300U /*!<PD[10] pin */ 5994 #define SYSCFG_EXTICR3_EXTI10_PE 0x0400U /*!<PE[10] pin */ 5995 #define SYSCFG_EXTICR3_EXTI10_PH 0x0700U /*!<PH[10] pin */ 5996 5997 /** 5998 * @brief EXTI11 configuration 5999 */ 6000 #define SYSCFG_EXTICR3_EXTI11_PA 0x0000U /*!<PA[11] pin */ 6001 #define SYSCFG_EXTICR3_EXTI11_PB 0x1000U /*!<PB[11] pin */ 6002 #define SYSCFG_EXTICR3_EXTI11_PC 0x2000U /*!<PC[11] pin */ 6003 #define SYSCFG_EXTICR3_EXTI11_PD 0x3000U /*!<PD[11] pin */ 6004 #define SYSCFG_EXTICR3_EXTI11_PE 0x4000U /*!<PE[11] pin */ 6005 #define SYSCFG_EXTICR3_EXTI11_PH 0x7000U /*!<PH[11] pin */ 6006 6007 /***************** Bit definition for SYSCFG_EXTICR4 register ***************/ 6008 #define SYSCFG_EXTICR4_EXTI12_Pos (0U) 6009 #define SYSCFG_EXTICR4_EXTI12_Msk (0xFUL << SYSCFG_EXTICR4_EXTI12_Pos) /*!< 0x0000000F */ 6010 #define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk /*!<EXTI 12 configuration */ 6011 #define SYSCFG_EXTICR4_EXTI13_Pos (4U) 6012 #define SYSCFG_EXTICR4_EXTI13_Msk (0xFUL << SYSCFG_EXTICR4_EXTI13_Pos) /*!< 0x000000F0 */ 6013 #define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk /*!<EXTI 13 configuration */ 6014 #define SYSCFG_EXTICR4_EXTI14_Pos (8U) 6015 #define SYSCFG_EXTICR4_EXTI14_Msk (0xFUL << SYSCFG_EXTICR4_EXTI14_Pos) /*!< 0x00000F00 */ 6016 #define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk /*!<EXTI 14 configuration */ 6017 #define SYSCFG_EXTICR4_EXTI15_Pos (12U) 6018 #define SYSCFG_EXTICR4_EXTI15_Msk (0xFUL << SYSCFG_EXTICR4_EXTI15_Pos) /*!< 0x0000F000 */ 6019 #define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk /*!<EXTI 15 configuration */ 6020 6021 /** 6022 * @brief EXTI12 configuration 6023 */ 6024 #define SYSCFG_EXTICR4_EXTI12_PA 0x0000U /*!<PA[12] pin */ 6025 #define SYSCFG_EXTICR4_EXTI12_PB 0x0001U /*!<PB[12] pin */ 6026 #define SYSCFG_EXTICR4_EXTI12_PC 0x0002U /*!<PC[12] pin */ 6027 #define SYSCFG_EXTICR4_EXTI12_PD 0x0003U /*!<PD[12] pin */ 6028 #define SYSCFG_EXTICR4_EXTI12_PE 0x0004U /*!<PE[12] pin */ 6029 #define SYSCFG_EXTICR4_EXTI12_PH 0x0007U /*!<PH[12] pin */ 6030 6031 /** 6032 * @brief EXTI13 configuration 6033 */ 6034 #define SYSCFG_EXTICR4_EXTI13_PA 0x0000U /*!<PA[13] pin */ 6035 #define SYSCFG_EXTICR4_EXTI13_PB 0x0010U /*!<PB[13] pin */ 6036 #define SYSCFG_EXTICR4_EXTI13_PC 0x0020U /*!<PC[13] pin */ 6037 #define SYSCFG_EXTICR4_EXTI13_PD 0x0030U /*!<PD[13] pin */ 6038 #define SYSCFG_EXTICR4_EXTI13_PE 0x0040U /*!<PE[13] pin */ 6039 #define SYSCFG_EXTICR4_EXTI13_PH 0x0070U /*!<PH[13] pin */ 6040 6041 /** 6042 * @brief EXTI14 configuration 6043 */ 6044 #define SYSCFG_EXTICR4_EXTI14_PA 0x0000U /*!<PA[14] pin */ 6045 #define SYSCFG_EXTICR4_EXTI14_PB 0x0100U /*!<PB[14] pin */ 6046 #define SYSCFG_EXTICR4_EXTI14_PC 0x0200U /*!<PC[14] pin */ 6047 #define SYSCFG_EXTICR4_EXTI14_PD 0x0300U /*!<PD[14] pin */ 6048 #define SYSCFG_EXTICR4_EXTI14_PE 0x0400U /*!<PE[14] pin */ 6049 #define SYSCFG_EXTICR4_EXTI14_PH 0x0700U /*!<PH[14] pin */ 6050 6051 /** 6052 * @brief EXTI15 configuration 6053 */ 6054 #define SYSCFG_EXTICR4_EXTI15_PA 0x0000U /*!<PA[15] pin */ 6055 #define SYSCFG_EXTICR4_EXTI15_PB 0x1000U /*!<PB[15] pin */ 6056 #define SYSCFG_EXTICR4_EXTI15_PC 0x2000U /*!<PC[15] pin */ 6057 #define SYSCFG_EXTICR4_EXTI15_PD 0x3000U /*!<PD[15] pin */ 6058 #define SYSCFG_EXTICR4_EXTI15_PE 0x4000U /*!<PE[15] pin */ 6059 #define SYSCFG_EXTICR4_EXTI15_PH 0x7000U /*!<PH[15] pin */ 6060 6061 /****************** Bit definition for SYSCFG_CMPCR register ****************/ 6062 #define SYSCFG_CMPCR_CMP_PD_Pos (0U) 6063 #define SYSCFG_CMPCR_CMP_PD_Msk (0x1UL << SYSCFG_CMPCR_CMP_PD_Pos) /*!< 0x00000001 */ 6064 #define SYSCFG_CMPCR_CMP_PD SYSCFG_CMPCR_CMP_PD_Msk /*!<Compensation cell ready flag */ 6065 #define SYSCFG_CMPCR_READY_Pos (8U) 6066 #define SYSCFG_CMPCR_READY_Msk (0x1UL << SYSCFG_CMPCR_READY_Pos) /*!< 0x00000100 */ 6067 #define SYSCFG_CMPCR_READY SYSCFG_CMPCR_READY_Msk /*!<Compensation cell power-down */ 6068 6069 /******************************************************************************/ 6070 /* */ 6071 /* TIM */ 6072 /* */ 6073 /******************************************************************************/ 6074 /******************* Bit definition for TIM_CR1 register ********************/ 6075 #define TIM_CR1_CEN_Pos (0U) 6076 #define TIM_CR1_CEN_Msk (0x1UL << TIM_CR1_CEN_Pos) /*!< 0x00000001 */ 6077 #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */ 6078 #define TIM_CR1_UDIS_Pos (1U) 6079 #define TIM_CR1_UDIS_Msk (0x1UL << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */ 6080 #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */ 6081 #define TIM_CR1_URS_Pos (2U) 6082 #define TIM_CR1_URS_Msk (0x1UL << TIM_CR1_URS_Pos) /*!< 0x00000004 */ 6083 #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */ 6084 #define TIM_CR1_OPM_Pos (3U) 6085 #define TIM_CR1_OPM_Msk (0x1UL << TIM_CR1_OPM_Pos) /*!< 0x00000008 */ 6086 #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */ 6087 #define TIM_CR1_DIR_Pos (4U) 6088 #define TIM_CR1_DIR_Msk (0x1UL << TIM_CR1_DIR_Pos) /*!< 0x00000010 */ 6089 #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */ 6090 6091 #define TIM_CR1_CMS_Pos (5U) 6092 #define TIM_CR1_CMS_Msk (0x3UL << TIM_CR1_CMS_Pos) /*!< 0x00000060 */ 6093 #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */ 6094 #define TIM_CR1_CMS_0 (0x1UL << TIM_CR1_CMS_Pos) /*!< 0x0020 */ 6095 #define TIM_CR1_CMS_1 (0x2UL << TIM_CR1_CMS_Pos) /*!< 0x0040 */ 6096 6097 #define TIM_CR1_ARPE_Pos (7U) 6098 #define TIM_CR1_ARPE_Msk (0x1UL << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */ 6099 #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */ 6100 6101 #define TIM_CR1_CKD_Pos (8U) 6102 #define TIM_CR1_CKD_Msk (0x3UL << TIM_CR1_CKD_Pos) /*!< 0x00000300 */ 6103 #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */ 6104 #define TIM_CR1_CKD_0 (0x1UL << TIM_CR1_CKD_Pos) /*!< 0x0100 */ 6105 #define TIM_CR1_CKD_1 (0x2UL << TIM_CR1_CKD_Pos) /*!< 0x0200 */ 6106 6107 /******************* Bit definition for TIM_CR2 register ********************/ 6108 #define TIM_CR2_CCPC_Pos (0U) 6109 #define TIM_CR2_CCPC_Msk (0x1UL << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */ 6110 #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */ 6111 #define TIM_CR2_CCUS_Pos (2U) 6112 #define TIM_CR2_CCUS_Msk (0x1UL << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */ 6113 #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */ 6114 #define TIM_CR2_CCDS_Pos (3U) 6115 #define TIM_CR2_CCDS_Msk (0x1UL << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */ 6116 #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */ 6117 6118 #define TIM_CR2_MMS_Pos (4U) 6119 #define TIM_CR2_MMS_Msk (0x7UL << TIM_CR2_MMS_Pos) /*!< 0x00000070 */ 6120 #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */ 6121 #define TIM_CR2_MMS_0 (0x1UL << TIM_CR2_MMS_Pos) /*!< 0x0010 */ 6122 #define TIM_CR2_MMS_1 (0x2UL << TIM_CR2_MMS_Pos) /*!< 0x0020 */ 6123 #define TIM_CR2_MMS_2 (0x4UL << TIM_CR2_MMS_Pos) /*!< 0x0040 */ 6124 6125 #define TIM_CR2_TI1S_Pos (7U) 6126 #define TIM_CR2_TI1S_Msk (0x1UL << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */ 6127 #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */ 6128 #define TIM_CR2_OIS1_Pos (8U) 6129 #define TIM_CR2_OIS1_Msk (0x1UL << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */ 6130 #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */ 6131 #define TIM_CR2_OIS1N_Pos (9U) 6132 #define TIM_CR2_OIS1N_Msk (0x1UL << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */ 6133 #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */ 6134 #define TIM_CR2_OIS2_Pos (10U) 6135 #define TIM_CR2_OIS2_Msk (0x1UL << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */ 6136 #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */ 6137 #define TIM_CR2_OIS2N_Pos (11U) 6138 #define TIM_CR2_OIS2N_Msk (0x1UL << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */ 6139 #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */ 6140 #define TIM_CR2_OIS3_Pos (12U) 6141 #define TIM_CR2_OIS3_Msk (0x1UL << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */ 6142 #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */ 6143 #define TIM_CR2_OIS3N_Pos (13U) 6144 #define TIM_CR2_OIS3N_Msk (0x1UL << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */ 6145 #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */ 6146 #define TIM_CR2_OIS4_Pos (14U) 6147 #define TIM_CR2_OIS4_Msk (0x1UL << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */ 6148 #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */ 6149 6150 /******************* Bit definition for TIM_SMCR register *******************/ 6151 #define TIM_SMCR_SMS_Pos (0U) 6152 #define TIM_SMCR_SMS_Msk (0x7UL << TIM_SMCR_SMS_Pos) /*!< 0x00000007 */ 6153 #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */ 6154 #define TIM_SMCR_SMS_0 (0x1UL << TIM_SMCR_SMS_Pos) /*!< 0x0001 */ 6155 #define TIM_SMCR_SMS_1 (0x2UL << TIM_SMCR_SMS_Pos) /*!< 0x0002 */ 6156 #define TIM_SMCR_SMS_2 (0x4UL << TIM_SMCR_SMS_Pos) /*!< 0x0004 */ 6157 6158 #define TIM_SMCR_TS_Pos (4U) 6159 #define TIM_SMCR_TS_Msk (0x7UL << TIM_SMCR_TS_Pos) /*!< 0x00000070 */ 6160 #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */ 6161 #define TIM_SMCR_TS_0 (0x1UL << TIM_SMCR_TS_Pos) /*!< 0x0010 */ 6162 #define TIM_SMCR_TS_1 (0x2UL << TIM_SMCR_TS_Pos) /*!< 0x0020 */ 6163 #define TIM_SMCR_TS_2 (0x4UL << TIM_SMCR_TS_Pos) /*!< 0x0040 */ 6164 6165 #define TIM_SMCR_MSM_Pos (7U) 6166 #define TIM_SMCR_MSM_Msk (0x1UL << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */ 6167 #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */ 6168 6169 #define TIM_SMCR_ETF_Pos (8U) 6170 #define TIM_SMCR_ETF_Msk (0xFUL << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */ 6171 #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */ 6172 #define TIM_SMCR_ETF_0 (0x1UL << TIM_SMCR_ETF_Pos) /*!< 0x0100 */ 6173 #define TIM_SMCR_ETF_1 (0x2UL << TIM_SMCR_ETF_Pos) /*!< 0x0200 */ 6174 #define TIM_SMCR_ETF_2 (0x4UL << TIM_SMCR_ETF_Pos) /*!< 0x0400 */ 6175 #define TIM_SMCR_ETF_3 (0x8UL << TIM_SMCR_ETF_Pos) /*!< 0x0800 */ 6176 6177 #define TIM_SMCR_ETPS_Pos (12U) 6178 #define TIM_SMCR_ETPS_Msk (0x3UL << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */ 6179 #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */ 6180 #define TIM_SMCR_ETPS_0 (0x1UL << TIM_SMCR_ETPS_Pos) /*!< 0x1000 */ 6181 #define TIM_SMCR_ETPS_1 (0x2UL << TIM_SMCR_ETPS_Pos) /*!< 0x2000 */ 6182 6183 #define TIM_SMCR_ECE_Pos (14U) 6184 #define TIM_SMCR_ECE_Msk (0x1UL << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */ 6185 #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */ 6186 #define TIM_SMCR_ETP_Pos (15U) 6187 #define TIM_SMCR_ETP_Msk (0x1UL << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */ 6188 #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */ 6189 6190 /******************* Bit definition for TIM_DIER register *******************/ 6191 #define TIM_DIER_UIE_Pos (0U) 6192 #define TIM_DIER_UIE_Msk (0x1UL << TIM_DIER_UIE_Pos) /*!< 0x00000001 */ 6193 #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */ 6194 #define TIM_DIER_CC1IE_Pos (1U) 6195 #define TIM_DIER_CC1IE_Msk (0x1UL << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */ 6196 #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */ 6197 #define TIM_DIER_CC2IE_Pos (2U) 6198 #define TIM_DIER_CC2IE_Msk (0x1UL << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */ 6199 #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */ 6200 #define TIM_DIER_CC3IE_Pos (3U) 6201 #define TIM_DIER_CC3IE_Msk (0x1UL << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */ 6202 #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */ 6203 #define TIM_DIER_CC4IE_Pos (4U) 6204 #define TIM_DIER_CC4IE_Msk (0x1UL << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */ 6205 #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */ 6206 #define TIM_DIER_COMIE_Pos (5U) 6207 #define TIM_DIER_COMIE_Msk (0x1UL << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */ 6208 #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */ 6209 #define TIM_DIER_TIE_Pos (6U) 6210 #define TIM_DIER_TIE_Msk (0x1UL << TIM_DIER_TIE_Pos) /*!< 0x00000040 */ 6211 #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */ 6212 #define TIM_DIER_BIE_Pos (7U) 6213 #define TIM_DIER_BIE_Msk (0x1UL << TIM_DIER_BIE_Pos) /*!< 0x00000080 */ 6214 #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */ 6215 #define TIM_DIER_UDE_Pos (8U) 6216 #define TIM_DIER_UDE_Msk (0x1UL << TIM_DIER_UDE_Pos) /*!< 0x00000100 */ 6217 #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */ 6218 #define TIM_DIER_CC1DE_Pos (9U) 6219 #define TIM_DIER_CC1DE_Msk (0x1UL << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */ 6220 #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */ 6221 #define TIM_DIER_CC2DE_Pos (10U) 6222 #define TIM_DIER_CC2DE_Msk (0x1UL << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */ 6223 #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */ 6224 #define TIM_DIER_CC3DE_Pos (11U) 6225 #define TIM_DIER_CC3DE_Msk (0x1UL << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */ 6226 #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */ 6227 #define TIM_DIER_CC4DE_Pos (12U) 6228 #define TIM_DIER_CC4DE_Msk (0x1UL << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */ 6229 #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */ 6230 #define TIM_DIER_COMDE_Pos (13U) 6231 #define TIM_DIER_COMDE_Msk (0x1UL << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */ 6232 #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */ 6233 #define TIM_DIER_TDE_Pos (14U) 6234 #define TIM_DIER_TDE_Msk (0x1UL << TIM_DIER_TDE_Pos) /*!< 0x00004000 */ 6235 #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */ 6236 6237 /******************** Bit definition for TIM_SR register ********************/ 6238 #define TIM_SR_UIF_Pos (0U) 6239 #define TIM_SR_UIF_Msk (0x1UL << TIM_SR_UIF_Pos) /*!< 0x00000001 */ 6240 #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */ 6241 #define TIM_SR_CC1IF_Pos (1U) 6242 #define TIM_SR_CC1IF_Msk (0x1UL << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */ 6243 #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */ 6244 #define TIM_SR_CC2IF_Pos (2U) 6245 #define TIM_SR_CC2IF_Msk (0x1UL << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */ 6246 #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */ 6247 #define TIM_SR_CC3IF_Pos (3U) 6248 #define TIM_SR_CC3IF_Msk (0x1UL << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */ 6249 #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */ 6250 #define TIM_SR_CC4IF_Pos (4U) 6251 #define TIM_SR_CC4IF_Msk (0x1UL << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */ 6252 #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */ 6253 #define TIM_SR_COMIF_Pos (5U) 6254 #define TIM_SR_COMIF_Msk (0x1UL << TIM_SR_COMIF_Pos) /*!< 0x00000020 */ 6255 #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */ 6256 #define TIM_SR_TIF_Pos (6U) 6257 #define TIM_SR_TIF_Msk (0x1UL << TIM_SR_TIF_Pos) /*!< 0x00000040 */ 6258 #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */ 6259 #define TIM_SR_BIF_Pos (7U) 6260 #define TIM_SR_BIF_Msk (0x1UL << TIM_SR_BIF_Pos) /*!< 0x00000080 */ 6261 #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */ 6262 #define TIM_SR_CC1OF_Pos (9U) 6263 #define TIM_SR_CC1OF_Msk (0x1UL << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */ 6264 #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */ 6265 #define TIM_SR_CC2OF_Pos (10U) 6266 #define TIM_SR_CC2OF_Msk (0x1UL << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */ 6267 #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */ 6268 #define TIM_SR_CC3OF_Pos (11U) 6269 #define TIM_SR_CC3OF_Msk (0x1UL << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */ 6270 #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */ 6271 #define TIM_SR_CC4OF_Pos (12U) 6272 #define TIM_SR_CC4OF_Msk (0x1UL << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */ 6273 #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */ 6274 6275 /******************* Bit definition for TIM_EGR register ********************/ 6276 #define TIM_EGR_UG_Pos (0U) 6277 #define TIM_EGR_UG_Msk (0x1UL << TIM_EGR_UG_Pos) /*!< 0x00000001 */ 6278 #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */ 6279 #define TIM_EGR_CC1G_Pos (1U) 6280 #define TIM_EGR_CC1G_Msk (0x1UL << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */ 6281 #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */ 6282 #define TIM_EGR_CC2G_Pos (2U) 6283 #define TIM_EGR_CC2G_Msk (0x1UL << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */ 6284 #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */ 6285 #define TIM_EGR_CC3G_Pos (3U) 6286 #define TIM_EGR_CC3G_Msk (0x1UL << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */ 6287 #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */ 6288 #define TIM_EGR_CC4G_Pos (4U) 6289 #define TIM_EGR_CC4G_Msk (0x1UL << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */ 6290 #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */ 6291 #define TIM_EGR_COMG_Pos (5U) 6292 #define TIM_EGR_COMG_Msk (0x1UL << TIM_EGR_COMG_Pos) /*!< 0x00000020 */ 6293 #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */ 6294 #define TIM_EGR_TG_Pos (6U) 6295 #define TIM_EGR_TG_Msk (0x1UL << TIM_EGR_TG_Pos) /*!< 0x00000040 */ 6296 #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */ 6297 #define TIM_EGR_BG_Pos (7U) 6298 #define TIM_EGR_BG_Msk (0x1UL << TIM_EGR_BG_Pos) /*!< 0x00000080 */ 6299 #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */ 6300 6301 /****************** Bit definition for TIM_CCMR1 register *******************/ 6302 #define TIM_CCMR1_CC1S_Pos (0U) 6303 #define TIM_CCMR1_CC1S_Msk (0x3UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */ 6304 #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */ 6305 #define TIM_CCMR1_CC1S_0 (0x1UL << TIM_CCMR1_CC1S_Pos) /*!< 0x0001 */ 6306 #define TIM_CCMR1_CC1S_1 (0x2UL << TIM_CCMR1_CC1S_Pos) /*!< 0x0002 */ 6307 6308 #define TIM_CCMR1_OC1FE_Pos (2U) 6309 #define TIM_CCMR1_OC1FE_Msk (0x1UL << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */ 6310 #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */ 6311 #define TIM_CCMR1_OC1PE_Pos (3U) 6312 #define TIM_CCMR1_OC1PE_Msk (0x1UL << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */ 6313 #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */ 6314 6315 #define TIM_CCMR1_OC1M_Pos (4U) 6316 #define TIM_CCMR1_OC1M_Msk (0x7UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000070 */ 6317 #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */ 6318 #define TIM_CCMR1_OC1M_0 (0x1UL << TIM_CCMR1_OC1M_Pos) /*!< 0x0010 */ 6319 #define TIM_CCMR1_OC1M_1 (0x2UL << TIM_CCMR1_OC1M_Pos) /*!< 0x0020 */ 6320 #define TIM_CCMR1_OC1M_2 (0x4UL << TIM_CCMR1_OC1M_Pos) /*!< 0x0040 */ 6321 6322 #define TIM_CCMR1_OC1CE_Pos (7U) 6323 #define TIM_CCMR1_OC1CE_Msk (0x1UL << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */ 6324 #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1Clear Enable */ 6325 6326 #define TIM_CCMR1_CC2S_Pos (8U) 6327 #define TIM_CCMR1_CC2S_Msk (0x3UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */ 6328 #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */ 6329 #define TIM_CCMR1_CC2S_0 (0x1UL << TIM_CCMR1_CC2S_Pos) /*!< 0x0100 */ 6330 #define TIM_CCMR1_CC2S_1 (0x2UL << TIM_CCMR1_CC2S_Pos) /*!< 0x0200 */ 6331 6332 #define TIM_CCMR1_OC2FE_Pos (10U) 6333 #define TIM_CCMR1_OC2FE_Msk (0x1UL << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */ 6334 #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */ 6335 #define TIM_CCMR1_OC2PE_Pos (11U) 6336 #define TIM_CCMR1_OC2PE_Msk (0x1UL << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */ 6337 #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */ 6338 6339 #define TIM_CCMR1_OC2M_Pos (12U) 6340 #define TIM_CCMR1_OC2M_Msk (0x7UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00007000 */ 6341 #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */ 6342 #define TIM_CCMR1_OC2M_0 (0x1UL << TIM_CCMR1_OC2M_Pos) /*!< 0x1000 */ 6343 #define TIM_CCMR1_OC2M_1 (0x2UL << TIM_CCMR1_OC2M_Pos) /*!< 0x2000 */ 6344 #define TIM_CCMR1_OC2M_2 (0x4UL << TIM_CCMR1_OC2M_Pos) /*!< 0x4000 */ 6345 6346 #define TIM_CCMR1_OC2CE_Pos (15U) 6347 #define TIM_CCMR1_OC2CE_Msk (0x1UL << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */ 6348 #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */ 6349 6350 /*----------------------------------------------------------------------------*/ 6351 6352 #define TIM_CCMR1_IC1PSC_Pos (2U) 6353 #define TIM_CCMR1_IC1PSC_Msk (0x3UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */ 6354 #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */ 6355 #define TIM_CCMR1_IC1PSC_0 (0x1UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0004 */ 6356 #define TIM_CCMR1_IC1PSC_1 (0x2UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0008 */ 6357 6358 #define TIM_CCMR1_IC1F_Pos (4U) 6359 #define TIM_CCMR1_IC1F_Msk (0xFUL << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */ 6360 #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */ 6361 #define TIM_CCMR1_IC1F_0 (0x1UL << TIM_CCMR1_IC1F_Pos) /*!< 0x0010 */ 6362 #define TIM_CCMR1_IC1F_1 (0x2UL << TIM_CCMR1_IC1F_Pos) /*!< 0x0020 */ 6363 #define TIM_CCMR1_IC1F_2 (0x4UL << TIM_CCMR1_IC1F_Pos) /*!< 0x0040 */ 6364 #define TIM_CCMR1_IC1F_3 (0x8UL << TIM_CCMR1_IC1F_Pos) /*!< 0x0080 */ 6365 6366 #define TIM_CCMR1_IC2PSC_Pos (10U) 6367 #define TIM_CCMR1_IC2PSC_Msk (0x3UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */ 6368 #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */ 6369 #define TIM_CCMR1_IC2PSC_0 (0x1UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x0400 */ 6370 #define TIM_CCMR1_IC2PSC_1 (0x2UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x0800 */ 6371 6372 #define TIM_CCMR1_IC2F_Pos (12U) 6373 #define TIM_CCMR1_IC2F_Msk (0xFUL << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */ 6374 #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */ 6375 #define TIM_CCMR1_IC2F_0 (0x1UL << TIM_CCMR1_IC2F_Pos) /*!< 0x1000 */ 6376 #define TIM_CCMR1_IC2F_1 (0x2UL << TIM_CCMR1_IC2F_Pos) /*!< 0x2000 */ 6377 #define TIM_CCMR1_IC2F_2 (0x4UL << TIM_CCMR1_IC2F_Pos) /*!< 0x4000 */ 6378 #define TIM_CCMR1_IC2F_3 (0x8UL << TIM_CCMR1_IC2F_Pos) /*!< 0x8000 */ 6379 6380 /****************** Bit definition for TIM_CCMR2 register *******************/ 6381 #define TIM_CCMR2_CC3S_Pos (0U) 6382 #define TIM_CCMR2_CC3S_Msk (0x3UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */ 6383 #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */ 6384 #define TIM_CCMR2_CC3S_0 (0x1UL << TIM_CCMR2_CC3S_Pos) /*!< 0x0001 */ 6385 #define TIM_CCMR2_CC3S_1 (0x2UL << TIM_CCMR2_CC3S_Pos) /*!< 0x0002 */ 6386 6387 #define TIM_CCMR2_OC3FE_Pos (2U) 6388 #define TIM_CCMR2_OC3FE_Msk (0x1UL << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */ 6389 #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */ 6390 #define TIM_CCMR2_OC3PE_Pos (3U) 6391 #define TIM_CCMR2_OC3PE_Msk (0x1UL << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */ 6392 #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */ 6393 6394 #define TIM_CCMR2_OC3M_Pos (4U) 6395 #define TIM_CCMR2_OC3M_Msk (0x7UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000070 */ 6396 #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */ 6397 #define TIM_CCMR2_OC3M_0 (0x1UL << TIM_CCMR2_OC3M_Pos) /*!< 0x0010 */ 6398 #define TIM_CCMR2_OC3M_1 (0x2UL << TIM_CCMR2_OC3M_Pos) /*!< 0x0020 */ 6399 #define TIM_CCMR2_OC3M_2 (0x4UL << TIM_CCMR2_OC3M_Pos) /*!< 0x0040 */ 6400 6401 #define TIM_CCMR2_OC3CE_Pos (7U) 6402 #define TIM_CCMR2_OC3CE_Msk (0x1UL << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */ 6403 #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */ 6404 6405 #define TIM_CCMR2_CC4S_Pos (8U) 6406 #define TIM_CCMR2_CC4S_Msk (0x3UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */ 6407 #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */ 6408 #define TIM_CCMR2_CC4S_0 (0x1UL << TIM_CCMR2_CC4S_Pos) /*!< 0x0100 */ 6409 #define TIM_CCMR2_CC4S_1 (0x2UL << TIM_CCMR2_CC4S_Pos) /*!< 0x0200 */ 6410 6411 #define TIM_CCMR2_OC4FE_Pos (10U) 6412 #define TIM_CCMR2_OC4FE_Msk (0x1UL << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */ 6413 #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */ 6414 #define TIM_CCMR2_OC4PE_Pos (11U) 6415 #define TIM_CCMR2_OC4PE_Msk (0x1UL << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */ 6416 #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */ 6417 6418 #define TIM_CCMR2_OC4M_Pos (12U) 6419 #define TIM_CCMR2_OC4M_Msk (0x7UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00007000 */ 6420 #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */ 6421 #define TIM_CCMR2_OC4M_0 (0x1UL << TIM_CCMR2_OC4M_Pos) /*!< 0x1000 */ 6422 #define TIM_CCMR2_OC4M_1 (0x2UL << TIM_CCMR2_OC4M_Pos) /*!< 0x2000 */ 6423 #define TIM_CCMR2_OC4M_2 (0x4UL << TIM_CCMR2_OC4M_Pos) /*!< 0x4000 */ 6424 6425 #define TIM_CCMR2_OC4CE_Pos (15U) 6426 #define TIM_CCMR2_OC4CE_Msk (0x1UL << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */ 6427 #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */ 6428 6429 /*----------------------------------------------------------------------------*/ 6430 6431 #define TIM_CCMR2_IC3PSC_Pos (2U) 6432 #define TIM_CCMR2_IC3PSC_Msk (0x3UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */ 6433 #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */ 6434 #define TIM_CCMR2_IC3PSC_0 (0x1UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0004 */ 6435 #define TIM_CCMR2_IC3PSC_1 (0x2UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0008 */ 6436 6437 #define TIM_CCMR2_IC3F_Pos (4U) 6438 #define TIM_CCMR2_IC3F_Msk (0xFUL << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */ 6439 #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */ 6440 #define TIM_CCMR2_IC3F_0 (0x1UL << TIM_CCMR2_IC3F_Pos) /*!< 0x0010 */ 6441 #define TIM_CCMR2_IC3F_1 (0x2UL << TIM_CCMR2_IC3F_Pos) /*!< 0x0020 */ 6442 #define TIM_CCMR2_IC3F_2 (0x4UL << TIM_CCMR2_IC3F_Pos) /*!< 0x0040 */ 6443 #define TIM_CCMR2_IC3F_3 (0x8UL << TIM_CCMR2_IC3F_Pos) /*!< 0x0080 */ 6444 6445 #define TIM_CCMR2_IC4PSC_Pos (10U) 6446 #define TIM_CCMR2_IC4PSC_Msk (0x3UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */ 6447 #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */ 6448 #define TIM_CCMR2_IC4PSC_0 (0x1UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x0400 */ 6449 #define TIM_CCMR2_IC4PSC_1 (0x2UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x0800 */ 6450 6451 #define TIM_CCMR2_IC4F_Pos (12U) 6452 #define TIM_CCMR2_IC4F_Msk (0xFUL << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */ 6453 #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */ 6454 #define TIM_CCMR2_IC4F_0 (0x1UL << TIM_CCMR2_IC4F_Pos) /*!< 0x1000 */ 6455 #define TIM_CCMR2_IC4F_1 (0x2UL << TIM_CCMR2_IC4F_Pos) /*!< 0x2000 */ 6456 #define TIM_CCMR2_IC4F_2 (0x4UL << TIM_CCMR2_IC4F_Pos) /*!< 0x4000 */ 6457 #define TIM_CCMR2_IC4F_3 (0x8UL << TIM_CCMR2_IC4F_Pos) /*!< 0x8000 */ 6458 6459 /******************* Bit definition for TIM_CCER register *******************/ 6460 #define TIM_CCER_CC1E_Pos (0U) 6461 #define TIM_CCER_CC1E_Msk (0x1UL << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */ 6462 #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */ 6463 #define TIM_CCER_CC1P_Pos (1U) 6464 #define TIM_CCER_CC1P_Msk (0x1UL << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */ 6465 #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */ 6466 #define TIM_CCER_CC1NE_Pos (2U) 6467 #define TIM_CCER_CC1NE_Msk (0x1UL << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */ 6468 #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */ 6469 #define TIM_CCER_CC1NP_Pos (3U) 6470 #define TIM_CCER_CC1NP_Msk (0x1UL << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */ 6471 #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */ 6472 #define TIM_CCER_CC2E_Pos (4U) 6473 #define TIM_CCER_CC2E_Msk (0x1UL << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */ 6474 #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */ 6475 #define TIM_CCER_CC2P_Pos (5U) 6476 #define TIM_CCER_CC2P_Msk (0x1UL << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */ 6477 #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */ 6478 #define TIM_CCER_CC2NE_Pos (6U) 6479 #define TIM_CCER_CC2NE_Msk (0x1UL << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */ 6480 #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */ 6481 #define TIM_CCER_CC2NP_Pos (7U) 6482 #define TIM_CCER_CC2NP_Msk (0x1UL << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */ 6483 #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */ 6484 #define TIM_CCER_CC3E_Pos (8U) 6485 #define TIM_CCER_CC3E_Msk (0x1UL << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */ 6486 #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */ 6487 #define TIM_CCER_CC3P_Pos (9U) 6488 #define TIM_CCER_CC3P_Msk (0x1UL << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */ 6489 #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */ 6490 #define TIM_CCER_CC3NE_Pos (10U) 6491 #define TIM_CCER_CC3NE_Msk (0x1UL << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */ 6492 #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */ 6493 #define TIM_CCER_CC3NP_Pos (11U) 6494 #define TIM_CCER_CC3NP_Msk (0x1UL << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */ 6495 #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */ 6496 #define TIM_CCER_CC4E_Pos (12U) 6497 #define TIM_CCER_CC4E_Msk (0x1UL << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */ 6498 #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */ 6499 #define TIM_CCER_CC4P_Pos (13U) 6500 #define TIM_CCER_CC4P_Msk (0x1UL << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */ 6501 #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */ 6502 #define TIM_CCER_CC4NP_Pos (15U) 6503 #define TIM_CCER_CC4NP_Msk (0x1UL << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */ 6504 #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */ 6505 6506 /******************* Bit definition for TIM_CNT register ********************/ 6507 #define TIM_CNT_CNT_Pos (0U) 6508 #define TIM_CNT_CNT_Msk (0xFFFFFFFFUL << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */ 6509 #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */ 6510 6511 /******************* Bit definition for TIM_PSC register ********************/ 6512 #define TIM_PSC_PSC_Pos (0U) 6513 #define TIM_PSC_PSC_Msk (0xFFFFUL << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */ 6514 #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */ 6515 6516 /******************* Bit definition for TIM_ARR register ********************/ 6517 #define TIM_ARR_ARR_Pos (0U) 6518 #define TIM_ARR_ARR_Msk (0xFFFFFFFFUL << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */ 6519 #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<actual auto-reload Value */ 6520 6521 /******************* Bit definition for TIM_RCR register ********************/ 6522 #define TIM_RCR_REP_Pos (0U) 6523 #define TIM_RCR_REP_Msk (0xFFUL << TIM_RCR_REP_Pos) /*!< 0x000000FF */ 6524 #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */ 6525 6526 /******************* Bit definition for TIM_CCR1 register *******************/ 6527 #define TIM_CCR1_CCR1_Pos (0U) 6528 #define TIM_CCR1_CCR1_Msk (0xFFFFUL << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */ 6529 #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */ 6530 6531 /******************* Bit definition for TIM_CCR2 register *******************/ 6532 #define TIM_CCR2_CCR2_Pos (0U) 6533 #define TIM_CCR2_CCR2_Msk (0xFFFFUL << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */ 6534 #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */ 6535 6536 /******************* Bit definition for TIM_CCR3 register *******************/ 6537 #define TIM_CCR3_CCR3_Pos (0U) 6538 #define TIM_CCR3_CCR3_Msk (0xFFFFUL << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */ 6539 #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */ 6540 6541 /******************* Bit definition for TIM_CCR4 register *******************/ 6542 #define TIM_CCR4_CCR4_Pos (0U) 6543 #define TIM_CCR4_CCR4_Msk (0xFFFFUL << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */ 6544 #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */ 6545 6546 /******************* Bit definition for TIM_BDTR register *******************/ 6547 #define TIM_BDTR_DTG_Pos (0U) 6548 #define TIM_BDTR_DTG_Msk (0xFFUL << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */ 6549 #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */ 6550 #define TIM_BDTR_DTG_0 (0x01UL << TIM_BDTR_DTG_Pos) /*!< 0x0001 */ 6551 #define TIM_BDTR_DTG_1 (0x02UL << TIM_BDTR_DTG_Pos) /*!< 0x0002 */ 6552 #define TIM_BDTR_DTG_2 (0x04UL << TIM_BDTR_DTG_Pos) /*!< 0x0004 */ 6553 #define TIM_BDTR_DTG_3 (0x08UL << TIM_BDTR_DTG_Pos) /*!< 0x0008 */ 6554 #define TIM_BDTR_DTG_4 (0x10UL << TIM_BDTR_DTG_Pos) /*!< 0x0010 */ 6555 #define TIM_BDTR_DTG_5 (0x20UL << TIM_BDTR_DTG_Pos) /*!< 0x0020 */ 6556 #define TIM_BDTR_DTG_6 (0x40UL << TIM_BDTR_DTG_Pos) /*!< 0x0040 */ 6557 #define TIM_BDTR_DTG_7 (0x80UL << TIM_BDTR_DTG_Pos) /*!< 0x0080 */ 6558 6559 #define TIM_BDTR_LOCK_Pos (8U) 6560 #define TIM_BDTR_LOCK_Msk (0x3UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */ 6561 #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */ 6562 #define TIM_BDTR_LOCK_0 (0x1UL << TIM_BDTR_LOCK_Pos) /*!< 0x0100 */ 6563 #define TIM_BDTR_LOCK_1 (0x2UL << TIM_BDTR_LOCK_Pos) /*!< 0x0200 */ 6564 6565 #define TIM_BDTR_OSSI_Pos (10U) 6566 #define TIM_BDTR_OSSI_Msk (0x1UL << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */ 6567 #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */ 6568 #define TIM_BDTR_OSSR_Pos (11U) 6569 #define TIM_BDTR_OSSR_Msk (0x1UL << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */ 6570 #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */ 6571 #define TIM_BDTR_BKE_Pos (12U) 6572 #define TIM_BDTR_BKE_Msk (0x1UL << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */ 6573 #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable */ 6574 #define TIM_BDTR_BKP_Pos (13U) 6575 #define TIM_BDTR_BKP_Msk (0x1UL << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */ 6576 #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity */ 6577 #define TIM_BDTR_AOE_Pos (14U) 6578 #define TIM_BDTR_AOE_Msk (0x1UL << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */ 6579 #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */ 6580 #define TIM_BDTR_MOE_Pos (15U) 6581 #define TIM_BDTR_MOE_Msk (0x1UL << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */ 6582 #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */ 6583 6584 /******************* Bit definition for TIM_DCR register ********************/ 6585 #define TIM_DCR_DBA_Pos (0U) 6586 #define TIM_DCR_DBA_Msk (0x1FUL << TIM_DCR_DBA_Pos) /*!< 0x0000001F */ 6587 #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */ 6588 #define TIM_DCR_DBA_0 (0x01UL << TIM_DCR_DBA_Pos) /*!< 0x0001 */ 6589 #define TIM_DCR_DBA_1 (0x02UL << TIM_DCR_DBA_Pos) /*!< 0x0002 */ 6590 #define TIM_DCR_DBA_2 (0x04UL << TIM_DCR_DBA_Pos) /*!< 0x0004 */ 6591 #define TIM_DCR_DBA_3 (0x08UL << TIM_DCR_DBA_Pos) /*!< 0x0008 */ 6592 #define TIM_DCR_DBA_4 (0x10UL << TIM_DCR_DBA_Pos) /*!< 0x0010 */ 6593 6594 #define TIM_DCR_DBL_Pos (8U) 6595 #define TIM_DCR_DBL_Msk (0x1FUL << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */ 6596 #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */ 6597 #define TIM_DCR_DBL_0 (0x01UL << TIM_DCR_DBL_Pos) /*!< 0x0100 */ 6598 #define TIM_DCR_DBL_1 (0x02UL << TIM_DCR_DBL_Pos) /*!< 0x0200 */ 6599 #define TIM_DCR_DBL_2 (0x04UL << TIM_DCR_DBL_Pos) /*!< 0x0400 */ 6600 #define TIM_DCR_DBL_3 (0x08UL << TIM_DCR_DBL_Pos) /*!< 0x0800 */ 6601 #define TIM_DCR_DBL_4 (0x10UL << TIM_DCR_DBL_Pos) /*!< 0x1000 */ 6602 6603 /******************* Bit definition for TIM_DMAR register *******************/ 6604 #define TIM_DMAR_DMAB_Pos (0U) 6605 #define TIM_DMAR_DMAB_Msk (0xFFFFUL << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */ 6606 #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */ 6607 6608 /******************* Bit definition for TIM_OR register *********************/ 6609 #define TIM_OR_TI1_RMP_Pos (0U) 6610 #define TIM_OR_TI1_RMP_Msk (0x3UL << TIM_OR_TI1_RMP_Pos) /*!< 0x00000003 */ 6611 #define TIM_OR_TI1_RMP TIM_OR_TI1_RMP_Msk /*!< TI1_RMP[1:0] bits (TIM11 Input Capture 1 remap) */ 6612 #define TIM_OR_TI1_RMP_0 (0x1UL << TIM_OR_TI1_RMP_Pos) /*!< 0x00000001 */ 6613 #define TIM_OR_TI1_RMP_1 (0x2UL << TIM_OR_TI1_RMP_Pos) /*!< 0x00000002 */ 6614 6615 #define TIM_OR_TI4_RMP_Pos (6U) 6616 #define TIM_OR_TI4_RMP_Msk (0x3UL << TIM_OR_TI4_RMP_Pos) /*!< 0x000000C0 */ 6617 #define TIM_OR_TI4_RMP TIM_OR_TI4_RMP_Msk /*!<TI4_RMP[1:0] bits (TIM5 Input 4 remap) */ 6618 #define TIM_OR_TI4_RMP_0 (0x1UL << TIM_OR_TI4_RMP_Pos) /*!< 0x0040 */ 6619 #define TIM_OR_TI4_RMP_1 (0x2UL << TIM_OR_TI4_RMP_Pos) /*!< 0x0080 */ 6620 #define TIM_OR_ITR1_RMP_Pos (10U) 6621 #define TIM_OR_ITR1_RMP_Msk (0x3UL << TIM_OR_ITR1_RMP_Pos) /*!< 0x00000C00 */ 6622 #define TIM_OR_ITR1_RMP TIM_OR_ITR1_RMP_Msk /*!<ITR1_RMP[1:0] bits (TIM2 Internal trigger 1 remap) */ 6623 #define TIM_OR_ITR1_RMP_0 (0x1UL << TIM_OR_ITR1_RMP_Pos) /*!< 0x0400 */ 6624 #define TIM_OR_ITR1_RMP_1 (0x2UL << TIM_OR_ITR1_RMP_Pos) /*!< 0x0800 */ 6625 6626 6627 /******************************************************************************/ 6628 /* */ 6629 /* Universal Synchronous Asynchronous Receiver Transmitter */ 6630 /* */ 6631 /******************************************************************************/ 6632 /******************* Bit definition for USART_SR register *******************/ 6633 #define USART_SR_PE_Pos (0U) 6634 #define USART_SR_PE_Msk (0x1UL << USART_SR_PE_Pos) /*!< 0x00000001 */ 6635 #define USART_SR_PE USART_SR_PE_Msk /*!<Parity Error */ 6636 #define USART_SR_FE_Pos (1U) 6637 #define USART_SR_FE_Msk (0x1UL << USART_SR_FE_Pos) /*!< 0x00000002 */ 6638 #define USART_SR_FE USART_SR_FE_Msk /*!<Framing Error */ 6639 #define USART_SR_NE_Pos (2U) 6640 #define USART_SR_NE_Msk (0x1UL << USART_SR_NE_Pos) /*!< 0x00000004 */ 6641 #define USART_SR_NE USART_SR_NE_Msk /*!<Noise Error Flag */ 6642 #define USART_SR_ORE_Pos (3U) 6643 #define USART_SR_ORE_Msk (0x1UL << USART_SR_ORE_Pos) /*!< 0x00000008 */ 6644 #define USART_SR_ORE USART_SR_ORE_Msk /*!<OverRun Error */ 6645 #define USART_SR_IDLE_Pos (4U) 6646 #define USART_SR_IDLE_Msk (0x1UL << USART_SR_IDLE_Pos) /*!< 0x00000010 */ 6647 #define USART_SR_IDLE USART_SR_IDLE_Msk /*!<IDLE line detected */ 6648 #define USART_SR_RXNE_Pos (5U) 6649 #define USART_SR_RXNE_Msk (0x1UL << USART_SR_RXNE_Pos) /*!< 0x00000020 */ 6650 #define USART_SR_RXNE USART_SR_RXNE_Msk /*!<Read Data Register Not Empty */ 6651 #define USART_SR_TC_Pos (6U) 6652 #define USART_SR_TC_Msk (0x1UL << USART_SR_TC_Pos) /*!< 0x00000040 */ 6653 #define USART_SR_TC USART_SR_TC_Msk /*!<Transmission Complete */ 6654 #define USART_SR_TXE_Pos (7U) 6655 #define USART_SR_TXE_Msk (0x1UL << USART_SR_TXE_Pos) /*!< 0x00000080 */ 6656 #define USART_SR_TXE USART_SR_TXE_Msk /*!<Transmit Data Register Empty */ 6657 #define USART_SR_LBD_Pos (8U) 6658 #define USART_SR_LBD_Msk (0x1UL << USART_SR_LBD_Pos) /*!< 0x00000100 */ 6659 #define USART_SR_LBD USART_SR_LBD_Msk /*!<LIN Break Detection Flag */ 6660 #define USART_SR_CTS_Pos (9U) 6661 #define USART_SR_CTS_Msk (0x1UL << USART_SR_CTS_Pos) /*!< 0x00000200 */ 6662 #define USART_SR_CTS USART_SR_CTS_Msk /*!<CTS Flag */ 6663 6664 /******************* Bit definition for USART_DR register *******************/ 6665 #define USART_DR_DR_Pos (0U) 6666 #define USART_DR_DR_Msk (0x1FFUL << USART_DR_DR_Pos) /*!< 0x000001FF */ 6667 #define USART_DR_DR USART_DR_DR_Msk /*!<Data value */ 6668 6669 /****************** Bit definition for USART_BRR register *******************/ 6670 #define USART_BRR_DIV_Fraction_Pos (0U) 6671 #define USART_BRR_DIV_Fraction_Msk (0xFUL << USART_BRR_DIV_Fraction_Pos) /*!< 0x0000000F */ 6672 #define USART_BRR_DIV_Fraction USART_BRR_DIV_Fraction_Msk /*!<Fraction of USARTDIV */ 6673 #define USART_BRR_DIV_Mantissa_Pos (4U) 6674 #define USART_BRR_DIV_Mantissa_Msk (0xFFFUL << USART_BRR_DIV_Mantissa_Pos) /*!< 0x0000FFF0 */ 6675 #define USART_BRR_DIV_Mantissa USART_BRR_DIV_Mantissa_Msk /*!<Mantissa of USARTDIV */ 6676 6677 /****************** Bit definition for USART_CR1 register *******************/ 6678 #define USART_CR1_SBK_Pos (0U) 6679 #define USART_CR1_SBK_Msk (0x1UL << USART_CR1_SBK_Pos) /*!< 0x00000001 */ 6680 #define USART_CR1_SBK USART_CR1_SBK_Msk /*!<Send Break */ 6681 #define USART_CR1_RWU_Pos (1U) 6682 #define USART_CR1_RWU_Msk (0x1UL << USART_CR1_RWU_Pos) /*!< 0x00000002 */ 6683 #define USART_CR1_RWU USART_CR1_RWU_Msk /*!<Receiver wakeup */ 6684 #define USART_CR1_RE_Pos (2U) 6685 #define USART_CR1_RE_Msk (0x1UL << USART_CR1_RE_Pos) /*!< 0x00000004 */ 6686 #define USART_CR1_RE USART_CR1_RE_Msk /*!<Receiver Enable */ 6687 #define USART_CR1_TE_Pos (3U) 6688 #define USART_CR1_TE_Msk (0x1UL << USART_CR1_TE_Pos) /*!< 0x00000008 */ 6689 #define USART_CR1_TE USART_CR1_TE_Msk /*!<Transmitter Enable */ 6690 #define USART_CR1_IDLEIE_Pos (4U) 6691 #define USART_CR1_IDLEIE_Msk (0x1UL << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */ 6692 #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!<IDLE Interrupt Enable */ 6693 #define USART_CR1_RXNEIE_Pos (5U) 6694 #define USART_CR1_RXNEIE_Msk (0x1UL << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */ 6695 #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!<RXNE Interrupt Enable */ 6696 #define USART_CR1_TCIE_Pos (6U) 6697 #define USART_CR1_TCIE_Msk (0x1UL << USART_CR1_TCIE_Pos) /*!< 0x00000040 */ 6698 #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!<Transmission Complete Interrupt Enable */ 6699 #define USART_CR1_TXEIE_Pos (7U) 6700 #define USART_CR1_TXEIE_Msk (0x1UL << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */ 6701 #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!<TXE Interrupt Enable */ 6702 #define USART_CR1_PEIE_Pos (8U) 6703 #define USART_CR1_PEIE_Msk (0x1UL << USART_CR1_PEIE_Pos) /*!< 0x00000100 */ 6704 #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!<PE Interrupt Enable */ 6705 #define USART_CR1_PS_Pos (9U) 6706 #define USART_CR1_PS_Msk (0x1UL << USART_CR1_PS_Pos) /*!< 0x00000200 */ 6707 #define USART_CR1_PS USART_CR1_PS_Msk /*!<Parity Selection */ 6708 #define USART_CR1_PCE_Pos (10U) 6709 #define USART_CR1_PCE_Msk (0x1UL << USART_CR1_PCE_Pos) /*!< 0x00000400 */ 6710 #define USART_CR1_PCE USART_CR1_PCE_Msk /*!<Parity Control Enable */ 6711 #define USART_CR1_WAKE_Pos (11U) 6712 #define USART_CR1_WAKE_Msk (0x1UL << USART_CR1_WAKE_Pos) /*!< 0x00000800 */ 6713 #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!<Wakeup method */ 6714 #define USART_CR1_M_Pos (12U) 6715 #define USART_CR1_M_Msk (0x1UL << USART_CR1_M_Pos) /*!< 0x00001000 */ 6716 #define USART_CR1_M USART_CR1_M_Msk /*!<Word length */ 6717 #define USART_CR1_UE_Pos (13U) 6718 #define USART_CR1_UE_Msk (0x1UL << USART_CR1_UE_Pos) /*!< 0x00002000 */ 6719 #define USART_CR1_UE USART_CR1_UE_Msk /*!<USART Enable */ 6720 #define USART_CR1_OVER8_Pos (15U) 6721 #define USART_CR1_OVER8_Msk (0x1UL << USART_CR1_OVER8_Pos) /*!< 0x00008000 */ 6722 #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!<USART Oversampling by 8 enable */ 6723 6724 /****************** Bit definition for USART_CR2 register *******************/ 6725 #define USART_CR2_ADD_Pos (0U) 6726 #define USART_CR2_ADD_Msk (0xFUL << USART_CR2_ADD_Pos) /*!< 0x0000000F */ 6727 #define USART_CR2_ADD USART_CR2_ADD_Msk /*!<Address of the USART node */ 6728 #define USART_CR2_LBDL_Pos (5U) 6729 #define USART_CR2_LBDL_Msk (0x1UL << USART_CR2_LBDL_Pos) /*!< 0x00000020 */ 6730 #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!<LIN Break Detection Length */ 6731 #define USART_CR2_LBDIE_Pos (6U) 6732 #define USART_CR2_LBDIE_Msk (0x1UL << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */ 6733 #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!<LIN Break Detection Interrupt Enable */ 6734 #define USART_CR2_LBCL_Pos (8U) 6735 #define USART_CR2_LBCL_Msk (0x1UL << USART_CR2_LBCL_Pos) /*!< 0x00000100 */ 6736 #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!<Last Bit Clock pulse */ 6737 #define USART_CR2_CPHA_Pos (9U) 6738 #define USART_CR2_CPHA_Msk (0x1UL << USART_CR2_CPHA_Pos) /*!< 0x00000200 */ 6739 #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!<Clock Phase */ 6740 #define USART_CR2_CPOL_Pos (10U) 6741 #define USART_CR2_CPOL_Msk (0x1UL << USART_CR2_CPOL_Pos) /*!< 0x00000400 */ 6742 #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!<Clock Polarity */ 6743 #define USART_CR2_CLKEN_Pos (11U) 6744 #define USART_CR2_CLKEN_Msk (0x1UL << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */ 6745 #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!<Clock Enable */ 6746 6747 #define USART_CR2_STOP_Pos (12U) 6748 #define USART_CR2_STOP_Msk (0x3UL << USART_CR2_STOP_Pos) /*!< 0x00003000 */ 6749 #define USART_CR2_STOP USART_CR2_STOP_Msk /*!<STOP[1:0] bits (STOP bits) */ 6750 #define USART_CR2_STOP_0 (0x1UL << USART_CR2_STOP_Pos) /*!< 0x1000 */ 6751 #define USART_CR2_STOP_1 (0x2UL << USART_CR2_STOP_Pos) /*!< 0x2000 */ 6752 6753 #define USART_CR2_LINEN_Pos (14U) 6754 #define USART_CR2_LINEN_Msk (0x1UL << USART_CR2_LINEN_Pos) /*!< 0x00004000 */ 6755 #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!<LIN mode enable */ 6756 6757 /****************** Bit definition for USART_CR3 register *******************/ 6758 #define USART_CR3_EIE_Pos (0U) 6759 #define USART_CR3_EIE_Msk (0x1UL << USART_CR3_EIE_Pos) /*!< 0x00000001 */ 6760 #define USART_CR3_EIE USART_CR3_EIE_Msk /*!<Error Interrupt Enable */ 6761 #define USART_CR3_IREN_Pos (1U) 6762 #define USART_CR3_IREN_Msk (0x1UL << USART_CR3_IREN_Pos) /*!< 0x00000002 */ 6763 #define USART_CR3_IREN USART_CR3_IREN_Msk /*!<IrDA mode Enable */ 6764 #define USART_CR3_IRLP_Pos (2U) 6765 #define USART_CR3_IRLP_Msk (0x1UL << USART_CR3_IRLP_Pos) /*!< 0x00000004 */ 6766 #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!<IrDA Low-Power */ 6767 #define USART_CR3_HDSEL_Pos (3U) 6768 #define USART_CR3_HDSEL_Msk (0x1UL << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */ 6769 #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!<Half-Duplex Selection */ 6770 #define USART_CR3_NACK_Pos (4U) 6771 #define USART_CR3_NACK_Msk (0x1UL << USART_CR3_NACK_Pos) /*!< 0x00000010 */ 6772 #define USART_CR3_NACK USART_CR3_NACK_Msk /*!<Smartcard NACK enable */ 6773 #define USART_CR3_SCEN_Pos (5U) 6774 #define USART_CR3_SCEN_Msk (0x1UL << USART_CR3_SCEN_Pos) /*!< 0x00000020 */ 6775 #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!<Smartcard mode enable */ 6776 #define USART_CR3_DMAR_Pos (6U) 6777 #define USART_CR3_DMAR_Msk (0x1UL << USART_CR3_DMAR_Pos) /*!< 0x00000040 */ 6778 #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!<DMA Enable Receiver */ 6779 #define USART_CR3_DMAT_Pos (7U) 6780 #define USART_CR3_DMAT_Msk (0x1UL << USART_CR3_DMAT_Pos) /*!< 0x00000080 */ 6781 #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!<DMA Enable Transmitter */ 6782 #define USART_CR3_RTSE_Pos (8U) 6783 #define USART_CR3_RTSE_Msk (0x1UL << USART_CR3_RTSE_Pos) /*!< 0x00000100 */ 6784 #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!<RTS Enable */ 6785 #define USART_CR3_CTSE_Pos (9U) 6786 #define USART_CR3_CTSE_Msk (0x1UL << USART_CR3_CTSE_Pos) /*!< 0x00000200 */ 6787 #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!<CTS Enable */ 6788 #define USART_CR3_CTSIE_Pos (10U) 6789 #define USART_CR3_CTSIE_Msk (0x1UL << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */ 6790 #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!<CTS Interrupt Enable */ 6791 #define USART_CR3_ONEBIT_Pos (11U) 6792 #define USART_CR3_ONEBIT_Msk (0x1UL << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */ 6793 #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!<USART One bit method enable */ 6794 6795 /****************** Bit definition for USART_GTPR register ******************/ 6796 #define USART_GTPR_PSC_Pos (0U) 6797 #define USART_GTPR_PSC_Msk (0xFFUL << USART_GTPR_PSC_Pos) /*!< 0x000000FF */ 6798 #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!<PSC[7:0] bits (Prescaler value) */ 6799 #define USART_GTPR_PSC_0 (0x01UL << USART_GTPR_PSC_Pos) /*!< 0x0001 */ 6800 #define USART_GTPR_PSC_1 (0x02UL << USART_GTPR_PSC_Pos) /*!< 0x0002 */ 6801 #define USART_GTPR_PSC_2 (0x04UL << USART_GTPR_PSC_Pos) /*!< 0x0004 */ 6802 #define USART_GTPR_PSC_3 (0x08UL << USART_GTPR_PSC_Pos) /*!< 0x0008 */ 6803 #define USART_GTPR_PSC_4 (0x10UL << USART_GTPR_PSC_Pos) /*!< 0x0010 */ 6804 #define USART_GTPR_PSC_5 (0x20UL << USART_GTPR_PSC_Pos) /*!< 0x0020 */ 6805 #define USART_GTPR_PSC_6 (0x40UL << USART_GTPR_PSC_Pos) /*!< 0x0040 */ 6806 #define USART_GTPR_PSC_7 (0x80UL << USART_GTPR_PSC_Pos) /*!< 0x0080 */ 6807 6808 #define USART_GTPR_GT_Pos (8U) 6809 #define USART_GTPR_GT_Msk (0xFFUL << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */ 6810 #define USART_GTPR_GT USART_GTPR_GT_Msk /*!<Guard time value */ 6811 6812 /******************************************************************************/ 6813 /* */ 6814 /* Window WATCHDOG */ 6815 /* */ 6816 /******************************************************************************/ 6817 /******************* Bit definition for WWDG_CR register ********************/ 6818 #define WWDG_CR_T_Pos (0U) 6819 #define WWDG_CR_T_Msk (0x7FUL << WWDG_CR_T_Pos) /*!< 0x0000007F */ 6820 #define WWDG_CR_T WWDG_CR_T_Msk /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */ 6821 #define WWDG_CR_T_0 (0x01UL << WWDG_CR_T_Pos) /*!< 0x01 */ 6822 #define WWDG_CR_T_1 (0x02UL << WWDG_CR_T_Pos) /*!< 0x02 */ 6823 #define WWDG_CR_T_2 (0x04UL << WWDG_CR_T_Pos) /*!< 0x04 */ 6824 #define WWDG_CR_T_3 (0x08UL << WWDG_CR_T_Pos) /*!< 0x08 */ 6825 #define WWDG_CR_T_4 (0x10UL << WWDG_CR_T_Pos) /*!< 0x10 */ 6826 #define WWDG_CR_T_5 (0x20UL << WWDG_CR_T_Pos) /*!< 0x20 */ 6827 #define WWDG_CR_T_6 (0x40UL << WWDG_CR_T_Pos) /*!< 0x40 */ 6828 /* Legacy defines */ 6829 #define WWDG_CR_T0 WWDG_CR_T_0 6830 #define WWDG_CR_T1 WWDG_CR_T_1 6831 #define WWDG_CR_T2 WWDG_CR_T_2 6832 #define WWDG_CR_T3 WWDG_CR_T_3 6833 #define WWDG_CR_T4 WWDG_CR_T_4 6834 #define WWDG_CR_T5 WWDG_CR_T_5 6835 #define WWDG_CR_T6 WWDG_CR_T_6 6836 6837 #define WWDG_CR_WDGA_Pos (7U) 6838 #define WWDG_CR_WDGA_Msk (0x1UL << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */ 6839 #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!<Activation bit */ 6840 6841 /******************* Bit definition for WWDG_CFR register *******************/ 6842 #define WWDG_CFR_W_Pos (0U) 6843 #define WWDG_CFR_W_Msk (0x7FUL << WWDG_CFR_W_Pos) /*!< 0x0000007F */ 6844 #define WWDG_CFR_W WWDG_CFR_W_Msk /*!<W[6:0] bits (7-bit window value) */ 6845 #define WWDG_CFR_W_0 (0x01UL << WWDG_CFR_W_Pos) /*!< 0x0001 */ 6846 #define WWDG_CFR_W_1 (0x02UL << WWDG_CFR_W_Pos) /*!< 0x0002 */ 6847 #define WWDG_CFR_W_2 (0x04UL << WWDG_CFR_W_Pos) /*!< 0x0004 */ 6848 #define WWDG_CFR_W_3 (0x08UL << WWDG_CFR_W_Pos) /*!< 0x0008 */ 6849 #define WWDG_CFR_W_4 (0x10UL << WWDG_CFR_W_Pos) /*!< 0x0010 */ 6850 #define WWDG_CFR_W_5 (0x20UL << WWDG_CFR_W_Pos) /*!< 0x0020 */ 6851 #define WWDG_CFR_W_6 (0x40UL << WWDG_CFR_W_Pos) /*!< 0x0040 */ 6852 /* Legacy defines */ 6853 #define WWDG_CFR_W0 WWDG_CFR_W_0 6854 #define WWDG_CFR_W1 WWDG_CFR_W_1 6855 #define WWDG_CFR_W2 WWDG_CFR_W_2 6856 #define WWDG_CFR_W3 WWDG_CFR_W_3 6857 #define WWDG_CFR_W4 WWDG_CFR_W_4 6858 #define WWDG_CFR_W5 WWDG_CFR_W_5 6859 #define WWDG_CFR_W6 WWDG_CFR_W_6 6860 6861 #define WWDG_CFR_WDGTB_Pos (7U) 6862 #define WWDG_CFR_WDGTB_Msk (0x3UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000180 */ 6863 #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!<WDGTB[1:0] bits (Timer Base) */ 6864 #define WWDG_CFR_WDGTB_0 (0x1UL << WWDG_CFR_WDGTB_Pos) /*!< 0x0080 */ 6865 #define WWDG_CFR_WDGTB_1 (0x2UL << WWDG_CFR_WDGTB_Pos) /*!< 0x0100 */ 6866 /* Legacy defines */ 6867 #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0 6868 #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1 6869 6870 #define WWDG_CFR_EWI_Pos (9U) 6871 #define WWDG_CFR_EWI_Msk (0x1UL << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */ 6872 #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!<Early Wakeup Interrupt */ 6873 6874 /******************* Bit definition for WWDG_SR register ********************/ 6875 #define WWDG_SR_EWIF_Pos (0U) 6876 #define WWDG_SR_EWIF_Msk (0x1UL << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */ 6877 #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!<Early Wakeup Interrupt Flag */ 6878 6879 6880 /******************************************************************************/ 6881 /* */ 6882 /* DBG */ 6883 /* */ 6884 /******************************************************************************/ 6885 /******************** Bit definition for DBGMCU_IDCODE register *************/ 6886 #define DBGMCU_IDCODE_DEV_ID_Pos (0U) 6887 #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFUL << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */ 6888 #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk 6889 #define DBGMCU_IDCODE_REV_ID_Pos (16U) 6890 #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */ 6891 #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk 6892 6893 /******************** Bit definition for DBGMCU_CR register *****************/ 6894 #define DBGMCU_CR_DBG_SLEEP_Pos (0U) 6895 #define DBGMCU_CR_DBG_SLEEP_Msk (0x1UL << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */ 6896 #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk 6897 #define DBGMCU_CR_DBG_STOP_Pos (1U) 6898 #define DBGMCU_CR_DBG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */ 6899 #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk 6900 #define DBGMCU_CR_DBG_STANDBY_Pos (2U) 6901 #define DBGMCU_CR_DBG_STANDBY_Msk (0x1UL << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */ 6902 #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk 6903 #define DBGMCU_CR_TRACE_IOEN_Pos (5U) 6904 #define DBGMCU_CR_TRACE_IOEN_Msk (0x1UL << DBGMCU_CR_TRACE_IOEN_Pos) /*!< 0x00000020 */ 6905 #define DBGMCU_CR_TRACE_IOEN DBGMCU_CR_TRACE_IOEN_Msk 6906 6907 #define DBGMCU_CR_TRACE_MODE_Pos (6U) 6908 #define DBGMCU_CR_TRACE_MODE_Msk (0x3UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x000000C0 */ 6909 #define DBGMCU_CR_TRACE_MODE DBGMCU_CR_TRACE_MODE_Msk 6910 #define DBGMCU_CR_TRACE_MODE_0 (0x1UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000040 */ 6911 #define DBGMCU_CR_TRACE_MODE_1 (0x2UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000080 */ 6912 6913 /******************** Bit definition for DBGMCU_APB1_FZ register ************/ 6914 #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos (0U) 6915 #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */ 6916 #define DBGMCU_APB1_FZ_DBG_TIM2_STOP DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk 6917 #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos (1U) 6918 #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos) /*!< 0x00000002 */ 6919 #define DBGMCU_APB1_FZ_DBG_TIM3_STOP DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk 6920 #define DBGMCU_APB1_FZ_DBG_TIM4_STOP_Pos (2U) 6921 #define DBGMCU_APB1_FZ_DBG_TIM4_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM4_STOP_Pos) /*!< 0x00000004 */ 6922 #define DBGMCU_APB1_FZ_DBG_TIM4_STOP DBGMCU_APB1_FZ_DBG_TIM4_STOP_Msk 6923 #define DBGMCU_APB1_FZ_DBG_TIM5_STOP_Pos (3U) 6924 #define DBGMCU_APB1_FZ_DBG_TIM5_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM5_STOP_Pos) /*!< 0x00000008 */ 6925 #define DBGMCU_APB1_FZ_DBG_TIM5_STOP DBGMCU_APB1_FZ_DBG_TIM5_STOP_Msk 6926 #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos (10U) 6927 #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos) /*!< 0x00000400 */ 6928 #define DBGMCU_APB1_FZ_DBG_RTC_STOP DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk 6929 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos (11U) 6930 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */ 6931 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk 6932 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos (12U) 6933 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */ 6934 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk 6935 #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Pos (21U) 6936 #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Pos) /*!< 0x00200000 */ 6937 #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Msk 6938 #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Pos (22U) 6939 #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Pos) /*!< 0x00400000 */ 6940 #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Msk 6941 #define DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT_Pos (23U) 6942 #define DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT_Pos) /*!< 0x00800000 */ 6943 #define DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT_Msk 6944 /* Old IWDGSTOP bit definition, maintained for legacy purpose */ 6945 #define DBGMCU_APB1_FZ_DBG_IWDEG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP 6946 6947 /******************** Bit definition for DBGMCU_APB2_FZ register ************/ 6948 #define DBGMCU_APB2_FZ_DBG_TIM1_STOP_Pos (0U) 6949 #define DBGMCU_APB2_FZ_DBG_TIM1_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM1_STOP_Pos) /*!< 0x00000001 */ 6950 #define DBGMCU_APB2_FZ_DBG_TIM1_STOP DBGMCU_APB2_FZ_DBG_TIM1_STOP_Msk 6951 #define DBGMCU_APB2_FZ_DBG_TIM9_STOP_Pos (16U) 6952 #define DBGMCU_APB2_FZ_DBG_TIM9_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM9_STOP_Pos) /*!< 0x00010000 */ 6953 #define DBGMCU_APB2_FZ_DBG_TIM9_STOP DBGMCU_APB2_FZ_DBG_TIM9_STOP_Msk 6954 #define DBGMCU_APB2_FZ_DBG_TIM10_STOP_Pos (17U) 6955 #define DBGMCU_APB2_FZ_DBG_TIM10_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM10_STOP_Pos) /*!< 0x00020000 */ 6956 #define DBGMCU_APB2_FZ_DBG_TIM10_STOP DBGMCU_APB2_FZ_DBG_TIM10_STOP_Msk 6957 #define DBGMCU_APB2_FZ_DBG_TIM11_STOP_Pos (18U) 6958 #define DBGMCU_APB2_FZ_DBG_TIM11_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM11_STOP_Pos) /*!< 0x00040000 */ 6959 #define DBGMCU_APB2_FZ_DBG_TIM11_STOP DBGMCU_APB2_FZ_DBG_TIM11_STOP_Msk 6960 6961 /******************************************************************************/ 6962 /* */ 6963 /* USB_OTG */ 6964 /* */ 6965 /******************************************************************************/ 6966 /******************** Bit definition for USB_OTG_GOTGCTL register ***********/ 6967 #define USB_OTG_GOTGCTL_SRQSCS_Pos (0U) 6968 #define USB_OTG_GOTGCTL_SRQSCS_Msk (0x1UL << USB_OTG_GOTGCTL_SRQSCS_Pos) /*!< 0x00000001 */ 6969 #define USB_OTG_GOTGCTL_SRQSCS USB_OTG_GOTGCTL_SRQSCS_Msk /*!< Session request success */ 6970 #define USB_OTG_GOTGCTL_SRQ_Pos (1U) 6971 #define USB_OTG_GOTGCTL_SRQ_Msk (0x1UL << USB_OTG_GOTGCTL_SRQ_Pos) /*!< 0x00000002 */ 6972 #define USB_OTG_GOTGCTL_SRQ USB_OTG_GOTGCTL_SRQ_Msk /*!< Session request */ 6973 #define USB_OTG_GOTGCTL_HNGSCS_Pos (8U) 6974 #define USB_OTG_GOTGCTL_HNGSCS_Msk (0x1UL << USB_OTG_GOTGCTL_HNGSCS_Pos) /*!< 0x00000100 */ 6975 #define USB_OTG_GOTGCTL_HNGSCS USB_OTG_GOTGCTL_HNGSCS_Msk /*!< Host set HNP enable */ 6976 #define USB_OTG_GOTGCTL_HNPRQ_Pos (9U) 6977 #define USB_OTG_GOTGCTL_HNPRQ_Msk (0x1UL << USB_OTG_GOTGCTL_HNPRQ_Pos) /*!< 0x00000200 */ 6978 #define USB_OTG_GOTGCTL_HNPRQ USB_OTG_GOTGCTL_HNPRQ_Msk /*!< HNP request */ 6979 #define USB_OTG_GOTGCTL_HSHNPEN_Pos (10U) 6980 #define USB_OTG_GOTGCTL_HSHNPEN_Msk (0x1UL << USB_OTG_GOTGCTL_HSHNPEN_Pos) /*!< 0x00000400 */ 6981 #define USB_OTG_GOTGCTL_HSHNPEN USB_OTG_GOTGCTL_HSHNPEN_Msk /*!< Host set HNP enable */ 6982 #define USB_OTG_GOTGCTL_DHNPEN_Pos (11U) 6983 #define USB_OTG_GOTGCTL_DHNPEN_Msk (0x1UL << USB_OTG_GOTGCTL_DHNPEN_Pos) /*!< 0x00000800 */ 6984 #define USB_OTG_GOTGCTL_DHNPEN USB_OTG_GOTGCTL_DHNPEN_Msk /*!< Device HNP enabled */ 6985 #define USB_OTG_GOTGCTL_CIDSTS_Pos (16U) 6986 #define USB_OTG_GOTGCTL_CIDSTS_Msk (0x1UL << USB_OTG_GOTGCTL_CIDSTS_Pos) /*!< 0x00010000 */ 6987 #define USB_OTG_GOTGCTL_CIDSTS USB_OTG_GOTGCTL_CIDSTS_Msk /*!< Connector ID status */ 6988 #define USB_OTG_GOTGCTL_DBCT_Pos (17U) 6989 #define USB_OTG_GOTGCTL_DBCT_Msk (0x1UL << USB_OTG_GOTGCTL_DBCT_Pos) /*!< 0x00020000 */ 6990 #define USB_OTG_GOTGCTL_DBCT USB_OTG_GOTGCTL_DBCT_Msk /*!< Long/short debounce time */ 6991 #define USB_OTG_GOTGCTL_ASVLD_Pos (18U) 6992 #define USB_OTG_GOTGCTL_ASVLD_Msk (0x1UL << USB_OTG_GOTGCTL_ASVLD_Pos) /*!< 0x00040000 */ 6993 #define USB_OTG_GOTGCTL_ASVLD USB_OTG_GOTGCTL_ASVLD_Msk /*!< A-session valid */ 6994 #define USB_OTG_GOTGCTL_BSVLD_Pos (19U) 6995 #define USB_OTG_GOTGCTL_BSVLD_Msk (0x1UL << USB_OTG_GOTGCTL_BSVLD_Pos) /*!< 0x00080000 */ 6996 #define USB_OTG_GOTGCTL_BSVLD USB_OTG_GOTGCTL_BSVLD_Msk /*!< B-session valid */ 6997 6998 /******************** Bit definition forUSB_OTG_HCFG register ********************/ 6999 7000 #define USB_OTG_HCFG_FSLSPCS_Pos (0U) 7001 #define USB_OTG_HCFG_FSLSPCS_Msk (0x3UL << USB_OTG_HCFG_FSLSPCS_Pos) /*!< 0x00000003 */ 7002 #define USB_OTG_HCFG_FSLSPCS USB_OTG_HCFG_FSLSPCS_Msk /*!< FS/LS PHY clock select */ 7003 #define USB_OTG_HCFG_FSLSPCS_0 (0x1UL << USB_OTG_HCFG_FSLSPCS_Pos) /*!< 0x00000001 */ 7004 #define USB_OTG_HCFG_FSLSPCS_1 (0x2UL << USB_OTG_HCFG_FSLSPCS_Pos) /*!< 0x00000002 */ 7005 #define USB_OTG_HCFG_FSLSS_Pos (2U) 7006 #define USB_OTG_HCFG_FSLSS_Msk (0x1UL << USB_OTG_HCFG_FSLSS_Pos) /*!< 0x00000004 */ 7007 #define USB_OTG_HCFG_FSLSS USB_OTG_HCFG_FSLSS_Msk /*!< FS- and LS-only support */ 7008 7009 /******************** Bit definition for USB_OTG_DCFG register ********************/ 7010 7011 #define USB_OTG_DCFG_DSPD_Pos (0U) 7012 #define USB_OTG_DCFG_DSPD_Msk (0x3UL << USB_OTG_DCFG_DSPD_Pos) /*!< 0x00000003 */ 7013 #define USB_OTG_DCFG_DSPD USB_OTG_DCFG_DSPD_Msk /*!< Device speed */ 7014 #define USB_OTG_DCFG_DSPD_0 (0x1UL << USB_OTG_DCFG_DSPD_Pos) /*!< 0x00000001 */ 7015 #define USB_OTG_DCFG_DSPD_1 (0x2UL << USB_OTG_DCFG_DSPD_Pos) /*!< 0x00000002 */ 7016 #define USB_OTG_DCFG_NZLSOHSK_Pos (2U) 7017 #define USB_OTG_DCFG_NZLSOHSK_Msk (0x1UL << USB_OTG_DCFG_NZLSOHSK_Pos) /*!< 0x00000004 */ 7018 #define USB_OTG_DCFG_NZLSOHSK USB_OTG_DCFG_NZLSOHSK_Msk /*!< Nonzero-length status OUT handshake */ 7019 7020 #define USB_OTG_DCFG_DAD_Pos (4U) 7021 #define USB_OTG_DCFG_DAD_Msk (0x7FUL << USB_OTG_DCFG_DAD_Pos) /*!< 0x000007F0 */ 7022 #define USB_OTG_DCFG_DAD USB_OTG_DCFG_DAD_Msk /*!< Device address */ 7023 #define USB_OTG_DCFG_DAD_0 (0x01UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000010 */ 7024 #define USB_OTG_DCFG_DAD_1 (0x02UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000020 */ 7025 #define USB_OTG_DCFG_DAD_2 (0x04UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000040 */ 7026 #define USB_OTG_DCFG_DAD_3 (0x08UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000080 */ 7027 #define USB_OTG_DCFG_DAD_4 (0x10UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000100 */ 7028 #define USB_OTG_DCFG_DAD_5 (0x20UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000200 */ 7029 #define USB_OTG_DCFG_DAD_6 (0x40UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000400 */ 7030 7031 #define USB_OTG_DCFG_PFIVL_Pos (11U) 7032 #define USB_OTG_DCFG_PFIVL_Msk (0x3UL << USB_OTG_DCFG_PFIVL_Pos) /*!< 0x00001800 */ 7033 #define USB_OTG_DCFG_PFIVL USB_OTG_DCFG_PFIVL_Msk /*!< Periodic (micro)frame interval */ 7034 #define USB_OTG_DCFG_PFIVL_0 (0x1UL << USB_OTG_DCFG_PFIVL_Pos) /*!< 0x00000800 */ 7035 #define USB_OTG_DCFG_PFIVL_1 (0x2UL << USB_OTG_DCFG_PFIVL_Pos) /*!< 0x00001000 */ 7036 7037 #define USB_OTG_DCFG_XCVRDLY_Pos (14U) 7038 #define USB_OTG_DCFG_XCVRDLY_Msk (0x1UL << USB_OTG_DCFG_XCVRDLY_Pos) /*!< 0x00004000 */ 7039 #define USB_OTG_DCFG_XCVRDLY USB_OTG_DCFG_XCVRDLY_Msk /*!< Transceiver delay */ 7040 7041 #define USB_OTG_DCFG_ERRATIM_Pos (15U) 7042 #define USB_OTG_DCFG_ERRATIM_Msk (0x1UL << USB_OTG_DCFG_ERRATIM_Pos) /*!< 0x00008000 */ 7043 #define USB_OTG_DCFG_ERRATIM USB_OTG_DCFG_ERRATIM_Msk /*!< Erratic error interrupt mask */ 7044 7045 #define USB_OTG_DCFG_PERSCHIVL_Pos (24U) 7046 #define USB_OTG_DCFG_PERSCHIVL_Msk (0x3UL << USB_OTG_DCFG_PERSCHIVL_Pos) /*!< 0x03000000 */ 7047 #define USB_OTG_DCFG_PERSCHIVL USB_OTG_DCFG_PERSCHIVL_Msk /*!< Periodic scheduling interval */ 7048 #define USB_OTG_DCFG_PERSCHIVL_0 (0x1UL << USB_OTG_DCFG_PERSCHIVL_Pos) /*!< 0x01000000 */ 7049 #define USB_OTG_DCFG_PERSCHIVL_1 (0x2UL << USB_OTG_DCFG_PERSCHIVL_Pos) /*!< 0x02000000 */ 7050 7051 /******************** Bit definition for USB_OTG_PCGCR register ********************/ 7052 #define USB_OTG_PCGCR_STPPCLK_Pos (0U) 7053 #define USB_OTG_PCGCR_STPPCLK_Msk (0x1UL << USB_OTG_PCGCR_STPPCLK_Pos) /*!< 0x00000001 */ 7054 #define USB_OTG_PCGCR_STPPCLK USB_OTG_PCGCR_STPPCLK_Msk /*!< Stop PHY clock */ 7055 #define USB_OTG_PCGCR_GATEHCLK_Pos (1U) 7056 #define USB_OTG_PCGCR_GATEHCLK_Msk (0x1UL << USB_OTG_PCGCR_GATEHCLK_Pos) /*!< 0x00000002 */ 7057 #define USB_OTG_PCGCR_GATEHCLK USB_OTG_PCGCR_GATEHCLK_Msk /*!< Gate HCLK */ 7058 #define USB_OTG_PCGCR_PHYSUSP_Pos (4U) 7059 #define USB_OTG_PCGCR_PHYSUSP_Msk (0x1UL << USB_OTG_PCGCR_PHYSUSP_Pos) /*!< 0x00000010 */ 7060 #define USB_OTG_PCGCR_PHYSUSP USB_OTG_PCGCR_PHYSUSP_Msk /*!< PHY suspended */ 7061 7062 /******************** Bit definition for USB_OTG_GOTGINT register ********************/ 7063 #define USB_OTG_GOTGINT_SEDET_Pos (2U) 7064 #define USB_OTG_GOTGINT_SEDET_Msk (0x1UL << USB_OTG_GOTGINT_SEDET_Pos) /*!< 0x00000004 */ 7065 #define USB_OTG_GOTGINT_SEDET USB_OTG_GOTGINT_SEDET_Msk /*!< Session end detected */ 7066 #define USB_OTG_GOTGINT_SRSSCHG_Pos (8U) 7067 #define USB_OTG_GOTGINT_SRSSCHG_Msk (0x1UL << USB_OTG_GOTGINT_SRSSCHG_Pos) /*!< 0x00000100 */ 7068 #define USB_OTG_GOTGINT_SRSSCHG USB_OTG_GOTGINT_SRSSCHG_Msk /*!< Session request success status change */ 7069 #define USB_OTG_GOTGINT_HNSSCHG_Pos (9U) 7070 #define USB_OTG_GOTGINT_HNSSCHG_Msk (0x1UL << USB_OTG_GOTGINT_HNSSCHG_Pos) /*!< 0x00000200 */ 7071 #define USB_OTG_GOTGINT_HNSSCHG USB_OTG_GOTGINT_HNSSCHG_Msk /*!< Host negotiation success status change */ 7072 #define USB_OTG_GOTGINT_HNGDET_Pos (17U) 7073 #define USB_OTG_GOTGINT_HNGDET_Msk (0x1UL << USB_OTG_GOTGINT_HNGDET_Pos) /*!< 0x00020000 */ 7074 #define USB_OTG_GOTGINT_HNGDET USB_OTG_GOTGINT_HNGDET_Msk /*!< Host negotiation detected */ 7075 #define USB_OTG_GOTGINT_ADTOCHG_Pos (18U) 7076 #define USB_OTG_GOTGINT_ADTOCHG_Msk (0x1UL << USB_OTG_GOTGINT_ADTOCHG_Pos) /*!< 0x00040000 */ 7077 #define USB_OTG_GOTGINT_ADTOCHG USB_OTG_GOTGINT_ADTOCHG_Msk /*!< A-device timeout change */ 7078 #define USB_OTG_GOTGINT_DBCDNE_Pos (19U) 7079 #define USB_OTG_GOTGINT_DBCDNE_Msk (0x1UL << USB_OTG_GOTGINT_DBCDNE_Pos) /*!< 0x00080000 */ 7080 #define USB_OTG_GOTGINT_DBCDNE USB_OTG_GOTGINT_DBCDNE_Msk /*!< Debounce done */ 7081 7082 /******************** Bit definition for USB_OTG_DCTL register ********************/ 7083 #define USB_OTG_DCTL_RWUSIG_Pos (0U) 7084 #define USB_OTG_DCTL_RWUSIG_Msk (0x1UL << USB_OTG_DCTL_RWUSIG_Pos) /*!< 0x00000001 */ 7085 #define USB_OTG_DCTL_RWUSIG USB_OTG_DCTL_RWUSIG_Msk /*!< Remote wakeup signaling */ 7086 #define USB_OTG_DCTL_SDIS_Pos (1U) 7087 #define USB_OTG_DCTL_SDIS_Msk (0x1UL << USB_OTG_DCTL_SDIS_Pos) /*!< 0x00000002 */ 7088 #define USB_OTG_DCTL_SDIS USB_OTG_DCTL_SDIS_Msk /*!< Soft disconnect */ 7089 #define USB_OTG_DCTL_GINSTS_Pos (2U) 7090 #define USB_OTG_DCTL_GINSTS_Msk (0x1UL << USB_OTG_DCTL_GINSTS_Pos) /*!< 0x00000004 */ 7091 #define USB_OTG_DCTL_GINSTS USB_OTG_DCTL_GINSTS_Msk /*!< Global IN NAK status */ 7092 #define USB_OTG_DCTL_GONSTS_Pos (3U) 7093 #define USB_OTG_DCTL_GONSTS_Msk (0x1UL << USB_OTG_DCTL_GONSTS_Pos) /*!< 0x00000008 */ 7094 #define USB_OTG_DCTL_GONSTS USB_OTG_DCTL_GONSTS_Msk /*!< Global OUT NAK status */ 7095 7096 #define USB_OTG_DCTL_TCTL_Pos (4U) 7097 #define USB_OTG_DCTL_TCTL_Msk (0x7UL << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000070 */ 7098 #define USB_OTG_DCTL_TCTL USB_OTG_DCTL_TCTL_Msk /*!< Test control */ 7099 #define USB_OTG_DCTL_TCTL_0 (0x1UL << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000010 */ 7100 #define USB_OTG_DCTL_TCTL_1 (0x2UL << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000020 */ 7101 #define USB_OTG_DCTL_TCTL_2 (0x4UL << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000040 */ 7102 #define USB_OTG_DCTL_SGINAK_Pos (7U) 7103 #define USB_OTG_DCTL_SGINAK_Msk (0x1UL << USB_OTG_DCTL_SGINAK_Pos) /*!< 0x00000080 */ 7104 #define USB_OTG_DCTL_SGINAK USB_OTG_DCTL_SGINAK_Msk /*!< Set global IN NAK */ 7105 #define USB_OTG_DCTL_CGINAK_Pos (8U) 7106 #define USB_OTG_DCTL_CGINAK_Msk (0x1UL << USB_OTG_DCTL_CGINAK_Pos) /*!< 0x00000100 */ 7107 #define USB_OTG_DCTL_CGINAK USB_OTG_DCTL_CGINAK_Msk /*!< Clear global IN NAK */ 7108 #define USB_OTG_DCTL_SGONAK_Pos (9U) 7109 #define USB_OTG_DCTL_SGONAK_Msk (0x1UL << USB_OTG_DCTL_SGONAK_Pos) /*!< 0x00000200 */ 7110 #define USB_OTG_DCTL_SGONAK USB_OTG_DCTL_SGONAK_Msk /*!< Set global OUT NAK */ 7111 #define USB_OTG_DCTL_CGONAK_Pos (10U) 7112 #define USB_OTG_DCTL_CGONAK_Msk (0x1UL << USB_OTG_DCTL_CGONAK_Pos) /*!< 0x00000400 */ 7113 #define USB_OTG_DCTL_CGONAK USB_OTG_DCTL_CGONAK_Msk /*!< Clear global OUT NAK */ 7114 #define USB_OTG_DCTL_POPRGDNE_Pos (11U) 7115 #define USB_OTG_DCTL_POPRGDNE_Msk (0x1UL << USB_OTG_DCTL_POPRGDNE_Pos) /*!< 0x00000800 */ 7116 #define USB_OTG_DCTL_POPRGDNE USB_OTG_DCTL_POPRGDNE_Msk /*!< Power-on programming done */ 7117 7118 /******************** Bit definition for USB_OTG_HFIR register ********************/ 7119 #define USB_OTG_HFIR_FRIVL_Pos (0U) 7120 #define USB_OTG_HFIR_FRIVL_Msk (0xFFFFUL << USB_OTG_HFIR_FRIVL_Pos) /*!< 0x0000FFFF */ 7121 #define USB_OTG_HFIR_FRIVL USB_OTG_HFIR_FRIVL_Msk /*!< Frame interval */ 7122 7123 /******************** Bit definition for USB_OTG_HFNUM register ********************/ 7124 #define USB_OTG_HFNUM_FRNUM_Pos (0U) 7125 #define USB_OTG_HFNUM_FRNUM_Msk (0xFFFFUL << USB_OTG_HFNUM_FRNUM_Pos) /*!< 0x0000FFFF */ 7126 #define USB_OTG_HFNUM_FRNUM USB_OTG_HFNUM_FRNUM_Msk /*!< Frame number */ 7127 #define USB_OTG_HFNUM_FTREM_Pos (16U) 7128 #define USB_OTG_HFNUM_FTREM_Msk (0xFFFFUL << USB_OTG_HFNUM_FTREM_Pos) /*!< 0xFFFF0000 */ 7129 #define USB_OTG_HFNUM_FTREM USB_OTG_HFNUM_FTREM_Msk /*!< Frame time remaining */ 7130 7131 /******************** Bit definition for USB_OTG_DSTS register ********************/ 7132 #define USB_OTG_DSTS_SUSPSTS_Pos (0U) 7133 #define USB_OTG_DSTS_SUSPSTS_Msk (0x1UL << USB_OTG_DSTS_SUSPSTS_Pos) /*!< 0x00000001 */ 7134 #define USB_OTG_DSTS_SUSPSTS USB_OTG_DSTS_SUSPSTS_Msk /*!< Suspend status */ 7135 7136 #define USB_OTG_DSTS_ENUMSPD_Pos (1U) 7137 #define USB_OTG_DSTS_ENUMSPD_Msk (0x3UL << USB_OTG_DSTS_ENUMSPD_Pos) /*!< 0x00000006 */ 7138 #define USB_OTG_DSTS_ENUMSPD USB_OTG_DSTS_ENUMSPD_Msk /*!< Enumerated speed */ 7139 #define USB_OTG_DSTS_ENUMSPD_0 (0x1UL << USB_OTG_DSTS_ENUMSPD_Pos) /*!< 0x00000002 */ 7140 #define USB_OTG_DSTS_ENUMSPD_1 (0x2UL << USB_OTG_DSTS_ENUMSPD_Pos) /*!< 0x00000004 */ 7141 #define USB_OTG_DSTS_EERR_Pos (3U) 7142 #define USB_OTG_DSTS_EERR_Msk (0x1UL << USB_OTG_DSTS_EERR_Pos) /*!< 0x00000008 */ 7143 #define USB_OTG_DSTS_EERR USB_OTG_DSTS_EERR_Msk /*!< Erratic error */ 7144 #define USB_OTG_DSTS_FNSOF_Pos (8U) 7145 #define USB_OTG_DSTS_FNSOF_Msk (0x3FFFUL << USB_OTG_DSTS_FNSOF_Pos) /*!< 0x003FFF00 */ 7146 #define USB_OTG_DSTS_FNSOF USB_OTG_DSTS_FNSOF_Msk /*!< Frame number of the received SOF */ 7147 7148 /******************** Bit definition for USB_OTG_GAHBCFG register ********************/ 7149 #define USB_OTG_GAHBCFG_GINT_Pos (0U) 7150 #define USB_OTG_GAHBCFG_GINT_Msk (0x1UL << USB_OTG_GAHBCFG_GINT_Pos) /*!< 0x00000001 */ 7151 #define USB_OTG_GAHBCFG_GINT USB_OTG_GAHBCFG_GINT_Msk /*!< Global interrupt mask */ 7152 #define USB_OTG_GAHBCFG_HBSTLEN_Pos (1U) 7153 #define USB_OTG_GAHBCFG_HBSTLEN_Msk (0xFUL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< 0x0000001E */ 7154 #define USB_OTG_GAHBCFG_HBSTLEN USB_OTG_GAHBCFG_HBSTLEN_Msk /*!< Burst length/type */ 7155 #define USB_OTG_GAHBCFG_HBSTLEN_0 (0x0UL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< Single */ 7156 #define USB_OTG_GAHBCFG_HBSTLEN_1 (0x1UL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< INCR */ 7157 #define USB_OTG_GAHBCFG_HBSTLEN_2 (0x3UL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< INCR4 */ 7158 #define USB_OTG_GAHBCFG_HBSTLEN_3 (0x5UL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< INCR8 */ 7159 #define USB_OTG_GAHBCFG_HBSTLEN_4 (0x7UL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< INCR16 */ 7160 #define USB_OTG_GAHBCFG_DMAEN_Pos (5U) 7161 #define USB_OTG_GAHBCFG_DMAEN_Msk (0x1UL << USB_OTG_GAHBCFG_DMAEN_Pos) /*!< 0x00000020 */ 7162 #define USB_OTG_GAHBCFG_DMAEN USB_OTG_GAHBCFG_DMAEN_Msk /*!< DMA enable */ 7163 #define USB_OTG_GAHBCFG_TXFELVL_Pos (7U) 7164 #define USB_OTG_GAHBCFG_TXFELVL_Msk (0x1UL << USB_OTG_GAHBCFG_TXFELVL_Pos) /*!< 0x00000080 */ 7165 #define USB_OTG_GAHBCFG_TXFELVL USB_OTG_GAHBCFG_TXFELVL_Msk /*!< TxFIFO empty level */ 7166 #define USB_OTG_GAHBCFG_PTXFELVL_Pos (8U) 7167 #define USB_OTG_GAHBCFG_PTXFELVL_Msk (0x1UL << USB_OTG_GAHBCFG_PTXFELVL_Pos) /*!< 0x00000100 */ 7168 #define USB_OTG_GAHBCFG_PTXFELVL USB_OTG_GAHBCFG_PTXFELVL_Msk /*!< Periodic TxFIFO empty level */ 7169 7170 /******************** Bit definition for USB_OTG_GUSBCFG register ********************/ 7171 7172 #define USB_OTG_GUSBCFG_TOCAL_Pos (0U) 7173 #define USB_OTG_GUSBCFG_TOCAL_Msk (0x7UL << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000007 */ 7174 #define USB_OTG_GUSBCFG_TOCAL USB_OTG_GUSBCFG_TOCAL_Msk /*!< FS timeout calibration */ 7175 #define USB_OTG_GUSBCFG_TOCAL_0 (0x1UL << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000001 */ 7176 #define USB_OTG_GUSBCFG_TOCAL_1 (0x2UL << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000002 */ 7177 #define USB_OTG_GUSBCFG_TOCAL_2 (0x4UL << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000004 */ 7178 #define USB_OTG_GUSBCFG_PHYSEL_Pos (6U) 7179 #define USB_OTG_GUSBCFG_PHYSEL_Msk (0x1UL << USB_OTG_GUSBCFG_PHYSEL_Pos) /*!< 0x00000040 */ 7180 #define USB_OTG_GUSBCFG_PHYSEL USB_OTG_GUSBCFG_PHYSEL_Msk /*!< USB 2.0 high-speed ULPI PHY or USB 1.1 full-speed serial transceiver select */ 7181 #define USB_OTG_GUSBCFG_SRPCAP_Pos (8U) 7182 #define USB_OTG_GUSBCFG_SRPCAP_Msk (0x1UL << USB_OTG_GUSBCFG_SRPCAP_Pos) /*!< 0x00000100 */ 7183 #define USB_OTG_GUSBCFG_SRPCAP USB_OTG_GUSBCFG_SRPCAP_Msk /*!< SRP-capable */ 7184 #define USB_OTG_GUSBCFG_HNPCAP_Pos (9U) 7185 #define USB_OTG_GUSBCFG_HNPCAP_Msk (0x1UL << USB_OTG_GUSBCFG_HNPCAP_Pos) /*!< 0x00000200 */ 7186 #define USB_OTG_GUSBCFG_HNPCAP USB_OTG_GUSBCFG_HNPCAP_Msk /*!< HNP-capable */ 7187 #define USB_OTG_GUSBCFG_TRDT_Pos (10U) 7188 #define USB_OTG_GUSBCFG_TRDT_Msk (0xFUL << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00003C00 */ 7189 #define USB_OTG_GUSBCFG_TRDT USB_OTG_GUSBCFG_TRDT_Msk /*!< USB turnaround time */ 7190 #define USB_OTG_GUSBCFG_TRDT_0 (0x1UL << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00000400 */ 7191 #define USB_OTG_GUSBCFG_TRDT_1 (0x2UL << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00000800 */ 7192 #define USB_OTG_GUSBCFG_TRDT_2 (0x4UL << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00001000 */ 7193 #define USB_OTG_GUSBCFG_TRDT_3 (0x8UL << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00002000 */ 7194 #define USB_OTG_GUSBCFG_PHYLPCS_Pos (15U) 7195 #define USB_OTG_GUSBCFG_PHYLPCS_Msk (0x1UL << USB_OTG_GUSBCFG_PHYLPCS_Pos) /*!< 0x00008000 */ 7196 #define USB_OTG_GUSBCFG_PHYLPCS USB_OTG_GUSBCFG_PHYLPCS_Msk /*!< PHY Low-power clock select */ 7197 #define USB_OTG_GUSBCFG_ULPIFSLS_Pos (17U) 7198 #define USB_OTG_GUSBCFG_ULPIFSLS_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIFSLS_Pos) /*!< 0x00020000 */ 7199 #define USB_OTG_GUSBCFG_ULPIFSLS USB_OTG_GUSBCFG_ULPIFSLS_Msk /*!< ULPI FS/LS select */ 7200 #define USB_OTG_GUSBCFG_ULPIAR_Pos (18U) 7201 #define USB_OTG_GUSBCFG_ULPIAR_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIAR_Pos) /*!< 0x00040000 */ 7202 #define USB_OTG_GUSBCFG_ULPIAR USB_OTG_GUSBCFG_ULPIAR_Msk /*!< ULPI Auto-resume */ 7203 #define USB_OTG_GUSBCFG_ULPICSM_Pos (19U) 7204 #define USB_OTG_GUSBCFG_ULPICSM_Msk (0x1UL << USB_OTG_GUSBCFG_ULPICSM_Pos) /*!< 0x00080000 */ 7205 #define USB_OTG_GUSBCFG_ULPICSM USB_OTG_GUSBCFG_ULPICSM_Msk /*!< ULPI Clock SuspendM */ 7206 #define USB_OTG_GUSBCFG_ULPIEVBUSD_Pos (20U) 7207 #define USB_OTG_GUSBCFG_ULPIEVBUSD_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIEVBUSD_Pos) /*!< 0x00100000 */ 7208 #define USB_OTG_GUSBCFG_ULPIEVBUSD USB_OTG_GUSBCFG_ULPIEVBUSD_Msk /*!< ULPI External VBUS Drive */ 7209 #define USB_OTG_GUSBCFG_ULPIEVBUSI_Pos (21U) 7210 #define USB_OTG_GUSBCFG_ULPIEVBUSI_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIEVBUSI_Pos) /*!< 0x00200000 */ 7211 #define USB_OTG_GUSBCFG_ULPIEVBUSI USB_OTG_GUSBCFG_ULPIEVBUSI_Msk /*!< ULPI external VBUS indicator */ 7212 #define USB_OTG_GUSBCFG_TSDPS_Pos (22U) 7213 #define USB_OTG_GUSBCFG_TSDPS_Msk (0x1UL << USB_OTG_GUSBCFG_TSDPS_Pos) /*!< 0x00400000 */ 7214 #define USB_OTG_GUSBCFG_TSDPS USB_OTG_GUSBCFG_TSDPS_Msk /*!< TermSel DLine pulsing selection */ 7215 #define USB_OTG_GUSBCFG_PCCI_Pos (23U) 7216 #define USB_OTG_GUSBCFG_PCCI_Msk (0x1UL << USB_OTG_GUSBCFG_PCCI_Pos) /*!< 0x00800000 */ 7217 #define USB_OTG_GUSBCFG_PCCI USB_OTG_GUSBCFG_PCCI_Msk /*!< Indicator complement */ 7218 #define USB_OTG_GUSBCFG_PTCI_Pos (24U) 7219 #define USB_OTG_GUSBCFG_PTCI_Msk (0x1UL << USB_OTG_GUSBCFG_PTCI_Pos) /*!< 0x01000000 */ 7220 #define USB_OTG_GUSBCFG_PTCI USB_OTG_GUSBCFG_PTCI_Msk /*!< Indicator pass through */ 7221 #define USB_OTG_GUSBCFG_ULPIIPD_Pos (25U) 7222 #define USB_OTG_GUSBCFG_ULPIIPD_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIIPD_Pos) /*!< 0x02000000 */ 7223 #define USB_OTG_GUSBCFG_ULPIIPD USB_OTG_GUSBCFG_ULPIIPD_Msk /*!< ULPI interface protect disable */ 7224 #define USB_OTG_GUSBCFG_FHMOD_Pos (29U) 7225 #define USB_OTG_GUSBCFG_FHMOD_Msk (0x1UL << USB_OTG_GUSBCFG_FHMOD_Pos) /*!< 0x20000000 */ 7226 #define USB_OTG_GUSBCFG_FHMOD USB_OTG_GUSBCFG_FHMOD_Msk /*!< Forced host mode */ 7227 #define USB_OTG_GUSBCFG_FDMOD_Pos (30U) 7228 #define USB_OTG_GUSBCFG_FDMOD_Msk (0x1UL << USB_OTG_GUSBCFG_FDMOD_Pos) /*!< 0x40000000 */ 7229 #define USB_OTG_GUSBCFG_FDMOD USB_OTG_GUSBCFG_FDMOD_Msk /*!< Forced peripheral mode */ 7230 #define USB_OTG_GUSBCFG_CTXPKT_Pos (31U) 7231 #define USB_OTG_GUSBCFG_CTXPKT_Msk (0x1UL << USB_OTG_GUSBCFG_CTXPKT_Pos) /*!< 0x80000000 */ 7232 #define USB_OTG_GUSBCFG_CTXPKT USB_OTG_GUSBCFG_CTXPKT_Msk /*!< Corrupt Tx packet */ 7233 7234 /******************** Bit definition for USB_OTG_GRSTCTL register ********************/ 7235 #define USB_OTG_GRSTCTL_CSRST_Pos (0U) 7236 #define USB_OTG_GRSTCTL_CSRST_Msk (0x1UL << USB_OTG_GRSTCTL_CSRST_Pos) /*!< 0x00000001 */ 7237 #define USB_OTG_GRSTCTL_CSRST USB_OTG_GRSTCTL_CSRST_Msk /*!< Core soft reset */ 7238 #define USB_OTG_GRSTCTL_HSRST_Pos (1U) 7239 #define USB_OTG_GRSTCTL_HSRST_Msk (0x1UL << USB_OTG_GRSTCTL_HSRST_Pos) /*!< 0x00000002 */ 7240 #define USB_OTG_GRSTCTL_HSRST USB_OTG_GRSTCTL_HSRST_Msk /*!< HCLK soft reset */ 7241 #define USB_OTG_GRSTCTL_FCRST_Pos (2U) 7242 #define USB_OTG_GRSTCTL_FCRST_Msk (0x1UL << USB_OTG_GRSTCTL_FCRST_Pos) /*!< 0x00000004 */ 7243 #define USB_OTG_GRSTCTL_FCRST USB_OTG_GRSTCTL_FCRST_Msk /*!< Host frame counter reset */ 7244 #define USB_OTG_GRSTCTL_RXFFLSH_Pos (4U) 7245 #define USB_OTG_GRSTCTL_RXFFLSH_Msk (0x1UL << USB_OTG_GRSTCTL_RXFFLSH_Pos) /*!< 0x00000010 */ 7246 #define USB_OTG_GRSTCTL_RXFFLSH USB_OTG_GRSTCTL_RXFFLSH_Msk /*!< RxFIFO flush */ 7247 #define USB_OTG_GRSTCTL_TXFFLSH_Pos (5U) 7248 #define USB_OTG_GRSTCTL_TXFFLSH_Msk (0x1UL << USB_OTG_GRSTCTL_TXFFLSH_Pos) /*!< 0x00000020 */ 7249 #define USB_OTG_GRSTCTL_TXFFLSH USB_OTG_GRSTCTL_TXFFLSH_Msk /*!< TxFIFO flush */ 7250 7251 7252 #define USB_OTG_GRSTCTL_TXFNUM_Pos (6U) 7253 #define USB_OTG_GRSTCTL_TXFNUM_Msk (0x1FUL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x000007C0 */ 7254 #define USB_OTG_GRSTCTL_TXFNUM USB_OTG_GRSTCTL_TXFNUM_Msk /*!< TxFIFO number */ 7255 #define USB_OTG_GRSTCTL_TXFNUM_0 (0x01UL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000040 */ 7256 #define USB_OTG_GRSTCTL_TXFNUM_1 (0x02UL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000080 */ 7257 #define USB_OTG_GRSTCTL_TXFNUM_2 (0x04UL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000100 */ 7258 #define USB_OTG_GRSTCTL_TXFNUM_3 (0x08UL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000200 */ 7259 #define USB_OTG_GRSTCTL_TXFNUM_4 (0x10UL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000400 */ 7260 #define USB_OTG_GRSTCTL_DMAREQ_Pos (30U) 7261 #define USB_OTG_GRSTCTL_DMAREQ_Msk (0x1UL << USB_OTG_GRSTCTL_DMAREQ_Pos) /*!< 0x40000000 */ 7262 #define USB_OTG_GRSTCTL_DMAREQ USB_OTG_GRSTCTL_DMAREQ_Msk /*!< DMA request signal */ 7263 #define USB_OTG_GRSTCTL_AHBIDL_Pos (31U) 7264 #define USB_OTG_GRSTCTL_AHBIDL_Msk (0x1UL << USB_OTG_GRSTCTL_AHBIDL_Pos) /*!< 0x80000000 */ 7265 #define USB_OTG_GRSTCTL_AHBIDL USB_OTG_GRSTCTL_AHBIDL_Msk /*!< AHB master idle */ 7266 7267 /******************** Bit definition for USB_OTG_DIEPMSK register ********************/ 7268 #define USB_OTG_DIEPMSK_XFRCM_Pos (0U) 7269 #define USB_OTG_DIEPMSK_XFRCM_Msk (0x1UL << USB_OTG_DIEPMSK_XFRCM_Pos) /*!< 0x00000001 */ 7270 #define USB_OTG_DIEPMSK_XFRCM USB_OTG_DIEPMSK_XFRCM_Msk /*!< Transfer completed interrupt mask */ 7271 #define USB_OTG_DIEPMSK_EPDM_Pos (1U) 7272 #define USB_OTG_DIEPMSK_EPDM_Msk (0x1UL << USB_OTG_DIEPMSK_EPDM_Pos) /*!< 0x00000002 */ 7273 #define USB_OTG_DIEPMSK_EPDM USB_OTG_DIEPMSK_EPDM_Msk /*!< Endpoint disabled interrupt mask */ 7274 #define USB_OTG_DIEPMSK_TOM_Pos (3U) 7275 #define USB_OTG_DIEPMSK_TOM_Msk (0x1UL << USB_OTG_DIEPMSK_TOM_Pos) /*!< 0x00000008 */ 7276 #define USB_OTG_DIEPMSK_TOM USB_OTG_DIEPMSK_TOM_Msk /*!< Timeout condition mask (nonisochronous endpoints) */ 7277 #define USB_OTG_DIEPMSK_ITTXFEMSK_Pos (4U) 7278 #define USB_OTG_DIEPMSK_ITTXFEMSK_Msk (0x1UL << USB_OTG_DIEPMSK_ITTXFEMSK_Pos) /*!< 0x00000010 */ 7279 #define USB_OTG_DIEPMSK_ITTXFEMSK USB_OTG_DIEPMSK_ITTXFEMSK_Msk /*!< IN token received when TxFIFO empty mask */ 7280 #define USB_OTG_DIEPMSK_INEPNMM_Pos (5U) 7281 #define USB_OTG_DIEPMSK_INEPNMM_Msk (0x1UL << USB_OTG_DIEPMSK_INEPNMM_Pos) /*!< 0x00000020 */ 7282 #define USB_OTG_DIEPMSK_INEPNMM USB_OTG_DIEPMSK_INEPNMM_Msk /*!< IN token received with EP mismatch mask */ 7283 #define USB_OTG_DIEPMSK_INEPNEM_Pos (6U) 7284 #define USB_OTG_DIEPMSK_INEPNEM_Msk (0x1UL << USB_OTG_DIEPMSK_INEPNEM_Pos) /*!< 0x00000040 */ 7285 #define USB_OTG_DIEPMSK_INEPNEM USB_OTG_DIEPMSK_INEPNEM_Msk /*!< IN endpoint NAK effective mask */ 7286 #define USB_OTG_DIEPMSK_TXFURM_Pos (8U) 7287 #define USB_OTG_DIEPMSK_TXFURM_Msk (0x1UL << USB_OTG_DIEPMSK_TXFURM_Pos) /*!< 0x00000100 */ 7288 #define USB_OTG_DIEPMSK_TXFURM USB_OTG_DIEPMSK_TXFURM_Msk /*!< FIFO underrun mask */ 7289 #define USB_OTG_DIEPMSK_BIM_Pos (9U) 7290 #define USB_OTG_DIEPMSK_BIM_Msk (0x1UL << USB_OTG_DIEPMSK_BIM_Pos) /*!< 0x00000200 */ 7291 #define USB_OTG_DIEPMSK_BIM USB_OTG_DIEPMSK_BIM_Msk /*!< BNA interrupt mask */ 7292 7293 /******************** Bit definition for USB_OTG_HPTXSTS register ********************/ 7294 #define USB_OTG_HPTXSTS_PTXFSAVL_Pos (0U) 7295 #define USB_OTG_HPTXSTS_PTXFSAVL_Msk (0xFFFFUL << USB_OTG_HPTXSTS_PTXFSAVL_Pos) /*!< 0x0000FFFF */ 7296 #define USB_OTG_HPTXSTS_PTXFSAVL USB_OTG_HPTXSTS_PTXFSAVL_Msk /*!< Periodic transmit data FIFO space available */ 7297 #define USB_OTG_HPTXSTS_PTXQSAV_Pos (16U) 7298 #define USB_OTG_HPTXSTS_PTXQSAV_Msk (0xFFUL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00FF0000 */ 7299 #define USB_OTG_HPTXSTS_PTXQSAV USB_OTG_HPTXSTS_PTXQSAV_Msk /*!< Periodic transmit request queue space available */ 7300 #define USB_OTG_HPTXSTS_PTXQSAV_0 (0x01UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00010000 */ 7301 #define USB_OTG_HPTXSTS_PTXQSAV_1 (0x02UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00020000 */ 7302 #define USB_OTG_HPTXSTS_PTXQSAV_2 (0x04UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00040000 */ 7303 #define USB_OTG_HPTXSTS_PTXQSAV_3 (0x08UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00080000 */ 7304 #define USB_OTG_HPTXSTS_PTXQSAV_4 (0x10UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00100000 */ 7305 #define USB_OTG_HPTXSTS_PTXQSAV_5 (0x20UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00200000 */ 7306 #define USB_OTG_HPTXSTS_PTXQSAV_6 (0x40UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00400000 */ 7307 #define USB_OTG_HPTXSTS_PTXQSAV_7 (0x80UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00800000 */ 7308 7309 #define USB_OTG_HPTXSTS_PTXQTOP_Pos (24U) 7310 #define USB_OTG_HPTXSTS_PTXQTOP_Msk (0xFFUL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0xFF000000 */ 7311 #define USB_OTG_HPTXSTS_PTXQTOP USB_OTG_HPTXSTS_PTXQTOP_Msk /*!< Top of the periodic transmit request queue */ 7312 #define USB_OTG_HPTXSTS_PTXQTOP_0 (0x01UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x01000000 */ 7313 #define USB_OTG_HPTXSTS_PTXQTOP_1 (0x02UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x02000000 */ 7314 #define USB_OTG_HPTXSTS_PTXQTOP_2 (0x04UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x04000000 */ 7315 #define USB_OTG_HPTXSTS_PTXQTOP_3 (0x08UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x08000000 */ 7316 #define USB_OTG_HPTXSTS_PTXQTOP_4 (0x10UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x10000000 */ 7317 #define USB_OTG_HPTXSTS_PTXQTOP_5 (0x20UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x20000000 */ 7318 #define USB_OTG_HPTXSTS_PTXQTOP_6 (0x40UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x40000000 */ 7319 #define USB_OTG_HPTXSTS_PTXQTOP_7 (0x80UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x80000000 */ 7320 7321 /******************** Bit definition for USB_OTG_HAINT register ********************/ 7322 #define USB_OTG_HAINT_HAINT_Pos (0U) 7323 #define USB_OTG_HAINT_HAINT_Msk (0xFFFFUL << USB_OTG_HAINT_HAINT_Pos) /*!< 0x0000FFFF */ 7324 #define USB_OTG_HAINT_HAINT USB_OTG_HAINT_HAINT_Msk /*!< Channel interrupts */ 7325 7326 /******************** Bit definition for USB_OTG_DOEPMSK register ********************/ 7327 #define USB_OTG_DOEPMSK_XFRCM_Pos (0U) 7328 #define USB_OTG_DOEPMSK_XFRCM_Msk (0x1UL << USB_OTG_DOEPMSK_XFRCM_Pos) /*!< 0x00000001 */ 7329 #define USB_OTG_DOEPMSK_XFRCM USB_OTG_DOEPMSK_XFRCM_Msk /*!< Transfer completed interrupt mask */ 7330 #define USB_OTG_DOEPMSK_EPDM_Pos (1U) 7331 #define USB_OTG_DOEPMSK_EPDM_Msk (0x1UL << USB_OTG_DOEPMSK_EPDM_Pos) /*!< 0x00000002 */ 7332 #define USB_OTG_DOEPMSK_EPDM USB_OTG_DOEPMSK_EPDM_Msk /*!< Endpoint disabled interrupt mask */ 7333 #define USB_OTG_DOEPMSK_AHBERRM_Pos (2U) 7334 #define USB_OTG_DOEPMSK_AHBERRM_Msk (0x1UL << USB_OTG_DOEPMSK_AHBERRM_Pos) /*!< 0x00000004 */ 7335 #define USB_OTG_DOEPMSK_AHBERRM USB_OTG_DOEPMSK_AHBERRM_Msk /*!< OUT transaction AHB Error interrupt mask */ 7336 #define USB_OTG_DOEPMSK_STUPM_Pos (3U) 7337 #define USB_OTG_DOEPMSK_STUPM_Msk (0x1UL << USB_OTG_DOEPMSK_STUPM_Pos) /*!< 0x00000008 */ 7338 #define USB_OTG_DOEPMSK_STUPM USB_OTG_DOEPMSK_STUPM_Msk /*!< SETUP phase done mask */ 7339 #define USB_OTG_DOEPMSK_OTEPDM_Pos (4U) 7340 #define USB_OTG_DOEPMSK_OTEPDM_Msk (0x1UL << USB_OTG_DOEPMSK_OTEPDM_Pos) /*!< 0x00000010 */ 7341 #define USB_OTG_DOEPMSK_OTEPDM USB_OTG_DOEPMSK_OTEPDM_Msk /*!< OUT token received when endpoint disabled mask */ 7342 #define USB_OTG_DOEPMSK_OTEPSPRM_Pos (5U) 7343 #define USB_OTG_DOEPMSK_OTEPSPRM_Msk (0x1UL << USB_OTG_DOEPMSK_OTEPSPRM_Pos) /*!< 0x00000020 */ 7344 #define USB_OTG_DOEPMSK_OTEPSPRM USB_OTG_DOEPMSK_OTEPSPRM_Msk /*!< Status Phase Received mask */ 7345 #define USB_OTG_DOEPMSK_B2BSTUP_Pos (6U) 7346 #define USB_OTG_DOEPMSK_B2BSTUP_Msk (0x1UL << USB_OTG_DOEPMSK_B2BSTUP_Pos) /*!< 0x00000040 */ 7347 #define USB_OTG_DOEPMSK_B2BSTUP USB_OTG_DOEPMSK_B2BSTUP_Msk /*!< Back-to-back SETUP packets received mask */ 7348 #define USB_OTG_DOEPMSK_OPEM_Pos (8U) 7349 #define USB_OTG_DOEPMSK_OPEM_Msk (0x1UL << USB_OTG_DOEPMSK_OPEM_Pos) /*!< 0x00000100 */ 7350 #define USB_OTG_DOEPMSK_OPEM USB_OTG_DOEPMSK_OPEM_Msk /*!< OUT packet error mask */ 7351 #define USB_OTG_DOEPMSK_BOIM_Pos (9U) 7352 #define USB_OTG_DOEPMSK_BOIM_Msk (0x1UL << USB_OTG_DOEPMSK_BOIM_Pos) /*!< 0x00000200 */ 7353 #define USB_OTG_DOEPMSK_BOIM USB_OTG_DOEPMSK_BOIM_Msk /*!< BNA interrupt mask */ 7354 #define USB_OTG_DOEPMSK_BERRM_Pos (12U) 7355 #define USB_OTG_DOEPMSK_BERRM_Msk (0x1UL << USB_OTG_DOEPMSK_BERRM_Pos) /*!< 0x00001000 */ 7356 #define USB_OTG_DOEPMSK_BERRM USB_OTG_DOEPMSK_BERRM_Msk /*!< Babble error interrupt mask */ 7357 #define USB_OTG_DOEPMSK_NAKM_Pos (13U) 7358 #define USB_OTG_DOEPMSK_NAKM_Msk (0x1UL << USB_OTG_DOEPMSK_NAKM_Pos) /*!< 0x00002000 */ 7359 #define USB_OTG_DOEPMSK_NAKM USB_OTG_DOEPMSK_NAKM_Msk /*!< OUT Packet NAK interrupt mask */ 7360 #define USB_OTG_DOEPMSK_NYETM_Pos (14U) 7361 #define USB_OTG_DOEPMSK_NYETM_Msk (0x1UL << USB_OTG_DOEPMSK_NYETM_Pos) /*!< 0x00004000 */ 7362 #define USB_OTG_DOEPMSK_NYETM USB_OTG_DOEPMSK_NYETM_Msk /*!< NYET interrupt mask */ 7363 /******************** Bit definition for USB_OTG_GINTSTS register ********************/ 7364 #define USB_OTG_GINTSTS_CMOD_Pos (0U) 7365 #define USB_OTG_GINTSTS_CMOD_Msk (0x1UL << USB_OTG_GINTSTS_CMOD_Pos) /*!< 0x00000001 */ 7366 #define USB_OTG_GINTSTS_CMOD USB_OTG_GINTSTS_CMOD_Msk /*!< Current mode of operation */ 7367 #define USB_OTG_GINTSTS_MMIS_Pos (1U) 7368 #define USB_OTG_GINTSTS_MMIS_Msk (0x1UL << USB_OTG_GINTSTS_MMIS_Pos) /*!< 0x00000002 */ 7369 #define USB_OTG_GINTSTS_MMIS USB_OTG_GINTSTS_MMIS_Msk /*!< Mode mismatch interrupt */ 7370 #define USB_OTG_GINTSTS_OTGINT_Pos (2U) 7371 #define USB_OTG_GINTSTS_OTGINT_Msk (0x1UL << USB_OTG_GINTSTS_OTGINT_Pos) /*!< 0x00000004 */ 7372 #define USB_OTG_GINTSTS_OTGINT USB_OTG_GINTSTS_OTGINT_Msk /*!< OTG interrupt */ 7373 #define USB_OTG_GINTSTS_SOF_Pos (3U) 7374 #define USB_OTG_GINTSTS_SOF_Msk (0x1UL << USB_OTG_GINTSTS_SOF_Pos) /*!< 0x00000008 */ 7375 #define USB_OTG_GINTSTS_SOF USB_OTG_GINTSTS_SOF_Msk /*!< Start of frame */ 7376 #define USB_OTG_GINTSTS_RXFLVL_Pos (4U) 7377 #define USB_OTG_GINTSTS_RXFLVL_Msk (0x1UL << USB_OTG_GINTSTS_RXFLVL_Pos) /*!< 0x00000010 */ 7378 #define USB_OTG_GINTSTS_RXFLVL USB_OTG_GINTSTS_RXFLVL_Msk /*!< RxFIFO nonempty */ 7379 #define USB_OTG_GINTSTS_NPTXFE_Pos (5U) 7380 #define USB_OTG_GINTSTS_NPTXFE_Msk (0x1UL << USB_OTG_GINTSTS_NPTXFE_Pos) /*!< 0x00000020 */ 7381 #define USB_OTG_GINTSTS_NPTXFE USB_OTG_GINTSTS_NPTXFE_Msk /*!< Nonperiodic TxFIFO empty */ 7382 #define USB_OTG_GINTSTS_GINAKEFF_Pos (6U) 7383 #define USB_OTG_GINTSTS_GINAKEFF_Msk (0x1UL << USB_OTG_GINTSTS_GINAKEFF_Pos) /*!< 0x00000040 */ 7384 #define USB_OTG_GINTSTS_GINAKEFF USB_OTG_GINTSTS_GINAKEFF_Msk /*!< Global IN nonperiodic NAK effective */ 7385 #define USB_OTG_GINTSTS_BOUTNAKEFF_Pos (7U) 7386 #define USB_OTG_GINTSTS_BOUTNAKEFF_Msk (0x1UL << USB_OTG_GINTSTS_BOUTNAKEFF_Pos) /*!< 0x00000080 */ 7387 #define USB_OTG_GINTSTS_BOUTNAKEFF USB_OTG_GINTSTS_BOUTNAKEFF_Msk /*!< Global OUT NAK effective */ 7388 #define USB_OTG_GINTSTS_ESUSP_Pos (10U) 7389 #define USB_OTG_GINTSTS_ESUSP_Msk (0x1UL << USB_OTG_GINTSTS_ESUSP_Pos) /*!< 0x00000400 */ 7390 #define USB_OTG_GINTSTS_ESUSP USB_OTG_GINTSTS_ESUSP_Msk /*!< Early suspend */ 7391 #define USB_OTG_GINTSTS_USBSUSP_Pos (11U) 7392 #define USB_OTG_GINTSTS_USBSUSP_Msk (0x1UL << USB_OTG_GINTSTS_USBSUSP_Pos) /*!< 0x00000800 */ 7393 #define USB_OTG_GINTSTS_USBSUSP USB_OTG_GINTSTS_USBSUSP_Msk /*!< USB suspend */ 7394 #define USB_OTG_GINTSTS_USBRST_Pos (12U) 7395 #define USB_OTG_GINTSTS_USBRST_Msk (0x1UL << USB_OTG_GINTSTS_USBRST_Pos) /*!< 0x00001000 */ 7396 #define USB_OTG_GINTSTS_USBRST USB_OTG_GINTSTS_USBRST_Msk /*!< USB reset */ 7397 #define USB_OTG_GINTSTS_ENUMDNE_Pos (13U) 7398 #define USB_OTG_GINTSTS_ENUMDNE_Msk (0x1UL << USB_OTG_GINTSTS_ENUMDNE_Pos) /*!< 0x00002000 */ 7399 #define USB_OTG_GINTSTS_ENUMDNE USB_OTG_GINTSTS_ENUMDNE_Msk /*!< Enumeration done */ 7400 #define USB_OTG_GINTSTS_ISOODRP_Pos (14U) 7401 #define USB_OTG_GINTSTS_ISOODRP_Msk (0x1UL << USB_OTG_GINTSTS_ISOODRP_Pos) /*!< 0x00004000 */ 7402 #define USB_OTG_GINTSTS_ISOODRP USB_OTG_GINTSTS_ISOODRP_Msk /*!< Isochronous OUT packet dropped interrupt */ 7403 #define USB_OTG_GINTSTS_EOPF_Pos (15U) 7404 #define USB_OTG_GINTSTS_EOPF_Msk (0x1UL << USB_OTG_GINTSTS_EOPF_Pos) /*!< 0x00008000 */ 7405 #define USB_OTG_GINTSTS_EOPF USB_OTG_GINTSTS_EOPF_Msk /*!< End of periodic frame interrupt */ 7406 #define USB_OTG_GINTSTS_IEPINT_Pos (18U) 7407 #define USB_OTG_GINTSTS_IEPINT_Msk (0x1UL << USB_OTG_GINTSTS_IEPINT_Pos) /*!< 0x00040000 */ 7408 #define USB_OTG_GINTSTS_IEPINT USB_OTG_GINTSTS_IEPINT_Msk /*!< IN endpoint interrupt */ 7409 #define USB_OTG_GINTSTS_OEPINT_Pos (19U) 7410 #define USB_OTG_GINTSTS_OEPINT_Msk (0x1UL << USB_OTG_GINTSTS_OEPINT_Pos) /*!< 0x00080000 */ 7411 #define USB_OTG_GINTSTS_OEPINT USB_OTG_GINTSTS_OEPINT_Msk /*!< OUT endpoint interrupt */ 7412 #define USB_OTG_GINTSTS_IISOIXFR_Pos (20U) 7413 #define USB_OTG_GINTSTS_IISOIXFR_Msk (0x1UL << USB_OTG_GINTSTS_IISOIXFR_Pos) /*!< 0x00100000 */ 7414 #define USB_OTG_GINTSTS_IISOIXFR USB_OTG_GINTSTS_IISOIXFR_Msk /*!< Incomplete isochronous IN transfer */ 7415 #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Pos (21U) 7416 #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Msk (0x1UL << USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Pos) /*!< 0x00200000 */ 7417 #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Msk /*!< Incomplete periodic transfer */ 7418 #define USB_OTG_GINTSTS_DATAFSUSP_Pos (22U) 7419 #define USB_OTG_GINTSTS_DATAFSUSP_Msk (0x1UL << USB_OTG_GINTSTS_DATAFSUSP_Pos) /*!< 0x00400000 */ 7420 #define USB_OTG_GINTSTS_DATAFSUSP USB_OTG_GINTSTS_DATAFSUSP_Msk /*!< Data fetch suspended */ 7421 #define USB_OTG_GINTSTS_HPRTINT_Pos (24U) 7422 #define USB_OTG_GINTSTS_HPRTINT_Msk (0x1UL << USB_OTG_GINTSTS_HPRTINT_Pos) /*!< 0x01000000 */ 7423 #define USB_OTG_GINTSTS_HPRTINT USB_OTG_GINTSTS_HPRTINT_Msk /*!< Host port interrupt */ 7424 #define USB_OTG_GINTSTS_HCINT_Pos (25U) 7425 #define USB_OTG_GINTSTS_HCINT_Msk (0x1UL << USB_OTG_GINTSTS_HCINT_Pos) /*!< 0x02000000 */ 7426 #define USB_OTG_GINTSTS_HCINT USB_OTG_GINTSTS_HCINT_Msk /*!< Host channels interrupt */ 7427 #define USB_OTG_GINTSTS_PTXFE_Pos (26U) 7428 #define USB_OTG_GINTSTS_PTXFE_Msk (0x1UL << USB_OTG_GINTSTS_PTXFE_Pos) /*!< 0x04000000 */ 7429 #define USB_OTG_GINTSTS_PTXFE USB_OTG_GINTSTS_PTXFE_Msk /*!< Periodic TxFIFO empty */ 7430 #define USB_OTG_GINTSTS_CIDSCHG_Pos (28U) 7431 #define USB_OTG_GINTSTS_CIDSCHG_Msk (0x1UL << USB_OTG_GINTSTS_CIDSCHG_Pos) /*!< 0x10000000 */ 7432 #define USB_OTG_GINTSTS_CIDSCHG USB_OTG_GINTSTS_CIDSCHG_Msk /*!< Connector ID status change */ 7433 #define USB_OTG_GINTSTS_DISCINT_Pos (29U) 7434 #define USB_OTG_GINTSTS_DISCINT_Msk (0x1UL << USB_OTG_GINTSTS_DISCINT_Pos) /*!< 0x20000000 */ 7435 #define USB_OTG_GINTSTS_DISCINT USB_OTG_GINTSTS_DISCINT_Msk /*!< Disconnect detected interrupt */ 7436 #define USB_OTG_GINTSTS_SRQINT_Pos (30U) 7437 #define USB_OTG_GINTSTS_SRQINT_Msk (0x1UL << USB_OTG_GINTSTS_SRQINT_Pos) /*!< 0x40000000 */ 7438 #define USB_OTG_GINTSTS_SRQINT USB_OTG_GINTSTS_SRQINT_Msk /*!< Session request/new session detected interrupt */ 7439 #define USB_OTG_GINTSTS_WKUINT_Pos (31U) 7440 #define USB_OTG_GINTSTS_WKUINT_Msk (0x1UL << USB_OTG_GINTSTS_WKUINT_Pos) /*!< 0x80000000 */ 7441 #define USB_OTG_GINTSTS_WKUINT USB_OTG_GINTSTS_WKUINT_Msk /*!< Resume/remote wakeup detected interrupt */ 7442 7443 /******************** Bit definition for USB_OTG_GINTMSK register ********************/ 7444 #define USB_OTG_GINTMSK_MMISM_Pos (1U) 7445 #define USB_OTG_GINTMSK_MMISM_Msk (0x1UL << USB_OTG_GINTMSK_MMISM_Pos) /*!< 0x00000002 */ 7446 #define USB_OTG_GINTMSK_MMISM USB_OTG_GINTMSK_MMISM_Msk /*!< Mode mismatch interrupt mask */ 7447 #define USB_OTG_GINTMSK_OTGINT_Pos (2U) 7448 #define USB_OTG_GINTMSK_OTGINT_Msk (0x1UL << USB_OTG_GINTMSK_OTGINT_Pos) /*!< 0x00000004 */ 7449 #define USB_OTG_GINTMSK_OTGINT USB_OTG_GINTMSK_OTGINT_Msk /*!< OTG interrupt mask */ 7450 #define USB_OTG_GINTMSK_SOFM_Pos (3U) 7451 #define USB_OTG_GINTMSK_SOFM_Msk (0x1UL << USB_OTG_GINTMSK_SOFM_Pos) /*!< 0x00000008 */ 7452 #define USB_OTG_GINTMSK_SOFM USB_OTG_GINTMSK_SOFM_Msk /*!< Start of frame mask */ 7453 #define USB_OTG_GINTMSK_RXFLVLM_Pos (4U) 7454 #define USB_OTG_GINTMSK_RXFLVLM_Msk (0x1UL << USB_OTG_GINTMSK_RXFLVLM_Pos) /*!< 0x00000010 */ 7455 #define USB_OTG_GINTMSK_RXFLVLM USB_OTG_GINTMSK_RXFLVLM_Msk /*!< Receive FIFO nonempty mask */ 7456 #define USB_OTG_GINTMSK_NPTXFEM_Pos (5U) 7457 #define USB_OTG_GINTMSK_NPTXFEM_Msk (0x1UL << USB_OTG_GINTMSK_NPTXFEM_Pos) /*!< 0x00000020 */ 7458 #define USB_OTG_GINTMSK_NPTXFEM USB_OTG_GINTMSK_NPTXFEM_Msk /*!< Nonperiodic TxFIFO empty mask */ 7459 #define USB_OTG_GINTMSK_GINAKEFFM_Pos (6U) 7460 #define USB_OTG_GINTMSK_GINAKEFFM_Msk (0x1UL << USB_OTG_GINTMSK_GINAKEFFM_Pos) /*!< 0x00000040 */ 7461 #define USB_OTG_GINTMSK_GINAKEFFM USB_OTG_GINTMSK_GINAKEFFM_Msk /*!< Global nonperiodic IN NAK effective mask */ 7462 #define USB_OTG_GINTMSK_GONAKEFFM_Pos (7U) 7463 #define USB_OTG_GINTMSK_GONAKEFFM_Msk (0x1UL << USB_OTG_GINTMSK_GONAKEFFM_Pos) /*!< 0x00000080 */ 7464 #define USB_OTG_GINTMSK_GONAKEFFM USB_OTG_GINTMSK_GONAKEFFM_Msk /*!< Global OUT NAK effective mask */ 7465 #define USB_OTG_GINTMSK_ESUSPM_Pos (10U) 7466 #define USB_OTG_GINTMSK_ESUSPM_Msk (0x1UL << USB_OTG_GINTMSK_ESUSPM_Pos) /*!< 0x00000400 */ 7467 #define USB_OTG_GINTMSK_ESUSPM USB_OTG_GINTMSK_ESUSPM_Msk /*!< Early suspend mask */ 7468 #define USB_OTG_GINTMSK_USBSUSPM_Pos (11U) 7469 #define USB_OTG_GINTMSK_USBSUSPM_Msk (0x1UL << USB_OTG_GINTMSK_USBSUSPM_Pos) /*!< 0x00000800 */ 7470 #define USB_OTG_GINTMSK_USBSUSPM USB_OTG_GINTMSK_USBSUSPM_Msk /*!< USB suspend mask */ 7471 #define USB_OTG_GINTMSK_USBRST_Pos (12U) 7472 #define USB_OTG_GINTMSK_USBRST_Msk (0x1UL << USB_OTG_GINTMSK_USBRST_Pos) /*!< 0x00001000 */ 7473 #define USB_OTG_GINTMSK_USBRST USB_OTG_GINTMSK_USBRST_Msk /*!< USB reset mask */ 7474 #define USB_OTG_GINTMSK_ENUMDNEM_Pos (13U) 7475 #define USB_OTG_GINTMSK_ENUMDNEM_Msk (0x1UL << USB_OTG_GINTMSK_ENUMDNEM_Pos) /*!< 0x00002000 */ 7476 #define USB_OTG_GINTMSK_ENUMDNEM USB_OTG_GINTMSK_ENUMDNEM_Msk /*!< Enumeration done mask */ 7477 #define USB_OTG_GINTMSK_ISOODRPM_Pos (14U) 7478 #define USB_OTG_GINTMSK_ISOODRPM_Msk (0x1UL << USB_OTG_GINTMSK_ISOODRPM_Pos) /*!< 0x00004000 */ 7479 #define USB_OTG_GINTMSK_ISOODRPM USB_OTG_GINTMSK_ISOODRPM_Msk /*!< Isochronous OUT packet dropped interrupt mask */ 7480 #define USB_OTG_GINTMSK_EOPFM_Pos (15U) 7481 #define USB_OTG_GINTMSK_EOPFM_Msk (0x1UL << USB_OTG_GINTMSK_EOPFM_Pos) /*!< 0x00008000 */ 7482 #define USB_OTG_GINTMSK_EOPFM USB_OTG_GINTMSK_EOPFM_Msk /*!< End of periodic frame interrupt mask */ 7483 #define USB_OTG_GINTMSK_EPMISM_Pos (17U) 7484 #define USB_OTG_GINTMSK_EPMISM_Msk (0x1UL << USB_OTG_GINTMSK_EPMISM_Pos) /*!< 0x00020000 */ 7485 #define USB_OTG_GINTMSK_EPMISM USB_OTG_GINTMSK_EPMISM_Msk /*!< Endpoint mismatch interrupt mask */ 7486 #define USB_OTG_GINTMSK_IEPINT_Pos (18U) 7487 #define USB_OTG_GINTMSK_IEPINT_Msk (0x1UL << USB_OTG_GINTMSK_IEPINT_Pos) /*!< 0x00040000 */ 7488 #define USB_OTG_GINTMSK_IEPINT USB_OTG_GINTMSK_IEPINT_Msk /*!< IN endpoints interrupt mask */ 7489 #define USB_OTG_GINTMSK_OEPINT_Pos (19U) 7490 #define USB_OTG_GINTMSK_OEPINT_Msk (0x1UL << USB_OTG_GINTMSK_OEPINT_Pos) /*!< 0x00080000 */ 7491 #define USB_OTG_GINTMSK_OEPINT USB_OTG_GINTMSK_OEPINT_Msk /*!< OUT endpoints interrupt mask */ 7492 #define USB_OTG_GINTMSK_IISOIXFRM_Pos (20U) 7493 #define USB_OTG_GINTMSK_IISOIXFRM_Msk (0x1UL << USB_OTG_GINTMSK_IISOIXFRM_Pos) /*!< 0x00100000 */ 7494 #define USB_OTG_GINTMSK_IISOIXFRM USB_OTG_GINTMSK_IISOIXFRM_Msk /*!< Incomplete isochronous IN transfer mask */ 7495 #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Pos (21U) 7496 #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Msk (0x1UL << USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Pos) /*!< 0x00200000 */ 7497 #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Msk /*!< Incomplete periodic transfer mask */ 7498 #define USB_OTG_GINTMSK_FSUSPM_Pos (22U) 7499 #define USB_OTG_GINTMSK_FSUSPM_Msk (0x1UL << USB_OTG_GINTMSK_FSUSPM_Pos) /*!< 0x00400000 */ 7500 #define USB_OTG_GINTMSK_FSUSPM USB_OTG_GINTMSK_FSUSPM_Msk /*!< Data fetch suspended mask */ 7501 #define USB_OTG_GINTMSK_PRTIM_Pos (24U) 7502 #define USB_OTG_GINTMSK_PRTIM_Msk (0x1UL << USB_OTG_GINTMSK_PRTIM_Pos) /*!< 0x01000000 */ 7503 #define USB_OTG_GINTMSK_PRTIM USB_OTG_GINTMSK_PRTIM_Msk /*!< Host port interrupt mask */ 7504 #define USB_OTG_GINTMSK_HCIM_Pos (25U) 7505 #define USB_OTG_GINTMSK_HCIM_Msk (0x1UL << USB_OTG_GINTMSK_HCIM_Pos) /*!< 0x02000000 */ 7506 #define USB_OTG_GINTMSK_HCIM USB_OTG_GINTMSK_HCIM_Msk /*!< Host channels interrupt mask */ 7507 #define USB_OTG_GINTMSK_PTXFEM_Pos (26U) 7508 #define USB_OTG_GINTMSK_PTXFEM_Msk (0x1UL << USB_OTG_GINTMSK_PTXFEM_Pos) /*!< 0x04000000 */ 7509 #define USB_OTG_GINTMSK_PTXFEM USB_OTG_GINTMSK_PTXFEM_Msk /*!< Periodic TxFIFO empty mask */ 7510 #define USB_OTG_GINTMSK_CIDSCHGM_Pos (28U) 7511 #define USB_OTG_GINTMSK_CIDSCHGM_Msk (0x1UL << USB_OTG_GINTMSK_CIDSCHGM_Pos) /*!< 0x10000000 */ 7512 #define USB_OTG_GINTMSK_CIDSCHGM USB_OTG_GINTMSK_CIDSCHGM_Msk /*!< Connector ID status change mask */ 7513 #define USB_OTG_GINTMSK_DISCINT_Pos (29U) 7514 #define USB_OTG_GINTMSK_DISCINT_Msk (0x1UL << USB_OTG_GINTMSK_DISCINT_Pos) /*!< 0x20000000 */ 7515 #define USB_OTG_GINTMSK_DISCINT USB_OTG_GINTMSK_DISCINT_Msk /*!< Disconnect detected interrupt mask */ 7516 #define USB_OTG_GINTMSK_SRQIM_Pos (30U) 7517 #define USB_OTG_GINTMSK_SRQIM_Msk (0x1UL << USB_OTG_GINTMSK_SRQIM_Pos) /*!< 0x40000000 */ 7518 #define USB_OTG_GINTMSK_SRQIM USB_OTG_GINTMSK_SRQIM_Msk /*!< Session request/new session detected interrupt mask */ 7519 #define USB_OTG_GINTMSK_WUIM_Pos (31U) 7520 #define USB_OTG_GINTMSK_WUIM_Msk (0x1UL << USB_OTG_GINTMSK_WUIM_Pos) /*!< 0x80000000 */ 7521 #define USB_OTG_GINTMSK_WUIM USB_OTG_GINTMSK_WUIM_Msk /*!< Resume/remote wakeup detected interrupt mask */ 7522 7523 /******************** Bit definition for USB_OTG_DAINT register ********************/ 7524 #define USB_OTG_DAINT_IEPINT_Pos (0U) 7525 #define USB_OTG_DAINT_IEPINT_Msk (0xFFFFUL << USB_OTG_DAINT_IEPINT_Pos) /*!< 0x0000FFFF */ 7526 #define USB_OTG_DAINT_IEPINT USB_OTG_DAINT_IEPINT_Msk /*!< IN endpoint interrupt bits */ 7527 #define USB_OTG_DAINT_OEPINT_Pos (16U) 7528 #define USB_OTG_DAINT_OEPINT_Msk (0xFFFFUL << USB_OTG_DAINT_OEPINT_Pos) /*!< 0xFFFF0000 */ 7529 #define USB_OTG_DAINT_OEPINT USB_OTG_DAINT_OEPINT_Msk /*!< OUT endpoint interrupt bits */ 7530 7531 /******************** Bit definition for USB_OTG_HAINTMSK register ********************/ 7532 #define USB_OTG_HAINTMSK_HAINTM_Pos (0U) 7533 #define USB_OTG_HAINTMSK_HAINTM_Msk (0xFFFFUL << USB_OTG_HAINTMSK_HAINTM_Pos) /*!< 0x0000FFFF */ 7534 #define USB_OTG_HAINTMSK_HAINTM USB_OTG_HAINTMSK_HAINTM_Msk /*!< Channel interrupt mask */ 7535 7536 /******************** Bit definition for USB_OTG_GRXSTSP register ********************/ 7537 #define USB_OTG_GRXSTSP_EPNUM_Pos (0U) 7538 #define USB_OTG_GRXSTSP_EPNUM_Msk (0xFUL << USB_OTG_GRXSTSP_EPNUM_Pos) /*!< 0x0000000F */ 7539 #define USB_OTG_GRXSTSP_EPNUM USB_OTG_GRXSTSP_EPNUM_Msk /*!< IN EP interrupt mask bits */ 7540 #define USB_OTG_GRXSTSP_BCNT_Pos (4U) 7541 #define USB_OTG_GRXSTSP_BCNT_Msk (0x7FFUL << USB_OTG_GRXSTSP_BCNT_Pos) /*!< 0x00007FF0 */ 7542 #define USB_OTG_GRXSTSP_BCNT USB_OTG_GRXSTSP_BCNT_Msk /*!< OUT EP interrupt mask bits */ 7543 #define USB_OTG_GRXSTSP_DPID_Pos (15U) 7544 #define USB_OTG_GRXSTSP_DPID_Msk (0x3UL << USB_OTG_GRXSTSP_DPID_Pos) /*!< 0x00018000 */ 7545 #define USB_OTG_GRXSTSP_DPID USB_OTG_GRXSTSP_DPID_Msk /*!< OUT EP interrupt mask bits */ 7546 #define USB_OTG_GRXSTSP_PKTSTS_Pos (17U) 7547 #define USB_OTG_GRXSTSP_PKTSTS_Msk (0xFUL << USB_OTG_GRXSTSP_PKTSTS_Pos) /*!< 0x001E0000 */ 7548 #define USB_OTG_GRXSTSP_PKTSTS USB_OTG_GRXSTSP_PKTSTS_Msk /*!< OUT EP interrupt mask bits */ 7549 7550 /******************** Bit definition for USB_OTG_DAINTMSK register ********************/ 7551 #define USB_OTG_DAINTMSK_IEPM_Pos (0U) 7552 #define USB_OTG_DAINTMSK_IEPM_Msk (0xFFFFUL << USB_OTG_DAINTMSK_IEPM_Pos) /*!< 0x0000FFFF */ 7553 #define USB_OTG_DAINTMSK_IEPM USB_OTG_DAINTMSK_IEPM_Msk /*!< IN EP interrupt mask bits */ 7554 #define USB_OTG_DAINTMSK_OEPM_Pos (16U) 7555 #define USB_OTG_DAINTMSK_OEPM_Msk (0xFFFFUL << USB_OTG_DAINTMSK_OEPM_Pos) /*!< 0xFFFF0000 */ 7556 #define USB_OTG_DAINTMSK_OEPM USB_OTG_DAINTMSK_OEPM_Msk /*!< OUT EP interrupt mask bits */ 7557 7558 /******************** Bit definition for USB_OTG_GRXFSIZ register ********************/ 7559 #define USB_OTG_GRXFSIZ_RXFD_Pos (0U) 7560 #define USB_OTG_GRXFSIZ_RXFD_Msk (0xFFFFUL << USB_OTG_GRXFSIZ_RXFD_Pos) /*!< 0x0000FFFF */ 7561 #define USB_OTG_GRXFSIZ_RXFD USB_OTG_GRXFSIZ_RXFD_Msk /*!< RxFIFO depth */ 7562 7563 /******************** Bit definition for USB_OTG_DVBUSDIS register ********************/ 7564 #define USB_OTG_DVBUSDIS_VBUSDT_Pos (0U) 7565 #define USB_OTG_DVBUSDIS_VBUSDT_Msk (0xFFFFUL << USB_OTG_DVBUSDIS_VBUSDT_Pos) /*!< 0x0000FFFF */ 7566 #define USB_OTG_DVBUSDIS_VBUSDT USB_OTG_DVBUSDIS_VBUSDT_Msk /*!< Device VBUS discharge time */ 7567 7568 /******************** Bit definition for OTG register ********************/ 7569 #define USB_OTG_NPTXFSA_Pos (0U) 7570 #define USB_OTG_NPTXFSA_Msk (0xFFFFUL << USB_OTG_NPTXFSA_Pos) /*!< 0x0000FFFF */ 7571 #define USB_OTG_NPTXFSA USB_OTG_NPTXFSA_Msk /*!< Nonperiodic transmit RAM start address */ 7572 #define USB_OTG_NPTXFD_Pos (16U) 7573 #define USB_OTG_NPTXFD_Msk (0xFFFFUL << USB_OTG_NPTXFD_Pos) /*!< 0xFFFF0000 */ 7574 #define USB_OTG_NPTXFD USB_OTG_NPTXFD_Msk /*!< Nonperiodic TxFIFO depth */ 7575 #define USB_OTG_TX0FSA_Pos (0U) 7576 #define USB_OTG_TX0FSA_Msk (0xFFFFUL << USB_OTG_TX0FSA_Pos) /*!< 0x0000FFFF */ 7577 #define USB_OTG_TX0FSA USB_OTG_TX0FSA_Msk /*!< Endpoint 0 transmit RAM start address */ 7578 #define USB_OTG_TX0FD_Pos (16U) 7579 #define USB_OTG_TX0FD_Msk (0xFFFFUL << USB_OTG_TX0FD_Pos) /*!< 0xFFFF0000 */ 7580 #define USB_OTG_TX0FD USB_OTG_TX0FD_Msk /*!< Endpoint 0 TxFIFO depth */ 7581 7582 /******************** Bit definition forUSB_OTG_DVBUSPULSE register ********************/ 7583 #define USB_OTG_DVBUSPULSE_DVBUSP_Pos (0U) 7584 #define USB_OTG_DVBUSPULSE_DVBUSP_Msk (0xFFFUL << USB_OTG_DVBUSPULSE_DVBUSP_Pos) /*!< 0x00000FFF */ 7585 #define USB_OTG_DVBUSPULSE_DVBUSP USB_OTG_DVBUSPULSE_DVBUSP_Msk /*!< Device VBUS pulsing time */ 7586 7587 /******************** Bit definition for USB_OTG_GNPTXSTS register ********************/ 7588 #define USB_OTG_GNPTXSTS_NPTXFSAV_Pos (0U) 7589 #define USB_OTG_GNPTXSTS_NPTXFSAV_Msk (0xFFFFUL << USB_OTG_GNPTXSTS_NPTXFSAV_Pos) /*!< 0x0000FFFF */ 7590 #define USB_OTG_GNPTXSTS_NPTXFSAV USB_OTG_GNPTXSTS_NPTXFSAV_Msk /*!< Nonperiodic TxFIFO space available */ 7591 7592 #define USB_OTG_GNPTXSTS_NPTQXSAV_Pos (16U) 7593 #define USB_OTG_GNPTXSTS_NPTQXSAV_Msk (0xFFUL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00FF0000 */ 7594 #define USB_OTG_GNPTXSTS_NPTQXSAV USB_OTG_GNPTXSTS_NPTQXSAV_Msk /*!< Nonperiodic transmit request queue space available */ 7595 #define USB_OTG_GNPTXSTS_NPTQXSAV_0 (0x01UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00010000 */ 7596 #define USB_OTG_GNPTXSTS_NPTQXSAV_1 (0x02UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00020000 */ 7597 #define USB_OTG_GNPTXSTS_NPTQXSAV_2 (0x04UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00040000 */ 7598 #define USB_OTG_GNPTXSTS_NPTQXSAV_3 (0x08UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00080000 */ 7599 #define USB_OTG_GNPTXSTS_NPTQXSAV_4 (0x10UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00100000 */ 7600 #define USB_OTG_GNPTXSTS_NPTQXSAV_5 (0x20UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00200000 */ 7601 #define USB_OTG_GNPTXSTS_NPTQXSAV_6 (0x40UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00400000 */ 7602 #define USB_OTG_GNPTXSTS_NPTQXSAV_7 (0x80UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00800000 */ 7603 7604 #define USB_OTG_GNPTXSTS_NPTXQTOP_Pos (24U) 7605 #define USB_OTG_GNPTXSTS_NPTXQTOP_Msk (0x7FUL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x7F000000 */ 7606 #define USB_OTG_GNPTXSTS_NPTXQTOP USB_OTG_GNPTXSTS_NPTXQTOP_Msk /*!< Top of the nonperiodic transmit request queue */ 7607 #define USB_OTG_GNPTXSTS_NPTXQTOP_0 (0x01UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x01000000 */ 7608 #define USB_OTG_GNPTXSTS_NPTXQTOP_1 (0x02UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x02000000 */ 7609 #define USB_OTG_GNPTXSTS_NPTXQTOP_2 (0x04UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x04000000 */ 7610 #define USB_OTG_GNPTXSTS_NPTXQTOP_3 (0x08UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x08000000 */ 7611 #define USB_OTG_GNPTXSTS_NPTXQTOP_4 (0x10UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x10000000 */ 7612 #define USB_OTG_GNPTXSTS_NPTXQTOP_5 (0x20UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x20000000 */ 7613 #define USB_OTG_GNPTXSTS_NPTXQTOP_6 (0x40UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x40000000 */ 7614 7615 /******************** Bit definition for USB_OTG_DTHRCTL register ********************/ 7616 #define USB_OTG_DTHRCTL_NONISOTHREN_Pos (0U) 7617 #define USB_OTG_DTHRCTL_NONISOTHREN_Msk (0x1UL << USB_OTG_DTHRCTL_NONISOTHREN_Pos) /*!< 0x00000001 */ 7618 #define USB_OTG_DTHRCTL_NONISOTHREN USB_OTG_DTHRCTL_NONISOTHREN_Msk /*!< Nonisochronous IN endpoints threshold enable */ 7619 #define USB_OTG_DTHRCTL_ISOTHREN_Pos (1U) 7620 #define USB_OTG_DTHRCTL_ISOTHREN_Msk (0x1UL << USB_OTG_DTHRCTL_ISOTHREN_Pos) /*!< 0x00000002 */ 7621 #define USB_OTG_DTHRCTL_ISOTHREN USB_OTG_DTHRCTL_ISOTHREN_Msk /*!< ISO IN endpoint threshold enable */ 7622 7623 #define USB_OTG_DTHRCTL_TXTHRLEN_Pos (2U) 7624 #define USB_OTG_DTHRCTL_TXTHRLEN_Msk (0x1FFUL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x000007FC */ 7625 #define USB_OTG_DTHRCTL_TXTHRLEN USB_OTG_DTHRCTL_TXTHRLEN_Msk /*!< Transmit threshold length */ 7626 #define USB_OTG_DTHRCTL_TXTHRLEN_0 (0x001UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000004 */ 7627 #define USB_OTG_DTHRCTL_TXTHRLEN_1 (0x002UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000008 */ 7628 #define USB_OTG_DTHRCTL_TXTHRLEN_2 (0x004UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000010 */ 7629 #define USB_OTG_DTHRCTL_TXTHRLEN_3 (0x008UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000020 */ 7630 #define USB_OTG_DTHRCTL_TXTHRLEN_4 (0x010UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000040 */ 7631 #define USB_OTG_DTHRCTL_TXTHRLEN_5 (0x020UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000080 */ 7632 #define USB_OTG_DTHRCTL_TXTHRLEN_6 (0x040UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000100 */ 7633 #define USB_OTG_DTHRCTL_TXTHRLEN_7 (0x080UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000200 */ 7634 #define USB_OTG_DTHRCTL_TXTHRLEN_8 (0x100UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000400 */ 7635 #define USB_OTG_DTHRCTL_RXTHREN_Pos (16U) 7636 #define USB_OTG_DTHRCTL_RXTHREN_Msk (0x1UL << USB_OTG_DTHRCTL_RXTHREN_Pos) /*!< 0x00010000 */ 7637 #define USB_OTG_DTHRCTL_RXTHREN USB_OTG_DTHRCTL_RXTHREN_Msk /*!< Receive threshold enable */ 7638 7639 #define USB_OTG_DTHRCTL_RXTHRLEN_Pos (17U) 7640 #define USB_OTG_DTHRCTL_RXTHRLEN_Msk (0x1FFUL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x03FE0000 */ 7641 #define USB_OTG_DTHRCTL_RXTHRLEN USB_OTG_DTHRCTL_RXTHRLEN_Msk /*!< Receive threshold length */ 7642 #define USB_OTG_DTHRCTL_RXTHRLEN_0 (0x001UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00020000 */ 7643 #define USB_OTG_DTHRCTL_RXTHRLEN_1 (0x002UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00040000 */ 7644 #define USB_OTG_DTHRCTL_RXTHRLEN_2 (0x004UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00080000 */ 7645 #define USB_OTG_DTHRCTL_RXTHRLEN_3 (0x008UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00100000 */ 7646 #define USB_OTG_DTHRCTL_RXTHRLEN_4 (0x010UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00200000 */ 7647 #define USB_OTG_DTHRCTL_RXTHRLEN_5 (0x020UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00400000 */ 7648 #define USB_OTG_DTHRCTL_RXTHRLEN_6 (0x040UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00800000 */ 7649 #define USB_OTG_DTHRCTL_RXTHRLEN_7 (0x080UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x01000000 */ 7650 #define USB_OTG_DTHRCTL_RXTHRLEN_8 (0x100UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x02000000 */ 7651 #define USB_OTG_DTHRCTL_ARPEN_Pos (27U) 7652 #define USB_OTG_DTHRCTL_ARPEN_Msk (0x1UL << USB_OTG_DTHRCTL_ARPEN_Pos) /*!< 0x08000000 */ 7653 #define USB_OTG_DTHRCTL_ARPEN USB_OTG_DTHRCTL_ARPEN_Msk /*!< Arbiter parking enable */ 7654 7655 /******************** Bit definition for USB_OTG_DIEPEMPMSK register ********************/ 7656 #define USB_OTG_DIEPEMPMSK_INEPTXFEM_Pos (0U) 7657 #define USB_OTG_DIEPEMPMSK_INEPTXFEM_Msk (0xFFFFUL << USB_OTG_DIEPEMPMSK_INEPTXFEM_Pos) /*!< 0x0000FFFF */ 7658 #define USB_OTG_DIEPEMPMSK_INEPTXFEM USB_OTG_DIEPEMPMSK_INEPTXFEM_Msk /*!< IN EP Tx FIFO empty interrupt mask bits */ 7659 7660 /******************** Bit definition for USB_OTG_DEACHINT register ********************/ 7661 #define USB_OTG_DEACHINT_IEP1INT_Pos (1U) 7662 #define USB_OTG_DEACHINT_IEP1INT_Msk (0x1UL << USB_OTG_DEACHINT_IEP1INT_Pos) /*!< 0x00000002 */ 7663 #define USB_OTG_DEACHINT_IEP1INT USB_OTG_DEACHINT_IEP1INT_Msk /*!< IN endpoint 1interrupt bit */ 7664 #define USB_OTG_DEACHINT_OEP1INT_Pos (17U) 7665 #define USB_OTG_DEACHINT_OEP1INT_Msk (0x1UL << USB_OTG_DEACHINT_OEP1INT_Pos) /*!< 0x00020000 */ 7666 #define USB_OTG_DEACHINT_OEP1INT USB_OTG_DEACHINT_OEP1INT_Msk /*!< OUT endpoint 1 interrupt bit */ 7667 7668 /******************** Bit definition for USB_OTG_GCCFG register ********************/ 7669 #define USB_OTG_GCCFG_PWRDWN_Pos (16U) 7670 #define USB_OTG_GCCFG_PWRDWN_Msk (0x1UL << USB_OTG_GCCFG_PWRDWN_Pos) /*!< 0x00010000 */ 7671 #define USB_OTG_GCCFG_PWRDWN USB_OTG_GCCFG_PWRDWN_Msk /*!< Power down */ 7672 #define USB_OTG_GCCFG_I2CPADEN_Pos (17U) 7673 #define USB_OTG_GCCFG_I2CPADEN_Msk (0x1UL << USB_OTG_GCCFG_I2CPADEN_Pos) /*!< 0x00020000 */ 7674 #define USB_OTG_GCCFG_I2CPADEN USB_OTG_GCCFG_I2CPADEN_Msk /*!< Enable I2C bus connection for the external I2C PHY interface*/ 7675 #define USB_OTG_GCCFG_VBUSASEN_Pos (18U) 7676 #define USB_OTG_GCCFG_VBUSASEN_Msk (0x1UL << USB_OTG_GCCFG_VBUSASEN_Pos) /*!< 0x00040000 */ 7677 #define USB_OTG_GCCFG_VBUSASEN USB_OTG_GCCFG_VBUSASEN_Msk /*!< Enable the VBUS sensing device */ 7678 #define USB_OTG_GCCFG_VBUSBSEN_Pos (19U) 7679 #define USB_OTG_GCCFG_VBUSBSEN_Msk (0x1UL << USB_OTG_GCCFG_VBUSBSEN_Pos) /*!< 0x00080000 */ 7680 #define USB_OTG_GCCFG_VBUSBSEN USB_OTG_GCCFG_VBUSBSEN_Msk /*!< Enable the VBUS sensing device */ 7681 #define USB_OTG_GCCFG_SOFOUTEN_Pos (20U) 7682 #define USB_OTG_GCCFG_SOFOUTEN_Msk (0x1UL << USB_OTG_GCCFG_SOFOUTEN_Pos) /*!< 0x00100000 */ 7683 #define USB_OTG_GCCFG_SOFOUTEN USB_OTG_GCCFG_SOFOUTEN_Msk /*!< SOF output enable */ 7684 #define USB_OTG_GCCFG_NOVBUSSENS_Pos (21U) 7685 #define USB_OTG_GCCFG_NOVBUSSENS_Msk (0x1UL << USB_OTG_GCCFG_NOVBUSSENS_Pos) /*!< 0x00200000 */ 7686 #define USB_OTG_GCCFG_NOVBUSSENS USB_OTG_GCCFG_NOVBUSSENS_Msk /*!< VBUS sensing disable option*/ 7687 7688 /******************** Bit definition forUSB_OTG_DEACHINTMSK register ********************/ 7689 #define USB_OTG_DEACHINTMSK_IEP1INTM_Pos (1U) 7690 #define USB_OTG_DEACHINTMSK_IEP1INTM_Msk (0x1UL << USB_OTG_DEACHINTMSK_IEP1INTM_Pos) /*!< 0x00000002 */ 7691 #define USB_OTG_DEACHINTMSK_IEP1INTM USB_OTG_DEACHINTMSK_IEP1INTM_Msk /*!< IN Endpoint 1 interrupt mask bit */ 7692 #define USB_OTG_DEACHINTMSK_OEP1INTM_Pos (17U) 7693 #define USB_OTG_DEACHINTMSK_OEP1INTM_Msk (0x1UL << USB_OTG_DEACHINTMSK_OEP1INTM_Pos) /*!< 0x00020000 */ 7694 #define USB_OTG_DEACHINTMSK_OEP1INTM USB_OTG_DEACHINTMSK_OEP1INTM_Msk /*!< OUT Endpoint 1 interrupt mask bit */ 7695 7696 /******************** Bit definition for USB_OTG_CID register ********************/ 7697 #define USB_OTG_CID_PRODUCT_ID_Pos (0U) 7698 #define USB_OTG_CID_PRODUCT_ID_Msk (0xFFFFFFFFUL << USB_OTG_CID_PRODUCT_ID_Pos) /*!< 0xFFFFFFFF */ 7699 #define USB_OTG_CID_PRODUCT_ID USB_OTG_CID_PRODUCT_ID_Msk /*!< Product ID field */ 7700 7701 /******************** Bit definition for USB_OTG_DIEPEACHMSK1 register ********************/ 7702 #define USB_OTG_DIEPEACHMSK1_XFRCM_Pos (0U) 7703 #define USB_OTG_DIEPEACHMSK1_XFRCM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_XFRCM_Pos) /*!< 0x00000001 */ 7704 #define USB_OTG_DIEPEACHMSK1_XFRCM USB_OTG_DIEPEACHMSK1_XFRCM_Msk /*!< Transfer completed interrupt mask */ 7705 #define USB_OTG_DIEPEACHMSK1_EPDM_Pos (1U) 7706 #define USB_OTG_DIEPEACHMSK1_EPDM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_EPDM_Pos) /*!< 0x00000002 */ 7707 #define USB_OTG_DIEPEACHMSK1_EPDM USB_OTG_DIEPEACHMSK1_EPDM_Msk /*!< Endpoint disabled interrupt mask */ 7708 #define USB_OTG_DIEPEACHMSK1_TOM_Pos (3U) 7709 #define USB_OTG_DIEPEACHMSK1_TOM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_TOM_Pos) /*!< 0x00000008 */ 7710 #define USB_OTG_DIEPEACHMSK1_TOM USB_OTG_DIEPEACHMSK1_TOM_Msk /*!< Timeout condition mask (nonisochronous endpoints) */ 7711 #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Pos (4U) 7712 #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Pos) /*!< 0x00000010 */ 7713 #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Msk /*!< IN token received when TxFIFO empty mask */ 7714 #define USB_OTG_DIEPEACHMSK1_INEPNMM_Pos (5U) 7715 #define USB_OTG_DIEPEACHMSK1_INEPNMM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_INEPNMM_Pos) /*!< 0x00000020 */ 7716 #define USB_OTG_DIEPEACHMSK1_INEPNMM USB_OTG_DIEPEACHMSK1_INEPNMM_Msk /*!< IN token received with EP mismatch mask */ 7717 #define USB_OTG_DIEPEACHMSK1_INEPNEM_Pos (6U) 7718 #define USB_OTG_DIEPEACHMSK1_INEPNEM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_INEPNEM_Pos) /*!< 0x00000040 */ 7719 #define USB_OTG_DIEPEACHMSK1_INEPNEM USB_OTG_DIEPEACHMSK1_INEPNEM_Msk /*!< IN endpoint NAK effective mask */ 7720 #define USB_OTG_DIEPEACHMSK1_TXFURM_Pos (8U) 7721 #define USB_OTG_DIEPEACHMSK1_TXFURM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_TXFURM_Pos) /*!< 0x00000100 */ 7722 #define USB_OTG_DIEPEACHMSK1_TXFURM USB_OTG_DIEPEACHMSK1_TXFURM_Msk /*!< FIFO underrun mask */ 7723 #define USB_OTG_DIEPEACHMSK1_BIM_Pos (9U) 7724 #define USB_OTG_DIEPEACHMSK1_BIM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_BIM_Pos) /*!< 0x00000200 */ 7725 #define USB_OTG_DIEPEACHMSK1_BIM USB_OTG_DIEPEACHMSK1_BIM_Msk /*!< BNA interrupt mask */ 7726 #define USB_OTG_DIEPEACHMSK1_NAKM_Pos (13U) 7727 #define USB_OTG_DIEPEACHMSK1_NAKM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_NAKM_Pos) /*!< 0x00002000 */ 7728 #define USB_OTG_DIEPEACHMSK1_NAKM USB_OTG_DIEPEACHMSK1_NAKM_Msk /*!< NAK interrupt mask */ 7729 7730 /******************** Bit definition for USB_OTG_HPRT register ********************/ 7731 #define USB_OTG_HPRT_PCSTS_Pos (0U) 7732 #define USB_OTG_HPRT_PCSTS_Msk (0x1UL << USB_OTG_HPRT_PCSTS_Pos) /*!< 0x00000001 */ 7733 #define USB_OTG_HPRT_PCSTS USB_OTG_HPRT_PCSTS_Msk /*!< Port connect status */ 7734 #define USB_OTG_HPRT_PCDET_Pos (1U) 7735 #define USB_OTG_HPRT_PCDET_Msk (0x1UL << USB_OTG_HPRT_PCDET_Pos) /*!< 0x00000002 */ 7736 #define USB_OTG_HPRT_PCDET USB_OTG_HPRT_PCDET_Msk /*!< Port connect detected */ 7737 #define USB_OTG_HPRT_PENA_Pos (2U) 7738 #define USB_OTG_HPRT_PENA_Msk (0x1UL << USB_OTG_HPRT_PENA_Pos) /*!< 0x00000004 */ 7739 #define USB_OTG_HPRT_PENA USB_OTG_HPRT_PENA_Msk /*!< Port enable */ 7740 #define USB_OTG_HPRT_PENCHNG_Pos (3U) 7741 #define USB_OTG_HPRT_PENCHNG_Msk (0x1UL << USB_OTG_HPRT_PENCHNG_Pos) /*!< 0x00000008 */ 7742 #define USB_OTG_HPRT_PENCHNG USB_OTG_HPRT_PENCHNG_Msk /*!< Port enable/disable change */ 7743 #define USB_OTG_HPRT_POCA_Pos (4U) 7744 #define USB_OTG_HPRT_POCA_Msk (0x1UL << USB_OTG_HPRT_POCA_Pos) /*!< 0x00000010 */ 7745 #define USB_OTG_HPRT_POCA USB_OTG_HPRT_POCA_Msk /*!< Port overcurrent active */ 7746 #define USB_OTG_HPRT_POCCHNG_Pos (5U) 7747 #define USB_OTG_HPRT_POCCHNG_Msk (0x1UL << USB_OTG_HPRT_POCCHNG_Pos) /*!< 0x00000020 */ 7748 #define USB_OTG_HPRT_POCCHNG USB_OTG_HPRT_POCCHNG_Msk /*!< Port overcurrent change */ 7749 #define USB_OTG_HPRT_PRES_Pos (6U) 7750 #define USB_OTG_HPRT_PRES_Msk (0x1UL << USB_OTG_HPRT_PRES_Pos) /*!< 0x00000040 */ 7751 #define USB_OTG_HPRT_PRES USB_OTG_HPRT_PRES_Msk /*!< Port resume */ 7752 #define USB_OTG_HPRT_PSUSP_Pos (7U) 7753 #define USB_OTG_HPRT_PSUSP_Msk (0x1UL << USB_OTG_HPRT_PSUSP_Pos) /*!< 0x00000080 */ 7754 #define USB_OTG_HPRT_PSUSP USB_OTG_HPRT_PSUSP_Msk /*!< Port suspend */ 7755 #define USB_OTG_HPRT_PRST_Pos (8U) 7756 #define USB_OTG_HPRT_PRST_Msk (0x1UL << USB_OTG_HPRT_PRST_Pos) /*!< 0x00000100 */ 7757 #define USB_OTG_HPRT_PRST USB_OTG_HPRT_PRST_Msk /*!< Port reset */ 7758 7759 #define USB_OTG_HPRT_PLSTS_Pos (10U) 7760 #define USB_OTG_HPRT_PLSTS_Msk (0x3UL << USB_OTG_HPRT_PLSTS_Pos) /*!< 0x00000C00 */ 7761 #define USB_OTG_HPRT_PLSTS USB_OTG_HPRT_PLSTS_Msk /*!< Port line status */ 7762 #define USB_OTG_HPRT_PLSTS_0 (0x1UL << USB_OTG_HPRT_PLSTS_Pos) /*!< 0x00000400 */ 7763 #define USB_OTG_HPRT_PLSTS_1 (0x2UL << USB_OTG_HPRT_PLSTS_Pos) /*!< 0x00000800 */ 7764 #define USB_OTG_HPRT_PPWR_Pos (12U) 7765 #define USB_OTG_HPRT_PPWR_Msk (0x1UL << USB_OTG_HPRT_PPWR_Pos) /*!< 0x00001000 */ 7766 #define USB_OTG_HPRT_PPWR USB_OTG_HPRT_PPWR_Msk /*!< Port power */ 7767 7768 #define USB_OTG_HPRT_PTCTL_Pos (13U) 7769 #define USB_OTG_HPRT_PTCTL_Msk (0xFUL << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x0001E000 */ 7770 #define USB_OTG_HPRT_PTCTL USB_OTG_HPRT_PTCTL_Msk /*!< Port test control */ 7771 #define USB_OTG_HPRT_PTCTL_0 (0x1UL << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00002000 */ 7772 #define USB_OTG_HPRT_PTCTL_1 (0x2UL << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00004000 */ 7773 #define USB_OTG_HPRT_PTCTL_2 (0x4UL << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00008000 */ 7774 #define USB_OTG_HPRT_PTCTL_3 (0x8UL << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00010000 */ 7775 7776 #define USB_OTG_HPRT_PSPD_Pos (17U) 7777 #define USB_OTG_HPRT_PSPD_Msk (0x3UL << USB_OTG_HPRT_PSPD_Pos) /*!< 0x00060000 */ 7778 #define USB_OTG_HPRT_PSPD USB_OTG_HPRT_PSPD_Msk /*!< Port speed */ 7779 #define USB_OTG_HPRT_PSPD_0 (0x1UL << USB_OTG_HPRT_PSPD_Pos) /*!< 0x00020000 */ 7780 #define USB_OTG_HPRT_PSPD_1 (0x2UL << USB_OTG_HPRT_PSPD_Pos) /*!< 0x00040000 */ 7781 7782 /******************** Bit definition for USB_OTG_DOEPEACHMSK1 register ********************/ 7783 #define USB_OTG_DOEPEACHMSK1_XFRCM_Pos (0U) 7784 #define USB_OTG_DOEPEACHMSK1_XFRCM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_XFRCM_Pos) /*!< 0x00000001 */ 7785 #define USB_OTG_DOEPEACHMSK1_XFRCM USB_OTG_DOEPEACHMSK1_XFRCM_Msk /*!< Transfer completed interrupt mask */ 7786 #define USB_OTG_DOEPEACHMSK1_EPDM_Pos (1U) 7787 #define USB_OTG_DOEPEACHMSK1_EPDM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_EPDM_Pos) /*!< 0x00000002 */ 7788 #define USB_OTG_DOEPEACHMSK1_EPDM USB_OTG_DOEPEACHMSK1_EPDM_Msk /*!< Endpoint disabled interrupt mask */ 7789 #define USB_OTG_DOEPEACHMSK1_TOM_Pos (3U) 7790 #define USB_OTG_DOEPEACHMSK1_TOM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_TOM_Pos) /*!< 0x00000008 */ 7791 #define USB_OTG_DOEPEACHMSK1_TOM USB_OTG_DOEPEACHMSK1_TOM_Msk /*!< Timeout condition mask */ 7792 #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Pos (4U) 7793 #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Pos) /*!< 0x00000010 */ 7794 #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Msk /*!< IN token received when TxFIFO empty mask */ 7795 #define USB_OTG_DOEPEACHMSK1_INEPNMM_Pos (5U) 7796 #define USB_OTG_DOEPEACHMSK1_INEPNMM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_INEPNMM_Pos) /*!< 0x00000020 */ 7797 #define USB_OTG_DOEPEACHMSK1_INEPNMM USB_OTG_DOEPEACHMSK1_INEPNMM_Msk /*!< IN token received with EP mismatch mask */ 7798 #define USB_OTG_DOEPEACHMSK1_INEPNEM_Pos (6U) 7799 #define USB_OTG_DOEPEACHMSK1_INEPNEM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_INEPNEM_Pos) /*!< 0x00000040 */ 7800 #define USB_OTG_DOEPEACHMSK1_INEPNEM USB_OTG_DOEPEACHMSK1_INEPNEM_Msk /*!< IN endpoint NAK effective mask */ 7801 #define USB_OTG_DOEPEACHMSK1_TXFURM_Pos (8U) 7802 #define USB_OTG_DOEPEACHMSK1_TXFURM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_TXFURM_Pos) /*!< 0x00000100 */ 7803 #define USB_OTG_DOEPEACHMSK1_TXFURM USB_OTG_DOEPEACHMSK1_TXFURM_Msk /*!< OUT packet error mask */ 7804 #define USB_OTG_DOEPEACHMSK1_BIM_Pos (9U) 7805 #define USB_OTG_DOEPEACHMSK1_BIM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_BIM_Pos) /*!< 0x00000200 */ 7806 #define USB_OTG_DOEPEACHMSK1_BIM USB_OTG_DOEPEACHMSK1_BIM_Msk /*!< BNA interrupt mask */ 7807 #define USB_OTG_DOEPEACHMSK1_BERRM_Pos (12U) 7808 #define USB_OTG_DOEPEACHMSK1_BERRM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_BERRM_Pos) /*!< 0x00001000 */ 7809 #define USB_OTG_DOEPEACHMSK1_BERRM USB_OTG_DOEPEACHMSK1_BERRM_Msk /*!< Bubble error interrupt mask */ 7810 #define USB_OTG_DOEPEACHMSK1_NAKM_Pos (13U) 7811 #define USB_OTG_DOEPEACHMSK1_NAKM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_NAKM_Pos) /*!< 0x00002000 */ 7812 #define USB_OTG_DOEPEACHMSK1_NAKM USB_OTG_DOEPEACHMSK1_NAKM_Msk /*!< NAK interrupt mask */ 7813 #define USB_OTG_DOEPEACHMSK1_NYETM_Pos (14U) 7814 #define USB_OTG_DOEPEACHMSK1_NYETM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_NYETM_Pos) /*!< 0x00004000 */ 7815 #define USB_OTG_DOEPEACHMSK1_NYETM USB_OTG_DOEPEACHMSK1_NYETM_Msk /*!< NYET interrupt mask */ 7816 7817 /******************** Bit definition for USB_OTG_HPTXFSIZ register ********************/ 7818 #define USB_OTG_HPTXFSIZ_PTXSA_Pos (0U) 7819 #define USB_OTG_HPTXFSIZ_PTXSA_Msk (0xFFFFUL << USB_OTG_HPTXFSIZ_PTXSA_Pos) /*!< 0x0000FFFF */ 7820 #define USB_OTG_HPTXFSIZ_PTXSA USB_OTG_HPTXFSIZ_PTXSA_Msk /*!< Host periodic TxFIFO start address */ 7821 #define USB_OTG_HPTXFSIZ_PTXFD_Pos (16U) 7822 #define USB_OTG_HPTXFSIZ_PTXFD_Msk (0xFFFFUL << USB_OTG_HPTXFSIZ_PTXFD_Pos) /*!< 0xFFFF0000 */ 7823 #define USB_OTG_HPTXFSIZ_PTXFD USB_OTG_HPTXFSIZ_PTXFD_Msk /*!< Host periodic TxFIFO depth */ 7824 7825 /******************** Bit definition for USB_OTG_DIEPCTL register ********************/ 7826 #define USB_OTG_DIEPCTL_MPSIZ_Pos (0U) 7827 #define USB_OTG_DIEPCTL_MPSIZ_Msk (0x7FFUL << USB_OTG_DIEPCTL_MPSIZ_Pos) /*!< 0x000007FF */ 7828 #define USB_OTG_DIEPCTL_MPSIZ USB_OTG_DIEPCTL_MPSIZ_Msk /*!< Maximum packet size */ 7829 #define USB_OTG_DIEPCTL_USBAEP_Pos (15U) 7830 #define USB_OTG_DIEPCTL_USBAEP_Msk (0x1UL << USB_OTG_DIEPCTL_USBAEP_Pos) /*!< 0x00008000 */ 7831 #define USB_OTG_DIEPCTL_USBAEP USB_OTG_DIEPCTL_USBAEP_Msk /*!< USB active endpoint */ 7832 #define USB_OTG_DIEPCTL_EONUM_DPID_Pos (16U) 7833 #define USB_OTG_DIEPCTL_EONUM_DPID_Msk (0x1UL << USB_OTG_DIEPCTL_EONUM_DPID_Pos) /*!< 0x00010000 */ 7834 #define USB_OTG_DIEPCTL_EONUM_DPID USB_OTG_DIEPCTL_EONUM_DPID_Msk /*!< Even/odd frame */ 7835 #define USB_OTG_DIEPCTL_NAKSTS_Pos (17U) 7836 #define USB_OTG_DIEPCTL_NAKSTS_Msk (0x1UL << USB_OTG_DIEPCTL_NAKSTS_Pos) /*!< 0x00020000 */ 7837 #define USB_OTG_DIEPCTL_NAKSTS USB_OTG_DIEPCTL_NAKSTS_Msk /*!< NAK status */ 7838 7839 #define USB_OTG_DIEPCTL_EPTYP_Pos (18U) 7840 #define USB_OTG_DIEPCTL_EPTYP_Msk (0x3UL << USB_OTG_DIEPCTL_EPTYP_Pos) /*!< 0x000C0000 */ 7841 #define USB_OTG_DIEPCTL_EPTYP USB_OTG_DIEPCTL_EPTYP_Msk /*!< Endpoint type */ 7842 #define USB_OTG_DIEPCTL_EPTYP_0 (0x1UL << USB_OTG_DIEPCTL_EPTYP_Pos) /*!< 0x00040000 */ 7843 #define USB_OTG_DIEPCTL_EPTYP_1 (0x2UL << USB_OTG_DIEPCTL_EPTYP_Pos) /*!< 0x00080000 */ 7844 #define USB_OTG_DIEPCTL_STALL_Pos (21U) 7845 #define USB_OTG_DIEPCTL_STALL_Msk (0x1UL << USB_OTG_DIEPCTL_STALL_Pos) /*!< 0x00200000 */ 7846 #define USB_OTG_DIEPCTL_STALL USB_OTG_DIEPCTL_STALL_Msk /*!< STALL handshake */ 7847 7848 #define USB_OTG_DIEPCTL_TXFNUM_Pos (22U) 7849 #define USB_OTG_DIEPCTL_TXFNUM_Msk (0xFUL << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x03C00000 */ 7850 #define USB_OTG_DIEPCTL_TXFNUM USB_OTG_DIEPCTL_TXFNUM_Msk /*!< TxFIFO number */ 7851 #define USB_OTG_DIEPCTL_TXFNUM_0 (0x1UL << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x00400000 */ 7852 #define USB_OTG_DIEPCTL_TXFNUM_1 (0x2UL << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x00800000 */ 7853 #define USB_OTG_DIEPCTL_TXFNUM_2 (0x4UL << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x01000000 */ 7854 #define USB_OTG_DIEPCTL_TXFNUM_3 (0x8UL << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x02000000 */ 7855 #define USB_OTG_DIEPCTL_CNAK_Pos (26U) 7856 #define USB_OTG_DIEPCTL_CNAK_Msk (0x1UL << USB_OTG_DIEPCTL_CNAK_Pos) /*!< 0x04000000 */ 7857 #define USB_OTG_DIEPCTL_CNAK USB_OTG_DIEPCTL_CNAK_Msk /*!< Clear NAK */ 7858 #define USB_OTG_DIEPCTL_SNAK_Pos (27U) 7859 #define USB_OTG_DIEPCTL_SNAK_Msk (0x1UL << USB_OTG_DIEPCTL_SNAK_Pos) /*!< 0x08000000 */ 7860 #define USB_OTG_DIEPCTL_SNAK USB_OTG_DIEPCTL_SNAK_Msk /*!< Set NAK */ 7861 #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Pos (28U) 7862 #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Msk (0x1UL << USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Pos) /*!< 0x10000000 */ 7863 #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Msk /*!< Set DATA0 PID */ 7864 #define USB_OTG_DIEPCTL_SODDFRM_Pos (29U) 7865 #define USB_OTG_DIEPCTL_SODDFRM_Msk (0x1UL << USB_OTG_DIEPCTL_SODDFRM_Pos) /*!< 0x20000000 */ 7866 #define USB_OTG_DIEPCTL_SODDFRM USB_OTG_DIEPCTL_SODDFRM_Msk /*!< Set odd frame */ 7867 #define USB_OTG_DIEPCTL_EPDIS_Pos (30U) 7868 #define USB_OTG_DIEPCTL_EPDIS_Msk (0x1UL << USB_OTG_DIEPCTL_EPDIS_Pos) /*!< 0x40000000 */ 7869 #define USB_OTG_DIEPCTL_EPDIS USB_OTG_DIEPCTL_EPDIS_Msk /*!< Endpoint disable */ 7870 #define USB_OTG_DIEPCTL_EPENA_Pos (31U) 7871 #define USB_OTG_DIEPCTL_EPENA_Msk (0x1UL << USB_OTG_DIEPCTL_EPENA_Pos) /*!< 0x80000000 */ 7872 #define USB_OTG_DIEPCTL_EPENA USB_OTG_DIEPCTL_EPENA_Msk /*!< Endpoint enable */ 7873 7874 /******************** Bit definition for USB_OTG_HCCHAR register ********************/ 7875 #define USB_OTG_HCCHAR_MPSIZ_Pos (0U) 7876 #define USB_OTG_HCCHAR_MPSIZ_Msk (0x7FFUL << USB_OTG_HCCHAR_MPSIZ_Pos) /*!< 0x000007FF */ 7877 #define USB_OTG_HCCHAR_MPSIZ USB_OTG_HCCHAR_MPSIZ_Msk /*!< Maximum packet size */ 7878 7879 #define USB_OTG_HCCHAR_EPNUM_Pos (11U) 7880 #define USB_OTG_HCCHAR_EPNUM_Msk (0xFUL << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00007800 */ 7881 #define USB_OTG_HCCHAR_EPNUM USB_OTG_HCCHAR_EPNUM_Msk /*!< Endpoint number */ 7882 #define USB_OTG_HCCHAR_EPNUM_0 (0x1UL << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00000800 */ 7883 #define USB_OTG_HCCHAR_EPNUM_1 (0x2UL << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00001000 */ 7884 #define USB_OTG_HCCHAR_EPNUM_2 (0x4UL << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00002000 */ 7885 #define USB_OTG_HCCHAR_EPNUM_3 (0x8UL << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00004000 */ 7886 #define USB_OTG_HCCHAR_EPDIR_Pos (15U) 7887 #define USB_OTG_HCCHAR_EPDIR_Msk (0x1UL << USB_OTG_HCCHAR_EPDIR_Pos) /*!< 0x00008000 */ 7888 #define USB_OTG_HCCHAR_EPDIR USB_OTG_HCCHAR_EPDIR_Msk /*!< Endpoint direction */ 7889 #define USB_OTG_HCCHAR_LSDEV_Pos (17U) 7890 #define USB_OTG_HCCHAR_LSDEV_Msk (0x1UL << USB_OTG_HCCHAR_LSDEV_Pos) /*!< 0x00020000 */ 7891 #define USB_OTG_HCCHAR_LSDEV USB_OTG_HCCHAR_LSDEV_Msk /*!< Low-speed device */ 7892 7893 #define USB_OTG_HCCHAR_EPTYP_Pos (18U) 7894 #define USB_OTG_HCCHAR_EPTYP_Msk (0x3UL << USB_OTG_HCCHAR_EPTYP_Pos) /*!< 0x000C0000 */ 7895 #define USB_OTG_HCCHAR_EPTYP USB_OTG_HCCHAR_EPTYP_Msk /*!< Endpoint type */ 7896 #define USB_OTG_HCCHAR_EPTYP_0 (0x1UL << USB_OTG_HCCHAR_EPTYP_Pos) /*!< 0x00040000 */ 7897 #define USB_OTG_HCCHAR_EPTYP_1 (0x2UL << USB_OTG_HCCHAR_EPTYP_Pos) /*!< 0x00080000 */ 7898 7899 #define USB_OTG_HCCHAR_MC_Pos (20U) 7900 #define USB_OTG_HCCHAR_MC_Msk (0x3UL << USB_OTG_HCCHAR_MC_Pos) /*!< 0x00300000 */ 7901 #define USB_OTG_HCCHAR_MC USB_OTG_HCCHAR_MC_Msk /*!< Multi Count (MC) / Error Count (EC) */ 7902 #define USB_OTG_HCCHAR_MC_0 (0x1UL << USB_OTG_HCCHAR_MC_Pos) /*!< 0x00100000 */ 7903 #define USB_OTG_HCCHAR_MC_1 (0x2UL << USB_OTG_HCCHAR_MC_Pos) /*!< 0x00200000 */ 7904 7905 #define USB_OTG_HCCHAR_DAD_Pos (22U) 7906 #define USB_OTG_HCCHAR_DAD_Msk (0x7FUL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x1FC00000 */ 7907 #define USB_OTG_HCCHAR_DAD USB_OTG_HCCHAR_DAD_Msk /*!< Device address */ 7908 #define USB_OTG_HCCHAR_DAD_0 (0x01UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x00400000 */ 7909 #define USB_OTG_HCCHAR_DAD_1 (0x02UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x00800000 */ 7910 #define USB_OTG_HCCHAR_DAD_2 (0x04UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x01000000 */ 7911 #define USB_OTG_HCCHAR_DAD_3 (0x08UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x02000000 */ 7912 #define USB_OTG_HCCHAR_DAD_4 (0x10UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x04000000 */ 7913 #define USB_OTG_HCCHAR_DAD_5 (0x20UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x08000000 */ 7914 #define USB_OTG_HCCHAR_DAD_6 (0x40UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x10000000 */ 7915 #define USB_OTG_HCCHAR_ODDFRM_Pos (29U) 7916 #define USB_OTG_HCCHAR_ODDFRM_Msk (0x1UL << USB_OTG_HCCHAR_ODDFRM_Pos) /*!< 0x20000000 */ 7917 #define USB_OTG_HCCHAR_ODDFRM USB_OTG_HCCHAR_ODDFRM_Msk /*!< Odd frame */ 7918 #define USB_OTG_HCCHAR_CHDIS_Pos (30U) 7919 #define USB_OTG_HCCHAR_CHDIS_Msk (0x1UL << USB_OTG_HCCHAR_CHDIS_Pos) /*!< 0x40000000 */ 7920 #define USB_OTG_HCCHAR_CHDIS USB_OTG_HCCHAR_CHDIS_Msk /*!< Channel disable */ 7921 #define USB_OTG_HCCHAR_CHENA_Pos (31U) 7922 #define USB_OTG_HCCHAR_CHENA_Msk (0x1UL << USB_OTG_HCCHAR_CHENA_Pos) /*!< 0x80000000 */ 7923 #define USB_OTG_HCCHAR_CHENA USB_OTG_HCCHAR_CHENA_Msk /*!< Channel enable */ 7924 7925 /******************** Bit definition for USB_OTG_HCSPLT register ********************/ 7926 7927 #define USB_OTG_HCSPLT_PRTADDR_Pos (0U) 7928 #define USB_OTG_HCSPLT_PRTADDR_Msk (0x7FUL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x0000007F */ 7929 #define USB_OTG_HCSPLT_PRTADDR USB_OTG_HCSPLT_PRTADDR_Msk /*!< Port address */ 7930 #define USB_OTG_HCSPLT_PRTADDR_0 (0x01UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000001 */ 7931 #define USB_OTG_HCSPLT_PRTADDR_1 (0x02UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000002 */ 7932 #define USB_OTG_HCSPLT_PRTADDR_2 (0x04UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000004 */ 7933 #define USB_OTG_HCSPLT_PRTADDR_3 (0x08UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000008 */ 7934 #define USB_OTG_HCSPLT_PRTADDR_4 (0x10UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000010 */ 7935 #define USB_OTG_HCSPLT_PRTADDR_5 (0x20UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000020 */ 7936 #define USB_OTG_HCSPLT_PRTADDR_6 (0x40UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000040 */ 7937 7938 #define USB_OTG_HCSPLT_HUBADDR_Pos (7U) 7939 #define USB_OTG_HCSPLT_HUBADDR_Msk (0x7FUL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00003F80 */ 7940 #define USB_OTG_HCSPLT_HUBADDR USB_OTG_HCSPLT_HUBADDR_Msk /*!< Hub address */ 7941 #define USB_OTG_HCSPLT_HUBADDR_0 (0x01UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000080 */ 7942 #define USB_OTG_HCSPLT_HUBADDR_1 (0x02UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000100 */ 7943 #define USB_OTG_HCSPLT_HUBADDR_2 (0x04UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000200 */ 7944 #define USB_OTG_HCSPLT_HUBADDR_3 (0x08UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000400 */ 7945 #define USB_OTG_HCSPLT_HUBADDR_4 (0x10UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000800 */ 7946 #define USB_OTG_HCSPLT_HUBADDR_5 (0x20UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00001000 */ 7947 #define USB_OTG_HCSPLT_HUBADDR_6 (0x40UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00002000 */ 7948 7949 #define USB_OTG_HCSPLT_XACTPOS_Pos (14U) 7950 #define USB_OTG_HCSPLT_XACTPOS_Msk (0x3UL << USB_OTG_HCSPLT_XACTPOS_Pos) /*!< 0x0000C000 */ 7951 #define USB_OTG_HCSPLT_XACTPOS USB_OTG_HCSPLT_XACTPOS_Msk /*!< XACTPOS */ 7952 #define USB_OTG_HCSPLT_XACTPOS_0 (0x1UL << USB_OTG_HCSPLT_XACTPOS_Pos) /*!< 0x00004000 */ 7953 #define USB_OTG_HCSPLT_XACTPOS_1 (0x2UL << USB_OTG_HCSPLT_XACTPOS_Pos) /*!< 0x00008000 */ 7954 #define USB_OTG_HCSPLT_COMPLSPLT_Pos (16U) 7955 #define USB_OTG_HCSPLT_COMPLSPLT_Msk (0x1UL << USB_OTG_HCSPLT_COMPLSPLT_Pos) /*!< 0x00010000 */ 7956 #define USB_OTG_HCSPLT_COMPLSPLT USB_OTG_HCSPLT_COMPLSPLT_Msk /*!< Do complete split */ 7957 #define USB_OTG_HCSPLT_SPLITEN_Pos (31U) 7958 #define USB_OTG_HCSPLT_SPLITEN_Msk (0x1UL << USB_OTG_HCSPLT_SPLITEN_Pos) /*!< 0x80000000 */ 7959 #define USB_OTG_HCSPLT_SPLITEN USB_OTG_HCSPLT_SPLITEN_Msk /*!< Split enable */ 7960 7961 /******************** Bit definition for USB_OTG_HCINT register ********************/ 7962 #define USB_OTG_HCINT_XFRC_Pos (0U) 7963 #define USB_OTG_HCINT_XFRC_Msk (0x1UL << USB_OTG_HCINT_XFRC_Pos) /*!< 0x00000001 */ 7964 #define USB_OTG_HCINT_XFRC USB_OTG_HCINT_XFRC_Msk /*!< Transfer completed */ 7965 #define USB_OTG_HCINT_CHH_Pos (1U) 7966 #define USB_OTG_HCINT_CHH_Msk (0x1UL << USB_OTG_HCINT_CHH_Pos) /*!< 0x00000002 */ 7967 #define USB_OTG_HCINT_CHH USB_OTG_HCINT_CHH_Msk /*!< Channel halted */ 7968 #define USB_OTG_HCINT_AHBERR_Pos (2U) 7969 #define USB_OTG_HCINT_AHBERR_Msk (0x1UL << USB_OTG_HCINT_AHBERR_Pos) /*!< 0x00000004 */ 7970 #define USB_OTG_HCINT_AHBERR USB_OTG_HCINT_AHBERR_Msk /*!< AHB error */ 7971 #define USB_OTG_HCINT_STALL_Pos (3U) 7972 #define USB_OTG_HCINT_STALL_Msk (0x1UL << USB_OTG_HCINT_STALL_Pos) /*!< 0x00000008 */ 7973 #define USB_OTG_HCINT_STALL USB_OTG_HCINT_STALL_Msk /*!< STALL response received interrupt */ 7974 #define USB_OTG_HCINT_NAK_Pos (4U) 7975 #define USB_OTG_HCINT_NAK_Msk (0x1UL << USB_OTG_HCINT_NAK_Pos) /*!< 0x00000010 */ 7976 #define USB_OTG_HCINT_NAK USB_OTG_HCINT_NAK_Msk /*!< NAK response received interrupt */ 7977 #define USB_OTG_HCINT_ACK_Pos (5U) 7978 #define USB_OTG_HCINT_ACK_Msk (0x1UL << USB_OTG_HCINT_ACK_Pos) /*!< 0x00000020 */ 7979 #define USB_OTG_HCINT_ACK USB_OTG_HCINT_ACK_Msk /*!< ACK response received/transmitted interrupt */ 7980 #define USB_OTG_HCINT_NYET_Pos (6U) 7981 #define USB_OTG_HCINT_NYET_Msk (0x1UL << USB_OTG_HCINT_NYET_Pos) /*!< 0x00000040 */ 7982 #define USB_OTG_HCINT_NYET USB_OTG_HCINT_NYET_Msk /*!< Response received interrupt */ 7983 #define USB_OTG_HCINT_TXERR_Pos (7U) 7984 #define USB_OTG_HCINT_TXERR_Msk (0x1UL << USB_OTG_HCINT_TXERR_Pos) /*!< 0x00000080 */ 7985 #define USB_OTG_HCINT_TXERR USB_OTG_HCINT_TXERR_Msk /*!< Transaction error */ 7986 #define USB_OTG_HCINT_BBERR_Pos (8U) 7987 #define USB_OTG_HCINT_BBERR_Msk (0x1UL << USB_OTG_HCINT_BBERR_Pos) /*!< 0x00000100 */ 7988 #define USB_OTG_HCINT_BBERR USB_OTG_HCINT_BBERR_Msk /*!< Babble error */ 7989 #define USB_OTG_HCINT_FRMOR_Pos (9U) 7990 #define USB_OTG_HCINT_FRMOR_Msk (0x1UL << USB_OTG_HCINT_FRMOR_Pos) /*!< 0x00000200 */ 7991 #define USB_OTG_HCINT_FRMOR USB_OTG_HCINT_FRMOR_Msk /*!< Frame overrun */ 7992 #define USB_OTG_HCINT_DTERR_Pos (10U) 7993 #define USB_OTG_HCINT_DTERR_Msk (0x1UL << USB_OTG_HCINT_DTERR_Pos) /*!< 0x00000400 */ 7994 #define USB_OTG_HCINT_DTERR USB_OTG_HCINT_DTERR_Msk /*!< Data toggle error */ 7995 7996 /******************** Bit definition for USB_OTG_DIEPINT register ********************/ 7997 #define USB_OTG_DIEPINT_XFRC_Pos (0U) 7998 #define USB_OTG_DIEPINT_XFRC_Msk (0x1UL << USB_OTG_DIEPINT_XFRC_Pos) /*!< 0x00000001 */ 7999 #define USB_OTG_DIEPINT_XFRC USB_OTG_DIEPINT_XFRC_Msk /*!< Transfer completed interrupt */ 8000 #define USB_OTG_DIEPINT_EPDISD_Pos (1U) 8001 #define USB_OTG_DIEPINT_EPDISD_Msk (0x1UL << USB_OTG_DIEPINT_EPDISD_Pos) /*!< 0x00000002 */ 8002 #define USB_OTG_DIEPINT_EPDISD USB_OTG_DIEPINT_EPDISD_Msk /*!< Endpoint disabled interrupt */ 8003 #define USB_OTG_DIEPINT_AHBERR_Pos (2U) 8004 #define USB_OTG_DIEPINT_AHBERR_Msk (0x1UL << USB_OTG_DIEPINT_AHBERR_Pos) /*!< 0x00000004 */ 8005 #define USB_OTG_DIEPINT_AHBERR USB_OTG_DIEPINT_AHBERR_Msk /*!< AHB Error (AHBErr) during an IN transaction */ 8006 #define USB_OTG_DIEPINT_TOC_Pos (3U) 8007 #define USB_OTG_DIEPINT_TOC_Msk (0x1UL << USB_OTG_DIEPINT_TOC_Pos) /*!< 0x00000008 */ 8008 #define USB_OTG_DIEPINT_TOC USB_OTG_DIEPINT_TOC_Msk /*!< Timeout condition */ 8009 #define USB_OTG_DIEPINT_ITTXFE_Pos (4U) 8010 #define USB_OTG_DIEPINT_ITTXFE_Msk (0x1UL << USB_OTG_DIEPINT_ITTXFE_Pos) /*!< 0x00000010 */ 8011 #define USB_OTG_DIEPINT_ITTXFE USB_OTG_DIEPINT_ITTXFE_Msk /*!< IN token received when TxFIFO is empty */ 8012 #define USB_OTG_DIEPINT_INEPNM_Pos (5U) 8013 #define USB_OTG_DIEPINT_INEPNM_Msk (0x1UL << USB_OTG_DIEPINT_INEPNM_Pos) /*!< 0x00000004 */ 8014 #define USB_OTG_DIEPINT_INEPNM USB_OTG_DIEPINT_INEPNM_Msk /*!< IN token received with EP mismatch */ 8015 #define USB_OTG_DIEPINT_INEPNE_Pos (6U) 8016 #define USB_OTG_DIEPINT_INEPNE_Msk (0x1UL << USB_OTG_DIEPINT_INEPNE_Pos) /*!< 0x00000040 */ 8017 #define USB_OTG_DIEPINT_INEPNE USB_OTG_DIEPINT_INEPNE_Msk /*!< IN endpoint NAK effective */ 8018 #define USB_OTG_DIEPINT_TXFE_Pos (7U) 8019 #define USB_OTG_DIEPINT_TXFE_Msk (0x1UL << USB_OTG_DIEPINT_TXFE_Pos) /*!< 0x00000080 */ 8020 #define USB_OTG_DIEPINT_TXFE USB_OTG_DIEPINT_TXFE_Msk /*!< Transmit FIFO empty */ 8021 #define USB_OTG_DIEPINT_TXFIFOUDRN_Pos (8U) 8022 #define USB_OTG_DIEPINT_TXFIFOUDRN_Msk (0x1UL << USB_OTG_DIEPINT_TXFIFOUDRN_Pos) /*!< 0x00000100 */ 8023 #define USB_OTG_DIEPINT_TXFIFOUDRN USB_OTG_DIEPINT_TXFIFOUDRN_Msk /*!< Transmit Fifo Underrun */ 8024 #define USB_OTG_DIEPINT_BNA_Pos (9U) 8025 #define USB_OTG_DIEPINT_BNA_Msk (0x1UL << USB_OTG_DIEPINT_BNA_Pos) /*!< 0x00000200 */ 8026 #define USB_OTG_DIEPINT_BNA USB_OTG_DIEPINT_BNA_Msk /*!< Buffer not available interrupt */ 8027 #define USB_OTG_DIEPINT_PKTDRPSTS_Pos (11U) 8028 #define USB_OTG_DIEPINT_PKTDRPSTS_Msk (0x1UL << USB_OTG_DIEPINT_PKTDRPSTS_Pos) /*!< 0x00000800 */ 8029 #define USB_OTG_DIEPINT_PKTDRPSTS USB_OTG_DIEPINT_PKTDRPSTS_Msk /*!< Packet dropped status */ 8030 #define USB_OTG_DIEPINT_BERR_Pos (12U) 8031 #define USB_OTG_DIEPINT_BERR_Msk (0x1UL << USB_OTG_DIEPINT_BERR_Pos) /*!< 0x00001000 */ 8032 #define USB_OTG_DIEPINT_BERR USB_OTG_DIEPINT_BERR_Msk /*!< Babble error interrupt */ 8033 #define USB_OTG_DIEPINT_NAK_Pos (13U) 8034 #define USB_OTG_DIEPINT_NAK_Msk (0x1UL << USB_OTG_DIEPINT_NAK_Pos) /*!< 0x00002000 */ 8035 #define USB_OTG_DIEPINT_NAK USB_OTG_DIEPINT_NAK_Msk /*!< NAK interrupt */ 8036 8037 /******************** Bit definition forUSB_OTG_HCINTMSK register ********************/ 8038 #define USB_OTG_HCINTMSK_XFRCM_Pos (0U) 8039 #define USB_OTG_HCINTMSK_XFRCM_Msk (0x1UL << USB_OTG_HCINTMSK_XFRCM_Pos) /*!< 0x00000001 */ 8040 #define USB_OTG_HCINTMSK_XFRCM USB_OTG_HCINTMSK_XFRCM_Msk /*!< Transfer completed mask */ 8041 #define USB_OTG_HCINTMSK_CHHM_Pos (1U) 8042 #define USB_OTG_HCINTMSK_CHHM_Msk (0x1UL << USB_OTG_HCINTMSK_CHHM_Pos) /*!< 0x00000002 */ 8043 #define USB_OTG_HCINTMSK_CHHM USB_OTG_HCINTMSK_CHHM_Msk /*!< Channel halted mask */ 8044 #define USB_OTG_HCINTMSK_AHBERR_Pos (2U) 8045 #define USB_OTG_HCINTMSK_AHBERR_Msk (0x1UL << USB_OTG_HCINTMSK_AHBERR_Pos) /*!< 0x00000004 */ 8046 #define USB_OTG_HCINTMSK_AHBERR USB_OTG_HCINTMSK_AHBERR_Msk /*!< AHB error */ 8047 #define USB_OTG_HCINTMSK_STALLM_Pos (3U) 8048 #define USB_OTG_HCINTMSK_STALLM_Msk (0x1UL << USB_OTG_HCINTMSK_STALLM_Pos) /*!< 0x00000008 */ 8049 #define USB_OTG_HCINTMSK_STALLM USB_OTG_HCINTMSK_STALLM_Msk /*!< STALL response received interrupt mask */ 8050 #define USB_OTG_HCINTMSK_NAKM_Pos (4U) 8051 #define USB_OTG_HCINTMSK_NAKM_Msk (0x1UL << USB_OTG_HCINTMSK_NAKM_Pos) /*!< 0x00000010 */ 8052 #define USB_OTG_HCINTMSK_NAKM USB_OTG_HCINTMSK_NAKM_Msk /*!< NAK response received interrupt mask */ 8053 #define USB_OTG_HCINTMSK_ACKM_Pos (5U) 8054 #define USB_OTG_HCINTMSK_ACKM_Msk (0x1UL << USB_OTG_HCINTMSK_ACKM_Pos) /*!< 0x00000020 */ 8055 #define USB_OTG_HCINTMSK_ACKM USB_OTG_HCINTMSK_ACKM_Msk /*!< ACK response received/transmitted interrupt mask */ 8056 #define USB_OTG_HCINTMSK_NYET_Pos (6U) 8057 #define USB_OTG_HCINTMSK_NYET_Msk (0x1UL << USB_OTG_HCINTMSK_NYET_Pos) /*!< 0x00000040 */ 8058 #define USB_OTG_HCINTMSK_NYET USB_OTG_HCINTMSK_NYET_Msk /*!< response received interrupt mask */ 8059 #define USB_OTG_HCINTMSK_TXERRM_Pos (7U) 8060 #define USB_OTG_HCINTMSK_TXERRM_Msk (0x1UL << USB_OTG_HCINTMSK_TXERRM_Pos) /*!< 0x00000080 */ 8061 #define USB_OTG_HCINTMSK_TXERRM USB_OTG_HCINTMSK_TXERRM_Msk /*!< Transaction error mask */ 8062 #define USB_OTG_HCINTMSK_BBERRM_Pos (8U) 8063 #define USB_OTG_HCINTMSK_BBERRM_Msk (0x1UL << USB_OTG_HCINTMSK_BBERRM_Pos) /*!< 0x00000100 */ 8064 #define USB_OTG_HCINTMSK_BBERRM USB_OTG_HCINTMSK_BBERRM_Msk /*!< Babble error mask */ 8065 #define USB_OTG_HCINTMSK_FRMORM_Pos (9U) 8066 #define USB_OTG_HCINTMSK_FRMORM_Msk (0x1UL << USB_OTG_HCINTMSK_FRMORM_Pos) /*!< 0x00000200 */ 8067 #define USB_OTG_HCINTMSK_FRMORM USB_OTG_HCINTMSK_FRMORM_Msk /*!< Frame overrun mask */ 8068 #define USB_OTG_HCINTMSK_DTERRM_Pos (10U) 8069 #define USB_OTG_HCINTMSK_DTERRM_Msk (0x1UL << USB_OTG_HCINTMSK_DTERRM_Pos) /*!< 0x00000400 */ 8070 #define USB_OTG_HCINTMSK_DTERRM USB_OTG_HCINTMSK_DTERRM_Msk /*!< Data toggle error mask */ 8071 8072 /******************** Bit definition for USB_OTG_DIEPTSIZ register ********************/ 8073 8074 #define USB_OTG_DIEPTSIZ_XFRSIZ_Pos (0U) 8075 #define USB_OTG_DIEPTSIZ_XFRSIZ_Msk (0x7FFFFUL << USB_OTG_DIEPTSIZ_XFRSIZ_Pos) /*!< 0x0007FFFF */ 8076 #define USB_OTG_DIEPTSIZ_XFRSIZ USB_OTG_DIEPTSIZ_XFRSIZ_Msk /*!< Transfer size */ 8077 #define USB_OTG_DIEPTSIZ_PKTCNT_Pos (19U) 8078 #define USB_OTG_DIEPTSIZ_PKTCNT_Msk (0x3FFUL << USB_OTG_DIEPTSIZ_PKTCNT_Pos) /*!< 0x1FF80000 */ 8079 #define USB_OTG_DIEPTSIZ_PKTCNT USB_OTG_DIEPTSIZ_PKTCNT_Msk /*!< Packet count */ 8080 #define USB_OTG_DIEPTSIZ_MULCNT_Pos (29U) 8081 #define USB_OTG_DIEPTSIZ_MULCNT_Msk (0x3UL << USB_OTG_DIEPTSIZ_MULCNT_Pos) /*!< 0x60000000 */ 8082 #define USB_OTG_DIEPTSIZ_MULCNT USB_OTG_DIEPTSIZ_MULCNT_Msk /*!< Packet count */ 8083 /******************** Bit definition for USB_OTG_HCTSIZ register ********************/ 8084 #define USB_OTG_HCTSIZ_XFRSIZ_Pos (0U) 8085 #define USB_OTG_HCTSIZ_XFRSIZ_Msk (0x7FFFFUL << USB_OTG_HCTSIZ_XFRSIZ_Pos) /*!< 0x0007FFFF */ 8086 #define USB_OTG_HCTSIZ_XFRSIZ USB_OTG_HCTSIZ_XFRSIZ_Msk /*!< Transfer size */ 8087 #define USB_OTG_HCTSIZ_PKTCNT_Pos (19U) 8088 #define USB_OTG_HCTSIZ_PKTCNT_Msk (0x3FFUL << USB_OTG_HCTSIZ_PKTCNT_Pos) /*!< 0x1FF80000 */ 8089 #define USB_OTG_HCTSIZ_PKTCNT USB_OTG_HCTSIZ_PKTCNT_Msk /*!< Packet count */ 8090 #define USB_OTG_HCTSIZ_DOPING_Pos (31U) 8091 #define USB_OTG_HCTSIZ_DOPING_Msk (0x1UL << USB_OTG_HCTSIZ_DOPING_Pos) /*!< 0x80000000 */ 8092 #define USB_OTG_HCTSIZ_DOPING USB_OTG_HCTSIZ_DOPING_Msk /*!< Do PING */ 8093 #define USB_OTG_HCTSIZ_DPID_Pos (29U) 8094 #define USB_OTG_HCTSIZ_DPID_Msk (0x3UL << USB_OTG_HCTSIZ_DPID_Pos) /*!< 0x60000000 */ 8095 #define USB_OTG_HCTSIZ_DPID USB_OTG_HCTSIZ_DPID_Msk /*!< Data PID */ 8096 #define USB_OTG_HCTSIZ_DPID_0 (0x1UL << USB_OTG_HCTSIZ_DPID_Pos) /*!< 0x20000000 */ 8097 #define USB_OTG_HCTSIZ_DPID_1 (0x2UL << USB_OTG_HCTSIZ_DPID_Pos) /*!< 0x40000000 */ 8098 8099 /******************** Bit definition for USB_OTG_DIEPDMA register ********************/ 8100 #define USB_OTG_DIEPDMA_DMAADDR_Pos (0U) 8101 #define USB_OTG_DIEPDMA_DMAADDR_Msk (0xFFFFFFFFUL << USB_OTG_DIEPDMA_DMAADDR_Pos) /*!< 0xFFFFFFFF */ 8102 #define USB_OTG_DIEPDMA_DMAADDR USB_OTG_DIEPDMA_DMAADDR_Msk /*!< DMA address */ 8103 8104 /******************** Bit definition for USB_OTG_HCDMA register ********************/ 8105 #define USB_OTG_HCDMA_DMAADDR_Pos (0U) 8106 #define USB_OTG_HCDMA_DMAADDR_Msk (0xFFFFFFFFUL << USB_OTG_HCDMA_DMAADDR_Pos) /*!< 0xFFFFFFFF */ 8107 #define USB_OTG_HCDMA_DMAADDR USB_OTG_HCDMA_DMAADDR_Msk /*!< DMA address */ 8108 8109 /******************** Bit definition for USB_OTG_DTXFSTS register ********************/ 8110 #define USB_OTG_DTXFSTS_INEPTFSAV_Pos (0U) 8111 #define USB_OTG_DTXFSTS_INEPTFSAV_Msk (0xFFFFUL << USB_OTG_DTXFSTS_INEPTFSAV_Pos) /*!< 0x0000FFFF */ 8112 #define USB_OTG_DTXFSTS_INEPTFSAV USB_OTG_DTXFSTS_INEPTFSAV_Msk /*!< IN endpoint TxFIFO space available */ 8113 8114 /******************** Bit definition for USB_OTG_DIEPTXF register ********************/ 8115 #define USB_OTG_DIEPTXF_INEPTXSA_Pos (0U) 8116 #define USB_OTG_DIEPTXF_INEPTXSA_Msk (0xFFFFUL << USB_OTG_DIEPTXF_INEPTXSA_Pos) /*!< 0x0000FFFF */ 8117 #define USB_OTG_DIEPTXF_INEPTXSA USB_OTG_DIEPTXF_INEPTXSA_Msk /*!< IN endpoint FIFOx transmit RAM start address */ 8118 #define USB_OTG_DIEPTXF_INEPTXFD_Pos (16U) 8119 #define USB_OTG_DIEPTXF_INEPTXFD_Msk (0xFFFFUL << USB_OTG_DIEPTXF_INEPTXFD_Pos) /*!< 0xFFFF0000 */ 8120 #define USB_OTG_DIEPTXF_INEPTXFD USB_OTG_DIEPTXF_INEPTXFD_Msk /*!< IN endpoint TxFIFO depth */ 8121 8122 /******************** Bit definition for USB_OTG_DOEPCTL register ********************/ 8123 8124 #define USB_OTG_DOEPCTL_MPSIZ_Pos (0U) 8125 #define USB_OTG_DOEPCTL_MPSIZ_Msk (0x7FFUL << USB_OTG_DOEPCTL_MPSIZ_Pos) /*!< 0x000007FF */ 8126 #define USB_OTG_DOEPCTL_MPSIZ USB_OTG_DOEPCTL_MPSIZ_Msk /*!< Maximum packet size */ /*!<Bit 1 */ 8127 #define USB_OTG_DOEPCTL_USBAEP_Pos (15U) 8128 #define USB_OTG_DOEPCTL_USBAEP_Msk (0x1UL << USB_OTG_DOEPCTL_USBAEP_Pos) /*!< 0x00008000 */ 8129 #define USB_OTG_DOEPCTL_USBAEP USB_OTG_DOEPCTL_USBAEP_Msk /*!< USB active endpoint */ 8130 #define USB_OTG_DOEPCTL_NAKSTS_Pos (17U) 8131 #define USB_OTG_DOEPCTL_NAKSTS_Msk (0x1UL << USB_OTG_DOEPCTL_NAKSTS_Pos) /*!< 0x00020000 */ 8132 #define USB_OTG_DOEPCTL_NAKSTS USB_OTG_DOEPCTL_NAKSTS_Msk /*!< NAK status */ 8133 #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Pos (28U) 8134 #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Msk (0x1UL << USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Pos) /*!< 0x10000000 */ 8135 #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Msk /*!< Set DATA0 PID */ 8136 #define USB_OTG_DOEPCTL_SODDFRM_Pos (29U) 8137 #define USB_OTG_DOEPCTL_SODDFRM_Msk (0x1UL << USB_OTG_DOEPCTL_SODDFRM_Pos) /*!< 0x20000000 */ 8138 #define USB_OTG_DOEPCTL_SODDFRM USB_OTG_DOEPCTL_SODDFRM_Msk /*!< Set odd frame */ 8139 #define USB_OTG_DOEPCTL_EPTYP_Pos (18U) 8140 #define USB_OTG_DOEPCTL_EPTYP_Msk (0x3UL << USB_OTG_DOEPCTL_EPTYP_Pos) /*!< 0x000C0000 */ 8141 #define USB_OTG_DOEPCTL_EPTYP USB_OTG_DOEPCTL_EPTYP_Msk /*!< Endpoint type */ 8142 #define USB_OTG_DOEPCTL_EPTYP_0 (0x1UL << USB_OTG_DOEPCTL_EPTYP_Pos) /*!< 0x00040000 */ 8143 #define USB_OTG_DOEPCTL_EPTYP_1 (0x2UL << USB_OTG_DOEPCTL_EPTYP_Pos) /*!< 0x00080000 */ 8144 #define USB_OTG_DOEPCTL_SNPM_Pos (20U) 8145 #define USB_OTG_DOEPCTL_SNPM_Msk (0x1UL << USB_OTG_DOEPCTL_SNPM_Pos) /*!< 0x00100000 */ 8146 #define USB_OTG_DOEPCTL_SNPM USB_OTG_DOEPCTL_SNPM_Msk /*!< Snoop mode */ 8147 #define USB_OTG_DOEPCTL_STALL_Pos (21U) 8148 #define USB_OTG_DOEPCTL_STALL_Msk (0x1UL << USB_OTG_DOEPCTL_STALL_Pos) /*!< 0x00200000 */ 8149 #define USB_OTG_DOEPCTL_STALL USB_OTG_DOEPCTL_STALL_Msk /*!< STALL handshake */ 8150 #define USB_OTG_DOEPCTL_CNAK_Pos (26U) 8151 #define USB_OTG_DOEPCTL_CNAK_Msk (0x1UL << USB_OTG_DOEPCTL_CNAK_Pos) /*!< 0x04000000 */ 8152 #define USB_OTG_DOEPCTL_CNAK USB_OTG_DOEPCTL_CNAK_Msk /*!< Clear NAK */ 8153 #define USB_OTG_DOEPCTL_SNAK_Pos (27U) 8154 #define USB_OTG_DOEPCTL_SNAK_Msk (0x1UL << USB_OTG_DOEPCTL_SNAK_Pos) /*!< 0x08000000 */ 8155 #define USB_OTG_DOEPCTL_SNAK USB_OTG_DOEPCTL_SNAK_Msk /*!< Set NAK */ 8156 #define USB_OTG_DOEPCTL_EPDIS_Pos (30U) 8157 #define USB_OTG_DOEPCTL_EPDIS_Msk (0x1UL << USB_OTG_DOEPCTL_EPDIS_Pos) /*!< 0x40000000 */ 8158 #define USB_OTG_DOEPCTL_EPDIS USB_OTG_DOEPCTL_EPDIS_Msk /*!< Endpoint disable */ 8159 #define USB_OTG_DOEPCTL_EPENA_Pos (31U) 8160 #define USB_OTG_DOEPCTL_EPENA_Msk (0x1UL << USB_OTG_DOEPCTL_EPENA_Pos) /*!< 0x80000000 */ 8161 #define USB_OTG_DOEPCTL_EPENA USB_OTG_DOEPCTL_EPENA_Msk /*!< Endpoint enable */ 8162 8163 /******************** Bit definition for USB_OTG_DOEPINT register ********************/ 8164 #define USB_OTG_DOEPINT_XFRC_Pos (0U) 8165 #define USB_OTG_DOEPINT_XFRC_Msk (0x1UL << USB_OTG_DOEPINT_XFRC_Pos) /*!< 0x00000001 */ 8166 #define USB_OTG_DOEPINT_XFRC USB_OTG_DOEPINT_XFRC_Msk /*!< Transfer completed interrupt */ 8167 #define USB_OTG_DOEPINT_EPDISD_Pos (1U) 8168 #define USB_OTG_DOEPINT_EPDISD_Msk (0x1UL << USB_OTG_DOEPINT_EPDISD_Pos) /*!< 0x00000002 */ 8169 #define USB_OTG_DOEPINT_EPDISD USB_OTG_DOEPINT_EPDISD_Msk /*!< Endpoint disabled interrupt */ 8170 #define USB_OTG_DOEPINT_AHBERR_Pos (2U) 8171 #define USB_OTG_DOEPINT_AHBERR_Msk (0x1UL << USB_OTG_DOEPINT_AHBERR_Pos) /*!< 0x00000004 */ 8172 #define USB_OTG_DOEPINT_AHBERR USB_OTG_DOEPINT_AHBERR_Msk /*!< AHB Error (AHBErr) during an OUT transaction */ 8173 #define USB_OTG_DOEPINT_STUP_Pos (3U) 8174 #define USB_OTG_DOEPINT_STUP_Msk (0x1UL << USB_OTG_DOEPINT_STUP_Pos) /*!< 0x00000008 */ 8175 #define USB_OTG_DOEPINT_STUP USB_OTG_DOEPINT_STUP_Msk /*!< SETUP phase done */ 8176 #define USB_OTG_DOEPINT_OTEPDIS_Pos (4U) 8177 #define USB_OTG_DOEPINT_OTEPDIS_Msk (0x1UL << USB_OTG_DOEPINT_OTEPDIS_Pos) /*!< 0x00000010 */ 8178 #define USB_OTG_DOEPINT_OTEPDIS USB_OTG_DOEPINT_OTEPDIS_Msk /*!< OUT token received when endpoint disabled */ 8179 #define USB_OTG_DOEPINT_OTEPSPR_Pos (5U) 8180 #define USB_OTG_DOEPINT_OTEPSPR_Msk (0x1UL << USB_OTG_DOEPINT_OTEPSPR_Pos) /*!< 0x00000020 */ 8181 #define USB_OTG_DOEPINT_OTEPSPR USB_OTG_DOEPINT_OTEPSPR_Msk /*!< Status Phase Received For Control Write */ 8182 #define USB_OTG_DOEPINT_B2BSTUP_Pos (6U) 8183 #define USB_OTG_DOEPINT_B2BSTUP_Msk (0x1UL << USB_OTG_DOEPINT_B2BSTUP_Pos) /*!< 0x00000040 */ 8184 #define USB_OTG_DOEPINT_B2BSTUP USB_OTG_DOEPINT_B2BSTUP_Msk /*!< Back-to-back SETUP packets received */ 8185 #define USB_OTG_DOEPINT_OUTPKTERR_Pos (8U) 8186 #define USB_OTG_DOEPINT_OUTPKTERR_Msk (0x1UL << USB_OTG_DOEPINT_OUTPKTERR_Pos) /*!< 0x00000100 */ 8187 #define USB_OTG_DOEPINT_OUTPKTERR USB_OTG_DOEPINT_OUTPKTERR_Msk /*!< OUT packet error */ 8188 #define USB_OTG_DOEPINT_NAK_Pos (13U) 8189 #define USB_OTG_DOEPINT_NAK_Msk (0x1UL << USB_OTG_DOEPINT_NAK_Pos) /*!< 0x00002000 */ 8190 #define USB_OTG_DOEPINT_NAK USB_OTG_DOEPINT_NAK_Msk /*!< NAK Packet is transmitted by the device */ 8191 #define USB_OTG_DOEPINT_NYET_Pos (14U) 8192 #define USB_OTG_DOEPINT_NYET_Msk (0x1UL << USB_OTG_DOEPINT_NYET_Pos) /*!< 0x00004000 */ 8193 #define USB_OTG_DOEPINT_NYET USB_OTG_DOEPINT_NYET_Msk /*!< NYET interrupt */ 8194 #define USB_OTG_DOEPINT_STPKTRX_Pos (15U) 8195 #define USB_OTG_DOEPINT_STPKTRX_Msk (0x1UL << USB_OTG_DOEPINT_STPKTRX_Pos) /*!< 0x00008000 */ 8196 #define USB_OTG_DOEPINT_STPKTRX USB_OTG_DOEPINT_STPKTRX_Msk /*!< Setup Packet Received */ 8197 /******************** Bit definition for USB_OTG_DOEPTSIZ register ********************/ 8198 8199 #define USB_OTG_DOEPTSIZ_XFRSIZ_Pos (0U) 8200 #define USB_OTG_DOEPTSIZ_XFRSIZ_Msk (0x7FFFFUL << USB_OTG_DOEPTSIZ_XFRSIZ_Pos) /*!< 0x0007FFFF */ 8201 #define USB_OTG_DOEPTSIZ_XFRSIZ USB_OTG_DOEPTSIZ_XFRSIZ_Msk /*!< Transfer size */ 8202 #define USB_OTG_DOEPTSIZ_PKTCNT_Pos (19U) 8203 #define USB_OTG_DOEPTSIZ_PKTCNT_Msk (0x3FFUL << USB_OTG_DOEPTSIZ_PKTCNT_Pos) /*!< 0x1FF80000 */ 8204 #define USB_OTG_DOEPTSIZ_PKTCNT USB_OTG_DOEPTSIZ_PKTCNT_Msk /*!< Packet count */ 8205 8206 #define USB_OTG_DOEPTSIZ_STUPCNT_Pos (29U) 8207 #define USB_OTG_DOEPTSIZ_STUPCNT_Msk (0x3UL << USB_OTG_DOEPTSIZ_STUPCNT_Pos) /*!< 0x60000000 */ 8208 #define USB_OTG_DOEPTSIZ_STUPCNT USB_OTG_DOEPTSIZ_STUPCNT_Msk /*!< SETUP packet count */ 8209 #define USB_OTG_DOEPTSIZ_STUPCNT_0 (0x1UL << USB_OTG_DOEPTSIZ_STUPCNT_Pos) /*!< 0x20000000 */ 8210 #define USB_OTG_DOEPTSIZ_STUPCNT_1 (0x2UL << USB_OTG_DOEPTSIZ_STUPCNT_Pos) /*!< 0x40000000 */ 8211 8212 /******************** Bit definition for PCGCCTL register ********************/ 8213 #define USB_OTG_PCGCCTL_STOPCLK_Pos (0U) 8214 #define USB_OTG_PCGCCTL_STOPCLK_Msk (0x1UL << USB_OTG_PCGCCTL_STOPCLK_Pos) /*!< 0x00000001 */ 8215 #define USB_OTG_PCGCCTL_STOPCLK USB_OTG_PCGCCTL_STOPCLK_Msk /*!< SETUP packet count */ 8216 #define USB_OTG_PCGCCTL_GATECLK_Pos (1U) 8217 #define USB_OTG_PCGCCTL_GATECLK_Msk (0x1UL << USB_OTG_PCGCCTL_GATECLK_Pos) /*!< 0x00000002 */ 8218 #define USB_OTG_PCGCCTL_GATECLK USB_OTG_PCGCCTL_GATECLK_Msk /*!<Bit 0 */ 8219 #define USB_OTG_PCGCCTL_PHYSUSP_Pos (4U) 8220 #define USB_OTG_PCGCCTL_PHYSUSP_Msk (0x1UL << USB_OTG_PCGCCTL_PHYSUSP_Pos) /*!< 0x00000010 */ 8221 #define USB_OTG_PCGCCTL_PHYSUSP USB_OTG_PCGCCTL_PHYSUSP_Msk /*!<Bit 1 */ 8222 8223 /* Legacy define */ 8224 /******************** Bit definition for OTG register ********************/ 8225 #define USB_OTG_CHNUM_Pos (0U) 8226 #define USB_OTG_CHNUM_Msk (0xFUL << USB_OTG_CHNUM_Pos) /*!< 0x0000000F */ 8227 #define USB_OTG_CHNUM USB_OTG_CHNUM_Msk /*!< Channel number */ 8228 #define USB_OTG_CHNUM_0 (0x1UL << USB_OTG_CHNUM_Pos) /*!< 0x00000001 */ 8229 #define USB_OTG_CHNUM_1 (0x2UL << USB_OTG_CHNUM_Pos) /*!< 0x00000002 */ 8230 #define USB_OTG_CHNUM_2 (0x4UL << USB_OTG_CHNUM_Pos) /*!< 0x00000004 */ 8231 #define USB_OTG_CHNUM_3 (0x8UL << USB_OTG_CHNUM_Pos) /*!< 0x00000008 */ 8232 #define USB_OTG_BCNT_Pos (4U) 8233 #define USB_OTG_BCNT_Msk (0x7FFUL << USB_OTG_BCNT_Pos) /*!< 0x00007FF0 */ 8234 #define USB_OTG_BCNT USB_OTG_BCNT_Msk /*!< Byte count */ 8235 8236 #define USB_OTG_DPID_Pos (15U) 8237 #define USB_OTG_DPID_Msk (0x3UL << USB_OTG_DPID_Pos) /*!< 0x00018000 */ 8238 #define USB_OTG_DPID USB_OTG_DPID_Msk /*!< Data PID */ 8239 #define USB_OTG_DPID_0 (0x1UL << USB_OTG_DPID_Pos) /*!< 0x00008000 */ 8240 #define USB_OTG_DPID_1 (0x2UL << USB_OTG_DPID_Pos) /*!< 0x00010000 */ 8241 8242 #define USB_OTG_PKTSTS_Pos (17U) 8243 #define USB_OTG_PKTSTS_Msk (0xFUL << USB_OTG_PKTSTS_Pos) /*!< 0x001E0000 */ 8244 #define USB_OTG_PKTSTS USB_OTG_PKTSTS_Msk /*!< Packet status */ 8245 #define USB_OTG_PKTSTS_0 (0x1UL << USB_OTG_PKTSTS_Pos) /*!< 0x00020000 */ 8246 #define USB_OTG_PKTSTS_1 (0x2UL << USB_OTG_PKTSTS_Pos) /*!< 0x00040000 */ 8247 #define USB_OTG_PKTSTS_2 (0x4UL << USB_OTG_PKTSTS_Pos) /*!< 0x00080000 */ 8248 #define USB_OTG_PKTSTS_3 (0x8UL << USB_OTG_PKTSTS_Pos) /*!< 0x00100000 */ 8249 8250 #define USB_OTG_EPNUM_Pos (0U) 8251 #define USB_OTG_EPNUM_Msk (0xFUL << USB_OTG_EPNUM_Pos) /*!< 0x0000000F */ 8252 #define USB_OTG_EPNUM USB_OTG_EPNUM_Msk /*!< Endpoint number */ 8253 #define USB_OTG_EPNUM_0 (0x1UL << USB_OTG_EPNUM_Pos) /*!< 0x00000001 */ 8254 #define USB_OTG_EPNUM_1 (0x2UL << USB_OTG_EPNUM_Pos) /*!< 0x00000002 */ 8255 #define USB_OTG_EPNUM_2 (0x4UL << USB_OTG_EPNUM_Pos) /*!< 0x00000004 */ 8256 #define USB_OTG_EPNUM_3 (0x8UL << USB_OTG_EPNUM_Pos) /*!< 0x00000008 */ 8257 8258 #define USB_OTG_FRMNUM_Pos (21U) 8259 #define USB_OTG_FRMNUM_Msk (0xFUL << USB_OTG_FRMNUM_Pos) /*!< 0x01E00000 */ 8260 #define USB_OTG_FRMNUM USB_OTG_FRMNUM_Msk /*!< Frame number */ 8261 #define USB_OTG_FRMNUM_0 (0x1UL << USB_OTG_FRMNUM_Pos) /*!< 0x00200000 */ 8262 #define USB_OTG_FRMNUM_1 (0x2UL << USB_OTG_FRMNUM_Pos) /*!< 0x00400000 */ 8263 #define USB_OTG_FRMNUM_2 (0x4UL << USB_OTG_FRMNUM_Pos) /*!< 0x00800000 */ 8264 #define USB_OTG_FRMNUM_3 (0x8UL << USB_OTG_FRMNUM_Pos) /*!< 0x01000000 */ 8265 /** 8266 * @} 8267 */ 8268 8269 /** 8270 * @} 8271 */ 8272 8273 /** @addtogroup Exported_macros 8274 * @{ 8275 */ 8276 8277 /******************************* ADC Instances ********************************/ 8278 #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1) 8279 8280 #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON) 8281 /******************************* CRC Instances ********************************/ 8282 #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC) 8283 8284 8285 /******************************** DMA Instances *******************************/ 8286 #define IS_DMA_STREAM_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Stream0) || \ 8287 ((INSTANCE) == DMA1_Stream1) || \ 8288 ((INSTANCE) == DMA1_Stream2) || \ 8289 ((INSTANCE) == DMA1_Stream3) || \ 8290 ((INSTANCE) == DMA1_Stream4) || \ 8291 ((INSTANCE) == DMA1_Stream5) || \ 8292 ((INSTANCE) == DMA1_Stream6) || \ 8293 ((INSTANCE) == DMA1_Stream7) || \ 8294 ((INSTANCE) == DMA2_Stream0) || \ 8295 ((INSTANCE) == DMA2_Stream1) || \ 8296 ((INSTANCE) == DMA2_Stream2) || \ 8297 ((INSTANCE) == DMA2_Stream3) || \ 8298 ((INSTANCE) == DMA2_Stream4) || \ 8299 ((INSTANCE) == DMA2_Stream5) || \ 8300 ((INSTANCE) == DMA2_Stream6) || \ 8301 ((INSTANCE) == DMA2_Stream7)) 8302 8303 /******************************* GPIO Instances *******************************/ 8304 #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \ 8305 ((INSTANCE) == GPIOB) || \ 8306 ((INSTANCE) == GPIOC) || \ 8307 ((INSTANCE) == GPIOD) || \ 8308 ((INSTANCE) == GPIOE) || \ 8309 ((INSTANCE) == GPIOH)) 8310 8311 /******************************** I2C Instances *******************************/ 8312 #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \ 8313 ((INSTANCE) == I2C2) || \ 8314 ((INSTANCE) == I2C3)) 8315 8316 /******************************* SMBUS Instances ******************************/ 8317 #define IS_SMBUS_ALL_INSTANCE IS_I2C_ALL_INSTANCE 8318 8319 /******************************** I2S Instances *******************************/ 8320 8321 #define IS_I2S_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \ 8322 ((INSTANCE) == SPI2) || \ 8323 ((INSTANCE) == SPI3) || \ 8324 ((INSTANCE) == SPI4) || \ 8325 ((INSTANCE) == SPI5)) 8326 8327 /*************************** I2S Extended Instances ***************************/ 8328 #define IS_I2S_EXT_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2S2ext)|| \ 8329 ((INSTANCE) == I2S3ext)) 8330 /* Legacy Defines */ 8331 #define IS_I2S_ALL_INSTANCE_EXT IS_I2S_EXT_ALL_INSTANCE 8332 8333 8334 /****************************** RTC Instances *********************************/ 8335 #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC) 8336 8337 8338 /******************************** SPI Instances *******************************/ 8339 8340 #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \ 8341 ((INSTANCE) == SPI2) || \ 8342 ((INSTANCE) == SPI3) || \ 8343 ((INSTANCE) == SPI4) || \ 8344 ((INSTANCE) == SPI5)) 8345 8346 8347 /****************** TIM Instances : All supported instances *******************/ 8348 #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 8349 ((INSTANCE) == TIM2) || \ 8350 ((INSTANCE) == TIM3) || \ 8351 ((INSTANCE) == TIM4) || \ 8352 ((INSTANCE) == TIM5) || \ 8353 ((INSTANCE) == TIM9) || \ 8354 ((INSTANCE) == TIM10) || \ 8355 ((INSTANCE) == TIM11)) 8356 8357 /************* TIM Instances : at least 1 capture/compare channel *************/ 8358 #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 8359 ((INSTANCE) == TIM2) || \ 8360 ((INSTANCE) == TIM3) || \ 8361 ((INSTANCE) == TIM4) || \ 8362 ((INSTANCE) == TIM5) || \ 8363 ((INSTANCE) == TIM9) || \ 8364 ((INSTANCE) == TIM10) || \ 8365 ((INSTANCE) == TIM11)) 8366 8367 /************ TIM Instances : at least 2 capture/compare channels *************/ 8368 #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 8369 ((INSTANCE) == TIM2) || \ 8370 ((INSTANCE) == TIM3) || \ 8371 ((INSTANCE) == TIM4) || \ 8372 ((INSTANCE) == TIM5) || \ 8373 ((INSTANCE) == TIM9)) 8374 8375 /************ TIM Instances : at least 3 capture/compare channels *************/ 8376 #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 8377 ((INSTANCE) == TIM2) || \ 8378 ((INSTANCE) == TIM3) || \ 8379 ((INSTANCE) == TIM4) || \ 8380 ((INSTANCE) == TIM5)) 8381 8382 /************ TIM Instances : at least 4 capture/compare channels *************/ 8383 #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 8384 ((INSTANCE) == TIM2) || \ 8385 ((INSTANCE) == TIM3) || \ 8386 ((INSTANCE) == TIM4) || \ 8387 ((INSTANCE) == TIM5)) 8388 8389 /******************** TIM Instances : Advanced-control timers *****************/ 8390 #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) 8391 8392 /******************* TIM Instances : Timer input XOR function *****************/ 8393 #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 8394 ((INSTANCE) == TIM2) || \ 8395 ((INSTANCE) == TIM3) || \ 8396 ((INSTANCE) == TIM4) || \ 8397 ((INSTANCE) == TIM5)) 8398 8399 /****************** TIM Instances : DMA requests generation (UDE) *************/ 8400 #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 8401 ((INSTANCE) == TIM2) || \ 8402 ((INSTANCE) == TIM3) || \ 8403 ((INSTANCE) == TIM4) || \ 8404 ((INSTANCE) == TIM5)) 8405 8406 /************ TIM Instances : DMA requests generation (CCxDE) *****************/ 8407 #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 8408 ((INSTANCE) == TIM2) || \ 8409 ((INSTANCE) == TIM3) || \ 8410 ((INSTANCE) == TIM4) || \ 8411 ((INSTANCE) == TIM5)) 8412 8413 /************ TIM Instances : DMA requests generation (COMDE) *****************/ 8414 #define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 8415 ((INSTANCE) == TIM2) || \ 8416 ((INSTANCE) == TIM3) || \ 8417 ((INSTANCE) == TIM4) || \ 8418 ((INSTANCE) == TIM5)) 8419 8420 /******************** TIM Instances : DMA burst feature ***********************/ 8421 #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 8422 ((INSTANCE) == TIM2) || \ 8423 ((INSTANCE) == TIM3) || \ 8424 ((INSTANCE) == TIM4) || \ 8425 ((INSTANCE) == TIM5)) 8426 8427 /****** TIM Instances : master mode available (TIMx_CR2.MMS available )********/ 8428 #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 8429 ((INSTANCE) == TIM2) || \ 8430 ((INSTANCE) == TIM3) || \ 8431 ((INSTANCE) == TIM4) || \ 8432 ((INSTANCE) == TIM5)) 8433 8434 /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/ 8435 #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 8436 ((INSTANCE) == TIM2) || \ 8437 ((INSTANCE) == TIM3) || \ 8438 ((INSTANCE) == TIM4) || \ 8439 ((INSTANCE) == TIM5) || \ 8440 ((INSTANCE) == TIM9)) 8441 /********************** TIM Instances : 32 bit Counter ************************/ 8442 #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE)(((INSTANCE) == TIM2) || \ 8443 ((INSTANCE) == TIM5)) 8444 8445 /***************** TIM Instances : external trigger input available ************/ 8446 #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 8447 ((INSTANCE) == TIM2) || \ 8448 ((INSTANCE) == TIM3) || \ 8449 ((INSTANCE) == TIM4) || \ 8450 ((INSTANCE) == TIM5)) 8451 8452 /****************** TIM Instances : remapping capability **********************/ 8453 #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ 8454 ((INSTANCE) == TIM5) || \ 8455 ((INSTANCE) == TIM11)) 8456 8457 /******************* TIM Instances : output(s) available **********************/ 8458 #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \ 8459 ((((INSTANCE) == TIM1) && \ 8460 (((CHANNEL) == TIM_CHANNEL_1) || \ 8461 ((CHANNEL) == TIM_CHANNEL_2) || \ 8462 ((CHANNEL) == TIM_CHANNEL_3) || \ 8463 ((CHANNEL) == TIM_CHANNEL_4))) \ 8464 || \ 8465 (((INSTANCE) == TIM2) && \ 8466 (((CHANNEL) == TIM_CHANNEL_1) || \ 8467 ((CHANNEL) == TIM_CHANNEL_2) || \ 8468 ((CHANNEL) == TIM_CHANNEL_3) || \ 8469 ((CHANNEL) == TIM_CHANNEL_4))) \ 8470 || \ 8471 (((INSTANCE) == TIM3) && \ 8472 (((CHANNEL) == TIM_CHANNEL_1) || \ 8473 ((CHANNEL) == TIM_CHANNEL_2) || \ 8474 ((CHANNEL) == TIM_CHANNEL_3) || \ 8475 ((CHANNEL) == TIM_CHANNEL_4))) \ 8476 || \ 8477 (((INSTANCE) == TIM4) && \ 8478 (((CHANNEL) == TIM_CHANNEL_1) || \ 8479 ((CHANNEL) == TIM_CHANNEL_2) || \ 8480 ((CHANNEL) == TIM_CHANNEL_3) || \ 8481 ((CHANNEL) == TIM_CHANNEL_4))) \ 8482 || \ 8483 (((INSTANCE) == TIM5) && \ 8484 (((CHANNEL) == TIM_CHANNEL_1) || \ 8485 ((CHANNEL) == TIM_CHANNEL_2) || \ 8486 ((CHANNEL) == TIM_CHANNEL_3) || \ 8487 ((CHANNEL) == TIM_CHANNEL_4))) \ 8488 || \ 8489 (((INSTANCE) == TIM9) && \ 8490 (((CHANNEL) == TIM_CHANNEL_1) || \ 8491 ((CHANNEL) == TIM_CHANNEL_2))) \ 8492 || \ 8493 (((INSTANCE) == TIM10) && \ 8494 (((CHANNEL) == TIM_CHANNEL_1))) \ 8495 || \ 8496 (((INSTANCE) == TIM11) && \ 8497 (((CHANNEL) == TIM_CHANNEL_1)))) 8498 8499 /************ TIM Instances : complementary output(s) available ***************/ 8500 #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \ 8501 ((((INSTANCE) == TIM1) && \ 8502 (((CHANNEL) == TIM_CHANNEL_1) || \ 8503 ((CHANNEL) == TIM_CHANNEL_2) || \ 8504 ((CHANNEL) == TIM_CHANNEL_3)))) 8505 8506 /****************** TIM Instances : supporting counting mode selection ********/ 8507 #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 8508 ((INSTANCE) == TIM2) || \ 8509 ((INSTANCE) == TIM3) || \ 8510 ((INSTANCE) == TIM4) || \ 8511 ((INSTANCE) == TIM5)) 8512 8513 /****************** TIM Instances : supporting clock division *****************/ 8514 #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 8515 ((INSTANCE) == TIM2) || \ 8516 ((INSTANCE) == TIM3) || \ 8517 ((INSTANCE) == TIM4) || \ 8518 ((INSTANCE) == TIM5) || \ 8519 ((INSTANCE) == TIM9) || \ 8520 ((INSTANCE) == TIM10) || \ 8521 ((INSTANCE) == TIM11)) 8522 8523 /****************** TIM Instances : supporting commutation event generation ***/ 8524 8525 #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) 8526 8527 /****************** TIM Instances : supporting OCxREF clear *******************/ 8528 #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 8529 ((INSTANCE) == TIM2) || \ 8530 ((INSTANCE) == TIM3) || \ 8531 ((INSTANCE) == TIM4) || \ 8532 ((INSTANCE) == TIM5)) 8533 8534 /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/ 8535 #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 8536 ((INSTANCE) == TIM2) || \ 8537 ((INSTANCE) == TIM3) || \ 8538 ((INSTANCE) == TIM4) || \ 8539 ((INSTANCE) == TIM5) || \ 8540 ((INSTANCE) == TIM9)) 8541 8542 /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/ 8543 #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1)|| \ 8544 ((INSTANCE) == TIM2) || \ 8545 ((INSTANCE) == TIM3) || \ 8546 ((INSTANCE) == TIM4) || \ 8547 ((INSTANCE) == TIM5)) 8548 8549 /****** TIM Instances : supporting external clock mode 1 for TIX inputs ******/ 8550 #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 8551 ((INSTANCE) == TIM2) || \ 8552 ((INSTANCE) == TIM3) || \ 8553 ((INSTANCE) == TIM4) || \ 8554 ((INSTANCE) == TIM5) || \ 8555 ((INSTANCE) == TIM9)) 8556 8557 /********** TIM Instances : supporting internal trigger inputs(ITRX) *********/ 8558 #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 8559 ((INSTANCE) == TIM2) || \ 8560 ((INSTANCE) == TIM3) || \ 8561 ((INSTANCE) == TIM4) || \ 8562 ((INSTANCE) == TIM5) || \ 8563 ((INSTANCE) == TIM9)) 8564 8565 /****************** TIM Instances : supporting repetition counter *************/ 8566 #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1)) 8567 8568 /****************** TIM Instances : supporting encoder interface **************/ 8569 #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 8570 ((INSTANCE) == TIM2) || \ 8571 ((INSTANCE) == TIM3) || \ 8572 ((INSTANCE) == TIM4) || \ 8573 ((INSTANCE) == TIM5) || \ 8574 ((INSTANCE) == TIM9)) 8575 /****************** TIM Instances : supporting Hall sensor interface **********/ 8576 #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 8577 ((INSTANCE) == TIM2) || \ 8578 ((INSTANCE) == TIM3) || \ 8579 ((INSTANCE) == TIM4) || \ 8580 ((INSTANCE) == TIM5)) 8581 /****************** TIM Instances : supporting the break function *************/ 8582 #define IS_TIM_BREAK_INSTANCE(INSTANCE) (((INSTANCE) == TIM1)) 8583 8584 /******************** USART Instances : Synchronous mode **********************/ 8585 #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 8586 ((INSTANCE) == USART2) || \ 8587 ((INSTANCE) == USART6)) 8588 8589 /******************** UART Instances : Half-Duplex mode **********************/ 8590 #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 8591 ((INSTANCE) == USART2) || \ 8592 ((INSTANCE) == USART6)) 8593 8594 /* Legacy defines */ 8595 #define IS_UART_INSTANCE IS_UART_HALFDUPLEX_INSTANCE 8596 8597 /****************** UART Instances : Hardware Flow control ********************/ 8598 #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 8599 ((INSTANCE) == USART2) || \ 8600 ((INSTANCE) == USART6)) 8601 /******************** UART Instances : LIN mode **********************/ 8602 #define IS_UART_LIN_INSTANCE IS_UART_HALFDUPLEX_INSTANCE 8603 8604 /********************* UART Instances : Smart card mode ***********************/ 8605 #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 8606 ((INSTANCE) == USART2) || \ 8607 ((INSTANCE) == USART6)) 8608 8609 /*********************** UART Instances : IRDA mode ***************************/ 8610 #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 8611 ((INSTANCE) == USART2) || \ 8612 ((INSTANCE) == USART6)) 8613 8614 /*********************** PCD Instances ****************************************/ 8615 #define IS_PCD_ALL_INSTANCE(INSTANCE) (((INSTANCE) == USB_OTG_FS)) 8616 8617 /*********************** HCD Instances ****************************************/ 8618 #define IS_HCD_ALL_INSTANCE(INSTANCE) (((INSTANCE) == USB_OTG_FS)) 8619 8620 /****************************** SDIO Instances ********************************/ 8621 #define IS_SDIO_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SDIO) 8622 8623 /****************************** IWDG Instances ********************************/ 8624 #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG) 8625 8626 /****************************** WWDG Instances ********************************/ 8627 #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG) 8628 8629 /****************************** USB Exported Constants ************************/ 8630 #define USB_OTG_FS_HOST_MAX_CHANNEL_NBR 8U 8631 #define USB_OTG_FS_MAX_IN_ENDPOINTS 4U /* Including EP0 */ 8632 #define USB_OTG_FS_MAX_OUT_ENDPOINTS 4U /* Including EP0 */ 8633 #define USB_OTG_FS_TOTAL_FIFO_SIZE 1280U /* in Bytes */ 8634 8635 /* 8636 * @brief Specific devices reset values definitions 8637 */ 8638 #define RCC_PLLCFGR_RST_VALUE 0x24003010U 8639 #define RCC_PLLI2SCFGR_RST_VALUE 0x20003010U 8640 8641 #define RCC_MAX_FREQUENCY 100000000U /*!< Max frequency of family in Hz*/ 8642 #define RCC_MAX_FREQUENCY_SCALE1 RCC_MAX_FREQUENCY /*!< Maximum frequency for system clock at power scale1, in Hz */ 8643 #define RCC_MAX_FREQUENCY_SCALE2 84000000U /*!< Maximum frequency for system clock at power scale2, in Hz */ 8644 #define RCC_MAX_FREQUENCY_SCALE3 64000000U /*!< Maximum frequency for system clock at power scale3, in Hz */ 8645 #define RCC_PLLVCO_OUTPUT_MIN 100000000U /*!< Frequency min for PLLVCO output, in Hz */ 8646 #define RCC_PLLVCO_INPUT_MIN 950000U /*!< Frequency min for PLLVCO input, in Hz */ 8647 #define RCC_PLLVCO_INPUT_MAX 2100000U /*!< Frequency max for PLLVCO input, in Hz */ 8648 #define RCC_PLLVCO_OUTPUT_MAX 432000000U /*!< Frequency max for PLLVCO output, in Hz */ 8649 8650 #define RCC_PLLN_MIN_VALUE 50U 8651 #define RCC_PLLN_MAX_VALUE 432U 8652 8653 #define FLASH_SCALE1_LATENCY1_FREQ 30000000U /*!< HCLK frequency to set FLASH latency 1 in power scale 1 */ 8654 #define FLASH_SCALE1_LATENCY2_FREQ 64000000U /*!< HCLK frequency to set FLASH latency 2 in power scale 1 */ 8655 #define FLASH_SCALE1_LATENCY3_FREQ 90000000U /*!< HCLK frequency to set FLASH latency 3 in power scale 1 */ 8656 8657 #define FLASH_SCALE2_LATENCY1_FREQ 30000000U /*!< HCLK frequency to set FLASH latency 1 in power scale 2 */ 8658 #define FLASH_SCALE2_LATENCY2_FREQ 64000000U /*!< HCLK frequency to set FLASH latency 2 in power scale 2 */ 8659 8660 #define FLASH_SCALE3_LATENCY1_FREQ 30000000U /*!< HCLK frequency to set FLASH latency 1 in power scale 3 */ 8661 #define FLASH_SCALE3_LATENCY2_FREQ 64000000U /*!< HCLK frequency to set FLASH latency 2 in power scale 3 */ 8662 8663 8664 /** 8665 * @} 8666 */ 8667 8668 /** 8669 * @} 8670 */ 8671 8672 /** 8673 * @} 8674 */ 8675 8676 #ifdef __cplusplus 8677 } 8678 #endif /* __cplusplus */ 8679 8680 #endif /* __STM32F411xE_H */ 8681