1 /** 2 ****************************************************************************** 3 * @file stm32f030x6.h 4 * @author MCD Application Team 5 * @brief CMSIS Cortex-M0 Device Peripheral Access Layer Header File. 6 * This file contains all the peripheral register's definitions, bits 7 * definitions and memory mapping for STM32F0xx devices. 8 * 9 * This file contains: 10 * - Data structures and the address mapping for all peripherals 11 * - Peripheral's registers declarations and bits definition 12 * - Macros to access peripheral's registers hardware 13 * 14 ****************************************************************************** 15 * @attention 16 * 17 * Copyright (c) 2016 STMicroelectronics. 18 * All rights reserved. 19 * 20 * This software is licensed under terms that can be found in the LICENSE file 21 * in the root directory of this software component. 22 * If no LICENSE file comes with this software, it is provided AS-IS. 23 * 24 ****************************************************************************** 25 */ 26 /** @addtogroup CMSIS 27 * @{ 28 */ 29 30 /** @addtogroup stm32f030x6 31 * @{ 32 */ 33 34 #ifndef __STM32F030x6_H 35 #define __STM32F030x6_H 36 37 #ifdef __cplusplus 38 extern "C" { 39 #endif /* __cplusplus */ 40 41 /** @addtogroup Configuration_section_for_CMSIS 42 * @{ 43 */ 44 /** 45 * @brief Configuration of the Cortex-M0 Processor and Core Peripherals 46 */ 47 #define __CM0_REV 0 /*!< Core Revision r0p0 */ 48 #define __MPU_PRESENT 0 /*!< STM32F0xx do not provide MPU */ 49 #define __NVIC_PRIO_BITS 2 /*!< STM32F0xx uses 2 Bits for the Priority Levels */ 50 #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */ 51 52 /** 53 * @} 54 */ 55 56 /** @addtogroup Peripheral_interrupt_number_definition 57 * @{ 58 */ 59 60 /** 61 * @brief STM32F0xx Interrupt Number Definition, according to the selected device 62 * in @ref Library_configuration_section 63 */ 64 65 /*!< Interrupt Number Definition */ 66 typedef enum 67 { 68 /****** Cortex-M0 Processor Exceptions Numbers **************************************************************/ 69 NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */ 70 HardFault_IRQn = -13, /*!< 3 Cortex-M0 Hard Fault Interrupt */ 71 SVCall_IRQn = -5, /*!< 11 Cortex-M0 SV Call Interrupt */ 72 PendSV_IRQn = -2, /*!< 14 Cortex-M0 Pend SV Interrupt */ 73 SysTick_IRQn = -1, /*!< 15 Cortex-M0 System Tick Interrupt */ 74 75 /****** STM32F0 specific Interrupt Numbers ******************************************************************/ 76 WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */ 77 RTC_IRQn = 2, /*!< RTC Interrupt through EXTI Lines 17, 19 and 20 */ 78 FLASH_IRQn = 3, /*!< FLASH global Interrupt */ 79 RCC_IRQn = 4, /*!< RCC global Interrupt */ 80 EXTI0_1_IRQn = 5, /*!< EXTI Line 0 and 1 Interrupt */ 81 EXTI2_3_IRQn = 6, /*!< EXTI Line 2 and 3 Interrupt */ 82 EXTI4_15_IRQn = 7, /*!< EXTI Line 4 to 15 Interrupt */ 83 DMA1_Channel1_IRQn = 9, /*!< DMA1 Channel 1 Interrupt */ 84 DMA1_Channel2_3_IRQn = 10, /*!< DMA1 Channel 2 and Channel 3 Interrupt */ 85 DMA1_Channel4_5_IRQn = 11, /*!< DMA1 Channel 4 and Channel 5 Interrupt */ 86 ADC1_IRQn = 12, /*!< ADC1 Interrupt */ 87 TIM1_BRK_UP_TRG_COM_IRQn = 13, /*!< TIM1 Break, Update, Trigger and Commutation Interrupt */ 88 TIM1_CC_IRQn = 14, /*!< TIM1 Capture Compare Interrupt */ 89 TIM3_IRQn = 16, /*!< TIM3 global Interrupt */ 90 TIM14_IRQn = 19, /*!< TIM14 global Interrupt */ 91 TIM16_IRQn = 21, /*!< TIM16 global Interrupt */ 92 TIM17_IRQn = 22, /*!< TIM17 global Interrupt */ 93 I2C1_IRQn = 23, /*!< I2C1 Event Interrupt */ 94 SPI1_IRQn = 25, /*!< SPI1 global Interrupt */ 95 USART1_IRQn = 27 /*!< USART1 global Interrupt */ 96 } IRQn_Type; 97 98 /** 99 * @} 100 */ 101 102 #include "core_cm0.h" /* Cortex-M0 processor and core peripherals */ 103 #include "system_stm32f0xx.h" /* STM32F0xx System Header */ 104 #include <stdint.h> 105 106 /** @addtogroup Peripheral_registers_structures 107 * @{ 108 */ 109 110 /** 111 * @brief Analog to Digital Converter 112 */ 113 114 typedef struct 115 { 116 __IO uint32_t ISR; /*!< ADC interrupt and status register, Address offset: 0x00 */ 117 __IO uint32_t IER; /*!< ADC interrupt enable register, Address offset: 0x04 */ 118 __IO uint32_t CR; /*!< ADC control register, Address offset: 0x08 */ 119 __IO uint32_t CFGR1; /*!< ADC configuration register 1, Address offset: 0x0C */ 120 __IO uint32_t CFGR2; /*!< ADC configuration register 2, Address offset: 0x10 */ 121 __IO uint32_t SMPR; /*!< ADC sampling time register, Address offset: 0x14 */ 122 uint32_t RESERVED1; /*!< Reserved, 0x18 */ 123 uint32_t RESERVED2; /*!< Reserved, 0x1C */ 124 __IO uint32_t TR; /*!< ADC analog watchdog 1 threshold register, Address offset: 0x20 */ 125 uint32_t RESERVED3; /*!< Reserved, 0x24 */ 126 __IO uint32_t CHSELR; /*!< ADC group regular sequencer register, Address offset: 0x28 */ 127 uint32_t RESERVED4[5]; /*!< Reserved, 0x2C */ 128 __IO uint32_t DR; /*!< ADC group regular data register, Address offset: 0x40 */ 129 } ADC_TypeDef; 130 131 typedef struct 132 { 133 __IO uint32_t CCR; /*!< ADC common configuration register, Address offset: ADC1 base address + 0x308 */ 134 } ADC_Common_TypeDef; 135 136 /** 137 * @brief CRC calculation unit 138 */ 139 140 typedef struct 141 { 142 __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */ 143 __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */ 144 uint8_t RESERVED0; /*!< Reserved, 0x05 */ 145 uint16_t RESERVED1; /*!< Reserved, 0x06 */ 146 __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */ 147 uint32_t RESERVED2; /*!< Reserved, 0x0C */ 148 __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */ 149 __IO uint32_t RESERVED3; /*!< Reserved, 0x14 */ 150 } CRC_TypeDef; 151 152 /** 153 * @brief Debug MCU 154 */ 155 156 typedef struct 157 { 158 __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */ 159 __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */ 160 __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */ 161 __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */ 162 }DBGMCU_TypeDef; 163 164 /** 165 * @brief DMA Controller 166 */ 167 168 typedef struct 169 { 170 __IO uint32_t CCR; /*!< DMA channel x configuration register */ 171 __IO uint32_t CNDTR; /*!< DMA channel x number of data register */ 172 __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */ 173 __IO uint32_t CMAR; /*!< DMA channel x memory address register */ 174 } DMA_Channel_TypeDef; 175 176 typedef struct 177 { 178 __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */ 179 __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */ 180 } DMA_TypeDef; 181 182 /** 183 * @brief External Interrupt/Event Controller 184 */ 185 186 typedef struct 187 { 188 __IO uint32_t IMR; /*!<EXTI Interrupt mask register, Address offset: 0x00 */ 189 __IO uint32_t EMR; /*!<EXTI Event mask register, Address offset: 0x04 */ 190 __IO uint32_t RTSR; /*!<EXTI Rising trigger selection register , Address offset: 0x08 */ 191 __IO uint32_t FTSR; /*!<EXTI Falling trigger selection register, Address offset: 0x0C */ 192 __IO uint32_t SWIER; /*!<EXTI Software interrupt event register, Address offset: 0x10 */ 193 __IO uint32_t PR; /*!<EXTI Pending register, Address offset: 0x14 */ 194 } EXTI_TypeDef; 195 196 /** 197 * @brief FLASH Registers 198 */ 199 typedef struct 200 { 201 __IO uint32_t ACR; /*!<FLASH access control register, Address offset: 0x00 */ 202 __IO uint32_t KEYR; /*!<FLASH key register, Address offset: 0x04 */ 203 __IO uint32_t OPTKEYR; /*!<FLASH OPT key register, Address offset: 0x08 */ 204 __IO uint32_t SR; /*!<FLASH status register, Address offset: 0x0C */ 205 __IO uint32_t CR; /*!<FLASH control register, Address offset: 0x10 */ 206 __IO uint32_t AR; /*!<FLASH address register, Address offset: 0x14 */ 207 __IO uint32_t RESERVED; /*!< Reserved, 0x18 */ 208 __IO uint32_t OBR; /*!<FLASH option bytes register, Address offset: 0x1C */ 209 __IO uint32_t WRPR; /*!<FLASH option bytes register, Address offset: 0x20 */ 210 } FLASH_TypeDef; 211 212 /** 213 * @brief Option Bytes Registers 214 */ 215 typedef struct 216 { 217 __IO uint16_t RDP; /*!< FLASH option byte Read protection, Address offset: 0x00 */ 218 __IO uint16_t USER; /*!< FLASH option byte user options, Address offset: 0x02 */ 219 __IO uint16_t DATA0; /*!< User data byte 0 (stored in FLASH_OBR[23:16]), Address offset: 0x04 */ 220 __IO uint16_t DATA1; /*!< User data byte 1 (stored in FLASH_OBR[31:24]), Address offset: 0x06 */ 221 __IO uint16_t WRP0; /*!< FLASH option byte write protection 0, Address offset: 0x08 */ 222 } OB_TypeDef; 223 224 /** 225 * @brief General Purpose I/O 226 */ 227 228 typedef struct 229 { 230 __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */ 231 __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */ 232 __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */ 233 __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */ 234 __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */ 235 __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */ 236 __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x1A */ 237 __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */ 238 __IO uint32_t AFR[2]; /*!< GPIO alternate function low register, Address offset: 0x20-0x24 */ 239 __IO uint32_t BRR; /*!< GPIO bit reset register, Address offset: 0x28 */ 240 } GPIO_TypeDef; 241 242 /** 243 * @brief SysTem Configuration 244 */ 245 246 typedef struct 247 { 248 __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x00 */ 249 uint32_t RESERVED; /*!< Reserved, 0x04 */ 250 __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration register, Address offset: 0x14-0x08 */ 251 __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x18 */ 252 } SYSCFG_TypeDef; 253 254 /** 255 * @brief Inter-integrated Circuit Interface 256 */ 257 258 typedef struct 259 { 260 __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */ 261 __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */ 262 __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */ 263 __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */ 264 __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */ 265 __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */ 266 __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */ 267 __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */ 268 __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */ 269 __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */ 270 __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */ 271 } I2C_TypeDef; 272 273 /** 274 * @brief Independent WATCHDOG 275 */ 276 277 typedef struct 278 { 279 __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */ 280 __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */ 281 __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */ 282 __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */ 283 __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */ 284 } IWDG_TypeDef; 285 286 /** 287 * @brief Power Control 288 */ 289 290 typedef struct 291 { 292 __IO uint32_t CR; /*!< PWR power control register, Address offset: 0x00 */ 293 __IO uint32_t CSR; /*!< PWR power control/status register, Address offset: 0x04 */ 294 } PWR_TypeDef; 295 296 /** 297 * @brief Reset and Clock Control 298 */ 299 300 typedef struct 301 { 302 __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */ 303 __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x04 */ 304 __IO uint32_t CIR; /*!< RCC clock interrupt register, Address offset: 0x08 */ 305 __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x0C */ 306 __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x10 */ 307 __IO uint32_t AHBENR; /*!< RCC AHB peripheral clock register, Address offset: 0x14 */ 308 __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clock enable register, Address offset: 0x18 */ 309 __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral clock enable register, Address offset: 0x1C */ 310 __IO uint32_t BDCR; /*!< RCC Backup domain control register, Address offset: 0x20 */ 311 __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x24 */ 312 __IO uint32_t AHBRSTR; /*!< RCC AHB peripheral reset register, Address offset: 0x28 */ 313 __IO uint32_t CFGR2; /*!< RCC clock configuration register 2, Address offset: 0x2C */ 314 __IO uint32_t CFGR3; /*!< RCC clock configuration register 3, Address offset: 0x30 */ 315 __IO uint32_t CR2; /*!< RCC clock control register 2, Address offset: 0x34 */ 316 } RCC_TypeDef; 317 318 /** 319 * @brief Real-Time Clock 320 */ 321 typedef struct 322 { 323 __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */ 324 __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */ 325 __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */ 326 __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */ 327 __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */ 328 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x14 */ 329 uint32_t RESERVED2; /*!< Reserved, Address offset: 0x18 */ 330 __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */ 331 uint32_t RESERVED3; /*!< Reserved, Address offset: 0x20 */ 332 __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */ 333 __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */ 334 __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */ 335 __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */ 336 __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */ 337 __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */ 338 __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */ 339 __IO uint32_t TAFCR; /*!< RTC tamper and alternate function configuration register, Address offset: 0x40 */ 340 __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */ 341 } RTC_TypeDef; 342 343 /** 344 * @brief Serial Peripheral Interface 345 */ 346 347 typedef struct 348 { 349 __IO uint32_t CR1; /*!< SPI Control register 1 (not used in I2S mode), Address offset: 0x00 */ 350 __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */ 351 __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */ 352 __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */ 353 __IO uint32_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */ 354 __IO uint32_t RXCRCR; /*!< SPI Rx CRC register (not used in I2S mode), Address offset: 0x14 */ 355 __IO uint32_t TXCRCR; /*!< SPI Tx CRC register (not used in I2S mode), Address offset: 0x18 */ 356 __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */ 357 } SPI_TypeDef; 358 359 /** 360 * @brief TIM 361 */ 362 typedef struct 363 { 364 __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */ 365 __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */ 366 __IO uint32_t SMCR; /*!< TIM slave Mode Control register, Address offset: 0x08 */ 367 __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */ 368 __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */ 369 __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */ 370 __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */ 371 __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */ 372 __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */ 373 __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */ 374 __IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */ 375 __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */ 376 __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */ 377 __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */ 378 __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */ 379 __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */ 380 __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */ 381 __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */ 382 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ 383 __IO uint32_t DMAR; /*!< TIM DMA address for full transfer register, Address offset: 0x4C */ 384 __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */ 385 } TIM_TypeDef; 386 387 /** 388 * @brief Universal Synchronous Asynchronous Receiver Transmitter 389 */ 390 391 typedef struct 392 { 393 __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */ 394 __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */ 395 __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */ 396 __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */ 397 __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */ 398 __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */ 399 __IO uint32_t RQR; /*!< USART Request register, Address offset: 0x18 */ 400 __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */ 401 __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */ 402 __IO uint16_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */ 403 uint16_t RESERVED1; /*!< Reserved, 0x26 */ 404 __IO uint16_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */ 405 uint16_t RESERVED2; /*!< Reserved, 0x2A */ 406 } USART_TypeDef; 407 408 /** 409 * @brief Window WATCHDOG 410 */ 411 typedef struct 412 { 413 __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */ 414 __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */ 415 __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */ 416 } WWDG_TypeDef; 417 418 /** 419 * @} 420 */ 421 422 /** @addtogroup Peripheral_memory_map 423 * @{ 424 */ 425 426 #define FLASH_BASE 0x08000000UL /*!< FLASH base address in the alias region */ 427 #define FLASH_BANK1_END 0x08007FFFUL /*!< FLASH END address of bank1 */ 428 #define SRAM_BASE 0x20000000UL /*!< SRAM base address in the alias region */ 429 #define PERIPH_BASE 0x40000000UL /*!< Peripheral base address in the alias region */ 430 431 /*!< Peripheral memory map */ 432 #define APBPERIPH_BASE PERIPH_BASE 433 #define AHBPERIPH_BASE (PERIPH_BASE + 0x00020000UL) 434 #define AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000UL) 435 436 /*!< APB peripherals */ 437 #define TIM3_BASE (APBPERIPH_BASE + 0x00000400UL) 438 #define TIM14_BASE (APBPERIPH_BASE + 0x00002000UL) 439 #define RTC_BASE (APBPERIPH_BASE + 0x00002800UL) 440 #define WWDG_BASE (APBPERIPH_BASE + 0x00002C00UL) 441 #define IWDG_BASE (APBPERIPH_BASE + 0x00003000UL) 442 #define I2C1_BASE (APBPERIPH_BASE + 0x00005400UL) 443 #define PWR_BASE (APBPERIPH_BASE + 0x00007000UL) 444 #define SYSCFG_BASE (APBPERIPH_BASE + 0x00010000UL) 445 #define EXTI_BASE (APBPERIPH_BASE + 0x00010400UL) 446 #define ADC1_BASE (APBPERIPH_BASE + 0x00012400UL) 447 #define ADC_BASE (APBPERIPH_BASE + 0x00012708UL) 448 #define TIM1_BASE (APBPERIPH_BASE + 0x00012C00UL) 449 #define SPI1_BASE (APBPERIPH_BASE + 0x00013000UL) 450 #define USART1_BASE (APBPERIPH_BASE + 0x00013800UL) 451 #define TIM16_BASE (APBPERIPH_BASE + 0x00014400UL) 452 #define TIM17_BASE (APBPERIPH_BASE + 0x00014800UL) 453 #define DBGMCU_BASE (APBPERIPH_BASE + 0x00015800UL) 454 455 /*!< AHB peripherals */ 456 #define DMA1_BASE (AHBPERIPH_BASE + 0x00000000UL) 457 #define DMA1_Channel1_BASE (DMA1_BASE + 0x00000008UL) 458 #define DMA1_Channel2_BASE (DMA1_BASE + 0x0000001CUL) 459 #define DMA1_Channel3_BASE (DMA1_BASE + 0x00000030UL) 460 #define DMA1_Channel4_BASE (DMA1_BASE + 0x00000044UL) 461 #define DMA1_Channel5_BASE (DMA1_BASE + 0x00000058UL) 462 463 #define RCC_BASE (AHBPERIPH_BASE + 0x00001000UL) 464 #define FLASH_R_BASE (AHBPERIPH_BASE + 0x00002000UL) /*!< FLASH registers base address */ 465 #define OB_BASE 0x1FFFF800UL /*!< FLASH Option Bytes base address */ 466 #define FLASHSIZE_BASE 0x1FFFF7CCUL /*!< FLASH Size register base address */ 467 #define UID_BASE 0x1FFFF7ACUL /*!< Unique device ID register base address */ 468 #define CRC_BASE (AHBPERIPH_BASE + 0x00003000UL) 469 470 /*!< AHB2 peripherals */ 471 #define GPIOA_BASE (AHB2PERIPH_BASE + 0x00000000UL) 472 #define GPIOB_BASE (AHB2PERIPH_BASE + 0x00000400UL) 473 #define GPIOC_BASE (AHB2PERIPH_BASE + 0x00000800UL) 474 #define GPIOD_BASE (AHB2PERIPH_BASE + 0x00000C00UL) 475 #define GPIOF_BASE (AHB2PERIPH_BASE + 0x00001400UL) 476 477 /** 478 * @} 479 */ 480 481 /** @addtogroup Peripheral_declaration 482 * @{ 483 */ 484 485 #define TIM3 ((TIM_TypeDef *) TIM3_BASE) 486 #define TIM14 ((TIM_TypeDef *) TIM14_BASE) 487 #define RTC ((RTC_TypeDef *) RTC_BASE) 488 #define WWDG ((WWDG_TypeDef *) WWDG_BASE) 489 #define IWDG ((IWDG_TypeDef *) IWDG_BASE) 490 #define I2C1 ((I2C_TypeDef *) I2C1_BASE) 491 #define PWR ((PWR_TypeDef *) PWR_BASE) 492 #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE) 493 #define EXTI ((EXTI_TypeDef *) EXTI_BASE) 494 #define ADC1 ((ADC_TypeDef *) ADC1_BASE) 495 #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC_BASE) 496 #define ADC ((ADC_Common_TypeDef *) ADC_BASE) /* Kept for legacy purpose */ 497 #define TIM1 ((TIM_TypeDef *) TIM1_BASE) 498 #define SPI1 ((SPI_TypeDef *) SPI1_BASE) 499 #define USART1 ((USART_TypeDef *) USART1_BASE) 500 #define TIM16 ((TIM_TypeDef *) TIM16_BASE) 501 #define TIM17 ((TIM_TypeDef *) TIM17_BASE) 502 #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE) 503 #define DMA1 ((DMA_TypeDef *) DMA1_BASE) 504 #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE) 505 #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE) 506 #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE) 507 #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE) 508 #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE) 509 #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE) 510 #define OB ((OB_TypeDef *) OB_BASE) 511 #define RCC ((RCC_TypeDef *) RCC_BASE) 512 #define CRC ((CRC_TypeDef *) CRC_BASE) 513 #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE) 514 #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE) 515 #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE) 516 #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE) 517 #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE) 518 /** 519 * @} 520 */ 521 522 /** @addtogroup Exported_constants 523 * @{ 524 */ 525 526 /** @addtogroup Hardware_Constant_Definition 527 * @{ 528 */ 529 #define LSI_STARTUP_TIME 85U /*!< LSI Maximum startup time in us */ 530 531 /** 532 * @} 533 */ 534 535 /** @addtogroup Peripheral_Registers_Bits_Definition 536 * @{ 537 */ 538 539 /******************************************************************************/ 540 /* Peripheral Registers Bits Definition */ 541 /******************************************************************************/ 542 543 /******************************************************************************/ 544 /* */ 545 /* Analog to Digital Converter (ADC) */ 546 /* */ 547 /******************************************************************************/ 548 549 /* 550 * @brief Specific device feature definitions (not present on all devices in the STM32F0 series) 551 */ 552 /* Note: No specific macro feature on this device */ 553 554 /******************** Bits definition for ADC_ISR register ******************/ 555 #define ADC_ISR_ADRDY_Pos (0U) 556 #define ADC_ISR_ADRDY_Msk (0x1UL << ADC_ISR_ADRDY_Pos) /*!< 0x00000001 */ 557 #define ADC_ISR_ADRDY ADC_ISR_ADRDY_Msk /*!< ADC ready flag */ 558 #define ADC_ISR_EOSMP_Pos (1U) 559 #define ADC_ISR_EOSMP_Msk (0x1UL << ADC_ISR_EOSMP_Pos) /*!< 0x00000002 */ 560 #define ADC_ISR_EOSMP ADC_ISR_EOSMP_Msk /*!< ADC group regular end of sampling flag */ 561 #define ADC_ISR_EOC_Pos (2U) 562 #define ADC_ISR_EOC_Msk (0x1UL << ADC_ISR_EOC_Pos) /*!< 0x00000004 */ 563 #define ADC_ISR_EOC ADC_ISR_EOC_Msk /*!< ADC group regular end of unitary conversion flag */ 564 #define ADC_ISR_EOS_Pos (3U) 565 #define ADC_ISR_EOS_Msk (0x1UL << ADC_ISR_EOS_Pos) /*!< 0x00000008 */ 566 #define ADC_ISR_EOS ADC_ISR_EOS_Msk /*!< ADC group regular end of sequence conversions flag */ 567 #define ADC_ISR_OVR_Pos (4U) 568 #define ADC_ISR_OVR_Msk (0x1UL << ADC_ISR_OVR_Pos) /*!< 0x00000010 */ 569 #define ADC_ISR_OVR ADC_ISR_OVR_Msk /*!< ADC group regular overrun flag */ 570 #define ADC_ISR_AWD1_Pos (7U) 571 #define ADC_ISR_AWD1_Msk (0x1UL << ADC_ISR_AWD1_Pos) /*!< 0x00000080 */ 572 #define ADC_ISR_AWD1 ADC_ISR_AWD1_Msk /*!< ADC analog watchdog 1 flag */ 573 574 /* Legacy defines */ 575 #define ADC_ISR_AWD (ADC_ISR_AWD1) 576 #define ADC_ISR_EOSEQ (ADC_ISR_EOS) 577 578 /******************** Bits definition for ADC_IER register ******************/ 579 #define ADC_IER_ADRDYIE_Pos (0U) 580 #define ADC_IER_ADRDYIE_Msk (0x1UL << ADC_IER_ADRDYIE_Pos) /*!< 0x00000001 */ 581 #define ADC_IER_ADRDYIE ADC_IER_ADRDYIE_Msk /*!< ADC ready interrupt */ 582 #define ADC_IER_EOSMPIE_Pos (1U) 583 #define ADC_IER_EOSMPIE_Msk (0x1UL << ADC_IER_EOSMPIE_Pos) /*!< 0x00000002 */ 584 #define ADC_IER_EOSMPIE ADC_IER_EOSMPIE_Msk /*!< ADC group regular end of sampling interrupt */ 585 #define ADC_IER_EOCIE_Pos (2U) 586 #define ADC_IER_EOCIE_Msk (0x1UL << ADC_IER_EOCIE_Pos) /*!< 0x00000004 */ 587 #define ADC_IER_EOCIE ADC_IER_EOCIE_Msk /*!< ADC group regular end of unitary conversion interrupt */ 588 #define ADC_IER_EOSIE_Pos (3U) 589 #define ADC_IER_EOSIE_Msk (0x1UL << ADC_IER_EOSIE_Pos) /*!< 0x00000008 */ 590 #define ADC_IER_EOSIE ADC_IER_EOSIE_Msk /*!< ADC group regular end of sequence conversions interrupt */ 591 #define ADC_IER_OVRIE_Pos (4U) 592 #define ADC_IER_OVRIE_Msk (0x1UL << ADC_IER_OVRIE_Pos) /*!< 0x00000010 */ 593 #define ADC_IER_OVRIE ADC_IER_OVRIE_Msk /*!< ADC group regular overrun interrupt */ 594 #define ADC_IER_AWD1IE_Pos (7U) 595 #define ADC_IER_AWD1IE_Msk (0x1UL << ADC_IER_AWD1IE_Pos) /*!< 0x00000080 */ 596 #define ADC_IER_AWD1IE ADC_IER_AWD1IE_Msk /*!< ADC analog watchdog 1 interrupt */ 597 598 /* Legacy defines */ 599 #define ADC_IER_AWDIE (ADC_IER_AWD1IE) 600 #define ADC_IER_EOSEQIE (ADC_IER_EOSIE) 601 602 /******************** Bits definition for ADC_CR register *******************/ 603 #define ADC_CR_ADEN_Pos (0U) 604 #define ADC_CR_ADEN_Msk (0x1UL << ADC_CR_ADEN_Pos) /*!< 0x00000001 */ 605 #define ADC_CR_ADEN ADC_CR_ADEN_Msk /*!< ADC enable */ 606 #define ADC_CR_ADDIS_Pos (1U) 607 #define ADC_CR_ADDIS_Msk (0x1UL << ADC_CR_ADDIS_Pos) /*!< 0x00000002 */ 608 #define ADC_CR_ADDIS ADC_CR_ADDIS_Msk /*!< ADC disable */ 609 #define ADC_CR_ADSTART_Pos (2U) 610 #define ADC_CR_ADSTART_Msk (0x1UL << ADC_CR_ADSTART_Pos) /*!< 0x00000004 */ 611 #define ADC_CR_ADSTART ADC_CR_ADSTART_Msk /*!< ADC group regular conversion start */ 612 #define ADC_CR_ADSTP_Pos (4U) 613 #define ADC_CR_ADSTP_Msk (0x1UL << ADC_CR_ADSTP_Pos) /*!< 0x00000010 */ 614 #define ADC_CR_ADSTP ADC_CR_ADSTP_Msk /*!< ADC group regular conversion stop */ 615 #define ADC_CR_ADCAL_Pos (31U) 616 #define ADC_CR_ADCAL_Msk (0x1UL << ADC_CR_ADCAL_Pos) /*!< 0x80000000 */ 617 #define ADC_CR_ADCAL ADC_CR_ADCAL_Msk /*!< ADC calibration */ 618 619 /******************* Bits definition for ADC_CFGR1 register *****************/ 620 #define ADC_CFGR1_DMAEN_Pos (0U) 621 #define ADC_CFGR1_DMAEN_Msk (0x1UL << ADC_CFGR1_DMAEN_Pos) /*!< 0x00000001 */ 622 #define ADC_CFGR1_DMAEN ADC_CFGR1_DMAEN_Msk /*!< ADC DMA transfer enable */ 623 #define ADC_CFGR1_DMACFG_Pos (1U) 624 #define ADC_CFGR1_DMACFG_Msk (0x1UL << ADC_CFGR1_DMACFG_Pos) /*!< 0x00000002 */ 625 #define ADC_CFGR1_DMACFG ADC_CFGR1_DMACFG_Msk /*!< ADC DMA transfer configuration */ 626 #define ADC_CFGR1_SCANDIR_Pos (2U) 627 #define ADC_CFGR1_SCANDIR_Msk (0x1UL << ADC_CFGR1_SCANDIR_Pos) /*!< 0x00000004 */ 628 #define ADC_CFGR1_SCANDIR ADC_CFGR1_SCANDIR_Msk /*!< ADC group regular sequencer scan direction */ 629 630 #define ADC_CFGR1_RES_Pos (3U) 631 #define ADC_CFGR1_RES_Msk (0x3UL << ADC_CFGR1_RES_Pos) /*!< 0x00000018 */ 632 #define ADC_CFGR1_RES ADC_CFGR1_RES_Msk /*!< ADC data resolution */ 633 #define ADC_CFGR1_RES_0 (0x1UL << ADC_CFGR1_RES_Pos) /*!< 0x00000008 */ 634 #define ADC_CFGR1_RES_1 (0x2UL << ADC_CFGR1_RES_Pos) /*!< 0x00000010 */ 635 636 #define ADC_CFGR1_ALIGN_Pos (5U) 637 #define ADC_CFGR1_ALIGN_Msk (0x1UL << ADC_CFGR1_ALIGN_Pos) /*!< 0x00000020 */ 638 #define ADC_CFGR1_ALIGN ADC_CFGR1_ALIGN_Msk /*!< ADC data alignment */ 639 640 #define ADC_CFGR1_EXTSEL_Pos (6U) 641 #define ADC_CFGR1_EXTSEL_Msk (0x7UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x000001C0 */ 642 #define ADC_CFGR1_EXTSEL ADC_CFGR1_EXTSEL_Msk /*!< ADC group regular external trigger source */ 643 #define ADC_CFGR1_EXTSEL_0 (0x1UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000040 */ 644 #define ADC_CFGR1_EXTSEL_1 (0x2UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000080 */ 645 #define ADC_CFGR1_EXTSEL_2 (0x4UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000100 */ 646 647 #define ADC_CFGR1_EXTEN_Pos (10U) 648 #define ADC_CFGR1_EXTEN_Msk (0x3UL << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000C00 */ 649 #define ADC_CFGR1_EXTEN ADC_CFGR1_EXTEN_Msk /*!< ADC group regular external trigger polarity */ 650 #define ADC_CFGR1_EXTEN_0 (0x1UL << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000400 */ 651 #define ADC_CFGR1_EXTEN_1 (0x2UL << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000800 */ 652 653 #define ADC_CFGR1_OVRMOD_Pos (12U) 654 #define ADC_CFGR1_OVRMOD_Msk (0x1UL << ADC_CFGR1_OVRMOD_Pos) /*!< 0x00001000 */ 655 #define ADC_CFGR1_OVRMOD ADC_CFGR1_OVRMOD_Msk /*!< ADC group regular overrun configuration */ 656 #define ADC_CFGR1_CONT_Pos (13U) 657 #define ADC_CFGR1_CONT_Msk (0x1UL << ADC_CFGR1_CONT_Pos) /*!< 0x00002000 */ 658 #define ADC_CFGR1_CONT ADC_CFGR1_CONT_Msk /*!< ADC group regular continuous conversion mode */ 659 #define ADC_CFGR1_WAIT_Pos (14U) 660 #define ADC_CFGR1_WAIT_Msk (0x1UL << ADC_CFGR1_WAIT_Pos) /*!< 0x00004000 */ 661 #define ADC_CFGR1_WAIT ADC_CFGR1_WAIT_Msk /*!< ADC low power auto wait */ 662 #define ADC_CFGR1_AUTOFF_Pos (15U) 663 #define ADC_CFGR1_AUTOFF_Msk (0x1UL << ADC_CFGR1_AUTOFF_Pos) /*!< 0x00008000 */ 664 #define ADC_CFGR1_AUTOFF ADC_CFGR1_AUTOFF_Msk /*!< ADC low power auto power off */ 665 #define ADC_CFGR1_DISCEN_Pos (16U) 666 #define ADC_CFGR1_DISCEN_Msk (0x1UL << ADC_CFGR1_DISCEN_Pos) /*!< 0x00010000 */ 667 #define ADC_CFGR1_DISCEN ADC_CFGR1_DISCEN_Msk /*!< ADC group regular sequencer discontinuous mode */ 668 669 #define ADC_CFGR1_AWD1SGL_Pos (22U) 670 #define ADC_CFGR1_AWD1SGL_Msk (0x1UL << ADC_CFGR1_AWD1SGL_Pos) /*!< 0x00400000 */ 671 #define ADC_CFGR1_AWD1SGL ADC_CFGR1_AWD1SGL_Msk /*!< ADC analog watchdog 1 monitoring a single channel or all channels */ 672 #define ADC_CFGR1_AWD1EN_Pos (23U) 673 #define ADC_CFGR1_AWD1EN_Msk (0x1UL << ADC_CFGR1_AWD1EN_Pos) /*!< 0x00800000 */ 674 #define ADC_CFGR1_AWD1EN ADC_CFGR1_AWD1EN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group regular */ 675 676 #define ADC_CFGR1_AWD1CH_Pos (26U) 677 #define ADC_CFGR1_AWD1CH_Msk (0x1FUL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x7C000000 */ 678 #define ADC_CFGR1_AWD1CH ADC_CFGR1_AWD1CH_Msk /*!< ADC analog watchdog 1 monitored channel selection */ 679 #define ADC_CFGR1_AWD1CH_0 (0x01UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x04000000 */ 680 #define ADC_CFGR1_AWD1CH_1 (0x02UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x08000000 */ 681 #define ADC_CFGR1_AWD1CH_2 (0x04UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x10000000 */ 682 #define ADC_CFGR1_AWD1CH_3 (0x08UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x20000000 */ 683 #define ADC_CFGR1_AWD1CH_4 (0x10UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x40000000 */ 684 685 /* Legacy defines */ 686 #define ADC_CFGR1_AUTDLY (ADC_CFGR1_WAIT) 687 #define ADC_CFGR1_AWDSGL (ADC_CFGR1_AWD1SGL) 688 #define ADC_CFGR1_AWDEN (ADC_CFGR1_AWD1EN) 689 #define ADC_CFGR1_AWDCH (ADC_CFGR1_AWD1CH) 690 #define ADC_CFGR1_AWDCH_0 (ADC_CFGR1_AWD1CH_0) 691 #define ADC_CFGR1_AWDCH_1 (ADC_CFGR1_AWD1CH_1) 692 #define ADC_CFGR1_AWDCH_2 (ADC_CFGR1_AWD1CH_2) 693 #define ADC_CFGR1_AWDCH_3 (ADC_CFGR1_AWD1CH_3) 694 #define ADC_CFGR1_AWDCH_4 (ADC_CFGR1_AWD1CH_4) 695 696 /******************* Bits definition for ADC_CFGR2 register *****************/ 697 #define ADC_CFGR2_CKMODE_Pos (30U) 698 #define ADC_CFGR2_CKMODE_Msk (0x3UL << ADC_CFGR2_CKMODE_Pos) /*!< 0xC0000000 */ 699 #define ADC_CFGR2_CKMODE ADC_CFGR2_CKMODE_Msk /*!< ADC clock source and prescaler (prescaler only for clock source synchronous) */ 700 #define ADC_CFGR2_CKMODE_1 (0x2UL << ADC_CFGR2_CKMODE_Pos) /*!< 0x80000000 */ 701 #define ADC_CFGR2_CKMODE_0 (0x1UL << ADC_CFGR2_CKMODE_Pos) /*!< 0x40000000 */ 702 703 /* Legacy defines */ 704 #define ADC_CFGR2_JITOFFDIV4 (ADC_CFGR2_CKMODE_1) /*!< ADC clocked by PCLK div4 */ 705 #define ADC_CFGR2_JITOFFDIV2 (ADC_CFGR2_CKMODE_0) /*!< ADC clocked by PCLK div2 */ 706 707 /****************** Bit definition for ADC_SMPR register ********************/ 708 #define ADC_SMPR_SMP_Pos (0U) 709 #define ADC_SMPR_SMP_Msk (0x7UL << ADC_SMPR_SMP_Pos) /*!< 0x00000007 */ 710 #define ADC_SMPR_SMP ADC_SMPR_SMP_Msk /*!< ADC group of channels sampling time 2 */ 711 #define ADC_SMPR_SMP_0 (0x1UL << ADC_SMPR_SMP_Pos) /*!< 0x00000001 */ 712 #define ADC_SMPR_SMP_1 (0x2UL << ADC_SMPR_SMP_Pos) /*!< 0x00000002 */ 713 #define ADC_SMPR_SMP_2 (0x4UL << ADC_SMPR_SMP_Pos) /*!< 0x00000004 */ 714 715 /* Legacy defines */ 716 #define ADC_SMPR1_SMPR (ADC_SMPR_SMP) /*!< SMP[2:0] bits (Sampling time selection) */ 717 #define ADC_SMPR1_SMPR_0 (ADC_SMPR_SMP_0) /*!< bit 0 */ 718 #define ADC_SMPR1_SMPR_1 (ADC_SMPR_SMP_1) /*!< bit 1 */ 719 #define ADC_SMPR1_SMPR_2 (ADC_SMPR_SMP_2) /*!< bit 2 */ 720 721 /******************* Bit definition for ADC_TR register ********************/ 722 #define ADC_TR1_LT1_Pos (0U) 723 #define ADC_TR1_LT1_Msk (0xFFFUL << ADC_TR1_LT1_Pos) /*!< 0x00000FFF */ 724 #define ADC_TR1_LT1 ADC_TR1_LT1_Msk /*!< ADC analog watchdog 1 threshold low */ 725 #define ADC_TR1_LT1_0 (0x001UL << ADC_TR1_LT1_Pos) /*!< 0x00000001 */ 726 #define ADC_TR1_LT1_1 (0x002UL << ADC_TR1_LT1_Pos) /*!< 0x00000002 */ 727 #define ADC_TR1_LT1_2 (0x004UL << ADC_TR1_LT1_Pos) /*!< 0x00000004 */ 728 #define ADC_TR1_LT1_3 (0x008UL << ADC_TR1_LT1_Pos) /*!< 0x00000008 */ 729 #define ADC_TR1_LT1_4 (0x010UL << ADC_TR1_LT1_Pos) /*!< 0x00000010 */ 730 #define ADC_TR1_LT1_5 (0x020UL << ADC_TR1_LT1_Pos) /*!< 0x00000020 */ 731 #define ADC_TR1_LT1_6 (0x040UL << ADC_TR1_LT1_Pos) /*!< 0x00000040 */ 732 #define ADC_TR1_LT1_7 (0x080UL << ADC_TR1_LT1_Pos) /*!< 0x00000080 */ 733 #define ADC_TR1_LT1_8 (0x100UL << ADC_TR1_LT1_Pos) /*!< 0x00000100 */ 734 #define ADC_TR1_LT1_9 (0x200UL << ADC_TR1_LT1_Pos) /*!< 0x00000200 */ 735 #define ADC_TR1_LT1_10 (0x400UL << ADC_TR1_LT1_Pos) /*!< 0x00000400 */ 736 #define ADC_TR1_LT1_11 (0x800UL << ADC_TR1_LT1_Pos) /*!< 0x00000800 */ 737 738 #define ADC_TR1_HT1_Pos (16U) 739 #define ADC_TR1_HT1_Msk (0xFFFUL << ADC_TR1_HT1_Pos) /*!< 0x0FFF0000 */ 740 #define ADC_TR1_HT1 ADC_TR1_HT1_Msk /*!< ADC Analog watchdog 1 threshold high */ 741 #define ADC_TR1_HT1_0 (0x001UL << ADC_TR1_HT1_Pos) /*!< 0x00010000 */ 742 #define ADC_TR1_HT1_1 (0x002UL << ADC_TR1_HT1_Pos) /*!< 0x00020000 */ 743 #define ADC_TR1_HT1_2 (0x004UL << ADC_TR1_HT1_Pos) /*!< 0x00040000 */ 744 #define ADC_TR1_HT1_3 (0x008UL << ADC_TR1_HT1_Pos) /*!< 0x00080000 */ 745 #define ADC_TR1_HT1_4 (0x010UL << ADC_TR1_HT1_Pos) /*!< 0x00100000 */ 746 #define ADC_TR1_HT1_5 (0x020UL << ADC_TR1_HT1_Pos) /*!< 0x00200000 */ 747 #define ADC_TR1_HT1_6 (0x040UL << ADC_TR1_HT1_Pos) /*!< 0x00400000 */ 748 #define ADC_TR1_HT1_7 (0x080UL << ADC_TR1_HT1_Pos) /*!< 0x00800000 */ 749 #define ADC_TR1_HT1_8 (0x100UL << ADC_TR1_HT1_Pos) /*!< 0x01000000 */ 750 #define ADC_TR1_HT1_9 (0x200UL << ADC_TR1_HT1_Pos) /*!< 0x02000000 */ 751 #define ADC_TR1_HT1_10 (0x400UL << ADC_TR1_HT1_Pos) /*!< 0x04000000 */ 752 #define ADC_TR1_HT1_11 (0x800UL << ADC_TR1_HT1_Pos) /*!< 0x08000000 */ 753 754 /* Legacy defines */ 755 #define ADC_TR_HT (ADC_TR1_HT1) 756 #define ADC_TR_LT (ADC_TR1_LT1) 757 #define ADC_HTR_HT (ADC_TR1_HT1) 758 #define ADC_LTR_LT (ADC_TR1_LT1) 759 760 /****************** Bit definition for ADC_CHSELR register ******************/ 761 #define ADC_CHSELR_CHSEL_Pos (0U) 762 #define ADC_CHSELR_CHSEL_Msk (0x7FFFFUL << ADC_CHSELR_CHSEL_Pos) /*!< 0x0007FFFF */ 763 #define ADC_CHSELR_CHSEL ADC_CHSELR_CHSEL_Msk /*!< ADC group regular sequencer channels, available when ADC_CFGR1_CHSELRMOD is reset */ 764 #define ADC_CHSELR_CHSEL18_Pos (18U) 765 #define ADC_CHSELR_CHSEL18_Msk (0x1UL << ADC_CHSELR_CHSEL18_Pos) /*!< 0x00040000 */ 766 #define ADC_CHSELR_CHSEL18 ADC_CHSELR_CHSEL18_Msk /*!< ADC group regular sequencer channel 18, available when ADC_CFGR1_CHSELRMOD is reset */ 767 #define ADC_CHSELR_CHSEL17_Pos (17U) 768 #define ADC_CHSELR_CHSEL17_Msk (0x1UL << ADC_CHSELR_CHSEL17_Pos) /*!< 0x00020000 */ 769 #define ADC_CHSELR_CHSEL17 ADC_CHSELR_CHSEL17_Msk /*!< ADC group regular sequencer channel 17, available when ADC_CFGR1_CHSELRMOD is reset */ 770 #define ADC_CHSELR_CHSEL16_Pos (16U) 771 #define ADC_CHSELR_CHSEL16_Msk (0x1UL << ADC_CHSELR_CHSEL16_Pos) /*!< 0x00010000 */ 772 #define ADC_CHSELR_CHSEL16 ADC_CHSELR_CHSEL16_Msk /*!< ADC group regular sequencer channel 16, available when ADC_CFGR1_CHSELRMOD is reset */ 773 #define ADC_CHSELR_CHSEL15_Pos (15U) 774 #define ADC_CHSELR_CHSEL15_Msk (0x1UL << ADC_CHSELR_CHSEL15_Pos) /*!< 0x00008000 */ 775 #define ADC_CHSELR_CHSEL15 ADC_CHSELR_CHSEL15_Msk /*!< ADC group regular sequencer channel 15, available when ADC_CFGR1_CHSELRMOD is reset */ 776 #define ADC_CHSELR_CHSEL14_Pos (14U) 777 #define ADC_CHSELR_CHSEL14_Msk (0x1UL << ADC_CHSELR_CHSEL14_Pos) /*!< 0x00004000 */ 778 #define ADC_CHSELR_CHSEL14 ADC_CHSELR_CHSEL14_Msk /*!< ADC group regular sequencer channel 14, available when ADC_CFGR1_CHSELRMOD is reset */ 779 #define ADC_CHSELR_CHSEL13_Pos (13U) 780 #define ADC_CHSELR_CHSEL13_Msk (0x1UL << ADC_CHSELR_CHSEL13_Pos) /*!< 0x00002000 */ 781 #define ADC_CHSELR_CHSEL13 ADC_CHSELR_CHSEL13_Msk /*!< ADC group regular sequencer channel 13, available when ADC_CFGR1_CHSELRMOD is reset */ 782 #define ADC_CHSELR_CHSEL12_Pos (12U) 783 #define ADC_CHSELR_CHSEL12_Msk (0x1UL << ADC_CHSELR_CHSEL12_Pos) /*!< 0x00001000 */ 784 #define ADC_CHSELR_CHSEL12 ADC_CHSELR_CHSEL12_Msk /*!< ADC group regular sequencer channel 12, available when ADC_CFGR1_CHSELRMOD is reset */ 785 #define ADC_CHSELR_CHSEL11_Pos (11U) 786 #define ADC_CHSELR_CHSEL11_Msk (0x1UL << ADC_CHSELR_CHSEL11_Pos) /*!< 0x00000800 */ 787 #define ADC_CHSELR_CHSEL11 ADC_CHSELR_CHSEL11_Msk /*!< ADC group regular sequencer channel 11, available when ADC_CFGR1_CHSELRMOD is reset */ 788 #define ADC_CHSELR_CHSEL10_Pos (10U) 789 #define ADC_CHSELR_CHSEL10_Msk (0x1UL << ADC_CHSELR_CHSEL10_Pos) /*!< 0x00000400 */ 790 #define ADC_CHSELR_CHSEL10 ADC_CHSELR_CHSEL10_Msk /*!< ADC group regular sequencer channel 10, available when ADC_CFGR1_CHSELRMOD is reset */ 791 #define ADC_CHSELR_CHSEL9_Pos (9U) 792 #define ADC_CHSELR_CHSEL9_Msk (0x1UL << ADC_CHSELR_CHSEL9_Pos) /*!< 0x00000200 */ 793 #define ADC_CHSELR_CHSEL9 ADC_CHSELR_CHSEL9_Msk /*!< ADC group regular sequencer channel 9, available when ADC_CFGR1_CHSELRMOD is reset */ 794 #define ADC_CHSELR_CHSEL8_Pos (8U) 795 #define ADC_CHSELR_CHSEL8_Msk (0x1UL << ADC_CHSELR_CHSEL8_Pos) /*!< 0x00000100 */ 796 #define ADC_CHSELR_CHSEL8 ADC_CHSELR_CHSEL8_Msk /*!< ADC group regular sequencer channel 8, available when ADC_CFGR1_CHSELRMOD is reset */ 797 #define ADC_CHSELR_CHSEL7_Pos (7U) 798 #define ADC_CHSELR_CHSEL7_Msk (0x1UL << ADC_CHSELR_CHSEL7_Pos) /*!< 0x00000080 */ 799 #define ADC_CHSELR_CHSEL7 ADC_CHSELR_CHSEL7_Msk /*!< ADC group regular sequencer channel 7, available when ADC_CFGR1_CHSELRMOD is reset */ 800 #define ADC_CHSELR_CHSEL6_Pos (6U) 801 #define ADC_CHSELR_CHSEL6_Msk (0x1UL << ADC_CHSELR_CHSEL6_Pos) /*!< 0x00000040 */ 802 #define ADC_CHSELR_CHSEL6 ADC_CHSELR_CHSEL6_Msk /*!< ADC group regular sequencer channel 6, available when ADC_CFGR1_CHSELRMOD is reset */ 803 #define ADC_CHSELR_CHSEL5_Pos (5U) 804 #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */ 805 #define ADC_CHSELR_CHSEL5 ADC_CHSELR_CHSEL5_Msk /*!< ADC group regular sequencer channel 5, available when ADC_CFGR1_CHSELRMOD is reset */ 806 #define ADC_CHSELR_CHSEL4_Pos (4U) 807 #define ADC_CHSELR_CHSEL4_Msk (0x1UL << ADC_CHSELR_CHSEL4_Pos) /*!< 0x00000010 */ 808 #define ADC_CHSELR_CHSEL4 ADC_CHSELR_CHSEL4_Msk /*!< ADC group regular sequencer channel 4, available when ADC_CFGR1_CHSELRMOD is reset */ 809 #define ADC_CHSELR_CHSEL3_Pos (3U) 810 #define ADC_CHSELR_CHSEL3_Msk (0x1UL << ADC_CHSELR_CHSEL3_Pos) /*!< 0x00000008 */ 811 #define ADC_CHSELR_CHSEL3 ADC_CHSELR_CHSEL3_Msk /*!< ADC group regular sequencer channel 3, available when ADC_CFGR1_CHSELRMOD is reset */ 812 #define ADC_CHSELR_CHSEL2_Pos (2U) 813 #define ADC_CHSELR_CHSEL2_Msk (0x1UL << ADC_CHSELR_CHSEL2_Pos) /*!< 0x00000004 */ 814 #define ADC_CHSELR_CHSEL2 ADC_CHSELR_CHSEL2_Msk /*!< ADC group regular sequencer channel 2, available when ADC_CFGR1_CHSELRMOD is reset */ 815 #define ADC_CHSELR_CHSEL1_Pos (1U) 816 #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */ 817 #define ADC_CHSELR_CHSEL1 ADC_CHSELR_CHSEL1_Msk /*!< ADC group regular sequencer channel 1, available when ADC_CFGR1_CHSELRMOD is reset */ 818 #define ADC_CHSELR_CHSEL0_Pos (0U) 819 #define ADC_CHSELR_CHSEL0_Msk (0x1UL << ADC_CHSELR_CHSEL0_Pos) /*!< 0x00000001 */ 820 #define ADC_CHSELR_CHSEL0 ADC_CHSELR_CHSEL0_Msk /*!< ADC group regular sequencer channel 0, available when ADC_CFGR1_CHSELRMOD is reset */ 821 822 /******************** Bit definition for ADC_DR register ********************/ 823 #define ADC_DR_DATA_Pos (0U) 824 #define ADC_DR_DATA_Msk (0xFFFFUL << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */ 825 #define ADC_DR_DATA ADC_DR_DATA_Msk /*!< ADC group regular conversion data */ 826 #define ADC_DR_DATA_0 (0x0001UL << ADC_DR_DATA_Pos) /*!< 0x00000001 */ 827 #define ADC_DR_DATA_1 (0x0002UL << ADC_DR_DATA_Pos) /*!< 0x00000002 */ 828 #define ADC_DR_DATA_2 (0x0004UL << ADC_DR_DATA_Pos) /*!< 0x00000004 */ 829 #define ADC_DR_DATA_3 (0x0008UL << ADC_DR_DATA_Pos) /*!< 0x00000008 */ 830 #define ADC_DR_DATA_4 (0x0010UL << ADC_DR_DATA_Pos) /*!< 0x00000010 */ 831 #define ADC_DR_DATA_5 (0x0020UL << ADC_DR_DATA_Pos) /*!< 0x00000020 */ 832 #define ADC_DR_DATA_6 (0x0040UL << ADC_DR_DATA_Pos) /*!< 0x00000040 */ 833 #define ADC_DR_DATA_7 (0x0080UL << ADC_DR_DATA_Pos) /*!< 0x00000080 */ 834 #define ADC_DR_DATA_8 (0x0100UL << ADC_DR_DATA_Pos) /*!< 0x00000100 */ 835 #define ADC_DR_DATA_9 (0x0200UL << ADC_DR_DATA_Pos) /*!< 0x00000200 */ 836 #define ADC_DR_DATA_10 (0x0400UL << ADC_DR_DATA_Pos) /*!< 0x00000400 */ 837 #define ADC_DR_DATA_11 (0x0800UL << ADC_DR_DATA_Pos) /*!< 0x00000800 */ 838 #define ADC_DR_DATA_12 (0x1000UL << ADC_DR_DATA_Pos) /*!< 0x00001000 */ 839 #define ADC_DR_DATA_13 (0x2000UL << ADC_DR_DATA_Pos) /*!< 0x00002000 */ 840 #define ADC_DR_DATA_14 (0x4000UL << ADC_DR_DATA_Pos) /*!< 0x00004000 */ 841 #define ADC_DR_DATA_15 (0x8000UL << ADC_DR_DATA_Pos) /*!< 0x00008000 */ 842 843 /************************* ADC Common registers *****************************/ 844 /******************* Bit definition for ADC_CCR register ********************/ 845 #define ADC_CCR_VREFEN_Pos (22U) 846 #define ADC_CCR_VREFEN_Msk (0x1UL << ADC_CCR_VREFEN_Pos) /*!< 0x00400000 */ 847 #define ADC_CCR_VREFEN ADC_CCR_VREFEN_Msk /*!< ADC internal path to VrefInt enable */ 848 #define ADC_CCR_TSEN_Pos (23U) 849 #define ADC_CCR_TSEN_Msk (0x1UL << ADC_CCR_TSEN_Pos) /*!< 0x00800000 */ 850 #define ADC_CCR_TSEN ADC_CCR_TSEN_Msk /*!< ADC internal path to temperature sensor enable */ 851 852 853 /******************************************************************************/ 854 /* */ 855 /* CRC calculation unit (CRC) */ 856 /* */ 857 /******************************************************************************/ 858 /******************* Bit definition for CRC_DR register *********************/ 859 #define CRC_DR_DR_Pos (0U) 860 #define CRC_DR_DR_Msk (0xFFFFFFFFUL << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */ 861 #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */ 862 863 /******************* Bit definition for CRC_IDR register ********************/ 864 #define CRC_IDR_IDR ((uint8_t)0xFFU) /*!< General-purpose 8-bit data register bits */ 865 866 /******************** Bit definition for CRC_CR register ********************/ 867 #define CRC_CR_RESET_Pos (0U) 868 #define CRC_CR_RESET_Msk (0x1UL << CRC_CR_RESET_Pos) /*!< 0x00000001 */ 869 #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET the CRC computation unit bit */ 870 #define CRC_CR_REV_IN_Pos (5U) 871 #define CRC_CR_REV_IN_Msk (0x3UL << CRC_CR_REV_IN_Pos) /*!< 0x00000060 */ 872 #define CRC_CR_REV_IN CRC_CR_REV_IN_Msk /*!< REV_IN Reverse Input Data bits */ 873 #define CRC_CR_REV_IN_0 (0x1UL << CRC_CR_REV_IN_Pos) /*!< 0x00000020 */ 874 #define CRC_CR_REV_IN_1 (0x2UL << CRC_CR_REV_IN_Pos) /*!< 0x00000040 */ 875 #define CRC_CR_REV_OUT_Pos (7U) 876 #define CRC_CR_REV_OUT_Msk (0x1UL << CRC_CR_REV_OUT_Pos) /*!< 0x00000080 */ 877 #define CRC_CR_REV_OUT CRC_CR_REV_OUT_Msk /*!< REV_OUT Reverse Output Data bits */ 878 879 /******************* Bit definition for CRC_INIT register *******************/ 880 #define CRC_INIT_INIT_Pos (0U) 881 #define CRC_INIT_INIT_Msk (0xFFFFFFFFUL << CRC_INIT_INIT_Pos) /*!< 0xFFFFFFFF */ 882 #define CRC_INIT_INIT CRC_INIT_INIT_Msk /*!< Initial CRC value bits */ 883 884 /******************************************************************************/ 885 /* */ 886 /* Debug MCU (DBGMCU) */ 887 /* */ 888 /******************************************************************************/ 889 890 /**************** Bit definition for DBGMCU_IDCODE register *****************/ 891 #define DBGMCU_IDCODE_DEV_ID_Pos (0U) 892 #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFUL << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */ 893 #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk /*!< Device Identifier */ 894 895 #define DBGMCU_IDCODE_REV_ID_Pos (16U) 896 #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */ 897 #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk /*!< REV_ID[15:0] bits (Revision Identifier) */ 898 #define DBGMCU_IDCODE_REV_ID_0 (0x0001UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00010000 */ 899 #define DBGMCU_IDCODE_REV_ID_1 (0x0002UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00020000 */ 900 #define DBGMCU_IDCODE_REV_ID_2 (0x0004UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00040000 */ 901 #define DBGMCU_IDCODE_REV_ID_3 (0x0008UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00080000 */ 902 #define DBGMCU_IDCODE_REV_ID_4 (0x0010UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00100000 */ 903 #define DBGMCU_IDCODE_REV_ID_5 (0x0020UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00200000 */ 904 #define DBGMCU_IDCODE_REV_ID_6 (0x0040UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00400000 */ 905 #define DBGMCU_IDCODE_REV_ID_7 (0x0080UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00800000 */ 906 #define DBGMCU_IDCODE_REV_ID_8 (0x0100UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x01000000 */ 907 #define DBGMCU_IDCODE_REV_ID_9 (0x0200UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x02000000 */ 908 #define DBGMCU_IDCODE_REV_ID_10 (0x0400UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x04000000 */ 909 #define DBGMCU_IDCODE_REV_ID_11 (0x0800UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x08000000 */ 910 #define DBGMCU_IDCODE_REV_ID_12 (0x1000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x10000000 */ 911 #define DBGMCU_IDCODE_REV_ID_13 (0x2000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x20000000 */ 912 #define DBGMCU_IDCODE_REV_ID_14 (0x4000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x40000000 */ 913 #define DBGMCU_IDCODE_REV_ID_15 (0x8000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x80000000 */ 914 915 /****************** Bit definition for DBGMCU_CR register *******************/ 916 #define DBGMCU_CR_DBG_STOP_Pos (1U) 917 #define DBGMCU_CR_DBG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */ 918 #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk /*!< Debug Stop Mode */ 919 #define DBGMCU_CR_DBG_STANDBY_Pos (2U) 920 #define DBGMCU_CR_DBG_STANDBY_Msk (0x1UL << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */ 921 #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk /*!< Debug Standby mode */ 922 923 /****************** Bit definition for DBGMCU_APB1_FZ register **************/ 924 #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos (1U) 925 #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos) /*!< 0x00000002 */ 926 #define DBGMCU_APB1_FZ_DBG_TIM3_STOP DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk /*!< TIM3 counter stopped when core is halted */ 927 #define DBGMCU_APB1_FZ_DBG_TIM14_STOP_Pos (8U) 928 #define DBGMCU_APB1_FZ_DBG_TIM14_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM14_STOP_Pos) /*!< 0x00000100 */ 929 #define DBGMCU_APB1_FZ_DBG_TIM14_STOP DBGMCU_APB1_FZ_DBG_TIM14_STOP_Msk /*!< TIM14 counter stopped when core is halted */ 930 #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos (10U) 931 #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos) /*!< 0x00000400 */ 932 #define DBGMCU_APB1_FZ_DBG_RTC_STOP DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk /*!< RTC Calendar frozen when core is halted */ 933 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos (11U) 934 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */ 935 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk /*!< Debug Window Watchdog stopped when Core is halted */ 936 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos (12U) 937 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */ 938 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk /*!< Debug Independent Watchdog stopped when Core is halted */ 939 #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Pos (21U) 940 #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Pos) /*!< 0x00200000 */ 941 #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Msk /*!< I2C1 SMBUS timeout mode stopped when Core is halted */ 942 943 /****************** Bit definition for DBGMCU_APB2_FZ register **************/ 944 #define DBGMCU_APB2_FZ_DBG_TIM1_STOP_Pos (11U) 945 #define DBGMCU_APB2_FZ_DBG_TIM1_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM1_STOP_Pos) /*!< 0x00000800 */ 946 #define DBGMCU_APB2_FZ_DBG_TIM1_STOP DBGMCU_APB2_FZ_DBG_TIM1_STOP_Msk /*!< TIM1 counter stopped when core is halted */ 947 #define DBGMCU_APB2_FZ_DBG_TIM16_STOP_Pos (17U) 948 #define DBGMCU_APB2_FZ_DBG_TIM16_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM16_STOP_Pos) /*!< 0x00020000 */ 949 #define DBGMCU_APB2_FZ_DBG_TIM16_STOP DBGMCU_APB2_FZ_DBG_TIM16_STOP_Msk /*!< TIM16 counter stopped when core is halted */ 950 #define DBGMCU_APB2_FZ_DBG_TIM17_STOP_Pos (18U) 951 #define DBGMCU_APB2_FZ_DBG_TIM17_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM17_STOP_Pos) /*!< 0x00040000 */ 952 #define DBGMCU_APB2_FZ_DBG_TIM17_STOP DBGMCU_APB2_FZ_DBG_TIM17_STOP_Msk /*!< TIM17 counter stopped when core is halted */ 953 954 /******************************************************************************/ 955 /* */ 956 /* DMA Controller (DMA) */ 957 /* */ 958 /******************************************************************************/ 959 /******************* Bit definition for DMA_ISR register ********************/ 960 #define DMA_ISR_GIF1_Pos (0U) 961 #define DMA_ISR_GIF1_Msk (0x1UL << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */ 962 #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */ 963 #define DMA_ISR_TCIF1_Pos (1U) 964 #define DMA_ISR_TCIF1_Msk (0x1UL << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */ 965 #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */ 966 #define DMA_ISR_HTIF1_Pos (2U) 967 #define DMA_ISR_HTIF1_Msk (0x1UL << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */ 968 #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */ 969 #define DMA_ISR_TEIF1_Pos (3U) 970 #define DMA_ISR_TEIF1_Msk (0x1UL << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */ 971 #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */ 972 #define DMA_ISR_GIF2_Pos (4U) 973 #define DMA_ISR_GIF2_Msk (0x1UL << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */ 974 #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */ 975 #define DMA_ISR_TCIF2_Pos (5U) 976 #define DMA_ISR_TCIF2_Msk (0x1UL << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */ 977 #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */ 978 #define DMA_ISR_HTIF2_Pos (6U) 979 #define DMA_ISR_HTIF2_Msk (0x1UL << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */ 980 #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */ 981 #define DMA_ISR_TEIF2_Pos (7U) 982 #define DMA_ISR_TEIF2_Msk (0x1UL << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */ 983 #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */ 984 #define DMA_ISR_GIF3_Pos (8U) 985 #define DMA_ISR_GIF3_Msk (0x1UL << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */ 986 #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */ 987 #define DMA_ISR_TCIF3_Pos (9U) 988 #define DMA_ISR_TCIF3_Msk (0x1UL << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */ 989 #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */ 990 #define DMA_ISR_HTIF3_Pos (10U) 991 #define DMA_ISR_HTIF3_Msk (0x1UL << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */ 992 #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */ 993 #define DMA_ISR_TEIF3_Pos (11U) 994 #define DMA_ISR_TEIF3_Msk (0x1UL << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */ 995 #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */ 996 #define DMA_ISR_GIF4_Pos (12U) 997 #define DMA_ISR_GIF4_Msk (0x1UL << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */ 998 #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */ 999 #define DMA_ISR_TCIF4_Pos (13U) 1000 #define DMA_ISR_TCIF4_Msk (0x1UL << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */ 1001 #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */ 1002 #define DMA_ISR_HTIF4_Pos (14U) 1003 #define DMA_ISR_HTIF4_Msk (0x1UL << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */ 1004 #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */ 1005 #define DMA_ISR_TEIF4_Pos (15U) 1006 #define DMA_ISR_TEIF4_Msk (0x1UL << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */ 1007 #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */ 1008 #define DMA_ISR_GIF5_Pos (16U) 1009 #define DMA_ISR_GIF5_Msk (0x1UL << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */ 1010 #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */ 1011 #define DMA_ISR_TCIF5_Pos (17U) 1012 #define DMA_ISR_TCIF5_Msk (0x1UL << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */ 1013 #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */ 1014 #define DMA_ISR_HTIF5_Pos (18U) 1015 #define DMA_ISR_HTIF5_Msk (0x1UL << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */ 1016 #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */ 1017 #define DMA_ISR_TEIF5_Pos (19U) 1018 #define DMA_ISR_TEIF5_Msk (0x1UL << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */ 1019 #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */ 1020 1021 /******************* Bit definition for DMA_IFCR register *******************/ 1022 #define DMA_IFCR_CGIF1_Pos (0U) 1023 #define DMA_IFCR_CGIF1_Msk (0x1UL << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */ 1024 #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clear */ 1025 #define DMA_IFCR_CTCIF1_Pos (1U) 1026 #define DMA_IFCR_CTCIF1_Msk (0x1UL << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */ 1027 #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */ 1028 #define DMA_IFCR_CHTIF1_Pos (2U) 1029 #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */ 1030 #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */ 1031 #define DMA_IFCR_CTEIF1_Pos (3U) 1032 #define DMA_IFCR_CTEIF1_Msk (0x1UL << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */ 1033 #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */ 1034 #define DMA_IFCR_CGIF2_Pos (4U) 1035 #define DMA_IFCR_CGIF2_Msk (0x1UL << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */ 1036 #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */ 1037 #define DMA_IFCR_CTCIF2_Pos (5U) 1038 #define DMA_IFCR_CTCIF2_Msk (0x1UL << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */ 1039 #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */ 1040 #define DMA_IFCR_CHTIF2_Pos (6U) 1041 #define DMA_IFCR_CHTIF2_Msk (0x1UL << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */ 1042 #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */ 1043 #define DMA_IFCR_CTEIF2_Pos (7U) 1044 #define DMA_IFCR_CTEIF2_Msk (0x1UL << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */ 1045 #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */ 1046 #define DMA_IFCR_CGIF3_Pos (8U) 1047 #define DMA_IFCR_CGIF3_Msk (0x1UL << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */ 1048 #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */ 1049 #define DMA_IFCR_CTCIF3_Pos (9U) 1050 #define DMA_IFCR_CTCIF3_Msk (0x1UL << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */ 1051 #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */ 1052 #define DMA_IFCR_CHTIF3_Pos (10U) 1053 #define DMA_IFCR_CHTIF3_Msk (0x1UL << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */ 1054 #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */ 1055 #define DMA_IFCR_CTEIF3_Pos (11U) 1056 #define DMA_IFCR_CTEIF3_Msk (0x1UL << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */ 1057 #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */ 1058 #define DMA_IFCR_CGIF4_Pos (12U) 1059 #define DMA_IFCR_CGIF4_Msk (0x1UL << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */ 1060 #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */ 1061 #define DMA_IFCR_CTCIF4_Pos (13U) 1062 #define DMA_IFCR_CTCIF4_Msk (0x1UL << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */ 1063 #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */ 1064 #define DMA_IFCR_CHTIF4_Pos (14U) 1065 #define DMA_IFCR_CHTIF4_Msk (0x1UL << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */ 1066 #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */ 1067 #define DMA_IFCR_CTEIF4_Pos (15U) 1068 #define DMA_IFCR_CTEIF4_Msk (0x1UL << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */ 1069 #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */ 1070 #define DMA_IFCR_CGIF5_Pos (16U) 1071 #define DMA_IFCR_CGIF5_Msk (0x1UL << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */ 1072 #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */ 1073 #define DMA_IFCR_CTCIF5_Pos (17U) 1074 #define DMA_IFCR_CTCIF5_Msk (0x1UL << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */ 1075 #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */ 1076 #define DMA_IFCR_CHTIF5_Pos (18U) 1077 #define DMA_IFCR_CHTIF5_Msk (0x1UL << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */ 1078 #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */ 1079 #define DMA_IFCR_CTEIF5_Pos (19U) 1080 #define DMA_IFCR_CTEIF5_Msk (0x1UL << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */ 1081 #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */ 1082 1083 /******************* Bit definition for DMA_CCR register ********************/ 1084 #define DMA_CCR_EN_Pos (0U) 1085 #define DMA_CCR_EN_Msk (0x1UL << DMA_CCR_EN_Pos) /*!< 0x00000001 */ 1086 #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */ 1087 #define DMA_CCR_TCIE_Pos (1U) 1088 #define DMA_CCR_TCIE_Msk (0x1UL << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */ 1089 #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */ 1090 #define DMA_CCR_HTIE_Pos (2U) 1091 #define DMA_CCR_HTIE_Msk (0x1UL << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */ 1092 #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */ 1093 #define DMA_CCR_TEIE_Pos (3U) 1094 #define DMA_CCR_TEIE_Msk (0x1UL << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */ 1095 #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */ 1096 #define DMA_CCR_DIR_Pos (4U) 1097 #define DMA_CCR_DIR_Msk (0x1UL << DMA_CCR_DIR_Pos) /*!< 0x00000010 */ 1098 #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */ 1099 #define DMA_CCR_CIRC_Pos (5U) 1100 #define DMA_CCR_CIRC_Msk (0x1UL << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */ 1101 #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */ 1102 #define DMA_CCR_PINC_Pos (6U) 1103 #define DMA_CCR_PINC_Msk (0x1UL << DMA_CCR_PINC_Pos) /*!< 0x00000040 */ 1104 #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */ 1105 #define DMA_CCR_MINC_Pos (7U) 1106 #define DMA_CCR_MINC_Msk (0x1UL << DMA_CCR_MINC_Pos) /*!< 0x00000080 */ 1107 #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */ 1108 1109 #define DMA_CCR_PSIZE_Pos (8U) 1110 #define DMA_CCR_PSIZE_Msk (0x3UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */ 1111 #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */ 1112 #define DMA_CCR_PSIZE_0 (0x1UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */ 1113 #define DMA_CCR_PSIZE_1 (0x2UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */ 1114 1115 #define DMA_CCR_MSIZE_Pos (10U) 1116 #define DMA_CCR_MSIZE_Msk (0x3UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */ 1117 #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */ 1118 #define DMA_CCR_MSIZE_0 (0x1UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */ 1119 #define DMA_CCR_MSIZE_1 (0x2UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */ 1120 1121 #define DMA_CCR_PL_Pos (12U) 1122 #define DMA_CCR_PL_Msk (0x3UL << DMA_CCR_PL_Pos) /*!< 0x00003000 */ 1123 #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level)*/ 1124 #define DMA_CCR_PL_0 (0x1UL << DMA_CCR_PL_Pos) /*!< 0x00001000 */ 1125 #define DMA_CCR_PL_1 (0x2UL << DMA_CCR_PL_Pos) /*!< 0x00002000 */ 1126 1127 #define DMA_CCR_MEM2MEM_Pos (14U) 1128 #define DMA_CCR_MEM2MEM_Msk (0x1UL << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */ 1129 #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */ 1130 1131 /****************** Bit definition for DMA_CNDTR register *******************/ 1132 #define DMA_CNDTR_NDT_Pos (0U) 1133 #define DMA_CNDTR_NDT_Msk (0xFFFFUL << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */ 1134 #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */ 1135 1136 /****************** Bit definition for DMA_CPAR register ********************/ 1137 #define DMA_CPAR_PA_Pos (0U) 1138 #define DMA_CPAR_PA_Msk (0xFFFFFFFFUL << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */ 1139 #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */ 1140 1141 /****************** Bit definition for DMA_CMAR register ********************/ 1142 #define DMA_CMAR_MA_Pos (0U) 1143 #define DMA_CMAR_MA_Msk (0xFFFFFFFFUL << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */ 1144 #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */ 1145 1146 /******************************************************************************/ 1147 /* */ 1148 /* External Interrupt/Event Controller (EXTI) */ 1149 /* */ 1150 /******************************************************************************/ 1151 /******************* Bit definition for EXTI_IMR register *******************/ 1152 #define EXTI_IMR_MR0_Pos (0U) 1153 #define EXTI_IMR_MR0_Msk (0x1UL << EXTI_IMR_MR0_Pos) /*!< 0x00000001 */ 1154 #define EXTI_IMR_MR0 EXTI_IMR_MR0_Msk /*!< Interrupt Mask on line 0 */ 1155 #define EXTI_IMR_MR1_Pos (1U) 1156 #define EXTI_IMR_MR1_Msk (0x1UL << EXTI_IMR_MR1_Pos) /*!< 0x00000002 */ 1157 #define EXTI_IMR_MR1 EXTI_IMR_MR1_Msk /*!< Interrupt Mask on line 1 */ 1158 #define EXTI_IMR_MR2_Pos (2U) 1159 #define EXTI_IMR_MR2_Msk (0x1UL << EXTI_IMR_MR2_Pos) /*!< 0x00000004 */ 1160 #define EXTI_IMR_MR2 EXTI_IMR_MR2_Msk /*!< Interrupt Mask on line 2 */ 1161 #define EXTI_IMR_MR3_Pos (3U) 1162 #define EXTI_IMR_MR3_Msk (0x1UL << EXTI_IMR_MR3_Pos) /*!< 0x00000008 */ 1163 #define EXTI_IMR_MR3 EXTI_IMR_MR3_Msk /*!< Interrupt Mask on line 3 */ 1164 #define EXTI_IMR_MR4_Pos (4U) 1165 #define EXTI_IMR_MR4_Msk (0x1UL << EXTI_IMR_MR4_Pos) /*!< 0x00000010 */ 1166 #define EXTI_IMR_MR4 EXTI_IMR_MR4_Msk /*!< Interrupt Mask on line 4 */ 1167 #define EXTI_IMR_MR5_Pos (5U) 1168 #define EXTI_IMR_MR5_Msk (0x1UL << EXTI_IMR_MR5_Pos) /*!< 0x00000020 */ 1169 #define EXTI_IMR_MR5 EXTI_IMR_MR5_Msk /*!< Interrupt Mask on line 5 */ 1170 #define EXTI_IMR_MR6_Pos (6U) 1171 #define EXTI_IMR_MR6_Msk (0x1UL << EXTI_IMR_MR6_Pos) /*!< 0x00000040 */ 1172 #define EXTI_IMR_MR6 EXTI_IMR_MR6_Msk /*!< Interrupt Mask on line 6 */ 1173 #define EXTI_IMR_MR7_Pos (7U) 1174 #define EXTI_IMR_MR7_Msk (0x1UL << EXTI_IMR_MR7_Pos) /*!< 0x00000080 */ 1175 #define EXTI_IMR_MR7 EXTI_IMR_MR7_Msk /*!< Interrupt Mask on line 7 */ 1176 #define EXTI_IMR_MR8_Pos (8U) 1177 #define EXTI_IMR_MR8_Msk (0x1UL << EXTI_IMR_MR8_Pos) /*!< 0x00000100 */ 1178 #define EXTI_IMR_MR8 EXTI_IMR_MR8_Msk /*!< Interrupt Mask on line 8 */ 1179 #define EXTI_IMR_MR9_Pos (9U) 1180 #define EXTI_IMR_MR9_Msk (0x1UL << EXTI_IMR_MR9_Pos) /*!< 0x00000200 */ 1181 #define EXTI_IMR_MR9 EXTI_IMR_MR9_Msk /*!< Interrupt Mask on line 9 */ 1182 #define EXTI_IMR_MR10_Pos (10U) 1183 #define EXTI_IMR_MR10_Msk (0x1UL << EXTI_IMR_MR10_Pos) /*!< 0x00000400 */ 1184 #define EXTI_IMR_MR10 EXTI_IMR_MR10_Msk /*!< Interrupt Mask on line 10 */ 1185 #define EXTI_IMR_MR11_Pos (11U) 1186 #define EXTI_IMR_MR11_Msk (0x1UL << EXTI_IMR_MR11_Pos) /*!< 0x00000800 */ 1187 #define EXTI_IMR_MR11 EXTI_IMR_MR11_Msk /*!< Interrupt Mask on line 11 */ 1188 #define EXTI_IMR_MR12_Pos (12U) 1189 #define EXTI_IMR_MR12_Msk (0x1UL << EXTI_IMR_MR12_Pos) /*!< 0x00001000 */ 1190 #define EXTI_IMR_MR12 EXTI_IMR_MR12_Msk /*!< Interrupt Mask on line 12 */ 1191 #define EXTI_IMR_MR13_Pos (13U) 1192 #define EXTI_IMR_MR13_Msk (0x1UL << EXTI_IMR_MR13_Pos) /*!< 0x00002000 */ 1193 #define EXTI_IMR_MR13 EXTI_IMR_MR13_Msk /*!< Interrupt Mask on line 13 */ 1194 #define EXTI_IMR_MR14_Pos (14U) 1195 #define EXTI_IMR_MR14_Msk (0x1UL << EXTI_IMR_MR14_Pos) /*!< 0x00004000 */ 1196 #define EXTI_IMR_MR14 EXTI_IMR_MR14_Msk /*!< Interrupt Mask on line 14 */ 1197 #define EXTI_IMR_MR15_Pos (15U) 1198 #define EXTI_IMR_MR15_Msk (0x1UL << EXTI_IMR_MR15_Pos) /*!< 0x00008000 */ 1199 #define EXTI_IMR_MR15 EXTI_IMR_MR15_Msk /*!< Interrupt Mask on line 15 */ 1200 #define EXTI_IMR_MR17_Pos (17U) 1201 #define EXTI_IMR_MR17_Msk (0x1UL << EXTI_IMR_MR17_Pos) /*!< 0x00020000 */ 1202 #define EXTI_IMR_MR17 EXTI_IMR_MR17_Msk /*!< Interrupt Mask on line 17 */ 1203 #define EXTI_IMR_MR19_Pos (19U) 1204 #define EXTI_IMR_MR19_Msk (0x1UL << EXTI_IMR_MR19_Pos) /*!< 0x00080000 */ 1205 #define EXTI_IMR_MR19 EXTI_IMR_MR19_Msk /*!< Interrupt Mask on line 19 */ 1206 1207 /* References Defines */ 1208 #define EXTI_IMR_IM0 EXTI_IMR_MR0 1209 #define EXTI_IMR_IM1 EXTI_IMR_MR1 1210 #define EXTI_IMR_IM2 EXTI_IMR_MR2 1211 #define EXTI_IMR_IM3 EXTI_IMR_MR3 1212 #define EXTI_IMR_IM4 EXTI_IMR_MR4 1213 #define EXTI_IMR_IM5 EXTI_IMR_MR5 1214 #define EXTI_IMR_IM6 EXTI_IMR_MR6 1215 #define EXTI_IMR_IM7 EXTI_IMR_MR7 1216 #define EXTI_IMR_IM8 EXTI_IMR_MR8 1217 #define EXTI_IMR_IM9 EXTI_IMR_MR9 1218 #define EXTI_IMR_IM10 EXTI_IMR_MR10 1219 #define EXTI_IMR_IM11 EXTI_IMR_MR11 1220 #define EXTI_IMR_IM12 EXTI_IMR_MR12 1221 #define EXTI_IMR_IM13 EXTI_IMR_MR13 1222 #define EXTI_IMR_IM14 EXTI_IMR_MR14 1223 #define EXTI_IMR_IM15 EXTI_IMR_MR15 1224 #define EXTI_IMR_IM17 EXTI_IMR_MR17 1225 #define EXTI_IMR_IM19 EXTI_IMR_MR19 1226 1227 #define EXTI_IMR_IM_Pos (0U) 1228 #define EXTI_IMR_IM_Msk (0x8EFFFFUL << EXTI_IMR_IM_Pos) /*!< 0x008EFFFF */ 1229 #define EXTI_IMR_IM EXTI_IMR_IM_Msk /*!< Interrupt Mask All */ 1230 1231 1232 /****************** Bit definition for EXTI_EMR register ********************/ 1233 #define EXTI_EMR_MR0_Pos (0U) 1234 #define EXTI_EMR_MR0_Msk (0x1UL << EXTI_EMR_MR0_Pos) /*!< 0x00000001 */ 1235 #define EXTI_EMR_MR0 EXTI_EMR_MR0_Msk /*!< Event Mask on line 0 */ 1236 #define EXTI_EMR_MR1_Pos (1U) 1237 #define EXTI_EMR_MR1_Msk (0x1UL << EXTI_EMR_MR1_Pos) /*!< 0x00000002 */ 1238 #define EXTI_EMR_MR1 EXTI_EMR_MR1_Msk /*!< Event Mask on line 1 */ 1239 #define EXTI_EMR_MR2_Pos (2U) 1240 #define EXTI_EMR_MR2_Msk (0x1UL << EXTI_EMR_MR2_Pos) /*!< 0x00000004 */ 1241 #define EXTI_EMR_MR2 EXTI_EMR_MR2_Msk /*!< Event Mask on line 2 */ 1242 #define EXTI_EMR_MR3_Pos (3U) 1243 #define EXTI_EMR_MR3_Msk (0x1UL << EXTI_EMR_MR3_Pos) /*!< 0x00000008 */ 1244 #define EXTI_EMR_MR3 EXTI_EMR_MR3_Msk /*!< Event Mask on line 3 */ 1245 #define EXTI_EMR_MR4_Pos (4U) 1246 #define EXTI_EMR_MR4_Msk (0x1UL << EXTI_EMR_MR4_Pos) /*!< 0x00000010 */ 1247 #define EXTI_EMR_MR4 EXTI_EMR_MR4_Msk /*!< Event Mask on line 4 */ 1248 #define EXTI_EMR_MR5_Pos (5U) 1249 #define EXTI_EMR_MR5_Msk (0x1UL << EXTI_EMR_MR5_Pos) /*!< 0x00000020 */ 1250 #define EXTI_EMR_MR5 EXTI_EMR_MR5_Msk /*!< Event Mask on line 5 */ 1251 #define EXTI_EMR_MR6_Pos (6U) 1252 #define EXTI_EMR_MR6_Msk (0x1UL << EXTI_EMR_MR6_Pos) /*!< 0x00000040 */ 1253 #define EXTI_EMR_MR6 EXTI_EMR_MR6_Msk /*!< Event Mask on line 6 */ 1254 #define EXTI_EMR_MR7_Pos (7U) 1255 #define EXTI_EMR_MR7_Msk (0x1UL << EXTI_EMR_MR7_Pos) /*!< 0x00000080 */ 1256 #define EXTI_EMR_MR7 EXTI_EMR_MR7_Msk /*!< Event Mask on line 7 */ 1257 #define EXTI_EMR_MR8_Pos (8U) 1258 #define EXTI_EMR_MR8_Msk (0x1UL << EXTI_EMR_MR8_Pos) /*!< 0x00000100 */ 1259 #define EXTI_EMR_MR8 EXTI_EMR_MR8_Msk /*!< Event Mask on line 8 */ 1260 #define EXTI_EMR_MR9_Pos (9U) 1261 #define EXTI_EMR_MR9_Msk (0x1UL << EXTI_EMR_MR9_Pos) /*!< 0x00000200 */ 1262 #define EXTI_EMR_MR9 EXTI_EMR_MR9_Msk /*!< Event Mask on line 9 */ 1263 #define EXTI_EMR_MR10_Pos (10U) 1264 #define EXTI_EMR_MR10_Msk (0x1UL << EXTI_EMR_MR10_Pos) /*!< 0x00000400 */ 1265 #define EXTI_EMR_MR10 EXTI_EMR_MR10_Msk /*!< Event Mask on line 10 */ 1266 #define EXTI_EMR_MR11_Pos (11U) 1267 #define EXTI_EMR_MR11_Msk (0x1UL << EXTI_EMR_MR11_Pos) /*!< 0x00000800 */ 1268 #define EXTI_EMR_MR11 EXTI_EMR_MR11_Msk /*!< Event Mask on line 11 */ 1269 #define EXTI_EMR_MR12_Pos (12U) 1270 #define EXTI_EMR_MR12_Msk (0x1UL << EXTI_EMR_MR12_Pos) /*!< 0x00001000 */ 1271 #define EXTI_EMR_MR12 EXTI_EMR_MR12_Msk /*!< Event Mask on line 12 */ 1272 #define EXTI_EMR_MR13_Pos (13U) 1273 #define EXTI_EMR_MR13_Msk (0x1UL << EXTI_EMR_MR13_Pos) /*!< 0x00002000 */ 1274 #define EXTI_EMR_MR13 EXTI_EMR_MR13_Msk /*!< Event Mask on line 13 */ 1275 #define EXTI_EMR_MR14_Pos (14U) 1276 #define EXTI_EMR_MR14_Msk (0x1UL << EXTI_EMR_MR14_Pos) /*!< 0x00004000 */ 1277 #define EXTI_EMR_MR14 EXTI_EMR_MR14_Msk /*!< Event Mask on line 14 */ 1278 #define EXTI_EMR_MR15_Pos (15U) 1279 #define EXTI_EMR_MR15_Msk (0x1UL << EXTI_EMR_MR15_Pos) /*!< 0x00008000 */ 1280 #define EXTI_EMR_MR15 EXTI_EMR_MR15_Msk /*!< Event Mask on line 15 */ 1281 #define EXTI_EMR_MR17_Pos (17U) 1282 #define EXTI_EMR_MR17_Msk (0x1UL << EXTI_EMR_MR17_Pos) /*!< 0x00020000 */ 1283 #define EXTI_EMR_MR17 EXTI_EMR_MR17_Msk /*!< Event Mask on line 17 */ 1284 #define EXTI_EMR_MR19_Pos (19U) 1285 #define EXTI_EMR_MR19_Msk (0x1UL << EXTI_EMR_MR19_Pos) /*!< 0x00080000 */ 1286 #define EXTI_EMR_MR19 EXTI_EMR_MR19_Msk /*!< Event Mask on line 19 */ 1287 1288 /* References Defines */ 1289 #define EXTI_EMR_EM0 EXTI_EMR_MR0 1290 #define EXTI_EMR_EM1 EXTI_EMR_MR1 1291 #define EXTI_EMR_EM2 EXTI_EMR_MR2 1292 #define EXTI_EMR_EM3 EXTI_EMR_MR3 1293 #define EXTI_EMR_EM4 EXTI_EMR_MR4 1294 #define EXTI_EMR_EM5 EXTI_EMR_MR5 1295 #define EXTI_EMR_EM6 EXTI_EMR_MR6 1296 #define EXTI_EMR_EM7 EXTI_EMR_MR7 1297 #define EXTI_EMR_EM8 EXTI_EMR_MR8 1298 #define EXTI_EMR_EM9 EXTI_EMR_MR9 1299 #define EXTI_EMR_EM10 EXTI_EMR_MR10 1300 #define EXTI_EMR_EM11 EXTI_EMR_MR11 1301 #define EXTI_EMR_EM12 EXTI_EMR_MR12 1302 #define EXTI_EMR_EM13 EXTI_EMR_MR13 1303 #define EXTI_EMR_EM14 EXTI_EMR_MR14 1304 #define EXTI_EMR_EM15 EXTI_EMR_MR15 1305 #define EXTI_EMR_EM17 EXTI_EMR_MR17 1306 #define EXTI_EMR_EM19 EXTI_EMR_MR19 1307 1308 /******************* Bit definition for EXTI_RTSR register ******************/ 1309 #define EXTI_RTSR_TR0_Pos (0U) 1310 #define EXTI_RTSR_TR0_Msk (0x1UL << EXTI_RTSR_TR0_Pos) /*!< 0x00000001 */ 1311 #define EXTI_RTSR_TR0 EXTI_RTSR_TR0_Msk /*!< Rising trigger event configuration bit of line 0 */ 1312 #define EXTI_RTSR_TR1_Pos (1U) 1313 #define EXTI_RTSR_TR1_Msk (0x1UL << EXTI_RTSR_TR1_Pos) /*!< 0x00000002 */ 1314 #define EXTI_RTSR_TR1 EXTI_RTSR_TR1_Msk /*!< Rising trigger event configuration bit of line 1 */ 1315 #define EXTI_RTSR_TR2_Pos (2U) 1316 #define EXTI_RTSR_TR2_Msk (0x1UL << EXTI_RTSR_TR2_Pos) /*!< 0x00000004 */ 1317 #define EXTI_RTSR_TR2 EXTI_RTSR_TR2_Msk /*!< Rising trigger event configuration bit of line 2 */ 1318 #define EXTI_RTSR_TR3_Pos (3U) 1319 #define EXTI_RTSR_TR3_Msk (0x1UL << EXTI_RTSR_TR3_Pos) /*!< 0x00000008 */ 1320 #define EXTI_RTSR_TR3 EXTI_RTSR_TR3_Msk /*!< Rising trigger event configuration bit of line 3 */ 1321 #define EXTI_RTSR_TR4_Pos (4U) 1322 #define EXTI_RTSR_TR4_Msk (0x1UL << EXTI_RTSR_TR4_Pos) /*!< 0x00000010 */ 1323 #define EXTI_RTSR_TR4 EXTI_RTSR_TR4_Msk /*!< Rising trigger event configuration bit of line 4 */ 1324 #define EXTI_RTSR_TR5_Pos (5U) 1325 #define EXTI_RTSR_TR5_Msk (0x1UL << EXTI_RTSR_TR5_Pos) /*!< 0x00000020 */ 1326 #define EXTI_RTSR_TR5 EXTI_RTSR_TR5_Msk /*!< Rising trigger event configuration bit of line 5 */ 1327 #define EXTI_RTSR_TR6_Pos (6U) 1328 #define EXTI_RTSR_TR6_Msk (0x1UL << EXTI_RTSR_TR6_Pos) /*!< 0x00000040 */ 1329 #define EXTI_RTSR_TR6 EXTI_RTSR_TR6_Msk /*!< Rising trigger event configuration bit of line 6 */ 1330 #define EXTI_RTSR_TR7_Pos (7U) 1331 #define EXTI_RTSR_TR7_Msk (0x1UL << EXTI_RTSR_TR7_Pos) /*!< 0x00000080 */ 1332 #define EXTI_RTSR_TR7 EXTI_RTSR_TR7_Msk /*!< Rising trigger event configuration bit of line 7 */ 1333 #define EXTI_RTSR_TR8_Pos (8U) 1334 #define EXTI_RTSR_TR8_Msk (0x1UL << EXTI_RTSR_TR8_Pos) /*!< 0x00000100 */ 1335 #define EXTI_RTSR_TR8 EXTI_RTSR_TR8_Msk /*!< Rising trigger event configuration bit of line 8 */ 1336 #define EXTI_RTSR_TR9_Pos (9U) 1337 #define EXTI_RTSR_TR9_Msk (0x1UL << EXTI_RTSR_TR9_Pos) /*!< 0x00000200 */ 1338 #define EXTI_RTSR_TR9 EXTI_RTSR_TR9_Msk /*!< Rising trigger event configuration bit of line 9 */ 1339 #define EXTI_RTSR_TR10_Pos (10U) 1340 #define EXTI_RTSR_TR10_Msk (0x1UL << EXTI_RTSR_TR10_Pos) /*!< 0x00000400 */ 1341 #define EXTI_RTSR_TR10 EXTI_RTSR_TR10_Msk /*!< Rising trigger event configuration bit of line 10 */ 1342 #define EXTI_RTSR_TR11_Pos (11U) 1343 #define EXTI_RTSR_TR11_Msk (0x1UL << EXTI_RTSR_TR11_Pos) /*!< 0x00000800 */ 1344 #define EXTI_RTSR_TR11 EXTI_RTSR_TR11_Msk /*!< Rising trigger event configuration bit of line 11 */ 1345 #define EXTI_RTSR_TR12_Pos (12U) 1346 #define EXTI_RTSR_TR12_Msk (0x1UL << EXTI_RTSR_TR12_Pos) /*!< 0x00001000 */ 1347 #define EXTI_RTSR_TR12 EXTI_RTSR_TR12_Msk /*!< Rising trigger event configuration bit of line 12 */ 1348 #define EXTI_RTSR_TR13_Pos (13U) 1349 #define EXTI_RTSR_TR13_Msk (0x1UL << EXTI_RTSR_TR13_Pos) /*!< 0x00002000 */ 1350 #define EXTI_RTSR_TR13 EXTI_RTSR_TR13_Msk /*!< Rising trigger event configuration bit of line 13 */ 1351 #define EXTI_RTSR_TR14_Pos (14U) 1352 #define EXTI_RTSR_TR14_Msk (0x1UL << EXTI_RTSR_TR14_Pos) /*!< 0x00004000 */ 1353 #define EXTI_RTSR_TR14 EXTI_RTSR_TR14_Msk /*!< Rising trigger event configuration bit of line 14 */ 1354 #define EXTI_RTSR_TR15_Pos (15U) 1355 #define EXTI_RTSR_TR15_Msk (0x1UL << EXTI_RTSR_TR15_Pos) /*!< 0x00008000 */ 1356 #define EXTI_RTSR_TR15 EXTI_RTSR_TR15_Msk /*!< Rising trigger event configuration bit of line 15 */ 1357 #define EXTI_RTSR_TR16_Pos (16U) 1358 #define EXTI_RTSR_TR16_Msk (0x1UL << EXTI_RTSR_TR16_Pos) /*!< 0x00010000 */ 1359 #define EXTI_RTSR_TR16 EXTI_RTSR_TR16_Msk /*!< Rising trigger event configuration bit of line 16 */ 1360 #define EXTI_RTSR_TR17_Pos (17U) 1361 #define EXTI_RTSR_TR17_Msk (0x1UL << EXTI_RTSR_TR17_Pos) /*!< 0x00020000 */ 1362 #define EXTI_RTSR_TR17 EXTI_RTSR_TR17_Msk /*!< Rising trigger event configuration bit of line 17 */ 1363 #define EXTI_RTSR_TR19_Pos (19U) 1364 #define EXTI_RTSR_TR19_Msk (0x1UL << EXTI_RTSR_TR19_Pos) /*!< 0x00080000 */ 1365 #define EXTI_RTSR_TR19 EXTI_RTSR_TR19_Msk /*!< Rising trigger event configuration bit of line 19 */ 1366 1367 /* References Defines */ 1368 #define EXTI_RTSR_RT0 EXTI_RTSR_TR0 1369 #define EXTI_RTSR_RT1 EXTI_RTSR_TR1 1370 #define EXTI_RTSR_RT2 EXTI_RTSR_TR2 1371 #define EXTI_RTSR_RT3 EXTI_RTSR_TR3 1372 #define EXTI_RTSR_RT4 EXTI_RTSR_TR4 1373 #define EXTI_RTSR_RT5 EXTI_RTSR_TR5 1374 #define EXTI_RTSR_RT6 EXTI_RTSR_TR6 1375 #define EXTI_RTSR_RT7 EXTI_RTSR_TR7 1376 #define EXTI_RTSR_RT8 EXTI_RTSR_TR8 1377 #define EXTI_RTSR_RT9 EXTI_RTSR_TR9 1378 #define EXTI_RTSR_RT10 EXTI_RTSR_TR10 1379 #define EXTI_RTSR_RT11 EXTI_RTSR_TR11 1380 #define EXTI_RTSR_RT12 EXTI_RTSR_TR12 1381 #define EXTI_RTSR_RT13 EXTI_RTSR_TR13 1382 #define EXTI_RTSR_RT14 EXTI_RTSR_TR14 1383 #define EXTI_RTSR_RT15 EXTI_RTSR_TR15 1384 #define EXTI_RTSR_RT16 EXTI_RTSR_TR16 1385 #define EXTI_RTSR_RT17 EXTI_RTSR_TR17 1386 #define EXTI_RTSR_RT19 EXTI_RTSR_TR19 1387 1388 /******************* Bit definition for EXTI_FTSR register *******************/ 1389 #define EXTI_FTSR_TR0_Pos (0U) 1390 #define EXTI_FTSR_TR0_Msk (0x1UL << EXTI_FTSR_TR0_Pos) /*!< 0x00000001 */ 1391 #define EXTI_FTSR_TR0 EXTI_FTSR_TR0_Msk /*!< Falling trigger event configuration bit of line 0 */ 1392 #define EXTI_FTSR_TR1_Pos (1U) 1393 #define EXTI_FTSR_TR1_Msk (0x1UL << EXTI_FTSR_TR1_Pos) /*!< 0x00000002 */ 1394 #define EXTI_FTSR_TR1 EXTI_FTSR_TR1_Msk /*!< Falling trigger event configuration bit of line 1 */ 1395 #define EXTI_FTSR_TR2_Pos (2U) 1396 #define EXTI_FTSR_TR2_Msk (0x1UL << EXTI_FTSR_TR2_Pos) /*!< 0x00000004 */ 1397 #define EXTI_FTSR_TR2 EXTI_FTSR_TR2_Msk /*!< Falling trigger event configuration bit of line 2 */ 1398 #define EXTI_FTSR_TR3_Pos (3U) 1399 #define EXTI_FTSR_TR3_Msk (0x1UL << EXTI_FTSR_TR3_Pos) /*!< 0x00000008 */ 1400 #define EXTI_FTSR_TR3 EXTI_FTSR_TR3_Msk /*!< Falling trigger event configuration bit of line 3 */ 1401 #define EXTI_FTSR_TR4_Pos (4U) 1402 #define EXTI_FTSR_TR4_Msk (0x1UL << EXTI_FTSR_TR4_Pos) /*!< 0x00000010 */ 1403 #define EXTI_FTSR_TR4 EXTI_FTSR_TR4_Msk /*!< Falling trigger event configuration bit of line 4 */ 1404 #define EXTI_FTSR_TR5_Pos (5U) 1405 #define EXTI_FTSR_TR5_Msk (0x1UL << EXTI_FTSR_TR5_Pos) /*!< 0x00000020 */ 1406 #define EXTI_FTSR_TR5 EXTI_FTSR_TR5_Msk /*!< Falling trigger event configuration bit of line 5 */ 1407 #define EXTI_FTSR_TR6_Pos (6U) 1408 #define EXTI_FTSR_TR6_Msk (0x1UL << EXTI_FTSR_TR6_Pos) /*!< 0x00000040 */ 1409 #define EXTI_FTSR_TR6 EXTI_FTSR_TR6_Msk /*!< Falling trigger event configuration bit of line 6 */ 1410 #define EXTI_FTSR_TR7_Pos (7U) 1411 #define EXTI_FTSR_TR7_Msk (0x1UL << EXTI_FTSR_TR7_Pos) /*!< 0x00000080 */ 1412 #define EXTI_FTSR_TR7 EXTI_FTSR_TR7_Msk /*!< Falling trigger event configuration bit of line 7 */ 1413 #define EXTI_FTSR_TR8_Pos (8U) 1414 #define EXTI_FTSR_TR8_Msk (0x1UL << EXTI_FTSR_TR8_Pos) /*!< 0x00000100 */ 1415 #define EXTI_FTSR_TR8 EXTI_FTSR_TR8_Msk /*!< Falling trigger event configuration bit of line 8 */ 1416 #define EXTI_FTSR_TR9_Pos (9U) 1417 #define EXTI_FTSR_TR9_Msk (0x1UL << EXTI_FTSR_TR9_Pos) /*!< 0x00000200 */ 1418 #define EXTI_FTSR_TR9 EXTI_FTSR_TR9_Msk /*!< Falling trigger event configuration bit of line 9 */ 1419 #define EXTI_FTSR_TR10_Pos (10U) 1420 #define EXTI_FTSR_TR10_Msk (0x1UL << EXTI_FTSR_TR10_Pos) /*!< 0x00000400 */ 1421 #define EXTI_FTSR_TR10 EXTI_FTSR_TR10_Msk /*!< Falling trigger event configuration bit of line 10 */ 1422 #define EXTI_FTSR_TR11_Pos (11U) 1423 #define EXTI_FTSR_TR11_Msk (0x1UL << EXTI_FTSR_TR11_Pos) /*!< 0x00000800 */ 1424 #define EXTI_FTSR_TR11 EXTI_FTSR_TR11_Msk /*!< Falling trigger event configuration bit of line 11 */ 1425 #define EXTI_FTSR_TR12_Pos (12U) 1426 #define EXTI_FTSR_TR12_Msk (0x1UL << EXTI_FTSR_TR12_Pos) /*!< 0x00001000 */ 1427 #define EXTI_FTSR_TR12 EXTI_FTSR_TR12_Msk /*!< Falling trigger event configuration bit of line 12 */ 1428 #define EXTI_FTSR_TR13_Pos (13U) 1429 #define EXTI_FTSR_TR13_Msk (0x1UL << EXTI_FTSR_TR13_Pos) /*!< 0x00002000 */ 1430 #define EXTI_FTSR_TR13 EXTI_FTSR_TR13_Msk /*!< Falling trigger event configuration bit of line 13 */ 1431 #define EXTI_FTSR_TR14_Pos (14U) 1432 #define EXTI_FTSR_TR14_Msk (0x1UL << EXTI_FTSR_TR14_Pos) /*!< 0x00004000 */ 1433 #define EXTI_FTSR_TR14 EXTI_FTSR_TR14_Msk /*!< Falling trigger event configuration bit of line 14 */ 1434 #define EXTI_FTSR_TR15_Pos (15U) 1435 #define EXTI_FTSR_TR15_Msk (0x1UL << EXTI_FTSR_TR15_Pos) /*!< 0x00008000 */ 1436 #define EXTI_FTSR_TR15 EXTI_FTSR_TR15_Msk /*!< Falling trigger event configuration bit of line 15 */ 1437 #define EXTI_FTSR_TR16_Pos (16U) 1438 #define EXTI_FTSR_TR16_Msk (0x1UL << EXTI_FTSR_TR16_Pos) /*!< 0x00010000 */ 1439 #define EXTI_FTSR_TR16 EXTI_FTSR_TR16_Msk /*!< Falling trigger event configuration bit of line 16 */ 1440 #define EXTI_FTSR_TR17_Pos (17U) 1441 #define EXTI_FTSR_TR17_Msk (0x1UL << EXTI_FTSR_TR17_Pos) /*!< 0x00020000 */ 1442 #define EXTI_FTSR_TR17 EXTI_FTSR_TR17_Msk /*!< Falling trigger event configuration bit of line 17 */ 1443 #define EXTI_FTSR_TR19_Pos (19U) 1444 #define EXTI_FTSR_TR19_Msk (0x1UL << EXTI_FTSR_TR19_Pos) /*!< 0x00080000 */ 1445 #define EXTI_FTSR_TR19 EXTI_FTSR_TR19_Msk /*!< Falling trigger event configuration bit of line 19 */ 1446 1447 /* References Defines */ 1448 #define EXTI_FTSR_FT0 EXTI_FTSR_TR0 1449 #define EXTI_FTSR_FT1 EXTI_FTSR_TR1 1450 #define EXTI_FTSR_FT2 EXTI_FTSR_TR2 1451 #define EXTI_FTSR_FT3 EXTI_FTSR_TR3 1452 #define EXTI_FTSR_FT4 EXTI_FTSR_TR4 1453 #define EXTI_FTSR_FT5 EXTI_FTSR_TR5 1454 #define EXTI_FTSR_FT6 EXTI_FTSR_TR6 1455 #define EXTI_FTSR_FT7 EXTI_FTSR_TR7 1456 #define EXTI_FTSR_FT8 EXTI_FTSR_TR8 1457 #define EXTI_FTSR_FT9 EXTI_FTSR_TR9 1458 #define EXTI_FTSR_FT10 EXTI_FTSR_TR10 1459 #define EXTI_FTSR_FT11 EXTI_FTSR_TR11 1460 #define EXTI_FTSR_FT12 EXTI_FTSR_TR12 1461 #define EXTI_FTSR_FT13 EXTI_FTSR_TR13 1462 #define EXTI_FTSR_FT14 EXTI_FTSR_TR14 1463 #define EXTI_FTSR_FT15 EXTI_FTSR_TR15 1464 #define EXTI_FTSR_FT16 EXTI_FTSR_TR16 1465 #define EXTI_FTSR_FT17 EXTI_FTSR_TR17 1466 #define EXTI_FTSR_FT19 EXTI_FTSR_TR19 1467 1468 /******************* Bit definition for EXTI_SWIER register *******************/ 1469 #define EXTI_SWIER_SWIER0_Pos (0U) 1470 #define EXTI_SWIER_SWIER0_Msk (0x1UL << EXTI_SWIER_SWIER0_Pos) /*!< 0x00000001 */ 1471 #define EXTI_SWIER_SWIER0 EXTI_SWIER_SWIER0_Msk /*!< Software Interrupt on line 0 */ 1472 #define EXTI_SWIER_SWIER1_Pos (1U) 1473 #define EXTI_SWIER_SWIER1_Msk (0x1UL << EXTI_SWIER_SWIER1_Pos) /*!< 0x00000002 */ 1474 #define EXTI_SWIER_SWIER1 EXTI_SWIER_SWIER1_Msk /*!< Software Interrupt on line 1 */ 1475 #define EXTI_SWIER_SWIER2_Pos (2U) 1476 #define EXTI_SWIER_SWIER2_Msk (0x1UL << EXTI_SWIER_SWIER2_Pos) /*!< 0x00000004 */ 1477 #define EXTI_SWIER_SWIER2 EXTI_SWIER_SWIER2_Msk /*!< Software Interrupt on line 2 */ 1478 #define EXTI_SWIER_SWIER3_Pos (3U) 1479 #define EXTI_SWIER_SWIER3_Msk (0x1UL << EXTI_SWIER_SWIER3_Pos) /*!< 0x00000008 */ 1480 #define EXTI_SWIER_SWIER3 EXTI_SWIER_SWIER3_Msk /*!< Software Interrupt on line 3 */ 1481 #define EXTI_SWIER_SWIER4_Pos (4U) 1482 #define EXTI_SWIER_SWIER4_Msk (0x1UL << EXTI_SWIER_SWIER4_Pos) /*!< 0x00000010 */ 1483 #define EXTI_SWIER_SWIER4 EXTI_SWIER_SWIER4_Msk /*!< Software Interrupt on line 4 */ 1484 #define EXTI_SWIER_SWIER5_Pos (5U) 1485 #define EXTI_SWIER_SWIER5_Msk (0x1UL << EXTI_SWIER_SWIER5_Pos) /*!< 0x00000020 */ 1486 #define EXTI_SWIER_SWIER5 EXTI_SWIER_SWIER5_Msk /*!< Software Interrupt on line 5 */ 1487 #define EXTI_SWIER_SWIER6_Pos (6U) 1488 #define EXTI_SWIER_SWIER6_Msk (0x1UL << EXTI_SWIER_SWIER6_Pos) /*!< 0x00000040 */ 1489 #define EXTI_SWIER_SWIER6 EXTI_SWIER_SWIER6_Msk /*!< Software Interrupt on line 6 */ 1490 #define EXTI_SWIER_SWIER7_Pos (7U) 1491 #define EXTI_SWIER_SWIER7_Msk (0x1UL << EXTI_SWIER_SWIER7_Pos) /*!< 0x00000080 */ 1492 #define EXTI_SWIER_SWIER7 EXTI_SWIER_SWIER7_Msk /*!< Software Interrupt on line 7 */ 1493 #define EXTI_SWIER_SWIER8_Pos (8U) 1494 #define EXTI_SWIER_SWIER8_Msk (0x1UL << EXTI_SWIER_SWIER8_Pos) /*!< 0x00000100 */ 1495 #define EXTI_SWIER_SWIER8 EXTI_SWIER_SWIER8_Msk /*!< Software Interrupt on line 8 */ 1496 #define EXTI_SWIER_SWIER9_Pos (9U) 1497 #define EXTI_SWIER_SWIER9_Msk (0x1UL << EXTI_SWIER_SWIER9_Pos) /*!< 0x00000200 */ 1498 #define EXTI_SWIER_SWIER9 EXTI_SWIER_SWIER9_Msk /*!< Software Interrupt on line 9 */ 1499 #define EXTI_SWIER_SWIER10_Pos (10U) 1500 #define EXTI_SWIER_SWIER10_Msk (0x1UL << EXTI_SWIER_SWIER10_Pos) /*!< 0x00000400 */ 1501 #define EXTI_SWIER_SWIER10 EXTI_SWIER_SWIER10_Msk /*!< Software Interrupt on line 10 */ 1502 #define EXTI_SWIER_SWIER11_Pos (11U) 1503 #define EXTI_SWIER_SWIER11_Msk (0x1UL << EXTI_SWIER_SWIER11_Pos) /*!< 0x00000800 */ 1504 #define EXTI_SWIER_SWIER11 EXTI_SWIER_SWIER11_Msk /*!< Software Interrupt on line 11 */ 1505 #define EXTI_SWIER_SWIER12_Pos (12U) 1506 #define EXTI_SWIER_SWIER12_Msk (0x1UL << EXTI_SWIER_SWIER12_Pos) /*!< 0x00001000 */ 1507 #define EXTI_SWIER_SWIER12 EXTI_SWIER_SWIER12_Msk /*!< Software Interrupt on line 12 */ 1508 #define EXTI_SWIER_SWIER13_Pos (13U) 1509 #define EXTI_SWIER_SWIER13_Msk (0x1UL << EXTI_SWIER_SWIER13_Pos) /*!< 0x00002000 */ 1510 #define EXTI_SWIER_SWIER13 EXTI_SWIER_SWIER13_Msk /*!< Software Interrupt on line 13 */ 1511 #define EXTI_SWIER_SWIER14_Pos (14U) 1512 #define EXTI_SWIER_SWIER14_Msk (0x1UL << EXTI_SWIER_SWIER14_Pos) /*!< 0x00004000 */ 1513 #define EXTI_SWIER_SWIER14 EXTI_SWIER_SWIER14_Msk /*!< Software Interrupt on line 14 */ 1514 #define EXTI_SWIER_SWIER15_Pos (15U) 1515 #define EXTI_SWIER_SWIER15_Msk (0x1UL << EXTI_SWIER_SWIER15_Pos) /*!< 0x00008000 */ 1516 #define EXTI_SWIER_SWIER15 EXTI_SWIER_SWIER15_Msk /*!< Software Interrupt on line 15 */ 1517 #define EXTI_SWIER_SWIER16_Pos (16U) 1518 #define EXTI_SWIER_SWIER16_Msk (0x1UL << EXTI_SWIER_SWIER16_Pos) /*!< 0x00010000 */ 1519 #define EXTI_SWIER_SWIER16 EXTI_SWIER_SWIER16_Msk /*!< Software Interrupt on line 16 */ 1520 #define EXTI_SWIER_SWIER17_Pos (17U) 1521 #define EXTI_SWIER_SWIER17_Msk (0x1UL << EXTI_SWIER_SWIER17_Pos) /*!< 0x00020000 */ 1522 #define EXTI_SWIER_SWIER17 EXTI_SWIER_SWIER17_Msk /*!< Software Interrupt on line 17 */ 1523 #define EXTI_SWIER_SWIER19_Pos (19U) 1524 #define EXTI_SWIER_SWIER19_Msk (0x1UL << EXTI_SWIER_SWIER19_Pos) /*!< 0x00080000 */ 1525 #define EXTI_SWIER_SWIER19 EXTI_SWIER_SWIER19_Msk /*!< Software Interrupt on line 19 */ 1526 1527 /* References Defines */ 1528 #define EXTI_SWIER_SWI0 EXTI_SWIER_SWIER0 1529 #define EXTI_SWIER_SWI1 EXTI_SWIER_SWIER1 1530 #define EXTI_SWIER_SWI2 EXTI_SWIER_SWIER2 1531 #define EXTI_SWIER_SWI3 EXTI_SWIER_SWIER3 1532 #define EXTI_SWIER_SWI4 EXTI_SWIER_SWIER4 1533 #define EXTI_SWIER_SWI5 EXTI_SWIER_SWIER5 1534 #define EXTI_SWIER_SWI6 EXTI_SWIER_SWIER6 1535 #define EXTI_SWIER_SWI7 EXTI_SWIER_SWIER7 1536 #define EXTI_SWIER_SWI8 EXTI_SWIER_SWIER8 1537 #define EXTI_SWIER_SWI9 EXTI_SWIER_SWIER9 1538 #define EXTI_SWIER_SWI10 EXTI_SWIER_SWIER10 1539 #define EXTI_SWIER_SWI11 EXTI_SWIER_SWIER11 1540 #define EXTI_SWIER_SWI12 EXTI_SWIER_SWIER12 1541 #define EXTI_SWIER_SWI13 EXTI_SWIER_SWIER13 1542 #define EXTI_SWIER_SWI14 EXTI_SWIER_SWIER14 1543 #define EXTI_SWIER_SWI15 EXTI_SWIER_SWIER15 1544 #define EXTI_SWIER_SWI16 EXTI_SWIER_SWIER16 1545 #define EXTI_SWIER_SWI17 EXTI_SWIER_SWIER17 1546 #define EXTI_SWIER_SWI19 EXTI_SWIER_SWIER19 1547 1548 /****************** Bit definition for EXTI_PR register *********************/ 1549 #define EXTI_PR_PR0_Pos (0U) 1550 #define EXTI_PR_PR0_Msk (0x1UL << EXTI_PR_PR0_Pos) /*!< 0x00000001 */ 1551 #define EXTI_PR_PR0 EXTI_PR_PR0_Msk /*!< Pending bit 0 */ 1552 #define EXTI_PR_PR1_Pos (1U) 1553 #define EXTI_PR_PR1_Msk (0x1UL << EXTI_PR_PR1_Pos) /*!< 0x00000002 */ 1554 #define EXTI_PR_PR1 EXTI_PR_PR1_Msk /*!< Pending bit 1 */ 1555 #define EXTI_PR_PR2_Pos (2U) 1556 #define EXTI_PR_PR2_Msk (0x1UL << EXTI_PR_PR2_Pos) /*!< 0x00000004 */ 1557 #define EXTI_PR_PR2 EXTI_PR_PR2_Msk /*!< Pending bit 2 */ 1558 #define EXTI_PR_PR3_Pos (3U) 1559 #define EXTI_PR_PR3_Msk (0x1UL << EXTI_PR_PR3_Pos) /*!< 0x00000008 */ 1560 #define EXTI_PR_PR3 EXTI_PR_PR3_Msk /*!< Pending bit 3 */ 1561 #define EXTI_PR_PR4_Pos (4U) 1562 #define EXTI_PR_PR4_Msk (0x1UL << EXTI_PR_PR4_Pos) /*!< 0x00000010 */ 1563 #define EXTI_PR_PR4 EXTI_PR_PR4_Msk /*!< Pending bit 4 */ 1564 #define EXTI_PR_PR5_Pos (5U) 1565 #define EXTI_PR_PR5_Msk (0x1UL << EXTI_PR_PR5_Pos) /*!< 0x00000020 */ 1566 #define EXTI_PR_PR5 EXTI_PR_PR5_Msk /*!< Pending bit 5 */ 1567 #define EXTI_PR_PR6_Pos (6U) 1568 #define EXTI_PR_PR6_Msk (0x1UL << EXTI_PR_PR6_Pos) /*!< 0x00000040 */ 1569 #define EXTI_PR_PR6 EXTI_PR_PR6_Msk /*!< Pending bit 6 */ 1570 #define EXTI_PR_PR7_Pos (7U) 1571 #define EXTI_PR_PR7_Msk (0x1UL << EXTI_PR_PR7_Pos) /*!< 0x00000080 */ 1572 #define EXTI_PR_PR7 EXTI_PR_PR7_Msk /*!< Pending bit 7 */ 1573 #define EXTI_PR_PR8_Pos (8U) 1574 #define EXTI_PR_PR8_Msk (0x1UL << EXTI_PR_PR8_Pos) /*!< 0x00000100 */ 1575 #define EXTI_PR_PR8 EXTI_PR_PR8_Msk /*!< Pending bit 8 */ 1576 #define EXTI_PR_PR9_Pos (9U) 1577 #define EXTI_PR_PR9_Msk (0x1UL << EXTI_PR_PR9_Pos) /*!< 0x00000200 */ 1578 #define EXTI_PR_PR9 EXTI_PR_PR9_Msk /*!< Pending bit 9 */ 1579 #define EXTI_PR_PR10_Pos (10U) 1580 #define EXTI_PR_PR10_Msk (0x1UL << EXTI_PR_PR10_Pos) /*!< 0x00000400 */ 1581 #define EXTI_PR_PR10 EXTI_PR_PR10_Msk /*!< Pending bit 10 */ 1582 #define EXTI_PR_PR11_Pos (11U) 1583 #define EXTI_PR_PR11_Msk (0x1UL << EXTI_PR_PR11_Pos) /*!< 0x00000800 */ 1584 #define EXTI_PR_PR11 EXTI_PR_PR11_Msk /*!< Pending bit 11 */ 1585 #define EXTI_PR_PR12_Pos (12U) 1586 #define EXTI_PR_PR12_Msk (0x1UL << EXTI_PR_PR12_Pos) /*!< 0x00001000 */ 1587 #define EXTI_PR_PR12 EXTI_PR_PR12_Msk /*!< Pending bit 12 */ 1588 #define EXTI_PR_PR13_Pos (13U) 1589 #define EXTI_PR_PR13_Msk (0x1UL << EXTI_PR_PR13_Pos) /*!< 0x00002000 */ 1590 #define EXTI_PR_PR13 EXTI_PR_PR13_Msk /*!< Pending bit 13 */ 1591 #define EXTI_PR_PR14_Pos (14U) 1592 #define EXTI_PR_PR14_Msk (0x1UL << EXTI_PR_PR14_Pos) /*!< 0x00004000 */ 1593 #define EXTI_PR_PR14 EXTI_PR_PR14_Msk /*!< Pending bit 14 */ 1594 #define EXTI_PR_PR15_Pos (15U) 1595 #define EXTI_PR_PR15_Msk (0x1UL << EXTI_PR_PR15_Pos) /*!< 0x00008000 */ 1596 #define EXTI_PR_PR15 EXTI_PR_PR15_Msk /*!< Pending bit 15 */ 1597 #define EXTI_PR_PR16_Pos (16U) 1598 #define EXTI_PR_PR16_Msk (0x1UL << EXTI_PR_PR16_Pos) /*!< 0x00010000 */ 1599 #define EXTI_PR_PR16 EXTI_PR_PR16_Msk /*!< Pending bit 16 */ 1600 #define EXTI_PR_PR17_Pos (17U) 1601 #define EXTI_PR_PR17_Msk (0x1UL << EXTI_PR_PR17_Pos) /*!< 0x00020000 */ 1602 #define EXTI_PR_PR17 EXTI_PR_PR17_Msk /*!< Pending bit 17 */ 1603 #define EXTI_PR_PR19_Pos (19U) 1604 #define EXTI_PR_PR19_Msk (0x1UL << EXTI_PR_PR19_Pos) /*!< 0x00080000 */ 1605 #define EXTI_PR_PR19 EXTI_PR_PR19_Msk /*!< Pending bit 19 */ 1606 1607 /* References Defines */ 1608 #define EXTI_PR_PIF0 EXTI_PR_PR0 1609 #define EXTI_PR_PIF1 EXTI_PR_PR1 1610 #define EXTI_PR_PIF2 EXTI_PR_PR2 1611 #define EXTI_PR_PIF3 EXTI_PR_PR3 1612 #define EXTI_PR_PIF4 EXTI_PR_PR4 1613 #define EXTI_PR_PIF5 EXTI_PR_PR5 1614 #define EXTI_PR_PIF6 EXTI_PR_PR6 1615 #define EXTI_PR_PIF7 EXTI_PR_PR7 1616 #define EXTI_PR_PIF8 EXTI_PR_PR8 1617 #define EXTI_PR_PIF9 EXTI_PR_PR9 1618 #define EXTI_PR_PIF10 EXTI_PR_PR10 1619 #define EXTI_PR_PIF11 EXTI_PR_PR11 1620 #define EXTI_PR_PIF12 EXTI_PR_PR12 1621 #define EXTI_PR_PIF13 EXTI_PR_PR13 1622 #define EXTI_PR_PIF14 EXTI_PR_PR14 1623 #define EXTI_PR_PIF15 EXTI_PR_PR15 1624 #define EXTI_PR_PIF16 EXTI_PR_PR16 1625 #define EXTI_PR_PIF17 EXTI_PR_PR17 1626 #define EXTI_PR_PIF19 EXTI_PR_PR19 1627 1628 /******************************************************************************/ 1629 /* */ 1630 /* FLASH and Option Bytes Registers */ 1631 /* */ 1632 /******************************************************************************/ 1633 1634 /******************* Bit definition for FLASH_ACR register ******************/ 1635 #define FLASH_ACR_LATENCY_Pos (0U) 1636 #define FLASH_ACR_LATENCY_Msk (0x1UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000001 */ 1637 #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk /*!< LATENCY bit (Latency) */ 1638 1639 #define FLASH_ACR_PRFTBE_Pos (4U) 1640 #define FLASH_ACR_PRFTBE_Msk (0x1UL << FLASH_ACR_PRFTBE_Pos) /*!< 0x00000010 */ 1641 #define FLASH_ACR_PRFTBE FLASH_ACR_PRFTBE_Msk /*!< Prefetch Buffer Enable */ 1642 #define FLASH_ACR_PRFTBS_Pos (5U) 1643 #define FLASH_ACR_PRFTBS_Msk (0x1UL << FLASH_ACR_PRFTBS_Pos) /*!< 0x00000020 */ 1644 #define FLASH_ACR_PRFTBS FLASH_ACR_PRFTBS_Msk /*!< Prefetch Buffer Status */ 1645 1646 /****************** Bit definition for FLASH_KEYR register ******************/ 1647 #define FLASH_KEYR_FKEYR_Pos (0U) 1648 #define FLASH_KEYR_FKEYR_Msk (0xFFFFFFFFUL << FLASH_KEYR_FKEYR_Pos) /*!< 0xFFFFFFFF */ 1649 #define FLASH_KEYR_FKEYR FLASH_KEYR_FKEYR_Msk /*!< FPEC Key */ 1650 1651 /***************** Bit definition for FLASH_OPTKEYR register ****************/ 1652 #define FLASH_OPTKEYR_OPTKEYR_Pos (0U) 1653 #define FLASH_OPTKEYR_OPTKEYR_Msk (0xFFFFFFFFUL << FLASH_OPTKEYR_OPTKEYR_Pos) /*!< 0xFFFFFFFF */ 1654 #define FLASH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk /*!< Option Byte Key */ 1655 1656 /****************** FLASH Keys **********************************************/ 1657 #define FLASH_KEY1_Pos (0U) 1658 #define FLASH_KEY1_Msk (0x45670123UL << FLASH_KEY1_Pos) /*!< 0x45670123 */ 1659 #define FLASH_KEY1 FLASH_KEY1_Msk /*!< Flash program erase key1 */ 1660 #define FLASH_KEY2_Pos (0U) 1661 #define FLASH_KEY2_Msk (0xCDEF89ABUL << FLASH_KEY2_Pos) /*!< 0xCDEF89AB */ 1662 #define FLASH_KEY2 FLASH_KEY2_Msk /*!< Flash program erase key2: used with FLASH_PEKEY1 1663 to unlock the write access to the FPEC. */ 1664 1665 #define FLASH_OPTKEY1_Pos (0U) 1666 #define FLASH_OPTKEY1_Msk (0x45670123UL << FLASH_OPTKEY1_Pos) /*!< 0x45670123 */ 1667 #define FLASH_OPTKEY1 FLASH_OPTKEY1_Msk /*!< Flash option key1 */ 1668 #define FLASH_OPTKEY2_Pos (0U) 1669 #define FLASH_OPTKEY2_Msk (0xCDEF89ABUL << FLASH_OPTKEY2_Pos) /*!< 0xCDEF89AB */ 1670 #define FLASH_OPTKEY2 FLASH_OPTKEY2_Msk /*!< Flash option key2: used with FLASH_OPTKEY1 to 1671 unlock the write access to the option byte block */ 1672 1673 /****************** Bit definition for FLASH_SR register *******************/ 1674 #define FLASH_SR_BSY_Pos (0U) 1675 #define FLASH_SR_BSY_Msk (0x1UL << FLASH_SR_BSY_Pos) /*!< 0x00000001 */ 1676 #define FLASH_SR_BSY FLASH_SR_BSY_Msk /*!< Busy */ 1677 #define FLASH_SR_PGERR_Pos (2U) 1678 #define FLASH_SR_PGERR_Msk (0x1UL << FLASH_SR_PGERR_Pos) /*!< 0x00000004 */ 1679 #define FLASH_SR_PGERR FLASH_SR_PGERR_Msk /*!< Programming Error */ 1680 #define FLASH_SR_WRPRTERR_Pos (4U) 1681 #define FLASH_SR_WRPRTERR_Msk (0x1UL << FLASH_SR_WRPRTERR_Pos) /*!< 0x00000010 */ 1682 #define FLASH_SR_WRPRTERR FLASH_SR_WRPRTERR_Msk /*!< Write Protection Error */ 1683 #define FLASH_SR_EOP_Pos (5U) 1684 #define FLASH_SR_EOP_Msk (0x1UL << FLASH_SR_EOP_Pos) /*!< 0x00000020 */ 1685 #define FLASH_SR_EOP FLASH_SR_EOP_Msk /*!< End of operation */ 1686 #define FLASH_SR_WRPERR FLASH_SR_WRPRTERR /*!< Legacy of Write Protection Error */ 1687 1688 /******************* Bit definition for FLASH_CR register *******************/ 1689 #define FLASH_CR_PG_Pos (0U) 1690 #define FLASH_CR_PG_Msk (0x1UL << FLASH_CR_PG_Pos) /*!< 0x00000001 */ 1691 #define FLASH_CR_PG FLASH_CR_PG_Msk /*!< Programming */ 1692 #define FLASH_CR_PER_Pos (1U) 1693 #define FLASH_CR_PER_Msk (0x1UL << FLASH_CR_PER_Pos) /*!< 0x00000002 */ 1694 #define FLASH_CR_PER FLASH_CR_PER_Msk /*!< Page Erase */ 1695 #define FLASH_CR_MER_Pos (2U) 1696 #define FLASH_CR_MER_Msk (0x1UL << FLASH_CR_MER_Pos) /*!< 0x00000004 */ 1697 #define FLASH_CR_MER FLASH_CR_MER_Msk /*!< Mass Erase */ 1698 #define FLASH_CR_OPTPG_Pos (4U) 1699 #define FLASH_CR_OPTPG_Msk (0x1UL << FLASH_CR_OPTPG_Pos) /*!< 0x00000010 */ 1700 #define FLASH_CR_OPTPG FLASH_CR_OPTPG_Msk /*!< Option Byte Programming */ 1701 #define FLASH_CR_OPTER_Pos (5U) 1702 #define FLASH_CR_OPTER_Msk (0x1UL << FLASH_CR_OPTER_Pos) /*!< 0x00000020 */ 1703 #define FLASH_CR_OPTER FLASH_CR_OPTER_Msk /*!< Option Byte Erase */ 1704 #define FLASH_CR_STRT_Pos (6U) 1705 #define FLASH_CR_STRT_Msk (0x1UL << FLASH_CR_STRT_Pos) /*!< 0x00000040 */ 1706 #define FLASH_CR_STRT FLASH_CR_STRT_Msk /*!< Start */ 1707 #define FLASH_CR_LOCK_Pos (7U) 1708 #define FLASH_CR_LOCK_Msk (0x1UL << FLASH_CR_LOCK_Pos) /*!< 0x00000080 */ 1709 #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk /*!< Lock */ 1710 #define FLASH_CR_OPTWRE_Pos (9U) 1711 #define FLASH_CR_OPTWRE_Msk (0x1UL << FLASH_CR_OPTWRE_Pos) /*!< 0x00000200 */ 1712 #define FLASH_CR_OPTWRE FLASH_CR_OPTWRE_Msk /*!< Option Bytes Write Enable */ 1713 #define FLASH_CR_ERRIE_Pos (10U) 1714 #define FLASH_CR_ERRIE_Msk (0x1UL << FLASH_CR_ERRIE_Pos) /*!< 0x00000400 */ 1715 #define FLASH_CR_ERRIE FLASH_CR_ERRIE_Msk /*!< Error Interrupt Enable */ 1716 #define FLASH_CR_EOPIE_Pos (12U) 1717 #define FLASH_CR_EOPIE_Msk (0x1UL << FLASH_CR_EOPIE_Pos) /*!< 0x00001000 */ 1718 #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk /*!< End of operation interrupt enable */ 1719 #define FLASH_CR_OBL_LAUNCH_Pos (13U) 1720 #define FLASH_CR_OBL_LAUNCH_Msk (0x1UL << FLASH_CR_OBL_LAUNCH_Pos) /*!< 0x00002000 */ 1721 #define FLASH_CR_OBL_LAUNCH FLASH_CR_OBL_LAUNCH_Msk /*!< Option Bytes Loader Launch */ 1722 1723 /******************* Bit definition for FLASH_AR register *******************/ 1724 #define FLASH_AR_FAR_Pos (0U) 1725 #define FLASH_AR_FAR_Msk (0xFFFFFFFFUL << FLASH_AR_FAR_Pos) /*!< 0xFFFFFFFF */ 1726 #define FLASH_AR_FAR FLASH_AR_FAR_Msk /*!< Flash Address */ 1727 1728 /****************** Bit definition for FLASH_OBR register *******************/ 1729 #define FLASH_OBR_OPTERR_Pos (0U) 1730 #define FLASH_OBR_OPTERR_Msk (0x1UL << FLASH_OBR_OPTERR_Pos) /*!< 0x00000001 */ 1731 #define FLASH_OBR_OPTERR FLASH_OBR_OPTERR_Msk /*!< Option Byte Error */ 1732 #define FLASH_OBR_RDPRT1_Pos (1U) 1733 #define FLASH_OBR_RDPRT1_Msk (0x1UL << FLASH_OBR_RDPRT1_Pos) /*!< 0x00000002 */ 1734 #define FLASH_OBR_RDPRT1 FLASH_OBR_RDPRT1_Msk /*!< Read protection Level 1 */ 1735 #define FLASH_OBR_RDPRT2_Pos (2U) 1736 #define FLASH_OBR_RDPRT2_Msk (0x1UL << FLASH_OBR_RDPRT2_Pos) /*!< 0x00000004 */ 1737 #define FLASH_OBR_RDPRT2 FLASH_OBR_RDPRT2_Msk /*!< Read protection Level 2 */ 1738 1739 #define FLASH_OBR_USER_Pos (8U) 1740 #define FLASH_OBR_USER_Msk (0x77UL << FLASH_OBR_USER_Pos) /*!< 0x00007700 */ 1741 #define FLASH_OBR_USER FLASH_OBR_USER_Msk /*!< User Option Bytes */ 1742 #define FLASH_OBR_IWDG_SW_Pos (8U) 1743 #define FLASH_OBR_IWDG_SW_Msk (0x1UL << FLASH_OBR_IWDG_SW_Pos) /*!< 0x00000100 */ 1744 #define FLASH_OBR_IWDG_SW FLASH_OBR_IWDG_SW_Msk /*!< IWDG SW */ 1745 #define FLASH_OBR_nRST_STOP_Pos (9U) 1746 #define FLASH_OBR_nRST_STOP_Msk (0x1UL << FLASH_OBR_nRST_STOP_Pos) /*!< 0x00000200 */ 1747 #define FLASH_OBR_nRST_STOP FLASH_OBR_nRST_STOP_Msk /*!< nRST_STOP */ 1748 #define FLASH_OBR_nRST_STDBY_Pos (10U) 1749 #define FLASH_OBR_nRST_STDBY_Msk (0x1UL << FLASH_OBR_nRST_STDBY_Pos) /*!< 0x00000400 */ 1750 #define FLASH_OBR_nRST_STDBY FLASH_OBR_nRST_STDBY_Msk /*!< nRST_STDBY */ 1751 #define FLASH_OBR_nBOOT1_Pos (12U) 1752 #define FLASH_OBR_nBOOT1_Msk (0x1UL << FLASH_OBR_nBOOT1_Pos) /*!< 0x00001000 */ 1753 #define FLASH_OBR_nBOOT1 FLASH_OBR_nBOOT1_Msk /*!< nBOOT1 */ 1754 #define FLASH_OBR_VDDA_MONITOR_Pos (13U) 1755 #define FLASH_OBR_VDDA_MONITOR_Msk (0x1UL << FLASH_OBR_VDDA_MONITOR_Pos) /*!< 0x00002000 */ 1756 #define FLASH_OBR_VDDA_MONITOR FLASH_OBR_VDDA_MONITOR_Msk /*!< VDDA power supply supervisor */ 1757 #define FLASH_OBR_RAM_PARITY_CHECK_Pos (14U) 1758 #define FLASH_OBR_RAM_PARITY_CHECK_Msk (0x1UL << FLASH_OBR_RAM_PARITY_CHECK_Pos) /*!< 0x00004000 */ 1759 #define FLASH_OBR_RAM_PARITY_CHECK FLASH_OBR_RAM_PARITY_CHECK_Msk /*!< RAM parity check */ 1760 #define FLASH_OBR_DATA0_Pos (16U) 1761 #define FLASH_OBR_DATA0_Msk (0xFFUL << FLASH_OBR_DATA0_Pos) /*!< 0x00FF0000 */ 1762 #define FLASH_OBR_DATA0 FLASH_OBR_DATA0_Msk /*!< Data0 */ 1763 #define FLASH_OBR_DATA1_Pos (24U) 1764 #define FLASH_OBR_DATA1_Msk (0xFFUL << FLASH_OBR_DATA1_Pos) /*!< 0xFF000000 */ 1765 #define FLASH_OBR_DATA1 FLASH_OBR_DATA1_Msk /*!< Data1 */ 1766 1767 /* Old BOOT1 bit definition, maintained for legacy purpose */ 1768 #define FLASH_OBR_BOOT1 FLASH_OBR_nBOOT1 1769 1770 /* Old OBR_VDDA bit definition, maintained for legacy purpose */ 1771 #define FLASH_OBR_VDDA_ANALOG FLASH_OBR_VDDA_MONITOR 1772 1773 /****************** Bit definition for FLASH_WRPR register ******************/ 1774 #define FLASH_WRPR_WRP_Pos (0U) 1775 #define FLASH_WRPR_WRP_Msk (0xFFFFUL << FLASH_WRPR_WRP_Pos) /*!< 0x0000FFFF */ 1776 #define FLASH_WRPR_WRP FLASH_WRPR_WRP_Msk /*!< Write Protect */ 1777 1778 /*----------------------------------------------------------------------------*/ 1779 1780 /****************** Bit definition for OB_RDP register **********************/ 1781 #define OB_RDP_RDP_Pos (0U) 1782 #define OB_RDP_RDP_Msk (0xFFUL << OB_RDP_RDP_Pos) /*!< 0x000000FF */ 1783 #define OB_RDP_RDP OB_RDP_RDP_Msk /*!< Read protection option byte */ 1784 #define OB_RDP_nRDP_Pos (8U) 1785 #define OB_RDP_nRDP_Msk (0xFFUL << OB_RDP_nRDP_Pos) /*!< 0x0000FF00 */ 1786 #define OB_RDP_nRDP OB_RDP_nRDP_Msk /*!< Read protection complemented option byte */ 1787 1788 /****************** Bit definition for OB_USER register *********************/ 1789 #define OB_USER_USER_Pos (16U) 1790 #define OB_USER_USER_Msk (0xFFUL << OB_USER_USER_Pos) /*!< 0x00FF0000 */ 1791 #define OB_USER_USER OB_USER_USER_Msk /*!< User option byte */ 1792 #define OB_USER_nUSER_Pos (24U) 1793 #define OB_USER_nUSER_Msk (0xFFUL << OB_USER_nUSER_Pos) /*!< 0xFF000000 */ 1794 #define OB_USER_nUSER OB_USER_nUSER_Msk /*!< User complemented option byte */ 1795 1796 /****************** Bit definition for OB_WRP0 register *********************/ 1797 #define OB_WRP0_WRP0_Pos (0U) 1798 #define OB_WRP0_WRP0_Msk (0xFFUL << OB_WRP0_WRP0_Pos) /*!< 0x000000FF */ 1799 #define OB_WRP0_WRP0 OB_WRP0_WRP0_Msk /*!< Flash memory write protection option bytes */ 1800 #define OB_WRP0_nWRP0_Pos (8U) 1801 #define OB_WRP0_nWRP0_Msk (0xFFUL << OB_WRP0_nWRP0_Pos) /*!< 0x0000FF00 */ 1802 #define OB_WRP0_nWRP0 OB_WRP0_nWRP0_Msk /*!< Flash memory write protection complemented option bytes */ 1803 1804 /******************************************************************************/ 1805 /* */ 1806 /* General Purpose IOs (GPIO) */ 1807 /* */ 1808 /******************************************************************************/ 1809 /******************* Bit definition for GPIO_MODER register *****************/ 1810 #define GPIO_MODER_MODER0_Pos (0U) 1811 #define GPIO_MODER_MODER0_Msk (0x3UL << GPIO_MODER_MODER0_Pos) /*!< 0x00000003 */ 1812 #define GPIO_MODER_MODER0 GPIO_MODER_MODER0_Msk 1813 #define GPIO_MODER_MODER0_0 (0x1UL << GPIO_MODER_MODER0_Pos) /*!< 0x00000001 */ 1814 #define GPIO_MODER_MODER0_1 (0x2UL << GPIO_MODER_MODER0_Pos) /*!< 0x00000002 */ 1815 #define GPIO_MODER_MODER1_Pos (2U) 1816 #define GPIO_MODER_MODER1_Msk (0x3UL << GPIO_MODER_MODER1_Pos) /*!< 0x0000000C */ 1817 #define GPIO_MODER_MODER1 GPIO_MODER_MODER1_Msk 1818 #define GPIO_MODER_MODER1_0 (0x1UL << GPIO_MODER_MODER1_Pos) /*!< 0x00000004 */ 1819 #define GPIO_MODER_MODER1_1 (0x2UL << GPIO_MODER_MODER1_Pos) /*!< 0x00000008 */ 1820 #define GPIO_MODER_MODER2_Pos (4U) 1821 #define GPIO_MODER_MODER2_Msk (0x3UL << GPIO_MODER_MODER2_Pos) /*!< 0x00000030 */ 1822 #define GPIO_MODER_MODER2 GPIO_MODER_MODER2_Msk 1823 #define GPIO_MODER_MODER2_0 (0x1UL << GPIO_MODER_MODER2_Pos) /*!< 0x00000010 */ 1824 #define GPIO_MODER_MODER2_1 (0x2UL << GPIO_MODER_MODER2_Pos) /*!< 0x00000020 */ 1825 #define GPIO_MODER_MODER3_Pos (6U) 1826 #define GPIO_MODER_MODER3_Msk (0x3UL << GPIO_MODER_MODER3_Pos) /*!< 0x000000C0 */ 1827 #define GPIO_MODER_MODER3 GPIO_MODER_MODER3_Msk 1828 #define GPIO_MODER_MODER3_0 (0x1UL << GPIO_MODER_MODER3_Pos) /*!< 0x00000040 */ 1829 #define GPIO_MODER_MODER3_1 (0x2UL << GPIO_MODER_MODER3_Pos) /*!< 0x00000080 */ 1830 #define GPIO_MODER_MODER4_Pos (8U) 1831 #define GPIO_MODER_MODER4_Msk (0x3UL << GPIO_MODER_MODER4_Pos) /*!< 0x00000300 */ 1832 #define GPIO_MODER_MODER4 GPIO_MODER_MODER4_Msk 1833 #define GPIO_MODER_MODER4_0 (0x1UL << GPIO_MODER_MODER4_Pos) /*!< 0x00000100 */ 1834 #define GPIO_MODER_MODER4_1 (0x2UL << GPIO_MODER_MODER4_Pos) /*!< 0x00000200 */ 1835 #define GPIO_MODER_MODER5_Pos (10U) 1836 #define GPIO_MODER_MODER5_Msk (0x3UL << GPIO_MODER_MODER5_Pos) /*!< 0x00000C00 */ 1837 #define GPIO_MODER_MODER5 GPIO_MODER_MODER5_Msk 1838 #define GPIO_MODER_MODER5_0 (0x1UL << GPIO_MODER_MODER5_Pos) /*!< 0x00000400 */ 1839 #define GPIO_MODER_MODER5_1 (0x2UL << GPIO_MODER_MODER5_Pos) /*!< 0x00000800 */ 1840 #define GPIO_MODER_MODER6_Pos (12U) 1841 #define GPIO_MODER_MODER6_Msk (0x3UL << GPIO_MODER_MODER6_Pos) /*!< 0x00003000 */ 1842 #define GPIO_MODER_MODER6 GPIO_MODER_MODER6_Msk 1843 #define GPIO_MODER_MODER6_0 (0x1UL << GPIO_MODER_MODER6_Pos) /*!< 0x00001000 */ 1844 #define GPIO_MODER_MODER6_1 (0x2UL << GPIO_MODER_MODER6_Pos) /*!< 0x00002000 */ 1845 #define GPIO_MODER_MODER7_Pos (14U) 1846 #define GPIO_MODER_MODER7_Msk (0x3UL << GPIO_MODER_MODER7_Pos) /*!< 0x0000C000 */ 1847 #define GPIO_MODER_MODER7 GPIO_MODER_MODER7_Msk 1848 #define GPIO_MODER_MODER7_0 (0x1UL << GPIO_MODER_MODER7_Pos) /*!< 0x00004000 */ 1849 #define GPIO_MODER_MODER7_1 (0x2UL << GPIO_MODER_MODER7_Pos) /*!< 0x00008000 */ 1850 #define GPIO_MODER_MODER8_Pos (16U) 1851 #define GPIO_MODER_MODER8_Msk (0x3UL << GPIO_MODER_MODER8_Pos) /*!< 0x00030000 */ 1852 #define GPIO_MODER_MODER8 GPIO_MODER_MODER8_Msk 1853 #define GPIO_MODER_MODER8_0 (0x1UL << GPIO_MODER_MODER8_Pos) /*!< 0x00010000 */ 1854 #define GPIO_MODER_MODER8_1 (0x2UL << GPIO_MODER_MODER8_Pos) /*!< 0x00020000 */ 1855 #define GPIO_MODER_MODER9_Pos (18U) 1856 #define GPIO_MODER_MODER9_Msk (0x3UL << GPIO_MODER_MODER9_Pos) /*!< 0x000C0000 */ 1857 #define GPIO_MODER_MODER9 GPIO_MODER_MODER9_Msk 1858 #define GPIO_MODER_MODER9_0 (0x1UL << GPIO_MODER_MODER9_Pos) /*!< 0x00040000 */ 1859 #define GPIO_MODER_MODER9_1 (0x2UL << GPIO_MODER_MODER9_Pos) /*!< 0x00080000 */ 1860 #define GPIO_MODER_MODER10_Pos (20U) 1861 #define GPIO_MODER_MODER10_Msk (0x3UL << GPIO_MODER_MODER10_Pos) /*!< 0x00300000 */ 1862 #define GPIO_MODER_MODER10 GPIO_MODER_MODER10_Msk 1863 #define GPIO_MODER_MODER10_0 (0x1UL << GPIO_MODER_MODER10_Pos) /*!< 0x00100000 */ 1864 #define GPIO_MODER_MODER10_1 (0x2UL << GPIO_MODER_MODER10_Pos) /*!< 0x00200000 */ 1865 #define GPIO_MODER_MODER11_Pos (22U) 1866 #define GPIO_MODER_MODER11_Msk (0x3UL << GPIO_MODER_MODER11_Pos) /*!< 0x00C00000 */ 1867 #define GPIO_MODER_MODER11 GPIO_MODER_MODER11_Msk 1868 #define GPIO_MODER_MODER11_0 (0x1UL << GPIO_MODER_MODER11_Pos) /*!< 0x00400000 */ 1869 #define GPIO_MODER_MODER11_1 (0x2UL << GPIO_MODER_MODER11_Pos) /*!< 0x00800000 */ 1870 #define GPIO_MODER_MODER12_Pos (24U) 1871 #define GPIO_MODER_MODER12_Msk (0x3UL << GPIO_MODER_MODER12_Pos) /*!< 0x03000000 */ 1872 #define GPIO_MODER_MODER12 GPIO_MODER_MODER12_Msk 1873 #define GPIO_MODER_MODER12_0 (0x1UL << GPIO_MODER_MODER12_Pos) /*!< 0x01000000 */ 1874 #define GPIO_MODER_MODER12_1 (0x2UL << GPIO_MODER_MODER12_Pos) /*!< 0x02000000 */ 1875 #define GPIO_MODER_MODER13_Pos (26U) 1876 #define GPIO_MODER_MODER13_Msk (0x3UL << GPIO_MODER_MODER13_Pos) /*!< 0x0C000000 */ 1877 #define GPIO_MODER_MODER13 GPIO_MODER_MODER13_Msk 1878 #define GPIO_MODER_MODER13_0 (0x1UL << GPIO_MODER_MODER13_Pos) /*!< 0x04000000 */ 1879 #define GPIO_MODER_MODER13_1 (0x2UL << GPIO_MODER_MODER13_Pos) /*!< 0x08000000 */ 1880 #define GPIO_MODER_MODER14_Pos (28U) 1881 #define GPIO_MODER_MODER14_Msk (0x3UL << GPIO_MODER_MODER14_Pos) /*!< 0x30000000 */ 1882 #define GPIO_MODER_MODER14 GPIO_MODER_MODER14_Msk 1883 #define GPIO_MODER_MODER14_0 (0x1UL << GPIO_MODER_MODER14_Pos) /*!< 0x10000000 */ 1884 #define GPIO_MODER_MODER14_1 (0x2UL << GPIO_MODER_MODER14_Pos) /*!< 0x20000000 */ 1885 #define GPIO_MODER_MODER15_Pos (30U) 1886 #define GPIO_MODER_MODER15_Msk (0x3UL << GPIO_MODER_MODER15_Pos) /*!< 0xC0000000 */ 1887 #define GPIO_MODER_MODER15 GPIO_MODER_MODER15_Msk 1888 #define GPIO_MODER_MODER15_0 (0x1UL << GPIO_MODER_MODER15_Pos) /*!< 0x40000000 */ 1889 #define GPIO_MODER_MODER15_1 (0x2UL << GPIO_MODER_MODER15_Pos) /*!< 0x80000000 */ 1890 1891 /****************** Bit definition for GPIO_OTYPER register *****************/ 1892 #define GPIO_OTYPER_OT_0 (0x00000001U) 1893 #define GPIO_OTYPER_OT_1 (0x00000002U) 1894 #define GPIO_OTYPER_OT_2 (0x00000004U) 1895 #define GPIO_OTYPER_OT_3 (0x00000008U) 1896 #define GPIO_OTYPER_OT_4 (0x00000010U) 1897 #define GPIO_OTYPER_OT_5 (0x00000020U) 1898 #define GPIO_OTYPER_OT_6 (0x00000040U) 1899 #define GPIO_OTYPER_OT_7 (0x00000080U) 1900 #define GPIO_OTYPER_OT_8 (0x00000100U) 1901 #define GPIO_OTYPER_OT_9 (0x00000200U) 1902 #define GPIO_OTYPER_OT_10 (0x00000400U) 1903 #define GPIO_OTYPER_OT_11 (0x00000800U) 1904 #define GPIO_OTYPER_OT_12 (0x00001000U) 1905 #define GPIO_OTYPER_OT_13 (0x00002000U) 1906 #define GPIO_OTYPER_OT_14 (0x00004000U) 1907 #define GPIO_OTYPER_OT_15 (0x00008000U) 1908 1909 /**************** Bit definition for GPIO_OSPEEDR register ******************/ 1910 #define GPIO_OSPEEDR_OSPEEDR0_Pos (0U) 1911 #define GPIO_OSPEEDR_OSPEEDR0_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR0_Pos) /*!< 0x00000003 */ 1912 #define GPIO_OSPEEDR_OSPEEDR0 GPIO_OSPEEDR_OSPEEDR0_Msk 1913 #define GPIO_OSPEEDR_OSPEEDR0_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR0_Pos) /*!< 0x00000001 */ 1914 #define GPIO_OSPEEDR_OSPEEDR0_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR0_Pos) /*!< 0x00000002 */ 1915 #define GPIO_OSPEEDR_OSPEEDR1_Pos (2U) 1916 #define GPIO_OSPEEDR_OSPEEDR1_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR1_Pos) /*!< 0x0000000C */ 1917 #define GPIO_OSPEEDR_OSPEEDR1 GPIO_OSPEEDR_OSPEEDR1_Msk 1918 #define GPIO_OSPEEDR_OSPEEDR1_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR1_Pos) /*!< 0x00000004 */ 1919 #define GPIO_OSPEEDR_OSPEEDR1_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR1_Pos) /*!< 0x00000008 */ 1920 #define GPIO_OSPEEDR_OSPEEDR2_Pos (4U) 1921 #define GPIO_OSPEEDR_OSPEEDR2_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR2_Pos) /*!< 0x00000030 */ 1922 #define GPIO_OSPEEDR_OSPEEDR2 GPIO_OSPEEDR_OSPEEDR2_Msk 1923 #define GPIO_OSPEEDR_OSPEEDR2_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR2_Pos) /*!< 0x00000010 */ 1924 #define GPIO_OSPEEDR_OSPEEDR2_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR2_Pos) /*!< 0x00000020 */ 1925 #define GPIO_OSPEEDR_OSPEEDR3_Pos (6U) 1926 #define GPIO_OSPEEDR_OSPEEDR3_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR3_Pos) /*!< 0x000000C0 */ 1927 #define GPIO_OSPEEDR_OSPEEDR3 GPIO_OSPEEDR_OSPEEDR3_Msk 1928 #define GPIO_OSPEEDR_OSPEEDR3_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR3_Pos) /*!< 0x00000040 */ 1929 #define GPIO_OSPEEDR_OSPEEDR3_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR3_Pos) /*!< 0x00000080 */ 1930 #define GPIO_OSPEEDR_OSPEEDR4_Pos (8U) 1931 #define GPIO_OSPEEDR_OSPEEDR4_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR4_Pos) /*!< 0x00000300 */ 1932 #define GPIO_OSPEEDR_OSPEEDR4 GPIO_OSPEEDR_OSPEEDR4_Msk 1933 #define GPIO_OSPEEDR_OSPEEDR4_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR4_Pos) /*!< 0x00000100 */ 1934 #define GPIO_OSPEEDR_OSPEEDR4_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR4_Pos) /*!< 0x00000200 */ 1935 #define GPIO_OSPEEDR_OSPEEDR5_Pos (10U) 1936 #define GPIO_OSPEEDR_OSPEEDR5_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR5_Pos) /*!< 0x00000C00 */ 1937 #define GPIO_OSPEEDR_OSPEEDR5 GPIO_OSPEEDR_OSPEEDR5_Msk 1938 #define GPIO_OSPEEDR_OSPEEDR5_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR5_Pos) /*!< 0x00000400 */ 1939 #define GPIO_OSPEEDR_OSPEEDR5_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR5_Pos) /*!< 0x00000800 */ 1940 #define GPIO_OSPEEDR_OSPEEDR6_Pos (12U) 1941 #define GPIO_OSPEEDR_OSPEEDR6_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR6_Pos) /*!< 0x00003000 */ 1942 #define GPIO_OSPEEDR_OSPEEDR6 GPIO_OSPEEDR_OSPEEDR6_Msk 1943 #define GPIO_OSPEEDR_OSPEEDR6_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR6_Pos) /*!< 0x00001000 */ 1944 #define GPIO_OSPEEDR_OSPEEDR6_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR6_Pos) /*!< 0x00002000 */ 1945 #define GPIO_OSPEEDR_OSPEEDR7_Pos (14U) 1946 #define GPIO_OSPEEDR_OSPEEDR7_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR7_Pos) /*!< 0x0000C000 */ 1947 #define GPIO_OSPEEDR_OSPEEDR7 GPIO_OSPEEDR_OSPEEDR7_Msk 1948 #define GPIO_OSPEEDR_OSPEEDR7_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR7_Pos) /*!< 0x00004000 */ 1949 #define GPIO_OSPEEDR_OSPEEDR7_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR7_Pos) /*!< 0x00008000 */ 1950 #define GPIO_OSPEEDR_OSPEEDR8_Pos (16U) 1951 #define GPIO_OSPEEDR_OSPEEDR8_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR8_Pos) /*!< 0x00030000 */ 1952 #define GPIO_OSPEEDR_OSPEEDR8 GPIO_OSPEEDR_OSPEEDR8_Msk 1953 #define GPIO_OSPEEDR_OSPEEDR8_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR8_Pos) /*!< 0x00010000 */ 1954 #define GPIO_OSPEEDR_OSPEEDR8_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR8_Pos) /*!< 0x00020000 */ 1955 #define GPIO_OSPEEDR_OSPEEDR9_Pos (18U) 1956 #define GPIO_OSPEEDR_OSPEEDR9_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR9_Pos) /*!< 0x000C0000 */ 1957 #define GPIO_OSPEEDR_OSPEEDR9 GPIO_OSPEEDR_OSPEEDR9_Msk 1958 #define GPIO_OSPEEDR_OSPEEDR9_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR9_Pos) /*!< 0x00040000 */ 1959 #define GPIO_OSPEEDR_OSPEEDR9_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR9_Pos) /*!< 0x00080000 */ 1960 #define GPIO_OSPEEDR_OSPEEDR10_Pos (20U) 1961 #define GPIO_OSPEEDR_OSPEEDR10_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR10_Pos) /*!< 0x00300000 */ 1962 #define GPIO_OSPEEDR_OSPEEDR10 GPIO_OSPEEDR_OSPEEDR10_Msk 1963 #define GPIO_OSPEEDR_OSPEEDR10_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR10_Pos) /*!< 0x00100000 */ 1964 #define GPIO_OSPEEDR_OSPEEDR10_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR10_Pos) /*!< 0x00200000 */ 1965 #define GPIO_OSPEEDR_OSPEEDR11_Pos (22U) 1966 #define GPIO_OSPEEDR_OSPEEDR11_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR11_Pos) /*!< 0x00C00000 */ 1967 #define GPIO_OSPEEDR_OSPEEDR11 GPIO_OSPEEDR_OSPEEDR11_Msk 1968 #define GPIO_OSPEEDR_OSPEEDR11_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR11_Pos) /*!< 0x00400000 */ 1969 #define GPIO_OSPEEDR_OSPEEDR11_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR11_Pos) /*!< 0x00800000 */ 1970 #define GPIO_OSPEEDR_OSPEEDR12_Pos (24U) 1971 #define GPIO_OSPEEDR_OSPEEDR12_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR12_Pos) /*!< 0x03000000 */ 1972 #define GPIO_OSPEEDR_OSPEEDR12 GPIO_OSPEEDR_OSPEEDR12_Msk 1973 #define GPIO_OSPEEDR_OSPEEDR12_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR12_Pos) /*!< 0x01000000 */ 1974 #define GPIO_OSPEEDR_OSPEEDR12_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR12_Pos) /*!< 0x02000000 */ 1975 #define GPIO_OSPEEDR_OSPEEDR13_Pos (26U) 1976 #define GPIO_OSPEEDR_OSPEEDR13_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR13_Pos) /*!< 0x0C000000 */ 1977 #define GPIO_OSPEEDR_OSPEEDR13 GPIO_OSPEEDR_OSPEEDR13_Msk 1978 #define GPIO_OSPEEDR_OSPEEDR13_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR13_Pos) /*!< 0x04000000 */ 1979 #define GPIO_OSPEEDR_OSPEEDR13_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR13_Pos) /*!< 0x08000000 */ 1980 #define GPIO_OSPEEDR_OSPEEDR14_Pos (28U) 1981 #define GPIO_OSPEEDR_OSPEEDR14_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR14_Pos) /*!< 0x30000000 */ 1982 #define GPIO_OSPEEDR_OSPEEDR14 GPIO_OSPEEDR_OSPEEDR14_Msk 1983 #define GPIO_OSPEEDR_OSPEEDR14_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR14_Pos) /*!< 0x10000000 */ 1984 #define GPIO_OSPEEDR_OSPEEDR14_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR14_Pos) /*!< 0x20000000 */ 1985 #define GPIO_OSPEEDR_OSPEEDR15_Pos (30U) 1986 #define GPIO_OSPEEDR_OSPEEDR15_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR15_Pos) /*!< 0xC0000000 */ 1987 #define GPIO_OSPEEDR_OSPEEDR15 GPIO_OSPEEDR_OSPEEDR15_Msk 1988 #define GPIO_OSPEEDR_OSPEEDR15_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR15_Pos) /*!< 0x40000000 */ 1989 #define GPIO_OSPEEDR_OSPEEDR15_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR15_Pos) /*!< 0x80000000 */ 1990 1991 /* Old Bit definition for GPIO_OSPEEDR register maintained for legacy purpose */ 1992 #define GPIO_OSPEEDER_OSPEEDR0 GPIO_OSPEEDR_OSPEEDR0 1993 #define GPIO_OSPEEDER_OSPEEDR0_0 GPIO_OSPEEDR_OSPEEDR0_0 1994 #define GPIO_OSPEEDER_OSPEEDR0_1 GPIO_OSPEEDR_OSPEEDR0_1 1995 #define GPIO_OSPEEDER_OSPEEDR1 GPIO_OSPEEDR_OSPEEDR1 1996 #define GPIO_OSPEEDER_OSPEEDR1_0 GPIO_OSPEEDR_OSPEEDR1_0 1997 #define GPIO_OSPEEDER_OSPEEDR1_1 GPIO_OSPEEDR_OSPEEDR1_1 1998 #define GPIO_OSPEEDER_OSPEEDR2 GPIO_OSPEEDR_OSPEEDR2 1999 #define GPIO_OSPEEDER_OSPEEDR2_0 GPIO_OSPEEDR_OSPEEDR2_0 2000 #define GPIO_OSPEEDER_OSPEEDR2_1 GPIO_OSPEEDR_OSPEEDR2_1 2001 #define GPIO_OSPEEDER_OSPEEDR3 GPIO_OSPEEDR_OSPEEDR3 2002 #define GPIO_OSPEEDER_OSPEEDR3_0 GPIO_OSPEEDR_OSPEEDR3_0 2003 #define GPIO_OSPEEDER_OSPEEDR3_1 GPIO_OSPEEDR_OSPEEDR3_1 2004 #define GPIO_OSPEEDER_OSPEEDR4 GPIO_OSPEEDR_OSPEEDR4 2005 #define GPIO_OSPEEDER_OSPEEDR4_0 GPIO_OSPEEDR_OSPEEDR4_0 2006 #define GPIO_OSPEEDER_OSPEEDR4_1 GPIO_OSPEEDR_OSPEEDR4_1 2007 #define GPIO_OSPEEDER_OSPEEDR5 GPIO_OSPEEDR_OSPEEDR5 2008 #define GPIO_OSPEEDER_OSPEEDR5_0 GPIO_OSPEEDR_OSPEEDR5_0 2009 #define GPIO_OSPEEDER_OSPEEDR5_1 GPIO_OSPEEDR_OSPEEDR5_1 2010 #define GPIO_OSPEEDER_OSPEEDR6 GPIO_OSPEEDR_OSPEEDR6 2011 #define GPIO_OSPEEDER_OSPEEDR6_0 GPIO_OSPEEDR_OSPEEDR6_0 2012 #define GPIO_OSPEEDER_OSPEEDR6_1 GPIO_OSPEEDR_OSPEEDR6_1 2013 #define GPIO_OSPEEDER_OSPEEDR7 GPIO_OSPEEDR_OSPEEDR7 2014 #define GPIO_OSPEEDER_OSPEEDR7_0 GPIO_OSPEEDR_OSPEEDR7_0 2015 #define GPIO_OSPEEDER_OSPEEDR7_1 GPIO_OSPEEDR_OSPEEDR7_1 2016 #define GPIO_OSPEEDER_OSPEEDR8 GPIO_OSPEEDR_OSPEEDR8 2017 #define GPIO_OSPEEDER_OSPEEDR8_0 GPIO_OSPEEDR_OSPEEDR8_0 2018 #define GPIO_OSPEEDER_OSPEEDR8_1 GPIO_OSPEEDR_OSPEEDR8_1 2019 #define GPIO_OSPEEDER_OSPEEDR9 GPIO_OSPEEDR_OSPEEDR9 2020 #define GPIO_OSPEEDER_OSPEEDR9_0 GPIO_OSPEEDR_OSPEEDR9_0 2021 #define GPIO_OSPEEDER_OSPEEDR9_1 GPIO_OSPEEDR_OSPEEDR9_1 2022 #define GPIO_OSPEEDER_OSPEEDR10 GPIO_OSPEEDR_OSPEEDR10 2023 #define GPIO_OSPEEDER_OSPEEDR10_0 GPIO_OSPEEDR_OSPEEDR10_0 2024 #define GPIO_OSPEEDER_OSPEEDR10_1 GPIO_OSPEEDR_OSPEEDR10_1 2025 #define GPIO_OSPEEDER_OSPEEDR11 GPIO_OSPEEDR_OSPEEDR11 2026 #define GPIO_OSPEEDER_OSPEEDR11_0 GPIO_OSPEEDR_OSPEEDR11_0 2027 #define GPIO_OSPEEDER_OSPEEDR11_1 GPIO_OSPEEDR_OSPEEDR11_1 2028 #define GPIO_OSPEEDER_OSPEEDR12 GPIO_OSPEEDR_OSPEEDR12 2029 #define GPIO_OSPEEDER_OSPEEDR12_0 GPIO_OSPEEDR_OSPEEDR12_0 2030 #define GPIO_OSPEEDER_OSPEEDR12_1 GPIO_OSPEEDR_OSPEEDR12_1 2031 #define GPIO_OSPEEDER_OSPEEDR13 GPIO_OSPEEDR_OSPEEDR13 2032 #define GPIO_OSPEEDER_OSPEEDR13_0 GPIO_OSPEEDR_OSPEEDR13_0 2033 #define GPIO_OSPEEDER_OSPEEDR13_1 GPIO_OSPEEDR_OSPEEDR13_1 2034 #define GPIO_OSPEEDER_OSPEEDR14 GPIO_OSPEEDR_OSPEEDR14 2035 #define GPIO_OSPEEDER_OSPEEDR14_0 GPIO_OSPEEDR_OSPEEDR14_0 2036 #define GPIO_OSPEEDER_OSPEEDR14_1 GPIO_OSPEEDR_OSPEEDR14_1 2037 #define GPIO_OSPEEDER_OSPEEDR15 GPIO_OSPEEDR_OSPEEDR15 2038 #define GPIO_OSPEEDER_OSPEEDR15_0 GPIO_OSPEEDR_OSPEEDR15_0 2039 #define GPIO_OSPEEDER_OSPEEDR15_1 GPIO_OSPEEDR_OSPEEDR15_1 2040 2041 /******************* Bit definition for GPIO_PUPDR register ******************/ 2042 #define GPIO_PUPDR_PUPDR0_Pos (0U) 2043 #define GPIO_PUPDR_PUPDR0_Msk (0x3UL << GPIO_PUPDR_PUPDR0_Pos) /*!< 0x00000003 */ 2044 #define GPIO_PUPDR_PUPDR0 GPIO_PUPDR_PUPDR0_Msk 2045 #define GPIO_PUPDR_PUPDR0_0 (0x1UL << GPIO_PUPDR_PUPDR0_Pos) /*!< 0x00000001 */ 2046 #define GPIO_PUPDR_PUPDR0_1 (0x2UL << GPIO_PUPDR_PUPDR0_Pos) /*!< 0x00000002 */ 2047 #define GPIO_PUPDR_PUPDR1_Pos (2U) 2048 #define GPIO_PUPDR_PUPDR1_Msk (0x3UL << GPIO_PUPDR_PUPDR1_Pos) /*!< 0x0000000C */ 2049 #define GPIO_PUPDR_PUPDR1 GPIO_PUPDR_PUPDR1_Msk 2050 #define GPIO_PUPDR_PUPDR1_0 (0x1UL << GPIO_PUPDR_PUPDR1_Pos) /*!< 0x00000004 */ 2051 #define GPIO_PUPDR_PUPDR1_1 (0x2UL << GPIO_PUPDR_PUPDR1_Pos) /*!< 0x00000008 */ 2052 #define GPIO_PUPDR_PUPDR2_Pos (4U) 2053 #define GPIO_PUPDR_PUPDR2_Msk (0x3UL << GPIO_PUPDR_PUPDR2_Pos) /*!< 0x00000030 */ 2054 #define GPIO_PUPDR_PUPDR2 GPIO_PUPDR_PUPDR2_Msk 2055 #define GPIO_PUPDR_PUPDR2_0 (0x1UL << GPIO_PUPDR_PUPDR2_Pos) /*!< 0x00000010 */ 2056 #define GPIO_PUPDR_PUPDR2_1 (0x2UL << GPIO_PUPDR_PUPDR2_Pos) /*!< 0x00000020 */ 2057 #define GPIO_PUPDR_PUPDR3_Pos (6U) 2058 #define GPIO_PUPDR_PUPDR3_Msk (0x3UL << GPIO_PUPDR_PUPDR3_Pos) /*!< 0x000000C0 */ 2059 #define GPIO_PUPDR_PUPDR3 GPIO_PUPDR_PUPDR3_Msk 2060 #define GPIO_PUPDR_PUPDR3_0 (0x1UL << GPIO_PUPDR_PUPDR3_Pos) /*!< 0x00000040 */ 2061 #define GPIO_PUPDR_PUPDR3_1 (0x2UL << GPIO_PUPDR_PUPDR3_Pos) /*!< 0x00000080 */ 2062 #define GPIO_PUPDR_PUPDR4_Pos (8U) 2063 #define GPIO_PUPDR_PUPDR4_Msk (0x3UL << GPIO_PUPDR_PUPDR4_Pos) /*!< 0x00000300 */ 2064 #define GPIO_PUPDR_PUPDR4 GPIO_PUPDR_PUPDR4_Msk 2065 #define GPIO_PUPDR_PUPDR4_0 (0x1UL << GPIO_PUPDR_PUPDR4_Pos) /*!< 0x00000100 */ 2066 #define GPIO_PUPDR_PUPDR4_1 (0x2UL << GPIO_PUPDR_PUPDR4_Pos) /*!< 0x00000200 */ 2067 #define GPIO_PUPDR_PUPDR5_Pos (10U) 2068 #define GPIO_PUPDR_PUPDR5_Msk (0x3UL << GPIO_PUPDR_PUPDR5_Pos) /*!< 0x00000C00 */ 2069 #define GPIO_PUPDR_PUPDR5 GPIO_PUPDR_PUPDR5_Msk 2070 #define GPIO_PUPDR_PUPDR5_0 (0x1UL << GPIO_PUPDR_PUPDR5_Pos) /*!< 0x00000400 */ 2071 #define GPIO_PUPDR_PUPDR5_1 (0x2UL << GPIO_PUPDR_PUPDR5_Pos) /*!< 0x00000800 */ 2072 #define GPIO_PUPDR_PUPDR6_Pos (12U) 2073 #define GPIO_PUPDR_PUPDR6_Msk (0x3UL << GPIO_PUPDR_PUPDR6_Pos) /*!< 0x00003000 */ 2074 #define GPIO_PUPDR_PUPDR6 GPIO_PUPDR_PUPDR6_Msk 2075 #define GPIO_PUPDR_PUPDR6_0 (0x1UL << GPIO_PUPDR_PUPDR6_Pos) /*!< 0x00001000 */ 2076 #define GPIO_PUPDR_PUPDR6_1 (0x2UL << GPIO_PUPDR_PUPDR6_Pos) /*!< 0x00002000 */ 2077 #define GPIO_PUPDR_PUPDR7_Pos (14U) 2078 #define GPIO_PUPDR_PUPDR7_Msk (0x3UL << GPIO_PUPDR_PUPDR7_Pos) /*!< 0x0000C000 */ 2079 #define GPIO_PUPDR_PUPDR7 GPIO_PUPDR_PUPDR7_Msk 2080 #define GPIO_PUPDR_PUPDR7_0 (0x1UL << GPIO_PUPDR_PUPDR7_Pos) /*!< 0x00004000 */ 2081 #define GPIO_PUPDR_PUPDR7_1 (0x2UL << GPIO_PUPDR_PUPDR7_Pos) /*!< 0x00008000 */ 2082 #define GPIO_PUPDR_PUPDR8_Pos (16U) 2083 #define GPIO_PUPDR_PUPDR8_Msk (0x3UL << GPIO_PUPDR_PUPDR8_Pos) /*!< 0x00030000 */ 2084 #define GPIO_PUPDR_PUPDR8 GPIO_PUPDR_PUPDR8_Msk 2085 #define GPIO_PUPDR_PUPDR8_0 (0x1UL << GPIO_PUPDR_PUPDR8_Pos) /*!< 0x00010000 */ 2086 #define GPIO_PUPDR_PUPDR8_1 (0x2UL << GPIO_PUPDR_PUPDR8_Pos) /*!< 0x00020000 */ 2087 #define GPIO_PUPDR_PUPDR9_Pos (18U) 2088 #define GPIO_PUPDR_PUPDR9_Msk (0x3UL << GPIO_PUPDR_PUPDR9_Pos) /*!< 0x000C0000 */ 2089 #define GPIO_PUPDR_PUPDR9 GPIO_PUPDR_PUPDR9_Msk 2090 #define GPIO_PUPDR_PUPDR9_0 (0x1UL << GPIO_PUPDR_PUPDR9_Pos) /*!< 0x00040000 */ 2091 #define GPIO_PUPDR_PUPDR9_1 (0x2UL << GPIO_PUPDR_PUPDR9_Pos) /*!< 0x00080000 */ 2092 #define GPIO_PUPDR_PUPDR10_Pos (20U) 2093 #define GPIO_PUPDR_PUPDR10_Msk (0x3UL << GPIO_PUPDR_PUPDR10_Pos) /*!< 0x00300000 */ 2094 #define GPIO_PUPDR_PUPDR10 GPIO_PUPDR_PUPDR10_Msk 2095 #define GPIO_PUPDR_PUPDR10_0 (0x1UL << GPIO_PUPDR_PUPDR10_Pos) /*!< 0x00100000 */ 2096 #define GPIO_PUPDR_PUPDR10_1 (0x2UL << GPIO_PUPDR_PUPDR10_Pos) /*!< 0x00200000 */ 2097 #define GPIO_PUPDR_PUPDR11_Pos (22U) 2098 #define GPIO_PUPDR_PUPDR11_Msk (0x3UL << GPIO_PUPDR_PUPDR11_Pos) /*!< 0x00C00000 */ 2099 #define GPIO_PUPDR_PUPDR11 GPIO_PUPDR_PUPDR11_Msk 2100 #define GPIO_PUPDR_PUPDR11_0 (0x1UL << GPIO_PUPDR_PUPDR11_Pos) /*!< 0x00400000 */ 2101 #define GPIO_PUPDR_PUPDR11_1 (0x2UL << GPIO_PUPDR_PUPDR11_Pos) /*!< 0x00800000 */ 2102 #define GPIO_PUPDR_PUPDR12_Pos (24U) 2103 #define GPIO_PUPDR_PUPDR12_Msk (0x3UL << GPIO_PUPDR_PUPDR12_Pos) /*!< 0x03000000 */ 2104 #define GPIO_PUPDR_PUPDR12 GPIO_PUPDR_PUPDR12_Msk 2105 #define GPIO_PUPDR_PUPDR12_0 (0x1UL << GPIO_PUPDR_PUPDR12_Pos) /*!< 0x01000000 */ 2106 #define GPIO_PUPDR_PUPDR12_1 (0x2UL << GPIO_PUPDR_PUPDR12_Pos) /*!< 0x02000000 */ 2107 #define GPIO_PUPDR_PUPDR13_Pos (26U) 2108 #define GPIO_PUPDR_PUPDR13_Msk (0x3UL << GPIO_PUPDR_PUPDR13_Pos) /*!< 0x0C000000 */ 2109 #define GPIO_PUPDR_PUPDR13 GPIO_PUPDR_PUPDR13_Msk 2110 #define GPIO_PUPDR_PUPDR13_0 (0x1UL << GPIO_PUPDR_PUPDR13_Pos) /*!< 0x04000000 */ 2111 #define GPIO_PUPDR_PUPDR13_1 (0x2UL << GPIO_PUPDR_PUPDR13_Pos) /*!< 0x08000000 */ 2112 #define GPIO_PUPDR_PUPDR14_Pos (28U) 2113 #define GPIO_PUPDR_PUPDR14_Msk (0x3UL << GPIO_PUPDR_PUPDR14_Pos) /*!< 0x30000000 */ 2114 #define GPIO_PUPDR_PUPDR14 GPIO_PUPDR_PUPDR14_Msk 2115 #define GPIO_PUPDR_PUPDR14_0 (0x1UL << GPIO_PUPDR_PUPDR14_Pos) /*!< 0x10000000 */ 2116 #define GPIO_PUPDR_PUPDR14_1 (0x2UL << GPIO_PUPDR_PUPDR14_Pos) /*!< 0x20000000 */ 2117 #define GPIO_PUPDR_PUPDR15_Pos (30U) 2118 #define GPIO_PUPDR_PUPDR15_Msk (0x3UL << GPIO_PUPDR_PUPDR15_Pos) /*!< 0xC0000000 */ 2119 #define GPIO_PUPDR_PUPDR15 GPIO_PUPDR_PUPDR15_Msk 2120 #define GPIO_PUPDR_PUPDR15_0 (0x1UL << GPIO_PUPDR_PUPDR15_Pos) /*!< 0x40000000 */ 2121 #define GPIO_PUPDR_PUPDR15_1 (0x2UL << GPIO_PUPDR_PUPDR15_Pos) /*!< 0x80000000 */ 2122 2123 /******************* Bit definition for GPIO_IDR register *******************/ 2124 #define GPIO_IDR_0 (0x00000001U) 2125 #define GPIO_IDR_1 (0x00000002U) 2126 #define GPIO_IDR_2 (0x00000004U) 2127 #define GPIO_IDR_3 (0x00000008U) 2128 #define GPIO_IDR_4 (0x00000010U) 2129 #define GPIO_IDR_5 (0x00000020U) 2130 #define GPIO_IDR_6 (0x00000040U) 2131 #define GPIO_IDR_7 (0x00000080U) 2132 #define GPIO_IDR_8 (0x00000100U) 2133 #define GPIO_IDR_9 (0x00000200U) 2134 #define GPIO_IDR_10 (0x00000400U) 2135 #define GPIO_IDR_11 (0x00000800U) 2136 #define GPIO_IDR_12 (0x00001000U) 2137 #define GPIO_IDR_13 (0x00002000U) 2138 #define GPIO_IDR_14 (0x00004000U) 2139 #define GPIO_IDR_15 (0x00008000U) 2140 2141 /****************** Bit definition for GPIO_ODR register ********************/ 2142 #define GPIO_ODR_0 (0x00000001U) 2143 #define GPIO_ODR_1 (0x00000002U) 2144 #define GPIO_ODR_2 (0x00000004U) 2145 #define GPIO_ODR_3 (0x00000008U) 2146 #define GPIO_ODR_4 (0x00000010U) 2147 #define GPIO_ODR_5 (0x00000020U) 2148 #define GPIO_ODR_6 (0x00000040U) 2149 #define GPIO_ODR_7 (0x00000080U) 2150 #define GPIO_ODR_8 (0x00000100U) 2151 #define GPIO_ODR_9 (0x00000200U) 2152 #define GPIO_ODR_10 (0x00000400U) 2153 #define GPIO_ODR_11 (0x00000800U) 2154 #define GPIO_ODR_12 (0x00001000U) 2155 #define GPIO_ODR_13 (0x00002000U) 2156 #define GPIO_ODR_14 (0x00004000U) 2157 #define GPIO_ODR_15 (0x00008000U) 2158 2159 /****************** Bit definition for GPIO_BSRR register ********************/ 2160 #define GPIO_BSRR_BS_0 (0x00000001U) 2161 #define GPIO_BSRR_BS_1 (0x00000002U) 2162 #define GPIO_BSRR_BS_2 (0x00000004U) 2163 #define GPIO_BSRR_BS_3 (0x00000008U) 2164 #define GPIO_BSRR_BS_4 (0x00000010U) 2165 #define GPIO_BSRR_BS_5 (0x00000020U) 2166 #define GPIO_BSRR_BS_6 (0x00000040U) 2167 #define GPIO_BSRR_BS_7 (0x00000080U) 2168 #define GPIO_BSRR_BS_8 (0x00000100U) 2169 #define GPIO_BSRR_BS_9 (0x00000200U) 2170 #define GPIO_BSRR_BS_10 (0x00000400U) 2171 #define GPIO_BSRR_BS_11 (0x00000800U) 2172 #define GPIO_BSRR_BS_12 (0x00001000U) 2173 #define GPIO_BSRR_BS_13 (0x00002000U) 2174 #define GPIO_BSRR_BS_14 (0x00004000U) 2175 #define GPIO_BSRR_BS_15 (0x00008000U) 2176 #define GPIO_BSRR_BR_0 (0x00010000U) 2177 #define GPIO_BSRR_BR_1 (0x00020000U) 2178 #define GPIO_BSRR_BR_2 (0x00040000U) 2179 #define GPIO_BSRR_BR_3 (0x00080000U) 2180 #define GPIO_BSRR_BR_4 (0x00100000U) 2181 #define GPIO_BSRR_BR_5 (0x00200000U) 2182 #define GPIO_BSRR_BR_6 (0x00400000U) 2183 #define GPIO_BSRR_BR_7 (0x00800000U) 2184 #define GPIO_BSRR_BR_8 (0x01000000U) 2185 #define GPIO_BSRR_BR_9 (0x02000000U) 2186 #define GPIO_BSRR_BR_10 (0x04000000U) 2187 #define GPIO_BSRR_BR_11 (0x08000000U) 2188 #define GPIO_BSRR_BR_12 (0x10000000U) 2189 #define GPIO_BSRR_BR_13 (0x20000000U) 2190 #define GPIO_BSRR_BR_14 (0x40000000U) 2191 #define GPIO_BSRR_BR_15 (0x80000000U) 2192 2193 /****************** Bit definition for GPIO_LCKR register ********************/ 2194 #define GPIO_LCKR_LCK0_Pos (0U) 2195 #define GPIO_LCKR_LCK0_Msk (0x1UL << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */ 2196 #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk 2197 #define GPIO_LCKR_LCK1_Pos (1U) 2198 #define GPIO_LCKR_LCK1_Msk (0x1UL << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */ 2199 #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk 2200 #define GPIO_LCKR_LCK2_Pos (2U) 2201 #define GPIO_LCKR_LCK2_Msk (0x1UL << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */ 2202 #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk 2203 #define GPIO_LCKR_LCK3_Pos (3U) 2204 #define GPIO_LCKR_LCK3_Msk (0x1UL << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */ 2205 #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk 2206 #define GPIO_LCKR_LCK4_Pos (4U) 2207 #define GPIO_LCKR_LCK4_Msk (0x1UL << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */ 2208 #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk 2209 #define GPIO_LCKR_LCK5_Pos (5U) 2210 #define GPIO_LCKR_LCK5_Msk (0x1UL << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */ 2211 #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk 2212 #define GPIO_LCKR_LCK6_Pos (6U) 2213 #define GPIO_LCKR_LCK6_Msk (0x1UL << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */ 2214 #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk 2215 #define GPIO_LCKR_LCK7_Pos (7U) 2216 #define GPIO_LCKR_LCK7_Msk (0x1UL << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */ 2217 #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk 2218 #define GPIO_LCKR_LCK8_Pos (8U) 2219 #define GPIO_LCKR_LCK8_Msk (0x1UL << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */ 2220 #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk 2221 #define GPIO_LCKR_LCK9_Pos (9U) 2222 #define GPIO_LCKR_LCK9_Msk (0x1UL << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */ 2223 #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk 2224 #define GPIO_LCKR_LCK10_Pos (10U) 2225 #define GPIO_LCKR_LCK10_Msk (0x1UL << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */ 2226 #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk 2227 #define GPIO_LCKR_LCK11_Pos (11U) 2228 #define GPIO_LCKR_LCK11_Msk (0x1UL << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */ 2229 #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk 2230 #define GPIO_LCKR_LCK12_Pos (12U) 2231 #define GPIO_LCKR_LCK12_Msk (0x1UL << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */ 2232 #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk 2233 #define GPIO_LCKR_LCK13_Pos (13U) 2234 #define GPIO_LCKR_LCK13_Msk (0x1UL << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */ 2235 #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk 2236 #define GPIO_LCKR_LCK14_Pos (14U) 2237 #define GPIO_LCKR_LCK14_Msk (0x1UL << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */ 2238 #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk 2239 #define GPIO_LCKR_LCK15_Pos (15U) 2240 #define GPIO_LCKR_LCK15_Msk (0x1UL << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */ 2241 #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk 2242 #define GPIO_LCKR_LCKK_Pos (16U) 2243 #define GPIO_LCKR_LCKK_Msk (0x1UL << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */ 2244 #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk 2245 2246 /****************** Bit definition for GPIO_AFRL register ********************/ 2247 #define GPIO_AFRL_AFSEL0_Pos (0U) 2248 #define GPIO_AFRL_AFSEL0_Msk (0xFUL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x0000000F */ 2249 #define GPIO_AFRL_AFSEL0 GPIO_AFRL_AFSEL0_Msk 2250 #define GPIO_AFRL_AFSEL1_Pos (4U) 2251 #define GPIO_AFRL_AFSEL1_Msk (0xFUL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x000000F0 */ 2252 #define GPIO_AFRL_AFSEL1 GPIO_AFRL_AFSEL1_Msk 2253 #define GPIO_AFRL_AFSEL2_Pos (8U) 2254 #define GPIO_AFRL_AFSEL2_Msk (0xFUL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000F00 */ 2255 #define GPIO_AFRL_AFSEL2 GPIO_AFRL_AFSEL2_Msk 2256 #define GPIO_AFRL_AFSEL3_Pos (12U) 2257 #define GPIO_AFRL_AFSEL3_Msk (0xFUL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x0000F000 */ 2258 #define GPIO_AFRL_AFSEL3 GPIO_AFRL_AFSEL3_Msk 2259 #define GPIO_AFRL_AFSEL4_Pos (16U) 2260 #define GPIO_AFRL_AFSEL4_Msk (0xFUL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x000F0000 */ 2261 #define GPIO_AFRL_AFSEL4 GPIO_AFRL_AFSEL4_Msk 2262 #define GPIO_AFRL_AFSEL5_Pos (20U) 2263 #define GPIO_AFRL_AFSEL5_Msk (0xFUL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00F00000 */ 2264 #define GPIO_AFRL_AFSEL5 GPIO_AFRL_AFSEL5_Msk 2265 #define GPIO_AFRL_AFSEL6_Pos (24U) 2266 #define GPIO_AFRL_AFSEL6_Msk (0xFUL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x0F000000 */ 2267 #define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk 2268 #define GPIO_AFRL_AFSEL7_Pos (28U) 2269 #define GPIO_AFRL_AFSEL7_Msk (0xFUL << GPIO_AFRL_AFSEL7_Pos) /*!< 0xF0000000 */ 2270 #define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk 2271 2272 /* Legacy aliases */ 2273 #define GPIO_AFRL_AFRL0_Pos GPIO_AFRL_AFSEL0_Pos 2274 #define GPIO_AFRL_AFRL0_Msk GPIO_AFRL_AFSEL0_Msk 2275 #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFSEL0 2276 #define GPIO_AFRL_AFRL1_Pos GPIO_AFRL_AFSEL1_Pos 2277 #define GPIO_AFRL_AFRL1_Msk GPIO_AFRL_AFSEL1_Msk 2278 #define GPIO_AFRL_AFRL1 GPIO_AFRL_AFSEL1 2279 #define GPIO_AFRL_AFRL2_Pos GPIO_AFRL_AFSEL2_Pos 2280 #define GPIO_AFRL_AFRL2_Msk GPIO_AFRL_AFSEL2_Msk 2281 #define GPIO_AFRL_AFRL2 GPIO_AFRL_AFSEL2 2282 #define GPIO_AFRL_AFRL3_Pos GPIO_AFRL_AFSEL3_Pos 2283 #define GPIO_AFRL_AFRL3_Msk GPIO_AFRL_AFSEL3_Msk 2284 #define GPIO_AFRL_AFRL3 GPIO_AFRL_AFSEL3 2285 #define GPIO_AFRL_AFRL4_Pos GPIO_AFRL_AFSEL4_Pos 2286 #define GPIO_AFRL_AFRL4_Msk GPIO_AFRL_AFSEL4_Msk 2287 #define GPIO_AFRL_AFRL4 GPIO_AFRL_AFSEL4 2288 #define GPIO_AFRL_AFRL5_Pos GPIO_AFRL_AFSEL5_Pos 2289 #define GPIO_AFRL_AFRL5_Msk GPIO_AFRL_AFSEL5_Msk 2290 #define GPIO_AFRL_AFRL5 GPIO_AFRL_AFSEL5 2291 #define GPIO_AFRL_AFRL6_Pos GPIO_AFRL_AFSEL6_Pos 2292 #define GPIO_AFRL_AFRL6_Msk GPIO_AFRL_AFSEL6_Msk 2293 #define GPIO_AFRL_AFRL6 GPIO_AFRL_AFSEL6 2294 #define GPIO_AFRL_AFRL7_Pos GPIO_AFRL_AFSEL7_Pos 2295 #define GPIO_AFRL_AFRL7_Msk GPIO_AFRL_AFSEL7_Msk 2296 #define GPIO_AFRL_AFRL7 GPIO_AFRL_AFSEL7 2297 2298 /****************** Bit definition for GPIO_AFRH register ********************/ 2299 #define GPIO_AFRH_AFSEL8_Pos (0U) 2300 #define GPIO_AFRH_AFSEL8_Msk (0xFUL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x0000000F */ 2301 #define GPIO_AFRH_AFSEL8 GPIO_AFRH_AFSEL8_Msk 2302 #define GPIO_AFRH_AFSEL9_Pos (4U) 2303 #define GPIO_AFRH_AFSEL9_Msk (0xFUL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x000000F0 */ 2304 #define GPIO_AFRH_AFSEL9 GPIO_AFRH_AFSEL9_Msk 2305 #define GPIO_AFRH_AFSEL10_Pos (8U) 2306 #define GPIO_AFRH_AFSEL10_Msk (0xFUL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000F00 */ 2307 #define GPIO_AFRH_AFSEL10 GPIO_AFRH_AFSEL10_Msk 2308 #define GPIO_AFRH_AFSEL11_Pos (12U) 2309 #define GPIO_AFRH_AFSEL11_Msk (0xFUL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x0000F000 */ 2310 #define GPIO_AFRH_AFSEL11 GPIO_AFRH_AFSEL11_Msk 2311 #define GPIO_AFRH_AFSEL12_Pos (16U) 2312 #define GPIO_AFRH_AFSEL12_Msk (0xFUL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x000F0000 */ 2313 #define GPIO_AFRH_AFSEL12 GPIO_AFRH_AFSEL12_Msk 2314 #define GPIO_AFRH_AFSEL13_Pos (20U) 2315 #define GPIO_AFRH_AFSEL13_Msk (0xFUL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00F00000 */ 2316 #define GPIO_AFRH_AFSEL13 GPIO_AFRH_AFSEL13_Msk 2317 #define GPIO_AFRH_AFSEL14_Pos (24U) 2318 #define GPIO_AFRH_AFSEL14_Msk (0xFUL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x0F000000 */ 2319 #define GPIO_AFRH_AFSEL14 GPIO_AFRH_AFSEL14_Msk 2320 #define GPIO_AFRH_AFSEL15_Pos (28U) 2321 #define GPIO_AFRH_AFSEL15_Msk (0xFUL << GPIO_AFRH_AFSEL15_Pos) /*!< 0xF0000000 */ 2322 #define GPIO_AFRH_AFSEL15 GPIO_AFRH_AFSEL15_Msk 2323 2324 /* Legacy aliases */ 2325 #define GPIO_AFRH_AFRH0_Pos GPIO_AFRH_AFSEL8_Pos 2326 #define GPIO_AFRH_AFRH0_Msk GPIO_AFRH_AFSEL8_Msk 2327 #define GPIO_AFRH_AFRH0 GPIO_AFRH_AFSEL8 2328 #define GPIO_AFRH_AFRH1_Pos GPIO_AFRH_AFSEL9_Pos 2329 #define GPIO_AFRH_AFRH1_Msk GPIO_AFRH_AFSEL9_Msk 2330 #define GPIO_AFRH_AFRH1 GPIO_AFRH_AFSEL9 2331 #define GPIO_AFRH_AFRH2_Pos GPIO_AFRH_AFSEL10_Pos 2332 #define GPIO_AFRH_AFRH2_Msk GPIO_AFRH_AFSEL10_Msk 2333 #define GPIO_AFRH_AFRH2 GPIO_AFRH_AFSEL10 2334 #define GPIO_AFRH_AFRH3_Pos GPIO_AFRH_AFSEL11_Pos 2335 #define GPIO_AFRH_AFRH3_Msk GPIO_AFRH_AFSEL11_Msk 2336 #define GPIO_AFRH_AFRH3 GPIO_AFRH_AFSEL11 2337 #define GPIO_AFRH_AFRH4_Pos GPIO_AFRH_AFSEL12_Pos 2338 #define GPIO_AFRH_AFRH4_Msk GPIO_AFRH_AFSEL12_Msk 2339 #define GPIO_AFRH_AFRH4 GPIO_AFRH_AFSEL12 2340 #define GPIO_AFRH_AFRH5_Pos GPIO_AFRH_AFSEL13_Pos 2341 #define GPIO_AFRH_AFRH5_Msk GPIO_AFRH_AFSEL13_Msk 2342 #define GPIO_AFRH_AFRH5 GPIO_AFRH_AFSEL13 2343 #define GPIO_AFRH_AFRH6_Pos GPIO_AFRH_AFSEL14_Pos 2344 #define GPIO_AFRH_AFRH6_Msk GPIO_AFRH_AFSEL14_Msk 2345 #define GPIO_AFRH_AFRH6 GPIO_AFRH_AFSEL14 2346 #define GPIO_AFRH_AFRH7_Pos GPIO_AFRH_AFSEL15_Pos 2347 #define GPIO_AFRH_AFRH7_Msk GPIO_AFRH_AFSEL15_Msk 2348 #define GPIO_AFRH_AFRH7 GPIO_AFRH_AFSEL15 2349 2350 /****************** Bit definition for GPIO_BRR register *********************/ 2351 #define GPIO_BRR_BR_0 (0x00000001U) 2352 #define GPIO_BRR_BR_1 (0x00000002U) 2353 #define GPIO_BRR_BR_2 (0x00000004U) 2354 #define GPIO_BRR_BR_3 (0x00000008U) 2355 #define GPIO_BRR_BR_4 (0x00000010U) 2356 #define GPIO_BRR_BR_5 (0x00000020U) 2357 #define GPIO_BRR_BR_6 (0x00000040U) 2358 #define GPIO_BRR_BR_7 (0x00000080U) 2359 #define GPIO_BRR_BR_8 (0x00000100U) 2360 #define GPIO_BRR_BR_9 (0x00000200U) 2361 #define GPIO_BRR_BR_10 (0x00000400U) 2362 #define GPIO_BRR_BR_11 (0x00000800U) 2363 #define GPIO_BRR_BR_12 (0x00001000U) 2364 #define GPIO_BRR_BR_13 (0x00002000U) 2365 #define GPIO_BRR_BR_14 (0x00004000U) 2366 #define GPIO_BRR_BR_15 (0x00008000U) 2367 2368 /******************************************************************************/ 2369 /* */ 2370 /* Inter-integrated Circuit Interface (I2C) */ 2371 /* */ 2372 /******************************************************************************/ 2373 2374 /******************* Bit definition for I2C_CR1 register *******************/ 2375 #define I2C_CR1_PE_Pos (0U) 2376 #define I2C_CR1_PE_Msk (0x1UL << I2C_CR1_PE_Pos) /*!< 0x00000001 */ 2377 #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral enable */ 2378 #define I2C_CR1_TXIE_Pos (1U) 2379 #define I2C_CR1_TXIE_Msk (0x1UL << I2C_CR1_TXIE_Pos) /*!< 0x00000002 */ 2380 #define I2C_CR1_TXIE I2C_CR1_TXIE_Msk /*!< TX interrupt enable */ 2381 #define I2C_CR1_RXIE_Pos (2U) 2382 #define I2C_CR1_RXIE_Msk (0x1UL << I2C_CR1_RXIE_Pos) /*!< 0x00000004 */ 2383 #define I2C_CR1_RXIE I2C_CR1_RXIE_Msk /*!< RX interrupt enable */ 2384 #define I2C_CR1_ADDRIE_Pos (3U) 2385 #define I2C_CR1_ADDRIE_Msk (0x1UL << I2C_CR1_ADDRIE_Pos) /*!< 0x00000008 */ 2386 #define I2C_CR1_ADDRIE I2C_CR1_ADDRIE_Msk /*!< Address match interrupt enable */ 2387 #define I2C_CR1_NACKIE_Pos (4U) 2388 #define I2C_CR1_NACKIE_Msk (0x1UL << I2C_CR1_NACKIE_Pos) /*!< 0x00000010 */ 2389 #define I2C_CR1_NACKIE I2C_CR1_NACKIE_Msk /*!< NACK received interrupt enable */ 2390 #define I2C_CR1_STOPIE_Pos (5U) 2391 #define I2C_CR1_STOPIE_Msk (0x1UL << I2C_CR1_STOPIE_Pos) /*!< 0x00000020 */ 2392 #define I2C_CR1_STOPIE I2C_CR1_STOPIE_Msk /*!< STOP detection interrupt enable */ 2393 #define I2C_CR1_TCIE_Pos (6U) 2394 #define I2C_CR1_TCIE_Msk (0x1UL << I2C_CR1_TCIE_Pos) /*!< 0x00000040 */ 2395 #define I2C_CR1_TCIE I2C_CR1_TCIE_Msk /*!< Transfer complete interrupt enable */ 2396 #define I2C_CR1_ERRIE_Pos (7U) 2397 #define I2C_CR1_ERRIE_Msk (0x1UL << I2C_CR1_ERRIE_Pos) /*!< 0x00000080 */ 2398 #define I2C_CR1_ERRIE I2C_CR1_ERRIE_Msk /*!< Errors interrupt enable */ 2399 #define I2C_CR1_DNF_Pos (8U) 2400 #define I2C_CR1_DNF_Msk (0xFUL << I2C_CR1_DNF_Pos) /*!< 0x00000F00 */ 2401 #define I2C_CR1_DNF I2C_CR1_DNF_Msk /*!< Digital noise filter */ 2402 #define I2C_CR1_ANFOFF_Pos (12U) 2403 #define I2C_CR1_ANFOFF_Msk (0x1UL << I2C_CR1_ANFOFF_Pos) /*!< 0x00001000 */ 2404 #define I2C_CR1_ANFOFF I2C_CR1_ANFOFF_Msk /*!< Analog noise filter OFF */ 2405 #define I2C_CR1_SWRST_Pos (13U) 2406 #define I2C_CR1_SWRST_Msk (0x1UL << I2C_CR1_SWRST_Pos) /*!< 0x00002000 */ 2407 #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!< Software reset */ 2408 #define I2C_CR1_TXDMAEN_Pos (14U) 2409 #define I2C_CR1_TXDMAEN_Msk (0x1UL << I2C_CR1_TXDMAEN_Pos) /*!< 0x00004000 */ 2410 #define I2C_CR1_TXDMAEN I2C_CR1_TXDMAEN_Msk /*!< DMA transmission requests enable */ 2411 #define I2C_CR1_RXDMAEN_Pos (15U) 2412 #define I2C_CR1_RXDMAEN_Msk (0x1UL << I2C_CR1_RXDMAEN_Pos) /*!< 0x00008000 */ 2413 #define I2C_CR1_RXDMAEN I2C_CR1_RXDMAEN_Msk /*!< DMA reception requests enable */ 2414 #define I2C_CR1_SBC_Pos (16U) 2415 #define I2C_CR1_SBC_Msk (0x1UL << I2C_CR1_SBC_Pos) /*!< 0x00010000 */ 2416 #define I2C_CR1_SBC I2C_CR1_SBC_Msk /*!< Slave byte control */ 2417 #define I2C_CR1_NOSTRETCH_Pos (17U) 2418 #define I2C_CR1_NOSTRETCH_Msk (0x1UL << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00020000 */ 2419 #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock stretching disable */ 2420 #define I2C_CR1_GCEN_Pos (19U) 2421 #define I2C_CR1_GCEN_Msk (0x1UL << I2C_CR1_GCEN_Pos) /*!< 0x00080000 */ 2422 #define I2C_CR1_GCEN I2C_CR1_GCEN_Msk /*!< General call enable */ 2423 #define I2C_CR1_SMBHEN_Pos (20U) 2424 #define I2C_CR1_SMBHEN_Msk (0x1UL << I2C_CR1_SMBHEN_Pos) /*!< 0x00100000 */ 2425 #define I2C_CR1_SMBHEN I2C_CR1_SMBHEN_Msk /*!< SMBus host address enable */ 2426 #define I2C_CR1_SMBDEN_Pos (21U) 2427 #define I2C_CR1_SMBDEN_Msk (0x1UL << I2C_CR1_SMBDEN_Pos) /*!< 0x00200000 */ 2428 #define I2C_CR1_SMBDEN I2C_CR1_SMBDEN_Msk /*!< SMBus device default address enable */ 2429 #define I2C_CR1_ALERTEN_Pos (22U) 2430 #define I2C_CR1_ALERTEN_Msk (0x1UL << I2C_CR1_ALERTEN_Pos) /*!< 0x00400000 */ 2431 #define I2C_CR1_ALERTEN I2C_CR1_ALERTEN_Msk /*!< SMBus alert enable */ 2432 #define I2C_CR1_PECEN_Pos (23U) 2433 #define I2C_CR1_PECEN_Msk (0x1UL << I2C_CR1_PECEN_Pos) /*!< 0x00800000 */ 2434 #define I2C_CR1_PECEN I2C_CR1_PECEN_Msk /*!< PEC enable */ 2435 2436 /****************** Bit definition for I2C_CR2 register ********************/ 2437 #define I2C_CR2_SADD_Pos (0U) 2438 #define I2C_CR2_SADD_Msk (0x3FFUL << I2C_CR2_SADD_Pos) /*!< 0x000003FF */ 2439 #define I2C_CR2_SADD I2C_CR2_SADD_Msk /*!< Slave address (master mode) */ 2440 #define I2C_CR2_RD_WRN_Pos (10U) 2441 #define I2C_CR2_RD_WRN_Msk (0x1UL << I2C_CR2_RD_WRN_Pos) /*!< 0x00000400 */ 2442 #define I2C_CR2_RD_WRN I2C_CR2_RD_WRN_Msk /*!< Transfer direction (master mode) */ 2443 #define I2C_CR2_ADD10_Pos (11U) 2444 #define I2C_CR2_ADD10_Msk (0x1UL << I2C_CR2_ADD10_Pos) /*!< 0x00000800 */ 2445 #define I2C_CR2_ADD10 I2C_CR2_ADD10_Msk /*!< 10-bit addressing mode (master mode) */ 2446 #define I2C_CR2_HEAD10R_Pos (12U) 2447 #define I2C_CR2_HEAD10R_Msk (0x1UL << I2C_CR2_HEAD10R_Pos) /*!< 0x00001000 */ 2448 #define I2C_CR2_HEAD10R I2C_CR2_HEAD10R_Msk /*!< 10-bit address header only read direction (master mode) */ 2449 #define I2C_CR2_START_Pos (13U) 2450 #define I2C_CR2_START_Msk (0x1UL << I2C_CR2_START_Pos) /*!< 0x00002000 */ 2451 #define I2C_CR2_START I2C_CR2_START_Msk /*!< START generation */ 2452 #define I2C_CR2_STOP_Pos (14U) 2453 #define I2C_CR2_STOP_Msk (0x1UL << I2C_CR2_STOP_Pos) /*!< 0x00004000 */ 2454 #define I2C_CR2_STOP I2C_CR2_STOP_Msk /*!< STOP generation (master mode) */ 2455 #define I2C_CR2_NACK_Pos (15U) 2456 #define I2C_CR2_NACK_Msk (0x1UL << I2C_CR2_NACK_Pos) /*!< 0x00008000 */ 2457 #define I2C_CR2_NACK I2C_CR2_NACK_Msk /*!< NACK generation (slave mode) */ 2458 #define I2C_CR2_NBYTES_Pos (16U) 2459 #define I2C_CR2_NBYTES_Msk (0xFFUL << I2C_CR2_NBYTES_Pos) /*!< 0x00FF0000 */ 2460 #define I2C_CR2_NBYTES I2C_CR2_NBYTES_Msk /*!< Number of bytes */ 2461 #define I2C_CR2_RELOAD_Pos (24U) 2462 #define I2C_CR2_RELOAD_Msk (0x1UL << I2C_CR2_RELOAD_Pos) /*!< 0x01000000 */ 2463 #define I2C_CR2_RELOAD I2C_CR2_RELOAD_Msk /*!< NBYTES reload mode */ 2464 #define I2C_CR2_AUTOEND_Pos (25U) 2465 #define I2C_CR2_AUTOEND_Msk (0x1UL << I2C_CR2_AUTOEND_Pos) /*!< 0x02000000 */ 2466 #define I2C_CR2_AUTOEND I2C_CR2_AUTOEND_Msk /*!< Automatic end mode (master mode) */ 2467 #define I2C_CR2_PECBYTE_Pos (26U) 2468 #define I2C_CR2_PECBYTE_Msk (0x1UL << I2C_CR2_PECBYTE_Pos) /*!< 0x04000000 */ 2469 #define I2C_CR2_PECBYTE I2C_CR2_PECBYTE_Msk /*!< Packet error checking byte */ 2470 2471 /******************* Bit definition for I2C_OAR1 register ******************/ 2472 #define I2C_OAR1_OA1_Pos (0U) 2473 #define I2C_OAR1_OA1_Msk (0x3FFUL << I2C_OAR1_OA1_Pos) /*!< 0x000003FF */ 2474 #define I2C_OAR1_OA1 I2C_OAR1_OA1_Msk /*!< Interface own address 1 */ 2475 #define I2C_OAR1_OA1MODE_Pos (10U) 2476 #define I2C_OAR1_OA1MODE_Msk (0x1UL << I2C_OAR1_OA1MODE_Pos) /*!< 0x00000400 */ 2477 #define I2C_OAR1_OA1MODE I2C_OAR1_OA1MODE_Msk /*!< Own address 1 10-bit mode */ 2478 #define I2C_OAR1_OA1EN_Pos (15U) 2479 #define I2C_OAR1_OA1EN_Msk (0x1UL << I2C_OAR1_OA1EN_Pos) /*!< 0x00008000 */ 2480 #define I2C_OAR1_OA1EN I2C_OAR1_OA1EN_Msk /*!< Own address 1 enable */ 2481 2482 /******************* Bit definition for I2C_OAR2 register ******************/ 2483 #define I2C_OAR2_OA2_Pos (1U) 2484 #define I2C_OAR2_OA2_Msk (0x7FUL << I2C_OAR2_OA2_Pos) /*!< 0x000000FE */ 2485 #define I2C_OAR2_OA2 I2C_OAR2_OA2_Msk /*!< Interface own address 2 */ 2486 #define I2C_OAR2_OA2MSK_Pos (8U) 2487 #define I2C_OAR2_OA2MSK_Msk (0x7UL << I2C_OAR2_OA2MSK_Pos) /*!< 0x00000700 */ 2488 #define I2C_OAR2_OA2MSK I2C_OAR2_OA2MSK_Msk /*!< Own address 2 masks */ 2489 #define I2C_OAR2_OA2NOMASK (0x00000000U) /*!< No mask */ 2490 #define I2C_OAR2_OA2MASK01_Pos (8U) 2491 #define I2C_OAR2_OA2MASK01_Msk (0x1UL << I2C_OAR2_OA2MASK01_Pos) /*!< 0x00000100 */ 2492 #define I2C_OAR2_OA2MASK01 I2C_OAR2_OA2MASK01_Msk /*!< OA2[1] is masked, Only OA2[7:2] are compared */ 2493 #define I2C_OAR2_OA2MASK02_Pos (9U) 2494 #define I2C_OAR2_OA2MASK02_Msk (0x1UL << I2C_OAR2_OA2MASK02_Pos) /*!< 0x00000200 */ 2495 #define I2C_OAR2_OA2MASK02 I2C_OAR2_OA2MASK02_Msk /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */ 2496 #define I2C_OAR2_OA2MASK03_Pos (8U) 2497 #define I2C_OAR2_OA2MASK03_Msk (0x3UL << I2C_OAR2_OA2MASK03_Pos) /*!< 0x00000300 */ 2498 #define I2C_OAR2_OA2MASK03 I2C_OAR2_OA2MASK03_Msk /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */ 2499 #define I2C_OAR2_OA2MASK04_Pos (10U) 2500 #define I2C_OAR2_OA2MASK04_Msk (0x1UL << I2C_OAR2_OA2MASK04_Pos) /*!< 0x00000400 */ 2501 #define I2C_OAR2_OA2MASK04 I2C_OAR2_OA2MASK04_Msk /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */ 2502 #define I2C_OAR2_OA2MASK05_Pos (8U) 2503 #define I2C_OAR2_OA2MASK05_Msk (0x5UL << I2C_OAR2_OA2MASK05_Pos) /*!< 0x00000500 */ 2504 #define I2C_OAR2_OA2MASK05 I2C_OAR2_OA2MASK05_Msk /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */ 2505 #define I2C_OAR2_OA2MASK06_Pos (9U) 2506 #define I2C_OAR2_OA2MASK06_Msk (0x3UL << I2C_OAR2_OA2MASK06_Pos) /*!< 0x00000600 */ 2507 #define I2C_OAR2_OA2MASK06 I2C_OAR2_OA2MASK06_Msk /*!< OA2[6:1] is masked, Only OA2[7] are compared */ 2508 #define I2C_OAR2_OA2MASK07_Pos (8U) 2509 #define I2C_OAR2_OA2MASK07_Msk (0x7UL << I2C_OAR2_OA2MASK07_Pos) /*!< 0x00000700 */ 2510 #define I2C_OAR2_OA2MASK07 I2C_OAR2_OA2MASK07_Msk /*!< OA2[7:1] is masked, No comparison is done */ 2511 #define I2C_OAR2_OA2EN_Pos (15U) 2512 #define I2C_OAR2_OA2EN_Msk (0x1UL << I2C_OAR2_OA2EN_Pos) /*!< 0x00008000 */ 2513 #define I2C_OAR2_OA2EN I2C_OAR2_OA2EN_Msk /*!< Own address 2 enable */ 2514 2515 /******************* Bit definition for I2C_TIMINGR register ****************/ 2516 #define I2C_TIMINGR_SCLL_Pos (0U) 2517 #define I2C_TIMINGR_SCLL_Msk (0xFFUL << I2C_TIMINGR_SCLL_Pos) /*!< 0x000000FF */ 2518 #define I2C_TIMINGR_SCLL I2C_TIMINGR_SCLL_Msk /*!< SCL low period (master mode) */ 2519 #define I2C_TIMINGR_SCLH_Pos (8U) 2520 #define I2C_TIMINGR_SCLH_Msk (0xFFUL << I2C_TIMINGR_SCLH_Pos) /*!< 0x0000FF00 */ 2521 #define I2C_TIMINGR_SCLH I2C_TIMINGR_SCLH_Msk /*!< SCL high period (master mode) */ 2522 #define I2C_TIMINGR_SDADEL_Pos (16U) 2523 #define I2C_TIMINGR_SDADEL_Msk (0xFUL << I2C_TIMINGR_SDADEL_Pos) /*!< 0x000F0000 */ 2524 #define I2C_TIMINGR_SDADEL I2C_TIMINGR_SDADEL_Msk /*!< Data hold time */ 2525 #define I2C_TIMINGR_SCLDEL_Pos (20U) 2526 #define I2C_TIMINGR_SCLDEL_Msk (0xFUL << I2C_TIMINGR_SCLDEL_Pos) /*!< 0x00F00000 */ 2527 #define I2C_TIMINGR_SCLDEL I2C_TIMINGR_SCLDEL_Msk /*!< Data setup time */ 2528 #define I2C_TIMINGR_PRESC_Pos (28U) 2529 #define I2C_TIMINGR_PRESC_Msk (0xFUL << I2C_TIMINGR_PRESC_Pos) /*!< 0xF0000000 */ 2530 #define I2C_TIMINGR_PRESC I2C_TIMINGR_PRESC_Msk /*!< Timings prescaler */ 2531 2532 /******************* Bit definition for I2C_TIMEOUTR register ****************/ 2533 #define I2C_TIMEOUTR_TIMEOUTA_Pos (0U) 2534 #define I2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTA_Pos) /*!< 0x00000FFF */ 2535 #define I2C_TIMEOUTR_TIMEOUTA I2C_TIMEOUTR_TIMEOUTA_Msk /*!< Bus timeout A */ 2536 #define I2C_TIMEOUTR_TIDLE_Pos (12U) 2537 #define I2C_TIMEOUTR_TIDLE_Msk (0x1UL << I2C_TIMEOUTR_TIDLE_Pos) /*!< 0x00001000 */ 2538 #define I2C_TIMEOUTR_TIDLE I2C_TIMEOUTR_TIDLE_Msk /*!< Idle clock timeout detection */ 2539 #define I2C_TIMEOUTR_TIMOUTEN_Pos (15U) 2540 #define I2C_TIMEOUTR_TIMOUTEN_Msk (0x1UL << I2C_TIMEOUTR_TIMOUTEN_Pos) /*!< 0x00008000 */ 2541 #define I2C_TIMEOUTR_TIMOUTEN I2C_TIMEOUTR_TIMOUTEN_Msk /*!< Clock timeout enable */ 2542 #define I2C_TIMEOUTR_TIMEOUTB_Pos (16U) 2543 #define I2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTB_Pos) /*!< 0x0FFF0000 */ 2544 #define I2C_TIMEOUTR_TIMEOUTB I2C_TIMEOUTR_TIMEOUTB_Msk /*!< Bus timeout B*/ 2545 #define I2C_TIMEOUTR_TEXTEN_Pos (31U) 2546 #define I2C_TIMEOUTR_TEXTEN_Msk (0x1UL << I2C_TIMEOUTR_TEXTEN_Pos) /*!< 0x80000000 */ 2547 #define I2C_TIMEOUTR_TEXTEN I2C_TIMEOUTR_TEXTEN_Msk /*!< Extended clock timeout enable */ 2548 2549 /****************** Bit definition for I2C_ISR register ********************/ 2550 #define I2C_ISR_TXE_Pos (0U) 2551 #define I2C_ISR_TXE_Msk (0x1UL << I2C_ISR_TXE_Pos) /*!< 0x00000001 */ 2552 #define I2C_ISR_TXE I2C_ISR_TXE_Msk /*!< Transmit data register empty */ 2553 #define I2C_ISR_TXIS_Pos (1U) 2554 #define I2C_ISR_TXIS_Msk (0x1UL << I2C_ISR_TXIS_Pos) /*!< 0x00000002 */ 2555 #define I2C_ISR_TXIS I2C_ISR_TXIS_Msk /*!< Transmit interrupt status */ 2556 #define I2C_ISR_RXNE_Pos (2U) 2557 #define I2C_ISR_RXNE_Msk (0x1UL << I2C_ISR_RXNE_Pos) /*!< 0x00000004 */ 2558 #define I2C_ISR_RXNE I2C_ISR_RXNE_Msk /*!< Receive data register not empty */ 2559 #define I2C_ISR_ADDR_Pos (3U) 2560 #define I2C_ISR_ADDR_Msk (0x1UL << I2C_ISR_ADDR_Pos) /*!< 0x00000008 */ 2561 #define I2C_ISR_ADDR I2C_ISR_ADDR_Msk /*!< Address matched (slave mode)*/ 2562 #define I2C_ISR_NACKF_Pos (4U) 2563 #define I2C_ISR_NACKF_Msk (0x1UL << I2C_ISR_NACKF_Pos) /*!< 0x00000010 */ 2564 #define I2C_ISR_NACKF I2C_ISR_NACKF_Msk /*!< NACK received flag */ 2565 #define I2C_ISR_STOPF_Pos (5U) 2566 #define I2C_ISR_STOPF_Msk (0x1UL << I2C_ISR_STOPF_Pos) /*!< 0x00000020 */ 2567 #define I2C_ISR_STOPF I2C_ISR_STOPF_Msk /*!< STOP detection flag */ 2568 #define I2C_ISR_TC_Pos (6U) 2569 #define I2C_ISR_TC_Msk (0x1UL << I2C_ISR_TC_Pos) /*!< 0x00000040 */ 2570 #define I2C_ISR_TC I2C_ISR_TC_Msk /*!< Transfer complete (master mode) */ 2571 #define I2C_ISR_TCR_Pos (7U) 2572 #define I2C_ISR_TCR_Msk (0x1UL << I2C_ISR_TCR_Pos) /*!< 0x00000080 */ 2573 #define I2C_ISR_TCR I2C_ISR_TCR_Msk /*!< Transfer complete reload */ 2574 #define I2C_ISR_BERR_Pos (8U) 2575 #define I2C_ISR_BERR_Msk (0x1UL << I2C_ISR_BERR_Pos) /*!< 0x00000100 */ 2576 #define I2C_ISR_BERR I2C_ISR_BERR_Msk /*!< Bus error */ 2577 #define I2C_ISR_ARLO_Pos (9U) 2578 #define I2C_ISR_ARLO_Msk (0x1UL << I2C_ISR_ARLO_Pos) /*!< 0x00000200 */ 2579 #define I2C_ISR_ARLO I2C_ISR_ARLO_Msk /*!< Arbitration lost */ 2580 #define I2C_ISR_OVR_Pos (10U) 2581 #define I2C_ISR_OVR_Msk (0x1UL << I2C_ISR_OVR_Pos) /*!< 0x00000400 */ 2582 #define I2C_ISR_OVR I2C_ISR_OVR_Msk /*!< Overrun/Underrun */ 2583 #define I2C_ISR_PECERR_Pos (11U) 2584 #define I2C_ISR_PECERR_Msk (0x1UL << I2C_ISR_PECERR_Pos) /*!< 0x00000800 */ 2585 #define I2C_ISR_PECERR I2C_ISR_PECERR_Msk /*!< PEC error in reception */ 2586 #define I2C_ISR_TIMEOUT_Pos (12U) 2587 #define I2C_ISR_TIMEOUT_Msk (0x1UL << I2C_ISR_TIMEOUT_Pos) /*!< 0x00001000 */ 2588 #define I2C_ISR_TIMEOUT I2C_ISR_TIMEOUT_Msk /*!< Timeout or Tlow detection flag */ 2589 #define I2C_ISR_ALERT_Pos (13U) 2590 #define I2C_ISR_ALERT_Msk (0x1UL << I2C_ISR_ALERT_Pos) /*!< 0x00002000 */ 2591 #define I2C_ISR_ALERT I2C_ISR_ALERT_Msk /*!< SMBus alert */ 2592 #define I2C_ISR_BUSY_Pos (15U) 2593 #define I2C_ISR_BUSY_Msk (0x1UL << I2C_ISR_BUSY_Pos) /*!< 0x00008000 */ 2594 #define I2C_ISR_BUSY I2C_ISR_BUSY_Msk /*!< Bus busy */ 2595 #define I2C_ISR_DIR_Pos (16U) 2596 #define I2C_ISR_DIR_Msk (0x1UL << I2C_ISR_DIR_Pos) /*!< 0x00010000 */ 2597 #define I2C_ISR_DIR I2C_ISR_DIR_Msk /*!< Transfer direction (slave mode) */ 2598 #define I2C_ISR_ADDCODE_Pos (17U) 2599 #define I2C_ISR_ADDCODE_Msk (0x7FUL << I2C_ISR_ADDCODE_Pos) /*!< 0x00FE0000 */ 2600 #define I2C_ISR_ADDCODE I2C_ISR_ADDCODE_Msk /*!< Address match code (slave mode) */ 2601 2602 /****************** Bit definition for I2C_ICR register ********************/ 2603 #define I2C_ICR_ADDRCF_Pos (3U) 2604 #define I2C_ICR_ADDRCF_Msk (0x1UL << I2C_ICR_ADDRCF_Pos) /*!< 0x00000008 */ 2605 #define I2C_ICR_ADDRCF I2C_ICR_ADDRCF_Msk /*!< Address matched clear flag */ 2606 #define I2C_ICR_NACKCF_Pos (4U) 2607 #define I2C_ICR_NACKCF_Msk (0x1UL << I2C_ICR_NACKCF_Pos) /*!< 0x00000010 */ 2608 #define I2C_ICR_NACKCF I2C_ICR_NACKCF_Msk /*!< NACK clear flag */ 2609 #define I2C_ICR_STOPCF_Pos (5U) 2610 #define I2C_ICR_STOPCF_Msk (0x1UL << I2C_ICR_STOPCF_Pos) /*!< 0x00000020 */ 2611 #define I2C_ICR_STOPCF I2C_ICR_STOPCF_Msk /*!< STOP detection clear flag */ 2612 #define I2C_ICR_BERRCF_Pos (8U) 2613 #define I2C_ICR_BERRCF_Msk (0x1UL << I2C_ICR_BERRCF_Pos) /*!< 0x00000100 */ 2614 #define I2C_ICR_BERRCF I2C_ICR_BERRCF_Msk /*!< Bus error clear flag */ 2615 #define I2C_ICR_ARLOCF_Pos (9U) 2616 #define I2C_ICR_ARLOCF_Msk (0x1UL << I2C_ICR_ARLOCF_Pos) /*!< 0x00000200 */ 2617 #define I2C_ICR_ARLOCF I2C_ICR_ARLOCF_Msk /*!< Arbitration lost clear flag */ 2618 #define I2C_ICR_OVRCF_Pos (10U) 2619 #define I2C_ICR_OVRCF_Msk (0x1UL << I2C_ICR_OVRCF_Pos) /*!< 0x00000400 */ 2620 #define I2C_ICR_OVRCF I2C_ICR_OVRCF_Msk /*!< Overrun/Underrun clear flag */ 2621 #define I2C_ICR_PECCF_Pos (11U) 2622 #define I2C_ICR_PECCF_Msk (0x1UL << I2C_ICR_PECCF_Pos) /*!< 0x00000800 */ 2623 #define I2C_ICR_PECCF I2C_ICR_PECCF_Msk /*!< PAC error clear flag */ 2624 #define I2C_ICR_TIMOUTCF_Pos (12U) 2625 #define I2C_ICR_TIMOUTCF_Msk (0x1UL << I2C_ICR_TIMOUTCF_Pos) /*!< 0x00001000 */ 2626 #define I2C_ICR_TIMOUTCF I2C_ICR_TIMOUTCF_Msk /*!< Timeout clear flag */ 2627 #define I2C_ICR_ALERTCF_Pos (13U) 2628 #define I2C_ICR_ALERTCF_Msk (0x1UL << I2C_ICR_ALERTCF_Pos) /*!< 0x00002000 */ 2629 #define I2C_ICR_ALERTCF I2C_ICR_ALERTCF_Msk /*!< Alert clear flag */ 2630 2631 /****************** Bit definition for I2C_PECR register *******************/ 2632 #define I2C_PECR_PEC_Pos (0U) 2633 #define I2C_PECR_PEC_Msk (0xFFUL << I2C_PECR_PEC_Pos) /*!< 0x000000FF */ 2634 #define I2C_PECR_PEC I2C_PECR_PEC_Msk /*!< PEC register */ 2635 2636 /****************** Bit definition for I2C_RXDR register *********************/ 2637 #define I2C_RXDR_RXDATA_Pos (0U) 2638 #define I2C_RXDR_RXDATA_Msk (0xFFUL << I2C_RXDR_RXDATA_Pos) /*!< 0x000000FF */ 2639 #define I2C_RXDR_RXDATA I2C_RXDR_RXDATA_Msk /*!< 8-bit receive data */ 2640 2641 /****************** Bit definition for I2C_TXDR register *******************/ 2642 #define I2C_TXDR_TXDATA_Pos (0U) 2643 #define I2C_TXDR_TXDATA_Msk (0xFFUL << I2C_TXDR_TXDATA_Pos) /*!< 0x000000FF */ 2644 #define I2C_TXDR_TXDATA I2C_TXDR_TXDATA_Msk /*!< 8-bit transmit data */ 2645 2646 /*****************************************************************************/ 2647 /* */ 2648 /* Independent WATCHDOG (IWDG) */ 2649 /* */ 2650 /*****************************************************************************/ 2651 /******************* Bit definition for IWDG_KR register *******************/ 2652 #define IWDG_KR_KEY_Pos (0U) 2653 #define IWDG_KR_KEY_Msk (0xFFFFUL << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */ 2654 #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!< Key value (write only, read 0000h) */ 2655 2656 /******************* Bit definition for IWDG_PR register *******************/ 2657 #define IWDG_PR_PR_Pos (0U) 2658 #define IWDG_PR_PR_Msk (0x7UL << IWDG_PR_PR_Pos) /*!< 0x00000007 */ 2659 #define IWDG_PR_PR IWDG_PR_PR_Msk /*!< PR[2:0] (Prescaler divider) */ 2660 #define IWDG_PR_PR_0 (0x1UL << IWDG_PR_PR_Pos) /*!< 0x01 */ 2661 #define IWDG_PR_PR_1 (0x2UL << IWDG_PR_PR_Pos) /*!< 0x02 */ 2662 #define IWDG_PR_PR_2 (0x4UL << IWDG_PR_PR_Pos) /*!< 0x04 */ 2663 2664 /******************* Bit definition for IWDG_RLR register ******************/ 2665 #define IWDG_RLR_RL_Pos (0U) 2666 #define IWDG_RLR_RL_Msk (0xFFFUL << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */ 2667 #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!< Watchdog counter reload value */ 2668 2669 /******************* Bit definition for IWDG_SR register *******************/ 2670 #define IWDG_SR_PVU_Pos (0U) 2671 #define IWDG_SR_PVU_Msk (0x1UL << IWDG_SR_PVU_Pos) /*!< 0x00000001 */ 2672 #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */ 2673 #define IWDG_SR_RVU_Pos (1U) 2674 #define IWDG_SR_RVU_Msk (0x1UL << IWDG_SR_RVU_Pos) /*!< 0x00000002 */ 2675 #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */ 2676 #define IWDG_SR_WVU_Pos (2U) 2677 #define IWDG_SR_WVU_Msk (0x1UL << IWDG_SR_WVU_Pos) /*!< 0x00000004 */ 2678 #define IWDG_SR_WVU IWDG_SR_WVU_Msk /*!< Watchdog counter window value update */ 2679 2680 /******************* Bit definition for IWDG_KR register *******************/ 2681 #define IWDG_WINR_WIN_Pos (0U) 2682 #define IWDG_WINR_WIN_Msk (0xFFFUL << IWDG_WINR_WIN_Pos) /*!< 0x00000FFF */ 2683 #define IWDG_WINR_WIN IWDG_WINR_WIN_Msk /*!< Watchdog counter window value */ 2684 2685 /*****************************************************************************/ 2686 /* */ 2687 /* Power Control (PWR) */ 2688 /* */ 2689 /*****************************************************************************/ 2690 2691 /* Note: No specific macro feature on this device */ 2692 2693 2694 /******************** Bit definition for PWR_CR register *******************/ 2695 #define PWR_CR_LPDS_Pos (0U) 2696 #define PWR_CR_LPDS_Msk (0x1UL << PWR_CR_LPDS_Pos) /*!< 0x00000001 */ 2697 #define PWR_CR_LPDS PWR_CR_LPDS_Msk /*!< Low-power Deepsleep */ 2698 #define PWR_CR_PDDS_Pos (1U) 2699 #define PWR_CR_PDDS_Msk (0x1UL << PWR_CR_PDDS_Pos) /*!< 0x00000002 */ 2700 #define PWR_CR_PDDS PWR_CR_PDDS_Msk /*!< Power Down Deepsleep */ 2701 #define PWR_CR_CWUF_Pos (2U) 2702 #define PWR_CR_CWUF_Msk (0x1UL << PWR_CR_CWUF_Pos) /*!< 0x00000004 */ 2703 #define PWR_CR_CWUF PWR_CR_CWUF_Msk /*!< Clear Wakeup Flag */ 2704 #define PWR_CR_CSBF_Pos (3U) 2705 #define PWR_CR_CSBF_Msk (0x1UL << PWR_CR_CSBF_Pos) /*!< 0x00000008 */ 2706 #define PWR_CR_CSBF PWR_CR_CSBF_Msk /*!< Clear Standby Flag */ 2707 #define PWR_CR_DBP_Pos (8U) 2708 #define PWR_CR_DBP_Msk (0x1UL << PWR_CR_DBP_Pos) /*!< 0x00000100 */ 2709 #define PWR_CR_DBP PWR_CR_DBP_Msk /*!< Disable Backup Domain write protection */ 2710 2711 /******************* Bit definition for PWR_CSR register *******************/ 2712 #define PWR_CSR_WUF_Pos (0U) 2713 #define PWR_CSR_WUF_Msk (0x1UL << PWR_CSR_WUF_Pos) /*!< 0x00000001 */ 2714 #define PWR_CSR_WUF PWR_CSR_WUF_Msk /*!< Wakeup Flag */ 2715 #define PWR_CSR_SBF_Pos (1U) 2716 #define PWR_CSR_SBF_Msk (0x1UL << PWR_CSR_SBF_Pos) /*!< 0x00000002 */ 2717 #define PWR_CSR_SBF PWR_CSR_SBF_Msk /*!< Standby Flag */ 2718 2719 #define PWR_CSR_EWUP1_Pos (8U) 2720 #define PWR_CSR_EWUP1_Msk (0x1UL << PWR_CSR_EWUP1_Pos) /*!< 0x00000100 */ 2721 #define PWR_CSR_EWUP1 PWR_CSR_EWUP1_Msk /*!< Enable WKUP pin 1 */ 2722 #define PWR_CSR_EWUP2_Pos (9U) 2723 #define PWR_CSR_EWUP2_Msk (0x1UL << PWR_CSR_EWUP2_Pos) /*!< 0x00000200 */ 2724 #define PWR_CSR_EWUP2 PWR_CSR_EWUP2_Msk /*!< Enable WKUP pin 2 */ 2725 2726 /*****************************************************************************/ 2727 /* */ 2728 /* Reset and Clock Control */ 2729 /* */ 2730 /*****************************************************************************/ 2731 /* 2732 * @brief Specific device feature definitions (not present on all devices in the STM32F0 series) 2733 */ 2734 2735 /******************** Bit definition for RCC_CR register *******************/ 2736 #define RCC_CR_HSION_Pos (0U) 2737 #define RCC_CR_HSION_Msk (0x1UL << RCC_CR_HSION_Pos) /*!< 0x00000001 */ 2738 #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed clock enable */ 2739 #define RCC_CR_HSIRDY_Pos (1U) 2740 #define RCC_CR_HSIRDY_Msk (0x1UL << RCC_CR_HSIRDY_Pos) /*!< 0x00000002 */ 2741 #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed clock ready flag */ 2742 2743 #define RCC_CR_HSITRIM_Pos (3U) 2744 #define RCC_CR_HSITRIM_Msk (0x1FUL << RCC_CR_HSITRIM_Pos) /*!< 0x000000F8 */ 2745 #define RCC_CR_HSITRIM RCC_CR_HSITRIM_Msk /*!< Internal High Speed clock trimming */ 2746 #define RCC_CR_HSITRIM_0 (0x01UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000008 */ 2747 #define RCC_CR_HSITRIM_1 (0x02UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000010 */ 2748 #define RCC_CR_HSITRIM_2 (0x04UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000020 */ 2749 #define RCC_CR_HSITRIM_3 (0x08UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000040 */ 2750 #define RCC_CR_HSITRIM_4 (0x10UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000080 */ 2751 2752 #define RCC_CR_HSICAL_Pos (8U) 2753 #define RCC_CR_HSICAL_Msk (0xFFUL << RCC_CR_HSICAL_Pos) /*!< 0x0000FF00 */ 2754 #define RCC_CR_HSICAL RCC_CR_HSICAL_Msk /*!< Internal High Speed clock Calibration */ 2755 #define RCC_CR_HSICAL_0 (0x01UL << RCC_CR_HSICAL_Pos) /*!< 0x00000100 */ 2756 #define RCC_CR_HSICAL_1 (0x02UL << RCC_CR_HSICAL_Pos) /*!< 0x00000200 */ 2757 #define RCC_CR_HSICAL_2 (0x04UL << RCC_CR_HSICAL_Pos) /*!< 0x00000400 */ 2758 #define RCC_CR_HSICAL_3 (0x08UL << RCC_CR_HSICAL_Pos) /*!< 0x00000800 */ 2759 #define RCC_CR_HSICAL_4 (0x10UL << RCC_CR_HSICAL_Pos) /*!< 0x00001000 */ 2760 #define RCC_CR_HSICAL_5 (0x20UL << RCC_CR_HSICAL_Pos) /*!< 0x00002000 */ 2761 #define RCC_CR_HSICAL_6 (0x40UL << RCC_CR_HSICAL_Pos) /*!< 0x00004000 */ 2762 #define RCC_CR_HSICAL_7 (0x80UL << RCC_CR_HSICAL_Pos) /*!< 0x00008000 */ 2763 2764 #define RCC_CR_HSEON_Pos (16U) 2765 #define RCC_CR_HSEON_Msk (0x1UL << RCC_CR_HSEON_Pos) /*!< 0x00010000 */ 2766 #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed clock enable */ 2767 #define RCC_CR_HSERDY_Pos (17U) 2768 #define RCC_CR_HSERDY_Msk (0x1UL << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */ 2769 #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed clock ready flag */ 2770 #define RCC_CR_HSEBYP_Pos (18U) 2771 #define RCC_CR_HSEBYP_Msk (0x1UL << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */ 2772 #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed clock Bypass */ 2773 #define RCC_CR_CSSON_Pos (19U) 2774 #define RCC_CR_CSSON_Msk (0x1UL << RCC_CR_CSSON_Pos) /*!< 0x00080000 */ 2775 #define RCC_CR_CSSON RCC_CR_CSSON_Msk /*!< Clock Security System enable */ 2776 #define RCC_CR_PLLON_Pos (24U) 2777 #define RCC_CR_PLLON_Msk (0x1UL << RCC_CR_PLLON_Pos) /*!< 0x01000000 */ 2778 #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< PLL enable */ 2779 #define RCC_CR_PLLRDY_Pos (25U) 2780 #define RCC_CR_PLLRDY_Msk (0x1UL << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */ 2781 #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< PLL clock ready flag */ 2782 2783 /******************** Bit definition for RCC_CFGR register *****************/ 2784 /*!< SW configuration */ 2785 #define RCC_CFGR_SW_Pos (0U) 2786 #define RCC_CFGR_SW_Msk (0x3UL << RCC_CFGR_SW_Pos) /*!< 0x00000003 */ 2787 #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */ 2788 #define RCC_CFGR_SW_0 (0x1UL << RCC_CFGR_SW_Pos) /*!< 0x00000001 */ 2789 #define RCC_CFGR_SW_1 (0x2UL << RCC_CFGR_SW_Pos) /*!< 0x00000002 */ 2790 2791 #define RCC_CFGR_SW_HSI (0x00000000U) /*!< HSI selected as system clock */ 2792 #define RCC_CFGR_SW_HSE (0x00000001U) /*!< HSE selected as system clock */ 2793 #define RCC_CFGR_SW_PLL (0x00000002U) /*!< PLL selected as system clock */ 2794 2795 /*!< SWS configuration */ 2796 #define RCC_CFGR_SWS_Pos (2U) 2797 #define RCC_CFGR_SWS_Msk (0x3UL << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */ 2798 #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */ 2799 #define RCC_CFGR_SWS_0 (0x1UL << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */ 2800 #define RCC_CFGR_SWS_1 (0x2UL << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */ 2801 2802 #define RCC_CFGR_SWS_HSI (0x00000000U) /*!< HSI oscillator used as system clock */ 2803 #define RCC_CFGR_SWS_HSE (0x00000004U) /*!< HSE oscillator used as system clock */ 2804 #define RCC_CFGR_SWS_PLL (0x00000008U) /*!< PLL used as system clock */ 2805 2806 /*!< HPRE configuration */ 2807 #define RCC_CFGR_HPRE_Pos (4U) 2808 #define RCC_CFGR_HPRE_Msk (0xFUL << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */ 2809 #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */ 2810 #define RCC_CFGR_HPRE_0 (0x1UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */ 2811 #define RCC_CFGR_HPRE_1 (0x2UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */ 2812 #define RCC_CFGR_HPRE_2 (0x4UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */ 2813 #define RCC_CFGR_HPRE_3 (0x8UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */ 2814 2815 #define RCC_CFGR_HPRE_DIV1 (0x00000000U) /*!< SYSCLK not divided */ 2816 #define RCC_CFGR_HPRE_DIV2 (0x00000080U) /*!< SYSCLK divided by 2 */ 2817 #define RCC_CFGR_HPRE_DIV4 (0x00000090U) /*!< SYSCLK divided by 4 */ 2818 #define RCC_CFGR_HPRE_DIV8 (0x000000A0U) /*!< SYSCLK divided by 8 */ 2819 #define RCC_CFGR_HPRE_DIV16 (0x000000B0U) /*!< SYSCLK divided by 16 */ 2820 #define RCC_CFGR_HPRE_DIV64 (0x000000C0U) /*!< SYSCLK divided by 64 */ 2821 #define RCC_CFGR_HPRE_DIV128 (0x000000D0U) /*!< SYSCLK divided by 128 */ 2822 #define RCC_CFGR_HPRE_DIV256 (0x000000E0U) /*!< SYSCLK divided by 256 */ 2823 #define RCC_CFGR_HPRE_DIV512 (0x000000F0U) /*!< SYSCLK divided by 512 */ 2824 2825 /*!< PPRE configuration */ 2826 #define RCC_CFGR_PPRE_Pos (8U) 2827 #define RCC_CFGR_PPRE_Msk (0x7UL << RCC_CFGR_PPRE_Pos) /*!< 0x00000700 */ 2828 #define RCC_CFGR_PPRE RCC_CFGR_PPRE_Msk /*!< PRE[2:0] bits (APB prescaler) */ 2829 #define RCC_CFGR_PPRE_0 (0x1UL << RCC_CFGR_PPRE_Pos) /*!< 0x00000100 */ 2830 #define RCC_CFGR_PPRE_1 (0x2UL << RCC_CFGR_PPRE_Pos) /*!< 0x00000200 */ 2831 #define RCC_CFGR_PPRE_2 (0x4UL << RCC_CFGR_PPRE_Pos) /*!< 0x00000400 */ 2832 2833 #define RCC_CFGR_PPRE_DIV1 (0x00000000U) /*!< HCLK not divided */ 2834 #define RCC_CFGR_PPRE_DIV2_Pos (10U) 2835 #define RCC_CFGR_PPRE_DIV2_Msk (0x1UL << RCC_CFGR_PPRE_DIV2_Pos) /*!< 0x00000400 */ 2836 #define RCC_CFGR_PPRE_DIV2 RCC_CFGR_PPRE_DIV2_Msk /*!< HCLK divided by 2 */ 2837 #define RCC_CFGR_PPRE_DIV4_Pos (8U) 2838 #define RCC_CFGR_PPRE_DIV4_Msk (0x5UL << RCC_CFGR_PPRE_DIV4_Pos) /*!< 0x00000500 */ 2839 #define RCC_CFGR_PPRE_DIV4 RCC_CFGR_PPRE_DIV4_Msk /*!< HCLK divided by 4 */ 2840 #define RCC_CFGR_PPRE_DIV8_Pos (9U) 2841 #define RCC_CFGR_PPRE_DIV8_Msk (0x3UL << RCC_CFGR_PPRE_DIV8_Pos) /*!< 0x00000600 */ 2842 #define RCC_CFGR_PPRE_DIV8 RCC_CFGR_PPRE_DIV8_Msk /*!< HCLK divided by 8 */ 2843 #define RCC_CFGR_PPRE_DIV16_Pos (8U) 2844 #define RCC_CFGR_PPRE_DIV16_Msk (0x7UL << RCC_CFGR_PPRE_DIV16_Pos) /*!< 0x00000700 */ 2845 #define RCC_CFGR_PPRE_DIV16 RCC_CFGR_PPRE_DIV16_Msk /*!< HCLK divided by 16 */ 2846 2847 /*!< ADCPPRE configuration */ 2848 #define RCC_CFGR_ADCPRE_Pos (14U) 2849 #define RCC_CFGR_ADCPRE_Msk (0x1UL << RCC_CFGR_ADCPRE_Pos) /*!< 0x00004000 */ 2850 #define RCC_CFGR_ADCPRE RCC_CFGR_ADCPRE_Msk /*!< ADCPRE bit (ADC prescaler) */ 2851 2852 #define RCC_CFGR_ADCPRE_DIV2 (0x00000000U) /*!< PCLK divided by 2 */ 2853 #define RCC_CFGR_ADCPRE_DIV4 (0x00004000U) /*!< PCLK divided by 4 */ 2854 2855 #define RCC_CFGR_PLLSRC_Pos (16U) 2856 #define RCC_CFGR_PLLSRC_Msk (0x1UL << RCC_CFGR_PLLSRC_Pos) /*!< 0x00010000 */ 2857 #define RCC_CFGR_PLLSRC RCC_CFGR_PLLSRC_Msk /*!< PLL entry clock source */ 2858 #define RCC_CFGR_PLLSRC_HSI_DIV2 (0x00000000U) /*!< HSI clock divided by 2 selected as PLL entry clock source */ 2859 #define RCC_CFGR_PLLSRC_HSE_PREDIV (0x00010000U) /*!< HSE/PREDIV clock selected as PLL entry clock source */ 2860 2861 #define RCC_CFGR_PLLXTPRE_Pos (17U) 2862 #define RCC_CFGR_PLLXTPRE_Msk (0x1UL << RCC_CFGR_PLLXTPRE_Pos) /*!< 0x00020000 */ 2863 #define RCC_CFGR_PLLXTPRE RCC_CFGR_PLLXTPRE_Msk /*!< HSE divider for PLL entry */ 2864 #define RCC_CFGR_PLLXTPRE_HSE_PREDIV_DIV1 (0x00000000U) /*!< HSE/PREDIV clock not divided for PLL entry */ 2865 #define RCC_CFGR_PLLXTPRE_HSE_PREDIV_DIV2 (0x00020000U) /*!< HSE/PREDIV clock divided by 2 for PLL entry */ 2866 2867 /*!< PLLMUL configuration */ 2868 #define RCC_CFGR_PLLMUL_Pos (18U) 2869 #define RCC_CFGR_PLLMUL_Msk (0xFUL << RCC_CFGR_PLLMUL_Pos) /*!< 0x003C0000 */ 2870 #define RCC_CFGR_PLLMUL RCC_CFGR_PLLMUL_Msk /*!< PLLMUL[3:0] bits (PLL multiplication factor) */ 2871 #define RCC_CFGR_PLLMUL_0 (0x1UL << RCC_CFGR_PLLMUL_Pos) /*!< 0x00040000 */ 2872 #define RCC_CFGR_PLLMUL_1 (0x2UL << RCC_CFGR_PLLMUL_Pos) /*!< 0x00080000 */ 2873 #define RCC_CFGR_PLLMUL_2 (0x4UL << RCC_CFGR_PLLMUL_Pos) /*!< 0x00100000 */ 2874 #define RCC_CFGR_PLLMUL_3 (0x8UL << RCC_CFGR_PLLMUL_Pos) /*!< 0x00200000 */ 2875 2876 #define RCC_CFGR_PLLMUL2 (0x00000000U) /*!< PLL input clock*2 */ 2877 #define RCC_CFGR_PLLMUL3 (0x00040000U) /*!< PLL input clock*3 */ 2878 #define RCC_CFGR_PLLMUL4 (0x00080000U) /*!< PLL input clock*4 */ 2879 #define RCC_CFGR_PLLMUL5 (0x000C0000U) /*!< PLL input clock*5 */ 2880 #define RCC_CFGR_PLLMUL6 (0x00100000U) /*!< PLL input clock*6 */ 2881 #define RCC_CFGR_PLLMUL7 (0x00140000U) /*!< PLL input clock*7 */ 2882 #define RCC_CFGR_PLLMUL8 (0x00180000U) /*!< PLL input clock*8 */ 2883 #define RCC_CFGR_PLLMUL9 (0x001C0000U) /*!< PLL input clock*9 */ 2884 #define RCC_CFGR_PLLMUL10 (0x00200000U) /*!< PLL input clock10 */ 2885 #define RCC_CFGR_PLLMUL11 (0x00240000U) /*!< PLL input clock*11 */ 2886 #define RCC_CFGR_PLLMUL12 (0x00280000U) /*!< PLL input clock*12 */ 2887 #define RCC_CFGR_PLLMUL13 (0x002C0000U) /*!< PLL input clock*13 */ 2888 #define RCC_CFGR_PLLMUL14 (0x00300000U) /*!< PLL input clock*14 */ 2889 #define RCC_CFGR_PLLMUL15 (0x00340000U) /*!< PLL input clock*15 */ 2890 #define RCC_CFGR_PLLMUL16 (0x00380000U) /*!< PLL input clock*16 */ 2891 2892 /*!< MCO configuration */ 2893 #define RCC_CFGR_MCO_Pos (24U) 2894 #define RCC_CFGR_MCO_Msk (0xFUL << RCC_CFGR_MCO_Pos) /*!< 0x0F000000 */ 2895 #define RCC_CFGR_MCO RCC_CFGR_MCO_Msk /*!< MCO[3:0] bits (Microcontroller Clock Output) */ 2896 #define RCC_CFGR_MCO_0 (0x1UL << RCC_CFGR_MCO_Pos) /*!< 0x01000000 */ 2897 #define RCC_CFGR_MCO_1 (0x2UL << RCC_CFGR_MCO_Pos) /*!< 0x02000000 */ 2898 #define RCC_CFGR_MCO_2 (0x4UL << RCC_CFGR_MCO_Pos) /*!< 0x04000000 */ 2899 2900 #define RCC_CFGR_MCO_NOCLOCK (0x00000000U) /*!< No clock */ 2901 #define RCC_CFGR_MCO_HSI14 (0x01000000U) /*!< HSI14 clock selected as MCO source */ 2902 #define RCC_CFGR_MCO_LSI (0x02000000U) /*!< LSI clock selected as MCO source */ 2903 #define RCC_CFGR_MCO_LSE (0x03000000U) /*!< LSE clock selected as MCO source */ 2904 #define RCC_CFGR_MCO_SYSCLK (0x04000000U) /*!< System clock selected as MCO source */ 2905 #define RCC_CFGR_MCO_HSI (0x05000000U) /*!< HSI clock selected as MCO source */ 2906 #define RCC_CFGR_MCO_HSE (0x06000000U) /*!< HSE clock selected as MCO source */ 2907 #define RCC_CFGR_MCO_PLL (0x07000000U) /*!< PLL clock divided by 2 selected as MCO source */ 2908 2909 #define RCC_CFGR_MCOPRE_Pos (28U) 2910 #define RCC_CFGR_MCOPRE_Msk (0x7UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x70000000 */ 2911 #define RCC_CFGR_MCOPRE RCC_CFGR_MCOPRE_Msk /*!< MCO prescaler */ 2912 #define RCC_CFGR_MCOPRE_DIV1 (0x00000000U) /*!< MCO is divided by 1 */ 2913 #define RCC_CFGR_MCOPRE_DIV2 (0x10000000U) /*!< MCO is divided by 2 */ 2914 #define RCC_CFGR_MCOPRE_DIV4 (0x20000000U) /*!< MCO is divided by 4 */ 2915 #define RCC_CFGR_MCOPRE_DIV8 (0x30000000U) /*!< MCO is divided by 8 */ 2916 #define RCC_CFGR_MCOPRE_DIV16 (0x40000000U) /*!< MCO is divided by 16 */ 2917 #define RCC_CFGR_MCOPRE_DIV32 (0x50000000U) /*!< MCO is divided by 32 */ 2918 #define RCC_CFGR_MCOPRE_DIV64 (0x60000000U) /*!< MCO is divided by 64 */ 2919 #define RCC_CFGR_MCOPRE_DIV128 (0x70000000U) /*!< MCO is divided by 128 */ 2920 2921 #define RCC_CFGR_PLLNODIV_Pos (31U) 2922 #define RCC_CFGR_PLLNODIV_Msk (0x1UL << RCC_CFGR_PLLNODIV_Pos) /*!< 0x80000000 */ 2923 #define RCC_CFGR_PLLNODIV RCC_CFGR_PLLNODIV_Msk /*!< PLL is not divided to MCO */ 2924 2925 /* Reference defines */ 2926 #define RCC_CFGR_MCOSEL RCC_CFGR_MCO 2927 #define RCC_CFGR_MCOSEL_0 RCC_CFGR_MCO_0 2928 #define RCC_CFGR_MCOSEL_1 RCC_CFGR_MCO_1 2929 #define RCC_CFGR_MCOSEL_2 RCC_CFGR_MCO_2 2930 #define RCC_CFGR_MCOSEL_NOCLOCK RCC_CFGR_MCO_NOCLOCK 2931 #define RCC_CFGR_MCOSEL_HSI14 RCC_CFGR_MCO_HSI14 2932 #define RCC_CFGR_MCOSEL_LSI RCC_CFGR_MCO_LSI 2933 #define RCC_CFGR_MCOSEL_LSE RCC_CFGR_MCO_LSE 2934 #define RCC_CFGR_MCOSEL_SYSCLK RCC_CFGR_MCO_SYSCLK 2935 #define RCC_CFGR_MCOSEL_HSI RCC_CFGR_MCO_HSI 2936 #define RCC_CFGR_MCOSEL_HSE RCC_CFGR_MCO_HSE 2937 #define RCC_CFGR_MCOSEL_PLL_DIV2 RCC_CFGR_MCO_PLL 2938 2939 /*!<****************** Bit definition for RCC_CIR register *****************/ 2940 #define RCC_CIR_LSIRDYF_Pos (0U) 2941 #define RCC_CIR_LSIRDYF_Msk (0x1UL << RCC_CIR_LSIRDYF_Pos) /*!< 0x00000001 */ 2942 #define RCC_CIR_LSIRDYF RCC_CIR_LSIRDYF_Msk /*!< LSI Ready Interrupt flag */ 2943 #define RCC_CIR_LSERDYF_Pos (1U) 2944 #define RCC_CIR_LSERDYF_Msk (0x1UL << RCC_CIR_LSERDYF_Pos) /*!< 0x00000002 */ 2945 #define RCC_CIR_LSERDYF RCC_CIR_LSERDYF_Msk /*!< LSE Ready Interrupt flag */ 2946 #define RCC_CIR_HSIRDYF_Pos (2U) 2947 #define RCC_CIR_HSIRDYF_Msk (0x1UL << RCC_CIR_HSIRDYF_Pos) /*!< 0x00000004 */ 2948 #define RCC_CIR_HSIRDYF RCC_CIR_HSIRDYF_Msk /*!< HSI Ready Interrupt flag */ 2949 #define RCC_CIR_HSERDYF_Pos (3U) 2950 #define RCC_CIR_HSERDYF_Msk (0x1UL << RCC_CIR_HSERDYF_Pos) /*!< 0x00000008 */ 2951 #define RCC_CIR_HSERDYF RCC_CIR_HSERDYF_Msk /*!< HSE Ready Interrupt flag */ 2952 #define RCC_CIR_PLLRDYF_Pos (4U) 2953 #define RCC_CIR_PLLRDYF_Msk (0x1UL << RCC_CIR_PLLRDYF_Pos) /*!< 0x00000010 */ 2954 #define RCC_CIR_PLLRDYF RCC_CIR_PLLRDYF_Msk /*!< PLL Ready Interrupt flag */ 2955 #define RCC_CIR_HSI14RDYF_Pos (5U) 2956 #define RCC_CIR_HSI14RDYF_Msk (0x1UL << RCC_CIR_HSI14RDYF_Pos) /*!< 0x00000020 */ 2957 #define RCC_CIR_HSI14RDYF RCC_CIR_HSI14RDYF_Msk /*!< HSI14 Ready Interrupt flag */ 2958 #define RCC_CIR_CSSF_Pos (7U) 2959 #define RCC_CIR_CSSF_Msk (0x1UL << RCC_CIR_CSSF_Pos) /*!< 0x00000080 */ 2960 #define RCC_CIR_CSSF RCC_CIR_CSSF_Msk /*!< Clock Security System Interrupt flag */ 2961 #define RCC_CIR_LSIRDYIE_Pos (8U) 2962 #define RCC_CIR_LSIRDYIE_Msk (0x1UL << RCC_CIR_LSIRDYIE_Pos) /*!< 0x00000100 */ 2963 #define RCC_CIR_LSIRDYIE RCC_CIR_LSIRDYIE_Msk /*!< LSI Ready Interrupt Enable */ 2964 #define RCC_CIR_LSERDYIE_Pos (9U) 2965 #define RCC_CIR_LSERDYIE_Msk (0x1UL << RCC_CIR_LSERDYIE_Pos) /*!< 0x00000200 */ 2966 #define RCC_CIR_LSERDYIE RCC_CIR_LSERDYIE_Msk /*!< LSE Ready Interrupt Enable */ 2967 #define RCC_CIR_HSIRDYIE_Pos (10U) 2968 #define RCC_CIR_HSIRDYIE_Msk (0x1UL << RCC_CIR_HSIRDYIE_Pos) /*!< 0x00000400 */ 2969 #define RCC_CIR_HSIRDYIE RCC_CIR_HSIRDYIE_Msk /*!< HSI Ready Interrupt Enable */ 2970 #define RCC_CIR_HSERDYIE_Pos (11U) 2971 #define RCC_CIR_HSERDYIE_Msk (0x1UL << RCC_CIR_HSERDYIE_Pos) /*!< 0x00000800 */ 2972 #define RCC_CIR_HSERDYIE RCC_CIR_HSERDYIE_Msk /*!< HSE Ready Interrupt Enable */ 2973 #define RCC_CIR_PLLRDYIE_Pos (12U) 2974 #define RCC_CIR_PLLRDYIE_Msk (0x1UL << RCC_CIR_PLLRDYIE_Pos) /*!< 0x00001000 */ 2975 #define RCC_CIR_PLLRDYIE RCC_CIR_PLLRDYIE_Msk /*!< PLL Ready Interrupt Enable */ 2976 #define RCC_CIR_HSI14RDYIE_Pos (13U) 2977 #define RCC_CIR_HSI14RDYIE_Msk (0x1UL << RCC_CIR_HSI14RDYIE_Pos) /*!< 0x00002000 */ 2978 #define RCC_CIR_HSI14RDYIE RCC_CIR_HSI14RDYIE_Msk /*!< HSI14 Ready Interrupt Enable */ 2979 #define RCC_CIR_LSIRDYC_Pos (16U) 2980 #define RCC_CIR_LSIRDYC_Msk (0x1UL << RCC_CIR_LSIRDYC_Pos) /*!< 0x00010000 */ 2981 #define RCC_CIR_LSIRDYC RCC_CIR_LSIRDYC_Msk /*!< LSI Ready Interrupt Clear */ 2982 #define RCC_CIR_LSERDYC_Pos (17U) 2983 #define RCC_CIR_LSERDYC_Msk (0x1UL << RCC_CIR_LSERDYC_Pos) /*!< 0x00020000 */ 2984 #define RCC_CIR_LSERDYC RCC_CIR_LSERDYC_Msk /*!< LSE Ready Interrupt Clear */ 2985 #define RCC_CIR_HSIRDYC_Pos (18U) 2986 #define RCC_CIR_HSIRDYC_Msk (0x1UL << RCC_CIR_HSIRDYC_Pos) /*!< 0x00040000 */ 2987 #define RCC_CIR_HSIRDYC RCC_CIR_HSIRDYC_Msk /*!< HSI Ready Interrupt Clear */ 2988 #define RCC_CIR_HSERDYC_Pos (19U) 2989 #define RCC_CIR_HSERDYC_Msk (0x1UL << RCC_CIR_HSERDYC_Pos) /*!< 0x00080000 */ 2990 #define RCC_CIR_HSERDYC RCC_CIR_HSERDYC_Msk /*!< HSE Ready Interrupt Clear */ 2991 #define RCC_CIR_PLLRDYC_Pos (20U) 2992 #define RCC_CIR_PLLRDYC_Msk (0x1UL << RCC_CIR_PLLRDYC_Pos) /*!< 0x00100000 */ 2993 #define RCC_CIR_PLLRDYC RCC_CIR_PLLRDYC_Msk /*!< PLL Ready Interrupt Clear */ 2994 #define RCC_CIR_HSI14RDYC_Pos (21U) 2995 #define RCC_CIR_HSI14RDYC_Msk (0x1UL << RCC_CIR_HSI14RDYC_Pos) /*!< 0x00200000 */ 2996 #define RCC_CIR_HSI14RDYC RCC_CIR_HSI14RDYC_Msk /*!< HSI14 Ready Interrupt Clear */ 2997 #define RCC_CIR_CSSC_Pos (23U) 2998 #define RCC_CIR_CSSC_Msk (0x1UL << RCC_CIR_CSSC_Pos) /*!< 0x00800000 */ 2999 #define RCC_CIR_CSSC RCC_CIR_CSSC_Msk /*!< Clock Security System Interrupt Clear */ 3000 3001 /***************** Bit definition for RCC_APB2RSTR register ****************/ 3002 #define RCC_APB2RSTR_SYSCFGRST_Pos (0U) 3003 #define RCC_APB2RSTR_SYSCFGRST_Msk (0x1UL << RCC_APB2RSTR_SYSCFGRST_Pos) /*!< 0x00000001 */ 3004 #define RCC_APB2RSTR_SYSCFGRST RCC_APB2RSTR_SYSCFGRST_Msk /*!< SYSCFG reset */ 3005 #define RCC_APB2RSTR_ADCRST_Pos (9U) 3006 #define RCC_APB2RSTR_ADCRST_Msk (0x1UL << RCC_APB2RSTR_ADCRST_Pos) /*!< 0x00000200 */ 3007 #define RCC_APB2RSTR_ADCRST RCC_APB2RSTR_ADCRST_Msk /*!< ADC reset */ 3008 #define RCC_APB2RSTR_TIM1RST_Pos (11U) 3009 #define RCC_APB2RSTR_TIM1RST_Msk (0x1UL << RCC_APB2RSTR_TIM1RST_Pos) /*!< 0x00000800 */ 3010 #define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk /*!< TIM1 reset */ 3011 #define RCC_APB2RSTR_SPI1RST_Pos (12U) 3012 #define RCC_APB2RSTR_SPI1RST_Msk (0x1UL << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */ 3013 #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk /*!< SPI1 reset */ 3014 #define RCC_APB2RSTR_USART1RST_Pos (14U) 3015 #define RCC_APB2RSTR_USART1RST_Msk (0x1UL << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00004000 */ 3016 #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk /*!< USART1 reset */ 3017 #define RCC_APB2RSTR_TIM16RST_Pos (17U) 3018 #define RCC_APB2RSTR_TIM16RST_Msk (0x1UL << RCC_APB2RSTR_TIM16RST_Pos) /*!< 0x00020000 */ 3019 #define RCC_APB2RSTR_TIM16RST RCC_APB2RSTR_TIM16RST_Msk /*!< TIM16 reset */ 3020 #define RCC_APB2RSTR_TIM17RST_Pos (18U) 3021 #define RCC_APB2RSTR_TIM17RST_Msk (0x1UL << RCC_APB2RSTR_TIM17RST_Pos) /*!< 0x00040000 */ 3022 #define RCC_APB2RSTR_TIM17RST RCC_APB2RSTR_TIM17RST_Msk /*!< TIM17 reset */ 3023 #define RCC_APB2RSTR_DBGMCURST_Pos (22U) 3024 #define RCC_APB2RSTR_DBGMCURST_Msk (0x1UL << RCC_APB2RSTR_DBGMCURST_Pos) /*!< 0x00400000 */ 3025 #define RCC_APB2RSTR_DBGMCURST RCC_APB2RSTR_DBGMCURST_Msk /*!< DBGMCU reset */ 3026 3027 /*!< Old ADC1 reset bit definition maintained for legacy purpose */ 3028 #define RCC_APB2RSTR_ADC1RST RCC_APB2RSTR_ADCRST 3029 3030 /***************** Bit definition for RCC_APB1RSTR register ****************/ 3031 #define RCC_APB1RSTR_TIM3RST_Pos (1U) 3032 #define RCC_APB1RSTR_TIM3RST_Msk (0x1UL << RCC_APB1RSTR_TIM3RST_Pos) /*!< 0x00000002 */ 3033 #define RCC_APB1RSTR_TIM3RST RCC_APB1RSTR_TIM3RST_Msk /*!< Timer 3 reset */ 3034 #define RCC_APB1RSTR_TIM14RST_Pos (8U) 3035 #define RCC_APB1RSTR_TIM14RST_Msk (0x1UL << RCC_APB1RSTR_TIM14RST_Pos) /*!< 0x00000100 */ 3036 #define RCC_APB1RSTR_TIM14RST RCC_APB1RSTR_TIM14RST_Msk /*!< Timer 14 reset */ 3037 #define RCC_APB1RSTR_WWDGRST_Pos (11U) 3038 #define RCC_APB1RSTR_WWDGRST_Msk (0x1UL << RCC_APB1RSTR_WWDGRST_Pos) /*!< 0x00000800 */ 3039 #define RCC_APB1RSTR_WWDGRST RCC_APB1RSTR_WWDGRST_Msk /*!< Window Watchdog reset */ 3040 #define RCC_APB1RSTR_I2C1RST_Pos (21U) 3041 #define RCC_APB1RSTR_I2C1RST_Msk (0x1UL << RCC_APB1RSTR_I2C1RST_Pos) /*!< 0x00200000 */ 3042 #define RCC_APB1RSTR_I2C1RST RCC_APB1RSTR_I2C1RST_Msk /*!< I2C 1 reset */ 3043 #define RCC_APB1RSTR_PWRRST_Pos (28U) 3044 #define RCC_APB1RSTR_PWRRST_Msk (0x1UL << RCC_APB1RSTR_PWRRST_Pos) /*!< 0x10000000 */ 3045 #define RCC_APB1RSTR_PWRRST RCC_APB1RSTR_PWRRST_Msk /*!< PWR reset */ 3046 3047 /****************** Bit definition for RCC_AHBENR register *****************/ 3048 #define RCC_AHBENR_DMAEN_Pos (0U) 3049 #define RCC_AHBENR_DMAEN_Msk (0x1UL << RCC_AHBENR_DMAEN_Pos) /*!< 0x00000001 */ 3050 #define RCC_AHBENR_DMAEN RCC_AHBENR_DMAEN_Msk /*!< DMA1 clock enable */ 3051 #define RCC_AHBENR_SRAMEN_Pos (2U) 3052 #define RCC_AHBENR_SRAMEN_Msk (0x1UL << RCC_AHBENR_SRAMEN_Pos) /*!< 0x00000004 */ 3053 #define RCC_AHBENR_SRAMEN RCC_AHBENR_SRAMEN_Msk /*!< SRAM interface clock enable */ 3054 #define RCC_AHBENR_FLITFEN_Pos (4U) 3055 #define RCC_AHBENR_FLITFEN_Msk (0x1UL << RCC_AHBENR_FLITFEN_Pos) /*!< 0x00000010 */ 3056 #define RCC_AHBENR_FLITFEN RCC_AHBENR_FLITFEN_Msk /*!< FLITF clock enable */ 3057 #define RCC_AHBENR_CRCEN_Pos (6U) 3058 #define RCC_AHBENR_CRCEN_Msk (0x1UL << RCC_AHBENR_CRCEN_Pos) /*!< 0x00000040 */ 3059 #define RCC_AHBENR_CRCEN RCC_AHBENR_CRCEN_Msk /*!< CRC clock enable */ 3060 #define RCC_AHBENR_GPIOAEN_Pos (17U) 3061 #define RCC_AHBENR_GPIOAEN_Msk (0x1UL << RCC_AHBENR_GPIOAEN_Pos) /*!< 0x00020000 */ 3062 #define RCC_AHBENR_GPIOAEN RCC_AHBENR_GPIOAEN_Msk /*!< GPIOA clock enable */ 3063 #define RCC_AHBENR_GPIOBEN_Pos (18U) 3064 #define RCC_AHBENR_GPIOBEN_Msk (0x1UL << RCC_AHBENR_GPIOBEN_Pos) /*!< 0x00040000 */ 3065 #define RCC_AHBENR_GPIOBEN RCC_AHBENR_GPIOBEN_Msk /*!< GPIOB clock enable */ 3066 #define RCC_AHBENR_GPIOCEN_Pos (19U) 3067 #define RCC_AHBENR_GPIOCEN_Msk (0x1UL << RCC_AHBENR_GPIOCEN_Pos) /*!< 0x00080000 */ 3068 #define RCC_AHBENR_GPIOCEN RCC_AHBENR_GPIOCEN_Msk /*!< GPIOC clock enable */ 3069 #define RCC_AHBENR_GPIODEN_Pos (20U) 3070 #define RCC_AHBENR_GPIODEN_Msk (0x1UL << RCC_AHBENR_GPIODEN_Pos) /*!< 0x00100000 */ 3071 #define RCC_AHBENR_GPIODEN RCC_AHBENR_GPIODEN_Msk /*!< GPIOD clock enable */ 3072 #define RCC_AHBENR_GPIOFEN_Pos (22U) 3073 #define RCC_AHBENR_GPIOFEN_Msk (0x1UL << RCC_AHBENR_GPIOFEN_Pos) /*!< 0x00400000 */ 3074 #define RCC_AHBENR_GPIOFEN RCC_AHBENR_GPIOFEN_Msk /*!< GPIOF clock enable */ 3075 3076 /* Old Bit definition maintained for legacy purpose */ 3077 #define RCC_AHBENR_DMA1EN RCC_AHBENR_DMAEN /*!< DMA1 clock enable */ 3078 #define RCC_AHBENR_TSEN RCC_AHBENR_TSCEN /*!< TS clock enable */ 3079 3080 /***************** Bit definition for RCC_APB2ENR register *****************/ 3081 #define RCC_APB2ENR_SYSCFGCOMPEN_Pos (0U) 3082 #define RCC_APB2ENR_SYSCFGCOMPEN_Msk (0x1UL << RCC_APB2ENR_SYSCFGCOMPEN_Pos) /*!< 0x00000001 */ 3083 #define RCC_APB2ENR_SYSCFGCOMPEN RCC_APB2ENR_SYSCFGCOMPEN_Msk /*!< SYSCFG and comparator clock enable */ 3084 #define RCC_APB2ENR_ADCEN_Pos (9U) 3085 #define RCC_APB2ENR_ADCEN_Msk (0x1UL << RCC_APB2ENR_ADCEN_Pos) /*!< 0x00000200 */ 3086 #define RCC_APB2ENR_ADCEN RCC_APB2ENR_ADCEN_Msk /*!< ADC1 clock enable */ 3087 #define RCC_APB2ENR_TIM1EN_Pos (11U) 3088 #define RCC_APB2ENR_TIM1EN_Msk (0x1UL << RCC_APB2ENR_TIM1EN_Pos) /*!< 0x00000800 */ 3089 #define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk /*!< TIM1 clock enable */ 3090 #define RCC_APB2ENR_SPI1EN_Pos (12U) 3091 #define RCC_APB2ENR_SPI1EN_Msk (0x1UL << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */ 3092 #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk /*!< SPI1 clock enable */ 3093 #define RCC_APB2ENR_USART1EN_Pos (14U) 3094 #define RCC_APB2ENR_USART1EN_Msk (0x1UL << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00004000 */ 3095 #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk /*!< USART1 clock enable */ 3096 #define RCC_APB2ENR_TIM16EN_Pos (17U) 3097 #define RCC_APB2ENR_TIM16EN_Msk (0x1UL << RCC_APB2ENR_TIM16EN_Pos) /*!< 0x00020000 */ 3098 #define RCC_APB2ENR_TIM16EN RCC_APB2ENR_TIM16EN_Msk /*!< TIM16 clock enable */ 3099 #define RCC_APB2ENR_TIM17EN_Pos (18U) 3100 #define RCC_APB2ENR_TIM17EN_Msk (0x1UL << RCC_APB2ENR_TIM17EN_Pos) /*!< 0x00040000 */ 3101 #define RCC_APB2ENR_TIM17EN RCC_APB2ENR_TIM17EN_Msk /*!< TIM17 clock enable */ 3102 #define RCC_APB2ENR_DBGMCUEN_Pos (22U) 3103 #define RCC_APB2ENR_DBGMCUEN_Msk (0x1UL << RCC_APB2ENR_DBGMCUEN_Pos) /*!< 0x00400000 */ 3104 #define RCC_APB2ENR_DBGMCUEN RCC_APB2ENR_DBGMCUEN_Msk /*!< DBGMCU clock enable */ 3105 3106 /* Old Bit definition maintained for legacy purpose */ 3107 #define RCC_APB2ENR_SYSCFGEN RCC_APB2ENR_SYSCFGCOMPEN /*!< SYSCFG clock enable */ 3108 #define RCC_APB2ENR_ADC1EN RCC_APB2ENR_ADCEN /*!< ADC1 clock enable */ 3109 3110 /***************** Bit definition for RCC_APB1ENR register *****************/ 3111 #define RCC_APB1ENR_TIM3EN_Pos (1U) 3112 #define RCC_APB1ENR_TIM3EN_Msk (0x1UL << RCC_APB1ENR_TIM3EN_Pos) /*!< 0x00000002 */ 3113 #define RCC_APB1ENR_TIM3EN RCC_APB1ENR_TIM3EN_Msk /*!< Timer 3 clock enable */ 3114 #define RCC_APB1ENR_TIM14EN_Pos (8U) 3115 #define RCC_APB1ENR_TIM14EN_Msk (0x1UL << RCC_APB1ENR_TIM14EN_Pos) /*!< 0x00000100 */ 3116 #define RCC_APB1ENR_TIM14EN RCC_APB1ENR_TIM14EN_Msk /*!< Timer 14 clock enable */ 3117 #define RCC_APB1ENR_WWDGEN_Pos (11U) 3118 #define RCC_APB1ENR_WWDGEN_Msk (0x1UL << RCC_APB1ENR_WWDGEN_Pos) /*!< 0x00000800 */ 3119 #define RCC_APB1ENR_WWDGEN RCC_APB1ENR_WWDGEN_Msk /*!< Window Watchdog clock enable */ 3120 #define RCC_APB1ENR_I2C1EN_Pos (21U) 3121 #define RCC_APB1ENR_I2C1EN_Msk (0x1UL << RCC_APB1ENR_I2C1EN_Pos) /*!< 0x00200000 */ 3122 #define RCC_APB1ENR_I2C1EN RCC_APB1ENR_I2C1EN_Msk /*!< I2C1 clock enable */ 3123 #define RCC_APB1ENR_PWREN_Pos (28U) 3124 #define RCC_APB1ENR_PWREN_Msk (0x1UL << RCC_APB1ENR_PWREN_Pos) /*!< 0x10000000 */ 3125 #define RCC_APB1ENR_PWREN RCC_APB1ENR_PWREN_Msk /*!< PWR clock enable */ 3126 3127 /******************* Bit definition for RCC_BDCR register ******************/ 3128 #define RCC_BDCR_LSEON_Pos (0U) 3129 #define RCC_BDCR_LSEON_Msk (0x1UL << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */ 3130 #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk /*!< External Low Speed oscillator enable */ 3131 #define RCC_BDCR_LSERDY_Pos (1U) 3132 #define RCC_BDCR_LSERDY_Msk (0x1UL << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */ 3133 #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk /*!< External Low Speed oscillator Ready */ 3134 #define RCC_BDCR_LSEBYP_Pos (2U) 3135 #define RCC_BDCR_LSEBYP_Msk (0x1UL << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */ 3136 #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk /*!< External Low Speed oscillator Bypass */ 3137 3138 #define RCC_BDCR_LSEDRV_Pos (3U) 3139 #define RCC_BDCR_LSEDRV_Msk (0x3UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000018 */ 3140 #define RCC_BDCR_LSEDRV RCC_BDCR_LSEDRV_Msk /*!< LSEDRV[1:0] bits (LSE Osc. drive capability) */ 3141 #define RCC_BDCR_LSEDRV_0 (0x1UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000008 */ 3142 #define RCC_BDCR_LSEDRV_1 (0x2UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000010 */ 3143 3144 #define RCC_BDCR_RTCSEL_Pos (8U) 3145 #define RCC_BDCR_RTCSEL_Msk (0x3UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */ 3146 #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk /*!< RTCSEL[1:0] bits (RTC clock source selection) */ 3147 #define RCC_BDCR_RTCSEL_0 (0x1UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */ 3148 #define RCC_BDCR_RTCSEL_1 (0x2UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */ 3149 3150 /*!< RTC configuration */ 3151 #define RCC_BDCR_RTCSEL_NOCLOCK (0x00000000U) /*!< No clock */ 3152 #define RCC_BDCR_RTCSEL_LSE (0x00000100U) /*!< LSE oscillator clock used as RTC clock */ 3153 #define RCC_BDCR_RTCSEL_LSI (0x00000200U) /*!< LSI oscillator clock used as RTC clock */ 3154 #define RCC_BDCR_RTCSEL_HSE (0x00000300U) /*!< HSE oscillator clock divided by 128 used as RTC clock */ 3155 3156 #define RCC_BDCR_RTCEN_Pos (15U) 3157 #define RCC_BDCR_RTCEN_Msk (0x1UL << RCC_BDCR_RTCEN_Pos) /*!< 0x00008000 */ 3158 #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk /*!< RTC clock enable */ 3159 #define RCC_BDCR_BDRST_Pos (16U) 3160 #define RCC_BDCR_BDRST_Msk (0x1UL << RCC_BDCR_BDRST_Pos) /*!< 0x00010000 */ 3161 #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk /*!< Backup domain software reset */ 3162 3163 /******************* Bit definition for RCC_CSR register *******************/ 3164 #define RCC_CSR_LSION_Pos (0U) 3165 #define RCC_CSR_LSION_Msk (0x1UL << RCC_CSR_LSION_Pos) /*!< 0x00000001 */ 3166 #define RCC_CSR_LSION RCC_CSR_LSION_Msk /*!< Internal Low Speed oscillator enable */ 3167 #define RCC_CSR_LSIRDY_Pos (1U) 3168 #define RCC_CSR_LSIRDY_Msk (0x1UL << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */ 3169 #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk /*!< Internal Low Speed oscillator Ready */ 3170 #define RCC_CSR_V18PWRRSTF_Pos (23U) 3171 #define RCC_CSR_V18PWRRSTF_Msk (0x1UL << RCC_CSR_V18PWRRSTF_Pos) /*!< 0x00800000 */ 3172 #define RCC_CSR_V18PWRRSTF RCC_CSR_V18PWRRSTF_Msk /*!< V1.8 power domain reset flag */ 3173 #define RCC_CSR_RMVF_Pos (24U) 3174 #define RCC_CSR_RMVF_Msk (0x1UL << RCC_CSR_RMVF_Pos) /*!< 0x01000000 */ 3175 #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk /*!< Remove reset flag */ 3176 #define RCC_CSR_OBLRSTF_Pos (25U) 3177 #define RCC_CSR_OBLRSTF_Msk (0x1UL << RCC_CSR_OBLRSTF_Pos) /*!< 0x02000000 */ 3178 #define RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF_Msk /*!< OBL reset flag */ 3179 #define RCC_CSR_PINRSTF_Pos (26U) 3180 #define RCC_CSR_PINRSTF_Msk (0x1UL << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */ 3181 #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk /*!< PIN reset flag */ 3182 #define RCC_CSR_PORRSTF_Pos (27U) 3183 #define RCC_CSR_PORRSTF_Msk (0x1UL << RCC_CSR_PORRSTF_Pos) /*!< 0x08000000 */ 3184 #define RCC_CSR_PORRSTF RCC_CSR_PORRSTF_Msk /*!< POR/PDR reset flag */ 3185 #define RCC_CSR_SFTRSTF_Pos (28U) 3186 #define RCC_CSR_SFTRSTF_Msk (0x1UL << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */ 3187 #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk /*!< Software Reset flag */ 3188 #define RCC_CSR_IWDGRSTF_Pos (29U) 3189 #define RCC_CSR_IWDGRSTF_Msk (0x1UL << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */ 3190 #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk /*!< Independent Watchdog reset flag */ 3191 #define RCC_CSR_WWDGRSTF_Pos (30U) 3192 #define RCC_CSR_WWDGRSTF_Msk (0x1UL << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */ 3193 #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk /*!< Window watchdog reset flag */ 3194 #define RCC_CSR_LPWRRSTF_Pos (31U) 3195 #define RCC_CSR_LPWRRSTF_Msk (0x1UL << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */ 3196 #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk /*!< Low-Power reset flag */ 3197 3198 /* Old Bit definition maintained for legacy purpose */ 3199 #define RCC_CSR_OBL RCC_CSR_OBLRSTF /*!< OBL reset flag */ 3200 3201 /******************* Bit definition for RCC_AHBRSTR register ***************/ 3202 #define RCC_AHBRSTR_GPIOARST_Pos (17U) 3203 #define RCC_AHBRSTR_GPIOARST_Msk (0x1UL << RCC_AHBRSTR_GPIOARST_Pos) /*!< 0x00020000 */ 3204 #define RCC_AHBRSTR_GPIOARST RCC_AHBRSTR_GPIOARST_Msk /*!< GPIOA reset */ 3205 #define RCC_AHBRSTR_GPIOBRST_Pos (18U) 3206 #define RCC_AHBRSTR_GPIOBRST_Msk (0x1UL << RCC_AHBRSTR_GPIOBRST_Pos) /*!< 0x00040000 */ 3207 #define RCC_AHBRSTR_GPIOBRST RCC_AHBRSTR_GPIOBRST_Msk /*!< GPIOB reset */ 3208 #define RCC_AHBRSTR_GPIOCRST_Pos (19U) 3209 #define RCC_AHBRSTR_GPIOCRST_Msk (0x1UL << RCC_AHBRSTR_GPIOCRST_Pos) /*!< 0x00080000 */ 3210 #define RCC_AHBRSTR_GPIOCRST RCC_AHBRSTR_GPIOCRST_Msk /*!< GPIOC reset */ 3211 #define RCC_AHBRSTR_GPIODRST_Pos (20U) 3212 #define RCC_AHBRSTR_GPIODRST_Msk (0x1UL << RCC_AHBRSTR_GPIODRST_Pos) /*!< 0x00100000 */ 3213 #define RCC_AHBRSTR_GPIODRST RCC_AHBRSTR_GPIODRST_Msk /*!< GPIOD reset */ 3214 #define RCC_AHBRSTR_GPIOFRST_Pos (22U) 3215 #define RCC_AHBRSTR_GPIOFRST_Msk (0x1UL << RCC_AHBRSTR_GPIOFRST_Pos) /*!< 0x00400000 */ 3216 #define RCC_AHBRSTR_GPIOFRST RCC_AHBRSTR_GPIOFRST_Msk /*!< GPIOF reset */ 3217 3218 /******************* Bit definition for RCC_CFGR2 register *****************/ 3219 /*!< PREDIV configuration */ 3220 #define RCC_CFGR2_PREDIV_Pos (0U) 3221 #define RCC_CFGR2_PREDIV_Msk (0xFUL << RCC_CFGR2_PREDIV_Pos) /*!< 0x0000000F */ 3222 #define RCC_CFGR2_PREDIV RCC_CFGR2_PREDIV_Msk /*!< PREDIV[3:0] bits */ 3223 #define RCC_CFGR2_PREDIV_0 (0x1UL << RCC_CFGR2_PREDIV_Pos) /*!< 0x00000001 */ 3224 #define RCC_CFGR2_PREDIV_1 (0x2UL << RCC_CFGR2_PREDIV_Pos) /*!< 0x00000002 */ 3225 #define RCC_CFGR2_PREDIV_2 (0x4UL << RCC_CFGR2_PREDIV_Pos) /*!< 0x00000004 */ 3226 #define RCC_CFGR2_PREDIV_3 (0x8UL << RCC_CFGR2_PREDIV_Pos) /*!< 0x00000008 */ 3227 3228 #define RCC_CFGR2_PREDIV_DIV1 (0x00000000U) /*!< PREDIV input clock not divided */ 3229 #define RCC_CFGR2_PREDIV_DIV2 (0x00000001U) /*!< PREDIV input clock divided by 2 */ 3230 #define RCC_CFGR2_PREDIV_DIV3 (0x00000002U) /*!< PREDIV input clock divided by 3 */ 3231 #define RCC_CFGR2_PREDIV_DIV4 (0x00000003U) /*!< PREDIV input clock divided by 4 */ 3232 #define RCC_CFGR2_PREDIV_DIV5 (0x00000004U) /*!< PREDIV input clock divided by 5 */ 3233 #define RCC_CFGR2_PREDIV_DIV6 (0x00000005U) /*!< PREDIV input clock divided by 6 */ 3234 #define RCC_CFGR2_PREDIV_DIV7 (0x00000006U) /*!< PREDIV input clock divided by 7 */ 3235 #define RCC_CFGR2_PREDIV_DIV8 (0x00000007U) /*!< PREDIV input clock divided by 8 */ 3236 #define RCC_CFGR2_PREDIV_DIV9 (0x00000008U) /*!< PREDIV input clock divided by 9 */ 3237 #define RCC_CFGR2_PREDIV_DIV10 (0x00000009U) /*!< PREDIV input clock divided by 10 */ 3238 #define RCC_CFGR2_PREDIV_DIV11 (0x0000000AU) /*!< PREDIV input clock divided by 11 */ 3239 #define RCC_CFGR2_PREDIV_DIV12 (0x0000000BU) /*!< PREDIV input clock divided by 12 */ 3240 #define RCC_CFGR2_PREDIV_DIV13 (0x0000000CU) /*!< PREDIV input clock divided by 13 */ 3241 #define RCC_CFGR2_PREDIV_DIV14 (0x0000000DU) /*!< PREDIV input clock divided by 14 */ 3242 #define RCC_CFGR2_PREDIV_DIV15 (0x0000000EU) /*!< PREDIV input clock divided by 15 */ 3243 #define RCC_CFGR2_PREDIV_DIV16 (0x0000000FU) /*!< PREDIV input clock divided by 16 */ 3244 3245 /******************* Bit definition for RCC_CFGR3 register *****************/ 3246 /*!< USART1 Clock source selection */ 3247 #define RCC_CFGR3_USART1SW_Pos (0U) 3248 #define RCC_CFGR3_USART1SW_Msk (0x3UL << RCC_CFGR3_USART1SW_Pos) /*!< 0x00000003 */ 3249 #define RCC_CFGR3_USART1SW RCC_CFGR3_USART1SW_Msk /*!< USART1SW[1:0] bits */ 3250 #define RCC_CFGR3_USART1SW_0 (0x1UL << RCC_CFGR3_USART1SW_Pos) /*!< 0x00000001 */ 3251 #define RCC_CFGR3_USART1SW_1 (0x2UL << RCC_CFGR3_USART1SW_Pos) /*!< 0x00000002 */ 3252 3253 #define RCC_CFGR3_USART1SW_PCLK (0x00000000U) /*!< PCLK clock used as USART1 clock source */ 3254 #define RCC_CFGR3_USART1SW_SYSCLK (0x00000001U) /*!< System clock selected as USART1 clock source */ 3255 #define RCC_CFGR3_USART1SW_LSE (0x00000002U) /*!< LSE oscillator clock used as USART1 clock source */ 3256 #define RCC_CFGR3_USART1SW_HSI (0x00000003U) /*!< HSI oscillator clock used as USART1 clock source */ 3257 3258 /*!< I2C1 Clock source selection */ 3259 #define RCC_CFGR3_I2C1SW_Pos (4U) 3260 #define RCC_CFGR3_I2C1SW_Msk (0x1UL << RCC_CFGR3_I2C1SW_Pos) /*!< 0x00000010 */ 3261 #define RCC_CFGR3_I2C1SW RCC_CFGR3_I2C1SW_Msk /*!< I2C1SW bits */ 3262 3263 #define RCC_CFGR3_I2C1SW_HSI (0x00000000U) /*!< HSI oscillator clock used as I2C1 clock source */ 3264 #define RCC_CFGR3_I2C1SW_SYSCLK_Pos (4U) 3265 #define RCC_CFGR3_I2C1SW_SYSCLK_Msk (0x1UL << RCC_CFGR3_I2C1SW_SYSCLK_Pos) /*!< 0x00000010 */ 3266 #define RCC_CFGR3_I2C1SW_SYSCLK RCC_CFGR3_I2C1SW_SYSCLK_Msk /*!< System clock selected as I2C1 clock source */ 3267 3268 /******************* Bit definition for RCC_CR2 register *******************/ 3269 #define RCC_CR2_HSI14ON_Pos (0U) 3270 #define RCC_CR2_HSI14ON_Msk (0x1UL << RCC_CR2_HSI14ON_Pos) /*!< 0x00000001 */ 3271 #define RCC_CR2_HSI14ON RCC_CR2_HSI14ON_Msk /*!< Internal High Speed 14MHz clock enable */ 3272 #define RCC_CR2_HSI14RDY_Pos (1U) 3273 #define RCC_CR2_HSI14RDY_Msk (0x1UL << RCC_CR2_HSI14RDY_Pos) /*!< 0x00000002 */ 3274 #define RCC_CR2_HSI14RDY RCC_CR2_HSI14RDY_Msk /*!< Internal High Speed 14MHz clock ready flag */ 3275 #define RCC_CR2_HSI14DIS_Pos (2U) 3276 #define RCC_CR2_HSI14DIS_Msk (0x1UL << RCC_CR2_HSI14DIS_Pos) /*!< 0x00000004 */ 3277 #define RCC_CR2_HSI14DIS RCC_CR2_HSI14DIS_Msk /*!< Internal High Speed 14MHz clock disable */ 3278 #define RCC_CR2_HSI14TRIM_Pos (3U) 3279 #define RCC_CR2_HSI14TRIM_Msk (0x1FUL << RCC_CR2_HSI14TRIM_Pos) /*!< 0x000000F8 */ 3280 #define RCC_CR2_HSI14TRIM RCC_CR2_HSI14TRIM_Msk /*!< Internal High Speed 14MHz clock trimming */ 3281 #define RCC_CR2_HSI14CAL_Pos (8U) 3282 #define RCC_CR2_HSI14CAL_Msk (0xFFUL << RCC_CR2_HSI14CAL_Pos) /*!< 0x0000FF00 */ 3283 #define RCC_CR2_HSI14CAL RCC_CR2_HSI14CAL_Msk /*!< Internal High Speed 14MHz clock Calibration */ 3284 3285 /*****************************************************************************/ 3286 /* */ 3287 /* Real-Time Clock (RTC) */ 3288 /* */ 3289 /*****************************************************************************/ 3290 /* 3291 * @brief Specific device feature definitions (not present on all devices in the STM32F0 series) 3292 */ 3293 #define RTC_TAMPER1_SUPPORT /*!< TAMPER 1 feature support */ 3294 #define RTC_TAMPER2_SUPPORT /*!< TAMPER 2 feature support */ 3295 3296 /******************** Bits definition for RTC_TR register ******************/ 3297 #define RTC_TR_PM_Pos (22U) 3298 #define RTC_TR_PM_Msk (0x1UL << RTC_TR_PM_Pos) /*!< 0x00400000 */ 3299 #define RTC_TR_PM RTC_TR_PM_Msk 3300 #define RTC_TR_HT_Pos (20U) 3301 #define RTC_TR_HT_Msk (0x3UL << RTC_TR_HT_Pos) /*!< 0x00300000 */ 3302 #define RTC_TR_HT RTC_TR_HT_Msk 3303 #define RTC_TR_HT_0 (0x1UL << RTC_TR_HT_Pos) /*!< 0x00100000 */ 3304 #define RTC_TR_HT_1 (0x2UL << RTC_TR_HT_Pos) /*!< 0x00200000 */ 3305 #define RTC_TR_HU_Pos (16U) 3306 #define RTC_TR_HU_Msk (0xFUL << RTC_TR_HU_Pos) /*!< 0x000F0000 */ 3307 #define RTC_TR_HU RTC_TR_HU_Msk 3308 #define RTC_TR_HU_0 (0x1UL << RTC_TR_HU_Pos) /*!< 0x00010000 */ 3309 #define RTC_TR_HU_1 (0x2UL << RTC_TR_HU_Pos) /*!< 0x00020000 */ 3310 #define RTC_TR_HU_2 (0x4UL << RTC_TR_HU_Pos) /*!< 0x00040000 */ 3311 #define RTC_TR_HU_3 (0x8UL << RTC_TR_HU_Pos) /*!< 0x00080000 */ 3312 #define RTC_TR_MNT_Pos (12U) 3313 #define RTC_TR_MNT_Msk (0x7UL << RTC_TR_MNT_Pos) /*!< 0x00007000 */ 3314 #define RTC_TR_MNT RTC_TR_MNT_Msk 3315 #define RTC_TR_MNT_0 (0x1UL << RTC_TR_MNT_Pos) /*!< 0x00001000 */ 3316 #define RTC_TR_MNT_1 (0x2UL << RTC_TR_MNT_Pos) /*!< 0x00002000 */ 3317 #define RTC_TR_MNT_2 (0x4UL << RTC_TR_MNT_Pos) /*!< 0x00004000 */ 3318 #define RTC_TR_MNU_Pos (8U) 3319 #define RTC_TR_MNU_Msk (0xFUL << RTC_TR_MNU_Pos) /*!< 0x00000F00 */ 3320 #define RTC_TR_MNU RTC_TR_MNU_Msk 3321 #define RTC_TR_MNU_0 (0x1UL << RTC_TR_MNU_Pos) /*!< 0x00000100 */ 3322 #define RTC_TR_MNU_1 (0x2UL << RTC_TR_MNU_Pos) /*!< 0x00000200 */ 3323 #define RTC_TR_MNU_2 (0x4UL << RTC_TR_MNU_Pos) /*!< 0x00000400 */ 3324 #define RTC_TR_MNU_3 (0x8UL << RTC_TR_MNU_Pos) /*!< 0x00000800 */ 3325 #define RTC_TR_ST_Pos (4U) 3326 #define RTC_TR_ST_Msk (0x7UL << RTC_TR_ST_Pos) /*!< 0x00000070 */ 3327 #define RTC_TR_ST RTC_TR_ST_Msk 3328 #define RTC_TR_ST_0 (0x1UL << RTC_TR_ST_Pos) /*!< 0x00000010 */ 3329 #define RTC_TR_ST_1 (0x2UL << RTC_TR_ST_Pos) /*!< 0x00000020 */ 3330 #define RTC_TR_ST_2 (0x4UL << RTC_TR_ST_Pos) /*!< 0x00000040 */ 3331 #define RTC_TR_SU_Pos (0U) 3332 #define RTC_TR_SU_Msk (0xFUL << RTC_TR_SU_Pos) /*!< 0x0000000F */ 3333 #define RTC_TR_SU RTC_TR_SU_Msk 3334 #define RTC_TR_SU_0 (0x1UL << RTC_TR_SU_Pos) /*!< 0x00000001 */ 3335 #define RTC_TR_SU_1 (0x2UL << RTC_TR_SU_Pos) /*!< 0x00000002 */ 3336 #define RTC_TR_SU_2 (0x4UL << RTC_TR_SU_Pos) /*!< 0x00000004 */ 3337 #define RTC_TR_SU_3 (0x8UL << RTC_TR_SU_Pos) /*!< 0x00000008 */ 3338 3339 /******************** Bits definition for RTC_DR register ******************/ 3340 #define RTC_DR_YT_Pos (20U) 3341 #define RTC_DR_YT_Msk (0xFUL << RTC_DR_YT_Pos) /*!< 0x00F00000 */ 3342 #define RTC_DR_YT RTC_DR_YT_Msk 3343 #define RTC_DR_YT_0 (0x1UL << RTC_DR_YT_Pos) /*!< 0x00100000 */ 3344 #define RTC_DR_YT_1 (0x2UL << RTC_DR_YT_Pos) /*!< 0x00200000 */ 3345 #define RTC_DR_YT_2 (0x4UL << RTC_DR_YT_Pos) /*!< 0x00400000 */ 3346 #define RTC_DR_YT_3 (0x8UL << RTC_DR_YT_Pos) /*!< 0x00800000 */ 3347 #define RTC_DR_YU_Pos (16U) 3348 #define RTC_DR_YU_Msk (0xFUL << RTC_DR_YU_Pos) /*!< 0x000F0000 */ 3349 #define RTC_DR_YU RTC_DR_YU_Msk 3350 #define RTC_DR_YU_0 (0x1UL << RTC_DR_YU_Pos) /*!< 0x00010000 */ 3351 #define RTC_DR_YU_1 (0x2UL << RTC_DR_YU_Pos) /*!< 0x00020000 */ 3352 #define RTC_DR_YU_2 (0x4UL << RTC_DR_YU_Pos) /*!< 0x00040000 */ 3353 #define RTC_DR_YU_3 (0x8UL << RTC_DR_YU_Pos) /*!< 0x00080000 */ 3354 #define RTC_DR_WDU_Pos (13U) 3355 #define RTC_DR_WDU_Msk (0x7UL << RTC_DR_WDU_Pos) /*!< 0x0000E000 */ 3356 #define RTC_DR_WDU RTC_DR_WDU_Msk 3357 #define RTC_DR_WDU_0 (0x1UL << RTC_DR_WDU_Pos) /*!< 0x00002000 */ 3358 #define RTC_DR_WDU_1 (0x2UL << RTC_DR_WDU_Pos) /*!< 0x00004000 */ 3359 #define RTC_DR_WDU_2 (0x4UL << RTC_DR_WDU_Pos) /*!< 0x00008000 */ 3360 #define RTC_DR_MT_Pos (12U) 3361 #define RTC_DR_MT_Msk (0x1UL << RTC_DR_MT_Pos) /*!< 0x00001000 */ 3362 #define RTC_DR_MT RTC_DR_MT_Msk 3363 #define RTC_DR_MU_Pos (8U) 3364 #define RTC_DR_MU_Msk (0xFUL << RTC_DR_MU_Pos) /*!< 0x00000F00 */ 3365 #define RTC_DR_MU RTC_DR_MU_Msk 3366 #define RTC_DR_MU_0 (0x1UL << RTC_DR_MU_Pos) /*!< 0x00000100 */ 3367 #define RTC_DR_MU_1 (0x2UL << RTC_DR_MU_Pos) /*!< 0x00000200 */ 3368 #define RTC_DR_MU_2 (0x4UL << RTC_DR_MU_Pos) /*!< 0x00000400 */ 3369 #define RTC_DR_MU_3 (0x8UL << RTC_DR_MU_Pos) /*!< 0x00000800 */ 3370 #define RTC_DR_DT_Pos (4U) 3371 #define RTC_DR_DT_Msk (0x3UL << RTC_DR_DT_Pos) /*!< 0x00000030 */ 3372 #define RTC_DR_DT RTC_DR_DT_Msk 3373 #define RTC_DR_DT_0 (0x1UL << RTC_DR_DT_Pos) /*!< 0x00000010 */ 3374 #define RTC_DR_DT_1 (0x2UL << RTC_DR_DT_Pos) /*!< 0x00000020 */ 3375 #define RTC_DR_DU_Pos (0U) 3376 #define RTC_DR_DU_Msk (0xFUL << RTC_DR_DU_Pos) /*!< 0x0000000F */ 3377 #define RTC_DR_DU RTC_DR_DU_Msk 3378 #define RTC_DR_DU_0 (0x1UL << RTC_DR_DU_Pos) /*!< 0x00000001 */ 3379 #define RTC_DR_DU_1 (0x2UL << RTC_DR_DU_Pos) /*!< 0x00000002 */ 3380 #define RTC_DR_DU_2 (0x4UL << RTC_DR_DU_Pos) /*!< 0x00000004 */ 3381 #define RTC_DR_DU_3 (0x8UL << RTC_DR_DU_Pos) /*!< 0x00000008 */ 3382 3383 /******************** Bits definition for RTC_CR register ******************/ 3384 #define RTC_CR_COE_Pos (23U) 3385 #define RTC_CR_COE_Msk (0x1UL << RTC_CR_COE_Pos) /*!< 0x00800000 */ 3386 #define RTC_CR_COE RTC_CR_COE_Msk 3387 #define RTC_CR_OSEL_Pos (21U) 3388 #define RTC_CR_OSEL_Msk (0x3UL << RTC_CR_OSEL_Pos) /*!< 0x00600000 */ 3389 #define RTC_CR_OSEL RTC_CR_OSEL_Msk 3390 #define RTC_CR_OSEL_0 (0x1UL << RTC_CR_OSEL_Pos) /*!< 0x00200000 */ 3391 #define RTC_CR_OSEL_1 (0x2UL << RTC_CR_OSEL_Pos) /*!< 0x00400000 */ 3392 #define RTC_CR_POL_Pos (20U) 3393 #define RTC_CR_POL_Msk (0x1UL << RTC_CR_POL_Pos) /*!< 0x00100000 */ 3394 #define RTC_CR_POL RTC_CR_POL_Msk 3395 #define RTC_CR_COSEL_Pos (19U) 3396 #define RTC_CR_COSEL_Msk (0x1UL << RTC_CR_COSEL_Pos) /*!< 0x00080000 */ 3397 #define RTC_CR_COSEL RTC_CR_COSEL_Msk 3398 #define RTC_CR_BKP_Pos (18U) 3399 #define RTC_CR_BKP_Msk (0x1UL << RTC_CR_BKP_Pos) /*!< 0x00040000 */ 3400 #define RTC_CR_BKP RTC_CR_BKP_Msk 3401 #define RTC_CR_SUB1H_Pos (17U) 3402 #define RTC_CR_SUB1H_Msk (0x1UL << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */ 3403 #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk 3404 #define RTC_CR_ADD1H_Pos (16U) 3405 #define RTC_CR_ADD1H_Msk (0x1UL << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */ 3406 #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk 3407 #define RTC_CR_TSIE_Pos (15U) 3408 #define RTC_CR_TSIE_Msk (0x1UL << RTC_CR_TSIE_Pos) /*!< 0x00008000 */ 3409 #define RTC_CR_TSIE RTC_CR_TSIE_Msk 3410 #define RTC_CR_ALRAIE_Pos (12U) 3411 #define RTC_CR_ALRAIE_Msk (0x1UL << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */ 3412 #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk 3413 #define RTC_CR_TSE_Pos (11U) 3414 #define RTC_CR_TSE_Msk (0x1UL << RTC_CR_TSE_Pos) /*!< 0x00000800 */ 3415 #define RTC_CR_TSE RTC_CR_TSE_Msk 3416 #define RTC_CR_ALRAE_Pos (8U) 3417 #define RTC_CR_ALRAE_Msk (0x1UL << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */ 3418 #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk 3419 #define RTC_CR_FMT_Pos (6U) 3420 #define RTC_CR_FMT_Msk (0x1UL << RTC_CR_FMT_Pos) /*!< 0x00000040 */ 3421 #define RTC_CR_FMT RTC_CR_FMT_Msk 3422 #define RTC_CR_BYPSHAD_Pos (5U) 3423 #define RTC_CR_BYPSHAD_Msk (0x1UL << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */ 3424 #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk 3425 #define RTC_CR_REFCKON_Pos (4U) 3426 #define RTC_CR_REFCKON_Msk (0x1UL << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */ 3427 #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk 3428 #define RTC_CR_TSEDGE_Pos (3U) 3429 #define RTC_CR_TSEDGE_Msk (0x1UL << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */ 3430 #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk 3431 3432 /* Legacy defines */ 3433 #define RTC_CR_BCK_Pos RTC_CR_BKP_Pos 3434 #define RTC_CR_BCK_Msk RTC_CR_BKP_Msk 3435 #define RTC_CR_BCK RTC_CR_BKP 3436 3437 /******************** Bits definition for RTC_ISR register *****************/ 3438 #define RTC_ISR_RECALPF_Pos (16U) 3439 #define RTC_ISR_RECALPF_Msk (0x1UL << RTC_ISR_RECALPF_Pos) /*!< 0x00010000 */ 3440 #define RTC_ISR_RECALPF RTC_ISR_RECALPF_Msk 3441 #define RTC_ISR_TAMP2F_Pos (14U) 3442 #define RTC_ISR_TAMP2F_Msk (0x1UL << RTC_ISR_TAMP2F_Pos) /*!< 0x00004000 */ 3443 #define RTC_ISR_TAMP2F RTC_ISR_TAMP2F_Msk 3444 #define RTC_ISR_TAMP1F_Pos (13U) 3445 #define RTC_ISR_TAMP1F_Msk (0x1UL << RTC_ISR_TAMP1F_Pos) /*!< 0x00002000 */ 3446 #define RTC_ISR_TAMP1F RTC_ISR_TAMP1F_Msk 3447 #define RTC_ISR_TSOVF_Pos (12U) 3448 #define RTC_ISR_TSOVF_Msk (0x1UL << RTC_ISR_TSOVF_Pos) /*!< 0x00001000 */ 3449 #define RTC_ISR_TSOVF RTC_ISR_TSOVF_Msk 3450 #define RTC_ISR_TSF_Pos (11U) 3451 #define RTC_ISR_TSF_Msk (0x1UL << RTC_ISR_TSF_Pos) /*!< 0x00000800 */ 3452 #define RTC_ISR_TSF RTC_ISR_TSF_Msk 3453 #define RTC_ISR_ALRAF_Pos (8U) 3454 #define RTC_ISR_ALRAF_Msk (0x1UL << RTC_ISR_ALRAF_Pos) /*!< 0x00000100 */ 3455 #define RTC_ISR_ALRAF RTC_ISR_ALRAF_Msk 3456 #define RTC_ISR_INIT_Pos (7U) 3457 #define RTC_ISR_INIT_Msk (0x1UL << RTC_ISR_INIT_Pos) /*!< 0x00000080 */ 3458 #define RTC_ISR_INIT RTC_ISR_INIT_Msk 3459 #define RTC_ISR_INITF_Pos (6U) 3460 #define RTC_ISR_INITF_Msk (0x1UL << RTC_ISR_INITF_Pos) /*!< 0x00000040 */ 3461 #define RTC_ISR_INITF RTC_ISR_INITF_Msk 3462 #define RTC_ISR_RSF_Pos (5U) 3463 #define RTC_ISR_RSF_Msk (0x1UL << RTC_ISR_RSF_Pos) /*!< 0x00000020 */ 3464 #define RTC_ISR_RSF RTC_ISR_RSF_Msk 3465 #define RTC_ISR_INITS_Pos (4U) 3466 #define RTC_ISR_INITS_Msk (0x1UL << RTC_ISR_INITS_Pos) /*!< 0x00000010 */ 3467 #define RTC_ISR_INITS RTC_ISR_INITS_Msk 3468 #define RTC_ISR_SHPF_Pos (3U) 3469 #define RTC_ISR_SHPF_Msk (0x1UL << RTC_ISR_SHPF_Pos) /*!< 0x00000008 */ 3470 #define RTC_ISR_SHPF RTC_ISR_SHPF_Msk 3471 #define RTC_ISR_ALRAWF_Pos (0U) 3472 #define RTC_ISR_ALRAWF_Msk (0x1UL << RTC_ISR_ALRAWF_Pos) /*!< 0x00000001 */ 3473 #define RTC_ISR_ALRAWF RTC_ISR_ALRAWF_Msk 3474 3475 /******************** Bits definition for RTC_PRER register ****************/ 3476 #define RTC_PRER_PREDIV_A_Pos (16U) 3477 #define RTC_PRER_PREDIV_A_Msk (0x7FUL << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */ 3478 #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk 3479 #define RTC_PRER_PREDIV_S_Pos (0U) 3480 #define RTC_PRER_PREDIV_S_Msk (0x7FFFUL << RTC_PRER_PREDIV_S_Pos) /*!< 0x00007FFF */ 3481 #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk 3482 3483 /******************** Bits definition for RTC_ALRMAR register **************/ 3484 #define RTC_ALRMAR_MSK4_Pos (31U) 3485 #define RTC_ALRMAR_MSK4_Msk (0x1UL << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */ 3486 #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk 3487 #define RTC_ALRMAR_WDSEL_Pos (30U) 3488 #define RTC_ALRMAR_WDSEL_Msk (0x1UL << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */ 3489 #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk 3490 #define RTC_ALRMAR_DT_Pos (28U) 3491 #define RTC_ALRMAR_DT_Msk (0x3UL << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */ 3492 #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk 3493 #define RTC_ALRMAR_DT_0 (0x1UL << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */ 3494 #define RTC_ALRMAR_DT_1 (0x2UL << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */ 3495 #define RTC_ALRMAR_DU_Pos (24U) 3496 #define RTC_ALRMAR_DU_Msk (0xFUL << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */ 3497 #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk 3498 #define RTC_ALRMAR_DU_0 (0x1UL << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */ 3499 #define RTC_ALRMAR_DU_1 (0x2UL << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */ 3500 #define RTC_ALRMAR_DU_2 (0x4UL << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */ 3501 #define RTC_ALRMAR_DU_3 (0x8UL << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */ 3502 #define RTC_ALRMAR_MSK3_Pos (23U) 3503 #define RTC_ALRMAR_MSK3_Msk (0x1UL << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */ 3504 #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk 3505 #define RTC_ALRMAR_PM_Pos (22U) 3506 #define RTC_ALRMAR_PM_Msk (0x1UL << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */ 3507 #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk 3508 #define RTC_ALRMAR_HT_Pos (20U) 3509 #define RTC_ALRMAR_HT_Msk (0x3UL << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */ 3510 #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk 3511 #define RTC_ALRMAR_HT_0 (0x1UL << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */ 3512 #define RTC_ALRMAR_HT_1 (0x2UL << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */ 3513 #define RTC_ALRMAR_HU_Pos (16U) 3514 #define RTC_ALRMAR_HU_Msk (0xFUL << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */ 3515 #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk 3516 #define RTC_ALRMAR_HU_0 (0x1UL << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */ 3517 #define RTC_ALRMAR_HU_1 (0x2UL << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */ 3518 #define RTC_ALRMAR_HU_2 (0x4UL << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */ 3519 #define RTC_ALRMAR_HU_3 (0x8UL << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */ 3520 #define RTC_ALRMAR_MSK2_Pos (15U) 3521 #define RTC_ALRMAR_MSK2_Msk (0x1UL << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */ 3522 #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk 3523 #define RTC_ALRMAR_MNT_Pos (12U) 3524 #define RTC_ALRMAR_MNT_Msk (0x7UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */ 3525 #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk 3526 #define RTC_ALRMAR_MNT_0 (0x1UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */ 3527 #define RTC_ALRMAR_MNT_1 (0x2UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */ 3528 #define RTC_ALRMAR_MNT_2 (0x4UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */ 3529 #define RTC_ALRMAR_MNU_Pos (8U) 3530 #define RTC_ALRMAR_MNU_Msk (0xFUL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */ 3531 #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk 3532 #define RTC_ALRMAR_MNU_0 (0x1UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */ 3533 #define RTC_ALRMAR_MNU_1 (0x2UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */ 3534 #define RTC_ALRMAR_MNU_2 (0x4UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */ 3535 #define RTC_ALRMAR_MNU_3 (0x8UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */ 3536 #define RTC_ALRMAR_MSK1_Pos (7U) 3537 #define RTC_ALRMAR_MSK1_Msk (0x1UL << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */ 3538 #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk 3539 #define RTC_ALRMAR_ST_Pos (4U) 3540 #define RTC_ALRMAR_ST_Msk (0x7UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */ 3541 #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk 3542 #define RTC_ALRMAR_ST_0 (0x1UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */ 3543 #define RTC_ALRMAR_ST_1 (0x2UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */ 3544 #define RTC_ALRMAR_ST_2 (0x4UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */ 3545 #define RTC_ALRMAR_SU_Pos (0U) 3546 #define RTC_ALRMAR_SU_Msk (0xFUL << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */ 3547 #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk 3548 #define RTC_ALRMAR_SU_0 (0x1UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */ 3549 #define RTC_ALRMAR_SU_1 (0x2UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */ 3550 #define RTC_ALRMAR_SU_2 (0x4UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */ 3551 #define RTC_ALRMAR_SU_3 (0x8UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */ 3552 3553 /******************** Bits definition for RTC_WPR register *****************/ 3554 #define RTC_WPR_KEY_Pos (0U) 3555 #define RTC_WPR_KEY_Msk (0xFFUL << RTC_WPR_KEY_Pos) /*!< 0x000000FF */ 3556 #define RTC_WPR_KEY RTC_WPR_KEY_Msk 3557 3558 /******************** Bits definition for RTC_SSR register *****************/ 3559 #define RTC_SSR_SS_Pos (0U) 3560 #define RTC_SSR_SS_Msk (0xFFFFUL << RTC_SSR_SS_Pos) /*!< 0x0000FFFF */ 3561 #define RTC_SSR_SS RTC_SSR_SS_Msk 3562 3563 /******************** Bits definition for RTC_SHIFTR register **************/ 3564 #define RTC_SHIFTR_SUBFS_Pos (0U) 3565 #define RTC_SHIFTR_SUBFS_Msk (0x7FFFUL << RTC_SHIFTR_SUBFS_Pos) /*!< 0x00007FFF */ 3566 #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk 3567 #define RTC_SHIFTR_ADD1S_Pos (31U) 3568 #define RTC_SHIFTR_ADD1S_Msk (0x1UL << RTC_SHIFTR_ADD1S_Pos) /*!< 0x80000000 */ 3569 #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk 3570 3571 /******************** Bits definition for RTC_TSTR register ****************/ 3572 #define RTC_TSTR_PM_Pos (22U) 3573 #define RTC_TSTR_PM_Msk (0x1UL << RTC_TSTR_PM_Pos) /*!< 0x00400000 */ 3574 #define RTC_TSTR_PM RTC_TSTR_PM_Msk 3575 #define RTC_TSTR_HT_Pos (20U) 3576 #define RTC_TSTR_HT_Msk (0x3UL << RTC_TSTR_HT_Pos) /*!< 0x00300000 */ 3577 #define RTC_TSTR_HT RTC_TSTR_HT_Msk 3578 #define RTC_TSTR_HT_0 (0x1UL << RTC_TSTR_HT_Pos) /*!< 0x00100000 */ 3579 #define RTC_TSTR_HT_1 (0x2UL << RTC_TSTR_HT_Pos) /*!< 0x00200000 */ 3580 #define RTC_TSTR_HU_Pos (16U) 3581 #define RTC_TSTR_HU_Msk (0xFUL << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */ 3582 #define RTC_TSTR_HU RTC_TSTR_HU_Msk 3583 #define RTC_TSTR_HU_0 (0x1UL << RTC_TSTR_HU_Pos) /*!< 0x00010000 */ 3584 #define RTC_TSTR_HU_1 (0x2UL << RTC_TSTR_HU_Pos) /*!< 0x00020000 */ 3585 #define RTC_TSTR_HU_2 (0x4UL << RTC_TSTR_HU_Pos) /*!< 0x00040000 */ 3586 #define RTC_TSTR_HU_3 (0x8UL << RTC_TSTR_HU_Pos) /*!< 0x00080000 */ 3587 #define RTC_TSTR_MNT_Pos (12U) 3588 #define RTC_TSTR_MNT_Msk (0x7UL << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */ 3589 #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk 3590 #define RTC_TSTR_MNT_0 (0x1UL << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */ 3591 #define RTC_TSTR_MNT_1 (0x2UL << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */ 3592 #define RTC_TSTR_MNT_2 (0x4UL << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */ 3593 #define RTC_TSTR_MNU_Pos (8U) 3594 #define RTC_TSTR_MNU_Msk (0xFUL << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */ 3595 #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk 3596 #define RTC_TSTR_MNU_0 (0x1UL << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */ 3597 #define RTC_TSTR_MNU_1 (0x2UL << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */ 3598 #define RTC_TSTR_MNU_2 (0x4UL << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */ 3599 #define RTC_TSTR_MNU_3 (0x8UL << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */ 3600 #define RTC_TSTR_ST_Pos (4U) 3601 #define RTC_TSTR_ST_Msk (0x7UL << RTC_TSTR_ST_Pos) /*!< 0x00000070 */ 3602 #define RTC_TSTR_ST RTC_TSTR_ST_Msk 3603 #define RTC_TSTR_ST_0 (0x1UL << RTC_TSTR_ST_Pos) /*!< 0x00000010 */ 3604 #define RTC_TSTR_ST_1 (0x2UL << RTC_TSTR_ST_Pos) /*!< 0x00000020 */ 3605 #define RTC_TSTR_ST_2 (0x4UL << RTC_TSTR_ST_Pos) /*!< 0x00000040 */ 3606 #define RTC_TSTR_SU_Pos (0U) 3607 #define RTC_TSTR_SU_Msk (0xFUL << RTC_TSTR_SU_Pos) /*!< 0x0000000F */ 3608 #define RTC_TSTR_SU RTC_TSTR_SU_Msk 3609 #define RTC_TSTR_SU_0 (0x1UL << RTC_TSTR_SU_Pos) /*!< 0x00000001 */ 3610 #define RTC_TSTR_SU_1 (0x2UL << RTC_TSTR_SU_Pos) /*!< 0x00000002 */ 3611 #define RTC_TSTR_SU_2 (0x4UL << RTC_TSTR_SU_Pos) /*!< 0x00000004 */ 3612 #define RTC_TSTR_SU_3 (0x8UL << RTC_TSTR_SU_Pos) /*!< 0x00000008 */ 3613 3614 /******************** Bits definition for RTC_TSDR register ****************/ 3615 #define RTC_TSDR_WDU_Pos (13U) 3616 #define RTC_TSDR_WDU_Msk (0x7UL << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */ 3617 #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk 3618 #define RTC_TSDR_WDU_0 (0x1UL << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */ 3619 #define RTC_TSDR_WDU_1 (0x2UL << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */ 3620 #define RTC_TSDR_WDU_2 (0x4UL << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */ 3621 #define RTC_TSDR_MT_Pos (12U) 3622 #define RTC_TSDR_MT_Msk (0x1UL << RTC_TSDR_MT_Pos) /*!< 0x00001000 */ 3623 #define RTC_TSDR_MT RTC_TSDR_MT_Msk 3624 #define RTC_TSDR_MU_Pos (8U) 3625 #define RTC_TSDR_MU_Msk (0xFUL << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */ 3626 #define RTC_TSDR_MU RTC_TSDR_MU_Msk 3627 #define RTC_TSDR_MU_0 (0x1UL << RTC_TSDR_MU_Pos) /*!< 0x00000100 */ 3628 #define RTC_TSDR_MU_1 (0x2UL << RTC_TSDR_MU_Pos) /*!< 0x00000200 */ 3629 #define RTC_TSDR_MU_2 (0x4UL << RTC_TSDR_MU_Pos) /*!< 0x00000400 */ 3630 #define RTC_TSDR_MU_3 (0x8UL << RTC_TSDR_MU_Pos) /*!< 0x00000800 */ 3631 #define RTC_TSDR_DT_Pos (4U) 3632 #define RTC_TSDR_DT_Msk (0x3UL << RTC_TSDR_DT_Pos) /*!< 0x00000030 */ 3633 #define RTC_TSDR_DT RTC_TSDR_DT_Msk 3634 #define RTC_TSDR_DT_0 (0x1UL << RTC_TSDR_DT_Pos) /*!< 0x00000010 */ 3635 #define RTC_TSDR_DT_1 (0x2UL << RTC_TSDR_DT_Pos) /*!< 0x00000020 */ 3636 #define RTC_TSDR_DU_Pos (0U) 3637 #define RTC_TSDR_DU_Msk (0xFUL << RTC_TSDR_DU_Pos) /*!< 0x0000000F */ 3638 #define RTC_TSDR_DU RTC_TSDR_DU_Msk 3639 #define RTC_TSDR_DU_0 (0x1UL << RTC_TSDR_DU_Pos) /*!< 0x00000001 */ 3640 #define RTC_TSDR_DU_1 (0x2UL << RTC_TSDR_DU_Pos) /*!< 0x00000002 */ 3641 #define RTC_TSDR_DU_2 (0x4UL << RTC_TSDR_DU_Pos) /*!< 0x00000004 */ 3642 #define RTC_TSDR_DU_3 (0x8UL << RTC_TSDR_DU_Pos) /*!< 0x00000008 */ 3643 3644 /******************** Bits definition for RTC_TSSSR register ***************/ 3645 #define RTC_TSSSR_SS_Pos (0U) 3646 #define RTC_TSSSR_SS_Msk (0xFFFFUL << RTC_TSSSR_SS_Pos) /*!< 0x0000FFFF */ 3647 #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk 3648 3649 /******************** Bits definition for RTC_CALR register ****************/ 3650 #define RTC_CALR_CALP_Pos (15U) 3651 #define RTC_CALR_CALP_Msk (0x1UL << RTC_CALR_CALP_Pos) /*!< 0x00008000 */ 3652 #define RTC_CALR_CALP RTC_CALR_CALP_Msk 3653 #define RTC_CALR_CALW8_Pos (14U) 3654 #define RTC_CALR_CALW8_Msk (0x1UL << RTC_CALR_CALW8_Pos) /*!< 0x00004000 */ 3655 #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk 3656 #define RTC_CALR_CALW16_Pos (13U) 3657 #define RTC_CALR_CALW16_Msk (0x1UL << RTC_CALR_CALW16_Pos) /*!< 0x00002000 */ 3658 #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk 3659 #define RTC_CALR_CALM_Pos (0U) 3660 #define RTC_CALR_CALM_Msk (0x1FFUL << RTC_CALR_CALM_Pos) /*!< 0x000001FF */ 3661 #define RTC_CALR_CALM RTC_CALR_CALM_Msk 3662 #define RTC_CALR_CALM_0 (0x001UL << RTC_CALR_CALM_Pos) /*!< 0x00000001 */ 3663 #define RTC_CALR_CALM_1 (0x002UL << RTC_CALR_CALM_Pos) /*!< 0x00000002 */ 3664 #define RTC_CALR_CALM_2 (0x004UL << RTC_CALR_CALM_Pos) /*!< 0x00000004 */ 3665 #define RTC_CALR_CALM_3 (0x008UL << RTC_CALR_CALM_Pos) /*!< 0x00000008 */ 3666 #define RTC_CALR_CALM_4 (0x010UL << RTC_CALR_CALM_Pos) /*!< 0x00000010 */ 3667 #define RTC_CALR_CALM_5 (0x020UL << RTC_CALR_CALM_Pos) /*!< 0x00000020 */ 3668 #define RTC_CALR_CALM_6 (0x040UL << RTC_CALR_CALM_Pos) /*!< 0x00000040 */ 3669 #define RTC_CALR_CALM_7 (0x080UL << RTC_CALR_CALM_Pos) /*!< 0x00000080 */ 3670 #define RTC_CALR_CALM_8 (0x100UL << RTC_CALR_CALM_Pos) /*!< 0x00000100 */ 3671 3672 /******************** Bits definition for RTC_TAFCR register ***************/ 3673 #define RTC_TAFCR_PC15MODE_Pos (23U) 3674 #define RTC_TAFCR_PC15MODE_Msk (0x1UL << RTC_TAFCR_PC15MODE_Pos) /*!< 0x00800000 */ 3675 #define RTC_TAFCR_PC15MODE RTC_TAFCR_PC15MODE_Msk 3676 #define RTC_TAFCR_PC15VALUE_Pos (22U) 3677 #define RTC_TAFCR_PC15VALUE_Msk (0x1UL << RTC_TAFCR_PC15VALUE_Pos) /*!< 0x00400000 */ 3678 #define RTC_TAFCR_PC15VALUE RTC_TAFCR_PC15VALUE_Msk 3679 #define RTC_TAFCR_PC14MODE_Pos (21U) 3680 #define RTC_TAFCR_PC14MODE_Msk (0x1UL << RTC_TAFCR_PC14MODE_Pos) /*!< 0x00200000 */ 3681 #define RTC_TAFCR_PC14MODE RTC_TAFCR_PC14MODE_Msk 3682 #define RTC_TAFCR_PC14VALUE_Pos (20U) 3683 #define RTC_TAFCR_PC14VALUE_Msk (0x1UL << RTC_TAFCR_PC14VALUE_Pos) /*!< 0x00100000 */ 3684 #define RTC_TAFCR_PC14VALUE RTC_TAFCR_PC14VALUE_Msk 3685 #define RTC_TAFCR_PC13MODE_Pos (19U) 3686 #define RTC_TAFCR_PC13MODE_Msk (0x1UL << RTC_TAFCR_PC13MODE_Pos) /*!< 0x00080000 */ 3687 #define RTC_TAFCR_PC13MODE RTC_TAFCR_PC13MODE_Msk 3688 #define RTC_TAFCR_PC13VALUE_Pos (18U) 3689 #define RTC_TAFCR_PC13VALUE_Msk (0x1UL << RTC_TAFCR_PC13VALUE_Pos) /*!< 0x00040000 */ 3690 #define RTC_TAFCR_PC13VALUE RTC_TAFCR_PC13VALUE_Msk 3691 #define RTC_TAFCR_TAMPPUDIS_Pos (15U) 3692 #define RTC_TAFCR_TAMPPUDIS_Msk (0x1UL << RTC_TAFCR_TAMPPUDIS_Pos) /*!< 0x00008000 */ 3693 #define RTC_TAFCR_TAMPPUDIS RTC_TAFCR_TAMPPUDIS_Msk 3694 #define RTC_TAFCR_TAMPPRCH_Pos (13U) 3695 #define RTC_TAFCR_TAMPPRCH_Msk (0x3UL << RTC_TAFCR_TAMPPRCH_Pos) /*!< 0x00006000 */ 3696 #define RTC_TAFCR_TAMPPRCH RTC_TAFCR_TAMPPRCH_Msk 3697 #define RTC_TAFCR_TAMPPRCH_0 (0x1UL << RTC_TAFCR_TAMPPRCH_Pos) /*!< 0x00002000 */ 3698 #define RTC_TAFCR_TAMPPRCH_1 (0x2UL << RTC_TAFCR_TAMPPRCH_Pos) /*!< 0x00004000 */ 3699 #define RTC_TAFCR_TAMPFLT_Pos (11U) 3700 #define RTC_TAFCR_TAMPFLT_Msk (0x3UL << RTC_TAFCR_TAMPFLT_Pos) /*!< 0x00001800 */ 3701 #define RTC_TAFCR_TAMPFLT RTC_TAFCR_TAMPFLT_Msk 3702 #define RTC_TAFCR_TAMPFLT_0 (0x1UL << RTC_TAFCR_TAMPFLT_Pos) /*!< 0x00000800 */ 3703 #define RTC_TAFCR_TAMPFLT_1 (0x2UL << RTC_TAFCR_TAMPFLT_Pos) /*!< 0x00001000 */ 3704 #define RTC_TAFCR_TAMPFREQ_Pos (8U) 3705 #define RTC_TAFCR_TAMPFREQ_Msk (0x7UL << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000700 */ 3706 #define RTC_TAFCR_TAMPFREQ RTC_TAFCR_TAMPFREQ_Msk 3707 #define RTC_TAFCR_TAMPFREQ_0 (0x1UL << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000100 */ 3708 #define RTC_TAFCR_TAMPFREQ_1 (0x2UL << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000200 */ 3709 #define RTC_TAFCR_TAMPFREQ_2 (0x4UL << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000400 */ 3710 #define RTC_TAFCR_TAMPTS_Pos (7U) 3711 #define RTC_TAFCR_TAMPTS_Msk (0x1UL << RTC_TAFCR_TAMPTS_Pos) /*!< 0x00000080 */ 3712 #define RTC_TAFCR_TAMPTS RTC_TAFCR_TAMPTS_Msk 3713 #define RTC_TAFCR_TAMP2TRG_Pos (4U) 3714 #define RTC_TAFCR_TAMP2TRG_Msk (0x1UL << RTC_TAFCR_TAMP2TRG_Pos) /*!< 0x00000010 */ 3715 #define RTC_TAFCR_TAMP2TRG RTC_TAFCR_TAMP2TRG_Msk 3716 #define RTC_TAFCR_TAMP2E_Pos (3U) 3717 #define RTC_TAFCR_TAMP2E_Msk (0x1UL << RTC_TAFCR_TAMP2E_Pos) /*!< 0x00000008 */ 3718 #define RTC_TAFCR_TAMP2E RTC_TAFCR_TAMP2E_Msk 3719 #define RTC_TAFCR_TAMPIE_Pos (2U) 3720 #define RTC_TAFCR_TAMPIE_Msk (0x1UL << RTC_TAFCR_TAMPIE_Pos) /*!< 0x00000004 */ 3721 #define RTC_TAFCR_TAMPIE RTC_TAFCR_TAMPIE_Msk 3722 #define RTC_TAFCR_TAMP1TRG_Pos (1U) 3723 #define RTC_TAFCR_TAMP1TRG_Msk (0x1UL << RTC_TAFCR_TAMP1TRG_Pos) /*!< 0x00000002 */ 3724 #define RTC_TAFCR_TAMP1TRG RTC_TAFCR_TAMP1TRG_Msk 3725 #define RTC_TAFCR_TAMP1E_Pos (0U) 3726 #define RTC_TAFCR_TAMP1E_Msk (0x1UL << RTC_TAFCR_TAMP1E_Pos) /*!< 0x00000001 */ 3727 #define RTC_TAFCR_TAMP1E RTC_TAFCR_TAMP1E_Msk 3728 3729 /* Reference defines */ 3730 #define RTC_TAFCR_ALARMOUTTYPE RTC_TAFCR_PC13VALUE 3731 3732 /******************** Bits definition for RTC_ALRMASSR register ************/ 3733 #define RTC_ALRMASSR_MASKSS_Pos (24U) 3734 #define RTC_ALRMASSR_MASKSS_Msk (0xFUL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x0F000000 */ 3735 #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk 3736 #define RTC_ALRMASSR_MASKSS_0 (0x1UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x01000000 */ 3737 #define RTC_ALRMASSR_MASKSS_1 (0x2UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x02000000 */ 3738 #define RTC_ALRMASSR_MASKSS_2 (0x4UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x04000000 */ 3739 #define RTC_ALRMASSR_MASKSS_3 (0x8UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x08000000 */ 3740 #define RTC_ALRMASSR_SS_Pos (0U) 3741 #define RTC_ALRMASSR_SS_Msk (0x7FFFUL << RTC_ALRMASSR_SS_Pos) /*!< 0x00007FFF */ 3742 #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk 3743 3744 /*****************************************************************************/ 3745 /* */ 3746 /* Serial Peripheral Interface (SPI) */ 3747 /* */ 3748 /*****************************************************************************/ 3749 3750 /* 3751 * @brief Specific device feature definitions (not present on all devices in the STM32F0 series) 3752 */ 3753 /* Note: No specific macro feature on this device */ 3754 3755 /******************* Bit definition for SPI_CR1 register *******************/ 3756 #define SPI_CR1_CPHA_Pos (0U) 3757 #define SPI_CR1_CPHA_Msk (0x1UL << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */ 3758 #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!< Clock Phase */ 3759 #define SPI_CR1_CPOL_Pos (1U) 3760 #define SPI_CR1_CPOL_Msk (0x1UL << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */ 3761 #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!< Clock Polarity */ 3762 #define SPI_CR1_MSTR_Pos (2U) 3763 #define SPI_CR1_MSTR_Msk (0x1UL << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */ 3764 #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!< Master Selection */ 3765 #define SPI_CR1_BR_Pos (3U) 3766 #define SPI_CR1_BR_Msk (0x7UL << SPI_CR1_BR_Pos) /*!< 0x00000038 */ 3767 #define SPI_CR1_BR SPI_CR1_BR_Msk /*!< BR[2:0] bits (Baud Rate Control) */ 3768 #define SPI_CR1_BR_0 (0x1UL << SPI_CR1_BR_Pos) /*!< 0x00000008 */ 3769 #define SPI_CR1_BR_1 (0x2UL << SPI_CR1_BR_Pos) /*!< 0x00000010 */ 3770 #define SPI_CR1_BR_2 (0x4UL << SPI_CR1_BR_Pos) /*!< 0x00000020 */ 3771 #define SPI_CR1_SPE_Pos (6U) 3772 #define SPI_CR1_SPE_Msk (0x1UL << SPI_CR1_SPE_Pos) /*!< 0x00000040 */ 3773 #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!< SPI Enable */ 3774 #define SPI_CR1_LSBFIRST_Pos (7U) 3775 #define SPI_CR1_LSBFIRST_Msk (0x1UL << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */ 3776 #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!< Frame Format */ 3777 #define SPI_CR1_SSI_Pos (8U) 3778 #define SPI_CR1_SSI_Msk (0x1UL << SPI_CR1_SSI_Pos) /*!< 0x00000100 */ 3779 #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!< Internal slave select */ 3780 #define SPI_CR1_SSM_Pos (9U) 3781 #define SPI_CR1_SSM_Msk (0x1UL << SPI_CR1_SSM_Pos) /*!< 0x00000200 */ 3782 #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!< Software slave management */ 3783 #define SPI_CR1_RXONLY_Pos (10U) 3784 #define SPI_CR1_RXONLY_Msk (0x1UL << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */ 3785 #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!< Receive only */ 3786 #define SPI_CR1_CRCL_Pos (11U) 3787 #define SPI_CR1_CRCL_Msk (0x1UL << SPI_CR1_CRCL_Pos) /*!< 0x00000800 */ 3788 #define SPI_CR1_CRCL SPI_CR1_CRCL_Msk /*!< CRC Length */ 3789 #define SPI_CR1_CRCNEXT_Pos (12U) 3790 #define SPI_CR1_CRCNEXT_Msk (0x1UL << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */ 3791 #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!< Transmit CRC next */ 3792 #define SPI_CR1_CRCEN_Pos (13U) 3793 #define SPI_CR1_CRCEN_Msk (0x1UL << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */ 3794 #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!< Hardware CRC calculation enable */ 3795 #define SPI_CR1_BIDIOE_Pos (14U) 3796 #define SPI_CR1_BIDIOE_Msk (0x1UL << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */ 3797 #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!< Output enable in bidirectional mode */ 3798 #define SPI_CR1_BIDIMODE_Pos (15U) 3799 #define SPI_CR1_BIDIMODE_Msk (0x1UL << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */ 3800 #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!< Bidirectional data mode enable */ 3801 3802 /******************* Bit definition for SPI_CR2 register *******************/ 3803 #define SPI_CR2_RXDMAEN_Pos (0U) 3804 #define SPI_CR2_RXDMAEN_Msk (0x1UL << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */ 3805 #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */ 3806 #define SPI_CR2_TXDMAEN_Pos (1U) 3807 #define SPI_CR2_TXDMAEN_Msk (0x1UL << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */ 3808 #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */ 3809 #define SPI_CR2_SSOE_Pos (2U) 3810 #define SPI_CR2_SSOE_Msk (0x1UL << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */ 3811 #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */ 3812 #define SPI_CR2_NSSP_Pos (3U) 3813 #define SPI_CR2_NSSP_Msk (0x1UL << SPI_CR2_NSSP_Pos) /*!< 0x00000008 */ 3814 #define SPI_CR2_NSSP SPI_CR2_NSSP_Msk /*!< NSS pulse management Enable */ 3815 #define SPI_CR2_FRF_Pos (4U) 3816 #define SPI_CR2_FRF_Msk (0x1UL << SPI_CR2_FRF_Pos) /*!< 0x00000010 */ 3817 #define SPI_CR2_FRF SPI_CR2_FRF_Msk /*!< Frame Format Enable */ 3818 #define SPI_CR2_ERRIE_Pos (5U) 3819 #define SPI_CR2_ERRIE_Msk (0x1UL << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */ 3820 #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */ 3821 #define SPI_CR2_RXNEIE_Pos (6U) 3822 #define SPI_CR2_RXNEIE_Msk (0x1UL << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */ 3823 #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */ 3824 #define SPI_CR2_TXEIE_Pos (7U) 3825 #define SPI_CR2_TXEIE_Msk (0x1UL << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */ 3826 #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */ 3827 #define SPI_CR2_DS_Pos (8U) 3828 #define SPI_CR2_DS_Msk (0xFUL << SPI_CR2_DS_Pos) /*!< 0x00000F00 */ 3829 #define SPI_CR2_DS SPI_CR2_DS_Msk /*!< DS[3:0] Data Size */ 3830 #define SPI_CR2_DS_0 (0x1UL << SPI_CR2_DS_Pos) /*!< 0x00000100 */ 3831 #define SPI_CR2_DS_1 (0x2UL << SPI_CR2_DS_Pos) /*!< 0x00000200 */ 3832 #define SPI_CR2_DS_2 (0x4UL << SPI_CR2_DS_Pos) /*!< 0x00000400 */ 3833 #define SPI_CR2_DS_3 (0x8UL << SPI_CR2_DS_Pos) /*!< 0x00000800 */ 3834 #define SPI_CR2_FRXTH_Pos (12U) 3835 #define SPI_CR2_FRXTH_Msk (0x1UL << SPI_CR2_FRXTH_Pos) /*!< 0x00001000 */ 3836 #define SPI_CR2_FRXTH SPI_CR2_FRXTH_Msk /*!< FIFO reception Threshold */ 3837 #define SPI_CR2_LDMARX_Pos (13U) 3838 #define SPI_CR2_LDMARX_Msk (0x1UL << SPI_CR2_LDMARX_Pos) /*!< 0x00002000 */ 3839 #define SPI_CR2_LDMARX SPI_CR2_LDMARX_Msk /*!< Last DMA transfer for reception */ 3840 #define SPI_CR2_LDMATX_Pos (14U) 3841 #define SPI_CR2_LDMATX_Msk (0x1UL << SPI_CR2_LDMATX_Pos) /*!< 0x00004000 */ 3842 #define SPI_CR2_LDMATX SPI_CR2_LDMATX_Msk /*!< Last DMA transfer for transmission */ 3843 3844 /******************** Bit definition for SPI_SR register *******************/ 3845 #define SPI_SR_RXNE_Pos (0U) 3846 #define SPI_SR_RXNE_Msk (0x1UL << SPI_SR_RXNE_Pos) /*!< 0x00000001 */ 3847 #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */ 3848 #define SPI_SR_TXE_Pos (1U) 3849 #define SPI_SR_TXE_Msk (0x1UL << SPI_SR_TXE_Pos) /*!< 0x00000002 */ 3850 #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */ 3851 #define SPI_SR_CRCERR_Pos (4U) 3852 #define SPI_SR_CRCERR_Msk (0x1UL << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */ 3853 #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */ 3854 #define SPI_SR_MODF_Pos (5U) 3855 #define SPI_SR_MODF_Msk (0x1UL << SPI_SR_MODF_Pos) /*!< 0x00000020 */ 3856 #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */ 3857 #define SPI_SR_OVR_Pos (6U) 3858 #define SPI_SR_OVR_Msk (0x1UL << SPI_SR_OVR_Pos) /*!< 0x00000040 */ 3859 #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */ 3860 #define SPI_SR_BSY_Pos (7U) 3861 #define SPI_SR_BSY_Msk (0x1UL << SPI_SR_BSY_Pos) /*!< 0x00000080 */ 3862 #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */ 3863 #define SPI_SR_FRE_Pos (8U) 3864 #define SPI_SR_FRE_Msk (0x1UL << SPI_SR_FRE_Pos) /*!< 0x00000100 */ 3865 #define SPI_SR_FRE SPI_SR_FRE_Msk /*!< TI frame format error */ 3866 #define SPI_SR_FRLVL_Pos (9U) 3867 #define SPI_SR_FRLVL_Msk (0x3UL << SPI_SR_FRLVL_Pos) /*!< 0x00000600 */ 3868 #define SPI_SR_FRLVL SPI_SR_FRLVL_Msk /*!< FIFO Reception Level */ 3869 #define SPI_SR_FRLVL_0 (0x1UL << SPI_SR_FRLVL_Pos) /*!< 0x00000200 */ 3870 #define SPI_SR_FRLVL_1 (0x2UL << SPI_SR_FRLVL_Pos) /*!< 0x00000400 */ 3871 #define SPI_SR_FTLVL_Pos (11U) 3872 #define SPI_SR_FTLVL_Msk (0x3UL << SPI_SR_FTLVL_Pos) /*!< 0x00001800 */ 3873 #define SPI_SR_FTLVL SPI_SR_FTLVL_Msk /*!< FIFO Transmission Level */ 3874 #define SPI_SR_FTLVL_0 (0x1UL << SPI_SR_FTLVL_Pos) /*!< 0x00000800 */ 3875 #define SPI_SR_FTLVL_1 (0x2UL << SPI_SR_FTLVL_Pos) /*!< 0x00001000 */ 3876 3877 /******************** Bit definition for SPI_DR register *******************/ 3878 #define SPI_DR_DR_Pos (0U) 3879 #define SPI_DR_DR_Msk (0xFFFFFFFFUL << SPI_DR_DR_Pos) /*!< 0xFFFFFFFF */ 3880 #define SPI_DR_DR SPI_DR_DR_Msk /*!< Data Register */ 3881 3882 /******************* Bit definition for SPI_CRCPR register *****************/ 3883 #define SPI_CRCPR_CRCPOLY_Pos (0U) 3884 #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFFFFFUL << SPI_CRCPR_CRCPOLY_Pos) /*!< 0xFFFFFFFF */ 3885 #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!< CRC polynomial register */ 3886 3887 /****************** Bit definition for SPI_RXCRCR register *****************/ 3888 #define SPI_RXCRCR_RXCRC_Pos (0U) 3889 #define SPI_RXCRCR_RXCRC_Msk (0xFFFFFFFFUL << SPI_RXCRCR_RXCRC_Pos) /*!< 0xFFFFFFFF */ 3890 #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!< Rx CRC Register */ 3891 3892 /****************** Bit definition for SPI_TXCRCR register *****************/ 3893 #define SPI_TXCRCR_TXCRC_Pos (0U) 3894 #define SPI_TXCRCR_TXCRC_Msk (0xFFFFFFFFUL << SPI_TXCRCR_TXCRC_Pos) /*!< 0xFFFFFFFF */ 3895 #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!< Tx CRC Register */ 3896 3897 /****************** Bit definition for SPI_I2SCFGR register ****************/ 3898 #define SPI_I2SCFGR_I2SMOD_Pos (11U) 3899 #define SPI_I2SCFGR_I2SMOD_Msk (0x1UL << SPI_I2SCFGR_I2SMOD_Pos) /*!< 0x00000800 */ 3900 #define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk /*!< Keep for compatibility */ 3901 3902 /*****************************************************************************/ 3903 /* */ 3904 /* System Configuration (SYSCFG) */ 3905 /* */ 3906 /*****************************************************************************/ 3907 /***************** Bit definition for SYSCFG_CFGR1 register ****************/ 3908 #define SYSCFG_CFGR1_MEM_MODE_Pos (0U) 3909 #define SYSCFG_CFGR1_MEM_MODE_Msk (0x3UL << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000003 */ 3910 #define SYSCFG_CFGR1_MEM_MODE SYSCFG_CFGR1_MEM_MODE_Msk /*!< SYSCFG_Memory Remap Config */ 3911 #define SYSCFG_CFGR1_MEM_MODE_0 (0x1UL << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000001 */ 3912 #define SYSCFG_CFGR1_MEM_MODE_1 (0x2UL << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000002 */ 3913 3914 #define SYSCFG_CFGR1_DMA_RMP_Pos (8U) 3915 #define SYSCFG_CFGR1_DMA_RMP_Msk (0x1FUL << SYSCFG_CFGR1_DMA_RMP_Pos) /*!< 0x00001F00 */ 3916 #define SYSCFG_CFGR1_DMA_RMP SYSCFG_CFGR1_DMA_RMP_Msk /*!< DMA remap mask */ 3917 #define SYSCFG_CFGR1_ADC_DMA_RMP_Pos (8U) 3918 #define SYSCFG_CFGR1_ADC_DMA_RMP_Msk (0x1UL << SYSCFG_CFGR1_ADC_DMA_RMP_Pos) /*!< 0x00000100 */ 3919 #define SYSCFG_CFGR1_ADC_DMA_RMP SYSCFG_CFGR1_ADC_DMA_RMP_Msk /*!< ADC DMA remap */ 3920 #define SYSCFG_CFGR1_USART1TX_DMA_RMP_Pos (9U) 3921 #define SYSCFG_CFGR1_USART1TX_DMA_RMP_Msk (0x1UL << SYSCFG_CFGR1_USART1TX_DMA_RMP_Pos) /*!< 0x00000200 */ 3922 #define SYSCFG_CFGR1_USART1TX_DMA_RMP SYSCFG_CFGR1_USART1TX_DMA_RMP_Msk /*!< USART1 TX DMA remap */ 3923 #define SYSCFG_CFGR1_USART1RX_DMA_RMP_Pos (10U) 3924 #define SYSCFG_CFGR1_USART1RX_DMA_RMP_Msk (0x1UL << SYSCFG_CFGR1_USART1RX_DMA_RMP_Pos) /*!< 0x00000400 */ 3925 #define SYSCFG_CFGR1_USART1RX_DMA_RMP SYSCFG_CFGR1_USART1RX_DMA_RMP_Msk /*!< USART1 RX DMA remap */ 3926 #define SYSCFG_CFGR1_TIM16_DMA_RMP_Pos (11U) 3927 #define SYSCFG_CFGR1_TIM16_DMA_RMP_Msk (0x1UL << SYSCFG_CFGR1_TIM16_DMA_RMP_Pos) /*!< 0x00000800 */ 3928 #define SYSCFG_CFGR1_TIM16_DMA_RMP SYSCFG_CFGR1_TIM16_DMA_RMP_Msk /*!< Timer 16 DMA remap */ 3929 #define SYSCFG_CFGR1_TIM17_DMA_RMP_Pos (12U) 3930 #define SYSCFG_CFGR1_TIM17_DMA_RMP_Msk (0x1UL << SYSCFG_CFGR1_TIM17_DMA_RMP_Pos) /*!< 0x00001000 */ 3931 #define SYSCFG_CFGR1_TIM17_DMA_RMP SYSCFG_CFGR1_TIM17_DMA_RMP_Msk /*!< Timer 17 DMA remap */ 3932 3933 #define SYSCFG_CFGR1_I2C_FMP_PB6_Pos (16U) 3934 #define SYSCFG_CFGR1_I2C_FMP_PB6_Msk (0x1UL << SYSCFG_CFGR1_I2C_FMP_PB6_Pos) /*!< 0x00010000 */ 3935 #define SYSCFG_CFGR1_I2C_FMP_PB6 SYSCFG_CFGR1_I2C_FMP_PB6_Msk /*!< I2C PB6 Fast mode plus */ 3936 #define SYSCFG_CFGR1_I2C_FMP_PB7_Pos (17U) 3937 #define SYSCFG_CFGR1_I2C_FMP_PB7_Msk (0x1UL << SYSCFG_CFGR1_I2C_FMP_PB7_Pos) /*!< 0x00020000 */ 3938 #define SYSCFG_CFGR1_I2C_FMP_PB7 SYSCFG_CFGR1_I2C_FMP_PB7_Msk /*!< I2C PB7 Fast mode plus */ 3939 #define SYSCFG_CFGR1_I2C_FMP_PB8_Pos (18U) 3940 #define SYSCFG_CFGR1_I2C_FMP_PB8_Msk (0x1UL << SYSCFG_CFGR1_I2C_FMP_PB8_Pos) /*!< 0x00040000 */ 3941 #define SYSCFG_CFGR1_I2C_FMP_PB8 SYSCFG_CFGR1_I2C_FMP_PB8_Msk /*!< I2C PB8 Fast mode plus */ 3942 #define SYSCFG_CFGR1_I2C_FMP_PB9_Pos (19U) 3943 #define SYSCFG_CFGR1_I2C_FMP_PB9_Msk (0x1UL << SYSCFG_CFGR1_I2C_FMP_PB9_Pos) /*!< 0x00080000 */ 3944 #define SYSCFG_CFGR1_I2C_FMP_PB9 SYSCFG_CFGR1_I2C_FMP_PB9_Msk /*!< I2C PB9 Fast mode plus */ 3945 #define SYSCFG_CFGR1_I2C_FMP_I2C1_Pos (20U) 3946 #define SYSCFG_CFGR1_I2C_FMP_I2C1_Msk (0x1UL << SYSCFG_CFGR1_I2C_FMP_I2C1_Pos) /*!< 0x00100000 */ 3947 #define SYSCFG_CFGR1_I2C_FMP_I2C1 SYSCFG_CFGR1_I2C_FMP_I2C1_Msk /*!< Enable Fast Mode Plus on PB10, PB11, PF6 and PF7 */ 3948 #define SYSCFG_CFGR1_I2C_FMP_PA9_Pos (22U) 3949 #define SYSCFG_CFGR1_I2C_FMP_PA9_Msk (0x1UL << SYSCFG_CFGR1_I2C_FMP_PA9_Pos) /*!< 0x00400000 */ 3950 #define SYSCFG_CFGR1_I2C_FMP_PA9 SYSCFG_CFGR1_I2C_FMP_PA9_Msk /*!< Enable Fast Mode Plus on PA9 */ 3951 #define SYSCFG_CFGR1_I2C_FMP_PA10_Pos (23U) 3952 #define SYSCFG_CFGR1_I2C_FMP_PA10_Msk (0x1UL << SYSCFG_CFGR1_I2C_FMP_PA10_Pos) /*!< 0x00800000 */ 3953 #define SYSCFG_CFGR1_I2C_FMP_PA10 SYSCFG_CFGR1_I2C_FMP_PA10_Msk /*!< Enable Fast Mode Plus on PA10 */ 3954 3955 /***************** Bit definition for SYSCFG_EXTICR1 register **************/ 3956 #define SYSCFG_EXTICR1_EXTI0_Pos (0U) 3957 #define SYSCFG_EXTICR1_EXTI0_Msk (0xFUL << SYSCFG_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */ 3958 #define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk /*!< EXTI 0 configuration */ 3959 #define SYSCFG_EXTICR1_EXTI1_Pos (4U) 3960 #define SYSCFG_EXTICR1_EXTI1_Msk (0xFUL << SYSCFG_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */ 3961 #define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk /*!< EXTI 1 configuration */ 3962 #define SYSCFG_EXTICR1_EXTI2_Pos (8U) 3963 #define SYSCFG_EXTICR1_EXTI2_Msk (0xFUL << SYSCFG_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */ 3964 #define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk /*!< EXTI 2 configuration */ 3965 #define SYSCFG_EXTICR1_EXTI3_Pos (12U) 3966 #define SYSCFG_EXTICR1_EXTI3_Msk (0xFUL << SYSCFG_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */ 3967 #define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk /*!< EXTI 3 configuration */ 3968 3969 /** 3970 * @brief EXTI0 configuration 3971 */ 3972 #define SYSCFG_EXTICR1_EXTI0_PA (0x00000000U) /*!< PA[0] pin */ 3973 #define SYSCFG_EXTICR1_EXTI0_PB (0x00000001U) /*!< PB[0] pin */ 3974 #define SYSCFG_EXTICR1_EXTI0_PC (0x00000002U) /*!< PC[0] pin */ 3975 #define SYSCFG_EXTICR1_EXTI0_PD (0x00000003U) /*!< PD[0] pin */ 3976 #define SYSCFG_EXTICR1_EXTI0_PF (0x00000005U) /*!< PF[0] pin */ 3977 3978 /** 3979 * @brief EXTI1 configuration 3980 */ 3981 #define SYSCFG_EXTICR1_EXTI1_PA (0x00000000U) /*!< PA[1] pin */ 3982 #define SYSCFG_EXTICR1_EXTI1_PB (0x00000010U) /*!< PB[1] pin */ 3983 #define SYSCFG_EXTICR1_EXTI1_PC (0x00000020U) /*!< PC[1] pin */ 3984 #define SYSCFG_EXTICR1_EXTI1_PD (0x00000030U) /*!< PD[1] pin */ 3985 #define SYSCFG_EXTICR1_EXTI1_PF (0x00000050U) /*!< PF[1] pin */ 3986 3987 /** 3988 * @brief EXTI2 configuration 3989 */ 3990 #define SYSCFG_EXTICR1_EXTI2_PA (0x00000000U) /*!< PA[2] pin */ 3991 #define SYSCFG_EXTICR1_EXTI2_PB (0x00000100U) /*!< PB[2] pin */ 3992 #define SYSCFG_EXTICR1_EXTI2_PC (0x00000200U) /*!< PC[2] pin */ 3993 #define SYSCFG_EXTICR1_EXTI2_PD (0x00000300U) /*!< PD[2] pin */ 3994 #define SYSCFG_EXTICR1_EXTI2_PF (0x00000500U) /*!< PF[2] pin */ 3995 3996 /** 3997 * @brief EXTI3 configuration 3998 */ 3999 #define SYSCFG_EXTICR1_EXTI3_PA (0x00000000U) /*!< PA[3] pin */ 4000 #define SYSCFG_EXTICR1_EXTI3_PB (0x00001000U) /*!< PB[3] pin */ 4001 #define SYSCFG_EXTICR1_EXTI3_PC (0x00002000U) /*!< PC[3] pin */ 4002 #define SYSCFG_EXTICR1_EXTI3_PD (0x00003000U) /*!< PD[3] pin */ 4003 #define SYSCFG_EXTICR1_EXTI3_PF (0x00005000U) /*!< PF[3] pin */ 4004 4005 /***************** Bit definition for SYSCFG_EXTICR2 register **************/ 4006 #define SYSCFG_EXTICR2_EXTI4_Pos (0U) 4007 #define SYSCFG_EXTICR2_EXTI4_Msk (0xFUL << SYSCFG_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */ 4008 #define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk /*!< EXTI 4 configuration */ 4009 #define SYSCFG_EXTICR2_EXTI5_Pos (4U) 4010 #define SYSCFG_EXTICR2_EXTI5_Msk (0xFUL << SYSCFG_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */ 4011 #define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk /*!< EXTI 5 configuration */ 4012 #define SYSCFG_EXTICR2_EXTI6_Pos (8U) 4013 #define SYSCFG_EXTICR2_EXTI6_Msk (0xFUL << SYSCFG_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */ 4014 #define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk /*!< EXTI 6 configuration */ 4015 #define SYSCFG_EXTICR2_EXTI7_Pos (12U) 4016 #define SYSCFG_EXTICR2_EXTI7_Msk (0xFUL << SYSCFG_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */ 4017 #define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk /*!< EXTI 7 configuration */ 4018 4019 /** 4020 * @brief EXTI4 configuration 4021 */ 4022 #define SYSCFG_EXTICR2_EXTI4_PA (0x00000000U) /*!< PA[4] pin */ 4023 #define SYSCFG_EXTICR2_EXTI4_PB (0x00000001U) /*!< PB[4] pin */ 4024 #define SYSCFG_EXTICR2_EXTI4_PC (0x00000002U) /*!< PC[4] pin */ 4025 #define SYSCFG_EXTICR2_EXTI4_PD (0x00000003U) /*!< PD[4] pin */ 4026 #define SYSCFG_EXTICR2_EXTI4_PF (0x00000005U) /*!< PF[4] pin */ 4027 4028 /** 4029 * @brief EXTI5 configuration 4030 */ 4031 #define SYSCFG_EXTICR2_EXTI5_PA (0x00000000U) /*!< PA[5] pin */ 4032 #define SYSCFG_EXTICR2_EXTI5_PB (0x00000010U) /*!< PB[5] pin */ 4033 #define SYSCFG_EXTICR2_EXTI5_PC (0x00000020U) /*!< PC[5] pin */ 4034 #define SYSCFG_EXTICR2_EXTI5_PD (0x00000030U) /*!< PD[5] pin */ 4035 #define SYSCFG_EXTICR2_EXTI5_PF (0x00000050U) /*!< PF[5] pin */ 4036 4037 /** 4038 * @brief EXTI6 configuration 4039 */ 4040 #define SYSCFG_EXTICR2_EXTI6_PA (0x00000000U) /*!< PA[6] pin */ 4041 #define SYSCFG_EXTICR2_EXTI6_PB (0x00000100U) /*!< PB[6] pin */ 4042 #define SYSCFG_EXTICR2_EXTI6_PC (0x00000200U) /*!< PC[6] pin */ 4043 #define SYSCFG_EXTICR2_EXTI6_PD (0x00000300U) /*!< PD[6] pin */ 4044 #define SYSCFG_EXTICR2_EXTI6_PF (0x00000500U) /*!< PF[6] pin */ 4045 4046 /** 4047 * @brief EXTI7 configuration 4048 */ 4049 #define SYSCFG_EXTICR2_EXTI7_PA (0x00000000U) /*!< PA[7] pin */ 4050 #define SYSCFG_EXTICR2_EXTI7_PB (0x00001000U) /*!< PB[7] pin */ 4051 #define SYSCFG_EXTICR2_EXTI7_PC (0x00002000U) /*!< PC[7] pin */ 4052 #define SYSCFG_EXTICR2_EXTI7_PD (0x00003000U) /*!< PD[7] pin */ 4053 #define SYSCFG_EXTICR2_EXTI7_PF (0x00005000U) /*!< PF[7] pin */ 4054 4055 /***************** Bit definition for SYSCFG_EXTICR3 register **************/ 4056 #define SYSCFG_EXTICR3_EXTI8_Pos (0U) 4057 #define SYSCFG_EXTICR3_EXTI8_Msk (0xFUL << SYSCFG_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */ 4058 #define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk /*!< EXTI 8 configuration */ 4059 #define SYSCFG_EXTICR3_EXTI9_Pos (4U) 4060 #define SYSCFG_EXTICR3_EXTI9_Msk (0xFUL << SYSCFG_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */ 4061 #define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk /*!< EXTI 9 configuration */ 4062 #define SYSCFG_EXTICR3_EXTI10_Pos (8U) 4063 #define SYSCFG_EXTICR3_EXTI10_Msk (0xFUL << SYSCFG_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */ 4064 #define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk /*!< EXTI 10 configuration */ 4065 #define SYSCFG_EXTICR3_EXTI11_Pos (12U) 4066 #define SYSCFG_EXTICR3_EXTI11_Msk (0xFUL << SYSCFG_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */ 4067 #define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk /*!< EXTI 11 configuration */ 4068 4069 /** 4070 * @brief EXTI8 configuration 4071 */ 4072 #define SYSCFG_EXTICR3_EXTI8_PA (0x00000000U) /*!< PA[8] pin */ 4073 #define SYSCFG_EXTICR3_EXTI8_PB (0x00000001U) /*!< PB[8] pin */ 4074 #define SYSCFG_EXTICR3_EXTI8_PC (0x00000002U) /*!< PC[8] pin */ 4075 #define SYSCFG_EXTICR3_EXTI8_PD (0x00000003U) /*!< PD[8] pin */ 4076 #define SYSCFG_EXTICR3_EXTI8_PF (0x00000005U) /*!< PF[8] pin */ 4077 4078 4079 /** 4080 * @brief EXTI9 configuration 4081 */ 4082 #define SYSCFG_EXTICR3_EXTI9_PA (0x00000000U) /*!< PA[9] pin */ 4083 #define SYSCFG_EXTICR3_EXTI9_PB (0x00000010U) /*!< PB[9] pin */ 4084 #define SYSCFG_EXTICR3_EXTI9_PC (0x00000020U) /*!< PC[9] pin */ 4085 #define SYSCFG_EXTICR3_EXTI9_PD (0x00000030U) /*!< PD[9] pin */ 4086 #define SYSCFG_EXTICR3_EXTI9_PF (0x00000050U) /*!< PF[9] pin */ 4087 4088 /** 4089 * @brief EXTI10 configuration 4090 */ 4091 #define SYSCFG_EXTICR3_EXTI10_PA (0x00000000U) /*!< PA[10] pin */ 4092 #define SYSCFG_EXTICR3_EXTI10_PB (0x00000100U) /*!< PB[10] pin */ 4093 #define SYSCFG_EXTICR3_EXTI10_PC (0x00000200U) /*!< PC[10] pin */ 4094 #define SYSCFG_EXTICR3_EXTI10_PD (0x00000300U) /*!< PD[10] pin */ 4095 #define SYSCFG_EXTICR3_EXTI10_PF (0x00000500U) /*!< PF[10] pin */ 4096 4097 /** 4098 * @brief EXTI11 configuration 4099 */ 4100 #define SYSCFG_EXTICR3_EXTI11_PA (0x00000000U) /*!< PA[11] pin */ 4101 #define SYSCFG_EXTICR3_EXTI11_PB (0x00001000U) /*!< PB[11] pin */ 4102 #define SYSCFG_EXTICR3_EXTI11_PC (0x00002000U) /*!< PC[11] pin */ 4103 #define SYSCFG_EXTICR3_EXTI11_PD (0x00003000U) /*!< PD[11] pin */ 4104 #define SYSCFG_EXTICR3_EXTI11_PF (0x00005000U) /*!< PF[11] pin */ 4105 4106 /***************** Bit definition for SYSCFG_EXTICR4 register **************/ 4107 #define SYSCFG_EXTICR4_EXTI12_Pos (0U) 4108 #define SYSCFG_EXTICR4_EXTI12_Msk (0xFUL << SYSCFG_EXTICR4_EXTI12_Pos) /*!< 0x0000000F */ 4109 #define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk /*!< EXTI 12 configuration */ 4110 #define SYSCFG_EXTICR4_EXTI13_Pos (4U) 4111 #define SYSCFG_EXTICR4_EXTI13_Msk (0xFUL << SYSCFG_EXTICR4_EXTI13_Pos) /*!< 0x000000F0 */ 4112 #define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk /*!< EXTI 13 configuration */ 4113 #define SYSCFG_EXTICR4_EXTI14_Pos (8U) 4114 #define SYSCFG_EXTICR4_EXTI14_Msk (0xFUL << SYSCFG_EXTICR4_EXTI14_Pos) /*!< 0x00000F00 */ 4115 #define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk /*!< EXTI 14 configuration */ 4116 #define SYSCFG_EXTICR4_EXTI15_Pos (12U) 4117 #define SYSCFG_EXTICR4_EXTI15_Msk (0xFUL << SYSCFG_EXTICR4_EXTI15_Pos) /*!< 0x0000F000 */ 4118 #define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk /*!< EXTI 15 configuration */ 4119 4120 /** 4121 * @brief EXTI12 configuration 4122 */ 4123 #define SYSCFG_EXTICR4_EXTI12_PA (0x00000000U) /*!< PA[12] pin */ 4124 #define SYSCFG_EXTICR4_EXTI12_PB (0x00000001U) /*!< PB[12] pin */ 4125 #define SYSCFG_EXTICR4_EXTI12_PC (0x00000002U) /*!< PC[12] pin */ 4126 #define SYSCFG_EXTICR4_EXTI12_PD (0x00000003U) /*!< PD[12] pin */ 4127 #define SYSCFG_EXTICR4_EXTI12_PF (0x00000005U) /*!< PF[12] pin */ 4128 4129 /** 4130 * @brief EXTI13 configuration 4131 */ 4132 #define SYSCFG_EXTICR4_EXTI13_PA (0x00000000U) /*!< PA[13] pin */ 4133 #define SYSCFG_EXTICR4_EXTI13_PB (0x00000010U) /*!< PB[13] pin */ 4134 #define SYSCFG_EXTICR4_EXTI13_PC (0x00000020U) /*!< PC[13] pin */ 4135 #define SYSCFG_EXTICR4_EXTI13_PD (0x00000030U) /*!< PD[13] pin */ 4136 #define SYSCFG_EXTICR4_EXTI13_PF (0x00000050U) /*!< PF[13] pin */ 4137 4138 /** 4139 * @brief EXTI14 configuration 4140 */ 4141 #define SYSCFG_EXTICR4_EXTI14_PA (0x00000000U) /*!< PA[14] pin */ 4142 #define SYSCFG_EXTICR4_EXTI14_PB (0x00000100U) /*!< PB[14] pin */ 4143 #define SYSCFG_EXTICR4_EXTI14_PC (0x00000200U) /*!< PC[14] pin */ 4144 #define SYSCFG_EXTICR4_EXTI14_PD (0x00000300U) /*!< PD[14] pin */ 4145 #define SYSCFG_EXTICR4_EXTI14_PF (0x00000500U) /*!< PF[14] pin */ 4146 4147 /** 4148 * @brief EXTI15 configuration 4149 */ 4150 #define SYSCFG_EXTICR4_EXTI15_PA (0x00000000U) /*!< PA[15] pin */ 4151 #define SYSCFG_EXTICR4_EXTI15_PB (0x00001000U) /*!< PB[15] pin */ 4152 #define SYSCFG_EXTICR4_EXTI15_PC (0x00002000U) /*!< PC[15] pin */ 4153 #define SYSCFG_EXTICR4_EXTI15_PD (0x00003000U) /*!< PD[15] pin */ 4154 #define SYSCFG_EXTICR4_EXTI15_PF (0x00005000U) /*!< PF[15] pin */ 4155 4156 /***************** Bit definition for SYSCFG_CFGR2 register ****************/ 4157 #define SYSCFG_CFGR2_LOCKUP_LOCK_Pos (0U) 4158 #define SYSCFG_CFGR2_LOCKUP_LOCK_Msk (0x1UL << SYSCFG_CFGR2_LOCKUP_LOCK_Pos) /*!< 0x00000001 */ 4159 #define SYSCFG_CFGR2_LOCKUP_LOCK SYSCFG_CFGR2_LOCKUP_LOCK_Msk /*!< Enables and locks the LOCKUP (Hardfault) output of CortexM0 with Break Input of TIMER1 */ 4160 #define SYSCFG_CFGR2_SRAM_PARITY_LOCK_Pos (1U) 4161 #define SYSCFG_CFGR2_SRAM_PARITY_LOCK_Msk (0x1UL << SYSCFG_CFGR2_SRAM_PARITY_LOCK_Pos) /*!< 0x00000002 */ 4162 #define SYSCFG_CFGR2_SRAM_PARITY_LOCK SYSCFG_CFGR2_SRAM_PARITY_LOCK_Msk /*!< Enables and locks the SRAM_PARITY error signal with Break Input of TIMER1 */ 4163 #define SYSCFG_CFGR2_SRAM_PEF_Pos (8U) 4164 #define SYSCFG_CFGR2_SRAM_PEF_Msk (0x1UL << SYSCFG_CFGR2_SRAM_PEF_Pos) /*!< 0x00000100 */ 4165 #define SYSCFG_CFGR2_SRAM_PEF SYSCFG_CFGR2_SRAM_PEF_Msk /*!< SRAM Parity error flag */ 4166 #define SYSCFG_CFGR2_SRAM_PE SYSCFG_CFGR2_SRAM_PEF /*!< SRAM Parity error flag (define maintained for legacy purpose) */ 4167 4168 /*****************************************************************************/ 4169 /* */ 4170 /* Timers (TIM) */ 4171 /* */ 4172 /*****************************************************************************/ 4173 /******************* Bit definition for TIM_CR1 register *******************/ 4174 #define TIM_CR1_CEN_Pos (0U) 4175 #define TIM_CR1_CEN_Msk (0x1UL << TIM_CR1_CEN_Pos) /*!< 0x00000001 */ 4176 #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */ 4177 #define TIM_CR1_UDIS_Pos (1U) 4178 #define TIM_CR1_UDIS_Msk (0x1UL << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */ 4179 #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */ 4180 #define TIM_CR1_URS_Pos (2U) 4181 #define TIM_CR1_URS_Msk (0x1UL << TIM_CR1_URS_Pos) /*!< 0x00000004 */ 4182 #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */ 4183 #define TIM_CR1_OPM_Pos (3U) 4184 #define TIM_CR1_OPM_Msk (0x1UL << TIM_CR1_OPM_Pos) /*!< 0x00000008 */ 4185 #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */ 4186 #define TIM_CR1_DIR_Pos (4U) 4187 #define TIM_CR1_DIR_Msk (0x1UL << TIM_CR1_DIR_Pos) /*!< 0x00000010 */ 4188 #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */ 4189 4190 #define TIM_CR1_CMS_Pos (5U) 4191 #define TIM_CR1_CMS_Msk (0x3UL << TIM_CR1_CMS_Pos) /*!< 0x00000060 */ 4192 #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */ 4193 #define TIM_CR1_CMS_0 (0x1UL << TIM_CR1_CMS_Pos) /*!< 0x00000020 */ 4194 #define TIM_CR1_CMS_1 (0x2UL << TIM_CR1_CMS_Pos) /*!< 0x00000040 */ 4195 4196 #define TIM_CR1_ARPE_Pos (7U) 4197 #define TIM_CR1_ARPE_Msk (0x1UL << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */ 4198 #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */ 4199 4200 #define TIM_CR1_CKD_Pos (8U) 4201 #define TIM_CR1_CKD_Msk (0x3UL << TIM_CR1_CKD_Pos) /*!< 0x00000300 */ 4202 #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */ 4203 #define TIM_CR1_CKD_0 (0x1UL << TIM_CR1_CKD_Pos) /*!< 0x00000100 */ 4204 #define TIM_CR1_CKD_1 (0x2UL << TIM_CR1_CKD_Pos) /*!< 0x00000200 */ 4205 4206 /******************* Bit definition for TIM_CR2 register *******************/ 4207 #define TIM_CR2_CCPC_Pos (0U) 4208 #define TIM_CR2_CCPC_Msk (0x1UL << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */ 4209 #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */ 4210 #define TIM_CR2_CCUS_Pos (2U) 4211 #define TIM_CR2_CCUS_Msk (0x1UL << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */ 4212 #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */ 4213 #define TIM_CR2_CCDS_Pos (3U) 4214 #define TIM_CR2_CCDS_Msk (0x1UL << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */ 4215 #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */ 4216 4217 #define TIM_CR2_MMS_Pos (4U) 4218 #define TIM_CR2_MMS_Msk (0x7UL << TIM_CR2_MMS_Pos) /*!< 0x00000070 */ 4219 #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */ 4220 #define TIM_CR2_MMS_0 (0x1UL << TIM_CR2_MMS_Pos) /*!< 0x00000010 */ 4221 #define TIM_CR2_MMS_1 (0x2UL << TIM_CR2_MMS_Pos) /*!< 0x00000020 */ 4222 #define TIM_CR2_MMS_2 (0x4UL << TIM_CR2_MMS_Pos) /*!< 0x00000040 */ 4223 4224 #define TIM_CR2_TI1S_Pos (7U) 4225 #define TIM_CR2_TI1S_Msk (0x1UL << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */ 4226 #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */ 4227 #define TIM_CR2_OIS1_Pos (8U) 4228 #define TIM_CR2_OIS1_Msk (0x1UL << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */ 4229 #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */ 4230 #define TIM_CR2_OIS1N_Pos (9U) 4231 #define TIM_CR2_OIS1N_Msk (0x1UL << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */ 4232 #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */ 4233 #define TIM_CR2_OIS2_Pos (10U) 4234 #define TIM_CR2_OIS2_Msk (0x1UL << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */ 4235 #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */ 4236 #define TIM_CR2_OIS2N_Pos (11U) 4237 #define TIM_CR2_OIS2N_Msk (0x1UL << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */ 4238 #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */ 4239 #define TIM_CR2_OIS3_Pos (12U) 4240 #define TIM_CR2_OIS3_Msk (0x1UL << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */ 4241 #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */ 4242 #define TIM_CR2_OIS3N_Pos (13U) 4243 #define TIM_CR2_OIS3N_Msk (0x1UL << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */ 4244 #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */ 4245 #define TIM_CR2_OIS4_Pos (14U) 4246 #define TIM_CR2_OIS4_Msk (0x1UL << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */ 4247 #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */ 4248 4249 /******************* Bit definition for TIM_SMCR register ******************/ 4250 #define TIM_SMCR_SMS_Pos (0U) 4251 #define TIM_SMCR_SMS_Msk (0x7UL << TIM_SMCR_SMS_Pos) /*!< 0x00000007 */ 4252 #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */ 4253 #define TIM_SMCR_SMS_0 (0x1UL << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */ 4254 #define TIM_SMCR_SMS_1 (0x2UL << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */ 4255 #define TIM_SMCR_SMS_2 (0x4UL << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */ 4256 4257 #define TIM_SMCR_OCCS_Pos (3U) 4258 #define TIM_SMCR_OCCS_Msk (0x1UL << TIM_SMCR_OCCS_Pos) /*!< 0x00000008 */ 4259 #define TIM_SMCR_OCCS TIM_SMCR_OCCS_Msk /*!< OCREF clear selection */ 4260 4261 #define TIM_SMCR_TS_Pos (4U) 4262 #define TIM_SMCR_TS_Msk (0x7UL << TIM_SMCR_TS_Pos) /*!< 0x00000070 */ 4263 #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */ 4264 #define TIM_SMCR_TS_0 (0x1UL << TIM_SMCR_TS_Pos) /*!< 0x00000010 */ 4265 #define TIM_SMCR_TS_1 (0x2UL << TIM_SMCR_TS_Pos) /*!< 0x00000020 */ 4266 #define TIM_SMCR_TS_2 (0x4UL << TIM_SMCR_TS_Pos) /*!< 0x00000040 */ 4267 4268 #define TIM_SMCR_MSM_Pos (7U) 4269 #define TIM_SMCR_MSM_Msk (0x1UL << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */ 4270 #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */ 4271 4272 #define TIM_SMCR_ETF_Pos (8U) 4273 #define TIM_SMCR_ETF_Msk (0xFUL << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */ 4274 #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */ 4275 #define TIM_SMCR_ETF_0 (0x1UL << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */ 4276 #define TIM_SMCR_ETF_1 (0x2UL << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */ 4277 #define TIM_SMCR_ETF_2 (0x4UL << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */ 4278 #define TIM_SMCR_ETF_3 (0x8UL << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */ 4279 4280 #define TIM_SMCR_ETPS_Pos (12U) 4281 #define TIM_SMCR_ETPS_Msk (0x3UL << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */ 4282 #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */ 4283 #define TIM_SMCR_ETPS_0 (0x1UL << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */ 4284 #define TIM_SMCR_ETPS_1 (0x2UL << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */ 4285 4286 #define TIM_SMCR_ECE_Pos (14U) 4287 #define TIM_SMCR_ECE_Msk (0x1UL << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */ 4288 #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */ 4289 #define TIM_SMCR_ETP_Pos (15U) 4290 #define TIM_SMCR_ETP_Msk (0x1UL << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */ 4291 #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */ 4292 4293 /******************* Bit definition for TIM_DIER register ******************/ 4294 #define TIM_DIER_UIE_Pos (0U) 4295 #define TIM_DIER_UIE_Msk (0x1UL << TIM_DIER_UIE_Pos) /*!< 0x00000001 */ 4296 #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */ 4297 #define TIM_DIER_CC1IE_Pos (1U) 4298 #define TIM_DIER_CC1IE_Msk (0x1UL << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */ 4299 #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */ 4300 #define TIM_DIER_CC2IE_Pos (2U) 4301 #define TIM_DIER_CC2IE_Msk (0x1UL << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */ 4302 #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */ 4303 #define TIM_DIER_CC3IE_Pos (3U) 4304 #define TIM_DIER_CC3IE_Msk (0x1UL << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */ 4305 #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */ 4306 #define TIM_DIER_CC4IE_Pos (4U) 4307 #define TIM_DIER_CC4IE_Msk (0x1UL << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */ 4308 #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */ 4309 #define TIM_DIER_COMIE_Pos (5U) 4310 #define TIM_DIER_COMIE_Msk (0x1UL << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */ 4311 #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */ 4312 #define TIM_DIER_TIE_Pos (6U) 4313 #define TIM_DIER_TIE_Msk (0x1UL << TIM_DIER_TIE_Pos) /*!< 0x00000040 */ 4314 #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */ 4315 #define TIM_DIER_BIE_Pos (7U) 4316 #define TIM_DIER_BIE_Msk (0x1UL << TIM_DIER_BIE_Pos) /*!< 0x00000080 */ 4317 #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */ 4318 #define TIM_DIER_UDE_Pos (8U) 4319 #define TIM_DIER_UDE_Msk (0x1UL << TIM_DIER_UDE_Pos) /*!< 0x00000100 */ 4320 #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */ 4321 #define TIM_DIER_CC1DE_Pos (9U) 4322 #define TIM_DIER_CC1DE_Msk (0x1UL << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */ 4323 #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */ 4324 #define TIM_DIER_CC2DE_Pos (10U) 4325 #define TIM_DIER_CC2DE_Msk (0x1UL << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */ 4326 #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */ 4327 #define TIM_DIER_CC3DE_Pos (11U) 4328 #define TIM_DIER_CC3DE_Msk (0x1UL << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */ 4329 #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */ 4330 #define TIM_DIER_CC4DE_Pos (12U) 4331 #define TIM_DIER_CC4DE_Msk (0x1UL << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */ 4332 #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */ 4333 #define TIM_DIER_COMDE_Pos (13U) 4334 #define TIM_DIER_COMDE_Msk (0x1UL << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */ 4335 #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */ 4336 #define TIM_DIER_TDE_Pos (14U) 4337 #define TIM_DIER_TDE_Msk (0x1UL << TIM_DIER_TDE_Pos) /*!< 0x00004000 */ 4338 #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */ 4339 4340 /******************** Bit definition for TIM_SR register *******************/ 4341 #define TIM_SR_UIF_Pos (0U) 4342 #define TIM_SR_UIF_Msk (0x1UL << TIM_SR_UIF_Pos) /*!< 0x00000001 */ 4343 #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */ 4344 #define TIM_SR_CC1IF_Pos (1U) 4345 #define TIM_SR_CC1IF_Msk (0x1UL << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */ 4346 #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */ 4347 #define TIM_SR_CC2IF_Pos (2U) 4348 #define TIM_SR_CC2IF_Msk (0x1UL << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */ 4349 #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */ 4350 #define TIM_SR_CC3IF_Pos (3U) 4351 #define TIM_SR_CC3IF_Msk (0x1UL << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */ 4352 #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */ 4353 #define TIM_SR_CC4IF_Pos (4U) 4354 #define TIM_SR_CC4IF_Msk (0x1UL << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */ 4355 #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */ 4356 #define TIM_SR_COMIF_Pos (5U) 4357 #define TIM_SR_COMIF_Msk (0x1UL << TIM_SR_COMIF_Pos) /*!< 0x00000020 */ 4358 #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */ 4359 #define TIM_SR_TIF_Pos (6U) 4360 #define TIM_SR_TIF_Msk (0x1UL << TIM_SR_TIF_Pos) /*!< 0x00000040 */ 4361 #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */ 4362 #define TIM_SR_BIF_Pos (7U) 4363 #define TIM_SR_BIF_Msk (0x1UL << TIM_SR_BIF_Pos) /*!< 0x00000080 */ 4364 #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */ 4365 #define TIM_SR_CC1OF_Pos (9U) 4366 #define TIM_SR_CC1OF_Msk (0x1UL << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */ 4367 #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */ 4368 #define TIM_SR_CC2OF_Pos (10U) 4369 #define TIM_SR_CC2OF_Msk (0x1UL << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */ 4370 #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */ 4371 #define TIM_SR_CC3OF_Pos (11U) 4372 #define TIM_SR_CC3OF_Msk (0x1UL << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */ 4373 #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */ 4374 #define TIM_SR_CC4OF_Pos (12U) 4375 #define TIM_SR_CC4OF_Msk (0x1UL << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */ 4376 #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */ 4377 4378 /******************* Bit definition for TIM_EGR register *******************/ 4379 #define TIM_EGR_UG_Pos (0U) 4380 #define TIM_EGR_UG_Msk (0x1UL << TIM_EGR_UG_Pos) /*!< 0x00000001 */ 4381 #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */ 4382 #define TIM_EGR_CC1G_Pos (1U) 4383 #define TIM_EGR_CC1G_Msk (0x1UL << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */ 4384 #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */ 4385 #define TIM_EGR_CC2G_Pos (2U) 4386 #define TIM_EGR_CC2G_Msk (0x1UL << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */ 4387 #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */ 4388 #define TIM_EGR_CC3G_Pos (3U) 4389 #define TIM_EGR_CC3G_Msk (0x1UL << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */ 4390 #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */ 4391 #define TIM_EGR_CC4G_Pos (4U) 4392 #define TIM_EGR_CC4G_Msk (0x1UL << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */ 4393 #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */ 4394 #define TIM_EGR_COMG_Pos (5U) 4395 #define TIM_EGR_COMG_Msk (0x1UL << TIM_EGR_COMG_Pos) /*!< 0x00000020 */ 4396 #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */ 4397 #define TIM_EGR_TG_Pos (6U) 4398 #define TIM_EGR_TG_Msk (0x1UL << TIM_EGR_TG_Pos) /*!< 0x00000040 */ 4399 #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */ 4400 #define TIM_EGR_BG_Pos (7U) 4401 #define TIM_EGR_BG_Msk (0x1UL << TIM_EGR_BG_Pos) /*!< 0x00000080 */ 4402 #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */ 4403 4404 /****************** Bit definition for TIM_CCMR1 register ******************/ 4405 #define TIM_CCMR1_CC1S_Pos (0U) 4406 #define TIM_CCMR1_CC1S_Msk (0x3UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */ 4407 #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */ 4408 #define TIM_CCMR1_CC1S_0 (0x1UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */ 4409 #define TIM_CCMR1_CC1S_1 (0x2UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */ 4410 4411 #define TIM_CCMR1_OC1FE_Pos (2U) 4412 #define TIM_CCMR1_OC1FE_Msk (0x1UL << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */ 4413 #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */ 4414 #define TIM_CCMR1_OC1PE_Pos (3U) 4415 #define TIM_CCMR1_OC1PE_Msk (0x1UL << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */ 4416 #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */ 4417 4418 #define TIM_CCMR1_OC1M_Pos (4U) 4419 #define TIM_CCMR1_OC1M_Msk (0x7UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000070 */ 4420 #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */ 4421 #define TIM_CCMR1_OC1M_0 (0x1UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */ 4422 #define TIM_CCMR1_OC1M_1 (0x2UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */ 4423 #define TIM_CCMR1_OC1M_2 (0x4UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */ 4424 4425 #define TIM_CCMR1_OC1CE_Pos (7U) 4426 #define TIM_CCMR1_OC1CE_Msk (0x1UL << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */ 4427 #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1Clear Enable */ 4428 4429 #define TIM_CCMR1_CC2S_Pos (8U) 4430 #define TIM_CCMR1_CC2S_Msk (0x3UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */ 4431 #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */ 4432 #define TIM_CCMR1_CC2S_0 (0x1UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */ 4433 #define TIM_CCMR1_CC2S_1 (0x2UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */ 4434 4435 #define TIM_CCMR1_OC2FE_Pos (10U) 4436 #define TIM_CCMR1_OC2FE_Msk (0x1UL << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */ 4437 #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */ 4438 #define TIM_CCMR1_OC2PE_Pos (11U) 4439 #define TIM_CCMR1_OC2PE_Msk (0x1UL << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */ 4440 #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */ 4441 4442 #define TIM_CCMR1_OC2M_Pos (12U) 4443 #define TIM_CCMR1_OC2M_Msk (0x7UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00007000 */ 4444 #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */ 4445 #define TIM_CCMR1_OC2M_0 (0x1UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */ 4446 #define TIM_CCMR1_OC2M_1 (0x2UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */ 4447 #define TIM_CCMR1_OC2M_2 (0x4UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */ 4448 4449 #define TIM_CCMR1_OC2CE_Pos (15U) 4450 #define TIM_CCMR1_OC2CE_Msk (0x1UL << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */ 4451 #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */ 4452 4453 /*---------------------------------------------------------------------------*/ 4454 4455 #define TIM_CCMR1_IC1PSC_Pos (2U) 4456 #define TIM_CCMR1_IC1PSC_Msk (0x3UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */ 4457 #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */ 4458 #define TIM_CCMR1_IC1PSC_0 (0x1UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */ 4459 #define TIM_CCMR1_IC1PSC_1 (0x2UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */ 4460 4461 #define TIM_CCMR1_IC1F_Pos (4U) 4462 #define TIM_CCMR1_IC1F_Msk (0xFUL << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */ 4463 #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */ 4464 #define TIM_CCMR1_IC1F_0 (0x1UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */ 4465 #define TIM_CCMR1_IC1F_1 (0x2UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */ 4466 #define TIM_CCMR1_IC1F_2 (0x4UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */ 4467 #define TIM_CCMR1_IC1F_3 (0x8UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */ 4468 4469 #define TIM_CCMR1_IC2PSC_Pos (10U) 4470 #define TIM_CCMR1_IC2PSC_Msk (0x3UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */ 4471 #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */ 4472 #define TIM_CCMR1_IC2PSC_0 (0x1UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */ 4473 #define TIM_CCMR1_IC2PSC_1 (0x2UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */ 4474 4475 #define TIM_CCMR1_IC2F_Pos (12U) 4476 #define TIM_CCMR1_IC2F_Msk (0xFUL << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */ 4477 #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */ 4478 #define TIM_CCMR1_IC2F_0 (0x1UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */ 4479 #define TIM_CCMR1_IC2F_1 (0x2UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */ 4480 #define TIM_CCMR1_IC2F_2 (0x4UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */ 4481 #define TIM_CCMR1_IC2F_3 (0x8UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */ 4482 4483 /****************** Bit definition for TIM_CCMR2 register ******************/ 4484 #define TIM_CCMR2_CC3S_Pos (0U) 4485 #define TIM_CCMR2_CC3S_Msk (0x3UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */ 4486 #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */ 4487 #define TIM_CCMR2_CC3S_0 (0x1UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */ 4488 #define TIM_CCMR2_CC3S_1 (0x2UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */ 4489 4490 #define TIM_CCMR2_OC3FE_Pos (2U) 4491 #define TIM_CCMR2_OC3FE_Msk (0x1UL << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */ 4492 #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */ 4493 #define TIM_CCMR2_OC3PE_Pos (3U) 4494 #define TIM_CCMR2_OC3PE_Msk (0x1UL << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */ 4495 #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */ 4496 4497 #define TIM_CCMR2_OC3M_Pos (4U) 4498 #define TIM_CCMR2_OC3M_Msk (0x7UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000070 */ 4499 #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */ 4500 #define TIM_CCMR2_OC3M_0 (0x1UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */ 4501 #define TIM_CCMR2_OC3M_1 (0x2UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */ 4502 #define TIM_CCMR2_OC3M_2 (0x4UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */ 4503 4504 #define TIM_CCMR2_OC3CE_Pos (7U) 4505 #define TIM_CCMR2_OC3CE_Msk (0x1UL << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */ 4506 #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */ 4507 4508 #define TIM_CCMR2_CC4S_Pos (8U) 4509 #define TIM_CCMR2_CC4S_Msk (0x3UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */ 4510 #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */ 4511 #define TIM_CCMR2_CC4S_0 (0x1UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */ 4512 #define TIM_CCMR2_CC4S_1 (0x2UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */ 4513 4514 #define TIM_CCMR2_OC4FE_Pos (10U) 4515 #define TIM_CCMR2_OC4FE_Msk (0x1UL << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */ 4516 #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */ 4517 #define TIM_CCMR2_OC4PE_Pos (11U) 4518 #define TIM_CCMR2_OC4PE_Msk (0x1UL << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */ 4519 #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */ 4520 4521 #define TIM_CCMR2_OC4M_Pos (12U) 4522 #define TIM_CCMR2_OC4M_Msk (0x7UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00007000 */ 4523 #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */ 4524 #define TIM_CCMR2_OC4M_0 (0x1UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */ 4525 #define TIM_CCMR2_OC4M_1 (0x2UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */ 4526 #define TIM_CCMR2_OC4M_2 (0x4UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */ 4527 4528 #define TIM_CCMR2_OC4CE_Pos (15U) 4529 #define TIM_CCMR2_OC4CE_Msk (0x1UL << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */ 4530 #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */ 4531 4532 /*---------------------------------------------------------------------------*/ 4533 4534 #define TIM_CCMR2_IC3PSC_Pos (2U) 4535 #define TIM_CCMR2_IC3PSC_Msk (0x3UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */ 4536 #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */ 4537 #define TIM_CCMR2_IC3PSC_0 (0x1UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */ 4538 #define TIM_CCMR2_IC3PSC_1 (0x2UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */ 4539 4540 #define TIM_CCMR2_IC3F_Pos (4U) 4541 #define TIM_CCMR2_IC3F_Msk (0xFUL << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */ 4542 #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */ 4543 #define TIM_CCMR2_IC3F_0 (0x1UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */ 4544 #define TIM_CCMR2_IC3F_1 (0x2UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */ 4545 #define TIM_CCMR2_IC3F_2 (0x4UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */ 4546 #define TIM_CCMR2_IC3F_3 (0x8UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */ 4547 4548 #define TIM_CCMR2_IC4PSC_Pos (10U) 4549 #define TIM_CCMR2_IC4PSC_Msk (0x3UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */ 4550 #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */ 4551 #define TIM_CCMR2_IC4PSC_0 (0x1UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */ 4552 #define TIM_CCMR2_IC4PSC_1 (0x2UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */ 4553 4554 #define TIM_CCMR2_IC4F_Pos (12U) 4555 #define TIM_CCMR2_IC4F_Msk (0xFUL << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */ 4556 #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */ 4557 #define TIM_CCMR2_IC4F_0 (0x1UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */ 4558 #define TIM_CCMR2_IC4F_1 (0x2UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */ 4559 #define TIM_CCMR2_IC4F_2 (0x4UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */ 4560 #define TIM_CCMR2_IC4F_3 (0x8UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */ 4561 4562 /******************* Bit definition for TIM_CCER register ******************/ 4563 #define TIM_CCER_CC1E_Pos (0U) 4564 #define TIM_CCER_CC1E_Msk (0x1UL << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */ 4565 #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */ 4566 #define TIM_CCER_CC1P_Pos (1U) 4567 #define TIM_CCER_CC1P_Msk (0x1UL << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */ 4568 #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */ 4569 #define TIM_CCER_CC1NE_Pos (2U) 4570 #define TIM_CCER_CC1NE_Msk (0x1UL << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */ 4571 #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */ 4572 #define TIM_CCER_CC1NP_Pos (3U) 4573 #define TIM_CCER_CC1NP_Msk (0x1UL << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */ 4574 #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */ 4575 #define TIM_CCER_CC2E_Pos (4U) 4576 #define TIM_CCER_CC2E_Msk (0x1UL << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */ 4577 #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */ 4578 #define TIM_CCER_CC2P_Pos (5U) 4579 #define TIM_CCER_CC2P_Msk (0x1UL << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */ 4580 #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */ 4581 #define TIM_CCER_CC2NE_Pos (6U) 4582 #define TIM_CCER_CC2NE_Msk (0x1UL << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */ 4583 #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */ 4584 #define TIM_CCER_CC2NP_Pos (7U) 4585 #define TIM_CCER_CC2NP_Msk (0x1UL << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */ 4586 #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */ 4587 #define TIM_CCER_CC3E_Pos (8U) 4588 #define TIM_CCER_CC3E_Msk (0x1UL << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */ 4589 #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */ 4590 #define TIM_CCER_CC3P_Pos (9U) 4591 #define TIM_CCER_CC3P_Msk (0x1UL << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */ 4592 #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */ 4593 #define TIM_CCER_CC3NE_Pos (10U) 4594 #define TIM_CCER_CC3NE_Msk (0x1UL << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */ 4595 #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */ 4596 #define TIM_CCER_CC3NP_Pos (11U) 4597 #define TIM_CCER_CC3NP_Msk (0x1UL << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */ 4598 #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */ 4599 #define TIM_CCER_CC4E_Pos (12U) 4600 #define TIM_CCER_CC4E_Msk (0x1UL << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */ 4601 #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */ 4602 #define TIM_CCER_CC4P_Pos (13U) 4603 #define TIM_CCER_CC4P_Msk (0x1UL << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */ 4604 #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */ 4605 #define TIM_CCER_CC4NP_Pos (15U) 4606 #define TIM_CCER_CC4NP_Msk (0x1UL << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */ 4607 #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */ 4608 4609 /******************* Bit definition for TIM_CNT register *******************/ 4610 #define TIM_CNT_CNT_Pos (0U) 4611 #define TIM_CNT_CNT_Msk (0xFFFFFFFFUL << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */ 4612 #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */ 4613 4614 /******************* Bit definition for TIM_PSC register *******************/ 4615 #define TIM_PSC_PSC_Pos (0U) 4616 #define TIM_PSC_PSC_Msk (0xFFFFUL << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */ 4617 #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */ 4618 4619 /******************* Bit definition for TIM_ARR register *******************/ 4620 #define TIM_ARR_ARR_Pos (0U) 4621 #define TIM_ARR_ARR_Msk (0xFFFFFFFFUL << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */ 4622 #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<actual auto-reload Value */ 4623 4624 /******************* Bit definition for TIM_RCR register *******************/ 4625 #define TIM_RCR_REP_Pos (0U) 4626 #define TIM_RCR_REP_Msk (0xFFUL << TIM_RCR_REP_Pos) /*!< 0x000000FF */ 4627 #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */ 4628 4629 /******************* Bit definition for TIM_CCR1 register ******************/ 4630 #define TIM_CCR1_CCR1_Pos (0U) 4631 #define TIM_CCR1_CCR1_Msk (0xFFFFUL << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */ 4632 #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */ 4633 4634 /******************* Bit definition for TIM_CCR2 register ******************/ 4635 #define TIM_CCR2_CCR2_Pos (0U) 4636 #define TIM_CCR2_CCR2_Msk (0xFFFFUL << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */ 4637 #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */ 4638 4639 /******************* Bit definition for TIM_CCR3 register ******************/ 4640 #define TIM_CCR3_CCR3_Pos (0U) 4641 #define TIM_CCR3_CCR3_Msk (0xFFFFUL << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */ 4642 #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */ 4643 4644 /******************* Bit definition for TIM_CCR4 register ******************/ 4645 #define TIM_CCR4_CCR4_Pos (0U) 4646 #define TIM_CCR4_CCR4_Msk (0xFFFFUL << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */ 4647 #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */ 4648 4649 /******************* Bit definition for TIM_BDTR register ******************/ 4650 #define TIM_BDTR_DTG_Pos (0U) 4651 #define TIM_BDTR_DTG_Msk (0xFFUL << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */ 4652 #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */ 4653 #define TIM_BDTR_DTG_0 (0x01UL << TIM_BDTR_DTG_Pos) /*!< 0x00000001 */ 4654 #define TIM_BDTR_DTG_1 (0x02UL << TIM_BDTR_DTG_Pos) /*!< 0x00000002 */ 4655 #define TIM_BDTR_DTG_2 (0x04UL << TIM_BDTR_DTG_Pos) /*!< 0x00000004 */ 4656 #define TIM_BDTR_DTG_3 (0x08UL << TIM_BDTR_DTG_Pos) /*!< 0x00000008 */ 4657 #define TIM_BDTR_DTG_4 (0x10UL << TIM_BDTR_DTG_Pos) /*!< 0x00000010 */ 4658 #define TIM_BDTR_DTG_5 (0x20UL << TIM_BDTR_DTG_Pos) /*!< 0x00000020 */ 4659 #define TIM_BDTR_DTG_6 (0x40UL << TIM_BDTR_DTG_Pos) /*!< 0x00000040 */ 4660 #define TIM_BDTR_DTG_7 (0x80UL << TIM_BDTR_DTG_Pos) /*!< 0x00000080 */ 4661 4662 #define TIM_BDTR_LOCK_Pos (8U) 4663 #define TIM_BDTR_LOCK_Msk (0x3UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */ 4664 #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */ 4665 #define TIM_BDTR_LOCK_0 (0x1UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000100 */ 4666 #define TIM_BDTR_LOCK_1 (0x2UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000200 */ 4667 4668 #define TIM_BDTR_OSSI_Pos (10U) 4669 #define TIM_BDTR_OSSI_Msk (0x1UL << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */ 4670 #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */ 4671 #define TIM_BDTR_OSSR_Pos (11U) 4672 #define TIM_BDTR_OSSR_Msk (0x1UL << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */ 4673 #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */ 4674 #define TIM_BDTR_BKE_Pos (12U) 4675 #define TIM_BDTR_BKE_Msk (0x1UL << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */ 4676 #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable */ 4677 #define TIM_BDTR_BKP_Pos (13U) 4678 #define TIM_BDTR_BKP_Msk (0x1UL << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */ 4679 #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity */ 4680 #define TIM_BDTR_AOE_Pos (14U) 4681 #define TIM_BDTR_AOE_Msk (0x1UL << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */ 4682 #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */ 4683 #define TIM_BDTR_MOE_Pos (15U) 4684 #define TIM_BDTR_MOE_Msk (0x1UL << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */ 4685 #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */ 4686 4687 /******************* Bit definition for TIM_DCR register *******************/ 4688 #define TIM_DCR_DBA_Pos (0U) 4689 #define TIM_DCR_DBA_Msk (0x1FUL << TIM_DCR_DBA_Pos) /*!< 0x0000001F */ 4690 #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */ 4691 #define TIM_DCR_DBA_0 (0x01UL << TIM_DCR_DBA_Pos) /*!< 0x00000001 */ 4692 #define TIM_DCR_DBA_1 (0x02UL << TIM_DCR_DBA_Pos) /*!< 0x00000002 */ 4693 #define TIM_DCR_DBA_2 (0x04UL << TIM_DCR_DBA_Pos) /*!< 0x00000004 */ 4694 #define TIM_DCR_DBA_3 (0x08UL << TIM_DCR_DBA_Pos) /*!< 0x00000008 */ 4695 #define TIM_DCR_DBA_4 (0x10UL << TIM_DCR_DBA_Pos) /*!< 0x00000010 */ 4696 4697 #define TIM_DCR_DBL_Pos (8U) 4698 #define TIM_DCR_DBL_Msk (0x1FUL << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */ 4699 #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */ 4700 #define TIM_DCR_DBL_0 (0x01UL << TIM_DCR_DBL_Pos) /*!< 0x00000100 */ 4701 #define TIM_DCR_DBL_1 (0x02UL << TIM_DCR_DBL_Pos) /*!< 0x00000200 */ 4702 #define TIM_DCR_DBL_2 (0x04UL << TIM_DCR_DBL_Pos) /*!< 0x00000400 */ 4703 #define TIM_DCR_DBL_3 (0x08UL << TIM_DCR_DBL_Pos) /*!< 0x00000800 */ 4704 #define TIM_DCR_DBL_4 (0x10UL << TIM_DCR_DBL_Pos) /*!< 0x00001000 */ 4705 4706 /******************* Bit definition for TIM_DMAR register ******************/ 4707 #define TIM_DMAR_DMAB_Pos (0U) 4708 #define TIM_DMAR_DMAB_Msk (0xFFFFUL << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */ 4709 #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */ 4710 4711 /******************* Bit definition for TIM14_OR register ********************/ 4712 #define TIM14_OR_TI1_RMP_Pos (0U) 4713 #define TIM14_OR_TI1_RMP_Msk (0x3UL << TIM14_OR_TI1_RMP_Pos) /*!< 0x00000003 */ 4714 #define TIM14_OR_TI1_RMP TIM14_OR_TI1_RMP_Msk /*!<TI1_RMP[1:0] bits (TIM14 Input 4 remap) */ 4715 #define TIM14_OR_TI1_RMP_0 (0x1UL << TIM14_OR_TI1_RMP_Pos) /*!< 0x00000001 */ 4716 #define TIM14_OR_TI1_RMP_1 (0x2UL << TIM14_OR_TI1_RMP_Pos) /*!< 0x00000002 */ 4717 4718 /******************************************************************************/ 4719 /* */ 4720 /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */ 4721 /* */ 4722 /******************************************************************************/ 4723 /****************** Bit definition for USART_CR1 register *******************/ 4724 #define USART_CR1_UE_Pos (0U) 4725 #define USART_CR1_UE_Msk (0x1UL << USART_CR1_UE_Pos) /*!< 0x00000001 */ 4726 #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */ 4727 #define USART_CR1_RE_Pos (2U) 4728 #define USART_CR1_RE_Msk (0x1UL << USART_CR1_RE_Pos) /*!< 0x00000004 */ 4729 #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */ 4730 #define USART_CR1_TE_Pos (3U) 4731 #define USART_CR1_TE_Msk (0x1UL << USART_CR1_TE_Pos) /*!< 0x00000008 */ 4732 #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */ 4733 #define USART_CR1_IDLEIE_Pos (4U) 4734 #define USART_CR1_IDLEIE_Msk (0x1UL << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */ 4735 #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */ 4736 #define USART_CR1_RXNEIE_Pos (5U) 4737 #define USART_CR1_RXNEIE_Msk (0x1UL << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */ 4738 #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */ 4739 #define USART_CR1_TCIE_Pos (6U) 4740 #define USART_CR1_TCIE_Msk (0x1UL << USART_CR1_TCIE_Pos) /*!< 0x00000040 */ 4741 #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */ 4742 #define USART_CR1_TXEIE_Pos (7U) 4743 #define USART_CR1_TXEIE_Msk (0x1UL << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */ 4744 #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< TXE Interrupt Enable */ 4745 #define USART_CR1_PEIE_Pos (8U) 4746 #define USART_CR1_PEIE_Msk (0x1UL << USART_CR1_PEIE_Pos) /*!< 0x00000100 */ 4747 #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */ 4748 #define USART_CR1_PS_Pos (9U) 4749 #define USART_CR1_PS_Msk (0x1UL << USART_CR1_PS_Pos) /*!< 0x00000200 */ 4750 #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */ 4751 #define USART_CR1_PCE_Pos (10U) 4752 #define USART_CR1_PCE_Msk (0x1UL << USART_CR1_PCE_Pos) /*!< 0x00000400 */ 4753 #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */ 4754 #define USART_CR1_WAKE_Pos (11U) 4755 #define USART_CR1_WAKE_Msk (0x1UL << USART_CR1_WAKE_Pos) /*!< 0x00000800 */ 4756 #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Receiver Wakeup method */ 4757 #define USART_CR1_M_Pos (12U) 4758 #define USART_CR1_M_Msk (0x1UL << USART_CR1_M_Pos) /*!< 0x00001000 */ 4759 #define USART_CR1_M USART_CR1_M_Msk /*!< Word Length */ 4760 #define USART_CR1_MME_Pos (13U) 4761 #define USART_CR1_MME_Msk (0x1UL << USART_CR1_MME_Pos) /*!< 0x00002000 */ 4762 #define USART_CR1_MME USART_CR1_MME_Msk /*!< Mute Mode Enable */ 4763 #define USART_CR1_CMIE_Pos (14U) 4764 #define USART_CR1_CMIE_Msk (0x1UL << USART_CR1_CMIE_Pos) /*!< 0x00004000 */ 4765 #define USART_CR1_CMIE USART_CR1_CMIE_Msk /*!< Character match interrupt enable */ 4766 #define USART_CR1_OVER8_Pos (15U) 4767 #define USART_CR1_OVER8_Msk (0x1UL << USART_CR1_OVER8_Pos) /*!< 0x00008000 */ 4768 #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!< Oversampling by 8-bit or 16-bit mode */ 4769 #define USART_CR1_DEDT_Pos (16U) 4770 #define USART_CR1_DEDT_Msk (0x1FUL << USART_CR1_DEDT_Pos) /*!< 0x001F0000 */ 4771 #define USART_CR1_DEDT USART_CR1_DEDT_Msk /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */ 4772 #define USART_CR1_DEDT_0 (0x01UL << USART_CR1_DEDT_Pos) /*!< 0x00010000 */ 4773 #define USART_CR1_DEDT_1 (0x02UL << USART_CR1_DEDT_Pos) /*!< 0x00020000 */ 4774 #define USART_CR1_DEDT_2 (0x04UL << USART_CR1_DEDT_Pos) /*!< 0x00040000 */ 4775 #define USART_CR1_DEDT_3 (0x08UL << USART_CR1_DEDT_Pos) /*!< 0x00080000 */ 4776 #define USART_CR1_DEDT_4 (0x10UL << USART_CR1_DEDT_Pos) /*!< 0x00100000 */ 4777 #define USART_CR1_DEAT_Pos (21U) 4778 #define USART_CR1_DEAT_Msk (0x1FUL << USART_CR1_DEAT_Pos) /*!< 0x03E00000 */ 4779 #define USART_CR1_DEAT USART_CR1_DEAT_Msk /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */ 4780 #define USART_CR1_DEAT_0 (0x01UL << USART_CR1_DEAT_Pos) /*!< 0x00200000 */ 4781 #define USART_CR1_DEAT_1 (0x02UL << USART_CR1_DEAT_Pos) /*!< 0x00400000 */ 4782 #define USART_CR1_DEAT_2 (0x04UL << USART_CR1_DEAT_Pos) /*!< 0x00800000 */ 4783 #define USART_CR1_DEAT_3 (0x08UL << USART_CR1_DEAT_Pos) /*!< 0x01000000 */ 4784 #define USART_CR1_DEAT_4 (0x10UL << USART_CR1_DEAT_Pos) /*!< 0x02000000 */ 4785 #define USART_CR1_RTOIE_Pos (26U) 4786 #define USART_CR1_RTOIE_Msk (0x1UL << USART_CR1_RTOIE_Pos) /*!< 0x04000000 */ 4787 #define USART_CR1_RTOIE USART_CR1_RTOIE_Msk /*!< Receive Time Out interrupt enable */ 4788 #define USART_CR1_EOBIE_Pos (27U) 4789 #define USART_CR1_EOBIE_Msk (0x1UL << USART_CR1_EOBIE_Pos) /*!< 0x08000000 */ 4790 #define USART_CR1_EOBIE USART_CR1_EOBIE_Msk /*!< End of Block interrupt enable */ 4791 4792 /****************** Bit definition for USART_CR2 register *******************/ 4793 #define USART_CR2_ADDM7_Pos (4U) 4794 #define USART_CR2_ADDM7_Msk (0x1UL << USART_CR2_ADDM7_Pos) /*!< 0x00000010 */ 4795 #define USART_CR2_ADDM7 USART_CR2_ADDM7_Msk /*!< 7-bit or 4-bit Address Detection */ 4796 #define USART_CR2_LBCL_Pos (8U) 4797 #define USART_CR2_LBCL_Msk (0x1UL << USART_CR2_LBCL_Pos) /*!< 0x00000100 */ 4798 #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */ 4799 #define USART_CR2_CPHA_Pos (9U) 4800 #define USART_CR2_CPHA_Msk (0x1UL << USART_CR2_CPHA_Pos) /*!< 0x00000200 */ 4801 #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */ 4802 #define USART_CR2_CPOL_Pos (10U) 4803 #define USART_CR2_CPOL_Msk (0x1UL << USART_CR2_CPOL_Pos) /*!< 0x00000400 */ 4804 #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */ 4805 #define USART_CR2_CLKEN_Pos (11U) 4806 #define USART_CR2_CLKEN_Msk (0x1UL << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */ 4807 #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */ 4808 #define USART_CR2_STOP_Pos (12U) 4809 #define USART_CR2_STOP_Msk (0x3UL << USART_CR2_STOP_Pos) /*!< 0x00003000 */ 4810 #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */ 4811 #define USART_CR2_STOP_0 (0x1UL << USART_CR2_STOP_Pos) /*!< 0x00001000 */ 4812 #define USART_CR2_STOP_1 (0x2UL << USART_CR2_STOP_Pos) /*!< 0x00002000 */ 4813 #define USART_CR2_SWAP_Pos (15U) 4814 #define USART_CR2_SWAP_Msk (0x1UL << USART_CR2_SWAP_Pos) /*!< 0x00008000 */ 4815 #define USART_CR2_SWAP USART_CR2_SWAP_Msk /*!< SWAP TX/RX pins */ 4816 #define USART_CR2_RXINV_Pos (16U) 4817 #define USART_CR2_RXINV_Msk (0x1UL << USART_CR2_RXINV_Pos) /*!< 0x00010000 */ 4818 #define USART_CR2_RXINV USART_CR2_RXINV_Msk /*!< RX pin active level inversion */ 4819 #define USART_CR2_TXINV_Pos (17U) 4820 #define USART_CR2_TXINV_Msk (0x1UL << USART_CR2_TXINV_Pos) /*!< 0x00020000 */ 4821 #define USART_CR2_TXINV USART_CR2_TXINV_Msk /*!< TX pin active level inversion */ 4822 #define USART_CR2_DATAINV_Pos (18U) 4823 #define USART_CR2_DATAINV_Msk (0x1UL << USART_CR2_DATAINV_Pos) /*!< 0x00040000 */ 4824 #define USART_CR2_DATAINV USART_CR2_DATAINV_Msk /*!< Binary data inversion */ 4825 #define USART_CR2_MSBFIRST_Pos (19U) 4826 #define USART_CR2_MSBFIRST_Msk (0x1UL << USART_CR2_MSBFIRST_Pos) /*!< 0x00080000 */ 4827 #define USART_CR2_MSBFIRST USART_CR2_MSBFIRST_Msk /*!< Most Significant Bit First */ 4828 #define USART_CR2_ABREN_Pos (20U) 4829 #define USART_CR2_ABREN_Msk (0x1UL << USART_CR2_ABREN_Pos) /*!< 0x00100000 */ 4830 #define USART_CR2_ABREN USART_CR2_ABREN_Msk /*!< Auto Baud-Rate Enable*/ 4831 #define USART_CR2_ABRMODE_Pos (21U) 4832 #define USART_CR2_ABRMODE_Msk (0x3UL << USART_CR2_ABRMODE_Pos) /*!< 0x00600000 */ 4833 #define USART_CR2_ABRMODE USART_CR2_ABRMODE_Msk /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */ 4834 #define USART_CR2_ABRMODE_0 (0x1UL << USART_CR2_ABRMODE_Pos) /*!< 0x00200000 */ 4835 #define USART_CR2_ABRMODE_1 (0x2UL << USART_CR2_ABRMODE_Pos) /*!< 0x00400000 */ 4836 #define USART_CR2_RTOEN_Pos (23U) 4837 #define USART_CR2_RTOEN_Msk (0x1UL << USART_CR2_RTOEN_Pos) /*!< 0x00800000 */ 4838 #define USART_CR2_RTOEN USART_CR2_RTOEN_Msk /*!< Receiver Time-Out enable */ 4839 #define USART_CR2_ADD_Pos (24U) 4840 #define USART_CR2_ADD_Msk (0xFFUL << USART_CR2_ADD_Pos) /*!< 0xFF000000 */ 4841 #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */ 4842 4843 /****************** Bit definition for USART_CR3 register *******************/ 4844 #define USART_CR3_EIE_Pos (0U) 4845 #define USART_CR3_EIE_Msk (0x1UL << USART_CR3_EIE_Pos) /*!< 0x00000001 */ 4846 #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */ 4847 #define USART_CR3_HDSEL_Pos (3U) 4848 #define USART_CR3_HDSEL_Msk (0x1UL << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */ 4849 #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */ 4850 #define USART_CR3_DMAR_Pos (6U) 4851 #define USART_CR3_DMAR_Msk (0x1UL << USART_CR3_DMAR_Pos) /*!< 0x00000040 */ 4852 #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */ 4853 #define USART_CR3_DMAT_Pos (7U) 4854 #define USART_CR3_DMAT_Msk (0x1UL << USART_CR3_DMAT_Pos) /*!< 0x00000080 */ 4855 #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */ 4856 #define USART_CR3_RTSE_Pos (8U) 4857 #define USART_CR3_RTSE_Msk (0x1UL << USART_CR3_RTSE_Pos) /*!< 0x00000100 */ 4858 #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */ 4859 #define USART_CR3_CTSE_Pos (9U) 4860 #define USART_CR3_CTSE_Msk (0x1UL << USART_CR3_CTSE_Pos) /*!< 0x00000200 */ 4861 #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */ 4862 #define USART_CR3_CTSIE_Pos (10U) 4863 #define USART_CR3_CTSIE_Msk (0x1UL << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */ 4864 #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */ 4865 #define USART_CR3_ONEBIT_Pos (11U) 4866 #define USART_CR3_ONEBIT_Msk (0x1UL << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */ 4867 #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!< One sample bit method enable */ 4868 #define USART_CR3_OVRDIS_Pos (12U) 4869 #define USART_CR3_OVRDIS_Msk (0x1UL << USART_CR3_OVRDIS_Pos) /*!< 0x00001000 */ 4870 #define USART_CR3_OVRDIS USART_CR3_OVRDIS_Msk /*!< Overrun Disable */ 4871 #define USART_CR3_DDRE_Pos (13U) 4872 #define USART_CR3_DDRE_Msk (0x1UL << USART_CR3_DDRE_Pos) /*!< 0x00002000 */ 4873 #define USART_CR3_DDRE USART_CR3_DDRE_Msk /*!< DMA Disable on Reception Error */ 4874 #define USART_CR3_DEM_Pos (14U) 4875 #define USART_CR3_DEM_Msk (0x1UL << USART_CR3_DEM_Pos) /*!< 0x00004000 */ 4876 #define USART_CR3_DEM USART_CR3_DEM_Msk /*!< Driver Enable Mode */ 4877 #define USART_CR3_DEP_Pos (15U) 4878 #define USART_CR3_DEP_Msk (0x1UL << USART_CR3_DEP_Pos) /*!< 0x00008000 */ 4879 #define USART_CR3_DEP USART_CR3_DEP_Msk /*!< Driver Enable Polarity Selection */ 4880 4881 /****************** Bit definition for USART_BRR register *******************/ 4882 #define USART_BRR_DIV_FRACTION_Pos (0U) 4883 #define USART_BRR_DIV_FRACTION_Msk (0xFUL << USART_BRR_DIV_FRACTION_Pos) /*!< 0x0000000F */ 4884 #define USART_BRR_DIV_FRACTION USART_BRR_DIV_FRACTION_Msk /*!< Fraction of USARTDIV */ 4885 #define USART_BRR_DIV_MANTISSA_Pos (4U) 4886 #define USART_BRR_DIV_MANTISSA_Msk (0xFFFUL << USART_BRR_DIV_MANTISSA_Pos) /*!< 0x0000FFF0 */ 4887 #define USART_BRR_DIV_MANTISSA USART_BRR_DIV_MANTISSA_Msk /*!< Mantissa of USARTDIV */ 4888 4889 /****************** Bit definition for USART_GTPR register ******************/ 4890 #define USART_GTPR_PSC_Pos (0U) 4891 #define USART_GTPR_PSC_Msk (0xFFUL << USART_GTPR_PSC_Pos) /*!< 0x000000FF */ 4892 #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */ 4893 #define USART_GTPR_GT_Pos (8U) 4894 #define USART_GTPR_GT_Msk (0xFFUL << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */ 4895 #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< GT[7:0] bits (Guard time value) */ 4896 4897 4898 /******************* Bit definition for USART_RTOR register *****************/ 4899 #define USART_RTOR_RTO_Pos (0U) 4900 #define USART_RTOR_RTO_Msk (0xFFFFFFUL << USART_RTOR_RTO_Pos) /*!< 0x00FFFFFF */ 4901 #define USART_RTOR_RTO USART_RTOR_RTO_Msk /*!< Receiver Time Out Value */ 4902 #define USART_RTOR_BLEN_Pos (24U) 4903 #define USART_RTOR_BLEN_Msk (0xFFUL << USART_RTOR_BLEN_Pos) /*!< 0xFF000000 */ 4904 #define USART_RTOR_BLEN USART_RTOR_BLEN_Msk /*!< Block Length */ 4905 4906 /******************* Bit definition for USART_RQR register ******************/ 4907 #define USART_RQR_ABRRQ_Pos (0U) 4908 #define USART_RQR_ABRRQ_Msk (0x1UL << USART_RQR_ABRRQ_Pos) /*!< 0x00000001 */ 4909 #define USART_RQR_ABRRQ USART_RQR_ABRRQ_Msk /*!< Auto-Baud Rate Request */ 4910 #define USART_RQR_SBKRQ_Pos (1U) 4911 #define USART_RQR_SBKRQ_Msk (0x1UL << USART_RQR_SBKRQ_Pos) /*!< 0x00000002 */ 4912 #define USART_RQR_SBKRQ USART_RQR_SBKRQ_Msk /*!< Send Break Request */ 4913 #define USART_RQR_MMRQ_Pos (2U) 4914 #define USART_RQR_MMRQ_Msk (0x1UL << USART_RQR_MMRQ_Pos) /*!< 0x00000004 */ 4915 #define USART_RQR_MMRQ USART_RQR_MMRQ_Msk /*!< Mute Mode Request */ 4916 #define USART_RQR_RXFRQ_Pos (3U) 4917 #define USART_RQR_RXFRQ_Msk (0x1UL << USART_RQR_RXFRQ_Pos) /*!< 0x00000008 */ 4918 #define USART_RQR_RXFRQ USART_RQR_RXFRQ_Msk /*!< Receive Data flush Request */ 4919 4920 /******************* Bit definition for USART_ISR register ******************/ 4921 #define USART_ISR_PE_Pos (0U) 4922 #define USART_ISR_PE_Msk (0x1UL << USART_ISR_PE_Pos) /*!< 0x00000001 */ 4923 #define USART_ISR_PE USART_ISR_PE_Msk /*!< Parity Error */ 4924 #define USART_ISR_FE_Pos (1U) 4925 #define USART_ISR_FE_Msk (0x1UL << USART_ISR_FE_Pos) /*!< 0x00000002 */ 4926 #define USART_ISR_FE USART_ISR_FE_Msk /*!< Framing Error */ 4927 #define USART_ISR_NE_Pos (2U) 4928 #define USART_ISR_NE_Msk (0x1UL << USART_ISR_NE_Pos) /*!< 0x00000004 */ 4929 #define USART_ISR_NE USART_ISR_NE_Msk /*!< Noise detected Flag */ 4930 #define USART_ISR_ORE_Pos (3U) 4931 #define USART_ISR_ORE_Msk (0x1UL << USART_ISR_ORE_Pos) /*!< 0x00000008 */ 4932 #define USART_ISR_ORE USART_ISR_ORE_Msk /*!< OverRun Error */ 4933 #define USART_ISR_IDLE_Pos (4U) 4934 #define USART_ISR_IDLE_Msk (0x1UL << USART_ISR_IDLE_Pos) /*!< 0x00000010 */ 4935 #define USART_ISR_IDLE USART_ISR_IDLE_Msk /*!< IDLE line detected */ 4936 #define USART_ISR_RXNE_Pos (5U) 4937 #define USART_ISR_RXNE_Msk (0x1UL << USART_ISR_RXNE_Pos) /*!< 0x00000020 */ 4938 #define USART_ISR_RXNE USART_ISR_RXNE_Msk /*!< Read Data Register Not Empty */ 4939 #define USART_ISR_TC_Pos (6U) 4940 #define USART_ISR_TC_Msk (0x1UL << USART_ISR_TC_Pos) /*!< 0x00000040 */ 4941 #define USART_ISR_TC USART_ISR_TC_Msk /*!< Transmission Complete */ 4942 #define USART_ISR_TXE_Pos (7U) 4943 #define USART_ISR_TXE_Msk (0x1UL << USART_ISR_TXE_Pos) /*!< 0x00000080 */ 4944 #define USART_ISR_TXE USART_ISR_TXE_Msk /*!< Transmit Data Register Empty */ 4945 #define USART_ISR_CTSIF_Pos (9U) 4946 #define USART_ISR_CTSIF_Msk (0x1UL << USART_ISR_CTSIF_Pos) /*!< 0x00000200 */ 4947 #define USART_ISR_CTSIF USART_ISR_CTSIF_Msk /*!< CTS interrupt flag */ 4948 #define USART_ISR_CTS_Pos (10U) 4949 #define USART_ISR_CTS_Msk (0x1UL << USART_ISR_CTS_Pos) /*!< 0x00000400 */ 4950 #define USART_ISR_CTS USART_ISR_CTS_Msk /*!< CTS flag */ 4951 #define USART_ISR_RTOF_Pos (11U) 4952 #define USART_ISR_RTOF_Msk (0x1UL << USART_ISR_RTOF_Pos) /*!< 0x00000800 */ 4953 #define USART_ISR_RTOF USART_ISR_RTOF_Msk /*!< Receiver Time Out */ 4954 #define USART_ISR_ABRE_Pos (14U) 4955 #define USART_ISR_ABRE_Msk (0x1UL << USART_ISR_ABRE_Pos) /*!< 0x00004000 */ 4956 #define USART_ISR_ABRE USART_ISR_ABRE_Msk /*!< Auto-Baud Rate Error */ 4957 #define USART_ISR_ABRF_Pos (15U) 4958 #define USART_ISR_ABRF_Msk (0x1UL << USART_ISR_ABRF_Pos) /*!< 0x00008000 */ 4959 #define USART_ISR_ABRF USART_ISR_ABRF_Msk /*!< Auto-Baud Rate Flag */ 4960 #define USART_ISR_BUSY_Pos (16U) 4961 #define USART_ISR_BUSY_Msk (0x1UL << USART_ISR_BUSY_Pos) /*!< 0x00010000 */ 4962 #define USART_ISR_BUSY USART_ISR_BUSY_Msk /*!< Busy Flag */ 4963 #define USART_ISR_CMF_Pos (17U) 4964 #define USART_ISR_CMF_Msk (0x1UL << USART_ISR_CMF_Pos) /*!< 0x00020000 */ 4965 #define USART_ISR_CMF USART_ISR_CMF_Msk /*!< Character Match Flag */ 4966 #define USART_ISR_SBKF_Pos (18U) 4967 #define USART_ISR_SBKF_Msk (0x1UL << USART_ISR_SBKF_Pos) /*!< 0x00040000 */ 4968 #define USART_ISR_SBKF USART_ISR_SBKF_Msk /*!< Send Break Flag */ 4969 #define USART_ISR_RWU_Pos (19U) 4970 #define USART_ISR_RWU_Msk (0x1UL << USART_ISR_RWU_Pos) /*!< 0x00080000 */ 4971 #define USART_ISR_RWU USART_ISR_RWU_Msk /*!< Receive Wake Up from mute mode Flag */ 4972 #define USART_ISR_TEACK_Pos (21U) 4973 #define USART_ISR_TEACK_Msk (0x1UL << USART_ISR_TEACK_Pos) /*!< 0x00200000 */ 4974 #define USART_ISR_TEACK USART_ISR_TEACK_Msk /*!< Transmit Enable Acknowledge Flag */ 4975 #define USART_ISR_REACK_Pos (22U) 4976 #define USART_ISR_REACK_Msk (0x1UL << USART_ISR_REACK_Pos) /*!< 0x00400000 */ 4977 #define USART_ISR_REACK USART_ISR_REACK_Msk /*!< Receive Enable Acknowledge Flag */ 4978 4979 /******************* Bit definition for USART_ICR register ******************/ 4980 #define USART_ICR_PECF_Pos (0U) 4981 #define USART_ICR_PECF_Msk (0x1UL << USART_ICR_PECF_Pos) /*!< 0x00000001 */ 4982 #define USART_ICR_PECF USART_ICR_PECF_Msk /*!< Parity Error Clear Flag */ 4983 #define USART_ICR_FECF_Pos (1U) 4984 #define USART_ICR_FECF_Msk (0x1UL << USART_ICR_FECF_Pos) /*!< 0x00000002 */ 4985 #define USART_ICR_FECF USART_ICR_FECF_Msk /*!< Framing Error Clear Flag */ 4986 #define USART_ICR_NCF_Pos (2U) 4987 #define USART_ICR_NCF_Msk (0x1UL << USART_ICR_NCF_Pos) /*!< 0x00000004 */ 4988 #define USART_ICR_NCF USART_ICR_NCF_Msk /*!< Noise detected Clear Flag */ 4989 #define USART_ICR_ORECF_Pos (3U) 4990 #define USART_ICR_ORECF_Msk (0x1UL << USART_ICR_ORECF_Pos) /*!< 0x00000008 */ 4991 #define USART_ICR_ORECF USART_ICR_ORECF_Msk /*!< OverRun Error Clear Flag */ 4992 #define USART_ICR_IDLECF_Pos (4U) 4993 #define USART_ICR_IDLECF_Msk (0x1UL << USART_ICR_IDLECF_Pos) /*!< 0x00000010 */ 4994 #define USART_ICR_IDLECF USART_ICR_IDLECF_Msk /*!< IDLE line detected Clear Flag */ 4995 #define USART_ICR_TCCF_Pos (6U) 4996 #define USART_ICR_TCCF_Msk (0x1UL << USART_ICR_TCCF_Pos) /*!< 0x00000040 */ 4997 #define USART_ICR_TCCF USART_ICR_TCCF_Msk /*!< Transmission Complete Clear Flag */ 4998 #define USART_ICR_CTSCF_Pos (9U) 4999 #define USART_ICR_CTSCF_Msk (0x1UL << USART_ICR_CTSCF_Pos) /*!< 0x00000200 */ 5000 #define USART_ICR_CTSCF USART_ICR_CTSCF_Msk /*!< CTS Interrupt Clear Flag */ 5001 #define USART_ICR_RTOCF_Pos (11U) 5002 #define USART_ICR_RTOCF_Msk (0x1UL << USART_ICR_RTOCF_Pos) /*!< 0x00000800 */ 5003 #define USART_ICR_RTOCF USART_ICR_RTOCF_Msk /*!< Receiver Time Out Clear Flag */ 5004 #define USART_ICR_CMCF_Pos (17U) 5005 #define USART_ICR_CMCF_Msk (0x1UL << USART_ICR_CMCF_Pos) /*!< 0x00020000 */ 5006 #define USART_ICR_CMCF USART_ICR_CMCF_Msk /*!< Character Match Clear Flag */ 5007 5008 /******************* Bit definition for USART_RDR register ******************/ 5009 #define USART_RDR_RDR ((uint16_t)0x01FFU) /*!< RDR[8:0] bits (Receive Data value) */ 5010 5011 /******************* Bit definition for USART_TDR register ******************/ 5012 #define USART_TDR_TDR ((uint16_t)0x01FFU) /*!< TDR[8:0] bits (Transmit Data value) */ 5013 5014 /******************************************************************************/ 5015 /* */ 5016 /* Window WATCHDOG (WWDG) */ 5017 /* */ 5018 /******************************************************************************/ 5019 5020 /******************* Bit definition for WWDG_CR register ********************/ 5021 #define WWDG_CR_T_Pos (0U) 5022 #define WWDG_CR_T_Msk (0x7FUL << WWDG_CR_T_Pos) /*!< 0x0000007F */ 5023 #define WWDG_CR_T WWDG_CR_T_Msk /*!< T[6:0] bits (7-Bit counter (MSB to LSB)) */ 5024 #define WWDG_CR_T_0 (0x01UL << WWDG_CR_T_Pos) /*!< 0x00000001 */ 5025 #define WWDG_CR_T_1 (0x02UL << WWDG_CR_T_Pos) /*!< 0x00000002 */ 5026 #define WWDG_CR_T_2 (0x04UL << WWDG_CR_T_Pos) /*!< 0x00000004 */ 5027 #define WWDG_CR_T_3 (0x08UL << WWDG_CR_T_Pos) /*!< 0x00000008 */ 5028 #define WWDG_CR_T_4 (0x10UL << WWDG_CR_T_Pos) /*!< 0x00000010 */ 5029 #define WWDG_CR_T_5 (0x20UL << WWDG_CR_T_Pos) /*!< 0x00000020 */ 5030 #define WWDG_CR_T_6 (0x40UL << WWDG_CR_T_Pos) /*!< 0x00000040 */ 5031 5032 /* Legacy defines */ 5033 #define WWDG_CR_T0 WWDG_CR_T_0 5034 #define WWDG_CR_T1 WWDG_CR_T_1 5035 #define WWDG_CR_T2 WWDG_CR_T_2 5036 #define WWDG_CR_T3 WWDG_CR_T_3 5037 #define WWDG_CR_T4 WWDG_CR_T_4 5038 #define WWDG_CR_T5 WWDG_CR_T_5 5039 #define WWDG_CR_T6 WWDG_CR_T_6 5040 5041 #define WWDG_CR_WDGA_Pos (7U) 5042 #define WWDG_CR_WDGA_Msk (0x1UL << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */ 5043 #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!< Activation bit */ 5044 5045 /******************* Bit definition for WWDG_CFR register *******************/ 5046 #define WWDG_CFR_W_Pos (0U) 5047 #define WWDG_CFR_W_Msk (0x7FUL << WWDG_CFR_W_Pos) /*!< 0x0000007F */ 5048 #define WWDG_CFR_W WWDG_CFR_W_Msk /*!< W[6:0] bits (7-bit window value) */ 5049 #define WWDG_CFR_W_0 (0x01UL << WWDG_CFR_W_Pos) /*!< 0x00000001 */ 5050 #define WWDG_CFR_W_1 (0x02UL << WWDG_CFR_W_Pos) /*!< 0x00000002 */ 5051 #define WWDG_CFR_W_2 (0x04UL << WWDG_CFR_W_Pos) /*!< 0x00000004 */ 5052 #define WWDG_CFR_W_3 (0x08UL << WWDG_CFR_W_Pos) /*!< 0x00000008 */ 5053 #define WWDG_CFR_W_4 (0x10UL << WWDG_CFR_W_Pos) /*!< 0x00000010 */ 5054 #define WWDG_CFR_W_5 (0x20UL << WWDG_CFR_W_Pos) /*!< 0x00000020 */ 5055 #define WWDG_CFR_W_6 (0x40UL << WWDG_CFR_W_Pos) /*!< 0x00000040 */ 5056 5057 /* Legacy defines */ 5058 #define WWDG_CFR_W0 WWDG_CFR_W_0 5059 #define WWDG_CFR_W1 WWDG_CFR_W_1 5060 #define WWDG_CFR_W2 WWDG_CFR_W_2 5061 #define WWDG_CFR_W3 WWDG_CFR_W_3 5062 #define WWDG_CFR_W4 WWDG_CFR_W_4 5063 #define WWDG_CFR_W5 WWDG_CFR_W_5 5064 #define WWDG_CFR_W6 WWDG_CFR_W_6 5065 5066 #define WWDG_CFR_WDGTB_Pos (7U) 5067 #define WWDG_CFR_WDGTB_Msk (0x3UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000180 */ 5068 #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!< WDGTB[1:0] bits (Timer Base) */ 5069 #define WWDG_CFR_WDGTB_0 (0x1UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000080 */ 5070 #define WWDG_CFR_WDGTB_1 (0x2UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000100 */ 5071 5072 /* Legacy defines */ 5073 #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0 5074 #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1 5075 5076 #define WWDG_CFR_EWI_Pos (9U) 5077 #define WWDG_CFR_EWI_Msk (0x1UL << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */ 5078 #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!< Early Wakeup Interrupt */ 5079 5080 /******************* Bit definition for WWDG_SR register ********************/ 5081 #define WWDG_SR_EWIF_Pos (0U) 5082 #define WWDG_SR_EWIF_Msk (0x1UL << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */ 5083 #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!< Early Wakeup Interrupt Flag */ 5084 5085 /** 5086 * @} 5087 */ 5088 5089 /** 5090 * @} 5091 */ 5092 5093 5094 /** @addtogroup Exported_macro 5095 * @{ 5096 */ 5097 5098 /****************************** ADC Instances *********************************/ 5099 #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1) 5100 5101 #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC) 5102 5103 /****************************** CRC Instances *********************************/ 5104 #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC) 5105 5106 /******************************* DMA Instances ********************************/ 5107 #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \ 5108 ((INSTANCE) == DMA1_Channel2) || \ 5109 ((INSTANCE) == DMA1_Channel3) || \ 5110 ((INSTANCE) == DMA1_Channel4) || \ 5111 ((INSTANCE) == DMA1_Channel5)) 5112 5113 /****************************** GPIO Instances ********************************/ 5114 #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \ 5115 ((INSTANCE) == GPIOB) || \ 5116 ((INSTANCE) == GPIOC) || \ 5117 ((INSTANCE) == GPIOD) || \ 5118 ((INSTANCE) == GPIOF)) 5119 5120 /**************************** GPIO Alternate Function Instances ***************/ 5121 #define IS_GPIO_AF_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \ 5122 ((INSTANCE) == GPIOB) || \ 5123 ((INSTANCE) == GPIOF)) 5124 5125 /****************************** GPIO Lock Instances ***************************/ 5126 #define IS_GPIO_LOCK_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \ 5127 ((INSTANCE) == GPIOB)) 5128 5129 /****************************** I2C Instances *********************************/ 5130 #define IS_I2C_ALL_INSTANCE(INSTANCE) ((INSTANCE) == I2C1) 5131 5132 5133 /****************************** IWDG Instances ********************************/ 5134 #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG) 5135 5136 /****************************** RTC Instances *********************************/ 5137 #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC) 5138 5139 /****************************** SMBUS Instances *********************************/ 5140 #define IS_SMBUS_ALL_INSTANCE(INSTANCE) ((INSTANCE) == I2C1) 5141 5142 /****************************** SPI Instances *********************************/ 5143 #define IS_SPI_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SPI1) 5144 5145 /****************************** TIM Instances *********************************/ 5146 #define IS_TIM_INSTANCE(INSTANCE)\ 5147 (((INSTANCE) == TIM1) || \ 5148 ((INSTANCE) == TIM3) || \ 5149 ((INSTANCE) == TIM14) || \ 5150 ((INSTANCE) == TIM16) || \ 5151 ((INSTANCE) == TIM17)) 5152 5153 #define IS_TIM_CC1_INSTANCE(INSTANCE)\ 5154 (((INSTANCE) == TIM1) || \ 5155 ((INSTANCE) == TIM3) || \ 5156 ((INSTANCE) == TIM14) || \ 5157 ((INSTANCE) == TIM16) || \ 5158 ((INSTANCE) == TIM17)) 5159 5160 #define IS_TIM_CC2_INSTANCE(INSTANCE)\ 5161 (((INSTANCE) == TIM1) || \ 5162 ((INSTANCE) == TIM3)) 5163 5164 #define IS_TIM_CC3_INSTANCE(INSTANCE)\ 5165 (((INSTANCE) == TIM1) || \ 5166 ((INSTANCE) == TIM3)) 5167 5168 #define IS_TIM_CC4_INSTANCE(INSTANCE)\ 5169 (((INSTANCE) == TIM1) || \ 5170 ((INSTANCE) == TIM3)) 5171 5172 #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE)\ 5173 (((INSTANCE) == TIM1) || \ 5174 ((INSTANCE) == TIM3)) 5175 5176 #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE)\ 5177 (((INSTANCE) == TIM1) || \ 5178 ((INSTANCE) == TIM3)) 5179 5180 #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE)\ 5181 (((INSTANCE) == TIM1) || \ 5182 ((INSTANCE) == TIM3)) 5183 5184 #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE)\ 5185 (((INSTANCE) == TIM1) || \ 5186 ((INSTANCE) == TIM3)) 5187 5188 #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE)\ 5189 (((INSTANCE) == TIM1) || \ 5190 ((INSTANCE) == TIM3)) 5191 5192 #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE)\ 5193 (((INSTANCE) == TIM1) || \ 5194 ((INSTANCE) == TIM3)) 5195 5196 #define IS_TIM_HALL_INTERFACE_INSTANCE(INSTANCE)\ 5197 (((INSTANCE) == TIM1)) 5198 5199 #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE)\ 5200 (((INSTANCE) == TIM1)) 5201 5202 #define IS_TIM_XOR_INSTANCE(INSTANCE)\ 5203 (((INSTANCE) == TIM1) || \ 5204 ((INSTANCE) == TIM3)) 5205 5206 #define IS_TIM_MASTER_INSTANCE(INSTANCE)\ 5207 (((INSTANCE) == TIM1) || \ 5208 ((INSTANCE) == TIM3)) 5209 5210 #define IS_TIM_SLAVE_INSTANCE(INSTANCE)\ 5211 (((INSTANCE) == TIM1) || \ 5212 ((INSTANCE) == TIM3)) 5213 5214 #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) (0) 5215 5216 #define IS_TIM_DMABURST_INSTANCE(INSTANCE)\ 5217 (((INSTANCE) == TIM1) || \ 5218 ((INSTANCE) == TIM3) || \ 5219 ((INSTANCE) == TIM16) || \ 5220 ((INSTANCE) == TIM17)) 5221 5222 #define IS_TIM_BREAK_INSTANCE(INSTANCE)\ 5223 (((INSTANCE) == TIM1) || \ 5224 ((INSTANCE) == TIM16) || \ 5225 ((INSTANCE) == TIM17)) 5226 5227 #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \ 5228 ((((INSTANCE) == TIM1) && \ 5229 (((CHANNEL) == TIM_CHANNEL_1) || \ 5230 ((CHANNEL) == TIM_CHANNEL_2) || \ 5231 ((CHANNEL) == TIM_CHANNEL_3) || \ 5232 ((CHANNEL) == TIM_CHANNEL_4))) \ 5233 || \ 5234 (((INSTANCE) == TIM3) && \ 5235 (((CHANNEL) == TIM_CHANNEL_1) || \ 5236 ((CHANNEL) == TIM_CHANNEL_2) || \ 5237 ((CHANNEL) == TIM_CHANNEL_3) || \ 5238 ((CHANNEL) == TIM_CHANNEL_4))) \ 5239 || \ 5240 (((INSTANCE) == TIM14) && \ 5241 (((CHANNEL) == TIM_CHANNEL_1))) \ 5242 || \ 5243 (((INSTANCE) == TIM16) && \ 5244 (((CHANNEL) == TIM_CHANNEL_1))) \ 5245 || \ 5246 (((INSTANCE) == TIM17) && \ 5247 (((CHANNEL) == TIM_CHANNEL_1)))) 5248 5249 #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \ 5250 ((((INSTANCE) == TIM1) && \ 5251 (((CHANNEL) == TIM_CHANNEL_1) || \ 5252 ((CHANNEL) == TIM_CHANNEL_2) || \ 5253 ((CHANNEL) == TIM_CHANNEL_3))) \ 5254 || \ 5255 (((INSTANCE) == TIM16) && \ 5256 ((CHANNEL) == TIM_CHANNEL_1)) \ 5257 || \ 5258 (((INSTANCE) == TIM17) && \ 5259 ((CHANNEL) == TIM_CHANNEL_1))) 5260 5261 #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE)\ 5262 (((INSTANCE) == TIM1) || \ 5263 ((INSTANCE) == TIM3)) 5264 5265 #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE)\ 5266 (((INSTANCE) == TIM1) || \ 5267 ((INSTANCE) == TIM16) || \ 5268 ((INSTANCE) == TIM17)) 5269 5270 #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE)\ 5271 (((INSTANCE) == TIM1) || \ 5272 ((INSTANCE) == TIM3) || \ 5273 ((INSTANCE) == TIM14) || \ 5274 ((INSTANCE) == TIM16) || \ 5275 ((INSTANCE) == TIM17)) 5276 5277 #define IS_TIM_DMA_INSTANCE(INSTANCE)\ 5278 (((INSTANCE) == TIM1) || \ 5279 ((INSTANCE) == TIM3) || \ 5280 ((INSTANCE) == TIM16) || \ 5281 ((INSTANCE) == TIM17)) 5282 5283 #define IS_TIM_DMA_CC_INSTANCE(INSTANCE)\ 5284 (((INSTANCE) == TIM1) || \ 5285 ((INSTANCE) == TIM3) || \ 5286 ((INSTANCE) == TIM16) || \ 5287 ((INSTANCE) == TIM17)) 5288 5289 #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE)\ 5290 (((INSTANCE) == TIM1) || \ 5291 ((INSTANCE) == TIM16) || \ 5292 ((INSTANCE) == TIM17)) 5293 5294 #define IS_TIM_REMAP_INSTANCE(INSTANCE)\ 5295 ((INSTANCE) == TIM14) 5296 5297 #define IS_TIM_ADVANCED_INSTANCE(INSTANCE)\ 5298 ((INSTANCE) == TIM1) 5299 5300 /******************** USART Instances : Synchronous mode **********************/ 5301 #define IS_USART_INSTANCE(INSTANCE) ((INSTANCE) == USART1) 5302 5303 /******************** USART Instances : auto Baud rate detection **************/ 5304 #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) ((INSTANCE) == USART1) 5305 5306 /******************** UART Instances : Asynchronous mode **********************/ 5307 #define IS_UART_INSTANCE(INSTANCE) ((INSTANCE) == USART1) 5308 5309 /******************** UART Instances : Half-Duplex mode **********************/ 5310 #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) ((INSTANCE) == USART1) 5311 5312 /****************** UART Instances : Hardware Flow control ********************/ 5313 #define IS_UART_HWFLOW_INSTANCE(INSTANCE) ((INSTANCE) == USART1) 5314 5315 /****************** UART Instances : Driver enable detection ********************/ 5316 #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE) ((INSTANCE) == USART1) 5317 5318 /****************************** WWDG Instances ********************************/ 5319 #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG) 5320 5321 /** 5322 * @} 5323 */ 5324 5325 5326 /******************************************************************************/ 5327 /* For a painless codes migration between the STM32F0xx device product */ 5328 /* lines, the aliases defined below are put in place to overcome the */ 5329 /* differences in the interrupt handlers and IRQn definitions. */ 5330 /* No need to update developed interrupt code when moving across */ 5331 /* product lines within the same STM32F0 Family */ 5332 /******************************************************************************/ 5333 5334 /* Aliases for __IRQn */ 5335 #define ADC1_COMP_IRQn ADC1_IRQn 5336 #define DMA1_Ch1_IRQn DMA1_Channel1_IRQn 5337 #define DMA1_Ch2_3_DMA2_Ch1_2_IRQn DMA1_Channel2_3_IRQn 5338 #define DMA1_Ch4_7_DMA2_Ch3_5_IRQn DMA1_Channel4_5_IRQn 5339 #define DMA1_Channel4_5_6_7_IRQn DMA1_Channel4_5_IRQn 5340 #define RCC_CRS_IRQn RCC_IRQn 5341 5342 #define SVC_IRQn SVCall_IRQn 5343 5344 /* Aliases for __IRQHandler */ 5345 #define ADC1_COMP_IRQHandler ADC1_IRQHandler 5346 #define DMA1_Ch1_IRQHandler DMA1_Channel1_IRQHandler 5347 #define DMA1_Ch2_3_DMA2_Ch1_2_IRQHandler DMA1_Channel2_3_IRQHandler 5348 #define DMA1_Ch4_7_DMA2_Ch3_5_IRQHandler DMA1_Channel4_5_IRQHandler 5349 #define DMA1_Channel4_5_6_7_IRQHandler DMA1_Channel4_5_IRQHandler 5350 #define RCC_CRS_IRQHandler RCC_IRQHandler 5351 5352 5353 #ifdef __cplusplus 5354 } 5355 #endif /* __cplusplus */ 5356 5357 #endif /* __STM32F030x6_H */ 5358 5359 /** 5360 * @} 5361 */ 5362 5363 /** 5364 * @} 5365 */ 5366 5367